blob: bc693c3894fc59dc4edd9531e440d096bf33b74b [file] [log] [blame]
Christian Konig72d5d5c2013-02-21 15:16:44 +00001//===-- SIInstrFormats.td - SI Instruction Encodings ----------------------===//
Tom Stellard75aadc22012-12-11 21:25:42 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// SI Instruction format definitions.
11//
Tom Stellard75aadc22012-12-11 21:25:42 +000012//===----------------------------------------------------------------------===//
13
Christian Konig72d5d5c2013-02-21 15:16:44 +000014class InstSI <dag outs, dag ins, string asm, list<dag> pattern> :
Tom Stellard0e70de52014-05-16 20:56:45 +000015 AMDGPUInst<outs, ins, asm, pattern>, PredicateControl {
Tom Stellard75aadc22012-12-11 21:25:42 +000016
Christian Konig72d5d5c2013-02-21 15:16:44 +000017 field bits<1> VM_CNT = 0;
18 field bits<1> EXP_CNT = 0;
19 field bits<1> LGKM_CNT = 0;
Matt Arsenaultc5f174d2014-12-01 15:52:46 +000020
21 field bits<1> SALU = 0;
22 field bits<1> VALU = 0;
23
24 field bits<1> SOP1 = 0;
25 field bits<1> SOP2 = 0;
26 field bits<1> SOPC = 0;
27 field bits<1> SOPK = 0;
28 field bits<1> SOPP = 0;
29
Tom Stellard93fabce2013-10-10 17:11:55 +000030 field bits<1> VOP1 = 0;
31 field bits<1> VOP2 = 0;
32 field bits<1> VOP3 = 0;
33 field bits<1> VOPC = 0;
Matt Arsenaultc5f174d2014-12-01 15:52:46 +000034
Matt Arsenaulte2fabd32014-07-29 18:51:56 +000035 field bits<1> MUBUF = 0;
36 field bits<1> MTBUF = 0;
Matt Arsenaultc5f174d2014-12-01 15:52:46 +000037 field bits<1> SMRD = 0;
38 field bits<1> DS = 0;
39 field bits<1> MIMG = 0;
Matt Arsenault3f981402014-09-15 15:41:53 +000040 field bits<1> FLAT = 0;
Michel Danzer494391b2015-02-06 02:51:20 +000041 field bits<1> WQM = 0;
Tom Stellard75aadc22012-12-11 21:25:42 +000042
Matt Arsenaulte2fabd32014-07-29 18:51:56 +000043 // These need to be kept in sync with the enum in SIInstrFlags.
Christian Konig72d5d5c2013-02-21 15:16:44 +000044 let TSFlags{0} = VM_CNT;
45 let TSFlags{1} = EXP_CNT;
46 let TSFlags{2} = LGKM_CNT;
Matt Arsenaultc5f174d2014-12-01 15:52:46 +000047
48 let TSFlags{3} = SALU;
49 let TSFlags{4} = VALU;
50
51 let TSFlags{5} = SOP1;
52 let TSFlags{6} = SOP2;
53 let TSFlags{7} = SOPC;
54 let TSFlags{8} = SOPK;
55 let TSFlags{9} = SOPP;
56
57 let TSFlags{10} = VOP1;
58 let TSFlags{11} = VOP2;
59 let TSFlags{12} = VOP3;
60 let TSFlags{13} = VOPC;
61
62 let TSFlags{14} = MUBUF;
63 let TSFlags{15} = MTBUF;
64 let TSFlags{16} = SMRD;
65 let TSFlags{17} = DS;
66 let TSFlags{18} = MIMG;
67 let TSFlags{19} = FLAT;
Michel Danzer494391b2015-02-06 02:51:20 +000068 let TSFlags{20} = WQM;
Matt Arsenaultcb0ac3d2014-09-26 17:54:59 +000069
70 // Most instructions require adjustments after selection to satisfy
71 // operand requirements.
72 let hasPostISelHook = 1;
Tom Stellardae38f302015-01-14 01:13:19 +000073 let SchedRW = [Write32Bit];
Tom Stellard75aadc22012-12-11 21:25:42 +000074}
75
Tom Stellarde5a1cda2014-07-21 17:44:28 +000076class Enc32 {
Christian Konig72d5d5c2013-02-21 15:16:44 +000077 field bits<32> Inst;
Tom Stellarde5a1cda2014-07-21 17:44:28 +000078 int Size = 4;
Tom Stellard75aadc22012-12-11 21:25:42 +000079}
80
Tom Stellarde5a1cda2014-07-21 17:44:28 +000081class Enc64 {
Christian Konig72d5d5c2013-02-21 15:16:44 +000082 field bits<64> Inst;
Tom Stellarde5a1cda2014-07-21 17:44:28 +000083 int Size = 8;
Tom Stellard75aadc22012-12-11 21:25:42 +000084}
85
Tom Stellardc0503922015-03-12 21:34:22 +000086class VOPDstOperand <RegisterClass rc> : RegisterOperand <rc, "printVOPDst">;
87def VOPDstVCC : VOPDstOperand <VCCReg>;
88
Marek Olsak5df00d62014-12-07 12:18:57 +000089let Uses = [EXEC] in {
90
Marek Olsakdc4d2022015-01-15 18:42:44 +000091class VOPAnyCommon <dag outs, dag ins, string asm, list<dag> pattern> :
92 InstSI <outs, ins, asm, pattern> {
Marek Olsak5df00d62014-12-07 12:18:57 +000093
Marek Olsak5df00d62014-12-07 12:18:57 +000094 let mayLoad = 0;
95 let mayStore = 0;
96 let hasSideEffects = 0;
97 let UseNamedOperandTable = 1;
Marek Olsak5df00d62014-12-07 12:18:57 +000098 let VALU = 1;
Marek Olsakdc4d2022015-01-15 18:42:44 +000099}
100
101class VOPCCommon <dag ins, string asm, list<dag> pattern> :
Tom Stellardc0503922015-03-12 21:34:22 +0000102 VOPAnyCommon <(outs VOPDstVCC:$dst), ins, asm, pattern> {
Marek Olsakdc4d2022015-01-15 18:42:44 +0000103
104 let DisableEncoding = "$dst";
105 let VOPC = 1;
Marek Olsak5df00d62014-12-07 12:18:57 +0000106 let Size = 4;
107}
108
Tom Stellard94d2e992014-10-07 23:51:34 +0000109class VOP1Common <dag outs, dag ins, string asm, list<dag> pattern> :
Marek Olsakdc4d2022015-01-15 18:42:44 +0000110 VOPAnyCommon <outs, ins, asm, pattern> {
111
Tom Stellard94d2e992014-10-07 23:51:34 +0000112 let VOP1 = 1;
Marek Olsak5df00d62014-12-07 12:18:57 +0000113 let Size = 4;
114}
115
116class VOP2Common <dag outs, dag ins, string asm, list<dag> pattern> :
Marek Olsakdc4d2022015-01-15 18:42:44 +0000117 VOPAnyCommon <outs, ins, asm, pattern> {
Marek Olsak5df00d62014-12-07 12:18:57 +0000118
Marek Olsak5df00d62014-12-07 12:18:57 +0000119 let VOP2 = 1;
Marek Olsak5df00d62014-12-07 12:18:57 +0000120 let Size = 4;
Tom Stellard94d2e992014-10-07 23:51:34 +0000121}
122
Tom Stellard092f3322014-06-17 19:34:46 +0000123class VOP3Common <dag outs, dag ins, string asm, list<dag> pattern> :
Marek Olsakdc4d2022015-01-15 18:42:44 +0000124 VOPAnyCommon <outs, ins, asm, pattern> {
Tom Stellard092f3322014-06-17 19:34:46 +0000125
Tom Stellardb4a313a2014-08-01 00:32:39 +0000126 // Using complex patterns gives VOP3 patterns a very high complexity rating,
127 // but standalone patterns are almost always prefered, so we need to adjust the
128 // priority lower. The goal is to use a high number to reduce complexity to
129 // zero (or less than zero).
130 let AddedComplexity = -1000;
131
Tom Stellard092f3322014-06-17 19:34:46 +0000132 let VOP3 = 1;
Tom Stellardd7e6f132015-04-08 01:09:26 +0000133 let VALU = 1;
134
135 let AsmMatchConverter = "cvtVOP3";
136 let isCodeGenOnly = 0;
137
Tom Stellardbda32c92014-07-21 17:44:29 +0000138 int Size = 8;
Tom Stellard092f3322014-06-17 19:34:46 +0000139}
140
Marek Olsak5df00d62014-12-07 12:18:57 +0000141} // End Uses = [EXEC]
142
Christian Konig72d5d5c2013-02-21 15:16:44 +0000143//===----------------------------------------------------------------------===//
144// Scalar operations
145//===----------------------------------------------------------------------===//
Tom Stellard75aadc22012-12-11 21:25:42 +0000146
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000147class SOP1e <bits<8> op> : Enc32 {
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000148 bits<7> sdst;
149 bits<8> ssrc0;
Tom Stellard75aadc22012-12-11 21:25:42 +0000150
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000151 let Inst{7-0} = ssrc0;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000152 let Inst{15-8} = op;
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000153 let Inst{22-16} = sdst;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000154 let Inst{31-23} = 0x17d; //encoding;
Christian Konige3cba882013-02-16 11:28:02 +0000155}
156
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000157class SOP2e <bits<7> op> : Enc32 {
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000158 bits<7> sdst;
159 bits<8> ssrc0;
160 bits<8> ssrc1;
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000161
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000162 let Inst{7-0} = ssrc0;
163 let Inst{15-8} = ssrc1;
164 let Inst{22-16} = sdst;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000165 let Inst{29-23} = op;
166 let Inst{31-30} = 0x2; // encoding
Christian Konig72d5d5c2013-02-21 15:16:44 +0000167}
168
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000169class SOPCe <bits<7> op> : Enc32 {
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000170 bits<8> ssrc0;
171 bits<8> ssrc1;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000172
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000173 let Inst{7-0} = ssrc0;
174 let Inst{15-8} = ssrc1;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000175 let Inst{22-16} = op;
176 let Inst{31-23} = 0x17e;
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000177}
178
179class SOPKe <bits<5> op> : Enc32 {
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000180 bits <7> sdst;
181 bits <16> simm16;
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000182
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000183 let Inst{15-0} = simm16;
184 let Inst{22-16} = sdst;
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000185 let Inst{27-23} = op;
186 let Inst{31-28} = 0xb; //encoding
187}
188
Tom Stellard8980dc32015-04-08 01:09:22 +0000189class SOPK64e <bits<5> op> : Enc64 {
190 bits <7> sdst = 0;
191 bits <16> simm16;
192 bits <32> imm;
193
194 let Inst{15-0} = simm16;
195 let Inst{22-16} = sdst;
196 let Inst{27-23} = op;
197 let Inst{31-28} = 0xb;
198
199 let Inst{63-32} = imm;
200}
201
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000202class SOPPe <bits<7> op> : Enc32 {
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000203 bits <16> simm16;
204
205 let Inst{15-0} = simm16;
206 let Inst{22-16} = op;
207 let Inst{31-23} = 0x17f; // encoding
208}
209
210class SMRDe <bits<5> op, bits<1> imm> : Enc32 {
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000211 bits<7> sdst;
212 bits<7> sbase;
213 bits<8> offset;
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000214
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000215 let Inst{7-0} = offset;
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000216 let Inst{8} = imm;
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000217 let Inst{14-9} = sbase{6-1};
218 let Inst{21-15} = sdst;
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000219 let Inst{26-22} = op;
220 let Inst{31-27} = 0x18; //encoding
221}
222
Tom Stellardae38f302015-01-14 01:13:19 +0000223let SchedRW = [WriteSALU] in {
Marek Olsak5df00d62014-12-07 12:18:57 +0000224class SOP1 <dag outs, dag ins, string asm, list<dag> pattern> :
225 InstSI<outs, ins, asm, pattern> {
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000226 let mayLoad = 0;
227 let mayStore = 0;
228 let hasSideEffects = 0;
Tom Stellardd7e6f132015-04-08 01:09:26 +0000229 let isCodeGenOnly = 0;
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000230 let SALU = 1;
Matt Arsenaultc5f174d2014-12-01 15:52:46 +0000231 let SOP1 = 1;
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000232}
233
Marek Olsak5df00d62014-12-07 12:18:57 +0000234class SOP2 <dag outs, dag ins, string asm, list<dag> pattern> :
235 InstSI <outs, ins, asm, pattern> {
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000236
237 let mayLoad = 0;
238 let mayStore = 0;
239 let hasSideEffects = 0;
Tom Stellardd7e6f132015-04-08 01:09:26 +0000240 let isCodeGenOnly = 0;
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000241 let SALU = 1;
Matt Arsenaultc5f174d2014-12-01 15:52:46 +0000242 let SOP2 = 1;
Matt Arsenault69612d62014-09-24 02:17:06 +0000243
244 let UseNamedOperandTable = 1;
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000245}
246
247class SOPC <bits<7> op, dag outs, dag ins, string asm, list<dag> pattern> :
248 InstSI<outs, ins, asm, pattern>, SOPCe <op> {
Christian Konig72d5d5c2013-02-21 15:16:44 +0000249
250 let DisableEncoding = "$dst";
251 let mayLoad = 0;
252 let mayStore = 0;
253 let hasSideEffects = 0;
Tom Stellard82166022013-11-13 23:36:37 +0000254 let SALU = 1;
Matt Arsenaultc5f174d2014-12-01 15:52:46 +0000255 let SOPC = 1;
Tom Stellardd7e6f132015-04-08 01:09:26 +0000256 let isCodeGenOnly = 0;
Matt Arsenault69612d62014-09-24 02:17:06 +0000257
258 let UseNamedOperandTable = 1;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000259}
260
Marek Olsak5df00d62014-12-07 12:18:57 +0000261class SOPK <dag outs, dag ins, string asm, list<dag> pattern> :
262 InstSI <outs, ins , asm, pattern> {
Christian Konig72d5d5c2013-02-21 15:16:44 +0000263
264 let mayLoad = 0;
265 let mayStore = 0;
266 let hasSideEffects = 0;
Tom Stellard82166022013-11-13 23:36:37 +0000267 let SALU = 1;
Matt Arsenaultc5f174d2014-12-01 15:52:46 +0000268 let SOPK = 1;
Matt Arsenault69612d62014-09-24 02:17:06 +0000269
270 let UseNamedOperandTable = 1;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000271}
272
Tom Stellard9d7ddd52014-11-14 14:08:00 +0000273class SOPP <bits<7> op, dag ins, string asm, list<dag> pattern = []> :
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000274 InstSI <(outs), ins, asm, pattern >, SOPPe <op> {
Christian Konig72d5d5c2013-02-21 15:16:44 +0000275
276 let mayLoad = 0;
277 let mayStore = 0;
278 let hasSideEffects = 0;
Tom Stellard82166022013-11-13 23:36:37 +0000279 let SALU = 1;
Matt Arsenaultc5f174d2014-12-01 15:52:46 +0000280 let SOPP = 1;
Matt Arsenault69612d62014-09-24 02:17:06 +0000281
282 let UseNamedOperandTable = 1;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000283}
284
Tom Stellardae38f302015-01-14 01:13:19 +0000285} // let SchedRW = [WriteSALU]
286
Tom Stellardc470c962014-10-01 14:44:42 +0000287class SMRD <dag outs, dag ins, string asm, list<dag> pattern> :
288 InstSI<outs, ins, asm, pattern> {
Christian Konig72d5d5c2013-02-21 15:16:44 +0000289
290 let LGKM_CNT = 1;
Michel Danzer20680b12013-08-16 16:19:24 +0000291 let SMRD = 1;
Matt Arsenault0040f182014-07-29 18:51:54 +0000292 let mayStore = 0;
293 let mayLoad = 1;
Matt Arsenault9a072c12014-11-18 23:57:33 +0000294 let hasSideEffects = 0;
Matt Arsenault0040f182014-07-29 18:51:54 +0000295 let UseNamedOperandTable = 1;
Tom Stellardae38f302015-01-14 01:13:19 +0000296 let SchedRW = [WriteSMEM];
Christian Konig72d5d5c2013-02-21 15:16:44 +0000297}
298
299//===----------------------------------------------------------------------===//
300// Vector ALU operations
301//===----------------------------------------------------------------------===//
Christian Konig72d5d5c2013-02-21 15:16:44 +0000302
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000303class VOP1e <bits<8> op> : Enc32 {
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000304 bits<8> vdst;
305 bits<9> src0;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000306
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000307 let Inst{8-0} = src0;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000308 let Inst{16-9} = op;
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000309 let Inst{24-17} = vdst;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000310 let Inst{31-25} = 0x3f; //encoding
Christian Konig72d5d5c2013-02-21 15:16:44 +0000311}
312
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000313class VOP2e <bits<6> op> : Enc32 {
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000314 bits<8> vdst;
315 bits<9> src0;
Marek Olsak9b8f32e2015-02-18 22:12:45 +0000316 bits<8> src1;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000317
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000318 let Inst{8-0} = src0;
Marek Olsak9b8f32e2015-02-18 22:12:45 +0000319 let Inst{16-9} = src1;
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000320 let Inst{24-17} = vdst;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000321 let Inst{30-25} = op;
322 let Inst{31} = 0x0; //encoding
Christian Konig72d5d5c2013-02-21 15:16:44 +0000323}
324
Matt Arsenault70120fa2015-02-21 21:29:00 +0000325class VOP2_MADKe <bits<6> op> : Enc64 {
326
327 bits<8> vdst;
328 bits<9> src0;
329 bits<8> vsrc1;
330 bits<32> src2;
331
332 let Inst{8-0} = src0;
333 let Inst{16-9} = vsrc1;
334 let Inst{24-17} = vdst;
335 let Inst{30-25} = op;
336 let Inst{31} = 0x0; // encoding
337 let Inst{63-32} = src2;
338}
339
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000340class VOP3e <bits<9> op> : Enc64 {
Matt Arsenault0ba644b2015-02-18 02:15:37 +0000341 bits<8> vdst;
Vincent Lejeune94af31f2014-05-10 19:18:33 +0000342 bits<2> src0_modifiers;
Tom Stellard459a79a2013-05-20 15:02:08 +0000343 bits<9> src0;
Vincent Lejeune94af31f2014-05-10 19:18:33 +0000344 bits<2> src1_modifiers;
Tom Stellard459a79a2013-05-20 15:02:08 +0000345 bits<9> src1;
Vincent Lejeune94af31f2014-05-10 19:18:33 +0000346 bits<2> src2_modifiers;
Tom Stellard459a79a2013-05-20 15:02:08 +0000347 bits<9> src2;
Tom Stellard459a79a2013-05-20 15:02:08 +0000348 bits<1> clamp;
349 bits<2> omod;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000350
Matt Arsenault0ba644b2015-02-18 02:15:37 +0000351 let Inst{7-0} = vdst;
Vincent Lejeune94af31f2014-05-10 19:18:33 +0000352 let Inst{8} = src0_modifiers{1};
353 let Inst{9} = src1_modifiers{1};
354 let Inst{10} = src2_modifiers{1};
Tom Stellard459a79a2013-05-20 15:02:08 +0000355 let Inst{11} = clamp;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000356 let Inst{25-17} = op;
357 let Inst{31-26} = 0x34; //encoding
Tom Stellard459a79a2013-05-20 15:02:08 +0000358 let Inst{40-32} = src0;
359 let Inst{49-41} = src1;
360 let Inst{58-50} = src2;
361 let Inst{60-59} = omod;
Vincent Lejeune94af31f2014-05-10 19:18:33 +0000362 let Inst{61} = src0_modifiers{0};
363 let Inst{62} = src1_modifiers{0};
364 let Inst{63} = src2_modifiers{0};
Christian Konig72d5d5c2013-02-21 15:16:44 +0000365}
366
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000367class VOP3be <bits<9> op> : Enc64 {
Matt Arsenault1bcc8cb2015-02-14 03:54:29 +0000368 bits<8> vdst;
Vincent Lejeune94af31f2014-05-10 19:18:33 +0000369 bits<2> src0_modifiers;
Tom Stellard459a79a2013-05-20 15:02:08 +0000370 bits<9> src0;
Vincent Lejeune94af31f2014-05-10 19:18:33 +0000371 bits<2> src1_modifiers;
Tom Stellard459a79a2013-05-20 15:02:08 +0000372 bits<9> src1;
Vincent Lejeune94af31f2014-05-10 19:18:33 +0000373 bits<2> src2_modifiers;
Tom Stellard459a79a2013-05-20 15:02:08 +0000374 bits<9> src2;
375 bits<7> sdst;
376 bits<2> omod;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000377
Matt Arsenault1bcc8cb2015-02-14 03:54:29 +0000378 let Inst{7-0} = vdst;
Tom Stellard459a79a2013-05-20 15:02:08 +0000379 let Inst{14-8} = sdst;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000380 let Inst{25-17} = op;
381 let Inst{31-26} = 0x34; //encoding
Tom Stellard459a79a2013-05-20 15:02:08 +0000382 let Inst{40-32} = src0;
383 let Inst{49-41} = src1;
384 let Inst{58-50} = src2;
385 let Inst{60-59} = omod;
Vincent Lejeune94af31f2014-05-10 19:18:33 +0000386 let Inst{61} = src0_modifiers{0};
387 let Inst{62} = src1_modifiers{0};
388 let Inst{63} = src2_modifiers{0};
Christian Konig72d5d5c2013-02-21 15:16:44 +0000389}
390
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000391class VOPCe <bits<8> op> : Enc32 {
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000392 bits<9> src0;
393 bits<8> vsrc1;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000394
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000395 let Inst{8-0} = src0;
396 let Inst{16-9} = vsrc1;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000397 let Inst{24-17} = op;
398 let Inst{31-25} = 0x3e;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000399}
400
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000401class VINTRPe <bits<2> op> : Enc32 {
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000402 bits<8> vdst;
403 bits<8> vsrc;
404 bits<2> attrchan;
405 bits<6> attr;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000406
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000407 let Inst{7-0} = vsrc;
408 let Inst{9-8} = attrchan;
409 let Inst{15-10} = attr;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000410 let Inst{17-16} = op;
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000411 let Inst{25-18} = vdst;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000412 let Inst{31-26} = 0x32; // encoding
Christian Konige3cba882013-02-16 11:28:02 +0000413}
414
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000415class DSe <bits<8> op> : Enc64 {
Michel Danzer1c454302013-07-10 16:36:43 +0000416 bits<8> vdst;
417 bits<1> gds;
418 bits<8> addr;
419 bits<8> data0;
420 bits<8> data1;
421 bits<8> offset0;
422 bits<8> offset1;
423
424 let Inst{7-0} = offset0;
425 let Inst{15-8} = offset1;
426 let Inst{17} = gds;
427 let Inst{25-18} = op;
428 let Inst{31-26} = 0x36; //encoding
429 let Inst{39-32} = addr;
430 let Inst{47-40} = data0;
431 let Inst{55-48} = data1;
432 let Inst{63-56} = vdst;
Michel Danzer1c454302013-07-10 16:36:43 +0000433}
434
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000435class MUBUFe <bits<7> op> : Enc64 {
Tom Stellard6db08eb2013-04-05 23:31:44 +0000436 bits<12> offset;
437 bits<1> offen;
438 bits<1> idxen;
439 bits<1> glc;
440 bits<1> addr64;
441 bits<1> lds;
442 bits<8> vaddr;
443 bits<8> vdata;
444 bits<7> srsrc;
445 bits<1> slc;
446 bits<1> tfe;
447 bits<8> soffset;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000448
Tom Stellard6db08eb2013-04-05 23:31:44 +0000449 let Inst{11-0} = offset;
450 let Inst{12} = offen;
451 let Inst{13} = idxen;
452 let Inst{14} = glc;
453 let Inst{15} = addr64;
454 let Inst{16} = lds;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000455 let Inst{24-18} = op;
456 let Inst{31-26} = 0x38; //encoding
Tom Stellard6db08eb2013-04-05 23:31:44 +0000457 let Inst{39-32} = vaddr;
458 let Inst{47-40} = vdata;
459 let Inst{52-48} = srsrc{6-2};
460 let Inst{54} = slc;
461 let Inst{55} = tfe;
462 let Inst{63-56} = soffset;
Christian Konige3cba882013-02-16 11:28:02 +0000463}
464
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000465class MTBUFe <bits<3> op> : Enc64 {
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000466 bits<8> vdata;
467 bits<12> offset;
468 bits<1> offen;
469 bits<1> idxen;
470 bits<1> glc;
471 bits<1> addr64;
472 bits<4> dfmt;
473 bits<3> nfmt;
474 bits<8> vaddr;
475 bits<7> srsrc;
476 bits<1> slc;
477 bits<1> tfe;
478 bits<8> soffset;
Christian Konige3cba882013-02-16 11:28:02 +0000479
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000480 let Inst{11-0} = offset;
481 let Inst{12} = offen;
482 let Inst{13} = idxen;
483 let Inst{14} = glc;
484 let Inst{15} = addr64;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000485 let Inst{18-16} = op;
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000486 let Inst{22-19} = dfmt;
487 let Inst{25-23} = nfmt;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000488 let Inst{31-26} = 0x3a; //encoding
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000489 let Inst{39-32} = vaddr;
490 let Inst{47-40} = vdata;
491 let Inst{52-48} = srsrc{6-2};
492 let Inst{54} = slc;
493 let Inst{55} = tfe;
494 let Inst{63-56} = soffset;
Christian Konige3cba882013-02-16 11:28:02 +0000495}
496
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000497class MIMGe <bits<7> op> : Enc64 {
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000498 bits<8> vdata;
499 bits<4> dmask;
500 bits<1> unorm;
501 bits<1> glc;
502 bits<1> da;
503 bits<1> r128;
504 bits<1> tfe;
505 bits<1> lwe;
506 bits<1> slc;
507 bits<8> vaddr;
508 bits<7> srsrc;
509 bits<7> ssamp;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000510
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000511 let Inst{11-8} = dmask;
512 let Inst{12} = unorm;
513 let Inst{13} = glc;
514 let Inst{14} = da;
515 let Inst{15} = r128;
516 let Inst{16} = tfe;
517 let Inst{17} = lwe;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000518 let Inst{24-18} = op;
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000519 let Inst{25} = slc;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000520 let Inst{31-26} = 0x3c;
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000521 let Inst{39-32} = vaddr;
522 let Inst{47-40} = vdata;
523 let Inst{52-48} = srsrc{6-2};
524 let Inst{57-53} = ssamp{6-2};
Christian Konig72d5d5c2013-02-21 15:16:44 +0000525}
526
Matt Arsenault3f981402014-09-15 15:41:53 +0000527class FLATe<bits<7> op> : Enc64 {
528 bits<8> addr;
529 bits<8> data;
530 bits<8> vdst;
531 bits<1> slc;
532 bits<1> glc;
533 bits<1> tfe;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000534
Matt Arsenault3f981402014-09-15 15:41:53 +0000535 // 15-0 is reserved.
536 let Inst{16} = glc;
537 let Inst{17} = slc;
538 let Inst{24-18} = op;
539 let Inst{31-26} = 0x37; // Encoding.
540 let Inst{39-32} = addr;
541 let Inst{47-40} = data;
542 // 54-48 is reserved.
543 let Inst{55} = tfe;
544 let Inst{63-56} = vdst;
545}
546
547class EXPe : Enc64 {
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000548 bits<4> en;
549 bits<6> tgt;
550 bits<1> compr;
551 bits<1> done;
552 bits<1> vm;
553 bits<8> vsrc0;
554 bits<8> vsrc1;
555 bits<8> vsrc2;
556 bits<8> vsrc3;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000557
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000558 let Inst{3-0} = en;
559 let Inst{9-4} = tgt;
560 let Inst{10} = compr;
561 let Inst{11} = done;
562 let Inst{12} = vm;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000563 let Inst{31-26} = 0x3e;
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000564 let Inst{39-32} = vsrc0;
565 let Inst{47-40} = vsrc1;
566 let Inst{55-48} = vsrc2;
567 let Inst{63-56} = vsrc3;
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000568}
569
570let Uses = [EXEC] in {
571
572class VOP1 <bits<8> op, dag outs, dag ins, string asm, list<dag> pattern> :
Tom Stellard94d2e992014-10-07 23:51:34 +0000573 VOP1Common <outs, ins, asm, pattern>,
Tom Stellardd7e6f132015-04-08 01:09:26 +0000574 VOP1e<op> {
575 let isCodeGenOnly = 0;
576}
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000577
578class VOP2 <bits<6> op, dag outs, dag ins, string asm, list<dag> pattern> :
Tom Stellardd7e6f132015-04-08 01:09:26 +0000579 VOP2Common <outs, ins, asm, pattern>, VOP2e<op> {
580 let isCodeGenOnly = 0;
581}
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000582
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000583class VOPC <bits<8> op, dag ins, string asm, list<dag> pattern> :
Marek Olsak5df00d62014-12-07 12:18:57 +0000584 VOPCCommon <ins, asm, pattern>, VOPCe <op>;
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000585
Marek Olsak5df00d62014-12-07 12:18:57 +0000586class VINTRPCommon <dag outs, dag ins, string asm, list<dag> pattern> :
587 InstSI <outs, ins, asm, pattern> {
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000588 let mayLoad = 1;
589 let mayStore = 0;
Matt Arsenault9a072c12014-11-18 23:57:33 +0000590 let hasSideEffects = 0;
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000591}
592
593} // End Uses = [EXEC]
594
595//===----------------------------------------------------------------------===//
596// Vector I/O operations
597//===----------------------------------------------------------------------===//
598
599let Uses = [EXEC] in {
600
Marek Olsak5df00d62014-12-07 12:18:57 +0000601class DS <dag outs, dag ins, string asm, list<dag> pattern> :
602 InstSI <outs, ins, asm, pattern> {
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000603
604 let LGKM_CNT = 1;
Matt Arsenaultc5f174d2014-12-01 15:52:46 +0000605 let DS = 1;
Matt Arsenault1eb18302014-07-29 21:00:56 +0000606 let UseNamedOperandTable = 1;
Tom Stellarda99ada52014-11-21 22:31:44 +0000607 let DisableEncoding = "$m0";
Tom Stellardcf051f42015-03-09 18:49:45 +0000608
609 // Most instruction load and store data, so set this as the default.
610 let mayLoad = 1;
611 let mayStore = 1;
612
613 let hasSideEffects = 0;
Tom Stellardd7e6f132015-04-08 01:09:26 +0000614 let AsmMatchConverter = "cvtDS";
Tom Stellardae38f302015-01-14 01:13:19 +0000615 let SchedRW = [WriteLDS];
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000616}
617
Marek Olsak5df00d62014-12-07 12:18:57 +0000618class MUBUF <dag outs, dag ins, string asm, list<dag> pattern> :
619 InstSI<outs, ins, asm, pattern> {
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000620
621 let VM_CNT = 1;
622 let EXP_CNT = 1;
Matt Arsenaulte2fabd32014-07-29 18:51:56 +0000623 let MUBUF = 1;
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000624
Matt Arsenault9a072c12014-11-18 23:57:33 +0000625 let hasSideEffects = 0;
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000626 let UseNamedOperandTable = 1;
Tom Stellardd7e6f132015-04-08 01:09:26 +0000627 let AsmMatchConverter = "cvtMubuf";
Tom Stellardae38f302015-01-14 01:13:19 +0000628 let SchedRW = [WriteVMEM];
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000629}
630
Tom Stellard0c238c22014-10-01 14:44:43 +0000631class MTBUF <dag outs, dag ins, string asm, list<dag> pattern> :
632 InstSI<outs, ins, asm, pattern> {
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000633
634 let VM_CNT = 1;
635 let EXP_CNT = 1;
Matt Arsenaulte2fabd32014-07-29 18:51:56 +0000636 let MTBUF = 1;
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000637
Craig Topperc50d64b2014-11-26 00:46:26 +0000638 let hasSideEffects = 0;
Matt Arsenault5c4d8402014-09-15 15:41:43 +0000639 let UseNamedOperandTable = 1;
Tom Stellardae38f302015-01-14 01:13:19 +0000640 let SchedRW = [WriteVMEM];
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000641}
642
Matt Arsenault3f981402014-09-15 15:41:53 +0000643class FLAT <bits<7> op, dag outs, dag ins, string asm, list<dag> pattern> :
644 InstSI<outs, ins, asm, pattern>, FLATe <op> {
645 let FLAT = 1;
646 // Internally, FLAT instruction are executed as both an LDS and a
647 // Buffer instruction; so, they increment both VM_CNT and LGKM_CNT
648 // and are not considered done until both have been decremented.
649 let VM_CNT = 1;
650 let LGKM_CNT = 1;
651
652 let Uses = [EXEC, FLAT_SCR]; // M0
653
654 let UseNamedOperandTable = 1;
655 let hasSideEffects = 0;
656}
657
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000658class MIMG <bits<7> op, dag outs, dag ins, string asm, list<dag> pattern> :
659 InstSI <outs, ins, asm, pattern>, MIMGe <op> {
660
661 let VM_CNT = 1;
662 let EXP_CNT = 1;
663 let MIMG = 1;
Matt Arsenault9a072c12014-11-18 23:57:33 +0000664
665 let hasSideEffects = 0; // XXX ????
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000666}
667
Christian Konig72d5d5c2013-02-21 15:16:44 +0000668
Christian Konig72d5d5c2013-02-21 15:16:44 +0000669} // End Uses = [EXEC]