blob: deb8b4617e0277951972008bf8e43cc0621917ea [file] [log] [blame]
Jia Liub22310f2012-02-18 12:03:15 +00001//===-- PPCInstrInfo.td - The PowerPC Instruction Set ------*- tablegen -*-===//
2//
Misha Brukmane05203f2004-06-21 16:55:25 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Jia Liub22310f2012-02-18 12:03:15 +00007//
Misha Brukmane05203f2004-06-21 16:55:25 +00008//===----------------------------------------------------------------------===//
9//
Misha Brukman5295e1d2004-08-09 17:24:04 +000010// This file describes the subset of the 32-bit PowerPC instruction set, as used
11// by the PowerPC instruction selector.
Misha Brukmane05203f2004-06-21 16:55:25 +000012//
13//===----------------------------------------------------------------------===//
14
Chris Lattner7503d462005-10-14 23:40:39 +000015include "PPCInstrFormats.td"
Misha Brukmane05203f2004-06-21 16:55:25 +000016
Chris Lattnercd7f1012005-10-25 20:41:46 +000017//===----------------------------------------------------------------------===//
Chris Lattner27f53452006-03-01 05:50:56 +000018// PowerPC specific type constraints.
19//
20def SDT_PPCstfiwx : SDTypeProfile<0, 2, [ // stfiwx
21 SDTCisVT<0, f64>, SDTCisPtrTy<1>
22]>;
Hal Finkelf6d45f22013-04-01 17:52:07 +000023def SDT_PPClfiwx : SDTypeProfile<1, 1, [ // lfiw[az]x
Hal Finkelbeb296b2013-03-31 10:12:51 +000024 SDTCisVT<0, f64>, SDTCisPtrTy<1>
25]>;
26
Bill Wendling77b13af2007-11-13 09:19:02 +000027def SDT_PPCCallSeqStart : SDCallSeqStart<[ SDTCisVT<0, i32> ]>;
28def SDT_PPCCallSeqEnd : SDCallSeqEnd<[ SDTCisVT<0, i32>,
29 SDTCisVT<1, i32> ]>;
Chris Lattnera8713b12006-03-20 01:53:53 +000030def SDT_PPCvperm : SDTypeProfile<1, 3, [
31 SDTCisVT<3, v16i8>, SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>
32]>;
33
Chris Lattnerd7495ae2006-03-31 05:13:27 +000034def SDT_PPCvcmp : SDTypeProfile<1, 3, [
Chris Lattner6961fc72006-03-26 10:06:40 +000035 SDTCisSameAs<0, 1>, SDTCisSameAs<1, 2>, SDTCisVT<3, i32>
36]>;
37
Chris Lattner9754d142006-04-18 17:59:36 +000038def SDT_PPCcondbr : SDTypeProfile<0, 3, [
Chris Lattnerbe9377a2006-11-17 22:37:34 +000039 SDTCisVT<0, i32>, SDTCisVT<2, OtherVT>
Chris Lattner9754d142006-04-18 17:59:36 +000040]>;
41
Dan Gohman48b185d2009-09-25 20:36:54 +000042def SDT_PPClbrx : SDTypeProfile<1, 2, [
Hal Finkel31d29562013-03-28 19:25:55 +000043 SDTCisInt<0>, SDTCisPtrTy<1>, SDTCisVT<2, OtherVT>
Chris Lattnera7976d32006-07-10 20:56:58 +000044]>;
Dan Gohman48b185d2009-09-25 20:36:54 +000045def SDT_PPCstbrx : SDTypeProfile<0, 3, [
Hal Finkel31d29562013-03-28 19:25:55 +000046 SDTCisInt<0>, SDTCisPtrTy<1>, SDTCisVT<2, OtherVT>
Chris Lattnera7976d32006-07-10 20:56:58 +000047]>;
48
Evan Cheng32e376f2008-07-12 02:23:19 +000049def SDT_PPClarx : SDTypeProfile<1, 1, [
50 SDTCisInt<0>, SDTCisPtrTy<1>
Evan Cheng51096af2008-04-19 01:30:48 +000051]>;
Evan Cheng32e376f2008-07-12 02:23:19 +000052def SDT_PPCstcx : SDTypeProfile<0, 2, [
53 SDTCisInt<0>, SDTCisPtrTy<1>
Evan Cheng51096af2008-04-19 01:30:48 +000054]>;
55
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +000056def SDT_PPCTC_ret : SDTypeProfile<0, 2, [
57 SDTCisPtrTy<0>, SDTCisVT<1, i32>
58]>;
59
Tilmann Schellerd1aaa322009-08-15 11:54:46 +000060
Chris Lattner27f53452006-03-01 05:50:56 +000061//===----------------------------------------------------------------------===//
Chris Lattnercd7f1012005-10-25 20:41:46 +000062// PowerPC specific DAG Nodes.
63//
64
Hal Finkel2e103312013-04-03 04:01:11 +000065def PPCfre : SDNode<"PPCISD::FRE", SDTFPUnaryOp, []>;
66def PPCfrsqrte: SDNode<"PPCISD::FRSQRTE", SDTFPUnaryOp, []>;
67
Hal Finkelf6d45f22013-04-01 17:52:07 +000068def PPCfcfid : SDNode<"PPCISD::FCFID", SDTFPUnaryOp, []>;
69def PPCfcfidu : SDNode<"PPCISD::FCFIDU", SDTFPUnaryOp, []>;
70def PPCfcfids : SDNode<"PPCISD::FCFIDS", SDTFPRoundOp, []>;
71def PPCfcfidus: SDNode<"PPCISD::FCFIDUS", SDTFPRoundOp, []>;
Chris Lattnercd7f1012005-10-25 20:41:46 +000072def PPCfctidz : SDNode<"PPCISD::FCTIDZ", SDTFPUnaryOp, []>;
73def PPCfctiwz : SDNode<"PPCISD::FCTIWZ", SDTFPUnaryOp, []>;
Hal Finkelf6d45f22013-04-01 17:52:07 +000074def PPCfctiduz: SDNode<"PPCISD::FCTIDUZ",SDTFPUnaryOp, []>;
75def PPCfctiwuz: SDNode<"PPCISD::FCTIWUZ",SDTFPUnaryOp, []>;
Chris Lattnera348f552008-01-06 06:44:58 +000076def PPCstfiwx : SDNode<"PPCISD::STFIWX", SDT_PPCstfiwx,
77 [SDNPHasChain, SDNPMayStore]>;
Hal Finkelf6d45f22013-04-01 17:52:07 +000078def PPClfiwax : SDNode<"PPCISD::LFIWAX", SDT_PPClfiwx,
79 [SDNPHasChain, SDNPMayLoad]>;
80def PPClfiwzx : SDNode<"PPCISD::LFIWZX", SDT_PPClfiwx,
Hal Finkelbeb296b2013-03-31 10:12:51 +000081 [SDNPHasChain, SDNPMayLoad]>;
Chris Lattnercd7f1012005-10-25 20:41:46 +000082
Ulrich Weigand874fc622013-03-26 10:56:22 +000083// Extract FPSCR (not modeled at the DAG level).
84def PPCmffs : SDNode<"PPCISD::MFFS",
85 SDTypeProfile<1, 0, [SDTCisVT<0, f64>]>, []>;
86
87// Perform FADD in round-to-zero mode.
88def PPCfaddrtz: SDNode<"PPCISD::FADDRTZ", SDTFPBinOp, []>;
89
Dale Johannesen666323e2007-10-10 01:01:31 +000090
Chris Lattner261009a2005-10-25 20:55:47 +000091def PPCfsel : SDNode<"PPCISD::FSEL",
92 // Type constraint for fsel.
93 SDTypeProfile<1, 3, [SDTCisSameAs<0, 2>, SDTCisSameAs<0, 3>,
94 SDTCisFP<0>, SDTCisVT<1, f64>]>, []>;
Chris Lattner0ec8fa02005-09-08 19:50:41 +000095
Nate Begeman69caef22005-12-13 22:55:22 +000096def PPChi : SDNode<"PPCISD::Hi", SDTIntBinOp, []>;
97def PPClo : SDNode<"PPCISD::Lo", SDTIntBinOp, []>;
Tilmann Schellerd1aaa322009-08-15 11:54:46 +000098def PPCtoc_entry: SDNode<"PPCISD::TOC_ENTRY", SDTIntBinOp, [SDNPMayLoad]>;
Nate Begeman69caef22005-12-13 22:55:22 +000099def PPCvmaddfp : SDNode<"PPCISD::VMADDFP", SDTFPTernaryOp, []>;
100def PPCvnmsubfp : SDNode<"PPCISD::VNMSUBFP", SDTFPTernaryOp, []>;
Chris Lattner595088a2005-11-17 07:30:41 +0000101
Roman Divacky32143e22013-12-20 18:08:54 +0000102def PPCppc32GOT : SDNode<"PPCISD::PPC32_GOT", SDTIntLeaf, []>;
103
Bill Schmidt9f0b4ec2012-12-14 17:02:38 +0000104def PPCaddisGotTprelHA : SDNode<"PPCISD::ADDIS_GOT_TPREL_HA", SDTIntBinOp>;
105def PPCldGotTprelL : SDNode<"PPCISD::LD_GOT_TPREL_L", SDTIntBinOp,
106 [SDNPMayLoad]>;
Bill Schmidtca4a0c92012-12-04 16:18:08 +0000107def PPCaddTls : SDNode<"PPCISD::ADD_TLS", SDTIntBinOp, []>;
Bill Schmidtc56f1d32012-12-11 20:30:11 +0000108def PPCaddisTlsgdHA : SDNode<"PPCISD::ADDIS_TLSGD_HA", SDTIntBinOp>;
109def PPCaddiTlsgdL : SDNode<"PPCISD::ADDI_TLSGD_L", SDTIntBinOp>;
110def PPCgetTlsAddr : SDNode<"PPCISD::GET_TLS_ADDR", SDTIntBinOp>;
Bill Schmidt24b8dd62012-12-12 19:29:35 +0000111def PPCaddisTlsldHA : SDNode<"PPCISD::ADDIS_TLSLD_HA", SDTIntBinOp>;
112def PPCaddiTlsldL : SDNode<"PPCISD::ADDI_TLSLD_L", SDTIntBinOp>;
113def PPCgetTlsldAddr : SDNode<"PPCISD::GET_TLSLD_ADDR", SDTIntBinOp>;
114def PPCaddisDtprelHA : SDNode<"PPCISD::ADDIS_DTPREL_HA", SDTIntBinOp,
115 [SDNPHasChain]>;
116def PPCaddiDtprelL : SDNode<"PPCISD::ADDI_DTPREL_L", SDTIntBinOp>;
Bill Schmidtca4a0c92012-12-04 16:18:08 +0000117
Chris Lattnera8713b12006-03-20 01:53:53 +0000118def PPCvperm : SDNode<"PPCISD::VPERM", SDT_PPCvperm, []>;
Chris Lattner7e9440a2006-03-19 06:55:52 +0000119
Chris Lattnerfea33f72005-12-06 02:10:38 +0000120// These nodes represent the 32-bit PPC shifts that operate on 6-bit shift
121// amounts. These nodes are generated by the multi-precision shift code.
Chris Lattner20b5a2b2008-03-07 20:18:24 +0000122def PPCsrl : SDNode<"PPCISD::SRL" , SDTIntShiftOp>;
123def PPCsra : SDNode<"PPCISD::SRA" , SDTIntShiftOp>;
124def PPCshl : SDNode<"PPCISD::SHL" , SDTIntShiftOp>;
Chris Lattnerfea33f72005-12-06 02:10:38 +0000125
Chris Lattnerf9797942005-12-04 19:01:59 +0000126// These are target-independent nodes, but have target-specific formats.
Bill Wendling77b13af2007-11-13 09:19:02 +0000127def callseq_start : SDNode<"ISD::CALLSEQ_START", SDT_PPCCallSeqStart,
Chris Lattner2a0a3b42010-12-23 18:28:41 +0000128 [SDNPHasChain, SDNPOutGlue]>;
Bill Wendling77b13af2007-11-13 09:19:02 +0000129def callseq_end : SDNode<"ISD::CALLSEQ_END", SDT_PPCCallSeqEnd,
Chris Lattner2a0a3b42010-12-23 18:28:41 +0000130 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue]>;
Chris Lattnerf9797942005-12-04 19:01:59 +0000131
Chris Lattner3b587342006-06-27 18:36:44 +0000132def SDT_PPCCall : SDTypeProfile<0, -1, [SDTCisInt<0>]>;
Ulrich Weigandf62e83f2013-03-22 15:24:13 +0000133def PPCcall : SDNode<"PPCISD::CALL", SDT_PPCCall,
134 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
135 SDNPVariadic]>;
136def PPCcall_nop : SDNode<"PPCISD::CALL_NOP", SDT_PPCCall,
137 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
138 SDNPVariadic]>;
Tilmann Scheller79fef932009-12-18 13:00:15 +0000139def PPCload : SDNode<"PPCISD::LOAD", SDTypeProfile<1, 1, []>,
Chris Lattner2a0a3b42010-12-23 18:28:41 +0000140 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue]>;
Tilmann Scheller79fef932009-12-18 13:00:15 +0000141def PPCload_toc : SDNode<"PPCISD::LOAD_TOC", SDTypeProfile<0, 1, []>,
Jakob Stoklund Olesena954e922012-08-24 14:43:27 +0000142 [SDNPHasChain, SDNPSideEffect,
143 SDNPInGlue, SDNPOutGlue]>;
Tilmann Scheller79fef932009-12-18 13:00:15 +0000144def PPCtoc_restore : SDNode<"PPCISD::TOC_RESTORE", SDTypeProfile<0, 0, []>,
Jakob Stoklund Olesena954e922012-08-24 14:43:27 +0000145 [SDNPHasChain, SDNPSideEffect,
146 SDNPInGlue, SDNPOutGlue]>;
Chris Lattnereb755fc2006-05-17 19:00:46 +0000147def PPCmtctr : SDNode<"PPCISD::MTCTR", SDT_PPCCall,
Chris Lattner2a0a3b42010-12-23 18:28:41 +0000148 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue]>;
Ulrich Weigandf62e83f2013-03-22 15:24:13 +0000149def PPCbctrl : SDNode<"PPCISD::BCTRL", SDTNone,
150 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
151 SDNPVariadic]>;
Chris Lattnerb1e9e372006-05-17 06:01:33 +0000152
Chris Lattner9a249b02008-01-15 22:02:54 +0000153def retflag : SDNode<"PPCISD::RET_FLAG", SDTNone,
Chris Lattner2a0a3b42010-12-23 18:28:41 +0000154 [SDNPHasChain, SDNPOptInGlue, SDNPVariadic]>;
Nate Begemanb11b8e42005-12-20 00:26:01 +0000155
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +0000156def PPCtc_return : SDNode<"PPCISD::TC_RETURN", SDT_PPCTC_ret,
Chris Lattner2a0a3b42010-12-23 18:28:41 +0000157 [SDNPHasChain, SDNPOptInGlue, SDNPVariadic]>;
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +0000158
Hal Finkel756810f2013-03-21 21:37:52 +0000159def PPCeh_sjlj_setjmp : SDNode<"PPCISD::EH_SJLJ_SETJMP",
160 SDTypeProfile<1, 1, [SDTCisInt<0>,
161 SDTCisPtrTy<1>]>,
162 [SDNPHasChain, SDNPSideEffect]>;
163def PPCeh_sjlj_longjmp : SDNode<"PPCISD::EH_SJLJ_LONGJMP",
164 SDTypeProfile<0, 1, [SDTCisPtrTy<0>]>,
165 [SDNPHasChain, SDNPSideEffect]>;
166
Bill Schmidta87a7e22013-05-14 19:35:45 +0000167def SDT_PPCsc : SDTypeProfile<0, 1, [SDTCisInt<0>]>;
168def PPCsc : SDNode<"PPCISD::SC", SDT_PPCsc,
169 [SDNPHasChain, SDNPSideEffect]>;
170
Chris Lattnerd7495ae2006-03-31 05:13:27 +0000171def PPCvcmp : SDNode<"PPCISD::VCMP" , SDT_PPCvcmp, []>;
Chris Lattner2a0a3b42010-12-23 18:28:41 +0000172def PPCvcmp_o : SDNode<"PPCISD::VCMPo", SDT_PPCvcmp, [SDNPOutGlue]>;
Chris Lattner6961fc72006-03-26 10:06:40 +0000173
Chris Lattner9754d142006-04-18 17:59:36 +0000174def PPCcondbranch : SDNode<"PPCISD::COND_BRANCH", SDT_PPCcondbr,
Chris Lattner2a0a3b42010-12-23 18:28:41 +0000175 [SDNPHasChain, SDNPOptInGlue]>;
Chris Lattner9754d142006-04-18 17:59:36 +0000176
Chris Lattner94de7bc2008-01-10 05:12:37 +0000177def PPClbrx : SDNode<"PPCISD::LBRX", SDT_PPClbrx,
178 [SDNPHasChain, SDNPMayLoad]>;
Chris Lattnera348f552008-01-06 06:44:58 +0000179def PPCstbrx : SDNode<"PPCISD::STBRX", SDT_PPCstbrx,
180 [SDNPHasChain, SDNPMayStore]>;
Chris Lattnera7976d32006-07-10 20:56:58 +0000181
Hal Finkel5ab37802012-08-28 02:10:27 +0000182// Instructions to set/unset CR bit 6 for SVR4 vararg calls
183def PPCcr6set : SDNode<"PPCISD::CR6SET", SDTNone,
184 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue]>;
185def PPCcr6unset : SDNode<"PPCISD::CR6UNSET", SDTNone,
186 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue]>;
187
Evan Cheng32e376f2008-07-12 02:23:19 +0000188// Instructions to support atomic operations
Evan Cheng5102bd92008-04-19 02:30:38 +0000189def PPClarx : SDNode<"PPCISD::LARX", SDT_PPClarx,
190 [SDNPHasChain, SDNPMayLoad]>;
191def PPCstcx : SDNode<"PPCISD::STCX", SDT_PPCstcx,
192 [SDNPHasChain, SDNPMayStore]>;
Evan Cheng51096af2008-04-19 01:30:48 +0000193
Bill Schmidt27917782013-02-21 17:12:27 +0000194// Instructions to support medium and large code model
Bill Schmidt34627e32012-11-27 17:35:46 +0000195def PPCaddisTocHA : SDNode<"PPCISD::ADDIS_TOC_HA", SDTIntBinOp, []>;
196def PPCldTocL : SDNode<"PPCISD::LD_TOC_L", SDTIntBinOp, [SDNPMayLoad]>;
197def PPCaddiTocL : SDNode<"PPCISD::ADDI_TOC_L", SDTIntBinOp, []>;
198
199
Jim Laskey48850c12006-11-16 22:43:37 +0000200// Instructions to support dynamic alloca.
201def SDTDynOp : SDTypeProfile<1, 2, []>;
202def PPCdynalloc : SDNode<"PPCISD::DYNALLOC", SDTDynOp, [SDNPHasChain]>;
203
Chris Lattner0ec8fa02005-09-08 19:50:41 +0000204//===----------------------------------------------------------------------===//
Chris Lattner39b4d83f2005-09-09 00:39:56 +0000205// PowerPC specific transformation functions and pattern fragments.
206//
Nate Begeman9eaa6ba2005-10-19 01:12:32 +0000207
Nate Begeman9f3c26c2005-10-19 18:42:01 +0000208def SHL32 : SDNodeXForm<imm, [{
209 // Transformation function: 31 - imm
Dan Gohmaneffb8942008-09-12 16:56:44 +0000210 return getI32Imm(31 - N->getZExtValue());
Nate Begeman9f3c26c2005-10-19 18:42:01 +0000211}]>;
212
Nate Begeman9f3c26c2005-10-19 18:42:01 +0000213def SRL32 : SDNodeXForm<imm, [{
214 // Transformation function: 32 - imm
Dan Gohmaneffb8942008-09-12 16:56:44 +0000215 return N->getZExtValue() ? getI32Imm(32 - N->getZExtValue()) : getI32Imm(0);
Nate Begeman9f3c26c2005-10-19 18:42:01 +0000216}]>;
217
Chris Lattner39b4d83f2005-09-09 00:39:56 +0000218def LO16 : SDNodeXForm<imm, [{
219 // Transformation function: get the low 16 bits.
Dan Gohmaneffb8942008-09-12 16:56:44 +0000220 return getI32Imm((unsigned short)N->getZExtValue());
Chris Lattner39b4d83f2005-09-09 00:39:56 +0000221}]>;
222
223def HI16 : SDNodeXForm<imm, [{
224 // Transformation function: shift the immediate value down into the low bits.
Dan Gohmaneffb8942008-09-12 16:56:44 +0000225 return getI32Imm((unsigned)N->getZExtValue() >> 16);
Chris Lattner39b4d83f2005-09-09 00:39:56 +0000226}]>;
Chris Lattner2d8032b2005-09-08 17:33:10 +0000227
Chris Lattnerd4e9e8b2005-09-28 23:07:13 +0000228def HA16 : SDNodeXForm<imm, [{
229 // Transformation function: shift the immediate value down into the low bits.
Dan Gohmaneffb8942008-09-12 16:56:44 +0000230 signed int Val = N->getZExtValue();
Chris Lattnerd4e9e8b2005-09-28 23:07:13 +0000231 return getI32Imm((Val - (signed short)Val) >> 16);
232}]>;
Nate Begemand31efd12006-09-22 05:01:56 +0000233def MB : SDNodeXForm<imm, [{
234 // Transformation function: get the start bit of a mask
Duncan Sandsdc845112008-10-16 13:02:33 +0000235 unsigned mb = 0, me;
Dan Gohmaneffb8942008-09-12 16:56:44 +0000236 (void)isRunOfOnes((unsigned)N->getZExtValue(), mb, me);
Nate Begemand31efd12006-09-22 05:01:56 +0000237 return getI32Imm(mb);
238}]>;
Chris Lattnerd4e9e8b2005-09-28 23:07:13 +0000239
Nate Begemand31efd12006-09-22 05:01:56 +0000240def ME : SDNodeXForm<imm, [{
241 // Transformation function: get the end bit of a mask
Duncan Sandsdc845112008-10-16 13:02:33 +0000242 unsigned mb, me = 0;
Dan Gohmaneffb8942008-09-12 16:56:44 +0000243 (void)isRunOfOnes((unsigned)N->getZExtValue(), mb, me);
Nate Begemand31efd12006-09-22 05:01:56 +0000244 return getI32Imm(me);
245}]>;
246def maskimm32 : PatLeaf<(imm), [{
247 // maskImm predicate - True if immediate is a run of ones.
248 unsigned mb, me;
Owen Anderson9f944592009-08-11 20:47:22 +0000249 if (N->getValueType(0) == MVT::i32)
Dan Gohmaneffb8942008-09-12 16:56:44 +0000250 return isRunOfOnes((unsigned)N->getZExtValue(), mb, me);
Nate Begemand31efd12006-09-22 05:01:56 +0000251 else
252 return false;
253}]>;
Chris Lattnerd4e9e8b2005-09-28 23:07:13 +0000254
Bill Schmidtf88571e2013-05-22 20:09:24 +0000255def imm32SExt16 : Operand<i32>, ImmLeaf<i32, [{
256 // imm32SExt16 predicate - True if the i32 immediate fits in a 16-bit
257 // sign extended field. Used by instructions like 'addi'.
258 return (int32_t)Imm == (short)Imm;
259}]>;
260def imm64SExt16 : Operand<i64>, ImmLeaf<i64, [{
261 // imm64SExt16 predicate - True if the i64 immediate fits in a 16-bit
262 // sign extended field. Used by instructions like 'addi'.
263 return (int64_t)Imm == (short)Imm;
Chris Lattner2d8032b2005-09-08 17:33:10 +0000264}]>;
Chris Lattner76cb0062005-09-08 17:40:49 +0000265def immZExt16 : PatLeaf<(imm), [{
266 // immZExt16 predicate - True if the immediate fits in a 16-bit zero extended
267 // field. Used by instructions like 'ori'.
Dan Gohmaneffb8942008-09-12 16:56:44 +0000268 return (uint64_t)N->getZExtValue() == (unsigned short)N->getZExtValue();
Chris Lattner39b4d83f2005-09-09 00:39:56 +0000269}], LO16>;
270
Chris Lattner7e742e42006-06-20 22:34:10 +0000271// imm16Shifted* - These match immediates where the low 16-bits are zero. There
272// are two forms: imm16ShiftedSExt and imm16ShiftedZExt. These two forms are
273// identical in 32-bit mode, but in 64-bit mode, they return true if the
274// immediate fits into a sign/zero extended 32-bit immediate (with the low bits
275// clear).
276def imm16ShiftedZExt : PatLeaf<(imm), [{
277 // imm16ShiftedZExt predicate - True if only bits in the top 16-bits of the
278 // immediate are set. Used by instructions like 'xoris'.
Dan Gohmaneffb8942008-09-12 16:56:44 +0000279 return (N->getZExtValue() & ~uint64_t(0xFFFF0000)) == 0;
Chris Lattner7e742e42006-06-20 22:34:10 +0000280}], HI16>;
281
282def imm16ShiftedSExt : PatLeaf<(imm), [{
283 // imm16ShiftedSExt predicate - True if only bits in the top 16-bits of the
284 // immediate are set. Used by instructions like 'addis'. Identical to
285 // imm16ShiftedZExt in 32-bit mode.
Dan Gohmaneffb8942008-09-12 16:56:44 +0000286 if (N->getZExtValue() & 0xFFFF) return false;
Owen Anderson9f944592009-08-11 20:47:22 +0000287 if (N->getValueType(0) == MVT::i32)
Chris Lattnerd6e160d2006-06-20 21:39:30 +0000288 return true;
289 // For 64-bit, make sure it is sext right.
Dan Gohmaneffb8942008-09-12 16:56:44 +0000290 return N->getZExtValue() == (uint64_t)(int)N->getZExtValue();
Chris Lattner39b4d83f2005-09-09 00:39:56 +0000291}], HI16>;
Chris Lattner2d8032b2005-09-08 17:33:10 +0000292
Hal Finkel940ab932014-02-28 00:27:01 +0000293def imm64ZExt32 : Operand<i64>, ImmLeaf<i64, [{
294 // imm64ZExt32 predicate - True if the i64 immediate fits in a 32-bit
295 // zero extended field.
296 return isUInt<32>(Imm);
297}]>;
298
Hal Finkelb09680b2013-03-18 23:00:58 +0000299// Some r+i load/store instructions (such as LD, STD, LDU, etc.) that require
Ulrich Weigand9d980cb2013-05-16 17:58:02 +0000300// restricted memrix (4-aligned) constants are alignment sensitive. If these
Hal Finkelb09680b2013-03-18 23:00:58 +0000301// offsets are hidden behind TOC entries than the values of the lower-order
302// bits cannot be checked directly. As a result, we need to also incorporate
303// an alignment check into the relevant patterns.
304
305def aligned4load : PatFrag<(ops node:$ptr), (load node:$ptr), [{
306 return cast<LoadSDNode>(N)->getAlignment() >= 4;
307}]>;
308def aligned4store : PatFrag<(ops node:$val, node:$ptr),
309 (store node:$val, node:$ptr), [{
310 return cast<StoreSDNode>(N)->getAlignment() >= 4;
311}]>;
312def aligned4sextloadi32 : PatFrag<(ops node:$ptr), (sextloadi32 node:$ptr), [{
313 return cast<LoadSDNode>(N)->getAlignment() >= 4;
314}]>;
315def aligned4pre_store : PatFrag<
316 (ops node:$val, node:$base, node:$offset),
317 (pre_store node:$val, node:$base, node:$offset), [{
318 return cast<StoreSDNode>(N)->getAlignment() >= 4;
319}]>;
320
321def unaligned4load : PatFrag<(ops node:$ptr), (load node:$ptr), [{
322 return cast<LoadSDNode>(N)->getAlignment() < 4;
323}]>;
324def unaligned4store : PatFrag<(ops node:$val, node:$ptr),
325 (store node:$val, node:$ptr), [{
326 return cast<StoreSDNode>(N)->getAlignment() < 4;
327}]>;
328def unaligned4sextloadi32 : PatFrag<(ops node:$ptr), (sextloadi32 node:$ptr), [{
329 return cast<LoadSDNode>(N)->getAlignment() < 4;
330}]>;
Chris Lattner2771e2c2006-03-25 06:12:06 +0000331
Chris Lattner0ec8fa02005-09-08 19:50:41 +0000332//===----------------------------------------------------------------------===//
333// PowerPC Flag Definitions.
334
Chris Lattnerc7cb8c72005-04-19 04:32:54 +0000335class isPPC64 { bit PPC64 = 1; }
Hal Finkel1b58f332013-04-12 18:17:57 +0000336class isDOT { bit RC = 1; }
Chris Lattnerc7cb8c72005-04-19 04:32:54 +0000337
Chris Lattner6a5a4f82006-11-08 02:13:12 +0000338class RegConstraint<string C> {
339 string Constraints = C;
340}
Chris Lattner57711562006-11-15 23:24:18 +0000341class NoEncode<string E> {
342 string DisableEncoding = E;
343}
Chris Lattner0ec8fa02005-09-08 19:50:41 +0000344
345
346//===----------------------------------------------------------------------===//
347// PowerPC Operand Definitions.
Chris Lattnerec1cc1b2004-08-14 23:27:29 +0000348
Ulrich Weigand136ac222013-04-26 16:53:15 +0000349// In the default PowerPC assembler syntax, registers are specified simply
350// by number, so they cannot be distinguished from immediate values (without
351// looking at the opcode). This means that the default operand matching logic
352// for the asm parser does not work, and we need to specify custom matchers.
353// Since those can only be specified with RegisterOperand classes and not
354// directly on the RegisterClass, all instructions patterns used by the asm
355// parser need to use a RegisterOperand (instead of a RegisterClass) for
356// all their register operands.
357// For this purpose, we define one RegisterOperand for each RegisterClass,
358// using the same name as the class, just in lower case.
Ulrich Weigand136ac222013-04-26 16:53:15 +0000359
Ulrich Weigand640192d2013-05-03 19:49:39 +0000360def PPCRegGPRCAsmOperand : AsmOperandClass {
361 let Name = "RegGPRC"; let PredicateMethod = "isRegNumber";
362}
363def gprc : RegisterOperand<GPRC> {
364 let ParserMatchClass = PPCRegGPRCAsmOperand;
365}
366def PPCRegG8RCAsmOperand : AsmOperandClass {
367 let Name = "RegG8RC"; let PredicateMethod = "isRegNumber";
368}
369def g8rc : RegisterOperand<G8RC> {
370 let ParserMatchClass = PPCRegG8RCAsmOperand;
371}
372def PPCRegGPRCNoR0AsmOperand : AsmOperandClass {
373 let Name = "RegGPRCNoR0"; let PredicateMethod = "isRegNumber";
374}
375def gprc_nor0 : RegisterOperand<GPRC_NOR0> {
376 let ParserMatchClass = PPCRegGPRCNoR0AsmOperand;
377}
378def PPCRegG8RCNoX0AsmOperand : AsmOperandClass {
379 let Name = "RegG8RCNoX0"; let PredicateMethod = "isRegNumber";
380}
381def g8rc_nox0 : RegisterOperand<G8RC_NOX0> {
382 let ParserMatchClass = PPCRegG8RCNoX0AsmOperand;
383}
384def PPCRegF8RCAsmOperand : AsmOperandClass {
385 let Name = "RegF8RC"; let PredicateMethod = "isRegNumber";
386}
387def f8rc : RegisterOperand<F8RC> {
388 let ParserMatchClass = PPCRegF8RCAsmOperand;
389}
390def PPCRegF4RCAsmOperand : AsmOperandClass {
391 let Name = "RegF4RC"; let PredicateMethod = "isRegNumber";
392}
393def f4rc : RegisterOperand<F4RC> {
394 let ParserMatchClass = PPCRegF4RCAsmOperand;
395}
396def PPCRegVRRCAsmOperand : AsmOperandClass {
397 let Name = "RegVRRC"; let PredicateMethod = "isRegNumber";
398}
399def vrrc : RegisterOperand<VRRC> {
400 let ParserMatchClass = PPCRegVRRCAsmOperand;
401}
402def PPCRegCRBITRCAsmOperand : AsmOperandClass {
Ulrich Weigandb86cb7d2013-07-04 14:24:00 +0000403 let Name = "RegCRBITRC"; let PredicateMethod = "isCRBitNumber";
Ulrich Weigand640192d2013-05-03 19:49:39 +0000404}
405def crbitrc : RegisterOperand<CRBITRC> {
406 let ParserMatchClass = PPCRegCRBITRCAsmOperand;
407}
408def PPCRegCRRCAsmOperand : AsmOperandClass {
409 let Name = "RegCRRC"; let PredicateMethod = "isCCRegNumber";
410}
411def crrc : RegisterOperand<CRRC> {
412 let ParserMatchClass = PPCRegCRRCAsmOperand;
413}
414
Hal Finkel27774d92014-03-13 07:58:58 +0000415def PPCU2ImmAsmOperand : AsmOperandClass {
416 let Name = "U2Imm"; let PredicateMethod = "isU2Imm";
417 let RenderMethod = "addImmOperands";
418}
419def u2imm : Operand<i32> {
420 let PrintMethod = "printU2ImmOperand";
421 let ParserMatchClass = PPCU2ImmAsmOperand;
422}
Ulrich Weigand640192d2013-05-03 19:49:39 +0000423def PPCS5ImmAsmOperand : AsmOperandClass {
424 let Name = "S5Imm"; let PredicateMethod = "isS5Imm";
425 let RenderMethod = "addImmOperands";
426}
Chris Lattner2771e2c2006-03-25 06:12:06 +0000427def s5imm : Operand<i32> {
428 let PrintMethod = "printS5ImmOperand";
Ulrich Weigand640192d2013-05-03 19:49:39 +0000429 let ParserMatchClass = PPCS5ImmAsmOperand;
Hal Finkel23453472013-12-19 16:13:01 +0000430 let DecoderMethod = "decodeSImmOperand<5>";
Ulrich Weigand640192d2013-05-03 19:49:39 +0000431}
432def PPCU5ImmAsmOperand : AsmOperandClass {
433 let Name = "U5Imm"; let PredicateMethod = "isU5Imm";
434 let RenderMethod = "addImmOperands";
Chris Lattner2771e2c2006-03-25 06:12:06 +0000435}
Chris Lattnerf006d152005-09-14 20:53:05 +0000436def u5imm : Operand<i32> {
Nate Begeman3ad3ad42004-08-21 05:56:39 +0000437 let PrintMethod = "printU5ImmOperand";
Ulrich Weigand640192d2013-05-03 19:49:39 +0000438 let ParserMatchClass = PPCU5ImmAsmOperand;
Hal Finkel23453472013-12-19 16:13:01 +0000439 let DecoderMethod = "decodeUImmOperand<5>";
Ulrich Weigand640192d2013-05-03 19:49:39 +0000440}
441def PPCU6ImmAsmOperand : AsmOperandClass {
442 let Name = "U6Imm"; let PredicateMethod = "isU6Imm";
443 let RenderMethod = "addImmOperands";
Nate Begeman3ad3ad42004-08-21 05:56:39 +0000444}
Chris Lattnerf006d152005-09-14 20:53:05 +0000445def u6imm : Operand<i32> {
Nate Begeman143cf942004-08-30 02:28:06 +0000446 let PrintMethod = "printU6ImmOperand";
Ulrich Weigand640192d2013-05-03 19:49:39 +0000447 let ParserMatchClass = PPCU6ImmAsmOperand;
Hal Finkel23453472013-12-19 16:13:01 +0000448 let DecoderMethod = "decodeUImmOperand<6>";
Ulrich Weigand640192d2013-05-03 19:49:39 +0000449}
450def PPCS16ImmAsmOperand : AsmOperandClass {
451 let Name = "S16Imm"; let PredicateMethod = "isS16Imm";
452 let RenderMethod = "addImmOperands";
Nate Begeman143cf942004-08-30 02:28:06 +0000453}
Chris Lattnerf006d152005-09-14 20:53:05 +0000454def s16imm : Operand<i32> {
Nate Begeman4bfceb12004-09-04 05:00:00 +0000455 let PrintMethod = "printS16ImmOperand";
Ulrich Weigandfd3ad692013-06-26 13:49:15 +0000456 let EncoderMethod = "getImm16Encoding";
Ulrich Weigand640192d2013-05-03 19:49:39 +0000457 let ParserMatchClass = PPCS16ImmAsmOperand;
Hal Finkel23453472013-12-19 16:13:01 +0000458 let DecoderMethod = "decodeSImmOperand<16>";
Ulrich Weigand640192d2013-05-03 19:49:39 +0000459}
460def PPCU16ImmAsmOperand : AsmOperandClass {
461 let Name = "U16Imm"; let PredicateMethod = "isU16Imm";
462 let RenderMethod = "addImmOperands";
Nate Begeman4bfceb12004-09-04 05:00:00 +0000463}
Chris Lattnerf006d152005-09-14 20:53:05 +0000464def u16imm : Operand<i32> {
Chris Lattner8a796852004-08-15 05:20:16 +0000465 let PrintMethod = "printU16ImmOperand";
Ulrich Weigandfd3ad692013-06-26 13:49:15 +0000466 let EncoderMethod = "getImm16Encoding";
Ulrich Weigand640192d2013-05-03 19:49:39 +0000467 let ParserMatchClass = PPCU16ImmAsmOperand;
Hal Finkel23453472013-12-19 16:13:01 +0000468 let DecoderMethod = "decodeUImmOperand<16>";
Chris Lattner8a796852004-08-15 05:20:16 +0000469}
Ulrich Weigand5a02a022013-06-26 13:49:53 +0000470def PPCS17ImmAsmOperand : AsmOperandClass {
471 let Name = "S17Imm"; let PredicateMethod = "isS17Imm";
472 let RenderMethod = "addImmOperands";
473}
474def s17imm : Operand<i32> {
475 // This operand type is used for addis/lis to allow the assembler parser
476 // to accept immediates in the range -65536..65535 for compatibility with
477 // the GNU assembler. The operand is treated as 16-bit otherwise.
478 let PrintMethod = "printS16ImmOperand";
479 let EncoderMethod = "getImm16Encoding";
480 let ParserMatchClass = PPCS17ImmAsmOperand;
Hal Finkel23453472013-12-19 16:13:01 +0000481 let DecoderMethod = "decodeSImmOperand<16>";
Ulrich Weigand5a02a022013-06-26 13:49:53 +0000482}
Ulrich Weigandb6a30d12013-06-24 11:03:33 +0000483def PPCDirectBrAsmOperand : AsmOperandClass {
484 let Name = "DirectBr"; let PredicateMethod = "isDirectBr";
485 let RenderMethod = "addBranchTargetOperands";
486}
Chris Lattner0e3461e2010-11-15 06:09:35 +0000487def directbrtarget : Operand<OtherVT> {
Nate Begeman61738782004-09-02 08:13:00 +0000488 let PrintMethod = "printBranchOperand";
Chris Lattner0e3461e2010-11-15 06:09:35 +0000489 let EncoderMethod = "getDirectBrEncoding";
Ulrich Weigandb6a30d12013-06-24 11:03:33 +0000490 let ParserMatchClass = PPCDirectBrAsmOperand;
491}
492def absdirectbrtarget : Operand<OtherVT> {
493 let PrintMethod = "printAbsBranchOperand";
494 let EncoderMethod = "getAbsDirectBrEncoding";
495 let ParserMatchClass = PPCDirectBrAsmOperand;
496}
497def PPCCondBrAsmOperand : AsmOperandClass {
498 let Name = "CondBr"; let PredicateMethod = "isCondBr";
499 let RenderMethod = "addBranchTargetOperands";
Chris Lattner0e3461e2010-11-15 06:09:35 +0000500}
501def condbrtarget : Operand<OtherVT> {
Chris Lattnercfedba72010-11-16 01:45:05 +0000502 let PrintMethod = "printBranchOperand";
Chris Lattner0e3461e2010-11-15 06:09:35 +0000503 let EncoderMethod = "getCondBrEncoding";
Ulrich Weigandb6a30d12013-06-24 11:03:33 +0000504 let ParserMatchClass = PPCCondBrAsmOperand;
505}
506def abscondbrtarget : Operand<OtherVT> {
507 let PrintMethod = "printAbsBranchOperand";
508 let EncoderMethod = "getAbsCondBrEncoding";
509 let ParserMatchClass = PPCCondBrAsmOperand;
Nate Begeman61738782004-09-02 08:13:00 +0000510}
Chris Lattnera5190ae2006-06-16 21:01:35 +0000511def calltarget : Operand<iPTR> {
Ulrich Weigandb6a30d12013-06-24 11:03:33 +0000512 let PrintMethod = "printBranchOperand";
Chris Lattner0e3461e2010-11-15 06:09:35 +0000513 let EncoderMethod = "getDirectBrEncoding";
Ulrich Weigandb6a30d12013-06-24 11:03:33 +0000514 let ParserMatchClass = PPCDirectBrAsmOperand;
Chris Lattnerbd9efdb2005-11-17 19:16:08 +0000515}
Ulrich Weigandb6a30d12013-06-24 11:03:33 +0000516def abscalltarget : Operand<iPTR> {
517 let PrintMethod = "printAbsBranchOperand";
518 let EncoderMethod = "getAbsDirectBrEncoding";
519 let ParserMatchClass = PPCDirectBrAsmOperand;
Nate Begemana171f6b2005-11-16 00:48:01 +0000520}
Ulrich Weigand640192d2013-05-03 19:49:39 +0000521def PPCCRBitMaskOperand : AsmOperandClass {
522 let Name = "CRBitMask"; let PredicateMethod = "isCRBitMask";
Nate Begeman4bfceb12004-09-04 05:00:00 +0000523}
Nate Begeman8465fe82005-07-20 22:42:00 +0000524def crbitm: Operand<i8> {
525 let PrintMethod = "printcrbitm";
Chris Lattnerd6a07cc2010-11-15 05:19:25 +0000526 let EncoderMethod = "get_crbitm_encoding";
Hal Finkel23453472013-12-19 16:13:01 +0000527 let DecoderMethod = "decodeCRBitMOperand";
Ulrich Weigand640192d2013-05-03 19:49:39 +0000528 let ParserMatchClass = PPCCRBitMaskOperand;
Nate Begeman8465fe82005-07-20 22:42:00 +0000529}
Nate Begeman8e6a8af2005-12-19 23:25:09 +0000530// Address operands
Hal Finkel638a9fa2013-03-19 18:51:05 +0000531// A version of ptr_rc which excludes R0 (or X0 in 64-bit mode).
Ulrich Weigand640192d2013-05-03 19:49:39 +0000532def PPCRegGxRCNoR0Operand : AsmOperandClass {
533 let Name = "RegGxRCNoR0"; let PredicateMethod = "isRegNumber";
534}
535def ptr_rc_nor0 : Operand<iPTR>, PointerLikeRegClass<1> {
536 let ParserMatchClass = PPCRegGxRCNoR0Operand;
537}
538// A version of ptr_rc usable with the asm parser.
539def PPCRegGxRCOperand : AsmOperandClass {
540 let Name = "RegGxRC"; let PredicateMethod = "isRegNumber";
541}
542def ptr_rc_idx : Operand<iPTR>, PointerLikeRegClass<0> {
543 let ParserMatchClass = PPCRegGxRCOperand;
544}
Hal Finkel638a9fa2013-03-19 18:51:05 +0000545
Ulrich Weigand640192d2013-05-03 19:49:39 +0000546def PPCDispRIOperand : AsmOperandClass {
547 let Name = "DispRI"; let PredicateMethod = "isS16Imm";
Ulrich Weigand9d980cb2013-05-16 17:58:02 +0000548 let RenderMethod = "addImmOperands";
Ulrich Weigand640192d2013-05-03 19:49:39 +0000549}
550def dispRI : Operand<iPTR> {
551 let ParserMatchClass = PPCDispRIOperand;
552}
553def PPCDispRIXOperand : AsmOperandClass {
554 let Name = "DispRIX"; let PredicateMethod = "isS16ImmX4";
Ulrich Weigand9d980cb2013-05-16 17:58:02 +0000555 let RenderMethod = "addImmOperands";
Ulrich Weigand640192d2013-05-03 19:49:39 +0000556}
557def dispRIX : Operand<iPTR> {
558 let ParserMatchClass = PPCDispRIXOperand;
559}
Ulrich Weigand4a083882013-03-26 10:55:45 +0000560
Chris Lattnera5190ae2006-06-16 21:01:35 +0000561def memri : Operand<iPTR> {
Nate Begeman8e6a8af2005-12-19 23:25:09 +0000562 let PrintMethod = "printMemRegImm";
Ulrich Weigand4a083882013-03-26 10:55:45 +0000563 let MIOperandInfo = (ops dispRI:$imm, ptr_rc_nor0:$reg);
Chris Lattnerefacb9e2010-11-15 08:22:03 +0000564 let EncoderMethod = "getMemRIEncoding";
Hal Finkel23453472013-12-19 16:13:01 +0000565 let DecoderMethod = "decodeMemRIOperands";
Nate Begeman8e6a8af2005-12-19 23:25:09 +0000566}
Chris Lattnera5190ae2006-06-16 21:01:35 +0000567def memrr : Operand<iPTR> {
Nate Begeman8e6a8af2005-12-19 23:25:09 +0000568 let PrintMethod = "printMemRegReg";
Ulrich Weigand640192d2013-05-03 19:49:39 +0000569 let MIOperandInfo = (ops ptr_rc_nor0:$ptrreg, ptr_rc_idx:$offreg);
Nate Begeman8e6a8af2005-12-19 23:25:09 +0000570}
Ulrich Weigand9d980cb2013-05-16 17:58:02 +0000571def memrix : Operand<iPTR> { // memri where the imm is 4-aligned.
572 let PrintMethod = "printMemRegImm";
Ulrich Weigand4a083882013-03-26 10:55:45 +0000573 let MIOperandInfo = (ops dispRIX:$imm, ptr_rc_nor0:$reg);
Chris Lattner8f4444d2010-11-15 08:02:41 +0000574 let EncoderMethod = "getMemRIXEncoding";
Hal Finkel23453472013-12-19 16:13:01 +0000575 let DecoderMethod = "decodeMemRIXOperands";
Chris Lattner4a66d692006-03-22 05:30:33 +0000576}
Nate Begeman8e6a8af2005-12-19 23:25:09 +0000577
Hal Finkel756810f2013-03-21 21:37:52 +0000578// A single-register address. This is used with the SjLj
579// pseudo-instructions.
580def memr : Operand<iPTR> {
581 let MIOperandInfo = (ops ptr_rc:$ptrreg);
582}
Roman Divacky32143e22013-12-20 18:08:54 +0000583def PPCTLSRegOperand : AsmOperandClass {
584 let Name = "TLSReg"; let PredicateMethod = "isTLSReg";
585 let RenderMethod = "addTLSRegOperands";
586}
587def tlsreg32 : Operand<i32> {
588 let EncoderMethod = "getTLSRegEncoding";
589 let ParserMatchClass = PPCTLSRegOperand;
590}
Hal Finkel756810f2013-03-21 21:37:52 +0000591
Ulrich Weigand63aa8522013-03-26 10:53:27 +0000592// PowerPC Predicate operand.
593def pred : Operand<OtherVT> {
Chris Lattner6be72602006-11-04 05:27:39 +0000594 let PrintMethod = "printPredicateOperand";
Ulrich Weigand136ac222013-04-26 16:53:15 +0000595 let MIOperandInfo = (ops i32imm:$bibo, crrc:$reg);
Chris Lattner6be72602006-11-04 05:27:39 +0000596}
Chris Lattnerc8a68d02006-11-03 23:53:25 +0000597
Chris Lattner268d3582006-01-12 02:05:36 +0000598// Define PowerPC specific addressing mode.
Evan Cheng577ef762006-10-11 21:03:53 +0000599def iaddr : ComplexPattern<iPTR, 2, "SelectAddrImm", [], []>;
600def xaddr : ComplexPattern<iPTR, 2, "SelectAddrIdx", [], []>;
601def xoaddr : ComplexPattern<iPTR, 2, "SelectAddrIdxOnly",[], []>;
Ulrich Weigand9d980cb2013-05-16 17:58:02 +0000602def ixaddr : ComplexPattern<iPTR, 2, "SelectAddrImmX4", [], []>; // "std"
Chris Lattner8a796852004-08-15 05:20:16 +0000603
Hal Finkel756810f2013-03-21 21:37:52 +0000604// The address in a single register. This is used with the SjLj
605// pseudo-instructions.
606def addr : ComplexPattern<iPTR, 1, "SelectAddr",[], []>;
607
Chris Lattner6f5840c2006-11-16 00:41:37 +0000608/// This is just the offset part of iaddr, used for preinc.
609def iaddroff : ComplexPattern<iPTR, 1, "SelectAddrImmOffs", [], []>;
Chris Lattner13969612006-11-15 02:43:19 +0000610
Evan Cheng3db275d2005-12-14 22:07:12 +0000611//===----------------------------------------------------------------------===//
612// PowerPC Instruction Predicate Definitions.
Evan Chengec271b12007-10-23 06:42:42 +0000613def In32BitMode : Predicate<"!PPCSubTarget.isPPC64()">;
614def In64BitMode : Predicate<"PPCSubTarget.isPPC64()">;
Hal Finkel6fa56972011-10-17 04:03:49 +0000615def IsBookE : Predicate<"PPCSubTarget.isBookE()">;
Rafael Espindola28a85a82014-01-22 20:20:52 +0000616def IsNotBookE : Predicate<"!PPCSubTarget.isBookE()">;
Chris Lattner44dbdbe2006-11-14 18:44:47 +0000617
Chris Lattner0ec8fa02005-09-08 19:50:41 +0000618//===----------------------------------------------------------------------===//
Hal Finkel654d43b2013-04-12 02:18:09 +0000619// PowerPC Multiclass Definitions.
620
621multiclass XForm_6r<bits<6> opcode, bits<10> xo, dag OOL, dag IOL,
622 string asmbase, string asmstr, InstrItinClass itin,
623 list<dag> pattern> {
624 let BaseName = asmbase in {
625 def NAME : XForm_6<opcode, xo, OOL, IOL,
626 !strconcat(asmbase, !strconcat(" ", asmstr)), itin,
627 pattern>, RecFormRel;
Hal Finkel1b58f332013-04-12 18:17:57 +0000628 let Defs = [CR0] in
629 def o : XForm_6<opcode, xo, OOL, IOL,
630 !strconcat(asmbase, !strconcat(". ", asmstr)), itin,
631 []>, isDOT, RecFormRel;
632 }
633}
634
635multiclass XForm_6rc<bits<6> opcode, bits<10> xo, dag OOL, dag IOL,
636 string asmbase, string asmstr, InstrItinClass itin,
637 list<dag> pattern> {
638 let BaseName = asmbase in {
639 let Defs = [CARRY] in
640 def NAME : XForm_6<opcode, xo, OOL, IOL,
641 !strconcat(asmbase, !strconcat(" ", asmstr)), itin,
642 pattern>, RecFormRel;
643 let Defs = [CARRY, CR0] in
Hal Finkel654d43b2013-04-12 02:18:09 +0000644 def o : XForm_6<opcode, xo, OOL, IOL,
645 !strconcat(asmbase, !strconcat(". ", asmstr)), itin,
646 []>, isDOT, RecFormRel;
647 }
648}
649
Hal Finkel1b58f332013-04-12 18:17:57 +0000650multiclass XForm_10rc<bits<6> opcode, bits<10> xo, dag OOL, dag IOL,
651 string asmbase, string asmstr, InstrItinClass itin,
652 list<dag> pattern> {
653 let BaseName = asmbase in {
654 let Defs = [CARRY] in
655 def NAME : XForm_10<opcode, xo, OOL, IOL,
656 !strconcat(asmbase, !strconcat(" ", asmstr)), itin,
657 pattern>, RecFormRel;
658 let Defs = [CARRY, CR0] in
Hal Finkel654d43b2013-04-12 02:18:09 +0000659 def o : XForm_10<opcode, xo, OOL, IOL,
660 !strconcat(asmbase, !strconcat(". ", asmstr)), itin,
661 []>, isDOT, RecFormRel;
662 }
663}
664
665multiclass XForm_11r<bits<6> opcode, bits<10> xo, dag OOL, dag IOL,
666 string asmbase, string asmstr, InstrItinClass itin,
667 list<dag> pattern> {
668 let BaseName = asmbase in {
669 def NAME : XForm_11<opcode, xo, OOL, IOL,
670 !strconcat(asmbase, !strconcat(" ", asmstr)), itin,
671 pattern>, RecFormRel;
Hal Finkel1b58f332013-04-12 18:17:57 +0000672 let Defs = [CR0] in
Hal Finkel654d43b2013-04-12 02:18:09 +0000673 def o : XForm_11<opcode, xo, OOL, IOL,
674 !strconcat(asmbase, !strconcat(". ", asmstr)), itin,
675 []>, isDOT, RecFormRel;
676 }
677}
678
679multiclass XOForm_1r<bits<6> opcode, bits<9> xo, bit oe, dag OOL, dag IOL,
680 string asmbase, string asmstr, InstrItinClass itin,
681 list<dag> pattern> {
682 let BaseName = asmbase in {
683 def NAME : XOForm_1<opcode, xo, oe, OOL, IOL,
684 !strconcat(asmbase, !strconcat(" ", asmstr)), itin,
685 pattern>, RecFormRel;
Hal Finkel1b58f332013-04-12 18:17:57 +0000686 let Defs = [CR0] in
687 def o : XOForm_1<opcode, xo, oe, OOL, IOL,
688 !strconcat(asmbase, !strconcat(". ", asmstr)), itin,
689 []>, isDOT, RecFormRel;
690 }
691}
692
693multiclass XOForm_1rc<bits<6> opcode, bits<9> xo, bit oe, dag OOL, dag IOL,
694 string asmbase, string asmstr, InstrItinClass itin,
695 list<dag> pattern> {
696 let BaseName = asmbase in {
697 let Defs = [CARRY] in
698 def NAME : XOForm_1<opcode, xo, oe, OOL, IOL,
699 !strconcat(asmbase, !strconcat(" ", asmstr)), itin,
700 pattern>, RecFormRel;
701 let Defs = [CARRY, CR0] in
Hal Finkel654d43b2013-04-12 02:18:09 +0000702 def o : XOForm_1<opcode, xo, oe, OOL, IOL,
703 !strconcat(asmbase, !strconcat(". ", asmstr)), itin,
704 []>, isDOT, RecFormRel;
705 }
706}
707
708multiclass XOForm_3r<bits<6> opcode, bits<9> xo, bit oe, dag OOL, dag IOL,
709 string asmbase, string asmstr, InstrItinClass itin,
710 list<dag> pattern> {
711 let BaseName = asmbase in {
712 def NAME : XOForm_3<opcode, xo, oe, OOL, IOL,
713 !strconcat(asmbase, !strconcat(" ", asmstr)), itin,
714 pattern>, RecFormRel;
Hal Finkel1b58f332013-04-12 18:17:57 +0000715 let Defs = [CR0] in
716 def o : XOForm_3<opcode, xo, oe, OOL, IOL,
717 !strconcat(asmbase, !strconcat(". ", asmstr)), itin,
718 []>, isDOT, RecFormRel;
719 }
720}
721
722multiclass XOForm_3rc<bits<6> opcode, bits<9> xo, bit oe, dag OOL, dag IOL,
723 string asmbase, string asmstr, InstrItinClass itin,
724 list<dag> pattern> {
725 let BaseName = asmbase in {
726 let Defs = [CARRY] in
727 def NAME : XOForm_3<opcode, xo, oe, OOL, IOL,
728 !strconcat(asmbase, !strconcat(" ", asmstr)), itin,
729 pattern>, RecFormRel;
730 let Defs = [CARRY, CR0] in
Hal Finkel654d43b2013-04-12 02:18:09 +0000731 def o : XOForm_3<opcode, xo, oe, OOL, IOL,
732 !strconcat(asmbase, !strconcat(". ", asmstr)), itin,
733 []>, isDOT, RecFormRel;
734 }
735}
736
737multiclass MForm_2r<bits<6> opcode, dag OOL, dag IOL,
738 string asmbase, string asmstr, InstrItinClass itin,
739 list<dag> pattern> {
740 let BaseName = asmbase in {
741 def NAME : MForm_2<opcode, OOL, IOL,
742 !strconcat(asmbase, !strconcat(" ", asmstr)), itin,
743 pattern>, RecFormRel;
Hal Finkel1b58f332013-04-12 18:17:57 +0000744 let Defs = [CR0] in
Hal Finkel654d43b2013-04-12 02:18:09 +0000745 def o : MForm_2<opcode, OOL, IOL,
746 !strconcat(asmbase, !strconcat(". ", asmstr)), itin,
747 []>, isDOT, RecFormRel;
748 }
749}
750
751multiclass MDForm_1r<bits<6> opcode, bits<3> xo, dag OOL, dag IOL,
752 string asmbase, string asmstr, InstrItinClass itin,
753 list<dag> pattern> {
754 let BaseName = asmbase in {
755 def NAME : MDForm_1<opcode, xo, OOL, IOL,
756 !strconcat(asmbase, !strconcat(" ", asmstr)), itin,
757 pattern>, RecFormRel;
Hal Finkel1b58f332013-04-12 18:17:57 +0000758 let Defs = [CR0] in
Hal Finkel654d43b2013-04-12 02:18:09 +0000759 def o : MDForm_1<opcode, xo, OOL, IOL,
760 !strconcat(asmbase, !strconcat(". ", asmstr)), itin,
761 []>, isDOT, RecFormRel;
762 }
763}
764
Ulrich Weigandfa451ba2013-04-26 15:39:12 +0000765multiclass MDSForm_1r<bits<6> opcode, bits<4> xo, dag OOL, dag IOL,
766 string asmbase, string asmstr, InstrItinClass itin,
767 list<dag> pattern> {
768 let BaseName = asmbase in {
769 def NAME : MDSForm_1<opcode, xo, OOL, IOL,
770 !strconcat(asmbase, !strconcat(" ", asmstr)), itin,
771 pattern>, RecFormRel;
772 let Defs = [CR0] in
773 def o : MDSForm_1<opcode, xo, OOL, IOL,
774 !strconcat(asmbase, !strconcat(". ", asmstr)), itin,
775 []>, isDOT, RecFormRel;
776 }
777}
778
Hal Finkel1b58f332013-04-12 18:17:57 +0000779multiclass XSForm_1rc<bits<6> opcode, bits<9> xo, dag OOL, dag IOL,
780 string asmbase, string asmstr, InstrItinClass itin,
781 list<dag> pattern> {
Hal Finkel654d43b2013-04-12 02:18:09 +0000782 let BaseName = asmbase in {
Hal Finkel1b58f332013-04-12 18:17:57 +0000783 let Defs = [CARRY] in
Hal Finkel654d43b2013-04-12 02:18:09 +0000784 def NAME : XSForm_1<opcode, xo, OOL, IOL,
785 !strconcat(asmbase, !strconcat(" ", asmstr)), itin,
786 pattern>, RecFormRel;
Hal Finkel1b58f332013-04-12 18:17:57 +0000787 let Defs = [CARRY, CR0] in
Hal Finkel654d43b2013-04-12 02:18:09 +0000788 def o : XSForm_1<opcode, xo, OOL, IOL,
789 !strconcat(asmbase, !strconcat(". ", asmstr)), itin,
790 []>, isDOT, RecFormRel;
791 }
792}
793
794multiclass XForm_26r<bits<6> opcode, bits<10> xo, dag OOL, dag IOL,
795 string asmbase, string asmstr, InstrItinClass itin,
796 list<dag> pattern> {
797 let BaseName = asmbase in {
798 def NAME : XForm_26<opcode, xo, OOL, IOL,
799 !strconcat(asmbase, !strconcat(" ", asmstr)), itin,
800 pattern>, RecFormRel;
Hal Finkel1b58f332013-04-12 18:17:57 +0000801 let Defs = [CR1] in
Hal Finkel654d43b2013-04-12 02:18:09 +0000802 def o : XForm_26<opcode, xo, OOL, IOL,
803 !strconcat(asmbase, !strconcat(". ", asmstr)), itin,
Hal Finkel1b58f332013-04-12 18:17:57 +0000804 []>, isDOT, RecFormRel;
Hal Finkel654d43b2013-04-12 02:18:09 +0000805 }
806}
807
Hal Finkeldbc78e12013-08-19 05:01:02 +0000808multiclass XForm_28r<bits<6> opcode, bits<10> xo, dag OOL, dag IOL,
809 string asmbase, string asmstr, InstrItinClass itin,
810 list<dag> pattern> {
811 let BaseName = asmbase in {
812 def NAME : XForm_28<opcode, xo, OOL, IOL,
813 !strconcat(asmbase, !strconcat(" ", asmstr)), itin,
814 pattern>, RecFormRel;
815 let Defs = [CR1] in
816 def o : XForm_28<opcode, xo, OOL, IOL,
817 !strconcat(asmbase, !strconcat(". ", asmstr)), itin,
818 []>, isDOT, RecFormRel;
819 }
820}
821
Hal Finkel654d43b2013-04-12 02:18:09 +0000822multiclass AForm_1r<bits<6> opcode, bits<5> xo, dag OOL, dag IOL,
823 string asmbase, string asmstr, InstrItinClass itin,
824 list<dag> pattern> {
825 let BaseName = asmbase in {
826 def NAME : AForm_1<opcode, xo, OOL, IOL,
827 !strconcat(asmbase, !strconcat(" ", asmstr)), itin,
828 pattern>, RecFormRel;
Hal Finkel1b58f332013-04-12 18:17:57 +0000829 let Defs = [CR1] in
Hal Finkel654d43b2013-04-12 02:18:09 +0000830 def o : AForm_1<opcode, xo, OOL, IOL,
831 !strconcat(asmbase, !strconcat(". ", asmstr)), itin,
Hal Finkel1b58f332013-04-12 18:17:57 +0000832 []>, isDOT, RecFormRel;
Hal Finkel654d43b2013-04-12 02:18:09 +0000833 }
834}
835
836multiclass AForm_2r<bits<6> opcode, bits<5> xo, dag OOL, dag IOL,
837 string asmbase, string asmstr, InstrItinClass itin,
838 list<dag> pattern> {
839 let BaseName = asmbase in {
840 def NAME : AForm_2<opcode, xo, OOL, IOL,
841 !strconcat(asmbase, !strconcat(" ", asmstr)), itin,
842 pattern>, RecFormRel;
Hal Finkel1b58f332013-04-12 18:17:57 +0000843 let Defs = [CR1] in
Hal Finkel654d43b2013-04-12 02:18:09 +0000844 def o : AForm_2<opcode, xo, OOL, IOL,
845 !strconcat(asmbase, !strconcat(". ", asmstr)), itin,
Hal Finkel1b58f332013-04-12 18:17:57 +0000846 []>, isDOT, RecFormRel;
Hal Finkel654d43b2013-04-12 02:18:09 +0000847 }
848}
849
850multiclass AForm_3r<bits<6> opcode, bits<5> xo, dag OOL, dag IOL,
851 string asmbase, string asmstr, InstrItinClass itin,
852 list<dag> pattern> {
853 let BaseName = asmbase in {
854 def NAME : AForm_3<opcode, xo, OOL, IOL,
855 !strconcat(asmbase, !strconcat(" ", asmstr)), itin,
856 pattern>, RecFormRel;
Hal Finkel1b58f332013-04-12 18:17:57 +0000857 let Defs = [CR1] in
Hal Finkel654d43b2013-04-12 02:18:09 +0000858 def o : AForm_3<opcode, xo, OOL, IOL,
859 !strconcat(asmbase, !strconcat(". ", asmstr)), itin,
Hal Finkel1b58f332013-04-12 18:17:57 +0000860 []>, isDOT, RecFormRel;
Hal Finkel654d43b2013-04-12 02:18:09 +0000861 }
862}
863
864//===----------------------------------------------------------------------===//
Chris Lattner0ec8fa02005-09-08 19:50:41 +0000865// PowerPC Instruction Definitions.
866
Misha Brukmane05203f2004-06-21 16:55:25 +0000867// Pseudo-instructions:
Chris Lattner0ec8fa02005-09-08 19:50:41 +0000868
Chris Lattner51348c52006-03-12 09:13:49 +0000869let hasCtrlDep = 1 in {
Evan Cheng3e18e502007-09-11 19:55:27 +0000870let Defs = [R1], Uses = [R1] in {
Will Schmidt4a67f2e2012-10-04 18:14:28 +0000871def ADJCALLSTACKDOWN : Pseudo<(outs), (ins u16imm:$amt), "#ADJCALLSTACKDOWN $amt",
Chris Lattner27539552008-10-11 22:08:30 +0000872 [(callseq_start timm:$amt)]>;
Will Schmidt4a67f2e2012-10-04 18:14:28 +0000873def ADJCALLSTACKUP : Pseudo<(outs), (ins u16imm:$amt1, u16imm:$amt2), "#ADJCALLSTACKUP $amt1 $amt2",
Chris Lattner27539552008-10-11 22:08:30 +0000874 [(callseq_end timm:$amt1, timm:$amt2)]>;
Evan Cheng3e18e502007-09-11 19:55:27 +0000875}
Chris Lattner02e2c182006-03-13 21:52:10 +0000876
Ulrich Weigand136ac222013-04-26 16:53:15 +0000877def UPDATE_VRSAVE : Pseudo<(outs gprc:$rD), (ins gprc:$rS),
Chris Lattner02e2c182006-03-13 21:52:10 +0000878 "UPDATE_VRSAVE $rD, $rS", []>;
Nate Begeman6e6514c2004-10-07 22:30:03 +0000879}
Jim Laskey48850c12006-11-16 22:43:37 +0000880
Evan Cheng3e18e502007-09-11 19:55:27 +0000881let Defs = [R1], Uses = [R1] in
Ulrich Weigand136ac222013-04-26 16:53:15 +0000882def DYNALLOC : Pseudo<(outs gprc:$result), (ins gprc:$negsize, memri:$fpsi), "#DYNALLOC",
Ulrich Weigandc8868102013-03-25 19:05:30 +0000883 [(set i32:$result,
884 (PPCdynalloc i32:$negsize, iaddr:$fpsi))]>;
Jim Laskey48850c12006-11-16 22:43:37 +0000885
Dan Gohman453d64c2009-10-29 18:10:34 +0000886// SELECT_CC_* - Used to implement the SELECT_CC DAG operation. Expanded after
887// instruction selection into a branch sequence.
888let usesCustomInserter = 1, // Expanded after instruction selection.
Chris Lattner51348c52006-03-12 09:13:49 +0000889 PPC970_Single = 1 in {
Hal Finkel3fa362a2013-03-27 05:57:58 +0000890 // Note that SELECT_CC_I4 and SELECT_CC_I8 use the no-r0 register classes
891 // because either operand might become the first operand in an isel, and
892 // that operand cannot be r0.
Ulrich Weigand136ac222013-04-26 16:53:15 +0000893 def SELECT_CC_I4 : Pseudo<(outs gprc:$dst), (ins crrc:$cond,
894 gprc_nor0:$T, gprc_nor0:$F,
Will Schmidt4a67f2e2012-10-04 18:14:28 +0000895 i32imm:$BROPC), "#SELECT_CC_I4",
Chris Lattner67f8cc52006-09-27 02:55:21 +0000896 []>;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000897 def SELECT_CC_I8 : Pseudo<(outs g8rc:$dst), (ins crrc:$cond,
898 g8rc_nox0:$T, g8rc_nox0:$F,
Will Schmidt4a67f2e2012-10-04 18:14:28 +0000899 i32imm:$BROPC), "#SELECT_CC_I8",
Chris Lattner67f8cc52006-09-27 02:55:21 +0000900 []>;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000901 def SELECT_CC_F4 : Pseudo<(outs f4rc:$dst), (ins crrc:$cond, f4rc:$T, f4rc:$F,
Will Schmidt4a67f2e2012-10-04 18:14:28 +0000902 i32imm:$BROPC), "#SELECT_CC_F4",
Chris Lattner67f8cc52006-09-27 02:55:21 +0000903 []>;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000904 def SELECT_CC_F8 : Pseudo<(outs f8rc:$dst), (ins crrc:$cond, f8rc:$T, f8rc:$F,
Will Schmidt4a67f2e2012-10-04 18:14:28 +0000905 i32imm:$BROPC), "#SELECT_CC_F8",
Chris Lattner67f8cc52006-09-27 02:55:21 +0000906 []>;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000907 def SELECT_CC_VRRC: Pseudo<(outs vrrc:$dst), (ins crrc:$cond, vrrc:$T, vrrc:$F,
Will Schmidt4a67f2e2012-10-04 18:14:28 +0000908 i32imm:$BROPC), "#SELECT_CC_VRRC",
Chris Lattner67f8cc52006-09-27 02:55:21 +0000909 []>;
Hal Finkel940ab932014-02-28 00:27:01 +0000910
911 // SELECT_* pseudo instructions, like SELECT_CC_* but taking condition
912 // register bit directly.
913 def SELECT_I4 : Pseudo<(outs gprc:$dst), (ins crbitrc:$cond,
914 gprc_nor0:$T, gprc_nor0:$F), "#SELECT_I4",
915 [(set i32:$dst, (select i1:$cond, i32:$T, i32:$F))]>;
916 def SELECT_I8 : Pseudo<(outs g8rc:$dst), (ins crbitrc:$cond,
917 g8rc_nox0:$T, g8rc_nox0:$F), "#SELECT_I8",
918 [(set i64:$dst, (select i1:$cond, i64:$T, i64:$F))]>;
919 def SELECT_F4 : Pseudo<(outs f4rc:$dst), (ins crbitrc:$cond,
920 f4rc:$T, f4rc:$F), "#SELECT_F4",
921 [(set f32:$dst, (select i1:$cond, f32:$T, f32:$F))]>;
922 def SELECT_F8 : Pseudo<(outs f8rc:$dst), (ins crbitrc:$cond,
923 f8rc:$T, f8rc:$F), "#SELECT_F8",
924 [(set f64:$dst, (select i1:$cond, f64:$T, f64:$F))]>;
925 def SELECT_VRRC: Pseudo<(outs vrrc:$dst), (ins crbitrc:$cond,
926 vrrc:$T, vrrc:$F), "#SELECT_VRRC",
927 [(set v4i32:$dst,
928 (select i1:$cond, v4i32:$T, v4i32:$F))]>;
Chris Lattner9b577f12005-08-26 21:23:58 +0000929}
930
Bill Wendling632ea652008-03-03 22:19:16 +0000931// SPILL_CR - Indicate that we're dumping the CR register, so we'll need to
932// scavenge a register for it.
Hal Finkel940ab932014-02-28 00:27:01 +0000933let mayStore = 1 in {
Ulrich Weigand136ac222013-04-26 16:53:15 +0000934def SPILL_CR : Pseudo<(outs), (ins crrc:$cond, memri:$F),
Will Schmidt4a67f2e2012-10-04 18:14:28 +0000935 "#SPILL_CR", []>;
Hal Finkel940ab932014-02-28 00:27:01 +0000936def SPILL_CRBIT : Pseudo<(outs), (ins crbitrc:$cond, memri:$F),
937 "#SPILL_CRBIT", []>;
938}
Bill Wendling632ea652008-03-03 22:19:16 +0000939
Hal Finkelbde7f8f2011-12-06 20:55:36 +0000940// RESTORE_CR - Indicate that we're restoring the CR register (previously
941// spilled), so we'll need to scavenge a register for it.
Hal Finkel940ab932014-02-28 00:27:01 +0000942let mayLoad = 1 in {
Ulrich Weigand136ac222013-04-26 16:53:15 +0000943def RESTORE_CR : Pseudo<(outs crrc:$cond), (ins memri:$F),
Will Schmidt4a67f2e2012-10-04 18:14:28 +0000944 "#RESTORE_CR", []>;
Hal Finkel940ab932014-02-28 00:27:01 +0000945def RESTORE_CRBIT : Pseudo<(outs crbitrc:$cond), (ins memri:$F),
946 "#RESTORE_CRBIT", []>;
947}
Hal Finkelbde7f8f2011-12-06 20:55:36 +0000948
Evan Chengac1591b2007-07-21 00:34:19 +0000949let isTerminator = 1, isBarrier = 1, PPC970_Unit = 7 in {
Ulrich Weigand63aa8522013-03-26 10:53:27 +0000950 let isReturn = 1, Uses = [LR, RM] in
Hal Finkel3e5a3602013-11-27 23:26:09 +0000951 def BLR : XLForm_2_ext<19, 16, 20, 0, 0, (outs), (ins), "blr", IIC_BrB,
Ulrich Weigand63aa8522013-03-26 10:53:27 +0000952 [(retflag)]>;
Hal Finkel500b0042013-04-10 06:42:34 +0000953 let isBranch = 1, isIndirectBranch = 1, Uses = [CTR] in {
Hal Finkel3e5a3602013-11-27 23:26:09 +0000954 def BCTR : XLForm_2_ext<19, 528, 20, 0, 0, (outs), (ins), "bctr", IIC_BrB,
955 []>;
Hal Finkel500b0042013-04-10 06:42:34 +0000956
Hal Finkel940ab932014-02-28 00:27:01 +0000957 let isCodeGenOnly = 1 in {
958 def BCCCTR : XLForm_2_br<19, 528, 0, (outs), (ins pred:$cond),
959 "b${cond:cc}ctr${cond:pm} ${cond:reg}", IIC_BrB,
960 []>;
961
962 def BCCTR : XLForm_2_br2<19, 528, 12, 0, (outs), (ins crbitrc:$bi),
963 "bcctr 12, $bi, 0", IIC_BrB, []>;
964 def BCCTRn : XLForm_2_br2<19, 528, 4, 0, (outs), (ins crbitrc:$bi),
965 "bcctr 4, $bi, 0", IIC_BrB, []>;
966 }
Hal Finkel500b0042013-04-10 06:42:34 +0000967 }
Chris Lattner0ec8fa02005-09-08 19:50:41 +0000968}
969
Chris Lattner915fd0d2005-02-15 20:26:49 +0000970let Defs = [LR] in
Will Schmidt4a67f2e2012-10-04 18:14:28 +0000971 def MovePCtoLR : Pseudo<(outs), (ins), "#MovePCtoLR", []>,
Chris Lattner51348c52006-03-12 09:13:49 +0000972 PPC970_Unit_BRU;
Misha Brukmane05203f2004-06-21 16:55:25 +0000973
Evan Chengac1591b2007-07-21 00:34:19 +0000974let isBranch = 1, isTerminator = 1, hasCtrlDep = 1, PPC970_Unit = 7 in {
Chris Lattnercf569172006-10-13 19:10:34 +0000975 let isBarrier = 1 in {
Chris Lattner0e3461e2010-11-15 06:09:35 +0000976 def B : IForm<18, 0, 0, (outs), (ins directbrtarget:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000977 "b $dst", IIC_BrB,
Chris Lattnerd9d18af2005-12-04 18:42:54 +0000978 [(br bb:$dst)]>;
Ulrich Weigandb6a30d12013-06-24 11:03:33 +0000979 def BA : IForm<18, 1, 0, (outs), (ins absdirectbrtarget:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000980 "ba $dst", IIC_BrB, []>;
Chris Lattnercf569172006-10-13 19:10:34 +0000981 }
Chris Lattner40565d72004-11-22 23:07:01 +0000982
Chris Lattnerbe9377a2006-11-17 22:37:34 +0000983 // BCC represents an arbitrary conditional branch on a predicate.
984 // FIXME: should be able to write a pattern for PPCcondbranch, but can't use
Will Schmidt314c6c42012-10-05 15:16:11 +0000985 // a two-value operand where a dag node expects two operands. :(
Hal Finkelb5aa7e52013-04-08 16:24:03 +0000986 let isCodeGenOnly = 1 in {
Will Schmidt314c6c42012-10-05 15:16:11 +0000987 def BCC : BForm<16, 0, 0, (outs), (ins pred:$cond, condbrtarget:$dst),
Ulrich Weigand86247b62013-06-24 16:52:04 +0000988 "b${cond:cc}${cond:pm} ${cond:reg}, $dst"
Ulrich Weigand136ac222013-04-26 16:53:15 +0000989 /*[(PPCcondbranch crrc:$crS, imm:$opc, bb:$dst)]*/>;
Ulrich Weigandb6a30d12013-06-24 11:03:33 +0000990 def BCCA : BForm<16, 1, 0, (outs), (ins pred:$cond, abscondbrtarget:$dst),
Ulrich Weigand86247b62013-06-24 16:52:04 +0000991 "b${cond:cc}a${cond:pm} ${cond:reg}, $dst">;
Ulrich Weigandb6a30d12013-06-24 11:03:33 +0000992
Hal Finkelb5aa7e52013-04-08 16:24:03 +0000993 let isReturn = 1, Uses = [LR, RM] in
Hal Finkel940ab932014-02-28 00:27:01 +0000994 def BCCLR : XLForm_2_br<19, 16, 0, (outs), (ins pred:$cond),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000995 "b${cond:cc}lr${cond:pm} ${cond:reg}", IIC_BrB, []>;
Ulrich Weigand86247b62013-06-24 16:52:04 +0000996 }
Hal Finkel5711eca2013-04-09 22:58:37 +0000997
Hal Finkel940ab932014-02-28 00:27:01 +0000998 let isCodeGenOnly = 1 in {
999 let Pattern = [(brcond i1:$bi, bb:$dst)] in
1000 def BC : BForm_4<16, 12, 0, 0, (outs), (ins crbitrc:$bi, condbrtarget:$dst),
1001 "bc 12, $bi, $dst">;
1002
1003 let Pattern = [(brcond (not i1:$bi), bb:$dst)] in
1004 def BCn : BForm_4<16, 4, 0, 0, (outs), (ins crbitrc:$bi, condbrtarget:$dst),
1005 "bc 4, $bi, $dst">;
1006
1007 let isReturn = 1, Uses = [LR, RM] in
1008 def BCLR : XLForm_2_br2<19, 16, 12, 0, (outs), (ins crbitrc:$bi),
1009 "bclr 12, $bi, 0", IIC_BrB, []>;
1010 def BCLRn : XLForm_2_br2<19, 16, 4, 0, (outs), (ins crbitrc:$bi),
1011 "bclr 4, $bi, 0", IIC_BrB, []>;
1012 }
1013
Ulrich Weigand86247b62013-06-24 16:52:04 +00001014 let isReturn = 1, Defs = [CTR], Uses = [CTR, LR, RM] in {
1015 def BDZLR : XLForm_2_ext<19, 16, 18, 0, 0, (outs), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001016 "bdzlr", IIC_BrB, []>;
Ulrich Weigand86247b62013-06-24 16:52:04 +00001017 def BDNZLR : XLForm_2_ext<19, 16, 16, 0, 0, (outs), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001018 "bdnzlr", IIC_BrB, []>;
Ulrich Weigand86247b62013-06-24 16:52:04 +00001019 def BDZLRp : XLForm_2_ext<19, 16, 27, 0, 0, (outs), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001020 "bdzlr+", IIC_BrB, []>;
Ulrich Weigand86247b62013-06-24 16:52:04 +00001021 def BDNZLRp: XLForm_2_ext<19, 16, 25, 0, 0, (outs), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001022 "bdnzlr+", IIC_BrB, []>;
Ulrich Weigand86247b62013-06-24 16:52:04 +00001023 def BDZLRm : XLForm_2_ext<19, 16, 26, 0, 0, (outs), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001024 "bdzlr-", IIC_BrB, []>;
Ulrich Weigand86247b62013-06-24 16:52:04 +00001025 def BDNZLRm: XLForm_2_ext<19, 16, 24, 0, 0, (outs), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001026 "bdnzlr-", IIC_BrB, []>;
Hal Finkelb5aa7e52013-04-08 16:24:03 +00001027 }
Hal Finkel96c2d4d2012-06-08 15:38:21 +00001028
1029 let Defs = [CTR], Uses = [CTR] in {
Ulrich Weigand01177182012-11-13 19:15:52 +00001030 def BDZ : BForm_1<16, 18, 0, 0, (outs), (ins condbrtarget:$dst),
1031 "bdz $dst">;
1032 def BDNZ : BForm_1<16, 16, 0, 0, (outs), (ins condbrtarget:$dst),
1033 "bdnz $dst">;
Ulrich Weigandb6a30d12013-06-24 11:03:33 +00001034 def BDZA : BForm_1<16, 18, 1, 0, (outs), (ins abscondbrtarget:$dst),
1035 "bdza $dst">;
1036 def BDNZA : BForm_1<16, 16, 1, 0, (outs), (ins abscondbrtarget:$dst),
1037 "bdnza $dst">;
Ulrich Weigand86247b62013-06-24 16:52:04 +00001038 def BDZp : BForm_1<16, 27, 0, 0, (outs), (ins condbrtarget:$dst),
1039 "bdz+ $dst">;
1040 def BDNZp: BForm_1<16, 25, 0, 0, (outs), (ins condbrtarget:$dst),
1041 "bdnz+ $dst">;
1042 def BDZAp : BForm_1<16, 27, 1, 0, (outs), (ins abscondbrtarget:$dst),
1043 "bdza+ $dst">;
1044 def BDNZAp: BForm_1<16, 25, 1, 0, (outs), (ins abscondbrtarget:$dst),
1045 "bdnza+ $dst">;
1046 def BDZm : BForm_1<16, 26, 0, 0, (outs), (ins condbrtarget:$dst),
1047 "bdz- $dst">;
1048 def BDNZm: BForm_1<16, 24, 0, 0, (outs), (ins condbrtarget:$dst),
1049 "bdnz- $dst">;
1050 def BDZAm : BForm_1<16, 26, 1, 0, (outs), (ins abscondbrtarget:$dst),
1051 "bdza- $dst">;
1052 def BDNZAm: BForm_1<16, 24, 1, 0, (outs), (ins abscondbrtarget:$dst),
1053 "bdnza- $dst">;
Hal Finkel96c2d4d2012-06-08 15:38:21 +00001054 }
Misha Brukman767fa112004-06-28 18:23:35 +00001055}
1056
Hal Finkele5680b32013-04-04 22:55:54 +00001057// The unconditional BCL used by the SjLj setjmp code.
Ulrich Weigandbbfb0c52013-03-26 10:57:16 +00001058let isCall = 1, hasCtrlDep = 1, isCodeGenOnly = 1, PPC970_Unit = 7 in {
Hal Finkel756810f2013-03-21 21:37:52 +00001059 let Defs = [LR], Uses = [RM] in {
Hal Finkele5680b32013-04-04 22:55:54 +00001060 def BCLalways : BForm_2<16, 20, 31, 0, 1, (outs), (ins condbrtarget:$dst),
1061 "bcl 20, 31, $dst">;
Hal Finkel756810f2013-03-21 21:37:52 +00001062 }
1063}
1064
Roman Divackyef21be22012-03-06 16:41:49 +00001065let isCall = 1, PPC970_Unit = 7, Defs = [LR] in {
Misha Brukman0648a902004-06-30 22:00:45 +00001066 // Convenient aliases for call instructions
Dale Johannesen98aa9d32008-10-29 18:26:45 +00001067 let Uses = [RM] in {
Ulrich Weigandf62e83f2013-03-22 15:24:13 +00001068 def BL : IForm<18, 0, 1, (outs), (ins calltarget:$func),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001069 "bl $func", IIC_BrB, []>; // See Pat patterns below.
Ulrich Weigandb6a30d12013-06-24 11:03:33 +00001070 def BLA : IForm<18, 1, 1, (outs), (ins abscalltarget:$func),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001071 "bla $func", IIC_BrB, [(PPCcall (i32 imm:$func))]>;
Ulrich Weigandd20e91e2013-06-24 11:02:19 +00001072
Ulrich Weigandb6a30d12013-06-24 11:03:33 +00001073 let isCodeGenOnly = 1 in {
1074 def BCCL : BForm<16, 0, 1, (outs), (ins pred:$cond, condbrtarget:$dst),
Ulrich Weigand86247b62013-06-24 16:52:04 +00001075 "b${cond:cc}l${cond:pm} ${cond:reg}, $dst">;
Ulrich Weigandb6a30d12013-06-24 11:03:33 +00001076 def BCCLA : BForm<16, 1, 1, (outs), (ins pred:$cond, abscondbrtarget:$dst),
Ulrich Weigand86247b62013-06-24 16:52:04 +00001077 "b${cond:cc}la${cond:pm} ${cond:reg}, $dst">;
Hal Finkel940ab932014-02-28 00:27:01 +00001078
1079 def BCL : BForm_4<16, 12, 0, 1, (outs),
1080 (ins crbitrc:$bi, condbrtarget:$dst),
1081 "bcl 12, $bi, $dst">;
1082 def BCLn : BForm_4<16, 4, 0, 1, (outs),
1083 (ins crbitrc:$bi, condbrtarget:$dst),
1084 "bcl 4, $bi, $dst">;
Ulrich Weigandb6a30d12013-06-24 11:03:33 +00001085 }
Dale Johannesen98aa9d32008-10-29 18:26:45 +00001086 }
1087 let Uses = [CTR, RM] in {
Ulrich Weigandf62e83f2013-03-22 15:24:13 +00001088 def BCTRL : XLForm_2_ext<19, 528, 20, 0, 1, (outs), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001089 "bctrl", IIC_BrB, [(PPCbctrl)]>,
Ulrich Weigandf62e83f2013-03-22 15:24:13 +00001090 Requires<[In32BitMode]>;
Ulrich Weigandd0585d82013-04-17 17:19:05 +00001091
Hal Finkel940ab932014-02-28 00:27:01 +00001092 let isCodeGenOnly = 1 in {
1093 def BCCCTRL : XLForm_2_br<19, 528, 1, (outs), (ins pred:$cond),
1094 "b${cond:cc}ctrl${cond:pm} ${cond:reg}", IIC_BrB,
1095 []>;
1096
1097 def BCCTRL : XLForm_2_br2<19, 528, 12, 1, (outs), (ins crbitrc:$bi),
1098 "bcctrl 12, $bi, 0", IIC_BrB, []>;
1099 def BCCTRLn : XLForm_2_br2<19, 528, 4, 1, (outs), (ins crbitrc:$bi),
1100 "bcctrl 4, $bi, 0", IIC_BrB, []>;
1101 }
Dale Johannesene395d782008-10-23 20:41:28 +00001102 }
Ulrich Weigand1847bb82013-06-24 11:01:55 +00001103 let Uses = [LR, RM] in {
1104 def BLRL : XLForm_2_ext<19, 16, 20, 0, 1, (outs), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001105 "blrl", IIC_BrB, []>;
Ulrich Weigand1847bb82013-06-24 11:01:55 +00001106
Hal Finkel940ab932014-02-28 00:27:01 +00001107 let isCodeGenOnly = 1 in {
1108 def BCCLRL : XLForm_2_br<19, 16, 1, (outs), (ins pred:$cond),
1109 "b${cond:cc}lrl${cond:pm} ${cond:reg}", IIC_BrB,
1110 []>;
1111
1112 def BCLRL : XLForm_2_br2<19, 16, 12, 1, (outs), (ins crbitrc:$bi),
1113 "bclrl 12, $bi, 0", IIC_BrB, []>;
1114 def BCLRLn : XLForm_2_br2<19, 16, 4, 1, (outs), (ins crbitrc:$bi),
1115 "bclrl 4, $bi, 0", IIC_BrB, []>;
1116 }
Ulrich Weigand1847bb82013-06-24 11:01:55 +00001117 }
Ulrich Weigand5b9d5912013-06-24 11:02:38 +00001118 let Defs = [CTR], Uses = [CTR, RM] in {
1119 def BDZL : BForm_1<16, 18, 0, 1, (outs), (ins condbrtarget:$dst),
1120 "bdzl $dst">;
1121 def BDNZL : BForm_1<16, 16, 0, 1, (outs), (ins condbrtarget:$dst),
1122 "bdnzl $dst">;
Ulrich Weigandb6a30d12013-06-24 11:03:33 +00001123 def BDZLA : BForm_1<16, 18, 1, 1, (outs), (ins abscondbrtarget:$dst),
1124 "bdzla $dst">;
1125 def BDNZLA : BForm_1<16, 16, 1, 1, (outs), (ins abscondbrtarget:$dst),
1126 "bdnzla $dst">;
Ulrich Weigand86247b62013-06-24 16:52:04 +00001127 def BDZLp : BForm_1<16, 27, 0, 1, (outs), (ins condbrtarget:$dst),
1128 "bdzl+ $dst">;
1129 def BDNZLp: BForm_1<16, 25, 0, 1, (outs), (ins condbrtarget:$dst),
1130 "bdnzl+ $dst">;
1131 def BDZLAp : BForm_1<16, 27, 1, 1, (outs), (ins abscondbrtarget:$dst),
1132 "bdzla+ $dst">;
1133 def BDNZLAp: BForm_1<16, 25, 1, 1, (outs), (ins abscondbrtarget:$dst),
1134 "bdnzla+ $dst">;
1135 def BDZLm : BForm_1<16, 26, 0, 1, (outs), (ins condbrtarget:$dst),
1136 "bdzl- $dst">;
1137 def BDNZLm: BForm_1<16, 24, 0, 1, (outs), (ins condbrtarget:$dst),
1138 "bdnzl- $dst">;
1139 def BDZLAm : BForm_1<16, 26, 1, 1, (outs), (ins abscondbrtarget:$dst),
1140 "bdzla- $dst">;
1141 def BDNZLAm: BForm_1<16, 24, 1, 1, (outs), (ins abscondbrtarget:$dst),
1142 "bdnzla- $dst">;
Ulrich Weigand5b9d5912013-06-24 11:02:38 +00001143 }
1144 let Defs = [CTR], Uses = [CTR, LR, RM] in {
1145 def BDZLRL : XLForm_2_ext<19, 16, 18, 0, 1, (outs), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001146 "bdzlrl", IIC_BrB, []>;
Ulrich Weigand5b9d5912013-06-24 11:02:38 +00001147 def BDNZLRL : XLForm_2_ext<19, 16, 16, 0, 1, (outs), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001148 "bdnzlrl", IIC_BrB, []>;
Ulrich Weigand86247b62013-06-24 16:52:04 +00001149 def BDZLRLp : XLForm_2_ext<19, 16, 27, 0, 1, (outs), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001150 "bdzlrl+", IIC_BrB, []>;
Ulrich Weigand86247b62013-06-24 16:52:04 +00001151 def BDNZLRLp: XLForm_2_ext<19, 16, 25, 0, 1, (outs), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001152 "bdnzlrl+", IIC_BrB, []>;
Ulrich Weigand86247b62013-06-24 16:52:04 +00001153 def BDZLRLm : XLForm_2_ext<19, 16, 26, 0, 1, (outs), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001154 "bdzlrl-", IIC_BrB, []>;
Ulrich Weigand86247b62013-06-24 16:52:04 +00001155 def BDNZLRLm: XLForm_2_ext<19, 16, 24, 0, 1, (outs), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001156 "bdnzlrl-", IIC_BrB, []>;
Ulrich Weigand5b9d5912013-06-24 11:02:38 +00001157 }
Chris Lattner43df5b32007-02-25 05:34:32 +00001158}
1159
Dale Johannesen98aa9d32008-10-29 18:26:45 +00001160let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1, Uses = [RM] in
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00001161def TCRETURNdi :Pseudo< (outs),
Jakob Stoklund Olesened6c0402012-07-13 20:44:29 +00001162 (ins calltarget:$dst, i32imm:$offset),
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00001163 "#TC_RETURNd $dst $offset",
1164 []>;
1165
1166
Dale Johannesen98aa9d32008-10-29 18:26:45 +00001167let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1, Uses = [RM] in
Ulrich Weigandb6a30d12013-06-24 11:03:33 +00001168def TCRETURNai :Pseudo<(outs), (ins abscalltarget:$func, i32imm:$offset),
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00001169 "#TC_RETURNa $func $offset",
1170 [(PPCtc_return (i32 imm:$func), imm:$offset)]>;
1171
Dale Johannesen98aa9d32008-10-29 18:26:45 +00001172let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1, Uses = [RM] in
Jakob Stoklund Olesened6c0402012-07-13 20:44:29 +00001173def TCRETURNri : Pseudo<(outs), (ins CTRRC:$dst, i32imm:$offset),
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00001174 "#TC_RETURNr $dst $offset",
1175 []>;
1176
1177
Ulrich Weigandbbfb0c52013-03-26 10:57:16 +00001178let isCodeGenOnly = 1 in {
1179
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00001180let isTerminator = 1, isBarrier = 1, PPC970_Unit = 7, isBranch = 1,
Dale Johannesen98aa9d32008-10-29 18:26:45 +00001181 isIndirectBranch = 1, isCall = 1, isReturn = 1, Uses = [CTR, RM] in
Hal Finkel3e5a3602013-11-27 23:26:09 +00001182def TAILBCTR : XLForm_2_ext<19, 528, 20, 0, 0, (outs), (ins), "bctr", IIC_BrB,
1183 []>, Requires<[In32BitMode]>;
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00001184
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00001185let isBranch = 1, isTerminator = 1, hasCtrlDep = 1, PPC970_Unit = 7,
Dale Johannesen98aa9d32008-10-29 18:26:45 +00001186 isBarrier = 1, isCall = 1, isReturn = 1, Uses = [RM] in
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00001187def TAILB : IForm<18, 0, 0, (outs), (ins calltarget:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001188 "b $dst", IIC_BrB,
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00001189 []>;
1190
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00001191let isBranch = 1, isTerminator = 1, hasCtrlDep = 1, PPC970_Unit = 7,
Dale Johannesen98aa9d32008-10-29 18:26:45 +00001192 isBarrier = 1, isCall = 1, isReturn = 1, Uses = [RM] in
Ulrich Weigandb6a30d12013-06-24 11:03:33 +00001193def TAILBA : IForm<18, 0, 0, (outs), (ins abscalltarget:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001194 "ba $dst", IIC_BrB,
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00001195 []>;
1196
Ulrich Weigandb6a30d12013-06-24 11:03:33 +00001197}
1198
Ulrich Weigandbbfb0c52013-03-26 10:57:16 +00001199let hasSideEffects = 1, isBarrier = 1, usesCustomInserter = 1 in {
Hal Finkel40f76d52013-07-17 05:35:44 +00001200 let Defs = [CTR] in
Ulrich Weigand136ac222013-04-26 16:53:15 +00001201 def EH_SjLj_SetJmp32 : Pseudo<(outs gprc:$dst), (ins memr:$buf),
Hal Finkel756810f2013-03-21 21:37:52 +00001202 "#EH_SJLJ_SETJMP32",
Ulrich Weigandc8868102013-03-25 19:05:30 +00001203 [(set i32:$dst, (PPCeh_sjlj_setjmp addr:$buf))]>,
Hal Finkel756810f2013-03-21 21:37:52 +00001204 Requires<[In32BitMode]>;
1205 let isTerminator = 1 in
1206 def EH_SjLj_LongJmp32 : Pseudo<(outs), (ins memr:$buf),
1207 "#EH_SJLJ_LONGJMP32",
1208 [(PPCeh_sjlj_longjmp addr:$buf)]>,
1209 Requires<[In32BitMode]>;
1210}
1211
Ulrich Weigandbbfb0c52013-03-26 10:57:16 +00001212let isBranch = 1, isTerminator = 1 in {
Hal Finkel756810f2013-03-21 21:37:52 +00001213 def EH_SjLj_Setup : Pseudo<(outs), (ins directbrtarget:$dst),
1214 "#EH_SjLj_Setup\t$dst", []>;
1215}
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00001216
Bill Schmidta87a7e22013-05-14 19:35:45 +00001217// System call.
1218let PPC970_Unit = 7 in {
1219 def SC : SCForm<17, 1, (outs), (ins i32imm:$lev),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001220 "sc $lev", IIC_BrB, [(PPCsc (i32 imm:$lev))]>;
Bill Schmidta87a7e22013-05-14 19:35:45 +00001221}
1222
Chris Lattnerc8587d42006-06-06 21:29:23 +00001223// DCB* instructions.
Hal Finkel3e5a3602013-11-27 23:26:09 +00001224def DCBA : DCB_Form<758, 0, (outs), (ins memrr:$dst), "dcba $dst",
1225 IIC_LdStDCBF, [(int_ppc_dcba xoaddr:$dst)]>,
Chris Lattnerd43e8a72006-10-24 01:08:42 +00001226 PPC970_DGroup_Single;
Hal Finkel3e5a3602013-11-27 23:26:09 +00001227def DCBF : DCB_Form<86, 0, (outs), (ins memrr:$dst), "dcbf $dst",
1228 IIC_LdStDCBF, [(int_ppc_dcbf xoaddr:$dst)]>,
Chris Lattnerd43e8a72006-10-24 01:08:42 +00001229 PPC970_DGroup_Single;
Hal Finkel3e5a3602013-11-27 23:26:09 +00001230def DCBI : DCB_Form<470, 0, (outs), (ins memrr:$dst), "dcbi $dst",
1231 IIC_LdStDCBF, [(int_ppc_dcbi xoaddr:$dst)]>,
Chris Lattnerd43e8a72006-10-24 01:08:42 +00001232 PPC970_DGroup_Single;
Hal Finkel3e5a3602013-11-27 23:26:09 +00001233def DCBST : DCB_Form<54, 0, (outs), (ins memrr:$dst), "dcbst $dst",
1234 IIC_LdStDCBF, [(int_ppc_dcbst xoaddr:$dst)]>,
Chris Lattnerd43e8a72006-10-24 01:08:42 +00001235 PPC970_DGroup_Single;
Hal Finkel3e5a3602013-11-27 23:26:09 +00001236def DCBT : DCB_Form<278, 0, (outs), (ins memrr:$dst), "dcbt $dst",
1237 IIC_LdStDCBF, [(int_ppc_dcbt xoaddr:$dst)]>,
Chris Lattnerd43e8a72006-10-24 01:08:42 +00001238 PPC970_DGroup_Single;
Hal Finkel3e5a3602013-11-27 23:26:09 +00001239def DCBTST : DCB_Form<246, 0, (outs), (ins memrr:$dst), "dcbtst $dst",
1240 IIC_LdStDCBF, [(int_ppc_dcbtst xoaddr:$dst)]>,
Chris Lattnerd43e8a72006-10-24 01:08:42 +00001241 PPC970_DGroup_Single;
Hal Finkel3e5a3602013-11-27 23:26:09 +00001242def DCBZ : DCB_Form<1014, 0, (outs), (ins memrr:$dst), "dcbz $dst",
1243 IIC_LdStDCBF, [(int_ppc_dcbz xoaddr:$dst)]>,
Chris Lattnerd43e8a72006-10-24 01:08:42 +00001244 PPC970_DGroup_Single;
Hal Finkel3e5a3602013-11-27 23:26:09 +00001245def DCBZL : DCB_Form<1014, 1, (outs), (ins memrr:$dst), "dcbzl $dst",
1246 IIC_LdStDCBF, [(int_ppc_dcbzl xoaddr:$dst)]>,
Chris Lattnerd43e8a72006-10-24 01:08:42 +00001247 PPC970_DGroup_Single;
Chris Lattnere79a4512006-11-14 19:19:53 +00001248
Hal Finkel322e41a2012-04-01 20:08:17 +00001249def : Pat<(prefetch xoaddr:$dst, (i32 0), imm, (i32 1)),
1250 (DCBT xoaddr:$dst)>;
1251
Evan Cheng32e376f2008-07-12 02:23:19 +00001252// Atomic operations
Dan Gohman453d64c2009-10-29 18:10:34 +00001253let usesCustomInserter = 1 in {
Jakob Stoklund Olesen86e1a652011-04-04 17:07:09 +00001254 let Defs = [CR0] in {
Dale Johannesena32affb2008-08-28 17:53:09 +00001255 def ATOMIC_LOAD_ADD_I8 : Pseudo<
Ulrich Weigand136ac222013-04-26 16:53:15 +00001256 (outs gprc:$dst), (ins memrr:$ptr, gprc:$incr), "#ATOMIC_LOAD_ADD_I8",
Ulrich Weigandc8868102013-03-25 19:05:30 +00001257 [(set i32:$dst, (atomic_load_add_8 xoaddr:$ptr, i32:$incr))]>;
Dale Johannesena32affb2008-08-28 17:53:09 +00001258 def ATOMIC_LOAD_SUB_I8 : Pseudo<
Ulrich Weigand136ac222013-04-26 16:53:15 +00001259 (outs gprc:$dst), (ins memrr:$ptr, gprc:$incr), "#ATOMIC_LOAD_SUB_I8",
Ulrich Weigandc8868102013-03-25 19:05:30 +00001260 [(set i32:$dst, (atomic_load_sub_8 xoaddr:$ptr, i32:$incr))]>;
Dale Johannesena32affb2008-08-28 17:53:09 +00001261 def ATOMIC_LOAD_AND_I8 : Pseudo<
Ulrich Weigand136ac222013-04-26 16:53:15 +00001262 (outs gprc:$dst), (ins memrr:$ptr, gprc:$incr), "#ATOMIC_LOAD_AND_I8",
Ulrich Weigandc8868102013-03-25 19:05:30 +00001263 [(set i32:$dst, (atomic_load_and_8 xoaddr:$ptr, i32:$incr))]>;
Dale Johannesena32affb2008-08-28 17:53:09 +00001264 def ATOMIC_LOAD_OR_I8 : Pseudo<
Ulrich Weigand136ac222013-04-26 16:53:15 +00001265 (outs gprc:$dst), (ins memrr:$ptr, gprc:$incr), "#ATOMIC_LOAD_OR_I8",
Ulrich Weigandc8868102013-03-25 19:05:30 +00001266 [(set i32:$dst, (atomic_load_or_8 xoaddr:$ptr, i32:$incr))]>;
Dale Johannesena32affb2008-08-28 17:53:09 +00001267 def ATOMIC_LOAD_XOR_I8 : Pseudo<
Ulrich Weigand136ac222013-04-26 16:53:15 +00001268 (outs gprc:$dst), (ins memrr:$ptr, gprc:$incr), "ATOMIC_LOAD_XOR_I8",
Ulrich Weigandc8868102013-03-25 19:05:30 +00001269 [(set i32:$dst, (atomic_load_xor_8 xoaddr:$ptr, i32:$incr))]>;
Dale Johannesena32affb2008-08-28 17:53:09 +00001270 def ATOMIC_LOAD_NAND_I8 : Pseudo<
Ulrich Weigand136ac222013-04-26 16:53:15 +00001271 (outs gprc:$dst), (ins memrr:$ptr, gprc:$incr), "#ATOMIC_LOAD_NAND_I8",
Ulrich Weigandc8868102013-03-25 19:05:30 +00001272 [(set i32:$dst, (atomic_load_nand_8 xoaddr:$ptr, i32:$incr))]>;
Dale Johannesena32affb2008-08-28 17:53:09 +00001273 def ATOMIC_LOAD_ADD_I16 : Pseudo<
Ulrich Weigand136ac222013-04-26 16:53:15 +00001274 (outs gprc:$dst), (ins memrr:$ptr, gprc:$incr), "#ATOMIC_LOAD_ADD_I16",
Ulrich Weigandc8868102013-03-25 19:05:30 +00001275 [(set i32:$dst, (atomic_load_add_16 xoaddr:$ptr, i32:$incr))]>;
Dale Johannesena32affb2008-08-28 17:53:09 +00001276 def ATOMIC_LOAD_SUB_I16 : Pseudo<
Ulrich Weigand136ac222013-04-26 16:53:15 +00001277 (outs gprc:$dst), (ins memrr:$ptr, gprc:$incr), "#ATOMIC_LOAD_SUB_I16",
Ulrich Weigandc8868102013-03-25 19:05:30 +00001278 [(set i32:$dst, (atomic_load_sub_16 xoaddr:$ptr, i32:$incr))]>;
Dale Johannesena32affb2008-08-28 17:53:09 +00001279 def ATOMIC_LOAD_AND_I16 : Pseudo<
Ulrich Weigand136ac222013-04-26 16:53:15 +00001280 (outs gprc:$dst), (ins memrr:$ptr, gprc:$incr), "#ATOMIC_LOAD_AND_I16",
Ulrich Weigandc8868102013-03-25 19:05:30 +00001281 [(set i32:$dst, (atomic_load_and_16 xoaddr:$ptr, i32:$incr))]>;
Dale Johannesena32affb2008-08-28 17:53:09 +00001282 def ATOMIC_LOAD_OR_I16 : Pseudo<
Ulrich Weigand136ac222013-04-26 16:53:15 +00001283 (outs gprc:$dst), (ins memrr:$ptr, gprc:$incr), "#ATOMIC_LOAD_OR_I16",
Ulrich Weigandc8868102013-03-25 19:05:30 +00001284 [(set i32:$dst, (atomic_load_or_16 xoaddr:$ptr, i32:$incr))]>;
Dale Johannesena32affb2008-08-28 17:53:09 +00001285 def ATOMIC_LOAD_XOR_I16 : Pseudo<
Ulrich Weigand136ac222013-04-26 16:53:15 +00001286 (outs gprc:$dst), (ins memrr:$ptr, gprc:$incr), "#ATOMIC_LOAD_XOR_I16",
Ulrich Weigandc8868102013-03-25 19:05:30 +00001287 [(set i32:$dst, (atomic_load_xor_16 xoaddr:$ptr, i32:$incr))]>;
Dale Johannesena32affb2008-08-28 17:53:09 +00001288 def ATOMIC_LOAD_NAND_I16 : Pseudo<
Ulrich Weigand136ac222013-04-26 16:53:15 +00001289 (outs gprc:$dst), (ins memrr:$ptr, gprc:$incr), "#ATOMIC_LOAD_NAND_I16",
Ulrich Weigandc8868102013-03-25 19:05:30 +00001290 [(set i32:$dst, (atomic_load_nand_16 xoaddr:$ptr, i32:$incr))]>;
Evan Cheng32e376f2008-07-12 02:23:19 +00001291 def ATOMIC_LOAD_ADD_I32 : Pseudo<
Ulrich Weigand136ac222013-04-26 16:53:15 +00001292 (outs gprc:$dst), (ins memrr:$ptr, gprc:$incr), "#ATOMIC_LOAD_ADD_I32",
Ulrich Weigandc8868102013-03-25 19:05:30 +00001293 [(set i32:$dst, (atomic_load_add_32 xoaddr:$ptr, i32:$incr))]>;
Dale Johannesend4eb0522008-08-25 22:34:37 +00001294 def ATOMIC_LOAD_SUB_I32 : Pseudo<
Ulrich Weigand136ac222013-04-26 16:53:15 +00001295 (outs gprc:$dst), (ins memrr:$ptr, gprc:$incr), "#ATOMIC_LOAD_SUB_I32",
Ulrich Weigandc8868102013-03-25 19:05:30 +00001296 [(set i32:$dst, (atomic_load_sub_32 xoaddr:$ptr, i32:$incr))]>;
Dale Johannesend4eb0522008-08-25 22:34:37 +00001297 def ATOMIC_LOAD_AND_I32 : Pseudo<
Ulrich Weigand136ac222013-04-26 16:53:15 +00001298 (outs gprc:$dst), (ins memrr:$ptr, gprc:$incr), "#ATOMIC_LOAD_AND_I32",
Ulrich Weigandc8868102013-03-25 19:05:30 +00001299 [(set i32:$dst, (atomic_load_and_32 xoaddr:$ptr, i32:$incr))]>;
Dale Johannesend4eb0522008-08-25 22:34:37 +00001300 def ATOMIC_LOAD_OR_I32 : Pseudo<
Ulrich Weigand136ac222013-04-26 16:53:15 +00001301 (outs gprc:$dst), (ins memrr:$ptr, gprc:$incr), "#ATOMIC_LOAD_OR_I32",
Ulrich Weigandc8868102013-03-25 19:05:30 +00001302 [(set i32:$dst, (atomic_load_or_32 xoaddr:$ptr, i32:$incr))]>;
Dale Johannesend4eb0522008-08-25 22:34:37 +00001303 def ATOMIC_LOAD_XOR_I32 : Pseudo<
Ulrich Weigand136ac222013-04-26 16:53:15 +00001304 (outs gprc:$dst), (ins memrr:$ptr, gprc:$incr), "#ATOMIC_LOAD_XOR_I32",
Ulrich Weigandc8868102013-03-25 19:05:30 +00001305 [(set i32:$dst, (atomic_load_xor_32 xoaddr:$ptr, i32:$incr))]>;
Dale Johannesend4eb0522008-08-25 22:34:37 +00001306 def ATOMIC_LOAD_NAND_I32 : Pseudo<
Ulrich Weigand136ac222013-04-26 16:53:15 +00001307 (outs gprc:$dst), (ins memrr:$ptr, gprc:$incr), "#ATOMIC_LOAD_NAND_I32",
Ulrich Weigandc8868102013-03-25 19:05:30 +00001308 [(set i32:$dst, (atomic_load_nand_32 xoaddr:$ptr, i32:$incr))]>;
Dale Johannesend4eb0522008-08-25 22:34:37 +00001309
Dale Johannesena32affb2008-08-28 17:53:09 +00001310 def ATOMIC_CMP_SWAP_I8 : Pseudo<
Ulrich Weigand136ac222013-04-26 16:53:15 +00001311 (outs gprc:$dst), (ins memrr:$ptr, gprc:$old, gprc:$new), "#ATOMIC_CMP_SWAP_I8",
Ulrich Weigandc8868102013-03-25 19:05:30 +00001312 [(set i32:$dst, (atomic_cmp_swap_8 xoaddr:$ptr, i32:$old, i32:$new))]>;
Dale Johannesena32affb2008-08-28 17:53:09 +00001313 def ATOMIC_CMP_SWAP_I16 : Pseudo<
Ulrich Weigand136ac222013-04-26 16:53:15 +00001314 (outs gprc:$dst), (ins memrr:$ptr, gprc:$old, gprc:$new), "#ATOMIC_CMP_SWAP_I16 $dst $ptr $old $new",
Ulrich Weigandc8868102013-03-25 19:05:30 +00001315 [(set i32:$dst, (atomic_cmp_swap_16 xoaddr:$ptr, i32:$old, i32:$new))]>;
Dale Johannesendec51702008-08-22 03:49:10 +00001316 def ATOMIC_CMP_SWAP_I32 : Pseudo<
Ulrich Weigand136ac222013-04-26 16:53:15 +00001317 (outs gprc:$dst), (ins memrr:$ptr, gprc:$old, gprc:$new), "#ATOMIC_CMP_SWAP_I32 $dst $ptr $old $new",
Ulrich Weigandc8868102013-03-25 19:05:30 +00001318 [(set i32:$dst, (atomic_cmp_swap_32 xoaddr:$ptr, i32:$old, i32:$new))]>;
Dale Johannesend4eb0522008-08-25 22:34:37 +00001319
Dale Johannesena32affb2008-08-28 17:53:09 +00001320 def ATOMIC_SWAP_I8 : Pseudo<
Ulrich Weigand136ac222013-04-26 16:53:15 +00001321 (outs gprc:$dst), (ins memrr:$ptr, gprc:$new), "#ATOMIC_SWAP_i8",
Ulrich Weigandc8868102013-03-25 19:05:30 +00001322 [(set i32:$dst, (atomic_swap_8 xoaddr:$ptr, i32:$new))]>;
Dale Johannesena32affb2008-08-28 17:53:09 +00001323 def ATOMIC_SWAP_I16 : Pseudo<
Ulrich Weigand136ac222013-04-26 16:53:15 +00001324 (outs gprc:$dst), (ins memrr:$ptr, gprc:$new), "#ATOMIC_SWAP_I16",
Ulrich Weigandc8868102013-03-25 19:05:30 +00001325 [(set i32:$dst, (atomic_swap_16 xoaddr:$ptr, i32:$new))]>;
Dale Johannesen765065c2008-08-25 21:09:52 +00001326 def ATOMIC_SWAP_I32 : Pseudo<
Ulrich Weigand136ac222013-04-26 16:53:15 +00001327 (outs gprc:$dst), (ins memrr:$ptr, gprc:$new), "#ATOMIC_SWAP_I32",
Ulrich Weigandc8868102013-03-25 19:05:30 +00001328 [(set i32:$dst, (atomic_swap_32 xoaddr:$ptr, i32:$new))]>;
Dale Johannesendec51702008-08-22 03:49:10 +00001329 }
Evan Cheng51096af2008-04-19 01:30:48 +00001330}
1331
Evan Cheng32e376f2008-07-12 02:23:19 +00001332// Instructions to support atomic operations
Ulrich Weigand136ac222013-04-26 16:53:15 +00001333def LWARX : XForm_1<31, 20, (outs gprc:$rD), (ins memrr:$src),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001334 "lwarx $rD, $src", IIC_LdStLWARX,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001335 [(set i32:$rD, (PPClarx xoaddr:$src))]>;
Evan Cheng32e376f2008-07-12 02:23:19 +00001336
1337let Defs = [CR0] in
Ulrich Weigand136ac222013-04-26 16:53:15 +00001338def STWCX : XForm_1<31, 150, (outs), (ins gprc:$rS, memrr:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001339 "stwcx. $rS, $dst", IIC_LdStSTWCX,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001340 [(PPCstcx i32:$rS, xoaddr:$dst)]>,
Evan Cheng32e376f2008-07-12 02:23:19 +00001341 isDOT;
1342
Dan Gohman30e3db22010-05-14 16:46:02 +00001343let isTerminator = 1, isBarrier = 1, hasCtrlDep = 1 in
Hal Finkel3e5a3602013-11-27 23:26:09 +00001344def TRAP : XForm_24<31, 4, (outs), (ins), "trap", IIC_LdStLoad, [(trap)]>;
Nate Begemanf69d13b2008-08-11 17:36:31 +00001345
Ulrich Weigand56b0e7b2013-07-04 14:40:12 +00001346def TWI : DForm_base<3, (outs), (ins u5imm:$to, gprc:$rA, s16imm:$imm),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001347 "twi $to, $rA, $imm", IIC_IntTrapW, []>;
Ulrich Weigand56b0e7b2013-07-04 14:40:12 +00001348def TW : XForm_1<31, 4, (outs), (ins u5imm:$to, gprc:$rA, gprc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001349 "tw $to, $rA, $rB", IIC_IntTrapW, []>;
Ulrich Weigand56b0e7b2013-07-04 14:40:12 +00001350def TDI : DForm_base<2, (outs), (ins u5imm:$to, g8rc:$rA, s16imm:$imm),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001351 "tdi $to, $rA, $imm", IIC_IntTrapD, []>;
Ulrich Weigand56b0e7b2013-07-04 14:40:12 +00001352def TD : XForm_1<31, 68, (outs), (ins u5imm:$to, g8rc:$rA, g8rc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001353 "td $to, $rA, $rB", IIC_IntTrapD, []>;
Ulrich Weigand56b0e7b2013-07-04 14:40:12 +00001354
Chris Lattnere79a4512006-11-14 19:19:53 +00001355//===----------------------------------------------------------------------===//
1356// PPC32 Load Instructions.
Nate Begeman143cf942004-08-30 02:28:06 +00001357//
Chris Lattnere79a4512006-11-14 19:19:53 +00001358
Chris Lattner13969612006-11-15 02:43:19 +00001359// Unindexed (r+i) Loads.
Dan Gohman69cc2cb2008-12-03 18:15:48 +00001360let canFoldAsLoad = 1, PPC970_Unit = 2 in {
Ulrich Weigand136ac222013-04-26 16:53:15 +00001361def LBZ : DForm_1<34, (outs gprc:$rD), (ins memri:$src),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001362 "lbz $rD, $src", IIC_LdStLoad,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001363 [(set i32:$rD, (zextloadi8 iaddr:$src))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001364def LHA : DForm_1<42, (outs gprc:$rD), (ins memri:$src),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001365 "lha $rD, $src", IIC_LdStLHA,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001366 [(set i32:$rD, (sextloadi16 iaddr:$src))]>,
Chris Lattner7579cfb2006-03-13 05:15:10 +00001367 PPC970_DGroup_Cracked;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001368def LHZ : DForm_1<40, (outs gprc:$rD), (ins memri:$src),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001369 "lhz $rD, $src", IIC_LdStLoad,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001370 [(set i32:$rD, (zextloadi16 iaddr:$src))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001371def LWZ : DForm_1<32, (outs gprc:$rD), (ins memri:$src),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001372 "lwz $rD, $src", IIC_LdStLoad,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001373 [(set i32:$rD, (load iaddr:$src))]>;
Chris Lattner6a5a4f82006-11-08 02:13:12 +00001374
Ulrich Weigand136ac222013-04-26 16:53:15 +00001375def LFS : DForm_1<48, (outs f4rc:$rD), (ins memri:$src),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001376 "lfs $rD, $src", IIC_LdStLFD,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001377 [(set f32:$rD, (load iaddr:$src))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001378def LFD : DForm_1<50, (outs f8rc:$rD), (ins memri:$src),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001379 "lfd $rD, $src", IIC_LdStLFD,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001380 [(set f64:$rD, (load iaddr:$src))]>;
Chris Lattnerce645542006-11-10 02:08:47 +00001381
Chris Lattnerce645542006-11-10 02:08:47 +00001382
Chris Lattner13969612006-11-15 02:43:19 +00001383// Unindexed (r+i) Loads with Update (preinc).
Hal Finkel6efd45e2013-04-07 05:46:58 +00001384let mayLoad = 1, neverHasSideEffects = 1 in {
Ulrich Weigand136ac222013-04-26 16:53:15 +00001385def LBZU : DForm_1<35, (outs gprc:$rD, ptr_rc_nor0:$ea_result), (ins memri:$addr),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001386 "lbzu $rD, $addr", IIC_LdStLoadUpd,
Chris Lattner57711562006-11-15 23:24:18 +00001387 []>, RegConstraint<"$addr.reg = $ea_result">,
1388 NoEncode<"$ea_result">;
Chris Lattnerce645542006-11-10 02:08:47 +00001389
Ulrich Weigand136ac222013-04-26 16:53:15 +00001390def LHAU : DForm_1<43, (outs gprc:$rD, ptr_rc_nor0:$ea_result), (ins memri:$addr),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001391 "lhau $rD, $addr", IIC_LdStLHAU,
Chris Lattner57711562006-11-15 23:24:18 +00001392 []>, RegConstraint<"$addr.reg = $ea_result">,
1393 NoEncode<"$ea_result">;
Chris Lattnerce645542006-11-10 02:08:47 +00001394
Ulrich Weigand136ac222013-04-26 16:53:15 +00001395def LHZU : DForm_1<41, (outs gprc:$rD, ptr_rc_nor0:$ea_result), (ins memri:$addr),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001396 "lhzu $rD, $addr", IIC_LdStLoadUpd,
Chris Lattner57711562006-11-15 23:24:18 +00001397 []>, RegConstraint<"$addr.reg = $ea_result">,
1398 NoEncode<"$ea_result">;
Chris Lattnerce645542006-11-10 02:08:47 +00001399
Ulrich Weigand136ac222013-04-26 16:53:15 +00001400def LWZU : DForm_1<33, (outs gprc:$rD, ptr_rc_nor0:$ea_result), (ins memri:$addr),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001401 "lwzu $rD, $addr", IIC_LdStLoadUpd,
Chris Lattner57711562006-11-15 23:24:18 +00001402 []>, RegConstraint<"$addr.reg = $ea_result">,
1403 NoEncode<"$ea_result">;
Chris Lattnerce645542006-11-10 02:08:47 +00001404
Ulrich Weigand136ac222013-04-26 16:53:15 +00001405def LFSU : DForm_1<49, (outs f4rc:$rD, ptr_rc_nor0:$ea_result), (ins memri:$addr),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001406 "lfsu $rD, $addr", IIC_LdStLFDU,
Chris Lattner57711562006-11-15 23:24:18 +00001407 []>, RegConstraint<"$addr.reg = $ea_result">,
1408 NoEncode<"$ea_result">;
1409
Ulrich Weigand136ac222013-04-26 16:53:15 +00001410def LFDU : DForm_1<51, (outs f8rc:$rD, ptr_rc_nor0:$ea_result), (ins memri:$addr),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001411 "lfdu $rD, $addr", IIC_LdStLFDU,
Chris Lattner57711562006-11-15 23:24:18 +00001412 []>, RegConstraint<"$addr.reg = $ea_result">,
1413 NoEncode<"$ea_result">;
Hal Finkelca542be2012-06-20 15:43:03 +00001414
1415
1416// Indexed (r+r) Loads with Update (preinc).
Ulrich Weigand136ac222013-04-26 16:53:15 +00001417def LBZUX : XForm_1<31, 119, (outs gprc:$rD, ptr_rc_nor0:$ea_result),
Hal Finkelca542be2012-06-20 15:43:03 +00001418 (ins memrr:$addr),
Hal Finkel46402a42013-11-30 20:41:13 +00001419 "lbzux $rD, $addr", IIC_LdStLoadUpdX,
Ulrich Weigand1df06d82013-03-22 14:59:13 +00001420 []>, RegConstraint<"$addr.ptrreg = $ea_result">,
Hal Finkelca542be2012-06-20 15:43:03 +00001421 NoEncode<"$ea_result">;
1422
Ulrich Weigand136ac222013-04-26 16:53:15 +00001423def LHAUX : XForm_1<31, 375, (outs gprc:$rD, ptr_rc_nor0:$ea_result),
Hal Finkelca542be2012-06-20 15:43:03 +00001424 (ins memrr:$addr),
Hal Finkel46402a42013-11-30 20:41:13 +00001425 "lhaux $rD, $addr", IIC_LdStLHAUX,
Ulrich Weigand1df06d82013-03-22 14:59:13 +00001426 []>, RegConstraint<"$addr.ptrreg = $ea_result">,
Hal Finkelca542be2012-06-20 15:43:03 +00001427 NoEncode<"$ea_result">;
1428
Ulrich Weigand136ac222013-04-26 16:53:15 +00001429def LHZUX : XForm_1<31, 311, (outs gprc:$rD, ptr_rc_nor0:$ea_result),
Hal Finkelca542be2012-06-20 15:43:03 +00001430 (ins memrr:$addr),
Hal Finkel46402a42013-11-30 20:41:13 +00001431 "lhzux $rD, $addr", IIC_LdStLoadUpdX,
Ulrich Weigand1df06d82013-03-22 14:59:13 +00001432 []>, RegConstraint<"$addr.ptrreg = $ea_result">,
Hal Finkelca542be2012-06-20 15:43:03 +00001433 NoEncode<"$ea_result">;
1434
Ulrich Weigand136ac222013-04-26 16:53:15 +00001435def LWZUX : XForm_1<31, 55, (outs gprc:$rD, ptr_rc_nor0:$ea_result),
Hal Finkelca542be2012-06-20 15:43:03 +00001436 (ins memrr:$addr),
Hal Finkel46402a42013-11-30 20:41:13 +00001437 "lwzux $rD, $addr", IIC_LdStLoadUpdX,
Ulrich Weigand1df06d82013-03-22 14:59:13 +00001438 []>, RegConstraint<"$addr.ptrreg = $ea_result">,
Hal Finkelca542be2012-06-20 15:43:03 +00001439 NoEncode<"$ea_result">;
1440
Ulrich Weigand136ac222013-04-26 16:53:15 +00001441def LFSUX : XForm_1<31, 567, (outs f4rc:$rD, ptr_rc_nor0:$ea_result),
Hal Finkelca542be2012-06-20 15:43:03 +00001442 (ins memrr:$addr),
Hal Finkel46402a42013-11-30 20:41:13 +00001443 "lfsux $rD, $addr", IIC_LdStLFDUX,
Ulrich Weigand1df06d82013-03-22 14:59:13 +00001444 []>, RegConstraint<"$addr.ptrreg = $ea_result">,
Hal Finkelca542be2012-06-20 15:43:03 +00001445 NoEncode<"$ea_result">;
1446
Ulrich Weigand136ac222013-04-26 16:53:15 +00001447def LFDUX : XForm_1<31, 631, (outs f8rc:$rD, ptr_rc_nor0:$ea_result),
Hal Finkelca542be2012-06-20 15:43:03 +00001448 (ins memrr:$addr),
Hal Finkel46402a42013-11-30 20:41:13 +00001449 "lfdux $rD, $addr", IIC_LdStLFDUX,
Ulrich Weigand1df06d82013-03-22 14:59:13 +00001450 []>, RegConstraint<"$addr.ptrreg = $ea_result">,
Hal Finkelca542be2012-06-20 15:43:03 +00001451 NoEncode<"$ea_result">;
Nate Begeman6e6514c2004-10-07 22:30:03 +00001452}
Dan Gohmanae3ba452008-12-03 02:30:17 +00001453}
Chris Lattner6a5a4f82006-11-08 02:13:12 +00001454
Chris Lattner13969612006-11-15 02:43:19 +00001455// Indexed (r+r) Loads.
Chris Lattnere79a4512006-11-14 19:19:53 +00001456//
Dan Gohman69cc2cb2008-12-03 18:15:48 +00001457let canFoldAsLoad = 1, PPC970_Unit = 2 in {
Ulrich Weigand136ac222013-04-26 16:53:15 +00001458def LBZX : XForm_1<31, 87, (outs gprc:$rD), (ins memrr:$src),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001459 "lbzx $rD, $src", IIC_LdStLoad,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001460 [(set i32:$rD, (zextloadi8 xaddr:$src))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001461def LHAX : XForm_1<31, 343, (outs gprc:$rD), (ins memrr:$src),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001462 "lhax $rD, $src", IIC_LdStLHA,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001463 [(set i32:$rD, (sextloadi16 xaddr:$src))]>,
Chris Lattnere79a4512006-11-14 19:19:53 +00001464 PPC970_DGroup_Cracked;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001465def LHZX : XForm_1<31, 279, (outs gprc:$rD), (ins memrr:$src),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001466 "lhzx $rD, $src", IIC_LdStLoad,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001467 [(set i32:$rD, (zextloadi16 xaddr:$src))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001468def LWZX : XForm_1<31, 23, (outs gprc:$rD), (ins memrr:$src),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001469 "lwzx $rD, $src", IIC_LdStLoad,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001470 [(set i32:$rD, (load xaddr:$src))]>;
Chris Lattnere79a4512006-11-14 19:19:53 +00001471
1472
Ulrich Weigand136ac222013-04-26 16:53:15 +00001473def LHBRX : XForm_1<31, 790, (outs gprc:$rD), (ins memrr:$src),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001474 "lhbrx $rD, $src", IIC_LdStLoad,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001475 [(set i32:$rD, (PPClbrx xoaddr:$src, i16))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001476def LWBRX : XForm_1<31, 534, (outs gprc:$rD), (ins memrr:$src),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001477 "lwbrx $rD, $src", IIC_LdStLoad,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001478 [(set i32:$rD, (PPClbrx xoaddr:$src, i32))]>;
Chris Lattnere79a4512006-11-14 19:19:53 +00001479
Ulrich Weigand136ac222013-04-26 16:53:15 +00001480def LFSX : XForm_25<31, 535, (outs f4rc:$frD), (ins memrr:$src),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001481 "lfsx $frD, $src", IIC_LdStLFD,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001482 [(set f32:$frD, (load xaddr:$src))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001483def LFDX : XForm_25<31, 599, (outs f8rc:$frD), (ins memrr:$src),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001484 "lfdx $frD, $src", IIC_LdStLFD,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001485 [(set f64:$frD, (load xaddr:$src))]>;
Hal Finkelbeb296b2013-03-31 10:12:51 +00001486
Ulrich Weigand136ac222013-04-26 16:53:15 +00001487def LFIWAX : XForm_25<31, 855, (outs f8rc:$frD), (ins memrr:$src),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001488 "lfiwax $frD, $src", IIC_LdStLFD,
Hal Finkelbeb296b2013-03-31 10:12:51 +00001489 [(set f64:$frD, (PPClfiwax xoaddr:$src))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001490def LFIWZX : XForm_25<31, 887, (outs f8rc:$frD), (ins memrr:$src),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001491 "lfiwzx $frD, $src", IIC_LdStLFD,
Hal Finkelf6d45f22013-04-01 17:52:07 +00001492 [(set f64:$frD, (PPClfiwzx xoaddr:$src))]>;
Chris Lattnere79a4512006-11-14 19:19:53 +00001493}
1494
Ulrich Weigand2542b3b2013-07-03 18:29:47 +00001495// Load Multiple
1496def LMW : DForm_1<46, (outs gprc:$rD), (ins memri:$src),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001497 "lmw $rD, $src", IIC_LdStLMW, []>;
Ulrich Weigand2542b3b2013-07-03 18:29:47 +00001498
Chris Lattnere79a4512006-11-14 19:19:53 +00001499//===----------------------------------------------------------------------===//
1500// PPC32 Store Instructions.
1501//
1502
Chris Lattner13969612006-11-15 02:43:19 +00001503// Unindexed (r+i) Stores.
Chris Lattnere20f3802008-01-06 05:53:26 +00001504let PPC970_Unit = 2 in {
Ulrich Weigand136ac222013-04-26 16:53:15 +00001505def STB : DForm_1<38, (outs), (ins gprc:$rS, memri:$src),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001506 "stb $rS, $src", IIC_LdStStore,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001507 [(truncstorei8 i32:$rS, iaddr:$src)]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001508def STH : DForm_1<44, (outs), (ins gprc:$rS, memri:$src),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001509 "sth $rS, $src", IIC_LdStStore,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001510 [(truncstorei16 i32:$rS, iaddr:$src)]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001511def STW : DForm_1<36, (outs), (ins gprc:$rS, memri:$src),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001512 "stw $rS, $src", IIC_LdStStore,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001513 [(store i32:$rS, iaddr:$src)]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001514def STFS : DForm_1<52, (outs), (ins f4rc:$rS, memri:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001515 "stfs $rS, $dst", IIC_LdStSTFD,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001516 [(store f32:$rS, iaddr:$dst)]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001517def STFD : DForm_1<54, (outs), (ins f8rc:$rS, memri:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001518 "stfd $rS, $dst", IIC_LdStSTFD,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001519 [(store f64:$rS, iaddr:$dst)]>;
Chris Lattnere79a4512006-11-14 19:19:53 +00001520}
1521
Chris Lattner13969612006-11-15 02:43:19 +00001522// Unindexed (r+i) Stores with Update (preinc).
Ulrich Weigandd8501672013-03-19 19:52:04 +00001523let PPC970_Unit = 2, mayStore = 1 in {
Ulrich Weigand136ac222013-04-26 16:53:15 +00001524def STBU : DForm_1<39, (outs ptr_rc_nor0:$ea_res), (ins gprc:$rS, memri:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001525 "stbu $rS, $dst", IIC_LdStStoreUpd, []>,
Ulrich Weigandd8501672013-03-19 19:52:04 +00001526 RegConstraint<"$dst.reg = $ea_res">, NoEncode<"$ea_res">;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001527def STHU : DForm_1<45, (outs ptr_rc_nor0:$ea_res), (ins gprc:$rS, memri:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001528 "sthu $rS, $dst", IIC_LdStStoreUpd, []>,
Ulrich Weigandd8501672013-03-19 19:52:04 +00001529 RegConstraint<"$dst.reg = $ea_res">, NoEncode<"$ea_res">;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001530def STWU : DForm_1<37, (outs ptr_rc_nor0:$ea_res), (ins gprc:$rS, memri:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001531 "stwu $rS, $dst", IIC_LdStStoreUpd, []>,
Ulrich Weigandd8501672013-03-19 19:52:04 +00001532 RegConstraint<"$dst.reg = $ea_res">, NoEncode<"$ea_res">;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001533def STFSU : DForm_1<53, (outs ptr_rc_nor0:$ea_res), (ins f4rc:$rS, memri:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001534 "stfsu $rS, $dst", IIC_LdStSTFDU, []>,
Ulrich Weigandd8501672013-03-19 19:52:04 +00001535 RegConstraint<"$dst.reg = $ea_res">, NoEncode<"$ea_res">;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001536def STFDU : DForm_1<55, (outs ptr_rc_nor0:$ea_res), (ins f8rc:$rS, memri:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001537 "stfdu $rS, $dst", IIC_LdStSTFDU, []>,
Ulrich Weigandd8501672013-03-19 19:52:04 +00001538 RegConstraint<"$dst.reg = $ea_res">, NoEncode<"$ea_res">;
Chris Lattner13969612006-11-15 02:43:19 +00001539}
1540
Ulrich Weigandd8501672013-03-19 19:52:04 +00001541// Patterns to match the pre-inc stores. We can't put the patterns on
1542// the instruction definitions directly as ISel wants the address base
1543// and offset to be separate operands, not a single complex operand.
Ulrich Weigandec6e2cd2013-03-25 19:04:58 +00001544def : Pat<(pre_truncsti8 i32:$rS, iPTR:$ptrreg, iaddroff:$ptroff),
1545 (STBU $rS, iaddroff:$ptroff, $ptrreg)>;
1546def : Pat<(pre_truncsti16 i32:$rS, iPTR:$ptrreg, iaddroff:$ptroff),
1547 (STHU $rS, iaddroff:$ptroff, $ptrreg)>;
1548def : Pat<(pre_store i32:$rS, iPTR:$ptrreg, iaddroff:$ptroff),
1549 (STWU $rS, iaddroff:$ptroff, $ptrreg)>;
1550def : Pat<(pre_store f32:$rS, iPTR:$ptrreg, iaddroff:$ptroff),
1551 (STFSU $rS, iaddroff:$ptroff, $ptrreg)>;
1552def : Pat<(pre_store f64:$rS, iPTR:$ptrreg, iaddroff:$ptroff),
1553 (STFDU $rS, iaddroff:$ptroff, $ptrreg)>;
Chris Lattner13969612006-11-15 02:43:19 +00001554
Chris Lattnere79a4512006-11-14 19:19:53 +00001555// Indexed (r+r) Stores.
Chris Lattnere20f3802008-01-06 05:53:26 +00001556let PPC970_Unit = 2 in {
Ulrich Weigand136ac222013-04-26 16:53:15 +00001557def STBX : XForm_8<31, 215, (outs), (ins gprc:$rS, memrr:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001558 "stbx $rS, $dst", IIC_LdStStore,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001559 [(truncstorei8 i32:$rS, xaddr:$dst)]>,
Chris Lattnere79a4512006-11-14 19:19:53 +00001560 PPC970_DGroup_Cracked;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001561def STHX : XForm_8<31, 407, (outs), (ins gprc:$rS, memrr:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001562 "sthx $rS, $dst", IIC_LdStStore,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001563 [(truncstorei16 i32:$rS, xaddr:$dst)]>,
Chris Lattnere79a4512006-11-14 19:19:53 +00001564 PPC970_DGroup_Cracked;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001565def STWX : XForm_8<31, 151, (outs), (ins gprc:$rS, memrr:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001566 "stwx $rS, $dst", IIC_LdStStore,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001567 [(store i32:$rS, xaddr:$dst)]>,
Chris Lattnere79a4512006-11-14 19:19:53 +00001568 PPC970_DGroup_Cracked;
Hal Finkel1cc27e42012-06-19 02:34:32 +00001569
Ulrich Weigand136ac222013-04-26 16:53:15 +00001570def STHBRX: XForm_8<31, 918, (outs), (ins gprc:$rS, memrr:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001571 "sthbrx $rS, $dst", IIC_LdStStore,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001572 [(PPCstbrx i32:$rS, xoaddr:$dst, i16)]>,
Chris Lattnere79a4512006-11-14 19:19:53 +00001573 PPC970_DGroup_Cracked;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001574def STWBRX: XForm_8<31, 662, (outs), (ins gprc:$rS, memrr:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001575 "stwbrx $rS, $dst", IIC_LdStStore,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001576 [(PPCstbrx i32:$rS, xoaddr:$dst, i32)]>,
Chris Lattnere79a4512006-11-14 19:19:53 +00001577 PPC970_DGroup_Cracked;
1578
Ulrich Weigand136ac222013-04-26 16:53:15 +00001579def STFIWX: XForm_28<31, 983, (outs), (ins f8rc:$frS, memrr:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001580 "stfiwx $frS, $dst", IIC_LdStSTFD,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001581 [(PPCstfiwx f64:$frS, xoaddr:$dst)]>;
Chris Lattnera348f552008-01-06 06:44:58 +00001582
Ulrich Weigand136ac222013-04-26 16:53:15 +00001583def STFSX : XForm_28<31, 663, (outs), (ins f4rc:$frS, memrr:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001584 "stfsx $frS, $dst", IIC_LdStSTFD,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001585 [(store f32:$frS, xaddr:$dst)]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001586def STFDX : XForm_28<31, 727, (outs), (ins f8rc:$frS, memrr:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001587 "stfdx $frS, $dst", IIC_LdStSTFD,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001588 [(store f64:$frS, xaddr:$dst)]>;
Chris Lattnere79a4512006-11-14 19:19:53 +00001589}
1590
Ulrich Weigandd8501672013-03-19 19:52:04 +00001591// Indexed (r+r) Stores with Update (preinc).
1592let PPC970_Unit = 2, mayStore = 1 in {
Ulrich Weigand136ac222013-04-26 16:53:15 +00001593def STBUX : XForm_8<31, 247, (outs ptr_rc_nor0:$ea_res), (ins gprc:$rS, memrr:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001594 "stbux $rS, $dst", IIC_LdStStoreUpd, []>,
Ulrich Weigand1df06d82013-03-22 14:59:13 +00001595 RegConstraint<"$dst.ptrreg = $ea_res">, NoEncode<"$ea_res">,
Ulrich Weigandd8501672013-03-19 19:52:04 +00001596 PPC970_DGroup_Cracked;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001597def STHUX : XForm_8<31, 439, (outs ptr_rc_nor0:$ea_res), (ins gprc:$rS, memrr:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001598 "sthux $rS, $dst", IIC_LdStStoreUpd, []>,
Ulrich Weigand1df06d82013-03-22 14:59:13 +00001599 RegConstraint<"$dst.ptrreg = $ea_res">, NoEncode<"$ea_res">,
Ulrich Weigandd8501672013-03-19 19:52:04 +00001600 PPC970_DGroup_Cracked;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001601def STWUX : XForm_8<31, 183, (outs ptr_rc_nor0:$ea_res), (ins gprc:$rS, memrr:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001602 "stwux $rS, $dst", IIC_LdStStoreUpd, []>,
Ulrich Weigand1df06d82013-03-22 14:59:13 +00001603 RegConstraint<"$dst.ptrreg = $ea_res">, NoEncode<"$ea_res">,
Ulrich Weigandd8501672013-03-19 19:52:04 +00001604 PPC970_DGroup_Cracked;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001605def STFSUX: XForm_8<31, 695, (outs ptr_rc_nor0:$ea_res), (ins f4rc:$rS, memrr:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001606 "stfsux $rS, $dst", IIC_LdStSTFDU, []>,
Ulrich Weigand1df06d82013-03-22 14:59:13 +00001607 RegConstraint<"$dst.ptrreg = $ea_res">, NoEncode<"$ea_res">,
Ulrich Weigandd8501672013-03-19 19:52:04 +00001608 PPC970_DGroup_Cracked;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001609def STFDUX: XForm_8<31, 759, (outs ptr_rc_nor0:$ea_res), (ins f8rc:$rS, memrr:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001610 "stfdux $rS, $dst", IIC_LdStSTFDU, []>,
Ulrich Weigand1df06d82013-03-22 14:59:13 +00001611 RegConstraint<"$dst.ptrreg = $ea_res">, NoEncode<"$ea_res">,
Ulrich Weigandd8501672013-03-19 19:52:04 +00001612 PPC970_DGroup_Cracked;
1613}
1614
1615// Patterns to match the pre-inc stores. We can't put the patterns on
1616// the instruction definitions directly as ISel wants the address base
1617// and offset to be separate operands, not a single complex operand.
Ulrich Weigandec6e2cd2013-03-25 19:04:58 +00001618def : Pat<(pre_truncsti8 i32:$rS, iPTR:$ptrreg, iPTR:$ptroff),
1619 (STBUX $rS, $ptrreg, $ptroff)>;
1620def : Pat<(pre_truncsti16 i32:$rS, iPTR:$ptrreg, iPTR:$ptroff),
1621 (STHUX $rS, $ptrreg, $ptroff)>;
1622def : Pat<(pre_store i32:$rS, iPTR:$ptrreg, iPTR:$ptroff),
1623 (STWUX $rS, $ptrreg, $ptroff)>;
1624def : Pat<(pre_store f32:$rS, iPTR:$ptrreg, iPTR:$ptroff),
1625 (STFSUX $rS, $ptrreg, $ptroff)>;
1626def : Pat<(pre_store f64:$rS, iPTR:$ptrreg, iPTR:$ptroff),
1627 (STFDUX $rS, $ptrreg, $ptroff)>;
Ulrich Weigandd8501672013-03-19 19:52:04 +00001628
Ulrich Weigand2542b3b2013-07-03 18:29:47 +00001629// Store Multiple
1630def STMW : DForm_1<47, (outs), (ins gprc:$rS, memri:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001631 "stmw $rS, $dst", IIC_LdStLMW, []>;
Ulrich Weigand2542b3b2013-07-03 18:29:47 +00001632
Ulrich Weigand797f1a32013-07-01 16:37:52 +00001633def SYNC : XForm_24_sync<31, 598, (outs), (ins i32imm:$L),
Rafael Espindola28a85a82014-01-22 20:20:52 +00001634 "sync $L", IIC_LdStSync, []>, Requires<[IsNotBookE]>;
1635
1636let isCodeGenOnly = 1 in {
1637 def MSYNC : XForm_24_sync<31, 598, (outs), (ins),
1638 "msync", IIC_LdStSync, []>, Requires<[IsBookE]> {
1639 let L = 0;
1640 }
1641}
1642
1643def : Pat<(int_ppc_sync), (SYNC 0)>, Requires<[IsNotBookE]>;
1644def : Pat<(int_ppc_sync), (MSYNC)>, Requires<[IsBookE]>;
Chris Lattnere79a4512006-11-14 19:19:53 +00001645
1646//===----------------------------------------------------------------------===//
1647// PPC32 Arithmetic Instructions.
1648//
Chris Lattner6a5a4f82006-11-08 02:13:12 +00001649
Chris Lattner51348c52006-03-12 09:13:49 +00001650let PPC970_Unit = 1 in { // FXU Operations.
Ulrich Weigand99485462013-05-23 22:48:06 +00001651def ADDI : DForm_2<14, (outs gprc:$rD), (ins gprc_nor0:$rA, s16imm:$imm),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001652 "addi $rD, $rA, $imm", IIC_IntSimple,
Bill Schmidtf88571e2013-05-22 20:09:24 +00001653 [(set i32:$rD, (add i32:$rA, imm32SExt16:$imm))]>;
Hal Finkel1b58f332013-04-12 18:17:57 +00001654let BaseName = "addic" in {
1655let Defs = [CARRY] in
Ulrich Weigand136ac222013-04-26 16:53:15 +00001656def ADDIC : DForm_2<12, (outs gprc:$rD), (ins gprc:$rA, s16imm:$imm),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001657 "addic $rD, $rA, $imm", IIC_IntGeneral,
Bill Schmidtf88571e2013-05-22 20:09:24 +00001658 [(set i32:$rD, (addc i32:$rA, imm32SExt16:$imm))]>,
Hal Finkel654d43b2013-04-12 02:18:09 +00001659 RecFormRel, PPC970_DGroup_Cracked;
Hal Finkel1b58f332013-04-12 18:17:57 +00001660let Defs = [CARRY, CR0] in
Ulrich Weigand136ac222013-04-26 16:53:15 +00001661def ADDICo : DForm_2<13, (outs gprc:$rD), (ins gprc:$rA, s16imm:$imm),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001662 "addic. $rD, $rA, $imm", IIC_IntGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00001663 []>, isDOT, RecFormRel;
Dale Johannesen5e9a5c32009-09-18 20:15:22 +00001664}
Ulrich Weigand5a02a022013-06-26 13:49:53 +00001665def ADDIS : DForm_2<15, (outs gprc:$rD), (ins gprc_nor0:$rA, s17imm:$imm),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001666 "addis $rD, $rA, $imm", IIC_IntSimple,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001667 [(set i32:$rD, (add i32:$rA, imm16ShiftedSExt:$imm))]>;
Ulrich Weigandbbfb0c52013-03-26 10:57:16 +00001668let isCodeGenOnly = 1 in
Ulrich Weigand99485462013-05-23 22:48:06 +00001669def LA : DForm_2<14, (outs gprc:$rD), (ins gprc_nor0:$rA, s16imm:$sym),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001670 "la $rD, $sym($rA)", IIC_IntGeneral,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001671 [(set i32:$rD, (add i32:$rA,
Chris Lattner4b11fa22005-11-17 17:52:01 +00001672 (PPClo tglobaladdr:$sym, 0)))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001673def MULLI : DForm_2< 7, (outs gprc:$rD), (ins gprc:$rA, s16imm:$imm),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001674 "mulli $rD, $rA, $imm", IIC_IntMulLI,
Bill Schmidtf88571e2013-05-22 20:09:24 +00001675 [(set i32:$rD, (mul i32:$rA, imm32SExt16:$imm))]>;
Hal Finkel1b58f332013-04-12 18:17:57 +00001676let Defs = [CARRY] in
Ulrich Weigand136ac222013-04-26 16:53:15 +00001677def SUBFIC : DForm_2< 8, (outs gprc:$rD), (ins gprc:$rA, s16imm:$imm),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001678 "subfic $rD, $rA, $imm", IIC_IntGeneral,
Bill Schmidtf88571e2013-05-22 20:09:24 +00001679 [(set i32:$rD, (subc imm32SExt16:$imm, i32:$rA))]>;
Bill Wendlingfb706bc2007-12-07 21:42:31 +00001680
Hal Finkel686f2ee2012-08-28 02:10:33 +00001681let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in {
Ulrich Weigand99485462013-05-23 22:48:06 +00001682 def LI : DForm_2_r0<14, (outs gprc:$rD), (ins s16imm:$imm),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001683 "li $rD, $imm", IIC_IntSimple,
Bill Schmidtf88571e2013-05-22 20:09:24 +00001684 [(set i32:$rD, imm32SExt16:$imm)]>;
Ulrich Weigand5a02a022013-06-26 13:49:53 +00001685 def LIS : DForm_2_r0<15, (outs gprc:$rD), (ins s17imm:$imm),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001686 "lis $rD, $imm", IIC_IntSimple,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001687 [(set i32:$rD, imm16ShiftedSExt:$imm)]>;
Bill Wendlingfb706bc2007-12-07 21:42:31 +00001688}
Chris Lattner51348c52006-03-12 09:13:49 +00001689}
Chris Lattnere79a4512006-11-14 19:19:53 +00001690
Chris Lattner51348c52006-03-12 09:13:49 +00001691let PPC970_Unit = 1 in { // FXU Operations.
Hal Finkel1b58f332013-04-12 18:17:57 +00001692let Defs = [CR0] in {
Ulrich Weigand136ac222013-04-26 16:53:15 +00001693def ANDIo : DForm_4<28, (outs gprc:$dst), (ins gprc:$src1, u16imm:$src2),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001694 "andi. $dst, $src1, $src2", IIC_IntGeneral,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001695 [(set i32:$dst, (and i32:$src1, immZExt16:$src2))]>,
Nate Begemanbc3ec1d2006-02-12 09:09:52 +00001696 isDOT;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001697def ANDISo : DForm_4<29, (outs gprc:$dst), (ins gprc:$src1, u16imm:$src2),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001698 "andis. $dst, $src1, $src2", IIC_IntGeneral,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001699 [(set i32:$dst, (and i32:$src1, imm16ShiftedZExt:$src2))]>,
Nate Begemanbc3ec1d2006-02-12 09:09:52 +00001700 isDOT;
Hal Finkel1b58f332013-04-12 18:17:57 +00001701}
Ulrich Weigand136ac222013-04-26 16:53:15 +00001702def ORI : DForm_4<24, (outs gprc:$dst), (ins gprc:$src1, u16imm:$src2),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001703 "ori $dst, $src1, $src2", IIC_IntSimple,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001704 [(set i32:$dst, (or i32:$src1, immZExt16:$src2))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001705def ORIS : DForm_4<25, (outs gprc:$dst), (ins gprc:$src1, u16imm:$src2),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001706 "oris $dst, $src1, $src2", IIC_IntSimple,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001707 [(set i32:$dst, (or i32:$src1, imm16ShiftedZExt:$src2))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001708def XORI : DForm_4<26, (outs gprc:$dst), (ins gprc:$src1, u16imm:$src2),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001709 "xori $dst, $src1, $src2", IIC_IntSimple,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001710 [(set i32:$dst, (xor i32:$src1, immZExt16:$src2))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001711def XORIS : DForm_4<27, (outs gprc:$dst), (ins gprc:$src1, u16imm:$src2),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001712 "xoris $dst, $src1, $src2", IIC_IntSimple,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001713 [(set i32:$dst, (xor i32:$src1, imm16ShiftedZExt:$src2))]>;
Hal Finkelceb1f122013-12-12 00:19:11 +00001714
Hal Finkel3e5a3602013-11-27 23:26:09 +00001715def NOP : DForm_4_zero<24, (outs), (ins), "nop", IIC_IntSimple,
Nate Begemanade6f9a2005-12-09 23:54:18 +00001716 []>;
Hal Finkelceb1f122013-12-12 00:19:11 +00001717let isCodeGenOnly = 1 in {
1718// The POWER6 and POWER7 have special group-terminating nops.
1719def NOP_GT_PWR6 : DForm_4_fixedreg_zero<24, 1, (outs), (ins),
1720 "ori 1, 1, 0", IIC_IntSimple, []>;
1721def NOP_GT_PWR7 : DForm_4_fixedreg_zero<24, 2, (outs), (ins),
1722 "ori 2, 2, 0", IIC_IntSimple, []>;
1723}
1724
Hal Finkel95e6ea62013-04-15 02:37:46 +00001725let isCompare = 1, neverHasSideEffects = 1 in {
Ulrich Weigand136ac222013-04-26 16:53:15 +00001726 def CMPWI : DForm_5_ext<11, (outs crrc:$crD), (ins gprc:$rA, s16imm:$imm),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001727 "cmpwi $crD, $rA, $imm", IIC_IntCompare>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001728 def CMPLWI : DForm_6_ext<10, (outs crrc:$dst), (ins gprc:$src1, u16imm:$src2),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001729 "cmplwi $dst, $src1, $src2", IIC_IntCompare>;
Hal Finkel95e6ea62013-04-15 02:37:46 +00001730}
Chris Lattner51348c52006-03-12 09:13:49 +00001731}
Nate Begeman4bfceb12004-09-04 05:00:00 +00001732
Hal Finkel654d43b2013-04-12 02:18:09 +00001733let PPC970_Unit = 1, neverHasSideEffects = 1 in { // FXU Operations.
Ulrich Weigand136ac222013-04-26 16:53:15 +00001734defm NAND : XForm_6r<31, 476, (outs gprc:$rA), (ins gprc:$rS, gprc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001735 "nand", "$rA, $rS, $rB", IIC_IntSimple,
Hal Finkel654d43b2013-04-12 02:18:09 +00001736 [(set i32:$rA, (not (and i32:$rS, i32:$rB)))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001737defm AND : XForm_6r<31, 28, (outs gprc:$rA), (ins gprc:$rS, gprc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001738 "and", "$rA, $rS, $rB", IIC_IntSimple,
Hal Finkel654d43b2013-04-12 02:18:09 +00001739 [(set i32:$rA, (and i32:$rS, i32:$rB))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001740defm ANDC : XForm_6r<31, 60, (outs gprc:$rA), (ins gprc:$rS, gprc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001741 "andc", "$rA, $rS, $rB", IIC_IntSimple,
Hal Finkel654d43b2013-04-12 02:18:09 +00001742 [(set i32:$rA, (and i32:$rS, (not i32:$rB)))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001743defm OR : XForm_6r<31, 444, (outs gprc:$rA), (ins gprc:$rS, gprc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001744 "or", "$rA, $rS, $rB", IIC_IntSimple,
Hal Finkel654d43b2013-04-12 02:18:09 +00001745 [(set i32:$rA, (or i32:$rS, i32:$rB))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001746defm NOR : XForm_6r<31, 124, (outs gprc:$rA), (ins gprc:$rS, gprc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001747 "nor", "$rA, $rS, $rB", IIC_IntSimple,
Hal Finkel654d43b2013-04-12 02:18:09 +00001748 [(set i32:$rA, (not (or i32:$rS, i32:$rB)))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001749defm ORC : XForm_6r<31, 412, (outs gprc:$rA), (ins gprc:$rS, gprc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001750 "orc", "$rA, $rS, $rB", IIC_IntSimple,
Hal Finkel654d43b2013-04-12 02:18:09 +00001751 [(set i32:$rA, (or i32:$rS, (not i32:$rB)))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001752defm EQV : XForm_6r<31, 284, (outs gprc:$rA), (ins gprc:$rS, gprc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001753 "eqv", "$rA, $rS, $rB", IIC_IntSimple,
Hal Finkel654d43b2013-04-12 02:18:09 +00001754 [(set i32:$rA, (not (xor i32:$rS, i32:$rB)))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001755defm XOR : XForm_6r<31, 316, (outs gprc:$rA), (ins gprc:$rS, gprc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001756 "xor", "$rA, $rS, $rB", IIC_IntSimple,
Hal Finkel654d43b2013-04-12 02:18:09 +00001757 [(set i32:$rA, (xor i32:$rS, i32:$rB))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001758defm SLW : XForm_6r<31, 24, (outs gprc:$rA), (ins gprc:$rS, gprc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001759 "slw", "$rA, $rS, $rB", IIC_IntGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00001760 [(set i32:$rA, (PPCshl i32:$rS, i32:$rB))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001761defm SRW : XForm_6r<31, 536, (outs gprc:$rA), (ins gprc:$rS, gprc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001762 "srw", "$rA, $rS, $rB", IIC_IntGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00001763 [(set i32:$rA, (PPCsrl i32:$rS, i32:$rB))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001764defm SRAW : XForm_6rc<31, 792, (outs gprc:$rA), (ins gprc:$rS, gprc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001765 "sraw", "$rA, $rS, $rB", IIC_IntShift,
Hal Finkel1b58f332013-04-12 18:17:57 +00001766 [(set i32:$rA, (PPCsra i32:$rS, i32:$rB))]>;
Dale Johannesen5e9a5c32009-09-18 20:15:22 +00001767}
Chris Lattnere79a4512006-11-14 19:19:53 +00001768
Chris Lattner51348c52006-03-12 09:13:49 +00001769let PPC970_Unit = 1 in { // FXU Operations.
Hal Finkel654d43b2013-04-12 02:18:09 +00001770let neverHasSideEffects = 1 in {
Ulrich Weigand136ac222013-04-26 16:53:15 +00001771defm SRAWI : XForm_10rc<31, 824, (outs gprc:$rA), (ins gprc:$rS, u5imm:$SH),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001772 "srawi", "$rA, $rS, $SH", IIC_IntShift,
Hal Finkel1b58f332013-04-12 18:17:57 +00001773 [(set i32:$rA, (sra i32:$rS, (i32 imm:$SH)))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001774defm CNTLZW : XForm_11r<31, 26, (outs gprc:$rA), (ins gprc:$rS),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001775 "cntlzw", "$rA, $rS", IIC_IntGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00001776 [(set i32:$rA, (ctlz i32:$rS))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001777defm EXTSB : XForm_11r<31, 954, (outs gprc:$rA), (ins gprc:$rS),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001778 "extsb", "$rA, $rS", IIC_IntSimple,
Hal Finkel654d43b2013-04-12 02:18:09 +00001779 [(set i32:$rA, (sext_inreg i32:$rS, i8))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001780defm EXTSH : XForm_11r<31, 922, (outs gprc:$rA), (ins gprc:$rS),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001781 "extsh", "$rA, $rS", IIC_IntSimple,
Hal Finkel654d43b2013-04-12 02:18:09 +00001782 [(set i32:$rA, (sext_inreg i32:$rS, i16))]>;
1783}
Hal Finkel95e6ea62013-04-15 02:37:46 +00001784let isCompare = 1, neverHasSideEffects = 1 in {
Ulrich Weigand136ac222013-04-26 16:53:15 +00001785 def CMPW : XForm_16_ext<31, 0, (outs crrc:$crD), (ins gprc:$rA, gprc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001786 "cmpw $crD, $rA, $rB", IIC_IntCompare>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001787 def CMPLW : XForm_16_ext<31, 32, (outs crrc:$crD), (ins gprc:$rA, gprc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001788 "cmplw $crD, $rA, $rB", IIC_IntCompare>;
Hal Finkel95e6ea62013-04-15 02:37:46 +00001789}
Chris Lattner51348c52006-03-12 09:13:49 +00001790}
1791let PPC970_Unit = 3 in { // FPU Operations.
Evan Cheng94b5a802007-07-19 01:14:50 +00001792//def FCMPO : XForm_17<63, 32, (outs CRRC:$crD), (ins FPRC:$fA, FPRC:$fB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001793// "fcmpo $crD, $fA, $fB", IIC_FPCompare>;
Hal Finkel95e6ea62013-04-15 02:37:46 +00001794let isCompare = 1, neverHasSideEffects = 1 in {
Ulrich Weigand136ac222013-04-26 16:53:15 +00001795 def FCMPUS : XForm_17<63, 0, (outs crrc:$crD), (ins f4rc:$fA, f4rc:$fB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001796 "fcmpu $crD, $fA, $fB", IIC_FPCompare>;
Hal Finkelb4b99e52013-12-17 23:05:18 +00001797 let Interpretation64Bit = 1, isCodeGenOnly = 1 in
Ulrich Weigand136ac222013-04-26 16:53:15 +00001798 def FCMPUD : XForm_17<63, 0, (outs crrc:$crD), (ins f8rc:$fA, f8rc:$fB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001799 "fcmpu $crD, $fA, $fB", IIC_FPCompare>;
Hal Finkel95e6ea62013-04-15 02:37:46 +00001800}
Chris Lattnere79a4512006-11-14 19:19:53 +00001801
Dale Johannesen98aa9d32008-10-29 18:26:45 +00001802let Uses = [RM] in {
Hal Finkel654d43b2013-04-12 02:18:09 +00001803 let neverHasSideEffects = 1 in {
David Majnemer6ad26d32013-09-26 04:11:24 +00001804 defm FCTIW : XForm_26r<63, 14, (outs f8rc:$frD), (ins f8rc:$frB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001805 "fctiw", "$frD, $frB", IIC_FPGeneral,
David Majnemer08249a32013-09-26 05:22:11 +00001806 []>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001807 defm FCTIWZ : XForm_26r<63, 15, (outs f8rc:$frD), (ins f8rc:$frB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001808 "fctiwz", "$frD, $frB", IIC_FPGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00001809 [(set f64:$frD, (PPCfctiwz f64:$frB))]>;
Hal Finkelc20a08d2013-03-29 08:57:48 +00001810
Ulrich Weigand136ac222013-04-26 16:53:15 +00001811 defm FRSP : XForm_26r<63, 12, (outs f4rc:$frD), (ins f8rc:$frB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001812 "frsp", "$frD, $frB", IIC_FPGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00001813 [(set f32:$frD, (fround f64:$frB))]>;
Hal Finkelc20a08d2013-03-29 08:57:48 +00001814
Hal Finkelb4b99e52013-12-17 23:05:18 +00001815 let Interpretation64Bit = 1, isCodeGenOnly = 1 in
Ulrich Weigand136ac222013-04-26 16:53:15 +00001816 defm FRIND : XForm_26r<63, 392, (outs f8rc:$frD), (ins f8rc:$frB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001817 "frin", "$frD, $frB", IIC_FPGeneral,
Hal Finkel2b7b2f32013-08-08 04:31:34 +00001818 [(set f64:$frD, (frnd f64:$frB))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001819 defm FRINS : XForm_26r<63, 392, (outs f4rc:$frD), (ins f4rc:$frB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001820 "frin", "$frD, $frB", IIC_FPGeneral,
Hal Finkel2b7b2f32013-08-08 04:31:34 +00001821 [(set f32:$frD, (frnd f32:$frB))]>;
Hal Finkelf8ac57e2013-03-29 19:41:55 +00001822 }
1823
Hal Finkel654d43b2013-04-12 02:18:09 +00001824 let neverHasSideEffects = 1 in {
Hal Finkelb4b99e52013-12-17 23:05:18 +00001825 let Interpretation64Bit = 1, isCodeGenOnly = 1 in
Ulrich Weigand136ac222013-04-26 16:53:15 +00001826 defm FRIPD : XForm_26r<63, 456, (outs f8rc:$frD), (ins f8rc:$frB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001827 "frip", "$frD, $frB", IIC_FPGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00001828 [(set f64:$frD, (fceil f64:$frB))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001829 defm FRIPS : XForm_26r<63, 456, (outs f4rc:$frD), (ins f4rc:$frB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001830 "frip", "$frD, $frB", IIC_FPGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00001831 [(set f32:$frD, (fceil f32:$frB))]>;
Hal Finkelb4b99e52013-12-17 23:05:18 +00001832 let Interpretation64Bit = 1, isCodeGenOnly = 1 in
Ulrich Weigand136ac222013-04-26 16:53:15 +00001833 defm FRIZD : XForm_26r<63, 424, (outs f8rc:$frD), (ins f8rc:$frB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001834 "friz", "$frD, $frB", IIC_FPGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00001835 [(set f64:$frD, (ftrunc f64:$frB))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001836 defm FRIZS : XForm_26r<63, 424, (outs f4rc:$frD), (ins f4rc:$frB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001837 "friz", "$frD, $frB", IIC_FPGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00001838 [(set f32:$frD, (ftrunc f32:$frB))]>;
Hal Finkelb4b99e52013-12-17 23:05:18 +00001839 let Interpretation64Bit = 1, isCodeGenOnly = 1 in
Ulrich Weigand136ac222013-04-26 16:53:15 +00001840 defm FRIMD : XForm_26r<63, 488, (outs f8rc:$frD), (ins f8rc:$frB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001841 "frim", "$frD, $frB", IIC_FPGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00001842 [(set f64:$frD, (ffloor f64:$frB))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001843 defm FRIMS : XForm_26r<63, 488, (outs f4rc:$frD), (ins f4rc:$frB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001844 "frim", "$frD, $frB", IIC_FPGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00001845 [(set f32:$frD, (ffloor f32:$frB))]>;
Hal Finkelc20a08d2013-03-29 08:57:48 +00001846
Ulrich Weigand136ac222013-04-26 16:53:15 +00001847 defm FSQRT : XForm_26r<63, 22, (outs f8rc:$frD), (ins f8rc:$frB),
Hal Finkel46402a42013-11-30 20:41:13 +00001848 "fsqrt", "$frD, $frB", IIC_FPSqrtD,
Hal Finkel654d43b2013-04-12 02:18:09 +00001849 [(set f64:$frD, (fsqrt f64:$frB))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001850 defm FSQRTS : XForm_26r<59, 22, (outs f4rc:$frD), (ins f4rc:$frB),
Hal Finkel46402a42013-11-30 20:41:13 +00001851 "fsqrts", "$frD, $frB", IIC_FPSqrtS,
Hal Finkel654d43b2013-04-12 02:18:09 +00001852 [(set f32:$frD, (fsqrt f32:$frB))]>;
1853 }
Dale Johannesen98aa9d32008-10-29 18:26:45 +00001854 }
Chris Lattner51348c52006-03-12 09:13:49 +00001855}
Chris Lattnerd3eee1a2005-10-01 01:35:02 +00001856
Jakob Stoklund Olesen44629eb2010-07-16 21:03:52 +00001857/// Note that FMR is defined as pseudo-ops on the PPC970 because they are
Chris Lattnerf5efddf2006-03-24 07:12:19 +00001858/// often coalesced away and we don't want the dispatch group builder to think
Chris Lattner51348c52006-03-12 09:13:49 +00001859/// that they will fill slots (which could cause the load of a LSU reject to
1860/// sneak into a d-group with a store).
Hal Finkel94072b92013-04-07 04:56:16 +00001861let neverHasSideEffects = 1 in
Ulrich Weigand136ac222013-04-26 16:53:15 +00001862defm FMR : XForm_26r<63, 72, (outs f4rc:$frD), (ins f4rc:$frB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001863 "fmr", "$frD, $frB", IIC_FPGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00001864 []>, // (set f32:$frD, f32:$frB)
1865 PPC970_Unit_Pseudo;
Chris Lattnerd3eee1a2005-10-01 01:35:02 +00001866
Hal Finkel654d43b2013-04-12 02:18:09 +00001867let PPC970_Unit = 3, neverHasSideEffects = 1 in { // FPU Operations.
Chris Lattnerd3eee1a2005-10-01 01:35:02 +00001868// These are artificially split into two different forms, for 4/8 byte FP.
Ulrich Weigand136ac222013-04-26 16:53:15 +00001869defm FABSS : XForm_26r<63, 264, (outs f4rc:$frD), (ins f4rc:$frB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001870 "fabs", "$frD, $frB", IIC_FPGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00001871 [(set f32:$frD, (fabs f32:$frB))]>;
Hal Finkelb4b99e52013-12-17 23:05:18 +00001872let Interpretation64Bit = 1, isCodeGenOnly = 1 in
Ulrich Weigand136ac222013-04-26 16:53:15 +00001873defm FABSD : XForm_26r<63, 264, (outs f8rc:$frD), (ins f8rc:$frB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001874 "fabs", "$frD, $frB", IIC_FPGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00001875 [(set f64:$frD, (fabs f64:$frB))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001876defm FNABSS : XForm_26r<63, 136, (outs f4rc:$frD), (ins f4rc:$frB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001877 "fnabs", "$frD, $frB", IIC_FPGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00001878 [(set f32:$frD, (fneg (fabs f32:$frB)))]>;
Hal Finkelb4b99e52013-12-17 23:05:18 +00001879let Interpretation64Bit = 1, isCodeGenOnly = 1 in
Ulrich Weigand136ac222013-04-26 16:53:15 +00001880defm FNABSD : XForm_26r<63, 136, (outs f8rc:$frD), (ins f8rc:$frB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001881 "fnabs", "$frD, $frB", IIC_FPGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00001882 [(set f64:$frD, (fneg (fabs f64:$frB)))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001883defm FNEGS : XForm_26r<63, 40, (outs f4rc:$frD), (ins f4rc:$frB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001884 "fneg", "$frD, $frB", IIC_FPGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00001885 [(set f32:$frD, (fneg f32:$frB))]>;
Hal Finkelb4b99e52013-12-17 23:05:18 +00001886let Interpretation64Bit = 1, isCodeGenOnly = 1 in
Ulrich Weigand136ac222013-04-26 16:53:15 +00001887defm FNEGD : XForm_26r<63, 40, (outs f8rc:$frD), (ins f8rc:$frB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001888 "fneg", "$frD, $frB", IIC_FPGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00001889 [(set f64:$frD, (fneg f64:$frB))]>;
Hal Finkel2e103312013-04-03 04:01:11 +00001890
Hal Finkeldbc78e12013-08-19 05:01:02 +00001891defm FCPSGNS : XForm_28r<63, 8, (outs f4rc:$frD), (ins f4rc:$frA, f4rc:$frB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001892 "fcpsgn", "$frD, $frA, $frB", IIC_FPGeneral,
Hal Finkeldbc78e12013-08-19 05:01:02 +00001893 [(set f32:$frD, (fcopysign f32:$frB, f32:$frA))]>;
Hal Finkelb4b99e52013-12-17 23:05:18 +00001894let Interpretation64Bit = 1, isCodeGenOnly = 1 in
Hal Finkeldbc78e12013-08-19 05:01:02 +00001895defm FCPSGND : XForm_28r<63, 8, (outs f8rc:$frD), (ins f8rc:$frA, f8rc:$frB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001896 "fcpsgn", "$frD, $frA, $frB", IIC_FPGeneral,
Hal Finkeldbc78e12013-08-19 05:01:02 +00001897 [(set f64:$frD, (fcopysign f64:$frB, f64:$frA))]>;
1898
Hal Finkel2e103312013-04-03 04:01:11 +00001899// Reciprocal estimates.
Ulrich Weigand136ac222013-04-26 16:53:15 +00001900defm FRE : XForm_26r<63, 24, (outs f8rc:$frD), (ins f8rc:$frB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001901 "fre", "$frD, $frB", IIC_FPGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00001902 [(set f64:$frD, (PPCfre f64:$frB))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001903defm FRES : XForm_26r<59, 24, (outs f4rc:$frD), (ins f4rc:$frB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001904 "fres", "$frD, $frB", IIC_FPGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00001905 [(set f32:$frD, (PPCfre f32:$frB))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001906defm FRSQRTE : XForm_26r<63, 26, (outs f8rc:$frD), (ins f8rc:$frB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001907 "frsqrte", "$frD, $frB", IIC_FPGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00001908 [(set f64:$frD, (PPCfrsqrte f64:$frB))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001909defm FRSQRTES : XForm_26r<59, 26, (outs f4rc:$frD), (ins f4rc:$frB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001910 "frsqrtes", "$frD, $frB", IIC_FPGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00001911 [(set f32:$frD, (PPCfrsqrte f32:$frB))]>;
Chris Lattner51348c52006-03-12 09:13:49 +00001912}
Nate Begeman6cdbd222004-08-29 22:45:13 +00001913
Nate Begeman143cf942004-08-30 02:28:06 +00001914// XL-Form instructions. condition register logical ops.
1915//
Hal Finkel933e8f02013-04-07 05:16:57 +00001916let neverHasSideEffects = 1 in
Ulrich Weigand136ac222013-04-26 16:53:15 +00001917def MCRF : XLForm_3<19, 0, (outs crrc:$BF), (ins crrc:$BFA),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001918 "mcrf $BF, $BFA", IIC_BrMCR>,
Chris Lattner51348c52006-03-12 09:13:49 +00001919 PPC970_DGroup_First, PPC970_Unit_CRU;
Nate Begeman143cf942004-08-30 02:28:06 +00001920
Ulrich Weigand85c6f7f2013-07-01 21:40:54 +00001921def CRAND : XLForm_1<19, 257, (outs crbitrc:$CRD),
1922 (ins crbitrc:$CRA, crbitrc:$CRB),
Hal Finkel940ab932014-02-28 00:27:01 +00001923 "crand $CRD, $CRA, $CRB", IIC_BrCR,
1924 [(set i1:$CRD, (and i1:$CRA, i1:$CRB))]>;
Ulrich Weigand85c6f7f2013-07-01 21:40:54 +00001925
1926def CRNAND : XLForm_1<19, 225, (outs crbitrc:$CRD),
1927 (ins crbitrc:$CRA, crbitrc:$CRB),
Hal Finkel940ab932014-02-28 00:27:01 +00001928 "crnand $CRD, $CRA, $CRB", IIC_BrCR,
1929 [(set i1:$CRD, (not (and i1:$CRA, i1:$CRB)))]>;
Ulrich Weigand85c6f7f2013-07-01 21:40:54 +00001930
1931def CROR : XLForm_1<19, 449, (outs crbitrc:$CRD),
1932 (ins crbitrc:$CRA, crbitrc:$CRB),
Hal Finkel940ab932014-02-28 00:27:01 +00001933 "cror $CRD, $CRA, $CRB", IIC_BrCR,
1934 [(set i1:$CRD, (or i1:$CRA, i1:$CRB))]>;
Ulrich Weigand85c6f7f2013-07-01 21:40:54 +00001935
1936def CRXOR : XLForm_1<19, 193, (outs crbitrc:$CRD),
1937 (ins crbitrc:$CRA, crbitrc:$CRB),
Hal Finkel940ab932014-02-28 00:27:01 +00001938 "crxor $CRD, $CRA, $CRB", IIC_BrCR,
1939 [(set i1:$CRD, (xor i1:$CRA, i1:$CRB))]>;
Ulrich Weigand85c6f7f2013-07-01 21:40:54 +00001940
1941def CRNOR : XLForm_1<19, 33, (outs crbitrc:$CRD),
1942 (ins crbitrc:$CRA, crbitrc:$CRB),
Hal Finkel940ab932014-02-28 00:27:01 +00001943 "crnor $CRD, $CRA, $CRB", IIC_BrCR,
1944 [(set i1:$CRD, (not (or i1:$CRA, i1:$CRB)))]>;
Ulrich Weigand85c6f7f2013-07-01 21:40:54 +00001945
Ulrich Weigand136ac222013-04-26 16:53:15 +00001946def CREQV : XLForm_1<19, 289, (outs crbitrc:$CRD),
1947 (ins crbitrc:$CRA, crbitrc:$CRB),
Hal Finkel940ab932014-02-28 00:27:01 +00001948 "creqv $CRD, $CRA, $CRB", IIC_BrCR,
1949 [(set i1:$CRD, (not (xor i1:$CRA, i1:$CRB)))]>;
Chris Lattner43df5b32007-02-25 05:34:32 +00001950
Ulrich Weigand85c6f7f2013-07-01 21:40:54 +00001951def CRANDC : XLForm_1<19, 129, (outs crbitrc:$CRD),
Ulrich Weigand136ac222013-04-26 16:53:15 +00001952 (ins crbitrc:$CRA, crbitrc:$CRB),
Hal Finkel940ab932014-02-28 00:27:01 +00001953 "crandc $CRD, $CRA, $CRB", IIC_BrCR,
1954 [(set i1:$CRD, (and i1:$CRA, (not i1:$CRB)))]>;
Ulrich Weigand85c6f7f2013-07-01 21:40:54 +00001955
1956def CRORC : XLForm_1<19, 417, (outs crbitrc:$CRD),
1957 (ins crbitrc:$CRA, crbitrc:$CRB),
Hal Finkel940ab932014-02-28 00:27:01 +00001958 "crorc $CRD, $CRA, $CRB", IIC_BrCR,
1959 [(set i1:$CRD, (or i1:$CRA, (not i1:$CRB)))]>;
Nicolas Geoffrayb1de7a32008-03-10 14:12:10 +00001960
Ulrich Weigandbbfb0c52013-03-26 10:57:16 +00001961let isCodeGenOnly = 1 in {
Ulrich Weigand136ac222013-04-26 16:53:15 +00001962def CRSET : XLForm_1_ext<19, 289, (outs crbitrc:$dst), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001963 "creqv $dst, $dst, $dst", IIC_BrCR,
Hal Finkel940ab932014-02-28 00:27:01 +00001964 [(set i1:$dst, 1)]>;
Chris Lattner43df5b32007-02-25 05:34:32 +00001965
Ulrich Weigand136ac222013-04-26 16:53:15 +00001966def CRUNSET: XLForm_1_ext<19, 193, (outs crbitrc:$dst), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001967 "crxor $dst, $dst, $dst", IIC_BrCR,
Hal Finkel940ab932014-02-28 00:27:01 +00001968 [(set i1:$dst, 0)]>;
Roman Divacky71038e72011-08-30 17:04:16 +00001969
Hal Finkel5ab37802012-08-28 02:10:27 +00001970let Defs = [CR1EQ], CRD = 6 in {
1971def CR6SET : XLForm_1_ext<19, 289, (outs), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001972 "creqv 6, 6, 6", IIC_BrCR,
Hal Finkel5ab37802012-08-28 02:10:27 +00001973 [(PPCcr6set)]>;
1974
1975def CR6UNSET: XLForm_1_ext<19, 193, (outs), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001976 "crxor 6, 6, 6", IIC_BrCR,
Hal Finkel5ab37802012-08-28 02:10:27 +00001977 [(PPCcr6unset)]>;
1978}
Ulrich Weigandbbfb0c52013-03-26 10:57:16 +00001979}
Hal Finkel5ab37802012-08-28 02:10:27 +00001980
Chris Lattner51348c52006-03-12 09:13:49 +00001981// XFX-Form instructions. Instructions that deal with SPRs.
Nate Begeman143cf942004-08-30 02:28:06 +00001982//
Ulrich Weigandae9cf582013-07-03 12:32:41 +00001983
1984def MFSPR : XFXForm_1<31, 339, (outs gprc:$RT), (ins i32imm:$SPR),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001985 "mfspr $RT, $SPR", IIC_SprMFSPR>;
Ulrich Weigandae9cf582013-07-03 12:32:41 +00001986def MTSPR : XFXForm_1<31, 467, (outs), (ins i32imm:$SPR, gprc:$RT),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001987 "mtspr $SPR, $RT", IIC_SprMTSPR>;
Ulrich Weigandae9cf582013-07-03 12:32:41 +00001988
Ulrich Weigande840ee22013-07-08 15:20:38 +00001989def MFTB : XFXForm_1<31, 371, (outs gprc:$RT), (ins i32imm:$SPR),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001990 "mftb $RT, $SPR", IIC_SprMFTB>, Deprecated<DeprecatedMFTB>;
Ulrich Weigande840ee22013-07-08 15:20:38 +00001991
Dale Johannesene395d782008-10-23 20:41:28 +00001992let Uses = [CTR] in {
Ulrich Weigand136ac222013-04-26 16:53:15 +00001993def MFCTR : XFXForm_1_ext<31, 339, 9, (outs gprc:$rT), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001994 "mfctr $rT", IIC_SprMFSPR>,
Chris Lattner51348c52006-03-12 09:13:49 +00001995 PPC970_DGroup_First, PPC970_Unit_FXU;
Dale Johannesene395d782008-10-23 20:41:28 +00001996}
Ulrich Weigandc8868102013-03-25 19:05:30 +00001997let Defs = [CTR], Pattern = [(PPCmtctr i32:$rS)] in {
Ulrich Weigand136ac222013-04-26 16:53:15 +00001998def MTCTR : XFXForm_7_ext<31, 467, 9, (outs), (ins gprc:$rS),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001999 "mtctr $rS", IIC_SprMTSPR>,
Chris Lattner02e2c182006-03-13 21:52:10 +00002000 PPC970_DGroup_First, PPC970_Unit_FXU;
Chris Lattnereb755fc2006-05-17 19:00:46 +00002001}
Hal Finkel25c19922013-05-15 21:37:41 +00002002let hasSideEffects = 1, isCodeGenOnly = 1, Defs = [CTR] in {
2003let Pattern = [(int_ppc_mtctr i32:$rS)] in
Hal Finkel0859ef22013-05-20 16:08:37 +00002004def MTCTRloop : XFXForm_7_ext<31, 467, 9, (outs), (ins gprc:$rS),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002005 "mtctr $rS", IIC_SprMTSPR>,
Hal Finkel0859ef22013-05-20 16:08:37 +00002006 PPC970_DGroup_First, PPC970_Unit_FXU;
Hal Finkel25c19922013-05-15 21:37:41 +00002007}
Chris Lattner02e2c182006-03-13 21:52:10 +00002008
Dale Johannesene395d782008-10-23 20:41:28 +00002009let Defs = [LR] in {
Ulrich Weigand136ac222013-04-26 16:53:15 +00002010def MTLR : XFXForm_7_ext<31, 467, 8, (outs), (ins gprc:$rS),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002011 "mtlr $rS", IIC_SprMTSPR>,
Chris Lattner02e2c182006-03-13 21:52:10 +00002012 PPC970_DGroup_First, PPC970_Unit_FXU;
Dale Johannesene395d782008-10-23 20:41:28 +00002013}
2014let Uses = [LR] in {
Ulrich Weigand136ac222013-04-26 16:53:15 +00002015def MFLR : XFXForm_1_ext<31, 339, 8, (outs gprc:$rT), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002016 "mflr $rT", IIC_SprMFSPR>,
Chris Lattner51348c52006-03-12 09:13:49 +00002017 PPC970_DGroup_First, PPC970_Unit_FXU;
Dale Johannesene395d782008-10-23 20:41:28 +00002018}
Chris Lattner02e2c182006-03-13 21:52:10 +00002019
Hal Finkela1431df2013-03-21 19:03:21 +00002020let isCodeGenOnly = 1 in {
Ulrich Weigandae9cf582013-07-03 12:32:41 +00002021 // Move to/from VRSAVE: despite being a SPR, the VRSAVE register is renamed
2022 // like a GPR on the PPC970. As such, copies in and out have the same
2023 // performance characteristics as an OR instruction.
2024 def MTVRSAVE : XFXForm_7_ext<31, 467, 256, (outs), (ins gprc:$rS),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002025 "mtspr 256, $rS", IIC_IntGeneral>,
Ulrich Weigandae9cf582013-07-03 12:32:41 +00002026 PPC970_DGroup_Single, PPC970_Unit_FXU;
2027 def MFVRSAVE : XFXForm_1_ext<31, 339, 256, (outs gprc:$rT), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002028 "mfspr $rT, 256", IIC_IntGeneral>,
Ulrich Weigandae9cf582013-07-03 12:32:41 +00002029 PPC970_DGroup_First, PPC970_Unit_FXU;
2030
Hal Finkela1431df2013-03-21 19:03:21 +00002031 def MTVRSAVEv : XFXForm_7_ext<31, 467, 256,
Ulrich Weigand136ac222013-04-26 16:53:15 +00002032 (outs VRSAVERC:$reg), (ins gprc:$rS),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002033 "mtspr 256, $rS", IIC_IntGeneral>,
Hal Finkela1431df2013-03-21 19:03:21 +00002034 PPC970_DGroup_Single, PPC970_Unit_FXU;
Ulrich Weigand136ac222013-04-26 16:53:15 +00002035 def MFVRSAVEv : XFXForm_1_ext<31, 339, 256, (outs gprc:$rT),
Hal Finkela1431df2013-03-21 19:03:21 +00002036 (ins VRSAVERC:$reg),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002037 "mfspr $rT, 256", IIC_IntGeneral>,
Hal Finkela1431df2013-03-21 19:03:21 +00002038 PPC970_DGroup_First, PPC970_Unit_FXU;
2039}
2040
2041// SPILL_VRSAVE - Indicate that we're dumping the VRSAVE register,
2042// so we'll need to scavenge a register for it.
2043let mayStore = 1 in
2044def SPILL_VRSAVE : Pseudo<(outs), (ins VRSAVERC:$vrsave, memri:$F),
2045 "#SPILL_VRSAVE", []>;
2046
2047// RESTORE_VRSAVE - Indicate that we're restoring the VRSAVE register (previously
2048// spilled), so we'll need to scavenge a register for it.
2049let mayLoad = 1 in
2050def RESTORE_VRSAVE : Pseudo<(outs VRSAVERC:$vrsave), (ins memri:$F),
2051 "#RESTORE_VRSAVE", []>;
2052
Hal Finkelb47a69a2013-04-07 14:33:13 +00002053let neverHasSideEffects = 1 in {
Ulrich Weigand49f487e2013-07-03 17:59:07 +00002054def MTOCRF: XFXForm_5a<31, 144, (outs crbitm:$FXM), (ins gprc:$ST),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002055 "mtocrf $FXM, $ST", IIC_BrMCRX>,
Ulrich Weigand49f487e2013-07-03 17:59:07 +00002056 PPC970_DGroup_First, PPC970_Unit_CRU;
2057
2058def MTCRF : XFXForm_5<31, 144, (outs), (ins i32imm:$FXM, gprc:$rS),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002059 "mtcrf $FXM, $rS", IIC_BrMCRX>,
Chris Lattner51348c52006-03-12 09:13:49 +00002060 PPC970_MicroCode, PPC970_Unit_CRU;
Dale Johannesend7d66382010-05-20 17:48:26 +00002061
Hal Finkel7fe6a532013-09-12 05:24:49 +00002062let hasExtraSrcRegAllocReq = 1 in // to enable post-ra anti-dep breaking.
Ulrich Weigand136ac222013-04-26 16:53:15 +00002063def MFOCRF: XFXForm_5a<31, 19, (outs gprc:$rT), (ins crbitm:$FXM),
Hal Finkel46402a42013-11-30 20:41:13 +00002064 "mfocrf $rT, $FXM", IIC_SprMFCRF>,
Chris Lattner51348c52006-03-12 09:13:49 +00002065 PPC970_DGroup_First, PPC970_Unit_CRU;
Hal Finkelb47a69a2013-04-07 14:33:13 +00002066
Ulrich Weigand136ac222013-04-26 16:53:15 +00002067def MFCR : XFXForm_3<31, 19, (outs gprc:$rT), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002068 "mfcr $rT", IIC_SprMFCR>,
Hal Finkelb47a69a2013-04-07 14:33:13 +00002069 PPC970_MicroCode, PPC970_Unit_CRU;
Ulrich Weigandd5ebc622013-07-03 17:05:42 +00002070} // neverHasSideEffects = 1
Nate Begeman143cf942004-08-30 02:28:06 +00002071
Ulrich Weigand874fc622013-03-26 10:56:22 +00002072// Pseudo instruction to perform FADD in round-to-zero mode.
2073let usesCustomInserter = 1, Uses = [RM] in {
Ulrich Weigand136ac222013-04-26 16:53:15 +00002074 def FADDrtz: Pseudo<(outs f8rc:$FRT), (ins f8rc:$FRA, f8rc:$FRB), "",
Ulrich Weigand874fc622013-03-26 10:56:22 +00002075 [(set f64:$FRT, (PPCfaddrtz f64:$FRA, f64:$FRB))]>;
2076}
Dale Johannesen666323e2007-10-10 01:01:31 +00002077
Ulrich Weigand874fc622013-03-26 10:56:22 +00002078// The above pseudo gets expanded to make use of the following instructions
2079// to manipulate FPSCR. Note that FPSCR is not modeled at the DAG level.
Dale Johannesen98aa9d32008-10-29 18:26:45 +00002080let Uses = [RM], Defs = [RM] in {
2081 def MTFSB0 : XForm_43<63, 70, (outs), (ins u5imm:$FM),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002082 "mtfsb0 $FM", IIC_IntMTFSB0, []>,
Dale Johannesen98aa9d32008-10-29 18:26:45 +00002083 PPC970_DGroup_Single, PPC970_Unit_FPU;
2084 def MTFSB1 : XForm_43<63, 38, (outs), (ins u5imm:$FM),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002085 "mtfsb1 $FM", IIC_IntMTFSB0, []>,
Dale Johannesen98aa9d32008-10-29 18:26:45 +00002086 PPC970_DGroup_Single, PPC970_Unit_FPU;
Ulrich Weigand136ac222013-04-26 16:53:15 +00002087 def MTFSF : XFLForm<63, 711, (outs), (ins i32imm:$FM, f8rc:$rT),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002088 "mtfsf $FM, $rT", IIC_IntMTFSB0, []>,
Dale Johannesen98aa9d32008-10-29 18:26:45 +00002089 PPC970_DGroup_Single, PPC970_Unit_FPU;
2090}
2091let Uses = [RM] in {
Ulrich Weigand136ac222013-04-26 16:53:15 +00002092 def MFFS : XForm_42<63, 583, (outs f8rc:$rT), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002093 "mffs $rT", IIC_IntMFFS,
Ulrich Weigandc8868102013-03-25 19:05:30 +00002094 [(set f64:$rT, (PPCmffs))]>,
Dale Johannesen98aa9d32008-10-29 18:26:45 +00002095 PPC970_DGroup_Single, PPC970_Unit_FPU;
Dale Johannesen98aa9d32008-10-29 18:26:45 +00002096}
2097
Dale Johannesen666323e2007-10-10 01:01:31 +00002098
Hal Finkel654d43b2013-04-12 02:18:09 +00002099let PPC970_Unit = 1, neverHasSideEffects = 1 in { // FXU Operations.
Nate Begeman143cf942004-08-30 02:28:06 +00002100// XO-Form instructions. Arithmetic instructions that can set overflow bit
2101//
Ulrich Weigand136ac222013-04-26 16:53:15 +00002102defm ADD4 : XOForm_1r<31, 266, 0, (outs gprc:$rT), (ins gprc:$rA, gprc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002103 "add", "$rT, $rA, $rB", IIC_IntSimple,
Hal Finkel654d43b2013-04-12 02:18:09 +00002104 [(set i32:$rT, (add i32:$rA, i32:$rB))]>;
Roman Divacky32143e22013-12-20 18:08:54 +00002105let isCodeGenOnly = 1 in
2106def ADD4TLS : XOForm_1<31, 266, 0, (outs gprc:$rT), (ins gprc:$rA, tlsreg32:$rB),
2107 "add $rT, $rA, $rB", IIC_IntSimple,
2108 [(set i32:$rT, (add i32:$rA, tglobaltlsaddr:$rB))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00002109defm ADDC : XOForm_1rc<31, 10, 0, (outs gprc:$rT), (ins gprc:$rA, gprc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002110 "addc", "$rT, $rA, $rB", IIC_IntGeneral,
Hal Finkel1b58f332013-04-12 18:17:57 +00002111 [(set i32:$rT, (addc i32:$rA, i32:$rB))]>,
2112 PPC970_DGroup_Cracked;
Ulrich Weigand136ac222013-04-26 16:53:15 +00002113defm DIVW : XOForm_1r<31, 491, 0, (outs gprc:$rT), (ins gprc:$rA, gprc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002114 "divw", "$rT, $rA, $rB", IIC_IntDivW,
Hal Finkel654d43b2013-04-12 02:18:09 +00002115 [(set i32:$rT, (sdiv i32:$rA, i32:$rB))]>,
2116 PPC970_DGroup_First, PPC970_DGroup_Cracked;
Ulrich Weigand136ac222013-04-26 16:53:15 +00002117defm DIVWU : XOForm_1r<31, 459, 0, (outs gprc:$rT), (ins gprc:$rA, gprc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002118 "divwu", "$rT, $rA, $rB", IIC_IntDivW,
Hal Finkel654d43b2013-04-12 02:18:09 +00002119 [(set i32:$rT, (udiv i32:$rA, i32:$rB))]>,
2120 PPC970_DGroup_First, PPC970_DGroup_Cracked;
Ulrich Weigand136ac222013-04-26 16:53:15 +00002121defm MULHW : XOForm_1r<31, 75, 0, (outs gprc:$rT), (ins gprc:$rA, gprc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002122 "mulhw", "$rT, $rA, $rB", IIC_IntMulHW,
Hal Finkel654d43b2013-04-12 02:18:09 +00002123 [(set i32:$rT, (mulhs i32:$rA, i32:$rB))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00002124defm MULHWU : XOForm_1r<31, 11, 0, (outs gprc:$rT), (ins gprc:$rA, gprc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002125 "mulhwu", "$rT, $rA, $rB", IIC_IntMulHWU,
Hal Finkel654d43b2013-04-12 02:18:09 +00002126 [(set i32:$rT, (mulhu i32:$rA, i32:$rB))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00002127defm MULLW : XOForm_1r<31, 235, 0, (outs gprc:$rT), (ins gprc:$rA, gprc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002128 "mullw", "$rT, $rA, $rB", IIC_IntMulHW,
Hal Finkel654d43b2013-04-12 02:18:09 +00002129 [(set i32:$rT, (mul i32:$rA, i32:$rB))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00002130defm SUBF : XOForm_1r<31, 40, 0, (outs gprc:$rT), (ins gprc:$rA, gprc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002131 "subf", "$rT, $rA, $rB", IIC_IntGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00002132 [(set i32:$rT, (sub i32:$rB, i32:$rA))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00002133defm SUBFC : XOForm_1rc<31, 8, 0, (outs gprc:$rT), (ins gprc:$rA, gprc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002134 "subfc", "$rT, $rA, $rB", IIC_IntGeneral,
Hal Finkel1b58f332013-04-12 18:17:57 +00002135 [(set i32:$rT, (subc i32:$rB, i32:$rA))]>,
2136 PPC970_DGroup_Cracked;
Ulrich Weigand136ac222013-04-26 16:53:15 +00002137defm NEG : XOForm_3r<31, 104, 0, (outs gprc:$rT), (ins gprc:$rA),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002138 "neg", "$rT, $rA", IIC_IntSimple,
Hal Finkel654d43b2013-04-12 02:18:09 +00002139 [(set i32:$rT, (ineg i32:$rA))]>;
Hal Finkel1b58f332013-04-12 18:17:57 +00002140let Uses = [CARRY] in {
Ulrich Weigand136ac222013-04-26 16:53:15 +00002141defm ADDE : XOForm_1rc<31, 138, 0, (outs gprc:$rT), (ins gprc:$rA, gprc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002142 "adde", "$rT, $rA, $rB", IIC_IntGeneral,
Hal Finkel1b58f332013-04-12 18:17:57 +00002143 [(set i32:$rT, (adde i32:$rA, i32:$rB))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00002144defm ADDME : XOForm_3rc<31, 234, 0, (outs gprc:$rT), (ins gprc:$rA),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002145 "addme", "$rT, $rA", IIC_IntGeneral,
Hal Finkel1b58f332013-04-12 18:17:57 +00002146 [(set i32:$rT, (adde i32:$rA, -1))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00002147defm ADDZE : XOForm_3rc<31, 202, 0, (outs gprc:$rT), (ins gprc:$rA),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002148 "addze", "$rT, $rA", IIC_IntGeneral,
Hal Finkel1b58f332013-04-12 18:17:57 +00002149 [(set i32:$rT, (adde i32:$rA, 0))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00002150defm SUBFE : XOForm_1rc<31, 136, 0, (outs gprc:$rT), (ins gprc:$rA, gprc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002151 "subfe", "$rT, $rA, $rB", IIC_IntGeneral,
Hal Finkel1b58f332013-04-12 18:17:57 +00002152 [(set i32:$rT, (sube i32:$rB, i32:$rA))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00002153defm SUBFME : XOForm_3rc<31, 232, 0, (outs gprc:$rT), (ins gprc:$rA),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002154 "subfme", "$rT, $rA", IIC_IntGeneral,
Hal Finkel1b58f332013-04-12 18:17:57 +00002155 [(set i32:$rT, (sube -1, i32:$rA))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00002156defm SUBFZE : XOForm_3rc<31, 200, 0, (outs gprc:$rT), (ins gprc:$rA),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002157 "subfze", "$rT, $rA", IIC_IntGeneral,
Hal Finkel1b58f332013-04-12 18:17:57 +00002158 [(set i32:$rT, (sube 0, i32:$rA))]>;
Chris Lattner51348c52006-03-12 09:13:49 +00002159}
Dale Johannesen5e9a5c32009-09-18 20:15:22 +00002160}
Nate Begeman143cf942004-08-30 02:28:06 +00002161
2162// A-Form instructions. Most of the instructions executed in the FPU are of
2163// this type.
2164//
Hal Finkel654d43b2013-04-12 02:18:09 +00002165let PPC970_Unit = 3, neverHasSideEffects = 1 in { // FPU Operations.
Dale Johannesen98aa9d32008-10-29 18:26:45 +00002166let Uses = [RM] in {
Hal Finkel654d43b2013-04-12 02:18:09 +00002167 defm FMADD : AForm_1r<63, 29,
Ulrich Weigand136ac222013-04-26 16:53:15 +00002168 (outs f8rc:$FRT), (ins f8rc:$FRA, f8rc:$FRC, f8rc:$FRB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002169 "fmadd", "$FRT, $FRA, $FRC, $FRB", IIC_FPFused,
Ulrich Weigandc8868102013-03-25 19:05:30 +00002170 [(set f64:$FRT, (fma f64:$FRA, f64:$FRC, f64:$FRB))]>;
Hal Finkel654d43b2013-04-12 02:18:09 +00002171 defm FMADDS : AForm_1r<59, 29,
Ulrich Weigand136ac222013-04-26 16:53:15 +00002172 (outs f4rc:$FRT), (ins f4rc:$FRA, f4rc:$FRC, f4rc:$FRB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002173 "fmadds", "$FRT, $FRA, $FRC, $FRB", IIC_FPGeneral,
Ulrich Weigandc8868102013-03-25 19:05:30 +00002174 [(set f32:$FRT, (fma f32:$FRA, f32:$FRC, f32:$FRB))]>;
Hal Finkel654d43b2013-04-12 02:18:09 +00002175 defm FMSUB : AForm_1r<63, 28,
Ulrich Weigand136ac222013-04-26 16:53:15 +00002176 (outs f8rc:$FRT), (ins f8rc:$FRA, f8rc:$FRC, f8rc:$FRB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002177 "fmsub", "$FRT, $FRA, $FRC, $FRB", IIC_FPFused,
Ulrich Weigandc8868102013-03-25 19:05:30 +00002178 [(set f64:$FRT,
2179 (fma f64:$FRA, f64:$FRC, (fneg f64:$FRB)))]>;
Hal Finkel654d43b2013-04-12 02:18:09 +00002180 defm FMSUBS : AForm_1r<59, 28,
Ulrich Weigand136ac222013-04-26 16:53:15 +00002181 (outs f4rc:$FRT), (ins f4rc:$FRA, f4rc:$FRC, f4rc:$FRB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002182 "fmsubs", "$FRT, $FRA, $FRC, $FRB", IIC_FPGeneral,
Ulrich Weigandc8868102013-03-25 19:05:30 +00002183 [(set f32:$FRT,
2184 (fma f32:$FRA, f32:$FRC, (fneg f32:$FRB)))]>;
Hal Finkel654d43b2013-04-12 02:18:09 +00002185 defm FNMADD : AForm_1r<63, 31,
Ulrich Weigand136ac222013-04-26 16:53:15 +00002186 (outs f8rc:$FRT), (ins f8rc:$FRA, f8rc:$FRC, f8rc:$FRB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002187 "fnmadd", "$FRT, $FRA, $FRC, $FRB", IIC_FPFused,
Ulrich Weigandc8868102013-03-25 19:05:30 +00002188 [(set f64:$FRT,
2189 (fneg (fma f64:$FRA, f64:$FRC, f64:$FRB)))]>;
Hal Finkel654d43b2013-04-12 02:18:09 +00002190 defm FNMADDS : AForm_1r<59, 31,
Ulrich Weigand136ac222013-04-26 16:53:15 +00002191 (outs f4rc:$FRT), (ins f4rc:$FRA, f4rc:$FRC, f4rc:$FRB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002192 "fnmadds", "$FRT, $FRA, $FRC, $FRB", IIC_FPGeneral,
Ulrich Weigandc8868102013-03-25 19:05:30 +00002193 [(set f32:$FRT,
2194 (fneg (fma f32:$FRA, f32:$FRC, f32:$FRB)))]>;
Hal Finkel654d43b2013-04-12 02:18:09 +00002195 defm FNMSUB : AForm_1r<63, 30,
Ulrich Weigand136ac222013-04-26 16:53:15 +00002196 (outs f8rc:$FRT), (ins f8rc:$FRA, f8rc:$FRC, f8rc:$FRB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002197 "fnmsub", "$FRT, $FRA, $FRC, $FRB", IIC_FPFused,
Ulrich Weigandc8868102013-03-25 19:05:30 +00002198 [(set f64:$FRT, (fneg (fma f64:$FRA, f64:$FRC,
2199 (fneg f64:$FRB))))]>;
Hal Finkel654d43b2013-04-12 02:18:09 +00002200 defm FNMSUBS : AForm_1r<59, 30,
Ulrich Weigand136ac222013-04-26 16:53:15 +00002201 (outs f4rc:$FRT), (ins f4rc:$FRA, f4rc:$FRC, f4rc:$FRB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002202 "fnmsubs", "$FRT, $FRA, $FRC, $FRB", IIC_FPGeneral,
Ulrich Weigandc8868102013-03-25 19:05:30 +00002203 [(set f32:$FRT, (fneg (fma f32:$FRA, f32:$FRC,
2204 (fneg f32:$FRB))))]>;
Dale Johannesen98aa9d32008-10-29 18:26:45 +00002205}
Chris Lattner3734d202005-10-02 07:07:49 +00002206// FSEL is artificially split into 4 and 8-byte forms for the result. To avoid
2207// having 4 of these, force the comparison to always be an 8-byte double (code
2208// should use an FMRSD if the input comparison value really wants to be a float)
Chris Lattner9e986722005-10-02 06:58:23 +00002209// and 4/8 byte forms for the result and operand type..
Hal Finkelb4b99e52013-12-17 23:05:18 +00002210let Interpretation64Bit = 1, isCodeGenOnly = 1 in
Hal Finkel654d43b2013-04-12 02:18:09 +00002211defm FSELD : AForm_1r<63, 23,
Ulrich Weigand136ac222013-04-26 16:53:15 +00002212 (outs f8rc:$FRT), (ins f8rc:$FRA, f8rc:$FRC, f8rc:$FRB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002213 "fsel", "$FRT, $FRA, $FRC, $FRB", IIC_FPGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00002214 [(set f64:$FRT, (PPCfsel f64:$FRA, f64:$FRC, f64:$FRB))]>;
2215defm FSELS : AForm_1r<63, 23,
Ulrich Weigand136ac222013-04-26 16:53:15 +00002216 (outs f4rc:$FRT), (ins f8rc:$FRA, f4rc:$FRC, f4rc:$FRB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002217 "fsel", "$FRT, $FRA, $FRC, $FRB", IIC_FPGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00002218 [(set f32:$FRT, (PPCfsel f64:$FRA, f32:$FRC, f32:$FRB))]>;
Dale Johannesen98aa9d32008-10-29 18:26:45 +00002219let Uses = [RM] in {
Hal Finkel654d43b2013-04-12 02:18:09 +00002220 defm FADD : AForm_2r<63, 21,
Ulrich Weigand136ac222013-04-26 16:53:15 +00002221 (outs f8rc:$FRT), (ins f8rc:$FRA, f8rc:$FRB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002222 "fadd", "$FRT, $FRA, $FRB", IIC_FPAddSub,
Hal Finkel654d43b2013-04-12 02:18:09 +00002223 [(set f64:$FRT, (fadd f64:$FRA, f64:$FRB))]>;
2224 defm FADDS : AForm_2r<59, 21,
Ulrich Weigand136ac222013-04-26 16:53:15 +00002225 (outs f4rc:$FRT), (ins f4rc:$FRA, f4rc:$FRB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002226 "fadds", "$FRT, $FRA, $FRB", IIC_FPGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00002227 [(set f32:$FRT, (fadd f32:$FRA, f32:$FRB))]>;
2228 defm FDIV : AForm_2r<63, 18,
Ulrich Weigand136ac222013-04-26 16:53:15 +00002229 (outs f8rc:$FRT), (ins f8rc:$FRA, f8rc:$FRB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002230 "fdiv", "$FRT, $FRA, $FRB", IIC_FPDivD,
Hal Finkel654d43b2013-04-12 02:18:09 +00002231 [(set f64:$FRT, (fdiv f64:$FRA, f64:$FRB))]>;
2232 defm FDIVS : AForm_2r<59, 18,
Ulrich Weigand136ac222013-04-26 16:53:15 +00002233 (outs f4rc:$FRT), (ins f4rc:$FRA, f4rc:$FRB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002234 "fdivs", "$FRT, $FRA, $FRB", IIC_FPDivS,
Hal Finkel654d43b2013-04-12 02:18:09 +00002235 [(set f32:$FRT, (fdiv f32:$FRA, f32:$FRB))]>;
2236 defm FMUL : AForm_3r<63, 25,
Ulrich Weigand136ac222013-04-26 16:53:15 +00002237 (outs f8rc:$FRT), (ins f8rc:$FRA, f8rc:$FRC),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002238 "fmul", "$FRT, $FRA, $FRC", IIC_FPFused,
Hal Finkel654d43b2013-04-12 02:18:09 +00002239 [(set f64:$FRT, (fmul f64:$FRA, f64:$FRC))]>;
2240 defm FMULS : AForm_3r<59, 25,
Ulrich Weigand136ac222013-04-26 16:53:15 +00002241 (outs f4rc:$FRT), (ins f4rc:$FRA, f4rc:$FRC),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002242 "fmuls", "$FRT, $FRA, $FRC", IIC_FPGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00002243 [(set f32:$FRT, (fmul f32:$FRA, f32:$FRC))]>;
2244 defm FSUB : AForm_2r<63, 20,
Ulrich Weigand136ac222013-04-26 16:53:15 +00002245 (outs f8rc:$FRT), (ins f8rc:$FRA, f8rc:$FRB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002246 "fsub", "$FRT, $FRA, $FRB", IIC_FPAddSub,
Hal Finkel654d43b2013-04-12 02:18:09 +00002247 [(set f64:$FRT, (fsub f64:$FRA, f64:$FRB))]>;
2248 defm FSUBS : AForm_2r<59, 20,
Ulrich Weigand136ac222013-04-26 16:53:15 +00002249 (outs f4rc:$FRT), (ins f4rc:$FRA, f4rc:$FRB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002250 "fsubs", "$FRT, $FRA, $FRB", IIC_FPGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00002251 [(set f32:$FRT, (fsub f32:$FRA, f32:$FRB))]>;
Dale Johannesen98aa9d32008-10-29 18:26:45 +00002252 }
Chris Lattner51348c52006-03-12 09:13:49 +00002253}
Nate Begeman143cf942004-08-30 02:28:06 +00002254
Hal Finkel7795e472013-04-07 15:06:53 +00002255let neverHasSideEffects = 1 in {
Chris Lattner51348c52006-03-12 09:13:49 +00002256let PPC970_Unit = 1 in { // FXU Operations.
Hal Finkel7795e472013-04-07 15:06:53 +00002257 let isSelect = 1 in
Ulrich Weigand84ee76a2012-11-13 19:14:19 +00002258 def ISEL : AForm_4<31, 15,
Ulrich Weigand136ac222013-04-26 16:53:15 +00002259 (outs gprc:$rT), (ins gprc_nor0:$rA, gprc:$rB, crbitrc:$cond),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002260 "isel $rT, $rA, $rB, $cond", IIC_IntGeneral,
Hal Finkel460e94d2012-06-22 23:10:08 +00002261 []>;
2262}
2263
2264let PPC970_Unit = 1 in { // FXU Operations.
Nate Begemana113d742004-08-31 02:28:08 +00002265// M-Form instructions. rotate and mask instructions.
2266//
Chris Lattner57711562006-11-15 23:24:18 +00002267let isCommutable = 1 in {
Chris Lattnerc37a2f12005-09-09 18:17:41 +00002268// RLWIMI can be commuted if the rotate amount is zero.
Ulrich Weigand136ac222013-04-26 16:53:15 +00002269defm RLWIMI : MForm_2r<20, (outs gprc:$rA),
2270 (ins gprc:$rSi, gprc:$rS, u5imm:$SH, u5imm:$MB,
Hal Finkel3e5a3602013-11-27 23:26:09 +00002271 u5imm:$ME), "rlwimi", "$rA, $rS, $SH, $MB, $ME",
2272 IIC_IntRotate, []>, PPC970_DGroup_Cracked,
2273 RegConstraint<"$rSi = $rA">, NoEncode<"$rSi">;
Nate Begeman29dc5f22004-10-16 20:43:38 +00002274}
Hal Finkel654d43b2013-04-12 02:18:09 +00002275let BaseName = "rlwinm" in {
Chris Lattnerbaa9be52005-04-19 05:21:30 +00002276def RLWINM : MForm_2<21,
Ulrich Weigand136ac222013-04-26 16:53:15 +00002277 (outs gprc:$rA), (ins gprc:$rS, u5imm:$SH, u5imm:$MB, u5imm:$ME),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002278 "rlwinm $rA, $rS, $SH, $MB, $ME", IIC_IntGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00002279 []>, RecFormRel;
Hal Finkel1b58f332013-04-12 18:17:57 +00002280let Defs = [CR0] in
Chris Lattnerbaa9be52005-04-19 05:21:30 +00002281def RLWINMo : MForm_2<21,
Ulrich Weigand136ac222013-04-26 16:53:15 +00002282 (outs gprc:$rA), (ins gprc:$rS, u5imm:$SH, u5imm:$MB, u5imm:$ME),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002283 "rlwinm. $rA, $rS, $SH, $MB, $ME", IIC_IntGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00002284 []>, isDOT, RecFormRel, PPC970_DGroup_Cracked;
2285}
Ulrich Weigand136ac222013-04-26 16:53:15 +00002286defm RLWNM : MForm_2r<23, (outs gprc:$rA),
2287 (ins gprc:$rS, gprc:$rB, u5imm:$MB, u5imm:$ME),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002288 "rlwnm", "$rA, $rS, $rB, $MB, $ME", IIC_IntGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00002289 []>;
Chris Lattner51348c52006-03-12 09:13:49 +00002290}
Hal Finkel7795e472013-04-07 15:06:53 +00002291} // neverHasSideEffects = 1
Chris Lattner382f3562006-03-20 06:15:45 +00002292
Chris Lattner39b4d83f2005-09-09 00:39:56 +00002293//===----------------------------------------------------------------------===//
2294// PowerPC Instruction Patterns
2295//
2296
Chris Lattner4435b142005-09-26 22:20:16 +00002297// Arbitrary immediate support. Implement in terms of LIS/ORI.
2298def : Pat<(i32 imm:$imm),
2299 (ORI (LIS (HI16 imm:$imm)), (LO16 imm:$imm))>;
Chris Lattner8cd7b882005-09-28 17:13:15 +00002300
2301// Implement the 'not' operation with the NOR instruction.
Hal Finkel940ab932014-02-28 00:27:01 +00002302def i32not : OutPatFrag<(ops node:$in),
2303 (NOR $in, $in)>;
2304def : Pat<(not i32:$in),
2305 (i32not $in)>;
Chris Lattner8cd7b882005-09-28 17:13:15 +00002306
Chris Lattnerd4e9e8b2005-09-28 23:07:13 +00002307// ADD an arbitrary immediate.
Ulrich Weigandec6e2cd2013-03-25 19:04:58 +00002308def : Pat<(add i32:$in, imm:$imm),
2309 (ADDIS (ADDI $in, (LO16 imm:$imm)), (HA16 imm:$imm))>;
Chris Lattnerd4e9e8b2005-09-28 23:07:13 +00002310// OR an arbitrary immediate.
Ulrich Weigandec6e2cd2013-03-25 19:04:58 +00002311def : Pat<(or i32:$in, imm:$imm),
2312 (ORIS (ORI $in, (LO16 imm:$imm)), (HI16 imm:$imm))>;
Chris Lattnerd4e9e8b2005-09-28 23:07:13 +00002313// XOR an arbitrary immediate.
Ulrich Weigandec6e2cd2013-03-25 19:04:58 +00002314def : Pat<(xor i32:$in, imm:$imm),
2315 (XORIS (XORI $in, (LO16 imm:$imm)), (HI16 imm:$imm))>;
Nate Begeman5965bd12006-02-17 05:43:56 +00002316// SUBFIC
Bill Schmidtf88571e2013-05-22 20:09:24 +00002317def : Pat<(sub imm32SExt16:$imm, i32:$in),
Ulrich Weigandec6e2cd2013-03-25 19:04:58 +00002318 (SUBFIC $in, imm:$imm)>;
Chris Lattner5b6f4dc2005-10-19 01:38:02 +00002319
Chris Lattnerb4299832006-06-16 20:22:01 +00002320// SHL/SRL
Ulrich Weigandec6e2cd2013-03-25 19:04:58 +00002321def : Pat<(shl i32:$in, (i32 imm:$imm)),
2322 (RLWINM $in, imm:$imm, 0, (SHL32 imm:$imm))>;
2323def : Pat<(srl i32:$in, (i32 imm:$imm)),
2324 (RLWINM $in, (SRL32 imm:$imm), imm:$imm, 31)>;
Nate Begeman9f3c26c2005-10-19 18:42:01 +00002325
Nate Begeman1b8121b2006-01-11 21:21:00 +00002326// ROTL
Ulrich Weigandec6e2cd2013-03-25 19:04:58 +00002327def : Pat<(rotl i32:$in, i32:$sh),
2328 (RLWNM $in, $sh, 0, 31)>;
2329def : Pat<(rotl i32:$in, (i32 imm:$imm)),
2330 (RLWINM $in, imm:$imm, 0, 31)>;
Chris Lattnereb755fc2006-05-17 19:00:46 +00002331
Nate Begemand31efd12006-09-22 05:01:56 +00002332// RLWNM
Ulrich Weigandec6e2cd2013-03-25 19:04:58 +00002333def : Pat<(and (rotl i32:$in, i32:$sh), maskimm32:$imm),
2334 (RLWNM $in, $sh, (MB maskimm32:$imm), (ME maskimm32:$imm))>;
Nate Begemand31efd12006-09-22 05:01:56 +00002335
Chris Lattnereb755fc2006-05-17 19:00:46 +00002336// Calls
Ulrich Weigandf62e83f2013-03-22 15:24:13 +00002337def : Pat<(PPCcall (i32 tglobaladdr:$dst)),
2338 (BL tglobaladdr:$dst)>;
2339def : Pat<(PPCcall (i32 texternalsym:$dst)),
2340 (BL texternalsym:$dst)>;
Chris Lattnereb755fc2006-05-17 19:00:46 +00002341
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00002342
2343def : Pat<(PPCtc_return (i32 tglobaladdr:$dst), imm:$imm),
2344 (TCRETURNdi tglobaladdr:$dst, imm:$imm)>;
2345
2346def : Pat<(PPCtc_return (i32 texternalsym:$dst), imm:$imm),
2347 (TCRETURNdi texternalsym:$dst, imm:$imm)>;
2348
2349def : Pat<(PPCtc_return CTRRC:$dst, imm:$imm),
2350 (TCRETURNri CTRRC:$dst, imm:$imm)>;
2351
2352
2353
Chris Lattner595088a2005-11-17 07:30:41 +00002354// Hi and Lo for Darwin Global Addresses.
Chris Lattner090eed02005-12-11 07:45:47 +00002355def : Pat<(PPChi tglobaladdr:$in, 0), (LIS tglobaladdr:$in)>;
2356def : Pat<(PPClo tglobaladdr:$in, 0), (LI tglobaladdr:$in)>;
2357def : Pat<(PPChi tconstpool:$in, 0), (LIS tconstpool:$in)>;
2358def : Pat<(PPClo tconstpool:$in, 0), (LI tconstpool:$in)>;
Nate Begeman4ca2ea52006-04-22 18:53:45 +00002359def : Pat<(PPChi tjumptable:$in, 0), (LIS tjumptable:$in)>;
2360def : Pat<(PPClo tjumptable:$in, 0), (LI tjumptable:$in)>;
Bob Wilsonf84f7102009-11-04 21:31:18 +00002361def : Pat<(PPChi tblockaddress:$in, 0), (LIS tblockaddress:$in)>;
2362def : Pat<(PPClo tblockaddress:$in, 0), (LI tblockaddress:$in)>;
Ulrich Weigandec6e2cd2013-03-25 19:04:58 +00002363def : Pat<(PPChi tglobaltlsaddr:$g, i32:$in),
2364 (ADDIS $in, tglobaltlsaddr:$g)>;
2365def : Pat<(PPClo tglobaltlsaddr:$g, i32:$in),
Ulrich Weigand35f9fdf2013-03-26 10:55:20 +00002366 (ADDI $in, tglobaltlsaddr:$g)>;
Ulrich Weigandec6e2cd2013-03-25 19:04:58 +00002367def : Pat<(add i32:$in, (PPChi tglobaladdr:$g, 0)),
2368 (ADDIS $in, tglobaladdr:$g)>;
2369def : Pat<(add i32:$in, (PPChi tconstpool:$g, 0)),
2370 (ADDIS $in, tconstpool:$g)>;
2371def : Pat<(add i32:$in, (PPChi tjumptable:$g, 0)),
2372 (ADDIS $in, tjumptable:$g)>;
2373def : Pat<(add i32:$in, (PPChi tblockaddress:$g, 0)),
2374 (ADDIS $in, tblockaddress:$g)>;
Chris Lattner595088a2005-11-17 07:30:41 +00002375
Roman Divacky32143e22013-12-20 18:08:54 +00002376// Support for thread-local storage.
2377def PPC32GOT: Pseudo<(outs gprc:$rD), (ins), "#PPC32GOT",
2378 [(set i32:$rD, (PPCppc32GOT))]>;
2379
2380def LDgotTprelL32: Pseudo<(outs gprc:$rD), (ins s16imm:$disp, gprc_nor0:$reg),
2381 "#LDgotTprelL32",
2382 [(set i32:$rD,
2383 (PPCldGotTprelL tglobaltlsaddr:$disp, i32:$reg))]>;
2384def : Pat<(PPCaddTls i32:$in, tglobaltlsaddr:$g),
2385 (ADD4TLS $in, tglobaltlsaddr:$g)>;
2386
Chris Lattnerfea33f72005-12-06 02:10:38 +00002387// Standard shifts. These are represented separately from the real shifts above
2388// so that we can distinguish between shifts that allow 5-bit and 6-bit shift
2389// amounts.
Ulrich Weigandec6e2cd2013-03-25 19:04:58 +00002390def : Pat<(sra i32:$rS, i32:$rB),
2391 (SRAW $rS, $rB)>;
2392def : Pat<(srl i32:$rS, i32:$rB),
2393 (SRW $rS, $rB)>;
2394def : Pat<(shl i32:$rS, i32:$rB),
2395 (SLW $rS, $rB)>;
Chris Lattnerfea33f72005-12-06 02:10:38 +00002396
Evan Chenge71fe34d2006-10-09 20:57:25 +00002397def : Pat<(zextloadi1 iaddr:$src),
Nate Begeman8e6a8af2005-12-19 23:25:09 +00002398 (LBZ iaddr:$src)>;
Evan Chenge71fe34d2006-10-09 20:57:25 +00002399def : Pat<(zextloadi1 xaddr:$src),
Nate Begeman8e6a8af2005-12-19 23:25:09 +00002400 (LBZX xaddr:$src)>;
Evan Chenge71fe34d2006-10-09 20:57:25 +00002401def : Pat<(extloadi1 iaddr:$src),
Nate Begeman8e6a8af2005-12-19 23:25:09 +00002402 (LBZ iaddr:$src)>;
Evan Chenge71fe34d2006-10-09 20:57:25 +00002403def : Pat<(extloadi1 xaddr:$src),
Nate Begeman8e6a8af2005-12-19 23:25:09 +00002404 (LBZX xaddr:$src)>;
Evan Chenge71fe34d2006-10-09 20:57:25 +00002405def : Pat<(extloadi8 iaddr:$src),
Nate Begeman8e6a8af2005-12-19 23:25:09 +00002406 (LBZ iaddr:$src)>;
Evan Chenge71fe34d2006-10-09 20:57:25 +00002407def : Pat<(extloadi8 xaddr:$src),
Nate Begeman8e6a8af2005-12-19 23:25:09 +00002408 (LBZX xaddr:$src)>;
Evan Chenge71fe34d2006-10-09 20:57:25 +00002409def : Pat<(extloadi16 iaddr:$src),
Nate Begeman8e6a8af2005-12-19 23:25:09 +00002410 (LHZ iaddr:$src)>;
Evan Chenge71fe34d2006-10-09 20:57:25 +00002411def : Pat<(extloadi16 xaddr:$src),
Nate Begeman8e6a8af2005-12-19 23:25:09 +00002412 (LHZX xaddr:$src)>;
Jakob Stoklund Olesen44629eb2010-07-16 21:03:52 +00002413def : Pat<(f64 (extloadf32 iaddr:$src)),
2414 (COPY_TO_REGCLASS (LFS iaddr:$src), F8RC)>;
2415def : Pat<(f64 (extloadf32 xaddr:$src)),
2416 (COPY_TO_REGCLASS (LFSX xaddr:$src), F8RC)>;
2417
Ulrich Weigandec6e2cd2013-03-25 19:04:58 +00002418def : Pat<(f64 (fextend f32:$src)),
2419 (COPY_TO_REGCLASS $src, F8RC)>;
Nate Begeman8e6a8af2005-12-19 23:25:09 +00002420
Rafael Espindola28a85a82014-01-22 20:20:52 +00002421def : Pat<(atomic_fence (imm), (imm)), (SYNC 0)>, Requires<[IsNotBookE]>;
2422def : Pat<(atomic_fence (imm), (imm)), (MSYNC)>, Requires<[IsBookE]>;
Eli Friedman26a48482011-07-27 22:21:52 +00002423
Hal Finkel2e103312013-04-03 04:01:11 +00002424// Additional FNMSUB patterns: -a*c + b == -(a*c - b)
2425def : Pat<(fma (fneg f64:$A), f64:$C, f64:$B),
2426 (FNMSUB $A, $C, $B)>;
2427def : Pat<(fma f64:$A, (fneg f64:$C), f64:$B),
2428 (FNMSUB $A, $C, $B)>;
2429def : Pat<(fma (fneg f32:$A), f32:$C, f32:$B),
2430 (FNMSUBS $A, $C, $B)>;
2431def : Pat<(fma f32:$A, (fneg f32:$C), f32:$B),
2432 (FNMSUBS $A, $C, $B)>;
2433
Hal Finkeldbc78e12013-08-19 05:01:02 +00002434// FCOPYSIGN's operand types need not agree.
2435def : Pat<(fcopysign f64:$frB, f32:$frA),
2436 (FCPSGND (COPY_TO_REGCLASS $frA, F8RC), $frB)>;
2437def : Pat<(fcopysign f32:$frB, f64:$frA),
2438 (FCPSGNS (COPY_TO_REGCLASS $frA, F4RC), $frB)>;
2439
Chris Lattner2a85fa12006-03-25 07:51:43 +00002440include "PPCInstrAltivec.td"
Chris Lattnerb4299832006-06-16 20:22:01 +00002441include "PPCInstr64Bit.td"
Hal Finkel27774d92014-03-13 07:58:58 +00002442include "PPCInstrVSX.td"
Ulrich Weigandd8394902013-05-03 19:50:27 +00002443
Hal Finkel940ab932014-02-28 00:27:01 +00002444def crnot : OutPatFrag<(ops node:$in),
2445 (CRNOR $in, $in)>;
2446def : Pat<(not i1:$in),
2447 (crnot $in)>;
2448
2449// Patterns for arithmetic i1 operations.
2450def : Pat<(add i1:$a, i1:$b),
2451 (CRXOR $a, $b)>;
2452def : Pat<(sub i1:$a, i1:$b),
2453 (CRXOR $a, $b)>;
2454def : Pat<(mul i1:$a, i1:$b),
2455 (CRAND $a, $b)>;
2456
2457// We're sometimes asked to materialize i1 -1, which is just 1 in this case
2458// (-1 is used to mean all bits set).
2459def : Pat<(i1 -1), (CRSET)>;
2460
2461// i1 extensions, implemented in terms of isel.
2462def : Pat<(i32 (zext i1:$in)),
2463 (SELECT_I4 $in, (LI 1), (LI 0))>;
2464def : Pat<(i32 (sext i1:$in)),
2465 (SELECT_I4 $in, (LI -1), (LI 0))>;
2466
2467def : Pat<(i64 (zext i1:$in)),
2468 (SELECT_I8 $in, (LI8 1), (LI8 0))>;
2469def : Pat<(i64 (sext i1:$in)),
2470 (SELECT_I8 $in, (LI8 -1), (LI8 0))>;
2471
2472// FIXME: We should choose either a zext or a sext based on other constants
2473// already around.
2474def : Pat<(i32 (anyext i1:$in)),
2475 (SELECT_I4 $in, (LI 1), (LI 0))>;
2476def : Pat<(i64 (anyext i1:$in)),
2477 (SELECT_I8 $in, (LI8 1), (LI8 0))>;
2478
2479// match setcc on i1 variables.
2480def : Pat<(i1 (setcc i1:$s1, i1:$s2, SETLT)),
2481 (CRANDC $s2, $s1)>;
2482def : Pat<(i1 (setcc i1:$s1, i1:$s2, SETULT)),
2483 (CRANDC $s2, $s1)>;
2484def : Pat<(i1 (setcc i1:$s1, i1:$s2, SETLE)),
2485 (CRORC $s2, $s1)>;
2486def : Pat<(i1 (setcc i1:$s1, i1:$s2, SETULE)),
2487 (CRORC $s2, $s1)>;
2488def : Pat<(i1 (setcc i1:$s1, i1:$s2, SETEQ)),
2489 (CREQV $s1, $s2)>;
2490def : Pat<(i1 (setcc i1:$s1, i1:$s2, SETGE)),
2491 (CRORC $s1, $s2)>;
2492def : Pat<(i1 (setcc i1:$s1, i1:$s2, SETUGE)),
2493 (CRORC $s1, $s2)>;
2494def : Pat<(i1 (setcc i1:$s1, i1:$s2, SETGT)),
2495 (CRANDC $s1, $s2)>;
2496def : Pat<(i1 (setcc i1:$s1, i1:$s2, SETUGT)),
2497 (CRANDC $s1, $s2)>;
2498def : Pat<(i1 (setcc i1:$s1, i1:$s2, SETNE)),
2499 (CRXOR $s1, $s2)>;
2500
2501// match setcc on non-i1 (non-vector) variables. Note that SETUEQ, SETOGE,
2502// SETOLE, SETONE, SETULT and SETUGT should be expanded by legalize for
2503// floating-point types.
2504
2505multiclass CRNotPat<dag pattern, dag result> {
2506 def : Pat<pattern, (crnot result)>;
2507 def : Pat<(not pattern), result>;
2508
2509 // We can also fold the crnot into an extension:
2510 def : Pat<(i32 (zext pattern)),
2511 (SELECT_I4 result, (LI 0), (LI 1))>;
2512 def : Pat<(i32 (sext pattern)),
2513 (SELECT_I4 result, (LI 0), (LI -1))>;
2514
2515 // We can also fold the crnot into an extension:
2516 def : Pat<(i64 (zext pattern)),
2517 (SELECT_I8 result, (LI8 0), (LI8 1))>;
2518 def : Pat<(i64 (sext pattern)),
2519 (SELECT_I8 result, (LI8 0), (LI8 -1))>;
2520
2521 // FIXME: We should choose either a zext or a sext based on other constants
2522 // already around.
2523 def : Pat<(i32 (anyext pattern)),
2524 (SELECT_I4 result, (LI 0), (LI 1))>;
2525
2526 def : Pat<(i64 (anyext pattern)),
2527 (SELECT_I8 result, (LI8 0), (LI8 1))>;
2528}
2529
2530// FIXME: Because of what seems like a bug in TableGen's type-inference code,
2531// we need to write imm:$imm in the output patterns below, not just $imm, or
2532// else the resulting matcher will not correctly add the immediate operand
2533// (making it a register operand instead).
2534
2535// extended SETCC.
2536multiclass ExtSetCCPat<CondCode cc, PatFrag pfrag,
2537 OutPatFrag rfrag, OutPatFrag rfrag8> {
2538 def : Pat<(i32 (zext (i1 (pfrag i32:$s1, cc)))),
2539 (rfrag $s1)>;
2540 def : Pat<(i64 (zext (i1 (pfrag i64:$s1, cc)))),
2541 (rfrag8 $s1)>;
2542 def : Pat<(i64 (zext (i1 (pfrag i32:$s1, cc)))),
2543 (INSERT_SUBREG (i64 (IMPLICIT_DEF)), (rfrag $s1), sub_32)>;
2544 def : Pat<(i32 (zext (i1 (pfrag i64:$s1, cc)))),
2545 (EXTRACT_SUBREG (rfrag8 $s1), sub_32)>;
2546
2547 def : Pat<(i32 (anyext (i1 (pfrag i32:$s1, cc)))),
2548 (rfrag $s1)>;
2549 def : Pat<(i64 (anyext (i1 (pfrag i64:$s1, cc)))),
2550 (rfrag8 $s1)>;
2551 def : Pat<(i64 (anyext (i1 (pfrag i32:$s1, cc)))),
2552 (INSERT_SUBREG (i64 (IMPLICIT_DEF)), (rfrag $s1), sub_32)>;
2553 def : Pat<(i32 (anyext (i1 (pfrag i64:$s1, cc)))),
2554 (EXTRACT_SUBREG (rfrag8 $s1), sub_32)>;
2555}
2556
2557// Note that we do all inversions below with i(32|64)not, instead of using
2558// (xori x, 1) because on the A2 nor has single-cycle latency while xori
2559// has 2-cycle latency.
2560
2561defm : ExtSetCCPat<SETEQ,
2562 PatFrag<(ops node:$in, node:$cc),
2563 (setcc $in, 0, $cc)>,
2564 OutPatFrag<(ops node:$in),
2565 (RLWINM (CNTLZW $in), 27, 31, 31)>,
2566 OutPatFrag<(ops node:$in),
2567 (RLDICL (CNTLZD $in), 58, 63)> >;
2568
2569defm : ExtSetCCPat<SETNE,
2570 PatFrag<(ops node:$in, node:$cc),
2571 (setcc $in, 0, $cc)>,
2572 OutPatFrag<(ops node:$in),
2573 (RLWINM (i32not (CNTLZW $in)), 27, 31, 31)>,
2574 OutPatFrag<(ops node:$in),
2575 (RLDICL (i64not (CNTLZD $in)), 58, 63)> >;
2576
2577defm : ExtSetCCPat<SETLT,
2578 PatFrag<(ops node:$in, node:$cc),
2579 (setcc $in, 0, $cc)>,
2580 OutPatFrag<(ops node:$in),
2581 (RLWINM $in, 1, 31, 31)>,
2582 OutPatFrag<(ops node:$in),
2583 (RLDICL $in, 1, 63)> >;
2584
2585defm : ExtSetCCPat<SETGE,
2586 PatFrag<(ops node:$in, node:$cc),
2587 (setcc $in, 0, $cc)>,
2588 OutPatFrag<(ops node:$in),
2589 (RLWINM (i32not $in), 1, 31, 31)>,
2590 OutPatFrag<(ops node:$in),
2591 (RLDICL (i64not $in), 1, 63)> >;
2592
2593defm : ExtSetCCPat<SETGT,
2594 PatFrag<(ops node:$in, node:$cc),
2595 (setcc $in, 0, $cc)>,
2596 OutPatFrag<(ops node:$in),
2597 (RLWINM (ANDC (NEG $in), $in), 1, 31, 31)>,
2598 OutPatFrag<(ops node:$in),
2599 (RLDICL (ANDC8 (NEG8 $in), $in), 1, 63)> >;
2600
2601defm : ExtSetCCPat<SETLE,
2602 PatFrag<(ops node:$in, node:$cc),
2603 (setcc $in, 0, $cc)>,
2604 OutPatFrag<(ops node:$in),
2605 (RLWINM (ORC $in, (NEG $in)), 1, 31, 31)>,
2606 OutPatFrag<(ops node:$in),
2607 (RLDICL (ORC8 $in, (NEG8 $in)), 1, 63)> >;
2608
2609defm : ExtSetCCPat<SETLT,
2610 PatFrag<(ops node:$in, node:$cc),
2611 (setcc $in, -1, $cc)>,
2612 OutPatFrag<(ops node:$in),
2613 (RLWINM (AND $in, (ADDI $in, 1)), 1, 31, 31)>,
2614 OutPatFrag<(ops node:$in),
2615 (RLDICL (AND8 $in, (ADDI8 $in, 1)), 1, 63)> >;
2616
2617defm : ExtSetCCPat<SETGE,
2618 PatFrag<(ops node:$in, node:$cc),
2619 (setcc $in, -1, $cc)>,
2620 OutPatFrag<(ops node:$in),
2621 (RLWINM (NAND $in, (ADDI $in, 1)), 1, 31, 31)>,
2622 OutPatFrag<(ops node:$in),
2623 (RLDICL (NAND8 $in, (ADDI8 $in, 1)), 1, 63)> >;
2624
2625defm : ExtSetCCPat<SETGT,
2626 PatFrag<(ops node:$in, node:$cc),
2627 (setcc $in, -1, $cc)>,
2628 OutPatFrag<(ops node:$in),
2629 (RLWINM (i32not $in), 1, 31, 31)>,
2630 OutPatFrag<(ops node:$in),
2631 (RLDICL (i64not $in), 1, 63)> >;
2632
2633defm : ExtSetCCPat<SETLE,
2634 PatFrag<(ops node:$in, node:$cc),
2635 (setcc $in, -1, $cc)>,
2636 OutPatFrag<(ops node:$in),
2637 (RLWINM $in, 1, 31, 31)>,
2638 OutPatFrag<(ops node:$in),
2639 (RLDICL $in, 1, 63)> >;
2640
2641// SETCC for i32.
2642def : Pat<(i1 (setcc i32:$s1, immZExt16:$imm, SETULT)),
2643 (EXTRACT_SUBREG (CMPLWI $s1, imm:$imm), sub_lt)>;
2644def : Pat<(i1 (setcc i32:$s1, imm32SExt16:$imm, SETLT)),
2645 (EXTRACT_SUBREG (CMPWI $s1, imm:$imm), sub_lt)>;
2646def : Pat<(i1 (setcc i32:$s1, immZExt16:$imm, SETUGT)),
2647 (EXTRACT_SUBREG (CMPLWI $s1, imm:$imm), sub_gt)>;
2648def : Pat<(i1 (setcc i32:$s1, imm32SExt16:$imm, SETGT)),
2649 (EXTRACT_SUBREG (CMPWI $s1, imm:$imm), sub_gt)>;
2650def : Pat<(i1 (setcc i32:$s1, imm32SExt16:$imm, SETEQ)),
2651 (EXTRACT_SUBREG (CMPWI $s1, imm:$imm), sub_eq)>;
2652def : Pat<(i1 (setcc i32:$s1, immZExt16:$imm, SETEQ)),
2653 (EXTRACT_SUBREG (CMPLWI $s1, imm:$imm), sub_eq)>;
2654
2655// For non-equality comparisons, the default code would materialize the
2656// constant, then compare against it, like this:
2657// lis r2, 4660
2658// ori r2, r2, 22136
2659// cmpw cr0, r3, r2
2660// beq cr0,L6
2661// Since we are just comparing for equality, we can emit this instead:
2662// xoris r0,r3,0x1234
2663// cmplwi cr0,r0,0x5678
2664// beq cr0,L6
2665
2666def : Pat<(i1 (setcc i32:$s1, imm:$imm, SETEQ)),
2667 (EXTRACT_SUBREG (CMPLWI (XORIS $s1, (HI16 imm:$imm)),
2668 (LO16 imm:$imm)), sub_eq)>;
2669
2670defm : CRNotPat<(i1 (setcc i32:$s1, immZExt16:$imm, SETUGE)),
2671 (EXTRACT_SUBREG (CMPLWI $s1, imm:$imm), sub_lt)>;
2672defm : CRNotPat<(i1 (setcc i32:$s1, imm32SExt16:$imm, SETGE)),
2673 (EXTRACT_SUBREG (CMPWI $s1, imm:$imm), sub_lt)>;
2674defm : CRNotPat<(i1 (setcc i32:$s1, immZExt16:$imm, SETULE)),
2675 (EXTRACT_SUBREG (CMPLWI $s1, imm:$imm), sub_gt)>;
2676defm : CRNotPat<(i1 (setcc i32:$s1, imm32SExt16:$imm, SETLE)),
2677 (EXTRACT_SUBREG (CMPWI $s1, imm:$imm), sub_gt)>;
2678defm : CRNotPat<(i1 (setcc i32:$s1, imm32SExt16:$imm, SETNE)),
2679 (EXTRACT_SUBREG (CMPWI $s1, imm:$imm), sub_eq)>;
2680defm : CRNotPat<(i1 (setcc i32:$s1, immZExt16:$imm, SETNE)),
2681 (EXTRACT_SUBREG (CMPLWI $s1, imm:$imm), sub_eq)>;
2682
2683defm : CRNotPat<(i1 (setcc i32:$s1, imm:$imm, SETNE)),
2684 (EXTRACT_SUBREG (CMPLWI (XORIS $s1, (HI16 imm:$imm)),
2685 (LO16 imm:$imm)), sub_eq)>;
2686
2687def : Pat<(i1 (setcc i32:$s1, i32:$s2, SETULT)),
2688 (EXTRACT_SUBREG (CMPLW $s1, $s2), sub_lt)>;
2689def : Pat<(i1 (setcc i32:$s1, i32:$s2, SETLT)),
2690 (EXTRACT_SUBREG (CMPW $s1, $s2), sub_lt)>;
2691def : Pat<(i1 (setcc i32:$s1, i32:$s2, SETUGT)),
2692 (EXTRACT_SUBREG (CMPLW $s1, $s2), sub_gt)>;
2693def : Pat<(i1 (setcc i32:$s1, i32:$s2, SETGT)),
2694 (EXTRACT_SUBREG (CMPW $s1, $s2), sub_gt)>;
2695def : Pat<(i1 (setcc i32:$s1, i32:$s2, SETEQ)),
2696 (EXTRACT_SUBREG (CMPW $s1, $s2), sub_eq)>;
2697
2698defm : CRNotPat<(i1 (setcc i32:$s1, i32:$s2, SETUGE)),
2699 (EXTRACT_SUBREG (CMPLW $s1, $s2), sub_lt)>;
2700defm : CRNotPat<(i1 (setcc i32:$s1, i32:$s2, SETGE)),
2701 (EXTRACT_SUBREG (CMPW $s1, $s2), sub_lt)>;
2702defm : CRNotPat<(i1 (setcc i32:$s1, i32:$s2, SETULE)),
2703 (EXTRACT_SUBREG (CMPLW $s1, $s2), sub_gt)>;
2704defm : CRNotPat<(i1 (setcc i32:$s1, i32:$s2, SETLE)),
2705 (EXTRACT_SUBREG (CMPW $s1, $s2), sub_gt)>;
2706defm : CRNotPat<(i1 (setcc i32:$s1, i32:$s2, SETNE)),
2707 (EXTRACT_SUBREG (CMPW $s1, $s2), sub_eq)>;
2708
2709// SETCC for i64.
2710def : Pat<(i1 (setcc i64:$s1, immZExt16:$imm, SETULT)),
2711 (EXTRACT_SUBREG (CMPLDI $s1, imm:$imm), sub_lt)>;
2712def : Pat<(i1 (setcc i64:$s1, imm64SExt16:$imm, SETLT)),
2713 (EXTRACT_SUBREG (CMPDI $s1, imm:$imm), sub_lt)>;
2714def : Pat<(i1 (setcc i64:$s1, immZExt16:$imm, SETUGT)),
2715 (EXTRACT_SUBREG (CMPLDI $s1, imm:$imm), sub_gt)>;
2716def : Pat<(i1 (setcc i64:$s1, imm64SExt16:$imm, SETGT)),
2717 (EXTRACT_SUBREG (CMPDI $s1, imm:$imm), sub_gt)>;
2718def : Pat<(i1 (setcc i64:$s1, imm64SExt16:$imm, SETEQ)),
2719 (EXTRACT_SUBREG (CMPDI $s1, imm:$imm), sub_eq)>;
2720def : Pat<(i1 (setcc i64:$s1, immZExt16:$imm, SETEQ)),
2721 (EXTRACT_SUBREG (CMPLDI $s1, imm:$imm), sub_eq)>;
2722
2723// For non-equality comparisons, the default code would materialize the
2724// constant, then compare against it, like this:
2725// lis r2, 4660
2726// ori r2, r2, 22136
2727// cmpd cr0, r3, r2
2728// beq cr0,L6
2729// Since we are just comparing for equality, we can emit this instead:
2730// xoris r0,r3,0x1234
2731// cmpldi cr0,r0,0x5678
2732// beq cr0,L6
2733
2734def : Pat<(i1 (setcc i64:$s1, imm64ZExt32:$imm, SETEQ)),
2735 (EXTRACT_SUBREG (CMPLDI (XORIS8 $s1, (HI16 imm:$imm)),
2736 (LO16 imm:$imm)), sub_eq)>;
2737
2738defm : CRNotPat<(i1 (setcc i64:$s1, immZExt16:$imm, SETUGE)),
2739 (EXTRACT_SUBREG (CMPLDI $s1, imm:$imm), sub_lt)>;
2740defm : CRNotPat<(i1 (setcc i64:$s1, imm64SExt16:$imm, SETGE)),
2741 (EXTRACT_SUBREG (CMPDI $s1, imm:$imm), sub_lt)>;
2742defm : CRNotPat<(i1 (setcc i64:$s1, immZExt16:$imm, SETULE)),
2743 (EXTRACT_SUBREG (CMPLDI $s1, imm:$imm), sub_gt)>;
2744defm : CRNotPat<(i1 (setcc i64:$s1, imm64SExt16:$imm, SETLE)),
2745 (EXTRACT_SUBREG (CMPDI $s1, imm:$imm), sub_gt)>;
2746defm : CRNotPat<(i1 (setcc i64:$s1, imm64SExt16:$imm, SETNE)),
2747 (EXTRACT_SUBREG (CMPDI $s1, imm:$imm), sub_eq)>;
2748defm : CRNotPat<(i1 (setcc i64:$s1, immZExt16:$imm, SETNE)),
2749 (EXTRACT_SUBREG (CMPLDI $s1, imm:$imm), sub_eq)>;
2750
2751defm : CRNotPat<(i1 (setcc i64:$s1, imm64ZExt32:$imm, SETNE)),
2752 (EXTRACT_SUBREG (CMPLDI (XORIS8 $s1, (HI16 imm:$imm)),
2753 (LO16 imm:$imm)), sub_eq)>;
2754
2755def : Pat<(i1 (setcc i64:$s1, i64:$s2, SETULT)),
2756 (EXTRACT_SUBREG (CMPLD $s1, $s2), sub_lt)>;
2757def : Pat<(i1 (setcc i64:$s1, i64:$s2, SETLT)),
2758 (EXTRACT_SUBREG (CMPD $s1, $s2), sub_lt)>;
2759def : Pat<(i1 (setcc i64:$s1, i64:$s2, SETUGT)),
2760 (EXTRACT_SUBREG (CMPLD $s1, $s2), sub_gt)>;
2761def : Pat<(i1 (setcc i64:$s1, i64:$s2, SETGT)),
2762 (EXTRACT_SUBREG (CMPD $s1, $s2), sub_gt)>;
2763def : Pat<(i1 (setcc i64:$s1, i64:$s2, SETEQ)),
2764 (EXTRACT_SUBREG (CMPD $s1, $s2), sub_eq)>;
2765
2766defm : CRNotPat<(i1 (setcc i64:$s1, i64:$s2, SETUGE)),
2767 (EXTRACT_SUBREG (CMPLD $s1, $s2), sub_lt)>;
2768defm : CRNotPat<(i1 (setcc i64:$s1, i64:$s2, SETGE)),
2769 (EXTRACT_SUBREG (CMPD $s1, $s2), sub_lt)>;
2770defm : CRNotPat<(i1 (setcc i64:$s1, i64:$s2, SETULE)),
2771 (EXTRACT_SUBREG (CMPLD $s1, $s2), sub_gt)>;
2772defm : CRNotPat<(i1 (setcc i64:$s1, i64:$s2, SETLE)),
2773 (EXTRACT_SUBREG (CMPD $s1, $s2), sub_gt)>;
2774defm : CRNotPat<(i1 (setcc i64:$s1, i64:$s2, SETNE)),
2775 (EXTRACT_SUBREG (CMPD $s1, $s2), sub_eq)>;
2776
2777// SETCC for f32.
2778def : Pat<(i1 (setcc f32:$s1, f32:$s2, SETOLT)),
2779 (EXTRACT_SUBREG (FCMPUS $s1, $s2), sub_lt)>;
2780def : Pat<(i1 (setcc f32:$s1, f32:$s2, SETLT)),
2781 (EXTRACT_SUBREG (FCMPUS $s1, $s2), sub_lt)>;
2782def : Pat<(i1 (setcc f32:$s1, f32:$s2, SETOGT)),
2783 (EXTRACT_SUBREG (FCMPUS $s1, $s2), sub_gt)>;
2784def : Pat<(i1 (setcc f32:$s1, f32:$s2, SETGT)),
2785 (EXTRACT_SUBREG (FCMPUS $s1, $s2), sub_gt)>;
2786def : Pat<(i1 (setcc f32:$s1, f32:$s2, SETOEQ)),
2787 (EXTRACT_SUBREG (FCMPUS $s1, $s2), sub_eq)>;
2788def : Pat<(i1 (setcc f32:$s1, f32:$s2, SETEQ)),
2789 (EXTRACT_SUBREG (FCMPUS $s1, $s2), sub_eq)>;
2790def : Pat<(i1 (setcc f32:$s1, f32:$s2, SETUO)),
2791 (EXTRACT_SUBREG (FCMPUS $s1, $s2), sub_un)>;
2792
2793defm : CRNotPat<(i1 (setcc f32:$s1, f32:$s2, SETUGE)),
2794 (EXTRACT_SUBREG (FCMPUS $s1, $s2), sub_lt)>;
2795defm : CRNotPat<(i1 (setcc f32:$s1, f32:$s2, SETGE)),
2796 (EXTRACT_SUBREG (FCMPUS $s1, $s2), sub_lt)>;
2797defm : CRNotPat<(i1 (setcc f32:$s1, f32:$s2, SETULE)),
2798 (EXTRACT_SUBREG (FCMPUS $s1, $s2), sub_gt)>;
2799defm : CRNotPat<(i1 (setcc f32:$s1, f32:$s2, SETLE)),
2800 (EXTRACT_SUBREG (FCMPUS $s1, $s2), sub_gt)>;
2801defm : CRNotPat<(i1 (setcc f32:$s1, f32:$s2, SETUNE)),
2802 (EXTRACT_SUBREG (FCMPUS $s1, $s2), sub_eq)>;
2803defm : CRNotPat<(i1 (setcc f32:$s1, f32:$s2, SETNE)),
2804 (EXTRACT_SUBREG (FCMPUS $s1, $s2), sub_eq)>;
2805defm : CRNotPat<(i1 (setcc f32:$s1, f32:$s2, SETO)),
2806 (EXTRACT_SUBREG (FCMPUS $s1, $s2), sub_un)>;
2807
2808// SETCC for f64.
2809def : Pat<(i1 (setcc f64:$s1, f64:$s2, SETOLT)),
2810 (EXTRACT_SUBREG (FCMPUD $s1, $s2), sub_lt)>;
2811def : Pat<(i1 (setcc f64:$s1, f64:$s2, SETLT)),
2812 (EXTRACT_SUBREG (FCMPUD $s1, $s2), sub_lt)>;
2813def : Pat<(i1 (setcc f64:$s1, f64:$s2, SETOGT)),
2814 (EXTRACT_SUBREG (FCMPUD $s1, $s2), sub_gt)>;
2815def : Pat<(i1 (setcc f64:$s1, f64:$s2, SETGT)),
2816 (EXTRACT_SUBREG (FCMPUD $s1, $s2), sub_gt)>;
2817def : Pat<(i1 (setcc f64:$s1, f64:$s2, SETOEQ)),
2818 (EXTRACT_SUBREG (FCMPUD $s1, $s2), sub_eq)>;
2819def : Pat<(i1 (setcc f64:$s1, f64:$s2, SETEQ)),
2820 (EXTRACT_SUBREG (FCMPUD $s1, $s2), sub_eq)>;
2821def : Pat<(i1 (setcc f64:$s1, f64:$s2, SETUO)),
2822 (EXTRACT_SUBREG (FCMPUD $s1, $s2), sub_un)>;
2823
2824defm : CRNotPat<(i1 (setcc f64:$s1, f64:$s2, SETUGE)),
2825 (EXTRACT_SUBREG (FCMPUD $s1, $s2), sub_lt)>;
2826defm : CRNotPat<(i1 (setcc f64:$s1, f64:$s2, SETGE)),
2827 (EXTRACT_SUBREG (FCMPUD $s1, $s2), sub_lt)>;
2828defm : CRNotPat<(i1 (setcc f64:$s1, f64:$s2, SETULE)),
2829 (EXTRACT_SUBREG (FCMPUD $s1, $s2), sub_gt)>;
2830defm : CRNotPat<(i1 (setcc f64:$s1, f64:$s2, SETLE)),
2831 (EXTRACT_SUBREG (FCMPUD $s1, $s2), sub_gt)>;
2832defm : CRNotPat<(i1 (setcc f64:$s1, f64:$s2, SETUNE)),
2833 (EXTRACT_SUBREG (FCMPUD $s1, $s2), sub_eq)>;
2834defm : CRNotPat<(i1 (setcc f64:$s1, f64:$s2, SETNE)),
2835 (EXTRACT_SUBREG (FCMPUD $s1, $s2), sub_eq)>;
2836defm : CRNotPat<(i1 (setcc f64:$s1, f64:$s2, SETO)),
2837 (EXTRACT_SUBREG (FCMPUD $s1, $s2), sub_un)>;
2838
2839// match select on i1 variables:
2840def : Pat<(i1 (select i1:$cond, i1:$tval, i1:$fval)),
2841 (CROR (CRAND $cond , $tval),
2842 (CRAND (crnot $cond), $fval))>;
2843
2844// match selectcc on i1 variables:
2845// select (lhs == rhs), tval, fval is:
2846// ((lhs == rhs) & tval) | (!(lhs == rhs) & fval)
2847def : Pat <(i1 (selectcc i1:$lhs, i1:$rhs, i1:$tval, i1:$fval, SETLT)),
2848 (CROR (CRAND (CRANDC $rhs, $lhs), $tval),
2849 (CRAND (CRORC $lhs, $rhs), $fval))>;
2850def : Pat <(i1 (selectcc i1:$lhs, i1:$rhs, i1:$tval, i1:$fval, SETLE)),
2851 (CROR (CRAND (CRORC $rhs, $lhs), $tval),
2852 (CRAND (CRANDC $lhs, $rhs), $fval))>;
2853def : Pat <(i1 (selectcc i1:$lhs, i1:$rhs, i1:$tval, i1:$fval, SETEQ)),
2854 (CROR (CRAND (CREQV $lhs, $rhs), $tval),
2855 (CRAND (CRXOR $lhs, $rhs), $fval))>;
2856def : Pat <(i1 (selectcc i1:$lhs, i1:$rhs, i1:$tval, i1:$fval, SETGE)),
2857 (CROR (CRAND (CRORC $lhs, $rhs), $tval),
2858 (CRAND (CRANDC $rhs, $lhs), $fval))>;
2859def : Pat <(i1 (selectcc i1:$lhs, i1:$rhs, i1:$tval, i1:$fval, SETGT)),
2860 (CROR (CRAND (CRANDC $lhs, $rhs), $tval),
2861 (CRAND (CRORC $rhs, $lhs), $fval))>;
2862def : Pat <(i1 (selectcc i1:$lhs, i1:$rhs, i1:$tval, i1:$fval, SETNE)),
2863 (CROR (CRAND (CREQV $lhs, $rhs), $fval),
2864 (CRAND (CRXOR $lhs, $rhs), $tval))>;
2865
2866// match selectcc on i1 variables with non-i1 output.
2867def : Pat<(i32 (selectcc i1:$lhs, i1:$rhs, i32:$tval, i32:$fval, SETLT)),
2868 (SELECT_I4 (CRANDC $rhs, $lhs), $tval, $fval)>;
2869def : Pat<(i32 (selectcc i1:$lhs, i1:$rhs, i32:$tval, i32:$fval, SETLE)),
2870 (SELECT_I4 (CRORC $rhs, $lhs), $tval, $fval)>;
2871def : Pat<(i32 (selectcc i1:$lhs, i1:$rhs, i32:$tval, i32:$fval, SETEQ)),
2872 (SELECT_I4 (CREQV $lhs, $rhs), $tval, $fval)>;
2873def : Pat<(i32 (selectcc i1:$lhs, i1:$rhs, i32:$tval, i32:$fval, SETGE)),
2874 (SELECT_I4 (CRORC $lhs, $rhs), $tval, $fval)>;
2875def : Pat<(i32 (selectcc i1:$lhs, i1:$rhs, i32:$tval, i32:$fval, SETGT)),
2876 (SELECT_I4 (CRANDC $lhs, $rhs), $tval, $fval)>;
2877def : Pat<(i32 (selectcc i1:$lhs, i1:$rhs, i32:$tval, i32:$fval, SETNE)),
2878 (SELECT_I4 (CRXOR $lhs, $rhs), $tval, $fval)>;
2879
2880def : Pat<(i64 (selectcc i1:$lhs, i1:$rhs, i64:$tval, i64:$fval, SETLT)),
2881 (SELECT_I8 (CRANDC $rhs, $lhs), $tval, $fval)>;
2882def : Pat<(i64 (selectcc i1:$lhs, i1:$rhs, i64:$tval, i64:$fval, SETLE)),
2883 (SELECT_I8 (CRORC $rhs, $lhs), $tval, $fval)>;
2884def : Pat<(i64 (selectcc i1:$lhs, i1:$rhs, i64:$tval, i64:$fval, SETEQ)),
2885 (SELECT_I8 (CREQV $lhs, $rhs), $tval, $fval)>;
2886def : Pat<(i64 (selectcc i1:$lhs, i1:$rhs, i64:$tval, i64:$fval, SETGE)),
2887 (SELECT_I8 (CRORC $lhs, $rhs), $tval, $fval)>;
2888def : Pat<(i64 (selectcc i1:$lhs, i1:$rhs, i64:$tval, i64:$fval, SETGT)),
2889 (SELECT_I8 (CRANDC $lhs, $rhs), $tval, $fval)>;
2890def : Pat<(i64 (selectcc i1:$lhs, i1:$rhs, i64:$tval, i64:$fval, SETNE)),
2891 (SELECT_I8 (CRXOR $lhs, $rhs), $tval, $fval)>;
2892
2893def : Pat<(f32 (selectcc i1:$lhs, i1:$rhs, f32:$tval, f32:$fval, SETLT)),
2894 (SELECT_F4 (CRANDC $rhs, $lhs), $tval, $fval)>;
2895def : Pat<(f32 (selectcc i1:$lhs, i1:$rhs, f32:$tval, f32:$fval, SETLE)),
2896 (SELECT_F4 (CRORC $rhs, $lhs), $tval, $fval)>;
2897def : Pat<(f32 (selectcc i1:$lhs, i1:$rhs, f32:$tval, f32:$fval, SETEQ)),
2898 (SELECT_F4 (CREQV $lhs, $rhs), $tval, $fval)>;
2899def : Pat<(f32 (selectcc i1:$lhs, i1:$rhs, f32:$tval, f32:$fval, SETGE)),
2900 (SELECT_F4 (CRORC $lhs, $rhs), $tval, $fval)>;
2901def : Pat<(f32 (selectcc i1:$lhs, i1:$rhs, f32:$tval, f32:$fval, SETGT)),
2902 (SELECT_F4 (CRANDC $lhs, $rhs), $tval, $fval)>;
2903def : Pat<(f32 (selectcc i1:$lhs, i1:$rhs, f32:$tval, f32:$fval, SETNE)),
2904 (SELECT_F4 (CRXOR $lhs, $rhs), $tval, $fval)>;
2905
2906def : Pat<(f64 (selectcc i1:$lhs, i1:$rhs, f64:$tval, f64:$fval, SETLT)),
2907 (SELECT_F8 (CRANDC $rhs, $lhs), $tval, $fval)>;
2908def : Pat<(f64 (selectcc i1:$lhs, i1:$rhs, f64:$tval, f64:$fval, SETLE)),
2909 (SELECT_F8 (CRORC $rhs, $lhs), $tval, $fval)>;
2910def : Pat<(f64 (selectcc i1:$lhs, i1:$rhs, f64:$tval, f64:$fval, SETEQ)),
2911 (SELECT_F8 (CREQV $lhs, $rhs), $tval, $fval)>;
2912def : Pat<(f64 (selectcc i1:$lhs, i1:$rhs, f64:$tval, f64:$fval, SETGE)),
2913 (SELECT_F8 (CRORC $lhs, $rhs), $tval, $fval)>;
2914def : Pat<(f64 (selectcc i1:$lhs, i1:$rhs, f64:$tval, f64:$fval, SETGT)),
2915 (SELECT_F8 (CRANDC $lhs, $rhs), $tval, $fval)>;
2916def : Pat<(f64 (selectcc i1:$lhs, i1:$rhs, f64:$tval, f64:$fval, SETNE)),
2917 (SELECT_F8 (CRXOR $lhs, $rhs), $tval, $fval)>;
2918
2919def : Pat<(v4i32 (selectcc i1:$lhs, i1:$rhs, v4i32:$tval, v4i32:$fval, SETLT)),
2920 (SELECT_VRRC (CRANDC $rhs, $lhs), $tval, $fval)>;
2921def : Pat<(v4i32 (selectcc i1:$lhs, i1:$rhs, v4i32:$tval, v4i32:$fval, SETLE)),
2922 (SELECT_VRRC (CRORC $rhs, $lhs), $tval, $fval)>;
2923def : Pat<(v4i32 (selectcc i1:$lhs, i1:$rhs, v4i32:$tval, v4i32:$fval, SETEQ)),
2924 (SELECT_VRRC (CREQV $lhs, $rhs), $tval, $fval)>;
2925def : Pat<(v4i32 (selectcc i1:$lhs, i1:$rhs, v4i32:$tval, v4i32:$fval, SETGE)),
2926 (SELECT_VRRC (CRORC $lhs, $rhs), $tval, $fval)>;
2927def : Pat<(v4i32 (selectcc i1:$lhs, i1:$rhs, v4i32:$tval, v4i32:$fval, SETGT)),
2928 (SELECT_VRRC (CRANDC $lhs, $rhs), $tval, $fval)>;
2929def : Pat<(v4i32 (selectcc i1:$lhs, i1:$rhs, v4i32:$tval, v4i32:$fval, SETNE)),
2930 (SELECT_VRRC (CRXOR $lhs, $rhs), $tval, $fval)>;
2931
2932let usesCustomInserter = 1 in {
2933def ANDIo_1_EQ_BIT : Pseudo<(outs crbitrc:$dst), (ins gprc:$in),
2934 "#ANDIo_1_EQ_BIT",
2935 [(set i1:$dst, (trunc (not i32:$in)))]>;
2936def ANDIo_1_GT_BIT : Pseudo<(outs crbitrc:$dst), (ins gprc:$in),
2937 "#ANDIo_1_GT_BIT",
2938 [(set i1:$dst, (trunc i32:$in))]>;
2939
2940def ANDIo_1_EQ_BIT8 : Pseudo<(outs crbitrc:$dst), (ins g8rc:$in),
2941 "#ANDIo_1_EQ_BIT8",
2942 [(set i1:$dst, (trunc (not i64:$in)))]>;
2943def ANDIo_1_GT_BIT8 : Pseudo<(outs crbitrc:$dst), (ins g8rc:$in),
2944 "#ANDIo_1_GT_BIT8",
2945 [(set i1:$dst, (trunc i64:$in))]>;
2946}
2947
2948def : Pat<(i1 (not (trunc i32:$in))),
2949 (ANDIo_1_EQ_BIT $in)>;
2950def : Pat<(i1 (not (trunc i64:$in))),
2951 (ANDIo_1_EQ_BIT8 $in)>;
Ulrich Weigand300b6872013-05-03 19:51:09 +00002952
2953//===----------------------------------------------------------------------===//
2954// PowerPC Instructions used for assembler/disassembler only
2955//
2956
2957def ISYNC : XLForm_2_ext<19, 150, 0, 0, 0, (outs), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002958 "isync", IIC_SprISYNC, []>;
Ulrich Weigand300b6872013-05-03 19:51:09 +00002959
2960def ICBI : XForm_1a<31, 982, (outs), (ins memrr:$src),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002961 "icbi $src", IIC_LdStICBI, []>;
Ulrich Weigand300b6872013-05-03 19:51:09 +00002962
Ulrich Weigand98fcc7b2013-07-01 17:06:26 +00002963def EIEIO : XForm_24_eieio<31, 854, (outs), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002964 "eieio", IIC_LdStLoad, []>;
Ulrich Weigand98fcc7b2013-07-01 17:06:26 +00002965
Ulrich Weigand7a9fcdf2013-07-01 17:21:23 +00002966def WAIT : XForm_24_sync<31, 62, (outs), (ins i32imm:$L),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002967 "wait $L", IIC_LdStLoad, []>;
Ulrich Weigand7a9fcdf2013-07-01 17:21:23 +00002968
Roman Divacky62cb6352013-09-12 17:50:54 +00002969def MTMSR: XForm_mtmsr<31, 146, (outs), (ins gprc:$RS, i32imm:$L),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002970 "mtmsr $RS, $L", IIC_SprMTMSR>;
Roman Divacky62cb6352013-09-12 17:50:54 +00002971
2972def MFMSR : XForm_rs<31, 83, (outs gprc:$RT), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002973 "mfmsr $RT", IIC_SprMFMSR, []>;
Roman Divacky62cb6352013-09-12 17:50:54 +00002974
2975def MTMSRD : XForm_mtmsr<31, 178, (outs), (ins gprc:$RS, i32imm:$L),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002976 "mtmsrd $RS, $L", IIC_SprMTMSRD>;
Roman Divacky62cb6352013-09-12 17:50:54 +00002977
2978def SLBIE : XForm_16b<31, 434, (outs), (ins gprc:$RB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002979 "slbie $RB", IIC_SprSLBIE, []>;
Roman Divacky62cb6352013-09-12 17:50:54 +00002980
2981def SLBMTE : XForm_26<31, 402, (outs), (ins gprc:$RS, gprc:$RB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002982 "slbmte $RS, $RB", IIC_SprSLBMTE, []>;
Roman Divacky62cb6352013-09-12 17:50:54 +00002983
2984def SLBMFEE : XForm_26<31, 915, (outs gprc:$RT), (ins gprc:$RB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002985 "slbmfee $RT, $RB", IIC_SprSLBMFEE, []>;
Roman Divacky62cb6352013-09-12 17:50:54 +00002986
Hal Finkel3e5a3602013-11-27 23:26:09 +00002987def SLBIA : XForm_0<31, 498, (outs), (ins), "slbia", IIC_SprSLBIA, []>;
Roman Divacky62cb6352013-09-12 17:50:54 +00002988
2989def TLBSYNC : XForm_0<31, 566, (outs), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002990 "tlbsync", IIC_SprTLBSYNC, []>;
Roman Divacky62cb6352013-09-12 17:50:54 +00002991
2992def TLBIEL : XForm_16b<31, 274, (outs), (ins gprc:$RB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002993 "tlbiel $RB", IIC_SprTLBIEL, []>;
Roman Divacky62cb6352013-09-12 17:50:54 +00002994
2995def TLBIE : XForm_26<31, 306, (outs), (ins gprc:$RS, gprc:$RB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002996 "tlbie $RB,$RS", IIC_SprTLBIE, []>;
Roman Divacky62cb6352013-09-12 17:50:54 +00002997
Ulrich Weigandd8394902013-05-03 19:50:27 +00002998//===----------------------------------------------------------------------===//
2999// PowerPC Assembler Instruction Aliases
3000//
3001
3002// Pseudo-instructions for alternate assembly syntax (never used by codegen).
3003// These are aliases that require C++ handling to convert to the target
3004// instruction, while InstAliases can be handled directly by tblgen.
3005class PPCAsmPseudo<string asm, dag iops>
3006 : Instruction {
3007 let Namespace = "PPC";
3008 bit PPC64 = 0; // Default value, override with isPPC64
3009
3010 let OutOperandList = (outs);
3011 let InOperandList = iops;
3012 let Pattern = [];
3013 let AsmString = asm;
3014 let isAsmParserOnly = 1;
3015 let isPseudo = 1;
3016}
3017
Ulrich Weigand4c440322013-06-10 17:19:43 +00003018def : InstAlias<"sc", (SC 0)>;
3019
Rafael Espindola28a85a82014-01-22 20:20:52 +00003020def : InstAlias<"sync", (SYNC 0)>, Requires<[IsNotBookE]>;
3021def : InstAlias<"msync", (SYNC 0)>, Requires<[IsNotBookE]>;
3022def : InstAlias<"lwsync", (SYNC 1)>, Requires<[IsNotBookE]>;
3023def : InstAlias<"ptesync", (SYNC 2)>, Requires<[IsNotBookE]>;
Ulrich Weigand797f1a32013-07-01 16:37:52 +00003024
Ulrich Weigand7a9fcdf2013-07-01 17:21:23 +00003025def : InstAlias<"wait", (WAIT 0)>;
3026def : InstAlias<"waitrsv", (WAIT 1)>;
3027def : InstAlias<"waitimpl", (WAIT 2)>;
3028
Ulrich Weigand85c6f7f2013-07-01 21:40:54 +00003029def : InstAlias<"crset $bx", (CREQV crbitrc:$bx, crbitrc:$bx, crbitrc:$bx)>;
3030def : InstAlias<"crclr $bx", (CRXOR crbitrc:$bx, crbitrc:$bx, crbitrc:$bx)>;
3031def : InstAlias<"crmove $bx, $by", (CROR crbitrc:$bx, crbitrc:$by, crbitrc:$by)>;
3032def : InstAlias<"crnot $bx, $by", (CRNOR crbitrc:$bx, crbitrc:$by, crbitrc:$by)>;
3033
Ulrich Weigandae9cf582013-07-03 12:32:41 +00003034def : InstAlias<"mtxer $Rx", (MTSPR 1, gprc:$Rx)>;
3035def : InstAlias<"mfxer $Rx", (MFSPR gprc:$Rx, 1)>;
3036
Ulrich Weigande840ee22013-07-08 15:20:38 +00003037def : InstAlias<"mftb $Rx", (MFTB gprc:$Rx, 268)>;
3038def : InstAlias<"mftbu $Rx", (MFTB gprc:$Rx, 269)>;
3039
Ulrich Weigand6ca71572013-06-24 18:08:03 +00003040def : InstAlias<"xnop", (XORI R0, R0, 0)>;
3041
Ulrich Weigandd8394902013-05-03 19:50:27 +00003042def : InstAlias<"mr $rA, $rB", (OR8 g8rc:$rA, g8rc:$rB, g8rc:$rB)>;
Ulrich Weigand6ca71572013-06-24 18:08:03 +00003043def : InstAlias<"mr. $rA, $rB", (OR8o g8rc:$rA, g8rc:$rB, g8rc:$rB)>;
3044
3045def : InstAlias<"not $rA, $rB", (NOR8 g8rc:$rA, g8rc:$rB, g8rc:$rB)>;
3046def : InstAlias<"not. $rA, $rB", (NOR8o g8rc:$rA, g8rc:$rB, g8rc:$rB)>;
3047
Ulrich Weigand49f487e2013-07-03 17:59:07 +00003048def : InstAlias<"mtcr $rA", (MTCRF8 255, g8rc:$rA)>;
3049
Ulrich Weigand6ca71572013-06-24 18:08:03 +00003050def LAx : PPCAsmPseudo<"la $rA, $addr", (ins gprc:$rA, memri:$addr)>;
Ulrich Weigandd8394902013-05-03 19:50:27 +00003051
Ulrich Weigand4069e242013-06-25 13:16:48 +00003052def SUBI : PPCAsmPseudo<"subi $rA, $rB, $imm",
3053 (ins gprc:$rA, gprc:$rB, s16imm:$imm)>;
3054def SUBIS : PPCAsmPseudo<"subis $rA, $rB, $imm",
3055 (ins gprc:$rA, gprc:$rB, s16imm:$imm)>;
3056def SUBIC : PPCAsmPseudo<"subic $rA, $rB, $imm",
3057 (ins gprc:$rA, gprc:$rB, s16imm:$imm)>;
3058def SUBICo : PPCAsmPseudo<"subic. $rA, $rB, $imm",
3059 (ins gprc:$rA, gprc:$rB, s16imm:$imm)>;
3060
3061def : InstAlias<"sub $rA, $rB, $rC", (SUBF8 g8rc:$rA, g8rc:$rC, g8rc:$rB)>;
3062def : InstAlias<"sub. $rA, $rB, $rC", (SUBF8o g8rc:$rA, g8rc:$rC, g8rc:$rB)>;
3063def : InstAlias<"subc $rA, $rB, $rC", (SUBFC8 g8rc:$rA, g8rc:$rC, g8rc:$rB)>;
3064def : InstAlias<"subc. $rA, $rB, $rC", (SUBFC8o g8rc:$rA, g8rc:$rC, g8rc:$rB)>;
3065
Roman Divacky62cb6352013-09-12 17:50:54 +00003066def : InstAlias<"mtmsrd $RS", (MTMSRD gprc:$RS, 0)>;
3067def : InstAlias<"mtmsr $RS", (MTMSR gprc:$RS, 0)>;
3068
3069def : InstAlias<"mfsprg $RT, 0", (MFSPR gprc:$RT, 272)>;
3070def : InstAlias<"mfsprg $RT, 1", (MFSPR gprc:$RT, 273)>;
3071def : InstAlias<"mfsprg $RT, 2", (MFSPR gprc:$RT, 274)>;
3072def : InstAlias<"mfsprg $RT, 3", (MFSPR gprc:$RT, 275)>;
3073
3074def : InstAlias<"mfsprg0 $RT", (MFSPR gprc:$RT, 272)>;
3075def : InstAlias<"mfsprg1 $RT", (MFSPR gprc:$RT, 273)>;
3076def : InstAlias<"mfsprg2 $RT", (MFSPR gprc:$RT, 274)>;
3077def : InstAlias<"mfsprg3 $RT", (MFSPR gprc:$RT, 275)>;
3078
3079def : InstAlias<"mtsprg 0, $RT", (MTSPR 272, gprc:$RT)>;
3080def : InstAlias<"mtsprg 1, $RT", (MTSPR 273, gprc:$RT)>;
3081def : InstAlias<"mtsprg 2, $RT", (MTSPR 274, gprc:$RT)>;
3082def : InstAlias<"mtsprg 3, $RT", (MTSPR 275, gprc:$RT)>;
3083
3084def : InstAlias<"mtsprg0 $RT", (MTSPR 272, gprc:$RT)>;
3085def : InstAlias<"mtsprg1 $RT", (MTSPR 273, gprc:$RT)>;
3086def : InstAlias<"mtsprg2 $RT", (MTSPR 274, gprc:$RT)>;
3087def : InstAlias<"mtsprg3 $RT", (MTSPR 275, gprc:$RT)>;
3088
3089def : InstAlias<"mtasr $RS", (MTSPR 280, gprc:$RS)>;
3090
3091def : InstAlias<"mfdec $RT", (MFSPR gprc:$RT, 22)>;
3092def : InstAlias<"mtdec $RT", (MTSPR 22, gprc:$RT)>;
3093
3094def : InstAlias<"mfpvr $RT", (MFSPR gprc:$RT, 287)>;
3095
3096def : InstAlias<"mfsdr1 $RT", (MFSPR gprc:$RT, 25)>;
3097def : InstAlias<"mtsdr1 $RT", (MTSPR 25, gprc:$RT)>;
3098
3099def : InstAlias<"mfsrr0 $RT", (MFSPR gprc:$RT, 26)>;
3100def : InstAlias<"mfsrr1 $RT", (MFSPR gprc:$RT, 27)>;
3101def : InstAlias<"mtsrr0 $RT", (MTSPR 26, gprc:$RT)>;
3102def : InstAlias<"mtsrr1 $RT", (MTSPR 27, gprc:$RT)>;
3103
3104def : InstAlias<"tlbie $RB", (TLBIE R0, gprc:$RB)>;
3105
Ulrich Weigandad873cd2013-06-25 13:17:41 +00003106def EXTLWI : PPCAsmPseudo<"extlwi $rA, $rS, $n, $b",
3107 (ins gprc:$rA, gprc:$rS, u5imm:$n, u5imm:$b)>;
3108def EXTLWIo : PPCAsmPseudo<"extlwi. $rA, $rS, $n, $b",
3109 (ins gprc:$rA, gprc:$rS, u5imm:$n, u5imm:$b)>;
3110def EXTRWI : PPCAsmPseudo<"extrwi $rA, $rS, $n, $b",
3111 (ins gprc:$rA, gprc:$rS, u5imm:$n, u5imm:$b)>;
3112def EXTRWIo : PPCAsmPseudo<"extrwi. $rA, $rS, $n, $b",
3113 (ins gprc:$rA, gprc:$rS, u5imm:$n, u5imm:$b)>;
3114def INSLWI : PPCAsmPseudo<"inslwi $rA, $rS, $n, $b",
3115 (ins gprc:$rA, gprc:$rS, u5imm:$n, u5imm:$b)>;
3116def INSLWIo : PPCAsmPseudo<"inslwi. $rA, $rS, $n, $b",
3117 (ins gprc:$rA, gprc:$rS, u5imm:$n, u5imm:$b)>;
3118def INSRWI : PPCAsmPseudo<"insrwi $rA, $rS, $n, $b",
3119 (ins gprc:$rA, gprc:$rS, u5imm:$n, u5imm:$b)>;
3120def INSRWIo : PPCAsmPseudo<"insrwi. $rA, $rS, $n, $b",
3121 (ins gprc:$rA, gprc:$rS, u5imm:$n, u5imm:$b)>;
3122def ROTRWI : PPCAsmPseudo<"rotrwi $rA, $rS, $n",
3123 (ins gprc:$rA, gprc:$rS, u5imm:$n)>;
3124def ROTRWIo : PPCAsmPseudo<"rotrwi. $rA, $rS, $n",
3125 (ins gprc:$rA, gprc:$rS, u5imm:$n)>;
Ulrich Weigandd8394902013-05-03 19:50:27 +00003126def SLWI : PPCAsmPseudo<"slwi $rA, $rS, $n",
3127 (ins gprc:$rA, gprc:$rS, u5imm:$n)>;
Ulrich Weigandad873cd2013-06-25 13:17:41 +00003128def SLWIo : PPCAsmPseudo<"slwi. $rA, $rS, $n",
3129 (ins gprc:$rA, gprc:$rS, u5imm:$n)>;
Ulrich Weigandd8394902013-05-03 19:50:27 +00003130def SRWI : PPCAsmPseudo<"srwi $rA, $rS, $n",
3131 (ins gprc:$rA, gprc:$rS, u5imm:$n)>;
Ulrich Weigandad873cd2013-06-25 13:17:41 +00003132def SRWIo : PPCAsmPseudo<"srwi. $rA, $rS, $n",
3133 (ins gprc:$rA, gprc:$rS, u5imm:$n)>;
3134def CLRRWI : PPCAsmPseudo<"clrrwi $rA, $rS, $n",
3135 (ins gprc:$rA, gprc:$rS, u5imm:$n)>;
3136def CLRRWIo : PPCAsmPseudo<"clrrwi. $rA, $rS, $n",
3137 (ins gprc:$rA, gprc:$rS, u5imm:$n)>;
3138def CLRLSLWI : PPCAsmPseudo<"clrlslwi $rA, $rS, $b, $n",
3139 (ins gprc:$rA, gprc:$rS, u5imm:$b, u5imm:$n)>;
3140def CLRLSLWIo : PPCAsmPseudo<"clrlslwi. $rA, $rS, $b, $n",
3141 (ins gprc:$rA, gprc:$rS, u5imm:$b, u5imm:$n)>;
3142
3143def : InstAlias<"rotlwi $rA, $rS, $n", (RLWINM gprc:$rA, gprc:$rS, u5imm:$n, 0, 31)>;
3144def : InstAlias<"rotlwi. $rA, $rS, $n", (RLWINMo gprc:$rA, gprc:$rS, u5imm:$n, 0, 31)>;
3145def : InstAlias<"rotlw $rA, $rS, $rB", (RLWNM gprc:$rA, gprc:$rS, gprc:$rB, 0, 31)>;
3146def : InstAlias<"rotlw. $rA, $rS, $rB", (RLWNMo gprc:$rA, gprc:$rS, gprc:$rB, 0, 31)>;
3147def : InstAlias<"clrlwi $rA, $rS, $n", (RLWINM gprc:$rA, gprc:$rS, 0, u5imm:$n, 31)>;
3148def : InstAlias<"clrlwi. $rA, $rS, $n", (RLWINMo gprc:$rA, gprc:$rS, 0, u5imm:$n, 31)>;
3149
3150def EXTLDI : PPCAsmPseudo<"extldi $rA, $rS, $n, $b",
3151 (ins g8rc:$rA, g8rc:$rS, u6imm:$n, u6imm:$b)>;
3152def EXTLDIo : PPCAsmPseudo<"extldi. $rA, $rS, $n, $b",
3153 (ins g8rc:$rA, g8rc:$rS, u6imm:$n, u6imm:$b)>;
3154def EXTRDI : PPCAsmPseudo<"extrdi $rA, $rS, $n, $b",
3155 (ins g8rc:$rA, g8rc:$rS, u6imm:$n, u6imm:$b)>;
3156def EXTRDIo : PPCAsmPseudo<"extrdi. $rA, $rS, $n, $b",
3157 (ins g8rc:$rA, g8rc:$rS, u6imm:$n, u6imm:$b)>;
3158def INSRDI : PPCAsmPseudo<"insrdi $rA, $rS, $n, $b",
3159 (ins g8rc:$rA, g8rc:$rS, u6imm:$n, u6imm:$b)>;
3160def INSRDIo : PPCAsmPseudo<"insrdi. $rA, $rS, $n, $b",
3161 (ins g8rc:$rA, g8rc:$rS, u6imm:$n, u6imm:$b)>;
3162def ROTRDI : PPCAsmPseudo<"rotrdi $rA, $rS, $n",
3163 (ins g8rc:$rA, g8rc:$rS, u6imm:$n)>;
3164def ROTRDIo : PPCAsmPseudo<"rotrdi. $rA, $rS, $n",
3165 (ins g8rc:$rA, g8rc:$rS, u6imm:$n)>;
Ulrich Weigandd8394902013-05-03 19:50:27 +00003166def SLDI : PPCAsmPseudo<"sldi $rA, $rS, $n",
3167 (ins g8rc:$rA, g8rc:$rS, u6imm:$n)>;
Ulrich Weigandad873cd2013-06-25 13:17:41 +00003168def SLDIo : PPCAsmPseudo<"sldi. $rA, $rS, $n",
3169 (ins g8rc:$rA, g8rc:$rS, u6imm:$n)>;
Ulrich Weigandd8394902013-05-03 19:50:27 +00003170def SRDI : PPCAsmPseudo<"srdi $rA, $rS, $n",
3171 (ins g8rc:$rA, g8rc:$rS, u6imm:$n)>;
Ulrich Weigandad873cd2013-06-25 13:17:41 +00003172def SRDIo : PPCAsmPseudo<"srdi. $rA, $rS, $n",
3173 (ins g8rc:$rA, g8rc:$rS, u6imm:$n)>;
3174def CLRRDI : PPCAsmPseudo<"clrrdi $rA, $rS, $n",
3175 (ins g8rc:$rA, g8rc:$rS, u6imm:$n)>;
3176def CLRRDIo : PPCAsmPseudo<"clrrdi. $rA, $rS, $n",
3177 (ins g8rc:$rA, g8rc:$rS, u6imm:$n)>;
3178def CLRLSLDI : PPCAsmPseudo<"clrlsldi $rA, $rS, $b, $n",
3179 (ins g8rc:$rA, g8rc:$rS, u6imm:$b, u6imm:$n)>;
3180def CLRLSLDIo : PPCAsmPseudo<"clrlsldi. $rA, $rS, $b, $n",
3181 (ins g8rc:$rA, g8rc:$rS, u6imm:$b, u6imm:$n)>;
3182
3183def : InstAlias<"rotldi $rA, $rS, $n", (RLDICL g8rc:$rA, g8rc:$rS, u6imm:$n, 0)>;
3184def : InstAlias<"rotldi. $rA, $rS, $n", (RLDICLo g8rc:$rA, g8rc:$rS, u6imm:$n, 0)>;
3185def : InstAlias<"rotld $rA, $rS, $rB", (RLDCL g8rc:$rA, g8rc:$rS, gprc:$rB, 0)>;
3186def : InstAlias<"rotld. $rA, $rS, $rB", (RLDCLo g8rc:$rA, g8rc:$rS, gprc:$rB, 0)>;
3187def : InstAlias<"clrldi $rA, $rS, $n", (RLDICL g8rc:$rA, g8rc:$rS, 0, u6imm:$n)>;
3188def : InstAlias<"clrldi. $rA, $rS, $n", (RLDICLo g8rc:$rA, g8rc:$rS, 0, u6imm:$n)>;
Ulrich Weigandd8394902013-05-03 19:50:27 +00003189
Ulrich Weigand824b7d82013-06-24 11:55:21 +00003190// These generic branch instruction forms are used for the assembler parser only.
3191// Defs and Uses are conservative, since we don't know the BO value.
3192let PPC970_Unit = 7 in {
3193 let Defs = [CTR], Uses = [CTR, RM] in {
3194 def gBC : BForm_3<16, 0, 0, (outs),
3195 (ins u5imm:$bo, crbitrc:$bi, condbrtarget:$dst),
3196 "bc $bo, $bi, $dst">;
3197 def gBCA : BForm_3<16, 1, 0, (outs),
3198 (ins u5imm:$bo, crbitrc:$bi, abscondbrtarget:$dst),
3199 "bca $bo, $bi, $dst">;
3200 }
3201 let Defs = [LR, CTR], Uses = [CTR, RM] in {
3202 def gBCL : BForm_3<16, 0, 1, (outs),
3203 (ins u5imm:$bo, crbitrc:$bi, condbrtarget:$dst),
3204 "bcl $bo, $bi, $dst">;
3205 def gBCLA : BForm_3<16, 1, 1, (outs),
3206 (ins u5imm:$bo, crbitrc:$bi, abscondbrtarget:$dst),
3207 "bcla $bo, $bi, $dst">;
3208 }
3209 let Defs = [CTR], Uses = [CTR, LR, RM] in
3210 def gBCLR : XLForm_2<19, 16, 0, (outs),
3211 (ins u5imm:$bo, crbitrc:$bi, i32imm:$bh),
Hal Finkel3e5a3602013-11-27 23:26:09 +00003212 "bclr $bo, $bi, $bh", IIC_BrB, []>;
Ulrich Weigand824b7d82013-06-24 11:55:21 +00003213 let Defs = [LR, CTR], Uses = [CTR, LR, RM] in
3214 def gBCLRL : XLForm_2<19, 16, 1, (outs),
3215 (ins u5imm:$bo, crbitrc:$bi, i32imm:$bh),
Hal Finkel3e5a3602013-11-27 23:26:09 +00003216 "bclrl $bo, $bi, $bh", IIC_BrB, []>;
Ulrich Weigand824b7d82013-06-24 11:55:21 +00003217 let Defs = [CTR], Uses = [CTR, LR, RM] in
3218 def gBCCTR : XLForm_2<19, 528, 0, (outs),
3219 (ins u5imm:$bo, crbitrc:$bi, i32imm:$bh),
Hal Finkel3e5a3602013-11-27 23:26:09 +00003220 "bcctr $bo, $bi, $bh", IIC_BrB, []>;
Ulrich Weigand824b7d82013-06-24 11:55:21 +00003221 let Defs = [LR, CTR], Uses = [CTR, LR, RM] in
3222 def gBCCTRL : XLForm_2<19, 528, 1, (outs),
3223 (ins u5imm:$bo, crbitrc:$bi, i32imm:$bh),
Hal Finkel3e5a3602013-11-27 23:26:09 +00003224 "bcctrl $bo, $bi, $bh", IIC_BrB, []>;
Ulrich Weigand824b7d82013-06-24 11:55:21 +00003225}
3226def : InstAlias<"bclr $bo, $bi", (gBCLR u5imm:$bo, crbitrc:$bi, 0)>;
3227def : InstAlias<"bclrl $bo, $bi", (gBCLRL u5imm:$bo, crbitrc:$bi, 0)>;
3228def : InstAlias<"bcctr $bo, $bi", (gBCCTR u5imm:$bo, crbitrc:$bi, 0)>;
3229def : InstAlias<"bcctrl $bo, $bi", (gBCCTRL u5imm:$bo, crbitrc:$bi, 0)>;
3230
Ulrich Weigand86247b62013-06-24 16:52:04 +00003231multiclass BranchSimpleMnemonic1<string name, string pm, int bo> {
3232 def : InstAlias<"b"#name#pm#" $bi, $dst", (gBC bo, crbitrc:$bi, condbrtarget:$dst)>;
3233 def : InstAlias<"b"#name#"a"#pm#" $bi, $dst", (gBCA bo, crbitrc:$bi, abscondbrtarget:$dst)>;
3234 def : InstAlias<"b"#name#"lr"#pm#" $bi", (gBCLR bo, crbitrc:$bi, 0)>;
3235 def : InstAlias<"b"#name#"l"#pm#" $bi, $dst", (gBCL bo, crbitrc:$bi, condbrtarget:$dst)>;
3236 def : InstAlias<"b"#name#"la"#pm#" $bi, $dst", (gBCLA bo, crbitrc:$bi, abscondbrtarget:$dst)>;
3237 def : InstAlias<"b"#name#"lrl"#pm#" $bi", (gBCLRL bo, crbitrc:$bi, 0)>;
Ulrich Weigandfedd5a72013-06-24 12:49:20 +00003238}
Ulrich Weigand86247b62013-06-24 16:52:04 +00003239multiclass BranchSimpleMnemonic2<string name, string pm, int bo>
3240 : BranchSimpleMnemonic1<name, pm, bo> {
3241 def : InstAlias<"b"#name#"ctr"#pm#" $bi", (gBCCTR bo, crbitrc:$bi, 0)>;
3242 def : InstAlias<"b"#name#"ctrl"#pm#" $bi", (gBCCTRL bo, crbitrc:$bi, 0)>;
Ulrich Weigandfedd5a72013-06-24 12:49:20 +00003243}
Ulrich Weigand86247b62013-06-24 16:52:04 +00003244defm : BranchSimpleMnemonic2<"t", "", 12>;
3245defm : BranchSimpleMnemonic2<"f", "", 4>;
3246defm : BranchSimpleMnemonic2<"t", "-", 14>;
3247defm : BranchSimpleMnemonic2<"f", "-", 6>;
3248defm : BranchSimpleMnemonic2<"t", "+", 15>;
3249defm : BranchSimpleMnemonic2<"f", "+", 7>;
3250defm : BranchSimpleMnemonic1<"dnzt", "", 8>;
3251defm : BranchSimpleMnemonic1<"dnzf", "", 0>;
3252defm : BranchSimpleMnemonic1<"dzt", "", 10>;
3253defm : BranchSimpleMnemonic1<"dzf", "", 2>;
Ulrich Weigandfedd5a72013-06-24 12:49:20 +00003254
Ulrich Weigand86247b62013-06-24 16:52:04 +00003255multiclass BranchExtendedMnemonicPM<string name, string pm, int bibo> {
3256 def : InstAlias<"b"#name#pm#" $cc, $dst",
Ulrich Weigand39740622013-06-10 17:18:29 +00003257 (BCC bibo, crrc:$cc, condbrtarget:$dst)>;
Ulrich Weigand86247b62013-06-24 16:52:04 +00003258 def : InstAlias<"b"#name#pm#" $dst",
Ulrich Weigandaa4a2d72013-06-10 17:19:15 +00003259 (BCC bibo, CR0, condbrtarget:$dst)>;
3260
Ulrich Weigand86247b62013-06-24 16:52:04 +00003261 def : InstAlias<"b"#name#"a"#pm#" $cc, $dst",
Ulrich Weigandb6a30d12013-06-24 11:03:33 +00003262 (BCCA bibo, crrc:$cc, abscondbrtarget:$dst)>;
Ulrich Weigand86247b62013-06-24 16:52:04 +00003263 def : InstAlias<"b"#name#"a"#pm#" $dst",
Ulrich Weigandb6a30d12013-06-24 11:03:33 +00003264 (BCCA bibo, CR0, abscondbrtarget:$dst)>;
3265
Ulrich Weigand86247b62013-06-24 16:52:04 +00003266 def : InstAlias<"b"#name#"lr"#pm#" $cc",
Hal Finkel940ab932014-02-28 00:27:01 +00003267 (BCCLR bibo, crrc:$cc)>;
Ulrich Weigand86247b62013-06-24 16:52:04 +00003268 def : InstAlias<"b"#name#"lr"#pm,
Hal Finkel940ab932014-02-28 00:27:01 +00003269 (BCCLR bibo, CR0)>;
Ulrich Weigandaa4a2d72013-06-10 17:19:15 +00003270
Ulrich Weigand86247b62013-06-24 16:52:04 +00003271 def : InstAlias<"b"#name#"ctr"#pm#" $cc",
Hal Finkel940ab932014-02-28 00:27:01 +00003272 (BCCCTR bibo, crrc:$cc)>;
Ulrich Weigand86247b62013-06-24 16:52:04 +00003273 def : InstAlias<"b"#name#"ctr"#pm,
Hal Finkel940ab932014-02-28 00:27:01 +00003274 (BCCCTR bibo, CR0)>;
Ulrich Weigandaa4a2d72013-06-10 17:19:15 +00003275
Ulrich Weigand86247b62013-06-24 16:52:04 +00003276 def : InstAlias<"b"#name#"l"#pm#" $cc, $dst",
Ulrich Weigandd20e91e2013-06-24 11:02:19 +00003277 (BCCL bibo, crrc:$cc, condbrtarget:$dst)>;
Ulrich Weigand86247b62013-06-24 16:52:04 +00003278 def : InstAlias<"b"#name#"l"#pm#" $dst",
Ulrich Weigandd20e91e2013-06-24 11:02:19 +00003279 (BCCL bibo, CR0, condbrtarget:$dst)>;
3280
Ulrich Weigand86247b62013-06-24 16:52:04 +00003281 def : InstAlias<"b"#name#"la"#pm#" $cc, $dst",
Ulrich Weigandb6a30d12013-06-24 11:03:33 +00003282 (BCCLA bibo, crrc:$cc, abscondbrtarget:$dst)>;
Ulrich Weigand86247b62013-06-24 16:52:04 +00003283 def : InstAlias<"b"#name#"la"#pm#" $dst",
Ulrich Weigandb6a30d12013-06-24 11:03:33 +00003284 (BCCLA bibo, CR0, abscondbrtarget:$dst)>;
3285
Ulrich Weigand86247b62013-06-24 16:52:04 +00003286 def : InstAlias<"b"#name#"lrl"#pm#" $cc",
Hal Finkel940ab932014-02-28 00:27:01 +00003287 (BCCLRL bibo, crrc:$cc)>;
Ulrich Weigand86247b62013-06-24 16:52:04 +00003288 def : InstAlias<"b"#name#"lrl"#pm,
Hal Finkel940ab932014-02-28 00:27:01 +00003289 (BCCLRL bibo, CR0)>;
Ulrich Weigand1847bb82013-06-24 11:01:55 +00003290
Ulrich Weigand86247b62013-06-24 16:52:04 +00003291 def : InstAlias<"b"#name#"ctrl"#pm#" $cc",
Hal Finkel940ab932014-02-28 00:27:01 +00003292 (BCCCTRL bibo, crrc:$cc)>;
Ulrich Weigand86247b62013-06-24 16:52:04 +00003293 def : InstAlias<"b"#name#"ctrl"#pm,
Hal Finkel940ab932014-02-28 00:27:01 +00003294 (BCCCTRL bibo, CR0)>;
Ulrich Weigand39740622013-06-10 17:18:29 +00003295}
Ulrich Weigand86247b62013-06-24 16:52:04 +00003296multiclass BranchExtendedMnemonic<string name, int bibo> {
3297 defm : BranchExtendedMnemonicPM<name, "", bibo>;
3298 defm : BranchExtendedMnemonicPM<name, "-", !add(bibo, 2)>;
3299 defm : BranchExtendedMnemonicPM<name, "+", !add(bibo, 3)>;
3300}
Ulrich Weigand39740622013-06-10 17:18:29 +00003301defm : BranchExtendedMnemonic<"lt", 12>;
3302defm : BranchExtendedMnemonic<"gt", 44>;
3303defm : BranchExtendedMnemonic<"eq", 76>;
3304defm : BranchExtendedMnemonic<"un", 108>;
3305defm : BranchExtendedMnemonic<"so", 108>;
3306defm : BranchExtendedMnemonic<"ge", 4>;
3307defm : BranchExtendedMnemonic<"nl", 4>;
3308defm : BranchExtendedMnemonic<"le", 36>;
3309defm : BranchExtendedMnemonic<"ng", 36>;
3310defm : BranchExtendedMnemonic<"ne", 68>;
3311defm : BranchExtendedMnemonic<"nu", 100>;
3312defm : BranchExtendedMnemonic<"ns", 100>;
Ulrich Weigandd8394902013-05-03 19:50:27 +00003313
Ulrich Weigand865a1ef2013-06-20 16:15:12 +00003314def : InstAlias<"cmpwi $rA, $imm", (CMPWI CR0, gprc:$rA, s16imm:$imm)>;
3315def : InstAlias<"cmpw $rA, $rB", (CMPW CR0, gprc:$rA, gprc:$rB)>;
3316def : InstAlias<"cmplwi $rA, $imm", (CMPLWI CR0, gprc:$rA, u16imm:$imm)>;
3317def : InstAlias<"cmplw $rA, $rB", (CMPLW CR0, gprc:$rA, gprc:$rB)>;
Hal Finkel77c8dc12014-01-02 21:26:59 +00003318def : InstAlias<"cmpdi $rA, $imm", (CMPDI CR0, g8rc:$rA, s16imm64:$imm)>;
Ulrich Weigand865a1ef2013-06-20 16:15:12 +00003319def : InstAlias<"cmpd $rA, $rB", (CMPD CR0, g8rc:$rA, g8rc:$rB)>;
Hal Finkel77c8dc12014-01-02 21:26:59 +00003320def : InstAlias<"cmpldi $rA, $imm", (CMPLDI CR0, g8rc:$rA, u16imm64:$imm)>;
Ulrich Weigand865a1ef2013-06-20 16:15:12 +00003321def : InstAlias<"cmpld $rA, $rB", (CMPLD CR0, g8rc:$rA, g8rc:$rB)>;
3322
Ulrich Weigandc0944b52013-07-08 14:49:37 +00003323def : InstAlias<"cmpi $bf, 0, $rA, $imm", (CMPWI crrc:$bf, gprc:$rA, s16imm:$imm)>;
3324def : InstAlias<"cmp $bf, 0, $rA, $rB", (CMPW crrc:$bf, gprc:$rA, gprc:$rB)>;
3325def : InstAlias<"cmpli $bf, 0, $rA, $imm", (CMPLWI crrc:$bf, gprc:$rA, u16imm:$imm)>;
3326def : InstAlias<"cmpl $bf, 0, $rA, $rB", (CMPLW crrc:$bf, gprc:$rA, gprc:$rB)>;
Hal Finkel77c8dc12014-01-02 21:26:59 +00003327def : InstAlias<"cmpi $bf, 1, $rA, $imm", (CMPDI crrc:$bf, g8rc:$rA, s16imm64:$imm)>;
Ulrich Weigandc0944b52013-07-08 14:49:37 +00003328def : InstAlias<"cmp $bf, 1, $rA, $rB", (CMPD crrc:$bf, g8rc:$rA, g8rc:$rB)>;
Hal Finkel77c8dc12014-01-02 21:26:59 +00003329def : InstAlias<"cmpli $bf, 1, $rA, $imm", (CMPLDI crrc:$bf, g8rc:$rA, u16imm64:$imm)>;
Ulrich Weigandc0944b52013-07-08 14:49:37 +00003330def : InstAlias<"cmpl $bf, 1, $rA, $rB", (CMPLD crrc:$bf, g8rc:$rA, g8rc:$rB)>;
3331
Ulrich Weigand56b0e7b2013-07-04 14:40:12 +00003332multiclass TrapExtendedMnemonic<string name, int to> {
3333 def : InstAlias<"td"#name#"i $rA, $imm", (TDI to, g8rc:$rA, s16imm:$imm)>;
3334 def : InstAlias<"td"#name#" $rA, $rB", (TD to, g8rc:$rA, g8rc:$rB)>;
3335 def : InstAlias<"tw"#name#"i $rA, $imm", (TWI to, gprc:$rA, s16imm:$imm)>;
3336 def : InstAlias<"tw"#name#" $rA, $rB", (TW to, gprc:$rA, gprc:$rB)>;
3337}
3338defm : TrapExtendedMnemonic<"lt", 16>;
3339defm : TrapExtendedMnemonic<"le", 20>;
3340defm : TrapExtendedMnemonic<"eq", 4>;
3341defm : TrapExtendedMnemonic<"ge", 12>;
3342defm : TrapExtendedMnemonic<"gt", 8>;
3343defm : TrapExtendedMnemonic<"nl", 12>;
3344defm : TrapExtendedMnemonic<"ne", 24>;
3345defm : TrapExtendedMnemonic<"ng", 20>;
3346defm : TrapExtendedMnemonic<"llt", 2>;
3347defm : TrapExtendedMnemonic<"lle", 6>;
3348defm : TrapExtendedMnemonic<"lge", 5>;
3349defm : TrapExtendedMnemonic<"lgt", 1>;
3350defm : TrapExtendedMnemonic<"lnl", 5>;
3351defm : TrapExtendedMnemonic<"lng", 6>;
3352defm : TrapExtendedMnemonic<"u", 31>;
3353