blob: 77e260038fe467e5f7f719e40d51ccddc6577dae [file] [log] [blame]
Chris Lattner71eb0772009-10-19 20:20:46 +00001//===-- ARMAsmPrinter.cpp - Print machine code to an ARM .s file ----------===//
2//
Rafael Espindolaffdc24b2006-05-14 22:18:28 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
Rafael Espindolaffdc24b2006-05-14 22:18:28 +00006// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file contains a printer that converts from our internal representation
11// of machine-dependent LLVM code to GAS-format ARM assembly language.
12//
13//===----------------------------------------------------------------------===//
14
Jim Grosbachd0d13292010-12-01 03:45:07 +000015#include "ARMAsmPrinter.h"
Craig Topper188ed9d2012-03-17 07:33:42 +000016#include "ARM.h"
Evan Chenge45d6852011-01-11 21:46:47 +000017#include "ARMConstantPoolValue.h"
Chris Lattner71eb0772009-10-19 20:20:46 +000018#include "ARMMachineFunctionInfo.h"
Chris Lattner71eb0772009-10-19 20:20:46 +000019#include "ARMTargetMachine.h"
Jason W Kim109ff292010-10-11 23:01:44 +000020#include "ARMTargetObjectFile.h"
Evan Chenge45d6852011-01-11 21:46:47 +000021#include "InstPrinter/ARMInstPrinter.h"
Evan Chenga20cde32011-07-20 23:34:39 +000022#include "MCTargetDesc/ARMAddressingModes.h"
23#include "MCTargetDesc/ARMMCExpr.h"
Jim Grosbach330840f2012-10-04 21:33:24 +000024#include "llvm/ADT/SetVector.h"
25#include "llvm/ADT/SmallString.h"
Rafael Espindolaffdc24b2006-05-14 22:18:28 +000026#include "llvm/CodeGen/MachineFunctionPass.h"
Evan Cheng10043e22007-01-19 07:51:42 +000027#include "llvm/CodeGen/MachineJumpTableInfo.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000028#include "llvm/CodeGen/MachineModuleInfoImpls.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000029#include "llvm/IR/Constants.h"
30#include "llvm/IR/DataLayout.h"
Chandler Carruth9a4c9e52014-03-06 00:46:21 +000031#include "llvm/IR/DebugInfo.h"
Rafael Espindola894843c2014-01-07 21:19:40 +000032#include "llvm/IR/Mangler.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000033#include "llvm/IR/Module.h"
34#include "llvm/IR/Type.h"
Chris Lattner6462adc2009-10-19 18:38:33 +000035#include "llvm/MC/MCAsmInfo.h"
Rafael Espindola0ed15432010-10-25 17:50:35 +000036#include "llvm/MC/MCAssembler.h"
Chris Lattner6462adc2009-10-19 18:38:33 +000037#include "llvm/MC/MCContext.h"
Jack Carter718da0b2013-01-30 02:24:33 +000038#include "llvm/MC/MCELFStreamer.h"
Chris Lattner71eb0772009-10-19 20:20:46 +000039#include "llvm/MC/MCInst.h"
Benjamin Kramer4e629f72012-11-26 13:34:22 +000040#include "llvm/MC/MCInstBuilder.h"
Rafael Espindola0ed15432010-10-25 17:50:35 +000041#include "llvm/MC/MCObjectStreamer.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000042#include "llvm/MC/MCSectionMachO.h"
Chris Lattner4b7dadb2009-08-19 05:49:37 +000043#include "llvm/MC/MCStreamer.h"
Chris Lattner4cd44982009-09-13 17:14:04 +000044#include "llvm/MC/MCSymbol.h"
Saleem Abdulrasool278a9f42014-01-19 08:25:27 +000045#include "llvm/Support/ARMBuildAttributes.h"
Renato Golinf5f373f2015-05-08 21:04:27 +000046#include "llvm/Support/TargetParser.h"
Saleem Abdulrasool0aca1c32014-04-30 06:14:25 +000047#include "llvm/Support/COFF.h"
Chris Lattner71eb0772009-10-19 20:20:46 +000048#include "llvm/Support/CommandLine.h"
Devang Patela52ddc42010-08-04 22:39:39 +000049#include "llvm/Support/Debug.h"
Jack Carter718da0b2013-01-30 02:24:33 +000050#include "llvm/Support/ELF.h"
Torok Edwinf8d479c2009-07-08 20:55:50 +000051#include "llvm/Support/ErrorHandling.h"
Evan Cheng2bb40352011-08-24 18:08:43 +000052#include "llvm/Support/TargetRegistry.h"
Chris Lattnerd20699b2010-04-04 08:18:47 +000053#include "llvm/Support/raw_ostream.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000054#include "llvm/Target/TargetMachine.h"
Rafael Espindolaffdc24b2006-05-14 22:18:28 +000055#include <cctype>
Rafael Espindolaffdc24b2006-05-14 22:18:28 +000056using namespace llvm;
57
Chandler Carruth84e68b22014-04-22 02:41:26 +000058#define DEBUG_TYPE "asm-printer"
59
David Blaikie94598322015-01-18 20:29:04 +000060ARMAsmPrinter::ARMAsmPrinter(TargetMachine &TM,
61 std::unique_ptr<MCStreamer> Streamer)
62 : AsmPrinter(TM, std::move(Streamer)), AFI(nullptr), MCP(nullptr),
Eric Christophera49d68e2015-02-17 20:02:32 +000063 InConstantPool(false) {}
David Blaikie94598322015-01-18 20:29:04 +000064
Jim Grosbach4b63d2a2012-05-18 19:12:01 +000065void ARMAsmPrinter::EmitFunctionBodyEnd() {
66 // Make sure to terminate any constant pools that were at the end
67 // of the function.
68 if (!InConstantPool)
69 return;
70 InConstantPool = false;
Lang Hames9ff69c82015-04-24 19:11:51 +000071 OutStreamer->EmitDataRegion(MCDR_DataRegionEnd);
Jim Grosbach4b63d2a2012-05-18 19:12:01 +000072}
Owen Anderson0ca562e2011-10-04 23:26:17 +000073
Jim Grosbach4b63d2a2012-05-18 19:12:01 +000074void ARMAsmPrinter::EmitFunctionEntryLabel() {
Chris Lattner56db8c32010-01-27 23:58:11 +000075 if (AFI->isThumbFunction()) {
Lang Hames9ff69c82015-04-24 19:11:51 +000076 OutStreamer->EmitAssemblerFlag(MCAF_Code16);
77 OutStreamer->EmitThumbFunc(CurrentFnSym);
Chris Lattner56db8c32010-01-27 23:58:11 +000078 }
Jim Grosbach8ee5cd92010-09-02 01:02:06 +000079
Lang Hames9ff69c82015-04-24 19:11:51 +000080 OutStreamer->EmitLabel(CurrentFnSym);
Chris Lattner56db8c32010-01-27 23:58:11 +000081}
82
James Molloy6685c082012-01-26 09:25:43 +000083void ARMAsmPrinter::EmitXXStructor(const Constant *CV) {
Eric Christopher8b770652015-01-26 19:03:15 +000084 uint64_t Size = TM.getDataLayout()->getTypeAllocSize(CV->getType());
James Molloy6685c082012-01-26 09:25:43 +000085 assert(Size && "C++ constructor pointer had zero size!");
86
Bill Wendlingdfb45f42012-02-15 09:14:08 +000087 const GlobalValue *GV = dyn_cast<GlobalValue>(CV->stripPointerCasts());
James Molloy6685c082012-01-26 09:25:43 +000088 assert(GV && "C++ constructor pointer was not a GlobalValue!");
89
Saleem Abdulrasool1eb4a282014-07-07 05:18:22 +000090 const MCExpr *E = MCSymbolRefExpr::Create(GetARMGVSymbol(GV,
91 ARMII::MO_NO_FLAG),
Tim Northoverd6a729b2014-01-06 14:28:05 +000092 (Subtarget->isTargetELF()
93 ? MCSymbolRefExpr::VK_ARM_TARGET1
94 : MCSymbolRefExpr::VK_None),
James Molloy6685c082012-01-26 09:25:43 +000095 OutContext);
Jim Grosbach1a597112014-04-03 23:43:18 +000096
Lang Hames9ff69c82015-04-24 19:11:51 +000097 OutStreamer->EmitValue(E, Size);
James Molloy6685c082012-01-26 09:25:43 +000098}
99
Jim Grosbach080fdf42010-09-30 01:57:53 +0000100/// runOnMachineFunction - This uses the EmitInstruction()
Rafael Espindolaffdc24b2006-05-14 22:18:28 +0000101/// method to print assembly for each instruction.
102///
103bool ARMAsmPrinter::runOnMachineFunction(MachineFunction &MF) {
Evan Cheng10043e22007-01-19 07:51:42 +0000104 AFI = MF.getInfo<ARMFunctionInfo>();
Evan Cheng5e3ac182008-09-18 07:27:23 +0000105 MCP = MF.getConstantPool();
Eric Christophera49d68e2015-02-17 20:02:32 +0000106 Subtarget = &MF.getSubtarget<ARMSubtarget>();
Rafael Espindola27f8bdc2006-05-23 02:48:20 +0000107
Saleem Abdulrasool0aca1c32014-04-30 06:14:25 +0000108 SetupMachineFunction(MF);
109
110 if (Subtarget->isTargetCOFF()) {
111 bool Internal = MF.getFunction()->hasInternalLinkage();
112 COFF::SymbolStorageClass Scl = Internal ? COFF::IMAGE_SYM_CLASS_STATIC
113 : COFF::IMAGE_SYM_CLASS_EXTERNAL;
114 int Type = COFF::IMAGE_SYM_DTYPE_FUNCTION << COFF::SCT_COMPLEX_TYPE_SHIFT;
115
Lang Hames9ff69c82015-04-24 19:11:51 +0000116 OutStreamer->BeginCOFFSymbolDef(CurrentFnSym);
117 OutStreamer->EmitCOFFSymbolStorageClass(Scl);
118 OutStreamer->EmitCOFFSymbolType(Type);
119 OutStreamer->EndCOFFSymbolDef();
Saleem Abdulrasool0aca1c32014-04-30 06:14:25 +0000120 }
121
Saleem Abdulrasool0aca1c32014-04-30 06:14:25 +0000122 // Emit the rest of the function body.
123 EmitFunctionBody();
124
Jonathan Roelofs300d8ff2014-12-04 19:34:50 +0000125 // If we need V4T thumb mode Register Indirect Jump pads, emit them.
126 // These are created per function, rather than per TU, since it's
127 // relatively easy to exceed the thumb branch range within a TU.
128 if (! ThumbIndirectPads.empty()) {
Lang Hames9ff69c82015-04-24 19:11:51 +0000129 OutStreamer->EmitAssemblerFlag(MCAF_Code16);
Jonathan Roelofs300d8ff2014-12-04 19:34:50 +0000130 EmitAlignment(1);
131 for (unsigned i = 0, e = ThumbIndirectPads.size(); i < e; i++) {
Lang Hames9ff69c82015-04-24 19:11:51 +0000132 OutStreamer->EmitLabel(ThumbIndirectPads[i].second);
133 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::tBX)
Jonathan Roelofs300d8ff2014-12-04 19:34:50 +0000134 .addReg(ThumbIndirectPads[i].first)
135 // Add predicate operands.
136 .addImm(ARMCC::AL)
137 .addReg(0));
138 }
139 ThumbIndirectPads.clear();
140 }
141
Saleem Abdulrasool0aca1c32014-04-30 06:14:25 +0000142 // We didn't modify anything.
143 return false;
Rafael Espindolaffdc24b2006-05-14 22:18:28 +0000144}
145
Evan Chengb23b50d2009-06-29 07:51:04 +0000146void ARMAsmPrinter::printOperand(const MachineInstr *MI, int OpNum,
Chris Lattner76c564b2010-04-04 04:47:45 +0000147 raw_ostream &O, const char *Modifier) {
Evan Chengb23b50d2009-06-29 07:51:04 +0000148 const MachineOperand &MO = MI->getOperand(OpNum);
Anton Korobeynikov25229082009-11-24 00:44:37 +0000149 unsigned TF = MO.getTargetFlags();
150
Rafael Espindola91df1ef2006-05-25 12:57:06 +0000151 switch (MO.getType()) {
Craig Toppere55c5562012-02-07 02:50:20 +0000152 default: llvm_unreachable("<unknown operand type>");
Bob Wilson2e076c42009-06-22 23:27:02 +0000153 case MachineOperand::MO_Register: {
154 unsigned Reg = MO.getReg();
Chris Lattner93e3ef62009-10-19 20:59:55 +0000155 assert(TargetRegisterInfo::isPhysicalRegister(Reg));
Jim Grosbach2c950272010-10-06 21:22:32 +0000156 assert(!MO.getSubReg() && "Subregs should be eliminated!");
Weiming Zhaoc5987002013-02-14 18:10:21 +0000157 if(ARM::GPRPairRegClass.contains(Reg)) {
158 const MachineFunction &MF = *MI->getParent()->getParent();
Eric Christopherfc6de422014-08-05 02:39:49 +0000159 const TargetRegisterInfo *TRI = MF.getSubtarget().getRegisterInfo();
Weiming Zhaoc5987002013-02-14 18:10:21 +0000160 Reg = TRI->getSubReg(Reg, ARM::gsub_0);
161 }
Jim Grosbach2c950272010-10-06 21:22:32 +0000162 O << ARMInstPrinter::getRegisterName(Reg);
Rafael Espindola91df1ef2006-05-25 12:57:06 +0000163 break;
Bob Wilson2e076c42009-06-22 23:27:02 +0000164 }
Evan Cheng10043e22007-01-19 07:51:42 +0000165 case MachineOperand::MO_Immediate: {
Evan Cheng83e0d482009-09-28 09:14:39 +0000166 int64_t Imm = MO.getImm();
Anton Korobeynikov222b86c2009-10-08 20:43:22 +0000167 O << '#';
Anton Korobeynikov25229082009-11-24 00:44:37 +0000168 if ((Modifier && strcmp(Modifier, "lo16") == 0) ||
Jason W Kime9eae0f2011-01-12 23:21:49 +0000169 (TF == ARMII::MO_LO16))
Anton Korobeynikov25229082009-11-24 00:44:37 +0000170 O << ":lower16:";
171 else if ((Modifier && strcmp(Modifier, "hi16") == 0) ||
Jason W Kime9eae0f2011-01-12 23:21:49 +0000172 (TF == ARMII::MO_HI16))
Anton Korobeynikov25229082009-11-24 00:44:37 +0000173 O << ":upper16:";
Anton Korobeynikov222b86c2009-10-08 20:43:22 +0000174 O << Imm;
Rafael Espindola91df1ef2006-05-25 12:57:06 +0000175 break;
Evan Cheng10043e22007-01-19 07:51:42 +0000176 }
Rafael Espindola91df1ef2006-05-25 12:57:06 +0000177 case MachineOperand::MO_MachineBasicBlock:
Chris Lattner29bdac42010-03-13 21:04:28 +0000178 O << *MO.getMBB()->getSymbol();
Rafael Espindola91df1ef2006-05-25 12:57:06 +0000179 return;
Rafael Espindola75269be2006-07-16 01:02:57 +0000180 case MachineOperand::MO_GlobalAddress: {
Dan Gohmanbcaf6812010-04-15 01:51:59 +0000181 const GlobalValue *GV = MO.getGlobal();
Anton Korobeynikov25229082009-11-24 00:44:37 +0000182 if ((Modifier && strcmp(Modifier, "lo16") == 0) ||
183 (TF & ARMII::MO_LO16))
184 O << ":lower16:";
185 else if ((Modifier && strcmp(Modifier, "hi16") == 0) ||
186 (TF & ARMII::MO_HI16))
187 O << ":upper16:";
Saleem Abdulrasool1eb4a282014-07-07 05:18:22 +0000188 O << *GetARMGVSymbol(GV, TF);
Anton Korobeynikovbff4b372008-11-22 16:15:34 +0000189
Chris Lattnerf33c7fc2010-04-03 22:28:33 +0000190 printOffset(MO.getOffset(), O);
Jim Grosbachf49540c2010-10-06 21:36:43 +0000191 if (TF == ARMII::MO_PLT)
Lauro Ramos Venancioee2d1642007-04-22 00:04:12 +0000192 O << "(PLT)";
Evan Cheng10043e22007-01-19 07:51:42 +0000193 break;
Rafael Espindola75269be2006-07-16 01:02:57 +0000194 }
Rafael Espindola91df1ef2006-05-25 12:57:06 +0000195 case MachineOperand::MO_ConstantPoolIndex:
Chris Lattnerc55ea3f2010-01-23 07:00:21 +0000196 O << *GetCPISymbol(MO.getIndex());
Rafael Espindola91df1ef2006-05-25 12:57:06 +0000197 break;
Rafael Espindola91df1ef2006-05-25 12:57:06 +0000198 }
Rafael Espindolaffdc24b2006-05-14 22:18:28 +0000199}
200
Evan Chengb23b50d2009-06-29 07:51:04 +0000201//===--------------------------------------------------------------------===//
202
Chris Lattner68d64aa2010-01-25 19:51:38 +0000203MCSymbol *ARMAsmPrinter::
Chris Lattner68d64aa2010-01-25 19:51:38 +0000204GetARMJTIPICJumpTableLabel2(unsigned uid, unsigned uid2) const {
Eric Christopher8b770652015-01-26 19:03:15 +0000205 const DataLayout *DL = TM.getDataLayout();
Chris Lattner68d64aa2010-01-25 19:51:38 +0000206 SmallString<60> Name;
Rafael Espindola58873562014-01-03 19:21:54 +0000207 raw_svector_ostream(Name) << DL->getPrivateGlobalPrefix() << "JTI"
Chris Lattner8186eec2010-01-25 23:28:03 +0000208 << getFunctionNumber() << '_' << uid << '_' << uid2;
Yaron Keren075759a2015-03-30 15:42:36 +0000209 return OutContext.GetOrCreateSymbol(Name);
Chris Lattner6330d532010-01-25 19:39:52 +0000210}
211
Jim Grosbach4a6ab132010-09-24 20:47:58 +0000212
Dmitri Gribenko0011bbf2012-11-15 16:51:49 +0000213MCSymbol *ARMAsmPrinter::GetARMSJLJEHLabel() const {
Eric Christopher8b770652015-01-26 19:03:15 +0000214 const DataLayout *DL = TM.getDataLayout();
Jim Grosbach4a6ab132010-09-24 20:47:58 +0000215 SmallString<60> Name;
Rafael Espindola58873562014-01-03 19:21:54 +0000216 raw_svector_ostream(Name) << DL->getPrivateGlobalPrefix() << "SJLJEH"
Jim Grosbach4a6ab132010-09-24 20:47:58 +0000217 << getFunctionNumber();
Yaron Keren075759a2015-03-30 15:42:36 +0000218 return OutContext.GetOrCreateSymbol(Name);
Jim Grosbach4a6ab132010-09-24 20:47:58 +0000219}
220
Evan Chengb23b50d2009-06-29 07:51:04 +0000221bool ARMAsmPrinter::PrintAsmOperand(const MachineInstr *MI, unsigned OpNum,
Chris Lattner3bb09762010-04-04 05:29:35 +0000222 unsigned AsmVariant, const char *ExtraCode,
223 raw_ostream &O) {
Evan Cheng10043e22007-01-19 07:51:42 +0000224 // Does this asm operand have a single letter operand modifier?
225 if (ExtraCode && ExtraCode[0]) {
226 if (ExtraCode[1] != 0) return true; // Unknown modifier.
Anton Korobeynikovcfed3002009-08-08 23:10:41 +0000227
Evan Cheng10043e22007-01-19 07:51:42 +0000228 switch (ExtraCode[0]) {
Jack Carter5e69cff2012-06-26 13:49:27 +0000229 default:
230 // See if this is a generic print operand
231 return AsmPrinter::PrintAsmOperand(MI, OpNum, AsmVariant, ExtraCode, O);
Bob Wilson9ce44e22009-07-09 23:54:51 +0000232 case 'a': // Print as a memory address.
233 if (MI->getOperand(OpNum).isReg()) {
Jim Grosbach136ed512010-09-30 15:25:22 +0000234 O << "["
235 << ARMInstPrinter::getRegisterName(MI->getOperand(OpNum).getReg())
236 << "]";
Bob Wilson9ce44e22009-07-09 23:54:51 +0000237 return false;
238 }
239 // Fallthrough
240 case 'c': // Don't print "#" before an immediate operand.
Bob Wilsonceffeb62009-08-21 21:58:55 +0000241 if (!MI->getOperand(OpNum).isImm())
242 return true;
Jim Grosbach080fdf42010-09-30 01:57:53 +0000243 O << MI->getOperand(OpNum).getImm();
Bob Wilson0669f6d2009-04-06 21:46:51 +0000244 return false;
Evan Cheng1e150de2007-04-04 00:13:29 +0000245 case 'P': // Print a VFP double precision register.
Evan Cheng0c2544f2009-12-08 23:06:22 +0000246 case 'q': // Print a NEON quad precision register.
Chris Lattner76c564b2010-04-04 04:47:45 +0000247 printOperand(MI, OpNum, O);
Evan Chengea28fc52007-03-08 22:42:46 +0000248 return false;
Eric Christopher76178832011-05-24 22:10:34 +0000249 case 'y': // Print a VFP single precision register as indexed double.
Eric Christopher76178832011-05-24 22:10:34 +0000250 if (MI->getOperand(OpNum).isReg()) {
251 unsigned Reg = MI->getOperand(OpNum).getReg();
Eric Christopherfc6de422014-08-05 02:39:49 +0000252 const TargetRegisterInfo *TRI = MF->getSubtarget().getRegisterInfo();
Jakob Stoklund Olesen5541f602012-05-30 23:00:43 +0000253 // Find the 'd' register that has this 's' register as a sub-register,
254 // and determine the lane number.
255 for (MCSuperRegIterator SR(Reg, TRI); SR.isValid(); ++SR) {
256 if (!ARM::DPRRegClass.contains(*SR))
257 continue;
258 bool Lane0 = TRI->getSubReg(*SR, ARM::ssub_0) == Reg;
259 O << ARMInstPrinter::getRegisterName(*SR) << (Lane0 ? "[0]" : "[1]");
260 return false;
261 }
Eric Christopher76178832011-05-24 22:10:34 +0000262 }
Eric Christopher1b724942011-05-24 23:27:13 +0000263 return true;
Eric Christopherd4562562011-05-24 22:27:43 +0000264 case 'B': // Bitwise inverse of integer or symbol without a preceding #.
Eric Christopherb1dda562011-05-24 23:15:43 +0000265 if (!MI->getOperand(OpNum).isImm())
266 return true;
267 O << ~(MI->getOperand(OpNum).getImm());
268 return false;
Eric Christopherd4562562011-05-24 22:27:43 +0000269 case 'L': // The low 16 bits of an immediate constant.
Eric Christopher1b724942011-05-24 23:27:13 +0000270 if (!MI->getOperand(OpNum).isImm())
271 return true;
272 O << (MI->getOperand(OpNum).getImm() & 0xffff);
273 return false;
Eric Christopherd00e8ad2011-05-28 01:40:44 +0000274 case 'M': { // A register range suitable for LDM/STM.
275 if (!MI->getOperand(OpNum).isReg())
276 return true;
277 const MachineOperand &MO = MI->getOperand(OpNum);
278 unsigned RegBegin = MO.getReg();
279 // This takes advantage of the 2 operand-ness of ldm/stm and that we've
280 // already got the operands in registers that are operands to the
281 // inline asm statement.
Weiming Zhaoa3d87a12013-06-28 17:26:02 +0000282 O << "{";
283 if (ARM::GPRPairRegClass.contains(RegBegin)) {
Eric Christopherfc6de422014-08-05 02:39:49 +0000284 const TargetRegisterInfo *TRI = MF->getSubtarget().getRegisterInfo();
Weiming Zhaoa3d87a12013-06-28 17:26:02 +0000285 unsigned Reg0 = TRI->getSubReg(RegBegin, ARM::gsub_0);
Alp Toker98444342014-04-19 23:56:35 +0000286 O << ARMInstPrinter::getRegisterName(Reg0) << ", ";
Weiming Zhaoa3d87a12013-06-28 17:26:02 +0000287 RegBegin = TRI->getSubReg(RegBegin, ARM::gsub_1);
288 }
289 O << ARMInstPrinter::getRegisterName(RegBegin);
Jim Grosbach05dec8b12011-09-02 18:46:15 +0000290
Eric Christopherd00e8ad2011-05-28 01:40:44 +0000291 // FIXME: The register allocator not only may not have given us the
292 // registers in sequence, but may not be in ascending registers. This
293 // will require changes in the register allocator that'll need to be
294 // propagated down here if the operands change.
295 unsigned RegOps = OpNum + 1;
296 while (MI->getOperand(RegOps).isReg()) {
Jim Grosbach05dec8b12011-09-02 18:46:15 +0000297 O << ", "
Eric Christopherd00e8ad2011-05-28 01:40:44 +0000298 << ARMInstPrinter::getRegisterName(MI->getOperand(RegOps).getReg());
299 RegOps++;
300 }
301
302 O << "}";
303
304 return false;
305 }
Rafael Espindola36a3abc2011-08-10 16:26:42 +0000306 case 'R': // The most significant register of a pair.
307 case 'Q': { // The least significant register of a pair.
308 if (OpNum == 0)
309 return true;
310 const MachineOperand &FlagsOP = MI->getOperand(OpNum - 1);
311 if (!FlagsOP.isImm())
312 return true;
313 unsigned Flags = FlagsOP.getImm();
Tim Northover2ddeeed2013-08-22 06:51:04 +0000314
315 // This operand may not be the one that actually provides the register. If
316 // it's tied to a previous one then we should refer instead to that one
317 // for registers and their classes.
318 unsigned TiedIdx;
319 if (InlineAsm::isUseOperandTiedToDef(Flags, TiedIdx)) {
320 for (OpNum = InlineAsm::MIOp_FirstOperand; TiedIdx; --TiedIdx) {
321 unsigned OpFlags = MI->getOperand(OpNum).getImm();
322 OpNum += InlineAsm::getNumOperandRegisters(OpFlags) + 1;
323 }
324 Flags = MI->getOperand(OpNum).getImm();
325
326 // Later code expects OpNum to be pointing at the register rather than
327 // the flags.
328 OpNum += 1;
329 }
330
Rafael Espindola36a3abc2011-08-10 16:26:42 +0000331 unsigned NumVals = InlineAsm::getNumOperandRegisters(Flags);
Weiming Zhaoa3d87a12013-06-28 17:26:02 +0000332 unsigned RC;
333 InlineAsm::hasRegClassConstraint(Flags, RC);
334 if (RC == ARM::GPRPairRegClassID) {
335 if (NumVals != 1)
336 return true;
337 const MachineOperand &MO = MI->getOperand(OpNum);
338 if (!MO.isReg())
339 return true;
Eric Christopherfc6de422014-08-05 02:39:49 +0000340 const TargetRegisterInfo *TRI = MF->getSubtarget().getRegisterInfo();
Weiming Zhaoa3d87a12013-06-28 17:26:02 +0000341 unsigned Reg = TRI->getSubReg(MO.getReg(), ExtraCode[0] == 'Q' ?
342 ARM::gsub_0 : ARM::gsub_1);
343 O << ARMInstPrinter::getRegisterName(Reg);
344 return false;
345 }
Rafael Espindola36a3abc2011-08-10 16:26:42 +0000346 if (NumVals != 2)
347 return true;
348 unsigned RegOp = ExtraCode[0] == 'Q' ? OpNum : OpNum + 1;
349 if (RegOp >= MI->getNumOperands())
350 return true;
351 const MachineOperand &MO = MI->getOperand(RegOp);
352 if (!MO.isReg())
353 return true;
354 unsigned Reg = MO.getReg();
355 O << ARMInstPrinter::getRegisterName(Reg);
356 return false;
357 }
358
Eric Christopherd4562562011-05-24 22:27:43 +0000359 case 'e': // The low doubleword register of a NEON quad register.
Bob Wilsonfadc2c82011-12-12 21:45:15 +0000360 case 'f': { // The high doubleword register of a NEON quad register.
361 if (!MI->getOperand(OpNum).isReg())
362 return true;
363 unsigned Reg = MI->getOperand(OpNum).getReg();
364 if (!ARM::QPRRegClass.contains(Reg))
365 return true;
Eric Christopherfc6de422014-08-05 02:39:49 +0000366 const TargetRegisterInfo *TRI = MF->getSubtarget().getRegisterInfo();
Bob Wilsonfadc2c82011-12-12 21:45:15 +0000367 unsigned SubReg = TRI->getSubReg(Reg, ExtraCode[0] == 'e' ?
368 ARM::dsub_0 : ARM::dsub_1);
369 O << ARMInstPrinter::getRegisterName(SubReg);
370 return false;
371 }
372
Eric Christopher7d8b53c2012-08-13 18:18:52 +0000373 // This modifier is not yet supported.
Eric Christopherd4562562011-05-24 22:27:43 +0000374 case 'h': // A range of VFP/NEON registers suitable for VLD1/VST1.
Bob Wilson40e62df2010-05-27 20:23:42 +0000375 return true;
Eric Christopher5f61a742012-08-14 23:32:15 +0000376 case 'H': { // The highest-numbered register of a pair.
Eric Christopher7d8b53c2012-08-13 18:18:52 +0000377 const MachineOperand &MO = MI->getOperand(OpNum);
378 if (!MO.isReg())
379 return true;
Eric Christopher7d8b53c2012-08-13 18:18:52 +0000380 const MachineFunction &MF = *MI->getParent()->getParent();
Eric Christopherfc6de422014-08-05 02:39:49 +0000381 const TargetRegisterInfo *TRI = MF.getSubtarget().getRegisterInfo();
Weiming Zhaoc5987002013-02-14 18:10:21 +0000382 unsigned Reg = MO.getReg();
383 if(!ARM::GPRPairRegClass.contains(Reg))
384 return false;
385 Reg = TRI->getSubReg(Reg, ARM::gsub_1);
Eric Christopher7d8b53c2012-08-13 18:18:52 +0000386 O << ARMInstPrinter::getRegisterName(Reg);
387 return false;
Evan Cheng3d3ee872010-05-27 22:08:38 +0000388 }
Eric Christopher5f61a742012-08-14 23:32:15 +0000389 }
Evan Cheng10043e22007-01-19 07:51:42 +0000390 }
Jim Grosbach1eaa90b2009-09-04 01:38:51 +0000391
Chris Lattner76c564b2010-04-04 04:47:45 +0000392 printOperand(MI, OpNum, O);
Evan Cheng10043e22007-01-19 07:51:42 +0000393 return false;
394}
395
Bob Wilsona2c462b2009-05-19 05:53:42 +0000396bool ARMAsmPrinter::PrintAsmMemoryOperand(const MachineInstr *MI,
Evan Chengb23b50d2009-06-29 07:51:04 +0000397 unsigned OpNum, unsigned AsmVariant,
Chris Lattner3bb09762010-04-04 05:29:35 +0000398 const char *ExtraCode,
399 raw_ostream &O) {
Eric Christopher8c5e4192011-05-25 20:51:58 +0000400 // Does this asm operand have a single letter operand modifier?
401 if (ExtraCode && ExtraCode[0]) {
402 if (ExtraCode[1] != 0) return true; // Unknown modifier.
Jim Grosbach05dec8b12011-09-02 18:46:15 +0000403
Eric Christopher8c5e4192011-05-25 20:51:58 +0000404 switch (ExtraCode[0]) {
Eric Christopher33a73c72011-05-26 18:22:26 +0000405 case 'A': // A memory operand for a VLD1/VST1 instruction.
Eric Christopher8c5e4192011-05-25 20:51:58 +0000406 default: return true; // Unknown modifier.
407 case 'm': // The base register of a memory operand.
408 if (!MI->getOperand(OpNum).isReg())
409 return true;
410 O << ARMInstPrinter::getRegisterName(MI->getOperand(OpNum).getReg());
411 return false;
412 }
413 }
Jim Grosbach05dec8b12011-09-02 18:46:15 +0000414
Bob Wilson3b515602009-10-13 20:50:28 +0000415 const MachineOperand &MO = MI->getOperand(OpNum);
416 assert(MO.isReg() && "unexpected inline asm memory operand");
Jim Grosbach080fdf42010-09-30 01:57:53 +0000417 O << "[" << ARMInstPrinter::getRegisterName(MO.getReg()) << "]";
Bob Wilsona2c462b2009-05-19 05:53:42 +0000418 return false;
419}
420
Rafael Espindola65fd0a82014-01-24 15:47:54 +0000421static bool isThumb(const MCSubtargetInfo& STI) {
Michael Kupersteinc3434b32015-05-13 10:28:46 +0000422 return (STI.getFeatureBits() & ARM::ModeThumb) != 0;
Rafael Espindola65fd0a82014-01-24 15:47:54 +0000423}
424
425void ARMAsmPrinter::emitInlineAsmEnd(const MCSubtargetInfo &StartInfo,
David Peixottoea2bcb92014-02-06 18:19:40 +0000426 const MCSubtargetInfo *EndInfo) const {
Rafael Espindola65fd0a82014-01-24 15:47:54 +0000427 // If either end mode is unknown (EndInfo == NULL) or different than
428 // the start mode, then restore the start mode.
429 const bool WasThumb = isThumb(StartInfo);
Craig Topper062a2ba2014-04-25 05:30:21 +0000430 if (!EndInfo || WasThumb != isThumb(*EndInfo)) {
Lang Hames9ff69c82015-04-24 19:11:51 +0000431 OutStreamer->EmitAssemblerFlag(WasThumb ? MCAF_Code16 : MCAF_Code32);
Rafael Espindola65fd0a82014-01-24 15:47:54 +0000432 }
433}
434
Bob Wilsonb633d7a2009-09-30 22:06:26 +0000435void ARMAsmPrinter::EmitStartOfAsmFile(Module &M) {
Eric Christophera49d68e2015-02-17 20:02:32 +0000436 Triple TT(TM.getTargetTriple());
Jim Grosbachd7cf55c2009-11-09 00:11:35 +0000437 // Use unified assembler syntax.
Lang Hames9ff69c82015-04-24 19:11:51 +0000438 OutStreamer->EmitAssemblerFlag(MCAF_SyntaxUnified);
Anton Korobeynikovf687a822009-06-17 23:43:18 +0000439
Anton Korobeynikovfa6f1ee2009-05-23 19:51:20 +0000440 // Emit ARM Build Attributes
Eric Christophera49d68e2015-02-17 20:02:32 +0000441 if (TT.isOSBinFormatELF())
Jason W Kimbff84d42010-10-06 22:36:46 +0000442 emitAttributes();
Akira Hatanaka16e47ff2014-07-25 05:12:49 +0000443
Eric Christophera49d68e2015-02-17 20:02:32 +0000444 // Use the triple's architecture and subarchitecture to determine
445 // if we're thumb for the purposes of the top level code16 assembler
446 // flag.
447 bool isThumb = TT.getArch() == Triple::thumb ||
448 TT.getArch() == Triple::thumbeb ||
449 TT.getSubArch() == Triple::ARMSubArch_v7m ||
450 TT.getSubArch() == Triple::ARMSubArch_v6m;
451 if (!M.getModuleInlineAsm().empty() && isThumb)
Lang Hames9ff69c82015-04-24 19:11:51 +0000452 OutStreamer->EmitAssemblerFlag(MCAF_Code16);
Rafael Espindolaffdc24b2006-05-14 22:18:28 +0000453}
454
Tim Northover23723012014-04-29 10:06:05 +0000455static void
456emitNonLazySymbolPointer(MCStreamer &OutStreamer, MCSymbol *StubLabel,
457 MachineModuleInfoImpl::StubValueTy &MCSym) {
458 // L_foo$stub:
459 OutStreamer.EmitLabel(StubLabel);
460 // .indirect_symbol _foo
461 OutStreamer.EmitSymbolAttribute(MCSym.getPointer(), MCSA_IndirectSymbol);
462
463 if (MCSym.getInt())
464 // External to current translation unit.
465 OutStreamer.EmitIntValue(0, 4/*size*/);
466 else
467 // Internal to current translation unit.
468 //
469 // When we place the LSDA into the TEXT section, the type info
470 // pointers need to be indirect and pc-rel. We accomplish this by
471 // using NLPs; however, sometimes the types are local to the file.
472 // We need to fill in the value for the NLP in those cases.
473 OutStreamer.EmitValue(
474 MCSymbolRefExpr::Create(MCSym.getPointer(), OutStreamer.getContext()),
475 4 /*size*/);
476}
477
Anton Korobeynikov04083522008-08-07 09:54:23 +0000478
Chris Lattneree9399a2009-10-19 17:59:19 +0000479void ARMAsmPrinter::EmitEndOfAsmFile(Module &M) {
Eric Christophera49d68e2015-02-17 20:02:32 +0000480 Triple TT(TM.getTargetTriple());
481 if (TT.isOSBinFormatMachO()) {
Chris Lattner73ebe432009-08-03 22:18:15 +0000482 // All darwin targets use mach-o.
Dan Gohman53d4a082010-04-17 16:44:48 +0000483 const TargetLoweringObjectFileMachO &TLOFMacho =
484 static_cast<const TargetLoweringObjectFileMachO &>(getObjFileLowering());
Chris Lattner6462adc2009-10-19 18:38:33 +0000485 MachineModuleInfoMachO &MMIMacho =
486 MMI->getObjFileInfo<MachineModuleInfoMachO>();
Jim Grosbach1eaa90b2009-09-04 01:38:51 +0000487
Evan Cheng10043e22007-01-19 07:51:42 +0000488 // Output non-lazy-pointers for external and common global variables.
Chris Lattner6462adc2009-10-19 18:38:33 +0000489 MachineModuleInfoMachO::SymbolListTy Stubs = MMIMacho.GetGVStubList();
Bill Wendlinga810bdf2010-03-10 22:34:10 +0000490
Chris Lattner6462adc2009-10-19 18:38:33 +0000491 if (!Stubs.empty()) {
Chris Lattnercb307a272009-08-10 01:39:42 +0000492 // Switch with ".non_lazy_symbol_pointer" directive.
Lang Hames9ff69c82015-04-24 19:11:51 +0000493 OutStreamer->SwitchSection(TLOFMacho.getNonLazySymbolPointerSection());
Chris Lattner292472d2009-08-10 18:01:34 +0000494 EmitAlignment(2);
Bill Wendlingffba5fa2010-03-09 00:43:34 +0000495
Tim Northover23723012014-04-29 10:06:05 +0000496 for (auto &Stub : Stubs)
Lang Hames9ff69c82015-04-24 19:11:51 +0000497 emitNonLazySymbolPointer(*OutStreamer, Stub.first, Stub.second);
Bill Wendlingf1eae222010-03-09 00:40:17 +0000498
499 Stubs.clear();
Lang Hames9ff69c82015-04-24 19:11:51 +0000500 OutStreamer->AddBlankLine();
Evan Cheng10043e22007-01-19 07:51:42 +0000501 }
502
Chris Lattner3334deb2009-10-19 18:44:38 +0000503 Stubs = MMIMacho.GetHiddenGVStubList();
504 if (!Stubs.empty()) {
Lang Hames9ff69c82015-04-24 19:11:51 +0000505 OutStreamer->SwitchSection(TLOFMacho.getNonLazySymbolPointerSection());
Chris Lattnerfbcafd42009-08-10 18:02:16 +0000506 EmitAlignment(2);
Tim Northover23723012014-04-29 10:06:05 +0000507
508 for (auto &Stub : Stubs)
Lang Hames9ff69c82015-04-24 19:11:51 +0000509 emitNonLazySymbolPointer(*OutStreamer, Stub.first, Stub.second);
Bill Wendlingffba5fa2010-03-09 00:43:34 +0000510
511 Stubs.clear();
Lang Hames9ff69c82015-04-24 19:11:51 +0000512 OutStreamer->AddBlankLine();
Evan Cheng2a03c7e2008-12-05 01:06:39 +0000513 }
514
Evan Cheng10043e22007-01-19 07:51:42 +0000515 // Funny Darwin hack: This flag tells the linker that no global symbols
516 // contain code that falls through to other global symbols (e.g. the obvious
517 // implementation of multiple entry points). If this doesn't occur, the
518 // linker can safely perform dead code stripping. Since LLVM never
519 // generates code that does this, it is always safe to set.
Lang Hames9ff69c82015-04-24 19:11:51 +0000520 OutStreamer->EmitAssemblerFlag(MCAF_SubsectionsViaSymbols);
Rafael Espindola89e5cbd2006-07-27 11:38:51 +0000521 }
Rafael Espindolaffdc24b2006-05-14 22:18:28 +0000522}
Anton Korobeynikov17d28de2008-08-17 13:55:10 +0000523
Chris Lattner71eb0772009-10-19 20:20:46 +0000524//===----------------------------------------------------------------------===//
Jason W Kimbff84d42010-10-06 22:36:46 +0000525// Helper routines for EmitStartOfAsmFile() and EmitEndOfAsmFile()
526// FIXME:
527// The following seem like one-off assembler flags, but they actually need
Jim Grosbach25cd3bf2010-10-06 22:46:47 +0000528// to appear in the .ARM.attributes section in ELF.
Jason W Kimbff84d42010-10-06 22:36:46 +0000529// Instead of subclassing the MCELFStreamer, we do the work here.
530
Amara Emerson5035ee02013-10-07 16:55:23 +0000531static ARMBuildAttrs::CPUArch getArchForCPU(StringRef CPU,
532 const ARMSubtarget *Subtarget) {
533 if (CPU == "xscale")
534 return ARMBuildAttrs::v5TEJ;
535
536 if (Subtarget->hasV8Ops())
537 return ARMBuildAttrs::v8;
538 else if (Subtarget->hasV7Ops()) {
539 if (Subtarget->isMClass() && Subtarget->hasThumb2DSP())
540 return ARMBuildAttrs::v7E_M;
541 return ARMBuildAttrs::v7;
542 } else if (Subtarget->hasV6T2Ops())
543 return ARMBuildAttrs::v6T2;
544 else if (Subtarget->hasV6MOps())
545 return ARMBuildAttrs::v6S_M;
546 else if (Subtarget->hasV6Ops())
547 return ARMBuildAttrs::v6;
548 else if (Subtarget->hasV5TEOps())
549 return ARMBuildAttrs::v5TE;
550 else if (Subtarget->hasV5TOps())
551 return ARMBuildAttrs::v5T;
552 else if (Subtarget->hasV4TOps())
553 return ARMBuildAttrs::v4T;
554 else
555 return ARMBuildAttrs::v4;
556}
557
Jason W Kimbff84d42010-10-06 22:36:46 +0000558void ARMAsmPrinter::emitAttributes() {
Lang Hames9ff69c82015-04-24 19:11:51 +0000559 MCTargetStreamer &TS = *OutStreamer->getTargetStreamer();
Logan Chien8cbb80d2013-10-28 17:51:12 +0000560 ARMTargetStreamer &ATS = static_cast<ARMTargetStreamer &>(TS);
Jim Grosbach25cd3bf2010-10-06 22:46:47 +0000561
Charlie Turner8b2caa42015-01-05 13:12:17 +0000562 ATS.emitTextAttribute(ARMBuildAttrs::conformance, "2.09");
563
Logan Chien8cbb80d2013-10-28 17:51:12 +0000564 ATS.switchVendor("aeabi");
Rafael Espindola0ed15432010-10-25 17:50:35 +0000565
Eric Christophera49d68e2015-02-17 20:02:32 +0000566 // Compute ARM ELF Attributes based on the default subtarget that
567 // we'd have constructed. The existing ARM behavior isn't LTO clean
568 // anyhow.
569 // FIXME: For ifunc related functions we could iterate over and look
570 // for a feature string that doesn't match the default one.
571 StringRef TT = TM.getTargetTriple();
572 StringRef CPU = TM.getTargetCPU();
573 StringRef FS = TM.getTargetFeatureString();
574 std::string ArchFS = ARM_MC::ParseARMTriple(TT, CPU);
575 if (!FS.empty()) {
576 if (!ArchFS.empty())
Yaron Keren075759a2015-03-30 15:42:36 +0000577 ArchFS = (Twine(ArchFS) + "," + FS).str();
Eric Christophera49d68e2015-02-17 20:02:32 +0000578 else
579 ArchFS = FS;
580 }
581 const ARMBaseTargetMachine &ATM =
582 static_cast<const ARMBaseTargetMachine &>(TM);
583 const ARMSubtarget STI(TT, CPU, ArchFS, ATM, ATM.isLittleEndian());
584
585 std::string CPUString = STI.getCPUString();
Jason W Kim85b0af12011-02-07 00:49:53 +0000586
Vladimir Sukharevc632cda2015-03-26 17:05:54 +0000587 if (CPUString.find("generic") != 0) { //CPUString doesn't start with "generic"
Sumanth Gundapaneni28a3b862015-02-26 18:08:41 +0000588 // FIXME: remove krait check when GNU tools support krait cpu
589 if (STI.isKrait()) {
590 ATS.emitTextAttribute(ARMBuildAttrs::CPU_name, "cortex-a9");
591 // We consider krait as a "cortex-a9" + hwdiv CPU
592 // Enable hwdiv through ".arch_extension idiv"
593 if (STI.hasDivide() || STI.hasDivideInARMMode())
Renato Golin35de35d2015-05-12 10:33:58 +0000594 ATS.emitArchExtension(ARM::AEK_HWDIV);
Sumanth Gundapaneni28a3b862015-02-26 18:08:41 +0000595 } else
596 ATS.emitTextAttribute(ARMBuildAttrs::CPU_name, CPUString);
597 }
Amara Emerson5035ee02013-10-07 16:55:23 +0000598
Eric Christophera49d68e2015-02-17 20:02:32 +0000599 ATS.emitAttribute(ARMBuildAttrs::CPU_arch, getArchForCPU(CPUString, &STI));
Amara Emerson5035ee02013-10-07 16:55:23 +0000600
Artyom Skrobov4d91d942014-01-10 16:42:55 +0000601 // Tag_CPU_arch_profile must have the default value of 0 when "Architecture
Jim Grosbach1a597112014-04-03 23:43:18 +0000602 // profile is not applicable (e.g. pre v7, or cross-profile code)".
Eric Christophera49d68e2015-02-17 20:02:32 +0000603 if (STI.hasV7Ops()) {
604 if (STI.isAClass()) {
Artyom Skrobov4d91d942014-01-10 16:42:55 +0000605 ATS.emitAttribute(ARMBuildAttrs::CPU_arch_profile,
606 ARMBuildAttrs::ApplicationProfile);
Eric Christophera49d68e2015-02-17 20:02:32 +0000607 } else if (STI.isRClass()) {
Artyom Skrobov4d91d942014-01-10 16:42:55 +0000608 ATS.emitAttribute(ARMBuildAttrs::CPU_arch_profile,
609 ARMBuildAttrs::RealTimeProfile);
Eric Christophera49d68e2015-02-17 20:02:32 +0000610 } else if (STI.isMClass()) {
Artyom Skrobov4d91d942014-01-10 16:42:55 +0000611 ATS.emitAttribute(ARMBuildAttrs::CPU_arch_profile,
612 ARMBuildAttrs::MicroControllerProfile);
613 }
Amara Emerson5035ee02013-10-07 16:55:23 +0000614 }
Jason W Kim85b0af12011-02-07 00:49:53 +0000615
Eric Christophera49d68e2015-02-17 20:02:32 +0000616 ATS.emitAttribute(ARMBuildAttrs::ARM_ISA_use,
617 STI.hasARMOps() ? ARMBuildAttrs::Allowed
618 : ARMBuildAttrs::Not_Allowed);
619 if (STI.isThumb1Only()) {
620 ATS.emitAttribute(ARMBuildAttrs::THUMB_ISA_use, ARMBuildAttrs::Allowed);
621 } else if (STI.hasThumb2()) {
Logan Chien8cbb80d2013-10-28 17:51:12 +0000622 ATS.emitAttribute(ARMBuildAttrs::THUMB_ISA_use,
623 ARMBuildAttrs::AllowThumb32);
Amara Emerson5035ee02013-10-07 16:55:23 +0000624 }
Jason W Kimbff84d42010-10-06 22:36:46 +0000625
Eric Christophera49d68e2015-02-17 20:02:32 +0000626 if (STI.hasNEON()) {
Renato Golinec0fc7d2011-02-28 22:04:27 +0000627 /* NEON is not exactly a VFP architecture, but GAS emit one of
Joey Gouly3c0e5562013-09-13 11:51:52 +0000628 * neon/neon-fp-armv8/neon-vfpv4/vfpv3/vfpv2 for .fpu parameters */
Eric Christophera49d68e2015-02-17 20:02:32 +0000629 if (STI.hasFPARMv8()) {
630 if (STI.hasCrypto())
Renato Golin35de35d2015-05-12 10:33:58 +0000631 ATS.emitFPU(ARM::FK_CRYPTO_NEON_FP_ARMV8);
Amara Emerson5035ee02013-10-07 16:55:23 +0000632 else
Renato Golin35de35d2015-05-12 10:33:58 +0000633 ATS.emitFPU(ARM::FK_NEON_FP_ARMV8);
Eric Christophera49d68e2015-02-17 20:02:32 +0000634 } else if (STI.hasVFP4())
Renato Golin35de35d2015-05-12 10:33:58 +0000635 ATS.emitFPU(ARM::FK_NEON_VFPV4);
Anton Korobeynikov5482b9f2012-01-22 12:07:33 +0000636 else
Renato Golin35de35d2015-05-12 10:33:58 +0000637 ATS.emitFPU(ARM::FK_NEON);
Logan Chien8cbb80d2013-10-28 17:51:12 +0000638 // Emit Tag_Advanced_SIMD_arch for ARMv8 architecture
Eric Christophera49d68e2015-02-17 20:02:32 +0000639 if (STI.hasV8Ops())
Logan Chien8cbb80d2013-10-28 17:51:12 +0000640 ATS.emitAttribute(ARMBuildAttrs::Advanced_SIMD_arch,
Vladimir Sukharev2afdb322015-04-01 14:54:56 +0000641 STI.hasV8_1aOps() ? ARMBuildAttrs::AllowNeonARMv8_1a:
642 ARMBuildAttrs::AllowNeonARMv8);
Logan Chien8cbb80d2013-10-28 17:51:12 +0000643 } else {
Eric Christophera49d68e2015-02-17 20:02:32 +0000644 if (STI.hasFPARMv8())
Oliver Stannard37e4daa2014-10-01 09:02:17 +0000645 // FPv5 and FP-ARMv8 have the same instructions, so are modeled as one
646 // FPU, but there are two different names for it depending on the CPU.
Renato Golin35de35d2015-05-12 10:33:58 +0000647 ATS.emitFPU(STI.hasD16() ? ARM::FK_FPV5_D16 : ARM::FK_FP_ARMV8);
Eric Christophera49d68e2015-02-17 20:02:32 +0000648 else if (STI.hasVFP4())
Renato Golin35de35d2015-05-12 10:33:58 +0000649 ATS.emitFPU(STI.hasD16() ? ARM::FK_VFPV4_D16 : ARM::FK_VFPV4);
Eric Christophera49d68e2015-02-17 20:02:32 +0000650 else if (STI.hasVFP3())
Renato Golin35de35d2015-05-12 10:33:58 +0000651 ATS.emitFPU(STI.hasD16() ? ARM::FK_VFPV3_D16 : ARM::FK_VFPV3);
Eric Christophera49d68e2015-02-17 20:02:32 +0000652 else if (STI.hasVFP2())
Renato Golin35de35d2015-05-12 10:33:58 +0000653 ATS.emitFPU(ARM::FK_VFPV2);
Renato Golinec0fc7d2011-02-28 22:04:27 +0000654 }
Jason W Kimbff84d42010-10-06 22:36:46 +0000655
Amara Emersonceeb1c42014-05-27 13:30:21 +0000656 if (TM.getRelocationModel() == Reloc::PIC_) {
657 // PIC specific attributes.
658 ATS.emitAttribute(ARMBuildAttrs::ABI_PCS_RW_data,
659 ARMBuildAttrs::AddressRWPCRel);
660 ATS.emitAttribute(ARMBuildAttrs::ABI_PCS_RO_data,
661 ARMBuildAttrs::AddressROPCRel);
662 ATS.emitAttribute(ARMBuildAttrs::ABI_PCS_GOT_use,
663 ARMBuildAttrs::AddressGOT);
664 } else {
665 // Allow direct addressing of imported data for all other relocation models.
666 ATS.emitAttribute(ARMBuildAttrs::ABI_PCS_GOT_use,
667 ARMBuildAttrs::AddressDirect);
668 }
669
Jason W Kimbff84d42010-10-06 22:36:46 +0000670 // Signal various FP modes.
Amara Emersonac695082013-10-11 16:03:43 +0000671 if (!TM.Options.UnsafeFPMath) {
Charlie Turner15f91c52014-12-02 08:22:29 +0000672 ATS.emitAttribute(ARMBuildAttrs::ABI_FP_denormal,
673 ARMBuildAttrs::IEEEDenormals);
Eric Christophera49d68e2015-02-17 20:02:32 +0000674 ATS.emitAttribute(ARMBuildAttrs::ABI_FP_exceptions, ARMBuildAttrs::Allowed);
Charlie Turnerf02c9242014-12-03 08:12:26 +0000675
676 // If the user has permitted this code to choose the IEEE 754
677 // rounding at run-time, emit the rounding attribute.
678 if (TM.Options.HonorSignDependentRoundingFPMathOption)
Eric Christophera49d68e2015-02-17 20:02:32 +0000679 ATS.emitAttribute(ARMBuildAttrs::ABI_FP_rounding, ARMBuildAttrs::Allowed);
Charlie Turner15f91c52014-12-02 08:22:29 +0000680 } else {
Eric Christophera49d68e2015-02-17 20:02:32 +0000681 if (!STI.hasVFP2()) {
Charlie Turner15f91c52014-12-02 08:22:29 +0000682 // When the target doesn't have an FPU (by design or
683 // intention), the assumptions made on the software support
684 // mirror that of the equivalent hardware support *if it
685 // existed*. For v7 and better we indicate that denormals are
686 // flushed preserving sign, and for V6 we indicate that
687 // denormals are flushed to positive zero.
Eric Christophera49d68e2015-02-17 20:02:32 +0000688 if (STI.hasV7Ops())
Charlie Turner15f91c52014-12-02 08:22:29 +0000689 ATS.emitAttribute(ARMBuildAttrs::ABI_FP_denormal,
690 ARMBuildAttrs::PreserveFPSign);
Eric Christophera49d68e2015-02-17 20:02:32 +0000691 } else if (STI.hasVFP3()) {
Charlie Turner15f91c52014-12-02 08:22:29 +0000692 // In VFPv4, VFPv4U, VFPv3, or VFPv3U, it is preserved. That is,
693 // the sign bit of the zero matches the sign bit of the input or
694 // result that is being flushed to zero.
695 ATS.emitAttribute(ARMBuildAttrs::ABI_FP_denormal,
696 ARMBuildAttrs::PreserveFPSign);
697 }
698 // For VFPv2 implementations it is implementation defined as
699 // to whether denormals are flushed to positive zero or to
700 // whatever the sign of zero is (ARM v7AR ARM 2.7.5). Historically
701 // LLVM has chosen to flush this to positive zero (most likely for
702 // GCC compatibility), so that's the chosen value here (the
703 // absence of its emission implies zero).
Amara Emerson5035ee02013-10-07 16:55:23 +0000704 }
Jason W Kimbff84d42010-10-06 22:36:46 +0000705
Charlie Turnerc96e95c2014-12-05 08:22:47 +0000706 // TM.Options.NoInfsFPMath && TM.Options.NoNaNsFPMath is the
707 // equivalent of GCC's -ffinite-math-only flag.
Amara Emersonac695082013-10-11 16:03:43 +0000708 if (TM.Options.NoInfsFPMath && TM.Options.NoNaNsFPMath)
Logan Chien8cbb80d2013-10-28 17:51:12 +0000709 ATS.emitAttribute(ARMBuildAttrs::ABI_FP_number_model,
710 ARMBuildAttrs::Allowed);
Amara Emersonac695082013-10-11 16:03:43 +0000711 else
Logan Chien8cbb80d2013-10-28 17:51:12 +0000712 ATS.emitAttribute(ARMBuildAttrs::ABI_FP_number_model,
713 ARMBuildAttrs::AllowIEE754);
Amara Emersonac695082013-10-11 16:03:43 +0000714
Eric Christophera49d68e2015-02-17 20:02:32 +0000715 if (STI.allowsUnalignedMem())
Renato Golin0595a262014-10-08 12:26:22 +0000716 ATS.emitAttribute(ARMBuildAttrs::CPU_unaligned_access,
717 ARMBuildAttrs::Allowed);
718 else
719 ATS.emitAttribute(ARMBuildAttrs::CPU_unaligned_access,
720 ARMBuildAttrs::Not_Allowed);
721
Saleem Abdulrasool278a9f42014-01-19 08:25:27 +0000722 // FIXME: add more flags to ARMBuildAttributes.h
Jason W Kimbff84d42010-10-06 22:36:46 +0000723 // 8-bytes alignment stuff.
Saleem Abdulrasool196c3212014-01-19 08:25:35 +0000724 ATS.emitAttribute(ARMBuildAttrs::ABI_align_needed, 1);
725 ATS.emitAttribute(ARMBuildAttrs::ABI_align_preserved, 1);
Jason W Kimbff84d42010-10-06 22:36:46 +0000726
Bradley Smithc848beb2013-11-01 11:21:16 +0000727 // ABI_HardFP_use attribute to indicate single precision FP.
Eric Christophera49d68e2015-02-17 20:02:32 +0000728 if (STI.isFPOnlySP())
Bradley Smithc848beb2013-11-01 11:21:16 +0000729 ATS.emitAttribute(ARMBuildAttrs::ABI_HardFP_use,
730 ARMBuildAttrs::HardFPSinglePrecision);
731
Jason W Kimbff84d42010-10-06 22:36:46 +0000732 // Hard float. Use both S and D registers and conform to AAPCS-VFP.
Eric Christophera49d68e2015-02-17 20:02:32 +0000733 if (STI.isAAPCS_ABI() && TM.Options.FloatABIType == FloatABI::Hard)
Bradley Smithc848beb2013-11-01 11:21:16 +0000734 ATS.emitAttribute(ARMBuildAttrs::ABI_VFP_args, ARMBuildAttrs::HardFPAAPCS);
735
Jason W Kimbff84d42010-10-06 22:36:46 +0000736 // FIXME: Should we signal R9 usage?
Rafael Espindola0ed15432010-10-25 17:50:35 +0000737
Eric Christophera49d68e2015-02-17 20:02:32 +0000738 if (STI.hasFP16())
739 ATS.emitAttribute(ARMBuildAttrs::FP_HP_extension, ARMBuildAttrs::AllowHPFP);
Bradley Smith9aa8ac92013-11-12 10:38:05 +0000740
Charlie Turner1a539962014-12-12 11:59:18 +0000741 // FIXME: To support emitting this build attribute as GCC does, the
742 // -mfp16-format option and associated plumbing must be
743 // supported. For now the __fp16 type is exposed by default, so this
744 // attribute should be emitted with value 1.
745 ATS.emitAttribute(ARMBuildAttrs::ABI_FP_16bit_format,
746 ARMBuildAttrs::FP16FormatIEEE);
747
Eric Christophera49d68e2015-02-17 20:02:32 +0000748 if (STI.hasMPExtension())
749 ATS.emitAttribute(ARMBuildAttrs::MPextension_use, ARMBuildAttrs::AllowMP);
Bradley Smith25219752013-11-01 13:27:35 +0000750
Artyom Skrobov10e76a42014-01-20 10:18:42 +0000751 // Hardware divide in ARM mode is part of base arch, starting from ARMv8.
752 // If only Thumb hwdiv is present, it must also be in base arch (ARMv7-R/M).
753 // It is not possible to produce DisallowDIV: if hwdiv is present in the base
754 // arch, supplying -hwdiv downgrades the effective arch, via ClearImpliedBits.
755 // AllowDIVExt is only emitted if hwdiv isn't available in the base arch;
756 // otherwise, the default value (AllowDIVIfExists) applies.
Eric Christophera49d68e2015-02-17 20:02:32 +0000757 if (STI.hasDivideInARMMode() && !STI.hasV8Ops())
758 ATS.emitAttribute(ARMBuildAttrs::DIV_use, ARMBuildAttrs::AllowDIVExt);
Rafael Espindola0ed15432010-10-25 17:50:35 +0000759
Oliver Stannard5dc29342014-06-20 10:08:11 +0000760 if (MMI) {
761 if (const Module *SourceModule = MMI->getModule()) {
762 // ABI_PCS_wchar_t to indicate wchar_t width
763 // FIXME: There is no way to emit value 0 (wchar_t prohibited).
Duncan P. N. Exon Smith5bf8fef2014-12-09 18:38:53 +0000764 if (auto WCharWidthValue = mdconst::extract_or_null<ConstantInt>(
Oliver Stannard5dc29342014-06-20 10:08:11 +0000765 SourceModule->getModuleFlag("wchar_size"))) {
766 int WCharWidth = WCharWidthValue->getZExtValue();
767 assert((WCharWidth == 2 || WCharWidth == 4) &&
768 "wchar_t width must be 2 or 4 bytes");
769 ATS.emitAttribute(ARMBuildAttrs::ABI_PCS_wchar_t, WCharWidth);
770 }
771
772 // ABI_enum_size to indicate enum width
773 // FIXME: There is no way to emit value 0 (enums prohibited) or value 3
774 // (all enums contain a value needing 32 bits to encode).
Duncan P. N. Exon Smith5bf8fef2014-12-09 18:38:53 +0000775 if (auto EnumWidthValue = mdconst::extract_or_null<ConstantInt>(
Oliver Stannard5dc29342014-06-20 10:08:11 +0000776 SourceModule->getModuleFlag("min_enum_size"))) {
777 int EnumWidth = EnumWidthValue->getZExtValue();
778 assert((EnumWidth == 1 || EnumWidth == 4) &&
779 "Minimum enum width must be 1 or 4 bytes");
780 int EnumBuildAttr = EnumWidth == 1 ? 1 : 2;
781 ATS.emitAttribute(ARMBuildAttrs::ABI_enum_size, EnumBuildAttr);
782 }
783 }
784 }
785
Amara Emerson115d2df2014-07-25 14:03:14 +0000786 // TODO: We currently only support either reserving the register, or treating
787 // it as another callee-saved register, but not as SB or a TLS pointer; It
788 // would instead be nicer to push this from the frontend as metadata, as we do
789 // for the wchar and enum size tags
Eric Christophera49d68e2015-02-17 20:02:32 +0000790 if (STI.isR9Reserved())
791 ATS.emitAttribute(ARMBuildAttrs::ABI_PCS_R9_use, ARMBuildAttrs::R9Reserved);
Amara Emerson115d2df2014-07-25 14:03:14 +0000792 else
Eric Christophera49d68e2015-02-17 20:02:32 +0000793 ATS.emitAttribute(ARMBuildAttrs::ABI_PCS_R9_use, ARMBuildAttrs::R9IsGPR);
Amara Emerson115d2df2014-07-25 14:03:14 +0000794
Eric Christophera49d68e2015-02-17 20:02:32 +0000795 if (STI.hasTrustZone() && STI.hasVirtualization())
796 ATS.emitAttribute(ARMBuildAttrs::Virtualization_use,
797 ARMBuildAttrs::AllowTZVirtualization);
798 else if (STI.hasTrustZone())
799 ATS.emitAttribute(ARMBuildAttrs::Virtualization_use,
800 ARMBuildAttrs::AllowTZ);
801 else if (STI.hasVirtualization())
802 ATS.emitAttribute(ARMBuildAttrs::Virtualization_use,
803 ARMBuildAttrs::AllowVirtualization);
Bradley Smith25219752013-11-01 13:27:35 +0000804
Logan Chien8cbb80d2013-10-28 17:51:12 +0000805 ATS.finishAttributeSection();
Jason W Kimbff84d42010-10-06 22:36:46 +0000806}
807
Jason W Kimbff84d42010-10-06 22:36:46 +0000808//===----------------------------------------------------------------------===//
Chris Lattner71eb0772009-10-19 20:20:46 +0000809
Jim Grosbachaf5d6352010-09-18 00:05:05 +0000810static MCSymbol *getPICLabel(const char *Prefix, unsigned FunctionNumber,
811 unsigned LabelId, MCContext &Ctx) {
812
813 MCSymbol *Label = Ctx.GetOrCreateSymbol(Twine(Prefix)
814 + "PC" + Twine(FunctionNumber) + "_" + Twine(LabelId));
815 return Label;
816}
817
Jim Grosbachf23b2d92010-11-10 03:26:07 +0000818static MCSymbolRefExpr::VariantKind
819getModifierVariantKind(ARMCP::ARMCPModifier Modifier) {
820 switch (Modifier) {
Jim Grosbachf23b2d92010-11-10 03:26:07 +0000821 case ARMCP::no_modifier: return MCSymbolRefExpr::VK_None;
David Peixotto8ad70b32013-12-04 22:43:20 +0000822 case ARMCP::TLSGD: return MCSymbolRefExpr::VK_TLSGD;
823 case ARMCP::TPOFF: return MCSymbolRefExpr::VK_TPOFF;
824 case ARMCP::GOTTPOFF: return MCSymbolRefExpr::VK_GOTTPOFF;
825 case ARMCP::GOT: return MCSymbolRefExpr::VK_GOT;
826 case ARMCP::GOTOFF: return MCSymbolRefExpr::VK_GOTOFF;
Jim Grosbachf23b2d92010-11-10 03:26:07 +0000827 }
David Blaikie46a9f012012-01-20 21:51:11 +0000828 llvm_unreachable("Invalid ARMCPModifier!");
Jim Grosbachf23b2d92010-11-10 03:26:07 +0000829}
830
Tim Northoverdb962e2c2013-11-25 16:24:52 +0000831MCSymbol *ARMAsmPrinter::GetARMGVSymbol(const GlobalValue *GV,
832 unsigned char TargetFlags) {
Saleem Abdulrasool220a0442014-07-07 05:18:30 +0000833 if (Subtarget->isTargetMachO()) {
834 bool IsIndirect = (TargetFlags & ARMII::MO_NONLAZY) &&
835 Subtarget->GVIsIndirectSymbol(GV, TM.getRelocationModel());
Evan Chengdfce83c2011-01-17 08:03:18 +0000836
Saleem Abdulrasool220a0442014-07-07 05:18:30 +0000837 if (!IsIndirect)
838 return getSymbol(GV);
839
840 // FIXME: Remove this when Darwin transition to @GOT like syntax.
841 MCSymbol *MCSym = getSymbolWithGlobalValueBase(GV, "$non_lazy_ptr");
842 MachineModuleInfoMachO &MMIMachO =
843 MMI->getObjFileInfo<MachineModuleInfoMachO>();
844 MachineModuleInfoImpl::StubValueTy &StubSym =
845 GV->hasHiddenVisibility() ? MMIMachO.getHiddenGVStubEntry(MCSym)
846 : MMIMachO.getGVStubEntry(MCSym);
847 if (!StubSym.getPointer())
848 StubSym = MachineModuleInfoImpl::StubValueTy(getSymbol(GV),
849 !GV->hasInternalLinkage());
850 return MCSym;
851 } else if (Subtarget->isTargetCOFF()) {
852 assert(Subtarget->isTargetWindows() &&
853 "Windows is the only supported COFF target");
854
855 bool IsIndirect = (TargetFlags & ARMII::MO_DLLIMPORT);
856 if (!IsIndirect)
857 return getSymbol(GV);
858
859 SmallString<128> Name;
860 Name = "__imp_";
861 getNameWithPrefix(Name, GV);
862
863 return OutContext.GetOrCreateSymbol(Name);
864 } else if (Subtarget->isTargetELF()) {
865 return getSymbol(GV);
866 }
867 llvm_unreachable("unexpected target");
Evan Chengdfce83c2011-01-17 08:03:18 +0000868}
869
Jim Grosbach38f8e762010-11-09 18:45:04 +0000870void ARMAsmPrinter::
871EmitMachineConstantPoolValue(MachineConstantPoolValue *MCPV) {
Eric Christopher8b770652015-01-26 19:03:15 +0000872 const DataLayout *DL = TM.getDataLayout();
873 int Size = TM.getDataLayout()->getTypeAllocSize(MCPV->getType());
Jim Grosbach38f8e762010-11-09 18:45:04 +0000874
875 ARMConstantPoolValue *ACPV = static_cast<ARMConstantPoolValue*>(MCPV);
Jim Grosbach38f8e762010-11-09 18:45:04 +0000876
Jim Grosbachca21cd72010-11-10 17:59:10 +0000877 MCSymbol *MCSym;
Jim Grosbach38f8e762010-11-09 18:45:04 +0000878 if (ACPV->isLSDA()) {
Rafael Espindoladc4263c2015-03-17 13:57:48 +0000879 MCSym = getCurExceptionSym();
Jim Grosbach38f8e762010-11-09 18:45:04 +0000880 } else if (ACPV->isBlockAddress()) {
Bill Wendling7753d662011-10-01 08:00:54 +0000881 const BlockAddress *BA =
882 cast<ARMConstantPoolConstant>(ACPV)->getBlockAddress();
883 MCSym = GetBlockAddressSymbol(BA);
Jim Grosbach38f8e762010-11-09 18:45:04 +0000884 } else if (ACPV->isGlobalValue()) {
Bill Wendling7753d662011-10-01 08:00:54 +0000885 const GlobalValue *GV = cast<ARMConstantPoolConstant>(ACPV)->getGV();
Tim Northoverdb962e2c2013-11-25 16:24:52 +0000886
887 // On Darwin, const-pool entries may get the "FOO$non_lazy_ptr" mangling, so
888 // flag the global as MO_NONLAZY.
Tim Northoverd6a729b2014-01-06 14:28:05 +0000889 unsigned char TF = Subtarget->isTargetMachO() ? ARMII::MO_NONLAZY : 0;
Tim Northoverd34094e2013-11-25 17:04:35 +0000890 MCSym = GetARMGVSymbol(GV, TF);
Bill Wendling69bc3de2011-09-29 23:50:42 +0000891 } else if (ACPV->isMachineBasicBlock()) {
Bill Wendling4a4772f2011-10-01 09:30:42 +0000892 const MachineBasicBlock *MBB = cast<ARMConstantPoolMBB>(ACPV)->getMBB();
Bill Wendling69bc3de2011-09-29 23:50:42 +0000893 MCSym = MBB->getSymbol();
Jim Grosbach38f8e762010-11-09 18:45:04 +0000894 } else {
895 assert(ACPV->isExtSymbol() && "unrecognized constant pool value");
Bill Wendlingc214cb02011-10-01 08:58:29 +0000896 const char *Sym = cast<ARMConstantPoolSymbol>(ACPV)->getSymbol();
897 MCSym = GetExternalSymbolSymbol(Sym);
Jim Grosbach38f8e762010-11-09 18:45:04 +0000898 }
899
900 // Create an MCSymbol for the reference.
Jim Grosbachf23b2d92010-11-10 03:26:07 +0000901 const MCExpr *Expr =
902 MCSymbolRefExpr::Create(MCSym, getModifierVariantKind(ACPV->getModifier()),
903 OutContext);
Jim Grosbach38f8e762010-11-09 18:45:04 +0000904
Jim Grosbachf23b2d92010-11-10 03:26:07 +0000905 if (ACPV->getPCAdjustment()) {
Rafael Espindola58873562014-01-03 19:21:54 +0000906 MCSymbol *PCLabel = getPICLabel(DL->getPrivateGlobalPrefix(),
Jim Grosbachf23b2d92010-11-10 03:26:07 +0000907 getFunctionNumber(),
908 ACPV->getLabelId(),
909 OutContext);
910 const MCExpr *PCRelExpr = MCSymbolRefExpr::Create(PCLabel, OutContext);
911 PCRelExpr =
912 MCBinaryExpr::CreateAdd(PCRelExpr,
913 MCConstantExpr::Create(ACPV->getPCAdjustment(),
914 OutContext),
915 OutContext);
916 if (ACPV->mustAddCurrentAddress()) {
917 // We want "(<expr> - .)", but MC doesn't have a concept of the '.'
918 // label, so just emit a local label end reference that instead.
919 MCSymbol *DotSym = OutContext.CreateTempSymbol();
Lang Hames9ff69c82015-04-24 19:11:51 +0000920 OutStreamer->EmitLabel(DotSym);
Jim Grosbachf23b2d92010-11-10 03:26:07 +0000921 const MCExpr *DotExpr = MCSymbolRefExpr::Create(DotSym, OutContext);
922 PCRelExpr = MCBinaryExpr::CreateSub(PCRelExpr, DotExpr, OutContext);
Jim Grosbach38f8e762010-11-09 18:45:04 +0000923 }
Jim Grosbachf23b2d92010-11-10 03:26:07 +0000924 Expr = MCBinaryExpr::CreateSub(Expr, PCRelExpr, OutContext);
Jim Grosbach38f8e762010-11-09 18:45:04 +0000925 }
Lang Hames9ff69c82015-04-24 19:11:51 +0000926 OutStreamer->EmitValue(Expr, Size);
Jim Grosbach38f8e762010-11-09 18:45:04 +0000927}
928
Jim Grosbach284eebc2010-09-22 17:39:48 +0000929void ARMAsmPrinter::EmitJumpTable(const MachineInstr *MI) {
930 unsigned Opcode = MI->getOpcode();
931 int OpNum = 1;
932 if (Opcode == ARM::BR_JTadd)
933 OpNum = 2;
934 else if (Opcode == ARM::BR_JTm)
935 OpNum = 3;
936
937 const MachineOperand &MO1 = MI->getOperand(OpNum);
938 const MachineOperand &MO2 = MI->getOperand(OpNum+1); // Unique Id
939 unsigned JTI = MO1.getIndex();
940
941 // Emit a label for the jump table.
942 MCSymbol *JTISymbol = GetARMJTIPICJumpTableLabel2(JTI, MO2.getImm());
Lang Hames9ff69c82015-04-24 19:11:51 +0000943 OutStreamer->EmitLabel(JTISymbol);
Jim Grosbach284eebc2010-09-22 17:39:48 +0000944
Jim Grosbach4b63d2a2012-05-18 19:12:01 +0000945 // Mark the jump table as data-in-code.
Lang Hames9ff69c82015-04-24 19:11:51 +0000946 OutStreamer->EmitDataRegion(MCDR_DataRegionJT32);
Jim Grosbach4b63d2a2012-05-18 19:12:01 +0000947
Jim Grosbach284eebc2010-09-22 17:39:48 +0000948 // Emit each entry of the table.
949 const MachineJumpTableInfo *MJTI = MF->getJumpTableInfo();
950 const std::vector<MachineJumpTableEntry> &JT = MJTI->getJumpTables();
951 const std::vector<MachineBasicBlock*> &JTBBs = JT[JTI].MBBs;
952
953 for (unsigned i = 0, e = JTBBs.size(); i != e; ++i) {
954 MachineBasicBlock *MBB = JTBBs[i];
955 // Construct an MCExpr for the entry. We want a value of the form:
956 // (BasicBlockAddr - TableBeginAddr)
957 //
958 // For example, a table with entries jumping to basic blocks BB0 and BB1
959 // would look like:
960 // LJTI_0_0:
961 // .word (LBB0 - LJTI_0_0)
962 // .word (LBB1 - LJTI_0_0)
963 const MCExpr *Expr = MCSymbolRefExpr::Create(MBB->getSymbol(), OutContext);
964
965 if (TM.getRelocationModel() == Reloc::PIC_)
966 Expr = MCBinaryExpr::CreateSub(Expr, MCSymbolRefExpr::Create(JTISymbol,
967 OutContext),
968 OutContext);
Jim Grosbache1995f22011-08-31 22:23:09 +0000969 // If we're generating a table of Thumb addresses in static relocation
970 // model, we need to add one to keep interworking correctly.
971 else if (AFI->isThumbFunction())
972 Expr = MCBinaryExpr::CreateAdd(Expr, MCConstantExpr::Create(1,OutContext),
973 OutContext);
Lang Hames9ff69c82015-04-24 19:11:51 +0000974 OutStreamer->EmitValue(Expr, 4);
Jim Grosbach284eebc2010-09-22 17:39:48 +0000975 }
Jim Grosbach4b63d2a2012-05-18 19:12:01 +0000976 // Mark the end of jump table data-in-code region.
Lang Hames9ff69c82015-04-24 19:11:51 +0000977 OutStreamer->EmitDataRegion(MCDR_DataRegionEnd);
Jim Grosbach284eebc2010-09-22 17:39:48 +0000978}
979
Jim Grosbachd64f9b82010-09-21 23:28:16 +0000980void ARMAsmPrinter::EmitJump2Table(const MachineInstr *MI) {
981 unsigned Opcode = MI->getOpcode();
982 int OpNum = (Opcode == ARM::t2BR_JT) ? 2 : 1;
983 const MachineOperand &MO1 = MI->getOperand(OpNum);
984 const MachineOperand &MO2 = MI->getOperand(OpNum+1); // Unique Id
985 unsigned JTI = MO1.getIndex();
986
Jim Grosbachd64f9b82010-09-21 23:28:16 +0000987 MCSymbol *JTISymbol = GetARMJTIPICJumpTableLabel2(JTI, MO2.getImm());
Lang Hames9ff69c82015-04-24 19:11:51 +0000988 OutStreamer->EmitLabel(JTISymbol);
Jim Grosbachd64f9b82010-09-21 23:28:16 +0000989
990 // Emit each entry of the table.
991 const MachineJumpTableInfo *MJTI = MF->getJumpTableInfo();
992 const std::vector<MachineJumpTableEntry> &JT = MJTI->getJumpTables();
993 const std::vector<MachineBasicBlock*> &JTBBs = JT[JTI].MBBs;
Jim Grosbach1573b292010-09-22 17:15:35 +0000994 unsigned OffsetWidth = 4;
Jim Grosbach4b63d2a2012-05-18 19:12:01 +0000995 if (MI->getOpcode() == ARM::t2TBB_JT) {
Jim Grosbach1573b292010-09-22 17:15:35 +0000996 OffsetWidth = 1;
Jim Grosbach4b63d2a2012-05-18 19:12:01 +0000997 // Mark the jump table as data-in-code.
Lang Hames9ff69c82015-04-24 19:11:51 +0000998 OutStreamer->EmitDataRegion(MCDR_DataRegionJT8);
Jim Grosbach4b63d2a2012-05-18 19:12:01 +0000999 } else if (MI->getOpcode() == ARM::t2TBH_JT) {
Jim Grosbach1573b292010-09-22 17:15:35 +00001000 OffsetWidth = 2;
Jim Grosbach4b63d2a2012-05-18 19:12:01 +00001001 // Mark the jump table as data-in-code.
Lang Hames9ff69c82015-04-24 19:11:51 +00001002 OutStreamer->EmitDataRegion(MCDR_DataRegionJT16);
Jim Grosbach4b63d2a2012-05-18 19:12:01 +00001003 }
Jim Grosbachd64f9b82010-09-21 23:28:16 +00001004
1005 for (unsigned i = 0, e = JTBBs.size(); i != e; ++i) {
1006 MachineBasicBlock *MBB = JTBBs[i];
Jim Grosbach1573b292010-09-22 17:15:35 +00001007 const MCExpr *MBBSymbolExpr = MCSymbolRefExpr::Create(MBB->getSymbol(),
Saleem Abdulrasool1eb4a282014-07-07 05:18:22 +00001008 OutContext);
Jim Grosbachd64f9b82010-09-21 23:28:16 +00001009 // If this isn't a TBB or TBH, the entries are direct branch instructions.
Jim Grosbach1573b292010-09-22 17:15:35 +00001010 if (OffsetWidth == 4) {
Lang Hames9ff69c82015-04-24 19:11:51 +00001011 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::t2B)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001012 .addExpr(MBBSymbolExpr)
1013 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001014 .addReg(0));
Jim Grosbachd64f9b82010-09-21 23:28:16 +00001015 continue;
1016 }
1017 // Otherwise it's an offset from the dispatch instruction. Construct an
Jim Grosbach1573b292010-09-22 17:15:35 +00001018 // MCExpr for the entry. We want a value of the form:
1019 // (BasicBlockAddr - TableBeginAddr) / 2
1020 //
1021 // For example, a TBB table with entries jumping to basic blocks BB0 and BB1
1022 // would look like:
1023 // LJTI_0_0:
1024 // .byte (LBB0 - LJTI_0_0) / 2
1025 // .byte (LBB1 - LJTI_0_0) / 2
1026 const MCExpr *Expr =
1027 MCBinaryExpr::CreateSub(MBBSymbolExpr,
1028 MCSymbolRefExpr::Create(JTISymbol, OutContext),
1029 OutContext);
1030 Expr = MCBinaryExpr::CreateDiv(Expr, MCConstantExpr::Create(2, OutContext),
1031 OutContext);
Lang Hames9ff69c82015-04-24 19:11:51 +00001032 OutStreamer->EmitValue(Expr, OffsetWidth);
Jim Grosbachd64f9b82010-09-21 23:28:16 +00001033 }
Jim Grosbach2597f832012-05-21 23:34:42 +00001034 // Mark the end of jump table data-in-code region. 32-bit offsets use
1035 // actual branch instructions here, so we don't mark those as a data-region
1036 // at all.
1037 if (OffsetWidth != 4)
Lang Hames9ff69c82015-04-24 19:11:51 +00001038 OutStreamer->EmitDataRegion(MCDR_DataRegionEnd);
Jim Grosbachd64f9b82010-09-21 23:28:16 +00001039}
1040
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001041void ARMAsmPrinter::EmitUnwindingInstruction(const MachineInstr *MI) {
1042 assert(MI->getFlag(MachineInstr::FrameSetup) &&
1043 "Only instruction which are involved into frame setup code are allowed");
1044
Lang Hames9ff69c82015-04-24 19:11:51 +00001045 MCTargetStreamer &TS = *OutStreamer->getTargetStreamer();
Rafael Espindolaa17151a2013-10-08 13:08:17 +00001046 ARMTargetStreamer &ATS = static_cast<ARMTargetStreamer &>(TS);
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001047 const MachineFunction &MF = *MI->getParent()->getParent();
Eric Christopherfc6de422014-08-05 02:39:49 +00001048 const TargetRegisterInfo *RegInfo = MF.getSubtarget().getRegisterInfo();
Anton Korobeynikov9e66cbb2011-03-05 18:43:55 +00001049 const ARMFunctionInfo &AFI = *MF.getInfo<ARMFunctionInfo>();
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001050
1051 unsigned FramePtr = RegInfo->getFrameRegister(MF);
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001052 unsigned Opc = MI->getOpcode();
Anton Korobeynikov51537f12011-03-05 18:43:43 +00001053 unsigned SrcReg, DstReg;
1054
Anton Korobeynikova8d177b2011-03-05 18:43:50 +00001055 if (Opc == ARM::tPUSH || Opc == ARM::tLDRpci) {
1056 // Two special cases:
1057 // 1) tPUSH does not have src/dst regs.
1058 // 2) for Thumb1 code we sometimes materialize the constant via constpool
1059 // load. Yes, this is pretty fragile, but for now I don't see better
1060 // way... :(
Anton Korobeynikov51537f12011-03-05 18:43:43 +00001061 SrcReg = DstReg = ARM::SP;
1062 } else {
Anton Korobeynikova8d177b2011-03-05 18:43:50 +00001063 SrcReg = MI->getOperand(1).getReg();
Anton Korobeynikov51537f12011-03-05 18:43:43 +00001064 DstReg = MI->getOperand(0).getReg();
1065 }
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001066
1067 // Try to figure out the unwinding opcode out of src / dst regs.
Evan Cheng7f8e5632011-12-07 07:15:52 +00001068 if (MI->mayStore()) {
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001069 // Register saves.
1070 assert(DstReg == ARM::SP &&
1071 "Only stack pointer as a destination reg is supported");
1072
1073 SmallVector<unsigned, 4> RegList;
Anton Korobeynikov51537f12011-03-05 18:43:43 +00001074 // Skip src & dst reg, and pred ops.
1075 unsigned StartOp = 2 + 2;
1076 // Use all the operands.
1077 unsigned NumOffset = 0;
1078
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001079 switch (Opc) {
1080 default:
1081 MI->dump();
Craig Toppere55c5562012-02-07 02:50:20 +00001082 llvm_unreachable("Unsupported opcode for unwinding information");
Anton Korobeynikov51537f12011-03-05 18:43:43 +00001083 case ARM::tPUSH:
1084 // Special case here: no src & dst reg, but two extra imp ops.
1085 StartOp = 2; NumOffset = 2;
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001086 case ARM::STMDB_UPD:
Anton Korobeynikov51537f12011-03-05 18:43:43 +00001087 case ARM::t2STMDB_UPD:
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001088 case ARM::VSTMDDB_UPD:
1089 assert(SrcReg == ARM::SP &&
1090 "Only stack pointer as a source reg is supported");
Anton Korobeynikov51537f12011-03-05 18:43:43 +00001091 for (unsigned i = StartOp, NumOps = MI->getNumOperands() - NumOffset;
Anton Korobeynikovef731ed2012-08-04 13:25:58 +00001092 i != NumOps; ++i) {
1093 const MachineOperand &MO = MI->getOperand(i);
1094 // Actually, there should never be any impdef stuff here. Skip it
1095 // temporary to workaround PR11902.
1096 if (MO.isImplicit())
1097 continue;
1098 RegList.push_back(MO.getReg());
1099 }
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001100 break;
Owen Anderson2aedba62011-07-26 20:54:26 +00001101 case ARM::STR_PRE_IMM:
1102 case ARM::STR_PRE_REG:
Evgeniy Stepanov4c7eb472012-01-19 12:53:06 +00001103 case ARM::t2STR_PRE:
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001104 assert(MI->getOperand(2).getReg() == ARM::SP &&
1105 "Only stack pointer as a source reg is supported");
1106 RegList.push_back(SrcReg);
1107 break;
1108 }
Joerg Sonnenberger3c108172014-04-30 22:43:13 +00001109 if (MAI->getExceptionHandlingType() == ExceptionHandling::ARM)
1110 ATS.emitRegSave(RegList, Opc == ARM::VSTMDDB_UPD);
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001111 } else {
1112 // Changes of stack / frame pointer.
1113 if (SrcReg == ARM::SP) {
1114 int64_t Offset = 0;
1115 switch (Opc) {
1116 default:
1117 MI->dump();
Craig Toppere55c5562012-02-07 02:50:20 +00001118 llvm_unreachable("Unsupported opcode for unwinding information");
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001119 case ARM::MOVr:
Evgeniy Stepanov4c7eb472012-01-19 12:53:06 +00001120 case ARM::tMOVr:
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001121 Offset = 0;
1122 break;
1123 case ARM::ADDri:
1124 Offset = -MI->getOperand(2).getImm();
1125 break;
1126 case ARM::SUBri:
Evgeniy Stepanov4c7eb472012-01-19 12:53:06 +00001127 case ARM::t2SUBri:
Jim Grosbacha8a80672011-06-29 23:25:04 +00001128 Offset = MI->getOperand(2).getImm();
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001129 break;
Anton Korobeynikov51537f12011-03-05 18:43:43 +00001130 case ARM::tSUBspi:
Jim Grosbacha8a80672011-06-29 23:25:04 +00001131 Offset = MI->getOperand(2).getImm()*4;
Anton Korobeynikov51537f12011-03-05 18:43:43 +00001132 break;
1133 case ARM::tADDspi:
1134 case ARM::tADDrSPi:
1135 Offset = -MI->getOperand(2).getImm()*4;
1136 break;
Anton Korobeynikov9e66cbb2011-03-05 18:43:55 +00001137 case ARM::tLDRpci: {
1138 // Grab the constpool index and check, whether it corresponds to
1139 // original or cloned constpool entry.
1140 unsigned CPI = MI->getOperand(1).getIndex();
1141 const MachineConstantPool *MCP = MF.getConstantPool();
1142 if (CPI >= MCP->getConstants().size())
1143 CPI = AFI.getOriginalCPIdx(CPI);
1144 assert(CPI != -1U && "Invalid constpool index");
1145
1146 // Derive the actual offset.
1147 const MachineConstantPoolEntry &CPE = MCP->getConstants()[CPI];
1148 assert(!CPE.isMachineConstantPoolEntry() && "Invalid constpool entry");
1149 // FIXME: Check for user, it should be "add" instruction!
1150 Offset = -cast<ConstantInt>(CPE.Val.ConstVal)->getSExtValue();
Anton Korobeynikova8d177b2011-03-05 18:43:50 +00001151 break;
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001152 }
Anton Korobeynikov9e66cbb2011-03-05 18:43:55 +00001153 }
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001154
Joerg Sonnenberger3c108172014-04-30 22:43:13 +00001155 if (MAI->getExceptionHandlingType() == ExceptionHandling::ARM) {
1156 if (DstReg == FramePtr && FramePtr != ARM::SP)
1157 // Set-up of the frame pointer. Positive values correspond to "add"
1158 // instruction.
1159 ATS.emitSetFP(FramePtr, ARM::SP, -Offset);
1160 else if (DstReg == ARM::SP) {
1161 // Change of SP by an offset. Positive values correspond to "sub"
1162 // instruction.
1163 ATS.emitPad(Offset);
1164 } else {
1165 // Move of SP to a register. Positive values correspond to an "add"
1166 // instruction.
1167 ATS.emitMovSP(DstReg, -Offset);
1168 }
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001169 }
1170 } else if (DstReg == ARM::SP) {
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001171 MI->dump();
Craig Toppere55c5562012-02-07 02:50:20 +00001172 llvm_unreachable("Unsupported opcode for unwinding information");
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001173 }
1174 else {
1175 MI->dump();
Craig Toppere55c5562012-02-07 02:50:20 +00001176 llvm_unreachable("Unsupported opcode for unwinding information");
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001177 }
1178 }
1179}
1180
Jim Grosbach95dee402011-07-08 17:40:42 +00001181// Simple pseudo-instructions have their lowering (with expansion to real
1182// instructions) auto-generated.
1183#include "ARMGenMCPseudoLowering.inc"
1184
Jim Grosbach05eccf02010-09-29 15:23:40 +00001185void ARMAsmPrinter::EmitInstruction(const MachineInstr *MI) {
Eric Christopher8b770652015-01-26 19:03:15 +00001186 const DataLayout *DL = TM.getDataLayout();
Rafael Espindola58873562014-01-03 19:21:54 +00001187
Jim Grosbach4b63d2a2012-05-18 19:12:01 +00001188 // If we just ended a constant pool, mark it as such.
1189 if (InConstantPool && MI->getOpcode() != ARM::CONSTPOOL_ENTRY) {
Lang Hames9ff69c82015-04-24 19:11:51 +00001190 OutStreamer->EmitDataRegion(MCDR_DataRegionEnd);
Jim Grosbach4b63d2a2012-05-18 19:12:01 +00001191 InConstantPool = false;
1192 }
Owen Anderson0ca562e2011-10-04 23:26:17 +00001193
Jim Grosbach51b55422011-08-23 21:32:34 +00001194 // Emit unwinding stuff for frame-related instructions
Renato Golin78a6eba2014-02-07 20:12:49 +00001195 if (Subtarget->isTargetEHABICompatible() &&
Renato Golin8cea6e82014-01-29 11:50:56 +00001196 MI->getFlag(MachineInstr::FrameSetup))
Jim Grosbach51b55422011-08-23 21:32:34 +00001197 EmitUnwindingInstruction(MI);
1198
Jim Grosbach95dee402011-07-08 17:40:42 +00001199 // Do any auto-generated pseudo lowerings.
Lang Hames9ff69c82015-04-24 19:11:51 +00001200 if (emitPseudoExpansionLowering(*OutStreamer, MI))
Jim Grosbach95dee402011-07-08 17:40:42 +00001201 return;
1202
Andrew Trick924123a2011-09-21 02:20:46 +00001203 assert(!convertAddSubFlagsOpcode(MI->getOpcode()) &&
1204 "Pseudo flag setting opcode should be expanded early");
1205
Jim Grosbach95dee402011-07-08 17:40:42 +00001206 // Check for manual lowerings.
Evan Chengdfce83c2011-01-17 08:03:18 +00001207 unsigned Opc = MI->getOpcode();
1208 switch (Opc) {
Craig Toppere55c5562012-02-07 02:50:20 +00001209 case ARM::t2MOVi32imm: llvm_unreachable("Should be lowered by thumb2it pass");
David Blaikieb735b4d2013-06-16 20:34:27 +00001210 case ARM::DBG_VALUE: llvm_unreachable("Should be handled by generic printing");
Jim Grosbach8c1fabe2010-12-14 21:10:47 +00001211 case ARM::LEApcrel:
Jim Grosbach509dc2a2010-12-14 22:28:03 +00001212 case ARM::tLEApcrel:
Jim Grosbach8c1fabe2010-12-14 21:10:47 +00001213 case ARM::t2LEApcrel: {
Jim Grosbachce2bd8d2010-12-02 00:28:45 +00001214 // FIXME: Need to also handle globals and externals
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001215 MCSymbol *CPISymbol = GetCPISymbol(MI->getOperand(1).getIndex());
Lang Hames9ff69c82015-04-24 19:11:51 +00001216 EmitToStreamer(*OutStreamer, MCInstBuilder(MI->getOpcode() ==
1217 ARM::t2LEApcrel ? ARM::t2ADR
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001218 : (MI->getOpcode() == ARM::tLEApcrel ? ARM::tADR
1219 : ARM::ADR))
1220 .addReg(MI->getOperand(0).getReg())
1221 .addExpr(MCSymbolRefExpr::Create(CPISymbol, OutContext))
1222 // Add predicate operands.
1223 .addImm(MI->getOperand(2).getImm())
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001224 .addReg(MI->getOperand(3).getReg()));
Jim Grosbachce2bd8d2010-12-02 00:28:45 +00001225 return;
1226 }
Jim Grosbach509dc2a2010-12-14 22:28:03 +00001227 case ARM::LEApcrelJT:
1228 case ARM::tLEApcrelJT:
1229 case ARM::t2LEApcrelJT: {
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001230 MCSymbol *JTIPICSymbol =
1231 GetARMJTIPICJumpTableLabel2(MI->getOperand(1).getIndex(),
1232 MI->getOperand(2).getImm());
Lang Hames9ff69c82015-04-24 19:11:51 +00001233 EmitToStreamer(*OutStreamer, MCInstBuilder(MI->getOpcode() ==
1234 ARM::t2LEApcrelJT ? ARM::t2ADR
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001235 : (MI->getOpcode() == ARM::tLEApcrelJT ? ARM::tADR
1236 : ARM::ADR))
1237 .addReg(MI->getOperand(0).getReg())
1238 .addExpr(MCSymbolRefExpr::Create(JTIPICSymbol, OutContext))
1239 // Add predicate operands.
1240 .addImm(MI->getOperand(3).getImm())
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001241 .addReg(MI->getOperand(4).getReg()));
Jim Grosbachdc35e062010-12-01 19:47:31 +00001242 return;
1243 }
Jim Grosbach3f2096e2011-03-12 00:45:26 +00001244 // Darwin call instructions are just normal call instructions with different
1245 // clobber semantics (they clobber R9).
Jim Grosbachcd5e30f2010-11-30 18:30:19 +00001246 case ARM::BX_CALL: {
Lang Hames9ff69c82015-04-24 19:11:51 +00001247 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::MOVr)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001248 .addReg(ARM::LR)
1249 .addReg(ARM::PC)
Jim Grosbachcd5e30f2010-11-30 18:30:19 +00001250 // Add predicate operands.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001251 .addImm(ARMCC::AL)
1252 .addReg(0)
Jim Grosbachcd5e30f2010-11-30 18:30:19 +00001253 // Add 's' bit operand (always reg0 for this)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001254 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001255
Lang Hames9ff69c82015-04-24 19:11:51 +00001256 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::BX)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001257 .addReg(MI->getOperand(0).getReg()));
Jim Grosbachcd5e30f2010-11-30 18:30:19 +00001258 return;
1259 }
Cameron Zwaricha946f472011-05-25 21:53:50 +00001260 case ARM::tBX_CALL: {
Jonathan Roelofs300d8ff2014-12-04 19:34:50 +00001261 if (Subtarget->hasV5TOps())
1262 llvm_unreachable("Expected BLX to be selected for v5t+");
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001263
Jonathan Roelofs300d8ff2014-12-04 19:34:50 +00001264 // On ARM v4t, when doing a call from thumb mode, we need to ensure
1265 // that the saved lr has its LSB set correctly (the arch doesn't
1266 // have blx).
1267 // So here we generate a bl to a small jump pad that does bx rN.
1268 // The jump pads are emitted after the function body.
1269
1270 unsigned TReg = MI->getOperand(0).getReg();
1271 MCSymbol *TRegSym = nullptr;
1272 for (unsigned i = 0, e = ThumbIndirectPads.size(); i < e; i++) {
1273 if (ThumbIndirectPads[i].first == TReg) {
1274 TRegSym = ThumbIndirectPads[i].second;
1275 break;
1276 }
1277 }
1278
1279 if (!TRegSym) {
1280 TRegSym = OutContext.CreateTempSymbol();
1281 ThumbIndirectPads.push_back(std::make_pair(TReg, TRegSym));
1282 }
1283
1284 // Create a link-saving branch to the Reg Indirect Jump Pad.
Lang Hames9ff69c82015-04-24 19:11:51 +00001285 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::tBL)
Jonathan Roelofs300d8ff2014-12-04 19:34:50 +00001286 // Predicate comes first here.
1287 .addImm(ARMCC::AL).addReg(0)
1288 .addExpr(MCSymbolRefExpr::Create(TRegSym, OutContext)));
Cameron Zwaricha946f472011-05-25 21:53:50 +00001289 return;
1290 }
Jim Grosbachcd5e30f2010-11-30 18:30:19 +00001291 case ARM::BMOVPCRX_CALL: {
Lang Hames9ff69c82015-04-24 19:11:51 +00001292 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::MOVr)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001293 .addReg(ARM::LR)
1294 .addReg(ARM::PC)
Jim Grosbachcd5e30f2010-11-30 18:30:19 +00001295 // Add predicate operands.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001296 .addImm(ARMCC::AL)
1297 .addReg(0)
Jim Grosbachcd5e30f2010-11-30 18:30:19 +00001298 // Add 's' bit operand (always reg0 for this)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001299 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001300
Lang Hames9ff69c82015-04-24 19:11:51 +00001301 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::MOVr)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001302 .addReg(ARM::PC)
Benjamin Kramer2f545712013-03-15 17:27:39 +00001303 .addReg(MI->getOperand(0).getReg())
Jim Grosbachcd5e30f2010-11-30 18:30:19 +00001304 // Add predicate operands.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001305 .addImm(ARMCC::AL)
1306 .addReg(0)
Jim Grosbachcd5e30f2010-11-30 18:30:19 +00001307 // Add 's' bit operand (always reg0 for this)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001308 .addReg(0));
Jim Grosbachcd5e30f2010-11-30 18:30:19 +00001309 return;
1310 }
Evan Cheng65f9d192012-02-28 18:51:51 +00001311 case ARM::BMOVPCB_CALL: {
Lang Hames9ff69c82015-04-24 19:11:51 +00001312 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::MOVr)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001313 .addReg(ARM::LR)
1314 .addReg(ARM::PC)
Evan Cheng65f9d192012-02-28 18:51:51 +00001315 // Add predicate operands.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001316 .addImm(ARMCC::AL)
1317 .addReg(0)
Evan Cheng65f9d192012-02-28 18:51:51 +00001318 // Add 's' bit operand (always reg0 for this)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001319 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001320
Saleem Abdulrasool1eb4a282014-07-07 05:18:22 +00001321 const MachineOperand &Op = MI->getOperand(0);
1322 const GlobalValue *GV = Op.getGlobal();
1323 const unsigned TF = Op.getTargetFlags();
1324 MCSymbol *GVSym = GetARMGVSymbol(GV, TF);
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001325 const MCExpr *GVSymExpr = MCSymbolRefExpr::Create(GVSym, OutContext);
Lang Hames9ff69c82015-04-24 19:11:51 +00001326 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::Bcc)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001327 .addExpr(GVSymExpr)
Evan Cheng65f9d192012-02-28 18:51:51 +00001328 // Add predicate operands.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001329 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001330 .addReg(0));
Evan Cheng65f9d192012-02-28 18:51:51 +00001331 return;
1332 }
Evan Cheng2f2435d2011-01-21 18:55:51 +00001333 case ARM::MOVi16_ga_pcrel:
1334 case ARM::t2MOVi16_ga_pcrel: {
Evan Chengdfce83c2011-01-17 08:03:18 +00001335 MCInst TmpInst;
Evan Cheng2f2435d2011-01-21 18:55:51 +00001336 TmpInst.setOpcode(Opc == ARM::MOVi16_ga_pcrel? ARM::MOVi16 : ARM::t2MOVi16);
Jim Grosbache9119e42015-05-13 18:37:00 +00001337 TmpInst.addOperand(MCOperand::createReg(MI->getOperand(0).getReg()));
Evan Chengdfce83c2011-01-17 08:03:18 +00001338
Evan Cheng2f2435d2011-01-21 18:55:51 +00001339 unsigned TF = MI->getOperand(1).getTargetFlags();
Evan Chengdfce83c2011-01-17 08:03:18 +00001340 const GlobalValue *GV = MI->getOperand(1).getGlobal();
Tim Northoverdb962e2c2013-11-25 16:24:52 +00001341 MCSymbol *GVSym = GetARMGVSymbol(GV, TF);
Evan Chengdfce83c2011-01-17 08:03:18 +00001342 const MCExpr *GVSymExpr = MCSymbolRefExpr::Create(GVSym, OutContext);
Tim Northoverdb962e2c2013-11-25 16:24:52 +00001343
Rafael Espindola58873562014-01-03 19:21:54 +00001344 MCSymbol *LabelSym = getPICLabel(DL->getPrivateGlobalPrefix(),
Tim Northoverdb962e2c2013-11-25 16:24:52 +00001345 getFunctionNumber(),
1346 MI->getOperand(2).getImm(), OutContext);
1347 const MCExpr *LabelSymExpr= MCSymbolRefExpr::Create(LabelSym, OutContext);
1348 unsigned PCAdj = (Opc == ARM::MOVi16_ga_pcrel) ? 8 : 4;
1349 const MCExpr *PCRelExpr =
1350 ARMMCExpr::CreateLower16(MCBinaryExpr::CreateSub(GVSymExpr,
1351 MCBinaryExpr::CreateAdd(LabelSymExpr,
Evan Cheng2f2435d2011-01-21 18:55:51 +00001352 MCConstantExpr::Create(PCAdj, OutContext),
Tim Northoverdb962e2c2013-11-25 16:24:52 +00001353 OutContext), OutContext), OutContext);
Jim Grosbache9119e42015-05-13 18:37:00 +00001354 TmpInst.addOperand(MCOperand::createExpr(PCRelExpr));
Evan Cheng2f2435d2011-01-21 18:55:51 +00001355
Evan Chengdfce83c2011-01-17 08:03:18 +00001356 // Add predicate operands.
Jim Grosbache9119e42015-05-13 18:37:00 +00001357 TmpInst.addOperand(MCOperand::createImm(ARMCC::AL));
1358 TmpInst.addOperand(MCOperand::createReg(0));
Evan Chengdfce83c2011-01-17 08:03:18 +00001359 // Add 's' bit operand (always reg0 for this)
Jim Grosbache9119e42015-05-13 18:37:00 +00001360 TmpInst.addOperand(MCOperand::createReg(0));
Lang Hames9ff69c82015-04-24 19:11:51 +00001361 EmitToStreamer(*OutStreamer, TmpInst);
Evan Chengdfce83c2011-01-17 08:03:18 +00001362 return;
1363 }
Evan Cheng2f2435d2011-01-21 18:55:51 +00001364 case ARM::MOVTi16_ga_pcrel:
1365 case ARM::t2MOVTi16_ga_pcrel: {
Evan Chengdfce83c2011-01-17 08:03:18 +00001366 MCInst TmpInst;
Evan Cheng2f2435d2011-01-21 18:55:51 +00001367 TmpInst.setOpcode(Opc == ARM::MOVTi16_ga_pcrel
1368 ? ARM::MOVTi16 : ARM::t2MOVTi16);
Jim Grosbache9119e42015-05-13 18:37:00 +00001369 TmpInst.addOperand(MCOperand::createReg(MI->getOperand(0).getReg()));
1370 TmpInst.addOperand(MCOperand::createReg(MI->getOperand(1).getReg()));
Evan Chengdfce83c2011-01-17 08:03:18 +00001371
Evan Cheng2f2435d2011-01-21 18:55:51 +00001372 unsigned TF = MI->getOperand(2).getTargetFlags();
Evan Chengdfce83c2011-01-17 08:03:18 +00001373 const GlobalValue *GV = MI->getOperand(2).getGlobal();
Tim Northoverdb962e2c2013-11-25 16:24:52 +00001374 MCSymbol *GVSym = GetARMGVSymbol(GV, TF);
Evan Chengdfce83c2011-01-17 08:03:18 +00001375 const MCExpr *GVSymExpr = MCSymbolRefExpr::Create(GVSym, OutContext);
Tim Northoverdb962e2c2013-11-25 16:24:52 +00001376
Rafael Espindola58873562014-01-03 19:21:54 +00001377 MCSymbol *LabelSym = getPICLabel(DL->getPrivateGlobalPrefix(),
Tim Northoverdb962e2c2013-11-25 16:24:52 +00001378 getFunctionNumber(),
1379 MI->getOperand(3).getImm(), OutContext);
1380 const MCExpr *LabelSymExpr= MCSymbolRefExpr::Create(LabelSym, OutContext);
1381 unsigned PCAdj = (Opc == ARM::MOVTi16_ga_pcrel) ? 8 : 4;
1382 const MCExpr *PCRelExpr =
Evan Cheng2f2435d2011-01-21 18:55:51 +00001383 ARMMCExpr::CreateUpper16(MCBinaryExpr::CreateSub(GVSymExpr,
1384 MCBinaryExpr::CreateAdd(LabelSymExpr,
1385 MCConstantExpr::Create(PCAdj, OutContext),
Evan Chengdfce83c2011-01-17 08:03:18 +00001386 OutContext), OutContext), OutContext);
Jim Grosbache9119e42015-05-13 18:37:00 +00001387 TmpInst.addOperand(MCOperand::createExpr(PCRelExpr));
Evan Chengdfce83c2011-01-17 08:03:18 +00001388 // Add predicate operands.
Jim Grosbache9119e42015-05-13 18:37:00 +00001389 TmpInst.addOperand(MCOperand::createImm(ARMCC::AL));
1390 TmpInst.addOperand(MCOperand::createReg(0));
Evan Chengdfce83c2011-01-17 08:03:18 +00001391 // Add 's' bit operand (always reg0 for this)
Jim Grosbache9119e42015-05-13 18:37:00 +00001392 TmpInst.addOperand(MCOperand::createReg(0));
Lang Hames9ff69c82015-04-24 19:11:51 +00001393 EmitToStreamer(*OutStreamer, TmpInst);
Evan Chengdfce83c2011-01-17 08:03:18 +00001394 return;
1395 }
Jim Grosbach3d979202010-09-17 23:41:53 +00001396 case ARM::tPICADD: {
1397 // This is a pseudo op for a label + instruction sequence, which looks like:
1398 // LPC0:
1399 // add r0, pc
1400 // This adds the address of LPC0 to r0.
1401
1402 // Emit the label.
Lang Hames9ff69c82015-04-24 19:11:51 +00001403 OutStreamer->EmitLabel(getPICLabel(DL->getPrivateGlobalPrefix(),
1404 getFunctionNumber(),
1405 MI->getOperand(2).getImm(),
1406 OutContext));
Jim Grosbach3d979202010-09-17 23:41:53 +00001407
1408 // Form and emit the add.
Lang Hames9ff69c82015-04-24 19:11:51 +00001409 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::tADDhirr)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001410 .addReg(MI->getOperand(0).getReg())
1411 .addReg(MI->getOperand(0).getReg())
1412 .addReg(ARM::PC)
1413 // Add predicate operands.
1414 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001415 .addReg(0));
Jim Grosbach3d979202010-09-17 23:41:53 +00001416 return;
1417 }
Jim Grosbachc8e2e9d2010-09-30 19:53:58 +00001418 case ARM::PICADD: {
Chris Lattneradd57492009-10-19 22:23:04 +00001419 // This is a pseudo op for a label + instruction sequence, which looks like:
1420 // LPC0:
1421 // add r0, pc, r0
1422 // This adds the address of LPC0 to r0.
Jim Grosbach8ee5cd92010-09-02 01:02:06 +00001423
Chris Lattneradd57492009-10-19 22:23:04 +00001424 // Emit the label.
Lang Hames9ff69c82015-04-24 19:11:51 +00001425 OutStreamer->EmitLabel(getPICLabel(DL->getPrivateGlobalPrefix(),
1426 getFunctionNumber(),
1427 MI->getOperand(2).getImm(),
1428 OutContext));
Jim Grosbach8ee5cd92010-09-02 01:02:06 +00001429
Jim Grosbach7ae94222010-09-14 21:05:34 +00001430 // Form and emit the add.
Lang Hames9ff69c82015-04-24 19:11:51 +00001431 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::ADDrr)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001432 .addReg(MI->getOperand(0).getReg())
1433 .addReg(ARM::PC)
1434 .addReg(MI->getOperand(1).getReg())
1435 // Add predicate operands.
1436 .addImm(MI->getOperand(3).getImm())
1437 .addReg(MI->getOperand(4).getReg())
1438 // Add 's' bit operand (always reg0 for this)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001439 .addReg(0));
Chris Lattneradd57492009-10-19 22:23:04 +00001440 return;
1441 }
Jim Grosbacha7d430b2010-09-17 16:25:52 +00001442 case ARM::PICSTR:
1443 case ARM::PICSTRB:
1444 case ARM::PICSTRH:
1445 case ARM::PICLDR:
1446 case ARM::PICLDRB:
1447 case ARM::PICLDRH:
1448 case ARM::PICLDRSB:
1449 case ARM::PICLDRSH: {
Jim Grosbach218e22d2010-09-16 17:43:25 +00001450 // This is a pseudo op for a label + instruction sequence, which looks like:
1451 // LPC0:
Jim Grosbacha7d430b2010-09-17 16:25:52 +00001452 // OP r0, [pc, r0]
Jim Grosbach218e22d2010-09-16 17:43:25 +00001453 // The LCP0 label is referenced by a constant pool entry in order to get
1454 // a PC-relative address at the ldr instruction.
1455
1456 // Emit the label.
Lang Hames9ff69c82015-04-24 19:11:51 +00001457 OutStreamer->EmitLabel(getPICLabel(DL->getPrivateGlobalPrefix(),
1458 getFunctionNumber(),
1459 MI->getOperand(2).getImm(),
1460 OutContext));
Jim Grosbach218e22d2010-09-16 17:43:25 +00001461
1462 // Form and emit the load
Jim Grosbacha7d430b2010-09-17 16:25:52 +00001463 unsigned Opcode;
1464 switch (MI->getOpcode()) {
1465 default:
1466 llvm_unreachable("Unexpected opcode!");
Jim Grosbach338de3e2010-10-27 23:12:14 +00001467 case ARM::PICSTR: Opcode = ARM::STRrs; break;
1468 case ARM::PICSTRB: Opcode = ARM::STRBrs; break;
Jim Grosbacha7d430b2010-09-17 16:25:52 +00001469 case ARM::PICSTRH: Opcode = ARM::STRH; break;
Jim Grosbach1e4d9a12010-10-26 22:37:02 +00001470 case ARM::PICLDR: Opcode = ARM::LDRrs; break;
Jim Grosbach5a7c7152010-10-27 00:19:44 +00001471 case ARM::PICLDRB: Opcode = ARM::LDRBrs; break;
Jim Grosbacha7d430b2010-09-17 16:25:52 +00001472 case ARM::PICLDRH: Opcode = ARM::LDRH; break;
1473 case ARM::PICLDRSB: Opcode = ARM::LDRSB; break;
1474 case ARM::PICLDRSH: Opcode = ARM::LDRSH; break;
1475 }
Lang Hames9ff69c82015-04-24 19:11:51 +00001476 EmitToStreamer(*OutStreamer, MCInstBuilder(Opcode)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001477 .addReg(MI->getOperand(0).getReg())
1478 .addReg(ARM::PC)
1479 .addReg(MI->getOperand(1).getReg())
1480 .addImm(0)
1481 // Add predicate operands.
1482 .addImm(MI->getOperand(3).getImm())
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001483 .addReg(MI->getOperand(4).getReg()));
Jim Grosbach218e22d2010-09-16 17:43:25 +00001484
1485 return;
1486 }
Jim Grosbachc8e2e9d2010-09-30 19:53:58 +00001487 case ARM::CONSTPOOL_ENTRY: {
Chris Lattner186c6b02009-10-19 22:33:05 +00001488 /// CONSTPOOL_ENTRY - This instruction represents a floating constant pool
1489 /// in the function. The first operand is the ID# for this instruction, the
1490 /// second is the index into the MachineConstantPool that this is, the third
1491 /// is the size in bytes of this constant pool entry.
Jakob Stoklund Olesen2e05db22011-12-06 01:43:02 +00001492 /// The required alignment is specified on the basic block holding this MI.
Chris Lattner186c6b02009-10-19 22:33:05 +00001493 unsigned LabelId = (unsigned)MI->getOperand(0).getImm();
1494 unsigned CPIdx = (unsigned)MI->getOperand(1).getIndex();
1495
Jim Grosbach4b63d2a2012-05-18 19:12:01 +00001496 // If this is the first entry of the pool, mark it.
1497 if (!InConstantPool) {
Lang Hames9ff69c82015-04-24 19:11:51 +00001498 OutStreamer->EmitDataRegion(MCDR_DataRegion);
Jim Grosbach4b63d2a2012-05-18 19:12:01 +00001499 InConstantPool = true;
1500 }
1501
Lang Hames9ff69c82015-04-24 19:11:51 +00001502 OutStreamer->EmitLabel(GetCPISymbol(LabelId));
Chris Lattner186c6b02009-10-19 22:33:05 +00001503
1504 const MachineConstantPoolEntry &MCPE = MCP->getConstants()[CPIdx];
1505 if (MCPE.isMachineConstantPoolEntry())
1506 EmitMachineConstantPoolValue(MCPE.Val.MachineCPVal);
1507 else
1508 EmitGlobalConstant(MCPE.Val.ConstVal);
Chris Lattner186c6b02009-10-19 22:33:05 +00001509 return;
1510 }
Jim Grosbachd64f9b82010-09-21 23:28:16 +00001511 case ARM::t2BR_JT: {
1512 // Lower and emit the instruction itself, then the jump table following it.
Lang Hames9ff69c82015-04-24 19:11:51 +00001513 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::tMOVr)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001514 .addReg(ARM::PC)
1515 .addReg(MI->getOperand(0).getReg())
1516 // Add predicate operands.
1517 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001518 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001519
Jim Grosbach7ec3d342010-11-29 22:37:40 +00001520 // Output the data for the jump table itself
1521 EmitJump2Table(MI);
1522 return;
1523 }
1524 case ARM::t2TBB_JT: {
1525 // Lower and emit the instruction itself, then the jump table following it.
Lang Hames9ff69c82015-04-24 19:11:51 +00001526 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::t2TBB)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001527 .addReg(ARM::PC)
1528 .addReg(MI->getOperand(0).getReg())
1529 // Add predicate operands.
1530 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001531 .addReg(0));
Jim Grosbach7ec3d342010-11-29 22:37:40 +00001532
Jim Grosbach7ec3d342010-11-29 22:37:40 +00001533 // Output the data for the jump table itself
1534 EmitJump2Table(MI);
1535 // Make sure the next instruction is 2-byte aligned.
1536 EmitAlignment(1);
1537 return;
1538 }
1539 case ARM::t2TBH_JT: {
1540 // Lower and emit the instruction itself, then the jump table following it.
Lang Hames9ff69c82015-04-24 19:11:51 +00001541 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::t2TBH)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001542 .addReg(ARM::PC)
1543 .addReg(MI->getOperand(0).getReg())
1544 // Add predicate operands.
1545 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001546 .addReg(0));
Jim Grosbach7ec3d342010-11-29 22:37:40 +00001547
Jim Grosbach7ec3d342010-11-29 22:37:40 +00001548 // Output the data for the jump table itself
Jim Grosbachd64f9b82010-09-21 23:28:16 +00001549 EmitJump2Table(MI);
1550 return;
1551 }
Jim Grosbach58bc36a2010-11-29 19:32:47 +00001552 case ARM::tBR_JTr:
Jim Grosbach150b1ad2010-11-29 18:37:44 +00001553 case ARM::BR_JTr: {
1554 // Lower and emit the instruction itself, then the jump table following it.
1555 // mov pc, target
1556 MCInst TmpInst;
Jim Grosbach7ec3d342010-11-29 22:37:40 +00001557 unsigned Opc = MI->getOpcode() == ARM::BR_JTr ?
Jim Grosbache9cc9012011-06-30 23:38:17 +00001558 ARM::MOVr : ARM::tMOVr;
Jim Grosbach58bc36a2010-11-29 19:32:47 +00001559 TmpInst.setOpcode(Opc);
Jim Grosbache9119e42015-05-13 18:37:00 +00001560 TmpInst.addOperand(MCOperand::createReg(ARM::PC));
1561 TmpInst.addOperand(MCOperand::createReg(MI->getOperand(0).getReg()));
Jim Grosbach150b1ad2010-11-29 18:37:44 +00001562 // Add predicate operands.
Jim Grosbache9119e42015-05-13 18:37:00 +00001563 TmpInst.addOperand(MCOperand::createImm(ARMCC::AL));
1564 TmpInst.addOperand(MCOperand::createReg(0));
Jim Grosbachcd5e30f2010-11-30 18:30:19 +00001565 // Add 's' bit operand (always reg0 for this)
1566 if (Opc == ARM::MOVr)
Jim Grosbache9119e42015-05-13 18:37:00 +00001567 TmpInst.addOperand(MCOperand::createReg(0));
Lang Hames9ff69c82015-04-24 19:11:51 +00001568 EmitToStreamer(*OutStreamer, TmpInst);
Jim Grosbach150b1ad2010-11-29 18:37:44 +00001569
Jim Grosbach58bc36a2010-11-29 19:32:47 +00001570 // Make sure the Thumb jump table is 4-byte aligned.
Jim Grosbache9cc9012011-06-30 23:38:17 +00001571 if (Opc == ARM::tMOVr)
Jim Grosbach58bc36a2010-11-29 19:32:47 +00001572 EmitAlignment(2);
1573
Jim Grosbach150b1ad2010-11-29 18:37:44 +00001574 // Output the data for the jump table itself
1575 EmitJumpTable(MI);
1576 return;
1577 }
1578 case ARM::BR_JTm: {
1579 // Lower and emit the instruction itself, then the jump table following it.
1580 // ldr pc, target
1581 MCInst TmpInst;
1582 if (MI->getOperand(1).getReg() == 0) {
1583 // literal offset
1584 TmpInst.setOpcode(ARM::LDRi12);
Jim Grosbache9119e42015-05-13 18:37:00 +00001585 TmpInst.addOperand(MCOperand::createReg(ARM::PC));
1586 TmpInst.addOperand(MCOperand::createReg(MI->getOperand(0).getReg()));
1587 TmpInst.addOperand(MCOperand::createImm(MI->getOperand(2).getImm()));
Jim Grosbach150b1ad2010-11-29 18:37:44 +00001588 } else {
1589 TmpInst.setOpcode(ARM::LDRrs);
Jim Grosbache9119e42015-05-13 18:37:00 +00001590 TmpInst.addOperand(MCOperand::createReg(ARM::PC));
1591 TmpInst.addOperand(MCOperand::createReg(MI->getOperand(0).getReg()));
1592 TmpInst.addOperand(MCOperand::createReg(MI->getOperand(1).getReg()));
1593 TmpInst.addOperand(MCOperand::createImm(0));
Jim Grosbach150b1ad2010-11-29 18:37:44 +00001594 }
1595 // Add predicate operands.
Jim Grosbache9119e42015-05-13 18:37:00 +00001596 TmpInst.addOperand(MCOperand::createImm(ARMCC::AL));
1597 TmpInst.addOperand(MCOperand::createReg(0));
Lang Hames9ff69c82015-04-24 19:11:51 +00001598 EmitToStreamer(*OutStreamer, TmpInst);
Jim Grosbach150b1ad2010-11-29 18:37:44 +00001599
1600 // Output the data for the jump table itself
Jim Grosbach284eebc2010-09-22 17:39:48 +00001601 EmitJumpTable(MI);
1602 return;
1603 }
Jim Grosbach08c562b2010-11-17 21:05:55 +00001604 case ARM::BR_JTadd: {
1605 // Lower and emit the instruction itself, then the jump table following it.
1606 // add pc, target, idx
Lang Hames9ff69c82015-04-24 19:11:51 +00001607 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::ADDrr)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001608 .addReg(ARM::PC)
1609 .addReg(MI->getOperand(0).getReg())
1610 .addReg(MI->getOperand(1).getReg())
1611 // Add predicate operands.
1612 .addImm(ARMCC::AL)
1613 .addReg(0)
1614 // Add 's' bit operand (always reg0 for this)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001615 .addReg(0));
Jim Grosbach08c562b2010-11-17 21:05:55 +00001616
1617 // Output the data for the jump table itself
1618 EmitJumpTable(MI);
1619 return;
1620 }
Tim Northover650b0ee52014-11-13 17:58:48 +00001621 case ARM::SPACE:
Lang Hames9ff69c82015-04-24 19:11:51 +00001622 OutStreamer->EmitZeros(MI->getOperand(1).getImm());
Tim Northover650b0ee52014-11-13 17:58:48 +00001623 return;
Jim Grosbach85030542010-09-23 18:05:37 +00001624 case ARM::TRAP: {
1625 // Non-Darwin binutils don't yet support the "trap" mnemonic.
1626 // FIXME: Remove this special case when they do.
Tim Northoverd6a729b2014-01-06 14:28:05 +00001627 if (!Subtarget->isTargetMachO()) {
Jim Grosbachfae83052010-10-01 23:21:38 +00001628 //.long 0xe7ffdefe @ trap
Jim Grosbach7d348372010-09-23 19:42:17 +00001629 uint32_t Val = 0xe7ffdefeUL;
Lang Hames9ff69c82015-04-24 19:11:51 +00001630 OutStreamer->AddComment("trap");
1631 OutStreamer->EmitIntValue(Val, 4);
Jim Grosbach85030542010-09-23 18:05:37 +00001632 return;
1633 }
1634 break;
1635 }
Eli Bendersky2e2ce492013-01-30 16:30:19 +00001636 case ARM::TRAPNaCl: {
1637 //.long 0xe7fedef0 @ trap
1638 uint32_t Val = 0xe7fedef0UL;
Lang Hames9ff69c82015-04-24 19:11:51 +00001639 OutStreamer->AddComment("trap");
1640 OutStreamer->EmitIntValue(Val, 4);
Eli Bendersky2e2ce492013-01-30 16:30:19 +00001641 return;
1642 }
Jim Grosbach85030542010-09-23 18:05:37 +00001643 case ARM::tTRAP: {
1644 // Non-Darwin binutils don't yet support the "trap" mnemonic.
1645 // FIXME: Remove this special case when they do.
Tim Northoverd6a729b2014-01-06 14:28:05 +00001646 if (!Subtarget->isTargetMachO()) {
Jim Grosbachfae83052010-10-01 23:21:38 +00001647 //.short 57086 @ trap
Benjamin Kramere38495d2010-09-23 18:57:26 +00001648 uint16_t Val = 0xdefe;
Lang Hames9ff69c82015-04-24 19:11:51 +00001649 OutStreamer->AddComment("trap");
1650 OutStreamer->EmitIntValue(Val, 2);
Jim Grosbach85030542010-09-23 18:05:37 +00001651 return;
1652 }
1653 break;
1654 }
Jim Grosbach4a6ab132010-09-24 20:47:58 +00001655 case ARM::t2Int_eh_sjlj_setjmp:
1656 case ARM::t2Int_eh_sjlj_setjmp_nofp:
Jim Grosbachc8e2e9d2010-09-30 19:53:58 +00001657 case ARM::tInt_eh_sjlj_setjmp: {
Jim Grosbach4a6ab132010-09-24 20:47:58 +00001658 // Two incoming args: GPR:$src, GPR:$val
1659 // mov $val, pc
1660 // adds $val, #7
1661 // str $val, [$src, #4]
1662 // movs r0, #0
1663 // b 1f
1664 // movs r0, #1
1665 // 1:
1666 unsigned SrcReg = MI->getOperand(0).getReg();
1667 unsigned ValReg = MI->getOperand(1).getReg();
1668 MCSymbol *Label = GetARMSJLJEHLabel();
Lang Hames9ff69c82015-04-24 19:11:51 +00001669 OutStreamer->AddComment("eh_setjmp begin");
1670 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::tMOVr)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001671 .addReg(ValReg)
1672 .addReg(ARM::PC)
Jim Grosbachb98ab912011-06-30 22:10:46 +00001673 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001674 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001675 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001676
Lang Hames9ff69c82015-04-24 19:11:51 +00001677 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::tADDi3)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001678 .addReg(ValReg)
Jim Grosbach4a6ab132010-09-24 20:47:58 +00001679 // 's' bit operand
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001680 .addReg(ARM::CPSR)
1681 .addReg(ValReg)
1682 .addImm(7)
Jim Grosbach4a6ab132010-09-24 20:47:58 +00001683 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001684 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001685 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001686
Lang Hames9ff69c82015-04-24 19:11:51 +00001687 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::tSTRi)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001688 .addReg(ValReg)
1689 .addReg(SrcReg)
Jim Grosbach4a6ab132010-09-24 20:47:58 +00001690 // The offset immediate is #4. The operand value is scaled by 4 for the
1691 // tSTR instruction.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001692 .addImm(1)
Jim Grosbach4a6ab132010-09-24 20:47:58 +00001693 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001694 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001695 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001696
Lang Hames9ff69c82015-04-24 19:11:51 +00001697 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::tMOVi8)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001698 .addReg(ARM::R0)
1699 .addReg(ARM::CPSR)
1700 .addImm(0)
Jim Grosbach4a6ab132010-09-24 20:47:58 +00001701 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001702 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001703 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001704
1705 const MCExpr *SymbolExpr = MCSymbolRefExpr::Create(Label, OutContext);
Lang Hames9ff69c82015-04-24 19:11:51 +00001706 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::tB)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001707 .addExpr(SymbolExpr)
1708 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001709 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001710
Lang Hames9ff69c82015-04-24 19:11:51 +00001711 OutStreamer->AddComment("eh_setjmp end");
1712 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::tMOVi8)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001713 .addReg(ARM::R0)
1714 .addReg(ARM::CPSR)
1715 .addImm(1)
Jim Grosbach4a6ab132010-09-24 20:47:58 +00001716 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001717 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001718 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001719
Lang Hames9ff69c82015-04-24 19:11:51 +00001720 OutStreamer->EmitLabel(Label);
Jim Grosbach4a6ab132010-09-24 20:47:58 +00001721 return;
1722 }
1723
Jim Grosbachc0aed712010-09-23 23:33:56 +00001724 case ARM::Int_eh_sjlj_setjmp_nofp:
Jim Grosbachc8e2e9d2010-09-30 19:53:58 +00001725 case ARM::Int_eh_sjlj_setjmp: {
Jim Grosbachc0aed712010-09-23 23:33:56 +00001726 // Two incoming args: GPR:$src, GPR:$val
1727 // add $val, pc, #8
1728 // str $val, [$src, #+4]
1729 // mov r0, #0
1730 // add pc, pc, #0
1731 // mov r0, #1
1732 unsigned SrcReg = MI->getOperand(0).getReg();
1733 unsigned ValReg = MI->getOperand(1).getReg();
1734
Lang Hames9ff69c82015-04-24 19:11:51 +00001735 OutStreamer->AddComment("eh_setjmp begin");
1736 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::ADDri)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001737 .addReg(ValReg)
1738 .addReg(ARM::PC)
1739 .addImm(8)
Jim Grosbachc0aed712010-09-23 23:33:56 +00001740 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001741 .addImm(ARMCC::AL)
1742 .addReg(0)
Jim Grosbachc0aed712010-09-23 23:33:56 +00001743 // 's' bit operand (always reg0 for this).
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001744 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001745
Lang Hames9ff69c82015-04-24 19:11:51 +00001746 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::STRi12)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001747 .addReg(ValReg)
1748 .addReg(SrcReg)
1749 .addImm(4)
Jim Grosbachc0aed712010-09-23 23:33:56 +00001750 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001751 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001752 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001753
Lang Hames9ff69c82015-04-24 19:11:51 +00001754 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::MOVi)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001755 .addReg(ARM::R0)
1756 .addImm(0)
Jim Grosbachc0aed712010-09-23 23:33:56 +00001757 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001758 .addImm(ARMCC::AL)
1759 .addReg(0)
Jim Grosbachc0aed712010-09-23 23:33:56 +00001760 // 's' bit operand (always reg0 for this).
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001761 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001762
Lang Hames9ff69c82015-04-24 19:11:51 +00001763 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::ADDri)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001764 .addReg(ARM::PC)
1765 .addReg(ARM::PC)
1766 .addImm(0)
Jim Grosbachc0aed712010-09-23 23:33:56 +00001767 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001768 .addImm(ARMCC::AL)
1769 .addReg(0)
Jim Grosbachc0aed712010-09-23 23:33:56 +00001770 // 's' bit operand (always reg0 for this).
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001771 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001772
Lang Hames9ff69c82015-04-24 19:11:51 +00001773 OutStreamer->AddComment("eh_setjmp end");
1774 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::MOVi)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001775 .addReg(ARM::R0)
1776 .addImm(1)
Jim Grosbachc0aed712010-09-23 23:33:56 +00001777 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001778 .addImm(ARMCC::AL)
1779 .addReg(0)
Jim Grosbachc0aed712010-09-23 23:33:56 +00001780 // 's' bit operand (always reg0 for this).
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001781 .addReg(0));
Jim Grosbachc0aed712010-09-23 23:33:56 +00001782 return;
1783 }
Jim Grosbach9e9ed982010-09-27 21:47:04 +00001784 case ARM::Int_eh_sjlj_longjmp: {
1785 // ldr sp, [$src, #8]
1786 // ldr $scratch, [$src, #4]
1787 // ldr r7, [$src]
1788 // bx $scratch
1789 unsigned SrcReg = MI->getOperand(0).getReg();
1790 unsigned ScratchReg = MI->getOperand(1).getReg();
Lang Hames9ff69c82015-04-24 19:11:51 +00001791 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::LDRi12)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001792 .addReg(ARM::SP)
1793 .addReg(SrcReg)
1794 .addImm(8)
Jim Grosbach9e9ed982010-09-27 21:47:04 +00001795 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001796 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001797 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001798
Lang Hames9ff69c82015-04-24 19:11:51 +00001799 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::LDRi12)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001800 .addReg(ScratchReg)
1801 .addReg(SrcReg)
1802 .addImm(4)
Jim Grosbach9e9ed982010-09-27 21:47:04 +00001803 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001804 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001805 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001806
Lang Hames9ff69c82015-04-24 19:11:51 +00001807 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::LDRi12)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001808 .addReg(ARM::R7)
1809 .addReg(SrcReg)
1810 .addImm(0)
Jim Grosbach9e9ed982010-09-27 21:47:04 +00001811 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001812 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001813 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001814
Lang Hames9ff69c82015-04-24 19:11:51 +00001815 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::BX)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001816 .addReg(ScratchReg)
Jim Grosbach9e9ed982010-09-27 21:47:04 +00001817 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001818 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001819 .addReg(0));
Jim Grosbach9e9ed982010-09-27 21:47:04 +00001820 return;
1821 }
Jim Grosbach175d6412010-09-27 22:28:11 +00001822 case ARM::tInt_eh_sjlj_longjmp: {
1823 // ldr $scratch, [$src, #8]
1824 // mov sp, $scratch
1825 // ldr $scratch, [$src, #4]
1826 // ldr r7, [$src]
1827 // bx $scratch
1828 unsigned SrcReg = MI->getOperand(0).getReg();
1829 unsigned ScratchReg = MI->getOperand(1).getReg();
Lang Hames9ff69c82015-04-24 19:11:51 +00001830 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::tLDRi)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001831 .addReg(ScratchReg)
1832 .addReg(SrcReg)
Jim Grosbach175d6412010-09-27 22:28:11 +00001833 // The offset immediate is #8. The operand value is scaled by 4 for the
Bill Wendling092a7bd2010-12-14 03:36:38 +00001834 // tLDR instruction.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001835 .addImm(2)
Jim Grosbach175d6412010-09-27 22:28:11 +00001836 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001837 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001838 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001839
Lang Hames9ff69c82015-04-24 19:11:51 +00001840 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::tMOVr)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001841 .addReg(ARM::SP)
1842 .addReg(ScratchReg)
Jim Grosbach175d6412010-09-27 22:28:11 +00001843 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001844 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001845 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001846
Lang Hames9ff69c82015-04-24 19:11:51 +00001847 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::tLDRi)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001848 .addReg(ScratchReg)
1849 .addReg(SrcReg)
1850 .addImm(1)
Jim Grosbach175d6412010-09-27 22:28:11 +00001851 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001852 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001853 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001854
Lang Hames9ff69c82015-04-24 19:11:51 +00001855 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::tLDRi)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001856 .addReg(ARM::R7)
1857 .addReg(SrcReg)
1858 .addImm(0)
Jim Grosbach175d6412010-09-27 22:28:11 +00001859 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001860 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001861 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001862
Lang Hames9ff69c82015-04-24 19:11:51 +00001863 EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::tBX)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001864 .addReg(ScratchReg)
Jim Grosbach175d6412010-09-27 22:28:11 +00001865 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001866 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001867 .addReg(0));
Jim Grosbach175d6412010-09-27 22:28:11 +00001868 return;
1869 }
Chris Lattner71eb0772009-10-19 20:20:46 +00001870 }
Jim Grosbach8ee5cd92010-09-02 01:02:06 +00001871
Chris Lattner71eb0772009-10-19 20:20:46 +00001872 MCInst TmpInst;
Chris Lattnerde16ca82010-11-14 21:00:02 +00001873 LowerARMMachineInstrToMCInst(MI, TmpInst, *this);
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001874
Lang Hames9ff69c82015-04-24 19:11:51 +00001875 EmitToStreamer(*OutStreamer, TmpInst);
Chris Lattner71eb0772009-10-19 20:20:46 +00001876}
Daniel Dunbarf0b3d152009-10-20 05:15:36 +00001877
1878//===----------------------------------------------------------------------===//
1879// Target Registry Stuff
1880//===----------------------------------------------------------------------===//
1881
Daniel Dunbarf0b3d152009-10-20 05:15:36 +00001882// Force static initialization.
1883extern "C" void LLVMInitializeARMAsmPrinter() {
Christian Pirkerdc9ff752014-04-01 15:19:30 +00001884 RegisterAsmPrinter<ARMAsmPrinter> X(TheARMLETarget);
1885 RegisterAsmPrinter<ARMAsmPrinter> Y(TheARMBETarget);
1886 RegisterAsmPrinter<ARMAsmPrinter> A(TheThumbLETarget);
1887 RegisterAsmPrinter<ARMAsmPrinter> B(TheThumbBETarget);
Daniel Dunbarf0b3d152009-10-20 05:15:36 +00001888}