blob: fddf94339a1e5ee87c09cd8436068da73d85a3f7 [file] [log] [blame]
Matt Arsenault7836f892016-01-20 21:22:21 +00001//===-- AMDGPUISelDAGToDAG.cpp - A dag to dag inst selector for AMDGPU ----===//
Tom Stellard75aadc22012-12-11 21:25:42 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//==-----------------------------------------------------------------------===//
9//
10/// \file
11/// \brief Defines an instruction selector for the AMDGPU target.
12//
13//===----------------------------------------------------------------------===//
Matt Arsenault592d0682015-12-01 23:04:05 +000014
Eugene Zelenko2bc2f332016-12-09 22:06:55 +000015#include "AMDGPU.h"
Tom Stellard75aadc22012-12-11 21:25:42 +000016#include "AMDGPUInstrInfo.h"
Eugene Zelenko2bc2f332016-12-09 22:06:55 +000017#include "AMDGPURegisterInfo.h"
Tom Stellard75aadc22012-12-11 21:25:42 +000018#include "AMDGPUISelLowering.h" // For AMDGPUISD
Tom Stellard2e59a452014-06-13 01:32:00 +000019#include "AMDGPUSubtarget.h"
Eugene Zelenko2bc2f332016-12-09 22:06:55 +000020#include "SIDefines.h"
21#include "SIInstrInfo.h"
22#include "SIRegisterInfo.h"
Christian Konigf82901a2013-02-26 17:52:23 +000023#include "SIISelLowering.h"
Tom Stellardb02094e2014-07-21 15:45:01 +000024#include "SIMachineFunctionInfo.h"
Eugene Zelenko2bc2f332016-12-09 22:06:55 +000025#include "llvm/ADT/APInt.h"
26#include "llvm/ADT/SmallVector.h"
27#include "llvm/ADT/StringRef.h"
Jan Veselyf97de002016-05-13 20:39:29 +000028#include "llvm/Analysis/ValueTracking.h"
Tom Stellard58ac7442014-04-29 23:12:48 +000029#include "llvm/CodeGen/FunctionLoweringInfo.h"
Eugene Zelenko2bc2f332016-12-09 22:06:55 +000030#include "llvm/CodeGen/ISDOpcodes.h"
31#include "llvm/CodeGen/MachineFunction.h"
32#include "llvm/CodeGen/MachineRegisterInfo.h"
33#include "llvm/CodeGen/MachineValueType.h"
Benjamin Kramerd78bb462013-05-23 17:10:37 +000034#include "llvm/CodeGen/SelectionDAG.h"
Tom Stellard75aadc22012-12-11 21:25:42 +000035#include "llvm/CodeGen/SelectionDAGISel.h"
Eugene Zelenko2bc2f332016-12-09 22:06:55 +000036#include "llvm/CodeGen/SelectionDAGNodes.h"
37#include "llvm/CodeGen/ValueTypes.h"
38#include "llvm/IR/BasicBlock.h"
39#include "llvm/IR/Instruction.h"
40#include "llvm/MC/MCInstrDesc.h"
41#include "llvm/Support/Casting.h"
42#include "llvm/Support/CodeGen.h"
43#include "llvm/Support/ErrorHandling.h"
44#include "llvm/Support/MathExtras.h"
45#include <cassert>
46#include <cstdint>
47#include <new>
48#include <vector>
Tom Stellard75aadc22012-12-11 21:25:42 +000049
50using namespace llvm;
51
Matt Arsenaultd2759212016-02-13 01:24:08 +000052namespace llvm {
Eugene Zelenko2bc2f332016-12-09 22:06:55 +000053
Matt Arsenaultd2759212016-02-13 01:24:08 +000054class R600InstrInfo;
Eugene Zelenko2bc2f332016-12-09 22:06:55 +000055
56} // end namespace llvm
Matt Arsenaultd2759212016-02-13 01:24:08 +000057
Tom Stellard75aadc22012-12-11 21:25:42 +000058//===----------------------------------------------------------------------===//
59// Instruction Selector Implementation
60//===----------------------------------------------------------------------===//
61
62namespace {
Tom Stellardbc4497b2016-02-12 23:45:29 +000063
Tom Stellard75aadc22012-12-11 21:25:42 +000064/// AMDGPU specific code to select AMDGPU machine instructions for
65/// SelectionDAG operations.
66class AMDGPUDAGToDAGISel : public SelectionDAGISel {
67 // Subtarget - Keep a pointer to the AMDGPU Subtarget around so that we can
68 // make the right decision when generating code for different targets.
Eric Christopher7792e322015-01-30 23:24:40 +000069 const AMDGPUSubtarget *Subtarget;
NAKAMURA Takumia9cb5382015-09-22 11:14:39 +000070
Tom Stellard75aadc22012-12-11 21:25:42 +000071public:
Konstantin Zhuravlyov60a83732016-10-03 18:47:26 +000072 explicit AMDGPUDAGToDAGISel(TargetMachine &TM, CodeGenOpt::Level OptLevel)
73 : SelectionDAGISel(TM, OptLevel) {}
Eugene Zelenko2bc2f332016-12-09 22:06:55 +000074 ~AMDGPUDAGToDAGISel() override = default;
Konstantin Zhuravlyov60a83732016-10-03 18:47:26 +000075
Eric Christopher7792e322015-01-30 23:24:40 +000076 bool runOnMachineFunction(MachineFunction &MF) override;
Justin Bogner95927c02016-05-12 21:03:32 +000077 void Select(SDNode *N) override;
Mehdi Amini117296c2016-10-01 02:56:57 +000078 StringRef getPassName() const override;
Craig Topper5656db42014-04-29 07:57:24 +000079 void PostprocessISelDAG() override;
Tom Stellard75aadc22012-12-11 21:25:42 +000080
81private:
Matt Arsenaultac0fc842016-09-17 16:09:55 +000082 SDValue foldFrameIndex(SDValue N) const;
Matt Arsenaultf84e5d92017-01-31 03:07:46 +000083 bool isNoNanSrc(SDValue N) const;
Matt Arsenaultfe267752016-07-28 00:32:02 +000084 bool isInlineImmediate(const SDNode *N) const;
Vincent Lejeunec6896792013-06-04 23:17:15 +000085 bool FoldOperand(SDValue &Src, SDValue &Sel, SDValue &Neg, SDValue &Abs,
Tom Stellard84021442013-07-23 01:48:24 +000086 const R600InstrInfo *TII);
Tom Stellard365366f2013-01-23 02:09:06 +000087 bool FoldOperands(unsigned, const R600InstrInfo *, std::vector<SDValue> &);
Vincent Lejeunec6896792013-06-04 23:17:15 +000088 bool FoldDotOperands(unsigned, const R600InstrInfo *, std::vector<SDValue> &);
Tom Stellard75aadc22012-12-11 21:25:42 +000089
Jan Vesely43b7b5b2016-04-07 19:23:11 +000090 bool isConstantLoad(const MemSDNode *N, int cbID) const;
Tom Stellardbc4497b2016-02-12 23:45:29 +000091 bool isUniformBr(const SDNode *N) const;
92
Tom Stellard381a94a2015-05-12 15:00:49 +000093 SDNode *glueCopyToM0(SDNode *N) const;
94
Tom Stellarddf94dc32013-08-14 23:24:24 +000095 const TargetRegisterClass *getOperandRegClass(SDNode *N, unsigned OpNo) const;
Tom Stellard365366f2013-01-23 02:09:06 +000096 bool SelectGlobalValueConstantOffset(SDValue Addr, SDValue& IntPtr);
Matt Arsenault209a7b92014-04-18 07:40:20 +000097 bool SelectGlobalValueVariableOffset(SDValue Addr, SDValue &BaseReg,
98 SDValue& Offset);
Tom Stellard75aadc22012-12-11 21:25:42 +000099 bool SelectADDRVTX_READ(SDValue Addr, SDValue &Base, SDValue &Offset);
Tom Stellardf3b2a1e2013-02-06 17:32:29 +0000100 bool SelectADDRIndirect(SDValue Addr, SDValue &Base, SDValue &Offset);
Tom Stellard85e8b6d2014-08-22 18:49:33 +0000101 bool isDSOffsetLegal(const SDValue &Base, unsigned Offset,
102 unsigned OffsetBits) const;
103 bool SelectDS1Addr1Offset(SDValue Ptr, SDValue &Base, SDValue &Offset) const;
Tom Stellardf3fc5552014-08-22 18:49:35 +0000104 bool SelectDS64Bit4ByteAligned(SDValue Ptr, SDValue &Base, SDValue &Offset0,
105 SDValue &Offset1) const;
Changpeng Fangb41574a2015-12-22 20:55:23 +0000106 bool SelectMUBUF(SDValue Addr, SDValue &SRsrc, SDValue &VAddr,
Tom Stellard155bbb72014-08-11 22:18:17 +0000107 SDValue &SOffset, SDValue &Offset, SDValue &Offen,
108 SDValue &Idxen, SDValue &Addr64, SDValue &GLC, SDValue &SLC,
109 SDValue &TFE) const;
110 bool SelectMUBUFAddr64(SDValue Addr, SDValue &SRsrc, SDValue &VAddr,
Tom Stellard1f9939f2015-02-27 14:59:41 +0000111 SDValue &SOffset, SDValue &Offset, SDValue &GLC,
112 SDValue &SLC, SDValue &TFE) const;
Tom Stellard7980fc82014-09-25 18:30:26 +0000113 bool SelectMUBUFAddr64(SDValue Addr, SDValue &SRsrc,
Tom Stellardc53861a2015-02-11 00:34:32 +0000114 SDValue &VAddr, SDValue &SOffset, SDValue &Offset,
Tom Stellard7980fc82014-09-25 18:30:26 +0000115 SDValue &SLC) const;
Tom Stellardb02094e2014-07-21 15:45:01 +0000116 bool SelectMUBUFScratch(SDValue Addr, SDValue &RSrc, SDValue &VAddr,
117 SDValue &SOffset, SDValue &ImmOffset) const;
Tom Stellard155bbb72014-08-11 22:18:17 +0000118 bool SelectMUBUFOffset(SDValue Addr, SDValue &SRsrc, SDValue &SOffset,
119 SDValue &Offset, SDValue &GLC, SDValue &SLC,
Tom Stellardb02094e2014-07-21 15:45:01 +0000120 SDValue &TFE) const;
Tom Stellard7980fc82014-09-25 18:30:26 +0000121 bool SelectMUBUFOffset(SDValue Addr, SDValue &SRsrc, SDValue &Soffset,
Matt Arsenault88701812016-06-09 23:42:48 +0000122 SDValue &Offset, SDValue &SLC) const;
Jan Vesely43b7b5b2016-04-07 19:23:11 +0000123 bool SelectMUBUFOffset(SDValue Addr, SDValue &SRsrc, SDValue &Soffset,
124 SDValue &Offset) const;
Nicolai Haehnlea6092592016-06-15 07:13:05 +0000125 bool SelectMUBUFConstant(SDValue Constant,
Nicolai Haehnle3003ba02016-03-18 16:24:20 +0000126 SDValue &SOffset,
127 SDValue &ImmOffset) const;
128 bool SelectMUBUFIntrinsicOffset(SDValue Offset, SDValue &SOffset,
129 SDValue &ImmOffset) const;
130 bool SelectMUBUFIntrinsicVOffset(SDValue Offset, SDValue &SOffset,
131 SDValue &ImmOffset, SDValue &VOffset) const;
Matt Arsenault7757c592016-06-09 23:42:54 +0000132
133 bool SelectFlat(SDValue Addr, SDValue &VAddr,
134 SDValue &SLC, SDValue &TFE) const;
135
Tom Stellarddee26a22015-08-06 19:28:30 +0000136 bool SelectSMRDOffset(SDValue ByteOffsetNode, SDValue &Offset,
137 bool &Imm) const;
138 bool SelectSMRD(SDValue Addr, SDValue &SBase, SDValue &Offset,
139 bool &Imm) const;
140 bool SelectSMRDImm(SDValue Addr, SDValue &SBase, SDValue &Offset) const;
Tom Stellard217361c2015-08-06 19:28:38 +0000141 bool SelectSMRDImm32(SDValue Addr, SDValue &SBase, SDValue &Offset) const;
Tom Stellarddee26a22015-08-06 19:28:30 +0000142 bool SelectSMRDSgpr(SDValue Addr, SDValue &SBase, SDValue &Offset) const;
143 bool SelectSMRDBufferImm(SDValue Addr, SDValue &Offset) const;
Tom Stellard217361c2015-08-06 19:28:38 +0000144 bool SelectSMRDBufferImm32(SDValue Addr, SDValue &Offset) const;
Tom Stellarddee26a22015-08-06 19:28:30 +0000145 bool SelectSMRDBufferSgpr(SDValue Addr, SDValue &Offset) const;
Nicolai Haehnle7968c342016-07-12 08:12:16 +0000146 bool SelectMOVRELOffset(SDValue Index, SDValue &Base, SDValue &Offset) const;
Matt Arsenaultf84e5d92017-01-31 03:07:46 +0000147
148 bool SelectVOP3Mods_NNaN(SDValue In, SDValue &Src, SDValue &SrcMods) const;
Tom Stellardb4a313a2014-08-01 00:32:39 +0000149 bool SelectVOP3Mods(SDValue In, SDValue &Src, SDValue &SrcMods) const;
Tom Stellarddb5a11f2015-07-13 15:47:57 +0000150 bool SelectVOP3NoMods(SDValue In, SDValue &Src, SDValue &SrcMods) const;
Tom Stellardb4a313a2014-08-01 00:32:39 +0000151 bool SelectVOP3Mods0(SDValue In, SDValue &Src, SDValue &SrcMods,
152 SDValue &Clamp, SDValue &Omod) const;
Tom Stellarddb5a11f2015-07-13 15:47:57 +0000153 bool SelectVOP3NoMods0(SDValue In, SDValue &Src, SDValue &SrcMods,
154 SDValue &Clamp, SDValue &Omod) const;
Tom Stellard75aadc22012-12-11 21:25:42 +0000155
Matt Arsenault1cffa4c2014-11-13 19:49:04 +0000156 bool SelectVOP3Mods0Clamp(SDValue In, SDValue &Src, SDValue &SrcMods,
157 SDValue &Omod) const;
Matt Arsenault4831ce52015-01-06 23:00:37 +0000158 bool SelectVOP3Mods0Clamp0OMod(SDValue In, SDValue &Src, SDValue &SrcMods,
159 SDValue &Clamp,
160 SDValue &Omod) const;
Matt Arsenault1cffa4c2014-11-13 19:49:04 +0000161
Matt Arsenaulteb522e62017-02-27 22:15:25 +0000162 bool SelectVOP3PMods(SDValue In, SDValue &Src, SDValue &SrcMods) const;
163 bool SelectVOP3PMods0(SDValue In, SDValue &Src, SDValue &SrcMods,
164 SDValue &Clamp) const;
165
Justin Bogner95927c02016-05-12 21:03:32 +0000166 void SelectADD_SUB_I64(SDNode *N);
Matt Arsenaultee3f0ac2017-01-30 18:11:38 +0000167 void SelectUADDO_USUBO(SDNode *N);
Justin Bogner95927c02016-05-12 21:03:32 +0000168 void SelectDIV_SCALE(SDNode *N);
Tom Stellard8485fa02016-12-07 02:42:15 +0000169 void SelectFMA_W_CHAIN(SDNode *N);
170 void SelectFMUL_W_CHAIN(SDNode *N);
Matt Arsenault9fa3f932014-06-23 18:00:34 +0000171
Benjamin Kramerbdc49562016-06-12 15:39:02 +0000172 SDNode *getS_BFE(unsigned Opcode, const SDLoc &DL, SDValue Val,
Marek Olsak9b728682015-03-24 13:40:27 +0000173 uint32_t Offset, uint32_t Width);
Justin Bogner95927c02016-05-12 21:03:32 +0000174 void SelectS_BFEFromShifts(SDNode *N);
175 void SelectS_BFE(SDNode *N);
Matt Arsenault7b1dc2c2016-09-17 02:02:19 +0000176 bool isCBranchSCC(const SDNode *N) const;
Justin Bogner95927c02016-05-12 21:03:32 +0000177 void SelectBRCOND(SDNode *N);
Matt Arsenault88701812016-06-09 23:42:48 +0000178 void SelectATOMIC_CMP_SWAP(SDNode *N);
Marek Olsak9b728682015-03-24 13:40:27 +0000179
Tom Stellard75aadc22012-12-11 21:25:42 +0000180 // Include the pieces autogenerated from the target description.
181#include "AMDGPUGenDAGISel.inc"
182};
Eugene Zelenko2bc2f332016-12-09 22:06:55 +0000183
Tom Stellard75aadc22012-12-11 21:25:42 +0000184} // end anonymous namespace
185
186/// \brief This pass converts a legalized DAG into a AMDGPU-specific
187// DAG, ready for instruction scheduling.
Konstantin Zhuravlyov60a83732016-10-03 18:47:26 +0000188FunctionPass *llvm::createAMDGPUISelDag(TargetMachine &TM,
189 CodeGenOpt::Level OptLevel) {
190 return new AMDGPUDAGToDAGISel(TM, OptLevel);
Tom Stellard75aadc22012-12-11 21:25:42 +0000191}
192
Eric Christopher7792e322015-01-30 23:24:40 +0000193bool AMDGPUDAGToDAGISel::runOnMachineFunction(MachineFunction &MF) {
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000194 Subtarget = &MF.getSubtarget<AMDGPUSubtarget>();
Eric Christopher7792e322015-01-30 23:24:40 +0000195 return SelectionDAGISel::runOnMachineFunction(MF);
Tom Stellard75aadc22012-12-11 21:25:42 +0000196}
197
Matt Arsenaultf84e5d92017-01-31 03:07:46 +0000198bool AMDGPUDAGToDAGISel::isNoNanSrc(SDValue N) const {
199 if (TM.Options.NoNaNsFPMath)
200 return true;
201
202 // TODO: Move into isKnownNeverNaN
203 if (const auto *BO = dyn_cast<BinaryWithFlagsSDNode>(N))
204 return BO->Flags.hasNoNaNs();
205
206 return CurDAG->isKnownNeverNaN(N);
207}
208
Matt Arsenaultfe267752016-07-28 00:32:02 +0000209bool AMDGPUDAGToDAGISel::isInlineImmediate(const SDNode *N) const {
210 const SIInstrInfo *TII
211 = static_cast<const SISubtarget *>(Subtarget)->getInstrInfo();
212
213 if (const ConstantSDNode *C = dyn_cast<ConstantSDNode>(N))
214 return TII->isInlineConstant(C->getAPIntValue());
215
216 if (const ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N))
217 return TII->isInlineConstant(C->getValueAPF().bitcastToAPInt());
218
219 return false;
Tom Stellard7ed0b522014-04-03 20:19:27 +0000220}
221
Tom Stellarddf94dc32013-08-14 23:24:24 +0000222/// \brief Determine the register class for \p OpNo
223/// \returns The register class of the virtual register that will be used for
224/// the given operand number \OpNo or NULL if the register class cannot be
225/// determined.
226const TargetRegisterClass *AMDGPUDAGToDAGISel::getOperandRegClass(SDNode *N,
227 unsigned OpNo) const {
Matt Arsenaultc507cdb2016-11-01 23:22:17 +0000228 if (!N->isMachineOpcode()) {
229 if (N->getOpcode() == ISD::CopyToReg) {
230 unsigned Reg = cast<RegisterSDNode>(N->getOperand(1))->getReg();
231 if (TargetRegisterInfo::isVirtualRegister(Reg)) {
232 MachineRegisterInfo &MRI = CurDAG->getMachineFunction().getRegInfo();
233 return MRI.getRegClass(Reg);
234 }
235
236 const SIRegisterInfo *TRI
237 = static_cast<const SISubtarget *>(Subtarget)->getRegisterInfo();
238 return TRI->getPhysRegClass(Reg);
239 }
240
Matt Arsenault209a7b92014-04-18 07:40:20 +0000241 return nullptr;
Matt Arsenaultc507cdb2016-11-01 23:22:17 +0000242 }
Matt Arsenault209a7b92014-04-18 07:40:20 +0000243
Tom Stellarddf94dc32013-08-14 23:24:24 +0000244 switch (N->getMachineOpcode()) {
245 default: {
Eric Christopherd9134482014-08-04 21:25:23 +0000246 const MCInstrDesc &Desc =
Eric Christopher7792e322015-01-30 23:24:40 +0000247 Subtarget->getInstrInfo()->get(N->getMachineOpcode());
Alexey Samsonov3186eb32013-08-15 07:11:34 +0000248 unsigned OpIdx = Desc.getNumDefs() + OpNo;
249 if (OpIdx >= Desc.getNumOperands())
Matt Arsenault209a7b92014-04-18 07:40:20 +0000250 return nullptr;
Alexey Samsonov3186eb32013-08-15 07:11:34 +0000251 int RegClass = Desc.OpInfo[OpIdx].RegClass;
Matt Arsenault209a7b92014-04-18 07:40:20 +0000252 if (RegClass == -1)
253 return nullptr;
254
Eric Christopher7792e322015-01-30 23:24:40 +0000255 return Subtarget->getRegisterInfo()->getRegClass(RegClass);
Tom Stellarddf94dc32013-08-14 23:24:24 +0000256 }
257 case AMDGPU::REG_SEQUENCE: {
Matt Arsenault209a7b92014-04-18 07:40:20 +0000258 unsigned RCID = cast<ConstantSDNode>(N->getOperand(0))->getZExtValue();
Eric Christopherd9134482014-08-04 21:25:23 +0000259 const TargetRegisterClass *SuperRC =
Eric Christopher7792e322015-01-30 23:24:40 +0000260 Subtarget->getRegisterInfo()->getRegClass(RCID);
Matt Arsenault209a7b92014-04-18 07:40:20 +0000261
262 SDValue SubRegOp = N->getOperand(OpNo + 1);
263 unsigned SubRegIdx = cast<ConstantSDNode>(SubRegOp)->getZExtValue();
Eric Christopher7792e322015-01-30 23:24:40 +0000264 return Subtarget->getRegisterInfo()->getSubClassWithSubReg(SuperRC,
265 SubRegIdx);
Tom Stellarddf94dc32013-08-14 23:24:24 +0000266 }
267 }
268}
269
Tom Stellard381a94a2015-05-12 15:00:49 +0000270SDNode *AMDGPUDAGToDAGISel::glueCopyToM0(SDNode *N) const {
271 if (Subtarget->getGeneration() < AMDGPUSubtarget::SOUTHERN_ISLANDS ||
Tom Stellarda4b746d2016-07-05 16:10:44 +0000272 cast<MemSDNode>(N)->getAddressSpace() != AMDGPUAS::LOCAL_ADDRESS)
Tom Stellard381a94a2015-05-12 15:00:49 +0000273 return N;
274
275 const SITargetLowering& Lowering =
276 *static_cast<const SITargetLowering*>(getTargetLowering());
277
278 // Write max value to m0 before each load operation
279
280 SDValue M0 = Lowering.copyToM0(*CurDAG, CurDAG->getEntryNode(), SDLoc(N),
281 CurDAG->getTargetConstant(-1, SDLoc(N), MVT::i32));
282
283 SDValue Glue = M0.getValue(1);
284
285 SmallVector <SDValue, 8> Ops;
286 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
287 Ops.push_back(N->getOperand(i));
288 }
289 Ops.push_back(Glue);
290 CurDAG->MorphNodeTo(N, N->getOpcode(), N->getVTList(), Ops);
291
292 return N;
293}
294
Matt Arsenault61cb6fa2015-11-11 00:01:36 +0000295static unsigned selectSGPRVectorRegClassID(unsigned NumVectorElts) {
Matt Arsenaultf1aebbf2015-11-02 23:30:48 +0000296 switch (NumVectorElts) {
297 case 1:
Marek Olsak79c05872016-11-25 17:37:09 +0000298 return AMDGPU::SReg_32_XM0RegClassID;
Matt Arsenaultf1aebbf2015-11-02 23:30:48 +0000299 case 2:
300 return AMDGPU::SReg_64RegClassID;
301 case 4:
302 return AMDGPU::SReg_128RegClassID;
303 case 8:
304 return AMDGPU::SReg_256RegClassID;
305 case 16:
306 return AMDGPU::SReg_512RegClassID;
307 }
308
309 llvm_unreachable("invalid vector size");
310}
311
Matt Arsenaulteb522e62017-02-27 22:15:25 +0000312static bool getConstantValue(SDValue N, uint32_t &Out) {
313 if (const ConstantSDNode *C = dyn_cast<ConstantSDNode>(N)) {
314 Out = C->getAPIntValue().getZExtValue();
315 return true;
316 }
317
318 if (const ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N)) {
319 Out = C->getValueAPF().bitcastToAPInt().getZExtValue();
320 return true;
321 }
322
323 return false;
324}
325
Justin Bogner95927c02016-05-12 21:03:32 +0000326void AMDGPUDAGToDAGISel::Select(SDNode *N) {
Tom Stellard75aadc22012-12-11 21:25:42 +0000327 unsigned int Opc = N->getOpcode();
328 if (N->isMachineOpcode()) {
Tim Northover31d093c2013-09-22 08:21:56 +0000329 N->setNodeId(-1);
Justin Bogner95927c02016-05-12 21:03:32 +0000330 return; // Already selected.
Tom Stellard75aadc22012-12-11 21:25:42 +0000331 }
Matt Arsenault78b86702014-04-18 05:19:26 +0000332
Matt Arsenaulta9dbdca2016-04-12 14:05:04 +0000333 if (isa<AtomicSDNode>(N) ||
334 (Opc == AMDGPUISD::ATOMIC_INC || Opc == AMDGPUISD::ATOMIC_DEC))
Tom Stellard381a94a2015-05-12 15:00:49 +0000335 N = glueCopyToM0(N);
336
Tom Stellard75aadc22012-12-11 21:25:42 +0000337 switch (Opc) {
338 default: break;
Tom Stellard1f15bff2014-02-25 21:36:18 +0000339 // We are selecting i64 ADD here instead of custom lower it during
340 // DAG legalization, so we can fold some i64 ADDs used for address
341 // calculation into the LOAD and STORE instructions.
Matt Arsenaultb8b51532014-06-23 18:00:38 +0000342 case ISD::ADD:
Nicolai Haehnle67624af2016-10-14 10:30:00 +0000343 case ISD::ADDC:
344 case ISD::ADDE:
345 case ISD::SUB:
346 case ISD::SUBC:
347 case ISD::SUBE: {
Tom Stellard1f15bff2014-02-25 21:36:18 +0000348 if (N->getValueType(0) != MVT::i64 ||
Eric Christopher7792e322015-01-30 23:24:40 +0000349 Subtarget->getGeneration() < AMDGPUSubtarget::SOUTHERN_ISLANDS)
Tom Stellard1f15bff2014-02-25 21:36:18 +0000350 break;
351
Justin Bogner95927c02016-05-12 21:03:32 +0000352 SelectADD_SUB_I64(N);
353 return;
Tom Stellard1f15bff2014-02-25 21:36:18 +0000354 }
Matt Arsenaultee3f0ac2017-01-30 18:11:38 +0000355 case ISD::UADDO:
356 case ISD::USUBO: {
357 SelectUADDO_USUBO(N);
358 return;
359 }
Tom Stellard8485fa02016-12-07 02:42:15 +0000360 case AMDGPUISD::FMUL_W_CHAIN: {
361 SelectFMUL_W_CHAIN(N);
362 return;
363 }
364 case AMDGPUISD::FMA_W_CHAIN: {
365 SelectFMA_W_CHAIN(N);
366 return;
367 }
368
Matt Arsenault064c2062014-06-11 17:40:32 +0000369 case ISD::SCALAR_TO_VECTOR:
Tom Stellard880a80a2014-06-17 16:53:14 +0000370 case AMDGPUISD::BUILD_VERTICAL_VECTOR:
Vincent Lejeune3b6f20e2013-03-05 15:04:49 +0000371 case ISD::BUILD_VECTOR: {
Tom Stellard8e5da412013-08-14 23:24:32 +0000372 unsigned RegClassID;
Eric Christopher7792e322015-01-30 23:24:40 +0000373 const AMDGPURegisterInfo *TRI = Subtarget->getRegisterInfo();
Tom Stellard8e5da412013-08-14 23:24:32 +0000374 EVT VT = N->getValueType(0);
375 unsigned NumVectorElts = VT.getVectorNumElements();
Matt Arsenault064c2062014-06-11 17:40:32 +0000376 EVT EltVT = VT.getVectorElementType();
Matt Arsenaulteb522e62017-02-27 22:15:25 +0000377
378 if (VT == MVT::v2i16 || VT == MVT::v2f16) {
379 if (Opc == ISD::BUILD_VECTOR) {
380 uint32_t LHSVal, RHSVal;
381 if (getConstantValue(N->getOperand(0), LHSVal) &&
382 getConstantValue(N->getOperand(1), RHSVal)) {
383 uint32_t K = LHSVal | (RHSVal << 16);
384 CurDAG->SelectNodeTo(N, AMDGPU::S_MOV_B32, VT,
385 CurDAG->getTargetConstant(K, SDLoc(N), MVT::i32));
386 return;
387 }
388 }
389
390 break;
391 }
392
Matt Arsenault064c2062014-06-11 17:40:32 +0000393 assert(EltVT.bitsEq(MVT::i32));
Matt Arsenaulteb522e62017-02-27 22:15:25 +0000394
Eric Christopher7792e322015-01-30 23:24:40 +0000395 if (Subtarget->getGeneration() >= AMDGPUSubtarget::SOUTHERN_ISLANDS) {
Matt Arsenault61cb6fa2015-11-11 00:01:36 +0000396 RegClassID = selectSGPRVectorRegClassID(NumVectorElts);
Tom Stellard8e5da412013-08-14 23:24:32 +0000397 } else {
398 // BUILD_VECTOR was lowered into an IMPLICIT_DEF + 4 INSERT_SUBREG
399 // that adds a 128 bits reg copy when going through TwoAddressInstructions
400 // pass. We want to avoid 128 bits copies as much as possible because they
401 // can't be bundled by our scheduler.
402 switch(NumVectorElts) {
403 case 2: RegClassID = AMDGPU::R600_Reg64RegClassID; break;
Tom Stellard880a80a2014-06-17 16:53:14 +0000404 case 4:
405 if (Opc == AMDGPUISD::BUILD_VERTICAL_VECTOR)
406 RegClassID = AMDGPU::R600_Reg128VerticalRegClassID;
407 else
408 RegClassID = AMDGPU::R600_Reg128RegClassID;
409 break;
Tom Stellard8e5da412013-08-14 23:24:32 +0000410 default: llvm_unreachable("Do not know how to lower this BUILD_VECTOR");
411 }
Vincent Lejeune3b6f20e2013-03-05 15:04:49 +0000412 }
Tom Stellard0344cdf2013-08-01 15:23:42 +0000413
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000414 SDLoc DL(N);
415 SDValue RegClass = CurDAG->getTargetConstant(RegClassID, DL, MVT::i32);
Tom Stellard8e5da412013-08-14 23:24:32 +0000416
417 if (NumVectorElts == 1) {
Justin Bogner95927c02016-05-12 21:03:32 +0000418 CurDAG->SelectNodeTo(N, AMDGPU::COPY_TO_REGCLASS, EltVT, N->getOperand(0),
419 RegClass);
420 return;
Tom Stellard0344cdf2013-08-01 15:23:42 +0000421 }
Tom Stellard8e5da412013-08-14 23:24:32 +0000422
423 assert(NumVectorElts <= 16 && "Vectors with more than 16 elements not "
424 "supported yet");
425 // 16 = Max Num Vector Elements
426 // 2 = 2 REG_SEQUENCE operands per element (value, subreg index)
427 // 1 = Vector Register Class
Matt Arsenault064c2062014-06-11 17:40:32 +0000428 SmallVector<SDValue, 16 * 2 + 1> RegSeqArgs(NumVectorElts * 2 + 1);
Tom Stellard8e5da412013-08-14 23:24:32 +0000429
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000430 RegSeqArgs[0] = CurDAG->getTargetConstant(RegClassID, DL, MVT::i32);
Vincent Lejeune3b6f20e2013-03-05 15:04:49 +0000431 bool IsRegSeq = true;
Matt Arsenault064c2062014-06-11 17:40:32 +0000432 unsigned NOps = N->getNumOperands();
433 for (unsigned i = 0; i < NOps; i++) {
Tom Stellard8e5da412013-08-14 23:24:32 +0000434 // XXX: Why is this here?
Benjamin Kramer619c4e52015-04-10 11:24:51 +0000435 if (isa<RegisterSDNode>(N->getOperand(i))) {
Vincent Lejeune3b6f20e2013-03-05 15:04:49 +0000436 IsRegSeq = false;
437 break;
438 }
Tom Stellard8e5da412013-08-14 23:24:32 +0000439 RegSeqArgs[1 + (2 * i)] = N->getOperand(i);
440 RegSeqArgs[1 + (2 * i) + 1] =
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000441 CurDAG->getTargetConstant(TRI->getSubRegFromChannel(i), DL,
442 MVT::i32);
Vincent Lejeune3b6f20e2013-03-05 15:04:49 +0000443 }
Matt Arsenault064c2062014-06-11 17:40:32 +0000444
445 if (NOps != NumVectorElts) {
446 // Fill in the missing undef elements if this was a scalar_to_vector.
447 assert(Opc == ISD::SCALAR_TO_VECTOR && NOps < NumVectorElts);
448
449 MachineSDNode *ImpDef = CurDAG->getMachineNode(TargetOpcode::IMPLICIT_DEF,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000450 DL, EltVT);
Matt Arsenault064c2062014-06-11 17:40:32 +0000451 for (unsigned i = NOps; i < NumVectorElts; ++i) {
452 RegSeqArgs[1 + (2 * i)] = SDValue(ImpDef, 0);
453 RegSeqArgs[1 + (2 * i) + 1] =
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000454 CurDAG->getTargetConstant(TRI->getSubRegFromChannel(i), DL, MVT::i32);
Matt Arsenault064c2062014-06-11 17:40:32 +0000455 }
456 }
457
Vincent Lejeune3b6f20e2013-03-05 15:04:49 +0000458 if (!IsRegSeq)
459 break;
Justin Bogner95927c02016-05-12 21:03:32 +0000460 CurDAG->SelectNodeTo(N, AMDGPU::REG_SEQUENCE, N->getVTList(), RegSeqArgs);
461 return;
Vincent Lejeune3b6f20e2013-03-05 15:04:49 +0000462 }
Tom Stellard754f80f2013-04-05 23:31:51 +0000463 case ISD::BUILD_PAIR: {
464 SDValue RC, SubReg0, SubReg1;
Eric Christopher7792e322015-01-30 23:24:40 +0000465 if (Subtarget->getGeneration() <= AMDGPUSubtarget::NORTHERN_ISLANDS) {
Tom Stellard754f80f2013-04-05 23:31:51 +0000466 break;
467 }
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000468 SDLoc DL(N);
Tom Stellard754f80f2013-04-05 23:31:51 +0000469 if (N->getValueType(0) == MVT::i128) {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000470 RC = CurDAG->getTargetConstant(AMDGPU::SReg_128RegClassID, DL, MVT::i32);
471 SubReg0 = CurDAG->getTargetConstant(AMDGPU::sub0_sub1, DL, MVT::i32);
472 SubReg1 = CurDAG->getTargetConstant(AMDGPU::sub2_sub3, DL, MVT::i32);
Tom Stellard754f80f2013-04-05 23:31:51 +0000473 } else if (N->getValueType(0) == MVT::i64) {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000474 RC = CurDAG->getTargetConstant(AMDGPU::SReg_64RegClassID, DL, MVT::i32);
475 SubReg0 = CurDAG->getTargetConstant(AMDGPU::sub0, DL, MVT::i32);
476 SubReg1 = CurDAG->getTargetConstant(AMDGPU::sub1, DL, MVT::i32);
Tom Stellard754f80f2013-04-05 23:31:51 +0000477 } else {
478 llvm_unreachable("Unhandled value type for BUILD_PAIR");
479 }
480 const SDValue Ops[] = { RC, N->getOperand(0), SubReg0,
481 N->getOperand(1), SubReg1 };
Justin Bogner95927c02016-05-12 21:03:32 +0000482 ReplaceNode(N, CurDAG->getMachineNode(TargetOpcode::REG_SEQUENCE, DL,
483 N->getValueType(0), Ops));
484 return;
Tom Stellard754f80f2013-04-05 23:31:51 +0000485 }
Tom Stellard7ed0b522014-04-03 20:19:27 +0000486
487 case ISD::Constant:
488 case ISD::ConstantFP: {
Eric Christopher7792e322015-01-30 23:24:40 +0000489 if (Subtarget->getGeneration() < AMDGPUSubtarget::SOUTHERN_ISLANDS ||
Tom Stellard7ed0b522014-04-03 20:19:27 +0000490 N->getValueType(0).getSizeInBits() != 64 || isInlineImmediate(N))
491 break;
492
493 uint64_t Imm;
494 if (ConstantFPSDNode *FP = dyn_cast<ConstantFPSDNode>(N))
495 Imm = FP->getValueAPF().bitcastToAPInt().getZExtValue();
496 else {
Tom Stellard3cbe0142014-04-07 19:31:13 +0000497 ConstantSDNode *C = cast<ConstantSDNode>(N);
Tom Stellard7ed0b522014-04-03 20:19:27 +0000498 Imm = C->getZExtValue();
499 }
500
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000501 SDLoc DL(N);
502 SDNode *Lo = CurDAG->getMachineNode(AMDGPU::S_MOV_B32, DL, MVT::i32,
503 CurDAG->getConstant(Imm & 0xFFFFFFFF, DL,
504 MVT::i32));
505 SDNode *Hi = CurDAG->getMachineNode(AMDGPU::S_MOV_B32, DL, MVT::i32,
506 CurDAG->getConstant(Imm >> 32, DL, MVT::i32));
Tom Stellard7ed0b522014-04-03 20:19:27 +0000507 const SDValue Ops[] = {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000508 CurDAG->getTargetConstant(AMDGPU::SReg_64RegClassID, DL, MVT::i32),
509 SDValue(Lo, 0), CurDAG->getTargetConstant(AMDGPU::sub0, DL, MVT::i32),
510 SDValue(Hi, 0), CurDAG->getTargetConstant(AMDGPU::sub1, DL, MVT::i32)
Tom Stellard7ed0b522014-04-03 20:19:27 +0000511 };
512
Justin Bogner95927c02016-05-12 21:03:32 +0000513 ReplaceNode(N, CurDAG->getMachineNode(TargetOpcode::REG_SEQUENCE, DL,
514 N->getValueType(0), Ops));
515 return;
Tom Stellard7ed0b522014-04-03 20:19:27 +0000516 }
Matt Arsenault4bf43d42015-09-25 17:27:08 +0000517 case ISD::LOAD:
Tom Stellard096b8c12015-02-04 20:49:49 +0000518 case ISD::STORE: {
Tom Stellard381a94a2015-05-12 15:00:49 +0000519 N = glueCopyToM0(N);
Tom Stellard096b8c12015-02-04 20:49:49 +0000520 break;
521 }
Matt Arsenault78b86702014-04-18 05:19:26 +0000522
523 case AMDGPUISD::BFE_I32:
524 case AMDGPUISD::BFE_U32: {
Eric Christopher7792e322015-01-30 23:24:40 +0000525 if (Subtarget->getGeneration() < AMDGPUSubtarget::SOUTHERN_ISLANDS)
Matt Arsenault78b86702014-04-18 05:19:26 +0000526 break;
527
528 // There is a scalar version available, but unlike the vector version which
529 // has a separate operand for the offset and width, the scalar version packs
530 // the width and offset into a single operand. Try to move to the scalar
531 // version if the offsets are constant, so that we can try to keep extended
532 // loads of kernel arguments in SGPRs.
533
534 // TODO: Technically we could try to pattern match scalar bitshifts of
535 // dynamic values, but it's probably not useful.
536 ConstantSDNode *Offset = dyn_cast<ConstantSDNode>(N->getOperand(1));
537 if (!Offset)
538 break;
539
540 ConstantSDNode *Width = dyn_cast<ConstantSDNode>(N->getOperand(2));
541 if (!Width)
542 break;
543
544 bool Signed = Opc == AMDGPUISD::BFE_I32;
545
Matt Arsenault78b86702014-04-18 05:19:26 +0000546 uint32_t OffsetVal = Offset->getZExtValue();
547 uint32_t WidthVal = Width->getZExtValue();
548
Justin Bogner95927c02016-05-12 21:03:32 +0000549 ReplaceNode(N, getS_BFE(Signed ? AMDGPU::S_BFE_I32 : AMDGPU::S_BFE_U32,
550 SDLoc(N), N->getOperand(0), OffsetVal, WidthVal));
551 return;
Matt Arsenault78b86702014-04-18 05:19:26 +0000552 }
Matt Arsenaultf2b0aeb2014-06-23 18:28:28 +0000553 case AMDGPUISD::DIV_SCALE: {
Justin Bogner95927c02016-05-12 21:03:32 +0000554 SelectDIV_SCALE(N);
555 return;
Matt Arsenaultf2b0aeb2014-06-23 18:28:28 +0000556 }
Tom Stellard3457a842014-10-09 19:06:00 +0000557 case ISD::CopyToReg: {
558 const SITargetLowering& Lowering =
559 *static_cast<const SITargetLowering*>(getTargetLowering());
560 Lowering.legalizeTargetIndependentNode(N, *CurDAG);
561 break;
562 }
Marek Olsak9b728682015-03-24 13:40:27 +0000563 case ISD::AND:
564 case ISD::SRL:
565 case ISD::SRA:
Matt Arsenault7e8de012016-04-22 22:59:16 +0000566 case ISD::SIGN_EXTEND_INREG:
Marek Olsak9b728682015-03-24 13:40:27 +0000567 if (N->getValueType(0) != MVT::i32 ||
568 Subtarget->getGeneration() < AMDGPUSubtarget::SOUTHERN_ISLANDS)
569 break;
570
Justin Bogner95927c02016-05-12 21:03:32 +0000571 SelectS_BFE(N);
572 return;
Tom Stellardbc4497b2016-02-12 23:45:29 +0000573 case ISD::BRCOND:
Justin Bogner95927c02016-05-12 21:03:32 +0000574 SelectBRCOND(N);
575 return;
Matt Arsenault88701812016-06-09 23:42:48 +0000576
577 case AMDGPUISD::ATOMIC_CMP_SWAP:
578 SelectATOMIC_CMP_SWAP(N);
579 return;
Tom Stellard75aadc22012-12-11 21:25:42 +0000580 }
Tom Stellard3457a842014-10-09 19:06:00 +0000581
Justin Bogner95927c02016-05-12 21:03:32 +0000582 SelectCode(N);
Tom Stellard365366f2013-01-23 02:09:06 +0000583}
584
Jan Vesely43b7b5b2016-04-07 19:23:11 +0000585bool AMDGPUDAGToDAGISel::isConstantLoad(const MemSDNode *N, int CbId) const {
586 if (!N->readMem())
587 return false;
Matt Arsenault209a7b92014-04-18 07:40:20 +0000588 if (CbId == -1)
Tom Stellarda4b746d2016-07-05 16:10:44 +0000589 return N->getAddressSpace() == AMDGPUAS::CONSTANT_ADDRESS;
Matt Arsenault209a7b92014-04-18 07:40:20 +0000590
Tom Stellarda4b746d2016-07-05 16:10:44 +0000591 return N->getAddressSpace() == AMDGPUAS::CONSTANT_BUFFER_0 + CbId;
Matt Arsenault3f981402014-09-15 15:41:53 +0000592}
593
Tom Stellardbc4497b2016-02-12 23:45:29 +0000594bool AMDGPUDAGToDAGISel::isUniformBr(const SDNode *N) const {
595 const BasicBlock *BB = FuncInfo->MBB->getBasicBlock();
Nicolai Haehnle05b127d2016-04-14 17:42:35 +0000596 const Instruction *Term = BB->getTerminator();
597 return Term->getMetadata("amdgpu.uniform") ||
598 Term->getMetadata("structurizecfg.uniform");
Tom Stellardbc4497b2016-02-12 23:45:29 +0000599}
600
Mehdi Amini117296c2016-10-01 02:56:57 +0000601StringRef AMDGPUDAGToDAGISel::getPassName() const {
Tom Stellard75aadc22012-12-11 21:25:42 +0000602 return "AMDGPU DAG->DAG Pattern Instruction Selection";
603}
604
Tom Stellard41fc7852013-07-23 01:48:42 +0000605//===----------------------------------------------------------------------===//
606// Complex Patterns
607//===----------------------------------------------------------------------===//
Tom Stellard75aadc22012-12-11 21:25:42 +0000608
Tom Stellard365366f2013-01-23 02:09:06 +0000609bool AMDGPUDAGToDAGISel::SelectGlobalValueConstantOffset(SDValue Addr,
Matt Arsenault209a7b92014-04-18 07:40:20 +0000610 SDValue& IntPtr) {
Tom Stellard365366f2013-01-23 02:09:06 +0000611 if (ConstantSDNode *Cst = dyn_cast<ConstantSDNode>(Addr)) {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000612 IntPtr = CurDAG->getIntPtrConstant(Cst->getZExtValue() / 4, SDLoc(Addr),
613 true);
Tom Stellard365366f2013-01-23 02:09:06 +0000614 return true;
615 }
616 return false;
617}
618
619bool AMDGPUDAGToDAGISel::SelectGlobalValueVariableOffset(SDValue Addr,
620 SDValue& BaseReg, SDValue &Offset) {
Matt Arsenault209a7b92014-04-18 07:40:20 +0000621 if (!isa<ConstantSDNode>(Addr)) {
Tom Stellard365366f2013-01-23 02:09:06 +0000622 BaseReg = Addr;
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000623 Offset = CurDAG->getIntPtrConstant(0, SDLoc(Addr), true);
Tom Stellard365366f2013-01-23 02:09:06 +0000624 return true;
625 }
626 return false;
627}
628
Tom Stellard75aadc22012-12-11 21:25:42 +0000629bool AMDGPUDAGToDAGISel::SelectADDRVTX_READ(SDValue Addr, SDValue &Base,
630 SDValue &Offset) {
Matt Arsenault209a7b92014-04-18 07:40:20 +0000631 ConstantSDNode *IMMOffset;
Tom Stellard75aadc22012-12-11 21:25:42 +0000632
633 if (Addr.getOpcode() == ISD::ADD
634 && (IMMOffset = dyn_cast<ConstantSDNode>(Addr.getOperand(1)))
635 && isInt<16>(IMMOffset->getZExtValue())) {
636
637 Base = Addr.getOperand(0);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000638 Offset = CurDAG->getTargetConstant(IMMOffset->getZExtValue(), SDLoc(Addr),
639 MVT::i32);
Tom Stellard75aadc22012-12-11 21:25:42 +0000640 return true;
641 // If the pointer address is constant, we can move it to the offset field.
642 } else if ((IMMOffset = dyn_cast<ConstantSDNode>(Addr))
643 && isInt<16>(IMMOffset->getZExtValue())) {
644 Base = CurDAG->getCopyFromReg(CurDAG->getEntryNode(),
Andrew Trickef9de2a2013-05-25 02:42:55 +0000645 SDLoc(CurDAG->getEntryNode()),
Tom Stellard75aadc22012-12-11 21:25:42 +0000646 AMDGPU::ZERO, MVT::i32);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000647 Offset = CurDAG->getTargetConstant(IMMOffset->getZExtValue(), SDLoc(Addr),
648 MVT::i32);
Tom Stellard75aadc22012-12-11 21:25:42 +0000649 return true;
650 }
651
652 // Default case, no offset
653 Base = Addr;
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000654 Offset = CurDAG->getTargetConstant(0, SDLoc(Addr), MVT::i32);
Tom Stellard75aadc22012-12-11 21:25:42 +0000655 return true;
656}
657
Tom Stellardf3b2a1e2013-02-06 17:32:29 +0000658bool AMDGPUDAGToDAGISel::SelectADDRIndirect(SDValue Addr, SDValue &Base,
659 SDValue &Offset) {
660 ConstantSDNode *C;
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000661 SDLoc DL(Addr);
Tom Stellardf3b2a1e2013-02-06 17:32:29 +0000662
663 if ((C = dyn_cast<ConstantSDNode>(Addr))) {
664 Base = CurDAG->getRegister(AMDGPU::INDIRECT_BASE_ADDR, MVT::i32);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000665 Offset = CurDAG->getTargetConstant(C->getZExtValue(), DL, MVT::i32);
Jan Vesely06200bd2017-01-06 21:00:46 +0000666 } else if ((Addr.getOpcode() == AMDGPUISD::DWORDADDR) &&
667 (C = dyn_cast<ConstantSDNode>(Addr.getOperand(0)))) {
668 Base = CurDAG->getRegister(AMDGPU::INDIRECT_BASE_ADDR, MVT::i32);
669 Offset = CurDAG->getTargetConstant(C->getZExtValue(), DL, MVT::i32);
Tom Stellardf3b2a1e2013-02-06 17:32:29 +0000670 } else if ((Addr.getOpcode() == ISD::ADD || Addr.getOpcode() == ISD::OR) &&
671 (C = dyn_cast<ConstantSDNode>(Addr.getOperand(1)))) {
672 Base = Addr.getOperand(0);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000673 Offset = CurDAG->getTargetConstant(C->getZExtValue(), DL, MVT::i32);
Tom Stellardf3b2a1e2013-02-06 17:32:29 +0000674 } else {
675 Base = Addr;
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000676 Offset = CurDAG->getTargetConstant(0, DL, MVT::i32);
Tom Stellardf3b2a1e2013-02-06 17:32:29 +0000677 }
678
679 return true;
680}
Christian Konigd910b7d2013-02-26 17:52:16 +0000681
Justin Bogner95927c02016-05-12 21:03:32 +0000682void AMDGPUDAGToDAGISel::SelectADD_SUB_I64(SDNode *N) {
Matt Arsenault9fa3f932014-06-23 18:00:34 +0000683 SDLoc DL(N);
684 SDValue LHS = N->getOperand(0);
685 SDValue RHS = N->getOperand(1);
686
Nicolai Haehnle67624af2016-10-14 10:30:00 +0000687 unsigned Opcode = N->getOpcode();
688 bool ConsumeCarry = (Opcode == ISD::ADDE || Opcode == ISD::SUBE);
689 bool ProduceCarry =
690 ConsumeCarry || Opcode == ISD::ADDC || Opcode == ISD::SUBC;
691 bool IsAdd =
692 (Opcode == ISD::ADD || Opcode == ISD::ADDC || Opcode == ISD::ADDE);
Matt Arsenaultb8b51532014-06-23 18:00:38 +0000693
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000694 SDValue Sub0 = CurDAG->getTargetConstant(AMDGPU::sub0, DL, MVT::i32);
695 SDValue Sub1 = CurDAG->getTargetConstant(AMDGPU::sub1, DL, MVT::i32);
Matt Arsenault9fa3f932014-06-23 18:00:34 +0000696
697 SDNode *Lo0 = CurDAG->getMachineNode(TargetOpcode::EXTRACT_SUBREG,
698 DL, MVT::i32, LHS, Sub0);
699 SDNode *Hi0 = CurDAG->getMachineNode(TargetOpcode::EXTRACT_SUBREG,
700 DL, MVT::i32, LHS, Sub1);
701
702 SDNode *Lo1 = CurDAG->getMachineNode(TargetOpcode::EXTRACT_SUBREG,
703 DL, MVT::i32, RHS, Sub0);
704 SDNode *Hi1 = CurDAG->getMachineNode(TargetOpcode::EXTRACT_SUBREG,
705 DL, MVT::i32, RHS, Sub1);
706
707 SDVTList VTList = CurDAG->getVTList(MVT::i32, MVT::Glue);
Matt Arsenault9fa3f932014-06-23 18:00:34 +0000708
Tom Stellard80942a12014-09-05 14:07:59 +0000709 unsigned Opc = IsAdd ? AMDGPU::S_ADD_U32 : AMDGPU::S_SUB_U32;
Matt Arsenaultb8b51532014-06-23 18:00:38 +0000710 unsigned CarryOpc = IsAdd ? AMDGPU::S_ADDC_U32 : AMDGPU::S_SUBB_U32;
711
Nicolai Haehnle67624af2016-10-14 10:30:00 +0000712 SDNode *AddLo;
713 if (!ConsumeCarry) {
714 SDValue Args[] = { SDValue(Lo0, 0), SDValue(Lo1, 0) };
715 AddLo = CurDAG->getMachineNode(Opc, DL, VTList, Args);
716 } else {
717 SDValue Args[] = { SDValue(Lo0, 0), SDValue(Lo1, 0), N->getOperand(2) };
718 AddLo = CurDAG->getMachineNode(CarryOpc, DL, VTList, Args);
719 }
720 SDValue AddHiArgs[] = {
721 SDValue(Hi0, 0),
722 SDValue(Hi1, 0),
723 SDValue(AddLo, 1)
724 };
725 SDNode *AddHi = CurDAG->getMachineNode(CarryOpc, DL, VTList, AddHiArgs);
Matt Arsenault9fa3f932014-06-23 18:00:34 +0000726
Nicolai Haehnle67624af2016-10-14 10:30:00 +0000727 SDValue RegSequenceArgs[] = {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000728 CurDAG->getTargetConstant(AMDGPU::SReg_64RegClassID, DL, MVT::i32),
Matt Arsenault9fa3f932014-06-23 18:00:34 +0000729 SDValue(AddLo,0),
730 Sub0,
731 SDValue(AddHi,0),
732 Sub1,
733 };
Nicolai Haehnle67624af2016-10-14 10:30:00 +0000734 SDNode *RegSequence = CurDAG->getMachineNode(AMDGPU::REG_SEQUENCE, DL,
735 MVT::i64, RegSequenceArgs);
736
737 if (ProduceCarry) {
738 // Replace the carry-use
739 CurDAG->ReplaceAllUsesOfValueWith(SDValue(N, 1), SDValue(AddHi, 1));
740 }
741
742 // Replace the remaining uses.
743 CurDAG->ReplaceAllUsesWith(N, RegSequence);
744 CurDAG->RemoveDeadNode(N);
Matt Arsenault9fa3f932014-06-23 18:00:34 +0000745}
746
Matt Arsenaultee3f0ac2017-01-30 18:11:38 +0000747void AMDGPUDAGToDAGISel::SelectUADDO_USUBO(SDNode *N) {
748 // The name of the opcodes are misleading. v_add_i32/v_sub_i32 have unsigned
749 // carry out despite the _i32 name. These were renamed in VI to _U32.
750 // FIXME: We should probably rename the opcodes here.
751 unsigned Opc = N->getOpcode() == ISD::UADDO ?
752 AMDGPU::V_ADD_I32_e64 : AMDGPU::V_SUB_I32_e64;
753
754 CurDAG->SelectNodeTo(N, Opc, N->getVTList(),
755 { N->getOperand(0), N->getOperand(1) });
756}
757
Tom Stellard8485fa02016-12-07 02:42:15 +0000758void AMDGPUDAGToDAGISel::SelectFMA_W_CHAIN(SDNode *N) {
759 SDLoc SL(N);
760 // src0_modifiers, src0, src1_modifiers, src1, src2_modifiers, src2, clamp, omod
761 SDValue Ops[10];
762
763 SelectVOP3Mods0(N->getOperand(1), Ops[1], Ops[0], Ops[6], Ops[7]);
764 SelectVOP3Mods(N->getOperand(2), Ops[3], Ops[2]);
765 SelectVOP3Mods(N->getOperand(3), Ops[5], Ops[4]);
766 Ops[8] = N->getOperand(0);
767 Ops[9] = N->getOperand(4);
768
769 CurDAG->SelectNodeTo(N, AMDGPU::V_FMA_F32, N->getVTList(), Ops);
770}
771
772void AMDGPUDAGToDAGISel::SelectFMUL_W_CHAIN(SDNode *N) {
773 SDLoc SL(N);
774 // src0_modifiers, src0, src1_modifiers, src1, clamp, omod
775 SDValue Ops[8];
776
777 SelectVOP3Mods0(N->getOperand(1), Ops[1], Ops[0], Ops[4], Ops[5]);
778 SelectVOP3Mods(N->getOperand(2), Ops[3], Ops[2]);
779 Ops[6] = N->getOperand(0);
780 Ops[7] = N->getOperand(3);
781
782 CurDAG->SelectNodeTo(N, AMDGPU::V_MUL_F32_e64, N->getVTList(), Ops);
783}
784
Matt Arsenault044f1d12015-02-14 04:24:28 +0000785// We need to handle this here because tablegen doesn't support matching
786// instructions with multiple outputs.
Justin Bogner95927c02016-05-12 21:03:32 +0000787void AMDGPUDAGToDAGISel::SelectDIV_SCALE(SDNode *N) {
Matt Arsenaultf2b0aeb2014-06-23 18:28:28 +0000788 SDLoc SL(N);
789 EVT VT = N->getValueType(0);
790
791 assert(VT == MVT::f32 || VT == MVT::f64);
792
793 unsigned Opc
794 = (VT == MVT::f64) ? AMDGPU::V_DIV_SCALE_F64 : AMDGPU::V_DIV_SCALE_F32;
795
Matt Arsenault3b99f122017-01-19 06:04:12 +0000796 SDValue Ops[] = { N->getOperand(0), N->getOperand(1), N->getOperand(2) };
797 CurDAG->SelectNodeTo(N, Opc, N->getVTList(), Ops);
Matt Arsenaultf2b0aeb2014-06-23 18:28:28 +0000798}
799
Tom Stellard85e8b6d2014-08-22 18:49:33 +0000800bool AMDGPUDAGToDAGISel::isDSOffsetLegal(const SDValue &Base, unsigned Offset,
801 unsigned OffsetBits) const {
Tom Stellard85e8b6d2014-08-22 18:49:33 +0000802 if ((OffsetBits == 16 && !isUInt<16>(Offset)) ||
803 (OffsetBits == 8 && !isUInt<8>(Offset)))
804 return false;
805
Matt Arsenault706f9302015-07-06 16:01:58 +0000806 if (Subtarget->getGeneration() >= AMDGPUSubtarget::SEA_ISLANDS ||
807 Subtarget->unsafeDSOffsetFoldingEnabled())
Tom Stellard85e8b6d2014-08-22 18:49:33 +0000808 return true;
809
810 // On Southern Islands instruction with a negative base value and an offset
811 // don't seem to work.
812 return CurDAG->SignBitIsZero(Base);
813}
814
815bool AMDGPUDAGToDAGISel::SelectDS1Addr1Offset(SDValue Addr, SDValue &Base,
816 SDValue &Offset) const {
Tom Stellard92b24f32016-04-29 14:34:26 +0000817 SDLoc DL(Addr);
Tom Stellard85e8b6d2014-08-22 18:49:33 +0000818 if (CurDAG->isBaseWithConstantOffset(Addr)) {
819 SDValue N0 = Addr.getOperand(0);
820 SDValue N1 = Addr.getOperand(1);
821 ConstantSDNode *C1 = cast<ConstantSDNode>(N1);
822 if (isDSOffsetLegal(N0, C1->getSExtValue(), 16)) {
823 // (add n0, c0)
824 Base = N0;
Tom Stellard92b24f32016-04-29 14:34:26 +0000825 Offset = CurDAG->getTargetConstant(C1->getZExtValue(), DL, MVT::i16);
Tom Stellard85e8b6d2014-08-22 18:49:33 +0000826 return true;
827 }
Matt Arsenault966a94f2015-09-08 19:34:22 +0000828 } else if (Addr.getOpcode() == ISD::SUB) {
829 // sub C, x -> add (sub 0, x), C
830 if (const ConstantSDNode *C = dyn_cast<ConstantSDNode>(Addr.getOperand(0))) {
831 int64_t ByteOffset = C->getSExtValue();
832 if (isUInt<16>(ByteOffset)) {
Matt Arsenault966a94f2015-09-08 19:34:22 +0000833 SDValue Zero = CurDAG->getTargetConstant(0, DL, MVT::i32);
Tom Stellard85e8b6d2014-08-22 18:49:33 +0000834
Matt Arsenault966a94f2015-09-08 19:34:22 +0000835 // XXX - This is kind of hacky. Create a dummy sub node so we can check
836 // the known bits in isDSOffsetLegal. We need to emit the selected node
837 // here, so this is thrown away.
838 SDValue Sub = CurDAG->getNode(ISD::SUB, DL, MVT::i32,
839 Zero, Addr.getOperand(1));
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000840
Matt Arsenault966a94f2015-09-08 19:34:22 +0000841 if (isDSOffsetLegal(Sub, ByteOffset, 16)) {
842 MachineSDNode *MachineSub
843 = CurDAG->getMachineNode(AMDGPU::V_SUB_I32_e32, DL, MVT::i32,
844 Zero, Addr.getOperand(1));
845
846 Base = SDValue(MachineSub, 0);
Tom Stellard26a2ab72016-06-10 00:01:04 +0000847 Offset = CurDAG->getTargetConstant(ByteOffset, DL, MVT::i16);
Matt Arsenault966a94f2015-09-08 19:34:22 +0000848 return true;
849 }
850 }
851 }
852 } else if (const ConstantSDNode *CAddr = dyn_cast<ConstantSDNode>(Addr)) {
853 // If we have a constant address, prefer to put the constant into the
854 // offset. This can save moves to load the constant address since multiple
855 // operations can share the zero base address register, and enables merging
856 // into read2 / write2 instructions.
857
858 SDLoc DL(Addr);
859
Matt Arsenaulte775f5f2014-10-14 17:21:19 +0000860 if (isUInt<16>(CAddr->getZExtValue())) {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000861 SDValue Zero = CurDAG->getTargetConstant(0, DL, MVT::i32);
Tom Stellardc8d79202014-10-15 21:08:59 +0000862 MachineSDNode *MovZero = CurDAG->getMachineNode(AMDGPU::V_MOV_B32_e32,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000863 DL, MVT::i32, Zero);
Tom Stellardc8d79202014-10-15 21:08:59 +0000864 Base = SDValue(MovZero, 0);
Tom Stellard26a2ab72016-06-10 00:01:04 +0000865 Offset = CurDAG->getTargetConstant(CAddr->getZExtValue(), DL, MVT::i16);
Matt Arsenaulte775f5f2014-10-14 17:21:19 +0000866 return true;
867 }
868 }
869
Tom Stellard85e8b6d2014-08-22 18:49:33 +0000870 // default case
871 Base = Addr;
Matt Arsenault966a94f2015-09-08 19:34:22 +0000872 Offset = CurDAG->getTargetConstant(0, SDLoc(Addr), MVT::i16);
Tom Stellard85e8b6d2014-08-22 18:49:33 +0000873 return true;
874}
875
Matt Arsenault966a94f2015-09-08 19:34:22 +0000876// TODO: If offset is too big, put low 16-bit into offset.
Tom Stellardf3fc5552014-08-22 18:49:35 +0000877bool AMDGPUDAGToDAGISel::SelectDS64Bit4ByteAligned(SDValue Addr, SDValue &Base,
878 SDValue &Offset0,
879 SDValue &Offset1) const {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000880 SDLoc DL(Addr);
881
Tom Stellardf3fc5552014-08-22 18:49:35 +0000882 if (CurDAG->isBaseWithConstantOffset(Addr)) {
883 SDValue N0 = Addr.getOperand(0);
884 SDValue N1 = Addr.getOperand(1);
885 ConstantSDNode *C1 = cast<ConstantSDNode>(N1);
886 unsigned DWordOffset0 = C1->getZExtValue() / 4;
887 unsigned DWordOffset1 = DWordOffset0 + 1;
888 // (add n0, c0)
889 if (isDSOffsetLegal(N0, DWordOffset1, 8)) {
890 Base = N0;
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000891 Offset0 = CurDAG->getTargetConstant(DWordOffset0, DL, MVT::i8);
892 Offset1 = CurDAG->getTargetConstant(DWordOffset1, DL, MVT::i8);
Tom Stellardf3fc5552014-08-22 18:49:35 +0000893 return true;
894 }
Matt Arsenault966a94f2015-09-08 19:34:22 +0000895 } else if (Addr.getOpcode() == ISD::SUB) {
896 // sub C, x -> add (sub 0, x), C
897 if (const ConstantSDNode *C = dyn_cast<ConstantSDNode>(Addr.getOperand(0))) {
898 unsigned DWordOffset0 = C->getZExtValue() / 4;
899 unsigned DWordOffset1 = DWordOffset0 + 1;
Tom Stellardf3fc5552014-08-22 18:49:35 +0000900
Matt Arsenault966a94f2015-09-08 19:34:22 +0000901 if (isUInt<8>(DWordOffset0)) {
902 SDLoc DL(Addr);
903 SDValue Zero = CurDAG->getTargetConstant(0, DL, MVT::i32);
904
905 // XXX - This is kind of hacky. Create a dummy sub node so we can check
906 // the known bits in isDSOffsetLegal. We need to emit the selected node
907 // here, so this is thrown away.
908 SDValue Sub = CurDAG->getNode(ISD::SUB, DL, MVT::i32,
909 Zero, Addr.getOperand(1));
910
911 if (isDSOffsetLegal(Sub, DWordOffset1, 8)) {
912 MachineSDNode *MachineSub
913 = CurDAG->getMachineNode(AMDGPU::V_SUB_I32_e32, DL, MVT::i32,
914 Zero, Addr.getOperand(1));
915
916 Base = SDValue(MachineSub, 0);
917 Offset0 = CurDAG->getTargetConstant(DWordOffset0, DL, MVT::i8);
918 Offset1 = CurDAG->getTargetConstant(DWordOffset1, DL, MVT::i8);
919 return true;
920 }
921 }
922 }
923 } else if (const ConstantSDNode *CAddr = dyn_cast<ConstantSDNode>(Addr)) {
Matt Arsenault1a74aff2014-10-15 18:06:43 +0000924 unsigned DWordOffset0 = CAddr->getZExtValue() / 4;
925 unsigned DWordOffset1 = DWordOffset0 + 1;
926 assert(4 * DWordOffset0 == CAddr->getZExtValue());
927
928 if (isUInt<8>(DWordOffset0) && isUInt<8>(DWordOffset1)) {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000929 SDValue Zero = CurDAG->getTargetConstant(0, DL, MVT::i32);
Matt Arsenault1a74aff2014-10-15 18:06:43 +0000930 MachineSDNode *MovZero
931 = CurDAG->getMachineNode(AMDGPU::V_MOV_B32_e32,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000932 DL, MVT::i32, Zero);
Matt Arsenault1a74aff2014-10-15 18:06:43 +0000933 Base = SDValue(MovZero, 0);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000934 Offset0 = CurDAG->getTargetConstant(DWordOffset0, DL, MVT::i8);
935 Offset1 = CurDAG->getTargetConstant(DWordOffset1, DL, MVT::i8);
Matt Arsenault1a74aff2014-10-15 18:06:43 +0000936 return true;
937 }
938 }
939
Tom Stellardf3fc5552014-08-22 18:49:35 +0000940 // default case
Matt Arsenault0efdd062016-09-09 22:29:28 +0000941
942 // FIXME: This is broken on SI where we still need to check if the base
943 // pointer is positive here.
Tom Stellardf3fc5552014-08-22 18:49:35 +0000944 Base = Addr;
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000945 Offset0 = CurDAG->getTargetConstant(0, DL, MVT::i8);
946 Offset1 = CurDAG->getTargetConstant(1, DL, MVT::i8);
Tom Stellardf3fc5552014-08-22 18:49:35 +0000947 return true;
948}
949
Tom Stellardb02094e2014-07-21 15:45:01 +0000950static bool isLegalMUBUFImmOffset(const ConstantSDNode *Imm) {
951 return isUInt<12>(Imm->getZExtValue());
952}
953
Changpeng Fangb41574a2015-12-22 20:55:23 +0000954bool AMDGPUDAGToDAGISel::SelectMUBUF(SDValue Addr, SDValue &Ptr,
Tom Stellard155bbb72014-08-11 22:18:17 +0000955 SDValue &VAddr, SDValue &SOffset,
956 SDValue &Offset, SDValue &Offen,
957 SDValue &Idxen, SDValue &Addr64,
958 SDValue &GLC, SDValue &SLC,
959 SDValue &TFE) const {
Changpeng Fangb41574a2015-12-22 20:55:23 +0000960 // Subtarget prefers to use flat instruction
961 if (Subtarget->useFlatForGlobal())
962 return false;
963
Tom Stellardb02c2682014-06-24 23:33:07 +0000964 SDLoc DL(Addr);
965
Jan Vesely43b7b5b2016-04-07 19:23:11 +0000966 if (!GLC.getNode())
967 GLC = CurDAG->getTargetConstant(0, DL, MVT::i1);
968 if (!SLC.getNode())
969 SLC = CurDAG->getTargetConstant(0, DL, MVT::i1);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000970 TFE = CurDAG->getTargetConstant(0, DL, MVT::i1);
Tom Stellard155bbb72014-08-11 22:18:17 +0000971
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000972 Idxen = CurDAG->getTargetConstant(0, DL, MVT::i1);
973 Offen = CurDAG->getTargetConstant(0, DL, MVT::i1);
974 Addr64 = CurDAG->getTargetConstant(0, DL, MVT::i1);
975 SOffset = CurDAG->getTargetConstant(0, DL, MVT::i32);
Tom Stellard155bbb72014-08-11 22:18:17 +0000976
Tom Stellardb02c2682014-06-24 23:33:07 +0000977 if (CurDAG->isBaseWithConstantOffset(Addr)) {
978 SDValue N0 = Addr.getOperand(0);
979 SDValue N1 = Addr.getOperand(1);
980 ConstantSDNode *C1 = cast<ConstantSDNode>(N1);
981
Tom Stellard94b72312015-02-11 00:34:35 +0000982 if (N0.getOpcode() == ISD::ADD) {
983 // (add (add N2, N3), C1) -> addr64
984 SDValue N2 = N0.getOperand(0);
985 SDValue N3 = N0.getOperand(1);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000986 Addr64 = CurDAG->getTargetConstant(1, DL, MVT::i1);
Tom Stellard94b72312015-02-11 00:34:35 +0000987 Ptr = N2;
988 VAddr = N3;
989 } else {
Tom Stellard155bbb72014-08-11 22:18:17 +0000990 // (add N0, C1) -> offset
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000991 VAddr = CurDAG->getTargetConstant(0, DL, MVT::i32);
Tom Stellard155bbb72014-08-11 22:18:17 +0000992 Ptr = N0;
Tom Stellard94b72312015-02-11 00:34:35 +0000993 }
994
995 if (isLegalMUBUFImmOffset(C1)) {
Matt Arsenault88701812016-06-09 23:42:48 +0000996 Offset = CurDAG->getTargetConstant(C1->getZExtValue(), DL, MVT::i16);
997 return true;
998 }
999
1000 if (isUInt<32>(C1->getZExtValue())) {
Tom Stellard94b72312015-02-11 00:34:35 +00001001 // Illegal offset, store it in soffset.
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001002 Offset = CurDAG->getTargetConstant(0, DL, MVT::i16);
Tom Stellard94b72312015-02-11 00:34:35 +00001003 SOffset = SDValue(CurDAG->getMachineNode(AMDGPU::S_MOV_B32, DL, MVT::i32,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001004 CurDAG->getTargetConstant(C1->getZExtValue(), DL, MVT::i32)),
1005 0);
Changpeng Fangb41574a2015-12-22 20:55:23 +00001006 return true;
Tom Stellardb02c2682014-06-24 23:33:07 +00001007 }
1008 }
Tom Stellard94b72312015-02-11 00:34:35 +00001009
Tom Stellardb02c2682014-06-24 23:33:07 +00001010 if (Addr.getOpcode() == ISD::ADD) {
Tom Stellard155bbb72014-08-11 22:18:17 +00001011 // (add N0, N1) -> addr64
Tom Stellardb02c2682014-06-24 23:33:07 +00001012 SDValue N0 = Addr.getOperand(0);
1013 SDValue N1 = Addr.getOperand(1);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001014 Addr64 = CurDAG->getTargetConstant(1, DL, MVT::i1);
Tom Stellard155bbb72014-08-11 22:18:17 +00001015 Ptr = N0;
1016 VAddr = N1;
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001017 Offset = CurDAG->getTargetConstant(0, DL, MVT::i16);
Changpeng Fangb41574a2015-12-22 20:55:23 +00001018 return true;
Tom Stellardb02c2682014-06-24 23:33:07 +00001019 }
1020
Tom Stellard155bbb72014-08-11 22:18:17 +00001021 // default case -> offset
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001022 VAddr = CurDAG->getTargetConstant(0, DL, MVT::i32);
Tom Stellard155bbb72014-08-11 22:18:17 +00001023 Ptr = Addr;
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001024 Offset = CurDAG->getTargetConstant(0, DL, MVT::i16);
Changpeng Fangb41574a2015-12-22 20:55:23 +00001025
1026 return true;
Tom Stellard155bbb72014-08-11 22:18:17 +00001027}
1028
1029bool AMDGPUDAGToDAGISel::SelectMUBUFAddr64(SDValue Addr, SDValue &SRsrc,
Tom Stellardc53861a2015-02-11 00:34:32 +00001030 SDValue &VAddr, SDValue &SOffset,
Tom Stellard1f9939f2015-02-27 14:59:41 +00001031 SDValue &Offset, SDValue &GLC,
1032 SDValue &SLC, SDValue &TFE) const {
1033 SDValue Ptr, Offen, Idxen, Addr64;
Tom Stellard155bbb72014-08-11 22:18:17 +00001034
Tom Stellard70580f82015-07-20 14:28:41 +00001035 // addr64 bit was removed for volcanic islands.
1036 if (Subtarget->getGeneration() >= AMDGPUSubtarget::VOLCANIC_ISLANDS)
1037 return false;
1038
Changpeng Fangb41574a2015-12-22 20:55:23 +00001039 if (!SelectMUBUF(Addr, Ptr, VAddr, SOffset, Offset, Offen, Idxen, Addr64,
1040 GLC, SLC, TFE))
1041 return false;
Tom Stellard155bbb72014-08-11 22:18:17 +00001042
1043 ConstantSDNode *C = cast<ConstantSDNode>(Addr64);
1044 if (C->getSExtValue()) {
1045 SDLoc DL(Addr);
Matt Arsenault485defe2014-11-05 19:01:17 +00001046
1047 const SITargetLowering& Lowering =
1048 *static_cast<const SITargetLowering*>(getTargetLowering());
1049
1050 SRsrc = SDValue(Lowering.wrapAddr64Rsrc(*CurDAG, DL, Ptr), 0);
Tom Stellard155bbb72014-08-11 22:18:17 +00001051 return true;
1052 }
Matt Arsenault485defe2014-11-05 19:01:17 +00001053
Tom Stellard155bbb72014-08-11 22:18:17 +00001054 return false;
1055}
1056
Tom Stellard7980fc82014-09-25 18:30:26 +00001057bool AMDGPUDAGToDAGISel::SelectMUBUFAddr64(SDValue Addr, SDValue &SRsrc,
Tom Stellardc53861a2015-02-11 00:34:32 +00001058 SDValue &VAddr, SDValue &SOffset,
NAKAMURA Takumi0a7d0ad2015-09-22 11:15:07 +00001059 SDValue &Offset,
1060 SDValue &SLC) const {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001061 SLC = CurDAG->getTargetConstant(0, SDLoc(Addr), MVT::i1);
Tom Stellard1f9939f2015-02-27 14:59:41 +00001062 SDValue GLC, TFE;
Tom Stellard7980fc82014-09-25 18:30:26 +00001063
Tom Stellard1f9939f2015-02-27 14:59:41 +00001064 return SelectMUBUFAddr64(Addr, SRsrc, VAddr, SOffset, Offset, GLC, SLC, TFE);
Tom Stellard7980fc82014-09-25 18:30:26 +00001065}
1066
Matt Arsenaultac0fc842016-09-17 16:09:55 +00001067SDValue AMDGPUDAGToDAGISel::foldFrameIndex(SDValue N) const {
1068 if (auto FI = dyn_cast<FrameIndexSDNode>(N))
1069 return CurDAG->getTargetFrameIndex(FI->getIndex(), FI->getValueType(0));
1070 return N;
1071}
1072
Tom Stellardb02094e2014-07-21 15:45:01 +00001073bool AMDGPUDAGToDAGISel::SelectMUBUFScratch(SDValue Addr, SDValue &Rsrc,
1074 SDValue &VAddr, SDValue &SOffset,
1075 SDValue &ImmOffset) const {
1076
1077 SDLoc DL(Addr);
1078 MachineFunction &MF = CurDAG->getMachineFunction();
Matt Arsenault0e3d3892015-11-30 21:15:53 +00001079 const SIMachineFunctionInfo *Info = MF.getInfo<SIMachineFunctionInfo>();
Tom Stellardb02094e2014-07-21 15:45:01 +00001080
Matt Arsenault0e3d3892015-11-30 21:15:53 +00001081 Rsrc = CurDAG->getRegister(Info->getScratchRSrcReg(), MVT::v4i32);
Matt Arsenault26f8f3d2015-11-30 21:16:03 +00001082 SOffset = CurDAG->getRegister(Info->getScratchWaveOffsetReg(), MVT::i32);
Tom Stellardb02094e2014-07-21 15:45:01 +00001083
1084 // (add n0, c1)
1085 if (CurDAG->isBaseWithConstantOffset(Addr)) {
Tom Stellard78655fc2015-07-16 19:40:09 +00001086 SDValue N0 = Addr.getOperand(0);
Tom Stellardb02094e2014-07-21 15:45:01 +00001087 SDValue N1 = Addr.getOperand(1);
Matt Arsenaultcd099612016-02-24 04:55:29 +00001088
Tom Stellard78655fc2015-07-16 19:40:09 +00001089 // Offsets in vaddr must be positive.
Matt Arsenaultcd099612016-02-24 04:55:29 +00001090 ConstantSDNode *C1 = cast<ConstantSDNode>(N1);
Matt Arsenaultcb38a6b2016-03-21 18:02:18 +00001091 if (isLegalMUBUFImmOffset(C1)) {
Matt Arsenaultac0fc842016-09-17 16:09:55 +00001092 VAddr = foldFrameIndex(N0);
Matt Arsenaultcd099612016-02-24 04:55:29 +00001093 ImmOffset = CurDAG->getTargetConstant(C1->getZExtValue(), DL, MVT::i16);
1094 return true;
Tom Stellardb02094e2014-07-21 15:45:01 +00001095 }
1096 }
1097
Tom Stellardb02094e2014-07-21 15:45:01 +00001098 // (node)
Matt Arsenaultac0fc842016-09-17 16:09:55 +00001099 VAddr = foldFrameIndex(Addr);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001100 ImmOffset = CurDAG->getTargetConstant(0, DL, MVT::i16);
Tom Stellardb02094e2014-07-21 15:45:01 +00001101 return true;
1102}
1103
Tom Stellard155bbb72014-08-11 22:18:17 +00001104bool AMDGPUDAGToDAGISel::SelectMUBUFOffset(SDValue Addr, SDValue &SRsrc,
1105 SDValue &SOffset, SDValue &Offset,
1106 SDValue &GLC, SDValue &SLC,
1107 SDValue &TFE) const {
1108 SDValue Ptr, VAddr, Offen, Idxen, Addr64;
Tom Stellard794c8c02014-12-02 17:05:41 +00001109 const SIInstrInfo *TII =
Eric Christopher7792e322015-01-30 23:24:40 +00001110 static_cast<const SIInstrInfo *>(Subtarget->getInstrInfo());
Tom Stellardb02094e2014-07-21 15:45:01 +00001111
Changpeng Fangb41574a2015-12-22 20:55:23 +00001112 if (!SelectMUBUF(Addr, Ptr, VAddr, SOffset, Offset, Offen, Idxen, Addr64,
1113 GLC, SLC, TFE))
1114 return false;
Tom Stellardb02094e2014-07-21 15:45:01 +00001115
Tom Stellard155bbb72014-08-11 22:18:17 +00001116 if (!cast<ConstantSDNode>(Offen)->getSExtValue() &&
1117 !cast<ConstantSDNode>(Idxen)->getSExtValue() &&
1118 !cast<ConstantSDNode>(Addr64)->getSExtValue()) {
Tom Stellard794c8c02014-12-02 17:05:41 +00001119 uint64_t Rsrc = TII->getDefaultRsrcDataFormat() |
Tom Stellard155bbb72014-08-11 22:18:17 +00001120 APInt::getAllOnesValue(32).getZExtValue(); // Size
1121 SDLoc DL(Addr);
Matt Arsenaultf3cd4512014-11-05 19:01:19 +00001122
1123 const SITargetLowering& Lowering =
1124 *static_cast<const SITargetLowering*>(getTargetLowering());
1125
1126 SRsrc = SDValue(Lowering.buildRSRC(*CurDAG, DL, Ptr, 0, Rsrc), 0);
Tom Stellard155bbb72014-08-11 22:18:17 +00001127 return true;
1128 }
1129 return false;
Tom Stellardb02094e2014-07-21 15:45:01 +00001130}
1131
Tom Stellard7980fc82014-09-25 18:30:26 +00001132bool AMDGPUDAGToDAGISel::SelectMUBUFOffset(SDValue Addr, SDValue &SRsrc,
Jan Vesely43b7b5b2016-04-07 19:23:11 +00001133 SDValue &Soffset, SDValue &Offset
1134 ) const {
1135 SDValue GLC, SLC, TFE;
1136
1137 return SelectMUBUFOffset(Addr, SRsrc, Soffset, Offset, GLC, SLC, TFE);
1138}
1139bool AMDGPUDAGToDAGISel::SelectMUBUFOffset(SDValue Addr, SDValue &SRsrc,
Tom Stellard7980fc82014-09-25 18:30:26 +00001140 SDValue &Soffset, SDValue &Offset,
Matt Arsenault88701812016-06-09 23:42:48 +00001141 SDValue &SLC) const {
1142 SDValue GLC, TFE;
Tom Stellard7980fc82014-09-25 18:30:26 +00001143
1144 return SelectMUBUFOffset(Addr, SRsrc, Soffset, Offset, GLC, SLC, TFE);
1145}
1146
Nicolai Haehnlea6092592016-06-15 07:13:05 +00001147bool AMDGPUDAGToDAGISel::SelectMUBUFConstant(SDValue Constant,
Nicolai Haehnle3003ba02016-03-18 16:24:20 +00001148 SDValue &SOffset,
1149 SDValue &ImmOffset) const {
1150 SDLoc DL(Constant);
1151 uint32_t Imm = cast<ConstantSDNode>(Constant)->getZExtValue();
1152 uint32_t Overflow = 0;
1153
1154 if (Imm >= 4096) {
1155 if (Imm <= 4095 + 64) {
1156 // Use an SOffset inline constant for 1..64
1157 Overflow = Imm - 4095;
1158 Imm = 4095;
1159 } else {
1160 // Try to keep the same value in SOffset for adjacent loads, so that
1161 // the corresponding register contents can be re-used.
1162 //
1163 // Load values with all low-bits set into SOffset, so that a larger
1164 // range of values can be covered using s_movk_i32
1165 uint32_t High = (Imm + 1) & ~4095;
1166 uint32_t Low = (Imm + 1) & 4095;
1167 Imm = Low;
1168 Overflow = High - 1;
1169 }
1170 }
1171
Nicolai Haehnlea6092592016-06-15 07:13:05 +00001172 // There is a hardware bug in SI and CI which prevents address clamping in
1173 // MUBUF instructions from working correctly with SOffsets. The immediate
1174 // offset is unaffected.
1175 if (Overflow > 0 &&
1176 Subtarget->getGeneration() <= AMDGPUSubtarget::SEA_ISLANDS)
1177 return false;
1178
Nicolai Haehnle3003ba02016-03-18 16:24:20 +00001179 ImmOffset = CurDAG->getTargetConstant(Imm, DL, MVT::i16);
1180
1181 if (Overflow <= 64)
1182 SOffset = CurDAG->getTargetConstant(Overflow, DL, MVT::i32);
1183 else
1184 SOffset = SDValue(CurDAG->getMachineNode(AMDGPU::S_MOV_B32, DL, MVT::i32,
1185 CurDAG->getTargetConstant(Overflow, DL, MVT::i32)),
1186 0);
Nicolai Haehnlea6092592016-06-15 07:13:05 +00001187
1188 return true;
Nicolai Haehnle3003ba02016-03-18 16:24:20 +00001189}
1190
1191bool AMDGPUDAGToDAGISel::SelectMUBUFIntrinsicOffset(SDValue Offset,
1192 SDValue &SOffset,
1193 SDValue &ImmOffset) const {
1194 SDLoc DL(Offset);
1195
1196 if (!isa<ConstantSDNode>(Offset))
1197 return false;
1198
Nicolai Haehnlea6092592016-06-15 07:13:05 +00001199 return SelectMUBUFConstant(Offset, SOffset, ImmOffset);
Nicolai Haehnle3003ba02016-03-18 16:24:20 +00001200}
1201
1202bool AMDGPUDAGToDAGISel::SelectMUBUFIntrinsicVOffset(SDValue Offset,
1203 SDValue &SOffset,
1204 SDValue &ImmOffset,
1205 SDValue &VOffset) const {
1206 SDLoc DL(Offset);
1207
1208 // Don't generate an unnecessary voffset for constant offsets.
Nicolai Haehnlea6092592016-06-15 07:13:05 +00001209 if (isa<ConstantSDNode>(Offset)) {
1210 SDValue Tmp1, Tmp2;
1211
1212 // When necessary, use a voffset in <= CI anyway to work around a hardware
1213 // bug.
1214 if (Subtarget->getGeneration() > AMDGPUSubtarget::SEA_ISLANDS ||
1215 SelectMUBUFConstant(Offset, Tmp1, Tmp2))
1216 return false;
1217 }
Nicolai Haehnle3003ba02016-03-18 16:24:20 +00001218
1219 if (CurDAG->isBaseWithConstantOffset(Offset)) {
1220 SDValue N0 = Offset.getOperand(0);
1221 SDValue N1 = Offset.getOperand(1);
Nicolai Haehnlea6092592016-06-15 07:13:05 +00001222 if (cast<ConstantSDNode>(N1)->getSExtValue() >= 0 &&
1223 SelectMUBUFConstant(N1, SOffset, ImmOffset)) {
1224 VOffset = N0;
1225 return true;
1226 }
Nicolai Haehnle3003ba02016-03-18 16:24:20 +00001227 }
1228
Nicolai Haehnlea6092592016-06-15 07:13:05 +00001229 SOffset = CurDAG->getTargetConstant(0, DL, MVT::i32);
1230 ImmOffset = CurDAG->getTargetConstant(0, DL, MVT::i16);
1231 VOffset = Offset;
1232
Nicolai Haehnle3003ba02016-03-18 16:24:20 +00001233 return true;
1234}
1235
Matt Arsenault7757c592016-06-09 23:42:54 +00001236bool AMDGPUDAGToDAGISel::SelectFlat(SDValue Addr,
1237 SDValue &VAddr,
1238 SDValue &SLC,
1239 SDValue &TFE) const {
1240 VAddr = Addr;
1241 TFE = SLC = CurDAG->getTargetConstant(0, SDLoc(), MVT::i1);
1242 return true;
1243}
1244
Tom Stellarddee26a22015-08-06 19:28:30 +00001245bool AMDGPUDAGToDAGISel::SelectSMRDOffset(SDValue ByteOffsetNode,
1246 SDValue &Offset, bool &Imm) const {
1247
1248 // FIXME: Handle non-constant offsets.
1249 ConstantSDNode *C = dyn_cast<ConstantSDNode>(ByteOffsetNode);
1250 if (!C)
1251 return false;
1252
1253 SDLoc SL(ByteOffsetNode);
1254 AMDGPUSubtarget::Generation Gen = Subtarget->getGeneration();
1255 int64_t ByteOffset = C->getSExtValue();
Tom Stellard08efb7e2017-01-27 18:41:14 +00001256 int64_t EncodedOffset = AMDGPU::getSMRDEncodedOffset(*Subtarget, ByteOffset);
Tom Stellarddee26a22015-08-06 19:28:30 +00001257
Tom Stellard08efb7e2017-01-27 18:41:14 +00001258 if (AMDGPU::isLegalSMRDImmOffset(*Subtarget, ByteOffset)) {
Tom Stellarddee26a22015-08-06 19:28:30 +00001259 Offset = CurDAG->getTargetConstant(EncodedOffset, SL, MVT::i32);
1260 Imm = true;
1261 return true;
1262 }
1263
Tom Stellard217361c2015-08-06 19:28:38 +00001264 if (!isUInt<32>(EncodedOffset) || !isUInt<32>(ByteOffset))
1265 return false;
1266
1267 if (Gen == AMDGPUSubtarget::SEA_ISLANDS && isUInt<32>(EncodedOffset)) {
1268 // 32-bit Immediates are supported on Sea Islands.
1269 Offset = CurDAG->getTargetConstant(EncodedOffset, SL, MVT::i32);
1270 } else {
Tom Stellarddee26a22015-08-06 19:28:30 +00001271 SDValue C32Bit = CurDAG->getTargetConstant(ByteOffset, SL, MVT::i32);
1272 Offset = SDValue(CurDAG->getMachineNode(AMDGPU::S_MOV_B32, SL, MVT::i32,
1273 C32Bit), 0);
Tom Stellarddee26a22015-08-06 19:28:30 +00001274 }
Tom Stellard217361c2015-08-06 19:28:38 +00001275 Imm = false;
1276 return true;
Tom Stellarddee26a22015-08-06 19:28:30 +00001277}
1278
1279bool AMDGPUDAGToDAGISel::SelectSMRD(SDValue Addr, SDValue &SBase,
1280 SDValue &Offset, bool &Imm) const {
Tom Stellarddee26a22015-08-06 19:28:30 +00001281 SDLoc SL(Addr);
1282 if (CurDAG->isBaseWithConstantOffset(Addr)) {
1283 SDValue N0 = Addr.getOperand(0);
1284 SDValue N1 = Addr.getOperand(1);
1285
1286 if (SelectSMRDOffset(N1, Offset, Imm)) {
1287 SBase = N0;
1288 return true;
1289 }
1290 }
1291 SBase = Addr;
1292 Offset = CurDAG->getTargetConstant(0, SL, MVT::i32);
1293 Imm = true;
1294 return true;
1295}
1296
1297bool AMDGPUDAGToDAGISel::SelectSMRDImm(SDValue Addr, SDValue &SBase,
1298 SDValue &Offset) const {
1299 bool Imm;
1300 return SelectSMRD(Addr, SBase, Offset, Imm) && Imm;
1301}
1302
Tom Stellard217361c2015-08-06 19:28:38 +00001303bool AMDGPUDAGToDAGISel::SelectSMRDImm32(SDValue Addr, SDValue &SBase,
1304 SDValue &Offset) const {
1305
1306 if (Subtarget->getGeneration() != AMDGPUSubtarget::SEA_ISLANDS)
1307 return false;
1308
1309 bool Imm;
1310 if (!SelectSMRD(Addr, SBase, Offset, Imm))
1311 return false;
1312
1313 return !Imm && isa<ConstantSDNode>(Offset);
1314}
1315
Tom Stellarddee26a22015-08-06 19:28:30 +00001316bool AMDGPUDAGToDAGISel::SelectSMRDSgpr(SDValue Addr, SDValue &SBase,
1317 SDValue &Offset) const {
1318 bool Imm;
Tom Stellard217361c2015-08-06 19:28:38 +00001319 return SelectSMRD(Addr, SBase, Offset, Imm) && !Imm &&
1320 !isa<ConstantSDNode>(Offset);
Tom Stellarddee26a22015-08-06 19:28:30 +00001321}
1322
1323bool AMDGPUDAGToDAGISel::SelectSMRDBufferImm(SDValue Addr,
1324 SDValue &Offset) const {
1325 bool Imm;
1326 return SelectSMRDOffset(Addr, Offset, Imm) && Imm;
1327}
1328
Tom Stellard217361c2015-08-06 19:28:38 +00001329bool AMDGPUDAGToDAGISel::SelectSMRDBufferImm32(SDValue Addr,
1330 SDValue &Offset) const {
1331 if (Subtarget->getGeneration() != AMDGPUSubtarget::SEA_ISLANDS)
1332 return false;
1333
1334 bool Imm;
1335 if (!SelectSMRDOffset(Addr, Offset, Imm))
1336 return false;
1337
1338 return !Imm && isa<ConstantSDNode>(Offset);
1339}
1340
Tom Stellarddee26a22015-08-06 19:28:30 +00001341bool AMDGPUDAGToDAGISel::SelectSMRDBufferSgpr(SDValue Addr,
1342 SDValue &Offset) const {
1343 bool Imm;
Tom Stellard217361c2015-08-06 19:28:38 +00001344 return SelectSMRDOffset(Addr, Offset, Imm) && !Imm &&
1345 !isa<ConstantSDNode>(Offset);
Tom Stellarddee26a22015-08-06 19:28:30 +00001346}
1347
Nicolai Haehnle7968c342016-07-12 08:12:16 +00001348bool AMDGPUDAGToDAGISel::SelectMOVRELOffset(SDValue Index,
1349 SDValue &Base,
1350 SDValue &Offset) const {
Matt Arsenault1322b6f2016-07-09 01:13:56 +00001351 SDLoc DL(Index);
1352
1353 if (CurDAG->isBaseWithConstantOffset(Index)) {
1354 SDValue N0 = Index.getOperand(0);
1355 SDValue N1 = Index.getOperand(1);
1356 ConstantSDNode *C1 = cast<ConstantSDNode>(N1);
1357
1358 // (add n0, c0)
1359 Base = N0;
1360 Offset = CurDAG->getTargetConstant(C1->getZExtValue(), DL, MVT::i32);
1361 return true;
1362 }
1363
Nicolai Haehnle7968c342016-07-12 08:12:16 +00001364 if (isa<ConstantSDNode>(Index))
1365 return false;
Matt Arsenault1322b6f2016-07-09 01:13:56 +00001366
1367 Base = Index;
1368 Offset = CurDAG->getTargetConstant(0, DL, MVT::i32);
1369 return true;
1370}
1371
Benjamin Kramerbdc49562016-06-12 15:39:02 +00001372SDNode *AMDGPUDAGToDAGISel::getS_BFE(unsigned Opcode, const SDLoc &DL,
1373 SDValue Val, uint32_t Offset,
1374 uint32_t Width) {
Marek Olsak9b728682015-03-24 13:40:27 +00001375 // Transformation function, pack the offset and width of a BFE into
1376 // the format expected by the S_BFE_I32 / S_BFE_U32. In the second
1377 // source, bits [5:0] contain the offset and bits [22:16] the width.
1378 uint32_t PackedVal = Offset | (Width << 16);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001379 SDValue PackedConst = CurDAG->getTargetConstant(PackedVal, DL, MVT::i32);
Marek Olsak9b728682015-03-24 13:40:27 +00001380
1381 return CurDAG->getMachineNode(Opcode, DL, MVT::i32, Val, PackedConst);
1382}
1383
Justin Bogner95927c02016-05-12 21:03:32 +00001384void AMDGPUDAGToDAGISel::SelectS_BFEFromShifts(SDNode *N) {
Marek Olsak9b728682015-03-24 13:40:27 +00001385 // "(a << b) srl c)" ---> "BFE_U32 a, (c-b), (32-c)
1386 // "(a << b) sra c)" ---> "BFE_I32 a, (c-b), (32-c)
1387 // Predicate: 0 < b <= c < 32
1388
1389 const SDValue &Shl = N->getOperand(0);
1390 ConstantSDNode *B = dyn_cast<ConstantSDNode>(Shl->getOperand(1));
1391 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(1));
1392
1393 if (B && C) {
1394 uint32_t BVal = B->getZExtValue();
1395 uint32_t CVal = C->getZExtValue();
1396
1397 if (0 < BVal && BVal <= CVal && CVal < 32) {
1398 bool Signed = N->getOpcode() == ISD::SRA;
1399 unsigned Opcode = Signed ? AMDGPU::S_BFE_I32 : AMDGPU::S_BFE_U32;
1400
Justin Bogner95927c02016-05-12 21:03:32 +00001401 ReplaceNode(N, getS_BFE(Opcode, SDLoc(N), Shl.getOperand(0), CVal - BVal,
1402 32 - CVal));
1403 return;
Marek Olsak9b728682015-03-24 13:40:27 +00001404 }
1405 }
Justin Bogner95927c02016-05-12 21:03:32 +00001406 SelectCode(N);
Marek Olsak9b728682015-03-24 13:40:27 +00001407}
1408
Justin Bogner95927c02016-05-12 21:03:32 +00001409void AMDGPUDAGToDAGISel::SelectS_BFE(SDNode *N) {
Marek Olsak9b728682015-03-24 13:40:27 +00001410 switch (N->getOpcode()) {
1411 case ISD::AND:
1412 if (N->getOperand(0).getOpcode() == ISD::SRL) {
1413 // "(a srl b) & mask" ---> "BFE_U32 a, b, popcount(mask)"
1414 // Predicate: isMask(mask)
1415 const SDValue &Srl = N->getOperand(0);
1416 ConstantSDNode *Shift = dyn_cast<ConstantSDNode>(Srl.getOperand(1));
1417 ConstantSDNode *Mask = dyn_cast<ConstantSDNode>(N->getOperand(1));
1418
1419 if (Shift && Mask) {
1420 uint32_t ShiftVal = Shift->getZExtValue();
1421 uint32_t MaskVal = Mask->getZExtValue();
1422
1423 if (isMask_32(MaskVal)) {
1424 uint32_t WidthVal = countPopulation(MaskVal);
1425
Justin Bogner95927c02016-05-12 21:03:32 +00001426 ReplaceNode(N, getS_BFE(AMDGPU::S_BFE_U32, SDLoc(N),
1427 Srl.getOperand(0), ShiftVal, WidthVal));
1428 return;
Marek Olsak9b728682015-03-24 13:40:27 +00001429 }
1430 }
1431 }
1432 break;
1433 case ISD::SRL:
1434 if (N->getOperand(0).getOpcode() == ISD::AND) {
1435 // "(a & mask) srl b)" ---> "BFE_U32 a, b, popcount(mask >> b)"
1436 // Predicate: isMask(mask >> b)
1437 const SDValue &And = N->getOperand(0);
1438 ConstantSDNode *Shift = dyn_cast<ConstantSDNode>(N->getOperand(1));
1439 ConstantSDNode *Mask = dyn_cast<ConstantSDNode>(And->getOperand(1));
1440
1441 if (Shift && Mask) {
1442 uint32_t ShiftVal = Shift->getZExtValue();
1443 uint32_t MaskVal = Mask->getZExtValue() >> ShiftVal;
1444
1445 if (isMask_32(MaskVal)) {
1446 uint32_t WidthVal = countPopulation(MaskVal);
1447
Justin Bogner95927c02016-05-12 21:03:32 +00001448 ReplaceNode(N, getS_BFE(AMDGPU::S_BFE_U32, SDLoc(N),
1449 And.getOperand(0), ShiftVal, WidthVal));
1450 return;
Marek Olsak9b728682015-03-24 13:40:27 +00001451 }
1452 }
Justin Bogner95927c02016-05-12 21:03:32 +00001453 } else if (N->getOperand(0).getOpcode() == ISD::SHL) {
1454 SelectS_BFEFromShifts(N);
1455 return;
1456 }
Marek Olsak9b728682015-03-24 13:40:27 +00001457 break;
1458 case ISD::SRA:
Justin Bogner95927c02016-05-12 21:03:32 +00001459 if (N->getOperand(0).getOpcode() == ISD::SHL) {
1460 SelectS_BFEFromShifts(N);
1461 return;
1462 }
Marek Olsak9b728682015-03-24 13:40:27 +00001463 break;
Matt Arsenault7e8de012016-04-22 22:59:16 +00001464
1465 case ISD::SIGN_EXTEND_INREG: {
1466 // sext_inreg (srl x, 16), i8 -> bfe_i32 x, 16, 8
1467 SDValue Src = N->getOperand(0);
1468 if (Src.getOpcode() != ISD::SRL)
1469 break;
1470
1471 const ConstantSDNode *Amt = dyn_cast<ConstantSDNode>(Src.getOperand(1));
1472 if (!Amt)
1473 break;
1474
1475 unsigned Width = cast<VTSDNode>(N->getOperand(1))->getVT().getSizeInBits();
Justin Bogner95927c02016-05-12 21:03:32 +00001476 ReplaceNode(N, getS_BFE(AMDGPU::S_BFE_I32, SDLoc(N), Src.getOperand(0),
1477 Amt->getZExtValue(), Width));
1478 return;
Matt Arsenault7e8de012016-04-22 22:59:16 +00001479 }
Marek Olsak9b728682015-03-24 13:40:27 +00001480 }
1481
Justin Bogner95927c02016-05-12 21:03:32 +00001482 SelectCode(N);
Marek Olsak9b728682015-03-24 13:40:27 +00001483}
1484
Matt Arsenault7b1dc2c2016-09-17 02:02:19 +00001485bool AMDGPUDAGToDAGISel::isCBranchSCC(const SDNode *N) const {
1486 assert(N->getOpcode() == ISD::BRCOND);
1487 if (!N->hasOneUse())
1488 return false;
1489
1490 SDValue Cond = N->getOperand(1);
1491 if (Cond.getOpcode() == ISD::CopyToReg)
1492 Cond = Cond.getOperand(2);
1493
1494 if (Cond.getOpcode() != ISD::SETCC || !Cond.hasOneUse())
1495 return false;
1496
1497 MVT VT = Cond.getOperand(0).getSimpleValueType();
1498 if (VT == MVT::i32)
1499 return true;
1500
1501 if (VT == MVT::i64) {
1502 auto ST = static_cast<const SISubtarget *>(Subtarget);
1503
1504 ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get();
1505 return (CC == ISD::SETEQ || CC == ISD::SETNE) && ST->hasScalarCompareEq64();
1506 }
1507
1508 return false;
1509}
1510
Justin Bogner95927c02016-05-12 21:03:32 +00001511void AMDGPUDAGToDAGISel::SelectBRCOND(SDNode *N) {
Tom Stellardbc4497b2016-02-12 23:45:29 +00001512 SDValue Cond = N->getOperand(1);
1513
Matt Arsenault327188a2016-12-15 21:57:11 +00001514 if (Cond.isUndef()) {
1515 CurDAG->SelectNodeTo(N, AMDGPU::SI_BR_UNDEF, MVT::Other,
1516 N->getOperand(2), N->getOperand(0));
1517 return;
1518 }
1519
Tom Stellardbc4497b2016-02-12 23:45:29 +00001520 if (isCBranchSCC(N)) {
1521 // This brcond will use S_CBRANCH_SCC*, so let tablegen handle it.
Justin Bogner95927c02016-05-12 21:03:32 +00001522 SelectCode(N);
1523 return;
Tom Stellardbc4497b2016-02-12 23:45:29 +00001524 }
1525
Tom Stellardbc4497b2016-02-12 23:45:29 +00001526 SDLoc SL(N);
1527
Matt Arsenaultf530e8b2016-11-07 19:09:33 +00001528 SDValue VCC = CurDAG->getCopyToReg(N->getOperand(0), SL, AMDGPU::VCC, Cond);
Justin Bogner95927c02016-05-12 21:03:32 +00001529 CurDAG->SelectNodeTo(N, AMDGPU::S_CBRANCH_VCCNZ, MVT::Other,
1530 N->getOperand(2), // Basic Block
Matt Arsenaultf530e8b2016-11-07 19:09:33 +00001531 VCC.getValue(0));
Tom Stellardbc4497b2016-02-12 23:45:29 +00001532}
1533
Matt Arsenault88701812016-06-09 23:42:48 +00001534// This is here because there isn't a way to use the generated sub0_sub1 as the
1535// subreg index to EXTRACT_SUBREG in tablegen.
1536void AMDGPUDAGToDAGISel::SelectATOMIC_CMP_SWAP(SDNode *N) {
1537 MemSDNode *Mem = cast<MemSDNode>(N);
1538 unsigned AS = Mem->getAddressSpace();
Matt Arsenault7757c592016-06-09 23:42:54 +00001539 if (AS == AMDGPUAS::FLAT_ADDRESS) {
1540 SelectCode(N);
1541 return;
1542 }
Matt Arsenault88701812016-06-09 23:42:48 +00001543
1544 MVT VT = N->getSimpleValueType(0);
1545 bool Is32 = (VT == MVT::i32);
1546 SDLoc SL(N);
1547
1548 MachineSDNode *CmpSwap = nullptr;
1549 if (Subtarget->hasAddr64()) {
1550 SDValue SRsrc, VAddr, SOffset, Offset, GLC, SLC;
1551
1552 if (SelectMUBUFAddr64(Mem->getBasePtr(), SRsrc, VAddr, SOffset, Offset, SLC)) {
1553 unsigned Opcode = Is32 ? AMDGPU::BUFFER_ATOMIC_CMPSWAP_RTN_ADDR64 :
1554 AMDGPU::BUFFER_ATOMIC_CMPSWAP_X2_RTN_ADDR64;
1555 SDValue CmpVal = Mem->getOperand(2);
1556
1557 // XXX - Do we care about glue operands?
1558
1559 SDValue Ops[] = {
1560 CmpVal, VAddr, SRsrc, SOffset, Offset, SLC, Mem->getChain()
1561 };
1562
1563 CmpSwap = CurDAG->getMachineNode(Opcode, SL, Mem->getVTList(), Ops);
1564 }
1565 }
1566
1567 if (!CmpSwap) {
1568 SDValue SRsrc, SOffset, Offset, SLC;
1569 if (SelectMUBUFOffset(Mem->getBasePtr(), SRsrc, SOffset, Offset, SLC)) {
1570 unsigned Opcode = Is32 ? AMDGPU::BUFFER_ATOMIC_CMPSWAP_RTN_OFFSET :
1571 AMDGPU::BUFFER_ATOMIC_CMPSWAP_X2_RTN_OFFSET;
1572
1573 SDValue CmpVal = Mem->getOperand(2);
1574 SDValue Ops[] = {
1575 CmpVal, SRsrc, SOffset, Offset, SLC, Mem->getChain()
1576 };
1577
1578 CmpSwap = CurDAG->getMachineNode(Opcode, SL, Mem->getVTList(), Ops);
1579 }
1580 }
1581
1582 if (!CmpSwap) {
1583 SelectCode(N);
1584 return;
1585 }
1586
1587 MachineSDNode::mmo_iterator MMOs = MF->allocateMemRefsArray(1);
1588 *MMOs = Mem->getMemOperand();
1589 CmpSwap->setMemRefs(MMOs, MMOs + 1);
1590
1591 unsigned SubReg = Is32 ? AMDGPU::sub0 : AMDGPU::sub0_sub1;
1592 SDValue Extract
1593 = CurDAG->getTargetExtractSubreg(SubReg, SL, VT, SDValue(CmpSwap, 0));
1594
1595 ReplaceUses(SDValue(N, 0), Extract);
1596 ReplaceUses(SDValue(N, 1), SDValue(CmpSwap, 1));
1597 CurDAG->RemoveDeadNode(N);
1598}
1599
Tom Stellardb4a313a2014-08-01 00:32:39 +00001600bool AMDGPUDAGToDAGISel::SelectVOP3Mods(SDValue In, SDValue &Src,
1601 SDValue &SrcMods) const {
Tom Stellardb4a313a2014-08-01 00:32:39 +00001602 unsigned Mods = 0;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001603 Src = In;
1604
1605 if (Src.getOpcode() == ISD::FNEG) {
1606 Mods |= SISrcMods::NEG;
1607 Src = Src.getOperand(0);
1608 }
1609
1610 if (Src.getOpcode() == ISD::FABS) {
1611 Mods |= SISrcMods::ABS;
1612 Src = Src.getOperand(0);
1613 }
1614
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001615 SrcMods = CurDAG->getTargetConstant(Mods, SDLoc(In), MVT::i32);
Tom Stellardb4a313a2014-08-01 00:32:39 +00001616 return true;
1617}
1618
Matt Arsenaultf84e5d92017-01-31 03:07:46 +00001619bool AMDGPUDAGToDAGISel::SelectVOP3Mods_NNaN(SDValue In, SDValue &Src,
1620 SDValue &SrcMods) const {
1621 SelectVOP3Mods(In, Src, SrcMods);
1622 return isNoNanSrc(Src);
1623}
1624
Tom Stellarddb5a11f2015-07-13 15:47:57 +00001625bool AMDGPUDAGToDAGISel::SelectVOP3NoMods(SDValue In, SDValue &Src,
1626 SDValue &SrcMods) const {
1627 bool Res = SelectVOP3Mods(In, Src, SrcMods);
1628 return Res && cast<ConstantSDNode>(SrcMods)->isNullValue();
1629}
1630
Tom Stellardb4a313a2014-08-01 00:32:39 +00001631bool AMDGPUDAGToDAGISel::SelectVOP3Mods0(SDValue In, SDValue &Src,
1632 SDValue &SrcMods, SDValue &Clamp,
1633 SDValue &Omod) const {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001634 SDLoc DL(In);
Tom Stellardb4a313a2014-08-01 00:32:39 +00001635 // FIXME: Handle Clamp and Omod
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001636 Clamp = CurDAG->getTargetConstant(0, DL, MVT::i32);
1637 Omod = CurDAG->getTargetConstant(0, DL, MVT::i32);
Tom Stellardb4a313a2014-08-01 00:32:39 +00001638
1639 return SelectVOP3Mods(In, Src, SrcMods);
1640}
1641
Tom Stellarddb5a11f2015-07-13 15:47:57 +00001642bool AMDGPUDAGToDAGISel::SelectVOP3NoMods0(SDValue In, SDValue &Src,
1643 SDValue &SrcMods, SDValue &Clamp,
1644 SDValue &Omod) const {
1645 bool Res = SelectVOP3Mods0(In, Src, SrcMods, Clamp, Omod);
1646
1647 return Res && cast<ConstantSDNode>(SrcMods)->isNullValue() &&
1648 cast<ConstantSDNode>(Clamp)->isNullValue() &&
1649 cast<ConstantSDNode>(Omod)->isNullValue();
1650}
1651
Matt Arsenault1cffa4c2014-11-13 19:49:04 +00001652bool AMDGPUDAGToDAGISel::SelectVOP3Mods0Clamp(SDValue In, SDValue &Src,
1653 SDValue &SrcMods,
1654 SDValue &Omod) const {
1655 // FIXME: Handle Omod
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001656 Omod = CurDAG->getTargetConstant(0, SDLoc(In), MVT::i32);
Matt Arsenault1cffa4c2014-11-13 19:49:04 +00001657
1658 return SelectVOP3Mods(In, Src, SrcMods);
1659}
1660
Matt Arsenault4831ce52015-01-06 23:00:37 +00001661bool AMDGPUDAGToDAGISel::SelectVOP3Mods0Clamp0OMod(SDValue In, SDValue &Src,
1662 SDValue &SrcMods,
1663 SDValue &Clamp,
1664 SDValue &Omod) const {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001665 Clamp = Omod = CurDAG->getTargetConstant(0, SDLoc(In), MVT::i32);
Matt Arsenault4831ce52015-01-06 23:00:37 +00001666 return SelectVOP3Mods(In, Src, SrcMods);
1667}
1668
Matt Arsenaulteb522e62017-02-27 22:15:25 +00001669bool AMDGPUDAGToDAGISel::SelectVOP3PMods(SDValue In, SDValue &Src,
1670 SDValue &SrcMods) const {
1671 unsigned Mods = 0;
1672 Src = In;
1673
1674 // FIXME: Look for on separate components
1675 if (Src.getOpcode() == ISD::FNEG) {
1676 Mods |= (SISrcMods::NEG | SISrcMods::NEG_HI);
1677 Src = Src.getOperand(0);
1678 }
1679
1680 // Packed instructions do not have abs modifiers.
1681
1682 // FIXME: Handle abs/neg of individual components.
1683 // FIXME: Handle swizzling with op_sel
1684 Mods |= SISrcMods::OP_SEL_1;
1685
1686 SrcMods = CurDAG->getTargetConstant(Mods, SDLoc(In), MVT::i32);
1687 return true;
1688}
1689
1690bool AMDGPUDAGToDAGISel::SelectVOP3PMods0(SDValue In, SDValue &Src,
1691 SDValue &SrcMods,
1692 SDValue &Clamp) const {
1693 SDLoc SL(In);
1694
1695 // FIXME: Handle clamp and op_sel
1696 Clamp = CurDAG->getTargetConstant(0, SL, MVT::i32);
1697
1698 return SelectVOP3PMods(In, Src, SrcMods);
1699}
1700
Christian Konigd910b7d2013-02-26 17:52:16 +00001701void AMDGPUDAGToDAGISel::PostprocessISelDAG() {
Bill Wendlinga3cd3502013-06-19 21:36:55 +00001702 const AMDGPUTargetLowering& Lowering =
Matt Arsenault209a7b92014-04-18 07:40:20 +00001703 *static_cast<const AMDGPUTargetLowering*>(getTargetLowering());
Vincent Lejeuneab3baf82013-09-12 23:44:44 +00001704 bool IsModified = false;
1705 do {
1706 IsModified = false;
1707 // Go over all selected nodes and try to fold them a bit more
Pete Cooper65c69402015-07-14 22:10:54 +00001708 for (SDNode &Node : CurDAG->allnodes()) {
1709 MachineSDNode *MachineNode = dyn_cast<MachineSDNode>(&Node);
Vincent Lejeuneab3baf82013-09-12 23:44:44 +00001710 if (!MachineNode)
1711 continue;
Christian Konigd910b7d2013-02-26 17:52:16 +00001712
Vincent Lejeuneab3baf82013-09-12 23:44:44 +00001713 SDNode *ResNode = Lowering.PostISelFolding(MachineNode, *CurDAG);
Pete Cooper65c69402015-07-14 22:10:54 +00001714 if (ResNode != &Node) {
1715 ReplaceUses(&Node, ResNode);
Vincent Lejeuneab3baf82013-09-12 23:44:44 +00001716 IsModified = true;
1717 }
Tom Stellard2183b702013-06-03 17:39:46 +00001718 }
Vincent Lejeuneab3baf82013-09-12 23:44:44 +00001719 CurDAG->RemoveDeadNodes();
1720 } while (IsModified);
Christian Konigd910b7d2013-02-26 17:52:16 +00001721}