blob: b3cd27b1b8f0ff9511a3fd50ba3cea2f8240ea07 [file] [log] [blame]
Dan Gohman10e730a2015-06-29 23:51:55 +00001//=- WebAssemblyISelLowering.cpp - WebAssembly DAG Lowering Implementation -==//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9///
10/// \file
Adrian Prantl5f8f34e42018-05-01 15:54:18 +000011/// This file implements the WebAssemblyTargetLowering class.
Dan Gohman10e730a2015-06-29 23:51:55 +000012///
13//===----------------------------------------------------------------------===//
14
15#include "WebAssemblyISelLowering.h"
16#include "MCTargetDesc/WebAssemblyMCTargetDesc.h"
17#include "WebAssemblyMachineFunctionInfo.h"
18#include "WebAssemblySubtarget.h"
19#include "WebAssemblyTargetMachine.h"
Dan Gohman10e730a2015-06-29 23:51:55 +000020#include "llvm/CodeGen/Analysis.h"
JF Bastienaf111db2015-08-24 22:16:48 +000021#include "llvm/CodeGen/CallingConvLower.h"
Dan Gohmancdd48b82017-11-28 01:13:40 +000022#include "llvm/CodeGen/MachineInstrBuilder.h"
Dan Gohman950a13c2015-09-16 16:51:30 +000023#include "llvm/CodeGen/MachineJumpTableInfo.h"
Dan Gohman10e730a2015-06-29 23:51:55 +000024#include "llvm/CodeGen/MachineRegisterInfo.h"
25#include "llvm/CodeGen/SelectionDAG.h"
Oliver Stannard02fa1c82016-01-28 13:19:47 +000026#include "llvm/IR/DiagnosticInfo.h"
JF Bastienb9073fb2015-07-22 21:28:15 +000027#include "llvm/IR/DiagnosticPrinter.h"
Dan Gohman10e730a2015-06-29 23:51:55 +000028#include "llvm/IR/Function.h"
29#include "llvm/IR/Intrinsics.h"
Dan Gohman10e730a2015-06-29 23:51:55 +000030#include "llvm/Support/Debug.h"
31#include "llvm/Support/ErrorHandling.h"
32#include "llvm/Support/raw_ostream.h"
33#include "llvm/Target/TargetOptions.h"
34using namespace llvm;
35
36#define DEBUG_TYPE "wasm-lower"
37
Heejin Ahn5831e9c2018-08-09 23:58:51 +000038// Emit proposed instructions that may not have been implemented in engines
39cl::opt<bool> EnableUnimplementedWasmSIMDInstrs(
40 "wasm-enable-unimplemented-simd",
41 cl::desc("Emit potentially-unimplemented WebAssembly SIMD instructions"),
42 cl::init(false));
43
Dan Gohman10e730a2015-06-29 23:51:55 +000044WebAssemblyTargetLowering::WebAssemblyTargetLowering(
45 const TargetMachine &TM, const WebAssemblySubtarget &STI)
Dan Gohmanbfaf7e12015-07-02 21:36:25 +000046 : TargetLowering(TM), Subtarget(&STI) {
JF Bastienaf111db2015-08-24 22:16:48 +000047 auto MVTPtr = Subtarget->hasAddr64() ? MVT::i64 : MVT::i32;
48
JF Bastien71d29ac2015-08-12 17:53:29 +000049 // Booleans always contain 0 or 1.
50 setBooleanContents(ZeroOrOneBooleanContent);
Dan Gohmanbfaf7e12015-07-02 21:36:25 +000051 // WebAssembly does not produce floating-point exceptions on normal floating
52 // point operations.
53 setHasFloatingPointExceptions(false);
Dan Gohman489abd72015-07-07 22:38:06 +000054 // We don't know the microarchitecture here, so just reduce register pressure.
55 setSchedulingPreference(Sched::RegPressure);
JF Bastienb9073fb2015-07-22 21:28:15 +000056 // Tell ISel that we have a stack pointer.
57 setStackPointerRegisterToSaveRestore(
58 Subtarget->hasAddr64() ? WebAssembly::SP64 : WebAssembly::SP32);
59 // Set up the register classes.
Dan Gohmand0bf9812015-09-26 01:09:44 +000060 addRegisterClass(MVT::i32, &WebAssembly::I32RegClass);
61 addRegisterClass(MVT::i64, &WebAssembly::I64RegClass);
62 addRegisterClass(MVT::f32, &WebAssembly::F32RegClass);
63 addRegisterClass(MVT::f64, &WebAssembly::F64RegClass);
Derek Schuff39bf39f2016-08-02 23:16:09 +000064 if (Subtarget->hasSIMD128()) {
65 addRegisterClass(MVT::v16i8, &WebAssembly::V128RegClass);
66 addRegisterClass(MVT::v8i16, &WebAssembly::V128RegClass);
67 addRegisterClass(MVT::v4i32, &WebAssembly::V128RegClass);
68 addRegisterClass(MVT::v4f32, &WebAssembly::V128RegClass);
Heejin Ahn5831e9c2018-08-09 23:58:51 +000069 if (EnableUnimplementedWasmSIMDInstrs) {
70 addRegisterClass(MVT::v2i64, &WebAssembly::V128RegClass);
71 addRegisterClass(MVT::v2f64, &WebAssembly::V128RegClass);
72 }
Derek Schuff39bf39f2016-08-02 23:16:09 +000073 }
JF Bastienb9073fb2015-07-22 21:28:15 +000074 // Compute derived properties from the register classes.
75 computeRegisterProperties(Subtarget->getRegisterInfo());
76
JF Bastienaf111db2015-08-24 22:16:48 +000077 setOperationAction(ISD::GlobalAddress, MVTPtr, Custom);
Dan Gohman2c8fe6a2015-11-25 16:44:29 +000078 setOperationAction(ISD::ExternalSymbol, MVTPtr, Custom);
Dan Gohman950a13c2015-09-16 16:51:30 +000079 setOperationAction(ISD::JumpTable, MVTPtr, Custom);
Derek Schuff51699a82016-02-12 22:56:03 +000080 setOperationAction(ISD::BlockAddress, MVTPtr, Custom);
81 setOperationAction(ISD::BRIND, MVT::Other, Custom);
JF Bastienaf111db2015-08-24 22:16:48 +000082
Dan Gohman35bfb242015-12-04 23:22:35 +000083 // Take the default expansion for va_arg, va_copy, and va_end. There is no
84 // default action for va_start, so we do that custom.
85 setOperationAction(ISD::VASTART, MVT::Other, Custom);
86 setOperationAction(ISD::VAARG, MVT::Other, Expand);
87 setOperationAction(ISD::VACOPY, MVT::Other, Expand);
88 setOperationAction(ISD::VAEND, MVT::Other, Expand);
89
JF Bastienda06bce2015-08-11 21:02:46 +000090 for (auto T : {MVT::f32, MVT::f64}) {
91 // Don't expand the floating-point types to constant pools.
92 setOperationAction(ISD::ConstantFP, T, Legal);
93 // Expand floating-point comparisons.
94 for (auto CC : {ISD::SETO, ISD::SETUO, ISD::SETUEQ, ISD::SETONE,
95 ISD::SETULT, ISD::SETULE, ISD::SETUGT, ISD::SETUGE})
96 setCondCodeAction(CC, T, Expand);
Dan Gohman32907a62015-08-20 22:57:13 +000097 // Expand floating-point library function operators.
Craig Topperf6d4dc52017-05-30 15:27:55 +000098 for (auto Op : {ISD::FSIN, ISD::FCOS, ISD::FSINCOS, ISD::FPOW, ISD::FREM,
99 ISD::FMA})
Dan Gohman32907a62015-08-20 22:57:13 +0000100 setOperationAction(Op, T, Expand);
Dan Gohman896e53f2015-08-24 18:23:13 +0000101 // Note supported floating-point library function operators that otherwise
102 // default to expand.
Dan Gohman7a6b9822015-11-29 22:32:02 +0000103 for (auto Op :
104 {ISD::FCEIL, ISD::FFLOOR, ISD::FTRUNC, ISD::FNEARBYINT, ISD::FRINT})
Dan Gohman896e53f2015-08-24 18:23:13 +0000105 setOperationAction(Op, T, Legal);
Dan Gohmanb84ae9b2015-11-10 21:40:21 +0000106 // Support minnan and maxnan, which otherwise default to expand.
107 setOperationAction(ISD::FMINNAN, T, Legal);
108 setOperationAction(ISD::FMAXNAN, T, Legal);
Dan Gohmana63e8eb2017-02-22 16:28:00 +0000109 // WebAssembly currently has no builtin f16 support.
110 setOperationAction(ISD::FP16_TO_FP, T, Expand);
111 setOperationAction(ISD::FP_TO_FP16, T, Expand);
112 setLoadExtAction(ISD::EXTLOAD, T, MVT::f16, Expand);
113 setTruncStoreAction(T, MVT::f16, Expand);
JF Bastienda06bce2015-08-11 21:02:46 +0000114 }
Dan Gohman32907a62015-08-20 22:57:13 +0000115
116 for (auto T : {MVT::i32, MVT::i64}) {
117 // Expand unavailable integer operations.
Dan Gohman7a6b9822015-11-29 22:32:02 +0000118 for (auto Op :
Dan Gohman665d7e32016-03-22 18:01:49 +0000119 {ISD::BSWAP, ISD::SMUL_LOHI, ISD::UMUL_LOHI,
Dan Gohman7a6b9822015-11-29 22:32:02 +0000120 ISD::MULHS, ISD::MULHU, ISD::SDIVREM, ISD::UDIVREM, ISD::SHL_PARTS,
121 ISD::SRA_PARTS, ISD::SRL_PARTS, ISD::ADDC, ISD::ADDE, ISD::SUBC,
Craig Topper33772c52016-04-28 03:34:31 +0000122 ISD::SUBE}) {
Dan Gohman32907a62015-08-20 22:57:13 +0000123 setOperationAction(Op, T, Expand);
124 }
125 }
126
Thomas Lively2ee686d2018-08-22 23:06:27 +0000127 // There is no i64x2.mul instruction
128 setOperationAction(ISD::MUL, MVT::v2i64, Expand);
129
Dan Gohman32907a62015-08-20 22:57:13 +0000130 // As a special case, these operators use the type to mean the type to
131 // sign-extend from.
Derek Schuffa519fe52017-09-13 00:29:06 +0000132 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
Dan Gohman5d2b9352018-01-19 17:16:24 +0000133 if (!Subtarget->hasSignExt()) {
Derek Schuffa519fe52017-09-13 00:29:06 +0000134 for (auto T : {MVT::i8, MVT::i16, MVT::i32})
135 setOperationAction(ISD::SIGN_EXTEND_INREG, T, Expand);
136 }
Dan Gohman32907a62015-08-20 22:57:13 +0000137
138 // Dynamic stack allocation: use the default expansion.
139 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
140 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Dan Gohman2683a552015-08-24 22:31:52 +0000141 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVTPtr, Expand);
JF Bastien73ff6af2015-08-31 22:24:11 +0000142
Derek Schuff9769deb2015-12-11 23:49:46 +0000143 setOperationAction(ISD::FrameIndex, MVT::i32, Custom);
Derek Schuffaadc89c2016-02-16 18:18:36 +0000144 setOperationAction(ISD::CopyToReg, MVT::Other, Custom);
Derek Schuff9769deb2015-12-11 23:49:46 +0000145
Dan Gohman950a13c2015-09-16 16:51:30 +0000146 // Expand these forms; we pattern-match the forms that we can handle in isel.
147 for (auto T : {MVT::i32, MVT::i64, MVT::f32, MVT::f64})
148 for (auto Op : {ISD::BR_CC, ISD::SELECT_CC})
149 setOperationAction(Op, T, Expand);
150
151 // We have custom switch handling.
152 setOperationAction(ISD::BR_JT, MVT::Other, Custom);
153
JF Bastien73ff6af2015-08-31 22:24:11 +0000154 // WebAssembly doesn't have:
155 // - Floating-point extending loads.
156 // - Floating-point truncating stores.
157 // - i1 extending loads.
Dan Gohman60bddf12015-12-10 02:07:53 +0000158 setLoadExtAction(ISD::EXTLOAD, MVT::f64, MVT::f32, Expand);
JF Bastien73ff6af2015-08-31 22:24:11 +0000159 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
160 for (auto T : MVT::integer_valuetypes())
161 for (auto Ext : {ISD::EXTLOAD, ISD::ZEXTLOAD, ISD::SEXTLOAD})
162 setLoadExtAction(Ext, T, MVT::i1, Promote);
Derek Schuffffa143c2015-11-10 00:30:57 +0000163
164 // Trap lowers to wasm unreachable
165 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Derek Schuff18ba1922017-08-30 18:07:45 +0000166
Heejin Ahn5ef4d5f2018-05-31 22:25:54 +0000167 // Exception handling intrinsics
168 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
169
Derek Schuff18ba1922017-08-30 18:07:45 +0000170 setMaxAtomicSizeInBitsSupported(64);
Dan Gohmanbfaf7e12015-07-02 21:36:25 +0000171}
Dan Gohman10e730a2015-06-29 23:51:55 +0000172
Heejin Ahne8653bb2018-08-07 00:22:22 +0000173TargetLowering::AtomicExpansionKind
174WebAssemblyTargetLowering::shouldExpandAtomicRMWInIR(AtomicRMWInst *AI) const {
175 // We have wasm instructions for these
176 switch (AI->getOperation()) {
177 case AtomicRMWInst::Add:
178 case AtomicRMWInst::Sub:
179 case AtomicRMWInst::And:
180 case AtomicRMWInst::Or:
181 case AtomicRMWInst::Xor:
182 case AtomicRMWInst::Xchg:
183 return AtomicExpansionKind::None;
184 default:
185 break;
186 }
187 return AtomicExpansionKind::CmpXChg;
188}
189
Dan Gohman7b634842015-08-24 18:44:37 +0000190FastISel *WebAssemblyTargetLowering::createFastISel(
191 FunctionLoweringInfo &FuncInfo, const TargetLibraryInfo *LibInfo) const {
192 return WebAssembly::createFastISel(FuncInfo, LibInfo);
193}
194
JF Bastienaf111db2015-08-24 22:16:48 +0000195bool WebAssemblyTargetLowering::isOffsetFoldingLegal(
Dan Gohman7a6b9822015-11-29 22:32:02 +0000196 const GlobalAddressSDNode * /*GA*/) const {
Dan Gohmana4b710a2015-12-06 19:33:32 +0000197 // All offsets can be folded.
198 return true;
JF Bastienaf111db2015-08-24 22:16:48 +0000199}
200
Dan Gohman7a6b9822015-11-29 22:32:02 +0000201MVT WebAssemblyTargetLowering::getScalarShiftAmountTy(const DataLayout & /*DL*/,
JF Bastienfda53372015-08-03 00:00:11 +0000202 EVT VT) const {
Dan Gohmana8483752015-12-10 00:26:26 +0000203 unsigned BitWidth = NextPowerOf2(VT.getSizeInBits() - 1);
Derek Schuff3f063292016-02-11 20:57:09 +0000204 if (BitWidth > 1 && BitWidth < 8) BitWidth = 8;
Dan Gohman41729532015-12-16 23:25:51 +0000205
206 if (BitWidth > 64) {
Dan Gohmana01e8bd2016-05-14 02:15:47 +0000207 // The shift will be lowered to a libcall, and compiler-rt libcalls expect
208 // the count to be an i32.
209 BitWidth = 32;
Dan Gohman41729532015-12-16 23:25:51 +0000210 assert(BitWidth >= Log2_32_Ceil(VT.getSizeInBits()) &&
Dan Gohmana01e8bd2016-05-14 02:15:47 +0000211 "32-bit shift counts ought to be enough for anyone");
Dan Gohman41729532015-12-16 23:25:51 +0000212 }
213
Dan Gohmana8483752015-12-10 00:26:26 +0000214 MVT Result = MVT::getIntegerVT(BitWidth);
215 assert(Result != MVT::INVALID_SIMPLE_VALUE_TYPE &&
216 "Unable to represent scalar shift amount type");
217 return Result;
JF Bastienfda53372015-08-03 00:00:11 +0000218}
219
Dan Gohmancdd48b82017-11-28 01:13:40 +0000220// Lower an fp-to-int conversion operator from the LLVM opcode, which has an
221// undefined result on invalid/overflow, to the WebAssembly opcode, which
222// traps on invalid/overflow.
223static MachineBasicBlock *
224LowerFPToInt(
225 MachineInstr &MI,
226 DebugLoc DL,
227 MachineBasicBlock *BB,
228 const TargetInstrInfo &TII,
229 bool IsUnsigned,
230 bool Int64,
231 bool Float64,
232 unsigned LoweredOpcode
233) {
234 MachineRegisterInfo &MRI = BB->getParent()->getRegInfo();
235
236 unsigned OutReg = MI.getOperand(0).getReg();
237 unsigned InReg = MI.getOperand(1).getReg();
238
239 unsigned Abs = Float64 ? WebAssembly::ABS_F64 : WebAssembly::ABS_F32;
240 unsigned FConst = Float64 ? WebAssembly::CONST_F64 : WebAssembly::CONST_F32;
241 unsigned LT = Float64 ? WebAssembly::LT_F64 : WebAssembly::LT_F32;
Dan Gohman580c1022017-11-29 20:20:11 +0000242 unsigned GE = Float64 ? WebAssembly::GE_F64 : WebAssembly::GE_F32;
Dan Gohmancdd48b82017-11-28 01:13:40 +0000243 unsigned IConst = Int64 ? WebAssembly::CONST_I64 : WebAssembly::CONST_I32;
Dan Gohman580c1022017-11-29 20:20:11 +0000244 unsigned Eqz = WebAssembly::EQZ_I32;
245 unsigned And = WebAssembly::AND_I32;
Dan Gohmancdd48b82017-11-28 01:13:40 +0000246 int64_t Limit = Int64 ? INT64_MIN : INT32_MIN;
247 int64_t Substitute = IsUnsigned ? 0 : Limit;
248 double CmpVal = IsUnsigned ? -(double)Limit * 2.0 : -(double)Limit;
David Blaikie21109242017-12-15 23:52:06 +0000249 auto &Context = BB->getParent()->getFunction().getContext();
Dan Gohmancdd48b82017-11-28 01:13:40 +0000250 Type *Ty = Float64 ? Type::getDoubleTy(Context) : Type::getFloatTy(Context);
251
252 const BasicBlock *LLVM_BB = BB->getBasicBlock();
253 MachineFunction *F = BB->getParent();
254 MachineBasicBlock *TrueMBB = F->CreateMachineBasicBlock(LLVM_BB);
255 MachineBasicBlock *FalseMBB = F->CreateMachineBasicBlock(LLVM_BB);
256 MachineBasicBlock *DoneMBB = F->CreateMachineBasicBlock(LLVM_BB);
257
258 MachineFunction::iterator It = ++BB->getIterator();
259 F->insert(It, FalseMBB);
260 F->insert(It, TrueMBB);
261 F->insert(It, DoneMBB);
262
263 // Transfer the remainder of BB and its successor edges to DoneMBB.
264 DoneMBB->splice(DoneMBB->begin(), BB,
265 std::next(MachineBasicBlock::iterator(MI)),
266 BB->end());
267 DoneMBB->transferSuccessorsAndUpdatePHIs(BB);
268
269 BB->addSuccessor(TrueMBB);
270 BB->addSuccessor(FalseMBB);
271 TrueMBB->addSuccessor(DoneMBB);
272 FalseMBB->addSuccessor(DoneMBB);
273
Dan Gohman580c1022017-11-29 20:20:11 +0000274 unsigned Tmp0, Tmp1, CmpReg, EqzReg, FalseReg, TrueReg;
Dan Gohmancdd48b82017-11-28 01:13:40 +0000275 Tmp0 = MRI.createVirtualRegister(MRI.getRegClass(InReg));
276 Tmp1 = MRI.createVirtualRegister(MRI.getRegClass(InReg));
Dan Gohman580c1022017-11-29 20:20:11 +0000277 CmpReg = MRI.createVirtualRegister(&WebAssembly::I32RegClass);
278 EqzReg = MRI.createVirtualRegister(&WebAssembly::I32RegClass);
279 FalseReg = MRI.createVirtualRegister(MRI.getRegClass(OutReg));
280 TrueReg = MRI.createVirtualRegister(MRI.getRegClass(OutReg));
Dan Gohmancdd48b82017-11-28 01:13:40 +0000281
282 MI.eraseFromParent();
Dan Gohman580c1022017-11-29 20:20:11 +0000283 // For signed numbers, we can do a single comparison to determine whether
284 // fabs(x) is within range.
Dan Gohmancdd48b82017-11-28 01:13:40 +0000285 if (IsUnsigned) {
286 Tmp0 = InReg;
287 } else {
288 BuildMI(BB, DL, TII.get(Abs), Tmp0)
289 .addReg(InReg);
290 }
291 BuildMI(BB, DL, TII.get(FConst), Tmp1)
292 .addFPImm(cast<ConstantFP>(ConstantFP::get(Ty, CmpVal)));
Dan Gohman580c1022017-11-29 20:20:11 +0000293 BuildMI(BB, DL, TII.get(LT), CmpReg)
Dan Gohmancdd48b82017-11-28 01:13:40 +0000294 .addReg(Tmp0)
295 .addReg(Tmp1);
Dan Gohman580c1022017-11-29 20:20:11 +0000296
297 // For unsigned numbers, we have to do a separate comparison with zero.
298 if (IsUnsigned) {
299 Tmp1 = MRI.createVirtualRegister(MRI.getRegClass(InReg));
300 unsigned SecondCmpReg = MRI.createVirtualRegister(&WebAssembly::I32RegClass);
301 unsigned AndReg = MRI.createVirtualRegister(&WebAssembly::I32RegClass);
302 BuildMI(BB, DL, TII.get(FConst), Tmp1)
303 .addFPImm(cast<ConstantFP>(ConstantFP::get(Ty, 0.0)));
304 BuildMI(BB, DL, TII.get(GE), SecondCmpReg)
305 .addReg(Tmp0)
306 .addReg(Tmp1);
307 BuildMI(BB, DL, TII.get(And), AndReg)
308 .addReg(CmpReg)
309 .addReg(SecondCmpReg);
310 CmpReg = AndReg;
311 }
312
313 BuildMI(BB, DL, TII.get(Eqz), EqzReg)
314 .addReg(CmpReg);
315
316 // Create the CFG diamond to select between doing the conversion or using
317 // the substitute value.
Dan Gohmancdd48b82017-11-28 01:13:40 +0000318 BuildMI(BB, DL, TII.get(WebAssembly::BR_IF))
319 .addMBB(TrueMBB)
Dan Gohman580c1022017-11-29 20:20:11 +0000320 .addReg(EqzReg);
321 BuildMI(FalseMBB, DL, TII.get(LoweredOpcode), FalseReg)
322 .addReg(InReg);
Dan Gohmancdd48b82017-11-28 01:13:40 +0000323 BuildMI(FalseMBB, DL, TII.get(WebAssembly::BR))
324 .addMBB(DoneMBB);
Dan Gohman580c1022017-11-29 20:20:11 +0000325 BuildMI(TrueMBB, DL, TII.get(IConst), TrueReg)
326 .addImm(Substitute);
Dan Gohmancdd48b82017-11-28 01:13:40 +0000327 BuildMI(*DoneMBB, DoneMBB->begin(), DL, TII.get(TargetOpcode::PHI), OutReg)
Dan Gohman580c1022017-11-29 20:20:11 +0000328 .addReg(FalseReg)
Dan Gohmancdd48b82017-11-28 01:13:40 +0000329 .addMBB(FalseMBB)
Dan Gohman580c1022017-11-29 20:20:11 +0000330 .addReg(TrueReg)
Dan Gohmancdd48b82017-11-28 01:13:40 +0000331 .addMBB(TrueMBB);
332
333 return DoneMBB;
334}
335
336MachineBasicBlock *
337WebAssemblyTargetLowering::EmitInstrWithCustomInserter(
338 MachineInstr &MI,
339 MachineBasicBlock *BB
340) const {
341 const TargetInstrInfo &TII = *Subtarget->getInstrInfo();
342 DebugLoc DL = MI.getDebugLoc();
343
344 switch (MI.getOpcode()) {
345 default: llvm_unreachable("Unexpected instr type to insert");
346 case WebAssembly::FP_TO_SINT_I32_F32:
347 return LowerFPToInt(MI, DL, BB, TII, false, false, false,
348 WebAssembly::I32_TRUNC_S_F32);
349 case WebAssembly::FP_TO_UINT_I32_F32:
350 return LowerFPToInt(MI, DL, BB, TII, true, false, false,
351 WebAssembly::I32_TRUNC_U_F32);
352 case WebAssembly::FP_TO_SINT_I64_F32:
353 return LowerFPToInt(MI, DL, BB, TII, false, true, false,
354 WebAssembly::I64_TRUNC_S_F32);
355 case WebAssembly::FP_TO_UINT_I64_F32:
356 return LowerFPToInt(MI, DL, BB, TII, true, true, false,
357 WebAssembly::I64_TRUNC_U_F32);
358 case WebAssembly::FP_TO_SINT_I32_F64:
359 return LowerFPToInt(MI, DL, BB, TII, false, false, true,
360 WebAssembly::I32_TRUNC_S_F64);
361 case WebAssembly::FP_TO_UINT_I32_F64:
362 return LowerFPToInt(MI, DL, BB, TII, true, false, true,
363 WebAssembly::I32_TRUNC_U_F64);
364 case WebAssembly::FP_TO_SINT_I64_F64:
365 return LowerFPToInt(MI, DL, BB, TII, false, true, true,
366 WebAssembly::I64_TRUNC_S_F64);
367 case WebAssembly::FP_TO_UINT_I64_F64:
368 return LowerFPToInt(MI, DL, BB, TII, true, true, true,
369 WebAssembly::I64_TRUNC_U_F64);
370 llvm_unreachable("Unexpected instruction to emit with custom inserter");
371 }
372}
373
Derek Schuff3f063292016-02-11 20:57:09 +0000374const char *WebAssemblyTargetLowering::getTargetNodeName(
375 unsigned Opcode) const {
JF Bastien480c8402015-08-11 20:13:18 +0000376 switch (static_cast<WebAssemblyISD::NodeType>(Opcode)) {
Derek Schuff3f063292016-02-11 20:57:09 +0000377 case WebAssemblyISD::FIRST_NUMBER:
378 break;
379#define HANDLE_NODETYPE(NODE) \
380 case WebAssemblyISD::NODE: \
JF Bastienaf111db2015-08-24 22:16:48 +0000381 return "WebAssemblyISD::" #NODE;
382#include "WebAssemblyISD.def"
383#undef HANDLE_NODETYPE
JF Bastien480c8402015-08-11 20:13:18 +0000384 }
385 return nullptr;
386}
387
Dan Gohmanf19ed562015-11-13 01:42:29 +0000388std::pair<unsigned, const TargetRegisterClass *>
389WebAssemblyTargetLowering::getRegForInlineAsmConstraint(
390 const TargetRegisterInfo *TRI, StringRef Constraint, MVT VT) const {
391 // First, see if this is a constraint that directly corresponds to a
392 // WebAssembly register class.
393 if (Constraint.size() == 1) {
394 switch (Constraint[0]) {
Derek Schuff3f063292016-02-11 20:57:09 +0000395 case 'r':
396 assert(VT != MVT::iPTR && "Pointer MVT not expected here");
Derek Schuff39bf39f2016-08-02 23:16:09 +0000397 if (Subtarget->hasSIMD128() && VT.isVector()) {
398 if (VT.getSizeInBits() == 128)
399 return std::make_pair(0U, &WebAssembly::V128RegClass);
400 }
Derek Schuff3f063292016-02-11 20:57:09 +0000401 if (VT.isInteger() && !VT.isVector()) {
402 if (VT.getSizeInBits() <= 32)
403 return std::make_pair(0U, &WebAssembly::I32RegClass);
404 if (VT.getSizeInBits() <= 64)
405 return std::make_pair(0U, &WebAssembly::I64RegClass);
406 }
407 break;
408 default:
409 break;
Dan Gohmanf19ed562015-11-13 01:42:29 +0000410 }
411 }
412
413 return TargetLowering::getRegForInlineAsmConstraint(TRI, Constraint, VT);
414}
415
Dan Gohman3192ddf2015-11-19 23:04:59 +0000416bool WebAssemblyTargetLowering::isCheapToSpeculateCttz() const {
417 // Assume ctz is a relatively cheap operation.
418 return true;
419}
420
421bool WebAssemblyTargetLowering::isCheapToSpeculateCtlz() const {
422 // Assume clz is a relatively cheap operation.
423 return true;
424}
425
Dan Gohman4b9d7912015-12-15 22:01:29 +0000426bool WebAssemblyTargetLowering::isLegalAddressingMode(const DataLayout &DL,
427 const AddrMode &AM,
428 Type *Ty,
Jonas Paulsson024e3192017-07-21 11:59:37 +0000429 unsigned AS,
430 Instruction *I) const {
Dan Gohman4b9d7912015-12-15 22:01:29 +0000431 // WebAssembly offsets are added as unsigned without wrapping. The
432 // isLegalAddressingMode gives us no way to determine if wrapping could be
433 // happening, so we approximate this by accepting only non-negative offsets.
Derek Schuff3f063292016-02-11 20:57:09 +0000434 if (AM.BaseOffs < 0) return false;
Dan Gohman4b9d7912015-12-15 22:01:29 +0000435
436 // WebAssembly has no scale register operands.
Derek Schuff3f063292016-02-11 20:57:09 +0000437 if (AM.Scale != 0) return false;
Dan Gohman4b9d7912015-12-15 22:01:29 +0000438
439 // Everything else is legal.
440 return true;
441}
442
Dan Gohmanbb372242016-01-26 03:39:31 +0000443bool WebAssemblyTargetLowering::allowsMisalignedMemoryAccesses(
Derek Schuff3f063292016-02-11 20:57:09 +0000444 EVT /*VT*/, unsigned /*AddrSpace*/, unsigned /*Align*/, bool *Fast) const {
Dan Gohmanbb372242016-01-26 03:39:31 +0000445 // WebAssembly supports unaligned accesses, though it should be declared
446 // with the p2align attribute on loads and stores which do so, and there
447 // may be a performance impact. We tell LLVM they're "fast" because
Dan Gohmanfb619e92016-01-26 14:55:17 +0000448 // for the kinds of things that LLVM uses this for (merging adjacent stores
Dan Gohmanbb372242016-01-26 03:39:31 +0000449 // of constants, etc.), WebAssembly implementations will either want the
450 // unaligned access or they'll split anyway.
Derek Schuff3f063292016-02-11 20:57:09 +0000451 if (Fast) *Fast = true;
Dan Gohmanbb372242016-01-26 03:39:31 +0000452 return true;
453}
454
Reid Klecknerb5180542017-03-21 16:57:19 +0000455bool WebAssemblyTargetLowering::isIntDivCheap(EVT VT,
456 AttributeList Attr) const {
Dan Gohmanb4c3c382016-05-18 14:29:42 +0000457 // The current thinking is that wasm engines will perform this optimization,
458 // so we can save on code size.
459 return true;
460}
461
Simon Pilgrim99f70162018-06-28 17:27:09 +0000462EVT WebAssemblyTargetLowering::getSetCCResultType(const DataLayout &DL,
463 LLVMContext &C,
464 EVT VT) const {
465 if (VT.isVector())
466 return VT.changeVectorElementTypeToInteger();
467
468 return TargetLowering::getSetCCResultType(DL, C, VT);
469}
470
Heejin Ahn4128cb02018-08-02 21:44:24 +0000471bool WebAssemblyTargetLowering::getTgtMemIntrinsic(IntrinsicInfo &Info,
472 const CallInst &I,
473 MachineFunction &MF,
474 unsigned Intrinsic) const {
475 switch (Intrinsic) {
476 case Intrinsic::wasm_atomic_notify:
477 Info.opc = ISD::INTRINSIC_W_CHAIN;
478 Info.memVT = MVT::i32;
479 Info.ptrVal = I.getArgOperand(0);
480 Info.offset = 0;
481 Info.align = 4;
482 // atomic.notify instruction does not really load the memory specified with
483 // this argument, but MachineMemOperand should either be load or store, so
484 // we set this to a load.
485 // FIXME Volatile isn't really correct, but currently all LLVM atomic
486 // instructions are treated as volatiles in the backend, so we should be
487 // consistent. The same applies for wasm_atomic_wait intrinsics too.
488 Info.flags = MachineMemOperand::MOVolatile | MachineMemOperand::MOLoad;
489 return true;
490 case Intrinsic::wasm_atomic_wait_i32:
491 Info.opc = ISD::INTRINSIC_W_CHAIN;
492 Info.memVT = MVT::i32;
493 Info.ptrVal = I.getArgOperand(0);
494 Info.offset = 0;
495 Info.align = 4;
496 Info.flags = MachineMemOperand::MOVolatile | MachineMemOperand::MOLoad;
497 return true;
498 case Intrinsic::wasm_atomic_wait_i64:
499 Info.opc = ISD::INTRINSIC_W_CHAIN;
500 Info.memVT = MVT::i64;
501 Info.ptrVal = I.getArgOperand(0);
502 Info.offset = 0;
503 Info.align = 8;
504 Info.flags = MachineMemOperand::MOVolatile | MachineMemOperand::MOLoad;
505 return true;
506 default:
507 return false;
508 }
509}
510
Dan Gohman10e730a2015-06-29 23:51:55 +0000511//===----------------------------------------------------------------------===//
512// WebAssembly Lowering private implementation.
513//===----------------------------------------------------------------------===//
514
515//===----------------------------------------------------------------------===//
516// Lowering Code
517//===----------------------------------------------------------------------===//
518
Benjamin Kramerbdc49562016-06-12 15:39:02 +0000519static void fail(const SDLoc &DL, SelectionDAG &DAG, const char *msg) {
JF Bastienb9073fb2015-07-22 21:28:15 +0000520 MachineFunction &MF = DAG.getMachineFunction();
521 DAG.getContext()->diagnose(
David Blaikie21109242017-12-15 23:52:06 +0000522 DiagnosticInfoUnsupported(MF.getFunction(), msg, DL.getDebugLoc()));
JF Bastienb9073fb2015-07-22 21:28:15 +0000523}
524
Dan Gohman85dbdda2015-12-04 17:16:07 +0000525// Test whether the given calling convention is supported.
Dan Gohmana3f5ce52015-12-04 17:18:32 +0000526static bool CallingConvSupported(CallingConv::ID CallConv) {
Dan Gohman85dbdda2015-12-04 17:16:07 +0000527 // We currently support the language-independent target-independent
Dan Gohman1ce2b1a2015-12-04 18:27:03 +0000528 // conventions. We don't yet have a way to annotate calls with properties like
529 // "cold", and we don't have any call-clobbered registers, so these are mostly
530 // all handled the same.
Dan Gohmana3f5ce52015-12-04 17:18:32 +0000531 return CallConv == CallingConv::C || CallConv == CallingConv::Fast ||
Dan Gohman1ce2b1a2015-12-04 18:27:03 +0000532 CallConv == CallingConv::Cold ||
533 CallConv == CallingConv::PreserveMost ||
534 CallConv == CallingConv::PreserveAll ||
535 CallConv == CallingConv::CXX_FAST_TLS;
Dan Gohman85dbdda2015-12-04 17:16:07 +0000536}
537
Derek Schuff3f063292016-02-11 20:57:09 +0000538SDValue WebAssemblyTargetLowering::LowerCall(
539 CallLoweringInfo &CLI, SmallVectorImpl<SDValue> &InVals) const {
JF Bastiend8a9d662015-08-24 21:59:51 +0000540 SelectionDAG &DAG = CLI.DAG;
541 SDLoc DL = CLI.DL;
542 SDValue Chain = CLI.Chain;
543 SDValue Callee = CLI.Callee;
544 MachineFunction &MF = DAG.getMachineFunction();
Derek Schuff992d83f2016-02-10 20:14:15 +0000545 auto Layout = MF.getDataLayout();
JF Bastiend8a9d662015-08-24 21:59:51 +0000546
547 CallingConv::ID CallConv = CLI.CallConv;
Dan Gohman85dbdda2015-12-04 17:16:07 +0000548 if (!CallingConvSupported(CallConv))
Dan Gohman9cc692b2015-10-02 20:54:23 +0000549 fail(DL, DAG,
550 "WebAssembly doesn't support language-specific or target-specific "
551 "calling conventions yet");
JF Bastiend8a9d662015-08-24 21:59:51 +0000552 if (CLI.IsPatchPoint)
553 fail(DL, DAG, "WebAssembly doesn't support patch point yet");
554
Dan Gohman9cc692b2015-10-02 20:54:23 +0000555 // WebAssembly doesn't currently support explicit tail calls. If they are
556 // required, fail. Otherwise, just disable them.
557 if ((CallConv == CallingConv::Fast && CLI.IsTailCall &&
558 MF.getTarget().Options.GuaranteedTailCallOpt) ||
Peter Collingbourne081ffe22017-07-26 19:15:29 +0000559 (CLI.CS && CLI.CS.isMustTailCall()))
Dan Gohman9cc692b2015-10-02 20:54:23 +0000560 fail(DL, DAG, "WebAssembly doesn't support tail call yet");
561 CLI.IsTailCall = false;
562
JF Bastiend8a9d662015-08-24 21:59:51 +0000563 SmallVectorImpl<ISD::InputArg> &Ins = CLI.Ins;
Dan Gohmane590b332015-09-09 01:52:45 +0000564 if (Ins.size() > 1)
565 fail(DL, DAG, "WebAssembly doesn't support more than 1 returned value yet");
566
Dan Gohman2d822e72015-12-04 17:12:52 +0000567 SmallVectorImpl<ISD::OutputArg> &Outs = CLI.Outs;
Derek Schuff4dd67782016-01-27 21:17:39 +0000568 SmallVectorImpl<SDValue> &OutVals = CLI.OutVals;
Dan Gohman910ba332018-06-26 03:18:38 +0000569 unsigned NumFixedArgs = 0;
Derek Schuff4dd67782016-01-27 21:17:39 +0000570 for (unsigned i = 0; i < Outs.size(); ++i) {
571 const ISD::OutputArg &Out = Outs[i];
572 SDValue &OutVal = OutVals[i];
Dan Gohman7935fa32015-12-10 00:22:40 +0000573 if (Out.Flags.isNest())
574 fail(DL, DAG, "WebAssembly hasn't implemented nest arguments");
Dan Gohman2d822e72015-12-04 17:12:52 +0000575 if (Out.Flags.isInAlloca())
Dan Gohman7935fa32015-12-10 00:22:40 +0000576 fail(DL, DAG, "WebAssembly hasn't implemented inalloca arguments");
Dan Gohman2d822e72015-12-04 17:12:52 +0000577 if (Out.Flags.isInConsecutiveRegs())
Dan Gohman7935fa32015-12-10 00:22:40 +0000578 fail(DL, DAG, "WebAssembly hasn't implemented cons regs arguments");
Dan Gohman2d822e72015-12-04 17:12:52 +0000579 if (Out.Flags.isInConsecutiveRegsLast())
Dan Gohman7935fa32015-12-10 00:22:40 +0000580 fail(DL, DAG, "WebAssembly hasn't implemented cons regs last arguments");
Dan Gohmana6771b32016-02-12 21:30:18 +0000581 if (Out.Flags.isByVal() && Out.Flags.getByValSize() != 0) {
Matthias Braun941a7052016-07-28 18:40:00 +0000582 auto &MFI = MF.getFrameInfo();
583 int FI = MFI.CreateStackObject(Out.Flags.getByValSize(),
584 Out.Flags.getByValAlign(),
585 /*isSS=*/false);
Derek Schuff4dd67782016-01-27 21:17:39 +0000586 SDValue SizeNode =
587 DAG.getConstant(Out.Flags.getByValSize(), DL, MVT::i32);
Derek Schuff992d83f2016-02-10 20:14:15 +0000588 SDValue FINode = DAG.getFrameIndex(FI, getPointerTy(Layout));
Derek Schuff4dd67782016-01-27 21:17:39 +0000589 Chain = DAG.getMemcpy(
590 Chain, DL, FINode, OutVal, SizeNode, Out.Flags.getByValAlign(),
Dan Gohman476ffce2016-02-17 01:43:37 +0000591 /*isVolatile*/ false, /*AlwaysInline=*/false,
Derek Schuff4dd67782016-01-27 21:17:39 +0000592 /*isTailCall*/ false, MachinePointerInfo(), MachinePointerInfo());
593 OutVal = FINode;
594 }
Dan Gohman910ba332018-06-26 03:18:38 +0000595 // Count the number of fixed args *after* legalization.
596 NumFixedArgs += Out.IsFixed;
Dan Gohman2d822e72015-12-04 17:12:52 +0000597 }
598
JF Bastiend8a9d662015-08-24 21:59:51 +0000599 bool IsVarArg = CLI.IsVarArg;
Derek Schuff992d83f2016-02-10 20:14:15 +0000600 auto PtrVT = getPointerTy(Layout);
Dan Gohmane590b332015-09-09 01:52:45 +0000601
JF Bastiend8a9d662015-08-24 21:59:51 +0000602 // Analyze operands of the call, assigning locations to each operand.
603 SmallVector<CCValAssign, 16> ArgLocs;
604 CCState CCInfo(CallConv, IsVarArg, MF, ArgLocs, *DAG.getContext());
JF Bastiend8a9d662015-08-24 21:59:51 +0000605
Dan Gohman35bfb242015-12-04 23:22:35 +0000606 if (IsVarArg) {
Derek Schuff27501e22016-02-10 19:51:04 +0000607 // Outgoing non-fixed arguments are placed in a buffer. First
608 // compute their offsets and the total amount of buffer space needed.
Dan Gohman35bfb242015-12-04 23:22:35 +0000609 for (SDValue Arg :
610 make_range(OutVals.begin() + NumFixedArgs, OutVals.end())) {
611 EVT VT = Arg.getValueType();
612 assert(VT != MVT::iPTR && "Legalized args should be concrete");
613 Type *Ty = VT.getTypeForEVT(*DAG.getContext());
Derek Schuff992d83f2016-02-10 20:14:15 +0000614 unsigned Offset = CCInfo.AllocateStack(Layout.getTypeAllocSize(Ty),
615 Layout.getABITypeAlignment(Ty));
Dan Gohman35bfb242015-12-04 23:22:35 +0000616 CCInfo.addLoc(CCValAssign::getMem(ArgLocs.size(), VT.getSimpleVT(),
617 Offset, VT.getSimpleVT(),
618 CCValAssign::Full));
619 }
620 }
621
622 unsigned NumBytes = CCInfo.getAlignedCallFrameSize();
623
Derek Schuff27501e22016-02-10 19:51:04 +0000624 SDValue FINode;
625 if (IsVarArg && NumBytes) {
Dan Gohman35bfb242015-12-04 23:22:35 +0000626 // For non-fixed arguments, next emit stores to store the argument values
Derek Schuff27501e22016-02-10 19:51:04 +0000627 // to the stack buffer at the offsets computed above.
Matthias Braun941a7052016-07-28 18:40:00 +0000628 int FI = MF.getFrameInfo().CreateStackObject(NumBytes,
629 Layout.getStackAlignment(),
630 /*isSS=*/false);
Dan Gohman35bfb242015-12-04 23:22:35 +0000631 unsigned ValNo = 0;
632 SmallVector<SDValue, 8> Chains;
633 for (SDValue Arg :
634 make_range(OutVals.begin() + NumFixedArgs, OutVals.end())) {
635 assert(ArgLocs[ValNo].getValNo() == ValNo &&
636 "ArgLocs should remain in order and only hold varargs args");
637 unsigned Offset = ArgLocs[ValNo++].getLocMemOffset();
Derek Schuff992d83f2016-02-10 20:14:15 +0000638 FINode = DAG.getFrameIndex(FI, getPointerTy(Layout));
Derek Schuff27501e22016-02-10 19:51:04 +0000639 SDValue Add = DAG.getNode(ISD::ADD, DL, PtrVT, FINode,
Dan Gohman35bfb242015-12-04 23:22:35 +0000640 DAG.getConstant(Offset, DL, PtrVT));
Derek Schuff27501e22016-02-10 19:51:04 +0000641 Chains.push_back(DAG.getStore(
642 Chain, DL, Arg, Add,
Derek Schuff1a946e42016-07-15 19:35:43 +0000643 MachinePointerInfo::getFixedStack(MF, FI, Offset), 0));
Dan Gohman35bfb242015-12-04 23:22:35 +0000644 }
645 if (!Chains.empty())
646 Chain = DAG.getNode(ISD::TokenFactor, DL, MVT::Other, Chains);
Derek Schuff27501e22016-02-10 19:51:04 +0000647 } else if (IsVarArg) {
648 FINode = DAG.getIntPtrConstant(0, DL);
Dan Gohman35bfb242015-12-04 23:22:35 +0000649 }
650
651 // Compute the operands for the CALLn node.
JF Bastiend8a9d662015-08-24 21:59:51 +0000652 SmallVector<SDValue, 16> Ops;
653 Ops.push_back(Chain);
JF Bastienaf111db2015-08-24 22:16:48 +0000654 Ops.push_back(Callee);
Dan Gohman35bfb242015-12-04 23:22:35 +0000655
656 // Add all fixed arguments. Note that for non-varargs calls, NumFixedArgs
657 // isn't reliable.
658 Ops.append(OutVals.begin(),
659 IsVarArg ? OutVals.begin() + NumFixedArgs : OutVals.end());
Derek Schuff27501e22016-02-10 19:51:04 +0000660 // Add a pointer to the vararg buffer.
661 if (IsVarArg) Ops.push_back(FINode);
JF Bastiend8a9d662015-08-24 21:59:51 +0000662
Derek Schuff27501e22016-02-10 19:51:04 +0000663 SmallVector<EVT, 8> InTys;
Dan Gohman2d822e72015-12-04 17:12:52 +0000664 for (const auto &In : Ins) {
Dan Gohman7935fa32015-12-10 00:22:40 +0000665 assert(!In.Flags.isByVal() && "byval is not valid for return values");
666 assert(!In.Flags.isNest() && "nest is not valid for return values");
Dan Gohman2d822e72015-12-04 17:12:52 +0000667 if (In.Flags.isInAlloca())
Dan Gohman7935fa32015-12-10 00:22:40 +0000668 fail(DL, DAG, "WebAssembly hasn't implemented inalloca return values");
Dan Gohman2d822e72015-12-04 17:12:52 +0000669 if (In.Flags.isInConsecutiveRegs())
Dan Gohman7935fa32015-12-10 00:22:40 +0000670 fail(DL, DAG, "WebAssembly hasn't implemented cons regs return values");
Dan Gohman2d822e72015-12-04 17:12:52 +0000671 if (In.Flags.isInConsecutiveRegsLast())
Dan Gohman4b9d7912015-12-15 22:01:29 +0000672 fail(DL, DAG,
673 "WebAssembly hasn't implemented cons regs last return values");
Dan Gohman2d822e72015-12-04 17:12:52 +0000674 // Ignore In.getOrigAlign() because all our arguments are passed in
675 // registers.
Derek Schuff27501e22016-02-10 19:51:04 +0000676 InTys.push_back(In.VT);
Dan Gohman2d822e72015-12-04 17:12:52 +0000677 }
Derek Schuff27501e22016-02-10 19:51:04 +0000678 InTys.push_back(MVT::Other);
679 SDVTList InTyList = DAG.getVTList(InTys);
Dan Gohmanf71abef2015-09-09 16:13:47 +0000680 SDValue Res =
681 DAG.getNode(Ins.empty() ? WebAssemblyISD::CALL0 : WebAssemblyISD::CALL1,
Derek Schuff27501e22016-02-10 19:51:04 +0000682 DL, InTyList, Ops);
JF Bastienaf111db2015-08-24 22:16:48 +0000683 if (Ins.empty()) {
684 Chain = Res;
685 } else {
686 InVals.push_back(Res);
687 Chain = Res.getValue(1);
688 }
JF Bastiend8a9d662015-08-24 21:59:51 +0000689
JF Bastiend8a9d662015-08-24 21:59:51 +0000690 return Chain;
691}
692
JF Bastienb9073fb2015-07-22 21:28:15 +0000693bool WebAssemblyTargetLowering::CanLowerReturn(
Dan Gohman7a6b9822015-11-29 22:32:02 +0000694 CallingConv::ID /*CallConv*/, MachineFunction & /*MF*/, bool /*IsVarArg*/,
695 const SmallVectorImpl<ISD::OutputArg> &Outs,
696 LLVMContext & /*Context*/) const {
JF Bastienb9073fb2015-07-22 21:28:15 +0000697 // WebAssembly can't currently handle returning tuples.
698 return Outs.size() <= 1;
699}
700
701SDValue WebAssemblyTargetLowering::LowerReturn(
Dan Gohman35bfb242015-12-04 23:22:35 +0000702 SDValue Chain, CallingConv::ID CallConv, bool /*IsVarArg*/,
JF Bastienb9073fb2015-07-22 21:28:15 +0000703 const SmallVectorImpl<ISD::OutputArg> &Outs,
Benjamin Kramerbdc49562016-06-12 15:39:02 +0000704 const SmallVectorImpl<SDValue> &OutVals, const SDLoc &DL,
JF Bastienb9073fb2015-07-22 21:28:15 +0000705 SelectionDAG &DAG) const {
JF Bastienb9073fb2015-07-22 21:28:15 +0000706 assert(Outs.size() <= 1 && "WebAssembly can only return up to one value");
Dan Gohman85dbdda2015-12-04 17:16:07 +0000707 if (!CallingConvSupported(CallConv))
JF Bastienb9073fb2015-07-22 21:28:15 +0000708 fail(DL, DAG, "WebAssembly doesn't support non-C calling conventions");
709
JF Bastien600aee92015-07-31 17:53:38 +0000710 SmallVector<SDValue, 4> RetOps(1, Chain);
711 RetOps.append(OutVals.begin(), OutVals.end());
JF Bastien4a2d5602015-07-31 21:04:18 +0000712 Chain = DAG.getNode(WebAssemblyISD::RETURN, DL, MVT::Other, RetOps);
JF Bastienb9073fb2015-07-22 21:28:15 +0000713
Dan Gohman754cd112015-11-11 01:33:02 +0000714 // Record the number and types of the return values.
715 for (const ISD::OutputArg &Out : Outs) {
Dan Gohmanac132e92015-12-02 23:40:03 +0000716 assert(!Out.Flags.isByVal() && "byval is not valid for return values");
717 assert(!Out.Flags.isNest() && "nest is not valid for return values");
Dan Gohman35bfb242015-12-04 23:22:35 +0000718 assert(Out.IsFixed && "non-fixed return value is not valid");
Dan Gohman754cd112015-11-11 01:33:02 +0000719 if (Out.Flags.isInAlloca())
720 fail(DL, DAG, "WebAssembly hasn't implemented inalloca results");
Dan Gohman754cd112015-11-11 01:33:02 +0000721 if (Out.Flags.isInConsecutiveRegs())
722 fail(DL, DAG, "WebAssembly hasn't implemented cons regs results");
723 if (Out.Flags.isInConsecutiveRegsLast())
724 fail(DL, DAG, "WebAssembly hasn't implemented cons regs last results");
Dan Gohman754cd112015-11-11 01:33:02 +0000725 }
726
JF Bastienb9073fb2015-07-22 21:28:15 +0000727 return Chain;
728}
729
730SDValue WebAssemblyTargetLowering::LowerFormalArguments(
Derek Schuff27501e22016-02-10 19:51:04 +0000731 SDValue Chain, CallingConv::ID CallConv, bool IsVarArg,
Benjamin Kramerbdc49562016-06-12 15:39:02 +0000732 const SmallVectorImpl<ISD::InputArg> &Ins, const SDLoc &DL,
733 SelectionDAG &DAG, SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman85dbdda2015-12-04 17:16:07 +0000734 if (!CallingConvSupported(CallConv))
JF Bastienb9073fb2015-07-22 21:28:15 +0000735 fail(DL, DAG, "WebAssembly doesn't support non-C calling conventions");
JF Bastienb9073fb2015-07-22 21:28:15 +0000736
Dan Gohman2726b882016-10-06 22:29:32 +0000737 MachineFunction &MF = DAG.getMachineFunction();
738 auto *MFI = MF.getInfo<WebAssemblyFunctionInfo>();
739
Dan Gohmanfb3e0592015-11-25 19:36:19 +0000740 // Set up the incoming ARGUMENTS value, which serves to represent the liveness
741 // of the incoming values before they're represented by virtual registers.
742 MF.getRegInfo().addLiveIn(WebAssembly::ARGUMENTS);
743
JF Bastien600aee92015-07-31 17:53:38 +0000744 for (const ISD::InputArg &In : Ins) {
JF Bastien600aee92015-07-31 17:53:38 +0000745 if (In.Flags.isInAlloca())
746 fail(DL, DAG, "WebAssembly hasn't implemented inalloca arguments");
747 if (In.Flags.isNest())
748 fail(DL, DAG, "WebAssembly hasn't implemented nest arguments");
JF Bastien600aee92015-07-31 17:53:38 +0000749 if (In.Flags.isInConsecutiveRegs())
750 fail(DL, DAG, "WebAssembly hasn't implemented cons regs arguments");
751 if (In.Flags.isInConsecutiveRegsLast())
752 fail(DL, DAG, "WebAssembly hasn't implemented cons regs last arguments");
Dan Gohman9c54d3b2015-11-25 18:13:18 +0000753 // Ignore In.getOrigAlign() because all our arguments are passed in
754 // registers.
JF Bastiend7fcc6f2015-07-31 18:13:27 +0000755 InVals.push_back(
756 In.Used
757 ? DAG.getNode(WebAssemblyISD::ARGUMENT, DL, In.VT,
Dan Gohman5219ecf2015-11-14 23:28:15 +0000758 DAG.getTargetConstant(InVals.size(), DL, MVT::i32))
Dan Gohmancb7940f2015-12-04 17:09:42 +0000759 : DAG.getUNDEF(In.VT));
Dan Gohman754cd112015-11-11 01:33:02 +0000760
761 // Record the number and types of arguments.
Derek Schuff27501e22016-02-10 19:51:04 +0000762 MFI->addParam(In.VT);
JF Bastien600aee92015-07-31 17:53:38 +0000763 }
JF Bastienb9073fb2015-07-22 21:28:15 +0000764
Derek Schuff27501e22016-02-10 19:51:04 +0000765 // Varargs are copied into a buffer allocated by the caller, and a pointer to
766 // the buffer is passed as an argument.
767 if (IsVarArg) {
768 MVT PtrVT = getPointerTy(MF.getDataLayout());
769 unsigned VarargVreg =
770 MF.getRegInfo().createVirtualRegister(getRegClassFor(PtrVT));
771 MFI->setVarargBufferVreg(VarargVreg);
772 Chain = DAG.getCopyToReg(
773 Chain, DL, VarargVreg,
774 DAG.getNode(WebAssemblyISD::ARGUMENT, DL, PtrVT,
775 DAG.getTargetConstant(Ins.size(), DL, MVT::i32)));
776 MFI->addParam(PtrVT);
777 }
Dan Gohman35bfb242015-12-04 23:22:35 +0000778
Dan Gohman2726b882016-10-06 22:29:32 +0000779 // Record the number and types of results.
780 SmallVector<MVT, 4> Params;
781 SmallVector<MVT, 4> Results;
David Blaikie21109242017-12-15 23:52:06 +0000782 ComputeSignatureVTs(MF.getFunction(), DAG.getTarget(), Params, Results);
Dan Gohman2726b882016-10-06 22:29:32 +0000783 for (MVT VT : Results)
784 MFI->addResult(VT);
785
JF Bastienb9073fb2015-07-22 21:28:15 +0000786 return Chain;
787}
788
Dan Gohman10e730a2015-06-29 23:51:55 +0000789//===----------------------------------------------------------------------===//
JF Bastienaf111db2015-08-24 22:16:48 +0000790// Custom lowering hooks.
Dan Gohman10e730a2015-06-29 23:51:55 +0000791//===----------------------------------------------------------------------===//
792
JF Bastienaf111db2015-08-24 22:16:48 +0000793SDValue WebAssemblyTargetLowering::LowerOperation(SDValue Op,
794 SelectionDAG &DAG) const {
Derek Schuff51699a82016-02-12 22:56:03 +0000795 SDLoc DL(Op);
JF Bastienaf111db2015-08-24 22:16:48 +0000796 switch (Op.getOpcode()) {
Derek Schuff3f063292016-02-11 20:57:09 +0000797 default:
798 llvm_unreachable("unimplemented operation lowering");
799 return SDValue();
800 case ISD::FrameIndex:
801 return LowerFrameIndex(Op, DAG);
802 case ISD::GlobalAddress:
803 return LowerGlobalAddress(Op, DAG);
804 case ISD::ExternalSymbol:
805 return LowerExternalSymbol(Op, DAG);
806 case ISD::JumpTable:
807 return LowerJumpTable(Op, DAG);
808 case ISD::BR_JT:
809 return LowerBR_JT(Op, DAG);
810 case ISD::VASTART:
811 return LowerVASTART(Op, DAG);
Derek Schuff51699a82016-02-12 22:56:03 +0000812 case ISD::BlockAddress:
813 case ISD::BRIND:
814 fail(DL, DAG, "WebAssembly hasn't implemented computed gotos");
815 return SDValue();
816 case ISD::RETURNADDR: // Probably nothing meaningful can be returned here.
817 fail(DL, DAG, "WebAssembly hasn't implemented __builtin_return_address");
818 return SDValue();
Dan Gohman94c65662016-02-16 23:48:04 +0000819 case ISD::FRAMEADDR:
820 return LowerFRAMEADDR(Op, DAG);
Derek Schuffaadc89c2016-02-16 18:18:36 +0000821 case ISD::CopyToReg:
822 return LowerCopyToReg(Op, DAG);
Heejin Ahn5ef4d5f2018-05-31 22:25:54 +0000823 case ISD::INTRINSIC_WO_CHAIN:
824 return LowerINTRINSIC_WO_CHAIN(Op, DAG);
JF Bastienaf111db2015-08-24 22:16:48 +0000825 }
826}
827
Derek Schuffaadc89c2016-02-16 18:18:36 +0000828SDValue WebAssemblyTargetLowering::LowerCopyToReg(SDValue Op,
829 SelectionDAG &DAG) const {
830 SDValue Src = Op.getOperand(2);
831 if (isa<FrameIndexSDNode>(Src.getNode())) {
832 // CopyToReg nodes don't support FrameIndex operands. Other targets select
833 // the FI to some LEA-like instruction, but since we don't have that, we
834 // need to insert some kind of instruction that can take an FI operand and
835 // produces a value usable by CopyToReg (i.e. in a vreg). So insert a dummy
836 // copy_local between Op and its FI operand.
Dan Gohman02c08712016-02-20 23:09:44 +0000837 SDValue Chain = Op.getOperand(0);
Derek Schuffaadc89c2016-02-16 18:18:36 +0000838 SDLoc DL(Op);
Dan Gohman02c08712016-02-20 23:09:44 +0000839 unsigned Reg = cast<RegisterSDNode>(Op.getOperand(1))->getReg();
Derek Schuffaadc89c2016-02-16 18:18:36 +0000840 EVT VT = Src.getValueType();
841 SDValue Copy(
Dan Gohman4fc4e422016-10-24 19:49:43 +0000842 DAG.getMachineNode(VT == MVT::i32 ? WebAssembly::COPY_I32
843 : WebAssembly::COPY_I64,
Derek Schuffaadc89c2016-02-16 18:18:36 +0000844 DL, VT, Src),
845 0);
Dan Gohman02c08712016-02-20 23:09:44 +0000846 return Op.getNode()->getNumValues() == 1
847 ? DAG.getCopyToReg(Chain, DL, Reg, Copy)
848 : DAG.getCopyToReg(Chain, DL, Reg, Copy, Op.getNumOperands() == 4
849 ? Op.getOperand(3)
850 : SDValue());
Derek Schuffaadc89c2016-02-16 18:18:36 +0000851 }
852 return SDValue();
853}
854
Derek Schuff9769deb2015-12-11 23:49:46 +0000855SDValue WebAssemblyTargetLowering::LowerFrameIndex(SDValue Op,
856 SelectionDAG &DAG) const {
857 int FI = cast<FrameIndexSDNode>(Op)->getIndex();
858 return DAG.getTargetFrameIndex(FI, Op.getValueType());
859}
860
Dan Gohman94c65662016-02-16 23:48:04 +0000861SDValue WebAssemblyTargetLowering::LowerFRAMEADDR(SDValue Op,
862 SelectionDAG &DAG) const {
863 // Non-zero depths are not supported by WebAssembly currently. Use the
864 // legalizer's default expansion, which is to return 0 (what this function is
865 // documented to do).
Dan Gohman1d547bf2016-02-17 00:14:03 +0000866 if (Op.getConstantOperandVal(0) > 0)
Dan Gohman94c65662016-02-16 23:48:04 +0000867 return SDValue();
868
Matthias Braun941a7052016-07-28 18:40:00 +0000869 DAG.getMachineFunction().getFrameInfo().setFrameAddressIsTaken(true);
Dan Gohman94c65662016-02-16 23:48:04 +0000870 EVT VT = Op.getValueType();
871 unsigned FP =
872 Subtarget->getRegisterInfo()->getFrameRegister(DAG.getMachineFunction());
873 return DAG.getCopyFromReg(DAG.getEntryNode(), SDLoc(Op), FP, VT);
874}
875
JF Bastienaf111db2015-08-24 22:16:48 +0000876SDValue WebAssemblyTargetLowering::LowerGlobalAddress(SDValue Op,
877 SelectionDAG &DAG) const {
878 SDLoc DL(Op);
879 const auto *GA = cast<GlobalAddressSDNode>(Op);
880 EVT VT = Op.getValueType();
Dan Gohman26c67652016-01-11 23:38:05 +0000881 assert(GA->getTargetFlags() == 0 &&
882 "Unexpected target flags on generic GlobalAddressSDNode");
JF Bastienaf111db2015-08-24 22:16:48 +0000883 if (GA->getAddressSpace() != 0)
884 fail(DL, DAG, "WebAssembly only expects the 0 address space");
Dan Gohman4b9d7912015-12-15 22:01:29 +0000885 return DAG.getNode(
886 WebAssemblyISD::Wrapper, DL, VT,
887 DAG.getTargetGlobalAddress(GA->getGlobal(), DL, VT, GA->getOffset()));
JF Bastienaf111db2015-08-24 22:16:48 +0000888}
889
Derek Schuff3f063292016-02-11 20:57:09 +0000890SDValue WebAssemblyTargetLowering::LowerExternalSymbol(
891 SDValue Op, SelectionDAG &DAG) const {
Dan Gohman2c8fe6a2015-11-25 16:44:29 +0000892 SDLoc DL(Op);
893 const auto *ES = cast<ExternalSymbolSDNode>(Op);
894 EVT VT = Op.getValueType();
Dan Gohman26c67652016-01-11 23:38:05 +0000895 assert(ES->getTargetFlags() == 0 &&
896 "Unexpected target flags on generic ExternalSymbolSDNode");
897 // Set the TargetFlags to 0x1 which indicates that this is a "function"
898 // symbol rather than a data symbol. We do this unconditionally even though
899 // we don't know anything about the symbol other than its name, because all
900 // external symbols used in target-independent SelectionDAG code are for
901 // functions.
Dan Gohman2c8fe6a2015-11-25 16:44:29 +0000902 return DAG.getNode(WebAssemblyISD::Wrapper, DL, VT,
Dan Gohman26c67652016-01-11 23:38:05 +0000903 DAG.getTargetExternalSymbol(ES->getSymbol(), VT,
Nicholas Wilsone408a892018-08-03 14:33:37 +0000904 WebAssemblyII::MO_SYMBOL_FUNCTION));
Dan Gohman2c8fe6a2015-11-25 16:44:29 +0000905}
906
Dan Gohman950a13c2015-09-16 16:51:30 +0000907SDValue WebAssemblyTargetLowering::LowerJumpTable(SDValue Op,
908 SelectionDAG &DAG) const {
909 // There's no need for a Wrapper node because we always incorporate a jump
Dan Gohman14026062016-03-08 03:18:12 +0000910 // table operand into a BR_TABLE instruction, rather than ever
Dan Gohmanbb7ce8e2015-11-20 03:02:49 +0000911 // materializing it in a register.
Dan Gohman950a13c2015-09-16 16:51:30 +0000912 const JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
913 return DAG.getTargetJumpTable(JT->getIndex(), Op.getValueType(),
914 JT->getTargetFlags());
915}
916
917SDValue WebAssemblyTargetLowering::LowerBR_JT(SDValue Op,
918 SelectionDAG &DAG) const {
919 SDLoc DL(Op);
920 SDValue Chain = Op.getOperand(0);
921 const auto *JT = cast<JumpTableSDNode>(Op.getOperand(1));
922 SDValue Index = Op.getOperand(2);
923 assert(JT->getTargetFlags() == 0 && "WebAssembly doesn't set target flags");
924
925 SmallVector<SDValue, 8> Ops;
926 Ops.push_back(Chain);
927 Ops.push_back(Index);
928
929 MachineJumpTableInfo *MJTI = DAG.getMachineFunction().getJumpTableInfo();
930 const auto &MBBs = MJTI->getJumpTables()[JT->getIndex()].MBBs;
931
Dan Gohman14026062016-03-08 03:18:12 +0000932 // Add an operand for each case.
933 for (auto MBB : MBBs) Ops.push_back(DAG.getBasicBlock(MBB));
934
Dan Gohman950a13c2015-09-16 16:51:30 +0000935 // TODO: For now, we just pick something arbitrary for a default case for now.
936 // We really want to sniff out the guard and put in the real default case (and
937 // delete the guard).
938 Ops.push_back(DAG.getBasicBlock(MBBs[0]));
939
Dan Gohman14026062016-03-08 03:18:12 +0000940 return DAG.getNode(WebAssemblyISD::BR_TABLE, DL, MVT::Other, Ops);
Dan Gohman950a13c2015-09-16 16:51:30 +0000941}
942
Dan Gohman35bfb242015-12-04 23:22:35 +0000943SDValue WebAssemblyTargetLowering::LowerVASTART(SDValue Op,
944 SelectionDAG &DAG) const {
945 SDLoc DL(Op);
946 EVT PtrVT = getPointerTy(DAG.getMachineFunction().getDataLayout());
947
Derek Schuff27501e22016-02-10 19:51:04 +0000948 auto *MFI = DAG.getMachineFunction().getInfo<WebAssemblyFunctionInfo>();
Dan Gohman35bfb242015-12-04 23:22:35 +0000949 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Derek Schuff27501e22016-02-10 19:51:04 +0000950
951 SDValue ArgN = DAG.getCopyFromReg(DAG.getEntryNode(), DL,
952 MFI->getVarargBufferVreg(), PtrVT);
953 return DAG.getStore(Op.getOperand(0), DL, ArgN, Op.getOperand(1),
Derek Schuff1a946e42016-07-15 19:35:43 +0000954 MachinePointerInfo(SV), 0);
Dan Gohman35bfb242015-12-04 23:22:35 +0000955}
956
Heejin Ahn5ef4d5f2018-05-31 22:25:54 +0000957SDValue
958WebAssemblyTargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op,
959 SelectionDAG &DAG) const {
960 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
961 SDLoc DL(Op);
962 switch (IntNo) {
963 default:
964 return {}; // Don't custom lower most intrinsics.
965
966 case Intrinsic::wasm_lsda:
967 // TODO For now, just return 0 not to crash
968 return DAG.getConstant(0, DL, Op.getValueType());
969 }
970}
971
Dan Gohman10e730a2015-06-29 23:51:55 +0000972//===----------------------------------------------------------------------===//
973// WebAssembly Optimization Hooks
974//===----------------------------------------------------------------------===//