blob: 3efde35a0df4b540392624b0f8cbb6c2ef43f2a8 [file] [log] [blame]
Matt Arsenault0c90e952015-11-06 18:17:45 +00001//=====-- AMDGPUSubtarget.h - Define Subtarget for AMDGPU ------*- C++ -*-====//
Tom Stellard75aadc22012-12-11 21:25:42 +00002//
Chandler Carruth2946cd72019-01-19 08:50:56 +00003// Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.
4// See https://llvm.org/LICENSE.txt for license information.
5// SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception
Tom Stellard75aadc22012-12-11 21:25:42 +00006//
7//==-----------------------------------------------------------------------===//
8//
9/// \file
Adrian Prantl5f8f34e42018-05-01 15:54:18 +000010/// AMDGPU specific subclass of TargetSubtarget.
Tom Stellard75aadc22012-12-11 21:25:42 +000011//
12//===----------------------------------------------------------------------===//
13
Matt Arsenault0c90e952015-11-06 18:17:45 +000014#ifndef LLVM_LIB_TARGET_AMDGPU_AMDGPUSUBTARGET_H
15#define LLVM_LIB_TARGET_AMDGPU_AMDGPUSUBTARGET_H
Matt Arsenaultf59e5382015-11-06 18:23:00 +000016
Tom Stellarda6c6e1b2013-06-07 20:37:48 +000017#include "AMDGPU.h"
Quentin Colombet61d71a12017-08-15 22:31:51 +000018#include "AMDGPUCallLowering.h"
Matt Arsenault43e92fe2016-06-24 06:30:11 +000019#include "R600FrameLowering.h"
Chandler Carruth6bda14b2017-06-06 11:49:48 +000020#include "R600ISelLowering.h"
21#include "R600InstrInfo.h"
Matt Arsenault43e92fe2016-06-24 06:30:11 +000022#include "SIFrameLowering.h"
Chandler Carruth6bda14b2017-06-06 11:49:48 +000023#include "SIISelLowering.h"
24#include "SIInstrInfo.h"
Tom Stellard347ac792015-06-26 21:15:07 +000025#include "Utils/AMDGPUBaseInfo.h"
Eugene Zelenko2bc2f332016-12-09 22:06:55 +000026#include "llvm/ADT/Triple.h"
Quentin Colombet61d71a12017-08-15 22:31:51 +000027#include "llvm/CodeGen/GlobalISel/InstructionSelector.h"
28#include "llvm/CodeGen/GlobalISel/LegalizerInfo.h"
29#include "llvm/CodeGen/GlobalISel/RegisterBankInfo.h"
Eugene Zelenko2bc2f332016-12-09 22:06:55 +000030#include "llvm/CodeGen/MachineFunction.h"
Matt Arsenault56684d42016-08-11 17:31:42 +000031#include "llvm/CodeGen/SelectionDAGTargetInfo.h"
Eugene Zelenko2bc2f332016-12-09 22:06:55 +000032#include "llvm/MC/MCInstrItineraries.h"
33#include "llvm/Support/MathExtras.h"
34#include <cassert>
35#include <cstdint>
36#include <memory>
37#include <utility>
Tom Stellard75aadc22012-12-11 21:25:42 +000038
39#define GET_SUBTARGETINFO_HEADER
40#include "AMDGPUGenSubtargetInfo.inc"
Tom Stellardc5a154d2018-06-28 23:47:12 +000041#define GET_SUBTARGETINFO_HEADER
42#include "R600GenSubtargetInfo.inc"
Tom Stellard75aadc22012-12-11 21:25:42 +000043
Tom Stellard75aadc22012-12-11 21:25:42 +000044namespace llvm {
45
Matt Arsenault43e92fe2016-06-24 06:30:11 +000046class StringRef;
Tom Stellarde99fb652015-01-20 19:33:04 +000047
Tom Stellard5bfbae52018-07-11 20:59:01 +000048class AMDGPUSubtarget {
49public:
50 enum Generation {
51 R600 = 0,
52 R700 = 1,
Matt Arsenault4bec7d42018-07-20 09:05:08 +000053 EVERGREEN = 2,
Tom Stellard5bfbae52018-07-11 20:59:01 +000054 NORTHERN_ISLANDS = 3,
55 SOUTHERN_ISLANDS = 4,
56 SEA_ISLANDS = 5,
57 VOLCANIC_ISLANDS = 6,
58 GFX9 = 7
59 };
60
Tom Stellardc5a154d2018-06-28 23:47:12 +000061private:
62 Triple TargetTriple;
63
64protected:
Tom Stellardc5a154d2018-06-28 23:47:12 +000065 bool Has16BitInsts;
66 bool HasMadMixInsts;
67 bool FP32Denormals;
68 bool FPExceptions;
69 bool HasSDWA;
70 bool HasVOP3PInsts;
71 bool HasMulI24;
72 bool HasMulU24;
Matt Arsenault6c7ba822018-08-15 21:03:55 +000073 bool HasInv2PiInlineImm;
Tom Stellardc5a154d2018-06-28 23:47:12 +000074 bool HasFminFmaxLegacy;
75 bool EnablePromoteAlloca;
David Stuttard20de3e92018-09-14 10:27:19 +000076 bool HasTrigReducedRange;
Tom Stellardc5a154d2018-06-28 23:47:12 +000077 int LocalMemorySize;
78 unsigned WavefrontSize;
79
80public:
Konstantin Zhuravlyov71e43ee2018-09-12 18:50:47 +000081 AMDGPUSubtarget(const Triple &TT);
Tom Stellardc5a154d2018-06-28 23:47:12 +000082
Tom Stellard5bfbae52018-07-11 20:59:01 +000083 static const AMDGPUSubtarget &get(const MachineFunction &MF);
84 static const AMDGPUSubtarget &get(const TargetMachine &TM,
Matt Arsenault4bec7d42018-07-20 09:05:08 +000085 const Function &F);
Tom Stellardc5a154d2018-06-28 23:47:12 +000086
87 /// \returns Default range flat work group size for a calling convention.
88 std::pair<unsigned, unsigned> getDefaultFlatWorkGroupSize(CallingConv::ID CC) const;
89
90 /// \returns Subtarget's default pair of minimum/maximum flat work group sizes
91 /// for function \p F, or minimum/maximum flat work group sizes explicitly
92 /// requested using "amdgpu-flat-work-group-size" attribute attached to
93 /// function \p F.
94 ///
95 /// \returns Subtarget's default values if explicitly requested values cannot
96 /// be converted to integer, or violate subtarget's specifications.
97 std::pair<unsigned, unsigned> getFlatWorkGroupSizes(const Function &F) const;
98
99 /// \returns Subtarget's default pair of minimum/maximum number of waves per
100 /// execution unit for function \p F, or minimum/maximum number of waves per
101 /// execution unit explicitly requested using "amdgpu-waves-per-eu" attribute
102 /// attached to function \p F.
103 ///
104 /// \returns Subtarget's default values if explicitly requested values cannot
105 /// be converted to integer, violate subtarget's specifications, or are not
106 /// compatible with minimum/maximum number of waves limited by flat work group
107 /// size, register usage, and/or lds usage.
108 std::pair<unsigned, unsigned> getWavesPerEU(const Function &F) const;
109
110 /// Return the amount of LDS that can be used that will not restrict the
111 /// occupancy lower than WaveCount.
112 unsigned getMaxLocalMemSizeWithWaveCount(unsigned WaveCount,
113 const Function &) const;
114
115 /// Inverse of getMaxLocalMemWithWaveCount. Return the maximum wavecount if
116 /// the given LDS memory size is the only constraint.
117 unsigned getOccupancyWithLocalMemSize(uint32_t Bytes, const Function &) const;
118
119 unsigned getOccupancyWithLocalMemSize(const MachineFunction &MF) const;
120
121 bool isAmdHsaOS() const {
122 return TargetTriple.getOS() == Triple::AMDHSA;
123 }
124
125 bool isAmdPalOS() const {
126 return TargetTriple.getOS() == Triple::AMDPAL;
127 }
128
Tom Stellardec4feae2018-07-06 17:16:17 +0000129 bool isMesa3DOS() const {
130 return TargetTriple.getOS() == Triple::Mesa3D;
131 }
132
133 bool isMesaKernel(const Function &F) const {
134 return isMesa3DOS() && !AMDGPU::isShader(F.getCallingConv());
135 }
136
Konstantin Zhuravlyovaa067cb2018-10-04 21:02:16 +0000137 bool isAmdHsaOrMesa(const Function &F) const {
Tom Stellardec4feae2018-07-06 17:16:17 +0000138 return isAmdHsaOS() || isMesaKernel(F);
139 }
140
Tom Stellardc5a154d2018-06-28 23:47:12 +0000141 bool has16BitInsts() const {
142 return Has16BitInsts;
143 }
144
145 bool hasMadMixInsts() const {
146 return HasMadMixInsts;
147 }
148
149 bool hasFP32Denormals() const {
150 return FP32Denormals;
151 }
152
153 bool hasFPExceptions() const {
154 return FPExceptions;
155 }
156
157 bool hasSDWA() const {
158 return HasSDWA;
159 }
160
161 bool hasVOP3PInsts() const {
162 return HasVOP3PInsts;
163 }
164
165 bool hasMulI24() const {
166 return HasMulI24;
167 }
168
169 bool hasMulU24() const {
170 return HasMulU24;
171 }
172
Matt Arsenault6c7ba822018-08-15 21:03:55 +0000173 bool hasInv2PiInlineImm() const {
174 return HasInv2PiInlineImm;
175 }
176
Tom Stellardc5a154d2018-06-28 23:47:12 +0000177 bool hasFminFmaxLegacy() const {
178 return HasFminFmaxLegacy;
179 }
180
David Stuttard20de3e92018-09-14 10:27:19 +0000181 bool hasTrigReducedRange() const {
182 return HasTrigReducedRange;
183 }
184
Tom Stellardc5a154d2018-06-28 23:47:12 +0000185 bool isPromoteAllocaEnabled() const {
186 return EnablePromoteAlloca;
187 }
188
189 unsigned getWavefrontSize() const {
190 return WavefrontSize;
191 }
192
193 int getLocalMemorySize() const {
194 return LocalMemorySize;
195 }
196
197 unsigned getAlignmentForImplicitArgPtr() const {
198 return isAmdHsaOS() ? 8 : 4;
199 }
200
Tom Stellardec4feae2018-07-06 17:16:17 +0000201 /// Returns the offset in bytes from the start of the input buffer
202 /// of the first explicit kernel argument.
203 unsigned getExplicitKernelArgOffset(const Function &F) const {
Konstantin Zhuravlyovaa067cb2018-10-04 21:02:16 +0000204 return isAmdHsaOrMesa(F) ? 0 : 36;
Tom Stellardec4feae2018-07-06 17:16:17 +0000205 }
206
Tom Stellardc5a154d2018-06-28 23:47:12 +0000207 /// \returns Maximum number of work groups per compute unit supported by the
208 /// subtarget and limited by given \p FlatWorkGroupSize.
Konstantin Zhuravlyov71e43ee2018-09-12 18:50:47 +0000209 virtual unsigned getMaxWorkGroupsPerCU(unsigned FlatWorkGroupSize) const = 0;
Tom Stellardc5a154d2018-06-28 23:47:12 +0000210
211 /// \returns Minimum flat work group size supported by the subtarget.
Konstantin Zhuravlyov71e43ee2018-09-12 18:50:47 +0000212 virtual unsigned getMinFlatWorkGroupSize() const = 0;
Tom Stellardc5a154d2018-06-28 23:47:12 +0000213
214 /// \returns Maximum flat work group size supported by the subtarget.
Konstantin Zhuravlyov71e43ee2018-09-12 18:50:47 +0000215 virtual unsigned getMaxFlatWorkGroupSize() const = 0;
Tom Stellardc5a154d2018-06-28 23:47:12 +0000216
217 /// \returns Maximum number of waves per execution unit supported by the
218 /// subtarget and limited by given \p FlatWorkGroupSize.
Konstantin Zhuravlyov71e43ee2018-09-12 18:50:47 +0000219 virtual unsigned getMaxWavesPerEU(unsigned FlatWorkGroupSize) const = 0;
Tom Stellardc5a154d2018-06-28 23:47:12 +0000220
221 /// \returns Minimum number of waves per execution unit supported by the
222 /// subtarget.
Konstantin Zhuravlyov71e43ee2018-09-12 18:50:47 +0000223 virtual unsigned getMinWavesPerEU() const = 0;
Tom Stellardc5a154d2018-06-28 23:47:12 +0000224
225 unsigned getMaxWavesPerEU() const { return 10; }
226
227 /// Creates value range metadata on an workitemid.* inrinsic call or load.
228 bool makeLIDRangeMetadata(Instruction *I) const;
229
Matt Arsenault4bec7d42018-07-20 09:05:08 +0000230 /// \returns Number of bytes of arguments that are passed to a shader or
231 /// kernel in addition to the explicit ones declared for the function.
232 unsigned getImplicitArgNumBytes(const Function &F) const {
233 if (isMesaKernel(F))
234 return 16;
235 return AMDGPU::getIntegerAttribute(F, "amdgpu-implicitarg-num-bytes", 0);
236 }
237 uint64_t getExplicitKernArgSize(const Function &F,
238 unsigned &MaxAlign) const;
239 unsigned getKernArgSegmentSize(const Function &F,
240 unsigned &MaxAlign) const;
241
Tom Stellard5bfbae52018-07-11 20:59:01 +0000242 virtual ~AMDGPUSubtarget() {}
Tom Stellardc5a154d2018-06-28 23:47:12 +0000243};
244
Tom Stellard5bfbae52018-07-11 20:59:01 +0000245class GCNSubtarget : public AMDGPUGenSubtargetInfo,
246 public AMDGPUSubtarget {
Tom Stellarda6c6e1b2013-06-07 20:37:48 +0000247public:
Wei Ding205bfdb2017-02-10 02:15:29 +0000248 enum TrapHandlerAbi {
249 TrapHandlerAbiNone = 0,
250 TrapHandlerAbiHsa = 1
251 };
252
Wei Dingf2cce022017-02-22 23:22:19 +0000253 enum TrapID {
254 TrapIDHardwareReserved = 0,
255 TrapIDHSADebugTrap = 1,
256 TrapIDLLVMTrap = 2,
257 TrapIDLLVMDebugTrap = 3,
258 TrapIDDebugBreakpoint = 7,
259 TrapIDDebugReserved8 = 8,
260 TrapIDDebugReservedFE = 0xfe,
261 TrapIDDebugReservedFF = 0xff
Wei Ding205bfdb2017-02-10 02:15:29 +0000262 };
263
264 enum TrapRegValues {
Wei Dingf2cce022017-02-22 23:22:19 +0000265 LLVMTrapHandlerRegValue = 1
Wei Ding205bfdb2017-02-10 02:15:29 +0000266 };
267
Tom Stellardc5a154d2018-06-28 23:47:12 +0000268private:
Tom Stellardc5a154d2018-06-28 23:47:12 +0000269 /// GlobalISel related APIs.
270 std::unique_ptr<AMDGPUCallLowering> CallLoweringInfo;
271 std::unique_ptr<InstructionSelector> InstSelector;
272 std::unique_ptr<LegalizerInfo> Legalizer;
273 std::unique_ptr<RegisterBankInfo> RegBankInfo;
274
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000275protected:
276 // Basic subtarget description.
277 Triple TargetTriple;
Tom Stellardc5a154d2018-06-28 23:47:12 +0000278 unsigned Gen;
Stanislav Mekhanoshin06d3b412018-09-17 16:04:32 +0000279 InstrItineraryData InstrItins;
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000280 int LDSBankCount;
281 unsigned MaxPrivateElementSize;
282
283 // Possibly statically set by tablegen, but may want to be overridden.
Matt Arsenaultb035a572015-01-29 19:34:25 +0000284 bool FastFMAF32;
Matt Arsenaulte83690c2016-01-18 21:13:50 +0000285 bool HalfRate64Ops;
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000286
287 // Dynamially set bits that enable features.
Matt Arsenaulta6867fd2017-01-23 22:31:03 +0000288 bool FP64FP16Denormals;
Changpeng Fangb41574a2015-12-22 20:55:23 +0000289 bool FlatForGlobal;
Konstantin Zhuravlyovbe6c0ca2017-06-02 17:40:26 +0000290 bool AutoWaitcntBeforeBarrier;
Konstantin Zhuravlyoveda425e2017-10-14 15:59:07 +0000291 bool CodeObjectV3;
Tom Stellard64a9d082016-10-14 18:10:39 +0000292 bool UnalignedScratchAccess;
Matt Arsenault7f681ac2016-07-01 23:03:44 +0000293 bool UnalignedBufferAccess;
Matt Arsenaulte823d922017-02-18 18:29:53 +0000294 bool HasApertureRegs;
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000295 bool EnableXNACK;
Wei Ding205bfdb2017-02-10 02:15:29 +0000296 bool TrapHandler;
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000297
298 // Used as options.
Matt Arsenault45b98182017-11-15 00:45:43 +0000299 bool EnableHugePrivateBuffer;
Matt Arsenault41033282014-10-10 22:01:59 +0000300 bool EnableLoadStoreOpt;
Matt Arsenault706f9302015-07-06 16:01:58 +0000301 bool EnableUnsafeDSOffsetFolding;
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000302 bool EnableSIScheduler;
Marek Olsaka9a58fa2018-04-10 22:48:23 +0000303 bool EnableDS128;
David Stuttardf77079f2019-01-14 11:55:24 +0000304 bool EnablePRTStrictNull;
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000305 bool DumpCode;
306
307 // Subtarget statically properties set by tablegen
308 bool FP64;
Jan Vesely39aeab42017-12-04 23:07:28 +0000309 bool FMA;
Dmitry Preobrazhenskye3271ae2018-02-05 12:45:43 +0000310 bool MIMG_R128;
Tom Stellardd7e6f132015-04-08 01:09:26 +0000311 bool IsGCN;
Tom Stellardd7e6f132015-04-08 01:09:26 +0000312 bool GCN3Encoding;
Tom Stellardd1f0f022015-04-23 19:33:54 +0000313 bool CIInsts;
Matt Arsenault96b67842018-08-07 07:28:46 +0000314 bool VIInsts;
Matt Arsenault2021f082017-02-18 19:12:26 +0000315 bool GFX9Insts;
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000316 bool SGPRInitBug;
Matt Arsenault9d82ee72016-02-27 08:53:55 +0000317 bool HasSMemRealTime;
Dmitry Preobrazhenskyff64aa52017-08-16 13:51:56 +0000318 bool HasIntClamp;
Matt Arsenault0084adc2018-04-30 19:08:16 +0000319 bool HasFmaMixInsts;
Matt Arsenaultcc88ce32016-10-12 18:00:51 +0000320 bool HasMovrel;
321 bool HasVGPRIndexMode;
Matt Arsenault7b647552016-10-28 21:55:15 +0000322 bool HasScalarStores;
Dmitry Preobrazhensky6bad04e2018-04-02 16:10:25 +0000323 bool HasScalarAtomics;
Sam Kolton3c4933f2017-06-22 06:26:41 +0000324 bool HasSDWAOmod;
325 bool HasSDWAScalar;
326 bool HasSDWASdst;
327 bool HasSDWAMac;
Sam Koltona179d252017-06-27 15:02:23 +0000328 bool HasSDWAOutModsVOPC;
Sam Kolton07dbde22017-01-20 10:01:25 +0000329 bool HasDPP;
Ryan Taylor1f334d02018-08-28 15:07:30 +0000330 bool HasR128A16;
Matt Arsenault0084adc2018-04-30 19:08:16 +0000331 bool HasDLInsts;
Stanislav Mekhanoshin0e858b02019-02-09 00:34:21 +0000332 bool HasDot1Insts;
333 bool HasDot2Insts;
Konstantin Zhuravlyov108927b2018-11-05 22:44:19 +0000334 bool EnableSRAMECC;
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000335 bool FlatAddressSpace;
Matt Arsenaultacdc7652017-05-10 21:19:05 +0000336 bool FlatInstOffsets;
337 bool FlatGlobalInsts;
338 bool FlatScratchInsts;
Matt Arsenaultc37fe662017-07-20 17:42:47 +0000339 bool AddNoCarryInsts;
Changpeng Fang44dfa1d2018-01-12 21:12:19 +0000340 bool HasUnpackedD16VMem;
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000341 bool R600ALUInst;
342 bool CaymanISA;
343 bool CFALUBug;
344 bool HasVertexCache;
345 short TexVTXClauseSize;
Alexander Timofeev18009562016-12-08 17:28:47 +0000346 bool ScalarizeGlobal;
Tom Stellard75aadc22012-12-11 21:25:42 +0000347
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000348 // Dummy feature to use for assembler in tablegen.
349 bool FeatureDisable;
350
Matt Arsenault56684d42016-08-11 17:31:42 +0000351 SelectionDAGTargetInfo TSInfo;
Tom Stellard5bfbae52018-07-11 20:59:01 +0000352private:
Tom Stellard5bfbae52018-07-11 20:59:01 +0000353 SIInstrInfo InstrInfo;
Tom Stellard752ddbd2018-07-11 22:15:15 +0000354 SITargetLowering TLInfo;
Tom Stellard5bfbae52018-07-11 20:59:01 +0000355 SIFrameLowering FrameLowering;
Tom Stellard75aadc22012-12-11 21:25:42 +0000356
357public:
Tom Stellard5bfbae52018-07-11 20:59:01 +0000358 GCNSubtarget(const Triple &TT, StringRef GPU, StringRef FS,
359 const GCNTargetMachine &TM);
360 ~GCNSubtarget() override;
Eugene Zelenko2bc2f332016-12-09 22:06:55 +0000361
Tom Stellard5bfbae52018-07-11 20:59:01 +0000362 GCNSubtarget &initializeSubtargetDependencies(const Triple &TT,
Daniel Sandersa73f1fd2015-06-10 12:11:26 +0000363 StringRef GPU, StringRef FS);
Tom Stellard75aadc22012-12-11 21:25:42 +0000364
Tom Stellard5bfbae52018-07-11 20:59:01 +0000365 const SIInstrInfo *getInstrInfo() const override {
366 return &InstrInfo;
367 }
Tom Stellard000c5af2016-04-14 19:09:28 +0000368
Tom Stellardc5a154d2018-06-28 23:47:12 +0000369 const SIFrameLowering *getFrameLowering() const override {
370 return &FrameLowering;
371 }
372
Tom Stellard5bfbae52018-07-11 20:59:01 +0000373 const SITargetLowering *getTargetLowering() const override {
374 return &TLInfo;
375 }
Tom Stellardc5a154d2018-06-28 23:47:12 +0000376
Tom Stellard5bfbae52018-07-11 20:59:01 +0000377 const SIRegisterInfo *getRegisterInfo() const override {
378 return &InstrInfo.getRegisterInfo();
379 }
Tom Stellardc5a154d2018-06-28 23:47:12 +0000380
381 const CallLowering *getCallLowering() const override {
382 return CallLoweringInfo.get();
383 }
384
385 const InstructionSelector *getInstructionSelector() const override {
386 return InstSelector.get();
387 }
388
389 const LegalizerInfo *getLegalizerInfo() const override {
390 return Legalizer.get();
391 }
392
393 const RegisterBankInfo *getRegBankInfo() const override {
394 return RegBankInfo.get();
Eric Christopherd9134482014-08-04 21:25:23 +0000395 }
Matt Arsenaultd782d052014-06-27 17:57:00 +0000396
Matt Arsenault56684d42016-08-11 17:31:42 +0000397 // Nothing implemented, just prevent crashes on use.
398 const SelectionDAGTargetInfo *getSelectionDAGInfo() const override {
399 return &TSInfo;
400 }
401
Stanislav Mekhanoshin06d3b412018-09-17 16:04:32 +0000402 const InstrItineraryData *getInstrItineraryData() const override {
403 return &InstrItins;
404 }
405
Craig Topperee7b0f32014-04-30 05:53:27 +0000406 void ParseSubtargetFeatures(StringRef CPU, StringRef FS);
Tom Stellard75aadc22012-12-11 21:25:42 +0000407
Matt Arsenaultd782d052014-06-27 17:57:00 +0000408 Generation getGeneration() const {
Tom Stellardc5a154d2018-06-28 23:47:12 +0000409 return (Generation)Gen;
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000410 }
411
Matt Arsenault4eea3f32017-11-13 22:55:05 +0000412 unsigned getWavefrontSizeLog2() const {
413 return Log2_32(WavefrontSize);
414 }
415
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000416 int getLDSBankCount() const {
417 return LDSBankCount;
418 }
419
420 unsigned getMaxPrivateElementSize() const {
421 return MaxPrivateElementSize;
422 }
423
Dmitry Preobrazhenskyff64aa52017-08-16 13:51:56 +0000424 bool hasIntClamp() const {
425 return HasIntClamp;
426 }
427
Jan Veselyd1c9b612017-12-04 22:57:29 +0000428 bool hasFP64() const {
Matt Arsenaultd782d052014-06-27 17:57:00 +0000429 return FP64;
430 }
431
Dmitry Preobrazhenskye3271ae2018-02-05 12:45:43 +0000432 bool hasMIMG_R128() const {
433 return MIMG_R128;
434 }
435
Tom Stellardc5a154d2018-06-28 23:47:12 +0000436 bool hasHWFP64() const {
437 return FP64;
438 }
439
Matt Arsenaultb035a572015-01-29 19:34:25 +0000440 bool hasFastFMAF32() const {
441 return FastFMAF32;
442 }
443
Matt Arsenaulte83690c2016-01-18 21:13:50 +0000444 bool hasHalfRate64Ops() const {
445 return HalfRate64Ops;
446 }
447
Matt Arsenault88701812016-06-09 23:42:48 +0000448 bool hasAddr64() const {
Tom Stellardc5a154d2018-06-28 23:47:12 +0000449 return (getGeneration() < AMDGPUSubtarget::VOLCANIC_ISLANDS);
Matt Arsenault88701812016-06-09 23:42:48 +0000450 }
451
Matt Arsenaultfae02982014-03-17 18:58:11 +0000452 bool hasBFE() const {
Tom Stellardc5a154d2018-06-28 23:47:12 +0000453 return true;
Matt Arsenaultfae02982014-03-17 18:58:11 +0000454 }
455
Matt Arsenault6e439652014-06-10 19:00:20 +0000456 bool hasBFI() const {
Tom Stellardc5a154d2018-06-28 23:47:12 +0000457 return true;
Matt Arsenault6e439652014-06-10 19:00:20 +0000458 }
459
Matt Arsenaultfae02982014-03-17 18:58:11 +0000460 bool hasBFM() const {
461 return hasBFE();
462 }
463
Matt Arsenault60425062014-06-10 19:18:28 +0000464 bool hasBCNT(unsigned Size) const {
Tom Stellardc5a154d2018-06-28 23:47:12 +0000465 return true;
Tom Stellard50122a52014-04-07 19:45:41 +0000466 }
467
Jan Vesely6ddb8dd2014-07-15 15:51:09 +0000468 bool hasFFBL() const {
Tom Stellardc5a154d2018-06-28 23:47:12 +0000469 return true;
Jan Vesely6ddb8dd2014-07-15 15:51:09 +0000470 }
471
472 bool hasFFBH() const {
Tom Stellardc5a154d2018-06-28 23:47:12 +0000473 return true;
Jan Vesely6ddb8dd2014-07-15 15:51:09 +0000474 }
475
Matt Arsenault10268f92017-02-27 22:40:39 +0000476 bool hasMed3_16() const {
Tom Stellardc5a154d2018-06-28 23:47:12 +0000477 return getGeneration() >= AMDGPUSubtarget::GFX9;
Matt Arsenault10268f92017-02-27 22:40:39 +0000478 }
479
Matt Arsenaultee324ff2017-05-17 19:25:06 +0000480 bool hasMin3Max3_16() const {
Tom Stellardc5a154d2018-06-28 23:47:12 +0000481 return getGeneration() >= AMDGPUSubtarget::GFX9;
Matt Arsenaultd7e23032017-09-07 18:05:07 +0000482 }
483
Matt Arsenault0084adc2018-04-30 19:08:16 +0000484 bool hasFmaMixInsts() const {
485 return HasFmaMixInsts;
486 }
487
Jan Vesely808fff52015-04-30 17:15:56 +0000488 bool hasCARRY() const {
Tom Stellardc5a154d2018-06-28 23:47:12 +0000489 return true;
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000490 }
491
Jan Vesely39aeab42017-12-04 23:07:28 +0000492 bool hasFMA() const {
493 return FMA;
494 }
495
Stanislav Mekhanoshin79080ec2018-10-29 17:26:01 +0000496 bool hasSwap() const {
497 return GFX9Insts;
498 }
499
Wei Ding205bfdb2017-02-10 02:15:29 +0000500 TrapHandlerAbi getTrapHandlerAbi() const {
501 return isAmdHsaOS() ? TrapHandlerAbiHsa : TrapHandlerAbiNone;
502 }
503
Matt Arsenault45b98182017-11-15 00:45:43 +0000504 bool enableHugePrivateBuffer() const {
505 return EnableHugePrivateBuffer;
506 }
507
Matt Arsenault706f9302015-07-06 16:01:58 +0000508 bool unsafeDSOffsetFoldingEnabled() const {
509 return EnableUnsafeDSOffsetFolding;
510 }
511
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000512 bool dumpCode() const {
513 return DumpCode;
Matt Arsenaultd782d052014-06-27 17:57:00 +0000514 }
515
Matt Arsenault8a028bf2016-05-16 21:19:59 +0000516 /// Return the amount of LDS that can be used that will not restrict the
517 /// occupancy lower than WaveCount.
Stanislav Mekhanoshin2b913b12017-02-01 22:59:50 +0000518 unsigned getMaxLocalMemSizeWithWaveCount(unsigned WaveCount,
519 const Function &) const;
Matt Arsenault8a028bf2016-05-16 21:19:59 +0000520
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +0000521 bool hasFP16Denormals() const {
Matt Arsenaulta6867fd2017-01-23 22:31:03 +0000522 return FP64FP16Denormals;
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +0000523 }
Matt Arsenault8a028bf2016-05-16 21:19:59 +0000524
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000525 bool hasFP64Denormals() const {
Matt Arsenaulta6867fd2017-01-23 22:31:03 +0000526 return FP64FP16Denormals;
Matt Arsenault24ee0782016-02-12 02:40:47 +0000527 }
528
Stanislav Mekhanoshindc2890a2017-07-13 23:59:15 +0000529 bool supportsMinMaxDenormModes() const {
530 return getGeneration() >= AMDGPUSubtarget::GFX9;
531 }
532
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000533 bool useFlatForGlobal() const {
534 return FlatForGlobal;
Tom Stellardec87f842015-05-25 16:15:54 +0000535 }
536
Farhana Aleena7cb3112018-03-09 17:41:39 +0000537 /// \returns If target supports ds_read/write_b128 and user enables generation
538 /// of ds_read/write_b128.
Marek Olsaka9a58fa2018-04-10 22:48:23 +0000539 bool useDS128() const {
540 return CIInsts && EnableDS128;
Farhana Aleena7cb3112018-03-09 17:41:39 +0000541 }
542
Matt Arsenaultcaf0ed42017-11-30 00:52:40 +0000543 /// \returns If MUBUF instructions always perform range checking, even for
544 /// buffer resources used for private memory access.
545 bool privateMemoryResourceIsRangeChecked() const {
546 return getGeneration() < AMDGPUSubtarget::GFX9;
547 }
548
David Stuttardf77079f2019-01-14 11:55:24 +0000549 /// \returns If target requires PRT Struct NULL support (zero result registers
550 /// for sparse texture support).
551 bool usePRTStrictNull() const {
552 return EnablePRTStrictNull;
553 }
554
Konstantin Zhuravlyovbe6c0ca2017-06-02 17:40:26 +0000555 bool hasAutoWaitcntBeforeBarrier() const {
556 return AutoWaitcntBeforeBarrier;
557 }
558
Konstantin Zhuravlyoveda425e2017-10-14 15:59:07 +0000559 bool hasCodeObjectV3() const {
Konstantin Zhuravlyova25e0522018-11-15 02:32:43 +0000560 // FIXME: Need to add code object v3 support for mesa and pal.
561 return isAmdHsaOS() ? CodeObjectV3 : false;
Konstantin Zhuravlyoveda425e2017-10-14 15:59:07 +0000562 }
563
Matt Arsenault7f681ac2016-07-01 23:03:44 +0000564 bool hasUnalignedBufferAccess() const {
565 return UnalignedBufferAccess;
566 }
567
Tom Stellard64a9d082016-10-14 18:10:39 +0000568 bool hasUnalignedScratchAccess() const {
569 return UnalignedScratchAccess;
570 }
571
Matt Arsenaulte823d922017-02-18 18:29:53 +0000572 bool hasApertureRegs() const {
Tom Stellardc5a154d2018-06-28 23:47:12 +0000573 return HasApertureRegs;
Matt Arsenaulte823d922017-02-18 18:29:53 +0000574 }
575
Wei Ding205bfdb2017-02-10 02:15:29 +0000576 bool isTrapHandlerEnabled() const {
577 return TrapHandler;
578 }
579
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000580 bool isXNACKEnabled() const {
581 return EnableXNACK;
582 }
Tom Stellardb8fd6ef2014-12-02 22:00:07 +0000583
Matt Arsenaultb6491cc2017-01-31 01:20:54 +0000584 bool hasFlatAddressSpace() const {
585 return FlatAddressSpace;
586 }
587
Matt Arsenaultacdc7652017-05-10 21:19:05 +0000588 bool hasFlatInstOffsets() const {
589 return FlatInstOffsets;
590 }
591
592 bool hasFlatGlobalInsts() const {
593 return FlatGlobalInsts;
594 }
595
596 bool hasFlatScratchInsts() const {
597 return FlatScratchInsts;
598 }
599
Mark Searlesf0b93f12018-06-04 16:51:59 +0000600 bool hasFlatLgkmVMemCountInOrder() const {
601 return getGeneration() > GFX9;
602 }
603
Matt Arsenaulted6e8f02017-09-01 18:36:06 +0000604 bool hasD16LoadStore() const {
605 return getGeneration() >= GFX9;
606 }
607
Matt Arsenaulte8c03a22019-03-08 20:58:11 +0000608 bool d16PreservesUnusedBits() const {
609 return hasD16LoadStore() && !isSRAMECCEnabled();
610 }
611
Matt Arsenault3f71c0e2017-11-29 00:55:57 +0000612 /// Return if most LDS instructions have an m0 use that require m0 to be
613 /// iniitalized.
614 bool ldsRequiresM0Init() const {
615 return getGeneration() < GFX9;
616 }
617
Matt Arsenaultc37fe662017-07-20 17:42:47 +0000618 bool hasAddNoCarry() const {
619 return AddNoCarryInsts;
620 }
621
Changpeng Fang44dfa1d2018-01-12 21:12:19 +0000622 bool hasUnpackedD16VMem() const {
623 return HasUnpackedD16VMem;
624 }
625
Tom Stellard2f3f9852017-01-25 01:25:13 +0000626 // Covers VS/PS/CS graphics shaders
Matt Arsenaultceafc552018-05-29 17:42:50 +0000627 bool isMesaGfxShader(const Function &F) const {
628 return isMesa3DOS() && AMDGPU::isShader(F.getCallingConv());
Tom Stellard2f3f9852017-01-25 01:25:13 +0000629 }
630
Matt Arsenault4f6318f2017-11-06 17:04:37 +0000631 bool hasMad64_32() const {
632 return getGeneration() >= SEA_ISLANDS;
633 }
634
Sam Kolton3c4933f2017-06-22 06:26:41 +0000635 bool hasSDWAOmod() const {
636 return HasSDWAOmod;
637 }
638
639 bool hasSDWAScalar() const {
640 return HasSDWAScalar;
641 }
642
643 bool hasSDWASdst() const {
644 return HasSDWASdst;
645 }
646
647 bool hasSDWAMac() const {
648 return HasSDWAMac;
649 }
650
Sam Koltona179d252017-06-27 15:02:23 +0000651 bool hasSDWAOutModsVOPC() const {
652 return HasSDWAOutModsVOPC;
Sam Kolton3c4933f2017-06-22 06:26:41 +0000653 }
654
Mark Searles2a19af62018-04-26 16:11:19 +0000655 bool vmemWriteNeedsExpWaitcnt() const {
656 return getGeneration() < SEA_ISLANDS;
657 }
658
Matt Arsenault0084adc2018-04-30 19:08:16 +0000659 bool hasDLInsts() const {
660 return HasDLInsts;
661 }
662
Stanislav Mekhanoshin0e858b02019-02-09 00:34:21 +0000663 bool hasDot1Insts() const {
664 return HasDot1Insts;
665 }
666
667 bool hasDot2Insts() const {
668 return HasDot2Insts;
Stanislav Mekhanoshind3757d32019-01-10 03:25:20 +0000669 }
670
Konstantin Zhuravlyov108927b2018-11-05 22:44:19 +0000671 bool isSRAMECCEnabled() const {
672 return EnableSRAMECC;
Konstantin Zhuravlyovc2c2eb72018-05-04 20:06:57 +0000673 }
674
Matt Arsenault869fec22017-04-17 19:48:24 +0000675 // Scratch is allocated in 256 dword per wave blocks for the entire
676 // wavefront. When viewed from the perspecive of an arbitrary workitem, this
677 // is 4-byte aligned.
Matt Arsenaultffb132e2018-03-29 20:22:04 +0000678 //
679 // Only 4-byte alignment is really needed to access anything. Transformations
680 // on the pointer value itself may rely on the alignment / known low bits of
681 // the pointer. Set this to something above the minimum to avoid needing
682 // dynamic realignment in common cases.
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000683 unsigned getStackAlignment() const {
Matt Arsenaultffb132e2018-03-29 20:22:04 +0000684 return 16;
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000685 }
Tom Stellard347ac792015-06-26 21:15:07 +0000686
Craig Topper5656db42014-04-29 07:57:24 +0000687 bool enableMachineScheduler() const override {
Tom Stellard83f0bce2015-01-29 16:55:25 +0000688 return true;
Andrew Trick978674b2013-09-20 05:14:41 +0000689 }
690
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000691 bool enableSubRegLiveness() const override {
692 return true;
693 }
Konstantin Zhuravlyov1d650262016-09-06 20:22:28 +0000694
Tom Stellardc5a154d2018-06-28 23:47:12 +0000695 void setScalarizeGlobalBehavior(bool b) { ScalarizeGlobal = b; }
696 bool getScalarizeGlobalBehavior() const { return ScalarizeGlobal; }
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +0000697
Konstantin Zhuravlyov1d650262016-09-06 20:22:28 +0000698 /// \returns Number of execution units per compute unit supported by the
699 /// subtarget.
700 unsigned getEUsPerCU() const {
Konstantin Zhuravlyov71e43ee2018-09-12 18:50:47 +0000701 return AMDGPU::IsaInfo::getEUsPerCU(this);
Konstantin Zhuravlyov1d650262016-09-06 20:22:28 +0000702 }
703
704 /// \returns Maximum number of waves per compute unit supported by the
705 /// subtarget without any kind of limitation.
706 unsigned getMaxWavesPerCU() const {
Konstantin Zhuravlyov71e43ee2018-09-12 18:50:47 +0000707 return AMDGPU::IsaInfo::getMaxWavesPerCU(this);
Konstantin Zhuravlyov1d650262016-09-06 20:22:28 +0000708 }
709
710 /// \returns Maximum number of waves per compute unit supported by the
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +0000711 /// subtarget and limited by given \p FlatWorkGroupSize.
Konstantin Zhuravlyov1d650262016-09-06 20:22:28 +0000712 unsigned getMaxWavesPerCU(unsigned FlatWorkGroupSize) const {
Konstantin Zhuravlyov71e43ee2018-09-12 18:50:47 +0000713 return AMDGPU::IsaInfo::getMaxWavesPerCU(this, FlatWorkGroupSize);
Konstantin Zhuravlyov1d650262016-09-06 20:22:28 +0000714 }
715
Konstantin Zhuravlyov1d650262016-09-06 20:22:28 +0000716 /// \returns Maximum number of waves per execution unit supported by the
717 /// subtarget without any kind of limitation.
718 unsigned getMaxWavesPerEU() const {
Tom Stellardc5a154d2018-06-28 23:47:12 +0000719 return AMDGPU::IsaInfo::getMaxWavesPerEU();
Konstantin Zhuravlyov1d650262016-09-06 20:22:28 +0000720 }
721
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +0000722 /// \returns Number of waves per work group supported by the subtarget and
723 /// limited by given \p FlatWorkGroupSize.
Konstantin Zhuravlyov1d650262016-09-06 20:22:28 +0000724 unsigned getWavesPerWorkGroup(unsigned FlatWorkGroupSize) const {
Konstantin Zhuravlyov71e43ee2018-09-12 18:50:47 +0000725 return AMDGPU::IsaInfo::getWavesPerWorkGroup(this, FlatWorkGroupSize);
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000726 }
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000727
Tom Stellardc5a154d2018-06-28 23:47:12 +0000728 // static wrappers
729 static bool hasHalfRate64Ops(const TargetSubtargetInfo &STI);
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000730
Matt Arsenault9f5e0ef2017-01-25 04:25:02 +0000731 // XXX - Why is this here if it isn't in the default pass set?
732 bool enableEarlyIfConversion() const override {
733 return true;
734 }
735
Tom Stellard83f0bce2015-01-29 16:55:25 +0000736 void overrideSchedPolicy(MachineSchedPolicy &Policy,
Tom Stellard83f0bce2015-01-29 16:55:25 +0000737 unsigned NumRegionInstrs) const override;
738
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000739 unsigned getMaxNumUserSGPRs() const {
740 return 16;
741 }
742
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000743 bool hasSMemRealTime() const {
744 return HasSMemRealTime;
745 }
746
Matt Arsenaultcc88ce32016-10-12 18:00:51 +0000747 bool hasMovrel() const {
748 return HasMovrel;
749 }
750
751 bool hasVGPRIndexMode() const {
752 return HasVGPRIndexMode;
753 }
754
Marek Olsake22fdb92017-03-21 17:00:32 +0000755 bool useVGPRIndexMode(bool UserEnable) const {
756 return !hasMovrel() || (UserEnable && hasVGPRIndexMode());
757 }
758
Matt Arsenault7b1dc2c2016-09-17 02:02:19 +0000759 bool hasScalarCompareEq64() const {
760 return getGeneration() >= VOLCANIC_ISLANDS;
761 }
762
Matt Arsenault7b647552016-10-28 21:55:15 +0000763 bool hasScalarStores() const {
764 return HasScalarStores;
765 }
766
Dmitry Preobrazhensky6bad04e2018-04-02 16:10:25 +0000767 bool hasScalarAtomics() const {
768 return HasScalarAtomics;
769 }
770
Matt Arsenaulta5840c32019-01-22 18:36:06 +0000771 bool hasLDSFPAtomics() const {
772 return VIInsts;
773 }
Matt Arsenaultc88ba362016-10-29 04:05:06 +0000774
Sam Kolton07dbde22017-01-20 10:01:25 +0000775 bool hasDPP() const {
776 return HasDPP;
777 }
778
Ryan Taylor1f334d02018-08-28 15:07:30 +0000779 bool hasR128A16() const {
780 return HasR128A16;
781 }
782
Tom Stellardde008d32016-01-21 04:28:34 +0000783 bool enableSIScheduler() const {
784 return EnableSIScheduler;
785 }
786
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000787 bool loadStoreOptEnabled() const {
788 return EnableLoadStoreOpt;
Nicolai Haehnle5b504972016-01-04 23:35:53 +0000789 }
790
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000791 bool hasSGPRInitBug() const {
792 return SGPRInitBug;
Matt Arsenault41003af2015-11-30 21:16:07 +0000793 }
Tom Stellard0d23ebe2016-08-29 19:42:52 +0000794
Tom Stellardb133fbb2016-10-27 23:05:31 +0000795 bool has12DWordStoreHazard() const {
796 return getGeneration() != AMDGPUSubtarget::SOUTHERN_ISLANDS;
797 }
798
Neil Henninge85d45a2019-01-10 16:21:08 +0000799 // \returns true if the subtarget supports DWORDX3 load/store instructions.
800 bool hasDwordx3LoadStores() const {
801 return CIInsts;
802 }
803
Matt Arsenaulte823d922017-02-18 18:29:53 +0000804 bool hasSMovFedHazard() const {
805 return getGeneration() >= AMDGPUSubtarget::GFX9;
806 }
807
Matt Arsenaulta41351e2017-11-17 21:35:32 +0000808 bool hasReadM0MovRelInterpHazard() const {
Matt Arsenaulte823d922017-02-18 18:29:53 +0000809 return getGeneration() >= AMDGPUSubtarget::GFX9;
810 }
811
Matt Arsenaulta41351e2017-11-17 21:35:32 +0000812 bool hasReadM0SendMsgHazard() const {
813 return getGeneration() >= AMDGPUSubtarget::VOLCANIC_ISLANDS;
814 }
815
Tom Stellardc5a154d2018-06-28 23:47:12 +0000816 /// Return the maximum number of waves per SIMD for kernels using \p SGPRs
817 /// SGPRs
Tom Stellard0d23ebe2016-08-29 19:42:52 +0000818 unsigned getOccupancyWithNumSGPRs(unsigned SGPRs) const;
819
Tom Stellardc5a154d2018-06-28 23:47:12 +0000820 /// Return the maximum number of waves per SIMD for kernels using \p VGPRs
821 /// VGPRs
Tom Stellard0d23ebe2016-08-29 19:42:52 +0000822 unsigned getOccupancyWithNumVGPRs(unsigned VGPRs) const;
Konstantin Zhuravlyovd7bdf242016-09-30 16:50:36 +0000823
Matt Arsenaulte823d922017-02-18 18:29:53 +0000824 /// \returns true if the flat_scratch register should be initialized with the
825 /// pointer to the wave's scratch memory rather than a size and offset.
826 bool flatScratchIsPointer() const {
Tom Stellardc5a154d2018-06-28 23:47:12 +0000827 return getGeneration() >= AMDGPUSubtarget::GFX9;
Konstantin Zhuravlyovd7bdf242016-09-30 16:50:36 +0000828 }
Matt Arsenault4eae3012016-10-28 20:31:47 +0000829
Tim Renouf832f90f2018-02-26 14:46:43 +0000830 /// \returns true if the machine has merged shaders in which s0-s7 are
831 /// reserved by the hardware and user SGPRs start at s8
832 bool hasMergedShaders() const {
833 return getGeneration() >= GFX9;
834 }
835
Konstantin Zhuravlyove03b1d72017-02-08 13:02:33 +0000836 /// \returns SGPR allocation granularity supported by the subtarget.
837 unsigned getSGPRAllocGranule() const {
Konstantin Zhuravlyov71e43ee2018-09-12 18:50:47 +0000838 return AMDGPU::IsaInfo::getSGPRAllocGranule(this);
Konstantin Zhuravlyove22fbcb2017-02-08 13:18:40 +0000839 }
840
841 /// \returns SGPR encoding granularity supported by the subtarget.
842 unsigned getSGPREncodingGranule() const {
Konstantin Zhuravlyov71e43ee2018-09-12 18:50:47 +0000843 return AMDGPU::IsaInfo::getSGPREncodingGranule(this);
Konstantin Zhuravlyove03b1d72017-02-08 13:02:33 +0000844 }
845
846 /// \returns Total number of SGPRs supported by the subtarget.
847 unsigned getTotalNumSGPRs() const {
Konstantin Zhuravlyov71e43ee2018-09-12 18:50:47 +0000848 return AMDGPU::IsaInfo::getTotalNumSGPRs(this);
Konstantin Zhuravlyove03b1d72017-02-08 13:02:33 +0000849 }
850
851 /// \returns Addressable number of SGPRs supported by the subtarget.
852 unsigned getAddressableNumSGPRs() const {
Konstantin Zhuravlyov71e43ee2018-09-12 18:50:47 +0000853 return AMDGPU::IsaInfo::getAddressableNumSGPRs(this);
Konstantin Zhuravlyove03b1d72017-02-08 13:02:33 +0000854 }
855
856 /// \returns Minimum number of SGPRs that meets the given number of waves per
857 /// execution unit requirement supported by the subtarget.
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +0000858 unsigned getMinNumSGPRs(unsigned WavesPerEU) const {
Konstantin Zhuravlyov71e43ee2018-09-12 18:50:47 +0000859 return AMDGPU::IsaInfo::getMinNumSGPRs(this, WavesPerEU);
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +0000860 }
Konstantin Zhuravlyove03b1d72017-02-08 13:02:33 +0000861
862 /// \returns Maximum number of SGPRs that meets the given number of waves per
863 /// execution unit requirement supported by the subtarget.
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +0000864 unsigned getMaxNumSGPRs(unsigned WavesPerEU, bool Addressable) const {
Konstantin Zhuravlyov71e43ee2018-09-12 18:50:47 +0000865 return AMDGPU::IsaInfo::getMaxNumSGPRs(this, WavesPerEU, Addressable);
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +0000866 }
Konstantin Zhuravlyove03b1d72017-02-08 13:02:33 +0000867
868 /// \returns Reserved number of SGPRs for given function \p MF.
869 unsigned getReservedNumSGPRs(const MachineFunction &MF) const;
870
871 /// \returns Maximum number of SGPRs that meets number of waves per execution
872 /// unit requirement for function \p MF, or number of SGPRs explicitly
873 /// requested using "amdgpu-num-sgpr" attribute attached to function \p MF.
874 ///
875 /// \returns Value that meets number of waves per execution unit requirement
876 /// if explicitly requested value cannot be converted to integer, violates
877 /// subtarget's specifications, or does not meet number of waves per execution
878 /// unit requirement.
879 unsigned getMaxNumSGPRs(const MachineFunction &MF) const;
880
881 /// \returns VGPR allocation granularity supported by the subtarget.
882 unsigned getVGPRAllocGranule() const {
Konstantin Zhuravlyov71e43ee2018-09-12 18:50:47 +0000883 return AMDGPU::IsaInfo::getVGPRAllocGranule(this);
Konstantin Zhuravlyove03b1d72017-02-08 13:02:33 +0000884 }
885
Konstantin Zhuravlyove22fbcb2017-02-08 13:18:40 +0000886 /// \returns VGPR encoding granularity supported by the subtarget.
887 unsigned getVGPREncodingGranule() const {
Konstantin Zhuravlyov71e43ee2018-09-12 18:50:47 +0000888 return AMDGPU::IsaInfo::getVGPREncodingGranule(this);
Konstantin Zhuravlyove22fbcb2017-02-08 13:18:40 +0000889 }
890
Konstantin Zhuravlyove03b1d72017-02-08 13:02:33 +0000891 /// \returns Total number of VGPRs supported by the subtarget.
892 unsigned getTotalNumVGPRs() const {
Konstantin Zhuravlyov71e43ee2018-09-12 18:50:47 +0000893 return AMDGPU::IsaInfo::getTotalNumVGPRs(this);
Konstantin Zhuravlyove03b1d72017-02-08 13:02:33 +0000894 }
895
896 /// \returns Addressable number of VGPRs supported by the subtarget.
897 unsigned getAddressableNumVGPRs() const {
Konstantin Zhuravlyov71e43ee2018-09-12 18:50:47 +0000898 return AMDGPU::IsaInfo::getAddressableNumVGPRs(this);
Konstantin Zhuravlyove03b1d72017-02-08 13:02:33 +0000899 }
900
901 /// \returns Minimum number of VGPRs that meets given number of waves per
902 /// execution unit requirement supported by the subtarget.
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +0000903 unsigned getMinNumVGPRs(unsigned WavesPerEU) const {
Konstantin Zhuravlyov71e43ee2018-09-12 18:50:47 +0000904 return AMDGPU::IsaInfo::getMinNumVGPRs(this, WavesPerEU);
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +0000905 }
Konstantin Zhuravlyove03b1d72017-02-08 13:02:33 +0000906
907 /// \returns Maximum number of VGPRs that meets given number of waves per
908 /// execution unit requirement supported by the subtarget.
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +0000909 unsigned getMaxNumVGPRs(unsigned WavesPerEU) const {
Konstantin Zhuravlyov71e43ee2018-09-12 18:50:47 +0000910 return AMDGPU::IsaInfo::getMaxNumVGPRs(this, WavesPerEU);
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +0000911 }
Konstantin Zhuravlyove03b1d72017-02-08 13:02:33 +0000912
Konstantin Zhuravlyove03b1d72017-02-08 13:02:33 +0000913 /// \returns Maximum number of VGPRs that meets number of waves per execution
914 /// unit requirement for function \p MF, or number of VGPRs explicitly
915 /// requested using "amdgpu-num-vgpr" attribute attached to function \p MF.
916 ///
917 /// \returns Value that meets number of waves per execution unit requirement
918 /// if explicitly requested value cannot be converted to integer, violates
919 /// subtarget's specifications, or does not meet number of waves per execution
920 /// unit requirement.
921 unsigned getMaxNumVGPRs(const MachineFunction &MF) const;
Stanislav Mekhanoshind4ae4702017-09-19 20:54:38 +0000922
923 void getPostRAMutations(
924 std::vector<std::unique_ptr<ScheduleDAGMutation>> &Mutations)
925 const override;
Konstantin Zhuravlyov71e43ee2018-09-12 18:50:47 +0000926
927 /// \returns Maximum number of work groups per compute unit supported by the
928 /// subtarget and limited by given \p FlatWorkGroupSize.
929 unsigned getMaxWorkGroupsPerCU(unsigned FlatWorkGroupSize) const override {
930 return AMDGPU::IsaInfo::getMaxWorkGroupsPerCU(this, FlatWorkGroupSize);
931 }
932
933 /// \returns Minimum flat work group size supported by the subtarget.
934 unsigned getMinFlatWorkGroupSize() const override {
935 return AMDGPU::IsaInfo::getMinFlatWorkGroupSize(this);
936 }
937
938 /// \returns Maximum flat work group size supported by the subtarget.
939 unsigned getMaxFlatWorkGroupSize() const override {
940 return AMDGPU::IsaInfo::getMaxFlatWorkGroupSize(this);
941 }
942
943 /// \returns Maximum number of waves per execution unit supported by the
944 /// subtarget and limited by given \p FlatWorkGroupSize.
945 unsigned getMaxWavesPerEU(unsigned FlatWorkGroupSize) const override {
946 return AMDGPU::IsaInfo::getMaxWavesPerEU(this, FlatWorkGroupSize);
947 }
948
949 /// \returns Minimum number of waves per execution unit supported by the
950 /// subtarget.
951 unsigned getMinWavesPerEU() const override {
952 return AMDGPU::IsaInfo::getMinWavesPerEU(this);
953 }
Tom Stellard75aadc22012-12-11 21:25:42 +0000954};
955
Tom Stellardc5a154d2018-06-28 23:47:12 +0000956class R600Subtarget final : public R600GenSubtargetInfo,
Tom Stellard5bfbae52018-07-11 20:59:01 +0000957 public AMDGPUSubtarget {
Tom Stellardc5a154d2018-06-28 23:47:12 +0000958private:
959 R600InstrInfo InstrInfo;
960 R600FrameLowering FrameLowering;
961 bool FMA;
962 bool CaymanISA;
963 bool CFALUBug;
Tom Stellardc5a154d2018-06-28 23:47:12 +0000964 bool HasVertexCache;
965 bool R600ALUInst;
966 bool FP64;
967 short TexVTXClauseSize;
968 Generation Gen;
969 R600TargetLowering TLInfo;
970 InstrItineraryData InstrItins;
971 SelectionDAGTargetInfo TSInfo;
Tom Stellardc5a154d2018-06-28 23:47:12 +0000972
973public:
974 R600Subtarget(const Triple &TT, StringRef CPU, StringRef FS,
975 const TargetMachine &TM);
976
977 const R600InstrInfo *getInstrInfo() const override { return &InstrInfo; }
978
979 const R600FrameLowering *getFrameLowering() const override {
980 return &FrameLowering;
981 }
982
983 const R600TargetLowering *getTargetLowering() const override {
984 return &TLInfo;
985 }
986
987 const R600RegisterInfo *getRegisterInfo() const override {
988 return &InstrInfo.getRegisterInfo();
989 }
990
991 const InstrItineraryData *getInstrItineraryData() const override {
992 return &InstrItins;
993 }
994
995 // Nothing implemented, just prevent crashes on use.
996 const SelectionDAGTargetInfo *getSelectionDAGInfo() const override {
997 return &TSInfo;
998 }
999
1000 void ParseSubtargetFeatures(StringRef CPU, StringRef FS);
1001
1002 Generation getGeneration() const {
1003 return Gen;
1004 }
1005
1006 unsigned getStackAlignment() const {
1007 return 4;
1008 }
1009
1010 R600Subtarget &initializeSubtargetDependencies(const Triple &TT,
1011 StringRef GPU, StringRef FS);
1012
1013 bool hasBFE() const {
1014 return (getGeneration() >= EVERGREEN);
1015 }
1016
1017 bool hasBFI() const {
1018 return (getGeneration() >= EVERGREEN);
1019 }
1020
1021 bool hasBCNT(unsigned Size) const {
1022 if (Size == 32)
1023 return (getGeneration() >= EVERGREEN);
1024
1025 return false;
1026 }
1027
1028 bool hasBORROW() const {
1029 return (getGeneration() >= EVERGREEN);
1030 }
1031
1032 bool hasCARRY() const {
1033 return (getGeneration() >= EVERGREEN);
1034 }
1035
1036 bool hasCaymanISA() const {
1037 return CaymanISA;
1038 }
1039
1040 bool hasFFBL() const {
1041 return (getGeneration() >= EVERGREEN);
1042 }
1043
1044 bool hasFFBH() const {
1045 return (getGeneration() >= EVERGREEN);
1046 }
1047
1048 bool hasFMA() const { return FMA; }
1049
Tom Stellardc5a154d2018-06-28 23:47:12 +00001050 bool hasCFAluBug() const { return CFALUBug; }
1051
1052 bool hasVertexCache() const { return HasVertexCache; }
1053
1054 short getTexVTXClauseSize() const { return TexVTXClauseSize; }
1055
Tom Stellardc5a154d2018-06-28 23:47:12 +00001056 bool enableMachineScheduler() const override {
1057 return true;
1058 }
1059
1060 bool enableSubRegLiveness() const override {
1061 return true;
1062 }
Konstantin Zhuravlyov71e43ee2018-09-12 18:50:47 +00001063
1064 /// \returns Maximum number of work groups per compute unit supported by the
1065 /// subtarget and limited by given \p FlatWorkGroupSize.
1066 unsigned getMaxWorkGroupsPerCU(unsigned FlatWorkGroupSize) const override {
1067 return AMDGPU::IsaInfo::getMaxWorkGroupsPerCU(this, FlatWorkGroupSize);
1068 }
1069
1070 /// \returns Minimum flat work group size supported by the subtarget.
1071 unsigned getMinFlatWorkGroupSize() const override {
1072 return AMDGPU::IsaInfo::getMinFlatWorkGroupSize(this);
1073 }
1074
1075 /// \returns Maximum flat work group size supported by the subtarget.
1076 unsigned getMaxFlatWorkGroupSize() const override {
1077 return AMDGPU::IsaInfo::getMaxFlatWorkGroupSize(this);
1078 }
1079
1080 /// \returns Maximum number of waves per execution unit supported by the
1081 /// subtarget and limited by given \p FlatWorkGroupSize.
1082 unsigned getMaxWavesPerEU(unsigned FlatWorkGroupSize) const override {
1083 return AMDGPU::IsaInfo::getMaxWavesPerEU(this, FlatWorkGroupSize);
1084 }
1085
1086 /// \returns Minimum number of waves per execution unit supported by the
1087 /// subtarget.
1088 unsigned getMinWavesPerEU() const override {
1089 return AMDGPU::IsaInfo::getMinWavesPerEU(this);
1090 }
Tom Stellardc5a154d2018-06-28 23:47:12 +00001091};
1092
Eugene Zelenko2bc2f332016-12-09 22:06:55 +00001093} // end namespace llvm
Tom Stellard75aadc22012-12-11 21:25:42 +00001094
Eugene Zelenko2bc2f332016-12-09 22:06:55 +00001095#endif // LLVM_LIB_TARGET_AMDGPU_AMDGPUSUBTARGET_H