blob: 5584759e55804b43afbd943d8dd1e6482f126cc3 [file] [log] [blame]
Matt Arsenault0c90e952015-11-06 18:17:45 +00001//=====-- AMDGPUSubtarget.h - Define Subtarget for AMDGPU ------*- C++ -*-====//
Tom Stellard75aadc22012-12-11 21:25:42 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//==-----------------------------------------------------------------------===//
9//
10/// \file
Adrian Prantl5f8f34e42018-05-01 15:54:18 +000011/// AMDGPU specific subclass of TargetSubtarget.
Tom Stellard75aadc22012-12-11 21:25:42 +000012//
13//===----------------------------------------------------------------------===//
14
Matt Arsenault0c90e952015-11-06 18:17:45 +000015#ifndef LLVM_LIB_TARGET_AMDGPU_AMDGPUSUBTARGET_H
16#define LLVM_LIB_TARGET_AMDGPU_AMDGPUSUBTARGET_H
Matt Arsenaultf59e5382015-11-06 18:23:00 +000017
Tom Stellarda6c6e1b2013-06-07 20:37:48 +000018#include "AMDGPU.h"
Quentin Colombet61d71a12017-08-15 22:31:51 +000019#include "AMDGPUCallLowering.h"
Matt Arsenault43e92fe2016-06-24 06:30:11 +000020#include "R600FrameLowering.h"
Chandler Carruth6bda14b2017-06-06 11:49:48 +000021#include "R600ISelLowering.h"
22#include "R600InstrInfo.h"
Matt Arsenault43e92fe2016-06-24 06:30:11 +000023#include "SIFrameLowering.h"
Chandler Carruth6bda14b2017-06-06 11:49:48 +000024#include "SIISelLowering.h"
25#include "SIInstrInfo.h"
Tom Stellard347ac792015-06-26 21:15:07 +000026#include "Utils/AMDGPUBaseInfo.h"
Eugene Zelenko2bc2f332016-12-09 22:06:55 +000027#include "llvm/ADT/Triple.h"
Quentin Colombet61d71a12017-08-15 22:31:51 +000028#include "llvm/CodeGen/GlobalISel/InstructionSelector.h"
29#include "llvm/CodeGen/GlobalISel/LegalizerInfo.h"
30#include "llvm/CodeGen/GlobalISel/RegisterBankInfo.h"
Eugene Zelenko2bc2f332016-12-09 22:06:55 +000031#include "llvm/CodeGen/MachineFunction.h"
Matt Arsenault56684d42016-08-11 17:31:42 +000032#include "llvm/CodeGen/SelectionDAGTargetInfo.h"
Eugene Zelenko2bc2f332016-12-09 22:06:55 +000033#include "llvm/MC/MCInstrItineraries.h"
34#include "llvm/Support/MathExtras.h"
35#include <cassert>
36#include <cstdint>
37#include <memory>
38#include <utility>
Tom Stellard75aadc22012-12-11 21:25:42 +000039
40#define GET_SUBTARGETINFO_HEADER
41#include "AMDGPUGenSubtargetInfo.inc"
Tom Stellardc5a154d2018-06-28 23:47:12 +000042#define GET_SUBTARGETINFO_HEADER
43#include "R600GenSubtargetInfo.inc"
Tom Stellard75aadc22012-12-11 21:25:42 +000044
Tom Stellard75aadc22012-12-11 21:25:42 +000045namespace llvm {
46
Matt Arsenault43e92fe2016-06-24 06:30:11 +000047class StringRef;
Tom Stellarde99fb652015-01-20 19:33:04 +000048
Tom Stellard5bfbae52018-07-11 20:59:01 +000049class AMDGPUSubtarget {
50public:
51 enum Generation {
52 R600 = 0,
53 R700 = 1,
Matt Arsenault4bec7d42018-07-20 09:05:08 +000054 EVERGREEN = 2,
Tom Stellard5bfbae52018-07-11 20:59:01 +000055 NORTHERN_ISLANDS = 3,
56 SOUTHERN_ISLANDS = 4,
57 SEA_ISLANDS = 5,
58 VOLCANIC_ISLANDS = 6,
59 GFX9 = 7
60 };
61
Tom Stellardc5a154d2018-06-28 23:47:12 +000062private:
63 Triple TargetTriple;
64
65protected:
Tom Stellardc5a154d2018-06-28 23:47:12 +000066 bool Has16BitInsts;
67 bool HasMadMixInsts;
68 bool FP32Denormals;
69 bool FPExceptions;
70 bool HasSDWA;
71 bool HasVOP3PInsts;
72 bool HasMulI24;
73 bool HasMulU24;
Matt Arsenault6c7ba822018-08-15 21:03:55 +000074 bool HasInv2PiInlineImm;
Tom Stellardc5a154d2018-06-28 23:47:12 +000075 bool HasFminFmaxLegacy;
76 bool EnablePromoteAlloca;
David Stuttard20de3e92018-09-14 10:27:19 +000077 bool HasTrigReducedRange;
Tom Stellardc5a154d2018-06-28 23:47:12 +000078 int LocalMemorySize;
79 unsigned WavefrontSize;
80
81public:
Konstantin Zhuravlyov71e43ee2018-09-12 18:50:47 +000082 AMDGPUSubtarget(const Triple &TT);
Tom Stellardc5a154d2018-06-28 23:47:12 +000083
Tom Stellard5bfbae52018-07-11 20:59:01 +000084 static const AMDGPUSubtarget &get(const MachineFunction &MF);
85 static const AMDGPUSubtarget &get(const TargetMachine &TM,
Matt Arsenault4bec7d42018-07-20 09:05:08 +000086 const Function &F);
Tom Stellardc5a154d2018-06-28 23:47:12 +000087
88 /// \returns Default range flat work group size for a calling convention.
89 std::pair<unsigned, unsigned> getDefaultFlatWorkGroupSize(CallingConv::ID CC) const;
90
91 /// \returns Subtarget's default pair of minimum/maximum flat work group sizes
92 /// for function \p F, or minimum/maximum flat work group sizes explicitly
93 /// requested using "amdgpu-flat-work-group-size" attribute attached to
94 /// function \p F.
95 ///
96 /// \returns Subtarget's default values if explicitly requested values cannot
97 /// be converted to integer, or violate subtarget's specifications.
98 std::pair<unsigned, unsigned> getFlatWorkGroupSizes(const Function &F) const;
99
100 /// \returns Subtarget's default pair of minimum/maximum number of waves per
101 /// execution unit for function \p F, or minimum/maximum number of waves per
102 /// execution unit explicitly requested using "amdgpu-waves-per-eu" attribute
103 /// attached to function \p F.
104 ///
105 /// \returns Subtarget's default values if explicitly requested values cannot
106 /// be converted to integer, violate subtarget's specifications, or are not
107 /// compatible with minimum/maximum number of waves limited by flat work group
108 /// size, register usage, and/or lds usage.
109 std::pair<unsigned, unsigned> getWavesPerEU(const Function &F) const;
110
111 /// Return the amount of LDS that can be used that will not restrict the
112 /// occupancy lower than WaveCount.
113 unsigned getMaxLocalMemSizeWithWaveCount(unsigned WaveCount,
114 const Function &) const;
115
116 /// Inverse of getMaxLocalMemWithWaveCount. Return the maximum wavecount if
117 /// the given LDS memory size is the only constraint.
118 unsigned getOccupancyWithLocalMemSize(uint32_t Bytes, const Function &) const;
119
120 unsigned getOccupancyWithLocalMemSize(const MachineFunction &MF) const;
121
122 bool isAmdHsaOS() const {
123 return TargetTriple.getOS() == Triple::AMDHSA;
124 }
125
126 bool isAmdPalOS() const {
127 return TargetTriple.getOS() == Triple::AMDPAL;
128 }
129
Tom Stellardec4feae2018-07-06 17:16:17 +0000130 bool isMesa3DOS() const {
131 return TargetTriple.getOS() == Triple::Mesa3D;
132 }
133
134 bool isMesaKernel(const Function &F) const {
135 return isMesa3DOS() && !AMDGPU::isShader(F.getCallingConv());
136 }
137
Konstantin Zhuravlyovaa067cb2018-10-04 21:02:16 +0000138 bool isAmdHsaOrMesa(const Function &F) const {
Tom Stellardec4feae2018-07-06 17:16:17 +0000139 return isAmdHsaOS() || isMesaKernel(F);
140 }
141
Tom Stellardc5a154d2018-06-28 23:47:12 +0000142 bool has16BitInsts() const {
143 return Has16BitInsts;
144 }
145
146 bool hasMadMixInsts() const {
147 return HasMadMixInsts;
148 }
149
150 bool hasFP32Denormals() const {
151 return FP32Denormals;
152 }
153
154 bool hasFPExceptions() const {
155 return FPExceptions;
156 }
157
158 bool hasSDWA() const {
159 return HasSDWA;
160 }
161
162 bool hasVOP3PInsts() const {
163 return HasVOP3PInsts;
164 }
165
166 bool hasMulI24() const {
167 return HasMulI24;
168 }
169
170 bool hasMulU24() const {
171 return HasMulU24;
172 }
173
Matt Arsenault6c7ba822018-08-15 21:03:55 +0000174 bool hasInv2PiInlineImm() const {
175 return HasInv2PiInlineImm;
176 }
177
Tom Stellardc5a154d2018-06-28 23:47:12 +0000178 bool hasFminFmaxLegacy() const {
179 return HasFminFmaxLegacy;
180 }
181
David Stuttard20de3e92018-09-14 10:27:19 +0000182 bool hasTrigReducedRange() const {
183 return HasTrigReducedRange;
184 }
185
Tom Stellardc5a154d2018-06-28 23:47:12 +0000186 bool isPromoteAllocaEnabled() const {
187 return EnablePromoteAlloca;
188 }
189
190 unsigned getWavefrontSize() const {
191 return WavefrontSize;
192 }
193
194 int getLocalMemorySize() const {
195 return LocalMemorySize;
196 }
197
198 unsigned getAlignmentForImplicitArgPtr() const {
199 return isAmdHsaOS() ? 8 : 4;
200 }
201
Tom Stellardec4feae2018-07-06 17:16:17 +0000202 /// Returns the offset in bytes from the start of the input buffer
203 /// of the first explicit kernel argument.
204 unsigned getExplicitKernelArgOffset(const Function &F) const {
Konstantin Zhuravlyovaa067cb2018-10-04 21:02:16 +0000205 return isAmdHsaOrMesa(F) ? 0 : 36;
Tom Stellardec4feae2018-07-06 17:16:17 +0000206 }
207
Tom Stellardc5a154d2018-06-28 23:47:12 +0000208 /// \returns Maximum number of work groups per compute unit supported by the
209 /// subtarget and limited by given \p FlatWorkGroupSize.
Konstantin Zhuravlyov71e43ee2018-09-12 18:50:47 +0000210 virtual unsigned getMaxWorkGroupsPerCU(unsigned FlatWorkGroupSize) const = 0;
Tom Stellardc5a154d2018-06-28 23:47:12 +0000211
212 /// \returns Minimum flat work group size supported by the subtarget.
Konstantin Zhuravlyov71e43ee2018-09-12 18:50:47 +0000213 virtual unsigned getMinFlatWorkGroupSize() const = 0;
Tom Stellardc5a154d2018-06-28 23:47:12 +0000214
215 /// \returns Maximum flat work group size supported by the subtarget.
Konstantin Zhuravlyov71e43ee2018-09-12 18:50:47 +0000216 virtual unsigned getMaxFlatWorkGroupSize() const = 0;
Tom Stellardc5a154d2018-06-28 23:47:12 +0000217
218 /// \returns Maximum number of waves per execution unit supported by the
219 /// subtarget and limited by given \p FlatWorkGroupSize.
Konstantin Zhuravlyov71e43ee2018-09-12 18:50:47 +0000220 virtual unsigned getMaxWavesPerEU(unsigned FlatWorkGroupSize) const = 0;
Tom Stellardc5a154d2018-06-28 23:47:12 +0000221
222 /// \returns Minimum number of waves per execution unit supported by the
223 /// subtarget.
Konstantin Zhuravlyov71e43ee2018-09-12 18:50:47 +0000224 virtual unsigned getMinWavesPerEU() const = 0;
Tom Stellardc5a154d2018-06-28 23:47:12 +0000225
226 unsigned getMaxWavesPerEU() const { return 10; }
227
228 /// Creates value range metadata on an workitemid.* inrinsic call or load.
229 bool makeLIDRangeMetadata(Instruction *I) const;
230
Matt Arsenault4bec7d42018-07-20 09:05:08 +0000231 /// \returns Number of bytes of arguments that are passed to a shader or
232 /// kernel in addition to the explicit ones declared for the function.
233 unsigned getImplicitArgNumBytes(const Function &F) const {
234 if (isMesaKernel(F))
235 return 16;
236 return AMDGPU::getIntegerAttribute(F, "amdgpu-implicitarg-num-bytes", 0);
237 }
238 uint64_t getExplicitKernArgSize(const Function &F,
239 unsigned &MaxAlign) const;
240 unsigned getKernArgSegmentSize(const Function &F,
241 unsigned &MaxAlign) const;
242
Tom Stellard5bfbae52018-07-11 20:59:01 +0000243 virtual ~AMDGPUSubtarget() {}
Tom Stellardc5a154d2018-06-28 23:47:12 +0000244};
245
Tom Stellard5bfbae52018-07-11 20:59:01 +0000246class GCNSubtarget : public AMDGPUGenSubtargetInfo,
247 public AMDGPUSubtarget {
Tom Stellarda6c6e1b2013-06-07 20:37:48 +0000248public:
Marek Olsak4d00dd22015-03-09 15:48:09 +0000249 enum {
Tom Stellard347ac792015-06-26 21:15:07 +0000250 ISAVersion0_0_0,
Wei Ding7c3e5112017-06-10 03:53:19 +0000251 ISAVersion6_0_0,
252 ISAVersion6_0_1,
Tom Stellard347ac792015-06-26 21:15:07 +0000253 ISAVersion7_0_0,
254 ISAVersion7_0_1,
Yaxun Liu94add852016-10-26 16:37:56 +0000255 ISAVersion7_0_2,
Wei Ding7c3e5112017-06-10 03:53:19 +0000256 ISAVersion7_0_3,
Konstantin Zhuravlyovc40d9f22017-12-08 20:52:28 +0000257 ISAVersion7_0_4,
Changpeng Fangc16be002016-01-13 20:39:25 +0000258 ISAVersion8_0_1,
Changpeng Fang98317d22016-10-11 16:00:47 +0000259 ISAVersion8_0_2,
Yaxun Liu94add852016-10-26 16:37:56 +0000260 ISAVersion8_0_3,
Yaxun Liu94add852016-10-26 16:37:56 +0000261 ISAVersion8_1_0,
Matt Arsenaulte823d922017-02-18 18:29:53 +0000262 ISAVersion9_0_0,
Matt Arsenault0084adc2018-04-30 19:08:16 +0000263 ISAVersion9_0_2,
264 ISAVersion9_0_4,
Konstantin Zhuravlyov1501af42018-05-01 18:47:48 +0000265 ISAVersion9_0_6,
Tim Renouf2a1b1d92018-10-24 08:14:07 +0000266 ISAVersion9_0_9,
Tom Stellard347ac792015-06-26 21:15:07 +0000267 };
268
Wei Ding205bfdb2017-02-10 02:15:29 +0000269 enum TrapHandlerAbi {
270 TrapHandlerAbiNone = 0,
271 TrapHandlerAbiHsa = 1
272 };
273
Wei Dingf2cce022017-02-22 23:22:19 +0000274 enum TrapID {
275 TrapIDHardwareReserved = 0,
276 TrapIDHSADebugTrap = 1,
277 TrapIDLLVMTrap = 2,
278 TrapIDLLVMDebugTrap = 3,
279 TrapIDDebugBreakpoint = 7,
280 TrapIDDebugReserved8 = 8,
281 TrapIDDebugReservedFE = 0xfe,
282 TrapIDDebugReservedFF = 0xff
Wei Ding205bfdb2017-02-10 02:15:29 +0000283 };
284
285 enum TrapRegValues {
Wei Dingf2cce022017-02-22 23:22:19 +0000286 LLVMTrapHandlerRegValue = 1
Wei Ding205bfdb2017-02-10 02:15:29 +0000287 };
288
Tom Stellardc5a154d2018-06-28 23:47:12 +0000289private:
Tom Stellardc5a154d2018-06-28 23:47:12 +0000290 /// GlobalISel related APIs.
291 std::unique_ptr<AMDGPUCallLowering> CallLoweringInfo;
292 std::unique_ptr<InstructionSelector> InstSelector;
293 std::unique_ptr<LegalizerInfo> Legalizer;
294 std::unique_ptr<RegisterBankInfo> RegBankInfo;
295
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000296protected:
297 // Basic subtarget description.
298 Triple TargetTriple;
Tom Stellardc5a154d2018-06-28 23:47:12 +0000299 unsigned Gen;
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000300 unsigned IsaVersion;
Stanislav Mekhanoshin06d3b412018-09-17 16:04:32 +0000301 InstrItineraryData InstrItins;
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000302 int LDSBankCount;
303 unsigned MaxPrivateElementSize;
304
305 // Possibly statically set by tablegen, but may want to be overridden.
Matt Arsenaultb035a572015-01-29 19:34:25 +0000306 bool FastFMAF32;
Matt Arsenaulte83690c2016-01-18 21:13:50 +0000307 bool HalfRate64Ops;
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000308
309 // Dynamially set bits that enable features.
Matt Arsenaulta6867fd2017-01-23 22:31:03 +0000310 bool FP64FP16Denormals;
Matt Arsenault2fdf2a12017-02-21 23:35:48 +0000311 bool DX10Clamp;
Changpeng Fangb41574a2015-12-22 20:55:23 +0000312 bool FlatForGlobal;
Konstantin Zhuravlyovbe6c0ca2017-06-02 17:40:26 +0000313 bool AutoWaitcntBeforeBarrier;
Konstantin Zhuravlyoveda425e2017-10-14 15:59:07 +0000314 bool CodeObjectV3;
Tom Stellard64a9d082016-10-14 18:10:39 +0000315 bool UnalignedScratchAccess;
Matt Arsenault7f681ac2016-07-01 23:03:44 +0000316 bool UnalignedBufferAccess;
Matt Arsenaulte823d922017-02-18 18:29:53 +0000317 bool HasApertureRegs;
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000318 bool EnableXNACK;
Wei Ding205bfdb2017-02-10 02:15:29 +0000319 bool TrapHandler;
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000320 bool DebuggerInsertNops;
Konstantin Zhuravlyovf2f3d142016-06-25 03:11:28 +0000321 bool DebuggerEmitPrologue;
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000322
323 // Used as options.
Matt Arsenault45b98182017-11-15 00:45:43 +0000324 bool EnableHugePrivateBuffer;
Matt Arsenault41033282014-10-10 22:01:59 +0000325 bool EnableLoadStoreOpt;
Matt Arsenault706f9302015-07-06 16:01:58 +0000326 bool EnableUnsafeDSOffsetFolding;
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000327 bool EnableSIScheduler;
Marek Olsaka9a58fa2018-04-10 22:48:23 +0000328 bool EnableDS128;
David Stuttardf77079f2019-01-14 11:55:24 +0000329 bool EnablePRTStrictNull;
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000330 bool DumpCode;
331
332 // Subtarget statically properties set by tablegen
333 bool FP64;
Jan Vesely39aeab42017-12-04 23:07:28 +0000334 bool FMA;
Dmitry Preobrazhenskye3271ae2018-02-05 12:45:43 +0000335 bool MIMG_R128;
Tom Stellardd7e6f132015-04-08 01:09:26 +0000336 bool IsGCN;
Tom Stellardd7e6f132015-04-08 01:09:26 +0000337 bool GCN3Encoding;
Tom Stellardd1f0f022015-04-23 19:33:54 +0000338 bool CIInsts;
Matt Arsenault96b67842018-08-07 07:28:46 +0000339 bool VIInsts;
Matt Arsenault2021f082017-02-18 19:12:26 +0000340 bool GFX9Insts;
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000341 bool SGPRInitBug;
Matt Arsenault9d82ee72016-02-27 08:53:55 +0000342 bool HasSMemRealTime;
Dmitry Preobrazhenskyff64aa52017-08-16 13:51:56 +0000343 bool HasIntClamp;
Matt Arsenault0084adc2018-04-30 19:08:16 +0000344 bool HasFmaMixInsts;
Matt Arsenaultcc88ce32016-10-12 18:00:51 +0000345 bool HasMovrel;
346 bool HasVGPRIndexMode;
Matt Arsenault7b647552016-10-28 21:55:15 +0000347 bool HasScalarStores;
Dmitry Preobrazhensky6bad04e2018-04-02 16:10:25 +0000348 bool HasScalarAtomics;
Sam Kolton3c4933f2017-06-22 06:26:41 +0000349 bool HasSDWAOmod;
350 bool HasSDWAScalar;
351 bool HasSDWASdst;
352 bool HasSDWAMac;
Sam Koltona179d252017-06-27 15:02:23 +0000353 bool HasSDWAOutModsVOPC;
Sam Kolton07dbde22017-01-20 10:01:25 +0000354 bool HasDPP;
Ryan Taylor1f334d02018-08-28 15:07:30 +0000355 bool HasR128A16;
Matt Arsenault0084adc2018-04-30 19:08:16 +0000356 bool HasDLInsts;
Stanislav Mekhanoshind3757d32019-01-10 03:25:20 +0000357 bool HasDotInsts;
Konstantin Zhuravlyov108927b2018-11-05 22:44:19 +0000358 bool EnableSRAMECC;
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000359 bool FlatAddressSpace;
Matt Arsenaultacdc7652017-05-10 21:19:05 +0000360 bool FlatInstOffsets;
361 bool FlatGlobalInsts;
362 bool FlatScratchInsts;
Matt Arsenaultc37fe662017-07-20 17:42:47 +0000363 bool AddNoCarryInsts;
Changpeng Fang44dfa1d2018-01-12 21:12:19 +0000364 bool HasUnpackedD16VMem;
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000365 bool R600ALUInst;
366 bool CaymanISA;
367 bool CFALUBug;
368 bool HasVertexCache;
369 short TexVTXClauseSize;
Alexander Timofeev18009562016-12-08 17:28:47 +0000370 bool ScalarizeGlobal;
Tom Stellard75aadc22012-12-11 21:25:42 +0000371
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000372 // Dummy feature to use for assembler in tablegen.
373 bool FeatureDisable;
374
Matt Arsenault56684d42016-08-11 17:31:42 +0000375 SelectionDAGTargetInfo TSInfo;
Tom Stellard5bfbae52018-07-11 20:59:01 +0000376private:
Tom Stellard5bfbae52018-07-11 20:59:01 +0000377 SIInstrInfo InstrInfo;
Tom Stellard752ddbd2018-07-11 22:15:15 +0000378 SITargetLowering TLInfo;
Tom Stellard5bfbae52018-07-11 20:59:01 +0000379 SIFrameLowering FrameLowering;
Tom Stellard75aadc22012-12-11 21:25:42 +0000380
381public:
Tom Stellard5bfbae52018-07-11 20:59:01 +0000382 GCNSubtarget(const Triple &TT, StringRef GPU, StringRef FS,
383 const GCNTargetMachine &TM);
384 ~GCNSubtarget() override;
Eugene Zelenko2bc2f332016-12-09 22:06:55 +0000385
Tom Stellard5bfbae52018-07-11 20:59:01 +0000386 GCNSubtarget &initializeSubtargetDependencies(const Triple &TT,
Daniel Sandersa73f1fd2015-06-10 12:11:26 +0000387 StringRef GPU, StringRef FS);
Tom Stellard75aadc22012-12-11 21:25:42 +0000388
Tom Stellard5bfbae52018-07-11 20:59:01 +0000389 const SIInstrInfo *getInstrInfo() const override {
390 return &InstrInfo;
391 }
Tom Stellard000c5af2016-04-14 19:09:28 +0000392
Tom Stellardc5a154d2018-06-28 23:47:12 +0000393 const SIFrameLowering *getFrameLowering() const override {
394 return &FrameLowering;
395 }
396
Tom Stellard5bfbae52018-07-11 20:59:01 +0000397 const SITargetLowering *getTargetLowering() const override {
398 return &TLInfo;
399 }
Tom Stellardc5a154d2018-06-28 23:47:12 +0000400
Tom Stellard5bfbae52018-07-11 20:59:01 +0000401 const SIRegisterInfo *getRegisterInfo() const override {
402 return &InstrInfo.getRegisterInfo();
403 }
Tom Stellardc5a154d2018-06-28 23:47:12 +0000404
405 const CallLowering *getCallLowering() const override {
406 return CallLoweringInfo.get();
407 }
408
409 const InstructionSelector *getInstructionSelector() const override {
410 return InstSelector.get();
411 }
412
413 const LegalizerInfo *getLegalizerInfo() const override {
414 return Legalizer.get();
415 }
416
417 const RegisterBankInfo *getRegBankInfo() const override {
418 return RegBankInfo.get();
Eric Christopherd9134482014-08-04 21:25:23 +0000419 }
Matt Arsenaultd782d052014-06-27 17:57:00 +0000420
Matt Arsenault56684d42016-08-11 17:31:42 +0000421 // Nothing implemented, just prevent crashes on use.
422 const SelectionDAGTargetInfo *getSelectionDAGInfo() const override {
423 return &TSInfo;
424 }
425
Stanislav Mekhanoshin06d3b412018-09-17 16:04:32 +0000426 const InstrItineraryData *getInstrItineraryData() const override {
427 return &InstrItins;
428 }
429
Craig Topperee7b0f32014-04-30 05:53:27 +0000430 void ParseSubtargetFeatures(StringRef CPU, StringRef FS);
Tom Stellard75aadc22012-12-11 21:25:42 +0000431
Matt Arsenaultd782d052014-06-27 17:57:00 +0000432 Generation getGeneration() const {
Tom Stellardc5a154d2018-06-28 23:47:12 +0000433 return (Generation)Gen;
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000434 }
435
Matt Arsenault4eea3f32017-11-13 22:55:05 +0000436 unsigned getWavefrontSizeLog2() const {
437 return Log2_32(WavefrontSize);
438 }
439
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000440 int getLDSBankCount() const {
441 return LDSBankCount;
442 }
443
444 unsigned getMaxPrivateElementSize() const {
445 return MaxPrivateElementSize;
446 }
447
Dmitry Preobrazhenskyff64aa52017-08-16 13:51:56 +0000448 bool hasIntClamp() const {
449 return HasIntClamp;
450 }
451
Jan Veselyd1c9b612017-12-04 22:57:29 +0000452 bool hasFP64() const {
Matt Arsenaultd782d052014-06-27 17:57:00 +0000453 return FP64;
454 }
455
Dmitry Preobrazhenskye3271ae2018-02-05 12:45:43 +0000456 bool hasMIMG_R128() const {
457 return MIMG_R128;
458 }
459
Tom Stellardc5a154d2018-06-28 23:47:12 +0000460 bool hasHWFP64() const {
461 return FP64;
462 }
463
Matt Arsenaultb035a572015-01-29 19:34:25 +0000464 bool hasFastFMAF32() const {
465 return FastFMAF32;
466 }
467
Matt Arsenaulte83690c2016-01-18 21:13:50 +0000468 bool hasHalfRate64Ops() const {
469 return HalfRate64Ops;
470 }
471
Matt Arsenault88701812016-06-09 23:42:48 +0000472 bool hasAddr64() const {
Tom Stellardc5a154d2018-06-28 23:47:12 +0000473 return (getGeneration() < AMDGPUSubtarget::VOLCANIC_ISLANDS);
Matt Arsenault88701812016-06-09 23:42:48 +0000474 }
475
Matt Arsenaultfae02982014-03-17 18:58:11 +0000476 bool hasBFE() const {
Tom Stellardc5a154d2018-06-28 23:47:12 +0000477 return true;
Matt Arsenaultfae02982014-03-17 18:58:11 +0000478 }
479
Matt Arsenault6e439652014-06-10 19:00:20 +0000480 bool hasBFI() const {
Tom Stellardc5a154d2018-06-28 23:47:12 +0000481 return true;
Matt Arsenault6e439652014-06-10 19:00:20 +0000482 }
483
Matt Arsenaultfae02982014-03-17 18:58:11 +0000484 bool hasBFM() const {
485 return hasBFE();
486 }
487
Matt Arsenault60425062014-06-10 19:18:28 +0000488 bool hasBCNT(unsigned Size) const {
Tom Stellardc5a154d2018-06-28 23:47:12 +0000489 return true;
Tom Stellard50122a52014-04-07 19:45:41 +0000490 }
491
Jan Vesely6ddb8dd2014-07-15 15:51:09 +0000492 bool hasFFBL() const {
Tom Stellardc5a154d2018-06-28 23:47:12 +0000493 return true;
Jan Vesely6ddb8dd2014-07-15 15:51:09 +0000494 }
495
496 bool hasFFBH() const {
Tom Stellardc5a154d2018-06-28 23:47:12 +0000497 return true;
Jan Vesely6ddb8dd2014-07-15 15:51:09 +0000498 }
499
Matt Arsenault10268f92017-02-27 22:40:39 +0000500 bool hasMed3_16() const {
Tom Stellardc5a154d2018-06-28 23:47:12 +0000501 return getGeneration() >= AMDGPUSubtarget::GFX9;
Matt Arsenault10268f92017-02-27 22:40:39 +0000502 }
503
Matt Arsenaultee324ff2017-05-17 19:25:06 +0000504 bool hasMin3Max3_16() const {
Tom Stellardc5a154d2018-06-28 23:47:12 +0000505 return getGeneration() >= AMDGPUSubtarget::GFX9;
Matt Arsenaultd7e23032017-09-07 18:05:07 +0000506 }
507
Matt Arsenault0084adc2018-04-30 19:08:16 +0000508 bool hasFmaMixInsts() const {
509 return HasFmaMixInsts;
510 }
511
Jan Vesely808fff52015-04-30 17:15:56 +0000512 bool hasCARRY() const {
Tom Stellardc5a154d2018-06-28 23:47:12 +0000513 return true;
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000514 }
515
Jan Vesely39aeab42017-12-04 23:07:28 +0000516 bool hasFMA() const {
517 return FMA;
518 }
519
Stanislav Mekhanoshin79080ec2018-10-29 17:26:01 +0000520 bool hasSwap() const {
521 return GFX9Insts;
522 }
523
Wei Ding205bfdb2017-02-10 02:15:29 +0000524 TrapHandlerAbi getTrapHandlerAbi() const {
525 return isAmdHsaOS() ? TrapHandlerAbiHsa : TrapHandlerAbiNone;
526 }
527
Matt Arsenault45b98182017-11-15 00:45:43 +0000528 bool enableHugePrivateBuffer() const {
529 return EnableHugePrivateBuffer;
530 }
531
Matt Arsenault706f9302015-07-06 16:01:58 +0000532 bool unsafeDSOffsetFoldingEnabled() const {
533 return EnableUnsafeDSOffsetFolding;
534 }
535
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000536 bool dumpCode() const {
537 return DumpCode;
Matt Arsenaultd782d052014-06-27 17:57:00 +0000538 }
539
Matt Arsenault8a028bf2016-05-16 21:19:59 +0000540 /// Return the amount of LDS that can be used that will not restrict the
541 /// occupancy lower than WaveCount.
Stanislav Mekhanoshin2b913b12017-02-01 22:59:50 +0000542 unsigned getMaxLocalMemSizeWithWaveCount(unsigned WaveCount,
543 const Function &) const;
Matt Arsenault8a028bf2016-05-16 21:19:59 +0000544
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +0000545 bool hasFP16Denormals() const {
Matt Arsenaulta6867fd2017-01-23 22:31:03 +0000546 return FP64FP16Denormals;
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +0000547 }
Matt Arsenault8a028bf2016-05-16 21:19:59 +0000548
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000549 bool hasFP64Denormals() const {
Matt Arsenaulta6867fd2017-01-23 22:31:03 +0000550 return FP64FP16Denormals;
Matt Arsenault24ee0782016-02-12 02:40:47 +0000551 }
552
Stanislav Mekhanoshindc2890a2017-07-13 23:59:15 +0000553 bool supportsMinMaxDenormModes() const {
554 return getGeneration() >= AMDGPUSubtarget::GFX9;
555 }
556
Matt Arsenault2fdf2a12017-02-21 23:35:48 +0000557 bool enableDX10Clamp() const {
558 return DX10Clamp;
559 }
560
561 bool enableIEEEBit(const MachineFunction &MF) const {
Matthias Braunf1caa282017-12-15 22:22:58 +0000562 return AMDGPU::isCompute(MF.getFunction().getCallingConv());
Matt Arsenault2fdf2a12017-02-21 23:35:48 +0000563 }
564
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000565 bool useFlatForGlobal() const {
566 return FlatForGlobal;
Tom Stellardec87f842015-05-25 16:15:54 +0000567 }
568
Farhana Aleena7cb3112018-03-09 17:41:39 +0000569 /// \returns If target supports ds_read/write_b128 and user enables generation
570 /// of ds_read/write_b128.
Marek Olsaka9a58fa2018-04-10 22:48:23 +0000571 bool useDS128() const {
572 return CIInsts && EnableDS128;
Farhana Aleena7cb3112018-03-09 17:41:39 +0000573 }
574
Matt Arsenaultcaf0ed42017-11-30 00:52:40 +0000575 /// \returns If MUBUF instructions always perform range checking, even for
576 /// buffer resources used for private memory access.
577 bool privateMemoryResourceIsRangeChecked() const {
578 return getGeneration() < AMDGPUSubtarget::GFX9;
579 }
580
David Stuttardf77079f2019-01-14 11:55:24 +0000581 /// \returns If target requires PRT Struct NULL support (zero result registers
582 /// for sparse texture support).
583 bool usePRTStrictNull() const {
584 return EnablePRTStrictNull;
585 }
586
Konstantin Zhuravlyovbe6c0ca2017-06-02 17:40:26 +0000587 bool hasAutoWaitcntBeforeBarrier() const {
588 return AutoWaitcntBeforeBarrier;
589 }
590
Konstantin Zhuravlyoveda425e2017-10-14 15:59:07 +0000591 bool hasCodeObjectV3() const {
Konstantin Zhuravlyova25e0522018-11-15 02:32:43 +0000592 // FIXME: Need to add code object v3 support for mesa and pal.
593 return isAmdHsaOS() ? CodeObjectV3 : false;
Konstantin Zhuravlyoveda425e2017-10-14 15:59:07 +0000594 }
595
Matt Arsenault7f681ac2016-07-01 23:03:44 +0000596 bool hasUnalignedBufferAccess() const {
597 return UnalignedBufferAccess;
598 }
599
Tom Stellard64a9d082016-10-14 18:10:39 +0000600 bool hasUnalignedScratchAccess() const {
601 return UnalignedScratchAccess;
602 }
603
Matt Arsenaulte823d922017-02-18 18:29:53 +0000604 bool hasApertureRegs() const {
Tom Stellardc5a154d2018-06-28 23:47:12 +0000605 return HasApertureRegs;
Matt Arsenaulte823d922017-02-18 18:29:53 +0000606 }
607
Wei Ding205bfdb2017-02-10 02:15:29 +0000608 bool isTrapHandlerEnabled() const {
609 return TrapHandler;
610 }
611
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000612 bool isXNACKEnabled() const {
613 return EnableXNACK;
614 }
Tom Stellardb8fd6ef2014-12-02 22:00:07 +0000615
Matt Arsenaultb6491cc2017-01-31 01:20:54 +0000616 bool hasFlatAddressSpace() const {
617 return FlatAddressSpace;
618 }
619
Matt Arsenaultacdc7652017-05-10 21:19:05 +0000620 bool hasFlatInstOffsets() const {
621 return FlatInstOffsets;
622 }
623
624 bool hasFlatGlobalInsts() const {
625 return FlatGlobalInsts;
626 }
627
628 bool hasFlatScratchInsts() const {
629 return FlatScratchInsts;
630 }
631
Mark Searlesf0b93f12018-06-04 16:51:59 +0000632 bool hasFlatLgkmVMemCountInOrder() const {
633 return getGeneration() > GFX9;
634 }
635
Matt Arsenaulted6e8f02017-09-01 18:36:06 +0000636 bool hasD16LoadStore() const {
637 return getGeneration() >= GFX9;
638 }
639
Matt Arsenault3f71c0e2017-11-29 00:55:57 +0000640 /// Return if most LDS instructions have an m0 use that require m0 to be
641 /// iniitalized.
642 bool ldsRequiresM0Init() const {
643 return getGeneration() < GFX9;
644 }
645
Matt Arsenaultc37fe662017-07-20 17:42:47 +0000646 bool hasAddNoCarry() const {
647 return AddNoCarryInsts;
648 }
649
Changpeng Fang44dfa1d2018-01-12 21:12:19 +0000650 bool hasUnpackedD16VMem() const {
651 return HasUnpackedD16VMem;
652 }
653
Tom Stellard2f3f9852017-01-25 01:25:13 +0000654 // Covers VS/PS/CS graphics shaders
Matt Arsenaultceafc552018-05-29 17:42:50 +0000655 bool isMesaGfxShader(const Function &F) const {
656 return isMesa3DOS() && AMDGPU::isShader(F.getCallingConv());
Tom Stellard2f3f9852017-01-25 01:25:13 +0000657 }
658
Matt Arsenault4f6318f2017-11-06 17:04:37 +0000659 bool hasMad64_32() const {
660 return getGeneration() >= SEA_ISLANDS;
661 }
662
Sam Kolton3c4933f2017-06-22 06:26:41 +0000663 bool hasSDWAOmod() const {
664 return HasSDWAOmod;
665 }
666
667 bool hasSDWAScalar() const {
668 return HasSDWAScalar;
669 }
670
671 bool hasSDWASdst() const {
672 return HasSDWASdst;
673 }
674
675 bool hasSDWAMac() const {
676 return HasSDWAMac;
677 }
678
Sam Koltona179d252017-06-27 15:02:23 +0000679 bool hasSDWAOutModsVOPC() const {
680 return HasSDWAOutModsVOPC;
Sam Kolton3c4933f2017-06-22 06:26:41 +0000681 }
682
Mark Searles2a19af62018-04-26 16:11:19 +0000683 bool vmemWriteNeedsExpWaitcnt() const {
684 return getGeneration() < SEA_ISLANDS;
685 }
686
Matt Arsenault0084adc2018-04-30 19:08:16 +0000687 bool hasDLInsts() const {
688 return HasDLInsts;
689 }
690
Stanislav Mekhanoshind3757d32019-01-10 03:25:20 +0000691 bool hasDotInsts() const {
692 return HasDotInsts;
693 }
694
Konstantin Zhuravlyov108927b2018-11-05 22:44:19 +0000695 bool isSRAMECCEnabled() const {
696 return EnableSRAMECC;
Konstantin Zhuravlyovc2c2eb72018-05-04 20:06:57 +0000697 }
698
Matt Arsenault869fec22017-04-17 19:48:24 +0000699 // Scratch is allocated in 256 dword per wave blocks for the entire
700 // wavefront. When viewed from the perspecive of an arbitrary workitem, this
701 // is 4-byte aligned.
Matt Arsenaultffb132e2018-03-29 20:22:04 +0000702 //
703 // Only 4-byte alignment is really needed to access anything. Transformations
704 // on the pointer value itself may rely on the alignment / known low bits of
705 // the pointer. Set this to something above the minimum to avoid needing
706 // dynamic realignment in common cases.
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000707 unsigned getStackAlignment() const {
Matt Arsenaultffb132e2018-03-29 20:22:04 +0000708 return 16;
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000709 }
Tom Stellard347ac792015-06-26 21:15:07 +0000710
Craig Topper5656db42014-04-29 07:57:24 +0000711 bool enableMachineScheduler() const override {
Tom Stellard83f0bce2015-01-29 16:55:25 +0000712 return true;
Andrew Trick978674b2013-09-20 05:14:41 +0000713 }
714
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000715 bool enableSubRegLiveness() const override {
716 return true;
717 }
Konstantin Zhuravlyov1d650262016-09-06 20:22:28 +0000718
Tom Stellardc5a154d2018-06-28 23:47:12 +0000719 void setScalarizeGlobalBehavior(bool b) { ScalarizeGlobal = b; }
720 bool getScalarizeGlobalBehavior() const { return ScalarizeGlobal; }
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +0000721
Konstantin Zhuravlyov1d650262016-09-06 20:22:28 +0000722 /// \returns Number of execution units per compute unit supported by the
723 /// subtarget.
724 unsigned getEUsPerCU() const {
Konstantin Zhuravlyov71e43ee2018-09-12 18:50:47 +0000725 return AMDGPU::IsaInfo::getEUsPerCU(this);
Konstantin Zhuravlyov1d650262016-09-06 20:22:28 +0000726 }
727
728 /// \returns Maximum number of waves per compute unit supported by the
729 /// subtarget without any kind of limitation.
730 unsigned getMaxWavesPerCU() const {
Konstantin Zhuravlyov71e43ee2018-09-12 18:50:47 +0000731 return AMDGPU::IsaInfo::getMaxWavesPerCU(this);
Konstantin Zhuravlyov1d650262016-09-06 20:22:28 +0000732 }
733
734 /// \returns Maximum number of waves per compute unit supported by the
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +0000735 /// subtarget and limited by given \p FlatWorkGroupSize.
Konstantin Zhuravlyov1d650262016-09-06 20:22:28 +0000736 unsigned getMaxWavesPerCU(unsigned FlatWorkGroupSize) const {
Konstantin Zhuravlyov71e43ee2018-09-12 18:50:47 +0000737 return AMDGPU::IsaInfo::getMaxWavesPerCU(this, FlatWorkGroupSize);
Konstantin Zhuravlyov1d650262016-09-06 20:22:28 +0000738 }
739
Konstantin Zhuravlyov1d650262016-09-06 20:22:28 +0000740 /// \returns Maximum number of waves per execution unit supported by the
741 /// subtarget without any kind of limitation.
742 unsigned getMaxWavesPerEU() const {
Tom Stellardc5a154d2018-06-28 23:47:12 +0000743 return AMDGPU::IsaInfo::getMaxWavesPerEU();
Konstantin Zhuravlyov1d650262016-09-06 20:22:28 +0000744 }
745
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +0000746 /// \returns Number of waves per work group supported by the subtarget and
747 /// limited by given \p FlatWorkGroupSize.
Konstantin Zhuravlyov1d650262016-09-06 20:22:28 +0000748 unsigned getWavesPerWorkGroup(unsigned FlatWorkGroupSize) const {
Konstantin Zhuravlyov71e43ee2018-09-12 18:50:47 +0000749 return AMDGPU::IsaInfo::getWavesPerWorkGroup(this, FlatWorkGroupSize);
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000750 }
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000751
Tom Stellardc5a154d2018-06-28 23:47:12 +0000752 // static wrappers
753 static bool hasHalfRate64Ops(const TargetSubtargetInfo &STI);
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000754
Matt Arsenault9f5e0ef2017-01-25 04:25:02 +0000755 // XXX - Why is this here if it isn't in the default pass set?
756 bool enableEarlyIfConversion() const override {
757 return true;
758 }
759
Tom Stellard83f0bce2015-01-29 16:55:25 +0000760 void overrideSchedPolicy(MachineSchedPolicy &Policy,
Tom Stellard83f0bce2015-01-29 16:55:25 +0000761 unsigned NumRegionInstrs) const override;
762
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000763 unsigned getMaxNumUserSGPRs() const {
764 return 16;
765 }
766
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000767 bool hasSMemRealTime() const {
768 return HasSMemRealTime;
769 }
770
Matt Arsenaultcc88ce32016-10-12 18:00:51 +0000771 bool hasMovrel() const {
772 return HasMovrel;
773 }
774
775 bool hasVGPRIndexMode() const {
776 return HasVGPRIndexMode;
777 }
778
Marek Olsake22fdb92017-03-21 17:00:32 +0000779 bool useVGPRIndexMode(bool UserEnable) const {
780 return !hasMovrel() || (UserEnable && hasVGPRIndexMode());
781 }
782
Matt Arsenault7b1dc2c2016-09-17 02:02:19 +0000783 bool hasScalarCompareEq64() const {
784 return getGeneration() >= VOLCANIC_ISLANDS;
785 }
786
Matt Arsenault7b647552016-10-28 21:55:15 +0000787 bool hasScalarStores() const {
788 return HasScalarStores;
789 }
790
Dmitry Preobrazhensky6bad04e2018-04-02 16:10:25 +0000791 bool hasScalarAtomics() const {
792 return HasScalarAtomics;
793 }
794
Matt Arsenaultc88ba362016-10-29 04:05:06 +0000795
Sam Kolton07dbde22017-01-20 10:01:25 +0000796 bool hasDPP() const {
797 return HasDPP;
798 }
799
Ryan Taylor1f334d02018-08-28 15:07:30 +0000800 bool hasR128A16() const {
801 return HasR128A16;
802 }
803
Tom Stellardde008d32016-01-21 04:28:34 +0000804 bool enableSIScheduler() const {
805 return EnableSIScheduler;
806 }
807
Konstantin Zhuravlyovf2f3d142016-06-25 03:11:28 +0000808 bool debuggerSupported() const {
Konstantin Zhuravlyove004b3d2018-06-21 20:28:19 +0000809 return debuggerInsertNops() && debuggerEmitPrologue();
Konstantin Zhuravlyovf2f3d142016-06-25 03:11:28 +0000810 }
811
Konstantin Zhuravlyov8c273ad2016-04-18 16:28:23 +0000812 bool debuggerInsertNops() const {
813 return DebuggerInsertNops;
814 }
815
Konstantin Zhuravlyovf2f3d142016-06-25 03:11:28 +0000816 bool debuggerEmitPrologue() const {
817 return DebuggerEmitPrologue;
818 }
819
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000820 bool loadStoreOptEnabled() const {
821 return EnableLoadStoreOpt;
Nicolai Haehnle5b504972016-01-04 23:35:53 +0000822 }
823
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000824 bool hasSGPRInitBug() const {
825 return SGPRInitBug;
Matt Arsenault41003af2015-11-30 21:16:07 +0000826 }
Tom Stellard0d23ebe2016-08-29 19:42:52 +0000827
Tom Stellardb133fbb2016-10-27 23:05:31 +0000828 bool has12DWordStoreHazard() const {
829 return getGeneration() != AMDGPUSubtarget::SOUTHERN_ISLANDS;
830 }
831
Neil Henninge85d45a2019-01-10 16:21:08 +0000832 // \returns true if the subtarget supports DWORDX3 load/store instructions.
833 bool hasDwordx3LoadStores() const {
834 return CIInsts;
835 }
836
Matt Arsenaulte823d922017-02-18 18:29:53 +0000837 bool hasSMovFedHazard() const {
838 return getGeneration() >= AMDGPUSubtarget::GFX9;
839 }
840
Matt Arsenaulta41351e2017-11-17 21:35:32 +0000841 bool hasReadM0MovRelInterpHazard() const {
Matt Arsenaulte823d922017-02-18 18:29:53 +0000842 return getGeneration() >= AMDGPUSubtarget::GFX9;
843 }
844
Matt Arsenaulta41351e2017-11-17 21:35:32 +0000845 bool hasReadM0SendMsgHazard() const {
846 return getGeneration() >= AMDGPUSubtarget::VOLCANIC_ISLANDS;
847 }
848
Tom Stellardc5a154d2018-06-28 23:47:12 +0000849 /// Return the maximum number of waves per SIMD for kernels using \p SGPRs
850 /// SGPRs
Tom Stellard0d23ebe2016-08-29 19:42:52 +0000851 unsigned getOccupancyWithNumSGPRs(unsigned SGPRs) const;
852
Tom Stellardc5a154d2018-06-28 23:47:12 +0000853 /// Return the maximum number of waves per SIMD for kernels using \p VGPRs
854 /// VGPRs
Tom Stellard0d23ebe2016-08-29 19:42:52 +0000855 unsigned getOccupancyWithNumVGPRs(unsigned VGPRs) const;
Konstantin Zhuravlyovd7bdf242016-09-30 16:50:36 +0000856
Matt Arsenaulte823d922017-02-18 18:29:53 +0000857 /// \returns true if the flat_scratch register should be initialized with the
858 /// pointer to the wave's scratch memory rather than a size and offset.
859 bool flatScratchIsPointer() const {
Tom Stellardc5a154d2018-06-28 23:47:12 +0000860 return getGeneration() >= AMDGPUSubtarget::GFX9;
Konstantin Zhuravlyovd7bdf242016-09-30 16:50:36 +0000861 }
Matt Arsenault4eae3012016-10-28 20:31:47 +0000862
Tim Renouf832f90f2018-02-26 14:46:43 +0000863 /// \returns true if the machine has merged shaders in which s0-s7 are
864 /// reserved by the hardware and user SGPRs start at s8
865 bool hasMergedShaders() const {
866 return getGeneration() >= GFX9;
867 }
868
Konstantin Zhuravlyove03b1d72017-02-08 13:02:33 +0000869 /// \returns SGPR allocation granularity supported by the subtarget.
870 unsigned getSGPRAllocGranule() const {
Konstantin Zhuravlyov71e43ee2018-09-12 18:50:47 +0000871 return AMDGPU::IsaInfo::getSGPRAllocGranule(this);
Konstantin Zhuravlyove22fbcb2017-02-08 13:18:40 +0000872 }
873
874 /// \returns SGPR encoding granularity supported by the subtarget.
875 unsigned getSGPREncodingGranule() const {
Konstantin Zhuravlyov71e43ee2018-09-12 18:50:47 +0000876 return AMDGPU::IsaInfo::getSGPREncodingGranule(this);
Konstantin Zhuravlyove03b1d72017-02-08 13:02:33 +0000877 }
878
879 /// \returns Total number of SGPRs supported by the subtarget.
880 unsigned getTotalNumSGPRs() const {
Konstantin Zhuravlyov71e43ee2018-09-12 18:50:47 +0000881 return AMDGPU::IsaInfo::getTotalNumSGPRs(this);
Konstantin Zhuravlyove03b1d72017-02-08 13:02:33 +0000882 }
883
884 /// \returns Addressable number of SGPRs supported by the subtarget.
885 unsigned getAddressableNumSGPRs() const {
Konstantin Zhuravlyov71e43ee2018-09-12 18:50:47 +0000886 return AMDGPU::IsaInfo::getAddressableNumSGPRs(this);
Konstantin Zhuravlyove03b1d72017-02-08 13:02:33 +0000887 }
888
889 /// \returns Minimum number of SGPRs that meets the given number of waves per
890 /// execution unit requirement supported by the subtarget.
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +0000891 unsigned getMinNumSGPRs(unsigned WavesPerEU) const {
Konstantin Zhuravlyov71e43ee2018-09-12 18:50:47 +0000892 return AMDGPU::IsaInfo::getMinNumSGPRs(this, WavesPerEU);
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +0000893 }
Konstantin Zhuravlyove03b1d72017-02-08 13:02:33 +0000894
895 /// \returns Maximum number of SGPRs that meets the given number of waves per
896 /// execution unit requirement supported by the subtarget.
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +0000897 unsigned getMaxNumSGPRs(unsigned WavesPerEU, bool Addressable) const {
Konstantin Zhuravlyov71e43ee2018-09-12 18:50:47 +0000898 return AMDGPU::IsaInfo::getMaxNumSGPRs(this, WavesPerEU, Addressable);
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +0000899 }
Konstantin Zhuravlyove03b1d72017-02-08 13:02:33 +0000900
901 /// \returns Reserved number of SGPRs for given function \p MF.
902 unsigned getReservedNumSGPRs(const MachineFunction &MF) const;
903
904 /// \returns Maximum number of SGPRs that meets number of waves per execution
905 /// unit requirement for function \p MF, or number of SGPRs explicitly
906 /// requested using "amdgpu-num-sgpr" attribute attached to function \p MF.
907 ///
908 /// \returns Value that meets number of waves per execution unit requirement
909 /// if explicitly requested value cannot be converted to integer, violates
910 /// subtarget's specifications, or does not meet number of waves per execution
911 /// unit requirement.
912 unsigned getMaxNumSGPRs(const MachineFunction &MF) const;
913
914 /// \returns VGPR allocation granularity supported by the subtarget.
915 unsigned getVGPRAllocGranule() const {
Konstantin Zhuravlyov71e43ee2018-09-12 18:50:47 +0000916 return AMDGPU::IsaInfo::getVGPRAllocGranule(this);
Konstantin Zhuravlyove03b1d72017-02-08 13:02:33 +0000917 }
918
Konstantin Zhuravlyove22fbcb2017-02-08 13:18:40 +0000919 /// \returns VGPR encoding granularity supported by the subtarget.
920 unsigned getVGPREncodingGranule() const {
Konstantin Zhuravlyov71e43ee2018-09-12 18:50:47 +0000921 return AMDGPU::IsaInfo::getVGPREncodingGranule(this);
Konstantin Zhuravlyove22fbcb2017-02-08 13:18:40 +0000922 }
923
Konstantin Zhuravlyove03b1d72017-02-08 13:02:33 +0000924 /// \returns Total number of VGPRs supported by the subtarget.
925 unsigned getTotalNumVGPRs() const {
Konstantin Zhuravlyov71e43ee2018-09-12 18:50:47 +0000926 return AMDGPU::IsaInfo::getTotalNumVGPRs(this);
Konstantin Zhuravlyove03b1d72017-02-08 13:02:33 +0000927 }
928
929 /// \returns Addressable number of VGPRs supported by the subtarget.
930 unsigned getAddressableNumVGPRs() const {
Konstantin Zhuravlyov71e43ee2018-09-12 18:50:47 +0000931 return AMDGPU::IsaInfo::getAddressableNumVGPRs(this);
Konstantin Zhuravlyove03b1d72017-02-08 13:02:33 +0000932 }
933
934 /// \returns Minimum number of VGPRs that meets given number of waves per
935 /// execution unit requirement supported by the subtarget.
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +0000936 unsigned getMinNumVGPRs(unsigned WavesPerEU) const {
Konstantin Zhuravlyov71e43ee2018-09-12 18:50:47 +0000937 return AMDGPU::IsaInfo::getMinNumVGPRs(this, WavesPerEU);
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +0000938 }
Konstantin Zhuravlyove03b1d72017-02-08 13:02:33 +0000939
940 /// \returns Maximum number of VGPRs that meets given number of waves per
941 /// execution unit requirement supported by the subtarget.
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +0000942 unsigned getMaxNumVGPRs(unsigned WavesPerEU) const {
Konstantin Zhuravlyov71e43ee2018-09-12 18:50:47 +0000943 return AMDGPU::IsaInfo::getMaxNumVGPRs(this, WavesPerEU);
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +0000944 }
Konstantin Zhuravlyove03b1d72017-02-08 13:02:33 +0000945
Konstantin Zhuravlyove03b1d72017-02-08 13:02:33 +0000946 /// \returns Maximum number of VGPRs that meets number of waves per execution
947 /// unit requirement for function \p MF, or number of VGPRs explicitly
948 /// requested using "amdgpu-num-vgpr" attribute attached to function \p MF.
949 ///
950 /// \returns Value that meets number of waves per execution unit requirement
951 /// if explicitly requested value cannot be converted to integer, violates
952 /// subtarget's specifications, or does not meet number of waves per execution
953 /// unit requirement.
954 unsigned getMaxNumVGPRs(const MachineFunction &MF) const;
Stanislav Mekhanoshind4ae4702017-09-19 20:54:38 +0000955
956 void getPostRAMutations(
957 std::vector<std::unique_ptr<ScheduleDAGMutation>> &Mutations)
958 const override;
Konstantin Zhuravlyov71e43ee2018-09-12 18:50:47 +0000959
960 /// \returns Maximum number of work groups per compute unit supported by the
961 /// subtarget and limited by given \p FlatWorkGroupSize.
962 unsigned getMaxWorkGroupsPerCU(unsigned FlatWorkGroupSize) const override {
963 return AMDGPU::IsaInfo::getMaxWorkGroupsPerCU(this, FlatWorkGroupSize);
964 }
965
966 /// \returns Minimum flat work group size supported by the subtarget.
967 unsigned getMinFlatWorkGroupSize() const override {
968 return AMDGPU::IsaInfo::getMinFlatWorkGroupSize(this);
969 }
970
971 /// \returns Maximum flat work group size supported by the subtarget.
972 unsigned getMaxFlatWorkGroupSize() const override {
973 return AMDGPU::IsaInfo::getMaxFlatWorkGroupSize(this);
974 }
975
976 /// \returns Maximum number of waves per execution unit supported by the
977 /// subtarget and limited by given \p FlatWorkGroupSize.
978 unsigned getMaxWavesPerEU(unsigned FlatWorkGroupSize) const override {
979 return AMDGPU::IsaInfo::getMaxWavesPerEU(this, FlatWorkGroupSize);
980 }
981
982 /// \returns Minimum number of waves per execution unit supported by the
983 /// subtarget.
984 unsigned getMinWavesPerEU() const override {
985 return AMDGPU::IsaInfo::getMinWavesPerEU(this);
986 }
Tom Stellard75aadc22012-12-11 21:25:42 +0000987};
988
Tom Stellardc5a154d2018-06-28 23:47:12 +0000989class R600Subtarget final : public R600GenSubtargetInfo,
Tom Stellard5bfbae52018-07-11 20:59:01 +0000990 public AMDGPUSubtarget {
Tom Stellardc5a154d2018-06-28 23:47:12 +0000991private:
992 R600InstrInfo InstrInfo;
993 R600FrameLowering FrameLowering;
994 bool FMA;
995 bool CaymanISA;
996 bool CFALUBug;
997 bool DX10Clamp;
998 bool HasVertexCache;
999 bool R600ALUInst;
1000 bool FP64;
1001 short TexVTXClauseSize;
1002 Generation Gen;
1003 R600TargetLowering TLInfo;
1004 InstrItineraryData InstrItins;
1005 SelectionDAGTargetInfo TSInfo;
Tom Stellardc5a154d2018-06-28 23:47:12 +00001006
1007public:
1008 R600Subtarget(const Triple &TT, StringRef CPU, StringRef FS,
1009 const TargetMachine &TM);
1010
1011 const R600InstrInfo *getInstrInfo() const override { return &InstrInfo; }
1012
1013 const R600FrameLowering *getFrameLowering() const override {
1014 return &FrameLowering;
1015 }
1016
1017 const R600TargetLowering *getTargetLowering() const override {
1018 return &TLInfo;
1019 }
1020
1021 const R600RegisterInfo *getRegisterInfo() const override {
1022 return &InstrInfo.getRegisterInfo();
1023 }
1024
1025 const InstrItineraryData *getInstrItineraryData() const override {
1026 return &InstrItins;
1027 }
1028
1029 // Nothing implemented, just prevent crashes on use.
1030 const SelectionDAGTargetInfo *getSelectionDAGInfo() const override {
1031 return &TSInfo;
1032 }
1033
1034 void ParseSubtargetFeatures(StringRef CPU, StringRef FS);
1035
1036 Generation getGeneration() const {
1037 return Gen;
1038 }
1039
1040 unsigned getStackAlignment() const {
1041 return 4;
1042 }
1043
1044 R600Subtarget &initializeSubtargetDependencies(const Triple &TT,
1045 StringRef GPU, StringRef FS);
1046
1047 bool hasBFE() const {
1048 return (getGeneration() >= EVERGREEN);
1049 }
1050
1051 bool hasBFI() const {
1052 return (getGeneration() >= EVERGREEN);
1053 }
1054
1055 bool hasBCNT(unsigned Size) const {
1056 if (Size == 32)
1057 return (getGeneration() >= EVERGREEN);
1058
1059 return false;
1060 }
1061
1062 bool hasBORROW() const {
1063 return (getGeneration() >= EVERGREEN);
1064 }
1065
1066 bool hasCARRY() const {
1067 return (getGeneration() >= EVERGREEN);
1068 }
1069
1070 bool hasCaymanISA() const {
1071 return CaymanISA;
1072 }
1073
1074 bool hasFFBL() const {
1075 return (getGeneration() >= EVERGREEN);
1076 }
1077
1078 bool hasFFBH() const {
1079 return (getGeneration() >= EVERGREEN);
1080 }
1081
1082 bool hasFMA() const { return FMA; }
1083
Tom Stellardc5a154d2018-06-28 23:47:12 +00001084 bool hasCFAluBug() const { return CFALUBug; }
1085
1086 bool hasVertexCache() const { return HasVertexCache; }
1087
1088 short getTexVTXClauseSize() const { return TexVTXClauseSize; }
1089
Tom Stellardc5a154d2018-06-28 23:47:12 +00001090 bool enableMachineScheduler() const override {
1091 return true;
1092 }
1093
1094 bool enableSubRegLiveness() const override {
1095 return true;
1096 }
Konstantin Zhuravlyov71e43ee2018-09-12 18:50:47 +00001097
1098 /// \returns Maximum number of work groups per compute unit supported by the
1099 /// subtarget and limited by given \p FlatWorkGroupSize.
1100 unsigned getMaxWorkGroupsPerCU(unsigned FlatWorkGroupSize) const override {
1101 return AMDGPU::IsaInfo::getMaxWorkGroupsPerCU(this, FlatWorkGroupSize);
1102 }
1103
1104 /// \returns Minimum flat work group size supported by the subtarget.
1105 unsigned getMinFlatWorkGroupSize() const override {
1106 return AMDGPU::IsaInfo::getMinFlatWorkGroupSize(this);
1107 }
1108
1109 /// \returns Maximum flat work group size supported by the subtarget.
1110 unsigned getMaxFlatWorkGroupSize() const override {
1111 return AMDGPU::IsaInfo::getMaxFlatWorkGroupSize(this);
1112 }
1113
1114 /// \returns Maximum number of waves per execution unit supported by the
1115 /// subtarget and limited by given \p FlatWorkGroupSize.
1116 unsigned getMaxWavesPerEU(unsigned FlatWorkGroupSize) const override {
1117 return AMDGPU::IsaInfo::getMaxWavesPerEU(this, FlatWorkGroupSize);
1118 }
1119
1120 /// \returns Minimum number of waves per execution unit supported by the
1121 /// subtarget.
1122 unsigned getMinWavesPerEU() const override {
1123 return AMDGPU::IsaInfo::getMinWavesPerEU(this);
1124 }
Tom Stellardc5a154d2018-06-28 23:47:12 +00001125};
1126
Eugene Zelenko2bc2f332016-12-09 22:06:55 +00001127} // end namespace llvm
Tom Stellard75aadc22012-12-11 21:25:42 +00001128
Eugene Zelenko2bc2f332016-12-09 22:06:55 +00001129#endif // LLVM_LIB_TARGET_AMDGPU_AMDGPUSUBTARGET_H