blob: d4c9d723d354ab7a35f1db1490fe56119bd85dd2 [file] [log] [blame]
Evan Cheng10043e22007-01-19 07:51:42 +00001//===-- ARMISelLowering.cpp - ARM DAG Lowering Implementation -------------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Evan Cheng10043e22007-01-19 07:51:42 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that ARM uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
Craig Topper188ed9d2012-03-17 07:33:42 +000015#include "ARMISelLowering.h"
Eric Christopher1c069172010-09-10 22:42:06 +000016#include "ARMCallingConv.h"
Evan Cheng10043e22007-01-19 07:51:42 +000017#include "ARMConstantPoolValue.h"
Evan Cheng10043e22007-01-19 07:51:42 +000018#include "ARMMachineFunctionInfo.h"
Anton Korobeynikov9a232f42009-08-21 12:41:24 +000019#include "ARMPerfectShuffle.h"
Evan Cheng10043e22007-01-19 07:51:42 +000020#include "ARMSubtarget.h"
21#include "ARMTargetMachine.h"
Chris Lattner4e7dfaf2009-08-02 00:34:36 +000022#include "ARMTargetObjectFile.h"
Evan Chenga20cde32011-07-20 23:34:39 +000023#include "MCTargetDesc/ARMAddressingModes.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000024#include "llvm/ADT/Statistic.h"
25#include "llvm/ADT/StringExtras.h"
Pete Cooperef21bd42015-03-04 01:24:11 +000026#include "llvm/ADT/StringSwitch.h"
Bob Wilsona4c22902009-04-17 19:07:39 +000027#include "llvm/CodeGen/CallingConvLower.h"
Evan Cheng078b0b02011-01-08 01:24:27 +000028#include "llvm/CodeGen/IntrinsicLowering.h"
Evan Cheng10043e22007-01-19 07:51:42 +000029#include "llvm/CodeGen/MachineBasicBlock.h"
30#include "llvm/CodeGen/MachineFrameInfo.h"
31#include "llvm/CodeGen/MachineFunction.h"
32#include "llvm/CodeGen/MachineInstrBuilder.h"
Eric Christopher79cc1e32014-09-02 22:28:02 +000033#include "llvm/CodeGen/MachineJumpTableInfo.h"
Bill Wendling202803e2011-10-05 00:02:33 +000034#include "llvm/CodeGen/MachineModuleInfo.h"
Chris Lattnera10fff52007-12-31 04:13:23 +000035#include "llvm/CodeGen/MachineRegisterInfo.h"
Evan Cheng10043e22007-01-19 07:51:42 +000036#include "llvm/CodeGen/SelectionDAG.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000037#include "llvm/IR/CallingConv.h"
38#include "llvm/IR/Constants.h"
39#include "llvm/IR/Function.h"
40#include "llvm/IR/GlobalValue.h"
Tim Northover037f26f22014-04-17 18:22:47 +000041#include "llvm/IR/IRBuilder.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000042#include "llvm/IR/Instruction.h"
43#include "llvm/IR/Instructions.h"
John Brawn0dbcd652015-03-18 12:01:59 +000044#include "llvm/IR/IntrinsicInst.h"
Benjamin Kramer799003b2015-03-23 19:32:43 +000045#include "llvm/IR/Intrinsics.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000046#include "llvm/IR/Type.h"
Bill Wendling46ffefc2010-03-09 02:46:12 +000047#include "llvm/MC/MCSectionMachO.h"
Jim Grosbach32bb3622010-04-14 22:28:31 +000048#include "llvm/Support/CommandLine.h"
Oliver Stannardc24f2172014-05-09 14:01:47 +000049#include "llvm/Support/Debug.h"
Torok Edwin6dd27302009-07-08 18:01:40 +000050#include "llvm/Support/ErrorHandling.h"
Evan Cheng2150b922007-03-12 23:30:29 +000051#include "llvm/Support/MathExtras.h"
Benjamin Kramer799003b2015-03-23 19:32:43 +000052#include "llvm/Support/raw_ostream.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000053#include "llvm/Target/TargetOptions.h"
David Peixottoc32e24a2013-10-17 19:49:22 +000054#include <utility>
Evan Cheng10043e22007-01-19 07:51:42 +000055using namespace llvm;
56
Chandler Carruth84e68b22014-04-22 02:41:26 +000057#define DEBUG_TYPE "arm-isel"
58
Dale Johannesend679ff72010-06-03 21:09:53 +000059STATISTIC(NumTailCalls, "Number of tail calls");
Evan Cheng68aec142011-01-19 02:16:49 +000060STATISTIC(NumMovwMovt, "Number of GAs materialized with movw + movt");
Manman Ren9f911162012-06-01 02:44:42 +000061STATISTIC(NumLoopByVals, "Number of loops generated for byval arguments");
Dale Johannesend679ff72010-06-03 21:09:53 +000062
Evan Chengf128bdc2010-06-16 07:35:02 +000063static cl::opt<bool>
64ARMInterworking("arm-interworking", cl::Hidden,
65 cl::desc("Enable / disable ARM interworking (for debugging only)"),
66 cl::init(true));
67
Benjamin Kramer7ba71be2011-11-26 23:01:57 +000068namespace {
Cameron Zwarich89019782011-06-10 20:59:24 +000069 class ARMCCState : public CCState {
70 public:
71 ARMCCState(CallingConv::ID CC, bool isVarArg, MachineFunction &MF,
Eric Christopherb5217502014-08-06 18:45:26 +000072 SmallVectorImpl<CCValAssign> &locs, LLVMContext &C,
73 ParmContext PC)
74 : CCState(CC, isVarArg, MF, locs, C) {
Cameron Zwarich89019782011-06-10 20:59:24 +000075 assert(((PC == Call) || (PC == Prologue)) &&
76 "ARMCCState users must specify whether their context is call"
77 "or prologue generation.");
78 CallOrPrologue = PC;
79 }
80 };
Alexander Kornienkof00654e2015-06-23 09:49:53 +000081}
Cameron Zwarich89019782011-06-10 20:59:24 +000082
Stuart Hastings45fe3c32011-04-20 16:47:52 +000083// The APCS parameter registers.
Craig Topper840beec2014-04-04 05:16:06 +000084static const MCPhysReg GPRArgRegs[] = {
Stuart Hastings45fe3c32011-04-20 16:47:52 +000085 ARM::R0, ARM::R1, ARM::R2, ARM::R3
86};
87
Craig Topper4fa625f2012-08-12 03:16:37 +000088void ARMTargetLowering::addTypeForNEON(MVT VT, MVT PromotedLdStVT,
89 MVT PromotedBitwiseVT) {
Bob Wilson2e076c42009-06-22 23:27:02 +000090 if (VT != PromotedLdStVT) {
Craig Topper4fa625f2012-08-12 03:16:37 +000091 setOperationAction(ISD::LOAD, VT, Promote);
92 AddPromotedToType (ISD::LOAD, VT, PromotedLdStVT);
Bob Wilson2e076c42009-06-22 23:27:02 +000093
Craig Topper4fa625f2012-08-12 03:16:37 +000094 setOperationAction(ISD::STORE, VT, Promote);
95 AddPromotedToType (ISD::STORE, VT, PromotedLdStVT);
Bob Wilson2e076c42009-06-22 23:27:02 +000096 }
97
Craig Topper4fa625f2012-08-12 03:16:37 +000098 MVT ElemTy = VT.getVectorElementType();
Owen Anderson9f944592009-08-11 20:47:22 +000099 if (ElemTy != MVT::i64 && ElemTy != MVT::f64)
Craig Topper4fa625f2012-08-12 03:16:37 +0000100 setOperationAction(ISD::SETCC, VT, Custom);
101 setOperationAction(ISD::INSERT_VECTOR_ELT, VT, Custom);
102 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Custom);
Eli Friedman2d4055b2011-11-09 23:36:02 +0000103 if (ElemTy == MVT::i32) {
Craig Topper4fa625f2012-08-12 03:16:37 +0000104 setOperationAction(ISD::SINT_TO_FP, VT, Custom);
105 setOperationAction(ISD::UINT_TO_FP, VT, Custom);
106 setOperationAction(ISD::FP_TO_SINT, VT, Custom);
107 setOperationAction(ISD::FP_TO_UINT, VT, Custom);
Eli Friedman2d4055b2011-11-09 23:36:02 +0000108 } else {
Craig Topper4fa625f2012-08-12 03:16:37 +0000109 setOperationAction(ISD::SINT_TO_FP, VT, Expand);
110 setOperationAction(ISD::UINT_TO_FP, VT, Expand);
111 setOperationAction(ISD::FP_TO_SINT, VT, Expand);
112 setOperationAction(ISD::FP_TO_UINT, VT, Expand);
Bob Wilson5d8cfb22009-09-16 20:20:44 +0000113 }
Craig Topper4fa625f2012-08-12 03:16:37 +0000114 setOperationAction(ISD::BUILD_VECTOR, VT, Custom);
115 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Custom);
116 setOperationAction(ISD::CONCAT_VECTORS, VT, Legal);
117 setOperationAction(ISD::EXTRACT_SUBVECTOR, VT, Legal);
118 setOperationAction(ISD::SELECT, VT, Expand);
119 setOperationAction(ISD::SELECT_CC, VT, Expand);
Jim Grosbach30af4422012-10-12 22:59:21 +0000120 setOperationAction(ISD::VSELECT, VT, Expand);
Craig Topper4fa625f2012-08-12 03:16:37 +0000121 setOperationAction(ISD::SIGN_EXTEND_INREG, VT, Expand);
Bob Wilson2e076c42009-06-22 23:27:02 +0000122 if (VT.isInteger()) {
Craig Topper4fa625f2012-08-12 03:16:37 +0000123 setOperationAction(ISD::SHL, VT, Custom);
124 setOperationAction(ISD::SRA, VT, Custom);
125 setOperationAction(ISD::SRL, VT, Custom);
Bob Wilson2e076c42009-06-22 23:27:02 +0000126 }
127
128 // Promote all bit-wise operations.
129 if (VT.isInteger() && VT != PromotedBitwiseVT) {
Craig Topper4fa625f2012-08-12 03:16:37 +0000130 setOperationAction(ISD::AND, VT, Promote);
131 AddPromotedToType (ISD::AND, VT, PromotedBitwiseVT);
132 setOperationAction(ISD::OR, VT, Promote);
133 AddPromotedToType (ISD::OR, VT, PromotedBitwiseVT);
134 setOperationAction(ISD::XOR, VT, Promote);
135 AddPromotedToType (ISD::XOR, VT, PromotedBitwiseVT);
Bob Wilson2e076c42009-06-22 23:27:02 +0000136 }
Bob Wilson4ed397c2009-09-16 00:17:28 +0000137
138 // Neon does not support vector divide/remainder operations.
Craig Topper4fa625f2012-08-12 03:16:37 +0000139 setOperationAction(ISD::SDIV, VT, Expand);
140 setOperationAction(ISD::UDIV, VT, Expand);
141 setOperationAction(ISD::FDIV, VT, Expand);
142 setOperationAction(ISD::SREM, VT, Expand);
143 setOperationAction(ISD::UREM, VT, Expand);
144 setOperationAction(ISD::FREM, VT, Expand);
James Molloya6702e22015-07-17 17:10:55 +0000145
Silviu Barangaad1b19f2015-08-19 14:11:27 +0000146 if (!VT.isFloatingPoint() &&
147 VT != MVT::v2i64 && VT != MVT::v1i64)
148 for (unsigned Opcode : {ISD::SMIN, ISD::SMAX, ISD::UMIN, ISD::UMAX})
149 setOperationAction(Opcode, VT, Legal);
Bob Wilson2e076c42009-06-22 23:27:02 +0000150}
151
Craig Topper4fa625f2012-08-12 03:16:37 +0000152void ARMTargetLowering::addDRTypeForNEON(MVT VT) {
Craig Topperc7242e02012-04-20 07:30:17 +0000153 addRegisterClass(VT, &ARM::DPRRegClass);
Owen Anderson9f944592009-08-11 20:47:22 +0000154 addTypeForNEON(VT, MVT::f64, MVT::v2i32);
Bob Wilson2e076c42009-06-22 23:27:02 +0000155}
156
Craig Topper4fa625f2012-08-12 03:16:37 +0000157void ARMTargetLowering::addQRTypeForNEON(MVT VT) {
Jakob Stoklund Olesen20912062014-01-14 06:18:34 +0000158 addRegisterClass(VT, &ARM::DPairRegClass);
Owen Anderson9f944592009-08-11 20:47:22 +0000159 addTypeForNEON(VT, MVT::v2f64, MVT::v4i32);
Bob Wilson2e076c42009-06-22 23:27:02 +0000160}
161
Eric Christopher1889fdc2015-01-29 00:19:39 +0000162ARMTargetLowering::ARMTargetLowering(const TargetMachine &TM,
163 const ARMSubtarget &STI)
164 : TargetLowering(TM), Subtarget(&STI) {
165 RegInfo = Subtarget->getRegisterInfo();
166 Itins = Subtarget->getInstrItineraryData();
Evan Cheng10043e22007-01-19 07:51:42 +0000167
Duncan Sandsf2641e12011-09-06 19:07:46 +0000168 setBooleanVectorContents(ZeroOrNegativeOneBooleanContent);
169
Tim Northoverd6a729b2014-01-06 14:28:05 +0000170 if (Subtarget->isTargetMachO()) {
Evan Chengc9f22fd12007-04-27 08:15:43 +0000171 // Uses VFP for Thumb libfuncs if available.
Jim Grosbach1d1d6d42013-10-24 23:07:11 +0000172 if (Subtarget->isThumb() && Subtarget->hasVFP2() &&
Eric Christopher824f42f2015-05-12 01:26:05 +0000173 Subtarget->hasARMOps() && !Subtarget->useSoftFloat()) {
Saleem Abdulrasool67697a72015-08-04 03:57:52 +0000174 static const struct {
175 const RTLIB::Libcall Op;
176 const char * const Name;
177 const ISD::CondCode Cond;
178 } LibraryCalls[] = {
179 // Single-precision floating-point arithmetic.
180 { RTLIB::ADD_F32, "__addsf3vfp", ISD::SETCC_INVALID },
181 { RTLIB::SUB_F32, "__subsf3vfp", ISD::SETCC_INVALID },
182 { RTLIB::MUL_F32, "__mulsf3vfp", ISD::SETCC_INVALID },
183 { RTLIB::DIV_F32, "__divsf3vfp", ISD::SETCC_INVALID },
Evan Cheng10043e22007-01-19 07:51:42 +0000184
Saleem Abdulrasool67697a72015-08-04 03:57:52 +0000185 // Double-precision floating-point arithmetic.
186 { RTLIB::ADD_F64, "__adddf3vfp", ISD::SETCC_INVALID },
187 { RTLIB::SUB_F64, "__subdf3vfp", ISD::SETCC_INVALID },
188 { RTLIB::MUL_F64, "__muldf3vfp", ISD::SETCC_INVALID },
189 { RTLIB::DIV_F64, "__divdf3vfp", ISD::SETCC_INVALID },
Evan Cheng143576d2007-01-31 09:30:58 +0000190
Saleem Abdulrasool67697a72015-08-04 03:57:52 +0000191 // Single-precision comparisons.
192 { RTLIB::OEQ_F32, "__eqsf2vfp", ISD::SETNE },
193 { RTLIB::UNE_F32, "__nesf2vfp", ISD::SETNE },
194 { RTLIB::OLT_F32, "__ltsf2vfp", ISD::SETNE },
195 { RTLIB::OLE_F32, "__lesf2vfp", ISD::SETNE },
196 { RTLIB::OGE_F32, "__gesf2vfp", ISD::SETNE },
197 { RTLIB::OGT_F32, "__gtsf2vfp", ISD::SETNE },
198 { RTLIB::UO_F32, "__unordsf2vfp", ISD::SETNE },
199 { RTLIB::O_F32, "__unordsf2vfp", ISD::SETEQ },
Evan Cheng10043e22007-01-19 07:51:42 +0000200
Saleem Abdulrasool67697a72015-08-04 03:57:52 +0000201 // Double-precision comparisons.
202 { RTLIB::OEQ_F64, "__eqdf2vfp", ISD::SETNE },
203 { RTLIB::UNE_F64, "__nedf2vfp", ISD::SETNE },
204 { RTLIB::OLT_F64, "__ltdf2vfp", ISD::SETNE },
205 { RTLIB::OLE_F64, "__ledf2vfp", ISD::SETNE },
206 { RTLIB::OGE_F64, "__gedf2vfp", ISD::SETNE },
207 { RTLIB::OGT_F64, "__gtdf2vfp", ISD::SETNE },
208 { RTLIB::UO_F64, "__unorddf2vfp", ISD::SETNE },
209 { RTLIB::O_F64, "__unorddf2vfp", ISD::SETEQ },
Evan Cheng143576d2007-01-31 09:30:58 +0000210
Saleem Abdulrasool67697a72015-08-04 03:57:52 +0000211 // Floating-point to integer conversions.
212 // i64 conversions are done via library routines even when generating VFP
213 // instructions, so use the same ones.
214 { RTLIB::FPTOSINT_F64_I32, "__fixdfsivfp", ISD::SETCC_INVALID },
215 { RTLIB::FPTOUINT_F64_I32, "__fixunsdfsivfp", ISD::SETCC_INVALID },
216 { RTLIB::FPTOSINT_F32_I32, "__fixsfsivfp", ISD::SETCC_INVALID },
217 { RTLIB::FPTOUINT_F32_I32, "__fixunssfsivfp", ISD::SETCC_INVALID },
Evan Cheng10043e22007-01-19 07:51:42 +0000218
Saleem Abdulrasool67697a72015-08-04 03:57:52 +0000219 // Conversions between floating types.
220 { RTLIB::FPROUND_F64_F32, "__truncdfsf2vfp", ISD::SETCC_INVALID },
221 { RTLIB::FPEXT_F32_F64, "__extendsfdf2vfp", ISD::SETCC_INVALID },
Evan Cheng10043e22007-01-19 07:51:42 +0000222
Saleem Abdulrasool67697a72015-08-04 03:57:52 +0000223 // Integer to floating-point conversions.
224 // i64 conversions are done via library routines even when generating VFP
225 // instructions, so use the same ones.
226 // FIXME: There appears to be some naming inconsistency in ARM libgcc:
227 // e.g., __floatunsidf vs. __floatunssidfvfp.
228 { RTLIB::SINTTOFP_I32_F64, "__floatsidfvfp", ISD::SETCC_INVALID },
229 { RTLIB::UINTTOFP_I32_F64, "__floatunssidfvfp", ISD::SETCC_INVALID },
230 { RTLIB::SINTTOFP_I32_F32, "__floatsisfvfp", ISD::SETCC_INVALID },
231 { RTLIB::UINTTOFP_I32_F32, "__floatunssisfvfp", ISD::SETCC_INVALID },
232 };
Evan Cheng10043e22007-01-19 07:51:42 +0000233
Saleem Abdulrasool67697a72015-08-04 03:57:52 +0000234 for (const auto &LC : LibraryCalls) {
235 setLibcallName(LC.Op, LC.Name);
236 if (LC.Cond != ISD::SETCC_INVALID)
237 setCmpLibcallCC(LC.Op, LC.Cond);
238 }
Evan Chengc9f22fd12007-04-27 08:15:43 +0000239 }
Tim Northover8b403662015-10-28 22:51:16 +0000240
241 // Set the correct calling convention for ARMv7k WatchOS. It's just
242 // AAPCS_VFP for functions as simple as libcalls.
Tim Northover042a6c12016-01-27 19:32:29 +0000243 if (Subtarget->isTargetWatchABI()) {
Tim Northover8b403662015-10-28 22:51:16 +0000244 for (int i = 0; i < RTLIB::UNKNOWN_LIBCALL; ++i)
245 setLibcallCallingConv((RTLIB::Libcall)i, CallingConv::ARM_AAPCS_VFP);
246 }
Evan Cheng10043e22007-01-19 07:51:42 +0000247 }
248
Bob Wilsonccbc17b2009-05-22 17:38:41 +0000249 // These libcalls are not available in 32-bit.
Craig Topper062a2ba2014-04-25 05:30:21 +0000250 setLibcallName(RTLIB::SHL_I128, nullptr);
251 setLibcallName(RTLIB::SRL_I128, nullptr);
252 setLibcallName(RTLIB::SRA_I128, nullptr);
Bob Wilsonccbc17b2009-05-22 17:38:41 +0000253
Renato Golin6d435f12015-11-09 12:40:30 +0000254 // RTLIB
255 if (Subtarget->isAAPCS_ABI() &&
256 (Subtarget->isTargetAEABI() || Subtarget->isTargetGNUAEABI() ||
257 Subtarget->isTargetAndroid())) {
Saleem Abdulrasool8bfb1922014-05-18 16:39:11 +0000258 static const struct {
259 const RTLIB::Libcall Op;
260 const char * const Name;
261 const CallingConv::ID CC;
262 const ISD::CondCode Cond;
263 } LibraryCalls[] = {
264 // Double-precision floating-point arithmetic helper functions
265 // RTABI chapter 4.1.2, Table 2
266 { RTLIB::ADD_F64, "__aeabi_dadd", CallingConv::ARM_AAPCS, ISD::SETCC_INVALID },
267 { RTLIB::DIV_F64, "__aeabi_ddiv", CallingConv::ARM_AAPCS, ISD::SETCC_INVALID },
268 { RTLIB::MUL_F64, "__aeabi_dmul", CallingConv::ARM_AAPCS, ISD::SETCC_INVALID },
269 { RTLIB::SUB_F64, "__aeabi_dsub", CallingConv::ARM_AAPCS, ISD::SETCC_INVALID },
Anton Korobeynikov81bdc932010-09-28 21:39:26 +0000270
Saleem Abdulrasool8bfb1922014-05-18 16:39:11 +0000271 // Double-precision floating-point comparison helper functions
272 // RTABI chapter 4.1.2, Table 3
273 { RTLIB::OEQ_F64, "__aeabi_dcmpeq", CallingConv::ARM_AAPCS, ISD::SETNE },
274 { RTLIB::UNE_F64, "__aeabi_dcmpeq", CallingConv::ARM_AAPCS, ISD::SETEQ },
275 { RTLIB::OLT_F64, "__aeabi_dcmplt", CallingConv::ARM_AAPCS, ISD::SETNE },
276 { RTLIB::OLE_F64, "__aeabi_dcmple", CallingConv::ARM_AAPCS, ISD::SETNE },
277 { RTLIB::OGE_F64, "__aeabi_dcmpge", CallingConv::ARM_AAPCS, ISD::SETNE },
278 { RTLIB::OGT_F64, "__aeabi_dcmpgt", CallingConv::ARM_AAPCS, ISD::SETNE },
279 { RTLIB::UO_F64, "__aeabi_dcmpun", CallingConv::ARM_AAPCS, ISD::SETNE },
280 { RTLIB::O_F64, "__aeabi_dcmpun", CallingConv::ARM_AAPCS, ISD::SETEQ },
Anton Korobeynikov81bdc932010-09-28 21:39:26 +0000281
Saleem Abdulrasool8bfb1922014-05-18 16:39:11 +0000282 // Single-precision floating-point arithmetic helper functions
283 // RTABI chapter 4.1.2, Table 4
284 { RTLIB::ADD_F32, "__aeabi_fadd", CallingConv::ARM_AAPCS, ISD::SETCC_INVALID },
285 { RTLIB::DIV_F32, "__aeabi_fdiv", CallingConv::ARM_AAPCS, ISD::SETCC_INVALID },
286 { RTLIB::MUL_F32, "__aeabi_fmul", CallingConv::ARM_AAPCS, ISD::SETCC_INVALID },
287 { RTLIB::SUB_F32, "__aeabi_fsub", CallingConv::ARM_AAPCS, ISD::SETCC_INVALID },
Anton Korobeynikov81bdc932010-09-28 21:39:26 +0000288
Saleem Abdulrasool8bfb1922014-05-18 16:39:11 +0000289 // Single-precision floating-point comparison helper functions
290 // RTABI chapter 4.1.2, Table 5
291 { RTLIB::OEQ_F32, "__aeabi_fcmpeq", CallingConv::ARM_AAPCS, ISD::SETNE },
292 { RTLIB::UNE_F32, "__aeabi_fcmpeq", CallingConv::ARM_AAPCS, ISD::SETEQ },
293 { RTLIB::OLT_F32, "__aeabi_fcmplt", CallingConv::ARM_AAPCS, ISD::SETNE },
294 { RTLIB::OLE_F32, "__aeabi_fcmple", CallingConv::ARM_AAPCS, ISD::SETNE },
295 { RTLIB::OGE_F32, "__aeabi_fcmpge", CallingConv::ARM_AAPCS, ISD::SETNE },
296 { RTLIB::OGT_F32, "__aeabi_fcmpgt", CallingConv::ARM_AAPCS, ISD::SETNE },
297 { RTLIB::UO_F32, "__aeabi_fcmpun", CallingConv::ARM_AAPCS, ISD::SETNE },
298 { RTLIB::O_F32, "__aeabi_fcmpun", CallingConv::ARM_AAPCS, ISD::SETEQ },
Anton Korobeynikov81bdc932010-09-28 21:39:26 +0000299
Saleem Abdulrasool8bfb1922014-05-18 16:39:11 +0000300 // Floating-point to integer conversions.
301 // RTABI chapter 4.1.2, Table 6
302 { RTLIB::FPTOSINT_F64_I32, "__aeabi_d2iz", CallingConv::ARM_AAPCS, ISD::SETCC_INVALID },
303 { RTLIB::FPTOUINT_F64_I32, "__aeabi_d2uiz", CallingConv::ARM_AAPCS, ISD::SETCC_INVALID },
304 { RTLIB::FPTOSINT_F64_I64, "__aeabi_d2lz", CallingConv::ARM_AAPCS, ISD::SETCC_INVALID },
305 { RTLIB::FPTOUINT_F64_I64, "__aeabi_d2ulz", CallingConv::ARM_AAPCS, ISD::SETCC_INVALID },
306 { RTLIB::FPTOSINT_F32_I32, "__aeabi_f2iz", CallingConv::ARM_AAPCS, ISD::SETCC_INVALID },
307 { RTLIB::FPTOUINT_F32_I32, "__aeabi_f2uiz", CallingConv::ARM_AAPCS, ISD::SETCC_INVALID },
308 { RTLIB::FPTOSINT_F32_I64, "__aeabi_f2lz", CallingConv::ARM_AAPCS, ISD::SETCC_INVALID },
309 { RTLIB::FPTOUINT_F32_I64, "__aeabi_f2ulz", CallingConv::ARM_AAPCS, ISD::SETCC_INVALID },
Anton Korobeynikov81bdc932010-09-28 21:39:26 +0000310
Saleem Abdulrasool8bfb1922014-05-18 16:39:11 +0000311 // Conversions between floating types.
312 // RTABI chapter 4.1.2, Table 7
313 { RTLIB::FPROUND_F64_F32, "__aeabi_d2f", CallingConv::ARM_AAPCS, ISD::SETCC_INVALID },
Saleem Abdulrasool017bd572014-08-17 22:51:02 +0000314 { RTLIB::FPROUND_F64_F16, "__aeabi_d2h", CallingConv::ARM_AAPCS, ISD::SETCC_INVALID },
Chad Rosierad7c9102014-08-23 18:29:43 +0000315 { RTLIB::FPEXT_F32_F64, "__aeabi_f2d", CallingConv::ARM_AAPCS, ISD::SETCC_INVALID },
Anton Korobeynikov81bdc932010-09-28 21:39:26 +0000316
Saleem Abdulrasool8bfb1922014-05-18 16:39:11 +0000317 // Integer to floating-point conversions.
318 // RTABI chapter 4.1.2, Table 8
319 { RTLIB::SINTTOFP_I32_F64, "__aeabi_i2d", CallingConv::ARM_AAPCS, ISD::SETCC_INVALID },
320 { RTLIB::UINTTOFP_I32_F64, "__aeabi_ui2d", CallingConv::ARM_AAPCS, ISD::SETCC_INVALID },
321 { RTLIB::SINTTOFP_I64_F64, "__aeabi_l2d", CallingConv::ARM_AAPCS, ISD::SETCC_INVALID },
322 { RTLIB::UINTTOFP_I64_F64, "__aeabi_ul2d", CallingConv::ARM_AAPCS, ISD::SETCC_INVALID },
323 { RTLIB::SINTTOFP_I32_F32, "__aeabi_i2f", CallingConv::ARM_AAPCS, ISD::SETCC_INVALID },
324 { RTLIB::UINTTOFP_I32_F32, "__aeabi_ui2f", CallingConv::ARM_AAPCS, ISD::SETCC_INVALID },
325 { RTLIB::SINTTOFP_I64_F32, "__aeabi_l2f", CallingConv::ARM_AAPCS, ISD::SETCC_INVALID },
326 { RTLIB::UINTTOFP_I64_F32, "__aeabi_ul2f", CallingConv::ARM_AAPCS, ISD::SETCC_INVALID },
Anton Korobeynikov81bdc932010-09-28 21:39:26 +0000327
Saleem Abdulrasool8bfb1922014-05-18 16:39:11 +0000328 // Long long helper functions
329 // RTABI chapter 4.2, Table 9
Chad Rosierad7c9102014-08-23 18:29:43 +0000330 { RTLIB::MUL_I64, "__aeabi_lmul", CallingConv::ARM_AAPCS, ISD::SETCC_INVALID },
331 { RTLIB::SHL_I64, "__aeabi_llsl", CallingConv::ARM_AAPCS, ISD::SETCC_INVALID },
332 { RTLIB::SRL_I64, "__aeabi_llsr", CallingConv::ARM_AAPCS, ISD::SETCC_INVALID },
333 { RTLIB::SRA_I64, "__aeabi_lasr", CallingConv::ARM_AAPCS, ISD::SETCC_INVALID },
Anton Korobeynikov81bdc932010-09-28 21:39:26 +0000334
Saleem Abdulrasool8bfb1922014-05-18 16:39:11 +0000335 // Integer division functions
336 // RTABI chapter 4.3.1
Chad Rosierad7c9102014-08-23 18:29:43 +0000337 { RTLIB::SDIV_I8, "__aeabi_idiv", CallingConv::ARM_AAPCS, ISD::SETCC_INVALID },
338 { RTLIB::SDIV_I16, "__aeabi_idiv", CallingConv::ARM_AAPCS, ISD::SETCC_INVALID },
339 { RTLIB::SDIV_I32, "__aeabi_idiv", CallingConv::ARM_AAPCS, ISD::SETCC_INVALID },
340 { RTLIB::SDIV_I64, "__aeabi_ldivmod", CallingConv::ARM_AAPCS, ISD::SETCC_INVALID },
341 { RTLIB::UDIV_I8, "__aeabi_uidiv", CallingConv::ARM_AAPCS, ISD::SETCC_INVALID },
342 { RTLIB::UDIV_I16, "__aeabi_uidiv", CallingConv::ARM_AAPCS, ISD::SETCC_INVALID },
343 { RTLIB::UDIV_I32, "__aeabi_uidiv", CallingConv::ARM_AAPCS, ISD::SETCC_INVALID },
344 { RTLIB::UDIV_I64, "__aeabi_uldivmod", CallingConv::ARM_AAPCS, ISD::SETCC_INVALID },
Saleem Abdulrasool8bfb1922014-05-18 16:39:11 +0000345 };
346
347 for (const auto &LC : LibraryCalls) {
348 setLibcallName(LC.Op, LC.Name);
349 setLibcallCallingConv(LC.Op, LC.CC);
350 if (LC.Cond != ISD::SETCC_INVALID)
351 setCmpLibcallCC(LC.Op, LC.Cond);
352 }
Renato Golin6d435f12015-11-09 12:40:30 +0000353
354 // EABI dependent RTLIB
355 if (TM.Options.EABIVersion == EABI::EABI4 ||
356 TM.Options.EABIVersion == EABI::EABI5) {
357 static const struct {
358 const RTLIB::Libcall Op;
359 const char *const Name;
360 const CallingConv::ID CC;
361 const ISD::CondCode Cond;
362 } MemOpsLibraryCalls[] = {
363 // Memory operations
364 // RTABI chapter 4.3.4
365 { RTLIB::MEMCPY, "__aeabi_memcpy", CallingConv::ARM_AAPCS, ISD::SETCC_INVALID },
366 { RTLIB::MEMMOVE, "__aeabi_memmove", CallingConv::ARM_AAPCS, ISD::SETCC_INVALID },
367 { RTLIB::MEMSET, "__aeabi_memset", CallingConv::ARM_AAPCS, ISD::SETCC_INVALID },
368 };
369
370 for (const auto &LC : MemOpsLibraryCalls) {
371 setLibcallName(LC.Op, LC.Name);
372 setLibcallCallingConv(LC.Op, LC.CC);
373 if (LC.Cond != ISD::SETCC_INVALID)
374 setCmpLibcallCC(LC.Op, LC.Cond);
375 }
376 }
Anton Korobeynikova6b3ce22009-08-14 20:10:52 +0000377 }
378
Saleem Abdulrasool056fc3d2014-05-16 05:41:33 +0000379 if (Subtarget->isTargetWindows()) {
380 static const struct {
381 const RTLIB::Libcall Op;
382 const char * const Name;
383 const CallingConv::ID CC;
384 } LibraryCalls[] = {
385 { RTLIB::FPTOSINT_F32_I64, "__stoi64", CallingConv::ARM_AAPCS_VFP },
386 { RTLIB::FPTOSINT_F64_I64, "__dtoi64", CallingConv::ARM_AAPCS_VFP },
387 { RTLIB::FPTOUINT_F32_I64, "__stou64", CallingConv::ARM_AAPCS_VFP },
388 { RTLIB::FPTOUINT_F64_I64, "__dtou64", CallingConv::ARM_AAPCS_VFP },
389 { RTLIB::SINTTOFP_I64_F32, "__i64tos", CallingConv::ARM_AAPCS_VFP },
390 { RTLIB::SINTTOFP_I64_F64, "__i64tod", CallingConv::ARM_AAPCS_VFP },
391 { RTLIB::UINTTOFP_I64_F32, "__u64tos", CallingConv::ARM_AAPCS_VFP },
392 { RTLIB::UINTTOFP_I64_F64, "__u64tod", CallingConv::ARM_AAPCS_VFP },
Martell Malonea6b867e2015-11-23 13:11:39 +0000393 { RTLIB::SDIV_I32, "__rt_sdiv", CallingConv::ARM_AAPCS_VFP },
Martell Maloned1229242015-11-26 15:34:03 +0000394 { RTLIB::UDIV_I32, "__rt_udiv", CallingConv::ARM_AAPCS_VFP },
Martell Malonea6b867e2015-11-23 13:11:39 +0000395 { RTLIB::SDIV_I64, "__rt_sdiv64", CallingConv::ARM_AAPCS_VFP },
Martell Maloned1229242015-11-26 15:34:03 +0000396 { RTLIB::UDIV_I64, "__rt_udiv64", CallingConv::ARM_AAPCS_VFP },
Saleem Abdulrasool056fc3d2014-05-16 05:41:33 +0000397 };
398
399 for (const auto &LC : LibraryCalls) {
400 setLibcallName(LC.Op, LC.Name);
401 setLibcallCallingConv(LC.Op, LC.CC);
402 }
403 }
404
Bob Wilsonbc158992011-10-07 16:59:21 +0000405 // Use divmod compiler-rt calls for iOS 5.0 and later.
Tim Northover8b403662015-10-28 22:51:16 +0000406 if (Subtarget->isTargetWatchOS() ||
407 (Subtarget->isTargetIOS() &&
408 !Subtarget->getTargetTriple().isOSVersionLT(5, 0))) {
Bob Wilsonbc158992011-10-07 16:59:21 +0000409 setLibcallName(RTLIB::SDIVREM_I32, "__divmodsi4");
410 setLibcallName(RTLIB::UDIVREM_I32, "__udivmodsi4");
411 }
412
Oliver Stannard11790b22014-08-11 09:12:32 +0000413 // The half <-> float conversion functions are always soft-float, but are
414 // needed for some targets which use a hard-float calling convention by
415 // default.
416 if (Subtarget->isAAPCS_ABI()) {
417 setLibcallCallingConv(RTLIB::FPROUND_F32_F16, CallingConv::ARM_AAPCS);
418 setLibcallCallingConv(RTLIB::FPROUND_F64_F16, CallingConv::ARM_AAPCS);
419 setLibcallCallingConv(RTLIB::FPEXT_F16_F32, CallingConv::ARM_AAPCS);
420 } else {
421 setLibcallCallingConv(RTLIB::FPROUND_F32_F16, CallingConv::ARM_APCS);
422 setLibcallCallingConv(RTLIB::FPROUND_F64_F16, CallingConv::ARM_APCS);
423 setLibcallCallingConv(RTLIB::FPEXT_F16_F32, CallingConv::ARM_APCS);
424 }
425
Oliver Stannardd3d114b2015-10-07 16:58:49 +0000426 // In EABI, these functions have an __aeabi_ prefix, but in GNUEABI they have
427 // a __gnu_ prefix (which is the default).
428 if (Subtarget->isTargetAEABI()) {
429 setLibcallName(RTLIB::FPROUND_F32_F16, "__aeabi_f2h");
430 setLibcallName(RTLIB::FPROUND_F64_F16, "__aeabi_d2h");
431 setLibcallName(RTLIB::FPEXT_F16_F32, "__aeabi_h2f");
432 }
433
David Goodwin22c2fba2009-07-08 23:10:31 +0000434 if (Subtarget->isThumb1Only())
Craig Topperc7242e02012-04-20 07:30:17 +0000435 addRegisterClass(MVT::i32, &ARM::tGPRRegClass);
Jim Grosbachfde21102009-04-07 20:34:09 +0000436 else
Craig Topperc7242e02012-04-20 07:30:17 +0000437 addRegisterClass(MVT::i32, &ARM::GPRRegClass);
Eric Christopher824f42f2015-05-12 01:26:05 +0000438 if (!Subtarget->useSoftFloat() && Subtarget->hasVFP2() &&
Nick Lewycky50f02cb2011-12-02 22:16:29 +0000439 !Subtarget->isThumb1Only()) {
Craig Topperc7242e02012-04-20 07:30:17 +0000440 addRegisterClass(MVT::f32, &ARM::SPRRegClass);
Oliver Stannard51b1d462014-08-21 12:50:31 +0000441 addRegisterClass(MVT::f64, &ARM::DPRRegClass);
Evan Cheng10043e22007-01-19 07:51:42 +0000442 }
Bob Wilson2e076c42009-06-22 23:27:02 +0000443
Ahmed Bougacha67dd2d22015-01-07 21:27:10 +0000444 for (MVT VT : MVT::vector_valuetypes()) {
Ahmed Bougacha2b6917b2015-01-08 00:51:32 +0000445 for (MVT InnerVT : MVT::vector_valuetypes()) {
Ahmed Bougacha67dd2d22015-01-07 21:27:10 +0000446 setTruncStoreAction(VT, InnerVT, Expand);
Ahmed Bougacha2b6917b2015-01-08 00:51:32 +0000447 setLoadExtAction(ISD::SEXTLOAD, VT, InnerVT, Expand);
448 setLoadExtAction(ISD::ZEXTLOAD, VT, InnerVT, Expand);
449 setLoadExtAction(ISD::EXTLOAD, VT, InnerVT, Expand);
450 }
Benjamin Kramer4dae5982014-04-26 12:06:28 +0000451
Ahmed Bougacha67dd2d22015-01-07 21:27:10 +0000452 setOperationAction(ISD::MULHS, VT, Expand);
453 setOperationAction(ISD::SMUL_LOHI, VT, Expand);
454 setOperationAction(ISD::MULHU, VT, Expand);
455 setOperationAction(ISD::UMUL_LOHI, VT, Expand);
Benjamin Kramerf3ad2352014-05-19 13:12:38 +0000456
Ahmed Bougacha67dd2d22015-01-07 21:27:10 +0000457 setOperationAction(ISD::BSWAP, VT, Expand);
Eli Friedman6f84fed2011-11-08 01:43:53 +0000458 }
459
Lang Hamesc35ee8b2012-03-15 18:49:02 +0000460 setOperationAction(ISD::ConstantFP, MVT::f32, Custom);
Tim Northoverf79c3a52013-08-20 08:57:11 +0000461 setOperationAction(ISD::ConstantFP, MVT::f64, Custom);
Lang Hamesc35ee8b2012-03-15 18:49:02 +0000462
Luke Cheeseman85fd06d2015-06-01 12:02:47 +0000463 setOperationAction(ISD::READ_REGISTER, MVT::i64, Custom);
464 setOperationAction(ISD::WRITE_REGISTER, MVT::i64, Custom);
465
Bob Wilson2e076c42009-06-22 23:27:02 +0000466 if (Subtarget->hasNEON()) {
Owen Anderson9f944592009-08-11 20:47:22 +0000467 addDRTypeForNEON(MVT::v2f32);
468 addDRTypeForNEON(MVT::v8i8);
469 addDRTypeForNEON(MVT::v4i16);
470 addDRTypeForNEON(MVT::v2i32);
471 addDRTypeForNEON(MVT::v1i64);
Bob Wilson2e076c42009-06-22 23:27:02 +0000472
Owen Anderson9f944592009-08-11 20:47:22 +0000473 addQRTypeForNEON(MVT::v4f32);
474 addQRTypeForNEON(MVT::v2f64);
475 addQRTypeForNEON(MVT::v16i8);
476 addQRTypeForNEON(MVT::v8i16);
477 addQRTypeForNEON(MVT::v4i32);
478 addQRTypeForNEON(MVT::v2i64);
Bob Wilson2e076c42009-06-22 23:27:02 +0000479
Bob Wilson194a2512009-09-15 23:55:57 +0000480 // v2f64 is legal so that QR subregs can be extracted as f64 elements, but
481 // neither Neon nor VFP support any arithmetic operations on it.
Stepan Dyatkovskiy46837402011-12-11 14:35:48 +0000482 // The same with v4f32. But keep in mind that vadd, vsub, vmul are natively
483 // supported for v4f32.
Bob Wilson194a2512009-09-15 23:55:57 +0000484 setOperationAction(ISD::FADD, MVT::v2f64, Expand);
485 setOperationAction(ISD::FSUB, MVT::v2f64, Expand);
486 setOperationAction(ISD::FMUL, MVT::v2f64, Expand);
Stepan Dyatkovskiy46837402011-12-11 14:35:48 +0000487 // FIXME: Code duplication: FDIV and FREM are expanded always, see
488 // ARMTargetLowering::addTypeForNEON method for details.
Bob Wilson194a2512009-09-15 23:55:57 +0000489 setOperationAction(ISD::FDIV, MVT::v2f64, Expand);
490 setOperationAction(ISD::FREM, MVT::v2f64, Expand);
Stepan Dyatkovskiy46837402011-12-11 14:35:48 +0000491 // FIXME: Create unittest.
492 // In another words, find a way when "copysign" appears in DAG with vector
493 // operands.
Bob Wilson194a2512009-09-15 23:55:57 +0000494 setOperationAction(ISD::FCOPYSIGN, MVT::v2f64, Expand);
Stepan Dyatkovskiy46837402011-12-11 14:35:48 +0000495 // FIXME: Code duplication: SETCC has custom operation action, see
496 // ARMTargetLowering::addTypeForNEON method for details.
Duncan Sandsf2641e12011-09-06 19:07:46 +0000497 setOperationAction(ISD::SETCC, MVT::v2f64, Expand);
Stepan Dyatkovskiy46837402011-12-11 14:35:48 +0000498 // FIXME: Create unittest for FNEG and for FABS.
Bob Wilson194a2512009-09-15 23:55:57 +0000499 setOperationAction(ISD::FNEG, MVT::v2f64, Expand);
500 setOperationAction(ISD::FABS, MVT::v2f64, Expand);
501 setOperationAction(ISD::FSQRT, MVT::v2f64, Expand);
502 setOperationAction(ISD::FSIN, MVT::v2f64, Expand);
503 setOperationAction(ISD::FCOS, MVT::v2f64, Expand);
504 setOperationAction(ISD::FPOWI, MVT::v2f64, Expand);
505 setOperationAction(ISD::FPOW, MVT::v2f64, Expand);
506 setOperationAction(ISD::FLOG, MVT::v2f64, Expand);
507 setOperationAction(ISD::FLOG2, MVT::v2f64, Expand);
508 setOperationAction(ISD::FLOG10, MVT::v2f64, Expand);
509 setOperationAction(ISD::FEXP, MVT::v2f64, Expand);
510 setOperationAction(ISD::FEXP2, MVT::v2f64, Expand);
Stepan Dyatkovskiy46837402011-12-11 14:35:48 +0000511 // FIXME: Create unittest for FCEIL, FTRUNC, FRINT, FNEARBYINT, FFLOOR.
Bob Wilson194a2512009-09-15 23:55:57 +0000512 setOperationAction(ISD::FCEIL, MVT::v2f64, Expand);
513 setOperationAction(ISD::FTRUNC, MVT::v2f64, Expand);
514 setOperationAction(ISD::FRINT, MVT::v2f64, Expand);
515 setOperationAction(ISD::FNEARBYINT, MVT::v2f64, Expand);
516 setOperationAction(ISD::FFLOOR, MVT::v2f64, Expand);
Arnold Schwaighofer99cba962013-03-02 19:38:33 +0000517 setOperationAction(ISD::FMA, MVT::v2f64, Expand);
Lang Hames591cdaf2012-03-29 21:56:11 +0000518
Stepan Dyatkovskiy46837402011-12-11 14:35:48 +0000519 setOperationAction(ISD::FSQRT, MVT::v4f32, Expand);
520 setOperationAction(ISD::FSIN, MVT::v4f32, Expand);
521 setOperationAction(ISD::FCOS, MVT::v4f32, Expand);
522 setOperationAction(ISD::FPOWI, MVT::v4f32, Expand);
523 setOperationAction(ISD::FPOW, MVT::v4f32, Expand);
524 setOperationAction(ISD::FLOG, MVT::v4f32, Expand);
525 setOperationAction(ISD::FLOG2, MVT::v4f32, Expand);
526 setOperationAction(ISD::FLOG10, MVT::v4f32, Expand);
527 setOperationAction(ISD::FEXP, MVT::v4f32, Expand);
528 setOperationAction(ISD::FEXP2, MVT::v4f32, Expand);
Craig Topper61d04572012-11-15 06:51:10 +0000529 setOperationAction(ISD::FCEIL, MVT::v4f32, Expand);
530 setOperationAction(ISD::FTRUNC, MVT::v4f32, Expand);
531 setOperationAction(ISD::FRINT, MVT::v4f32, Expand);
532 setOperationAction(ISD::FNEARBYINT, MVT::v4f32, Expand);
Craig Topper3e41a5b2012-09-08 04:58:43 +0000533 setOperationAction(ISD::FFLOOR, MVT::v4f32, Expand);
Bob Wilson194a2512009-09-15 23:55:57 +0000534
Arnold Schwaighofer99cba962013-03-02 19:38:33 +0000535 // Mark v2f32 intrinsics.
536 setOperationAction(ISD::FSQRT, MVT::v2f32, Expand);
537 setOperationAction(ISD::FSIN, MVT::v2f32, Expand);
538 setOperationAction(ISD::FCOS, MVT::v2f32, Expand);
539 setOperationAction(ISD::FPOWI, MVT::v2f32, Expand);
540 setOperationAction(ISD::FPOW, MVT::v2f32, Expand);
541 setOperationAction(ISD::FLOG, MVT::v2f32, Expand);
542 setOperationAction(ISD::FLOG2, MVT::v2f32, Expand);
543 setOperationAction(ISD::FLOG10, MVT::v2f32, Expand);
544 setOperationAction(ISD::FEXP, MVT::v2f32, Expand);
545 setOperationAction(ISD::FEXP2, MVT::v2f32, Expand);
546 setOperationAction(ISD::FCEIL, MVT::v2f32, Expand);
547 setOperationAction(ISD::FTRUNC, MVT::v2f32, Expand);
548 setOperationAction(ISD::FRINT, MVT::v2f32, Expand);
549 setOperationAction(ISD::FNEARBYINT, MVT::v2f32, Expand);
550 setOperationAction(ISD::FFLOOR, MVT::v2f32, Expand);
551
Bob Wilson6cc46572009-09-16 00:32:15 +0000552 // Neon does not support some operations on v1i64 and v2i64 types.
553 setOperationAction(ISD::MUL, MVT::v1i64, Expand);
Bob Wilson38ab35a2010-09-01 23:50:19 +0000554 // Custom handling for some quad-vector types to detect VMULL.
555 setOperationAction(ISD::MUL, MVT::v8i16, Custom);
556 setOperationAction(ISD::MUL, MVT::v4i32, Custom);
557 setOperationAction(ISD::MUL, MVT::v2i64, Custom);
Nate Begemanfa62d502011-02-11 20:53:29 +0000558 // Custom handling for some vector types to avoid expensive expansions
559 setOperationAction(ISD::SDIV, MVT::v4i16, Custom);
560 setOperationAction(ISD::SDIV, MVT::v8i8, Custom);
561 setOperationAction(ISD::UDIV, MVT::v4i16, Custom);
562 setOperationAction(ISD::UDIV, MVT::v8i8, Custom);
Duncan Sandsf2641e12011-09-06 19:07:46 +0000563 setOperationAction(ISD::SETCC, MVT::v1i64, Expand);
564 setOperationAction(ISD::SETCC, MVT::v2i64, Expand);
Cameron Zwarich143f9ae2011-03-29 21:41:55 +0000565 // Neon does not have single instruction SINT_TO_FP and UINT_TO_FP with
James Molloy547d4c02012-02-20 09:24:05 +0000566 // a destination type that is wider than the source, and nor does
567 // it have a FP_TO_[SU]INT instruction with a narrower destination than
568 // source.
Cameron Zwarich143f9ae2011-03-29 21:41:55 +0000569 setOperationAction(ISD::SINT_TO_FP, MVT::v4i16, Custom);
570 setOperationAction(ISD::UINT_TO_FP, MVT::v4i16, Custom);
James Molloy547d4c02012-02-20 09:24:05 +0000571 setOperationAction(ISD::FP_TO_UINT, MVT::v4i16, Custom);
572 setOperationAction(ISD::FP_TO_SINT, MVT::v4i16, Custom);
Bob Wilson6cc46572009-09-16 00:32:15 +0000573
Eli Friedmane6385e62012-11-15 22:44:27 +0000574 setOperationAction(ISD::FP_ROUND, MVT::v2f32, Expand);
Eli Friedman30834942012-11-17 01:52:46 +0000575 setOperationAction(ISD::FP_EXTEND, MVT::v2f64, Expand);
Eli Friedmane6385e62012-11-15 22:44:27 +0000576
Evan Chengb4eae132012-12-04 22:41:50 +0000577 // NEON does not have single instruction CTPOP for vectors with element
578 // types wider than 8-bits. However, custom lowering can leverage the
579 // v8i8/v16i8 vcnt instruction.
580 setOperationAction(ISD::CTPOP, MVT::v2i32, Custom);
581 setOperationAction(ISD::CTPOP, MVT::v4i32, Custom);
582 setOperationAction(ISD::CTPOP, MVT::v4i16, Custom);
583 setOperationAction(ISD::CTPOP, MVT::v8i16, Custom);
584
Logan Chien0a43abc2015-07-13 15:37:30 +0000585 // NEON does not have single instruction CTTZ for vectors.
586 setOperationAction(ISD::CTTZ, MVT::v8i8, Custom);
587 setOperationAction(ISD::CTTZ, MVT::v4i16, Custom);
588 setOperationAction(ISD::CTTZ, MVT::v2i32, Custom);
589 setOperationAction(ISD::CTTZ, MVT::v1i64, Custom);
590
591 setOperationAction(ISD::CTTZ, MVT::v16i8, Custom);
592 setOperationAction(ISD::CTTZ, MVT::v8i16, Custom);
593 setOperationAction(ISD::CTTZ, MVT::v4i32, Custom);
594 setOperationAction(ISD::CTTZ, MVT::v2i64, Custom);
595
596 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::v8i8, Custom);
597 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::v4i16, Custom);
598 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::v2i32, Custom);
599 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::v1i64, Custom);
600
601 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::v16i8, Custom);
602 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::v8i16, Custom);
603 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::v4i32, Custom);
604 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::v2i64, Custom);
605
Jim Grosbach5f215872013-02-27 21:31:12 +0000606 // NEON only has FMA instructions as of VFP4.
607 if (!Subtarget->hasVFP4()) {
608 setOperationAction(ISD::FMA, MVT::v2f32, Expand);
609 setOperationAction(ISD::FMA, MVT::v4f32, Expand);
610 }
611
Bob Wilson06fce872011-02-07 17:43:21 +0000612 setTargetDAGCombine(ISD::INTRINSIC_VOID);
613 setTargetDAGCombine(ISD::INTRINSIC_W_CHAIN);
Bob Wilson2e076c42009-06-22 23:27:02 +0000614 setTargetDAGCombine(ISD::INTRINSIC_WO_CHAIN);
615 setTargetDAGCombine(ISD::SHL);
616 setTargetDAGCombine(ISD::SRL);
617 setTargetDAGCombine(ISD::SRA);
618 setTargetDAGCombine(ISD::SIGN_EXTEND);
619 setTargetDAGCombine(ISD::ZERO_EXTEND);
620 setTargetDAGCombine(ISD::ANY_EXTEND);
Bob Wilsoncb6db982010-09-17 22:59:05 +0000621 setTargetDAGCombine(ISD::BUILD_VECTOR);
Bob Wilsonc7334a12010-10-27 20:38:28 +0000622 setTargetDAGCombine(ISD::VECTOR_SHUFFLE);
Bob Wilson1a20c2a2010-12-21 06:43:19 +0000623 setTargetDAGCombine(ISD::INSERT_VECTOR_ELT);
624 setTargetDAGCombine(ISD::STORE);
Chad Rosierfa8d8932011-06-24 19:23:04 +0000625 setTargetDAGCombine(ISD::FP_TO_SINT);
626 setTargetDAGCombine(ISD::FP_TO_UINT);
627 setTargetDAGCombine(ISD::FDIV);
Ahmed Bougachadb141ac2015-02-19 23:52:41 +0000628 setTargetDAGCombine(ISD::LOAD);
Nadav Rotem097106b2011-10-15 20:03:12 +0000629
James Molloy547d4c02012-02-20 09:24:05 +0000630 // It is legal to extload from v4i8 to v4i16 or v4i32.
Benjamin Kramer867bfc52015-03-07 17:41:00 +0000631 for (MVT Ty : {MVT::v8i8, MVT::v4i8, MVT::v2i8, MVT::v4i16, MVT::v2i16,
632 MVT::v2i32}) {
Ahmed Bougacha2b6917b2015-01-08 00:51:32 +0000633 for (MVT VT : MVT::integer_vector_valuetypes()) {
Benjamin Kramer867bfc52015-03-07 17:41:00 +0000634 setLoadExtAction(ISD::EXTLOAD, VT, Ty, Legal);
635 setLoadExtAction(ISD::ZEXTLOAD, VT, Ty, Legal);
636 setLoadExtAction(ISD::SEXTLOAD, VT, Ty, Legal);
Ahmed Bougacha2b6917b2015-01-08 00:51:32 +0000637 }
James Molloy547d4c02012-02-20 09:24:05 +0000638 }
Bob Wilson2e076c42009-06-22 23:27:02 +0000639 }
640
Arnold Schwaighoferf00fb1c2012-09-04 14:37:49 +0000641 // ARM and Thumb2 support UMLAL/SMLAL.
642 if (!Subtarget->isThumb1Only())
643 setTargetDAGCombine(ISD::ADDC);
644
Oliver Stannard51b1d462014-08-21 12:50:31 +0000645 if (Subtarget->isFPOnlySP()) {
Benjamin Kramerdf005cb2015-08-08 18:27:36 +0000646 // When targeting a floating-point unit with only single-precision
Oliver Stannard51b1d462014-08-21 12:50:31 +0000647 // operations, f64 is legal for the few double-precision instructions which
648 // are present However, no double-precision operations other than moves,
649 // loads and stores are provided by the hardware.
650 setOperationAction(ISD::FADD, MVT::f64, Expand);
651 setOperationAction(ISD::FSUB, MVT::f64, Expand);
652 setOperationAction(ISD::FMUL, MVT::f64, Expand);
653 setOperationAction(ISD::FMA, MVT::f64, Expand);
654 setOperationAction(ISD::FDIV, MVT::f64, Expand);
655 setOperationAction(ISD::FREM, MVT::f64, Expand);
656 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
657 setOperationAction(ISD::FGETSIGN, MVT::f64, Expand);
658 setOperationAction(ISD::FNEG, MVT::f64, Expand);
659 setOperationAction(ISD::FABS, MVT::f64, Expand);
660 setOperationAction(ISD::FSQRT, MVT::f64, Expand);
661 setOperationAction(ISD::FSIN, MVT::f64, Expand);
662 setOperationAction(ISD::FCOS, MVT::f64, Expand);
663 setOperationAction(ISD::FPOWI, MVT::f64, Expand);
664 setOperationAction(ISD::FPOW, MVT::f64, Expand);
665 setOperationAction(ISD::FLOG, MVT::f64, Expand);
666 setOperationAction(ISD::FLOG2, MVT::f64, Expand);
667 setOperationAction(ISD::FLOG10, MVT::f64, Expand);
668 setOperationAction(ISD::FEXP, MVT::f64, Expand);
669 setOperationAction(ISD::FEXP2, MVT::f64, Expand);
670 setOperationAction(ISD::FCEIL, MVT::f64, Expand);
671 setOperationAction(ISD::FTRUNC, MVT::f64, Expand);
672 setOperationAction(ISD::FRINT, MVT::f64, Expand);
673 setOperationAction(ISD::FNEARBYINT, MVT::f64, Expand);
674 setOperationAction(ISD::FFLOOR, MVT::f64, Expand);
James Molloyfa041152015-03-23 16:15:16 +0000675 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
676 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Custom);
677 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
678 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Custom);
679 setOperationAction(ISD::FP_TO_SINT, MVT::f64, Custom);
680 setOperationAction(ISD::FP_TO_UINT, MVT::f64, Custom);
Oliver Stannard51b1d462014-08-21 12:50:31 +0000681 setOperationAction(ISD::FP_ROUND, MVT::f32, Custom);
682 setOperationAction(ISD::FP_EXTEND, MVT::f64, Custom);
683 }
Arnold Schwaighoferf00fb1c2012-09-04 14:37:49 +0000684
Eric Christopher23a3a7c2015-02-26 00:00:24 +0000685 computeRegisterProperties(Subtarget->getRegisterInfo());
Evan Cheng10043e22007-01-19 07:51:42 +0000686
Tim Northover4e80b582014-07-18 13:01:19 +0000687 // ARM does not have floating-point extending loads.
Ahmed Bougacha2b6917b2015-01-08 00:51:32 +0000688 for (MVT VT : MVT::fp_valuetypes()) {
689 setLoadExtAction(ISD::EXTLOAD, VT, MVT::f32, Expand);
690 setLoadExtAction(ISD::EXTLOAD, VT, MVT::f16, Expand);
691 }
Tim Northover4e80b582014-07-18 13:01:19 +0000692
693 // ... or truncating stores
694 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
695 setTruncStoreAction(MVT::f32, MVT::f16, Expand);
696 setTruncStoreAction(MVT::f64, MVT::f16, Expand);
Evan Cheng10043e22007-01-19 07:51:42 +0000697
Duncan Sands95d46ef2008-01-23 20:39:46 +0000698 // ARM does not have i1 sign extending load.
Ahmed Bougacha2b6917b2015-01-08 00:51:32 +0000699 for (MVT VT : MVT::integer_valuetypes())
700 setLoadExtAction(ISD::SEXTLOAD, VT, MVT::i1, Promote);
Duncan Sands95d46ef2008-01-23 20:39:46 +0000701
Evan Cheng10043e22007-01-19 07:51:42 +0000702 // ARM supports all 4 flavors of integer indexed load / store.
Evan Cheng84c6cda2009-07-02 07:28:31 +0000703 if (!Subtarget->isThumb1Only()) {
704 for (unsigned im = (unsigned)ISD::PRE_INC;
705 im != (unsigned)ISD::LAST_INDEXED_MODE; ++im) {
Owen Anderson9f944592009-08-11 20:47:22 +0000706 setIndexedLoadAction(im, MVT::i1, Legal);
707 setIndexedLoadAction(im, MVT::i8, Legal);
708 setIndexedLoadAction(im, MVT::i16, Legal);
709 setIndexedLoadAction(im, MVT::i32, Legal);
710 setIndexedStoreAction(im, MVT::i1, Legal);
711 setIndexedStoreAction(im, MVT::i8, Legal);
712 setIndexedStoreAction(im, MVT::i16, Legal);
713 setIndexedStoreAction(im, MVT::i32, Legal);
Evan Cheng84c6cda2009-07-02 07:28:31 +0000714 }
Evan Cheng10043e22007-01-19 07:51:42 +0000715 }
716
Louis Gerbarg3342bf12014-05-09 17:02:49 +0000717 setOperationAction(ISD::SADDO, MVT::i32, Custom);
718 setOperationAction(ISD::UADDO, MVT::i32, Custom);
719 setOperationAction(ISD::SSUBO, MVT::i32, Custom);
720 setOperationAction(ISD::USUBO, MVT::i32, Custom);
721
Evan Cheng10043e22007-01-19 07:51:42 +0000722 // i64 operation support.
Eric Christopherc721b0db2011-04-19 18:49:19 +0000723 setOperationAction(ISD::MUL, MVT::i64, Expand);
724 setOperationAction(ISD::MULHU, MVT::i32, Expand);
Evan Chengb24e51e2009-07-07 01:17:28 +0000725 if (Subtarget->isThumb1Only()) {
Owen Anderson9f944592009-08-11 20:47:22 +0000726 setOperationAction(ISD::UMUL_LOHI, MVT::i32, Expand);
727 setOperationAction(ISD::SMUL_LOHI, MVT::i32, Expand);
Evan Cheng10043e22007-01-19 07:51:42 +0000728 }
Jim Grosbachcf1464d2011-07-01 21:12:19 +0000729 if (Subtarget->isThumb1Only() || !Subtarget->hasV6Ops()
Artyom Skrobovcf296442015-09-24 17:31:16 +0000730 || (Subtarget->isThumb2() && !Subtarget->hasDSP()))
Eric Christopherc721b0db2011-04-19 18:49:19 +0000731 setOperationAction(ISD::MULHS, MVT::i32, Expand);
732
Jim Grosbach5d994042009-10-31 19:38:01 +0000733 setOperationAction(ISD::SHL_PARTS, MVT::i32, Custom);
Jim Grosbach624fcb22009-10-31 21:00:56 +0000734 setOperationAction(ISD::SRA_PARTS, MVT::i32, Custom);
Jim Grosbach8fe6fd72009-10-31 21:42:19 +0000735 setOperationAction(ISD::SRL_PARTS, MVT::i32, Custom);
Owen Anderson9f944592009-08-11 20:47:22 +0000736 setOperationAction(ISD::SRL, MVT::i64, Custom);
737 setOperationAction(ISD::SRA, MVT::i64, Custom);
Evan Cheng10043e22007-01-19 07:51:42 +0000738
Evan Chenge8916542011-08-30 01:34:54 +0000739 if (!Subtarget->isThumb1Only()) {
740 // FIXME: We should do this for Thumb1 as well.
741 setOperationAction(ISD::ADDC, MVT::i32, Custom);
742 setOperationAction(ISD::ADDE, MVT::i32, Custom);
743 setOperationAction(ISD::SUBC, MVT::i32, Custom);
744 setOperationAction(ISD::SUBE, MVT::i32, Custom);
745 }
746
Weiming Zhao4b3b13d2016-01-08 18:43:41 +0000747 if (!Subtarget->isThumb1Only() && Subtarget->hasV6T2Ops())
James Molloyb5640982015-11-13 16:05:22 +0000748 setOperationAction(ISD::BITREVERSE, MVT::i32, Legal);
749
Evan Cheng10043e22007-01-19 07:51:42 +0000750 // ARM does not have ROTL.
Charlie Turner458e79b2015-10-27 10:25:20 +0000751 setOperationAction(ISD::ROTL, MVT::i32, Expand);
752 for (MVT VT : MVT::vector_valuetypes()) {
753 setOperationAction(ISD::ROTL, VT, Expand);
754 setOperationAction(ISD::ROTR, VT, Expand);
755 }
Jim Grosbach8546ec92010-01-18 19:58:49 +0000756 setOperationAction(ISD::CTTZ, MVT::i32, Custom);
Owen Anderson9f944592009-08-11 20:47:22 +0000757 setOperationAction(ISD::CTPOP, MVT::i32, Expand);
David Goodwinaa294c52009-06-26 20:47:43 +0000758 if (!Subtarget->hasV5TOps() || Subtarget->isThumb1Only())
Owen Anderson9f944592009-08-11 20:47:22 +0000759 setOperationAction(ISD::CTLZ, MVT::i32, Expand);
Evan Cheng10043e22007-01-19 07:51:42 +0000760
Chandler Carruth637cc6a2011-12-13 01:56:10 +0000761 // These just redirect to CTTZ and CTLZ on ARM.
762 setOperationAction(ISD::CTTZ_ZERO_UNDEF , MVT::i32 , Expand);
763 setOperationAction(ISD::CTLZ_ZERO_UNDEF , MVT::i32 , Expand);
764
Ahmed Bougachaf9c19da2015-08-28 01:49:59 +0000765 // @llvm.readcyclecounter requires the Performance Monitors extension.
766 // Default to the 0 expansion on unsupported platforms.
767 // FIXME: Technically there are older ARM CPUs that have
768 // implementation-specific ways of obtaining this information.
769 if (Subtarget->hasPerfMon())
770 setOperationAction(ISD::READCYCLECOUNTER, MVT::i64, Custom);
Tim Northoverbc933082013-05-23 19:11:20 +0000771
Lauro Ramos Venancio25d40522007-03-16 22:54:16 +0000772 // Only ARMv6 has BSWAP.
773 if (!Subtarget->hasV6Ops())
Owen Anderson9f944592009-08-11 20:47:22 +0000774 setOperationAction(ISD::BSWAP, MVT::i32, Expand);
Lauro Ramos Venancio25d40522007-03-16 22:54:16 +0000775
Bradley Smith519563e2016-01-15 10:25:35 +0000776 bool hasDivide = Subtarget->isThumb() ? Subtarget->hasDivide()
777 : Subtarget->hasDivideInARMMode();
778 if (!hasDivide) {
Bob Wilsone8a549c2012-09-29 21:43:49 +0000779 // These are expanded into libcalls if the cpu doesn't have HW divider.
Artyom Skrobov7fd67e22015-10-20 13:14:52 +0000780 setOperationAction(ISD::SDIV, MVT::i32, LibCall);
781 setOperationAction(ISD::UDIV, MVT::i32, LibCall);
Jim Grosbach92d999002010-05-05 20:44:35 +0000782 }
Renato Golin87610692013-07-16 09:32:17 +0000783
Chad Rosierad7c9102014-08-23 18:29:43 +0000784 setOperationAction(ISD::SREM, MVT::i32, Expand);
785 setOperationAction(ISD::UREM, MVT::i32, Expand);
786 // Register based DivRem for AEABI (RTABI 4.2)
Renato Golin6027dd38e2016-02-03 16:10:54 +0000787 if (Subtarget->isTargetAEABI() || Subtarget->isTargetAndroid() ||
788 Subtarget->isTargetGNUAEABI()) {
Scott Douglassbdef6042015-08-24 09:17:18 +0000789 setOperationAction(ISD::SREM, MVT::i64, Custom);
790 setOperationAction(ISD::UREM, MVT::i64, Custom);
791
Chad Rosierad7c9102014-08-23 18:29:43 +0000792 setLibcallName(RTLIB::SDIVREM_I8, "__aeabi_idivmod");
793 setLibcallName(RTLIB::SDIVREM_I16, "__aeabi_idivmod");
794 setLibcallName(RTLIB::SDIVREM_I32, "__aeabi_idivmod");
795 setLibcallName(RTLIB::SDIVREM_I64, "__aeabi_ldivmod");
796 setLibcallName(RTLIB::UDIVREM_I8, "__aeabi_uidivmod");
797 setLibcallName(RTLIB::UDIVREM_I16, "__aeabi_uidivmod");
798 setLibcallName(RTLIB::UDIVREM_I32, "__aeabi_uidivmod");
799 setLibcallName(RTLIB::UDIVREM_I64, "__aeabi_uldivmod");
800
801 setLibcallCallingConv(RTLIB::SDIVREM_I8, CallingConv::ARM_AAPCS);
802 setLibcallCallingConv(RTLIB::SDIVREM_I16, CallingConv::ARM_AAPCS);
803 setLibcallCallingConv(RTLIB::SDIVREM_I32, CallingConv::ARM_AAPCS);
804 setLibcallCallingConv(RTLIB::SDIVREM_I64, CallingConv::ARM_AAPCS);
805 setLibcallCallingConv(RTLIB::UDIVREM_I8, CallingConv::ARM_AAPCS);
806 setLibcallCallingConv(RTLIB::UDIVREM_I16, CallingConv::ARM_AAPCS);
807 setLibcallCallingConv(RTLIB::UDIVREM_I32, CallingConv::ARM_AAPCS);
808 setLibcallCallingConv(RTLIB::UDIVREM_I64, CallingConv::ARM_AAPCS);
809
810 setOperationAction(ISD::SDIVREM, MVT::i32, Custom);
811 setOperationAction(ISD::UDIVREM, MVT::i32, Custom);
812 } else {
Renato Golin87610692013-07-16 09:32:17 +0000813 setOperationAction(ISD::SDIVREM, MVT::i32, Expand);
814 setOperationAction(ISD::UDIVREM, MVT::i32, Expand);
815 }
Bob Wilson7117a912009-03-20 22:42:55 +0000816
Owen Anderson9f944592009-08-11 20:47:22 +0000817 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
818 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
Owen Anderson9f944592009-08-11 20:47:22 +0000819 setOperationAction(ISD::GlobalTLSAddress, MVT::i32, Custom);
Bob Wilson1cf0b032009-10-30 05:45:42 +0000820 setOperationAction(ISD::BlockAddress, MVT::i32, Custom);
Evan Cheng10043e22007-01-19 07:51:42 +0000821
Evan Cheng74d92c12011-04-08 21:37:21 +0000822 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Evan Cheng2fa5a7e2010-05-11 07:26:32 +0000823
Evan Cheng10043e22007-01-19 07:51:42 +0000824 // Use the default implementation.
Owen Anderson9f944592009-08-11 20:47:22 +0000825 setOperationAction(ISD::VASTART, MVT::Other, Custom);
826 setOperationAction(ISD::VAARG, MVT::Other, Expand);
827 setOperationAction(ISD::VACOPY, MVT::Other, Expand);
828 setOperationAction(ISD::VAEND, MVT::Other, Expand);
829 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
830 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Bill Wendling05d6f2f2012-02-13 23:47:16 +0000831
Saleem Abdulrasoolabac6e92014-06-09 20:18:42 +0000832 if (Subtarget->getTargetTriple().isWindowsItaniumEnvironment())
833 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Custom);
834 else
835 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Expand);
836
Evan Cheng6e809de2010-08-11 06:22:01 +0000837 // ARMv6 Thumb1 (except for CPUs that support dmb / dsb) and earlier use
Jonathan Roelofs5e98ff92014-08-21 14:35:47 +0000838 // the default expansion. If we are targeting a single threaded system,
839 // then set them all for expand so we can lower them later into their
840 // non-atomic form.
841 if (TM.Options.ThreadModel == ThreadModel::Single)
842 setOperationAction(ISD::ATOMIC_FENCE, MVT::Other, Expand);
Bradley Smith433c22e2016-01-15 10:26:51 +0000843 else if (Subtarget->hasAnyDataBarrier() && (!Subtarget->isThumb() ||
844 Subtarget->hasV8MBaselineOps())) {
Tim Northoverc882eb02014-04-03 11:44:58 +0000845 // ATOMIC_FENCE needs custom lowering; the others should have been expanded
846 // to ldrex/strex loops already.
Tim Northoverc7ea8042013-10-25 09:30:24 +0000847 setOperationAction(ISD::ATOMIC_FENCE, MVT::Other, Custom);
Tim Northoverc882eb02014-04-03 11:44:58 +0000848
Amara Emersonb4ad2f32013-09-26 12:22:36 +0000849 // On v8, we have particularly efficient implementations of atomic fences
850 // if they can be combined with nearby atomic loads and stores.
851 if (!Subtarget->hasV8Ops()) {
Robin Morissetd18cda62014-08-15 22:17:28 +0000852 // Automatically insert fences (dmb ish) around ATOMIC_SWAP etc.
Amara Emersonb4ad2f32013-09-26 12:22:36 +0000853 setInsertFencesForAtomic(true);
854 }
Jim Grosbach6860bb72010-06-18 22:35:32 +0000855 } else {
Tim Northoverc7ea8042013-10-25 09:30:24 +0000856 // If there's anything we can use as a barrier, go through custom lowering
857 // for ATOMIC_FENCE.
858 setOperationAction(ISD::ATOMIC_FENCE, MVT::Other,
859 Subtarget->hasAnyDataBarrier() ? Custom : Expand);
860
Jim Grosbach6860bb72010-06-18 22:35:32 +0000861 // Set them all for expansion, which will force libcalls.
Jim Grosbach6860bb72010-06-18 22:35:32 +0000862 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i32, Expand);
Jim Grosbacha57c2882010-06-18 23:03:10 +0000863 setOperationAction(ISD::ATOMIC_SWAP, MVT::i32, Expand);
Jim Grosbach6860bb72010-06-18 22:35:32 +0000864 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i32, Expand);
Jim Grosbach6860bb72010-06-18 22:35:32 +0000865 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i32, Expand);
Jim Grosbach6860bb72010-06-18 22:35:32 +0000866 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i32, Expand);
Jim Grosbach6860bb72010-06-18 22:35:32 +0000867 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i32, Expand);
Jim Grosbach6860bb72010-06-18 22:35:32 +0000868 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i32, Expand);
Jim Grosbach6860bb72010-06-18 22:35:32 +0000869 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i32, Expand);
Jim Grosbachd4b733e2011-04-26 19:44:18 +0000870 setOperationAction(ISD::ATOMIC_LOAD_MIN, MVT::i32, Expand);
Jim Grosbachd4b733e2011-04-26 19:44:18 +0000871 setOperationAction(ISD::ATOMIC_LOAD_MAX, MVT::i32, Expand);
Jim Grosbachd4b733e2011-04-26 19:44:18 +0000872 setOperationAction(ISD::ATOMIC_LOAD_UMIN, MVT::i32, Expand);
Jim Grosbachd4b733e2011-04-26 19:44:18 +0000873 setOperationAction(ISD::ATOMIC_LOAD_UMAX, MVT::i32, Expand);
Eli Friedmanba912e02011-09-15 22:18:49 +0000874 // Mark ATOMIC_LOAD and ATOMIC_STORE custom so we can handle the
875 // Unordered/Monotonic case.
876 setOperationAction(ISD::ATOMIC_LOAD, MVT::i32, Custom);
877 setOperationAction(ISD::ATOMIC_STORE, MVT::i32, Custom);
Jim Grosbach6860bb72010-06-18 22:35:32 +0000878 }
Evan Cheng10043e22007-01-19 07:51:42 +0000879
Evan Cheng21acf9f2010-11-04 05:19:35 +0000880 setOperationAction(ISD::PREFETCH, MVT::Other, Custom);
Evan Cheng6f360422010-11-03 05:14:24 +0000881
Eli Friedman8cfa7712010-06-26 04:36:50 +0000882 // Requires SXTB/SXTH, available on v6 and up in both ARM and Thumb modes.
883 if (!Subtarget->hasV6Ops()) {
Owen Anderson9f944592009-08-11 20:47:22 +0000884 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16, Expand);
885 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8, Expand);
Evan Cheng10043e22007-01-19 07:51:42 +0000886 }
Owen Anderson9f944592009-08-11 20:47:22 +0000887 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
Evan Cheng10043e22007-01-19 07:51:42 +0000888
Eric Christopher824f42f2015-05-12 01:26:05 +0000889 if (!Subtarget->useSoftFloat() && Subtarget->hasVFP2() &&
Nick Lewycky50f02cb2011-12-02 22:16:29 +0000890 !Subtarget->isThumb1Only()) {
Bob Wilson6a4491b2010-01-19 22:56:26 +0000891 // Turn f64->i64 into VMOVRRD, i64 -> f64 to VMOVDRR
Sylvestre Ledru91ce36c2012-09-27 10:14:43 +0000892 // iff target supports vfp2.
Wesley Peck527da1b2010-11-23 03:31:01 +0000893 setOperationAction(ISD::BITCAST, MVT::i64, Custom);
Nate Begemanb69b1822010-08-03 21:31:55 +0000894 setOperationAction(ISD::FLT_ROUNDS_, MVT::i32, Custom);
895 }
Lauro Ramos Venanciof6a67bf2007-11-08 17:20:05 +0000896
897 // We want to custom lower some of our intrinsics.
Owen Anderson9f944592009-08-11 20:47:22 +0000898 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Matthias Braun3cd00c12015-07-16 22:34:16 +0000899 setOperationAction(ISD::EH_SJLJ_SETJMP, MVT::i32, Custom);
900 setOperationAction(ISD::EH_SJLJ_LONGJMP, MVT::Other, Custom);
901 setOperationAction(ISD::EH_SJLJ_SETUP_DISPATCH, MVT::Other, Custom);
Tim Northoverf8e47e42015-10-28 22:56:36 +0000902 if (Subtarget->useSjLjEH())
John McCall7d84ece2011-05-29 19:50:32 +0000903 setLibcallName(RTLIB::UNWIND_RESUME, "_Unwind_SjLj_Resume");
Lauro Ramos Venanciof6a67bf2007-11-08 17:20:05 +0000904
Owen Anderson9f944592009-08-11 20:47:22 +0000905 setOperationAction(ISD::SETCC, MVT::i32, Expand);
906 setOperationAction(ISD::SETCC, MVT::f32, Expand);
907 setOperationAction(ISD::SETCC, MVT::f64, Expand);
Bill Wendling6a981312010-08-11 08:43:16 +0000908 setOperationAction(ISD::SELECT, MVT::i32, Custom);
909 setOperationAction(ISD::SELECT, MVT::f32, Custom);
910 setOperationAction(ISD::SELECT, MVT::f64, Custom);
Owen Anderson9f944592009-08-11 20:47:22 +0000911 setOperationAction(ISD::SELECT_CC, MVT::i32, Custom);
912 setOperationAction(ISD::SELECT_CC, MVT::f32, Custom);
913 setOperationAction(ISD::SELECT_CC, MVT::f64, Custom);
Evan Cheng10043e22007-01-19 07:51:42 +0000914
Owen Anderson9f944592009-08-11 20:47:22 +0000915 setOperationAction(ISD::BRCOND, MVT::Other, Expand);
916 setOperationAction(ISD::BR_CC, MVT::i32, Custom);
917 setOperationAction(ISD::BR_CC, MVT::f32, Custom);
918 setOperationAction(ISD::BR_CC, MVT::f64, Custom);
919 setOperationAction(ISD::BR_JT, MVT::Other, Custom);
Evan Cheng10043e22007-01-19 07:51:42 +0000920
Dan Gohman482732a2007-10-11 23:21:31 +0000921 // We don't support sin/cos/fmod/copysign/pow
Owen Anderson9f944592009-08-11 20:47:22 +0000922 setOperationAction(ISD::FSIN, MVT::f64, Expand);
923 setOperationAction(ISD::FSIN, MVT::f32, Expand);
924 setOperationAction(ISD::FCOS, MVT::f32, Expand);
925 setOperationAction(ISD::FCOS, MVT::f64, Expand);
Evan Cheng0e88c7d2013-01-29 02:32:37 +0000926 setOperationAction(ISD::FSINCOS, MVT::f64, Expand);
927 setOperationAction(ISD::FSINCOS, MVT::f32, Expand);
Owen Anderson9f944592009-08-11 20:47:22 +0000928 setOperationAction(ISD::FREM, MVT::f64, Expand);
929 setOperationAction(ISD::FREM, MVT::f32, Expand);
Eric Christopher824f42f2015-05-12 01:26:05 +0000930 if (!Subtarget->useSoftFloat() && Subtarget->hasVFP2() &&
Nick Lewycky50f02cb2011-12-02 22:16:29 +0000931 !Subtarget->isThumb1Only()) {
Owen Anderson9f944592009-08-11 20:47:22 +0000932 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
933 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Evan Cheng86e476b2008-04-01 01:50:16 +0000934 }
Owen Anderson9f944592009-08-11 20:47:22 +0000935 setOperationAction(ISD::FPOW, MVT::f64, Expand);
936 setOperationAction(ISD::FPOW, MVT::f32, Expand);
Bob Wilson7117a912009-03-20 22:42:55 +0000937
Evan Chengd0007f32012-04-10 21:40:28 +0000938 if (!Subtarget->hasVFP4()) {
939 setOperationAction(ISD::FMA, MVT::f64, Expand);
940 setOperationAction(ISD::FMA, MVT::f32, Expand);
941 }
Cameron Zwarichf03fa182011-07-08 21:39:21 +0000942
Anton Korobeynikovd7fece32010-03-14 18:42:31 +0000943 // Various VFP goodness
Eric Christopher824f42f2015-05-12 01:26:05 +0000944 if (!Subtarget->useSoftFloat() && !Subtarget->isThumb1Only()) {
Oliver Stannardd4e0a4f2014-10-01 13:13:18 +0000945 // FP-ARMv8 adds f64 <-> f16 conversion. Before that it should be expanded.
946 if (!Subtarget->hasFPARMv8() || Subtarget->isFPOnlySP()) {
Tim Northover53f3bcf2014-07-17 11:27:04 +0000947 setOperationAction(ISD::FP16_TO_FP, MVT::f64, Expand);
948 setOperationAction(ISD::FP_TO_FP16, MVT::f64, Expand);
949 }
950
951 // fp16 is a special v7 extension that adds f16 <-> f32 conversions.
Anton Korobeynikov64578d52010-03-18 22:35:37 +0000952 if (!Subtarget->hasFP16()) {
Tim Northoverfd7e4242014-07-17 10:51:23 +0000953 setOperationAction(ISD::FP16_TO_FP, MVT::f32, Expand);
954 setOperationAction(ISD::FP_TO_FP16, MVT::f32, Expand);
Anton Korobeynikovd7fece32010-03-14 18:42:31 +0000955 }
Evan Cheng86e476b2008-04-01 01:50:16 +0000956 }
Jim Grosbach1a597112014-04-03 23:43:18 +0000957
Bob Wilsone7dde0c2013-11-03 06:14:38 +0000958 // Combine sin / cos into one node or libcall if possible.
959 if (Subtarget->hasSinCos()) {
960 setLibcallName(RTLIB::SINCOS_F32, "sincosf");
961 setLibcallName(RTLIB::SINCOS_F64, "sincos");
Tim Northover042a6c12016-01-27 19:32:29 +0000962 if (Subtarget->isTargetWatchABI()) {
Tim Northover8b403662015-10-28 22:51:16 +0000963 setLibcallCallingConv(RTLIB::SINCOS_F32, CallingConv::ARM_AAPCS_VFP);
964 setLibcallCallingConv(RTLIB::SINCOS_F64, CallingConv::ARM_AAPCS_VFP);
965 }
966 if (Subtarget->isTargetIOS() || Subtarget->isTargetWatchOS()) {
Bob Wilsone7dde0c2013-11-03 06:14:38 +0000967 // For iOS, we don't want to the normal expansion of a libcall to
968 // sincos. We want to issue a libcall to __sincos_stret.
969 setOperationAction(ISD::FSINCOS, MVT::f64, Custom);
970 setOperationAction(ISD::FSINCOS, MVT::f32, Custom);
971 }
972 }
Evan Cheng10043e22007-01-19 07:51:42 +0000973
Oliver Stannardd4e0a4f2014-10-01 13:13:18 +0000974 // FP-ARMv8 implements a lot of rounding-like FP operations.
975 if (Subtarget->hasFPARMv8()) {
976 setOperationAction(ISD::FFLOOR, MVT::f32, Legal);
977 setOperationAction(ISD::FCEIL, MVT::f32, Legal);
978 setOperationAction(ISD::FROUND, MVT::f32, Legal);
979 setOperationAction(ISD::FTRUNC, MVT::f32, Legal);
980 setOperationAction(ISD::FNEARBYINT, MVT::f32, Legal);
981 setOperationAction(ISD::FRINT, MVT::f32, Legal);
James Molloyea3a6872015-08-11 12:06:22 +0000982 setOperationAction(ISD::FMINNUM, MVT::f32, Legal);
983 setOperationAction(ISD::FMAXNUM, MVT::f32, Legal);
James Molloyee868b22015-08-11 12:06:25 +0000984 setOperationAction(ISD::FMINNUM, MVT::v2f32, Legal);
985 setOperationAction(ISD::FMAXNUM, MVT::v2f32, Legal);
986 setOperationAction(ISD::FMINNUM, MVT::v4f32, Legal);
987 setOperationAction(ISD::FMAXNUM, MVT::v4f32, Legal);
988
Oliver Stannardd4e0a4f2014-10-01 13:13:18 +0000989 if (!Subtarget->isFPOnlySP()) {
990 setOperationAction(ISD::FFLOOR, MVT::f64, Legal);
991 setOperationAction(ISD::FCEIL, MVT::f64, Legal);
992 setOperationAction(ISD::FROUND, MVT::f64, Legal);
993 setOperationAction(ISD::FTRUNC, MVT::f64, Legal);
994 setOperationAction(ISD::FNEARBYINT, MVT::f64, Legal);
995 setOperationAction(ISD::FRINT, MVT::f64, Legal);
James Molloyea3a6872015-08-11 12:06:22 +0000996 setOperationAction(ISD::FMINNUM, MVT::f64, Legal);
997 setOperationAction(ISD::FMAXNUM, MVT::f64, Legal);
Chad Rosierb1bbf6f2014-08-15 21:38:16 +0000998 }
999 }
James Molloydb8ee4b2015-08-11 12:06:15 +00001000
James Molloy974838f2015-08-17 19:37:12 +00001001 if (Subtarget->hasNEON()) {
1002 // vmin and vmax aren't available in a scalar form, so we use
1003 // a NEON instruction with an undef lane instead.
James Molloydb8ee4b2015-08-11 12:06:15 +00001004 setOperationAction(ISD::FMINNAN, MVT::f32, Legal);
1005 setOperationAction(ISD::FMAXNAN, MVT::f32, Legal);
James Molloyd616c642015-08-11 12:06:28 +00001006 setOperationAction(ISD::FMINNAN, MVT::v2f32, Legal);
1007 setOperationAction(ISD::FMAXNAN, MVT::v2f32, Legal);
1008 setOperationAction(ISD::FMINNAN, MVT::v4f32, Legal);
1009 setOperationAction(ISD::FMAXNAN, MVT::v4f32, Legal);
1010 }
James Molloydb8ee4b2015-08-11 12:06:15 +00001011
Chris Lattnerf3f4ad92007-11-27 22:36:16 +00001012 // We have target-specific dag combine patterns for the following nodes:
Jim Grosbachd7cf55c2009-11-09 00:11:35 +00001013 // ARMISD::VMOVRRD - No need to call setTargetDAGCombine
Chris Lattner4147f082009-03-12 06:52:53 +00001014 setTargetDAGCombine(ISD::ADD);
1015 setTargetDAGCombine(ISD::SUB);
Anton Korobeynikov1bf28a12010-05-15 18:16:59 +00001016 setTargetDAGCombine(ISD::MUL);
Jakob Stoklund Olesene45e22b2012-09-07 17:34:15 +00001017 setTargetDAGCombine(ISD::AND);
1018 setTargetDAGCombine(ISD::OR);
1019 setTargetDAGCombine(ISD::XOR);
Jim Grosbach11013ed2010-07-16 23:05:05 +00001020
Evan Chengf258a152012-02-23 02:58:19 +00001021 if (Subtarget->hasV6Ops())
1022 setTargetDAGCombine(ISD::SRL);
1023
Evan Cheng10043e22007-01-19 07:51:42 +00001024 setStackPointerRegisterToSaveRestore(ARM::SP);
Evan Cheng4401f882010-05-20 23:26:43 +00001025
Eric Christopher824f42f2015-05-12 01:26:05 +00001026 if (Subtarget->useSoftFloat() || Subtarget->isThumb1Only() ||
Nick Lewycky50f02cb2011-12-02 22:16:29 +00001027 !Subtarget->hasVFP2())
Evan Cheng34c26042010-05-21 00:43:17 +00001028 setSchedulingPreference(Sched::RegPressure);
1029 else
1030 setSchedulingPreference(Sched::Hybrid);
Dale Johannesen58698d22007-05-17 21:31:21 +00001031
Evan Cheng3ae2b792011-01-06 06:52:41 +00001032 //// temporary - rewrite interface to use type
Jim Grosbach341ad3e2013-02-20 21:13:59 +00001033 MaxStoresPerMemset = 8;
Sanjay Patel1166f2f2015-07-30 21:41:50 +00001034 MaxStoresPerMemsetOptSize = 4;
Jim Grosbach341ad3e2013-02-20 21:13:59 +00001035 MaxStoresPerMemcpy = 4; // For @llvm.memcpy -> sequence of stores
Sanjay Patel1166f2f2015-07-30 21:41:50 +00001036 MaxStoresPerMemcpyOptSize = 2;
Jim Grosbach341ad3e2013-02-20 21:13:59 +00001037 MaxStoresPerMemmove = 4; // For @llvm.memmove -> sequence of stores
Sanjay Patel1166f2f2015-07-30 21:41:50 +00001038 MaxStoresPerMemmoveOptSize = 2;
Evan Chengb71233f2010-06-26 01:52:05 +00001039
Rafael Espindolaa76eccf2010-07-11 04:01:49 +00001040 // On ARM arguments smaller than 4 bytes are extended, so all arguments
1041 // are at least 4 bytes aligned.
1042 setMinStackArgumentAlignment(4);
1043
Benjamin Kramere31f31e2012-05-05 12:49:14 +00001044 // Prefer likely predicted branches to selects on out-of-order cores.
Jim Grosbach341ad3e2013-02-20 21:13:59 +00001045 PredictableSelectIsExpensive = Subtarget->isLikeA9();
Benjamin Kramere31f31e2012-05-05 12:49:14 +00001046
Eli Friedman2518f832011-05-06 20:34:06 +00001047 setMinFunctionAlignment(Subtarget->isThumb() ? 1 : 2);
Evan Cheng10043e22007-01-19 07:51:42 +00001048}
1049
Eric Christopher824f42f2015-05-12 01:26:05 +00001050bool ARMTargetLowering::useSoftFloat() const {
1051 return Subtarget->useSoftFloat();
1052}
1053
Andrew Trick43f25632011-01-19 02:35:27 +00001054// FIXME: It might make sense to define the representative register class as the
1055// nearest super-register that has a non-null superset. For example, DPR_VFP2 is
1056// a super-register of SPR, and DPR is a superset if DPR_VFP2. Consequently,
1057// SPR's representative would be DPR_VFP2. This should work well if register
1058// pressure tracking were modified such that a register use would increment the
1059// pressure of the register class's representative and all of it's super
1060// classes' representatives transitively. We have not implemented this because
1061// of the difficulty prior to coalescing of modeling operand register classes
Chris Lattner0ab5e2c2011-04-15 05:18:47 +00001062// due to the common occurrence of cross class copies and subregister insertions
Andrew Trick43f25632011-01-19 02:35:27 +00001063// and extractions.
Eric Christopher23a3a7c2015-02-26 00:00:24 +00001064std::pair<const TargetRegisterClass *, uint8_t>
1065ARMTargetLowering::findRepresentativeClass(const TargetRegisterInfo *TRI,
1066 MVT VT) const {
Craig Topper062a2ba2014-04-25 05:30:21 +00001067 const TargetRegisterClass *RRC = nullptr;
Evan Chenga77f3d32010-07-21 06:09:07 +00001068 uint8_t Cost = 1;
Patrik Hagglundf9eb1682012-12-19 11:30:36 +00001069 switch (VT.SimpleTy) {
Evan Cheng10f99a32010-07-19 22:15:08 +00001070 default:
Eric Christopher23a3a7c2015-02-26 00:00:24 +00001071 return TargetLowering::findRepresentativeClass(TRI, VT);
Evan Cheng28590382010-07-21 23:53:58 +00001072 // Use DPR as representative register class for all floating point
1073 // and vector types. Since there are 32 SPR registers and 32 DPR registers so
1074 // the cost is 1 for both f32 and f64.
1075 case MVT::f32: case MVT::f64: case MVT::v8i8: case MVT::v4i16:
Evan Chenga77f3d32010-07-21 06:09:07 +00001076 case MVT::v2i32: case MVT::v1i64: case MVT::v2f32:
Craig Topperc7242e02012-04-20 07:30:17 +00001077 RRC = &ARM::DPRRegClass;
Andrew Trick43f25632011-01-19 02:35:27 +00001078 // When NEON is used for SP, only half of the register file is available
1079 // because operations that define both SP and DP results will be constrained
1080 // to the VFP2 class (D0-D15). We currently model this constraint prior to
1081 // coalescing by double-counting the SP regs. See the FIXME above.
1082 if (Subtarget->useNEONForSinglePrecisionFP())
1083 Cost = 2;
Evan Chenga77f3d32010-07-21 06:09:07 +00001084 break;
1085 case MVT::v16i8: case MVT::v8i16: case MVT::v4i32: case MVT::v2i64:
1086 case MVT::v4f32: case MVT::v2f64:
Craig Topperc7242e02012-04-20 07:30:17 +00001087 RRC = &ARM::DPRRegClass;
Evan Cheng28590382010-07-21 23:53:58 +00001088 Cost = 2;
Evan Chenga77f3d32010-07-21 06:09:07 +00001089 break;
1090 case MVT::v4i64:
Craig Topperc7242e02012-04-20 07:30:17 +00001091 RRC = &ARM::DPRRegClass;
Evan Cheng28590382010-07-21 23:53:58 +00001092 Cost = 4;
Evan Chenga77f3d32010-07-21 06:09:07 +00001093 break;
1094 case MVT::v8i64:
Craig Topperc7242e02012-04-20 07:30:17 +00001095 RRC = &ARM::DPRRegClass;
Evan Cheng28590382010-07-21 23:53:58 +00001096 Cost = 8;
Evan Chenga77f3d32010-07-21 06:09:07 +00001097 break;
Evan Cheng10f99a32010-07-19 22:15:08 +00001098 }
Evan Chenga77f3d32010-07-21 06:09:07 +00001099 return std::make_pair(RRC, Cost);
Evan Cheng10f99a32010-07-19 22:15:08 +00001100}
1101
Evan Cheng10043e22007-01-19 07:51:42 +00001102const char *ARMTargetLowering::getTargetNodeName(unsigned Opcode) const {
Matthias Braund04893f2015-05-07 21:33:59 +00001103 switch ((ARMISD::NodeType)Opcode) {
1104 case ARMISD::FIRST_NUMBER: break;
Evan Cheng10043e22007-01-19 07:51:42 +00001105 case ARMISD::Wrapper: return "ARMISD::Wrapper";
Evan Chengdfce83c2011-01-17 08:03:18 +00001106 case ARMISD::WrapperPIC: return "ARMISD::WrapperPIC";
Evan Cheng10043e22007-01-19 07:51:42 +00001107 case ARMISD::WrapperJT: return "ARMISD::WrapperJT";
Matthias Braunf45afee2015-05-07 22:16:10 +00001108 case ARMISD::COPY_STRUCT_BYVAL: return "ARMISD::COPY_STRUCT_BYVAL";
Evan Cheng10043e22007-01-19 07:51:42 +00001109 case ARMISD::CALL: return "ARMISD::CALL";
Evan Chengc3c949b42007-06-19 21:05:09 +00001110 case ARMISD::CALL_PRED: return "ARMISD::CALL_PRED";
Evan Cheng10043e22007-01-19 07:51:42 +00001111 case ARMISD::CALL_NOLINK: return "ARMISD::CALL_NOLINK";
1112 case ARMISD::tCALL: return "ARMISD::tCALL";
1113 case ARMISD::BRCOND: return "ARMISD::BRCOND";
1114 case ARMISD::BR_JT: return "ARMISD::BR_JT";
Evan Chengc6d70ae2009-07-29 02:18:14 +00001115 case ARMISD::BR2_JT: return "ARMISD::BR2_JT";
Evan Cheng10043e22007-01-19 07:51:42 +00001116 case ARMISD::RET_FLAG: return "ARMISD::RET_FLAG";
Tim Northoverd8407452013-10-01 14:33:28 +00001117 case ARMISD::INTRET_FLAG: return "ARMISD::INTRET_FLAG";
Evan Cheng10043e22007-01-19 07:51:42 +00001118 case ARMISD::PIC_ADD: return "ARMISD::PIC_ADD";
1119 case ARMISD::CMP: return "ARMISD::CMP";
Bill Wendling4b796472012-06-11 08:07:26 +00001120 case ARMISD::CMN: return "ARMISD::CMN";
David Goodwindbf11ba2009-06-29 15:33:01 +00001121 case ARMISD::CMPZ: return "ARMISD::CMPZ";
Evan Cheng10043e22007-01-19 07:51:42 +00001122 case ARMISD::CMPFP: return "ARMISD::CMPFP";
1123 case ARMISD::CMPFPw0: return "ARMISD::CMPFPw0";
Evan Cheng0cc4ad92010-07-13 19:27:42 +00001124 case ARMISD::BCC_i64: return "ARMISD::BCC_i64";
Evan Cheng10043e22007-01-19 07:51:42 +00001125 case ARMISD::FMSTAT: return "ARMISD::FMSTAT";
Evan Chenge87681c2012-02-23 01:19:06 +00001126
Evan Cheng10043e22007-01-19 07:51:42 +00001127 case ARMISD::CMOV: return "ARMISD::CMOV";
Bob Wilson7117a912009-03-20 22:42:55 +00001128
Evan Cheng10043e22007-01-19 07:51:42 +00001129 case ARMISD::SRL_FLAG: return "ARMISD::SRL_FLAG";
1130 case ARMISD::SRA_FLAG: return "ARMISD::SRA_FLAG";
1131 case ARMISD::RRX: return "ARMISD::RRX";
Bob Wilson7117a912009-03-20 22:42:55 +00001132
Evan Chenge8916542011-08-30 01:34:54 +00001133 case ARMISD::ADDC: return "ARMISD::ADDC";
1134 case ARMISD::ADDE: return "ARMISD::ADDE";
1135 case ARMISD::SUBC: return "ARMISD::SUBC";
1136 case ARMISD::SUBE: return "ARMISD::SUBE";
1137
Bob Wilson22806742010-09-22 22:09:21 +00001138 case ARMISD::VMOVRRD: return "ARMISD::VMOVRRD";
1139 case ARMISD::VMOVDRR: return "ARMISD::VMOVDRR";
Lauro Ramos Venancioc39c12a2007-04-27 13:54:47 +00001140
Evan Chengec6d7c92009-10-28 06:55:03 +00001141 case ARMISD::EH_SJLJ_SETJMP: return "ARMISD::EH_SJLJ_SETJMP";
Matthias Braun3cd00c12015-07-16 22:34:16 +00001142 case ARMISD::EH_SJLJ_LONGJMP: return "ARMISD::EH_SJLJ_LONGJMP";
1143 case ARMISD::EH_SJLJ_SETUP_DISPATCH: return "ARMISD::EH_SJLJ_SETUP_DISPATCH";
Evan Chengec6d7c92009-10-28 06:55:03 +00001144
Dale Johannesend679ff72010-06-03 21:09:53 +00001145 case ARMISD::TC_RETURN: return "ARMISD::TC_RETURN";
Jim Grosbach535d3b42010-09-08 03:54:02 +00001146
Lauro Ramos Venancioc39c12a2007-04-27 13:54:47 +00001147 case ARMISD::THREAD_POINTER:return "ARMISD::THREAD_POINTER";
Bob Wilson2e076c42009-06-22 23:27:02 +00001148
Evan Chengb972e562009-08-07 00:34:42 +00001149 case ARMISD::DYN_ALLOC: return "ARMISD::DYN_ALLOC";
1150
Bob Wilson7ed59712010-10-30 00:54:37 +00001151 case ARMISD::MEMBARRIER_MCR: return "ARMISD::MEMBARRIER_MCR";
Jim Grosbach53e88542009-12-10 00:11:09 +00001152
Evan Cheng8740ee32010-11-03 06:34:55 +00001153 case ARMISD::PRELOAD: return "ARMISD::PRELOAD";
1154
Saleem Abdulrasoolabac6e92014-06-09 20:18:42 +00001155 case ARMISD::WIN__CHKSTK: return "ARMISD:::WIN__CHKSTK";
Saleem Abdulrasoolfe83b502015-09-25 05:15:46 +00001156 case ARMISD::WIN__DBZCHK: return "ARMISD::WIN__DBZCHK";
Saleem Abdulrasoolabac6e92014-06-09 20:18:42 +00001157
Bob Wilson2e076c42009-06-22 23:27:02 +00001158 case ARMISD::VCEQ: return "ARMISD::VCEQ";
Bob Wilsonf268d032010-12-18 00:04:26 +00001159 case ARMISD::VCEQZ: return "ARMISD::VCEQZ";
Bob Wilson2e076c42009-06-22 23:27:02 +00001160 case ARMISD::VCGE: return "ARMISD::VCGE";
Bob Wilsonf268d032010-12-18 00:04:26 +00001161 case ARMISD::VCGEZ: return "ARMISD::VCGEZ";
1162 case ARMISD::VCLEZ: return "ARMISD::VCLEZ";
Bob Wilson2e076c42009-06-22 23:27:02 +00001163 case ARMISD::VCGEU: return "ARMISD::VCGEU";
1164 case ARMISD::VCGT: return "ARMISD::VCGT";
Bob Wilsonf268d032010-12-18 00:04:26 +00001165 case ARMISD::VCGTZ: return "ARMISD::VCGTZ";
1166 case ARMISD::VCLTZ: return "ARMISD::VCLTZ";
Bob Wilson2e076c42009-06-22 23:27:02 +00001167 case ARMISD::VCGTU: return "ARMISD::VCGTU";
1168 case ARMISD::VTST: return "ARMISD::VTST";
1169
1170 case ARMISD::VSHL: return "ARMISD::VSHL";
1171 case ARMISD::VSHRs: return "ARMISD::VSHRs";
1172 case ARMISD::VSHRu: return "ARMISD::VSHRu";
Bob Wilson2e076c42009-06-22 23:27:02 +00001173 case ARMISD::VRSHRs: return "ARMISD::VRSHRs";
1174 case ARMISD::VRSHRu: return "ARMISD::VRSHRu";
1175 case ARMISD::VRSHRN: return "ARMISD::VRSHRN";
1176 case ARMISD::VQSHLs: return "ARMISD::VQSHLs";
1177 case ARMISD::VQSHLu: return "ARMISD::VQSHLu";
1178 case ARMISD::VQSHLsu: return "ARMISD::VQSHLsu";
1179 case ARMISD::VQSHRNs: return "ARMISD::VQSHRNs";
1180 case ARMISD::VQSHRNu: return "ARMISD::VQSHRNu";
1181 case ARMISD::VQSHRNsu: return "ARMISD::VQSHRNsu";
1182 case ARMISD::VQRSHRNs: return "ARMISD::VQRSHRNs";
1183 case ARMISD::VQRSHRNu: return "ARMISD::VQRSHRNu";
1184 case ARMISD::VQRSHRNsu: return "ARMISD::VQRSHRNsu";
Matthias Braund04893f2015-05-07 21:33:59 +00001185 case ARMISD::VSLI: return "ARMISD::VSLI";
1186 case ARMISD::VSRI: return "ARMISD::VSRI";
Bob Wilson2e076c42009-06-22 23:27:02 +00001187 case ARMISD::VGETLANEu: return "ARMISD::VGETLANEu";
1188 case ARMISD::VGETLANEs: return "ARMISD::VGETLANEs";
Bob Wilsona3f19012010-07-13 21:16:48 +00001189 case ARMISD::VMOVIMM: return "ARMISD::VMOVIMM";
Bob Wilsonbad47f62010-07-14 06:31:50 +00001190 case ARMISD::VMVNIMM: return "ARMISD::VMVNIMM";
Evan Cheng7ca4b6e2011-11-15 02:12:34 +00001191 case ARMISD::VMOVFPIMM: return "ARMISD::VMOVFPIMM";
Bob Wilsoneb54d512009-08-14 05:13:08 +00001192 case ARMISD::VDUP: return "ARMISD::VDUP";
Bob Wilsoncce31f62009-08-14 05:08:32 +00001193 case ARMISD::VDUPLANE: return "ARMISD::VDUPLANE";
Bob Wilson32cd8552009-08-19 17:03:43 +00001194 case ARMISD::VEXT: return "ARMISD::VEXT";
Bob Wilsonea3a4022009-08-12 22:31:50 +00001195 case ARMISD::VREV64: return "ARMISD::VREV64";
1196 case ARMISD::VREV32: return "ARMISD::VREV32";
1197 case ARMISD::VREV16: return "ARMISD::VREV16";
Anton Korobeynikov232b19c2009-08-21 12:41:42 +00001198 case ARMISD::VZIP: return "ARMISD::VZIP";
1199 case ARMISD::VUZP: return "ARMISD::VUZP";
1200 case ARMISD::VTRN: return "ARMISD::VTRN";
Bill Wendlinge1fd78f2011-03-14 23:02:38 +00001201 case ARMISD::VTBL1: return "ARMISD::VTBL1";
1202 case ARMISD::VTBL2: return "ARMISD::VTBL2";
Bob Wilson38ab35a2010-09-01 23:50:19 +00001203 case ARMISD::VMULLs: return "ARMISD::VMULLs";
1204 case ARMISD::VMULLu: return "ARMISD::VMULLu";
Arnold Schwaighoferf00fb1c2012-09-04 14:37:49 +00001205 case ARMISD::UMLAL: return "ARMISD::UMLAL";
1206 case ARMISD::SMLAL: return "ARMISD::SMLAL";
Bob Wilsond8a9a042010-06-04 00:04:02 +00001207 case ARMISD::BUILD_VECTOR: return "ARMISD::BUILD_VECTOR";
Jim Grosbach6e3b5fa2010-07-17 01:50:57 +00001208 case ARMISD::BFI: return "ARMISD::BFI";
Bob Wilson62a6f7e2010-11-28 06:51:11 +00001209 case ARMISD::VORRIMM: return "ARMISD::VORRIMM";
1210 case ARMISD::VBICIMM: return "ARMISD::VBICIMM";
Cameron Zwarich53dd03d2011-03-30 23:01:21 +00001211 case ARMISD::VBSL: return "ARMISD::VBSL";
Scott Douglass953f9082015-10-05 14:49:54 +00001212 case ARMISD::MEMCPY: return "ARMISD::MEMCPY";
Bob Wilson2d790df2010-11-28 06:51:26 +00001213 case ARMISD::VLD2DUP: return "ARMISD::VLD2DUP";
1214 case ARMISD::VLD3DUP: return "ARMISD::VLD3DUP";
1215 case ARMISD::VLD4DUP: return "ARMISD::VLD4DUP";
Bob Wilson06fce872011-02-07 17:43:21 +00001216 case ARMISD::VLD1_UPD: return "ARMISD::VLD1_UPD";
1217 case ARMISD::VLD2_UPD: return "ARMISD::VLD2_UPD";
1218 case ARMISD::VLD3_UPD: return "ARMISD::VLD3_UPD";
1219 case ARMISD::VLD4_UPD: return "ARMISD::VLD4_UPD";
1220 case ARMISD::VLD2LN_UPD: return "ARMISD::VLD2LN_UPD";
1221 case ARMISD::VLD3LN_UPD: return "ARMISD::VLD3LN_UPD";
1222 case ARMISD::VLD4LN_UPD: return "ARMISD::VLD4LN_UPD";
1223 case ARMISD::VLD2DUP_UPD: return "ARMISD::VLD2DUP_UPD";
1224 case ARMISD::VLD3DUP_UPD: return "ARMISD::VLD3DUP_UPD";
1225 case ARMISD::VLD4DUP_UPD: return "ARMISD::VLD4DUP_UPD";
1226 case ARMISD::VST1_UPD: return "ARMISD::VST1_UPD";
1227 case ARMISD::VST2_UPD: return "ARMISD::VST2_UPD";
1228 case ARMISD::VST3_UPD: return "ARMISD::VST3_UPD";
1229 case ARMISD::VST4_UPD: return "ARMISD::VST4_UPD";
1230 case ARMISD::VST2LN_UPD: return "ARMISD::VST2LN_UPD";
1231 case ARMISD::VST3LN_UPD: return "ARMISD::VST3LN_UPD";
1232 case ARMISD::VST4LN_UPD: return "ARMISD::VST4LN_UPD";
Evan Cheng10043e22007-01-19 07:51:42 +00001233 }
Matthias Braund04893f2015-05-07 21:33:59 +00001234 return nullptr;
Evan Cheng10043e22007-01-19 07:51:42 +00001235}
1236
Mehdi Amini44ede332015-07-09 02:09:04 +00001237EVT ARMTargetLowering::getSetCCResultType(const DataLayout &DL, LLVMContext &,
1238 EVT VT) const {
1239 if (!VT.isVector())
1240 return getPointerTy(DL);
Duncan Sandsf2641e12011-09-06 19:07:46 +00001241 return VT.changeVectorElementTypeToInteger();
1242}
1243
Evan Cheng4cad68e2010-05-15 02:18:07 +00001244/// getRegClassFor - Return the register class that should be used for the
1245/// specified value type.
Patrik Hagglund5e6c3612012-12-13 06:34:11 +00001246const TargetRegisterClass *ARMTargetLowering::getRegClassFor(MVT VT) const {
Evan Cheng4cad68e2010-05-15 02:18:07 +00001247 // Map v4i64 to QQ registers but do not make the type legal. Similarly map
1248 // v8i64 to QQQQ registers. v4i64 and v8i64 are only used for REG_SEQUENCE to
1249 // load / store 4 to 8 consecutive D registers.
Evan Cheng3d214cd2010-05-15 02:20:21 +00001250 if (Subtarget->hasNEON()) {
1251 if (VT == MVT::v4i64)
Craig Topperc7242e02012-04-20 07:30:17 +00001252 return &ARM::QQPRRegClass;
1253 if (VT == MVT::v8i64)
1254 return &ARM::QQQQPRRegClass;
Evan Cheng3d214cd2010-05-15 02:20:21 +00001255 }
Evan Cheng4cad68e2010-05-15 02:18:07 +00001256 return TargetLowering::getRegClassFor(VT);
1257}
1258
John Brawn0dbcd652015-03-18 12:01:59 +00001259// memcpy, and other memory intrinsics, typically tries to use LDM/STM if the
1260// source/dest is aligned and the copy size is large enough. We therefore want
1261// to align such objects passed to memory intrinsics.
1262bool ARMTargetLowering::shouldAlignPointerArgs(CallInst *CI, unsigned &MinSize,
1263 unsigned &PrefAlign) const {
1264 if (!isa<MemIntrinsic>(CI))
1265 return false;
1266 MinSize = 8;
1267 // On ARM11 onwards (excluding M class) 8-byte aligned LDM is typically 1
1268 // cycle faster than 4-byte aligned LDM.
1269 PrefAlign = (Subtarget->hasV6Ops() && !Subtarget->isMClass() ? 8 : 4);
1270 return true;
1271}
1272
Eric Christopher84bdfd82010-07-21 22:26:11 +00001273// Create a fast isel object.
1274FastISel *
Bob Wilson3e6fa462012-08-03 04:06:28 +00001275ARMTargetLowering::createFastISel(FunctionLoweringInfo &funcInfo,
1276 const TargetLibraryInfo *libInfo) const {
1277 return ARM::createFastISel(funcInfo, libInfo);
Eric Christopher84bdfd82010-07-21 22:26:11 +00001278}
1279
Evan Cheng4401f882010-05-20 23:26:43 +00001280Sched::Preference ARMTargetLowering::getSchedulingPreference(SDNode *N) const {
Evan Chengbf914992010-05-28 23:25:23 +00001281 unsigned NumVals = N->getNumValues();
1282 if (!NumVals)
1283 return Sched::RegPressure;
1284
1285 for (unsigned i = 0; i != NumVals; ++i) {
Evan Cheng4401f882010-05-20 23:26:43 +00001286 EVT VT = N->getValueType(i);
Chris Lattner3e5fbd72010-12-21 02:38:05 +00001287 if (VT == MVT::Glue || VT == MVT::Other)
Evan Cheng0c4c5ca2010-10-29 18:07:31 +00001288 continue;
Evan Cheng4401f882010-05-20 23:26:43 +00001289 if (VT.isFloatingPoint() || VT.isVector())
Dan Gohman4ed1afa2011-10-24 17:55:11 +00001290 return Sched::ILP;
Evan Cheng4401f882010-05-20 23:26:43 +00001291 }
Evan Chengbf914992010-05-28 23:25:23 +00001292
1293 if (!N->isMachineOpcode())
1294 return Sched::RegPressure;
1295
1296 // Load are scheduled for latency even if there instruction itinerary
1297 // is not available.
Eric Christopher1889fdc2015-01-29 00:19:39 +00001298 const TargetInstrInfo *TII = Subtarget->getInstrInfo();
Evan Cheng6cc775f2011-06-28 19:10:37 +00001299 const MCInstrDesc &MCID = TII->get(N->getMachineOpcode());
Evan Cheng0c4c5ca2010-10-29 18:07:31 +00001300
Evan Cheng6cc775f2011-06-28 19:10:37 +00001301 if (MCID.getNumDefs() == 0)
Evan Cheng0c4c5ca2010-10-29 18:07:31 +00001302 return Sched::RegPressure;
1303 if (!Itins->isEmpty() &&
Evan Cheng6cc775f2011-06-28 19:10:37 +00001304 Itins->getOperandCycle(MCID.getSchedClass(), 0) > 2)
Dan Gohman4ed1afa2011-10-24 17:55:11 +00001305 return Sched::ILP;
Evan Chengbf914992010-05-28 23:25:23 +00001306
Evan Cheng4401f882010-05-20 23:26:43 +00001307 return Sched::RegPressure;
1308}
1309
Evan Cheng10043e22007-01-19 07:51:42 +00001310//===----------------------------------------------------------------------===//
1311// Lowering Code
1312//===----------------------------------------------------------------------===//
1313
Evan Cheng10043e22007-01-19 07:51:42 +00001314/// IntCCToARMCC - Convert a DAG integer condition code to an ARM CC
1315static ARMCC::CondCodes IntCCToARMCC(ISD::CondCode CC) {
1316 switch (CC) {
Torok Edwinfbcc6632009-07-14 16:55:14 +00001317 default: llvm_unreachable("Unknown condition code!");
Evan Cheng10043e22007-01-19 07:51:42 +00001318 case ISD::SETNE: return ARMCC::NE;
1319 case ISD::SETEQ: return ARMCC::EQ;
1320 case ISD::SETGT: return ARMCC::GT;
1321 case ISD::SETGE: return ARMCC::GE;
1322 case ISD::SETLT: return ARMCC::LT;
1323 case ISD::SETLE: return ARMCC::LE;
1324 case ISD::SETUGT: return ARMCC::HI;
1325 case ISD::SETUGE: return ARMCC::HS;
1326 case ISD::SETULT: return ARMCC::LO;
1327 case ISD::SETULE: return ARMCC::LS;
1328 }
1329}
1330
Bob Wilsona2e83332009-09-09 23:14:54 +00001331/// FPCCToARMCC - Convert a DAG fp condition code to an ARM CC.
1332static void FPCCToARMCC(ISD::CondCode CC, ARMCC::CondCodes &CondCode,
Evan Cheng10043e22007-01-19 07:51:42 +00001333 ARMCC::CondCodes &CondCode2) {
Evan Cheng10043e22007-01-19 07:51:42 +00001334 CondCode2 = ARMCC::AL;
1335 switch (CC) {
Torok Edwinfbcc6632009-07-14 16:55:14 +00001336 default: llvm_unreachable("Unknown FP condition!");
Evan Cheng10043e22007-01-19 07:51:42 +00001337 case ISD::SETEQ:
1338 case ISD::SETOEQ: CondCode = ARMCC::EQ; break;
1339 case ISD::SETGT:
1340 case ISD::SETOGT: CondCode = ARMCC::GT; break;
1341 case ISD::SETGE:
1342 case ISD::SETOGE: CondCode = ARMCC::GE; break;
1343 case ISD::SETOLT: CondCode = ARMCC::MI; break;
Bob Wilsona2e83332009-09-09 23:14:54 +00001344 case ISD::SETOLE: CondCode = ARMCC::LS; break;
Evan Cheng10043e22007-01-19 07:51:42 +00001345 case ISD::SETONE: CondCode = ARMCC::MI; CondCode2 = ARMCC::GT; break;
1346 case ISD::SETO: CondCode = ARMCC::VC; break;
1347 case ISD::SETUO: CondCode = ARMCC::VS; break;
1348 case ISD::SETUEQ: CondCode = ARMCC::EQ; CondCode2 = ARMCC::VS; break;
1349 case ISD::SETUGT: CondCode = ARMCC::HI; break;
1350 case ISD::SETUGE: CondCode = ARMCC::PL; break;
1351 case ISD::SETLT:
1352 case ISD::SETULT: CondCode = ARMCC::LT; break;
1353 case ISD::SETLE:
1354 case ISD::SETULE: CondCode = ARMCC::LE; break;
1355 case ISD::SETNE:
1356 case ISD::SETUNE: CondCode = ARMCC::NE; break;
1357 }
Evan Cheng10043e22007-01-19 07:51:42 +00001358}
1359
Bob Wilsona4c22902009-04-17 19:07:39 +00001360//===----------------------------------------------------------------------===//
1361// Calling Convention Implementation
Bob Wilsona4c22902009-04-17 19:07:39 +00001362//===----------------------------------------------------------------------===//
1363
1364#include "ARMGenCallingConv.inc"
1365
Oliver Stannardc24f2172014-05-09 14:01:47 +00001366/// getEffectiveCallingConv - Get the effective calling convention, taking into
1367/// account presence of floating point hardware and calling convention
1368/// limitations, such as support for variadic functions.
1369CallingConv::ID
1370ARMTargetLowering::getEffectiveCallingConv(CallingConv::ID CC,
1371 bool isVarArg) const {
Anton Korobeynikova8fd40b2009-06-16 18:50:49 +00001372 switch (CC) {
1373 default:
Anton Korobeynikov22ef7512009-08-05 19:04:42 +00001374 llvm_unreachable("Unsupported calling convention");
Oliver Stannardc24f2172014-05-09 14:01:47 +00001375 case CallingConv::ARM_AAPCS:
1376 case CallingConv::ARM_APCS:
1377 case CallingConv::GHC:
1378 return CC;
1379 case CallingConv::ARM_AAPCS_VFP:
1380 return isVarArg ? CallingConv::ARM_AAPCS : CallingConv::ARM_AAPCS_VFP;
1381 case CallingConv::C:
Evan Cheng08dd8c82010-10-22 18:23:05 +00001382 if (!Subtarget->isAAPCS_ABI())
Oliver Stannardc24f2172014-05-09 14:01:47 +00001383 return CallingConv::ARM_APCS;
Oliver Stannardb5e596f2014-06-13 08:33:03 +00001384 else if (Subtarget->hasVFP2() && !Subtarget->isThumb1Only() &&
Nick Lewycky50f02cb2011-12-02 22:16:29 +00001385 getTargetMachine().Options.FloatABIType == FloatABI::Hard &&
1386 !isVarArg)
Oliver Stannardc24f2172014-05-09 14:01:47 +00001387 return CallingConv::ARM_AAPCS_VFP;
1388 else
1389 return CallingConv::ARM_AAPCS;
1390 case CallingConv::Fast:
Manman Ren16026052016-01-11 23:50:43 +00001391 case CallingConv::CXX_FAST_TLS:
Oliver Stannardc24f2172014-05-09 14:01:47 +00001392 if (!Subtarget->isAAPCS_ABI()) {
Oliver Stannardb5e596f2014-06-13 08:33:03 +00001393 if (Subtarget->hasVFP2() && !Subtarget->isThumb1Only() && !isVarArg)
Oliver Stannardc24f2172014-05-09 14:01:47 +00001394 return CallingConv::Fast;
1395 return CallingConv::ARM_APCS;
Oliver Stannardb5e596f2014-06-13 08:33:03 +00001396 } else if (Subtarget->hasVFP2() && !Subtarget->isThumb1Only() && !isVarArg)
Oliver Stannardc24f2172014-05-09 14:01:47 +00001397 return CallingConv::ARM_AAPCS_VFP;
1398 else
1399 return CallingConv::ARM_AAPCS;
Evan Cheng08dd8c82010-10-22 18:23:05 +00001400 }
Oliver Stannardc24f2172014-05-09 14:01:47 +00001401}
1402
1403/// CCAssignFnForNode - Selects the correct CCAssignFn for the given
1404/// CallingConvention.
1405CCAssignFn *ARMTargetLowering::CCAssignFnForNode(CallingConv::ID CC,
1406 bool Return,
1407 bool isVarArg) const {
1408 switch (getEffectiveCallingConv(CC, isVarArg)) {
1409 default:
1410 llvm_unreachable("Unsupported calling convention");
Anton Korobeynikova8fd40b2009-06-16 18:50:49 +00001411 case CallingConv::ARM_APCS:
Evan Cheng08dd8c82010-10-22 18:23:05 +00001412 return (Return ? RetCC_ARM_APCS : CC_ARM_APCS);
Oliver Stannardc24f2172014-05-09 14:01:47 +00001413 case CallingConv::ARM_AAPCS:
1414 return (Return ? RetCC_ARM_AAPCS : CC_ARM_AAPCS);
1415 case CallingConv::ARM_AAPCS_VFP:
1416 return (Return ? RetCC_ARM_AAPCS_VFP : CC_ARM_AAPCS_VFP);
1417 case CallingConv::Fast:
1418 return (Return ? RetFastCC_ARM_APCS : FastCC_ARM_APCS);
Eric Christopherb3322362012-08-03 00:05:53 +00001419 case CallingConv::GHC:
1420 return (Return ? RetCC_ARM_APCS : CC_ARM_APCS_GHC);
Anton Korobeynikova8fd40b2009-06-16 18:50:49 +00001421 }
1422}
1423
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00001424/// LowerCallResult - Lower the result values of a call into the
1425/// appropriate copies out of appropriate physical registers.
1426SDValue
1427ARMTargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel68c5f472009-09-02 08:44:58 +00001428 CallingConv::ID CallConv, bool isVarArg,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00001429 const SmallVectorImpl<ISD::InputArg> &Ins,
Andrew Trickef9de2a2013-05-25 02:42:55 +00001430 SDLoc dl, SelectionDAG &DAG,
Stephen Linb8bd2322013-04-20 05:14:40 +00001431 SmallVectorImpl<SDValue> &InVals,
1432 bool isThisReturn, SDValue ThisVal) const {
Bob Wilsona4c22902009-04-17 19:07:39 +00001433
Bob Wilsona4c22902009-04-17 19:07:39 +00001434 // Assign locations to each value returned by this call.
1435 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopherb5217502014-08-06 18:45:26 +00001436 ARMCCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(), RVLocs,
1437 *DAG.getContext(), Call);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00001438 CCInfo.AnalyzeCallResult(Ins,
Anton Korobeynikov22ef7512009-08-05 19:04:42 +00001439 CCAssignFnForNode(CallConv, /* Return*/ true,
1440 isVarArg));
Bob Wilsona4c22902009-04-17 19:07:39 +00001441
1442 // Copy all of the result registers out of their specified physreg.
1443 for (unsigned i = 0; i != RVLocs.size(); ++i) {
1444 CCValAssign VA = RVLocs[i];
1445
Stephen Linb8bd2322013-04-20 05:14:40 +00001446 // Pass 'this' value directly from the argument to return value, to avoid
1447 // reg unit interference
1448 if (i == 0 && isThisReturn) {
Stephen Lin8118e0b2013-04-23 19:42:25 +00001449 assert(!VA.needsCustom() && VA.getLocVT() == MVT::i32 &&
1450 "unexpected return calling convention register assignment");
Stephen Linb8bd2322013-04-20 05:14:40 +00001451 InVals.push_back(ThisVal);
1452 continue;
1453 }
1454
Bob Wilson0041bd32009-04-25 00:33:20 +00001455 SDValue Val;
Bob Wilsona4c22902009-04-17 19:07:39 +00001456 if (VA.needsCustom()) {
Bob Wilson2e076c42009-06-22 23:27:02 +00001457 // Handle f64 or half of a v2f64.
Owen Anderson9f944592009-08-11 20:47:22 +00001458 SDValue Lo = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32,
Bob Wilsona4c22902009-04-17 19:07:39 +00001459 InFlag);
Bob Wilsonf134b2d2009-04-24 17:00:36 +00001460 Chain = Lo.getValue(1);
1461 InFlag = Lo.getValue(2);
Bob Wilsona4c22902009-04-17 19:07:39 +00001462 VA = RVLocs[++i]; // skip ahead to next loc
Owen Anderson9f944592009-08-11 20:47:22 +00001463 SDValue Hi = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32,
Bob Wilsonf134b2d2009-04-24 17:00:36 +00001464 InFlag);
1465 Chain = Hi.getValue(1);
1466 InFlag = Hi.getValue(2);
Christian Pirkerb5728192014-05-08 14:06:24 +00001467 if (!Subtarget->isLittle())
1468 std::swap (Lo, Hi);
Jim Grosbachd7cf55c2009-11-09 00:11:35 +00001469 Val = DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, Lo, Hi);
Bob Wilson2e076c42009-06-22 23:27:02 +00001470
Owen Anderson9f944592009-08-11 20:47:22 +00001471 if (VA.getLocVT() == MVT::v2f64) {
1472 SDValue Vec = DAG.getNode(ISD::UNDEF, dl, MVT::v2f64);
1473 Vec = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Vec, Val,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001474 DAG.getConstant(0, dl, MVT::i32));
Bob Wilson2e076c42009-06-22 23:27:02 +00001475
1476 VA = RVLocs[++i]; // skip ahead to next loc
Owen Anderson9f944592009-08-11 20:47:22 +00001477 Lo = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32, InFlag);
Bob Wilson2e076c42009-06-22 23:27:02 +00001478 Chain = Lo.getValue(1);
1479 InFlag = Lo.getValue(2);
1480 VA = RVLocs[++i]; // skip ahead to next loc
Owen Anderson9f944592009-08-11 20:47:22 +00001481 Hi = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32, InFlag);
Bob Wilson2e076c42009-06-22 23:27:02 +00001482 Chain = Hi.getValue(1);
1483 InFlag = Hi.getValue(2);
Christian Pirkerb5728192014-05-08 14:06:24 +00001484 if (!Subtarget->isLittle())
1485 std::swap (Lo, Hi);
Jim Grosbachd7cf55c2009-11-09 00:11:35 +00001486 Val = DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, Lo, Hi);
Owen Anderson9f944592009-08-11 20:47:22 +00001487 Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Vec, Val,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001488 DAG.getConstant(1, dl, MVT::i32));
Bob Wilson2e076c42009-06-22 23:27:02 +00001489 }
Bob Wilsona4c22902009-04-17 19:07:39 +00001490 } else {
Bob Wilson0041bd32009-04-25 00:33:20 +00001491 Val = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), VA.getLocVT(),
1492 InFlag);
Bob Wilsonf134b2d2009-04-24 17:00:36 +00001493 Chain = Val.getValue(1);
1494 InFlag = Val.getValue(2);
Bob Wilsona4c22902009-04-17 19:07:39 +00001495 }
Bob Wilson0041bd32009-04-25 00:33:20 +00001496
1497 switch (VA.getLocInfo()) {
Torok Edwinfbcc6632009-07-14 16:55:14 +00001498 default: llvm_unreachable("Unknown loc info!");
Bob Wilson0041bd32009-04-25 00:33:20 +00001499 case CCValAssign::Full: break;
1500 case CCValAssign::BCvt:
Wesley Peck527da1b2010-11-23 03:31:01 +00001501 Val = DAG.getNode(ISD::BITCAST, dl, VA.getValVT(), Val);
Bob Wilson0041bd32009-04-25 00:33:20 +00001502 break;
1503 }
1504
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00001505 InVals.push_back(Val);
Bob Wilsona4c22902009-04-17 19:07:39 +00001506 }
1507
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00001508 return Chain;
Bob Wilsona4c22902009-04-17 19:07:39 +00001509}
1510
Bob Wilsonea09d4a2009-04-17 20:35:10 +00001511/// LowerMemOpCallTo - Store the argument to the stack.
Bob Wilsona4c22902009-04-17 19:07:39 +00001512SDValue
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00001513ARMTargetLowering::LowerMemOpCallTo(SDValue Chain,
1514 SDValue StackPtr, SDValue Arg,
Andrew Trickef9de2a2013-05-25 02:42:55 +00001515 SDLoc dl, SelectionDAG &DAG,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00001516 const CCValAssign &VA,
Dan Gohman21cea8a2010-04-17 15:26:15 +00001517 ISD::ArgFlagsTy Flags) const {
Bob Wilsona4c22902009-04-17 19:07:39 +00001518 unsigned LocMemOffset = VA.getLocMemOffset();
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001519 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset, dl);
Mehdi Amini44ede332015-07-09 02:09:04 +00001520 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(DAG.getDataLayout()),
1521 StackPtr, PtrOff);
Alex Lorenze40c8a22015-08-11 23:09:45 +00001522 return DAG.getStore(
1523 Chain, dl, Arg, PtrOff,
1524 MachinePointerInfo::getStack(DAG.getMachineFunction(), LocMemOffset),
1525 false, false, 0);
Evan Cheng10043e22007-01-19 07:51:42 +00001526}
1527
Andrew Trickef9de2a2013-05-25 02:42:55 +00001528void ARMTargetLowering::PassF64ArgInRegs(SDLoc dl, SelectionDAG &DAG,
Bob Wilson2e076c42009-06-22 23:27:02 +00001529 SDValue Chain, SDValue &Arg,
1530 RegsToPassVector &RegsToPass,
1531 CCValAssign &VA, CCValAssign &NextVA,
1532 SDValue &StackPtr,
Craig Topperb94011f2013-07-14 04:42:23 +00001533 SmallVectorImpl<SDValue> &MemOpChains,
Dan Gohman21cea8a2010-04-17 15:26:15 +00001534 ISD::ArgFlagsTy Flags) const {
Bob Wilson2e076c42009-06-22 23:27:02 +00001535
Jim Grosbachd7cf55c2009-11-09 00:11:35 +00001536 SDValue fmrrd = DAG.getNode(ARMISD::VMOVRRD, dl,
Owen Anderson9f944592009-08-11 20:47:22 +00001537 DAG.getVTList(MVT::i32, MVT::i32), Arg);
Christian Pirkerb5728192014-05-08 14:06:24 +00001538 unsigned id = Subtarget->isLittle() ? 0 : 1;
1539 RegsToPass.push_back(std::make_pair(VA.getLocReg(), fmrrd.getValue(id)));
Bob Wilson2e076c42009-06-22 23:27:02 +00001540
1541 if (NextVA.isRegLoc())
Christian Pirkerb5728192014-05-08 14:06:24 +00001542 RegsToPass.push_back(std::make_pair(NextVA.getLocReg(), fmrrd.getValue(1-id)));
Bob Wilson2e076c42009-06-22 23:27:02 +00001543 else {
1544 assert(NextVA.isMemLoc());
Craig Topper062a2ba2014-04-25 05:30:21 +00001545 if (!StackPtr.getNode())
Mehdi Amini44ede332015-07-09 02:09:04 +00001546 StackPtr = DAG.getCopyFromReg(Chain, dl, ARM::SP,
1547 getPointerTy(DAG.getDataLayout()));
Bob Wilson2e076c42009-06-22 23:27:02 +00001548
Christian Pirkerb5728192014-05-08 14:06:24 +00001549 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, fmrrd.getValue(1-id),
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00001550 dl, DAG, NextVA,
1551 Flags));
Bob Wilson2e076c42009-06-22 23:27:02 +00001552 }
1553}
1554
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00001555/// LowerCall - Lowering a call into a callseq_start <-
Evan Cheng4b6c8f72007-02-03 08:53:01 +00001556/// ARMISD:CALL <- callseq_end chain. Also add input and output parameter
1557/// nodes.
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00001558SDValue
Justin Holewinskiaa583972012-05-25 16:35:28 +00001559ARMTargetLowering::LowerCall(TargetLowering::CallLoweringInfo &CLI,
Dan Gohman21cea8a2010-04-17 15:26:15 +00001560 SmallVectorImpl<SDValue> &InVals) const {
Justin Holewinskiaa583972012-05-25 16:35:28 +00001561 SelectionDAG &DAG = CLI.DAG;
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001562 SDLoc &dl = CLI.DL;
Craig Topperb94011f2013-07-14 04:42:23 +00001563 SmallVectorImpl<ISD::OutputArg> &Outs = CLI.Outs;
1564 SmallVectorImpl<SDValue> &OutVals = CLI.OutVals;
1565 SmallVectorImpl<ISD::InputArg> &Ins = CLI.Ins;
Justin Holewinskiaa583972012-05-25 16:35:28 +00001566 SDValue Chain = CLI.Chain;
1567 SDValue Callee = CLI.Callee;
1568 bool &isTailCall = CLI.IsTailCall;
1569 CallingConv::ID CallConv = CLI.CallConv;
1570 bool doesNotRet = CLI.DoesNotReturn;
1571 bool isVarArg = CLI.IsVarArg;
1572
Dale Johannesend679ff72010-06-03 21:09:53 +00001573 MachineFunction &MF = DAG.getMachineFunction();
Stephen Lin4eedb292013-04-23 19:30:12 +00001574 bool isStructRet = (Outs.empty()) ? false : Outs[0].Flags.isSRet();
1575 bool isThisReturn = false;
1576 bool isSibCall = false;
Akira Hatanakad9699bc2015-06-09 19:07:19 +00001577 auto Attr = MF.getFunction()->getFnAttribute("disable-tail-calls");
Saleem Abdulrasool0d96f3d2014-03-11 15:09:54 +00001578
Bob Wilson8decdc42011-10-07 17:17:49 +00001579 // Disable tail calls if they're not supported.
Akira Hatanakad9699bc2015-06-09 19:07:19 +00001580 if (!Subtarget->supportsTailCall() || Attr.getValueAsString() == "true")
Bob Wilson3c9ed762010-08-13 22:43:33 +00001581 isTailCall = false;
Saleem Abdulrasool0d96f3d2014-03-11 15:09:54 +00001582
Dale Johannesend679ff72010-06-03 21:09:53 +00001583 if (isTailCall) {
1584 // Check if it's really possible to do a tail call.
1585 isTailCall = IsEligibleForTailCallOptimization(Callee, CallConv,
Stephen Lin4eedb292013-04-23 19:30:12 +00001586 isVarArg, isStructRet, MF.getFunction()->hasStructRetAttr(),
Dan Gohmanfe7532a2010-07-07 15:54:55 +00001587 Outs, OutVals, Ins, DAG);
Reid Kleckner5772b772014-04-24 20:14:34 +00001588 if (!isTailCall && CLI.CS && CLI.CS->isMustTailCall())
1589 report_fatal_error("failed to perform tail call elimination on a call "
1590 "site marked musttail");
Dale Johannesend679ff72010-06-03 21:09:53 +00001591 // We don't support GuaranteedTailCallOpt for ARM, only automatically
1592 // detected sibcalls.
1593 if (isTailCall) {
1594 ++NumTailCalls;
Stephen Lin4eedb292013-04-23 19:30:12 +00001595 isSibCall = true;
Dale Johannesend679ff72010-06-03 21:09:53 +00001596 }
1597 }
Evan Cheng10043e22007-01-19 07:51:42 +00001598
Bob Wilsona4c22902009-04-17 19:07:39 +00001599 // Analyze operands of the call, assigning locations to each operand.
1600 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopherb5217502014-08-06 18:45:26 +00001601 ARMCCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(), ArgLocs,
1602 *DAG.getContext(), Call);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00001603 CCInfo.AnalyzeCallOperands(Outs,
Anton Korobeynikov22ef7512009-08-05 19:04:42 +00001604 CCAssignFnForNode(CallConv, /* Return*/ false,
1605 isVarArg));
Evan Cheng10043e22007-01-19 07:51:42 +00001606
Bob Wilsona4c22902009-04-17 19:07:39 +00001607 // Get a count of how many bytes are to be pushed on the stack.
1608 unsigned NumBytes = CCInfo.getNextStackOffset();
Evan Cheng10043e22007-01-19 07:51:42 +00001609
Dale Johannesend679ff72010-06-03 21:09:53 +00001610 // For tail calls, memory operands are available in our caller's stack.
Stephen Lin4eedb292013-04-23 19:30:12 +00001611 if (isSibCall)
Dale Johannesend679ff72010-06-03 21:09:53 +00001612 NumBytes = 0;
1613
Evan Cheng10043e22007-01-19 07:51:42 +00001614 // Adjust the stack pointer for the new arguments...
1615 // These operations are automatically eliminated by the prolog/epilog pass
Stephen Lin4eedb292013-04-23 19:30:12 +00001616 if (!isSibCall)
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001617 Chain = DAG.getCALLSEQ_START(Chain,
1618 DAG.getIntPtrConstant(NumBytes, dl, true), dl);
Evan Cheng10043e22007-01-19 07:51:42 +00001619
Mehdi Amini44ede332015-07-09 02:09:04 +00001620 SDValue StackPtr =
1621 DAG.getCopyFromReg(Chain, dl, ARM::SP, getPointerTy(DAG.getDataLayout()));
Evan Cheng10043e22007-01-19 07:51:42 +00001622
Bob Wilson2e076c42009-06-22 23:27:02 +00001623 RegsToPassVector RegsToPass;
Bob Wilsona4c22902009-04-17 19:07:39 +00001624 SmallVector<SDValue, 8> MemOpChains;
Evan Cheng10043e22007-01-19 07:51:42 +00001625
Bob Wilsona4c22902009-04-17 19:07:39 +00001626 // Walk the register/memloc assignments, inserting copies/loads. In the case
Bob Wilsonea09d4a2009-04-17 20:35:10 +00001627 // of tail call optimization, arguments are handled later.
Bob Wilsona4c22902009-04-17 19:07:39 +00001628 for (unsigned i = 0, realArgIdx = 0, e = ArgLocs.size();
1629 i != e;
1630 ++i, ++realArgIdx) {
1631 CCValAssign &VA = ArgLocs[i];
Dan Gohmanfe7532a2010-07-07 15:54:55 +00001632 SDValue Arg = OutVals[realArgIdx];
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00001633 ISD::ArgFlagsTy Flags = Outs[realArgIdx].Flags;
Stuart Hastings67c5c3e2011-02-28 17:17:53 +00001634 bool isByVal = Flags.isByVal();
Evan Cheng10043e22007-01-19 07:51:42 +00001635
Bob Wilsona4c22902009-04-17 19:07:39 +00001636 // Promote the value if needed.
1637 switch (VA.getLocInfo()) {
Torok Edwinfbcc6632009-07-14 16:55:14 +00001638 default: llvm_unreachable("Unknown loc info!");
Bob Wilsona4c22902009-04-17 19:07:39 +00001639 case CCValAssign::Full: break;
1640 case CCValAssign::SExt:
1641 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, VA.getLocVT(), Arg);
1642 break;
1643 case CCValAssign::ZExt:
1644 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, VA.getLocVT(), Arg);
1645 break;
1646 case CCValAssign::AExt:
1647 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, VA.getLocVT(), Arg);
1648 break;
1649 case CCValAssign::BCvt:
Wesley Peck527da1b2010-11-23 03:31:01 +00001650 Arg = DAG.getNode(ISD::BITCAST, dl, VA.getLocVT(), Arg);
Bob Wilsona4c22902009-04-17 19:07:39 +00001651 break;
Evan Cheng10043e22007-01-19 07:51:42 +00001652 }
1653
Anton Korobeynikov22ef7512009-08-05 19:04:42 +00001654 // f64 and v2f64 might be passed in i32 pairs and must be split into pieces
Bob Wilsona4c22902009-04-17 19:07:39 +00001655 if (VA.needsCustom()) {
Owen Anderson9f944592009-08-11 20:47:22 +00001656 if (VA.getLocVT() == MVT::v2f64) {
1657 SDValue Op0 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001658 DAG.getConstant(0, dl, MVT::i32));
Owen Anderson9f944592009-08-11 20:47:22 +00001659 SDValue Op1 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001660 DAG.getConstant(1, dl, MVT::i32));
Bob Wilsona4c22902009-04-17 19:07:39 +00001661
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00001662 PassF64ArgInRegs(dl, DAG, Chain, Op0, RegsToPass,
Bob Wilson2e076c42009-06-22 23:27:02 +00001663 VA, ArgLocs[++i], StackPtr, MemOpChains, Flags);
1664
1665 VA = ArgLocs[++i]; // skip ahead to next loc
1666 if (VA.isRegLoc()) {
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00001667 PassF64ArgInRegs(dl, DAG, Chain, Op1, RegsToPass,
Bob Wilson2e076c42009-06-22 23:27:02 +00001668 VA, ArgLocs[++i], StackPtr, MemOpChains, Flags);
1669 } else {
1670 assert(VA.isMemLoc());
Bob Wilson2e076c42009-06-22 23:27:02 +00001671
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00001672 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Op1,
1673 dl, DAG, VA, Flags));
Bob Wilson2e076c42009-06-22 23:27:02 +00001674 }
1675 } else {
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00001676 PassF64ArgInRegs(dl, DAG, Chain, Arg, RegsToPass, VA, ArgLocs[++i],
Bob Wilson2e076c42009-06-22 23:27:02 +00001677 StackPtr, MemOpChains, Flags);
Bob Wilsona4c22902009-04-17 19:07:39 +00001678 }
1679 } else if (VA.isRegLoc()) {
Stephen Lin8118e0b2013-04-23 19:42:25 +00001680 if (realArgIdx == 0 && Flags.isReturned() && Outs[0].VT == MVT::i32) {
1681 assert(VA.getLocVT() == MVT::i32 &&
1682 "unexpected calling convention register assignment");
1683 assert(!Ins.empty() && Ins[0].VT == MVT::i32 &&
Stephen Linb8bd2322013-04-20 05:14:40 +00001684 "unexpected use of 'returned'");
Stephen Lin4eedb292013-04-23 19:30:12 +00001685 isThisReturn = true;
Stephen Linb8bd2322013-04-20 05:14:40 +00001686 }
Bob Wilsona4c22902009-04-17 19:07:39 +00001687 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
Stuart Hastings45fe3c32011-04-20 16:47:52 +00001688 } else if (isByVal) {
1689 assert(VA.isMemLoc());
1690 unsigned offset = 0;
1691
1692 // True if this byval aggregate will be split between registers
1693 // and memory.
Stepan Dyatkovskiy8c02c982013-05-05 07:48:36 +00001694 unsigned ByValArgsCount = CCInfo.getInRegsParamsCount();
Daniel Sanders8104b752014-11-01 19:32:23 +00001695 unsigned CurByValIdx = CCInfo.getInRegsParamsProcessed();
Stepan Dyatkovskiy8c02c982013-05-05 07:48:36 +00001696
1697 if (CurByValIdx < ByValArgsCount) {
1698
1699 unsigned RegBegin, RegEnd;
1700 CCInfo.getInRegsParamInfo(CurByValIdx, RegBegin, RegEnd);
1701
Mehdi Amini44ede332015-07-09 02:09:04 +00001702 EVT PtrVT =
1703 DAG.getTargetLoweringInfo().getPointerTy(DAG.getDataLayout());
Stuart Hastings45fe3c32011-04-20 16:47:52 +00001704 unsigned int i, j;
Stepan Dyatkovskiy8c02c982013-05-05 07:48:36 +00001705 for (i = 0, j = RegBegin; j < RegEnd; i++, j++) {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001706 SDValue Const = DAG.getConstant(4*i, dl, MVT::i32);
Stuart Hastings45fe3c32011-04-20 16:47:52 +00001707 SDValue AddArg = DAG.getNode(ISD::ADD, dl, PtrVT, Arg, Const);
1708 SDValue Load = DAG.getLoad(PtrVT, dl, Chain, AddArg,
1709 MachinePointerInfo(),
Manman Ren5a787552013-10-07 19:47:53 +00001710 false, false, false,
1711 DAG.InferPtrAlignment(AddArg));
Stuart Hastings45fe3c32011-04-20 16:47:52 +00001712 MemOpChains.push_back(Load.getValue(1));
1713 RegsToPass.push_back(std::make_pair(j, Load));
1714 }
Stepan Dyatkovskiy8c02c982013-05-05 07:48:36 +00001715
1716 // If parameter size outsides register area, "offset" value
1717 // helps us to calculate stack slot for remained part properly.
1718 offset = RegEnd - RegBegin;
1719
1720 CCInfo.nextInRegsParam();
Stuart Hastings45fe3c32011-04-20 16:47:52 +00001721 }
1722
Stepan Dyatkovskiy8c02c982013-05-05 07:48:36 +00001723 if (Flags.getByValSize() > 4*offset) {
Mehdi Amini44ede332015-07-09 02:09:04 +00001724 auto PtrVT = getPointerTy(DAG.getDataLayout());
Manman Ren9f911162012-06-01 02:44:42 +00001725 unsigned LocMemOffset = VA.getLocMemOffset();
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001726 SDValue StkPtrOff = DAG.getIntPtrConstant(LocMemOffset, dl);
Mehdi Amini44ede332015-07-09 02:09:04 +00001727 SDValue Dst = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr, StkPtrOff);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001728 SDValue SrcOffset = DAG.getIntPtrConstant(4*offset, dl);
Mehdi Amini44ede332015-07-09 02:09:04 +00001729 SDValue Src = DAG.getNode(ISD::ADD, dl, PtrVT, Arg, SrcOffset);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001730 SDValue SizeNode = DAG.getConstant(Flags.getByValSize() - 4*offset, dl,
Manman Ren9f911162012-06-01 02:44:42 +00001731 MVT::i32);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001732 SDValue AlignNode = DAG.getConstant(Flags.getByValAlign(), dl,
1733 MVT::i32);
Stuart Hastings45fe3c32011-04-20 16:47:52 +00001734
Manman Ren9f911162012-06-01 02:44:42 +00001735 SDVTList VTs = DAG.getVTList(MVT::Other, MVT::Glue);
Manman Rene8735522012-06-01 19:33:18 +00001736 SDValue Ops[] = { Chain, Dst, Src, SizeNode, AlignNode};
Manman Ren9f911162012-06-01 02:44:42 +00001737 MemOpChains.push_back(DAG.getNode(ARMISD::COPY_STRUCT_BYVAL, dl, VTs,
Craig Topper48d114b2014-04-26 18:35:24 +00001738 Ops));
Manman Ren9f911162012-06-01 02:44:42 +00001739 }
Stephen Lin4eedb292013-04-23 19:30:12 +00001740 } else if (!isSibCall) {
Bob Wilsona4c22902009-04-17 19:07:39 +00001741 assert(VA.isMemLoc());
Bob Wilsona4c22902009-04-17 19:07:39 +00001742
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00001743 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Arg,
1744 dl, DAG, VA, Flags));
Bob Wilsona4c22902009-04-17 19:07:39 +00001745 }
Evan Cheng10043e22007-01-19 07:51:42 +00001746 }
1747
1748 if (!MemOpChains.empty())
Craig Topper48d114b2014-04-26 18:35:24 +00001749 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, MemOpChains);
Evan Cheng10043e22007-01-19 07:51:42 +00001750
1751 // Build a sequence of copy-to-reg nodes chained together with token chain
1752 // and flag operands which copy the outgoing args into the appropriate regs.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001753 SDValue InFlag;
Dale Johannesen44f9dfc2010-06-15 22:08:33 +00001754 // Tail call byval lowering might overwrite argument registers so in case of
1755 // tail call optimization the copies to registers are lowered later.
1756 if (!isTailCall)
1757 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
1758 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
1759 RegsToPass[i].second, InFlag);
1760 InFlag = Chain.getValue(1);
1761 }
Evan Cheng10043e22007-01-19 07:51:42 +00001762
Dale Johannesend679ff72010-06-03 21:09:53 +00001763 // For tail calls lower the arguments to the 'real' stack slot.
1764 if (isTailCall) {
1765 // Force all the incoming stack arguments to be loaded from the stack
1766 // before any new outgoing arguments are stored to the stack, because the
1767 // outgoing stack slots may alias the incoming argument stack slots, and
1768 // the alias isn't otherwise explicit. This is slightly more conservative
1769 // than necessary, because it means that each store effectively depends
1770 // on every argument instead of just those arguments it would clobber.
1771
Chris Lattner0ab5e2c2011-04-15 05:18:47 +00001772 // Do not flag preceding copytoreg stuff together with the following stuff.
Dale Johannesend679ff72010-06-03 21:09:53 +00001773 InFlag = SDValue();
1774 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
1775 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
1776 RegsToPass[i].second, InFlag);
1777 InFlag = Chain.getValue(1);
1778 }
Stephen Lind36fd2c2013-04-20 00:47:48 +00001779 InFlag = SDValue();
Dale Johannesend679ff72010-06-03 21:09:53 +00001780 }
1781
Bill Wendling24c79f22008-09-16 21:48:12 +00001782 // If the callee is a GlobalAddress/ExternalSymbol node (quite common, every
1783 // direct call is) turn it into a TargetGlobalAddress/TargetExternalSymbol
1784 // node so that legalize doesn't hack it.
Evan Cheng10043e22007-01-19 07:51:42 +00001785 bool isDirect = false;
1786 bool isARMFunc = false;
Evan Chengc3c949b42007-06-19 21:05:09 +00001787 bool isLocalARMFunc = false;
Evan Cheng408aa562009-11-06 22:24:13 +00001788 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
Mehdi Amini44ede332015-07-09 02:09:04 +00001789 auto PtrVt = getPointerTy(DAG.getDataLayout());
Jim Grosbach32bb3622010-04-14 22:28:31 +00001790
Akira Hatanaka1bc8af72015-07-07 06:54:42 +00001791 if (Subtarget->genLongCalls()) {
Saleem Abdulrasool90386ad2014-06-07 20:29:27 +00001792 assert((Subtarget->isTargetWindows() ||
1793 getTargetMachine().getRelocationModel() == Reloc::Static) &&
1794 "long-calls with non-static relocation model!");
Jim Grosbach32bb3622010-04-14 22:28:31 +00001795 // Handle a global address or an external symbol. If it's not one of
1796 // those, the target's already in a register, so we don't need to do
1797 // anything extra.
1798 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Anders Carlsson47bccf72010-04-15 03:11:28 +00001799 const GlobalValue *GV = G->getGlobal();
Jim Grosbach32bb3622010-04-14 22:28:31 +00001800 // Create a constant pool entry for the callee address
Evan Chengdfce83c2011-01-17 08:03:18 +00001801 unsigned ARMPCLabelIndex = AFI->createPICLabelUId();
Bill Wendling7753d662011-10-01 08:00:54 +00001802 ARMConstantPoolValue *CPV =
1803 ARMConstantPoolConstant::Create(GV, ARMPCLabelIndex, ARMCP::CPValue, 0);
1804
Jim Grosbach32bb3622010-04-14 22:28:31 +00001805 // Get the address of the callee into a register
Mehdi Amini44ede332015-07-09 02:09:04 +00001806 SDValue CPAddr = DAG.getTargetConstantPool(CPV, PtrVt, 4);
Jim Grosbach32bb3622010-04-14 22:28:31 +00001807 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Alex Lorenze40c8a22015-08-11 23:09:45 +00001808 Callee = DAG.getLoad(
1809 PtrVt, dl, DAG.getEntryNode(), CPAddr,
1810 MachinePointerInfo::getConstantPool(DAG.getMachineFunction()), false,
1811 false, false, 0);
Jim Grosbach32bb3622010-04-14 22:28:31 +00001812 } else if (ExternalSymbolSDNode *S=dyn_cast<ExternalSymbolSDNode>(Callee)) {
1813 const char *Sym = S->getSymbol();
1814
1815 // Create a constant pool entry for the callee address
Evan Chengdfce83c2011-01-17 08:03:18 +00001816 unsigned ARMPCLabelIndex = AFI->createPICLabelUId();
Bill Wendlingc214cb02011-10-01 08:58:29 +00001817 ARMConstantPoolValue *CPV =
1818 ARMConstantPoolSymbol::Create(*DAG.getContext(), Sym,
1819 ARMPCLabelIndex, 0);
Jim Grosbach32bb3622010-04-14 22:28:31 +00001820 // Get the address of the callee into a register
Mehdi Amini44ede332015-07-09 02:09:04 +00001821 SDValue CPAddr = DAG.getTargetConstantPool(CPV, PtrVt, 4);
Jim Grosbach32bb3622010-04-14 22:28:31 +00001822 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Alex Lorenze40c8a22015-08-11 23:09:45 +00001823 Callee = DAG.getLoad(
1824 PtrVt, dl, DAG.getEntryNode(), CPAddr,
1825 MachinePointerInfo::getConstantPool(DAG.getMachineFunction()), false,
1826 false, false, 0);
Jim Grosbach32bb3622010-04-14 22:28:31 +00001827 }
1828 } else if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001829 const GlobalValue *GV = G->getGlobal();
Evan Cheng10043e22007-01-19 07:51:42 +00001830 isDirect = true;
Peter Collingbourne6a9d1772015-07-05 20:52:35 +00001831 bool isDef = GV->isStrongDefinitionForLinker();
1832 bool isStub = (!isDef && Subtarget->isTargetMachO()) &&
Evan Cheng10043e22007-01-19 07:51:42 +00001833 getTargetMachine().getRelocationModel() != Reloc::Static;
Tim Northover2a417b92014-08-06 11:13:14 +00001834 isARMFunc = !Subtarget->isThumb() || (isStub && !Subtarget->isMClass());
Evan Chengc3c949b42007-06-19 21:05:09 +00001835 // ARM call to a local ARM function is predicable.
Peter Collingbourne6a9d1772015-07-05 20:52:35 +00001836 isLocalARMFunc = !Subtarget->isThumb() && (isDef || !ARMInterworking);
Evan Cheng83f35172007-01-30 20:37:08 +00001837 // tBX takes a register source operand.
Tim Northover72360d22013-12-02 10:35:41 +00001838 if (isStub && Subtarget->isThumb1Only() && !Subtarget->hasV5TOps()) {
Tim Northoverd6a729b2014-01-06 14:28:05 +00001839 assert(Subtarget->isTargetMachO() && "WrapperPIC use on non-MachO?");
Mehdi Amini44ede332015-07-09 02:09:04 +00001840 Callee = DAG.getNode(
1841 ARMISD::WrapperPIC, dl, PtrVt,
1842 DAG.getTargetGlobalAddress(GV, dl, PtrVt, 0, ARMII::MO_NONLAZY));
1843 Callee = DAG.getLoad(PtrVt, dl, DAG.getEntryNode(), Callee,
Alex Lorenze40c8a22015-08-11 23:09:45 +00001844 MachinePointerInfo::getGOT(DAG.getMachineFunction()),
1845 false, false, true, 0);
Saleem Abdulrasool763f9a52014-07-07 05:18:35 +00001846 } else if (Subtarget->isTargetCOFF()) {
1847 assert(Subtarget->isTargetWindows() &&
1848 "Windows is the only supported COFF target");
Reid Klecknerc35e7f52015-06-11 01:31:48 +00001849 unsigned TargetFlags = GV->hasDLLImportStorageClass()
1850 ? ARMII::MO_DLLIMPORT
1851 : ARMII::MO_NO_FLAG;
Mehdi Amini44ede332015-07-09 02:09:04 +00001852 Callee =
1853 DAG.getTargetGlobalAddress(GV, dl, PtrVt, /*Offset=*/0, TargetFlags);
Saleem Abdulrasool763f9a52014-07-07 05:18:35 +00001854 if (GV->hasDLLImportStorageClass())
Mehdi Amini44ede332015-07-09 02:09:04 +00001855 Callee =
1856 DAG.getLoad(PtrVt, dl, DAG.getEntryNode(),
1857 DAG.getNode(ARMISD::Wrapper, dl, PtrVt, Callee),
Alex Lorenze40c8a22015-08-11 23:09:45 +00001858 MachinePointerInfo::getGOT(DAG.getMachineFunction()),
1859 false, false, false, 0);
Jim Grosbach85dcd3d2010-09-22 23:27:36 +00001860 } else {
1861 // On ELF targets for PIC code, direct calls should go through the PLT
1862 unsigned OpFlags = 0;
1863 if (Subtarget->isTargetELF() &&
Chad Rosier537ff502013-02-28 19:16:42 +00001864 getTargetMachine().getRelocationModel() == Reloc::PIC_)
Jim Grosbach85dcd3d2010-09-22 23:27:36 +00001865 OpFlags = ARMII::MO_PLT;
Mehdi Amini44ede332015-07-09 02:09:04 +00001866 Callee = DAG.getTargetGlobalAddress(GV, dl, PtrVt, 0, OpFlags);
Jim Grosbach85dcd3d2010-09-22 23:27:36 +00001867 }
Bill Wendling24c79f22008-09-16 21:48:12 +00001868 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Evan Cheng10043e22007-01-19 07:51:42 +00001869 isDirect = true;
Tim Northoverd6a729b2014-01-06 14:28:05 +00001870 bool isStub = Subtarget->isTargetMachO() &&
Evan Cheng10043e22007-01-19 07:51:42 +00001871 getTargetMachine().getRelocationModel() != Reloc::Static;
Tim Northover2a417b92014-08-06 11:13:14 +00001872 isARMFunc = !Subtarget->isThumb() || (isStub && !Subtarget->isMClass());
Evan Cheng83f35172007-01-30 20:37:08 +00001873 // tBX takes a register source operand.
1874 const char *Sym = S->getSymbol();
David Goodwin22c2fba2009-07-08 23:10:31 +00001875 if (isARMFunc && Subtarget->isThumb1Only() && !Subtarget->hasV5TOps()) {
Evan Chengdfce83c2011-01-17 08:03:18 +00001876 unsigned ARMPCLabelIndex = AFI->createPICLabelUId();
Bill Wendlingc214cb02011-10-01 08:58:29 +00001877 ARMConstantPoolValue *CPV =
1878 ARMConstantPoolSymbol::Create(*DAG.getContext(), Sym,
1879 ARMPCLabelIndex, 4);
Mehdi Amini44ede332015-07-09 02:09:04 +00001880 SDValue CPAddr = DAG.getTargetConstantPool(CPV, PtrVt, 4);
Owen Anderson9f944592009-08-11 20:47:22 +00001881 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Alex Lorenze40c8a22015-08-11 23:09:45 +00001882 Callee = DAG.getLoad(
1883 PtrVt, dl, DAG.getEntryNode(), CPAddr,
1884 MachinePointerInfo::getConstantPool(DAG.getMachineFunction()), false,
1885 false, false, 0);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001886 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, dl, MVT::i32);
Mehdi Amini44ede332015-07-09 02:09:04 +00001887 Callee = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVt, Callee, PICLabel);
Jim Grosbach85dcd3d2010-09-22 23:27:36 +00001888 } else {
1889 unsigned OpFlags = 0;
1890 // On ELF targets for PIC code, direct calls should go through the PLT
1891 if (Subtarget->isTargetELF() &&
1892 getTargetMachine().getRelocationModel() == Reloc::PIC_)
1893 OpFlags = ARMII::MO_PLT;
Mehdi Amini44ede332015-07-09 02:09:04 +00001894 Callee = DAG.getTargetExternalSymbol(Sym, PtrVt, OpFlags);
Jim Grosbach85dcd3d2010-09-22 23:27:36 +00001895 }
Evan Cheng10043e22007-01-19 07:51:42 +00001896 }
1897
Lauro Ramos Venancioa88c4a72007-03-20 17:57:23 +00001898 // FIXME: handle tail calls differently.
1899 unsigned CallOpc;
Evan Cheng6ab54fd2009-08-01 00:16:10 +00001900 if (Subtarget->isThumb()) {
1901 if ((!isDirect || isARMFunc) && !Subtarget->hasV5TOps())
Lauro Ramos Venancioa88c4a72007-03-20 17:57:23 +00001902 CallOpc = ARMISD::CALL_NOLINK;
1903 else
1904 CallOpc = isARMFunc ? ARMISD::CALL : ARMISD::tCALL;
1905 } else {
Evan Cheng21b03482012-11-10 02:09:05 +00001906 if (!isDirect && !Subtarget->hasV5TOps())
Evan Cheng65f9d192012-02-28 18:51:51 +00001907 CallOpc = ARMISD::CALL_NOLINK;
Evan Cheng21b03482012-11-10 02:09:05 +00001908 else if (doesNotRet && isDirect && Subtarget->hasRAS() &&
Sanjay Patel924879a2015-08-04 15:49:57 +00001909 // Emit regular call when code size is the priority
1910 !MF.getFunction()->optForMinSize())
Evan Cheng65f9d192012-02-28 18:51:51 +00001911 // "mov lr, pc; b _foo" to avoid confusing the RSP
1912 CallOpc = ARMISD::CALL_NOLINK;
1913 else
1914 CallOpc = isLocalARMFunc ? ARMISD::CALL_PRED : ARMISD::CALL;
Lauro Ramos Venancioa88c4a72007-03-20 17:57:23 +00001915 }
Lauro Ramos Venancioa88c4a72007-03-20 17:57:23 +00001916
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001917 std::vector<SDValue> Ops;
Evan Cheng10043e22007-01-19 07:51:42 +00001918 Ops.push_back(Chain);
1919 Ops.push_back(Callee);
1920
1921 // Add argument registers to the end of the list so that they are known live
1922 // into the call.
1923 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
1924 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
1925 RegsToPass[i].second.getValueType()));
1926
Jakob Stoklund Olesenfa7a5372012-02-24 01:19:29 +00001927 // Add a register mask operand representing the call-preserved registers.
Matthias Braunc22630e2013-10-04 16:52:54 +00001928 if (!isTailCall) {
1929 const uint32_t *Mask;
Eric Christopher1889fdc2015-01-29 00:19:39 +00001930 const ARMBaseRegisterInfo *ARI = Subtarget->getRegisterInfo();
Matthias Braunc22630e2013-10-04 16:52:54 +00001931 if (isThisReturn) {
1932 // For 'this' returns, use the R0-preserving mask if applicable
Eric Christopher9deb75d2015-03-11 22:42:13 +00001933 Mask = ARI->getThisReturnPreservedMask(MF, CallConv);
Matthias Braunc22630e2013-10-04 16:52:54 +00001934 if (!Mask) {
1935 // Set isThisReturn to false if the calling convention is not one that
1936 // allows 'returned' to be modeled in this way, so LowerCallResult does
1937 // not try to pass 'this' straight through
1938 isThisReturn = false;
Eric Christopher9deb75d2015-03-11 22:42:13 +00001939 Mask = ARI->getCallPreservedMask(MF, CallConv);
Matthias Braunc22630e2013-10-04 16:52:54 +00001940 }
1941 } else
Eric Christopher9deb75d2015-03-11 22:42:13 +00001942 Mask = ARI->getCallPreservedMask(MF, CallConv);
Stephen Linb8bd2322013-04-20 05:14:40 +00001943
Matthias Braunc22630e2013-10-04 16:52:54 +00001944 assert(Mask && "Missing call preserved mask for calling convention");
1945 Ops.push_back(DAG.getRegisterMask(Mask));
1946 }
Jakob Stoklund Olesenfa7a5372012-02-24 01:19:29 +00001947
Gabor Greiff304a7a2008-08-28 21:40:38 +00001948 if (InFlag.getNode())
Evan Cheng10043e22007-01-19 07:51:42 +00001949 Ops.push_back(InFlag);
Dale Johannesend679ff72010-06-03 21:09:53 +00001950
Chris Lattner3e5fbd72010-12-21 02:38:05 +00001951 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Arnold Schwaighoferf54b73d2015-05-08 23:52:00 +00001952 if (isTailCall) {
1953 MF.getFrameInfo()->setHasTailCall();
Craig Topper48d114b2014-04-26 18:35:24 +00001954 return DAG.getNode(ARMISD::TC_RETURN, dl, NodeTys, Ops);
Arnold Schwaighoferf54b73d2015-05-08 23:52:00 +00001955 }
Dale Johannesend679ff72010-06-03 21:09:53 +00001956
Duncan Sands739a0542008-07-02 17:40:58 +00001957 // Returns a chain and a flag for retval copy to use.
Craig Topper48d114b2014-04-26 18:35:24 +00001958 Chain = DAG.getNode(CallOpc, dl, NodeTys, Ops);
Evan Cheng10043e22007-01-19 07:51:42 +00001959 InFlag = Chain.getValue(1);
1960
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001961 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, dl, true),
1962 DAG.getIntPtrConstant(0, dl, true), InFlag, dl);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00001963 if (!Ins.empty())
Evan Cheng10043e22007-01-19 07:51:42 +00001964 InFlag = Chain.getValue(1);
1965
Bob Wilsona4c22902009-04-17 19:07:39 +00001966 // Handle result values, copying them out of physregs into vregs that we
1967 // return.
Stephen Linb8bd2322013-04-20 05:14:40 +00001968 return LowerCallResult(Chain, InFlag, CallConv, isVarArg, Ins, dl, DAG,
Stephen Lin4eedb292013-04-23 19:30:12 +00001969 InVals, isThisReturn,
1970 isThisReturn ? OutVals[0] : SDValue());
Evan Cheng10043e22007-01-19 07:51:42 +00001971}
1972
Stuart Hastings67c5c3e2011-02-28 17:17:53 +00001973/// HandleByVal - Every parameter *after* a byval parameter is passed
Stuart Hastings45fe3c32011-04-20 16:47:52 +00001974/// on the stack. Remember the next parameter register to allocate,
1975/// and then confiscate the rest of the parameter registers to insure
Stuart Hastings67c5c3e2011-02-28 17:17:53 +00001976/// this.
Tim Northover8cda34f2015-03-11 18:54:22 +00001977void ARMTargetLowering::HandleByVal(CCState *State, unsigned &Size,
1978 unsigned Align) const {
Stuart Hastings45fe3c32011-04-20 16:47:52 +00001979 assert((State->getCallOrPrologue() == Prologue ||
1980 State->getCallOrPrologue() == Call) &&
1981 "unhandled ParmContext");
Stepan Dyatkovskiy8c02c982013-05-05 07:48:36 +00001982
Tim Northover8cda34f2015-03-11 18:54:22 +00001983 // Byval (as with any stack) slots are always at least 4 byte aligned.
1984 Align = std::max(Align, 4U);
Stepan Dyatkovskiy8c02c982013-05-05 07:48:36 +00001985
Tim Northover8cda34f2015-03-11 18:54:22 +00001986 unsigned Reg = State->AllocateReg(GPRArgRegs);
1987 if (!Reg)
1988 return;
Stepan Dyatkovskiy8c02c982013-05-05 07:48:36 +00001989
Tim Northover8cda34f2015-03-11 18:54:22 +00001990 unsigned AlignInRegs = Align / 4;
1991 unsigned Waste = (ARM::R4 - Reg) % AlignInRegs;
1992 for (unsigned i = 0; i < Waste; ++i)
1993 Reg = State->AllocateReg(GPRArgRegs);
1994
1995 if (!Reg)
1996 return;
1997
1998 unsigned Excess = 4 * (ARM::R4 - Reg);
1999
2000 // Special case when NSAA != SP and parameter size greater than size of
2001 // all remained GPR regs. In that case we can't split parameter, we must
2002 // send it to stack. We also must set NCRN to R4, so waste all
2003 // remained registers.
2004 const unsigned NSAAOffset = State->getNextStackOffset();
2005 if (NSAAOffset != 0 && Size > Excess) {
2006 while (State->AllocateReg(GPRArgRegs))
2007 ;
2008 return;
Stuart Hastings45fe3c32011-04-20 16:47:52 +00002009 }
Tim Northover8cda34f2015-03-11 18:54:22 +00002010
2011 // First register for byval parameter is the first register that wasn't
2012 // allocated before this method call, so it would be "reg".
2013 // If parameter is small enough to be saved in range [reg, r4), then
2014 // the end (first after last) register would be reg + param-size-in-regs,
2015 // else parameter would be splitted between registers and stack,
2016 // end register would be r4 in this case.
2017 unsigned ByValRegBegin = Reg;
2018 unsigned ByValRegEnd = std::min<unsigned>(Reg + Size / 4, ARM::R4);
2019 State->addInRegsParamInfo(ByValRegBegin, ByValRegEnd);
2020 // Note, first register is allocated in the beginning of function already,
2021 // allocate remained amount of registers we need.
2022 for (unsigned i = Reg + 1; i != ByValRegEnd; ++i)
2023 State->AllocateReg(GPRArgRegs);
2024 // A byval parameter that is split between registers and memory needs its
2025 // size truncated here.
2026 // In the case where the entire structure fits in registers, we set the
2027 // size in memory to zero.
2028 Size = std::max<int>(Size - Excess, 0);
Stuart Hastings67c5c3e2011-02-28 17:17:53 +00002029}
2030
Dale Johannesend679ff72010-06-03 21:09:53 +00002031/// MatchingStackOffset - Return true if the given stack call argument is
2032/// already available in the same position (relatively) of the caller's
2033/// incoming argument stack.
2034static
2035bool MatchingStackOffset(SDValue Arg, unsigned Offset, ISD::ArgFlagsTy Flags,
2036 MachineFrameInfo *MFI, const MachineRegisterInfo *MRI,
Craig Topper07720d82012-03-25 23:49:58 +00002037 const TargetInstrInfo *TII) {
Dale Johannesend679ff72010-06-03 21:09:53 +00002038 unsigned Bytes = Arg.getValueType().getSizeInBits() / 8;
2039 int FI = INT_MAX;
2040 if (Arg.getOpcode() == ISD::CopyFromReg) {
2041 unsigned VR = cast<RegisterSDNode>(Arg.getOperand(1))->getReg();
Jakob Stoklund Olesen2fb5b312011-01-10 02:58:51 +00002042 if (!TargetRegisterInfo::isVirtualRegister(VR))
Dale Johannesend679ff72010-06-03 21:09:53 +00002043 return false;
2044 MachineInstr *Def = MRI->getVRegDef(VR);
2045 if (!Def)
2046 return false;
2047 if (!Flags.isByVal()) {
2048 if (!TII->isLoadFromStackSlot(Def, FI))
2049 return false;
2050 } else {
Dale Johannesene2289282010-07-08 01:18:23 +00002051 return false;
Dale Johannesend679ff72010-06-03 21:09:53 +00002052 }
2053 } else if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(Arg)) {
2054 if (Flags.isByVal())
2055 // ByVal argument is passed in as a pointer but it's now being
2056 // dereferenced. e.g.
2057 // define @foo(%struct.X* %A) {
2058 // tail call @bar(%struct.X* byval %A)
2059 // }
2060 return false;
2061 SDValue Ptr = Ld->getBasePtr();
2062 FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr);
2063 if (!FINode)
2064 return false;
2065 FI = FINode->getIndex();
2066 } else
2067 return false;
2068
2069 assert(FI != INT_MAX);
2070 if (!MFI->isFixedObjectIndex(FI))
2071 return false;
2072 return Offset == MFI->getObjectOffset(FI) && Bytes == MFI->getObjectSize(FI);
2073}
2074
2075/// IsEligibleForTailCallOptimization - Check whether the call is eligible
2076/// for tail call optimization. Targets which want to do tail call
2077/// optimization should implement this function.
2078bool
2079ARMTargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
2080 CallingConv::ID CalleeCC,
2081 bool isVarArg,
2082 bool isCalleeStructRet,
2083 bool isCallerStructRet,
2084 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanfe7532a2010-07-07 15:54:55 +00002085 const SmallVectorImpl<SDValue> &OutVals,
Dale Johannesend679ff72010-06-03 21:09:53 +00002086 const SmallVectorImpl<ISD::InputArg> &Ins,
2087 SelectionDAG& DAG) const {
Dale Johannesend679ff72010-06-03 21:09:53 +00002088 const Function *CallerF = DAG.getMachineFunction().getFunction();
2089 CallingConv::ID CallerCC = CallerF->getCallingConv();
2090 bool CCMatch = CallerCC == CalleeCC;
2091
Artyom Skrobovad8a0632015-09-28 09:44:11 +00002092 assert(Subtarget->supportsTailCall());
2093
Dale Johannesend679ff72010-06-03 21:09:53 +00002094 // Look for obvious safe cases to perform tail call optimization that do not
2095 // require ABI changes. This is what gcc calls sibcall.
2096
Jim Grosbache3864cc2010-06-16 23:45:49 +00002097 // Do not sibcall optimize vararg calls unless the call site is not passing
2098 // any arguments.
Dale Johannesend679ff72010-06-03 21:09:53 +00002099 if (isVarArg && !Outs.empty())
2100 return false;
2101
Tim Northoverd8407452013-10-01 14:33:28 +00002102 // Exception-handling functions need a special set of instructions to indicate
2103 // a return to the hardware. Tail-calling another function would probably
2104 // break this.
2105 if (CallerF->hasFnAttribute("interrupt"))
2106 return false;
2107
Dale Johannesend679ff72010-06-03 21:09:53 +00002108 // Also avoid sibcall optimization if either caller or callee uses struct
2109 // return semantics.
2110 if (isCalleeStructRet || isCallerStructRet)
2111 return false;
2112
Oliver Stannard12993dd2014-08-18 12:42:15 +00002113 // Externally-defined functions with weak linkage should not be
2114 // tail-called on ARM when the OS does not support dynamic
2115 // pre-emption of symbols, as the AAELF spec requires normal calls
2116 // to undefined weak functions to be replaced with a NOP or jump to the
2117 // next instruction. The behaviour of branch instructions in this
2118 // situation (as used for tail calls) is implementation-defined, so we
2119 // cannot rely on the linker replacing the tail call with a return.
2120 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
2121 const GlobalValue *GV = G->getGlobal();
Daniel Sandersc81f4502015-06-16 15:44:21 +00002122 const Triple &TT = getTargetMachine().getTargetTriple();
Saleem Abdulrasool67f72992015-01-03 21:35:00 +00002123 if (GV->hasExternalWeakLinkage() &&
2124 (!TT.isOSWindows() || TT.isOSBinFormatELF() || TT.isOSBinFormatMachO()))
Oliver Stannard12993dd2014-08-18 12:42:15 +00002125 return false;
2126 }
2127
Dale Johannesend679ff72010-06-03 21:09:53 +00002128 // If the calling conventions do not match, then we'd better make sure the
2129 // results are returned in the same way as what the caller expects.
2130 if (!CCMatch) {
2131 SmallVector<CCValAssign, 16> RVLocs1;
Eric Christopherb5217502014-08-06 18:45:26 +00002132 ARMCCState CCInfo1(CalleeCC, false, DAG.getMachineFunction(), RVLocs1,
2133 *DAG.getContext(), Call);
Dale Johannesend679ff72010-06-03 21:09:53 +00002134 CCInfo1.AnalyzeCallResult(Ins, CCAssignFnForNode(CalleeCC, true, isVarArg));
2135
2136 SmallVector<CCValAssign, 16> RVLocs2;
Eric Christopherb5217502014-08-06 18:45:26 +00002137 ARMCCState CCInfo2(CallerCC, false, DAG.getMachineFunction(), RVLocs2,
2138 *DAG.getContext(), Call);
Dale Johannesend679ff72010-06-03 21:09:53 +00002139 CCInfo2.AnalyzeCallResult(Ins, CCAssignFnForNode(CallerCC, true, isVarArg));
2140
2141 if (RVLocs1.size() != RVLocs2.size())
2142 return false;
2143 for (unsigned i = 0, e = RVLocs1.size(); i != e; ++i) {
2144 if (RVLocs1[i].isRegLoc() != RVLocs2[i].isRegLoc())
2145 return false;
2146 if (RVLocs1[i].getLocInfo() != RVLocs2[i].getLocInfo())
2147 return false;
2148 if (RVLocs1[i].isRegLoc()) {
2149 if (RVLocs1[i].getLocReg() != RVLocs2[i].getLocReg())
2150 return false;
2151 } else {
2152 if (RVLocs1[i].getLocMemOffset() != RVLocs2[i].getLocMemOffset())
2153 return false;
2154 }
2155 }
2156 }
2157
Manman Ren7e48b252012-10-12 23:39:43 +00002158 // If Caller's vararg or byval argument has been split between registers and
2159 // stack, do not perform tail call, since part of the argument is in caller's
2160 // local frame.
2161 const ARMFunctionInfo *AFI_Caller = DAG.getMachineFunction().
2162 getInfo<ARMFunctionInfo>();
Stepan Dyatkovskiyf5aa83d2013-04-30 07:19:58 +00002163 if (AFI_Caller->getArgRegsSaveSize())
Manman Ren7e48b252012-10-12 23:39:43 +00002164 return false;
2165
Dale Johannesend679ff72010-06-03 21:09:53 +00002166 // If the callee takes no arguments then go on to check the results of the
2167 // call.
2168 if (!Outs.empty()) {
2169 // Check if stack adjustment is needed. For now, do not do this if any
2170 // argument is passed on the stack.
2171 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopherb5217502014-08-06 18:45:26 +00002172 ARMCCState CCInfo(CalleeCC, isVarArg, DAG.getMachineFunction(), ArgLocs,
2173 *DAG.getContext(), Call);
Dale Johannesend679ff72010-06-03 21:09:53 +00002174 CCInfo.AnalyzeCallOperands(Outs,
2175 CCAssignFnForNode(CalleeCC, false, isVarArg));
2176 if (CCInfo.getNextStackOffset()) {
2177 MachineFunction &MF = DAG.getMachineFunction();
2178
2179 // Check if the arguments are already laid out in the right way as
2180 // the caller's fixed stack objects.
2181 MachineFrameInfo *MFI = MF.getFrameInfo();
2182 const MachineRegisterInfo *MRI = &MF.getRegInfo();
Eric Christopher1889fdc2015-01-29 00:19:39 +00002183 const TargetInstrInfo *TII = Subtarget->getInstrInfo();
Dale Johannesen81ef35b2010-06-05 00:51:39 +00002184 for (unsigned i = 0, realArgIdx = 0, e = ArgLocs.size();
2185 i != e;
2186 ++i, ++realArgIdx) {
Dale Johannesend679ff72010-06-03 21:09:53 +00002187 CCValAssign &VA = ArgLocs[i];
2188 EVT RegVT = VA.getLocVT();
Dan Gohmanfe7532a2010-07-07 15:54:55 +00002189 SDValue Arg = OutVals[realArgIdx];
Dale Johannesen81ef35b2010-06-05 00:51:39 +00002190 ISD::ArgFlagsTy Flags = Outs[realArgIdx].Flags;
Dale Johannesend679ff72010-06-03 21:09:53 +00002191 if (VA.getLocInfo() == CCValAssign::Indirect)
2192 return false;
Dale Johannesen81ef35b2010-06-05 00:51:39 +00002193 if (VA.needsCustom()) {
2194 // f64 and vector types are split into multiple registers or
2195 // register/stack-slot combinations. The types will not match
2196 // the registers; give up on memory f64 refs until we figure
2197 // out what to do about this.
2198 if (!VA.isRegLoc())
2199 return false;
2200 if (!ArgLocs[++i].isRegLoc())
Jim Grosbach535d3b42010-09-08 03:54:02 +00002201 return false;
Dale Johannesen81ef35b2010-06-05 00:51:39 +00002202 if (RegVT == MVT::v2f64) {
2203 if (!ArgLocs[++i].isRegLoc())
2204 return false;
2205 if (!ArgLocs[++i].isRegLoc())
2206 return false;
2207 }
2208 } else if (!VA.isRegLoc()) {
Dale Johannesend679ff72010-06-03 21:09:53 +00002209 if (!MatchingStackOffset(Arg, VA.getLocMemOffset(), Flags,
2210 MFI, MRI, TII))
2211 return false;
2212 }
2213 }
2214 }
2215 }
2216
2217 return true;
2218}
2219
Benjamin Kramerb1996da2012-11-28 20:55:10 +00002220bool
2221ARMTargetLowering::CanLowerReturn(CallingConv::ID CallConv,
2222 MachineFunction &MF, bool isVarArg,
2223 const SmallVectorImpl<ISD::OutputArg> &Outs,
2224 LLVMContext &Context) const {
2225 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopherb5217502014-08-06 18:45:26 +00002226 CCState CCInfo(CallConv, isVarArg, MF, RVLocs, Context);
Benjamin Kramerb1996da2012-11-28 20:55:10 +00002227 return CCInfo.CheckReturn(Outs, CCAssignFnForNode(CallConv, /*Return=*/true,
2228 isVarArg));
2229}
2230
Tim Northoverd8407452013-10-01 14:33:28 +00002231static SDValue LowerInterruptReturn(SmallVectorImpl<SDValue> &RetOps,
2232 SDLoc DL, SelectionDAG &DAG) {
2233 const MachineFunction &MF = DAG.getMachineFunction();
2234 const Function *F = MF.getFunction();
2235
2236 StringRef IntKind = F->getFnAttribute("interrupt").getValueAsString();
2237
2238 // See ARM ARM v7 B1.8.3. On exception entry LR is set to a possibly offset
2239 // version of the "preferred return address". These offsets affect the return
2240 // instruction if this is a return from PL1 without hypervisor extensions.
2241 // IRQ/FIQ: +4 "subs pc, lr, #4"
2242 // SWI: 0 "subs pc, lr, #0"
2243 // ABORT: +4 "subs pc, lr, #4"
2244 // UNDEF: +4/+2 "subs pc, lr, #0"
2245 // UNDEF varies depending on where the exception came from ARM or Thumb
2246 // mode. Alongside GCC, we throw our hands up in disgust and pretend it's 0.
2247
2248 int64_t LROffset;
2249 if (IntKind == "" || IntKind == "IRQ" || IntKind == "FIQ" ||
2250 IntKind == "ABORT")
2251 LROffset = 4;
2252 else if (IntKind == "SWI" || IntKind == "UNDEF")
2253 LROffset = 0;
2254 else
2255 report_fatal_error("Unsupported interrupt attribute. If present, value "
2256 "must be one of: IRQ, FIQ, SWI, ABORT or UNDEF");
2257
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002258 RetOps.insert(RetOps.begin() + 1,
2259 DAG.getConstant(LROffset, DL, MVT::i32, false));
Tim Northoverd8407452013-10-01 14:33:28 +00002260
Craig Topper48d114b2014-04-26 18:35:24 +00002261 return DAG.getNode(ARMISD::INTRET_FLAG, DL, MVT::Other, RetOps);
Tim Northoverd8407452013-10-01 14:33:28 +00002262}
2263
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002264SDValue
2265ARMTargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel68c5f472009-09-02 08:44:58 +00002266 CallingConv::ID CallConv, bool isVarArg,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002267 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanfe7532a2010-07-07 15:54:55 +00002268 const SmallVectorImpl<SDValue> &OutVals,
Andrew Trickef9de2a2013-05-25 02:42:55 +00002269 SDLoc dl, SelectionDAG &DAG) const {
Bob Wilson7117a912009-03-20 22:42:55 +00002270
Bob Wilsonea09d4a2009-04-17 20:35:10 +00002271 // CCValAssign - represent the assignment of the return value to a location.
Bob Wilsona4c22902009-04-17 19:07:39 +00002272 SmallVector<CCValAssign, 16> RVLocs;
Bob Wilsona4c22902009-04-17 19:07:39 +00002273
Bob Wilsonea09d4a2009-04-17 20:35:10 +00002274 // CCState - Info about the registers and stack slots.
Eric Christopherb5217502014-08-06 18:45:26 +00002275 ARMCCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(), RVLocs,
2276 *DAG.getContext(), Call);
Bob Wilsona4c22902009-04-17 19:07:39 +00002277
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002278 // Analyze outgoing return values.
Anton Korobeynikov22ef7512009-08-05 19:04:42 +00002279 CCInfo.AnalyzeReturn(Outs, CCAssignFnForNode(CallConv, /* Return */ true,
2280 isVarArg));
Bob Wilsona4c22902009-04-17 19:07:39 +00002281
Bob Wilsona4c22902009-04-17 19:07:39 +00002282 SDValue Flag;
Jakob Stoklund Olesenf90fb6e2013-02-05 18:08:40 +00002283 SmallVector<SDValue, 4> RetOps;
2284 RetOps.push_back(Chain); // Operand #0 = Chain (updated below)
Christian Pirkerb5728192014-05-08 14:06:24 +00002285 bool isLittleEndian = Subtarget->isLittle();
Bob Wilsona4c22902009-04-17 19:07:39 +00002286
Jonathan Roelofsef84bda2014-08-05 21:32:21 +00002287 MachineFunction &MF = DAG.getMachineFunction();
2288 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
2289 AFI->setReturnRegsCount(RVLocs.size());
2290
Bob Wilsona4c22902009-04-17 19:07:39 +00002291 // Copy the result values into the output registers.
2292 for (unsigned i = 0, realRVLocIdx = 0;
2293 i != RVLocs.size();
2294 ++i, ++realRVLocIdx) {
2295 CCValAssign &VA = RVLocs[i];
2296 assert(VA.isRegLoc() && "Can only return in registers!");
2297
Dan Gohmanfe7532a2010-07-07 15:54:55 +00002298 SDValue Arg = OutVals[realRVLocIdx];
Bob Wilsona4c22902009-04-17 19:07:39 +00002299
2300 switch (VA.getLocInfo()) {
Torok Edwinfbcc6632009-07-14 16:55:14 +00002301 default: llvm_unreachable("Unknown loc info!");
Bob Wilsona4c22902009-04-17 19:07:39 +00002302 case CCValAssign::Full: break;
2303 case CCValAssign::BCvt:
Wesley Peck527da1b2010-11-23 03:31:01 +00002304 Arg = DAG.getNode(ISD::BITCAST, dl, VA.getLocVT(), Arg);
Bob Wilsona4c22902009-04-17 19:07:39 +00002305 break;
2306 }
2307
Bob Wilsona4c22902009-04-17 19:07:39 +00002308 if (VA.needsCustom()) {
Owen Anderson9f944592009-08-11 20:47:22 +00002309 if (VA.getLocVT() == MVT::v2f64) {
Bob Wilson2e076c42009-06-22 23:27:02 +00002310 // Extract the first half and return it in two registers.
Owen Anderson9f944592009-08-11 20:47:22 +00002311 SDValue Half = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002312 DAG.getConstant(0, dl, MVT::i32));
Jim Grosbachd7cf55c2009-11-09 00:11:35 +00002313 SDValue HalfGPRs = DAG.getNode(ARMISD::VMOVRRD, dl,
Owen Anderson9f944592009-08-11 20:47:22 +00002314 DAG.getVTList(MVT::i32, MVT::i32), Half);
Bob Wilson2e076c42009-06-22 23:27:02 +00002315
Christian Pirkerb5728192014-05-08 14:06:24 +00002316 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(),
2317 HalfGPRs.getValue(isLittleEndian ? 0 : 1),
2318 Flag);
Bob Wilson2e076c42009-06-22 23:27:02 +00002319 Flag = Chain.getValue(1);
Jakob Stoklund Olesenf90fb6e2013-02-05 18:08:40 +00002320 RetOps.push_back(DAG.getRegister(VA.getLocReg(), VA.getLocVT()));
Bob Wilson2e076c42009-06-22 23:27:02 +00002321 VA = RVLocs[++i]; // skip ahead to next loc
2322 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(),
Christian Pirkerb5728192014-05-08 14:06:24 +00002323 HalfGPRs.getValue(isLittleEndian ? 1 : 0),
2324 Flag);
Bob Wilson2e076c42009-06-22 23:27:02 +00002325 Flag = Chain.getValue(1);
Jakob Stoklund Olesenf90fb6e2013-02-05 18:08:40 +00002326 RetOps.push_back(DAG.getRegister(VA.getLocReg(), VA.getLocVT()));
Bob Wilson2e076c42009-06-22 23:27:02 +00002327 VA = RVLocs[++i]; // skip ahead to next loc
2328
2329 // Extract the 2nd half and fall through to handle it as an f64 value.
Owen Anderson9f944592009-08-11 20:47:22 +00002330 Arg = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002331 DAG.getConstant(1, dl, MVT::i32));
Bob Wilson2e076c42009-06-22 23:27:02 +00002332 }
2333 // Legalize ret f64 -> ret 2 x i32. We always have fmrrd if f64 is
2334 // available.
Jim Grosbachd7cf55c2009-11-09 00:11:35 +00002335 SDValue fmrrd = DAG.getNode(ARMISD::VMOVRRD, dl,
Craig Topper48d114b2014-04-26 18:35:24 +00002336 DAG.getVTList(MVT::i32, MVT::i32), Arg);
Christian Pirkerb5728192014-05-08 14:06:24 +00002337 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(),
2338 fmrrd.getValue(isLittleEndian ? 0 : 1),
2339 Flag);
Bob Wilsonf134b2d2009-04-24 17:00:36 +00002340 Flag = Chain.getValue(1);
Jakob Stoklund Olesenf90fb6e2013-02-05 18:08:40 +00002341 RetOps.push_back(DAG.getRegister(VA.getLocReg(), VA.getLocVT()));
Bob Wilsona4c22902009-04-17 19:07:39 +00002342 VA = RVLocs[++i]; // skip ahead to next loc
Christian Pirkerb5728192014-05-08 14:06:24 +00002343 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(),
2344 fmrrd.getValue(isLittleEndian ? 1 : 0),
Bob Wilsona4c22902009-04-17 19:07:39 +00002345 Flag);
2346 } else
2347 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), Arg, Flag);
2348
Bob Wilsonea09d4a2009-04-17 20:35:10 +00002349 // Guarantee that all emitted copies are
2350 // stuck together, avoiding something bad.
Bob Wilsona4c22902009-04-17 19:07:39 +00002351 Flag = Chain.getValue(1);
Jakob Stoklund Olesenf90fb6e2013-02-05 18:08:40 +00002352 RetOps.push_back(DAG.getRegister(VA.getLocReg(), VA.getLocVT()));
Bob Wilsona4c22902009-04-17 19:07:39 +00002353 }
Manman Ren5e9e65e2016-01-12 00:47:18 +00002354 const ARMBaseRegisterInfo *TRI = Subtarget->getRegisterInfo();
2355 const MCPhysReg *I =
2356 TRI->getCalleeSavedRegsViaCopy(&DAG.getMachineFunction());
2357 if (I) {
2358 for (; *I; ++I) {
2359 if (ARM::GPRRegClass.contains(*I))
2360 RetOps.push_back(DAG.getRegister(*I, MVT::i32));
2361 else if (ARM::DPRRegClass.contains(*I))
2362 RetOps.push_back(DAG.getRegister(*I, MVT::getFloatingPointVT(64)));
2363 else
2364 llvm_unreachable("Unexpected register class in CSRsViaCopy!");
2365 }
2366 }
Bob Wilsona4c22902009-04-17 19:07:39 +00002367
Jakob Stoklund Olesenf90fb6e2013-02-05 18:08:40 +00002368 // Update chain and glue.
2369 RetOps[0] = Chain;
Bob Wilsona4c22902009-04-17 19:07:39 +00002370 if (Flag.getNode())
Jakob Stoklund Olesenf90fb6e2013-02-05 18:08:40 +00002371 RetOps.push_back(Flag);
Bob Wilsona4c22902009-04-17 19:07:39 +00002372
Tim Northoverd8407452013-10-01 14:33:28 +00002373 // CPUs which aren't M-class use a special sequence to return from
2374 // exceptions (roughly, any instruction setting pc and cpsr simultaneously,
2375 // though we use "subs pc, lr, #N").
2376 //
2377 // M-class CPUs actually use a normal return sequence with a special
2378 // (hardware-provided) value in LR, so the normal code path works.
2379 if (DAG.getMachineFunction().getFunction()->hasFnAttribute("interrupt") &&
2380 !Subtarget->isMClass()) {
2381 if (Subtarget->isThumb1Only())
2382 report_fatal_error("interrupt attribute is not supported in Thumb1");
2383 return LowerInterruptReturn(RetOps, dl, DAG);
2384 }
2385
Craig Topper48d114b2014-04-26 18:35:24 +00002386 return DAG.getNode(ARMISD::RET_FLAG, dl, MVT::Other, RetOps);
Evan Cheng10043e22007-01-19 07:51:42 +00002387}
2388
Evan Chengf8bad082012-04-10 01:51:00 +00002389bool ARMTargetLowering::isUsedByReturnOnly(SDNode *N, SDValue &Chain) const {
Evan Chengd4b08732010-11-30 23:55:39 +00002390 if (N->getNumValues() != 1)
2391 return false;
2392 if (!N->hasNUsesOfValue(1, 0))
2393 return false;
2394
Evan Chengf8bad082012-04-10 01:51:00 +00002395 SDValue TCChain = Chain;
2396 SDNode *Copy = *N->use_begin();
2397 if (Copy->getOpcode() == ISD::CopyToReg) {
2398 // If the copy has a glue operand, we conservatively assume it isn't safe to
2399 // perform a tail call.
2400 if (Copy->getOperand(Copy->getNumOperands()-1).getValueType() == MVT::Glue)
2401 return false;
2402 TCChain = Copy->getOperand(0);
2403 } else if (Copy->getOpcode() == ARMISD::VMOVRRD) {
2404 SDNode *VMov = Copy;
Evan Chengd4b08732010-11-30 23:55:39 +00002405 // f64 returned in a pair of GPRs.
Evan Chengf8bad082012-04-10 01:51:00 +00002406 SmallPtrSet<SDNode*, 2> Copies;
2407 for (SDNode::use_iterator UI = VMov->use_begin(), UE = VMov->use_end();
Evan Chengd4b08732010-11-30 23:55:39 +00002408 UI != UE; ++UI) {
2409 if (UI->getOpcode() != ISD::CopyToReg)
2410 return false;
Evan Chengf8bad082012-04-10 01:51:00 +00002411 Copies.insert(*UI);
Evan Chengd4b08732010-11-30 23:55:39 +00002412 }
Evan Chengf8bad082012-04-10 01:51:00 +00002413 if (Copies.size() > 2)
2414 return false;
2415
2416 for (SDNode::use_iterator UI = VMov->use_begin(), UE = VMov->use_end();
2417 UI != UE; ++UI) {
2418 SDValue UseChain = UI->getOperand(0);
2419 if (Copies.count(UseChain.getNode()))
2420 // Second CopyToReg
2421 Copy = *UI;
Quentin Colombet17799fe2014-09-18 21:17:50 +00002422 else {
2423 // We are at the top of this chain.
2424 // If the copy has a glue operand, we conservatively assume it
2425 // isn't safe to perform a tail call.
2426 if (UI->getOperand(UI->getNumOperands()-1).getValueType() == MVT::Glue)
2427 return false;
Evan Chengf8bad082012-04-10 01:51:00 +00002428 // First CopyToReg
2429 TCChain = UseChain;
Quentin Colombet17799fe2014-09-18 21:17:50 +00002430 }
Evan Chengf8bad082012-04-10 01:51:00 +00002431 }
2432 } else if (Copy->getOpcode() == ISD::BITCAST) {
Evan Chengd4b08732010-11-30 23:55:39 +00002433 // f32 returned in a single GPR.
Evan Chengf8bad082012-04-10 01:51:00 +00002434 if (!Copy->hasOneUse())
Evan Chengd4b08732010-11-30 23:55:39 +00002435 return false;
Evan Chengf8bad082012-04-10 01:51:00 +00002436 Copy = *Copy->use_begin();
2437 if (Copy->getOpcode() != ISD::CopyToReg || !Copy->hasNUsesOfValue(1, 0))
Evan Chengd4b08732010-11-30 23:55:39 +00002438 return false;
Quentin Colombet17799fe2014-09-18 21:17:50 +00002439 // If the copy has a glue operand, we conservatively assume it isn't safe to
2440 // perform a tail call.
2441 if (Copy->getOperand(Copy->getNumOperands()-1).getValueType() == MVT::Glue)
2442 return false;
Lang Hames67c09b32013-05-13 10:21:19 +00002443 TCChain = Copy->getOperand(0);
Evan Chengd4b08732010-11-30 23:55:39 +00002444 } else {
2445 return false;
2446 }
2447
Evan Cheng419ea282010-12-01 22:59:46 +00002448 bool HasRet = false;
Evan Chengf8bad082012-04-10 01:51:00 +00002449 for (SDNode::use_iterator UI = Copy->use_begin(), UE = Copy->use_end();
2450 UI != UE; ++UI) {
Tim Northoverd8407452013-10-01 14:33:28 +00002451 if (UI->getOpcode() != ARMISD::RET_FLAG &&
2452 UI->getOpcode() != ARMISD::INTRET_FLAG)
Evan Chengf8bad082012-04-10 01:51:00 +00002453 return false;
2454 HasRet = true;
Evan Chengd4b08732010-11-30 23:55:39 +00002455 }
2456
Evan Chengf8bad082012-04-10 01:51:00 +00002457 if (!HasRet)
2458 return false;
2459
2460 Chain = TCChain;
2461 return true;
Evan Chengd4b08732010-11-30 23:55:39 +00002462}
2463
Evan Cheng0663f232011-03-21 01:19:09 +00002464bool ARMTargetLowering::mayBeEmittedAsTailCall(CallInst *CI) const {
Saleem Abdulrasoolb720a6b2014-03-11 15:09:49 +00002465 if (!Subtarget->supportsTailCall())
Evan Cheng0663f232011-03-21 01:19:09 +00002466 return false;
2467
Akira Hatanakad9699bc2015-06-09 19:07:19 +00002468 auto Attr =
2469 CI->getParent()->getParent()->getFnAttribute("disable-tail-calls");
2470 if (!CI->isTailCall() || Attr.getValueAsString() == "true")
Evan Cheng0663f232011-03-21 01:19:09 +00002471 return false;
2472
Artyom Skrobovad8a0632015-09-28 09:44:11 +00002473 return true;
Evan Cheng0663f232011-03-21 01:19:09 +00002474}
2475
Luke Cheeseman85fd06d2015-06-01 12:02:47 +00002476// Trying to write a 64 bit value so need to split into two 32 bit values first,
2477// and pass the lower and high parts through.
2478static SDValue LowerWRITE_REGISTER(SDValue Op, SelectionDAG &DAG) {
2479 SDLoc DL(Op);
2480 SDValue WriteValue = Op->getOperand(2);
2481
2482 // This function is only supposed to be called for i64 type argument.
2483 assert(WriteValue.getValueType() == MVT::i64
2484 && "LowerWRITE_REGISTER called for non-i64 type argument.");
2485
2486 SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, DL, MVT::i32, WriteValue,
2487 DAG.getConstant(0, DL, MVT::i32));
2488 SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, DL, MVT::i32, WriteValue,
2489 DAG.getConstant(1, DL, MVT::i32));
2490 SDValue Ops[] = { Op->getOperand(0), Op->getOperand(1), Lo, Hi };
2491 return DAG.getNode(ISD::WRITE_REGISTER, DL, MVT::Other, Ops);
2492}
2493
Bob Wilsonb389f2a2009-11-03 00:02:05 +00002494// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
2495// their target counterpart wrapped in the ARMISD::Wrapper node. Suppose N is
2496// one of the above mentioned nodes. It has to be wrapped because otherwise
2497// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
2498// be used to form addressing mode. These wrapped nodes will be selected
2499// into MOVi.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002500static SDValue LowerConstantPool(SDValue Op, SelectionDAG &DAG) {
Owen Anderson53aa7a92009-08-10 22:56:29 +00002501 EVT PtrVT = Op.getValueType();
Dale Johannesen62fd95d2009-02-07 00:55:49 +00002502 // FIXME there is no actual debug info here
Andrew Trickef9de2a2013-05-25 02:42:55 +00002503 SDLoc dl(Op);
Evan Cheng10043e22007-01-19 07:51:42 +00002504 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002505 SDValue Res;
Evan Cheng10043e22007-01-19 07:51:42 +00002506 if (CP->isMachineConstantPoolEntry())
2507 Res = DAG.getTargetConstantPool(CP->getMachineCPVal(), PtrVT,
2508 CP->getAlignment());
2509 else
2510 Res = DAG.getTargetConstantPool(CP->getConstVal(), PtrVT,
2511 CP->getAlignment());
Owen Anderson9f944592009-08-11 20:47:22 +00002512 return DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Res);
Evan Cheng10043e22007-01-19 07:51:42 +00002513}
2514
Jim Grosbach8d3ba732010-07-19 17:20:38 +00002515unsigned ARMTargetLowering::getJumpTableEncoding() const {
2516 return MachineJumpTableInfo::EK_Inline;
2517}
2518
Dan Gohman21cea8a2010-04-17 15:26:15 +00002519SDValue ARMTargetLowering::LowerBlockAddress(SDValue Op,
2520 SelectionDAG &DAG) const {
Evan Cheng408aa562009-11-06 22:24:13 +00002521 MachineFunction &MF = DAG.getMachineFunction();
2522 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
2523 unsigned ARMPCLabelIndex = 0;
Andrew Trickef9de2a2013-05-25 02:42:55 +00002524 SDLoc DL(Op);
Mehdi Amini44ede332015-07-09 02:09:04 +00002525 EVT PtrVT = getPointerTy(DAG.getDataLayout());
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002526 const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
Bob Wilson1c66e8a2009-11-02 20:59:23 +00002527 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
2528 SDValue CPAddr;
2529 if (RelocM == Reloc::Static) {
2530 CPAddr = DAG.getTargetConstantPool(BA, PtrVT, 4);
2531 } else {
2532 unsigned PCAdj = Subtarget->isThumb() ? 4 : 8;
Evan Chengdfce83c2011-01-17 08:03:18 +00002533 ARMPCLabelIndex = AFI->createPICLabelUId();
Bill Wendling7753d662011-10-01 08:00:54 +00002534 ARMConstantPoolValue *CPV =
2535 ARMConstantPoolConstant::Create(BA, ARMPCLabelIndex,
2536 ARMCP::CPBlockAddress, PCAdj);
Bob Wilson1c66e8a2009-11-02 20:59:23 +00002537 CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
2538 }
2539 CPAddr = DAG.getNode(ARMISD::Wrapper, DL, PtrVT, CPAddr);
Alex Lorenze40c8a22015-08-11 23:09:45 +00002540 SDValue Result =
2541 DAG.getLoad(PtrVT, DL, DAG.getEntryNode(), CPAddr,
2542 MachinePointerInfo::getConstantPool(DAG.getMachineFunction()),
2543 false, false, false, 0);
Bob Wilson1c66e8a2009-11-02 20:59:23 +00002544 if (RelocM == Reloc::Static)
2545 return Result;
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002546 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, DL, MVT::i32);
Bob Wilson1c66e8a2009-11-02 20:59:23 +00002547 return DAG.getNode(ARMISD::PIC_ADD, DL, PtrVT, Result, PICLabel);
Bob Wilson1cf0b032009-10-30 05:45:42 +00002548}
2549
Tim Northoverbd41cf82016-01-07 09:03:03 +00002550/// \brief Convert a TLS address reference into the correct sequence of loads
2551/// and calls to compute the variable's address for Darwin, and return an
2552/// SDValue containing the final node.
2553
2554/// Darwin only has one TLS scheme which must be capable of dealing with the
2555/// fully general situation, in the worst case. This means:
2556/// + "extern __thread" declaration.
2557/// + Defined in a possibly unknown dynamic library.
2558///
2559/// The general system is that each __thread variable has a [3 x i32] descriptor
2560/// which contains information used by the runtime to calculate the address. The
2561/// only part of this the compiler needs to know about is the first word, which
2562/// contains a function pointer that must be called with the address of the
2563/// entire descriptor in "r0".
2564///
2565/// Since this descriptor may be in a different unit, in general access must
2566/// proceed along the usual ARM rules. A common sequence to produce is:
2567///
2568/// movw rT1, :lower16:_var$non_lazy_ptr
2569/// movt rT1, :upper16:_var$non_lazy_ptr
2570/// ldr r0, [rT1]
2571/// ldr rT2, [r0]
2572/// blx rT2
2573/// [...address now in r0...]
2574SDValue
2575ARMTargetLowering::LowerGlobalTLSAddressDarwin(SDValue Op,
2576 SelectionDAG &DAG) const {
2577 assert(Subtarget->isTargetDarwin() && "TLS only supported on Darwin");
2578 SDLoc DL(Op);
2579
2580 // First step is to get the address of the actua global symbol. This is where
2581 // the TLS descriptor lives.
2582 SDValue DescAddr = LowerGlobalAddressDarwin(Op, DAG);
2583
2584 // The first entry in the descriptor is a function pointer that we must call
2585 // to obtain the address of the variable.
2586 SDValue Chain = DAG.getEntryNode();
2587 SDValue FuncTLVGet =
2588 DAG.getLoad(MVT::i32, DL, Chain, DescAddr,
2589 MachinePointerInfo::getGOT(DAG.getMachineFunction()),
2590 false, true, true, 4);
2591 Chain = FuncTLVGet.getValue(1);
2592
2593 MachineFunction &F = DAG.getMachineFunction();
2594 MachineFrameInfo *MFI = F.getFrameInfo();
2595 MFI->setAdjustsStack(true);
2596
2597 // TLS calls preserve all registers except those that absolutely must be
2598 // trashed: R0 (it takes an argument), LR (it's a call) and CPSR (let's not be
2599 // silly).
2600 auto TRI =
2601 getTargetMachine().getSubtargetImpl(*F.getFunction())->getRegisterInfo();
2602 auto ARI = static_cast<const ARMRegisterInfo *>(TRI);
2603 const uint32_t *Mask = ARI->getTLSCallPreservedMask(DAG.getMachineFunction());
2604
2605 // Finally, we can make the call. This is just a degenerate version of a
2606 // normal AArch64 call node: r0 takes the address of the descriptor, and
2607 // returns the address of the variable in this thread.
2608 Chain = DAG.getCopyToReg(Chain, DL, ARM::R0, DescAddr, SDValue());
2609 Chain =
2610 DAG.getNode(ARMISD::CALL, DL, DAG.getVTList(MVT::Other, MVT::Glue),
2611 Chain, FuncTLVGet, DAG.getRegister(ARM::R0, MVT::i32),
2612 DAG.getRegisterMask(Mask), Chain.getValue(1));
2613 return DAG.getCopyFromReg(Chain, DL, ARM::R0, MVT::i32, Chain.getValue(1));
2614}
2615
Saleem Abdulrasoolf36005a2016-02-03 18:21:59 +00002616SDValue
2617ARMTargetLowering::LowerGlobalTLSAddressWindows(SDValue Op,
2618 SelectionDAG &DAG) const {
2619 assert(Subtarget->isTargetWindows() && "Windows specific TLS lowering");
2620 SDValue Chain = DAG.getEntryNode();
2621 EVT PtrVT = getPointerTy(DAG.getDataLayout());
2622 SDLoc DL(Op);
2623
2624 // Load the current TEB (thread environment block)
2625 SDValue Ops[] = {Chain,
2626 DAG.getConstant(Intrinsic::arm_mrc, DL, MVT::i32),
2627 DAG.getConstant(15, DL, MVT::i32),
2628 DAG.getConstant(0, DL, MVT::i32),
2629 DAG.getConstant(13, DL, MVT::i32),
2630 DAG.getConstant(0, DL, MVT::i32),
2631 DAG.getConstant(2, DL, MVT::i32)};
2632 SDValue CurrentTEB = DAG.getNode(ISD::INTRINSIC_W_CHAIN, DL,
2633 DAG.getVTList(MVT::i32, MVT::Other), Ops);
2634
2635 SDValue TEB = CurrentTEB.getValue(0);
2636 Chain = CurrentTEB.getValue(1);
2637
2638 // Load the ThreadLocalStoragePointer from the TEB
2639 // A pointer to the TLS array is located at offset 0x2c from the TEB.
2640 SDValue TLSArray =
2641 DAG.getNode(ISD::ADD, DL, PtrVT, TEB, DAG.getIntPtrConstant(0x2c, DL));
2642 TLSArray = DAG.getLoad(PtrVT, DL, Chain, TLSArray, MachinePointerInfo(),
2643 false, false, false, 0);
2644
2645 // The pointer to the thread's TLS data area is at the TLS Index scaled by 4
2646 // offset into the TLSArray.
2647
2648 // Load the TLS index from the C runtime
2649 SDValue TLSIndex =
2650 DAG.getTargetExternalSymbol("_tls_index", PtrVT, ARMII::MO_NO_FLAG);
2651 TLSIndex = DAG.getNode(ARMISD::Wrapper, DL, PtrVT, TLSIndex);
2652 TLSIndex = DAG.getLoad(PtrVT, DL, Chain, TLSIndex, MachinePointerInfo(),
2653 false, false, false, 0);
2654
2655 SDValue Slot = DAG.getNode(ISD::SHL, DL, PtrVT, TLSIndex,
2656 DAG.getConstant(2, DL, MVT::i32));
2657 SDValue TLS = DAG.getLoad(PtrVT, DL, Chain,
2658 DAG.getNode(ISD::ADD, DL, PtrVT, TLSArray, Slot),
2659 MachinePointerInfo(), false, false, false, 0);
2660
2661 return DAG.getNode(ISD::ADD, DL, PtrVT, TLS,
2662 LowerGlobalAddressWindows(Op, DAG));
2663}
2664
Lauro Ramos Venancioc39c12a2007-04-27 13:54:47 +00002665// Lower ISD::GlobalTLSAddress using the "general dynamic" model
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002666SDValue
Lauro Ramos Venancioc39c12a2007-04-27 13:54:47 +00002667ARMTargetLowering::LowerToTLSGeneralDynamicModel(GlobalAddressSDNode *GA,
Dan Gohman21cea8a2010-04-17 15:26:15 +00002668 SelectionDAG &DAG) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +00002669 SDLoc dl(GA);
Mehdi Amini44ede332015-07-09 02:09:04 +00002670 EVT PtrVT = getPointerTy(DAG.getDataLayout());
Lauro Ramos Venancioc39c12a2007-04-27 13:54:47 +00002671 unsigned char PCAdj = Subtarget->isThumb() ? 4 : 8;
Evan Cheng408aa562009-11-06 22:24:13 +00002672 MachineFunction &MF = DAG.getMachineFunction();
2673 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
Evan Chengdfce83c2011-01-17 08:03:18 +00002674 unsigned ARMPCLabelIndex = AFI->createPICLabelUId();
Lauro Ramos Venancioc39c12a2007-04-27 13:54:47 +00002675 ARMConstantPoolValue *CPV =
Bill Wendling7753d662011-10-01 08:00:54 +00002676 ARMConstantPoolConstant::Create(GA->getGlobal(), ARMPCLabelIndex,
2677 ARMCP::CPValue, PCAdj, ARMCP::TLSGD, true);
Evan Cheng1fb8aed2009-03-13 07:51:59 +00002678 SDValue Argument = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson9f944592009-08-11 20:47:22 +00002679 Argument = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Argument);
Alex Lorenze40c8a22015-08-11 23:09:45 +00002680 Argument =
2681 DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Argument,
2682 MachinePointerInfo::getConstantPool(DAG.getMachineFunction()),
2683 false, false, false, 0);
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002684 SDValue Chain = Argument.getValue(1);
Lauro Ramos Venancioc39c12a2007-04-27 13:54:47 +00002685
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002686 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, dl, MVT::i32);
Dale Johannesen021052a2009-02-04 20:06:27 +00002687 Argument = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Argument, PICLabel);
Lauro Ramos Venancioc39c12a2007-04-27 13:54:47 +00002688
2689 // call __tls_get_addr.
2690 ArgListTy Args;
2691 ArgListEntry Entry;
2692 Entry.Node = Argument;
Chris Lattner229907c2011-07-18 04:54:35 +00002693 Entry.Ty = (Type *) Type::getInt32Ty(*DAG.getContext());
Lauro Ramos Venancioc39c12a2007-04-27 13:54:47 +00002694 Args.push_back(Entry);
Saleem Abdulrasoolf3a5a5c2014-05-17 21:50:17 +00002695
Dale Johannesen555a3752009-01-30 23:10:59 +00002696 // FIXME: is there useful debug info available here?
Saleem Abdulrasoolf3a5a5c2014-05-17 21:50:17 +00002697 TargetLowering::CallLoweringInfo CLI(DAG);
2698 CLI.setDebugLoc(dl).setChain(Chain)
2699 .setCallee(CallingConv::C, Type::getInt32Ty(*DAG.getContext()),
Juergen Ributzka3bd03c72014-07-01 22:01:54 +00002700 DAG.getExternalSymbol("__tls_get_addr", PtrVT), std::move(Args),
2701 0);
Saleem Abdulrasoolf3a5a5c2014-05-17 21:50:17 +00002702
Justin Holewinskiaa583972012-05-25 16:35:28 +00002703 std::pair<SDValue, SDValue> CallResult = LowerCallTo(CLI);
Lauro Ramos Venancioc39c12a2007-04-27 13:54:47 +00002704 return CallResult.first;
2705}
2706
2707// Lower ISD::GlobalTLSAddress using the "initial exec" or
2708// "local exec" model.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002709SDValue
Lauro Ramos Venancioc39c12a2007-04-27 13:54:47 +00002710ARMTargetLowering::LowerToTLSExecModels(GlobalAddressSDNode *GA,
Hans Wennborgaea41202012-05-04 09:40:39 +00002711 SelectionDAG &DAG,
2712 TLSModel::Model model) const {
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002713 const GlobalValue *GV = GA->getGlobal();
Andrew Trickef9de2a2013-05-25 02:42:55 +00002714 SDLoc dl(GA);
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002715 SDValue Offset;
2716 SDValue Chain = DAG.getEntryNode();
Mehdi Amini44ede332015-07-09 02:09:04 +00002717 EVT PtrVT = getPointerTy(DAG.getDataLayout());
Lauro Ramos Venancioc39c12a2007-04-27 13:54:47 +00002718 // Get the Thread Pointer
Dale Johannesen021052a2009-02-04 20:06:27 +00002719 SDValue ThreadPointer = DAG.getNode(ARMISD::THREAD_POINTER, dl, PtrVT);
Lauro Ramos Venancioc39c12a2007-04-27 13:54:47 +00002720
Hans Wennborgaea41202012-05-04 09:40:39 +00002721 if (model == TLSModel::InitialExec) {
Evan Cheng408aa562009-11-06 22:24:13 +00002722 MachineFunction &MF = DAG.getMachineFunction();
2723 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
Evan Chengdfce83c2011-01-17 08:03:18 +00002724 unsigned ARMPCLabelIndex = AFI->createPICLabelUId();
Evan Cheng408aa562009-11-06 22:24:13 +00002725 // Initial exec model.
Lauro Ramos Venancioc39c12a2007-04-27 13:54:47 +00002726 unsigned char PCAdj = Subtarget->isThumb() ? 4 : 8;
2727 ARMConstantPoolValue *CPV =
Bill Wendling7753d662011-10-01 08:00:54 +00002728 ARMConstantPoolConstant::Create(GA->getGlobal(), ARMPCLabelIndex,
2729 ARMCP::CPValue, PCAdj, ARMCP::GOTTPOFF,
2730 true);
Evan Cheng1fb8aed2009-03-13 07:51:59 +00002731 Offset = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson9f944592009-08-11 20:47:22 +00002732 Offset = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Offset);
Alex Lorenze40c8a22015-08-11 23:09:45 +00002733 Offset = DAG.getLoad(
2734 PtrVT, dl, Chain, Offset,
2735 MachinePointerInfo::getConstantPool(DAG.getMachineFunction()), false,
2736 false, false, 0);
Lauro Ramos Venancioc39c12a2007-04-27 13:54:47 +00002737 Chain = Offset.getValue(1);
2738
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002739 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, dl, MVT::i32);
Dale Johannesen021052a2009-02-04 20:06:27 +00002740 Offset = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Offset, PICLabel);
Lauro Ramos Venancioc39c12a2007-04-27 13:54:47 +00002741
Alex Lorenze40c8a22015-08-11 23:09:45 +00002742 Offset = DAG.getLoad(
2743 PtrVT, dl, Chain, Offset,
2744 MachinePointerInfo::getConstantPool(DAG.getMachineFunction()), false,
2745 false, false, 0);
Lauro Ramos Venancioc39c12a2007-04-27 13:54:47 +00002746 } else {
2747 // local exec model
Hans Wennborgaea41202012-05-04 09:40:39 +00002748 assert(model == TLSModel::LocalExec);
Bill Wendling7753d662011-10-01 08:00:54 +00002749 ARMConstantPoolValue *CPV =
2750 ARMConstantPoolConstant::Create(GV, ARMCP::TPOFF);
Evan Cheng1fb8aed2009-03-13 07:51:59 +00002751 Offset = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson9f944592009-08-11 20:47:22 +00002752 Offset = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Offset);
Alex Lorenze40c8a22015-08-11 23:09:45 +00002753 Offset = DAG.getLoad(
2754 PtrVT, dl, Chain, Offset,
2755 MachinePointerInfo::getConstantPool(DAG.getMachineFunction()), false,
2756 false, false, 0);
Lauro Ramos Venancioc39c12a2007-04-27 13:54:47 +00002757 }
2758
2759 // The address of the thread local variable is the add of the thread
2760 // pointer with the offset of the variable.
Dale Johannesen021052a2009-02-04 20:06:27 +00002761 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
Lauro Ramos Venancioc39c12a2007-04-27 13:54:47 +00002762}
2763
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002764SDValue
Dan Gohman21cea8a2010-04-17 15:26:15 +00002765ARMTargetLowering::LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const {
Tim Northoverbd41cf82016-01-07 09:03:03 +00002766 if (Subtarget->isTargetDarwin())
2767 return LowerGlobalTLSAddressDarwin(Op, DAG);
2768
Saleem Abdulrasoolf36005a2016-02-03 18:21:59 +00002769 if (Subtarget->isTargetWindows())
2770 return LowerGlobalTLSAddressWindows(Op, DAG);
2771
Lauro Ramos Venancioc39c12a2007-04-27 13:54:47 +00002772 // TODO: implement the "local dynamic" model
Tim Northoverbd41cf82016-01-07 09:03:03 +00002773 assert(Subtarget->isTargetELF() && "Only ELF implemented here");
Lauro Ramos Venancioc39c12a2007-04-27 13:54:47 +00002774 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
Chih-Hung Hsieh1e859582015-07-28 16:24:05 +00002775 if (DAG.getTarget().Options.EmulatedTLS)
2776 return LowerToTLSEmulatedModel(GA, DAG);
Hans Wennborgaea41202012-05-04 09:40:39 +00002777
2778 TLSModel::Model model = getTargetMachine().getTLSModel(GA->getGlobal());
2779
2780 switch (model) {
2781 case TLSModel::GeneralDynamic:
2782 case TLSModel::LocalDynamic:
2783 return LowerToTLSGeneralDynamicModel(GA, DAG);
2784 case TLSModel::InitialExec:
2785 case TLSModel::LocalExec:
2786 return LowerToTLSExecModels(GA, DAG, model);
2787 }
Matt Beaumont-Gaye82ab6b2012-05-04 18:34:27 +00002788 llvm_unreachable("bogus TLS model");
Lauro Ramos Venancioc39c12a2007-04-27 13:54:47 +00002789}
2790
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002791SDValue ARMTargetLowering::LowerGlobalAddressELF(SDValue Op,
Dan Gohman21cea8a2010-04-17 15:26:15 +00002792 SelectionDAG &DAG) const {
Mehdi Amini44ede332015-07-09 02:09:04 +00002793 EVT PtrVT = getPointerTy(DAG.getDataLayout());
Andrew Trickef9de2a2013-05-25 02:42:55 +00002794 SDLoc dl(Op);
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002795 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Chad Rosier537ff502013-02-28 19:16:42 +00002796 if (getTargetMachine().getRelocationModel() == Reloc::PIC_) {
Peter Collingbourne97aae402015-10-26 18:23:16 +00002797 bool UseGOT_PREL =
Peter Collingbourne99fac802015-10-26 20:46:44 +00002798 !(GV->hasHiddenVisibility() || GV->hasLocalLinkage());
Peter Collingbourne97aae402015-10-26 18:23:16 +00002799
2800 MachineFunction &MF = DAG.getMachineFunction();
2801 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
2802 unsigned ARMPCLabelIndex = AFI->createPICLabelUId();
2803 EVT PtrVT = getPointerTy(DAG.getDataLayout());
2804 SDLoc dl(Op);
2805 unsigned PCAdj = Subtarget->isThumb() ? 4 : 8;
2806 ARMConstantPoolValue *CPV = ARMConstantPoolConstant::Create(
2807 GV, ARMPCLabelIndex, ARMCP::CPValue, PCAdj,
2808 UseGOT_PREL ? ARMCP::GOT_PREL : ARMCP::no_modifier,
2809 /*AddCurrentAddress=*/UseGOT_PREL);
Evan Cheng1fb8aed2009-03-13 07:51:59 +00002810 SDValue CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson9f944592009-08-11 20:47:22 +00002811 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Alex Lorenze40c8a22015-08-11 23:09:45 +00002812 SDValue Result = DAG.getLoad(
2813 PtrVT, dl, DAG.getEntryNode(), CPAddr,
2814 MachinePointerInfo::getConstantPool(DAG.getMachineFunction()), false,
2815 false, false, 0);
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002816 SDValue Chain = Result.getValue(1);
Peter Collingbourne97aae402015-10-26 18:23:16 +00002817 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, dl, MVT::i32);
2818 Result = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Result, PICLabel);
2819 if (UseGOT_PREL)
Anton Korobeynikov75b59fb2009-10-07 00:06:35 +00002820 Result = DAG.getLoad(PtrVT, dl, Chain, Result,
Alex Lorenze40c8a22015-08-11 23:09:45 +00002821 MachinePointerInfo::getGOT(DAG.getMachineFunction()),
Pete Cooper82cd9e82011-11-08 18:42:53 +00002822 false, false, false, 0);
Lauro Ramos Venancioee2d1642007-04-22 00:04:12 +00002823 return Result;
Evan Chengdfce83c2011-01-17 08:03:18 +00002824 }
2825
2826 // If we have T2 ops, we can materialize the address directly via movt/movw
James Molloydd9137a2011-10-26 08:53:19 +00002827 // pair. This is always cheaper.
Eric Christopherc1058df2014-07-04 01:55:26 +00002828 if (Subtarget->useMovt(DAG.getMachineFunction())) {
Evan Cheng68aec142011-01-19 02:16:49 +00002829 ++NumMovwMovt;
Evan Chengdfce83c2011-01-17 08:03:18 +00002830 // FIXME: Once remat is capable of dealing with instructions with register
2831 // operands, expand this into two nodes.
2832 return DAG.getNode(ARMISD::Wrapper, dl, PtrVT,
2833 DAG.getTargetGlobalAddress(GV, dl, PtrVT));
Lauro Ramos Venancioee2d1642007-04-22 00:04:12 +00002834 } else {
Evan Chengdfce83c2011-01-17 08:03:18 +00002835 SDValue CPAddr = DAG.getTargetConstantPool(GV, PtrVT, 4);
2836 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Alex Lorenze40c8a22015-08-11 23:09:45 +00002837 return DAG.getLoad(
2838 PtrVT, dl, DAG.getEntryNode(), CPAddr,
2839 MachinePointerInfo::getConstantPool(DAG.getMachineFunction()), false,
2840 false, false, 0);
Lauro Ramos Venancioee2d1642007-04-22 00:04:12 +00002841 }
2842}
2843
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002844SDValue ARMTargetLowering::LowerGlobalAddressDarwin(SDValue Op,
Dan Gohman21cea8a2010-04-17 15:26:15 +00002845 SelectionDAG &DAG) const {
Mehdi Amini44ede332015-07-09 02:09:04 +00002846 EVT PtrVT = getPointerTy(DAG.getDataLayout());
Andrew Trickef9de2a2013-05-25 02:42:55 +00002847 SDLoc dl(Op);
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002848 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Evan Cheng10043e22007-01-19 07:51:42 +00002849 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
Evan Chengdfce83c2011-01-17 08:03:18 +00002850
Eric Christopherc1058df2014-07-04 01:55:26 +00002851 if (Subtarget->useMovt(DAG.getMachineFunction()))
Evan Cheng68aec142011-01-19 02:16:49 +00002852 ++NumMovwMovt;
Evan Chengdfce83c2011-01-17 08:03:18 +00002853
Tim Northover72360d22013-12-02 10:35:41 +00002854 // FIXME: Once remat is capable of dealing with instructions with register
2855 // operands, expand this into multiple nodes
2856 unsigned Wrapper =
2857 RelocM == Reloc::PIC_ ? ARMISD::WrapperPIC : ARMISD::Wrapper;
Tim Northoverdb962e2c2013-11-25 16:24:52 +00002858
Tim Northover72360d22013-12-02 10:35:41 +00002859 SDValue G = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0, ARMII::MO_NONLAZY);
2860 SDValue Result = DAG.getNode(Wrapper, dl, PtrVT, G);
Evan Cheng43b9ca62009-08-28 23:18:09 +00002861
Evan Cheng1b389522009-09-03 07:04:02 +00002862 if (Subtarget->GVIsIndirectSymbol(GV, RelocM))
Tim Northover72360d22013-12-02 10:35:41 +00002863 Result = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Result,
Alex Lorenze40c8a22015-08-11 23:09:45 +00002864 MachinePointerInfo::getGOT(DAG.getMachineFunction()),
2865 false, false, false, 0);
Evan Cheng10043e22007-01-19 07:51:42 +00002866 return Result;
2867}
2868
Saleem Abdulrasool40bca0a2014-05-09 00:58:32 +00002869SDValue ARMTargetLowering::LowerGlobalAddressWindows(SDValue Op,
2870 SelectionDAG &DAG) const {
2871 assert(Subtarget->isTargetWindows() && "non-Windows COFF is not supported");
Eric Christopherc1058df2014-07-04 01:55:26 +00002872 assert(Subtarget->useMovt(DAG.getMachineFunction()) &&
2873 "Windows on ARM expects to use movw/movt");
Saleem Abdulrasool40bca0a2014-05-09 00:58:32 +00002874
2875 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Reid Klecknerc35e7f52015-06-11 01:31:48 +00002876 const ARMII::TOF TargetFlags =
2877 (GV->hasDLLImportStorageClass() ? ARMII::MO_DLLIMPORT : ARMII::MO_NO_FLAG);
Mehdi Amini44ede332015-07-09 02:09:04 +00002878 EVT PtrVT = getPointerTy(DAG.getDataLayout());
Saleem Abdulrasool763f9a52014-07-07 05:18:35 +00002879 SDValue Result;
Saleem Abdulrasool40bca0a2014-05-09 00:58:32 +00002880 SDLoc DL(Op);
2881
2882 ++NumMovwMovt;
2883
2884 // FIXME: Once remat is capable of dealing with instructions with register
2885 // operands, expand this into two nodes.
Saleem Abdulrasool763f9a52014-07-07 05:18:35 +00002886 Result = DAG.getNode(ARMISD::Wrapper, DL, PtrVT,
2887 DAG.getTargetGlobalAddress(GV, DL, PtrVT, /*Offset=*/0,
Reid Klecknerc35e7f52015-06-11 01:31:48 +00002888 TargetFlags));
Saleem Abdulrasool763f9a52014-07-07 05:18:35 +00002889 if (GV->hasDLLImportStorageClass())
2890 Result = DAG.getLoad(PtrVT, DL, DAG.getEntryNode(), Result,
Alex Lorenze40c8a22015-08-11 23:09:45 +00002891 MachinePointerInfo::getGOT(DAG.getMachineFunction()),
2892 false, false, false, 0);
Saleem Abdulrasool763f9a52014-07-07 05:18:35 +00002893 return Result;
Saleem Abdulrasool40bca0a2014-05-09 00:58:32 +00002894}
2895
Jim Grosbachaeca45d2009-05-12 23:59:14 +00002896SDValue
Jim Grosbachc98892f2010-05-26 20:22:18 +00002897ARMTargetLowering::LowerEH_SJLJ_SETJMP(SDValue Op, SelectionDAG &DAG) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +00002898 SDLoc dl(Op);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002899 SDValue Val = DAG.getConstant(0, dl, MVT::i32);
Bill Wendling7ecfbd92011-10-07 21:25:38 +00002900 return DAG.getNode(ARMISD::EH_SJLJ_SETJMP, dl,
2901 DAG.getVTList(MVT::i32, MVT::Other), Op.getOperand(0),
Jim Grosbachc98892f2010-05-26 20:22:18 +00002902 Op.getOperand(1), Val);
2903}
2904
2905SDValue
Jim Grosbachbd9485d2010-05-22 01:06:18 +00002906ARMTargetLowering::LowerEH_SJLJ_LONGJMP(SDValue Op, SelectionDAG &DAG) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +00002907 SDLoc dl(Op);
Jim Grosbachbd9485d2010-05-22 01:06:18 +00002908 return DAG.getNode(ARMISD::EH_SJLJ_LONGJMP, dl, MVT::Other, Op.getOperand(0),
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002909 Op.getOperand(1), DAG.getConstant(0, dl, MVT::i32));
Jim Grosbachbd9485d2010-05-22 01:06:18 +00002910}
2911
Matthias Braun3cd00c12015-07-16 22:34:16 +00002912SDValue ARMTargetLowering::LowerEH_SJLJ_SETUP_DISPATCH(SDValue Op,
2913 SelectionDAG &DAG) const {
2914 SDLoc dl(Op);
2915 return DAG.getNode(ARMISD::EH_SJLJ_SETUP_DISPATCH, dl, MVT::Other,
2916 Op.getOperand(0));
2917}
2918
Jim Grosbachbd9485d2010-05-22 01:06:18 +00002919SDValue
Jim Grosbacha570d052010-02-08 23:22:00 +00002920ARMTargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG,
Jim Grosbache3864cc2010-06-16 23:45:49 +00002921 const ARMSubtarget *Subtarget) const {
Dan Gohmaneffb8942008-09-12 16:56:44 +00002922 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Andrew Trickef9de2a2013-05-25 02:42:55 +00002923 SDLoc dl(Op);
Lauro Ramos Venanciof6a67bf2007-11-08 17:20:05 +00002924 switch (IntNo) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002925 default: return SDValue(); // Don't custom lower most intrinsics.
Jim Grosbach07393ba2014-06-16 21:55:30 +00002926 case Intrinsic::arm_rbit: {
Yi Kongc655f0c2014-08-20 10:40:20 +00002927 assert(Op.getOperand(1).getValueType() == MVT::i32 &&
Jim Grosbach07393ba2014-06-16 21:55:30 +00002928 "RBIT intrinsic must have i32 type!");
James Molloyb5640982015-11-13 16:05:22 +00002929 return DAG.getNode(ISD::BITREVERSE, dl, MVT::i32, Op.getOperand(1));
Jim Grosbach07393ba2014-06-16 21:55:30 +00002930 }
Bob Wilson17f88782009-08-04 00:25:01 +00002931 case Intrinsic::arm_thread_pointer: {
Mehdi Amini44ede332015-07-09 02:09:04 +00002932 EVT PtrVT = getPointerTy(DAG.getDataLayout());
Bob Wilson17f88782009-08-04 00:25:01 +00002933 return DAG.getNode(ARMISD::THREAD_POINTER, dl, PtrVT);
2934 }
Jim Grosbach693e36a2009-08-11 00:09:57 +00002935 case Intrinsic::eh_sjlj_lsda: {
Jim Grosbach693e36a2009-08-11 00:09:57 +00002936 MachineFunction &MF = DAG.getMachineFunction();
Evan Cheng408aa562009-11-06 22:24:13 +00002937 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
Evan Chengdfce83c2011-01-17 08:03:18 +00002938 unsigned ARMPCLabelIndex = AFI->createPICLabelUId();
Mehdi Amini44ede332015-07-09 02:09:04 +00002939 EVT PtrVT = getPointerTy(DAG.getDataLayout());
Jim Grosbach693e36a2009-08-11 00:09:57 +00002940 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
2941 SDValue CPAddr;
2942 unsigned PCAdj = (RelocM != Reloc::PIC_)
2943 ? 0 : (Subtarget->isThumb() ? 4 : 8);
Jim Grosbach693e36a2009-08-11 00:09:57 +00002944 ARMConstantPoolValue *CPV =
Bill Wendling7753d662011-10-01 08:00:54 +00002945 ARMConstantPoolConstant::Create(MF.getFunction(), ARMPCLabelIndex,
2946 ARMCP::CPLSDA, PCAdj);
Jim Grosbach693e36a2009-08-11 00:09:57 +00002947 CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson9f944592009-08-11 20:47:22 +00002948 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Alex Lorenze40c8a22015-08-11 23:09:45 +00002949 SDValue Result = DAG.getLoad(
2950 PtrVT, dl, DAG.getEntryNode(), CPAddr,
2951 MachinePointerInfo::getConstantPool(DAG.getMachineFunction()), false,
2952 false, false, 0);
Jim Grosbach693e36a2009-08-11 00:09:57 +00002953
2954 if (RelocM == Reloc::PIC_) {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002955 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, dl, MVT::i32);
Jim Grosbach693e36a2009-08-11 00:09:57 +00002956 Result = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Result, PICLabel);
2957 }
2958 return Result;
2959 }
Evan Cheng18381b42011-03-29 23:06:19 +00002960 case Intrinsic::arm_neon_vmulls:
2961 case Intrinsic::arm_neon_vmullu: {
2962 unsigned NewOpc = (IntNo == Intrinsic::arm_neon_vmulls)
2963 ? ARMISD::VMULLs : ARMISD::VMULLu;
Andrew Trickef9de2a2013-05-25 02:42:55 +00002964 return DAG.getNode(NewOpc, SDLoc(Op), Op.getValueType(),
Evan Cheng18381b42011-03-29 23:06:19 +00002965 Op.getOperand(1), Op.getOperand(2));
2966 }
James Molloyee868b22015-08-11 12:06:25 +00002967 case Intrinsic::arm_neon_vminnm:
2968 case Intrinsic::arm_neon_vmaxnm: {
2969 unsigned NewOpc = (IntNo == Intrinsic::arm_neon_vminnm)
2970 ? ISD::FMINNUM : ISD::FMAXNUM;
2971 return DAG.getNode(NewOpc, SDLoc(Op), Op.getValueType(),
2972 Op.getOperand(1), Op.getOperand(2));
2973 }
Silviu Barangaad1b19f2015-08-19 14:11:27 +00002974 case Intrinsic::arm_neon_vminu:
2975 case Intrinsic::arm_neon_vmaxu: {
2976 if (Op.getValueType().isFloatingPoint())
2977 return SDValue();
2978 unsigned NewOpc = (IntNo == Intrinsic::arm_neon_vminu)
2979 ? ISD::UMIN : ISD::UMAX;
2980 return DAG.getNode(NewOpc, SDLoc(Op), Op.getValueType(),
2981 Op.getOperand(1), Op.getOperand(2));
2982 }
James Molloyd616c642015-08-11 12:06:28 +00002983 case Intrinsic::arm_neon_vmins:
2984 case Intrinsic::arm_neon_vmaxs: {
2985 // v{min,max}s is overloaded between signed integers and floats.
Silviu Barangaad1b19f2015-08-19 14:11:27 +00002986 if (!Op.getValueType().isFloatingPoint()) {
2987 unsigned NewOpc = (IntNo == Intrinsic::arm_neon_vmins)
2988 ? ISD::SMIN : ISD::SMAX;
2989 return DAG.getNode(NewOpc, SDLoc(Op), Op.getValueType(),
2990 Op.getOperand(1), Op.getOperand(2));
2991 }
James Molloyd616c642015-08-11 12:06:28 +00002992 unsigned NewOpc = (IntNo == Intrinsic::arm_neon_vmins)
2993 ? ISD::FMINNAN : ISD::FMAXNAN;
2994 return DAG.getNode(NewOpc, SDLoc(Op), Op.getValueType(),
2995 Op.getOperand(1), Op.getOperand(2));
2996 }
Lauro Ramos Venanciof6a67bf2007-11-08 17:20:05 +00002997 }
2998}
2999
Eli Friedman30a49e92011-08-03 21:06:02 +00003000static SDValue LowerATOMIC_FENCE(SDValue Op, SelectionDAG &DAG,
3001 const ARMSubtarget *Subtarget) {
3002 // FIXME: handle "fence singlethread" more efficiently.
Andrew Trickef9de2a2013-05-25 02:42:55 +00003003 SDLoc dl(Op);
Eli Friedman26a48482011-07-27 22:21:52 +00003004 if (!Subtarget->hasDataBarrier()) {
3005 // Some ARMv6 cpus can support data barriers with an mcr instruction.
3006 // Thumb1 and pre-v6 ARM mode use a libcall instead and should never get
3007 // here.
3008 assert(Subtarget->hasV6Ops() && !Subtarget->isThumb() &&
Tim Northoverc7ea8042013-10-25 09:30:24 +00003009 "Unexpected ISD::ATOMIC_FENCE encountered. Should be libcall!");
Eli Friedman30a49e92011-08-03 21:06:02 +00003010 return DAG.getNode(ARMISD::MEMBARRIER_MCR, dl, MVT::Other, Op.getOperand(0),
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003011 DAG.getConstant(0, dl, MVT::i32));
Eli Friedman26a48482011-07-27 22:21:52 +00003012 }
3013
Tim Northover36b24172013-07-03 09:20:36 +00003014 ConstantSDNode *OrdN = cast<ConstantSDNode>(Op.getOperand(1));
3015 AtomicOrdering Ord = static_cast<AtomicOrdering>(OrdN->getZExtValue());
Robin Morisseta47cb412014-09-03 21:01:03 +00003016 ARM_MB::MemBOpt Domain = ARM_MB::ISH;
Tim Northoverf5769882013-08-28 14:39:19 +00003017 if (Subtarget->isMClass()) {
3018 // Only a full system barrier exists in the M-class architectures.
3019 Domain = ARM_MB::SY;
3020 } else if (Subtarget->isSwift() && Ord == Release) {
Tim Northover36b24172013-07-03 09:20:36 +00003021 // Swift happens to implement ISHST barriers in a way that's compatible with
3022 // Release semantics but weaker than ISH so we'd be fools not to use
3023 // it. Beware: other processors probably don't!
3024 Domain = ARM_MB::ISHST;
3025 }
3026
Joey Gouly926d3f52013-09-05 15:35:24 +00003027 return DAG.getNode(ISD::INTRINSIC_VOID, dl, MVT::Other, Op.getOperand(0),
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003028 DAG.getConstant(Intrinsic::arm_dmb, dl, MVT::i32),
3029 DAG.getConstant(Domain, dl, MVT::i32));
Eli Friedman26a48482011-07-27 22:21:52 +00003030}
3031
Evan Cheng8740ee32010-11-03 06:34:55 +00003032static SDValue LowerPREFETCH(SDValue Op, SelectionDAG &DAG,
3033 const ARMSubtarget *Subtarget) {
3034 // ARM pre v5TE and Thumb1 does not have preload instructions.
3035 if (!(Subtarget->isThumb2() ||
3036 (!Subtarget->isThumb1Only() && Subtarget->hasV5TEOps())))
3037 // Just preserve the chain.
3038 return Op.getOperand(0);
3039
Andrew Trickef9de2a2013-05-25 02:42:55 +00003040 SDLoc dl(Op);
Evan Cheng21acf9f2010-11-04 05:19:35 +00003041 unsigned isRead = ~cast<ConstantSDNode>(Op.getOperand(2))->getZExtValue() & 1;
3042 if (!isRead &&
3043 (!Subtarget->hasV7Ops() || !Subtarget->hasMPExtension()))
3044 // ARMv7 with MP extension has PLDW.
3045 return Op.getOperand(0);
Evan Cheng8740ee32010-11-03 06:34:55 +00003046
Bruno Cardoso Lopesdc9ff3a2011-06-14 04:58:37 +00003047 unsigned isData = cast<ConstantSDNode>(Op.getOperand(4))->getZExtValue();
3048 if (Subtarget->isThumb()) {
Evan Cheng8740ee32010-11-03 06:34:55 +00003049 // Invert the bits.
Evan Cheng21acf9f2010-11-04 05:19:35 +00003050 isRead = ~isRead & 1;
Bruno Cardoso Lopesdc9ff3a2011-06-14 04:58:37 +00003051 isData = ~isData & 1;
3052 }
Evan Cheng8740ee32010-11-03 06:34:55 +00003053
3054 return DAG.getNode(ARMISD::PRELOAD, dl, MVT::Other, Op.getOperand(0),
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003055 Op.getOperand(1), DAG.getConstant(isRead, dl, MVT::i32),
3056 DAG.getConstant(isData, dl, MVT::i32));
Evan Cheng8740ee32010-11-03 06:34:55 +00003057}
3058
Dan Gohman31ae5862010-04-17 14:41:14 +00003059static SDValue LowerVASTART(SDValue Op, SelectionDAG &DAG) {
3060 MachineFunction &MF = DAG.getMachineFunction();
3061 ARMFunctionInfo *FuncInfo = MF.getInfo<ARMFunctionInfo>();
3062
Evan Cheng10043e22007-01-19 07:51:42 +00003063 // vastart just stores the address of the VarArgsFrameIndex slot into the
3064 // memory location argument.
Andrew Trickef9de2a2013-05-25 02:42:55 +00003065 SDLoc dl(Op);
Mehdi Amini44ede332015-07-09 02:09:04 +00003066 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy(DAG.getDataLayout());
Dan Gohman31ae5862010-04-17 14:41:14 +00003067 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Dan Gohman2d489b52008-02-06 22:27:42 +00003068 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Chris Lattner886250c2010-09-21 18:51:21 +00003069 return DAG.getStore(Op.getOperand(0), dl, FR, Op.getOperand(1),
3070 MachinePointerInfo(SV), false, false, 0);
Evan Cheng10043e22007-01-19 07:51:42 +00003071}
3072
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003073SDValue
Bob Wilson2e076c42009-06-22 23:27:02 +00003074ARMTargetLowering::GetF64FormalArgument(CCValAssign &VA, CCValAssign &NextVA,
3075 SDValue &Root, SelectionDAG &DAG,
Andrew Trickef9de2a2013-05-25 02:42:55 +00003076 SDLoc dl) const {
Bob Wilson2e076c42009-06-22 23:27:02 +00003077 MachineFunction &MF = DAG.getMachineFunction();
3078 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
3079
Craig Topper760b1342012-02-22 05:59:10 +00003080 const TargetRegisterClass *RC;
David Goodwin22c2fba2009-07-08 23:10:31 +00003081 if (AFI->isThumb1OnlyFunction())
Craig Topperc7242e02012-04-20 07:30:17 +00003082 RC = &ARM::tGPRRegClass;
Bob Wilson2e076c42009-06-22 23:27:02 +00003083 else
Craig Topperc7242e02012-04-20 07:30:17 +00003084 RC = &ARM::GPRRegClass;
Bob Wilson2e076c42009-06-22 23:27:02 +00003085
3086 // Transform the arguments stored in physical registers into virtual ones.
Devang Patelf3292b22011-02-21 23:21:26 +00003087 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Owen Anderson9f944592009-08-11 20:47:22 +00003088 SDValue ArgValue = DAG.getCopyFromReg(Root, dl, Reg, MVT::i32);
Bob Wilson2e076c42009-06-22 23:27:02 +00003089
3090 SDValue ArgValue2;
3091 if (NextVA.isMemLoc()) {
Bob Wilson2e076c42009-06-22 23:27:02 +00003092 MachineFrameInfo *MFI = MF.getFrameInfo();
Evan Cheng0664a672010-07-03 00:40:23 +00003093 int FI = MFI->CreateFixedObject(4, NextVA.getLocMemOffset(), true);
Bob Wilson2e076c42009-06-22 23:27:02 +00003094
3095 // Create load node to retrieve arguments from the stack.
Mehdi Amini44ede332015-07-09 02:09:04 +00003096 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy(DAG.getDataLayout()));
Alex Lorenze40c8a22015-08-11 23:09:45 +00003097 ArgValue2 = DAG.getLoad(
3098 MVT::i32, dl, Root, FIN,
3099 MachinePointerInfo::getFixedStack(DAG.getMachineFunction(), FI), false,
3100 false, false, 0);
Bob Wilson2e076c42009-06-22 23:27:02 +00003101 } else {
Devang Patelf3292b22011-02-21 23:21:26 +00003102 Reg = MF.addLiveIn(NextVA.getLocReg(), RC);
Owen Anderson9f944592009-08-11 20:47:22 +00003103 ArgValue2 = DAG.getCopyFromReg(Root, dl, Reg, MVT::i32);
Bob Wilson2e076c42009-06-22 23:27:02 +00003104 }
Christian Pirkerb5728192014-05-08 14:06:24 +00003105 if (!Subtarget->isLittle())
3106 std::swap (ArgValue, ArgValue2);
Jim Grosbachd7cf55c2009-11-09 00:11:35 +00003107 return DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, ArgValue, ArgValue2);
Bob Wilson2e076c42009-06-22 23:27:02 +00003108}
3109
Stuart Hastings45fe3c32011-04-20 16:47:52 +00003110// The remaining GPRs hold either the beginning of variable-argument
David Peixotto4299cf82013-02-13 00:36:35 +00003111// data, or the beginning of an aggregate passed by value (usually
Stuart Hastings45fe3c32011-04-20 16:47:52 +00003112// byval). Either way, we allocate stack slots adjacent to the data
3113// provided by our caller, and store the unallocated registers there.
3114// If this is a variadic function, the va_list pointer will begin with
3115// these values; otherwise, this reassembles a (byval) structure that
3116// was split between registers and memory.
Stepan Dyatkovskiyf5aa83d2013-04-30 07:19:58 +00003117// Return: The frame index registers were stored into.
3118int
3119ARMTargetLowering::StoreByValRegs(CCState &CCInfo, SelectionDAG &DAG,
Andrew Trickef9de2a2013-05-25 02:42:55 +00003120 SDLoc dl, SDValue &Chain,
Stepan Dyatkovskiyf5aa83d2013-04-30 07:19:58 +00003121 const Value *OrigArg,
Stepan Dyatkovskiy8c02c982013-05-05 07:48:36 +00003122 unsigned InRegsParamRecordIdx,
Tim Northover8cda34f2015-03-11 18:54:22 +00003123 int ArgOffset,
3124 unsigned ArgSize) const {
Stepan Dyatkovskiyf5aa83d2013-04-30 07:19:58 +00003125 // Currently, two use-cases possible:
Alp Tokerf907b892013-12-05 05:44:44 +00003126 // Case #1. Non-var-args function, and we meet first byval parameter.
Stepan Dyatkovskiyf5aa83d2013-04-30 07:19:58 +00003127 // Setup first unallocated register as first byval register;
3128 // eat all remained registers
3129 // (these two actions are performed by HandleByVal method).
3130 // Then, here, we initialize stack frame with
3131 // "store-reg" instructions.
3132 // Case #2. Var-args function, that doesn't contain byval parameters.
3133 // The same: eat all remained unallocated registers,
3134 // initialize stack frame.
3135
Stuart Hastings45fe3c32011-04-20 16:47:52 +00003136 MachineFunction &MF = DAG.getMachineFunction();
3137 MachineFrameInfo *MFI = MF.getFrameInfo();
3138 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
Stepan Dyatkovskiy8c02c982013-05-05 07:48:36 +00003139 unsigned RBegin, REnd;
3140 if (InRegsParamRecordIdx < CCInfo.getInRegsParamsCount()) {
3141 CCInfo.getInRegsParamInfo(InRegsParamRecordIdx, RBegin, REnd);
Stepan Dyatkovskiy8c02c982013-05-05 07:48:36 +00003142 } else {
Tim Northover8cda34f2015-03-11 18:54:22 +00003143 unsigned RBeginIdx = CCInfo.getFirstUnallocated(GPRArgRegs);
Aaron Ballmanc579d662015-03-12 13:24:06 +00003144 RBegin = RBeginIdx == 4 ? (unsigned)ARM::R4 : GPRArgRegs[RBeginIdx];
Tim Northover8cda34f2015-03-11 18:54:22 +00003145 REnd = ARM::R4;
Stuart Hastings45fe3c32011-04-20 16:47:52 +00003146 }
3147
Tim Northover8cda34f2015-03-11 18:54:22 +00003148 if (REnd != RBegin)
3149 ArgOffset = -4 * (ARM::R4 - RBegin);
Stepan Dyatkovskiyf5aa83d2013-04-30 07:19:58 +00003150
Mehdi Amini44ede332015-07-09 02:09:04 +00003151 auto PtrVT = getPointerTy(DAG.getDataLayout());
Tim Northover8cda34f2015-03-11 18:54:22 +00003152 int FrameIndex = MFI->CreateFixedObject(ArgSize, ArgOffset, false);
Mehdi Amini44ede332015-07-09 02:09:04 +00003153 SDValue FIN = DAG.getFrameIndex(FrameIndex, PtrVT);
Stepan Dyatkovskiyd0e34a22013-05-20 08:01:34 +00003154
Tim Northover8cda34f2015-03-11 18:54:22 +00003155 SmallVector<SDValue, 4> MemOps;
3156 const TargetRegisterClass *RC =
3157 AFI->isThumb1OnlyFunction() ? &ARM::tGPRRegClass : &ARM::GPRRegClass;
Stepan Dyatkovskiyd0e34a22013-05-20 08:01:34 +00003158
Tim Northover8cda34f2015-03-11 18:54:22 +00003159 for (unsigned Reg = RBegin, i = 0; Reg < REnd; ++Reg, ++i) {
3160 unsigned VReg = MF.addLiveIn(Reg, RC);
3161 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i32);
3162 SDValue Store =
Stuart Hastings45fe3c32011-04-20 16:47:52 +00003163 DAG.getStore(Val.getValue(1), dl, Val, FIN,
Tim Northover8cda34f2015-03-11 18:54:22 +00003164 MachinePointerInfo(OrigArg, 4 * i), false, false, 0);
3165 MemOps.push_back(Store);
Mehdi Amini44ede332015-07-09 02:09:04 +00003166 FIN = DAG.getNode(ISD::ADD, dl, PtrVT, FIN, DAG.getConstant(4, dl, PtrVT));
Oliver Stannardd55e1152014-03-05 15:25:27 +00003167 }
Tim Northover8cda34f2015-03-11 18:54:22 +00003168
3169 if (!MemOps.empty())
3170 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, MemOps);
3171 return FrameIndex;
Stepan Dyatkovskiyf5aa83d2013-04-30 07:19:58 +00003172}
3173
3174// Setup stack frame, the va_list pointer will start from.
3175void
3176ARMTargetLowering::VarArgStyleRegisters(CCState &CCInfo, SelectionDAG &DAG,
Andrew Trickef9de2a2013-05-25 02:42:55 +00003177 SDLoc dl, SDValue &Chain,
Stepan Dyatkovskiyf5aa83d2013-04-30 07:19:58 +00003178 unsigned ArgOffset,
Oliver Stannardd55e1152014-03-05 15:25:27 +00003179 unsigned TotalArgRegsSaveSize,
Stepan Dyatkovskiyf5aa83d2013-04-30 07:19:58 +00003180 bool ForceMutable) const {
3181 MachineFunction &MF = DAG.getMachineFunction();
3182 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
3183
3184 // Try to store any remaining integer argument regs
3185 // to their spots on the stack so that they may be loaded by deferencing
3186 // the result of va_next.
3187 // If there is no regs to be stored, just point address after last
3188 // argument passed via stack.
Tim Northover8cda34f2015-03-11 18:54:22 +00003189 int FrameIndex = StoreByValRegs(CCInfo, DAG, dl, Chain, nullptr,
3190 CCInfo.getInRegsParamsCount(),
3191 CCInfo.getNextStackOffset(), 4);
Stepan Dyatkovskiyf5aa83d2013-04-30 07:19:58 +00003192 AFI->setVarArgsFrameIndex(FrameIndex);
Stuart Hastings45fe3c32011-04-20 16:47:52 +00003193}
3194
Bob Wilson2e076c42009-06-22 23:27:02 +00003195SDValue
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003196ARMTargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel68c5f472009-09-02 08:44:58 +00003197 CallingConv::ID CallConv, bool isVarArg,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003198 const SmallVectorImpl<ISD::InputArg>
3199 &Ins,
Andrew Trickef9de2a2013-05-25 02:42:55 +00003200 SDLoc dl, SelectionDAG &DAG,
Dan Gohman21cea8a2010-04-17 15:26:15 +00003201 SmallVectorImpl<SDValue> &InVals)
3202 const {
Bob Wilsona4c22902009-04-17 19:07:39 +00003203 MachineFunction &MF = DAG.getMachineFunction();
3204 MachineFrameInfo *MFI = MF.getFrameInfo();
3205
Bob Wilsona4c22902009-04-17 19:07:39 +00003206 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
3207
3208 // Assign locations to all of the incoming arguments.
3209 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopherb5217502014-08-06 18:45:26 +00003210 ARMCCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(), ArgLocs,
3211 *DAG.getContext(), Prologue);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003212 CCInfo.AnalyzeFormalArguments(Ins,
Anton Korobeynikov22ef7512009-08-05 19:04:42 +00003213 CCAssignFnForNode(CallConv, /* Return*/ false,
3214 isVarArg));
Jim Grosbach54efea02013-03-02 20:16:15 +00003215
Bob Wilsona4c22902009-04-17 19:07:39 +00003216 SmallVector<SDValue, 16> ArgValues;
Stuart Hastings67c5c3e2011-02-28 17:17:53 +00003217 SDValue ArgValue;
Stepan Dyatkovskiyf13dbb82012-10-10 11:37:36 +00003218 Function::const_arg_iterator CurOrigArg = MF.getFunction()->arg_begin();
3219 unsigned CurArgIdx = 0;
Stepan Dyatkovskiy8c02c982013-05-05 07:48:36 +00003220
3221 // Initially ArgRegsSaveSize is zero.
3222 // Then we increase this value each time we meet byval parameter.
3223 // We also increase this value in case of varargs function.
3224 AFI->setArgRegsSaveSize(0);
3225
Oliver Stannardd55e1152014-03-05 15:25:27 +00003226 // Calculate the amount of stack space that we need to allocate to store
3227 // byval and variadic arguments that are passed in registers.
3228 // We need to know this before we allocate the first byval or variadic
3229 // argument, as they will be allocated a stack slot below the CFA (Canonical
3230 // Frame Address, the stack pointer at entry to the function).
Tim Northover8cda34f2015-03-11 18:54:22 +00003231 unsigned ArgRegBegin = ARM::R4;
Oliver Stannardd55e1152014-03-05 15:25:27 +00003232 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
Tim Northover8cda34f2015-03-11 18:54:22 +00003233 if (CCInfo.getInRegsParamsProcessed() >= CCInfo.getInRegsParamsCount())
3234 break;
Oliver Stannardd55e1152014-03-05 15:25:27 +00003235
Tim Northover8cda34f2015-03-11 18:54:22 +00003236 CCValAssign &VA = ArgLocs[i];
3237 unsigned Index = VA.getValNo();
3238 ISD::ArgFlagsTy Flags = Ins[Index].Flags;
3239 if (!Flags.isByVal())
3240 continue;
3241
3242 assert(VA.isMemLoc() && "unexpected byval pointer in reg");
3243 unsigned RBegin, REnd;
3244 CCInfo.getInRegsParamInfo(CCInfo.getInRegsParamsProcessed(), RBegin, REnd);
3245 ArgRegBegin = std::min(ArgRegBegin, RBegin);
3246
3247 CCInfo.nextInRegsParam();
Oliver Stannardd55e1152014-03-05 15:25:27 +00003248 }
3249 CCInfo.rewindByValRegsInfo();
Tim Northover8cda34f2015-03-11 18:54:22 +00003250
3251 int lastInsIndex = -1;
Reid Kleckner2d9bb652014-08-22 21:59:26 +00003252 if (isVarArg && MFI->hasVAStart()) {
Tim Northover8cda34f2015-03-11 18:54:22 +00003253 unsigned RegIdx = CCInfo.getFirstUnallocated(GPRArgRegs);
3254 if (RegIdx != array_lengthof(GPRArgRegs))
3255 ArgRegBegin = std::min(ArgRegBegin, (unsigned)GPRArgRegs[RegIdx]);
Oliver Stannardd55e1152014-03-05 15:25:27 +00003256 }
Tim Northover8cda34f2015-03-11 18:54:22 +00003257
3258 unsigned TotalArgRegsSaveSize = 4 * (ARM::R4 - ArgRegBegin);
3259 AFI->setArgRegsSaveSize(TotalArgRegsSaveSize);
Mehdi Amini44ede332015-07-09 02:09:04 +00003260 auto PtrVT = getPointerTy(DAG.getDataLayout());
Oliver Stannardd55e1152014-03-05 15:25:27 +00003261
Bob Wilsona4c22902009-04-17 19:07:39 +00003262 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
3263 CCValAssign &VA = ArgLocs[i];
Andrew Trick05938a52015-02-16 18:10:47 +00003264 if (Ins[VA.getValNo()].isOrigArg()) {
3265 std::advance(CurOrigArg,
3266 Ins[VA.getValNo()].getOrigArgIndex() - CurArgIdx);
3267 CurArgIdx = Ins[VA.getValNo()].getOrigArgIndex();
3268 }
Bob Wilsonea09d4a2009-04-17 20:35:10 +00003269 // Arguments stored in registers.
Bob Wilsona4c22902009-04-17 19:07:39 +00003270 if (VA.isRegLoc()) {
Owen Anderson53aa7a92009-08-10 22:56:29 +00003271 EVT RegVT = VA.getLocVT();
Bob Wilsona4c22902009-04-17 19:07:39 +00003272
Bob Wilsona4c22902009-04-17 19:07:39 +00003273 if (VA.needsCustom()) {
Bob Wilson2e076c42009-06-22 23:27:02 +00003274 // f64 and vector types are split up into multiple registers or
3275 // combinations of registers and stack slots.
Owen Anderson9f944592009-08-11 20:47:22 +00003276 if (VA.getLocVT() == MVT::v2f64) {
Bob Wilson2e076c42009-06-22 23:27:02 +00003277 SDValue ArgValue1 = GetF64FormalArgument(VA, ArgLocs[++i],
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003278 Chain, DAG, dl);
Bob Wilson2e076c42009-06-22 23:27:02 +00003279 VA = ArgLocs[++i]; // skip ahead to next loc
Bob Wilson699bdf72010-04-13 22:03:22 +00003280 SDValue ArgValue2;
3281 if (VA.isMemLoc()) {
Evan Cheng0664a672010-07-03 00:40:23 +00003282 int FI = MFI->CreateFixedObject(8, VA.getLocMemOffset(), true);
Mehdi Amini44ede332015-07-09 02:09:04 +00003283 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Alex Lorenze40c8a22015-08-11 23:09:45 +00003284 ArgValue2 = DAG.getLoad(
3285 MVT::f64, dl, Chain, FIN,
3286 MachinePointerInfo::getFixedStack(DAG.getMachineFunction(), FI),
3287 false, false, false, 0);
Bob Wilson699bdf72010-04-13 22:03:22 +00003288 } else {
3289 ArgValue2 = GetF64FormalArgument(VA, ArgLocs[++i],
3290 Chain, DAG, dl);
3291 }
Owen Anderson9f944592009-08-11 20:47:22 +00003292 ArgValue = DAG.getNode(ISD::UNDEF, dl, MVT::v2f64);
3293 ArgValue = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003294 ArgValue, ArgValue1,
3295 DAG.getIntPtrConstant(0, dl));
Owen Anderson9f944592009-08-11 20:47:22 +00003296 ArgValue = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003297 ArgValue, ArgValue2,
3298 DAG.getIntPtrConstant(1, dl));
Bob Wilson2e076c42009-06-22 23:27:02 +00003299 } else
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003300 ArgValue = GetF64FormalArgument(VA, ArgLocs[++i], Chain, DAG, dl);
Bob Wilsona4c22902009-04-17 19:07:39 +00003301
Bob Wilson2e076c42009-06-22 23:27:02 +00003302 } else {
Craig Topper760b1342012-02-22 05:59:10 +00003303 const TargetRegisterClass *RC;
Anton Korobeynikov22ef7512009-08-05 19:04:42 +00003304
Owen Anderson9f944592009-08-11 20:47:22 +00003305 if (RegVT == MVT::f32)
Craig Topperc7242e02012-04-20 07:30:17 +00003306 RC = &ARM::SPRRegClass;
Owen Anderson9f944592009-08-11 20:47:22 +00003307 else if (RegVT == MVT::f64)
Craig Topperc7242e02012-04-20 07:30:17 +00003308 RC = &ARM::DPRRegClass;
Owen Anderson9f944592009-08-11 20:47:22 +00003309 else if (RegVT == MVT::v2f64)
Craig Topperc7242e02012-04-20 07:30:17 +00003310 RC = &ARM::QPRRegClass;
Owen Anderson9f944592009-08-11 20:47:22 +00003311 else if (RegVT == MVT::i32)
Craig Topper61e88f42014-11-21 05:58:21 +00003312 RC = AFI->isThumb1OnlyFunction() ? &ARM::tGPRRegClass
3313 : &ARM::GPRRegClass;
Bob Wilson2e076c42009-06-22 23:27:02 +00003314 else
Anton Korobeynikovef98dbe2009-08-05 20:15:19 +00003315 llvm_unreachable("RegVT not supported by FORMAL_ARGUMENTS Lowering");
Bob Wilson2e076c42009-06-22 23:27:02 +00003316
3317 // Transform the arguments in physical registers into virtual ones.
Devang Patelf3292b22011-02-21 23:21:26 +00003318 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003319 ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, RegVT);
Bob Wilsona4c22902009-04-17 19:07:39 +00003320 }
3321
3322 // If this is an 8 or 16-bit value, it is really passed promoted
3323 // to 32 bits. Insert an assert[sz]ext to capture this, then
3324 // truncate to the right size.
3325 switch (VA.getLocInfo()) {
Torok Edwinfbcc6632009-07-14 16:55:14 +00003326 default: llvm_unreachable("Unknown loc info!");
Bob Wilsona4c22902009-04-17 19:07:39 +00003327 case CCValAssign::Full: break;
3328 case CCValAssign::BCvt:
Wesley Peck527da1b2010-11-23 03:31:01 +00003329 ArgValue = DAG.getNode(ISD::BITCAST, dl, VA.getValVT(), ArgValue);
Bob Wilsona4c22902009-04-17 19:07:39 +00003330 break;
3331 case CCValAssign::SExt:
3332 ArgValue = DAG.getNode(ISD::AssertSext, dl, RegVT, ArgValue,
3333 DAG.getValueType(VA.getValVT()));
3334 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
3335 break;
3336 case CCValAssign::ZExt:
3337 ArgValue = DAG.getNode(ISD::AssertZext, dl, RegVT, ArgValue,
3338 DAG.getValueType(VA.getValVT()));
3339 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
3340 break;
3341 }
3342
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003343 InVals.push_back(ArgValue);
Bob Wilsona4c22902009-04-17 19:07:39 +00003344
3345 } else { // VA.isRegLoc()
3346
3347 // sanity check
3348 assert(VA.isMemLoc());
Owen Anderson9f944592009-08-11 20:47:22 +00003349 assert(VA.getValVT() != MVT::i64 && "i64 should already be lowered");
Bob Wilsona4c22902009-04-17 19:07:39 +00003350
Andrew Trick05938a52015-02-16 18:10:47 +00003351 int index = VA.getValNo();
Owen Anderson77aa2662011-04-05 21:48:57 +00003352
Stuart Hastings67c5c3e2011-02-28 17:17:53 +00003353 // Some Ins[] entries become multiple ArgLoc[] entries.
3354 // Process them only once.
3355 if (index != lastInsIndex)
3356 {
3357 ISD::ArgFlagsTy Flags = Ins[index].Flags;
Eric Christopher0713a9d2011-06-08 23:55:35 +00003358 // FIXME: For now, all byval parameter objects are marked mutable.
Eric Christophere02e07c2011-04-29 23:12:01 +00003359 // This can be changed with more analysis.
3360 // In case of tail call optimization mark all arguments mutable.
3361 // Since they could be overwritten by lowering of arguments in case of
3362 // a tail call.
Stuart Hastings67c5c3e2011-02-28 17:17:53 +00003363 if (Flags.isByVal()) {
Andrew Trick05938a52015-02-16 18:10:47 +00003364 assert(Ins[index].isOrigArg() &&
3365 "Byval arguments cannot be implicit");
Daniel Sanders8104b752014-11-01 19:32:23 +00003366 unsigned CurByValIndex = CCInfo.getInRegsParamsProcessed();
Oliver Stannardd55e1152014-03-05 15:25:27 +00003367
Duncan P. N. Exon Smith9f9559e2015-10-19 23:25:57 +00003368 int FrameIndex = StoreByValRegs(
3369 CCInfo, DAG, dl, Chain, &*CurOrigArg, CurByValIndex,
3370 VA.getLocMemOffset(), Flags.getByValSize());
Mehdi Amini44ede332015-07-09 02:09:04 +00003371 InVals.push_back(DAG.getFrameIndex(FrameIndex, PtrVT));
Stepan Dyatkovskiy8c02c982013-05-05 07:48:36 +00003372 CCInfo.nextInRegsParam();
Stuart Hastings67c5c3e2011-02-28 17:17:53 +00003373 } else {
Oliver Stannardd55e1152014-03-05 15:25:27 +00003374 unsigned FIOffset = VA.getLocMemOffset();
Stuart Hastings67c5c3e2011-02-28 17:17:53 +00003375 int FI = MFI->CreateFixedObject(VA.getLocVT().getSizeInBits()/8,
Stepan Dyatkovskiyd0e34a22013-05-20 08:01:34 +00003376 FIOffset, true);
Bob Wilsona4c22902009-04-17 19:07:39 +00003377
Stuart Hastings67c5c3e2011-02-28 17:17:53 +00003378 // Create load nodes to retrieve arguments from the stack.
Mehdi Amini44ede332015-07-09 02:09:04 +00003379 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Alex Lorenze40c8a22015-08-11 23:09:45 +00003380 InVals.push_back(DAG.getLoad(
3381 VA.getValVT(), dl, Chain, FIN,
3382 MachinePointerInfo::getFixedStack(DAG.getMachineFunction(), FI),
3383 false, false, false, 0));
Stuart Hastings67c5c3e2011-02-28 17:17:53 +00003384 }
3385 lastInsIndex = index;
3386 }
Bob Wilsona4c22902009-04-17 19:07:39 +00003387 }
3388 }
3389
3390 // varargs
Reid Kleckner2d9bb652014-08-22 21:59:26 +00003391 if (isVarArg && MFI->hasVAStart())
Stepan Dyatkovskiyf5aa83d2013-04-30 07:19:58 +00003392 VarArgStyleRegisters(CCInfo, DAG, dl, Chain,
Oliver Stannardd55e1152014-03-05 15:25:27 +00003393 CCInfo.getNextStackOffset(),
3394 TotalArgRegsSaveSize);
Evan Cheng10043e22007-01-19 07:51:42 +00003395
Oliver Stannardb14c6252014-04-02 16:10:33 +00003396 AFI->setArgumentStackSize(CCInfo.getNextStackOffset());
3397
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003398 return Chain;
Evan Cheng10043e22007-01-19 07:51:42 +00003399}
3400
3401/// isFloatingPointZero - Return true if this is +0.0.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003402static bool isFloatingPointZero(SDValue Op) {
Evan Cheng10043e22007-01-19 07:51:42 +00003403 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(Op))
Dale Johannesen3cf889f2007-08-31 04:03:46 +00003404 return CFP->getValueAPF().isPosZero();
Gabor Greiff304a7a2008-08-28 21:40:38 +00003405 else if (ISD::isEXTLoad(Op.getNode()) || ISD::isNON_EXTLoad(Op.getNode())) {
Evan Cheng10043e22007-01-19 07:51:42 +00003406 // Maybe this has already been legalized into the constant pool?
3407 if (Op.getOperand(1).getOpcode() == ARMISD::Wrapper) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003408 SDValue WrapperOp = Op.getOperand(1).getOperand(0);
Evan Cheng10043e22007-01-19 07:51:42 +00003409 if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(WrapperOp))
Dan Gohmanbcaf6812010-04-15 01:51:59 +00003410 if (const ConstantFP *CFP = dyn_cast<ConstantFP>(CP->getConstVal()))
Dale Johannesen3cf889f2007-08-31 04:03:46 +00003411 return CFP->getValueAPF().isPosZero();
Evan Cheng10043e22007-01-19 07:51:42 +00003412 }
Renato Golin6fb9c2e2014-10-23 15:31:50 +00003413 } else if (Op->getOpcode() == ISD::BITCAST &&
3414 Op->getValueType(0) == MVT::f64) {
3415 // Handle (ISD::BITCAST (ARMISD::VMOVIMM (ISD::TargetConstant 0)) MVT::f64)
3416 // created by LowerConstantFP().
3417 SDValue BitcastOp = Op->getOperand(0);
Artyom Skrobov314ee042015-11-25 19:41:11 +00003418 if (BitcastOp->getOpcode() == ARMISD::VMOVIMM &&
3419 isNullConstant(BitcastOp->getOperand(0)))
3420 return true;
Evan Cheng10043e22007-01-19 07:51:42 +00003421 }
3422 return false;
3423}
3424
Evan Cheng10043e22007-01-19 07:51:42 +00003425/// Returns appropriate ARM CMP (cmp) and corresponding condition code for
3426/// the given operands.
Evan Cheng15b80e42009-11-12 07:13:11 +00003427SDValue
3428ARMTargetLowering::getARMCmp(SDValue LHS, SDValue RHS, ISD::CondCode CC,
Evan Cheng0cc4ad92010-07-13 19:27:42 +00003429 SDValue &ARMcc, SelectionDAG &DAG,
Andrew Trickef9de2a2013-05-25 02:42:55 +00003430 SDLoc dl) const {
Gabor Greiff304a7a2008-08-28 21:40:38 +00003431 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS.getNode())) {
Dan Gohmaneffb8942008-09-12 16:56:44 +00003432 unsigned C = RHSC->getZExtValue();
Evan Cheng15b80e42009-11-12 07:13:11 +00003433 if (!isLegalICmpImmediate(C)) {
Evan Cheng10043e22007-01-19 07:51:42 +00003434 // Constant does not fit, try adjusting it by one?
3435 switch (CC) {
3436 default: break;
3437 case ISD::SETLT:
Evan Cheng10043e22007-01-19 07:51:42 +00003438 case ISD::SETGE:
Daniel Dunbara54a1b02010-08-25 16:58:05 +00003439 if (C != 0x80000000 && isLegalICmpImmediate(C-1)) {
Evan Cheng48b094d2007-02-02 01:53:26 +00003440 CC = (CC == ISD::SETLT) ? ISD::SETLE : ISD::SETGT;
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003441 RHS = DAG.getConstant(C - 1, dl, MVT::i32);
Evan Cheng48b094d2007-02-02 01:53:26 +00003442 }
3443 break;
3444 case ISD::SETULT:
3445 case ISD::SETUGE:
Daniel Dunbara54a1b02010-08-25 16:58:05 +00003446 if (C != 0 && isLegalICmpImmediate(C-1)) {
Evan Cheng48b094d2007-02-02 01:53:26 +00003447 CC = (CC == ISD::SETULT) ? ISD::SETULE : ISD::SETUGT;
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003448 RHS = DAG.getConstant(C - 1, dl, MVT::i32);
Evan Cheng10043e22007-01-19 07:51:42 +00003449 }
3450 break;
3451 case ISD::SETLE:
Evan Cheng10043e22007-01-19 07:51:42 +00003452 case ISD::SETGT:
Daniel Dunbara54a1b02010-08-25 16:58:05 +00003453 if (C != 0x7fffffff && isLegalICmpImmediate(C+1)) {
Evan Cheng48b094d2007-02-02 01:53:26 +00003454 CC = (CC == ISD::SETLE) ? ISD::SETLT : ISD::SETGE;
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003455 RHS = DAG.getConstant(C + 1, dl, MVT::i32);
Evan Cheng48b094d2007-02-02 01:53:26 +00003456 }
3457 break;
3458 case ISD::SETULE:
3459 case ISD::SETUGT:
Daniel Dunbara54a1b02010-08-25 16:58:05 +00003460 if (C != 0xffffffff && isLegalICmpImmediate(C+1)) {
Evan Cheng48b094d2007-02-02 01:53:26 +00003461 CC = (CC == ISD::SETULE) ? ISD::SETULT : ISD::SETUGE;
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003462 RHS = DAG.getConstant(C + 1, dl, MVT::i32);
Evan Cheng10043e22007-01-19 07:51:42 +00003463 }
3464 break;
3465 }
3466 }
3467 }
3468
3469 ARMCC::CondCodes CondCode = IntCCToARMCC(CC);
Lauro Ramos Venancio6be85332007-04-02 01:30:03 +00003470 ARMISD::NodeType CompareType;
3471 switch (CondCode) {
3472 default:
3473 CompareType = ARMISD::CMP;
3474 break;
3475 case ARMCC::EQ:
3476 case ARMCC::NE:
David Goodwindbf11ba2009-06-29 15:33:01 +00003477 // Uses only Z Flag
3478 CompareType = ARMISD::CMPZ;
Lauro Ramos Venancio6be85332007-04-02 01:30:03 +00003479 break;
3480 }
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003481 ARMcc = DAG.getConstant(CondCode, dl, MVT::i32);
Chris Lattner3e5fbd72010-12-21 02:38:05 +00003482 return DAG.getNode(CompareType, dl, MVT::Glue, LHS, RHS);
Evan Cheng10043e22007-01-19 07:51:42 +00003483}
3484
3485/// Returns a appropriate VFP CMP (fcmp{s|d}+fmstat) for the given operands.
Evan Cheng25f93642010-07-08 02:08:50 +00003486SDValue
Evan Cheng0cc4ad92010-07-13 19:27:42 +00003487ARMTargetLowering::getVFPCmp(SDValue LHS, SDValue RHS, SelectionDAG &DAG,
Andrew Trickef9de2a2013-05-25 02:42:55 +00003488 SDLoc dl) const {
Oliver Stannard51b1d462014-08-21 12:50:31 +00003489 assert(!Subtarget->isFPOnlySP() || RHS.getValueType() != MVT::f64);
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003490 SDValue Cmp;
Evan Cheng10043e22007-01-19 07:51:42 +00003491 if (!isFloatingPointZero(RHS))
Chris Lattner3e5fbd72010-12-21 02:38:05 +00003492 Cmp = DAG.getNode(ARMISD::CMPFP, dl, MVT::Glue, LHS, RHS);
Evan Cheng10043e22007-01-19 07:51:42 +00003493 else
Chris Lattner3e5fbd72010-12-21 02:38:05 +00003494 Cmp = DAG.getNode(ARMISD::CMPFPw0, dl, MVT::Glue, LHS);
3495 return DAG.getNode(ARMISD::FMSTAT, dl, MVT::Glue, Cmp);
Evan Cheng10043e22007-01-19 07:51:42 +00003496}
3497
Bob Wilson45acbd02011-03-08 01:17:20 +00003498/// duplicateCmp - Glue values can have only one use, so this function
3499/// duplicates a comparison node.
3500SDValue
3501ARMTargetLowering::duplicateCmp(SDValue Cmp, SelectionDAG &DAG) const {
3502 unsigned Opc = Cmp.getOpcode();
Andrew Trickef9de2a2013-05-25 02:42:55 +00003503 SDLoc DL(Cmp);
Bob Wilson45acbd02011-03-08 01:17:20 +00003504 if (Opc == ARMISD::CMP || Opc == ARMISD::CMPZ)
3505 return DAG.getNode(Opc, DL, MVT::Glue, Cmp.getOperand(0),Cmp.getOperand(1));
3506
3507 assert(Opc == ARMISD::FMSTAT && "unexpected comparison operation");
3508 Cmp = Cmp.getOperand(0);
3509 Opc = Cmp.getOpcode();
3510 if (Opc == ARMISD::CMPFP)
3511 Cmp = DAG.getNode(Opc, DL, MVT::Glue, Cmp.getOperand(0),Cmp.getOperand(1));
3512 else {
3513 assert(Opc == ARMISD::CMPFPw0 && "unexpected operand of FMSTAT");
3514 Cmp = DAG.getNode(Opc, DL, MVT::Glue, Cmp.getOperand(0));
3515 }
3516 return DAG.getNode(ARMISD::FMSTAT, DL, MVT::Glue, Cmp);
3517}
3518
Louis Gerbarg3342bf12014-05-09 17:02:49 +00003519std::pair<SDValue, SDValue>
3520ARMTargetLowering::getARMXALUOOp(SDValue Op, SelectionDAG &DAG,
3521 SDValue &ARMcc) const {
3522 assert(Op.getValueType() == MVT::i32 && "Unsupported value type");
3523
3524 SDValue Value, OverflowCmp;
3525 SDValue LHS = Op.getOperand(0);
3526 SDValue RHS = Op.getOperand(1);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003527 SDLoc dl(Op);
Louis Gerbarg3342bf12014-05-09 17:02:49 +00003528
3529 // FIXME: We are currently always generating CMPs because we don't support
3530 // generating CMN through the backend. This is not as good as the natural
3531 // CMP case because it causes a register dependency and cannot be folded
3532 // later.
3533
3534 switch (Op.getOpcode()) {
3535 default:
3536 llvm_unreachable("Unknown overflow instruction!");
3537 case ISD::SADDO:
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003538 ARMcc = DAG.getConstant(ARMCC::VC, dl, MVT::i32);
3539 Value = DAG.getNode(ISD::ADD, dl, Op.getValueType(), LHS, RHS);
3540 OverflowCmp = DAG.getNode(ARMISD::CMP, dl, MVT::Glue, Value, LHS);
Louis Gerbarg3342bf12014-05-09 17:02:49 +00003541 break;
3542 case ISD::UADDO:
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003543 ARMcc = DAG.getConstant(ARMCC::HS, dl, MVT::i32);
3544 Value = DAG.getNode(ISD::ADD, dl, Op.getValueType(), LHS, RHS);
3545 OverflowCmp = DAG.getNode(ARMISD::CMP, dl, MVT::Glue, Value, LHS);
Louis Gerbarg3342bf12014-05-09 17:02:49 +00003546 break;
3547 case ISD::SSUBO:
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003548 ARMcc = DAG.getConstant(ARMCC::VC, dl, MVT::i32);
3549 Value = DAG.getNode(ISD::SUB, dl, Op.getValueType(), LHS, RHS);
3550 OverflowCmp = DAG.getNode(ARMISD::CMP, dl, MVT::Glue, LHS, RHS);
Louis Gerbarg3342bf12014-05-09 17:02:49 +00003551 break;
3552 case ISD::USUBO:
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003553 ARMcc = DAG.getConstant(ARMCC::HS, dl, MVT::i32);
3554 Value = DAG.getNode(ISD::SUB, dl, Op.getValueType(), LHS, RHS);
3555 OverflowCmp = DAG.getNode(ARMISD::CMP, dl, MVT::Glue, LHS, RHS);
Louis Gerbarg3342bf12014-05-09 17:02:49 +00003556 break;
3557 } // switch (...)
3558
3559 return std::make_pair(Value, OverflowCmp);
3560}
3561
3562
3563SDValue
3564ARMTargetLowering::LowerXALUO(SDValue Op, SelectionDAG &DAG) const {
3565 // Let legalize expand this if it isn't a legal type yet.
3566 if (!DAG.getTargetLoweringInfo().isTypeLegal(Op.getValueType()))
3567 return SDValue();
3568
3569 SDValue Value, OverflowCmp;
3570 SDValue ARMcc;
3571 std::tie(Value, OverflowCmp) = getARMXALUOOp(Op, DAG, ARMcc);
3572 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003573 SDLoc dl(Op);
Louis Gerbarg3342bf12014-05-09 17:02:49 +00003574 // We use 0 and 1 as false and true values.
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003575 SDValue TVal = DAG.getConstant(1, dl, MVT::i32);
3576 SDValue FVal = DAG.getConstant(0, dl, MVT::i32);
Louis Gerbarg3342bf12014-05-09 17:02:49 +00003577 EVT VT = Op.getValueType();
3578
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003579 SDValue Overflow = DAG.getNode(ARMISD::CMOV, dl, VT, TVal, FVal,
Louis Gerbarg3342bf12014-05-09 17:02:49 +00003580 ARMcc, CCR, OverflowCmp);
3581
3582 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::i32);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003583 return DAG.getNode(ISD::MERGE_VALUES, dl, VTs, Value, Overflow);
Louis Gerbarg3342bf12014-05-09 17:02:49 +00003584}
3585
3586
Bill Wendling6a981312010-08-11 08:43:16 +00003587SDValue ARMTargetLowering::LowerSELECT(SDValue Op, SelectionDAG &DAG) const {
3588 SDValue Cond = Op.getOperand(0);
3589 SDValue SelectTrue = Op.getOperand(1);
3590 SDValue SelectFalse = Op.getOperand(2);
Andrew Trickef9de2a2013-05-25 02:42:55 +00003591 SDLoc dl(Op);
Louis Gerbarg3342bf12014-05-09 17:02:49 +00003592 unsigned Opc = Cond.getOpcode();
3593
3594 if (Cond.getResNo() == 1 &&
3595 (Opc == ISD::SADDO || Opc == ISD::UADDO || Opc == ISD::SSUBO ||
3596 Opc == ISD::USUBO)) {
3597 if (!DAG.getTargetLoweringInfo().isTypeLegal(Cond->getValueType(0)))
3598 return SDValue();
3599
3600 SDValue Value, OverflowCmp;
3601 SDValue ARMcc;
3602 std::tie(Value, OverflowCmp) = getARMXALUOOp(Cond, DAG, ARMcc);
3603 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
3604 EVT VT = Op.getValueType();
3605
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003606 return getCMOV(dl, VT, SelectTrue, SelectFalse, ARMcc, CCR,
Oliver Stannard51b1d462014-08-21 12:50:31 +00003607 OverflowCmp, DAG);
Louis Gerbarg3342bf12014-05-09 17:02:49 +00003608 }
Bill Wendling6a981312010-08-11 08:43:16 +00003609
3610 // Convert:
3611 //
3612 // (select (cmov 1, 0, cond), t, f) -> (cmov t, f, cond)
3613 // (select (cmov 0, 1, cond), t, f) -> (cmov f, t, cond)
3614 //
3615 if (Cond.getOpcode() == ARMISD::CMOV && Cond.hasOneUse()) {
3616 const ConstantSDNode *CMOVTrue =
3617 dyn_cast<ConstantSDNode>(Cond.getOperand(0));
3618 const ConstantSDNode *CMOVFalse =
3619 dyn_cast<ConstantSDNode>(Cond.getOperand(1));
3620
3621 if (CMOVTrue && CMOVFalse) {
3622 unsigned CMOVTrueVal = CMOVTrue->getZExtValue();
3623 unsigned CMOVFalseVal = CMOVFalse->getZExtValue();
3624
3625 SDValue True;
3626 SDValue False;
3627 if (CMOVTrueVal == 1 && CMOVFalseVal == 0) {
3628 True = SelectTrue;
3629 False = SelectFalse;
3630 } else if (CMOVTrueVal == 0 && CMOVFalseVal == 1) {
3631 True = SelectFalse;
3632 False = SelectTrue;
3633 }
3634
3635 if (True.getNode() && False.getNode()) {
Evan Cheng522fbfe2011-05-18 18:59:17 +00003636 EVT VT = Op.getValueType();
Bill Wendling6a981312010-08-11 08:43:16 +00003637 SDValue ARMcc = Cond.getOperand(2);
3638 SDValue CCR = Cond.getOperand(3);
Bob Wilson45acbd02011-03-08 01:17:20 +00003639 SDValue Cmp = duplicateCmp(Cond.getOperand(4), DAG);
Evan Cheng522fbfe2011-05-18 18:59:17 +00003640 assert(True.getValueType() == VT);
Oliver Stannard51b1d462014-08-21 12:50:31 +00003641 return getCMOV(dl, VT, True, False, ARMcc, CCR, Cmp, DAG);
Bill Wendling6a981312010-08-11 08:43:16 +00003642 }
3643 }
3644 }
3645
Dan Gohmand4a77c42012-02-24 00:09:36 +00003646 // ARM's BooleanContents value is UndefinedBooleanContent. Mask out the
3647 // undefined bits before doing a full-word comparison with zero.
3648 Cond = DAG.getNode(ISD::AND, dl, Cond.getValueType(), Cond,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003649 DAG.getConstant(1, dl, Cond.getValueType()));
Dan Gohmand4a77c42012-02-24 00:09:36 +00003650
Bill Wendling6a981312010-08-11 08:43:16 +00003651 return DAG.getSelectCC(dl, Cond,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003652 DAG.getConstant(0, dl, Cond.getValueType()),
Bill Wendling6a981312010-08-11 08:43:16 +00003653 SelectTrue, SelectFalse, ISD::SETNE);
3654}
3655
Joey Gouly881eab52013-08-22 15:29:11 +00003656static void checkVSELConstraints(ISD::CondCode CC, ARMCC::CondCodes &CondCode,
3657 bool &swpCmpOps, bool &swpVselOps) {
3658 // Start by selecting the GE condition code for opcodes that return true for
3659 // 'equality'
3660 if (CC == ISD::SETUGE || CC == ISD::SETOGE || CC == ISD::SETOLE ||
3661 CC == ISD::SETULE)
3662 CondCode = ARMCC::GE;
3663
3664 // and GT for opcodes that return false for 'equality'.
3665 else if (CC == ISD::SETUGT || CC == ISD::SETOGT || CC == ISD::SETOLT ||
3666 CC == ISD::SETULT)
3667 CondCode = ARMCC::GT;
3668
3669 // Since we are constrained to GE/GT, if the opcode contains 'less', we need
3670 // to swap the compare operands.
3671 if (CC == ISD::SETOLE || CC == ISD::SETULE || CC == ISD::SETOLT ||
3672 CC == ISD::SETULT)
3673 swpCmpOps = true;
3674
3675 // Both GT and GE are ordered comparisons, and return false for 'unordered'.
3676 // If we have an unordered opcode, we need to swap the operands to the VSEL
3677 // instruction (effectively negating the condition).
3678 //
3679 // This also has the effect of swapping which one of 'less' or 'greater'
3680 // returns true, so we also swap the compare operands. It also switches
3681 // whether we return true for 'equality', so we compensate by picking the
3682 // opposite condition code to our original choice.
3683 if (CC == ISD::SETULE || CC == ISD::SETULT || CC == ISD::SETUGE ||
3684 CC == ISD::SETUGT) {
3685 swpCmpOps = !swpCmpOps;
3686 swpVselOps = !swpVselOps;
3687 CondCode = CondCode == ARMCC::GT ? ARMCC::GE : ARMCC::GT;
3688 }
3689
3690 // 'ordered' is 'anything but unordered', so use the VS condition code and
3691 // swap the VSEL operands.
3692 if (CC == ISD::SETO) {
3693 CondCode = ARMCC::VS;
3694 swpVselOps = true;
3695 }
3696
3697 // 'unordered or not equal' is 'anything but equal', so use the EQ condition
3698 // code and swap the VSEL operands.
3699 if (CC == ISD::SETUNE) {
3700 CondCode = ARMCC::EQ;
3701 swpVselOps = true;
3702 }
3703}
3704
Oliver Stannard51b1d462014-08-21 12:50:31 +00003705SDValue ARMTargetLowering::getCMOV(SDLoc dl, EVT VT, SDValue FalseVal,
3706 SDValue TrueVal, SDValue ARMcc, SDValue CCR,
3707 SDValue Cmp, SelectionDAG &DAG) const {
3708 if (Subtarget->isFPOnlySP() && VT == MVT::f64) {
3709 FalseVal = DAG.getNode(ARMISD::VMOVRRD, dl,
3710 DAG.getVTList(MVT::i32, MVT::i32), FalseVal);
3711 TrueVal = DAG.getNode(ARMISD::VMOVRRD, dl,
3712 DAG.getVTList(MVT::i32, MVT::i32), TrueVal);
3713
3714 SDValue TrueLow = TrueVal.getValue(0);
3715 SDValue TrueHigh = TrueVal.getValue(1);
3716 SDValue FalseLow = FalseVal.getValue(0);
3717 SDValue FalseHigh = FalseVal.getValue(1);
3718
3719 SDValue Low = DAG.getNode(ARMISD::CMOV, dl, MVT::i32, FalseLow, TrueLow,
3720 ARMcc, CCR, Cmp);
3721 SDValue High = DAG.getNode(ARMISD::CMOV, dl, MVT::i32, FalseHigh, TrueHigh,
3722 ARMcc, CCR, duplicateCmp(Cmp, DAG));
3723
3724 return DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, Low, High);
3725 } else {
3726 return DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, TrueVal, ARMcc, CCR,
3727 Cmp);
3728 }
3729}
3730
Dan Gohman21cea8a2010-04-17 15:26:15 +00003731SDValue ARMTargetLowering::LowerSELECT_CC(SDValue Op, SelectionDAG &DAG) const {
Owen Anderson53aa7a92009-08-10 22:56:29 +00003732 EVT VT = Op.getValueType();
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003733 SDValue LHS = Op.getOperand(0);
3734 SDValue RHS = Op.getOperand(1);
Evan Cheng10043e22007-01-19 07:51:42 +00003735 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(4))->get();
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003736 SDValue TrueVal = Op.getOperand(2);
3737 SDValue FalseVal = Op.getOperand(3);
Andrew Trickef9de2a2013-05-25 02:42:55 +00003738 SDLoc dl(Op);
Evan Cheng10043e22007-01-19 07:51:42 +00003739
Oliver Stannard51b1d462014-08-21 12:50:31 +00003740 if (Subtarget->isFPOnlySP() && LHS.getValueType() == MVT::f64) {
3741 DAG.getTargetLoweringInfo().softenSetCCOperands(DAG, MVT::f64, LHS, RHS, CC,
3742 dl);
3743
3744 // If softenSetCCOperands only returned one value, we should compare it to
3745 // zero.
3746 if (!RHS.getNode()) {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003747 RHS = DAG.getConstant(0, dl, LHS.getValueType());
Oliver Stannard51b1d462014-08-21 12:50:31 +00003748 CC = ISD::SETNE;
3749 }
3750 }
3751
Owen Anderson9f944592009-08-11 20:47:22 +00003752 if (LHS.getValueType() == MVT::i32) {
Joey Gouly881eab52013-08-22 15:29:11 +00003753 // Try to generate VSEL on ARMv8.
3754 // The VSEL instruction can't use all the usual ARM condition
3755 // codes: it only has two bits to select the condition code, so it's
3756 // constrained to use only GE, GT, VS and EQ.
3757 //
3758 // To implement all the various ISD::SETXXX opcodes, we sometimes need to
3759 // swap the operands of the previous compare instruction (effectively
3760 // inverting the compare condition, swapping 'less' and 'greater') and
3761 // sometimes need to swap the operands to the VSEL (which inverts the
3762 // condition in the sense of firing whenever the previous condition didn't)
Eric Christopher1889fdc2015-01-29 00:19:39 +00003763 if (Subtarget->hasFPARMv8() && (TrueVal.getValueType() == MVT::f32 ||
3764 TrueVal.getValueType() == MVT::f64)) {
Joey Gouly881eab52013-08-22 15:29:11 +00003765 ARMCC::CondCodes CondCode = IntCCToARMCC(CC);
3766 if (CondCode == ARMCC::LT || CondCode == ARMCC::LE ||
3767 CondCode == ARMCC::VC || CondCode == ARMCC::NE) {
Artyom Skrobov3f8eae92015-05-06 11:44:10 +00003768 CC = ISD::getSetCCInverse(CC, true);
Joey Gouly881eab52013-08-22 15:29:11 +00003769 std::swap(TrueVal, FalseVal);
3770 }
3771 }
3772
Evan Cheng0cc4ad92010-07-13 19:27:42 +00003773 SDValue ARMcc;
Owen Anderson9f944592009-08-11 20:47:22 +00003774 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Evan Cheng0cc4ad92010-07-13 19:27:42 +00003775 SDValue Cmp = getARMCmp(LHS, RHS, CC, ARMcc, DAG, dl);
Oliver Stannard51b1d462014-08-21 12:50:31 +00003776 return getCMOV(dl, VT, FalseVal, TrueVal, ARMcc, CCR, Cmp, DAG);
Evan Cheng10043e22007-01-19 07:51:42 +00003777 }
3778
3779 ARMCC::CondCodes CondCode, CondCode2;
Bob Wilsona2e83332009-09-09 23:14:54 +00003780 FPCCToARMCC(CC, CondCode, CondCode2);
Evan Cheng10043e22007-01-19 07:51:42 +00003781
Scott Douglass7ad77922015-04-08 17:18:28 +00003782 // Try to generate VMAXNM/VMINNM on ARMv8.
Eric Christopher1889fdc2015-01-29 00:19:39 +00003783 if (Subtarget->hasFPARMv8() && (TrueVal.getValueType() == MVT::f32 ||
3784 TrueVal.getValueType() == MVT::f64)) {
Joey Gouly881eab52013-08-22 15:29:11 +00003785 bool swpCmpOps = false;
3786 bool swpVselOps = false;
3787 checkVSELConstraints(CC, CondCode, swpCmpOps, swpVselOps);
3788
3789 if (CondCode == ARMCC::GT || CondCode == ARMCC::GE ||
3790 CondCode == ARMCC::VS || CondCode == ARMCC::EQ) {
3791 if (swpCmpOps)
3792 std::swap(LHS, RHS);
3793 if (swpVselOps)
3794 std::swap(TrueVal, FalseVal);
3795 }
3796 }
3797
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003798 SDValue ARMcc = DAG.getConstant(CondCode, dl, MVT::i32);
Evan Cheng0cc4ad92010-07-13 19:27:42 +00003799 SDValue Cmp = getVFPCmp(LHS, RHS, DAG, dl);
Owen Anderson9f944592009-08-11 20:47:22 +00003800 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Oliver Stannard51b1d462014-08-21 12:50:31 +00003801 SDValue Result = getCMOV(dl, VT, FalseVal, TrueVal, ARMcc, CCR, Cmp, DAG);
Evan Cheng10043e22007-01-19 07:51:42 +00003802 if (CondCode2 != ARMCC::AL) {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003803 SDValue ARMcc2 = DAG.getConstant(CondCode2, dl, MVT::i32);
Evan Cheng10043e22007-01-19 07:51:42 +00003804 // FIXME: Needs another CMP because flag can have but one use.
Evan Cheng0cc4ad92010-07-13 19:27:42 +00003805 SDValue Cmp2 = getVFPCmp(LHS, RHS, DAG, dl);
Oliver Stannard51b1d462014-08-21 12:50:31 +00003806 Result = getCMOV(dl, VT, Result, TrueVal, ARMcc2, CCR, Cmp2, DAG);
Evan Cheng10043e22007-01-19 07:51:42 +00003807 }
3808 return Result;
3809}
3810
Evan Cheng0cc4ad92010-07-13 19:27:42 +00003811/// canChangeToInt - Given the fp compare operand, return true if it is suitable
3812/// to morph to an integer compare sequence.
3813static bool canChangeToInt(SDValue Op, bool &SeenZero,
3814 const ARMSubtarget *Subtarget) {
3815 SDNode *N = Op.getNode();
3816 if (!N->hasOneUse())
3817 // Otherwise it requires moving the value from fp to integer registers.
3818 return false;
3819 if (!N->getNumValues())
3820 return false;
3821 EVT VT = Op.getValueType();
3822 if (VT != MVT::f32 && !Subtarget->isFPBrccSlow())
3823 // f32 case is generally profitable. f64 case only makes sense when vcmpe +
3824 // vmrs are very slow, e.g. cortex-a8.
3825 return false;
3826
3827 if (isFloatingPointZero(Op)) {
3828 SeenZero = true;
3829 return true;
3830 }
3831 return ISD::isNormalLoad(N);
3832}
3833
3834static SDValue bitcastf32Toi32(SDValue Op, SelectionDAG &DAG) {
3835 if (isFloatingPointZero(Op))
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003836 return DAG.getConstant(0, SDLoc(Op), MVT::i32);
Evan Cheng0cc4ad92010-07-13 19:27:42 +00003837
3838 if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(Op))
Andrew Trickef9de2a2013-05-25 02:42:55 +00003839 return DAG.getLoad(MVT::i32, SDLoc(Op),
Chris Lattner7727d052010-09-21 06:44:06 +00003840 Ld->getChain(), Ld->getBasePtr(), Ld->getPointerInfo(),
Evan Cheng0cc4ad92010-07-13 19:27:42 +00003841 Ld->isVolatile(), Ld->isNonTemporal(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00003842 Ld->isInvariant(), Ld->getAlignment());
Evan Cheng0cc4ad92010-07-13 19:27:42 +00003843
3844 llvm_unreachable("Unknown VFP cmp argument!");
3845}
3846
3847static void expandf64Toi32(SDValue Op, SelectionDAG &DAG,
3848 SDValue &RetVal1, SDValue &RetVal2) {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003849 SDLoc dl(Op);
3850
Evan Cheng0cc4ad92010-07-13 19:27:42 +00003851 if (isFloatingPointZero(Op)) {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003852 RetVal1 = DAG.getConstant(0, dl, MVT::i32);
3853 RetVal2 = DAG.getConstant(0, dl, MVT::i32);
Evan Cheng0cc4ad92010-07-13 19:27:42 +00003854 return;
3855 }
3856
3857 if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(Op)) {
3858 SDValue Ptr = Ld->getBasePtr();
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003859 RetVal1 = DAG.getLoad(MVT::i32, dl,
Evan Cheng0cc4ad92010-07-13 19:27:42 +00003860 Ld->getChain(), Ptr,
Chris Lattner7727d052010-09-21 06:44:06 +00003861 Ld->getPointerInfo(),
Evan Cheng0cc4ad92010-07-13 19:27:42 +00003862 Ld->isVolatile(), Ld->isNonTemporal(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00003863 Ld->isInvariant(), Ld->getAlignment());
Evan Cheng0cc4ad92010-07-13 19:27:42 +00003864
3865 EVT PtrType = Ptr.getValueType();
3866 unsigned NewAlign = MinAlign(Ld->getAlignment(), 4);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003867 SDValue NewPtr = DAG.getNode(ISD::ADD, dl,
3868 PtrType, Ptr, DAG.getConstant(4, dl, PtrType));
3869 RetVal2 = DAG.getLoad(MVT::i32, dl,
Evan Cheng0cc4ad92010-07-13 19:27:42 +00003870 Ld->getChain(), NewPtr,
Chris Lattner7727d052010-09-21 06:44:06 +00003871 Ld->getPointerInfo().getWithOffset(4),
Evan Cheng0cc4ad92010-07-13 19:27:42 +00003872 Ld->isVolatile(), Ld->isNonTemporal(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00003873 Ld->isInvariant(), NewAlign);
Evan Cheng0cc4ad92010-07-13 19:27:42 +00003874 return;
3875 }
3876
3877 llvm_unreachable("Unknown VFP cmp argument!");
3878}
3879
3880/// OptimizeVFPBrcond - With -enable-unsafe-fp-math, it's legal to optimize some
3881/// f32 and even f64 comparisons to integer ones.
3882SDValue
3883ARMTargetLowering::OptimizeVFPBrcond(SDValue Op, SelectionDAG &DAG) const {
3884 SDValue Chain = Op.getOperand(0);
Evan Cheng10043e22007-01-19 07:51:42 +00003885 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(1))->get();
Evan Cheng0cc4ad92010-07-13 19:27:42 +00003886 SDValue LHS = Op.getOperand(2);
3887 SDValue RHS = Op.getOperand(3);
3888 SDValue Dest = Op.getOperand(4);
Andrew Trickef9de2a2013-05-25 02:42:55 +00003889 SDLoc dl(Op);
Evan Cheng0cc4ad92010-07-13 19:27:42 +00003890
Evan Chengd12af5d2012-03-01 23:27:13 +00003891 bool LHSSeenZero = false;
3892 bool LHSOk = canChangeToInt(LHS, LHSSeenZero, Subtarget);
3893 bool RHSSeenZero = false;
3894 bool RHSOk = canChangeToInt(RHS, RHSSeenZero, Subtarget);
3895 if (LHSOk && RHSOk && (LHSSeenZero || RHSSeenZero)) {
Bob Wilson70bd3632011-03-08 01:17:16 +00003896 // If unsafe fp math optimization is enabled and there are no other uses of
3897 // the CMP operands, and the condition code is EQ or NE, we can optimize it
Evan Cheng0cc4ad92010-07-13 19:27:42 +00003898 // to an integer comparison.
3899 if (CC == ISD::SETOEQ)
3900 CC = ISD::SETEQ;
3901 else if (CC == ISD::SETUNE)
3902 CC = ISD::SETNE;
3903
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003904 SDValue Mask = DAG.getConstant(0x7fffffff, dl, MVT::i32);
Evan Cheng0cc4ad92010-07-13 19:27:42 +00003905 SDValue ARMcc;
3906 if (LHS.getValueType() == MVT::f32) {
Evan Chengd12af5d2012-03-01 23:27:13 +00003907 LHS = DAG.getNode(ISD::AND, dl, MVT::i32,
3908 bitcastf32Toi32(LHS, DAG), Mask);
3909 RHS = DAG.getNode(ISD::AND, dl, MVT::i32,
3910 bitcastf32Toi32(RHS, DAG), Mask);
Evan Cheng0cc4ad92010-07-13 19:27:42 +00003911 SDValue Cmp = getARMCmp(LHS, RHS, CC, ARMcc, DAG, dl);
3912 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
3913 return DAG.getNode(ARMISD::BRCOND, dl, MVT::Other,
3914 Chain, Dest, ARMcc, CCR, Cmp);
3915 }
3916
3917 SDValue LHS1, LHS2;
3918 SDValue RHS1, RHS2;
3919 expandf64Toi32(LHS, DAG, LHS1, LHS2);
3920 expandf64Toi32(RHS, DAG, RHS1, RHS2);
Evan Chengd12af5d2012-03-01 23:27:13 +00003921 LHS2 = DAG.getNode(ISD::AND, dl, MVT::i32, LHS2, Mask);
3922 RHS2 = DAG.getNode(ISD::AND, dl, MVT::i32, RHS2, Mask);
Evan Cheng0cc4ad92010-07-13 19:27:42 +00003923 ARMCC::CondCodes CondCode = IntCCToARMCC(CC);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003924 ARMcc = DAG.getConstant(CondCode, dl, MVT::i32);
Chris Lattner3e5fbd72010-12-21 02:38:05 +00003925 SDVTList VTList = DAG.getVTList(MVT::Other, MVT::Glue);
Evan Cheng0cc4ad92010-07-13 19:27:42 +00003926 SDValue Ops[] = { Chain, ARMcc, LHS1, LHS2, RHS1, RHS2, Dest };
Craig Topper48d114b2014-04-26 18:35:24 +00003927 return DAG.getNode(ARMISD::BCC_i64, dl, VTList, Ops);
Evan Cheng0cc4ad92010-07-13 19:27:42 +00003928 }
3929
3930 return SDValue();
3931}
3932
3933SDValue ARMTargetLowering::LowerBR_CC(SDValue Op, SelectionDAG &DAG) const {
3934 SDValue Chain = Op.getOperand(0);
3935 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(1))->get();
3936 SDValue LHS = Op.getOperand(2);
3937 SDValue RHS = Op.getOperand(3);
3938 SDValue Dest = Op.getOperand(4);
Andrew Trickef9de2a2013-05-25 02:42:55 +00003939 SDLoc dl(Op);
Evan Cheng10043e22007-01-19 07:51:42 +00003940
Oliver Stannard51b1d462014-08-21 12:50:31 +00003941 if (Subtarget->isFPOnlySP() && LHS.getValueType() == MVT::f64) {
3942 DAG.getTargetLoweringInfo().softenSetCCOperands(DAG, MVT::f64, LHS, RHS, CC,
3943 dl);
3944
3945 // If softenSetCCOperands only returned one value, we should compare it to
3946 // zero.
3947 if (!RHS.getNode()) {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003948 RHS = DAG.getConstant(0, dl, LHS.getValueType());
Oliver Stannard51b1d462014-08-21 12:50:31 +00003949 CC = ISD::SETNE;
3950 }
3951 }
3952
Owen Anderson9f944592009-08-11 20:47:22 +00003953 if (LHS.getValueType() == MVT::i32) {
Evan Cheng0cc4ad92010-07-13 19:27:42 +00003954 SDValue ARMcc;
3955 SDValue Cmp = getARMCmp(LHS, RHS, CC, ARMcc, DAG, dl);
Owen Anderson9f944592009-08-11 20:47:22 +00003956 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Owen Anderson9f944592009-08-11 20:47:22 +00003957 return DAG.getNode(ARMISD::BRCOND, dl, MVT::Other,
Evan Cheng0cc4ad92010-07-13 19:27:42 +00003958 Chain, Dest, ARMcc, CCR, Cmp);
Evan Cheng10043e22007-01-19 07:51:42 +00003959 }
3960
Owen Anderson9f944592009-08-11 20:47:22 +00003961 assert(LHS.getValueType() == MVT::f32 || LHS.getValueType() == MVT::f64);
Evan Cheng0cc4ad92010-07-13 19:27:42 +00003962
Nick Lewycky50f02cb2011-12-02 22:16:29 +00003963 if (getTargetMachine().Options.UnsafeFPMath &&
Evan Cheng0cc4ad92010-07-13 19:27:42 +00003964 (CC == ISD::SETEQ || CC == ISD::SETOEQ ||
3965 CC == ISD::SETNE || CC == ISD::SETUNE)) {
Ahmed Bougachaf8dfb472016-02-09 22:54:12 +00003966 if (SDValue Result = OptimizeVFPBrcond(Op, DAG))
Evan Cheng0cc4ad92010-07-13 19:27:42 +00003967 return Result;
3968 }
3969
Evan Cheng10043e22007-01-19 07:51:42 +00003970 ARMCC::CondCodes CondCode, CondCode2;
Bob Wilsona2e83332009-09-09 23:14:54 +00003971 FPCCToARMCC(CC, CondCode, CondCode2);
Bob Wilson7117a912009-03-20 22:42:55 +00003972
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003973 SDValue ARMcc = DAG.getConstant(CondCode, dl, MVT::i32);
Evan Cheng0cc4ad92010-07-13 19:27:42 +00003974 SDValue Cmp = getVFPCmp(LHS, RHS, DAG, dl);
Owen Anderson9f944592009-08-11 20:47:22 +00003975 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Chris Lattner3e5fbd72010-12-21 02:38:05 +00003976 SDVTList VTList = DAG.getVTList(MVT::Other, MVT::Glue);
Evan Cheng0cc4ad92010-07-13 19:27:42 +00003977 SDValue Ops[] = { Chain, Dest, ARMcc, CCR, Cmp };
Craig Topper48d114b2014-04-26 18:35:24 +00003978 SDValue Res = DAG.getNode(ARMISD::BRCOND, dl, VTList, Ops);
Evan Cheng10043e22007-01-19 07:51:42 +00003979 if (CondCode2 != ARMCC::AL) {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003980 ARMcc = DAG.getConstant(CondCode2, dl, MVT::i32);
Evan Cheng0cc4ad92010-07-13 19:27:42 +00003981 SDValue Ops[] = { Res, Dest, ARMcc, CCR, Res.getValue(1) };
Craig Topper48d114b2014-04-26 18:35:24 +00003982 Res = DAG.getNode(ARMISD::BRCOND, dl, VTList, Ops);
Evan Cheng10043e22007-01-19 07:51:42 +00003983 }
3984 return Res;
3985}
3986
Dan Gohman21cea8a2010-04-17 15:26:15 +00003987SDValue ARMTargetLowering::LowerBR_JT(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003988 SDValue Chain = Op.getOperand(0);
3989 SDValue Table = Op.getOperand(1);
3990 SDValue Index = Op.getOperand(2);
Andrew Trickef9de2a2013-05-25 02:42:55 +00003991 SDLoc dl(Op);
Evan Cheng10043e22007-01-19 07:51:42 +00003992
Mehdi Amini44ede332015-07-09 02:09:04 +00003993 EVT PTy = getPointerTy(DAG.getDataLayout());
Evan Cheng10043e22007-01-19 07:51:42 +00003994 JumpTableSDNode *JT = cast<JumpTableSDNode>(Table);
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003995 SDValue JTI = DAG.getTargetJumpTable(JT->getIndex(), PTy);
Tim Northover4998a472015-05-13 20:28:38 +00003996 Table = DAG.getNode(ARMISD::WrapperJT, dl, MVT::i32, JTI);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003997 Index = DAG.getNode(ISD::MUL, dl, PTy, Index, DAG.getConstant(4, dl, PTy));
Evan Chengc8bed032009-07-28 20:53:24 +00003998 SDValue Addr = DAG.getNode(ISD::ADD, dl, PTy, Index, Table);
Evan Chengf3a1fce2009-07-25 00:33:29 +00003999 if (Subtarget->isThumb2()) {
4000 // Thumb2 uses a two-level jump. That is, it jumps into the jump table
4001 // which does another jump to the destination. This also makes it easier
4002 // to translate it to TBB / TBH later.
4003 // FIXME: This might not work if the function is extremely large.
Owen Anderson9f944592009-08-11 20:47:22 +00004004 return DAG.getNode(ARMISD::BR2_JT, dl, MVT::Other, Chain,
Tim Northover4998a472015-05-13 20:28:38 +00004005 Addr, Op.getOperand(2), JTI);
Evan Chengf3a1fce2009-07-25 00:33:29 +00004006 }
Evan Chengf3a1fce2009-07-25 00:33:29 +00004007 if (getTargetMachine().getRelocationModel() == Reloc::PIC_) {
Alex Lorenze40c8a22015-08-11 23:09:45 +00004008 Addr =
4009 DAG.getLoad((EVT)MVT::i32, dl, Chain, Addr,
4010 MachinePointerInfo::getJumpTable(DAG.getMachineFunction()),
4011 false, false, false, 0);
Evan Chengf3a1fce2009-07-25 00:33:29 +00004012 Chain = Addr.getValue(1);
Dale Johannesen021052a2009-02-04 20:06:27 +00004013 Addr = DAG.getNode(ISD::ADD, dl, PTy, Addr, Table);
Tim Northover4998a472015-05-13 20:28:38 +00004014 return DAG.getNode(ARMISD::BR_JT, dl, MVT::Other, Chain, Addr, JTI);
Evan Chengf3a1fce2009-07-25 00:33:29 +00004015 } else {
Alex Lorenze40c8a22015-08-11 23:09:45 +00004016 Addr =
4017 DAG.getLoad(PTy, dl, Chain, Addr,
4018 MachinePointerInfo::getJumpTable(DAG.getMachineFunction()),
4019 false, false, false, 0);
Evan Chengf3a1fce2009-07-25 00:33:29 +00004020 Chain = Addr.getValue(1);
Tim Northover4998a472015-05-13 20:28:38 +00004021 return DAG.getNode(ARMISD::BR_JT, dl, MVT::Other, Chain, Addr, JTI);
Evan Chengf3a1fce2009-07-25 00:33:29 +00004022 }
Evan Cheng10043e22007-01-19 07:51:42 +00004023}
4024
Eli Friedman2d4055b2011-11-09 23:36:02 +00004025static SDValue LowerVectorFP_TO_INT(SDValue Op, SelectionDAG &DAG) {
James Molloy547d4c02012-02-20 09:24:05 +00004026 EVT VT = Op.getValueType();
Andrew Trickef9de2a2013-05-25 02:42:55 +00004027 SDLoc dl(Op);
Eli Friedman2d4055b2011-11-09 23:36:02 +00004028
James Molloy547d4c02012-02-20 09:24:05 +00004029 if (Op.getValueType().getVectorElementType() == MVT::i32) {
4030 if (Op.getOperand(0).getValueType().getVectorElementType() == MVT::f32)
4031 return Op;
4032 return DAG.UnrollVectorOp(Op.getNode());
4033 }
4034
4035 assert(Op.getOperand(0).getValueType() == MVT::v4f32 &&
4036 "Invalid type for custom lowering!");
4037 if (VT != MVT::v4i16)
4038 return DAG.UnrollVectorOp(Op.getNode());
4039
4040 Op = DAG.getNode(Op.getOpcode(), dl, MVT::v4i32, Op.getOperand(0));
4041 return DAG.getNode(ISD::TRUNCATE, dl, VT, Op);
Eli Friedman2d4055b2011-11-09 23:36:02 +00004042}
4043
Oliver Stannard51b1d462014-08-21 12:50:31 +00004044SDValue ARMTargetLowering::LowerFP_TO_INT(SDValue Op, SelectionDAG &DAG) const {
Eli Friedman2d4055b2011-11-09 23:36:02 +00004045 EVT VT = Op.getValueType();
4046 if (VT.isVector())
4047 return LowerVectorFP_TO_INT(Op, DAG);
Oliver Stannard51b1d462014-08-21 12:50:31 +00004048 if (Subtarget->isFPOnlySP() && Op.getOperand(0).getValueType() == MVT::f64) {
4049 RTLIB::Libcall LC;
4050 if (Op.getOpcode() == ISD::FP_TO_SINT)
4051 LC = RTLIB::getFPTOSINT(Op.getOperand(0).getValueType(),
4052 Op.getValueType());
4053 else
4054 LC = RTLIB::getFPTOUINT(Op.getOperand(0).getValueType(),
4055 Op.getValueType());
Craig Topper8fe40e02015-10-22 17:05:00 +00004056 return makeLibCall(DAG, LC, Op.getValueType(), Op.getOperand(0),
Oliver Stannard51b1d462014-08-21 12:50:31 +00004057 /*isSigned*/ false, SDLoc(Op)).first;
4058 }
4059
James Molloyfa041152015-03-23 16:15:16 +00004060 return Op;
Bob Wilsone4191e72010-03-19 22:51:32 +00004061}
4062
Cameron Zwarich143f9ae2011-03-29 21:41:55 +00004063static SDValue LowerVectorINT_TO_FP(SDValue Op, SelectionDAG &DAG) {
4064 EVT VT = Op.getValueType();
Andrew Trickef9de2a2013-05-25 02:42:55 +00004065 SDLoc dl(Op);
Cameron Zwarich143f9ae2011-03-29 21:41:55 +00004066
Eli Friedman2d4055b2011-11-09 23:36:02 +00004067 if (Op.getOperand(0).getValueType().getVectorElementType() == MVT::i32) {
4068 if (VT.getVectorElementType() == MVT::f32)
4069 return Op;
4070 return DAG.UnrollVectorOp(Op.getNode());
4071 }
4072
Duncan Sandsa41634e2011-08-12 14:54:45 +00004073 assert(Op.getOperand(0).getValueType() == MVT::v4i16 &&
4074 "Invalid type for custom lowering!");
Cameron Zwarich143f9ae2011-03-29 21:41:55 +00004075 if (VT != MVT::v4f32)
4076 return DAG.UnrollVectorOp(Op.getNode());
4077
4078 unsigned CastOpc;
4079 unsigned Opc;
4080 switch (Op.getOpcode()) {
Craig Toppere55c5562012-02-07 02:50:20 +00004081 default: llvm_unreachable("Invalid opcode!");
Cameron Zwarich143f9ae2011-03-29 21:41:55 +00004082 case ISD::SINT_TO_FP:
4083 CastOpc = ISD::SIGN_EXTEND;
4084 Opc = ISD::SINT_TO_FP;
4085 break;
4086 case ISD::UINT_TO_FP:
4087 CastOpc = ISD::ZERO_EXTEND;
4088 Opc = ISD::UINT_TO_FP;
4089 break;
4090 }
4091
4092 Op = DAG.getNode(CastOpc, dl, MVT::v4i32, Op.getOperand(0));
4093 return DAG.getNode(Opc, dl, VT, Op);
4094}
4095
Oliver Stannard51b1d462014-08-21 12:50:31 +00004096SDValue ARMTargetLowering::LowerINT_TO_FP(SDValue Op, SelectionDAG &DAG) const {
Bob Wilsone4191e72010-03-19 22:51:32 +00004097 EVT VT = Op.getValueType();
Cameron Zwarich143f9ae2011-03-29 21:41:55 +00004098 if (VT.isVector())
4099 return LowerVectorINT_TO_FP(Op, DAG);
Oliver Stannard51b1d462014-08-21 12:50:31 +00004100 if (Subtarget->isFPOnlySP() && Op.getValueType() == MVT::f64) {
4101 RTLIB::Libcall LC;
4102 if (Op.getOpcode() == ISD::SINT_TO_FP)
4103 LC = RTLIB::getSINTTOFP(Op.getOperand(0).getValueType(),
4104 Op.getValueType());
4105 else
4106 LC = RTLIB::getUINTTOFP(Op.getOperand(0).getValueType(),
4107 Op.getValueType());
Craig Topper8fe40e02015-10-22 17:05:00 +00004108 return makeLibCall(DAG, LC, Op.getValueType(), Op.getOperand(0),
Oliver Stannard51b1d462014-08-21 12:50:31 +00004109 /*isSigned*/ false, SDLoc(Op)).first;
4110 }
4111
James Molloyfa041152015-03-23 16:15:16 +00004112 return Op;
Bob Wilsone4191e72010-03-19 22:51:32 +00004113}
4114
Evan Cheng25f93642010-07-08 02:08:50 +00004115SDValue ARMTargetLowering::LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng10043e22007-01-19 07:51:42 +00004116 // Implement fcopysign with a fabs and a conditional fneg.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00004117 SDValue Tmp0 = Op.getOperand(0);
4118 SDValue Tmp1 = Op.getOperand(1);
Andrew Trickef9de2a2013-05-25 02:42:55 +00004119 SDLoc dl(Op);
Owen Anderson53aa7a92009-08-10 22:56:29 +00004120 EVT VT = Op.getValueType();
4121 EVT SrcVT = Tmp1.getValueType();
Evan Chengd6b641e2011-02-23 02:24:55 +00004122 bool InGPR = Tmp0.getOpcode() == ISD::BITCAST ||
4123 Tmp0.getOpcode() == ARMISD::VMOVDRR;
4124 bool UseNEON = !InGPR && Subtarget->hasNEON();
4125
4126 if (UseNEON) {
4127 // Use VBSL to copy the sign bit.
4128 unsigned EncodedVal = ARM_AM::createNEONModImm(0x6, 0x80);
4129 SDValue Mask = DAG.getNode(ARMISD::VMOVIMM, dl, MVT::v2i32,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00004130 DAG.getTargetConstant(EncodedVal, dl, MVT::i32));
Evan Chengd6b641e2011-02-23 02:24:55 +00004131 EVT OpVT = (VT == MVT::f32) ? MVT::v2i32 : MVT::v1i64;
4132 if (VT == MVT::f64)
4133 Mask = DAG.getNode(ARMISD::VSHL, dl, OpVT,
4134 DAG.getNode(ISD::BITCAST, dl, OpVT, Mask),
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00004135 DAG.getConstant(32, dl, MVT::i32));
Evan Chengd6b641e2011-02-23 02:24:55 +00004136 else /*if (VT == MVT::f32)*/
4137 Tmp0 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2f32, Tmp0);
4138 if (SrcVT == MVT::f32) {
4139 Tmp1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2f32, Tmp1);
4140 if (VT == MVT::f64)
4141 Tmp1 = DAG.getNode(ARMISD::VSHL, dl, OpVT,
4142 DAG.getNode(ISD::BITCAST, dl, OpVT, Tmp1),
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00004143 DAG.getConstant(32, dl, MVT::i32));
Evan Cheng12bb05b2011-04-15 01:31:00 +00004144 } else if (VT == MVT::f32)
4145 Tmp1 = DAG.getNode(ARMISD::VSHRu, dl, MVT::v1i64,
4146 DAG.getNode(ISD::BITCAST, dl, MVT::v1i64, Tmp1),
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00004147 DAG.getConstant(32, dl, MVT::i32));
Evan Chengd6b641e2011-02-23 02:24:55 +00004148 Tmp0 = DAG.getNode(ISD::BITCAST, dl, OpVT, Tmp0);
4149 Tmp1 = DAG.getNode(ISD::BITCAST, dl, OpVT, Tmp1);
4150
4151 SDValue AllOnes = DAG.getTargetConstant(ARM_AM::createNEONModImm(0xe, 0xff),
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00004152 dl, MVT::i32);
Evan Chengd6b641e2011-02-23 02:24:55 +00004153 AllOnes = DAG.getNode(ARMISD::VMOVIMM, dl, MVT::v8i8, AllOnes);
4154 SDValue MaskNot = DAG.getNode(ISD::XOR, dl, OpVT, Mask,
4155 DAG.getNode(ISD::BITCAST, dl, OpVT, AllOnes));
Owen Anderson77aa2662011-04-05 21:48:57 +00004156
Evan Chengd6b641e2011-02-23 02:24:55 +00004157 SDValue Res = DAG.getNode(ISD::OR, dl, OpVT,
4158 DAG.getNode(ISD::AND, dl, OpVT, Tmp1, Mask),
4159 DAG.getNode(ISD::AND, dl, OpVT, Tmp0, MaskNot));
Evan Cheng6e3d4432011-02-28 18:45:27 +00004160 if (VT == MVT::f32) {
Evan Chengd6b641e2011-02-23 02:24:55 +00004161 Res = DAG.getNode(ISD::BITCAST, dl, MVT::v2f32, Res);
4162 Res = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f32, Res,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00004163 DAG.getConstant(0, dl, MVT::i32));
Evan Chengd6b641e2011-02-23 02:24:55 +00004164 } else {
4165 Res = DAG.getNode(ISD::BITCAST, dl, MVT::f64, Res);
4166 }
4167
4168 return Res;
4169 }
Evan Cheng2da1c952011-02-11 02:28:55 +00004170
4171 // Bitcast operand 1 to i32.
4172 if (SrcVT == MVT::f64)
4173 Tmp1 = DAG.getNode(ARMISD::VMOVRRD, dl, DAG.getVTList(MVT::i32, MVT::i32),
Craig Topper48d114b2014-04-26 18:35:24 +00004174 Tmp1).getValue(1);
Evan Cheng2da1c952011-02-11 02:28:55 +00004175 Tmp1 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Tmp1);
4176
Evan Chengd6b641e2011-02-23 02:24:55 +00004177 // Or in the signbit with integer operations.
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00004178 SDValue Mask1 = DAG.getConstant(0x80000000, dl, MVT::i32);
4179 SDValue Mask2 = DAG.getConstant(0x7fffffff, dl, MVT::i32);
Evan Chengd6b641e2011-02-23 02:24:55 +00004180 Tmp1 = DAG.getNode(ISD::AND, dl, MVT::i32, Tmp1, Mask1);
4181 if (VT == MVT::f32) {
4182 Tmp0 = DAG.getNode(ISD::AND, dl, MVT::i32,
4183 DAG.getNode(ISD::BITCAST, dl, MVT::i32, Tmp0), Mask2);
4184 return DAG.getNode(ISD::BITCAST, dl, MVT::f32,
4185 DAG.getNode(ISD::OR, dl, MVT::i32, Tmp0, Tmp1));
Evan Cheng2da1c952011-02-11 02:28:55 +00004186 }
4187
Evan Chengd6b641e2011-02-23 02:24:55 +00004188 // f64: Or the high part with signbit and then combine two parts.
4189 Tmp0 = DAG.getNode(ARMISD::VMOVRRD, dl, DAG.getVTList(MVT::i32, MVT::i32),
Craig Topper48d114b2014-04-26 18:35:24 +00004190 Tmp0);
Evan Chengd6b641e2011-02-23 02:24:55 +00004191 SDValue Lo = Tmp0.getValue(0);
4192 SDValue Hi = DAG.getNode(ISD::AND, dl, MVT::i32, Tmp0.getValue(1), Mask2);
4193 Hi = DAG.getNode(ISD::OR, dl, MVT::i32, Hi, Tmp1);
4194 return DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, Lo, Hi);
Evan Cheng10043e22007-01-19 07:51:42 +00004195}
4196
Evan Cheng168ced92010-05-22 01:47:14 +00004197SDValue ARMTargetLowering::LowerRETURNADDR(SDValue Op, SelectionDAG &DAG) const{
4198 MachineFunction &MF = DAG.getMachineFunction();
4199 MachineFrameInfo *MFI = MF.getFrameInfo();
4200 MFI->setReturnAddressIsTaken(true);
4201
Bill Wendling908bf812014-01-06 00:43:20 +00004202 if (verifyReturnAddressArgumentIsConstant(Op, DAG))
Bill Wendlingdf7dd282014-01-05 01:47:20 +00004203 return SDValue();
Bill Wendlingdf7dd282014-01-05 01:47:20 +00004204
Evan Cheng168ced92010-05-22 01:47:14 +00004205 EVT VT = Op.getValueType();
Andrew Trickef9de2a2013-05-25 02:42:55 +00004206 SDLoc dl(Op);
Evan Cheng168ced92010-05-22 01:47:14 +00004207 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
4208 if (Depth) {
4209 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00004210 SDValue Offset = DAG.getConstant(4, dl, MVT::i32);
Evan Cheng168ced92010-05-22 01:47:14 +00004211 return DAG.getLoad(VT, dl, DAG.getEntryNode(),
4212 DAG.getNode(ISD::ADD, dl, VT, FrameAddr, Offset),
Pete Cooper82cd9e82011-11-08 18:42:53 +00004213 MachinePointerInfo(), false, false, false, 0);
Evan Cheng168ced92010-05-22 01:47:14 +00004214 }
4215
4216 // Return LR, which contains the return address. Mark it an implicit live-in.
Devang Patelf3292b22011-02-21 23:21:26 +00004217 unsigned Reg = MF.addLiveIn(ARM::LR, getRegClassFor(MVT::i32));
Evan Cheng168ced92010-05-22 01:47:14 +00004218 return DAG.getCopyFromReg(DAG.getEntryNode(), dl, Reg, VT);
4219}
4220
Dan Gohman21cea8a2010-04-17 15:26:15 +00004221SDValue ARMTargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const {
Saleem Abdulrasoolf11f4b42014-05-18 03:18:09 +00004222 const ARMBaseRegisterInfo &ARI =
4223 *static_cast<const ARMBaseRegisterInfo*>(RegInfo);
4224 MachineFunction &MF = DAG.getMachineFunction();
4225 MachineFrameInfo *MFI = MF.getFrameInfo();
Jim Grosbachaeca45d2009-05-12 23:59:14 +00004226 MFI->setFrameAddressIsTaken(true);
Evan Cheng168ced92010-05-22 01:47:14 +00004227
Owen Anderson53aa7a92009-08-10 22:56:29 +00004228 EVT VT = Op.getValueType();
Andrew Trickef9de2a2013-05-25 02:42:55 +00004229 SDLoc dl(Op); // FIXME probably not meaningful
Jim Grosbachaeca45d2009-05-12 23:59:14 +00004230 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Saleem Abdulrasoolf11f4b42014-05-18 03:18:09 +00004231 unsigned FrameReg = ARI.getFrameRegister(MF);
Jim Grosbachaeca45d2009-05-12 23:59:14 +00004232 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg, VT);
4233 while (Depth--)
Chris Lattner7727d052010-09-21 06:44:06 +00004234 FrameAddr = DAG.getLoad(VT, dl, DAG.getEntryNode(), FrameAddr,
4235 MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00004236 false, false, false, 0);
Jim Grosbachaeca45d2009-05-12 23:59:14 +00004237 return FrameAddr;
4238}
4239
Renato Golinc7aea402014-05-06 16:51:25 +00004240// FIXME? Maybe this could be a TableGen attribute on some registers and
4241// this table could be generated automatically from RegInfo.
Pat Gavlina717f252015-07-09 17:40:29 +00004242unsigned ARMTargetLowering::getRegisterByName(const char* RegName, EVT VT,
4243 SelectionDAG &DAG) const {
Renato Golinc7aea402014-05-06 16:51:25 +00004244 unsigned Reg = StringSwitch<unsigned>(RegName)
4245 .Case("sp", ARM::SP)
4246 .Default(0);
4247 if (Reg)
4248 return Reg;
Luke Cheeseman85fd06d2015-06-01 12:02:47 +00004249 report_fatal_error(Twine("Invalid register name \""
4250 + StringRef(RegName) + "\"."));
4251}
4252
4253// Result is 64 bit value so split into two 32 bit values and return as a
4254// pair of values.
4255static void ExpandREAD_REGISTER(SDNode *N, SmallVectorImpl<SDValue> &Results,
4256 SelectionDAG &DAG) {
4257 SDLoc DL(N);
4258
4259 // This function is only supposed to be called for i64 type destination.
4260 assert(N->getValueType(0) == MVT::i64
4261 && "ExpandREAD_REGISTER called for non-i64 type result.");
4262
4263 SDValue Read = DAG.getNode(ISD::READ_REGISTER, DL,
4264 DAG.getVTList(MVT::i32, MVT::i32, MVT::Other),
4265 N->getOperand(0),
4266 N->getOperand(1));
4267
4268 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, DL, MVT::i64, Read.getValue(0),
4269 Read.getValue(1)));
4270 Results.push_back(Read.getOperand(0));
Renato Golinc7aea402014-05-06 16:51:25 +00004271}
4272
Quentin Colombet901f0362015-12-04 01:53:14 +00004273/// \p BC is a bitcast that is about to be turned into a VMOVDRR.
4274/// When \p DstVT, the destination type of \p BC, is on the vector
4275/// register bank and the source of bitcast, \p Op, operates on the same bank,
4276/// it might be possible to combine them, such that everything stays on the
4277/// vector register bank.
4278/// \p return The node that would replace \p BT, if the combine
4279/// is possible.
4280static SDValue CombineVMOVDRRCandidateWithVecOp(const SDNode *BC,
4281 SelectionDAG &DAG) {
4282 SDValue Op = BC->getOperand(0);
4283 EVT DstVT = BC->getValueType(0);
4284
4285 // The only vector instruction that can produce a scalar (remember,
4286 // since the bitcast was about to be turned into VMOVDRR, the source
4287 // type is i64) from a vector is EXTRACT_VECTOR_ELT.
4288 // Moreover, we can do this combine only if there is one use.
4289 // Finally, if the destination type is not a vector, there is not
4290 // much point on forcing everything on the vector bank.
4291 if (!DstVT.isVector() || Op.getOpcode() != ISD::EXTRACT_VECTOR_ELT ||
4292 !Op.hasOneUse())
4293 return SDValue();
4294
4295 // If the index is not constant, we will introduce an additional
4296 // multiply that will stick.
4297 // Give up in that case.
4298 ConstantSDNode *Index = dyn_cast<ConstantSDNode>(Op.getOperand(1));
4299 if (!Index)
4300 return SDValue();
4301 unsigned DstNumElt = DstVT.getVectorNumElements();
4302
4303 // Compute the new index.
4304 const APInt &APIntIndex = Index->getAPIntValue();
4305 APInt NewIndex(APIntIndex.getBitWidth(), DstNumElt);
4306 NewIndex *= APIntIndex;
4307 // Check if the new constant index fits into i32.
4308 if (NewIndex.getBitWidth() > 32)
4309 return SDValue();
4310
4311 // vMTy bitcast(i64 extractelt vNi64 src, i32 index) ->
4312 // vMTy extractsubvector vNxMTy (bitcast vNi64 src), i32 index*M)
4313 SDLoc dl(Op);
4314 SDValue ExtractSrc = Op.getOperand(0);
4315 EVT VecVT = EVT::getVectorVT(
4316 *DAG.getContext(), DstVT.getScalarType(),
4317 ExtractSrc.getValueType().getVectorNumElements() * DstNumElt);
4318 SDValue BitCast = DAG.getNode(ISD::BITCAST, dl, VecVT, ExtractSrc);
4319 return DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, DstVT, BitCast,
4320 DAG.getConstant(NewIndex.getZExtValue(), dl, MVT::i32));
4321}
4322
Wesley Peck527da1b2010-11-23 03:31:01 +00004323/// ExpandBITCAST - If the target supports VFP, this function is called to
Bob Wilson59b70ea2010-04-17 05:30:19 +00004324/// expand a bit convert where either the source or destination type is i64 to
4325/// use a VMOVDRR or VMOVRRD node. This should not be done when the non-i64
4326/// operand type is illegal (e.g., v2f32 for a target that doesn't support
4327/// vectors), since the legalizer won't know what to do with that.
Wesley Peck527da1b2010-11-23 03:31:01 +00004328static SDValue ExpandBITCAST(SDNode *N, SelectionDAG &DAG) {
Bob Wilson59b70ea2010-04-17 05:30:19 +00004329 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Andrew Trickef9de2a2013-05-25 02:42:55 +00004330 SDLoc dl(N);
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00004331 SDValue Op = N->getOperand(0);
Bob Wilsonc05b8872010-04-14 20:45:23 +00004332
Bob Wilson59b70ea2010-04-17 05:30:19 +00004333 // This function is only supposed to be called for i64 types, either as the
4334 // source or destination of the bit convert.
4335 EVT SrcVT = Op.getValueType();
4336 EVT DstVT = N->getValueType(0);
4337 assert((SrcVT == MVT::i64 || DstVT == MVT::i64) &&
Wesley Peck527da1b2010-11-23 03:31:01 +00004338 "ExpandBITCAST called for non-i64 type");
Bob Wilsonc05b8872010-04-14 20:45:23 +00004339
Bob Wilson59b70ea2010-04-17 05:30:19 +00004340 // Turn i64->f64 into VMOVDRR.
4341 if (SrcVT == MVT::i64 && TLI.isTypeLegal(DstVT)) {
Quentin Colombet901f0362015-12-04 01:53:14 +00004342 // Do not force values to GPRs (this is what VMOVDRR does for the inputs)
4343 // if we can combine the bitcast with its source.
4344 if (SDValue Val = CombineVMOVDRRCandidateWithVecOp(N, DAG))
4345 return Val;
4346
Owen Anderson9f944592009-08-11 20:47:22 +00004347 SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, Op,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00004348 DAG.getConstant(0, dl, MVT::i32));
Owen Anderson9f944592009-08-11 20:47:22 +00004349 SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, Op,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00004350 DAG.getConstant(1, dl, MVT::i32));
Wesley Peck527da1b2010-11-23 03:31:01 +00004351 return DAG.getNode(ISD::BITCAST, dl, DstVT,
Bob Wilsonf07d33d2010-06-11 22:45:25 +00004352 DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, Lo, Hi));
Evan Cheng297b32a2008-11-04 19:57:48 +00004353 }
Bob Wilson7117a912009-03-20 22:42:55 +00004354
Jim Grosbachd7cf55c2009-11-09 00:11:35 +00004355 // Turn f64->i64 into VMOVRRD.
Bob Wilson59b70ea2010-04-17 05:30:19 +00004356 if (DstVT == MVT::i64 && TLI.isTypeLegal(SrcVT)) {
Christian Pirker238c7c12014-05-12 11:19:20 +00004357 SDValue Cvt;
Mehdi Aminiffc14022015-07-08 01:00:38 +00004358 if (DAG.getDataLayout().isBigEndian() && SrcVT.isVector() &&
Christian Pirker6692e7c2014-05-14 16:59:44 +00004359 SrcVT.getVectorNumElements() > 1)
Christian Pirker238c7c12014-05-12 11:19:20 +00004360 Cvt = DAG.getNode(ARMISD::VMOVRRD, dl,
4361 DAG.getVTList(MVT::i32, MVT::i32),
4362 DAG.getNode(ARMISD::VREV64, dl, SrcVT, Op));
4363 else
4364 Cvt = DAG.getNode(ARMISD::VMOVRRD, dl,
4365 DAG.getVTList(MVT::i32, MVT::i32), Op);
Bob Wilson59b70ea2010-04-17 05:30:19 +00004366 // Merge the pieces into a single i64 value.
4367 return DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Cvt, Cvt.getValue(1));
4368 }
Bob Wilson7117a912009-03-20 22:42:55 +00004369
Bob Wilson59b70ea2010-04-17 05:30:19 +00004370 return SDValue();
Chris Lattnerf81d5882007-11-24 07:07:01 +00004371}
4372
Bob Wilson2e076c42009-06-22 23:27:02 +00004373/// getZeroVector - Returns a vector of specified type with all zero elements.
Bob Wilsona3f19012010-07-13 21:16:48 +00004374/// Zero vectors are used to represent vector negation and in those cases
4375/// will be implemented with the NEON VNEG instruction. However, VNEG does
4376/// not support i64 elements, so sometimes the zero vectors will need to be
4377/// explicitly constructed. Regardless, use a canonical VMOV to create the
4378/// zero vector.
Andrew Trickef9de2a2013-05-25 02:42:55 +00004379static SDValue getZeroVector(EVT VT, SelectionDAG &DAG, SDLoc dl) {
Bob Wilson2e076c42009-06-22 23:27:02 +00004380 assert(VT.isVector() && "Expected a vector type");
Bob Wilsona3f19012010-07-13 21:16:48 +00004381 // The canonical modified immediate encoding of a zero vector is....0!
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00004382 SDValue EncodedVal = DAG.getTargetConstant(0, dl, MVT::i32);
Bob Wilsona3f19012010-07-13 21:16:48 +00004383 EVT VmovVT = VT.is128BitVector() ? MVT::v4i32 : MVT::v2i32;
4384 SDValue Vmov = DAG.getNode(ARMISD::VMOVIMM, dl, VmovVT, EncodedVal);
Wesley Peck527da1b2010-11-23 03:31:01 +00004385 return DAG.getNode(ISD::BITCAST, dl, VT, Vmov);
Bob Wilson2e076c42009-06-22 23:27:02 +00004386}
4387
Jim Grosbach624fcb22009-10-31 21:00:56 +00004388/// LowerShiftRightParts - Lower SRA_PARTS, which returns two
4389/// i32 values and take a 2 x i32 value to shift plus a shift amount.
Dan Gohman21cea8a2010-04-17 15:26:15 +00004390SDValue ARMTargetLowering::LowerShiftRightParts(SDValue Op,
4391 SelectionDAG &DAG) const {
Jim Grosbach624fcb22009-10-31 21:00:56 +00004392 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
4393 EVT VT = Op.getValueType();
4394 unsigned VTBits = VT.getSizeInBits();
Andrew Trickef9de2a2013-05-25 02:42:55 +00004395 SDLoc dl(Op);
Jim Grosbach624fcb22009-10-31 21:00:56 +00004396 SDValue ShOpLo = Op.getOperand(0);
4397 SDValue ShOpHi = Op.getOperand(1);
4398 SDValue ShAmt = Op.getOperand(2);
Evan Cheng0cc4ad92010-07-13 19:27:42 +00004399 SDValue ARMcc;
Jim Grosbach8fe6fd72009-10-31 21:42:19 +00004400 unsigned Opc = (Op.getOpcode() == ISD::SRA_PARTS) ? ISD::SRA : ISD::SRL;
Jim Grosbach624fcb22009-10-31 21:00:56 +00004401
Jim Grosbach8fe6fd72009-10-31 21:42:19 +00004402 assert(Op.getOpcode() == ISD::SRA_PARTS || Op.getOpcode() == ISD::SRL_PARTS);
4403
Jim Grosbach624fcb22009-10-31 21:00:56 +00004404 SDValue RevShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00004405 DAG.getConstant(VTBits, dl, MVT::i32), ShAmt);
Jim Grosbach624fcb22009-10-31 21:00:56 +00004406 SDValue Tmp1 = DAG.getNode(ISD::SRL, dl, VT, ShOpLo, ShAmt);
4407 SDValue ExtraShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32, ShAmt,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00004408 DAG.getConstant(VTBits, dl, MVT::i32));
Jim Grosbach624fcb22009-10-31 21:00:56 +00004409 SDValue Tmp2 = DAG.getNode(ISD::SHL, dl, VT, ShOpHi, RevShAmt);
4410 SDValue FalseVal = DAG.getNode(ISD::OR, dl, VT, Tmp1, Tmp2);
Jim Grosbach8fe6fd72009-10-31 21:42:19 +00004411 SDValue TrueVal = DAG.getNode(Opc, dl, VT, ShOpHi, ExtraShAmt);
Jim Grosbach624fcb22009-10-31 21:00:56 +00004412
4413 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00004414 SDValue Cmp = getARMCmp(ExtraShAmt, DAG.getConstant(0, dl, MVT::i32),
4415 ISD::SETGE, ARMcc, DAG, dl);
Jim Grosbach8fe6fd72009-10-31 21:42:19 +00004416 SDValue Hi = DAG.getNode(Opc, dl, VT, ShOpHi, ShAmt);
Evan Cheng0cc4ad92010-07-13 19:27:42 +00004417 SDValue Lo = DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, TrueVal, ARMcc,
Jim Grosbach624fcb22009-10-31 21:00:56 +00004418 CCR, Cmp);
4419
4420 SDValue Ops[2] = { Lo, Hi };
Craig Topper64941d92014-04-27 19:20:57 +00004421 return DAG.getMergeValues(Ops, dl);
Jim Grosbach624fcb22009-10-31 21:00:56 +00004422}
4423
Jim Grosbach5d994042009-10-31 19:38:01 +00004424/// LowerShiftLeftParts - Lower SHL_PARTS, which returns two
4425/// i32 values and take a 2 x i32 value to shift plus a shift amount.
Dan Gohman21cea8a2010-04-17 15:26:15 +00004426SDValue ARMTargetLowering::LowerShiftLeftParts(SDValue Op,
4427 SelectionDAG &DAG) const {
Jim Grosbach5d994042009-10-31 19:38:01 +00004428 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
4429 EVT VT = Op.getValueType();
4430 unsigned VTBits = VT.getSizeInBits();
Andrew Trickef9de2a2013-05-25 02:42:55 +00004431 SDLoc dl(Op);
Jim Grosbach5d994042009-10-31 19:38:01 +00004432 SDValue ShOpLo = Op.getOperand(0);
4433 SDValue ShOpHi = Op.getOperand(1);
4434 SDValue ShAmt = Op.getOperand(2);
Evan Cheng0cc4ad92010-07-13 19:27:42 +00004435 SDValue ARMcc;
Jim Grosbach5d994042009-10-31 19:38:01 +00004436
4437 assert(Op.getOpcode() == ISD::SHL_PARTS);
4438 SDValue RevShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00004439 DAG.getConstant(VTBits, dl, MVT::i32), ShAmt);
Jim Grosbach5d994042009-10-31 19:38:01 +00004440 SDValue Tmp1 = DAG.getNode(ISD::SRL, dl, VT, ShOpLo, RevShAmt);
4441 SDValue ExtraShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32, ShAmt,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00004442 DAG.getConstant(VTBits, dl, MVT::i32));
Jim Grosbach5d994042009-10-31 19:38:01 +00004443 SDValue Tmp2 = DAG.getNode(ISD::SHL, dl, VT, ShOpHi, ShAmt);
4444 SDValue Tmp3 = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ExtraShAmt);
4445
4446 SDValue FalseVal = DAG.getNode(ISD::OR, dl, VT, Tmp1, Tmp2);
4447 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00004448 SDValue Cmp = getARMCmp(ExtraShAmt, DAG.getConstant(0, dl, MVT::i32),
4449 ISD::SETGE, ARMcc, DAG, dl);
Jim Grosbach5d994042009-10-31 19:38:01 +00004450 SDValue Lo = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ShAmt);
Evan Cheng0cc4ad92010-07-13 19:27:42 +00004451 SDValue Hi = DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, Tmp3, ARMcc,
Jim Grosbach5d994042009-10-31 19:38:01 +00004452 CCR, Cmp);
4453
4454 SDValue Ops[2] = { Lo, Hi };
Craig Topper64941d92014-04-27 19:20:57 +00004455 return DAG.getMergeValues(Ops, dl);
Jim Grosbach5d994042009-10-31 19:38:01 +00004456}
4457
Jim Grosbach535d3b42010-09-08 03:54:02 +00004458SDValue ARMTargetLowering::LowerFLT_ROUNDS_(SDValue Op,
Nate Begemanb69b1822010-08-03 21:31:55 +00004459 SelectionDAG &DAG) const {
4460 // The rounding mode is in bits 23:22 of the FPSCR.
4461 // The ARM rounding mode value to FLT_ROUNDS mapping is 0->1, 1->2, 2->3, 3->0
4462 // The formula we use to implement this is (((FPSCR + 1 << 22) >> 22) & 3)
4463 // so that the shift + and get folded into a bitfield extract.
Andrew Trickef9de2a2013-05-25 02:42:55 +00004464 SDLoc dl(Op);
Nate Begemanb69b1822010-08-03 21:31:55 +00004465 SDValue FPSCR = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, MVT::i32,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00004466 DAG.getConstant(Intrinsic::arm_get_fpscr, dl,
Nate Begemanb69b1822010-08-03 21:31:55 +00004467 MVT::i32));
Jim Grosbach535d3b42010-09-08 03:54:02 +00004468 SDValue FltRounds = DAG.getNode(ISD::ADD, dl, MVT::i32, FPSCR,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00004469 DAG.getConstant(1U << 22, dl, MVT::i32));
Nate Begemanb69b1822010-08-03 21:31:55 +00004470 SDValue RMODE = DAG.getNode(ISD::SRL, dl, MVT::i32, FltRounds,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00004471 DAG.getConstant(22, dl, MVT::i32));
Jim Grosbach535d3b42010-09-08 03:54:02 +00004472 return DAG.getNode(ISD::AND, dl, MVT::i32, RMODE,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00004473 DAG.getConstant(3, dl, MVT::i32));
Nate Begemanb69b1822010-08-03 21:31:55 +00004474}
4475
Jim Grosbach8546ec92010-01-18 19:58:49 +00004476static SDValue LowerCTTZ(SDNode *N, SelectionDAG &DAG,
4477 const ARMSubtarget *ST) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00004478 SDLoc dl(N);
Logan Chien0a43abc2015-07-13 15:37:30 +00004479 EVT VT = N->getValueType(0);
4480 if (VT.isVector()) {
4481 assert(ST->hasNEON());
4482
4483 // Compute the least significant set bit: LSB = X & -X
4484 SDValue X = N->getOperand(0);
4485 SDValue NX = DAG.getNode(ISD::SUB, dl, VT, getZeroVector(VT, DAG, dl), X);
4486 SDValue LSB = DAG.getNode(ISD::AND, dl, VT, X, NX);
4487
4488 EVT ElemTy = VT.getVectorElementType();
4489
4490 if (ElemTy == MVT::i8) {
4491 // Compute with: cttz(x) = ctpop(lsb - 1)
4492 SDValue One = DAG.getNode(ARMISD::VMOVIMM, dl, VT,
4493 DAG.getTargetConstant(1, dl, ElemTy));
4494 SDValue Bits = DAG.getNode(ISD::SUB, dl, VT, LSB, One);
4495 return DAG.getNode(ISD::CTPOP, dl, VT, Bits);
4496 }
4497
4498 if ((ElemTy == MVT::i16 || ElemTy == MVT::i32) &&
4499 (N->getOpcode() == ISD::CTTZ_ZERO_UNDEF)) {
4500 // Compute with: cttz(x) = (width - 1) - ctlz(lsb), if x != 0
4501 unsigned NumBits = ElemTy.getSizeInBits();
4502 SDValue WidthMinus1 =
4503 DAG.getNode(ARMISD::VMOVIMM, dl, VT,
4504 DAG.getTargetConstant(NumBits - 1, dl, ElemTy));
4505 SDValue CTLZ = DAG.getNode(ISD::CTLZ, dl, VT, LSB);
4506 return DAG.getNode(ISD::SUB, dl, VT, WidthMinus1, CTLZ);
4507 }
4508
4509 // Compute with: cttz(x) = ctpop(lsb - 1)
4510
4511 // Since we can only compute the number of bits in a byte with vcnt.8, we
4512 // have to gather the result with pairwise addition (vpaddl) for i16, i32,
4513 // and i64.
4514
4515 // Compute LSB - 1.
4516 SDValue Bits;
4517 if (ElemTy == MVT::i64) {
4518 // Load constant 0xffff'ffff'ffff'ffff to register.
4519 SDValue FF = DAG.getNode(ARMISD::VMOVIMM, dl, VT,
4520 DAG.getTargetConstant(0x1eff, dl, MVT::i32));
4521 Bits = DAG.getNode(ISD::ADD, dl, VT, LSB, FF);
4522 } else {
4523 SDValue One = DAG.getNode(ARMISD::VMOVIMM, dl, VT,
4524 DAG.getTargetConstant(1, dl, ElemTy));
4525 Bits = DAG.getNode(ISD::SUB, dl, VT, LSB, One);
4526 }
4527
4528 // Count #bits with vcnt.8.
4529 EVT VT8Bit = VT.is64BitVector() ? MVT::v8i8 : MVT::v16i8;
4530 SDValue BitsVT8 = DAG.getNode(ISD::BITCAST, dl, VT8Bit, Bits);
4531 SDValue Cnt8 = DAG.getNode(ISD::CTPOP, dl, VT8Bit, BitsVT8);
4532
4533 // Gather the #bits with vpaddl (pairwise add.)
4534 EVT VT16Bit = VT.is64BitVector() ? MVT::v4i16 : MVT::v8i16;
4535 SDValue Cnt16 = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT16Bit,
4536 DAG.getTargetConstant(Intrinsic::arm_neon_vpaddlu, dl, MVT::i32),
4537 Cnt8);
4538 if (ElemTy == MVT::i16)
4539 return Cnt16;
4540
4541 EVT VT32Bit = VT.is64BitVector() ? MVT::v2i32 : MVT::v4i32;
4542 SDValue Cnt32 = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT32Bit,
4543 DAG.getTargetConstant(Intrinsic::arm_neon_vpaddlu, dl, MVT::i32),
4544 Cnt16);
4545 if (ElemTy == MVT::i32)
4546 return Cnt32;
4547
4548 assert(ElemTy == MVT::i64);
4549 SDValue Cnt64 = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
4550 DAG.getTargetConstant(Intrinsic::arm_neon_vpaddlu, dl, MVT::i32),
4551 Cnt32);
4552 return Cnt64;
4553 }
Jim Grosbach8546ec92010-01-18 19:58:49 +00004554
4555 if (!ST->hasV6T2Ops())
4556 return SDValue();
4557
James Molloyb5640982015-11-13 16:05:22 +00004558 SDValue rbit = DAG.getNode(ISD::BITREVERSE, dl, VT, N->getOperand(0));
Jim Grosbach8546ec92010-01-18 19:58:49 +00004559 return DAG.getNode(ISD::CTLZ, dl, VT, rbit);
4560}
4561
Evan Chengb4eae132012-12-04 22:41:50 +00004562/// getCTPOP16BitCounts - Returns a v8i8/v16i8 vector containing the bit-count
4563/// for each 16-bit element from operand, repeated. The basic idea is to
4564/// leverage vcnt to get the 8-bit counts, gather and add the results.
4565///
4566/// Trace for v4i16:
4567/// input = [v0 v1 v2 v3 ] (vi 16-bit element)
4568/// cast: N0 = [w0 w1 w2 w3 w4 w5 w6 w7] (v0 = [w0 w1], wi 8-bit element)
4569/// vcnt: N1 = [b0 b1 b2 b3 b4 b5 b6 b7] (bi = bit-count of 8-bit element wi)
Jim Grosbach54efea02013-03-02 20:16:15 +00004570/// vrev: N2 = [b1 b0 b3 b2 b5 b4 b7 b6]
Evan Chengb4eae132012-12-04 22:41:50 +00004571/// [b0 b1 b2 b3 b4 b5 b6 b7]
4572/// +[b1 b0 b3 b2 b5 b4 b7 b6]
4573/// N3=N1+N2 = [k0 k0 k1 k1 k2 k2 k3 k3] (k0 = b0+b1 = bit-count of 16-bit v0,
4574/// vuzp: = [k0 k1 k2 k3 k0 k1 k2 k3] each ki is 8-bits)
4575static SDValue getCTPOP16BitCounts(SDNode *N, SelectionDAG &DAG) {
4576 EVT VT = N->getValueType(0);
Andrew Trickef9de2a2013-05-25 02:42:55 +00004577 SDLoc DL(N);
Evan Chengb4eae132012-12-04 22:41:50 +00004578
4579 EVT VT8Bit = VT.is64BitVector() ? MVT::v8i8 : MVT::v16i8;
4580 SDValue N0 = DAG.getNode(ISD::BITCAST, DL, VT8Bit, N->getOperand(0));
4581 SDValue N1 = DAG.getNode(ISD::CTPOP, DL, VT8Bit, N0);
4582 SDValue N2 = DAG.getNode(ARMISD::VREV16, DL, VT8Bit, N1);
4583 SDValue N3 = DAG.getNode(ISD::ADD, DL, VT8Bit, N1, N2);
4584 return DAG.getNode(ARMISD::VUZP, DL, VT8Bit, N3, N3);
4585}
4586
4587/// lowerCTPOP16BitElements - Returns a v4i16/v8i16 vector containing the
4588/// bit-count for each 16-bit element from the operand. We need slightly
4589/// different sequencing for v4i16 and v8i16 to stay within NEON's available
4590/// 64/128-bit registers.
Jim Grosbach54efea02013-03-02 20:16:15 +00004591///
Evan Chengb4eae132012-12-04 22:41:50 +00004592/// Trace for v4i16:
4593/// input = [v0 v1 v2 v3 ] (vi 16-bit element)
4594/// v8i8: BitCounts = [k0 k1 k2 k3 k0 k1 k2 k3 ] (ki is the bit-count of vi)
4595/// v8i16:Extended = [k0 k1 k2 k3 k0 k1 k2 k3 ]
4596/// v4i16:Extracted = [k0 k1 k2 k3 ]
4597static SDValue lowerCTPOP16BitElements(SDNode *N, SelectionDAG &DAG) {
4598 EVT VT = N->getValueType(0);
Andrew Trickef9de2a2013-05-25 02:42:55 +00004599 SDLoc DL(N);
Evan Chengb4eae132012-12-04 22:41:50 +00004600
4601 SDValue BitCounts = getCTPOP16BitCounts(N, DAG);
4602 if (VT.is64BitVector()) {
4603 SDValue Extended = DAG.getNode(ISD::ZERO_EXTEND, DL, MVT::v8i16, BitCounts);
4604 return DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL, MVT::v4i16, Extended,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00004605 DAG.getIntPtrConstant(0, DL));
Evan Chengb4eae132012-12-04 22:41:50 +00004606 } else {
4607 SDValue Extracted = DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL, MVT::v8i8,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00004608 BitCounts, DAG.getIntPtrConstant(0, DL));
Evan Chengb4eae132012-12-04 22:41:50 +00004609 return DAG.getNode(ISD::ZERO_EXTEND, DL, MVT::v8i16, Extracted);
4610 }
4611}
4612
4613/// lowerCTPOP32BitElements - Returns a v2i32/v4i32 vector containing the
4614/// bit-count for each 32-bit element from the operand. The idea here is
4615/// to split the vector into 16-bit elements, leverage the 16-bit count
4616/// routine, and then combine the results.
4617///
4618/// Trace for v2i32 (v4i32 similar with Extracted/Extended exchanged):
4619/// input = [v0 v1 ] (vi: 32-bit elements)
4620/// Bitcast = [w0 w1 w2 w3 ] (wi: 16-bit elements, v0 = [w0 w1])
4621/// Counts16 = [k0 k1 k2 k3 ] (ki: 16-bit elements, bit-count of wi)
Jim Grosbach54efea02013-03-02 20:16:15 +00004622/// vrev: N0 = [k1 k0 k3 k2 ]
Evan Chengb4eae132012-12-04 22:41:50 +00004623/// [k0 k1 k2 k3 ]
4624/// N1 =+[k1 k0 k3 k2 ]
4625/// [k0 k2 k1 k3 ]
4626/// N2 =+[k1 k3 k0 k2 ]
4627/// [k0 k2 k1 k3 ]
4628/// Extended =+[k1 k3 k0 k2 ]
4629/// [k0 k2 ]
4630/// Extracted=+[k1 k3 ]
4631///
4632static SDValue lowerCTPOP32BitElements(SDNode *N, SelectionDAG &DAG) {
4633 EVT VT = N->getValueType(0);
Andrew Trickef9de2a2013-05-25 02:42:55 +00004634 SDLoc DL(N);
Evan Chengb4eae132012-12-04 22:41:50 +00004635
4636 EVT VT16Bit = VT.is64BitVector() ? MVT::v4i16 : MVT::v8i16;
4637
4638 SDValue Bitcast = DAG.getNode(ISD::BITCAST, DL, VT16Bit, N->getOperand(0));
4639 SDValue Counts16 = lowerCTPOP16BitElements(Bitcast.getNode(), DAG);
4640 SDValue N0 = DAG.getNode(ARMISD::VREV32, DL, VT16Bit, Counts16);
4641 SDValue N1 = DAG.getNode(ISD::ADD, DL, VT16Bit, Counts16, N0);
4642 SDValue N2 = DAG.getNode(ARMISD::VUZP, DL, VT16Bit, N1, N1);
4643
4644 if (VT.is64BitVector()) {
4645 SDValue Extended = DAG.getNode(ISD::ZERO_EXTEND, DL, MVT::v4i32, N2);
4646 return DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL, MVT::v2i32, Extended,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00004647 DAG.getIntPtrConstant(0, DL));
Evan Chengb4eae132012-12-04 22:41:50 +00004648 } else {
4649 SDValue Extracted = DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL, MVT::v4i16, N2,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00004650 DAG.getIntPtrConstant(0, DL));
Evan Chengb4eae132012-12-04 22:41:50 +00004651 return DAG.getNode(ISD::ZERO_EXTEND, DL, MVT::v4i32, Extracted);
4652 }
4653}
4654
4655static SDValue LowerCTPOP(SDNode *N, SelectionDAG &DAG,
4656 const ARMSubtarget *ST) {
4657 EVT VT = N->getValueType(0);
4658
4659 assert(ST->hasNEON() && "Custom ctpop lowering requires NEON.");
Matt Beaumont-Gay50f61b62012-12-04 23:54:02 +00004660 assert((VT == MVT::v2i32 || VT == MVT::v4i32 ||
4661 VT == MVT::v4i16 || VT == MVT::v8i16) &&
Evan Chengb4eae132012-12-04 22:41:50 +00004662 "Unexpected type for custom ctpop lowering");
4663
4664 if (VT.getVectorElementType() == MVT::i32)
4665 return lowerCTPOP32BitElements(N, DAG);
4666 else
4667 return lowerCTPOP16BitElements(N, DAG);
4668}
4669
Bob Wilson2e076c42009-06-22 23:27:02 +00004670static SDValue LowerShift(SDNode *N, SelectionDAG &DAG,
4671 const ARMSubtarget *ST) {
Owen Anderson53aa7a92009-08-10 22:56:29 +00004672 EVT VT = N->getValueType(0);
Andrew Trickef9de2a2013-05-25 02:42:55 +00004673 SDLoc dl(N);
Bob Wilson2e076c42009-06-22 23:27:02 +00004674
Bob Wilson7d471332010-11-18 21:16:28 +00004675 if (!VT.isVector())
4676 return SDValue();
4677
Bob Wilson2e076c42009-06-22 23:27:02 +00004678 // Lower vector shifts on NEON to use VSHL.
Bob Wilson7d471332010-11-18 21:16:28 +00004679 assert(ST->hasNEON() && "unexpected vector shift");
Bob Wilson2e076c42009-06-22 23:27:02 +00004680
Bob Wilson7d471332010-11-18 21:16:28 +00004681 // Left shifts translate directly to the vshiftu intrinsic.
4682 if (N->getOpcode() == ISD::SHL)
Bob Wilson2e076c42009-06-22 23:27:02 +00004683 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00004684 DAG.getConstant(Intrinsic::arm_neon_vshiftu, dl,
4685 MVT::i32),
Bob Wilson7d471332010-11-18 21:16:28 +00004686 N->getOperand(0), N->getOperand(1));
4687
4688 assert((N->getOpcode() == ISD::SRA ||
4689 N->getOpcode() == ISD::SRL) && "unexpected vector shift opcode");
4690
4691 // NEON uses the same intrinsics for both left and right shifts. For
4692 // right shifts, the shift amounts are negative, so negate the vector of
4693 // shift amounts.
4694 EVT ShiftVT = N->getOperand(1).getValueType();
4695 SDValue NegatedCount = DAG.getNode(ISD::SUB, dl, ShiftVT,
4696 getZeroVector(ShiftVT, DAG, dl),
4697 N->getOperand(1));
4698 Intrinsic::ID vshiftInt = (N->getOpcode() == ISD::SRA ?
4699 Intrinsic::arm_neon_vshifts :
4700 Intrinsic::arm_neon_vshiftu);
4701 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00004702 DAG.getConstant(vshiftInt, dl, MVT::i32),
Bob Wilson7d471332010-11-18 21:16:28 +00004703 N->getOperand(0), NegatedCount);
4704}
4705
4706static SDValue Expand64BitShift(SDNode *N, SelectionDAG &DAG,
4707 const ARMSubtarget *ST) {
4708 EVT VT = N->getValueType(0);
Andrew Trickef9de2a2013-05-25 02:42:55 +00004709 SDLoc dl(N);
Bob Wilson2e076c42009-06-22 23:27:02 +00004710
Eli Friedman682d8c12009-08-22 03:13:10 +00004711 // We can get here for a node like i32 = ISD::SHL i32, i64
4712 if (VT != MVT::i64)
4713 return SDValue();
4714
4715 assert((N->getOpcode() == ISD::SRL || N->getOpcode() == ISD::SRA) &&
Chris Lattnerf81d5882007-11-24 07:07:01 +00004716 "Unknown shift to lower!");
Duncan Sands6ed40142008-12-01 11:39:25 +00004717
Chris Lattnerf81d5882007-11-24 07:07:01 +00004718 // We only lower SRA, SRL of 1 here, all others use generic lowering.
Artyom Skrobov314ee042015-11-25 19:41:11 +00004719 if (!isOneConstant(N->getOperand(1)))
Duncan Sands6ed40142008-12-01 11:39:25 +00004720 return SDValue();
Bob Wilson7117a912009-03-20 22:42:55 +00004721
Chris Lattnerf81d5882007-11-24 07:07:01 +00004722 // If we are in thumb mode, we don't have RRX.
David Goodwin22c2fba2009-07-08 23:10:31 +00004723 if (ST->isThumb1Only()) return SDValue();
Bob Wilson7117a912009-03-20 22:42:55 +00004724
Chris Lattnerf81d5882007-11-24 07:07:01 +00004725 // Okay, we have a 64-bit SRA or SRL of 1. Lower this to an RRX expr.
Owen Anderson9f944592009-08-11 20:47:22 +00004726 SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(0),
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00004727 DAG.getConstant(0, dl, MVT::i32));
Owen Anderson9f944592009-08-11 20:47:22 +00004728 SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(0),
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00004729 DAG.getConstant(1, dl, MVT::i32));
Bob Wilson7117a912009-03-20 22:42:55 +00004730
Chris Lattnerf81d5882007-11-24 07:07:01 +00004731 // First, build a SRA_FLAG/SRL_FLAG op, which shifts the top part by one and
4732 // captures the result into a carry flag.
4733 unsigned Opc = N->getOpcode() == ISD::SRL ? ARMISD::SRL_FLAG:ARMISD::SRA_FLAG;
Craig Topper48d114b2014-04-26 18:35:24 +00004734 Hi = DAG.getNode(Opc, dl, DAG.getVTList(MVT::i32, MVT::Glue), Hi);
Bob Wilson7117a912009-03-20 22:42:55 +00004735
Chris Lattnerf81d5882007-11-24 07:07:01 +00004736 // The low part is an ARMISD::RRX operand, which shifts the carry in.
Owen Anderson9f944592009-08-11 20:47:22 +00004737 Lo = DAG.getNode(ARMISD::RRX, dl, MVT::i32, Lo, Hi.getValue(1));
Bob Wilson7117a912009-03-20 22:42:55 +00004738
Chris Lattnerf81d5882007-11-24 07:07:01 +00004739 // Merge the pieces into a single i64 value.
Owen Anderson9f944592009-08-11 20:47:22 +00004740 return DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Lo, Hi);
Chris Lattnerf81d5882007-11-24 07:07:01 +00004741}
4742
Bob Wilson2e076c42009-06-22 23:27:02 +00004743static SDValue LowerVSETCC(SDValue Op, SelectionDAG &DAG) {
4744 SDValue TmpOp0, TmpOp1;
4745 bool Invert = false;
4746 bool Swap = false;
4747 unsigned Opc = 0;
4748
4749 SDValue Op0 = Op.getOperand(0);
4750 SDValue Op1 = Op.getOperand(1);
4751 SDValue CC = Op.getOperand(2);
Tim Northover45aa89c2015-02-08 00:50:47 +00004752 EVT CmpVT = Op0.getValueType().changeVectorElementTypeToInteger();
Owen Anderson53aa7a92009-08-10 22:56:29 +00004753 EVT VT = Op.getValueType();
Bob Wilson2e076c42009-06-22 23:27:02 +00004754 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
Andrew Trickef9de2a2013-05-25 02:42:55 +00004755 SDLoc dl(Op);
Bob Wilson2e076c42009-06-22 23:27:02 +00004756
James Molloybf170092015-08-20 16:33:44 +00004757 if (CmpVT.getVectorElementType() == MVT::i64)
4758 // 64-bit comparisons are not legal. We've marked SETCC as non-Custom,
4759 // but it's possible that our operands are 64-bit but our result is 32-bit.
4760 // Bail in this case.
4761 return SDValue();
4762
Oliver Stannard51b1d462014-08-21 12:50:31 +00004763 if (Op1.getValueType().isFloatingPoint()) {
Bob Wilson2e076c42009-06-22 23:27:02 +00004764 switch (SetCCOpcode) {
David Blaikie46a9f012012-01-20 21:51:11 +00004765 default: llvm_unreachable("Illegal FP comparison");
Bob Wilson2e076c42009-06-22 23:27:02 +00004766 case ISD::SETUNE:
4767 case ISD::SETNE: Invert = true; // Fallthrough
4768 case ISD::SETOEQ:
4769 case ISD::SETEQ: Opc = ARMISD::VCEQ; break;
4770 case ISD::SETOLT:
4771 case ISD::SETLT: Swap = true; // Fallthrough
4772 case ISD::SETOGT:
4773 case ISD::SETGT: Opc = ARMISD::VCGT; break;
4774 case ISD::SETOLE:
4775 case ISD::SETLE: Swap = true; // Fallthrough
4776 case ISD::SETOGE:
4777 case ISD::SETGE: Opc = ARMISD::VCGE; break;
4778 case ISD::SETUGE: Swap = true; // Fallthrough
4779 case ISD::SETULE: Invert = true; Opc = ARMISD::VCGT; break;
4780 case ISD::SETUGT: Swap = true; // Fallthrough
4781 case ISD::SETULT: Invert = true; Opc = ARMISD::VCGE; break;
4782 case ISD::SETUEQ: Invert = true; // Fallthrough
4783 case ISD::SETONE:
4784 // Expand this to (OLT | OGT).
4785 TmpOp0 = Op0;
4786 TmpOp1 = Op1;
4787 Opc = ISD::OR;
Tim Northover45aa89c2015-02-08 00:50:47 +00004788 Op0 = DAG.getNode(ARMISD::VCGT, dl, CmpVT, TmpOp1, TmpOp0);
4789 Op1 = DAG.getNode(ARMISD::VCGT, dl, CmpVT, TmpOp0, TmpOp1);
Bob Wilson2e076c42009-06-22 23:27:02 +00004790 break;
4791 case ISD::SETUO: Invert = true; // Fallthrough
4792 case ISD::SETO:
4793 // Expand this to (OLT | OGE).
4794 TmpOp0 = Op0;
4795 TmpOp1 = Op1;
4796 Opc = ISD::OR;
Tim Northover45aa89c2015-02-08 00:50:47 +00004797 Op0 = DAG.getNode(ARMISD::VCGT, dl, CmpVT, TmpOp1, TmpOp0);
4798 Op1 = DAG.getNode(ARMISD::VCGE, dl, CmpVT, TmpOp0, TmpOp1);
Bob Wilson2e076c42009-06-22 23:27:02 +00004799 break;
4800 }
4801 } else {
4802 // Integer comparisons.
4803 switch (SetCCOpcode) {
David Blaikie46a9f012012-01-20 21:51:11 +00004804 default: llvm_unreachable("Illegal integer comparison");
Bob Wilson2e076c42009-06-22 23:27:02 +00004805 case ISD::SETNE: Invert = true;
4806 case ISD::SETEQ: Opc = ARMISD::VCEQ; break;
4807 case ISD::SETLT: Swap = true;
4808 case ISD::SETGT: Opc = ARMISD::VCGT; break;
4809 case ISD::SETLE: Swap = true;
4810 case ISD::SETGE: Opc = ARMISD::VCGE; break;
4811 case ISD::SETULT: Swap = true;
4812 case ISD::SETUGT: Opc = ARMISD::VCGTU; break;
4813 case ISD::SETULE: Swap = true;
4814 case ISD::SETUGE: Opc = ARMISD::VCGEU; break;
4815 }
4816
Nick Lewyckya21d3da2009-07-08 03:04:38 +00004817 // Detect VTST (Vector Test Bits) = icmp ne (and (op0, op1), zero).
Bob Wilson2e076c42009-06-22 23:27:02 +00004818 if (Opc == ARMISD::VCEQ) {
4819
4820 SDValue AndOp;
4821 if (ISD::isBuildVectorAllZeros(Op1.getNode()))
4822 AndOp = Op0;
4823 else if (ISD::isBuildVectorAllZeros(Op0.getNode()))
4824 AndOp = Op1;
4825
4826 // Ignore bitconvert.
Wesley Peck527da1b2010-11-23 03:31:01 +00004827 if (AndOp.getNode() && AndOp.getOpcode() == ISD::BITCAST)
Bob Wilson2e076c42009-06-22 23:27:02 +00004828 AndOp = AndOp.getOperand(0);
4829
4830 if (AndOp.getNode() && AndOp.getOpcode() == ISD::AND) {
4831 Opc = ARMISD::VTST;
Tim Northover45aa89c2015-02-08 00:50:47 +00004832 Op0 = DAG.getNode(ISD::BITCAST, dl, CmpVT, AndOp.getOperand(0));
4833 Op1 = DAG.getNode(ISD::BITCAST, dl, CmpVT, AndOp.getOperand(1));
Bob Wilson2e076c42009-06-22 23:27:02 +00004834 Invert = !Invert;
4835 }
4836 }
4837 }
4838
4839 if (Swap)
4840 std::swap(Op0, Op1);
4841
Owen Andersonc7baee32010-11-08 23:21:22 +00004842 // If one of the operands is a constant vector zero, attempt to fold the
4843 // comparison to a specialized compare-against-zero form.
4844 SDValue SingleOp;
4845 if (ISD::isBuildVectorAllZeros(Op1.getNode()))
4846 SingleOp = Op0;
4847 else if (ISD::isBuildVectorAllZeros(Op0.getNode())) {
4848 if (Opc == ARMISD::VCGE)
4849 Opc = ARMISD::VCLEZ;
4850 else if (Opc == ARMISD::VCGT)
4851 Opc = ARMISD::VCLTZ;
4852 SingleOp = Op1;
4853 }
Wesley Peck527da1b2010-11-23 03:31:01 +00004854
Owen Andersonc7baee32010-11-08 23:21:22 +00004855 SDValue Result;
4856 if (SingleOp.getNode()) {
4857 switch (Opc) {
4858 case ARMISD::VCEQ:
Tim Northover45aa89c2015-02-08 00:50:47 +00004859 Result = DAG.getNode(ARMISD::VCEQZ, dl, CmpVT, SingleOp); break;
Owen Andersonc7baee32010-11-08 23:21:22 +00004860 case ARMISD::VCGE:
Tim Northover45aa89c2015-02-08 00:50:47 +00004861 Result = DAG.getNode(ARMISD::VCGEZ, dl, CmpVT, SingleOp); break;
Owen Andersonc7baee32010-11-08 23:21:22 +00004862 case ARMISD::VCLEZ:
Tim Northover45aa89c2015-02-08 00:50:47 +00004863 Result = DAG.getNode(ARMISD::VCLEZ, dl, CmpVT, SingleOp); break;
Owen Andersonc7baee32010-11-08 23:21:22 +00004864 case ARMISD::VCGT:
Tim Northover45aa89c2015-02-08 00:50:47 +00004865 Result = DAG.getNode(ARMISD::VCGTZ, dl, CmpVT, SingleOp); break;
Owen Andersonc7baee32010-11-08 23:21:22 +00004866 case ARMISD::VCLTZ:
Tim Northover45aa89c2015-02-08 00:50:47 +00004867 Result = DAG.getNode(ARMISD::VCLTZ, dl, CmpVT, SingleOp); break;
Owen Andersonc7baee32010-11-08 23:21:22 +00004868 default:
Tim Northover45aa89c2015-02-08 00:50:47 +00004869 Result = DAG.getNode(Opc, dl, CmpVT, Op0, Op1);
Owen Andersonc7baee32010-11-08 23:21:22 +00004870 }
4871 } else {
Tim Northover45aa89c2015-02-08 00:50:47 +00004872 Result = DAG.getNode(Opc, dl, CmpVT, Op0, Op1);
Owen Andersonc7baee32010-11-08 23:21:22 +00004873 }
Bob Wilson2e076c42009-06-22 23:27:02 +00004874
Tim Northover45aa89c2015-02-08 00:50:47 +00004875 Result = DAG.getSExtOrTrunc(Result, dl, VT);
4876
Bob Wilson2e076c42009-06-22 23:27:02 +00004877 if (Invert)
4878 Result = DAG.getNOT(dl, Result, VT);
4879
4880 return Result;
4881}
4882
Bob Wilson5b2b5042010-06-14 22:19:57 +00004883/// isNEONModifiedImm - Check if the specified splat value corresponds to a
4884/// valid vector constant for a NEON instruction with a "modified immediate"
Bob Wilsona3f19012010-07-13 21:16:48 +00004885/// operand (e.g., VMOV). If so, return the encoded value.
Bob Wilson5b2b5042010-06-14 22:19:57 +00004886static SDValue isNEONModifiedImm(uint64_t SplatBits, uint64_t SplatUndef,
4887 unsigned SplatBitSize, SelectionDAG &DAG,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00004888 SDLoc dl, EVT &VT, bool is128Bits,
4889 NEONModImmType type) {
Bob Wilsonc1c6f472010-07-13 04:44:34 +00004890 unsigned OpCmode, Imm;
Bob Wilson6eae5202010-06-11 21:34:50 +00004891
Bob Wilsonf3f7a772010-06-15 19:05:35 +00004892 // SplatBitSize is set to the smallest size that splats the vector, so a
4893 // zero vector will always have SplatBitSize == 8. However, NEON modified
4894 // immediate instructions others than VMOV do not support the 8-bit encoding
4895 // of a zero vector, and the default encoding of zero is supposed to be the
4896 // 32-bit version.
4897 if (SplatBits == 0)
4898 SplatBitSize = 32;
4899
Bob Wilson2e076c42009-06-22 23:27:02 +00004900 switch (SplatBitSize) {
4901 case 8:
Owen Andersona4076922010-11-05 21:57:54 +00004902 if (type != VMOVModImm)
Bob Wilsonbad47f62010-07-14 06:31:50 +00004903 return SDValue();
Bob Wilson6eae5202010-06-11 21:34:50 +00004904 // Any 1-byte value is OK. Op=0, Cmode=1110.
Bob Wilson2e076c42009-06-22 23:27:02 +00004905 assert((SplatBits & ~0xff) == 0 && "one byte splat value is too big");
Bob Wilsonc1c6f472010-07-13 04:44:34 +00004906 OpCmode = 0xe;
Bob Wilson6eae5202010-06-11 21:34:50 +00004907 Imm = SplatBits;
Bob Wilsona3f19012010-07-13 21:16:48 +00004908 VT = is128Bits ? MVT::v16i8 : MVT::v8i8;
Bob Wilson6eae5202010-06-11 21:34:50 +00004909 break;
Bob Wilson2e076c42009-06-22 23:27:02 +00004910
4911 case 16:
4912 // NEON's 16-bit VMOV supports splat values where only one byte is nonzero.
Bob Wilsona3f19012010-07-13 21:16:48 +00004913 VT = is128Bits ? MVT::v8i16 : MVT::v4i16;
Bob Wilson6eae5202010-06-11 21:34:50 +00004914 if ((SplatBits & ~0xff) == 0) {
4915 // Value = 0x00nn: Op=x, Cmode=100x.
Bob Wilsonc1c6f472010-07-13 04:44:34 +00004916 OpCmode = 0x8;
Bob Wilson6eae5202010-06-11 21:34:50 +00004917 Imm = SplatBits;
4918 break;
4919 }
4920 if ((SplatBits & ~0xff00) == 0) {
4921 // Value = 0xnn00: Op=x, Cmode=101x.
Bob Wilsonc1c6f472010-07-13 04:44:34 +00004922 OpCmode = 0xa;
Bob Wilson6eae5202010-06-11 21:34:50 +00004923 Imm = SplatBits >> 8;
4924 break;
4925 }
4926 return SDValue();
Bob Wilson2e076c42009-06-22 23:27:02 +00004927
4928 case 32:
4929 // NEON's 32-bit VMOV supports splat values where:
4930 // * only one byte is nonzero, or
4931 // * the least significant byte is 0xff and the second byte is nonzero, or
4932 // * the least significant 2 bytes are 0xff and the third is nonzero.
Bob Wilsona3f19012010-07-13 21:16:48 +00004933 VT = is128Bits ? MVT::v4i32 : MVT::v2i32;
Bob Wilson6eae5202010-06-11 21:34:50 +00004934 if ((SplatBits & ~0xff) == 0) {
4935 // Value = 0x000000nn: Op=x, Cmode=000x.
Bob Wilsonc1c6f472010-07-13 04:44:34 +00004936 OpCmode = 0;
Bob Wilson6eae5202010-06-11 21:34:50 +00004937 Imm = SplatBits;
4938 break;
4939 }
4940 if ((SplatBits & ~0xff00) == 0) {
4941 // Value = 0x0000nn00: Op=x, Cmode=001x.
Bob Wilsonc1c6f472010-07-13 04:44:34 +00004942 OpCmode = 0x2;
Bob Wilson6eae5202010-06-11 21:34:50 +00004943 Imm = SplatBits >> 8;
4944 break;
4945 }
4946 if ((SplatBits & ~0xff0000) == 0) {
4947 // Value = 0x00nn0000: Op=x, Cmode=010x.
Bob Wilsonc1c6f472010-07-13 04:44:34 +00004948 OpCmode = 0x4;
Bob Wilson6eae5202010-06-11 21:34:50 +00004949 Imm = SplatBits >> 16;
4950 break;
4951 }
4952 if ((SplatBits & ~0xff000000) == 0) {
4953 // Value = 0xnn000000: Op=x, Cmode=011x.
Bob Wilsonc1c6f472010-07-13 04:44:34 +00004954 OpCmode = 0x6;
Bob Wilson6eae5202010-06-11 21:34:50 +00004955 Imm = SplatBits >> 24;
4956 break;
4957 }
Bob Wilson2e076c42009-06-22 23:27:02 +00004958
Owen Andersona4076922010-11-05 21:57:54 +00004959 // cmode == 0b1100 and cmode == 0b1101 are not supported for VORR or VBIC
4960 if (type == OtherModImm) return SDValue();
4961
Bob Wilson2e076c42009-06-22 23:27:02 +00004962 if ((SplatBits & ~0xffff) == 0 &&
Bob Wilson6eae5202010-06-11 21:34:50 +00004963 ((SplatBits | SplatUndef) & 0xff) == 0xff) {
4964 // Value = 0x0000nnff: Op=x, Cmode=1100.
Bob Wilsonc1c6f472010-07-13 04:44:34 +00004965 OpCmode = 0xc;
Bob Wilson6eae5202010-06-11 21:34:50 +00004966 Imm = SplatBits >> 8;
Bob Wilson6eae5202010-06-11 21:34:50 +00004967 break;
4968 }
Bob Wilson2e076c42009-06-22 23:27:02 +00004969
4970 if ((SplatBits & ~0xffffff) == 0 &&
Bob Wilson6eae5202010-06-11 21:34:50 +00004971 ((SplatBits | SplatUndef) & 0xffff) == 0xffff) {
4972 // Value = 0x00nnffff: Op=x, Cmode=1101.
Bob Wilsonc1c6f472010-07-13 04:44:34 +00004973 OpCmode = 0xd;
Bob Wilson6eae5202010-06-11 21:34:50 +00004974 Imm = SplatBits >> 16;
Bob Wilson6eae5202010-06-11 21:34:50 +00004975 break;
4976 }
Bob Wilson2e076c42009-06-22 23:27:02 +00004977
4978 // Note: there are a few 32-bit splat values (specifically: 00ffff00,
4979 // ff000000, ff0000ff, and ffff00ff) that are valid for VMOV.I64 but not
4980 // VMOV.I32. A (very) minor optimization would be to replicate the value
4981 // and fall through here to test for a valid 64-bit splat. But, then the
4982 // caller would also need to check and handle the change in size.
Bob Wilson6eae5202010-06-11 21:34:50 +00004983 return SDValue();
Bob Wilson2e076c42009-06-22 23:27:02 +00004984
4985 case 64: {
Owen Andersona4076922010-11-05 21:57:54 +00004986 if (type != VMOVModImm)
Bob Wilsonf3f7a772010-06-15 19:05:35 +00004987 return SDValue();
Bob Wilsonbad47f62010-07-14 06:31:50 +00004988 // NEON has a 64-bit VMOV splat where each byte is either 0 or 0xff.
Bob Wilson2e076c42009-06-22 23:27:02 +00004989 uint64_t BitMask = 0xff;
4990 uint64_t Val = 0;
Bob Wilson6eae5202010-06-11 21:34:50 +00004991 unsigned ImmMask = 1;
4992 Imm = 0;
Bob Wilson2e076c42009-06-22 23:27:02 +00004993 for (int ByteNum = 0; ByteNum < 8; ++ByteNum) {
Bob Wilson6eae5202010-06-11 21:34:50 +00004994 if (((SplatBits | SplatUndef) & BitMask) == BitMask) {
Bob Wilson2e076c42009-06-22 23:27:02 +00004995 Val |= BitMask;
Bob Wilson6eae5202010-06-11 21:34:50 +00004996 Imm |= ImmMask;
4997 } else if ((SplatBits & BitMask) != 0) {
Bob Wilson2e076c42009-06-22 23:27:02 +00004998 return SDValue();
Bob Wilson6eae5202010-06-11 21:34:50 +00004999 }
Bob Wilson2e076c42009-06-22 23:27:02 +00005000 BitMask <<= 8;
Bob Wilson6eae5202010-06-11 21:34:50 +00005001 ImmMask <<= 1;
Bob Wilson2e076c42009-06-22 23:27:02 +00005002 }
Christian Pirker6f81e752014-06-23 18:05:53 +00005003
Mehdi Aminiffc14022015-07-08 01:00:38 +00005004 if (DAG.getDataLayout().isBigEndian())
Christian Pirker6f81e752014-06-23 18:05:53 +00005005 // swap higher and lower 32 bit word
5006 Imm = ((Imm & 0xf) << 4) | ((Imm & 0xf0) >> 4);
5007
Bob Wilson6eae5202010-06-11 21:34:50 +00005008 // Op=1, Cmode=1110.
Bob Wilsonc1c6f472010-07-13 04:44:34 +00005009 OpCmode = 0x1e;
Bob Wilsona3f19012010-07-13 21:16:48 +00005010 VT = is128Bits ? MVT::v2i64 : MVT::v1i64;
Bob Wilson2e076c42009-06-22 23:27:02 +00005011 break;
5012 }
5013
Bob Wilson6eae5202010-06-11 21:34:50 +00005014 default:
Bob Wilson0ae08932010-06-19 05:32:09 +00005015 llvm_unreachable("unexpected size for isNEONModifiedImm");
Bob Wilson6eae5202010-06-11 21:34:50 +00005016 }
5017
Bob Wilsona3f19012010-07-13 21:16:48 +00005018 unsigned EncodedVal = ARM_AM::createNEONModImm(OpCmode, Imm);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00005019 return DAG.getTargetConstant(EncodedVal, dl, MVT::i32);
Bob Wilson2e076c42009-06-22 23:27:02 +00005020}
5021
Lang Hames591cdaf2012-03-29 21:56:11 +00005022SDValue ARMTargetLowering::LowerConstantFP(SDValue Op, SelectionDAG &DAG,
5023 const ARMSubtarget *ST) const {
Tim Northoverf79c3a52013-08-20 08:57:11 +00005024 if (!ST->hasVFP3())
Lang Hames591cdaf2012-03-29 21:56:11 +00005025 return SDValue();
5026
Tim Northoverf79c3a52013-08-20 08:57:11 +00005027 bool IsDouble = Op.getValueType() == MVT::f64;
Lang Hames591cdaf2012-03-29 21:56:11 +00005028 ConstantFPSDNode *CFP = cast<ConstantFPSDNode>(Op);
Lang Hames591cdaf2012-03-29 21:56:11 +00005029
Oliver Stannard51b1d462014-08-21 12:50:31 +00005030 // Use the default (constant pool) lowering for double constants when we have
5031 // an SP-only FPU
5032 if (IsDouble && Subtarget->isFPOnlySP())
5033 return SDValue();
5034
Lang Hames591cdaf2012-03-29 21:56:11 +00005035 // Try splatting with a VMOV.f32...
5036 APFloat FPVal = CFP->getValueAPF();
Tim Northoverf79c3a52013-08-20 08:57:11 +00005037 int ImmVal = IsDouble ? ARM_AM::getFP64Imm(FPVal) : ARM_AM::getFP32Imm(FPVal);
5038
Lang Hames591cdaf2012-03-29 21:56:11 +00005039 if (ImmVal != -1) {
Tim Northoverf79c3a52013-08-20 08:57:11 +00005040 if (IsDouble || !ST->useNEONForSinglePrecisionFP()) {
5041 // We have code in place to select a valid ConstantFP already, no need to
5042 // do any mangling.
5043 return Op;
5044 }
5045
5046 // It's a float and we are trying to use NEON operations where
5047 // possible. Lower it to a splat followed by an extract.
Andrew Trickef9de2a2013-05-25 02:42:55 +00005048 SDLoc DL(Op);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00005049 SDValue NewVal = DAG.getTargetConstant(ImmVal, DL, MVT::i32);
Lang Hames591cdaf2012-03-29 21:56:11 +00005050 SDValue VecConstant = DAG.getNode(ARMISD::VMOVFPIMM, DL, MVT::v2f32,
5051 NewVal);
5052 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, MVT::f32, VecConstant,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00005053 DAG.getConstant(0, DL, MVT::i32));
Lang Hames591cdaf2012-03-29 21:56:11 +00005054 }
5055
Tim Northoverf79c3a52013-08-20 08:57:11 +00005056 // The rest of our options are NEON only, make sure that's allowed before
5057 // proceeding..
5058 if (!ST->hasNEON() || (!IsDouble && !ST->useNEONForSinglePrecisionFP()))
5059 return SDValue();
5060
Lang Hames591cdaf2012-03-29 21:56:11 +00005061 EVT VMovVT;
Tim Northoverf79c3a52013-08-20 08:57:11 +00005062 uint64_t iVal = FPVal.bitcastToAPInt().getZExtValue();
5063
5064 // It wouldn't really be worth bothering for doubles except for one very
5065 // important value, which does happen to match: 0.0. So make sure we don't do
5066 // anything stupid.
5067 if (IsDouble && (iVal & 0xffffffff) != (iVal >> 32))
5068 return SDValue();
5069
5070 // Try a VMOV.i32 (FIXME: i8, i16, or i64 could work too).
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00005071 SDValue NewVal = isNEONModifiedImm(iVal & 0xffffffffU, 0, 32, DAG, SDLoc(Op),
5072 VMovVT, false, VMOVModImm);
Lang Hames591cdaf2012-03-29 21:56:11 +00005073 if (NewVal != SDValue()) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00005074 SDLoc DL(Op);
Lang Hames591cdaf2012-03-29 21:56:11 +00005075 SDValue VecConstant = DAG.getNode(ARMISD::VMOVIMM, DL, VMovVT,
5076 NewVal);
Tim Northoverf79c3a52013-08-20 08:57:11 +00005077 if (IsDouble)
5078 return DAG.getNode(ISD::BITCAST, DL, MVT::f64, VecConstant);
5079
5080 // It's a float: cast and extract a vector element.
Lang Hames591cdaf2012-03-29 21:56:11 +00005081 SDValue VecFConstant = DAG.getNode(ISD::BITCAST, DL, MVT::v2f32,
5082 VecConstant);
5083 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, MVT::f32, VecFConstant,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00005084 DAG.getConstant(0, DL, MVT::i32));
Lang Hames591cdaf2012-03-29 21:56:11 +00005085 }
5086
5087 // Finally, try a VMVN.i32
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00005088 NewVal = isNEONModifiedImm(~iVal & 0xffffffffU, 0, 32, DAG, SDLoc(Op), VMovVT,
Tim Northoverf79c3a52013-08-20 08:57:11 +00005089 false, VMVNModImm);
Lang Hames591cdaf2012-03-29 21:56:11 +00005090 if (NewVal != SDValue()) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00005091 SDLoc DL(Op);
Lang Hames591cdaf2012-03-29 21:56:11 +00005092 SDValue VecConstant = DAG.getNode(ARMISD::VMVNIMM, DL, VMovVT, NewVal);
Tim Northoverf79c3a52013-08-20 08:57:11 +00005093
5094 if (IsDouble)
5095 return DAG.getNode(ISD::BITCAST, DL, MVT::f64, VecConstant);
5096
5097 // It's a float: cast and extract a vector element.
Lang Hames591cdaf2012-03-29 21:56:11 +00005098 SDValue VecFConstant = DAG.getNode(ISD::BITCAST, DL, MVT::v2f32,
5099 VecConstant);
5100 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, MVT::f32, VecFConstant,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00005101 DAG.getConstant(0, DL, MVT::i32));
Lang Hames591cdaf2012-03-29 21:56:11 +00005102 }
5103
5104 return SDValue();
5105}
5106
Quentin Colombet8e1fe842012-11-02 21:32:17 +00005107// check if an VEXT instruction can handle the shuffle mask when the
5108// vector sources of the shuffle are the same.
5109static bool isSingletonVEXTMask(ArrayRef<int> M, EVT VT, unsigned &Imm) {
5110 unsigned NumElts = VT.getVectorNumElements();
5111
5112 // Assume that the first shuffle index is not UNDEF. Fail if it is.
5113 if (M[0] < 0)
5114 return false;
5115
5116 Imm = M[0];
5117
5118 // If this is a VEXT shuffle, the immediate value is the index of the first
5119 // element. The other shuffle indices must be the successive elements after
5120 // the first one.
5121 unsigned ExpectedElt = Imm;
5122 for (unsigned i = 1; i < NumElts; ++i) {
5123 // Increment the expected index. If it wraps around, just follow it
5124 // back to index zero and keep going.
5125 ++ExpectedElt;
5126 if (ExpectedElt == NumElts)
5127 ExpectedElt = 0;
5128
5129 if (M[i] < 0) continue; // ignore UNDEF indices
5130 if (ExpectedElt != static_cast<unsigned>(M[i]))
5131 return false;
5132 }
5133
5134 return true;
5135}
5136
Lang Hames591cdaf2012-03-29 21:56:11 +00005137
Benjamin Kramer339ced42012-01-15 13:16:05 +00005138static bool isVEXTMask(ArrayRef<int> M, EVT VT,
Anton Korobeynikovc32e99e2009-08-21 12:40:07 +00005139 bool &ReverseVEXT, unsigned &Imm) {
Bob Wilson32cd8552009-08-19 17:03:43 +00005140 unsigned NumElts = VT.getVectorNumElements();
5141 ReverseVEXT = false;
Bob Wilson411dfad2010-08-17 05:54:34 +00005142
5143 // Assume that the first shuffle index is not UNDEF. Fail if it is.
5144 if (M[0] < 0)
5145 return false;
5146
Anton Korobeynikovc32e99e2009-08-21 12:40:07 +00005147 Imm = M[0];
Bob Wilson32cd8552009-08-19 17:03:43 +00005148
5149 // If this is a VEXT shuffle, the immediate value is the index of the first
5150 // element. The other shuffle indices must be the successive elements after
5151 // the first one.
5152 unsigned ExpectedElt = Imm;
5153 for (unsigned i = 1; i < NumElts; ++i) {
Bob Wilson32cd8552009-08-19 17:03:43 +00005154 // Increment the expected index. If it wraps around, it may still be
5155 // a VEXT but the source vectors must be swapped.
5156 ExpectedElt += 1;
5157 if (ExpectedElt == NumElts * 2) {
5158 ExpectedElt = 0;
5159 ReverseVEXT = true;
5160 }
5161
Bob Wilson411dfad2010-08-17 05:54:34 +00005162 if (M[i] < 0) continue; // ignore UNDEF indices
Anton Korobeynikovc32e99e2009-08-21 12:40:07 +00005163 if (ExpectedElt != static_cast<unsigned>(M[i]))
Bob Wilson32cd8552009-08-19 17:03:43 +00005164 return false;
5165 }
5166
5167 // Adjust the index value if the source operands will be swapped.
5168 if (ReverseVEXT)
5169 Imm -= NumElts;
5170
Bob Wilson32cd8552009-08-19 17:03:43 +00005171 return true;
5172}
5173
Bob Wilson8a37bbe2009-07-26 00:39:34 +00005174/// isVREVMask - Check if a vector shuffle corresponds to a VREV
5175/// instruction with the specified blocksize. (The order of the elements
5176/// within each block of the vector is reversed.)
Benjamin Kramer339ced42012-01-15 13:16:05 +00005177static bool isVREVMask(ArrayRef<int> M, EVT VT, unsigned BlockSize) {
Bob Wilson8a37bbe2009-07-26 00:39:34 +00005178 assert((BlockSize==16 || BlockSize==32 || BlockSize==64) &&
5179 "Only possible block sizes for VREV are: 16, 32, 64");
5180
Bob Wilson8a37bbe2009-07-26 00:39:34 +00005181 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
Bob Wilson854530a2009-10-21 21:36:27 +00005182 if (EltSz == 64)
5183 return false;
5184
5185 unsigned NumElts = VT.getVectorNumElements();
Anton Korobeynikovc32e99e2009-08-21 12:40:07 +00005186 unsigned BlockElts = M[0] + 1;
Bob Wilson411dfad2010-08-17 05:54:34 +00005187 // If the first shuffle index is UNDEF, be optimistic.
5188 if (M[0] < 0)
5189 BlockElts = BlockSize / EltSz;
Bob Wilson8a37bbe2009-07-26 00:39:34 +00005190
5191 if (BlockSize <= EltSz || BlockSize != BlockElts * EltSz)
5192 return false;
5193
5194 for (unsigned i = 0; i < NumElts; ++i) {
Bob Wilson411dfad2010-08-17 05:54:34 +00005195 if (M[i] < 0) continue; // ignore UNDEF indices
5196 if ((unsigned) M[i] != (i - i%BlockElts) + (BlockElts - 1 - i%BlockElts))
Bob Wilson8a37bbe2009-07-26 00:39:34 +00005197 return false;
5198 }
5199
5200 return true;
5201}
5202
Benjamin Kramer339ced42012-01-15 13:16:05 +00005203static bool isVTBLMask(ArrayRef<int> M, EVT VT) {
Bill Wendling865f8b52011-03-15 21:15:20 +00005204 // We can handle <8 x i8> vector shuffles. If the index in the mask is out of
5205 // range, then 0 is placed into the resulting vector. So pretty much any mask
5206 // of 8 elements can work here.
5207 return VT == MVT::v8i8 && M.size() == 8;
5208}
5209
Luke Cheeseman4d45ff22015-07-24 09:57:05 +00005210// Checks whether the shuffle mask represents a vector transpose (VTRN) by
5211// checking that pairs of elements in the shuffle mask represent the same index
5212// in each vector, incrementing the expected index by 2 at each step.
5213// e.g. For v1,v2 of type v4i32 a valid shuffle mask is: [0, 4, 2, 6]
5214// v1={a,b,c,d} => x=shufflevector v1, v2 shufflemask => x={a,e,c,g}
5215// v2={e,f,g,h}
5216// WhichResult gives the offset for each element in the mask based on which
5217// of the two results it belongs to.
5218//
5219// The transpose can be represented either as:
5220// result1 = shufflevector v1, v2, result1_shuffle_mask
5221// result2 = shufflevector v1, v2, result2_shuffle_mask
5222// where v1/v2 and the shuffle masks have the same number of elements
5223// (here WhichResult (see below) indicates which result is being checked)
5224//
5225// or as:
5226// results = shufflevector v1, v2, shuffle_mask
5227// where both results are returned in one vector and the shuffle mask has twice
5228// as many elements as v1/v2 (here WhichResult will always be 0 if true) here we
5229// want to check the low half and high half of the shuffle mask as if it were
5230// the other case
Benjamin Kramer339ced42012-01-15 13:16:05 +00005231static bool isVTRNMask(ArrayRef<int> M, EVT VT, unsigned &WhichResult) {
Bob Wilson854530a2009-10-21 21:36:27 +00005232 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
5233 if (EltSz == 64)
5234 return false;
5235
Bob Wilsona7062312009-08-21 20:54:19 +00005236 unsigned NumElts = VT.getVectorNumElements();
Luke Cheeseman4d45ff22015-07-24 09:57:05 +00005237 if (M.size() != NumElts && M.size() != NumElts*2)
5238 return false;
5239
James Molloy8c995a92015-09-10 08:42:28 +00005240 // If the mask is twice as long as the input vector then we need to check the
5241 // upper and lower parts of the mask with a matching value for WhichResult
5242 // FIXME: A mask with only even values will be rejected in case the first
5243 // element is undefined, e.g. [-1, 4, 2, 6] will be rejected, because only
5244 // M[0] is used to determine WhichResult
Luke Cheeseman4d45ff22015-07-24 09:57:05 +00005245 for (unsigned i = 0; i < M.size(); i += NumElts) {
James Molloy8c995a92015-09-10 08:42:28 +00005246 if (M.size() == NumElts * 2)
5247 WhichResult = i / NumElts;
5248 else
5249 WhichResult = M[i] == 0 ? 0 : 1;
Luke Cheeseman4d45ff22015-07-24 09:57:05 +00005250 for (unsigned j = 0; j < NumElts; j += 2) {
5251 if ((M[i+j] >= 0 && (unsigned) M[i+j] != j + WhichResult) ||
5252 (M[i+j+1] >= 0 && (unsigned) M[i+j+1] != j + NumElts + WhichResult))
5253 return false;
5254 }
Bob Wilsona7062312009-08-21 20:54:19 +00005255 }
Luke Cheeseman4d45ff22015-07-24 09:57:05 +00005256
5257 if (M.size() == NumElts*2)
5258 WhichResult = 0;
5259
Bob Wilsona7062312009-08-21 20:54:19 +00005260 return true;
5261}
5262
Bob Wilson0bbd3072009-12-03 06:40:55 +00005263/// isVTRN_v_undef_Mask - Special case of isVTRNMask for canonical form of
5264/// "vector_shuffle v, v", i.e., "vector_shuffle v, undef".
5265/// Mask is e.g., <0, 0, 2, 2> instead of <0, 4, 2, 6>.
Benjamin Kramer339ced42012-01-15 13:16:05 +00005266static bool isVTRN_v_undef_Mask(ArrayRef<int> M, EVT VT, unsigned &WhichResult){
Bob Wilson0bbd3072009-12-03 06:40:55 +00005267 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
5268 if (EltSz == 64)
5269 return false;
5270
5271 unsigned NumElts = VT.getVectorNumElements();
Luke Cheeseman4d45ff22015-07-24 09:57:05 +00005272 if (M.size() != NumElts && M.size() != NumElts*2)
5273 return false;
5274
5275 for (unsigned i = 0; i < M.size(); i += NumElts) {
James Molloy8c995a92015-09-10 08:42:28 +00005276 if (M.size() == NumElts * 2)
5277 WhichResult = i / NumElts;
5278 else
5279 WhichResult = M[i] == 0 ? 0 : 1;
Luke Cheeseman4d45ff22015-07-24 09:57:05 +00005280 for (unsigned j = 0; j < NumElts; j += 2) {
5281 if ((M[i+j] >= 0 && (unsigned) M[i+j] != j + WhichResult) ||
5282 (M[i+j+1] >= 0 && (unsigned) M[i+j+1] != j + WhichResult))
5283 return false;
5284 }
Bob Wilson0bbd3072009-12-03 06:40:55 +00005285 }
Luke Cheeseman4d45ff22015-07-24 09:57:05 +00005286
5287 if (M.size() == NumElts*2)
5288 WhichResult = 0;
5289
Bob Wilson0bbd3072009-12-03 06:40:55 +00005290 return true;
5291}
5292
Luke Cheeseman4d45ff22015-07-24 09:57:05 +00005293// Checks whether the shuffle mask represents a vector unzip (VUZP) by checking
5294// that the mask elements are either all even and in steps of size 2 or all odd
5295// and in steps of size 2.
5296// e.g. For v1,v2 of type v4i32 a valid shuffle mask is: [0, 2, 4, 6]
5297// v1={a,b,c,d} => x=shufflevector v1, v2 shufflemask => x={a,c,e,g}
5298// v2={e,f,g,h}
5299// Requires similar checks to that of isVTRNMask with
5300// respect the how results are returned.
Benjamin Kramer339ced42012-01-15 13:16:05 +00005301static bool isVUZPMask(ArrayRef<int> M, EVT VT, unsigned &WhichResult) {
Bob Wilson854530a2009-10-21 21:36:27 +00005302 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
5303 if (EltSz == 64)
5304 return false;
5305
Bob Wilsona7062312009-08-21 20:54:19 +00005306 unsigned NumElts = VT.getVectorNumElements();
Luke Cheeseman4d45ff22015-07-24 09:57:05 +00005307 if (M.size() != NumElts && M.size() != NumElts*2)
5308 return false;
5309
5310 for (unsigned i = 0; i < M.size(); i += NumElts) {
5311 WhichResult = M[i] == 0 ? 0 : 1;
5312 for (unsigned j = 0; j < NumElts; ++j) {
5313 if (M[i+j] >= 0 && (unsigned) M[i+j] != 2 * j + WhichResult)
5314 return false;
5315 }
Bob Wilsona7062312009-08-21 20:54:19 +00005316 }
5317
Luke Cheeseman4d45ff22015-07-24 09:57:05 +00005318 if (M.size() == NumElts*2)
5319 WhichResult = 0;
5320
Bob Wilsona7062312009-08-21 20:54:19 +00005321 // VUZP.32 for 64-bit vectors is a pseudo-instruction alias for VTRN.32.
Bob Wilson854530a2009-10-21 21:36:27 +00005322 if (VT.is64BitVector() && EltSz == 32)
Bob Wilsona7062312009-08-21 20:54:19 +00005323 return false;
5324
5325 return true;
5326}
5327
Bob Wilson0bbd3072009-12-03 06:40:55 +00005328/// isVUZP_v_undef_Mask - Special case of isVUZPMask for canonical form of
5329/// "vector_shuffle v, v", i.e., "vector_shuffle v, undef".
5330/// Mask is e.g., <0, 2, 0, 2> instead of <0, 2, 4, 6>,
Benjamin Kramer339ced42012-01-15 13:16:05 +00005331static bool isVUZP_v_undef_Mask(ArrayRef<int> M, EVT VT, unsigned &WhichResult){
Bob Wilson0bbd3072009-12-03 06:40:55 +00005332 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
5333 if (EltSz == 64)
5334 return false;
5335
Luke Cheeseman4d45ff22015-07-24 09:57:05 +00005336 unsigned NumElts = VT.getVectorNumElements();
5337 if (M.size() != NumElts && M.size() != NumElts*2)
5338 return false;
5339
5340 unsigned Half = NumElts / 2;
5341 for (unsigned i = 0; i < M.size(); i += NumElts) {
5342 WhichResult = M[i] == 0 ? 0 : 1;
5343 for (unsigned j = 0; j < NumElts; j += Half) {
5344 unsigned Idx = WhichResult;
5345 for (unsigned k = 0; k < Half; ++k) {
5346 int MIdx = M[i + j + k];
5347 if (MIdx >= 0 && (unsigned) MIdx != Idx)
5348 return false;
5349 Idx += 2;
5350 }
Bob Wilson0bbd3072009-12-03 06:40:55 +00005351 }
5352 }
5353
Luke Cheeseman4d45ff22015-07-24 09:57:05 +00005354 if (M.size() == NumElts*2)
5355 WhichResult = 0;
5356
Bob Wilson0bbd3072009-12-03 06:40:55 +00005357 // VUZP.32 for 64-bit vectors is a pseudo-instruction alias for VTRN.32.
5358 if (VT.is64BitVector() && EltSz == 32)
5359 return false;
5360
5361 return true;
5362}
5363
Luke Cheeseman4d45ff22015-07-24 09:57:05 +00005364// Checks whether the shuffle mask represents a vector zip (VZIP) by checking
5365// that pairs of elements of the shufflemask represent the same index in each
5366// vector incrementing sequentially through the vectors.
5367// e.g. For v1,v2 of type v4i32 a valid shuffle mask is: [0, 4, 1, 5]
5368// v1={a,b,c,d} => x=shufflevector v1, v2 shufflemask => x={a,e,b,f}
5369// v2={e,f,g,h}
5370// Requires similar checks to that of isVTRNMask with respect the how results
5371// are returned.
Benjamin Kramer339ced42012-01-15 13:16:05 +00005372static bool isVZIPMask(ArrayRef<int> M, EVT VT, unsigned &WhichResult) {
Bob Wilson854530a2009-10-21 21:36:27 +00005373 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
5374 if (EltSz == 64)
5375 return false;
5376
Bob Wilsona7062312009-08-21 20:54:19 +00005377 unsigned NumElts = VT.getVectorNumElements();
Luke Cheeseman4d45ff22015-07-24 09:57:05 +00005378 if (M.size() != NumElts && M.size() != NumElts*2)
5379 return false;
5380
5381 for (unsigned i = 0; i < M.size(); i += NumElts) {
5382 WhichResult = M[i] == 0 ? 0 : 1;
5383 unsigned Idx = WhichResult * NumElts / 2;
5384 for (unsigned j = 0; j < NumElts; j += 2) {
5385 if ((M[i+j] >= 0 && (unsigned) M[i+j] != Idx) ||
5386 (M[i+j+1] >= 0 && (unsigned) M[i+j+1] != Idx + NumElts))
5387 return false;
5388 Idx += 1;
5389 }
Bob Wilsona7062312009-08-21 20:54:19 +00005390 }
5391
Luke Cheeseman4d45ff22015-07-24 09:57:05 +00005392 if (M.size() == NumElts*2)
5393 WhichResult = 0;
5394
Bob Wilsona7062312009-08-21 20:54:19 +00005395 // VZIP.32 for 64-bit vectors is a pseudo-instruction alias for VTRN.32.
Bob Wilson854530a2009-10-21 21:36:27 +00005396 if (VT.is64BitVector() && EltSz == 32)
Bob Wilsona7062312009-08-21 20:54:19 +00005397 return false;
5398
5399 return true;
5400}
5401
Bob Wilson0bbd3072009-12-03 06:40:55 +00005402/// isVZIP_v_undef_Mask - Special case of isVZIPMask for canonical form of
5403/// "vector_shuffle v, v", i.e., "vector_shuffle v, undef".
5404/// Mask is e.g., <0, 0, 1, 1> instead of <0, 4, 1, 5>.
Benjamin Kramer339ced42012-01-15 13:16:05 +00005405static bool isVZIP_v_undef_Mask(ArrayRef<int> M, EVT VT, unsigned &WhichResult){
Bob Wilson0bbd3072009-12-03 06:40:55 +00005406 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
5407 if (EltSz == 64)
5408 return false;
5409
5410 unsigned NumElts = VT.getVectorNumElements();
Luke Cheeseman4d45ff22015-07-24 09:57:05 +00005411 if (M.size() != NumElts && M.size() != NumElts*2)
5412 return false;
5413
5414 for (unsigned i = 0; i < M.size(); i += NumElts) {
5415 WhichResult = M[i] == 0 ? 0 : 1;
5416 unsigned Idx = WhichResult * NumElts / 2;
5417 for (unsigned j = 0; j < NumElts; j += 2) {
5418 if ((M[i+j] >= 0 && (unsigned) M[i+j] != Idx) ||
5419 (M[i+j+1] >= 0 && (unsigned) M[i+j+1] != Idx))
5420 return false;
5421 Idx += 1;
5422 }
Bob Wilson0bbd3072009-12-03 06:40:55 +00005423 }
5424
Luke Cheeseman4d45ff22015-07-24 09:57:05 +00005425 if (M.size() == NumElts*2)
5426 WhichResult = 0;
5427
Bob Wilson0bbd3072009-12-03 06:40:55 +00005428 // VZIP.32 for 64-bit vectors is a pseudo-instruction alias for VTRN.32.
5429 if (VT.is64BitVector() && EltSz == 32)
5430 return false;
5431
5432 return true;
5433}
5434
Ahmed Bougacha2ffa91f2015-06-19 02:25:01 +00005435/// Check if \p ShuffleMask is a NEON two-result shuffle (VZIP, VUZP, VTRN),
5436/// and return the corresponding ARMISD opcode if it is, or 0 if it isn't.
5437static unsigned isNEONTwoResultShuffleMask(ArrayRef<int> ShuffleMask, EVT VT,
5438 unsigned &WhichResult,
5439 bool &isV_UNDEF) {
5440 isV_UNDEF = false;
5441 if (isVTRNMask(ShuffleMask, VT, WhichResult))
5442 return ARMISD::VTRN;
5443 if (isVUZPMask(ShuffleMask, VT, WhichResult))
5444 return ARMISD::VUZP;
5445 if (isVZIPMask(ShuffleMask, VT, WhichResult))
5446 return ARMISD::VZIP;
5447
5448 isV_UNDEF = true;
5449 if (isVTRN_v_undef_Mask(ShuffleMask, VT, WhichResult))
5450 return ARMISD::VTRN;
5451 if (isVUZP_v_undef_Mask(ShuffleMask, VT, WhichResult))
5452 return ARMISD::VUZP;
5453 if (isVZIP_v_undef_Mask(ShuffleMask, VT, WhichResult))
5454 return ARMISD::VZIP;
5455
5456 return 0;
5457}
5458
Arnold Schwaighofer1f3d3ca2013-02-12 01:58:32 +00005459/// \return true if this is a reverse operation on an vector.
5460static bool isReverseMask(ArrayRef<int> M, EVT VT) {
5461 unsigned NumElts = VT.getVectorNumElements();
5462 // Make sure the mask has the right size.
5463 if (NumElts != M.size())
5464 return false;
5465
5466 // Look for <15, ..., 3, -1, 1, 0>.
5467 for (unsigned i = 0; i != NumElts; ++i)
5468 if (M[i] >= 0 && M[i] != (int) (NumElts - 1 - i))
5469 return false;
5470
5471 return true;
5472}
5473
Dale Johannesen2bff5052010-07-29 20:10:08 +00005474// If N is an integer constant that can be moved into a register in one
5475// instruction, return an SDValue of such a constant (will become a MOV
5476// instruction). Otherwise return null.
5477static SDValue IsSingleInstrConstant(SDValue N, SelectionDAG &DAG,
Andrew Trickef9de2a2013-05-25 02:42:55 +00005478 const ARMSubtarget *ST, SDLoc dl) {
Dale Johannesen2bff5052010-07-29 20:10:08 +00005479 uint64_t Val;
5480 if (!isa<ConstantSDNode>(N))
5481 return SDValue();
5482 Val = cast<ConstantSDNode>(N)->getZExtValue();
5483
5484 if (ST->isThumb1Only()) {
5485 if (Val <= 255 || ~Val <= 255)
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00005486 return DAG.getConstant(Val, dl, MVT::i32);
Dale Johannesen2bff5052010-07-29 20:10:08 +00005487 } else {
5488 if (ARM_AM::getSOImmVal(Val) != -1 || ARM_AM::getSOImmVal(~Val) != -1)
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00005489 return DAG.getConstant(Val, dl, MVT::i32);
Dale Johannesen2bff5052010-07-29 20:10:08 +00005490 }
5491 return SDValue();
5492}
5493
Bob Wilson2e076c42009-06-22 23:27:02 +00005494// If this is a case we can't handle, return null and let the default
5495// expansion code take care of it.
Bob Wilson6f2b8962011-01-07 21:37:30 +00005496SDValue ARMTargetLowering::LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG,
5497 const ARMSubtarget *ST) const {
Bob Wilsonfcd63612009-08-13 01:57:47 +00005498 BuildVectorSDNode *BVN = cast<BuildVectorSDNode>(Op.getNode());
Andrew Trickef9de2a2013-05-25 02:42:55 +00005499 SDLoc dl(Op);
Owen Anderson53aa7a92009-08-10 22:56:29 +00005500 EVT VT = Op.getValueType();
Bob Wilson2e076c42009-06-22 23:27:02 +00005501
5502 APInt SplatBits, SplatUndef;
5503 unsigned SplatBitSize;
5504 bool HasAnyUndefs;
5505 if (BVN->isConstantSplat(SplatBits, SplatUndef, SplatBitSize, HasAnyUndefs)) {
Anton Korobeynikovece642a2009-08-29 00:08:18 +00005506 if (SplatBitSize <= 64) {
Bob Wilson5b2b5042010-06-14 22:19:57 +00005507 // Check if an immediate VMOV works.
Bob Wilsona3f19012010-07-13 21:16:48 +00005508 EVT VmovVT;
Bob Wilson5b2b5042010-06-14 22:19:57 +00005509 SDValue Val = isNEONModifiedImm(SplatBits.getZExtValue(),
Bob Wilsona3f19012010-07-13 21:16:48 +00005510 SplatUndef.getZExtValue(), SplatBitSize,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00005511 DAG, dl, VmovVT, VT.is128BitVector(),
Owen Andersona4076922010-11-05 21:57:54 +00005512 VMOVModImm);
Bob Wilsona3f19012010-07-13 21:16:48 +00005513 if (Val.getNode()) {
5514 SDValue Vmov = DAG.getNode(ARMISD::VMOVIMM, dl, VmovVT, Val);
Wesley Peck527da1b2010-11-23 03:31:01 +00005515 return DAG.getNode(ISD::BITCAST, dl, VT, Vmov);
Bob Wilsona3f19012010-07-13 21:16:48 +00005516 }
Bob Wilsonbad47f62010-07-14 06:31:50 +00005517
5518 // Try an immediate VMVN.
Eli Friedmanaa6ec392011-10-13 22:40:23 +00005519 uint64_t NegatedImm = (~SplatBits).getZExtValue();
Bob Wilsonbad47f62010-07-14 06:31:50 +00005520 Val = isNEONModifiedImm(NegatedImm,
5521 SplatUndef.getZExtValue(), SplatBitSize,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00005522 DAG, dl, VmovVT, VT.is128BitVector(),
Owen Andersona4076922010-11-05 21:57:54 +00005523 VMVNModImm);
Bob Wilsonbad47f62010-07-14 06:31:50 +00005524 if (Val.getNode()) {
5525 SDValue Vmov = DAG.getNode(ARMISD::VMVNIMM, dl, VmovVT, Val);
Wesley Peck527da1b2010-11-23 03:31:01 +00005526 return DAG.getNode(ISD::BITCAST, dl, VT, Vmov);
Bob Wilsonbad47f62010-07-14 06:31:50 +00005527 }
Evan Cheng7ca4b6e2011-11-15 02:12:34 +00005528
5529 // Use vmov.f32 to materialize other v2f32 and v4f32 splats.
Eli Friedmanc9bf1b12011-12-15 22:56:53 +00005530 if ((VT == MVT::v2f32 || VT == MVT::v4f32) && SplatBitSize == 32) {
Eli Friedman4e36a932011-12-09 23:54:42 +00005531 int ImmVal = ARM_AM::getFP32Imm(SplatBits);
Evan Cheng7ca4b6e2011-11-15 02:12:34 +00005532 if (ImmVal != -1) {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00005533 SDValue Val = DAG.getTargetConstant(ImmVal, dl, MVT::i32);
Evan Cheng7ca4b6e2011-11-15 02:12:34 +00005534 return DAG.getNode(ARMISD::VMOVFPIMM, dl, VT, Val);
5535 }
5536 }
Anton Korobeynikovece642a2009-08-29 00:08:18 +00005537 }
Bob Wilson0dbdec82009-07-30 00:31:25 +00005538 }
5539
Bob Wilson91fdf682010-05-22 00:23:12 +00005540 // Scan through the operands to see if only one value is used.
James Molloy49bdbce2012-09-06 09:55:02 +00005541 //
5542 // As an optimisation, even if more than one value is used it may be more
5543 // profitable to splat with one value then change some lanes.
5544 //
5545 // Heuristically we decide to do this if the vector has a "dominant" value,
5546 // defined as splatted to more than half of the lanes.
Bob Wilson91fdf682010-05-22 00:23:12 +00005547 unsigned NumElts = VT.getVectorNumElements();
5548 bool isOnlyLowElement = true;
5549 bool usesOnlyOneValue = true;
James Molloy49bdbce2012-09-06 09:55:02 +00005550 bool hasDominantValue = false;
Bob Wilson91fdf682010-05-22 00:23:12 +00005551 bool isConstant = true;
James Molloy49bdbce2012-09-06 09:55:02 +00005552
5553 // Map of the number of times a particular SDValue appears in the
5554 // element list.
James Molloy9d30dc22012-09-06 10:32:08 +00005555 DenseMap<SDValue, unsigned> ValueCounts;
Bob Wilson91fdf682010-05-22 00:23:12 +00005556 SDValue Value;
5557 for (unsigned i = 0; i < NumElts; ++i) {
5558 SDValue V = Op.getOperand(i);
5559 if (V.getOpcode() == ISD::UNDEF)
5560 continue;
5561 if (i > 0)
5562 isOnlyLowElement = false;
5563 if (!isa<ConstantFPSDNode>(V) && !isa<ConstantSDNode>(V))
5564 isConstant = false;
5565
James Molloy49bdbce2012-09-06 09:55:02 +00005566 ValueCounts.insert(std::make_pair(V, 0));
James Molloy9d30dc22012-09-06 10:32:08 +00005567 unsigned &Count = ValueCounts[V];
Jim Grosbach54efea02013-03-02 20:16:15 +00005568
James Molloy49bdbce2012-09-06 09:55:02 +00005569 // Is this value dominant? (takes up more than half of the lanes)
5570 if (++Count > (NumElts / 2)) {
5571 hasDominantValue = true;
Bob Wilson91fdf682010-05-22 00:23:12 +00005572 Value = V;
James Molloy49bdbce2012-09-06 09:55:02 +00005573 }
Bob Wilson91fdf682010-05-22 00:23:12 +00005574 }
James Molloy49bdbce2012-09-06 09:55:02 +00005575 if (ValueCounts.size() != 1)
5576 usesOnlyOneValue = false;
5577 if (!Value.getNode() && ValueCounts.size() > 0)
5578 Value = ValueCounts.begin()->first;
Bob Wilson91fdf682010-05-22 00:23:12 +00005579
James Molloy49bdbce2012-09-06 09:55:02 +00005580 if (ValueCounts.size() == 0)
Bob Wilson91fdf682010-05-22 00:23:12 +00005581 return DAG.getUNDEF(VT);
5582
Quentin Colombet0f2fe742013-07-23 22:34:47 +00005583 // Loads are better lowered with insert_vector_elt/ARMISD::BUILD_VECTOR.
5584 // Keep going if we are hitting this case.
5585 if (isOnlyLowElement && !ISD::isNormalLoad(Value.getNode()))
Bob Wilson91fdf682010-05-22 00:23:12 +00005586 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Value);
5587
Dale Johannesen2bff5052010-07-29 20:10:08 +00005588 unsigned EltSize = VT.getVectorElementType().getSizeInBits();
5589
Dale Johannesen710a2d92010-10-19 20:00:17 +00005590 // Use VDUP for non-constant splats. For f32 constant splats, reduce to
5591 // i32 and try again.
James Molloy49bdbce2012-09-06 09:55:02 +00005592 if (hasDominantValue && EltSize <= 32) {
5593 if (!isConstant) {
5594 SDValue N;
5595
5596 // If we are VDUPing a value that comes directly from a vector, that will
5597 // cause an unnecessary move to and from a GPR, where instead we could
Jim Grosbacha3c5c762013-03-02 20:16:24 +00005598 // just use VDUPLANE. We can only do this if the lane being extracted
5599 // is at a constant index, as the VDUP from lane instructions only have
5600 // constant-index forms.
Artyom Skrobov314ee042015-11-25 19:41:11 +00005601 ConstantSDNode *constIndex;
Jim Grosbacha3c5c762013-03-02 20:16:24 +00005602 if (Value->getOpcode() == ISD::EXTRACT_VECTOR_ELT &&
Artyom Skrobov314ee042015-11-25 19:41:11 +00005603 (constIndex = dyn_cast<ConstantSDNode>(Value->getOperand(1)))) {
Silviu Barangab1409702012-10-15 09:41:32 +00005604 // We need to create a new undef vector to use for the VDUPLANE if the
5605 // size of the vector from which we get the value is different than the
5606 // size of the vector that we need to create. We will insert the element
5607 // such that the register coalescer will remove unnecessary copies.
5608 if (VT != Value->getOperand(0).getValueType()) {
Silviu Barangab1409702012-10-15 09:41:32 +00005609 unsigned index = constIndex->getAPIntValue().getLimitedValue() %
5610 VT.getVectorNumElements();
5611 N = DAG.getNode(ARMISD::VDUPLANE, dl, VT,
5612 DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, DAG.getUNDEF(VT),
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00005613 Value, DAG.getConstant(index, dl, MVT::i32)),
5614 DAG.getConstant(index, dl, MVT::i32));
Jim Grosbachc6f19142013-03-02 20:16:19 +00005615 } else
Silviu Barangab1409702012-10-15 09:41:32 +00005616 N = DAG.getNode(ARMISD::VDUPLANE, dl, VT,
James Molloy49bdbce2012-09-06 09:55:02 +00005617 Value->getOperand(0), Value->getOperand(1));
Jim Grosbachc6f19142013-03-02 20:16:19 +00005618 } else
James Molloy49bdbce2012-09-06 09:55:02 +00005619 N = DAG.getNode(ARMISD::VDUP, dl, VT, Value);
5620
5621 if (!usesOnlyOneValue) {
5622 // The dominant value was splatted as 'N', but we now have to insert
5623 // all differing elements.
5624 for (unsigned I = 0; I < NumElts; ++I) {
5625 if (Op.getOperand(I) == Value)
5626 continue;
5627 SmallVector<SDValue, 3> Ops;
5628 Ops.push_back(N);
5629 Ops.push_back(Op.getOperand(I));
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00005630 Ops.push_back(DAG.getConstant(I, dl, MVT::i32));
Craig Topper48d114b2014-04-26 18:35:24 +00005631 N = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, Ops);
James Molloy49bdbce2012-09-06 09:55:02 +00005632 }
5633 }
5634 return N;
5635 }
Dale Johannesen710a2d92010-10-19 20:00:17 +00005636 if (VT.getVectorElementType().isFloatingPoint()) {
5637 SmallVector<SDValue, 8> Ops;
5638 for (unsigned i = 0; i < NumElts; ++i)
Wesley Peck527da1b2010-11-23 03:31:01 +00005639 Ops.push_back(DAG.getNode(ISD::BITCAST, dl, MVT::i32,
Dale Johannesen710a2d92010-10-19 20:00:17 +00005640 Op.getOperand(i)));
Nate Begemanca524112010-11-10 21:35:41 +00005641 EVT VecVT = EVT::getVectorVT(*DAG.getContext(), MVT::i32, NumElts);
Craig Topper48d114b2014-04-26 18:35:24 +00005642 SDValue Val = DAG.getNode(ISD::BUILD_VECTOR, dl, VecVT, Ops);
Dale Johannesenff376752010-10-20 22:03:37 +00005643 Val = LowerBUILD_VECTOR(Val, DAG, ST);
5644 if (Val.getNode())
Wesley Peck527da1b2010-11-23 03:31:01 +00005645 return DAG.getNode(ISD::BITCAST, dl, VT, Val);
Dale Johannesen2bff5052010-07-29 20:10:08 +00005646 }
James Molloy49bdbce2012-09-06 09:55:02 +00005647 if (usesOnlyOneValue) {
5648 SDValue Val = IsSingleInstrConstant(Value, DAG, ST, dl);
5649 if (isConstant && Val.getNode())
Jim Grosbach54efea02013-03-02 20:16:15 +00005650 return DAG.getNode(ARMISD::VDUP, dl, VT, Val);
James Molloy49bdbce2012-09-06 09:55:02 +00005651 }
Dale Johannesen2bff5052010-07-29 20:10:08 +00005652 }
5653
5654 // If all elements are constants and the case above didn't get hit, fall back
5655 // to the default expansion, which will generate a load from the constant
5656 // pool.
Bob Wilson91fdf682010-05-22 00:23:12 +00005657 if (isConstant)
5658 return SDValue();
5659
Bob Wilson6f2b8962011-01-07 21:37:30 +00005660 // Empirical tests suggest this is rarely worth it for vectors of length <= 2.
5661 if (NumElts >= 4) {
5662 SDValue shuffle = ReconstructShuffle(Op, DAG);
5663 if (shuffle != SDValue())
5664 return shuffle;
5665 }
5666
Bob Wilson91fdf682010-05-22 00:23:12 +00005667 // Vectors with 32- or 64-bit elements can be built by directly assigning
Bob Wilsond8a9a042010-06-04 00:04:02 +00005668 // the subregisters. Lower it to an ARMISD::BUILD_VECTOR so the operands
5669 // will be legalized.
Bob Wilson91fdf682010-05-22 00:23:12 +00005670 if (EltSize >= 32) {
5671 // Do the expansion with floating-point types, since that is what the VFP
5672 // registers are defined to use, and since i64 is not legal.
5673 EVT EltVT = EVT::getFloatingPointVT(EltSize);
5674 EVT VecVT = EVT::getVectorVT(*DAG.getContext(), EltVT, NumElts);
Bob Wilsond8a9a042010-06-04 00:04:02 +00005675 SmallVector<SDValue, 8> Ops;
5676 for (unsigned i = 0; i < NumElts; ++i)
Wesley Peck527da1b2010-11-23 03:31:01 +00005677 Ops.push_back(DAG.getNode(ISD::BITCAST, dl, EltVT, Op.getOperand(i)));
Craig Topper48d114b2014-04-26 18:35:24 +00005678 SDValue Val = DAG.getNode(ARMISD::BUILD_VECTOR, dl, VecVT, Ops);
Wesley Peck527da1b2010-11-23 03:31:01 +00005679 return DAG.getNode(ISD::BITCAST, dl, VT, Val);
Bob Wilson2e076c42009-06-22 23:27:02 +00005680 }
5681
Jim Grosbach24e102a2013-07-08 18:18:52 +00005682 // If all else fails, just use a sequence of INSERT_VECTOR_ELT when we
5683 // know the default expansion would otherwise fall back on something even
5684 // worse. For a vector with one or two non-undef values, that's
5685 // scalar_to_vector for the elements followed by a shuffle (provided the
5686 // shuffle is valid for the target) and materialization element by element
5687 // on the stack followed by a load for everything else.
5688 if (!isConstant && !usesOnlyOneValue) {
5689 SDValue Vec = DAG.getUNDEF(VT);
5690 for (unsigned i = 0 ; i < NumElts; ++i) {
5691 SDValue V = Op.getOperand(i);
5692 if (V.getOpcode() == ISD::UNDEF)
5693 continue;
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00005694 SDValue LaneIdx = DAG.getConstant(i, dl, MVT::i32);
Jim Grosbach24e102a2013-07-08 18:18:52 +00005695 Vec = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, Vec, V, LaneIdx);
5696 }
5697 return Vec;
5698 }
5699
Bob Wilson2e076c42009-06-22 23:27:02 +00005700 return SDValue();
5701}
5702
Bob Wilson6f2b8962011-01-07 21:37:30 +00005703// Gather data to see if the operation can be modelled as a
Andrew Trick5eb0a302011-01-19 02:26:13 +00005704// shuffle in combination with VEXTs.
Eric Christopher2af95512011-01-14 23:50:53 +00005705SDValue ARMTargetLowering::ReconstructShuffle(SDValue Op,
5706 SelectionDAG &DAG) const {
Silviu Baranga3e8e51c2015-08-07 11:40:46 +00005707 assert(Op.getOpcode() == ISD::BUILD_VECTOR && "Unknown opcode!");
Andrew Trickef9de2a2013-05-25 02:42:55 +00005708 SDLoc dl(Op);
Bob Wilson6f2b8962011-01-07 21:37:30 +00005709 EVT VT = Op.getValueType();
5710 unsigned NumElts = VT.getVectorNumElements();
5711
Silviu Baranga3e8e51c2015-08-07 11:40:46 +00005712 struct ShuffleSourceInfo {
5713 SDValue Vec;
5714 unsigned MinElt;
5715 unsigned MaxElt;
Andrew Trick5eb0a302011-01-19 02:26:13 +00005716
Silviu Baranga3e8e51c2015-08-07 11:40:46 +00005717 // We may insert some combination of BITCASTs and VEXT nodes to force Vec to
5718 // be compatible with the shuffle we intend to construct. As a result
5719 // ShuffleVec will be some sliding window into the original Vec.
5720 SDValue ShuffleVec;
5721
5722 // Code should guarantee that element i in Vec starts at element "WindowBase
5723 // + i * WindowScale in ShuffleVec".
5724 int WindowBase;
5725 int WindowScale;
5726
5727 bool operator ==(SDValue OtherVec) { return Vec == OtherVec; }
5728 ShuffleSourceInfo(SDValue Vec)
5729 : Vec(Vec), MinElt(UINT_MAX), MaxElt(0), ShuffleVec(Vec), WindowBase(0),
5730 WindowScale(1) {}
5731 };
5732
5733 // First gather all vectors used as an immediate source for this BUILD_VECTOR
5734 // node.
5735 SmallVector<ShuffleSourceInfo, 2> Sources;
Bob Wilson6f2b8962011-01-07 21:37:30 +00005736 for (unsigned i = 0; i < NumElts; ++i) {
5737 SDValue V = Op.getOperand(i);
5738 if (V.getOpcode() == ISD::UNDEF)
5739 continue;
5740 else if (V.getOpcode() != ISD::EXTRACT_VECTOR_ELT) {
5741 // A shuffle can only come from building a vector from various
5742 // elements of other vectors.
5743 return SDValue();
Ahmed Bougacha699a9dd2015-09-01 21:56:00 +00005744 } else if (!isa<ConstantSDNode>(V.getOperand(1))) {
5745 // Furthermore, shuffles require a constant mask, whereas extractelts
5746 // accept variable indices.
5747 return SDValue();
Bob Wilson6f2b8962011-01-07 21:37:30 +00005748 }
Andrew Trick5eb0a302011-01-19 02:26:13 +00005749
Silviu Baranga3e8e51c2015-08-07 11:40:46 +00005750 // Add this element source to the list if it's not already there.
Bob Wilson6f2b8962011-01-07 21:37:30 +00005751 SDValue SourceVec = V.getOperand(0);
Silviu Baranga3e8e51c2015-08-07 11:40:46 +00005752 auto Source = std::find(Sources.begin(), Sources.end(), SourceVec);
5753 if (Source == Sources.end())
5754 Source = Sources.insert(Sources.end(), ShuffleSourceInfo(SourceVec));
Andrew Trick5eb0a302011-01-19 02:26:13 +00005755
Silviu Baranga3e8e51c2015-08-07 11:40:46 +00005756 // Update the minimum and maximum lane number seen.
5757 unsigned EltNo = cast<ConstantSDNode>(V.getOperand(1))->getZExtValue();
5758 Source->MinElt = std::min(Source->MinElt, EltNo);
5759 Source->MaxElt = std::max(Source->MaxElt, EltNo);
Bob Wilson6f2b8962011-01-07 21:37:30 +00005760 }
Andrew Trick5eb0a302011-01-19 02:26:13 +00005761
Bob Wilson6f2b8962011-01-07 21:37:30 +00005762 // Currently only do something sane when at most two source vectors
Silviu Baranga3e8e51c2015-08-07 11:40:46 +00005763 // are involved.
5764 if (Sources.size() > 2)
Bob Wilson6f2b8962011-01-07 21:37:30 +00005765 return SDValue();
5766
Silviu Baranga3e8e51c2015-08-07 11:40:46 +00005767 // Find out the smallest element size among result and two sources, and use
5768 // it as element size to build the shuffle_vector.
5769 EVT SmallestEltTy = VT.getVectorElementType();
5770 for (auto &Source : Sources) {
5771 EVT SrcEltTy = Source.Vec.getValueType().getVectorElementType();
5772 if (SrcEltTy.bitsLT(SmallestEltTy))
5773 SmallestEltTy = SrcEltTy;
5774 }
5775 unsigned ResMultiplier =
5776 VT.getVectorElementType().getSizeInBits() / SmallestEltTy.getSizeInBits();
5777 NumElts = VT.getSizeInBits() / SmallestEltTy.getSizeInBits();
5778 EVT ShuffleVT = EVT::getVectorVT(*DAG.getContext(), SmallestEltTy, NumElts);
Andrew Trick5eb0a302011-01-19 02:26:13 +00005779
Silviu Baranga3e8e51c2015-08-07 11:40:46 +00005780 // If the source vector is too wide or too narrow, we may nevertheless be able
5781 // to construct a compatible shuffle either by concatenating it with UNDEF or
5782 // extracting a suitable range of elements.
5783 for (auto &Src : Sources) {
5784 EVT SrcVT = Src.ShuffleVec.getValueType();
5785
5786 if (SrcVT.getSizeInBits() == VT.getSizeInBits())
Bob Wilson6f2b8962011-01-07 21:37:30 +00005787 continue;
Silviu Baranga3e8e51c2015-08-07 11:40:46 +00005788
5789 // This stage of the search produces a source with the same element type as
5790 // the original, but with a total width matching the BUILD_VECTOR output.
5791 EVT EltVT = SrcVT.getVectorElementType();
5792 unsigned NumSrcElts = VT.getSizeInBits() / EltVT.getSizeInBits();
5793 EVT DestVT = EVT::getVectorVT(*DAG.getContext(), EltVT, NumSrcElts);
5794
5795 if (SrcVT.getSizeInBits() < VT.getSizeInBits()) {
5796 if (2 * SrcVT.getSizeInBits() != VT.getSizeInBits())
5797 return SDValue();
5798 // We can pad out the smaller vector for free, so if it's part of a
5799 // shuffle...
5800 Src.ShuffleVec =
5801 DAG.getNode(ISD::CONCAT_VECTORS, dl, DestVT, Src.ShuffleVec,
5802 DAG.getUNDEF(Src.ShuffleVec.getValueType()));
5803 continue;
Bob Wilson6f2b8962011-01-07 21:37:30 +00005804 }
Andrew Trick5eb0a302011-01-19 02:26:13 +00005805
Silviu Baranga3e8e51c2015-08-07 11:40:46 +00005806 if (SrcVT.getSizeInBits() != 2 * VT.getSizeInBits())
5807 return SDValue();
Andrew Trick5eb0a302011-01-19 02:26:13 +00005808
Silviu Baranga3e8e51c2015-08-07 11:40:46 +00005809 if (Src.MaxElt - Src.MinElt >= NumSrcElts) {
Bob Wilson6f2b8962011-01-07 21:37:30 +00005810 // Span too large for a VEXT to cope
5811 return SDValue();
Andrew Trick5eb0a302011-01-19 02:26:13 +00005812 }
5813
Silviu Baranga3e8e51c2015-08-07 11:40:46 +00005814 if (Src.MinElt >= NumSrcElts) {
Bob Wilson6f2b8962011-01-07 21:37:30 +00005815 // The extraction can just take the second half
Silviu Baranga3e8e51c2015-08-07 11:40:46 +00005816 Src.ShuffleVec =
5817 DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, DestVT, Src.ShuffleVec,
5818 DAG.getConstant(NumSrcElts, dl, MVT::i32));
5819 Src.WindowBase = -NumSrcElts;
5820 } else if (Src.MaxElt < NumSrcElts) {
Bob Wilson6f2b8962011-01-07 21:37:30 +00005821 // The extraction can just take the first half
Silviu Baranga3e8e51c2015-08-07 11:40:46 +00005822 Src.ShuffleVec =
5823 DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, DestVT, Src.ShuffleVec,
5824 DAG.getConstant(0, dl, MVT::i32));
Bob Wilson6f2b8962011-01-07 21:37:30 +00005825 } else {
5826 // An actual VEXT is needed
Silviu Baranga3e8e51c2015-08-07 11:40:46 +00005827 SDValue VEXTSrc1 =
5828 DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, DestVT, Src.ShuffleVec,
5829 DAG.getConstant(0, dl, MVT::i32));
5830 SDValue VEXTSrc2 =
5831 DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, DestVT, Src.ShuffleVec,
5832 DAG.getConstant(NumSrcElts, dl, MVT::i32));
Silviu Baranga3e8e51c2015-08-07 11:40:46 +00005833
5834 Src.ShuffleVec = DAG.getNode(ARMISD::VEXT, dl, DestVT, VEXTSrc1,
5835 VEXTSrc2,
Jeroen Ketema41681a52015-09-21 20:28:04 +00005836 DAG.getConstant(Src.MinElt, dl, MVT::i32));
Silviu Baranga3e8e51c2015-08-07 11:40:46 +00005837 Src.WindowBase = -Src.MinElt;
Bob Wilson6f2b8962011-01-07 21:37:30 +00005838 }
5839 }
Andrew Trick5eb0a302011-01-19 02:26:13 +00005840
Silviu Baranga3e8e51c2015-08-07 11:40:46 +00005841 // Another possible incompatibility occurs from the vector element types. We
5842 // can fix this by bitcasting the source vectors to the same type we intend
5843 // for the shuffle.
5844 for (auto &Src : Sources) {
5845 EVT SrcEltTy = Src.ShuffleVec.getValueType().getVectorElementType();
5846 if (SrcEltTy == SmallestEltTy)
Bob Wilson6f2b8962011-01-07 21:37:30 +00005847 continue;
Silviu Baranga3e8e51c2015-08-07 11:40:46 +00005848 assert(ShuffleVT.getVectorElementType() == SmallestEltTy);
5849 Src.ShuffleVec = DAG.getNode(ISD::BITCAST, dl, ShuffleVT, Src.ShuffleVec);
5850 Src.WindowScale = SrcEltTy.getSizeInBits() / SmallestEltTy.getSizeInBits();
5851 Src.WindowBase *= Src.WindowScale;
5852 }
Andrew Trick5eb0a302011-01-19 02:26:13 +00005853
Silviu Baranga3e8e51c2015-08-07 11:40:46 +00005854 // Final sanity check before we try to actually produce a shuffle.
Silviu Barangaa07090f2015-08-07 12:05:46 +00005855 DEBUG(
5856 for (auto Src : Sources)
5857 assert(Src.ShuffleVec.getValueType() == ShuffleVT);
5858 );
Silviu Baranga3e8e51c2015-08-07 11:40:46 +00005859
5860 // The stars all align, our next step is to produce the mask for the shuffle.
5861 SmallVector<int, 8> Mask(ShuffleVT.getVectorNumElements(), -1);
5862 int BitsPerShuffleLane = ShuffleVT.getVectorElementType().getSizeInBits();
5863 for (unsigned i = 0; i < VT.getVectorNumElements(); ++i) {
5864 SDValue Entry = Op.getOperand(i);
5865 if (Entry.getOpcode() == ISD::UNDEF)
5866 continue;
5867
5868 auto Src = std::find(Sources.begin(), Sources.end(), Entry.getOperand(0));
5869 int EltNo = cast<ConstantSDNode>(Entry.getOperand(1))->getSExtValue();
5870
5871 // EXTRACT_VECTOR_ELT performs an implicit any_ext; BUILD_VECTOR an implicit
5872 // trunc. So only std::min(SrcBits, DestBits) actually get defined in this
5873 // segment.
5874 EVT OrigEltTy = Entry.getOperand(0).getValueType().getVectorElementType();
5875 int BitsDefined = std::min(OrigEltTy.getSizeInBits(),
5876 VT.getVectorElementType().getSizeInBits());
5877 int LanesDefined = BitsDefined / BitsPerShuffleLane;
5878
5879 // This source is expected to fill ResMultiplier lanes of the final shuffle,
5880 // starting at the appropriate offset.
5881 int *LaneMask = &Mask[i * ResMultiplier];
5882
5883 int ExtractBase = EltNo * Src->WindowScale + Src->WindowBase;
5884 ExtractBase += NumElts * (Src - Sources.begin());
5885 for (int j = 0; j < LanesDefined; ++j)
5886 LaneMask[j] = ExtractBase + j;
Bob Wilson6f2b8962011-01-07 21:37:30 +00005887 }
Andrew Trick5eb0a302011-01-19 02:26:13 +00005888
Bob Wilson6f2b8962011-01-07 21:37:30 +00005889 // Final check before we try to produce nonsense...
Silviu Baranga3e8e51c2015-08-07 11:40:46 +00005890 if (!isShuffleMaskLegal(Mask, ShuffleVT))
5891 return SDValue();
Andrew Trick5eb0a302011-01-19 02:26:13 +00005892
Silviu Baranga3e8e51c2015-08-07 11:40:46 +00005893 // We can't handle more than two sources. This should have already
5894 // been checked before this point.
5895 assert(Sources.size() <= 2 && "Too many sources!");
5896
5897 SDValue ShuffleOps[] = { DAG.getUNDEF(ShuffleVT), DAG.getUNDEF(ShuffleVT) };
5898 for (unsigned i = 0; i < Sources.size(); ++i)
5899 ShuffleOps[i] = Sources[i].ShuffleVec;
5900
5901 SDValue Shuffle = DAG.getVectorShuffle(ShuffleVT, dl, ShuffleOps[0],
5902 ShuffleOps[1], &Mask[0]);
5903 return DAG.getNode(ISD::BITCAST, dl, VT, Shuffle);
Bob Wilson6f2b8962011-01-07 21:37:30 +00005904}
5905
Anton Korobeynikovc32e99e2009-08-21 12:40:07 +00005906/// isShuffleMaskLegal - Targets can use this to indicate that they only
5907/// support *some* VECTOR_SHUFFLE operations, those with specific masks.
5908/// By default, if a target supports the VECTOR_SHUFFLE node, all mask values
5909/// are assumed to be legal.
5910bool
5911ARMTargetLowering::isShuffleMaskLegal(const SmallVectorImpl<int> &M,
5912 EVT VT) const {
Anton Korobeynikov9a232f42009-08-21 12:41:24 +00005913 if (VT.getVectorNumElements() == 4 &&
5914 (VT.is128BitVector() || VT.is64BitVector())) {
5915 unsigned PFIndexes[4];
5916 for (unsigned i = 0; i != 4; ++i) {
5917 if (M[i] < 0)
5918 PFIndexes[i] = 8;
5919 else
5920 PFIndexes[i] = M[i];
5921 }
5922
5923 // Compute the index in the perfect shuffle table.
5924 unsigned PFTableIndex =
5925 PFIndexes[0]*9*9*9+PFIndexes[1]*9*9+PFIndexes[2]*9+PFIndexes[3];
5926 unsigned PFEntry = PerfectShuffleTable[PFTableIndex];
5927 unsigned Cost = (PFEntry >> 30);
5928
5929 if (Cost <= 4)
5930 return true;
5931 }
5932
Ahmed Bougacha2ffa91f2015-06-19 02:25:01 +00005933 bool ReverseVEXT, isV_UNDEF;
Bob Wilsona7062312009-08-21 20:54:19 +00005934 unsigned Imm, WhichResult;
Anton Korobeynikovc32e99e2009-08-21 12:40:07 +00005935
Bob Wilson846bd792010-06-07 23:53:38 +00005936 unsigned EltSize = VT.getVectorElementType().getSizeInBits();
5937 return (EltSize >= 32 ||
5938 ShuffleVectorSDNode::isSplatMask(&M[0], VT) ||
Anton Korobeynikovc32e99e2009-08-21 12:40:07 +00005939 isVREVMask(M, VT, 64) ||
5940 isVREVMask(M, VT, 32) ||
5941 isVREVMask(M, VT, 16) ||
Bob Wilsona7062312009-08-21 20:54:19 +00005942 isVEXTMask(M, VT, ReverseVEXT, Imm) ||
Bill Wendling865f8b52011-03-15 21:15:20 +00005943 isVTBLMask(M, VT) ||
Ahmed Bougacha2ffa91f2015-06-19 02:25:01 +00005944 isNEONTwoResultShuffleMask(M, VT, WhichResult, isV_UNDEF) ||
Arnold Schwaighofer1f3d3ca2013-02-12 01:58:32 +00005945 ((VT == MVT::v8i16 || VT == MVT::v16i8) && isReverseMask(M, VT)));
Anton Korobeynikovc32e99e2009-08-21 12:40:07 +00005946}
5947
Anton Korobeynikov9a232f42009-08-21 12:41:24 +00005948/// GeneratePerfectShuffle - Given an entry in the perfect-shuffle table, emit
5949/// the specified operations to build the shuffle.
5950static SDValue GeneratePerfectShuffle(unsigned PFEntry, SDValue LHS,
5951 SDValue RHS, SelectionDAG &DAG,
Andrew Trickef9de2a2013-05-25 02:42:55 +00005952 SDLoc dl) {
Anton Korobeynikov9a232f42009-08-21 12:41:24 +00005953 unsigned OpNum = (PFEntry >> 26) & 0x0F;
5954 unsigned LHSID = (PFEntry >> 13) & ((1 << 13)-1);
5955 unsigned RHSID = (PFEntry >> 0) & ((1 << 13)-1);
5956
5957 enum {
5958 OP_COPY = 0, // Copy, used for things like <u,u,u,3> to say it is <0,1,2,3>
5959 OP_VREV,
5960 OP_VDUP0,
5961 OP_VDUP1,
5962 OP_VDUP2,
5963 OP_VDUP3,
5964 OP_VEXT1,
5965 OP_VEXT2,
5966 OP_VEXT3,
5967 OP_VUZPL, // VUZP, left result
5968 OP_VUZPR, // VUZP, right result
5969 OP_VZIPL, // VZIP, left result
5970 OP_VZIPR, // VZIP, right result
5971 OP_VTRNL, // VTRN, left result
5972 OP_VTRNR // VTRN, right result
5973 };
5974
5975 if (OpNum == OP_COPY) {
5976 if (LHSID == (1*9+2)*9+3) return LHS;
5977 assert(LHSID == ((4*9+5)*9+6)*9+7 && "Illegal OP_COPY!");
5978 return RHS;
5979 }
5980
5981 SDValue OpLHS, OpRHS;
5982 OpLHS = GeneratePerfectShuffle(PerfectShuffleTable[LHSID], LHS, RHS, DAG, dl);
5983 OpRHS = GeneratePerfectShuffle(PerfectShuffleTable[RHSID], LHS, RHS, DAG, dl);
5984 EVT VT = OpLHS.getValueType();
5985
5986 switch (OpNum) {
5987 default: llvm_unreachable("Unknown shuffle opcode!");
5988 case OP_VREV:
Tanya Lattner48b182c2011-05-18 06:42:21 +00005989 // VREV divides the vector in half and swaps within the half.
Tanya Lattner1d117202011-05-18 21:44:54 +00005990 if (VT.getVectorElementType() == MVT::i32 ||
5991 VT.getVectorElementType() == MVT::f32)
Tanya Lattner48b182c2011-05-18 06:42:21 +00005992 return DAG.getNode(ARMISD::VREV64, dl, VT, OpLHS);
5993 // vrev <4 x i16> -> VREV32
5994 if (VT.getVectorElementType() == MVT::i16)
5995 return DAG.getNode(ARMISD::VREV32, dl, VT, OpLHS);
5996 // vrev <4 x i8> -> VREV16
5997 assert(VT.getVectorElementType() == MVT::i8);
5998 return DAG.getNode(ARMISD::VREV16, dl, VT, OpLHS);
Anton Korobeynikov9a232f42009-08-21 12:41:24 +00005999 case OP_VDUP0:
6000 case OP_VDUP1:
6001 case OP_VDUP2:
6002 case OP_VDUP3:
6003 return DAG.getNode(ARMISD::VDUPLANE, dl, VT,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006004 OpLHS, DAG.getConstant(OpNum-OP_VDUP0, dl, MVT::i32));
Anton Korobeynikov9a232f42009-08-21 12:41:24 +00006005 case OP_VEXT1:
6006 case OP_VEXT2:
6007 case OP_VEXT3:
6008 return DAG.getNode(ARMISD::VEXT, dl, VT,
6009 OpLHS, OpRHS,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006010 DAG.getConstant(OpNum - OP_VEXT1 + 1, dl, MVT::i32));
Anton Korobeynikov9a232f42009-08-21 12:41:24 +00006011 case OP_VUZPL:
6012 case OP_VUZPR:
Anton Korobeynikov232b19c2009-08-21 12:41:42 +00006013 return DAG.getNode(ARMISD::VUZP, dl, DAG.getVTList(VT, VT),
Anton Korobeynikov9a232f42009-08-21 12:41:24 +00006014 OpLHS, OpRHS).getValue(OpNum-OP_VUZPL);
6015 case OP_VZIPL:
6016 case OP_VZIPR:
Anton Korobeynikov232b19c2009-08-21 12:41:42 +00006017 return DAG.getNode(ARMISD::VZIP, dl, DAG.getVTList(VT, VT),
Anton Korobeynikov9a232f42009-08-21 12:41:24 +00006018 OpLHS, OpRHS).getValue(OpNum-OP_VZIPL);
6019 case OP_VTRNL:
6020 case OP_VTRNR:
Anton Korobeynikov232b19c2009-08-21 12:41:42 +00006021 return DAG.getNode(ARMISD::VTRN, dl, DAG.getVTList(VT, VT),
6022 OpLHS, OpRHS).getValue(OpNum-OP_VTRNL);
Anton Korobeynikov9a232f42009-08-21 12:41:24 +00006023 }
6024}
6025
Bill Wendlinge1fd78f2011-03-14 23:02:38 +00006026static SDValue LowerVECTOR_SHUFFLEv8i8(SDValue Op,
Benjamin Kramer339ced42012-01-15 13:16:05 +00006027 ArrayRef<int> ShuffleMask,
Bill Wendlinge1fd78f2011-03-14 23:02:38 +00006028 SelectionDAG &DAG) {
6029 // Check to see if we can use the VTBL instruction.
6030 SDValue V1 = Op.getOperand(0);
6031 SDValue V2 = Op.getOperand(1);
Andrew Trickef9de2a2013-05-25 02:42:55 +00006032 SDLoc DL(Op);
Bill Wendlinge1fd78f2011-03-14 23:02:38 +00006033
6034 SmallVector<SDValue, 8> VTBLMask;
Benjamin Kramer339ced42012-01-15 13:16:05 +00006035 for (ArrayRef<int>::iterator
Bill Wendlinge1fd78f2011-03-14 23:02:38 +00006036 I = ShuffleMask.begin(), E = ShuffleMask.end(); I != E; ++I)
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006037 VTBLMask.push_back(DAG.getConstant(*I, DL, MVT::i32));
Bill Wendlinge1fd78f2011-03-14 23:02:38 +00006038
6039 if (V2.getNode()->getOpcode() == ISD::UNDEF)
6040 return DAG.getNode(ARMISD::VTBL1, DL, MVT::v8i8, V1,
Craig Topper48d114b2014-04-26 18:35:24 +00006041 DAG.getNode(ISD::BUILD_VECTOR, DL, MVT::v8i8, VTBLMask));
Bill Wendlingebecb332011-03-15 20:47:26 +00006042
Owen Anderson77aa2662011-04-05 21:48:57 +00006043 return DAG.getNode(ARMISD::VTBL2, DL, MVT::v8i8, V1, V2,
Craig Topper48d114b2014-04-26 18:35:24 +00006044 DAG.getNode(ISD::BUILD_VECTOR, DL, MVT::v8i8, VTBLMask));
Bill Wendlinge1fd78f2011-03-14 23:02:38 +00006045}
6046
Arnold Schwaighofer1f3d3ca2013-02-12 01:58:32 +00006047static SDValue LowerReverse_VECTOR_SHUFFLEv16i8_v8i16(SDValue Op,
6048 SelectionDAG &DAG) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00006049 SDLoc DL(Op);
Arnold Schwaighofer1f3d3ca2013-02-12 01:58:32 +00006050 SDValue OpLHS = Op.getOperand(0);
6051 EVT VT = OpLHS.getValueType();
6052
6053 assert((VT == MVT::v8i16 || VT == MVT::v16i8) &&
6054 "Expect an v8i16/v16i8 type");
6055 OpLHS = DAG.getNode(ARMISD::VREV64, DL, VT, OpLHS);
6056 // For a v16i8 type: After the VREV, we have got <8, ...15, 8, ..., 0>. Now,
6057 // extract the first 8 bytes into the top double word and the last 8 bytes
6058 // into the bottom double word. The v8i16 case is similar.
6059 unsigned ExtractNum = (VT == MVT::v16i8) ? 8 : 4;
6060 return DAG.getNode(ARMISD::VEXT, DL, VT, OpLHS, OpLHS,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006061 DAG.getConstant(ExtractNum, DL, MVT::i32));
Arnold Schwaighofer1f3d3ca2013-02-12 01:58:32 +00006062}
6063
Bob Wilson2e076c42009-06-22 23:27:02 +00006064static SDValue LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) {
Anton Korobeynikov9a232f42009-08-21 12:41:24 +00006065 SDValue V1 = Op.getOperand(0);
6066 SDValue V2 = Op.getOperand(1);
Andrew Trickef9de2a2013-05-25 02:42:55 +00006067 SDLoc dl(Op);
Bob Wilsonea3a4022009-08-12 22:31:50 +00006068 EVT VT = Op.getValueType();
Anton Korobeynikov9a232f42009-08-21 12:41:24 +00006069 ShuffleVectorSDNode *SVN = cast<ShuffleVectorSDNode>(Op.getNode());
Bob Wilsonea3a4022009-08-12 22:31:50 +00006070
Bob Wilsonc6800b52009-08-13 02:13:04 +00006071 // Convert shuffles that are directly supported on NEON to target-specific
6072 // DAG nodes, instead of keeping them as shuffles and matching them again
6073 // during code selection. This is more efficient and avoids the possibility
6074 // of inconsistencies between legalization and selection.
Bob Wilson3e4c0122009-08-13 06:01:30 +00006075 // FIXME: floating-point vectors should be canonicalized to integer vectors
6076 // of the same time so that they get CSEd properly.
Benjamin Kramer339ced42012-01-15 13:16:05 +00006077 ArrayRef<int> ShuffleMask = SVN->getMask();
Anton Korobeynikovc32e99e2009-08-21 12:40:07 +00006078
Bob Wilson846bd792010-06-07 23:53:38 +00006079 unsigned EltSize = VT.getVectorElementType().getSizeInBits();
6080 if (EltSize <= 32) {
6081 if (ShuffleVectorSDNode::isSplatMask(&ShuffleMask[0], VT)) {
6082 int Lane = SVN->getSplatIndex();
6083 // If this is undef splat, generate it via "just" vdup, if possible.
6084 if (Lane == -1) Lane = 0;
Anton Korobeynikov4d237542009-11-02 00:12:06 +00006085
Dan Gohman198b7ff2011-11-03 21:49:52 +00006086 // Test if V1 is a SCALAR_TO_VECTOR.
Bob Wilson846bd792010-06-07 23:53:38 +00006087 if (Lane == 0 && V1.getOpcode() == ISD::SCALAR_TO_VECTOR) {
6088 return DAG.getNode(ARMISD::VDUP, dl, VT, V1.getOperand(0));
6089 }
Dan Gohman198b7ff2011-11-03 21:49:52 +00006090 // Test if V1 is a BUILD_VECTOR which is equivalent to a SCALAR_TO_VECTOR
6091 // (and probably will turn into a SCALAR_TO_VECTOR once legalization
6092 // reaches it).
6093 if (Lane == 0 && V1.getOpcode() == ISD::BUILD_VECTOR &&
6094 !isa<ConstantSDNode>(V1.getOperand(0))) {
6095 bool IsScalarToVector = true;
6096 for (unsigned i = 1, e = V1.getNumOperands(); i != e; ++i)
6097 if (V1.getOperand(i).getOpcode() != ISD::UNDEF) {
6098 IsScalarToVector = false;
6099 break;
6100 }
6101 if (IsScalarToVector)
6102 return DAG.getNode(ARMISD::VDUP, dl, VT, V1.getOperand(0));
6103 }
Bob Wilson846bd792010-06-07 23:53:38 +00006104 return DAG.getNode(ARMISD::VDUPLANE, dl, VT, V1,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006105 DAG.getConstant(Lane, dl, MVT::i32));
Bob Wilsoneb54d512009-08-14 05:13:08 +00006106 }
Bob Wilson846bd792010-06-07 23:53:38 +00006107
6108 bool ReverseVEXT;
6109 unsigned Imm;
6110 if (isVEXTMask(ShuffleMask, VT, ReverseVEXT, Imm)) {
6111 if (ReverseVEXT)
6112 std::swap(V1, V2);
6113 return DAG.getNode(ARMISD::VEXT, dl, VT, V1, V2,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006114 DAG.getConstant(Imm, dl, MVT::i32));
Bob Wilson846bd792010-06-07 23:53:38 +00006115 }
6116
6117 if (isVREVMask(ShuffleMask, VT, 64))
6118 return DAG.getNode(ARMISD::VREV64, dl, VT, V1);
6119 if (isVREVMask(ShuffleMask, VT, 32))
6120 return DAG.getNode(ARMISD::VREV32, dl, VT, V1);
6121 if (isVREVMask(ShuffleMask, VT, 16))
6122 return DAG.getNode(ARMISD::VREV16, dl, VT, V1);
6123
Quentin Colombet8e1fe842012-11-02 21:32:17 +00006124 if (V2->getOpcode() == ISD::UNDEF &&
6125 isSingletonVEXTMask(ShuffleMask, VT, Imm)) {
6126 return DAG.getNode(ARMISD::VEXT, dl, VT, V1, V1,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006127 DAG.getConstant(Imm, dl, MVT::i32));
Quentin Colombet8e1fe842012-11-02 21:32:17 +00006128 }
6129
Bob Wilson846bd792010-06-07 23:53:38 +00006130 // Check for Neon shuffles that modify both input vectors in place.
6131 // If both results are used, i.e., if there are two shuffles with the same
6132 // source operands and with masks corresponding to both results of one of
6133 // these operations, DAG memoization will ensure that a single node is
6134 // used for both shuffles.
6135 unsigned WhichResult;
Ahmed Bougacha2ffa91f2015-06-19 02:25:01 +00006136 bool isV_UNDEF;
6137 if (unsigned ShuffleOpc = isNEONTwoResultShuffleMask(
6138 ShuffleMask, VT, WhichResult, isV_UNDEF)) {
6139 if (isV_UNDEF)
6140 V2 = V1;
6141 return DAG.getNode(ShuffleOpc, dl, DAG.getVTList(VT, VT), V1, V2)
6142 .getValue(WhichResult);
6143 }
Bob Wilson846bd792010-06-07 23:53:38 +00006144
Ahmed Bougacha9a909422015-06-19 02:32:35 +00006145 // Also check for these shuffles through CONCAT_VECTORS: we canonicalize
6146 // shuffles that produce a result larger than their operands with:
6147 // shuffle(concat(v1, undef), concat(v2, undef))
6148 // ->
6149 // shuffle(concat(v1, v2), undef)
6150 // because we can access quad vectors (see PerformVECTOR_SHUFFLECombine).
6151 //
6152 // This is useful in the general case, but there are special cases where
6153 // native shuffles produce larger results: the two-result ops.
6154 //
6155 // Look through the concat when lowering them:
6156 // shuffle(concat(v1, v2), undef)
6157 // ->
6158 // concat(VZIP(v1, v2):0, :1)
6159 //
6160 if (V1->getOpcode() == ISD::CONCAT_VECTORS &&
6161 V2->getOpcode() == ISD::UNDEF) {
6162 SDValue SubV1 = V1->getOperand(0);
6163 SDValue SubV2 = V1->getOperand(1);
6164 EVT SubVT = SubV1.getValueType();
6165
6166 // We expect these to have been canonicalized to -1.
6167 assert(std::all_of(ShuffleMask.begin(), ShuffleMask.end(), [&](int i) {
6168 return i < (int)VT.getVectorNumElements();
6169 }) && "Unexpected shuffle index into UNDEF operand!");
6170
6171 if (unsigned ShuffleOpc = isNEONTwoResultShuffleMask(
6172 ShuffleMask, SubVT, WhichResult, isV_UNDEF)) {
6173 if (isV_UNDEF)
6174 SubV2 = SubV1;
6175 assert((WhichResult == 0) &&
6176 "In-place shuffle of concat can only have one result!");
6177 SDValue Res = DAG.getNode(ShuffleOpc, dl, DAG.getVTList(SubVT, SubVT),
6178 SubV1, SubV2);
6179 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT, Res.getValue(0),
6180 Res.getValue(1));
6181 }
6182 }
Bob Wilsoncce31f62009-08-14 05:08:32 +00006183 }
Bob Wilson32cd8552009-08-19 17:03:43 +00006184
Bob Wilsona7062312009-08-21 20:54:19 +00006185 // If the shuffle is not directly supported and it has 4 elements, use
6186 // the PerfectShuffle-generated table to synthesize it from other shuffles.
Bob Wilson91fdf682010-05-22 00:23:12 +00006187 unsigned NumElts = VT.getVectorNumElements();
6188 if (NumElts == 4) {
Anton Korobeynikov9a232f42009-08-21 12:41:24 +00006189 unsigned PFIndexes[4];
6190 for (unsigned i = 0; i != 4; ++i) {
6191 if (ShuffleMask[i] < 0)
6192 PFIndexes[i] = 8;
6193 else
6194 PFIndexes[i] = ShuffleMask[i];
6195 }
6196
6197 // Compute the index in the perfect shuffle table.
6198 unsigned PFTableIndex =
6199 PFIndexes[0]*9*9*9+PFIndexes[1]*9*9+PFIndexes[2]*9+PFIndexes[3];
Anton Korobeynikov9a232f42009-08-21 12:41:24 +00006200 unsigned PFEntry = PerfectShuffleTable[PFTableIndex];
6201 unsigned Cost = (PFEntry >> 30);
6202
6203 if (Cost <= 4)
6204 return GeneratePerfectShuffle(PFEntry, V1, V2, DAG, dl);
6205 }
Bob Wilsonea3a4022009-08-12 22:31:50 +00006206
Bob Wilsond8a9a042010-06-04 00:04:02 +00006207 // Implement shuffles with 32- or 64-bit elements as ARMISD::BUILD_VECTORs.
Bob Wilson91fdf682010-05-22 00:23:12 +00006208 if (EltSize >= 32) {
6209 // Do the expansion with floating-point types, since that is what the VFP
6210 // registers are defined to use, and since i64 is not legal.
6211 EVT EltVT = EVT::getFloatingPointVT(EltSize);
6212 EVT VecVT = EVT::getVectorVT(*DAG.getContext(), EltVT, NumElts);
Wesley Peck527da1b2010-11-23 03:31:01 +00006213 V1 = DAG.getNode(ISD::BITCAST, dl, VecVT, V1);
6214 V2 = DAG.getNode(ISD::BITCAST, dl, VecVT, V2);
Bob Wilsond8a9a042010-06-04 00:04:02 +00006215 SmallVector<SDValue, 8> Ops;
Bob Wilson91fdf682010-05-22 00:23:12 +00006216 for (unsigned i = 0; i < NumElts; ++i) {
Bob Wilson59549942010-05-20 18:39:53 +00006217 if (ShuffleMask[i] < 0)
Bob Wilsond8a9a042010-06-04 00:04:02 +00006218 Ops.push_back(DAG.getUNDEF(EltVT));
6219 else
6220 Ops.push_back(DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, EltVT,
6221 ShuffleMask[i] < (int)NumElts ? V1 : V2,
6222 DAG.getConstant(ShuffleMask[i] & (NumElts-1),
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006223 dl, MVT::i32)));
Bob Wilson59549942010-05-20 18:39:53 +00006224 }
Craig Topper48d114b2014-04-26 18:35:24 +00006225 SDValue Val = DAG.getNode(ARMISD::BUILD_VECTOR, dl, VecVT, Ops);
Wesley Peck527da1b2010-11-23 03:31:01 +00006226 return DAG.getNode(ISD::BITCAST, dl, VT, Val);
Bob Wilson59549942010-05-20 18:39:53 +00006227 }
6228
Arnold Schwaighofer1f3d3ca2013-02-12 01:58:32 +00006229 if ((VT == MVT::v8i16 || VT == MVT::v16i8) && isReverseMask(ShuffleMask, VT))
6230 return LowerReverse_VECTOR_SHUFFLEv16i8_v8i16(Op, DAG);
6231
Ahmed Bougachaf8dfb472016-02-09 22:54:12 +00006232 if (VT == MVT::v8i8)
6233 if (SDValue NewOp = LowerVECTOR_SHUFFLEv8i8(Op, ShuffleMask, DAG))
Bill Wendlinge1fd78f2011-03-14 23:02:38 +00006234 return NewOp;
Bill Wendlinge1fd78f2011-03-14 23:02:38 +00006235
Bob Wilson6f34e272009-08-14 05:16:33 +00006236 return SDValue();
Bob Wilson2e076c42009-06-22 23:27:02 +00006237}
6238
Eli Friedmana5e244c2011-10-24 23:08:52 +00006239static SDValue LowerINSERT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
6240 // INSERT_VECTOR_ELT is legal only for immediate indexes.
6241 SDValue Lane = Op.getOperand(2);
6242 if (!isa<ConstantSDNode>(Lane))
6243 return SDValue();
6244
6245 return Op;
6246}
6247
Bob Wilson2e076c42009-06-22 23:27:02 +00006248static SDValue LowerEXTRACT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
Bob Wilsonceb49292010-11-03 16:24:50 +00006249 // EXTRACT_VECTOR_ELT is legal only for immediate indexes.
Bob Wilson2e076c42009-06-22 23:27:02 +00006250 SDValue Lane = Op.getOperand(1);
Bob Wilsonceb49292010-11-03 16:24:50 +00006251 if (!isa<ConstantSDNode>(Lane))
6252 return SDValue();
6253
6254 SDValue Vec = Op.getOperand(0);
6255 if (Op.getValueType() == MVT::i32 &&
6256 Vec.getValueType().getVectorElementType().getSizeInBits() < 32) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00006257 SDLoc dl(Op);
Bob Wilsonceb49292010-11-03 16:24:50 +00006258 return DAG.getNode(ARMISD::VGETLANEu, dl, MVT::i32, Vec, Lane);
6259 }
6260
6261 return Op;
Bob Wilson2e076c42009-06-22 23:27:02 +00006262}
6263
Bob Wilsonf307e0b2009-08-03 20:36:38 +00006264static SDValue LowerCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) {
6265 // The only time a CONCAT_VECTORS operation can have legal types is when
6266 // two 64-bit vectors are concatenated to a 128-bit vector.
6267 assert(Op.getValueType().is128BitVector() && Op.getNumOperands() == 2 &&
6268 "unexpected CONCAT_VECTORS");
Andrew Trickef9de2a2013-05-25 02:42:55 +00006269 SDLoc dl(Op);
Owen Anderson9f944592009-08-11 20:47:22 +00006270 SDValue Val = DAG.getUNDEF(MVT::v2f64);
Bob Wilsonf307e0b2009-08-03 20:36:38 +00006271 SDValue Op0 = Op.getOperand(0);
6272 SDValue Op1 = Op.getOperand(1);
6273 if (Op0.getOpcode() != ISD::UNDEF)
Owen Anderson9f944592009-08-11 20:47:22 +00006274 Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Val,
Wesley Peck527da1b2010-11-23 03:31:01 +00006275 DAG.getNode(ISD::BITCAST, dl, MVT::f64, Op0),
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006276 DAG.getIntPtrConstant(0, dl));
Bob Wilsonf307e0b2009-08-03 20:36:38 +00006277 if (Op1.getOpcode() != ISD::UNDEF)
Owen Anderson9f944592009-08-11 20:47:22 +00006278 Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Val,
Wesley Peck527da1b2010-11-23 03:31:01 +00006279 DAG.getNode(ISD::BITCAST, dl, MVT::f64, Op1),
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006280 DAG.getIntPtrConstant(1, dl));
Wesley Peck527da1b2010-11-23 03:31:01 +00006281 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Val);
Bob Wilson2e076c42009-06-22 23:27:02 +00006282}
6283
Bob Wilsond7d2cf72010-11-23 19:38:38 +00006284/// isExtendedBUILD_VECTOR - Check if N is a constant BUILD_VECTOR where each
6285/// element has been zero/sign-extended, depending on the isSigned parameter,
6286/// from an integer type half its size.
6287static bool isExtendedBUILD_VECTOR(SDNode *N, SelectionDAG &DAG,
6288 bool isSigned) {
6289 // A v2i64 BUILD_VECTOR will have been legalized to a BITCAST from v4i32.
6290 EVT VT = N->getValueType(0);
6291 if (VT == MVT::v2i64 && N->getOpcode() == ISD::BITCAST) {
6292 SDNode *BVN = N->getOperand(0).getNode();
6293 if (BVN->getValueType(0) != MVT::v4i32 ||
6294 BVN->getOpcode() != ISD::BUILD_VECTOR)
6295 return false;
Mehdi Aminiffc14022015-07-08 01:00:38 +00006296 unsigned LoElt = DAG.getDataLayout().isBigEndian() ? 1 : 0;
Bob Wilsond7d2cf72010-11-23 19:38:38 +00006297 unsigned HiElt = 1 - LoElt;
6298 ConstantSDNode *Lo0 = dyn_cast<ConstantSDNode>(BVN->getOperand(LoElt));
6299 ConstantSDNode *Hi0 = dyn_cast<ConstantSDNode>(BVN->getOperand(HiElt));
6300 ConstantSDNode *Lo1 = dyn_cast<ConstantSDNode>(BVN->getOperand(LoElt+2));
6301 ConstantSDNode *Hi1 = dyn_cast<ConstantSDNode>(BVN->getOperand(HiElt+2));
6302 if (!Lo0 || !Hi0 || !Lo1 || !Hi1)
6303 return false;
6304 if (isSigned) {
6305 if (Hi0->getSExtValue() == Lo0->getSExtValue() >> 32 &&
6306 Hi1->getSExtValue() == Lo1->getSExtValue() >> 32)
6307 return true;
6308 } else {
6309 if (Hi0->isNullValue() && Hi1->isNullValue())
6310 return true;
6311 }
6312 return false;
6313 }
6314
6315 if (N->getOpcode() != ISD::BUILD_VECTOR)
6316 return false;
6317
6318 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
6319 SDNode *Elt = N->getOperand(i).getNode();
6320 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Elt)) {
6321 unsigned EltSize = VT.getVectorElementType().getSizeInBits();
6322 unsigned HalfSize = EltSize / 2;
6323 if (isSigned) {
Bob Wilson93b0f7b2011-10-18 18:46:49 +00006324 if (!isIntN(HalfSize, C->getSExtValue()))
Bob Wilsond7d2cf72010-11-23 19:38:38 +00006325 return false;
6326 } else {
Bob Wilson93b0f7b2011-10-18 18:46:49 +00006327 if (!isUIntN(HalfSize, C->getZExtValue()))
Bob Wilsond7d2cf72010-11-23 19:38:38 +00006328 return false;
6329 }
6330 continue;
6331 }
6332 return false;
6333 }
6334
6335 return true;
6336}
6337
6338/// isSignExtended - Check if a node is a vector value that is sign-extended
6339/// or a constant BUILD_VECTOR with sign-extended elements.
6340static bool isSignExtended(SDNode *N, SelectionDAG &DAG) {
6341 if (N->getOpcode() == ISD::SIGN_EXTEND || ISD::isSEXTLoad(N))
6342 return true;
6343 if (isExtendedBUILD_VECTOR(N, DAG, true))
6344 return true;
6345 return false;
6346}
6347
6348/// isZeroExtended - Check if a node is a vector value that is zero-extended
6349/// or a constant BUILD_VECTOR with zero-extended elements.
6350static bool isZeroExtended(SDNode *N, SelectionDAG &DAG) {
6351 if (N->getOpcode() == ISD::ZERO_EXTEND || ISD::isZEXTLoad(N))
6352 return true;
6353 if (isExtendedBUILD_VECTOR(N, DAG, false))
6354 return true;
6355 return false;
6356}
6357
Arnold Schwaighoferaf85f602013-05-14 22:33:24 +00006358static EVT getExtensionTo64Bits(const EVT &OrigVT) {
6359 if (OrigVT.getSizeInBits() >= 64)
6360 return OrigVT;
6361
6362 assert(OrigVT.isSimple() && "Expecting a simple value type");
6363
6364 MVT::SimpleValueType OrigSimpleTy = OrigVT.getSimpleVT().SimpleTy;
6365 switch (OrigSimpleTy) {
6366 default: llvm_unreachable("Unexpected Vector Type");
6367 case MVT::v2i8:
6368 case MVT::v2i16:
6369 return MVT::v2i32;
6370 case MVT::v4i8:
6371 return MVT::v4i16;
6372 }
6373}
6374
Sebastian Popa204f722012-11-30 19:08:04 +00006375/// AddRequiredExtensionForVMULL - Add a sign/zero extension to extend the total
6376/// value size to 64 bits. We need a 64-bit D register as an operand to VMULL.
6377/// We insert the required extension here to get the vector to fill a D register.
6378static SDValue AddRequiredExtensionForVMULL(SDValue N, SelectionDAG &DAG,
6379 const EVT &OrigTy,
6380 const EVT &ExtTy,
6381 unsigned ExtOpcode) {
6382 // The vector originally had a size of OrigTy. It was then extended to ExtTy.
6383 // We expect the ExtTy to be 128-bits total. If the OrigTy is less than
6384 // 64-bits we need to insert a new extension so that it will be 64-bits.
6385 assert(ExtTy.is128BitVector() && "Unexpected extension size");
6386 if (OrigTy.getSizeInBits() >= 64)
6387 return N;
6388
6389 // Must extend size to at least 64 bits to be used as an operand for VMULL.
Arnold Schwaighoferaf85f602013-05-14 22:33:24 +00006390 EVT NewVT = getExtensionTo64Bits(OrigTy);
6391
Andrew Trickef9de2a2013-05-25 02:42:55 +00006392 return DAG.getNode(ExtOpcode, SDLoc(N), NewVT, N);
Sebastian Popa204f722012-11-30 19:08:04 +00006393}
6394
6395/// SkipLoadExtensionForVMULL - return a load of the original vector size that
6396/// does not do any sign/zero extension. If the original vector is less
6397/// than 64 bits, an appropriate extension will be added after the load to
6398/// reach a total size of 64 bits. We have to add the extension separately
6399/// because ARM does not have a sign/zero extending load for vectors.
6400static SDValue SkipLoadExtensionForVMULL(LoadSDNode *LD, SelectionDAG& DAG) {
Arnold Schwaighoferaf85f602013-05-14 22:33:24 +00006401 EVT ExtendedTy = getExtensionTo64Bits(LD->getMemoryVT());
6402
6403 // The load already has the right type.
6404 if (ExtendedTy == LD->getMemoryVT())
Andrew Trickef9de2a2013-05-25 02:42:55 +00006405 return DAG.getLoad(LD->getMemoryVT(), SDLoc(LD), LD->getChain(),
Sebastian Popa204f722012-11-30 19:08:04 +00006406 LD->getBasePtr(), LD->getPointerInfo(), LD->isVolatile(),
6407 LD->isNonTemporal(), LD->isInvariant(),
6408 LD->getAlignment());
Arnold Schwaighoferaf85f602013-05-14 22:33:24 +00006409
6410 // We need to create a zextload/sextload. We cannot just create a load
6411 // followed by a zext/zext node because LowerMUL is also run during normal
6412 // operation legalization where we can't create illegal types.
Andrew Trickef9de2a2013-05-25 02:42:55 +00006413 return DAG.getExtLoad(LD->getExtensionType(), SDLoc(LD), ExtendedTy,
Arnold Schwaighoferaf85f602013-05-14 22:33:24 +00006414 LD->getChain(), LD->getBasePtr(), LD->getPointerInfo(),
Louis Gerbarg67474e32014-07-31 21:45:05 +00006415 LD->getMemoryVT(), LD->isVolatile(), LD->isInvariant(),
Arnold Schwaighoferaf85f602013-05-14 22:33:24 +00006416 LD->isNonTemporal(), LD->getAlignment());
Sebastian Popa204f722012-11-30 19:08:04 +00006417}
6418
6419/// SkipExtensionForVMULL - For a node that is a SIGN_EXTEND, ZERO_EXTEND,
6420/// extending load, or BUILD_VECTOR with extended elements, return the
6421/// unextended value. The unextended vector should be 64 bits so that it can
6422/// be used as an operand to a VMULL instruction. If the original vector size
6423/// before extension is less than 64 bits we add a an extension to resize
6424/// the vector to 64 bits.
6425static SDValue SkipExtensionForVMULL(SDNode *N, SelectionDAG &DAG) {
Bob Wilson38ab35a2010-09-01 23:50:19 +00006426 if (N->getOpcode() == ISD::SIGN_EXTEND || N->getOpcode() == ISD::ZERO_EXTEND)
Sebastian Popa204f722012-11-30 19:08:04 +00006427 return AddRequiredExtensionForVMULL(N->getOperand(0), DAG,
6428 N->getOperand(0)->getValueType(0),
6429 N->getValueType(0),
6430 N->getOpcode());
6431
Bob Wilsond7d2cf72010-11-23 19:38:38 +00006432 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N))
Sebastian Popa204f722012-11-30 19:08:04 +00006433 return SkipLoadExtensionForVMULL(LD, DAG);
6434
Bob Wilsond7d2cf72010-11-23 19:38:38 +00006435 // Otherwise, the value must be a BUILD_VECTOR. For v2i64, it will
6436 // have been legalized as a BITCAST from v4i32.
6437 if (N->getOpcode() == ISD::BITCAST) {
6438 SDNode *BVN = N->getOperand(0).getNode();
6439 assert(BVN->getOpcode() == ISD::BUILD_VECTOR &&
6440 BVN->getValueType(0) == MVT::v4i32 && "expected v4i32 BUILD_VECTOR");
Mehdi Aminiffc14022015-07-08 01:00:38 +00006441 unsigned LowElt = DAG.getDataLayout().isBigEndian() ? 1 : 0;
Andrew Trickef9de2a2013-05-25 02:42:55 +00006442 return DAG.getNode(ISD::BUILD_VECTOR, SDLoc(N), MVT::v2i32,
Bob Wilsond7d2cf72010-11-23 19:38:38 +00006443 BVN->getOperand(LowElt), BVN->getOperand(LowElt+2));
6444 }
6445 // Construct a new BUILD_VECTOR with elements truncated to half the size.
6446 assert(N->getOpcode() == ISD::BUILD_VECTOR && "expected BUILD_VECTOR");
6447 EVT VT = N->getValueType(0);
6448 unsigned EltSize = VT.getVectorElementType().getSizeInBits() / 2;
6449 unsigned NumElts = VT.getVectorNumElements();
6450 MVT TruncVT = MVT::getIntegerVT(EltSize);
6451 SmallVector<SDValue, 8> Ops;
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006452 SDLoc dl(N);
Bob Wilsond7d2cf72010-11-23 19:38:38 +00006453 for (unsigned i = 0; i != NumElts; ++i) {
6454 ConstantSDNode *C = cast<ConstantSDNode>(N->getOperand(i));
6455 const APInt &CInt = C->getAPIntValue();
Bob Wilson9245c932012-04-30 16:53:34 +00006456 // Element types smaller than 32 bits are not legal, so use i32 elements.
6457 // The values are implicitly truncated so sext vs. zext doesn't matter.
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006458 Ops.push_back(DAG.getConstant(CInt.zextOrTrunc(32), dl, MVT::i32));
Bob Wilsond7d2cf72010-11-23 19:38:38 +00006459 }
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006460 return DAG.getNode(ISD::BUILD_VECTOR, dl,
Craig Topper48d114b2014-04-26 18:35:24 +00006461 MVT::getVectorVT(TruncVT, NumElts), Ops);
Bob Wilson38ab35a2010-09-01 23:50:19 +00006462}
6463
Evan Chenge2086e72011-03-29 01:56:09 +00006464static bool isAddSubSExt(SDNode *N, SelectionDAG &DAG) {
6465 unsigned Opcode = N->getOpcode();
6466 if (Opcode == ISD::ADD || Opcode == ISD::SUB) {
6467 SDNode *N0 = N->getOperand(0).getNode();
6468 SDNode *N1 = N->getOperand(1).getNode();
6469 return N0->hasOneUse() && N1->hasOneUse() &&
6470 isSignExtended(N0, DAG) && isSignExtended(N1, DAG);
6471 }
6472 return false;
6473}
6474
6475static bool isAddSubZExt(SDNode *N, SelectionDAG &DAG) {
6476 unsigned Opcode = N->getOpcode();
6477 if (Opcode == ISD::ADD || Opcode == ISD::SUB) {
6478 SDNode *N0 = N->getOperand(0).getNode();
6479 SDNode *N1 = N->getOperand(1).getNode();
6480 return N0->hasOneUse() && N1->hasOneUse() &&
6481 isZeroExtended(N0, DAG) && isZeroExtended(N1, DAG);
6482 }
6483 return false;
6484}
6485
Bob Wilson38ab35a2010-09-01 23:50:19 +00006486static SDValue LowerMUL(SDValue Op, SelectionDAG &DAG) {
6487 // Multiplications are only custom-lowered for 128-bit vectors so that
6488 // VMULL can be detected. Otherwise v2i64 multiplications are not legal.
6489 EVT VT = Op.getValueType();
Sebastian Popa204f722012-11-30 19:08:04 +00006490 assert(VT.is128BitVector() && VT.isInteger() &&
6491 "unexpected type for custom-lowering ISD::MUL");
Bob Wilson38ab35a2010-09-01 23:50:19 +00006492 SDNode *N0 = Op.getOperand(0).getNode();
6493 SDNode *N1 = Op.getOperand(1).getNode();
6494 unsigned NewOpc = 0;
Evan Chenge2086e72011-03-29 01:56:09 +00006495 bool isMLA = false;
6496 bool isN0SExt = isSignExtended(N0, DAG);
6497 bool isN1SExt = isSignExtended(N1, DAG);
6498 if (isN0SExt && isN1SExt)
Bob Wilson38ab35a2010-09-01 23:50:19 +00006499 NewOpc = ARMISD::VMULLs;
Evan Chenge2086e72011-03-29 01:56:09 +00006500 else {
6501 bool isN0ZExt = isZeroExtended(N0, DAG);
6502 bool isN1ZExt = isZeroExtended(N1, DAG);
6503 if (isN0ZExt && isN1ZExt)
6504 NewOpc = ARMISD::VMULLu;
6505 else if (isN1SExt || isN1ZExt) {
6506 // Look for (s/zext A + s/zext B) * (s/zext C). We want to turn these
6507 // into (s/zext A * s/zext C) + (s/zext B * s/zext C)
6508 if (isN1SExt && isAddSubSExt(N0, DAG)) {
6509 NewOpc = ARMISD::VMULLs;
6510 isMLA = true;
6511 } else if (isN1ZExt && isAddSubZExt(N0, DAG)) {
6512 NewOpc = ARMISD::VMULLu;
6513 isMLA = true;
6514 } else if (isN0ZExt && isAddSubZExt(N1, DAG)) {
6515 std::swap(N0, N1);
6516 NewOpc = ARMISD::VMULLu;
6517 isMLA = true;
6518 }
6519 }
6520
6521 if (!NewOpc) {
6522 if (VT == MVT::v2i64)
6523 // Fall through to expand this. It is not legal.
6524 return SDValue();
6525 else
6526 // Other vector multiplications are legal.
6527 return Op;
6528 }
6529 }
Bob Wilson38ab35a2010-09-01 23:50:19 +00006530
6531 // Legalize to a VMULL instruction.
Andrew Trickef9de2a2013-05-25 02:42:55 +00006532 SDLoc DL(Op);
Evan Chenge2086e72011-03-29 01:56:09 +00006533 SDValue Op0;
Sebastian Popa204f722012-11-30 19:08:04 +00006534 SDValue Op1 = SkipExtensionForVMULL(N1, DAG);
Evan Chenge2086e72011-03-29 01:56:09 +00006535 if (!isMLA) {
Sebastian Popa204f722012-11-30 19:08:04 +00006536 Op0 = SkipExtensionForVMULL(N0, DAG);
Evan Chenge2086e72011-03-29 01:56:09 +00006537 assert(Op0.getValueType().is64BitVector() &&
6538 Op1.getValueType().is64BitVector() &&
6539 "unexpected types for extended operands to VMULL");
6540 return DAG.getNode(NewOpc, DL, VT, Op0, Op1);
6541 }
Bob Wilson38ab35a2010-09-01 23:50:19 +00006542
Evan Chenge2086e72011-03-29 01:56:09 +00006543 // Optimizing (zext A + zext B) * C, to (VMULL A, C) + (VMULL B, C) during
6544 // isel lowering to take advantage of no-stall back to back vmul + vmla.
6545 // vmull q0, d4, d6
6546 // vmlal q0, d5, d6
6547 // is faster than
6548 // vaddl q0, d4, d5
6549 // vmovl q1, d6
6550 // vmul q0, q0, q1
Sebastian Popa204f722012-11-30 19:08:04 +00006551 SDValue N00 = SkipExtensionForVMULL(N0->getOperand(0).getNode(), DAG);
6552 SDValue N01 = SkipExtensionForVMULL(N0->getOperand(1).getNode(), DAG);
Evan Chenge2086e72011-03-29 01:56:09 +00006553 EVT Op1VT = Op1.getValueType();
6554 return DAG.getNode(N0->getOpcode(), DL, VT,
6555 DAG.getNode(NewOpc, DL, VT,
6556 DAG.getNode(ISD::BITCAST, DL, Op1VT, N00), Op1),
6557 DAG.getNode(NewOpc, DL, VT,
6558 DAG.getNode(ISD::BITCAST, DL, Op1VT, N01), Op1));
Bob Wilson38ab35a2010-09-01 23:50:19 +00006559}
6560
Owen Anderson77aa2662011-04-05 21:48:57 +00006561static SDValue
Andrew Trickef9de2a2013-05-25 02:42:55 +00006562LowerSDIV_v4i8(SDValue X, SDValue Y, SDLoc dl, SelectionDAG &DAG) {
Sanjay Patela2607012015-09-16 16:31:21 +00006563 // TODO: Should this propagate fast-math-flags?
6564
Nate Begemanfa62d502011-02-11 20:53:29 +00006565 // Convert to float
6566 // float4 xf = vcvt_f32_s32(vmovl_s16(a.lo));
6567 // float4 yf = vcvt_f32_s32(vmovl_s16(b.lo));
6568 X = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::v4i32, X);
6569 Y = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::v4i32, Y);
6570 X = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::v4f32, X);
6571 Y = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::v4f32, Y);
6572 // Get reciprocal estimate.
6573 // float4 recip = vrecpeq_f32(yf);
Owen Anderson77aa2662011-04-05 21:48:57 +00006574 Y = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, MVT::v4f32,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006575 DAG.getConstant(Intrinsic::arm_neon_vrecpe, dl, MVT::i32),
6576 Y);
Nate Begemanfa62d502011-02-11 20:53:29 +00006577 // Because char has a smaller range than uchar, we can actually get away
6578 // without any newton steps. This requires that we use a weird bias
6579 // of 0xb000, however (again, this has been exhaustively tested).
6580 // float4 result = as_float4(as_int4(xf*recip) + 0xb000);
6581 X = DAG.getNode(ISD::FMUL, dl, MVT::v4f32, X, Y);
6582 X = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, X);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006583 Y = DAG.getConstant(0xb000, dl, MVT::i32);
Nate Begemanfa62d502011-02-11 20:53:29 +00006584 Y = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Y, Y, Y, Y);
6585 X = DAG.getNode(ISD::ADD, dl, MVT::v4i32, X, Y);
6586 X = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, X);
6587 // Convert back to short.
6588 X = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::v4i32, X);
6589 X = DAG.getNode(ISD::TRUNCATE, dl, MVT::v4i16, X);
6590 return X;
6591}
6592
Owen Anderson77aa2662011-04-05 21:48:57 +00006593static SDValue
Andrew Trickef9de2a2013-05-25 02:42:55 +00006594LowerSDIV_v4i16(SDValue N0, SDValue N1, SDLoc dl, SelectionDAG &DAG) {
Sanjay Patela2607012015-09-16 16:31:21 +00006595 // TODO: Should this propagate fast-math-flags?
6596
Nate Begemanfa62d502011-02-11 20:53:29 +00006597 SDValue N2;
6598 // Convert to float.
6599 // float4 yf = vcvt_f32_s32(vmovl_s16(y));
6600 // float4 xf = vcvt_f32_s32(vmovl_s16(x));
6601 N0 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::v4i32, N0);
6602 N1 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::v4i32, N1);
6603 N0 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::v4f32, N0);
6604 N1 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::v4f32, N1);
Owen Anderson77aa2662011-04-05 21:48:57 +00006605
Nate Begemanfa62d502011-02-11 20:53:29 +00006606 // Use reciprocal estimate and one refinement step.
6607 // float4 recip = vrecpeq_f32(yf);
6608 // recip *= vrecpsq_f32(yf, recip);
Owen Anderson77aa2662011-04-05 21:48:57 +00006609 N2 = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, MVT::v4f32,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006610 DAG.getConstant(Intrinsic::arm_neon_vrecpe, dl, MVT::i32),
6611 N1);
Owen Anderson77aa2662011-04-05 21:48:57 +00006612 N1 = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, MVT::v4f32,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006613 DAG.getConstant(Intrinsic::arm_neon_vrecps, dl, MVT::i32),
Nate Begemanfa62d502011-02-11 20:53:29 +00006614 N1, N2);
6615 N2 = DAG.getNode(ISD::FMUL, dl, MVT::v4f32, N1, N2);
6616 // Because short has a smaller range than ushort, we can actually get away
6617 // with only a single newton step. This requires that we use a weird bias
6618 // of 89, however (again, this has been exhaustively tested).
Mon P Wang6d9e1c72011-05-19 04:15:07 +00006619 // float4 result = as_float4(as_int4(xf*recip) + 0x89);
Nate Begemanfa62d502011-02-11 20:53:29 +00006620 N0 = DAG.getNode(ISD::FMUL, dl, MVT::v4f32, N0, N2);
6621 N0 = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, N0);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006622 N1 = DAG.getConstant(0x89, dl, MVT::i32);
Nate Begemanfa62d502011-02-11 20:53:29 +00006623 N1 = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, N1, N1, N1, N1);
6624 N0 = DAG.getNode(ISD::ADD, dl, MVT::v4i32, N0, N1);
6625 N0 = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, N0);
6626 // Convert back to integer and return.
6627 // return vmovn_s32(vcvt_s32_f32(result));
6628 N0 = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::v4i32, N0);
6629 N0 = DAG.getNode(ISD::TRUNCATE, dl, MVT::v4i16, N0);
6630 return N0;
6631}
6632
6633static SDValue LowerSDIV(SDValue Op, SelectionDAG &DAG) {
6634 EVT VT = Op.getValueType();
6635 assert((VT == MVT::v4i16 || VT == MVT::v8i8) &&
6636 "unexpected type for custom-lowering ISD::SDIV");
6637
Andrew Trickef9de2a2013-05-25 02:42:55 +00006638 SDLoc dl(Op);
Nate Begemanfa62d502011-02-11 20:53:29 +00006639 SDValue N0 = Op.getOperand(0);
6640 SDValue N1 = Op.getOperand(1);
6641 SDValue N2, N3;
Owen Anderson77aa2662011-04-05 21:48:57 +00006642
Nate Begemanfa62d502011-02-11 20:53:29 +00006643 if (VT == MVT::v8i8) {
6644 N0 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::v8i16, N0);
6645 N1 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::v8i16, N1);
Owen Anderson77aa2662011-04-05 21:48:57 +00006646
Nate Begemanfa62d502011-02-11 20:53:29 +00006647 N2 = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v4i16, N0,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006648 DAG.getIntPtrConstant(4, dl));
Nate Begemanfa62d502011-02-11 20:53:29 +00006649 N3 = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v4i16, N1,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006650 DAG.getIntPtrConstant(4, dl));
Nate Begemanfa62d502011-02-11 20:53:29 +00006651 N0 = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v4i16, N0,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006652 DAG.getIntPtrConstant(0, dl));
Nate Begemanfa62d502011-02-11 20:53:29 +00006653 N1 = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v4i16, N1,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006654 DAG.getIntPtrConstant(0, dl));
Nate Begemanfa62d502011-02-11 20:53:29 +00006655
6656 N0 = LowerSDIV_v4i8(N0, N1, dl, DAG); // v4i16
6657 N2 = LowerSDIV_v4i8(N2, N3, dl, DAG); // v4i16
6658
6659 N0 = DAG.getNode(ISD::CONCAT_VECTORS, dl, MVT::v8i16, N0, N2);
6660 N0 = LowerCONCAT_VECTORS(N0, DAG);
Owen Anderson77aa2662011-04-05 21:48:57 +00006661
Nate Begemanfa62d502011-02-11 20:53:29 +00006662 N0 = DAG.getNode(ISD::TRUNCATE, dl, MVT::v8i8, N0);
6663 return N0;
6664 }
6665 return LowerSDIV_v4i16(N0, N1, dl, DAG);
6666}
6667
6668static SDValue LowerUDIV(SDValue Op, SelectionDAG &DAG) {
Sanjay Patela2607012015-09-16 16:31:21 +00006669 // TODO: Should this propagate fast-math-flags?
Nate Begemanfa62d502011-02-11 20:53:29 +00006670 EVT VT = Op.getValueType();
6671 assert((VT == MVT::v4i16 || VT == MVT::v8i8) &&
6672 "unexpected type for custom-lowering ISD::UDIV");
6673
Andrew Trickef9de2a2013-05-25 02:42:55 +00006674 SDLoc dl(Op);
Nate Begemanfa62d502011-02-11 20:53:29 +00006675 SDValue N0 = Op.getOperand(0);
6676 SDValue N1 = Op.getOperand(1);
6677 SDValue N2, N3;
Owen Anderson77aa2662011-04-05 21:48:57 +00006678
Nate Begemanfa62d502011-02-11 20:53:29 +00006679 if (VT == MVT::v8i8) {
6680 N0 = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::v8i16, N0);
6681 N1 = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::v8i16, N1);
Owen Anderson77aa2662011-04-05 21:48:57 +00006682
Nate Begemanfa62d502011-02-11 20:53:29 +00006683 N2 = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v4i16, N0,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006684 DAG.getIntPtrConstant(4, dl));
Nate Begemanfa62d502011-02-11 20:53:29 +00006685 N3 = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v4i16, N1,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006686 DAG.getIntPtrConstant(4, dl));
Nate Begemanfa62d502011-02-11 20:53:29 +00006687 N0 = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v4i16, N0,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006688 DAG.getIntPtrConstant(0, dl));
Nate Begemanfa62d502011-02-11 20:53:29 +00006689 N1 = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v4i16, N1,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006690 DAG.getIntPtrConstant(0, dl));
Owen Anderson77aa2662011-04-05 21:48:57 +00006691
Nate Begemanfa62d502011-02-11 20:53:29 +00006692 N0 = LowerSDIV_v4i16(N0, N1, dl, DAG); // v4i16
6693 N2 = LowerSDIV_v4i16(N2, N3, dl, DAG); // v4i16
Owen Anderson77aa2662011-04-05 21:48:57 +00006694
Nate Begemanfa62d502011-02-11 20:53:29 +00006695 N0 = DAG.getNode(ISD::CONCAT_VECTORS, dl, MVT::v8i16, N0, N2);
6696 N0 = LowerCONCAT_VECTORS(N0, DAG);
Owen Anderson77aa2662011-04-05 21:48:57 +00006697
6698 N0 = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, MVT::v8i8,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006699 DAG.getConstant(Intrinsic::arm_neon_vqmovnsu, dl,
6700 MVT::i32),
Nate Begemanfa62d502011-02-11 20:53:29 +00006701 N0);
6702 return N0;
6703 }
Owen Anderson77aa2662011-04-05 21:48:57 +00006704
Nate Begemanfa62d502011-02-11 20:53:29 +00006705 // v4i16 sdiv ... Convert to float.
6706 // float4 yf = vcvt_f32_s32(vmovl_u16(y));
6707 // float4 xf = vcvt_f32_s32(vmovl_u16(x));
6708 N0 = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::v4i32, N0);
6709 N1 = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::v4i32, N1);
6710 N0 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::v4f32, N0);
Mon P Wang6d9e1c72011-05-19 04:15:07 +00006711 SDValue BN1 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::v4f32, N1);
Nate Begemanfa62d502011-02-11 20:53:29 +00006712
6713 // Use reciprocal estimate and two refinement steps.
6714 // float4 recip = vrecpeq_f32(yf);
6715 // recip *= vrecpsq_f32(yf, recip);
6716 // recip *= vrecpsq_f32(yf, recip);
Owen Anderson77aa2662011-04-05 21:48:57 +00006717 N2 = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, MVT::v4f32,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006718 DAG.getConstant(Intrinsic::arm_neon_vrecpe, dl, MVT::i32),
6719 BN1);
Owen Anderson77aa2662011-04-05 21:48:57 +00006720 N1 = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, MVT::v4f32,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006721 DAG.getConstant(Intrinsic::arm_neon_vrecps, dl, MVT::i32),
Mon P Wang6d9e1c72011-05-19 04:15:07 +00006722 BN1, N2);
Nate Begemanfa62d502011-02-11 20:53:29 +00006723 N2 = DAG.getNode(ISD::FMUL, dl, MVT::v4f32, N1, N2);
Owen Anderson77aa2662011-04-05 21:48:57 +00006724 N1 = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, MVT::v4f32,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006725 DAG.getConstant(Intrinsic::arm_neon_vrecps, dl, MVT::i32),
Mon P Wang6d9e1c72011-05-19 04:15:07 +00006726 BN1, N2);
Nate Begemanfa62d502011-02-11 20:53:29 +00006727 N2 = DAG.getNode(ISD::FMUL, dl, MVT::v4f32, N1, N2);
6728 // Simply multiplying by the reciprocal estimate can leave us a few ulps
6729 // too low, so we add 2 ulps (exhaustive testing shows that this is enough,
6730 // and that it will never cause us to return an answer too large).
Mon P Wang6d9e1c72011-05-19 04:15:07 +00006731 // float4 result = as_float4(as_int4(xf*recip) + 2);
Nate Begemanfa62d502011-02-11 20:53:29 +00006732 N0 = DAG.getNode(ISD::FMUL, dl, MVT::v4f32, N0, N2);
6733 N0 = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, N0);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006734 N1 = DAG.getConstant(2, dl, MVT::i32);
Nate Begemanfa62d502011-02-11 20:53:29 +00006735 N1 = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, N1, N1, N1, N1);
6736 N0 = DAG.getNode(ISD::ADD, dl, MVT::v4i32, N0, N1);
6737 N0 = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, N0);
6738 // Convert back to integer and return.
6739 // return vmovn_u32(vcvt_s32_f32(result));
6740 N0 = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::v4i32, N0);
6741 N0 = DAG.getNode(ISD::TRUNCATE, dl, MVT::v4i16, N0);
6742 return N0;
6743}
6744
Evan Chenge8916542011-08-30 01:34:54 +00006745static SDValue LowerADDC_ADDE_SUBC_SUBE(SDValue Op, SelectionDAG &DAG) {
6746 EVT VT = Op.getNode()->getValueType(0);
6747 SDVTList VTs = DAG.getVTList(VT, MVT::i32);
6748
6749 unsigned Opc;
6750 bool ExtraOp = false;
6751 switch (Op.getOpcode()) {
Craig Toppere55c5562012-02-07 02:50:20 +00006752 default: llvm_unreachable("Invalid code");
Evan Chenge8916542011-08-30 01:34:54 +00006753 case ISD::ADDC: Opc = ARMISD::ADDC; break;
6754 case ISD::ADDE: Opc = ARMISD::ADDE; ExtraOp = true; break;
6755 case ISD::SUBC: Opc = ARMISD::SUBC; break;
6756 case ISD::SUBE: Opc = ARMISD::SUBE; ExtraOp = true; break;
6757 }
6758
6759 if (!ExtraOp)
Andrew Trickef9de2a2013-05-25 02:42:55 +00006760 return DAG.getNode(Opc, SDLoc(Op), VTs, Op.getOperand(0),
Evan Chenge8916542011-08-30 01:34:54 +00006761 Op.getOperand(1));
Andrew Trickef9de2a2013-05-25 02:42:55 +00006762 return DAG.getNode(Opc, SDLoc(Op), VTs, Op.getOperand(0),
Evan Chenge8916542011-08-30 01:34:54 +00006763 Op.getOperand(1), Op.getOperand(2));
6764}
6765
Bob Wilsone7dde0c2013-11-03 06:14:38 +00006766SDValue ARMTargetLowering::LowerFSINCOS(SDValue Op, SelectionDAG &DAG) const {
6767 assert(Subtarget->isTargetDarwin());
6768
6769 // For iOS, we want to call an alternative entry point: __sincos_stret,
6770 // return values are passed via sret.
6771 SDLoc dl(Op);
6772 SDValue Arg = Op.getOperand(0);
6773 EVT ArgVT = Arg.getValueType();
6774 Type *ArgTy = ArgVT.getTypeForEVT(*DAG.getContext());
Mehdi Amini44ede332015-07-09 02:09:04 +00006775 auto PtrVT = getPointerTy(DAG.getDataLayout());
Bob Wilsone7dde0c2013-11-03 06:14:38 +00006776
6777 MachineFrameInfo *FrameInfo = DAG.getMachineFunction().getFrameInfo();
Tim Northover8b403662015-10-28 22:51:16 +00006778 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Bob Wilsone7dde0c2013-11-03 06:14:38 +00006779
6780 // Pair of floats / doubles used to pass the result.
Tim Northover8b403662015-10-28 22:51:16 +00006781 Type *RetTy = StructType::get(ArgTy, ArgTy, nullptr);
Mehdi Amini44ede332015-07-09 02:09:04 +00006782 auto &DL = DAG.getDataLayout();
Bob Wilsone7dde0c2013-11-03 06:14:38 +00006783
6784 ArgListTy Args;
Tim Northover8b403662015-10-28 22:51:16 +00006785 bool ShouldUseSRet = Subtarget->isAPCS_ABI();
6786 SDValue SRet;
6787 if (ShouldUseSRet) {
6788 // Create stack object for sret.
6789 const uint64_t ByteSize = DL.getTypeAllocSize(RetTy);
6790 const unsigned StackAlign = DL.getPrefTypeAlignment(RetTy);
6791 int FrameIdx = FrameInfo->CreateStackObject(ByteSize, StackAlign, false);
6792 SRet = DAG.getFrameIndex(FrameIdx, TLI.getPointerTy(DL));
6793
6794 ArgListEntry Entry;
6795 Entry.Node = SRet;
6796 Entry.Ty = RetTy->getPointerTo();
6797 Entry.isSExt = false;
6798 Entry.isZExt = false;
6799 Entry.isSRet = true;
6800 Args.push_back(Entry);
6801 RetTy = Type::getVoidTy(*DAG.getContext());
6802 }
6803
Bob Wilsone7dde0c2013-11-03 06:14:38 +00006804 ArgListEntry Entry;
Bob Wilsone7dde0c2013-11-03 06:14:38 +00006805 Entry.Node = Arg;
6806 Entry.Ty = ArgTy;
6807 Entry.isSExt = false;
6808 Entry.isZExt = false;
6809 Args.push_back(Entry);
6810
Saleem Abdulrasool4966f582015-09-20 03:19:09 +00006811 const char *LibcallName =
6812 (ArgVT == MVT::f64) ? "__sincos_stret" : "__sincosf_stret";
Tim Northover8b403662015-10-28 22:51:16 +00006813 RTLIB::Libcall LC =
6814 (ArgVT == MVT::f64) ? RTLIB::SINCOS_F64 : RTLIB::SINCOS_F32;
6815 CallingConv::ID CC = getLibcallCallingConv(LC);
Mehdi Amini44ede332015-07-09 02:09:04 +00006816 SDValue Callee = DAG.getExternalSymbol(LibcallName, getPointerTy(DL));
Bob Wilsone7dde0c2013-11-03 06:14:38 +00006817
Saleem Abdulrasoolf3a5a5c2014-05-17 21:50:17 +00006818 TargetLowering::CallLoweringInfo CLI(DAG);
Tim Northover8b403662015-10-28 22:51:16 +00006819 CLI.setDebugLoc(dl)
6820 .setChain(DAG.getEntryNode())
6821 .setCallee(CC, RetTy, Callee, std::move(Args), 0)
6822 .setDiscardResult(ShouldUseSRet);
Bob Wilsone7dde0c2013-11-03 06:14:38 +00006823 std::pair<SDValue, SDValue> CallResult = LowerCallTo(CLI);
6824
Tim Northover8b403662015-10-28 22:51:16 +00006825 if (!ShouldUseSRet)
6826 return CallResult.first;
6827
Bob Wilsone7dde0c2013-11-03 06:14:38 +00006828 SDValue LoadSin = DAG.getLoad(ArgVT, dl, CallResult.second, SRet,
6829 MachinePointerInfo(), false, false, false, 0);
6830
6831 // Address of cos field.
Mehdi Amini44ede332015-07-09 02:09:04 +00006832 SDValue Add = DAG.getNode(ISD::ADD, dl, PtrVT, SRet,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006833 DAG.getIntPtrConstant(ArgVT.getStoreSize(), dl));
Bob Wilsone7dde0c2013-11-03 06:14:38 +00006834 SDValue LoadCos = DAG.getLoad(ArgVT, dl, LoadSin.getValue(1), Add,
6835 MachinePointerInfo(), false, false, false, 0);
6836
6837 SDVTList Tys = DAG.getVTList(ArgVT, ArgVT);
6838 return DAG.getNode(ISD::MERGE_VALUES, dl, Tys,
6839 LoadSin.getValue(0), LoadCos.getValue(0));
6840}
6841
Saleem Abdulrasoolfe83b502015-09-25 05:15:46 +00006842SDValue ARMTargetLowering::LowerWindowsDIVLibCall(SDValue Op, SelectionDAG &DAG,
Martell Maloned1229242015-11-26 15:34:03 +00006843 bool Signed,
Saleem Abdulrasoolfe83b502015-09-25 05:15:46 +00006844 SDValue &Chain) const {
6845 EVT VT = Op.getValueType();
6846 assert((VT == MVT::i32 || VT == MVT::i64) &&
6847 "unexpected type for custom lowering DIV");
6848 SDLoc dl(Op);
6849
6850 const auto &DL = DAG.getDataLayout();
6851 const auto &TLI = DAG.getTargetLoweringInfo();
6852
6853 const char *Name = nullptr;
Martell Maloned1229242015-11-26 15:34:03 +00006854 if (Signed)
6855 Name = (VT == MVT::i32) ? "__rt_sdiv" : "__rt_sdiv64";
6856 else
6857 Name = (VT == MVT::i32) ? "__rt_udiv" : "__rt_udiv64";
Saleem Abdulrasoolfe83b502015-09-25 05:15:46 +00006858
6859 SDValue ES = DAG.getExternalSymbol(Name, TLI.getPointerTy(DL));
6860
6861 ARMTargetLowering::ArgListTy Args;
6862
6863 for (auto AI : {1, 0}) {
6864 ArgListEntry Arg;
6865 Arg.Node = Op.getOperand(AI);
6866 Arg.Ty = Arg.Node.getValueType().getTypeForEVT(*DAG.getContext());
6867 Args.push_back(Arg);
6868 }
6869
6870 CallLoweringInfo CLI(DAG);
6871 CLI.setDebugLoc(dl)
6872 .setChain(Chain)
6873 .setCallee(CallingConv::ARM_AAPCS_VFP, VT.getTypeForEVT(*DAG.getContext()),
6874 ES, std::move(Args), 0);
6875
6876 return LowerCallTo(CLI).first;
6877}
6878
Martell Maloned1229242015-11-26 15:34:03 +00006879SDValue ARMTargetLowering::LowerDIV_Windows(SDValue Op, SelectionDAG &DAG,
6880 bool Signed) const {
Saleem Abdulrasool8e99f502015-09-25 05:41:02 +00006881 assert(Op.getValueType() == MVT::i32 &&
6882 "unexpected type for custom lowering DIV");
Saleem Abdulrasoolfe83b502015-09-25 05:15:46 +00006883 SDLoc dl(Op);
6884
6885 SDValue DBZCHK = DAG.getNode(ARMISD::WIN__DBZCHK, dl, MVT::Other,
6886 DAG.getEntryNode(), Op.getOperand(1));
6887
Martell Maloned1229242015-11-26 15:34:03 +00006888 return LowerWindowsDIVLibCall(Op, DAG, Signed, DBZCHK);
Saleem Abdulrasoolfe83b502015-09-25 05:15:46 +00006889}
6890
6891void ARMTargetLowering::ExpandDIV_Windows(
Martell Maloned1229242015-11-26 15:34:03 +00006892 SDValue Op, SelectionDAG &DAG, bool Signed,
Saleem Abdulrasoolfe83b502015-09-25 05:15:46 +00006893 SmallVectorImpl<SDValue> &Results) const {
6894 const auto &DL = DAG.getDataLayout();
6895 const auto &TLI = DAG.getTargetLoweringInfo();
6896
Saleem Abdulrasool8e99f502015-09-25 05:41:02 +00006897 assert(Op.getValueType() == MVT::i64 &&
6898 "unexpected type for custom lowering DIV");
Saleem Abdulrasoolfe83b502015-09-25 05:15:46 +00006899 SDLoc dl(Op);
6900
6901 SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, Op.getOperand(1),
6902 DAG.getConstant(0, dl, MVT::i32));
6903 SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, Op.getOperand(1),
6904 DAG.getConstant(1, dl, MVT::i32));
6905 SDValue Or = DAG.getNode(ISD::OR, dl, MVT::i32, Lo, Hi);
6906
6907 SDValue DBZCHK =
6908 DAG.getNode(ARMISD::WIN__DBZCHK, dl, MVT::Other, DAG.getEntryNode(), Or);
6909
Martell Maloned1229242015-11-26 15:34:03 +00006910 SDValue Result = LowerWindowsDIVLibCall(Op, DAG, Signed, DBZCHK);
Saleem Abdulrasoolfe83b502015-09-25 05:15:46 +00006911
6912 SDValue Lower = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Result);
6913 SDValue Upper = DAG.getNode(ISD::SRL, dl, MVT::i64, Result,
6914 DAG.getConstant(32, dl, TLI.getPointerTy(DL)));
6915 Upper = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Upper);
6916
6917 Results.push_back(Lower);
6918 Results.push_back(Upper);
6919}
6920
Eli Friedman10f9ce22011-09-15 22:26:18 +00006921static SDValue LowerAtomicLoadStore(SDValue Op, SelectionDAG &DAG) {
Eli Friedmanba912e02011-09-15 22:18:49 +00006922 // Monotonic load/store is legal for all targets
6923 if (cast<AtomicSDNode>(Op)->getOrdering() <= Monotonic)
6924 return Op;
6925
Alp Tokercb402912014-01-24 17:20:08 +00006926 // Acquire/Release load/store is not legal for targets without a
Eli Friedmanba912e02011-09-15 22:18:49 +00006927 // dmb or equivalent available.
6928 return SDValue();
6929}
6930
Tim Northoverbc933082013-05-23 19:11:20 +00006931static void ReplaceREADCYCLECOUNTER(SDNode *N,
6932 SmallVectorImpl<SDValue> &Results,
6933 SelectionDAG &DAG,
6934 const ARMSubtarget *Subtarget) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00006935 SDLoc DL(N);
Ahmed Bougachaf9c19da2015-08-28 01:49:59 +00006936 // Under Power Management extensions, the cycle-count is:
6937 // mrc p15, #0, <Rt>, c9, c13, #0
6938 SDValue Ops[] = { N->getOperand(0), // Chain
6939 DAG.getConstant(Intrinsic::arm_mrc, DL, MVT::i32),
6940 DAG.getConstant(15, DL, MVT::i32),
6941 DAG.getConstant(0, DL, MVT::i32),
6942 DAG.getConstant(9, DL, MVT::i32),
6943 DAG.getConstant(13, DL, MVT::i32),
6944 DAG.getConstant(0, DL, MVT::i32)
6945 };
Tim Northoverbc933082013-05-23 19:11:20 +00006946
Ahmed Bougachaf9c19da2015-08-28 01:49:59 +00006947 SDValue Cycles32 = DAG.getNode(ISD::INTRINSIC_W_CHAIN, DL,
6948 DAG.getVTList(MVT::i32, MVT::Other), Ops);
6949 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, DL, MVT::i64, Cycles32,
6950 DAG.getConstant(0, DL, MVT::i32)));
6951 Results.push_back(Cycles32.getValue(1));
Tim Northoverbc933082013-05-23 19:11:20 +00006952}
6953
Dan Gohman21cea8a2010-04-17 15:26:15 +00006954SDValue ARMTargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng10043e22007-01-19 07:51:42 +00006955 switch (Op.getOpcode()) {
Torok Edwinfbcc6632009-07-14 16:55:14 +00006956 default: llvm_unreachable("Don't know how to custom lower this!");
Luke Cheeseman85fd06d2015-06-01 12:02:47 +00006957 case ISD::WRITE_REGISTER: return LowerWRITE_REGISTER(Op, DAG);
Evan Cheng10043e22007-01-19 07:51:42 +00006958 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
Bob Wilson1cf0b032009-10-30 05:45:42 +00006959 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Lauro Ramos Venancioee2d1642007-04-22 00:04:12 +00006960 case ISD::GlobalAddress:
Saleem Abdulrasool40bca0a2014-05-09 00:58:32 +00006961 switch (Subtarget->getTargetTriple().getObjectFormat()) {
6962 default: llvm_unreachable("unknown object format");
6963 case Triple::COFF:
6964 return LowerGlobalAddressWindows(Op, DAG);
6965 case Triple::ELF:
6966 return LowerGlobalAddressELF(Op, DAG);
6967 case Triple::MachO:
6968 return LowerGlobalAddressDarwin(Op, DAG);
6969 }
Bill Wendlinge1fd78f2011-03-14 23:02:38 +00006970 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Bill Wendling6a981312010-08-11 08:43:16 +00006971 case ISD::SELECT: return LowerSELECT(Op, DAG);
Evan Cheng15b80e42009-11-12 07:13:11 +00006972 case ISD::SELECT_CC: return LowerSELECT_CC(Op, DAG);
6973 case ISD::BR_CC: return LowerBR_CC(Op, DAG);
Evan Cheng10043e22007-01-19 07:51:42 +00006974 case ISD::BR_JT: return LowerBR_JT(Op, DAG);
Dan Gohman31ae5862010-04-17 14:41:14 +00006975 case ISD::VASTART: return LowerVASTART(Op, DAG);
Eli Friedman26a48482011-07-27 22:21:52 +00006976 case ISD::ATOMIC_FENCE: return LowerATOMIC_FENCE(Op, DAG, Subtarget);
Evan Cheng8740ee32010-11-03 06:34:55 +00006977 case ISD::PREFETCH: return LowerPREFETCH(Op, DAG, Subtarget);
Bob Wilsone4191e72010-03-19 22:51:32 +00006978 case ISD::SINT_TO_FP:
6979 case ISD::UINT_TO_FP: return LowerINT_TO_FP(Op, DAG);
6980 case ISD::FP_TO_SINT:
6981 case ISD::FP_TO_UINT: return LowerFP_TO_INT(Op, DAG);
Evan Cheng10043e22007-01-19 07:51:42 +00006982 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Evan Cheng168ced92010-05-22 01:47:14 +00006983 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
Jim Grosbachaeca45d2009-05-12 23:59:14 +00006984 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Jim Grosbachc98892f2010-05-26 20:22:18 +00006985 case ISD::EH_SJLJ_SETJMP: return LowerEH_SJLJ_SETJMP(Op, DAG);
Jim Grosbachbd9485d2010-05-22 01:06:18 +00006986 case ISD::EH_SJLJ_LONGJMP: return LowerEH_SJLJ_LONGJMP(Op, DAG);
Matthias Braun3cd00c12015-07-16 22:34:16 +00006987 case ISD::EH_SJLJ_SETUP_DISPATCH: return LowerEH_SJLJ_SETUP_DISPATCH(Op, DAG);
Jim Grosbacha570d052010-02-08 23:22:00 +00006988 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG,
6989 Subtarget);
Evan Cheng383ecd82011-03-14 18:02:30 +00006990 case ISD::BITCAST: return ExpandBITCAST(Op.getNode(), DAG);
Bob Wilson2e076c42009-06-22 23:27:02 +00006991 case ISD::SHL:
Chris Lattnerf81d5882007-11-24 07:07:01 +00006992 case ISD::SRL:
Bob Wilson2e076c42009-06-22 23:27:02 +00006993 case ISD::SRA: return LowerShift(Op.getNode(), DAG, Subtarget);
Scott Douglassbdef6042015-08-24 09:17:18 +00006994 case ISD::SREM: return LowerREM(Op.getNode(), DAG);
6995 case ISD::UREM: return LowerREM(Op.getNode(), DAG);
Evan Cheng15b80e42009-11-12 07:13:11 +00006996 case ISD::SHL_PARTS: return LowerShiftLeftParts(Op, DAG);
Jim Grosbach8fe6fd72009-10-31 21:42:19 +00006997 case ISD::SRL_PARTS:
Evan Cheng15b80e42009-11-12 07:13:11 +00006998 case ISD::SRA_PARTS: return LowerShiftRightParts(Op, DAG);
Logan Chien0a43abc2015-07-13 15:37:30 +00006999 case ISD::CTTZ:
7000 case ISD::CTTZ_ZERO_UNDEF: return LowerCTTZ(Op.getNode(), DAG, Subtarget);
Evan Chengb4eae132012-12-04 22:41:50 +00007001 case ISD::CTPOP: return LowerCTPOP(Op.getNode(), DAG, Subtarget);
Duncan Sandsf2641e12011-09-06 19:07:46 +00007002 case ISD::SETCC: return LowerVSETCC(Op, DAG);
Lang Hamesc35ee8b2012-03-15 18:49:02 +00007003 case ISD::ConstantFP: return LowerConstantFP(Op, DAG, Subtarget);
Dale Johannesen2bff5052010-07-29 20:10:08 +00007004 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG, Subtarget);
Bob Wilson2e076c42009-06-22 23:27:02 +00007005 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
Eli Friedmana5e244c2011-10-24 23:08:52 +00007006 case ISD::INSERT_VECTOR_ELT: return LowerINSERT_VECTOR_ELT(Op, DAG);
Bob Wilson2e076c42009-06-22 23:27:02 +00007007 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
Bob Wilsonf307e0b2009-08-03 20:36:38 +00007008 case ISD::CONCAT_VECTORS: return LowerCONCAT_VECTORS(Op, DAG);
Bob Wilson9a511c02010-08-20 04:54:02 +00007009 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Bob Wilson38ab35a2010-09-01 23:50:19 +00007010 case ISD::MUL: return LowerMUL(Op, DAG);
Martell Malonea6b867e2015-11-23 13:11:39 +00007011 case ISD::SDIV: return LowerSDIV(Op, DAG);
Martell Maloned1229242015-11-26 15:34:03 +00007012 case ISD::UDIV: return LowerUDIV(Op, DAG);
Evan Chenge8916542011-08-30 01:34:54 +00007013 case ISD::ADDC:
7014 case ISD::ADDE:
7015 case ISD::SUBC:
7016 case ISD::SUBE: return LowerADDC_ADDE_SUBC_SUBE(Op, DAG);
Louis Gerbarg3342bf12014-05-09 17:02:49 +00007017 case ISD::SADDO:
7018 case ISD::UADDO:
7019 case ISD::SSUBO:
7020 case ISD::USUBO:
7021 return LowerXALUO(Op, DAG);
Eli Friedmanba912e02011-09-15 22:18:49 +00007022 case ISD::ATOMIC_LOAD:
Eli Friedman10f9ce22011-09-15 22:26:18 +00007023 case ISD::ATOMIC_STORE: return LowerAtomicLoadStore(Op, DAG);
Bob Wilsone7dde0c2013-11-03 06:14:38 +00007024 case ISD::FSINCOS: return LowerFSINCOS(Op, DAG);
Renato Golin87610692013-07-16 09:32:17 +00007025 case ISD::SDIVREM:
7026 case ISD::UDIVREM: return LowerDivRem(Op, DAG);
Saleem Abdulrasoolabac6e92014-06-09 20:18:42 +00007027 case ISD::DYNAMIC_STACKALLOC:
7028 if (Subtarget->getTargetTriple().isWindowsItaniumEnvironment())
7029 return LowerDYNAMIC_STACKALLOC(Op, DAG);
7030 llvm_unreachable("Don't know how to custom lower this!");
Oliver Stannard51b1d462014-08-21 12:50:31 +00007031 case ISD::FP_ROUND: return LowerFP_ROUND(Op, DAG);
7032 case ISD::FP_EXTEND: return LowerFP_EXTEND(Op, DAG);
Saleem Abdulrasoolfe83b502015-09-25 05:15:46 +00007033 case ARMISD::WIN__DBZCHK: return SDValue();
Evan Cheng10043e22007-01-19 07:51:42 +00007034 }
Evan Cheng10043e22007-01-19 07:51:42 +00007035}
7036
Duncan Sands6ed40142008-12-01 11:39:25 +00007037/// ReplaceNodeResults - Replace the results of node with an illegal result
7038/// type with new values built out of custom code.
Duncan Sands6ed40142008-12-01 11:39:25 +00007039void ARMTargetLowering::ReplaceNodeResults(SDNode *N,
Saleem Abdulrasoolfe83b502015-09-25 05:15:46 +00007040 SmallVectorImpl<SDValue> &Results,
Dan Gohman21cea8a2010-04-17 15:26:15 +00007041 SelectionDAG &DAG) const {
Bob Wilsonc05b8872010-04-14 20:45:23 +00007042 SDValue Res;
Chris Lattnerf81d5882007-11-24 07:07:01 +00007043 switch (N->getOpcode()) {
Duncan Sands6ed40142008-12-01 11:39:25 +00007044 default:
Torok Edwinfbcc6632009-07-14 16:55:14 +00007045 llvm_unreachable("Don't know how to custom expand this!");
Luke Cheeseman85fd06d2015-06-01 12:02:47 +00007046 case ISD::READ_REGISTER:
7047 ExpandREAD_REGISTER(N, Results, DAG);
7048 break;
Wesley Peck527da1b2010-11-23 03:31:01 +00007049 case ISD::BITCAST:
7050 Res = ExpandBITCAST(N, DAG);
Bob Wilsonc05b8872010-04-14 20:45:23 +00007051 break;
Chris Lattnerf81d5882007-11-24 07:07:01 +00007052 case ISD::SRL:
Bob Wilsonc05b8872010-04-14 20:45:23 +00007053 case ISD::SRA:
Bob Wilson7d471332010-11-18 21:16:28 +00007054 Res = Expand64BitShift(N, DAG, Subtarget);
Bob Wilsonc05b8872010-04-14 20:45:23 +00007055 break;
Scott Douglassbdef6042015-08-24 09:17:18 +00007056 case ISD::SREM:
7057 case ISD::UREM:
7058 Res = LowerREM(N, DAG);
7059 break;
Tim Northoverbc933082013-05-23 19:11:20 +00007060 case ISD::READCYCLECOUNTER:
7061 ReplaceREADCYCLECOUNTER(N, Results, DAG, Subtarget);
7062 return;
Saleem Abdulrasoolfe83b502015-09-25 05:15:46 +00007063 case ISD::UDIV:
Martell Maloned1229242015-11-26 15:34:03 +00007064 case ISD::SDIV:
Saleem Abdulrasoolfe83b502015-09-25 05:15:46 +00007065 assert(Subtarget->isTargetWindows() && "can only expand DIV on Windows");
Martell Maloned1229242015-11-26 15:34:03 +00007066 return ExpandDIV_Windows(SDValue(N, 0), DAG, N->getOpcode() == ISD::SDIV,
7067 Results);
Duncan Sands6ed40142008-12-01 11:39:25 +00007068 }
Bob Wilsonc05b8872010-04-14 20:45:23 +00007069 if (Res.getNode())
7070 Results.push_back(Res);
Chris Lattnerf81d5882007-11-24 07:07:01 +00007071}
Chris Lattnerf81d5882007-11-24 07:07:01 +00007072
Evan Cheng10043e22007-01-19 07:51:42 +00007073//===----------------------------------------------------------------------===//
7074// ARM Scheduler Hooks
7075//===----------------------------------------------------------------------===//
7076
Bill Wendling030b58e2011-10-06 22:18:16 +00007077/// SetupEntryBlockForSjLj - Insert code into the entry block that creates and
7078/// registers the function context.
7079void ARMTargetLowering::
7080SetupEntryBlockForSjLj(MachineInstr *MI, MachineBasicBlock *MBB,
7081 MachineBasicBlock *DispatchBB, int FI) const {
Eric Christopher1889fdc2015-01-29 00:19:39 +00007082 const TargetInstrInfo *TII = Subtarget->getInstrInfo();
Bill Wendling374ee192011-10-03 21:25:38 +00007083 DebugLoc dl = MI->getDebugLoc();
7084 MachineFunction *MF = MBB->getParent();
7085 MachineRegisterInfo *MRI = &MF->getRegInfo();
7086 MachineConstantPool *MCP = MF->getConstantPool();
7087 ARMFunctionInfo *AFI = MF->getInfo<ARMFunctionInfo>();
7088 const Function *F = MF->getFunction();
Bill Wendling374ee192011-10-03 21:25:38 +00007089
Bill Wendling374ee192011-10-03 21:25:38 +00007090 bool isThumb = Subtarget->isThumb();
Bill Wendling1eab54f2011-10-03 22:44:15 +00007091 bool isThumb2 = Subtarget->isThumb2();
Bill Wendling030b58e2011-10-06 22:18:16 +00007092
Bill Wendling374ee192011-10-03 21:25:38 +00007093 unsigned PCLabelId = AFI->createPICLabelUId();
Bill Wendling1eab54f2011-10-03 22:44:15 +00007094 unsigned PCAdj = (isThumb || isThumb2) ? 4 : 8;
Bill Wendling374ee192011-10-03 21:25:38 +00007095 ARMConstantPoolValue *CPV =
7096 ARMConstantPoolMBB::Create(F->getContext(), DispatchBB, PCLabelId, PCAdj);
7097 unsigned CPI = MCP->getConstantPoolIndex(CPV, 4);
7098
Craig Topper61e88f42014-11-21 05:58:21 +00007099 const TargetRegisterClass *TRC = isThumb ? &ARM::tGPRRegClass
7100 : &ARM::GPRRegClass;
Bill Wendling374ee192011-10-03 21:25:38 +00007101
Bill Wendling030b58e2011-10-06 22:18:16 +00007102 // Grab constant pool and fixed stack memory operands.
7103 MachineMemOperand *CPMMO =
Alex Lorenze40c8a22015-08-11 23:09:45 +00007104 MF->getMachineMemOperand(MachinePointerInfo::getConstantPool(*MF),
7105 MachineMemOperand::MOLoad, 4, 4);
Bill Wendling030b58e2011-10-06 22:18:16 +00007106
7107 MachineMemOperand *FIMMOSt =
Alex Lorenze40c8a22015-08-11 23:09:45 +00007108 MF->getMachineMemOperand(MachinePointerInfo::getFixedStack(*MF, FI),
7109 MachineMemOperand::MOStore, 4, 4);
Bill Wendling030b58e2011-10-06 22:18:16 +00007110
7111 // Load the address of the dispatch MBB into the jump buffer.
7112 if (isThumb2) {
7113 // Incoming value: jbuf
7114 // ldr.n r5, LCPI1_1
7115 // orr r5, r5, #1
7116 // add r5, pc
7117 // str r5, [$jbuf, #+4] ; &jbuf[1]
7118 unsigned NewVReg1 = MRI->createVirtualRegister(TRC);
7119 AddDefaultPred(BuildMI(*MBB, MI, dl, TII->get(ARM::t2LDRpci), NewVReg1)
7120 .addConstantPoolIndex(CPI)
7121 .addMemOperand(CPMMO));
7122 // Set the low bit because of thumb mode.
7123 unsigned NewVReg2 = MRI->createVirtualRegister(TRC);
7124 AddDefaultCC(
7125 AddDefaultPred(BuildMI(*MBB, MI, dl, TII->get(ARM::t2ORRri), NewVReg2)
7126 .addReg(NewVReg1, RegState::Kill)
7127 .addImm(0x01)));
7128 unsigned NewVReg3 = MRI->createVirtualRegister(TRC);
7129 BuildMI(*MBB, MI, dl, TII->get(ARM::tPICADD), NewVReg3)
7130 .addReg(NewVReg2, RegState::Kill)
7131 .addImm(PCLabelId);
7132 AddDefaultPred(BuildMI(*MBB, MI, dl, TII->get(ARM::t2STRi12))
7133 .addReg(NewVReg3, RegState::Kill)
7134 .addFrameIndex(FI)
7135 .addImm(36) // &jbuf[1] :: pc
7136 .addMemOperand(FIMMOSt));
7137 } else if (isThumb) {
7138 // Incoming value: jbuf
7139 // ldr.n r1, LCPI1_4
7140 // add r1, pc
7141 // mov r2, #1
7142 // orrs r1, r2
7143 // add r2, $jbuf, #+4 ; &jbuf[1]
7144 // str r1, [r2]
7145 unsigned NewVReg1 = MRI->createVirtualRegister(TRC);
7146 AddDefaultPred(BuildMI(*MBB, MI, dl, TII->get(ARM::tLDRpci), NewVReg1)
7147 .addConstantPoolIndex(CPI)
7148 .addMemOperand(CPMMO));
7149 unsigned NewVReg2 = MRI->createVirtualRegister(TRC);
7150 BuildMI(*MBB, MI, dl, TII->get(ARM::tPICADD), NewVReg2)
7151 .addReg(NewVReg1, RegState::Kill)
7152 .addImm(PCLabelId);
7153 // Set the low bit because of thumb mode.
7154 unsigned NewVReg3 = MRI->createVirtualRegister(TRC);
7155 AddDefaultPred(BuildMI(*MBB, MI, dl, TII->get(ARM::tMOVi8), NewVReg3)
7156 .addReg(ARM::CPSR, RegState::Define)
7157 .addImm(1));
7158 unsigned NewVReg4 = MRI->createVirtualRegister(TRC);
7159 AddDefaultPred(BuildMI(*MBB, MI, dl, TII->get(ARM::tORR), NewVReg4)
7160 .addReg(ARM::CPSR, RegState::Define)
7161 .addReg(NewVReg2, RegState::Kill)
7162 .addReg(NewVReg3, RegState::Kill));
7163 unsigned NewVReg5 = MRI->createVirtualRegister(TRC);
Tim Northover23075cc2014-10-20 21:28:41 +00007164 BuildMI(*MBB, MI, dl, TII->get(ARM::tADDframe), NewVReg5)
7165 .addFrameIndex(FI)
7166 .addImm(36); // &jbuf[1] :: pc
Bill Wendling030b58e2011-10-06 22:18:16 +00007167 AddDefaultPred(BuildMI(*MBB, MI, dl, TII->get(ARM::tSTRi))
7168 .addReg(NewVReg4, RegState::Kill)
7169 .addReg(NewVReg5, RegState::Kill)
7170 .addImm(0)
7171 .addMemOperand(FIMMOSt));
7172 } else {
7173 // Incoming value: jbuf
7174 // ldr r1, LCPI1_1
7175 // add r1, pc, r1
7176 // str r1, [$jbuf, #+4] ; &jbuf[1]
7177 unsigned NewVReg1 = MRI->createVirtualRegister(TRC);
7178 AddDefaultPred(BuildMI(*MBB, MI, dl, TII->get(ARM::LDRi12), NewVReg1)
7179 .addConstantPoolIndex(CPI)
7180 .addImm(0)
7181 .addMemOperand(CPMMO));
7182 unsigned NewVReg2 = MRI->createVirtualRegister(TRC);
7183 AddDefaultPred(BuildMI(*MBB, MI, dl, TII->get(ARM::PICADD), NewVReg2)
7184 .addReg(NewVReg1, RegState::Kill)
7185 .addImm(PCLabelId));
7186 AddDefaultPred(BuildMI(*MBB, MI, dl, TII->get(ARM::STRi12))
7187 .addReg(NewVReg2, RegState::Kill)
7188 .addFrameIndex(FI)
7189 .addImm(36) // &jbuf[1] :: pc
7190 .addMemOperand(FIMMOSt));
7191 }
7192}
7193
Matthias Brauneec4efc2015-04-28 00:37:05 +00007194void ARMTargetLowering::EmitSjLjDispatchBlock(MachineInstr *MI,
7195 MachineBasicBlock *MBB) const {
Eric Christopher1889fdc2015-01-29 00:19:39 +00007196 const TargetInstrInfo *TII = Subtarget->getInstrInfo();
Bill Wendling030b58e2011-10-06 22:18:16 +00007197 DebugLoc dl = MI->getDebugLoc();
7198 MachineFunction *MF = MBB->getParent();
7199 MachineRegisterInfo *MRI = &MF->getRegInfo();
Bill Wendling030b58e2011-10-06 22:18:16 +00007200 MachineFrameInfo *MFI = MF->getFrameInfo();
7201 int FI = MFI->getFunctionContextIndex();
7202
Craig Topper61e88f42014-11-21 05:58:21 +00007203 const TargetRegisterClass *TRC = Subtarget->isThumb() ? &ARM::tGPRRegClass
7204 : &ARM::GPRnopcRegClass;
Bill Wendling030b58e2011-10-06 22:18:16 +00007205
Bill Wendling362c1b02011-10-06 21:29:56 +00007206 // Get a mapping of the call site numbers to all of the landing pads they're
7207 // associated with.
Bill Wendling202803e2011-10-05 00:02:33 +00007208 DenseMap<unsigned, SmallVector<MachineBasicBlock*, 2> > CallSiteNumToLPad;
7209 unsigned MaxCSNum = 0;
7210 MachineModuleInfo &MMI = MF->getMMI();
Jim Grosbach0c509fa2012-04-06 23:43:50 +00007211 for (MachineFunction::iterator BB = MF->begin(), E = MF->end(); BB != E;
7212 ++BB) {
Reid Kleckner0e288232015-08-27 23:27:47 +00007213 if (!BB->isEHPad()) continue;
Bill Wendling202803e2011-10-05 00:02:33 +00007214
7215 // FIXME: We should assert that the EH_LABEL is the first MI in the landing
7216 // pad.
7217 for (MachineBasicBlock::iterator
7218 II = BB->begin(), IE = BB->end(); II != IE; ++II) {
7219 if (!II->isEHLabel()) continue;
7220
7221 MCSymbol *Sym = II->getOperand(0).getMCSymbol();
Bill Wendlingf793e7e2011-10-05 23:28:57 +00007222 if (!MMI.hasCallSiteLandingPad(Sym)) continue;
Bill Wendling202803e2011-10-05 00:02:33 +00007223
Bill Wendlingf793e7e2011-10-05 23:28:57 +00007224 SmallVectorImpl<unsigned> &CallSiteIdxs = MMI.getCallSiteLandingPad(Sym);
7225 for (SmallVectorImpl<unsigned>::iterator
7226 CSI = CallSiteIdxs.begin(), CSE = CallSiteIdxs.end();
7227 CSI != CSE; ++CSI) {
Duncan P. N. Exon Smith9f9559e2015-10-19 23:25:57 +00007228 CallSiteNumToLPad[*CSI].push_back(&*BB);
Bill Wendlingf793e7e2011-10-05 23:28:57 +00007229 MaxCSNum = std::max(MaxCSNum, *CSI);
7230 }
Bill Wendling202803e2011-10-05 00:02:33 +00007231 break;
7232 }
7233 }
7234
7235 // Get an ordered list of the machine basic blocks for the jump table.
7236 std::vector<MachineBasicBlock*> LPadList;
Matthias Braunb30f2f512016-01-30 01:24:31 +00007237 SmallPtrSet<MachineBasicBlock*, 32> InvokeBBs;
Bill Wendling202803e2011-10-05 00:02:33 +00007238 LPadList.reserve(CallSiteNumToLPad.size());
7239 for (unsigned I = 1; I <= MaxCSNum; ++I) {
7240 SmallVectorImpl<MachineBasicBlock*> &MBBList = CallSiteNumToLPad[I];
7241 for (SmallVectorImpl<MachineBasicBlock*>::iterator
Bill Wendling883ec972011-10-07 23:18:02 +00007242 II = MBBList.begin(), IE = MBBList.end(); II != IE; ++II) {
Bill Wendling202803e2011-10-05 00:02:33 +00007243 LPadList.push_back(*II);
Bill Wendling883ec972011-10-07 23:18:02 +00007244 InvokeBBs.insert((*II)->pred_begin(), (*II)->pred_end());
7245 }
Bill Wendling202803e2011-10-05 00:02:33 +00007246 }
7247
Bill Wendlingf793e7e2011-10-05 23:28:57 +00007248 assert(!LPadList.empty() &&
7249 "No landing pad destinations for the dispatch jump table!");
7250
Bill Wendling362c1b02011-10-06 21:29:56 +00007251 // Create the jump table and associated information.
Bill Wendling202803e2011-10-05 00:02:33 +00007252 MachineJumpTableInfo *JTI =
7253 MF->getOrCreateJumpTableInfo(MachineJumpTableInfo::EK_Inline);
7254 unsigned MJTI = JTI->createJumpTableIndex(LPadList);
Chad Rosier96603432013-03-01 18:30:38 +00007255 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
Bill Wendling202803e2011-10-05 00:02:33 +00007256
Bill Wendling362c1b02011-10-06 21:29:56 +00007257 // Create the MBBs for the dispatch code.
Bill Wendling030b58e2011-10-06 22:18:16 +00007258
7259 // Shove the dispatch's address into the return slot in the function context.
7260 MachineBasicBlock *DispatchBB = MF->CreateMachineBasicBlock();
Reid Kleckner0e288232015-08-27 23:27:47 +00007261 DispatchBB->setIsEHPad();
Bill Wendling030b58e2011-10-06 22:18:16 +00007262
Bill Wendling324be982011-10-05 00:39:32 +00007263 MachineBasicBlock *TrapBB = MF->CreateMachineBasicBlock();
Eli Bendersky2e2ce492013-01-30 16:30:19 +00007264 unsigned trap_opcode;
Chad Rosier11a98282013-02-28 18:54:27 +00007265 if (Subtarget->isThumb())
Eli Bendersky2e2ce492013-01-30 16:30:19 +00007266 trap_opcode = ARM::tTRAP;
Chad Rosier11a98282013-02-28 18:54:27 +00007267 else
7268 trap_opcode = Subtarget->useNaClTrap() ? ARM::TRAPNaCl : ARM::TRAP;
7269
Eli Bendersky2e2ce492013-01-30 16:30:19 +00007270 BuildMI(TrapBB, dl, TII->get(trap_opcode));
Bill Wendling324be982011-10-05 00:39:32 +00007271 DispatchBB->addSuccessor(TrapBB);
7272
7273 MachineBasicBlock *DispContBB = MF->CreateMachineBasicBlock();
7274 DispatchBB->addSuccessor(DispContBB);
Bill Wendling202803e2011-10-05 00:02:33 +00007275
Bill Wendling510fbcd2011-10-17 21:32:56 +00007276 // Insert and MBBs.
Bill Wendling61346552011-10-06 00:53:33 +00007277 MF->insert(MF->end(), DispatchBB);
7278 MF->insert(MF->end(), DispContBB);
7279 MF->insert(MF->end(), TrapBB);
Bill Wendling61346552011-10-06 00:53:33 +00007280
Bill Wendling030b58e2011-10-06 22:18:16 +00007281 // Insert code into the entry block that creates and registers the function
7282 // context.
7283 SetupEntryBlockForSjLj(MI, MBB, DispatchBB, FI);
7284
Alex Lorenze40c8a22015-08-11 23:09:45 +00007285 MachineMemOperand *FIMMOLd = MF->getMachineMemOperand(
7286 MachinePointerInfo::getFixedStack(*MF, FI),
7287 MachineMemOperand::MOLoad | MachineMemOperand::MOVolatile, 4, 4);
Bill Wendling61346552011-10-06 00:53:33 +00007288
Chad Rosier1ec8e402012-11-06 23:05:24 +00007289 MachineInstrBuilder MIB;
7290 MIB = BuildMI(DispatchBB, dl, TII->get(ARM::Int_eh_sjlj_dispatchsetup));
7291
7292 const ARMBaseInstrInfo *AII = static_cast<const ARMBaseInstrInfo*>(TII);
7293 const ARMBaseRegisterInfo &RI = AII->getRegisterInfo();
7294
7295 // Add a register mask with no preserved registers. This results in all
7296 // registers being marked as clobbered.
7297 MIB.addRegMask(RI.getNoPreservedMask());
Bob Wilsonf6d17282011-11-16 07:11:57 +00007298
Bill Wendling85833f72011-10-18 22:49:07 +00007299 unsigned NumLPads = LPadList.size();
Bill Wendling5626c662011-10-06 22:53:00 +00007300 if (Subtarget->isThumb2()) {
7301 unsigned NewVReg1 = MRI->createVirtualRegister(TRC);
7302 AddDefaultPred(BuildMI(DispatchBB, dl, TII->get(ARM::t2LDRi12), NewVReg1)
7303 .addFrameIndex(FI)
7304 .addImm(4)
7305 .addMemOperand(FIMMOLd));
Bill Wendlingb2a703d2011-10-18 21:55:58 +00007306
Bill Wendling85833f72011-10-18 22:49:07 +00007307 if (NumLPads < 256) {
7308 AddDefaultPred(BuildMI(DispatchBB, dl, TII->get(ARM::t2CMPri))
7309 .addReg(NewVReg1)
7310 .addImm(LPadList.size()));
7311 } else {
7312 unsigned VReg1 = MRI->createVirtualRegister(TRC);
7313 AddDefaultPred(BuildMI(DispatchBB, dl, TII->get(ARM::t2MOVi16), VReg1)
Bill Wendling94f60012011-10-18 23:19:55 +00007314 .addImm(NumLPads & 0xFFFF));
7315
7316 unsigned VReg2 = VReg1;
7317 if ((NumLPads & 0xFFFF0000) != 0) {
7318 VReg2 = MRI->createVirtualRegister(TRC);
7319 AddDefaultPred(BuildMI(DispatchBB, dl, TII->get(ARM::t2MOVTi16), VReg2)
7320 .addReg(VReg1)
7321 .addImm(NumLPads >> 16));
7322 }
7323
Bill Wendling85833f72011-10-18 22:49:07 +00007324 AddDefaultPred(BuildMI(DispatchBB, dl, TII->get(ARM::t2CMPrr))
7325 .addReg(NewVReg1)
7326 .addReg(VReg2));
7327 }
Bill Wendlingb2a703d2011-10-18 21:55:58 +00007328
Bill Wendling5626c662011-10-06 22:53:00 +00007329 BuildMI(DispatchBB, dl, TII->get(ARM::t2Bcc))
7330 .addMBB(TrapBB)
7331 .addImm(ARMCC::HI)
7332 .addReg(ARM::CPSR);
Bill Wendling324be982011-10-05 00:39:32 +00007333
Bill Wendlingb2a703d2011-10-18 21:55:58 +00007334 unsigned NewVReg3 = MRI->createVirtualRegister(TRC);
7335 AddDefaultPred(BuildMI(DispContBB, dl, TII->get(ARM::t2LEApcrelJT),NewVReg3)
Tim Northover4998a472015-05-13 20:28:38 +00007336 .addJumpTableIndex(MJTI));
Bill Wendling202803e2011-10-05 00:02:33 +00007337
Bill Wendlingb2a703d2011-10-18 21:55:58 +00007338 unsigned NewVReg4 = MRI->createVirtualRegister(TRC);
Bill Wendling5626c662011-10-06 22:53:00 +00007339 AddDefaultCC(
7340 AddDefaultPred(
Bill Wendlingb2a703d2011-10-18 21:55:58 +00007341 BuildMI(DispContBB, dl, TII->get(ARM::t2ADDrs), NewVReg4)
7342 .addReg(NewVReg3, RegState::Kill)
Bill Wendling5626c662011-10-06 22:53:00 +00007343 .addReg(NewVReg1)
7344 .addImm(ARM_AM::getSORegOpc(ARM_AM::lsl, 2))));
7345
7346 BuildMI(DispContBB, dl, TII->get(ARM::t2BR_JT))
Bill Wendlingb2a703d2011-10-18 21:55:58 +00007347 .addReg(NewVReg4, RegState::Kill)
Bill Wendling202803e2011-10-05 00:02:33 +00007348 .addReg(NewVReg1)
Tim Northover4998a472015-05-13 20:28:38 +00007349 .addJumpTableIndex(MJTI);
Bill Wendling5626c662011-10-06 22:53:00 +00007350 } else if (Subtarget->isThumb()) {
Bill Wendlingb3d46782011-10-06 23:37:36 +00007351 unsigned NewVReg1 = MRI->createVirtualRegister(TRC);
7352 AddDefaultPred(BuildMI(DispatchBB, dl, TII->get(ARM::tLDRspi), NewVReg1)
7353 .addFrameIndex(FI)
7354 .addImm(1)
7355 .addMemOperand(FIMMOLd));
Bill Wendlingf9f5e452011-10-07 22:08:37 +00007356
Bill Wendling64e6bfc2011-10-18 23:11:05 +00007357 if (NumLPads < 256) {
7358 AddDefaultPred(BuildMI(DispatchBB, dl, TII->get(ARM::tCMPi8))
7359 .addReg(NewVReg1)
7360 .addImm(NumLPads));
7361 } else {
7362 MachineConstantPool *ConstantPool = MF->getConstantPool();
Bill Wendling2977a152011-10-19 09:24:02 +00007363 Type *Int32Ty = Type::getInt32Ty(MF->getFunction()->getContext());
7364 const Constant *C = ConstantInt::get(Int32Ty, NumLPads);
7365
7366 // MachineConstantPool wants an explicit alignment.
Mehdi Aminia749f2a2015-07-09 02:09:52 +00007367 unsigned Align = MF->getDataLayout().getPrefTypeAlignment(Int32Ty);
Bill Wendling2977a152011-10-19 09:24:02 +00007368 if (Align == 0)
Mehdi Aminia749f2a2015-07-09 02:09:52 +00007369 Align = MF->getDataLayout().getTypeAllocSize(C->getType());
Bill Wendling2977a152011-10-19 09:24:02 +00007370 unsigned Idx = ConstantPool->getConstantPoolIndex(C, Align);
Bill Wendling64e6bfc2011-10-18 23:11:05 +00007371
7372 unsigned VReg1 = MRI->createVirtualRegister(TRC);
7373 AddDefaultPred(BuildMI(DispatchBB, dl, TII->get(ARM::tLDRpci))
7374 .addReg(VReg1, RegState::Define)
7375 .addConstantPoolIndex(Idx));
7376 AddDefaultPred(BuildMI(DispatchBB, dl, TII->get(ARM::tCMPr))
7377 .addReg(NewVReg1)
7378 .addReg(VReg1));
7379 }
7380
Bill Wendlingb3d46782011-10-06 23:37:36 +00007381 BuildMI(DispatchBB, dl, TII->get(ARM::tBcc))
7382 .addMBB(TrapBB)
7383 .addImm(ARMCC::HI)
7384 .addReg(ARM::CPSR);
7385
7386 unsigned NewVReg2 = MRI->createVirtualRegister(TRC);
7387 AddDefaultPred(BuildMI(DispContBB, dl, TII->get(ARM::tLSLri), NewVReg2)
7388 .addReg(ARM::CPSR, RegState::Define)
7389 .addReg(NewVReg1)
7390 .addImm(2));
7391
7392 unsigned NewVReg3 = MRI->createVirtualRegister(TRC);
Bill Wendling8d50ea02011-10-06 23:41:14 +00007393 AddDefaultPred(BuildMI(DispContBB, dl, TII->get(ARM::tLEApcrelJT), NewVReg3)
Tim Northover4998a472015-05-13 20:28:38 +00007394 .addJumpTableIndex(MJTI));
Bill Wendlingb3d46782011-10-06 23:37:36 +00007395
7396 unsigned NewVReg4 = MRI->createVirtualRegister(TRC);
7397 AddDefaultPred(BuildMI(DispContBB, dl, TII->get(ARM::tADDrr), NewVReg4)
7398 .addReg(ARM::CPSR, RegState::Define)
7399 .addReg(NewVReg2, RegState::Kill)
7400 .addReg(NewVReg3));
7401
Alex Lorenze40c8a22015-08-11 23:09:45 +00007402 MachineMemOperand *JTMMOLd = MF->getMachineMemOperand(
7403 MachinePointerInfo::getJumpTable(*MF), MachineMemOperand::MOLoad, 4, 4);
Bill Wendlingb3d46782011-10-06 23:37:36 +00007404
7405 unsigned NewVReg5 = MRI->createVirtualRegister(TRC);
7406 AddDefaultPred(BuildMI(DispContBB, dl, TII->get(ARM::tLDRi), NewVReg5)
7407 .addReg(NewVReg4, RegState::Kill)
7408 .addImm(0)
7409 .addMemOperand(JTMMOLd));
7410
Chad Rosier96603432013-03-01 18:30:38 +00007411 unsigned NewVReg6 = NewVReg5;
7412 if (RelocM == Reloc::PIC_) {
7413 NewVReg6 = MRI->createVirtualRegister(TRC);
7414 AddDefaultPred(BuildMI(DispContBB, dl, TII->get(ARM::tADDrr), NewVReg6)
7415 .addReg(ARM::CPSR, RegState::Define)
7416 .addReg(NewVReg5, RegState::Kill)
7417 .addReg(NewVReg3));
7418 }
Bill Wendlingb3d46782011-10-06 23:37:36 +00007419
7420 BuildMI(DispContBB, dl, TII->get(ARM::tBR_JTr))
7421 .addReg(NewVReg6, RegState::Kill)
Tim Northover4998a472015-05-13 20:28:38 +00007422 .addJumpTableIndex(MJTI);
Bill Wendling5626c662011-10-06 22:53:00 +00007423 } else {
7424 unsigned NewVReg1 = MRI->createVirtualRegister(TRC);
7425 AddDefaultPred(BuildMI(DispatchBB, dl, TII->get(ARM::LDRi12), NewVReg1)
7426 .addFrameIndex(FI)
7427 .addImm(4)
7428 .addMemOperand(FIMMOLd));
Bill Wendling973c8172011-10-18 22:11:18 +00007429
Bill Wendling4969dcd2011-10-18 22:52:20 +00007430 if (NumLPads < 256) {
7431 AddDefaultPred(BuildMI(DispatchBB, dl, TII->get(ARM::CMPri))
7432 .addReg(NewVReg1)
7433 .addImm(NumLPads));
Bill Wendling2977a152011-10-19 09:24:02 +00007434 } else if (Subtarget->hasV6T2Ops() && isUInt<16>(NumLPads)) {
Bill Wendling4969dcd2011-10-18 22:52:20 +00007435 unsigned VReg1 = MRI->createVirtualRegister(TRC);
7436 AddDefaultPred(BuildMI(DispatchBB, dl, TII->get(ARM::MOVi16), VReg1)
Bill Wendling94f60012011-10-18 23:19:55 +00007437 .addImm(NumLPads & 0xFFFF));
7438
7439 unsigned VReg2 = VReg1;
7440 if ((NumLPads & 0xFFFF0000) != 0) {
7441 VReg2 = MRI->createVirtualRegister(TRC);
7442 AddDefaultPred(BuildMI(DispatchBB, dl, TII->get(ARM::MOVTi16), VReg2)
7443 .addReg(VReg1)
7444 .addImm(NumLPads >> 16));
7445 }
7446
Bill Wendling4969dcd2011-10-18 22:52:20 +00007447 AddDefaultPred(BuildMI(DispatchBB, dl, TII->get(ARM::CMPrr))
7448 .addReg(NewVReg1)
7449 .addReg(VReg2));
Bill Wendling2977a152011-10-19 09:24:02 +00007450 } else {
7451 MachineConstantPool *ConstantPool = MF->getConstantPool();
7452 Type *Int32Ty = Type::getInt32Ty(MF->getFunction()->getContext());
7453 const Constant *C = ConstantInt::get(Int32Ty, NumLPads);
7454
7455 // MachineConstantPool wants an explicit alignment.
Mehdi Aminia749f2a2015-07-09 02:09:52 +00007456 unsigned Align = MF->getDataLayout().getPrefTypeAlignment(Int32Ty);
Bill Wendling2977a152011-10-19 09:24:02 +00007457 if (Align == 0)
Mehdi Aminia749f2a2015-07-09 02:09:52 +00007458 Align = MF->getDataLayout().getTypeAllocSize(C->getType());
Bill Wendling2977a152011-10-19 09:24:02 +00007459 unsigned Idx = ConstantPool->getConstantPoolIndex(C, Align);
7460
7461 unsigned VReg1 = MRI->createVirtualRegister(TRC);
7462 AddDefaultPred(BuildMI(DispatchBB, dl, TII->get(ARM::LDRcp))
7463 .addReg(VReg1, RegState::Define)
Bill Wendlingcf7bdf42011-10-20 20:37:11 +00007464 .addConstantPoolIndex(Idx)
7465 .addImm(0));
Bill Wendling2977a152011-10-19 09:24:02 +00007466 AddDefaultPred(BuildMI(DispatchBB, dl, TII->get(ARM::CMPrr))
7467 .addReg(NewVReg1)
7468 .addReg(VReg1, RegState::Kill));
Bill Wendling4969dcd2011-10-18 22:52:20 +00007469 }
7470
Bill Wendling5626c662011-10-06 22:53:00 +00007471 BuildMI(DispatchBB, dl, TII->get(ARM::Bcc))
7472 .addMBB(TrapBB)
7473 .addImm(ARMCC::HI)
7474 .addReg(ARM::CPSR);
Bill Wendling202803e2011-10-05 00:02:33 +00007475
Bill Wendling973c8172011-10-18 22:11:18 +00007476 unsigned NewVReg3 = MRI->createVirtualRegister(TRC);
Bill Wendling5626c662011-10-06 22:53:00 +00007477 AddDefaultCC(
Bill Wendling973c8172011-10-18 22:11:18 +00007478 AddDefaultPred(BuildMI(DispContBB, dl, TII->get(ARM::MOVsi), NewVReg3)
Bill Wendling5626c662011-10-06 22:53:00 +00007479 .addReg(NewVReg1)
7480 .addImm(ARM_AM::getSORegOpc(ARM_AM::lsl, 2))));
Bill Wendling973c8172011-10-18 22:11:18 +00007481 unsigned NewVReg4 = MRI->createVirtualRegister(TRC);
7482 AddDefaultPred(BuildMI(DispContBB, dl, TII->get(ARM::LEApcrelJT), NewVReg4)
Tim Northover4998a472015-05-13 20:28:38 +00007483 .addJumpTableIndex(MJTI));
Bill Wendling5626c662011-10-06 22:53:00 +00007484
Alex Lorenze40c8a22015-08-11 23:09:45 +00007485 MachineMemOperand *JTMMOLd = MF->getMachineMemOperand(
7486 MachinePointerInfo::getJumpTable(*MF), MachineMemOperand::MOLoad, 4, 4);
Bill Wendling973c8172011-10-18 22:11:18 +00007487 unsigned NewVReg5 = MRI->createVirtualRegister(TRC);
Bill Wendling5626c662011-10-06 22:53:00 +00007488 AddDefaultPred(
Bill Wendling973c8172011-10-18 22:11:18 +00007489 BuildMI(DispContBB, dl, TII->get(ARM::LDRrs), NewVReg5)
7490 .addReg(NewVReg3, RegState::Kill)
7491 .addReg(NewVReg4)
Bill Wendling5626c662011-10-06 22:53:00 +00007492 .addImm(0)
7493 .addMemOperand(JTMMOLd));
7494
Chad Rosier96603432013-03-01 18:30:38 +00007495 if (RelocM == Reloc::PIC_) {
7496 BuildMI(DispContBB, dl, TII->get(ARM::BR_JTadd))
7497 .addReg(NewVReg5, RegState::Kill)
7498 .addReg(NewVReg4)
Tim Northover4998a472015-05-13 20:28:38 +00007499 .addJumpTableIndex(MJTI);
Chad Rosier96603432013-03-01 18:30:38 +00007500 } else {
7501 BuildMI(DispContBB, dl, TII->get(ARM::BR_JTr))
7502 .addReg(NewVReg5, RegState::Kill)
Tim Northover4998a472015-05-13 20:28:38 +00007503 .addJumpTableIndex(MJTI);
Chad Rosier96603432013-03-01 18:30:38 +00007504 }
Bill Wendling5626c662011-10-06 22:53:00 +00007505 }
Bill Wendling202803e2011-10-05 00:02:33 +00007506
Bill Wendling324be982011-10-05 00:39:32 +00007507 // Add the jump table entries as successors to the MBB.
Jakob Stoklund Olesen710093e2012-08-20 20:52:03 +00007508 SmallPtrSet<MachineBasicBlock*, 8> SeenMBBs;
Bill Wendling324be982011-10-05 00:39:32 +00007509 for (std::vector<MachineBasicBlock*>::iterator
Bill Wendling883ec972011-10-07 23:18:02 +00007510 I = LPadList.begin(), E = LPadList.end(); I != E; ++I) {
7511 MachineBasicBlock *CurMBB = *I;
David Blaikie70573dc2014-11-19 07:49:26 +00007512 if (SeenMBBs.insert(CurMBB).second)
Bill Wendling883ec972011-10-07 23:18:02 +00007513 DispContBB->addSuccessor(CurMBB);
Bill Wendling883ec972011-10-07 23:18:02 +00007514 }
7515
Bill Wendling26d27802011-10-17 05:25:09 +00007516 // N.B. the order the invoke BBs are processed in doesn't matter here.
Craig Topper840beec2014-04-04 05:16:06 +00007517 const MCPhysReg *SavedRegs = RI.getCalleeSavedRegs(MF);
Bill Wendling617075f2011-10-18 18:30:49 +00007518 SmallVector<MachineBasicBlock*, 64> MBBLPads;
Craig Topper46276792014-08-24 23:23:06 +00007519 for (MachineBasicBlock *BB : InvokeBBs) {
Bill Wendling6f3f9a32011-10-14 23:34:37 +00007520
7521 // Remove the landing pad successor from the invoke block and replace it
7522 // with the new dispatch block.
Bill Wendling1414bc52011-10-26 07:16:18 +00007523 SmallVector<MachineBasicBlock*, 4> Successors(BB->succ_begin(),
7524 BB->succ_end());
7525 while (!Successors.empty()) {
7526 MachineBasicBlock *SMBB = Successors.pop_back_val();
Reid Kleckner0e288232015-08-27 23:27:47 +00007527 if (SMBB->isEHPad()) {
Bill Wendling883ec972011-10-07 23:18:02 +00007528 BB->removeSuccessor(SMBB);
Bill Wendling617075f2011-10-18 18:30:49 +00007529 MBBLPads.push_back(SMBB);
Bill Wendling883ec972011-10-07 23:18:02 +00007530 }
7531 }
7532
Cong Houd97c1002015-12-01 05:29:22 +00007533 BB->addSuccessor(DispatchBB, BranchProbability::getZero());
Cong Houc1069892015-12-13 09:26:17 +00007534 BB->normalizeSuccProbs();
Bill Wendling6f3f9a32011-10-14 23:34:37 +00007535
7536 // Find the invoke call and mark all of the callee-saved registers as
7537 // 'implicit defined' so that they're spilled. This prevents code from
7538 // moving instructions to before the EH block, where they will never be
7539 // executed.
7540 for (MachineBasicBlock::reverse_iterator
7541 II = BB->rbegin(), IE = BB->rend(); II != IE; ++II) {
Evan Cheng7f8e5632011-12-07 07:15:52 +00007542 if (!II->isCall()) continue;
Bill Wendling6f3f9a32011-10-14 23:34:37 +00007543
7544 DenseMap<unsigned, bool> DefRegs;
7545 for (MachineInstr::mop_iterator
7546 OI = II->operands_begin(), OE = II->operands_end();
7547 OI != OE; ++OI) {
7548 if (!OI->isReg()) continue;
7549 DefRegs[OI->getReg()] = true;
7550 }
7551
Jakob Stoklund Olesenb159b5f2012-12-19 21:31:56 +00007552 MachineInstrBuilder MIB(*MF, &*II);
Bill Wendling6f3f9a32011-10-14 23:34:37 +00007553
Bill Wendling9e0cd1e2011-10-14 23:55:44 +00007554 for (unsigned i = 0; SavedRegs[i] != 0; ++i) {
Bill Wendling94e66432011-10-22 00:29:28 +00007555 unsigned Reg = SavedRegs[i];
7556 if (Subtarget->isThumb2() &&
Craig Topperc7242e02012-04-20 07:30:17 +00007557 !ARM::tGPRRegClass.contains(Reg) &&
7558 !ARM::hGPRRegClass.contains(Reg))
Bill Wendling94e66432011-10-22 00:29:28 +00007559 continue;
Craig Topperc7242e02012-04-20 07:30:17 +00007560 if (Subtarget->isThumb1Only() && !ARM::tGPRRegClass.contains(Reg))
Bill Wendling94e66432011-10-22 00:29:28 +00007561 continue;
Craig Topperc7242e02012-04-20 07:30:17 +00007562 if (!Subtarget->isThumb() && !ARM::GPRRegClass.contains(Reg))
Bill Wendling94e66432011-10-22 00:29:28 +00007563 continue;
7564 if (!DefRegs[Reg])
7565 MIB.addReg(Reg, RegState::ImplicitDefine | RegState::Dead);
Bill Wendling9e0cd1e2011-10-14 23:55:44 +00007566 }
Bill Wendling6f3f9a32011-10-14 23:34:37 +00007567
7568 break;
7569 }
Bill Wendling883ec972011-10-07 23:18:02 +00007570 }
Bill Wendling324be982011-10-05 00:39:32 +00007571
Bill Wendling617075f2011-10-18 18:30:49 +00007572 // Mark all former landing pads as non-landing pads. The dispatch is the only
7573 // landing pad now.
7574 for (SmallVectorImpl<MachineBasicBlock*>::iterator
7575 I = MBBLPads.begin(), E = MBBLPads.end(); I != E; ++I)
Reid Kleckner0e288232015-08-27 23:27:47 +00007576 (*I)->setIsEHPad(false);
Bill Wendling617075f2011-10-18 18:30:49 +00007577
Bill Wendling324be982011-10-05 00:39:32 +00007578 // The instruction is gone now.
7579 MI->eraseFromParent();
Bill Wendling374ee192011-10-03 21:25:38 +00007580}
7581
Evan Cheng0cc4ad92010-07-13 19:27:42 +00007582static
7583MachineBasicBlock *OtherSucc(MachineBasicBlock *MBB, MachineBasicBlock *Succ) {
7584 for (MachineBasicBlock::succ_iterator I = MBB->succ_begin(),
7585 E = MBB->succ_end(); I != E; ++I)
7586 if (*I != Succ)
7587 return *I;
7588 llvm_unreachable("Expecting a BB with two successors!");
7589}
7590
Manman Renb504f492013-10-29 22:27:32 +00007591/// Return the load opcode for a given load size. If load size >= 8,
7592/// neon opcode will be returned.
7593static unsigned getLdOpcode(unsigned LdSize, bool IsThumb1, bool IsThumb2) {
7594 if (LdSize >= 8)
7595 return LdSize == 16 ? ARM::VLD1q32wb_fixed
7596 : LdSize == 8 ? ARM::VLD1d32wb_fixed : 0;
7597 if (IsThumb1)
7598 return LdSize == 4 ? ARM::tLDRi
7599 : LdSize == 2 ? ARM::tLDRHi
7600 : LdSize == 1 ? ARM::tLDRBi : 0;
7601 if (IsThumb2)
7602 return LdSize == 4 ? ARM::t2LDR_POST
7603 : LdSize == 2 ? ARM::t2LDRH_POST
7604 : LdSize == 1 ? ARM::t2LDRB_POST : 0;
7605 return LdSize == 4 ? ARM::LDR_POST_IMM
7606 : LdSize == 2 ? ARM::LDRH_POST
7607 : LdSize == 1 ? ARM::LDRB_POST_IMM : 0;
7608}
7609
7610/// Return the store opcode for a given store size. If store size >= 8,
7611/// neon opcode will be returned.
7612static unsigned getStOpcode(unsigned StSize, bool IsThumb1, bool IsThumb2) {
7613 if (StSize >= 8)
7614 return StSize == 16 ? ARM::VST1q32wb_fixed
7615 : StSize == 8 ? ARM::VST1d32wb_fixed : 0;
7616 if (IsThumb1)
7617 return StSize == 4 ? ARM::tSTRi
7618 : StSize == 2 ? ARM::tSTRHi
7619 : StSize == 1 ? ARM::tSTRBi : 0;
7620 if (IsThumb2)
7621 return StSize == 4 ? ARM::t2STR_POST
7622 : StSize == 2 ? ARM::t2STRH_POST
7623 : StSize == 1 ? ARM::t2STRB_POST : 0;
7624 return StSize == 4 ? ARM::STR_POST_IMM
7625 : StSize == 2 ? ARM::STRH_POST
7626 : StSize == 1 ? ARM::STRB_POST_IMM : 0;
7627}
7628
7629/// Emit a post-increment load operation with given size. The instructions
7630/// will be added to BB at Pos.
7631static void emitPostLd(MachineBasicBlock *BB, MachineInstr *Pos,
7632 const TargetInstrInfo *TII, DebugLoc dl,
7633 unsigned LdSize, unsigned Data, unsigned AddrIn,
7634 unsigned AddrOut, bool IsThumb1, bool IsThumb2) {
7635 unsigned LdOpc = getLdOpcode(LdSize, IsThumb1, IsThumb2);
7636 assert(LdOpc != 0 && "Should have a load opcode");
7637 if (LdSize >= 8) {
7638 AddDefaultPred(BuildMI(*BB, Pos, dl, TII->get(LdOpc), Data)
7639 .addReg(AddrOut, RegState::Define).addReg(AddrIn)
7640 .addImm(0));
7641 } else if (IsThumb1) {
7642 // load + update AddrIn
7643 AddDefaultPred(BuildMI(*BB, Pos, dl, TII->get(LdOpc), Data)
7644 .addReg(AddrIn).addImm(0));
7645 MachineInstrBuilder MIB =
7646 BuildMI(*BB, Pos, dl, TII->get(ARM::tADDi8), AddrOut);
7647 MIB = AddDefaultT1CC(MIB);
7648 MIB.addReg(AddrIn).addImm(LdSize);
7649 AddDefaultPred(MIB);
7650 } else if (IsThumb2) {
7651 AddDefaultPred(BuildMI(*BB, Pos, dl, TII->get(LdOpc), Data)
7652 .addReg(AddrOut, RegState::Define).addReg(AddrIn)
7653 .addImm(LdSize));
7654 } else { // arm
7655 AddDefaultPred(BuildMI(*BB, Pos, dl, TII->get(LdOpc), Data)
7656 .addReg(AddrOut, RegState::Define).addReg(AddrIn)
7657 .addReg(0).addImm(LdSize));
7658 }
7659}
7660
7661/// Emit a post-increment store operation with given size. The instructions
7662/// will be added to BB at Pos.
7663static void emitPostSt(MachineBasicBlock *BB, MachineInstr *Pos,
7664 const TargetInstrInfo *TII, DebugLoc dl,
7665 unsigned StSize, unsigned Data, unsigned AddrIn,
7666 unsigned AddrOut, bool IsThumb1, bool IsThumb2) {
7667 unsigned StOpc = getStOpcode(StSize, IsThumb1, IsThumb2);
7668 assert(StOpc != 0 && "Should have a store opcode");
7669 if (StSize >= 8) {
7670 AddDefaultPred(BuildMI(*BB, Pos, dl, TII->get(StOpc), AddrOut)
7671 .addReg(AddrIn).addImm(0).addReg(Data));
7672 } else if (IsThumb1) {
7673 // store + update AddrIn
7674 AddDefaultPred(BuildMI(*BB, Pos, dl, TII->get(StOpc)).addReg(Data)
7675 .addReg(AddrIn).addImm(0));
7676 MachineInstrBuilder MIB =
7677 BuildMI(*BB, Pos, dl, TII->get(ARM::tADDi8), AddrOut);
7678 MIB = AddDefaultT1CC(MIB);
7679 MIB.addReg(AddrIn).addImm(StSize);
7680 AddDefaultPred(MIB);
7681 } else if (IsThumb2) {
7682 AddDefaultPred(BuildMI(*BB, Pos, dl, TII->get(StOpc), AddrOut)
7683 .addReg(Data).addReg(AddrIn).addImm(StSize));
7684 } else { // arm
7685 AddDefaultPred(BuildMI(*BB, Pos, dl, TII->get(StOpc), AddrOut)
7686 .addReg(Data).addReg(AddrIn).addReg(0)
7687 .addImm(StSize));
7688 }
7689}
7690
David Peixottoc32e24a2013-10-17 19:49:22 +00007691MachineBasicBlock *
7692ARMTargetLowering::EmitStructByval(MachineInstr *MI,
7693 MachineBasicBlock *BB) const {
Manman Rene8735522012-06-01 19:33:18 +00007694 // This pseudo instruction has 3 operands: dst, src, size
7695 // We expand it to a loop if size > Subtarget->getMaxInlineSizeThreshold().
7696 // Otherwise, we will generate unrolled scalar copies.
Eric Christopher1889fdc2015-01-29 00:19:39 +00007697 const TargetInstrInfo *TII = Subtarget->getInstrInfo();
Manman Rene8735522012-06-01 19:33:18 +00007698 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Duncan P. N. Exon Smith9f9559e2015-10-19 23:25:57 +00007699 MachineFunction::iterator It = ++BB->getIterator();
Manman Rene8735522012-06-01 19:33:18 +00007700
7701 unsigned dest = MI->getOperand(0).getReg();
7702 unsigned src = MI->getOperand(1).getReg();
7703 unsigned SizeVal = MI->getOperand(2).getImm();
7704 unsigned Align = MI->getOperand(3).getImm();
7705 DebugLoc dl = MI->getDebugLoc();
7706
Manman Rene8735522012-06-01 19:33:18 +00007707 MachineFunction *MF = BB->getParent();
7708 MachineRegisterInfo &MRI = MF->getRegInfo();
David Peixottoc32e24a2013-10-17 19:49:22 +00007709 unsigned UnitSize = 0;
Craig Topper062a2ba2014-04-25 05:30:21 +00007710 const TargetRegisterClass *TRC = nullptr;
7711 const TargetRegisterClass *VecTRC = nullptr;
David Peixottob0653e532013-10-24 16:39:36 +00007712
7713 bool IsThumb1 = Subtarget->isThumb1Only();
7714 bool IsThumb2 = Subtarget->isThumb2();
Manman Rene8735522012-06-01 19:33:18 +00007715
7716 if (Align & 1) {
Manman Rene8735522012-06-01 19:33:18 +00007717 UnitSize = 1;
7718 } else if (Align & 2) {
Manman Rene8735522012-06-01 19:33:18 +00007719 UnitSize = 2;
7720 } else {
Manman Ren6e1fd462012-06-18 22:23:48 +00007721 // Check whether we can use NEON instructions.
Duncan P. N. Exon Smith2cff9e12015-02-14 02:24:44 +00007722 if (!MF->getFunction()->hasFnAttribute(Attribute::NoImplicitFloat) &&
Manman Ren6e1fd462012-06-18 22:23:48 +00007723 Subtarget->hasNEON()) {
David Peixottoc32e24a2013-10-17 19:49:22 +00007724 if ((Align % 16 == 0) && SizeVal >= 16)
Manman Ren6e1fd462012-06-18 22:23:48 +00007725 UnitSize = 16;
David Peixottoc32e24a2013-10-17 19:49:22 +00007726 else if ((Align % 8 == 0) && SizeVal >= 8)
Manman Ren6e1fd462012-06-18 22:23:48 +00007727 UnitSize = 8;
Manman Ren6e1fd462012-06-18 22:23:48 +00007728 }
7729 // Can't use NEON instructions.
David Peixottoc32e24a2013-10-17 19:49:22 +00007730 if (UnitSize == 0)
Manman Ren6e1fd462012-06-18 22:23:48 +00007731 UnitSize = 4;
Manman Rene8735522012-06-01 19:33:18 +00007732 }
Manman Ren6e1fd462012-06-18 22:23:48 +00007733
David Peixottob0653e532013-10-24 16:39:36 +00007734 // Select the correct opcode and register class for unit size load/store
7735 bool IsNeon = UnitSize >= 8;
Craig Topper61e88f42014-11-21 05:58:21 +00007736 TRC = (IsThumb1 || IsThumb2) ? &ARM::tGPRRegClass : &ARM::GPRRegClass;
Manman Renb504f492013-10-29 22:27:32 +00007737 if (IsNeon)
Craig Topper61e88f42014-11-21 05:58:21 +00007738 VecTRC = UnitSize == 16 ? &ARM::DPairRegClass
7739 : UnitSize == 8 ? &ARM::DPRRegClass
7740 : nullptr;
David Peixottob0653e532013-10-24 16:39:36 +00007741
Manman Rene8735522012-06-01 19:33:18 +00007742 unsigned BytesLeft = SizeVal % UnitSize;
7743 unsigned LoopSize = SizeVal - BytesLeft;
7744
7745 if (SizeVal <= Subtarget->getMaxInlineSizeThreshold()) {
7746 // Use LDR and STR to copy.
7747 // [scratch, srcOut] = LDR_POST(srcIn, UnitSize)
7748 // [destOut] = STR_POST(scratch, destIn, UnitSize)
7749 unsigned srcIn = src;
7750 unsigned destIn = dest;
7751 for (unsigned i = 0; i < LoopSize; i+=UnitSize) {
David Peixottob0653e532013-10-24 16:39:36 +00007752 unsigned srcOut = MRI.createVirtualRegister(TRC);
7753 unsigned destOut = MRI.createVirtualRegister(TRC);
7754 unsigned scratch = MRI.createVirtualRegister(IsNeon ? VecTRC : TRC);
Manman Renb504f492013-10-29 22:27:32 +00007755 emitPostLd(BB, MI, TII, dl, UnitSize, scratch, srcIn, srcOut,
7756 IsThumb1, IsThumb2);
7757 emitPostSt(BB, MI, TII, dl, UnitSize, scratch, destIn, destOut,
7758 IsThumb1, IsThumb2);
David Peixottob0653e532013-10-24 16:39:36 +00007759 srcIn = srcOut;
7760 destIn = destOut;
Manman Rene8735522012-06-01 19:33:18 +00007761 }
7762
7763 // Handle the leftover bytes with LDRB and STRB.
7764 // [scratch, srcOut] = LDRB_POST(srcIn, 1)
7765 // [destOut] = STRB_POST(scratch, destIn, 1)
Manman Rene8735522012-06-01 19:33:18 +00007766 for (unsigned i = 0; i < BytesLeft; i++) {
David Peixottob0653e532013-10-24 16:39:36 +00007767 unsigned srcOut = MRI.createVirtualRegister(TRC);
7768 unsigned destOut = MRI.createVirtualRegister(TRC);
7769 unsigned scratch = MRI.createVirtualRegister(TRC);
Manman Renb504f492013-10-29 22:27:32 +00007770 emitPostLd(BB, MI, TII, dl, 1, scratch, srcIn, srcOut,
7771 IsThumb1, IsThumb2);
7772 emitPostSt(BB, MI, TII, dl, 1, scratch, destIn, destOut,
7773 IsThumb1, IsThumb2);
David Peixottob0653e532013-10-24 16:39:36 +00007774 srcIn = srcOut;
7775 destIn = destOut;
Manman Rene8735522012-06-01 19:33:18 +00007776 }
7777 MI->eraseFromParent(); // The instruction is gone now.
7778 return BB;
7779 }
7780
7781 // Expand the pseudo op to a loop.
7782 // thisMBB:
7783 // ...
7784 // movw varEnd, # --> with thumb2
7785 // movt varEnd, #
7786 // ldrcp varEnd, idx --> without thumb2
7787 // fallthrough --> loopMBB
7788 // loopMBB:
7789 // PHI varPhi, varEnd, varLoop
7790 // PHI srcPhi, src, srcLoop
7791 // PHI destPhi, dst, destLoop
7792 // [scratch, srcLoop] = LDR_POST(srcPhi, UnitSize)
7793 // [destLoop] = STR_POST(scratch, destPhi, UnitSize)
7794 // subs varLoop, varPhi, #UnitSize
7795 // bne loopMBB
7796 // fallthrough --> exitMBB
7797 // exitMBB:
7798 // epilogue to handle left-over bytes
7799 // [scratch, srcOut] = LDRB_POST(srcLoop, 1)
7800 // [destOut] = STRB_POST(scratch, destLoop, 1)
7801 MachineBasicBlock *loopMBB = MF->CreateMachineBasicBlock(LLVM_BB);
7802 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
7803 MF->insert(It, loopMBB);
7804 MF->insert(It, exitMBB);
7805
7806 // Transfer the remainder of BB and its successor edges to exitMBB.
7807 exitMBB->splice(exitMBB->begin(), BB,
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00007808 std::next(MachineBasicBlock::iterator(MI)), BB->end());
Manman Rene8735522012-06-01 19:33:18 +00007809 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
7810
7811 // Load an immediate to varEnd.
David Peixottob0653e532013-10-24 16:39:36 +00007812 unsigned varEnd = MRI.createVirtualRegister(TRC);
Derek Schuffb0513892015-03-26 22:11:00 +00007813 if (Subtarget->useMovt(*MF)) {
David Peixottob0653e532013-10-24 16:39:36 +00007814 unsigned Vtmp = varEnd;
7815 if ((LoopSize & 0xFFFF0000) != 0)
7816 Vtmp = MRI.createVirtualRegister(TRC);
Derek Schuffb0513892015-03-26 22:11:00 +00007817 AddDefaultPred(BuildMI(BB, dl,
7818 TII->get(IsThumb2 ? ARM::t2MOVi16 : ARM::MOVi16),
7819 Vtmp).addImm(LoopSize & 0xFFFF));
David Peixottob0653e532013-10-24 16:39:36 +00007820
7821 if ((LoopSize & 0xFFFF0000) != 0)
Derek Schuffb0513892015-03-26 22:11:00 +00007822 AddDefaultPred(BuildMI(BB, dl,
7823 TII->get(IsThumb2 ? ARM::t2MOVTi16 : ARM::MOVTi16),
7824 varEnd)
7825 .addReg(Vtmp)
7826 .addImm(LoopSize >> 16));
David Peixottob0653e532013-10-24 16:39:36 +00007827 } else {
7828 MachineConstantPool *ConstantPool = MF->getConstantPool();
7829 Type *Int32Ty = Type::getInt32Ty(MF->getFunction()->getContext());
7830 const Constant *C = ConstantInt::get(Int32Ty, LoopSize);
7831
7832 // MachineConstantPool wants an explicit alignment.
Mehdi Aminia749f2a2015-07-09 02:09:52 +00007833 unsigned Align = MF->getDataLayout().getPrefTypeAlignment(Int32Ty);
David Peixottob0653e532013-10-24 16:39:36 +00007834 if (Align == 0)
Mehdi Aminia749f2a2015-07-09 02:09:52 +00007835 Align = MF->getDataLayout().getTypeAllocSize(C->getType());
David Peixottob0653e532013-10-24 16:39:36 +00007836 unsigned Idx = ConstantPool->getConstantPoolIndex(C, Align);
7837
7838 if (IsThumb1)
7839 AddDefaultPred(BuildMI(*BB, MI, dl, TII->get(ARM::tLDRpci)).addReg(
7840 varEnd, RegState::Define).addConstantPoolIndex(Idx));
7841 else
7842 AddDefaultPred(BuildMI(*BB, MI, dl, TII->get(ARM::LDRcp)).addReg(
7843 varEnd, RegState::Define).addConstantPoolIndex(Idx).addImm(0));
7844 }
Manman Rene8735522012-06-01 19:33:18 +00007845 BB->addSuccessor(loopMBB);
7846
7847 // Generate the loop body:
7848 // varPhi = PHI(varLoop, varEnd)
7849 // srcPhi = PHI(srcLoop, src)
7850 // destPhi = PHI(destLoop, dst)
7851 MachineBasicBlock *entryBB = BB;
7852 BB = loopMBB;
David Peixottob0653e532013-10-24 16:39:36 +00007853 unsigned varLoop = MRI.createVirtualRegister(TRC);
7854 unsigned varPhi = MRI.createVirtualRegister(TRC);
7855 unsigned srcLoop = MRI.createVirtualRegister(TRC);
7856 unsigned srcPhi = MRI.createVirtualRegister(TRC);
7857 unsigned destLoop = MRI.createVirtualRegister(TRC);
7858 unsigned destPhi = MRI.createVirtualRegister(TRC);
Manman Rene8735522012-06-01 19:33:18 +00007859
7860 BuildMI(*BB, BB->begin(), dl, TII->get(ARM::PHI), varPhi)
7861 .addReg(varLoop).addMBB(loopMBB)
7862 .addReg(varEnd).addMBB(entryBB);
7863 BuildMI(BB, dl, TII->get(ARM::PHI), srcPhi)
7864 .addReg(srcLoop).addMBB(loopMBB)
7865 .addReg(src).addMBB(entryBB);
7866 BuildMI(BB, dl, TII->get(ARM::PHI), destPhi)
7867 .addReg(destLoop).addMBB(loopMBB)
7868 .addReg(dest).addMBB(entryBB);
7869
7870 // [scratch, srcLoop] = LDR_POST(srcPhi, UnitSize)
7871 // [destLoop] = STR_POST(scratch, destPhi, UnitSiz)
David Peixottob0653e532013-10-24 16:39:36 +00007872 unsigned scratch = MRI.createVirtualRegister(IsNeon ? VecTRC : TRC);
Manman Renb504f492013-10-29 22:27:32 +00007873 emitPostLd(BB, BB->end(), TII, dl, UnitSize, scratch, srcPhi, srcLoop,
7874 IsThumb1, IsThumb2);
7875 emitPostSt(BB, BB->end(), TII, dl, UnitSize, scratch, destPhi, destLoop,
7876 IsThumb1, IsThumb2);
Manman Rene8735522012-06-01 19:33:18 +00007877
7878 // Decrement loop variable by UnitSize.
David Peixottob0653e532013-10-24 16:39:36 +00007879 if (IsThumb1) {
7880 MachineInstrBuilder MIB =
7881 BuildMI(*BB, BB->end(), dl, TII->get(ARM::tSUBi8), varLoop);
7882 MIB = AddDefaultT1CC(MIB);
7883 MIB.addReg(varPhi).addImm(UnitSize);
7884 AddDefaultPred(MIB);
7885 } else {
7886 MachineInstrBuilder MIB =
7887 BuildMI(*BB, BB->end(), dl,
7888 TII->get(IsThumb2 ? ARM::t2SUBri : ARM::SUBri), varLoop);
7889 AddDefaultCC(AddDefaultPred(MIB.addReg(varPhi).addImm(UnitSize)));
7890 MIB->getOperand(5).setReg(ARM::CPSR);
7891 MIB->getOperand(5).setIsDef(true);
7892 }
7893 BuildMI(*BB, BB->end(), dl,
7894 TII->get(IsThumb1 ? ARM::tBcc : IsThumb2 ? ARM::t2Bcc : ARM::Bcc))
7895 .addMBB(loopMBB).addImm(ARMCC::NE).addReg(ARM::CPSR);
Manman Rene8735522012-06-01 19:33:18 +00007896
7897 // loopMBB can loop back to loopMBB or fall through to exitMBB.
7898 BB->addSuccessor(loopMBB);
7899 BB->addSuccessor(exitMBB);
7900
7901 // Add epilogue to handle BytesLeft.
7902 BB = exitMBB;
7903 MachineInstr *StartOfExit = exitMBB->begin();
Manman Rene8735522012-06-01 19:33:18 +00007904
7905 // [scratch, srcOut] = LDRB_POST(srcLoop, 1)
7906 // [destOut] = STRB_POST(scratch, destLoop, 1)
7907 unsigned srcIn = srcLoop;
7908 unsigned destIn = destLoop;
7909 for (unsigned i = 0; i < BytesLeft; i++) {
David Peixottob0653e532013-10-24 16:39:36 +00007910 unsigned srcOut = MRI.createVirtualRegister(TRC);
7911 unsigned destOut = MRI.createVirtualRegister(TRC);
7912 unsigned scratch = MRI.createVirtualRegister(TRC);
Manman Renb504f492013-10-29 22:27:32 +00007913 emitPostLd(BB, StartOfExit, TII, dl, 1, scratch, srcIn, srcOut,
7914 IsThumb1, IsThumb2);
7915 emitPostSt(BB, StartOfExit, TII, dl, 1, scratch, destIn, destOut,
7916 IsThumb1, IsThumb2);
David Peixottob0653e532013-10-24 16:39:36 +00007917 srcIn = srcOut;
7918 destIn = destOut;
Manman Rene8735522012-06-01 19:33:18 +00007919 }
7920
7921 MI->eraseFromParent(); // The instruction is gone now.
7922 return BB;
7923}
7924
Jim Grosbach8f9a3ac2009-12-12 01:40:06 +00007925MachineBasicBlock *
Saleem Abdulrasoolabac6e92014-06-09 20:18:42 +00007926ARMTargetLowering::EmitLowered__chkstk(MachineInstr *MI,
7927 MachineBasicBlock *MBB) const {
7928 const TargetMachine &TM = getTargetMachine();
Eric Christopher1889fdc2015-01-29 00:19:39 +00007929 const TargetInstrInfo &TII = *Subtarget->getInstrInfo();
Saleem Abdulrasoolabac6e92014-06-09 20:18:42 +00007930 DebugLoc DL = MI->getDebugLoc();
7931
7932 assert(Subtarget->isTargetWindows() &&
7933 "__chkstk is only supported on Windows");
7934 assert(Subtarget->isThumb2() && "Windows on ARM requires Thumb-2 mode");
7935
7936 // __chkstk takes the number of words to allocate on the stack in R4, and
7937 // returns the stack adjustment in number of bytes in R4. This will not
7938 // clober any other registers (other than the obvious lr).
7939 //
7940 // Although, technically, IP should be considered a register which may be
7941 // clobbered, the call itself will not touch it. Windows on ARM is a pure
7942 // thumb-2 environment, so there is no interworking required. As a result, we
7943 // do not expect a veneer to be emitted by the linker, clobbering IP.
7944 //
Alp Toker1d099d92014-06-19 19:41:26 +00007945 // Each module receives its own copy of __chkstk, so no import thunk is
Saleem Abdulrasoolabac6e92014-06-09 20:18:42 +00007946 // required, again, ensuring that IP is not clobbered.
7947 //
7948 // Finally, although some linkers may theoretically provide a trampoline for
7949 // out of range calls (which is quite common due to a 32M range limitation of
7950 // branches for Thumb), we can generate the long-call version via
7951 // -mcmodel=large, alleviating the need for the trampoline which may clobber
7952 // IP.
7953
7954 switch (TM.getCodeModel()) {
7955 case CodeModel::Small:
7956 case CodeModel::Medium:
7957 case CodeModel::Default:
7958 case CodeModel::Kernel:
7959 BuildMI(*MBB, MI, DL, TII.get(ARM::tBL))
7960 .addImm((unsigned)ARMCC::AL).addReg(0)
7961 .addExternalSymbol("__chkstk")
7962 .addReg(ARM::R4, RegState::Implicit | RegState::Kill)
7963 .addReg(ARM::R4, RegState::Implicit | RegState::Define)
7964 .addReg(ARM::R12, RegState::Implicit | RegState::Define | RegState::Dead);
7965 break;
7966 case CodeModel::Large:
7967 case CodeModel::JITDefault: {
7968 MachineRegisterInfo &MRI = MBB->getParent()->getRegInfo();
7969 unsigned Reg = MRI.createVirtualRegister(&ARM::rGPRRegClass);
7970
7971 BuildMI(*MBB, MI, DL, TII.get(ARM::t2MOVi32imm), Reg)
7972 .addExternalSymbol("__chkstk");
7973 BuildMI(*MBB, MI, DL, TII.get(ARM::tBLXr))
7974 .addImm((unsigned)ARMCC::AL).addReg(0)
7975 .addReg(Reg, RegState::Kill)
7976 .addReg(ARM::R4, RegState::Implicit | RegState::Kill)
7977 .addReg(ARM::R4, RegState::Implicit | RegState::Define)
7978 .addReg(ARM::R12, RegState::Implicit | RegState::Define | RegState::Dead);
7979 break;
7980 }
7981 }
7982
7983 AddDefaultCC(AddDefaultPred(BuildMI(*MBB, MI, DL, TII.get(ARM::t2SUBrr),
7984 ARM::SP)
Saleem Abdulrasoolc4e00282014-07-19 01:29:51 +00007985 .addReg(ARM::SP).addReg(ARM::R4)));
Saleem Abdulrasoolabac6e92014-06-09 20:18:42 +00007986
7987 MI->eraseFromParent();
7988 return MBB;
7989}
7990
7991MachineBasicBlock *
Saleem Abdulrasoolfe83b502015-09-25 05:15:46 +00007992ARMTargetLowering::EmitLowered__dbzchk(MachineInstr *MI,
7993 MachineBasicBlock *MBB) const {
7994 DebugLoc DL = MI->getDebugLoc();
7995 MachineFunction *MF = MBB->getParent();
7996 const TargetInstrInfo *TII = Subtarget->getInstrInfo();
7997
7998 MachineBasicBlock *ContBB = MF->CreateMachineBasicBlock();
7999 MF->push_back(ContBB);
8000 ContBB->splice(ContBB->begin(), MBB,
8001 std::next(MachineBasicBlock::iterator(MI)), MBB->end());
8002 MBB->addSuccessor(ContBB);
8003
8004 MachineBasicBlock *TrapBB = MF->CreateMachineBasicBlock();
8005 MF->push_back(TrapBB);
8006 BuildMI(TrapBB, DL, TII->get(ARM::t2UDF)).addImm(249);
8007 MBB->addSuccessor(TrapBB);
8008
8009 BuildMI(*MBB, MI, DL, TII->get(ARM::tCBZ))
8010 .addReg(MI->getOperand(0).getReg())
8011 .addMBB(TrapBB);
8012
8013 MI->eraseFromParent();
8014 return ContBB;
8015}
8016
8017MachineBasicBlock *
Evan Cheng29cfb672008-01-30 18:18:23 +00008018ARMTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohman25c16532010-05-01 00:01:06 +00008019 MachineBasicBlock *BB) const {
Eric Christopher1889fdc2015-01-29 00:19:39 +00008020 const TargetInstrInfo *TII = Subtarget->getInstrInfo();
Dale Johannesen7647da62009-02-13 02:25:56 +00008021 DebugLoc dl = MI->getDebugLoc();
Jim Grosbach57ccc192009-12-14 20:14:59 +00008022 bool isThumb2 = Subtarget->isThumb2();
Evan Cheng10043e22007-01-19 07:51:42 +00008023 switch (MI->getOpcode()) {
Andrew Trick0ed57782011-04-23 03:55:32 +00008024 default: {
Jim Grosbach5c4e99f2009-12-11 01:42:04 +00008025 MI->dump();
Evan Chengb972e562009-08-07 00:34:42 +00008026 llvm_unreachable("Unexpected instr type to insert");
Andrew Trick0ed57782011-04-23 03:55:32 +00008027 }
Jim Grosbach9c0b86a2011-09-16 21:55:56 +00008028 // The Thumb2 pre-indexed stores have the same MI operands, they just
8029 // define them differently in the .td files from the isel patterns, so
8030 // they need pseudos.
8031 case ARM::t2STR_preidx:
8032 MI->setDesc(TII->get(ARM::t2STR_PRE));
8033 return BB;
8034 case ARM::t2STRB_preidx:
8035 MI->setDesc(TII->get(ARM::t2STRB_PRE));
8036 return BB;
8037 case ARM::t2STRH_preidx:
8038 MI->setDesc(TII->get(ARM::t2STRH_PRE));
8039 return BB;
8040
Jim Grosbachf0c95ca2011-08-05 20:35:44 +00008041 case ARM::STRi_preidx:
8042 case ARM::STRBi_preidx: {
Jim Grosbach5e80abb2011-08-09 21:22:41 +00008043 unsigned NewOpc = MI->getOpcode() == ARM::STRi_preidx ?
Jim Grosbachf0c95ca2011-08-05 20:35:44 +00008044 ARM::STR_PRE_IMM : ARM::STRB_PRE_IMM;
8045 // Decode the offset.
8046 unsigned Offset = MI->getOperand(4).getImm();
8047 bool isSub = ARM_AM::getAM2Op(Offset) == ARM_AM::sub;
8048 Offset = ARM_AM::getAM2Offset(Offset);
8049 if (isSub)
8050 Offset = -Offset;
8051
Jim Grosbachf402f692011-08-12 21:02:34 +00008052 MachineMemOperand *MMO = *MI->memoperands_begin();
Benjamin Kramer61a1ff52011-08-27 17:36:14 +00008053 BuildMI(*BB, MI, dl, TII->get(NewOpc))
Jim Grosbachf0c95ca2011-08-05 20:35:44 +00008054 .addOperand(MI->getOperand(0)) // Rn_wb
8055 .addOperand(MI->getOperand(1)) // Rt
8056 .addOperand(MI->getOperand(2)) // Rn
8057 .addImm(Offset) // offset (skip GPR==zero_reg)
8058 .addOperand(MI->getOperand(5)) // pred
Jim Grosbachf402f692011-08-12 21:02:34 +00008059 .addOperand(MI->getOperand(6))
8060 .addMemOperand(MMO);
Jim Grosbachf0c95ca2011-08-05 20:35:44 +00008061 MI->eraseFromParent();
8062 return BB;
8063 }
8064 case ARM::STRr_preidx:
Jim Grosbachd886f8c2011-08-11 21:17:22 +00008065 case ARM::STRBr_preidx:
8066 case ARM::STRH_preidx: {
8067 unsigned NewOpc;
8068 switch (MI->getOpcode()) {
8069 default: llvm_unreachable("unexpected opcode!");
8070 case ARM::STRr_preidx: NewOpc = ARM::STR_PRE_REG; break;
8071 case ARM::STRBr_preidx: NewOpc = ARM::STRB_PRE_REG; break;
8072 case ARM::STRH_preidx: NewOpc = ARM::STRH_PRE; break;
8073 }
Jim Grosbachf0c95ca2011-08-05 20:35:44 +00008074 MachineInstrBuilder MIB = BuildMI(*BB, MI, dl, TII->get(NewOpc));
8075 for (unsigned i = 0; i < MI->getNumOperands(); ++i)
8076 MIB.addOperand(MI->getOperand(i));
8077 MI->eraseFromParent();
8078 return BB;
8079 }
Eli Friedmanc3f9c4a2011-08-31 00:31:29 +00008080
Evan Chengbb2af352009-08-12 05:17:19 +00008081 case ARM::tMOVCCr_pseudo: {
Evan Cheng10043e22007-01-19 07:51:42 +00008082 // To "insert" a SELECT_CC instruction, we actually have to insert the
8083 // diamond control-flow pattern. The incoming instruction knows the
8084 // destination vreg to set, the condition code register to branch on, the
8085 // true/false values to select between, and a branch opcode to use.
8086 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Duncan P. N. Exon Smith9f9559e2015-10-19 23:25:57 +00008087 MachineFunction::iterator It = ++BB->getIterator();
Evan Cheng10043e22007-01-19 07:51:42 +00008088
8089 // thisMBB:
8090 // ...
8091 // TrueVal = ...
8092 // cmpTY ccX, r1, r2
8093 // bCC copy1MBB
8094 // fallthrough --> copy0MBB
8095 MachineBasicBlock *thisMBB = BB;
Dan Gohman3b460302008-07-07 23:14:23 +00008096 MachineFunction *F = BB->getParent();
8097 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
8098 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
Dan Gohmanf4f04102010-07-06 15:49:48 +00008099 F->insert(It, copy0MBB);
8100 F->insert(It, sinkMBB);
Dan Gohman34396292010-07-06 20:24:04 +00008101
8102 // Transfer the remainder of BB and its successor edges to sinkMBB.
8103 sinkMBB->splice(sinkMBB->begin(), BB,
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00008104 std::next(MachineBasicBlock::iterator(MI)), BB->end());
Dan Gohman34396292010-07-06 20:24:04 +00008105 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
8106
Dan Gohmanf4f04102010-07-06 15:49:48 +00008107 BB->addSuccessor(copy0MBB);
8108 BB->addSuccessor(sinkMBB);
Dan Gohman12205642010-07-06 15:18:19 +00008109
Dan Gohman34396292010-07-06 20:24:04 +00008110 BuildMI(BB, dl, TII->get(ARM::tBcc)).addMBB(sinkMBB)
8111 .addImm(MI->getOperand(3).getImm()).addReg(MI->getOperand(4).getReg());
8112
Evan Cheng10043e22007-01-19 07:51:42 +00008113 // copy0MBB:
8114 // %FalseValue = ...
8115 // # fallthrough to sinkMBB
8116 BB = copy0MBB;
8117
8118 // Update machine-CFG edges
8119 BB->addSuccessor(sinkMBB);
8120
8121 // sinkMBB:
8122 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
8123 // ...
8124 BB = sinkMBB;
Dan Gohman34396292010-07-06 20:24:04 +00008125 BuildMI(*BB, BB->begin(), dl,
8126 TII->get(ARM::PHI), MI->getOperand(0).getReg())
Evan Cheng10043e22007-01-19 07:51:42 +00008127 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
8128 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
8129
Dan Gohman34396292010-07-06 20:24:04 +00008130 MI->eraseFromParent(); // The pseudo instruction is gone now.
Evan Cheng10043e22007-01-19 07:51:42 +00008131 return BB;
8132 }
Evan Chengb972e562009-08-07 00:34:42 +00008133
Evan Cheng0cc4ad92010-07-13 19:27:42 +00008134 case ARM::BCCi64:
8135 case ARM::BCCZi64: {
Bob Wilson36be00c2010-12-23 22:45:49 +00008136 // If there is an unconditional branch to the other successor, remove it.
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00008137 BB->erase(std::next(MachineBasicBlock::iterator(MI)), BB->end());
Andrew Trick5eb0a302011-01-19 02:26:13 +00008138
Evan Cheng0cc4ad92010-07-13 19:27:42 +00008139 // Compare both parts that make up the double comparison separately for
8140 // equality.
8141 bool RHSisZero = MI->getOpcode() == ARM::BCCZi64;
8142
8143 unsigned LHS1 = MI->getOperand(1).getReg();
8144 unsigned LHS2 = MI->getOperand(2).getReg();
8145 if (RHSisZero) {
8146 AddDefaultPred(BuildMI(BB, dl,
8147 TII->get(isThumb2 ? ARM::t2CMPri : ARM::CMPri))
8148 .addReg(LHS1).addImm(0));
8149 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPri : ARM::CMPri))
8150 .addReg(LHS2).addImm(0)
8151 .addImm(ARMCC::EQ).addReg(ARM::CPSR);
8152 } else {
8153 unsigned RHS1 = MI->getOperand(3).getReg();
8154 unsigned RHS2 = MI->getOperand(4).getReg();
8155 AddDefaultPred(BuildMI(BB, dl,
8156 TII->get(isThumb2 ? ARM::t2CMPrr : ARM::CMPrr))
8157 .addReg(LHS1).addReg(RHS1));
8158 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPrr : ARM::CMPrr))
8159 .addReg(LHS2).addReg(RHS2)
8160 .addImm(ARMCC::EQ).addReg(ARM::CPSR);
8161 }
8162
8163 MachineBasicBlock *destMBB = MI->getOperand(RHSisZero ? 3 : 5).getMBB();
8164 MachineBasicBlock *exitMBB = OtherSucc(BB, destMBB);
8165 if (MI->getOperand(0).getImm() == ARMCC::NE)
8166 std::swap(destMBB, exitMBB);
8167
8168 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2Bcc : ARM::Bcc))
8169 .addMBB(destMBB).addImm(ARMCC::EQ).addReg(ARM::CPSR);
Owen Anderson29cfe6c2011-09-09 21:48:23 +00008170 if (isThumb2)
8171 AddDefaultPred(BuildMI(BB, dl, TII->get(ARM::t2B)).addMBB(exitMBB));
8172 else
8173 BuildMI(BB, dl, TII->get(ARM::B)) .addMBB(exitMBB);
Evan Cheng0cc4ad92010-07-13 19:27:42 +00008174
8175 MI->eraseFromParent(); // The pseudo instruction is gone now.
8176 return BB;
8177 }
Bill Wendlinga7d697e2011-10-10 22:59:55 +00008178
Bill Wendlingf7f223f2011-10-17 20:37:20 +00008179 case ARM::Int_eh_sjlj_setjmp:
8180 case ARM::Int_eh_sjlj_setjmp_nofp:
8181 case ARM::tInt_eh_sjlj_setjmp:
8182 case ARM::t2Int_eh_sjlj_setjmp:
8183 case ARM::t2Int_eh_sjlj_setjmp_nofp:
Matthias Braun3cd00c12015-07-16 22:34:16 +00008184 return BB;
8185
8186 case ARM::Int_eh_sjlj_setup_dispatch:
Bill Wendlingf7f223f2011-10-17 20:37:20 +00008187 EmitSjLjDispatchBlock(MI, BB);
8188 return BB;
8189
Bill Wendlinga7d697e2011-10-10 22:59:55 +00008190 case ARM::ABS:
8191 case ARM::t2ABS: {
8192 // To insert an ABS instruction, we have to insert the
8193 // diamond control-flow pattern. The incoming instruction knows the
8194 // source vreg to test against 0, the destination vreg to set,
8195 // the condition code register to branch on, the
Andrew Trick3f07c422011-10-18 18:40:53 +00008196 // true/false values to select between, and a branch opcode to use.
Bill Wendlinga7d697e2011-10-10 22:59:55 +00008197 // It transforms
8198 // V1 = ABS V0
8199 // into
8200 // V2 = MOVS V0
8201 // BCC (branch to SinkBB if V0 >= 0)
8202 // RSBBB: V3 = RSBri V2, 0 (compute ABS if V2 < 0)
Andrew Trick3f07c422011-10-18 18:40:53 +00008203 // SinkBB: V1 = PHI(V2, V3)
Bill Wendlinga7d697e2011-10-10 22:59:55 +00008204 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Duncan P. N. Exon Smith9f9559e2015-10-19 23:25:57 +00008205 MachineFunction::iterator BBI = ++BB->getIterator();
Bill Wendlinga7d697e2011-10-10 22:59:55 +00008206 MachineFunction *Fn = BB->getParent();
8207 MachineBasicBlock *RSBBB = Fn->CreateMachineBasicBlock(LLVM_BB);
8208 MachineBasicBlock *SinkBB = Fn->CreateMachineBasicBlock(LLVM_BB);
8209 Fn->insert(BBI, RSBBB);
8210 Fn->insert(BBI, SinkBB);
8211
8212 unsigned int ABSSrcReg = MI->getOperand(1).getReg();
8213 unsigned int ABSDstReg = MI->getOperand(0).getReg();
Pete Cooper51118812015-04-30 22:15:59 +00008214 bool ABSSrcKIll = MI->getOperand(1).isKill();
Bill Wendlinga7d697e2011-10-10 22:59:55 +00008215 bool isThumb2 = Subtarget->isThumb2();
8216 MachineRegisterInfo &MRI = Fn->getRegInfo();
8217 // In Thumb mode S must not be specified if source register is the SP or
8218 // PC and if destination register is the SP, so restrict register class
Craig Topper61e88f42014-11-21 05:58:21 +00008219 unsigned NewRsbDstReg =
8220 MRI.createVirtualRegister(isThumb2 ? &ARM::rGPRRegClass : &ARM::GPRRegClass);
Bill Wendlinga7d697e2011-10-10 22:59:55 +00008221
8222 // Transfer the remainder of BB and its successor edges to sinkMBB.
8223 SinkBB->splice(SinkBB->begin(), BB,
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00008224 std::next(MachineBasicBlock::iterator(MI)), BB->end());
Bill Wendlinga7d697e2011-10-10 22:59:55 +00008225 SinkBB->transferSuccessorsAndUpdatePHIs(BB);
8226
8227 BB->addSuccessor(RSBBB);
8228 BB->addSuccessor(SinkBB);
8229
8230 // fall through to SinkMBB
8231 RSBBB->addSuccessor(SinkBB);
8232
Manman Rene0763c72012-06-15 21:32:12 +00008233 // insert a cmp at the end of BB
Andrew Trickbc325162012-07-18 18:34:24 +00008234 AddDefaultPred(BuildMI(BB, dl,
Manman Rene0763c72012-06-15 21:32:12 +00008235 TII->get(isThumb2 ? ARM::t2CMPri : ARM::CMPri))
8236 .addReg(ABSSrcReg).addImm(0));
Bill Wendlinga7d697e2011-10-10 22:59:55 +00008237
8238 // insert a bcc with opposite CC to ARMCC::MI at the end of BB
Andrew Trick3f07c422011-10-18 18:40:53 +00008239 BuildMI(BB, dl,
Bill Wendlinga7d697e2011-10-10 22:59:55 +00008240 TII->get(isThumb2 ? ARM::t2Bcc : ARM::Bcc)).addMBB(SinkBB)
8241 .addImm(ARMCC::getOppositeCondition(ARMCC::MI)).addReg(ARM::CPSR);
8242
8243 // insert rsbri in RSBBB
8244 // Note: BCC and rsbri will be converted into predicated rsbmi
8245 // by if-conversion pass
Andrew Trick3f07c422011-10-18 18:40:53 +00008246 BuildMI(*RSBBB, RSBBB->begin(), dl,
Bill Wendlinga7d697e2011-10-10 22:59:55 +00008247 TII->get(isThumb2 ? ARM::t2RSBri : ARM::RSBri), NewRsbDstReg)
Pete Cooper51118812015-04-30 22:15:59 +00008248 .addReg(ABSSrcReg, ABSSrcKIll ? RegState::Kill : 0)
Bill Wendlinga7d697e2011-10-10 22:59:55 +00008249 .addImm(0).addImm((unsigned)ARMCC::AL).addReg(0).addReg(0);
8250
Andrew Trick3f07c422011-10-18 18:40:53 +00008251 // insert PHI in SinkBB,
Bill Wendlinga7d697e2011-10-10 22:59:55 +00008252 // reuse ABSDstReg to not change uses of ABS instruction
8253 BuildMI(*SinkBB, SinkBB->begin(), dl,
8254 TII->get(ARM::PHI), ABSDstReg)
8255 .addReg(NewRsbDstReg).addMBB(RSBBB)
Manman Rene0763c72012-06-15 21:32:12 +00008256 .addReg(ABSSrcReg).addMBB(BB);
Bill Wendlinga7d697e2011-10-10 22:59:55 +00008257
8258 // remove ABS instruction
Andrew Trick3f07c422011-10-18 18:40:53 +00008259 MI->eraseFromParent();
Bill Wendlinga7d697e2011-10-10 22:59:55 +00008260
8261 // return last added BB
8262 return SinkBB;
8263 }
Manman Rene8735522012-06-01 19:33:18 +00008264 case ARM::COPY_STRUCT_BYVAL_I32:
Manman Ren9f911162012-06-01 02:44:42 +00008265 ++NumLoopByVals;
Manman Rene8735522012-06-01 19:33:18 +00008266 return EmitStructByval(MI, BB);
Saleem Abdulrasoolabac6e92014-06-09 20:18:42 +00008267 case ARM::WIN__CHKSTK:
8268 return EmitLowered__chkstk(MI, BB);
Saleem Abdulrasoolfe83b502015-09-25 05:15:46 +00008269 case ARM::WIN__DBZCHK:
8270 return EmitLowered__dbzchk(MI, BB);
Evan Cheng10043e22007-01-19 07:51:42 +00008271 }
8272}
8273
Scott Douglass953f9082015-10-05 14:49:54 +00008274/// \brief Attaches vregs to MEMCPY that it will use as scratch registers
8275/// when it is expanded into LDM/STM. This is done as a post-isel lowering
8276/// instead of as a custom inserter because we need the use list from the SDNode.
8277static void attachMEMCPYScratchRegs(const ARMSubtarget *Subtarget,
8278 MachineInstr *MI, const SDNode *Node) {
8279 bool isThumb1 = Subtarget->isThumb1Only();
8280
8281 DebugLoc DL = MI->getDebugLoc();
8282 MachineFunction *MF = MI->getParent()->getParent();
8283 MachineRegisterInfo &MRI = MF->getRegInfo();
8284 MachineInstrBuilder MIB(*MF, MI);
8285
8286 // If the new dst/src is unused mark it as dead.
8287 if (!Node->hasAnyUseOfValue(0)) {
8288 MI->getOperand(0).setIsDead(true);
8289 }
8290 if (!Node->hasAnyUseOfValue(1)) {
8291 MI->getOperand(1).setIsDead(true);
8292 }
8293
8294 // The MEMCPY both defines and kills the scratch registers.
8295 for (unsigned I = 0; I != MI->getOperand(4).getImm(); ++I) {
8296 unsigned TmpReg = MRI.createVirtualRegister(isThumb1 ? &ARM::tGPRRegClass
8297 : &ARM::GPRRegClass);
8298 MIB.addReg(TmpReg, RegState::Define|RegState::Dead);
8299 }
8300}
8301
Evan Chenge6fba772011-08-30 19:09:48 +00008302void ARMTargetLowering::AdjustInstrPostInstrSelection(MachineInstr *MI,
8303 SDNode *Node) const {
Scott Douglass953f9082015-10-05 14:49:54 +00008304 if (MI->getOpcode() == ARM::MEMCPY) {
8305 attachMEMCPYScratchRegs(Subtarget, MI, Node);
8306 return;
8307 }
8308
Evan Cheng7f8e5632011-12-07 07:15:52 +00008309 const MCInstrDesc *MCID = &MI->getDesc();
Andrew Trick8586e622011-09-20 03:17:40 +00008310 // Adjust potentially 's' setting instructions after isel, i.e. ADC, SBC, RSB,
8311 // RSC. Coming out of isel, they have an implicit CPSR def, but the optional
8312 // operand is still set to noreg. If needed, set the optional operand's
8313 // register to CPSR, and remove the redundant implicit def.
Andrew Trick924123a2011-09-21 02:20:46 +00008314 //
Andrew Trick88b24502011-10-18 19:18:52 +00008315 // e.g. ADCS (..., CPSR<imp-def>) -> ADC (... opt:CPSR<def>).
Andrew Trick8586e622011-09-20 03:17:40 +00008316
Andrew Trick924123a2011-09-21 02:20:46 +00008317 // Rename pseudo opcodes.
8318 unsigned NewOpc = convertAddSubFlagsOpcode(MI->getOpcode());
8319 if (NewOpc) {
Eric Christopher1889fdc2015-01-29 00:19:39 +00008320 const ARMBaseInstrInfo *TII = Subtarget->getInstrInfo();
Andrew Trick88b24502011-10-18 19:18:52 +00008321 MCID = &TII->get(NewOpc);
8322
8323 assert(MCID->getNumOperands() == MI->getDesc().getNumOperands() + 1 &&
8324 "converted opcode should be the same except for cc_out");
8325
8326 MI->setDesc(*MCID);
8327
8328 // Add the optional cc_out operand
8329 MI->addOperand(MachineOperand::CreateReg(0, /*isDef=*/true));
Andrew Trick924123a2011-09-21 02:20:46 +00008330 }
Andrew Trick88b24502011-10-18 19:18:52 +00008331 unsigned ccOutIdx = MCID->getNumOperands() - 1;
Andrew Trick8586e622011-09-20 03:17:40 +00008332
8333 // Any ARM instruction that sets the 's' bit should specify an optional
8334 // "cc_out" operand in the last operand position.
Evan Cheng7f8e5632011-12-07 07:15:52 +00008335 if (!MI->hasOptionalDef() || !MCID->OpInfo[ccOutIdx].isOptionalDef()) {
Andrew Trick924123a2011-09-21 02:20:46 +00008336 assert(!NewOpc && "Optional cc_out operand required");
Andrew Trick8586e622011-09-20 03:17:40 +00008337 return;
8338 }
Andrew Trick924123a2011-09-21 02:20:46 +00008339 // Look for an implicit def of CPSR added by MachineInstr ctor. Remove it
8340 // since we already have an optional CPSR def.
Andrew Trick8586e622011-09-20 03:17:40 +00008341 bool definesCPSR = false;
8342 bool deadCPSR = false;
Andrew Trick88b24502011-10-18 19:18:52 +00008343 for (unsigned i = MCID->getNumOperands(), e = MI->getNumOperands();
Andrew Trick8586e622011-09-20 03:17:40 +00008344 i != e; ++i) {
8345 const MachineOperand &MO = MI->getOperand(i);
8346 if (MO.isReg() && MO.isDef() && MO.getReg() == ARM::CPSR) {
8347 definesCPSR = true;
8348 if (MO.isDead())
8349 deadCPSR = true;
8350 MI->RemoveOperand(i);
8351 break;
Evan Chenge6fba772011-08-30 19:09:48 +00008352 }
8353 }
Andrew Trick8586e622011-09-20 03:17:40 +00008354 if (!definesCPSR) {
Andrew Trick924123a2011-09-21 02:20:46 +00008355 assert(!NewOpc && "Optional cc_out operand required");
Andrew Trick8586e622011-09-20 03:17:40 +00008356 return;
8357 }
8358 assert(deadCPSR == !Node->hasAnyUseOfValue(1) && "inconsistent dead flag");
Andrew Trick924123a2011-09-21 02:20:46 +00008359 if (deadCPSR) {
8360 assert(!MI->getOperand(ccOutIdx).getReg() &&
8361 "expect uninitialized optional cc_out operand");
Andrew Trick8586e622011-09-20 03:17:40 +00008362 return;
Andrew Trick924123a2011-09-21 02:20:46 +00008363 }
Andrew Trick8586e622011-09-20 03:17:40 +00008364
Andrew Trick924123a2011-09-21 02:20:46 +00008365 // If this instruction was defined with an optional CPSR def and its dag node
8366 // had a live implicit CPSR def, then activate the optional CPSR def.
Andrew Trick8586e622011-09-20 03:17:40 +00008367 MachineOperand &MO = MI->getOperand(ccOutIdx);
8368 MO.setReg(ARM::CPSR);
8369 MO.setIsDef(true);
Evan Chenge6fba772011-08-30 19:09:48 +00008370}
8371
Evan Cheng10043e22007-01-19 07:51:42 +00008372//===----------------------------------------------------------------------===//
8373// ARM Optimization Hooks
8374//===----------------------------------------------------------------------===//
8375
Jakob Stoklund Olesenc1dee482012-08-17 16:59:09 +00008376// Helper function that checks if N is a null or all ones constant.
8377static inline bool isZeroOrAllOnes(SDValue N, bool AllOnes) {
Artyom Skrobov314ee042015-11-25 19:41:11 +00008378 return AllOnes ? isAllOnesConstant(N) : isNullConstant(N);
Jakob Stoklund Olesenc1dee482012-08-17 16:59:09 +00008379}
8380
Jakob Stoklund Olesendded0612012-08-18 21:25:22 +00008381// Return true if N is conditionally 0 or all ones.
8382// Detects these expressions where cc is an i1 value:
8383//
8384// (select cc 0, y) [AllOnes=0]
8385// (select cc y, 0) [AllOnes=0]
8386// (zext cc) [AllOnes=0]
8387// (sext cc) [AllOnes=0/1]
8388// (select cc -1, y) [AllOnes=1]
8389// (select cc y, -1) [AllOnes=1]
8390//
8391// Invert is set when N is the null/all ones constant when CC is false.
8392// OtherOp is set to the alternative value of N.
8393static bool isConditionalZeroOrAllOnes(SDNode *N, bool AllOnes,
8394 SDValue &CC, bool &Invert,
8395 SDValue &OtherOp,
8396 SelectionDAG &DAG) {
8397 switch (N->getOpcode()) {
8398 default: return false;
8399 case ISD::SELECT: {
8400 CC = N->getOperand(0);
8401 SDValue N1 = N->getOperand(1);
8402 SDValue N2 = N->getOperand(2);
8403 if (isZeroOrAllOnes(N1, AllOnes)) {
8404 Invert = false;
8405 OtherOp = N2;
8406 return true;
8407 }
8408 if (isZeroOrAllOnes(N2, AllOnes)) {
8409 Invert = true;
8410 OtherOp = N1;
8411 return true;
8412 }
8413 return false;
8414 }
8415 case ISD::ZERO_EXTEND:
8416 // (zext cc) can never be the all ones value.
8417 if (AllOnes)
8418 return false;
8419 // Fall through.
8420 case ISD::SIGN_EXTEND: {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00008421 SDLoc dl(N);
Jakob Stoklund Olesendded0612012-08-18 21:25:22 +00008422 EVT VT = N->getValueType(0);
8423 CC = N->getOperand(0);
8424 if (CC.getValueType() != MVT::i1)
8425 return false;
8426 Invert = !AllOnes;
8427 if (AllOnes)
8428 // When looking for an AllOnes constant, N is an sext, and the 'other'
8429 // value is 0.
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00008430 OtherOp = DAG.getConstant(0, dl, VT);
Jakob Stoklund Olesendded0612012-08-18 21:25:22 +00008431 else if (N->getOpcode() == ISD::ZERO_EXTEND)
8432 // When looking for a 0 constant, N can be zext or sext.
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00008433 OtherOp = DAG.getConstant(1, dl, VT);
Jakob Stoklund Olesendded0612012-08-18 21:25:22 +00008434 else
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00008435 OtherOp = DAG.getConstant(APInt::getAllOnesValue(VT.getSizeInBits()), dl,
8436 VT);
Jakob Stoklund Olesendded0612012-08-18 21:25:22 +00008437 return true;
8438 }
8439 }
8440}
8441
Jakob Stoklund Olesenc1dee482012-08-17 16:59:09 +00008442// Combine a constant select operand into its use:
8443//
Jakob Stoklund Olesenaab43db2012-08-18 21:25:16 +00008444// (add (select cc, 0, c), x) -> (select cc, x, (add, x, c))
8445// (sub x, (select cc, 0, c)) -> (select cc, x, (sub, x, c))
8446// (and (select cc, -1, c), x) -> (select cc, x, (and, x, c)) [AllOnes=1]
8447// (or (select cc, 0, c), x) -> (select cc, x, (or, x, c))
8448// (xor (select cc, 0, c), x) -> (select cc, x, (xor, x, c))
Jakob Stoklund Olesenc1dee482012-08-17 16:59:09 +00008449//
8450// The transform is rejected if the select doesn't have a constant operand that
Jakob Stoklund Olesenaab43db2012-08-18 21:25:16 +00008451// is null, or all ones when AllOnes is set.
Jakob Stoklund Olesenc1dee482012-08-17 16:59:09 +00008452//
Jakob Stoklund Olesendded0612012-08-18 21:25:22 +00008453// Also recognize sext/zext from i1:
8454//
8455// (add (zext cc), x) -> (select cc (add x, 1), x)
8456// (add (sext cc), x) -> (select cc (add x, -1), x)
8457//
8458// These transformations eventually create predicated instructions.
8459//
Jakob Stoklund Olesenc1dee482012-08-17 16:59:09 +00008460// @param N The node to transform.
8461// @param Slct The N operand that is a select.
8462// @param OtherOp The other N operand (x above).
8463// @param DCI Context.
Jakob Stoklund Olesenaab43db2012-08-18 21:25:16 +00008464// @param AllOnes Require the select constant to be all ones instead of null.
Jakob Stoklund Olesenc1dee482012-08-17 16:59:09 +00008465// @returns The new node, or SDValue() on failure.
Chris Lattner4147f082009-03-12 06:52:53 +00008466static
8467SDValue combineSelectAndUse(SDNode *N, SDValue Slct, SDValue OtherOp,
Jakob Stoklund Olesenaab43db2012-08-18 21:25:16 +00008468 TargetLowering::DAGCombinerInfo &DCI,
8469 bool AllOnes = false) {
Chris Lattner4147f082009-03-12 06:52:53 +00008470 SelectionDAG &DAG = DCI.DAG;
Owen Anderson53aa7a92009-08-10 22:56:29 +00008471 EVT VT = N->getValueType(0);
Jakob Stoklund Olesendded0612012-08-18 21:25:22 +00008472 SDValue NonConstantVal;
8473 SDValue CCOp;
8474 bool SwapSelectOps;
8475 if (!isConditionalZeroOrAllOnes(Slct.getNode(), AllOnes, CCOp, SwapSelectOps,
8476 NonConstantVal, DAG))
Jakob Stoklund Olesenc1dee482012-08-17 16:59:09 +00008477 return SDValue();
8478
Jakob Stoklund Olesendded0612012-08-18 21:25:22 +00008479 // Slct is now know to be the desired identity constant when CC is true.
8480 SDValue TrueVal = OtherOp;
Andrew Trickef9de2a2013-05-25 02:42:55 +00008481 SDValue FalseVal = DAG.getNode(N->getOpcode(), SDLoc(N), VT,
Jakob Stoklund Olesendded0612012-08-18 21:25:22 +00008482 OtherOp, NonConstantVal);
8483 // Unless SwapSelectOps says CC should be false.
8484 if (SwapSelectOps)
8485 std::swap(TrueVal, FalseVal);
8486
Andrew Trickef9de2a2013-05-25 02:42:55 +00008487 return DAG.getNode(ISD::SELECT, SDLoc(N), VT,
Jakob Stoklund Olesendded0612012-08-18 21:25:22 +00008488 CCOp, TrueVal, FalseVal);
Chris Lattner4147f082009-03-12 06:52:53 +00008489}
8490
Jakob Stoklund Olesenaab43db2012-08-18 21:25:16 +00008491// Attempt combineSelectAndUse on each operand of a commutative operator N.
8492static
8493SDValue combineSelectAndUseCommutative(SDNode *N, bool AllOnes,
8494 TargetLowering::DAGCombinerInfo &DCI) {
8495 SDValue N0 = N->getOperand(0);
8496 SDValue N1 = N->getOperand(1);
Ahmed Bougachaf8dfb472016-02-09 22:54:12 +00008497 if (N0.getNode()->hasOneUse())
8498 if (SDValue Result = combineSelectAndUse(N, N0, N1, DCI, AllOnes))
Jakob Stoklund Olesenaab43db2012-08-18 21:25:16 +00008499 return Result;
Ahmed Bougachaf8dfb472016-02-09 22:54:12 +00008500 if (N1.getNode()->hasOneUse())
8501 if (SDValue Result = combineSelectAndUse(N, N1, N0, DCI, AllOnes))
Jakob Stoklund Olesenaab43db2012-08-18 21:25:16 +00008502 return Result;
Jakob Stoklund Olesenaab43db2012-08-18 21:25:16 +00008503 return SDValue();
8504}
8505
Eric Christopher1b8b94192011-06-29 21:10:36 +00008506// AddCombineToVPADDL- For pair-wise add on neon, use the vpaddl instruction
Tanya Lattnere9e67052011-06-14 23:48:48 +00008507// (only after legalization).
8508static SDValue AddCombineToVPADDL(SDNode *N, SDValue N0, SDValue N1,
8509 TargetLowering::DAGCombinerInfo &DCI,
8510 const ARMSubtarget *Subtarget) {
8511
8512 // Only perform optimization if after legalize, and if NEON is available. We
8513 // also expected both operands to be BUILD_VECTORs.
8514 if (DCI.isBeforeLegalize() || !Subtarget->hasNEON()
8515 || N0.getOpcode() != ISD::BUILD_VECTOR
8516 || N1.getOpcode() != ISD::BUILD_VECTOR)
8517 return SDValue();
8518
8519 // Check output type since VPADDL operand elements can only be 8, 16, or 32.
8520 EVT VT = N->getValueType(0);
8521 if (!VT.isInteger() || VT.getVectorElementType() == MVT::i64)
8522 return SDValue();
8523
8524 // Check that the vector operands are of the right form.
8525 // N0 and N1 are BUILD_VECTOR nodes with N number of EXTRACT_VECTOR
8526 // operands, where N is the size of the formed vector.
8527 // Each EXTRACT_VECTOR should have the same input vector and odd or even
8528 // index such that we have a pair wise add pattern.
Tanya Lattnere9e67052011-06-14 23:48:48 +00008529
8530 // Grab the vector that all EXTRACT_VECTOR nodes should be referencing.
Bob Wilson4b12a112011-06-15 06:04:34 +00008531 if (N0->getOperand(0)->getOpcode() != ISD::EXTRACT_VECTOR_ELT)
Tanya Lattnere9e67052011-06-14 23:48:48 +00008532 return SDValue();
Bob Wilson4b12a112011-06-15 06:04:34 +00008533 SDValue Vec = N0->getOperand(0)->getOperand(0);
8534 SDNode *V = Vec.getNode();
8535 unsigned nextIndex = 0;
Tanya Lattnere9e67052011-06-14 23:48:48 +00008536
Eric Christopher1b8b94192011-06-29 21:10:36 +00008537 // For each operands to the ADD which are BUILD_VECTORs,
Tanya Lattnere9e67052011-06-14 23:48:48 +00008538 // check to see if each of their operands are an EXTRACT_VECTOR with
8539 // the same vector and appropriate index.
8540 for (unsigned i = 0, e = N0->getNumOperands(); i != e; ++i) {
8541 if (N0->getOperand(i)->getOpcode() == ISD::EXTRACT_VECTOR_ELT
8542 && N1->getOperand(i)->getOpcode() == ISD::EXTRACT_VECTOR_ELT) {
Eric Christopher1b8b94192011-06-29 21:10:36 +00008543
Tanya Lattnere9e67052011-06-14 23:48:48 +00008544 SDValue ExtVec0 = N0->getOperand(i);
8545 SDValue ExtVec1 = N1->getOperand(i);
Eric Christopher1b8b94192011-06-29 21:10:36 +00008546
Tanya Lattnere9e67052011-06-14 23:48:48 +00008547 // First operand is the vector, verify its the same.
8548 if (V != ExtVec0->getOperand(0).getNode() ||
8549 V != ExtVec1->getOperand(0).getNode())
8550 return SDValue();
Eric Christopher1b8b94192011-06-29 21:10:36 +00008551
Tanya Lattnere9e67052011-06-14 23:48:48 +00008552 // Second is the constant, verify its correct.
8553 ConstantSDNode *C0 = dyn_cast<ConstantSDNode>(ExtVec0->getOperand(1));
8554 ConstantSDNode *C1 = dyn_cast<ConstantSDNode>(ExtVec1->getOperand(1));
Eric Christopher1b8b94192011-06-29 21:10:36 +00008555
Tanya Lattnere9e67052011-06-14 23:48:48 +00008556 // For the constant, we want to see all the even or all the odd.
8557 if (!C0 || !C1 || C0->getZExtValue() != nextIndex
8558 || C1->getZExtValue() != nextIndex+1)
8559 return SDValue();
8560
8561 // Increment index.
8562 nextIndex+=2;
Eric Christopher1b8b94192011-06-29 21:10:36 +00008563 } else
Tanya Lattnere9e67052011-06-14 23:48:48 +00008564 return SDValue();
8565 }
8566
8567 // Create VPADDL node.
8568 SelectionDAG &DAG = DCI.DAG;
8569 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Tanya Lattnere9e67052011-06-14 23:48:48 +00008570
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00008571 SDLoc dl(N);
8572
Tanya Lattnere9e67052011-06-14 23:48:48 +00008573 // Build operand list.
8574 SmallVector<SDValue, 8> Ops;
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00008575 Ops.push_back(DAG.getConstant(Intrinsic::arm_neon_vpaddls, dl,
Mehdi Amini44ede332015-07-09 02:09:04 +00008576 TLI.getPointerTy(DAG.getDataLayout())));
Tanya Lattnere9e67052011-06-14 23:48:48 +00008577
8578 // Input is the vector.
8579 Ops.push_back(Vec);
Eric Christopher1b8b94192011-06-29 21:10:36 +00008580
Tanya Lattnere9e67052011-06-14 23:48:48 +00008581 // Get widened type and narrowed type.
8582 MVT widenType;
8583 unsigned numElem = VT.getVectorNumElements();
Oliver Stannard6cb23462015-05-18 16:39:16 +00008584
Silviu Barangaa3106e62014-04-03 10:44:27 +00008585 EVT inputLaneType = Vec.getValueType().getVectorElementType();
8586 switch (inputLaneType.getSimpleVT().SimpleTy) {
Tanya Lattnere9e67052011-06-14 23:48:48 +00008587 case MVT::i8: widenType = MVT::getVectorVT(MVT::i16, numElem); break;
8588 case MVT::i16: widenType = MVT::getVectorVT(MVT::i32, numElem); break;
8589 case MVT::i32: widenType = MVT::getVectorVT(MVT::i64, numElem); break;
8590 default:
Craig Toppere55c5562012-02-07 02:50:20 +00008591 llvm_unreachable("Invalid vector element type for padd optimization.");
Tanya Lattnere9e67052011-06-14 23:48:48 +00008592 }
8593
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00008594 SDValue tmp = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, widenType, Ops);
Silviu Barangaa3106e62014-04-03 10:44:27 +00008595 unsigned ExtOp = VT.bitsGT(tmp.getValueType()) ? ISD::ANY_EXTEND : ISD::TRUNCATE;
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00008596 return DAG.getNode(ExtOp, dl, VT, tmp);
Tanya Lattnere9e67052011-06-14 23:48:48 +00008597}
8598
Arnold Schwaighoferf00fb1c2012-09-04 14:37:49 +00008599static SDValue findMUL_LOHI(SDValue V) {
8600 if (V->getOpcode() == ISD::UMUL_LOHI ||
8601 V->getOpcode() == ISD::SMUL_LOHI)
8602 return V;
8603 return SDValue();
8604}
8605
8606static SDValue AddCombineTo64bitMLAL(SDNode *AddcNode,
8607 TargetLowering::DAGCombinerInfo &DCI,
8608 const ARMSubtarget *Subtarget) {
8609
8610 if (Subtarget->isThumb1Only()) return SDValue();
8611
8612 // Only perform the checks after legalize when the pattern is available.
8613 if (DCI.isBeforeLegalize()) return SDValue();
8614
8615 // Look for multiply add opportunities.
8616 // The pattern is a ISD::UMUL_LOHI followed by two add nodes, where
8617 // each add nodes consumes a value from ISD::UMUL_LOHI and there is
8618 // a glue link from the first add to the second add.
8619 // If we find this pattern, we can replace the U/SMUL_LOHI, ADDC, and ADDE by
8620 // a S/UMLAL instruction.
Matthias Braun60912082015-05-20 18:40:06 +00008621 // UMUL_LOHI
8622 // / :lo \ :hi
8623 // / \ [no multiline comment]
8624 // loAdd -> ADDE |
8625 // \ :glue /
8626 // \ /
8627 // ADDC <- hiAdd
Arnold Schwaighoferf00fb1c2012-09-04 14:37:49 +00008628 //
8629 assert(AddcNode->getOpcode() == ISD::ADDC && "Expect an ADDC");
8630 SDValue AddcOp0 = AddcNode->getOperand(0);
8631 SDValue AddcOp1 = AddcNode->getOperand(1);
8632
8633 // Check if the two operands are from the same mul_lohi node.
8634 if (AddcOp0.getNode() == AddcOp1.getNode())
8635 return SDValue();
8636
8637 assert(AddcNode->getNumValues() == 2 &&
8638 AddcNode->getValueType(0) == MVT::i32 &&
Michael Gottesmanb2a70562013-06-18 20:49:40 +00008639 "Expect ADDC with two result values. First: i32");
8640
8641 // Check that we have a glued ADDC node.
8642 if (AddcNode->getValueType(1) != MVT::Glue)
8643 return SDValue();
Arnold Schwaighoferf00fb1c2012-09-04 14:37:49 +00008644
8645 // Check that the ADDC adds the low result of the S/UMUL_LOHI.
8646 if (AddcOp0->getOpcode() != ISD::UMUL_LOHI &&
8647 AddcOp0->getOpcode() != ISD::SMUL_LOHI &&
8648 AddcOp1->getOpcode() != ISD::UMUL_LOHI &&
8649 AddcOp1->getOpcode() != ISD::SMUL_LOHI)
8650 return SDValue();
8651
8652 // Look for the glued ADDE.
8653 SDNode* AddeNode = AddcNode->getGluedUser();
Craig Topper062a2ba2014-04-25 05:30:21 +00008654 if (!AddeNode)
Arnold Schwaighoferf00fb1c2012-09-04 14:37:49 +00008655 return SDValue();
8656
8657 // Make sure it is really an ADDE.
8658 if (AddeNode->getOpcode() != ISD::ADDE)
8659 return SDValue();
8660
8661 assert(AddeNode->getNumOperands() == 3 &&
8662 AddeNode->getOperand(2).getValueType() == MVT::Glue &&
8663 "ADDE node has the wrong inputs");
8664
8665 // Check for the triangle shape.
8666 SDValue AddeOp0 = AddeNode->getOperand(0);
8667 SDValue AddeOp1 = AddeNode->getOperand(1);
8668
8669 // Make sure that the ADDE operands are not coming from the same node.
8670 if (AddeOp0.getNode() == AddeOp1.getNode())
8671 return SDValue();
8672
8673 // Find the MUL_LOHI node walking up ADDE's operands.
8674 bool IsLeftOperandMUL = false;
8675 SDValue MULOp = findMUL_LOHI(AddeOp0);
8676 if (MULOp == SDValue())
8677 MULOp = findMUL_LOHI(AddeOp1);
8678 else
8679 IsLeftOperandMUL = true;
8680 if (MULOp == SDValue())
Jyoti Allurf1d70502015-01-23 09:10:03 +00008681 return SDValue();
Arnold Schwaighoferf00fb1c2012-09-04 14:37:49 +00008682
8683 // Figure out the right opcode.
8684 unsigned Opc = MULOp->getOpcode();
8685 unsigned FinalOpc = (Opc == ISD::SMUL_LOHI) ? ARMISD::SMLAL : ARMISD::UMLAL;
8686
8687 // Figure out the high and low input values to the MLAL node.
Craig Topper062a2ba2014-04-25 05:30:21 +00008688 SDValue* HiAdd = nullptr;
8689 SDValue* LoMul = nullptr;
8690 SDValue* LowAdd = nullptr;
Arnold Schwaighoferf00fb1c2012-09-04 14:37:49 +00008691
Jyoti Allurf1d70502015-01-23 09:10:03 +00008692 // Ensure that ADDE is from high result of ISD::SMUL_LOHI.
8693 if ((AddeOp0 != MULOp.getValue(1)) && (AddeOp1 != MULOp.getValue(1)))
8694 return SDValue();
8695
Arnold Schwaighoferf00fb1c2012-09-04 14:37:49 +00008696 if (IsLeftOperandMUL)
8697 HiAdd = &AddeOp1;
8698 else
8699 HiAdd = &AddeOp0;
8700
8701
Jyoti Allurf1d70502015-01-23 09:10:03 +00008702 // Ensure that LoMul and LowAdd are taken from correct ISD::SMUL_LOHI node
8703 // whose low result is fed to the ADDC we are checking.
8704
8705 if (AddcOp0 == MULOp.getValue(0)) {
Arnold Schwaighoferf00fb1c2012-09-04 14:37:49 +00008706 LoMul = &AddcOp0;
8707 LowAdd = &AddcOp1;
8708 }
Jyoti Allurf1d70502015-01-23 09:10:03 +00008709 if (AddcOp1 == MULOp.getValue(0)) {
Arnold Schwaighoferf00fb1c2012-09-04 14:37:49 +00008710 LoMul = &AddcOp1;
8711 LowAdd = &AddcOp0;
8712 }
8713
Craig Topper062a2ba2014-04-25 05:30:21 +00008714 if (!LoMul)
Arnold Schwaighoferf00fb1c2012-09-04 14:37:49 +00008715 return SDValue();
8716
Arnold Schwaighoferf00fb1c2012-09-04 14:37:49 +00008717 // Create the merged node.
8718 SelectionDAG &DAG = DCI.DAG;
8719
8720 // Build operand list.
8721 SmallVector<SDValue, 8> Ops;
8722 Ops.push_back(LoMul->getOperand(0));
8723 Ops.push_back(LoMul->getOperand(1));
8724 Ops.push_back(*LowAdd);
8725 Ops.push_back(*HiAdd);
8726
Andrew Trickef9de2a2013-05-25 02:42:55 +00008727 SDValue MLALNode = DAG.getNode(FinalOpc, SDLoc(AddcNode),
Craig Topper48d114b2014-04-26 18:35:24 +00008728 DAG.getVTList(MVT::i32, MVT::i32), Ops);
Arnold Schwaighoferf00fb1c2012-09-04 14:37:49 +00008729
8730 // Replace the ADDs' nodes uses by the MLA node's values.
8731 SDValue HiMLALResult(MLALNode.getNode(), 1);
8732 DAG.ReplaceAllUsesOfValueWith(SDValue(AddeNode, 0), HiMLALResult);
8733
8734 SDValue LoMLALResult(MLALNode.getNode(), 0);
8735 DAG.ReplaceAllUsesOfValueWith(SDValue(AddcNode, 0), LoMLALResult);
8736
8737 // Return original node to notify the driver to stop replacing.
8738 SDValue resNode(AddcNode, 0);
8739 return resNode;
8740}
8741
8742/// PerformADDCCombine - Target-specific dag combine transform from
8743/// ISD::ADDC, ISD::ADDE, and ISD::MUL_LOHI to MLAL.
8744static SDValue PerformADDCCombine(SDNode *N,
8745 TargetLowering::DAGCombinerInfo &DCI,
8746 const ARMSubtarget *Subtarget) {
8747
8748 return AddCombineTo64bitMLAL(N, DCI, Subtarget);
8749
8750}
8751
Bob Wilson728eb292010-07-29 20:34:14 +00008752/// PerformADDCombineWithOperands - Try DAG combinations for an ADD with
8753/// operands N0 and N1. This is a helper for PerformADDCombine that is
8754/// called with the default operands, and if that fails, with commuted
8755/// operands.
8756static SDValue PerformADDCombineWithOperands(SDNode *N, SDValue N0, SDValue N1,
Tanya Lattnere9e67052011-06-14 23:48:48 +00008757 TargetLowering::DAGCombinerInfo &DCI,
8758 const ARMSubtarget *Subtarget){
8759
8760 // Attempt to create vpaddl for this add.
Ahmed Bougachaf8dfb472016-02-09 22:54:12 +00008761 if (SDValue Result = AddCombineToVPADDL(N, N0, N1, DCI, Subtarget))
Tanya Lattnere9e67052011-06-14 23:48:48 +00008762 return Result;
Eric Christopher1b8b94192011-06-29 21:10:36 +00008763
Chris Lattner4147f082009-03-12 06:52:53 +00008764 // fold (add (select cc, 0, c), x) -> (select cc, x, (add, x, c))
Ahmed Bougachaf8dfb472016-02-09 22:54:12 +00008765 if (N0.getNode()->hasOneUse())
8766 if (SDValue Result = combineSelectAndUse(N, N0, N1, DCI))
8767 return Result;
Chris Lattner4147f082009-03-12 06:52:53 +00008768 return SDValue();
8769}
8770
Bob Wilson728eb292010-07-29 20:34:14 +00008771/// PerformADDCombine - Target-specific dag combine xforms for ISD::ADD.
8772///
8773static SDValue PerformADDCombine(SDNode *N,
Tanya Lattnere9e67052011-06-14 23:48:48 +00008774 TargetLowering::DAGCombinerInfo &DCI,
8775 const ARMSubtarget *Subtarget) {
Bob Wilson728eb292010-07-29 20:34:14 +00008776 SDValue N0 = N->getOperand(0);
8777 SDValue N1 = N->getOperand(1);
8778
8779 // First try with the default operand order.
Ahmed Bougachaf8dfb472016-02-09 22:54:12 +00008780 if (SDValue Result = PerformADDCombineWithOperands(N, N0, N1, DCI, Subtarget))
Bob Wilson728eb292010-07-29 20:34:14 +00008781 return Result;
8782
8783 // If that didn't work, try again with the operands commuted.
Tanya Lattnere9e67052011-06-14 23:48:48 +00008784 return PerformADDCombineWithOperands(N, N1, N0, DCI, Subtarget);
Bob Wilson728eb292010-07-29 20:34:14 +00008785}
8786
Chris Lattner4147f082009-03-12 06:52:53 +00008787/// PerformSUBCombine - Target-specific dag combine xforms for ISD::SUB.
Bob Wilson728eb292010-07-29 20:34:14 +00008788///
Chris Lattner4147f082009-03-12 06:52:53 +00008789static SDValue PerformSUBCombine(SDNode *N,
8790 TargetLowering::DAGCombinerInfo &DCI) {
Bob Wilson728eb292010-07-29 20:34:14 +00008791 SDValue N0 = N->getOperand(0);
8792 SDValue N1 = N->getOperand(1);
Bob Wilson7117a912009-03-20 22:42:55 +00008793
Chris Lattner4147f082009-03-12 06:52:53 +00008794 // fold (sub x, (select cc, 0, c)) -> (select cc, x, (sub, x, c))
Ahmed Bougachaf8dfb472016-02-09 22:54:12 +00008795 if (N1.getNode()->hasOneUse())
8796 if (SDValue Result = combineSelectAndUse(N, N1, N0, DCI))
8797 return Result;
Bob Wilson7117a912009-03-20 22:42:55 +00008798
Chris Lattner4147f082009-03-12 06:52:53 +00008799 return SDValue();
8800}
8801
Evan Cheng38bf5ad2011-03-31 19:38:48 +00008802/// PerformVMULCombine
8803/// Distribute (A + B) * C to (A * C) + (B * C) to take advantage of the
8804/// special multiplier accumulator forwarding.
8805/// vmul d3, d0, d2
8806/// vmla d3, d1, d2
8807/// is faster than
8808/// vadd d3, d0, d1
8809/// vmul d3, d3, d2
Weiming Zhao2052f482013-09-25 23:12:06 +00008810// However, for (A + B) * (A + B),
8811// vadd d2, d0, d1
8812// vmul d3, d0, d2
8813// vmla d3, d1, d2
8814// is slower than
8815// vadd d2, d0, d1
8816// vmul d3, d2, d2
Evan Cheng38bf5ad2011-03-31 19:38:48 +00008817static SDValue PerformVMULCombine(SDNode *N,
8818 TargetLowering::DAGCombinerInfo &DCI,
8819 const ARMSubtarget *Subtarget) {
8820 if (!Subtarget->hasVMLxForwarding())
8821 return SDValue();
8822
8823 SelectionDAG &DAG = DCI.DAG;
8824 SDValue N0 = N->getOperand(0);
8825 SDValue N1 = N->getOperand(1);
8826 unsigned Opcode = N0.getOpcode();
8827 if (Opcode != ISD::ADD && Opcode != ISD::SUB &&
8828 Opcode != ISD::FADD && Opcode != ISD::FSUB) {
Chad Rosier27301622011-06-16 01:21:54 +00008829 Opcode = N1.getOpcode();
Evan Cheng38bf5ad2011-03-31 19:38:48 +00008830 if (Opcode != ISD::ADD && Opcode != ISD::SUB &&
8831 Opcode != ISD::FADD && Opcode != ISD::FSUB)
8832 return SDValue();
8833 std::swap(N0, N1);
8834 }
8835
Weiming Zhao2052f482013-09-25 23:12:06 +00008836 if (N0 == N1)
8837 return SDValue();
8838
Evan Cheng38bf5ad2011-03-31 19:38:48 +00008839 EVT VT = N->getValueType(0);
Andrew Trickef9de2a2013-05-25 02:42:55 +00008840 SDLoc DL(N);
Evan Cheng38bf5ad2011-03-31 19:38:48 +00008841 SDValue N00 = N0->getOperand(0);
8842 SDValue N01 = N0->getOperand(1);
8843 return DAG.getNode(Opcode, DL, VT,
8844 DAG.getNode(ISD::MUL, DL, VT, N00, N1),
8845 DAG.getNode(ISD::MUL, DL, VT, N01, N1));
8846}
8847
Anton Korobeynikov1bf28a12010-05-15 18:16:59 +00008848static SDValue PerformMULCombine(SDNode *N,
8849 TargetLowering::DAGCombinerInfo &DCI,
8850 const ARMSubtarget *Subtarget) {
8851 SelectionDAG &DAG = DCI.DAG;
8852
8853 if (Subtarget->isThumb1Only())
8854 return SDValue();
8855
Anton Korobeynikov1bf28a12010-05-15 18:16:59 +00008856 if (DCI.isBeforeLegalize() || DCI.isCalledByLegalizer())
8857 return SDValue();
8858
8859 EVT VT = N->getValueType(0);
Evan Cheng38bf5ad2011-03-31 19:38:48 +00008860 if (VT.is64BitVector() || VT.is128BitVector())
8861 return PerformVMULCombine(N, DCI, Subtarget);
Anton Korobeynikov1bf28a12010-05-15 18:16:59 +00008862 if (VT != MVT::i32)
8863 return SDValue();
8864
8865 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(1));
8866 if (!C)
8867 return SDValue();
8868
Anton Korobeynikov3edd854d2012-03-19 19:19:50 +00008869 int64_t MulAmt = C->getSExtValue();
Michael J. Spencerdf1ecbd72013-05-24 22:23:49 +00008870 unsigned ShiftAmt = countTrailingZeros<uint64_t>(MulAmt);
Anton Korobeynikov3edd854d2012-03-19 19:19:50 +00008871
Anton Korobeynikov1bf28a12010-05-15 18:16:59 +00008872 ShiftAmt = ShiftAmt & (32 - 1);
8873 SDValue V = N->getOperand(0);
Andrew Trickef9de2a2013-05-25 02:42:55 +00008874 SDLoc DL(N);
Anton Korobeynikov1bf28a12010-05-15 18:16:59 +00008875
Anton Korobeynikov4c719c42010-05-16 08:54:20 +00008876 SDValue Res;
8877 MulAmt >>= ShiftAmt;
Anton Korobeynikov3edd854d2012-03-19 19:19:50 +00008878
8879 if (MulAmt >= 0) {
8880 if (isPowerOf2_32(MulAmt - 1)) {
8881 // (mul x, 2^N + 1) => (add (shl x, N), x)
8882 Res = DAG.getNode(ISD::ADD, DL, VT,
8883 V,
8884 DAG.getNode(ISD::SHL, DL, VT,
8885 V,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00008886 DAG.getConstant(Log2_32(MulAmt - 1), DL,
Anton Korobeynikov3edd854d2012-03-19 19:19:50 +00008887 MVT::i32)));
8888 } else if (isPowerOf2_32(MulAmt + 1)) {
8889 // (mul x, 2^N - 1) => (sub (shl x, N), x)
8890 Res = DAG.getNode(ISD::SUB, DL, VT,
8891 DAG.getNode(ISD::SHL, DL, VT,
8892 V,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00008893 DAG.getConstant(Log2_32(MulAmt + 1), DL,
Anton Korobeynikov3edd854d2012-03-19 19:19:50 +00008894 MVT::i32)),
8895 V);
8896 } else
8897 return SDValue();
8898 } else {
8899 uint64_t MulAmtAbs = -MulAmt;
8900 if (isPowerOf2_32(MulAmtAbs + 1)) {
8901 // (mul x, -(2^N - 1)) => (sub x, (shl x, N))
8902 Res = DAG.getNode(ISD::SUB, DL, VT,
8903 V,
8904 DAG.getNode(ISD::SHL, DL, VT,
8905 V,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00008906 DAG.getConstant(Log2_32(MulAmtAbs + 1), DL,
Anton Korobeynikov3edd854d2012-03-19 19:19:50 +00008907 MVT::i32)));
8908 } else if (isPowerOf2_32(MulAmtAbs - 1)) {
8909 // (mul x, -(2^N + 1)) => - (add (shl x, N), x)
8910 Res = DAG.getNode(ISD::ADD, DL, VT,
8911 V,
8912 DAG.getNode(ISD::SHL, DL, VT,
8913 V,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00008914 DAG.getConstant(Log2_32(MulAmtAbs - 1), DL,
Anton Korobeynikov3edd854d2012-03-19 19:19:50 +00008915 MVT::i32)));
8916 Res = DAG.getNode(ISD::SUB, DL, VT,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00008917 DAG.getConstant(0, DL, MVT::i32), Res);
Anton Korobeynikov3edd854d2012-03-19 19:19:50 +00008918
8919 } else
8920 return SDValue();
8921 }
Anton Korobeynikov4c719c42010-05-16 08:54:20 +00008922
8923 if (ShiftAmt != 0)
Anton Korobeynikov3edd854d2012-03-19 19:19:50 +00008924 Res = DAG.getNode(ISD::SHL, DL, VT,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00008925 Res, DAG.getConstant(ShiftAmt, DL, MVT::i32));
Anton Korobeynikov1bf28a12010-05-15 18:16:59 +00008926
8927 // Do not add new nodes to DAG combiner worklist.
Anton Korobeynikov4c719c42010-05-16 08:54:20 +00008928 DCI.CombineTo(N, Res, false);
Anton Korobeynikov1bf28a12010-05-15 18:16:59 +00008929 return SDValue();
8930}
8931
Owen Anderson30c48922010-11-05 19:27:46 +00008932static SDValue PerformANDCombine(SDNode *N,
Evan Chenge87681c2012-02-23 01:19:06 +00008933 TargetLowering::DAGCombinerInfo &DCI,
8934 const ARMSubtarget *Subtarget) {
Owen Anderson77aa2662011-04-05 21:48:57 +00008935
Owen Anderson30c48922010-11-05 19:27:46 +00008936 // Attempt to use immediate-form VBIC
8937 BuildVectorSDNode *BVN = dyn_cast<BuildVectorSDNode>(N->getOperand(1));
Andrew Trickef9de2a2013-05-25 02:42:55 +00008938 SDLoc dl(N);
Owen Anderson30c48922010-11-05 19:27:46 +00008939 EVT VT = N->getValueType(0);
8940 SelectionDAG &DAG = DCI.DAG;
Wesley Peck527da1b2010-11-23 03:31:01 +00008941
Tanya Lattner266792a2011-04-07 15:24:20 +00008942 if(!DAG.getTargetLoweringInfo().isTypeLegal(VT))
8943 return SDValue();
Andrew Trick0ed57782011-04-23 03:55:32 +00008944
Owen Anderson30c48922010-11-05 19:27:46 +00008945 APInt SplatBits, SplatUndef;
8946 unsigned SplatBitSize;
8947 bool HasAnyUndefs;
8948 if (BVN &&
8949 BVN->isConstantSplat(SplatBits, SplatUndef, SplatBitSize, HasAnyUndefs)) {
8950 if (SplatBitSize <= 64) {
8951 EVT VbicVT;
8952 SDValue Val = isNEONModifiedImm((~SplatBits).getZExtValue(),
8953 SplatUndef.getZExtValue(), SplatBitSize,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00008954 DAG, dl, VbicVT, VT.is128BitVector(),
Owen Andersona4076922010-11-05 21:57:54 +00008955 OtherModImm);
Owen Anderson30c48922010-11-05 19:27:46 +00008956 if (Val.getNode()) {
8957 SDValue Input =
Wesley Peck527da1b2010-11-23 03:31:01 +00008958 DAG.getNode(ISD::BITCAST, dl, VbicVT, N->getOperand(0));
Owen Anderson30c48922010-11-05 19:27:46 +00008959 SDValue Vbic = DAG.getNode(ARMISD::VBICIMM, dl, VbicVT, Input, Val);
Wesley Peck527da1b2010-11-23 03:31:01 +00008960 return DAG.getNode(ISD::BITCAST, dl, VT, Vbic);
Owen Anderson30c48922010-11-05 19:27:46 +00008961 }
8962 }
8963 }
Wesley Peck527da1b2010-11-23 03:31:01 +00008964
Evan Chenge87681c2012-02-23 01:19:06 +00008965 if (!Subtarget->isThumb1Only()) {
Jakob Stoklund Olesenaab43db2012-08-18 21:25:16 +00008966 // fold (and (select cc, -1, c), x) -> (select cc, x, (and, x, c))
Ahmed Bougachaf8dfb472016-02-09 22:54:12 +00008967 if (SDValue Result = combineSelectAndUseCommutative(N, true, DCI))
Jakob Stoklund Olesenaab43db2012-08-18 21:25:16 +00008968 return Result;
Evan Chenge87681c2012-02-23 01:19:06 +00008969 }
8970
Owen Anderson30c48922010-11-05 19:27:46 +00008971 return SDValue();
8972}
8973
Jim Grosbach11013ed2010-07-16 23:05:05 +00008974/// PerformORCombine - Target-specific dag combine xforms for ISD::OR
8975static SDValue PerformORCombine(SDNode *N,
8976 TargetLowering::DAGCombinerInfo &DCI,
8977 const ARMSubtarget *Subtarget) {
Owen Andersonbc9b31c2010-11-03 23:15:26 +00008978 // Attempt to use immediate-form VORR
8979 BuildVectorSDNode *BVN = dyn_cast<BuildVectorSDNode>(N->getOperand(1));
Andrew Trickef9de2a2013-05-25 02:42:55 +00008980 SDLoc dl(N);
Owen Andersonbc9b31c2010-11-03 23:15:26 +00008981 EVT VT = N->getValueType(0);
8982 SelectionDAG &DAG = DCI.DAG;
Wesley Peck527da1b2010-11-23 03:31:01 +00008983
Tanya Lattner266792a2011-04-07 15:24:20 +00008984 if(!DAG.getTargetLoweringInfo().isTypeLegal(VT))
8985 return SDValue();
Andrew Trick0ed57782011-04-23 03:55:32 +00008986
Owen Andersonbc9b31c2010-11-03 23:15:26 +00008987 APInt SplatBits, SplatUndef;
8988 unsigned SplatBitSize;
8989 bool HasAnyUndefs;
8990 if (BVN && Subtarget->hasNEON() &&
8991 BVN->isConstantSplat(SplatBits, SplatUndef, SplatBitSize, HasAnyUndefs)) {
8992 if (SplatBitSize <= 64) {
8993 EVT VorrVT;
8994 SDValue Val = isNEONModifiedImm(SplatBits.getZExtValue(),
8995 SplatUndef.getZExtValue(), SplatBitSize,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00008996 DAG, dl, VorrVT, VT.is128BitVector(),
Owen Andersona4076922010-11-05 21:57:54 +00008997 OtherModImm);
Owen Andersonbc9b31c2010-11-03 23:15:26 +00008998 if (Val.getNode()) {
8999 SDValue Input =
Wesley Peck527da1b2010-11-23 03:31:01 +00009000 DAG.getNode(ISD::BITCAST, dl, VorrVT, N->getOperand(0));
Owen Andersonbc9b31c2010-11-03 23:15:26 +00009001 SDValue Vorr = DAG.getNode(ARMISD::VORRIMM, dl, VorrVT, Input, Val);
Wesley Peck527da1b2010-11-23 03:31:01 +00009002 return DAG.getNode(ISD::BITCAST, dl, VT, Vorr);
Owen Andersonbc9b31c2010-11-03 23:15:26 +00009003 }
9004 }
9005 }
9006
Evan Chenge87681c2012-02-23 01:19:06 +00009007 if (!Subtarget->isThumb1Only()) {
Jakob Stoklund Olesenaab43db2012-08-18 21:25:16 +00009008 // fold (or (select cc, 0, c), x) -> (select cc, x, (or, x, c))
Ahmed Bougachaf8dfb472016-02-09 22:54:12 +00009009 if (SDValue Result = combineSelectAndUseCommutative(N, false, DCI))
Jakob Stoklund Olesenaab43db2012-08-18 21:25:16 +00009010 return Result;
Evan Chenge87681c2012-02-23 01:19:06 +00009011 }
9012
Nadav Rotem3a94c542012-08-13 18:52:44 +00009013 // The code below optimizes (or (and X, Y), Z).
9014 // The AND operand needs to have a single user to make these optimizations
9015 // profitable.
Cameron Zwarich53dd03d2011-03-30 23:01:21 +00009016 SDValue N0 = N->getOperand(0);
Nadav Rotem3a94c542012-08-13 18:52:44 +00009017 if (N0.getOpcode() != ISD::AND || !N0.hasOneUse())
Cameron Zwarich53dd03d2011-03-30 23:01:21 +00009018 return SDValue();
9019 SDValue N1 = N->getOperand(1);
9020
9021 // (or (and B, A), (and C, ~A)) => (VBSL A, B, C) when A is a constant.
9022 if (Subtarget->hasNEON() && N1.getOpcode() == ISD::AND && VT.isVector() &&
9023 DAG.getTargetLoweringInfo().isTypeLegal(VT)) {
9024 APInt SplatUndef;
9025 unsigned SplatBitSize;
9026 bool HasAnyUndefs;
9027
Saleem Abdulrasool0c2ee5a2013-07-30 04:43:08 +00009028 APInt SplatBits0, SplatBits1;
Cameron Zwarich53dd03d2011-03-30 23:01:21 +00009029 BuildVectorSDNode *BVN0 = dyn_cast<BuildVectorSDNode>(N0->getOperand(1));
Saleem Abdulrasool0c2ee5a2013-07-30 04:43:08 +00009030 BuildVectorSDNode *BVN1 = dyn_cast<BuildVectorSDNode>(N1->getOperand(1));
9031 // Ensure that the second operand of both ands are constants
Cameron Zwarich53dd03d2011-03-30 23:01:21 +00009032 if (BVN0 && BVN0->isConstantSplat(SplatBits0, SplatUndef, SplatBitSize,
Saleem Abdulrasool0c2ee5a2013-07-30 04:43:08 +00009033 HasAnyUndefs) && !HasAnyUndefs) {
9034 if (BVN1 && BVN1->isConstantSplat(SplatBits1, SplatUndef, SplatBitSize,
9035 HasAnyUndefs) && !HasAnyUndefs) {
9036 // Ensure that the bit width of the constants are the same and that
9037 // the splat arguments are logical inverses as per the pattern we
9038 // are trying to simplify.
9039 if (SplatBits0.getBitWidth() == SplatBits1.getBitWidth() &&
9040 SplatBits0 == ~SplatBits1) {
9041 // Canonicalize the vector type to make instruction selection
9042 // simpler.
9043 EVT CanonicalVT = VT.is128BitVector() ? MVT::v4i32 : MVT::v2i32;
9044 SDValue Result = DAG.getNode(ARMISD::VBSL, dl, CanonicalVT,
9045 N0->getOperand(1),
9046 N0->getOperand(0),
9047 N1->getOperand(0));
9048 return DAG.getNode(ISD::BITCAST, dl, VT, Result);
9049 }
9050 }
Cameron Zwarich53dd03d2011-03-30 23:01:21 +00009051 }
9052 }
9053
Jim Grosbachb97e2bb2010-07-17 03:30:54 +00009054 // Try to use the ARM/Thumb2 BFI (bitfield insert) instruction when
9055 // reasonable.
9056
Jim Grosbach11013ed2010-07-16 23:05:05 +00009057 // BFI is only available on V6T2+
9058 if (Subtarget->isThumb1Only() || !Subtarget->hasV6T2Ops())
9059 return SDValue();
9060
Andrew Trickef9de2a2013-05-25 02:42:55 +00009061 SDLoc DL(N);
Jim Grosbachb97e2bb2010-07-17 03:30:54 +00009062 // 1) or (and A, mask), val => ARMbfi A, val, mask
Sylvestre Ledru91ce36c2012-09-27 10:14:43 +00009063 // iff (val & mask) == val
Jim Grosbachb97e2bb2010-07-17 03:30:54 +00009064 //
9065 // 2) or (and A, mask), (and B, mask2) => ARMbfi A, (lsr B, amt), mask
Sylvestre Ledru91ce36c2012-09-27 10:14:43 +00009066 // 2a) iff isBitFieldInvertedMask(mask) && isBitFieldInvertedMask(~mask2)
Eric Christopherd5530962011-03-26 01:21:03 +00009067 // && mask == ~mask2
Sylvestre Ledru91ce36c2012-09-27 10:14:43 +00009068 // 2b) iff isBitFieldInvertedMask(~mask) && isBitFieldInvertedMask(mask2)
Eric Christopherd5530962011-03-26 01:21:03 +00009069 // && ~mask == mask2
Jim Grosbachb97e2bb2010-07-17 03:30:54 +00009070 // (i.e., copy a bitfield value into another bitfield of the same width)
Jim Grosbach11013ed2010-07-16 23:05:05 +00009071
Jim Grosbach11013ed2010-07-16 23:05:05 +00009072 if (VT != MVT::i32)
9073 return SDValue();
9074
Evan Cheng2e51bb42010-12-13 20:32:54 +00009075 SDValue N00 = N0.getOperand(0);
Jim Grosbachb97e2bb2010-07-17 03:30:54 +00009076
Jim Grosbach11013ed2010-07-16 23:05:05 +00009077 // The value and the mask need to be constants so we can verify this is
9078 // actually a bitfield set. If the mask is 0xffff, we can do better
9079 // via a movt instruction, so don't use BFI in that case.
Evan Cheng2e51bb42010-12-13 20:32:54 +00009080 SDValue MaskOp = N0.getOperand(1);
9081 ConstantSDNode *MaskC = dyn_cast<ConstantSDNode>(MaskOp);
9082 if (!MaskC)
Jim Grosbach11013ed2010-07-16 23:05:05 +00009083 return SDValue();
Evan Cheng2e51bb42010-12-13 20:32:54 +00009084 unsigned Mask = MaskC->getZExtValue();
Jim Grosbach11013ed2010-07-16 23:05:05 +00009085 if (Mask == 0xffff)
9086 return SDValue();
Jim Grosbachb97e2bb2010-07-17 03:30:54 +00009087 SDValue Res;
9088 // Case (1): or (and A, mask), val => ARMbfi A, val, mask
Evan Cheng2e51bb42010-12-13 20:32:54 +00009089 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
9090 if (N1C) {
9091 unsigned Val = N1C->getZExtValue();
Evan Cheng34345752010-12-11 04:11:38 +00009092 if ((Val & ~Mask) != Val)
Jim Grosbachb97e2bb2010-07-17 03:30:54 +00009093 return SDValue();
Jim Grosbach11013ed2010-07-16 23:05:05 +00009094
Evan Cheng34345752010-12-11 04:11:38 +00009095 if (ARM::isBitFieldInvertedMask(Mask)) {
Michael J. Spencerdf1ecbd72013-05-24 22:23:49 +00009096 Val >>= countTrailingZeros(~Mask);
Jim Grosbach11013ed2010-07-16 23:05:05 +00009097
Evan Cheng2e51bb42010-12-13 20:32:54 +00009098 Res = DAG.getNode(ARMISD::BFI, DL, VT, N00,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00009099 DAG.getConstant(Val, DL, MVT::i32),
9100 DAG.getConstant(Mask, DL, MVT::i32));
Evan Cheng34345752010-12-11 04:11:38 +00009101
9102 // Do not add new nodes to DAG combiner worklist.
9103 DCI.CombineTo(N, Res, false);
Evan Cheng2e51bb42010-12-13 20:32:54 +00009104 return SDValue();
Evan Cheng34345752010-12-11 04:11:38 +00009105 }
Jim Grosbachb97e2bb2010-07-17 03:30:54 +00009106 } else if (N1.getOpcode() == ISD::AND) {
9107 // case (2) or (and A, mask), (and B, mask2) => ARMbfi A, (lsr B, amt), mask
Evan Cheng2e51bb42010-12-13 20:32:54 +00009108 ConstantSDNode *N11C = dyn_cast<ConstantSDNode>(N1.getOperand(1));
9109 if (!N11C)
Jim Grosbachb97e2bb2010-07-17 03:30:54 +00009110 return SDValue();
Evan Cheng2e51bb42010-12-13 20:32:54 +00009111 unsigned Mask2 = N11C->getZExtValue();
Jim Grosbachb97e2bb2010-07-17 03:30:54 +00009112
Eric Christopherd5530962011-03-26 01:21:03 +00009113 // Mask and ~Mask2 (or reverse) must be equivalent for the BFI pattern
9114 // as is to match.
Jim Grosbachb97e2bb2010-07-17 03:30:54 +00009115 if (ARM::isBitFieldInvertedMask(Mask) &&
Eric Christopherd5530962011-03-26 01:21:03 +00009116 (Mask == ~Mask2)) {
Jim Grosbachb97e2bb2010-07-17 03:30:54 +00009117 // The pack halfword instruction works better for masks that fit it,
9118 // so use that when it's available.
9119 if (Subtarget->hasT2ExtractPack() &&
9120 (Mask == 0xffff || Mask == 0xffff0000))
9121 return SDValue();
9122 // 2a
Michael J. Spencerdf1ecbd72013-05-24 22:23:49 +00009123 unsigned amt = countTrailingZeros(Mask2);
Jim Grosbachb97e2bb2010-07-17 03:30:54 +00009124 Res = DAG.getNode(ISD::SRL, DL, VT, N1.getOperand(0),
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00009125 DAG.getConstant(amt, DL, MVT::i32));
Evan Cheng2e51bb42010-12-13 20:32:54 +00009126 Res = DAG.getNode(ARMISD::BFI, DL, VT, N00, Res,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00009127 DAG.getConstant(Mask, DL, MVT::i32));
Jim Grosbachb97e2bb2010-07-17 03:30:54 +00009128 // Do not add new nodes to DAG combiner worklist.
9129 DCI.CombineTo(N, Res, false);
Evan Cheng2e51bb42010-12-13 20:32:54 +00009130 return SDValue();
Jim Grosbachb97e2bb2010-07-17 03:30:54 +00009131 } else if (ARM::isBitFieldInvertedMask(~Mask) &&
Eric Christopherd5530962011-03-26 01:21:03 +00009132 (~Mask == Mask2)) {
Jim Grosbachb97e2bb2010-07-17 03:30:54 +00009133 // The pack halfword instruction works better for masks that fit it,
9134 // so use that when it's available.
9135 if (Subtarget->hasT2ExtractPack() &&
9136 (Mask2 == 0xffff || Mask2 == 0xffff0000))
9137 return SDValue();
9138 // 2b
Michael J. Spencerdf1ecbd72013-05-24 22:23:49 +00009139 unsigned lsb = countTrailingZeros(Mask);
Evan Cheng2e51bb42010-12-13 20:32:54 +00009140 Res = DAG.getNode(ISD::SRL, DL, VT, N00,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00009141 DAG.getConstant(lsb, DL, MVT::i32));
Jim Grosbachb97e2bb2010-07-17 03:30:54 +00009142 Res = DAG.getNode(ARMISD::BFI, DL, VT, N1.getOperand(0), Res,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00009143 DAG.getConstant(Mask2, DL, MVT::i32));
Jim Grosbachb97e2bb2010-07-17 03:30:54 +00009144 // Do not add new nodes to DAG combiner worklist.
9145 DCI.CombineTo(N, Res, false);
Evan Cheng2e51bb42010-12-13 20:32:54 +00009146 return SDValue();
Jim Grosbachb97e2bb2010-07-17 03:30:54 +00009147 }
9148 }
Wesley Peck527da1b2010-11-23 03:31:01 +00009149
Evan Cheng2e51bb42010-12-13 20:32:54 +00009150 if (DAG.MaskedValueIsZero(N1, MaskC->getAPIntValue()) &&
9151 N00.getOpcode() == ISD::SHL && isa<ConstantSDNode>(N00.getOperand(1)) &&
9152 ARM::isBitFieldInvertedMask(~Mask)) {
9153 // Case (3): or (and (shl A, #shamt), mask), B => ARMbfi B, A, ~mask
9154 // where lsb(mask) == #shamt and masked bits of B are known zero.
9155 SDValue ShAmt = N00.getOperand(1);
9156 unsigned ShAmtC = cast<ConstantSDNode>(ShAmt)->getZExtValue();
Michael J. Spencerdf1ecbd72013-05-24 22:23:49 +00009157 unsigned LSB = countTrailingZeros(Mask);
Evan Cheng2e51bb42010-12-13 20:32:54 +00009158 if (ShAmtC != LSB)
9159 return SDValue();
9160
9161 Res = DAG.getNode(ARMISD::BFI, DL, VT, N1, N00.getOperand(0),
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00009162 DAG.getConstant(~Mask, DL, MVT::i32));
Evan Cheng2e51bb42010-12-13 20:32:54 +00009163
9164 // Do not add new nodes to DAG combiner worklist.
9165 DCI.CombineTo(N, Res, false);
9166 }
9167
Jim Grosbach11013ed2010-07-16 23:05:05 +00009168 return SDValue();
9169}
9170
Evan Chenge87681c2012-02-23 01:19:06 +00009171static SDValue PerformXORCombine(SDNode *N,
9172 TargetLowering::DAGCombinerInfo &DCI,
9173 const ARMSubtarget *Subtarget) {
9174 EVT VT = N->getValueType(0);
9175 SelectionDAG &DAG = DCI.DAG;
9176
9177 if(!DAG.getTargetLoweringInfo().isTypeLegal(VT))
9178 return SDValue();
9179
9180 if (!Subtarget->isThumb1Only()) {
Jakob Stoklund Olesenaab43db2012-08-18 21:25:16 +00009181 // fold (xor (select cc, 0, c), x) -> (select cc, x, (xor, x, c))
Ahmed Bougachaf8dfb472016-02-09 22:54:12 +00009182 if (SDValue Result = combineSelectAndUseCommutative(N, false, DCI))
Jakob Stoklund Olesenaab43db2012-08-18 21:25:16 +00009183 return Result;
Evan Chenge87681c2012-02-23 01:19:06 +00009184 }
9185
9186 return SDValue();
9187}
9188
James Molloyce12c922015-11-11 15:40:40 +00009189// ParseBFI - given a BFI instruction in N, extract the "from" value (Rn) and return it,
9190// and fill in FromMask and ToMask with (consecutive) bits in "from" to be extracted and
9191// their position in "to" (Rd).
9192static SDValue ParseBFI(SDNode *N, APInt &ToMask, APInt &FromMask) {
9193 assert(N->getOpcode() == ARMISD::BFI);
Chad Rosier353d7192015-12-21 18:08:05 +00009194
James Molloyce12c922015-11-11 15:40:40 +00009195 SDValue From = N->getOperand(1);
9196 ToMask = ~cast<ConstantSDNode>(N->getOperand(2))->getAPIntValue();
9197 FromMask = APInt::getLowBitsSet(ToMask.getBitWidth(), ToMask.countPopulation());
9198
9199 // If the Base came from a SHR #C, we can deduce that it is really testing bit
9200 // #C in the base of the SHR.
9201 if (From->getOpcode() == ISD::SRL &&
9202 isa<ConstantSDNode>(From->getOperand(1))) {
9203 APInt Shift = cast<ConstantSDNode>(From->getOperand(1))->getAPIntValue();
9204 assert(Shift.getLimitedValue() < 32 && "Shift too large!");
9205 FromMask <<= Shift.getLimitedValue(31);
9206 From = From->getOperand(0);
9207 }
9208
9209 return From;
9210}
9211
9212// If A and B contain one contiguous set of bits, does A | B == A . B?
9213//
9214// Neither A nor B must be zero.
9215static bool BitsProperlyConcatenate(const APInt &A, const APInt &B) {
9216 unsigned LastActiveBitInA = A.countTrailingZeros();
9217 unsigned FirstActiveBitInB = B.getBitWidth() - B.countLeadingZeros() - 1;
9218 return LastActiveBitInA - 1 == FirstActiveBitInB;
9219}
9220
9221static SDValue FindBFIToCombineWith(SDNode *N) {
9222 // We have a BFI in N. Follow a possible chain of BFIs and find a BFI it can combine with,
9223 // if one exists.
9224 APInt ToMask, FromMask;
9225 SDValue From = ParseBFI(N, ToMask, FromMask);
9226 SDValue To = N->getOperand(0);
9227
9228 // Now check for a compatible BFI to merge with. We can pass through BFIs that
9229 // aren't compatible, but not if they set the same bit in their destination as
9230 // we do (or that of any BFI we're going to combine with).
9231 SDValue V = To;
9232 APInt CombinedToMask = ToMask;
9233 while (V.getOpcode() == ARMISD::BFI) {
9234 APInt NewToMask, NewFromMask;
9235 SDValue NewFrom = ParseBFI(V.getNode(), NewToMask, NewFromMask);
9236 if (NewFrom != From) {
9237 // This BFI has a different base. Keep going.
9238 CombinedToMask |= NewToMask;
9239 V = V.getOperand(0);
9240 continue;
9241 }
9242
9243 // Do the written bits conflict with any we've seen so far?
9244 if ((NewToMask & CombinedToMask).getBoolValue())
9245 // Conflicting bits - bail out because going further is unsafe.
9246 return SDValue();
9247
9248 // Are the new bits contiguous when combined with the old bits?
9249 if (BitsProperlyConcatenate(ToMask, NewToMask) &&
9250 BitsProperlyConcatenate(FromMask, NewFromMask))
9251 return V;
9252 if (BitsProperlyConcatenate(NewToMask, ToMask) &&
9253 BitsProperlyConcatenate(NewFromMask, FromMask))
9254 return V;
Chad Rosier353d7192015-12-21 18:08:05 +00009255
James Molloyce12c922015-11-11 15:40:40 +00009256 // We've seen a write to some bits, so track it.
9257 CombinedToMask |= NewToMask;
9258 // Keep going...
9259 V = V.getOperand(0);
9260 }
9261
9262 return SDValue();
9263}
9264
Evan Chengc1778132010-12-14 03:22:07 +00009265static SDValue PerformBFICombine(SDNode *N,
9266 TargetLowering::DAGCombinerInfo &DCI) {
9267 SDValue N1 = N->getOperand(1);
9268 if (N1.getOpcode() == ISD::AND) {
James Molloyce12c922015-11-11 15:40:40 +00009269 // (bfi A, (and B, Mask1), Mask2) -> (bfi A, B, Mask2) iff
9270 // the bits being cleared by the AND are not demanded by the BFI.
Evan Chengc1778132010-12-14 03:22:07 +00009271 ConstantSDNode *N11C = dyn_cast<ConstantSDNode>(N1.getOperand(1));
9272 if (!N11C)
9273 return SDValue();
Evan Cheng6d02d902011-06-15 01:12:31 +00009274 unsigned InvMask = cast<ConstantSDNode>(N->getOperand(2))->getZExtValue();
Michael J. Spencerdf1ecbd72013-05-24 22:23:49 +00009275 unsigned LSB = countTrailingZeros(~InvMask);
9276 unsigned Width = (32 - countLeadingZeros(~InvMask)) - LSB;
Aaron Ballman0d6a0102014-12-16 14:04:11 +00009277 assert(Width <
9278 static_cast<unsigned>(std::numeric_limits<unsigned>::digits) &&
Michael Ilsemanaddddc42014-12-15 18:48:43 +00009279 "undefined behavior");
9280 unsigned Mask = (1u << Width) - 1;
Evan Chengc1778132010-12-14 03:22:07 +00009281 unsigned Mask2 = N11C->getZExtValue();
Evan Cheng6d02d902011-06-15 01:12:31 +00009282 if ((Mask & (~Mask2)) == 0)
Andrew Trickef9de2a2013-05-25 02:42:55 +00009283 return DCI.DAG.getNode(ARMISD::BFI, SDLoc(N), N->getValueType(0),
Evan Chengc1778132010-12-14 03:22:07 +00009284 N->getOperand(0), N1.getOperand(0),
9285 N->getOperand(2));
James Molloyce12c922015-11-11 15:40:40 +00009286 } else if (N->getOperand(0).getOpcode() == ARMISD::BFI) {
9287 // We have a BFI of a BFI. Walk up the BFI chain to see how long it goes.
9288 // Keep track of any consecutive bits set that all come from the same base
9289 // value. We can combine these together into a single BFI.
9290 SDValue CombineBFI = FindBFIToCombineWith(N);
9291 if (CombineBFI == SDValue())
9292 return SDValue();
9293
9294 // We've found a BFI.
9295 APInt ToMask1, FromMask1;
9296 SDValue From1 = ParseBFI(N, ToMask1, FromMask1);
9297
9298 APInt ToMask2, FromMask2;
Diego Novillo0767ae52015-11-11 16:39:22 +00009299 SDValue From2 = ParseBFI(CombineBFI.getNode(), ToMask2, FromMask2);
9300 assert(From1 == From2);
9301 (void)From2;
Chad Rosier353d7192015-12-21 18:08:05 +00009302
James Molloyce12c922015-11-11 15:40:40 +00009303 // First, unlink CombineBFI.
9304 DCI.DAG.ReplaceAllUsesWith(CombineBFI, CombineBFI.getOperand(0));
9305 // Then create a new BFI, combining the two together.
9306 APInt NewFromMask = FromMask1 | FromMask2;
9307 APInt NewToMask = ToMask1 | ToMask2;
9308
9309 EVT VT = N->getValueType(0);
9310 SDLoc dl(N);
9311
9312 if (NewFromMask[0] == 0)
9313 From1 = DCI.DAG.getNode(
9314 ISD::SRL, dl, VT, From1,
9315 DCI.DAG.getConstant(NewFromMask.countTrailingZeros(), dl, VT));
9316 return DCI.DAG.getNode(ARMISD::BFI, dl, VT, N->getOperand(0), From1,
9317 DCI.DAG.getConstant(~NewToMask, dl, VT));
Evan Chengc1778132010-12-14 03:22:07 +00009318 }
9319 return SDValue();
9320}
9321
Bob Wilson22806742010-09-22 22:09:21 +00009322/// PerformVMOVRRDCombine - Target-specific dag combine xforms for
9323/// ARMISD::VMOVRRD.
9324static SDValue PerformVMOVRRDCombine(SDNode *N,
Oliver Stannard51b1d462014-08-21 12:50:31 +00009325 TargetLowering::DAGCombinerInfo &DCI,
9326 const ARMSubtarget *Subtarget) {
Bob Wilson22806742010-09-22 22:09:21 +00009327 // vmovrrd(vmovdrr x, y) -> x,y
9328 SDValue InDouble = N->getOperand(0);
Oliver Stannard51b1d462014-08-21 12:50:31 +00009329 if (InDouble.getOpcode() == ARMISD::VMOVDRR && !Subtarget->isFPOnlySP())
Bob Wilson22806742010-09-22 22:09:21 +00009330 return DCI.CombineTo(N, InDouble.getOperand(0), InDouble.getOperand(1));
Cameron Zwarich6fe5c292011-04-02 02:40:43 +00009331
9332 // vmovrrd(load f64) -> (load i32), (load i32)
9333 SDNode *InNode = InDouble.getNode();
9334 if (ISD::isNormalLoad(InNode) && InNode->hasOneUse() &&
9335 InNode->getValueType(0) == MVT::f64 &&
9336 InNode->getOperand(1).getOpcode() == ISD::FrameIndex &&
9337 !cast<LoadSDNode>(InNode)->isVolatile()) {
9338 // TODO: Should this be done for non-FrameIndex operands?
9339 LoadSDNode *LD = cast<LoadSDNode>(InNode);
9340
9341 SelectionDAG &DAG = DCI.DAG;
Andrew Trickef9de2a2013-05-25 02:42:55 +00009342 SDLoc DL(LD);
Cameron Zwarich6fe5c292011-04-02 02:40:43 +00009343 SDValue BasePtr = LD->getBasePtr();
9344 SDValue NewLD1 = DAG.getLoad(MVT::i32, DL, LD->getChain(), BasePtr,
9345 LD->getPointerInfo(), LD->isVolatile(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00009346 LD->isNonTemporal(), LD->isInvariant(),
9347 LD->getAlignment());
Cameron Zwarich6fe5c292011-04-02 02:40:43 +00009348
9349 SDValue OffsetPtr = DAG.getNode(ISD::ADD, DL, MVT::i32, BasePtr,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00009350 DAG.getConstant(4, DL, MVT::i32));
Cameron Zwarich6fe5c292011-04-02 02:40:43 +00009351 SDValue NewLD2 = DAG.getLoad(MVT::i32, DL, NewLD1.getValue(1), OffsetPtr,
9352 LD->getPointerInfo(), LD->isVolatile(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00009353 LD->isNonTemporal(), LD->isInvariant(),
Cameron Zwarich6fe5c292011-04-02 02:40:43 +00009354 std::min(4U, LD->getAlignment() / 2));
9355
9356 DAG.ReplaceAllUsesOfValueWith(SDValue(LD, 1), NewLD2.getValue(1));
Mehdi Aminiffc14022015-07-08 01:00:38 +00009357 if (DCI.DAG.getDataLayout().isBigEndian())
Christian Pirker762b2c62014-06-01 09:30:52 +00009358 std::swap (NewLD1, NewLD2);
Cameron Zwarich6fe5c292011-04-02 02:40:43 +00009359 SDValue Result = DCI.CombineTo(N, NewLD1, NewLD2);
Cameron Zwarich6fe5c292011-04-02 02:40:43 +00009360 return Result;
9361 }
9362
Bob Wilson22806742010-09-22 22:09:21 +00009363 return SDValue();
9364}
9365
9366/// PerformVMOVDRRCombine - Target-specific dag combine xforms for
9367/// ARMISD::VMOVDRR. This is also used for BUILD_VECTORs with 2 operands.
9368static SDValue PerformVMOVDRRCombine(SDNode *N, SelectionDAG &DAG) {
9369 // N=vmovrrd(X); vmovdrr(N:0, N:1) -> bit_convert(X)
9370 SDValue Op0 = N->getOperand(0);
9371 SDValue Op1 = N->getOperand(1);
Wesley Peck527da1b2010-11-23 03:31:01 +00009372 if (Op0.getOpcode() == ISD::BITCAST)
Bob Wilson22806742010-09-22 22:09:21 +00009373 Op0 = Op0.getOperand(0);
Wesley Peck527da1b2010-11-23 03:31:01 +00009374 if (Op1.getOpcode() == ISD::BITCAST)
Bob Wilson22806742010-09-22 22:09:21 +00009375 Op1 = Op1.getOperand(0);
9376 if (Op0.getOpcode() == ARMISD::VMOVRRD &&
9377 Op0.getNode() == Op1.getNode() &&
9378 Op0.getResNo() == 0 && Op1.getResNo() == 1)
Andrew Trickef9de2a2013-05-25 02:42:55 +00009379 return DAG.getNode(ISD::BITCAST, SDLoc(N),
Bob Wilson22806742010-09-22 22:09:21 +00009380 N->getValueType(0), Op0.getOperand(0));
9381 return SDValue();
9382}
9383
Bob Wilson1a20c2a2010-12-21 06:43:19 +00009384/// hasNormalLoadOperand - Check if any of the operands of a BUILD_VECTOR node
9385/// are normal, non-volatile loads. If so, it is profitable to bitcast an
9386/// i64 vector to have f64 elements, since the value can then be loaded
9387/// directly into a VFP register.
9388static bool hasNormalLoadOperand(SDNode *N) {
9389 unsigned NumElts = N->getValueType(0).getVectorNumElements();
9390 for (unsigned i = 0; i < NumElts; ++i) {
9391 SDNode *Elt = N->getOperand(i).getNode();
9392 if (ISD::isNormalLoad(Elt) && !cast<LoadSDNode>(Elt)->isVolatile())
9393 return true;
9394 }
9395 return false;
9396}
9397
Bob Wilsoncb6db982010-09-17 22:59:05 +00009398/// PerformBUILD_VECTORCombine - Target-specific dag combine xforms for
9399/// ISD::BUILD_VECTOR.
Bob Wilson1a20c2a2010-12-21 06:43:19 +00009400static SDValue PerformBUILD_VECTORCombine(SDNode *N,
Oliver Stannard51b1d462014-08-21 12:50:31 +00009401 TargetLowering::DAGCombinerInfo &DCI,
9402 const ARMSubtarget *Subtarget) {
Bob Wilsoncb6db982010-09-17 22:59:05 +00009403 // build_vector(N=ARMISD::VMOVRRD(X), N:1) -> bit_convert(X):
9404 // VMOVRRD is introduced when legalizing i64 types. It forces the i64 value
9405 // into a pair of GPRs, which is fine when the value is used as a scalar,
9406 // but if the i64 value is converted to a vector, we need to undo the VMOVRRD.
Bob Wilson1a20c2a2010-12-21 06:43:19 +00009407 SelectionDAG &DAG = DCI.DAG;
Ahmed Bougachaf8dfb472016-02-09 22:54:12 +00009408 if (N->getNumOperands() == 2)
9409 if (SDValue RV = PerformVMOVDRRCombine(N, DAG))
Bob Wilson1a20c2a2010-12-21 06:43:19 +00009410 return RV;
Bob Wilsoncb6db982010-09-17 22:59:05 +00009411
Bob Wilson1a20c2a2010-12-21 06:43:19 +00009412 // Load i64 elements as f64 values so that type legalization does not split
9413 // them up into i32 values.
9414 EVT VT = N->getValueType(0);
9415 if (VT.getVectorElementType() != MVT::i64 || !hasNormalLoadOperand(N))
9416 return SDValue();
Andrew Trickef9de2a2013-05-25 02:42:55 +00009417 SDLoc dl(N);
Bob Wilson1a20c2a2010-12-21 06:43:19 +00009418 SmallVector<SDValue, 8> Ops;
9419 unsigned NumElts = VT.getVectorNumElements();
9420 for (unsigned i = 0; i < NumElts; ++i) {
9421 SDValue V = DAG.getNode(ISD::BITCAST, dl, MVT::f64, N->getOperand(i));
9422 Ops.push_back(V);
9423 // Make the DAGCombiner fold the bitcast.
9424 DCI.AddToWorklist(V.getNode());
9425 }
9426 EVT FloatVT = EVT::getVectorVT(*DAG.getContext(), MVT::f64, NumElts);
Craig Topper48d114b2014-04-26 18:35:24 +00009427 SDValue BV = DAG.getNode(ISD::BUILD_VECTOR, dl, FloatVT, Ops);
Bob Wilson1a20c2a2010-12-21 06:43:19 +00009428 return DAG.getNode(ISD::BITCAST, dl, VT, BV);
9429}
9430
Quentin Colombet04b3a0f2013-07-03 21:42:57 +00009431/// \brief Target-specific dag combine xforms for ARMISD::BUILD_VECTOR.
9432static SDValue
9433PerformARMBUILD_VECTORCombine(SDNode *N, TargetLowering::DAGCombinerInfo &DCI) {
9434 // ARMISD::BUILD_VECTOR is introduced when legalizing ISD::BUILD_VECTOR.
9435 // At that time, we may have inserted bitcasts from integer to float.
9436 // If these bitcasts have survived DAGCombine, change the lowering of this
9437 // BUILD_VECTOR in something more vector friendly, i.e., that does not
9438 // force to use floating point types.
9439
9440 // Make sure we can change the type of the vector.
9441 // This is possible iff:
9442 // 1. The vector is only used in a bitcast to a integer type. I.e.,
9443 // 1.1. Vector is used only once.
9444 // 1.2. Use is a bit convert to an integer type.
9445 // 2. The size of its operands are 32-bits (64-bits are not legal).
9446 EVT VT = N->getValueType(0);
9447 EVT EltVT = VT.getVectorElementType();
9448
9449 // Check 1.1. and 2.
9450 if (EltVT.getSizeInBits() != 32 || !N->hasOneUse())
9451 return SDValue();
9452
9453 // By construction, the input type must be float.
9454 assert(EltVT == MVT::f32 && "Unexpected type!");
9455
9456 // Check 1.2.
9457 SDNode *Use = *N->use_begin();
9458 if (Use->getOpcode() != ISD::BITCAST ||
9459 Use->getValueType(0).isFloatingPoint())
9460 return SDValue();
9461
9462 // Check profitability.
9463 // Model is, if more than half of the relevant operands are bitcast from
9464 // i32, turn the build_vector into a sequence of insert_vector_elt.
9465 // Relevant operands are everything that is not statically
9466 // (i.e., at compile time) bitcasted.
9467 unsigned NumOfBitCastedElts = 0;
9468 unsigned NumElts = VT.getVectorNumElements();
9469 unsigned NumOfRelevantElts = NumElts;
9470 for (unsigned Idx = 0; Idx < NumElts; ++Idx) {
9471 SDValue Elt = N->getOperand(Idx);
9472 if (Elt->getOpcode() == ISD::BITCAST) {
9473 // Assume only bit cast to i32 will go away.
9474 if (Elt->getOperand(0).getValueType() == MVT::i32)
9475 ++NumOfBitCastedElts;
9476 } else if (Elt.getOpcode() == ISD::UNDEF || isa<ConstantSDNode>(Elt))
9477 // Constants are statically casted, thus do not count them as
9478 // relevant operands.
9479 --NumOfRelevantElts;
9480 }
9481
9482 // Check if more than half of the elements require a non-free bitcast.
9483 if (NumOfBitCastedElts <= NumOfRelevantElts / 2)
9484 return SDValue();
9485
9486 SelectionDAG &DAG = DCI.DAG;
9487 // Create the new vector type.
9488 EVT VecVT = EVT::getVectorVT(*DAG.getContext(), MVT::i32, NumElts);
9489 // Check if the type is legal.
9490 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
9491 if (!TLI.isTypeLegal(VecVT))
9492 return SDValue();
9493
9494 // Combine:
9495 // ARMISD::BUILD_VECTOR E1, E2, ..., EN.
9496 // => BITCAST INSERT_VECTOR_ELT
9497 // (INSERT_VECTOR_ELT (...), (BITCAST EN-1), N-1),
9498 // (BITCAST EN), N.
9499 SDValue Vec = DAG.getUNDEF(VecVT);
9500 SDLoc dl(N);
9501 for (unsigned Idx = 0 ; Idx < NumElts; ++Idx) {
9502 SDValue V = N->getOperand(Idx);
9503 if (V.getOpcode() == ISD::UNDEF)
9504 continue;
9505 if (V.getOpcode() == ISD::BITCAST &&
9506 V->getOperand(0).getValueType() == MVT::i32)
9507 // Fold obvious case.
9508 V = V.getOperand(0);
9509 else {
Jim Grosbach1a597112014-04-03 23:43:18 +00009510 V = DAG.getNode(ISD::BITCAST, SDLoc(V), MVT::i32, V);
Quentin Colombet04b3a0f2013-07-03 21:42:57 +00009511 // Make the DAGCombiner fold the bitcasts.
9512 DCI.AddToWorklist(V.getNode());
9513 }
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00009514 SDValue LaneIdx = DAG.getConstant(Idx, dl, MVT::i32);
Quentin Colombet04b3a0f2013-07-03 21:42:57 +00009515 Vec = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VecVT, Vec, V, LaneIdx);
9516 }
9517 Vec = DAG.getNode(ISD::BITCAST, dl, VT, Vec);
9518 // Make the DAGCombiner fold the bitcasts.
9519 DCI.AddToWorklist(Vec.getNode());
9520 return Vec;
9521}
9522
Bob Wilson1a20c2a2010-12-21 06:43:19 +00009523/// PerformInsertEltCombine - Target-specific dag combine xforms for
9524/// ISD::INSERT_VECTOR_ELT.
9525static SDValue PerformInsertEltCombine(SDNode *N,
9526 TargetLowering::DAGCombinerInfo &DCI) {
9527 // Bitcast an i64 load inserted into a vector to f64.
9528 // Otherwise, the i64 value will be legalized to a pair of i32 values.
9529 EVT VT = N->getValueType(0);
9530 SDNode *Elt = N->getOperand(1).getNode();
9531 if (VT.getVectorElementType() != MVT::i64 ||
9532 !ISD::isNormalLoad(Elt) || cast<LoadSDNode>(Elt)->isVolatile())
9533 return SDValue();
9534
9535 SelectionDAG &DAG = DCI.DAG;
Andrew Trickef9de2a2013-05-25 02:42:55 +00009536 SDLoc dl(N);
Bob Wilson1a20c2a2010-12-21 06:43:19 +00009537 EVT FloatVT = EVT::getVectorVT(*DAG.getContext(), MVT::f64,
9538 VT.getVectorNumElements());
9539 SDValue Vec = DAG.getNode(ISD::BITCAST, dl, FloatVT, N->getOperand(0));
9540 SDValue V = DAG.getNode(ISD::BITCAST, dl, MVT::f64, N->getOperand(1));
9541 // Make the DAGCombiner fold the bitcasts.
9542 DCI.AddToWorklist(Vec.getNode());
9543 DCI.AddToWorklist(V.getNode());
9544 SDValue InsElt = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, FloatVT,
9545 Vec, V, N->getOperand(2));
9546 return DAG.getNode(ISD::BITCAST, dl, VT, InsElt);
Bob Wilsoncb6db982010-09-17 22:59:05 +00009547}
9548
Bob Wilsonc7334a12010-10-27 20:38:28 +00009549/// PerformVECTOR_SHUFFLECombine - Target-specific dag combine xforms for
9550/// ISD::VECTOR_SHUFFLE.
9551static SDValue PerformVECTOR_SHUFFLECombine(SDNode *N, SelectionDAG &DAG) {
9552 // The LLVM shufflevector instruction does not require the shuffle mask
9553 // length to match the operand vector length, but ISD::VECTOR_SHUFFLE does
9554 // have that requirement. When translating to ISD::VECTOR_SHUFFLE, if the
9555 // operands do not match the mask length, they are extended by concatenating
9556 // them with undef vectors. That is probably the right thing for other
9557 // targets, but for NEON it is better to concatenate two double-register
9558 // size vector operands into a single quad-register size vector. Do that
9559 // transformation here:
9560 // shuffle(concat(v1, undef), concat(v2, undef)) ->
9561 // shuffle(concat(v1, v2), undef)
9562 SDValue Op0 = N->getOperand(0);
9563 SDValue Op1 = N->getOperand(1);
9564 if (Op0.getOpcode() != ISD::CONCAT_VECTORS ||
9565 Op1.getOpcode() != ISD::CONCAT_VECTORS ||
9566 Op0.getNumOperands() != 2 ||
9567 Op1.getNumOperands() != 2)
9568 return SDValue();
9569 SDValue Concat0Op1 = Op0.getOperand(1);
9570 SDValue Concat1Op1 = Op1.getOperand(1);
9571 if (Concat0Op1.getOpcode() != ISD::UNDEF ||
9572 Concat1Op1.getOpcode() != ISD::UNDEF)
9573 return SDValue();
9574 // Skip the transformation if any of the types are illegal.
9575 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
9576 EVT VT = N->getValueType(0);
9577 if (!TLI.isTypeLegal(VT) ||
9578 !TLI.isTypeLegal(Concat0Op1.getValueType()) ||
9579 !TLI.isTypeLegal(Concat1Op1.getValueType()))
9580 return SDValue();
9581
Andrew Trickef9de2a2013-05-25 02:42:55 +00009582 SDValue NewConcat = DAG.getNode(ISD::CONCAT_VECTORS, SDLoc(N), VT,
Bob Wilsonc7334a12010-10-27 20:38:28 +00009583 Op0.getOperand(0), Op1.getOperand(0));
9584 // Translate the shuffle mask.
9585 SmallVector<int, 16> NewMask;
9586 unsigned NumElts = VT.getVectorNumElements();
9587 unsigned HalfElts = NumElts/2;
9588 ShuffleVectorSDNode *SVN = cast<ShuffleVectorSDNode>(N);
9589 for (unsigned n = 0; n < NumElts; ++n) {
9590 int MaskElt = SVN->getMaskElt(n);
9591 int NewElt = -1;
Bob Wilson6c550072010-10-27 23:49:00 +00009592 if (MaskElt < (int)HalfElts)
Bob Wilsonc7334a12010-10-27 20:38:28 +00009593 NewElt = MaskElt;
Bob Wilson6c550072010-10-27 23:49:00 +00009594 else if (MaskElt >= (int)NumElts && MaskElt < (int)(NumElts + HalfElts))
Bob Wilsonc7334a12010-10-27 20:38:28 +00009595 NewElt = HalfElts + MaskElt - NumElts;
9596 NewMask.push_back(NewElt);
9597 }
Andrew Trickef9de2a2013-05-25 02:42:55 +00009598 return DAG.getVectorShuffle(VT, SDLoc(N), NewConcat,
Bob Wilsonc7334a12010-10-27 20:38:28 +00009599 DAG.getUNDEF(VT), NewMask.data());
9600}
9601
Ahmed Bougachadb141ac2015-02-19 23:52:41 +00009602/// CombineBaseUpdate - Target-specific DAG combine function for VLDDUP,
9603/// NEON load/store intrinsics, and generic vector load/stores, to merge
9604/// base address updates.
9605/// For generic load/stores, the memory type is assumed to be a vector.
9606/// The caller is assumed to have checked legality.
Bob Wilson06fce872011-02-07 17:43:21 +00009607static SDValue CombineBaseUpdate(SDNode *N,
9608 TargetLowering::DAGCombinerInfo &DCI) {
Bob Wilson06fce872011-02-07 17:43:21 +00009609 SelectionDAG &DAG = DCI.DAG;
Ahmed Bougachadfdf54b2015-02-19 23:30:37 +00009610 const bool isIntrinsic = (N->getOpcode() == ISD::INTRINSIC_VOID ||
9611 N->getOpcode() == ISD::INTRINSIC_W_CHAIN);
Ahmed Bougachadb141ac2015-02-19 23:52:41 +00009612 const bool isStore = N->getOpcode() == ISD::STORE;
9613 const unsigned AddrOpIdx = ((isIntrinsic || isStore) ? 2 : 1);
Bob Wilson06fce872011-02-07 17:43:21 +00009614 SDValue Addr = N->getOperand(AddrOpIdx);
Ahmed Bougachadfdf54b2015-02-19 23:30:37 +00009615 MemSDNode *MemN = cast<MemSDNode>(N);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00009616 SDLoc dl(N);
Bob Wilson06fce872011-02-07 17:43:21 +00009617
9618 // Search for a use of the address operand that is an increment.
9619 for (SDNode::use_iterator UI = Addr.getNode()->use_begin(),
9620 UE = Addr.getNode()->use_end(); UI != UE; ++UI) {
9621 SDNode *User = *UI;
9622 if (User->getOpcode() != ISD::ADD ||
9623 UI.getUse().getResNo() != Addr.getResNo())
9624 continue;
9625
9626 // Check that the add is independent of the load/store. Otherwise, folding
9627 // it would create a cycle.
9628 if (User->isPredecessorOf(N) || N->isPredecessorOf(User))
9629 continue;
9630
9631 // Find the new opcode for the updating load/store.
Ahmed Bougachadfdf54b2015-02-19 23:30:37 +00009632 bool isLoadOp = true;
Bob Wilson06fce872011-02-07 17:43:21 +00009633 bool isLaneOp = false;
9634 unsigned NewOpc = 0;
9635 unsigned NumVecs = 0;
9636 if (isIntrinsic) {
9637 unsigned IntNo = cast<ConstantSDNode>(N->getOperand(1))->getZExtValue();
9638 switch (IntNo) {
Craig Toppere55c5562012-02-07 02:50:20 +00009639 default: llvm_unreachable("unexpected intrinsic for Neon base update");
Bob Wilson06fce872011-02-07 17:43:21 +00009640 case Intrinsic::arm_neon_vld1: NewOpc = ARMISD::VLD1_UPD;
9641 NumVecs = 1; break;
9642 case Intrinsic::arm_neon_vld2: NewOpc = ARMISD::VLD2_UPD;
9643 NumVecs = 2; break;
9644 case Intrinsic::arm_neon_vld3: NewOpc = ARMISD::VLD3_UPD;
9645 NumVecs = 3; break;
9646 case Intrinsic::arm_neon_vld4: NewOpc = ARMISD::VLD4_UPD;
9647 NumVecs = 4; break;
9648 case Intrinsic::arm_neon_vld2lane: NewOpc = ARMISD::VLD2LN_UPD;
9649 NumVecs = 2; isLaneOp = true; break;
9650 case Intrinsic::arm_neon_vld3lane: NewOpc = ARMISD::VLD3LN_UPD;
9651 NumVecs = 3; isLaneOp = true; break;
9652 case Intrinsic::arm_neon_vld4lane: NewOpc = ARMISD::VLD4LN_UPD;
9653 NumVecs = 4; isLaneOp = true; break;
9654 case Intrinsic::arm_neon_vst1: NewOpc = ARMISD::VST1_UPD;
Ahmed Bougachadfdf54b2015-02-19 23:30:37 +00009655 NumVecs = 1; isLoadOp = false; break;
Bob Wilson06fce872011-02-07 17:43:21 +00009656 case Intrinsic::arm_neon_vst2: NewOpc = ARMISD::VST2_UPD;
Ahmed Bougachadfdf54b2015-02-19 23:30:37 +00009657 NumVecs = 2; isLoadOp = false; break;
Bob Wilson06fce872011-02-07 17:43:21 +00009658 case Intrinsic::arm_neon_vst3: NewOpc = ARMISD::VST3_UPD;
Ahmed Bougachadfdf54b2015-02-19 23:30:37 +00009659 NumVecs = 3; isLoadOp = false; break;
Bob Wilson06fce872011-02-07 17:43:21 +00009660 case Intrinsic::arm_neon_vst4: NewOpc = ARMISD::VST4_UPD;
Ahmed Bougachadfdf54b2015-02-19 23:30:37 +00009661 NumVecs = 4; isLoadOp = false; break;
Bob Wilson06fce872011-02-07 17:43:21 +00009662 case Intrinsic::arm_neon_vst2lane: NewOpc = ARMISD::VST2LN_UPD;
Ahmed Bougachadfdf54b2015-02-19 23:30:37 +00009663 NumVecs = 2; isLoadOp = false; isLaneOp = true; break;
Bob Wilson06fce872011-02-07 17:43:21 +00009664 case Intrinsic::arm_neon_vst3lane: NewOpc = ARMISD::VST3LN_UPD;
Ahmed Bougachadfdf54b2015-02-19 23:30:37 +00009665 NumVecs = 3; isLoadOp = false; isLaneOp = true; break;
Bob Wilson06fce872011-02-07 17:43:21 +00009666 case Intrinsic::arm_neon_vst4lane: NewOpc = ARMISD::VST4LN_UPD;
Ahmed Bougachadfdf54b2015-02-19 23:30:37 +00009667 NumVecs = 4; isLoadOp = false; isLaneOp = true; break;
Bob Wilson06fce872011-02-07 17:43:21 +00009668 }
9669 } else {
9670 isLaneOp = true;
9671 switch (N->getOpcode()) {
Craig Toppere55c5562012-02-07 02:50:20 +00009672 default: llvm_unreachable("unexpected opcode for Neon base update");
Bob Wilson06fce872011-02-07 17:43:21 +00009673 case ARMISD::VLD2DUP: NewOpc = ARMISD::VLD2DUP_UPD; NumVecs = 2; break;
9674 case ARMISD::VLD3DUP: NewOpc = ARMISD::VLD3DUP_UPD; NumVecs = 3; break;
9675 case ARMISD::VLD4DUP: NewOpc = ARMISD::VLD4DUP_UPD; NumVecs = 4; break;
Ahmed Bougachadb141ac2015-02-19 23:52:41 +00009676 case ISD::LOAD: NewOpc = ARMISD::VLD1_UPD;
9677 NumVecs = 1; isLaneOp = false; break;
9678 case ISD::STORE: NewOpc = ARMISD::VST1_UPD;
9679 NumVecs = 1; isLaneOp = false; isLoadOp = false; break;
Bob Wilson06fce872011-02-07 17:43:21 +00009680 }
9681 }
9682
9683 // Find the size of memory referenced by the load/store.
9684 EVT VecTy;
Ahmed Bougachadb141ac2015-02-19 23:52:41 +00009685 if (isLoadOp) {
Bob Wilson06fce872011-02-07 17:43:21 +00009686 VecTy = N->getValueType(0);
Ahmed Bougachadb141ac2015-02-19 23:52:41 +00009687 } else if (isIntrinsic) {
Renato Golin2a5c0a52015-02-04 10:11:59 +00009688 VecTy = N->getOperand(AddrOpIdx+1).getValueType();
Ahmed Bougachadb141ac2015-02-19 23:52:41 +00009689 } else {
9690 assert(isStore && "Node has to be a load, a store, or an intrinsic!");
9691 VecTy = N->getOperand(1).getValueType();
9692 }
9693
Bob Wilson06fce872011-02-07 17:43:21 +00009694 unsigned NumBytes = NumVecs * VecTy.getSizeInBits() / 8;
9695 if (isLaneOp)
9696 NumBytes /= VecTy.getVectorNumElements();
9697
9698 // If the increment is a constant, it must match the memory ref size.
9699 SDValue Inc = User->getOperand(User->getOperand(0) == Addr ? 1 : 0);
9700 if (ConstantSDNode *CInc = dyn_cast<ConstantSDNode>(Inc.getNode())) {
9701 uint64_t IncVal = CInc->getZExtValue();
9702 if (IncVal != NumBytes)
9703 continue;
9704 } else if (NumBytes >= 3 * 16) {
9705 // VLD3/4 and VST3/4 for 128-bit vectors are implemented with two
9706 // separate instructions that make it harder to use a non-constant update.
9707 continue;
9708 }
9709
Ahmed Bougachadb141ac2015-02-19 23:52:41 +00009710 // OK, we found an ADD we can fold into the base update.
9711 // Now, create a _UPD node, taking care of not breaking alignment.
9712
9713 EVT AlignedVecTy = VecTy;
9714 unsigned Alignment = MemN->getAlignment();
9715
9716 // If this is a less-than-standard-aligned load/store, change the type to
9717 // match the standard alignment.
9718 // The alignment is overlooked when selecting _UPD variants; and it's
9719 // easier to introduce bitcasts here than fix that.
9720 // There are 3 ways to get to this base-update combine:
9721 // - intrinsics: they are assumed to be properly aligned (to the standard
9722 // alignment of the memory type), so we don't need to do anything.
9723 // - ARMISD::VLDx nodes: they are only generated from the aforementioned
9724 // intrinsics, so, likewise, there's nothing to do.
9725 // - generic load/store instructions: the alignment is specified as an
9726 // explicit operand, rather than implicitly as the standard alignment
9727 // of the memory type (like the intrisics). We need to change the
9728 // memory type to match the explicit alignment. That way, we don't
9729 // generate non-standard-aligned ARMISD::VLDx nodes.
9730 if (isa<LSBaseSDNode>(N)) {
9731 if (Alignment == 0)
9732 Alignment = 1;
9733 if (Alignment < VecTy.getScalarSizeInBits() / 8) {
9734 MVT EltTy = MVT::getIntegerVT(Alignment * 8);
9735 assert(NumVecs == 1 && "Unexpected multi-element generic load/store.");
9736 assert(!isLaneOp && "Unexpected generic load/store lane.");
9737 unsigned NumElts = NumBytes / (EltTy.getSizeInBits() / 8);
9738 AlignedVecTy = MVT::getVectorVT(EltTy, NumElts);
9739 }
9740 // Don't set an explicit alignment on regular load/stores that we want
9741 // to transform to VLD/VST 1_UPD nodes.
9742 // This matches the behavior of regular load/stores, which only get an
9743 // explicit alignment if the MMO alignment is larger than the standard
9744 // alignment of the memory type.
9745 // Intrinsics, however, always get an explicit alignment, set to the
9746 // alignment of the MMO.
9747 Alignment = 1;
9748 }
9749
Bob Wilson06fce872011-02-07 17:43:21 +00009750 // Create the new updating load/store node.
Ahmed Bougachadfdf54b2015-02-19 23:30:37 +00009751 // First, create an SDVTList for the new updating node's results.
Bob Wilson06fce872011-02-07 17:43:21 +00009752 EVT Tys[6];
Ahmed Bougachadfdf54b2015-02-19 23:30:37 +00009753 unsigned NumResultVecs = (isLoadOp ? NumVecs : 0);
Bob Wilson06fce872011-02-07 17:43:21 +00009754 unsigned n;
9755 for (n = 0; n < NumResultVecs; ++n)
Ahmed Bougachadb141ac2015-02-19 23:52:41 +00009756 Tys[n] = AlignedVecTy;
Bob Wilson06fce872011-02-07 17:43:21 +00009757 Tys[n++] = MVT::i32;
9758 Tys[n] = MVT::Other;
Craig Toppere1d12942014-08-27 05:25:25 +00009759 SDVTList SDTys = DAG.getVTList(makeArrayRef(Tys, NumResultVecs+2));
Ahmed Bougachadfdf54b2015-02-19 23:30:37 +00009760
9761 // Then, gather the new node's operands.
Bob Wilson06fce872011-02-07 17:43:21 +00009762 SmallVector<SDValue, 8> Ops;
9763 Ops.push_back(N->getOperand(0)); // incoming chain
9764 Ops.push_back(N->getOperand(AddrOpIdx));
9765 Ops.push_back(Inc);
Ahmed Bougachadb141ac2015-02-19 23:52:41 +00009766
9767 if (StoreSDNode *StN = dyn_cast<StoreSDNode>(N)) {
9768 // Try to match the intrinsic's signature
9769 Ops.push_back(StN->getValue());
9770 } else {
9771 // Loads (and of course intrinsics) match the intrinsics' signature,
9772 // so just add all but the alignment operand.
9773 for (unsigned i = AddrOpIdx + 1; i < N->getNumOperands() - 1; ++i)
9774 Ops.push_back(N->getOperand(i));
9775 }
9776
9777 // For all node types, the alignment operand is always the last one.
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00009778 Ops.push_back(DAG.getConstant(Alignment, dl, MVT::i32));
Ahmed Bougachadb141ac2015-02-19 23:52:41 +00009779
9780 // If this is a non-standard-aligned STORE, the penultimate operand is the
9781 // stored value. Bitcast it to the aligned type.
9782 if (AlignedVecTy != VecTy && N->getOpcode() == ISD::STORE) {
9783 SDValue &StVal = Ops[Ops.size()-2];
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00009784 StVal = DAG.getNode(ISD::BITCAST, dl, AlignedVecTy, StVal);
Ahmed Bougachadb141ac2015-02-19 23:52:41 +00009785 }
Ahmed Bougachadfdf54b2015-02-19 23:30:37 +00009786
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00009787 SDValue UpdN = DAG.getMemIntrinsicNode(NewOpc, dl, SDTys,
Ahmed Bougachadb141ac2015-02-19 23:52:41 +00009788 Ops, AlignedVecTy,
Ahmed Bougachadfdf54b2015-02-19 23:30:37 +00009789 MemN->getMemOperand());
Bob Wilson06fce872011-02-07 17:43:21 +00009790
9791 // Update the uses.
Ahmed Bougacha4c2b0782015-02-19 23:13:10 +00009792 SmallVector<SDValue, 5> NewResults;
Ahmed Bougachadfdf54b2015-02-19 23:30:37 +00009793 for (unsigned i = 0; i < NumResultVecs; ++i)
Bob Wilson06fce872011-02-07 17:43:21 +00009794 NewResults.push_back(SDValue(UpdN.getNode(), i));
Ahmed Bougachadb141ac2015-02-19 23:52:41 +00009795
9796 // If this is an non-standard-aligned LOAD, the first result is the loaded
9797 // value. Bitcast it to the expected result type.
9798 if (AlignedVecTy != VecTy && N->getOpcode() == ISD::LOAD) {
9799 SDValue &LdVal = NewResults[0];
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00009800 LdVal = DAG.getNode(ISD::BITCAST, dl, VecTy, LdVal);
Ahmed Bougachadb141ac2015-02-19 23:52:41 +00009801 }
9802
Bob Wilson06fce872011-02-07 17:43:21 +00009803 NewResults.push_back(SDValue(UpdN.getNode(), NumResultVecs+1)); // chain
9804 DCI.CombineTo(N, NewResults);
9805 DCI.CombineTo(User, SDValue(UpdN.getNode(), NumResultVecs));
9806
9807 break;
Owen Anderson77aa2662011-04-05 21:48:57 +00009808 }
Bob Wilson06fce872011-02-07 17:43:21 +00009809 return SDValue();
9810}
9811
Ahmed Bougachadb141ac2015-02-19 23:52:41 +00009812static SDValue PerformVLDCombine(SDNode *N,
9813 TargetLowering::DAGCombinerInfo &DCI) {
9814 if (DCI.isBeforeLegalize() || DCI.isCalledByLegalizer())
9815 return SDValue();
9816
9817 return CombineBaseUpdate(N, DCI);
9818}
9819
Bob Wilson2d790df2010-11-28 06:51:26 +00009820/// CombineVLDDUP - For a VDUPLANE node N, check if its source operand is a
9821/// vldN-lane (N > 1) intrinsic, and if all the other uses of that intrinsic
9822/// are also VDUPLANEs. If so, combine them to a vldN-dup operation and
9823/// return true.
9824static bool CombineVLDDUP(SDNode *N, TargetLowering::DAGCombinerInfo &DCI) {
9825 SelectionDAG &DAG = DCI.DAG;
9826 EVT VT = N->getValueType(0);
9827 // vldN-dup instructions only support 64-bit vectors for N > 1.
9828 if (!VT.is64BitVector())
9829 return false;
9830
9831 // Check if the VDUPLANE operand is a vldN-dup intrinsic.
9832 SDNode *VLD = N->getOperand(0).getNode();
9833 if (VLD->getOpcode() != ISD::INTRINSIC_W_CHAIN)
9834 return false;
9835 unsigned NumVecs = 0;
9836 unsigned NewOpc = 0;
9837 unsigned IntNo = cast<ConstantSDNode>(VLD->getOperand(1))->getZExtValue();
9838 if (IntNo == Intrinsic::arm_neon_vld2lane) {
9839 NumVecs = 2;
9840 NewOpc = ARMISD::VLD2DUP;
9841 } else if (IntNo == Intrinsic::arm_neon_vld3lane) {
9842 NumVecs = 3;
9843 NewOpc = ARMISD::VLD3DUP;
9844 } else if (IntNo == Intrinsic::arm_neon_vld4lane) {
9845 NumVecs = 4;
9846 NewOpc = ARMISD::VLD4DUP;
9847 } else {
9848 return false;
9849 }
9850
9851 // First check that all the vldN-lane uses are VDUPLANEs and that the lane
9852 // numbers match the load.
9853 unsigned VLDLaneNo =
9854 cast<ConstantSDNode>(VLD->getOperand(NumVecs+3))->getZExtValue();
9855 for (SDNode::use_iterator UI = VLD->use_begin(), UE = VLD->use_end();
9856 UI != UE; ++UI) {
9857 // Ignore uses of the chain result.
9858 if (UI.getUse().getResNo() == NumVecs)
9859 continue;
9860 SDNode *User = *UI;
9861 if (User->getOpcode() != ARMISD::VDUPLANE ||
9862 VLDLaneNo != cast<ConstantSDNode>(User->getOperand(1))->getZExtValue())
9863 return false;
9864 }
9865
9866 // Create the vldN-dup node.
9867 EVT Tys[5];
9868 unsigned n;
9869 for (n = 0; n < NumVecs; ++n)
9870 Tys[n] = VT;
9871 Tys[n] = MVT::Other;
Craig Toppere1d12942014-08-27 05:25:25 +00009872 SDVTList SDTys = DAG.getVTList(makeArrayRef(Tys, NumVecs+1));
Bob Wilson2d790df2010-11-28 06:51:26 +00009873 SDValue Ops[] = { VLD->getOperand(0), VLD->getOperand(2) };
9874 MemIntrinsicSDNode *VLDMemInt = cast<MemIntrinsicSDNode>(VLD);
Andrew Trickef9de2a2013-05-25 02:42:55 +00009875 SDValue VLDDup = DAG.getMemIntrinsicNode(NewOpc, SDLoc(VLD), SDTys,
Craig Topper206fcd42014-04-26 19:29:41 +00009876 Ops, VLDMemInt->getMemoryVT(),
Bob Wilson2d790df2010-11-28 06:51:26 +00009877 VLDMemInt->getMemOperand());
9878
9879 // Update the uses.
9880 for (SDNode::use_iterator UI = VLD->use_begin(), UE = VLD->use_end();
9881 UI != UE; ++UI) {
9882 unsigned ResNo = UI.getUse().getResNo();
9883 // Ignore uses of the chain result.
9884 if (ResNo == NumVecs)
9885 continue;
9886 SDNode *User = *UI;
9887 DCI.CombineTo(User, SDValue(VLDDup.getNode(), ResNo));
9888 }
9889
9890 // Now the vldN-lane intrinsic is dead except for its chain result.
9891 // Update uses of the chain.
9892 std::vector<SDValue> VLDDupResults;
9893 for (unsigned n = 0; n < NumVecs; ++n)
9894 VLDDupResults.push_back(SDValue(VLDDup.getNode(), n));
9895 VLDDupResults.push_back(SDValue(VLDDup.getNode(), NumVecs));
9896 DCI.CombineTo(VLD, VLDDupResults);
9897
9898 return true;
9899}
9900
Bob Wilson103a0dc2010-07-14 01:22:12 +00009901/// PerformVDUPLANECombine - Target-specific dag combine xforms for
9902/// ARMISD::VDUPLANE.
Bob Wilson2d790df2010-11-28 06:51:26 +00009903static SDValue PerformVDUPLANECombine(SDNode *N,
9904 TargetLowering::DAGCombinerInfo &DCI) {
Bob Wilson103a0dc2010-07-14 01:22:12 +00009905 SDValue Op = N->getOperand(0);
Bob Wilson103a0dc2010-07-14 01:22:12 +00009906
Bob Wilson2d790df2010-11-28 06:51:26 +00009907 // If the source is a vldN-lane (N > 1) intrinsic, and all the other uses
9908 // of that intrinsic are also VDUPLANEs, combine them to a vldN-dup operation.
9909 if (CombineVLDDUP(N, DCI))
9910 return SDValue(N, 0);
9911
9912 // If the source is already a VMOVIMM or VMVNIMM splat, the VDUPLANE is
9913 // redundant. Ignore bit_converts for now; element sizes are checked below.
Wesley Peck527da1b2010-11-23 03:31:01 +00009914 while (Op.getOpcode() == ISD::BITCAST)
Bob Wilson103a0dc2010-07-14 01:22:12 +00009915 Op = Op.getOperand(0);
Bob Wilsonbad47f62010-07-14 06:31:50 +00009916 if (Op.getOpcode() != ARMISD::VMOVIMM && Op.getOpcode() != ARMISD::VMVNIMM)
Bob Wilson103a0dc2010-07-14 01:22:12 +00009917 return SDValue();
9918
9919 // Make sure the VMOV element size is not bigger than the VDUPLANE elements.
9920 unsigned EltSize = Op.getValueType().getVectorElementType().getSizeInBits();
9921 // The canonical VMOV for a zero vector uses a 32-bit element size.
9922 unsigned Imm = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
9923 unsigned EltBits;
9924 if (ARM_AM::decodeNEONModImm(Imm, EltBits) == 0)
9925 EltSize = 8;
Bob Wilson2d790df2010-11-28 06:51:26 +00009926 EVT VT = N->getValueType(0);
Bob Wilson103a0dc2010-07-14 01:22:12 +00009927 if (EltSize > VT.getVectorElementType().getSizeInBits())
9928 return SDValue();
9929
Andrew Trickef9de2a2013-05-25 02:42:55 +00009930 return DCI.DAG.getNode(ISD::BITCAST, SDLoc(N), VT, Op);
Bob Wilson103a0dc2010-07-14 01:22:12 +00009931}
9932
Ahmed Bougachadb141ac2015-02-19 23:52:41 +00009933static SDValue PerformLOADCombine(SDNode *N,
9934 TargetLowering::DAGCombinerInfo &DCI) {
9935 EVT VT = N->getValueType(0);
9936
9937 // If this is a legal vector load, try to combine it into a VLD1_UPD.
9938 if (ISD::isNormalLoad(N) && VT.isVector() &&
9939 DCI.DAG.getTargetLoweringInfo().isTypeLegal(VT))
9940 return CombineBaseUpdate(N, DCI);
9941
9942 return SDValue();
9943}
9944
Ahmed Bougacha23167462014-12-09 21:26:53 +00009945/// PerformSTORECombine - Target-specific dag combine xforms for
9946/// ISD::STORE.
9947static SDValue PerformSTORECombine(SDNode *N,
9948 TargetLowering::DAGCombinerInfo &DCI) {
9949 StoreSDNode *St = cast<StoreSDNode>(N);
9950 if (St->isVolatile())
9951 return SDValue();
9952
9953 // Optimize trunc store (of multiple scalars) to shuffle and store. First,
9954 // pack all of the elements in one place. Next, store to memory in fewer
9955 // chunks.
9956 SDValue StVal = St->getValue();
9957 EVT VT = StVal.getValueType();
9958 if (St->isTruncatingStore() && VT.isVector()) {
9959 SelectionDAG &DAG = DCI.DAG;
9960 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
9961 EVT StVT = St->getMemoryVT();
9962 unsigned NumElems = VT.getVectorNumElements();
9963 assert(StVT != VT && "Cannot truncate to the same type");
9964 unsigned FromEltSz = VT.getVectorElementType().getSizeInBits();
9965 unsigned ToEltSz = StVT.getVectorElementType().getSizeInBits();
9966
9967 // From, To sizes and ElemCount must be pow of two
9968 if (!isPowerOf2_32(NumElems * FromEltSz * ToEltSz)) return SDValue();
9969
9970 // We are going to use the original vector elt for storing.
9971 // Accumulated smaller vector elements must be a multiple of the store size.
9972 if (0 != (NumElems * FromEltSz) % ToEltSz) return SDValue();
9973
9974 unsigned SizeRatio = FromEltSz / ToEltSz;
9975 assert(SizeRatio * NumElems * ToEltSz == VT.getSizeInBits());
9976
9977 // Create a type on which we perform the shuffle.
9978 EVT WideVecVT = EVT::getVectorVT(*DAG.getContext(), StVT.getScalarType(),
9979 NumElems*SizeRatio);
9980 assert(WideVecVT.getSizeInBits() == VT.getSizeInBits());
9981
9982 SDLoc DL(St);
9983 SDValue WideVec = DAG.getNode(ISD::BITCAST, DL, WideVecVT, StVal);
9984 SmallVector<int, 8> ShuffleVec(NumElems * SizeRatio, -1);
9985 for (unsigned i = 0; i < NumElems; ++i)
Mehdi Aminiffc14022015-07-08 01:00:38 +00009986 ShuffleVec[i] = DAG.getDataLayout().isBigEndian()
9987 ? (i + 1) * SizeRatio - 1
9988 : i * SizeRatio;
Ahmed Bougacha23167462014-12-09 21:26:53 +00009989
9990 // Can't shuffle using an illegal type.
9991 if (!TLI.isTypeLegal(WideVecVT)) return SDValue();
9992
9993 SDValue Shuff = DAG.getVectorShuffle(WideVecVT, DL, WideVec,
9994 DAG.getUNDEF(WideVec.getValueType()),
9995 ShuffleVec.data());
9996 // At this point all of the data is stored at the bottom of the
9997 // register. We now need to save it to mem.
9998
9999 // Find the largest store unit
10000 MVT StoreType = MVT::i8;
Ahmed Bougacha67dd2d22015-01-07 21:27:10 +000010001 for (MVT Tp : MVT::integer_valuetypes()) {
Ahmed Bougacha23167462014-12-09 21:26:53 +000010002 if (TLI.isTypeLegal(Tp) && Tp.getSizeInBits() <= NumElems * ToEltSz)
10003 StoreType = Tp;
10004 }
10005 // Didn't find a legal store type.
10006 if (!TLI.isTypeLegal(StoreType))
10007 return SDValue();
10008
10009 // Bitcast the original vector into a vector of store-size units
10010 EVT StoreVecVT = EVT::getVectorVT(*DAG.getContext(),
10011 StoreType, VT.getSizeInBits()/EVT(StoreType).getSizeInBits());
10012 assert(StoreVecVT.getSizeInBits() == VT.getSizeInBits());
10013 SDValue ShuffWide = DAG.getNode(ISD::BITCAST, DL, StoreVecVT, Shuff);
10014 SmallVector<SDValue, 8> Chains;
Mehdi Amini44ede332015-07-09 02:09:04 +000010015 SDValue Increment = DAG.getConstant(StoreType.getSizeInBits() / 8, DL,
10016 TLI.getPointerTy(DAG.getDataLayout()));
Ahmed Bougacha23167462014-12-09 21:26:53 +000010017 SDValue BasePtr = St->getBasePtr();
10018
10019 // Perform one or more big stores into memory.
10020 unsigned E = (ToEltSz*NumElems)/StoreType.getSizeInBits();
10021 for (unsigned I = 0; I < E; I++) {
10022 SDValue SubVec = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL,
10023 StoreType, ShuffWide,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +000010024 DAG.getIntPtrConstant(I, DL));
Ahmed Bougacha23167462014-12-09 21:26:53 +000010025 SDValue Ch = DAG.getStore(St->getChain(), DL, SubVec, BasePtr,
10026 St->getPointerInfo(), St->isVolatile(),
10027 St->isNonTemporal(), St->getAlignment());
10028 BasePtr = DAG.getNode(ISD::ADD, DL, BasePtr.getValueType(), BasePtr,
10029 Increment);
10030 Chains.push_back(Ch);
10031 }
10032 return DAG.getNode(ISD::TokenFactor, DL, MVT::Other, Chains);
10033 }
10034
10035 if (!ISD::isNormalStore(St))
10036 return SDValue();
10037
10038 // Split a store of a VMOVDRR into two integer stores to avoid mixing NEON and
10039 // ARM stores of arguments in the same cache line.
10040 if (StVal.getNode()->getOpcode() == ARMISD::VMOVDRR &&
10041 StVal.getNode()->hasOneUse()) {
10042 SelectionDAG &DAG = DCI.DAG;
Mehdi Aminiffc14022015-07-08 01:00:38 +000010043 bool isBigEndian = DAG.getDataLayout().isBigEndian();
Ahmed Bougacha23167462014-12-09 21:26:53 +000010044 SDLoc DL(St);
10045 SDValue BasePtr = St->getBasePtr();
10046 SDValue NewST1 = DAG.getStore(St->getChain(), DL,
10047 StVal.getNode()->getOperand(isBigEndian ? 1 : 0 ),
10048 BasePtr, St->getPointerInfo(), St->isVolatile(),
10049 St->isNonTemporal(), St->getAlignment());
10050
10051 SDValue OffsetPtr = DAG.getNode(ISD::ADD, DL, MVT::i32, BasePtr,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +000010052 DAG.getConstant(4, DL, MVT::i32));
Ahmed Bougacha23167462014-12-09 21:26:53 +000010053 return DAG.getStore(NewST1.getValue(0), DL,
10054 StVal.getNode()->getOperand(isBigEndian ? 0 : 1),
10055 OffsetPtr, St->getPointerInfo(), St->isVolatile(),
10056 St->isNonTemporal(),
10057 std::min(4U, St->getAlignment() / 2));
10058 }
10059
10060 if (StVal.getValueType() == MVT::i64 &&
10061 StVal.getNode()->getOpcode() == ISD::EXTRACT_VECTOR_ELT) {
10062
10063 // Bitcast an i64 store extracted from a vector to f64.
10064 // Otherwise, the i64 value will be legalized to a pair of i32 values.
10065 SelectionDAG &DAG = DCI.DAG;
10066 SDLoc dl(StVal);
10067 SDValue IntVec = StVal.getOperand(0);
10068 EVT FloatVT = EVT::getVectorVT(*DAG.getContext(), MVT::f64,
10069 IntVec.getValueType().getVectorNumElements());
10070 SDValue Vec = DAG.getNode(ISD::BITCAST, dl, FloatVT, IntVec);
10071 SDValue ExtElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
10072 Vec, StVal.getOperand(1));
10073 dl = SDLoc(N);
10074 SDValue V = DAG.getNode(ISD::BITCAST, dl, MVT::i64, ExtElt);
10075 // Make the DAGCombiner fold the bitcasts.
10076 DCI.AddToWorklist(Vec.getNode());
10077 DCI.AddToWorklist(ExtElt.getNode());
10078 DCI.AddToWorklist(V.getNode());
10079 return DAG.getStore(St->getChain(), dl, V, St->getBasePtr(),
10080 St->getPointerInfo(), St->isVolatile(),
10081 St->isNonTemporal(), St->getAlignment(),
10082 St->getAAInfo());
10083 }
10084
Ahmed Bougachadb141ac2015-02-19 23:52:41 +000010085 // If this is a legal vector store, try to combine it into a VST1_UPD.
10086 if (ISD::isNormalStore(N) && VT.isVector() &&
10087 DCI.DAG.getTargetLoweringInfo().isTypeLegal(VT))
10088 return CombineBaseUpdate(N, DCI);
10089
Ahmed Bougacha23167462014-12-09 21:26:53 +000010090 return SDValue();
10091}
10092
Chad Rosierfa8d8932011-06-24 19:23:04 +000010093/// PerformVCVTCombine - VCVT (floating-point to fixed-point, Advanced SIMD)
10094/// can replace combinations of VMUL and VCVT (floating-point to integer)
10095/// when the VMUL has a constant operand that is a power of 2.
10096///
10097/// Example (assume d17 = <float 8.000000e+00, float 8.000000e+00>):
10098/// vmul.f32 d16, d17, d16
10099/// vcvt.s32.f32 d16, d16
10100/// becomes:
10101/// vcvt.s32.f32 d16, d16, #3
Chad Rosiera087fd22015-10-06 20:23:42 +000010102static SDValue PerformVCVTCombine(SDNode *N, SelectionDAG &DAG,
Chad Rosierfa8d8932011-06-24 19:23:04 +000010103 const ARMSubtarget *Subtarget) {
Chad Rosiera087fd22015-10-06 20:23:42 +000010104 if (!Subtarget->hasNEON())
10105 return SDValue();
Chad Rosierfa8d8932011-06-24 19:23:04 +000010106
Chad Rosiera087fd22015-10-06 20:23:42 +000010107 SDValue Op = N->getOperand(0);
10108 if (!Op.getValueType().isVector() || Op.getOpcode() != ISD::FMUL)
Chad Rosierfa8d8932011-06-24 19:23:04 +000010109 return SDValue();
10110
Chad Rosierfa8d8932011-06-24 19:23:04 +000010111 SDValue ConstVec = Op->getOperand(1);
Chad Rosieraed910b2015-10-06 20:51:26 +000010112 if (!isa<BuildVectorSDNode>(ConstVec))
10113 return SDValue();
Chad Rosierfa8d8932011-06-24 19:23:04 +000010114
Tim Northover7cbc2152013-06-28 15:29:25 +000010115 MVT FloatTy = Op.getSimpleValueType().getVectorElementType();
Chad Rosier9df4aff2015-10-06 20:45:45 +000010116 uint32_t FloatBits = FloatTy.getSizeInBits();
Tim Northover7cbc2152013-06-28 15:29:25 +000010117 MVT IntTy = N->getSimpleValueType(0).getVectorElementType();
Chad Rosier9df4aff2015-10-06 20:45:45 +000010118 uint32_t IntBits = IntTy.getSizeInBits();
Bradley Smithececb7f2014-12-16 10:59:27 +000010119 unsigned NumLanes = Op.getValueType().getVectorNumElements();
Chad Rosier9df4aff2015-10-06 20:45:45 +000010120 if (FloatBits != 32 || IntBits > 32 || NumLanes > 4) {
Tim Northover7cbc2152013-06-28 15:29:25 +000010121 // These instructions only exist converting from f32 to i32. We can handle
10122 // smaller integers by generating an extra truncate, but larger ones would
Bradley Smithececb7f2014-12-16 10:59:27 +000010123 // be lossy. We also can't handle more then 4 lanes, since these intructions
10124 // only support v2i32/v4i32 types.
Tim Northover7cbc2152013-06-28 15:29:25 +000010125 return SDValue();
10126 }
10127
Chad Rosier169865f2015-10-07 17:28:58 +000010128 BitVector UndefElements;
10129 BuildVectorSDNode *BV = cast<BuildVectorSDNode>(ConstVec);
10130 int32_t C = BV->getConstantFPSplatPow2ToLog2Int(&UndefElements, 33);
10131 if (C == -1 || C == 0 || C > 32)
Chad Rosierdb71abf2015-10-07 13:40:44 +000010132 return SDValue();
10133
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +000010134 SDLoc dl(N);
Chad Rosier169865f2015-10-07 17:28:58 +000010135 bool isSigned = N->getOpcode() == ISD::FP_TO_SINT;
Chad Rosierfa8d8932011-06-24 19:23:04 +000010136 unsigned IntrinsicOpcode = isSigned ? Intrinsic::arm_neon_vcvtfp2fxs :
10137 Intrinsic::arm_neon_vcvtfp2fxu;
Chad Rosier9df4aff2015-10-06 20:45:45 +000010138 SDValue FixConv = DAG.getNode(
10139 ISD::INTRINSIC_WO_CHAIN, dl, NumLanes == 2 ? MVT::v2i32 : MVT::v4i32,
10140 DAG.getConstant(IntrinsicOpcode, dl, MVT::i32), Op->getOperand(0),
Chad Rosier169865f2015-10-07 17:28:58 +000010141 DAG.getConstant(C, dl, MVT::i32));
Tim Northover7cbc2152013-06-28 15:29:25 +000010142
Chad Rosier9df4aff2015-10-06 20:45:45 +000010143 if (IntBits < FloatBits)
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +000010144 FixConv = DAG.getNode(ISD::TRUNCATE, dl, N->getValueType(0), FixConv);
Tim Northover7cbc2152013-06-28 15:29:25 +000010145
10146 return FixConv;
Chad Rosierfa8d8932011-06-24 19:23:04 +000010147}
10148
10149/// PerformVDIVCombine - VCVT (fixed-point to floating-point, Advanced SIMD)
10150/// can replace combinations of VCVT (integer to floating-point) and VDIV
10151/// when the VDIV has a constant operand that is a power of 2.
10152///
10153/// Example (assume d17 = <float 8.000000e+00, float 8.000000e+00>):
10154/// vcvt.f32.s32 d16, d16
10155/// vdiv.f32 d16, d17, d16
10156/// becomes:
10157/// vcvt.f32.s32 d16, d16, #3
Chad Rosiera087fd22015-10-06 20:23:42 +000010158static SDValue PerformVDIVCombine(SDNode *N, SelectionDAG &DAG,
Chad Rosierfa8d8932011-06-24 19:23:04 +000010159 const ARMSubtarget *Subtarget) {
Chad Rosiera087fd22015-10-06 20:23:42 +000010160 if (!Subtarget->hasNEON())
10161 return SDValue();
10162
Chad Rosierfa8d8932011-06-24 19:23:04 +000010163 SDValue Op = N->getOperand(0);
10164 unsigned OpOpcode = Op.getNode()->getOpcode();
Chad Rosiera087fd22015-10-06 20:23:42 +000010165 if (!N->getValueType(0).isVector() ||
Chad Rosierfa8d8932011-06-24 19:23:04 +000010166 (OpOpcode != ISD::SINT_TO_FP && OpOpcode != ISD::UINT_TO_FP))
10167 return SDValue();
10168
Chad Rosierfa8d8932011-06-24 19:23:04 +000010169 SDValue ConstVec = N->getOperand(1);
Chad Rosieraed910b2015-10-06 20:51:26 +000010170 if (!isa<BuildVectorSDNode>(ConstVec))
10171 return SDValue();
Chad Rosierfa8d8932011-06-24 19:23:04 +000010172
Tim Northover7cbc2152013-06-28 15:29:25 +000010173 MVT FloatTy = N->getSimpleValueType(0).getVectorElementType();
Chad Rosierdca46b42015-10-06 20:58:42 +000010174 uint32_t FloatBits = FloatTy.getSizeInBits();
Tim Northover7cbc2152013-06-28 15:29:25 +000010175 MVT IntTy = Op.getOperand(0).getSimpleValueType().getVectorElementType();
Chad Rosierdca46b42015-10-06 20:58:42 +000010176 uint32_t IntBits = IntTy.getSizeInBits();
Chad Rosier17436bf2015-10-07 16:15:40 +000010177 unsigned NumLanes = Op.getValueType().getVectorNumElements();
10178 if (FloatBits != 32 || IntBits > 32 || NumLanes > 4) {
Tim Northover7cbc2152013-06-28 15:29:25 +000010179 // These instructions only exist converting from i32 to f32. We can handle
10180 // smaller integers by generating an extra extend, but larger ones would
Chad Rosier17436bf2015-10-07 16:15:40 +000010181 // be lossy. We also can't handle more then 4 lanes, since these intructions
10182 // only support v2i32/v4i32 types.
Tim Northover7cbc2152013-06-28 15:29:25 +000010183 return SDValue();
10184 }
10185
Chad Rosier169865f2015-10-07 17:28:58 +000010186 BitVector UndefElements;
10187 BuildVectorSDNode *BV = cast<BuildVectorSDNode>(ConstVec);
10188 int32_t C = BV->getConstantFPSplatPow2ToLog2Int(&UndefElements, 33);
10189 if (C == -1 || C == 0 || C > 32)
Chad Rosierdb71abf2015-10-07 13:40:44 +000010190 return SDValue();
10191
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +000010192 SDLoc dl(N);
Chad Rosier169865f2015-10-07 17:28:58 +000010193 bool isSigned = OpOpcode == ISD::SINT_TO_FP;
Tim Northover7cbc2152013-06-28 15:29:25 +000010194 SDValue ConvInput = Op.getOperand(0);
Chad Rosierdca46b42015-10-06 20:58:42 +000010195 if (IntBits < FloatBits)
Tim Northover7cbc2152013-06-28 15:29:25 +000010196 ConvInput = DAG.getNode(isSigned ? ISD::SIGN_EXTEND : ISD::ZERO_EXTEND,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +000010197 dl, NumLanes == 2 ? MVT::v2i32 : MVT::v4i32,
Tim Northover7cbc2152013-06-28 15:29:25 +000010198 ConvInput);
10199
Eric Christopher1b8b94192011-06-29 21:10:36 +000010200 unsigned IntrinsicOpcode = isSigned ? Intrinsic::arm_neon_vcvtfxs2fp :
Chad Rosierfa8d8932011-06-24 19:23:04 +000010201 Intrinsic::arm_neon_vcvtfxu2fp;
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +000010202 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl,
Chad Rosierfa8d8932011-06-24 19:23:04 +000010203 Op.getValueType(),
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +000010204 DAG.getConstant(IntrinsicOpcode, dl, MVT::i32),
Chad Rosier169865f2015-10-07 17:28:58 +000010205 ConvInput, DAG.getConstant(C, dl, MVT::i32));
Chad Rosierfa8d8932011-06-24 19:23:04 +000010206}
10207
10208/// Getvshiftimm - Check if this is a valid build_vector for the immediate
Bob Wilson2e076c42009-06-22 23:27:02 +000010209/// operand of a vector shift operation, where all the elements of the
10210/// build_vector must have the same constant integer value.
10211static bool getVShiftImm(SDValue Op, unsigned ElementBits, int64_t &Cnt) {
10212 // Ignore bit_converts.
Wesley Peck527da1b2010-11-23 03:31:01 +000010213 while (Op.getOpcode() == ISD::BITCAST)
Bob Wilson2e076c42009-06-22 23:27:02 +000010214 Op = Op.getOperand(0);
10215 BuildVectorSDNode *BVN = dyn_cast<BuildVectorSDNode>(Op.getNode());
10216 APInt SplatBits, SplatUndef;
10217 unsigned SplatBitSize;
10218 bool HasAnyUndefs;
10219 if (! BVN || ! BVN->isConstantSplat(SplatBits, SplatUndef, SplatBitSize,
10220 HasAnyUndefs, ElementBits) ||
10221 SplatBitSize > ElementBits)
10222 return false;
10223 Cnt = SplatBits.getSExtValue();
10224 return true;
10225}
10226
10227/// isVShiftLImm - Check if this is a valid build_vector for the immediate
10228/// operand of a vector shift left operation. That value must be in the range:
10229/// 0 <= Value < ElementBits for a left shift; or
10230/// 0 <= Value <= ElementBits for a long left shift.
Owen Anderson53aa7a92009-08-10 22:56:29 +000010231static bool isVShiftLImm(SDValue Op, EVT VT, bool isLong, int64_t &Cnt) {
Bob Wilson2e076c42009-06-22 23:27:02 +000010232 assert(VT.isVector() && "vector shift count is not a vector type");
Luke Cheesemanb5c627a2015-07-24 09:31:48 +000010233 int64_t ElementBits = VT.getVectorElementType().getSizeInBits();
Bob Wilson2e076c42009-06-22 23:27:02 +000010234 if (! getVShiftImm(Op, ElementBits, Cnt))
10235 return false;
10236 return (Cnt >= 0 && (isLong ? Cnt-1 : Cnt) < ElementBits);
10237}
10238
10239/// isVShiftRImm - Check if this is a valid build_vector for the immediate
10240/// operand of a vector shift right operation. For a shift opcode, the value
10241/// is positive, but for an intrinsic the value count must be negative. The
10242/// absolute value must be in the range:
10243/// 1 <= |Value| <= ElementBits for a right shift; or
10244/// 1 <= |Value| <= ElementBits/2 for a narrow right shift.
Owen Anderson53aa7a92009-08-10 22:56:29 +000010245static bool isVShiftRImm(SDValue Op, EVT VT, bool isNarrow, bool isIntrinsic,
Bob Wilson2e076c42009-06-22 23:27:02 +000010246 int64_t &Cnt) {
10247 assert(VT.isVector() && "vector shift count is not a vector type");
Luke Cheesemanb5c627a2015-07-24 09:31:48 +000010248 int64_t ElementBits = VT.getVectorElementType().getSizeInBits();
Bob Wilson2e076c42009-06-22 23:27:02 +000010249 if (! getVShiftImm(Op, ElementBits, Cnt))
10250 return false;
Luke Cheesemanb5c627a2015-07-24 09:31:48 +000010251 if (!isIntrinsic)
10252 return (Cnt >= 1 && Cnt <= (isNarrow ? ElementBits/2 : ElementBits));
10253 if (Cnt >= -(isNarrow ? ElementBits/2 : ElementBits) && Cnt <= -1) {
Bob Wilson2e076c42009-06-22 23:27:02 +000010254 Cnt = -Cnt;
Luke Cheesemanb5c627a2015-07-24 09:31:48 +000010255 return true;
10256 }
10257 return false;
Bob Wilson2e076c42009-06-22 23:27:02 +000010258}
10259
10260/// PerformIntrinsicCombine - ARM-specific DAG combining for intrinsics.
10261static SDValue PerformIntrinsicCombine(SDNode *N, SelectionDAG &DAG) {
10262 unsigned IntNo = cast<ConstantSDNode>(N->getOperand(0))->getZExtValue();
10263 switch (IntNo) {
10264 default:
10265 // Don't do anything for most intrinsics.
10266 break;
10267
10268 // Vector shifts: check for immediate versions and lower them.
10269 // Note: This is done during DAG combining instead of DAG legalizing because
10270 // the build_vectors for 64-bit vector element shift counts are generally
10271 // not legal, and it is hard to see their values after they get legalized to
10272 // loads from a constant pool.
10273 case Intrinsic::arm_neon_vshifts:
10274 case Intrinsic::arm_neon_vshiftu:
Bob Wilson2e076c42009-06-22 23:27:02 +000010275 case Intrinsic::arm_neon_vrshifts:
10276 case Intrinsic::arm_neon_vrshiftu:
10277 case Intrinsic::arm_neon_vrshiftn:
10278 case Intrinsic::arm_neon_vqshifts:
10279 case Intrinsic::arm_neon_vqshiftu:
10280 case Intrinsic::arm_neon_vqshiftsu:
10281 case Intrinsic::arm_neon_vqshiftns:
10282 case Intrinsic::arm_neon_vqshiftnu:
10283 case Intrinsic::arm_neon_vqshiftnsu:
10284 case Intrinsic::arm_neon_vqrshiftns:
10285 case Intrinsic::arm_neon_vqrshiftnu:
10286 case Intrinsic::arm_neon_vqrshiftnsu: {
Owen Anderson53aa7a92009-08-10 22:56:29 +000010287 EVT VT = N->getOperand(1).getValueType();
Bob Wilson2e076c42009-06-22 23:27:02 +000010288 int64_t Cnt;
10289 unsigned VShiftOpc = 0;
10290
10291 switch (IntNo) {
10292 case Intrinsic::arm_neon_vshifts:
10293 case Intrinsic::arm_neon_vshiftu:
10294 if (isVShiftLImm(N->getOperand(2), VT, false, Cnt)) {
10295 VShiftOpc = ARMISD::VSHL;
10296 break;
10297 }
10298 if (isVShiftRImm(N->getOperand(2), VT, false, true, Cnt)) {
10299 VShiftOpc = (IntNo == Intrinsic::arm_neon_vshifts ?
10300 ARMISD::VSHRs : ARMISD::VSHRu);
10301 break;
10302 }
10303 return SDValue();
10304
Bob Wilson2e076c42009-06-22 23:27:02 +000010305 case Intrinsic::arm_neon_vrshifts:
10306 case Intrinsic::arm_neon_vrshiftu:
10307 if (isVShiftRImm(N->getOperand(2), VT, false, true, Cnt))
10308 break;
10309 return SDValue();
10310
10311 case Intrinsic::arm_neon_vqshifts:
10312 case Intrinsic::arm_neon_vqshiftu:
10313 if (isVShiftLImm(N->getOperand(2), VT, false, Cnt))
10314 break;
10315 return SDValue();
10316
10317 case Intrinsic::arm_neon_vqshiftsu:
10318 if (isVShiftLImm(N->getOperand(2), VT, false, Cnt))
10319 break;
Torok Edwinfbcc6632009-07-14 16:55:14 +000010320 llvm_unreachable("invalid shift count for vqshlu intrinsic");
Bob Wilson2e076c42009-06-22 23:27:02 +000010321
Bob Wilson2e076c42009-06-22 23:27:02 +000010322 case Intrinsic::arm_neon_vrshiftn:
10323 case Intrinsic::arm_neon_vqshiftns:
10324 case Intrinsic::arm_neon_vqshiftnu:
10325 case Intrinsic::arm_neon_vqshiftnsu:
10326 case Intrinsic::arm_neon_vqrshiftns:
10327 case Intrinsic::arm_neon_vqrshiftnu:
10328 case Intrinsic::arm_neon_vqrshiftnsu:
10329 // Narrowing shifts require an immediate right shift.
10330 if (isVShiftRImm(N->getOperand(2), VT, true, true, Cnt))
10331 break;
Jim Grosbach84511e12010-06-02 21:53:11 +000010332 llvm_unreachable("invalid shift count for narrowing vector shift "
10333 "intrinsic");
Bob Wilson2e076c42009-06-22 23:27:02 +000010334
10335 default:
Torok Edwinfbcc6632009-07-14 16:55:14 +000010336 llvm_unreachable("unhandled vector shift");
Bob Wilson2e076c42009-06-22 23:27:02 +000010337 }
10338
10339 switch (IntNo) {
10340 case Intrinsic::arm_neon_vshifts:
10341 case Intrinsic::arm_neon_vshiftu:
10342 // Opcode already set above.
10343 break;
Bob Wilson2e076c42009-06-22 23:27:02 +000010344 case Intrinsic::arm_neon_vrshifts:
10345 VShiftOpc = ARMISD::VRSHRs; break;
10346 case Intrinsic::arm_neon_vrshiftu:
10347 VShiftOpc = ARMISD::VRSHRu; break;
10348 case Intrinsic::arm_neon_vrshiftn:
10349 VShiftOpc = ARMISD::VRSHRN; break;
10350 case Intrinsic::arm_neon_vqshifts:
10351 VShiftOpc = ARMISD::VQSHLs; break;
10352 case Intrinsic::arm_neon_vqshiftu:
10353 VShiftOpc = ARMISD::VQSHLu; break;
10354 case Intrinsic::arm_neon_vqshiftsu:
10355 VShiftOpc = ARMISD::VQSHLsu; break;
10356 case Intrinsic::arm_neon_vqshiftns:
10357 VShiftOpc = ARMISD::VQSHRNs; break;
10358 case Intrinsic::arm_neon_vqshiftnu:
10359 VShiftOpc = ARMISD::VQSHRNu; break;
10360 case Intrinsic::arm_neon_vqshiftnsu:
10361 VShiftOpc = ARMISD::VQSHRNsu; break;
10362 case Intrinsic::arm_neon_vqrshiftns:
10363 VShiftOpc = ARMISD::VQRSHRNs; break;
10364 case Intrinsic::arm_neon_vqrshiftnu:
10365 VShiftOpc = ARMISD::VQRSHRNu; break;
10366 case Intrinsic::arm_neon_vqrshiftnsu:
10367 VShiftOpc = ARMISD::VQRSHRNsu; break;
10368 }
10369
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +000010370 SDLoc dl(N);
10371 return DAG.getNode(VShiftOpc, dl, N->getValueType(0),
10372 N->getOperand(1), DAG.getConstant(Cnt, dl, MVT::i32));
Bob Wilson2e076c42009-06-22 23:27:02 +000010373 }
10374
10375 case Intrinsic::arm_neon_vshiftins: {
Owen Anderson53aa7a92009-08-10 22:56:29 +000010376 EVT VT = N->getOperand(1).getValueType();
Bob Wilson2e076c42009-06-22 23:27:02 +000010377 int64_t Cnt;
10378 unsigned VShiftOpc = 0;
10379
10380 if (isVShiftLImm(N->getOperand(3), VT, false, Cnt))
10381 VShiftOpc = ARMISD::VSLI;
10382 else if (isVShiftRImm(N->getOperand(3), VT, false, true, Cnt))
10383 VShiftOpc = ARMISD::VSRI;
10384 else {
Torok Edwinfbcc6632009-07-14 16:55:14 +000010385 llvm_unreachable("invalid shift count for vsli/vsri intrinsic");
Bob Wilson2e076c42009-06-22 23:27:02 +000010386 }
10387
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +000010388 SDLoc dl(N);
10389 return DAG.getNode(VShiftOpc, dl, N->getValueType(0),
Bob Wilson2e076c42009-06-22 23:27:02 +000010390 N->getOperand(1), N->getOperand(2),
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +000010391 DAG.getConstant(Cnt, dl, MVT::i32));
Bob Wilson2e076c42009-06-22 23:27:02 +000010392 }
10393
10394 case Intrinsic::arm_neon_vqrshifts:
10395 case Intrinsic::arm_neon_vqrshiftu:
10396 // No immediate versions of these to check for.
10397 break;
10398 }
10399
10400 return SDValue();
10401}
10402
10403/// PerformShiftCombine - Checks for immediate versions of vector shifts and
10404/// lowers them. As with the vector shift intrinsics, this is done during DAG
10405/// combining instead of DAG legalizing because the build_vectors for 64-bit
10406/// vector element shift counts are generally not legal, and it is hard to see
10407/// their values after they get legalized to loads from a constant pool.
10408static SDValue PerformShiftCombine(SDNode *N, SelectionDAG &DAG,
10409 const ARMSubtarget *ST) {
Owen Anderson53aa7a92009-08-10 22:56:29 +000010410 EVT VT = N->getValueType(0);
Evan Chengf258a152012-02-23 02:58:19 +000010411 if (N->getOpcode() == ISD::SRL && VT == MVT::i32 && ST->hasV6Ops()) {
10412 // Canonicalize (srl (bswap x), 16) to (rotr (bswap x), 16) if the high
10413 // 16-bits of x is zero. This optimizes rev + lsr 16 to rev16.
10414 SDValue N1 = N->getOperand(1);
10415 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N1)) {
10416 SDValue N0 = N->getOperand(0);
10417 if (C->getZExtValue() == 16 && N0.getOpcode() == ISD::BSWAP &&
10418 DAG.MaskedValueIsZero(N0.getOperand(0),
10419 APInt::getHighBitsSet(32, 16)))
Andrew Trickef9de2a2013-05-25 02:42:55 +000010420 return DAG.getNode(ISD::ROTR, SDLoc(N), VT, N0, N1);
Evan Chengf258a152012-02-23 02:58:19 +000010421 }
10422 }
Bob Wilson2e076c42009-06-22 23:27:02 +000010423
10424 // Nothing to be done for scalar shifts.
Tanya Lattnercd680952010-11-18 22:06:46 +000010425 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
10426 if (!VT.isVector() || !TLI.isTypeLegal(VT))
Bob Wilson2e076c42009-06-22 23:27:02 +000010427 return SDValue();
10428
10429 assert(ST->hasNEON() && "unexpected vector shift");
10430 int64_t Cnt;
10431
10432 switch (N->getOpcode()) {
Torok Edwinfbcc6632009-07-14 16:55:14 +000010433 default: llvm_unreachable("unexpected shift opcode");
Bob Wilson2e076c42009-06-22 23:27:02 +000010434
10435 case ISD::SHL:
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +000010436 if (isVShiftLImm(N->getOperand(1), VT, false, Cnt)) {
10437 SDLoc dl(N);
10438 return DAG.getNode(ARMISD::VSHL, dl, VT, N->getOperand(0),
10439 DAG.getConstant(Cnt, dl, MVT::i32));
10440 }
Bob Wilson2e076c42009-06-22 23:27:02 +000010441 break;
10442
10443 case ISD::SRA:
10444 case ISD::SRL:
10445 if (isVShiftRImm(N->getOperand(1), VT, false, false, Cnt)) {
10446 unsigned VShiftOpc = (N->getOpcode() == ISD::SRA ?
10447 ARMISD::VSHRs : ARMISD::VSHRu);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +000010448 SDLoc dl(N);
10449 return DAG.getNode(VShiftOpc, dl, VT, N->getOperand(0),
10450 DAG.getConstant(Cnt, dl, MVT::i32));
Bob Wilson2e076c42009-06-22 23:27:02 +000010451 }
10452 }
10453 return SDValue();
10454}
10455
10456/// PerformExtendCombine - Target-specific DAG combining for ISD::SIGN_EXTEND,
10457/// ISD::ZERO_EXTEND, and ISD::ANY_EXTEND.
10458static SDValue PerformExtendCombine(SDNode *N, SelectionDAG &DAG,
10459 const ARMSubtarget *ST) {
10460 SDValue N0 = N->getOperand(0);
10461
10462 // Check for sign- and zero-extensions of vector extract operations of 8-
10463 // and 16-bit vector elements. NEON supports these directly. They are
10464 // handled during DAG combining because type legalization will promote them
10465 // to 32-bit types and it is messy to recognize the operations after that.
10466 if (ST->hasNEON() && N0.getOpcode() == ISD::EXTRACT_VECTOR_ELT) {
10467 SDValue Vec = N0.getOperand(0);
10468 SDValue Lane = N0.getOperand(1);
Owen Anderson53aa7a92009-08-10 22:56:29 +000010469 EVT VT = N->getValueType(0);
10470 EVT EltVT = N0.getValueType();
Bob Wilson2e076c42009-06-22 23:27:02 +000010471 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
10472
Owen Anderson9f944592009-08-11 20:47:22 +000010473 if (VT == MVT::i32 &&
10474 (EltVT == MVT::i8 || EltVT == MVT::i16) &&
Bob Wilsonceb49292010-11-03 16:24:50 +000010475 TLI.isTypeLegal(Vec.getValueType()) &&
10476 isa<ConstantSDNode>(Lane)) {
Bob Wilson2e076c42009-06-22 23:27:02 +000010477
10478 unsigned Opc = 0;
10479 switch (N->getOpcode()) {
Torok Edwinfbcc6632009-07-14 16:55:14 +000010480 default: llvm_unreachable("unexpected opcode");
Bob Wilson2e076c42009-06-22 23:27:02 +000010481 case ISD::SIGN_EXTEND:
10482 Opc = ARMISD::VGETLANEs;
10483 break;
10484 case ISD::ZERO_EXTEND:
10485 case ISD::ANY_EXTEND:
10486 Opc = ARMISD::VGETLANEu;
10487 break;
10488 }
Andrew Trickef9de2a2013-05-25 02:42:55 +000010489 return DAG.getNode(Opc, SDLoc(N), VT, Vec, Lane);
Bob Wilson2e076c42009-06-22 23:27:02 +000010490 }
10491 }
10492
10493 return SDValue();
10494}
10495
James Molloy9d55f192015-11-10 14:22:05 +000010496static void computeKnownBits(SelectionDAG &DAG, SDValue Op, APInt &KnownZero,
10497 APInt &KnownOne) {
10498 if (Op.getOpcode() == ARMISD::BFI) {
10499 // Conservatively, we can recurse down the first operand
10500 // and just mask out all affected bits.
10501 computeKnownBits(DAG, Op.getOperand(0), KnownZero, KnownOne);
10502
10503 // The operand to BFI is already a mask suitable for removing the bits it
10504 // sets.
10505 ConstantSDNode *CI = cast<ConstantSDNode>(Op.getOperand(2));
10506 APInt Mask = CI->getAPIntValue();
10507 KnownZero &= Mask;
10508 KnownOne &= Mask;
10509 return;
10510 }
10511 if (Op.getOpcode() == ARMISD::CMOV) {
10512 APInt KZ2(KnownZero.getBitWidth(), 0);
10513 APInt KO2(KnownOne.getBitWidth(), 0);
10514 computeKnownBits(DAG, Op.getOperand(1), KnownZero, KnownOne);
10515 computeKnownBits(DAG, Op.getOperand(2), KZ2, KO2);
10516
10517 KnownZero &= KZ2;
10518 KnownOne &= KO2;
10519 return;
10520 }
10521 return DAG.computeKnownBits(Op, KnownZero, KnownOne);
10522}
10523
10524SDValue ARMTargetLowering::PerformCMOVToBFICombine(SDNode *CMOV, SelectionDAG &DAG) const {
10525 // If we have a CMOV, OR and AND combination such as:
10526 // if (x & CN)
10527 // y |= CM;
10528 //
10529 // And:
10530 // * CN is a single bit;
10531 // * All bits covered by CM are known zero in y
10532 //
10533 // Then we can convert this into a sequence of BFI instructions. This will
10534 // always be a win if CM is a single bit, will always be no worse than the
10535 // TST&OR sequence if CM is two bits, and for thumb will be no worse if CM is
10536 // three bits (due to the extra IT instruction).
10537
10538 SDValue Op0 = CMOV->getOperand(0);
10539 SDValue Op1 = CMOV->getOperand(1);
James Molloy8e99e972015-11-12 13:49:17 +000010540 auto CCNode = cast<ConstantSDNode>(CMOV->getOperand(2));
10541 auto CC = CCNode->getAPIntValue().getLimitedValue();
James Molloy9d55f192015-11-10 14:22:05 +000010542 SDValue CmpZ = CMOV->getOperand(4);
10543
James Molloy20180912015-11-16 10:49:25 +000010544 // The compare must be against zero.
Artyom Skrobov314ee042015-11-25 19:41:11 +000010545 if (!isNullConstant(CmpZ->getOperand(1)))
James Molloy20180912015-11-16 10:49:25 +000010546 return SDValue();
10547
James Molloy9d55f192015-11-10 14:22:05 +000010548 assert(CmpZ->getOpcode() == ARMISD::CMPZ);
10549 SDValue And = CmpZ->getOperand(0);
10550 if (And->getOpcode() != ISD::AND)
10551 return SDValue();
10552 ConstantSDNode *AndC = dyn_cast<ConstantSDNode>(And->getOperand(1));
10553 if (!AndC || !AndC->getAPIntValue().isPowerOf2())
10554 return SDValue();
10555 SDValue X = And->getOperand(0);
10556
James Molloy8e99e972015-11-12 13:49:17 +000010557 if (CC == ARMCC::EQ) {
10558 // We're performing an "equal to zero" compare. Swap the operands so we
10559 // canonicalize on a "not equal to zero" compare.
10560 std::swap(Op0, Op1);
10561 } else {
10562 assert(CC == ARMCC::NE && "How can a CMPZ node not be EQ or NE?");
10563 }
10564
James Molloy9d55f192015-11-10 14:22:05 +000010565 if (Op1->getOpcode() != ISD::OR)
10566 return SDValue();
10567
10568 ConstantSDNode *OrC = dyn_cast<ConstantSDNode>(Op1->getOperand(1));
10569 if (!OrC)
10570 return SDValue();
10571 SDValue Y = Op1->getOperand(0);
10572
10573 if (Op0 != Y)
10574 return SDValue();
10575
10576 // Now, is it profitable to continue?
10577 APInt OrCI = OrC->getAPIntValue();
10578 unsigned Heuristic = Subtarget->isThumb() ? 3 : 2;
10579 if (OrCI.countPopulation() > Heuristic)
10580 return SDValue();
10581
10582 // Lastly, can we determine that the bits defined by OrCI
10583 // are zero in Y?
10584 APInt KnownZero, KnownOne;
10585 computeKnownBits(DAG, Y, KnownZero, KnownOne);
10586 if ((OrCI & KnownZero) != OrCI)
10587 return SDValue();
10588
10589 // OK, we can do the combine.
10590 SDValue V = Y;
10591 SDLoc dl(X);
10592 EVT VT = X.getValueType();
10593 unsigned BitInX = AndC->getAPIntValue().logBase2();
10594
10595 if (BitInX != 0) {
10596 // We must shift X first.
10597 X = DAG.getNode(ISD::SRL, dl, VT, X,
10598 DAG.getConstant(BitInX, dl, VT));
10599 }
10600
10601 for (unsigned BitInY = 0, NumActiveBits = OrCI.getActiveBits();
10602 BitInY < NumActiveBits; ++BitInY) {
10603 if (OrCI[BitInY] == 0)
10604 continue;
10605 APInt Mask(VT.getSizeInBits(), 0);
10606 Mask.setBit(BitInY);
10607 V = DAG.getNode(ARMISD::BFI, dl, VT, V, X,
10608 // Confusingly, the operand is an *inverted* mask.
10609 DAG.getConstant(~Mask, dl, VT));
10610 }
10611
10612 return V;
10613}
10614
Evan Chengf863e3f2011-07-13 00:42:17 +000010615/// PerformCMOVCombine - Target-specific DAG combining for ARMISD::CMOV.
10616SDValue
10617ARMTargetLowering::PerformCMOVCombine(SDNode *N, SelectionDAG &DAG) const {
10618 SDValue Cmp = N->getOperand(4);
10619 if (Cmp.getOpcode() != ARMISD::CMPZ)
10620 // Only looking at EQ and NE cases.
10621 return SDValue();
10622
10623 EVT VT = N->getValueType(0);
Andrew Trickef9de2a2013-05-25 02:42:55 +000010624 SDLoc dl(N);
Evan Chengf863e3f2011-07-13 00:42:17 +000010625 SDValue LHS = Cmp.getOperand(0);
10626 SDValue RHS = Cmp.getOperand(1);
10627 SDValue FalseVal = N->getOperand(0);
10628 SDValue TrueVal = N->getOperand(1);
10629 SDValue ARMcc = N->getOperand(2);
Jim Grosbache7e2aca2011-09-13 20:30:37 +000010630 ARMCC::CondCodes CC =
10631 (ARMCC::CondCodes)cast<ConstantSDNode>(ARMcc)->getZExtValue();
Evan Chengf863e3f2011-07-13 00:42:17 +000010632
James Molloy9d55f192015-11-10 14:22:05 +000010633 // BFI is only available on V6T2+.
10634 if (!Subtarget->isThumb1Only() && Subtarget->hasV6T2Ops()) {
10635 SDValue R = PerformCMOVToBFICombine(N, DAG);
10636 if (R)
10637 return R;
10638 }
10639
Evan Chengf863e3f2011-07-13 00:42:17 +000010640 // Simplify
10641 // mov r1, r0
10642 // cmp r1, x
10643 // mov r0, y
10644 // moveq r0, x
10645 // to
10646 // cmp r0, x
10647 // movne r0, y
10648 //
10649 // mov r1, r0
10650 // cmp r1, x
10651 // mov r0, x
10652 // movne r0, y
10653 // to
10654 // cmp r0, x
10655 // movne r0, y
10656 /// FIXME: Turn this into a target neutral optimization?
10657 SDValue Res;
Evan Cheng81563762011-09-28 23:16:31 +000010658 if (CC == ARMCC::NE && FalseVal == RHS && FalseVal != LHS) {
Evan Chengf863e3f2011-07-13 00:42:17 +000010659 Res = DAG.getNode(ARMISD::CMOV, dl, VT, LHS, TrueVal, ARMcc,
10660 N->getOperand(3), Cmp);
10661 } else if (CC == ARMCC::EQ && TrueVal == RHS) {
10662 SDValue ARMcc;
10663 SDValue NewCmp = getARMCmp(LHS, RHS, ISD::SETNE, ARMcc, DAG, dl);
10664 Res = DAG.getNode(ARMISD::CMOV, dl, VT, LHS, FalseVal, ARMcc,
10665 N->getOperand(3), NewCmp);
10666 }
10667
10668 if (Res.getNode()) {
10669 APInt KnownZero, KnownOne;
Jay Foada0653a32014-05-14 21:14:37 +000010670 DAG.computeKnownBits(SDValue(N,0), KnownZero, KnownOne);
Evan Chengf863e3f2011-07-13 00:42:17 +000010671 // Capture demanded bits information that would be otherwise lost.
10672 if (KnownZero == 0xfffffffe)
10673 Res = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Res,
10674 DAG.getValueType(MVT::i1));
10675 else if (KnownZero == 0xffffff00)
10676 Res = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Res,
10677 DAG.getValueType(MVT::i8));
10678 else if (KnownZero == 0xffff0000)
10679 Res = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Res,
10680 DAG.getValueType(MVT::i16));
10681 }
10682
10683 return Res;
10684}
10685
Dan Gohman2ce6f2a2008-07-27 21:46:04 +000010686SDValue ARMTargetLowering::PerformDAGCombine(SDNode *N,
Bob Wilson7117a912009-03-20 22:42:55 +000010687 DAGCombinerInfo &DCI) const {
Chris Lattnerf3f4ad92007-11-27 22:36:16 +000010688 switch (N->getOpcode()) {
10689 default: break;
Arnold Schwaighoferf00fb1c2012-09-04 14:37:49 +000010690 case ISD::ADDC: return PerformADDCCombine(N, DCI, Subtarget);
Tanya Lattnere9e67052011-06-14 23:48:48 +000010691 case ISD::ADD: return PerformADDCombine(N, DCI, Subtarget);
Bob Wilsonc6c13a32010-02-18 06:05:53 +000010692 case ISD::SUB: return PerformSUBCombine(N, DCI);
Anton Korobeynikov1bf28a12010-05-15 18:16:59 +000010693 case ISD::MUL: return PerformMULCombine(N, DCI, Subtarget);
Jim Grosbach11013ed2010-07-16 23:05:05 +000010694 case ISD::OR: return PerformORCombine(N, DCI, Subtarget);
Evan Chenge87681c2012-02-23 01:19:06 +000010695 case ISD::XOR: return PerformXORCombine(N, DCI, Subtarget);
10696 case ISD::AND: return PerformANDCombine(N, DCI, Subtarget);
Evan Chengc1778132010-12-14 03:22:07 +000010697 case ARMISD::BFI: return PerformBFICombine(N, DCI);
Oliver Stannard51b1d462014-08-21 12:50:31 +000010698 case ARMISD::VMOVRRD: return PerformVMOVRRDCombine(N, DCI, Subtarget);
Bob Wilson22806742010-09-22 22:09:21 +000010699 case ARMISD::VMOVDRR: return PerformVMOVDRRCombine(N, DCI.DAG);
Bob Wilson1a20c2a2010-12-21 06:43:19 +000010700 case ISD::STORE: return PerformSTORECombine(N, DCI);
Oliver Stannard51b1d462014-08-21 12:50:31 +000010701 case ISD::BUILD_VECTOR: return PerformBUILD_VECTORCombine(N, DCI, Subtarget);
Bob Wilson1a20c2a2010-12-21 06:43:19 +000010702 case ISD::INSERT_VECTOR_ELT: return PerformInsertEltCombine(N, DCI);
Bob Wilsonc7334a12010-10-27 20:38:28 +000010703 case ISD::VECTOR_SHUFFLE: return PerformVECTOR_SHUFFLECombine(N, DCI.DAG);
Bob Wilson2d790df2010-11-28 06:51:26 +000010704 case ARMISD::VDUPLANE: return PerformVDUPLANECombine(N, DCI);
Chad Rosierfa8d8932011-06-24 19:23:04 +000010705 case ISD::FP_TO_SINT:
Chad Rosiera087fd22015-10-06 20:23:42 +000010706 case ISD::FP_TO_UINT:
10707 return PerformVCVTCombine(N, DCI.DAG, Subtarget);
10708 case ISD::FDIV:
10709 return PerformVDIVCombine(N, DCI.DAG, Subtarget);
Bob Wilsonc6c13a32010-02-18 06:05:53 +000010710 case ISD::INTRINSIC_WO_CHAIN: return PerformIntrinsicCombine(N, DCI.DAG);
Bob Wilson2e076c42009-06-22 23:27:02 +000010711 case ISD::SHL:
10712 case ISD::SRA:
Bob Wilsonc6c13a32010-02-18 06:05:53 +000010713 case ISD::SRL: return PerformShiftCombine(N, DCI.DAG, Subtarget);
Bob Wilson2e076c42009-06-22 23:27:02 +000010714 case ISD::SIGN_EXTEND:
10715 case ISD::ZERO_EXTEND:
Bob Wilsonc6c13a32010-02-18 06:05:53 +000010716 case ISD::ANY_EXTEND: return PerformExtendCombine(N, DCI.DAG, Subtarget);
Evan Chengf863e3f2011-07-13 00:42:17 +000010717 case ARMISD::CMOV: return PerformCMOVCombine(N, DCI.DAG);
Ahmed Bougachadb141ac2015-02-19 23:52:41 +000010718 case ISD::LOAD: return PerformLOADCombine(N, DCI);
Bob Wilson06fce872011-02-07 17:43:21 +000010719 case ARMISD::VLD2DUP:
10720 case ARMISD::VLD3DUP:
10721 case ARMISD::VLD4DUP:
Ahmed Bougachadb141ac2015-02-19 23:52:41 +000010722 return PerformVLDCombine(N, DCI);
Quentin Colombet04b3a0f2013-07-03 21:42:57 +000010723 case ARMISD::BUILD_VECTOR:
10724 return PerformARMBUILD_VECTORCombine(N, DCI);
Bob Wilson06fce872011-02-07 17:43:21 +000010725 case ISD::INTRINSIC_VOID:
10726 case ISD::INTRINSIC_W_CHAIN:
10727 switch (cast<ConstantSDNode>(N->getOperand(1))->getZExtValue()) {
10728 case Intrinsic::arm_neon_vld1:
10729 case Intrinsic::arm_neon_vld2:
10730 case Intrinsic::arm_neon_vld3:
10731 case Intrinsic::arm_neon_vld4:
10732 case Intrinsic::arm_neon_vld2lane:
10733 case Intrinsic::arm_neon_vld3lane:
10734 case Intrinsic::arm_neon_vld4lane:
10735 case Intrinsic::arm_neon_vst1:
10736 case Intrinsic::arm_neon_vst2:
10737 case Intrinsic::arm_neon_vst3:
10738 case Intrinsic::arm_neon_vst4:
10739 case Intrinsic::arm_neon_vst2lane:
10740 case Intrinsic::arm_neon_vst3lane:
10741 case Intrinsic::arm_neon_vst4lane:
Ahmed Bougachadb141ac2015-02-19 23:52:41 +000010742 return PerformVLDCombine(N, DCI);
Bob Wilson06fce872011-02-07 17:43:21 +000010743 default: break;
10744 }
10745 break;
Chris Lattnerf3f4ad92007-11-27 22:36:16 +000010746 }
Dan Gohman2ce6f2a2008-07-27 21:46:04 +000010747 return SDValue();
Chris Lattnerf3f4ad92007-11-27 22:36:16 +000010748}
10749
Evan Chengd42641c2011-02-02 01:06:55 +000010750bool ARMTargetLowering::isDesirableToTransformToIntegerOp(unsigned Opc,
10751 EVT VT) const {
10752 return (VT == MVT::f32) && (Opc == ISD::LOAD || Opc == ISD::STORE);
10753}
10754
Matt Arsenault6f2a5262014-07-27 17:46:40 +000010755bool ARMTargetLowering::allowsMisalignedMemoryAccesses(EVT VT,
10756 unsigned,
10757 unsigned,
10758 bool *Fast) const {
Evan Cheng90ae8f82012-09-18 01:42:45 +000010759 // The AllowsUnaliged flag models the SCTLR.A setting in ARM cpus
Chad Rosier66bb1782012-11-09 18:25:27 +000010760 bool AllowsUnaligned = Subtarget->allowsUnalignedMem();
Bill Wendlingbae6b2c2009-08-15 21:21:19 +000010761
10762 switch (VT.getSimpleVT().SimpleTy) {
10763 default:
10764 return false;
10765 case MVT::i8:
10766 case MVT::i16:
Evan Cheng79e2ca92012-12-10 23:21:26 +000010767 case MVT::i32: {
Evan Cheng90ae8f82012-09-18 01:42:45 +000010768 // Unaligned access can use (for example) LRDB, LRDH, LDR
Evan Cheng79e2ca92012-12-10 23:21:26 +000010769 if (AllowsUnaligned) {
10770 if (Fast)
10771 *Fast = Subtarget->hasV7Ops();
10772 return true;
10773 }
10774 return false;
10775 }
Evan Chengeec6bc62012-08-15 17:44:53 +000010776 case MVT::f64:
Evan Cheng79e2ca92012-12-10 23:21:26 +000010777 case MVT::v2f64: {
Evan Cheng90ae8f82012-09-18 01:42:45 +000010778 // For any little-endian targets with neon, we can support unaligned ld/st
10779 // of D and Q (e.g. {D0,D1}) registers by using vld1.i8/vst1.i8.
Alp Tokercb402912014-01-24 17:20:08 +000010780 // A big-endian target may also explicitly support unaligned accesses
Mehdi Aminiffc14022015-07-08 01:00:38 +000010781 if (Subtarget->hasNEON() && (AllowsUnaligned || Subtarget->isLittle())) {
Evan Cheng79e2ca92012-12-10 23:21:26 +000010782 if (Fast)
10783 *Fast = true;
10784 return true;
10785 }
10786 return false;
10787 }
Bill Wendlingbae6b2c2009-08-15 21:21:19 +000010788 }
10789}
10790
Lang Hames9929c422011-11-02 22:52:45 +000010791static bool memOpAlign(unsigned DstAlign, unsigned SrcAlign,
10792 unsigned AlignCheck) {
10793 return ((SrcAlign == 0 || SrcAlign % AlignCheck == 0) &&
10794 (DstAlign == 0 || DstAlign % AlignCheck == 0));
10795}
10796
10797EVT ARMTargetLowering::getOptimalMemOpType(uint64_t Size,
10798 unsigned DstAlign, unsigned SrcAlign,
Evan Cheng962711e2012-12-12 02:34:41 +000010799 bool IsMemset, bool ZeroMemset,
Lang Hames9929c422011-11-02 22:52:45 +000010800 bool MemcpyStrSrc,
10801 MachineFunction &MF) const {
10802 const Function *F = MF.getFunction();
10803
10804 // See if we can use NEON instructions for this...
Duncan P. N. Exon Smith2cff9e12015-02-14 02:24:44 +000010805 if ((!IsMemset || ZeroMemset) && Subtarget->hasNEON() &&
10806 !F->hasFnAttribute(Attribute::NoImplicitFloat)) {
Evan Cheng79e2ca92012-12-10 23:21:26 +000010807 bool Fast;
Evan Chengc2bd6202012-12-11 02:31:57 +000010808 if (Size >= 16 &&
10809 (memOpAlign(SrcAlign, DstAlign, 16) ||
Matt Arsenault6f2a5262014-07-27 17:46:40 +000010810 (allowsMisalignedMemoryAccesses(MVT::v2f64, 0, 1, &Fast) && Fast))) {
Evan Cheng79e2ca92012-12-10 23:21:26 +000010811 return MVT::v2f64;
Evan Chengc2bd6202012-12-11 02:31:57 +000010812 } else if (Size >= 8 &&
10813 (memOpAlign(SrcAlign, DstAlign, 8) ||
Matt Arsenault6f2a5262014-07-27 17:46:40 +000010814 (allowsMisalignedMemoryAccesses(MVT::f64, 0, 1, &Fast) &&
10815 Fast))) {
Evan Cheng79e2ca92012-12-10 23:21:26 +000010816 return MVT::f64;
Lang Hames9929c422011-11-02 22:52:45 +000010817 }
10818 }
10819
Lang Hamesb85fcd02011-11-08 18:56:23 +000010820 // Lowering to i32/i16 if the size permits.
Evan Chengc2bd6202012-12-11 02:31:57 +000010821 if (Size >= 4)
Lang Hamesb85fcd02011-11-08 18:56:23 +000010822 return MVT::i32;
Evan Chengc2bd6202012-12-11 02:31:57 +000010823 else if (Size >= 2)
Lang Hamesb85fcd02011-11-08 18:56:23 +000010824 return MVT::i16;
Lang Hamesb85fcd02011-11-08 18:56:23 +000010825
Lang Hames9929c422011-11-02 22:52:45 +000010826 // Let the target-independent logic figure it out.
10827 return MVT::Other;
10828}
10829
Evan Cheng9ec512d2012-12-06 19:13:27 +000010830bool ARMTargetLowering::isZExtFree(SDValue Val, EVT VT2) const {
10831 if (Val.getOpcode() != ISD::LOAD)
10832 return false;
10833
10834 EVT VT1 = Val.getValueType();
10835 if (!VT1.isSimple() || !VT1.isInteger() ||
10836 !VT2.isSimple() || !VT2.isInteger())
10837 return false;
10838
10839 switch (VT1.getSimpleVT().SimpleTy) {
10840 default: break;
10841 case MVT::i1:
10842 case MVT::i8:
10843 case MVT::i16:
10844 // 8-bit and 16-bit loads implicitly zero-extend to 32-bits.
10845 return true;
10846 }
10847
10848 return false;
10849}
10850
Ahmed Bougacha4200cc92015-03-05 19:37:53 +000010851bool ARMTargetLowering::isVectorLoadExtDesirable(SDValue ExtVal) const {
10852 EVT VT = ExtVal.getValueType();
10853
10854 if (!isTypeLegal(VT))
10855 return false;
10856
10857 // Don't create a loadext if we can fold the extension into a wide/long
10858 // instruction.
10859 // If there's more than one user instruction, the loadext is desirable no
10860 // matter what. There can be two uses by the same instruction.
10861 if (ExtVal->use_empty() ||
10862 !ExtVal->use_begin()->isOnlyUserOf(ExtVal.getNode()))
10863 return true;
10864
10865 SDNode *U = *ExtVal->use_begin();
10866 if ((U->getOpcode() == ISD::ADD || U->getOpcode() == ISD::SUB ||
10867 U->getOpcode() == ISD::SHL || U->getOpcode() == ARMISD::VSHL))
10868 return false;
10869
10870 return true;
10871}
10872
Tim Northovercc2e9032013-08-06 13:58:03 +000010873bool ARMTargetLowering::allowTruncateForTailCall(Type *Ty1, Type *Ty2) const {
10874 if (!Ty1->isIntegerTy() || !Ty2->isIntegerTy())
10875 return false;
10876
10877 if (!isTypeLegal(EVT::getEVT(Ty1)))
10878 return false;
10879
10880 assert(Ty1->getPrimitiveSizeInBits() <= 64 && "i128 is probably not a noop");
10881
10882 // Assuming the caller doesn't have a zeroext or signext return parameter,
10883 // truncation all the way down to i1 is valid.
10884 return true;
10885}
10886
10887
Evan Chengdc49a8d2009-08-14 20:09:37 +000010888static bool isLegalT1AddressImmediate(int64_t V, EVT VT) {
10889 if (V < 0)
10890 return false;
10891
10892 unsigned Scale = 1;
10893 switch (VT.getSimpleVT().SimpleTy) {
10894 default: return false;
10895 case MVT::i1:
10896 case MVT::i8:
10897 // Scale == 1;
10898 break;
10899 case MVT::i16:
10900 // Scale == 2;
10901 Scale = 2;
10902 break;
10903 case MVT::i32:
10904 // Scale == 4;
10905 Scale = 4;
10906 break;
10907 }
10908
10909 if ((V & (Scale - 1)) != 0)
10910 return false;
10911 V /= Scale;
10912 return V == (V & ((1LL << 5) - 1));
10913}
10914
10915static bool isLegalT2AddressImmediate(int64_t V, EVT VT,
10916 const ARMSubtarget *Subtarget) {
10917 bool isNeg = false;
10918 if (V < 0) {
10919 isNeg = true;
10920 V = - V;
10921 }
10922
10923 switch (VT.getSimpleVT().SimpleTy) {
10924 default: return false;
10925 case MVT::i1:
10926 case MVT::i8:
10927 case MVT::i16:
10928 case MVT::i32:
10929 // + imm12 or - imm8
10930 if (isNeg)
10931 return V == (V & ((1LL << 8) - 1));
10932 return V == (V & ((1LL << 12) - 1));
10933 case MVT::f32:
10934 case MVT::f64:
10935 // Same as ARM mode. FIXME: NEON?
10936 if (!Subtarget->hasVFP2())
10937 return false;
10938 if ((V & 3) != 0)
10939 return false;
10940 V >>= 2;
10941 return V == (V & ((1LL << 8) - 1));
10942 }
10943}
10944
Evan Cheng2150b922007-03-12 23:30:29 +000010945/// isLegalAddressImmediate - Return true if the integer value can be used
10946/// as the offset of the target addressing mode for load / store of the
10947/// given type.
Owen Anderson53aa7a92009-08-10 22:56:29 +000010948static bool isLegalAddressImmediate(int64_t V, EVT VT,
Chris Lattnerd44e24c2007-04-09 23:33:39 +000010949 const ARMSubtarget *Subtarget) {
Evan Cheng507eefa2007-03-13 20:37:59 +000010950 if (V == 0)
10951 return true;
10952
Evan Chengce5dfb62009-03-09 19:15:00 +000010953 if (!VT.isSimple())
10954 return false;
10955
Evan Chengdc49a8d2009-08-14 20:09:37 +000010956 if (Subtarget->isThumb1Only())
10957 return isLegalT1AddressImmediate(V, VT);
10958 else if (Subtarget->isThumb2())
10959 return isLegalT2AddressImmediate(V, VT, Subtarget);
Evan Cheng2150b922007-03-12 23:30:29 +000010960
Evan Chengdc49a8d2009-08-14 20:09:37 +000010961 // ARM mode.
Evan Cheng2150b922007-03-12 23:30:29 +000010962 if (V < 0)
10963 V = - V;
Owen Anderson9f944592009-08-11 20:47:22 +000010964 switch (VT.getSimpleVT().SimpleTy) {
Evan Cheng2150b922007-03-12 23:30:29 +000010965 default: return false;
Owen Anderson9f944592009-08-11 20:47:22 +000010966 case MVT::i1:
10967 case MVT::i8:
10968 case MVT::i32:
Evan Cheng2150b922007-03-12 23:30:29 +000010969 // +- imm12
Anton Korobeynikov40d67c52008-02-20 11:22:39 +000010970 return V == (V & ((1LL << 12) - 1));
Owen Anderson9f944592009-08-11 20:47:22 +000010971 case MVT::i16:
Evan Cheng2150b922007-03-12 23:30:29 +000010972 // +- imm8
Anton Korobeynikov40d67c52008-02-20 11:22:39 +000010973 return V == (V & ((1LL << 8) - 1));
Owen Anderson9f944592009-08-11 20:47:22 +000010974 case MVT::f32:
10975 case MVT::f64:
Evan Chengdc49a8d2009-08-14 20:09:37 +000010976 if (!Subtarget->hasVFP2()) // FIXME: NEON?
Evan Cheng2150b922007-03-12 23:30:29 +000010977 return false;
Evan Chengbef131de2007-05-03 02:00:18 +000010978 if ((V & 3) != 0)
Evan Cheng2150b922007-03-12 23:30:29 +000010979 return false;
10980 V >>= 2;
Anton Korobeynikov40d67c52008-02-20 11:22:39 +000010981 return V == (V & ((1LL << 8) - 1));
Evan Cheng2150b922007-03-12 23:30:29 +000010982 }
Evan Cheng10043e22007-01-19 07:51:42 +000010983}
10984
Evan Chengdc49a8d2009-08-14 20:09:37 +000010985bool ARMTargetLowering::isLegalT2ScaledAddressingMode(const AddrMode &AM,
10986 EVT VT) const {
10987 int Scale = AM.Scale;
10988 if (Scale < 0)
10989 return false;
10990
10991 switch (VT.getSimpleVT().SimpleTy) {
10992 default: return false;
10993 case MVT::i1:
10994 case MVT::i8:
10995 case MVT::i16:
10996 case MVT::i32:
10997 if (Scale == 1)
10998 return true;
10999 // r + r << imm
11000 Scale = Scale & ~1;
11001 return Scale == 2 || Scale == 4 || Scale == 8;
11002 case MVT::i64:
11003 // r + r
11004 if (((unsigned)AM.HasBaseReg + Scale) <= 2)
11005 return true;
11006 return false;
11007 case MVT::isVoid:
11008 // Note, we allow "void" uses (basically, uses that aren't loads or
11009 // stores), because arm allows folding a scale into many arithmetic
11010 // operations. This should be made more precise and revisited later.
11011
11012 // Allow r << imm, but the imm has to be a multiple of two.
11013 if (Scale & 1) return false;
11014 return isPowerOf2_32(Scale);
11015 }
11016}
11017
Chris Lattnerd44e24c2007-04-09 23:33:39 +000011018/// isLegalAddressingMode - Return true if the addressing mode represented
11019/// by AM is legal for this target, for a load/store of the specified type.
Mehdi Amini0cdec1e2015-07-09 02:09:40 +000011020bool ARMTargetLowering::isLegalAddressingMode(const DataLayout &DL,
11021 const AddrMode &AM, Type *Ty,
Matt Arsenaultbd7d80a2015-06-01 05:31:59 +000011022 unsigned AS) const {
Mehdi Amini0cdec1e2015-07-09 02:09:40 +000011023 EVT VT = getValueType(DL, Ty, true);
Bob Wilson866c1742009-04-08 17:55:28 +000011024 if (!isLegalAddressImmediate(AM.BaseOffs, VT, Subtarget))
Evan Cheng2150b922007-03-12 23:30:29 +000011025 return false;
Bob Wilson7117a912009-03-20 22:42:55 +000011026
Chris Lattnerd44e24c2007-04-09 23:33:39 +000011027 // Can never fold addr of global into load/store.
Bob Wilson7117a912009-03-20 22:42:55 +000011028 if (AM.BaseGV)
Chris Lattnerd44e24c2007-04-09 23:33:39 +000011029 return false;
Bob Wilson7117a912009-03-20 22:42:55 +000011030
Chris Lattnerd44e24c2007-04-09 23:33:39 +000011031 switch (AM.Scale) {
11032 case 0: // no scale reg, must be "r+i" or "r", or "i".
11033 break;
11034 case 1:
Evan Chengdc49a8d2009-08-14 20:09:37 +000011035 if (Subtarget->isThumb1Only())
Chris Lattnerd44e24c2007-04-09 23:33:39 +000011036 return false;
Chris Lattner502c3f42007-04-13 06:50:55 +000011037 // FALL THROUGH.
Chris Lattnerd44e24c2007-04-09 23:33:39 +000011038 default:
Chris Lattner502c3f42007-04-13 06:50:55 +000011039 // ARM doesn't support any R+R*scale+imm addr modes.
11040 if (AM.BaseOffs)
11041 return false;
Bob Wilson7117a912009-03-20 22:42:55 +000011042
Bob Wilson866c1742009-04-08 17:55:28 +000011043 if (!VT.isSimple())
11044 return false;
11045
Evan Chengdc49a8d2009-08-14 20:09:37 +000011046 if (Subtarget->isThumb2())
11047 return isLegalT2ScaledAddressingMode(AM, VT);
11048
Chris Lattner9b6d69e2007-04-10 03:48:29 +000011049 int Scale = AM.Scale;
Owen Anderson9f944592009-08-11 20:47:22 +000011050 switch (VT.getSimpleVT().SimpleTy) {
Chris Lattnerd44e24c2007-04-09 23:33:39 +000011051 default: return false;
Owen Anderson9f944592009-08-11 20:47:22 +000011052 case MVT::i1:
11053 case MVT::i8:
11054 case MVT::i32:
Chris Lattner9b6d69e2007-04-10 03:48:29 +000011055 if (Scale < 0) Scale = -Scale;
11056 if (Scale == 1)
Chris Lattnerd44e24c2007-04-09 23:33:39 +000011057 return true;
11058 // r + r << imm
Chris Lattnerfe926e22007-04-11 16:17:12 +000011059 return isPowerOf2_32(Scale & ~1);
Owen Anderson9f944592009-08-11 20:47:22 +000011060 case MVT::i16:
Evan Chengdc49a8d2009-08-14 20:09:37 +000011061 case MVT::i64:
Chris Lattnerd44e24c2007-04-09 23:33:39 +000011062 // r + r
Chris Lattner9b6d69e2007-04-10 03:48:29 +000011063 if (((unsigned)AM.HasBaseReg + Scale) <= 2)
Chris Lattnerd44e24c2007-04-09 23:33:39 +000011064 return true;
Chris Lattnerfe926e22007-04-11 16:17:12 +000011065 return false;
Bob Wilson7117a912009-03-20 22:42:55 +000011066
Owen Anderson9f944592009-08-11 20:47:22 +000011067 case MVT::isVoid:
Chris Lattnerd44e24c2007-04-09 23:33:39 +000011068 // Note, we allow "void" uses (basically, uses that aren't loads or
11069 // stores), because arm allows folding a scale into many arithmetic
11070 // operations. This should be made more precise and revisited later.
Bob Wilson7117a912009-03-20 22:42:55 +000011071
Chris Lattnerd44e24c2007-04-09 23:33:39 +000011072 // Allow r << imm, but the imm has to be a multiple of two.
Evan Chengdc49a8d2009-08-14 20:09:37 +000011073 if (Scale & 1) return false;
11074 return isPowerOf2_32(Scale);
Chris Lattnerd44e24c2007-04-09 23:33:39 +000011075 }
Evan Cheng2150b922007-03-12 23:30:29 +000011076 }
Chris Lattnerd44e24c2007-04-09 23:33:39 +000011077 return true;
Evan Cheng2150b922007-03-12 23:30:29 +000011078}
11079
Evan Cheng3d3c24a2009-11-11 19:05:52 +000011080/// isLegalICmpImmediate - Return true if the specified immediate is legal
11081/// icmp immediate, that is the target has icmp instructions which can compare
11082/// a register against the immediate without having to materialize the
11083/// immediate into a register.
Evan Cheng15b80e42009-11-12 07:13:11 +000011084bool ARMTargetLowering::isLegalICmpImmediate(int64_t Imm) const {
Jakob Stoklund Olesen967b86a2012-04-06 17:45:04 +000011085 // Thumb2 and ARM modes can use cmn for negative immediates.
Evan Cheng3d3c24a2009-11-11 19:05:52 +000011086 if (!Subtarget->isThumb())
Benjamin Kramer7bd1f7c2015-03-09 20:20:16 +000011087 return ARM_AM::getSOImmVal(std::abs(Imm)) != -1;
Evan Cheng3d3c24a2009-11-11 19:05:52 +000011088 if (Subtarget->isThumb2())
Benjamin Kramer7bd1f7c2015-03-09 20:20:16 +000011089 return ARM_AM::getT2SOImmVal(std::abs(Imm)) != -1;
Jakob Stoklund Olesen967b86a2012-04-06 17:45:04 +000011090 // Thumb1 doesn't have cmn, and only 8-bit immediates.
Evan Cheng15b80e42009-11-12 07:13:11 +000011091 return Imm >= 0 && Imm <= 255;
Evan Cheng3d3c24a2009-11-11 19:05:52 +000011092}
11093
Andrew Tricka22cdb72012-07-18 18:34:27 +000011094/// isLegalAddImmediate - Return true if the specified immediate is a legal add
11095/// *or sub* immediate, that is the target has add or sub instructions which can
11096/// add a register with the immediate without having to materialize the
Dan Gohman6136e942011-05-03 00:46:49 +000011097/// immediate into a register.
11098bool ARMTargetLowering::isLegalAddImmediate(int64_t Imm) const {
Andrew Tricka22cdb72012-07-18 18:34:27 +000011099 // Same encoding for add/sub, just flip the sign.
Benjamin Kramer7bd1f7c2015-03-09 20:20:16 +000011100 int64_t AbsImm = std::abs(Imm);
Andrew Tricka22cdb72012-07-18 18:34:27 +000011101 if (!Subtarget->isThumb())
11102 return ARM_AM::getSOImmVal(AbsImm) != -1;
11103 if (Subtarget->isThumb2())
11104 return ARM_AM::getT2SOImmVal(AbsImm) != -1;
11105 // Thumb1 only has 8-bit unsigned immediate.
11106 return AbsImm >= 0 && AbsImm <= 255;
Dan Gohman6136e942011-05-03 00:46:49 +000011107}
11108
Owen Anderson53aa7a92009-08-10 22:56:29 +000011109static bool getARMIndexedAddressParts(SDNode *Ptr, EVT VT,
Evan Cheng84c6cda2009-07-02 07:28:31 +000011110 bool isSEXTLoad, SDValue &Base,
11111 SDValue &Offset, bool &isInc,
11112 SelectionDAG &DAG) {
Evan Cheng10043e22007-01-19 07:51:42 +000011113 if (Ptr->getOpcode() != ISD::ADD && Ptr->getOpcode() != ISD::SUB)
11114 return false;
11115
Owen Anderson9f944592009-08-11 20:47:22 +000011116 if (VT == MVT::i16 || ((VT == MVT::i8 || VT == MVT::i1) && isSEXTLoad)) {
Evan Cheng10043e22007-01-19 07:51:42 +000011117 // AddressingMode 3
11118 Base = Ptr->getOperand(0);
11119 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(Ptr->getOperand(1))) {
Dan Gohmaneffb8942008-09-12 16:56:44 +000011120 int RHSC = (int)RHS->getZExtValue();
Evan Cheng10043e22007-01-19 07:51:42 +000011121 if (RHSC < 0 && RHSC > -256) {
Evan Cheng84c6cda2009-07-02 07:28:31 +000011122 assert(Ptr->getOpcode() == ISD::ADD);
Evan Cheng10043e22007-01-19 07:51:42 +000011123 isInc = false;
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +000011124 Offset = DAG.getConstant(-RHSC, SDLoc(Ptr), RHS->getValueType(0));
Evan Cheng10043e22007-01-19 07:51:42 +000011125 return true;
11126 }
11127 }
11128 isInc = (Ptr->getOpcode() == ISD::ADD);
11129 Offset = Ptr->getOperand(1);
11130 return true;
Owen Anderson9f944592009-08-11 20:47:22 +000011131 } else if (VT == MVT::i32 || VT == MVT::i8 || VT == MVT::i1) {
Evan Cheng10043e22007-01-19 07:51:42 +000011132 // AddressingMode 2
11133 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(Ptr->getOperand(1))) {
Dan Gohmaneffb8942008-09-12 16:56:44 +000011134 int RHSC = (int)RHS->getZExtValue();
Evan Cheng10043e22007-01-19 07:51:42 +000011135 if (RHSC < 0 && RHSC > -0x1000) {
Evan Cheng84c6cda2009-07-02 07:28:31 +000011136 assert(Ptr->getOpcode() == ISD::ADD);
Evan Cheng10043e22007-01-19 07:51:42 +000011137 isInc = false;
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +000011138 Offset = DAG.getConstant(-RHSC, SDLoc(Ptr), RHS->getValueType(0));
Evan Cheng10043e22007-01-19 07:51:42 +000011139 Base = Ptr->getOperand(0);
11140 return true;
11141 }
11142 }
11143
11144 if (Ptr->getOpcode() == ISD::ADD) {
11145 isInc = true;
Evan Chenga20cde32011-07-20 23:34:39 +000011146 ARM_AM::ShiftOpc ShOpcVal=
11147 ARM_AM::getShiftOpcForNode(Ptr->getOperand(0).getOpcode());
Evan Cheng10043e22007-01-19 07:51:42 +000011148 if (ShOpcVal != ARM_AM::no_shift) {
11149 Base = Ptr->getOperand(1);
11150 Offset = Ptr->getOperand(0);
11151 } else {
11152 Base = Ptr->getOperand(0);
11153 Offset = Ptr->getOperand(1);
11154 }
11155 return true;
11156 }
11157
11158 isInc = (Ptr->getOpcode() == ISD::ADD);
11159 Base = Ptr->getOperand(0);
11160 Offset = Ptr->getOperand(1);
11161 return true;
11162 }
11163
Jim Grosbachd7cf55c2009-11-09 00:11:35 +000011164 // FIXME: Use VLDM / VSTM to emulate indexed FP load / store.
Evan Cheng10043e22007-01-19 07:51:42 +000011165 return false;
11166}
11167
Owen Anderson53aa7a92009-08-10 22:56:29 +000011168static bool getT2IndexedAddressParts(SDNode *Ptr, EVT VT,
Evan Cheng84c6cda2009-07-02 07:28:31 +000011169 bool isSEXTLoad, SDValue &Base,
11170 SDValue &Offset, bool &isInc,
11171 SelectionDAG &DAG) {
11172 if (Ptr->getOpcode() != ISD::ADD && Ptr->getOpcode() != ISD::SUB)
11173 return false;
11174
11175 Base = Ptr->getOperand(0);
11176 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(Ptr->getOperand(1))) {
11177 int RHSC = (int)RHS->getZExtValue();
11178 if (RHSC < 0 && RHSC > -0x100) { // 8 bits.
11179 assert(Ptr->getOpcode() == ISD::ADD);
11180 isInc = false;
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +000011181 Offset = DAG.getConstant(-RHSC, SDLoc(Ptr), RHS->getValueType(0));
Evan Cheng84c6cda2009-07-02 07:28:31 +000011182 return true;
11183 } else if (RHSC > 0 && RHSC < 0x100) { // 8 bit, no zero.
11184 isInc = Ptr->getOpcode() == ISD::ADD;
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +000011185 Offset = DAG.getConstant(RHSC, SDLoc(Ptr), RHS->getValueType(0));
Evan Cheng84c6cda2009-07-02 07:28:31 +000011186 return true;
11187 }
11188 }
11189
11190 return false;
11191}
11192
Evan Cheng10043e22007-01-19 07:51:42 +000011193/// getPreIndexedAddressParts - returns true by value, base pointer and
11194/// offset pointer and addressing mode by reference if the node's address
11195/// can be legally represented as pre-indexed load / store address.
11196bool
Dan Gohman2ce6f2a2008-07-27 21:46:04 +000011197ARMTargetLowering::getPreIndexedAddressParts(SDNode *N, SDValue &Base,
11198 SDValue &Offset,
Evan Cheng10043e22007-01-19 07:51:42 +000011199 ISD::MemIndexedMode &AM,
Dan Gohman02b93132009-01-15 16:29:45 +000011200 SelectionDAG &DAG) const {
Evan Cheng84c6cda2009-07-02 07:28:31 +000011201 if (Subtarget->isThumb1Only())
Evan Cheng10043e22007-01-19 07:51:42 +000011202 return false;
11203
Owen Anderson53aa7a92009-08-10 22:56:29 +000011204 EVT VT;
Dan Gohman2ce6f2a2008-07-27 21:46:04 +000011205 SDValue Ptr;
Evan Cheng10043e22007-01-19 07:51:42 +000011206 bool isSEXTLoad = false;
11207 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
11208 Ptr = LD->getBasePtr();
Dan Gohman47a7d6f2008-01-30 00:15:11 +000011209 VT = LD->getMemoryVT();
Evan Cheng10043e22007-01-19 07:51:42 +000011210 isSEXTLoad = LD->getExtensionType() == ISD::SEXTLOAD;
11211 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
11212 Ptr = ST->getBasePtr();
Dan Gohman47a7d6f2008-01-30 00:15:11 +000011213 VT = ST->getMemoryVT();
Evan Cheng10043e22007-01-19 07:51:42 +000011214 } else
11215 return false;
11216
11217 bool isInc;
Evan Cheng84c6cda2009-07-02 07:28:31 +000011218 bool isLegal = false;
Evan Chengdc49a8d2009-08-14 20:09:37 +000011219 if (Subtarget->isThumb2())
Evan Cheng84c6cda2009-07-02 07:28:31 +000011220 isLegal = getT2IndexedAddressParts(Ptr.getNode(), VT, isSEXTLoad, Base,
11221 Offset, isInc, DAG);
Jim Grosbachf24f9d92009-08-11 15:33:49 +000011222 else
Evan Cheng84c6cda2009-07-02 07:28:31 +000011223 isLegal = getARMIndexedAddressParts(Ptr.getNode(), VT, isSEXTLoad, Base,
Evan Cheng844f0b42009-07-02 06:44:30 +000011224 Offset, isInc, DAG);
Evan Cheng84c6cda2009-07-02 07:28:31 +000011225 if (!isLegal)
11226 return false;
11227
11228 AM = isInc ? ISD::PRE_INC : ISD::PRE_DEC;
11229 return true;
Evan Cheng10043e22007-01-19 07:51:42 +000011230}
11231
11232/// getPostIndexedAddressParts - returns true by value, base pointer and
11233/// offset pointer and addressing mode by reference if this node can be
11234/// combined with a load / store to form a post-indexed load / store.
11235bool ARMTargetLowering::getPostIndexedAddressParts(SDNode *N, SDNode *Op,
Dan Gohman2ce6f2a2008-07-27 21:46:04 +000011236 SDValue &Base,
11237 SDValue &Offset,
Evan Cheng10043e22007-01-19 07:51:42 +000011238 ISD::MemIndexedMode &AM,
Dan Gohman02b93132009-01-15 16:29:45 +000011239 SelectionDAG &DAG) const {
Evan Cheng84c6cda2009-07-02 07:28:31 +000011240 if (Subtarget->isThumb1Only())
Evan Cheng10043e22007-01-19 07:51:42 +000011241 return false;
11242
Owen Anderson53aa7a92009-08-10 22:56:29 +000011243 EVT VT;
Dan Gohman2ce6f2a2008-07-27 21:46:04 +000011244 SDValue Ptr;
Evan Cheng10043e22007-01-19 07:51:42 +000011245 bool isSEXTLoad = false;
11246 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
Dan Gohman47a7d6f2008-01-30 00:15:11 +000011247 VT = LD->getMemoryVT();
Evan Chengf19384d2010-05-18 21:31:17 +000011248 Ptr = LD->getBasePtr();
Evan Cheng10043e22007-01-19 07:51:42 +000011249 isSEXTLoad = LD->getExtensionType() == ISD::SEXTLOAD;
11250 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
Dan Gohman47a7d6f2008-01-30 00:15:11 +000011251 VT = ST->getMemoryVT();
Evan Chengf19384d2010-05-18 21:31:17 +000011252 Ptr = ST->getBasePtr();
Evan Cheng10043e22007-01-19 07:51:42 +000011253 } else
11254 return false;
11255
11256 bool isInc;
Evan Cheng84c6cda2009-07-02 07:28:31 +000011257 bool isLegal = false;
Evan Chengdc49a8d2009-08-14 20:09:37 +000011258 if (Subtarget->isThumb2())
Evan Cheng84c6cda2009-07-02 07:28:31 +000011259 isLegal = getT2IndexedAddressParts(Op, VT, isSEXTLoad, Base, Offset,
Evan Chengf19384d2010-05-18 21:31:17 +000011260 isInc, DAG);
Jim Grosbachf24f9d92009-08-11 15:33:49 +000011261 else
Evan Cheng84c6cda2009-07-02 07:28:31 +000011262 isLegal = getARMIndexedAddressParts(Op, VT, isSEXTLoad, Base, Offset,
11263 isInc, DAG);
11264 if (!isLegal)
11265 return false;
11266
Evan Chengf19384d2010-05-18 21:31:17 +000011267 if (Ptr != Base) {
11268 // Swap base ptr and offset to catch more post-index load / store when
11269 // it's legal. In Thumb2 mode, offset must be an immediate.
11270 if (Ptr == Offset && Op->getOpcode() == ISD::ADD &&
11271 !Subtarget->isThumb2())
11272 std::swap(Base, Offset);
11273
11274 // Post-indexed load / store update the base pointer.
11275 if (Ptr != Base)
11276 return false;
11277 }
11278
Evan Cheng84c6cda2009-07-02 07:28:31 +000011279 AM = isInc ? ISD::POST_INC : ISD::POST_DEC;
11280 return true;
Evan Cheng10043e22007-01-19 07:51:42 +000011281}
11282
Jay Foada0653a32014-05-14 21:14:37 +000011283void ARMTargetLowering::computeKnownBitsForTargetNode(const SDValue Op,
11284 APInt &KnownZero,
11285 APInt &KnownOne,
11286 const SelectionDAG &DAG,
11287 unsigned Depth) const {
Michael Gottesman696e44e2013-06-18 20:49:45 +000011288 unsigned BitWidth = KnownOne.getBitWidth();
11289 KnownZero = KnownOne = APInt(BitWidth, 0);
Evan Cheng10043e22007-01-19 07:51:42 +000011290 switch (Op.getOpcode()) {
11291 default: break;
Michael Gottesman696e44e2013-06-18 20:49:45 +000011292 case ARMISD::ADDC:
11293 case ARMISD::ADDE:
11294 case ARMISD::SUBC:
11295 case ARMISD::SUBE:
11296 // These nodes' second result is a boolean
11297 if (Op.getResNo() == 0)
11298 break;
11299 KnownZero |= APInt::getHighBitsSet(BitWidth, BitWidth - 1);
11300 break;
Evan Cheng10043e22007-01-19 07:51:42 +000011301 case ARMISD::CMOV: {
11302 // Bits are known zero/one if known on the LHS and RHS.
Jay Foada0653a32014-05-14 21:14:37 +000011303 DAG.computeKnownBits(Op.getOperand(0), KnownZero, KnownOne, Depth+1);
Evan Cheng10043e22007-01-19 07:51:42 +000011304 if (KnownZero == 0 && KnownOne == 0) return;
11305
Dan Gohmanf990faf2008-02-13 00:35:47 +000011306 APInt KnownZeroRHS, KnownOneRHS;
Jay Foada0653a32014-05-14 21:14:37 +000011307 DAG.computeKnownBits(Op.getOperand(1), KnownZeroRHS, KnownOneRHS, Depth+1);
Evan Cheng10043e22007-01-19 07:51:42 +000011308 KnownZero &= KnownZeroRHS;
11309 KnownOne &= KnownOneRHS;
11310 return;
11311 }
Tim Northover01b4aa92014-04-03 15:10:35 +000011312 case ISD::INTRINSIC_W_CHAIN: {
11313 ConstantSDNode *CN = cast<ConstantSDNode>(Op->getOperand(1));
11314 Intrinsic::ID IntID = static_cast<Intrinsic::ID>(CN->getZExtValue());
11315 switch (IntID) {
11316 default: return;
11317 case Intrinsic::arm_ldaex:
11318 case Intrinsic::arm_ldrex: {
11319 EVT VT = cast<MemIntrinsicSDNode>(Op)->getMemoryVT();
11320 unsigned MemBits = VT.getScalarType().getSizeInBits();
11321 KnownZero |= APInt::getHighBitsSet(BitWidth, BitWidth - MemBits);
11322 return;
11323 }
11324 }
11325 }
Evan Cheng10043e22007-01-19 07:51:42 +000011326 }
11327}
11328
11329//===----------------------------------------------------------------------===//
11330// ARM Inline Assembly Support
11331//===----------------------------------------------------------------------===//
11332
Evan Cheng078b0b02011-01-08 01:24:27 +000011333bool ARMTargetLowering::ExpandInlineAsm(CallInst *CI) const {
11334 // Looking for "rev" which is V6+.
11335 if (!Subtarget->hasV6Ops())
11336 return false;
11337
11338 InlineAsm *IA = cast<InlineAsm>(CI->getCalledValue());
11339 std::string AsmStr = IA->getAsmString();
11340 SmallVector<StringRef, 4> AsmPieces;
11341 SplitString(AsmStr, AsmPieces, ";\n");
11342
11343 switch (AsmPieces.size()) {
11344 default: return false;
11345 case 1:
11346 AsmStr = AsmPieces[0];
11347 AsmPieces.clear();
11348 SplitString(AsmStr, AsmPieces, " \t,");
11349
11350 // rev $0, $1
11351 if (AsmPieces.size() == 3 &&
11352 AsmPieces[0] == "rev" && AsmPieces[1] == "$0" && AsmPieces[2] == "$1" &&
11353 IA->getConstraintString().compare(0, 4, "=l,l") == 0) {
Chris Lattner229907c2011-07-18 04:54:35 +000011354 IntegerType *Ty = dyn_cast<IntegerType>(CI->getType());
Evan Cheng078b0b02011-01-08 01:24:27 +000011355 if (Ty && Ty->getBitWidth() == 32)
11356 return IntrinsicLowering::LowerToByteSwap(CI);
11357 }
11358 break;
11359 }
11360
11361 return false;
11362}
11363
Evan Cheng10043e22007-01-19 07:51:42 +000011364/// getConstraintType - Given a constraint letter, return the type of
11365/// constraint it is for this target.
11366ARMTargetLowering::ConstraintType
Benjamin Kramer9bfb6272015-07-05 19:29:18 +000011367ARMTargetLowering::getConstraintType(StringRef Constraint) const {
Chris Lattnerd6855142007-03-25 02:14:49 +000011368 if (Constraint.size() == 1) {
11369 switch (Constraint[0]) {
11370 default: break;
11371 case 'l': return C_RegisterClass;
Chris Lattner6223e832007-04-02 17:24:08 +000011372 case 'w': return C_RegisterClass;
Eric Christopherf45daac2011-06-30 23:23:01 +000011373 case 'h': return C_RegisterClass;
Eric Christopherf1c74592011-07-01 00:14:47 +000011374 case 'x': return C_RegisterClass;
Eric Christopherc011d312011-07-01 00:30:46 +000011375 case 't': return C_RegisterClass;
Eric Christopher29f1db82011-07-01 01:00:07 +000011376 case 'j': return C_Other; // Constant for movw.
Eric Christopheraa503002011-07-29 21:18:58 +000011377 // An address with a single base register. Due to the way we
11378 // currently handle addresses it is the same as an 'r' memory constraint.
11379 case 'Q': return C_Memory;
Chris Lattnerd6855142007-03-25 02:14:49 +000011380 }
Eric Christophere256cd02011-06-21 22:10:57 +000011381 } else if (Constraint.size() == 2) {
11382 switch (Constraint[0]) {
11383 default: break;
11384 // All 'U+' constraints are addresses.
11385 case 'U': return C_Memory;
11386 }
Evan Cheng10043e22007-01-19 07:51:42 +000011387 }
Chris Lattnerd6855142007-03-25 02:14:49 +000011388 return TargetLowering::getConstraintType(Constraint);
Evan Cheng10043e22007-01-19 07:51:42 +000011389}
11390
John Thompsone8360b72010-10-29 17:29:13 +000011391/// Examine constraint type and operand type and determine a weight value.
11392/// This object must already have been set up with the operand type
11393/// and the current alternative constraint selected.
11394TargetLowering::ConstraintWeight
11395ARMTargetLowering::getSingleConstraintMatchWeight(
11396 AsmOperandInfo &info, const char *constraint) const {
11397 ConstraintWeight weight = CW_Invalid;
11398 Value *CallOperandVal = info.CallOperandVal;
11399 // If we don't have a value, we can't do a match,
11400 // but allow it at the lowest weight.
Craig Topper062a2ba2014-04-25 05:30:21 +000011401 if (!CallOperandVal)
John Thompsone8360b72010-10-29 17:29:13 +000011402 return CW_Default;
Chris Lattner229907c2011-07-18 04:54:35 +000011403 Type *type = CallOperandVal->getType();
John Thompsone8360b72010-10-29 17:29:13 +000011404 // Look at the constraint type.
11405 switch (*constraint) {
11406 default:
11407 weight = TargetLowering::getSingleConstraintMatchWeight(info, constraint);
11408 break;
11409 case 'l':
11410 if (type->isIntegerTy()) {
11411 if (Subtarget->isThumb())
11412 weight = CW_SpecificReg;
11413 else
11414 weight = CW_Register;
11415 }
11416 break;
11417 case 'w':
11418 if (type->isFloatingPointTy())
11419 weight = CW_Register;
11420 break;
11421 }
11422 return weight;
11423}
11424
Eric Christophercf2007c2011-06-30 23:50:52 +000011425typedef std::pair<unsigned, const TargetRegisterClass*> RCPair;
Benjamin Kramer9bfb6272015-07-05 19:29:18 +000011426RCPair ARMTargetLowering::getRegForInlineAsmConstraint(
11427 const TargetRegisterInfo *TRI, StringRef Constraint, MVT VT) const {
Evan Cheng10043e22007-01-19 07:51:42 +000011428 if (Constraint.size() == 1) {
Jakob Stoklund Olesen0ca14e42010-01-14 18:19:56 +000011429 // GCC ARM Constraint Letters
Evan Cheng10043e22007-01-19 07:51:42 +000011430 switch (Constraint[0]) {
Eric Christopherf45daac2011-06-30 23:23:01 +000011431 case 'l': // Low regs or general regs.
Jakob Stoklund Olesen0ca14e42010-01-14 18:19:56 +000011432 if (Subtarget->isThumb())
Craig Topperc7242e02012-04-20 07:30:17 +000011433 return RCPair(0U, &ARM::tGPRRegClass);
11434 return RCPair(0U, &ARM::GPRRegClass);
Eric Christopherf45daac2011-06-30 23:23:01 +000011435 case 'h': // High regs or no regs.
11436 if (Subtarget->isThumb())
Craig Topperc7242e02012-04-20 07:30:17 +000011437 return RCPair(0U, &ARM::hGPRRegClass);
Eric Christopherf09b0f12011-07-01 00:19:27 +000011438 break;
Chris Lattner6223e832007-04-02 17:24:08 +000011439 case 'r':
Akira Hatanakab9615342014-11-03 20:37:04 +000011440 if (Subtarget->isThumb1Only())
11441 return RCPair(0U, &ARM::tGPRRegClass);
Craig Topperc7242e02012-04-20 07:30:17 +000011442 return RCPair(0U, &ARM::GPRRegClass);
Chris Lattner6223e832007-04-02 17:24:08 +000011443 case 'w':
Tim Northover28adfbb2013-11-14 17:15:39 +000011444 if (VT == MVT::Other)
11445 break;
Owen Anderson9f944592009-08-11 20:47:22 +000011446 if (VT == MVT::f32)
Craig Topperc7242e02012-04-20 07:30:17 +000011447 return RCPair(0U, &ARM::SPRRegClass);
Bob Wilson3152b0472009-12-18 01:03:29 +000011448 if (VT.getSizeInBits() == 64)
Craig Topperc7242e02012-04-20 07:30:17 +000011449 return RCPair(0U, &ARM::DPRRegClass);
Evan Cheng0c2544f2009-12-08 23:06:22 +000011450 if (VT.getSizeInBits() == 128)
Craig Topperc7242e02012-04-20 07:30:17 +000011451 return RCPair(0U, &ARM::QPRRegClass);
Chris Lattner6223e832007-04-02 17:24:08 +000011452 break;
Eric Christopherf1c74592011-07-01 00:14:47 +000011453 case 'x':
Tim Northover28adfbb2013-11-14 17:15:39 +000011454 if (VT == MVT::Other)
11455 break;
Eric Christopherf1c74592011-07-01 00:14:47 +000011456 if (VT == MVT::f32)
Craig Topperc7242e02012-04-20 07:30:17 +000011457 return RCPair(0U, &ARM::SPR_8RegClass);
Eric Christopherf1c74592011-07-01 00:14:47 +000011458 if (VT.getSizeInBits() == 64)
Craig Topperc7242e02012-04-20 07:30:17 +000011459 return RCPair(0U, &ARM::DPR_8RegClass);
Eric Christopherf1c74592011-07-01 00:14:47 +000011460 if (VT.getSizeInBits() == 128)
Craig Topperc7242e02012-04-20 07:30:17 +000011461 return RCPair(0U, &ARM::QPR_8RegClass);
Eric Christopherf1c74592011-07-01 00:14:47 +000011462 break;
Eric Christopherc011d312011-07-01 00:30:46 +000011463 case 't':
11464 if (VT == MVT::f32)
Craig Topperc7242e02012-04-20 07:30:17 +000011465 return RCPair(0U, &ARM::SPRRegClass);
Eric Christopherc011d312011-07-01 00:30:46 +000011466 break;
Evan Cheng10043e22007-01-19 07:51:42 +000011467 }
11468 }
Bob Wilson3f2293b2010-03-15 23:09:18 +000011469 if (StringRef("{cc}").equals_lower(Constraint))
Craig Topperc7242e02012-04-20 07:30:17 +000011470 return std::make_pair(unsigned(ARM::CPSR), &ARM::CCRRegClass);
Bob Wilson3f2293b2010-03-15 23:09:18 +000011471
Eric Christopher11e4df72015-02-26 22:38:43 +000011472 return TargetLowering::getRegForInlineAsmConstraint(TRI, Constraint, VT);
Evan Cheng10043e22007-01-19 07:51:42 +000011473}
11474
Bob Wilsoncf1ec2c2009-04-01 17:58:54 +000011475/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
11476/// vector. If it is invalid, don't add anything to Ops.
11477void ARMTargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Eric Christopherde9399b2011-06-02 23:16:42 +000011478 std::string &Constraint,
Bob Wilsoncf1ec2c2009-04-01 17:58:54 +000011479 std::vector<SDValue>&Ops,
11480 SelectionDAG &DAG) const {
Craig Topper062a2ba2014-04-25 05:30:21 +000011481 SDValue Result;
Bob Wilsoncf1ec2c2009-04-01 17:58:54 +000011482
Eric Christopherde9399b2011-06-02 23:16:42 +000011483 // Currently only support length 1 constraints.
11484 if (Constraint.length() != 1) return;
Eric Christopher0713a9d2011-06-08 23:55:35 +000011485
Eric Christopherde9399b2011-06-02 23:16:42 +000011486 char ConstraintLetter = Constraint[0];
11487 switch (ConstraintLetter) {
Bob Wilsoncf1ec2c2009-04-01 17:58:54 +000011488 default: break;
Eric Christopher29f1db82011-07-01 01:00:07 +000011489 case 'j':
Bob Wilsoncf1ec2c2009-04-01 17:58:54 +000011490 case 'I': case 'J': case 'K': case 'L':
11491 case 'M': case 'N': case 'O':
11492 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op);
11493 if (!C)
11494 return;
11495
11496 int64_t CVal64 = C->getSExtValue();
11497 int CVal = (int) CVal64;
11498 // None of these constraints allow values larger than 32 bits. Check
11499 // that the value fits in an int.
11500 if (CVal != CVal64)
11501 return;
11502
Eric Christopherde9399b2011-06-02 23:16:42 +000011503 switch (ConstraintLetter) {
Eric Christopher29f1db82011-07-01 01:00:07 +000011504 case 'j':
Andrew Trick53df4b62011-09-20 03:06:13 +000011505 // Constant suitable for movw, must be between 0 and
11506 // 65535.
11507 if (Subtarget->hasV6T2Ops())
11508 if (CVal >= 0 && CVal <= 65535)
11509 break;
11510 return;
Bob Wilsoncf1ec2c2009-04-01 17:58:54 +000011511 case 'I':
David Goodwin22c2fba2009-07-08 23:10:31 +000011512 if (Subtarget->isThumb1Only()) {
11513 // This must be a constant between 0 and 255, for ADD
11514 // immediates.
Bob Wilsoncf1ec2c2009-04-01 17:58:54 +000011515 if (CVal >= 0 && CVal <= 255)
11516 break;
David Goodwin22c2fba2009-07-08 23:10:31 +000011517 } else if (Subtarget->isThumb2()) {
11518 // A constant that can be used as an immediate value in a
11519 // data-processing instruction.
11520 if (ARM_AM::getT2SOImmVal(CVal) != -1)
11521 break;
Bob Wilsoncf1ec2c2009-04-01 17:58:54 +000011522 } else {
11523 // A constant that can be used as an immediate value in a
11524 // data-processing instruction.
11525 if (ARM_AM::getSOImmVal(CVal) != -1)
11526 break;
11527 }
11528 return;
11529
11530 case 'J':
Eric Christopherb7932302016-01-08 00:34:44 +000011531 if (Subtarget->isThumb1Only()) {
Bob Wilsoncf1ec2c2009-04-01 17:58:54 +000011532 // This must be a constant between -255 and -1, for negated ADD
11533 // immediates. This can be used in GCC with an "n" modifier that
11534 // prints the negated value, for use with SUB instructions. It is
11535 // not useful otherwise but is implemented for compatibility.
11536 if (CVal >= -255 && CVal <= -1)
11537 break;
11538 } else {
11539 // This must be a constant between -4095 and 4095. It is not clear
11540 // what this constraint is intended for. Implemented for
11541 // compatibility with GCC.
11542 if (CVal >= -4095 && CVal <= 4095)
11543 break;
11544 }
11545 return;
11546
11547 case 'K':
David Goodwin22c2fba2009-07-08 23:10:31 +000011548 if (Subtarget->isThumb1Only()) {
Bob Wilsoncf1ec2c2009-04-01 17:58:54 +000011549 // A 32-bit value where only one byte has a nonzero value. Exclude
11550 // zero to match GCC. This constraint is used by GCC internally for
11551 // constants that can be loaded with a move/shift combination.
11552 // It is not useful otherwise but is implemented for compatibility.
11553 if (CVal != 0 && ARM_AM::isThumbImmShiftedVal(CVal))
11554 break;
David Goodwin22c2fba2009-07-08 23:10:31 +000011555 } else if (Subtarget->isThumb2()) {
11556 // A constant whose bitwise inverse can be used as an immediate
11557 // value in a data-processing instruction. This can be used in GCC
11558 // with a "B" modifier that prints the inverted value, for use with
11559 // BIC and MVN instructions. It is not useful otherwise but is
11560 // implemented for compatibility.
11561 if (ARM_AM::getT2SOImmVal(~CVal) != -1)
11562 break;
Bob Wilsoncf1ec2c2009-04-01 17:58:54 +000011563 } else {
11564 // A constant whose bitwise inverse can be used as an immediate
11565 // value in a data-processing instruction. This can be used in GCC
11566 // with a "B" modifier that prints the inverted value, for use with
11567 // BIC and MVN instructions. It is not useful otherwise but is
11568 // implemented for compatibility.
11569 if (ARM_AM::getSOImmVal(~CVal) != -1)
11570 break;
11571 }
11572 return;
11573
11574 case 'L':
David Goodwin22c2fba2009-07-08 23:10:31 +000011575 if (Subtarget->isThumb1Only()) {
Bob Wilsoncf1ec2c2009-04-01 17:58:54 +000011576 // This must be a constant between -7 and 7,
11577 // for 3-operand ADD/SUB immediate instructions.
11578 if (CVal >= -7 && CVal < 7)
11579 break;
David Goodwin22c2fba2009-07-08 23:10:31 +000011580 } else if (Subtarget->isThumb2()) {
11581 // A constant whose negation can be used as an immediate value in a
11582 // data-processing instruction. This can be used in GCC with an "n"
11583 // modifier that prints the negated value, for use with SUB
11584 // instructions. It is not useful otherwise but is implemented for
11585 // compatibility.
11586 if (ARM_AM::getT2SOImmVal(-CVal) != -1)
11587 break;
Bob Wilsoncf1ec2c2009-04-01 17:58:54 +000011588 } else {
11589 // A constant whose negation can be used as an immediate value in a
11590 // data-processing instruction. This can be used in GCC with an "n"
11591 // modifier that prints the negated value, for use with SUB
11592 // instructions. It is not useful otherwise but is implemented for
11593 // compatibility.
11594 if (ARM_AM::getSOImmVal(-CVal) != -1)
11595 break;
11596 }
11597 return;
11598
11599 case 'M':
Eric Christopherb7932302016-01-08 00:34:44 +000011600 if (Subtarget->isThumb1Only()) {
Bob Wilsoncf1ec2c2009-04-01 17:58:54 +000011601 // This must be a multiple of 4 between 0 and 1020, for
11602 // ADD sp + immediate.
11603 if ((CVal >= 0 && CVal <= 1020) && ((CVal & 3) == 0))
11604 break;
11605 } else {
11606 // A power of two or a constant between 0 and 32. This is used in
11607 // GCC for the shift amount on shifted register operands, but it is
11608 // useful in general for any shift amounts.
11609 if ((CVal >= 0 && CVal <= 32) || ((CVal & (CVal - 1)) == 0))
11610 break;
11611 }
11612 return;
11613
11614 case 'N':
David Goodwin22c2fba2009-07-08 23:10:31 +000011615 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsoncf1ec2c2009-04-01 17:58:54 +000011616 // This must be a constant between 0 and 31, for shift amounts.
11617 if (CVal >= 0 && CVal <= 31)
11618 break;
11619 }
11620 return;
11621
11622 case 'O':
David Goodwin22c2fba2009-07-08 23:10:31 +000011623 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsoncf1ec2c2009-04-01 17:58:54 +000011624 // This must be a multiple of 4 between -508 and 508, for
11625 // ADD/SUB sp = sp + immediate.
11626 if ((CVal >= -508 && CVal <= 508) && ((CVal & 3) == 0))
11627 break;
11628 }
11629 return;
11630 }
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +000011631 Result = DAG.getTargetConstant(CVal, SDLoc(Op), Op.getValueType());
Bob Wilsoncf1ec2c2009-04-01 17:58:54 +000011632 break;
11633 }
11634
11635 if (Result.getNode()) {
11636 Ops.push_back(Result);
11637 return;
11638 }
Dale Johannesence97d552010-06-25 21:55:36 +000011639 return TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
Bob Wilsoncf1ec2c2009-04-01 17:58:54 +000011640}
Anton Korobeynikov29a44df2009-09-23 19:04:09 +000011641
Scott Douglassd2974a62015-08-24 09:17:11 +000011642static RTLIB::Libcall getDivRemLibcall(
11643 const SDNode *N, MVT::SimpleValueType SVT) {
Scott Douglassbdef6042015-08-24 09:17:18 +000011644 assert((N->getOpcode() == ISD::SDIVREM || N->getOpcode() == ISD::UDIVREM ||
11645 N->getOpcode() == ISD::SREM || N->getOpcode() == ISD::UREM) &&
Scott Douglassd2974a62015-08-24 09:17:11 +000011646 "Unhandled Opcode in getDivRemLibcall");
Scott Douglassbdef6042015-08-24 09:17:18 +000011647 bool isSigned = N->getOpcode() == ISD::SDIVREM ||
11648 N->getOpcode() == ISD::SREM;
Scott Douglassd2974a62015-08-24 09:17:11 +000011649 RTLIB::Libcall LC;
11650 switch (SVT) {
11651 default: llvm_unreachable("Unexpected request for libcall!");
11652 case MVT::i8: LC = isSigned ? RTLIB::SDIVREM_I8 : RTLIB::UDIVREM_I8; break;
11653 case MVT::i16: LC = isSigned ? RTLIB::SDIVREM_I16 : RTLIB::UDIVREM_I16; break;
11654 case MVT::i32: LC = isSigned ? RTLIB::SDIVREM_I32 : RTLIB::UDIVREM_I32; break;
11655 case MVT::i64: LC = isSigned ? RTLIB::SDIVREM_I64 : RTLIB::UDIVREM_I64; break;
11656 }
11657 return LC;
11658}
11659
11660static TargetLowering::ArgListTy getDivRemArgList(
11661 const SDNode *N, LLVMContext *Context) {
Scott Douglassbdef6042015-08-24 09:17:18 +000011662 assert((N->getOpcode() == ISD::SDIVREM || N->getOpcode() == ISD::UDIVREM ||
11663 N->getOpcode() == ISD::SREM || N->getOpcode() == ISD::UREM) &&
Scott Douglassd2974a62015-08-24 09:17:11 +000011664 "Unhandled Opcode in getDivRemArgList");
Scott Douglassbdef6042015-08-24 09:17:18 +000011665 bool isSigned = N->getOpcode() == ISD::SDIVREM ||
11666 N->getOpcode() == ISD::SREM;
Scott Douglassd2974a62015-08-24 09:17:11 +000011667 TargetLowering::ArgListTy Args;
11668 TargetLowering::ArgListEntry Entry;
11669 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
11670 EVT ArgVT = N->getOperand(i).getValueType();
11671 Type *ArgTy = ArgVT.getTypeForEVT(*Context);
11672 Entry.Node = N->getOperand(i);
11673 Entry.Ty = ArgTy;
11674 Entry.isSExt = isSigned;
11675 Entry.isZExt = !isSigned;
11676 Args.push_back(Entry);
11677 }
11678 return Args;
11679}
11680
Renato Golin87610692013-07-16 09:32:17 +000011681SDValue ARMTargetLowering::LowerDivRem(SDValue Op, SelectionDAG &DAG) const {
Renato Golin6027dd38e2016-02-03 16:10:54 +000011682 assert((Subtarget->isTargetAEABI() || Subtarget->isTargetAndroid() ||
11683 Subtarget->isTargetGNUAEABI()) &&
Sumanth Gundapaneni532a1362015-07-31 00:45:12 +000011684 "Register-based DivRem lowering only");
Renato Golin87610692013-07-16 09:32:17 +000011685 unsigned Opcode = Op->getOpcode();
11686 assert((Opcode == ISD::SDIVREM || Opcode == ISD::UDIVREM) &&
Saleem Abdulrasool740be892014-08-17 22:50:59 +000011687 "Invalid opcode for Div/Rem lowering");
Renato Golin87610692013-07-16 09:32:17 +000011688 bool isSigned = (Opcode == ISD::SDIVREM);
11689 EVT VT = Op->getValueType(0);
11690 Type *Ty = VT.getTypeForEVT(*DAG.getContext());
11691
Scott Douglassd2974a62015-08-24 09:17:11 +000011692 RTLIB::Libcall LC = getDivRemLibcall(Op.getNode(),
11693 VT.getSimpleVT().SimpleTy);
Renato Golin87610692013-07-16 09:32:17 +000011694 SDValue InChain = DAG.getEntryNode();
11695
Scott Douglassd2974a62015-08-24 09:17:11 +000011696 TargetLowering::ArgListTy Args = getDivRemArgList(Op.getNode(),
11697 DAG.getContext());
Renato Golin87610692013-07-16 09:32:17 +000011698
11699 SDValue Callee = DAG.getExternalSymbol(getLibcallName(LC),
Mehdi Amini44ede332015-07-09 02:09:04 +000011700 getPointerTy(DAG.getDataLayout()));
Renato Golin87610692013-07-16 09:32:17 +000011701
Reid Kleckner343c3952014-11-20 23:51:47 +000011702 Type *RetTy = (Type*)StructType::get(Ty, Ty, nullptr);
Renato Golin87610692013-07-16 09:32:17 +000011703
11704 SDLoc dl(Op);
Saleem Abdulrasoolf3a5a5c2014-05-17 21:50:17 +000011705 TargetLowering::CallLoweringInfo CLI(DAG);
11706 CLI.setDebugLoc(dl).setChain(InChain)
Juergen Ributzka3bd03c72014-07-01 22:01:54 +000011707 .setCallee(getLibcallCallingConv(LC), RetTy, Callee, std::move(Args), 0)
Saleem Abdulrasoolf3a5a5c2014-05-17 21:50:17 +000011708 .setInRegister().setSExtResult(isSigned).setZExtResult(!isSigned);
Renato Golin87610692013-07-16 09:32:17 +000011709
Saleem Abdulrasoolf3a5a5c2014-05-17 21:50:17 +000011710 std::pair<SDValue, SDValue> CallInfo = LowerCallTo(CLI);
Renato Golin87610692013-07-16 09:32:17 +000011711 return CallInfo.first;
11712}
11713
Scott Douglassbdef6042015-08-24 09:17:18 +000011714// Lowers REM using divmod helpers
11715// see RTABI section 4.2/4.3
11716SDValue ARMTargetLowering::LowerREM(SDNode *N, SelectionDAG &DAG) const {
11717 // Build return types (div and rem)
11718 std::vector<Type*> RetTyParams;
11719 Type *RetTyElement;
11720
11721 switch (N->getValueType(0).getSimpleVT().SimpleTy) {
11722 default: llvm_unreachable("Unexpected request for libcall!");
11723 case MVT::i8: RetTyElement = Type::getInt8Ty(*DAG.getContext()); break;
11724 case MVT::i16: RetTyElement = Type::getInt16Ty(*DAG.getContext()); break;
11725 case MVT::i32: RetTyElement = Type::getInt32Ty(*DAG.getContext()); break;
11726 case MVT::i64: RetTyElement = Type::getInt64Ty(*DAG.getContext()); break;
11727 }
11728
11729 RetTyParams.push_back(RetTyElement);
11730 RetTyParams.push_back(RetTyElement);
11731 ArrayRef<Type*> ret = ArrayRef<Type*>(RetTyParams);
11732 Type *RetTy = StructType::get(*DAG.getContext(), ret);
11733
11734 RTLIB::Libcall LC = getDivRemLibcall(N, N->getValueType(0).getSimpleVT().
11735 SimpleTy);
11736 SDValue InChain = DAG.getEntryNode();
11737 TargetLowering::ArgListTy Args = getDivRemArgList(N, DAG.getContext());
11738 bool isSigned = N->getOpcode() == ISD::SREM;
11739 SDValue Callee = DAG.getExternalSymbol(getLibcallName(LC),
11740 getPointerTy(DAG.getDataLayout()));
11741
11742 // Lower call
11743 CallLoweringInfo CLI(DAG);
11744 CLI.setChain(InChain)
11745 .setCallee(CallingConv::ARM_AAPCS, RetTy, Callee, std::move(Args), 0)
11746 .setSExtResult(isSigned).setZExtResult(!isSigned).setDebugLoc(SDLoc(N));
11747 std::pair<SDValue, SDValue> CallResult = LowerCallTo(CLI);
11748
11749 // Return second (rem) result operand (first contains div)
11750 SDNode *ResNode = CallResult.first.getNode();
11751 assert(ResNode->getNumOperands() == 2 && "divmod should return two operands");
11752 return ResNode->getOperand(1);
11753}
11754
Saleem Abdulrasoolabac6e92014-06-09 20:18:42 +000011755SDValue
11756ARMTargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op, SelectionDAG &DAG) const {
11757 assert(Subtarget->isTargetWindows() && "unsupported target platform");
11758 SDLoc DL(Op);
11759
11760 // Get the inputs.
11761 SDValue Chain = Op.getOperand(0);
11762 SDValue Size = Op.getOperand(1);
11763
11764 SDValue Words = DAG.getNode(ISD::SRL, DL, MVT::i32, Size,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +000011765 DAG.getConstant(2, DL, MVT::i32));
Saleem Abdulrasoolabac6e92014-06-09 20:18:42 +000011766
11767 SDValue Flag;
11768 Chain = DAG.getCopyToReg(Chain, DL, ARM::R4, Words, Flag);
11769 Flag = Chain.getValue(1);
11770
Saleem Abdulrasoolc4e00282014-07-19 01:29:51 +000011771 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Saleem Abdulrasoolabac6e92014-06-09 20:18:42 +000011772 Chain = DAG.getNode(ARMISD::WIN__CHKSTK, DL, NodeTys, Chain, Flag);
11773
11774 SDValue NewSP = DAG.getCopyFromReg(Chain, DL, ARM::SP, MVT::i32);
11775 Chain = NewSP.getValue(1);
11776
11777 SDValue Ops[2] = { NewSP, Chain };
11778 return DAG.getMergeValues(Ops, DL);
11779}
11780
Oliver Stannard51b1d462014-08-21 12:50:31 +000011781SDValue ARMTargetLowering::LowerFP_EXTEND(SDValue Op, SelectionDAG &DAG) const {
11782 assert(Op.getValueType() == MVT::f64 && Subtarget->isFPOnlySP() &&
11783 "Unexpected type for custom-lowering FP_EXTEND");
11784
11785 RTLIB::Libcall LC;
11786 LC = RTLIB::getFPEXT(Op.getOperand(0).getValueType(), Op.getValueType());
11787
11788 SDValue SrcVal = Op.getOperand(0);
Craig Topper8fe40e02015-10-22 17:05:00 +000011789 return makeLibCall(DAG, LC, Op.getValueType(), SrcVal, /*isSigned*/ false,
11790 SDLoc(Op)).first;
Oliver Stannard51b1d462014-08-21 12:50:31 +000011791}
11792
11793SDValue ARMTargetLowering::LowerFP_ROUND(SDValue Op, SelectionDAG &DAG) const {
11794 assert(Op.getOperand(0).getValueType() == MVT::f64 &&
11795 Subtarget->isFPOnlySP() &&
11796 "Unexpected type for custom-lowering FP_ROUND");
11797
11798 RTLIB::Libcall LC;
11799 LC = RTLIB::getFPROUND(Op.getOperand(0).getValueType(), Op.getValueType());
11800
11801 SDValue SrcVal = Op.getOperand(0);
Craig Topper8fe40e02015-10-22 17:05:00 +000011802 return makeLibCall(DAG, LC, Op.getValueType(), SrcVal, /*isSigned*/ false,
11803 SDLoc(Op)).first;
Oliver Stannard51b1d462014-08-21 12:50:31 +000011804}
11805
Anton Korobeynikov29a44df2009-09-23 19:04:09 +000011806bool
11807ARMTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
11808 // The ARM target isn't yet aware of offsets.
11809 return false;
11810}
Evan Cheng4a609f3c2009-10-28 01:44:26 +000011811
Jim Grosbach11013ed2010-07-16 23:05:05 +000011812bool ARM::isBitFieldInvertedMask(unsigned v) {
11813 if (v == 0xffffffff)
Benjamin Kramer8bad66e2013-05-19 22:01:57 +000011814 return false;
11815
Jim Grosbach11013ed2010-07-16 23:05:05 +000011816 // there can be 1's on either or both "outsides", all the "inside"
11817 // bits must be 0's
Benjamin Kramer5f6a9072015-02-12 15:35:40 +000011818 return isShiftedMask_32(~v);
Jim Grosbach11013ed2010-07-16 23:05:05 +000011819}
11820
Evan Cheng4a609f3c2009-10-28 01:44:26 +000011821/// isFPImmLegal - Returns true if the target can instruction select the
11822/// specified FP immediate natively. If false, the legalizer will
11823/// materialize the FP immediate as a load from a constant pool.
11824bool ARMTargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
11825 if (!Subtarget->hasVFP3())
11826 return false;
11827 if (VT == MVT::f32)
Jim Grosbachefc761a2011-09-30 00:50:06 +000011828 return ARM_AM::getFP32Imm(Imm) != -1;
Oliver Stannard51b1d462014-08-21 12:50:31 +000011829 if (VT == MVT::f64 && !Subtarget->isFPOnlySP())
Jim Grosbachefc761a2011-09-30 00:50:06 +000011830 return ARM_AM::getFP64Imm(Imm) != -1;
Evan Cheng4a609f3c2009-10-28 01:44:26 +000011831 return false;
11832}
Bob Wilson5549d492010-09-21 17:56:22 +000011833
Wesley Peck527da1b2010-11-23 03:31:01 +000011834/// getTgtMemIntrinsic - Represent NEON load and store intrinsics as
Bob Wilson5549d492010-09-21 17:56:22 +000011835/// MemIntrinsicNodes. The associated MachineMemOperands record the alignment
11836/// specified in the intrinsic calls.
11837bool ARMTargetLowering::getTgtMemIntrinsic(IntrinsicInfo &Info,
11838 const CallInst &I,
11839 unsigned Intrinsic) const {
11840 switch (Intrinsic) {
11841 case Intrinsic::arm_neon_vld1:
11842 case Intrinsic::arm_neon_vld2:
11843 case Intrinsic::arm_neon_vld3:
11844 case Intrinsic::arm_neon_vld4:
11845 case Intrinsic::arm_neon_vld2lane:
11846 case Intrinsic::arm_neon_vld3lane:
11847 case Intrinsic::arm_neon_vld4lane: {
11848 Info.opc = ISD::INTRINSIC_W_CHAIN;
11849 // Conservatively set memVT to the entire set of vectors loaded.
Mehdi Aminia749f2a2015-07-09 02:09:52 +000011850 auto &DL = I.getCalledFunction()->getParent()->getDataLayout();
Ahmed Bougacha97564c32015-12-09 01:19:50 +000011851 uint64_t NumElts = DL.getTypeSizeInBits(I.getType()) / 64;
Bob Wilson5549d492010-09-21 17:56:22 +000011852 Info.memVT = EVT::getVectorVT(I.getType()->getContext(), MVT::i64, NumElts);
11853 Info.ptrVal = I.getArgOperand(0);
11854 Info.offset = 0;
11855 Value *AlignArg = I.getArgOperand(I.getNumArgOperands() - 1);
11856 Info.align = cast<ConstantInt>(AlignArg)->getZExtValue();
11857 Info.vol = false; // volatile loads with NEON intrinsics not supported
11858 Info.readMem = true;
11859 Info.writeMem = false;
11860 return true;
11861 }
11862 case Intrinsic::arm_neon_vst1:
11863 case Intrinsic::arm_neon_vst2:
11864 case Intrinsic::arm_neon_vst3:
11865 case Intrinsic::arm_neon_vst4:
11866 case Intrinsic::arm_neon_vst2lane:
11867 case Intrinsic::arm_neon_vst3lane:
11868 case Intrinsic::arm_neon_vst4lane: {
11869 Info.opc = ISD::INTRINSIC_VOID;
11870 // Conservatively set memVT to the entire set of vectors stored.
Mehdi Aminia749f2a2015-07-09 02:09:52 +000011871 auto &DL = I.getCalledFunction()->getParent()->getDataLayout();
Bob Wilson5549d492010-09-21 17:56:22 +000011872 unsigned NumElts = 0;
11873 for (unsigned ArgI = 1, ArgE = I.getNumArgOperands(); ArgI < ArgE; ++ArgI) {
Chris Lattner229907c2011-07-18 04:54:35 +000011874 Type *ArgTy = I.getArgOperand(ArgI)->getType();
Bob Wilson5549d492010-09-21 17:56:22 +000011875 if (!ArgTy->isVectorTy())
11876 break;
Ahmed Bougacha97564c32015-12-09 01:19:50 +000011877 NumElts += DL.getTypeSizeInBits(ArgTy) / 64;
Bob Wilson5549d492010-09-21 17:56:22 +000011878 }
11879 Info.memVT = EVT::getVectorVT(I.getType()->getContext(), MVT::i64, NumElts);
11880 Info.ptrVal = I.getArgOperand(0);
11881 Info.offset = 0;
11882 Value *AlignArg = I.getArgOperand(I.getNumArgOperands() - 1);
11883 Info.align = cast<ConstantInt>(AlignArg)->getZExtValue();
11884 Info.vol = false; // volatile stores with NEON intrinsics not supported
11885 Info.readMem = false;
11886 Info.writeMem = true;
11887 return true;
11888 }
Tim Northover1ff5f292014-03-26 14:39:31 +000011889 case Intrinsic::arm_ldaex:
Tim Northovera7ecd242013-07-16 09:46:55 +000011890 case Intrinsic::arm_ldrex: {
Mehdi Aminia749f2a2015-07-09 02:09:52 +000011891 auto &DL = I.getCalledFunction()->getParent()->getDataLayout();
Tim Northovera7ecd242013-07-16 09:46:55 +000011892 PointerType *PtrTy = cast<PointerType>(I.getArgOperand(0)->getType());
11893 Info.opc = ISD::INTRINSIC_W_CHAIN;
11894 Info.memVT = MVT::getVT(PtrTy->getElementType());
11895 Info.ptrVal = I.getArgOperand(0);
11896 Info.offset = 0;
Mehdi Aminia749f2a2015-07-09 02:09:52 +000011897 Info.align = DL.getABITypeAlignment(PtrTy->getElementType());
Tim Northovera7ecd242013-07-16 09:46:55 +000011898 Info.vol = true;
11899 Info.readMem = true;
11900 Info.writeMem = false;
11901 return true;
11902 }
Tim Northover1ff5f292014-03-26 14:39:31 +000011903 case Intrinsic::arm_stlex:
Tim Northovera7ecd242013-07-16 09:46:55 +000011904 case Intrinsic::arm_strex: {
Mehdi Aminia749f2a2015-07-09 02:09:52 +000011905 auto &DL = I.getCalledFunction()->getParent()->getDataLayout();
Tim Northovera7ecd242013-07-16 09:46:55 +000011906 PointerType *PtrTy = cast<PointerType>(I.getArgOperand(1)->getType());
11907 Info.opc = ISD::INTRINSIC_W_CHAIN;
11908 Info.memVT = MVT::getVT(PtrTy->getElementType());
11909 Info.ptrVal = I.getArgOperand(1);
11910 Info.offset = 0;
Mehdi Aminia749f2a2015-07-09 02:09:52 +000011911 Info.align = DL.getABITypeAlignment(PtrTy->getElementType());
Tim Northovera7ecd242013-07-16 09:46:55 +000011912 Info.vol = true;
11913 Info.readMem = false;
11914 Info.writeMem = true;
11915 return true;
11916 }
Tim Northover1ff5f292014-03-26 14:39:31 +000011917 case Intrinsic::arm_stlexd:
Bruno Cardoso Lopes325110f2011-05-28 04:07:29 +000011918 case Intrinsic::arm_strexd: {
11919 Info.opc = ISD::INTRINSIC_W_CHAIN;
11920 Info.memVT = MVT::i64;
11921 Info.ptrVal = I.getArgOperand(2);
11922 Info.offset = 0;
11923 Info.align = 8;
Bruno Cardoso Lopesd66ab9e2011-06-16 18:11:32 +000011924 Info.vol = true;
Bruno Cardoso Lopes325110f2011-05-28 04:07:29 +000011925 Info.readMem = false;
11926 Info.writeMem = true;
11927 return true;
11928 }
Tim Northover1ff5f292014-03-26 14:39:31 +000011929 case Intrinsic::arm_ldaexd:
Bruno Cardoso Lopes325110f2011-05-28 04:07:29 +000011930 case Intrinsic::arm_ldrexd: {
11931 Info.opc = ISD::INTRINSIC_W_CHAIN;
11932 Info.memVT = MVT::i64;
11933 Info.ptrVal = I.getArgOperand(0);
11934 Info.offset = 0;
11935 Info.align = 8;
Bruno Cardoso Lopesd66ab9e2011-06-16 18:11:32 +000011936 Info.vol = true;
Bruno Cardoso Lopes325110f2011-05-28 04:07:29 +000011937 Info.readMem = true;
11938 Info.writeMem = false;
11939 return true;
11940 }
Bob Wilson5549d492010-09-21 17:56:22 +000011941 default:
11942 break;
11943 }
11944
11945 return false;
11946}
Juergen Ributzka659ce002014-01-28 01:20:14 +000011947
11948/// \brief Returns true if it is beneficial to convert a load of a constant
11949/// to just the constant itself.
11950bool ARMTargetLowering::shouldConvertConstantLoadToIntImm(const APInt &Imm,
11951 Type *Ty) const {
11952 assert(Ty->isIntegerTy());
11953
11954 unsigned Bits = Ty->getPrimitiveSizeInBits();
11955 if (Bits == 0 || Bits > 32)
11956 return false;
11957 return true;
11958}
Tim Northover037f26f22014-04-17 18:22:47 +000011959
Robin Morisset5349e8e2014-09-18 18:56:04 +000011960Instruction* ARMTargetLowering::makeDMB(IRBuilder<> &Builder,
11961 ARM_MB::MemBOpt Domain) const {
Robin Morisseta47cb412014-09-03 21:01:03 +000011962 Module *M = Builder.GetInsertBlock()->getParent()->getParent();
Robin Morisset5349e8e2014-09-18 18:56:04 +000011963
11964 // First, if the target has no DMB, see what fallback we can use.
11965 if (!Subtarget->hasDataBarrier()) {
11966 // Some ARMv6 cpus can support data barriers with an mcr instruction.
11967 // Thumb1 and pre-v6 ARM mode use a libcall instead and should never get
11968 // here.
11969 if (Subtarget->hasV6Ops() && !Subtarget->isThumb()) {
11970 Function *MCR = llvm::Intrinsic::getDeclaration(M, Intrinsic::arm_mcr);
11971 Value* args[6] = {Builder.getInt32(15), Builder.getInt32(0),
11972 Builder.getInt32(0), Builder.getInt32(7),
11973 Builder.getInt32(10), Builder.getInt32(5)};
11974 return Builder.CreateCall(MCR, args);
11975 } else {
11976 // Instead of using barriers, atomic accesses on these subtargets use
11977 // libcalls.
11978 llvm_unreachable("makeDMB on a target so old that it has no barriers");
11979 }
11980 } else {
11981 Function *DMB = llvm::Intrinsic::getDeclaration(M, Intrinsic::arm_dmb);
11982 // Only a full system barrier exists in the M-class architectures.
11983 Domain = Subtarget->isMClass() ? ARM_MB::SY : Domain;
11984 Constant *CDomain = Builder.getInt32(Domain);
11985 return Builder.CreateCall(DMB, CDomain);
11986 }
Robin Morisseta47cb412014-09-03 21:01:03 +000011987}
11988
11989// Based on http://www.cl.cam.ac.uk/~pes20/cpp/cpp0xmappings.html
Robin Morissetdedef332014-09-23 20:31:14 +000011990Instruction* ARMTargetLowering::emitLeadingFence(IRBuilder<> &Builder,
Robin Morisseta47cb412014-09-03 21:01:03 +000011991 AtomicOrdering Ord, bool IsStore,
11992 bool IsLoad) const {
11993 if (!getInsertFencesForAtomic())
Robin Morissetdedef332014-09-23 20:31:14 +000011994 return nullptr;
Robin Morisseta47cb412014-09-03 21:01:03 +000011995
11996 switch (Ord) {
11997 case NotAtomic:
11998 case Unordered:
11999 llvm_unreachable("Invalid fence: unordered/non-atomic");
12000 case Monotonic:
12001 case Acquire:
Robin Morissetdedef332014-09-23 20:31:14 +000012002 return nullptr; // Nothing to do
Robin Morisseta47cb412014-09-03 21:01:03 +000012003 case SequentiallyConsistent:
12004 if (!IsStore)
Robin Morissetdedef332014-09-23 20:31:14 +000012005 return nullptr; // Nothing to do
12006 /*FALLTHROUGH*/
Robin Morisseta47cb412014-09-03 21:01:03 +000012007 case Release:
12008 case AcquireRelease:
12009 if (Subtarget->isSwift())
Robin Morissetdedef332014-09-23 20:31:14 +000012010 return makeDMB(Builder, ARM_MB::ISHST);
Robin Morisseta47cb412014-09-03 21:01:03 +000012011 // FIXME: add a comment with a link to documentation justifying this.
12012 else
Robin Morissetdedef332014-09-23 20:31:14 +000012013 return makeDMB(Builder, ARM_MB::ISH);
Robin Morisseta47cb412014-09-03 21:01:03 +000012014 }
Robin Morissetdedef332014-09-23 20:31:14 +000012015 llvm_unreachable("Unknown fence ordering in emitLeadingFence");
Robin Morisseta47cb412014-09-03 21:01:03 +000012016}
12017
Robin Morissetdedef332014-09-23 20:31:14 +000012018Instruction* ARMTargetLowering::emitTrailingFence(IRBuilder<> &Builder,
Robin Morisseta47cb412014-09-03 21:01:03 +000012019 AtomicOrdering Ord, bool IsStore,
12020 bool IsLoad) const {
12021 if (!getInsertFencesForAtomic())
Robin Morissetdedef332014-09-23 20:31:14 +000012022 return nullptr;
Robin Morisseta47cb412014-09-03 21:01:03 +000012023
12024 switch (Ord) {
12025 case NotAtomic:
12026 case Unordered:
12027 llvm_unreachable("Invalid fence: unordered/not-atomic");
12028 case Monotonic:
12029 case Release:
Robin Morissetdedef332014-09-23 20:31:14 +000012030 return nullptr; // Nothing to do
Robin Morisseta47cb412014-09-03 21:01:03 +000012031 case Acquire:
12032 case AcquireRelease:
Robin Morissetdedef332014-09-23 20:31:14 +000012033 case SequentiallyConsistent:
12034 return makeDMB(Builder, ARM_MB::ISH);
Robin Morisseta47cb412014-09-03 21:01:03 +000012035 }
Robin Morissetdedef332014-09-23 20:31:14 +000012036 llvm_unreachable("Unknown fence ordering in emitTrailingFence");
Robin Morisseta47cb412014-09-03 21:01:03 +000012037}
12038
Robin Morisseted3d48f2014-09-03 21:29:59 +000012039// Loads and stores less than 64-bits are already atomic; ones above that
12040// are doomed anyway, so defer to the default libcall and blame the OS when
12041// things go wrong. Cortex M doesn't have ldrexd/strexd though, so don't emit
12042// anything for those.
12043bool ARMTargetLowering::shouldExpandAtomicStoreInIR(StoreInst *SI) const {
12044 unsigned Size = SI->getValueOperand()->getType()->getPrimitiveSizeInBits();
12045 return (Size == 64) && !Subtarget->isMClass();
12046}
Tim Northover037f26f22014-04-17 18:22:47 +000012047
Robin Morisseted3d48f2014-09-03 21:29:59 +000012048// Loads and stores less than 64-bits are already atomic; ones above that
12049// are doomed anyway, so defer to the default libcall and blame the OS when
12050// things go wrong. Cortex M doesn't have ldrexd/strexd though, so don't emit
12051// anything for those.
Robin Morisseta7b357f2014-09-23 18:33:21 +000012052// FIXME: ldrd and strd are atomic if the CPU has LPAE (e.g. A15 has that
12053// guarantee, see DDI0406C ARM architecture reference manual,
12054// sections A8.8.72-74 LDRD)
Ahmed Bougacha52468672015-09-11 17:08:28 +000012055TargetLowering::AtomicExpansionKind
12056ARMTargetLowering::shouldExpandAtomicLoadInIR(LoadInst *LI) const {
Robin Morisseted3d48f2014-09-03 21:29:59 +000012057 unsigned Size = LI->getType()->getPrimitiveSizeInBits();
Tim Northoverf520eff2015-12-02 18:12:57 +000012058 return ((Size == 64) && !Subtarget->isMClass()) ? AtomicExpansionKind::LLOnly
Ahmed Bougacha52468672015-09-11 17:08:28 +000012059 : AtomicExpansionKind::None;
Robin Morisseted3d48f2014-09-03 21:29:59 +000012060}
12061
12062// For the real atomic operations, we have ldrex/strex up to 32 bits,
12063// and up to 64 bits on the non-M profiles
Ahmed Bougacha52468672015-09-11 17:08:28 +000012064TargetLowering::AtomicExpansionKind
JF Bastienf14889e2015-03-04 15:47:57 +000012065ARMTargetLowering::shouldExpandAtomicRMWInIR(AtomicRMWInst *AI) const {
Robin Morisseted3d48f2014-09-03 21:29:59 +000012066 unsigned Size = AI->getType()->getPrimitiveSizeInBits();
JF Bastienf14889e2015-03-04 15:47:57 +000012067 return (Size <= (Subtarget->isMClass() ? 32U : 64U))
Ahmed Bougacha9d677132015-09-11 17:08:17 +000012068 ? AtomicExpansionKind::LLSC
12069 : AtomicExpansionKind::None;
Tim Northover037f26f22014-04-17 18:22:47 +000012070}
12071
Ahmed Bougacha52468672015-09-11 17:08:28 +000012072bool ARMTargetLowering::shouldExpandAtomicCmpXchgInIR(
12073 AtomicCmpXchgInst *AI) const {
12074 return true;
12075}
12076
Akira Hatanakae5b6e0d2014-07-25 19:31:34 +000012077// This has so far only been implemented for MachO.
12078bool ARMTargetLowering::useLoadStackGuardNode() const {
Eric Christopher66322e82014-12-05 00:22:35 +000012079 return Subtarget->isTargetMachO();
Akira Hatanakae5b6e0d2014-07-25 19:31:34 +000012080}
12081
Quentin Colombetc32615d2014-10-31 17:52:53 +000012082bool ARMTargetLowering::canCombineStoreAndExtract(Type *VectorTy, Value *Idx,
12083 unsigned &Cost) const {
12084 // If we do not have NEON, vector types are not natively supported.
12085 if (!Subtarget->hasNEON())
12086 return false;
12087
12088 // Floating point values and vector values map to the same register file.
Benjamin Kramerdf005cb2015-08-08 18:27:36 +000012089 // Therefore, although we could do a store extract of a vector type, this is
Quentin Colombetc32615d2014-10-31 17:52:53 +000012090 // better to leave at float as we have more freedom in the addressing mode for
12091 // those.
12092 if (VectorTy->isFPOrFPVectorTy())
12093 return false;
12094
12095 // If the index is unknown at compile time, this is very expensive to lower
12096 // and it is not possible to combine the store with the extract.
12097 if (!isa<ConstantInt>(Idx))
12098 return false;
12099
12100 assert(VectorTy->isVectorTy() && "VectorTy is not a vector type");
12101 unsigned BitWidth = cast<VectorType>(VectorTy)->getBitWidth();
12102 // We can do a store + vector extract on any vector that fits perfectly in a D
12103 // or Q register.
12104 if (BitWidth == 64 || BitWidth == 128) {
12105 Cost = 0;
12106 return true;
12107 }
12108 return false;
12109}
12110
Sanjay Patelaf1b48b2015-11-10 19:24:31 +000012111bool ARMTargetLowering::isCheapToSpeculateCttz() const {
12112 return Subtarget->hasV6T2Ops();
12113}
12114
12115bool ARMTargetLowering::isCheapToSpeculateCtlz() const {
12116 return Subtarget->hasV6T2Ops();
12117}
12118
Tim Northover037f26f22014-04-17 18:22:47 +000012119Value *ARMTargetLowering::emitLoadLinked(IRBuilder<> &Builder, Value *Addr,
12120 AtomicOrdering Ord) const {
12121 Module *M = Builder.GetInsertBlock()->getParent()->getParent();
12122 Type *ValTy = cast<PointerType>(Addr->getType())->getElementType();
Robin Morissetb155f522014-08-18 16:48:58 +000012123 bool IsAcquire = isAtLeastAcquire(Ord);
Tim Northover037f26f22014-04-17 18:22:47 +000012124
12125 // Since i64 isn't legal and intrinsics don't get type-lowered, the ldrexd
12126 // intrinsic must return {i32, i32} and we have to recombine them into a
12127 // single i64 here.
12128 if (ValTy->getPrimitiveSizeInBits() == 64) {
12129 Intrinsic::ID Int =
12130 IsAcquire ? Intrinsic::arm_ldaexd : Intrinsic::arm_ldrexd;
12131 Function *Ldrex = llvm::Intrinsic::getDeclaration(M, Int);
12132
12133 Addr = Builder.CreateBitCast(Addr, Type::getInt8PtrTy(M->getContext()));
12134 Value *LoHi = Builder.CreateCall(Ldrex, Addr, "lohi");
12135
12136 Value *Lo = Builder.CreateExtractValue(LoHi, 0, "lo");
12137 Value *Hi = Builder.CreateExtractValue(LoHi, 1, "hi");
Christian Pirkerb5728192014-05-08 14:06:24 +000012138 if (!Subtarget->isLittle())
12139 std::swap (Lo, Hi);
Tim Northover037f26f22014-04-17 18:22:47 +000012140 Lo = Builder.CreateZExt(Lo, ValTy, "lo64");
12141 Hi = Builder.CreateZExt(Hi, ValTy, "hi64");
12142 return Builder.CreateOr(
12143 Lo, Builder.CreateShl(Hi, ConstantInt::get(ValTy, 32)), "val64");
12144 }
12145
12146 Type *Tys[] = { Addr->getType() };
12147 Intrinsic::ID Int = IsAcquire ? Intrinsic::arm_ldaex : Intrinsic::arm_ldrex;
12148 Function *Ldrex = llvm::Intrinsic::getDeclaration(M, Int, Tys);
12149
12150 return Builder.CreateTruncOrBitCast(
12151 Builder.CreateCall(Ldrex, Addr),
12152 cast<PointerType>(Addr->getType())->getElementType());
12153}
12154
Ahmed Bougacha81616a72015-09-22 17:22:58 +000012155void ARMTargetLowering::emitAtomicCmpXchgNoStoreLLBalance(
12156 IRBuilder<> &Builder) const {
Ahmed Bougachae81610f2015-09-26 00:14:02 +000012157 if (!Subtarget->hasV7Ops())
12158 return;
Ahmed Bougacha81616a72015-09-22 17:22:58 +000012159 Module *M = Builder.GetInsertBlock()->getParent()->getParent();
12160 Builder.CreateCall(llvm::Intrinsic::getDeclaration(M, Intrinsic::arm_clrex));
12161}
12162
Tim Northover037f26f22014-04-17 18:22:47 +000012163Value *ARMTargetLowering::emitStoreConditional(IRBuilder<> &Builder, Value *Val,
12164 Value *Addr,
12165 AtomicOrdering Ord) const {
12166 Module *M = Builder.GetInsertBlock()->getParent()->getParent();
Robin Morissetb155f522014-08-18 16:48:58 +000012167 bool IsRelease = isAtLeastRelease(Ord);
Tim Northover037f26f22014-04-17 18:22:47 +000012168
12169 // Since the intrinsics must have legal type, the i64 intrinsics take two
12170 // parameters: "i32, i32". We must marshal Val into the appropriate form
12171 // before the call.
12172 if (Val->getType()->getPrimitiveSizeInBits() == 64) {
12173 Intrinsic::ID Int =
12174 IsRelease ? Intrinsic::arm_stlexd : Intrinsic::arm_strexd;
12175 Function *Strex = Intrinsic::getDeclaration(M, Int);
12176 Type *Int32Ty = Type::getInt32Ty(M->getContext());
12177
12178 Value *Lo = Builder.CreateTrunc(Val, Int32Ty, "lo");
12179 Value *Hi = Builder.CreateTrunc(Builder.CreateLShr(Val, 32), Int32Ty, "hi");
Christian Pirkerb5728192014-05-08 14:06:24 +000012180 if (!Subtarget->isLittle())
12181 std::swap (Lo, Hi);
Tim Northover037f26f22014-04-17 18:22:47 +000012182 Addr = Builder.CreateBitCast(Addr, Type::getInt8PtrTy(M->getContext()));
David Blaikieff6409d2015-05-18 22:13:54 +000012183 return Builder.CreateCall(Strex, {Lo, Hi, Addr});
Tim Northover037f26f22014-04-17 18:22:47 +000012184 }
12185
12186 Intrinsic::ID Int = IsRelease ? Intrinsic::arm_stlex : Intrinsic::arm_strex;
12187 Type *Tys[] = { Addr->getType() };
12188 Function *Strex = Intrinsic::getDeclaration(M, Int, Tys);
12189
David Blaikieff6409d2015-05-18 22:13:54 +000012190 return Builder.CreateCall(
12191 Strex, {Builder.CreateZExtOrBitCast(
12192 Val, Strex->getFunctionType()->getParamType(0)),
12193 Addr});
Tim Northover037f26f22014-04-17 18:22:47 +000012194}
Oliver Stannardc24f2172014-05-09 14:01:47 +000012195
Hao Liu2cd34bb2015-06-26 02:45:36 +000012196/// \brief Lower an interleaved load into a vldN intrinsic.
12197///
12198/// E.g. Lower an interleaved load (Factor = 2):
12199/// %wide.vec = load <8 x i32>, <8 x i32>* %ptr, align 4
12200/// %v0 = shuffle %wide.vec, undef, <0, 2, 4, 6> ; Extract even elements
12201/// %v1 = shuffle %wide.vec, undef, <1, 3, 5, 7> ; Extract odd elements
12202///
12203/// Into:
12204/// %vld2 = { <4 x i32>, <4 x i32> } call llvm.arm.neon.vld2(%ptr, 4)
12205/// %vec0 = extractelement { <4 x i32>, <4 x i32> } %vld2, i32 0
12206/// %vec1 = extractelement { <4 x i32>, <4 x i32> } %vld2, i32 1
12207bool ARMTargetLowering::lowerInterleavedLoad(
12208 LoadInst *LI, ArrayRef<ShuffleVectorInst *> Shuffles,
12209 ArrayRef<unsigned> Indices, unsigned Factor) const {
12210 assert(Factor >= 2 && Factor <= getMaxSupportedInterleaveFactor() &&
12211 "Invalid interleave factor");
12212 assert(!Shuffles.empty() && "Empty shufflevector input");
12213 assert(Shuffles.size() == Indices.size() &&
12214 "Unmatched number of shufflevectors and indices");
12215
12216 VectorType *VecTy = Shuffles[0]->getType();
12217 Type *EltTy = VecTy->getVectorElementType();
12218
Mehdi Aminia749f2a2015-07-09 02:09:52 +000012219 const DataLayout &DL = LI->getModule()->getDataLayout();
Ahmed Bougacha97564c32015-12-09 01:19:50 +000012220 unsigned VecSize = DL.getTypeSizeInBits(VecTy);
12221 bool EltIs64Bits = DL.getTypeSizeInBits(EltTy) == 64;
Hao Liu2cd34bb2015-06-26 02:45:36 +000012222
Jeroen Ketemaaebca092015-10-07 14:53:29 +000012223 // Skip if we do not have NEON and skip illegal vector types and vector types
12224 // with i64/f64 elements (vldN doesn't support i64/f64 elements).
12225 if (!Subtarget->hasNEON() || (VecSize != 64 && VecSize != 128) || EltIs64Bits)
Hao Liu2cd34bb2015-06-26 02:45:36 +000012226 return false;
12227
12228 // A pointer vector can not be the return type of the ldN intrinsics. Need to
12229 // load integer vectors first and then convert to pointer vectors.
12230 if (EltTy->isPointerTy())
Mehdi Aminia749f2a2015-07-09 02:09:52 +000012231 VecTy =
12232 VectorType::get(DL.getIntPtrType(EltTy), VecTy->getVectorNumElements());
Hao Liu2cd34bb2015-06-26 02:45:36 +000012233
12234 static const Intrinsic::ID LoadInts[3] = {Intrinsic::arm_neon_vld2,
12235 Intrinsic::arm_neon_vld3,
12236 Intrinsic::arm_neon_vld4};
12237
Hao Liu2cd34bb2015-06-26 02:45:36 +000012238 IRBuilder<> Builder(LI);
12239 SmallVector<Value *, 2> Ops;
12240
12241 Type *Int8Ptr = Builder.getInt8PtrTy(LI->getPointerAddressSpace());
12242 Ops.push_back(Builder.CreateBitCast(LI->getPointerOperand(), Int8Ptr));
12243 Ops.push_back(Builder.getInt32(LI->getAlignment()));
12244
Jeroen Ketemaab99b592015-09-30 10:56:37 +000012245 Type *Tys[] = { VecTy, Int8Ptr };
12246 Function *VldnFunc =
12247 Intrinsic::getDeclaration(LI->getModule(), LoadInts[Factor - 2], Tys);
Hao Liu2cd34bb2015-06-26 02:45:36 +000012248 CallInst *VldN = Builder.CreateCall(VldnFunc, Ops, "vldN");
12249
12250 // Replace uses of each shufflevector with the corresponding vector loaded
12251 // by ldN.
12252 for (unsigned i = 0; i < Shuffles.size(); i++) {
12253 ShuffleVectorInst *SV = Shuffles[i];
12254 unsigned Index = Indices[i];
12255
12256 Value *SubVec = Builder.CreateExtractValue(VldN, Index);
12257
12258 // Convert the integer vector to pointer vector if the element is pointer.
12259 if (EltTy->isPointerTy())
12260 SubVec = Builder.CreateIntToPtr(SubVec, SV->getType());
12261
12262 SV->replaceAllUsesWith(SubVec);
12263 }
12264
12265 return true;
12266}
12267
12268/// \brief Get a mask consisting of sequential integers starting from \p Start.
12269///
12270/// I.e. <Start, Start + 1, ..., Start + NumElts - 1>
12271static Constant *getSequentialMask(IRBuilder<> &Builder, unsigned Start,
12272 unsigned NumElts) {
12273 SmallVector<Constant *, 16> Mask;
12274 for (unsigned i = 0; i < NumElts; i++)
12275 Mask.push_back(Builder.getInt32(Start + i));
12276
12277 return ConstantVector::get(Mask);
12278}
12279
12280/// \brief Lower an interleaved store into a vstN intrinsic.
12281///
12282/// E.g. Lower an interleaved store (Factor = 3):
12283/// %i.vec = shuffle <8 x i32> %v0, <8 x i32> %v1,
12284/// <0, 4, 8, 1, 5, 9, 2, 6, 10, 3, 7, 11>
12285/// store <12 x i32> %i.vec, <12 x i32>* %ptr, align 4
12286///
12287/// Into:
12288/// %sub.v0 = shuffle <8 x i32> %v0, <8 x i32> v1, <0, 1, 2, 3>
12289/// %sub.v1 = shuffle <8 x i32> %v0, <8 x i32> v1, <4, 5, 6, 7>
12290/// %sub.v2 = shuffle <8 x i32> %v0, <8 x i32> v1, <8, 9, 10, 11>
12291/// call void llvm.arm.neon.vst3(%ptr, %sub.v0, %sub.v1, %sub.v2, 4)
12292///
12293/// Note that the new shufflevectors will be removed and we'll only generate one
12294/// vst3 instruction in CodeGen.
12295bool ARMTargetLowering::lowerInterleavedStore(StoreInst *SI,
12296 ShuffleVectorInst *SVI,
12297 unsigned Factor) const {
12298 assert(Factor >= 2 && Factor <= getMaxSupportedInterleaveFactor() &&
12299 "Invalid interleave factor");
12300
12301 VectorType *VecTy = SVI->getType();
12302 assert(VecTy->getVectorNumElements() % Factor == 0 &&
12303 "Invalid interleaved store");
12304
12305 unsigned NumSubElts = VecTy->getVectorNumElements() / Factor;
12306 Type *EltTy = VecTy->getVectorElementType();
12307 VectorType *SubVecTy = VectorType::get(EltTy, NumSubElts);
12308
Mehdi Aminia749f2a2015-07-09 02:09:52 +000012309 const DataLayout &DL = SI->getModule()->getDataLayout();
Ahmed Bougacha97564c32015-12-09 01:19:50 +000012310 unsigned SubVecSize = DL.getTypeSizeInBits(SubVecTy);
12311 bool EltIs64Bits = DL.getTypeSizeInBits(EltTy) == 64;
Hao Liu2cd34bb2015-06-26 02:45:36 +000012312
Jeroen Ketemaaebca092015-10-07 14:53:29 +000012313 // Skip if we do not have NEON and skip illegal vector types and vector types
12314 // with i64/f64 elements (vstN doesn't support i64/f64 elements).
12315 if (!Subtarget->hasNEON() || (SubVecSize != 64 && SubVecSize != 128) ||
12316 EltIs64Bits)
Hao Liu2cd34bb2015-06-26 02:45:36 +000012317 return false;
12318
12319 Value *Op0 = SVI->getOperand(0);
12320 Value *Op1 = SVI->getOperand(1);
12321 IRBuilder<> Builder(SI);
12322
12323 // StN intrinsics don't support pointer vectors as arguments. Convert pointer
12324 // vectors to integer vectors.
12325 if (EltTy->isPointerTy()) {
Mehdi Aminia749f2a2015-07-09 02:09:52 +000012326 Type *IntTy = DL.getIntPtrType(EltTy);
Hao Liu2cd34bb2015-06-26 02:45:36 +000012327
12328 // Convert to the corresponding integer vector.
12329 Type *IntVecTy =
12330 VectorType::get(IntTy, Op0->getType()->getVectorNumElements());
12331 Op0 = Builder.CreatePtrToInt(Op0, IntVecTy);
12332 Op1 = Builder.CreatePtrToInt(Op1, IntVecTy);
12333
12334 SubVecTy = VectorType::get(IntTy, NumSubElts);
12335 }
12336
Craig Topper26260942015-10-18 05:15:34 +000012337 static const Intrinsic::ID StoreInts[3] = {Intrinsic::arm_neon_vst2,
12338 Intrinsic::arm_neon_vst3,
12339 Intrinsic::arm_neon_vst4};
Hao Liu2cd34bb2015-06-26 02:45:36 +000012340 SmallVector<Value *, 6> Ops;
12341
12342 Type *Int8Ptr = Builder.getInt8PtrTy(SI->getPointerAddressSpace());
12343 Ops.push_back(Builder.CreateBitCast(SI->getPointerOperand(), Int8Ptr));
12344
Jeroen Ketemaab99b592015-09-30 10:56:37 +000012345 Type *Tys[] = { Int8Ptr, SubVecTy };
12346 Function *VstNFunc = Intrinsic::getDeclaration(
12347 SI->getModule(), StoreInts[Factor - 2], Tys);
12348
Hao Liu2cd34bb2015-06-26 02:45:36 +000012349 // Split the shufflevector operands into sub vectors for the new vstN call.
12350 for (unsigned i = 0; i < Factor; i++)
12351 Ops.push_back(Builder.CreateShuffleVector(
12352 Op0, Op1, getSequentialMask(Builder, NumSubElts * i, NumSubElts)));
12353
12354 Ops.push_back(Builder.getInt32(SI->getAlignment()));
12355 Builder.CreateCall(VstNFunc, Ops);
12356 return true;
12357}
12358
Oliver Stannardc24f2172014-05-09 14:01:47 +000012359enum HABaseType {
12360 HA_UNKNOWN = 0,
12361 HA_FLOAT,
12362 HA_DOUBLE,
12363 HA_VECT64,
12364 HA_VECT128
12365};
12366
12367static bool isHomogeneousAggregate(Type *Ty, HABaseType &Base,
12368 uint64_t &Members) {
Craig Toppere3dcce92015-08-01 22:20:21 +000012369 if (auto *ST = dyn_cast<StructType>(Ty)) {
Oliver Stannardc24f2172014-05-09 14:01:47 +000012370 for (unsigned i = 0; i < ST->getNumElements(); ++i) {
12371 uint64_t SubMembers = 0;
12372 if (!isHomogeneousAggregate(ST->getElementType(i), Base, SubMembers))
12373 return false;
12374 Members += SubMembers;
12375 }
Craig Toppere3dcce92015-08-01 22:20:21 +000012376 } else if (auto *AT = dyn_cast<ArrayType>(Ty)) {
Oliver Stannardc24f2172014-05-09 14:01:47 +000012377 uint64_t SubMembers = 0;
12378 if (!isHomogeneousAggregate(AT->getElementType(), Base, SubMembers))
12379 return false;
12380 Members += SubMembers * AT->getNumElements();
12381 } else if (Ty->isFloatTy()) {
12382 if (Base != HA_UNKNOWN && Base != HA_FLOAT)
12383 return false;
12384 Members = 1;
12385 Base = HA_FLOAT;
12386 } else if (Ty->isDoubleTy()) {
12387 if (Base != HA_UNKNOWN && Base != HA_DOUBLE)
12388 return false;
12389 Members = 1;
12390 Base = HA_DOUBLE;
Craig Toppere3dcce92015-08-01 22:20:21 +000012391 } else if (auto *VT = dyn_cast<VectorType>(Ty)) {
Oliver Stannardc24f2172014-05-09 14:01:47 +000012392 Members = 1;
12393 switch (Base) {
12394 case HA_FLOAT:
12395 case HA_DOUBLE:
12396 return false;
12397 case HA_VECT64:
12398 return VT->getBitWidth() == 64;
12399 case HA_VECT128:
12400 return VT->getBitWidth() == 128;
12401 case HA_UNKNOWN:
12402 switch (VT->getBitWidth()) {
12403 case 64:
12404 Base = HA_VECT64;
12405 return true;
12406 case 128:
12407 Base = HA_VECT128;
12408 return true;
12409 default:
12410 return false;
12411 }
12412 }
12413 }
12414
12415 return (Members > 0 && Members <= 4);
12416}
12417
Tim Northovere95c5b32015-02-24 17:22:34 +000012418/// \brief Return true if a type is an AAPCS-VFP homogeneous aggregate or one of
12419/// [N x i32] or [N x i64]. This allows front-ends to skip emitting padding when
12420/// passing according to AAPCS rules.
Oliver Stannardc24f2172014-05-09 14:01:47 +000012421bool ARMTargetLowering::functionArgumentNeedsConsecutiveRegisters(
12422 Type *Ty, CallingConv::ID CallConv, bool isVarArg) const {
Tim Northover4f1909f2014-05-27 10:43:38 +000012423 if (getEffectiveCallingConv(CallConv, isVarArg) !=
12424 CallingConv::ARM_AAPCS_VFP)
Oliver Stannardc24f2172014-05-09 14:01:47 +000012425 return false;
Tim Northover4f1909f2014-05-27 10:43:38 +000012426
12427 HABaseType Base = HA_UNKNOWN;
12428 uint64_t Members = 0;
Tim Northovere95c5b32015-02-24 17:22:34 +000012429 bool IsHA = isHomogeneousAggregate(Ty, Base, Members);
12430 DEBUG(dbgs() << "isHA: " << IsHA << " "; Ty->dump());
12431
12432 bool IsIntArray = Ty->isArrayTy() && Ty->getArrayElementType()->isIntegerTy();
12433 return IsHA || IsIntArray;
Oliver Stannardc24f2172014-05-09 14:01:47 +000012434}
Joseph Tremouletf748c892015-11-07 01:11:31 +000012435
12436unsigned ARMTargetLowering::getExceptionPointerRegister(
12437 const Constant *PersonalityFn) const {
12438 // Platforms which do not use SjLj EH may return values in these registers
12439 // via the personality function.
12440 return Subtarget->useSjLjEH() ? ARM::NoRegister : ARM::R0;
12441}
12442
12443unsigned ARMTargetLowering::getExceptionSelectorRegister(
12444 const Constant *PersonalityFn) const {
12445 // Platforms which do not use SjLj EH may return values in these registers
12446 // via the personality function.
12447 return Subtarget->useSjLjEH() ? ARM::NoRegister : ARM::R1;
12448}
Manman Ren5e9e65e2016-01-12 00:47:18 +000012449
12450void ARMTargetLowering::initializeSplitCSR(MachineBasicBlock *Entry) const {
12451 // Update IsSplitCSR in ARMFunctionInfo.
12452 ARMFunctionInfo *AFI = Entry->getParent()->getInfo<ARMFunctionInfo>();
12453 AFI->setIsSplitCSR(true);
12454}
12455
12456void ARMTargetLowering::insertCopiesSplitCSR(
12457 MachineBasicBlock *Entry,
12458 const SmallVectorImpl<MachineBasicBlock *> &Exits) const {
12459 const ARMBaseRegisterInfo *TRI = Subtarget->getRegisterInfo();
12460 const MCPhysReg *IStart = TRI->getCalleeSavedRegsViaCopy(Entry->getParent());
12461 if (!IStart)
12462 return;
12463
12464 const TargetInstrInfo *TII = Subtarget->getInstrInfo();
12465 MachineRegisterInfo *MRI = &Entry->getParent()->getRegInfo();
Manman Rene5f807f2016-01-15 20:24:11 +000012466 MachineBasicBlock::iterator MBBI = Entry->begin();
Manman Ren5e9e65e2016-01-12 00:47:18 +000012467 for (const MCPhysReg *I = IStart; *I; ++I) {
12468 const TargetRegisterClass *RC = nullptr;
12469 if (ARM::GPRRegClass.contains(*I))
12470 RC = &ARM::GPRRegClass;
12471 else if (ARM::DPRRegClass.contains(*I))
12472 RC = &ARM::DPRRegClass;
12473 else
12474 llvm_unreachable("Unexpected register class in CSRsViaCopy!");
12475
12476 unsigned NewVR = MRI->createVirtualRegister(RC);
12477 // Create copy from CSR to a virtual register.
12478 // FIXME: this currently does not emit CFI pseudo-instructions, it works
12479 // fine for CXX_FAST_TLS since the C++-style TLS access functions should be
12480 // nounwind. If we want to generalize this later, we may need to emit
12481 // CFI pseudo-instructions.
12482 assert(Entry->getParent()->getFunction()->hasFnAttribute(
12483 Attribute::NoUnwind) &&
12484 "Function should be nounwind in insertCopiesSplitCSR!");
12485 Entry->addLiveIn(*I);
Manman Rene5f807f2016-01-15 20:24:11 +000012486 BuildMI(*Entry, MBBI, DebugLoc(), TII->get(TargetOpcode::COPY), NewVR)
Manman Ren5e9e65e2016-01-12 00:47:18 +000012487 .addReg(*I);
12488
Manman Rene5f807f2016-01-15 20:24:11 +000012489 // Insert the copy-back instructions right before the terminator.
Manman Ren5e9e65e2016-01-12 00:47:18 +000012490 for (auto *Exit : Exits)
Manman Rene5f807f2016-01-15 20:24:11 +000012491 BuildMI(*Exit, Exit->getFirstTerminator(), DebugLoc(),
12492 TII->get(TargetOpcode::COPY), *I)
Manman Ren5e9e65e2016-01-12 00:47:18 +000012493 .addReg(NewVR);
12494 }
12495}