blob: 7d29edcd40b4f111af185b07bac9ffd2fc77fbe0 [file] [log] [blame]
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001/*
2 * New driver for Marvell Yukon 2 chipset.
3 * Based on earlier sk98lin, and skge driver.
4 *
5 * This driver intentionally does not support all the features
6 * of the original driver such as link fail-over and link management because
7 * those should be done at higher levels.
8 *
9 * Copyright (C) 2005 Stephen Hemminger <shemminger@osdl.org>
10 *
11 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License as published by
Stephen Hemminger798b6b12006-10-22 20:16:57 -070013 * the Free Software Foundation; either version 2 of the License.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070014 *
15 * This program is distributed in the hope that it will be useful,
16 * but WITHOUT ANY WARRANTY; without even the implied warranty of
Stephen Hemminger793b8832005-09-14 16:06:14 -070017 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070018 * GNU General Public License for more details.
19 *
20 * You should have received a copy of the GNU General Public License
21 * along with this program; if not, write to the Free Software
22 * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
23 */
24
Stephen Hemminger793b8832005-09-14 16:06:14 -070025#include <linux/crc32.h>
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070026#include <linux/kernel.h>
27#include <linux/version.h>
28#include <linux/module.h>
29#include <linux/netdevice.h>
Andrew Mortond0bbccf2005-11-10 15:29:27 -080030#include <linux/dma-mapping.h>
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070031#include <linux/etherdevice.h>
32#include <linux/ethtool.h>
33#include <linux/pci.h>
34#include <linux/ip.h>
Arnaldo Carvalho de Meloc9bdd4b2007-03-12 20:09:15 -030035#include <net/ip.h>
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070036#include <linux/tcp.h>
37#include <linux/in.h>
38#include <linux/delay.h>
Stephen Hemminger91c86df2005-12-09 11:34:57 -080039#include <linux/workqueue.h>
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -070040#include <linux/if_vlan.h>
Stephen Hemmingerd70cd512005-12-09 11:35:09 -080041#include <linux/prefetch.h>
Stephen Hemminger3cf26752007-07-09 15:33:35 -070042#include <linux/debugfs.h>
shemminger@osdl.orgef743d32005-11-30 11:45:12 -080043#include <linux/mii.h>
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070044
45#include <asm/irq.h>
46
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -070047#if defined(CONFIG_VLAN_8021Q) || defined(CONFIG_VLAN_8021Q_MODULE)
48#define SKY2_VLAN_TAG_USED 1
49#endif
50
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070051#include "sky2.h"
52
53#define DRV_NAME "sky2"
Stephen Hemminger743d32a2008-06-17 09:04:28 -070054#define DRV_VERSION "1.22"
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070055#define PFX DRV_NAME " "
56
57/*
58 * The Yukon II chipset takes 64 bit command blocks (called list elements)
59 * that are organized into three (receive, transmit, status) different rings
Stephen Hemminger14d02632006-09-26 11:57:43 -070060 * similar to Tigon3.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070061 */
62
Stephen Hemminger14d02632006-09-26 11:57:43 -070063#define RX_LE_SIZE 1024
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070064#define RX_LE_BYTES (RX_LE_SIZE*sizeof(struct sky2_rx_le))
Stephen Hemminger14d02632006-09-26 11:57:43 -070065#define RX_MAX_PENDING (RX_LE_SIZE/6 - 2)
shemminger@osdl.org13210ce2005-11-30 11:45:14 -080066#define RX_DEF_PENDING RX_MAX_PENDING
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070067
Stephen Hemminger793b8832005-09-14 16:06:14 -070068#define TX_RING_SIZE 512
69#define TX_DEF_PENDING (TX_RING_SIZE - 1)
70#define TX_MIN_PENDING 64
Stephen Hemmingerb19666d2006-03-07 11:06:36 -080071#define MAX_SKB_TX_LE (4 + (sizeof(dma_addr_t)/sizeof(u32))*MAX_SKB_FRAGS)
Stephen Hemminger793b8832005-09-14 16:06:14 -070072
73#define STATUS_RING_SIZE 2048 /* 2 ports * (TX + 2*RX) */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070074#define STATUS_LE_BYTES (STATUS_RING_SIZE*sizeof(struct sky2_status_le))
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070075#define TX_WATCHDOG (5 * HZ)
76#define NAPI_WEIGHT 64
77#define PHY_RETRIES 1000
78
Stephen Hemmingerf4331a62007-07-09 15:33:39 -070079#define SKY2_EEPROM_MAGIC 0x9955aabb
80
81
Stephen Hemmingercb5d9542006-05-08 15:11:29 -070082#define RING_NEXT(x,s) (((x)+1) & ((s)-1))
83
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070084static const u32 default_msg =
Stephen Hemminger793b8832005-09-14 16:06:14 -070085 NETIF_MSG_DRV | NETIF_MSG_PROBE | NETIF_MSG_LINK
86 | NETIF_MSG_TIMER | NETIF_MSG_TX_ERR | NETIF_MSG_RX_ERR
Stephen Hemminger3be92a72006-01-17 13:43:17 -080087 | NETIF_MSG_IFUP | NETIF_MSG_IFDOWN;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070088
Stephen Hemminger793b8832005-09-14 16:06:14 -070089static int debug = -1; /* defaults above */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070090module_param(debug, int, 0);
91MODULE_PARM_DESC(debug, "Debug level (0=none,...,16=all)");
92
Stephen Hemminger14d02632006-09-26 11:57:43 -070093static int copybreak __read_mostly = 128;
Stephen Hemmingerbdb5c582005-12-09 11:34:55 -080094module_param(copybreak, int, 0);
95MODULE_PARM_DESC(copybreak, "Receive copy threshold");
96
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -080097static int disable_msi = 0;
98module_param(disable_msi, int, 0);
99MODULE_PARM_DESC(disable_msi, "Disable Message Signaled Interrupt (MSI)");
100
Stephen Hemmingere6cac9b2008-06-17 09:04:26 -0700101static DEFINE_PCI_DEVICE_TABLE(sky2_id_table) = {
Stephen Hemmingere5b74c72006-12-04 15:53:36 -0800102 { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9000) }, /* SK-9Sxx */
103 { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9E00) }, /* SK-9Exx */
Stephen Hemminger2d2a3872006-05-17 14:37:04 -0700104 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4b00) }, /* DGE-560T */
Stephen Hemminger2f4a66a2006-09-01 14:52:04 -0700105 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4001) }, /* DGE-550SX */
Stephen Hemminger508f89e2006-12-01 14:29:34 -0800106 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4B02) }, /* DGE-560SX */
Stephen Hemmingerf1a0b6f2007-02-06 10:45:44 -0800107 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4B03) }, /* DGE-550T */
Stephen Hemmingere5b74c72006-12-04 15:53:36 -0800108 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4340) }, /* 88E8021 */
109 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4341) }, /* 88E8022 */
110 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4342) }, /* 88E8061 */
111 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4343) }, /* 88E8062 */
112 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4344) }, /* 88E8021 */
113 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4345) }, /* 88E8022 */
114 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4346) }, /* 88E8061 */
115 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4347) }, /* 88E8062 */
116 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4350) }, /* 88E8035 */
117 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4351) }, /* 88E8036 */
118 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4352) }, /* 88E8038 */
119 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4353) }, /* 88E8039 */
Stephen Hemminger05745c42007-09-19 15:36:45 -0700120 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4354) }, /* 88E8040 */
Stephen Hemmingera3b4fce2008-06-14 10:32:15 -0700121 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4355) }, /* 88E8040T */
Stephen Hemmingere5b74c72006-12-04 15:53:36 -0800122 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4356) }, /* 88EC033 */
Stephen Hemminger5a37a682007-11-08 08:20:17 -0800123 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4357) }, /* 88E8042 */
Stephen Hemminger05745c42007-09-19 15:36:45 -0700124 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x435A) }, /* 88E8048 */
Stephen Hemmingere5b74c72006-12-04 15:53:36 -0800125 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4360) }, /* 88E8052 */
126 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4361) }, /* 88E8050 */
127 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4362) }, /* 88E8053 */
128 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4363) }, /* 88E8055 */
129 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4364) }, /* 88E8056 */
Stephen Hemminger05745c42007-09-19 15:36:45 -0700130 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4365) }, /* 88E8070 */
Stephen Hemmingere5b74c72006-12-04 15:53:36 -0800131 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4366) }, /* 88EC036 */
132 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4367) }, /* 88EC032 */
133 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4368) }, /* 88EC034 */
Stephen Hemmingerf1a0b6f2007-02-06 10:45:44 -0800134 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4369) }, /* 88EC042 */
135 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436A) }, /* 88E8058 */
Stephen Hemminger69161612007-06-04 17:23:26 -0700136 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436B) }, /* 88E8071 */
Stephen Hemminger5a37a682007-11-08 08:20:17 -0800137 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436C) }, /* 88E8072 */
Stephen Hemmingered4d4162008-01-10 16:14:14 -0800138 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436D) }, /* 88E8055 */
139 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4370) }, /* 88E8075 */
Stephen Hemminger0ce8b982008-06-17 09:04:27 -0700140 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4380) }, /* 88E8057 */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700141 { 0 }
142};
Stephen Hemminger793b8832005-09-14 16:06:14 -0700143
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700144MODULE_DEVICE_TABLE(pci, sky2_id_table);
145
146/* Avoid conditionals by using array */
147static const unsigned txqaddr[] = { Q_XA1, Q_XA2 };
148static const unsigned rxqaddr[] = { Q_R1, Q_R2 };
Stephen Hemmingerf4ea4312006-05-09 14:46:54 -0700149static const u32 portirq_msk[] = { Y2_IS_PORT_1, Y2_IS_PORT_2 };
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700150
Stephen Hemmingerd1b139c2007-09-05 16:56:19 +0100151static void sky2_set_multicast(struct net_device *dev);
152
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800153/* Access to PHY via serial interconnect */
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800154static int gm_phy_write(struct sky2_hw *hw, unsigned port, u16 reg, u16 val)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700155{
156 int i;
157
158 gma_write16(hw, port, GM_SMI_DATA, val);
159 gma_write16(hw, port, GM_SMI_CTRL,
160 GM_SMI_CT_PHY_AD(PHY_ADDR_MARV) | GM_SMI_CT_REG_AD(reg));
161
162 for (i = 0; i < PHY_RETRIES; i++) {
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800163 u16 ctrl = gma_read16(hw, port, GM_SMI_CTRL);
164 if (ctrl == 0xffff)
165 goto io_error;
166
167 if (!(ctrl & GM_SMI_CT_BUSY))
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800168 return 0;
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800169
170 udelay(10);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700171 }
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800172
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800173 dev_warn(&hw->pdev->dev,"%s: phy write timeout\n", hw->dev[port]->name);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800174 return -ETIMEDOUT;
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800175
176io_error:
177 dev_err(&hw->pdev->dev, "%s: phy I/O error\n", hw->dev[port]->name);
178 return -EIO;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700179}
180
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800181static int __gm_phy_read(struct sky2_hw *hw, unsigned port, u16 reg, u16 *val)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700182{
183 int i;
184
Stephen Hemminger793b8832005-09-14 16:06:14 -0700185 gma_write16(hw, port, GM_SMI_CTRL, GM_SMI_CT_PHY_AD(PHY_ADDR_MARV)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700186 | GM_SMI_CT_REG_AD(reg) | GM_SMI_CT_OP_RD);
187
188 for (i = 0; i < PHY_RETRIES; i++) {
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800189 u16 ctrl = gma_read16(hw, port, GM_SMI_CTRL);
190 if (ctrl == 0xffff)
191 goto io_error;
192
193 if (ctrl & GM_SMI_CT_RD_VAL) {
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800194 *val = gma_read16(hw, port, GM_SMI_DATA);
195 return 0;
196 }
197
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800198 udelay(10);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700199 }
200
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800201 dev_warn(&hw->pdev->dev, "%s: phy read timeout\n", hw->dev[port]->name);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800202 return -ETIMEDOUT;
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800203io_error:
204 dev_err(&hw->pdev->dev, "%s: phy I/O error\n", hw->dev[port]->name);
205 return -EIO;
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800206}
207
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800208static inline u16 gm_phy_read(struct sky2_hw *hw, unsigned port, u16 reg)
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800209{
210 u16 v;
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800211 __gm_phy_read(hw, port, reg, &v);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800212 return v;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700213}
214
Stephen Hemmingerae306cc2006-12-20 13:06:36 -0800215
216static void sky2_power_on(struct sky2_hw *hw)
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700217{
Stephen Hemmingerae306cc2006-12-20 13:06:36 -0800218 /* switch power to VCC (WA for VAUX problem) */
219 sky2_write8(hw, B0_POWER_CTRL,
220 PC_VAUX_ENA | PC_VCC_ENA | PC_VAUX_OFF | PC_VCC_ON);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700221
Stephen Hemmingerae306cc2006-12-20 13:06:36 -0800222 /* disable Core Clock Division, */
223 sky2_write32(hw, B2_Y2_CLK_CTRL, Y2_CLK_DIV_DIS);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700224
Stephen Hemmingerae306cc2006-12-20 13:06:36 -0800225 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
226 /* enable bits are inverted */
227 sky2_write8(hw, B2_Y2_CLK_GATE,
228 Y2_PCI_CLK_LNK1_DIS | Y2_COR_CLK_LNK1_DIS |
229 Y2_CLK_GAT_LNK1_DIS | Y2_PCI_CLK_LNK2_DIS |
230 Y2_COR_CLK_LNK2_DIS | Y2_CLK_GAT_LNK2_DIS);
231 else
232 sky2_write8(hw, B2_Y2_CLK_GATE, 0);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700233
Stephen Hemmingerea76e632007-09-19 15:36:44 -0700234 if (hw->flags & SKY2_HW_ADV_POWER_CTL) {
Stephen Hemmingerfc99fe02007-06-04 17:23:22 -0700235 u32 reg;
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700236
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -0800237 sky2_pci_write32(hw, PCI_DEV_REG3, 0);
Stephen Hemmingerb2345772007-08-21 14:34:02 -0700238
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -0800239 reg = sky2_pci_read32(hw, PCI_DEV_REG4);
Stephen Hemmingerfc99fe02007-06-04 17:23:22 -0700240 /* set all bits to 0 except bits 15..12 and 8 */
241 reg &= P_ASPM_CONTROL_MSK;
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -0800242 sky2_pci_write32(hw, PCI_DEV_REG4, reg);
Stephen Hemmingerfc99fe02007-06-04 17:23:22 -0700243
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -0800244 reg = sky2_pci_read32(hw, PCI_DEV_REG5);
Stephen Hemmingerfc99fe02007-06-04 17:23:22 -0700245 /* set all bits to 0 except bits 28 & 27 */
246 reg &= P_CTL_TIM_VMAIN_AV_MSK;
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -0800247 sky2_pci_write32(hw, PCI_DEV_REG5, reg);
Stephen Hemmingerfc99fe02007-06-04 17:23:22 -0700248
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -0800249 sky2_pci_write32(hw, PCI_CFG_REG_1, 0);
Stephen Hemminger8f709202007-06-04 17:23:25 -0700250
251 /* Enable workaround for dev 4.107 on Yukon-Ultra & Extreme */
252 reg = sky2_read32(hw, B2_GP_IO);
253 reg |= GLB_GPIO_STAT_RACE_DIS;
254 sky2_write32(hw, B2_GP_IO, reg);
Stephen Hemmingerb2345772007-08-21 14:34:02 -0700255
256 sky2_read32(hw, B2_GP_IO);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700257 }
Stephen Hemmingerae306cc2006-12-20 13:06:36 -0800258}
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700259
Stephen Hemmingerae306cc2006-12-20 13:06:36 -0800260static void sky2_power_aux(struct sky2_hw *hw)
261{
262 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
263 sky2_write8(hw, B2_Y2_CLK_GATE, 0);
264 else
265 /* enable bits are inverted */
266 sky2_write8(hw, B2_Y2_CLK_GATE,
267 Y2_PCI_CLK_LNK1_DIS | Y2_COR_CLK_LNK1_DIS |
268 Y2_CLK_GAT_LNK1_DIS | Y2_PCI_CLK_LNK2_DIS |
269 Y2_COR_CLK_LNK2_DIS | Y2_CLK_GAT_LNK2_DIS);
270
271 /* switch power to VAUX */
272 if (sky2_read16(hw, B0_CTST) & Y2_VAUX_AVAIL)
273 sky2_write8(hw, B0_POWER_CTRL,
274 (PC_VAUX_ENA | PC_VCC_ENA |
275 PC_VAUX_ON | PC_VCC_OFF));
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700276}
277
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -0700278static void sky2_gmac_reset(struct sky2_hw *hw, unsigned port)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700279{
280 u16 reg;
281
282 /* disable all GMAC IRQ's */
283 sky2_write8(hw, SK_REG(port, GMAC_IRQ_MSK), 0);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700284
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700285 gma_write16(hw, port, GM_MC_ADDR_H1, 0); /* clear MC hash */
286 gma_write16(hw, port, GM_MC_ADDR_H2, 0);
287 gma_write16(hw, port, GM_MC_ADDR_H3, 0);
288 gma_write16(hw, port, GM_MC_ADDR_H4, 0);
289
290 reg = gma_read16(hw, port, GM_RX_CTRL);
291 reg |= GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA;
292 gma_write16(hw, port, GM_RX_CTRL, reg);
293}
294
Stephen Hemminger16ad91e2006-10-17 10:24:13 -0700295/* flow control to advertise bits */
296static const u16 copper_fc_adv[] = {
297 [FC_NONE] = 0,
298 [FC_TX] = PHY_M_AN_ASP,
299 [FC_RX] = PHY_M_AN_PC,
300 [FC_BOTH] = PHY_M_AN_PC | PHY_M_AN_ASP,
301};
302
303/* flow control to advertise bits when using 1000BaseX */
304static const u16 fiber_fc_adv[] = {
Stephen Hemmingerdf3fe1f2007-10-11 19:48:04 -0700305 [FC_NONE] = PHY_M_P_NO_PAUSE_X,
Stephen Hemminger16ad91e2006-10-17 10:24:13 -0700306 [FC_TX] = PHY_M_P_ASYM_MD_X,
307 [FC_RX] = PHY_M_P_SYM_MD_X,
Stephen Hemmingerdf3fe1f2007-10-11 19:48:04 -0700308 [FC_BOTH] = PHY_M_P_BOTH_MD_X,
Stephen Hemminger16ad91e2006-10-17 10:24:13 -0700309};
310
311/* flow control to GMA disable bits */
312static const u16 gm_fc_disable[] = {
313 [FC_NONE] = GM_GPCR_FC_RX_DIS | GM_GPCR_FC_TX_DIS,
314 [FC_TX] = GM_GPCR_FC_RX_DIS,
315 [FC_RX] = GM_GPCR_FC_TX_DIS,
316 [FC_BOTH] = 0,
317};
318
319
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700320static void sky2_phy_init(struct sky2_hw *hw, unsigned port)
321{
322 struct sky2_port *sky2 = netdev_priv(hw->dev[port]);
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700323 u16 ctrl, ct1000, adv, pg, ledctrl, ledover, reg;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700324
Stephen Hemmingerea76e632007-09-19 15:36:44 -0700325 if (sky2->autoneg == AUTONEG_ENABLE &&
326 !(hw->flags & SKY2_HW_NEWER_PHY)) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700327 u16 ectrl = gm_phy_read(hw, port, PHY_MARV_EXT_CTRL);
328
329 ectrl &= ~(PHY_M_EC_M_DSC_MSK | PHY_M_EC_S_DSC_MSK |
Stephen Hemminger793b8832005-09-14 16:06:14 -0700330 PHY_M_EC_MAC_S_MSK);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700331 ectrl |= PHY_M_EC_MAC_S(MAC_TX_CLK_25_MHZ);
332
Stephen Hemminger53419c62007-05-14 12:38:11 -0700333 /* on PHY 88E1040 Rev.D0 (and newer) downshift control changed */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700334 if (hw->chip_id == CHIP_ID_YUKON_EC)
Stephen Hemminger53419c62007-05-14 12:38:11 -0700335 /* set downshift counter to 3x and enable downshift */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700336 ectrl |= PHY_M_EC_DSC_2(2) | PHY_M_EC_DOWN_S_ENA;
337 else
Stephen Hemminger53419c62007-05-14 12:38:11 -0700338 /* set master & slave downshift counter to 1x */
339 ectrl |= PHY_M_EC_M_DSC(0) | PHY_M_EC_S_DSC(1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700340
341 gm_phy_write(hw, port, PHY_MARV_EXT_CTRL, ectrl);
342 }
343
344 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700345 if (sky2_is_copper(hw)) {
Stephen Hemminger05745c42007-09-19 15:36:45 -0700346 if (!(hw->flags & SKY2_HW_GIGABIT)) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700347 /* enable automatic crossover */
348 ctrl |= PHY_M_PC_MDI_XMODE(PHY_M_PC_ENA_AUTO) >> 1;
Stephen Hemminger6d3105d2007-09-24 19:34:51 -0700349
350 if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
351 hw->chip_rev == CHIP_REV_YU_FE2_A0) {
352 u16 spec;
353
354 /* Enable Class A driver for FE+ A0 */
355 spec = gm_phy_read(hw, port, PHY_MARV_FE_SPEC_2);
356 spec |= PHY_M_FESC_SEL_CL_A;
357 gm_phy_write(hw, port, PHY_MARV_FE_SPEC_2, spec);
358 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700359 } else {
360 /* disable energy detect */
361 ctrl &= ~PHY_M_PC_EN_DET_MSK;
362
363 /* enable automatic crossover */
364 ctrl |= PHY_M_PC_MDI_XMODE(PHY_M_PC_ENA_AUTO);
365
Stephen Hemminger53419c62007-05-14 12:38:11 -0700366 /* downshift on PHY 88E1112 and 88E1149 is changed */
Stephen Hemminger93745492007-02-06 10:45:43 -0800367 if (sky2->autoneg == AUTONEG_ENABLE
Stephen Hemmingerea76e632007-09-19 15:36:44 -0700368 && (hw->flags & SKY2_HW_NEWER_PHY)) {
Stephen Hemminger53419c62007-05-14 12:38:11 -0700369 /* set downshift counter to 3x and enable downshift */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700370 ctrl &= ~PHY_M_PC_DSC_MSK;
371 ctrl |= PHY_M_PC_DSC(2) | PHY_M_PC_DOWN_S_ENA;
372 }
373 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700374 } else {
375 /* workaround for deviation #4.88 (CRC errors) */
376 /* disable Automatic Crossover */
377
378 ctrl &= ~PHY_M_PC_MDIX_MSK;
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700379 }
380
381 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
382
383 /* special setup for PHY 88E1112 Fiber */
Stephen Hemmingerea76e632007-09-19 15:36:44 -0700384 if (hw->chip_id == CHIP_ID_YUKON_XL && (hw->flags & SKY2_HW_FIBRE_PHY)) {
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700385 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
386
387 /* Fiber: select 1000BASE-X only mode MAC Specific Ctrl Reg. */
388 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 2);
389 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
390 ctrl &= ~PHY_M_MAC_MD_MSK;
391 ctrl |= PHY_M_MAC_MODE_SEL(PHY_M_MAC_MD_1000BX);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700392 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
393
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700394 if (hw->pmd_type == 'P') {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700395 /* select page 1 to access Fiber registers */
396 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 1);
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700397
398 /* for SFP-module set SIGDET polarity to low */
399 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
400 ctrl |= PHY_M_FIB_SIGD_POL;
Stephen Hemminger34dd9622007-05-24 15:22:45 -0700401 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700402 }
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700403
404 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700405 }
406
Stephen Hemminger7800fdd2006-10-17 10:24:10 -0700407 ctrl = PHY_CT_RESET;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700408 ct1000 = 0;
409 adv = PHY_AN_CSMA;
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700410 reg = 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700411
412 if (sky2->autoneg == AUTONEG_ENABLE) {
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700413 if (sky2_is_copper(hw)) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700414 if (sky2->advertising & ADVERTISED_1000baseT_Full)
415 ct1000 |= PHY_M_1000C_AFD;
416 if (sky2->advertising & ADVERTISED_1000baseT_Half)
417 ct1000 |= PHY_M_1000C_AHD;
418 if (sky2->advertising & ADVERTISED_100baseT_Full)
419 adv |= PHY_M_AN_100_FD;
420 if (sky2->advertising & ADVERTISED_100baseT_Half)
421 adv |= PHY_M_AN_100_HD;
422 if (sky2->advertising & ADVERTISED_10baseT_Full)
423 adv |= PHY_M_AN_10_FD;
424 if (sky2->advertising & ADVERTISED_10baseT_Half)
425 adv |= PHY_M_AN_10_HD;
Stephen Hemminger709c6e72006-10-17 10:24:04 -0700426
Stephen Hemminger16ad91e2006-10-17 10:24:13 -0700427 adv |= copper_fc_adv[sky2->flow_mode];
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700428 } else { /* special defines for FIBER (88E1040S only) */
429 if (sky2->advertising & ADVERTISED_1000baseT_Full)
430 adv |= PHY_M_AN_1000X_AFD;
431 if (sky2->advertising & ADVERTISED_1000baseT_Half)
432 adv |= PHY_M_AN_1000X_AHD;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700433
Stephen Hemminger16ad91e2006-10-17 10:24:13 -0700434 adv |= fiber_fc_adv[sky2->flow_mode];
Stephen Hemminger709c6e72006-10-17 10:24:04 -0700435 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700436
437 /* Restart Auto-negotiation */
438 ctrl |= PHY_CT_ANE | PHY_CT_RE_CFG;
439 } else {
440 /* forced speed/duplex settings */
441 ct1000 = PHY_M_1000C_MSE;
442
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700443 /* Disable auto update for duplex flow control and speed */
444 reg |= GM_GPCR_AU_ALL_DIS;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700445
446 switch (sky2->speed) {
447 case SPEED_1000:
448 ctrl |= PHY_CT_SP1000;
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700449 reg |= GM_GPCR_SPEED_1000;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700450 break;
451 case SPEED_100:
452 ctrl |= PHY_CT_SP100;
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700453 reg |= GM_GPCR_SPEED_100;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700454 break;
455 }
456
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700457 if (sky2->duplex == DUPLEX_FULL) {
458 reg |= GM_GPCR_DUP_FULL;
459 ctrl |= PHY_CT_DUP_MD;
Stephen Hemminger16ad91e2006-10-17 10:24:13 -0700460 } else if (sky2->speed < SPEED_1000)
461 sky2->flow_mode = FC_NONE;
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700462
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700463
Stephen Hemminger16ad91e2006-10-17 10:24:13 -0700464 reg |= gm_fc_disable[sky2->flow_mode];
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700465
466 /* Forward pause packets to GMAC? */
Stephen Hemminger16ad91e2006-10-17 10:24:13 -0700467 if (sky2->flow_mode & FC_RX)
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700468 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON);
469 else
470 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700471 }
472
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700473 gma_write16(hw, port, GM_GP_CTRL, reg);
474
Stephen Hemminger05745c42007-09-19 15:36:45 -0700475 if (hw->flags & SKY2_HW_GIGABIT)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700476 gm_phy_write(hw, port, PHY_MARV_1000T_CTRL, ct1000);
477
478 gm_phy_write(hw, port, PHY_MARV_AUNE_ADV, adv);
479 gm_phy_write(hw, port, PHY_MARV_CTRL, ctrl);
480
481 /* Setup Phy LED's */
482 ledctrl = PHY_M_LED_PULS_DUR(PULS_170MS);
483 ledover = 0;
484
485 switch (hw->chip_id) {
486 case CHIP_ID_YUKON_FE:
487 /* on 88E3082 these bits are at 11..9 (shifted left) */
488 ledctrl |= PHY_M_LED_BLINK_RT(BLINK_84MS) << 1;
489
490 ctrl = gm_phy_read(hw, port, PHY_MARV_FE_LED_PAR);
491
492 /* delete ACT LED control bits */
493 ctrl &= ~PHY_M_FELP_LED1_MSK;
494 /* change ACT LED control to blink mode */
495 ctrl |= PHY_M_FELP_LED1_CTRL(LED_PAR_CTRL_ACT_BL);
496 gm_phy_write(hw, port, PHY_MARV_FE_LED_PAR, ctrl);
497 break;
498
Stephen Hemminger05745c42007-09-19 15:36:45 -0700499 case CHIP_ID_YUKON_FE_P:
500 /* Enable Link Partner Next Page */
501 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
502 ctrl |= PHY_M_PC_ENA_LIP_NP;
503
504 /* disable Energy Detect and enable scrambler */
505 ctrl &= ~(PHY_M_PC_ENA_ENE_DT | PHY_M_PC_DIS_SCRAMB);
506 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
507
508 /* set LED2 -> ACT, LED1 -> LINK, LED0 -> SPEED */
509 ctrl = PHY_M_FELP_LED2_CTRL(LED_PAR_CTRL_ACT_BL) |
510 PHY_M_FELP_LED1_CTRL(LED_PAR_CTRL_LINK) |
511 PHY_M_FELP_LED0_CTRL(LED_PAR_CTRL_SPEED);
512
513 gm_phy_write(hw, port, PHY_MARV_FE_LED_PAR, ctrl);
514 break;
515
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700516 case CHIP_ID_YUKON_XL:
Stephen Hemminger793b8832005-09-14 16:06:14 -0700517 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700518
519 /* select page 3 to access LED control register */
520 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
521
522 /* set LED Function Control register */
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700523 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
524 (PHY_M_LEDC_LOS_CTRL(1) | /* LINK/ACT */
525 PHY_M_LEDC_INIT_CTRL(7) | /* 10 Mbps */
526 PHY_M_LEDC_STA1_CTRL(7) | /* 100 Mbps */
527 PHY_M_LEDC_STA0_CTRL(7))); /* 1000 Mbps */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700528
529 /* set Polarity Control register */
530 gm_phy_write(hw, port, PHY_MARV_PHY_STAT,
Stephen Hemminger793b8832005-09-14 16:06:14 -0700531 (PHY_M_POLC_LS1_P_MIX(4) |
532 PHY_M_POLC_IS0_P_MIX(4) |
533 PHY_M_POLC_LOS_CTRL(2) |
534 PHY_M_POLC_INIT_CTRL(2) |
535 PHY_M_POLC_STA1_CTRL(2) |
536 PHY_M_POLC_STA0_CTRL(2)));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700537
538 /* restore page register */
Stephen Hemminger793b8832005-09-14 16:06:14 -0700539 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700540 break;
Stephen Hemminger93745492007-02-06 10:45:43 -0800541
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700542 case CHIP_ID_YUKON_EC_U:
Stephen Hemminger93745492007-02-06 10:45:43 -0800543 case CHIP_ID_YUKON_EX:
Stephen Hemmingered4d4162008-01-10 16:14:14 -0800544 case CHIP_ID_YUKON_SUPR:
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700545 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
546
547 /* select page 3 to access LED control register */
548 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
549
550 /* set LED Function Control register */
551 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
552 (PHY_M_LEDC_LOS_CTRL(1) | /* LINK/ACT */
553 PHY_M_LEDC_INIT_CTRL(8) | /* 10 Mbps */
554 PHY_M_LEDC_STA1_CTRL(7) | /* 100 Mbps */
555 PHY_M_LEDC_STA0_CTRL(7)));/* 1000 Mbps */
556
557 /* set Blink Rate in LED Timer Control Register */
558 gm_phy_write(hw, port, PHY_MARV_INT_MASK,
559 ledctrl | PHY_M_LED_BLINK_RT(BLINK_84MS));
560 /* restore page register */
561 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
562 break;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700563
564 default:
565 /* set Tx LED (LED_TX) to blink mode on Rx OR Tx activity */
566 ledctrl |= PHY_M_LED_BLINK_RT(BLINK_84MS) | PHY_M_LEDC_TX_CTRL;
Stephen Hemmingera84d0a32008-02-22 16:00:33 -0800567
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700568 /* turn off the Rx LED (LED_RX) */
Stephen Hemmingera84d0a32008-02-22 16:00:33 -0800569 ledover |= PHY_M_LED_MO_RX(MO_LED_OFF);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700570 }
571
Stephen Hemminger0ce8b982008-06-17 09:04:27 -0700572 if (hw->chip_id == CHIP_ID_YUKON_EC_U || hw->chip_id == CHIP_ID_YUKON_UL_2) {
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800573 /* apply fixes in PHY AFE */
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700574 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 255);
575
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800576 /* increase differential signal amplitude in 10BASE-T */
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700577 gm_phy_write(hw, port, 0x18, 0xaa99);
578 gm_phy_write(hw, port, 0x17, 0x2011);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700579
Stephen Hemminger0ce8b982008-06-17 09:04:27 -0700580 if (hw->chip_id == CHIP_ID_YUKON_EC_U) {
581 /* fix for IEEE A/B Symmetry failure in 1000BASE-T */
582 gm_phy_write(hw, port, 0x18, 0xa204);
583 gm_phy_write(hw, port, 0x17, 0x2002);
584 }
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800585
586 /* set page register to 0 */
Stephen Hemminger9467a8f2007-04-07 16:02:28 -0700587 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0);
Stephen Hemminger05745c42007-09-19 15:36:45 -0700588 } else if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
589 hw->chip_rev == CHIP_REV_YU_FE2_A0) {
590 /* apply workaround for integrated resistors calibration */
591 gm_phy_write(hw, port, PHY_MARV_PAGE_ADDR, 17);
592 gm_phy_write(hw, port, PHY_MARV_PAGE_DATA, 0x3f60);
Stephen Hemmingere1a74b32008-06-17 09:04:24 -0700593 } else if (hw->chip_id != CHIP_ID_YUKON_EX &&
594 hw->chip_id < CHIP_ID_YUKON_SUPR) {
Stephen Hemminger05745c42007-09-19 15:36:45 -0700595 /* no effect on Yukon-XL */
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800596 gm_phy_write(hw, port, PHY_MARV_LED_CTRL, ledctrl);
597
598 if (sky2->autoneg == AUTONEG_DISABLE || sky2->speed == SPEED_100) {
599 /* turn on 100 Mbps LED (LED_LINK100) */
Stephen Hemmingera84d0a32008-02-22 16:00:33 -0800600 ledover |= PHY_M_LED_MO_100(MO_LED_ON);
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800601 }
602
603 if (ledover)
604 gm_phy_write(hw, port, PHY_MARV_LED_OVER, ledover);
605
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700606 }
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700607
shemminger@osdl.orgd571b692005-10-26 12:16:09 -0700608 /* Enable phy interrupt on auto-negotiation complete (or link up) */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700609 if (sky2->autoneg == AUTONEG_ENABLE)
610 gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_IS_AN_COMPL);
611 else
612 gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_DEF_MSK);
613}
614
Stephen Hemmingerb96936d2008-05-14 17:04:15 -0700615static const u32 phy_power[] = { PCI_Y2_PHY1_POWD, PCI_Y2_PHY2_POWD };
616static const u32 coma_mode[] = { PCI_Y2_PHY1_COMA, PCI_Y2_PHY2_COMA };
617
618static void sky2_phy_power_up(struct sky2_hw *hw, unsigned port)
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -0700619{
620 u32 reg1;
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -0700621
Stephen Hemminger82637e82008-01-23 19:16:04 -0800622 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -0800623 reg1 = sky2_pci_read32(hw, PCI_DEV_REG1);
Stephen Hemmingerb96936d2008-05-14 17:04:15 -0700624 reg1 &= ~phy_power[port];
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -0700625
Stephen Hemmingerb96936d2008-05-14 17:04:15 -0700626 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
Stephen Hemmingerff351642007-10-11 19:47:44 -0700627 reg1 |= coma_mode[port];
628
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -0800629 sky2_pci_write32(hw, PCI_DEV_REG1, reg1);
Stephen Hemminger82637e82008-01-23 19:16:04 -0800630 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
631 sky2_pci_read32(hw, PCI_DEV_REG1);
Stephen Hemmingerf71eb1a2008-08-04 13:33:37 -0700632
633 if (hw->chip_id == CHIP_ID_YUKON_FE)
634 gm_phy_write(hw, port, PHY_MARV_CTRL, PHY_CT_ANE);
635 else if (hw->flags & SKY2_HW_ADV_POWER_CTL)
636 sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
Stephen Hemmingerb96936d2008-05-14 17:04:15 -0700637}
Stephen Hemminger167f53d2007-09-25 19:01:02 -0700638
Stephen Hemmingerb96936d2008-05-14 17:04:15 -0700639static void sky2_phy_power_down(struct sky2_hw *hw, unsigned port)
640{
641 u32 reg1;
Stephen Hemmingerdb99b982008-05-14 17:04:16 -0700642 u16 ctrl;
643
644 /* release GPHY Control reset */
645 sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
646
647 /* release GMAC reset */
648 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);
649
650 if (hw->flags & SKY2_HW_NEWER_PHY) {
651 /* select page 2 to access MAC control register */
652 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 2);
653
654 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
655 /* allow GMII Power Down */
656 ctrl &= ~PHY_M_MAC_GMIF_PUP;
657 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
658
659 /* set page register back to 0 */
660 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0);
661 }
662
663 /* setup General Purpose Control Register */
664 gma_write16(hw, port, GM_GP_CTRL,
665 GM_GPCR_FL_PASS | GM_GPCR_SPEED_100 | GM_GPCR_AU_ALL_DIS);
666
667 if (hw->chip_id != CHIP_ID_YUKON_EC) {
668 if (hw->chip_id == CHIP_ID_YUKON_EC_U) {
669 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
670
671 /* enable Power Down */
672 ctrl |= PHY_M_PC_POW_D_ENA;
673 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
674 }
675
676 /* set IEEE compatible Power Down Mode (dev. #4.99) */
677 gm_phy_write(hw, port, PHY_MARV_CTRL, PHY_CT_PDOWN);
678 }
Stephen Hemmingerb96936d2008-05-14 17:04:15 -0700679
680 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
681 reg1 = sky2_pci_read32(hw, PCI_DEV_REG1);
Stephen Hemmingerdb99b982008-05-14 17:04:16 -0700682 reg1 |= phy_power[port]; /* set PHY to PowerDown/COMA Mode */
Stephen Hemmingerb96936d2008-05-14 17:04:15 -0700683 sky2_pci_write32(hw, PCI_DEV_REG1, reg1);
684 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -0700685}
686
Stephen Hemminger1b537562005-12-20 15:08:07 -0800687/* Force a renegotiation */
688static void sky2_phy_reinit(struct sky2_port *sky2)
689{
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -0800690 spin_lock_bh(&sky2->phy_lock);
Stephen Hemminger1b537562005-12-20 15:08:07 -0800691 sky2_phy_init(sky2->hw, sky2->port);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -0800692 spin_unlock_bh(&sky2->phy_lock);
Stephen Hemminger1b537562005-12-20 15:08:07 -0800693}
694
Stephen Hemmingere3173832007-02-06 10:45:39 -0800695/* Put device in state to listen for Wake On Lan */
696static void sky2_wol_init(struct sky2_port *sky2)
697{
698 struct sky2_hw *hw = sky2->hw;
699 unsigned port = sky2->port;
700 enum flow_control save_mode;
701 u16 ctrl;
702 u32 reg1;
703
704 /* Bring hardware out of reset */
705 sky2_write16(hw, B0_CTST, CS_RST_CLR);
706 sky2_write16(hw, SK_REG(port, GMAC_LINK_CTRL), GMLC_RST_CLR);
707
708 sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
709 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);
710
711 /* Force to 10/100
712 * sky2_reset will re-enable on resume
713 */
714 save_mode = sky2->flow_mode;
715 ctrl = sky2->advertising;
716
717 sky2->advertising &= ~(ADVERTISED_1000baseT_Half|ADVERTISED_1000baseT_Full);
718 sky2->flow_mode = FC_NONE;
Stephen Hemmingerb96936d2008-05-14 17:04:15 -0700719
720 spin_lock_bh(&sky2->phy_lock);
721 sky2_phy_power_up(hw, port);
722 sky2_phy_init(hw, port);
723 spin_unlock_bh(&sky2->phy_lock);
Stephen Hemmingere3173832007-02-06 10:45:39 -0800724
725 sky2->flow_mode = save_mode;
726 sky2->advertising = ctrl;
727
728 /* Set GMAC to no flow control and auto update for speed/duplex */
729 gma_write16(hw, port, GM_GP_CTRL,
730 GM_GPCR_FC_TX_DIS|GM_GPCR_TX_ENA|GM_GPCR_RX_ENA|
731 GM_GPCR_DUP_FULL|GM_GPCR_FC_RX_DIS|GM_GPCR_AU_FCT_DIS);
732
733 /* Set WOL address */
734 memcpy_toio(hw->regs + WOL_REGS(port, WOL_MAC_ADDR),
735 sky2->netdev->dev_addr, ETH_ALEN);
736
737 /* Turn on appropriate WOL control bits */
738 sky2_write16(hw, WOL_REGS(port, WOL_CTRL_STAT), WOL_CTL_CLEAR_RESULT);
739 ctrl = 0;
740 if (sky2->wol & WAKE_PHY)
741 ctrl |= WOL_CTL_ENA_PME_ON_LINK_CHG|WOL_CTL_ENA_LINK_CHG_UNIT;
742 else
743 ctrl |= WOL_CTL_DIS_PME_ON_LINK_CHG|WOL_CTL_DIS_LINK_CHG_UNIT;
744
745 if (sky2->wol & WAKE_MAGIC)
746 ctrl |= WOL_CTL_ENA_PME_ON_MAGIC_PKT|WOL_CTL_ENA_MAGIC_PKT_UNIT;
747 else
748 ctrl |= WOL_CTL_DIS_PME_ON_MAGIC_PKT|WOL_CTL_DIS_MAGIC_PKT_UNIT;;
749
750 ctrl |= WOL_CTL_DIS_PME_ON_PATTERN|WOL_CTL_DIS_PATTERN_UNIT;
751 sky2_write16(hw, WOL_REGS(port, WOL_CTRL_STAT), ctrl);
752
753 /* Turn on legacy PCI-Express PME mode */
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -0800754 reg1 = sky2_pci_read32(hw, PCI_DEV_REG1);
Stephen Hemmingere3173832007-02-06 10:45:39 -0800755 reg1 |= PCI_Y2_PME_LEGACY;
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -0800756 sky2_pci_write32(hw, PCI_DEV_REG1, reg1);
Stephen Hemmingere3173832007-02-06 10:45:39 -0800757
758 /* block receiver */
759 sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_SET);
760
761}
762
Stephen Hemminger69161612007-06-04 17:23:26 -0700763static void sky2_set_tx_stfwd(struct sky2_hw *hw, unsigned port)
764{
Stephen Hemminger05745c42007-09-19 15:36:45 -0700765 struct net_device *dev = hw->dev[port];
766
Stephen Hemmingered4d4162008-01-10 16:14:14 -0800767 if ( (hw->chip_id == CHIP_ID_YUKON_EX &&
768 hw->chip_rev != CHIP_REV_YU_EX_A0) ||
769 hw->chip_id == CHIP_ID_YUKON_FE_P ||
770 hw->chip_id == CHIP_ID_YUKON_SUPR) {
771 /* Yukon-Extreme B0 and further Extreme devices */
772 /* enable Store & Forward mode for TX */
Stephen Hemminger69161612007-06-04 17:23:26 -0700773
Stephen Hemmingered4d4162008-01-10 16:14:14 -0800774 if (dev->mtu <= ETH_DATA_LEN)
775 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
776 TX_JUMBO_DIS | TX_STFW_ENA);
Stephen Hemminger69161612007-06-04 17:23:26 -0700777
Stephen Hemmingered4d4162008-01-10 16:14:14 -0800778 else
779 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
780 TX_JUMBO_ENA| TX_STFW_ENA);
781 } else {
782 if (dev->mtu <= ETH_DATA_LEN)
783 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T), TX_STFW_ENA);
784 else {
785 /* set Tx GMAC FIFO Almost Empty Threshold */
786 sky2_write32(hw, SK_REG(port, TX_GMF_AE_THR),
787 (ECU_JUMBO_WM << 16) | ECU_AE_THR);
Stephen Hemminger05745c42007-09-19 15:36:45 -0700788
Stephen Hemmingered4d4162008-01-10 16:14:14 -0800789 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T), TX_STFW_DIS);
790
791 /* Can't do offload because of lack of store/forward */
792 dev->features &= ~(NETIF_F_TSO | NETIF_F_SG | NETIF_F_ALL_CSUM);
793 }
Stephen Hemminger69161612007-06-04 17:23:26 -0700794 }
795}
796
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700797static void sky2_mac_init(struct sky2_hw *hw, unsigned port)
798{
799 struct sky2_port *sky2 = netdev_priv(hw->dev[port]);
800 u16 reg;
Al Viro25cccec2007-07-20 16:07:33 +0100801 u32 rx_reg;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700802 int i;
803 const u8 *addr = hw->dev[port]->dev_addr;
804
Stephen Hemmingerf3503392007-08-21 11:10:22 -0700805 sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
806 sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700807
808 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);
809
Stephen Hemminger793b8832005-09-14 16:06:14 -0700810 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0 && port == 1) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700811 /* WA DEV_472 -- looks like crossed wires on port 2 */
812 /* clear GMAC 1 Control reset */
813 sky2_write8(hw, SK_REG(0, GMAC_CTRL), GMC_RST_CLR);
814 do {
815 sky2_write8(hw, SK_REG(1, GMAC_CTRL), GMC_RST_SET);
816 sky2_write8(hw, SK_REG(1, GMAC_CTRL), GMC_RST_CLR);
817 } while (gm_phy_read(hw, 1, PHY_MARV_ID0) != PHY_MARV_ID0_VAL ||
818 gm_phy_read(hw, 1, PHY_MARV_ID1) != PHY_MARV_ID1_Y2 ||
819 gm_phy_read(hw, 1, PHY_MARV_INT_MASK) != 0);
820 }
821
Stephen Hemminger793b8832005-09-14 16:06:14 -0700822 sky2_read16(hw, SK_REG(port, GMAC_IRQ_SRC));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700823
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700824 /* Enable Transmit FIFO Underrun */
825 sky2_write8(hw, SK_REG(port, GMAC_IRQ_MSK), GMAC_DEF_MSK);
826
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -0800827 spin_lock_bh(&sky2->phy_lock);
Stephen Hemmingerb96936d2008-05-14 17:04:15 -0700828 sky2_phy_power_up(hw, port);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700829 sky2_phy_init(hw, port);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -0800830 spin_unlock_bh(&sky2->phy_lock);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700831
832 /* MIB clear */
833 reg = gma_read16(hw, port, GM_PHY_ADDR);
834 gma_write16(hw, port, GM_PHY_ADDR, reg | GM_PAR_MIB_CLR);
835
Stephen Hemminger43f2f102006-04-05 17:47:15 -0700836 for (i = GM_MIB_CNT_BASE; i <= GM_MIB_CNT_END; i += 4)
837 gma_read16(hw, port, i);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700838 gma_write16(hw, port, GM_PHY_ADDR, reg);
839
840 /* transmit control */
841 gma_write16(hw, port, GM_TX_CTRL, TX_COL_THR(TX_COL_DEF));
842
843 /* receive control reg: unicast + multicast + no FCS */
844 gma_write16(hw, port, GM_RX_CTRL,
Stephen Hemminger793b8832005-09-14 16:06:14 -0700845 GM_RXCR_UCF_ENA | GM_RXCR_CRC_DIS | GM_RXCR_MCF_ENA);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700846
847 /* transmit flow control */
848 gma_write16(hw, port, GM_TX_FLOW_CTRL, 0xffff);
849
850 /* transmit parameter */
851 gma_write16(hw, port, GM_TX_PARAM,
852 TX_JAM_LEN_VAL(TX_JAM_LEN_DEF) |
853 TX_JAM_IPG_VAL(TX_JAM_IPG_DEF) |
854 TX_IPG_JAM_DATA(TX_IPG_JAM_DEF) |
855 TX_BACK_OFF_LIM(TX_BOF_LIM_DEF));
856
857 /* serial mode register */
858 reg = DATA_BLIND_VAL(DATA_BLIND_DEF) |
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -0700859 GM_SMOD_VLAN_ENA | IPG_DATA_VAL(IPG_DATA_DEF);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700860
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -0700861 if (hw->dev[port]->mtu > ETH_DATA_LEN)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700862 reg |= GM_SMOD_JUMBO_ENA;
863
864 gma_write16(hw, port, GM_SERIAL_MODE, reg);
865
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700866 /* virtual address for data */
867 gma_set_addr(hw, port, GM_SRC_ADDR_2L, addr);
868
Stephen Hemminger793b8832005-09-14 16:06:14 -0700869 /* physical address: used for pause frames */
870 gma_set_addr(hw, port, GM_SRC_ADDR_1L, addr);
871
872 /* ignore counter overflows */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700873 gma_write16(hw, port, GM_TX_IRQ_MSK, 0);
874 gma_write16(hw, port, GM_RX_IRQ_MSK, 0);
875 gma_write16(hw, port, GM_TR_IRQ_MSK, 0);
876
877 /* Configure Rx MAC FIFO */
878 sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_CLR);
Al Viro25cccec2007-07-20 16:07:33 +0100879 rx_reg = GMF_OPER_ON | GMF_RX_F_FL_ON;
Stephen Hemminger05745c42007-09-19 15:36:45 -0700880 if (hw->chip_id == CHIP_ID_YUKON_EX ||
881 hw->chip_id == CHIP_ID_YUKON_FE_P)
Al Viro25cccec2007-07-20 16:07:33 +0100882 rx_reg |= GMF_RX_OVER_ON;
Stephen Hemminger69161612007-06-04 17:23:26 -0700883
Al Viro25cccec2007-07-20 16:07:33 +0100884 sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T), rx_reg);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700885
Stephen Hemminger798fdd02007-12-07 15:22:15 -0800886 if (hw->chip_id == CHIP_ID_YUKON_XL) {
887 /* Hardware errata - clear flush mask */
888 sky2_write16(hw, SK_REG(port, RX_GMF_FL_MSK), 0);
889 } else {
890 /* Flush Rx MAC FIFO on any flow control or error */
891 sky2_write16(hw, SK_REG(port, RX_GMF_FL_MSK), GMR_FS_ANY_ERR);
892 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700893
Stephen Hemminger8df9a872006-12-01 14:29:35 -0800894 /* Set threshold to 0xa (64 bytes) + 1 to workaround pause bug */
Stephen Hemminger05745c42007-09-19 15:36:45 -0700895 reg = RX_GMF_FL_THR_DEF + 1;
896 /* Another magic mystery workaround from sk98lin */
897 if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
898 hw->chip_rev == CHIP_REV_YU_FE2_A0)
899 reg = 0x178;
900 sky2_write16(hw, SK_REG(port, RX_GMF_FL_THR), reg);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700901
902 /* Configure Tx MAC FIFO */
903 sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_CLR);
904 sky2_write16(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_OPER_ON);
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -0800905
Stephen Hemmingere0c28112007-09-20 13:03:49 -0700906 /* On chips without ram buffer, pause is controled by MAC level */
Stephen Hemminger39dbd952008-02-04 19:45:13 -0800907 if (!(hw->flags & SKY2_HW_RAM_BUFFER)) {
Stephen Hemminger8df9a872006-12-01 14:29:35 -0800908 sky2_write8(hw, SK_REG(port, RX_GMF_LP_THR), 768/8);
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -0800909 sky2_write8(hw, SK_REG(port, RX_GMF_UP_THR), 1024/8);
Stephen Hemmingerb628ed92007-04-11 14:48:01 -0700910
Stephen Hemminger69161612007-06-04 17:23:26 -0700911 sky2_set_tx_stfwd(hw, port);
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -0800912 }
913
Stephen Hemmingere970d1f2007-11-27 11:02:07 -0800914 if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
915 hw->chip_rev == CHIP_REV_YU_FE2_A0) {
916 /* disable dynamic watermark */
917 reg = sky2_read16(hw, SK_REG(port, TX_GMF_EA));
918 reg &= ~TX_DYN_WM_ENA;
919 sky2_write16(hw, SK_REG(port, TX_GMF_EA), reg);
920 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700921}
922
Stephen Hemminger67712902006-12-04 15:53:45 -0800923/* Assign Ram Buffer allocation to queue */
924static void sky2_ramset(struct sky2_hw *hw, u16 q, u32 start, u32 space)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700925{
Stephen Hemminger67712902006-12-04 15:53:45 -0800926 u32 end;
927
928 /* convert from K bytes to qwords used for hw register */
929 start *= 1024/8;
930 space *= 1024/8;
931 end = start + space - 1;
Stephen Hemminger793b8832005-09-14 16:06:14 -0700932
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700933 sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_RST_CLR);
934 sky2_write32(hw, RB_ADDR(q, RB_START), start);
935 sky2_write32(hw, RB_ADDR(q, RB_END), end);
936 sky2_write32(hw, RB_ADDR(q, RB_WP), start);
937 sky2_write32(hw, RB_ADDR(q, RB_RP), start);
938
939 if (q == Q_R1 || q == Q_R2) {
Stephen Hemminger1c28f6b2006-01-17 13:43:13 -0800940 u32 tp = space - space/4;
Stephen Hemminger793b8832005-09-14 16:06:14 -0700941
Stephen Hemminger1c28f6b2006-01-17 13:43:13 -0800942 /* On receive queue's set the thresholds
943 * give receiver priority when > 3/4 full
944 * send pause when down to 2K
945 */
946 sky2_write32(hw, RB_ADDR(q, RB_RX_UTHP), tp);
947 sky2_write32(hw, RB_ADDR(q, RB_RX_LTHP), space/2);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700948
Stephen Hemminger1c28f6b2006-01-17 13:43:13 -0800949 tp = space - 2048/8;
950 sky2_write32(hw, RB_ADDR(q, RB_RX_UTPP), tp);
951 sky2_write32(hw, RB_ADDR(q, RB_RX_LTPP), space/4);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700952 } else {
953 /* Enable store & forward on Tx queue's because
954 * Tx FIFO is only 1K on Yukon
955 */
956 sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_STFWD);
957 }
958
959 sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_OP_MD);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700960 sky2_read8(hw, RB_ADDR(q, RB_CTRL));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700961}
962
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700963/* Setup Bus Memory Interface */
shemminger@osdl.orgaf4ed7e2005-11-30 11:45:21 -0800964static void sky2_qset(struct sky2_hw *hw, u16 q)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700965{
966 sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_CLR_RESET);
967 sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_OPER_INIT);
968 sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_FIFO_OP_ON);
shemminger@osdl.orgaf4ed7e2005-11-30 11:45:21 -0800969 sky2_write32(hw, Q_ADDR(q, Q_WM), BMU_WM_DEFAULT);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700970}
971
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700972/* Setup prefetch unit registers. This is the interface between
973 * hardware and driver list elements
974 */
Stephen Hemminger8cc048e2005-12-09 11:35:07 -0800975static void sky2_prefetch_init(struct sky2_hw *hw, u32 qaddr,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700976 u64 addr, u32 last)
977{
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700978 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_RST_SET);
979 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_RST_CLR);
980 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_ADDR_HI), addr >> 32);
981 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_ADDR_LO), (u32) addr);
982 sky2_write16(hw, Y2_QADDR(qaddr, PREF_UNIT_LAST_IDX), last);
983 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_OP_ON);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700984
985 sky2_read32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700986}
987
Stephen Hemminger793b8832005-09-14 16:06:14 -0700988static inline struct sky2_tx_le *get_tx_le(struct sky2_port *sky2)
989{
990 struct sky2_tx_le *le = sky2->tx_le + sky2->tx_prod;
991
Stephen Hemmingercb5d9542006-05-08 15:11:29 -0700992 sky2->tx_prod = RING_NEXT(sky2->tx_prod, TX_RING_SIZE);
Stephen Hemminger291ea612006-09-26 11:57:41 -0700993 le->ctrl = 0;
Stephen Hemminger793b8832005-09-14 16:06:14 -0700994 return le;
995}
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700996
Stephen Hemminger88f5f0c2007-09-27 12:38:12 -0700997static void tx_init(struct sky2_port *sky2)
998{
999 struct sky2_tx_le *le;
1000
1001 sky2->tx_prod = sky2->tx_cons = 0;
1002 sky2->tx_tcpsum = 0;
1003 sky2->tx_last_mss = 0;
1004
1005 le = get_tx_le(sky2);
1006 le->addr = 0;
1007 le->opcode = OP_ADDR64 | HW_OWNER;
Stephen Hemminger88f5f0c2007-09-27 12:38:12 -07001008}
1009
Stephen Hemminger291ea612006-09-26 11:57:41 -07001010static inline struct tx_ring_info *tx_le_re(struct sky2_port *sky2,
1011 struct sky2_tx_le *le)
1012{
1013 return sky2->tx_ring + (le - sky2->tx_le);
1014}
1015
Stephen Hemminger290d4de2006-03-20 15:48:15 -08001016/* Update chip's next pointer */
1017static inline void sky2_put_idx(struct sky2_hw *hw, unsigned q, u16 idx)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001018{
Stephen Hemminger50432cb2007-05-14 12:38:15 -07001019 /* Make sure write' to descriptors are complete before we tell hardware */
Stephen Hemminger762c2de2006-01-17 13:43:14 -08001020 wmb();
Stephen Hemminger50432cb2007-05-14 12:38:15 -07001021 sky2_write16(hw, Y2_QADDR(q, PREF_UNIT_PUT_IDX), idx);
1022
1023 /* Synchronize I/O on since next processor may write to tail */
1024 mmiowb();
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001025}
1026
Stephen Hemminger793b8832005-09-14 16:06:14 -07001027
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001028static inline struct sky2_rx_le *sky2_next_rx(struct sky2_port *sky2)
1029{
1030 struct sky2_rx_le *le = sky2->rx_le + sky2->rx_put;
Stephen Hemmingercb5d9542006-05-08 15:11:29 -07001031 sky2->rx_put = RING_NEXT(sky2->rx_put, RX_LE_SIZE);
Stephen Hemminger291ea612006-09-26 11:57:41 -07001032 le->ctrl = 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001033 return le;
1034}
1035
Stephen Hemminger14d02632006-09-26 11:57:43 -07001036/* Build description to hardware for one receive segment */
1037static void sky2_rx_add(struct sky2_port *sky2, u8 op,
1038 dma_addr_t map, unsigned len)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001039{
1040 struct sky2_rx_le *le;
1041
Stephen Hemminger86c68872008-01-10 16:14:12 -08001042 if (sizeof(dma_addr_t) > sizeof(u32)) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001043 le = sky2_next_rx(sky2);
Stephen Hemminger86c68872008-01-10 16:14:12 -08001044 le->addr = cpu_to_le32(upper_32_bits(map));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001045 le->opcode = OP_ADDR64 | HW_OWNER;
1046 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07001047
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001048 le = sky2_next_rx(sky2);
Stephen Hemminger734d1862005-12-09 11:35:00 -08001049 le->addr = cpu_to_le32((u32) map);
1050 le->length = cpu_to_le16(len);
Stephen Hemminger14d02632006-09-26 11:57:43 -07001051 le->opcode = op | HW_OWNER;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001052}
1053
Stephen Hemminger14d02632006-09-26 11:57:43 -07001054/* Build description to hardware for one possibly fragmented skb */
1055static void sky2_rx_submit(struct sky2_port *sky2,
1056 const struct rx_ring_info *re)
1057{
1058 int i;
1059
1060 sky2_rx_add(sky2, OP_PACKET, re->data_addr, sky2->rx_data_size);
1061
1062 for (i = 0; i < skb_shinfo(re->skb)->nr_frags; i++)
1063 sky2_rx_add(sky2, OP_BUFFER, re->frag_addr[i], PAGE_SIZE);
1064}
1065
1066
1067static void sky2_rx_map_skb(struct pci_dev *pdev, struct rx_ring_info *re,
1068 unsigned size)
1069{
1070 struct sk_buff *skb = re->skb;
1071 int i;
1072
1073 re->data_addr = pci_map_single(pdev, skb->data, size, PCI_DMA_FROMDEVICE);
1074 pci_unmap_len_set(re, data_size, size);
1075
1076 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++)
1077 re->frag_addr[i] = pci_map_page(pdev,
1078 skb_shinfo(skb)->frags[i].page,
1079 skb_shinfo(skb)->frags[i].page_offset,
1080 skb_shinfo(skb)->frags[i].size,
1081 PCI_DMA_FROMDEVICE);
1082}
1083
1084static void sky2_rx_unmap_skb(struct pci_dev *pdev, struct rx_ring_info *re)
1085{
1086 struct sk_buff *skb = re->skb;
1087 int i;
1088
1089 pci_unmap_single(pdev, re->data_addr, pci_unmap_len(re, data_size),
1090 PCI_DMA_FROMDEVICE);
1091
1092 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++)
1093 pci_unmap_page(pdev, re->frag_addr[i],
1094 skb_shinfo(skb)->frags[i].size,
1095 PCI_DMA_FROMDEVICE);
1096}
Stephen Hemminger793b8832005-09-14 16:06:14 -07001097
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001098/* Tell chip where to start receive checksum.
1099 * Actually has two checksums, but set both same to avoid possible byte
1100 * order problems.
1101 */
Stephen Hemminger793b8832005-09-14 16:06:14 -07001102static void rx_set_checksum(struct sky2_port *sky2)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001103{
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001104 struct sky2_rx_le *le = sky2_next_rx(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001105
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001106 le->addr = cpu_to_le32((ETH_HLEN << 16) | ETH_HLEN);
1107 le->ctrl = 0;
1108 le->opcode = OP_TCPSTART | HW_OWNER;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001109
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001110 sky2_write32(sky2->hw,
1111 Q_ADDR(rxqaddr[sky2->port], Q_CSR),
1112 sky2->rx_csum ? BMU_ENA_RX_CHKSUM : BMU_DIS_RX_CHKSUM);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001113}
1114
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001115/*
1116 * The RX Stop command will not work for Yukon-2 if the BMU does not
1117 * reach the end of packet and since we can't make sure that we have
1118 * incoming data, we must reset the BMU while it is not doing a DMA
1119 * transfer. Since it is possible that the RX path is still active,
1120 * the RX RAM buffer will be stopped first, so any possible incoming
1121 * data will not trigger a DMA. After the RAM buffer is stopped, the
1122 * BMU is polled until any DMA in progress is ended and only then it
1123 * will be reset.
1124 */
1125static void sky2_rx_stop(struct sky2_port *sky2)
1126{
1127 struct sky2_hw *hw = sky2->hw;
1128 unsigned rxq = rxqaddr[sky2->port];
1129 int i;
1130
1131 /* disable the RAM Buffer receive queue */
1132 sky2_write8(hw, RB_ADDR(rxq, RB_CTRL), RB_DIS_OP_MD);
1133
1134 for (i = 0; i < 0xffff; i++)
1135 if (sky2_read8(hw, RB_ADDR(rxq, Q_RSL))
1136 == sky2_read8(hw, RB_ADDR(rxq, Q_RL)))
1137 goto stopped;
1138
1139 printk(KERN_WARNING PFX "%s: receiver stop failed\n",
1140 sky2->netdev->name);
1141stopped:
1142 sky2_write32(hw, Q_ADDR(rxq, Q_CSR), BMU_RST_SET | BMU_FIFO_RST);
1143
1144 /* reset the Rx prefetch unit */
1145 sky2_write32(hw, Y2_QADDR(rxq, PREF_UNIT_CTRL), PREF_UNIT_RST_SET);
Stephen Hemminger50432cb2007-05-14 12:38:15 -07001146 mmiowb();
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001147}
Stephen Hemminger793b8832005-09-14 16:06:14 -07001148
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07001149/* Clean out receive buffer area, assumes receiver hardware stopped */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001150static void sky2_rx_clean(struct sky2_port *sky2)
1151{
1152 unsigned i;
1153
1154 memset(sky2->rx_le, 0, RX_LE_BYTES);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001155 for (i = 0; i < sky2->rx_pending; i++) {
Stephen Hemminger291ea612006-09-26 11:57:41 -07001156 struct rx_ring_info *re = sky2->rx_ring + i;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001157
1158 if (re->skb) {
Stephen Hemminger14d02632006-09-26 11:57:43 -07001159 sky2_rx_unmap_skb(sky2->hw->pdev, re);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001160 kfree_skb(re->skb);
1161 re->skb = NULL;
1162 }
1163 }
1164}
1165
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08001166/* Basic MII support */
1167static int sky2_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
1168{
1169 struct mii_ioctl_data *data = if_mii(ifr);
1170 struct sky2_port *sky2 = netdev_priv(dev);
1171 struct sky2_hw *hw = sky2->hw;
1172 int err = -EOPNOTSUPP;
1173
1174 if (!netif_running(dev))
1175 return -ENODEV; /* Phy still in reset */
1176
Stephen Hemmingerd89e1342006-03-20 15:48:20 -08001177 switch (cmd) {
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08001178 case SIOCGMIIPHY:
1179 data->phy_id = PHY_ADDR_MARV;
1180
1181 /* fallthru */
1182 case SIOCGMIIREG: {
1183 u16 val = 0;
Stephen Hemminger91c86df2005-12-09 11:34:57 -08001184
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001185 spin_lock_bh(&sky2->phy_lock);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08001186 err = __gm_phy_read(hw, sky2->port, data->reg_num & 0x1f, &val);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001187 spin_unlock_bh(&sky2->phy_lock);
Stephen Hemminger91c86df2005-12-09 11:34:57 -08001188
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08001189 data->val_out = val;
1190 break;
1191 }
1192
1193 case SIOCSMIIREG:
1194 if (!capable(CAP_NET_ADMIN))
1195 return -EPERM;
1196
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001197 spin_lock_bh(&sky2->phy_lock);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08001198 err = gm_phy_write(hw, sky2->port, data->reg_num & 0x1f,
1199 data->val_in);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001200 spin_unlock_bh(&sky2->phy_lock);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08001201 break;
1202 }
1203 return err;
1204}
1205
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001206#ifdef SKY2_VLAN_TAG_USED
Stephen Hemmingerd494eac2008-05-14 17:04:13 -07001207static void sky2_set_vlan_mode(struct sky2_hw *hw, u16 port, bool onoff)
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001208{
Stephen Hemmingerd494eac2008-05-14 17:04:13 -07001209 if (onoff) {
Stephen Hemminger3d4e66f2007-06-01 09:43:58 -07001210 sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T),
1211 RX_VLAN_STRIP_ON);
1212 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
1213 TX_VLAN_TAG_ON);
1214 } else {
1215 sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T),
1216 RX_VLAN_STRIP_OFF);
1217 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
1218 TX_VLAN_TAG_OFF);
1219 }
Stephen Hemmingerd494eac2008-05-14 17:04:13 -07001220}
1221
1222static void sky2_vlan_rx_register(struct net_device *dev, struct vlan_group *grp)
1223{
1224 struct sky2_port *sky2 = netdev_priv(dev);
1225 struct sky2_hw *hw = sky2->hw;
1226 u16 port = sky2->port;
1227
1228 netif_tx_lock_bh(dev);
1229 napi_disable(&hw->napi);
1230
1231 sky2->vlgrp = grp;
1232 sky2_set_vlan_mode(hw, port, grp != NULL);
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001233
David S. Millerd1d08d12008-01-07 20:53:33 -08001234 sky2_read32(hw, B0_Y2_SP_LISR);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07001235 napi_enable(&hw->napi);
Stephen Hemminger2bb8c262006-09-26 11:57:42 -07001236 netif_tx_unlock_bh(dev);
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001237}
1238#endif
1239
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001240/*
Stephen Hemminger14d02632006-09-26 11:57:43 -07001241 * Allocate an skb for receiving. If the MTU is large enough
1242 * make the skb non-linear with a fragment list of pages.
Stephen Hemminger82788c72006-01-17 13:43:10 -08001243 */
Stephen Hemminger14d02632006-09-26 11:57:43 -07001244static struct sk_buff *sky2_rx_alloc(struct sky2_port *sky2)
Stephen Hemminger82788c72006-01-17 13:43:10 -08001245{
1246 struct sk_buff *skb;
Stephen Hemminger14d02632006-09-26 11:57:43 -07001247 int i;
Stephen Hemminger82788c72006-01-17 13:43:10 -08001248
Stephen Hemminger39dbd952008-02-04 19:45:13 -08001249 if (sky2->hw->flags & SKY2_HW_RAM_BUFFER) {
Stephen Hemmingerf03b8652007-11-28 14:27:03 -08001250 unsigned char *start;
1251 /*
1252 * Workaround for a bug in FIFO that cause hang
1253 * if the FIFO if the receive buffer is not 64 byte aligned.
1254 * The buffer returned from netdev_alloc_skb is
1255 * aligned except if slab debugging is enabled.
1256 */
1257 skb = netdev_alloc_skb(sky2->netdev, sky2->rx_data_size + 8);
1258 if (!skb)
1259 goto nomem;
1260 start = PTR_ALIGN(skb->data, 8);
1261 skb_reserve(skb, start - skb->data);
1262 } else {
1263 skb = netdev_alloc_skb(sky2->netdev,
1264 sky2->rx_data_size + NET_IP_ALIGN);
1265 if (!skb)
1266 goto nomem;
1267 skb_reserve(skb, NET_IP_ALIGN);
1268 }
Stephen Hemminger14d02632006-09-26 11:57:43 -07001269
1270 for (i = 0; i < sky2->rx_nfrags; i++) {
1271 struct page *page = alloc_page(GFP_ATOMIC);
1272
1273 if (!page)
1274 goto free_partial;
1275 skb_fill_page_desc(skb, i, page, 0, PAGE_SIZE);
Stephen Hemminger82788c72006-01-17 13:43:10 -08001276 }
1277
1278 return skb;
Stephen Hemminger14d02632006-09-26 11:57:43 -07001279free_partial:
1280 kfree_skb(skb);
1281nomem:
1282 return NULL;
Stephen Hemminger82788c72006-01-17 13:43:10 -08001283}
1284
Stephen Hemminger55c9dd32007-07-09 15:33:37 -07001285static inline void sky2_rx_update(struct sky2_port *sky2, unsigned rxq)
1286{
1287 sky2_put_idx(sky2->hw, rxq, sky2->rx_put);
1288}
1289
Stephen Hemminger82788c72006-01-17 13:43:10 -08001290/*
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001291 * Allocate and setup receiver buffer pool.
Stephen Hemminger14d02632006-09-26 11:57:43 -07001292 * Normal case this ends up creating one list element for skb
1293 * in the receive ring. Worst case if using large MTU and each
1294 * allocation falls on a different 64 bit region, that results
1295 * in 6 list elements per ring entry.
1296 * One element is used for checksum enable/disable, and one
1297 * extra to avoid wrap.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001298 */
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001299static int sky2_rx_start(struct sky2_port *sky2)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001300{
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001301 struct sky2_hw *hw = sky2->hw;
Stephen Hemminger14d02632006-09-26 11:57:43 -07001302 struct rx_ring_info *re;
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001303 unsigned rxq = rxqaddr[sky2->port];
Stephen Hemminger5f06eba2007-11-28 14:50:16 -08001304 unsigned i, size, thresh;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001305
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001306 sky2->rx_put = sky2->rx_next = 0;
shemminger@osdl.orgaf4ed7e2005-11-30 11:45:21 -08001307 sky2_qset(hw, rxq);
Stephen Hemminger977bdf02006-02-22 11:44:58 -08001308
Stephen Hemmingerc3905bc2006-12-04 17:08:19 -08001309 /* On PCI express lowering the watermark gives better performance */
1310 if (pci_find_capability(hw->pdev, PCI_CAP_ID_EXP))
1311 sky2_write32(hw, Q_ADDR(rxq, Q_WM), BMU_WM_PEX);
1312
1313 /* These chips have no ram buffer?
1314 * MAC Rx RAM Read is controlled by hardware */
Stephen Hemminger8df9a872006-12-01 14:29:35 -08001315 if (hw->chip_id == CHIP_ID_YUKON_EC_U &&
Stephen Hemmingerc3905bc2006-12-04 17:08:19 -08001316 (hw->chip_rev == CHIP_REV_YU_EC_U_A1
1317 || hw->chip_rev == CHIP_REV_YU_EC_U_B0))
Stephen Hemmingerf449c7c2007-06-04 17:23:23 -07001318 sky2_write32(hw, Q_ADDR(rxq, Q_TEST), F_M_RX_RAM_DIS);
Stephen Hemminger977bdf02006-02-22 11:44:58 -08001319
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001320 sky2_prefetch_init(hw, rxq, sky2->rx_le_map, RX_LE_SIZE - 1);
1321
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001322 if (!(hw->flags & SKY2_HW_NEW_LE))
1323 rx_set_checksum(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001324
Stephen Hemminger14d02632006-09-26 11:57:43 -07001325 /* Space needed for frame data + headers rounded up */
Stephen Hemmingerf957da22007-07-09 15:33:41 -07001326 size = roundup(sky2->netdev->mtu + ETH_HLEN + VLAN_HLEN, 8);
Stephen Hemminger14d02632006-09-26 11:57:43 -07001327
1328 /* Stopping point for hardware truncation */
1329 thresh = (size - 8) / sizeof(u32);
1330
Stephen Hemminger5f06eba2007-11-28 14:50:16 -08001331 sky2->rx_nfrags = size >> PAGE_SHIFT;
Stephen Hemminger14d02632006-09-26 11:57:43 -07001332 BUG_ON(sky2->rx_nfrags > ARRAY_SIZE(re->frag_addr));
1333
Stephen Hemminger5f06eba2007-11-28 14:50:16 -08001334 /* Compute residue after pages */
1335 size -= sky2->rx_nfrags << PAGE_SHIFT;
Stephen Hemminger14d02632006-09-26 11:57:43 -07001336
Stephen Hemminger5f06eba2007-11-28 14:50:16 -08001337 /* Optimize to handle small packets and headers */
1338 if (size < copybreak)
1339 size = copybreak;
1340 if (size < ETH_HLEN)
1341 size = ETH_HLEN;
Stephen Hemminger14d02632006-09-26 11:57:43 -07001342
Stephen Hemminger14d02632006-09-26 11:57:43 -07001343 sky2->rx_data_size = size;
1344
1345 /* Fill Rx ring */
1346 for (i = 0; i < sky2->rx_pending; i++) {
1347 re = sky2->rx_ring + i;
1348
1349 re->skb = sky2_rx_alloc(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001350 if (!re->skb)
1351 goto nomem;
1352
Stephen Hemminger14d02632006-09-26 11:57:43 -07001353 sky2_rx_map_skb(hw->pdev, re, sky2->rx_data_size);
1354 sky2_rx_submit(sky2, re);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001355 }
1356
Stephen Hemmingera1433ac2006-05-22 12:03:42 -07001357 /*
1358 * The receiver hangs if it receives frames larger than the
1359 * packet buffer. As a workaround, truncate oversize frames, but
1360 * the register is limited to 9 bits, so if you do frames > 2052
1361 * you better get the MTU right!
1362 */
Stephen Hemmingera1433ac2006-05-22 12:03:42 -07001363 if (thresh > 0x1ff)
1364 sky2_write32(hw, SK_REG(sky2->port, RX_GMF_CTRL_T), RX_TRUNC_OFF);
1365 else {
1366 sky2_write16(hw, SK_REG(sky2->port, RX_GMF_TR_THR), thresh);
1367 sky2_write32(hw, SK_REG(sky2->port, RX_GMF_CTRL_T), RX_TRUNC_ON);
1368 }
1369
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001370 /* Tell chip about available buffers */
Stephen Hemminger55c9dd32007-07-09 15:33:37 -07001371 sky2_rx_update(sky2, rxq);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001372 return 0;
1373nomem:
1374 sky2_rx_clean(sky2);
1375 return -ENOMEM;
1376}
1377
1378/* Bring up network interface. */
1379static int sky2_up(struct net_device *dev)
1380{
1381 struct sky2_port *sky2 = netdev_priv(dev);
1382 struct sky2_hw *hw = sky2->hw;
1383 unsigned port = sky2->port;
Stephen Hemmingere0c28112007-09-20 13:03:49 -07001384 u32 imask, ramsize;
Stephen Hemmingeree7abb02006-05-18 11:16:21 -07001385 int cap, err = -ENOMEM;
Stephen Hemminger843a46f2006-05-11 15:07:28 -07001386 struct net_device *otherdev = hw->dev[sky2->port^1];
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001387
Stephen Hemmingeree7abb02006-05-18 11:16:21 -07001388 /*
1389 * On dual port PCI-X card, there is an problem where status
1390 * can be received out of order due to split transactions
Stephen Hemminger843a46f2006-05-11 15:07:28 -07001391 */
Stephen Hemmingeree7abb02006-05-18 11:16:21 -07001392 if (otherdev && netif_running(otherdev) &&
1393 (cap = pci_find_capability(hw->pdev, PCI_CAP_ID_PCIX))) {
Stephen Hemmingeree7abb02006-05-18 11:16:21 -07001394 u16 cmd;
Stephen Hemminger843a46f2006-05-11 15:07:28 -07001395
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08001396 cmd = sky2_pci_read16(hw, cap + PCI_X_CMD);
Stephen Hemmingeree7abb02006-05-18 11:16:21 -07001397 cmd &= ~PCI_X_CMD_MAX_SPLIT;
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08001398 sky2_pci_write16(hw, cap + PCI_X_CMD, cmd);
1399
Stephen Hemmingeree7abb02006-05-18 11:16:21 -07001400 }
1401
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001402 if (netif_msg_ifup(sky2))
1403 printk(KERN_INFO PFX "%s: enabling interface\n", dev->name);
1404
Stephen Hemminger55d7b4e2007-07-09 15:33:34 -07001405 netif_carrier_off(dev);
1406
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001407 /* must be power of 2 */
1408 sky2->tx_le = pci_alloc_consistent(hw->pdev,
Stephen Hemminger793b8832005-09-14 16:06:14 -07001409 TX_RING_SIZE *
1410 sizeof(struct sky2_tx_le),
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001411 &sky2->tx_le_map);
1412 if (!sky2->tx_le)
1413 goto err_out;
1414
Stephen Hemminger6cdbbdf2005-12-09 11:35:01 -08001415 sky2->tx_ring = kcalloc(TX_RING_SIZE, sizeof(struct tx_ring_info),
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001416 GFP_KERNEL);
1417 if (!sky2->tx_ring)
1418 goto err_out;
Stephen Hemminger88f5f0c2007-09-27 12:38:12 -07001419
1420 tx_init(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001421
1422 sky2->rx_le = pci_alloc_consistent(hw->pdev, RX_LE_BYTES,
1423 &sky2->rx_le_map);
1424 if (!sky2->rx_le)
1425 goto err_out;
1426 memset(sky2->rx_le, 0, RX_LE_BYTES);
1427
Stephen Hemminger291ea612006-09-26 11:57:41 -07001428 sky2->rx_ring = kcalloc(sky2->rx_pending, sizeof(struct rx_ring_info),
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001429 GFP_KERNEL);
1430 if (!sky2->rx_ring)
1431 goto err_out;
1432
1433 sky2_mac_init(hw, port);
1434
Stephen Hemmingere0c28112007-09-20 13:03:49 -07001435 /* Register is number of 4K blocks on internal RAM buffer. */
1436 ramsize = sky2_read8(hw, B2_E_0) * 4;
1437 if (ramsize > 0) {
Stephen Hemminger67712902006-12-04 15:53:45 -08001438 u32 rxspace;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001439
Stephen Hemminger39dbd952008-02-04 19:45:13 -08001440 hw->flags |= SKY2_HW_RAM_BUFFER;
Stephen Hemmingere0c28112007-09-20 13:03:49 -07001441 pr_debug(PFX "%s: ram buffer %dK\n", dev->name, ramsize);
Stephen Hemminger67712902006-12-04 15:53:45 -08001442 if (ramsize < 16)
1443 rxspace = ramsize / 2;
1444 else
1445 rxspace = 8 + (2*(ramsize - 16))/3;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001446
Stephen Hemminger67712902006-12-04 15:53:45 -08001447 sky2_ramset(hw, rxqaddr[port], 0, rxspace);
1448 sky2_ramset(hw, txqaddr[port], rxspace, ramsize - rxspace);
1449
1450 /* Make sure SyncQ is disabled */
1451 sky2_write8(hw, RB_ADDR(port == 0 ? Q_XS1 : Q_XS2, RB_CTRL),
1452 RB_RST_SET);
1453 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07001454
shemminger@osdl.orgaf4ed7e2005-11-30 11:45:21 -08001455 sky2_qset(hw, txqaddr[port]);
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -08001456
Stephen Hemminger69161612007-06-04 17:23:26 -07001457 /* This is copied from sk98lin 10.0.5.3; no one tells me about erratta's */
1458 if (hw->chip_id == CHIP_ID_YUKON_EX && hw->chip_rev == CHIP_REV_YU_EX_B0)
1459 sky2_write32(hw, Q_ADDR(txqaddr[port], Q_TEST), F_TX_CHK_AUTO_OFF);
1460
Stephen Hemminger977bdf02006-02-22 11:44:58 -08001461 /* Set almost empty threshold */
Stephen Hemmingerc2716fb2006-09-26 11:57:39 -07001462 if (hw->chip_id == CHIP_ID_YUKON_EC_U
1463 && hw->chip_rev == CHIP_REV_YU_EC_U_A0)
Stephen Hemmingerb628ed92007-04-11 14:48:01 -07001464 sky2_write16(hw, Q_ADDR(txqaddr[port], Q_AL), ECU_TXFF_LEV);
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -08001465
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001466 sky2_prefetch_init(hw, txqaddr[port], sky2->tx_le_map,
1467 TX_RING_SIZE - 1);
1468
Stephen Hemmingerd494eac2008-05-14 17:04:13 -07001469#ifdef SKY2_VLAN_TAG_USED
1470 sky2_set_vlan_mode(hw, port, sky2->vlgrp != NULL);
1471#endif
1472
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001473 err = sky2_rx_start(sky2);
Stephen Hemminger6de16232007-10-17 13:26:42 -07001474 if (err)
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001475 goto err_out;
1476
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001477 /* Enable interrupts from phy/mac for port */
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001478 imask = sky2_read32(hw, B0_IMSK);
Stephen Hemmingerf4ea4312006-05-09 14:46:54 -07001479 imask |= portirq_msk[port];
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001480 sky2_write32(hw, B0_IMSK, imask);
1481
Stephen Hemmingera7bffe72008-01-23 19:11:51 -08001482 sky2_set_multicast(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001483 return 0;
1484
1485err_out:
Stephen Hemminger1b537562005-12-20 15:08:07 -08001486 if (sky2->rx_le) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001487 pci_free_consistent(hw->pdev, RX_LE_BYTES,
1488 sky2->rx_le, sky2->rx_le_map);
Stephen Hemminger1b537562005-12-20 15:08:07 -08001489 sky2->rx_le = NULL;
1490 }
1491 if (sky2->tx_le) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001492 pci_free_consistent(hw->pdev,
1493 TX_RING_SIZE * sizeof(struct sky2_tx_le),
1494 sky2->tx_le, sky2->tx_le_map);
Stephen Hemminger1b537562005-12-20 15:08:07 -08001495 sky2->tx_le = NULL;
1496 }
1497 kfree(sky2->tx_ring);
1498 kfree(sky2->rx_ring);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001499
Stephen Hemminger1b537562005-12-20 15:08:07 -08001500 sky2->tx_ring = NULL;
1501 sky2->rx_ring = NULL;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001502 return err;
1503}
1504
Stephen Hemminger793b8832005-09-14 16:06:14 -07001505/* Modular subtraction in ring */
1506static inline int tx_dist(unsigned tail, unsigned head)
1507{
Stephen Hemmingercb5d9542006-05-08 15:11:29 -07001508 return (head - tail) & (TX_RING_SIZE - 1);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001509}
1510
1511/* Number of list elements available for next tx */
1512static inline int tx_avail(const struct sky2_port *sky2)
1513{
1514 return sky2->tx_pending - tx_dist(sky2->tx_cons, sky2->tx_prod);
1515}
1516
1517/* Estimate of number of transmit list elements required */
Stephen Hemminger28bd1812006-01-17 13:43:19 -08001518static unsigned tx_le_req(const struct sk_buff *skb)
Stephen Hemminger793b8832005-09-14 16:06:14 -07001519{
1520 unsigned count;
1521
1522 count = sizeof(dma_addr_t) / sizeof(u32);
1523 count += skb_shinfo(skb)->nr_frags * count;
1524
Herbert Xu89114af2006-07-08 13:34:32 -07001525 if (skb_is_gso(skb))
Stephen Hemminger793b8832005-09-14 16:06:14 -07001526 ++count;
1527
Patrick McHardy84fa7932006-08-29 16:44:56 -07001528 if (skb->ip_summed == CHECKSUM_PARTIAL)
Stephen Hemminger793b8832005-09-14 16:06:14 -07001529 ++count;
1530
1531 return count;
1532}
1533
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001534/*
Stephen Hemminger793b8832005-09-14 16:06:14 -07001535 * Put one packet in ring for transmit.
1536 * A single packet can generate multiple list elements, and
1537 * the number of ring elements will probably be less than the number
1538 * of list elements used.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001539 */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001540static int sky2_xmit_frame(struct sk_buff *skb, struct net_device *dev)
1541{
1542 struct sky2_port *sky2 = netdev_priv(dev);
1543 struct sky2_hw *hw = sky2->hw;
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001544 struct sky2_tx_le *le = NULL;
Stephen Hemminger6cdbbdf2005-12-09 11:35:01 -08001545 struct tx_ring_info *re;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001546 unsigned i, len;
1547 dma_addr_t mapping;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001548 u16 mss;
1549 u8 ctrl;
1550
Stephen Hemminger2bb8c262006-09-26 11:57:42 -07001551 if (unlikely(tx_avail(sky2) < tx_le_req(skb)))
1552 return NETDEV_TX_BUSY;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001553
Stephen Hemminger793b8832005-09-14 16:06:14 -07001554 if (unlikely(netif_msg_tx_queued(sky2)))
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001555 printk(KERN_DEBUG "%s: tx queued, slot %u, len %d\n",
1556 dev->name, sky2->tx_prod, skb->len);
1557
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001558 len = skb_headlen(skb);
1559 mapping = pci_map_single(hw->pdev, skb->data, len, PCI_DMA_TODEVICE);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001560
Stephen Hemminger86c68872008-01-10 16:14:12 -08001561 /* Send high bits if needed */
1562 if (sizeof(dma_addr_t) > sizeof(u32)) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07001563 le = get_tx_le(sky2);
Stephen Hemminger86c68872008-01-10 16:14:12 -08001564 le->addr = cpu_to_le32(upper_32_bits(mapping));
Stephen Hemminger793b8832005-09-14 16:06:14 -07001565 le->opcode = OP_ADDR64 | HW_OWNER;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001566 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001567
1568 /* Check for TCP Segmentation Offload */
Herbert Xu79671682006-06-22 02:40:14 -07001569 mss = skb_shinfo(skb)->gso_size;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001570 if (mss != 0) {
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001571
1572 if (!(hw->flags & SKY2_HW_NEW_LE))
Stephen Hemminger69161612007-06-04 17:23:26 -07001573 mss += ETH_HLEN + ip_hdrlen(skb) + tcp_hdrlen(skb);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001574
Stephen Hemminger69161612007-06-04 17:23:26 -07001575 if (mss != sky2->tx_last_mss) {
1576 le = get_tx_le(sky2);
1577 le->addr = cpu_to_le32(mss);
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001578
1579 if (hw->flags & SKY2_HW_NEW_LE)
Stephen Hemminger69161612007-06-04 17:23:26 -07001580 le->opcode = OP_MSS | HW_OWNER;
1581 else
1582 le->opcode = OP_LRGLEN | HW_OWNER;
shemminger@osdl.orge07560c2006-08-28 10:00:49 -07001583 sky2->tx_last_mss = mss;
1584 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001585 }
1586
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001587 ctrl = 0;
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001588#ifdef SKY2_VLAN_TAG_USED
1589 /* Add VLAN tag, can piggyback on LRGLEN or ADDR64 */
1590 if (sky2->vlgrp && vlan_tx_tag_present(skb)) {
1591 if (!le) {
1592 le = get_tx_le(sky2);
Stephen Hemmingerf65b1382006-09-06 12:45:02 -07001593 le->addr = 0;
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001594 le->opcode = OP_VLAN|HW_OWNER;
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001595 } else
1596 le->opcode |= OP_VLAN;
1597 le->length = cpu_to_be16(vlan_tx_tag_get(skb));
1598 ctrl |= INS_VLAN;
1599 }
1600#endif
1601
1602 /* Handle TCP checksum offload */
Patrick McHardy84fa7932006-08-29 16:44:56 -07001603 if (skb->ip_summed == CHECKSUM_PARTIAL) {
Stephen Hemminger69161612007-06-04 17:23:26 -07001604 /* On Yukon EX (some versions) encoding change. */
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001605 if (hw->flags & SKY2_HW_AUTO_TX_SUM)
Stephen Hemminger69161612007-06-04 17:23:26 -07001606 ctrl |= CALSUM; /* auto checksum */
1607 else {
1608 const unsigned offset = skb_transport_offset(skb);
1609 u32 tcpsum;
Stephen Hemmingerf65b1382006-09-06 12:45:02 -07001610
Stephen Hemminger69161612007-06-04 17:23:26 -07001611 tcpsum = offset << 16; /* sum start */
1612 tcpsum |= offset + skb->csum_offset; /* sum write */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001613
Stephen Hemminger69161612007-06-04 17:23:26 -07001614 ctrl |= CALSUM | WR_SUM | INIT_SUM | LOCK_SUM;
1615 if (ip_hdr(skb)->protocol == IPPROTO_UDP)
1616 ctrl |= UDPTCP;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001617
Stephen Hemminger69161612007-06-04 17:23:26 -07001618 if (tcpsum != sky2->tx_tcpsum) {
1619 sky2->tx_tcpsum = tcpsum;
shemminger@osdl.org1d179332006-08-28 10:00:50 -07001620
Stephen Hemminger69161612007-06-04 17:23:26 -07001621 le = get_tx_le(sky2);
1622 le->addr = cpu_to_le32(tcpsum);
1623 le->length = 0; /* initial checksum value */
1624 le->ctrl = 1; /* one packet */
1625 le->opcode = OP_TCPLISW | HW_OWNER;
1626 }
shemminger@osdl.org1d179332006-08-28 10:00:50 -07001627 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001628 }
1629
1630 le = get_tx_le(sky2);
Stephen Hemmingerf65b1382006-09-06 12:45:02 -07001631 le->addr = cpu_to_le32((u32) mapping);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001632 le->length = cpu_to_le16(len);
1633 le->ctrl = ctrl;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001634 le->opcode = mss ? (OP_LARGESEND | HW_OWNER) : (OP_PACKET | HW_OWNER);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001635
Stephen Hemminger291ea612006-09-26 11:57:41 -07001636 re = tx_le_re(sky2, le);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001637 re->skb = skb;
Stephen Hemminger6cdbbdf2005-12-09 11:35:01 -08001638 pci_unmap_addr_set(re, mapaddr, mapping);
Stephen Hemminger291ea612006-09-26 11:57:41 -07001639 pci_unmap_len_set(re, maplen, len);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001640
1641 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
Stephen Hemminger291ea612006-09-26 11:57:41 -07001642 const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001643
1644 mapping = pci_map_page(hw->pdev, frag->page, frag->page_offset,
1645 frag->size, PCI_DMA_TODEVICE);
Stephen Hemminger86c68872008-01-10 16:14:12 -08001646
1647 if (sizeof(dma_addr_t) > sizeof(u32)) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07001648 le = get_tx_le(sky2);
Stephen Hemminger86c68872008-01-10 16:14:12 -08001649 le->addr = cpu_to_le32(upper_32_bits(mapping));
Stephen Hemminger793b8832005-09-14 16:06:14 -07001650 le->ctrl = 0;
1651 le->opcode = OP_ADDR64 | HW_OWNER;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001652 }
1653
1654 le = get_tx_le(sky2);
Stephen Hemmingerf65b1382006-09-06 12:45:02 -07001655 le->addr = cpu_to_le32((u32) mapping);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001656 le->length = cpu_to_le16(frag->size);
1657 le->ctrl = ctrl;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001658 le->opcode = OP_BUFFER | HW_OWNER;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001659
Stephen Hemminger291ea612006-09-26 11:57:41 -07001660 re = tx_le_re(sky2, le);
1661 re->skb = skb;
1662 pci_unmap_addr_set(re, mapaddr, mapping);
1663 pci_unmap_len_set(re, maplen, frag->size);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001664 }
Stephen Hemminger6cdbbdf2005-12-09 11:35:01 -08001665
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001666 le->ctrl |= EOP;
1667
shemminger@osdl.org97bda702006-08-28 10:00:47 -07001668 if (tx_avail(sky2) <= MAX_SKB_TX_LE)
1669 netif_stop_queue(dev);
Stephen Hemmingerb19666d2006-03-07 11:06:36 -08001670
Stephen Hemminger290d4de2006-03-20 15:48:15 -08001671 sky2_put_idx(hw, txqaddr[sky2->port], sky2->tx_prod);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001672
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001673 dev->trans_start = jiffies;
1674 return NETDEV_TX_OK;
1675}
1676
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001677/*
Stephen Hemminger793b8832005-09-14 16:06:14 -07001678 * Free ring elements from starting at tx_cons until "done"
1679 *
1680 * NB: the hardware will tell us about partial completion of multi-part
Stephen Hemminger291ea612006-09-26 11:57:41 -07001681 * buffers so make sure not to free skb to early.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001682 */
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07001683static void sky2_tx_complete(struct sky2_port *sky2, u16 done)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001684{
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07001685 struct net_device *dev = sky2->netdev;
Stephen Hemmingeraf2a58a2005-12-09 11:35:04 -08001686 struct pci_dev *pdev = sky2->hw->pdev;
Stephen Hemminger291ea612006-09-26 11:57:41 -07001687 unsigned idx;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001688
Stephen Hemminger0e3ff6a2005-12-09 11:35:02 -08001689 BUG_ON(done >= TX_RING_SIZE);
shemminger@osdl.org22247952005-11-30 11:45:19 -08001690
Stephen Hemminger291ea612006-09-26 11:57:41 -07001691 for (idx = sky2->tx_cons; idx != done;
1692 idx = RING_NEXT(idx, TX_RING_SIZE)) {
1693 struct sky2_tx_le *le = sky2->tx_le + idx;
1694 struct tx_ring_info *re = sky2->tx_ring + idx;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001695
Stephen Hemminger291ea612006-09-26 11:57:41 -07001696 switch(le->opcode & ~HW_OWNER) {
1697 case OP_LARGESEND:
1698 case OP_PACKET:
1699 pci_unmap_single(pdev,
1700 pci_unmap_addr(re, mapaddr),
1701 pci_unmap_len(re, maplen),
1702 PCI_DMA_TODEVICE);
Stephen Hemmingeraf2a58a2005-12-09 11:35:04 -08001703 break;
Stephen Hemminger291ea612006-09-26 11:57:41 -07001704 case OP_BUFFER:
1705 pci_unmap_page(pdev, pci_unmap_addr(re, mapaddr),
1706 pci_unmap_len(re, maplen),
Stephen Hemminger734d1862005-12-09 11:35:00 -08001707 PCI_DMA_TODEVICE);
Stephen Hemminger291ea612006-09-26 11:57:41 -07001708 break;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001709 }
1710
Stephen Hemminger291ea612006-09-26 11:57:41 -07001711 if (le->ctrl & EOP) {
1712 if (unlikely(netif_msg_tx_done(sky2)))
1713 printk(KERN_DEBUG "%s: tx done %u\n",
1714 dev->name, idx);
Stephen Hemminger3cf26752007-07-09 15:33:35 -07001715
Stephen Hemminger7138a0f2007-10-11 19:48:22 -07001716 dev->stats.tx_packets++;
1717 dev->stats.tx_bytes += re->skb->len;
shemminger@linux-foundation.org2bf56fe2007-01-26 11:38:39 -08001718
Stephen Hemminger794b2bd2006-12-01 14:29:36 -08001719 dev_kfree_skb_any(re->skb);
Stephen Hemminger3cf26752007-07-09 15:33:35 -07001720 sky2->tx_next = RING_NEXT(idx, TX_RING_SIZE);
Stephen Hemminger291ea612006-09-26 11:57:41 -07001721 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07001722 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07001723
Stephen Hemminger291ea612006-09-26 11:57:41 -07001724 sky2->tx_cons = idx;
Stephen Hemminger50432cb2007-05-14 12:38:15 -07001725 smp_mb();
1726
Stephen Hemminger22e11702006-07-12 15:23:48 -07001727 if (tx_avail(sky2) > MAX_SKB_TX_LE + 4)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001728 netif_wake_queue(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001729}
1730
1731/* Cleanup all untransmitted buffers, assume transmitter not running */
Stephen Hemminger2bb8c262006-09-26 11:57:42 -07001732static void sky2_tx_clean(struct net_device *dev)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001733{
Stephen Hemminger2bb8c262006-09-26 11:57:42 -07001734 struct sky2_port *sky2 = netdev_priv(dev);
1735
1736 netif_tx_lock_bh(dev);
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07001737 sky2_tx_complete(sky2, sky2->tx_prod);
Stephen Hemminger2bb8c262006-09-26 11:57:42 -07001738 netif_tx_unlock_bh(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001739}
1740
1741/* Network shutdown */
1742static int sky2_down(struct net_device *dev)
1743{
1744 struct sky2_port *sky2 = netdev_priv(dev);
1745 struct sky2_hw *hw = sky2->hw;
1746 unsigned port = sky2->port;
1747 u16 ctrl;
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001748 u32 imask;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001749
Stephen Hemminger1b537562005-12-20 15:08:07 -08001750 /* Never really got started! */
1751 if (!sky2->tx_le)
1752 return 0;
1753
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001754 if (netif_msg_ifdown(sky2))
1755 printk(KERN_INFO PFX "%s: disabling interface\n", dev->name);
1756
Stephen Hemmingerebc646f2006-10-17 10:23:56 -07001757 /* Disable port IRQ */
1758 imask = sky2_read32(hw, B0_IMSK);
1759 imask &= ~portirq_msk[port];
1760 sky2_write32(hw, B0_IMSK, imask);
1761
Stephen Hemminger6de16232007-10-17 13:26:42 -07001762 synchronize_irq(hw->pdev->irq);
1763
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -07001764 sky2_gmac_reset(hw, port);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001765
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001766 /* Stop transmitter */
1767 sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR), BMU_STOP);
1768 sky2_read32(hw, Q_ADDR(txqaddr[port], Q_CSR));
1769
1770 sky2_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL),
Stephen Hemminger793b8832005-09-14 16:06:14 -07001771 RB_RST_SET | RB_DIS_OP_MD);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001772
1773 ctrl = gma_read16(hw, port, GM_GP_CTRL);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001774 ctrl &= ~(GM_GPCR_TX_ENA | GM_GPCR_RX_ENA);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001775 gma_write16(hw, port, GM_GP_CTRL, ctrl);
1776
Stephen Hemminger6de16232007-10-17 13:26:42 -07001777 /* Make sure no packets are pending */
1778 napi_synchronize(&hw->napi);
1779
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001780 sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
1781
1782 /* Workaround shared GMAC reset */
Stephen Hemminger793b8832005-09-14 16:06:14 -07001783 if (!(hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0
1784 && port == 0 && hw->dev[1] && netif_running(hw->dev[1])))
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001785 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_SET);
1786
1787 /* Disable Force Sync bit and Enable Alloc bit */
1788 sky2_write8(hw, SK_REG(port, TXA_CTRL),
1789 TXA_DIS_FSYNC | TXA_DIS_ALLOC | TXA_STOP_RC);
1790
1791 /* Stop Interval Timer and Limit Counter of Tx Arbiter */
1792 sky2_write32(hw, SK_REG(port, TXA_ITI_INI), 0L);
1793 sky2_write32(hw, SK_REG(port, TXA_LIM_INI), 0L);
1794
1795 /* Reset the PCI FIFO of the async Tx queue */
Stephen Hemminger793b8832005-09-14 16:06:14 -07001796 sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR),
1797 BMU_RST_SET | BMU_FIFO_RST);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001798
1799 /* Reset the Tx prefetch units */
1800 sky2_write32(hw, Y2_QADDR(txqaddr[port], PREF_UNIT_CTRL),
1801 PREF_UNIT_RST_SET);
1802
1803 sky2_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL), RB_RST_SET);
1804
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001805 sky2_rx_stop(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001806
1807 sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_SET);
1808 sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_SET);
1809
Stephen Hemmingerb96936d2008-05-14 17:04:15 -07001810 sky2_phy_power_down(hw, port);
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -07001811
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07001812 /* turn off LED's */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001813 sky2_write16(hw, B0_Y2LED, LED_STAT_OFF);
1814
Stephen Hemminger2bb8c262006-09-26 11:57:42 -07001815 sky2_tx_clean(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001816 sky2_rx_clean(sky2);
1817
1818 pci_free_consistent(hw->pdev, RX_LE_BYTES,
1819 sky2->rx_le, sky2->rx_le_map);
1820 kfree(sky2->rx_ring);
1821
1822 pci_free_consistent(hw->pdev,
1823 TX_RING_SIZE * sizeof(struct sky2_tx_le),
1824 sky2->tx_le, sky2->tx_le_map);
1825 kfree(sky2->tx_ring);
1826
Stephen Hemminger1b537562005-12-20 15:08:07 -08001827 sky2->tx_le = NULL;
1828 sky2->rx_le = NULL;
1829
1830 sky2->rx_ring = NULL;
1831 sky2->tx_ring = NULL;
1832
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001833 return 0;
1834}
1835
1836static u16 sky2_phy_speed(const struct sky2_hw *hw, u16 aux)
1837{
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001838 if (hw->flags & SKY2_HW_FIBRE_PHY)
Stephen Hemminger793b8832005-09-14 16:06:14 -07001839 return SPEED_1000;
1840
Stephen Hemminger05745c42007-09-19 15:36:45 -07001841 if (!(hw->flags & SKY2_HW_GIGABIT)) {
1842 if (aux & PHY_M_PS_SPEED_100)
1843 return SPEED_100;
1844 else
1845 return SPEED_10;
1846 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001847
1848 switch (aux & PHY_M_PS_SPEED_MSK) {
1849 case PHY_M_PS_SPEED_1000:
1850 return SPEED_1000;
1851 case PHY_M_PS_SPEED_100:
1852 return SPEED_100;
1853 default:
1854 return SPEED_10;
1855 }
1856}
1857
1858static void sky2_link_up(struct sky2_port *sky2)
1859{
1860 struct sky2_hw *hw = sky2->hw;
1861 unsigned port = sky2->port;
1862 u16 reg;
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07001863 static const char *fc_name[] = {
1864 [FC_NONE] = "none",
1865 [FC_TX] = "tx",
1866 [FC_RX] = "rx",
1867 [FC_BOTH] = "both",
1868 };
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001869
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001870 /* enable Rx/Tx */
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -07001871 reg = gma_read16(hw, port, GM_GP_CTRL);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001872 reg |= GM_GPCR_RX_ENA | GM_GPCR_TX_ENA;
1873 gma_write16(hw, port, GM_GP_CTRL, reg);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001874
1875 gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_DEF_MSK);
1876
1877 netif_carrier_on(sky2->netdev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001878
Stephen Hemminger75e80682007-09-19 15:36:46 -07001879 mod_timer(&hw->watchdog_timer, jiffies + 1);
Stephen Hemminger32c2c302007-08-21 14:34:03 -07001880
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001881 /* Turn on link LED */
Stephen Hemminger793b8832005-09-14 16:06:14 -07001882 sky2_write8(hw, SK_REG(port, LNK_LED_REG),
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001883 LINKLED_ON | LINKLED_BLINK_OFF | LINKLED_LINKSYNC_OFF);
1884
1885 if (netif_msg_link(sky2))
1886 printk(KERN_INFO PFX
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07001887 "%s: Link is up at %d Mbps, %s duplex, flow control %s\n",
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001888 sky2->netdev->name, sky2->speed,
1889 sky2->duplex == DUPLEX_FULL ? "full" : "half",
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07001890 fc_name[sky2->flow_status]);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001891}
1892
1893static void sky2_link_down(struct sky2_port *sky2)
1894{
1895 struct sky2_hw *hw = sky2->hw;
1896 unsigned port = sky2->port;
1897 u16 reg;
1898
1899 gm_phy_write(hw, port, PHY_MARV_INT_MASK, 0);
1900
1901 reg = gma_read16(hw, port, GM_GP_CTRL);
1902 reg &= ~(GM_GPCR_RX_ENA | GM_GPCR_TX_ENA);
1903 gma_write16(hw, port, GM_GP_CTRL, reg);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001904
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001905 netif_carrier_off(sky2->netdev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001906
1907 /* Turn on link LED */
1908 sky2_write8(hw, SK_REG(port, LNK_LED_REG), LINKLED_OFF);
1909
1910 if (netif_msg_link(sky2))
1911 printk(KERN_INFO PFX "%s: Link is down.\n", sky2->netdev->name);
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -07001912
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001913 sky2_phy_init(hw, port);
1914}
1915
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07001916static enum flow_control sky2_flow(int rx, int tx)
1917{
1918 if (rx)
1919 return tx ? FC_BOTH : FC_RX;
1920 else
1921 return tx ? FC_TX : FC_NONE;
1922}
1923
Stephen Hemminger793b8832005-09-14 16:06:14 -07001924static int sky2_autoneg_done(struct sky2_port *sky2, u16 aux)
1925{
1926 struct sky2_hw *hw = sky2->hw;
1927 unsigned port = sky2->port;
Stephen Hemmingerda4c1ff2007-02-15 16:40:32 -08001928 u16 advert, lpa;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001929
Stephen Hemmingerda4c1ff2007-02-15 16:40:32 -08001930 advert = gm_phy_read(hw, port, PHY_MARV_AUNE_ADV);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001931 lpa = gm_phy_read(hw, port, PHY_MARV_AUNE_LP);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001932 if (lpa & PHY_M_AN_RF) {
1933 printk(KERN_ERR PFX "%s: remote fault", sky2->netdev->name);
1934 return -1;
1935 }
1936
Stephen Hemminger793b8832005-09-14 16:06:14 -07001937 if (!(aux & PHY_M_PS_SPDUP_RES)) {
1938 printk(KERN_ERR PFX "%s: speed/duplex mismatch",
1939 sky2->netdev->name);
1940 return -1;
1941 }
1942
Stephen Hemminger793b8832005-09-14 16:06:14 -07001943 sky2->speed = sky2_phy_speed(hw, aux);
Stephen Hemminger7c74ac12006-10-17 10:24:08 -07001944 sky2->duplex = (aux & PHY_M_PS_FULL_DUP) ? DUPLEX_FULL : DUPLEX_HALF;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001945
Stephen Hemmingerda4c1ff2007-02-15 16:40:32 -08001946 /* Since the pause result bits seem to in different positions on
1947 * different chips. look at registers.
1948 */
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001949 if (hw->flags & SKY2_HW_FIBRE_PHY) {
Stephen Hemmingerda4c1ff2007-02-15 16:40:32 -08001950 /* Shift for bits in fiber PHY */
1951 advert &= ~(ADVERTISE_PAUSE_CAP|ADVERTISE_PAUSE_ASYM);
1952 lpa &= ~(LPA_PAUSE_CAP|LPA_PAUSE_ASYM);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001953
Stephen Hemmingerda4c1ff2007-02-15 16:40:32 -08001954 if (advert & ADVERTISE_1000XPAUSE)
1955 advert |= ADVERTISE_PAUSE_CAP;
1956 if (advert & ADVERTISE_1000XPSE_ASYM)
1957 advert |= ADVERTISE_PAUSE_ASYM;
1958 if (lpa & LPA_1000XPAUSE)
1959 lpa |= LPA_PAUSE_CAP;
1960 if (lpa & LPA_1000XPAUSE_ASYM)
1961 lpa |= LPA_PAUSE_ASYM;
1962 }
1963
1964 sky2->flow_status = FC_NONE;
1965 if (advert & ADVERTISE_PAUSE_CAP) {
1966 if (lpa & LPA_PAUSE_CAP)
1967 sky2->flow_status = FC_BOTH;
1968 else if (advert & ADVERTISE_PAUSE_ASYM)
1969 sky2->flow_status = FC_RX;
1970 } else if (advert & ADVERTISE_PAUSE_ASYM) {
1971 if ((lpa & LPA_PAUSE_CAP) && (lpa & LPA_PAUSE_ASYM))
1972 sky2->flow_status = FC_TX;
1973 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07001974
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07001975 if (sky2->duplex == DUPLEX_HALF && sky2->speed < SPEED_1000
Stephen Hemminger93745492007-02-06 10:45:43 -08001976 && !(hw->chip_id == CHIP_ID_YUKON_EC_U || hw->chip_id == CHIP_ID_YUKON_EX))
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07001977 sky2->flow_status = FC_NONE;
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -07001978
Stephen Hemmingerda4c1ff2007-02-15 16:40:32 -08001979 if (sky2->flow_status & FC_TX)
Stephen Hemminger793b8832005-09-14 16:06:14 -07001980 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON);
1981 else
1982 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
1983
1984 return 0;
1985}
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001986
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001987/* Interrupt from PHY */
1988static void sky2_phy_intr(struct sky2_hw *hw, unsigned port)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001989{
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001990 struct net_device *dev = hw->dev[port];
1991 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001992 u16 istatus, phystat;
1993
Stephen Hemmingerebc646f2006-10-17 10:23:56 -07001994 if (!netif_running(dev))
1995 return;
1996
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001997 spin_lock(&sky2->phy_lock);
1998 istatus = gm_phy_read(hw, port, PHY_MARV_INT_STAT);
1999 phystat = gm_phy_read(hw, port, PHY_MARV_PHY_STAT);
2000
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002001 if (netif_msg_intr(sky2))
2002 printk(KERN_INFO PFX "%s: phy interrupt status 0x%x 0x%x\n",
2003 sky2->netdev->name, istatus, phystat);
2004
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -07002005 if (sky2->autoneg == AUTONEG_ENABLE && (istatus & PHY_M_IS_AN_COMPL)) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07002006 if (sky2_autoneg_done(sky2, phystat) == 0)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002007 sky2_link_up(sky2);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002008 goto out;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002009 }
2010
Stephen Hemminger793b8832005-09-14 16:06:14 -07002011 if (istatus & PHY_M_IS_LSP_CHANGE)
2012 sky2->speed = sky2_phy_speed(hw, phystat);
2013
2014 if (istatus & PHY_M_IS_DUP_CHANGE)
2015 sky2->duplex =
2016 (phystat & PHY_M_PS_FULL_DUP) ? DUPLEX_FULL : DUPLEX_HALF;
2017
2018 if (istatus & PHY_M_IS_LST_CHANGE) {
2019 if (phystat & PHY_M_PS_LINK_UP)
2020 sky2_link_up(sky2);
2021 else
2022 sky2_link_down(sky2);
2023 }
2024out:
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002025 spin_unlock(&sky2->phy_lock);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002026}
2027
Stephen Hemminger62335ab2007-02-06 10:45:42 -08002028/* Transmit timeout is only called if we are running, carrier is up
Stephen Hemminger302d1252006-01-17 13:43:20 -08002029 * and tx queue is full (stopped).
2030 */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002031static void sky2_tx_timeout(struct net_device *dev)
2032{
2033 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger8cc048e2005-12-09 11:35:07 -08002034 struct sky2_hw *hw = sky2->hw;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002035
2036 if (netif_msg_timer(sky2))
2037 printk(KERN_ERR PFX "%s: tx timeout\n", dev->name);
2038
Stephen Hemminger8f246642006-03-20 15:48:21 -08002039 printk(KERN_DEBUG PFX "%s: transmit ring %u .. %u report=%u done=%u\n",
Stephen Hemminger62335ab2007-02-06 10:45:42 -08002040 dev->name, sky2->tx_cons, sky2->tx_prod,
2041 sky2_read16(hw, sky2->port == 0 ? STAT_TXA1_RIDX : STAT_TXA2_RIDX),
2042 sky2_read16(hw, Q_ADDR(txqaddr[sky2->port], Q_DONE)));
Stephen Hemminger8cc048e2005-12-09 11:35:07 -08002043
Stephen Hemminger81906792007-02-15 16:40:33 -08002044 /* can't restart safely under softirq */
2045 schedule_work(&hw->restart_work);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002046}
2047
2048static int sky2_change_mtu(struct net_device *dev, int new_mtu)
2049{
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002050 struct sky2_port *sky2 = netdev_priv(dev);
2051 struct sky2_hw *hw = sky2->hw;
Stephen Hemmingerb628ed92007-04-11 14:48:01 -07002052 unsigned port = sky2->port;
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002053 int err;
2054 u16 ctl, mode;
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002055 u32 imask;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002056
2057 if (new_mtu < ETH_ZLEN || new_mtu > ETH_JUMBO_MTU)
2058 return -EINVAL;
2059
Stephen Hemminger05745c42007-09-19 15:36:45 -07002060 if (new_mtu > ETH_DATA_LEN &&
2061 (hw->chip_id == CHIP_ID_YUKON_FE ||
2062 hw->chip_id == CHIP_ID_YUKON_FE_P))
Stephen Hemmingerd2adf4f2007-04-11 14:48:02 -07002063 return -EINVAL;
2064
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002065 if (!netif_running(dev)) {
2066 dev->mtu = new_mtu;
2067 return 0;
2068 }
2069
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002070 imask = sky2_read32(hw, B0_IMSK);
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002071 sky2_write32(hw, B0_IMSK, 0);
2072
shemminger@osdl.org018d1c62005-11-30 11:45:18 -08002073 dev->trans_start = jiffies; /* prevent tx timeout */
2074 netif_stop_queue(dev);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002075 napi_disable(&hw->napi);
shemminger@osdl.org018d1c62005-11-30 11:45:18 -08002076
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002077 synchronize_irq(hw->pdev->irq);
2078
Stephen Hemminger39dbd952008-02-04 19:45:13 -08002079 if (!(hw->flags & SKY2_HW_RAM_BUFFER))
Stephen Hemminger69161612007-06-04 17:23:26 -07002080 sky2_set_tx_stfwd(hw, port);
Stephen Hemmingerb628ed92007-04-11 14:48:01 -07002081
2082 ctl = gma_read16(hw, port, GM_GP_CTRL);
2083 gma_write16(hw, port, GM_GP_CTRL, ctl & ~GM_GPCR_RX_ENA);
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002084 sky2_rx_stop(sky2);
2085 sky2_rx_clean(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002086
2087 dev->mtu = new_mtu;
Stephen Hemminger14d02632006-09-26 11:57:43 -07002088
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002089 mode = DATA_BLIND_VAL(DATA_BLIND_DEF) |
2090 GM_SMOD_VLAN_ENA | IPG_DATA_VAL(IPG_DATA_DEF);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002091
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002092 if (dev->mtu > ETH_DATA_LEN)
2093 mode |= GM_SMOD_JUMBO_ENA;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002094
Stephen Hemmingerb628ed92007-04-11 14:48:01 -07002095 gma_write16(hw, port, GM_SERIAL_MODE, mode);
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002096
Stephen Hemmingerb628ed92007-04-11 14:48:01 -07002097 sky2_write8(hw, RB_ADDR(rxqaddr[port], RB_CTRL), RB_ENA_OP_MD);
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002098
2099 err = sky2_rx_start(sky2);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002100 sky2_write32(hw, B0_IMSK, imask);
shemminger@osdl.org018d1c62005-11-30 11:45:18 -08002101
David S. Millerd1d08d12008-01-07 20:53:33 -08002102 sky2_read32(hw, B0_Y2_SP_LISR);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002103 napi_enable(&hw->napi);
2104
Stephen Hemminger1b537562005-12-20 15:08:07 -08002105 if (err)
2106 dev_close(dev);
2107 else {
Stephen Hemmingerb628ed92007-04-11 14:48:01 -07002108 gma_write16(hw, port, GM_GP_CTRL, ctl);
Stephen Hemminger1b537562005-12-20 15:08:07 -08002109
Stephen Hemminger1b537562005-12-20 15:08:07 -08002110 netif_wake_queue(dev);
2111 }
2112
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002113 return err;
2114}
2115
Stephen Hemminger14d02632006-09-26 11:57:43 -07002116/* For small just reuse existing skb for next receive */
2117static struct sk_buff *receive_copy(struct sky2_port *sky2,
2118 const struct rx_ring_info *re,
2119 unsigned length)
2120{
2121 struct sk_buff *skb;
2122
2123 skb = netdev_alloc_skb(sky2->netdev, length + 2);
2124 if (likely(skb)) {
2125 skb_reserve(skb, 2);
2126 pci_dma_sync_single_for_cpu(sky2->hw->pdev, re->data_addr,
2127 length, PCI_DMA_FROMDEVICE);
Arnaldo Carvalho de Melod626f622007-03-27 18:55:52 -03002128 skb_copy_from_linear_data(re->skb, skb->data, length);
Stephen Hemminger14d02632006-09-26 11:57:43 -07002129 skb->ip_summed = re->skb->ip_summed;
2130 skb->csum = re->skb->csum;
2131 pci_dma_sync_single_for_device(sky2->hw->pdev, re->data_addr,
2132 length, PCI_DMA_FROMDEVICE);
2133 re->skb->ip_summed = CHECKSUM_NONE;
Stephen Hemminger489b10c2006-10-03 16:39:12 -07002134 skb_put(skb, length);
Stephen Hemminger14d02632006-09-26 11:57:43 -07002135 }
2136 return skb;
2137}
2138
2139/* Adjust length of skb with fragments to match received data */
2140static void skb_put_frags(struct sk_buff *skb, unsigned int hdr_space,
2141 unsigned int length)
2142{
2143 int i, num_frags;
2144 unsigned int size;
2145
2146 /* put header into skb */
2147 size = min(length, hdr_space);
2148 skb->tail += size;
2149 skb->len += size;
2150 length -= size;
2151
2152 num_frags = skb_shinfo(skb)->nr_frags;
2153 for (i = 0; i < num_frags; i++) {
2154 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
2155
2156 if (length == 0) {
2157 /* don't need this page */
2158 __free_page(frag->page);
2159 --skb_shinfo(skb)->nr_frags;
2160 } else {
2161 size = min(length, (unsigned) PAGE_SIZE);
2162
2163 frag->size = size;
2164 skb->data_len += size;
2165 skb->truesize += size;
2166 skb->len += size;
2167 length -= size;
2168 }
2169 }
2170}
2171
2172/* Normal packet - take skb from ring element and put in a new one */
2173static struct sk_buff *receive_new(struct sky2_port *sky2,
2174 struct rx_ring_info *re,
2175 unsigned int length)
2176{
2177 struct sk_buff *skb, *nskb;
2178 unsigned hdr_space = sky2->rx_data_size;
2179
Stephen Hemminger14d02632006-09-26 11:57:43 -07002180 /* Don't be tricky about reusing pages (yet) */
2181 nskb = sky2_rx_alloc(sky2);
2182 if (unlikely(!nskb))
2183 return NULL;
2184
2185 skb = re->skb;
2186 sky2_rx_unmap_skb(sky2->hw->pdev, re);
2187
2188 prefetch(skb->data);
2189 re->skb = nskb;
2190 sky2_rx_map_skb(sky2->hw->pdev, re, hdr_space);
2191
2192 if (skb_shinfo(skb)->nr_frags)
2193 skb_put_frags(skb, hdr_space, length);
2194 else
Stephen Hemminger489b10c2006-10-03 16:39:12 -07002195 skb_put(skb, length);
Stephen Hemminger14d02632006-09-26 11:57:43 -07002196 return skb;
2197}
2198
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002199/*
2200 * Receive one packet.
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07002201 * For larger packets, get new buffer.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002202 */
shemminger@osdl.org497d7c82006-08-28 10:00:46 -07002203static struct sk_buff *sky2_receive(struct net_device *dev,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002204 u16 length, u32 status)
2205{
shemminger@osdl.org497d7c82006-08-28 10:00:46 -07002206 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger291ea612006-09-26 11:57:41 -07002207 struct rx_ring_info *re = sky2->rx_ring + sky2->rx_next;
Stephen Hemminger79e57d32005-09-19 15:42:33 -07002208 struct sk_buff *skb = NULL;
Stephen Hemmingerd6532232007-09-19 15:36:42 -07002209 u16 count = (status & GMR_FS_LEN) >> 16;
2210
2211#ifdef SKY2_VLAN_TAG_USED
2212 /* Account for vlan tag */
2213 if (sky2->vlgrp && (status & GMR_FS_VLAN))
2214 count -= VLAN_HLEN;
2215#endif
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002216
2217 if (unlikely(netif_msg_rx_status(sky2)))
2218 printk(KERN_DEBUG PFX "%s: rx slot %u status 0x%x len %d\n",
shemminger@osdl.org497d7c82006-08-28 10:00:46 -07002219 dev->name, sky2->rx_next, status, length);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002220
Stephen Hemminger793b8832005-09-14 16:06:14 -07002221 sky2->rx_next = (sky2->rx_next + 1) % sky2->rx_pending;
Stephen Hemmingerd70cd512005-12-09 11:35:09 -08002222 prefetch(sky2->rx_ring + sky2->rx_next);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002223
Stephen Hemminger3b12e012007-09-26 17:58:47 -07002224 /* This chip has hardware problems that generates bogus status.
2225 * So do only marginal checking and expect higher level protocols
2226 * to handle crap frames.
2227 */
2228 if (sky2->hw->chip_id == CHIP_ID_YUKON_FE_P &&
2229 sky2->hw->chip_rev == CHIP_REV_YU_FE2_A0 &&
2230 length != count)
2231 goto okay;
2232
shemminger@osdl.org42eeea02005-11-30 11:45:13 -08002233 if (status & GMR_FS_ANY_ERR)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002234 goto error;
2235
shemminger@osdl.org42eeea02005-11-30 11:45:13 -08002236 if (!(status & GMR_FS_RX_OK))
2237 goto resubmit;
2238
Stephen Hemmingerd6532232007-09-19 15:36:42 -07002239 /* if length reported by DMA does not match PHY, packet was truncated */
2240 if (length != count)
Stephen Hemminger3b12e012007-09-26 17:58:47 -07002241 goto len_error;
Stephen Hemminger71749532007-07-09 15:33:40 -07002242
Stephen Hemminger3b12e012007-09-26 17:58:47 -07002243okay:
Stephen Hemminger14d02632006-09-26 11:57:43 -07002244 if (length < copybreak)
2245 skb = receive_copy(sky2, re, length);
2246 else
2247 skb = receive_new(sky2, re, length);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002248resubmit:
Stephen Hemminger14d02632006-09-26 11:57:43 -07002249 sky2_rx_submit(sky2, re);
Stephen Hemminger79e57d32005-09-19 15:42:33 -07002250
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002251 return skb;
2252
Stephen Hemminger3b12e012007-09-26 17:58:47 -07002253len_error:
Stephen Hemminger71749532007-07-09 15:33:40 -07002254 /* Truncation of overlength packets
2255 causes PHY length to not match MAC length */
Stephen Hemminger7138a0f2007-10-11 19:48:22 -07002256 ++dev->stats.rx_length_errors;
Stephen Hemmingerd6532232007-09-19 15:36:42 -07002257 if (netif_msg_rx_err(sky2) && net_ratelimit())
Stephen Hemminger3b12e012007-09-26 17:58:47 -07002258 pr_info(PFX "%s: rx length error: status %#x length %d\n",
2259 dev->name, status, length);
Stephen Hemmingerd6532232007-09-19 15:36:42 -07002260 goto resubmit;
Stephen Hemminger71749532007-07-09 15:33:40 -07002261
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002262error:
Stephen Hemminger7138a0f2007-10-11 19:48:22 -07002263 ++dev->stats.rx_errors;
Stephen Hemmingerb6d77732006-10-17 10:24:16 -07002264 if (status & GMR_FS_RX_FF_OV) {
Stephen Hemminger7138a0f2007-10-11 19:48:22 -07002265 dev->stats.rx_over_errors++;
Stephen Hemmingerb6d77732006-10-17 10:24:16 -07002266 goto resubmit;
2267 }
Stephen Hemminger6e15b712005-12-20 15:08:09 -08002268
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002269 if (netif_msg_rx_err(sky2) && net_ratelimit())
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002270 printk(KERN_INFO PFX "%s: rx error, status 0x%x length %d\n",
shemminger@osdl.org497d7c82006-08-28 10:00:46 -07002271 dev->name, status, length);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002272
2273 if (status & (GMR_FS_LONG_ERR | GMR_FS_UN_SIZE))
Stephen Hemminger7138a0f2007-10-11 19:48:22 -07002274 dev->stats.rx_length_errors++;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002275 if (status & GMR_FS_FRAGMENT)
Stephen Hemminger7138a0f2007-10-11 19:48:22 -07002276 dev->stats.rx_frame_errors++;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002277 if (status & GMR_FS_CRC_ERR)
Stephen Hemminger7138a0f2007-10-11 19:48:22 -07002278 dev->stats.rx_crc_errors++;
Stephen Hemminger79e57d32005-09-19 15:42:33 -07002279
Stephen Hemminger793b8832005-09-14 16:06:14 -07002280 goto resubmit;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002281}
2282
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002283/* Transmit complete */
2284static inline void sky2_tx_done(struct net_device *dev, u16 last)
Stephen Hemminger13b97b72005-12-09 11:35:03 -08002285{
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002286 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger302d1252006-01-17 13:43:20 -08002287
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002288 if (netif_running(dev)) {
Stephen Hemminger2bb8c262006-09-26 11:57:42 -07002289 netif_tx_lock(dev);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002290 sky2_tx_complete(sky2, last);
Stephen Hemminger2bb8c262006-09-26 11:57:42 -07002291 netif_tx_unlock(dev);
shemminger@osdl.org22247952005-11-30 11:45:19 -08002292 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002293}
2294
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002295/* Process status response ring */
Stephen Hemminger26691832007-10-11 18:31:13 -07002296static int sky2_status_intr(struct sky2_hw *hw, int to_do, u16 idx)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002297{
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002298 int work_done = 0;
Stephen Hemminger55c9dd32007-07-09 15:33:37 -07002299 unsigned rx[2] = { 0, 0 };
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002300
Stephen Hemmingeraf2a58a2005-12-09 11:35:04 -08002301 rmb();
Stephen Hemminger26691832007-10-11 18:31:13 -07002302 do {
Stephen Hemminger55c9dd32007-07-09 15:33:37 -07002303 struct sky2_port *sky2;
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002304 struct sky2_status_le *le = hw->st_le + hw->st_idx;
Stephen Hemmingerab5adec2007-11-05 15:52:09 -08002305 unsigned port;
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002306 struct net_device *dev;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002307 struct sk_buff *skb;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002308 u32 status;
2309 u16 length;
Stephen Hemmingerab5adec2007-11-05 15:52:09 -08002310 u8 opcode = le->opcode;
2311
2312 if (!(opcode & HW_OWNER))
2313 break;
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002314
Stephen Hemmingercb5d9542006-05-08 15:11:29 -07002315 hw->st_idx = RING_NEXT(hw->st_idx, STATUS_RING_SIZE);
shemminger@osdl.orgbea86102005-10-26 12:16:10 -07002316
Stephen Hemmingerab5adec2007-11-05 15:52:09 -08002317 port = le->css & CSS_LINK_BIT;
Stephen Hemminger69161612007-06-04 17:23:26 -07002318 dev = hw->dev[port];
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002319 sky2 = netdev_priv(dev);
Stephen Hemmingerf65b1382006-09-06 12:45:02 -07002320 length = le16_to_cpu(le->length);
2321 status = le32_to_cpu(le->status);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002322
Stephen Hemmingerab5adec2007-11-05 15:52:09 -08002323 le->opcode = 0;
2324 switch (opcode & ~HW_OWNER) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002325 case OP_RXSTAT:
Stephen Hemminger55c9dd32007-07-09 15:33:37 -07002326 ++rx[port];
shemminger@osdl.org497d7c82006-08-28 10:00:46 -07002327 skb = sky2_receive(dev, length, status);
Stephen Hemminger3225b912007-05-14 12:38:12 -07002328 if (unlikely(!skb)) {
Stephen Hemminger7138a0f2007-10-11 19:48:22 -07002329 dev->stats.rx_dropped++;
Stephen Hemminger55c9dd32007-07-09 15:33:37 -07002330 break;
Stephen Hemminger3225b912007-05-14 12:38:12 -07002331 }
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002332
Stephen Hemminger69161612007-06-04 17:23:26 -07002333 /* This chip reports checksum status differently */
Stephen Hemminger05745c42007-09-19 15:36:45 -07002334 if (hw->flags & SKY2_HW_NEW_LE) {
Stephen Hemminger69161612007-06-04 17:23:26 -07002335 if (sky2->rx_csum &&
2336 (le->css & (CSS_ISIPV4 | CSS_ISIPV6)) &&
2337 (le->css & CSS_TCPUDPCSOK))
2338 skb->ip_summed = CHECKSUM_UNNECESSARY;
2339 else
2340 skb->ip_summed = CHECKSUM_NONE;
2341 }
2342
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002343 skb->protocol = eth_type_trans(skb, dev);
Stephen Hemminger7138a0f2007-10-11 19:48:22 -07002344 dev->stats.rx_packets++;
2345 dev->stats.rx_bytes += skb->len;
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002346 dev->last_rx = jiffies;
2347
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07002348#ifdef SKY2_VLAN_TAG_USED
2349 if (sky2->vlgrp && (status & GMR_FS_VLAN)) {
2350 vlan_hwaccel_receive_skb(skb,
2351 sky2->vlgrp,
2352 be16_to_cpu(sky2->rx_tag));
2353 } else
2354#endif
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002355 netif_receive_skb(skb);
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002356
Stephen Hemminger22e11702006-07-12 15:23:48 -07002357 /* Stop after net poll weight */
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002358 if (++work_done >= to_do)
2359 goto exit_loop;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002360 break;
2361
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07002362#ifdef SKY2_VLAN_TAG_USED
2363 case OP_RXVLAN:
2364 sky2->rx_tag = length;
2365 break;
2366
2367 case OP_RXCHKSVLAN:
2368 sky2->rx_tag = length;
2369 /* fall through */
2370#endif
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002371 case OP_RXCHKS:
Stephen Hemminger87418302007-03-08 12:42:30 -08002372 if (!sky2->rx_csum)
2373 break;
2374
Stephen Hemminger05745c42007-09-19 15:36:45 -07002375 /* If this happens then driver assuming wrong format */
2376 if (unlikely(hw->flags & SKY2_HW_NEW_LE)) {
2377 if (net_ratelimit())
2378 printk(KERN_NOTICE "%s: unexpected"
2379 " checksum status\n",
2380 dev->name);
Stephen Hemminger69161612007-06-04 17:23:26 -07002381 break;
Stephen Hemminger05745c42007-09-19 15:36:45 -07002382 }
Stephen Hemminger69161612007-06-04 17:23:26 -07002383
Stephen Hemminger87418302007-03-08 12:42:30 -08002384 /* Both checksum counters are programmed to start at
2385 * the same offset, so unless there is a problem they
2386 * should match. This failure is an early indication that
2387 * hardware receive checksumming won't work.
2388 */
2389 if (likely(status >> 16 == (status & 0xffff))) {
2390 skb = sky2->rx_ring[sky2->rx_next].skb;
2391 skb->ip_summed = CHECKSUM_COMPLETE;
2392 skb->csum = status & 0xffff;
2393 } else {
2394 printk(KERN_NOTICE PFX "%s: hardware receive "
2395 "checksum problem (status = %#x)\n",
2396 dev->name, status);
2397 sky2->rx_csum = 0;
2398 sky2_write32(sky2->hw,
Stephen Hemminger69161612007-06-04 17:23:26 -07002399 Q_ADDR(rxqaddr[port], Q_CSR),
Stephen Hemminger87418302007-03-08 12:42:30 -08002400 BMU_DIS_RX_CHKSUM);
2401 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002402 break;
2403
2404 case OP_TXINDEXLE:
Stephen Hemminger13b97b72005-12-09 11:35:03 -08002405 /* TX index reports status for both ports */
Stephen Hemmingerf55925d2006-05-08 15:11:28 -07002406 BUILD_BUG_ON(TX_RING_SIZE > 0x1000);
2407 sky2_tx_done(hw->dev[0], status & 0xfff);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002408 if (hw->dev[1])
2409 sky2_tx_done(hw->dev[1],
2410 ((status >> 24) & 0xff)
2411 | (u16)(length & 0xf) << 8);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002412 break;
2413
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002414 default:
2415 if (net_ratelimit())
Stephen Hemminger793b8832005-09-14 16:06:14 -07002416 printk(KERN_WARNING PFX
Stephen Hemmingerab5adec2007-11-05 15:52:09 -08002417 "unknown status opcode 0x%x\n", opcode);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002418 }
Stephen Hemminger26691832007-10-11 18:31:13 -07002419 } while (hw->st_idx != idx);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002420
Stephen Hemmingerfe2a24d2006-08-01 11:55:23 -07002421 /* Fully processed status ring so clear irq */
2422 sky2_write32(hw, STAT_CTRL, SC_STAT_CLR_IRQ);
2423
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002424exit_loop:
Stephen Hemminger55c9dd32007-07-09 15:33:37 -07002425 if (rx[0])
2426 sky2_rx_update(netdev_priv(hw->dev[0]), Q_R1);
Stephen Hemminger22e11702006-07-12 15:23:48 -07002427
Stephen Hemminger55c9dd32007-07-09 15:33:37 -07002428 if (rx[1])
2429 sky2_rx_update(netdev_priv(hw->dev[1]), Q_R2);
Stephen Hemminger22e11702006-07-12 15:23:48 -07002430
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002431 return work_done;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002432}
2433
2434static void sky2_hw_error(struct sky2_hw *hw, unsigned port, u32 status)
2435{
2436 struct net_device *dev = hw->dev[port];
2437
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002438 if (net_ratelimit())
2439 printk(KERN_INFO PFX "%s: hw error interrupt status 0x%x\n",
2440 dev->name, status);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002441
2442 if (status & Y2_IS_PAR_RD1) {
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002443 if (net_ratelimit())
2444 printk(KERN_ERR PFX "%s: ram data read parity error\n",
2445 dev->name);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002446 /* Clear IRQ */
2447 sky2_write16(hw, RAM_BUFFER(port, B3_RI_CTRL), RI_CLR_RD_PERR);
2448 }
2449
2450 if (status & Y2_IS_PAR_WR1) {
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002451 if (net_ratelimit())
2452 printk(KERN_ERR PFX "%s: ram data write parity error\n",
2453 dev->name);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002454
2455 sky2_write16(hw, RAM_BUFFER(port, B3_RI_CTRL), RI_CLR_WR_PERR);
2456 }
2457
2458 if (status & Y2_IS_PAR_MAC1) {
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002459 if (net_ratelimit())
2460 printk(KERN_ERR PFX "%s: MAC parity error\n", dev->name);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002461 sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_CLI_TX_PE);
2462 }
2463
2464 if (status & Y2_IS_PAR_RX1) {
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002465 if (net_ratelimit())
2466 printk(KERN_ERR PFX "%s: RX parity error\n", dev->name);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002467 sky2_write32(hw, Q_ADDR(rxqaddr[port], Q_CSR), BMU_CLR_IRQ_PAR);
2468 }
2469
2470 if (status & Y2_IS_TCP_TXA1) {
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002471 if (net_ratelimit())
2472 printk(KERN_ERR PFX "%s: TCP segmentation error\n",
2473 dev->name);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002474 sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR), BMU_CLR_IRQ_TCP);
2475 }
2476}
2477
2478static void sky2_hw_intr(struct sky2_hw *hw)
2479{
Stephen Hemminger555382c2007-08-29 12:58:14 -07002480 struct pci_dev *pdev = hw->pdev;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002481 u32 status = sky2_read32(hw, B0_HWE_ISRC);
Stephen Hemminger555382c2007-08-29 12:58:14 -07002482 u32 hwmsk = sky2_read32(hw, B0_HWE_IMSK);
2483
2484 status &= hwmsk;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002485
Stephen Hemminger793b8832005-09-14 16:06:14 -07002486 if (status & Y2_IS_TIST_OV)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002487 sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002488
2489 if (status & (Y2_IS_MST_ERR | Y2_IS_IRQ_STAT)) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07002490 u16 pci_err;
2491
Stephen Hemminger82637e82008-01-23 19:16:04 -08002492 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08002493 pci_err = sky2_pci_read16(hw, PCI_STATUS);
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002494 if (net_ratelimit())
Stephen Hemminger555382c2007-08-29 12:58:14 -07002495 dev_err(&pdev->dev, "PCI hardware error (0x%x)\n",
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08002496 pci_err);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002497
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08002498 sky2_pci_write16(hw, PCI_STATUS,
Stephen Hemminger167f53d2007-09-25 19:01:02 -07002499 pci_err | PCI_STATUS_ERROR_BITS);
Stephen Hemminger82637e82008-01-23 19:16:04 -08002500 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002501 }
2502
2503 if (status & Y2_IS_PCI_EXP) {
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07002504 /* PCI-Express uncorrectable Error occurred */
Stephen Hemminger555382c2007-08-29 12:58:14 -07002505 u32 err;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002506
Stephen Hemminger82637e82008-01-23 19:16:04 -08002507 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
Stephen Hemminger7782c8c2007-11-27 11:02:32 -08002508 err = sky2_read32(hw, Y2_CFG_AER + PCI_ERR_UNCOR_STATUS);
2509 sky2_write32(hw, Y2_CFG_AER + PCI_ERR_UNCOR_STATUS,
2510 0xfffffffful);
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002511 if (net_ratelimit())
Stephen Hemminger555382c2007-08-29 12:58:14 -07002512 dev_err(&pdev->dev, "PCI Express error (0x%x)\n", err);
Stephen Hemmingercf06ffb2007-11-05 15:52:13 -08002513
Stephen Hemminger7782c8c2007-11-27 11:02:32 -08002514 sky2_read32(hw, Y2_CFG_AER + PCI_ERR_UNCOR_STATUS);
Stephen Hemminger82637e82008-01-23 19:16:04 -08002515 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002516 }
2517
2518 if (status & Y2_HWE_L1_MASK)
2519 sky2_hw_error(hw, 0, status);
2520 status >>= 8;
2521 if (status & Y2_HWE_L1_MASK)
2522 sky2_hw_error(hw, 1, status);
2523}
2524
2525static void sky2_mac_intr(struct sky2_hw *hw, unsigned port)
2526{
2527 struct net_device *dev = hw->dev[port];
2528 struct sky2_port *sky2 = netdev_priv(dev);
2529 u8 status = sky2_read8(hw, SK_REG(port, GMAC_IRQ_SRC));
2530
2531 if (netif_msg_intr(sky2))
2532 printk(KERN_INFO PFX "%s: mac interrupt status 0x%x\n",
2533 dev->name, status);
2534
Stephen Hemmingera3caead2007-05-14 12:38:13 -07002535 if (status & GM_IS_RX_CO_OV)
2536 gma_read16(hw, port, GM_RX_IRQ_SRC);
2537
2538 if (status & GM_IS_TX_CO_OV)
2539 gma_read16(hw, port, GM_TX_IRQ_SRC);
2540
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002541 if (status & GM_IS_RX_FF_OR) {
Stephen Hemminger7138a0f2007-10-11 19:48:22 -07002542 ++dev->stats.rx_fifo_errors;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002543 sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_CLI_RX_FO);
2544 }
2545
2546 if (status & GM_IS_TX_FF_UR) {
Stephen Hemminger7138a0f2007-10-11 19:48:22 -07002547 ++dev->stats.tx_fifo_errors;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002548 sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_CLI_TX_FU);
2549 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002550}
2551
Stephen Hemminger40b01722007-04-11 14:47:59 -07002552/* This should never happen it is a bug. */
2553static void sky2_le_error(struct sky2_hw *hw, unsigned port,
2554 u16 q, unsigned ring_size)
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002555{
2556 struct net_device *dev = hw->dev[port];
2557 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger40b01722007-04-11 14:47:59 -07002558 unsigned idx;
2559 const u64 *le = (q == Q_R1 || q == Q_R2)
2560 ? (u64 *) sky2->rx_le : (u64 *) sky2->tx_le;
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002561
Stephen Hemminger40b01722007-04-11 14:47:59 -07002562 idx = sky2_read16(hw, Y2_QADDR(q, PREF_UNIT_GET_IDX));
2563 printk(KERN_ERR PFX "%s: descriptor error q=%#x get=%u [%llx] put=%u\n",
2564 dev->name, (unsigned) q, idx, (unsigned long long) le[idx],
2565 (unsigned) sky2_read16(hw, Y2_QADDR(q, PREF_UNIT_PUT_IDX)));
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002566
Stephen Hemminger40b01722007-04-11 14:47:59 -07002567 sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_CLR_IRQ_CHK);
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002568}
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002569
Stephen Hemminger75e80682007-09-19 15:36:46 -07002570static int sky2_rx_hung(struct net_device *dev)
2571{
2572 struct sky2_port *sky2 = netdev_priv(dev);
2573 struct sky2_hw *hw = sky2->hw;
2574 unsigned port = sky2->port;
2575 unsigned rxq = rxqaddr[port];
2576 u32 mac_rp = sky2_read32(hw, SK_REG(port, RX_GMF_RP));
2577 u8 mac_lev = sky2_read8(hw, SK_REG(port, RX_GMF_RLEV));
2578 u8 fifo_rp = sky2_read8(hw, Q_ADDR(rxq, Q_RP));
2579 u8 fifo_lev = sky2_read8(hw, Q_ADDR(rxq, Q_RL));
2580
2581 /* If idle and MAC or PCI is stuck */
2582 if (sky2->check.last == dev->last_rx &&
2583 ((mac_rp == sky2->check.mac_rp &&
2584 mac_lev != 0 && mac_lev >= sky2->check.mac_lev) ||
2585 /* Check if the PCI RX hang */
2586 (fifo_rp == sky2->check.fifo_rp &&
2587 fifo_lev != 0 && fifo_lev >= sky2->check.fifo_lev))) {
2588 printk(KERN_DEBUG PFX "%s: hung mac %d:%d fifo %d (%d:%d)\n",
2589 dev->name, mac_lev, mac_rp, fifo_lev, fifo_rp,
2590 sky2_read8(hw, Q_ADDR(rxq, Q_WP)));
2591 return 1;
2592 } else {
2593 sky2->check.last = dev->last_rx;
2594 sky2->check.mac_rp = mac_rp;
2595 sky2->check.mac_lev = mac_lev;
2596 sky2->check.fifo_rp = fifo_rp;
2597 sky2->check.fifo_lev = fifo_lev;
2598 return 0;
2599 }
2600}
2601
Stephen Hemminger32c2c302007-08-21 14:34:03 -07002602static void sky2_watchdog(unsigned long arg)
Stephen Hemmingerd27ed382006-04-25 10:58:51 -07002603{
Stephen Hemminger01bd7562006-05-08 15:11:30 -07002604 struct sky2_hw *hw = (struct sky2_hw *) arg;
Stephen Hemmingerd27ed382006-04-25 10:58:51 -07002605
Stephen Hemminger75e80682007-09-19 15:36:46 -07002606 /* Check for lost IRQ once a second */
Stephen Hemminger32c2c302007-08-21 14:34:03 -07002607 if (sky2_read32(hw, B0_ISRC)) {
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002608 napi_schedule(&hw->napi);
Stephen Hemminger75e80682007-09-19 15:36:46 -07002609 } else {
2610 int i, active = 0;
2611
2612 for (i = 0; i < hw->ports; i++) {
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002613 struct net_device *dev = hw->dev[i];
Stephen Hemminger75e80682007-09-19 15:36:46 -07002614 if (!netif_running(dev))
2615 continue;
2616 ++active;
2617
2618 /* For chips with Rx FIFO, check if stuck */
Stephen Hemminger39dbd952008-02-04 19:45:13 -08002619 if ((hw->flags & SKY2_HW_RAM_BUFFER) &&
Stephen Hemminger75e80682007-09-19 15:36:46 -07002620 sky2_rx_hung(dev)) {
2621 pr_info(PFX "%s: receiver hang detected\n",
2622 dev->name);
2623 schedule_work(&hw->restart_work);
2624 return;
2625 }
2626 }
2627
2628 if (active == 0)
2629 return;
Stephen Hemminger32c2c302007-08-21 14:34:03 -07002630 }
2631
Stephen Hemminger75e80682007-09-19 15:36:46 -07002632 mod_timer(&hw->watchdog_timer, round_jiffies(jiffies + HZ));
Stephen Hemmingerd27ed382006-04-25 10:58:51 -07002633}
2634
Stephen Hemminger40b01722007-04-11 14:47:59 -07002635/* Hardware/software error handling */
2636static void sky2_err_intr(struct sky2_hw *hw, u32 status)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002637{
Stephen Hemminger40b01722007-04-11 14:47:59 -07002638 if (net_ratelimit())
2639 dev_warn(&hw->pdev->dev, "error interrupt status=%#x\n", status);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002640
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002641 if (status & Y2_IS_HW_ERR)
2642 sky2_hw_intr(hw);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002643
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002644 if (status & Y2_IS_IRQ_MAC1)
2645 sky2_mac_intr(hw, 0);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002646
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002647 if (status & Y2_IS_IRQ_MAC2)
2648 sky2_mac_intr(hw, 1);
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002649
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002650 if (status & Y2_IS_CHK_RX1)
Stephen Hemminger40b01722007-04-11 14:47:59 -07002651 sky2_le_error(hw, 0, Q_R1, RX_LE_SIZE);
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002652
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002653 if (status & Y2_IS_CHK_RX2)
Stephen Hemminger40b01722007-04-11 14:47:59 -07002654 sky2_le_error(hw, 1, Q_R2, RX_LE_SIZE);
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002655
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002656 if (status & Y2_IS_CHK_TXA1)
Stephen Hemminger40b01722007-04-11 14:47:59 -07002657 sky2_le_error(hw, 0, Q_XA1, TX_RING_SIZE);
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002658
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002659 if (status & Y2_IS_CHK_TXA2)
Stephen Hemminger40b01722007-04-11 14:47:59 -07002660 sky2_le_error(hw, 1, Q_XA2, TX_RING_SIZE);
2661}
2662
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002663static int sky2_poll(struct napi_struct *napi, int work_limit)
Stephen Hemminger40b01722007-04-11 14:47:59 -07002664{
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002665 struct sky2_hw *hw = container_of(napi, struct sky2_hw, napi);
Stephen Hemminger40b01722007-04-11 14:47:59 -07002666 u32 status = sky2_read32(hw, B0_Y2_SP_EISR);
David S. Miller6f535762007-10-11 18:08:29 -07002667 int work_done = 0;
Stephen Hemminger26691832007-10-11 18:31:13 -07002668 u16 idx;
Stephen Hemminger40b01722007-04-11 14:47:59 -07002669
2670 if (unlikely(status & Y2_IS_ERROR))
2671 sky2_err_intr(hw, status);
2672
2673 if (status & Y2_IS_IRQ_PHY1)
2674 sky2_phy_intr(hw, 0);
2675
2676 if (status & Y2_IS_IRQ_PHY2)
2677 sky2_phy_intr(hw, 1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002678
Stephen Hemminger26691832007-10-11 18:31:13 -07002679 while ((idx = sky2_read16(hw, STAT_PUT_IDX)) != hw->st_idx) {
2680 work_done += sky2_status_intr(hw, work_limit - work_done, idx);
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002681
David S. Miller6f535762007-10-11 18:08:29 -07002682 if (work_done >= work_limit)
Stephen Hemminger26691832007-10-11 18:31:13 -07002683 goto done;
Stephen Hemmingerfe2a24d2006-08-01 11:55:23 -07002684 }
David S. Miller6f535762007-10-11 18:08:29 -07002685
Stephen Hemminger26691832007-10-11 18:31:13 -07002686 /* Bug/Errata workaround?
2687 * Need to kick the TX irq moderation timer.
2688 */
2689 if (sky2_read8(hw, STAT_TX_TIMER_CTRL) == TIM_START) {
2690 sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_STOP);
2691 sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
2692 }
2693 napi_complete(napi);
2694 sky2_read32(hw, B0_Y2_SP_LISR);
2695done:
2696
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002697 return work_done;
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002698}
2699
David Howells7d12e782006-10-05 14:55:46 +01002700static irqreturn_t sky2_intr(int irq, void *dev_id)
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002701{
2702 struct sky2_hw *hw = dev_id;
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002703 u32 status;
2704
2705 /* Reading this mask interrupts as side effect */
2706 status = sky2_read32(hw, B0_Y2_SP_ISRC2);
2707 if (status == 0 || status == ~0)
2708 return IRQ_NONE;
2709
2710 prefetch(&hw->st_le[hw->st_idx]);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002711
2712 napi_schedule(&hw->napi);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002713
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002714 return IRQ_HANDLED;
2715}
2716
2717#ifdef CONFIG_NET_POLL_CONTROLLER
2718static void sky2_netpoll(struct net_device *dev)
2719{
2720 struct sky2_port *sky2 = netdev_priv(dev);
2721
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002722 napi_schedule(&sky2->hw->napi);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002723}
2724#endif
2725
2726/* Chip internal frequency for clock calculations */
Stephen Hemminger05745c42007-09-19 15:36:45 -07002727static u32 sky2_mhz(const struct sky2_hw *hw)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002728{
Stephen Hemminger793b8832005-09-14 16:06:14 -07002729 switch (hw->chip_id) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002730 case CHIP_ID_YUKON_EC:
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -08002731 case CHIP_ID_YUKON_EC_U:
Stephen Hemminger93745492007-02-06 10:45:43 -08002732 case CHIP_ID_YUKON_EX:
Stephen Hemmingered4d4162008-01-10 16:14:14 -08002733 case CHIP_ID_YUKON_SUPR:
Stephen Hemminger0ce8b982008-06-17 09:04:27 -07002734 case CHIP_ID_YUKON_UL_2:
Stephen Hemminger05745c42007-09-19 15:36:45 -07002735 return 125;
2736
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002737 case CHIP_ID_YUKON_FE:
Stephen Hemminger05745c42007-09-19 15:36:45 -07002738 return 100;
2739
2740 case CHIP_ID_YUKON_FE_P:
2741 return 50;
2742
2743 case CHIP_ID_YUKON_XL:
2744 return 156;
2745
2746 default:
2747 BUG();
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002748 }
2749}
2750
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002751static inline u32 sky2_us2clk(const struct sky2_hw *hw, u32 us)
2752{
Stephen Hemmingerfb173582005-12-09 11:34:56 -08002753 return sky2_mhz(hw) * us;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002754}
2755
Stephen Hemmingerfb173582005-12-09 11:34:56 -08002756static inline u32 sky2_clk2us(const struct sky2_hw *hw, u32 clk)
2757{
2758 return clk / sky2_mhz(hw);
2759}
2760
2761
Stephen Hemmingere3173832007-02-06 10:45:39 -08002762static int __devinit sky2_init(struct sky2_hw *hw)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002763{
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07002764 u8 t8;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002765
Stephen Hemminger167f53d2007-09-25 19:01:02 -07002766 /* Enable all clocks and check for bad PCI access */
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08002767 sky2_pci_write32(hw, PCI_DEV_REG3, 0);
Stephen Hemminger451af332007-06-04 17:23:24 -07002768
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002769 sky2_write8(hw, B0_CTST, CS_RST_CLR);
Stephen Hemminger08c06d82006-01-30 11:37:54 -08002770
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002771 hw->chip_id = sky2_read8(hw, B2_CHIP_ID);
Stephen Hemmingerea76e632007-09-19 15:36:44 -07002772 hw->chip_rev = (sky2_read8(hw, B2_MAC_CFG) & CFG_CHIP_R_MSK) >> 4;
2773
2774 switch(hw->chip_id) {
2775 case CHIP_ID_YUKON_XL:
Stephen Hemminger39dbd952008-02-04 19:45:13 -08002776 hw->flags = SKY2_HW_GIGABIT | SKY2_HW_NEWER_PHY;
Stephen Hemmingerea76e632007-09-19 15:36:44 -07002777 break;
2778
2779 case CHIP_ID_YUKON_EC_U:
2780 hw->flags = SKY2_HW_GIGABIT
2781 | SKY2_HW_NEWER_PHY
2782 | SKY2_HW_ADV_POWER_CTL;
2783 break;
2784
2785 case CHIP_ID_YUKON_EX:
2786 hw->flags = SKY2_HW_GIGABIT
2787 | SKY2_HW_NEWER_PHY
2788 | SKY2_HW_NEW_LE
2789 | SKY2_HW_ADV_POWER_CTL;
2790
2791 /* New transmit checksum */
2792 if (hw->chip_rev != CHIP_REV_YU_EX_B0)
2793 hw->flags |= SKY2_HW_AUTO_TX_SUM;
2794 break;
2795
2796 case CHIP_ID_YUKON_EC:
2797 /* This rev is really old, and requires untested workarounds */
2798 if (hw->chip_rev == CHIP_REV_YU_EC_A1) {
2799 dev_err(&hw->pdev->dev, "unsupported revision Yukon-EC rev A1\n");
2800 return -EOPNOTSUPP;
2801 }
Stephen Hemminger39dbd952008-02-04 19:45:13 -08002802 hw->flags = SKY2_HW_GIGABIT;
Stephen Hemmingerea76e632007-09-19 15:36:44 -07002803 break;
2804
2805 case CHIP_ID_YUKON_FE:
Stephen Hemmingerea76e632007-09-19 15:36:44 -07002806 break;
2807
Stephen Hemminger05745c42007-09-19 15:36:45 -07002808 case CHIP_ID_YUKON_FE_P:
2809 hw->flags = SKY2_HW_NEWER_PHY
2810 | SKY2_HW_NEW_LE
2811 | SKY2_HW_AUTO_TX_SUM
2812 | SKY2_HW_ADV_POWER_CTL;
2813 break;
Stephen Hemmingered4d4162008-01-10 16:14:14 -08002814
2815 case CHIP_ID_YUKON_SUPR:
2816 hw->flags = SKY2_HW_GIGABIT
2817 | SKY2_HW_NEWER_PHY
2818 | SKY2_HW_NEW_LE
2819 | SKY2_HW_AUTO_TX_SUM
2820 | SKY2_HW_ADV_POWER_CTL;
2821 break;
2822
Stephen Hemminger0ce8b982008-06-17 09:04:27 -07002823 case CHIP_ID_YUKON_UL_2:
2824 hw->flags = SKY2_HW_GIGABIT
2825 | SKY2_HW_ADV_POWER_CTL;
2826 break;
2827
Stephen Hemmingerea76e632007-09-19 15:36:44 -07002828 default:
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08002829 dev_err(&hw->pdev->dev, "unsupported chip type 0x%x\n",
2830 hw->chip_id);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002831 return -EOPNOTSUPP;
2832 }
2833
Stephen Hemmingere3173832007-02-06 10:45:39 -08002834 hw->pmd_type = sky2_read8(hw, B2_PMD_TYP);
Stephen Hemmingerea76e632007-09-19 15:36:44 -07002835 if (hw->pmd_type == 'L' || hw->pmd_type == 'S' || hw->pmd_type == 'P')
2836 hw->flags |= SKY2_HW_FIBRE_PHY;
2837
Stephen Hemmingere3173832007-02-06 10:45:39 -08002838 hw->ports = 1;
2839 t8 = sky2_read8(hw, B2_Y2_HW_RES);
2840 if ((t8 & CFG_DUAL_MAC_MSK) == CFG_DUAL_MAC_MSK) {
2841 if (!(sky2_read8(hw, B2_Y2_CLK_GATE) & Y2_STATUS_LNK2_INAC))
2842 ++hw->ports;
2843 }
2844
2845 return 0;
2846}
2847
2848static void sky2_reset(struct sky2_hw *hw)
2849{
Stephen Hemminger555382c2007-08-29 12:58:14 -07002850 struct pci_dev *pdev = hw->pdev;
Stephen Hemmingere3173832007-02-06 10:45:39 -08002851 u16 status;
Stephen Hemminger555382c2007-08-29 12:58:14 -07002852 int i, cap;
2853 u32 hwe_mask = Y2_HWE_ALL_MASK;
Stephen Hemmingere3173832007-02-06 10:45:39 -08002854
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002855 /* disable ASF */
Stephen Hemminger4f44d8b2007-04-11 14:48:00 -07002856 if (hw->chip_id == CHIP_ID_YUKON_EX) {
2857 status = sky2_read16(hw, HCU_CCSR);
2858 status &= ~(HCU_CCSR_AHB_RST | HCU_CCSR_CPU_RST_MODE |
2859 HCU_CCSR_UC_STATE_MSK);
2860 sky2_write16(hw, HCU_CCSR, status);
2861 } else
2862 sky2_write8(hw, B28_Y2_ASF_STAT_CMD, Y2_ASF_RESET);
2863 sky2_write16(hw, B0_CTST, Y2_ASF_DISABLE);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002864
2865 /* do a SW reset */
2866 sky2_write8(hw, B0_CTST, CS_RST_SET);
2867 sky2_write8(hw, B0_CTST, CS_RST_CLR);
2868
Stephen Hemmingerac93a392007-11-05 15:52:08 -08002869 /* allow writes to PCI config */
2870 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
2871
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002872 /* clear PCI errors, if any */
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08002873 status = sky2_pci_read16(hw, PCI_STATUS);
Stephen Hemminger167f53d2007-09-25 19:01:02 -07002874 status |= PCI_STATUS_ERROR_BITS;
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08002875 sky2_pci_write16(hw, PCI_STATUS, status);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002876
2877 sky2_write8(hw, B0_CTST, CS_MRST_CLR);
2878
Stephen Hemminger555382c2007-08-29 12:58:14 -07002879 cap = pci_find_capability(pdev, PCI_CAP_ID_EXP);
2880 if (cap) {
Stephen Hemminger7782c8c2007-11-27 11:02:32 -08002881 sky2_write32(hw, Y2_CFG_AER + PCI_ERR_UNCOR_STATUS,
2882 0xfffffffful);
Stephen Hemminger7bd656d2006-10-09 14:40:38 -07002883
Stephen Hemminger555382c2007-08-29 12:58:14 -07002884 /* If error bit is stuck on ignore it */
2885 if (sky2_read32(hw, B0_HWE_ISRC) & Y2_IS_PCI_EXP)
2886 dev_info(&pdev->dev, "ignoring stuck error report bit\n");
Stephen Hemminger7782c8c2007-11-27 11:02:32 -08002887 else
Stephen Hemminger555382c2007-08-29 12:58:14 -07002888 hwe_mask |= Y2_IS_PCI_EXP;
2889 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002890
Stephen Hemmingerae306cc2006-12-20 13:06:36 -08002891 sky2_power_on(hw);
Stephen Hemminger82637e82008-01-23 19:16:04 -08002892 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002893
2894 for (i = 0; i < hw->ports; i++) {
2895 sky2_write8(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_SET);
2896 sky2_write8(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_CLR);
Stephen Hemminger69161612007-06-04 17:23:26 -07002897
Stephen Hemmingered4d4162008-01-10 16:14:14 -08002898 if (hw->chip_id == CHIP_ID_YUKON_EX ||
2899 hw->chip_id == CHIP_ID_YUKON_SUPR)
Stephen Hemminger69161612007-06-04 17:23:26 -07002900 sky2_write16(hw, SK_REG(i, GMAC_CTRL),
2901 GMC_BYP_MACSECRX_ON | GMC_BYP_MACSECTX_ON
2902 | GMC_BYP_RETR_ON);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002903 }
2904
Stephen Hemminger793b8832005-09-14 16:06:14 -07002905 /* Clear I2C IRQ noise */
2906 sky2_write32(hw, B2_I2C_IRQ, 1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002907
2908 /* turn off hardware timer (unused) */
2909 sky2_write8(hw, B2_TI_CTRL, TIM_STOP);
2910 sky2_write8(hw, B2_TI_CTRL, TIM_CLR_IRQ);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002911
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002912 sky2_write8(hw, B0_Y2LED, LED_STAT_ON);
2913
Stephen Hemminger69634ee2005-12-09 11:35:06 -08002914 /* Turn off descriptor polling */
2915 sky2_write32(hw, B28_DPT_CTRL, DPT_STOP);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002916
2917 /* Turn off receive timestamp */
2918 sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_STOP);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002919 sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002920
2921 /* enable the Tx Arbiters */
2922 for (i = 0; i < hw->ports; i++)
2923 sky2_write8(hw, SK_REG(i, TXA_CTRL), TXA_ENA_ARB);
2924
2925 /* Initialize ram interface */
2926 for (i = 0; i < hw->ports; i++) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07002927 sky2_write8(hw, RAM_BUFFER(i, B3_RI_CTRL), RI_RST_CLR);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002928
2929 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_R1), SK_RI_TO_53);
2930 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XA1), SK_RI_TO_53);
2931 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XS1), SK_RI_TO_53);
2932 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_R1), SK_RI_TO_53);
2933 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XA1), SK_RI_TO_53);
2934 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XS1), SK_RI_TO_53);
2935 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_R2), SK_RI_TO_53);
2936 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XA2), SK_RI_TO_53);
2937 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XS2), SK_RI_TO_53);
2938 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_R2), SK_RI_TO_53);
2939 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XA2), SK_RI_TO_53);
2940 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XS2), SK_RI_TO_53);
2941 }
2942
Stephen Hemminger555382c2007-08-29 12:58:14 -07002943 sky2_write32(hw, B0_HWE_IMSK, hwe_mask);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002944
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002945 for (i = 0; i < hw->ports; i++)
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -07002946 sky2_gmac_reset(hw, i);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002947
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002948 memset(hw->st_le, 0, STATUS_LE_BYTES);
2949 hw->st_idx = 0;
2950
2951 sky2_write32(hw, STAT_CTRL, SC_STAT_RST_SET);
2952 sky2_write32(hw, STAT_CTRL, SC_STAT_RST_CLR);
2953
2954 sky2_write32(hw, STAT_LIST_ADDR_LO, hw->st_dma);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002955 sky2_write32(hw, STAT_LIST_ADDR_HI, (u64) hw->st_dma >> 32);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002956
2957 /* Set the list last index */
Stephen Hemminger793b8832005-09-14 16:06:14 -07002958 sky2_write16(hw, STAT_LAST_IDX, STATUS_RING_SIZE - 1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002959
Stephen Hemminger290d4de2006-03-20 15:48:15 -08002960 sky2_write16(hw, STAT_TX_IDX_TH, 10);
2961 sky2_write8(hw, STAT_FIFO_WM, 16);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002962
Stephen Hemminger290d4de2006-03-20 15:48:15 -08002963 /* set Status-FIFO ISR watermark */
2964 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0)
2965 sky2_write8(hw, STAT_FIFO_ISR_WM, 4);
2966 else
2967 sky2_write8(hw, STAT_FIFO_ISR_WM, 16);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002968
Stephen Hemminger290d4de2006-03-20 15:48:15 -08002969 sky2_write32(hw, STAT_TX_TIMER_INI, sky2_us2clk(hw, 1000));
Stephen Hemminger77b3d6a2006-03-20 15:48:18 -08002970 sky2_write32(hw, STAT_ISR_TIMER_INI, sky2_us2clk(hw, 20));
2971 sky2_write32(hw, STAT_LEV_TIMER_INI, sky2_us2clk(hw, 100));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002972
Stephen Hemminger793b8832005-09-14 16:06:14 -07002973 /* enable status unit */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002974 sky2_write32(hw, STAT_CTRL, SC_STAT_OP_ON);
2975
2976 sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
2977 sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_START);
2978 sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_START);
Stephen Hemmingere3173832007-02-06 10:45:39 -08002979}
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002980
Stephen Hemminger81906792007-02-15 16:40:33 -08002981static void sky2_restart(struct work_struct *work)
2982{
2983 struct sky2_hw *hw = container_of(work, struct sky2_hw, restart_work);
2984 struct net_device *dev;
2985 int i, err;
2986
Stephen Hemminger81906792007-02-15 16:40:33 -08002987 rtnl_lock();
Stephen Hemminger81906792007-02-15 16:40:33 -08002988 for (i = 0; i < hw->ports; i++) {
2989 dev = hw->dev[i];
2990 if (netif_running(dev))
2991 sky2_down(dev);
2992 }
2993
Stephen Hemminger8cfcbe92007-12-03 17:02:17 -08002994 napi_disable(&hw->napi);
2995 sky2_write32(hw, B0_IMSK, 0);
Stephen Hemminger81906792007-02-15 16:40:33 -08002996 sky2_reset(hw);
2997 sky2_write32(hw, B0_IMSK, Y2_IS_BASE);
Stephen Hemminger6de16232007-10-17 13:26:42 -07002998 napi_enable(&hw->napi);
Stephen Hemminger81906792007-02-15 16:40:33 -08002999
3000 for (i = 0; i < hw->ports; i++) {
3001 dev = hw->dev[i];
3002 if (netif_running(dev)) {
3003 err = sky2_up(dev);
3004 if (err) {
3005 printk(KERN_INFO PFX "%s: could not restart %d\n",
3006 dev->name, err);
3007 dev_close(dev);
3008 }
3009 }
3010 }
3011
Stephen Hemminger81906792007-02-15 16:40:33 -08003012 rtnl_unlock();
3013}
3014
Stephen Hemmingere3173832007-02-06 10:45:39 -08003015static inline u8 sky2_wol_supported(const struct sky2_hw *hw)
3016{
3017 return sky2_is_copper(hw) ? (WAKE_PHY | WAKE_MAGIC) : 0;
3018}
3019
3020static void sky2_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
3021{
3022 const struct sky2_port *sky2 = netdev_priv(dev);
3023
3024 wol->supported = sky2_wol_supported(sky2->hw);
3025 wol->wolopts = sky2->wol;
3026}
3027
3028static int sky2_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
3029{
3030 struct sky2_port *sky2 = netdev_priv(dev);
3031 struct sky2_hw *hw = sky2->hw;
3032
3033 if (wol->wolopts & ~sky2_wol_supported(sky2->hw))
3034 return -EOPNOTSUPP;
3035
3036 sky2->wol = wol->wolopts;
3037
Stephen Hemminger05745c42007-09-19 15:36:45 -07003038 if (hw->chip_id == CHIP_ID_YUKON_EC_U ||
3039 hw->chip_id == CHIP_ID_YUKON_EX ||
3040 hw->chip_id == CHIP_ID_YUKON_FE_P)
Stephen Hemmingere3173832007-02-06 10:45:39 -08003041 sky2_write32(hw, B0_CTST, sky2->wol
3042 ? Y2_HW_WOL_ON : Y2_HW_WOL_OFF);
3043
3044 if (!netif_running(dev))
3045 sky2_wol_init(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003046 return 0;
3047}
3048
Stephen Hemminger28bd1812006-01-17 13:43:19 -08003049static u32 sky2_supported_modes(const struct sky2_hw *hw)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003050{
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07003051 if (sky2_is_copper(hw)) {
3052 u32 modes = SUPPORTED_10baseT_Half
3053 | SUPPORTED_10baseT_Full
3054 | SUPPORTED_100baseT_Half
3055 | SUPPORTED_100baseT_Full
3056 | SUPPORTED_Autoneg | SUPPORTED_TP;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003057
Stephen Hemmingerea76e632007-09-19 15:36:44 -07003058 if (hw->flags & SKY2_HW_GIGABIT)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003059 modes |= SUPPORTED_1000baseT_Half
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07003060 | SUPPORTED_1000baseT_Full;
3061 return modes;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003062 } else
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07003063 return SUPPORTED_1000baseT_Half
3064 | SUPPORTED_1000baseT_Full
3065 | SUPPORTED_Autoneg
3066 | SUPPORTED_FIBRE;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003067}
3068
Stephen Hemminger793b8832005-09-14 16:06:14 -07003069static int sky2_get_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003070{
3071 struct sky2_port *sky2 = netdev_priv(dev);
3072 struct sky2_hw *hw = sky2->hw;
3073
3074 ecmd->transceiver = XCVR_INTERNAL;
3075 ecmd->supported = sky2_supported_modes(hw);
3076 ecmd->phy_address = PHY_ADDR_MARV;
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07003077 if (sky2_is_copper(hw)) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003078 ecmd->port = PORT_TP;
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07003079 ecmd->speed = sky2->speed;
3080 } else {
3081 ecmd->speed = SPEED_1000;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003082 ecmd->port = PORT_FIBRE;
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07003083 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003084
3085 ecmd->advertising = sky2->advertising;
3086 ecmd->autoneg = sky2->autoneg;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003087 ecmd->duplex = sky2->duplex;
3088 return 0;
3089}
3090
3091static int sky2_set_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
3092{
3093 struct sky2_port *sky2 = netdev_priv(dev);
3094 const struct sky2_hw *hw = sky2->hw;
3095 u32 supported = sky2_supported_modes(hw);
3096
3097 if (ecmd->autoneg == AUTONEG_ENABLE) {
3098 ecmd->advertising = supported;
3099 sky2->duplex = -1;
3100 sky2->speed = -1;
3101 } else {
3102 u32 setting;
3103
Stephen Hemminger793b8832005-09-14 16:06:14 -07003104 switch (ecmd->speed) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003105 case SPEED_1000:
3106 if (ecmd->duplex == DUPLEX_FULL)
3107 setting = SUPPORTED_1000baseT_Full;
3108 else if (ecmd->duplex == DUPLEX_HALF)
3109 setting = SUPPORTED_1000baseT_Half;
3110 else
3111 return -EINVAL;
3112 break;
3113 case SPEED_100:
3114 if (ecmd->duplex == DUPLEX_FULL)
3115 setting = SUPPORTED_100baseT_Full;
3116 else if (ecmd->duplex == DUPLEX_HALF)
3117 setting = SUPPORTED_100baseT_Half;
3118 else
3119 return -EINVAL;
3120 break;
3121
3122 case SPEED_10:
3123 if (ecmd->duplex == DUPLEX_FULL)
3124 setting = SUPPORTED_10baseT_Full;
3125 else if (ecmd->duplex == DUPLEX_HALF)
3126 setting = SUPPORTED_10baseT_Half;
3127 else
3128 return -EINVAL;
3129 break;
3130 default:
3131 return -EINVAL;
3132 }
3133
3134 if ((setting & supported) == 0)
3135 return -EINVAL;
3136
3137 sky2->speed = ecmd->speed;
3138 sky2->duplex = ecmd->duplex;
3139 }
3140
3141 sky2->autoneg = ecmd->autoneg;
3142 sky2->advertising = ecmd->advertising;
3143
Stephen Hemmingerd1b139c2007-09-05 16:56:19 +01003144 if (netif_running(dev)) {
Stephen Hemminger1b537562005-12-20 15:08:07 -08003145 sky2_phy_reinit(sky2);
Stephen Hemmingerd1b139c2007-09-05 16:56:19 +01003146 sky2_set_multicast(dev);
3147 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003148
3149 return 0;
3150}
3151
3152static void sky2_get_drvinfo(struct net_device *dev,
3153 struct ethtool_drvinfo *info)
3154{
3155 struct sky2_port *sky2 = netdev_priv(dev);
3156
3157 strcpy(info->driver, DRV_NAME);
3158 strcpy(info->version, DRV_VERSION);
3159 strcpy(info->fw_version, "N/A");
3160 strcpy(info->bus_info, pci_name(sky2->hw->pdev));
3161}
3162
3163static const struct sky2_stat {
Stephen Hemminger793b8832005-09-14 16:06:14 -07003164 char name[ETH_GSTRING_LEN];
3165 u16 offset;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003166} sky2_stats[] = {
3167 { "tx_bytes", GM_TXO_OK_HI },
3168 { "rx_bytes", GM_RXO_OK_HI },
3169 { "tx_broadcast", GM_TXF_BC_OK },
3170 { "rx_broadcast", GM_RXF_BC_OK },
3171 { "tx_multicast", GM_TXF_MC_OK },
3172 { "rx_multicast", GM_RXF_MC_OK },
3173 { "tx_unicast", GM_TXF_UC_OK },
3174 { "rx_unicast", GM_RXF_UC_OK },
3175 { "tx_mac_pause", GM_TXF_MPAUSE },
3176 { "rx_mac_pause", GM_RXF_MPAUSE },
Stephen Hemmingereadfa7dd2006-03-22 10:38:45 -08003177 { "collisions", GM_TXF_COL },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003178 { "late_collision",GM_TXF_LAT_COL },
3179 { "aborted", GM_TXF_ABO_COL },
Stephen Hemmingereadfa7dd2006-03-22 10:38:45 -08003180 { "single_collisions", GM_TXF_SNG_COL },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003181 { "multi_collisions", GM_TXF_MUL_COL },
Stephen Hemmingereadfa7dd2006-03-22 10:38:45 -08003182
Stephen Hemmingerd2604542006-03-23 08:51:36 -08003183 { "rx_short", GM_RXF_SHT },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003184 { "rx_runt", GM_RXE_FRAG },
Stephen Hemmingereadfa7dd2006-03-22 10:38:45 -08003185 { "rx_64_byte_packets", GM_RXF_64B },
3186 { "rx_65_to_127_byte_packets", GM_RXF_127B },
3187 { "rx_128_to_255_byte_packets", GM_RXF_255B },
3188 { "rx_256_to_511_byte_packets", GM_RXF_511B },
3189 { "rx_512_to_1023_byte_packets", GM_RXF_1023B },
3190 { "rx_1024_to_1518_byte_packets", GM_RXF_1518B },
3191 { "rx_1518_to_max_byte_packets", GM_RXF_MAX_SZ },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003192 { "rx_too_long", GM_RXF_LNG_ERR },
Stephen Hemmingereadfa7dd2006-03-22 10:38:45 -08003193 { "rx_fifo_overflow", GM_RXE_FIFO_OV },
3194 { "rx_jabber", GM_RXF_JAB_PKT },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003195 { "rx_fcs_error", GM_RXF_FCS_ERR },
Stephen Hemmingereadfa7dd2006-03-22 10:38:45 -08003196
3197 { "tx_64_byte_packets", GM_TXF_64B },
3198 { "tx_65_to_127_byte_packets", GM_TXF_127B },
3199 { "tx_128_to_255_byte_packets", GM_TXF_255B },
3200 { "tx_256_to_511_byte_packets", GM_TXF_511B },
3201 { "tx_512_to_1023_byte_packets", GM_TXF_1023B },
3202 { "tx_1024_to_1518_byte_packets", GM_TXF_1518B },
3203 { "tx_1519_to_max_byte_packets", GM_TXF_MAX_SZ },
3204 { "tx_fifo_underrun", GM_TXE_FIFO_UR },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003205};
3206
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003207static u32 sky2_get_rx_csum(struct net_device *dev)
3208{
3209 struct sky2_port *sky2 = netdev_priv(dev);
3210
3211 return sky2->rx_csum;
3212}
3213
3214static int sky2_set_rx_csum(struct net_device *dev, u32 data)
3215{
3216 struct sky2_port *sky2 = netdev_priv(dev);
3217
3218 sky2->rx_csum = data;
Stephen Hemminger793b8832005-09-14 16:06:14 -07003219
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003220 sky2_write32(sky2->hw, Q_ADDR(rxqaddr[sky2->port], Q_CSR),
3221 data ? BMU_ENA_RX_CHKSUM : BMU_DIS_RX_CHKSUM);
3222
3223 return 0;
3224}
3225
3226static u32 sky2_get_msglevel(struct net_device *netdev)
3227{
3228 struct sky2_port *sky2 = netdev_priv(netdev);
3229 return sky2->msg_enable;
3230}
3231
Stephen Hemminger9a7ae0a2005-09-27 15:28:42 -07003232static int sky2_nway_reset(struct net_device *dev)
3233{
3234 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger9a7ae0a2005-09-27 15:28:42 -07003235
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07003236 if (!netif_running(dev) || sky2->autoneg != AUTONEG_ENABLE)
Stephen Hemminger9a7ae0a2005-09-27 15:28:42 -07003237 return -EINVAL;
3238
Stephen Hemminger1b537562005-12-20 15:08:07 -08003239 sky2_phy_reinit(sky2);
Stephen Hemmingerd1b139c2007-09-05 16:56:19 +01003240 sky2_set_multicast(dev);
Stephen Hemminger9a7ae0a2005-09-27 15:28:42 -07003241
3242 return 0;
3243}
3244
Stephen Hemminger793b8832005-09-14 16:06:14 -07003245static void sky2_phy_stats(struct sky2_port *sky2, u64 * data, unsigned count)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003246{
3247 struct sky2_hw *hw = sky2->hw;
3248 unsigned port = sky2->port;
3249 int i;
3250
3251 data[0] = (u64) gma_read32(hw, port, GM_TXO_OK_HI) << 32
Stephen Hemminger793b8832005-09-14 16:06:14 -07003252 | (u64) gma_read32(hw, port, GM_TXO_OK_LO);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003253 data[1] = (u64) gma_read32(hw, port, GM_RXO_OK_HI) << 32
Stephen Hemminger793b8832005-09-14 16:06:14 -07003254 | (u64) gma_read32(hw, port, GM_RXO_OK_LO);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003255
Stephen Hemminger793b8832005-09-14 16:06:14 -07003256 for (i = 2; i < count; i++)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003257 data[i] = (u64) gma_read32(hw, port, sky2_stats[i].offset);
3258}
3259
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003260static void sky2_set_msglevel(struct net_device *netdev, u32 value)
3261{
3262 struct sky2_port *sky2 = netdev_priv(netdev);
3263 sky2->msg_enable = value;
3264}
3265
Jeff Garzikb9f2c042007-10-03 18:07:32 -07003266static int sky2_get_sset_count(struct net_device *dev, int sset)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003267{
Jeff Garzikb9f2c042007-10-03 18:07:32 -07003268 switch (sset) {
3269 case ETH_SS_STATS:
3270 return ARRAY_SIZE(sky2_stats);
3271 default:
3272 return -EOPNOTSUPP;
3273 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003274}
3275
3276static void sky2_get_ethtool_stats(struct net_device *dev,
Stephen Hemminger793b8832005-09-14 16:06:14 -07003277 struct ethtool_stats *stats, u64 * data)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003278{
3279 struct sky2_port *sky2 = netdev_priv(dev);
3280
Stephen Hemminger793b8832005-09-14 16:06:14 -07003281 sky2_phy_stats(sky2, data, ARRAY_SIZE(sky2_stats));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003282}
3283
Stephen Hemminger793b8832005-09-14 16:06:14 -07003284static void sky2_get_strings(struct net_device *dev, u32 stringset, u8 * data)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003285{
3286 int i;
3287
3288 switch (stringset) {
3289 case ETH_SS_STATS:
3290 for (i = 0; i < ARRAY_SIZE(sky2_stats); i++)
3291 memcpy(data + i * ETH_GSTRING_LEN,
3292 sky2_stats[i].name, ETH_GSTRING_LEN);
3293 break;
3294 }
3295}
3296
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003297static int sky2_set_mac_address(struct net_device *dev, void *p)
3298{
3299 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingera8ab1ec2006-01-30 11:37:57 -08003300 struct sky2_hw *hw = sky2->hw;
3301 unsigned port = sky2->port;
3302 const struct sockaddr *addr = p;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003303
3304 if (!is_valid_ether_addr(addr->sa_data))
3305 return -EADDRNOTAVAIL;
3306
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003307 memcpy(dev->dev_addr, addr->sa_data, ETH_ALEN);
Stephen Hemmingera8ab1ec2006-01-30 11:37:57 -08003308 memcpy_toio(hw->regs + B2_MAC_1 + port * 8,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003309 dev->dev_addr, ETH_ALEN);
Stephen Hemmingera8ab1ec2006-01-30 11:37:57 -08003310 memcpy_toio(hw->regs + B2_MAC_2 + port * 8,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003311 dev->dev_addr, ETH_ALEN);
Stephen Hemminger1b537562005-12-20 15:08:07 -08003312
Stephen Hemmingera8ab1ec2006-01-30 11:37:57 -08003313 /* virtual address for data */
3314 gma_set_addr(hw, port, GM_SRC_ADDR_2L, dev->dev_addr);
3315
3316 /* physical address: used for pause frames */
3317 gma_set_addr(hw, port, GM_SRC_ADDR_1L, dev->dev_addr);
Stephen Hemminger1b537562005-12-20 15:08:07 -08003318
3319 return 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003320}
3321
Stephen Hemmingera052b522006-10-17 10:24:23 -07003322static void inline sky2_add_filter(u8 filter[8], const u8 *addr)
3323{
3324 u32 bit;
3325
3326 bit = ether_crc(ETH_ALEN, addr) & 63;
3327 filter[bit >> 3] |= 1 << (bit & 7);
3328}
3329
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003330static void sky2_set_multicast(struct net_device *dev)
3331{
3332 struct sky2_port *sky2 = netdev_priv(dev);
3333 struct sky2_hw *hw = sky2->hw;
3334 unsigned port = sky2->port;
3335 struct dev_mc_list *list = dev->mc_list;
3336 u16 reg;
3337 u8 filter[8];
Stephen Hemmingera052b522006-10-17 10:24:23 -07003338 int rx_pause;
3339 static const u8 pause_mc_addr[ETH_ALEN] = { 0x1, 0x80, 0xc2, 0x0, 0x0, 0x1 };
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003340
Stephen Hemmingera052b522006-10-17 10:24:23 -07003341 rx_pause = (sky2->flow_status == FC_RX || sky2->flow_status == FC_BOTH);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003342 memset(filter, 0, sizeof(filter));
3343
3344 reg = gma_read16(hw, port, GM_RX_CTRL);
3345 reg |= GM_RXCR_UCF_ENA;
3346
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07003347 if (dev->flags & IFF_PROMISC) /* promiscuous */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003348 reg &= ~(GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA);
Stephen Hemmingera052b522006-10-17 10:24:23 -07003349 else if (dev->flags & IFF_ALLMULTI)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003350 memset(filter, 0xff, sizeof(filter));
Stephen Hemmingera052b522006-10-17 10:24:23 -07003351 else if (dev->mc_count == 0 && !rx_pause)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003352 reg &= ~GM_RXCR_MCF_ENA;
3353 else {
3354 int i;
3355 reg |= GM_RXCR_MCF_ENA;
3356
Stephen Hemmingera052b522006-10-17 10:24:23 -07003357 if (rx_pause)
3358 sky2_add_filter(filter, pause_mc_addr);
3359
3360 for (i = 0; list && i < dev->mc_count; i++, list = list->next)
3361 sky2_add_filter(filter, list->dmi_addr);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003362 }
3363
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003364 gma_write16(hw, port, GM_MC_ADDR_H1,
Stephen Hemminger793b8832005-09-14 16:06:14 -07003365 (u16) filter[0] | ((u16) filter[1] << 8));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003366 gma_write16(hw, port, GM_MC_ADDR_H2,
Stephen Hemminger793b8832005-09-14 16:06:14 -07003367 (u16) filter[2] | ((u16) filter[3] << 8));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003368 gma_write16(hw, port, GM_MC_ADDR_H3,
Stephen Hemminger793b8832005-09-14 16:06:14 -07003369 (u16) filter[4] | ((u16) filter[5] << 8));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003370 gma_write16(hw, port, GM_MC_ADDR_H4,
Stephen Hemminger793b8832005-09-14 16:06:14 -07003371 (u16) filter[6] | ((u16) filter[7] << 8));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003372
3373 gma_write16(hw, port, GM_RX_CTRL, reg);
3374}
3375
3376/* Can have one global because blinking is controlled by
3377 * ethtool and that is always under RTNL mutex
3378 */
Stephen Hemmingera84d0a32008-02-22 16:00:33 -08003379static void sky2_led(struct sky2_port *sky2, enum led_mode mode)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003380{
Stephen Hemmingera84d0a32008-02-22 16:00:33 -08003381 struct sky2_hw *hw = sky2->hw;
3382 unsigned port = sky2->port;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003383
Stephen Hemmingera84d0a32008-02-22 16:00:33 -08003384 spin_lock_bh(&sky2->phy_lock);
3385 if (hw->chip_id == CHIP_ID_YUKON_EC_U ||
3386 hw->chip_id == CHIP_ID_YUKON_EX ||
3387 hw->chip_id == CHIP_ID_YUKON_SUPR) {
3388 u16 pg;
Stephen Hemminger793b8832005-09-14 16:06:14 -07003389 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
3390 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
Stephen Hemmingera84d0a32008-02-22 16:00:33 -08003391
3392 switch (mode) {
3393 case MO_LED_OFF:
3394 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
3395 PHY_M_LEDC_LOS_CTRL(8) |
3396 PHY_M_LEDC_INIT_CTRL(8) |
3397 PHY_M_LEDC_STA1_CTRL(8) |
3398 PHY_M_LEDC_STA0_CTRL(8));
3399 break;
3400 case MO_LED_ON:
3401 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
3402 PHY_M_LEDC_LOS_CTRL(9) |
3403 PHY_M_LEDC_INIT_CTRL(9) |
3404 PHY_M_LEDC_STA1_CTRL(9) |
3405 PHY_M_LEDC_STA0_CTRL(9));
3406 break;
3407 case MO_LED_BLINK:
3408 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
3409 PHY_M_LEDC_LOS_CTRL(0xa) |
3410 PHY_M_LEDC_INIT_CTRL(0xa) |
3411 PHY_M_LEDC_STA1_CTRL(0xa) |
3412 PHY_M_LEDC_STA0_CTRL(0xa));
3413 break;
3414 case MO_LED_NORM:
3415 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
3416 PHY_M_LEDC_LOS_CTRL(1) |
3417 PHY_M_LEDC_INIT_CTRL(8) |
3418 PHY_M_LEDC_STA1_CTRL(7) |
3419 PHY_M_LEDC_STA0_CTRL(7));
3420 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07003421
3422 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
Stephen Hemmingera84d0a32008-02-22 16:00:33 -08003423 } else
Jeff Garzik7d2e3cb2008-05-13 01:41:58 -04003424 gm_phy_write(hw, port, PHY_MARV_LED_OVER,
Stephen Hemmingera84d0a32008-02-22 16:00:33 -08003425 PHY_M_LED_MO_DUP(mode) |
3426 PHY_M_LED_MO_10(mode) |
3427 PHY_M_LED_MO_100(mode) |
3428 PHY_M_LED_MO_1000(mode) |
3429 PHY_M_LED_MO_RX(mode) |
3430 PHY_M_LED_MO_TX(mode));
3431
3432 spin_unlock_bh(&sky2->phy_lock);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003433}
3434
3435/* blink LED's for finding board */
3436static int sky2_phys_id(struct net_device *dev, u32 data)
3437{
3438 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingera84d0a32008-02-22 16:00:33 -08003439 unsigned int i;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003440
Stephen Hemmingera84d0a32008-02-22 16:00:33 -08003441 if (data == 0)
3442 data = UINT_MAX;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003443
Stephen Hemmingera84d0a32008-02-22 16:00:33 -08003444 for (i = 0; i < data; i++) {
3445 sky2_led(sky2, MO_LED_ON);
3446 if (msleep_interruptible(500))
3447 break;
3448 sky2_led(sky2, MO_LED_OFF);
3449 if (msleep_interruptible(500))
3450 break;
Stephen Hemminger793b8832005-09-14 16:06:14 -07003451 }
Stephen Hemmingera84d0a32008-02-22 16:00:33 -08003452 sky2_led(sky2, MO_LED_NORM);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003453
3454 return 0;
3455}
3456
3457static void sky2_get_pauseparam(struct net_device *dev,
3458 struct ethtool_pauseparam *ecmd)
3459{
3460 struct sky2_port *sky2 = netdev_priv(dev);
3461
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07003462 switch (sky2->flow_mode) {
3463 case FC_NONE:
3464 ecmd->tx_pause = ecmd->rx_pause = 0;
3465 break;
3466 case FC_TX:
3467 ecmd->tx_pause = 1, ecmd->rx_pause = 0;
3468 break;
3469 case FC_RX:
3470 ecmd->tx_pause = 0, ecmd->rx_pause = 1;
3471 break;
3472 case FC_BOTH:
3473 ecmd->tx_pause = ecmd->rx_pause = 1;
3474 }
3475
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003476 ecmd->autoneg = sky2->autoneg;
3477}
3478
3479static int sky2_set_pauseparam(struct net_device *dev,
3480 struct ethtool_pauseparam *ecmd)
3481{
3482 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003483
3484 sky2->autoneg = ecmd->autoneg;
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07003485 sky2->flow_mode = sky2_flow(ecmd->rx_pause, ecmd->tx_pause);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003486
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07003487 if (netif_running(dev))
3488 sky2_phy_reinit(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003489
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -07003490 return 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003491}
3492
Stephen Hemmingerfb173582005-12-09 11:34:56 -08003493static int sky2_get_coalesce(struct net_device *dev,
3494 struct ethtool_coalesce *ecmd)
3495{
3496 struct sky2_port *sky2 = netdev_priv(dev);
3497 struct sky2_hw *hw = sky2->hw;
3498
3499 if (sky2_read8(hw, STAT_TX_TIMER_CTRL) == TIM_STOP)
3500 ecmd->tx_coalesce_usecs = 0;
3501 else {
3502 u32 clks = sky2_read32(hw, STAT_TX_TIMER_INI);
3503 ecmd->tx_coalesce_usecs = sky2_clk2us(hw, clks);
3504 }
3505 ecmd->tx_max_coalesced_frames = sky2_read16(hw, STAT_TX_IDX_TH);
3506
3507 if (sky2_read8(hw, STAT_LEV_TIMER_CTRL) == TIM_STOP)
3508 ecmd->rx_coalesce_usecs = 0;
3509 else {
3510 u32 clks = sky2_read32(hw, STAT_LEV_TIMER_INI);
3511 ecmd->rx_coalesce_usecs = sky2_clk2us(hw, clks);
3512 }
3513 ecmd->rx_max_coalesced_frames = sky2_read8(hw, STAT_FIFO_WM);
3514
3515 if (sky2_read8(hw, STAT_ISR_TIMER_CTRL) == TIM_STOP)
3516 ecmd->rx_coalesce_usecs_irq = 0;
3517 else {
3518 u32 clks = sky2_read32(hw, STAT_ISR_TIMER_INI);
3519 ecmd->rx_coalesce_usecs_irq = sky2_clk2us(hw, clks);
3520 }
3521
3522 ecmd->rx_max_coalesced_frames_irq = sky2_read8(hw, STAT_FIFO_ISR_WM);
3523
3524 return 0;
3525}
3526
3527/* Note: this affect both ports */
3528static int sky2_set_coalesce(struct net_device *dev,
3529 struct ethtool_coalesce *ecmd)
3530{
3531 struct sky2_port *sky2 = netdev_priv(dev);
3532 struct sky2_hw *hw = sky2->hw;
Stephen Hemminger77b3d6a2006-03-20 15:48:18 -08003533 const u32 tmax = sky2_clk2us(hw, 0x0ffffff);
Stephen Hemmingerfb173582005-12-09 11:34:56 -08003534
Stephen Hemminger77b3d6a2006-03-20 15:48:18 -08003535 if (ecmd->tx_coalesce_usecs > tmax ||
3536 ecmd->rx_coalesce_usecs > tmax ||
3537 ecmd->rx_coalesce_usecs_irq > tmax)
Stephen Hemmingerfb173582005-12-09 11:34:56 -08003538 return -EINVAL;
3539
Stephen Hemmingerff81fbb2006-02-22 11:44:59 -08003540 if (ecmd->tx_max_coalesced_frames >= TX_RING_SIZE-1)
Stephen Hemmingerfb173582005-12-09 11:34:56 -08003541 return -EINVAL;
Stephen Hemmingerff81fbb2006-02-22 11:44:59 -08003542 if (ecmd->rx_max_coalesced_frames > RX_MAX_PENDING)
Stephen Hemmingerfb173582005-12-09 11:34:56 -08003543 return -EINVAL;
Stephen Hemmingerff81fbb2006-02-22 11:44:59 -08003544 if (ecmd->rx_max_coalesced_frames_irq >RX_MAX_PENDING)
Stephen Hemmingerfb173582005-12-09 11:34:56 -08003545 return -EINVAL;
3546
3547 if (ecmd->tx_coalesce_usecs == 0)
3548 sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_STOP);
3549 else {
3550 sky2_write32(hw, STAT_TX_TIMER_INI,
3551 sky2_us2clk(hw, ecmd->tx_coalesce_usecs));
3552 sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
3553 }
3554 sky2_write16(hw, STAT_TX_IDX_TH, ecmd->tx_max_coalesced_frames);
3555
3556 if (ecmd->rx_coalesce_usecs == 0)
3557 sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_STOP);
3558 else {
3559 sky2_write32(hw, STAT_LEV_TIMER_INI,
3560 sky2_us2clk(hw, ecmd->rx_coalesce_usecs));
3561 sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_START);
3562 }
3563 sky2_write8(hw, STAT_FIFO_WM, ecmd->rx_max_coalesced_frames);
3564
3565 if (ecmd->rx_coalesce_usecs_irq == 0)
3566 sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_STOP);
3567 else {
Stephen Hemmingerd28d4872006-01-30 11:37:56 -08003568 sky2_write32(hw, STAT_ISR_TIMER_INI,
Stephen Hemmingerfb173582005-12-09 11:34:56 -08003569 sky2_us2clk(hw, ecmd->rx_coalesce_usecs_irq));
3570 sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_START);
3571 }
3572 sky2_write8(hw, STAT_FIFO_ISR_WM, ecmd->rx_max_coalesced_frames_irq);
3573 return 0;
3574}
3575
Stephen Hemminger793b8832005-09-14 16:06:14 -07003576static void sky2_get_ringparam(struct net_device *dev,
3577 struct ethtool_ringparam *ering)
3578{
3579 struct sky2_port *sky2 = netdev_priv(dev);
3580
3581 ering->rx_max_pending = RX_MAX_PENDING;
3582 ering->rx_mini_max_pending = 0;
3583 ering->rx_jumbo_max_pending = 0;
3584 ering->tx_max_pending = TX_RING_SIZE - 1;
3585
3586 ering->rx_pending = sky2->rx_pending;
3587 ering->rx_mini_pending = 0;
3588 ering->rx_jumbo_pending = 0;
3589 ering->tx_pending = sky2->tx_pending;
3590}
3591
3592static int sky2_set_ringparam(struct net_device *dev,
3593 struct ethtool_ringparam *ering)
3594{
3595 struct sky2_port *sky2 = netdev_priv(dev);
3596 int err = 0;
3597
3598 if (ering->rx_pending > RX_MAX_PENDING ||
3599 ering->rx_pending < 8 ||
3600 ering->tx_pending < MAX_SKB_TX_LE ||
3601 ering->tx_pending > TX_RING_SIZE - 1)
3602 return -EINVAL;
3603
3604 if (netif_running(dev))
3605 sky2_down(dev);
3606
3607 sky2->rx_pending = ering->rx_pending;
3608 sky2->tx_pending = ering->tx_pending;
3609
Stephen Hemminger1b537562005-12-20 15:08:07 -08003610 if (netif_running(dev)) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07003611 err = sky2_up(dev);
Stephen Hemminger1b537562005-12-20 15:08:07 -08003612 if (err)
3613 dev_close(dev);
3614 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07003615
3616 return err;
3617}
3618
Stephen Hemminger793b8832005-09-14 16:06:14 -07003619static int sky2_get_regs_len(struct net_device *dev)
3620{
Stephen Hemminger6e4cbb32005-09-19 15:47:57 -07003621 return 0x4000;
Stephen Hemminger793b8832005-09-14 16:06:14 -07003622}
3623
3624/*
3625 * Returns copy of control register region
Stephen Hemminger3ead5db2007-06-04 17:23:21 -07003626 * Note: ethtool_get_regs always provides full size (16k) buffer
Stephen Hemminger793b8832005-09-14 16:06:14 -07003627 */
3628static void sky2_get_regs(struct net_device *dev, struct ethtool_regs *regs,
3629 void *p)
3630{
3631 const struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003632 const void __iomem *io = sky2->hw->regs;
Stephen Hemminger295b54c2007-10-11 19:47:22 -07003633 unsigned int b;
Stephen Hemminger793b8832005-09-14 16:06:14 -07003634
3635 regs->version = 1;
Stephen Hemminger793b8832005-09-14 16:06:14 -07003636
Stephen Hemminger295b54c2007-10-11 19:47:22 -07003637 for (b = 0; b < 128; b++) {
3638 /* This complicated switch statement is to make sure and
3639 * only access regions that are unreserved.
3640 * Some blocks are only valid on dual port cards.
3641 * and block 3 has some special diagnostic registers that
3642 * are poison.
3643 */
3644 switch (b) {
3645 case 3:
3646 /* skip diagnostic ram region */
3647 memcpy_fromio(p + 0x10, io + 0x10, 128 - 0x10);
3648 break;
Stephen Hemminger6e4cbb32005-09-19 15:47:57 -07003649
Stephen Hemminger295b54c2007-10-11 19:47:22 -07003650 /* dual port cards only */
3651 case 5: /* Tx Arbiter 2 */
3652 case 9: /* RX2 */
3653 case 14 ... 15: /* TX2 */
3654 case 17: case 19: /* Ram Buffer 2 */
3655 case 22 ... 23: /* Tx Ram Buffer 2 */
3656 case 25: /* Rx MAC Fifo 1 */
3657 case 27: /* Tx MAC Fifo 2 */
3658 case 31: /* GPHY 2 */
3659 case 40 ... 47: /* Pattern Ram 2 */
3660 case 52: case 54: /* TCP Segmentation 2 */
3661 case 112 ... 116: /* GMAC 2 */
3662 if (sky2->hw->ports == 1)
3663 goto reserved;
3664 /* fall through */
3665 case 0: /* Control */
3666 case 2: /* Mac address */
3667 case 4: /* Tx Arbiter 1 */
3668 case 7: /* PCI express reg */
3669 case 8: /* RX1 */
3670 case 12 ... 13: /* TX1 */
3671 case 16: case 18:/* Rx Ram Buffer 1 */
3672 case 20 ... 21: /* Tx Ram Buffer 1 */
3673 case 24: /* Rx MAC Fifo 1 */
3674 case 26: /* Tx MAC Fifo 1 */
3675 case 28 ... 29: /* Descriptor and status unit */
3676 case 30: /* GPHY 1*/
3677 case 32 ... 39: /* Pattern Ram 1 */
3678 case 48: case 50: /* TCP Segmentation 1 */
3679 case 56 ... 60: /* PCI space */
3680 case 80 ... 84: /* GMAC 1 */
3681 memcpy_fromio(p, io, 128);
3682 break;
3683 default:
3684reserved:
3685 memset(p, 0, 128);
3686 }
Stephen Hemminger3ead5db2007-06-04 17:23:21 -07003687
Stephen Hemminger295b54c2007-10-11 19:47:22 -07003688 p += 128;
3689 io += 128;
3690 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07003691}
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003692
Stephen Hemmingerb628ed92007-04-11 14:48:01 -07003693/* In order to do Jumbo packets on these chips, need to turn off the
3694 * transmit store/forward. Therefore checksum offload won't work.
3695 */
3696static int no_tx_offload(struct net_device *dev)
3697{
3698 const struct sky2_port *sky2 = netdev_priv(dev);
3699 const struct sky2_hw *hw = sky2->hw;
3700
Stephen Hemminger69161612007-06-04 17:23:26 -07003701 return dev->mtu > ETH_DATA_LEN && hw->chip_id == CHIP_ID_YUKON_EC_U;
Stephen Hemmingerb628ed92007-04-11 14:48:01 -07003702}
3703
3704static int sky2_set_tx_csum(struct net_device *dev, u32 data)
3705{
3706 if (data && no_tx_offload(dev))
3707 return -EINVAL;
3708
3709 return ethtool_op_set_tx_csum(dev, data);
3710}
3711
3712
3713static int sky2_set_tso(struct net_device *dev, u32 data)
3714{
3715 if (data && no_tx_offload(dev))
3716 return -EINVAL;
3717
3718 return ethtool_op_set_tso(dev, data);
3719}
3720
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003721static int sky2_get_eeprom_len(struct net_device *dev)
3722{
3723 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08003724 struct sky2_hw *hw = sky2->hw;
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003725 u16 reg2;
3726
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08003727 reg2 = sky2_pci_read16(hw, PCI_DEV_REG2);
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003728 return 1 << ( ((reg2 & PCI_VPD_ROM_SZ) >> 14) + 8);
3729}
3730
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08003731static u32 sky2_vpd_read(struct sky2_hw *hw, int cap, u16 offset)
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003732{
Stephen Hemminger167f53d2007-09-25 19:01:02 -07003733 u32 val;
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003734
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08003735 sky2_pci_write16(hw, cap + PCI_VPD_ADDR, offset);
Stephen Hemminger167f53d2007-09-25 19:01:02 -07003736
3737 do {
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08003738 offset = sky2_pci_read16(hw, cap + PCI_VPD_ADDR);
Stephen Hemminger167f53d2007-09-25 19:01:02 -07003739 } while (!(offset & PCI_VPD_ADDR_F));
3740
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08003741 val = sky2_pci_read32(hw, cap + PCI_VPD_DATA);
Stephen Hemminger167f53d2007-09-25 19:01:02 -07003742 return val;
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003743}
3744
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08003745static void sky2_vpd_write(struct sky2_hw *hw, int cap, u16 offset, u32 val)
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003746{
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08003747 sky2_pci_write16(hw, cap + PCI_VPD_DATA, val);
3748 sky2_pci_write32(hw, cap + PCI_VPD_ADDR, offset | PCI_VPD_ADDR_F);
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003749 do {
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08003750 offset = sky2_pci_read16(hw, cap + PCI_VPD_ADDR);
Stephen Hemminger167f53d2007-09-25 19:01:02 -07003751 } while (offset & PCI_VPD_ADDR_F);
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003752}
3753
3754static int sky2_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom,
3755 u8 *data)
3756{
3757 struct sky2_port *sky2 = netdev_priv(dev);
3758 int cap = pci_find_capability(sky2->hw->pdev, PCI_CAP_ID_VPD);
3759 int length = eeprom->len;
3760 u16 offset = eeprom->offset;
3761
3762 if (!cap)
3763 return -EINVAL;
3764
3765 eeprom->magic = SKY2_EEPROM_MAGIC;
3766
3767 while (length > 0) {
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08003768 u32 val = sky2_vpd_read(sky2->hw, cap, offset);
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003769 int n = min_t(int, length, sizeof(val));
3770
3771 memcpy(data, &val, n);
3772 length -= n;
3773 data += n;
3774 offset += n;
3775 }
3776 return 0;
3777}
3778
3779static int sky2_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom,
3780 u8 *data)
3781{
3782 struct sky2_port *sky2 = netdev_priv(dev);
3783 int cap = pci_find_capability(sky2->hw->pdev, PCI_CAP_ID_VPD);
3784 int length = eeprom->len;
3785 u16 offset = eeprom->offset;
3786
3787 if (!cap)
3788 return -EINVAL;
3789
3790 if (eeprom->magic != SKY2_EEPROM_MAGIC)
3791 return -EINVAL;
3792
3793 while (length > 0) {
3794 u32 val;
3795 int n = min_t(int, length, sizeof(val));
3796
3797 if (n < sizeof(val))
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08003798 val = sky2_vpd_read(sky2->hw, cap, offset);
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003799 memcpy(&val, data, n);
3800
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08003801 sky2_vpd_write(sky2->hw, cap, offset, val);
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003802
3803 length -= n;
3804 data += n;
3805 offset += n;
3806 }
3807 return 0;
3808}
3809
3810
Jeff Garzik7282d492006-09-13 14:30:00 -04003811static const struct ethtool_ops sky2_ethtool_ops = {
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003812 .get_settings = sky2_get_settings,
3813 .set_settings = sky2_set_settings,
3814 .get_drvinfo = sky2_get_drvinfo,
3815 .get_wol = sky2_get_wol,
3816 .set_wol = sky2_set_wol,
3817 .get_msglevel = sky2_get_msglevel,
3818 .set_msglevel = sky2_set_msglevel,
3819 .nway_reset = sky2_nway_reset,
3820 .get_regs_len = sky2_get_regs_len,
3821 .get_regs = sky2_get_regs,
3822 .get_link = ethtool_op_get_link,
3823 .get_eeprom_len = sky2_get_eeprom_len,
3824 .get_eeprom = sky2_get_eeprom,
3825 .set_eeprom = sky2_set_eeprom,
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003826 .set_sg = ethtool_op_set_sg,
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003827 .set_tx_csum = sky2_set_tx_csum,
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003828 .set_tso = sky2_set_tso,
3829 .get_rx_csum = sky2_get_rx_csum,
3830 .set_rx_csum = sky2_set_rx_csum,
3831 .get_strings = sky2_get_strings,
3832 .get_coalesce = sky2_get_coalesce,
3833 .set_coalesce = sky2_set_coalesce,
3834 .get_ringparam = sky2_get_ringparam,
3835 .set_ringparam = sky2_set_ringparam,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003836 .get_pauseparam = sky2_get_pauseparam,
3837 .set_pauseparam = sky2_set_pauseparam,
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003838 .phys_id = sky2_phys_id,
Jeff Garzikb9f2c042007-10-03 18:07:32 -07003839 .get_sset_count = sky2_get_sset_count,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003840 .get_ethtool_stats = sky2_get_ethtool_stats,
3841};
3842
Stephen Hemminger3cf26752007-07-09 15:33:35 -07003843#ifdef CONFIG_SKY2_DEBUG
3844
3845static struct dentry *sky2_debug;
3846
3847static int sky2_debug_show(struct seq_file *seq, void *v)
3848{
3849 struct net_device *dev = seq->private;
3850 const struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003851 struct sky2_hw *hw = sky2->hw;
Stephen Hemminger3cf26752007-07-09 15:33:35 -07003852 unsigned port = sky2->port;
3853 unsigned idx, last;
3854 int sop;
3855
3856 if (!netif_running(dev))
3857 return -ENETDOWN;
3858
3859 seq_printf(seq, "IRQ src=%x mask=%x control=%x\n",
3860 sky2_read32(hw, B0_ISRC),
3861 sky2_read32(hw, B0_IMSK),
3862 sky2_read32(hw, B0_Y2_SP_ICR));
3863
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003864 napi_disable(&hw->napi);
Stephen Hemminger3cf26752007-07-09 15:33:35 -07003865 last = sky2_read16(hw, STAT_PUT_IDX);
3866
3867 if (hw->st_idx == last)
3868 seq_puts(seq, "Status ring (empty)\n");
3869 else {
3870 seq_puts(seq, "Status ring\n");
3871 for (idx = hw->st_idx; idx != last && idx < STATUS_RING_SIZE;
3872 idx = RING_NEXT(idx, STATUS_RING_SIZE)) {
3873 const struct sky2_status_le *le = hw->st_le + idx;
3874 seq_printf(seq, "[%d] %#x %d %#x\n",
3875 idx, le->opcode, le->length, le->status);
3876 }
3877 seq_puts(seq, "\n");
3878 }
3879
3880 seq_printf(seq, "Tx ring pending=%u...%u report=%d done=%d\n",
3881 sky2->tx_cons, sky2->tx_prod,
3882 sky2_read16(hw, port == 0 ? STAT_TXA1_RIDX : STAT_TXA2_RIDX),
3883 sky2_read16(hw, Q_ADDR(txqaddr[port], Q_DONE)));
3884
3885 /* Dump contents of tx ring */
3886 sop = 1;
3887 for (idx = sky2->tx_next; idx != sky2->tx_prod && idx < TX_RING_SIZE;
3888 idx = RING_NEXT(idx, TX_RING_SIZE)) {
3889 const struct sky2_tx_le *le = sky2->tx_le + idx;
3890 u32 a = le32_to_cpu(le->addr);
3891
3892 if (sop)
3893 seq_printf(seq, "%u:", idx);
3894 sop = 0;
3895
3896 switch(le->opcode & ~HW_OWNER) {
3897 case OP_ADDR64:
3898 seq_printf(seq, " %#x:", a);
3899 break;
3900 case OP_LRGLEN:
3901 seq_printf(seq, " mtu=%d", a);
3902 break;
3903 case OP_VLAN:
3904 seq_printf(seq, " vlan=%d", be16_to_cpu(le->length));
3905 break;
3906 case OP_TCPLISW:
3907 seq_printf(seq, " csum=%#x", a);
3908 break;
3909 case OP_LARGESEND:
3910 seq_printf(seq, " tso=%#x(%d)", a, le16_to_cpu(le->length));
3911 break;
3912 case OP_PACKET:
3913 seq_printf(seq, " %#x(%d)", a, le16_to_cpu(le->length));
3914 break;
3915 case OP_BUFFER:
3916 seq_printf(seq, " frag=%#x(%d)", a, le16_to_cpu(le->length));
3917 break;
3918 default:
3919 seq_printf(seq, " op=%#x,%#x(%d)", le->opcode,
3920 a, le16_to_cpu(le->length));
3921 }
3922
3923 if (le->ctrl & EOP) {
3924 seq_putc(seq, '\n');
3925 sop = 1;
3926 }
3927 }
3928
3929 seq_printf(seq, "\nRx ring hw get=%d put=%d last=%d\n",
3930 sky2_read16(hw, Y2_QADDR(rxqaddr[port], PREF_UNIT_GET_IDX)),
3931 last = sky2_read16(hw, Y2_QADDR(rxqaddr[port], PREF_UNIT_PUT_IDX)),
3932 sky2_read16(hw, Y2_QADDR(rxqaddr[port], PREF_UNIT_LAST_IDX)));
3933
David S. Millerd1d08d12008-01-07 20:53:33 -08003934 sky2_read32(hw, B0_Y2_SP_LISR);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003935 napi_enable(&hw->napi);
Stephen Hemminger3cf26752007-07-09 15:33:35 -07003936 return 0;
3937}
3938
3939static int sky2_debug_open(struct inode *inode, struct file *file)
3940{
3941 return single_open(file, sky2_debug_show, inode->i_private);
3942}
3943
3944static const struct file_operations sky2_debug_fops = {
3945 .owner = THIS_MODULE,
3946 .open = sky2_debug_open,
3947 .read = seq_read,
3948 .llseek = seq_lseek,
3949 .release = single_release,
3950};
3951
3952/*
3953 * Use network device events to create/remove/rename
3954 * debugfs file entries
3955 */
3956static int sky2_device_event(struct notifier_block *unused,
3957 unsigned long event, void *ptr)
3958{
3959 struct net_device *dev = ptr;
Stephen Hemminger5b296bc2007-08-29 12:58:11 -07003960 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger3cf26752007-07-09 15:33:35 -07003961
Stephen Hemminger5b296bc2007-08-29 12:58:11 -07003962 if (dev->open != sky2_up || !sky2_debug)
3963 return NOTIFY_DONE;
Stephen Hemminger3cf26752007-07-09 15:33:35 -07003964
Stephen Hemminger5b296bc2007-08-29 12:58:11 -07003965 switch(event) {
3966 case NETDEV_CHANGENAME:
3967 if (sky2->debugfs) {
3968 sky2->debugfs = debugfs_rename(sky2_debug, sky2->debugfs,
3969 sky2_debug, dev->name);
Stephen Hemminger3cf26752007-07-09 15:33:35 -07003970 }
Stephen Hemminger5b296bc2007-08-29 12:58:11 -07003971 break;
3972
3973 case NETDEV_GOING_DOWN:
3974 if (sky2->debugfs) {
3975 printk(KERN_DEBUG PFX "%s: remove debugfs\n",
3976 dev->name);
3977 debugfs_remove(sky2->debugfs);
3978 sky2->debugfs = NULL;
3979 }
3980 break;
3981
3982 case NETDEV_UP:
3983 sky2->debugfs = debugfs_create_file(dev->name, S_IRUGO,
3984 sky2_debug, dev,
3985 &sky2_debug_fops);
3986 if (IS_ERR(sky2->debugfs))
3987 sky2->debugfs = NULL;
Stephen Hemminger3cf26752007-07-09 15:33:35 -07003988 }
3989
3990 return NOTIFY_DONE;
3991}
3992
3993static struct notifier_block sky2_notifier = {
3994 .notifier_call = sky2_device_event,
3995};
3996
3997
3998static __init void sky2_debug_init(void)
3999{
4000 struct dentry *ent;
4001
4002 ent = debugfs_create_dir("sky2", NULL);
4003 if (!ent || IS_ERR(ent))
4004 return;
4005
4006 sky2_debug = ent;
4007 register_netdevice_notifier(&sky2_notifier);
4008}
4009
4010static __exit void sky2_debug_cleanup(void)
4011{
4012 if (sky2_debug) {
4013 unregister_netdevice_notifier(&sky2_notifier);
4014 debugfs_remove(sky2_debug);
4015 sky2_debug = NULL;
4016 }
4017}
4018
4019#else
4020#define sky2_debug_init()
4021#define sky2_debug_cleanup()
4022#endif
4023
4024
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004025/* Initialize network device */
4026static __devinit struct net_device *sky2_init_netdev(struct sky2_hw *hw,
Stephen Hemmingere3173832007-02-06 10:45:39 -08004027 unsigned port,
Stephen Hemmingerbe63a212008-01-15 11:29:29 -08004028 int highmem, int wol)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004029{
4030 struct sky2_port *sky2;
4031 struct net_device *dev = alloc_etherdev(sizeof(*sky2));
4032
4033 if (!dev) {
Joe Perches898eb712007-10-18 03:06:30 -07004034 dev_err(&hw->pdev->dev, "etherdev alloc failed\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004035 return NULL;
4036 }
4037
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004038 SET_NETDEV_DEV(dev, &hw->pdev->dev);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08004039 dev->irq = hw->pdev->irq;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004040 dev->open = sky2_up;
4041 dev->stop = sky2_down;
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08004042 dev->do_ioctl = sky2_ioctl;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004043 dev->hard_start_xmit = sky2_xmit_frame;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004044 dev->set_multicast_list = sky2_set_multicast;
4045 dev->set_mac_address = sky2_set_mac_address;
4046 dev->change_mtu = sky2_change_mtu;
4047 SET_ETHTOOL_OPS(dev, &sky2_ethtool_ops);
4048 dev->tx_timeout = sky2_tx_timeout;
4049 dev->watchdog_timeo = TX_WATCHDOG;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004050#ifdef CONFIG_NET_POLL_CONTROLLER
Stephen Hemmingera5e68c02007-11-06 11:45:40 -08004051 if (port == 0)
4052 dev->poll_controller = sky2_netpoll;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004053#endif
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004054
4055 sky2 = netdev_priv(dev);
4056 sky2->netdev = dev;
4057 sky2->hw = hw;
4058 sky2->msg_enable = netif_msg_init(debug, default_msg);
4059
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004060 /* Auto speed and flow control */
4061 sky2->autoneg = AUTONEG_ENABLE;
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07004062 sky2->flow_mode = FC_BOTH;
4063
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004064 sky2->duplex = -1;
4065 sky2->speed = -1;
4066 sky2->advertising = sky2_supported_modes(hw);
Stephen Hemminger8b31cfb2007-11-21 14:55:26 -08004067 sky2->rx_csum = (hw->chip_id != CHIP_ID_YUKON_XL);
Stephen Hemmingerbe63a212008-01-15 11:29:29 -08004068 sky2->wol = wol;
Stephen Hemminger75d070c2005-12-09 11:35:11 -08004069
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08004070 spin_lock_init(&sky2->phy_lock);
Stephen Hemminger793b8832005-09-14 16:06:14 -07004071 sky2->tx_pending = TX_DEF_PENDING;
Stephen Hemminger290d4de2006-03-20 15:48:15 -08004072 sky2->rx_pending = RX_DEF_PENDING;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004073
4074 hw->dev[port] = dev;
4075
4076 sky2->port = port;
4077
Stephen Hemminger4a50a872007-02-06 10:45:41 -08004078 dev->features |= NETIF_F_TSO | NETIF_F_IP_CSUM | NETIF_F_SG;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004079 if (highmem)
4080 dev->features |= NETIF_F_HIGHDMA;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004081
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07004082#ifdef SKY2_VLAN_TAG_USED
Stephen Hemmingerd6c9bc12007-09-27 12:32:44 -07004083 /* The workaround for FE+ status conflicts with VLAN tag detection. */
4084 if (!(sky2->hw->chip_id == CHIP_ID_YUKON_FE_P &&
4085 sky2->hw->chip_rev == CHIP_REV_YU_FE2_A0)) {
4086 dev->features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
4087 dev->vlan_rx_register = sky2_vlan_rx_register;
4088 }
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07004089#endif
4090
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004091 /* read the mac address */
Stephen Hemminger793b8832005-09-14 16:06:14 -07004092 memcpy_fromio(dev->dev_addr, hw->regs + B2_MAC_1 + port * 8, ETH_ALEN);
Stephen Hemminger2995bfb2005-09-28 10:01:03 -07004093 memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004094
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004095 return dev;
4096}
4097
Stephen Hemminger28bd1812006-01-17 13:43:19 -08004098static void __devinit sky2_show_addr(struct net_device *dev)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004099{
4100 const struct sky2_port *sky2 = netdev_priv(dev);
Joe Perches0795af52007-10-03 17:59:30 -07004101 DECLARE_MAC_BUF(mac);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004102
4103 if (netif_msg_probe(sky2))
Joe Perches0795af52007-10-03 17:59:30 -07004104 printk(KERN_INFO PFX "%s: addr %s\n",
4105 dev->name, print_mac(mac, dev->dev_addr));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004106}
4107
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004108/* Handle software interrupt used during MSI test */
David Howells7d12e782006-10-05 14:55:46 +01004109static irqreturn_t __devinit sky2_test_intr(int irq, void *dev_id)
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004110{
4111 struct sky2_hw *hw = dev_id;
4112 u32 status = sky2_read32(hw, B0_Y2_SP_ISRC2);
4113
4114 if (status == 0)
4115 return IRQ_NONE;
4116
4117 if (status & Y2_IS_IRQ_SW) {
Stephen Hemmingerea76e632007-09-19 15:36:44 -07004118 hw->flags |= SKY2_HW_USE_MSI;
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004119 wake_up(&hw->msi_wait);
4120 sky2_write8(hw, B0_CTST, CS_CL_SW_IRQ);
4121 }
4122 sky2_write32(hw, B0_Y2_SP_ICR, 2);
4123
4124 return IRQ_HANDLED;
4125}
4126
4127/* Test interrupt path by forcing a a software IRQ */
4128static int __devinit sky2_test_msi(struct sky2_hw *hw)
4129{
4130 struct pci_dev *pdev = hw->pdev;
4131 int err;
4132
shemminger@osdl.orgbb507fe2006-08-28 10:00:48 -07004133 init_waitqueue_head (&hw->msi_wait);
4134
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004135 sky2_write32(hw, B0_IMSK, Y2_IS_IRQ_SW);
4136
Stephen Hemmingerb0a20de2006-12-01 14:29:37 -08004137 err = request_irq(pdev->irq, sky2_test_intr, 0, DRV_NAME, hw);
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004138 if (err) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004139 dev_err(&pdev->dev, "cannot assign irq %d\n", pdev->irq);
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004140 return err;
4141 }
4142
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004143 sky2_write8(hw, B0_CTST, CS_ST_SW_IRQ);
shemminger@osdl.orgbb507fe2006-08-28 10:00:48 -07004144 sky2_read8(hw, B0_CTST);
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004145
Stephen Hemmingerea76e632007-09-19 15:36:44 -07004146 wait_event_timeout(hw->msi_wait, (hw->flags & SKY2_HW_USE_MSI), HZ/10);
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004147
Stephen Hemmingerea76e632007-09-19 15:36:44 -07004148 if (!(hw->flags & SKY2_HW_USE_MSI)) {
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004149 /* MSI test failed, go back to INTx mode */
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004150 dev_info(&pdev->dev, "No interrupt generated using MSI, "
4151 "switching to INTx mode.\n");
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004152
4153 err = -EOPNOTSUPP;
4154 sky2_write8(hw, B0_CTST, CS_CL_SW_IRQ);
4155 }
4156
4157 sky2_write32(hw, B0_IMSK, 0);
Stephen Hemminger2bffc232006-10-17 10:17:18 -07004158 sky2_read32(hw, B0_IMSK);
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004159
4160 free_irq(pdev->irq, hw);
4161
4162 return err;
4163}
4164
Stephen Hemmingerbe63a212008-01-15 11:29:29 -08004165static int __devinit pci_wake_enabled(struct pci_dev *dev)
4166{
4167 int pm = pci_find_capability(dev, PCI_CAP_ID_PM);
4168 u16 value;
4169
4170 if (!pm)
4171 return 0;
4172 if (pci_read_config_word(dev, pm + PCI_PM_CTRL, &value))
4173 return 0;
4174 return value & PCI_PM_CTRL_PME_ENABLE;
4175}
4176
Stephen Hemmingerc7127a32008-06-17 09:04:25 -07004177/* This driver supports yukon2 chipset only */
4178static const char *sky2_name(u8 chipid, char *buf, int sz)
4179{
4180 const char *name[] = {
4181 "XL", /* 0xb3 */
4182 "EC Ultra", /* 0xb4 */
4183 "Extreme", /* 0xb5 */
4184 "EC", /* 0xb6 */
4185 "FE", /* 0xb7 */
4186 "FE+", /* 0xb8 */
4187 "Supreme", /* 0xb9 */
Stephen Hemminger0ce8b982008-06-17 09:04:27 -07004188 "UL 2", /* 0xba */
Stephen Hemmingerc7127a32008-06-17 09:04:25 -07004189 };
4190
Stephen Hemminger0ce8b982008-06-17 09:04:27 -07004191 if (chipid >= CHIP_ID_YUKON_XL && chipid < CHIP_ID_YUKON_UL_2)
Stephen Hemmingerc7127a32008-06-17 09:04:25 -07004192 strncpy(buf, name[chipid - CHIP_ID_YUKON_XL], sz);
4193 else
4194 snprintf(buf, sz, "(chip %#x)", chipid);
4195 return buf;
4196}
4197
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004198static int __devinit sky2_probe(struct pci_dev *pdev,
4199 const struct pci_device_id *ent)
4200{
shemminger@linux-foundation.org7f60c642007-01-26 11:38:36 -08004201 struct net_device *dev;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004202 struct sky2_hw *hw;
Stephen Hemmingerbe63a212008-01-15 11:29:29 -08004203 int err, using_dac = 0, wol_default;
Stephen Hemmingerc7127a32008-06-17 09:04:25 -07004204 char buf1[16];
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004205
Stephen Hemminger793b8832005-09-14 16:06:14 -07004206 err = pci_enable_device(pdev);
4207 if (err) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004208 dev_err(&pdev->dev, "cannot enable PCI device\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004209 goto err_out;
4210 }
4211
Stephen Hemminger793b8832005-09-14 16:06:14 -07004212 err = pci_request_regions(pdev, DRV_NAME);
4213 if (err) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004214 dev_err(&pdev->dev, "cannot obtain PCI resources\n");
Stephen Hemminger44a1d2e2007-04-30 14:23:49 -07004215 goto err_out_disable;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004216 }
4217
4218 pci_set_master(pdev);
4219
Stephen Hemmingerd1f3d4d2006-01-17 13:43:11 -08004220 if (sizeof(dma_addr_t) > sizeof(u32) &&
4221 !(err = pci_set_dma_mask(pdev, DMA_64BIT_MASK))) {
4222 using_dac = 1;
4223 err = pci_set_consistent_dma_mask(pdev, DMA_64BIT_MASK);
4224 if (err < 0) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004225 dev_err(&pdev->dev, "unable to obtain 64 bit DMA "
4226 "for consistent allocations\n");
Stephen Hemmingerd1f3d4d2006-01-17 13:43:11 -08004227 goto err_out_free_regions;
4228 }
Stephen Hemmingerd1f3d4d2006-01-17 13:43:11 -08004229 } else {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004230 err = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
4231 if (err) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004232 dev_err(&pdev->dev, "no usable DMA configuration\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004233 goto err_out_free_regions;
4234 }
4235 }
Stephen Hemmingerd1f3d4d2006-01-17 13:43:11 -08004236
Stephen Hemmingerbe63a212008-01-15 11:29:29 -08004237 wol_default = pci_wake_enabled(pdev) ? WAKE_MAGIC : 0;
4238
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004239 err = -ENOMEM;
Stephen Hemminger6aad85d2006-01-17 13:43:18 -08004240 hw = kzalloc(sizeof(*hw), GFP_KERNEL);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004241 if (!hw) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004242 dev_err(&pdev->dev, "cannot allocate hardware struct\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004243 goto err_out_free_regions;
4244 }
4245
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004246 hw->pdev = pdev;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004247
4248 hw->regs = ioremap_nocache(pci_resource_start(pdev, 0), 0x4000);
4249 if (!hw->regs) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004250 dev_err(&pdev->dev, "cannot map device registers\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004251 goto err_out_free_hw;
4252 }
4253
Stephen Hemminger56a645c2006-02-22 11:45:02 -08004254#ifdef __BIG_ENDIAN
Stephen Hemmingerf65b1382006-09-06 12:45:02 -07004255 /* The sk98lin vendor driver uses hardware byte swapping but
4256 * this driver uses software swapping.
4257 */
Stephen Hemminger56a645c2006-02-22 11:45:02 -08004258 {
4259 u32 reg;
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08004260 reg = sky2_pci_read32(hw, PCI_DEV_REG2);
Stephen Hemmingerf65b1382006-09-06 12:45:02 -07004261 reg &= ~PCI_REV_DESC;
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08004262 sky2_pci_write32(hw, PCI_DEV_REG2, reg);
Stephen Hemminger56a645c2006-02-22 11:45:02 -08004263 }
4264#endif
4265
Stephen Hemminger08c06d82006-01-30 11:37:54 -08004266 /* ring for status responses */
Stephen Hemminger167f53d2007-09-25 19:01:02 -07004267 hw->st_le = pci_alloc_consistent(pdev, STATUS_LE_BYTES, &hw->st_dma);
Stephen Hemminger08c06d82006-01-30 11:37:54 -08004268 if (!hw->st_le)
4269 goto err_out_iounmap;
4270
Stephen Hemmingere3173832007-02-06 10:45:39 -08004271 err = sky2_init(hw);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004272 if (err)
Stephen Hemminger793b8832005-09-14 16:06:14 -07004273 goto err_out_iounmap;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004274
Stephen Hemmingerc7127a32008-06-17 09:04:25 -07004275 dev_info(&pdev->dev, "v%s addr 0x%llx irq %d Yukon-2 %s rev %d\n",
4276 DRV_VERSION, (unsigned long long)pci_resource_start(pdev, 0),
4277 pdev->irq, sky2_name(hw->chip_id, buf1, sizeof(buf1)),
4278 hw->chip_rev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004279
Stephen Hemmingere3173832007-02-06 10:45:39 -08004280 sky2_reset(hw);
4281
Stephen Hemmingerbe63a212008-01-15 11:29:29 -08004282 dev = sky2_init_netdev(hw, 0, using_dac, wol_default);
shemminger@linux-foundation.org7f60c642007-01-26 11:38:36 -08004283 if (!dev) {
4284 err = -ENOMEM;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004285 goto err_out_free_pci;
shemminger@linux-foundation.org7f60c642007-01-26 11:38:36 -08004286 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004287
Stephen Hemminger9fa1b1f2006-09-26 11:57:40 -07004288 if (!disable_msi && pci_enable_msi(pdev) == 0) {
4289 err = sky2_test_msi(hw);
4290 if (err == -EOPNOTSUPP)
4291 pci_disable_msi(pdev);
4292 else if (err)
4293 goto err_out_free_netdev;
4294 }
4295
Stephen Hemminger793b8832005-09-14 16:06:14 -07004296 err = register_netdev(dev);
4297 if (err) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004298 dev_err(&pdev->dev, "cannot register net device\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004299 goto err_out_free_netdev;
4300 }
4301
Stephen Hemminger6de16232007-10-17 13:26:42 -07004302 netif_napi_add(dev, &hw->napi, sky2_poll, NAPI_WEIGHT);
4303
Stephen Hemmingerea76e632007-09-19 15:36:44 -07004304 err = request_irq(pdev->irq, sky2_intr,
4305 (hw->flags & SKY2_HW_USE_MSI) ? 0 : IRQF_SHARED,
Stephen Hemmingerb0a20de2006-12-01 14:29:37 -08004306 dev->name, hw);
Stephen Hemminger9fa1b1f2006-09-26 11:57:40 -07004307 if (err) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004308 dev_err(&pdev->dev, "cannot assign irq %d\n", pdev->irq);
Stephen Hemminger9fa1b1f2006-09-26 11:57:40 -07004309 goto err_out_unregister;
4310 }
4311 sky2_write32(hw, B0_IMSK, Y2_IS_BASE);
Stephen Hemminger6de16232007-10-17 13:26:42 -07004312 napi_enable(&hw->napi);
Stephen Hemminger9fa1b1f2006-09-26 11:57:40 -07004313
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004314 sky2_show_addr(dev);
4315
shemminger@linux-foundation.org7f60c642007-01-26 11:38:36 -08004316 if (hw->ports > 1) {
4317 struct net_device *dev1;
4318
Stephen Hemmingerbe63a212008-01-15 11:29:29 -08004319 dev1 = sky2_init_netdev(hw, 1, using_dac, wol_default);
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004320 if (!dev1)
4321 dev_warn(&pdev->dev, "allocation for second device failed\n");
4322 else if ((err = register_netdev(dev1))) {
4323 dev_warn(&pdev->dev,
4324 "register of second port failed (%d)\n", err);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004325 hw->dev[1] = NULL;
4326 free_netdev(dev1);
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004327 } else
4328 sky2_show_addr(dev1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004329 }
4330
Stephen Hemminger32c2c302007-08-21 14:34:03 -07004331 setup_timer(&hw->watchdog_timer, sky2_watchdog, (unsigned long) hw);
Stephen Hemminger81906792007-02-15 16:40:33 -08004332 INIT_WORK(&hw->restart_work, sky2_restart);
4333
Stephen Hemminger793b8832005-09-14 16:06:14 -07004334 pci_set_drvdata(pdev, hw);
4335
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004336 return 0;
4337
Stephen Hemminger793b8832005-09-14 16:06:14 -07004338err_out_unregister:
Stephen Hemmingerea76e632007-09-19 15:36:44 -07004339 if (hw->flags & SKY2_HW_USE_MSI)
Stephen Hemmingerb0a20de2006-12-01 14:29:37 -08004340 pci_disable_msi(pdev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07004341 unregister_netdev(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004342err_out_free_netdev:
4343 free_netdev(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004344err_out_free_pci:
Stephen Hemminger793b8832005-09-14 16:06:14 -07004345 sky2_write8(hw, B0_CTST, CS_RST_SET);
Stephen Hemminger167f53d2007-09-25 19:01:02 -07004346 pci_free_consistent(pdev, STATUS_LE_BYTES, hw->st_le, hw->st_dma);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004347err_out_iounmap:
4348 iounmap(hw->regs);
4349err_out_free_hw:
4350 kfree(hw);
4351err_out_free_regions:
4352 pci_release_regions(pdev);
Stephen Hemminger44a1d2e2007-04-30 14:23:49 -07004353err_out_disable:
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004354 pci_disable_device(pdev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004355err_out:
Stephen Hemminger549a68c2007-05-11 11:21:44 -07004356 pci_set_drvdata(pdev, NULL);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004357 return err;
4358}
4359
4360static void __devexit sky2_remove(struct pci_dev *pdev)
4361{
Stephen Hemminger793b8832005-09-14 16:06:14 -07004362 struct sky2_hw *hw = pci_get_drvdata(pdev);
Stephen Hemminger6de16232007-10-17 13:26:42 -07004363 int i;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004364
Stephen Hemminger793b8832005-09-14 16:06:14 -07004365 if (!hw)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004366 return;
4367
Stephen Hemminger32c2c302007-08-21 14:34:03 -07004368 del_timer_sync(&hw->watchdog_timer);
Stephen Hemminger6de16232007-10-17 13:26:42 -07004369 cancel_work_sync(&hw->restart_work);
Stephen Hemmingerd27ed382006-04-25 10:58:51 -07004370
Stephen Hemmingerb877fe22007-10-22 13:39:09 -07004371 for (i = hw->ports-1; i >= 0; --i)
Stephen Hemminger6de16232007-10-17 13:26:42 -07004372 unregister_netdev(hw->dev[i]);
Stephen Hemminger81906792007-02-15 16:40:33 -08004373
Stephen Hemmingerd27ed382006-04-25 10:58:51 -07004374 sky2_write32(hw, B0_IMSK, 0);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004375
Stephen Hemmingerae306cc2006-12-20 13:06:36 -08004376 sky2_power_aux(hw);
4377
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004378 sky2_write16(hw, B0_Y2LED, LED_STAT_OFF);
Stephen Hemminger793b8832005-09-14 16:06:14 -07004379 sky2_write8(hw, B0_CTST, CS_RST_SET);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07004380 sky2_read8(hw, B0_CTST);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004381
4382 free_irq(pdev->irq, hw);
Stephen Hemmingerea76e632007-09-19 15:36:44 -07004383 if (hw->flags & SKY2_HW_USE_MSI)
Stephen Hemmingerb0a20de2006-12-01 14:29:37 -08004384 pci_disable_msi(pdev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07004385 pci_free_consistent(pdev, STATUS_LE_BYTES, hw->st_le, hw->st_dma);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004386 pci_release_regions(pdev);
4387 pci_disable_device(pdev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07004388
Stephen Hemmingerb877fe22007-10-22 13:39:09 -07004389 for (i = hw->ports-1; i >= 0; --i)
Stephen Hemminger6de16232007-10-17 13:26:42 -07004390 free_netdev(hw->dev[i]);
4391
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004392 iounmap(hw->regs);
4393 kfree(hw);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07004394
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004395 pci_set_drvdata(pdev, NULL);
4396}
4397
4398#ifdef CONFIG_PM
4399static int sky2_suspend(struct pci_dev *pdev, pm_message_t state)
4400{
Stephen Hemminger793b8832005-09-14 16:06:14 -07004401 struct sky2_hw *hw = pci_get_drvdata(pdev);
Stephen Hemmingere3173832007-02-06 10:45:39 -08004402 int i, wol = 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004403
Stephen Hemminger549a68c2007-05-11 11:21:44 -07004404 if (!hw)
4405 return 0;
4406
Stephen Hemminger063a0b32008-04-02 09:03:23 -07004407 del_timer_sync(&hw->watchdog_timer);
4408 cancel_work_sync(&hw->restart_work);
4409
Stephen Hemmingerf05267e2006-06-13 17:17:28 +09004410 for (i = 0; i < hw->ports; i++) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004411 struct net_device *dev = hw->dev[i];
Stephen Hemmingere3173832007-02-06 10:45:39 -08004412 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004413
Stephen Hemminger063a0b32008-04-02 09:03:23 -07004414 netif_device_detach(dev);
Stephen Hemmingere3173832007-02-06 10:45:39 -08004415 if (netif_running(dev))
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07004416 sky2_down(dev);
Stephen Hemmingere3173832007-02-06 10:45:39 -08004417
4418 if (sky2->wol)
4419 sky2_wol_init(sky2);
4420
4421 wol |= sky2->wol;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004422 }
4423
Stephen Hemminger8ab8fca2006-06-13 17:17:30 +09004424 sky2_write32(hw, B0_IMSK, 0);
Stephen Hemminger6de16232007-10-17 13:26:42 -07004425 napi_disable(&hw->napi);
Stephen Hemmingerae306cc2006-12-20 13:06:36 -08004426 sky2_power_aux(hw);
Stephen Hemmingere3173832007-02-06 10:45:39 -08004427
Linus Torvaldsd374c1c2006-06-12 12:53:27 -07004428 pci_save_state(pdev);
Stephen Hemmingere3173832007-02-06 10:45:39 -08004429 pci_enable_wake(pdev, pci_choose_state(pdev, state), wol);
Stephen Hemmingerf71eb1a2008-08-04 13:33:37 -07004430 pci_set_power_state(pdev, pci_choose_state(pdev, state));
Stephen Hemmingerae306cc2006-12-20 13:06:36 -08004431
Stephen Hemminger2ccc99b2006-06-13 17:17:27 +09004432 return 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004433}
4434
4435static int sky2_resume(struct pci_dev *pdev)
4436{
Stephen Hemminger793b8832005-09-14 16:06:14 -07004437 struct sky2_hw *hw = pci_get_drvdata(pdev);
Stephen Hemminger08c06d82006-01-30 11:37:54 -08004438 int i, err;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004439
Stephen Hemminger549a68c2007-05-11 11:21:44 -07004440 if (!hw)
4441 return 0;
4442
Stephen Hemmingerf71eb1a2008-08-04 13:33:37 -07004443 err = pci_set_power_state(pdev, PCI_D0);
4444 if (err)
4445 goto out;
Stephen Hemmingerae306cc2006-12-20 13:06:36 -08004446
4447 err = pci_restore_state(pdev);
4448 if (err)
4449 goto out;
4450
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004451 pci_enable_wake(pdev, PCI_D0, 0);
Stephen Hemminger1ad5b4a2007-04-07 16:02:27 -07004452
4453 /* Re-enable all clocks */
Stephen Hemminger05745c42007-09-19 15:36:45 -07004454 if (hw->chip_id == CHIP_ID_YUKON_EX ||
4455 hw->chip_id == CHIP_ID_YUKON_EC_U ||
4456 hw->chip_id == CHIP_ID_YUKON_FE_P)
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08004457 sky2_pci_write32(hw, PCI_DEV_REG3, 0);
Stephen Hemminger1ad5b4a2007-04-07 16:02:27 -07004458
Stephen Hemmingere3173832007-02-06 10:45:39 -08004459 sky2_reset(hw);
Stephen Hemminger8ab8fca2006-06-13 17:17:30 +09004460 sky2_write32(hw, B0_IMSK, Y2_IS_BASE);
Stephen Hemminger6de16232007-10-17 13:26:42 -07004461 napi_enable(&hw->napi);
Stephen Hemminger8ab8fca2006-06-13 17:17:30 +09004462
Stephen Hemmingerf05267e2006-06-13 17:17:28 +09004463 for (i = 0; i < hw->ports; i++) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004464 struct net_device *dev = hw->dev[i];
Stephen Hemminger063a0b32008-04-02 09:03:23 -07004465
4466 netif_device_attach(dev);
Stephen Hemminger6a5706b2006-07-12 15:23:46 -07004467 if (netif_running(dev)) {
Stephen Hemminger08c06d82006-01-30 11:37:54 -08004468 err = sky2_up(dev);
4469 if (err) {
4470 printk(KERN_ERR PFX "%s: could not up: %d\n",
4471 dev->name, err);
Ben Hutchings68c28892008-05-31 16:52:52 +01004472 rtnl_lock();
Stephen Hemminger08c06d82006-01-30 11:37:54 -08004473 dev_close(dev);
Ben Hutchings68c28892008-05-31 16:52:52 +01004474 rtnl_unlock();
Stephen Hemmingereb35cf62006-06-13 17:17:31 +09004475 goto out;
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07004476 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004477 }
4478 }
Stephen Hemmingereb35cf62006-06-13 17:17:31 +09004479
Stephen Hemmingerae306cc2006-12-20 13:06:36 -08004480 return 0;
Stephen Hemminger08c06d82006-01-30 11:37:54 -08004481out:
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004482 dev_err(&pdev->dev, "resume failed (%d)\n", err);
Stephen Hemmingerae306cc2006-12-20 13:06:36 -08004483 pci_disable_device(pdev);
Stephen Hemminger08c06d82006-01-30 11:37:54 -08004484 return err;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004485}
4486#endif
4487
Stephen Hemmingere3173832007-02-06 10:45:39 -08004488static void sky2_shutdown(struct pci_dev *pdev)
4489{
4490 struct sky2_hw *hw = pci_get_drvdata(pdev);
4491 int i, wol = 0;
4492
Stephen Hemminger549a68c2007-05-11 11:21:44 -07004493 if (!hw)
4494 return;
4495
Stephen Hemminger5c0d6b32007-10-14 13:25:22 -07004496 del_timer_sync(&hw->watchdog_timer);
Stephen Hemmingere3173832007-02-06 10:45:39 -08004497
4498 for (i = 0; i < hw->ports; i++) {
4499 struct net_device *dev = hw->dev[i];
4500 struct sky2_port *sky2 = netdev_priv(dev);
4501
4502 if (sky2->wol) {
4503 wol = 1;
4504 sky2_wol_init(sky2);
4505 }
4506 }
4507
4508 if (wol)
4509 sky2_power_aux(hw);
4510
4511 pci_enable_wake(pdev, PCI_D3hot, wol);
4512 pci_enable_wake(pdev, PCI_D3cold, wol);
4513
4514 pci_disable_device(pdev);
Stephen Hemmingerf71eb1a2008-08-04 13:33:37 -07004515 pci_set_power_state(pdev, PCI_D3hot);
Stephen Hemmingere3173832007-02-06 10:45:39 -08004516}
4517
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004518static struct pci_driver sky2_driver = {
Stephen Hemminger793b8832005-09-14 16:06:14 -07004519 .name = DRV_NAME,
4520 .id_table = sky2_id_table,
4521 .probe = sky2_probe,
4522 .remove = __devexit_p(sky2_remove),
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004523#ifdef CONFIG_PM
Stephen Hemminger793b8832005-09-14 16:06:14 -07004524 .suspend = sky2_suspend,
4525 .resume = sky2_resume,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004526#endif
Stephen Hemmingere3173832007-02-06 10:45:39 -08004527 .shutdown = sky2_shutdown,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004528};
4529
4530static int __init sky2_init_module(void)
4531{
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004532 sky2_debug_init();
shemminger@osdl.org50241c42005-11-30 11:45:22 -08004533 return pci_register_driver(&sky2_driver);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004534}
4535
4536static void __exit sky2_cleanup_module(void)
4537{
4538 pci_unregister_driver(&sky2_driver);
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004539 sky2_debug_cleanup();
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004540}
4541
4542module_init(sky2_init_module);
4543module_exit(sky2_cleanup_module);
4544
4545MODULE_DESCRIPTION("Marvell Yukon 2 Gigabit Ethernet driver");
Stephen Hemminger65ebe632007-01-23 11:38:57 -08004546MODULE_AUTHOR("Stephen Hemminger <shemminger@linux-foundation.org>");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004547MODULE_LICENSE("GPL");
shemminger@osdl.org5f4f9dc2005-11-30 11:45:23 -08004548MODULE_VERSION(DRV_VERSION);