blob: 261ffe47a5d24132c94f04e487dd9715752912e0 [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
Jesse Barnes23b2f8b2011-06-28 13:04:16 -070027#include <linux/cpufreq.h>
Jesse Barnesc1c7af62009-09-10 15:28:03 -070028#include <linux/module.h>
29#include <linux/input.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080030#include <linux/i2c.h>
Shaohua Li7662c8b2009-06-26 11:23:55 +080031#include <linux/kernel.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Jesse Barnes9cce37f2010-08-13 15:11:26 -070033#include <linux/vgaarb.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080034#include "drmP.h"
35#include "intel_drv.h"
36#include "i915_drm.h"
37#include "i915_drv.h"
Jesse Barnese5510fa2010-07-01 16:48:37 -070038#include "i915_trace.h"
Dave Airlieab2c0672009-12-04 10:55:24 +100039#include "drm_dp_helper.h"
Jesse Barnes79e53942008-11-07 14:24:08 -080040
41#include "drm_crtc_helper.h"
42
Zhenyu Wang32f9d652009-07-24 01:00:32 +080043#define HAS_eDP (intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))
44
Jesse Barnes79e53942008-11-07 14:24:08 -080045bool intel_pipe_has_type (struct drm_crtc *crtc, int type);
Shaohua Li7662c8b2009-06-26 11:23:55 +080046static void intel_update_watermarks(struct drm_device *dev);
Daniel Vetter3dec0092010-08-20 21:40:52 +020047static void intel_increase_pllclock(struct drm_crtc *crtc);
Chris Wilson6b383a72010-09-13 13:54:26 +010048static void intel_crtc_update_cursor(struct drm_crtc *crtc, bool on);
Jesse Barnes79e53942008-11-07 14:24:08 -080049
50typedef struct {
51 /* given values */
52 int n;
53 int m1, m2;
54 int p1, p2;
55 /* derived values */
56 int dot;
57 int vco;
58 int m;
59 int p;
60} intel_clock_t;
61
62typedef struct {
63 int min, max;
64} intel_range_t;
65
66typedef struct {
67 int dot_limit;
68 int p2_slow, p2_fast;
69} intel_p2_t;
70
71#define INTEL_P2_NUM 2
Ma Lingd4906092009-03-18 20:13:27 +080072typedef struct intel_limit intel_limit_t;
73struct intel_limit {
Jesse Barnes79e53942008-11-07 14:24:08 -080074 intel_range_t dot, vco, n, m, m1, m2, p, p1;
75 intel_p2_t p2;
Ma Lingd4906092009-03-18 20:13:27 +080076 bool (* find_pll)(const intel_limit_t *, struct drm_crtc *,
77 int, int, intel_clock_t *);
78};
Jesse Barnes79e53942008-11-07 14:24:08 -080079
Jesse Barnes2377b742010-07-07 14:06:43 -070080/* FDI */
81#define IRONLAKE_FDI_FREQ 2700000 /* in kHz for mode->clock */
82
Ma Lingd4906092009-03-18 20:13:27 +080083static bool
84intel_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
85 int target, int refclk, intel_clock_t *best_clock);
86static bool
87intel_g4x_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
88 int target, int refclk, intel_clock_t *best_clock);
Jesse Barnes79e53942008-11-07 14:24:08 -080089
Keith Packarda4fc5ed2009-04-07 16:16:42 -070090static bool
91intel_find_pll_g4x_dp(const intel_limit_t *, struct drm_crtc *crtc,
92 int target, int refclk, intel_clock_t *best_clock);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080093static bool
Adam Jacksonf2b115e2009-12-03 17:14:42 -050094intel_find_pll_ironlake_dp(const intel_limit_t *, struct drm_crtc *crtc,
95 int target, int refclk, intel_clock_t *best_clock);
Keith Packarda4fc5ed2009-04-07 16:16:42 -070096
Chris Wilson021357a2010-09-07 20:54:59 +010097static inline u32 /* units of 100MHz */
98intel_fdi_link_freq(struct drm_device *dev)
99{
Chris Wilson8b99e682010-10-13 09:59:17 +0100100 if (IS_GEN5(dev)) {
101 struct drm_i915_private *dev_priv = dev->dev_private;
102 return (I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2;
103 } else
104 return 27;
Chris Wilson021357a2010-09-07 20:54:59 +0100105}
106
Keith Packarde4b36692009-06-05 19:22:17 -0700107static const intel_limit_t intel_limits_i8xx_dvo = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700108 .dot = { .min = 25000, .max = 350000 },
109 .vco = { .min = 930000, .max = 1400000 },
110 .n = { .min = 3, .max = 16 },
111 .m = { .min = 96, .max = 140 },
112 .m1 = { .min = 18, .max = 26 },
113 .m2 = { .min = 6, .max = 16 },
114 .p = { .min = 4, .max = 128 },
115 .p1 = { .min = 2, .max = 33 },
116 .p2 = { .dot_limit = 165000,
117 .p2_slow = 4, .p2_fast = 2 },
Ma Lingd4906092009-03-18 20:13:27 +0800118 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700119};
120
121static const intel_limit_t intel_limits_i8xx_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700122 .dot = { .min = 25000, .max = 350000 },
123 .vco = { .min = 930000, .max = 1400000 },
124 .n = { .min = 3, .max = 16 },
125 .m = { .min = 96, .max = 140 },
126 .m1 = { .min = 18, .max = 26 },
127 .m2 = { .min = 6, .max = 16 },
128 .p = { .min = 4, .max = 128 },
129 .p1 = { .min = 1, .max = 6 },
130 .p2 = { .dot_limit = 165000,
131 .p2_slow = 14, .p2_fast = 7 },
Ma Lingd4906092009-03-18 20:13:27 +0800132 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700133};
Eric Anholt273e27c2011-03-30 13:01:10 -0700134
Keith Packarde4b36692009-06-05 19:22:17 -0700135static const intel_limit_t intel_limits_i9xx_sdvo = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700136 .dot = { .min = 20000, .max = 400000 },
137 .vco = { .min = 1400000, .max = 2800000 },
138 .n = { .min = 1, .max = 6 },
139 .m = { .min = 70, .max = 120 },
140 .m1 = { .min = 10, .max = 22 },
141 .m2 = { .min = 5, .max = 9 },
142 .p = { .min = 5, .max = 80 },
143 .p1 = { .min = 1, .max = 8 },
144 .p2 = { .dot_limit = 200000,
145 .p2_slow = 10, .p2_fast = 5 },
Ma Lingd4906092009-03-18 20:13:27 +0800146 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700147};
148
149static const intel_limit_t intel_limits_i9xx_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700150 .dot = { .min = 20000, .max = 400000 },
151 .vco = { .min = 1400000, .max = 2800000 },
152 .n = { .min = 1, .max = 6 },
153 .m = { .min = 70, .max = 120 },
154 .m1 = { .min = 10, .max = 22 },
155 .m2 = { .min = 5, .max = 9 },
156 .p = { .min = 7, .max = 98 },
157 .p1 = { .min = 1, .max = 8 },
158 .p2 = { .dot_limit = 112000,
159 .p2_slow = 14, .p2_fast = 7 },
Ma Lingd4906092009-03-18 20:13:27 +0800160 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700161};
162
Eric Anholt273e27c2011-03-30 13:01:10 -0700163
Keith Packarde4b36692009-06-05 19:22:17 -0700164static const intel_limit_t intel_limits_g4x_sdvo = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700165 .dot = { .min = 25000, .max = 270000 },
166 .vco = { .min = 1750000, .max = 3500000},
167 .n = { .min = 1, .max = 4 },
168 .m = { .min = 104, .max = 138 },
169 .m1 = { .min = 17, .max = 23 },
170 .m2 = { .min = 5, .max = 11 },
171 .p = { .min = 10, .max = 30 },
172 .p1 = { .min = 1, .max = 3},
173 .p2 = { .dot_limit = 270000,
174 .p2_slow = 10,
175 .p2_fast = 10
Ma Ling044c7c42009-03-18 20:13:23 +0800176 },
Ma Lingd4906092009-03-18 20:13:27 +0800177 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700178};
179
180static const intel_limit_t intel_limits_g4x_hdmi = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700181 .dot = { .min = 22000, .max = 400000 },
182 .vco = { .min = 1750000, .max = 3500000},
183 .n = { .min = 1, .max = 4 },
184 .m = { .min = 104, .max = 138 },
185 .m1 = { .min = 16, .max = 23 },
186 .m2 = { .min = 5, .max = 11 },
187 .p = { .min = 5, .max = 80 },
188 .p1 = { .min = 1, .max = 8},
189 .p2 = { .dot_limit = 165000,
190 .p2_slow = 10, .p2_fast = 5 },
Ma Lingd4906092009-03-18 20:13:27 +0800191 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700192};
193
194static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700195 .dot = { .min = 20000, .max = 115000 },
196 .vco = { .min = 1750000, .max = 3500000 },
197 .n = { .min = 1, .max = 3 },
198 .m = { .min = 104, .max = 138 },
199 .m1 = { .min = 17, .max = 23 },
200 .m2 = { .min = 5, .max = 11 },
201 .p = { .min = 28, .max = 112 },
202 .p1 = { .min = 2, .max = 8 },
203 .p2 = { .dot_limit = 0,
204 .p2_slow = 14, .p2_fast = 14
Ma Ling044c7c42009-03-18 20:13:23 +0800205 },
Ma Lingd4906092009-03-18 20:13:27 +0800206 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700207};
208
209static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700210 .dot = { .min = 80000, .max = 224000 },
211 .vco = { .min = 1750000, .max = 3500000 },
212 .n = { .min = 1, .max = 3 },
213 .m = { .min = 104, .max = 138 },
214 .m1 = { .min = 17, .max = 23 },
215 .m2 = { .min = 5, .max = 11 },
216 .p = { .min = 14, .max = 42 },
217 .p1 = { .min = 2, .max = 6 },
218 .p2 = { .dot_limit = 0,
219 .p2_slow = 7, .p2_fast = 7
Ma Ling044c7c42009-03-18 20:13:23 +0800220 },
Ma Lingd4906092009-03-18 20:13:27 +0800221 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700222};
223
224static const intel_limit_t intel_limits_g4x_display_port = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700225 .dot = { .min = 161670, .max = 227000 },
226 .vco = { .min = 1750000, .max = 3500000},
227 .n = { .min = 1, .max = 2 },
228 .m = { .min = 97, .max = 108 },
229 .m1 = { .min = 0x10, .max = 0x12 },
230 .m2 = { .min = 0x05, .max = 0x06 },
231 .p = { .min = 10, .max = 20 },
232 .p1 = { .min = 1, .max = 2},
233 .p2 = { .dot_limit = 0,
234 .p2_slow = 10, .p2_fast = 10 },
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700235 .find_pll = intel_find_pll_g4x_dp,
Keith Packarde4b36692009-06-05 19:22:17 -0700236};
237
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500238static const intel_limit_t intel_limits_pineview_sdvo = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700239 .dot = { .min = 20000, .max = 400000},
240 .vco = { .min = 1700000, .max = 3500000 },
241 /* Pineview's Ncounter is a ring counter */
242 .n = { .min = 3, .max = 6 },
243 .m = { .min = 2, .max = 256 },
244 /* Pineview only has one combined m divider, which we treat as m2. */
245 .m1 = { .min = 0, .max = 0 },
246 .m2 = { .min = 0, .max = 254 },
247 .p = { .min = 5, .max = 80 },
248 .p1 = { .min = 1, .max = 8 },
249 .p2 = { .dot_limit = 200000,
250 .p2_slow = 10, .p2_fast = 5 },
Shaohua Li61157072009-04-03 15:24:43 +0800251 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700252};
253
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500254static const intel_limit_t intel_limits_pineview_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700255 .dot = { .min = 20000, .max = 400000 },
256 .vco = { .min = 1700000, .max = 3500000 },
257 .n = { .min = 3, .max = 6 },
258 .m = { .min = 2, .max = 256 },
259 .m1 = { .min = 0, .max = 0 },
260 .m2 = { .min = 0, .max = 254 },
261 .p = { .min = 7, .max = 112 },
262 .p1 = { .min = 1, .max = 8 },
263 .p2 = { .dot_limit = 112000,
264 .p2_slow = 14, .p2_fast = 14 },
Shaohua Li61157072009-04-03 15:24:43 +0800265 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700266};
267
Eric Anholt273e27c2011-03-30 13:01:10 -0700268/* Ironlake / Sandybridge
269 *
270 * We calculate clock using (register_value + 2) for N/M1/M2, so here
271 * the range value for them is (actual_value - 2).
272 */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800273static const intel_limit_t intel_limits_ironlake_dac = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700274 .dot = { .min = 25000, .max = 350000 },
275 .vco = { .min = 1760000, .max = 3510000 },
276 .n = { .min = 1, .max = 5 },
277 .m = { .min = 79, .max = 127 },
278 .m1 = { .min = 12, .max = 22 },
279 .m2 = { .min = 5, .max = 9 },
280 .p = { .min = 5, .max = 80 },
281 .p1 = { .min = 1, .max = 8 },
282 .p2 = { .dot_limit = 225000,
283 .p2_slow = 10, .p2_fast = 5 },
Zhao Yakui45476682009-12-31 16:06:04 +0800284 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700285};
286
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800287static const intel_limit_t intel_limits_ironlake_single_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700288 .dot = { .min = 25000, .max = 350000 },
289 .vco = { .min = 1760000, .max = 3510000 },
290 .n = { .min = 1, .max = 3 },
291 .m = { .min = 79, .max = 118 },
292 .m1 = { .min = 12, .max = 22 },
293 .m2 = { .min = 5, .max = 9 },
294 .p = { .min = 28, .max = 112 },
295 .p1 = { .min = 2, .max = 8 },
296 .p2 = { .dot_limit = 225000,
297 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800298 .find_pll = intel_g4x_find_best_PLL,
299};
300
301static const intel_limit_t intel_limits_ironlake_dual_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700302 .dot = { .min = 25000, .max = 350000 },
303 .vco = { .min = 1760000, .max = 3510000 },
304 .n = { .min = 1, .max = 3 },
305 .m = { .min = 79, .max = 127 },
306 .m1 = { .min = 12, .max = 22 },
307 .m2 = { .min = 5, .max = 9 },
308 .p = { .min = 14, .max = 56 },
309 .p1 = { .min = 2, .max = 8 },
310 .p2 = { .dot_limit = 225000,
311 .p2_slow = 7, .p2_fast = 7 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800312 .find_pll = intel_g4x_find_best_PLL,
313};
314
Eric Anholt273e27c2011-03-30 13:01:10 -0700315/* LVDS 100mhz refclk limits. */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800316static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700317 .dot = { .min = 25000, .max = 350000 },
318 .vco = { .min = 1760000, .max = 3510000 },
319 .n = { .min = 1, .max = 2 },
320 .m = { .min = 79, .max = 126 },
321 .m1 = { .min = 12, .max = 22 },
322 .m2 = { .min = 5, .max = 9 },
323 .p = { .min = 28, .max = 112 },
324 .p1 = { .min = 2,.max = 8 },
325 .p2 = { .dot_limit = 225000,
326 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800327 .find_pll = intel_g4x_find_best_PLL,
328};
329
330static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700331 .dot = { .min = 25000, .max = 350000 },
332 .vco = { .min = 1760000, .max = 3510000 },
333 .n = { .min = 1, .max = 3 },
334 .m = { .min = 79, .max = 126 },
335 .m1 = { .min = 12, .max = 22 },
336 .m2 = { .min = 5, .max = 9 },
337 .p = { .min = 14, .max = 42 },
338 .p1 = { .min = 2,.max = 6 },
339 .p2 = { .dot_limit = 225000,
340 .p2_slow = 7, .p2_fast = 7 },
Zhao Yakui45476682009-12-31 16:06:04 +0800341 .find_pll = intel_g4x_find_best_PLL,
342};
343
344static const intel_limit_t intel_limits_ironlake_display_port = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700345 .dot = { .min = 25000, .max = 350000 },
346 .vco = { .min = 1760000, .max = 3510000},
347 .n = { .min = 1, .max = 2 },
348 .m = { .min = 81, .max = 90 },
349 .m1 = { .min = 12, .max = 22 },
350 .m2 = { .min = 5, .max = 9 },
351 .p = { .min = 10, .max = 20 },
352 .p1 = { .min = 1, .max = 2},
353 .p2 = { .dot_limit = 0,
354 .p2_slow = 10, .p2_fast = 10 },
Zhao Yakui45476682009-12-31 16:06:04 +0800355 .find_pll = intel_find_pll_ironlake_dp,
Jesse Barnes79e53942008-11-07 14:24:08 -0800356};
357
Chris Wilson1b894b52010-12-14 20:04:54 +0000358static const intel_limit_t *intel_ironlake_limit(struct drm_crtc *crtc,
359 int refclk)
Zhenyu Wang2c072452009-06-05 15:38:42 +0800360{
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800361 struct drm_device *dev = crtc->dev;
362 struct drm_i915_private *dev_priv = dev->dev_private;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800363 const intel_limit_t *limit;
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800364
365 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800366 if ((I915_READ(PCH_LVDS) & LVDS_CLKB_POWER_MASK) ==
367 LVDS_CLKB_POWER_UP) {
368 /* LVDS dual channel */
Chris Wilson1b894b52010-12-14 20:04:54 +0000369 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800370 limit = &intel_limits_ironlake_dual_lvds_100m;
371 else
372 limit = &intel_limits_ironlake_dual_lvds;
373 } else {
Chris Wilson1b894b52010-12-14 20:04:54 +0000374 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800375 limit = &intel_limits_ironlake_single_lvds_100m;
376 else
377 limit = &intel_limits_ironlake_single_lvds;
378 }
379 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
Zhao Yakui45476682009-12-31 16:06:04 +0800380 HAS_eDP)
381 limit = &intel_limits_ironlake_display_port;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800382 else
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800383 limit = &intel_limits_ironlake_dac;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800384
385 return limit;
386}
387
Ma Ling044c7c42009-03-18 20:13:23 +0800388static const intel_limit_t *intel_g4x_limit(struct drm_crtc *crtc)
389{
390 struct drm_device *dev = crtc->dev;
391 struct drm_i915_private *dev_priv = dev->dev_private;
392 const intel_limit_t *limit;
393
394 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
395 if ((I915_READ(LVDS) & LVDS_CLKB_POWER_MASK) ==
396 LVDS_CLKB_POWER_UP)
397 /* LVDS with dual channel */
Keith Packarde4b36692009-06-05 19:22:17 -0700398 limit = &intel_limits_g4x_dual_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800399 else
400 /* LVDS with dual channel */
Keith Packarde4b36692009-06-05 19:22:17 -0700401 limit = &intel_limits_g4x_single_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800402 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI) ||
403 intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700404 limit = &intel_limits_g4x_hdmi;
Ma Ling044c7c42009-03-18 20:13:23 +0800405 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700406 limit = &intel_limits_g4x_sdvo;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700407 } else if (intel_pipe_has_type (crtc, INTEL_OUTPUT_DISPLAYPORT)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700408 limit = &intel_limits_g4x_display_port;
Ma Ling044c7c42009-03-18 20:13:23 +0800409 } else /* The option is for other outputs */
Keith Packarde4b36692009-06-05 19:22:17 -0700410 limit = &intel_limits_i9xx_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800411
412 return limit;
413}
414
Chris Wilson1b894b52010-12-14 20:04:54 +0000415static const intel_limit_t *intel_limit(struct drm_crtc *crtc, int refclk)
Jesse Barnes79e53942008-11-07 14:24:08 -0800416{
417 struct drm_device *dev = crtc->dev;
418 const intel_limit_t *limit;
419
Eric Anholtbad720f2009-10-22 16:11:14 -0700420 if (HAS_PCH_SPLIT(dev))
Chris Wilson1b894b52010-12-14 20:04:54 +0000421 limit = intel_ironlake_limit(crtc, refclk);
Zhenyu Wang2c072452009-06-05 15:38:42 +0800422 else if (IS_G4X(dev)) {
Ma Ling044c7c42009-03-18 20:13:23 +0800423 limit = intel_g4x_limit(crtc);
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500424 } else if (IS_PINEVIEW(dev)) {
Shaohua Li21778322009-02-23 15:19:16 +0800425 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500426 limit = &intel_limits_pineview_lvds;
Shaohua Li21778322009-02-23 15:19:16 +0800427 else
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500428 limit = &intel_limits_pineview_sdvo;
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100429 } else if (!IS_GEN2(dev)) {
430 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
431 limit = &intel_limits_i9xx_lvds;
432 else
433 limit = &intel_limits_i9xx_sdvo;
Jesse Barnes79e53942008-11-07 14:24:08 -0800434 } else {
435 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
Keith Packarde4b36692009-06-05 19:22:17 -0700436 limit = &intel_limits_i8xx_lvds;
Jesse Barnes79e53942008-11-07 14:24:08 -0800437 else
Keith Packarde4b36692009-06-05 19:22:17 -0700438 limit = &intel_limits_i8xx_dvo;
Jesse Barnes79e53942008-11-07 14:24:08 -0800439 }
440 return limit;
441}
442
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500443/* m1 is reserved as 0 in Pineview, n is a ring counter */
444static void pineview_clock(int refclk, intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800445{
Shaohua Li21778322009-02-23 15:19:16 +0800446 clock->m = clock->m2 + 2;
447 clock->p = clock->p1 * clock->p2;
448 clock->vco = refclk * clock->m / clock->n;
449 clock->dot = clock->vco / clock->p;
450}
451
452static void intel_clock(struct drm_device *dev, int refclk, intel_clock_t *clock)
453{
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500454 if (IS_PINEVIEW(dev)) {
455 pineview_clock(refclk, clock);
Shaohua Li21778322009-02-23 15:19:16 +0800456 return;
457 }
Jesse Barnes79e53942008-11-07 14:24:08 -0800458 clock->m = 5 * (clock->m1 + 2) + (clock->m2 + 2);
459 clock->p = clock->p1 * clock->p2;
460 clock->vco = refclk * clock->m / (clock->n + 2);
461 clock->dot = clock->vco / clock->p;
462}
463
Jesse Barnes79e53942008-11-07 14:24:08 -0800464/**
465 * Returns whether any output on the specified pipe is of the specified type
466 */
Chris Wilson4ef69c72010-09-09 15:14:28 +0100467bool intel_pipe_has_type(struct drm_crtc *crtc, int type)
Jesse Barnes79e53942008-11-07 14:24:08 -0800468{
Chris Wilson4ef69c72010-09-09 15:14:28 +0100469 struct drm_device *dev = crtc->dev;
470 struct drm_mode_config *mode_config = &dev->mode_config;
471 struct intel_encoder *encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -0800472
Chris Wilson4ef69c72010-09-09 15:14:28 +0100473 list_for_each_entry(encoder, &mode_config->encoder_list, base.head)
474 if (encoder->base.crtc == crtc && encoder->type == type)
475 return true;
476
477 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -0800478}
479
Jesse Barnes7c04d1d2009-02-23 15:36:40 -0800480#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
Jesse Barnes79e53942008-11-07 14:24:08 -0800481/**
482 * Returns whether the given set of divisors are valid for a given refclk with
483 * the given connectors.
484 */
485
Chris Wilson1b894b52010-12-14 20:04:54 +0000486static bool intel_PLL_is_valid(struct drm_device *dev,
487 const intel_limit_t *limit,
488 const intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800489{
Jesse Barnes79e53942008-11-07 14:24:08 -0800490 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
491 INTELPllInvalid ("p1 out of range\n");
492 if (clock->p < limit->p.min || limit->p.max < clock->p)
493 INTELPllInvalid ("p out of range\n");
494 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
495 INTELPllInvalid ("m2 out of range\n");
496 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
497 INTELPllInvalid ("m1 out of range\n");
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500498 if (clock->m1 <= clock->m2 && !IS_PINEVIEW(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -0800499 INTELPllInvalid ("m1 <= m2\n");
500 if (clock->m < limit->m.min || limit->m.max < clock->m)
501 INTELPllInvalid ("m out of range\n");
502 if (clock->n < limit->n.min || limit->n.max < clock->n)
503 INTELPllInvalid ("n out of range\n");
504 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
505 INTELPllInvalid ("vco out of range\n");
506 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
507 * connector, etc., rather than just a single range.
508 */
509 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
510 INTELPllInvalid ("dot out of range\n");
511
512 return true;
513}
514
Ma Lingd4906092009-03-18 20:13:27 +0800515static bool
516intel_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
517 int target, int refclk, intel_clock_t *best_clock)
518
Jesse Barnes79e53942008-11-07 14:24:08 -0800519{
520 struct drm_device *dev = crtc->dev;
521 struct drm_i915_private *dev_priv = dev->dev_private;
522 intel_clock_t clock;
Jesse Barnes79e53942008-11-07 14:24:08 -0800523 int err = target;
524
Bruno Prémontbc5e5712009-08-08 13:01:17 +0200525 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
Florian Mickler832cc282009-07-13 18:40:32 +0800526 (I915_READ(LVDS)) != 0) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800527 /*
528 * For LVDS, if the panel is on, just rely on its current
529 * settings for dual-channel. We haven't figured out how to
530 * reliably set up different single/dual channel state, if we
531 * even can.
532 */
533 if ((I915_READ(LVDS) & LVDS_CLKB_POWER_MASK) ==
534 LVDS_CLKB_POWER_UP)
535 clock.p2 = limit->p2.p2_fast;
536 else
537 clock.p2 = limit->p2.p2_slow;
538 } else {
539 if (target < limit->p2.dot_limit)
540 clock.p2 = limit->p2.p2_slow;
541 else
542 clock.p2 = limit->p2.p2_fast;
543 }
544
545 memset (best_clock, 0, sizeof (*best_clock));
546
Zhao Yakui42158662009-11-20 11:24:18 +0800547 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
548 clock.m1++) {
549 for (clock.m2 = limit->m2.min;
550 clock.m2 <= limit->m2.max; clock.m2++) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500551 /* m1 is always 0 in Pineview */
552 if (clock.m2 >= clock.m1 && !IS_PINEVIEW(dev))
Zhao Yakui42158662009-11-20 11:24:18 +0800553 break;
554 for (clock.n = limit->n.min;
555 clock.n <= limit->n.max; clock.n++) {
556 for (clock.p1 = limit->p1.min;
557 clock.p1 <= limit->p1.max; clock.p1++) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800558 int this_err;
559
Shaohua Li21778322009-02-23 15:19:16 +0800560 intel_clock(dev, refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000561 if (!intel_PLL_is_valid(dev, limit,
562 &clock))
Jesse Barnes79e53942008-11-07 14:24:08 -0800563 continue;
564
565 this_err = abs(clock.dot - target);
566 if (this_err < err) {
567 *best_clock = clock;
568 err = this_err;
569 }
570 }
571 }
572 }
573 }
574
575 return (err != target);
576}
577
Ma Lingd4906092009-03-18 20:13:27 +0800578static bool
579intel_g4x_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
580 int target, int refclk, intel_clock_t *best_clock)
581{
582 struct drm_device *dev = crtc->dev;
583 struct drm_i915_private *dev_priv = dev->dev_private;
584 intel_clock_t clock;
585 int max_n;
586 bool found;
Adam Jackson6ba770d2010-07-02 16:43:30 -0400587 /* approximately equals target * 0.00585 */
588 int err_most = (target >> 8) + (target >> 9);
Ma Lingd4906092009-03-18 20:13:27 +0800589 found = false;
590
591 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Zhao Yakui45476682009-12-31 16:06:04 +0800592 int lvds_reg;
593
Eric Anholtc619eed2010-01-28 16:45:52 -0800594 if (HAS_PCH_SPLIT(dev))
Zhao Yakui45476682009-12-31 16:06:04 +0800595 lvds_reg = PCH_LVDS;
596 else
597 lvds_reg = LVDS;
598 if ((I915_READ(lvds_reg) & LVDS_CLKB_POWER_MASK) ==
Ma Lingd4906092009-03-18 20:13:27 +0800599 LVDS_CLKB_POWER_UP)
600 clock.p2 = limit->p2.p2_fast;
601 else
602 clock.p2 = limit->p2.p2_slow;
603 } else {
604 if (target < limit->p2.dot_limit)
605 clock.p2 = limit->p2.p2_slow;
606 else
607 clock.p2 = limit->p2.p2_fast;
608 }
609
610 memset(best_clock, 0, sizeof(*best_clock));
611 max_n = limit->n.max;
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200612 /* based on hardware requirement, prefer smaller n to precision */
Ma Lingd4906092009-03-18 20:13:27 +0800613 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200614 /* based on hardware requirement, prefere larger m1,m2 */
Ma Lingd4906092009-03-18 20:13:27 +0800615 for (clock.m1 = limit->m1.max;
616 clock.m1 >= limit->m1.min; clock.m1--) {
617 for (clock.m2 = limit->m2.max;
618 clock.m2 >= limit->m2.min; clock.m2--) {
619 for (clock.p1 = limit->p1.max;
620 clock.p1 >= limit->p1.min; clock.p1--) {
621 int this_err;
622
Shaohua Li21778322009-02-23 15:19:16 +0800623 intel_clock(dev, refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000624 if (!intel_PLL_is_valid(dev, limit,
625 &clock))
Ma Lingd4906092009-03-18 20:13:27 +0800626 continue;
Chris Wilson1b894b52010-12-14 20:04:54 +0000627
628 this_err = abs(clock.dot - target);
Ma Lingd4906092009-03-18 20:13:27 +0800629 if (this_err < err_most) {
630 *best_clock = clock;
631 err_most = this_err;
632 max_n = clock.n;
633 found = true;
634 }
635 }
636 }
637 }
638 }
Zhenyu Wang2c072452009-06-05 15:38:42 +0800639 return found;
640}
Ma Lingd4906092009-03-18 20:13:27 +0800641
Zhenyu Wang2c072452009-06-05 15:38:42 +0800642static bool
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500643intel_find_pll_ironlake_dp(const intel_limit_t *limit, struct drm_crtc *crtc,
644 int target, int refclk, intel_clock_t *best_clock)
Zhenyu Wang5eb08b62009-07-24 01:00:31 +0800645{
646 struct drm_device *dev = crtc->dev;
647 intel_clock_t clock;
Zhao Yakui45476682009-12-31 16:06:04 +0800648
Zhenyu Wang5eb08b62009-07-24 01:00:31 +0800649 if (target < 200000) {
650 clock.n = 1;
651 clock.p1 = 2;
652 clock.p2 = 10;
653 clock.m1 = 12;
654 clock.m2 = 9;
655 } else {
656 clock.n = 2;
657 clock.p1 = 1;
658 clock.p2 = 10;
659 clock.m1 = 14;
660 clock.m2 = 8;
661 }
662 intel_clock(dev, refclk, &clock);
663 memcpy(best_clock, &clock, sizeof(intel_clock_t));
664 return true;
665}
666
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700667/* DisplayPort has only two frequencies, 162MHz and 270MHz */
668static bool
669intel_find_pll_g4x_dp(const intel_limit_t *limit, struct drm_crtc *crtc,
670 int target, int refclk, intel_clock_t *best_clock)
671{
Chris Wilson5eddb702010-09-11 13:48:45 +0100672 intel_clock_t clock;
673 if (target < 200000) {
674 clock.p1 = 2;
675 clock.p2 = 10;
676 clock.n = 2;
677 clock.m1 = 23;
678 clock.m2 = 8;
679 } else {
680 clock.p1 = 1;
681 clock.p2 = 10;
682 clock.n = 1;
683 clock.m1 = 14;
684 clock.m2 = 2;
685 }
686 clock.m = 5 * (clock.m1 + 2) + (clock.m2 + 2);
687 clock.p = (clock.p1 * clock.p2);
688 clock.dot = 96000 * clock.m / (clock.n + 2) / clock.p;
689 clock.vco = 0;
690 memcpy(best_clock, &clock, sizeof(intel_clock_t));
691 return true;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700692}
693
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700694/**
695 * intel_wait_for_vblank - wait for vblank on a given pipe
696 * @dev: drm device
697 * @pipe: pipe to wait for
698 *
699 * Wait for vblank to occur on a given pipe. Needed for various bits of
700 * mode setting code.
701 */
702void intel_wait_for_vblank(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -0800703{
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700704 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800705 int pipestat_reg = PIPESTAT(pipe);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700706
Chris Wilson300387c2010-09-05 20:25:43 +0100707 /* Clear existing vblank status. Note this will clear any other
708 * sticky status fields as well.
709 *
710 * This races with i915_driver_irq_handler() with the result
711 * that either function could miss a vblank event. Here it is not
712 * fatal, as we will either wait upon the next vblank interrupt or
713 * timeout. Generally speaking intel_wait_for_vblank() is only
714 * called during modeset at which time the GPU should be idle and
715 * should *not* be performing page flips and thus not waiting on
716 * vblanks...
717 * Currently, the result of us stealing a vblank from the irq
718 * handler is that a single frame will be skipped during swapbuffers.
719 */
720 I915_WRITE(pipestat_reg,
721 I915_READ(pipestat_reg) | PIPE_VBLANK_INTERRUPT_STATUS);
722
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700723 /* Wait for vblank interrupt bit to set */
Chris Wilson481b6af2010-08-23 17:43:35 +0100724 if (wait_for(I915_READ(pipestat_reg) &
725 PIPE_VBLANK_INTERRUPT_STATUS,
726 50))
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700727 DRM_DEBUG_KMS("vblank wait timed out\n");
728}
729
Keith Packardab7ad7f2010-10-03 00:33:06 -0700730/*
731 * intel_wait_for_pipe_off - wait for pipe to turn off
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700732 * @dev: drm device
733 * @pipe: pipe to wait for
734 *
735 * After disabling a pipe, we can't wait for vblank in the usual way,
736 * spinning on the vblank interrupt status bit, since we won't actually
737 * see an interrupt when the pipe is disabled.
738 *
Keith Packardab7ad7f2010-10-03 00:33:06 -0700739 * On Gen4 and above:
740 * wait for the pipe register state bit to turn off
741 *
742 * Otherwise:
743 * wait for the display line value to settle (it usually
744 * ends up stopping at the start of the next frame).
Chris Wilson58e10eb2010-10-03 10:56:11 +0100745 *
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700746 */
Chris Wilson58e10eb2010-10-03 10:56:11 +0100747void intel_wait_for_pipe_off(struct drm_device *dev, int pipe)
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700748{
749 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700750
Keith Packardab7ad7f2010-10-03 00:33:06 -0700751 if (INTEL_INFO(dev)->gen >= 4) {
Chris Wilson58e10eb2010-10-03 10:56:11 +0100752 int reg = PIPECONF(pipe);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700753
Keith Packardab7ad7f2010-10-03 00:33:06 -0700754 /* Wait for the Pipe State to go off */
Chris Wilson58e10eb2010-10-03 10:56:11 +0100755 if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
756 100))
Keith Packardab7ad7f2010-10-03 00:33:06 -0700757 DRM_DEBUG_KMS("pipe_off wait timed out\n");
758 } else {
759 u32 last_line;
Chris Wilson58e10eb2010-10-03 10:56:11 +0100760 int reg = PIPEDSL(pipe);
Keith Packardab7ad7f2010-10-03 00:33:06 -0700761 unsigned long timeout = jiffies + msecs_to_jiffies(100);
762
763 /* Wait for the display line to settle */
764 do {
Chris Wilson58e10eb2010-10-03 10:56:11 +0100765 last_line = I915_READ(reg) & DSL_LINEMASK;
Keith Packardab7ad7f2010-10-03 00:33:06 -0700766 mdelay(5);
Chris Wilson58e10eb2010-10-03 10:56:11 +0100767 } while (((I915_READ(reg) & DSL_LINEMASK) != last_line) &&
Keith Packardab7ad7f2010-10-03 00:33:06 -0700768 time_after(timeout, jiffies));
769 if (time_after(jiffies, timeout))
770 DRM_DEBUG_KMS("pipe_off wait timed out\n");
771 }
Jesse Barnes79e53942008-11-07 14:24:08 -0800772}
773
Jesse Barnesb24e7172011-01-04 15:09:30 -0800774static const char *state_string(bool enabled)
775{
776 return enabled ? "on" : "off";
777}
778
779/* Only for pre-ILK configs */
780static void assert_pll(struct drm_i915_private *dev_priv,
781 enum pipe pipe, bool state)
782{
783 int reg;
784 u32 val;
785 bool cur_state;
786
787 reg = DPLL(pipe);
788 val = I915_READ(reg);
789 cur_state = !!(val & DPLL_VCO_ENABLE);
790 WARN(cur_state != state,
791 "PLL state assertion failure (expected %s, current %s)\n",
792 state_string(state), state_string(cur_state));
793}
794#define assert_pll_enabled(d, p) assert_pll(d, p, true)
795#define assert_pll_disabled(d, p) assert_pll(d, p, false)
796
Jesse Barnes040484a2011-01-03 12:14:26 -0800797/* For ILK+ */
798static void assert_pch_pll(struct drm_i915_private *dev_priv,
799 enum pipe pipe, bool state)
800{
801 int reg;
802 u32 val;
803 bool cur_state;
804
805 reg = PCH_DPLL(pipe);
806 val = I915_READ(reg);
807 cur_state = !!(val & DPLL_VCO_ENABLE);
808 WARN(cur_state != state,
809 "PCH PLL state assertion failure (expected %s, current %s)\n",
810 state_string(state), state_string(cur_state));
811}
812#define assert_pch_pll_enabled(d, p) assert_pch_pll(d, p, true)
813#define assert_pch_pll_disabled(d, p) assert_pch_pll(d, p, false)
814
815static void assert_fdi_tx(struct drm_i915_private *dev_priv,
816 enum pipe pipe, bool state)
817{
818 int reg;
819 u32 val;
820 bool cur_state;
821
822 reg = FDI_TX_CTL(pipe);
823 val = I915_READ(reg);
824 cur_state = !!(val & FDI_TX_ENABLE);
825 WARN(cur_state != state,
826 "FDI TX state assertion failure (expected %s, current %s)\n",
827 state_string(state), state_string(cur_state));
828}
829#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
830#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
831
832static void assert_fdi_rx(struct drm_i915_private *dev_priv,
833 enum pipe pipe, bool state)
834{
835 int reg;
836 u32 val;
837 bool cur_state;
838
839 reg = FDI_RX_CTL(pipe);
840 val = I915_READ(reg);
841 cur_state = !!(val & FDI_RX_ENABLE);
842 WARN(cur_state != state,
843 "FDI RX state assertion failure (expected %s, current %s)\n",
844 state_string(state), state_string(cur_state));
845}
846#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
847#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
848
849static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
850 enum pipe pipe)
851{
852 int reg;
853 u32 val;
854
855 /* ILK FDI PLL is always enabled */
856 if (dev_priv->info->gen == 5)
857 return;
858
859 reg = FDI_TX_CTL(pipe);
860 val = I915_READ(reg);
861 WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
862}
863
864static void assert_fdi_rx_pll_enabled(struct drm_i915_private *dev_priv,
865 enum pipe pipe)
866{
867 int reg;
868 u32 val;
869
870 reg = FDI_RX_CTL(pipe);
871 val = I915_READ(reg);
872 WARN(!(val & FDI_RX_PLL_ENABLE), "FDI RX PLL assertion failure, should be active but is disabled\n");
873}
874
Jesse Barnesea0760c2011-01-04 15:09:32 -0800875static void assert_panel_unlocked(struct drm_i915_private *dev_priv,
876 enum pipe pipe)
877{
878 int pp_reg, lvds_reg;
879 u32 val;
880 enum pipe panel_pipe = PIPE_A;
881 bool locked = locked;
882
883 if (HAS_PCH_SPLIT(dev_priv->dev)) {
884 pp_reg = PCH_PP_CONTROL;
885 lvds_reg = PCH_LVDS;
886 } else {
887 pp_reg = PP_CONTROL;
888 lvds_reg = LVDS;
889 }
890
891 val = I915_READ(pp_reg);
892 if (!(val & PANEL_POWER_ON) ||
893 ((val & PANEL_UNLOCK_REGS) == PANEL_UNLOCK_REGS))
894 locked = false;
895
896 if (I915_READ(lvds_reg) & LVDS_PIPEB_SELECT)
897 panel_pipe = PIPE_B;
898
899 WARN(panel_pipe == pipe && locked,
900 "panel assertion failure, pipe %c regs locked\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800901 pipe_name(pipe));
Jesse Barnesea0760c2011-01-04 15:09:32 -0800902}
903
Jesse Barnes63d7bbe2011-01-04 15:09:33 -0800904static void assert_pipe(struct drm_i915_private *dev_priv,
905 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -0800906{
907 int reg;
908 u32 val;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -0800909 bool cur_state;
Jesse Barnesb24e7172011-01-04 15:09:30 -0800910
911 reg = PIPECONF(pipe);
912 val = I915_READ(reg);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -0800913 cur_state = !!(val & PIPECONF_ENABLE);
914 WARN(cur_state != state,
915 "pipe %c assertion failure (expected %s, current %s)\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800916 pipe_name(pipe), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -0800917}
Jesse Barnes63d7bbe2011-01-04 15:09:33 -0800918#define assert_pipe_enabled(d, p) assert_pipe(d, p, true)
919#define assert_pipe_disabled(d, p) assert_pipe(d, p, false)
Jesse Barnesb24e7172011-01-04 15:09:30 -0800920
921static void assert_plane_enabled(struct drm_i915_private *dev_priv,
922 enum plane plane)
923{
924 int reg;
925 u32 val;
926
927 reg = DSPCNTR(plane);
928 val = I915_READ(reg);
929 WARN(!(val & DISPLAY_PLANE_ENABLE),
930 "plane %c assertion failure, should be active but is disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800931 plane_name(plane));
Jesse Barnesb24e7172011-01-04 15:09:30 -0800932}
933
934static void assert_planes_disabled(struct drm_i915_private *dev_priv,
935 enum pipe pipe)
936{
937 int reg, i;
938 u32 val;
939 int cur_pipe;
940
Jesse Barnes19ec1352011-02-02 12:28:02 -0800941 /* Planes are fixed to pipes on ILK+ */
942 if (HAS_PCH_SPLIT(dev_priv->dev))
943 return;
944
Jesse Barnesb24e7172011-01-04 15:09:30 -0800945 /* Need to check both planes against the pipe */
946 for (i = 0; i < 2; i++) {
947 reg = DSPCNTR(i);
948 val = I915_READ(reg);
949 cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
950 DISPPLANE_SEL_PIPE_SHIFT;
951 WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800952 "plane %c assertion failure, should be off on pipe %c but is still active\n",
953 plane_name(i), pipe_name(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -0800954 }
955}
956
Jesse Barnes92f25842011-01-04 15:09:34 -0800957static void assert_pch_refclk_enabled(struct drm_i915_private *dev_priv)
958{
959 u32 val;
960 bool enabled;
961
962 val = I915_READ(PCH_DREF_CONTROL);
963 enabled = !!(val & (DREF_SSC_SOURCE_MASK | DREF_NONSPREAD_SOURCE_MASK |
964 DREF_SUPERSPREAD_SOURCE_MASK));
965 WARN(!enabled, "PCH refclk assertion failure, should be active but is disabled\n");
966}
967
968static void assert_transcoder_disabled(struct drm_i915_private *dev_priv,
969 enum pipe pipe)
970{
971 int reg;
972 u32 val;
973 bool enabled;
974
975 reg = TRANSCONF(pipe);
976 val = I915_READ(reg);
977 enabled = !!(val & TRANS_ENABLE);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800978 WARN(enabled,
979 "transcoder assertion failed, should be off on pipe %c but is still active\n",
980 pipe_name(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -0800981}
982
Jesse Barnes291906f2011-02-02 12:28:03 -0800983static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
984 enum pipe pipe, int reg)
985{
Jesse Barnes47a05ec2011-02-07 13:46:40 -0800986 u32 val = I915_READ(reg);
987 WARN(DP_PIPE_ENABLED(val, pipe),
Jesse Barnes291906f2011-02-02 12:28:03 -0800988 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800989 reg, pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -0800990}
991
992static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
993 enum pipe pipe, int reg)
994{
Jesse Barnes47a05ec2011-02-07 13:46:40 -0800995 u32 val = I915_READ(reg);
996 WARN(HDMI_PIPE_ENABLED(val, pipe),
Jesse Barnes291906f2011-02-02 12:28:03 -0800997 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800998 reg, pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -0800999}
1000
1001static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1002 enum pipe pipe)
1003{
1004 int reg;
1005 u32 val;
Jesse Barnes291906f2011-02-02 12:28:03 -08001006
1007 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B);
1008 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C);
1009 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D);
1010
1011 reg = PCH_ADPA;
1012 val = I915_READ(reg);
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001013 WARN(ADPA_PIPE_ENABLED(val, pipe),
Jesse Barnes291906f2011-02-02 12:28:03 -08001014 "PCH VGA enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001015 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001016
1017 reg = PCH_LVDS;
1018 val = I915_READ(reg);
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001019 WARN(LVDS_PIPE_ENABLED(val, pipe),
Jesse Barnes291906f2011-02-02 12:28:03 -08001020 "PCH LVDS enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001021 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001022
1023 assert_pch_hdmi_disabled(dev_priv, pipe, HDMIB);
1024 assert_pch_hdmi_disabled(dev_priv, pipe, HDMIC);
1025 assert_pch_hdmi_disabled(dev_priv, pipe, HDMID);
1026}
1027
Jesse Barnesb24e7172011-01-04 15:09:30 -08001028/**
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001029 * intel_enable_pll - enable a PLL
1030 * @dev_priv: i915 private structure
1031 * @pipe: pipe PLL to enable
1032 *
1033 * Enable @pipe's PLL so we can start pumping pixels from a plane. Check to
1034 * make sure the PLL reg is writable first though, since the panel write
1035 * protect mechanism may be enabled.
1036 *
1037 * Note! This is for pre-ILK only.
1038 */
1039static void intel_enable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1040{
1041 int reg;
1042 u32 val;
1043
1044 /* No really, not for ILK+ */
1045 BUG_ON(dev_priv->info->gen >= 5);
1046
1047 /* PLL is protected by panel, make sure we can write it */
1048 if (IS_MOBILE(dev_priv->dev) && !IS_I830(dev_priv->dev))
1049 assert_panel_unlocked(dev_priv, pipe);
1050
1051 reg = DPLL(pipe);
1052 val = I915_READ(reg);
1053 val |= DPLL_VCO_ENABLE;
1054
1055 /* We do this three times for luck */
1056 I915_WRITE(reg, val);
1057 POSTING_READ(reg);
1058 udelay(150); /* wait for warmup */
1059 I915_WRITE(reg, val);
1060 POSTING_READ(reg);
1061 udelay(150); /* wait for warmup */
1062 I915_WRITE(reg, val);
1063 POSTING_READ(reg);
1064 udelay(150); /* wait for warmup */
1065}
1066
1067/**
1068 * intel_disable_pll - disable a PLL
1069 * @dev_priv: i915 private structure
1070 * @pipe: pipe PLL to disable
1071 *
1072 * Disable the PLL for @pipe, making sure the pipe is off first.
1073 *
1074 * Note! This is for pre-ILK only.
1075 */
1076static void intel_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1077{
1078 int reg;
1079 u32 val;
1080
1081 /* Don't disable pipe A or pipe A PLLs if needed */
1082 if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
1083 return;
1084
1085 /* Make sure the pipe isn't still relying on us */
1086 assert_pipe_disabled(dev_priv, pipe);
1087
1088 reg = DPLL(pipe);
1089 val = I915_READ(reg);
1090 val &= ~DPLL_VCO_ENABLE;
1091 I915_WRITE(reg, val);
1092 POSTING_READ(reg);
1093}
1094
1095/**
Jesse Barnes92f25842011-01-04 15:09:34 -08001096 * intel_enable_pch_pll - enable PCH PLL
1097 * @dev_priv: i915 private structure
1098 * @pipe: pipe PLL to enable
1099 *
1100 * The PCH PLL needs to be enabled before the PCH transcoder, since it
1101 * drives the transcoder clock.
1102 */
1103static void intel_enable_pch_pll(struct drm_i915_private *dev_priv,
1104 enum pipe pipe)
1105{
1106 int reg;
1107 u32 val;
1108
1109 /* PCH only available on ILK+ */
1110 BUG_ON(dev_priv->info->gen < 5);
1111
1112 /* PCH refclock must be enabled first */
1113 assert_pch_refclk_enabled(dev_priv);
1114
1115 reg = PCH_DPLL(pipe);
1116 val = I915_READ(reg);
1117 val |= DPLL_VCO_ENABLE;
1118 I915_WRITE(reg, val);
1119 POSTING_READ(reg);
1120 udelay(200);
1121}
1122
1123static void intel_disable_pch_pll(struct drm_i915_private *dev_priv,
1124 enum pipe pipe)
1125{
1126 int reg;
1127 u32 val;
1128
1129 /* PCH only available on ILK+ */
1130 BUG_ON(dev_priv->info->gen < 5);
1131
1132 /* Make sure transcoder isn't still depending on us */
1133 assert_transcoder_disabled(dev_priv, pipe);
1134
1135 reg = PCH_DPLL(pipe);
1136 val = I915_READ(reg);
1137 val &= ~DPLL_VCO_ENABLE;
1138 I915_WRITE(reg, val);
1139 POSTING_READ(reg);
1140 udelay(200);
1141}
1142
Jesse Barnes040484a2011-01-03 12:14:26 -08001143static void intel_enable_transcoder(struct drm_i915_private *dev_priv,
1144 enum pipe pipe)
1145{
1146 int reg;
1147 u32 val;
1148
1149 /* PCH only available on ILK+ */
1150 BUG_ON(dev_priv->info->gen < 5);
1151
1152 /* Make sure PCH DPLL is enabled */
1153 assert_pch_pll_enabled(dev_priv, pipe);
1154
1155 /* FDI must be feeding us bits for PCH ports */
1156 assert_fdi_tx_enabled(dev_priv, pipe);
1157 assert_fdi_rx_enabled(dev_priv, pipe);
1158
1159 reg = TRANSCONF(pipe);
1160 val = I915_READ(reg);
Jesse Barnese9bcff52011-06-24 12:19:20 -07001161
1162 if (HAS_PCH_IBX(dev_priv->dev)) {
1163 /*
1164 * make the BPC in transcoder be consistent with
1165 * that in pipeconf reg.
1166 */
1167 val &= ~PIPE_BPC_MASK;
1168 val |= I915_READ(PIPECONF(pipe)) & PIPE_BPC_MASK;
1169 }
Jesse Barnes040484a2011-01-03 12:14:26 -08001170 I915_WRITE(reg, val | TRANS_ENABLE);
1171 if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
1172 DRM_ERROR("failed to enable transcoder %d\n", pipe);
1173}
1174
1175static void intel_disable_transcoder(struct drm_i915_private *dev_priv,
1176 enum pipe pipe)
1177{
1178 int reg;
1179 u32 val;
1180
1181 /* FDI relies on the transcoder */
1182 assert_fdi_tx_disabled(dev_priv, pipe);
1183 assert_fdi_rx_disabled(dev_priv, pipe);
1184
Jesse Barnes291906f2011-02-02 12:28:03 -08001185 /* Ports must be off as well */
1186 assert_pch_ports_disabled(dev_priv, pipe);
1187
Jesse Barnes040484a2011-01-03 12:14:26 -08001188 reg = TRANSCONF(pipe);
1189 val = I915_READ(reg);
1190 val &= ~TRANS_ENABLE;
1191 I915_WRITE(reg, val);
1192 /* wait for PCH transcoder off, transcoder state */
1193 if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
1194 DRM_ERROR("failed to disable transcoder\n");
1195}
1196
Jesse Barnes92f25842011-01-04 15:09:34 -08001197/**
Chris Wilson309cfea2011-01-28 13:54:53 +00001198 * intel_enable_pipe - enable a pipe, asserting requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08001199 * @dev_priv: i915 private structure
1200 * @pipe: pipe to enable
Jesse Barnes040484a2011-01-03 12:14:26 -08001201 * @pch_port: on ILK+, is this pipe driving a PCH port or not
Jesse Barnesb24e7172011-01-04 15:09:30 -08001202 *
1203 * Enable @pipe, making sure that various hardware specific requirements
1204 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
1205 *
1206 * @pipe should be %PIPE_A or %PIPE_B.
1207 *
1208 * Will wait until the pipe is actually running (i.e. first vblank) before
1209 * returning.
1210 */
Jesse Barnes040484a2011-01-03 12:14:26 -08001211static void intel_enable_pipe(struct drm_i915_private *dev_priv, enum pipe pipe,
1212 bool pch_port)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001213{
1214 int reg;
1215 u32 val;
1216
1217 /*
1218 * A pipe without a PLL won't actually be able to drive bits from
1219 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
1220 * need the check.
1221 */
1222 if (!HAS_PCH_SPLIT(dev_priv->dev))
1223 assert_pll_enabled(dev_priv, pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001224 else {
1225 if (pch_port) {
1226 /* if driving the PCH, we need FDI enabled */
1227 assert_fdi_rx_pll_enabled(dev_priv, pipe);
1228 assert_fdi_tx_pll_enabled(dev_priv, pipe);
1229 }
1230 /* FIXME: assert CPU port conditions for SNB+ */
1231 }
Jesse Barnesb24e7172011-01-04 15:09:30 -08001232
1233 reg = PIPECONF(pipe);
1234 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001235 if (val & PIPECONF_ENABLE)
1236 return;
1237
1238 I915_WRITE(reg, val | PIPECONF_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001239 intel_wait_for_vblank(dev_priv->dev, pipe);
1240}
1241
1242/**
Chris Wilson309cfea2011-01-28 13:54:53 +00001243 * intel_disable_pipe - disable a pipe, asserting requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08001244 * @dev_priv: i915 private structure
1245 * @pipe: pipe to disable
1246 *
1247 * Disable @pipe, making sure that various hardware specific requirements
1248 * are met, if applicable, e.g. plane disabled, panel fitter off, etc.
1249 *
1250 * @pipe should be %PIPE_A or %PIPE_B.
1251 *
1252 * Will wait until the pipe has shut down before returning.
1253 */
1254static void intel_disable_pipe(struct drm_i915_private *dev_priv,
1255 enum pipe pipe)
1256{
1257 int reg;
1258 u32 val;
1259
1260 /*
1261 * Make sure planes won't keep trying to pump pixels to us,
1262 * or we might hang the display.
1263 */
1264 assert_planes_disabled(dev_priv, pipe);
1265
1266 /* Don't disable pipe A or pipe A PLLs if needed */
1267 if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
1268 return;
1269
1270 reg = PIPECONF(pipe);
1271 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001272 if ((val & PIPECONF_ENABLE) == 0)
1273 return;
1274
1275 I915_WRITE(reg, val & ~PIPECONF_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001276 intel_wait_for_pipe_off(dev_priv->dev, pipe);
1277}
1278
1279/**
1280 * intel_enable_plane - enable a display plane on a given pipe
1281 * @dev_priv: i915 private structure
1282 * @plane: plane to enable
1283 * @pipe: pipe being fed
1284 *
1285 * Enable @plane on @pipe, making sure that @pipe is running first.
1286 */
1287static void intel_enable_plane(struct drm_i915_private *dev_priv,
1288 enum plane plane, enum pipe pipe)
1289{
1290 int reg;
1291 u32 val;
1292
1293 /* If the pipe isn't enabled, we can't pump pixels and may hang */
1294 assert_pipe_enabled(dev_priv, pipe);
1295
1296 reg = DSPCNTR(plane);
1297 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001298 if (val & DISPLAY_PLANE_ENABLE)
1299 return;
1300
1301 I915_WRITE(reg, val | DISPLAY_PLANE_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001302 intel_wait_for_vblank(dev_priv->dev, pipe);
1303}
1304
1305/*
1306 * Plane regs are double buffered, going from enabled->disabled needs a
1307 * trigger in order to latch. The display address reg provides this.
1308 */
1309static void intel_flush_display_plane(struct drm_i915_private *dev_priv,
1310 enum plane plane)
1311{
1312 u32 reg = DSPADDR(plane);
1313 I915_WRITE(reg, I915_READ(reg));
1314}
1315
1316/**
1317 * intel_disable_plane - disable a display plane
1318 * @dev_priv: i915 private structure
1319 * @plane: plane to disable
1320 * @pipe: pipe consuming the data
1321 *
1322 * Disable @plane; should be an independent operation.
1323 */
1324static void intel_disable_plane(struct drm_i915_private *dev_priv,
1325 enum plane plane, enum pipe pipe)
1326{
1327 int reg;
1328 u32 val;
1329
1330 reg = DSPCNTR(plane);
1331 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001332 if ((val & DISPLAY_PLANE_ENABLE) == 0)
1333 return;
1334
1335 I915_WRITE(reg, val & ~DISPLAY_PLANE_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001336 intel_flush_display_plane(dev_priv, plane);
1337 intel_wait_for_vblank(dev_priv->dev, pipe);
1338}
1339
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001340static void disable_pch_dp(struct drm_i915_private *dev_priv,
1341 enum pipe pipe, int reg)
1342{
1343 u32 val = I915_READ(reg);
1344 if (DP_PIPE_ENABLED(val, pipe))
1345 I915_WRITE(reg, val & ~DP_PORT_EN);
1346}
1347
1348static void disable_pch_hdmi(struct drm_i915_private *dev_priv,
1349 enum pipe pipe, int reg)
1350{
1351 u32 val = I915_READ(reg);
1352 if (HDMI_PIPE_ENABLED(val, pipe))
1353 I915_WRITE(reg, val & ~PORT_ENABLE);
1354}
1355
1356/* Disable any ports connected to this transcoder */
1357static void intel_disable_pch_ports(struct drm_i915_private *dev_priv,
1358 enum pipe pipe)
1359{
1360 u32 reg, val;
1361
1362 val = I915_READ(PCH_PP_CONTROL);
1363 I915_WRITE(PCH_PP_CONTROL, val | PANEL_UNLOCK_REGS);
1364
1365 disable_pch_dp(dev_priv, pipe, PCH_DP_B);
1366 disable_pch_dp(dev_priv, pipe, PCH_DP_C);
1367 disable_pch_dp(dev_priv, pipe, PCH_DP_D);
1368
1369 reg = PCH_ADPA;
1370 val = I915_READ(reg);
1371 if (ADPA_PIPE_ENABLED(val, pipe))
1372 I915_WRITE(reg, val & ~ADPA_DAC_ENABLE);
1373
1374 reg = PCH_LVDS;
1375 val = I915_READ(reg);
1376 if (LVDS_PIPE_ENABLED(val, pipe)) {
1377 I915_WRITE(reg, val & ~LVDS_PORT_EN);
1378 POSTING_READ(reg);
1379 udelay(100);
1380 }
1381
1382 disable_pch_hdmi(dev_priv, pipe, HDMIB);
1383 disable_pch_hdmi(dev_priv, pipe, HDMIC);
1384 disable_pch_hdmi(dev_priv, pipe, HDMID);
1385}
1386
Chris Wilson43a95392011-07-08 12:22:36 +01001387static void i8xx_disable_fbc(struct drm_device *dev)
1388{
1389 struct drm_i915_private *dev_priv = dev->dev_private;
1390 u32 fbc_ctl;
1391
1392 /* Disable compression */
1393 fbc_ctl = I915_READ(FBC_CONTROL);
1394 if ((fbc_ctl & FBC_CTL_EN) == 0)
1395 return;
1396
1397 fbc_ctl &= ~FBC_CTL_EN;
1398 I915_WRITE(FBC_CONTROL, fbc_ctl);
1399
1400 /* Wait for compressing bit to clear */
1401 if (wait_for((I915_READ(FBC_STATUS) & FBC_STAT_COMPRESSING) == 0, 10)) {
1402 DRM_DEBUG_KMS("FBC idle timed out\n");
1403 return;
1404 }
1405
1406 DRM_DEBUG_KMS("disabled FBC\n");
1407}
1408
Jesse Barnes80824002009-09-10 15:28:06 -07001409static void i8xx_enable_fbc(struct drm_crtc *crtc, unsigned long interval)
1410{
1411 struct drm_device *dev = crtc->dev;
1412 struct drm_i915_private *dev_priv = dev->dev_private;
1413 struct drm_framebuffer *fb = crtc->fb;
1414 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +00001415 struct drm_i915_gem_object *obj = intel_fb->obj;
Jesse Barnes80824002009-09-10 15:28:06 -07001416 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson016b9b62011-07-08 12:22:43 +01001417 int cfb_pitch;
Jesse Barnes80824002009-09-10 15:28:06 -07001418 int plane, i;
1419 u32 fbc_ctl, fbc_ctl2;
1420
Chris Wilson016b9b62011-07-08 12:22:43 +01001421 cfb_pitch = dev_priv->cfb_size / FBC_LL_SIZE;
1422 if (fb->pitch < cfb_pitch)
1423 cfb_pitch = fb->pitch;
Jesse Barnes80824002009-09-10 15:28:06 -07001424
1425 /* FBC_CTL wants 64B units */
Chris Wilson016b9b62011-07-08 12:22:43 +01001426 cfb_pitch = (cfb_pitch / 64) - 1;
1427 plane = intel_crtc->plane == 0 ? FBC_CTL_PLANEA : FBC_CTL_PLANEB;
Jesse Barnes80824002009-09-10 15:28:06 -07001428
1429 /* Clear old tags */
1430 for (i = 0; i < (FBC_LL_SIZE / 32) + 1; i++)
1431 I915_WRITE(FBC_TAG + (i * 4), 0);
1432
1433 /* Set it up... */
Chris Wilsonde568512011-07-08 12:22:39 +01001434 fbc_ctl2 = FBC_CTL_FENCE_DBL | FBC_CTL_IDLE_IMM | FBC_CTL_CPU_FENCE;
1435 fbc_ctl2 |= plane;
Jesse Barnes80824002009-09-10 15:28:06 -07001436 I915_WRITE(FBC_CONTROL2, fbc_ctl2);
1437 I915_WRITE(FBC_FENCE_OFF, crtc->y);
1438
1439 /* enable it... */
1440 fbc_ctl = FBC_CTL_EN | FBC_CTL_PERIODIC;
Jesse Barnesee25df22010-02-06 10:41:53 -08001441 if (IS_I945GM(dev))
Priit Laes49677902010-03-02 11:37:00 +02001442 fbc_ctl |= FBC_CTL_C3_IDLE; /* 945 needs special SR handling */
Chris Wilson016b9b62011-07-08 12:22:43 +01001443 fbc_ctl |= (cfb_pitch & 0xff) << FBC_CTL_STRIDE_SHIFT;
Jesse Barnes80824002009-09-10 15:28:06 -07001444 fbc_ctl |= (interval & 0x2fff) << FBC_CTL_INTERVAL_SHIFT;
Chris Wilson016b9b62011-07-08 12:22:43 +01001445 fbc_ctl |= obj->fence_reg;
Jesse Barnes80824002009-09-10 15:28:06 -07001446 I915_WRITE(FBC_CONTROL, fbc_ctl);
1447
Chris Wilson016b9b62011-07-08 12:22:43 +01001448 DRM_DEBUG_KMS("enabled FBC, pitch %d, yoff %d, plane %d, ",
1449 cfb_pitch, crtc->y, intel_crtc->plane);
Jesse Barnes80824002009-09-10 15:28:06 -07001450}
1451
Adam Jacksonee5382a2010-04-23 11:17:39 -04001452static bool i8xx_fbc_enabled(struct drm_device *dev)
Jesse Barnes80824002009-09-10 15:28:06 -07001453{
Jesse Barnes80824002009-09-10 15:28:06 -07001454 struct drm_i915_private *dev_priv = dev->dev_private;
1455
1456 return I915_READ(FBC_CONTROL) & FBC_CTL_EN;
1457}
1458
Jesse Barnes74dff282009-09-14 15:39:40 -07001459static void g4x_enable_fbc(struct drm_crtc *crtc, unsigned long interval)
1460{
1461 struct drm_device *dev = crtc->dev;
1462 struct drm_i915_private *dev_priv = dev->dev_private;
1463 struct drm_framebuffer *fb = crtc->fb;
1464 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +00001465 struct drm_i915_gem_object *obj = intel_fb->obj;
Jesse Barnes74dff282009-09-14 15:39:40 -07001466 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson5eddb702010-09-11 13:48:45 +01001467 int plane = intel_crtc->plane == 0 ? DPFC_CTL_PLANEA : DPFC_CTL_PLANEB;
Jesse Barnes74dff282009-09-14 15:39:40 -07001468 unsigned long stall_watermark = 200;
1469 u32 dpfc_ctl;
1470
Jesse Barnes74dff282009-09-14 15:39:40 -07001471 dpfc_ctl = plane | DPFC_SR_EN | DPFC_CTL_LIMIT_1X;
Chris Wilson016b9b62011-07-08 12:22:43 +01001472 dpfc_ctl |= DPFC_CTL_FENCE_EN | obj->fence_reg;
Chris Wilsonde568512011-07-08 12:22:39 +01001473 I915_WRITE(DPFC_CHICKEN, DPFC_HT_MODIFY);
Jesse Barnes74dff282009-09-14 15:39:40 -07001474
Jesse Barnes74dff282009-09-14 15:39:40 -07001475 I915_WRITE(DPFC_RECOMP_CTL, DPFC_RECOMP_STALL_EN |
1476 (stall_watermark << DPFC_RECOMP_STALL_WM_SHIFT) |
1477 (interval << DPFC_RECOMP_TIMER_COUNT_SHIFT));
1478 I915_WRITE(DPFC_FENCE_YOFF, crtc->y);
1479
1480 /* enable it... */
1481 I915_WRITE(DPFC_CONTROL, I915_READ(DPFC_CONTROL) | DPFC_CTL_EN);
1482
Zhao Yakui28c97732009-10-09 11:39:41 +08001483 DRM_DEBUG_KMS("enabled fbc on plane %d\n", intel_crtc->plane);
Jesse Barnes74dff282009-09-14 15:39:40 -07001484}
1485
Chris Wilson43a95392011-07-08 12:22:36 +01001486static void g4x_disable_fbc(struct drm_device *dev)
Jesse Barnes74dff282009-09-14 15:39:40 -07001487{
1488 struct drm_i915_private *dev_priv = dev->dev_private;
1489 u32 dpfc_ctl;
1490
1491 /* Disable compression */
1492 dpfc_ctl = I915_READ(DPFC_CONTROL);
Chris Wilsonbed4a672010-09-11 10:47:47 +01001493 if (dpfc_ctl & DPFC_CTL_EN) {
1494 dpfc_ctl &= ~DPFC_CTL_EN;
1495 I915_WRITE(DPFC_CONTROL, dpfc_ctl);
Jesse Barnes74dff282009-09-14 15:39:40 -07001496
Chris Wilsonbed4a672010-09-11 10:47:47 +01001497 DRM_DEBUG_KMS("disabled FBC\n");
1498 }
Jesse Barnes74dff282009-09-14 15:39:40 -07001499}
1500
Adam Jacksonee5382a2010-04-23 11:17:39 -04001501static bool g4x_fbc_enabled(struct drm_device *dev)
Jesse Barnes74dff282009-09-14 15:39:40 -07001502{
Jesse Barnes74dff282009-09-14 15:39:40 -07001503 struct drm_i915_private *dev_priv = dev->dev_private;
1504
1505 return I915_READ(DPFC_CONTROL) & DPFC_CTL_EN;
1506}
1507
Jesse Barnes4efe0702011-01-18 11:25:41 -08001508static void sandybridge_blit_fbc_update(struct drm_device *dev)
1509{
1510 struct drm_i915_private *dev_priv = dev->dev_private;
1511 u32 blt_ecoskpd;
1512
1513 /* Make sure blitter notifies FBC of writes */
Ben Widawskyfcca7922011-04-25 11:23:07 -07001514 gen6_gt_force_wake_get(dev_priv);
Jesse Barnes4efe0702011-01-18 11:25:41 -08001515 blt_ecoskpd = I915_READ(GEN6_BLITTER_ECOSKPD);
1516 blt_ecoskpd |= GEN6_BLITTER_FBC_NOTIFY <<
1517 GEN6_BLITTER_LOCK_SHIFT;
1518 I915_WRITE(GEN6_BLITTER_ECOSKPD, blt_ecoskpd);
1519 blt_ecoskpd |= GEN6_BLITTER_FBC_NOTIFY;
1520 I915_WRITE(GEN6_BLITTER_ECOSKPD, blt_ecoskpd);
1521 blt_ecoskpd &= ~(GEN6_BLITTER_FBC_NOTIFY <<
1522 GEN6_BLITTER_LOCK_SHIFT);
1523 I915_WRITE(GEN6_BLITTER_ECOSKPD, blt_ecoskpd);
1524 POSTING_READ(GEN6_BLITTER_ECOSKPD);
Ben Widawskyfcca7922011-04-25 11:23:07 -07001525 gen6_gt_force_wake_put(dev_priv);
Jesse Barnes4efe0702011-01-18 11:25:41 -08001526}
1527
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001528static void ironlake_enable_fbc(struct drm_crtc *crtc, unsigned long interval)
1529{
1530 struct drm_device *dev = crtc->dev;
1531 struct drm_i915_private *dev_priv = dev->dev_private;
1532 struct drm_framebuffer *fb = crtc->fb;
1533 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +00001534 struct drm_i915_gem_object *obj = intel_fb->obj;
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001535 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson5eddb702010-09-11 13:48:45 +01001536 int plane = intel_crtc->plane == 0 ? DPFC_CTL_PLANEA : DPFC_CTL_PLANEB;
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001537 unsigned long stall_watermark = 200;
1538 u32 dpfc_ctl;
1539
Chris Wilsonbed4a672010-09-11 10:47:47 +01001540 dpfc_ctl = I915_READ(ILK_DPFC_CONTROL);
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001541 dpfc_ctl &= DPFC_RESERVED;
1542 dpfc_ctl |= (plane | DPFC_CTL_LIMIT_1X);
Chris Wilson9ce9d062011-07-08 12:22:40 +01001543 /* Set persistent mode for front-buffer rendering, ala X. */
1544 dpfc_ctl |= DPFC_CTL_PERSISTENT_MODE;
Chris Wilson016b9b62011-07-08 12:22:43 +01001545 dpfc_ctl |= (DPFC_CTL_FENCE_EN | obj->fence_reg);
Chris Wilsonde568512011-07-08 12:22:39 +01001546 I915_WRITE(ILK_DPFC_CHICKEN, DPFC_HT_MODIFY);
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001547
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001548 I915_WRITE(ILK_DPFC_RECOMP_CTL, DPFC_RECOMP_STALL_EN |
1549 (stall_watermark << DPFC_RECOMP_STALL_WM_SHIFT) |
1550 (interval << DPFC_RECOMP_TIMER_COUNT_SHIFT));
1551 I915_WRITE(ILK_DPFC_FENCE_YOFF, crtc->y);
Chris Wilson05394f32010-11-08 19:18:58 +00001552 I915_WRITE(ILK_FBC_RT_BASE, obj->gtt_offset | ILK_FBC_RT_VALID);
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001553 /* enable it... */
Chris Wilsonbed4a672010-09-11 10:47:47 +01001554 I915_WRITE(ILK_DPFC_CONTROL, dpfc_ctl | DPFC_CTL_EN);
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001555
Yuanhan Liu9c04f012010-12-15 15:42:32 +08001556 if (IS_GEN6(dev)) {
1557 I915_WRITE(SNB_DPFC_CTL_SA,
Chris Wilson016b9b62011-07-08 12:22:43 +01001558 SNB_CPU_FENCE_ENABLE | obj->fence_reg);
Yuanhan Liu9c04f012010-12-15 15:42:32 +08001559 I915_WRITE(DPFC_CPU_FENCE_OFFSET, crtc->y);
Jesse Barnes4efe0702011-01-18 11:25:41 -08001560 sandybridge_blit_fbc_update(dev);
Yuanhan Liu9c04f012010-12-15 15:42:32 +08001561 }
1562
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001563 DRM_DEBUG_KMS("enabled fbc on plane %d\n", intel_crtc->plane);
1564}
1565
Chris Wilson43a95392011-07-08 12:22:36 +01001566static void ironlake_disable_fbc(struct drm_device *dev)
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001567{
1568 struct drm_i915_private *dev_priv = dev->dev_private;
1569 u32 dpfc_ctl;
1570
1571 /* Disable compression */
1572 dpfc_ctl = I915_READ(ILK_DPFC_CONTROL);
Chris Wilsonbed4a672010-09-11 10:47:47 +01001573 if (dpfc_ctl & DPFC_CTL_EN) {
1574 dpfc_ctl &= ~DPFC_CTL_EN;
1575 I915_WRITE(ILK_DPFC_CONTROL, dpfc_ctl);
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001576
Chris Wilsonbed4a672010-09-11 10:47:47 +01001577 DRM_DEBUG_KMS("disabled FBC\n");
1578 }
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001579}
1580
1581static bool ironlake_fbc_enabled(struct drm_device *dev)
1582{
1583 struct drm_i915_private *dev_priv = dev->dev_private;
1584
1585 return I915_READ(ILK_DPFC_CONTROL) & DPFC_CTL_EN;
1586}
1587
Adam Jacksonee5382a2010-04-23 11:17:39 -04001588bool intel_fbc_enabled(struct drm_device *dev)
1589{
1590 struct drm_i915_private *dev_priv = dev->dev_private;
1591
1592 if (!dev_priv->display.fbc_enabled)
1593 return false;
1594
1595 return dev_priv->display.fbc_enabled(dev);
1596}
1597
Chris Wilson1630fe72011-07-08 12:22:42 +01001598static void intel_fbc_work_fn(struct work_struct *__work)
1599{
1600 struct intel_fbc_work *work =
1601 container_of(to_delayed_work(__work),
1602 struct intel_fbc_work, work);
1603 struct drm_device *dev = work->crtc->dev;
1604 struct drm_i915_private *dev_priv = dev->dev_private;
1605
1606 mutex_lock(&dev->struct_mutex);
1607 if (work == dev_priv->fbc_work) {
1608 /* Double check that we haven't switched fb without cancelling
1609 * the prior work.
1610 */
Chris Wilson016b9b62011-07-08 12:22:43 +01001611 if (work->crtc->fb == work->fb) {
Chris Wilson1630fe72011-07-08 12:22:42 +01001612 dev_priv->display.enable_fbc(work->crtc,
1613 work->interval);
1614
Chris Wilson016b9b62011-07-08 12:22:43 +01001615 dev_priv->cfb_plane = to_intel_crtc(work->crtc)->plane;
1616 dev_priv->cfb_fb = work->crtc->fb->base.id;
1617 dev_priv->cfb_y = work->crtc->y;
1618 }
1619
Chris Wilson1630fe72011-07-08 12:22:42 +01001620 dev_priv->fbc_work = NULL;
1621 }
1622 mutex_unlock(&dev->struct_mutex);
1623
1624 kfree(work);
1625}
1626
1627static void intel_cancel_fbc_work(struct drm_i915_private *dev_priv)
1628{
1629 if (dev_priv->fbc_work == NULL)
1630 return;
1631
1632 DRM_DEBUG_KMS("cancelling pending FBC enable\n");
1633
1634 /* Synchronisation is provided by struct_mutex and checking of
1635 * dev_priv->fbc_work, so we can perform the cancellation
1636 * entirely asynchronously.
1637 */
1638 if (cancel_delayed_work(&dev_priv->fbc_work->work))
1639 /* tasklet was killed before being run, clean up */
1640 kfree(dev_priv->fbc_work);
1641
1642 /* Mark the work as no longer wanted so that if it does
1643 * wake-up (because the work was already running and waiting
1644 * for our mutex), it will discover that is no longer
1645 * necessary to run.
1646 */
1647 dev_priv->fbc_work = NULL;
1648}
1649
Chris Wilson43a95392011-07-08 12:22:36 +01001650static void intel_enable_fbc(struct drm_crtc *crtc, unsigned long interval)
Adam Jacksonee5382a2010-04-23 11:17:39 -04001651{
Chris Wilson1630fe72011-07-08 12:22:42 +01001652 struct intel_fbc_work *work;
1653 struct drm_device *dev = crtc->dev;
1654 struct drm_i915_private *dev_priv = dev->dev_private;
Adam Jacksonee5382a2010-04-23 11:17:39 -04001655
1656 if (!dev_priv->display.enable_fbc)
1657 return;
1658
Chris Wilson1630fe72011-07-08 12:22:42 +01001659 intel_cancel_fbc_work(dev_priv);
1660
1661 work = kzalloc(sizeof *work, GFP_KERNEL);
1662 if (work == NULL) {
1663 dev_priv->display.enable_fbc(crtc, interval);
1664 return;
1665 }
1666
1667 work->crtc = crtc;
1668 work->fb = crtc->fb;
1669 work->interval = interval;
1670 INIT_DELAYED_WORK(&work->work, intel_fbc_work_fn);
1671
1672 dev_priv->fbc_work = work;
1673
1674 DRM_DEBUG_KMS("scheduling delayed FBC enable\n");
1675
1676 /* Delay the actual enabling to let pageflipping cease and the
Chris Wilson016b9b62011-07-08 12:22:43 +01001677 * display to settle before starting the compression. Note that
1678 * this delay also serves a second purpose: it allows for a
1679 * vblank to pass after disabling the FBC before we attempt
1680 * to modify the control registers.
Chris Wilson1630fe72011-07-08 12:22:42 +01001681 *
1682 * A more complicated solution would involve tracking vblanks
1683 * following the termination of the page-flipping sequence
1684 * and indeed performing the enable as a co-routine and not
1685 * waiting synchronously upon the vblank.
1686 */
1687 schedule_delayed_work(&work->work, msecs_to_jiffies(50));
Adam Jacksonee5382a2010-04-23 11:17:39 -04001688}
1689
1690void intel_disable_fbc(struct drm_device *dev)
1691{
1692 struct drm_i915_private *dev_priv = dev->dev_private;
1693
Chris Wilson1630fe72011-07-08 12:22:42 +01001694 intel_cancel_fbc_work(dev_priv);
1695
Adam Jacksonee5382a2010-04-23 11:17:39 -04001696 if (!dev_priv->display.disable_fbc)
1697 return;
1698
1699 dev_priv->display.disable_fbc(dev);
Chris Wilson016b9b62011-07-08 12:22:43 +01001700 dev_priv->cfb_plane = -1;
Adam Jacksonee5382a2010-04-23 11:17:39 -04001701}
1702
Jesse Barnes80824002009-09-10 15:28:06 -07001703/**
1704 * intel_update_fbc - enable/disable FBC as needed
Chris Wilsonbed4a672010-09-11 10:47:47 +01001705 * @dev: the drm_device
Jesse Barnes80824002009-09-10 15:28:06 -07001706 *
1707 * Set up the framebuffer compression hardware at mode set time. We
1708 * enable it if possible:
1709 * - plane A only (on pre-965)
1710 * - no pixel mulitply/line duplication
1711 * - no alpha buffer discard
1712 * - no dual wide
1713 * - framebuffer <= 2048 in width, 1536 in height
1714 *
1715 * We can't assume that any compression will take place (worst case),
1716 * so the compressed buffer has to be the same size as the uncompressed
1717 * one. It also must reside (along with the line length buffer) in
1718 * stolen memory.
1719 *
1720 * We need to enable/disable FBC on a global basis.
1721 */
Chris Wilsonbed4a672010-09-11 10:47:47 +01001722static void intel_update_fbc(struct drm_device *dev)
Jesse Barnes80824002009-09-10 15:28:06 -07001723{
Jesse Barnes80824002009-09-10 15:28:06 -07001724 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonbed4a672010-09-11 10:47:47 +01001725 struct drm_crtc *crtc = NULL, *tmp_crtc;
1726 struct intel_crtc *intel_crtc;
1727 struct drm_framebuffer *fb;
Jesse Barnes80824002009-09-10 15:28:06 -07001728 struct intel_framebuffer *intel_fb;
Chris Wilson05394f32010-11-08 19:18:58 +00001729 struct drm_i915_gem_object *obj;
Jesse Barnes9c928d12010-07-23 15:20:00 -07001730
1731 DRM_DEBUG_KMS("\n");
Jesse Barnes80824002009-09-10 15:28:06 -07001732
1733 if (!i915_powersave)
1734 return;
1735
Adam Jacksonee5382a2010-04-23 11:17:39 -04001736 if (!I915_HAS_FBC(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -07001737 return;
1738
Jesse Barnes80824002009-09-10 15:28:06 -07001739 /*
1740 * If FBC is already on, we just have to verify that we can
1741 * keep it that way...
1742 * Need to disable if:
Jesse Barnes9c928d12010-07-23 15:20:00 -07001743 * - more than one pipe is active
Jesse Barnes80824002009-09-10 15:28:06 -07001744 * - changing FBC params (stride, fence, mode)
1745 * - new fb is too large to fit in compressed buffer
1746 * - going to an unsupported config (interlace, pixel multiply, etc.)
1747 */
Jesse Barnes9c928d12010-07-23 15:20:00 -07001748 list_for_each_entry(tmp_crtc, &dev->mode_config.crtc_list, head) {
Chris Wilsond2102462011-01-24 17:43:27 +00001749 if (tmp_crtc->enabled && tmp_crtc->fb) {
Chris Wilsonbed4a672010-09-11 10:47:47 +01001750 if (crtc) {
1751 DRM_DEBUG_KMS("more than one pipe active, disabling compression\n");
1752 dev_priv->no_fbc_reason = FBC_MULTIPLE_PIPES;
1753 goto out_disable;
1754 }
1755 crtc = tmp_crtc;
1756 }
Jesse Barnes9c928d12010-07-23 15:20:00 -07001757 }
Chris Wilsonbed4a672010-09-11 10:47:47 +01001758
1759 if (!crtc || crtc->fb == NULL) {
1760 DRM_DEBUG_KMS("no output, disabling\n");
1761 dev_priv->no_fbc_reason = FBC_NO_OUTPUT;
Jesse Barnes9c928d12010-07-23 15:20:00 -07001762 goto out_disable;
1763 }
Chris Wilsonbed4a672010-09-11 10:47:47 +01001764
1765 intel_crtc = to_intel_crtc(crtc);
1766 fb = crtc->fb;
1767 intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +00001768 obj = intel_fb->obj;
Chris Wilsonbed4a672010-09-11 10:47:47 +01001769
Jesse Barnesc1a9f042011-05-05 15:24:21 -07001770 if (!i915_enable_fbc) {
1771 DRM_DEBUG_KMS("fbc disabled per module param (default off)\n");
1772 dev_priv->no_fbc_reason = FBC_MODULE_PARAM;
1773 goto out_disable;
1774 }
Chris Wilson05394f32010-11-08 19:18:58 +00001775 if (intel_fb->obj->base.size > dev_priv->cfb_size) {
Zhao Yakui28c97732009-10-09 11:39:41 +08001776 DRM_DEBUG_KMS("framebuffer too large, disabling "
Chris Wilson5eddb702010-09-11 13:48:45 +01001777 "compression\n");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001778 dev_priv->no_fbc_reason = FBC_STOLEN_TOO_SMALL;
Jesse Barnes80824002009-09-10 15:28:06 -07001779 goto out_disable;
1780 }
Chris Wilsonbed4a672010-09-11 10:47:47 +01001781 if ((crtc->mode.flags & DRM_MODE_FLAG_INTERLACE) ||
1782 (crtc->mode.flags & DRM_MODE_FLAG_DBLSCAN)) {
Zhao Yakui28c97732009-10-09 11:39:41 +08001783 DRM_DEBUG_KMS("mode incompatible with compression, "
Chris Wilson5eddb702010-09-11 13:48:45 +01001784 "disabling\n");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001785 dev_priv->no_fbc_reason = FBC_UNSUPPORTED_MODE;
Jesse Barnes80824002009-09-10 15:28:06 -07001786 goto out_disable;
1787 }
Chris Wilsonbed4a672010-09-11 10:47:47 +01001788 if ((crtc->mode.hdisplay > 2048) ||
1789 (crtc->mode.vdisplay > 1536)) {
Zhao Yakui28c97732009-10-09 11:39:41 +08001790 DRM_DEBUG_KMS("mode too large for compression, disabling\n");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001791 dev_priv->no_fbc_reason = FBC_MODE_TOO_LARGE;
Jesse Barnes80824002009-09-10 15:28:06 -07001792 goto out_disable;
1793 }
Chris Wilsonbed4a672010-09-11 10:47:47 +01001794 if ((IS_I915GM(dev) || IS_I945GM(dev)) && intel_crtc->plane != 0) {
Zhao Yakui28c97732009-10-09 11:39:41 +08001795 DRM_DEBUG_KMS("plane not 0, disabling compression\n");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001796 dev_priv->no_fbc_reason = FBC_BAD_PLANE;
Jesse Barnes80824002009-09-10 15:28:06 -07001797 goto out_disable;
1798 }
Chris Wilsonde568512011-07-08 12:22:39 +01001799
1800 /* The use of a CPU fence is mandatory in order to detect writes
1801 * by the CPU to the scanout and trigger updates to the FBC.
1802 */
1803 if (obj->tiling_mode != I915_TILING_X ||
1804 obj->fence_reg == I915_FENCE_REG_NONE) {
1805 DRM_DEBUG_KMS("framebuffer not tiled or fenced, disabling compression\n");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001806 dev_priv->no_fbc_reason = FBC_NOT_TILED;
Jesse Barnes80824002009-09-10 15:28:06 -07001807 goto out_disable;
1808 }
1809
Jason Wesselc924b932010-08-05 09:22:32 -05001810 /* If the kernel debugger is active, always disable compression */
1811 if (in_dbg_master())
1812 goto out_disable;
1813
Chris Wilson016b9b62011-07-08 12:22:43 +01001814 /* If the scanout has not changed, don't modify the FBC settings.
1815 * Note that we make the fundamental assumption that the fb->obj
1816 * cannot be unpinned (and have its GTT offset and fence revoked)
1817 * without first being decoupled from the scanout and FBC disabled.
1818 */
1819 if (dev_priv->cfb_plane == intel_crtc->plane &&
1820 dev_priv->cfb_fb == fb->base.id &&
1821 dev_priv->cfb_y == crtc->y)
1822 return;
1823
1824 if (intel_fbc_enabled(dev)) {
1825 /* We update FBC along two paths, after changing fb/crtc
1826 * configuration (modeswitching) and after page-flipping
1827 * finishes. For the latter, we know that not only did
1828 * we disable the FBC at the start of the page-flip
1829 * sequence, but also more than one vblank has passed.
1830 *
1831 * For the former case of modeswitching, it is possible
1832 * to switch between two FBC valid configurations
1833 * instantaneously so we do need to disable the FBC
1834 * before we can modify its control registers. We also
1835 * have to wait for the next vblank for that to take
1836 * effect. However, since we delay enabling FBC we can
1837 * assume that a vblank has passed since disabling and
1838 * that we can safely alter the registers in the deferred
1839 * callback.
1840 *
1841 * In the scenario that we go from a valid to invalid
1842 * and then back to valid FBC configuration we have
1843 * no strict enforcement that a vblank occurred since
1844 * disabling the FBC. However, along all current pipe
1845 * disabling paths we do need to wait for a vblank at
1846 * some point. And we wait before enabling FBC anyway.
1847 */
1848 DRM_DEBUG_KMS("disabling active FBC for update\n");
1849 intel_disable_fbc(dev);
1850 }
1851
Chris Wilsonbed4a672010-09-11 10:47:47 +01001852 intel_enable_fbc(crtc, 500);
Jesse Barnes80824002009-09-10 15:28:06 -07001853 return;
1854
1855out_disable:
Jesse Barnes80824002009-09-10 15:28:06 -07001856 /* Multiple disables should be harmless */
Chris Wilsona9394062010-05-27 13:18:16 +01001857 if (intel_fbc_enabled(dev)) {
1858 DRM_DEBUG_KMS("unsupported config, disabling FBC\n");
Adam Jacksonee5382a2010-04-23 11:17:39 -04001859 intel_disable_fbc(dev);
Chris Wilsona9394062010-05-27 13:18:16 +01001860 }
Jesse Barnes80824002009-09-10 15:28:06 -07001861}
1862
Chris Wilson127bd2a2010-07-23 23:32:05 +01001863int
Chris Wilson48b956c2010-09-14 12:50:34 +01001864intel_pin_and_fence_fb_obj(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00001865 struct drm_i915_gem_object *obj,
Chris Wilson919926a2010-11-12 13:42:53 +00001866 struct intel_ring_buffer *pipelined)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001867{
Chris Wilsonce453d82011-02-21 14:43:56 +00001868 struct drm_i915_private *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001869 u32 alignment;
1870 int ret;
1871
Chris Wilson05394f32010-11-08 19:18:58 +00001872 switch (obj->tiling_mode) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001873 case I915_TILING_NONE:
Chris Wilson534843d2010-07-05 18:01:46 +01001874 if (IS_BROADWATER(dev) || IS_CRESTLINE(dev))
1875 alignment = 128 * 1024;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001876 else if (INTEL_INFO(dev)->gen >= 4)
Chris Wilson534843d2010-07-05 18:01:46 +01001877 alignment = 4 * 1024;
1878 else
1879 alignment = 64 * 1024;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001880 break;
1881 case I915_TILING_X:
1882 /* pin() will align the object as required by fence */
1883 alignment = 0;
1884 break;
1885 case I915_TILING_Y:
1886 /* FIXME: Is this true? */
1887 DRM_ERROR("Y tiled not allowed for scan out buffers\n");
1888 return -EINVAL;
1889 default:
1890 BUG();
1891 }
1892
Chris Wilsonce453d82011-02-21 14:43:56 +00001893 dev_priv->mm.interruptible = false;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01001894 ret = i915_gem_object_pin_to_display_plane(obj, alignment, pipelined);
Chris Wilson48b956c2010-09-14 12:50:34 +01001895 if (ret)
Chris Wilsonce453d82011-02-21 14:43:56 +00001896 goto err_interruptible;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001897
1898 /* Install a fence for tiled scan-out. Pre-i965 always needs a
1899 * fence, whereas 965+ only requires a fence if using
1900 * framebuffer compression. For simplicity, we always install
1901 * a fence as the cost is not that onerous.
1902 */
Chris Wilson05394f32010-11-08 19:18:58 +00001903 if (obj->tiling_mode != I915_TILING_NONE) {
Chris Wilsonce453d82011-02-21 14:43:56 +00001904 ret = i915_gem_object_get_fence(obj, pipelined);
Chris Wilson48b956c2010-09-14 12:50:34 +01001905 if (ret)
1906 goto err_unpin;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001907 }
1908
Chris Wilsonce453d82011-02-21 14:43:56 +00001909 dev_priv->mm.interruptible = true;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001910 return 0;
Chris Wilson48b956c2010-09-14 12:50:34 +01001911
1912err_unpin:
1913 i915_gem_object_unpin(obj);
Chris Wilsonce453d82011-02-21 14:43:56 +00001914err_interruptible:
1915 dev_priv->mm.interruptible = true;
Chris Wilson48b956c2010-09-14 12:50:34 +01001916 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001917}
1918
Jesse Barnes17638cd2011-06-24 12:19:23 -07001919static int i9xx_update_plane(struct drm_crtc *crtc, struct drm_framebuffer *fb,
1920 int x, int y)
Jesse Barnes81255562010-08-02 12:07:50 -07001921{
1922 struct drm_device *dev = crtc->dev;
1923 struct drm_i915_private *dev_priv = dev->dev_private;
1924 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1925 struct intel_framebuffer *intel_fb;
Chris Wilson05394f32010-11-08 19:18:58 +00001926 struct drm_i915_gem_object *obj;
Jesse Barnes81255562010-08-02 12:07:50 -07001927 int plane = intel_crtc->plane;
1928 unsigned long Start, Offset;
Jesse Barnes81255562010-08-02 12:07:50 -07001929 u32 dspcntr;
Chris Wilson5eddb702010-09-11 13:48:45 +01001930 u32 reg;
Jesse Barnes81255562010-08-02 12:07:50 -07001931
1932 switch (plane) {
1933 case 0:
1934 case 1:
1935 break;
1936 default:
1937 DRM_ERROR("Can't update plane %d in SAREA\n", plane);
1938 return -EINVAL;
1939 }
1940
1941 intel_fb = to_intel_framebuffer(fb);
1942 obj = intel_fb->obj;
Jesse Barnes81255562010-08-02 12:07:50 -07001943
Chris Wilson5eddb702010-09-11 13:48:45 +01001944 reg = DSPCNTR(plane);
1945 dspcntr = I915_READ(reg);
Jesse Barnes81255562010-08-02 12:07:50 -07001946 /* Mask out pixel format bits in case we change it */
1947 dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
1948 switch (fb->bits_per_pixel) {
1949 case 8:
1950 dspcntr |= DISPPLANE_8BPP;
1951 break;
1952 case 16:
1953 if (fb->depth == 15)
1954 dspcntr |= DISPPLANE_15_16BPP;
1955 else
1956 dspcntr |= DISPPLANE_16BPP;
1957 break;
1958 case 24:
1959 case 32:
1960 dspcntr |= DISPPLANE_32BPP_NO_ALPHA;
1961 break;
1962 default:
Jesse Barnes17638cd2011-06-24 12:19:23 -07001963 DRM_ERROR("Unknown color depth %d\n", fb->bits_per_pixel);
Jesse Barnes81255562010-08-02 12:07:50 -07001964 return -EINVAL;
1965 }
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001966 if (INTEL_INFO(dev)->gen >= 4) {
Chris Wilson05394f32010-11-08 19:18:58 +00001967 if (obj->tiling_mode != I915_TILING_NONE)
Jesse Barnes81255562010-08-02 12:07:50 -07001968 dspcntr |= DISPPLANE_TILED;
1969 else
1970 dspcntr &= ~DISPPLANE_TILED;
1971 }
1972
Chris Wilson5eddb702010-09-11 13:48:45 +01001973 I915_WRITE(reg, dspcntr);
Jesse Barnes81255562010-08-02 12:07:50 -07001974
Chris Wilson05394f32010-11-08 19:18:58 +00001975 Start = obj->gtt_offset;
Jesse Barnes81255562010-08-02 12:07:50 -07001976 Offset = y * fb->pitch + x * (fb->bits_per_pixel / 8);
1977
Chris Wilson4e6cfef2010-08-08 13:20:19 +01001978 DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
1979 Start, Offset, x, y, fb->pitch);
Chris Wilson5eddb702010-09-11 13:48:45 +01001980 I915_WRITE(DSPSTRIDE(plane), fb->pitch);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001981 if (INTEL_INFO(dev)->gen >= 4) {
Chris Wilson5eddb702010-09-11 13:48:45 +01001982 I915_WRITE(DSPSURF(plane), Start);
1983 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
1984 I915_WRITE(DSPADDR(plane), Offset);
1985 } else
1986 I915_WRITE(DSPADDR(plane), Start + Offset);
1987 POSTING_READ(reg);
Jesse Barnes81255562010-08-02 12:07:50 -07001988
Jesse Barnes17638cd2011-06-24 12:19:23 -07001989 return 0;
1990}
1991
1992static int ironlake_update_plane(struct drm_crtc *crtc,
1993 struct drm_framebuffer *fb, int x, int y)
1994{
1995 struct drm_device *dev = crtc->dev;
1996 struct drm_i915_private *dev_priv = dev->dev_private;
1997 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1998 struct intel_framebuffer *intel_fb;
1999 struct drm_i915_gem_object *obj;
2000 int plane = intel_crtc->plane;
2001 unsigned long Start, Offset;
2002 u32 dspcntr;
2003 u32 reg;
2004
2005 switch (plane) {
2006 case 0:
2007 case 1:
2008 break;
2009 default:
2010 DRM_ERROR("Can't update plane %d in SAREA\n", plane);
2011 return -EINVAL;
2012 }
2013
2014 intel_fb = to_intel_framebuffer(fb);
2015 obj = intel_fb->obj;
2016
2017 reg = DSPCNTR(plane);
2018 dspcntr = I915_READ(reg);
2019 /* Mask out pixel format bits in case we change it */
2020 dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
2021 switch (fb->bits_per_pixel) {
2022 case 8:
2023 dspcntr |= DISPPLANE_8BPP;
2024 break;
2025 case 16:
2026 if (fb->depth != 16)
2027 return -EINVAL;
2028
2029 dspcntr |= DISPPLANE_16BPP;
2030 break;
2031 case 24:
2032 case 32:
2033 if (fb->depth == 24)
2034 dspcntr |= DISPPLANE_32BPP_NO_ALPHA;
2035 else if (fb->depth == 30)
2036 dspcntr |= DISPPLANE_32BPP_30BIT_NO_ALPHA;
2037 else
2038 return -EINVAL;
2039 break;
2040 default:
2041 DRM_ERROR("Unknown color depth %d\n", fb->bits_per_pixel);
2042 return -EINVAL;
2043 }
2044
2045 if (obj->tiling_mode != I915_TILING_NONE)
2046 dspcntr |= DISPPLANE_TILED;
2047 else
2048 dspcntr &= ~DISPPLANE_TILED;
2049
2050 /* must disable */
2051 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
2052
2053 I915_WRITE(reg, dspcntr);
2054
2055 Start = obj->gtt_offset;
2056 Offset = y * fb->pitch + x * (fb->bits_per_pixel / 8);
2057
2058 DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
2059 Start, Offset, x, y, fb->pitch);
2060 I915_WRITE(DSPSTRIDE(plane), fb->pitch);
2061 I915_WRITE(DSPSURF(plane), Start);
2062 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
2063 I915_WRITE(DSPADDR(plane), Offset);
2064 POSTING_READ(reg);
2065
2066 return 0;
2067}
2068
2069/* Assume fb object is pinned & idle & fenced and just update base pointers */
2070static int
2071intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
2072 int x, int y, enum mode_set_atomic state)
2073{
2074 struct drm_device *dev = crtc->dev;
2075 struct drm_i915_private *dev_priv = dev->dev_private;
2076 int ret;
2077
2078 ret = dev_priv->display.update_plane(crtc, fb, x, y);
2079 if (ret)
2080 return ret;
2081
Chris Wilsonbed4a672010-09-11 10:47:47 +01002082 intel_update_fbc(dev);
Daniel Vetter3dec0092010-08-20 21:40:52 +02002083 intel_increase_pllclock(crtc);
Jesse Barnes81255562010-08-02 12:07:50 -07002084
2085 return 0;
2086}
2087
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002088static int
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002089intel_pipe_set_base(struct drm_crtc *crtc, int x, int y,
2090 struct drm_framebuffer *old_fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08002091{
2092 struct drm_device *dev = crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08002093 struct drm_i915_master_private *master_priv;
2094 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002095 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08002096
2097 /* no fb bound */
2098 if (!crtc->fb) {
Jesse Barnesa5071c22011-07-19 15:38:56 -07002099 DRM_ERROR("No FB bound\n");
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002100 return 0;
2101 }
2102
Chris Wilson265db952010-09-20 15:41:01 +01002103 switch (intel_crtc->plane) {
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002104 case 0:
2105 case 1:
2106 break;
2107 default:
Jesse Barnesa5071c22011-07-19 15:38:56 -07002108 DRM_ERROR("no plane for crtc\n");
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002109 return -EINVAL;
Jesse Barnes79e53942008-11-07 14:24:08 -08002110 }
2111
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002112 mutex_lock(&dev->struct_mutex);
Chris Wilson265db952010-09-20 15:41:01 +01002113 ret = intel_pin_and_fence_fb_obj(dev,
2114 to_intel_framebuffer(crtc->fb)->obj,
Chris Wilson919926a2010-11-12 13:42:53 +00002115 NULL);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002116 if (ret != 0) {
2117 mutex_unlock(&dev->struct_mutex);
Jesse Barnesa5071c22011-07-19 15:38:56 -07002118 DRM_ERROR("pin & fence failed\n");
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002119 return ret;
2120 }
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002121
Chris Wilson265db952010-09-20 15:41:01 +01002122 if (old_fb) {
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002123 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson05394f32010-11-08 19:18:58 +00002124 struct drm_i915_gem_object *obj = to_intel_framebuffer(old_fb)->obj;
Chris Wilson265db952010-09-20 15:41:01 +01002125
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002126 wait_event(dev_priv->pending_flip_queue,
Chris Wilson01eec722011-02-11 20:47:45 +00002127 atomic_read(&dev_priv->mm.wedged) ||
Chris Wilson05394f32010-11-08 19:18:58 +00002128 atomic_read(&obj->pending_flip) == 0);
Chris Wilson85345512010-11-13 09:49:11 +00002129
2130 /* Big Hammer, we also need to ensure that any pending
2131 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
2132 * current scanout is retired before unpinning the old
2133 * framebuffer.
Chris Wilson01eec722011-02-11 20:47:45 +00002134 *
2135 * This should only fail upon a hung GPU, in which case we
2136 * can safely continue.
Chris Wilson85345512010-11-13 09:49:11 +00002137 */
Chris Wilsona8198ee2011-04-13 22:04:09 +01002138 ret = i915_gem_object_finish_gpu(obj);
Chris Wilson01eec722011-02-11 20:47:45 +00002139 (void) ret;
Chris Wilson265db952010-09-20 15:41:01 +01002140 }
2141
Jason Wessel21c74a82010-10-13 14:09:44 -05002142 ret = intel_pipe_set_base_atomic(crtc, crtc->fb, x, y,
2143 LEAVE_ATOMIC_MODE_SET);
Chris Wilson4e6cfef2010-08-08 13:20:19 +01002144 if (ret) {
Chris Wilson265db952010-09-20 15:41:01 +01002145 i915_gem_object_unpin(to_intel_framebuffer(crtc->fb)->obj);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002146 mutex_unlock(&dev->struct_mutex);
Jesse Barnesa5071c22011-07-19 15:38:56 -07002147 DRM_ERROR("failed to update base address\n");
Chris Wilson4e6cfef2010-08-08 13:20:19 +01002148 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08002149 }
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002150
Chris Wilsonb7f1de22010-12-14 16:09:31 +00002151 if (old_fb) {
2152 intel_wait_for_vblank(dev, intel_crtc->pipe);
Chris Wilson265db952010-09-20 15:41:01 +01002153 i915_gem_object_unpin(to_intel_framebuffer(old_fb)->obj);
Chris Wilsonb7f1de22010-12-14 16:09:31 +00002154 }
Jesse Barnes652c3932009-08-17 13:31:43 -07002155
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002156 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -08002157
2158 if (!dev->primary->master)
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002159 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08002160
2161 master_priv = dev->primary->master->driver_priv;
2162 if (!master_priv->sarea_priv)
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002163 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08002164
Chris Wilson265db952010-09-20 15:41:01 +01002165 if (intel_crtc->pipe) {
Jesse Barnes79e53942008-11-07 14:24:08 -08002166 master_priv->sarea_priv->pipeB_x = x;
2167 master_priv->sarea_priv->pipeB_y = y;
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002168 } else {
2169 master_priv->sarea_priv->pipeA_x = x;
2170 master_priv->sarea_priv->pipeA_y = y;
Jesse Barnes79e53942008-11-07 14:24:08 -08002171 }
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002172
2173 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08002174}
2175
Chris Wilson5eddb702010-09-11 13:48:45 +01002176static void ironlake_set_pll_edp(struct drm_crtc *crtc, int clock)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002177{
2178 struct drm_device *dev = crtc->dev;
2179 struct drm_i915_private *dev_priv = dev->dev_private;
2180 u32 dpa_ctl;
2181
Zhao Yakui28c97732009-10-09 11:39:41 +08002182 DRM_DEBUG_KMS("eDP PLL enable for clock %d\n", clock);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002183 dpa_ctl = I915_READ(DP_A);
2184 dpa_ctl &= ~DP_PLL_FREQ_MASK;
2185
2186 if (clock < 200000) {
2187 u32 temp;
2188 dpa_ctl |= DP_PLL_FREQ_160MHZ;
2189 /* workaround for 160Mhz:
2190 1) program 0x4600c bits 15:0 = 0x8124
2191 2) program 0x46010 bit 0 = 1
2192 3) program 0x46034 bit 24 = 1
2193 4) program 0x64000 bit 14 = 1
2194 */
2195 temp = I915_READ(0x4600c);
2196 temp &= 0xffff0000;
2197 I915_WRITE(0x4600c, temp | 0x8124);
2198
2199 temp = I915_READ(0x46010);
2200 I915_WRITE(0x46010, temp | 1);
2201
2202 temp = I915_READ(0x46034);
2203 I915_WRITE(0x46034, temp | (1 << 24));
2204 } else {
2205 dpa_ctl |= DP_PLL_FREQ_270MHZ;
2206 }
2207 I915_WRITE(DP_A, dpa_ctl);
2208
Chris Wilson5eddb702010-09-11 13:48:45 +01002209 POSTING_READ(DP_A);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002210 udelay(500);
2211}
2212
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002213static void intel_fdi_normal_train(struct drm_crtc *crtc)
2214{
2215 struct drm_device *dev = crtc->dev;
2216 struct drm_i915_private *dev_priv = dev->dev_private;
2217 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2218 int pipe = intel_crtc->pipe;
2219 u32 reg, temp;
2220
2221 /* enable normal train */
2222 reg = FDI_TX_CTL(pipe);
2223 temp = I915_READ(reg);
Keith Packard61e499b2011-05-17 16:13:52 -07002224 if (IS_IVYBRIDGE(dev)) {
Jesse Barnes357555c2011-04-28 15:09:55 -07002225 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
2226 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
Keith Packard61e499b2011-05-17 16:13:52 -07002227 } else {
2228 temp &= ~FDI_LINK_TRAIN_NONE;
2229 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
Jesse Barnes357555c2011-04-28 15:09:55 -07002230 }
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002231 I915_WRITE(reg, temp);
2232
2233 reg = FDI_RX_CTL(pipe);
2234 temp = I915_READ(reg);
2235 if (HAS_PCH_CPT(dev)) {
2236 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2237 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
2238 } else {
2239 temp &= ~FDI_LINK_TRAIN_NONE;
2240 temp |= FDI_LINK_TRAIN_NONE;
2241 }
2242 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
2243
2244 /* wait one idle pattern time */
2245 POSTING_READ(reg);
2246 udelay(1000);
Jesse Barnes357555c2011-04-28 15:09:55 -07002247
2248 /* IVB wants error correction enabled */
2249 if (IS_IVYBRIDGE(dev))
2250 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
2251 FDI_FE_ERRC_ENABLE);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002252}
2253
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08002254/* The FDI link training functions for ILK/Ibexpeak. */
2255static void ironlake_fdi_link_train(struct drm_crtc *crtc)
2256{
2257 struct drm_device *dev = crtc->dev;
2258 struct drm_i915_private *dev_priv = dev->dev_private;
2259 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2260 int pipe = intel_crtc->pipe;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002261 int plane = intel_crtc->plane;
Chris Wilson5eddb702010-09-11 13:48:45 +01002262 u32 reg, temp, tries;
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08002263
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002264 /* FDI needs bits from pipe & plane first */
2265 assert_pipe_enabled(dev_priv, pipe);
2266 assert_plane_enabled(dev_priv, plane);
2267
Adam Jacksone1a44742010-06-25 15:32:14 -04002268 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2269 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01002270 reg = FDI_RX_IMR(pipe);
2271 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002272 temp &= ~FDI_RX_SYMBOL_LOCK;
2273 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01002274 I915_WRITE(reg, temp);
2275 I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002276 udelay(150);
2277
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08002278 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01002279 reg = FDI_TX_CTL(pipe);
2280 temp = I915_READ(reg);
Adam Jackson77ffb592010-04-12 11:38:44 -04002281 temp &= ~(7 << 19);
2282 temp |= (intel_crtc->fdi_lanes - 1) << 19;
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08002283 temp &= ~FDI_LINK_TRAIN_NONE;
2284 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01002285 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08002286
Chris Wilson5eddb702010-09-11 13:48:45 +01002287 reg = FDI_RX_CTL(pipe);
2288 temp = I915_READ(reg);
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08002289 temp &= ~FDI_LINK_TRAIN_NONE;
2290 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01002291 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2292
2293 POSTING_READ(reg);
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08002294 udelay(150);
2295
Jesse Barnes5b2adf82010-10-07 16:01:15 -07002296 /* Ironlake workaround, enable clock pointer after FDI enable*/
Jesse Barnes6f06ce12011-01-04 15:09:38 -08002297 if (HAS_PCH_IBX(dev)) {
2298 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
2299 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
2300 FDI_RX_PHASE_SYNC_POINTER_EN);
2301 }
Jesse Barnes5b2adf82010-10-07 16:01:15 -07002302
Chris Wilson5eddb702010-09-11 13:48:45 +01002303 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04002304 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002305 temp = I915_READ(reg);
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08002306 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2307
2308 if ((temp & FDI_RX_BIT_LOCK)) {
2309 DRM_DEBUG_KMS("FDI train 1 done.\n");
Chris Wilson5eddb702010-09-11 13:48:45 +01002310 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08002311 break;
2312 }
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08002313 }
Adam Jacksone1a44742010-06-25 15:32:14 -04002314 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01002315 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08002316
2317 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01002318 reg = FDI_TX_CTL(pipe);
2319 temp = I915_READ(reg);
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08002320 temp &= ~FDI_LINK_TRAIN_NONE;
2321 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01002322 I915_WRITE(reg, temp);
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08002323
Chris Wilson5eddb702010-09-11 13:48:45 +01002324 reg = FDI_RX_CTL(pipe);
2325 temp = I915_READ(reg);
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08002326 temp &= ~FDI_LINK_TRAIN_NONE;
2327 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01002328 I915_WRITE(reg, temp);
2329
2330 POSTING_READ(reg);
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08002331 udelay(150);
2332
Chris Wilson5eddb702010-09-11 13:48:45 +01002333 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04002334 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002335 temp = I915_READ(reg);
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08002336 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2337
2338 if (temp & FDI_RX_SYMBOL_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002339 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08002340 DRM_DEBUG_KMS("FDI train 2 done.\n");
2341 break;
2342 }
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08002343 }
Adam Jacksone1a44742010-06-25 15:32:14 -04002344 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01002345 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08002346
2347 DRM_DEBUG_KMS("FDI train done\n");
Jesse Barnes5c5313c2010-10-07 16:01:11 -07002348
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08002349}
2350
Chris Wilson311bd682011-01-13 19:06:50 +00002351static const int snb_b_fdi_train_param [] = {
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08002352 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
2353 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
2354 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
2355 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
2356};
2357
2358/* The FDI link training functions for SNB/Cougarpoint. */
2359static void gen6_fdi_link_train(struct drm_crtc *crtc)
2360{
2361 struct drm_device *dev = crtc->dev;
2362 struct drm_i915_private *dev_priv = dev->dev_private;
2363 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2364 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01002365 u32 reg, temp, i;
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08002366
Adam Jacksone1a44742010-06-25 15:32:14 -04002367 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2368 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01002369 reg = FDI_RX_IMR(pipe);
2370 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002371 temp &= ~FDI_RX_SYMBOL_LOCK;
2372 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01002373 I915_WRITE(reg, temp);
2374
2375 POSTING_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002376 udelay(150);
2377
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08002378 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01002379 reg = FDI_TX_CTL(pipe);
2380 temp = I915_READ(reg);
Adam Jackson77ffb592010-04-12 11:38:44 -04002381 temp &= ~(7 << 19);
2382 temp |= (intel_crtc->fdi_lanes - 1) << 19;
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08002383 temp &= ~FDI_LINK_TRAIN_NONE;
2384 temp |= FDI_LINK_TRAIN_PATTERN_1;
2385 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2386 /* SNB-B */
2387 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Chris Wilson5eddb702010-09-11 13:48:45 +01002388 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08002389
Chris Wilson5eddb702010-09-11 13:48:45 +01002390 reg = FDI_RX_CTL(pipe);
2391 temp = I915_READ(reg);
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08002392 if (HAS_PCH_CPT(dev)) {
2393 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2394 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2395 } else {
2396 temp &= ~FDI_LINK_TRAIN_NONE;
2397 temp |= FDI_LINK_TRAIN_PATTERN_1;
2398 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002399 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2400
2401 POSTING_READ(reg);
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08002402 udelay(150);
2403
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08002404 for (i = 0; i < 4; i++ ) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002405 reg = FDI_TX_CTL(pipe);
2406 temp = I915_READ(reg);
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08002407 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2408 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01002409 I915_WRITE(reg, temp);
2410
2411 POSTING_READ(reg);
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08002412 udelay(500);
2413
Chris Wilson5eddb702010-09-11 13:48:45 +01002414 reg = FDI_RX_IIR(pipe);
2415 temp = I915_READ(reg);
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08002416 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2417
2418 if (temp & FDI_RX_BIT_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002419 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08002420 DRM_DEBUG_KMS("FDI train 1 done.\n");
2421 break;
2422 }
2423 }
2424 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01002425 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08002426
2427 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01002428 reg = FDI_TX_CTL(pipe);
2429 temp = I915_READ(reg);
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08002430 temp &= ~FDI_LINK_TRAIN_NONE;
2431 temp |= FDI_LINK_TRAIN_PATTERN_2;
2432 if (IS_GEN6(dev)) {
2433 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2434 /* SNB-B */
2435 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
2436 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002437 I915_WRITE(reg, temp);
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08002438
Chris Wilson5eddb702010-09-11 13:48:45 +01002439 reg = FDI_RX_CTL(pipe);
2440 temp = I915_READ(reg);
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08002441 if (HAS_PCH_CPT(dev)) {
2442 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2443 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
2444 } else {
2445 temp &= ~FDI_LINK_TRAIN_NONE;
2446 temp |= FDI_LINK_TRAIN_PATTERN_2;
2447 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002448 I915_WRITE(reg, temp);
2449
2450 POSTING_READ(reg);
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08002451 udelay(150);
2452
2453 for (i = 0; i < 4; i++ ) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002454 reg = FDI_TX_CTL(pipe);
2455 temp = I915_READ(reg);
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08002456 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2457 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01002458 I915_WRITE(reg, temp);
2459
2460 POSTING_READ(reg);
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08002461 udelay(500);
2462
Chris Wilson5eddb702010-09-11 13:48:45 +01002463 reg = FDI_RX_IIR(pipe);
2464 temp = I915_READ(reg);
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08002465 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2466
2467 if (temp & FDI_RX_SYMBOL_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002468 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08002469 DRM_DEBUG_KMS("FDI train 2 done.\n");
2470 break;
2471 }
2472 }
2473 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01002474 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08002475
2476 DRM_DEBUG_KMS("FDI train done.\n");
2477}
2478
Jesse Barnes357555c2011-04-28 15:09:55 -07002479/* Manual link training for Ivy Bridge A0 parts */
2480static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
2481{
2482 struct drm_device *dev = crtc->dev;
2483 struct drm_i915_private *dev_priv = dev->dev_private;
2484 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2485 int pipe = intel_crtc->pipe;
2486 u32 reg, temp, i;
2487
2488 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2489 for train result */
2490 reg = FDI_RX_IMR(pipe);
2491 temp = I915_READ(reg);
2492 temp &= ~FDI_RX_SYMBOL_LOCK;
2493 temp &= ~FDI_RX_BIT_LOCK;
2494 I915_WRITE(reg, temp);
2495
2496 POSTING_READ(reg);
2497 udelay(150);
2498
2499 /* enable CPU FDI TX and PCH FDI RX */
2500 reg = FDI_TX_CTL(pipe);
2501 temp = I915_READ(reg);
2502 temp &= ~(7 << 19);
2503 temp |= (intel_crtc->fdi_lanes - 1) << 19;
2504 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
2505 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
2506 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2507 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
2508 I915_WRITE(reg, temp | FDI_TX_ENABLE);
2509
2510 reg = FDI_RX_CTL(pipe);
2511 temp = I915_READ(reg);
2512 temp &= ~FDI_LINK_TRAIN_AUTO;
2513 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2514 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2515 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2516
2517 POSTING_READ(reg);
2518 udelay(150);
2519
2520 for (i = 0; i < 4; i++ ) {
2521 reg = FDI_TX_CTL(pipe);
2522 temp = I915_READ(reg);
2523 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2524 temp |= snb_b_fdi_train_param[i];
2525 I915_WRITE(reg, temp);
2526
2527 POSTING_READ(reg);
2528 udelay(500);
2529
2530 reg = FDI_RX_IIR(pipe);
2531 temp = I915_READ(reg);
2532 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2533
2534 if (temp & FDI_RX_BIT_LOCK ||
2535 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
2536 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
2537 DRM_DEBUG_KMS("FDI train 1 done.\n");
2538 break;
2539 }
2540 }
2541 if (i == 4)
2542 DRM_ERROR("FDI train 1 fail!\n");
2543
2544 /* Train 2 */
2545 reg = FDI_TX_CTL(pipe);
2546 temp = I915_READ(reg);
2547 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
2548 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
2549 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2550 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
2551 I915_WRITE(reg, temp);
2552
2553 reg = FDI_RX_CTL(pipe);
2554 temp = I915_READ(reg);
2555 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2556 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
2557 I915_WRITE(reg, temp);
2558
2559 POSTING_READ(reg);
2560 udelay(150);
2561
2562 for (i = 0; i < 4; i++ ) {
2563 reg = FDI_TX_CTL(pipe);
2564 temp = I915_READ(reg);
2565 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2566 temp |= snb_b_fdi_train_param[i];
2567 I915_WRITE(reg, temp);
2568
2569 POSTING_READ(reg);
2570 udelay(500);
2571
2572 reg = FDI_RX_IIR(pipe);
2573 temp = I915_READ(reg);
2574 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2575
2576 if (temp & FDI_RX_SYMBOL_LOCK) {
2577 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
2578 DRM_DEBUG_KMS("FDI train 2 done.\n");
2579 break;
2580 }
2581 }
2582 if (i == 4)
2583 DRM_ERROR("FDI train 2 fail!\n");
2584
2585 DRM_DEBUG_KMS("FDI train done.\n");
2586}
2587
2588static void ironlake_fdi_pll_enable(struct drm_crtc *crtc)
Jesse Barnes0e23b992010-09-10 11:10:00 -07002589{
2590 struct drm_device *dev = crtc->dev;
2591 struct drm_i915_private *dev_priv = dev->dev_private;
2592 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2593 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01002594 u32 reg, temp;
Jesse Barnes0e23b992010-09-10 11:10:00 -07002595
Jesse Barnesc64e3112010-09-10 11:27:03 -07002596 /* Write the TU size bits so error detection works */
Chris Wilson5eddb702010-09-11 13:48:45 +01002597 I915_WRITE(FDI_RX_TUSIZE1(pipe),
2598 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
Jesse Barnesc64e3112010-09-10 11:27:03 -07002599
Jesse Barnes0e23b992010-09-10 11:10:00 -07002600 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
Chris Wilson5eddb702010-09-11 13:48:45 +01002601 reg = FDI_RX_CTL(pipe);
2602 temp = I915_READ(reg);
2603 temp &= ~((0x7 << 19) | (0x7 << 16));
Jesse Barnes0e23b992010-09-10 11:10:00 -07002604 temp |= (intel_crtc->fdi_lanes - 1) << 19;
Chris Wilson5eddb702010-09-11 13:48:45 +01002605 temp |= (I915_READ(PIPECONF(pipe)) & PIPE_BPC_MASK) << 11;
2606 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
2607
2608 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07002609 udelay(200);
2610
2611 /* Switch from Rawclk to PCDclk */
Chris Wilson5eddb702010-09-11 13:48:45 +01002612 temp = I915_READ(reg);
2613 I915_WRITE(reg, temp | FDI_PCDCLK);
2614
2615 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07002616 udelay(200);
2617
2618 /* Enable CPU FDI TX PLL, always on for Ironlake */
Chris Wilson5eddb702010-09-11 13:48:45 +01002619 reg = FDI_TX_CTL(pipe);
2620 temp = I915_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07002621 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002622 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
2623
2624 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07002625 udelay(100);
2626 }
2627}
2628
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002629static void ironlake_fdi_disable(struct drm_crtc *crtc)
2630{
2631 struct drm_device *dev = crtc->dev;
2632 struct drm_i915_private *dev_priv = dev->dev_private;
2633 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2634 int pipe = intel_crtc->pipe;
2635 u32 reg, temp;
2636
2637 /* disable CPU FDI tx and PCH FDI rx */
2638 reg = FDI_TX_CTL(pipe);
2639 temp = I915_READ(reg);
2640 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
2641 POSTING_READ(reg);
2642
2643 reg = FDI_RX_CTL(pipe);
2644 temp = I915_READ(reg);
2645 temp &= ~(0x7 << 16);
2646 temp |= (I915_READ(PIPECONF(pipe)) & PIPE_BPC_MASK) << 11;
2647 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
2648
2649 POSTING_READ(reg);
2650 udelay(100);
2651
2652 /* Ironlake workaround, disable clock pointer after downing FDI */
Jesse Barnes6f06ce12011-01-04 15:09:38 -08002653 if (HAS_PCH_IBX(dev)) {
2654 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002655 I915_WRITE(FDI_RX_CHICKEN(pipe),
2656 I915_READ(FDI_RX_CHICKEN(pipe) &
Jesse Barnes6f06ce12011-01-04 15:09:38 -08002657 ~FDI_RX_PHASE_SYNC_POINTER_EN));
2658 }
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002659
2660 /* still set train pattern 1 */
2661 reg = FDI_TX_CTL(pipe);
2662 temp = I915_READ(reg);
2663 temp &= ~FDI_LINK_TRAIN_NONE;
2664 temp |= FDI_LINK_TRAIN_PATTERN_1;
2665 I915_WRITE(reg, temp);
2666
2667 reg = FDI_RX_CTL(pipe);
2668 temp = I915_READ(reg);
2669 if (HAS_PCH_CPT(dev)) {
2670 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2671 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2672 } else {
2673 temp &= ~FDI_LINK_TRAIN_NONE;
2674 temp |= FDI_LINK_TRAIN_PATTERN_1;
2675 }
2676 /* BPC in FDI rx is consistent with that in PIPECONF */
2677 temp &= ~(0x07 << 16);
2678 temp |= (I915_READ(PIPECONF(pipe)) & PIPE_BPC_MASK) << 11;
2679 I915_WRITE(reg, temp);
2680
2681 POSTING_READ(reg);
2682 udelay(100);
2683}
2684
Chris Wilson6b383a72010-09-13 13:54:26 +01002685/*
2686 * When we disable a pipe, we need to clear any pending scanline wait events
2687 * to avoid hanging the ring, which we assume we are waiting on.
2688 */
2689static void intel_clear_scanline_wait(struct drm_device *dev)
2690{
2691 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson8168bd42010-11-11 17:54:52 +00002692 struct intel_ring_buffer *ring;
Chris Wilson6b383a72010-09-13 13:54:26 +01002693 u32 tmp;
2694
2695 if (IS_GEN2(dev))
2696 /* Can't break the hang on i8xx */
2697 return;
2698
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002699 ring = LP_RING(dev_priv);
Chris Wilson8168bd42010-11-11 17:54:52 +00002700 tmp = I915_READ_CTL(ring);
2701 if (tmp & RING_WAIT)
2702 I915_WRITE_CTL(ring, tmp);
Chris Wilson6b383a72010-09-13 13:54:26 +01002703}
2704
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002705static void intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
2706{
Chris Wilson05394f32010-11-08 19:18:58 +00002707 struct drm_i915_gem_object *obj;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002708 struct drm_i915_private *dev_priv;
2709
2710 if (crtc->fb == NULL)
2711 return;
2712
Chris Wilson05394f32010-11-08 19:18:58 +00002713 obj = to_intel_framebuffer(crtc->fb)->obj;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002714 dev_priv = crtc->dev->dev_private;
2715 wait_event(dev_priv->pending_flip_queue,
Chris Wilson05394f32010-11-08 19:18:58 +00002716 atomic_read(&obj->pending_flip) == 0);
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002717}
2718
Jesse Barnes040484a2011-01-03 12:14:26 -08002719static bool intel_crtc_driving_pch(struct drm_crtc *crtc)
2720{
2721 struct drm_device *dev = crtc->dev;
2722 struct drm_mode_config *mode_config = &dev->mode_config;
2723 struct intel_encoder *encoder;
2724
2725 /*
2726 * If there's a non-PCH eDP on this crtc, it must be DP_A, and that
2727 * must be driven by its own crtc; no sharing is possible.
2728 */
2729 list_for_each_entry(encoder, &mode_config->encoder_list, base.head) {
2730 if (encoder->base.crtc != crtc)
2731 continue;
2732
2733 switch (encoder->type) {
2734 case INTEL_OUTPUT_EDP:
2735 if (!intel_encoder_is_pch_edp(&encoder->base))
2736 return false;
2737 continue;
2738 }
2739 }
2740
2741 return true;
2742}
2743
Jesse Barnesf67a5592011-01-05 10:31:48 -08002744/*
2745 * Enable PCH resources required for PCH ports:
2746 * - PCH PLLs
2747 * - FDI training & RX/TX
2748 * - update transcoder timings
2749 * - DP transcoding bits
2750 * - transcoder
2751 */
2752static void ironlake_pch_enable(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08002753{
2754 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +08002755 struct drm_i915_private *dev_priv = dev->dev_private;
2756 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2757 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01002758 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07002759
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002760 /* For PCH output, training FDI link */
Jesse Barnes674cf962011-04-28 14:27:04 -07002761 dev_priv->display.fdi_link_train(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002762
Jesse Barnes92f25842011-01-04 15:09:34 -08002763 intel_enable_pch_pll(dev_priv, pipe);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002764
2765 if (HAS_PCH_CPT(dev)) {
2766 /* Be sure PCH DPLL SEL is set */
2767 temp = I915_READ(PCH_DPLL_SEL);
Chris Wilson5eddb702010-09-11 13:48:45 +01002768 if (pipe == 0 && (temp & TRANSA_DPLL_ENABLE) == 0)
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002769 temp |= (TRANSA_DPLL_ENABLE | TRANSA_DPLLA_SEL);
Chris Wilson5eddb702010-09-11 13:48:45 +01002770 else if (pipe == 1 && (temp & TRANSB_DPLL_ENABLE) == 0)
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002771 temp |= (TRANSB_DPLL_ENABLE | TRANSB_DPLLB_SEL);
2772 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002773 }
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002774
Jesse Barnesd9b6cb52011-01-04 15:09:35 -08002775 /* set transcoder timing, panel must allow it */
2776 assert_panel_unlocked(dev_priv, pipe);
Chris Wilson5eddb702010-09-11 13:48:45 +01002777 I915_WRITE(TRANS_HTOTAL(pipe), I915_READ(HTOTAL(pipe)));
2778 I915_WRITE(TRANS_HBLANK(pipe), I915_READ(HBLANK(pipe)));
2779 I915_WRITE(TRANS_HSYNC(pipe), I915_READ(HSYNC(pipe)));
2780
2781 I915_WRITE(TRANS_VTOTAL(pipe), I915_READ(VTOTAL(pipe)));
2782 I915_WRITE(TRANS_VBLANK(pipe), I915_READ(VBLANK(pipe)));
2783 I915_WRITE(TRANS_VSYNC(pipe), I915_READ(VSYNC(pipe)));
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002784
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002785 intel_fdi_normal_train(crtc);
2786
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002787 /* For PCH DP, enable TRANS_DP_CTL */
2788 if (HAS_PCH_CPT(dev) &&
2789 intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
Jesse Barnes9325c9f2011-06-24 12:19:21 -07002790 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPE_BPC_MASK) >> 5;
Chris Wilson5eddb702010-09-11 13:48:45 +01002791 reg = TRANS_DP_CTL(pipe);
2792 temp = I915_READ(reg);
2793 temp &= ~(TRANS_DP_PORT_SEL_MASK |
Eric Anholt220cad32010-11-18 09:32:58 +08002794 TRANS_DP_SYNC_MASK |
2795 TRANS_DP_BPC_MASK);
Chris Wilson5eddb702010-09-11 13:48:45 +01002796 temp |= (TRANS_DP_OUTPUT_ENABLE |
2797 TRANS_DP_ENH_FRAMING);
Jesse Barnes9325c9f2011-06-24 12:19:21 -07002798 temp |= bpc << 9; /* same format but at 11:9 */
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002799
2800 if (crtc->mode.flags & DRM_MODE_FLAG_PHSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01002801 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002802 if (crtc->mode.flags & DRM_MODE_FLAG_PVSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01002803 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002804
2805 switch (intel_trans_dp_port_sel(crtc)) {
2806 case PCH_DP_B:
Chris Wilson5eddb702010-09-11 13:48:45 +01002807 temp |= TRANS_DP_PORT_SEL_B;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002808 break;
2809 case PCH_DP_C:
Chris Wilson5eddb702010-09-11 13:48:45 +01002810 temp |= TRANS_DP_PORT_SEL_C;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002811 break;
2812 case PCH_DP_D:
Chris Wilson5eddb702010-09-11 13:48:45 +01002813 temp |= TRANS_DP_PORT_SEL_D;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002814 break;
2815 default:
2816 DRM_DEBUG_KMS("Wrong PCH DP port return. Guess port B\n");
Chris Wilson5eddb702010-09-11 13:48:45 +01002817 temp |= TRANS_DP_PORT_SEL_B;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002818 break;
2819 }
2820
Chris Wilson5eddb702010-09-11 13:48:45 +01002821 I915_WRITE(reg, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002822 }
2823
Jesse Barnes040484a2011-01-03 12:14:26 -08002824 intel_enable_transcoder(dev_priv, pipe);
Jesse Barnesf67a5592011-01-05 10:31:48 -08002825}
2826
2827static void ironlake_crtc_enable(struct drm_crtc *crtc)
2828{
2829 struct drm_device *dev = crtc->dev;
2830 struct drm_i915_private *dev_priv = dev->dev_private;
2831 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2832 int pipe = intel_crtc->pipe;
2833 int plane = intel_crtc->plane;
2834 u32 temp;
2835 bool is_pch_port;
2836
2837 if (intel_crtc->active)
2838 return;
2839
2840 intel_crtc->active = true;
2841 intel_update_watermarks(dev);
2842
2843 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
2844 temp = I915_READ(PCH_LVDS);
2845 if ((temp & LVDS_PORT_EN) == 0)
2846 I915_WRITE(PCH_LVDS, temp | LVDS_PORT_EN);
2847 }
2848
2849 is_pch_port = intel_crtc_driving_pch(crtc);
2850
2851 if (is_pch_port)
Jesse Barnes357555c2011-04-28 15:09:55 -07002852 ironlake_fdi_pll_enable(crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08002853 else
2854 ironlake_fdi_disable(crtc);
2855
2856 /* Enable panel fitting for LVDS */
2857 if (dev_priv->pch_pf_size &&
2858 (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) || HAS_eDP)) {
2859 /* Force use of hard-coded filter coefficients
2860 * as some pre-programmed values are broken,
2861 * e.g. x201.
2862 */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002863 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
2864 I915_WRITE(PF_WIN_POS(pipe), dev_priv->pch_pf_pos);
2865 I915_WRITE(PF_WIN_SZ(pipe), dev_priv->pch_pf_size);
Jesse Barnesf67a5592011-01-05 10:31:48 -08002866 }
2867
2868 intel_enable_pipe(dev_priv, pipe, is_pch_port);
2869 intel_enable_plane(dev_priv, plane, pipe);
2870
2871 if (is_pch_port)
2872 ironlake_pch_enable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002873
2874 intel_crtc_load_lut(crtc);
Ben Widawskyd1ebd812011-04-25 20:11:50 +01002875
2876 mutex_lock(&dev->struct_mutex);
Chris Wilsonbed4a672010-09-11 10:47:47 +01002877 intel_update_fbc(dev);
Ben Widawskyd1ebd812011-04-25 20:11:50 +01002878 mutex_unlock(&dev->struct_mutex);
2879
Chris Wilson6b383a72010-09-13 13:54:26 +01002880 intel_crtc_update_cursor(crtc, true);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002881}
2882
2883static void ironlake_crtc_disable(struct drm_crtc *crtc)
2884{
2885 struct drm_device *dev = crtc->dev;
2886 struct drm_i915_private *dev_priv = dev->dev_private;
2887 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2888 int pipe = intel_crtc->pipe;
2889 int plane = intel_crtc->plane;
Chris Wilson5eddb702010-09-11 13:48:45 +01002890 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07002891
Chris Wilsonf7abfe82010-09-13 14:19:16 +01002892 if (!intel_crtc->active)
2893 return;
2894
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002895 intel_crtc_wait_for_pending_flips(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002896 drm_vblank_off(dev, pipe);
Chris Wilson6b383a72010-09-13 13:54:26 +01002897 intel_crtc_update_cursor(crtc, false);
Chris Wilson5eddb702010-09-11 13:48:45 +01002898
Jesse Barnesb24e7172011-01-04 15:09:30 -08002899 intel_disable_plane(dev_priv, plane, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002900
Chris Wilson973d04f2011-07-08 12:22:37 +01002901 if (dev_priv->cfb_plane == plane)
2902 intel_disable_fbc(dev);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002903
Jesse Barnesb24e7172011-01-04 15:09:30 -08002904 intel_disable_pipe(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002905
Jesse Barnes6be4a602010-09-10 10:26:01 -07002906 /* Disable PF */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002907 I915_WRITE(PF_CTL(pipe), 0);
2908 I915_WRITE(PF_WIN_SZ(pipe), 0);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002909
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002910 ironlake_fdi_disable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002911
Jesse Barnes47a05ec2011-02-07 13:46:40 -08002912 /* This is a horrible layering violation; we should be doing this in
2913 * the connector/encoder ->prepare instead, but we don't always have
2914 * enough information there about the config to know whether it will
2915 * actually be necessary or just cause undesired flicker.
2916 */
2917 intel_disable_pch_ports(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002918
Jesse Barnes040484a2011-01-03 12:14:26 -08002919 intel_disable_transcoder(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002920
Jesse Barnes6be4a602010-09-10 10:26:01 -07002921 if (HAS_PCH_CPT(dev)) {
2922 /* disable TRANS_DP_CTL */
Chris Wilson5eddb702010-09-11 13:48:45 +01002923 reg = TRANS_DP_CTL(pipe);
2924 temp = I915_READ(reg);
2925 temp &= ~(TRANS_DP_OUTPUT_ENABLE | TRANS_DP_PORT_SEL_MASK);
Eric Anholtcb3543c2011-02-02 12:08:07 -08002926 temp |= TRANS_DP_PORT_SEL_NONE;
Chris Wilson5eddb702010-09-11 13:48:45 +01002927 I915_WRITE(reg, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002928
2929 /* disable DPLL_SEL */
2930 temp = I915_READ(PCH_DPLL_SEL);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002931 switch (pipe) {
2932 case 0:
2933 temp &= ~(TRANSA_DPLL_ENABLE | TRANSA_DPLLA_SEL);
2934 break;
2935 case 1:
Jesse Barnes6be4a602010-09-10 10:26:01 -07002936 temp &= ~(TRANSB_DPLL_ENABLE | TRANSB_DPLLB_SEL);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002937 break;
2938 case 2:
2939 /* FIXME: manage transcoder PLLs? */
2940 temp &= ~(TRANSC_DPLL_ENABLE | TRANSC_DPLLB_SEL);
2941 break;
2942 default:
2943 BUG(); /* wtf */
2944 }
Jesse Barnes6be4a602010-09-10 10:26:01 -07002945 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002946 }
2947
2948 /* disable PCH DPLL */
Jesse Barnes92f25842011-01-04 15:09:34 -08002949 intel_disable_pch_pll(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002950
2951 /* Switch from PCDclk to Rawclk */
Chris Wilson5eddb702010-09-11 13:48:45 +01002952 reg = FDI_RX_CTL(pipe);
2953 temp = I915_READ(reg);
2954 I915_WRITE(reg, temp & ~FDI_PCDCLK);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002955
2956 /* Disable CPU FDI TX PLL */
Chris Wilson5eddb702010-09-11 13:48:45 +01002957 reg = FDI_TX_CTL(pipe);
2958 temp = I915_READ(reg);
2959 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
2960
2961 POSTING_READ(reg);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002962 udelay(100);
2963
Chris Wilson5eddb702010-09-11 13:48:45 +01002964 reg = FDI_RX_CTL(pipe);
2965 temp = I915_READ(reg);
2966 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002967
2968 /* Wait for the clocks to turn off. */
Chris Wilson5eddb702010-09-11 13:48:45 +01002969 POSTING_READ(reg);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002970 udelay(100);
Chris Wilson6b383a72010-09-13 13:54:26 +01002971
Chris Wilsonf7abfe82010-09-13 14:19:16 +01002972 intel_crtc->active = false;
Chris Wilson6b383a72010-09-13 13:54:26 +01002973 intel_update_watermarks(dev);
Ben Widawskyd1ebd812011-04-25 20:11:50 +01002974
2975 mutex_lock(&dev->struct_mutex);
Chris Wilson6b383a72010-09-13 13:54:26 +01002976 intel_update_fbc(dev);
2977 intel_clear_scanline_wait(dev);
Ben Widawskyd1ebd812011-04-25 20:11:50 +01002978 mutex_unlock(&dev->struct_mutex);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002979}
2980
2981static void ironlake_crtc_dpms(struct drm_crtc *crtc, int mode)
2982{
2983 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2984 int pipe = intel_crtc->pipe;
2985 int plane = intel_crtc->plane;
2986
Zhenyu Wang2c072452009-06-05 15:38:42 +08002987 /* XXX: When our outputs are all unaware of DPMS modes other than off
2988 * and on, we should map those modes to DRM_MODE_DPMS_OFF in the CRTC.
2989 */
2990 switch (mode) {
2991 case DRM_MODE_DPMS_ON:
2992 case DRM_MODE_DPMS_STANDBY:
2993 case DRM_MODE_DPMS_SUSPEND:
Chris Wilson868dc582010-08-07 11:01:31 +01002994 DRM_DEBUG_KMS("crtc %d/%d dpms on\n", pipe, plane);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002995 ironlake_crtc_enable(crtc);
Chris Wilson868dc582010-08-07 11:01:31 +01002996 break;
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08002997
Zhenyu Wang2c072452009-06-05 15:38:42 +08002998 case DRM_MODE_DPMS_OFF:
Chris Wilson868dc582010-08-07 11:01:31 +01002999 DRM_DEBUG_KMS("crtc %d/%d dpms off\n", pipe, plane);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003000 ironlake_crtc_disable(crtc);
Zhenyu Wang2c072452009-06-05 15:38:42 +08003001 break;
3002 }
3003}
3004
Daniel Vetter02e792f2009-09-15 22:57:34 +02003005static void intel_crtc_dpms_overlay(struct intel_crtc *intel_crtc, bool enable)
3006{
Daniel Vetter02e792f2009-09-15 22:57:34 +02003007 if (!enable && intel_crtc->overlay) {
Chris Wilson23f09ce2010-08-12 13:53:37 +01003008 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonce453d82011-02-21 14:43:56 +00003009 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter03f77ea2009-09-15 22:57:37 +02003010
Chris Wilson23f09ce2010-08-12 13:53:37 +01003011 mutex_lock(&dev->struct_mutex);
Chris Wilsonce453d82011-02-21 14:43:56 +00003012 dev_priv->mm.interruptible = false;
3013 (void) intel_overlay_switch_off(intel_crtc->overlay);
3014 dev_priv->mm.interruptible = true;
Chris Wilson23f09ce2010-08-12 13:53:37 +01003015 mutex_unlock(&dev->struct_mutex);
Daniel Vetter02e792f2009-09-15 22:57:34 +02003016 }
Daniel Vetter02e792f2009-09-15 22:57:34 +02003017
Chris Wilson5dcdbcb2010-08-12 13:50:28 +01003018 /* Let userspace switch the overlay on again. In most cases userspace
3019 * has to recompute where to put it anyway.
3020 */
Daniel Vetter02e792f2009-09-15 22:57:34 +02003021}
3022
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003023static void i9xx_crtc_enable(struct drm_crtc *crtc)
Zhenyu Wang2c072452009-06-05 15:38:42 +08003024{
3025 struct drm_device *dev = crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08003026 struct drm_i915_private *dev_priv = dev->dev_private;
3027 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3028 int pipe = intel_crtc->pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07003029 int plane = intel_crtc->plane;
Jesse Barnes79e53942008-11-07 14:24:08 -08003030
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003031 if (intel_crtc->active)
3032 return;
3033
3034 intel_crtc->active = true;
Chris Wilson6b383a72010-09-13 13:54:26 +01003035 intel_update_watermarks(dev);
3036
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08003037 intel_enable_pll(dev_priv, pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08003038 intel_enable_pipe(dev_priv, pipe, false);
Jesse Barnesb24e7172011-01-04 15:09:30 -08003039 intel_enable_plane(dev_priv, plane, pipe);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003040
3041 intel_crtc_load_lut(crtc);
Chris Wilsonbed4a672010-09-11 10:47:47 +01003042 intel_update_fbc(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003043
3044 /* Give the overlay scaler a chance to enable if it's on this pipe */
3045 intel_crtc_dpms_overlay(intel_crtc, true);
Chris Wilson6b383a72010-09-13 13:54:26 +01003046 intel_crtc_update_cursor(crtc, true);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003047}
3048
3049static void i9xx_crtc_disable(struct drm_crtc *crtc)
3050{
3051 struct drm_device *dev = crtc->dev;
3052 struct drm_i915_private *dev_priv = dev->dev_private;
3053 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3054 int pipe = intel_crtc->pipe;
3055 int plane = intel_crtc->plane;
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003056
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003057 if (!intel_crtc->active)
3058 return;
3059
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003060 /* Give the overlay scaler a chance to disable if it's on this pipe */
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003061 intel_crtc_wait_for_pending_flips(crtc);
3062 drm_vblank_off(dev, pipe);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003063 intel_crtc_dpms_overlay(intel_crtc, false);
Chris Wilson6b383a72010-09-13 13:54:26 +01003064 intel_crtc_update_cursor(crtc, false);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003065
Chris Wilson973d04f2011-07-08 12:22:37 +01003066 if (dev_priv->cfb_plane == plane)
3067 intel_disable_fbc(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003068
Jesse Barnesb24e7172011-01-04 15:09:30 -08003069 intel_disable_plane(dev_priv, plane, pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08003070 intel_disable_pipe(dev_priv, pipe);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08003071 intel_disable_pll(dev_priv, pipe);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003072
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003073 intel_crtc->active = false;
Chris Wilson6b383a72010-09-13 13:54:26 +01003074 intel_update_fbc(dev);
3075 intel_update_watermarks(dev);
3076 intel_clear_scanline_wait(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003077}
3078
3079static void i9xx_crtc_dpms(struct drm_crtc *crtc, int mode)
3080{
Jesse Barnes79e53942008-11-07 14:24:08 -08003081 /* XXX: When our outputs are all unaware of DPMS modes other than off
3082 * and on, we should map those modes to DRM_MODE_DPMS_OFF in the CRTC.
3083 */
3084 switch (mode) {
3085 case DRM_MODE_DPMS_ON:
3086 case DRM_MODE_DPMS_STANDBY:
3087 case DRM_MODE_DPMS_SUSPEND:
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003088 i9xx_crtc_enable(crtc);
3089 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08003090 case DRM_MODE_DPMS_OFF:
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003091 i9xx_crtc_disable(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08003092 break;
3093 }
Zhenyu Wang2c072452009-06-05 15:38:42 +08003094}
3095
3096/**
3097 * Sets the power management mode of the pipe and plane.
Zhenyu Wang2c072452009-06-05 15:38:42 +08003098 */
3099static void intel_crtc_dpms(struct drm_crtc *crtc, int mode)
3100{
3101 struct drm_device *dev = crtc->dev;
Jesse Barnese70236a2009-09-21 10:42:27 -07003102 struct drm_i915_private *dev_priv = dev->dev_private;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003103 struct drm_i915_master_private *master_priv;
3104 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3105 int pipe = intel_crtc->pipe;
3106 bool enabled;
3107
Chris Wilson032d2a02010-09-06 16:17:22 +01003108 if (intel_crtc->dpms_mode == mode)
3109 return;
3110
Chris Wilsondebcadd2010-08-07 11:01:33 +01003111 intel_crtc->dpms_mode = mode;
Chris Wilsondebcadd2010-08-07 11:01:33 +01003112
Jesse Barnese70236a2009-09-21 10:42:27 -07003113 dev_priv->display.dpms(crtc, mode);
Jesse Barnes79e53942008-11-07 14:24:08 -08003114
3115 if (!dev->primary->master)
3116 return;
3117
3118 master_priv = dev->primary->master->driver_priv;
3119 if (!master_priv->sarea_priv)
3120 return;
3121
3122 enabled = crtc->enabled && mode != DRM_MODE_DPMS_OFF;
3123
3124 switch (pipe) {
3125 case 0:
3126 master_priv->sarea_priv->pipeA_w = enabled ? crtc->mode.hdisplay : 0;
3127 master_priv->sarea_priv->pipeA_h = enabled ? crtc->mode.vdisplay : 0;
3128 break;
3129 case 1:
3130 master_priv->sarea_priv->pipeB_w = enabled ? crtc->mode.hdisplay : 0;
3131 master_priv->sarea_priv->pipeB_h = enabled ? crtc->mode.vdisplay : 0;
3132 break;
3133 default:
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003134 DRM_ERROR("Can't update pipe %c in SAREA\n", pipe_name(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08003135 break;
3136 }
Jesse Barnes79e53942008-11-07 14:24:08 -08003137}
3138
Chris Wilsoncdd59982010-09-08 16:30:16 +01003139static void intel_crtc_disable(struct drm_crtc *crtc)
3140{
3141 struct drm_crtc_helper_funcs *crtc_funcs = crtc->helper_private;
3142 struct drm_device *dev = crtc->dev;
3143
3144 crtc_funcs->dpms(crtc, DRM_MODE_DPMS_OFF);
3145
3146 if (crtc->fb) {
3147 mutex_lock(&dev->struct_mutex);
3148 i915_gem_object_unpin(to_intel_framebuffer(crtc->fb)->obj);
3149 mutex_unlock(&dev->struct_mutex);
3150 }
3151}
3152
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07003153/* Prepare for a mode set.
3154 *
3155 * Note we could be a lot smarter here. We need to figure out which outputs
3156 * will be enabled, which disabled (in short, how the config will changes)
3157 * and perform the minimum necessary steps to accomplish that, e.g. updating
3158 * watermarks, FBC configuration, making sure PLLs are programmed correctly,
3159 * panel fitting is in the proper state, etc.
3160 */
3161static void i9xx_crtc_prepare(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08003162{
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07003163 i9xx_crtc_disable(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08003164}
3165
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07003166static void i9xx_crtc_commit(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08003167{
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07003168 i9xx_crtc_enable(crtc);
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07003169}
3170
3171static void ironlake_crtc_prepare(struct drm_crtc *crtc)
3172{
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07003173 ironlake_crtc_disable(crtc);
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07003174}
3175
3176static void ironlake_crtc_commit(struct drm_crtc *crtc)
3177{
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07003178 ironlake_crtc_enable(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08003179}
3180
3181void intel_encoder_prepare (struct drm_encoder *encoder)
3182{
3183 struct drm_encoder_helper_funcs *encoder_funcs = encoder->helper_private;
3184 /* lvds has its own version of prepare see intel_lvds_prepare */
3185 encoder_funcs->dpms(encoder, DRM_MODE_DPMS_OFF);
3186}
3187
3188void intel_encoder_commit (struct drm_encoder *encoder)
3189{
3190 struct drm_encoder_helper_funcs *encoder_funcs = encoder->helper_private;
3191 /* lvds has its own version of commit see intel_lvds_commit */
3192 encoder_funcs->dpms(encoder, DRM_MODE_DPMS_ON);
3193}
3194
Chris Wilsonea5b2132010-08-04 13:50:23 +01003195void intel_encoder_destroy(struct drm_encoder *encoder)
3196{
Chris Wilson4ef69c72010-09-09 15:14:28 +01003197 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
Chris Wilsonea5b2132010-08-04 13:50:23 +01003198
Chris Wilsonea5b2132010-08-04 13:50:23 +01003199 drm_encoder_cleanup(encoder);
3200 kfree(intel_encoder);
3201}
3202
Jesse Barnes79e53942008-11-07 14:24:08 -08003203static bool intel_crtc_mode_fixup(struct drm_crtc *crtc,
3204 struct drm_display_mode *mode,
3205 struct drm_display_mode *adjusted_mode)
3206{
Zhenyu Wang2c072452009-06-05 15:38:42 +08003207 struct drm_device *dev = crtc->dev;
Chris Wilson89749352010-09-12 18:25:19 +01003208
Eric Anholtbad720f2009-10-22 16:11:14 -07003209 if (HAS_PCH_SPLIT(dev)) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08003210 /* FDI link clock is fixed at 2.7G */
Jesse Barnes2377b742010-07-07 14:06:43 -07003211 if (mode->clock * 3 > IRONLAKE_FDI_FREQ * 4)
3212 return false;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003213 }
Chris Wilson89749352010-09-12 18:25:19 +01003214
3215 /* XXX some encoders set the crtcinfo, others don't.
3216 * Obviously we need some form of conflict resolution here...
3217 */
3218 if (adjusted_mode->crtc_htotal == 0)
3219 drm_mode_set_crtcinfo(adjusted_mode, 0);
3220
Jesse Barnes79e53942008-11-07 14:24:08 -08003221 return true;
3222}
3223
Jesse Barnese70236a2009-09-21 10:42:27 -07003224static int i945_get_display_clock_speed(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -08003225{
Jesse Barnese70236a2009-09-21 10:42:27 -07003226 return 400000;
3227}
Jesse Barnes79e53942008-11-07 14:24:08 -08003228
Jesse Barnese70236a2009-09-21 10:42:27 -07003229static int i915_get_display_clock_speed(struct drm_device *dev)
3230{
3231 return 333000;
3232}
Jesse Barnes79e53942008-11-07 14:24:08 -08003233
Jesse Barnese70236a2009-09-21 10:42:27 -07003234static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
3235{
3236 return 200000;
3237}
Jesse Barnes79e53942008-11-07 14:24:08 -08003238
Jesse Barnese70236a2009-09-21 10:42:27 -07003239static int i915gm_get_display_clock_speed(struct drm_device *dev)
3240{
3241 u16 gcfgc = 0;
3242
3243 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
3244
3245 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
Jesse Barnes79e53942008-11-07 14:24:08 -08003246 return 133000;
Jesse Barnese70236a2009-09-21 10:42:27 -07003247 else {
3248 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
3249 case GC_DISPLAY_CLOCK_333_MHZ:
3250 return 333000;
3251 default:
3252 case GC_DISPLAY_CLOCK_190_200_MHZ:
3253 return 190000;
3254 }
3255 }
3256}
Jesse Barnes79e53942008-11-07 14:24:08 -08003257
Jesse Barnese70236a2009-09-21 10:42:27 -07003258static int i865_get_display_clock_speed(struct drm_device *dev)
3259{
3260 return 266000;
3261}
3262
3263static int i855_get_display_clock_speed(struct drm_device *dev)
3264{
3265 u16 hpllcc = 0;
3266 /* Assume that the hardware is in the high speed state. This
3267 * should be the default.
3268 */
3269 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
3270 case GC_CLOCK_133_200:
3271 case GC_CLOCK_100_200:
3272 return 200000;
3273 case GC_CLOCK_166_250:
3274 return 250000;
3275 case GC_CLOCK_100_133:
3276 return 133000;
3277 }
3278
3279 /* Shouldn't happen */
3280 return 0;
3281}
3282
3283static int i830_get_display_clock_speed(struct drm_device *dev)
3284{
3285 return 133000;
Jesse Barnes79e53942008-11-07 14:24:08 -08003286}
3287
Zhenyu Wang2c072452009-06-05 15:38:42 +08003288struct fdi_m_n {
3289 u32 tu;
3290 u32 gmch_m;
3291 u32 gmch_n;
3292 u32 link_m;
3293 u32 link_n;
3294};
3295
3296static void
3297fdi_reduce_ratio(u32 *num, u32 *den)
3298{
3299 while (*num > 0xffffff || *den > 0xffffff) {
3300 *num >>= 1;
3301 *den >>= 1;
3302 }
3303}
3304
Zhenyu Wang2c072452009-06-05 15:38:42 +08003305static void
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003306ironlake_compute_m_n(int bits_per_pixel, int nlanes, int pixel_clock,
3307 int link_clock, struct fdi_m_n *m_n)
Zhenyu Wang2c072452009-06-05 15:38:42 +08003308{
Zhenyu Wang2c072452009-06-05 15:38:42 +08003309 m_n->tu = 64; /* default size */
3310
Chris Wilson22ed1112010-12-04 01:01:29 +00003311 /* BUG_ON(pixel_clock > INT_MAX / 36); */
3312 m_n->gmch_m = bits_per_pixel * pixel_clock;
3313 m_n->gmch_n = link_clock * nlanes * 8;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003314 fdi_reduce_ratio(&m_n->gmch_m, &m_n->gmch_n);
3315
Chris Wilson22ed1112010-12-04 01:01:29 +00003316 m_n->link_m = pixel_clock;
3317 m_n->link_n = link_clock;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003318 fdi_reduce_ratio(&m_n->link_m, &m_n->link_n);
3319}
3320
3321
Shaohua Li7662c8b2009-06-26 11:23:55 +08003322struct intel_watermark_params {
3323 unsigned long fifo_size;
3324 unsigned long max_wm;
3325 unsigned long default_wm;
3326 unsigned long guard_size;
3327 unsigned long cacheline_size;
3328};
3329
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003330/* Pineview has different values for various configs */
Chris Wilsond2102462011-01-24 17:43:27 +00003331static const struct intel_watermark_params pineview_display_wm = {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003332 PINEVIEW_DISPLAY_FIFO,
3333 PINEVIEW_MAX_WM,
3334 PINEVIEW_DFT_WM,
3335 PINEVIEW_GUARD_WM,
3336 PINEVIEW_FIFO_LINE_SIZE
Shaohua Li7662c8b2009-06-26 11:23:55 +08003337};
Chris Wilsond2102462011-01-24 17:43:27 +00003338static const struct intel_watermark_params pineview_display_hplloff_wm = {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003339 PINEVIEW_DISPLAY_FIFO,
3340 PINEVIEW_MAX_WM,
3341 PINEVIEW_DFT_HPLLOFF_WM,
3342 PINEVIEW_GUARD_WM,
3343 PINEVIEW_FIFO_LINE_SIZE
Shaohua Li7662c8b2009-06-26 11:23:55 +08003344};
Chris Wilsond2102462011-01-24 17:43:27 +00003345static const struct intel_watermark_params pineview_cursor_wm = {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003346 PINEVIEW_CURSOR_FIFO,
3347 PINEVIEW_CURSOR_MAX_WM,
3348 PINEVIEW_CURSOR_DFT_WM,
3349 PINEVIEW_CURSOR_GUARD_WM,
3350 PINEVIEW_FIFO_LINE_SIZE,
Shaohua Li7662c8b2009-06-26 11:23:55 +08003351};
Chris Wilsond2102462011-01-24 17:43:27 +00003352static const struct intel_watermark_params pineview_cursor_hplloff_wm = {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003353 PINEVIEW_CURSOR_FIFO,
3354 PINEVIEW_CURSOR_MAX_WM,
3355 PINEVIEW_CURSOR_DFT_WM,
3356 PINEVIEW_CURSOR_GUARD_WM,
3357 PINEVIEW_FIFO_LINE_SIZE
Shaohua Li7662c8b2009-06-26 11:23:55 +08003358};
Chris Wilsond2102462011-01-24 17:43:27 +00003359static const struct intel_watermark_params g4x_wm_info = {
Jesse Barnes0e442c62009-10-19 10:09:33 +09003360 G4X_FIFO_SIZE,
3361 G4X_MAX_WM,
3362 G4X_MAX_WM,
3363 2,
3364 G4X_FIFO_LINE_SIZE,
3365};
Chris Wilsond2102462011-01-24 17:43:27 +00003366static const struct intel_watermark_params g4x_cursor_wm_info = {
Zhao Yakui4fe5e612010-06-12 14:32:25 +08003367 I965_CURSOR_FIFO,
3368 I965_CURSOR_MAX_WM,
3369 I965_CURSOR_DFT_WM,
3370 2,
3371 G4X_FIFO_LINE_SIZE,
3372};
Chris Wilsond2102462011-01-24 17:43:27 +00003373static const struct intel_watermark_params i965_cursor_wm_info = {
Zhao Yakui4fe5e612010-06-12 14:32:25 +08003374 I965_CURSOR_FIFO,
3375 I965_CURSOR_MAX_WM,
3376 I965_CURSOR_DFT_WM,
3377 2,
3378 I915_FIFO_LINE_SIZE,
3379};
Chris Wilsond2102462011-01-24 17:43:27 +00003380static const struct intel_watermark_params i945_wm_info = {
Shaohua Li7662c8b2009-06-26 11:23:55 +08003381 I945_FIFO_SIZE,
3382 I915_MAX_WM,
3383 1,
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003384 2,
3385 I915_FIFO_LINE_SIZE
3386};
Chris Wilsond2102462011-01-24 17:43:27 +00003387static const struct intel_watermark_params i915_wm_info = {
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003388 I915_FIFO_SIZE,
3389 I915_MAX_WM,
3390 1,
3391 2,
Shaohua Li7662c8b2009-06-26 11:23:55 +08003392 I915_FIFO_LINE_SIZE
3393};
Chris Wilsond2102462011-01-24 17:43:27 +00003394static const struct intel_watermark_params i855_wm_info = {
Shaohua Li7662c8b2009-06-26 11:23:55 +08003395 I855GM_FIFO_SIZE,
3396 I915_MAX_WM,
3397 1,
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003398 2,
Shaohua Li7662c8b2009-06-26 11:23:55 +08003399 I830_FIFO_LINE_SIZE
3400};
Chris Wilsond2102462011-01-24 17:43:27 +00003401static const struct intel_watermark_params i830_wm_info = {
Shaohua Li7662c8b2009-06-26 11:23:55 +08003402 I830_FIFO_SIZE,
3403 I915_MAX_WM,
3404 1,
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003405 2,
Shaohua Li7662c8b2009-06-26 11:23:55 +08003406 I830_FIFO_LINE_SIZE
3407};
3408
Chris Wilsond2102462011-01-24 17:43:27 +00003409static const struct intel_watermark_params ironlake_display_wm_info = {
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003410 ILK_DISPLAY_FIFO,
3411 ILK_DISPLAY_MAXWM,
3412 ILK_DISPLAY_DFTWM,
3413 2,
3414 ILK_FIFO_LINE_SIZE
3415};
Chris Wilsond2102462011-01-24 17:43:27 +00003416static const struct intel_watermark_params ironlake_cursor_wm_info = {
Zhao Yakuic936f442010-06-12 14:32:26 +08003417 ILK_CURSOR_FIFO,
3418 ILK_CURSOR_MAXWM,
3419 ILK_CURSOR_DFTWM,
3420 2,
3421 ILK_FIFO_LINE_SIZE
3422};
Chris Wilsond2102462011-01-24 17:43:27 +00003423static const struct intel_watermark_params ironlake_display_srwm_info = {
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003424 ILK_DISPLAY_SR_FIFO,
3425 ILK_DISPLAY_MAX_SRWM,
3426 ILK_DISPLAY_DFT_SRWM,
3427 2,
3428 ILK_FIFO_LINE_SIZE
3429};
Chris Wilsond2102462011-01-24 17:43:27 +00003430static const struct intel_watermark_params ironlake_cursor_srwm_info = {
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003431 ILK_CURSOR_SR_FIFO,
3432 ILK_CURSOR_MAX_SRWM,
3433 ILK_CURSOR_DFT_SRWM,
3434 2,
3435 ILK_FIFO_LINE_SIZE
3436};
3437
Chris Wilsond2102462011-01-24 17:43:27 +00003438static const struct intel_watermark_params sandybridge_display_wm_info = {
Yuanhan Liu13982612010-12-15 15:42:31 +08003439 SNB_DISPLAY_FIFO,
3440 SNB_DISPLAY_MAXWM,
3441 SNB_DISPLAY_DFTWM,
3442 2,
3443 SNB_FIFO_LINE_SIZE
3444};
Chris Wilsond2102462011-01-24 17:43:27 +00003445static const struct intel_watermark_params sandybridge_cursor_wm_info = {
Yuanhan Liu13982612010-12-15 15:42:31 +08003446 SNB_CURSOR_FIFO,
3447 SNB_CURSOR_MAXWM,
3448 SNB_CURSOR_DFTWM,
3449 2,
3450 SNB_FIFO_LINE_SIZE
3451};
Chris Wilsond2102462011-01-24 17:43:27 +00003452static const struct intel_watermark_params sandybridge_display_srwm_info = {
Yuanhan Liu13982612010-12-15 15:42:31 +08003453 SNB_DISPLAY_SR_FIFO,
3454 SNB_DISPLAY_MAX_SRWM,
3455 SNB_DISPLAY_DFT_SRWM,
3456 2,
3457 SNB_FIFO_LINE_SIZE
3458};
Chris Wilsond2102462011-01-24 17:43:27 +00003459static const struct intel_watermark_params sandybridge_cursor_srwm_info = {
Yuanhan Liu13982612010-12-15 15:42:31 +08003460 SNB_CURSOR_SR_FIFO,
3461 SNB_CURSOR_MAX_SRWM,
3462 SNB_CURSOR_DFT_SRWM,
3463 2,
3464 SNB_FIFO_LINE_SIZE
3465};
3466
3467
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003468/**
3469 * intel_calculate_wm - calculate watermark level
3470 * @clock_in_khz: pixel clock
3471 * @wm: chip FIFO params
3472 * @pixel_size: display pixel size
3473 * @latency_ns: memory latency for the platform
3474 *
3475 * Calculate the watermark level (the level at which the display plane will
3476 * start fetching from memory again). Each chip has a different display
3477 * FIFO size and allocation, so the caller needs to figure that out and pass
3478 * in the correct intel_watermark_params structure.
3479 *
3480 * As the pixel clock runs, the FIFO will be drained at a rate that depends
3481 * on the pixel size. When it reaches the watermark level, it'll start
3482 * fetching FIFO line sized based chunks from memory until the FIFO fills
3483 * past the watermark point. If the FIFO drains completely, a FIFO underrun
3484 * will occur, and a display engine hang could result.
3485 */
Shaohua Li7662c8b2009-06-26 11:23:55 +08003486static unsigned long intel_calculate_wm(unsigned long clock_in_khz,
Chris Wilsond2102462011-01-24 17:43:27 +00003487 const struct intel_watermark_params *wm,
3488 int fifo_size,
Shaohua Li7662c8b2009-06-26 11:23:55 +08003489 int pixel_size,
3490 unsigned long latency_ns)
3491{
Jesse Barnes390c4dd2009-07-16 13:01:01 -07003492 long entries_required, wm_size;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003493
Jesse Barnesd6604672009-09-11 12:25:56 -07003494 /*
3495 * Note: we need to make sure we don't overflow for various clock &
3496 * latency values.
3497 * clocks go from a few thousand to several hundred thousand.
3498 * latency is usually a few thousand
3499 */
3500 entries_required = ((clock_in_khz / 1000) * pixel_size * latency_ns) /
3501 1000;
Chris Wilson8de9b312010-07-19 19:59:52 +01003502 entries_required = DIV_ROUND_UP(entries_required, wm->cacheline_size);
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003503
Joe Perchesbbb0aef2011-04-17 20:35:52 -07003504 DRM_DEBUG_KMS("FIFO entries required for mode: %ld\n", entries_required);
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003505
Chris Wilsond2102462011-01-24 17:43:27 +00003506 wm_size = fifo_size - (entries_required + wm->guard_size);
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003507
Joe Perchesbbb0aef2011-04-17 20:35:52 -07003508 DRM_DEBUG_KMS("FIFO watermark level: %ld\n", wm_size);
Shaohua Li7662c8b2009-06-26 11:23:55 +08003509
Jesse Barnes390c4dd2009-07-16 13:01:01 -07003510 /* Don't promote wm_size to unsigned... */
3511 if (wm_size > (long)wm->max_wm)
Shaohua Li7662c8b2009-06-26 11:23:55 +08003512 wm_size = wm->max_wm;
Chris Wilsonc3add4b2010-09-08 09:14:08 +01003513 if (wm_size <= 0)
Shaohua Li7662c8b2009-06-26 11:23:55 +08003514 wm_size = wm->default_wm;
3515 return wm_size;
3516}
3517
3518struct cxsr_latency {
3519 int is_desktop;
Li Peng95534262010-05-18 18:58:44 +08003520 int is_ddr3;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003521 unsigned long fsb_freq;
3522 unsigned long mem_freq;
3523 unsigned long display_sr;
3524 unsigned long display_hpll_disable;
3525 unsigned long cursor_sr;
3526 unsigned long cursor_hpll_disable;
3527};
3528
Chris Wilson403c89f2010-08-04 15:25:31 +01003529static const struct cxsr_latency cxsr_latency_table[] = {
Li Peng95534262010-05-18 18:58:44 +08003530 {1, 0, 800, 400, 3382, 33382, 3983, 33983}, /* DDR2-400 SC */
3531 {1, 0, 800, 667, 3354, 33354, 3807, 33807}, /* DDR2-667 SC */
3532 {1, 0, 800, 800, 3347, 33347, 3763, 33763}, /* DDR2-800 SC */
3533 {1, 1, 800, 667, 6420, 36420, 6873, 36873}, /* DDR3-667 SC */
3534 {1, 1, 800, 800, 5902, 35902, 6318, 36318}, /* DDR3-800 SC */
Shaohua Li7662c8b2009-06-26 11:23:55 +08003535
Li Peng95534262010-05-18 18:58:44 +08003536 {1, 0, 667, 400, 3400, 33400, 4021, 34021}, /* DDR2-400 SC */
3537 {1, 0, 667, 667, 3372, 33372, 3845, 33845}, /* DDR2-667 SC */
3538 {1, 0, 667, 800, 3386, 33386, 3822, 33822}, /* DDR2-800 SC */
3539 {1, 1, 667, 667, 6438, 36438, 6911, 36911}, /* DDR3-667 SC */
3540 {1, 1, 667, 800, 5941, 35941, 6377, 36377}, /* DDR3-800 SC */
Shaohua Li7662c8b2009-06-26 11:23:55 +08003541
Li Peng95534262010-05-18 18:58:44 +08003542 {1, 0, 400, 400, 3472, 33472, 4173, 34173}, /* DDR2-400 SC */
3543 {1, 0, 400, 667, 3443, 33443, 3996, 33996}, /* DDR2-667 SC */
3544 {1, 0, 400, 800, 3430, 33430, 3946, 33946}, /* DDR2-800 SC */
3545 {1, 1, 400, 667, 6509, 36509, 7062, 37062}, /* DDR3-667 SC */
3546 {1, 1, 400, 800, 5985, 35985, 6501, 36501}, /* DDR3-800 SC */
Shaohua Li7662c8b2009-06-26 11:23:55 +08003547
Li Peng95534262010-05-18 18:58:44 +08003548 {0, 0, 800, 400, 3438, 33438, 4065, 34065}, /* DDR2-400 SC */
3549 {0, 0, 800, 667, 3410, 33410, 3889, 33889}, /* DDR2-667 SC */
3550 {0, 0, 800, 800, 3403, 33403, 3845, 33845}, /* DDR2-800 SC */
3551 {0, 1, 800, 667, 6476, 36476, 6955, 36955}, /* DDR3-667 SC */
3552 {0, 1, 800, 800, 5958, 35958, 6400, 36400}, /* DDR3-800 SC */
Shaohua Li7662c8b2009-06-26 11:23:55 +08003553
Li Peng95534262010-05-18 18:58:44 +08003554 {0, 0, 667, 400, 3456, 33456, 4103, 34106}, /* DDR2-400 SC */
3555 {0, 0, 667, 667, 3428, 33428, 3927, 33927}, /* DDR2-667 SC */
3556 {0, 0, 667, 800, 3443, 33443, 3905, 33905}, /* DDR2-800 SC */
3557 {0, 1, 667, 667, 6494, 36494, 6993, 36993}, /* DDR3-667 SC */
3558 {0, 1, 667, 800, 5998, 35998, 6460, 36460}, /* DDR3-800 SC */
Shaohua Li7662c8b2009-06-26 11:23:55 +08003559
Li Peng95534262010-05-18 18:58:44 +08003560 {0, 0, 400, 400, 3528, 33528, 4255, 34255}, /* DDR2-400 SC */
3561 {0, 0, 400, 667, 3500, 33500, 4079, 34079}, /* DDR2-667 SC */
3562 {0, 0, 400, 800, 3487, 33487, 4029, 34029}, /* DDR2-800 SC */
3563 {0, 1, 400, 667, 6566, 36566, 7145, 37145}, /* DDR3-667 SC */
3564 {0, 1, 400, 800, 6042, 36042, 6584, 36584}, /* DDR3-800 SC */
Shaohua Li7662c8b2009-06-26 11:23:55 +08003565};
3566
Chris Wilson403c89f2010-08-04 15:25:31 +01003567static const struct cxsr_latency *intel_get_cxsr_latency(int is_desktop,
3568 int is_ddr3,
3569 int fsb,
3570 int mem)
Shaohua Li7662c8b2009-06-26 11:23:55 +08003571{
Chris Wilson403c89f2010-08-04 15:25:31 +01003572 const struct cxsr_latency *latency;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003573 int i;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003574
3575 if (fsb == 0 || mem == 0)
3576 return NULL;
3577
3578 for (i = 0; i < ARRAY_SIZE(cxsr_latency_table); i++) {
3579 latency = &cxsr_latency_table[i];
3580 if (is_desktop == latency->is_desktop &&
Li Peng95534262010-05-18 18:58:44 +08003581 is_ddr3 == latency->is_ddr3 &&
Jaswinder Singh Rajputdecbbcd2009-09-12 23:15:07 +05303582 fsb == latency->fsb_freq && mem == latency->mem_freq)
3583 return latency;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003584 }
Jaswinder Singh Rajputdecbbcd2009-09-12 23:15:07 +05303585
Zhao Yakui28c97732009-10-09 11:39:41 +08003586 DRM_DEBUG_KMS("Unknown FSB/MEM found, disable CxSR\n");
Jaswinder Singh Rajputdecbbcd2009-09-12 23:15:07 +05303587
3588 return NULL;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003589}
3590
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003591static void pineview_disable_cxsr(struct drm_device *dev)
Shaohua Li7662c8b2009-06-26 11:23:55 +08003592{
3593 struct drm_i915_private *dev_priv = dev->dev_private;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003594
3595 /* deactivate cxsr */
Chris Wilson3e33d942010-08-04 11:17:25 +01003596 I915_WRITE(DSPFW3, I915_READ(DSPFW3) & ~PINEVIEW_SELF_REFRESH_EN);
Shaohua Li7662c8b2009-06-26 11:23:55 +08003597}
3598
Jesse Barnesbcc24fb2009-08-31 10:24:31 -07003599/*
3600 * Latency for FIFO fetches is dependent on several factors:
3601 * - memory configuration (speed, channels)
3602 * - chipset
3603 * - current MCH state
3604 * It can be fairly high in some situations, so here we assume a fairly
3605 * pessimal value. It's a tradeoff between extra memory fetches (if we
3606 * set this value too high, the FIFO will fetch frequently to stay full)
3607 * and power consumption (set it too low to save power and we might see
3608 * FIFO underruns and display "flicker").
3609 *
3610 * A value of 5us seems to be a good balance; safe for very low end
3611 * platforms but not overly aggressive on lower latency configs.
3612 */
Tobias Klauser69e302a2009-12-23 14:14:34 +01003613static const int latency_ns = 5000;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003614
Jesse Barnese70236a2009-09-21 10:42:27 -07003615static int i9xx_get_fifo_size(struct drm_device *dev, int plane)
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003616{
3617 struct drm_i915_private *dev_priv = dev->dev_private;
3618 uint32_t dsparb = I915_READ(DSPARB);
3619 int size;
3620
Chris Wilson8de9b312010-07-19 19:59:52 +01003621 size = dsparb & 0x7f;
3622 if (plane)
3623 size = ((dsparb >> DSPARB_CSTART_SHIFT) & 0x7f) - size;
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003624
Zhao Yakui28c97732009-10-09 11:39:41 +08003625 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
Chris Wilson5eddb702010-09-11 13:48:45 +01003626 plane ? "B" : "A", size);
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003627
3628 return size;
3629}
Shaohua Li7662c8b2009-06-26 11:23:55 +08003630
Jesse Barnese70236a2009-09-21 10:42:27 -07003631static int i85x_get_fifo_size(struct drm_device *dev, int plane)
3632{
3633 struct drm_i915_private *dev_priv = dev->dev_private;
3634 uint32_t dsparb = I915_READ(DSPARB);
3635 int size;
3636
Chris Wilson8de9b312010-07-19 19:59:52 +01003637 size = dsparb & 0x1ff;
3638 if (plane)
3639 size = ((dsparb >> DSPARB_BEND_SHIFT) & 0x1ff) - size;
Jesse Barnese70236a2009-09-21 10:42:27 -07003640 size >>= 1; /* Convert to cachelines */
3641
Zhao Yakui28c97732009-10-09 11:39:41 +08003642 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
Chris Wilson5eddb702010-09-11 13:48:45 +01003643 plane ? "B" : "A", size);
Jesse Barnese70236a2009-09-21 10:42:27 -07003644
3645 return size;
3646}
3647
3648static int i845_get_fifo_size(struct drm_device *dev, int plane)
3649{
3650 struct drm_i915_private *dev_priv = dev->dev_private;
3651 uint32_t dsparb = I915_READ(DSPARB);
3652 int size;
3653
3654 size = dsparb & 0x7f;
3655 size >>= 2; /* Convert to cachelines */
3656
Zhao Yakui28c97732009-10-09 11:39:41 +08003657 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
Chris Wilson5eddb702010-09-11 13:48:45 +01003658 plane ? "B" : "A",
3659 size);
Jesse Barnese70236a2009-09-21 10:42:27 -07003660
3661 return size;
3662}
3663
3664static int i830_get_fifo_size(struct drm_device *dev, int plane)
3665{
3666 struct drm_i915_private *dev_priv = dev->dev_private;
3667 uint32_t dsparb = I915_READ(DSPARB);
3668 int size;
3669
3670 size = dsparb & 0x7f;
3671 size >>= 1; /* Convert to cachelines */
3672
Zhao Yakui28c97732009-10-09 11:39:41 +08003673 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
Chris Wilson5eddb702010-09-11 13:48:45 +01003674 plane ? "B" : "A", size);
Jesse Barnese70236a2009-09-21 10:42:27 -07003675
3676 return size;
3677}
3678
Chris Wilsond2102462011-01-24 17:43:27 +00003679static struct drm_crtc *single_enabled_crtc(struct drm_device *dev)
3680{
3681 struct drm_crtc *crtc, *enabled = NULL;
3682
3683 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
3684 if (crtc->enabled && crtc->fb) {
3685 if (enabled)
3686 return NULL;
3687 enabled = crtc;
3688 }
3689 }
3690
3691 return enabled;
3692}
3693
3694static void pineview_update_wm(struct drm_device *dev)
Zhao Yakuid4294342010-03-22 22:45:36 +08003695{
3696 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsond2102462011-01-24 17:43:27 +00003697 struct drm_crtc *crtc;
Chris Wilson403c89f2010-08-04 15:25:31 +01003698 const struct cxsr_latency *latency;
Zhao Yakuid4294342010-03-22 22:45:36 +08003699 u32 reg;
3700 unsigned long wm;
Zhao Yakuid4294342010-03-22 22:45:36 +08003701
Chris Wilson403c89f2010-08-04 15:25:31 +01003702 latency = intel_get_cxsr_latency(IS_PINEVIEW_G(dev), dev_priv->is_ddr3,
Li Peng95534262010-05-18 18:58:44 +08003703 dev_priv->fsb_freq, dev_priv->mem_freq);
Zhao Yakuid4294342010-03-22 22:45:36 +08003704 if (!latency) {
3705 DRM_DEBUG_KMS("Unknown FSB/MEM found, disable CxSR\n");
3706 pineview_disable_cxsr(dev);
3707 return;
3708 }
3709
Chris Wilsond2102462011-01-24 17:43:27 +00003710 crtc = single_enabled_crtc(dev);
3711 if (crtc) {
3712 int clock = crtc->mode.clock;
3713 int pixel_size = crtc->fb->bits_per_pixel / 8;
Zhao Yakuid4294342010-03-22 22:45:36 +08003714
3715 /* Display SR */
Chris Wilsond2102462011-01-24 17:43:27 +00003716 wm = intel_calculate_wm(clock, &pineview_display_wm,
3717 pineview_display_wm.fifo_size,
Zhao Yakuid4294342010-03-22 22:45:36 +08003718 pixel_size, latency->display_sr);
3719 reg = I915_READ(DSPFW1);
3720 reg &= ~DSPFW_SR_MASK;
3721 reg |= wm << DSPFW_SR_SHIFT;
3722 I915_WRITE(DSPFW1, reg);
3723 DRM_DEBUG_KMS("DSPFW1 register is %x\n", reg);
3724
3725 /* cursor SR */
Chris Wilsond2102462011-01-24 17:43:27 +00003726 wm = intel_calculate_wm(clock, &pineview_cursor_wm,
3727 pineview_display_wm.fifo_size,
Zhao Yakuid4294342010-03-22 22:45:36 +08003728 pixel_size, latency->cursor_sr);
3729 reg = I915_READ(DSPFW3);
3730 reg &= ~DSPFW_CURSOR_SR_MASK;
3731 reg |= (wm & 0x3f) << DSPFW_CURSOR_SR_SHIFT;
3732 I915_WRITE(DSPFW3, reg);
3733
3734 /* Display HPLL off SR */
Chris Wilsond2102462011-01-24 17:43:27 +00003735 wm = intel_calculate_wm(clock, &pineview_display_hplloff_wm,
3736 pineview_display_hplloff_wm.fifo_size,
Zhao Yakuid4294342010-03-22 22:45:36 +08003737 pixel_size, latency->display_hpll_disable);
3738 reg = I915_READ(DSPFW3);
3739 reg &= ~DSPFW_HPLL_SR_MASK;
3740 reg |= wm & DSPFW_HPLL_SR_MASK;
3741 I915_WRITE(DSPFW3, reg);
3742
3743 /* cursor HPLL off SR */
Chris Wilsond2102462011-01-24 17:43:27 +00003744 wm = intel_calculate_wm(clock, &pineview_cursor_hplloff_wm,
3745 pineview_display_hplloff_wm.fifo_size,
Zhao Yakuid4294342010-03-22 22:45:36 +08003746 pixel_size, latency->cursor_hpll_disable);
3747 reg = I915_READ(DSPFW3);
3748 reg &= ~DSPFW_HPLL_CURSOR_MASK;
3749 reg |= (wm & 0x3f) << DSPFW_HPLL_CURSOR_SHIFT;
3750 I915_WRITE(DSPFW3, reg);
3751 DRM_DEBUG_KMS("DSPFW3 register is %x\n", reg);
3752
3753 /* activate cxsr */
Chris Wilson3e33d942010-08-04 11:17:25 +01003754 I915_WRITE(DSPFW3,
3755 I915_READ(DSPFW3) | PINEVIEW_SELF_REFRESH_EN);
Zhao Yakuid4294342010-03-22 22:45:36 +08003756 DRM_DEBUG_KMS("Self-refresh is enabled\n");
3757 } else {
3758 pineview_disable_cxsr(dev);
3759 DRM_DEBUG_KMS("Self-refresh is disabled\n");
3760 }
3761}
3762
Chris Wilson417ae142011-01-19 15:04:42 +00003763static bool g4x_compute_wm0(struct drm_device *dev,
3764 int plane,
3765 const struct intel_watermark_params *display,
3766 int display_latency_ns,
3767 const struct intel_watermark_params *cursor,
3768 int cursor_latency_ns,
3769 int *plane_wm,
3770 int *cursor_wm)
Jesse Barnes652c3932009-08-17 13:31:43 -07003771{
Chris Wilson417ae142011-01-19 15:04:42 +00003772 struct drm_crtc *crtc;
3773 int htotal, hdisplay, clock, pixel_size;
3774 int line_time_us, line_count;
3775 int entries, tlb_miss;
Jesse Barnes652c3932009-08-17 13:31:43 -07003776
Chris Wilson417ae142011-01-19 15:04:42 +00003777 crtc = intel_get_crtc_for_plane(dev, plane);
Chris Wilson5c72d062011-04-13 09:28:23 +01003778 if (crtc->fb == NULL || !crtc->enabled) {
3779 *cursor_wm = cursor->guard_size;
3780 *plane_wm = display->guard_size;
Chris Wilson417ae142011-01-19 15:04:42 +00003781 return false;
Chris Wilson5c72d062011-04-13 09:28:23 +01003782 }
Jesse Barnes0e442c62009-10-19 10:09:33 +09003783
Chris Wilson417ae142011-01-19 15:04:42 +00003784 htotal = crtc->mode.htotal;
3785 hdisplay = crtc->mode.hdisplay;
3786 clock = crtc->mode.clock;
3787 pixel_size = crtc->fb->bits_per_pixel / 8;
Jesse Barnes0e442c62009-10-19 10:09:33 +09003788
Chris Wilson417ae142011-01-19 15:04:42 +00003789 /* Use the small buffer method to calculate plane watermark */
3790 entries = ((clock * pixel_size / 1000) * display_latency_ns) / 1000;
3791 tlb_miss = display->fifo_size*display->cacheline_size - hdisplay * 8;
3792 if (tlb_miss > 0)
3793 entries += tlb_miss;
3794 entries = DIV_ROUND_UP(entries, display->cacheline_size);
3795 *plane_wm = entries + display->guard_size;
3796 if (*plane_wm > (int)display->max_wm)
3797 *plane_wm = display->max_wm;
Jesse Barnes0e442c62009-10-19 10:09:33 +09003798
Chris Wilson417ae142011-01-19 15:04:42 +00003799 /* Use the large buffer method to calculate cursor watermark */
3800 line_time_us = ((htotal * 1000) / clock);
3801 line_count = (cursor_latency_ns / line_time_us + 1000) / 1000;
3802 entries = line_count * 64 * pixel_size;
3803 tlb_miss = cursor->fifo_size*cursor->cacheline_size - hdisplay * 8;
3804 if (tlb_miss > 0)
3805 entries += tlb_miss;
3806 entries = DIV_ROUND_UP(entries, cursor->cacheline_size);
3807 *cursor_wm = entries + cursor->guard_size;
3808 if (*cursor_wm > (int)cursor->max_wm)
3809 *cursor_wm = (int)cursor->max_wm;
Jesse Barnes0e442c62009-10-19 10:09:33 +09003810
Chris Wilson417ae142011-01-19 15:04:42 +00003811 return true;
3812}
Jesse Barnes0e442c62009-10-19 10:09:33 +09003813
Chris Wilson417ae142011-01-19 15:04:42 +00003814/*
3815 * Check the wm result.
3816 *
3817 * If any calculated watermark values is larger than the maximum value that
3818 * can be programmed into the associated watermark register, that watermark
3819 * must be disabled.
3820 */
3821static bool g4x_check_srwm(struct drm_device *dev,
3822 int display_wm, int cursor_wm,
3823 const struct intel_watermark_params *display,
3824 const struct intel_watermark_params *cursor)
3825{
3826 DRM_DEBUG_KMS("SR watermark: display plane %d, cursor %d\n",
3827 display_wm, cursor_wm);
Jesse Barnes0e442c62009-10-19 10:09:33 +09003828
Chris Wilson417ae142011-01-19 15:04:42 +00003829 if (display_wm > display->max_wm) {
Joe Perchesbbb0aef2011-04-17 20:35:52 -07003830 DRM_DEBUG_KMS("display watermark is too large(%d/%ld), disabling\n",
Chris Wilson417ae142011-01-19 15:04:42 +00003831 display_wm, display->max_wm);
3832 return false;
Jesse Barnes0e442c62009-10-19 10:09:33 +09003833 }
3834
Chris Wilson417ae142011-01-19 15:04:42 +00003835 if (cursor_wm > cursor->max_wm) {
Joe Perchesbbb0aef2011-04-17 20:35:52 -07003836 DRM_DEBUG_KMS("cursor watermark is too large(%d/%ld), disabling\n",
Chris Wilson417ae142011-01-19 15:04:42 +00003837 cursor_wm, cursor->max_wm);
3838 return false;
3839 }
Jesse Barnes0e442c62009-10-19 10:09:33 +09003840
Chris Wilson417ae142011-01-19 15:04:42 +00003841 if (!(display_wm || cursor_wm)) {
3842 DRM_DEBUG_KMS("SR latency is 0, disabling\n");
3843 return false;
3844 }
Jesse Barnes0e442c62009-10-19 10:09:33 +09003845
Chris Wilson417ae142011-01-19 15:04:42 +00003846 return true;
3847}
3848
3849static bool g4x_compute_srwm(struct drm_device *dev,
Chris Wilsond2102462011-01-24 17:43:27 +00003850 int plane,
3851 int latency_ns,
Chris Wilson417ae142011-01-19 15:04:42 +00003852 const struct intel_watermark_params *display,
3853 const struct intel_watermark_params *cursor,
3854 int *display_wm, int *cursor_wm)
3855{
Chris Wilsond2102462011-01-24 17:43:27 +00003856 struct drm_crtc *crtc;
3857 int hdisplay, htotal, pixel_size, clock;
Chris Wilson417ae142011-01-19 15:04:42 +00003858 unsigned long line_time_us;
3859 int line_count, line_size;
3860 int small, large;
3861 int entries;
3862
3863 if (!latency_ns) {
3864 *display_wm = *cursor_wm = 0;
3865 return false;
3866 }
3867
Chris Wilsond2102462011-01-24 17:43:27 +00003868 crtc = intel_get_crtc_for_plane(dev, plane);
3869 hdisplay = crtc->mode.hdisplay;
3870 htotal = crtc->mode.htotal;
3871 clock = crtc->mode.clock;
3872 pixel_size = crtc->fb->bits_per_pixel / 8;
3873
Chris Wilson417ae142011-01-19 15:04:42 +00003874 line_time_us = (htotal * 1000) / clock;
3875 line_count = (latency_ns / line_time_us + 1000) / 1000;
3876 line_size = hdisplay * pixel_size;
3877
3878 /* Use the minimum of the small and large buffer method for primary */
3879 small = ((clock * pixel_size / 1000) * latency_ns) / 1000;
3880 large = line_count * line_size;
3881
3882 entries = DIV_ROUND_UP(min(small, large), display->cacheline_size);
3883 *display_wm = entries + display->guard_size;
3884
3885 /* calculate the self-refresh watermark for display cursor */
3886 entries = line_count * pixel_size * 64;
3887 entries = DIV_ROUND_UP(entries, cursor->cacheline_size);
3888 *cursor_wm = entries + cursor->guard_size;
3889
3890 return g4x_check_srwm(dev,
3891 *display_wm, *cursor_wm,
3892 display, cursor);
3893}
3894
Yuanhan Liu7ccb4a52011-03-18 07:37:35 +00003895#define single_plane_enabled(mask) is_power_of_2(mask)
Chris Wilsond2102462011-01-24 17:43:27 +00003896
3897static void g4x_update_wm(struct drm_device *dev)
Chris Wilson417ae142011-01-19 15:04:42 +00003898{
3899 static const int sr_latency_ns = 12000;
3900 struct drm_i915_private *dev_priv = dev->dev_private;
3901 int planea_wm, planeb_wm, cursora_wm, cursorb_wm;
Chris Wilsond2102462011-01-24 17:43:27 +00003902 int plane_sr, cursor_sr;
3903 unsigned int enabled = 0;
Chris Wilson417ae142011-01-19 15:04:42 +00003904
3905 if (g4x_compute_wm0(dev, 0,
3906 &g4x_wm_info, latency_ns,
3907 &g4x_cursor_wm_info, latency_ns,
3908 &planea_wm, &cursora_wm))
Chris Wilsond2102462011-01-24 17:43:27 +00003909 enabled |= 1;
Chris Wilson417ae142011-01-19 15:04:42 +00003910
3911 if (g4x_compute_wm0(dev, 1,
3912 &g4x_wm_info, latency_ns,
3913 &g4x_cursor_wm_info, latency_ns,
3914 &planeb_wm, &cursorb_wm))
Chris Wilsond2102462011-01-24 17:43:27 +00003915 enabled |= 2;
Chris Wilson417ae142011-01-19 15:04:42 +00003916
3917 plane_sr = cursor_sr = 0;
Chris Wilsond2102462011-01-24 17:43:27 +00003918 if (single_plane_enabled(enabled) &&
3919 g4x_compute_srwm(dev, ffs(enabled) - 1,
3920 sr_latency_ns,
Chris Wilson417ae142011-01-19 15:04:42 +00003921 &g4x_wm_info,
3922 &g4x_cursor_wm_info,
3923 &plane_sr, &cursor_sr))
3924 I915_WRITE(FW_BLC_SELF, FW_BLC_SELF_EN);
3925 else
3926 I915_WRITE(FW_BLC_SELF,
3927 I915_READ(FW_BLC_SELF) & ~FW_BLC_SELF_EN);
3928
Chris Wilson308977a2011-02-02 10:41:20 +00003929 DRM_DEBUG_KMS("Setting FIFO watermarks - A: plane=%d, cursor=%d, B: plane=%d, cursor=%d, SR: plane=%d, cursor=%d\n",
3930 planea_wm, cursora_wm,
3931 planeb_wm, cursorb_wm,
3932 plane_sr, cursor_sr);
Chris Wilson417ae142011-01-19 15:04:42 +00003933
3934 I915_WRITE(DSPFW1,
3935 (plane_sr << DSPFW_SR_SHIFT) |
Jesse Barnes0e442c62009-10-19 10:09:33 +09003936 (cursorb_wm << DSPFW_CURSORB_SHIFT) |
Chris Wilson417ae142011-01-19 15:04:42 +00003937 (planeb_wm << DSPFW_PLANEB_SHIFT) |
3938 planea_wm);
3939 I915_WRITE(DSPFW2,
3940 (I915_READ(DSPFW2) & DSPFW_CURSORA_MASK) |
Jesse Barnes0e442c62009-10-19 10:09:33 +09003941 (cursora_wm << DSPFW_CURSORA_SHIFT));
3942 /* HPLL off in SR has some issues on G4x... disable it */
Chris Wilson417ae142011-01-19 15:04:42 +00003943 I915_WRITE(DSPFW3,
3944 (I915_READ(DSPFW3) & ~DSPFW_HPLL_SR_EN) |
Jesse Barnes0e442c62009-10-19 10:09:33 +09003945 (cursor_sr << DSPFW_CURSOR_SR_SHIFT));
Jesse Barnes652c3932009-08-17 13:31:43 -07003946}
3947
Chris Wilsond2102462011-01-24 17:43:27 +00003948static void i965_update_wm(struct drm_device *dev)
Shaohua Li7662c8b2009-06-26 11:23:55 +08003949{
3950 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsond2102462011-01-24 17:43:27 +00003951 struct drm_crtc *crtc;
3952 int srwm = 1;
Zhao Yakui4fe5e612010-06-12 14:32:25 +08003953 int cursor_sr = 16;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003954
Jesse Barnes1dc75462009-10-19 10:08:17 +09003955 /* Calc sr entries for one plane configs */
Chris Wilsond2102462011-01-24 17:43:27 +00003956 crtc = single_enabled_crtc(dev);
3957 if (crtc) {
Jesse Barnes1dc75462009-10-19 10:08:17 +09003958 /* self-refresh has much higher latency */
Tobias Klauser69e302a2009-12-23 14:14:34 +01003959 static const int sr_latency_ns = 12000;
Chris Wilsond2102462011-01-24 17:43:27 +00003960 int clock = crtc->mode.clock;
3961 int htotal = crtc->mode.htotal;
3962 int hdisplay = crtc->mode.hdisplay;
3963 int pixel_size = crtc->fb->bits_per_pixel / 8;
3964 unsigned long line_time_us;
3965 int entries;
Jesse Barnes1dc75462009-10-19 10:08:17 +09003966
Chris Wilsond2102462011-01-24 17:43:27 +00003967 line_time_us = ((htotal * 1000) / clock);
Jesse Barnes1dc75462009-10-19 10:08:17 +09003968
3969 /* Use ns/us then divide to preserve precision */
Chris Wilsond2102462011-01-24 17:43:27 +00003970 entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
3971 pixel_size * hdisplay;
3972 entries = DIV_ROUND_UP(entries, I915_FIFO_LINE_SIZE);
Chris Wilsond2102462011-01-24 17:43:27 +00003973 srwm = I965_FIFO_SIZE - entries;
Jesse Barnes1dc75462009-10-19 10:08:17 +09003974 if (srwm < 0)
3975 srwm = 1;
Zhao Yakui1b07e042010-06-12 14:32:24 +08003976 srwm &= 0x1ff;
Chris Wilson308977a2011-02-02 10:41:20 +00003977 DRM_DEBUG_KMS("self-refresh entries: %d, wm: %d\n",
3978 entries, srwm);
Zhao Yakui4fe5e612010-06-12 14:32:25 +08003979
Chris Wilsond2102462011-01-24 17:43:27 +00003980 entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
Chris Wilson5eddb702010-09-11 13:48:45 +01003981 pixel_size * 64;
Chris Wilsond2102462011-01-24 17:43:27 +00003982 entries = DIV_ROUND_UP(entries,
Chris Wilson8de9b312010-07-19 19:59:52 +01003983 i965_cursor_wm_info.cacheline_size);
Zhao Yakui4fe5e612010-06-12 14:32:25 +08003984 cursor_sr = i965_cursor_wm_info.fifo_size -
Chris Wilsond2102462011-01-24 17:43:27 +00003985 (entries + i965_cursor_wm_info.guard_size);
Zhao Yakui4fe5e612010-06-12 14:32:25 +08003986
3987 if (cursor_sr > i965_cursor_wm_info.max_wm)
3988 cursor_sr = i965_cursor_wm_info.max_wm;
3989
3990 DRM_DEBUG_KMS("self-refresh watermark: display plane %d "
3991 "cursor %d\n", srwm, cursor_sr);
3992
Chris Wilsona6c45cf2010-09-17 00:32:17 +01003993 if (IS_CRESTLINE(dev))
Jesse Barnesadcdbc62010-06-30 13:49:37 -07003994 I915_WRITE(FW_BLC_SELF, FW_BLC_SELF_EN);
David John33c5fd12010-01-27 15:19:08 +05303995 } else {
3996 /* Turn off self refresh if both pipes are enabled */
Chris Wilsona6c45cf2010-09-17 00:32:17 +01003997 if (IS_CRESTLINE(dev))
Jesse Barnesadcdbc62010-06-30 13:49:37 -07003998 I915_WRITE(FW_BLC_SELF, I915_READ(FW_BLC_SELF)
3999 & ~FW_BLC_SELF_EN);
Jesse Barnes1dc75462009-10-19 10:08:17 +09004000 }
4001
4002 DRM_DEBUG_KMS("Setting FIFO watermarks - A: 8, B: 8, C: 8, SR %d\n",
4003 srwm);
Shaohua Li7662c8b2009-06-26 11:23:55 +08004004
4005 /* 965 has limitations... */
Chris Wilson417ae142011-01-19 15:04:42 +00004006 I915_WRITE(DSPFW1, (srwm << DSPFW_SR_SHIFT) |
4007 (8 << 16) | (8 << 8) | (8 << 0));
Shaohua Li7662c8b2009-06-26 11:23:55 +08004008 I915_WRITE(DSPFW2, (8 << 8) | (8 << 0));
Zhao Yakui4fe5e612010-06-12 14:32:25 +08004009 /* update cursor SR watermark */
4010 I915_WRITE(DSPFW3, (cursor_sr << DSPFW_CURSOR_SR_SHIFT));
Shaohua Li7662c8b2009-06-26 11:23:55 +08004011}
4012
Chris Wilsond2102462011-01-24 17:43:27 +00004013static void i9xx_update_wm(struct drm_device *dev)
Shaohua Li7662c8b2009-06-26 11:23:55 +08004014{
4015 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsond2102462011-01-24 17:43:27 +00004016 const struct intel_watermark_params *wm_info;
Jesse Barnesdff33cf2009-07-14 10:15:56 -07004017 uint32_t fwater_lo;
4018 uint32_t fwater_hi;
Chris Wilsond2102462011-01-24 17:43:27 +00004019 int cwm, srwm = 1;
4020 int fifo_size;
Jesse Barnesdff33cf2009-07-14 10:15:56 -07004021 int planea_wm, planeb_wm;
Chris Wilsond2102462011-01-24 17:43:27 +00004022 struct drm_crtc *crtc, *enabled = NULL;
Shaohua Li7662c8b2009-06-26 11:23:55 +08004023
Chris Wilson72557b42011-01-31 10:29:55 +00004024 if (IS_I945GM(dev))
Chris Wilsond2102462011-01-24 17:43:27 +00004025 wm_info = &i945_wm_info;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01004026 else if (!IS_GEN2(dev))
Chris Wilsond2102462011-01-24 17:43:27 +00004027 wm_info = &i915_wm_info;
Shaohua Li7662c8b2009-06-26 11:23:55 +08004028 else
Chris Wilsond2102462011-01-24 17:43:27 +00004029 wm_info = &i855_wm_info;
Shaohua Li7662c8b2009-06-26 11:23:55 +08004030
Chris Wilsond2102462011-01-24 17:43:27 +00004031 fifo_size = dev_priv->display.get_fifo_size(dev, 0);
4032 crtc = intel_get_crtc_for_plane(dev, 0);
4033 if (crtc->enabled && crtc->fb) {
4034 planea_wm = intel_calculate_wm(crtc->mode.clock,
4035 wm_info, fifo_size,
4036 crtc->fb->bits_per_pixel / 8,
4037 latency_ns);
4038 enabled = crtc;
4039 } else
4040 planea_wm = fifo_size - wm_info->guard_size;
Shaohua Li7662c8b2009-06-26 11:23:55 +08004041
Chris Wilsond2102462011-01-24 17:43:27 +00004042 fifo_size = dev_priv->display.get_fifo_size(dev, 1);
4043 crtc = intel_get_crtc_for_plane(dev, 1);
4044 if (crtc->enabled && crtc->fb) {
4045 planeb_wm = intel_calculate_wm(crtc->mode.clock,
4046 wm_info, fifo_size,
4047 crtc->fb->bits_per_pixel / 8,
4048 latency_ns);
4049 if (enabled == NULL)
4050 enabled = crtc;
4051 else
4052 enabled = NULL;
4053 } else
4054 planeb_wm = fifo_size - wm_info->guard_size;
Shaohua Li7662c8b2009-06-26 11:23:55 +08004055
Zhao Yakui28c97732009-10-09 11:39:41 +08004056 DRM_DEBUG_KMS("FIFO watermarks - A: %d, B: %d\n", planea_wm, planeb_wm);
Shaohua Li7662c8b2009-06-26 11:23:55 +08004057
4058 /*
4059 * Overlay gets an aggressive default since video jitter is bad.
4060 */
4061 cwm = 2;
4062
Alexander Lam18b21902011-01-03 13:28:56 -05004063 /* Play safe and disable self-refresh before adjusting watermarks. */
4064 if (IS_I945G(dev) || IS_I945GM(dev))
4065 I915_WRITE(FW_BLC_SELF, FW_BLC_SELF_EN_MASK | 0);
4066 else if (IS_I915GM(dev))
4067 I915_WRITE(INSTPM, I915_READ(INSTPM) & ~INSTPM_SELF_EN);
4068
Jesse Barnesdff33cf2009-07-14 10:15:56 -07004069 /* Calc sr entries for one plane configs */
Chris Wilsond2102462011-01-24 17:43:27 +00004070 if (HAS_FW_BLC(dev) && enabled) {
Jesse Barnesdff33cf2009-07-14 10:15:56 -07004071 /* self-refresh has much higher latency */
Tobias Klauser69e302a2009-12-23 14:14:34 +01004072 static const int sr_latency_ns = 6000;
Chris Wilsond2102462011-01-24 17:43:27 +00004073 int clock = enabled->mode.clock;
4074 int htotal = enabled->mode.htotal;
4075 int hdisplay = enabled->mode.hdisplay;
4076 int pixel_size = enabled->fb->bits_per_pixel / 8;
4077 unsigned long line_time_us;
4078 int entries;
Jesse Barnesdff33cf2009-07-14 10:15:56 -07004079
Chris Wilsond2102462011-01-24 17:43:27 +00004080 line_time_us = (htotal * 1000) / clock;
Jesse Barnesdff33cf2009-07-14 10:15:56 -07004081
4082 /* Use ns/us then divide to preserve precision */
Chris Wilsond2102462011-01-24 17:43:27 +00004083 entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
4084 pixel_size * hdisplay;
4085 entries = DIV_ROUND_UP(entries, wm_info->cacheline_size);
4086 DRM_DEBUG_KMS("self-refresh entries: %d\n", entries);
4087 srwm = wm_info->fifo_size - entries;
Jesse Barnesdff33cf2009-07-14 10:15:56 -07004088 if (srwm < 0)
4089 srwm = 1;
Li Pengee980b82010-01-27 19:01:11 +08004090
4091 if (IS_I945G(dev) || IS_I945GM(dev))
Alexander Lam18b21902011-01-03 13:28:56 -05004092 I915_WRITE(FW_BLC_SELF,
4093 FW_BLC_SELF_FIFO_MASK | (srwm & 0xff));
4094 else if (IS_I915GM(dev))
Li Pengee980b82010-01-27 19:01:11 +08004095 I915_WRITE(FW_BLC_SELF, srwm & 0x3f);
Shaohua Li7662c8b2009-06-26 11:23:55 +08004096 }
4097
Zhao Yakui28c97732009-10-09 11:39:41 +08004098 DRM_DEBUG_KMS("Setting FIFO watermarks - A: %d, B: %d, C: %d, SR %d\n",
Chris Wilson5eddb702010-09-11 13:48:45 +01004099 planea_wm, planeb_wm, cwm, srwm);
Shaohua Li7662c8b2009-06-26 11:23:55 +08004100
Jesse Barnesdff33cf2009-07-14 10:15:56 -07004101 fwater_lo = ((planeb_wm & 0x3f) << 16) | (planea_wm & 0x3f);
4102 fwater_hi = (cwm & 0x1f);
4103
4104 /* Set request length to 8 cachelines per fetch */
4105 fwater_lo = fwater_lo | (1 << 24) | (1 << 8);
4106 fwater_hi = fwater_hi | (1 << 8);
Shaohua Li7662c8b2009-06-26 11:23:55 +08004107
4108 I915_WRITE(FW_BLC, fwater_lo);
4109 I915_WRITE(FW_BLC2, fwater_hi);
Alexander Lam18b21902011-01-03 13:28:56 -05004110
Chris Wilsond2102462011-01-24 17:43:27 +00004111 if (HAS_FW_BLC(dev)) {
4112 if (enabled) {
4113 if (IS_I945G(dev) || IS_I945GM(dev))
4114 I915_WRITE(FW_BLC_SELF,
4115 FW_BLC_SELF_EN_MASK | FW_BLC_SELF_EN);
4116 else if (IS_I915GM(dev))
4117 I915_WRITE(INSTPM, I915_READ(INSTPM) | INSTPM_SELF_EN);
4118 DRM_DEBUG_KMS("memory self refresh enabled\n");
4119 } else
4120 DRM_DEBUG_KMS("memory self refresh disabled\n");
4121 }
Shaohua Li7662c8b2009-06-26 11:23:55 +08004122}
4123
Chris Wilsond2102462011-01-24 17:43:27 +00004124static void i830_update_wm(struct drm_device *dev)
Shaohua Li7662c8b2009-06-26 11:23:55 +08004125{
4126 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsond2102462011-01-24 17:43:27 +00004127 struct drm_crtc *crtc;
4128 uint32_t fwater_lo;
Jesse Barnesdff33cf2009-07-14 10:15:56 -07004129 int planea_wm;
Shaohua Li7662c8b2009-06-26 11:23:55 +08004130
Chris Wilsond2102462011-01-24 17:43:27 +00004131 crtc = single_enabled_crtc(dev);
4132 if (crtc == NULL)
4133 return;
Shaohua Li7662c8b2009-06-26 11:23:55 +08004134
Chris Wilsond2102462011-01-24 17:43:27 +00004135 planea_wm = intel_calculate_wm(crtc->mode.clock, &i830_wm_info,
4136 dev_priv->display.get_fifo_size(dev, 0),
4137 crtc->fb->bits_per_pixel / 8,
4138 latency_ns);
4139 fwater_lo = I915_READ(FW_BLC) & ~0xfff;
Jesse Barnesf3601322009-07-22 12:54:59 -07004140 fwater_lo |= (3<<8) | planea_wm;
4141
Zhao Yakui28c97732009-10-09 11:39:41 +08004142 DRM_DEBUG_KMS("Setting FIFO watermarks - A: %d\n", planea_wm);
Shaohua Li7662c8b2009-06-26 11:23:55 +08004143
4144 I915_WRITE(FW_BLC, fwater_lo);
4145}
4146
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004147#define ILK_LP0_PLANE_LATENCY 700
Zhao Yakuic936f442010-06-12 14:32:26 +08004148#define ILK_LP0_CURSOR_LATENCY 1300
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004149
Jesse Barnesb79d4992010-12-21 13:10:23 -08004150/*
4151 * Check the wm result.
4152 *
4153 * If any calculated watermark values is larger than the maximum value that
4154 * can be programmed into the associated watermark register, that watermark
4155 * must be disabled.
4156 */
4157static bool ironlake_check_srwm(struct drm_device *dev, int level,
4158 int fbc_wm, int display_wm, int cursor_wm,
4159 const struct intel_watermark_params *display,
4160 const struct intel_watermark_params *cursor)
4161{
4162 struct drm_i915_private *dev_priv = dev->dev_private;
4163
4164 DRM_DEBUG_KMS("watermark %d: display plane %d, fbc lines %d,"
4165 " cursor %d\n", level, display_wm, fbc_wm, cursor_wm);
4166
4167 if (fbc_wm > SNB_FBC_MAX_SRWM) {
4168 DRM_DEBUG_KMS("fbc watermark(%d) is too large(%d), disabling wm%d+\n",
4169 fbc_wm, SNB_FBC_MAX_SRWM, level);
4170
4171 /* fbc has it's own way to disable FBC WM */
4172 I915_WRITE(DISP_ARB_CTL,
4173 I915_READ(DISP_ARB_CTL) | DISP_FBC_WM_DIS);
4174 return false;
4175 }
4176
4177 if (display_wm > display->max_wm) {
4178 DRM_DEBUG_KMS("display watermark(%d) is too large(%d), disabling wm%d+\n",
4179 display_wm, SNB_DISPLAY_MAX_SRWM, level);
4180 return false;
4181 }
4182
4183 if (cursor_wm > cursor->max_wm) {
4184 DRM_DEBUG_KMS("cursor watermark(%d) is too large(%d), disabling wm%d+\n",
4185 cursor_wm, SNB_CURSOR_MAX_SRWM, level);
4186 return false;
4187 }
4188
4189 if (!(fbc_wm || display_wm || cursor_wm)) {
4190 DRM_DEBUG_KMS("latency %d is 0, disabling wm%d+\n", level, level);
4191 return false;
4192 }
4193
4194 return true;
4195}
4196
4197/*
4198 * Compute watermark values of WM[1-3],
4199 */
Chris Wilsond2102462011-01-24 17:43:27 +00004200static bool ironlake_compute_srwm(struct drm_device *dev, int level, int plane,
4201 int latency_ns,
Jesse Barnesb79d4992010-12-21 13:10:23 -08004202 const struct intel_watermark_params *display,
4203 const struct intel_watermark_params *cursor,
4204 int *fbc_wm, int *display_wm, int *cursor_wm)
4205{
Chris Wilsond2102462011-01-24 17:43:27 +00004206 struct drm_crtc *crtc;
Jesse Barnesb79d4992010-12-21 13:10:23 -08004207 unsigned long line_time_us;
Chris Wilsond2102462011-01-24 17:43:27 +00004208 int hdisplay, htotal, pixel_size, clock;
Jesse Barnesb79d4992010-12-21 13:10:23 -08004209 int line_count, line_size;
4210 int small, large;
4211 int entries;
4212
4213 if (!latency_ns) {
4214 *fbc_wm = *display_wm = *cursor_wm = 0;
4215 return false;
4216 }
4217
Chris Wilsond2102462011-01-24 17:43:27 +00004218 crtc = intel_get_crtc_for_plane(dev, plane);
4219 hdisplay = crtc->mode.hdisplay;
4220 htotal = crtc->mode.htotal;
4221 clock = crtc->mode.clock;
4222 pixel_size = crtc->fb->bits_per_pixel / 8;
4223
Jesse Barnesb79d4992010-12-21 13:10:23 -08004224 line_time_us = (htotal * 1000) / clock;
4225 line_count = (latency_ns / line_time_us + 1000) / 1000;
4226 line_size = hdisplay * pixel_size;
4227
4228 /* Use the minimum of the small and large buffer method for primary */
4229 small = ((clock * pixel_size / 1000) * latency_ns) / 1000;
4230 large = line_count * line_size;
4231
4232 entries = DIV_ROUND_UP(min(small, large), display->cacheline_size);
4233 *display_wm = entries + display->guard_size;
4234
4235 /*
4236 * Spec says:
4237 * FBC WM = ((Final Primary WM * 64) / number of bytes per line) + 2
4238 */
4239 *fbc_wm = DIV_ROUND_UP(*display_wm * 64, line_size) + 2;
4240
4241 /* calculate the self-refresh watermark for display cursor */
4242 entries = line_count * pixel_size * 64;
4243 entries = DIV_ROUND_UP(entries, cursor->cacheline_size);
4244 *cursor_wm = entries + cursor->guard_size;
4245
4246 return ironlake_check_srwm(dev, level,
4247 *fbc_wm, *display_wm, *cursor_wm,
4248 display, cursor);
4249}
4250
Chris Wilsond2102462011-01-24 17:43:27 +00004251static void ironlake_update_wm(struct drm_device *dev)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004252{
4253 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsond2102462011-01-24 17:43:27 +00004254 int fbc_wm, plane_wm, cursor_wm;
4255 unsigned int enabled;
Zhao Yakuic936f442010-06-12 14:32:26 +08004256
Chris Wilson4ed765f2010-09-11 10:46:47 +01004257 enabled = 0;
Chris Wilson9f405102011-05-12 22:17:14 +01004258 if (g4x_compute_wm0(dev, 0,
4259 &ironlake_display_wm_info,
4260 ILK_LP0_PLANE_LATENCY,
4261 &ironlake_cursor_wm_info,
4262 ILK_LP0_CURSOR_LATENCY,
4263 &plane_wm, &cursor_wm)) {
Chris Wilson4ed765f2010-09-11 10:46:47 +01004264 I915_WRITE(WM0_PIPEA_ILK,
4265 (plane_wm << WM0_PIPE_PLANE_SHIFT) | cursor_wm);
4266 DRM_DEBUG_KMS("FIFO watermarks For pipe A -"
4267 " plane %d, " "cursor: %d\n",
4268 plane_wm, cursor_wm);
Chris Wilsond2102462011-01-24 17:43:27 +00004269 enabled |= 1;
Zhao Yakuic936f442010-06-12 14:32:26 +08004270 }
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004271
Chris Wilson9f405102011-05-12 22:17:14 +01004272 if (g4x_compute_wm0(dev, 1,
4273 &ironlake_display_wm_info,
4274 ILK_LP0_PLANE_LATENCY,
4275 &ironlake_cursor_wm_info,
4276 ILK_LP0_CURSOR_LATENCY,
4277 &plane_wm, &cursor_wm)) {
Chris Wilson4ed765f2010-09-11 10:46:47 +01004278 I915_WRITE(WM0_PIPEB_ILK,
4279 (plane_wm << WM0_PIPE_PLANE_SHIFT) | cursor_wm);
4280 DRM_DEBUG_KMS("FIFO watermarks For pipe B -"
4281 " plane %d, cursor: %d\n",
4282 plane_wm, cursor_wm);
Chris Wilsond2102462011-01-24 17:43:27 +00004283 enabled |= 2;
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004284 }
4285
4286 /*
4287 * Calculate and update the self-refresh watermark only when one
4288 * display plane is used.
4289 */
Jesse Barnesb79d4992010-12-21 13:10:23 -08004290 I915_WRITE(WM3_LP_ILK, 0);
4291 I915_WRITE(WM2_LP_ILK, 0);
4292 I915_WRITE(WM1_LP_ILK, 0);
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004293
Chris Wilsond2102462011-01-24 17:43:27 +00004294 if (!single_plane_enabled(enabled))
Jesse Barnesb79d4992010-12-21 13:10:23 -08004295 return;
Chris Wilsond2102462011-01-24 17:43:27 +00004296 enabled = ffs(enabled) - 1;
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004297
Jesse Barnesb79d4992010-12-21 13:10:23 -08004298 /* WM1 */
Chris Wilsond2102462011-01-24 17:43:27 +00004299 if (!ironlake_compute_srwm(dev, 1, enabled,
4300 ILK_READ_WM1_LATENCY() * 500,
Jesse Barnesb79d4992010-12-21 13:10:23 -08004301 &ironlake_display_srwm_info,
4302 &ironlake_cursor_srwm_info,
4303 &fbc_wm, &plane_wm, &cursor_wm))
4304 return;
Chris Wilson4ed765f2010-09-11 10:46:47 +01004305
Jesse Barnesb79d4992010-12-21 13:10:23 -08004306 I915_WRITE(WM1_LP_ILK,
4307 WM1_LP_SR_EN |
4308 (ILK_READ_WM1_LATENCY() << WM1_LP_LATENCY_SHIFT) |
4309 (fbc_wm << WM1_LP_FBC_SHIFT) |
4310 (plane_wm << WM1_LP_SR_SHIFT) |
4311 cursor_wm);
Chris Wilson4ed765f2010-09-11 10:46:47 +01004312
Jesse Barnesb79d4992010-12-21 13:10:23 -08004313 /* WM2 */
Chris Wilsond2102462011-01-24 17:43:27 +00004314 if (!ironlake_compute_srwm(dev, 2, enabled,
4315 ILK_READ_WM2_LATENCY() * 500,
Jesse Barnesb79d4992010-12-21 13:10:23 -08004316 &ironlake_display_srwm_info,
4317 &ironlake_cursor_srwm_info,
4318 &fbc_wm, &plane_wm, &cursor_wm))
4319 return;
Chris Wilson4ed765f2010-09-11 10:46:47 +01004320
Jesse Barnesb79d4992010-12-21 13:10:23 -08004321 I915_WRITE(WM2_LP_ILK,
4322 WM2_LP_EN |
4323 (ILK_READ_WM2_LATENCY() << WM1_LP_LATENCY_SHIFT) |
4324 (fbc_wm << WM1_LP_FBC_SHIFT) |
4325 (plane_wm << WM1_LP_SR_SHIFT) |
4326 cursor_wm);
Yuanhan Liu13982612010-12-15 15:42:31 +08004327
4328 /*
Jesse Barnesb79d4992010-12-21 13:10:23 -08004329 * WM3 is unsupported on ILK, probably because we don't have latency
4330 * data for that power state
Yuanhan Liu13982612010-12-15 15:42:31 +08004331 */
Yuanhan Liu13982612010-12-15 15:42:31 +08004332}
4333
Chris Wilsond2102462011-01-24 17:43:27 +00004334static void sandybridge_update_wm(struct drm_device *dev)
Yuanhan Liu13982612010-12-15 15:42:31 +08004335{
4336 struct drm_i915_private *dev_priv = dev->dev_private;
Yuanhan Liua0fa62d2010-12-23 16:35:40 +08004337 int latency = SNB_READ_WM0_LATENCY() * 100; /* In unit 0.1us */
Chris Wilsond2102462011-01-24 17:43:27 +00004338 int fbc_wm, plane_wm, cursor_wm;
4339 unsigned int enabled;
Yuanhan Liu13982612010-12-15 15:42:31 +08004340
4341 enabled = 0;
Chris Wilson9f405102011-05-12 22:17:14 +01004342 if (g4x_compute_wm0(dev, 0,
4343 &sandybridge_display_wm_info, latency,
4344 &sandybridge_cursor_wm_info, latency,
4345 &plane_wm, &cursor_wm)) {
Yuanhan Liu13982612010-12-15 15:42:31 +08004346 I915_WRITE(WM0_PIPEA_ILK,
4347 (plane_wm << WM0_PIPE_PLANE_SHIFT) | cursor_wm);
4348 DRM_DEBUG_KMS("FIFO watermarks For pipe A -"
4349 " plane %d, " "cursor: %d\n",
4350 plane_wm, cursor_wm);
Chris Wilsond2102462011-01-24 17:43:27 +00004351 enabled |= 1;
Yuanhan Liu13982612010-12-15 15:42:31 +08004352 }
4353
Chris Wilson9f405102011-05-12 22:17:14 +01004354 if (g4x_compute_wm0(dev, 1,
4355 &sandybridge_display_wm_info, latency,
4356 &sandybridge_cursor_wm_info, latency,
4357 &plane_wm, &cursor_wm)) {
Yuanhan Liu13982612010-12-15 15:42:31 +08004358 I915_WRITE(WM0_PIPEB_ILK,
4359 (plane_wm << WM0_PIPE_PLANE_SHIFT) | cursor_wm);
4360 DRM_DEBUG_KMS("FIFO watermarks For pipe B -"
4361 " plane %d, cursor: %d\n",
4362 plane_wm, cursor_wm);
Chris Wilsond2102462011-01-24 17:43:27 +00004363 enabled |= 2;
Yuanhan Liu13982612010-12-15 15:42:31 +08004364 }
4365
4366 /*
4367 * Calculate and update the self-refresh watermark only when one
4368 * display plane is used.
4369 *
4370 * SNB support 3 levels of watermark.
4371 *
4372 * WM1/WM2/WM2 watermarks have to be enabled in the ascending order,
4373 * and disabled in the descending order
4374 *
4375 */
4376 I915_WRITE(WM3_LP_ILK, 0);
4377 I915_WRITE(WM2_LP_ILK, 0);
4378 I915_WRITE(WM1_LP_ILK, 0);
4379
Chris Wilsond2102462011-01-24 17:43:27 +00004380 if (!single_plane_enabled(enabled))
Yuanhan Liu13982612010-12-15 15:42:31 +08004381 return;
Chris Wilsond2102462011-01-24 17:43:27 +00004382 enabled = ffs(enabled) - 1;
Yuanhan Liu13982612010-12-15 15:42:31 +08004383
4384 /* WM1 */
Chris Wilsond2102462011-01-24 17:43:27 +00004385 if (!ironlake_compute_srwm(dev, 1, enabled,
4386 SNB_READ_WM1_LATENCY() * 500,
Jesse Barnesb79d4992010-12-21 13:10:23 -08004387 &sandybridge_display_srwm_info,
4388 &sandybridge_cursor_srwm_info,
4389 &fbc_wm, &plane_wm, &cursor_wm))
Yuanhan Liu13982612010-12-15 15:42:31 +08004390 return;
4391
4392 I915_WRITE(WM1_LP_ILK,
4393 WM1_LP_SR_EN |
4394 (SNB_READ_WM1_LATENCY() << WM1_LP_LATENCY_SHIFT) |
4395 (fbc_wm << WM1_LP_FBC_SHIFT) |
4396 (plane_wm << WM1_LP_SR_SHIFT) |
4397 cursor_wm);
4398
4399 /* WM2 */
Chris Wilsond2102462011-01-24 17:43:27 +00004400 if (!ironlake_compute_srwm(dev, 2, enabled,
4401 SNB_READ_WM2_LATENCY() * 500,
Jesse Barnesb79d4992010-12-21 13:10:23 -08004402 &sandybridge_display_srwm_info,
4403 &sandybridge_cursor_srwm_info,
4404 &fbc_wm, &plane_wm, &cursor_wm))
Yuanhan Liu13982612010-12-15 15:42:31 +08004405 return;
4406
4407 I915_WRITE(WM2_LP_ILK,
4408 WM2_LP_EN |
4409 (SNB_READ_WM2_LATENCY() << WM1_LP_LATENCY_SHIFT) |
4410 (fbc_wm << WM1_LP_FBC_SHIFT) |
4411 (plane_wm << WM1_LP_SR_SHIFT) |
4412 cursor_wm);
4413
4414 /* WM3 */
Chris Wilsond2102462011-01-24 17:43:27 +00004415 if (!ironlake_compute_srwm(dev, 3, enabled,
4416 SNB_READ_WM3_LATENCY() * 500,
Jesse Barnesb79d4992010-12-21 13:10:23 -08004417 &sandybridge_display_srwm_info,
4418 &sandybridge_cursor_srwm_info,
4419 &fbc_wm, &plane_wm, &cursor_wm))
Yuanhan Liu13982612010-12-15 15:42:31 +08004420 return;
4421
4422 I915_WRITE(WM3_LP_ILK,
4423 WM3_LP_EN |
4424 (SNB_READ_WM3_LATENCY() << WM1_LP_LATENCY_SHIFT) |
4425 (fbc_wm << WM1_LP_FBC_SHIFT) |
4426 (plane_wm << WM1_LP_SR_SHIFT) |
4427 cursor_wm);
4428}
4429
Shaohua Li7662c8b2009-06-26 11:23:55 +08004430/**
4431 * intel_update_watermarks - update FIFO watermark values based on current modes
4432 *
4433 * Calculate watermark values for the various WM regs based on current mode
4434 * and plane configuration.
4435 *
4436 * There are several cases to deal with here:
4437 * - normal (i.e. non-self-refresh)
4438 * - self-refresh (SR) mode
4439 * - lines are large relative to FIFO size (buffer can hold up to 2)
4440 * - lines are small relative to FIFO size (buffer can hold more than 2
4441 * lines), so need to account for TLB latency
4442 *
4443 * The normal calculation is:
4444 * watermark = dotclock * bytes per pixel * latency
4445 * where latency is platform & configuration dependent (we assume pessimal
4446 * values here).
4447 *
4448 * The SR calculation is:
4449 * watermark = (trunc(latency/line time)+1) * surface width *
4450 * bytes per pixel
4451 * where
4452 * line time = htotal / dotclock
Zhao Yakuifa143212010-06-12 14:32:23 +08004453 * surface width = hdisplay for normal plane and 64 for cursor
Shaohua Li7662c8b2009-06-26 11:23:55 +08004454 * and latency is assumed to be high, as above.
4455 *
4456 * The final value programmed to the register should always be rounded up,
4457 * and include an extra 2 entries to account for clock crossings.
4458 *
4459 * We don't use the sprite, so we can ignore that. And on Crestline we have
4460 * to set the non-SR watermarks to 8.
Chris Wilson5eddb702010-09-11 13:48:45 +01004461 */
Shaohua Li7662c8b2009-06-26 11:23:55 +08004462static void intel_update_watermarks(struct drm_device *dev)
4463{
Jesse Barnese70236a2009-09-21 10:42:27 -07004464 struct drm_i915_private *dev_priv = dev->dev_private;
Shaohua Li7662c8b2009-06-26 11:23:55 +08004465
Chris Wilsond2102462011-01-24 17:43:27 +00004466 if (dev_priv->display.update_wm)
4467 dev_priv->display.update_wm(dev);
Shaohua Li7662c8b2009-06-26 11:23:55 +08004468}
4469
Chris Wilsona7615032011-01-12 17:04:08 +00004470static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
4471{
4472 return dev_priv->lvds_use_ssc && i915_panel_use_ssc;
4473}
4474
Jesse Barnes5a354202011-06-24 12:19:22 -07004475/**
4476 * intel_choose_pipe_bpp_dither - figure out what color depth the pipe should send
4477 * @crtc: CRTC structure
4478 *
4479 * A pipe may be connected to one or more outputs. Based on the depth of the
4480 * attached framebuffer, choose a good color depth to use on the pipe.
4481 *
4482 * If possible, match the pipe depth to the fb depth. In some cases, this
4483 * isn't ideal, because the connected output supports a lesser or restricted
4484 * set of depths. Resolve that here:
4485 * LVDS typically supports only 6bpc, so clamp down in that case
4486 * HDMI supports only 8bpc or 12bpc, so clamp to 8bpc with dither for 10bpc
4487 * Displays may support a restricted set as well, check EDID and clamp as
4488 * appropriate.
4489 *
4490 * RETURNS:
4491 * Dithering requirement (i.e. false if display bpc and pipe bpc match,
4492 * true if they don't match).
4493 */
4494static bool intel_choose_pipe_bpp_dither(struct drm_crtc *crtc,
4495 unsigned int *pipe_bpp)
4496{
4497 struct drm_device *dev = crtc->dev;
4498 struct drm_i915_private *dev_priv = dev->dev_private;
4499 struct drm_encoder *encoder;
4500 struct drm_connector *connector;
4501 unsigned int display_bpc = UINT_MAX, bpc;
4502
4503 /* Walk the encoders & connectors on this crtc, get min bpc */
4504 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
4505 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
4506
4507 if (encoder->crtc != crtc)
4508 continue;
4509
4510 if (intel_encoder->type == INTEL_OUTPUT_LVDS) {
4511 unsigned int lvds_bpc;
4512
4513 if ((I915_READ(PCH_LVDS) & LVDS_A3_POWER_MASK) ==
4514 LVDS_A3_POWER_UP)
4515 lvds_bpc = 8;
4516 else
4517 lvds_bpc = 6;
4518
4519 if (lvds_bpc < display_bpc) {
4520 DRM_DEBUG_DRIVER("clamping display bpc (was %d) to LVDS (%d)\n", display_bpc, lvds_bpc);
4521 display_bpc = lvds_bpc;
4522 }
4523 continue;
4524 }
4525
4526 if (intel_encoder->type == INTEL_OUTPUT_EDP) {
4527 /* Use VBT settings if we have an eDP panel */
4528 unsigned int edp_bpc = dev_priv->edp.bpp / 3;
4529
4530 if (edp_bpc < display_bpc) {
4531 DRM_DEBUG_DRIVER("clamping display bpc (was %d) to eDP (%d)\n", display_bpc, edp_bpc);
4532 display_bpc = edp_bpc;
4533 }
4534 continue;
4535 }
4536
4537 /* Not one of the known troublemakers, check the EDID */
4538 list_for_each_entry(connector, &dev->mode_config.connector_list,
4539 head) {
4540 if (connector->encoder != encoder)
4541 continue;
4542
4543 if (connector->display_info.bpc < display_bpc) {
4544 DRM_DEBUG_DRIVER("clamping display bpc (was %d) to EDID reported max of %d\n", display_bpc, connector->display_info.bpc);
4545 display_bpc = connector->display_info.bpc;
4546 }
4547 }
4548
4549 /*
4550 * HDMI is either 12 or 8, so if the display lets 10bpc sneak
4551 * through, clamp it down. (Note: >12bpc will be caught below.)
4552 */
4553 if (intel_encoder->type == INTEL_OUTPUT_HDMI) {
4554 if (display_bpc > 8 && display_bpc < 12) {
4555 DRM_DEBUG_DRIVER("forcing bpc to 12 for HDMI\n");
4556 display_bpc = 12;
4557 } else {
4558 DRM_DEBUG_DRIVER("forcing bpc to 8 for HDMI\n");
4559 display_bpc = 8;
4560 }
4561 }
4562 }
4563
4564 /*
4565 * We could just drive the pipe at the highest bpc all the time and
4566 * enable dithering as needed, but that costs bandwidth. So choose
4567 * the minimum value that expresses the full color range of the fb but
4568 * also stays within the max display bpc discovered above.
4569 */
4570
4571 switch (crtc->fb->depth) {
4572 case 8:
4573 bpc = 8; /* since we go through a colormap */
4574 break;
4575 case 15:
4576 case 16:
4577 bpc = 6; /* min is 18bpp */
4578 break;
4579 case 24:
4580 bpc = min((unsigned int)8, display_bpc);
4581 break;
4582 case 30:
4583 bpc = min((unsigned int)10, display_bpc);
4584 break;
4585 case 48:
4586 bpc = min((unsigned int)12, display_bpc);
4587 break;
4588 default:
4589 DRM_DEBUG("unsupported depth, assuming 24 bits\n");
4590 bpc = min((unsigned int)8, display_bpc);
4591 break;
4592 }
4593
4594 DRM_DEBUG_DRIVER("setting pipe bpc to %d (max display bpc %d)\n",
4595 bpc, display_bpc);
4596
4597 *pipe_bpp = bpc * 3;
4598
4599 return display_bpc != bpc;
4600}
4601
Eric Anholtf5640482011-03-30 13:01:02 -07004602static int i9xx_crtc_mode_set(struct drm_crtc *crtc,
4603 struct drm_display_mode *mode,
4604 struct drm_display_mode *adjusted_mode,
4605 int x, int y,
4606 struct drm_framebuffer *old_fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08004607{
4608 struct drm_device *dev = crtc->dev;
4609 struct drm_i915_private *dev_priv = dev->dev_private;
4610 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4611 int pipe = intel_crtc->pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07004612 int plane = intel_crtc->plane;
Eric Anholtc751ce42010-03-25 11:48:48 -07004613 int refclk, num_connectors = 0;
Jesse Barnes652c3932009-08-17 13:31:43 -07004614 intel_clock_t clock, reduced_clock;
Chris Wilson5eddb702010-09-11 13:48:45 +01004615 u32 dpll, fp = 0, fp2 = 0, dspcntr, pipeconf;
Jesse Barnes652c3932009-08-17 13:31:43 -07004616 bool ok, has_reduced_clock = false, is_sdvo = false, is_dvo = false;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004617 bool is_crt = false, is_lvds = false, is_tv = false, is_dp = false;
Jesse Barnes79e53942008-11-07 14:24:08 -08004618 struct drm_mode_config *mode_config = &dev->mode_config;
Chris Wilson5eddb702010-09-11 13:48:45 +01004619 struct intel_encoder *encoder;
Ma Lingd4906092009-03-18 20:13:27 +08004620 const intel_limit_t *limit;
Chris Wilson5c3b82e2009-02-11 13:25:09 +00004621 int ret;
Eric Anholtfae14982011-03-30 13:01:09 -07004622 u32 temp;
Bryan Freedaa9b5002011-01-12 13:43:19 -08004623 u32 lvds_sync = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08004624
Chris Wilson5eddb702010-09-11 13:48:45 +01004625 list_for_each_entry(encoder, &mode_config->encoder_list, base.head) {
4626 if (encoder->base.crtc != crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08004627 continue;
4628
Chris Wilson5eddb702010-09-11 13:48:45 +01004629 switch (encoder->type) {
Jesse Barnes79e53942008-11-07 14:24:08 -08004630 case INTEL_OUTPUT_LVDS:
4631 is_lvds = true;
4632 break;
4633 case INTEL_OUTPUT_SDVO:
Eric Anholt7d573822009-01-02 13:33:00 -08004634 case INTEL_OUTPUT_HDMI:
Jesse Barnes79e53942008-11-07 14:24:08 -08004635 is_sdvo = true;
Chris Wilson5eddb702010-09-11 13:48:45 +01004636 if (encoder->needs_tv_clock)
Jesse Barnese2f0ba92009-02-02 15:11:52 -08004637 is_tv = true;
Jesse Barnes79e53942008-11-07 14:24:08 -08004638 break;
4639 case INTEL_OUTPUT_DVO:
4640 is_dvo = true;
4641 break;
4642 case INTEL_OUTPUT_TVOUT:
4643 is_tv = true;
4644 break;
4645 case INTEL_OUTPUT_ANALOG:
4646 is_crt = true;
4647 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004648 case INTEL_OUTPUT_DISPLAYPORT:
4649 is_dp = true;
4650 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08004651 }
Kristian Høgsberg43565a02009-02-13 20:56:52 -05004652
Eric Anholtc751ce42010-03-25 11:48:48 -07004653 num_connectors++;
Jesse Barnes79e53942008-11-07 14:24:08 -08004654 }
4655
Chris Wilsona7615032011-01-12 17:04:08 +00004656 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
Kristian Høgsberg43565a02009-02-13 20:56:52 -05004657 refclk = dev_priv->lvds_ssc_freq * 1000;
Zhao Yakui28c97732009-10-09 11:39:41 +08004658 DRM_DEBUG_KMS("using SSC reference clock of %d MHz\n",
Chris Wilson5eddb702010-09-11 13:48:45 +01004659 refclk / 1000);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01004660 } else if (!IS_GEN2(dev)) {
Jesse Barnes79e53942008-11-07 14:24:08 -08004661 refclk = 96000;
4662 } else {
4663 refclk = 48000;
4664 }
4665
Ma Lingd4906092009-03-18 20:13:27 +08004666 /*
4667 * Returns a set of divisors for the desired target clock with the given
4668 * refclk, or FALSE. The returned values represent the clock equation:
4669 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
4670 */
Chris Wilson1b894b52010-12-14 20:04:54 +00004671 limit = intel_limit(crtc, refclk);
Ma Lingd4906092009-03-18 20:13:27 +08004672 ok = limit->find_pll(limit, crtc, adjusted_mode->clock, refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08004673 if (!ok) {
4674 DRM_ERROR("Couldn't find PLL settings for mode!\n");
Eric Anholtf5640482011-03-30 13:01:02 -07004675 return -EINVAL;
4676 }
4677
4678 /* Ensure that the cursor is valid for the new mode before changing... */
4679 intel_crtc_update_cursor(crtc, true);
4680
4681 if (is_lvds && dev_priv->lvds_downclock_avail) {
4682 has_reduced_clock = limit->find_pll(limit, crtc,
4683 dev_priv->lvds_downclock,
4684 refclk,
4685 &reduced_clock);
4686 if (has_reduced_clock && (clock.p != reduced_clock.p)) {
4687 /*
4688 * If the different P is found, it means that we can't
4689 * switch the display clock by using the FP0/FP1.
4690 * In such case we will disable the LVDS downclock
4691 * feature.
4692 */
4693 DRM_DEBUG_KMS("Different P is found for "
4694 "LVDS clock/downclock\n");
4695 has_reduced_clock = 0;
4696 }
4697 }
4698 /* SDVO TV has fixed PLL values depend on its clock range,
4699 this mirrors vbios setting. */
4700 if (is_sdvo && is_tv) {
4701 if (adjusted_mode->clock >= 100000
4702 && adjusted_mode->clock < 140500) {
4703 clock.p1 = 2;
4704 clock.p2 = 10;
4705 clock.n = 3;
4706 clock.m1 = 16;
4707 clock.m2 = 8;
4708 } else if (adjusted_mode->clock >= 140500
4709 && adjusted_mode->clock <= 200000) {
4710 clock.p1 = 1;
4711 clock.p2 = 10;
4712 clock.n = 6;
4713 clock.m1 = 12;
4714 clock.m2 = 8;
4715 }
4716 }
4717
Eric Anholtf5640482011-03-30 13:01:02 -07004718 if (IS_PINEVIEW(dev)) {
4719 fp = (1 << clock.n) << 16 | clock.m1 << 8 | clock.m2;
4720 if (has_reduced_clock)
4721 fp2 = (1 << reduced_clock.n) << 16 |
4722 reduced_clock.m1 << 8 | reduced_clock.m2;
4723 } else {
4724 fp = clock.n << 16 | clock.m1 << 8 | clock.m2;
4725 if (has_reduced_clock)
4726 fp2 = reduced_clock.n << 16 | reduced_clock.m1 << 8 |
4727 reduced_clock.m2;
4728 }
4729
Eric Anholt929c77f2011-03-30 13:01:04 -07004730 dpll = DPLL_VGA_MODE_DIS;
Eric Anholtf5640482011-03-30 13:01:02 -07004731
4732 if (!IS_GEN2(dev)) {
4733 if (is_lvds)
4734 dpll |= DPLLB_MODE_LVDS;
4735 else
4736 dpll |= DPLLB_MODE_DAC_SERIAL;
4737 if (is_sdvo) {
4738 int pixel_multiplier = intel_mode_get_pixel_multiplier(adjusted_mode);
4739 if (pixel_multiplier > 1) {
4740 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
4741 dpll |= (pixel_multiplier - 1) << SDVO_MULTIPLIER_SHIFT_HIRES;
Eric Anholtf5640482011-03-30 13:01:02 -07004742 }
4743 dpll |= DPLL_DVO_HIGH_SPEED;
4744 }
Eric Anholt929c77f2011-03-30 13:01:04 -07004745 if (is_dp)
Eric Anholtf5640482011-03-30 13:01:02 -07004746 dpll |= DPLL_DVO_HIGH_SPEED;
4747
4748 /* compute bitmask from p1 value */
4749 if (IS_PINEVIEW(dev))
4750 dpll |= (1 << (clock.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
4751 else {
4752 dpll |= (1 << (clock.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
Eric Anholtf5640482011-03-30 13:01:02 -07004753 if (IS_G4X(dev) && has_reduced_clock)
4754 dpll |= (1 << (reduced_clock.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
4755 }
4756 switch (clock.p2) {
4757 case 5:
4758 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
4759 break;
4760 case 7:
4761 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
4762 break;
4763 case 10:
4764 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
4765 break;
4766 case 14:
4767 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
4768 break;
4769 }
Eric Anholt929c77f2011-03-30 13:01:04 -07004770 if (INTEL_INFO(dev)->gen >= 4)
Eric Anholtf5640482011-03-30 13:01:02 -07004771 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
4772 } else {
4773 if (is_lvds) {
4774 dpll |= (1 << (clock.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
4775 } else {
4776 if (clock.p1 == 2)
4777 dpll |= PLL_P1_DIVIDE_BY_TWO;
4778 else
4779 dpll |= (clock.p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
4780 if (clock.p2 == 4)
4781 dpll |= PLL_P2_DIVIDE_BY_4;
4782 }
4783 }
4784
4785 if (is_sdvo && is_tv)
4786 dpll |= PLL_REF_INPUT_TVCLKINBC;
4787 else if (is_tv)
4788 /* XXX: just matching BIOS for now */
4789 /* dpll |= PLL_REF_INPUT_TVCLKINBC; */
4790 dpll |= 3;
4791 else if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2)
4792 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
4793 else
4794 dpll |= PLL_REF_INPUT_DREFCLK;
4795
4796 /* setup pipeconf */
4797 pipeconf = I915_READ(PIPECONF(pipe));
4798
4799 /* Set up the display plane register */
4800 dspcntr = DISPPLANE_GAMMA_ENABLE;
4801
4802 /* Ironlake's plane is forced to pipe, bit 24 is to
4803 enable color space conversion */
Eric Anholt929c77f2011-03-30 13:01:04 -07004804 if (pipe == 0)
4805 dspcntr &= ~DISPPLANE_SEL_PIPE_MASK;
4806 else
4807 dspcntr |= DISPPLANE_SEL_PIPE_B;
Eric Anholtf5640482011-03-30 13:01:02 -07004808
4809 if (pipe == 0 && INTEL_INFO(dev)->gen < 4) {
4810 /* Enable pixel doubling when the dot clock is > 90% of the (display)
4811 * core speed.
4812 *
4813 * XXX: No double-wide on 915GM pipe B. Is that the only reason for the
4814 * pipe == 0 check?
4815 */
4816 if (mode->clock >
4817 dev_priv->display.get_display_clock_speed(dev) * 9 / 10)
4818 pipeconf |= PIPECONF_DOUBLE_WIDE;
4819 else
4820 pipeconf &= ~PIPECONF_DOUBLE_WIDE;
4821 }
4822
Eric Anholt929c77f2011-03-30 13:01:04 -07004823 dpll |= DPLL_VCO_ENABLE;
Eric Anholtf5640482011-03-30 13:01:02 -07004824
4825 DRM_DEBUG_KMS("Mode for pipe %c:\n", pipe == 0 ? 'A' : 'B');
4826 drm_mode_debug_printmodeline(mode);
4827
Eric Anholtfae14982011-03-30 13:01:09 -07004828 I915_WRITE(FP0(pipe), fp);
4829 I915_WRITE(DPLL(pipe), dpll & ~DPLL_VCO_ENABLE);
Eric Anholtf5640482011-03-30 13:01:02 -07004830
Eric Anholtfae14982011-03-30 13:01:09 -07004831 POSTING_READ(DPLL(pipe));
Eric Anholtc713bb02011-03-30 13:01:05 -07004832 udelay(150);
Eric Anholtf5640482011-03-30 13:01:02 -07004833
Eric Anholtf5640482011-03-30 13:01:02 -07004834 /* The LVDS pin pair needs to be on before the DPLLs are enabled.
4835 * This is an exception to the general rule that mode_set doesn't turn
4836 * things on.
4837 */
4838 if (is_lvds) {
Eric Anholtfae14982011-03-30 13:01:09 -07004839 temp = I915_READ(LVDS);
Eric Anholtf5640482011-03-30 13:01:02 -07004840 temp |= LVDS_PORT_EN | LVDS_A0A2_CLKA_POWER_UP;
4841 if (pipe == 1) {
Eric Anholt929c77f2011-03-30 13:01:04 -07004842 temp |= LVDS_PIPEB_SELECT;
Eric Anholtf5640482011-03-30 13:01:02 -07004843 } else {
Eric Anholt929c77f2011-03-30 13:01:04 -07004844 temp &= ~LVDS_PIPEB_SELECT;
Eric Anholtf5640482011-03-30 13:01:02 -07004845 }
4846 /* set the corresponsding LVDS_BORDER bit */
4847 temp |= dev_priv->lvds_border_bits;
4848 /* Set the B0-B3 data pairs corresponding to whether we're going to
4849 * set the DPLLs for dual-channel mode or not.
4850 */
4851 if (clock.p2 == 7)
4852 temp |= LVDS_B0B3_POWER_UP | LVDS_CLKB_POWER_UP;
4853 else
4854 temp &= ~(LVDS_B0B3_POWER_UP | LVDS_CLKB_POWER_UP);
4855
4856 /* It would be nice to set 24 vs 18-bit mode (LVDS_A3_POWER_UP)
4857 * appropriately here, but we need to look more thoroughly into how
4858 * panels behave in the two modes.
4859 */
Eric Anholt929c77f2011-03-30 13:01:04 -07004860 /* set the dithering flag on LVDS as needed */
4861 if (INTEL_INFO(dev)->gen >= 4) {
Eric Anholtf5640482011-03-30 13:01:02 -07004862 if (dev_priv->lvds_dither)
4863 temp |= LVDS_ENABLE_DITHER;
4864 else
4865 temp &= ~LVDS_ENABLE_DITHER;
4866 }
4867 if (adjusted_mode->flags & DRM_MODE_FLAG_NHSYNC)
4868 lvds_sync |= LVDS_HSYNC_POLARITY;
4869 if (adjusted_mode->flags & DRM_MODE_FLAG_NVSYNC)
4870 lvds_sync |= LVDS_VSYNC_POLARITY;
4871 if ((temp & (LVDS_HSYNC_POLARITY | LVDS_VSYNC_POLARITY))
4872 != lvds_sync) {
4873 char flags[2] = "-+";
4874 DRM_INFO("Changing LVDS panel from "
4875 "(%chsync, %cvsync) to (%chsync, %cvsync)\n",
4876 flags[!(temp & LVDS_HSYNC_POLARITY)],
4877 flags[!(temp & LVDS_VSYNC_POLARITY)],
4878 flags[!(lvds_sync & LVDS_HSYNC_POLARITY)],
4879 flags[!(lvds_sync & LVDS_VSYNC_POLARITY)]);
4880 temp &= ~(LVDS_HSYNC_POLARITY | LVDS_VSYNC_POLARITY);
4881 temp |= lvds_sync;
4882 }
Eric Anholtfae14982011-03-30 13:01:09 -07004883 I915_WRITE(LVDS, temp);
Eric Anholtf5640482011-03-30 13:01:02 -07004884 }
4885
Eric Anholt929c77f2011-03-30 13:01:04 -07004886 if (is_dp) {
Eric Anholtf5640482011-03-30 13:01:02 -07004887 intel_dp_set_m_n(crtc, mode, adjusted_mode);
Eric Anholtf5640482011-03-30 13:01:02 -07004888 }
4889
Eric Anholtfae14982011-03-30 13:01:09 -07004890 I915_WRITE(DPLL(pipe), dpll);
Eric Anholtf5640482011-03-30 13:01:02 -07004891
Eric Anholtc713bb02011-03-30 13:01:05 -07004892 /* Wait for the clocks to stabilize. */
Eric Anholtfae14982011-03-30 13:01:09 -07004893 POSTING_READ(DPLL(pipe));
Eric Anholtc713bb02011-03-30 13:01:05 -07004894 udelay(150);
Eric Anholtf5640482011-03-30 13:01:02 -07004895
Eric Anholtc713bb02011-03-30 13:01:05 -07004896 if (INTEL_INFO(dev)->gen >= 4) {
4897 temp = 0;
4898 if (is_sdvo) {
4899 temp = intel_mode_get_pixel_multiplier(adjusted_mode);
4900 if (temp > 1)
4901 temp = (temp - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
4902 else
4903 temp = 0;
Eric Anholtf5640482011-03-30 13:01:02 -07004904 }
Eric Anholtc713bb02011-03-30 13:01:05 -07004905 I915_WRITE(DPLL_MD(pipe), temp);
4906 } else {
4907 /* The pixel multiplier can only be updated once the
4908 * DPLL is enabled and the clocks are stable.
4909 *
4910 * So write it again.
4911 */
Eric Anholtfae14982011-03-30 13:01:09 -07004912 I915_WRITE(DPLL(pipe), dpll);
Eric Anholtf5640482011-03-30 13:01:02 -07004913 }
4914
4915 intel_crtc->lowfreq_avail = false;
4916 if (is_lvds && has_reduced_clock && i915_powersave) {
Eric Anholtfae14982011-03-30 13:01:09 -07004917 I915_WRITE(FP1(pipe), fp2);
Eric Anholtf5640482011-03-30 13:01:02 -07004918 intel_crtc->lowfreq_avail = true;
4919 if (HAS_PIPE_CXSR(dev)) {
4920 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
4921 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
4922 }
4923 } else {
Eric Anholtfae14982011-03-30 13:01:09 -07004924 I915_WRITE(FP1(pipe), fp);
Eric Anholtf5640482011-03-30 13:01:02 -07004925 if (HAS_PIPE_CXSR(dev)) {
4926 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
4927 pipeconf &= ~PIPECONF_CXSR_DOWNCLOCK;
4928 }
4929 }
4930
4931 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
4932 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
4933 /* the chip adds 2 halflines automatically */
4934 adjusted_mode->crtc_vdisplay -= 1;
4935 adjusted_mode->crtc_vtotal -= 1;
4936 adjusted_mode->crtc_vblank_start -= 1;
4937 adjusted_mode->crtc_vblank_end -= 1;
4938 adjusted_mode->crtc_vsync_end -= 1;
4939 adjusted_mode->crtc_vsync_start -= 1;
4940 } else
4941 pipeconf &= ~PIPECONF_INTERLACE_W_FIELD_INDICATION; /* progressive */
4942
4943 I915_WRITE(HTOTAL(pipe),
4944 (adjusted_mode->crtc_hdisplay - 1) |
4945 ((adjusted_mode->crtc_htotal - 1) << 16));
4946 I915_WRITE(HBLANK(pipe),
4947 (adjusted_mode->crtc_hblank_start - 1) |
4948 ((adjusted_mode->crtc_hblank_end - 1) << 16));
4949 I915_WRITE(HSYNC(pipe),
4950 (adjusted_mode->crtc_hsync_start - 1) |
4951 ((adjusted_mode->crtc_hsync_end - 1) << 16));
4952
4953 I915_WRITE(VTOTAL(pipe),
4954 (adjusted_mode->crtc_vdisplay - 1) |
4955 ((adjusted_mode->crtc_vtotal - 1) << 16));
4956 I915_WRITE(VBLANK(pipe),
4957 (adjusted_mode->crtc_vblank_start - 1) |
4958 ((adjusted_mode->crtc_vblank_end - 1) << 16));
4959 I915_WRITE(VSYNC(pipe),
4960 (adjusted_mode->crtc_vsync_start - 1) |
4961 ((adjusted_mode->crtc_vsync_end - 1) << 16));
4962
4963 /* pipesrc and dspsize control the size that is scaled from,
4964 * which should always be the user's requested size.
4965 */
Eric Anholt929c77f2011-03-30 13:01:04 -07004966 I915_WRITE(DSPSIZE(plane),
4967 ((mode->vdisplay - 1) << 16) |
4968 (mode->hdisplay - 1));
4969 I915_WRITE(DSPPOS(plane), 0);
Eric Anholtf5640482011-03-30 13:01:02 -07004970 I915_WRITE(PIPESRC(pipe),
4971 ((mode->hdisplay - 1) << 16) | (mode->vdisplay - 1));
4972
Eric Anholtf5640482011-03-30 13:01:02 -07004973 I915_WRITE(PIPECONF(pipe), pipeconf);
4974 POSTING_READ(PIPECONF(pipe));
Eric Anholt929c77f2011-03-30 13:01:04 -07004975 intel_enable_pipe(dev_priv, pipe, false);
Eric Anholtf5640482011-03-30 13:01:02 -07004976
4977 intel_wait_for_vblank(dev, pipe);
4978
Eric Anholtf5640482011-03-30 13:01:02 -07004979 I915_WRITE(DSPCNTR(plane), dspcntr);
4980 POSTING_READ(DSPCNTR(plane));
Keith Packard284d9522011-06-06 17:12:49 -07004981 intel_enable_plane(dev_priv, plane, pipe);
Eric Anholtf5640482011-03-30 13:01:02 -07004982
4983 ret = intel_pipe_set_base(crtc, x, y, old_fb);
4984
4985 intel_update_watermarks(dev);
4986
Eric Anholtf5640482011-03-30 13:01:02 -07004987 return ret;
4988}
4989
4990static int ironlake_crtc_mode_set(struct drm_crtc *crtc,
4991 struct drm_display_mode *mode,
4992 struct drm_display_mode *adjusted_mode,
4993 int x, int y,
4994 struct drm_framebuffer *old_fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08004995{
4996 struct drm_device *dev = crtc->dev;
4997 struct drm_i915_private *dev_priv = dev->dev_private;
4998 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4999 int pipe = intel_crtc->pipe;
Chris Wilson5c3b82e2009-02-11 13:25:09 +00005000 int plane = intel_crtc->plane;
Jesse Barnes79e53942008-11-07 14:24:08 -08005001 int refclk, num_connectors = 0;
5002 intel_clock_t clock, reduced_clock;
5003 u32 dpll, fp = 0, fp2 = 0, dspcntr, pipeconf;
Eric Anholta07d6782011-03-30 13:01:08 -07005004 bool ok, has_reduced_clock = false, is_sdvo = false;
Jesse Barnes79e53942008-11-07 14:24:08 -08005005 bool is_crt = false, is_lvds = false, is_tv = false, is_dp = false;
5006 struct intel_encoder *has_edp_encoder = NULL;
5007 struct drm_mode_config *mode_config = &dev->mode_config;
5008 struct intel_encoder *encoder;
5009 const intel_limit_t *limit;
5010 int ret;
5011 struct fdi_m_n m_n = {0};
Eric Anholtfae14982011-03-30 13:01:09 -07005012 u32 temp;
Jesse Barnes79e53942008-11-07 14:24:08 -08005013 u32 lvds_sync = 0;
Jesse Barnes5a354202011-06-24 12:19:22 -07005014 int target_clock, pixel_multiplier, lane, link_bw, factor;
5015 unsigned int pipe_bpp;
5016 bool dither;
Jesse Barnes79e53942008-11-07 14:24:08 -08005017
Jesse Barnes79e53942008-11-07 14:24:08 -08005018 list_for_each_entry(encoder, &mode_config->encoder_list, base.head) {
5019 if (encoder->base.crtc != crtc)
5020 continue;
5021
5022 switch (encoder->type) {
5023 case INTEL_OUTPUT_LVDS:
5024 is_lvds = true;
5025 break;
5026 case INTEL_OUTPUT_SDVO:
5027 case INTEL_OUTPUT_HDMI:
5028 is_sdvo = true;
5029 if (encoder->needs_tv_clock)
5030 is_tv = true;
5031 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08005032 case INTEL_OUTPUT_TVOUT:
5033 is_tv = true;
5034 break;
5035 case INTEL_OUTPUT_ANALOG:
5036 is_crt = true;
5037 break;
5038 case INTEL_OUTPUT_DISPLAYPORT:
5039 is_dp = true;
5040 break;
5041 case INTEL_OUTPUT_EDP:
5042 has_edp_encoder = encoder;
5043 break;
5044 }
5045
Kristian Høgsberg43565a02009-02-13 20:56:52 -05005046 num_connectors++;
5047 }
5048
Jesse Barnes79e53942008-11-07 14:24:08 -08005049 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
Kristian Høgsberg43565a02009-02-13 20:56:52 -05005050 refclk = dev_priv->lvds_ssc_freq * 1000;
Jesse Barnes79e53942008-11-07 14:24:08 -08005051 DRM_DEBUG_KMS("using SSC reference clock of %d MHz\n",
Kristian Høgsberg43565a02009-02-13 20:56:52 -05005052 refclk / 1000);
Eric Anholta07d6782011-03-30 13:01:08 -07005053 } else {
Jesse Barnes79e53942008-11-07 14:24:08 -08005054 refclk = 96000;
Eric Anholt8febb292011-03-30 13:01:07 -07005055 if (!has_edp_encoder ||
5056 intel_encoder_is_pch_edp(&has_edp_encoder->base))
Jesse Barnes79e53942008-11-07 14:24:08 -08005057 refclk = 120000; /* 120Mhz refclk */
Jesse Barnes79e53942008-11-07 14:24:08 -08005058 }
5059
5060 /*
5061 * Returns a set of divisors for the desired target clock with the given
5062 * refclk, or FALSE. The returned values represent the clock equation:
5063 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
5064 */
5065 limit = intel_limit(crtc, refclk);
5066 ok = limit->find_pll(limit, crtc, adjusted_mode->clock, refclk, &clock);
5067 if (!ok) {
5068 DRM_ERROR("Couldn't find PLL settings for mode!\n");
Jesse Barnes79e53942008-11-07 14:24:08 -08005069 return -EINVAL;
5070 }
5071
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01005072 /* Ensure that the cursor is valid for the new mode before changing... */
Chris Wilson6b383a72010-09-13 13:54:26 +01005073 intel_crtc_update_cursor(crtc, true);
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01005074
Zhao Yakuiddc90032010-01-06 22:05:56 +08005075 if (is_lvds && dev_priv->lvds_downclock_avail) {
5076 has_reduced_clock = limit->find_pll(limit, crtc,
Chris Wilson5eddb702010-09-11 13:48:45 +01005077 dev_priv->lvds_downclock,
5078 refclk,
5079 &reduced_clock);
Zhao Yakui18f9ed12009-11-20 03:24:16 +00005080 if (has_reduced_clock && (clock.p != reduced_clock.p)) {
5081 /*
5082 * If the different P is found, it means that we can't
5083 * switch the display clock by using the FP0/FP1.
5084 * In such case we will disable the LVDS downclock
5085 * feature.
5086 */
5087 DRM_DEBUG_KMS("Different P is found for "
Chris Wilson5eddb702010-09-11 13:48:45 +01005088 "LVDS clock/downclock\n");
Zhao Yakui18f9ed12009-11-20 03:24:16 +00005089 has_reduced_clock = 0;
5090 }
Jesse Barnes652c3932009-08-17 13:31:43 -07005091 }
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08005092 /* SDVO TV has fixed PLL values depend on its clock range,
5093 this mirrors vbios setting. */
5094 if (is_sdvo && is_tv) {
5095 if (adjusted_mode->clock >= 100000
Chris Wilson5eddb702010-09-11 13:48:45 +01005096 && adjusted_mode->clock < 140500) {
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08005097 clock.p1 = 2;
5098 clock.p2 = 10;
5099 clock.n = 3;
5100 clock.m1 = 16;
5101 clock.m2 = 8;
5102 } else if (adjusted_mode->clock >= 140500
Chris Wilson5eddb702010-09-11 13:48:45 +01005103 && adjusted_mode->clock <= 200000) {
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08005104 clock.p1 = 1;
5105 clock.p2 = 10;
5106 clock.n = 6;
5107 clock.m1 = 12;
5108 clock.m2 = 8;
5109 }
5110 }
5111
Zhenyu Wang2c072452009-06-05 15:38:42 +08005112 /* FDI link */
Eric Anholt8febb292011-03-30 13:01:07 -07005113 pixel_multiplier = intel_mode_get_pixel_multiplier(adjusted_mode);
5114 lane = 0;
5115 /* CPU eDP doesn't require FDI link, so just set DP M/N
5116 according to current link config */
5117 if (has_edp_encoder &&
5118 !intel_encoder_is_pch_edp(&has_edp_encoder->base)) {
5119 target_clock = mode->clock;
5120 intel_edp_link_config(has_edp_encoder,
5121 &lane, &link_bw);
5122 } else {
5123 /* [e]DP over FDI requires target mode clock
5124 instead of link clock */
5125 if (is_dp || intel_encoder_is_pch_edp(&has_edp_encoder->base))
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08005126 target_clock = mode->clock;
Eric Anholt8febb292011-03-30 13:01:07 -07005127 else
5128 target_clock = adjusted_mode->clock;
Chris Wilson021357a2010-09-07 20:54:59 +01005129
Eric Anholt8febb292011-03-30 13:01:07 -07005130 /* FDI is a binary signal running at ~2.7GHz, encoding
5131 * each output octet as 10 bits. The actual frequency
5132 * is stored as a divider into a 100MHz clock, and the
5133 * mode pixel clock is stored in units of 1KHz.
5134 * Hence the bw of each lane in terms of the mode signal
5135 * is:
5136 */
5137 link_bw = intel_fdi_link_freq(dev) * MHz(100)/KHz(1)/10;
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08005138 }
Zhenyu Wang2c072452009-06-05 15:38:42 +08005139
Eric Anholt8febb292011-03-30 13:01:07 -07005140 /* determine panel color depth */
5141 temp = I915_READ(PIPECONF(pipe));
5142 temp &= ~PIPE_BPC_MASK;
Jesse Barnes5a354202011-06-24 12:19:22 -07005143 dither = intel_choose_pipe_bpp_dither(crtc, &pipe_bpp);
5144 switch (pipe_bpp) {
5145 case 18:
5146 temp |= PIPE_6BPC;
5147 break;
5148 case 24:
Eric Anholt8febb292011-03-30 13:01:07 -07005149 temp |= PIPE_8BPC;
Eric Anholt8febb292011-03-30 13:01:07 -07005150 break;
Jesse Barnes5a354202011-06-24 12:19:22 -07005151 case 30:
5152 temp |= PIPE_10BPC;
Eric Anholt8febb292011-03-30 13:01:07 -07005153 break;
Jesse Barnes5a354202011-06-24 12:19:22 -07005154 case 36:
5155 temp |= PIPE_12BPC;
Eric Anholt8febb292011-03-30 13:01:07 -07005156 break;
5157 default:
Jesse Barnes5a354202011-06-24 12:19:22 -07005158 WARN(1, "intel_choose_pipe_bpp returned invalid value\n");
5159 temp |= PIPE_8BPC;
5160 pipe_bpp = 24;
5161 break;
Eric Anholt8febb292011-03-30 13:01:07 -07005162 }
5163
Jesse Barnes5a354202011-06-24 12:19:22 -07005164 intel_crtc->bpp = pipe_bpp;
5165 I915_WRITE(PIPECONF(pipe), temp);
5166
Eric Anholt8febb292011-03-30 13:01:07 -07005167 if (!lane) {
5168 /*
5169 * Account for spread spectrum to avoid
5170 * oversubscribing the link. Max center spread
5171 * is 2.5%; use 5% for safety's sake.
5172 */
Jesse Barnes5a354202011-06-24 12:19:22 -07005173 u32 bps = target_clock * intel_crtc->bpp * 21 / 20;
Eric Anholt8febb292011-03-30 13:01:07 -07005174 lane = bps / (link_bw * 8) + 1;
5175 }
5176
5177 intel_crtc->fdi_lanes = lane;
5178
5179 if (pixel_multiplier > 1)
5180 link_bw *= pixel_multiplier;
Jesse Barnes5a354202011-06-24 12:19:22 -07005181 ironlake_compute_m_n(intel_crtc->bpp, lane, target_clock, link_bw,
5182 &m_n);
Eric Anholt8febb292011-03-30 13:01:07 -07005183
Zhenyu Wangc038e512009-10-19 15:43:48 +08005184 /* Ironlake: try to setup display ref clock before DPLL
5185 * enabling. This is only under driver's control after
5186 * PCH B stepping, previous chipset stepping should be
5187 * ignoring this setting.
5188 */
Eric Anholt8febb292011-03-30 13:01:07 -07005189 temp = I915_READ(PCH_DREF_CONTROL);
5190 /* Always enable nonspread source */
5191 temp &= ~DREF_NONSPREAD_SOURCE_MASK;
5192 temp |= DREF_NONSPREAD_SOURCE_ENABLE;
5193 temp &= ~DREF_SSC_SOURCE_MASK;
5194 temp |= DREF_SSC_SOURCE_ENABLE;
5195 I915_WRITE(PCH_DREF_CONTROL, temp);
Chris Wilsonfc9a2222011-02-17 17:14:34 +00005196
Eric Anholt8febb292011-03-30 13:01:07 -07005197 POSTING_READ(PCH_DREF_CONTROL);
5198 udelay(200);
Chris Wilsonfc9a2222011-02-17 17:14:34 +00005199
Eric Anholt8febb292011-03-30 13:01:07 -07005200 if (has_edp_encoder) {
5201 if (intel_panel_use_ssc(dev_priv)) {
5202 temp |= DREF_SSC1_ENABLE;
Chris Wilsonfc9a2222011-02-17 17:14:34 +00005203 I915_WRITE(PCH_DREF_CONTROL, temp);
Eric Anholt8febb292011-03-30 13:01:07 -07005204
Chris Wilsonfc9a2222011-02-17 17:14:34 +00005205 POSTING_READ(PCH_DREF_CONTROL);
5206 udelay(200);
5207 }
Eric Anholt8febb292011-03-30 13:01:07 -07005208 temp &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
5209
5210 /* Enable CPU source on CPU attached eDP */
5211 if (!intel_encoder_is_pch_edp(&has_edp_encoder->base)) {
5212 if (intel_panel_use_ssc(dev_priv))
5213 temp |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
5214 else
5215 temp |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
5216 } else {
5217 /* Enable SSC on PCH eDP if needed */
5218 if (intel_panel_use_ssc(dev_priv)) {
5219 DRM_ERROR("enabling SSC on PCH\n");
5220 temp |= DREF_SUPERSPREAD_SOURCE_ENABLE;
5221 }
5222 }
5223 I915_WRITE(PCH_DREF_CONTROL, temp);
5224 POSTING_READ(PCH_DREF_CONTROL);
5225 udelay(200);
Chris Wilsonfc9a2222011-02-17 17:14:34 +00005226 }
Zhenyu Wangc038e512009-10-19 15:43:48 +08005227
Eric Anholta07d6782011-03-30 13:01:08 -07005228 fp = clock.n << 16 | clock.m1 << 8 | clock.m2;
5229 if (has_reduced_clock)
5230 fp2 = reduced_clock.n << 16 | reduced_clock.m1 << 8 |
5231 reduced_clock.m2;
Jesse Barnes79e53942008-11-07 14:24:08 -08005232
Chris Wilsonc1858122010-12-03 21:35:48 +00005233 /* Enable autotuning of the PLL clock (if permissible) */
Eric Anholt8febb292011-03-30 13:01:07 -07005234 factor = 21;
5235 if (is_lvds) {
5236 if ((intel_panel_use_ssc(dev_priv) &&
5237 dev_priv->lvds_ssc_freq == 100) ||
5238 (I915_READ(PCH_LVDS) & LVDS_CLKB_POWER_MASK) == LVDS_CLKB_POWER_UP)
5239 factor = 25;
5240 } else if (is_sdvo && is_tv)
5241 factor = 20;
Chris Wilsonc1858122010-12-03 21:35:48 +00005242
Eric Anholt8febb292011-03-30 13:01:07 -07005243 if (clock.m1 < factor * clock.n)
5244 fp |= FP_CB_TUNE;
Chris Wilsonc1858122010-12-03 21:35:48 +00005245
Chris Wilson5eddb702010-09-11 13:48:45 +01005246 dpll = 0;
Zhenyu Wang2c072452009-06-05 15:38:42 +08005247
Eric Anholta07d6782011-03-30 13:01:08 -07005248 if (is_lvds)
5249 dpll |= DPLLB_MODE_LVDS;
5250 else
5251 dpll |= DPLLB_MODE_DAC_SERIAL;
5252 if (is_sdvo) {
5253 int pixel_multiplier = intel_mode_get_pixel_multiplier(adjusted_mode);
5254 if (pixel_multiplier > 1) {
5255 dpll |= (pixel_multiplier - 1) << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
Jesse Barnes79e53942008-11-07 14:24:08 -08005256 }
Eric Anholta07d6782011-03-30 13:01:08 -07005257 dpll |= DPLL_DVO_HIGH_SPEED;
5258 }
5259 if (is_dp || intel_encoder_is_pch_edp(&has_edp_encoder->base))
5260 dpll |= DPLL_DVO_HIGH_SPEED;
Jesse Barnes79e53942008-11-07 14:24:08 -08005261
Eric Anholta07d6782011-03-30 13:01:08 -07005262 /* compute bitmask from p1 value */
5263 dpll |= (1 << (clock.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
5264 /* also FPA1 */
5265 dpll |= (1 << (clock.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
5266
5267 switch (clock.p2) {
5268 case 5:
5269 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
5270 break;
5271 case 7:
5272 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
5273 break;
5274 case 10:
5275 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
5276 break;
5277 case 14:
5278 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
5279 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08005280 }
5281
5282 if (is_sdvo && is_tv)
5283 dpll |= PLL_REF_INPUT_TVCLKINBC;
5284 else if (is_tv)
5285 /* XXX: just matching BIOS for now */
5286 /* dpll |= PLL_REF_INPUT_TVCLKINBC; */
5287 dpll |= 3;
Chris Wilsona7615032011-01-12 17:04:08 +00005288 else if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2)
Jesse Barnes79e53942008-11-07 14:24:08 -08005289 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
5290 else
5291 dpll |= PLL_REF_INPUT_DREFCLK;
5292
5293 /* setup pipeconf */
Chris Wilson5eddb702010-09-11 13:48:45 +01005294 pipeconf = I915_READ(PIPECONF(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08005295
5296 /* Set up the display plane register */
5297 dspcntr = DISPPLANE_GAMMA_ENABLE;
5298
Zhao Yakui28c97732009-10-09 11:39:41 +08005299 DRM_DEBUG_KMS("Mode for pipe %c:\n", pipe == 0 ? 'A' : 'B');
Jesse Barnes79e53942008-11-07 14:24:08 -08005300 drm_mode_debug_printmodeline(mode);
5301
Jesse Barnes5c5313c2010-10-07 16:01:11 -07005302 /* PCH eDP needs FDI, but CPU eDP does not */
5303 if (!has_edp_encoder || intel_encoder_is_pch_edp(&has_edp_encoder->base)) {
Eric Anholtfae14982011-03-30 13:01:09 -07005304 I915_WRITE(PCH_FP0(pipe), fp);
5305 I915_WRITE(PCH_DPLL(pipe), dpll & ~DPLL_VCO_ENABLE);
Chris Wilson5eddb702010-09-11 13:48:45 +01005306
Eric Anholtfae14982011-03-30 13:01:09 -07005307 POSTING_READ(PCH_DPLL(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08005308 udelay(150);
5309 }
5310
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08005311 /* enable transcoder DPLL */
5312 if (HAS_PCH_CPT(dev)) {
5313 temp = I915_READ(PCH_DPLL_SEL);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005314 switch (pipe) {
5315 case 0:
Chris Wilson5eddb702010-09-11 13:48:45 +01005316 temp |= TRANSA_DPLL_ENABLE | TRANSA_DPLLA_SEL;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005317 break;
5318 case 1:
Chris Wilson5eddb702010-09-11 13:48:45 +01005319 temp |= TRANSB_DPLL_ENABLE | TRANSB_DPLLB_SEL;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005320 break;
5321 case 2:
5322 /* FIXME: manage transcoder PLLs? */
5323 temp |= TRANSC_DPLL_ENABLE | TRANSC_DPLLB_SEL;
5324 break;
5325 default:
5326 BUG();
5327 }
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08005328 I915_WRITE(PCH_DPLL_SEL, temp);
Chris Wilson5eddb702010-09-11 13:48:45 +01005329
5330 POSTING_READ(PCH_DPLL_SEL);
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08005331 udelay(150);
5332 }
5333
Jesse Barnes79e53942008-11-07 14:24:08 -08005334 /* The LVDS pin pair needs to be on before the DPLLs are enabled.
5335 * This is an exception to the general rule that mode_set doesn't turn
5336 * things on.
5337 */
5338 if (is_lvds) {
Eric Anholtfae14982011-03-30 13:01:09 -07005339 temp = I915_READ(PCH_LVDS);
Chris Wilson5eddb702010-09-11 13:48:45 +01005340 temp |= LVDS_PORT_EN | LVDS_A0A2_CLKA_POWER_UP;
Zhenyu Wangb3b095b2010-04-07 16:15:56 +08005341 if (pipe == 1) {
5342 if (HAS_PCH_CPT(dev))
Chris Wilson5eddb702010-09-11 13:48:45 +01005343 temp |= PORT_TRANS_B_SEL_CPT;
Zhenyu Wangb3b095b2010-04-07 16:15:56 +08005344 else
Chris Wilson5eddb702010-09-11 13:48:45 +01005345 temp |= LVDS_PIPEB_SELECT;
Zhenyu Wangb3b095b2010-04-07 16:15:56 +08005346 } else {
5347 if (HAS_PCH_CPT(dev))
Chris Wilson5eddb702010-09-11 13:48:45 +01005348 temp &= ~PORT_TRANS_SEL_MASK;
Zhenyu Wangb3b095b2010-04-07 16:15:56 +08005349 else
Chris Wilson5eddb702010-09-11 13:48:45 +01005350 temp &= ~LVDS_PIPEB_SELECT;
Zhenyu Wangb3b095b2010-04-07 16:15:56 +08005351 }
Zhao Yakuia3e17eb2009-10-10 10:42:37 +08005352 /* set the corresponsding LVDS_BORDER bit */
Chris Wilson5eddb702010-09-11 13:48:45 +01005353 temp |= dev_priv->lvds_border_bits;
Jesse Barnes79e53942008-11-07 14:24:08 -08005354 /* Set the B0-B3 data pairs corresponding to whether we're going to
5355 * set the DPLLs for dual-channel mode or not.
5356 */
5357 if (clock.p2 == 7)
Chris Wilson5eddb702010-09-11 13:48:45 +01005358 temp |= LVDS_B0B3_POWER_UP | LVDS_CLKB_POWER_UP;
Jesse Barnes79e53942008-11-07 14:24:08 -08005359 else
Chris Wilson5eddb702010-09-11 13:48:45 +01005360 temp &= ~(LVDS_B0B3_POWER_UP | LVDS_CLKB_POWER_UP);
Jesse Barnes79e53942008-11-07 14:24:08 -08005361
5362 /* It would be nice to set 24 vs 18-bit mode (LVDS_A3_POWER_UP)
5363 * appropriately here, but we need to look more thoroughly into how
5364 * panels behave in the two modes.
5365 */
Bryan Freedaa9b5002011-01-12 13:43:19 -08005366 if (adjusted_mode->flags & DRM_MODE_FLAG_NHSYNC)
5367 lvds_sync |= LVDS_HSYNC_POLARITY;
5368 if (adjusted_mode->flags & DRM_MODE_FLAG_NVSYNC)
5369 lvds_sync |= LVDS_VSYNC_POLARITY;
5370 if ((temp & (LVDS_HSYNC_POLARITY | LVDS_VSYNC_POLARITY))
5371 != lvds_sync) {
5372 char flags[2] = "-+";
5373 DRM_INFO("Changing LVDS panel from "
5374 "(%chsync, %cvsync) to (%chsync, %cvsync)\n",
5375 flags[!(temp & LVDS_HSYNC_POLARITY)],
5376 flags[!(temp & LVDS_VSYNC_POLARITY)],
5377 flags[!(lvds_sync & LVDS_HSYNC_POLARITY)],
5378 flags[!(lvds_sync & LVDS_VSYNC_POLARITY)]);
5379 temp &= ~(LVDS_HSYNC_POLARITY | LVDS_VSYNC_POLARITY);
5380 temp |= lvds_sync;
5381 }
Eric Anholtfae14982011-03-30 13:01:09 -07005382 I915_WRITE(PCH_LVDS, temp);
Jesse Barnes79e53942008-11-07 14:24:08 -08005383 }
Jesse Barnes434ed092010-09-07 14:48:06 -07005384
Eric Anholt8febb292011-03-30 13:01:07 -07005385 pipeconf &= ~PIPECONF_DITHER_EN;
5386 pipeconf &= ~PIPECONF_DITHER_TYPE_MASK;
Jesse Barnes5a354202011-06-24 12:19:22 -07005387 if ((is_lvds && dev_priv->lvds_dither) || dither) {
Eric Anholt8febb292011-03-30 13:01:07 -07005388 pipeconf |= PIPECONF_DITHER_EN;
5389 pipeconf |= PIPECONF_DITHER_TYPE_ST1;
Jesse Barnes434ed092010-09-07 14:48:06 -07005390 }
Jesse Barnes5c5313c2010-10-07 16:01:11 -07005391 if (is_dp || intel_encoder_is_pch_edp(&has_edp_encoder->base)) {
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005392 intel_dp_set_m_n(crtc, mode, adjusted_mode);
Eric Anholt8febb292011-03-30 13:01:07 -07005393 } else {
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08005394 /* For non-DP output, clear any trans DP clock recovery setting.*/
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005395 I915_WRITE(TRANSDATA_M1(pipe), 0);
5396 I915_WRITE(TRANSDATA_N1(pipe), 0);
5397 I915_WRITE(TRANSDPLINK_M1(pipe), 0);
5398 I915_WRITE(TRANSDPLINK_N1(pipe), 0);
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08005399 }
Jesse Barnes79e53942008-11-07 14:24:08 -08005400
Eric Anholt8febb292011-03-30 13:01:07 -07005401 if (!has_edp_encoder ||
5402 intel_encoder_is_pch_edp(&has_edp_encoder->base)) {
Eric Anholtfae14982011-03-30 13:01:09 -07005403 I915_WRITE(PCH_DPLL(pipe), dpll);
Chris Wilson5eddb702010-09-11 13:48:45 +01005404
Zhenyu Wang32f9d652009-07-24 01:00:32 +08005405 /* Wait for the clocks to stabilize. */
Eric Anholtfae14982011-03-30 13:01:09 -07005406 POSTING_READ(PCH_DPLL(pipe));
Zhenyu Wang32f9d652009-07-24 01:00:32 +08005407 udelay(150);
5408
Eric Anholt8febb292011-03-30 13:01:07 -07005409 /* The pixel multiplier can only be updated once the
5410 * DPLL is enabled and the clocks are stable.
5411 *
5412 * So write it again.
5413 */
Eric Anholtfae14982011-03-30 13:01:09 -07005414 I915_WRITE(PCH_DPLL(pipe), dpll);
Jesse Barnes79e53942008-11-07 14:24:08 -08005415 }
Jesse Barnes79e53942008-11-07 14:24:08 -08005416
Chris Wilson5eddb702010-09-11 13:48:45 +01005417 intel_crtc->lowfreq_avail = false;
Jesse Barnes652c3932009-08-17 13:31:43 -07005418 if (is_lvds && has_reduced_clock && i915_powersave) {
Eric Anholtfae14982011-03-30 13:01:09 -07005419 I915_WRITE(PCH_FP1(pipe), fp2);
Jesse Barnes652c3932009-08-17 13:31:43 -07005420 intel_crtc->lowfreq_avail = true;
5421 if (HAS_PIPE_CXSR(dev)) {
Zhao Yakui28c97732009-10-09 11:39:41 +08005422 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07005423 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
5424 }
5425 } else {
Eric Anholtfae14982011-03-30 13:01:09 -07005426 I915_WRITE(PCH_FP1(pipe), fp);
Jesse Barnes652c3932009-08-17 13:31:43 -07005427 if (HAS_PIPE_CXSR(dev)) {
Zhao Yakui28c97732009-10-09 11:39:41 +08005428 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07005429 pipeconf &= ~PIPECONF_CXSR_DOWNCLOCK;
5430 }
5431 }
5432
Krzysztof Halasa734b4152010-05-25 18:41:46 +02005433 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
5434 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
5435 /* the chip adds 2 halflines automatically */
5436 adjusted_mode->crtc_vdisplay -= 1;
5437 adjusted_mode->crtc_vtotal -= 1;
5438 adjusted_mode->crtc_vblank_start -= 1;
5439 adjusted_mode->crtc_vblank_end -= 1;
5440 adjusted_mode->crtc_vsync_end -= 1;
5441 adjusted_mode->crtc_vsync_start -= 1;
5442 } else
5443 pipeconf &= ~PIPECONF_INTERLACE_W_FIELD_INDICATION; /* progressive */
5444
Chris Wilson5eddb702010-09-11 13:48:45 +01005445 I915_WRITE(HTOTAL(pipe),
5446 (adjusted_mode->crtc_hdisplay - 1) |
Jesse Barnes79e53942008-11-07 14:24:08 -08005447 ((adjusted_mode->crtc_htotal - 1) << 16));
Chris Wilson5eddb702010-09-11 13:48:45 +01005448 I915_WRITE(HBLANK(pipe),
5449 (adjusted_mode->crtc_hblank_start - 1) |
Jesse Barnes79e53942008-11-07 14:24:08 -08005450 ((adjusted_mode->crtc_hblank_end - 1) << 16));
Chris Wilson5eddb702010-09-11 13:48:45 +01005451 I915_WRITE(HSYNC(pipe),
5452 (adjusted_mode->crtc_hsync_start - 1) |
Jesse Barnes79e53942008-11-07 14:24:08 -08005453 ((adjusted_mode->crtc_hsync_end - 1) << 16));
Chris Wilson5eddb702010-09-11 13:48:45 +01005454
5455 I915_WRITE(VTOTAL(pipe),
5456 (adjusted_mode->crtc_vdisplay - 1) |
Jesse Barnes79e53942008-11-07 14:24:08 -08005457 ((adjusted_mode->crtc_vtotal - 1) << 16));
Chris Wilson5eddb702010-09-11 13:48:45 +01005458 I915_WRITE(VBLANK(pipe),
5459 (adjusted_mode->crtc_vblank_start - 1) |
Jesse Barnes79e53942008-11-07 14:24:08 -08005460 ((adjusted_mode->crtc_vblank_end - 1) << 16));
Chris Wilson5eddb702010-09-11 13:48:45 +01005461 I915_WRITE(VSYNC(pipe),
5462 (adjusted_mode->crtc_vsync_start - 1) |
Jesse Barnes79e53942008-11-07 14:24:08 -08005463 ((adjusted_mode->crtc_vsync_end - 1) << 16));
Chris Wilson5eddb702010-09-11 13:48:45 +01005464
Eric Anholt8febb292011-03-30 13:01:07 -07005465 /* pipesrc controls the size that is scaled from, which should
5466 * always be the user's requested size.
Jesse Barnes79e53942008-11-07 14:24:08 -08005467 */
Chris Wilson5eddb702010-09-11 13:48:45 +01005468 I915_WRITE(PIPESRC(pipe),
5469 ((mode->hdisplay - 1) << 16) | (mode->vdisplay - 1));
Zhenyu Wang2c072452009-06-05 15:38:42 +08005470
Eric Anholt8febb292011-03-30 13:01:07 -07005471 I915_WRITE(PIPE_DATA_M1(pipe), TU_SIZE(m_n.tu) | m_n.gmch_m);
5472 I915_WRITE(PIPE_DATA_N1(pipe), m_n.gmch_n);
5473 I915_WRITE(PIPE_LINK_M1(pipe), m_n.link_m);
5474 I915_WRITE(PIPE_LINK_N1(pipe), m_n.link_n);
Zhenyu Wang2c072452009-06-05 15:38:42 +08005475
Eric Anholt8febb292011-03-30 13:01:07 -07005476 if (has_edp_encoder &&
5477 !intel_encoder_is_pch_edp(&has_edp_encoder->base)) {
5478 ironlake_set_pll_edp(crtc, adjusted_mode->clock);
Zhenyu Wang2c072452009-06-05 15:38:42 +08005479 }
5480
Chris Wilson5eddb702010-09-11 13:48:45 +01005481 I915_WRITE(PIPECONF(pipe), pipeconf);
5482 POSTING_READ(PIPECONF(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08005483
Jesse Barnes9d0498a2010-08-18 13:20:54 -07005484 intel_wait_for_vblank(dev, pipe);
Jesse Barnes79e53942008-11-07 14:24:08 -08005485
Chris Wilsonf00a3dd2010-10-21 14:57:17 +01005486 if (IS_GEN5(dev)) {
Zhenyu Wang553bd142009-09-02 10:57:52 +08005487 /* enable address swizzle for tiling buffer */
5488 temp = I915_READ(DISP_ARB_CTL);
5489 I915_WRITE(DISP_ARB_CTL, temp | DISP_TILE_SURFACE_SWIZZLING);
5490 }
5491
Chris Wilson5eddb702010-09-11 13:48:45 +01005492 I915_WRITE(DSPCNTR(plane), dspcntr);
Jesse Barnesb24e7172011-01-04 15:09:30 -08005493 POSTING_READ(DSPCNTR(plane));
Jesse Barnes79e53942008-11-07 14:24:08 -08005494
Chris Wilson5c3b82e2009-02-11 13:25:09 +00005495 ret = intel_pipe_set_base(crtc, x, y, old_fb);
Shaohua Li7662c8b2009-06-26 11:23:55 +08005496
5497 intel_update_watermarks(dev);
5498
Chris Wilson1f803ee2009-06-06 09:45:59 +01005499 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08005500}
5501
Eric Anholtf5640482011-03-30 13:01:02 -07005502static int intel_crtc_mode_set(struct drm_crtc *crtc,
5503 struct drm_display_mode *mode,
5504 struct drm_display_mode *adjusted_mode,
5505 int x, int y,
5506 struct drm_framebuffer *old_fb)
5507{
5508 struct drm_device *dev = crtc->dev;
5509 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholt0b701d22011-03-30 13:01:03 -07005510 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5511 int pipe = intel_crtc->pipe;
Eric Anholtf5640482011-03-30 13:01:02 -07005512 int ret;
5513
Eric Anholt0b701d22011-03-30 13:01:03 -07005514 drm_vblank_pre_modeset(dev, pipe);
5515
Eric Anholtf5640482011-03-30 13:01:02 -07005516 ret = dev_priv->display.crtc_mode_set(crtc, mode, adjusted_mode,
5517 x, y, old_fb);
5518
Jesse Barnes79e53942008-11-07 14:24:08 -08005519 drm_vblank_post_modeset(dev, pipe);
5520
5521 return ret;
5522}
5523
5524/** Loads the palette/gamma unit for the CRTC with the prepared values */
5525void intel_crtc_load_lut(struct drm_crtc *crtc)
5526{
5527 struct drm_device *dev = crtc->dev;
5528 struct drm_i915_private *dev_priv = dev->dev_private;
5529 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005530 int palreg = PALETTE(intel_crtc->pipe);
Jesse Barnes79e53942008-11-07 14:24:08 -08005531 int i;
5532
5533 /* The clocks have to be on to load the palette. */
5534 if (!crtc->enabled)
5535 return;
5536
Adam Jacksonf2b115e2009-12-03 17:14:42 -05005537 /* use legacy palette for Ironlake */
Eric Anholtbad720f2009-10-22 16:11:14 -07005538 if (HAS_PCH_SPLIT(dev))
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005539 palreg = LGC_PALETTE(intel_crtc->pipe);
Zhenyu Wang2c072452009-06-05 15:38:42 +08005540
Jesse Barnes79e53942008-11-07 14:24:08 -08005541 for (i = 0; i < 256; i++) {
5542 I915_WRITE(palreg + 4 * i,
5543 (intel_crtc->lut_r[i] << 16) |
5544 (intel_crtc->lut_g[i] << 8) |
5545 intel_crtc->lut_b[i]);
5546 }
5547}
5548
Chris Wilson560b85b2010-08-07 11:01:38 +01005549static void i845_update_cursor(struct drm_crtc *crtc, u32 base)
5550{
5551 struct drm_device *dev = crtc->dev;
5552 struct drm_i915_private *dev_priv = dev->dev_private;
5553 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5554 bool visible = base != 0;
5555 u32 cntl;
5556
5557 if (intel_crtc->cursor_visible == visible)
5558 return;
5559
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005560 cntl = I915_READ(_CURACNTR);
Chris Wilson560b85b2010-08-07 11:01:38 +01005561 if (visible) {
5562 /* On these chipsets we can only modify the base whilst
5563 * the cursor is disabled.
5564 */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005565 I915_WRITE(_CURABASE, base);
Chris Wilson560b85b2010-08-07 11:01:38 +01005566
5567 cntl &= ~(CURSOR_FORMAT_MASK);
5568 /* XXX width must be 64, stride 256 => 0x00 << 28 */
5569 cntl |= CURSOR_ENABLE |
5570 CURSOR_GAMMA_ENABLE |
5571 CURSOR_FORMAT_ARGB;
5572 } else
5573 cntl &= ~(CURSOR_ENABLE | CURSOR_GAMMA_ENABLE);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005574 I915_WRITE(_CURACNTR, cntl);
Chris Wilson560b85b2010-08-07 11:01:38 +01005575
5576 intel_crtc->cursor_visible = visible;
5577}
5578
5579static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base)
5580{
5581 struct drm_device *dev = crtc->dev;
5582 struct drm_i915_private *dev_priv = dev->dev_private;
5583 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5584 int pipe = intel_crtc->pipe;
5585 bool visible = base != 0;
5586
5587 if (intel_crtc->cursor_visible != visible) {
Jesse Barnes548f2452011-02-17 10:40:53 -08005588 uint32_t cntl = I915_READ(CURCNTR(pipe));
Chris Wilson560b85b2010-08-07 11:01:38 +01005589 if (base) {
5590 cntl &= ~(CURSOR_MODE | MCURSOR_PIPE_SELECT);
5591 cntl |= CURSOR_MODE_64_ARGB_AX | MCURSOR_GAMMA_ENABLE;
5592 cntl |= pipe << 28; /* Connect to correct pipe */
5593 } else {
5594 cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
5595 cntl |= CURSOR_MODE_DISABLE;
5596 }
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005597 I915_WRITE(CURCNTR(pipe), cntl);
Chris Wilson560b85b2010-08-07 11:01:38 +01005598
5599 intel_crtc->cursor_visible = visible;
5600 }
5601 /* and commit changes on next vblank */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005602 I915_WRITE(CURBASE(pipe), base);
Chris Wilson560b85b2010-08-07 11:01:38 +01005603}
5604
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01005605/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
Chris Wilson6b383a72010-09-13 13:54:26 +01005606static void intel_crtc_update_cursor(struct drm_crtc *crtc,
5607 bool on)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01005608{
5609 struct drm_device *dev = crtc->dev;
5610 struct drm_i915_private *dev_priv = dev->dev_private;
5611 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5612 int pipe = intel_crtc->pipe;
5613 int x = intel_crtc->cursor_x;
5614 int y = intel_crtc->cursor_y;
Chris Wilson560b85b2010-08-07 11:01:38 +01005615 u32 base, pos;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01005616 bool visible;
5617
5618 pos = 0;
5619
Chris Wilson6b383a72010-09-13 13:54:26 +01005620 if (on && crtc->enabled && crtc->fb) {
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01005621 base = intel_crtc->cursor_addr;
5622 if (x > (int) crtc->fb->width)
5623 base = 0;
5624
5625 if (y > (int) crtc->fb->height)
5626 base = 0;
5627 } else
5628 base = 0;
5629
5630 if (x < 0) {
5631 if (x + intel_crtc->cursor_width < 0)
5632 base = 0;
5633
5634 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
5635 x = -x;
5636 }
5637 pos |= x << CURSOR_X_SHIFT;
5638
5639 if (y < 0) {
5640 if (y + intel_crtc->cursor_height < 0)
5641 base = 0;
5642
5643 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
5644 y = -y;
5645 }
5646 pos |= y << CURSOR_Y_SHIFT;
5647
5648 visible = base != 0;
Chris Wilson560b85b2010-08-07 11:01:38 +01005649 if (!visible && !intel_crtc->cursor_visible)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01005650 return;
5651
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005652 I915_WRITE(CURPOS(pipe), pos);
Chris Wilson560b85b2010-08-07 11:01:38 +01005653 if (IS_845G(dev) || IS_I865G(dev))
5654 i845_update_cursor(crtc, base);
5655 else
5656 i9xx_update_cursor(crtc, base);
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01005657
5658 if (visible)
5659 intel_mark_busy(dev, to_intel_framebuffer(crtc->fb)->obj);
5660}
5661
Jesse Barnes79e53942008-11-07 14:24:08 -08005662static int intel_crtc_cursor_set(struct drm_crtc *crtc,
Chris Wilson05394f32010-11-08 19:18:58 +00005663 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -08005664 uint32_t handle,
5665 uint32_t width, uint32_t height)
5666{
5667 struct drm_device *dev = crtc->dev;
5668 struct drm_i915_private *dev_priv = dev->dev_private;
5669 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson05394f32010-11-08 19:18:58 +00005670 struct drm_i915_gem_object *obj;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01005671 uint32_t addr;
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05005672 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08005673
Zhao Yakui28c97732009-10-09 11:39:41 +08005674 DRM_DEBUG_KMS("\n");
Jesse Barnes79e53942008-11-07 14:24:08 -08005675
5676 /* if we want to turn off the cursor ignore width and height */
5677 if (!handle) {
Zhao Yakui28c97732009-10-09 11:39:41 +08005678 DRM_DEBUG_KMS("cursor off\n");
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05005679 addr = 0;
Chris Wilson05394f32010-11-08 19:18:58 +00005680 obj = NULL;
Pierre Willenbrock50044172009-02-23 10:12:15 +10005681 mutex_lock(&dev->struct_mutex);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05005682 goto finish;
Jesse Barnes79e53942008-11-07 14:24:08 -08005683 }
5684
5685 /* Currently we only support 64x64 cursors */
5686 if (width != 64 || height != 64) {
5687 DRM_ERROR("we currently only support 64x64 cursors\n");
5688 return -EINVAL;
5689 }
5690
Chris Wilson05394f32010-11-08 19:18:58 +00005691 obj = to_intel_bo(drm_gem_object_lookup(dev, file, handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00005692 if (&obj->base == NULL)
Jesse Barnes79e53942008-11-07 14:24:08 -08005693 return -ENOENT;
5694
Chris Wilson05394f32010-11-08 19:18:58 +00005695 if (obj->base.size < width * height * 4) {
Jesse Barnes79e53942008-11-07 14:24:08 -08005696 DRM_ERROR("buffer is to small\n");
Dave Airlie34b8686e2009-01-15 14:03:07 +10005697 ret = -ENOMEM;
5698 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08005699 }
5700
Dave Airlie71acb5e2008-12-30 20:31:46 +10005701 /* we only need to pin inside GTT if cursor is non-phy */
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05005702 mutex_lock(&dev->struct_mutex);
Kristian Høgsbergb295d1b2009-12-16 15:16:17 -05005703 if (!dev_priv->info->cursor_needs_physical) {
Chris Wilsond9e86c02010-11-10 16:40:20 +00005704 if (obj->tiling_mode) {
5705 DRM_ERROR("cursor cannot be tiled\n");
5706 ret = -EINVAL;
5707 goto fail_locked;
5708 }
5709
Chris Wilson2da3b9b2011-04-14 09:41:17 +01005710 ret = i915_gem_object_pin_to_display_plane(obj, 0, NULL);
Chris Wilsone7b526b2010-06-02 08:30:48 +01005711 if (ret) {
5712 DRM_ERROR("failed to move cursor bo into the GTT\n");
Chris Wilson2da3b9b2011-04-14 09:41:17 +01005713 goto fail_locked;
Chris Wilsone7b526b2010-06-02 08:30:48 +01005714 }
5715
Chris Wilsond9e86c02010-11-10 16:40:20 +00005716 ret = i915_gem_object_put_fence(obj);
5717 if (ret) {
Chris Wilson2da3b9b2011-04-14 09:41:17 +01005718 DRM_ERROR("failed to release fence for cursor");
Chris Wilsond9e86c02010-11-10 16:40:20 +00005719 goto fail_unpin;
5720 }
5721
Chris Wilson05394f32010-11-08 19:18:58 +00005722 addr = obj->gtt_offset;
Dave Airlie71acb5e2008-12-30 20:31:46 +10005723 } else {
Chris Wilson6eeefaf2010-08-07 11:01:39 +01005724 int align = IS_I830(dev) ? 16 * 1024 : 256;
Chris Wilson05394f32010-11-08 19:18:58 +00005725 ret = i915_gem_attach_phys_object(dev, obj,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01005726 (intel_crtc->pipe == 0) ? I915_GEM_PHYS_CURSOR_0 : I915_GEM_PHYS_CURSOR_1,
5727 align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10005728 if (ret) {
5729 DRM_ERROR("failed to attach phys object\n");
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05005730 goto fail_locked;
Dave Airlie71acb5e2008-12-30 20:31:46 +10005731 }
Chris Wilson05394f32010-11-08 19:18:58 +00005732 addr = obj->phys_obj->handle->busaddr;
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05005733 }
5734
Chris Wilsona6c45cf2010-09-17 00:32:17 +01005735 if (IS_GEN2(dev))
Jesse Barnes14b60392009-05-20 16:47:08 -04005736 I915_WRITE(CURSIZE, (height << 12) | width);
5737
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05005738 finish:
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05005739 if (intel_crtc->cursor_bo) {
Kristian Høgsbergb295d1b2009-12-16 15:16:17 -05005740 if (dev_priv->info->cursor_needs_physical) {
Chris Wilson05394f32010-11-08 19:18:58 +00005741 if (intel_crtc->cursor_bo != obj)
Dave Airlie71acb5e2008-12-30 20:31:46 +10005742 i915_gem_detach_phys_object(dev, intel_crtc->cursor_bo);
5743 } else
5744 i915_gem_object_unpin(intel_crtc->cursor_bo);
Chris Wilson05394f32010-11-08 19:18:58 +00005745 drm_gem_object_unreference(&intel_crtc->cursor_bo->base);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05005746 }
Jesse Barnes80824002009-09-10 15:28:06 -07005747
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05005748 mutex_unlock(&dev->struct_mutex);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05005749
5750 intel_crtc->cursor_addr = addr;
Chris Wilson05394f32010-11-08 19:18:58 +00005751 intel_crtc->cursor_bo = obj;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01005752 intel_crtc->cursor_width = width;
5753 intel_crtc->cursor_height = height;
5754
Chris Wilson6b383a72010-09-13 13:54:26 +01005755 intel_crtc_update_cursor(crtc, true);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05005756
Jesse Barnes79e53942008-11-07 14:24:08 -08005757 return 0;
Chris Wilsone7b526b2010-06-02 08:30:48 +01005758fail_unpin:
Chris Wilson05394f32010-11-08 19:18:58 +00005759 i915_gem_object_unpin(obj);
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05005760fail_locked:
Dave Airlie34b8686e2009-01-15 14:03:07 +10005761 mutex_unlock(&dev->struct_mutex);
Luca Barbieribc9025b2010-02-09 05:49:12 +00005762fail:
Chris Wilson05394f32010-11-08 19:18:58 +00005763 drm_gem_object_unreference_unlocked(&obj->base);
Dave Airlie34b8686e2009-01-15 14:03:07 +10005764 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08005765}
5766
5767static int intel_crtc_cursor_move(struct drm_crtc *crtc, int x, int y)
5768{
Jesse Barnes79e53942008-11-07 14:24:08 -08005769 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08005770
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01005771 intel_crtc->cursor_x = x;
5772 intel_crtc->cursor_y = y;
Jesse Barnes652c3932009-08-17 13:31:43 -07005773
Chris Wilson6b383a72010-09-13 13:54:26 +01005774 intel_crtc_update_cursor(crtc, true);
Jesse Barnes79e53942008-11-07 14:24:08 -08005775
5776 return 0;
5777}
5778
5779/** Sets the color ramps on behalf of RandR */
5780void intel_crtc_fb_gamma_set(struct drm_crtc *crtc, u16 red, u16 green,
5781 u16 blue, int regno)
5782{
5783 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5784
5785 intel_crtc->lut_r[regno] = red >> 8;
5786 intel_crtc->lut_g[regno] = green >> 8;
5787 intel_crtc->lut_b[regno] = blue >> 8;
5788}
5789
Dave Airlieb8c00ac2009-10-06 13:54:01 +10005790void intel_crtc_fb_gamma_get(struct drm_crtc *crtc, u16 *red, u16 *green,
5791 u16 *blue, int regno)
5792{
5793 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5794
5795 *red = intel_crtc->lut_r[regno] << 8;
5796 *green = intel_crtc->lut_g[regno] << 8;
5797 *blue = intel_crtc->lut_b[regno] << 8;
5798}
5799
Jesse Barnes79e53942008-11-07 14:24:08 -08005800static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
James Simmons72034252010-08-03 01:33:19 +01005801 u16 *blue, uint32_t start, uint32_t size)
Jesse Barnes79e53942008-11-07 14:24:08 -08005802{
James Simmons72034252010-08-03 01:33:19 +01005803 int end = (start + size > 256) ? 256 : start + size, i;
Jesse Barnes79e53942008-11-07 14:24:08 -08005804 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08005805
James Simmons72034252010-08-03 01:33:19 +01005806 for (i = start; i < end; i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -08005807 intel_crtc->lut_r[i] = red[i] >> 8;
5808 intel_crtc->lut_g[i] = green[i] >> 8;
5809 intel_crtc->lut_b[i] = blue[i] >> 8;
5810 }
5811
5812 intel_crtc_load_lut(crtc);
5813}
5814
5815/**
5816 * Get a pipe with a simple mode set on it for doing load-based monitor
5817 * detection.
5818 *
5819 * It will be up to the load-detect code to adjust the pipe as appropriate for
Eric Anholtc751ce42010-03-25 11:48:48 -07005820 * its requirements. The pipe will be connected to no other encoders.
Jesse Barnes79e53942008-11-07 14:24:08 -08005821 *
Eric Anholtc751ce42010-03-25 11:48:48 -07005822 * Currently this code will only succeed if there is a pipe with no encoders
Jesse Barnes79e53942008-11-07 14:24:08 -08005823 * configured for it. In the future, it could choose to temporarily disable
5824 * some outputs to free up a pipe for its use.
5825 *
5826 * \return crtc, or NULL if no pipes are available.
5827 */
5828
5829/* VESA 640x480x72Hz mode to set on the pipe */
5830static struct drm_display_mode load_detect_mode = {
5831 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
5832 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
5833};
5834
Chris Wilsond2dff872011-04-19 08:36:26 +01005835static struct drm_framebuffer *
5836intel_framebuffer_create(struct drm_device *dev,
5837 struct drm_mode_fb_cmd *mode_cmd,
5838 struct drm_i915_gem_object *obj)
5839{
5840 struct intel_framebuffer *intel_fb;
5841 int ret;
5842
5843 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
5844 if (!intel_fb) {
5845 drm_gem_object_unreference_unlocked(&obj->base);
5846 return ERR_PTR(-ENOMEM);
5847 }
5848
5849 ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
5850 if (ret) {
5851 drm_gem_object_unreference_unlocked(&obj->base);
5852 kfree(intel_fb);
5853 return ERR_PTR(ret);
5854 }
5855
5856 return &intel_fb->base;
5857}
5858
5859static u32
5860intel_framebuffer_pitch_for_width(int width, int bpp)
5861{
5862 u32 pitch = DIV_ROUND_UP(width * bpp, 8);
5863 return ALIGN(pitch, 64);
5864}
5865
5866static u32
5867intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
5868{
5869 u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
5870 return ALIGN(pitch * mode->vdisplay, PAGE_SIZE);
5871}
5872
5873static struct drm_framebuffer *
5874intel_framebuffer_create_for_mode(struct drm_device *dev,
5875 struct drm_display_mode *mode,
5876 int depth, int bpp)
5877{
5878 struct drm_i915_gem_object *obj;
5879 struct drm_mode_fb_cmd mode_cmd;
5880
5881 obj = i915_gem_alloc_object(dev,
5882 intel_framebuffer_size_for_mode(mode, bpp));
5883 if (obj == NULL)
5884 return ERR_PTR(-ENOMEM);
5885
5886 mode_cmd.width = mode->hdisplay;
5887 mode_cmd.height = mode->vdisplay;
5888 mode_cmd.depth = depth;
5889 mode_cmd.bpp = bpp;
5890 mode_cmd.pitch = intel_framebuffer_pitch_for_width(mode_cmd.width, bpp);
5891
5892 return intel_framebuffer_create(dev, &mode_cmd, obj);
5893}
5894
5895static struct drm_framebuffer *
5896mode_fits_in_fbdev(struct drm_device *dev,
5897 struct drm_display_mode *mode)
5898{
5899 struct drm_i915_private *dev_priv = dev->dev_private;
5900 struct drm_i915_gem_object *obj;
5901 struct drm_framebuffer *fb;
5902
5903 if (dev_priv->fbdev == NULL)
5904 return NULL;
5905
5906 obj = dev_priv->fbdev->ifb.obj;
5907 if (obj == NULL)
5908 return NULL;
5909
5910 fb = &dev_priv->fbdev->ifb.base;
5911 if (fb->pitch < intel_framebuffer_pitch_for_width(mode->hdisplay,
5912 fb->bits_per_pixel))
5913 return NULL;
5914
5915 if (obj->base.size < mode->vdisplay * fb->pitch)
5916 return NULL;
5917
5918 return fb;
5919}
5920
Chris Wilson71731882011-04-19 23:10:58 +01005921bool intel_get_load_detect_pipe(struct intel_encoder *intel_encoder,
5922 struct drm_connector *connector,
5923 struct drm_display_mode *mode,
Chris Wilson8261b192011-04-19 23:18:09 +01005924 struct intel_load_detect_pipe *old)
Jesse Barnes79e53942008-11-07 14:24:08 -08005925{
5926 struct intel_crtc *intel_crtc;
5927 struct drm_crtc *possible_crtc;
Chris Wilson4ef69c72010-09-09 15:14:28 +01005928 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -08005929 struct drm_crtc *crtc = NULL;
5930 struct drm_device *dev = encoder->dev;
Chris Wilsond2dff872011-04-19 08:36:26 +01005931 struct drm_framebuffer *old_fb;
Jesse Barnes79e53942008-11-07 14:24:08 -08005932 int i = -1;
5933
Chris Wilsond2dff872011-04-19 08:36:26 +01005934 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
5935 connector->base.id, drm_get_connector_name(connector),
5936 encoder->base.id, drm_get_encoder_name(encoder));
5937
Jesse Barnes79e53942008-11-07 14:24:08 -08005938 /*
5939 * Algorithm gets a little messy:
Chris Wilson7a5e4802011-04-19 23:21:12 +01005940 *
Jesse Barnes79e53942008-11-07 14:24:08 -08005941 * - if the connector already has an assigned crtc, use it (but make
5942 * sure it's on first)
Chris Wilson7a5e4802011-04-19 23:21:12 +01005943 *
Jesse Barnes79e53942008-11-07 14:24:08 -08005944 * - try to find the first unused crtc that can drive this connector,
5945 * and use that if we find one
Jesse Barnes79e53942008-11-07 14:24:08 -08005946 */
5947
5948 /* See if we already have a CRTC for this connector */
5949 if (encoder->crtc) {
5950 crtc = encoder->crtc;
Chris Wilson8261b192011-04-19 23:18:09 +01005951
Jesse Barnes79e53942008-11-07 14:24:08 -08005952 intel_crtc = to_intel_crtc(crtc);
Chris Wilson8261b192011-04-19 23:18:09 +01005953 old->dpms_mode = intel_crtc->dpms_mode;
5954 old->load_detect_temp = false;
5955
5956 /* Make sure the crtc and connector are running */
Jesse Barnes79e53942008-11-07 14:24:08 -08005957 if (intel_crtc->dpms_mode != DRM_MODE_DPMS_ON) {
Chris Wilson64927112011-04-20 07:25:26 +01005958 struct drm_encoder_helper_funcs *encoder_funcs;
5959 struct drm_crtc_helper_funcs *crtc_funcs;
5960
Jesse Barnes79e53942008-11-07 14:24:08 -08005961 crtc_funcs = crtc->helper_private;
5962 crtc_funcs->dpms(crtc, DRM_MODE_DPMS_ON);
Chris Wilson64927112011-04-20 07:25:26 +01005963
5964 encoder_funcs = encoder->helper_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08005965 encoder_funcs->dpms(encoder, DRM_MODE_DPMS_ON);
5966 }
Chris Wilson8261b192011-04-19 23:18:09 +01005967
Chris Wilson71731882011-04-19 23:10:58 +01005968 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -08005969 }
5970
5971 /* Find an unused one (if possible) */
5972 list_for_each_entry(possible_crtc, &dev->mode_config.crtc_list, head) {
5973 i++;
5974 if (!(encoder->possible_crtcs & (1 << i)))
5975 continue;
5976 if (!possible_crtc->enabled) {
5977 crtc = possible_crtc;
5978 break;
5979 }
Jesse Barnes79e53942008-11-07 14:24:08 -08005980 }
5981
5982 /*
5983 * If we didn't find an unused CRTC, don't use any.
5984 */
5985 if (!crtc) {
Chris Wilson71731882011-04-19 23:10:58 +01005986 DRM_DEBUG_KMS("no pipe available for load-detect\n");
5987 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08005988 }
5989
5990 encoder->crtc = crtc;
Zhenyu Wangc1c43972010-03-30 14:39:30 +08005991 connector->encoder = encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08005992
5993 intel_crtc = to_intel_crtc(crtc);
Chris Wilson8261b192011-04-19 23:18:09 +01005994 old->dpms_mode = intel_crtc->dpms_mode;
5995 old->load_detect_temp = true;
Chris Wilsond2dff872011-04-19 08:36:26 +01005996 old->release_fb = NULL;
Jesse Barnes79e53942008-11-07 14:24:08 -08005997
Chris Wilson64927112011-04-20 07:25:26 +01005998 if (!mode)
5999 mode = &load_detect_mode;
Jesse Barnes79e53942008-11-07 14:24:08 -08006000
Chris Wilsond2dff872011-04-19 08:36:26 +01006001 old_fb = crtc->fb;
6002
6003 /* We need a framebuffer large enough to accommodate all accesses
6004 * that the plane may generate whilst we perform load detection.
6005 * We can not rely on the fbcon either being present (we get called
6006 * during its initialisation to detect all boot displays, or it may
6007 * not even exist) or that it is large enough to satisfy the
6008 * requested mode.
6009 */
6010 crtc->fb = mode_fits_in_fbdev(dev, mode);
6011 if (crtc->fb == NULL) {
6012 DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
6013 crtc->fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
6014 old->release_fb = crtc->fb;
6015 } else
6016 DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
6017 if (IS_ERR(crtc->fb)) {
6018 DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
6019 crtc->fb = old_fb;
6020 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08006021 }
Chris Wilsond2dff872011-04-19 08:36:26 +01006022
6023 if (!drm_crtc_helper_set_mode(crtc, mode, 0, 0, old_fb)) {
Chris Wilson64927112011-04-20 07:25:26 +01006024 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
Chris Wilsond2dff872011-04-19 08:36:26 +01006025 if (old->release_fb)
6026 old->release_fb->funcs->destroy(old->release_fb);
6027 crtc->fb = old_fb;
Chris Wilson64927112011-04-20 07:25:26 +01006028 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08006029 }
Chris Wilson71731882011-04-19 23:10:58 +01006030
Jesse Barnes79e53942008-11-07 14:24:08 -08006031 /* let the connector get through one full cycle before testing */
Jesse Barnes9d0498a2010-08-18 13:20:54 -07006032 intel_wait_for_vblank(dev, intel_crtc->pipe);
Jesse Barnes79e53942008-11-07 14:24:08 -08006033
Chris Wilson71731882011-04-19 23:10:58 +01006034 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -08006035}
6036
Zhenyu Wangc1c43972010-03-30 14:39:30 +08006037void intel_release_load_detect_pipe(struct intel_encoder *intel_encoder,
Chris Wilson8261b192011-04-19 23:18:09 +01006038 struct drm_connector *connector,
6039 struct intel_load_detect_pipe *old)
Jesse Barnes79e53942008-11-07 14:24:08 -08006040{
Chris Wilson4ef69c72010-09-09 15:14:28 +01006041 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -08006042 struct drm_device *dev = encoder->dev;
6043 struct drm_crtc *crtc = encoder->crtc;
6044 struct drm_encoder_helper_funcs *encoder_funcs = encoder->helper_private;
6045 struct drm_crtc_helper_funcs *crtc_funcs = crtc->helper_private;
6046
Chris Wilsond2dff872011-04-19 08:36:26 +01006047 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
6048 connector->base.id, drm_get_connector_name(connector),
6049 encoder->base.id, drm_get_encoder_name(encoder));
6050
Chris Wilson8261b192011-04-19 23:18:09 +01006051 if (old->load_detect_temp) {
Zhenyu Wangc1c43972010-03-30 14:39:30 +08006052 connector->encoder = NULL;
Jesse Barnes79e53942008-11-07 14:24:08 -08006053 drm_helper_disable_unused_functions(dev);
Chris Wilsond2dff872011-04-19 08:36:26 +01006054
6055 if (old->release_fb)
6056 old->release_fb->funcs->destroy(old->release_fb);
6057
Chris Wilson0622a532011-04-21 09:32:11 +01006058 return;
Jesse Barnes79e53942008-11-07 14:24:08 -08006059 }
6060
Eric Anholtc751ce42010-03-25 11:48:48 -07006061 /* Switch crtc and encoder back off if necessary */
Chris Wilson0622a532011-04-21 09:32:11 +01006062 if (old->dpms_mode != DRM_MODE_DPMS_ON) {
6063 encoder_funcs->dpms(encoder, old->dpms_mode);
Chris Wilson8261b192011-04-19 23:18:09 +01006064 crtc_funcs->dpms(crtc, old->dpms_mode);
Jesse Barnes79e53942008-11-07 14:24:08 -08006065 }
6066}
6067
6068/* Returns the clock of the currently programmed mode of the given pipe. */
6069static int intel_crtc_clock_get(struct drm_device *dev, struct drm_crtc *crtc)
6070{
6071 struct drm_i915_private *dev_priv = dev->dev_private;
6072 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6073 int pipe = intel_crtc->pipe;
Jesse Barnes548f2452011-02-17 10:40:53 -08006074 u32 dpll = I915_READ(DPLL(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08006075 u32 fp;
6076 intel_clock_t clock;
6077
6078 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
Chris Wilson39adb7a2011-04-22 22:17:21 +01006079 fp = I915_READ(FP0(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08006080 else
Chris Wilson39adb7a2011-04-22 22:17:21 +01006081 fp = I915_READ(FP1(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08006082
6083 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
Adam Jacksonf2b115e2009-12-03 17:14:42 -05006084 if (IS_PINEVIEW(dev)) {
6085 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
6086 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
Shaohua Li21778322009-02-23 15:19:16 +08006087 } else {
6088 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
6089 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
6090 }
6091
Chris Wilsona6c45cf2010-09-17 00:32:17 +01006092 if (!IS_GEN2(dev)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05006093 if (IS_PINEVIEW(dev))
6094 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
6095 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
Shaohua Li21778322009-02-23 15:19:16 +08006096 else
6097 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
Jesse Barnes79e53942008-11-07 14:24:08 -08006098 DPLL_FPA01_P1_POST_DIV_SHIFT);
6099
6100 switch (dpll & DPLL_MODE_MASK) {
6101 case DPLLB_MODE_DAC_SERIAL:
6102 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
6103 5 : 10;
6104 break;
6105 case DPLLB_MODE_LVDS:
6106 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
6107 7 : 14;
6108 break;
6109 default:
Zhao Yakui28c97732009-10-09 11:39:41 +08006110 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
Jesse Barnes79e53942008-11-07 14:24:08 -08006111 "mode\n", (int)(dpll & DPLL_MODE_MASK));
6112 return 0;
6113 }
6114
6115 /* XXX: Handle the 100Mhz refclk */
Shaohua Li21778322009-02-23 15:19:16 +08006116 intel_clock(dev, 96000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08006117 } else {
6118 bool is_lvds = (pipe == 1) && (I915_READ(LVDS) & LVDS_PORT_EN);
6119
6120 if (is_lvds) {
6121 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
6122 DPLL_FPA01_P1_POST_DIV_SHIFT);
6123 clock.p2 = 14;
6124
6125 if ((dpll & PLL_REF_INPUT_MASK) ==
6126 PLLB_REF_INPUT_SPREADSPECTRUMIN) {
6127 /* XXX: might not be 66MHz */
Shaohua Li21778322009-02-23 15:19:16 +08006128 intel_clock(dev, 66000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08006129 } else
Shaohua Li21778322009-02-23 15:19:16 +08006130 intel_clock(dev, 48000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08006131 } else {
6132 if (dpll & PLL_P1_DIVIDE_BY_TWO)
6133 clock.p1 = 2;
6134 else {
6135 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
6136 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
6137 }
6138 if (dpll & PLL_P2_DIVIDE_BY_4)
6139 clock.p2 = 4;
6140 else
6141 clock.p2 = 2;
6142
Shaohua Li21778322009-02-23 15:19:16 +08006143 intel_clock(dev, 48000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08006144 }
6145 }
6146
6147 /* XXX: It would be nice to validate the clocks, but we can't reuse
6148 * i830PllIsValid() because it relies on the xf86_config connector
6149 * configuration being accurate, which it isn't necessarily.
6150 */
6151
6152 return clock.dot;
6153}
6154
6155/** Returns the currently programmed mode of the given pipe. */
6156struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
6157 struct drm_crtc *crtc)
6158{
Jesse Barnes548f2452011-02-17 10:40:53 -08006159 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08006160 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6161 int pipe = intel_crtc->pipe;
6162 struct drm_display_mode *mode;
Jesse Barnes548f2452011-02-17 10:40:53 -08006163 int htot = I915_READ(HTOTAL(pipe));
6164 int hsync = I915_READ(HSYNC(pipe));
6165 int vtot = I915_READ(VTOTAL(pipe));
6166 int vsync = I915_READ(VSYNC(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08006167
6168 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
6169 if (!mode)
6170 return NULL;
6171
6172 mode->clock = intel_crtc_clock_get(dev, crtc);
6173 mode->hdisplay = (htot & 0xffff) + 1;
6174 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
6175 mode->hsync_start = (hsync & 0xffff) + 1;
6176 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
6177 mode->vdisplay = (vtot & 0xffff) + 1;
6178 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
6179 mode->vsync_start = (vsync & 0xffff) + 1;
6180 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
6181
6182 drm_mode_set_name(mode);
6183 drm_mode_set_crtcinfo(mode, 0);
6184
6185 return mode;
6186}
6187
Jesse Barnes652c3932009-08-17 13:31:43 -07006188#define GPU_IDLE_TIMEOUT 500 /* ms */
6189
6190/* When this timer fires, we've been idle for awhile */
6191static void intel_gpu_idle_timer(unsigned long arg)
6192{
6193 struct drm_device *dev = (struct drm_device *)arg;
6194 drm_i915_private_t *dev_priv = dev->dev_private;
6195
Chris Wilsonff7ea4c2010-12-08 09:43:41 +00006196 if (!list_empty(&dev_priv->mm.active_list)) {
6197 /* Still processing requests, so just re-arm the timer. */
6198 mod_timer(&dev_priv->idle_timer, jiffies +
6199 msecs_to_jiffies(GPU_IDLE_TIMEOUT));
6200 return;
6201 }
Jesse Barnes652c3932009-08-17 13:31:43 -07006202
Chris Wilsonff7ea4c2010-12-08 09:43:41 +00006203 dev_priv->busy = false;
Eric Anholt01dfba92009-09-06 15:18:53 -07006204 queue_work(dev_priv->wq, &dev_priv->idle_work);
Jesse Barnes652c3932009-08-17 13:31:43 -07006205}
6206
Jesse Barnes652c3932009-08-17 13:31:43 -07006207#define CRTC_IDLE_TIMEOUT 1000 /* ms */
6208
6209static void intel_crtc_idle_timer(unsigned long arg)
6210{
6211 struct intel_crtc *intel_crtc = (struct intel_crtc *)arg;
6212 struct drm_crtc *crtc = &intel_crtc->base;
6213 drm_i915_private_t *dev_priv = crtc->dev->dev_private;
Chris Wilsonff7ea4c2010-12-08 09:43:41 +00006214 struct intel_framebuffer *intel_fb;
6215
6216 intel_fb = to_intel_framebuffer(crtc->fb);
6217 if (intel_fb && intel_fb->obj->active) {
6218 /* The framebuffer is still being accessed by the GPU. */
6219 mod_timer(&intel_crtc->idle_timer, jiffies +
6220 msecs_to_jiffies(CRTC_IDLE_TIMEOUT));
6221 return;
6222 }
Jesse Barnes652c3932009-08-17 13:31:43 -07006223
Jesse Barnes652c3932009-08-17 13:31:43 -07006224 intel_crtc->busy = false;
Eric Anholt01dfba92009-09-06 15:18:53 -07006225 queue_work(dev_priv->wq, &dev_priv->idle_work);
Jesse Barnes652c3932009-08-17 13:31:43 -07006226}
6227
Daniel Vetter3dec0092010-08-20 21:40:52 +02006228static void intel_increase_pllclock(struct drm_crtc *crtc)
Jesse Barnes652c3932009-08-17 13:31:43 -07006229{
6230 struct drm_device *dev = crtc->dev;
6231 drm_i915_private_t *dev_priv = dev->dev_private;
6232 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6233 int pipe = intel_crtc->pipe;
Jesse Barnesdbdc6472010-12-30 09:36:39 -08006234 int dpll_reg = DPLL(pipe);
6235 int dpll;
Jesse Barnes652c3932009-08-17 13:31:43 -07006236
Eric Anholtbad720f2009-10-22 16:11:14 -07006237 if (HAS_PCH_SPLIT(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -07006238 return;
6239
6240 if (!dev_priv->lvds_downclock_avail)
6241 return;
6242
Jesse Barnesdbdc6472010-12-30 09:36:39 -08006243 dpll = I915_READ(dpll_reg);
Jesse Barnes652c3932009-08-17 13:31:43 -07006244 if (!HAS_PIPE_CXSR(dev) && (dpll & DISPLAY_RATE_SELECT_FPA1)) {
Zhao Yakui44d98a62009-10-09 11:39:40 +08006245 DRM_DEBUG_DRIVER("upclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07006246
6247 /* Unlock panel regs */
Jesse Barnesdbdc6472010-12-30 09:36:39 -08006248 I915_WRITE(PP_CONTROL,
6249 I915_READ(PP_CONTROL) | PANEL_UNLOCK_REGS);
Jesse Barnes652c3932009-08-17 13:31:43 -07006250
6251 dpll &= ~DISPLAY_RATE_SELECT_FPA1;
6252 I915_WRITE(dpll_reg, dpll);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07006253 intel_wait_for_vblank(dev, pipe);
Jesse Barnesdbdc6472010-12-30 09:36:39 -08006254
Jesse Barnes652c3932009-08-17 13:31:43 -07006255 dpll = I915_READ(dpll_reg);
6256 if (dpll & DISPLAY_RATE_SELECT_FPA1)
Zhao Yakui44d98a62009-10-09 11:39:40 +08006257 DRM_DEBUG_DRIVER("failed to upclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07006258
6259 /* ...and lock them again */
6260 I915_WRITE(PP_CONTROL, I915_READ(PP_CONTROL) & 0x3);
6261 }
6262
6263 /* Schedule downclock */
Daniel Vetter3dec0092010-08-20 21:40:52 +02006264 mod_timer(&intel_crtc->idle_timer, jiffies +
6265 msecs_to_jiffies(CRTC_IDLE_TIMEOUT));
Jesse Barnes652c3932009-08-17 13:31:43 -07006266}
6267
6268static void intel_decrease_pllclock(struct drm_crtc *crtc)
6269{
6270 struct drm_device *dev = crtc->dev;
6271 drm_i915_private_t *dev_priv = dev->dev_private;
6272 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6273 int pipe = intel_crtc->pipe;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006274 int dpll_reg = DPLL(pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07006275 int dpll = I915_READ(dpll_reg);
6276
Eric Anholtbad720f2009-10-22 16:11:14 -07006277 if (HAS_PCH_SPLIT(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -07006278 return;
6279
6280 if (!dev_priv->lvds_downclock_avail)
6281 return;
6282
6283 /*
6284 * Since this is called by a timer, we should never get here in
6285 * the manual case.
6286 */
6287 if (!HAS_PIPE_CXSR(dev) && intel_crtc->lowfreq_avail) {
Zhao Yakui44d98a62009-10-09 11:39:40 +08006288 DRM_DEBUG_DRIVER("downclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07006289
6290 /* Unlock panel regs */
Jesse Barnes4a655f02010-07-22 13:18:18 -07006291 I915_WRITE(PP_CONTROL, I915_READ(PP_CONTROL) |
6292 PANEL_UNLOCK_REGS);
Jesse Barnes652c3932009-08-17 13:31:43 -07006293
6294 dpll |= DISPLAY_RATE_SELECT_FPA1;
6295 I915_WRITE(dpll_reg, dpll);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07006296 intel_wait_for_vblank(dev, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07006297 dpll = I915_READ(dpll_reg);
6298 if (!(dpll & DISPLAY_RATE_SELECT_FPA1))
Zhao Yakui44d98a62009-10-09 11:39:40 +08006299 DRM_DEBUG_DRIVER("failed to downclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07006300
6301 /* ...and lock them again */
6302 I915_WRITE(PP_CONTROL, I915_READ(PP_CONTROL) & 0x3);
6303 }
6304
6305}
6306
6307/**
6308 * intel_idle_update - adjust clocks for idleness
6309 * @work: work struct
6310 *
6311 * Either the GPU or display (or both) went idle. Check the busy status
6312 * here and adjust the CRTC and GPU clocks as necessary.
6313 */
6314static void intel_idle_update(struct work_struct *work)
6315{
6316 drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
6317 idle_work);
6318 struct drm_device *dev = dev_priv->dev;
6319 struct drm_crtc *crtc;
6320 struct intel_crtc *intel_crtc;
6321
6322 if (!i915_powersave)
6323 return;
6324
6325 mutex_lock(&dev->struct_mutex);
6326
Jesse Barnes7648fa92010-05-20 14:28:11 -07006327 i915_update_gfx_val(dev_priv);
6328
Jesse Barnes652c3932009-08-17 13:31:43 -07006329 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
6330 /* Skip inactive CRTCs */
6331 if (!crtc->fb)
6332 continue;
6333
6334 intel_crtc = to_intel_crtc(crtc);
6335 if (!intel_crtc->busy)
6336 intel_decrease_pllclock(crtc);
6337 }
6338
Li Peng45ac22c2010-06-12 23:38:35 +08006339
Jesse Barnes652c3932009-08-17 13:31:43 -07006340 mutex_unlock(&dev->struct_mutex);
6341}
6342
6343/**
6344 * intel_mark_busy - mark the GPU and possibly the display busy
6345 * @dev: drm device
6346 * @obj: object we're operating on
6347 *
6348 * Callers can use this function to indicate that the GPU is busy processing
6349 * commands. If @obj matches one of the CRTC objects (i.e. it's a scanout
6350 * buffer), we'll also mark the display as busy, so we know to increase its
6351 * clock frequency.
6352 */
Chris Wilson05394f32010-11-08 19:18:58 +00006353void intel_mark_busy(struct drm_device *dev, struct drm_i915_gem_object *obj)
Jesse Barnes652c3932009-08-17 13:31:43 -07006354{
6355 drm_i915_private_t *dev_priv = dev->dev_private;
6356 struct drm_crtc *crtc = NULL;
6357 struct intel_framebuffer *intel_fb;
6358 struct intel_crtc *intel_crtc;
6359
Zhenyu Wang5e17ee72009-09-03 09:30:06 +08006360 if (!drm_core_check_feature(dev, DRIVER_MODESET))
6361 return;
6362
Alexander Lam18b21902011-01-03 13:28:56 -05006363 if (!dev_priv->busy)
Chris Wilson28cf7982009-11-30 01:08:56 +00006364 dev_priv->busy = true;
Alexander Lam18b21902011-01-03 13:28:56 -05006365 else
Chris Wilson28cf7982009-11-30 01:08:56 +00006366 mod_timer(&dev_priv->idle_timer, jiffies +
6367 msecs_to_jiffies(GPU_IDLE_TIMEOUT));
Jesse Barnes652c3932009-08-17 13:31:43 -07006368
6369 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
6370 if (!crtc->fb)
6371 continue;
6372
6373 intel_crtc = to_intel_crtc(crtc);
6374 intel_fb = to_intel_framebuffer(crtc->fb);
6375 if (intel_fb->obj == obj) {
6376 if (!intel_crtc->busy) {
6377 /* Non-busy -> busy, upclock */
Daniel Vetter3dec0092010-08-20 21:40:52 +02006378 intel_increase_pllclock(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -07006379 intel_crtc->busy = true;
6380 } else {
6381 /* Busy -> busy, put off timer */
6382 mod_timer(&intel_crtc->idle_timer, jiffies +
6383 msecs_to_jiffies(CRTC_IDLE_TIMEOUT));
6384 }
6385 }
6386 }
6387}
6388
Jesse Barnes79e53942008-11-07 14:24:08 -08006389static void intel_crtc_destroy(struct drm_crtc *crtc)
6390{
6391 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02006392 struct drm_device *dev = crtc->dev;
6393 struct intel_unpin_work *work;
6394 unsigned long flags;
6395
6396 spin_lock_irqsave(&dev->event_lock, flags);
6397 work = intel_crtc->unpin_work;
6398 intel_crtc->unpin_work = NULL;
6399 spin_unlock_irqrestore(&dev->event_lock, flags);
6400
6401 if (work) {
6402 cancel_work_sync(&work->work);
6403 kfree(work);
6404 }
Jesse Barnes79e53942008-11-07 14:24:08 -08006405
6406 drm_crtc_cleanup(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02006407
Jesse Barnes79e53942008-11-07 14:24:08 -08006408 kfree(intel_crtc);
6409}
6410
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006411static void intel_unpin_work_fn(struct work_struct *__work)
6412{
6413 struct intel_unpin_work *work =
6414 container_of(__work, struct intel_unpin_work, work);
6415
6416 mutex_lock(&work->dev->struct_mutex);
Jesse Barnesb1b87f62010-01-26 14:40:05 -08006417 i915_gem_object_unpin(work->old_fb_obj);
Chris Wilson05394f32010-11-08 19:18:58 +00006418 drm_gem_object_unreference(&work->pending_flip_obj->base);
6419 drm_gem_object_unreference(&work->old_fb_obj->base);
Chris Wilsond9e86c02010-11-10 16:40:20 +00006420
Chris Wilson7782de32011-07-08 12:22:41 +01006421 intel_update_fbc(work->dev);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006422 mutex_unlock(&work->dev->struct_mutex);
6423 kfree(work);
6424}
6425
Jesse Barnes1afe3e92010-03-26 10:35:20 -07006426static void do_intel_finish_page_flip(struct drm_device *dev,
Mario Kleiner49b14a52010-12-09 07:00:07 +01006427 struct drm_crtc *crtc)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006428{
6429 drm_i915_private_t *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006430 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6431 struct intel_unpin_work *work;
Chris Wilson05394f32010-11-08 19:18:58 +00006432 struct drm_i915_gem_object *obj;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006433 struct drm_pending_vblank_event *e;
Mario Kleiner49b14a52010-12-09 07:00:07 +01006434 struct timeval tnow, tvbl;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006435 unsigned long flags;
6436
6437 /* Ignore early vblank irqs */
6438 if (intel_crtc == NULL)
6439 return;
6440
Mario Kleiner49b14a52010-12-09 07:00:07 +01006441 do_gettimeofday(&tnow);
6442
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006443 spin_lock_irqsave(&dev->event_lock, flags);
6444 work = intel_crtc->unpin_work;
6445 if (work == NULL || !work->pending) {
6446 spin_unlock_irqrestore(&dev->event_lock, flags);
6447 return;
6448 }
6449
6450 intel_crtc->unpin_work = NULL;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006451
6452 if (work->event) {
6453 e = work->event;
Mario Kleiner49b14a52010-12-09 07:00:07 +01006454 e->event.sequence = drm_vblank_count_and_time(dev, intel_crtc->pipe, &tvbl);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01006455
6456 /* Called before vblank count and timestamps have
6457 * been updated for the vblank interval of flip
6458 * completion? Need to increment vblank count and
6459 * add one videorefresh duration to returned timestamp
Mario Kleiner49b14a52010-12-09 07:00:07 +01006460 * to account for this. We assume this happened if we
6461 * get called over 0.9 frame durations after the last
6462 * timestamped vblank.
6463 *
6464 * This calculation can not be used with vrefresh rates
6465 * below 5Hz (10Hz to be on the safe side) without
6466 * promoting to 64 integers.
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01006467 */
Mario Kleiner49b14a52010-12-09 07:00:07 +01006468 if (10 * (timeval_to_ns(&tnow) - timeval_to_ns(&tvbl)) >
6469 9 * crtc->framedur_ns) {
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01006470 e->event.sequence++;
Mario Kleiner49b14a52010-12-09 07:00:07 +01006471 tvbl = ns_to_timeval(timeval_to_ns(&tvbl) +
6472 crtc->framedur_ns);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01006473 }
6474
Mario Kleiner49b14a52010-12-09 07:00:07 +01006475 e->event.tv_sec = tvbl.tv_sec;
6476 e->event.tv_usec = tvbl.tv_usec;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01006477
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006478 list_add_tail(&e->base.link,
6479 &e->base.file_priv->event_list);
6480 wake_up_interruptible(&e->base.file_priv->event_wait);
6481 }
6482
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01006483 drm_vblank_put(dev, intel_crtc->pipe);
6484
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006485 spin_unlock_irqrestore(&dev->event_lock, flags);
6486
Chris Wilson05394f32010-11-08 19:18:58 +00006487 obj = work->old_fb_obj;
Chris Wilsond9e86c02010-11-10 16:40:20 +00006488
Chris Wilsone59f2ba2010-10-07 17:28:15 +01006489 atomic_clear_mask(1 << intel_crtc->plane,
Chris Wilson05394f32010-11-08 19:18:58 +00006490 &obj->pending_flip.counter);
6491 if (atomic_read(&obj->pending_flip) == 0)
Chris Wilsonf787a5f2010-09-24 16:02:42 +01006492 wake_up(&dev_priv->pending_flip_queue);
Chris Wilsond9e86c02010-11-10 16:40:20 +00006493
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006494 schedule_work(&work->work);
Jesse Barnese5510fa2010-07-01 16:48:37 -07006495
6496 trace_i915_flip_complete(intel_crtc->plane, work->pending_flip_obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006497}
6498
Jesse Barnes1afe3e92010-03-26 10:35:20 -07006499void intel_finish_page_flip(struct drm_device *dev, int pipe)
6500{
6501 drm_i915_private_t *dev_priv = dev->dev_private;
6502 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
6503
Mario Kleiner49b14a52010-12-09 07:00:07 +01006504 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07006505}
6506
6507void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
6508{
6509 drm_i915_private_t *dev_priv = dev->dev_private;
6510 struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];
6511
Mario Kleiner49b14a52010-12-09 07:00:07 +01006512 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07006513}
6514
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006515void intel_prepare_page_flip(struct drm_device *dev, int plane)
6516{
6517 drm_i915_private_t *dev_priv = dev->dev_private;
6518 struct intel_crtc *intel_crtc =
6519 to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
6520 unsigned long flags;
6521
6522 spin_lock_irqsave(&dev->event_lock, flags);
Jesse Barnesde3f4402010-01-14 13:18:02 -08006523 if (intel_crtc->unpin_work) {
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01006524 if ((++intel_crtc->unpin_work->pending) > 1)
6525 DRM_ERROR("Prepared flip multiple times\n");
Jesse Barnesde3f4402010-01-14 13:18:02 -08006526 } else {
6527 DRM_DEBUG_DRIVER("preparing flip with no unpin work?\n");
6528 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006529 spin_unlock_irqrestore(&dev->event_lock, flags);
6530}
6531
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006532static int intel_gen2_queue_flip(struct drm_device *dev,
6533 struct drm_crtc *crtc,
6534 struct drm_framebuffer *fb,
6535 struct drm_i915_gem_object *obj)
6536{
6537 struct drm_i915_private *dev_priv = dev->dev_private;
6538 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6539 unsigned long offset;
6540 u32 flip_mask;
6541 int ret;
6542
6543 ret = intel_pin_and_fence_fb_obj(dev, obj, LP_RING(dev_priv));
6544 if (ret)
6545 goto out;
6546
6547 /* Offset into the new buffer for cases of shared fbs between CRTCs */
6548 offset = crtc->y * fb->pitch + crtc->x * fb->bits_per_pixel/8;
6549
6550 ret = BEGIN_LP_RING(6);
6551 if (ret)
6552 goto out;
6553
6554 /* Can't queue multiple flips, so wait for the previous
6555 * one to finish before executing the next.
6556 */
6557 if (intel_crtc->plane)
6558 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
6559 else
6560 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
6561 OUT_RING(MI_WAIT_FOR_EVENT | flip_mask);
6562 OUT_RING(MI_NOOP);
6563 OUT_RING(MI_DISPLAY_FLIP |
6564 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
6565 OUT_RING(fb->pitch);
6566 OUT_RING(obj->gtt_offset + offset);
6567 OUT_RING(MI_NOOP);
6568 ADVANCE_LP_RING();
6569out:
6570 return ret;
6571}
6572
6573static int intel_gen3_queue_flip(struct drm_device *dev,
6574 struct drm_crtc *crtc,
6575 struct drm_framebuffer *fb,
6576 struct drm_i915_gem_object *obj)
6577{
6578 struct drm_i915_private *dev_priv = dev->dev_private;
6579 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6580 unsigned long offset;
6581 u32 flip_mask;
6582 int ret;
6583
6584 ret = intel_pin_and_fence_fb_obj(dev, obj, LP_RING(dev_priv));
6585 if (ret)
6586 goto out;
6587
6588 /* Offset into the new buffer for cases of shared fbs between CRTCs */
6589 offset = crtc->y * fb->pitch + crtc->x * fb->bits_per_pixel/8;
6590
6591 ret = BEGIN_LP_RING(6);
6592 if (ret)
6593 goto out;
6594
6595 if (intel_crtc->plane)
6596 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
6597 else
6598 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
6599 OUT_RING(MI_WAIT_FOR_EVENT | flip_mask);
6600 OUT_RING(MI_NOOP);
6601 OUT_RING(MI_DISPLAY_FLIP_I915 |
6602 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
6603 OUT_RING(fb->pitch);
6604 OUT_RING(obj->gtt_offset + offset);
6605 OUT_RING(MI_NOOP);
6606
6607 ADVANCE_LP_RING();
6608out:
6609 return ret;
6610}
6611
6612static int intel_gen4_queue_flip(struct drm_device *dev,
6613 struct drm_crtc *crtc,
6614 struct drm_framebuffer *fb,
6615 struct drm_i915_gem_object *obj)
6616{
6617 struct drm_i915_private *dev_priv = dev->dev_private;
6618 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6619 uint32_t pf, pipesrc;
6620 int ret;
6621
6622 ret = intel_pin_and_fence_fb_obj(dev, obj, LP_RING(dev_priv));
6623 if (ret)
6624 goto out;
6625
6626 ret = BEGIN_LP_RING(4);
6627 if (ret)
6628 goto out;
6629
6630 /* i965+ uses the linear or tiled offsets from the
6631 * Display Registers (which do not change across a page-flip)
6632 * so we need only reprogram the base address.
6633 */
6634 OUT_RING(MI_DISPLAY_FLIP |
6635 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
6636 OUT_RING(fb->pitch);
6637 OUT_RING(obj->gtt_offset | obj->tiling_mode);
6638
6639 /* XXX Enabling the panel-fitter across page-flip is so far
6640 * untested on non-native modes, so ignore it for now.
6641 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
6642 */
6643 pf = 0;
6644 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
6645 OUT_RING(pf | pipesrc);
6646 ADVANCE_LP_RING();
6647out:
6648 return ret;
6649}
6650
6651static int intel_gen6_queue_flip(struct drm_device *dev,
6652 struct drm_crtc *crtc,
6653 struct drm_framebuffer *fb,
6654 struct drm_i915_gem_object *obj)
6655{
6656 struct drm_i915_private *dev_priv = dev->dev_private;
6657 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6658 uint32_t pf, pipesrc;
6659 int ret;
6660
6661 ret = intel_pin_and_fence_fb_obj(dev, obj, LP_RING(dev_priv));
6662 if (ret)
6663 goto out;
6664
6665 ret = BEGIN_LP_RING(4);
6666 if (ret)
6667 goto out;
6668
6669 OUT_RING(MI_DISPLAY_FLIP |
6670 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
6671 OUT_RING(fb->pitch | obj->tiling_mode);
6672 OUT_RING(obj->gtt_offset);
6673
6674 pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
6675 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
6676 OUT_RING(pf | pipesrc);
6677 ADVANCE_LP_RING();
6678out:
6679 return ret;
6680}
6681
Jesse Barnes7c9017e2011-06-16 12:18:54 -07006682/*
6683 * On gen7 we currently use the blit ring because (in early silicon at least)
6684 * the render ring doesn't give us interrpts for page flip completion, which
6685 * means clients will hang after the first flip is queued. Fortunately the
6686 * blit ring generates interrupts properly, so use it instead.
6687 */
6688static int intel_gen7_queue_flip(struct drm_device *dev,
6689 struct drm_crtc *crtc,
6690 struct drm_framebuffer *fb,
6691 struct drm_i915_gem_object *obj)
6692{
6693 struct drm_i915_private *dev_priv = dev->dev_private;
6694 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6695 struct intel_ring_buffer *ring = &dev_priv->ring[BCS];
6696 int ret;
6697
6698 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
6699 if (ret)
6700 goto out;
6701
6702 ret = intel_ring_begin(ring, 4);
6703 if (ret)
6704 goto out;
6705
6706 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | (intel_crtc->plane << 19));
6707 intel_ring_emit(ring, (fb->pitch | obj->tiling_mode));
6708 intel_ring_emit(ring, (obj->gtt_offset));
6709 intel_ring_emit(ring, (MI_NOOP));
6710 intel_ring_advance(ring);
6711out:
6712 return ret;
6713}
6714
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006715static int intel_default_queue_flip(struct drm_device *dev,
6716 struct drm_crtc *crtc,
6717 struct drm_framebuffer *fb,
6718 struct drm_i915_gem_object *obj)
6719{
6720 return -ENODEV;
6721}
6722
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006723static int intel_crtc_page_flip(struct drm_crtc *crtc,
6724 struct drm_framebuffer *fb,
6725 struct drm_pending_vblank_event *event)
6726{
6727 struct drm_device *dev = crtc->dev;
6728 struct drm_i915_private *dev_priv = dev->dev_private;
6729 struct intel_framebuffer *intel_fb;
Chris Wilson05394f32010-11-08 19:18:58 +00006730 struct drm_i915_gem_object *obj;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006731 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6732 struct intel_unpin_work *work;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006733 unsigned long flags;
Chris Wilson52e68632010-08-08 10:15:59 +01006734 int ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006735
6736 work = kzalloc(sizeof *work, GFP_KERNEL);
6737 if (work == NULL)
6738 return -ENOMEM;
6739
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006740 work->event = event;
6741 work->dev = crtc->dev;
6742 intel_fb = to_intel_framebuffer(crtc->fb);
Jesse Barnesb1b87f62010-01-26 14:40:05 -08006743 work->old_fb_obj = intel_fb->obj;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006744 INIT_WORK(&work->work, intel_unpin_work_fn);
6745
6746 /* We borrow the event spin lock for protecting unpin_work */
6747 spin_lock_irqsave(&dev->event_lock, flags);
6748 if (intel_crtc->unpin_work) {
6749 spin_unlock_irqrestore(&dev->event_lock, flags);
6750 kfree(work);
Chris Wilson468f0b42010-05-27 13:18:13 +01006751
6752 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006753 return -EBUSY;
6754 }
6755 intel_crtc->unpin_work = work;
6756 spin_unlock_irqrestore(&dev->event_lock, flags);
6757
6758 intel_fb = to_intel_framebuffer(fb);
6759 obj = intel_fb->obj;
6760
Chris Wilson468f0b42010-05-27 13:18:13 +01006761 mutex_lock(&dev->struct_mutex);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006762
Jesse Barnes75dfca80a2010-02-10 15:09:44 -08006763 /* Reference the objects for the scheduled work. */
Chris Wilson05394f32010-11-08 19:18:58 +00006764 drm_gem_object_reference(&work->old_fb_obj->base);
6765 drm_gem_object_reference(&obj->base);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006766
6767 crtc->fb = fb;
Chris Wilson96b099f2010-06-07 14:03:04 +01006768
6769 ret = drm_vblank_get(dev, intel_crtc->pipe);
6770 if (ret)
6771 goto cleanup_objs;
6772
Chris Wilsone1f99ce2010-10-27 12:45:26 +01006773 work->pending_flip_obj = obj;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01006774
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01006775 work->enable_stall_check = true;
6776
Chris Wilsone1f99ce2010-10-27 12:45:26 +01006777 /* Block clients from rendering to the new back buffer until
6778 * the flip occurs and the object is no longer visible.
6779 */
Chris Wilson05394f32010-11-08 19:18:58 +00006780 atomic_add(1 << intel_crtc->plane, &work->old_fb_obj->pending_flip);
Chris Wilsone1f99ce2010-10-27 12:45:26 +01006781
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006782 ret = dev_priv->display.queue_flip(dev, crtc, fb, obj);
6783 if (ret)
6784 goto cleanup_pending;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006785
Chris Wilson7782de32011-07-08 12:22:41 +01006786 intel_disable_fbc(dev);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006787 mutex_unlock(&dev->struct_mutex);
6788
Jesse Barnese5510fa2010-07-01 16:48:37 -07006789 trace_i915_flip_request(intel_crtc->plane, obj);
6790
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006791 return 0;
Chris Wilson96b099f2010-06-07 14:03:04 +01006792
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006793cleanup_pending:
6794 atomic_sub(1 << intel_crtc->plane, &work->old_fb_obj->pending_flip);
Chris Wilson96b099f2010-06-07 14:03:04 +01006795cleanup_objs:
Chris Wilson05394f32010-11-08 19:18:58 +00006796 drm_gem_object_unreference(&work->old_fb_obj->base);
6797 drm_gem_object_unreference(&obj->base);
Chris Wilson96b099f2010-06-07 14:03:04 +01006798 mutex_unlock(&dev->struct_mutex);
6799
6800 spin_lock_irqsave(&dev->event_lock, flags);
6801 intel_crtc->unpin_work = NULL;
6802 spin_unlock_irqrestore(&dev->event_lock, flags);
6803
6804 kfree(work);
6805
6806 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006807}
6808
Chris Wilson47f1c6c2010-12-03 15:37:31 +00006809static void intel_sanitize_modesetting(struct drm_device *dev,
6810 int pipe, int plane)
6811{
6812 struct drm_i915_private *dev_priv = dev->dev_private;
6813 u32 reg, val;
6814
6815 if (HAS_PCH_SPLIT(dev))
6816 return;
6817
6818 /* Who knows what state these registers were left in by the BIOS or
6819 * grub?
6820 *
6821 * If we leave the registers in a conflicting state (e.g. with the
6822 * display plane reading from the other pipe than the one we intend
6823 * to use) then when we attempt to teardown the active mode, we will
6824 * not disable the pipes and planes in the correct order -- leaving
6825 * a plane reading from a disabled pipe and possibly leading to
6826 * undefined behaviour.
6827 */
6828
6829 reg = DSPCNTR(plane);
6830 val = I915_READ(reg);
6831
6832 if ((val & DISPLAY_PLANE_ENABLE) == 0)
6833 return;
6834 if (!!(val & DISPPLANE_SEL_PIPE_MASK) == pipe)
6835 return;
6836
6837 /* This display plane is active and attached to the other CPU pipe. */
6838 pipe = !pipe;
6839
6840 /* Disable the plane and wait for it to stop reading from the pipe. */
Jesse Barnesb24e7172011-01-04 15:09:30 -08006841 intel_disable_plane(dev_priv, plane, pipe);
6842 intel_disable_pipe(dev_priv, pipe);
Chris Wilson47f1c6c2010-12-03 15:37:31 +00006843}
Jesse Barnes79e53942008-11-07 14:24:08 -08006844
Chris Wilsonf6e5b162011-04-12 18:06:51 +01006845static void intel_crtc_reset(struct drm_crtc *crtc)
6846{
6847 struct drm_device *dev = crtc->dev;
6848 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6849
6850 /* Reset flags back to the 'unknown' status so that they
6851 * will be correctly set on the initial modeset.
6852 */
6853 intel_crtc->dpms_mode = -1;
6854
6855 /* We need to fix up any BIOS configuration that conflicts with
6856 * our expectations.
6857 */
6858 intel_sanitize_modesetting(dev, intel_crtc->pipe, intel_crtc->plane);
6859}
6860
6861static struct drm_crtc_helper_funcs intel_helper_funcs = {
6862 .dpms = intel_crtc_dpms,
6863 .mode_fixup = intel_crtc_mode_fixup,
6864 .mode_set = intel_crtc_mode_set,
6865 .mode_set_base = intel_pipe_set_base,
6866 .mode_set_base_atomic = intel_pipe_set_base_atomic,
6867 .load_lut = intel_crtc_load_lut,
6868 .disable = intel_crtc_disable,
6869};
6870
6871static const struct drm_crtc_funcs intel_crtc_funcs = {
6872 .reset = intel_crtc_reset,
6873 .cursor_set = intel_crtc_cursor_set,
6874 .cursor_move = intel_crtc_cursor_move,
6875 .gamma_set = intel_crtc_gamma_set,
6876 .set_config = drm_crtc_helper_set_config,
6877 .destroy = intel_crtc_destroy,
6878 .page_flip = intel_crtc_page_flip,
6879};
6880
Hannes Ederb358d0a2008-12-18 21:18:47 +01006881static void intel_crtc_init(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -08006882{
Jesse Barnes22fd0fa2009-12-02 13:42:53 -08006883 drm_i915_private_t *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08006884 struct intel_crtc *intel_crtc;
6885 int i;
6886
6887 intel_crtc = kzalloc(sizeof(struct intel_crtc) + (INTELFB_CONN_LIMIT * sizeof(struct drm_connector *)), GFP_KERNEL);
6888 if (intel_crtc == NULL)
6889 return;
6890
6891 drm_crtc_init(dev, &intel_crtc->base, &intel_crtc_funcs);
6892
6893 drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
Jesse Barnes79e53942008-11-07 14:24:08 -08006894 for (i = 0; i < 256; i++) {
6895 intel_crtc->lut_r[i] = i;
6896 intel_crtc->lut_g[i] = i;
6897 intel_crtc->lut_b[i] = i;
6898 }
6899
Jesse Barnes80824002009-09-10 15:28:06 -07006900 /* Swap pipes & planes for FBC on pre-965 */
6901 intel_crtc->pipe = pipe;
6902 intel_crtc->plane = pipe;
Chris Wilsone2e767a2010-09-13 16:53:12 +01006903 if (IS_MOBILE(dev) && IS_GEN3(dev)) {
Zhao Yakui28c97732009-10-09 11:39:41 +08006904 DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
Chris Wilsone2e767a2010-09-13 16:53:12 +01006905 intel_crtc->plane = !pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07006906 }
6907
Jesse Barnes22fd0fa2009-12-02 13:42:53 -08006908 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
6909 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
6910 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
6911 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
6912
Chris Wilson5d1d0cc2011-01-24 15:02:15 +00006913 intel_crtc_reset(&intel_crtc->base);
Chris Wilson04dbff52011-02-10 17:38:35 +00006914 intel_crtc->active = true; /* force the pipe off on setup_init_config */
Jesse Barnes5a354202011-06-24 12:19:22 -07006915 intel_crtc->bpp = 24; /* default for pre-Ironlake */
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07006916
6917 if (HAS_PCH_SPLIT(dev)) {
6918 intel_helper_funcs.prepare = ironlake_crtc_prepare;
6919 intel_helper_funcs.commit = ironlake_crtc_commit;
6920 } else {
6921 intel_helper_funcs.prepare = i9xx_crtc_prepare;
6922 intel_helper_funcs.commit = i9xx_crtc_commit;
6923 }
6924
Jesse Barnes79e53942008-11-07 14:24:08 -08006925 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
6926
Jesse Barnes652c3932009-08-17 13:31:43 -07006927 intel_crtc->busy = false;
6928
6929 setup_timer(&intel_crtc->idle_timer, intel_crtc_idle_timer,
6930 (unsigned long)intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08006931}
6932
Carl Worth08d7b3d2009-04-29 14:43:54 -07006933int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00006934 struct drm_file *file)
Carl Worth08d7b3d2009-04-29 14:43:54 -07006935{
6936 drm_i915_private_t *dev_priv = dev->dev_private;
6937 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
Daniel Vetterc05422d2009-08-11 16:05:30 +02006938 struct drm_mode_object *drmmode_obj;
6939 struct intel_crtc *crtc;
Carl Worth08d7b3d2009-04-29 14:43:54 -07006940
6941 if (!dev_priv) {
6942 DRM_ERROR("called with no initialization\n");
6943 return -EINVAL;
6944 }
6945
Daniel Vetterc05422d2009-08-11 16:05:30 +02006946 drmmode_obj = drm_mode_object_find(dev, pipe_from_crtc_id->crtc_id,
6947 DRM_MODE_OBJECT_CRTC);
Carl Worth08d7b3d2009-04-29 14:43:54 -07006948
Daniel Vetterc05422d2009-08-11 16:05:30 +02006949 if (!drmmode_obj) {
Carl Worth08d7b3d2009-04-29 14:43:54 -07006950 DRM_ERROR("no such CRTC id\n");
6951 return -EINVAL;
6952 }
6953
Daniel Vetterc05422d2009-08-11 16:05:30 +02006954 crtc = to_intel_crtc(obj_to_crtc(drmmode_obj));
6955 pipe_from_crtc_id->pipe = crtc->pipe;
Carl Worth08d7b3d2009-04-29 14:43:54 -07006956
Daniel Vetterc05422d2009-08-11 16:05:30 +02006957 return 0;
Carl Worth08d7b3d2009-04-29 14:43:54 -07006958}
6959
Zhenyu Wangc5e4df32010-03-30 14:39:27 +08006960static int intel_encoder_clones(struct drm_device *dev, int type_mask)
Jesse Barnes79e53942008-11-07 14:24:08 -08006961{
Chris Wilson4ef69c72010-09-09 15:14:28 +01006962 struct intel_encoder *encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08006963 int index_mask = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08006964 int entry = 0;
6965
Chris Wilson4ef69c72010-09-09 15:14:28 +01006966 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
6967 if (type_mask & encoder->clone_mask)
Jesse Barnes79e53942008-11-07 14:24:08 -08006968 index_mask |= (1 << entry);
6969 entry++;
6970 }
Chris Wilson4ef69c72010-09-09 15:14:28 +01006971
Jesse Barnes79e53942008-11-07 14:24:08 -08006972 return index_mask;
6973}
6974
Chris Wilson4d302442010-12-14 19:21:29 +00006975static bool has_edp_a(struct drm_device *dev)
6976{
6977 struct drm_i915_private *dev_priv = dev->dev_private;
6978
6979 if (!IS_MOBILE(dev))
6980 return false;
6981
6982 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
6983 return false;
6984
6985 if (IS_GEN5(dev) &&
6986 (I915_READ(ILK_DISPLAY_CHICKEN_FUSES) & ILK_eDP_A_DISABLE))
6987 return false;
6988
6989 return true;
6990}
6991
Jesse Barnes79e53942008-11-07 14:24:08 -08006992static void intel_setup_outputs(struct drm_device *dev)
6993{
Eric Anholt725e30a2009-01-22 13:01:02 -08006994 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson4ef69c72010-09-09 15:14:28 +01006995 struct intel_encoder *encoder;
Adam Jacksoncb0953d2010-07-16 14:46:29 -04006996 bool dpd_is_edp = false;
Chris Wilsonc5d1b512010-11-29 18:00:23 +00006997 bool has_lvds = false;
Jesse Barnes79e53942008-11-07 14:24:08 -08006998
Zhenyu Wang541998a2009-06-05 15:38:44 +08006999 if (IS_MOBILE(dev) && !IS_I830(dev))
Chris Wilsonc5d1b512010-11-29 18:00:23 +00007000 has_lvds = intel_lvds_init(dev);
7001 if (!has_lvds && !HAS_PCH_SPLIT(dev)) {
7002 /* disable the panel fitter on everything but LVDS */
7003 I915_WRITE(PFIT_CONTROL, 0);
7004 }
Jesse Barnes79e53942008-11-07 14:24:08 -08007005
Eric Anholtbad720f2009-10-22 16:11:14 -07007006 if (HAS_PCH_SPLIT(dev)) {
Adam Jacksoncb0953d2010-07-16 14:46:29 -04007007 dpd_is_edp = intel_dpd_is_edp(dev);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08007008
Chris Wilson4d302442010-12-14 19:21:29 +00007009 if (has_edp_a(dev))
Zhenyu Wang32f9d652009-07-24 01:00:32 +08007010 intel_dp_init(dev, DP_A);
7011
Adam Jacksoncb0953d2010-07-16 14:46:29 -04007012 if (dpd_is_edp && (I915_READ(PCH_DP_D) & DP_DETECTED))
7013 intel_dp_init(dev, PCH_DP_D);
7014 }
7015
7016 intel_crt_init(dev);
7017
7018 if (HAS_PCH_SPLIT(dev)) {
7019 int found;
7020
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08007021 if (I915_READ(HDMIB) & PORT_DETECTED) {
Zhao Yakui461ed3c2010-03-30 15:11:33 +08007022 /* PCH SDVOB multiplex with HDMIB */
7023 found = intel_sdvo_init(dev, PCH_SDVOB);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08007024 if (!found)
7025 intel_hdmi_init(dev, HDMIB);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08007026 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
7027 intel_dp_init(dev, PCH_DP_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08007028 }
7029
7030 if (I915_READ(HDMIC) & PORT_DETECTED)
7031 intel_hdmi_init(dev, HDMIC);
7032
7033 if (I915_READ(HDMID) & PORT_DETECTED)
7034 intel_hdmi_init(dev, HDMID);
7035
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08007036 if (I915_READ(PCH_DP_C) & DP_DETECTED)
7037 intel_dp_init(dev, PCH_DP_C);
7038
Adam Jacksoncb0953d2010-07-16 14:46:29 -04007039 if (!dpd_is_edp && (I915_READ(PCH_DP_D) & DP_DETECTED))
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08007040 intel_dp_init(dev, PCH_DP_D);
7041
Zhenyu Wang103a1962009-11-27 11:44:36 +08007042 } else if (SUPPORTS_DIGITAL_OUTPUTS(dev)) {
Ma Ling27185ae2009-08-24 13:50:23 +08007043 bool found = false;
Eric Anholt7d573822009-01-02 13:33:00 -08007044
Eric Anholt725e30a2009-01-22 13:01:02 -08007045 if (I915_READ(SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -08007046 DRM_DEBUG_KMS("probing SDVOB\n");
Eric Anholt725e30a2009-01-22 13:01:02 -08007047 found = intel_sdvo_init(dev, SDVOB);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08007048 if (!found && SUPPORTS_INTEGRATED_HDMI(dev)) {
7049 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
Eric Anholt725e30a2009-01-22 13:01:02 -08007050 intel_hdmi_init(dev, SDVOB);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08007051 }
Ma Ling27185ae2009-08-24 13:50:23 +08007052
Jesse Barnesb01f2c32009-12-11 11:07:17 -08007053 if (!found && SUPPORTS_INTEGRATED_DP(dev)) {
7054 DRM_DEBUG_KMS("probing DP_B\n");
Keith Packarda4fc5ed2009-04-07 16:16:42 -07007055 intel_dp_init(dev, DP_B);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08007056 }
Eric Anholt725e30a2009-01-22 13:01:02 -08007057 }
Kristian Høgsberg13520b02009-03-13 15:42:14 -04007058
7059 /* Before G4X SDVOC doesn't have its own detect register */
Kristian Høgsberg13520b02009-03-13 15:42:14 -04007060
Jesse Barnesb01f2c32009-12-11 11:07:17 -08007061 if (I915_READ(SDVOB) & SDVO_DETECTED) {
7062 DRM_DEBUG_KMS("probing SDVOC\n");
Eric Anholt725e30a2009-01-22 13:01:02 -08007063 found = intel_sdvo_init(dev, SDVOC);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08007064 }
Ma Ling27185ae2009-08-24 13:50:23 +08007065
7066 if (!found && (I915_READ(SDVOC) & SDVO_DETECTED)) {
7067
Jesse Barnesb01f2c32009-12-11 11:07:17 -08007068 if (SUPPORTS_INTEGRATED_HDMI(dev)) {
7069 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
Eric Anholt725e30a2009-01-22 13:01:02 -08007070 intel_hdmi_init(dev, SDVOC);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08007071 }
7072 if (SUPPORTS_INTEGRATED_DP(dev)) {
7073 DRM_DEBUG_KMS("probing DP_C\n");
Keith Packarda4fc5ed2009-04-07 16:16:42 -07007074 intel_dp_init(dev, DP_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08007075 }
Eric Anholt725e30a2009-01-22 13:01:02 -08007076 }
Ma Ling27185ae2009-08-24 13:50:23 +08007077
Jesse Barnesb01f2c32009-12-11 11:07:17 -08007078 if (SUPPORTS_INTEGRATED_DP(dev) &&
7079 (I915_READ(DP_D) & DP_DETECTED)) {
7080 DRM_DEBUG_KMS("probing DP_D\n");
Keith Packarda4fc5ed2009-04-07 16:16:42 -07007081 intel_dp_init(dev, DP_D);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08007082 }
Eric Anholtbad720f2009-10-22 16:11:14 -07007083 } else if (IS_GEN2(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -08007084 intel_dvo_init(dev);
7085
Zhenyu Wang103a1962009-11-27 11:44:36 +08007086 if (SUPPORTS_TV(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -08007087 intel_tv_init(dev);
7088
Chris Wilson4ef69c72010-09-09 15:14:28 +01007089 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
7090 encoder->base.possible_crtcs = encoder->crtc_mask;
7091 encoder->base.possible_clones =
7092 intel_encoder_clones(dev, encoder->clone_mask);
Jesse Barnes79e53942008-11-07 14:24:08 -08007093 }
Chris Wilson47356eb2011-01-11 17:06:04 +00007094
7095 intel_panel_setup_backlight(dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +01007096
7097 /* disable all the possible outputs/crtcs before entering KMS mode */
7098 drm_helper_disable_unused_functions(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08007099}
7100
7101static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
7102{
7103 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Jesse Barnes79e53942008-11-07 14:24:08 -08007104
7105 drm_framebuffer_cleanup(fb);
Chris Wilson05394f32010-11-08 19:18:58 +00007106 drm_gem_object_unreference_unlocked(&intel_fb->obj->base);
Jesse Barnes79e53942008-11-07 14:24:08 -08007107
7108 kfree(intel_fb);
7109}
7110
7111static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
Chris Wilson05394f32010-11-08 19:18:58 +00007112 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -08007113 unsigned int *handle)
7114{
7115 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +00007116 struct drm_i915_gem_object *obj = intel_fb->obj;
Jesse Barnes79e53942008-11-07 14:24:08 -08007117
Chris Wilson05394f32010-11-08 19:18:58 +00007118 return drm_gem_handle_create(file, &obj->base, handle);
Jesse Barnes79e53942008-11-07 14:24:08 -08007119}
7120
7121static const struct drm_framebuffer_funcs intel_fb_funcs = {
7122 .destroy = intel_user_framebuffer_destroy,
7123 .create_handle = intel_user_framebuffer_create_handle,
7124};
7125
Dave Airlie38651672010-03-30 05:34:13 +00007126int intel_framebuffer_init(struct drm_device *dev,
7127 struct intel_framebuffer *intel_fb,
7128 struct drm_mode_fb_cmd *mode_cmd,
Chris Wilson05394f32010-11-08 19:18:58 +00007129 struct drm_i915_gem_object *obj)
Jesse Barnes79e53942008-11-07 14:24:08 -08007130{
Jesse Barnes79e53942008-11-07 14:24:08 -08007131 int ret;
7132
Chris Wilson05394f32010-11-08 19:18:58 +00007133 if (obj->tiling_mode == I915_TILING_Y)
Chris Wilson57cd6502010-08-08 12:34:44 +01007134 return -EINVAL;
7135
7136 if (mode_cmd->pitch & 63)
7137 return -EINVAL;
7138
7139 switch (mode_cmd->bpp) {
7140 case 8:
7141 case 16:
Jesse Barnesb5626742011-06-24 12:19:27 -07007142 /* Only pre-ILK can handle 5:5:5 */
7143 if (mode_cmd->depth == 15 && !HAS_PCH_SPLIT(dev))
7144 return -EINVAL;
7145 break;
7146
Chris Wilson57cd6502010-08-08 12:34:44 +01007147 case 24:
7148 case 32:
7149 break;
7150 default:
7151 return -EINVAL;
7152 }
7153
Jesse Barnes79e53942008-11-07 14:24:08 -08007154 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
7155 if (ret) {
7156 DRM_ERROR("framebuffer init failed %d\n", ret);
7157 return ret;
7158 }
7159
7160 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
Jesse Barnes79e53942008-11-07 14:24:08 -08007161 intel_fb->obj = obj;
Jesse Barnes79e53942008-11-07 14:24:08 -08007162 return 0;
7163}
7164
Jesse Barnes79e53942008-11-07 14:24:08 -08007165static struct drm_framebuffer *
7166intel_user_framebuffer_create(struct drm_device *dev,
7167 struct drm_file *filp,
7168 struct drm_mode_fb_cmd *mode_cmd)
7169{
Chris Wilson05394f32010-11-08 19:18:58 +00007170 struct drm_i915_gem_object *obj;
Jesse Barnes79e53942008-11-07 14:24:08 -08007171
Chris Wilson05394f32010-11-08 19:18:58 +00007172 obj = to_intel_bo(drm_gem_object_lookup(dev, filp, mode_cmd->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00007173 if (&obj->base == NULL)
Chris Wilsoncce13ff2010-08-08 13:36:38 +01007174 return ERR_PTR(-ENOENT);
Jesse Barnes79e53942008-11-07 14:24:08 -08007175
Chris Wilsond2dff872011-04-19 08:36:26 +01007176 return intel_framebuffer_create(dev, mode_cmd, obj);
Jesse Barnes79e53942008-11-07 14:24:08 -08007177}
7178
Jesse Barnes79e53942008-11-07 14:24:08 -08007179static const struct drm_mode_config_funcs intel_mode_funcs = {
Jesse Barnes79e53942008-11-07 14:24:08 -08007180 .fb_create = intel_user_framebuffer_create,
Dave Airlieeb1f8e42010-05-07 06:42:51 +00007181 .output_poll_changed = intel_fb_output_poll_changed,
Jesse Barnes79e53942008-11-07 14:24:08 -08007182};
7183
Chris Wilson05394f32010-11-08 19:18:58 +00007184static struct drm_i915_gem_object *
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08007185intel_alloc_context_page(struct drm_device *dev)
Chris Wilson9ea8d052010-01-04 18:57:56 +00007186{
Chris Wilson05394f32010-11-08 19:18:58 +00007187 struct drm_i915_gem_object *ctx;
Chris Wilson9ea8d052010-01-04 18:57:56 +00007188 int ret;
7189
Ben Widawsky2c34b852011-03-19 18:14:26 -07007190 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
7191
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08007192 ctx = i915_gem_alloc_object(dev, 4096);
7193 if (!ctx) {
Chris Wilson9ea8d052010-01-04 18:57:56 +00007194 DRM_DEBUG("failed to alloc power context, RC6 disabled\n");
7195 return NULL;
7196 }
7197
Daniel Vetter75e9e912010-11-04 17:11:09 +01007198 ret = i915_gem_object_pin(ctx, 4096, true);
Chris Wilson9ea8d052010-01-04 18:57:56 +00007199 if (ret) {
7200 DRM_ERROR("failed to pin power context: %d\n", ret);
7201 goto err_unref;
7202 }
7203
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08007204 ret = i915_gem_object_set_to_gtt_domain(ctx, 1);
Chris Wilson9ea8d052010-01-04 18:57:56 +00007205 if (ret) {
7206 DRM_ERROR("failed to set-domain on power context: %d\n", ret);
7207 goto err_unpin;
7208 }
Chris Wilson9ea8d052010-01-04 18:57:56 +00007209
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08007210 return ctx;
Chris Wilson9ea8d052010-01-04 18:57:56 +00007211
7212err_unpin:
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08007213 i915_gem_object_unpin(ctx);
Chris Wilson9ea8d052010-01-04 18:57:56 +00007214err_unref:
Chris Wilson05394f32010-11-08 19:18:58 +00007215 drm_gem_object_unreference(&ctx->base);
Chris Wilson9ea8d052010-01-04 18:57:56 +00007216 mutex_unlock(&dev->struct_mutex);
7217 return NULL;
7218}
7219
Jesse Barnes7648fa92010-05-20 14:28:11 -07007220bool ironlake_set_drps(struct drm_device *dev, u8 val)
7221{
7222 struct drm_i915_private *dev_priv = dev->dev_private;
7223 u16 rgvswctl;
7224
7225 rgvswctl = I915_READ16(MEMSWCTL);
7226 if (rgvswctl & MEMCTL_CMD_STS) {
7227 DRM_DEBUG("gpu busy, RCS change rejected\n");
7228 return false; /* still busy with another command */
7229 }
7230
7231 rgvswctl = (MEMCTL_CMD_CHFREQ << MEMCTL_CMD_SHIFT) |
7232 (val << MEMCTL_FREQ_SHIFT) | MEMCTL_SFCAVM;
7233 I915_WRITE16(MEMSWCTL, rgvswctl);
7234 POSTING_READ16(MEMSWCTL);
7235
7236 rgvswctl |= MEMCTL_CMD_STS;
7237 I915_WRITE16(MEMSWCTL, rgvswctl);
7238
7239 return true;
7240}
7241
Jesse Barnesf97108d2010-01-29 11:27:07 -08007242void ironlake_enable_drps(struct drm_device *dev)
7243{
7244 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7648fa92010-05-20 14:28:11 -07007245 u32 rgvmodectl = I915_READ(MEMMODECTL);
Jesse Barnesf97108d2010-01-29 11:27:07 -08007246 u8 fmax, fmin, fstart, vstart;
Jesse Barnesf97108d2010-01-29 11:27:07 -08007247
Jesse Barnesea056c12010-09-10 10:02:13 -07007248 /* Enable temp reporting */
7249 I915_WRITE16(PMMISC, I915_READ(PMMISC) | MCPPCE_EN);
7250 I915_WRITE16(TSC1, I915_READ(TSC1) | TSE);
7251
Jesse Barnesf97108d2010-01-29 11:27:07 -08007252 /* 100ms RC evaluation intervals */
7253 I915_WRITE(RCUPEI, 100000);
7254 I915_WRITE(RCDNEI, 100000);
7255
7256 /* Set max/min thresholds to 90ms and 80ms respectively */
7257 I915_WRITE(RCBMAXAVG, 90000);
7258 I915_WRITE(RCBMINAVG, 80000);
7259
7260 I915_WRITE(MEMIHYST, 1);
7261
7262 /* Set up min, max, and cur for interrupt handling */
7263 fmax = (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT;
7264 fmin = (rgvmodectl & MEMMODE_FMIN_MASK);
7265 fstart = (rgvmodectl & MEMMODE_FSTART_MASK) >>
7266 MEMMODE_FSTART_SHIFT;
Jesse Barnes7648fa92010-05-20 14:28:11 -07007267
Jesse Barnesf97108d2010-01-29 11:27:07 -08007268 vstart = (I915_READ(PXVFREQ_BASE + (fstart * 4)) & PXVFREQ_PX_MASK) >>
7269 PXVFREQ_PX_SHIFT;
7270
Jesse Barnes80dbf4b2010-11-01 14:12:01 -07007271 dev_priv->fmax = fmax; /* IPS callback will increase this */
Jesse Barnes7648fa92010-05-20 14:28:11 -07007272 dev_priv->fstart = fstart;
7273
Jesse Barnes80dbf4b2010-11-01 14:12:01 -07007274 dev_priv->max_delay = fstart;
Jesse Barnesf97108d2010-01-29 11:27:07 -08007275 dev_priv->min_delay = fmin;
7276 dev_priv->cur_delay = fstart;
7277
Jesse Barnes80dbf4b2010-11-01 14:12:01 -07007278 DRM_DEBUG_DRIVER("fmax: %d, fmin: %d, fstart: %d\n",
7279 fmax, fmin, fstart);
Jesse Barnes7648fa92010-05-20 14:28:11 -07007280
Jesse Barnesf97108d2010-01-29 11:27:07 -08007281 I915_WRITE(MEMINTREN, MEMINT_CX_SUPR_EN | MEMINT_EVAL_CHG_EN);
7282
7283 /*
7284 * Interrupts will be enabled in ironlake_irq_postinstall
7285 */
7286
7287 I915_WRITE(VIDSTART, vstart);
7288 POSTING_READ(VIDSTART);
7289
7290 rgvmodectl |= MEMMODE_SWMODE_EN;
7291 I915_WRITE(MEMMODECTL, rgvmodectl);
7292
Chris Wilson481b6af2010-08-23 17:43:35 +01007293 if (wait_for((I915_READ(MEMSWCTL) & MEMCTL_CMD_STS) == 0, 10))
Chris Wilson913d8d12010-08-07 11:01:35 +01007294 DRM_ERROR("stuck trying to change perf mode\n");
Jesse Barnesf97108d2010-01-29 11:27:07 -08007295 msleep(1);
7296
Jesse Barnes7648fa92010-05-20 14:28:11 -07007297 ironlake_set_drps(dev, fstart);
Jesse Barnesf97108d2010-01-29 11:27:07 -08007298
Jesse Barnes7648fa92010-05-20 14:28:11 -07007299 dev_priv->last_count1 = I915_READ(0x112e4) + I915_READ(0x112e8) +
7300 I915_READ(0x112e0);
7301 dev_priv->last_time1 = jiffies_to_msecs(jiffies);
7302 dev_priv->last_count2 = I915_READ(0x112f4);
7303 getrawmonotonic(&dev_priv->last_time2);
Jesse Barnesf97108d2010-01-29 11:27:07 -08007304}
7305
7306void ironlake_disable_drps(struct drm_device *dev)
7307{
7308 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7648fa92010-05-20 14:28:11 -07007309 u16 rgvswctl = I915_READ16(MEMSWCTL);
Jesse Barnesf97108d2010-01-29 11:27:07 -08007310
7311 /* Ack interrupts, disable EFC interrupt */
7312 I915_WRITE(MEMINTREN, I915_READ(MEMINTREN) & ~MEMINT_EVAL_CHG_EN);
7313 I915_WRITE(MEMINTRSTS, MEMINT_EVAL_CHG);
7314 I915_WRITE(DEIER, I915_READ(DEIER) & ~DE_PCU_EVENT);
7315 I915_WRITE(DEIIR, DE_PCU_EVENT);
7316 I915_WRITE(DEIMR, I915_READ(DEIMR) | DE_PCU_EVENT);
7317
7318 /* Go back to the starting frequency */
Jesse Barnes7648fa92010-05-20 14:28:11 -07007319 ironlake_set_drps(dev, dev_priv->fstart);
Jesse Barnesf97108d2010-01-29 11:27:07 -08007320 msleep(1);
7321 rgvswctl |= MEMCTL_CMD_STS;
7322 I915_WRITE(MEMSWCTL, rgvswctl);
7323 msleep(1);
7324
7325}
7326
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08007327void gen6_set_rps(struct drm_device *dev, u8 val)
7328{
7329 struct drm_i915_private *dev_priv = dev->dev_private;
7330 u32 swreq;
7331
7332 swreq = (val & 0x3ff) << 25;
7333 I915_WRITE(GEN6_RPNSWREQ, swreq);
7334}
7335
7336void gen6_disable_rps(struct drm_device *dev)
7337{
7338 struct drm_i915_private *dev_priv = dev->dev_private;
7339
7340 I915_WRITE(GEN6_RPNSWREQ, 1 << 31);
7341 I915_WRITE(GEN6_PMINTRMSK, 0xffffffff);
7342 I915_WRITE(GEN6_PMIER, 0);
Ben Widawsky4912d042011-04-25 11:25:20 -07007343
7344 spin_lock_irq(&dev_priv->rps_lock);
7345 dev_priv->pm_iir = 0;
7346 spin_unlock_irq(&dev_priv->rps_lock);
7347
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08007348 I915_WRITE(GEN6_PMIIR, I915_READ(GEN6_PMIIR));
7349}
7350
Jesse Barnes7648fa92010-05-20 14:28:11 -07007351static unsigned long intel_pxfreq(u32 vidfreq)
7352{
7353 unsigned long freq;
7354 int div = (vidfreq & 0x3f0000) >> 16;
7355 int post = (vidfreq & 0x3000) >> 12;
7356 int pre = (vidfreq & 0x7);
7357
7358 if (!pre)
7359 return 0;
7360
7361 freq = ((div * 133333) / ((1<<post) * pre));
7362
7363 return freq;
7364}
7365
7366void intel_init_emon(struct drm_device *dev)
7367{
7368 struct drm_i915_private *dev_priv = dev->dev_private;
7369 u32 lcfuse;
7370 u8 pxw[16];
7371 int i;
7372
7373 /* Disable to program */
7374 I915_WRITE(ECR, 0);
7375 POSTING_READ(ECR);
7376
7377 /* Program energy weights for various events */
7378 I915_WRITE(SDEW, 0x15040d00);
7379 I915_WRITE(CSIEW0, 0x007f0000);
7380 I915_WRITE(CSIEW1, 0x1e220004);
7381 I915_WRITE(CSIEW2, 0x04000004);
7382
7383 for (i = 0; i < 5; i++)
7384 I915_WRITE(PEW + (i * 4), 0);
7385 for (i = 0; i < 3; i++)
7386 I915_WRITE(DEW + (i * 4), 0);
7387
7388 /* Program P-state weights to account for frequency power adjustment */
7389 for (i = 0; i < 16; i++) {
7390 u32 pxvidfreq = I915_READ(PXVFREQ_BASE + (i * 4));
7391 unsigned long freq = intel_pxfreq(pxvidfreq);
7392 unsigned long vid = (pxvidfreq & PXVFREQ_PX_MASK) >>
7393 PXVFREQ_PX_SHIFT;
7394 unsigned long val;
7395
7396 val = vid * vid;
7397 val *= (freq / 1000);
7398 val *= 255;
7399 val /= (127*127*900);
7400 if (val > 0xff)
7401 DRM_ERROR("bad pxval: %ld\n", val);
7402 pxw[i] = val;
7403 }
7404 /* Render standby states get 0 weight */
7405 pxw[14] = 0;
7406 pxw[15] = 0;
7407
7408 for (i = 0; i < 4; i++) {
7409 u32 val = (pxw[i*4] << 24) | (pxw[(i*4)+1] << 16) |
7410 (pxw[(i*4)+2] << 8) | (pxw[(i*4)+3]);
7411 I915_WRITE(PXW + (i * 4), val);
7412 }
7413
7414 /* Adjust magic regs to magic values (more experimental results) */
7415 I915_WRITE(OGW0, 0);
7416 I915_WRITE(OGW1, 0);
7417 I915_WRITE(EG0, 0x00007f00);
7418 I915_WRITE(EG1, 0x0000000e);
7419 I915_WRITE(EG2, 0x000e0000);
7420 I915_WRITE(EG3, 0x68000300);
7421 I915_WRITE(EG4, 0x42000000);
7422 I915_WRITE(EG5, 0x00140031);
7423 I915_WRITE(EG6, 0);
7424 I915_WRITE(EG7, 0);
7425
7426 for (i = 0; i < 8; i++)
7427 I915_WRITE(PXWL + (i * 4), 0);
7428
7429 /* Enable PMON + select events */
7430 I915_WRITE(ECR, 0x80000019);
7431
7432 lcfuse = I915_READ(LCFUSE02);
7433
7434 dev_priv->corr = (lcfuse & LCFUSE_HIV_MASK);
7435}
7436
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08007437void gen6_enable_rps(struct drm_i915_private *dev_priv)
Chris Wilson8fd26852010-12-08 18:40:43 +00007438{
Jesse Barnesa6044e22010-12-20 11:34:20 -08007439 u32 rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
7440 u32 gt_perf_status = I915_READ(GEN6_GT_PERF_STATUS);
Jesse Barnes7df87212011-03-30 14:08:56 -07007441 u32 pcu_mbox, rc6_mask = 0;
Jesse Barnesa6044e22010-12-20 11:34:20 -08007442 int cur_freq, min_freq, max_freq;
Chris Wilson8fd26852010-12-08 18:40:43 +00007443 int i;
7444
7445 /* Here begins a magic sequence of register writes to enable
7446 * auto-downclocking.
7447 *
7448 * Perhaps there might be some value in exposing these to
7449 * userspace...
7450 */
7451 I915_WRITE(GEN6_RC_STATE, 0);
Ben Widawskyd1ebd812011-04-25 20:11:50 +01007452 mutex_lock(&dev_priv->dev->struct_mutex);
Ben Widawskyfcca7922011-04-25 11:23:07 -07007453 gen6_gt_force_wake_get(dev_priv);
Chris Wilson8fd26852010-12-08 18:40:43 +00007454
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08007455 /* disable the counters and set deterministic thresholds */
Chris Wilson8fd26852010-12-08 18:40:43 +00007456 I915_WRITE(GEN6_RC_CONTROL, 0);
7457
7458 I915_WRITE(GEN6_RC1_WAKE_RATE_LIMIT, 1000 << 16);
7459 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 40 << 16 | 30);
7460 I915_WRITE(GEN6_RC6pp_WAKE_RATE_LIMIT, 30);
7461 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000);
7462 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25);
7463
7464 for (i = 0; i < I915_NUM_RINGS; i++)
7465 I915_WRITE(RING_MAX_IDLE(dev_priv->ring[i].mmio_base), 10);
7466
7467 I915_WRITE(GEN6_RC_SLEEP, 0);
7468 I915_WRITE(GEN6_RC1e_THRESHOLD, 1000);
7469 I915_WRITE(GEN6_RC6_THRESHOLD, 50000);
7470 I915_WRITE(GEN6_RC6p_THRESHOLD, 100000);
7471 I915_WRITE(GEN6_RC6pp_THRESHOLD, 64000); /* unused */
7472
Jesse Barnes7df87212011-03-30 14:08:56 -07007473 if (i915_enable_rc6)
7474 rc6_mask = GEN6_RC_CTL_RC6p_ENABLE |
7475 GEN6_RC_CTL_RC6_ENABLE;
7476
Chris Wilson8fd26852010-12-08 18:40:43 +00007477 I915_WRITE(GEN6_RC_CONTROL,
Jesse Barnes7df87212011-03-30 14:08:56 -07007478 rc6_mask |
Chris Wilson9c3d2f72010-12-17 10:54:26 +00007479 GEN6_RC_CTL_EI_MODE(1) |
Chris Wilson8fd26852010-12-08 18:40:43 +00007480 GEN6_RC_CTL_HW_ENABLE);
7481
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08007482 I915_WRITE(GEN6_RPNSWREQ,
Chris Wilson8fd26852010-12-08 18:40:43 +00007483 GEN6_FREQUENCY(10) |
7484 GEN6_OFFSET(0) |
7485 GEN6_AGGRESSIVE_TURBO);
7486 I915_WRITE(GEN6_RC_VIDEO_FREQ,
7487 GEN6_FREQUENCY(12));
7488
7489 I915_WRITE(GEN6_RP_DOWN_TIMEOUT, 1000000);
7490 I915_WRITE(GEN6_RP_INTERRUPT_LIMITS,
7491 18 << 24 |
7492 6 << 16);
Jesse Barnesccab5c82011-01-18 15:49:25 -08007493 I915_WRITE(GEN6_RP_UP_THRESHOLD, 10000);
7494 I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 1000000);
Chris Wilson8fd26852010-12-08 18:40:43 +00007495 I915_WRITE(GEN6_RP_UP_EI, 100000);
Jesse Barnesccab5c82011-01-18 15:49:25 -08007496 I915_WRITE(GEN6_RP_DOWN_EI, 5000000);
Chris Wilson8fd26852010-12-08 18:40:43 +00007497 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
7498 I915_WRITE(GEN6_RP_CONTROL,
7499 GEN6_RP_MEDIA_TURBO |
7500 GEN6_RP_USE_NORMAL_FREQ |
7501 GEN6_RP_MEDIA_IS_GFX |
7502 GEN6_RP_ENABLE |
Jesse Barnesccab5c82011-01-18 15:49:25 -08007503 GEN6_RP_UP_BUSY_AVG |
7504 GEN6_RP_DOWN_IDLE_CONT);
Chris Wilson8fd26852010-12-08 18:40:43 +00007505
7506 if (wait_for((I915_READ(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) == 0,
7507 500))
7508 DRM_ERROR("timeout waiting for pcode mailbox to become idle\n");
7509
7510 I915_WRITE(GEN6_PCODE_DATA, 0);
7511 I915_WRITE(GEN6_PCODE_MAILBOX,
7512 GEN6_PCODE_READY |
7513 GEN6_PCODE_WRITE_MIN_FREQ_TABLE);
7514 if (wait_for((I915_READ(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) == 0,
7515 500))
7516 DRM_ERROR("timeout waiting for pcode mailbox to finish\n");
7517
Jesse Barnesa6044e22010-12-20 11:34:20 -08007518 min_freq = (rp_state_cap & 0xff0000) >> 16;
7519 max_freq = rp_state_cap & 0xff;
7520 cur_freq = (gt_perf_status & 0xff00) >> 8;
7521
7522 /* Check for overclock support */
7523 if (wait_for((I915_READ(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) == 0,
7524 500))
7525 DRM_ERROR("timeout waiting for pcode mailbox to become idle\n");
7526 I915_WRITE(GEN6_PCODE_MAILBOX, GEN6_READ_OC_PARAMS);
7527 pcu_mbox = I915_READ(GEN6_PCODE_DATA);
7528 if (wait_for((I915_READ(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) == 0,
7529 500))
7530 DRM_ERROR("timeout waiting for pcode mailbox to finish\n");
7531 if (pcu_mbox & (1<<31)) { /* OC supported */
7532 max_freq = pcu_mbox & 0xff;
Jesse Barnese281fca2011-03-18 10:32:07 -07007533 DRM_DEBUG_DRIVER("overclocking supported, adjusting frequency max to %dMHz\n", pcu_mbox * 50);
Jesse Barnesa6044e22010-12-20 11:34:20 -08007534 }
7535
7536 /* In units of 100MHz */
7537 dev_priv->max_delay = max_freq;
7538 dev_priv->min_delay = min_freq;
7539 dev_priv->cur_delay = cur_freq;
7540
Chris Wilson8fd26852010-12-08 18:40:43 +00007541 /* requires MSI enabled */
7542 I915_WRITE(GEN6_PMIER,
7543 GEN6_PM_MBOX_EVENT |
7544 GEN6_PM_THERMAL_EVENT |
7545 GEN6_PM_RP_DOWN_TIMEOUT |
7546 GEN6_PM_RP_UP_THRESHOLD |
7547 GEN6_PM_RP_DOWN_THRESHOLD |
7548 GEN6_PM_RP_UP_EI_EXPIRED |
7549 GEN6_PM_RP_DOWN_EI_EXPIRED);
Ben Widawsky4912d042011-04-25 11:25:20 -07007550 spin_lock_irq(&dev_priv->rps_lock);
7551 WARN_ON(dev_priv->pm_iir != 0);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08007552 I915_WRITE(GEN6_PMIMR, 0);
Ben Widawsky4912d042011-04-25 11:25:20 -07007553 spin_unlock_irq(&dev_priv->rps_lock);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08007554 /* enable all PM interrupts */
7555 I915_WRITE(GEN6_PMINTRMSK, 0);
Chris Wilson8fd26852010-12-08 18:40:43 +00007556
Ben Widawskyfcca7922011-04-25 11:23:07 -07007557 gen6_gt_force_wake_put(dev_priv);
Ben Widawskyd1ebd812011-04-25 20:11:50 +01007558 mutex_unlock(&dev_priv->dev->struct_mutex);
Chris Wilson8fd26852010-12-08 18:40:43 +00007559}
7560
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07007561void gen6_update_ring_freq(struct drm_i915_private *dev_priv)
7562{
7563 int min_freq = 15;
7564 int gpu_freq, ia_freq, max_ia_freq;
7565 int scaling_factor = 180;
7566
7567 max_ia_freq = cpufreq_quick_get_max(0);
7568 /*
7569 * Default to measured freq if none found, PCU will ensure we don't go
7570 * over
7571 */
7572 if (!max_ia_freq)
7573 max_ia_freq = tsc_khz;
7574
7575 /* Convert from kHz to MHz */
7576 max_ia_freq /= 1000;
7577
7578 mutex_lock(&dev_priv->dev->struct_mutex);
7579
7580 /*
7581 * For each potential GPU frequency, load a ring frequency we'd like
7582 * to use for memory access. We do this by specifying the IA frequency
7583 * the PCU should use as a reference to determine the ring frequency.
7584 */
7585 for (gpu_freq = dev_priv->max_delay; gpu_freq >= dev_priv->min_delay;
7586 gpu_freq--) {
7587 int diff = dev_priv->max_delay - gpu_freq;
7588
7589 /*
7590 * For GPU frequencies less than 750MHz, just use the lowest
7591 * ring freq.
7592 */
7593 if (gpu_freq < min_freq)
7594 ia_freq = 800;
7595 else
7596 ia_freq = max_ia_freq - ((diff * scaling_factor) / 2);
7597 ia_freq = DIV_ROUND_CLOSEST(ia_freq, 100);
7598
7599 I915_WRITE(GEN6_PCODE_DATA,
7600 (ia_freq << GEN6_PCODE_FREQ_IA_RATIO_SHIFT) |
7601 gpu_freq);
7602 I915_WRITE(GEN6_PCODE_MAILBOX, GEN6_PCODE_READY |
7603 GEN6_PCODE_WRITE_MIN_FREQ_TABLE);
7604 if (wait_for((I915_READ(GEN6_PCODE_MAILBOX) &
7605 GEN6_PCODE_READY) == 0, 10)) {
7606 DRM_ERROR("pcode write of freq table timed out\n");
7607 continue;
7608 }
7609 }
7610
7611 mutex_unlock(&dev_priv->dev->struct_mutex);
7612}
7613
Jesse Barnes6067aae2011-04-28 15:04:31 -07007614static void ironlake_init_clock_gating(struct drm_device *dev)
7615{
7616 struct drm_i915_private *dev_priv = dev->dev_private;
7617 uint32_t dspclk_gate = VRHUNIT_CLOCK_GATE_DISABLE;
7618
7619 /* Required for FBC */
7620 dspclk_gate |= DPFCUNIT_CLOCK_GATE_DISABLE |
7621 DPFCRUNIT_CLOCK_GATE_DISABLE |
7622 DPFDUNIT_CLOCK_GATE_DISABLE;
7623 /* Required for CxSR */
7624 dspclk_gate |= DPARBUNIT_CLOCK_GATE_DISABLE;
7625
7626 I915_WRITE(PCH_3DCGDIS0,
7627 MARIUNIT_CLOCK_GATE_DISABLE |
7628 SVSMUNIT_CLOCK_GATE_DISABLE);
7629 I915_WRITE(PCH_3DCGDIS1,
7630 VFMUNIT_CLOCK_GATE_DISABLE);
7631
7632 I915_WRITE(PCH_DSPCLK_GATE_D, dspclk_gate);
7633
7634 /*
Jesse Barnes6067aae2011-04-28 15:04:31 -07007635 * According to the spec the following bits should be set in
7636 * order to enable memory self-refresh
7637 * The bit 22/21 of 0x42004
7638 * The bit 5 of 0x42020
7639 * The bit 15 of 0x45000
7640 */
7641 I915_WRITE(ILK_DISPLAY_CHICKEN2,
7642 (I915_READ(ILK_DISPLAY_CHICKEN2) |
7643 ILK_DPARB_GATE | ILK_VSDPFD_FULL));
7644 I915_WRITE(ILK_DSPCLK_GATE,
7645 (I915_READ(ILK_DSPCLK_GATE) |
7646 ILK_DPARB_CLK_GATE));
7647 I915_WRITE(DISP_ARB_CTL,
7648 (I915_READ(DISP_ARB_CTL) |
7649 DISP_FBC_WM_DIS));
7650 I915_WRITE(WM3_LP_ILK, 0);
7651 I915_WRITE(WM2_LP_ILK, 0);
7652 I915_WRITE(WM1_LP_ILK, 0);
7653
7654 /*
7655 * Based on the document from hardware guys the following bits
7656 * should be set unconditionally in order to enable FBC.
7657 * The bit 22 of 0x42000
7658 * The bit 22 of 0x42004
7659 * The bit 7,8,9 of 0x42020.
7660 */
7661 if (IS_IRONLAKE_M(dev)) {
7662 I915_WRITE(ILK_DISPLAY_CHICKEN1,
7663 I915_READ(ILK_DISPLAY_CHICKEN1) |
7664 ILK_FBCQ_DIS);
7665 I915_WRITE(ILK_DISPLAY_CHICKEN2,
7666 I915_READ(ILK_DISPLAY_CHICKEN2) |
7667 ILK_DPARB_GATE);
7668 I915_WRITE(ILK_DSPCLK_GATE,
7669 I915_READ(ILK_DSPCLK_GATE) |
7670 ILK_DPFC_DIS1 |
7671 ILK_DPFC_DIS2 |
7672 ILK_CLK_FBC);
7673 }
7674
7675 I915_WRITE(ILK_DISPLAY_CHICKEN2,
7676 I915_READ(ILK_DISPLAY_CHICKEN2) |
7677 ILK_ELPIN_409_SELECT);
7678 I915_WRITE(_3D_CHICKEN2,
7679 _3D_CHICKEN2_WM_READ_PIPELINED << 16 |
7680 _3D_CHICKEN2_WM_READ_PIPELINED);
7681}
7682
7683static void gen6_init_clock_gating(struct drm_device *dev)
Jesse Barnes652c3932009-08-17 13:31:43 -07007684{
7685 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08007686 int pipe;
Jesse Barnes6067aae2011-04-28 15:04:31 -07007687 uint32_t dspclk_gate = VRHUNIT_CLOCK_GATE_DISABLE;
7688
7689 I915_WRITE(PCH_DSPCLK_GATE_D, dspclk_gate);
Jesse Barnes652c3932009-08-17 13:31:43 -07007690
Jesse Barnes6067aae2011-04-28 15:04:31 -07007691 I915_WRITE(ILK_DISPLAY_CHICKEN2,
7692 I915_READ(ILK_DISPLAY_CHICKEN2) |
7693 ILK_ELPIN_409_SELECT);
Eric Anholt8956c8b2010-03-18 13:21:14 -07007694
Jesse Barnes6067aae2011-04-28 15:04:31 -07007695 I915_WRITE(WM3_LP_ILK, 0);
7696 I915_WRITE(WM2_LP_ILK, 0);
7697 I915_WRITE(WM1_LP_ILK, 0);
Eric Anholt8956c8b2010-03-18 13:21:14 -07007698
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08007699 /*
Jesse Barnes6067aae2011-04-28 15:04:31 -07007700 * According to the spec the following bits should be
7701 * set in order to enable memory self-refresh and fbc:
7702 * The bit21 and bit22 of 0x42000
7703 * The bit21 and bit22 of 0x42004
7704 * The bit5 and bit7 of 0x42020
7705 * The bit14 of 0x70180
7706 * The bit14 of 0x71180
Jesse Barnes382b0932010-10-07 16:01:25 -07007707 */
Jesse Barnes6067aae2011-04-28 15:04:31 -07007708 I915_WRITE(ILK_DISPLAY_CHICKEN1,
7709 I915_READ(ILK_DISPLAY_CHICKEN1) |
7710 ILK_FBCQ_DIS | ILK_PABSTRETCH_DIS);
7711 I915_WRITE(ILK_DISPLAY_CHICKEN2,
7712 I915_READ(ILK_DISPLAY_CHICKEN2) |
7713 ILK_DPARB_GATE | ILK_VSDPFD_FULL);
7714 I915_WRITE(ILK_DSPCLK_GATE,
7715 I915_READ(ILK_DSPCLK_GATE) |
7716 ILK_DPARB_CLK_GATE |
7717 ILK_DPFD_CLK_GATE);
Jesse Barnes382b0932010-10-07 16:01:25 -07007718
Jesse Barnes6067aae2011-04-28 15:04:31 -07007719 for_each_pipe(pipe)
7720 I915_WRITE(DSPCNTR(pipe),
7721 I915_READ(DSPCNTR(pipe)) |
7722 DISPPLANE_TRICKLE_FEED_DISABLE);
7723}
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08007724
Jesse Barnes28963a32011-05-11 09:42:30 -07007725static void ivybridge_init_clock_gating(struct drm_device *dev)
7726{
7727 struct drm_i915_private *dev_priv = dev->dev_private;
7728 int pipe;
7729 uint32_t dspclk_gate = VRHUNIT_CLOCK_GATE_DISABLE;
Jesse Barnes652c3932009-08-17 13:31:43 -07007730
Jesse Barnes28963a32011-05-11 09:42:30 -07007731 I915_WRITE(PCH_DSPCLK_GATE_D, dspclk_gate);
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08007732
Jesse Barnes28963a32011-05-11 09:42:30 -07007733 I915_WRITE(WM3_LP_ILK, 0);
7734 I915_WRITE(WM2_LP_ILK, 0);
7735 I915_WRITE(WM1_LP_ILK, 0);
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08007736
Jesse Barnes28963a32011-05-11 09:42:30 -07007737 I915_WRITE(ILK_DSPCLK_GATE, IVB_VRHUNIT_CLK_GATE);
Eric Anholtde6e2ea2010-11-06 14:53:32 -07007738
Jesse Barnes28963a32011-05-11 09:42:30 -07007739 for_each_pipe(pipe)
7740 I915_WRITE(DSPCNTR(pipe),
7741 I915_READ(DSPCNTR(pipe)) |
7742 DISPPLANE_TRICKLE_FEED_DISABLE);
7743}
Eric Anholt67e92af2010-11-06 14:53:33 -07007744
Jesse Barnes6067aae2011-04-28 15:04:31 -07007745static void g4x_init_clock_gating(struct drm_device *dev)
7746{
7747 struct drm_i915_private *dev_priv = dev->dev_private;
7748 uint32_t dspclk_gate;
Chris Wilson8fd26852010-12-08 18:40:43 +00007749
Jesse Barnes6067aae2011-04-28 15:04:31 -07007750 I915_WRITE(RENCLK_GATE_D1, 0);
7751 I915_WRITE(RENCLK_GATE_D2, VF_UNIT_CLOCK_GATE_DISABLE |
7752 GS_UNIT_CLOCK_GATE_DISABLE |
7753 CL_UNIT_CLOCK_GATE_DISABLE);
7754 I915_WRITE(RAMCLK_GATE_D, 0);
7755 dspclk_gate = VRHUNIT_CLOCK_GATE_DISABLE |
7756 OVRUNIT_CLOCK_GATE_DISABLE |
7757 OVCUNIT_CLOCK_GATE_DISABLE;
7758 if (IS_GM45(dev))
7759 dspclk_gate |= DSSUNIT_CLOCK_GATE_DISABLE;
7760 I915_WRITE(DSPCLK_GATE_D, dspclk_gate);
7761}
Yuanhan Liu13982612010-12-15 15:42:31 +08007762
Jesse Barnes6067aae2011-04-28 15:04:31 -07007763static void crestline_init_clock_gating(struct drm_device *dev)
7764{
7765 struct drm_i915_private *dev_priv = dev->dev_private;
Yuanhan Liu13982612010-12-15 15:42:31 +08007766
Jesse Barnes6067aae2011-04-28 15:04:31 -07007767 I915_WRITE(RENCLK_GATE_D1, I965_RCC_CLOCK_GATE_DISABLE);
7768 I915_WRITE(RENCLK_GATE_D2, 0);
7769 I915_WRITE(DSPCLK_GATE_D, 0);
7770 I915_WRITE(RAMCLK_GATE_D, 0);
7771 I915_WRITE16(DEUC, 0);
7772}
Jesse Barnes652c3932009-08-17 13:31:43 -07007773
Jesse Barnes6067aae2011-04-28 15:04:31 -07007774static void broadwater_init_clock_gating(struct drm_device *dev)
7775{
7776 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes652c3932009-08-17 13:31:43 -07007777
Jesse Barnes6067aae2011-04-28 15:04:31 -07007778 I915_WRITE(RENCLK_GATE_D1, I965_RCZ_CLOCK_GATE_DISABLE |
7779 I965_RCC_CLOCK_GATE_DISABLE |
7780 I965_RCPB_CLOCK_GATE_DISABLE |
7781 I965_ISC_CLOCK_GATE_DISABLE |
7782 I965_FBC_CLOCK_GATE_DISABLE);
7783 I915_WRITE(RENCLK_GATE_D2, 0);
7784}
Jesse Barnes652c3932009-08-17 13:31:43 -07007785
Jesse Barnes6067aae2011-04-28 15:04:31 -07007786static void gen3_init_clock_gating(struct drm_device *dev)
7787{
7788 struct drm_i915_private *dev_priv = dev->dev_private;
7789 u32 dstate = I915_READ(D_STATE);
7790
7791 dstate |= DSTATE_PLL_D3_OFF | DSTATE_GFX_CLOCK_GATING |
7792 DSTATE_DOT_CLOCK_GATING;
7793 I915_WRITE(D_STATE, dstate);
7794}
7795
7796static void i85x_init_clock_gating(struct drm_device *dev)
7797{
7798 struct drm_i915_private *dev_priv = dev->dev_private;
7799
7800 I915_WRITE(RENCLK_GATE_D1, SV_CLOCK_GATE_DISABLE);
7801}
7802
7803static void i830_init_clock_gating(struct drm_device *dev)
7804{
7805 struct drm_i915_private *dev_priv = dev->dev_private;
7806
7807 I915_WRITE(DSPCLK_GATE_D, OVRUNIT_CLOCK_GATE_DISABLE);
Jesse Barnes652c3932009-08-17 13:31:43 -07007808}
7809
Jesse Barnes645c62a2011-05-11 09:49:31 -07007810static void ibx_init_clock_gating(struct drm_device *dev)
7811{
7812 struct drm_i915_private *dev_priv = dev->dev_private;
7813
7814 /*
7815 * On Ibex Peak and Cougar Point, we need to disable clock
7816 * gating for the panel power sequencer or it will fail to
7817 * start up when no ports are active.
7818 */
7819 I915_WRITE(SOUTH_DSPCLK_GATE_D, PCH_DPLSUNIT_CLOCK_GATE_DISABLE);
7820}
7821
7822static void cpt_init_clock_gating(struct drm_device *dev)
7823{
7824 struct drm_i915_private *dev_priv = dev->dev_private;
7825
7826 /*
7827 * On Ibex Peak and Cougar Point, we need to disable clock
7828 * gating for the panel power sequencer or it will fail to
7829 * start up when no ports are active.
7830 */
7831 I915_WRITE(SOUTH_DSPCLK_GATE_D, PCH_DPLSUNIT_CLOCK_GATE_DISABLE);
7832 I915_WRITE(SOUTH_CHICKEN2, I915_READ(SOUTH_CHICKEN2) |
7833 DPLS_EDP_PPS_FIX_DIS);
Jesse Barnes79e53942008-11-07 14:24:08 -08007834}
7835
Chris Wilsonac668082011-02-09 16:15:32 +00007836static void ironlake_teardown_rc6(struct drm_device *dev)
Chris Wilson0cdab212010-12-05 17:27:06 +00007837{
7838 struct drm_i915_private *dev_priv = dev->dev_private;
7839
7840 if (dev_priv->renderctx) {
Chris Wilsonac668082011-02-09 16:15:32 +00007841 i915_gem_object_unpin(dev_priv->renderctx);
7842 drm_gem_object_unreference(&dev_priv->renderctx->base);
Chris Wilson0cdab212010-12-05 17:27:06 +00007843 dev_priv->renderctx = NULL;
7844 }
7845
7846 if (dev_priv->pwrctx) {
Chris Wilsonac668082011-02-09 16:15:32 +00007847 i915_gem_object_unpin(dev_priv->pwrctx);
7848 drm_gem_object_unreference(&dev_priv->pwrctx->base);
Chris Wilson0cdab212010-12-05 17:27:06 +00007849 dev_priv->pwrctx = NULL;
7850 }
7851}
7852
Jesse Barnesd5bb0812011-01-05 12:01:26 -08007853static void ironlake_disable_rc6(struct drm_device *dev)
7854{
7855 struct drm_i915_private *dev_priv = dev->dev_private;
7856
Chris Wilsonac668082011-02-09 16:15:32 +00007857 if (I915_READ(PWRCTXA)) {
7858 /* Wake the GPU, prevent RC6, then restore RSTDBYCTL */
7859 I915_WRITE(RSTDBYCTL, I915_READ(RSTDBYCTL) | RCX_SW_EXIT);
7860 wait_for(((I915_READ(RSTDBYCTL) & RSX_STATUS_MASK) == RSX_STATUS_ON),
7861 50);
7862
7863 I915_WRITE(PWRCTXA, 0);
7864 POSTING_READ(PWRCTXA);
7865
7866 I915_WRITE(RSTDBYCTL, I915_READ(RSTDBYCTL) & ~RCX_SW_EXIT);
7867 POSTING_READ(RSTDBYCTL);
7868 }
7869
Chris Wilson99507302011-02-24 09:42:52 +00007870 ironlake_teardown_rc6(dev);
Chris Wilsonac668082011-02-09 16:15:32 +00007871}
7872
7873static int ironlake_setup_rc6(struct drm_device *dev)
7874{
7875 struct drm_i915_private *dev_priv = dev->dev_private;
7876
7877 if (dev_priv->renderctx == NULL)
7878 dev_priv->renderctx = intel_alloc_context_page(dev);
7879 if (!dev_priv->renderctx)
7880 return -ENOMEM;
7881
7882 if (dev_priv->pwrctx == NULL)
7883 dev_priv->pwrctx = intel_alloc_context_page(dev);
7884 if (!dev_priv->pwrctx) {
7885 ironlake_teardown_rc6(dev);
7886 return -ENOMEM;
7887 }
7888
7889 return 0;
Jesse Barnesd5bb0812011-01-05 12:01:26 -08007890}
7891
7892void ironlake_enable_rc6(struct drm_device *dev)
7893{
7894 struct drm_i915_private *dev_priv = dev->dev_private;
7895 int ret;
7896
Chris Wilsonac668082011-02-09 16:15:32 +00007897 /* rc6 disabled by default due to repeated reports of hanging during
7898 * boot and resume.
7899 */
7900 if (!i915_enable_rc6)
7901 return;
7902
Ben Widawsky2c34b852011-03-19 18:14:26 -07007903 mutex_lock(&dev->struct_mutex);
Chris Wilsonac668082011-02-09 16:15:32 +00007904 ret = ironlake_setup_rc6(dev);
Ben Widawsky2c34b852011-03-19 18:14:26 -07007905 if (ret) {
7906 mutex_unlock(&dev->struct_mutex);
Chris Wilsonac668082011-02-09 16:15:32 +00007907 return;
Ben Widawsky2c34b852011-03-19 18:14:26 -07007908 }
Chris Wilsonac668082011-02-09 16:15:32 +00007909
Jesse Barnesd5bb0812011-01-05 12:01:26 -08007910 /*
7911 * GPU can automatically power down the render unit if given a page
7912 * to save state.
7913 */
7914 ret = BEGIN_LP_RING(6);
7915 if (ret) {
Chris Wilsonac668082011-02-09 16:15:32 +00007916 ironlake_teardown_rc6(dev);
Ben Widawsky2c34b852011-03-19 18:14:26 -07007917 mutex_unlock(&dev->struct_mutex);
Jesse Barnesd5bb0812011-01-05 12:01:26 -08007918 return;
7919 }
Chris Wilsonac668082011-02-09 16:15:32 +00007920
Jesse Barnesd5bb0812011-01-05 12:01:26 -08007921 OUT_RING(MI_SUSPEND_FLUSH | MI_SUSPEND_FLUSH_EN);
7922 OUT_RING(MI_SET_CONTEXT);
7923 OUT_RING(dev_priv->renderctx->gtt_offset |
7924 MI_MM_SPACE_GTT |
7925 MI_SAVE_EXT_STATE_EN |
7926 MI_RESTORE_EXT_STATE_EN |
7927 MI_RESTORE_INHIBIT);
7928 OUT_RING(MI_SUSPEND_FLUSH);
7929 OUT_RING(MI_NOOP);
7930 OUT_RING(MI_FLUSH);
7931 ADVANCE_LP_RING();
7932
Ben Widawsky4a246cf2011-03-19 18:14:28 -07007933 /*
7934 * Wait for the command parser to advance past MI_SET_CONTEXT. The HW
7935 * does an implicit flush, combined with MI_FLUSH above, it should be
7936 * safe to assume that renderctx is valid
7937 */
7938 ret = intel_wait_ring_idle(LP_RING(dev_priv));
7939 if (ret) {
7940 DRM_ERROR("failed to enable ironlake power power savings\n");
7941 ironlake_teardown_rc6(dev);
7942 mutex_unlock(&dev->struct_mutex);
7943 return;
7944 }
7945
Jesse Barnesd5bb0812011-01-05 12:01:26 -08007946 I915_WRITE(PWRCTXA, dev_priv->pwrctx->gtt_offset | PWRCTX_EN);
7947 I915_WRITE(RSTDBYCTL, I915_READ(RSTDBYCTL) & ~RCX_SW_EXIT);
Ben Widawsky2c34b852011-03-19 18:14:26 -07007948 mutex_unlock(&dev->struct_mutex);
Jesse Barnesd5bb0812011-01-05 12:01:26 -08007949}
7950
Jesse Barnes645c62a2011-05-11 09:49:31 -07007951void intel_init_clock_gating(struct drm_device *dev)
7952{
7953 struct drm_i915_private *dev_priv = dev->dev_private;
7954
7955 dev_priv->display.init_clock_gating(dev);
7956
7957 if (dev_priv->display.init_pch_clock_gating)
7958 dev_priv->display.init_pch_clock_gating(dev);
7959}
Chris Wilsonac668082011-02-09 16:15:32 +00007960
Jesse Barnese70236a2009-09-21 10:42:27 -07007961/* Set up chip specific display functions */
7962static void intel_init_display(struct drm_device *dev)
7963{
7964 struct drm_i915_private *dev_priv = dev->dev_private;
7965
7966 /* We always want a DPMS function */
Eric Anholtf5640482011-03-30 13:01:02 -07007967 if (HAS_PCH_SPLIT(dev)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05007968 dev_priv->display.dpms = ironlake_crtc_dpms;
Eric Anholtf5640482011-03-30 13:01:02 -07007969 dev_priv->display.crtc_mode_set = ironlake_crtc_mode_set;
Jesse Barnes17638cd2011-06-24 12:19:23 -07007970 dev_priv->display.update_plane = ironlake_update_plane;
Eric Anholtf5640482011-03-30 13:01:02 -07007971 } else {
Jesse Barnese70236a2009-09-21 10:42:27 -07007972 dev_priv->display.dpms = i9xx_crtc_dpms;
Eric Anholtf5640482011-03-30 13:01:02 -07007973 dev_priv->display.crtc_mode_set = i9xx_crtc_mode_set;
Jesse Barnes17638cd2011-06-24 12:19:23 -07007974 dev_priv->display.update_plane = i9xx_update_plane;
Eric Anholtf5640482011-03-30 13:01:02 -07007975 }
Jesse Barnese70236a2009-09-21 10:42:27 -07007976
Adam Jacksonee5382a2010-04-23 11:17:39 -04007977 if (I915_HAS_FBC(dev)) {
Yuanhan Liu9c04f012010-12-15 15:42:32 +08007978 if (HAS_PCH_SPLIT(dev)) {
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08007979 dev_priv->display.fbc_enabled = ironlake_fbc_enabled;
7980 dev_priv->display.enable_fbc = ironlake_enable_fbc;
7981 dev_priv->display.disable_fbc = ironlake_disable_fbc;
7982 } else if (IS_GM45(dev)) {
Jesse Barnes74dff282009-09-14 15:39:40 -07007983 dev_priv->display.fbc_enabled = g4x_fbc_enabled;
7984 dev_priv->display.enable_fbc = g4x_enable_fbc;
7985 dev_priv->display.disable_fbc = g4x_disable_fbc;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01007986 } else if (IS_CRESTLINE(dev)) {
Jesse Barnese70236a2009-09-21 10:42:27 -07007987 dev_priv->display.fbc_enabled = i8xx_fbc_enabled;
7988 dev_priv->display.enable_fbc = i8xx_enable_fbc;
7989 dev_priv->display.disable_fbc = i8xx_disable_fbc;
7990 }
Jesse Barnes74dff282009-09-14 15:39:40 -07007991 /* 855GM needs testing */
Jesse Barnese70236a2009-09-21 10:42:27 -07007992 }
7993
7994 /* Returns the core display clock speed */
Adam Jacksonf2b115e2009-12-03 17:14:42 -05007995 if (IS_I945G(dev) || (IS_G33(dev) && ! IS_PINEVIEW_M(dev)))
Jesse Barnese70236a2009-09-21 10:42:27 -07007996 dev_priv->display.get_display_clock_speed =
7997 i945_get_display_clock_speed;
7998 else if (IS_I915G(dev))
7999 dev_priv->display.get_display_clock_speed =
8000 i915_get_display_clock_speed;
Adam Jacksonf2b115e2009-12-03 17:14:42 -05008001 else if (IS_I945GM(dev) || IS_845G(dev) || IS_PINEVIEW_M(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -07008002 dev_priv->display.get_display_clock_speed =
8003 i9xx_misc_get_display_clock_speed;
8004 else if (IS_I915GM(dev))
8005 dev_priv->display.get_display_clock_speed =
8006 i915gm_get_display_clock_speed;
8007 else if (IS_I865G(dev))
8008 dev_priv->display.get_display_clock_speed =
8009 i865_get_display_clock_speed;
Daniel Vetterf0f8a9c2009-09-15 22:57:33 +02008010 else if (IS_I85X(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -07008011 dev_priv->display.get_display_clock_speed =
8012 i855_get_display_clock_speed;
8013 else /* 852, 830 */
8014 dev_priv->display.get_display_clock_speed =
8015 i830_get_display_clock_speed;
8016
8017 /* For FIFO watermark updates */
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08008018 if (HAS_PCH_SPLIT(dev)) {
Jesse Barnes645c62a2011-05-11 09:49:31 -07008019 if (HAS_PCH_IBX(dev))
8020 dev_priv->display.init_pch_clock_gating = ibx_init_clock_gating;
8021 else if (HAS_PCH_CPT(dev))
8022 dev_priv->display.init_pch_clock_gating = cpt_init_clock_gating;
8023
Chris Wilsonf00a3dd2010-10-21 14:57:17 +01008024 if (IS_GEN5(dev)) {
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08008025 if (I915_READ(MLTR_ILK) & ILK_SRLT_MASK)
8026 dev_priv->display.update_wm = ironlake_update_wm;
8027 else {
8028 DRM_DEBUG_KMS("Failed to get proper latency. "
8029 "Disable CxSR\n");
8030 dev_priv->display.update_wm = NULL;
8031 }
Jesse Barnes674cf962011-04-28 14:27:04 -07008032 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
Jesse Barnes6067aae2011-04-28 15:04:31 -07008033 dev_priv->display.init_clock_gating = ironlake_init_clock_gating;
Yuanhan Liu13982612010-12-15 15:42:31 +08008034 } else if (IS_GEN6(dev)) {
8035 if (SNB_READ_WM0_LATENCY()) {
8036 dev_priv->display.update_wm = sandybridge_update_wm;
8037 } else {
8038 DRM_DEBUG_KMS("Failed to read display plane latency. "
8039 "Disable CxSR\n");
8040 dev_priv->display.update_wm = NULL;
8041 }
Jesse Barnes674cf962011-04-28 14:27:04 -07008042 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
Jesse Barnes6067aae2011-04-28 15:04:31 -07008043 dev_priv->display.init_clock_gating = gen6_init_clock_gating;
Jesse Barnes357555c2011-04-28 15:09:55 -07008044 } else if (IS_IVYBRIDGE(dev)) {
8045 /* FIXME: detect B0+ stepping and use auto training */
8046 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
Jesse Barnesfe100d42011-04-28 14:29:45 -07008047 if (SNB_READ_WM0_LATENCY()) {
8048 dev_priv->display.update_wm = sandybridge_update_wm;
8049 } else {
8050 DRM_DEBUG_KMS("Failed to read display plane latency. "
8051 "Disable CxSR\n");
8052 dev_priv->display.update_wm = NULL;
8053 }
Jesse Barnes28963a32011-05-11 09:42:30 -07008054 dev_priv->display.init_clock_gating = ivybridge_init_clock_gating;
Jesse Barnes6067aae2011-04-28 15:04:31 -07008055
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08008056 } else
8057 dev_priv->display.update_wm = NULL;
8058 } else if (IS_PINEVIEW(dev)) {
Zhao Yakuid4294342010-03-22 22:45:36 +08008059 if (!intel_get_cxsr_latency(IS_PINEVIEW_G(dev),
Li Peng95534262010-05-18 18:58:44 +08008060 dev_priv->is_ddr3,
Zhao Yakuid4294342010-03-22 22:45:36 +08008061 dev_priv->fsb_freq,
8062 dev_priv->mem_freq)) {
8063 DRM_INFO("failed to find known CxSR latency "
Li Peng95534262010-05-18 18:58:44 +08008064 "(found ddr%s fsb freq %d, mem freq %d), "
Zhao Yakuid4294342010-03-22 22:45:36 +08008065 "disabling CxSR\n",
Li Peng95534262010-05-18 18:58:44 +08008066 (dev_priv->is_ddr3 == 1) ? "3": "2",
Zhao Yakuid4294342010-03-22 22:45:36 +08008067 dev_priv->fsb_freq, dev_priv->mem_freq);
8068 /* Disable CxSR and never update its watermark again */
8069 pineview_disable_cxsr(dev);
8070 dev_priv->display.update_wm = NULL;
8071 } else
8072 dev_priv->display.update_wm = pineview_update_wm;
Jason Stubbs95e0ee92011-05-28 14:26:48 +10008073 dev_priv->display.init_clock_gating = gen3_init_clock_gating;
Jesse Barnes6067aae2011-04-28 15:04:31 -07008074 } else if (IS_G4X(dev)) {
Jesse Barnese70236a2009-09-21 10:42:27 -07008075 dev_priv->display.update_wm = g4x_update_wm;
Jesse Barnes6067aae2011-04-28 15:04:31 -07008076 dev_priv->display.init_clock_gating = g4x_init_clock_gating;
8077 } else if (IS_GEN4(dev)) {
Jesse Barnese70236a2009-09-21 10:42:27 -07008078 dev_priv->display.update_wm = i965_update_wm;
Jesse Barnes6067aae2011-04-28 15:04:31 -07008079 if (IS_CRESTLINE(dev))
8080 dev_priv->display.init_clock_gating = crestline_init_clock_gating;
8081 else if (IS_BROADWATER(dev))
8082 dev_priv->display.init_clock_gating = broadwater_init_clock_gating;
8083 } else if (IS_GEN3(dev)) {
Jesse Barnese70236a2009-09-21 10:42:27 -07008084 dev_priv->display.update_wm = i9xx_update_wm;
8085 dev_priv->display.get_fifo_size = i9xx_get_fifo_size;
Jesse Barnes6067aae2011-04-28 15:04:31 -07008086 dev_priv->display.init_clock_gating = gen3_init_clock_gating;
8087 } else if (IS_I865G(dev)) {
8088 dev_priv->display.update_wm = i830_update_wm;
8089 dev_priv->display.init_clock_gating = i85x_init_clock_gating;
8090 dev_priv->display.get_fifo_size = i830_get_fifo_size;
Adam Jackson8f4695e2010-04-16 18:20:57 -04008091 } else if (IS_I85X(dev)) {
8092 dev_priv->display.update_wm = i9xx_update_wm;
8093 dev_priv->display.get_fifo_size = i85x_get_fifo_size;
Jesse Barnes6067aae2011-04-28 15:04:31 -07008094 dev_priv->display.init_clock_gating = i85x_init_clock_gating;
Jesse Barnese70236a2009-09-21 10:42:27 -07008095 } else {
Adam Jackson8f4695e2010-04-16 18:20:57 -04008096 dev_priv->display.update_wm = i830_update_wm;
Jesse Barnes6067aae2011-04-28 15:04:31 -07008097 dev_priv->display.init_clock_gating = i830_init_clock_gating;
Adam Jackson8f4695e2010-04-16 18:20:57 -04008098 if (IS_845G(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -07008099 dev_priv->display.get_fifo_size = i845_get_fifo_size;
8100 else
8101 dev_priv->display.get_fifo_size = i830_get_fifo_size;
Jesse Barnese70236a2009-09-21 10:42:27 -07008102 }
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008103
8104 /* Default just returns -ENODEV to indicate unsupported */
8105 dev_priv->display.queue_flip = intel_default_queue_flip;
8106
8107 switch (INTEL_INFO(dev)->gen) {
8108 case 2:
8109 dev_priv->display.queue_flip = intel_gen2_queue_flip;
8110 break;
8111
8112 case 3:
8113 dev_priv->display.queue_flip = intel_gen3_queue_flip;
8114 break;
8115
8116 case 4:
8117 case 5:
8118 dev_priv->display.queue_flip = intel_gen4_queue_flip;
8119 break;
8120
8121 case 6:
8122 dev_priv->display.queue_flip = intel_gen6_queue_flip;
8123 break;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07008124 case 7:
8125 dev_priv->display.queue_flip = intel_gen7_queue_flip;
8126 break;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008127 }
Jesse Barnese70236a2009-09-21 10:42:27 -07008128}
8129
Jesse Barnesb690e962010-07-19 13:53:12 -07008130/*
8131 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
8132 * resume, or other times. This quirk makes sure that's the case for
8133 * affected systems.
8134 */
8135static void quirk_pipea_force (struct drm_device *dev)
8136{
8137 struct drm_i915_private *dev_priv = dev->dev_private;
8138
8139 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
8140 DRM_DEBUG_DRIVER("applying pipe a force quirk\n");
8141}
8142
8143struct intel_quirk {
8144 int device;
8145 int subsystem_vendor;
8146 int subsystem_device;
8147 void (*hook)(struct drm_device *dev);
8148};
8149
8150struct intel_quirk intel_quirks[] = {
8151 /* HP Compaq 2730p needs pipe A force quirk (LP: #291555) */
8152 { 0x2a42, 0x103c, 0x30eb, quirk_pipea_force },
8153 /* HP Mini needs pipe A force quirk (LP: #322104) */
8154 { 0x27ae,0x103c, 0x361a, quirk_pipea_force },
8155
8156 /* Thinkpad R31 needs pipe A force quirk */
8157 { 0x3577, 0x1014, 0x0505, quirk_pipea_force },
8158 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
8159 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
8160
8161 /* ThinkPad X30 needs pipe A force quirk (LP: #304614) */
8162 { 0x3577, 0x1014, 0x0513, quirk_pipea_force },
8163 /* ThinkPad X40 needs pipe A force quirk */
8164
8165 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
8166 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
8167
8168 /* 855 & before need to leave pipe A & dpll A up */
8169 { 0x3582, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
8170 { 0x2562, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
8171};
8172
8173static void intel_init_quirks(struct drm_device *dev)
8174{
8175 struct pci_dev *d = dev->pdev;
8176 int i;
8177
8178 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
8179 struct intel_quirk *q = &intel_quirks[i];
8180
8181 if (d->device == q->device &&
8182 (d->subsystem_vendor == q->subsystem_vendor ||
8183 q->subsystem_vendor == PCI_ANY_ID) &&
8184 (d->subsystem_device == q->subsystem_device ||
8185 q->subsystem_device == PCI_ANY_ID))
8186 q->hook(dev);
8187 }
8188}
8189
Jesse Barnes9cce37f2010-08-13 15:11:26 -07008190/* Disable the VGA plane that we never use */
8191static void i915_disable_vga(struct drm_device *dev)
8192{
8193 struct drm_i915_private *dev_priv = dev->dev_private;
8194 u8 sr1;
8195 u32 vga_reg;
8196
8197 if (HAS_PCH_SPLIT(dev))
8198 vga_reg = CPU_VGACNTRL;
8199 else
8200 vga_reg = VGACNTRL;
8201
8202 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
8203 outb(1, VGA_SR_INDEX);
8204 sr1 = inb(VGA_SR_DATA);
8205 outb(sr1 | 1<<5, VGA_SR_DATA);
8206 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
8207 udelay(300);
8208
8209 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
8210 POSTING_READ(vga_reg);
8211}
8212
Jesse Barnes79e53942008-11-07 14:24:08 -08008213void intel_modeset_init(struct drm_device *dev)
8214{
Jesse Barnes652c3932009-08-17 13:31:43 -07008215 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08008216 int i;
8217
8218 drm_mode_config_init(dev);
8219
8220 dev->mode_config.min_width = 0;
8221 dev->mode_config.min_height = 0;
8222
8223 dev->mode_config.funcs = (void *)&intel_mode_funcs;
8224
Jesse Barnesb690e962010-07-19 13:53:12 -07008225 intel_init_quirks(dev);
8226
Jesse Barnese70236a2009-09-21 10:42:27 -07008227 intel_init_display(dev);
8228
Chris Wilsona6c45cf2010-09-17 00:32:17 +01008229 if (IS_GEN2(dev)) {
8230 dev->mode_config.max_width = 2048;
8231 dev->mode_config.max_height = 2048;
8232 } else if (IS_GEN3(dev)) {
Keith Packard5e4d6fa2009-07-12 23:53:17 -07008233 dev->mode_config.max_width = 4096;
8234 dev->mode_config.max_height = 4096;
Jesse Barnes79e53942008-11-07 14:24:08 -08008235 } else {
Chris Wilsona6c45cf2010-09-17 00:32:17 +01008236 dev->mode_config.max_width = 8192;
8237 dev->mode_config.max_height = 8192;
Jesse Barnes79e53942008-11-07 14:24:08 -08008238 }
Chris Wilson35c30472010-12-22 14:07:12 +00008239 dev->mode_config.fb_base = dev->agp->base;
Jesse Barnes79e53942008-11-07 14:24:08 -08008240
Zhao Yakui28c97732009-10-09 11:39:41 +08008241 DRM_DEBUG_KMS("%d display pipe%s available.\n",
Dave Airliea3524f12010-06-06 18:59:41 +10008242 dev_priv->num_pipe, dev_priv->num_pipe > 1 ? "s" : "");
Jesse Barnes79e53942008-11-07 14:24:08 -08008243
Dave Airliea3524f12010-06-06 18:59:41 +10008244 for (i = 0; i < dev_priv->num_pipe; i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -08008245 intel_crtc_init(dev, i);
8246 }
8247
Jesse Barnes9cce37f2010-08-13 15:11:26 -07008248 /* Just disable it once at startup */
8249 i915_disable_vga(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08008250 intel_setup_outputs(dev);
Jesse Barnes652c3932009-08-17 13:31:43 -07008251
Jesse Barnes645c62a2011-05-11 09:49:31 -07008252 intel_init_clock_gating(dev);
Jesse Barnes9cce37f2010-08-13 15:11:26 -07008253
Jesse Barnes7648fa92010-05-20 14:28:11 -07008254 if (IS_IRONLAKE_M(dev)) {
Jesse Barnesf97108d2010-01-29 11:27:07 -08008255 ironlake_enable_drps(dev);
Jesse Barnes7648fa92010-05-20 14:28:11 -07008256 intel_init_emon(dev);
8257 }
Jesse Barnesf97108d2010-01-29 11:27:07 -08008258
Jesse Barnes1c70c0c2011-06-29 13:34:36 -07008259 if (IS_GEN6(dev) || IS_GEN7(dev)) {
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08008260 gen6_enable_rps(dev_priv);
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07008261 gen6_update_ring_freq(dev_priv);
8262 }
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08008263
Jesse Barnes652c3932009-08-17 13:31:43 -07008264 INIT_WORK(&dev_priv->idle_work, intel_idle_update);
8265 setup_timer(&dev_priv->idle_timer, intel_gpu_idle_timer,
8266 (unsigned long)dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +01008267}
8268
8269void intel_modeset_gem_init(struct drm_device *dev)
8270{
8271 if (IS_IRONLAKE_M(dev))
8272 ironlake_enable_rc6(dev);
Daniel Vetter02e792f2009-09-15 22:57:34 +02008273
8274 intel_setup_overlay(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08008275}
8276
8277void intel_modeset_cleanup(struct drm_device *dev)
8278{
Jesse Barnes652c3932009-08-17 13:31:43 -07008279 struct drm_i915_private *dev_priv = dev->dev_private;
8280 struct drm_crtc *crtc;
8281 struct intel_crtc *intel_crtc;
8282
Keith Packardf87ea762010-10-03 19:36:26 -07008283 drm_kms_helper_poll_fini(dev);
Jesse Barnes652c3932009-08-17 13:31:43 -07008284 mutex_lock(&dev->struct_mutex);
8285
Jesse Barnes723bfd72010-10-07 16:01:13 -07008286 intel_unregister_dsm_handler();
8287
8288
Jesse Barnes652c3932009-08-17 13:31:43 -07008289 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
8290 /* Skip inactive CRTCs */
8291 if (!crtc->fb)
8292 continue;
8293
8294 intel_crtc = to_intel_crtc(crtc);
Daniel Vetter3dec0092010-08-20 21:40:52 +02008295 intel_increase_pllclock(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -07008296 }
8297
Chris Wilson973d04f2011-07-08 12:22:37 +01008298 intel_disable_fbc(dev);
Jesse Barnese70236a2009-09-21 10:42:27 -07008299
Jesse Barnesf97108d2010-01-29 11:27:07 -08008300 if (IS_IRONLAKE_M(dev))
8301 ironlake_disable_drps(dev);
Jesse Barnes1c70c0c2011-06-29 13:34:36 -07008302 if (IS_GEN6(dev) || IS_GEN7(dev))
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08008303 gen6_disable_rps(dev);
Jesse Barnesf97108d2010-01-29 11:27:07 -08008304
Jesse Barnesd5bb0812011-01-05 12:01:26 -08008305 if (IS_IRONLAKE_M(dev))
8306 ironlake_disable_rc6(dev);
Chris Wilson0cdab212010-12-05 17:27:06 +00008307
Kristian Høgsberg69341a52009-11-11 12:19:17 -05008308 mutex_unlock(&dev->struct_mutex);
8309
Daniel Vetter6c0d93502010-08-20 18:26:46 +02008310 /* Disable the irq before mode object teardown, for the irq might
8311 * enqueue unpin/hotplug work. */
8312 drm_irq_uninstall(dev);
8313 cancel_work_sync(&dev_priv->hotplug_work);
8314
Chris Wilson1630fe72011-07-08 12:22:42 +01008315 /* flush any delayed tasks or pending work */
8316 flush_scheduled_work();
8317
Daniel Vetter3dec0092010-08-20 21:40:52 +02008318 /* Shut off idle work before the crtcs get freed. */
8319 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
8320 intel_crtc = to_intel_crtc(crtc);
8321 del_timer_sync(&intel_crtc->idle_timer);
8322 }
8323 del_timer_sync(&dev_priv->idle_timer);
8324 cancel_work_sync(&dev_priv->idle_work);
8325
Jesse Barnes79e53942008-11-07 14:24:08 -08008326 drm_mode_config_cleanup(dev);
8327}
8328
Dave Airlie28d52042009-09-21 14:33:58 +10008329/*
Zhenyu Wangf1c79df2010-03-30 14:39:29 +08008330 * Return which encoder is currently attached for connector.
8331 */
Chris Wilsondf0e9242010-09-09 16:20:55 +01008332struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
Jesse Barnes79e53942008-11-07 14:24:08 -08008333{
Chris Wilsondf0e9242010-09-09 16:20:55 +01008334 return &intel_attached_encoder(connector)->base;
8335}
Jesse Barnes79e53942008-11-07 14:24:08 -08008336
Chris Wilsondf0e9242010-09-09 16:20:55 +01008337void intel_connector_attach_encoder(struct intel_connector *connector,
8338 struct intel_encoder *encoder)
8339{
8340 connector->encoder = encoder;
8341 drm_mode_connector_attach_encoder(&connector->base,
8342 &encoder->base);
Jesse Barnes79e53942008-11-07 14:24:08 -08008343}
Dave Airlie28d52042009-09-21 14:33:58 +10008344
8345/*
8346 * set vga decode state - true == enable VGA decode
8347 */
8348int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
8349{
8350 struct drm_i915_private *dev_priv = dev->dev_private;
8351 u16 gmch_ctrl;
8352
8353 pci_read_config_word(dev_priv->bridge_dev, INTEL_GMCH_CTRL, &gmch_ctrl);
8354 if (state)
8355 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
8356 else
8357 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
8358 pci_write_config_word(dev_priv->bridge_dev, INTEL_GMCH_CTRL, gmch_ctrl);
8359 return 0;
8360}
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00008361
8362#ifdef CONFIG_DEBUG_FS
8363#include <linux/seq_file.h>
8364
8365struct intel_display_error_state {
8366 struct intel_cursor_error_state {
8367 u32 control;
8368 u32 position;
8369 u32 base;
8370 u32 size;
8371 } cursor[2];
8372
8373 struct intel_pipe_error_state {
8374 u32 conf;
8375 u32 source;
8376
8377 u32 htotal;
8378 u32 hblank;
8379 u32 hsync;
8380 u32 vtotal;
8381 u32 vblank;
8382 u32 vsync;
8383 } pipe[2];
8384
8385 struct intel_plane_error_state {
8386 u32 control;
8387 u32 stride;
8388 u32 size;
8389 u32 pos;
8390 u32 addr;
8391 u32 surface;
8392 u32 tile_offset;
8393 } plane[2];
8394};
8395
8396struct intel_display_error_state *
8397intel_display_capture_error_state(struct drm_device *dev)
8398{
8399 drm_i915_private_t *dev_priv = dev->dev_private;
8400 struct intel_display_error_state *error;
8401 int i;
8402
8403 error = kmalloc(sizeof(*error), GFP_ATOMIC);
8404 if (error == NULL)
8405 return NULL;
8406
8407 for (i = 0; i < 2; i++) {
8408 error->cursor[i].control = I915_READ(CURCNTR(i));
8409 error->cursor[i].position = I915_READ(CURPOS(i));
8410 error->cursor[i].base = I915_READ(CURBASE(i));
8411
8412 error->plane[i].control = I915_READ(DSPCNTR(i));
8413 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
8414 error->plane[i].size = I915_READ(DSPSIZE(i));
8415 error->plane[i].pos= I915_READ(DSPPOS(i));
8416 error->plane[i].addr = I915_READ(DSPADDR(i));
8417 if (INTEL_INFO(dev)->gen >= 4) {
8418 error->plane[i].surface = I915_READ(DSPSURF(i));
8419 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
8420 }
8421
8422 error->pipe[i].conf = I915_READ(PIPECONF(i));
8423 error->pipe[i].source = I915_READ(PIPESRC(i));
8424 error->pipe[i].htotal = I915_READ(HTOTAL(i));
8425 error->pipe[i].hblank = I915_READ(HBLANK(i));
8426 error->pipe[i].hsync = I915_READ(HSYNC(i));
8427 error->pipe[i].vtotal = I915_READ(VTOTAL(i));
8428 error->pipe[i].vblank = I915_READ(VBLANK(i));
8429 error->pipe[i].vsync = I915_READ(VSYNC(i));
8430 }
8431
8432 return error;
8433}
8434
8435void
8436intel_display_print_error_state(struct seq_file *m,
8437 struct drm_device *dev,
8438 struct intel_display_error_state *error)
8439{
8440 int i;
8441
8442 for (i = 0; i < 2; i++) {
8443 seq_printf(m, "Pipe [%d]:\n", i);
8444 seq_printf(m, " CONF: %08x\n", error->pipe[i].conf);
8445 seq_printf(m, " SRC: %08x\n", error->pipe[i].source);
8446 seq_printf(m, " HTOTAL: %08x\n", error->pipe[i].htotal);
8447 seq_printf(m, " HBLANK: %08x\n", error->pipe[i].hblank);
8448 seq_printf(m, " HSYNC: %08x\n", error->pipe[i].hsync);
8449 seq_printf(m, " VTOTAL: %08x\n", error->pipe[i].vtotal);
8450 seq_printf(m, " VBLANK: %08x\n", error->pipe[i].vblank);
8451 seq_printf(m, " VSYNC: %08x\n", error->pipe[i].vsync);
8452
8453 seq_printf(m, "Plane [%d]:\n", i);
8454 seq_printf(m, " CNTR: %08x\n", error->plane[i].control);
8455 seq_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
8456 seq_printf(m, " SIZE: %08x\n", error->plane[i].size);
8457 seq_printf(m, " POS: %08x\n", error->plane[i].pos);
8458 seq_printf(m, " ADDR: %08x\n", error->plane[i].addr);
8459 if (INTEL_INFO(dev)->gen >= 4) {
8460 seq_printf(m, " SURF: %08x\n", error->plane[i].surface);
8461 seq_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
8462 }
8463
8464 seq_printf(m, "Cursor [%d]:\n", i);
8465 seq_printf(m, " CNTR: %08x\n", error->cursor[i].control);
8466 seq_printf(m, " POS: %08x\n", error->cursor[i].position);
8467 seq_printf(m, " BASE: %08x\n", error->cursor[i].base);
8468 }
8469}
8470#endif