blob: be74f8e5230c21532fe5479e981efebc065955bb [file] [log] [blame]
Eric Christopher49ac3d72011-05-09 18:16:46 +00001//===- MipsInstrInfo.td - Target Description for Mips Target -*- tablegen -*-=//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00007//
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00008//===----------------------------------------------------------------------===//
Eric Christopher49ac3d72011-05-09 18:16:46 +00009//
10// This file contains the Mips implementation of the TargetInstrInfo class.
11//
12//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000013
Akira Hatanaka4552c9a2011-04-15 21:51:11 +000014//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000015// Instruction format superclass
Akira Hatanaka4552c9a2011-04-15 21:51:11 +000016//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000017
18include "MipsInstrFormats.td"
19
Akira Hatanaka4552c9a2011-04-15 21:51:11 +000020//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000021// Mips profiles and nodes
Akira Hatanaka4552c9a2011-04-15 21:51:11 +000022//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000023
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000024def SDT_MipsRet : SDTypeProfile<0, 1, [SDTCisInt<0>]>;
25def SDT_MipsJmpLink : SDTypeProfile<0, 1, [SDTCisVT<0, iPTR>]>;
Bruno Cardoso Lopes9e030612010-11-09 17:25:34 +000026def SDT_MipsCMov : SDTypeProfile<1, 4, [SDTCisSameAs<0, 1>,
Akira Hatanaka0bf3dfb2011-04-15 21:00:26 +000027 SDTCisSameAs<1, 2>,
28 SDTCisSameAs<3, 4>,
29 SDTCisInt<4>]>;
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000030def SDT_MipsCallSeqStart : SDCallSeqStart<[SDTCisVT<0, i32>]>;
31def SDT_MipsCallSeqEnd : SDCallSeqEnd<[SDTCisVT<0, i32>, SDTCisVT<1, i32>]>;
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +000032def SDT_MipsMAddMSub : SDTypeProfile<0, 4,
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +000033 [SDTCisVT<0, i32>, SDTCisSameAs<0, 1>,
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +000034 SDTCisSameAs<1, 2>,
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +000035 SDTCisSameAs<2, 3>]>;
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +000036def SDT_MipsDivRem : SDTypeProfile<0, 2,
Akira Hatanakadda4a072011-10-03 21:06:13 +000037 [SDTCisInt<0>,
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +000038 SDTCisSameAs<0, 1>]>;
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000039
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +000040def SDT_MipsThreadPointer : SDTypeProfile<1, 0, [SDTCisPtrTy<0>]>;
41
Akira Hatanakac742e4f2011-11-11 04:06:38 +000042def SDT_MipsDynAlloc : SDTypeProfile<1, 1, [SDTCisVT<0, iPTR>,
43 SDTCisSameAs<0, 1>]>;
Akira Hatanakadb548262011-07-19 23:30:50 +000044def SDT_Sync : SDTypeProfile<0, 1, [SDTCisVT<0, i32>]>;
Akira Hatanaka21afc632011-06-21 00:40:49 +000045
Akira Hatanaka40eda462011-09-22 23:31:54 +000046def SDT_Ext : SDTypeProfile<1, 3, [SDTCisInt<0>, SDTCisSameAs<0, 1>,
47 SDTCisVT<2, i32>, SDTCisSameAs<2, 3>]>;
48def SDT_Ins : SDTypeProfile<1, 4, [SDTCisInt<0>, SDTCisSameAs<0, 1>,
49 SDTCisVT<2, i32>, SDTCisSameAs<2, 3>,
Akira Hatanakabb15e112011-08-17 02:05:42 +000050 SDTCisSameAs<0, 4>]>;
51
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000052// Call
Bruno Cardoso Lopes9e030612010-11-09 17:25:34 +000053def MipsJmpLink : SDNode<"MipsISD::JmpLink",SDT_MipsJmpLink,
Chris Lattner036609b2010-12-23 18:28:41 +000054 [SDNPHasChain, SDNPOutGlue, SDNPOptInGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +000055 SDNPVariadic]>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000056
Bruno Cardoso Lopes9e030612010-11-09 17:25:34 +000057// Hi and Lo nodes are used to handle global addresses. Used on
58// MipsISelLowering to lower stuff like GlobalAddress, ExternalSymbol
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +000059// static model. (nothing to do with Mips Registers Hi and Lo)
Bruno Cardoso Lopes91fd5322008-07-21 18:52:34 +000060def MipsHi : SDNode<"MipsISD::Hi", SDTIntUnaryOp>;
61def MipsLo : SDNode<"MipsISD::Lo", SDTIntUnaryOp>;
62def MipsGPRel : SDNode<"MipsISD::GPRel", SDTIntUnaryOp>;
Bruno Cardoso Lopese78080c2007-10-09 02:55:31 +000063
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +000064// TlsGd node is used to handle General Dynamic TLS
65def MipsTlsGd : SDNode<"MipsISD::TlsGd", SDTIntUnaryOp>;
66
67// TprelHi and TprelLo nodes are used to handle Local Exec TLS
68def MipsTprelHi : SDNode<"MipsISD::TprelHi", SDTIntUnaryOp>;
69def MipsTprelLo : SDNode<"MipsISD::TprelLo", SDTIntUnaryOp>;
70
71// Thread pointer
72def MipsThreadPointer: SDNode<"MipsISD::ThreadPointer", SDT_MipsThreadPointer>;
73
Eric Christopher3c999a22007-10-26 04:00:13 +000074// Return
Bruno Cardoso Lopes9e030612010-11-09 17:25:34 +000075def MipsRet : SDNode<"MipsISD::Ret", SDT_MipsRet, [SDNPHasChain,
Chris Lattner036609b2010-12-23 18:28:41 +000076 SDNPOptInGlue]>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000077
78// These are target-independent nodes, but have target-specific formats.
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000079def callseq_start : SDNode<"ISD::CALLSEQ_START", SDT_MipsCallSeqStart,
Chris Lattner036609b2010-12-23 18:28:41 +000080 [SDNPHasChain, SDNPOutGlue]>;
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000081def callseq_end : SDNode<"ISD::CALLSEQ_END", SDT_MipsCallSeqEnd,
Chris Lattner036609b2010-12-23 18:28:41 +000082 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue]>;
Bill Wendling0f8d9c02007-11-13 00:44:25 +000083
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +000084// MAdd*/MSub* nodes
85def MipsMAdd : SDNode<"MipsISD::MAdd", SDT_MipsMAddMSub,
86 [SDNPOptInGlue, SDNPOutGlue]>;
87def MipsMAddu : SDNode<"MipsISD::MAddu", SDT_MipsMAddMSub,
88 [SDNPOptInGlue, SDNPOutGlue]>;
89def MipsMSub : SDNode<"MipsISD::MSub", SDT_MipsMAddMSub,
90 [SDNPOptInGlue, SDNPOutGlue]>;
91def MipsMSubu : SDNode<"MipsISD::MSubu", SDT_MipsMAddMSub,
92 [SDNPOptInGlue, SDNPOutGlue]>;
93
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +000094// DivRem(u) nodes
95def MipsDivRem : SDNode<"MipsISD::DivRem", SDT_MipsDivRem,
96 [SDNPOutGlue]>;
97def MipsDivRemU : SDNode<"MipsISD::DivRemU", SDT_MipsDivRem,
98 [SDNPOutGlue]>;
99
Akira Hatanaka6cd4b4e2011-06-07 18:00:14 +0000100// Target constant nodes that are not part of any isel patterns and remain
101// unchanged can cause instructions with illegal operands to be emitted.
102// Wrapper node patterns give the instruction selector a chance to replace
103// target constant nodes that would otherwise remain unchanged with ADDiu
104// nodes. Without these wrapper node patterns, the following conditional move
105// instrucion is emitted when function cmov2 in test/CodeGen/Mips/cmov.ll is
Jia Liubb481f82012-02-28 07:46:26 +0000106// compiled:
Akira Hatanaka6cd4b4e2011-06-07 18:00:14 +0000107// movn %got(d)($gp), %got(c)($gp), $4
108// This instruction is illegal since movn can take only register operands.
109
Akira Hatanaka648f00c2012-02-24 22:34:47 +0000110def MipsWrapper : SDNode<"MipsISD::Wrapper", SDTIntBinOp>;
Akira Hatanaka342837d2011-05-28 01:07:07 +0000111
Akira Hatanaka21afc632011-06-21 00:40:49 +0000112// Pointer to dynamically allocated stack area.
113def MipsDynAlloc : SDNode<"MipsISD::DynAlloc", SDT_MipsDynAlloc,
114 [SDNPHasChain, SDNPInGlue]>;
115
Akira Hatanakadb548262011-07-19 23:30:50 +0000116def MipsSync : SDNode<"MipsISD::Sync", SDT_Sync, [SDNPHasChain]>;
117
Akira Hatanakabb15e112011-08-17 02:05:42 +0000118def MipsExt : SDNode<"MipsISD::Ext", SDT_Ext>;
119def MipsIns : SDNode<"MipsISD::Ins", SDT_Ins>;
120
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000121//===----------------------------------------------------------------------===//
Bruno Cardoso Lopese78080c2007-10-09 02:55:31 +0000122// Mips Instruction Predicate Definitions.
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000123//===----------------------------------------------------------------------===//
Akira Hatanaka02365942012-04-03 02:51:09 +0000124def HasSEInReg : Predicate<"Subtarget.hasSEInReg()">;
125def HasBitCount : Predicate<"Subtarget.hasBitCount()">;
126def HasSwap : Predicate<"Subtarget.hasSwap()">;
127def HasCondMov : Predicate<"Subtarget.hasCondMov()">;
128def HasMips32 : Predicate<"Subtarget.hasMips32()">;
129def HasMips32r2 : Predicate<"Subtarget.hasMips32r2()">;
130def HasMips64 : Predicate<"Subtarget.hasMips64()">;
131def HasMips32r2Or64 : Predicate<"Subtarget.hasMips32r2Or64()">;
132def NotMips64 : Predicate<"!Subtarget.hasMips64()">;
133def HasMips64r2 : Predicate<"Subtarget.hasMips64r2()">;
134def IsN64 : Predicate<"Subtarget.isABI_N64()">;
135def NotN64 : Predicate<"!Subtarget.isABI_N64()">;
136def RelocStatic : Predicate<"TM.getRelocationModel() == Reloc::Static">;
137def RelocPIC : Predicate<"TM.getRelocationModel() == Reloc::PIC_">;
138def NoNaNsFPMath : Predicate<"TM.Options.NoNaNsFPMath">;
Bruno Cardoso Lopese78080c2007-10-09 02:55:31 +0000139
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000140//===----------------------------------------------------------------------===//
Bruno Cardoso Lopese78080c2007-10-09 02:55:31 +0000141// Mips Operand, Complex Patterns and Transformations Definitions.
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000142//===----------------------------------------------------------------------===//
Bruno Cardoso Lopese78080c2007-10-09 02:55:31 +0000143
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000144// Instruction operand types
Bruno Cardoso Lopes47b92f32011-11-11 22:58:42 +0000145def jmptarget : Operand<OtherVT> {
146 let EncoderMethod = "getJumpTargetOpValue";
147}
148def brtarget : Operand<OtherVT> {
149 let EncoderMethod = "getBranchTargetOpValue";
150 let OperandType = "OPERAND_PCREL";
151}
Akira Hatanaka421455f2011-11-23 22:19:28 +0000152def calltarget : Operand<iPTR> {
153 let EncoderMethod = "getJumpTargetOpValue";
154}
Akira Hatanaka642b1092011-11-11 04:03:54 +0000155def calltarget64: Operand<i64>;
Akira Hatanaka02365942012-04-03 02:51:09 +0000156def simm16 : Operand<i32>;
Akira Hatanakad55bb382011-10-11 00:11:12 +0000157def simm16_64 : Operand<i64>;
Eric Christopher3c999a22007-10-26 04:00:13 +0000158def shamt : Operand<i32>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000159
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +0000160// Unsigned Operand
161def uimm16 : Operand<i32> {
162 let PrintMethod = "printUnsignedImm";
163}
164
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000165// Address operand
166def mem : Operand<i32> {
167 let PrintMethod = "printMemOperand";
Akira Hatanakad3ac47f2011-07-07 18:57:00 +0000168 let MIOperandInfo = (ops CPURegs, simm16);
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +0000169 let EncoderMethod = "getMemEncoding";
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000170}
171
Akira Hatanakad55bb382011-10-11 00:11:12 +0000172def mem64 : Operand<i64> {
173 let PrintMethod = "printMemOperand";
174 let MIOperandInfo = (ops CPU64Regs, simm16_64);
175}
176
Akira Hatanaka03236be2011-07-07 20:54:20 +0000177def mem_ea : Operand<i32> {
178 let PrintMethod = "printMemOperandEA";
179 let MIOperandInfo = (ops CPURegs, simm16);
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +0000180 let EncoderMethod = "getMemEncoding";
181}
182
Akira Hatanakac742e4f2011-11-11 04:06:38 +0000183def mem_ea_64 : Operand<i64> {
184 let PrintMethod = "printMemOperandEA";
185 let MIOperandInfo = (ops CPU64Regs, simm16_64);
186 let EncoderMethod = "getMemEncoding";
187}
188
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +0000189// size operand of ext instruction
190def size_ext : Operand<i32> {
191 let EncoderMethod = "getSizeExtEncoding";
192}
193
194// size operand of ins instruction
195def size_ins : Operand<i32> {
196 let EncoderMethod = "getSizeInsEncoding";
Akira Hatanaka03236be2011-07-07 20:54:20 +0000197}
198
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000199// Transformation Function - get the lower 16 bits.
200def LO16 : SDNodeXForm<imm, [{
Akira Hatanaka4d0eb632011-12-07 20:10:24 +0000201 return getImm(N, N->getZExtValue() & 0xFFFF);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000202}]>;
203
204// Transformation Function - get the higher 16 bits.
205def HI16 : SDNodeXForm<imm, [{
Akira Hatanaka4d0eb632011-12-07 20:10:24 +0000206 return getImm(N, (N->getZExtValue() >> 16) & 0xFFFF);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000207}]>;
208
209// Node immediate fits as 16-bit sign extended on target immediate.
210// e.g. addi, andi
Jakob Stoklund Olesen7552a3d2010-08-18 23:56:46 +0000211def immSExt16 : PatLeaf<(imm), [{ return isInt<16>(N->getSExtValue()); }]>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000212
213// Node immediate fits as 16-bit zero extended on target immediate.
214// The LO16 param means that only the lower 16 bits of the node
215// immediate are caught.
216// e.g. addiu, sltiu
217def immZExt16 : PatLeaf<(imm), [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000218 if (N->getValueType(0) == MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000219 return (uint32_t)N->getZExtValue() == (unsigned short)N->getZExtValue();
Eric Christopher3c999a22007-10-26 04:00:13 +0000220 else
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000221 return (uint64_t)N->getZExtValue() == (unsigned short)N->getZExtValue();
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000222}], LO16>;
223
Akira Hatanakaf06cb2b2011-12-19 20:21:18 +0000224// Immediate can be loaded with LUi (32-bit int with lower 16-bit cleared).
Akira Hatanaka20103252012-01-04 03:09:26 +0000225def immLow16Zero : PatLeaf<(imm), [{
Akira Hatanakaf06cb2b2011-12-19 20:21:18 +0000226 int64_t Val = N->getSExtValue();
227 return isInt<32>(Val) && !(Val & 0xffff);
228}]>;
229
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000230// shamt field must fit in 5 bits.
Akira Hatanakaa01820a2011-10-17 18:01:00 +0000231def immZExt5 : ImmLeaf<i32, [{return Imm == (Imm & 0x1f);}]>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000232
Eric Christopher3c999a22007-10-26 04:00:13 +0000233// Mips Address Mode! SDNode frameindex could possibily be a match
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000234// since load and store instructions from stack used it.
Akira Hatanaka44b6c712012-02-28 02:55:02 +0000235def addr : ComplexPattern<iPTR, 2, "SelectAddr", [frameindex], [SDNPWantParent]>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000236
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000237//===----------------------------------------------------------------------===//
Akira Hatanakacb518ee2011-10-08 02:24:10 +0000238// Pattern fragment for load/store
239//===----------------------------------------------------------------------===//
Akira Hatanaka82099682011-12-19 19:52:25 +0000240class UnalignedLoad<PatFrag Node> :
241 PatFrag<(ops node:$ptr), (Node node:$ptr), [{
Akira Hatanakacb518ee2011-10-08 02:24:10 +0000242 LoadSDNode *LD = cast<LoadSDNode>(N);
243 return LD->getMemoryVT().getSizeInBits()/8 > LD->getAlignment();
244}]>;
245
Akira Hatanaka82099682011-12-19 19:52:25 +0000246class AlignedLoad<PatFrag Node> :
247 PatFrag<(ops node:$ptr), (Node node:$ptr), [{
Akira Hatanakacb518ee2011-10-08 02:24:10 +0000248 LoadSDNode *LD = cast<LoadSDNode>(N);
249 return LD->getMemoryVT().getSizeInBits()/8 <= LD->getAlignment();
250}]>;
251
Akira Hatanaka82099682011-12-19 19:52:25 +0000252class UnalignedStore<PatFrag Node> :
253 PatFrag<(ops node:$val, node:$ptr), (Node node:$val, node:$ptr), [{
Akira Hatanakacb518ee2011-10-08 02:24:10 +0000254 StoreSDNode *SD = cast<StoreSDNode>(N);
255 return SD->getMemoryVT().getSizeInBits()/8 > SD->getAlignment();
256}]>;
257
Akira Hatanaka82099682011-12-19 19:52:25 +0000258class AlignedStore<PatFrag Node> :
259 PatFrag<(ops node:$val, node:$ptr), (Node node:$val, node:$ptr), [{
Akira Hatanakacb518ee2011-10-08 02:24:10 +0000260 StoreSDNode *SD = cast<StoreSDNode>(N);
261 return SD->getMemoryVT().getSizeInBits()/8 <= SD->getAlignment();
262}]>;
263
264// Load/Store PatFrags.
265def sextloadi16_a : AlignedLoad<sextloadi16>;
266def zextloadi16_a : AlignedLoad<zextloadi16>;
267def extloadi16_a : AlignedLoad<extloadi16>;
268def load_a : AlignedLoad<load>;
Akira Hatanaka7bd19bd2011-10-11 00:27:28 +0000269def sextloadi32_a : AlignedLoad<sextloadi32>;
270def zextloadi32_a : AlignedLoad<zextloadi32>;
271def extloadi32_a : AlignedLoad<extloadi32>;
Akira Hatanakacb518ee2011-10-08 02:24:10 +0000272def truncstorei16_a : AlignedStore<truncstorei16>;
273def store_a : AlignedStore<store>;
Akira Hatanaka7bd19bd2011-10-11 00:27:28 +0000274def truncstorei32_a : AlignedStore<truncstorei32>;
Akira Hatanakacb518ee2011-10-08 02:24:10 +0000275def sextloadi16_u : UnalignedLoad<sextloadi16>;
276def zextloadi16_u : UnalignedLoad<zextloadi16>;
277def extloadi16_u : UnalignedLoad<extloadi16>;
278def load_u : UnalignedLoad<load>;
Akira Hatanaka7bd19bd2011-10-11 00:27:28 +0000279def sextloadi32_u : UnalignedLoad<sextloadi32>;
280def zextloadi32_u : UnalignedLoad<zextloadi32>;
281def extloadi32_u : UnalignedLoad<extloadi32>;
Akira Hatanakacb518ee2011-10-08 02:24:10 +0000282def truncstorei16_u : UnalignedStore<truncstorei16>;
283def store_u : UnalignedStore<store>;
Akira Hatanaka7bd19bd2011-10-11 00:27:28 +0000284def truncstorei32_u : UnalignedStore<truncstorei32>;
Akira Hatanakacb518ee2011-10-08 02:24:10 +0000285
286//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000287// Instructions specific format
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000288//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000289
Akira Hatanaka76d9f1c2011-10-11 23:12:12 +0000290// Arithmetic and logical instructions with 3 register operands.
Akira Hatanakac2f3ac92011-10-11 23:05:46 +0000291class ArithLogicR<bits<6> op, bits<6> func, string instr_asm, SDNode OpNode,
292 InstrItinClass itin, RegisterClass RC, bit isComm = 0>:
293 FR<op, func, (outs RC:$rd), (ins RC:$rs, RC:$rt),
294 !strconcat(instr_asm, "\t$rd, $rs, $rt"),
295 [(set RC:$rd, (OpNode RC:$rs, RC:$rt))], itin> {
296 let shamt = 0;
Akira Hatanaka01765eb2011-05-12 17:42:08 +0000297 let isCommutable = isComm;
298}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000299
Akira Hatanaka80eb9942011-10-11 23:43:48 +0000300class ArithOverflowR<bits<6> op, bits<6> func, string instr_asm,
Akira Hatanakac2f3ac92011-10-11 23:05:46 +0000301 InstrItinClass itin, RegisterClass RC, bit isComm = 0>:
302 FR<op, func, (outs RC:$rd), (ins RC:$rs, RC:$rt),
303 !strconcat(instr_asm, "\t$rd, $rs, $rt"), [], itin> {
304 let shamt = 0;
Akira Hatanaka01765eb2011-05-12 17:42:08 +0000305 let isCommutable = isComm;
306}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000307
Akira Hatanaka2dfd3a92011-10-11 23:38:52 +0000308// Arithmetic and logical instructions with 2 register operands.
309class ArithLogicI<bits<6> op, string instr_asm, SDNode OpNode,
310 Operand Od, PatLeaf imm_type, RegisterClass RC> :
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +0000311 FI<op, (outs RC:$rt), (ins RC:$rs, Od:$imm16),
312 !strconcat(instr_asm, "\t$rt, $rs, $imm16"),
313 [(set RC:$rt, (OpNode RC:$rs, imm_type:$imm16))], IIAlu>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000314
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +0000315class ArithOverflowI<bits<6> op, string instr_asm, SDNode OpNode,
Akira Hatanaka2dfd3a92011-10-11 23:38:52 +0000316 Operand Od, PatLeaf imm_type, RegisterClass RC> :
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +0000317 FI<op, (outs RC:$rt), (ins RC:$rs, Od:$imm16),
318 !strconcat(instr_asm, "\t$rt, $rs, $imm16"), [], IIAlu>;
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +0000319
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000320// Arithmetic Multiply ADD/SUB
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000321let rd = 0, shamt = 0, Defs = [HI, LO], Uses = [HI, LO] in
Akira Hatanaka01765eb2011-05-12 17:42:08 +0000322class MArithR<bits<6> func, string instr_asm, SDNode op, bit isComm = 0> :
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000323 FR<0x1c, func, (outs), (ins CPURegs:$rs, CPURegs:$rt),
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000324 !strconcat(instr_asm, "\t$rs, $rt"),
Akira Hatanaka01765eb2011-05-12 17:42:08 +0000325 [(op CPURegs:$rs, CPURegs:$rt, LO, HI)], IIImul> {
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000326 let rd = 0;
327 let shamt = 0;
Akira Hatanaka01765eb2011-05-12 17:42:08 +0000328 let isCommutable = isComm;
329}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000330
331// Logical
Akira Hatanaka41f9a432011-10-12 01:05:13 +0000332class LogicNOR<bits<6> op, bits<6> func, string instr_asm, RegisterClass RC>:
333 FR<op, func, (outs RC:$rd), (ins RC:$rs, RC:$rt),
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000334 !strconcat(instr_asm, "\t$rd, $rs, $rt"),
Akira Hatanaka41f9a432011-10-12 01:05:13 +0000335 [(set RC:$rd, (not (or RC:$rs, RC:$rt)))], IIAlu> {
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000336 let shamt = 0;
337 let isCommutable = 1;
338}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000339
340// Shifts
Akira Hatanaka36393462011-10-17 18:06:56 +0000341class shift_rotate_imm<bits<6> func, bits<5> isRotate, string instr_asm,
342 SDNode OpNode, PatFrag PF, Operand ImmOpnd,
343 RegisterClass RC>:
344 FR<0x00, func, (outs RC:$rd), (ins RC:$rt, ImmOpnd:$shamt),
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000345 !strconcat(instr_asm, "\t$rd, $rt, $shamt"),
Akira Hatanaka36393462011-10-17 18:06:56 +0000346 [(set RC:$rd, (OpNode RC:$rt, PF:$shamt))], IIAlu> {
347 let rs = isRotate;
Bruno Cardoso Lopes908b6dd2010-12-09 17:32:30 +0000348}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000349
Akira Hatanaka36393462011-10-17 18:06:56 +0000350// 32-bit shift instructions.
351class shift_rotate_imm32<bits<6> func, bits<5> isRotate, string instr_asm,
352 SDNode OpNode>:
353 shift_rotate_imm<func, isRotate, instr_asm, OpNode, immZExt5, shamt, CPURegs>;
354
Akira Hatanaka2d0a61d2011-10-17 18:17:58 +0000355class shift_rotate_reg<bits<6> func, bits<5> isRotate, string instr_asm,
356 SDNode OpNode, RegisterClass RC>:
Akira Hatanaka68698cc2011-11-07 18:59:49 +0000357 FR<0x00, func, (outs RC:$rd), (ins CPURegs:$rs, RC:$rt),
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000358 !strconcat(instr_asm, "\t$rd, $rt, $rs"),
Akira Hatanaka68698cc2011-11-07 18:59:49 +0000359 [(set RC:$rd, (OpNode RC:$rt, CPURegs:$rs))], IIAlu> {
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000360 let shamt = isRotate;
Bruno Cardoso Lopes908b6dd2010-12-09 17:32:30 +0000361}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000362
363// Load Upper Imediate
Akira Hatanakad83d98d2011-11-07 19:10:49 +0000364class LoadUpper<bits<6> op, string instr_asm, RegisterClass RC, Operand Imm>:
365 FI<op, (outs RC:$rt), (ins Imm:$imm16),
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +0000366 !strconcat(instr_asm, "\t$rt, $imm16"), [], IIAlu> {
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000367 let rs = 0;
Akira Hatanaka02365942012-04-03 02:51:09 +0000368 let neverHasSideEffects = 1;
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000369}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000370
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +0000371class FMem<bits<6> op, dag outs, dag ins, string asmstr, list<dag> pattern,
372 InstrItinClass itin>: FFI<op, outs, ins, asmstr, pattern> {
373 bits<21> addr;
374 let Inst{25-21} = addr{20-16};
375 let Inst{15-0} = addr{15-0};
376}
377
Eric Christopher3c999a22007-10-26 04:00:13 +0000378// Memory Load/Store
Akira Hatanaka8ddf6532011-09-09 20:45:50 +0000379let canFoldAsLoad = 1 in
Akira Hatanakad55bb382011-10-11 00:11:12 +0000380class LoadM<bits<6> op, string instr_asm, PatFrag OpNode, RegisterClass RC,
381 Operand MemOpnd, bit Pseudo>:
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +0000382 FMem<op, (outs RC:$rt), (ins MemOpnd:$addr),
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000383 !strconcat(instr_asm, "\t$rt, $addr"),
384 [(set RC:$rt, (OpNode addr:$addr))], IILoad> {
Akira Hatanakacb518ee2011-10-08 02:24:10 +0000385 let isPseudo = Pseudo;
386}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000387
Akira Hatanakad55bb382011-10-11 00:11:12 +0000388class StoreM<bits<6> op, string instr_asm, PatFrag OpNode, RegisterClass RC,
389 Operand MemOpnd, bit Pseudo>:
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +0000390 FMem<op, (outs), (ins RC:$rt, MemOpnd:$addr),
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000391 !strconcat(instr_asm, "\t$rt, $addr"),
392 [(OpNode RC:$rt, addr:$addr)], IIStore> {
Akira Hatanakacb518ee2011-10-08 02:24:10 +0000393 let isPseudo = Pseudo;
394}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000395
Bruno Cardoso Lopesff452f52011-12-06 03:34:48 +0000396// Unaligned Memory Load/Store
Akira Hatanaka421455f2011-11-23 22:19:28 +0000397let canFoldAsLoad = 1 in
Bruno Cardoso Lopesff452f52011-12-06 03:34:48 +0000398class LoadUnAlign<bits<6> op, RegisterClass RC, Operand MemOpnd>:
399 FMem<op, (outs RC:$rt), (ins MemOpnd:$addr), "", [], IILoad> {}
Akira Hatanaka421455f2011-11-23 22:19:28 +0000400
Bruno Cardoso Lopesff452f52011-12-06 03:34:48 +0000401class StoreUnAlign<bits<6> op, RegisterClass RC, Operand MemOpnd>:
402 FMem<op, (outs), (ins RC:$rt, MemOpnd:$addr), "", [], IIStore> {}
Akira Hatanaka421455f2011-11-23 22:19:28 +0000403
Akira Hatanakad55bb382011-10-11 00:11:12 +0000404// 32-bit load.
405multiclass LoadM32<bits<6> op, string instr_asm, PatFrag OpNode,
406 bit Pseudo = 0> {
407 def #NAME# : LoadM<op, instr_asm, OpNode, CPURegs, mem, Pseudo>,
408 Requires<[NotN64]>;
409 def _P8 : LoadM<op, instr_asm, OpNode, CPURegs, mem64, Pseudo>,
Akira Hatanaka02365942012-04-03 02:51:09 +0000410 Requires<[IsN64]>;
Jia Liubb481f82012-02-28 07:46:26 +0000411}
Akira Hatanakad55bb382011-10-11 00:11:12 +0000412
413// 64-bit load.
414multiclass LoadM64<bits<6> op, string instr_asm, PatFrag OpNode,
415 bit Pseudo = 0> {
416 def #NAME# : LoadM<op, instr_asm, OpNode, CPU64Regs, mem, Pseudo>,
417 Requires<[NotN64]>;
418 def _P8 : LoadM<op, instr_asm, OpNode, CPU64Regs, mem64, Pseudo>,
Akira Hatanaka02365942012-04-03 02:51:09 +0000419 Requires<[IsN64]>;
Jia Liubb481f82012-02-28 07:46:26 +0000420}
Akira Hatanakad55bb382011-10-11 00:11:12 +0000421
Akira Hatanaka421455f2011-11-23 22:19:28 +0000422// 32-bit load.
Bruno Cardoso Lopesff452f52011-12-06 03:34:48 +0000423multiclass LoadUnAlign32<bits<6> op> {
424 def #NAME# : LoadUnAlign<op, CPURegs, mem>,
Akira Hatanaka421455f2011-11-23 22:19:28 +0000425 Requires<[NotN64]>;
Bruno Cardoso Lopesff452f52011-12-06 03:34:48 +0000426 def _P8 : LoadUnAlign<op, CPURegs, mem64>,
Akira Hatanaka02365942012-04-03 02:51:09 +0000427 Requires<[IsN64]>;
Akira Hatanaka421455f2011-11-23 22:19:28 +0000428}
Akira Hatanakad55bb382011-10-11 00:11:12 +0000429// 32-bit store.
430multiclass StoreM32<bits<6> op, string instr_asm, PatFrag OpNode,
431 bit Pseudo = 0> {
432 def #NAME# : StoreM<op, instr_asm, OpNode, CPURegs, mem, Pseudo>,
433 Requires<[NotN64]>;
434 def _P8 : StoreM<op, instr_asm, OpNode, CPURegs, mem64, Pseudo>,
Akira Hatanaka02365942012-04-03 02:51:09 +0000435 Requires<[IsN64]>;
Akira Hatanakad55bb382011-10-11 00:11:12 +0000436}
437
438// 64-bit store.
439multiclass StoreM64<bits<6> op, string instr_asm, PatFrag OpNode,
440 bit Pseudo = 0> {
441 def #NAME# : StoreM<op, instr_asm, OpNode, CPU64Regs, mem, Pseudo>,
442 Requires<[NotN64]>;
443 def _P8 : StoreM<op, instr_asm, OpNode, CPU64Regs, mem64, Pseudo>,
Akira Hatanaka02365942012-04-03 02:51:09 +0000444 Requires<[IsN64]>;
Akira Hatanakad55bb382011-10-11 00:11:12 +0000445}
446
Akira Hatanaka421455f2011-11-23 22:19:28 +0000447// 32-bit store.
Bruno Cardoso Lopesff452f52011-12-06 03:34:48 +0000448multiclass StoreUnAlign32<bits<6> op> {
449 def #NAME# : StoreUnAlign<op, CPURegs, mem>,
Akira Hatanaka421455f2011-11-23 22:19:28 +0000450 Requires<[NotN64]>;
Bruno Cardoso Lopesff452f52011-12-06 03:34:48 +0000451 def _P8 : StoreUnAlign<op, CPURegs, mem64>,
Akira Hatanaka02365942012-04-03 02:51:09 +0000452 Requires<[IsN64]>;
Akira Hatanaka421455f2011-11-23 22:19:28 +0000453}
454
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000455// Conditional Branch
Akira Hatanaka3e3427a2011-10-11 18:49:17 +0000456class CBranch<bits<6> op, string instr_asm, PatFrag cond_op, RegisterClass RC>:
Bruno Cardoso Lopesff452f52011-12-06 03:34:48 +0000457 BranchBase<op, (outs), (ins RC:$rs, RC:$rt, brtarget:$imm16),
458 !strconcat(instr_asm, "\t$rs, $rt, $imm16"),
459 [(brcond (i32 (cond_op RC:$rs, RC:$rt)), bb:$imm16)], IIBranch> {
Akira Hatanaka3e3427a2011-10-11 18:49:17 +0000460 let isBranch = 1;
461 let isTerminator = 1;
462 let hasDelaySlot = 1;
463}
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +0000464
Akira Hatanaka3e3427a2011-10-11 18:49:17 +0000465class CBranchZero<bits<6> op, bits<5> _rt, string instr_asm, PatFrag cond_op,
466 RegisterClass RC>:
Bruno Cardoso Lopesff452f52011-12-06 03:34:48 +0000467 BranchBase<op, (outs), (ins RC:$rs, brtarget:$imm16),
468 !strconcat(instr_asm, "\t$rs, $imm16"),
469 [(brcond (i32 (cond_op RC:$rs, 0)), bb:$imm16)], IIBranch> {
Akira Hatanaka3e3427a2011-10-11 18:49:17 +0000470 let rt = _rt;
471 let isBranch = 1;
472 let isTerminator = 1;
473 let hasDelaySlot = 1;
Eric Christopher3c999a22007-10-26 04:00:13 +0000474}
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +0000475
Eric Christopher3c999a22007-10-26 04:00:13 +0000476// SetCC
Akira Hatanaka8191f342011-10-11 18:53:46 +0000477class SetCC_R<bits<6> op, bits<6> func, string instr_asm, PatFrag cond_op,
478 RegisterClass RC>:
479 FR<op, func, (outs CPURegs:$rd), (ins RC:$rs, RC:$rt),
480 !strconcat(instr_asm, "\t$rd, $rs, $rt"),
481 [(set CPURegs:$rd, (cond_op RC:$rs, RC:$rt))],
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000482 IIAlu> {
483 let shamt = 0;
484}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000485
Akira Hatanaka8191f342011-10-11 18:53:46 +0000486class SetCC_I<bits<6> op, string instr_asm, PatFrag cond_op, Operand Od,
487 PatLeaf imm_type, RegisterClass RC>:
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +0000488 FI<op, (outs CPURegs:$rt), (ins RC:$rs, Od:$imm16),
489 !strconcat(instr_asm, "\t$rt, $rs, $imm16"),
490 [(set CPURegs:$rt, (cond_op RC:$rs, imm_type:$imm16))],
Bruno Cardoso Lopes9e030612010-11-09 17:25:34 +0000491 IIAlu>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000492
Akira Hatanaka6e55ff52011-12-12 22:39:35 +0000493// Jump
494class JumpFJ<bits<6> op, string instr_asm>:
495 FJ<op, (outs), (ins jmptarget:$target),
496 !strconcat(instr_asm, "\t$target"), [(br bb:$target)], IIBranch> {
497 let isBranch=1;
498 let isTerminator=1;
499 let isBarrier=1;
500 let hasDelaySlot = 1;
Jia Liubb481f82012-02-28 07:46:26 +0000501 let Predicates = [RelocStatic];
Akira Hatanaka6e55ff52011-12-12 22:39:35 +0000502}
503
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000504// Unconditional branch
Bruno Cardoso Lopesff452f52011-12-06 03:34:48 +0000505class UncondBranch<bits<6> op, string instr_asm>:
506 BranchBase<op, (outs), (ins brtarget:$imm16),
507 !strconcat(instr_asm, "\t$imm16"), [(br bb:$imm16)], IIBranch> {
508 let rs = 0;
509 let rt = 0;
510 let isBranch = 1;
511 let isTerminator = 1;
512 let isBarrier = 1;
513 let hasDelaySlot = 1;
Jia Liubb481f82012-02-28 07:46:26 +0000514 let Predicates = [RelocPIC];
Bruno Cardoso Lopesff452f52011-12-06 03:34:48 +0000515}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000516
Akira Hatanaka4fd40b32011-11-16 22:36:01 +0000517let isBranch=1, isTerminator=1, isBarrier=1, rd=0, hasDelaySlot = 1,
518 isIndirectBranch = 1 in
519class JumpFR<bits<6> op, bits<6> func, string instr_asm, RegisterClass RC>:
520 FR<op, func, (outs), (ins RC:$rs),
521 !strconcat(instr_asm, "\t$rs"), [(brind RC:$rs)], IIBranch> {
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000522 let rt = 0;
523 let rd = 0;
524 let shamt = 0;
525}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000526
527// Jump and Link (Call)
Akira Hatanakaf12e7022012-01-04 03:02:47 +0000528let isCall=1, hasDelaySlot=1 in {
Eric Christopher3c999a22007-10-26 04:00:13 +0000529 class JumpLink<bits<6> op, string instr_asm>:
Bruno Cardoso Lopes9e030612010-11-09 17:25:34 +0000530 FJ<op, (outs), (ins calltarget:$target, variable_ops),
531 !strconcat(instr_asm, "\t$target"), [(MipsJmpLink imm:$target)],
Akira Hatanaka02365942012-04-03 02:51:09 +0000532 IIBranch>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000533
Akira Hatanakaf12e7022012-01-04 03:02:47 +0000534 class JumpLinkReg<bits<6> op, bits<6> func, string instr_asm,
535 RegisterClass RC>:
536 FR<op, func, (outs), (ins RC:$rs, variable_ops),
537 !strconcat(instr_asm, "\t$rs"), [(MipsJmpLink RC:$rs)], IIBranch> {
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000538 let rt = 0;
539 let rd = 31;
540 let shamt = 0;
541 }
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +0000542
Akira Hatanakaf12e7022012-01-04 03:02:47 +0000543 class BranchLink<string instr_asm, bits<5> _rt, RegisterClass RC>:
544 FI<0x1, (outs), (ins RC:$rs, brtarget:$imm16, variable_ops),
545 !strconcat(instr_asm, "\t$rs, $imm16"), [], IIBranch> {
546 let rt = _rt;
547 }
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +0000548}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000549
Eric Christopher3c999a22007-10-26 04:00:13 +0000550// Mul, Div
Akira Hatanakaf1fddcd2011-10-17 18:21:24 +0000551class Mult<bits<6> func, string instr_asm, InstrItinClass itin,
552 RegisterClass RC, list<Register> DefRegs>:
553 FR<0x00, func, (outs), (ins RC:$rs, RC:$rt),
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000554 !strconcat(instr_asm, "\t$rs, $rt"), [], itin> {
555 let rd = 0;
556 let shamt = 0;
557 let isCommutable = 1;
Akira Hatanakaf1fddcd2011-10-17 18:21:24 +0000558 let Defs = DefRegs;
Akira Hatanaka02365942012-04-03 02:51:09 +0000559 let neverHasSideEffects = 1;
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000560}
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000561
Akira Hatanakaf1fddcd2011-10-17 18:21:24 +0000562class Mult32<bits<6> func, string instr_asm, InstrItinClass itin>:
563 Mult<func, instr_asm, itin, CPURegs, [HI, LO]>;
564
565class Div<SDNode op, bits<6> func, string instr_asm, InstrItinClass itin,
566 RegisterClass RC, list<Register> DefRegs>:
567 FR<0x00, func, (outs), (ins RC:$rs, RC:$rt),
568 !strconcat(instr_asm, "\t$$zero, $rs, $rt"),
569 [(op RC:$rs, RC:$rt)], itin> {
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000570 let rd = 0;
571 let shamt = 0;
Akira Hatanakaf1fddcd2011-10-17 18:21:24 +0000572 let Defs = DefRegs;
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000573}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000574
Akira Hatanakaf1fddcd2011-10-17 18:21:24 +0000575class Div32<SDNode op, bits<6> func, string instr_asm, InstrItinClass itin>:
576 Div<op, func, instr_asm, itin, CPURegs, [HI, LO]>;
577
Eric Christopher3c999a22007-10-26 04:00:13 +0000578// Move from Hi/Lo
Akira Hatanaka89d30662011-10-17 18:24:15 +0000579class MoveFromLOHI<bits<6> func, string instr_asm, RegisterClass RC,
580 list<Register> UseRegs>:
581 FR<0x00, func, (outs RC:$rd), (ins),
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000582 !strconcat(instr_asm, "\t$rd"), [], IIHiLo> {
583 let rs = 0;
584 let rt = 0;
585 let shamt = 0;
Akira Hatanaka89d30662011-10-17 18:24:15 +0000586 let Uses = UseRegs;
Akira Hatanaka02365942012-04-03 02:51:09 +0000587 let neverHasSideEffects = 1;
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000588}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000589
Akira Hatanaka89d30662011-10-17 18:24:15 +0000590class MoveToLOHI<bits<6> func, string instr_asm, RegisterClass RC,
591 list<Register> DefRegs>:
592 FR<0x00, func, (outs), (ins RC:$rs),
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000593 !strconcat(instr_asm, "\t$rs"), [], IIHiLo> {
594 let rt = 0;
595 let rd = 0;
596 let shamt = 0;
Akira Hatanaka89d30662011-10-17 18:24:15 +0000597 let Defs = DefRegs;
Akira Hatanaka02365942012-04-03 02:51:09 +0000598 let neverHasSideEffects = 1;
Akira Hatanaka36787932011-10-03 19:28:44 +0000599}
Bruno Cardoso Lopes91ef8492008-08-02 19:42:36 +0000600
Akira Hatanakac742e4f2011-11-11 04:06:38 +0000601class EffectiveAddress<string instr_asm, RegisterClass RC, Operand Mem> :
602 FMem<0x09, (outs RC:$rt), (ins Mem:$addr),
603 instr_asm, [(set RC:$rt, addr:$addr)], IIAlu>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000604
Bruno Cardoso Lopes65ad4522008-08-08 06:16:31 +0000605// Count Leading Ones/Zeros in Word
Akira Hatanakabdfd98a2011-10-17 18:26:37 +0000606class CountLeading0<bits<6> func, string instr_asm, RegisterClass RC>:
607 FR<0x1c, func, (outs RC:$rd), (ins RC:$rs),
608 !strconcat(instr_asm, "\t$rd, $rs"),
609 [(set RC:$rd, (ctlz RC:$rs))], IIAlu>,
610 Requires<[HasBitCount]> {
611 let shamt = 0;
612 let rt = rd;
613}
614
615class CountLeading1<bits<6> func, string instr_asm, RegisterClass RC>:
616 FR<0x1c, func, (outs RC:$rd), (ins RC:$rs),
617 !strconcat(instr_asm, "\t$rd, $rs"),
618 [(set RC:$rd, (ctlz (not RC:$rs)))], IIAlu>,
Bruno Cardoso Lopesc4bb67c2010-11-10 02:13:22 +0000619 Requires<[HasBitCount]> {
620 let shamt = 0;
621 let rt = rd;
622}
Bruno Cardoso Lopes65ad4522008-08-08 06:16:31 +0000623
624// Sign Extend in Register.
Akira Hatanaka5387f2e2012-01-24 21:41:09 +0000625class SignExtInReg<bits<5> sa, string instr_asm, ValueType vt,
626 RegisterClass RC>:
627 FR<0x1f, 0x20, (outs RC:$rd), (ins RC:$rt),
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000628 !strconcat(instr_asm, "\t$rd, $rt"),
Akira Hatanaka5387f2e2012-01-24 21:41:09 +0000629 [(set RC:$rd, (sext_inreg RC:$rt, vt))], NoItinerary> {
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000630 let rs = 0;
631 let shamt = sa;
632 let Predicates = [HasSEInReg];
633}
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000634
Akira Hatanaka4d2b0f32011-12-20 23:47:44 +0000635// Subword Swap
636class SubwordSwap<bits<6> func, bits<5> sa, string instr_asm, RegisterClass RC>:
637 FR<0x1f, func, (outs RC:$rd), (ins RC:$rt),
638 !strconcat(instr_asm, "\t$rd, $rt"), [], NoItinerary> {
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000639 let rs = 0;
640 let shamt = sa;
641 let Predicates = [HasSwap];
Akira Hatanaka02365942012-04-03 02:51:09 +0000642 let neverHasSideEffects = 1;
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000643}
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000644
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +0000645// Read Hardware
Akira Hatanaka08a7d922011-12-07 23:31:26 +0000646class ReadHardware<RegisterClass CPURegClass, RegisterClass HWRegClass>
647 : FR<0x1f, 0x3b, (outs CPURegClass:$rt), (ins HWRegClass:$rd),
648 "rdhwr\t$rt, $rd", [], IIAlu> {
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +0000649 let rs = 0;
650 let shamt = 0;
651}
652
Akira Hatanaka667645f2011-08-17 22:59:46 +0000653// Ext and Ins
Akira Hatanakacee46ab2011-12-05 21:14:28 +0000654class ExtBase<bits<6> _funct, string instr_asm, RegisterClass RC>:
Jia Liubb481f82012-02-28 07:46:26 +0000655 FR<0x1f, _funct, (outs RC:$rt), (ins RC:$rs, uimm16:$pos, size_ext:$sz),
Akira Hatanakacee46ab2011-12-05 21:14:28 +0000656 !strconcat(instr_asm, " $rt, $rs, $pos, $sz"),
657 [(set RC:$rt, (MipsExt RC:$rs, imm:$pos, imm:$sz))], NoItinerary> {
Akira Hatanaka667645f2011-08-17 22:59:46 +0000658 bits<5> pos;
Bruno Cardoso Lopes44d12eb2011-08-18 16:30:49 +0000659 bits<5> sz;
660 let rd = sz;
Akira Hatanaka667645f2011-08-17 22:59:46 +0000661 let shamt = pos;
Akira Hatanakacee46ab2011-12-05 21:14:28 +0000662 let Predicates = [HasMips32r2];
663}
664
665class InsBase<bits<6> _funct, string instr_asm, RegisterClass RC>:
666 FR<0x1f, _funct, (outs RC:$rt),
667 (ins RC:$rs, uimm16:$pos, size_ins:$sz, RC:$src),
668 !strconcat(instr_asm, " $rt, $rs, $pos, $sz"),
669 [(set RC:$rt, (MipsIns RC:$rs, imm:$pos, imm:$sz, RC:$src))],
670 NoItinerary> {
671 bits<5> pos;
672 bits<5> sz;
673 let rd = sz;
674 let shamt = pos;
675 let Predicates = [HasMips32r2];
676 let Constraints = "$src = $rt";
Akira Hatanaka667645f2011-08-17 22:59:46 +0000677}
678
Akira Hatanaka32b7ebb2011-07-20 00:23:01 +0000679// Atomic instructions with 2 source operands (ATOMIC_SWAP & ATOMIC_LOAD_*).
Akira Hatanaka59068062011-11-11 04:14:30 +0000680class Atomic2Ops<PatFrag Op, string Opstr, RegisterClass DRC,
681 RegisterClass PRC> :
682 MipsPseudo<(outs DRC:$dst), (ins PRC:$ptr, DRC:$incr),
Akira Hatanaka32b7ebb2011-07-20 00:23:01 +0000683 !strconcat("atomic_", Opstr, "\t$dst, $ptr, $incr"),
Akira Hatanaka59068062011-11-11 04:14:30 +0000684 [(set DRC:$dst, (Op PRC:$ptr, DRC:$incr))]>;
685
686multiclass Atomic2Ops32<PatFrag Op, string Opstr> {
687 def #NAME# : Atomic2Ops<Op, Opstr, CPURegs, CPURegs>, Requires<[NotN64]>;
Akira Hatanaka02365942012-04-03 02:51:09 +0000688 def _P8 : Atomic2Ops<Op, Opstr, CPURegs, CPU64Regs>, Requires<[IsN64]>;
Akira Hatanaka59068062011-11-11 04:14:30 +0000689}
Akira Hatanaka32b7ebb2011-07-20 00:23:01 +0000690
691// Atomic Compare & Swap.
Akira Hatanaka59068062011-11-11 04:14:30 +0000692class AtomicCmpSwap<PatFrag Op, string Width, RegisterClass DRC,
693 RegisterClass PRC> :
694 MipsPseudo<(outs DRC:$dst), (ins PRC:$ptr, DRC:$cmp, DRC:$swap),
695 !strconcat("atomic_cmp_swap_", Width, "\t$dst, $ptr, $cmp, $swap"),
696 [(set DRC:$dst, (Op PRC:$ptr, DRC:$cmp, DRC:$swap))]>;
697
698multiclass AtomicCmpSwap32<PatFrag Op, string Width> {
699 def #NAME# : AtomicCmpSwap<Op, Width, CPURegs, CPURegs>, Requires<[NotN64]>;
Akira Hatanaka02365942012-04-03 02:51:09 +0000700 def _P8 : AtomicCmpSwap<Op, Width, CPURegs, CPU64Regs>, Requires<[IsN64]>;
Akira Hatanaka59068062011-11-11 04:14:30 +0000701}
702
703class LLBase<bits<6> Opc, string opstring, RegisterClass RC, Operand Mem> :
704 FMem<Opc, (outs RC:$rt), (ins Mem:$addr),
705 !strconcat(opstring, "\t$rt, $addr"), [], IILoad> {
706 let mayLoad = 1;
707}
708
709class SCBase<bits<6> Opc, string opstring, RegisterClass RC, Operand Mem> :
710 FMem<Opc, (outs RC:$dst), (ins RC:$rt, Mem:$addr),
711 !strconcat(opstring, "\t$rt, $addr"), [], IIStore> {
712 let mayStore = 1;
713 let Constraints = "$rt = $dst";
714}
Akira Hatanaka32b7ebb2011-07-20 00:23:01 +0000715
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000716//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000717// Pseudo instructions
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000718//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000719
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000720// As stack alignment is always done with addiu, we need a 16-bit immediate
Evan Cheng071a2792007-09-11 19:55:27 +0000721let Defs = [SP], Uses = [SP] in {
Bruno Cardoso Lopes07cec752008-06-06 00:58:26 +0000722def ADJCALLSTACKDOWN : MipsPseudo<(outs), (ins uimm16:$amt),
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000723 "!ADJCALLSTACKDOWN $amt",
Chris Lattnere563bbc2008-10-11 22:08:30 +0000724 [(callseq_start timm:$amt)]>;
Bruno Cardoso Lopes07cec752008-06-06 00:58:26 +0000725def ADJCALLSTACKUP : MipsPseudo<(outs), (ins uimm16:$amt1, uimm16:$amt2),
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000726 "!ADJCALLSTACKUP $amt1",
Chris Lattnere563bbc2008-10-11 22:08:30 +0000727 [(callseq_end timm:$amt1, timm:$amt2)]>;
Evan Cheng071a2792007-09-11 19:55:27 +0000728}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000729
Eric Christopher3c999a22007-10-26 04:00:13 +0000730// When handling PIC code the assembler needs .cpload and .cprestore
731// directives. If the real instructions corresponding these directives
732// are used, we have the same behavior, but get also a bunch of warnings
Bruno Cardoso Lopese78080c2007-10-09 02:55:31 +0000733// from the assembler.
Akira Hatanaka02365942012-04-03 02:51:09 +0000734let neverHasSideEffects = 1 in
735def CPRESTORE : MipsPseudo<(outs), (ins i32imm:$loc, CPURegs:$gp),
736 ".cprestore\t$loc", []>;
Bruno Cardoso Lopes07cec752008-06-06 00:58:26 +0000737
Akira Hatanaka648f00c2012-02-24 22:34:47 +0000738// For O32 ABI & PIC & non-fixed global base register, the following instruction
739// seqeunce is emitted to set the global base register:
740//
741// 0. lui $2, %hi(_gp_disp)
742// 1. addiu $2, $2, %lo(_gp_disp)
743// 2. addu $globalbasereg, $2, $t9
744//
745// SETGP01 is emitted during Prologue/Epilogue insertion and then converted to
746// instructions 0 and 1 in the sequence above during MC lowering.
747// SETGP2 is emitted just before register allocation and converted to
748// instruction 2 just prior to post-RA scheduling.
Akira Hatanaka980a9992012-02-28 03:18:43 +0000749//
750// These pseudo instructions are needed to ensure no instructions are inserted
751// before or between instructions 0 and 1, which is a limitation imposed by
752// GNU linker.
Akira Hatanaka648f00c2012-02-24 22:34:47 +0000753
Akira Hatanaka02365942012-04-03 02:51:09 +0000754let isTerminator = 1, isBarrier = 1 in
Akira Hatanaka648f00c2012-02-24 22:34:47 +0000755def SETGP01 : MipsPseudo<(outs CPURegs:$dst), (ins), "", []>;
Akira Hatanaka02365942012-04-03 02:51:09 +0000756
757let neverHasSideEffects = 1 in
Akira Hatanaka648f00c2012-02-24 22:34:47 +0000758def SETGP2 : MipsPseudo<(outs CPURegs:$globalreg), (ins CPURegs:$picreg), "",
759 []>;
760
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000761let usesCustomInserter = 1 in {
Akira Hatanaka59068062011-11-11 04:14:30 +0000762 defm ATOMIC_LOAD_ADD_I8 : Atomic2Ops32<atomic_load_add_8, "load_add_8">;
763 defm ATOMIC_LOAD_ADD_I16 : Atomic2Ops32<atomic_load_add_16, "load_add_16">;
764 defm ATOMIC_LOAD_ADD_I32 : Atomic2Ops32<atomic_load_add_32, "load_add_32">;
765 defm ATOMIC_LOAD_SUB_I8 : Atomic2Ops32<atomic_load_sub_8, "load_sub_8">;
766 defm ATOMIC_LOAD_SUB_I16 : Atomic2Ops32<atomic_load_sub_16, "load_sub_16">;
767 defm ATOMIC_LOAD_SUB_I32 : Atomic2Ops32<atomic_load_sub_32, "load_sub_32">;
768 defm ATOMIC_LOAD_AND_I8 : Atomic2Ops32<atomic_load_and_8, "load_and_8">;
769 defm ATOMIC_LOAD_AND_I16 : Atomic2Ops32<atomic_load_and_16, "load_and_16">;
770 defm ATOMIC_LOAD_AND_I32 : Atomic2Ops32<atomic_load_and_32, "load_and_32">;
771 defm ATOMIC_LOAD_OR_I8 : Atomic2Ops32<atomic_load_or_8, "load_or_8">;
772 defm ATOMIC_LOAD_OR_I16 : Atomic2Ops32<atomic_load_or_16, "load_or_16">;
773 defm ATOMIC_LOAD_OR_I32 : Atomic2Ops32<atomic_load_or_32, "load_or_32">;
774 defm ATOMIC_LOAD_XOR_I8 : Atomic2Ops32<atomic_load_xor_8, "load_xor_8">;
775 defm ATOMIC_LOAD_XOR_I16 : Atomic2Ops32<atomic_load_xor_16, "load_xor_16">;
776 defm ATOMIC_LOAD_XOR_I32 : Atomic2Ops32<atomic_load_xor_32, "load_xor_32">;
777 defm ATOMIC_LOAD_NAND_I8 : Atomic2Ops32<atomic_load_nand_8, "load_nand_8">;
778 defm ATOMIC_LOAD_NAND_I16 : Atomic2Ops32<atomic_load_nand_16, "load_nand_16">;
779 defm ATOMIC_LOAD_NAND_I32 : Atomic2Ops32<atomic_load_nand_32, "load_nand_32">;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000780
Akira Hatanaka59068062011-11-11 04:14:30 +0000781 defm ATOMIC_SWAP_I8 : Atomic2Ops32<atomic_swap_8, "swap_8">;
782 defm ATOMIC_SWAP_I16 : Atomic2Ops32<atomic_swap_16, "swap_16">;
783 defm ATOMIC_SWAP_I32 : Atomic2Ops32<atomic_swap_32, "swap_32">;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000784
Akira Hatanaka59068062011-11-11 04:14:30 +0000785 defm ATOMIC_CMP_SWAP_I8 : AtomicCmpSwap32<atomic_cmp_swap_8, "8">;
786 defm ATOMIC_CMP_SWAP_I16 : AtomicCmpSwap32<atomic_cmp_swap_16, "16">;
787 defm ATOMIC_CMP_SWAP_I32 : AtomicCmpSwap32<atomic_cmp_swap_32, "32">;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000788}
789
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000790//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000791// Instruction definition
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000792//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000793
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000794//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +0000795// MipsI Instructions
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000796//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000797
Bruno Cardoso Lopesf7d66f72008-07-30 16:58:59 +0000798/// Arithmetic Instructions (ALU Immediate)
Akira Hatanaka2dfd3a92011-10-11 23:38:52 +0000799def ADDiu : ArithLogicI<0x09, "addiu", add, simm16, immSExt16, CPURegs>;
800def ADDi : ArithOverflowI<0x08, "addi", add, simm16, immSExt16, CPURegs>;
Akira Hatanaka8191f342011-10-11 18:53:46 +0000801def SLTi : SetCC_I<0x0a, "slti", setlt, simm16, immSExt16, CPURegs>;
802def SLTiu : SetCC_I<0x0b, "sltiu", setult, simm16, immSExt16, CPURegs>;
Akira Hatanaka2dfd3a92011-10-11 23:38:52 +0000803def ANDi : ArithLogicI<0x0c, "andi", and, uimm16, immZExt16, CPURegs>;
804def ORi : ArithLogicI<0x0d, "ori", or, uimm16, immZExt16, CPURegs>;
805def XORi : ArithLogicI<0x0e, "xori", xor, uimm16, immZExt16, CPURegs>;
Akira Hatanakad83d98d2011-11-07 19:10:49 +0000806def LUi : LoadUpper<0x0f, "lui", CPURegs, uimm16>;
Bruno Cardoso Lopesf7d66f72008-07-30 16:58:59 +0000807
808/// Arithmetic Instructions (3-Operand, R-Type)
Akira Hatanakac2f3ac92011-10-11 23:05:46 +0000809def ADDu : ArithLogicR<0x00, 0x21, "addu", add, IIAlu, CPURegs, 1>;
810def SUBu : ArithLogicR<0x00, 0x23, "subu", sub, IIAlu, CPURegs>;
Akira Hatanaka80eb9942011-10-11 23:43:48 +0000811def ADD : ArithOverflowR<0x00, 0x20, "add", IIAlu, CPURegs, 1>;
812def SUB : ArithOverflowR<0x00, 0x22, "sub", IIAlu, CPURegs>;
Akira Hatanaka8191f342011-10-11 18:53:46 +0000813def SLT : SetCC_R<0x00, 0x2a, "slt", setlt, CPURegs>;
814def SLTu : SetCC_R<0x00, 0x2b, "sltu", setult, CPURegs>;
Akira Hatanakac2f3ac92011-10-11 23:05:46 +0000815def AND : ArithLogicR<0x00, 0x24, "and", and, IIAlu, CPURegs, 1>;
816def OR : ArithLogicR<0x00, 0x25, "or", or, IIAlu, CPURegs, 1>;
817def XOR : ArithLogicR<0x00, 0x26, "xor", xor, IIAlu, CPURegs, 1>;
Akira Hatanaka41f9a432011-10-12 01:05:13 +0000818def NOR : LogicNOR<0x00, 0x27, "nor", CPURegs>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000819
Bruno Cardoso Lopesf7d66f72008-07-30 16:58:59 +0000820/// Shift Instructions
Akira Hatanaka36393462011-10-17 18:06:56 +0000821def SLL : shift_rotate_imm32<0x00, 0x00, "sll", shl>;
822def SRL : shift_rotate_imm32<0x02, 0x00, "srl", srl>;
823def SRA : shift_rotate_imm32<0x03, 0x00, "sra", sra>;
Akira Hatanaka2d0a61d2011-10-17 18:17:58 +0000824def SLLV : shift_rotate_reg<0x04, 0x00, "sllv", shl, CPURegs>;
825def SRLV : shift_rotate_reg<0x06, 0x00, "srlv", srl, CPURegs>;
826def SRAV : shift_rotate_reg<0x07, 0x00, "srav", sra, CPURegs>;
Bruno Cardoso Lopes908b6dd2010-12-09 17:32:30 +0000827
828// Rotate Instructions
Akira Hatanaka56633442011-09-20 23:53:09 +0000829let Predicates = [HasMips32r2] in {
Akira Hatanaka36393462011-10-17 18:06:56 +0000830 def ROTR : shift_rotate_imm32<0x02, 0x01, "rotr", rotr>;
Akira Hatanaka2d0a61d2011-10-17 18:17:58 +0000831 def ROTRV : shift_rotate_reg<0x06, 0x01, "rotrv", rotr, CPURegs>;
Bruno Cardoso Lopes908b6dd2010-12-09 17:32:30 +0000832}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000833
Bruno Cardoso Lopesf7d66f72008-07-30 16:58:59 +0000834/// Load and Store Instructions
Akira Hatanakacb518ee2011-10-08 02:24:10 +0000835/// aligned
Akira Hatanakad55bb382011-10-11 00:11:12 +0000836defm LB : LoadM32<0x20, "lb", sextloadi8>;
837defm LBu : LoadM32<0x24, "lbu", zextloadi8>;
838defm LH : LoadM32<0x21, "lh", sextloadi16_a>;
839defm LHu : LoadM32<0x25, "lhu", zextloadi16_a>;
840defm LW : LoadM32<0x23, "lw", load_a>;
841defm SB : StoreM32<0x28, "sb", truncstorei8>;
842defm SH : StoreM32<0x29, "sh", truncstorei16_a>;
843defm SW : StoreM32<0x2b, "sw", store_a>;
Akira Hatanakacb518ee2011-10-08 02:24:10 +0000844
845/// unaligned
Akira Hatanakad55bb382011-10-11 00:11:12 +0000846defm ULH : LoadM32<0x21, "ulh", sextloadi16_u, 1>;
847defm ULHu : LoadM32<0x25, "ulhu", zextloadi16_u, 1>;
848defm ULW : LoadM32<0x23, "ulw", load_u, 1>;
849defm USH : StoreM32<0x29, "ush", truncstorei16_u, 1>;
850defm USW : StoreM32<0x2b, "usw", store_u, 1>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000851
Akira Hatanaka421455f2011-11-23 22:19:28 +0000852/// Primitives for unaligned
Bruno Cardoso Lopesff452f52011-12-06 03:34:48 +0000853defm LWL : LoadUnAlign32<0x22>;
854defm LWR : LoadUnAlign32<0x26>;
855defm SWL : StoreUnAlign32<0x2A>;
856defm SWR : StoreUnAlign32<0x2E>;
Akira Hatanaka421455f2011-11-23 22:19:28 +0000857
Akira Hatanakadb548262011-07-19 23:30:50 +0000858let hasSideEffects = 1 in
859def SYNC : MipsInst<(outs), (ins i32imm:$stype), "sync $stype",
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +0000860 [(MipsSync imm:$stype)], NoItinerary, FrmOther>
Akira Hatanakadb548262011-07-19 23:30:50 +0000861{
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +0000862 bits<5> stype;
863 let Opcode = 0;
Akira Hatanakadb548262011-07-19 23:30:50 +0000864 let Inst{25-11} = 0;
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +0000865 let Inst{10-6} = stype;
Akira Hatanakadb548262011-07-19 23:30:50 +0000866 let Inst{5-0} = 15;
867}
868
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000869/// Load-linked, Store-conditional
Akira Hatanaka59068062011-11-11 04:14:30 +0000870def LL : LLBase<0x30, "ll", CPURegs, mem>, Requires<[NotN64]>;
Akira Hatanaka02365942012-04-03 02:51:09 +0000871def LL_P8 : LLBase<0x30, "ll", CPURegs, mem64>, Requires<[IsN64]>;
Akira Hatanaka59068062011-11-11 04:14:30 +0000872def SC : SCBase<0x38, "sc", CPURegs, mem>, Requires<[NotN64]>;
Akira Hatanaka02365942012-04-03 02:51:09 +0000873def SC_P8 : SCBase<0x38, "sc", CPURegs, mem64>, Requires<[IsN64]>;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000874
Bruno Cardoso Lopesf7d66f72008-07-30 16:58:59 +0000875/// Jump and Branch Instructions
Akira Hatanaka6e55ff52011-12-12 22:39:35 +0000876def J : JumpFJ<0x02, "j">;
Akira Hatanaka4fd40b32011-11-16 22:36:01 +0000877def JR : JumpFR<0x00, 0x08, "jr", CPURegs>;
Bruno Cardoso Lopesff452f52011-12-06 03:34:48 +0000878def B : UncondBranch<0x04, "b">;
Akira Hatanaka3e3427a2011-10-11 18:49:17 +0000879def BEQ : CBranch<0x04, "beq", seteq, CPURegs>;
880def BNE : CBranch<0x05, "bne", setne, CPURegs>;
881def BGEZ : CBranchZero<0x01, 1, "bgez", setge, CPURegs>;
882def BGTZ : CBranchZero<0x07, 0, "bgtz", setgt, CPURegs>;
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +0000883def BLEZ : CBranchZero<0x06, 0, "blez", setle, CPURegs>;
Akira Hatanaka3e3427a2011-10-11 18:49:17 +0000884def BLTZ : CBranchZero<0x01, 0, "bltz", setlt, CPURegs>;
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +0000885
Akira Hatanakab2930b92012-03-01 22:27:29 +0000886def JAL : JumpLink<0x03, "jal">;
887def JALR : JumpLinkReg<0x00, 0x09, "jalr", CPURegs>;
888def BGEZAL : BranchLink<"bgezal", 0x11, CPURegs>;
889def BLTZAL : BranchLink<"bltzal", 0x10, CPURegs>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000890
Akira Hatanaka02365942012-04-03 02:51:09 +0000891let isReturn=1, isTerminator=1, hasDelaySlot=1,
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +0000892 isBarrier=1, hasCtrlDep=1, rd=0, rt=0, shamt=0 in
893 def RET : FR <0x00, 0x08, (outs), (ins CPURegs:$target),
Bruno Cardoso Lopesf7d66f72008-07-30 16:58:59 +0000894 "jr\t$target", [(MipsRet CPURegs:$target)], IIBranch>;
895
Bruno Cardoso Lopes9e030612010-11-09 17:25:34 +0000896/// Multiply and Divide Instructions.
Akira Hatanakaf1fddcd2011-10-17 18:21:24 +0000897def MULT : Mult32<0x18, "mult", IIImul>;
898def MULTu : Mult32<0x19, "multu", IIImul>;
899def SDIV : Div32<MipsDivRem, 0x1a, "div", IIIdiv>;
900def UDIV : Div32<MipsDivRemU, 0x1b, "divu", IIIdiv>;
Bruno Cardoso Lopes91ef8492008-08-02 19:42:36 +0000901
Akira Hatanaka89d30662011-10-17 18:24:15 +0000902def MTHI : MoveToLOHI<0x11, "mthi", CPURegs, [HI]>;
903def MTLO : MoveToLOHI<0x13, "mtlo", CPURegs, [LO]>;
904def MFHI : MoveFromLOHI<0x10, "mfhi", CPURegs, [HI]>;
905def MFLO : MoveFromLOHI<0x12, "mflo", CPURegs, [LO]>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000906
Bruno Cardoso Lopesf7d66f72008-07-30 16:58:59 +0000907/// Sign Ext In Register Instructions.
Akira Hatanaka5387f2e2012-01-24 21:41:09 +0000908def SEB : SignExtInReg<0x10, "seb", i8, CPURegs>;
909def SEH : SignExtInReg<0x18, "seh", i16, CPURegs>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000910
Bruno Cardoso Lopes65ad4522008-08-08 06:16:31 +0000911/// Count Leading
Akira Hatanakabdfd98a2011-10-17 18:26:37 +0000912def CLZ : CountLeading0<0x20, "clz", CPURegs>;
913def CLO : CountLeading1<0x21, "clo", CPURegs>;
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +0000914
Akira Hatanaka4d2b0f32011-12-20 23:47:44 +0000915/// Word Swap Bytes Within Halfwords
916def WSBH : SubwordSwap<0x20, 0x2, "wsbh", CPURegs>;
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +0000917
Bruno Cardoso Lopesf7d66f72008-07-30 16:58:59 +0000918/// No operation
919let addr=0 in
920 def NOP : FJ<0, (outs), (ins), "nop", [], IIAlu>;
921
Eric Christopher3c999a22007-10-26 04:00:13 +0000922// FrameIndexes are legalized when they are operands from load/store
Bruno Cardoso Lopesb42abeb2007-09-24 20:15:11 +0000923// instructions. The same not happens for stack address copies, so an
924// add op with mem ComplexPattern is used and the stack address copy
925// can be matched. It's similar to Sparc LEA_ADDRi
Akira Hatanaka02365942012-04-03 02:51:09 +0000926def LEA_ADDiu : EffectiveAddress<"addiu\t$rt, $addr", CPURegs, mem_ea>;
Bruno Cardoso Lopesb42abeb2007-09-24 20:15:11 +0000927
Akira Hatanaka21afc632011-06-21 00:40:49 +0000928// DynAlloc node points to dynamically allocated stack space.
929// $sp is added to the list of implicitly used registers to prevent dead code
930// elimination from removing instructions that modify $sp.
931let Uses = [SP] in
Akira Hatanaka02365942012-04-03 02:51:09 +0000932def DynAlloc : EffectiveAddress<"addiu\t$rt, $addr", CPURegs, mem_ea>;
Akira Hatanaka21afc632011-06-21 00:40:49 +0000933
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000934// MADD*/MSUB*
Akira Hatanaka01765eb2011-05-12 17:42:08 +0000935def MADD : MArithR<0, "madd", MipsMAdd, 1>;
936def MADDU : MArithR<1, "maddu", MipsMAddu, 1>;
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000937def MSUB : MArithR<4, "msub", MipsMSub>;
938def MSUBU : MArithR<5, "msubu", MipsMSubu>;
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000939
Bruno Cardoso Lopesf7d66f72008-07-30 16:58:59 +0000940// MUL is a assembly macro in the current used ISAs. In recent ISA's
941// it is a real instruction.
Akira Hatanakac2f3ac92011-10-11 23:05:46 +0000942def MUL : ArithLogicR<0x1c, 0x02, "mul", mul, IIImul, CPURegs, 1>,
943 Requires<[HasMips32]>;
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000944
Akira Hatanaka08a7d922011-12-07 23:31:26 +0000945def RDHWR : ReadHardware<CPURegs, HWRegs>;
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +0000946
Akira Hatanakacee46ab2011-12-05 21:14:28 +0000947def EXT : ExtBase<0, "ext", CPURegs>;
948def INS : InsBase<4, "ins", CPURegs>;
Akira Hatanakabb15e112011-08-17 02:05:42 +0000949
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000950//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000951// Arbitrary patterns that map to one or more instructions
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000952//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000953
954// Small immediates
Eric Christopher3c999a22007-10-26 04:00:13 +0000955def : Pat<(i32 immSExt16:$in),
Bruno Cardoso Lopes332a3d22007-07-11 22:47:02 +0000956 (ADDiu ZERO, imm:$in)>;
Eric Christopher3c999a22007-10-26 04:00:13 +0000957def : Pat<(i32 immZExt16:$in),
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000958 (ORi ZERO, imm:$in)>;
Akira Hatanaka20103252012-01-04 03:09:26 +0000959def : Pat<(i32 immLow16Zero:$in),
Akira Hatanakaf06cb2b2011-12-19 20:21:18 +0000960 (LUi (HI16 imm:$in))>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000961
962// Arbitrary immediates
963def : Pat<(i32 imm:$imm),
964 (ORi (LUi (HI16 imm:$imm)), (LO16 imm:$imm))>;
965
Bruno Cardoso Lopes07cec752008-06-06 00:58:26 +0000966// Carry patterns
967def : Pat<(subc CPURegs:$lhs, CPURegs:$rhs),
968 (SUBu CPURegs:$lhs, CPURegs:$rhs)>;
969def : Pat<(addc CPURegs:$lhs, CPURegs:$rhs),
970 (ADDu CPURegs:$lhs, CPURegs:$rhs)>;
Bruno Cardoso Lopes911a9922011-03-04 17:59:18 +0000971def : Pat<(addc CPURegs:$src, immSExt16:$imm),
Bruno Cardoso Lopes07cec752008-06-06 00:58:26 +0000972 (ADDiu CPURegs:$src, imm:$imm)>;
973
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000974// Call
975def : Pat<(MipsJmpLink (i32 tglobaladdr:$dst)),
976 (JAL tglobaladdr:$dst)>;
977def : Pat<(MipsJmpLink (i32 texternalsym:$dst)),
978 (JAL texternalsym:$dst)>;
Chris Lattnere0d27532010-02-28 07:23:21 +0000979//def : Pat<(MipsJmpLink CPURegs:$dst),
980// (JALR CPURegs:$dst)>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000981
Bruno Cardoso Lopes92e87f22008-07-23 16:01:50 +0000982// hi/lo relocs
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000983def : Pat<(MipsHi tglobaladdr:$in), (LUi tglobaladdr:$in)>;
Akira Hatanakaf48eb532011-04-25 17:10:45 +0000984def : Pat<(MipsHi tblockaddress:$in), (LUi tblockaddress:$in)>;
Akira Hatanaka74c76342011-11-16 22:39:56 +0000985def : Pat<(MipsHi tjumptable:$in), (LUi tjumptable:$in)>;
986def : Pat<(MipsHi tconstpool:$in), (LUi tconstpool:$in)>;
Akira Hatanakaca074792011-12-08 20:34:32 +0000987def : Pat<(MipsHi tglobaltlsaddr:$in), (LUi tglobaltlsaddr:$in)>;
Akira Hatanaka74c76342011-11-16 22:39:56 +0000988
Akira Hatanakaa4b97f32011-09-13 20:13:58 +0000989def : Pat<(MipsLo tglobaladdr:$in), (ADDiu ZERO, tglobaladdr:$in)>;
990def : Pat<(MipsLo tblockaddress:$in), (ADDiu ZERO, tblockaddress:$in)>;
Akira Hatanaka74c76342011-11-16 22:39:56 +0000991def : Pat<(MipsLo tjumptable:$in), (ADDiu ZERO, tjumptable:$in)>;
992def : Pat<(MipsLo tconstpool:$in), (ADDiu ZERO, tconstpool:$in)>;
Akira Hatanakaca074792011-12-08 20:34:32 +0000993def : Pat<(MipsLo tglobaltlsaddr:$in), (ADDiu ZERO, tglobaltlsaddr:$in)>;
Akira Hatanaka74c76342011-11-16 22:39:56 +0000994
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +0000995def : Pat<(add CPURegs:$hi, (MipsLo tglobaladdr:$lo)),
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +0000996 (ADDiu CPURegs:$hi, tglobaladdr:$lo)>;
Bruno Cardoso Lopesca8a2aa2011-03-04 20:01:52 +0000997def : Pat<(add CPURegs:$hi, (MipsLo tblockaddress:$lo)),
998 (ADDiu CPURegs:$hi, tblockaddress:$lo)>;
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +0000999def : Pat<(add CPURegs:$hi, (MipsLo tjumptable:$lo)),
1000 (ADDiu CPURegs:$hi, tjumptable:$lo)>;
Bruno Cardoso Lopes92e87f22008-07-23 16:01:50 +00001001def : Pat<(add CPURegs:$hi, (MipsLo tconstpool:$lo)),
1002 (ADDiu CPURegs:$hi, tconstpool:$lo)>;
Akira Hatanakaca074792011-12-08 20:34:32 +00001003def : Pat<(add CPURegs:$hi, (MipsLo tglobaltlsaddr:$lo)),
1004 (ADDiu CPURegs:$hi, tglobaltlsaddr:$lo)>;
Bruno Cardoso Lopes92e87f22008-07-23 16:01:50 +00001005
1006// gp_rel relocs
Bruno Cardoso Lopes9e030612010-11-09 17:25:34 +00001007def : Pat<(add CPURegs:$gp, (MipsGPRel tglobaladdr:$in)),
Bruno Cardoso Lopes91fd5322008-07-21 18:52:34 +00001008 (ADDiu CPURegs:$gp, tglobaladdr:$in)>;
Bruno Cardoso Lopes9e030612010-11-09 17:25:34 +00001009def : Pat<(add CPURegs:$gp, (MipsGPRel tconstpool:$in)),
Bruno Cardoso Lopes92e87f22008-07-23 16:01:50 +00001010 (ADDiu CPURegs:$gp, tconstpool:$in)>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001011
Akira Hatanaka342837d2011-05-28 01:07:07 +00001012// wrapper_pic
Akira Hatanaka648f00c2012-02-24 22:34:47 +00001013class WrapperPat<SDNode node, Instruction ADDiuOp, RegisterClass RC>:
1014 Pat<(MipsWrapper RC:$gp, node:$in),
1015 (ADDiuOp RC:$gp, node:$in)>;
Akira Hatanaka342837d2011-05-28 01:07:07 +00001016
Akira Hatanaka648f00c2012-02-24 22:34:47 +00001017def : WrapperPat<tglobaladdr, ADDiu, CPURegs>;
1018def : WrapperPat<tconstpool, ADDiu, CPURegs>;
1019def : WrapperPat<texternalsym, ADDiu, CPURegs>;
1020def : WrapperPat<tblockaddress, ADDiu, CPURegs>;
1021def : WrapperPat<tjumptable, ADDiu, CPURegs>;
1022def : WrapperPat<tglobaltlsaddr, ADDiu, CPURegs>;
Akira Hatanaka342837d2011-05-28 01:07:07 +00001023
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001024// Mips does not have "not", so we expand our way
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001025def : Pat<(not CPURegs:$in),
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +00001026 (NOR CPURegs:$in, ZERO)>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001027
Akira Hatanakaab05b6c2011-12-20 22:33:53 +00001028// extended loads
1029let Predicates = [NotN64] in {
1030 def : Pat<(i32 (extloadi1 addr:$src)), (LBu addr:$src)>;
1031 def : Pat<(i32 (extloadi8 addr:$src)), (LBu addr:$src)>;
1032 def : Pat<(i32 (extloadi16_a addr:$src)), (LHu addr:$src)>;
1033 def : Pat<(i32 (extloadi16_u addr:$src)), (ULHu addr:$src)>;
1034}
1035let Predicates = [IsN64] in {
1036 def : Pat<(i32 (extloadi1 addr:$src)), (LBu_P8 addr:$src)>;
1037 def : Pat<(i32 (extloadi8 addr:$src)), (LBu_P8 addr:$src)>;
1038 def : Pat<(i32 (extloadi16_a addr:$src)), (LHu_P8 addr:$src)>;
1039 def : Pat<(i32 (extloadi16_u addr:$src)), (ULHu_P8 addr:$src)>;
1040}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001041
Bruno Cardoso Lopes07cec752008-06-06 00:58:26 +00001042// peepholes
Akira Hatanakac7541c42011-12-21 00:31:10 +00001043let Predicates = [NotN64] in {
1044 def : Pat<(store_a (i32 0), addr:$dst), (SW ZERO, addr:$dst)>;
1045 def : Pat<(store_u (i32 0), addr:$dst), (USW ZERO, addr:$dst)>;
1046}
1047let Predicates = [IsN64] in {
1048 def : Pat<(store_a (i32 0), addr:$dst), (SW_P8 ZERO, addr:$dst)>;
1049 def : Pat<(store_u (i32 0), addr:$dst), (USW_P8 ZERO, addr:$dst)>;
1050}
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +00001051
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001052// brcond patterns
Akira Hatanaka06f82312011-10-11 19:09:09 +00001053multiclass BrcondPats<RegisterClass RC, Instruction BEQOp, Instruction BNEOp,
1054 Instruction SLTOp, Instruction SLTuOp, Instruction SLTiOp,
1055 Instruction SLTiuOp, Register ZEROReg> {
1056def : Pat<(brcond (i32 (setne RC:$lhs, 0)), bb:$dst),
1057 (BNEOp RC:$lhs, ZEROReg, bb:$dst)>;
1058def : Pat<(brcond (i32 (seteq RC:$lhs, 0)), bb:$dst),
1059 (BEQOp RC:$lhs, ZEROReg, bb:$dst)>;
Bruno Cardoso Lopes332a3d22007-07-11 22:47:02 +00001060
Akira Hatanaka06f82312011-10-11 19:09:09 +00001061def : Pat<(brcond (i32 (setge RC:$lhs, RC:$rhs)), bb:$dst),
1062 (BEQ (SLTOp RC:$lhs, RC:$rhs), ZERO, bb:$dst)>;
1063def : Pat<(brcond (i32 (setuge RC:$lhs, RC:$rhs)), bb:$dst),
1064 (BEQ (SLTuOp RC:$lhs, RC:$rhs), ZERO, bb:$dst)>;
1065def : Pat<(brcond (i32 (setge RC:$lhs, immSExt16:$rhs)), bb:$dst),
1066 (BEQ (SLTiOp RC:$lhs, immSExt16:$rhs), ZERO, bb:$dst)>;
1067def : Pat<(brcond (i32 (setuge RC:$lhs, immSExt16:$rhs)), bb:$dst),
1068 (BEQ (SLTiuOp RC:$lhs, immSExt16:$rhs), ZERO, bb:$dst)>;
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +00001069
Akira Hatanaka06f82312011-10-11 19:09:09 +00001070def : Pat<(brcond (i32 (setle RC:$lhs, RC:$rhs)), bb:$dst),
1071 (BEQ (SLTOp RC:$rhs, RC:$lhs), ZERO, bb:$dst)>;
1072def : Pat<(brcond (i32 (setule RC:$lhs, RC:$rhs)), bb:$dst),
1073 (BEQ (SLTuOp RC:$rhs, RC:$lhs), ZERO, bb:$dst)>;
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +00001074
Akira Hatanaka06f82312011-10-11 19:09:09 +00001075def : Pat<(brcond RC:$cond, bb:$dst),
1076 (BNEOp RC:$cond, ZEROReg, bb:$dst)>;
1077}
1078
1079defm : BrcondPats<CPURegs, BEQ, BNE, SLT, SLTu, SLTi, SLTiu, ZERO>;
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +00001080
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +00001081// setcc patterns
Akira Hatanaka395d76c2011-10-11 21:40:01 +00001082multiclass SeteqPats<RegisterClass RC, Instruction SLTiuOp, Instruction XOROp,
1083 Instruction SLTuOp, Register ZEROReg> {
1084 def : Pat<(seteq RC:$lhs, RC:$rhs),
1085 (SLTiuOp (XOROp RC:$lhs, RC:$rhs), 1)>;
1086 def : Pat<(setne RC:$lhs, RC:$rhs),
1087 (SLTuOp ZEROReg, (XOROp RC:$lhs, RC:$rhs))>;
1088}
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +00001089
Akira Hatanaka395d76c2011-10-11 21:40:01 +00001090multiclass SetlePats<RegisterClass RC, Instruction SLTOp, Instruction SLTuOp> {
1091 def : Pat<(setle RC:$lhs, RC:$rhs),
1092 (XORi (SLTOp RC:$rhs, RC:$lhs), 1)>;
1093 def : Pat<(setule RC:$lhs, RC:$rhs),
1094 (XORi (SLTuOp RC:$rhs, RC:$lhs), 1)>;
1095}
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +00001096
Akira Hatanaka395d76c2011-10-11 21:40:01 +00001097multiclass SetgtPats<RegisterClass RC, Instruction SLTOp, Instruction SLTuOp> {
1098 def : Pat<(setgt RC:$lhs, RC:$rhs),
1099 (SLTOp RC:$rhs, RC:$lhs)>;
1100 def : Pat<(setugt RC:$lhs, RC:$rhs),
1101 (SLTuOp RC:$rhs, RC:$lhs)>;
1102}
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +00001103
Akira Hatanaka395d76c2011-10-11 21:40:01 +00001104multiclass SetgePats<RegisterClass RC, Instruction SLTOp, Instruction SLTuOp> {
1105 def : Pat<(setge RC:$lhs, RC:$rhs),
1106 (XORi (SLTOp RC:$lhs, RC:$rhs), 1)>;
1107 def : Pat<(setuge RC:$lhs, RC:$rhs),
1108 (XORi (SLTuOp RC:$lhs, RC:$rhs), 1)>;
1109}
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +00001110
Akira Hatanaka395d76c2011-10-11 21:40:01 +00001111multiclass SetgeImmPats<RegisterClass RC, Instruction SLTiOp,
1112 Instruction SLTiuOp> {
1113 def : Pat<(setge RC:$lhs, immSExt16:$rhs),
1114 (XORi (SLTiOp RC:$lhs, immSExt16:$rhs), 1)>;
1115 def : Pat<(setuge RC:$lhs, immSExt16:$rhs),
1116 (XORi (SLTiuOp RC:$lhs, immSExt16:$rhs), 1)>;
1117}
1118
1119defm : SeteqPats<CPURegs, SLTiu, XOR, SLTu, ZERO>;
1120defm : SetlePats<CPURegs, SLT, SLTu>;
1121defm : SetgtPats<CPURegs, SLT, SLTu>;
1122defm : SetgePats<CPURegs, SLT, SLTu>;
1123defm : SetgeImmPats<CPURegs, SLTi, SLTiu>;
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001124
Akira Hatanaka21afc632011-06-21 00:40:49 +00001125// select MipsDynAlloc
1126def : Pat<(MipsDynAlloc addr:$f), (DynAlloc addr:$f)>;
1127
Akira Hatanaka4d2b0f32011-12-20 23:47:44 +00001128// bswap pattern
Jia Liubb481f82012-02-28 07:46:26 +00001129def : Pat<(bswap CPURegs:$rt), (ROTR (WSBH CPURegs:$rt), 16)>;
Akira Hatanaka4d2b0f32011-12-20 23:47:44 +00001130
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001131//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001132// Floating Point Support
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001133//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001134
1135include "MipsInstrFPU.td"
Akira Hatanaka95934842011-09-24 01:34:44 +00001136include "Mips64InstrInfo.td"
Akira Hatanaka8ae330a2011-10-17 18:53:29 +00001137include "MipsCondMov.td"
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001138