blob: 3c40192ea577952d47fe85dd5db4da8582bc9d0a [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===-- ARMISelLowering.cpp - ARM DAG Lowering Implementation -------------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Evan Chenga8e29892007-01-19 07:51:42 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that ARM uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
15#include "ARM.h"
16#include "ARMAddressingModes.h"
17#include "ARMConstantPoolValue.h"
18#include "ARMISelLowering.h"
19#include "ARMMachineFunctionInfo.h"
20#include "ARMRegisterInfo.h"
21#include "ARMSubtarget.h"
22#include "ARMTargetMachine.h"
Chris Lattner80ec2792009-08-02 00:34:36 +000023#include "ARMTargetObjectFile.h"
Evan Chenga8e29892007-01-19 07:51:42 +000024#include "llvm/CallingConv.h"
25#include "llvm/Constants.h"
Bob Wilson1f595bb2009-04-17 19:07:39 +000026#include "llvm/Function.h"
Evan Cheng27707472007-03-16 08:43:56 +000027#include "llvm/Instruction.h"
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +000028#include "llvm/Intrinsics.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000029#include "llvm/GlobalValue.h"
Bob Wilson1f595bb2009-04-17 19:07:39 +000030#include "llvm/CodeGen/CallingConvLower.h"
Evan Chenga8e29892007-01-19 07:51:42 +000031#include "llvm/CodeGen/MachineBasicBlock.h"
32#include "llvm/CodeGen/MachineFrameInfo.h"
33#include "llvm/CodeGen/MachineFunction.h"
34#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000035#include "llvm/CodeGen/MachineRegisterInfo.h"
Bob Wilson1f595bb2009-04-17 19:07:39 +000036#include "llvm/CodeGen/PseudoSourceValue.h"
Evan Chenga8e29892007-01-19 07:51:42 +000037#include "llvm/CodeGen/SelectionDAG.h"
Evan Chengb6ab2542007-01-31 08:40:13 +000038#include "llvm/Target/TargetOptions.h"
Evan Chenga8e29892007-01-19 07:51:42 +000039#include "llvm/ADT/VectorExtras.h"
Torok Edwinab7c09b2009-07-08 18:01:40 +000040#include "llvm/Support/ErrorHandling.h"
Evan Chengb01fad62007-03-12 23:30:29 +000041#include "llvm/Support/MathExtras.h"
Evan Chenga8e29892007-01-19 07:51:42 +000042using namespace llvm;
43
Owen Andersone50ed302009-08-10 22:56:29 +000044static bool CC_ARM_APCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +000045 CCValAssign::LocInfo &LocInfo,
46 ISD::ArgFlagsTy &ArgFlags,
47 CCState &State);
Owen Andersone50ed302009-08-10 22:56:29 +000048static bool CC_ARM_AAPCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +000049 CCValAssign::LocInfo &LocInfo,
50 ISD::ArgFlagsTy &ArgFlags,
51 CCState &State);
Owen Andersone50ed302009-08-10 22:56:29 +000052static bool RetCC_ARM_APCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +000053 CCValAssign::LocInfo &LocInfo,
54 ISD::ArgFlagsTy &ArgFlags,
55 CCState &State);
Owen Andersone50ed302009-08-10 22:56:29 +000056static bool RetCC_ARM_AAPCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +000057 CCValAssign::LocInfo &LocInfo,
58 ISD::ArgFlagsTy &ArgFlags,
59 CCState &State);
60
Owen Andersone50ed302009-08-10 22:56:29 +000061void ARMTargetLowering::addTypeForNEON(EVT VT, EVT PromotedLdStVT,
62 EVT PromotedBitwiseVT) {
Bob Wilson5bafff32009-06-22 23:27:02 +000063 if (VT != PromotedLdStVT) {
Owen Anderson70671842009-08-10 20:18:46 +000064 setOperationAction(ISD::LOAD, VT.getSimpleVT(), Promote);
Owen Andersond6662ad2009-08-10 20:46:15 +000065 AddPromotedToType (ISD::LOAD, VT.getSimpleVT(),
66 PromotedLdStVT.getSimpleVT());
Bob Wilson5bafff32009-06-22 23:27:02 +000067
Owen Anderson70671842009-08-10 20:18:46 +000068 setOperationAction(ISD::STORE, VT.getSimpleVT(), Promote);
Jim Grosbach764ab522009-08-11 15:33:49 +000069 AddPromotedToType (ISD::STORE, VT.getSimpleVT(),
Owen Andersond6662ad2009-08-10 20:46:15 +000070 PromotedLdStVT.getSimpleVT());
Bob Wilson5bafff32009-06-22 23:27:02 +000071 }
72
Owen Andersone50ed302009-08-10 22:56:29 +000073 EVT ElemTy = VT.getVectorElementType();
Owen Anderson825b72b2009-08-11 20:47:22 +000074 if (ElemTy != MVT::i64 && ElemTy != MVT::f64)
Owen Anderson70671842009-08-10 20:18:46 +000075 setOperationAction(ISD::VSETCC, VT.getSimpleVT(), Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +000076 if (ElemTy == MVT::i8 || ElemTy == MVT::i16)
Owen Anderson70671842009-08-10 20:18:46 +000077 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT.getSimpleVT(), Custom);
78 setOperationAction(ISD::BUILD_VECTOR, VT.getSimpleVT(), Custom);
79 setOperationAction(ISD::VECTOR_SHUFFLE, VT.getSimpleVT(), Custom);
80 setOperationAction(ISD::SCALAR_TO_VECTOR, VT.getSimpleVT(), Custom);
81 setOperationAction(ISD::CONCAT_VECTORS, VT.getSimpleVT(), Custom);
Bob Wilson5bafff32009-06-22 23:27:02 +000082 if (VT.isInteger()) {
Owen Anderson70671842009-08-10 20:18:46 +000083 setOperationAction(ISD::SHL, VT.getSimpleVT(), Custom);
84 setOperationAction(ISD::SRA, VT.getSimpleVT(), Custom);
85 setOperationAction(ISD::SRL, VT.getSimpleVT(), Custom);
Bob Wilson5bafff32009-06-22 23:27:02 +000086 }
87
88 // Promote all bit-wise operations.
89 if (VT.isInteger() && VT != PromotedBitwiseVT) {
Owen Anderson70671842009-08-10 20:18:46 +000090 setOperationAction(ISD::AND, VT.getSimpleVT(), Promote);
Owen Andersond6662ad2009-08-10 20:46:15 +000091 AddPromotedToType (ISD::AND, VT.getSimpleVT(),
92 PromotedBitwiseVT.getSimpleVT());
Owen Anderson70671842009-08-10 20:18:46 +000093 setOperationAction(ISD::OR, VT.getSimpleVT(), Promote);
Jim Grosbach764ab522009-08-11 15:33:49 +000094 AddPromotedToType (ISD::OR, VT.getSimpleVT(),
Owen Andersond6662ad2009-08-10 20:46:15 +000095 PromotedBitwiseVT.getSimpleVT());
Owen Anderson70671842009-08-10 20:18:46 +000096 setOperationAction(ISD::XOR, VT.getSimpleVT(), Promote);
Jim Grosbach764ab522009-08-11 15:33:49 +000097 AddPromotedToType (ISD::XOR, VT.getSimpleVT(),
Owen Andersond6662ad2009-08-10 20:46:15 +000098 PromotedBitwiseVT.getSimpleVT());
Bob Wilson5bafff32009-06-22 23:27:02 +000099 }
100}
101
Owen Andersone50ed302009-08-10 22:56:29 +0000102void ARMTargetLowering::addDRTypeForNEON(EVT VT) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000103 addRegisterClass(VT, ARM::DPRRegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000104 addTypeForNEON(VT, MVT::f64, MVT::v2i32);
Bob Wilson5bafff32009-06-22 23:27:02 +0000105}
106
Owen Andersone50ed302009-08-10 22:56:29 +0000107void ARMTargetLowering::addQRTypeForNEON(EVT VT) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000108 addRegisterClass(VT, ARM::QPRRegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000109 addTypeForNEON(VT, MVT::v2f64, MVT::v4i32);
Bob Wilson5bafff32009-06-22 23:27:02 +0000110}
111
Chris Lattnerf0144122009-07-28 03:13:23 +0000112static TargetLoweringObjectFile *createTLOF(TargetMachine &TM) {
113 if (TM.getSubtarget<ARMSubtarget>().isTargetDarwin())
Chris Lattnerf26e03b2009-07-31 17:42:42 +0000114 return new TargetLoweringObjectFileMachO();
Chris Lattner80ec2792009-08-02 00:34:36 +0000115 return new ARMElfTargetObjectFile();
Chris Lattnerf0144122009-07-28 03:13:23 +0000116}
117
Evan Chenga8e29892007-01-19 07:51:42 +0000118ARMTargetLowering::ARMTargetLowering(TargetMachine &TM)
Chris Lattnerf0144122009-07-28 03:13:23 +0000119 : TargetLowering(TM, createTLOF(TM)), ARMPCLabelIndex(0) {
Evan Chenga8e29892007-01-19 07:51:42 +0000120 Subtarget = &TM.getSubtarget<ARMSubtarget>();
121
Evan Chengb1df8f22007-04-27 08:15:43 +0000122 if (Subtarget->isTargetDarwin()) {
Evan Chengb1df8f22007-04-27 08:15:43 +0000123 // Uses VFP for Thumb libfuncs if available.
124 if (Subtarget->isThumb() && Subtarget->hasVFP2()) {
125 // Single-precision floating-point arithmetic.
126 setLibcallName(RTLIB::ADD_F32, "__addsf3vfp");
127 setLibcallName(RTLIB::SUB_F32, "__subsf3vfp");
128 setLibcallName(RTLIB::MUL_F32, "__mulsf3vfp");
129 setLibcallName(RTLIB::DIV_F32, "__divsf3vfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000130
Evan Chengb1df8f22007-04-27 08:15:43 +0000131 // Double-precision floating-point arithmetic.
132 setLibcallName(RTLIB::ADD_F64, "__adddf3vfp");
133 setLibcallName(RTLIB::SUB_F64, "__subdf3vfp");
134 setLibcallName(RTLIB::MUL_F64, "__muldf3vfp");
135 setLibcallName(RTLIB::DIV_F64, "__divdf3vfp");
Evan Cheng193f8502007-01-31 09:30:58 +0000136
Evan Chengb1df8f22007-04-27 08:15:43 +0000137 // Single-precision comparisons.
138 setLibcallName(RTLIB::OEQ_F32, "__eqsf2vfp");
139 setLibcallName(RTLIB::UNE_F32, "__nesf2vfp");
140 setLibcallName(RTLIB::OLT_F32, "__ltsf2vfp");
141 setLibcallName(RTLIB::OLE_F32, "__lesf2vfp");
142 setLibcallName(RTLIB::OGE_F32, "__gesf2vfp");
143 setLibcallName(RTLIB::OGT_F32, "__gtsf2vfp");
144 setLibcallName(RTLIB::UO_F32, "__unordsf2vfp");
145 setLibcallName(RTLIB::O_F32, "__unordsf2vfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000146
Evan Chengb1df8f22007-04-27 08:15:43 +0000147 setCmpLibcallCC(RTLIB::OEQ_F32, ISD::SETNE);
148 setCmpLibcallCC(RTLIB::UNE_F32, ISD::SETNE);
149 setCmpLibcallCC(RTLIB::OLT_F32, ISD::SETNE);
150 setCmpLibcallCC(RTLIB::OLE_F32, ISD::SETNE);
151 setCmpLibcallCC(RTLIB::OGE_F32, ISD::SETNE);
152 setCmpLibcallCC(RTLIB::OGT_F32, ISD::SETNE);
153 setCmpLibcallCC(RTLIB::UO_F32, ISD::SETNE);
154 setCmpLibcallCC(RTLIB::O_F32, ISD::SETEQ);
Evan Cheng193f8502007-01-31 09:30:58 +0000155
Evan Chengb1df8f22007-04-27 08:15:43 +0000156 // Double-precision comparisons.
157 setLibcallName(RTLIB::OEQ_F64, "__eqdf2vfp");
158 setLibcallName(RTLIB::UNE_F64, "__nedf2vfp");
159 setLibcallName(RTLIB::OLT_F64, "__ltdf2vfp");
160 setLibcallName(RTLIB::OLE_F64, "__ledf2vfp");
161 setLibcallName(RTLIB::OGE_F64, "__gedf2vfp");
162 setLibcallName(RTLIB::OGT_F64, "__gtdf2vfp");
163 setLibcallName(RTLIB::UO_F64, "__unorddf2vfp");
164 setLibcallName(RTLIB::O_F64, "__unorddf2vfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000165
Evan Chengb1df8f22007-04-27 08:15:43 +0000166 setCmpLibcallCC(RTLIB::OEQ_F64, ISD::SETNE);
167 setCmpLibcallCC(RTLIB::UNE_F64, ISD::SETNE);
168 setCmpLibcallCC(RTLIB::OLT_F64, ISD::SETNE);
169 setCmpLibcallCC(RTLIB::OLE_F64, ISD::SETNE);
170 setCmpLibcallCC(RTLIB::OGE_F64, ISD::SETNE);
171 setCmpLibcallCC(RTLIB::OGT_F64, ISD::SETNE);
172 setCmpLibcallCC(RTLIB::UO_F64, ISD::SETNE);
173 setCmpLibcallCC(RTLIB::O_F64, ISD::SETEQ);
Evan Chenga8e29892007-01-19 07:51:42 +0000174
Evan Chengb1df8f22007-04-27 08:15:43 +0000175 // Floating-point to integer conversions.
176 // i64 conversions are done via library routines even when generating VFP
177 // instructions, so use the same ones.
178 setLibcallName(RTLIB::FPTOSINT_F64_I32, "__fixdfsivfp");
179 setLibcallName(RTLIB::FPTOUINT_F64_I32, "__fixunsdfsivfp");
180 setLibcallName(RTLIB::FPTOSINT_F32_I32, "__fixsfsivfp");
181 setLibcallName(RTLIB::FPTOUINT_F32_I32, "__fixunssfsivfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000182
Evan Chengb1df8f22007-04-27 08:15:43 +0000183 // Conversions between floating types.
184 setLibcallName(RTLIB::FPROUND_F64_F32, "__truncdfsf2vfp");
185 setLibcallName(RTLIB::FPEXT_F32_F64, "__extendsfdf2vfp");
186
187 // Integer to floating-point conversions.
188 // i64 conversions are done via library routines even when generating VFP
189 // instructions, so use the same ones.
Bob Wilson2a14c522009-03-20 23:16:43 +0000190 // FIXME: There appears to be some naming inconsistency in ARM libgcc:
191 // e.g., __floatunsidf vs. __floatunssidfvfp.
Evan Chengb1df8f22007-04-27 08:15:43 +0000192 setLibcallName(RTLIB::SINTTOFP_I32_F64, "__floatsidfvfp");
193 setLibcallName(RTLIB::UINTTOFP_I32_F64, "__floatunssidfvfp");
194 setLibcallName(RTLIB::SINTTOFP_I32_F32, "__floatsisfvfp");
195 setLibcallName(RTLIB::UINTTOFP_I32_F32, "__floatunssisfvfp");
196 }
Evan Chenga8e29892007-01-19 07:51:42 +0000197 }
198
Bob Wilson2f954612009-05-22 17:38:41 +0000199 // These libcalls are not available in 32-bit.
200 setLibcallName(RTLIB::SHL_I128, 0);
201 setLibcallName(RTLIB::SRL_I128, 0);
202 setLibcallName(RTLIB::SRA_I128, 0);
203
David Goodwinf1daf7d2009-07-08 23:10:31 +0000204 if (Subtarget->isThumb1Only())
Owen Anderson825b72b2009-08-11 20:47:22 +0000205 addRegisterClass(MVT::i32, ARM::tGPRRegisterClass);
Jim Grosbach30eae3c2009-04-07 20:34:09 +0000206 else
Owen Anderson825b72b2009-08-11 20:47:22 +0000207 addRegisterClass(MVT::i32, ARM::GPRRegisterClass);
David Goodwinf1daf7d2009-07-08 23:10:31 +0000208 if (!UseSoftFloat && Subtarget->hasVFP2() && !Subtarget->isThumb1Only()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000209 addRegisterClass(MVT::f32, ARM::SPRRegisterClass);
210 addRegisterClass(MVT::f64, ARM::DPRRegisterClass);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000211
Owen Anderson825b72b2009-08-11 20:47:22 +0000212 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000213 }
Bob Wilson5bafff32009-06-22 23:27:02 +0000214
215 if (Subtarget->hasNEON()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000216 addDRTypeForNEON(MVT::v2f32);
217 addDRTypeForNEON(MVT::v8i8);
218 addDRTypeForNEON(MVT::v4i16);
219 addDRTypeForNEON(MVT::v2i32);
220 addDRTypeForNEON(MVT::v1i64);
Bob Wilson5bafff32009-06-22 23:27:02 +0000221
Owen Anderson825b72b2009-08-11 20:47:22 +0000222 addQRTypeForNEON(MVT::v4f32);
223 addQRTypeForNEON(MVT::v2f64);
224 addQRTypeForNEON(MVT::v16i8);
225 addQRTypeForNEON(MVT::v8i16);
226 addQRTypeForNEON(MVT::v4i32);
227 addQRTypeForNEON(MVT::v2i64);
Bob Wilson5bafff32009-06-22 23:27:02 +0000228
229 setTargetDAGCombine(ISD::INTRINSIC_WO_CHAIN);
230 setTargetDAGCombine(ISD::SHL);
231 setTargetDAGCombine(ISD::SRL);
232 setTargetDAGCombine(ISD::SRA);
233 setTargetDAGCombine(ISD::SIGN_EXTEND);
234 setTargetDAGCombine(ISD::ZERO_EXTEND);
235 setTargetDAGCombine(ISD::ANY_EXTEND);
236 }
237
Evan Cheng9f8cbd12007-05-18 00:19:34 +0000238 computeRegisterProperties();
Evan Chenga8e29892007-01-19 07:51:42 +0000239
240 // ARM does not have f32 extending load.
Owen Anderson825b72b2009-08-11 20:47:22 +0000241 setLoadExtAction(ISD::EXTLOAD, MVT::f32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000242
Duncan Sandsf9c98e62008-01-23 20:39:46 +0000243 // ARM does not have i1 sign extending load.
Owen Anderson825b72b2009-08-11 20:47:22 +0000244 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Duncan Sandsf9c98e62008-01-23 20:39:46 +0000245
Evan Chenga8e29892007-01-19 07:51:42 +0000246 // ARM supports all 4 flavors of integer indexed load / store.
Evan Chenge88d5ce2009-07-02 07:28:31 +0000247 if (!Subtarget->isThumb1Only()) {
248 for (unsigned im = (unsigned)ISD::PRE_INC;
249 im != (unsigned)ISD::LAST_INDEXED_MODE; ++im) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000250 setIndexedLoadAction(im, MVT::i1, Legal);
251 setIndexedLoadAction(im, MVT::i8, Legal);
252 setIndexedLoadAction(im, MVT::i16, Legal);
253 setIndexedLoadAction(im, MVT::i32, Legal);
254 setIndexedStoreAction(im, MVT::i1, Legal);
255 setIndexedStoreAction(im, MVT::i8, Legal);
256 setIndexedStoreAction(im, MVT::i16, Legal);
257 setIndexedStoreAction(im, MVT::i32, Legal);
Evan Chenge88d5ce2009-07-02 07:28:31 +0000258 }
Evan Chenga8e29892007-01-19 07:51:42 +0000259 }
260
261 // i64 operation support.
Evan Cheng5b9fcd12009-07-07 01:17:28 +0000262 if (Subtarget->isThumb1Only()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000263 setOperationAction(ISD::MUL, MVT::i64, Expand);
264 setOperationAction(ISD::MULHU, MVT::i32, Expand);
265 setOperationAction(ISD::MULHS, MVT::i32, Expand);
266 setOperationAction(ISD::UMUL_LOHI, MVT::i32, Expand);
267 setOperationAction(ISD::SMUL_LOHI, MVT::i32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000268 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000269 setOperationAction(ISD::MUL, MVT::i64, Expand);
270 setOperationAction(ISD::MULHU, MVT::i32, Expand);
Evan Chengb6207242009-08-01 00:16:10 +0000271 if (!Subtarget->hasV6Ops())
Owen Anderson825b72b2009-08-11 20:47:22 +0000272 setOperationAction(ISD::MULHS, MVT::i32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000273 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000274 setOperationAction(ISD::SHL_PARTS, MVT::i32, Expand);
275 setOperationAction(ISD::SRA_PARTS, MVT::i32, Expand);
276 setOperationAction(ISD::SRL_PARTS, MVT::i32, Expand);
277 setOperationAction(ISD::SRL, MVT::i64, Custom);
278 setOperationAction(ISD::SRA, MVT::i64, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000279
280 // ARM does not have ROTL.
Owen Anderson825b72b2009-08-11 20:47:22 +0000281 setOperationAction(ISD::ROTL, MVT::i32, Expand);
282 setOperationAction(ISD::CTTZ, MVT::i32, Expand);
283 setOperationAction(ISD::CTPOP, MVT::i32, Expand);
David Goodwin24062ac2009-06-26 20:47:43 +0000284 if (!Subtarget->hasV5TOps() || Subtarget->isThumb1Only())
Owen Anderson825b72b2009-08-11 20:47:22 +0000285 setOperationAction(ISD::CTLZ, MVT::i32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000286
Lauro Ramos Venancio368f20f2007-03-16 22:54:16 +0000287 // Only ARMv6 has BSWAP.
288 if (!Subtarget->hasV6Ops())
Owen Anderson825b72b2009-08-11 20:47:22 +0000289 setOperationAction(ISD::BSWAP, MVT::i32, Expand);
Lauro Ramos Venancio368f20f2007-03-16 22:54:16 +0000290
Evan Chenga8e29892007-01-19 07:51:42 +0000291 // These are expanded into libcalls.
Owen Anderson825b72b2009-08-11 20:47:22 +0000292 setOperationAction(ISD::SDIV, MVT::i32, Expand);
293 setOperationAction(ISD::UDIV, MVT::i32, Expand);
294 setOperationAction(ISD::SREM, MVT::i32, Expand);
295 setOperationAction(ISD::UREM, MVT::i32, Expand);
296 setOperationAction(ISD::SDIVREM, MVT::i32, Expand);
297 setOperationAction(ISD::UDIVREM, MVT::i32, Expand);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000298
Evan Chenga8e29892007-01-19 07:51:42 +0000299 // Support label based line numbers.
Owen Anderson825b72b2009-08-11 20:47:22 +0000300 setOperationAction(ISD::DBG_STOPPOINT, MVT::Other, Expand);
301 setOperationAction(ISD::DEBUG_LOC, MVT::Other, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000302
Owen Anderson825b72b2009-08-11 20:47:22 +0000303 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
304 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
305 setOperationAction(ISD::GLOBAL_OFFSET_TABLE, MVT::i32, Custom);
306 setOperationAction(ISD::GlobalTLSAddress, MVT::i32, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000307
Evan Chenga8e29892007-01-19 07:51:42 +0000308 // Use the default implementation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000309 setOperationAction(ISD::VASTART, MVT::Other, Custom);
310 setOperationAction(ISD::VAARG, MVT::Other, Expand);
311 setOperationAction(ISD::VACOPY, MVT::Other, Expand);
312 setOperationAction(ISD::VAEND, MVT::Other, Expand);
313 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
314 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Jim Grosbachbff39232009-08-12 17:38:44 +0000315 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
316 // FIXME: Shouldn't need this, since no register is used, but the legalizer
317 // doesn't yet know how to not do that for SjLj.
318 setExceptionSelectorRegister(ARM::R0);
Evan Cheng86198642009-08-07 00:34:42 +0000319 if (Subtarget->isThumb())
Owen Anderson825b72b2009-08-11 20:47:22 +0000320 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Custom);
Evan Cheng86198642009-08-07 00:34:42 +0000321 else
Owen Anderson825b72b2009-08-11 20:47:22 +0000322 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Expand);
323 setOperationAction(ISD::MEMBARRIER, MVT::Other, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000324
Evan Chengd27c9fc2009-07-03 01:43:10 +0000325 if (!Subtarget->hasV6Ops() && !Subtarget->isThumb2()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000326 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16, Expand);
327 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000328 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000329 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000330
David Goodwinf1daf7d2009-07-08 23:10:31 +0000331 if (!UseSoftFloat && Subtarget->hasVFP2() && !Subtarget->isThumb1Only())
Evan Chengc7c77292008-11-04 19:57:48 +0000332 // Turn f64->i64 into FMRRD, i64 -> f64 to FMDRR iff target supports vfp2.
Owen Anderson825b72b2009-08-11 20:47:22 +0000333 setOperationAction(ISD::BIT_CONVERT, MVT::i64, Custom);
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +0000334
335 // We want to custom lower some of our intrinsics.
Owen Anderson825b72b2009-08-11 20:47:22 +0000336 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
337 setOperationAction(ISD::INTRINSIC_W_CHAIN, MVT::Other, Custom);
338 setOperationAction(ISD::INTRINSIC_VOID, MVT::Other, Custom);
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +0000339
Owen Anderson825b72b2009-08-11 20:47:22 +0000340 setOperationAction(ISD::SETCC, MVT::i32, Expand);
341 setOperationAction(ISD::SETCC, MVT::f32, Expand);
342 setOperationAction(ISD::SETCC, MVT::f64, Expand);
343 setOperationAction(ISD::SELECT, MVT::i32, Expand);
344 setOperationAction(ISD::SELECT, MVT::f32, Expand);
345 setOperationAction(ISD::SELECT, MVT::f64, Expand);
346 setOperationAction(ISD::SELECT_CC, MVT::i32, Custom);
347 setOperationAction(ISD::SELECT_CC, MVT::f32, Custom);
348 setOperationAction(ISD::SELECT_CC, MVT::f64, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000349
Owen Anderson825b72b2009-08-11 20:47:22 +0000350 setOperationAction(ISD::BRCOND, MVT::Other, Expand);
351 setOperationAction(ISD::BR_CC, MVT::i32, Custom);
352 setOperationAction(ISD::BR_CC, MVT::f32, Custom);
353 setOperationAction(ISD::BR_CC, MVT::f64, Custom);
354 setOperationAction(ISD::BR_JT, MVT::Other, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000355
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000356 // We don't support sin/cos/fmod/copysign/pow
Owen Anderson825b72b2009-08-11 20:47:22 +0000357 setOperationAction(ISD::FSIN, MVT::f64, Expand);
358 setOperationAction(ISD::FSIN, MVT::f32, Expand);
359 setOperationAction(ISD::FCOS, MVT::f32, Expand);
360 setOperationAction(ISD::FCOS, MVT::f64, Expand);
361 setOperationAction(ISD::FREM, MVT::f64, Expand);
362 setOperationAction(ISD::FREM, MVT::f32, Expand);
David Goodwinf1daf7d2009-07-08 23:10:31 +0000363 if (!UseSoftFloat && Subtarget->hasVFP2() && !Subtarget->isThumb1Only()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000364 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
365 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Evan Cheng110cf482008-04-01 01:50:16 +0000366 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000367 setOperationAction(ISD::FPOW, MVT::f64, Expand);
368 setOperationAction(ISD::FPOW, MVT::f32, Expand);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000369
Evan Chenga8e29892007-01-19 07:51:42 +0000370 // int <-> fp are custom expanded into bit_convert + ARMISD ops.
David Goodwinf1daf7d2009-07-08 23:10:31 +0000371 if (!UseSoftFloat && Subtarget->hasVFP2() && !Subtarget->isThumb1Only()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000372 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
373 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Custom);
374 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Custom);
375 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
Evan Cheng110cf482008-04-01 01:50:16 +0000376 }
Evan Chenga8e29892007-01-19 07:51:42 +0000377
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +0000378 // We have target-specific dag combine patterns for the following nodes:
379 // ARMISD::FMRRD - No need to call setTargetDAGCombine
Chris Lattnerd1980a52009-03-12 06:52:53 +0000380 setTargetDAGCombine(ISD::ADD);
381 setTargetDAGCombine(ISD::SUB);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000382
Evan Chenga8e29892007-01-19 07:51:42 +0000383 setStackPointerRegisterToSaveRestore(ARM::SP);
Evan Chenga8e29892007-01-19 07:51:42 +0000384 setSchedulingPreference(SchedulingForRegPressure);
Evan Cheng9f8cbd12007-05-18 00:19:34 +0000385 setIfCvtBlockSizeLimit(Subtarget->isThumb() ? 0 : 10);
Evan Cheng97e604e2007-06-19 23:55:02 +0000386 setIfCvtDupBlockSizeLimit(Subtarget->isThumb() ? 0 : 2);
Dale Johannesen8dd86c12007-05-17 21:31:21 +0000387
Evan Cheng8557c2b2009-06-19 01:51:50 +0000388 if (!Subtarget->isThumb()) {
389 // Use branch latency information to determine if-conversion limits.
Evan Chengb1019482009-06-19 07:06:07 +0000390 // FIXME: If-converter should use instruction latency of the branch being
391 // eliminated to compute the threshold. For ARMv6, the branch "latency"
392 // varies depending on whether it's dynamically or statically predicted
393 // and on whether the destination is in the prefetch buffer.
Evan Cheng8557c2b2009-06-19 01:51:50 +0000394 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
395 const InstrItineraryData &InstrItins = Subtarget->getInstrItineraryData();
Evan Cheng7a42b082009-06-19 06:56:26 +0000396 unsigned Latency= InstrItins.getLatency(TII->get(ARM::Bcc).getSchedClass());
Evan Cheng8557c2b2009-06-19 01:51:50 +0000397 if (Latency > 1) {
398 setIfCvtBlockSizeLimit(Latency-1);
399 if (Latency > 2)
400 setIfCvtDupBlockSizeLimit(Latency-2);
401 } else {
402 setIfCvtBlockSizeLimit(10);
403 setIfCvtDupBlockSizeLimit(2);
404 }
405 }
406
Dale Johannesen8dd86c12007-05-17 21:31:21 +0000407 maxStoresPerMemcpy = 1; //// temporary - rewrite interface to use type
Bob Wilsone6abdff2009-05-18 20:55:32 +0000408 // Do not enable CodePlacementOpt for now: it currently runs after the
409 // ARMConstantIslandPass and messes up branch relaxation and placement
410 // of constant islands.
411 // benefitFromCodePlacementOpt = true;
Evan Chenga8e29892007-01-19 07:51:42 +0000412}
413
Evan Chenga8e29892007-01-19 07:51:42 +0000414const char *ARMTargetLowering::getTargetNodeName(unsigned Opcode) const {
415 switch (Opcode) {
416 default: return 0;
417 case ARMISD::Wrapper: return "ARMISD::Wrapper";
Evan Chenga8e29892007-01-19 07:51:42 +0000418 case ARMISD::WrapperJT: return "ARMISD::WrapperJT";
419 case ARMISD::CALL: return "ARMISD::CALL";
Evan Cheng277f0742007-06-19 21:05:09 +0000420 case ARMISD::CALL_PRED: return "ARMISD::CALL_PRED";
Evan Chenga8e29892007-01-19 07:51:42 +0000421 case ARMISD::CALL_NOLINK: return "ARMISD::CALL_NOLINK";
422 case ARMISD::tCALL: return "ARMISD::tCALL";
423 case ARMISD::BRCOND: return "ARMISD::BRCOND";
424 case ARMISD::BR_JT: return "ARMISD::BR_JT";
Evan Cheng5657c012009-07-29 02:18:14 +0000425 case ARMISD::BR2_JT: return "ARMISD::BR2_JT";
Evan Chenga8e29892007-01-19 07:51:42 +0000426 case ARMISD::RET_FLAG: return "ARMISD::RET_FLAG";
427 case ARMISD::PIC_ADD: return "ARMISD::PIC_ADD";
428 case ARMISD::CMP: return "ARMISD::CMP";
David Goodwinc0309b42009-06-29 15:33:01 +0000429 case ARMISD::CMPZ: return "ARMISD::CMPZ";
Evan Chenga8e29892007-01-19 07:51:42 +0000430 case ARMISD::CMPFP: return "ARMISD::CMPFP";
431 case ARMISD::CMPFPw0: return "ARMISD::CMPFPw0";
432 case ARMISD::FMSTAT: return "ARMISD::FMSTAT";
433 case ARMISD::CMOV: return "ARMISD::CMOV";
434 case ARMISD::CNEG: return "ARMISD::CNEG";
Bob Wilson2dc4f542009-03-20 22:42:55 +0000435
Evan Chenga8e29892007-01-19 07:51:42 +0000436 case ARMISD::FTOSI: return "ARMISD::FTOSI";
437 case ARMISD::FTOUI: return "ARMISD::FTOUI";
438 case ARMISD::SITOF: return "ARMISD::SITOF";
439 case ARMISD::UITOF: return "ARMISD::UITOF";
Evan Chenga8e29892007-01-19 07:51:42 +0000440
441 case ARMISD::SRL_FLAG: return "ARMISD::SRL_FLAG";
442 case ARMISD::SRA_FLAG: return "ARMISD::SRA_FLAG";
443 case ARMISD::RRX: return "ARMISD::RRX";
Bob Wilson2dc4f542009-03-20 22:42:55 +0000444
Evan Chenga8e29892007-01-19 07:51:42 +0000445 case ARMISD::FMRRD: return "ARMISD::FMRRD";
446 case ARMISD::FMDRR: return "ARMISD::FMDRR";
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000447
448 case ARMISD::THREAD_POINTER:return "ARMISD::THREAD_POINTER";
Bob Wilson5bafff32009-06-22 23:27:02 +0000449
Evan Cheng86198642009-08-07 00:34:42 +0000450 case ARMISD::DYN_ALLOC: return "ARMISD::DYN_ALLOC";
451
Bob Wilson5bafff32009-06-22 23:27:02 +0000452 case ARMISD::VCEQ: return "ARMISD::VCEQ";
453 case ARMISD::VCGE: return "ARMISD::VCGE";
454 case ARMISD::VCGEU: return "ARMISD::VCGEU";
455 case ARMISD::VCGT: return "ARMISD::VCGT";
456 case ARMISD::VCGTU: return "ARMISD::VCGTU";
457 case ARMISD::VTST: return "ARMISD::VTST";
458
459 case ARMISD::VSHL: return "ARMISD::VSHL";
460 case ARMISD::VSHRs: return "ARMISD::VSHRs";
461 case ARMISD::VSHRu: return "ARMISD::VSHRu";
462 case ARMISD::VSHLLs: return "ARMISD::VSHLLs";
463 case ARMISD::VSHLLu: return "ARMISD::VSHLLu";
464 case ARMISD::VSHLLi: return "ARMISD::VSHLLi";
465 case ARMISD::VSHRN: return "ARMISD::VSHRN";
466 case ARMISD::VRSHRs: return "ARMISD::VRSHRs";
467 case ARMISD::VRSHRu: return "ARMISD::VRSHRu";
468 case ARMISD::VRSHRN: return "ARMISD::VRSHRN";
469 case ARMISD::VQSHLs: return "ARMISD::VQSHLs";
470 case ARMISD::VQSHLu: return "ARMISD::VQSHLu";
471 case ARMISD::VQSHLsu: return "ARMISD::VQSHLsu";
472 case ARMISD::VQSHRNs: return "ARMISD::VQSHRNs";
473 case ARMISD::VQSHRNu: return "ARMISD::VQSHRNu";
474 case ARMISD::VQSHRNsu: return "ARMISD::VQSHRNsu";
475 case ARMISD::VQRSHRNs: return "ARMISD::VQRSHRNs";
476 case ARMISD::VQRSHRNu: return "ARMISD::VQRSHRNu";
477 case ARMISD::VQRSHRNsu: return "ARMISD::VQRSHRNsu";
478 case ARMISD::VGETLANEu: return "ARMISD::VGETLANEu";
479 case ARMISD::VGETLANEs: return "ARMISD::VGETLANEs";
Bob Wilson0ce37102009-08-14 05:08:32 +0000480 case ARMISD::VDUPLANE: return "ARMISD::VDUPLANE";
Bob Wilsona599bff2009-08-04 00:36:16 +0000481 case ARMISD::VLD2D: return "ARMISD::VLD2D";
482 case ARMISD::VLD3D: return "ARMISD::VLD3D";
483 case ARMISD::VLD4D: return "ARMISD::VLD4D";
Bob Wilsonb36ec862009-08-06 18:47:44 +0000484 case ARMISD::VST2D: return "ARMISD::VST2D";
485 case ARMISD::VST3D: return "ARMISD::VST3D";
486 case ARMISD::VST4D: return "ARMISD::VST4D";
Bob Wilsond8e17572009-08-12 22:31:50 +0000487 case ARMISD::VREV64: return "ARMISD::VREV64";
488 case ARMISD::VREV32: return "ARMISD::VREV32";
489 case ARMISD::VREV16: return "ARMISD::VREV16";
Evan Chenga8e29892007-01-19 07:51:42 +0000490 }
491}
492
Bill Wendlingb4202b82009-07-01 18:50:55 +0000493/// getFunctionAlignment - Return the Log2 alignment of this function.
Bill Wendling20c568f2009-06-30 22:38:32 +0000494unsigned ARMTargetLowering::getFunctionAlignment(const Function *F) const {
495 return getTargetMachine().getSubtarget<ARMSubtarget>().isThumb() ? 1 : 2;
496}
497
Evan Chenga8e29892007-01-19 07:51:42 +0000498//===----------------------------------------------------------------------===//
499// Lowering Code
500//===----------------------------------------------------------------------===//
501
Evan Chenga8e29892007-01-19 07:51:42 +0000502/// IntCCToARMCC - Convert a DAG integer condition code to an ARM CC
503static ARMCC::CondCodes IntCCToARMCC(ISD::CondCode CC) {
504 switch (CC) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000505 default: llvm_unreachable("Unknown condition code!");
Evan Chenga8e29892007-01-19 07:51:42 +0000506 case ISD::SETNE: return ARMCC::NE;
507 case ISD::SETEQ: return ARMCC::EQ;
508 case ISD::SETGT: return ARMCC::GT;
509 case ISD::SETGE: return ARMCC::GE;
510 case ISD::SETLT: return ARMCC::LT;
511 case ISD::SETLE: return ARMCC::LE;
512 case ISD::SETUGT: return ARMCC::HI;
513 case ISD::SETUGE: return ARMCC::HS;
514 case ISD::SETULT: return ARMCC::LO;
515 case ISD::SETULE: return ARMCC::LS;
516 }
517}
518
519/// FPCCToARMCC - Convert a DAG fp condition code to an ARM CC. It
520/// returns true if the operands should be inverted to form the proper
521/// comparison.
522static bool FPCCToARMCC(ISD::CondCode CC, ARMCC::CondCodes &CondCode,
523 ARMCC::CondCodes &CondCode2) {
524 bool Invert = false;
525 CondCode2 = ARMCC::AL;
526 switch (CC) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000527 default: llvm_unreachable("Unknown FP condition!");
Evan Chenga8e29892007-01-19 07:51:42 +0000528 case ISD::SETEQ:
529 case ISD::SETOEQ: CondCode = ARMCC::EQ; break;
530 case ISD::SETGT:
531 case ISD::SETOGT: CondCode = ARMCC::GT; break;
532 case ISD::SETGE:
533 case ISD::SETOGE: CondCode = ARMCC::GE; break;
534 case ISD::SETOLT: CondCode = ARMCC::MI; break;
535 case ISD::SETOLE: CondCode = ARMCC::GT; Invert = true; break;
536 case ISD::SETONE: CondCode = ARMCC::MI; CondCode2 = ARMCC::GT; break;
537 case ISD::SETO: CondCode = ARMCC::VC; break;
538 case ISD::SETUO: CondCode = ARMCC::VS; break;
539 case ISD::SETUEQ: CondCode = ARMCC::EQ; CondCode2 = ARMCC::VS; break;
540 case ISD::SETUGT: CondCode = ARMCC::HI; break;
541 case ISD::SETUGE: CondCode = ARMCC::PL; break;
542 case ISD::SETLT:
543 case ISD::SETULT: CondCode = ARMCC::LT; break;
544 case ISD::SETLE:
545 case ISD::SETULE: CondCode = ARMCC::LE; break;
546 case ISD::SETNE:
547 case ISD::SETUNE: CondCode = ARMCC::NE; break;
548 }
549 return Invert;
550}
551
Bob Wilson1f595bb2009-04-17 19:07:39 +0000552//===----------------------------------------------------------------------===//
553// Calling Convention Implementation
Bob Wilson1f595bb2009-04-17 19:07:39 +0000554//===----------------------------------------------------------------------===//
555
556#include "ARMGenCallingConv.inc"
557
558// APCS f64 is in register pairs, possibly split to stack
Owen Andersone50ed302009-08-10 22:56:29 +0000559static bool f64AssignAPCS(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson5bafff32009-06-22 23:27:02 +0000560 CCValAssign::LocInfo &LocInfo,
561 CCState &State, bool CanFail) {
562 static const unsigned RegList[] = { ARM::R0, ARM::R1, ARM::R2, ARM::R3 };
563
564 // Try to get the first register.
565 if (unsigned Reg = State.AllocateReg(RegList, 4))
566 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, Reg, LocVT, LocInfo));
567 else {
568 // For the 2nd half of a v2f64, do not fail.
569 if (CanFail)
570 return false;
571
572 // Put the whole thing on the stack.
573 State.addLoc(CCValAssign::getCustomMem(ValNo, ValVT,
574 State.AllocateStack(8, 4),
575 LocVT, LocInfo));
576 return true;
577 }
578
579 // Try to get the second register.
580 if (unsigned Reg = State.AllocateReg(RegList, 4))
581 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, Reg, LocVT, LocInfo));
582 else
583 State.addLoc(CCValAssign::getCustomMem(ValNo, ValVT,
584 State.AllocateStack(4, 4),
585 LocVT, LocInfo));
586 return true;
587}
588
Owen Andersone50ed302009-08-10 22:56:29 +0000589static bool CC_ARM_APCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +0000590 CCValAssign::LocInfo &LocInfo,
591 ISD::ArgFlagsTy &ArgFlags,
592 CCState &State) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000593 if (!f64AssignAPCS(ValNo, ValVT, LocVT, LocInfo, State, true))
594 return false;
Owen Anderson825b72b2009-08-11 20:47:22 +0000595 if (LocVT == MVT::v2f64 &&
Bob Wilson5bafff32009-06-22 23:27:02 +0000596 !f64AssignAPCS(ValNo, ValVT, LocVT, LocInfo, State, false))
597 return false;
Bob Wilsone65586b2009-04-17 20:40:45 +0000598 return true; // we handled it
Bob Wilson1f595bb2009-04-17 19:07:39 +0000599}
600
601// AAPCS f64 is in aligned register pairs
Owen Andersone50ed302009-08-10 22:56:29 +0000602static bool f64AssignAAPCS(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson5bafff32009-06-22 23:27:02 +0000603 CCValAssign::LocInfo &LocInfo,
604 CCState &State, bool CanFail) {
605 static const unsigned HiRegList[] = { ARM::R0, ARM::R2 };
606 static const unsigned LoRegList[] = { ARM::R1, ARM::R3 };
607
608 unsigned Reg = State.AllocateReg(HiRegList, LoRegList, 2);
609 if (Reg == 0) {
610 // For the 2nd half of a v2f64, do not just fail.
611 if (CanFail)
612 return false;
613
614 // Put the whole thing on the stack.
615 State.addLoc(CCValAssign::getCustomMem(ValNo, ValVT,
616 State.AllocateStack(8, 8),
617 LocVT, LocInfo));
618 return true;
619 }
620
621 unsigned i;
622 for (i = 0; i < 2; ++i)
623 if (HiRegList[i] == Reg)
624 break;
625
626 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, Reg, LocVT, LocInfo));
627 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, LoRegList[i],
628 LocVT, LocInfo));
629 return true;
630}
631
Owen Andersone50ed302009-08-10 22:56:29 +0000632static bool CC_ARM_AAPCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +0000633 CCValAssign::LocInfo &LocInfo,
634 ISD::ArgFlagsTy &ArgFlags,
635 CCState &State) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000636 if (!f64AssignAAPCS(ValNo, ValVT, LocVT, LocInfo, State, true))
637 return false;
Owen Anderson825b72b2009-08-11 20:47:22 +0000638 if (LocVT == MVT::v2f64 &&
Bob Wilson5bafff32009-06-22 23:27:02 +0000639 !f64AssignAAPCS(ValNo, ValVT, LocVT, LocInfo, State, false))
640 return false;
641 return true; // we handled it
642}
643
Owen Andersone50ed302009-08-10 22:56:29 +0000644static bool f64RetAssign(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson5bafff32009-06-22 23:27:02 +0000645 CCValAssign::LocInfo &LocInfo, CCState &State) {
Bob Wilson1f595bb2009-04-17 19:07:39 +0000646 static const unsigned HiRegList[] = { ARM::R0, ARM::R2 };
647 static const unsigned LoRegList[] = { ARM::R1, ARM::R3 };
648
Bob Wilsone65586b2009-04-17 20:40:45 +0000649 unsigned Reg = State.AllocateReg(HiRegList, LoRegList, 2);
650 if (Reg == 0)
651 return false; // we didn't handle it
Bob Wilson1f595bb2009-04-17 19:07:39 +0000652
Bob Wilsone65586b2009-04-17 20:40:45 +0000653 unsigned i;
654 for (i = 0; i < 2; ++i)
655 if (HiRegList[i] == Reg)
656 break;
Bob Wilson1f595bb2009-04-17 19:07:39 +0000657
Bob Wilson5bafff32009-06-22 23:27:02 +0000658 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, Reg, LocVT, LocInfo));
Bob Wilsone65586b2009-04-17 20:40:45 +0000659 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, LoRegList[i],
Bob Wilson5bafff32009-06-22 23:27:02 +0000660 LocVT, LocInfo));
661 return true;
Bob Wilson1f595bb2009-04-17 19:07:39 +0000662}
663
Owen Andersone50ed302009-08-10 22:56:29 +0000664static bool RetCC_ARM_APCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +0000665 CCValAssign::LocInfo &LocInfo,
666 ISD::ArgFlagsTy &ArgFlags,
667 CCState &State) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000668 if (!f64RetAssign(ValNo, ValVT, LocVT, LocInfo, State))
669 return false;
Owen Anderson825b72b2009-08-11 20:47:22 +0000670 if (LocVT == MVT::v2f64 && !f64RetAssign(ValNo, ValVT, LocVT, LocInfo, State))
Bob Wilson5bafff32009-06-22 23:27:02 +0000671 return false;
Bob Wilsone65586b2009-04-17 20:40:45 +0000672 return true; // we handled it
Bob Wilson1f595bb2009-04-17 19:07:39 +0000673}
674
Owen Andersone50ed302009-08-10 22:56:29 +0000675static bool RetCC_ARM_AAPCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +0000676 CCValAssign::LocInfo &LocInfo,
677 ISD::ArgFlagsTy &ArgFlags,
678 CCState &State) {
679 return RetCC_ARM_APCS_Custom_f64(ValNo, ValVT, LocVT, LocInfo, ArgFlags,
680 State);
681}
682
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000683/// CCAssignFnForNode - Selects the correct CCAssignFn for a the
684/// given CallingConvention value.
685CCAssignFn *ARMTargetLowering::CCAssignFnForNode(unsigned CC,
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000686 bool Return,
687 bool isVarArg) const {
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000688 switch (CC) {
689 default:
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000690 llvm_unreachable("Unsupported calling convention");
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000691 case CallingConv::C:
692 case CallingConv::Fast:
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000693 // Use target triple & subtarget features to do actual dispatch.
694 if (Subtarget->isAAPCS_ABI()) {
695 if (Subtarget->hasVFP2() &&
696 FloatABIType == FloatABI::Hard && !isVarArg)
697 return (Return ? RetCC_ARM_AAPCS_VFP: CC_ARM_AAPCS_VFP);
698 else
699 return (Return ? RetCC_ARM_AAPCS: CC_ARM_AAPCS);
700 } else
701 return (Return ? RetCC_ARM_APCS: CC_ARM_APCS);
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000702 case CallingConv::ARM_AAPCS_VFP:
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000703 return (Return ? RetCC_ARM_AAPCS_VFP: CC_ARM_AAPCS_VFP);
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000704 case CallingConv::ARM_AAPCS:
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000705 return (Return ? RetCC_ARM_AAPCS: CC_ARM_AAPCS);
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000706 case CallingConv::ARM_APCS:
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000707 return (Return ? RetCC_ARM_APCS: CC_ARM_APCS);
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000708 }
709}
710
Dan Gohman98ca4f22009-08-05 01:29:28 +0000711/// LowerCallResult - Lower the result values of a call into the
712/// appropriate copies out of appropriate physical registers.
713SDValue
714ARMTargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
715 unsigned CallConv, bool isVarArg,
716 const SmallVectorImpl<ISD::InputArg> &Ins,
717 DebugLoc dl, SelectionDAG &DAG,
718 SmallVectorImpl<SDValue> &InVals) {
Bob Wilson1f595bb2009-04-17 19:07:39 +0000719
Bob Wilson1f595bb2009-04-17 19:07:39 +0000720 // Assign locations to each value returned by this call.
721 SmallVector<CCValAssign, 16> RVLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +0000722 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
Owen Andersone922c022009-07-22 00:24:57 +0000723 RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +0000724 CCInfo.AnalyzeCallResult(Ins,
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000725 CCAssignFnForNode(CallConv, /* Return*/ true,
726 isVarArg));
Bob Wilson1f595bb2009-04-17 19:07:39 +0000727
728 // Copy all of the result registers out of their specified physreg.
729 for (unsigned i = 0; i != RVLocs.size(); ++i) {
730 CCValAssign VA = RVLocs[i];
731
Bob Wilson80915242009-04-25 00:33:20 +0000732 SDValue Val;
Bob Wilson1f595bb2009-04-17 19:07:39 +0000733 if (VA.needsCustom()) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000734 // Handle f64 or half of a v2f64.
Owen Anderson825b72b2009-08-11 20:47:22 +0000735 SDValue Lo = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32,
Bob Wilson1f595bb2009-04-17 19:07:39 +0000736 InFlag);
Bob Wilson4d59e1d2009-04-24 17:00:36 +0000737 Chain = Lo.getValue(1);
738 InFlag = Lo.getValue(2);
Bob Wilson1f595bb2009-04-17 19:07:39 +0000739 VA = RVLocs[++i]; // skip ahead to next loc
Owen Anderson825b72b2009-08-11 20:47:22 +0000740 SDValue Hi = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32,
Bob Wilson4d59e1d2009-04-24 17:00:36 +0000741 InFlag);
742 Chain = Hi.getValue(1);
743 InFlag = Hi.getValue(2);
Owen Anderson825b72b2009-08-11 20:47:22 +0000744 Val = DAG.getNode(ARMISD::FMDRR, dl, MVT::f64, Lo, Hi);
Bob Wilson5bafff32009-06-22 23:27:02 +0000745
Owen Anderson825b72b2009-08-11 20:47:22 +0000746 if (VA.getLocVT() == MVT::v2f64) {
747 SDValue Vec = DAG.getNode(ISD::UNDEF, dl, MVT::v2f64);
748 Vec = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Vec, Val,
749 DAG.getConstant(0, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +0000750
751 VA = RVLocs[++i]; // skip ahead to next loc
Owen Anderson825b72b2009-08-11 20:47:22 +0000752 Lo = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32, InFlag);
Bob Wilson5bafff32009-06-22 23:27:02 +0000753 Chain = Lo.getValue(1);
754 InFlag = Lo.getValue(2);
755 VA = RVLocs[++i]; // skip ahead to next loc
Owen Anderson825b72b2009-08-11 20:47:22 +0000756 Hi = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32, InFlag);
Bob Wilson5bafff32009-06-22 23:27:02 +0000757 Chain = Hi.getValue(1);
758 InFlag = Hi.getValue(2);
Owen Anderson825b72b2009-08-11 20:47:22 +0000759 Val = DAG.getNode(ARMISD::FMDRR, dl, MVT::f64, Lo, Hi);
760 Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Vec, Val,
761 DAG.getConstant(1, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +0000762 }
Bob Wilson1f595bb2009-04-17 19:07:39 +0000763 } else {
Bob Wilson80915242009-04-25 00:33:20 +0000764 Val = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), VA.getLocVT(),
765 InFlag);
Bob Wilson4d59e1d2009-04-24 17:00:36 +0000766 Chain = Val.getValue(1);
767 InFlag = Val.getValue(2);
Bob Wilson1f595bb2009-04-17 19:07:39 +0000768 }
Bob Wilson80915242009-04-25 00:33:20 +0000769
770 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000771 default: llvm_unreachable("Unknown loc info!");
Bob Wilson80915242009-04-25 00:33:20 +0000772 case CCValAssign::Full: break;
773 case CCValAssign::BCvt:
774 Val = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getValVT(), Val);
775 break;
776 }
777
Dan Gohman98ca4f22009-08-05 01:29:28 +0000778 InVals.push_back(Val);
Bob Wilson1f595bb2009-04-17 19:07:39 +0000779 }
780
Dan Gohman98ca4f22009-08-05 01:29:28 +0000781 return Chain;
Bob Wilson1f595bb2009-04-17 19:07:39 +0000782}
783
784/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
785/// by "Src" to address "Dst" of size "Size". Alignment information is
Bob Wilsondee46d72009-04-17 20:35:10 +0000786/// specified by the specific parameter attribute. The copy will be passed as
Bob Wilson1f595bb2009-04-17 19:07:39 +0000787/// a byval function parameter.
788/// Sometimes what we are copying is the end of a larger object, the part that
789/// does not fit in registers.
790static SDValue
791CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
792 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
793 DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000794 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Bob Wilson1f595bb2009-04-17 19:07:39 +0000795 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
796 /*AlwaysInline=*/false, NULL, 0, NULL, 0);
797}
798
Bob Wilsondee46d72009-04-17 20:35:10 +0000799/// LowerMemOpCallTo - Store the argument to the stack.
Bob Wilson1f595bb2009-04-17 19:07:39 +0000800SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +0000801ARMTargetLowering::LowerMemOpCallTo(SDValue Chain,
802 SDValue StackPtr, SDValue Arg,
803 DebugLoc dl, SelectionDAG &DAG,
804 const CCValAssign &VA,
805 ISD::ArgFlagsTy Flags) {
Bob Wilson1f595bb2009-04-17 19:07:39 +0000806 unsigned LocMemOffset = VA.getLocMemOffset();
807 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
808 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
809 if (Flags.isByVal()) {
810 return CreateCopyOfByValArgument(Arg, PtrOff, Chain, Flags, DAG, dl);
811 }
812 return DAG.getStore(Chain, dl, Arg, PtrOff,
813 PseudoSourceValue::getStack(), LocMemOffset);
Evan Chenga8e29892007-01-19 07:51:42 +0000814}
815
Dan Gohman98ca4f22009-08-05 01:29:28 +0000816void ARMTargetLowering::PassF64ArgInRegs(DebugLoc dl, SelectionDAG &DAG,
Bob Wilson5bafff32009-06-22 23:27:02 +0000817 SDValue Chain, SDValue &Arg,
818 RegsToPassVector &RegsToPass,
819 CCValAssign &VA, CCValAssign &NextVA,
820 SDValue &StackPtr,
821 SmallVector<SDValue, 8> &MemOpChains,
822 ISD::ArgFlagsTy Flags) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000823
824 SDValue fmrrd = DAG.getNode(ARMISD::FMRRD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +0000825 DAG.getVTList(MVT::i32, MVT::i32), Arg);
Bob Wilson5bafff32009-06-22 23:27:02 +0000826 RegsToPass.push_back(std::make_pair(VA.getLocReg(), fmrrd));
827
828 if (NextVA.isRegLoc())
829 RegsToPass.push_back(std::make_pair(NextVA.getLocReg(), fmrrd.getValue(1)));
830 else {
831 assert(NextVA.isMemLoc());
832 if (StackPtr.getNode() == 0)
833 StackPtr = DAG.getCopyFromReg(Chain, dl, ARM::SP, getPointerTy());
834
Dan Gohman98ca4f22009-08-05 01:29:28 +0000835 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, fmrrd.getValue(1),
836 dl, DAG, NextVA,
837 Flags));
Bob Wilson5bafff32009-06-22 23:27:02 +0000838 }
839}
840
Dan Gohman98ca4f22009-08-05 01:29:28 +0000841/// LowerCall - Lowering a call into a callseq_start <-
Evan Chengfc403422007-02-03 08:53:01 +0000842/// ARMISD:CALL <- callseq_end chain. Also add input and output parameter
843/// nodes.
Dan Gohman98ca4f22009-08-05 01:29:28 +0000844SDValue
845ARMTargetLowering::LowerCall(SDValue Chain, SDValue Callee,
846 unsigned CallConv, bool isVarArg,
847 bool isTailCall,
848 const SmallVectorImpl<ISD::OutputArg> &Outs,
849 const SmallVectorImpl<ISD::InputArg> &Ins,
850 DebugLoc dl, SelectionDAG &DAG,
851 SmallVectorImpl<SDValue> &InVals) {
Evan Chenga8e29892007-01-19 07:51:42 +0000852
Bob Wilson1f595bb2009-04-17 19:07:39 +0000853 // Analyze operands of the call, assigning locations to each operand.
854 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +0000855 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), ArgLocs,
856 *DAG.getContext());
857 CCInfo.AnalyzeCallOperands(Outs,
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000858 CCAssignFnForNode(CallConv, /* Return*/ false,
859 isVarArg));
Evan Chenga8e29892007-01-19 07:51:42 +0000860
Bob Wilson1f595bb2009-04-17 19:07:39 +0000861 // Get a count of how many bytes are to be pushed on the stack.
862 unsigned NumBytes = CCInfo.getNextStackOffset();
Evan Chenga8e29892007-01-19 07:51:42 +0000863
864 // Adjust the stack pointer for the new arguments...
865 // These operations are automatically eliminated by the prolog/epilog pass
Chris Lattnere563bbc2008-10-11 22:08:30 +0000866 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Evan Chenga8e29892007-01-19 07:51:42 +0000867
Owen Anderson825b72b2009-08-11 20:47:22 +0000868 SDValue StackPtr = DAG.getRegister(ARM::SP, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000869
Bob Wilson5bafff32009-06-22 23:27:02 +0000870 RegsToPassVector RegsToPass;
Bob Wilson1f595bb2009-04-17 19:07:39 +0000871 SmallVector<SDValue, 8> MemOpChains;
Evan Chenga8e29892007-01-19 07:51:42 +0000872
Bob Wilson1f595bb2009-04-17 19:07:39 +0000873 // Walk the register/memloc assignments, inserting copies/loads. In the case
Bob Wilsondee46d72009-04-17 20:35:10 +0000874 // of tail call optimization, arguments are handled later.
Bob Wilson1f595bb2009-04-17 19:07:39 +0000875 for (unsigned i = 0, realArgIdx = 0, e = ArgLocs.size();
876 i != e;
877 ++i, ++realArgIdx) {
878 CCValAssign &VA = ArgLocs[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +0000879 SDValue Arg = Outs[realArgIdx].Val;
880 ISD::ArgFlagsTy Flags = Outs[realArgIdx].Flags;
Evan Chenga8e29892007-01-19 07:51:42 +0000881
Bob Wilson1f595bb2009-04-17 19:07:39 +0000882 // Promote the value if needed.
883 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000884 default: llvm_unreachable("Unknown loc info!");
Bob Wilson1f595bb2009-04-17 19:07:39 +0000885 case CCValAssign::Full: break;
886 case CCValAssign::SExt:
887 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, VA.getLocVT(), Arg);
888 break;
889 case CCValAssign::ZExt:
890 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, VA.getLocVT(), Arg);
891 break;
892 case CCValAssign::AExt:
893 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, VA.getLocVT(), Arg);
894 break;
895 case CCValAssign::BCvt:
896 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getLocVT(), Arg);
897 break;
Evan Chenga8e29892007-01-19 07:51:42 +0000898 }
899
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000900 // f64 and v2f64 might be passed in i32 pairs and must be split into pieces
Bob Wilson1f595bb2009-04-17 19:07:39 +0000901 if (VA.needsCustom()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000902 if (VA.getLocVT() == MVT::v2f64) {
903 SDValue Op0 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
904 DAG.getConstant(0, MVT::i32));
905 SDValue Op1 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
906 DAG.getConstant(1, MVT::i32));
Bob Wilson1f595bb2009-04-17 19:07:39 +0000907
Dan Gohman98ca4f22009-08-05 01:29:28 +0000908 PassF64ArgInRegs(dl, DAG, Chain, Op0, RegsToPass,
Bob Wilson5bafff32009-06-22 23:27:02 +0000909 VA, ArgLocs[++i], StackPtr, MemOpChains, Flags);
910
911 VA = ArgLocs[++i]; // skip ahead to next loc
912 if (VA.isRegLoc()) {
Dan Gohman98ca4f22009-08-05 01:29:28 +0000913 PassF64ArgInRegs(dl, DAG, Chain, Op1, RegsToPass,
Bob Wilson5bafff32009-06-22 23:27:02 +0000914 VA, ArgLocs[++i], StackPtr, MemOpChains, Flags);
915 } else {
916 assert(VA.isMemLoc());
917 if (StackPtr.getNode() == 0)
918 StackPtr = DAG.getCopyFromReg(Chain, dl, ARM::SP, getPointerTy());
919
Dan Gohman98ca4f22009-08-05 01:29:28 +0000920 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Op1,
921 dl, DAG, VA, Flags));
Bob Wilson5bafff32009-06-22 23:27:02 +0000922 }
923 } else {
Dan Gohman98ca4f22009-08-05 01:29:28 +0000924 PassF64ArgInRegs(dl, DAG, Chain, Arg, RegsToPass, VA, ArgLocs[++i],
Bob Wilson5bafff32009-06-22 23:27:02 +0000925 StackPtr, MemOpChains, Flags);
Bob Wilson1f595bb2009-04-17 19:07:39 +0000926 }
927 } else if (VA.isRegLoc()) {
928 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
929 } else {
930 assert(VA.isMemLoc());
931 if (StackPtr.getNode() == 0)
932 StackPtr = DAG.getCopyFromReg(Chain, dl, ARM::SP, getPointerTy());
933
Dan Gohman98ca4f22009-08-05 01:29:28 +0000934 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Arg,
935 dl, DAG, VA, Flags));
Bob Wilson1f595bb2009-04-17 19:07:39 +0000936 }
Evan Chenga8e29892007-01-19 07:51:42 +0000937 }
938
939 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +0000940 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Evan Chenga8e29892007-01-19 07:51:42 +0000941 &MemOpChains[0], MemOpChains.size());
942
943 // Build a sequence of copy-to-reg nodes chained together with token chain
944 // and flag operands which copy the outgoing args into the appropriate regs.
Dan Gohman475871a2008-07-27 21:46:04 +0000945 SDValue InFlag;
Evan Chenga8e29892007-01-19 07:51:42 +0000946 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Bob Wilson2dc4f542009-03-20 22:42:55 +0000947 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesen33c960f2009-02-04 20:06:27 +0000948 RegsToPass[i].second, InFlag);
Evan Chenga8e29892007-01-19 07:51:42 +0000949 InFlag = Chain.getValue(1);
950 }
951
Bill Wendling056292f2008-09-16 21:48:12 +0000952 // If the callee is a GlobalAddress/ExternalSymbol node (quite common, every
953 // direct call is) turn it into a TargetGlobalAddress/TargetExternalSymbol
954 // node so that legalize doesn't hack it.
Evan Chenga8e29892007-01-19 07:51:42 +0000955 bool isDirect = false;
956 bool isARMFunc = false;
Evan Cheng277f0742007-06-19 21:05:09 +0000957 bool isLocalARMFunc = false;
Evan Chenga8e29892007-01-19 07:51:42 +0000958 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
959 GlobalValue *GV = G->getGlobal();
Evan Chenga8e29892007-01-19 07:51:42 +0000960 isDirect = true;
Chris Lattner4fb63d02009-07-15 04:12:33 +0000961 bool isExt = GV->isDeclaration() || GV->isWeakForLinker();
Evan Cheng970a4192007-01-19 19:28:01 +0000962 bool isStub = (isExt && Subtarget->isTargetDarwin()) &&
Evan Chenga8e29892007-01-19 07:51:42 +0000963 getTargetMachine().getRelocationModel() != Reloc::Static;
964 isARMFunc = !Subtarget->isThumb() || isStub;
Evan Cheng277f0742007-06-19 21:05:09 +0000965 // ARM call to a local ARM function is predicable.
966 isLocalARMFunc = !Subtarget->isThumb() && !isExt;
Evan Chengc60e76d2007-01-30 20:37:08 +0000967 // tBX takes a register source operand.
David Goodwinf1daf7d2009-07-08 23:10:31 +0000968 if (isARMFunc && Subtarget->isThumb1Only() && !Subtarget->hasV5TOps()) {
Evan Chengc60e76d2007-01-30 20:37:08 +0000969 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(GV, ARMPCLabelIndex,
970 ARMCP::CPStub, 4);
Evan Cheng1606e8e2009-03-13 07:51:59 +0000971 SDValue CPAddr = DAG.getTargetConstantPool(CPV, getPointerTy(), 4);
Owen Anderson825b72b2009-08-11 20:47:22 +0000972 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000973 Callee = DAG.getLoad(getPointerTy(), dl,
974 DAG.getEntryNode(), CPAddr, NULL, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +0000975 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex++, MVT::i32);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000976 Callee = DAG.getNode(ARMISD::PIC_ADD, dl,
Dale Johannesen33c960f2009-02-04 20:06:27 +0000977 getPointerTy(), Callee, PICLabel);
Evan Chengc60e76d2007-01-30 20:37:08 +0000978 } else
979 Callee = DAG.getTargetGlobalAddress(GV, getPointerTy());
Bill Wendling056292f2008-09-16 21:48:12 +0000980 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Evan Chenga8e29892007-01-19 07:51:42 +0000981 isDirect = true;
Evan Cheng970a4192007-01-19 19:28:01 +0000982 bool isStub = Subtarget->isTargetDarwin() &&
Evan Chenga8e29892007-01-19 07:51:42 +0000983 getTargetMachine().getRelocationModel() != Reloc::Static;
984 isARMFunc = !Subtarget->isThumb() || isStub;
Evan Chengc60e76d2007-01-30 20:37:08 +0000985 // tBX takes a register source operand.
986 const char *Sym = S->getSymbol();
David Goodwinf1daf7d2009-07-08 23:10:31 +0000987 if (isARMFunc && Subtarget->isThumb1Only() && !Subtarget->hasV5TOps()) {
Owen Anderson1d0be152009-08-13 21:58:54 +0000988 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(*DAG.getContext(),
989 Sym, ARMPCLabelIndex,
Evan Chengc60e76d2007-01-30 20:37:08 +0000990 ARMCP::CPStub, 4);
Evan Cheng1606e8e2009-03-13 07:51:59 +0000991 SDValue CPAddr = DAG.getTargetConstantPool(CPV, getPointerTy(), 4);
Owen Anderson825b72b2009-08-11 20:47:22 +0000992 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Dale Johannesen33c960f2009-02-04 20:06:27 +0000993 Callee = DAG.getLoad(getPointerTy(), dl,
Bob Wilson2dc4f542009-03-20 22:42:55 +0000994 DAG.getEntryNode(), CPAddr, NULL, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +0000995 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex++, MVT::i32);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000996 Callee = DAG.getNode(ARMISD::PIC_ADD, dl,
Dale Johannesen33c960f2009-02-04 20:06:27 +0000997 getPointerTy(), Callee, PICLabel);
Evan Chengc60e76d2007-01-30 20:37:08 +0000998 } else
Bill Wendling056292f2008-09-16 21:48:12 +0000999 Callee = DAG.getTargetExternalSymbol(Sym, getPointerTy());
Evan Chenga8e29892007-01-19 07:51:42 +00001000 }
1001
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001002 // FIXME: handle tail calls differently.
1003 unsigned CallOpc;
Evan Chengb6207242009-08-01 00:16:10 +00001004 if (Subtarget->isThumb()) {
1005 if ((!isDirect || isARMFunc) && !Subtarget->hasV5TOps())
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001006 CallOpc = ARMISD::CALL_NOLINK;
1007 else
1008 CallOpc = isARMFunc ? ARMISD::CALL : ARMISD::tCALL;
1009 } else {
1010 CallOpc = (isDirect || Subtarget->hasV5TOps())
Evan Cheng277f0742007-06-19 21:05:09 +00001011 ? (isLocalARMFunc ? ARMISD::CALL_PRED : ARMISD::CALL)
1012 : ARMISD::CALL_NOLINK;
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001013 }
David Goodwinf1daf7d2009-07-08 23:10:31 +00001014 if (CallOpc == ARMISD::CALL_NOLINK && !Subtarget->isThumb1Only()) {
Lauro Ramos Venanciob8a93a42007-03-27 16:19:21 +00001015 // implicit def LR - LR mustn't be allocated as GRP:$dst of CALL_NOLINK
Owen Anderson825b72b2009-08-11 20:47:22 +00001016 Chain = DAG.getCopyToReg(Chain, dl, ARM::LR, DAG.getUNDEF(MVT::i32),InFlag);
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001017 InFlag = Chain.getValue(1);
1018 }
1019
Dan Gohman475871a2008-07-27 21:46:04 +00001020 std::vector<SDValue> Ops;
Evan Chenga8e29892007-01-19 07:51:42 +00001021 Ops.push_back(Chain);
1022 Ops.push_back(Callee);
1023
1024 // Add argument registers to the end of the list so that they are known live
1025 // into the call.
1026 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
1027 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
1028 RegsToPass[i].second.getValueType()));
1029
Gabor Greifba36cb52008-08-28 21:40:38 +00001030 if (InFlag.getNode())
Evan Chenga8e29892007-01-19 07:51:42 +00001031 Ops.push_back(InFlag);
Duncan Sands4bdcb612008-07-02 17:40:58 +00001032 // Returns a chain and a flag for retval copy to use.
Owen Anderson825b72b2009-08-11 20:47:22 +00001033 Chain = DAG.getNode(CallOpc, dl, DAG.getVTList(MVT::Other, MVT::Flag),
Duncan Sands4bdcb612008-07-02 17:40:58 +00001034 &Ops[0], Ops.size());
Evan Chenga8e29892007-01-19 07:51:42 +00001035 InFlag = Chain.getValue(1);
1036
Chris Lattnere563bbc2008-10-11 22:08:30 +00001037 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
1038 DAG.getIntPtrConstant(0, true), InFlag);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001039 if (!Ins.empty())
Evan Chenga8e29892007-01-19 07:51:42 +00001040 InFlag = Chain.getValue(1);
1041
Bob Wilson1f595bb2009-04-17 19:07:39 +00001042 // Handle result values, copying them out of physregs into vregs that we
1043 // return.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001044 return LowerCallResult(Chain, InFlag, CallConv, isVarArg, Ins,
1045 dl, DAG, InVals);
Evan Chenga8e29892007-01-19 07:51:42 +00001046}
1047
Dan Gohman98ca4f22009-08-05 01:29:28 +00001048SDValue
1049ARMTargetLowering::LowerReturn(SDValue Chain,
1050 unsigned CallConv, bool isVarArg,
1051 const SmallVectorImpl<ISD::OutputArg> &Outs,
1052 DebugLoc dl, SelectionDAG &DAG) {
Bob Wilson2dc4f542009-03-20 22:42:55 +00001053
Bob Wilsondee46d72009-04-17 20:35:10 +00001054 // CCValAssign - represent the assignment of the return value to a location.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001055 SmallVector<CCValAssign, 16> RVLocs;
Bob Wilson1f595bb2009-04-17 19:07:39 +00001056
Bob Wilsondee46d72009-04-17 20:35:10 +00001057 // CCState - Info about the registers and stack slots.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001058 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), RVLocs,
1059 *DAG.getContext());
Bob Wilson1f595bb2009-04-17 19:07:39 +00001060
Dan Gohman98ca4f22009-08-05 01:29:28 +00001061 // Analyze outgoing return values.
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001062 CCInfo.AnalyzeReturn(Outs, CCAssignFnForNode(CallConv, /* Return */ true,
1063 isVarArg));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001064
1065 // If this is the first return lowered for this function, add
1066 // the regs to the liveout set for the function.
1067 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
1068 for (unsigned i = 0; i != RVLocs.size(); ++i)
1069 if (RVLocs[i].isRegLoc())
1070 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
Evan Chenga8e29892007-01-19 07:51:42 +00001071 }
1072
Bob Wilson1f595bb2009-04-17 19:07:39 +00001073 SDValue Flag;
1074
1075 // Copy the result values into the output registers.
1076 for (unsigned i = 0, realRVLocIdx = 0;
1077 i != RVLocs.size();
1078 ++i, ++realRVLocIdx) {
1079 CCValAssign &VA = RVLocs[i];
1080 assert(VA.isRegLoc() && "Can only return in registers!");
1081
Dan Gohman98ca4f22009-08-05 01:29:28 +00001082 SDValue Arg = Outs[realRVLocIdx].Val;
Bob Wilson1f595bb2009-04-17 19:07:39 +00001083
1084 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001085 default: llvm_unreachable("Unknown loc info!");
Bob Wilson1f595bb2009-04-17 19:07:39 +00001086 case CCValAssign::Full: break;
1087 case CCValAssign::BCvt:
1088 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getLocVT(), Arg);
1089 break;
1090 }
1091
Bob Wilson1f595bb2009-04-17 19:07:39 +00001092 if (VA.needsCustom()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001093 if (VA.getLocVT() == MVT::v2f64) {
Bob Wilson5bafff32009-06-22 23:27:02 +00001094 // Extract the first half and return it in two registers.
Owen Anderson825b72b2009-08-11 20:47:22 +00001095 SDValue Half = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
1096 DAG.getConstant(0, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00001097 SDValue HalfGPRs = DAG.getNode(ARMISD::FMRRD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001098 DAG.getVTList(MVT::i32, MVT::i32), Half);
Bob Wilson5bafff32009-06-22 23:27:02 +00001099
1100 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), HalfGPRs, Flag);
1101 Flag = Chain.getValue(1);
1102 VA = RVLocs[++i]; // skip ahead to next loc
1103 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(),
1104 HalfGPRs.getValue(1), Flag);
1105 Flag = Chain.getValue(1);
1106 VA = RVLocs[++i]; // skip ahead to next loc
1107
1108 // Extract the 2nd half and fall through to handle it as an f64 value.
Owen Anderson825b72b2009-08-11 20:47:22 +00001109 Arg = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
1110 DAG.getConstant(1, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00001111 }
1112 // Legalize ret f64 -> ret 2 x i32. We always have fmrrd if f64 is
1113 // available.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001114 SDValue fmrrd = DAG.getNode(ARMISD::FMRRD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001115 DAG.getVTList(MVT::i32, MVT::i32), &Arg, 1);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001116 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), fmrrd, Flag);
Bob Wilson4d59e1d2009-04-24 17:00:36 +00001117 Flag = Chain.getValue(1);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001118 VA = RVLocs[++i]; // skip ahead to next loc
1119 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), fmrrd.getValue(1),
1120 Flag);
1121 } else
1122 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), Arg, Flag);
1123
Bob Wilsondee46d72009-04-17 20:35:10 +00001124 // Guarantee that all emitted copies are
1125 // stuck together, avoiding something bad.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001126 Flag = Chain.getValue(1);
1127 }
1128
1129 SDValue result;
1130 if (Flag.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00001131 result = DAG.getNode(ARMISD::RET_FLAG, dl, MVT::Other, Chain, Flag);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001132 else // Return Void
Owen Anderson825b72b2009-08-11 20:47:22 +00001133 result = DAG.getNode(ARMISD::RET_FLAG, dl, MVT::Other, Chain);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001134
1135 return result;
Evan Chenga8e29892007-01-19 07:51:42 +00001136}
1137
Bob Wilson2dc4f542009-03-20 22:42:55 +00001138// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
Bob Wilsond2559bf2009-07-13 18:11:36 +00001139// their target counterpart wrapped in the ARMISD::Wrapper node. Suppose N is
Bill Wendling056292f2008-09-16 21:48:12 +00001140// one of the above mentioned nodes. It has to be wrapped because otherwise
1141// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
1142// be used to form addressing mode. These wrapped nodes will be selected
1143// into MOVi.
Dan Gohman475871a2008-07-27 21:46:04 +00001144static SDValue LowerConstantPool(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00001145 EVT PtrVT = Op.getValueType();
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001146 // FIXME there is no actual debug info here
1147 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00001148 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00001149 SDValue Res;
Evan Chenga8e29892007-01-19 07:51:42 +00001150 if (CP->isMachineConstantPoolEntry())
1151 Res = DAG.getTargetConstantPool(CP->getMachineCPVal(), PtrVT,
1152 CP->getAlignment());
1153 else
1154 Res = DAG.getTargetConstantPool(CP->getConstVal(), PtrVT,
1155 CP->getAlignment());
Owen Anderson825b72b2009-08-11 20:47:22 +00001156 return DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Res);
Evan Chenga8e29892007-01-19 07:51:42 +00001157}
1158
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001159// Lower ISD::GlobalTLSAddress using the "general dynamic" model
Dan Gohman475871a2008-07-27 21:46:04 +00001160SDValue
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001161ARMTargetLowering::LowerToTLSGeneralDynamicModel(GlobalAddressSDNode *GA,
1162 SelectionDAG &DAG) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00001163 DebugLoc dl = GA->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00001164 EVT PtrVT = getPointerTy();
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001165 unsigned char PCAdj = Subtarget->isThumb() ? 4 : 8;
1166 ARMConstantPoolValue *CPV =
1167 new ARMConstantPoolValue(GA->getGlobal(), ARMPCLabelIndex, ARMCP::CPValue,
1168 PCAdj, "tlsgd", true);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001169 SDValue Argument = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001170 Argument = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Argument);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001171 Argument = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Argument, NULL, 0);
Dan Gohman475871a2008-07-27 21:46:04 +00001172 SDValue Chain = Argument.getValue(1);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001173
Owen Anderson825b72b2009-08-11 20:47:22 +00001174 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex++, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001175 Argument = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Argument, PICLabel);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001176
1177 // call __tls_get_addr.
1178 ArgListTy Args;
1179 ArgListEntry Entry;
1180 Entry.Node = Argument;
Owen Anderson1d0be152009-08-13 21:58:54 +00001181 Entry.Ty = (const Type *) Type::getInt32Ty(*DAG.getContext());
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001182 Args.push_back(Entry);
Dale Johannesen7d2ad622009-01-30 23:10:59 +00001183 // FIXME: is there useful debug info available here?
Dan Gohman475871a2008-07-27 21:46:04 +00001184 std::pair<SDValue, SDValue> CallResult =
Owen Anderson1d0be152009-08-13 21:58:54 +00001185 LowerCallTo(Chain, (const Type *) Type::getInt32Ty(*DAG.getContext()), false, false, false, false,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001186 0, CallingConv::C, false, /*isReturnValueUsed=*/true,
Dale Johannesen33c960f2009-02-04 20:06:27 +00001187 DAG.getExternalSymbol("__tls_get_addr", PtrVT), Args, DAG, dl);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001188 return CallResult.first;
1189}
1190
1191// Lower ISD::GlobalTLSAddress using the "initial exec" or
1192// "local exec" model.
Dan Gohman475871a2008-07-27 21:46:04 +00001193SDValue
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001194ARMTargetLowering::LowerToTLSExecModels(GlobalAddressSDNode *GA,
Bob Wilson2dc4f542009-03-20 22:42:55 +00001195 SelectionDAG &DAG) {
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001196 GlobalValue *GV = GA->getGlobal();
Dale Johannesen33c960f2009-02-04 20:06:27 +00001197 DebugLoc dl = GA->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00001198 SDValue Offset;
1199 SDValue Chain = DAG.getEntryNode();
Owen Andersone50ed302009-08-10 22:56:29 +00001200 EVT PtrVT = getPointerTy();
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001201 // Get the Thread Pointer
Dale Johannesen33c960f2009-02-04 20:06:27 +00001202 SDValue ThreadPointer = DAG.getNode(ARMISD::THREAD_POINTER, dl, PtrVT);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001203
Chris Lattner4fb63d02009-07-15 04:12:33 +00001204 if (GV->isDeclaration()) {
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001205 // initial exec model
1206 unsigned char PCAdj = Subtarget->isThumb() ? 4 : 8;
1207 ARMConstantPoolValue *CPV =
1208 new ARMConstantPoolValue(GA->getGlobal(), ARMPCLabelIndex, ARMCP::CPValue,
1209 PCAdj, "gottpoff", true);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001210 Offset = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001211 Offset = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Offset);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001212 Offset = DAG.getLoad(PtrVT, dl, Chain, Offset, NULL, 0);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001213 Chain = Offset.getValue(1);
1214
Owen Anderson825b72b2009-08-11 20:47:22 +00001215 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex++, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001216 Offset = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Offset, PICLabel);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001217
Dale Johannesen33c960f2009-02-04 20:06:27 +00001218 Offset = DAG.getLoad(PtrVT, dl, Chain, Offset, NULL, 0);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001219 } else {
1220 // local exec model
1221 ARMConstantPoolValue *CPV =
1222 new ARMConstantPoolValue(GV, ARMCP::CPValue, "tpoff");
Evan Cheng1606e8e2009-03-13 07:51:59 +00001223 Offset = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001224 Offset = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Offset);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001225 Offset = DAG.getLoad(PtrVT, dl, Chain, Offset, NULL, 0);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001226 }
1227
1228 // The address of the thread local variable is the add of the thread
1229 // pointer with the offset of the variable.
Dale Johannesen33c960f2009-02-04 20:06:27 +00001230 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001231}
1232
Dan Gohman475871a2008-07-27 21:46:04 +00001233SDValue
1234ARMTargetLowering::LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) {
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001235 // TODO: implement the "local dynamic" model
1236 assert(Subtarget->isTargetELF() &&
1237 "TLS not implemented for non-ELF targets");
1238 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
1239 // If the relocation model is PIC, use the "General Dynamic" TLS Model,
1240 // otherwise use the "Local Exec" TLS Model
1241 if (getTargetMachine().getRelocationModel() == Reloc::PIC_)
1242 return LowerToTLSGeneralDynamicModel(GA, DAG);
1243 else
1244 return LowerToTLSExecModels(GA, DAG);
1245}
1246
Dan Gohman475871a2008-07-27 21:46:04 +00001247SDValue ARMTargetLowering::LowerGlobalAddressELF(SDValue Op,
Bob Wilson2dc4f542009-03-20 22:42:55 +00001248 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00001249 EVT PtrVT = getPointerTy();
Dale Johannesen33c960f2009-02-04 20:06:27 +00001250 DebugLoc dl = Op.getDebugLoc();
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001251 GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
1252 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
1253 if (RelocM == Reloc::PIC_) {
Rafael Espindolabb46f522009-01-15 20:18:42 +00001254 bool UseGOTOFF = GV->hasLocalLinkage() || GV->hasHiddenVisibility();
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001255 ARMConstantPoolValue *CPV =
1256 new ARMConstantPoolValue(GV, ARMCP::CPValue, UseGOTOFF ? "GOTOFF":"GOT");
Evan Cheng1606e8e2009-03-13 07:51:59 +00001257 SDValue CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001258 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001259 SDValue Result = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(),
Dale Johannesen33c960f2009-02-04 20:06:27 +00001260 CPAddr, NULL, 0);
Dan Gohman475871a2008-07-27 21:46:04 +00001261 SDValue Chain = Result.getValue(1);
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001262 SDValue GOT = DAG.getGLOBAL_OFFSET_TABLE(PtrVT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001263 Result = DAG.getNode(ISD::ADD, dl, PtrVT, Result, GOT);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001264 if (!UseGOTOFF)
Dale Johannesen33c960f2009-02-04 20:06:27 +00001265 Result = DAG.getLoad(PtrVT, dl, Chain, Result, NULL, 0);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001266 return Result;
1267 } else {
Evan Cheng1606e8e2009-03-13 07:51:59 +00001268 SDValue CPAddr = DAG.getTargetConstantPool(GV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001269 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001270 return DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr, NULL, 0);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001271 }
1272}
1273
Evan Chenga8e29892007-01-19 07:51:42 +00001274/// GVIsIndirectSymbol - true if the GV will be accessed via an indirect symbol
Evan Cheng97c9bb52007-05-04 00:26:58 +00001275/// even in non-static mode.
1276static bool GVIsIndirectSymbol(GlobalValue *GV, Reloc::Model RelocM) {
Evan Chengae94e592008-12-05 01:06:39 +00001277 // If symbol visibility is hidden, the extra load is not needed if
1278 // the symbol is definitely defined in the current translation unit.
Chris Lattner4fb63d02009-07-15 04:12:33 +00001279 bool isDecl = GV->isDeclaration() || GV->hasAvailableExternallyLinkage();
Evan Chengae94e592008-12-05 01:06:39 +00001280 if (GV->hasHiddenVisibility() && (!isDecl && !GV->hasCommonLinkage()))
1281 return false;
Duncan Sands667d4b82009-03-07 15:45:40 +00001282 return RelocM != Reloc::Static && (isDecl || GV->isWeakForLinker());
Evan Chenga8e29892007-01-19 07:51:42 +00001283}
1284
Dan Gohman475871a2008-07-27 21:46:04 +00001285SDValue ARMTargetLowering::LowerGlobalAddressDarwin(SDValue Op,
Bob Wilson2dc4f542009-03-20 22:42:55 +00001286 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00001287 EVT PtrVT = getPointerTy();
Dale Johannesen33c960f2009-02-04 20:06:27 +00001288 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00001289 GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
1290 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
Evan Cheng97c9bb52007-05-04 00:26:58 +00001291 bool IsIndirect = GVIsIndirectSymbol(GV, RelocM);
Dan Gohman475871a2008-07-27 21:46:04 +00001292 SDValue CPAddr;
Evan Chenga8e29892007-01-19 07:51:42 +00001293 if (RelocM == Reloc::Static)
Evan Cheng1606e8e2009-03-13 07:51:59 +00001294 CPAddr = DAG.getTargetConstantPool(GV, PtrVT, 4);
Evan Chenga8e29892007-01-19 07:51:42 +00001295 else {
1296 unsigned PCAdj = (RelocM != Reloc::PIC_)
1297 ? 0 : (Subtarget->isThumb() ? 4 : 8);
Evan Chengc60e76d2007-01-30 20:37:08 +00001298 ARMCP::ARMCPKind Kind = IsIndirect ? ARMCP::CPNonLazyPtr
1299 : ARMCP::CPValue;
Evan Chenga8e29892007-01-19 07:51:42 +00001300 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(GV, ARMPCLabelIndex,
Evan Chengc60e76d2007-01-30 20:37:08 +00001301 Kind, PCAdj);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001302 CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Evan Chenga8e29892007-01-19 07:51:42 +00001303 }
Owen Anderson825b72b2009-08-11 20:47:22 +00001304 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Evan Chenga8e29892007-01-19 07:51:42 +00001305
Dale Johannesen33c960f2009-02-04 20:06:27 +00001306 SDValue Result = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr, NULL, 0);
Dan Gohman475871a2008-07-27 21:46:04 +00001307 SDValue Chain = Result.getValue(1);
Evan Chenga8e29892007-01-19 07:51:42 +00001308
1309 if (RelocM == Reloc::PIC_) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001310 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex++, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001311 Result = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Result, PICLabel);
Evan Chenga8e29892007-01-19 07:51:42 +00001312 }
1313 if (IsIndirect)
Dale Johannesen33c960f2009-02-04 20:06:27 +00001314 Result = DAG.getLoad(PtrVT, dl, Chain, Result, NULL, 0);
Evan Chenga8e29892007-01-19 07:51:42 +00001315
1316 return Result;
1317}
1318
Dan Gohman475871a2008-07-27 21:46:04 +00001319SDValue ARMTargetLowering::LowerGLOBAL_OFFSET_TABLE(SDValue Op,
Bob Wilson2dc4f542009-03-20 22:42:55 +00001320 SelectionDAG &DAG){
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001321 assert(Subtarget->isTargetELF() &&
1322 "GLOBAL OFFSET TABLE not implemented for non-ELF targets");
Owen Andersone50ed302009-08-10 22:56:29 +00001323 EVT PtrVT = getPointerTy();
Dale Johannesen33c960f2009-02-04 20:06:27 +00001324 DebugLoc dl = Op.getDebugLoc();
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001325 unsigned PCAdj = Subtarget->isThumb() ? 4 : 8;
Owen Anderson1d0be152009-08-13 21:58:54 +00001326 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(*DAG.getContext(),
1327 "_GLOBAL_OFFSET_TABLE_",
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001328 ARMPCLabelIndex,
1329 ARMCP::CPValue, PCAdj);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001330 SDValue CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001331 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001332 SDValue Result = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr, NULL, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00001333 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex++, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001334 return DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Result, PICLabel);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001335}
1336
Bob Wilsona599bff2009-08-04 00:36:16 +00001337static SDValue LowerNeonVLDIntrinsic(SDValue Op, SelectionDAG &DAG,
Bob Wilson4a3d35a2009-08-05 00:49:09 +00001338 unsigned Opcode) {
Bob Wilsona599bff2009-08-04 00:36:16 +00001339 SDNode *Node = Op.getNode();
Owen Andersone50ed302009-08-10 22:56:29 +00001340 EVT VT = Node->getValueType(0);
Bob Wilsona599bff2009-08-04 00:36:16 +00001341 DebugLoc dl = Op.getDebugLoc();
1342
1343 if (!VT.is64BitVector())
1344 return SDValue(); // unimplemented
1345
1346 SDValue Ops[] = { Node->getOperand(0),
Bob Wilson4a3d35a2009-08-05 00:49:09 +00001347 Node->getOperand(2) };
1348 return DAG.getNode(Opcode, dl, Node->getVTList(), Ops, 2);
Bob Wilsona599bff2009-08-04 00:36:16 +00001349}
1350
Bob Wilsonb36ec862009-08-06 18:47:44 +00001351static SDValue LowerNeonVSTIntrinsic(SDValue Op, SelectionDAG &DAG,
1352 unsigned Opcode, unsigned NumVecs) {
1353 SDNode *Node = Op.getNode();
Owen Andersone50ed302009-08-10 22:56:29 +00001354 EVT VT = Node->getOperand(3).getValueType();
Bob Wilsonb36ec862009-08-06 18:47:44 +00001355 DebugLoc dl = Op.getDebugLoc();
1356
1357 if (!VT.is64BitVector())
1358 return SDValue(); // unimplemented
1359
1360 SmallVector<SDValue, 6> Ops;
1361 Ops.push_back(Node->getOperand(0));
1362 Ops.push_back(Node->getOperand(2));
1363 for (unsigned N = 0; N < NumVecs; ++N)
1364 Ops.push_back(Node->getOperand(N + 3));
Owen Anderson825b72b2009-08-11 20:47:22 +00001365 return DAG.getNode(Opcode, dl, MVT::Other, Ops.data(), Ops.size());
Bob Wilsonb36ec862009-08-06 18:47:44 +00001366}
1367
Bob Wilsona599bff2009-08-04 00:36:16 +00001368SDValue
1369ARMTargetLowering::LowerINTRINSIC_W_CHAIN(SDValue Op, SelectionDAG &DAG) {
1370 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
1371 switch (IntNo) {
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00001372 case Intrinsic::arm_neon_vld2:
Bob Wilson4a3d35a2009-08-05 00:49:09 +00001373 return LowerNeonVLDIntrinsic(Op, DAG, ARMISD::VLD2D);
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00001374 case Intrinsic::arm_neon_vld3:
Bob Wilson4a3d35a2009-08-05 00:49:09 +00001375 return LowerNeonVLDIntrinsic(Op, DAG, ARMISD::VLD3D);
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00001376 case Intrinsic::arm_neon_vld4:
Bob Wilson4a3d35a2009-08-05 00:49:09 +00001377 return LowerNeonVLDIntrinsic(Op, DAG, ARMISD::VLD4D);
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00001378 case Intrinsic::arm_neon_vst2:
Bob Wilsonb36ec862009-08-06 18:47:44 +00001379 return LowerNeonVSTIntrinsic(Op, DAG, ARMISD::VST2D, 2);
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00001380 case Intrinsic::arm_neon_vst3:
Bob Wilsonb36ec862009-08-06 18:47:44 +00001381 return LowerNeonVSTIntrinsic(Op, DAG, ARMISD::VST3D, 3);
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00001382 case Intrinsic::arm_neon_vst4:
Bob Wilsonb36ec862009-08-06 18:47:44 +00001383 return LowerNeonVSTIntrinsic(Op, DAG, ARMISD::VST4D, 4);
Bob Wilsona599bff2009-08-04 00:36:16 +00001384 default: return SDValue(); // Don't custom lower most intrinsics.
1385 }
1386}
1387
Jim Grosbach0e0da732009-05-12 23:59:14 +00001388SDValue
1389ARMTargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001390 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Jim Grosbach0e0da732009-05-12 23:59:14 +00001391 DebugLoc dl = Op.getDebugLoc();
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +00001392 switch (IntNo) {
Dan Gohman475871a2008-07-27 21:46:04 +00001393 default: return SDValue(); // Don't custom lower most intrinsics.
Bob Wilson916afdb2009-08-04 00:25:01 +00001394 case Intrinsic::arm_thread_pointer: {
Owen Andersone50ed302009-08-10 22:56:29 +00001395 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Bob Wilson916afdb2009-08-04 00:25:01 +00001396 return DAG.getNode(ARMISD::THREAD_POINTER, dl, PtrVT);
1397 }
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001398 case Intrinsic::eh_sjlj_lsda: {
1399 // blah. horrible, horrible hack with the forced magic name.
1400 // really need to clean this up. It belongs in the target-independent
1401 // layer somehow that doesn't require the coupling with the asm
1402 // printer.
1403 MachineFunction &MF = DAG.getMachineFunction();
1404 EVT PtrVT = getPointerTy();
1405 DebugLoc dl = Op.getDebugLoc();
1406 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
1407 SDValue CPAddr;
1408 unsigned PCAdj = (RelocM != Reloc::PIC_)
1409 ? 0 : (Subtarget->isThumb() ? 4 : 8);
1410 ARMCP::ARMCPKind Kind = ARMCP::CPValue;
1411 // Save off the LSDA name for the AsmPrinter to use when it's time
1412 // to emit the table
1413 std::string LSDAName = "L_lsda_";
1414 LSDAName += MF.getFunction()->getName();
1415 ARMConstantPoolValue *CPV =
Owen Anderson1d0be152009-08-13 21:58:54 +00001416 new ARMConstantPoolValue(*DAG.getContext(), LSDAName.c_str(),
1417 ARMPCLabelIndex, Kind, PCAdj);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001418 CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001419 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001420 SDValue Result =
1421 DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr, NULL, 0);
1422 SDValue Chain = Result.getValue(1);
1423
1424 if (RelocM == Reloc::PIC_) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001425 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex++, MVT::i32);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001426 Result = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Result, PICLabel);
1427 }
1428 return Result;
1429 }
Jim Grosbachf9570122009-05-14 00:46:35 +00001430 case Intrinsic::eh_sjlj_setjmp:
Owen Anderson825b72b2009-08-11 20:47:22 +00001431 return DAG.getNode(ARMISD::EH_SJLJ_SETJMP, dl, MVT::i32, Op.getOperand(1));
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +00001432 }
1433}
1434
Dan Gohman475871a2008-07-27 21:46:04 +00001435static SDValue LowerVASTART(SDValue Op, SelectionDAG &DAG,
Bob Wilson2dc4f542009-03-20 22:42:55 +00001436 unsigned VarArgsFrameIndex) {
Evan Chenga8e29892007-01-19 07:51:42 +00001437 // vastart just stores the address of the VarArgsFrameIndex slot into the
1438 // memory location argument.
Dale Johannesen33c960f2009-02-04 20:06:27 +00001439 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00001440 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman475871a2008-07-27 21:46:04 +00001441 SDValue FR = DAG.getFrameIndex(VarArgsFrameIndex, PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00001442 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Dale Johannesen33c960f2009-02-04 20:06:27 +00001443 return DAG.getStore(Op.getOperand(0), dl, FR, Op.getOperand(1), SV, 0);
Evan Chenga8e29892007-01-19 07:51:42 +00001444}
1445
Dan Gohman475871a2008-07-27 21:46:04 +00001446SDValue
Evan Cheng86198642009-08-07 00:34:42 +00001447ARMTargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op, SelectionDAG &DAG) {
1448 SDNode *Node = Op.getNode();
1449 DebugLoc dl = Node->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00001450 EVT VT = Node->getValueType(0);
Evan Cheng86198642009-08-07 00:34:42 +00001451 SDValue Chain = Op.getOperand(0);
1452 SDValue Size = Op.getOperand(1);
1453 SDValue Align = Op.getOperand(2);
1454
1455 // Chain the dynamic stack allocation so that it doesn't modify the stack
1456 // pointer when other instructions are using the stack.
1457 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(0, true));
1458
1459 unsigned AlignVal = cast<ConstantSDNode>(Align)->getZExtValue();
1460 unsigned StackAlign = getTargetMachine().getFrameInfo()->getStackAlignment();
1461 if (AlignVal > StackAlign)
1462 // Do this now since selection pass cannot introduce new target
1463 // independent node.
1464 Align = DAG.getConstant(-(uint64_t)AlignVal, VT);
1465
1466 // In Thumb1 mode, there isn't a "sub r, sp, r" instruction, we will end up
1467 // using a "add r, sp, r" instead. Negate the size now so we don't have to
1468 // do even more horrible hack later.
1469 MachineFunction &MF = DAG.getMachineFunction();
1470 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1471 if (AFI->isThumb1OnlyFunction()) {
1472 bool Negate = true;
1473 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Size);
1474 if (C) {
1475 uint32_t Val = C->getZExtValue();
1476 if (Val <= 508 && ((Val & 3) == 0))
1477 Negate = false;
1478 }
1479 if (Negate)
1480 Size = DAG.getNode(ISD::SUB, dl, VT, DAG.getConstant(0, VT), Size);
1481 }
1482
Owen Anderson825b72b2009-08-11 20:47:22 +00001483 SDVTList VTList = DAG.getVTList(VT, MVT::Other);
Evan Cheng86198642009-08-07 00:34:42 +00001484 SDValue Ops1[] = { Chain, Size, Align };
1485 SDValue Res = DAG.getNode(ARMISD::DYN_ALLOC, dl, VTList, Ops1, 3);
1486 Chain = Res.getValue(1);
1487 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(0, true),
1488 DAG.getIntPtrConstant(0, true), SDValue());
1489 SDValue Ops2[] = { Res, Chain };
1490 return DAG.getMergeValues(Ops2, 2, dl);
1491}
1492
1493SDValue
Bob Wilson5bafff32009-06-22 23:27:02 +00001494ARMTargetLowering::GetF64FormalArgument(CCValAssign &VA, CCValAssign &NextVA,
1495 SDValue &Root, SelectionDAG &DAG,
1496 DebugLoc dl) {
1497 MachineFunction &MF = DAG.getMachineFunction();
1498 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1499
1500 TargetRegisterClass *RC;
David Goodwinf1daf7d2009-07-08 23:10:31 +00001501 if (AFI->isThumb1OnlyFunction())
Bob Wilson5bafff32009-06-22 23:27:02 +00001502 RC = ARM::tGPRRegisterClass;
1503 else
1504 RC = ARM::GPRRegisterClass;
1505
1506 // Transform the arguments stored in physical registers into virtual ones.
1507 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Owen Anderson825b72b2009-08-11 20:47:22 +00001508 SDValue ArgValue = DAG.getCopyFromReg(Root, dl, Reg, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001509
1510 SDValue ArgValue2;
1511 if (NextVA.isMemLoc()) {
1512 unsigned ArgSize = NextVA.getLocVT().getSizeInBits()/8;
1513 MachineFrameInfo *MFI = MF.getFrameInfo();
1514 int FI = MFI->CreateFixedObject(ArgSize, NextVA.getLocMemOffset());
1515
1516 // Create load node to retrieve arguments from the stack.
1517 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
Owen Anderson825b72b2009-08-11 20:47:22 +00001518 ArgValue2 = DAG.getLoad(MVT::i32, dl, Root, FIN, NULL, 0);
Bob Wilson5bafff32009-06-22 23:27:02 +00001519 } else {
1520 Reg = MF.addLiveIn(NextVA.getLocReg(), RC);
Owen Anderson825b72b2009-08-11 20:47:22 +00001521 ArgValue2 = DAG.getCopyFromReg(Root, dl, Reg, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001522 }
1523
Owen Anderson825b72b2009-08-11 20:47:22 +00001524 return DAG.getNode(ARMISD::FMDRR, dl, MVT::f64, ArgValue, ArgValue2);
Bob Wilson5bafff32009-06-22 23:27:02 +00001525}
1526
1527SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001528ARMTargetLowering::LowerFormalArguments(SDValue Chain,
1529 unsigned CallConv, bool isVarArg,
1530 const SmallVectorImpl<ISD::InputArg>
1531 &Ins,
1532 DebugLoc dl, SelectionDAG &DAG,
1533 SmallVectorImpl<SDValue> &InVals) {
1534
Bob Wilson1f595bb2009-04-17 19:07:39 +00001535 MachineFunction &MF = DAG.getMachineFunction();
1536 MachineFrameInfo *MFI = MF.getFrameInfo();
1537
Bob Wilson1f595bb2009-04-17 19:07:39 +00001538 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1539
1540 // Assign locations to all of the incoming arguments.
1541 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001542 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), ArgLocs,
1543 *DAG.getContext());
1544 CCInfo.AnalyzeFormalArguments(Ins,
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001545 CCAssignFnForNode(CallConv, /* Return*/ false,
1546 isVarArg));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001547
1548 SmallVector<SDValue, 16> ArgValues;
1549
1550 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1551 CCValAssign &VA = ArgLocs[i];
1552
Bob Wilsondee46d72009-04-17 20:35:10 +00001553 // Arguments stored in registers.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001554 if (VA.isRegLoc()) {
Owen Andersone50ed302009-08-10 22:56:29 +00001555 EVT RegVT = VA.getLocVT();
Bob Wilson1f595bb2009-04-17 19:07:39 +00001556
Bob Wilson5bafff32009-06-22 23:27:02 +00001557 SDValue ArgValue;
Bob Wilson1f595bb2009-04-17 19:07:39 +00001558 if (VA.needsCustom()) {
Bob Wilson5bafff32009-06-22 23:27:02 +00001559 // f64 and vector types are split up into multiple registers or
1560 // combinations of registers and stack slots.
Owen Anderson825b72b2009-08-11 20:47:22 +00001561 RegVT = MVT::i32;
Bob Wilson1f595bb2009-04-17 19:07:39 +00001562
Owen Anderson825b72b2009-08-11 20:47:22 +00001563 if (VA.getLocVT() == MVT::v2f64) {
Bob Wilson5bafff32009-06-22 23:27:02 +00001564 SDValue ArgValue1 = GetF64FormalArgument(VA, ArgLocs[++i],
Dan Gohman98ca4f22009-08-05 01:29:28 +00001565 Chain, DAG, dl);
Bob Wilson5bafff32009-06-22 23:27:02 +00001566 VA = ArgLocs[++i]; // skip ahead to next loc
1567 SDValue ArgValue2 = GetF64FormalArgument(VA, ArgLocs[++i],
Dan Gohman98ca4f22009-08-05 01:29:28 +00001568 Chain, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00001569 ArgValue = DAG.getNode(ISD::UNDEF, dl, MVT::v2f64);
1570 ArgValue = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64,
Bob Wilson5bafff32009-06-22 23:27:02 +00001571 ArgValue, ArgValue1, DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00001572 ArgValue = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64,
Bob Wilson5bafff32009-06-22 23:27:02 +00001573 ArgValue, ArgValue2, DAG.getIntPtrConstant(1));
1574 } else
Dan Gohman98ca4f22009-08-05 01:29:28 +00001575 ArgValue = GetF64FormalArgument(VA, ArgLocs[++i], Chain, DAG, dl);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001576
Bob Wilson5bafff32009-06-22 23:27:02 +00001577 } else {
1578 TargetRegisterClass *RC;
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001579
Owen Anderson825b72b2009-08-11 20:47:22 +00001580 if (RegVT == MVT::f32)
Bob Wilson5bafff32009-06-22 23:27:02 +00001581 RC = ARM::SPRRegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001582 else if (RegVT == MVT::f64)
Bob Wilson5bafff32009-06-22 23:27:02 +00001583 RC = ARM::DPRRegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001584 else if (RegVT == MVT::v2f64)
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001585 RC = ARM::QPRRegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001586 else if (RegVT == MVT::i32)
Anton Korobeynikov058c2512009-08-05 20:15:19 +00001587 RC = (AFI->isThumb1OnlyFunction() ?
1588 ARM::tGPRRegisterClass : ARM::GPRRegisterClass);
Bob Wilson5bafff32009-06-22 23:27:02 +00001589 else
Anton Korobeynikov058c2512009-08-05 20:15:19 +00001590 llvm_unreachable("RegVT not supported by FORMAL_ARGUMENTS Lowering");
Bob Wilson5bafff32009-06-22 23:27:02 +00001591
1592 // Transform the arguments in physical registers into virtual ones.
1593 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001594 ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, RegVT);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001595 }
1596
1597 // If this is an 8 or 16-bit value, it is really passed promoted
1598 // to 32 bits. Insert an assert[sz]ext to capture this, then
1599 // truncate to the right size.
1600 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001601 default: llvm_unreachable("Unknown loc info!");
Bob Wilson1f595bb2009-04-17 19:07:39 +00001602 case CCValAssign::Full: break;
1603 case CCValAssign::BCvt:
1604 ArgValue = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getValVT(), ArgValue);
1605 break;
1606 case CCValAssign::SExt:
1607 ArgValue = DAG.getNode(ISD::AssertSext, dl, RegVT, ArgValue,
1608 DAG.getValueType(VA.getValVT()));
1609 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
1610 break;
1611 case CCValAssign::ZExt:
1612 ArgValue = DAG.getNode(ISD::AssertZext, dl, RegVT, ArgValue,
1613 DAG.getValueType(VA.getValVT()));
1614 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
1615 break;
1616 }
1617
Dan Gohman98ca4f22009-08-05 01:29:28 +00001618 InVals.push_back(ArgValue);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001619
1620 } else { // VA.isRegLoc()
1621
1622 // sanity check
1623 assert(VA.isMemLoc());
Owen Anderson825b72b2009-08-11 20:47:22 +00001624 assert(VA.getValVT() != MVT::i64 && "i64 should already be lowered");
Bob Wilson1f595bb2009-04-17 19:07:39 +00001625
1626 unsigned ArgSize = VA.getLocVT().getSizeInBits()/8;
1627 int FI = MFI->CreateFixedObject(ArgSize, VA.getLocMemOffset());
1628
Bob Wilsondee46d72009-04-17 20:35:10 +00001629 // Create load nodes to retrieve arguments from the stack.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001630 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001631 InVals.push_back(DAG.getLoad(VA.getValVT(), dl, Chain, FIN, NULL, 0));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001632 }
1633 }
1634
1635 // varargs
Evan Chenga8e29892007-01-19 07:51:42 +00001636 if (isVarArg) {
1637 static const unsigned GPRArgRegs[] = {
1638 ARM::R0, ARM::R1, ARM::R2, ARM::R3
1639 };
1640
Bob Wilsondee46d72009-04-17 20:35:10 +00001641 unsigned NumGPRs = CCInfo.getFirstUnallocated
1642 (GPRArgRegs, sizeof(GPRArgRegs) / sizeof(GPRArgRegs[0]));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001643
Lauro Ramos Venancio600c3832007-02-23 20:32:57 +00001644 unsigned Align = MF.getTarget().getFrameInfo()->getStackAlignment();
1645 unsigned VARegSize = (4 - NumGPRs) * 4;
1646 unsigned VARegSaveSize = (VARegSize + Align - 1) & ~(Align - 1);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001647 unsigned ArgOffset = 0;
Evan Chenga8e29892007-01-19 07:51:42 +00001648 if (VARegSaveSize) {
1649 // If this function is vararg, store any remaining integer argument regs
1650 // to their spots on the stack so that they may be loaded by deferencing
1651 // the result of va_next.
1652 AFI->setVarArgsRegSaveSize(VARegSaveSize);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001653 ArgOffset = CCInfo.getNextStackOffset();
Lauro Ramos Venancio600c3832007-02-23 20:32:57 +00001654 VarArgsFrameIndex = MFI->CreateFixedObject(VARegSaveSize, ArgOffset +
1655 VARegSaveSize - VARegSize);
Dan Gohman475871a2008-07-27 21:46:04 +00001656 SDValue FIN = DAG.getFrameIndex(VarArgsFrameIndex, getPointerTy());
Evan Chenga8e29892007-01-19 07:51:42 +00001657
Dan Gohman475871a2008-07-27 21:46:04 +00001658 SmallVector<SDValue, 4> MemOps;
Evan Chenga8e29892007-01-19 07:51:42 +00001659 for (; NumGPRs < 4; ++NumGPRs) {
Bob Wilson1f595bb2009-04-17 19:07:39 +00001660 TargetRegisterClass *RC;
David Goodwinf1daf7d2009-07-08 23:10:31 +00001661 if (AFI->isThumb1OnlyFunction())
Bob Wilson1f595bb2009-04-17 19:07:39 +00001662 RC = ARM::tGPRRegisterClass;
Jim Grosbach30eae3c2009-04-07 20:34:09 +00001663 else
Bob Wilson1f595bb2009-04-17 19:07:39 +00001664 RC = ARM::GPRRegisterClass;
1665
Bob Wilson998e1252009-04-20 18:36:57 +00001666 unsigned VReg = MF.addLiveIn(GPRArgRegs[NumGPRs], RC);
Owen Anderson825b72b2009-08-11 20:47:22 +00001667 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001668 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN, NULL, 0);
Evan Chenga8e29892007-01-19 07:51:42 +00001669 MemOps.push_back(Store);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001670 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), FIN,
Evan Chenga8e29892007-01-19 07:51:42 +00001671 DAG.getConstant(4, getPointerTy()));
1672 }
1673 if (!MemOps.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00001674 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001675 &MemOps[0], MemOps.size());
Evan Chenga8e29892007-01-19 07:51:42 +00001676 } else
1677 // This will point to the next argument passed via stack.
1678 VarArgsFrameIndex = MFI->CreateFixedObject(4, ArgOffset);
1679 }
1680
Dan Gohman98ca4f22009-08-05 01:29:28 +00001681 return Chain;
Evan Chenga8e29892007-01-19 07:51:42 +00001682}
1683
1684/// isFloatingPointZero - Return true if this is +0.0.
Dan Gohman475871a2008-07-27 21:46:04 +00001685static bool isFloatingPointZero(SDValue Op) {
Evan Chenga8e29892007-01-19 07:51:42 +00001686 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(Op))
Dale Johanneseneaf08942007-08-31 04:03:46 +00001687 return CFP->getValueAPF().isPosZero();
Gabor Greifba36cb52008-08-28 21:40:38 +00001688 else if (ISD::isEXTLoad(Op.getNode()) || ISD::isNON_EXTLoad(Op.getNode())) {
Evan Chenga8e29892007-01-19 07:51:42 +00001689 // Maybe this has already been legalized into the constant pool?
1690 if (Op.getOperand(1).getOpcode() == ARMISD::Wrapper) {
Dan Gohman475871a2008-07-27 21:46:04 +00001691 SDValue WrapperOp = Op.getOperand(1).getOperand(0);
Evan Chenga8e29892007-01-19 07:51:42 +00001692 if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(WrapperOp))
1693 if (ConstantFP *CFP = dyn_cast<ConstantFP>(CP->getConstVal()))
Dale Johanneseneaf08942007-08-31 04:03:46 +00001694 return CFP->getValueAPF().isPosZero();
Evan Chenga8e29892007-01-19 07:51:42 +00001695 }
1696 }
1697 return false;
1698}
1699
David Goodwinf1daf7d2009-07-08 23:10:31 +00001700static bool isLegalCmpImmediate(unsigned C, bool isThumb1Only) {
1701 return ( isThumb1Only && (C & ~255U) == 0) ||
1702 (!isThumb1Only && ARM_AM::getSOImmVal(C) != -1);
Evan Chenga8e29892007-01-19 07:51:42 +00001703}
1704
1705/// Returns appropriate ARM CMP (cmp) and corresponding condition code for
1706/// the given operands.
Dan Gohman475871a2008-07-27 21:46:04 +00001707static SDValue getARMCmp(SDValue LHS, SDValue RHS, ISD::CondCode CC,
David Goodwinf1daf7d2009-07-08 23:10:31 +00001708 SDValue &ARMCC, SelectionDAG &DAG, bool isThumb1Only,
Dale Johannesende064702009-02-06 21:50:26 +00001709 DebugLoc dl) {
Gabor Greifba36cb52008-08-28 21:40:38 +00001710 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS.getNode())) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001711 unsigned C = RHSC->getZExtValue();
David Goodwinf1daf7d2009-07-08 23:10:31 +00001712 if (!isLegalCmpImmediate(C, isThumb1Only)) {
Evan Chenga8e29892007-01-19 07:51:42 +00001713 // Constant does not fit, try adjusting it by one?
1714 switch (CC) {
1715 default: break;
1716 case ISD::SETLT:
Evan Chenga8e29892007-01-19 07:51:42 +00001717 case ISD::SETGE:
David Goodwinf1daf7d2009-07-08 23:10:31 +00001718 if (isLegalCmpImmediate(C-1, isThumb1Only)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00001719 CC = (CC == ISD::SETLT) ? ISD::SETLE : ISD::SETGT;
Owen Anderson825b72b2009-08-11 20:47:22 +00001720 RHS = DAG.getConstant(C-1, MVT::i32);
Evan Cheng9a2ef952007-02-02 01:53:26 +00001721 }
1722 break;
1723 case ISD::SETULT:
1724 case ISD::SETUGE:
David Goodwinf1daf7d2009-07-08 23:10:31 +00001725 if (C > 0 && isLegalCmpImmediate(C-1, isThumb1Only)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00001726 CC = (CC == ISD::SETULT) ? ISD::SETULE : ISD::SETUGT;
Owen Anderson825b72b2009-08-11 20:47:22 +00001727 RHS = DAG.getConstant(C-1, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +00001728 }
1729 break;
1730 case ISD::SETLE:
Evan Chenga8e29892007-01-19 07:51:42 +00001731 case ISD::SETGT:
David Goodwinf1daf7d2009-07-08 23:10:31 +00001732 if (isLegalCmpImmediate(C+1, isThumb1Only)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00001733 CC = (CC == ISD::SETLE) ? ISD::SETLT : ISD::SETGE;
Owen Anderson825b72b2009-08-11 20:47:22 +00001734 RHS = DAG.getConstant(C+1, MVT::i32);
Evan Cheng9a2ef952007-02-02 01:53:26 +00001735 }
1736 break;
1737 case ISD::SETULE:
1738 case ISD::SETUGT:
David Goodwinf1daf7d2009-07-08 23:10:31 +00001739 if (C < 0xffffffff && isLegalCmpImmediate(C+1, isThumb1Only)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00001740 CC = (CC == ISD::SETULE) ? ISD::SETULT : ISD::SETUGE;
Owen Anderson825b72b2009-08-11 20:47:22 +00001741 RHS = DAG.getConstant(C+1, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +00001742 }
1743 break;
1744 }
1745 }
1746 }
1747
1748 ARMCC::CondCodes CondCode = IntCCToARMCC(CC);
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00001749 ARMISD::NodeType CompareType;
1750 switch (CondCode) {
1751 default:
1752 CompareType = ARMISD::CMP;
1753 break;
1754 case ARMCC::EQ:
1755 case ARMCC::NE:
David Goodwinc0309b42009-06-29 15:33:01 +00001756 // Uses only Z Flag
1757 CompareType = ARMISD::CMPZ;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00001758 break;
1759 }
Owen Anderson825b72b2009-08-11 20:47:22 +00001760 ARMCC = DAG.getConstant(CondCode, MVT::i32);
1761 return DAG.getNode(CompareType, dl, MVT::Flag, LHS, RHS);
Evan Chenga8e29892007-01-19 07:51:42 +00001762}
1763
1764/// Returns a appropriate VFP CMP (fcmp{s|d}+fmstat) for the given operands.
Bob Wilson2dc4f542009-03-20 22:42:55 +00001765static SDValue getVFPCmp(SDValue LHS, SDValue RHS, SelectionDAG &DAG,
Dale Johannesende064702009-02-06 21:50:26 +00001766 DebugLoc dl) {
Dan Gohman475871a2008-07-27 21:46:04 +00001767 SDValue Cmp;
Evan Chenga8e29892007-01-19 07:51:42 +00001768 if (!isFloatingPointZero(RHS))
Owen Anderson825b72b2009-08-11 20:47:22 +00001769 Cmp = DAG.getNode(ARMISD::CMPFP, dl, MVT::Flag, LHS, RHS);
Evan Chenga8e29892007-01-19 07:51:42 +00001770 else
Owen Anderson825b72b2009-08-11 20:47:22 +00001771 Cmp = DAG.getNode(ARMISD::CMPFPw0, dl, MVT::Flag, LHS);
1772 return DAG.getNode(ARMISD::FMSTAT, dl, MVT::Flag, Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00001773}
1774
Dan Gohman475871a2008-07-27 21:46:04 +00001775static SDValue LowerSELECT_CC(SDValue Op, SelectionDAG &DAG,
Bob Wilson2dc4f542009-03-20 22:42:55 +00001776 const ARMSubtarget *ST) {
Owen Andersone50ed302009-08-10 22:56:29 +00001777 EVT VT = Op.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00001778 SDValue LHS = Op.getOperand(0);
1779 SDValue RHS = Op.getOperand(1);
Evan Chenga8e29892007-01-19 07:51:42 +00001780 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(4))->get();
Dan Gohman475871a2008-07-27 21:46:04 +00001781 SDValue TrueVal = Op.getOperand(2);
1782 SDValue FalseVal = Op.getOperand(3);
Dale Johannesende064702009-02-06 21:50:26 +00001783 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00001784
Owen Anderson825b72b2009-08-11 20:47:22 +00001785 if (LHS.getValueType() == MVT::i32) {
Dan Gohman475871a2008-07-27 21:46:04 +00001786 SDValue ARMCC;
Owen Anderson825b72b2009-08-11 20:47:22 +00001787 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
David Goodwinf1daf7d2009-07-08 23:10:31 +00001788 SDValue Cmp = getARMCmp(LHS, RHS, CC, ARMCC, DAG, ST->isThumb1Only(), dl);
Dale Johannesende064702009-02-06 21:50:26 +00001789 return DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, TrueVal, ARMCC, CCR,Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00001790 }
1791
1792 ARMCC::CondCodes CondCode, CondCode2;
1793 if (FPCCToARMCC(CC, CondCode, CondCode2))
1794 std::swap(TrueVal, FalseVal);
1795
Owen Anderson825b72b2009-08-11 20:47:22 +00001796 SDValue ARMCC = DAG.getConstant(CondCode, MVT::i32);
1797 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Dale Johannesende064702009-02-06 21:50:26 +00001798 SDValue Cmp = getVFPCmp(LHS, RHS, DAG, dl);
1799 SDValue Result = DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, TrueVal,
Evan Cheng0e1d3792007-07-05 07:18:20 +00001800 ARMCC, CCR, Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00001801 if (CondCode2 != ARMCC::AL) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001802 SDValue ARMCC2 = DAG.getConstant(CondCode2, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +00001803 // FIXME: Needs another CMP because flag can have but one use.
Dale Johannesende064702009-02-06 21:50:26 +00001804 SDValue Cmp2 = getVFPCmp(LHS, RHS, DAG, dl);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001805 Result = DAG.getNode(ARMISD::CMOV, dl, VT,
Dale Johannesende064702009-02-06 21:50:26 +00001806 Result, TrueVal, ARMCC2, CCR, Cmp2);
Evan Chenga8e29892007-01-19 07:51:42 +00001807 }
1808 return Result;
1809}
1810
Dan Gohman475871a2008-07-27 21:46:04 +00001811static SDValue LowerBR_CC(SDValue Op, SelectionDAG &DAG,
Bob Wilson2dc4f542009-03-20 22:42:55 +00001812 const ARMSubtarget *ST) {
Dan Gohman475871a2008-07-27 21:46:04 +00001813 SDValue Chain = Op.getOperand(0);
Evan Chenga8e29892007-01-19 07:51:42 +00001814 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(1))->get();
Dan Gohman475871a2008-07-27 21:46:04 +00001815 SDValue LHS = Op.getOperand(2);
1816 SDValue RHS = Op.getOperand(3);
1817 SDValue Dest = Op.getOperand(4);
Dale Johannesende064702009-02-06 21:50:26 +00001818 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00001819
Owen Anderson825b72b2009-08-11 20:47:22 +00001820 if (LHS.getValueType() == MVT::i32) {
Dan Gohman475871a2008-07-27 21:46:04 +00001821 SDValue ARMCC;
Owen Anderson825b72b2009-08-11 20:47:22 +00001822 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
David Goodwinf1daf7d2009-07-08 23:10:31 +00001823 SDValue Cmp = getARMCmp(LHS, RHS, CC, ARMCC, DAG, ST->isThumb1Only(), dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00001824 return DAG.getNode(ARMISD::BRCOND, dl, MVT::Other,
Dale Johannesende064702009-02-06 21:50:26 +00001825 Chain, Dest, ARMCC, CCR,Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00001826 }
1827
Owen Anderson825b72b2009-08-11 20:47:22 +00001828 assert(LHS.getValueType() == MVT::f32 || LHS.getValueType() == MVT::f64);
Evan Chenga8e29892007-01-19 07:51:42 +00001829 ARMCC::CondCodes CondCode, CondCode2;
1830 if (FPCCToARMCC(CC, CondCode, CondCode2))
1831 // Swap the LHS/RHS of the comparison if needed.
1832 std::swap(LHS, RHS);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001833
Dale Johannesende064702009-02-06 21:50:26 +00001834 SDValue Cmp = getVFPCmp(LHS, RHS, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00001835 SDValue ARMCC = DAG.getConstant(CondCode, MVT::i32);
1836 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
1837 SDVTList VTList = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +00001838 SDValue Ops[] = { Chain, Dest, ARMCC, CCR, Cmp };
Dale Johannesende064702009-02-06 21:50:26 +00001839 SDValue Res = DAG.getNode(ARMISD::BRCOND, dl, VTList, Ops, 5);
Evan Chenga8e29892007-01-19 07:51:42 +00001840 if (CondCode2 != ARMCC::AL) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001841 ARMCC = DAG.getConstant(CondCode2, MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +00001842 SDValue Ops[] = { Res, Dest, ARMCC, CCR, Res.getValue(1) };
Dale Johannesende064702009-02-06 21:50:26 +00001843 Res = DAG.getNode(ARMISD::BRCOND, dl, VTList, Ops, 5);
Evan Chenga8e29892007-01-19 07:51:42 +00001844 }
1845 return Res;
1846}
1847
Dan Gohman475871a2008-07-27 21:46:04 +00001848SDValue ARMTargetLowering::LowerBR_JT(SDValue Op, SelectionDAG &DAG) {
1849 SDValue Chain = Op.getOperand(0);
1850 SDValue Table = Op.getOperand(1);
1851 SDValue Index = Op.getOperand(2);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001852 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00001853
Owen Andersone50ed302009-08-10 22:56:29 +00001854 EVT PTy = getPointerTy();
Evan Chenga8e29892007-01-19 07:51:42 +00001855 JumpTableSDNode *JT = cast<JumpTableSDNode>(Table);
1856 ARMFunctionInfo *AFI = DAG.getMachineFunction().getInfo<ARMFunctionInfo>();
Bob Wilson3eadf002009-07-14 18:44:34 +00001857 SDValue UId = DAG.getConstant(AFI->createJumpTableUId(), PTy);
Dan Gohman475871a2008-07-27 21:46:04 +00001858 SDValue JTI = DAG.getTargetJumpTable(JT->getIndex(), PTy);
Owen Anderson825b72b2009-08-11 20:47:22 +00001859 Table = DAG.getNode(ARMISD::WrapperJT, dl, MVT::i32, JTI, UId);
Evan Chenge7c329b2009-07-28 20:53:24 +00001860 Index = DAG.getNode(ISD::MUL, dl, PTy, Index, DAG.getConstant(4, PTy));
1861 SDValue Addr = DAG.getNode(ISD::ADD, dl, PTy, Index, Table);
Evan Cheng66ac5312009-07-25 00:33:29 +00001862 if (Subtarget->isThumb2()) {
1863 // Thumb2 uses a two-level jump. That is, it jumps into the jump table
1864 // which does another jump to the destination. This also makes it easier
1865 // to translate it to TBB / TBH later.
1866 // FIXME: This might not work if the function is extremely large.
Owen Anderson825b72b2009-08-11 20:47:22 +00001867 return DAG.getNode(ARMISD::BR2_JT, dl, MVT::Other, Chain,
Evan Cheng5657c012009-07-29 02:18:14 +00001868 Addr, Op.getOperand(2), JTI, UId);
Evan Cheng66ac5312009-07-25 00:33:29 +00001869 }
Evan Cheng66ac5312009-07-25 00:33:29 +00001870 if (getTargetMachine().getRelocationModel() == Reloc::PIC_) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001871 Addr = DAG.getLoad((EVT)MVT::i32, dl, Chain, Addr, NULL, 0);
Evan Cheng66ac5312009-07-25 00:33:29 +00001872 Chain = Addr.getValue(1);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001873 Addr = DAG.getNode(ISD::ADD, dl, PTy, Addr, Table);
Owen Anderson825b72b2009-08-11 20:47:22 +00001874 return DAG.getNode(ARMISD::BR_JT, dl, MVT::Other, Chain, Addr, JTI, UId);
Evan Cheng66ac5312009-07-25 00:33:29 +00001875 } else {
1876 Addr = DAG.getLoad(PTy, dl, Chain, Addr, NULL, 0);
1877 Chain = Addr.getValue(1);
Owen Anderson825b72b2009-08-11 20:47:22 +00001878 return DAG.getNode(ARMISD::BR_JT, dl, MVT::Other, Chain, Addr, JTI, UId);
Evan Cheng66ac5312009-07-25 00:33:29 +00001879 }
Evan Chenga8e29892007-01-19 07:51:42 +00001880}
1881
Dan Gohman475871a2008-07-27 21:46:04 +00001882static SDValue LowerFP_TO_INT(SDValue Op, SelectionDAG &DAG) {
Dale Johannesende064702009-02-06 21:50:26 +00001883 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00001884 unsigned Opc =
1885 Op.getOpcode() == ISD::FP_TO_SINT ? ARMISD::FTOSI : ARMISD::FTOUI;
Owen Anderson825b72b2009-08-11 20:47:22 +00001886 Op = DAG.getNode(Opc, dl, MVT::f32, Op.getOperand(0));
1887 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32, Op);
Evan Chenga8e29892007-01-19 07:51:42 +00001888}
1889
Dan Gohman475871a2008-07-27 21:46:04 +00001890static SDValue LowerINT_TO_FP(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00001891 EVT VT = Op.getValueType();
Dale Johannesende064702009-02-06 21:50:26 +00001892 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00001893 unsigned Opc =
1894 Op.getOpcode() == ISD::SINT_TO_FP ? ARMISD::SITOF : ARMISD::UITOF;
1895
Owen Anderson825b72b2009-08-11 20:47:22 +00001896 Op = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f32, Op.getOperand(0));
Dale Johannesende064702009-02-06 21:50:26 +00001897 return DAG.getNode(Opc, dl, VT, Op);
Evan Chenga8e29892007-01-19 07:51:42 +00001898}
1899
Dan Gohman475871a2008-07-27 21:46:04 +00001900static SDValue LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) {
Evan Chenga8e29892007-01-19 07:51:42 +00001901 // Implement fcopysign with a fabs and a conditional fneg.
Dan Gohman475871a2008-07-27 21:46:04 +00001902 SDValue Tmp0 = Op.getOperand(0);
1903 SDValue Tmp1 = Op.getOperand(1);
Dale Johannesende064702009-02-06 21:50:26 +00001904 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00001905 EVT VT = Op.getValueType();
1906 EVT SrcVT = Tmp1.getValueType();
Dale Johannesende064702009-02-06 21:50:26 +00001907 SDValue AbsVal = DAG.getNode(ISD::FABS, dl, VT, Tmp0);
1908 SDValue Cmp = getVFPCmp(Tmp1, DAG.getConstantFP(0.0, SrcVT), DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00001909 SDValue ARMCC = DAG.getConstant(ARMCC::LT, MVT::i32);
1910 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Dale Johannesende064702009-02-06 21:50:26 +00001911 return DAG.getNode(ARMISD::CNEG, dl, VT, AbsVal, AbsVal, ARMCC, CCR, Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00001912}
1913
Jim Grosbach0e0da732009-05-12 23:59:14 +00001914SDValue ARMTargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) {
1915 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
1916 MFI->setFrameAddressIsTaken(true);
Owen Andersone50ed302009-08-10 22:56:29 +00001917 EVT VT = Op.getValueType();
Jim Grosbach0e0da732009-05-12 23:59:14 +00001918 DebugLoc dl = Op.getDebugLoc(); // FIXME probably not meaningful
1919 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Evan Chengcd828612009-06-18 23:14:30 +00001920 unsigned FrameReg = (Subtarget->isThumb() || Subtarget->isTargetDarwin())
Jim Grosbach0e0da732009-05-12 23:59:14 +00001921 ? ARM::R7 : ARM::R11;
1922 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg, VT);
1923 while (Depth--)
1924 FrameAddr = DAG.getLoad(VT, dl, DAG.getEntryNode(), FrameAddr, NULL, 0);
1925 return FrameAddr;
1926}
1927
Dan Gohman475871a2008-07-27 21:46:04 +00001928SDValue
Dale Johannesen0f502f62009-02-03 22:26:09 +00001929ARMTargetLowering::EmitTargetCodeForMemcpy(SelectionDAG &DAG, DebugLoc dl,
Dan Gohman475871a2008-07-27 21:46:04 +00001930 SDValue Chain,
1931 SDValue Dst, SDValue Src,
1932 SDValue Size, unsigned Align,
Dan Gohman707e0182008-04-12 04:36:06 +00001933 bool AlwaysInline,
Dan Gohman1f13c682008-04-28 17:15:20 +00001934 const Value *DstSV, uint64_t DstSVOff,
1935 const Value *SrcSV, uint64_t SrcSVOff){
Evan Cheng4102eb52007-10-22 22:11:27 +00001936 // Do repeated 4-byte loads and stores. To be improved.
Dan Gohman707e0182008-04-12 04:36:06 +00001937 // This requires 4-byte alignment.
1938 if ((Align & 3) != 0)
Dan Gohman475871a2008-07-27 21:46:04 +00001939 return SDValue();
Dan Gohman707e0182008-04-12 04:36:06 +00001940 // This requires the copy size to be a constant, preferrably
1941 // within a subtarget-specific limit.
1942 ConstantSDNode *ConstantSize = dyn_cast<ConstantSDNode>(Size);
1943 if (!ConstantSize)
Dan Gohman475871a2008-07-27 21:46:04 +00001944 return SDValue();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001945 uint64_t SizeVal = ConstantSize->getZExtValue();
Dan Gohman707e0182008-04-12 04:36:06 +00001946 if (!AlwaysInline && SizeVal > getSubtarget()->getMaxInlineSizeThreshold())
Dan Gohman475871a2008-07-27 21:46:04 +00001947 return SDValue();
Dan Gohman707e0182008-04-12 04:36:06 +00001948
1949 unsigned BytesLeft = SizeVal & 3;
1950 unsigned NumMemOps = SizeVal >> 2;
Dale Johannesen8dd86c12007-05-17 21:31:21 +00001951 unsigned EmittedNumMemOps = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +00001952 EVT VT = MVT::i32;
Dale Johannesen8dd86c12007-05-17 21:31:21 +00001953 unsigned VTSize = 4;
Evan Cheng4102eb52007-10-22 22:11:27 +00001954 unsigned i = 0;
Evan Chenge5e7ce42007-05-18 01:19:57 +00001955 const unsigned MAX_LOADS_IN_LDM = 6;
Dan Gohman475871a2008-07-27 21:46:04 +00001956 SDValue TFOps[MAX_LOADS_IN_LDM];
1957 SDValue Loads[MAX_LOADS_IN_LDM];
Dan Gohman1f13c682008-04-28 17:15:20 +00001958 uint64_t SrcOff = 0, DstOff = 0;
Dale Johannesen8dd86c12007-05-17 21:31:21 +00001959
Evan Cheng4102eb52007-10-22 22:11:27 +00001960 // Emit up to MAX_LOADS_IN_LDM loads, then a TokenFactor barrier, then the
1961 // same number of stores. The loads and stores will get combined into
Dale Johannesen8dd86c12007-05-17 21:31:21 +00001962 // ldm/stm later on.
Evan Cheng4102eb52007-10-22 22:11:27 +00001963 while (EmittedNumMemOps < NumMemOps) {
1964 for (i = 0;
1965 i < MAX_LOADS_IN_LDM && EmittedNumMemOps + i < NumMemOps; ++i) {
Dale Johannesen0f502f62009-02-03 22:26:09 +00001966 Loads[i] = DAG.getLoad(VT, dl, Chain,
Owen Anderson825b72b2009-08-11 20:47:22 +00001967 DAG.getNode(ISD::ADD, dl, MVT::i32, Src,
1968 DAG.getConstant(SrcOff, MVT::i32)),
Dan Gohman1f13c682008-04-28 17:15:20 +00001969 SrcSV, SrcSVOff + SrcOff);
Evan Cheng4102eb52007-10-22 22:11:27 +00001970 TFOps[i] = Loads[i].getValue(1);
Dale Johannesen8dd86c12007-05-17 21:31:21 +00001971 SrcOff += VTSize;
1972 }
Owen Anderson825b72b2009-08-11 20:47:22 +00001973 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, &TFOps[0], i);
Dale Johannesen8dd86c12007-05-17 21:31:21 +00001974
Evan Cheng4102eb52007-10-22 22:11:27 +00001975 for (i = 0;
1976 i < MAX_LOADS_IN_LDM && EmittedNumMemOps + i < NumMemOps; ++i) {
Dale Johannesen0f502f62009-02-03 22:26:09 +00001977 TFOps[i] = DAG.getStore(Chain, dl, Loads[i],
Owen Anderson825b72b2009-08-11 20:47:22 +00001978 DAG.getNode(ISD::ADD, dl, MVT::i32, Dst,
1979 DAG.getConstant(DstOff, MVT::i32)),
Dan Gohman1f13c682008-04-28 17:15:20 +00001980 DstSV, DstSVOff + DstOff);
Dale Johannesen8dd86c12007-05-17 21:31:21 +00001981 DstOff += VTSize;
1982 }
Owen Anderson825b72b2009-08-11 20:47:22 +00001983 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, &TFOps[0], i);
Evan Cheng4102eb52007-10-22 22:11:27 +00001984
Dale Johannesen8dd86c12007-05-17 21:31:21 +00001985 EmittedNumMemOps += i;
1986 }
1987
Bob Wilson2dc4f542009-03-20 22:42:55 +00001988 if (BytesLeft == 0)
Evan Cheng4102eb52007-10-22 22:11:27 +00001989 return Chain;
1990
1991 // Issue loads / stores for the trailing (1 - 3) bytes.
1992 unsigned BytesLeftSave = BytesLeft;
1993 i = 0;
1994 while (BytesLeft) {
1995 if (BytesLeft >= 2) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001996 VT = MVT::i16;
Evan Cheng4102eb52007-10-22 22:11:27 +00001997 VTSize = 2;
1998 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +00001999 VT = MVT::i8;
Evan Cheng4102eb52007-10-22 22:11:27 +00002000 VTSize = 1;
2001 }
2002
Dale Johannesen0f502f62009-02-03 22:26:09 +00002003 Loads[i] = DAG.getLoad(VT, dl, Chain,
Owen Anderson825b72b2009-08-11 20:47:22 +00002004 DAG.getNode(ISD::ADD, dl, MVT::i32, Src,
2005 DAG.getConstant(SrcOff, MVT::i32)),
Dan Gohman1f13c682008-04-28 17:15:20 +00002006 SrcSV, SrcSVOff + SrcOff);
Evan Cheng4102eb52007-10-22 22:11:27 +00002007 TFOps[i] = Loads[i].getValue(1);
2008 ++i;
2009 SrcOff += VTSize;
2010 BytesLeft -= VTSize;
2011 }
Owen Anderson825b72b2009-08-11 20:47:22 +00002012 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, &TFOps[0], i);
Evan Cheng4102eb52007-10-22 22:11:27 +00002013
2014 i = 0;
2015 BytesLeft = BytesLeftSave;
2016 while (BytesLeft) {
2017 if (BytesLeft >= 2) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002018 VT = MVT::i16;
Evan Cheng4102eb52007-10-22 22:11:27 +00002019 VTSize = 2;
2020 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +00002021 VT = MVT::i8;
Evan Cheng4102eb52007-10-22 22:11:27 +00002022 VTSize = 1;
2023 }
2024
Dale Johannesen0f502f62009-02-03 22:26:09 +00002025 TFOps[i] = DAG.getStore(Chain, dl, Loads[i],
Owen Anderson825b72b2009-08-11 20:47:22 +00002026 DAG.getNode(ISD::ADD, dl, MVT::i32, Dst,
2027 DAG.getConstant(DstOff, MVT::i32)),
Dan Gohman1f13c682008-04-28 17:15:20 +00002028 DstSV, DstSVOff + DstOff);
Evan Cheng4102eb52007-10-22 22:11:27 +00002029 ++i;
2030 DstOff += VTSize;
2031 BytesLeft -= VTSize;
2032 }
Owen Anderson825b72b2009-08-11 20:47:22 +00002033 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, &TFOps[0], i);
Dale Johannesen8dd86c12007-05-17 21:31:21 +00002034}
2035
Duncan Sands1607f052008-12-01 11:39:25 +00002036static SDValue ExpandBIT_CONVERT(SDNode *N, SelectionDAG &DAG) {
Dan Gohman475871a2008-07-27 21:46:04 +00002037 SDValue Op = N->getOperand(0);
Dale Johannesende064702009-02-06 21:50:26 +00002038 DebugLoc dl = N->getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00002039 if (N->getValueType(0) == MVT::f64) {
Evan Chengc7c77292008-11-04 19:57:48 +00002040 // Turn i64->f64 into FMDRR.
Owen Anderson825b72b2009-08-11 20:47:22 +00002041 SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, Op,
2042 DAG.getConstant(0, MVT::i32));
2043 SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, Op,
2044 DAG.getConstant(1, MVT::i32));
2045 return DAG.getNode(ARMISD::FMDRR, dl, MVT::f64, Lo, Hi);
Evan Chengc7c77292008-11-04 19:57:48 +00002046 }
Bob Wilson2dc4f542009-03-20 22:42:55 +00002047
Evan Chengc7c77292008-11-04 19:57:48 +00002048 // Turn f64->i64 into FMRRD.
Bob Wilson2dc4f542009-03-20 22:42:55 +00002049 SDValue Cvt = DAG.getNode(ARMISD::FMRRD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00002050 DAG.getVTList(MVT::i32, MVT::i32), &Op, 1);
Bob Wilson2dc4f542009-03-20 22:42:55 +00002051
Chris Lattner27a6c732007-11-24 07:07:01 +00002052 // Merge the pieces into a single i64 value.
Owen Anderson825b72b2009-08-11 20:47:22 +00002053 return DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Cvt, Cvt.getValue(1));
Chris Lattner27a6c732007-11-24 07:07:01 +00002054}
2055
Bob Wilson5bafff32009-06-22 23:27:02 +00002056/// getZeroVector - Returns a vector of specified type with all zero elements.
2057///
Owen Andersone50ed302009-08-10 22:56:29 +00002058static SDValue getZeroVector(EVT VT, SelectionDAG &DAG, DebugLoc dl) {
Bob Wilson5bafff32009-06-22 23:27:02 +00002059 assert(VT.isVector() && "Expected a vector type");
2060
2061 // Zero vectors are used to represent vector negation and in those cases
2062 // will be implemented with the NEON VNEG instruction. However, VNEG does
2063 // not support i64 elements, so sometimes the zero vectors will need to be
2064 // explicitly constructed. For those cases, and potentially other uses in
2065 // the future, always build zero vectors as <4 x i32> or <2 x i32> bitcasted
2066 // to their dest type. This ensures they get CSE'd.
2067 SDValue Vec;
Owen Anderson825b72b2009-08-11 20:47:22 +00002068 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00002069 if (VT.getSizeInBits() == 64)
Owen Anderson825b72b2009-08-11 20:47:22 +00002070 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i32, Cst, Cst);
Bob Wilson5bafff32009-06-22 23:27:02 +00002071 else
Owen Anderson825b72b2009-08-11 20:47:22 +00002072 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
Bob Wilson5bafff32009-06-22 23:27:02 +00002073
2074 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vec);
2075}
2076
2077/// getOnesVector - Returns a vector of specified type with all bits set.
2078///
Owen Andersone50ed302009-08-10 22:56:29 +00002079static SDValue getOnesVector(EVT VT, SelectionDAG &DAG, DebugLoc dl) {
Bob Wilson5bafff32009-06-22 23:27:02 +00002080 assert(VT.isVector() && "Expected a vector type");
2081
2082 // Always build ones vectors as <4 x i32> or <2 x i32> bitcasted to their dest
2083 // type. This ensures they get CSE'd.
2084 SDValue Vec;
Owen Anderson825b72b2009-08-11 20:47:22 +00002085 SDValue Cst = DAG.getTargetConstant(~0U, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00002086 if (VT.getSizeInBits() == 64)
Owen Anderson825b72b2009-08-11 20:47:22 +00002087 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i32, Cst, Cst);
Bob Wilson5bafff32009-06-22 23:27:02 +00002088 else
Owen Anderson825b72b2009-08-11 20:47:22 +00002089 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
Bob Wilson5bafff32009-06-22 23:27:02 +00002090
2091 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vec);
2092}
2093
2094static SDValue LowerShift(SDNode *N, SelectionDAG &DAG,
2095 const ARMSubtarget *ST) {
Owen Andersone50ed302009-08-10 22:56:29 +00002096 EVT VT = N->getValueType(0);
Bob Wilson5bafff32009-06-22 23:27:02 +00002097 DebugLoc dl = N->getDebugLoc();
2098
2099 // Lower vector shifts on NEON to use VSHL.
2100 if (VT.isVector()) {
2101 assert(ST->hasNEON() && "unexpected vector shift");
2102
2103 // Left shifts translate directly to the vshiftu intrinsic.
2104 if (N->getOpcode() == ISD::SHL)
2105 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00002106 DAG.getConstant(Intrinsic::arm_neon_vshiftu, MVT::i32),
Bob Wilson5bafff32009-06-22 23:27:02 +00002107 N->getOperand(0), N->getOperand(1));
2108
2109 assert((N->getOpcode() == ISD::SRA ||
2110 N->getOpcode() == ISD::SRL) && "unexpected vector shift opcode");
2111
2112 // NEON uses the same intrinsics for both left and right shifts. For
2113 // right shifts, the shift amounts are negative, so negate the vector of
2114 // shift amounts.
Owen Andersone50ed302009-08-10 22:56:29 +00002115 EVT ShiftVT = N->getOperand(1).getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00002116 SDValue NegatedCount = DAG.getNode(ISD::SUB, dl, ShiftVT,
2117 getZeroVector(ShiftVT, DAG, dl),
2118 N->getOperand(1));
2119 Intrinsic::ID vshiftInt = (N->getOpcode() == ISD::SRA ?
2120 Intrinsic::arm_neon_vshifts :
2121 Intrinsic::arm_neon_vshiftu);
2122 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00002123 DAG.getConstant(vshiftInt, MVT::i32),
Bob Wilson5bafff32009-06-22 23:27:02 +00002124 N->getOperand(0), NegatedCount);
2125 }
2126
Owen Anderson825b72b2009-08-11 20:47:22 +00002127 assert(VT == MVT::i64 &&
Chris Lattner27a6c732007-11-24 07:07:01 +00002128 (N->getOpcode() == ISD::SRL || N->getOpcode() == ISD::SRA) &&
2129 "Unknown shift to lower!");
Duncan Sands1607f052008-12-01 11:39:25 +00002130
Chris Lattner27a6c732007-11-24 07:07:01 +00002131 // We only lower SRA, SRL of 1 here, all others use generic lowering.
2132 if (!isa<ConstantSDNode>(N->getOperand(1)) ||
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002133 cast<ConstantSDNode>(N->getOperand(1))->getZExtValue() != 1)
Duncan Sands1607f052008-12-01 11:39:25 +00002134 return SDValue();
Bob Wilson2dc4f542009-03-20 22:42:55 +00002135
Chris Lattner27a6c732007-11-24 07:07:01 +00002136 // If we are in thumb mode, we don't have RRX.
David Goodwinf1daf7d2009-07-08 23:10:31 +00002137 if (ST->isThumb1Only()) return SDValue();
Bob Wilson2dc4f542009-03-20 22:42:55 +00002138
Chris Lattner27a6c732007-11-24 07:07:01 +00002139 // Okay, we have a 64-bit SRA or SRL of 1. Lower this to an RRX expr.
Owen Anderson825b72b2009-08-11 20:47:22 +00002140 SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(0),
2141 DAG.getConstant(0, MVT::i32));
2142 SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(0),
2143 DAG.getConstant(1, MVT::i32));
Bob Wilson2dc4f542009-03-20 22:42:55 +00002144
Chris Lattner27a6c732007-11-24 07:07:01 +00002145 // First, build a SRA_FLAG/SRL_FLAG op, which shifts the top part by one and
2146 // captures the result into a carry flag.
2147 unsigned Opc = N->getOpcode() == ISD::SRL ? ARMISD::SRL_FLAG:ARMISD::SRA_FLAG;
Owen Anderson825b72b2009-08-11 20:47:22 +00002148 Hi = DAG.getNode(Opc, dl, DAG.getVTList(MVT::i32, MVT::Flag), &Hi, 1);
Bob Wilson2dc4f542009-03-20 22:42:55 +00002149
Chris Lattner27a6c732007-11-24 07:07:01 +00002150 // The low part is an ARMISD::RRX operand, which shifts the carry in.
Owen Anderson825b72b2009-08-11 20:47:22 +00002151 Lo = DAG.getNode(ARMISD::RRX, dl, MVT::i32, Lo, Hi.getValue(1));
Bob Wilson2dc4f542009-03-20 22:42:55 +00002152
Chris Lattner27a6c732007-11-24 07:07:01 +00002153 // Merge the pieces into a single i64 value.
Owen Anderson825b72b2009-08-11 20:47:22 +00002154 return DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Lo, Hi);
Chris Lattner27a6c732007-11-24 07:07:01 +00002155}
2156
Bob Wilson5bafff32009-06-22 23:27:02 +00002157static SDValue LowerVSETCC(SDValue Op, SelectionDAG &DAG) {
2158 SDValue TmpOp0, TmpOp1;
2159 bool Invert = false;
2160 bool Swap = false;
2161 unsigned Opc = 0;
2162
2163 SDValue Op0 = Op.getOperand(0);
2164 SDValue Op1 = Op.getOperand(1);
2165 SDValue CC = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00002166 EVT VT = Op.getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00002167 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
2168 DebugLoc dl = Op.getDebugLoc();
2169
2170 if (Op.getOperand(1).getValueType().isFloatingPoint()) {
2171 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002172 default: llvm_unreachable("Illegal FP comparison"); break;
Bob Wilson5bafff32009-06-22 23:27:02 +00002173 case ISD::SETUNE:
2174 case ISD::SETNE: Invert = true; // Fallthrough
2175 case ISD::SETOEQ:
2176 case ISD::SETEQ: Opc = ARMISD::VCEQ; break;
2177 case ISD::SETOLT:
2178 case ISD::SETLT: Swap = true; // Fallthrough
2179 case ISD::SETOGT:
2180 case ISD::SETGT: Opc = ARMISD::VCGT; break;
2181 case ISD::SETOLE:
2182 case ISD::SETLE: Swap = true; // Fallthrough
2183 case ISD::SETOGE:
2184 case ISD::SETGE: Opc = ARMISD::VCGE; break;
2185 case ISD::SETUGE: Swap = true; // Fallthrough
2186 case ISD::SETULE: Invert = true; Opc = ARMISD::VCGT; break;
2187 case ISD::SETUGT: Swap = true; // Fallthrough
2188 case ISD::SETULT: Invert = true; Opc = ARMISD::VCGE; break;
2189 case ISD::SETUEQ: Invert = true; // Fallthrough
2190 case ISD::SETONE:
2191 // Expand this to (OLT | OGT).
2192 TmpOp0 = Op0;
2193 TmpOp1 = Op1;
2194 Opc = ISD::OR;
2195 Op0 = DAG.getNode(ARMISD::VCGT, dl, VT, TmpOp1, TmpOp0);
2196 Op1 = DAG.getNode(ARMISD::VCGT, dl, VT, TmpOp0, TmpOp1);
2197 break;
2198 case ISD::SETUO: Invert = true; // Fallthrough
2199 case ISD::SETO:
2200 // Expand this to (OLT | OGE).
2201 TmpOp0 = Op0;
2202 TmpOp1 = Op1;
2203 Opc = ISD::OR;
2204 Op0 = DAG.getNode(ARMISD::VCGT, dl, VT, TmpOp1, TmpOp0);
2205 Op1 = DAG.getNode(ARMISD::VCGE, dl, VT, TmpOp0, TmpOp1);
2206 break;
2207 }
2208 } else {
2209 // Integer comparisons.
2210 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002211 default: llvm_unreachable("Illegal integer comparison"); break;
Bob Wilson5bafff32009-06-22 23:27:02 +00002212 case ISD::SETNE: Invert = true;
2213 case ISD::SETEQ: Opc = ARMISD::VCEQ; break;
2214 case ISD::SETLT: Swap = true;
2215 case ISD::SETGT: Opc = ARMISD::VCGT; break;
2216 case ISD::SETLE: Swap = true;
2217 case ISD::SETGE: Opc = ARMISD::VCGE; break;
2218 case ISD::SETULT: Swap = true;
2219 case ISD::SETUGT: Opc = ARMISD::VCGTU; break;
2220 case ISD::SETULE: Swap = true;
2221 case ISD::SETUGE: Opc = ARMISD::VCGEU; break;
2222 }
2223
Nick Lewycky7f6aa2b2009-07-08 03:04:38 +00002224 // Detect VTST (Vector Test Bits) = icmp ne (and (op0, op1), zero).
Bob Wilson5bafff32009-06-22 23:27:02 +00002225 if (Opc == ARMISD::VCEQ) {
2226
2227 SDValue AndOp;
2228 if (ISD::isBuildVectorAllZeros(Op1.getNode()))
2229 AndOp = Op0;
2230 else if (ISD::isBuildVectorAllZeros(Op0.getNode()))
2231 AndOp = Op1;
2232
2233 // Ignore bitconvert.
2234 if (AndOp.getNode() && AndOp.getOpcode() == ISD::BIT_CONVERT)
2235 AndOp = AndOp.getOperand(0);
2236
2237 if (AndOp.getNode() && AndOp.getOpcode() == ISD::AND) {
2238 Opc = ARMISD::VTST;
2239 Op0 = DAG.getNode(ISD::BIT_CONVERT, dl, VT, AndOp.getOperand(0));
2240 Op1 = DAG.getNode(ISD::BIT_CONVERT, dl, VT, AndOp.getOperand(1));
2241 Invert = !Invert;
2242 }
2243 }
2244 }
2245
2246 if (Swap)
2247 std::swap(Op0, Op1);
2248
2249 SDValue Result = DAG.getNode(Opc, dl, VT, Op0, Op1);
2250
2251 if (Invert)
2252 Result = DAG.getNOT(dl, Result, VT);
2253
2254 return Result;
2255}
2256
2257/// isVMOVSplat - Check if the specified splat value corresponds to an immediate
2258/// VMOV instruction, and if so, return the constant being splatted.
2259static SDValue isVMOVSplat(uint64_t SplatBits, uint64_t SplatUndef,
2260 unsigned SplatBitSize, SelectionDAG &DAG) {
2261 switch (SplatBitSize) {
2262 case 8:
2263 // Any 1-byte value is OK.
2264 assert((SplatBits & ~0xff) == 0 && "one byte splat value is too big");
Owen Anderson825b72b2009-08-11 20:47:22 +00002265 return DAG.getTargetConstant(SplatBits, MVT::i8);
Bob Wilson5bafff32009-06-22 23:27:02 +00002266
2267 case 16:
2268 // NEON's 16-bit VMOV supports splat values where only one byte is nonzero.
2269 if ((SplatBits & ~0xff) == 0 ||
2270 (SplatBits & ~0xff00) == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00002271 return DAG.getTargetConstant(SplatBits, MVT::i16);
Bob Wilson5bafff32009-06-22 23:27:02 +00002272 break;
2273
2274 case 32:
2275 // NEON's 32-bit VMOV supports splat values where:
2276 // * only one byte is nonzero, or
2277 // * the least significant byte is 0xff and the second byte is nonzero, or
2278 // * the least significant 2 bytes are 0xff and the third is nonzero.
2279 if ((SplatBits & ~0xff) == 0 ||
2280 (SplatBits & ~0xff00) == 0 ||
2281 (SplatBits & ~0xff0000) == 0 ||
2282 (SplatBits & ~0xff000000) == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00002283 return DAG.getTargetConstant(SplatBits, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00002284
2285 if ((SplatBits & ~0xffff) == 0 &&
2286 ((SplatBits | SplatUndef) & 0xff) == 0xff)
Owen Anderson825b72b2009-08-11 20:47:22 +00002287 return DAG.getTargetConstant(SplatBits | 0xff, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00002288
2289 if ((SplatBits & ~0xffffff) == 0 &&
2290 ((SplatBits | SplatUndef) & 0xffff) == 0xffff)
Owen Anderson825b72b2009-08-11 20:47:22 +00002291 return DAG.getTargetConstant(SplatBits | 0xffff, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00002292
2293 // Note: there are a few 32-bit splat values (specifically: 00ffff00,
2294 // ff000000, ff0000ff, and ffff00ff) that are valid for VMOV.I64 but not
2295 // VMOV.I32. A (very) minor optimization would be to replicate the value
2296 // and fall through here to test for a valid 64-bit splat. But, then the
2297 // caller would also need to check and handle the change in size.
2298 break;
2299
2300 case 64: {
2301 // NEON has a 64-bit VMOV splat where each byte is either 0 or 0xff.
2302 uint64_t BitMask = 0xff;
2303 uint64_t Val = 0;
2304 for (int ByteNum = 0; ByteNum < 8; ++ByteNum) {
2305 if (((SplatBits | SplatUndef) & BitMask) == BitMask)
2306 Val |= BitMask;
2307 else if ((SplatBits & BitMask) != 0)
2308 return SDValue();
2309 BitMask <<= 8;
2310 }
Owen Anderson825b72b2009-08-11 20:47:22 +00002311 return DAG.getTargetConstant(Val, MVT::i64);
Bob Wilson5bafff32009-06-22 23:27:02 +00002312 }
2313
2314 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00002315 llvm_unreachable("unexpected size for isVMOVSplat");
Bob Wilson5bafff32009-06-22 23:27:02 +00002316 break;
2317 }
2318
2319 return SDValue();
2320}
2321
2322/// getVMOVImm - If this is a build_vector of constants which can be
2323/// formed by using a VMOV instruction of the specified element size,
2324/// return the constant being splatted. The ByteSize field indicates the
2325/// number of bytes of each element [1248].
2326SDValue ARM::getVMOVImm(SDNode *N, unsigned ByteSize, SelectionDAG &DAG) {
2327 BuildVectorSDNode *BVN = dyn_cast<BuildVectorSDNode>(N);
2328 APInt SplatBits, SplatUndef;
2329 unsigned SplatBitSize;
2330 bool HasAnyUndefs;
2331 if (! BVN || ! BVN->isConstantSplat(SplatBits, SplatUndef, SplatBitSize,
2332 HasAnyUndefs, ByteSize * 8))
2333 return SDValue();
2334
2335 if (SplatBitSize > ByteSize * 8)
2336 return SDValue();
2337
2338 return isVMOVSplat(SplatBits.getZExtValue(), SplatUndef.getZExtValue(),
2339 SplatBitSize, DAG);
2340}
2341
Bob Wilson8bb9e482009-07-26 00:39:34 +00002342/// isVREVMask - Check if a vector shuffle corresponds to a VREV
2343/// instruction with the specified blocksize. (The order of the elements
2344/// within each block of the vector is reversed.)
Bob Wilsond8e17572009-08-12 22:31:50 +00002345static bool isVREVMask(ShuffleVectorSDNode *N, unsigned BlockSize) {
Bob Wilson8bb9e482009-07-26 00:39:34 +00002346 assert((BlockSize==16 || BlockSize==32 || BlockSize==64) &&
2347 "Only possible block sizes for VREV are: 16, 32, 64");
2348
Owen Andersone50ed302009-08-10 22:56:29 +00002349 EVT VT = N->getValueType(0);
Bob Wilson8bb9e482009-07-26 00:39:34 +00002350 unsigned NumElts = VT.getVectorNumElements();
2351 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
2352 unsigned BlockElts = N->getMaskElt(0) + 1;
2353
2354 if (BlockSize <= EltSz || BlockSize != BlockElts * EltSz)
2355 return false;
2356
2357 for (unsigned i = 0; i < NumElts; ++i) {
2358 if ((unsigned) N->getMaskElt(i) !=
2359 (i - i%BlockElts) + (BlockElts - 1 - i%BlockElts))
2360 return false;
2361 }
2362
2363 return true;
2364}
2365
Owen Andersone50ed302009-08-10 22:56:29 +00002366static SDValue BuildSplat(SDValue Val, EVT VT, SelectionDAG &DAG, DebugLoc dl) {
Bob Wilson5bafff32009-06-22 23:27:02 +00002367 // Canonicalize all-zeros and all-ones vectors.
Bob Wilsond06791f2009-08-13 01:57:47 +00002368 ConstantSDNode *ConstVal = cast<ConstantSDNode>(Val.getNode());
Bob Wilson5bafff32009-06-22 23:27:02 +00002369 if (ConstVal->isNullValue())
2370 return getZeroVector(VT, DAG, dl);
2371 if (ConstVal->isAllOnesValue())
2372 return getOnesVector(VT, DAG, dl);
2373
Owen Andersone50ed302009-08-10 22:56:29 +00002374 EVT CanonicalVT;
Bob Wilson5bafff32009-06-22 23:27:02 +00002375 if (VT.is64BitVector()) {
2376 switch (Val.getValueType().getSizeInBits()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002377 case 8: CanonicalVT = MVT::v8i8; break;
2378 case 16: CanonicalVT = MVT::v4i16; break;
2379 case 32: CanonicalVT = MVT::v2i32; break;
2380 case 64: CanonicalVT = MVT::v1i64; break;
Torok Edwinc23197a2009-07-14 16:55:14 +00002381 default: llvm_unreachable("unexpected splat element type"); break;
Bob Wilson5bafff32009-06-22 23:27:02 +00002382 }
2383 } else {
2384 assert(VT.is128BitVector() && "unknown splat vector size");
2385 switch (Val.getValueType().getSizeInBits()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002386 case 8: CanonicalVT = MVT::v16i8; break;
2387 case 16: CanonicalVT = MVT::v8i16; break;
2388 case 32: CanonicalVT = MVT::v4i32; break;
2389 case 64: CanonicalVT = MVT::v2i64; break;
Torok Edwinc23197a2009-07-14 16:55:14 +00002390 default: llvm_unreachable("unexpected splat element type"); break;
Bob Wilson5bafff32009-06-22 23:27:02 +00002391 }
2392 }
2393
2394 // Build a canonical splat for this value.
2395 SmallVector<SDValue, 8> Ops;
2396 Ops.assign(CanonicalVT.getVectorNumElements(), Val);
2397 SDValue Res = DAG.getNode(ISD::BUILD_VECTOR, dl, CanonicalVT, &Ops[0],
2398 Ops.size());
2399 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Res);
2400}
2401
2402// If this is a case we can't handle, return null and let the default
2403// expansion code take care of it.
2404static SDValue LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) {
Bob Wilsond06791f2009-08-13 01:57:47 +00002405 BuildVectorSDNode *BVN = cast<BuildVectorSDNode>(Op.getNode());
Bob Wilson5bafff32009-06-22 23:27:02 +00002406 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00002407 EVT VT = Op.getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00002408
2409 APInt SplatBits, SplatUndef;
2410 unsigned SplatBitSize;
2411 bool HasAnyUndefs;
2412 if (BVN->isConstantSplat(SplatBits, SplatUndef, SplatBitSize, HasAnyUndefs)) {
2413 SDValue Val = isVMOVSplat(SplatBits.getZExtValue(),
2414 SplatUndef.getZExtValue(), SplatBitSize, DAG);
2415 if (Val.getNode())
Bob Wilsoncf661e22009-07-30 00:31:25 +00002416 return BuildSplat(Val, VT, DAG, dl);
2417 }
2418
2419 // If there are only 2 elements in a 128-bit vector, insert them into an
2420 // undef vector. This handles the common case for 128-bit vector argument
2421 // passing, where the insertions should be translated to subreg accesses
2422 // with no real instructions.
2423 if (VT.is128BitVector() && Op.getNumOperands() == 2) {
2424 SDValue Val = DAG.getUNDEF(VT);
2425 SDValue Op0 = Op.getOperand(0);
2426 SDValue Op1 = Op.getOperand(1);
2427 if (Op0.getOpcode() != ISD::UNDEF)
2428 Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, Val, Op0,
2429 DAG.getIntPtrConstant(0));
2430 if (Op1.getOpcode() != ISD::UNDEF)
2431 Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, Val, Op1,
2432 DAG.getIntPtrConstant(1));
2433 return Val;
Bob Wilson5bafff32009-06-22 23:27:02 +00002434 }
2435
2436 return SDValue();
2437}
2438
2439static SDValue LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) {
Bob Wilsond06791f2009-08-13 01:57:47 +00002440 ShuffleVectorSDNode *SVN = cast<ShuffleVectorSDNode>(Op.getNode());
Bob Wilsond8e17572009-08-12 22:31:50 +00002441 DebugLoc dl = Op.getDebugLoc();
2442 EVT VT = Op.getValueType();
2443
Bob Wilson28865062009-08-13 02:13:04 +00002444 // Convert shuffles that are directly supported on NEON to target-specific
2445 // DAG nodes, instead of keeping them as shuffles and matching them again
2446 // during code selection. This is more efficient and avoids the possibility
2447 // of inconsistencies between legalization and selection.
Bob Wilsonbfcbb502009-08-13 06:01:30 +00002448 // FIXME: floating-point vectors should be canonicalized to integer vectors
2449 // of the same time so that they get CSEd properly.
Bob Wilson0ce37102009-08-14 05:08:32 +00002450 if (SVN->isSplat()) {
2451 int Lane = SVN->getSplatIndex();
2452 if (Lane != 0)
2453 return DAG.getNode(ARMISD::VDUPLANE, dl, VT, SVN->getOperand(0),
2454 DAG.getConstant(Lane, MVT::i32));
2455 }
Bob Wilsond8e17572009-08-12 22:31:50 +00002456 if (isVREVMask(SVN, 64))
2457 return DAG.getNode(ARMISD::VREV64, dl, VT, SVN->getOperand(0));
2458 if (isVREVMask(SVN, 32))
2459 return DAG.getNode(ARMISD::VREV32, dl, VT, SVN->getOperand(0));
2460 if (isVREVMask(SVN, 16))
2461 return DAG.getNode(ARMISD::VREV16, dl, VT, SVN->getOperand(0));
2462
Bob Wilson5bafff32009-06-22 23:27:02 +00002463 return Op;
2464}
2465
2466static SDValue LowerSCALAR_TO_VECTOR(SDValue Op, SelectionDAG &DAG) {
2467 return Op;
2468}
2469
2470static SDValue LowerEXTRACT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00002471 EVT VT = Op.getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00002472 DebugLoc dl = Op.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00002473 assert((VT == MVT::i8 || VT == MVT::i16) &&
Bob Wilson5bafff32009-06-22 23:27:02 +00002474 "unexpected type for custom-lowering vector extract");
2475 SDValue Vec = Op.getOperand(0);
2476 SDValue Lane = Op.getOperand(1);
Owen Anderson825b72b2009-08-11 20:47:22 +00002477 Op = DAG.getNode(ARMISD::VGETLANEu, dl, MVT::i32, Vec, Lane);
2478 Op = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Op, DAG.getValueType(VT));
Bob Wilson5bafff32009-06-22 23:27:02 +00002479 return DAG.getNode(ISD::TRUNCATE, dl, VT, Op);
2480}
2481
Bob Wilsona6d65862009-08-03 20:36:38 +00002482static SDValue LowerCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) {
2483 // The only time a CONCAT_VECTORS operation can have legal types is when
2484 // two 64-bit vectors are concatenated to a 128-bit vector.
2485 assert(Op.getValueType().is128BitVector() && Op.getNumOperands() == 2 &&
2486 "unexpected CONCAT_VECTORS");
2487 DebugLoc dl = Op.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00002488 SDValue Val = DAG.getUNDEF(MVT::v2f64);
Bob Wilsona6d65862009-08-03 20:36:38 +00002489 SDValue Op0 = Op.getOperand(0);
2490 SDValue Op1 = Op.getOperand(1);
2491 if (Op0.getOpcode() != ISD::UNDEF)
Owen Anderson825b72b2009-08-11 20:47:22 +00002492 Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Val,
2493 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f64, Op0),
Bob Wilsona6d65862009-08-03 20:36:38 +00002494 DAG.getIntPtrConstant(0));
2495 if (Op1.getOpcode() != ISD::UNDEF)
Owen Anderson825b72b2009-08-11 20:47:22 +00002496 Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Val,
2497 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f64, Op1),
Bob Wilsona6d65862009-08-03 20:36:38 +00002498 DAG.getIntPtrConstant(1));
2499 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), Val);
Bob Wilson5bafff32009-06-22 23:27:02 +00002500}
2501
Dan Gohman475871a2008-07-27 21:46:04 +00002502SDValue ARMTargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) {
Evan Chenga8e29892007-01-19 07:51:42 +00002503 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002504 default: llvm_unreachable("Don't know how to custom lower this!");
Evan Chenga8e29892007-01-19 07:51:42 +00002505 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00002506 case ISD::GlobalAddress:
2507 return Subtarget->isTargetDarwin() ? LowerGlobalAddressDarwin(Op, DAG) :
2508 LowerGlobalAddressELF(Op, DAG);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00002509 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Evan Chenga8e29892007-01-19 07:51:42 +00002510 case ISD::SELECT_CC: return LowerSELECT_CC(Op, DAG, Subtarget);
2511 case ISD::BR_CC: return LowerBR_CC(Op, DAG, Subtarget);
2512 case ISD::BR_JT: return LowerBR_JT(Op, DAG);
Evan Cheng86198642009-08-07 00:34:42 +00002513 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG);
Evan Chenga8e29892007-01-19 07:51:42 +00002514 case ISD::VASTART: return LowerVASTART(Op, DAG, VarArgsFrameIndex);
2515 case ISD::SINT_TO_FP:
2516 case ISD::UINT_TO_FP: return LowerINT_TO_FP(Op, DAG);
2517 case ISD::FP_TO_SINT:
2518 case ISD::FP_TO_UINT: return LowerFP_TO_INT(Op, DAG);
2519 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Nate Begemanbcc5f362007-01-29 22:58:52 +00002520 case ISD::RETURNADDR: break;
Jim Grosbach0e0da732009-05-12 23:59:14 +00002521 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00002522 case ISD::GLOBAL_OFFSET_TABLE: return LowerGLOBAL_OFFSET_TABLE(Op, DAG);
Bob Wilsonb36ec862009-08-06 18:47:44 +00002523 case ISD::INTRINSIC_VOID:
Bob Wilsona599bff2009-08-04 00:36:16 +00002524 case ISD::INTRINSIC_W_CHAIN: return LowerINTRINSIC_W_CHAIN(Op, DAG);
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +00002525 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
Duncan Sands1607f052008-12-01 11:39:25 +00002526 case ISD::BIT_CONVERT: return ExpandBIT_CONVERT(Op.getNode(), DAG);
Bob Wilson5bafff32009-06-22 23:27:02 +00002527 case ISD::SHL:
Chris Lattner27a6c732007-11-24 07:07:01 +00002528 case ISD::SRL:
Bob Wilson5bafff32009-06-22 23:27:02 +00002529 case ISD::SRA: return LowerShift(Op.getNode(), DAG, Subtarget);
2530 case ISD::VSETCC: return LowerVSETCC(Op, DAG);
2531 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
2532 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
2533 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
2534 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
Bob Wilsona6d65862009-08-03 20:36:38 +00002535 case ISD::CONCAT_VECTORS: return LowerCONCAT_VECTORS(Op, DAG);
Evan Chenga8e29892007-01-19 07:51:42 +00002536 }
Dan Gohman475871a2008-07-27 21:46:04 +00002537 return SDValue();
Evan Chenga8e29892007-01-19 07:51:42 +00002538}
2539
Duncan Sands1607f052008-12-01 11:39:25 +00002540/// ReplaceNodeResults - Replace the results of node with an illegal result
2541/// type with new values built out of custom code.
Duncan Sands1607f052008-12-01 11:39:25 +00002542void ARMTargetLowering::ReplaceNodeResults(SDNode *N,
2543 SmallVectorImpl<SDValue>&Results,
2544 SelectionDAG &DAG) {
Chris Lattner27a6c732007-11-24 07:07:01 +00002545 switch (N->getOpcode()) {
Duncan Sands1607f052008-12-01 11:39:25 +00002546 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00002547 llvm_unreachable("Don't know how to custom expand this!");
Duncan Sands1607f052008-12-01 11:39:25 +00002548 return;
2549 case ISD::BIT_CONVERT:
2550 Results.push_back(ExpandBIT_CONVERT(N, DAG));
2551 return;
Chris Lattner27a6c732007-11-24 07:07:01 +00002552 case ISD::SRL:
Duncan Sands1607f052008-12-01 11:39:25 +00002553 case ISD::SRA: {
Bob Wilson5bafff32009-06-22 23:27:02 +00002554 SDValue Res = LowerShift(N, DAG, Subtarget);
Duncan Sands1607f052008-12-01 11:39:25 +00002555 if (Res.getNode())
2556 Results.push_back(Res);
2557 return;
2558 }
Chris Lattner27a6c732007-11-24 07:07:01 +00002559 }
2560}
Chris Lattner27a6c732007-11-24 07:07:01 +00002561
Evan Chenga8e29892007-01-19 07:51:42 +00002562//===----------------------------------------------------------------------===//
2563// ARM Scheduler Hooks
2564//===----------------------------------------------------------------------===//
2565
2566MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +00002567ARMTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00002568 MachineBasicBlock *BB) const {
Evan Chenga8e29892007-01-19 07:51:42 +00002569 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Dale Johannesenb6728402009-02-13 02:25:56 +00002570 DebugLoc dl = MI->getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00002571 switch (MI->getOpcode()) {
Evan Cheng86198642009-08-07 00:34:42 +00002572 default:
2573 llvm_unreachable("Unexpected instr type to insert");
Evan Cheng007ea272009-08-12 05:17:19 +00002574 case ARM::tMOVCCr_pseudo: {
Evan Chenga8e29892007-01-19 07:51:42 +00002575 // To "insert" a SELECT_CC instruction, we actually have to insert the
2576 // diamond control-flow pattern. The incoming instruction knows the
2577 // destination vreg to set, the condition code register to branch on, the
2578 // true/false values to select between, and a branch opcode to use.
2579 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00002580 MachineFunction::iterator It = BB;
Evan Chenga8e29892007-01-19 07:51:42 +00002581 ++It;
2582
2583 // thisMBB:
2584 // ...
2585 // TrueVal = ...
2586 // cmpTY ccX, r1, r2
2587 // bCC copy1MBB
2588 // fallthrough --> copy0MBB
2589 MachineBasicBlock *thisMBB = BB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00002590 MachineFunction *F = BB->getParent();
2591 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
2592 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
Dale Johannesenb6728402009-02-13 02:25:56 +00002593 BuildMI(BB, dl, TII->get(ARM::tBcc)).addMBB(sinkMBB)
Evan Cheng0e1d3792007-07-05 07:18:20 +00002594 .addImm(MI->getOperand(3).getImm()).addReg(MI->getOperand(4).getReg());
Dan Gohman8e5f2c62008-07-07 23:14:23 +00002595 F->insert(It, copy0MBB);
2596 F->insert(It, sinkMBB);
Evan Chenga8e29892007-01-19 07:51:42 +00002597 // Update machine-CFG edges by first adding all successors of the current
2598 // block to the new block which will contain the Phi node for the select.
2599 for(MachineBasicBlock::succ_iterator i = BB->succ_begin(),
2600 e = BB->succ_end(); i != e; ++i)
2601 sinkMBB->addSuccessor(*i);
2602 // Next, remove all successors of the current block, and add the true
2603 // and fallthrough blocks as its successors.
2604 while(!BB->succ_empty())
2605 BB->removeSuccessor(BB->succ_begin());
2606 BB->addSuccessor(copy0MBB);
2607 BB->addSuccessor(sinkMBB);
2608
2609 // copy0MBB:
2610 // %FalseValue = ...
2611 // # fallthrough to sinkMBB
2612 BB = copy0MBB;
2613
2614 // Update machine-CFG edges
2615 BB->addSuccessor(sinkMBB);
2616
2617 // sinkMBB:
2618 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
2619 // ...
2620 BB = sinkMBB;
Dale Johannesenb6728402009-02-13 02:25:56 +00002621 BuildMI(BB, dl, TII->get(ARM::PHI), MI->getOperand(0).getReg())
Evan Chenga8e29892007-01-19 07:51:42 +00002622 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
2623 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
2624
Dan Gohman8e5f2c62008-07-07 23:14:23 +00002625 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
Evan Chenga8e29892007-01-19 07:51:42 +00002626 return BB;
2627 }
Evan Cheng86198642009-08-07 00:34:42 +00002628
2629 case ARM::tANDsp:
2630 case ARM::tADDspr_:
2631 case ARM::tSUBspi_:
2632 case ARM::t2SUBrSPi_:
2633 case ARM::t2SUBrSPi12_:
2634 case ARM::t2SUBrSPs_: {
2635 MachineFunction *MF = BB->getParent();
2636 unsigned DstReg = MI->getOperand(0).getReg();
2637 unsigned SrcReg = MI->getOperand(1).getReg();
2638 bool DstIsDead = MI->getOperand(0).isDead();
2639 bool SrcIsKill = MI->getOperand(1).isKill();
2640
2641 if (SrcReg != ARM::SP) {
2642 // Copy the source to SP from virtual register.
2643 const TargetRegisterClass *RC = MF->getRegInfo().getRegClass(SrcReg);
2644 unsigned CopyOpc = (RC == ARM::tGPRRegisterClass)
2645 ? ARM::tMOVtgpr2gpr : ARM::tMOVgpr2gpr;
2646 BuildMI(BB, dl, TII->get(CopyOpc), ARM::SP)
2647 .addReg(SrcReg, getKillRegState(SrcIsKill));
2648 }
2649
2650 unsigned OpOpc = 0;
2651 bool NeedPred = false, NeedCC = false, NeedOp3 = false;
2652 switch (MI->getOpcode()) {
2653 default:
2654 llvm_unreachable("Unexpected pseudo instruction!");
2655 case ARM::tANDsp:
2656 OpOpc = ARM::tAND;
2657 NeedPred = true;
2658 break;
2659 case ARM::tADDspr_:
2660 OpOpc = ARM::tADDspr;
2661 break;
2662 case ARM::tSUBspi_:
2663 OpOpc = ARM::tSUBspi;
2664 break;
2665 case ARM::t2SUBrSPi_:
2666 OpOpc = ARM::t2SUBrSPi;
2667 NeedPred = true; NeedCC = true;
2668 break;
2669 case ARM::t2SUBrSPi12_:
2670 OpOpc = ARM::t2SUBrSPi12;
2671 NeedPred = true;
2672 break;
2673 case ARM::t2SUBrSPs_:
2674 OpOpc = ARM::t2SUBrSPs;
2675 NeedPred = true; NeedCC = true; NeedOp3 = true;
2676 break;
2677 }
2678 MachineInstrBuilder MIB = BuildMI(BB, dl, TII->get(OpOpc), ARM::SP);
2679 if (OpOpc == ARM::tAND)
2680 AddDefaultT1CC(MIB);
2681 MIB.addReg(ARM::SP);
2682 MIB.addOperand(MI->getOperand(2));
2683 if (NeedOp3)
2684 MIB.addOperand(MI->getOperand(3));
2685 if (NeedPred)
2686 AddDefaultPred(MIB);
2687 if (NeedCC)
2688 AddDefaultCC(MIB);
2689
2690 // Copy the result from SP to virtual register.
2691 const TargetRegisterClass *RC = MF->getRegInfo().getRegClass(DstReg);
2692 unsigned CopyOpc = (RC == ARM::tGPRRegisterClass)
2693 ? ARM::tMOVgpr2tgpr : ARM::tMOVgpr2gpr;
2694 BuildMI(BB, dl, TII->get(CopyOpc))
2695 .addReg(DstReg, getDefRegState(true) | getDeadRegState(DstIsDead))
2696 .addReg(ARM::SP);
2697 MF->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
2698 return BB;
2699 }
Evan Chenga8e29892007-01-19 07:51:42 +00002700 }
2701}
2702
2703//===----------------------------------------------------------------------===//
2704// ARM Optimization Hooks
2705//===----------------------------------------------------------------------===//
2706
Chris Lattnerd1980a52009-03-12 06:52:53 +00002707static
2708SDValue combineSelectAndUse(SDNode *N, SDValue Slct, SDValue OtherOp,
2709 TargetLowering::DAGCombinerInfo &DCI) {
Chris Lattnerd1980a52009-03-12 06:52:53 +00002710 SelectionDAG &DAG = DCI.DAG;
2711 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Owen Andersone50ed302009-08-10 22:56:29 +00002712 EVT VT = N->getValueType(0);
Chris Lattnerd1980a52009-03-12 06:52:53 +00002713 unsigned Opc = N->getOpcode();
2714 bool isSlctCC = Slct.getOpcode() == ISD::SELECT_CC;
2715 SDValue LHS = isSlctCC ? Slct.getOperand(2) : Slct.getOperand(1);
2716 SDValue RHS = isSlctCC ? Slct.getOperand(3) : Slct.getOperand(2);
2717 ISD::CondCode CC = ISD::SETCC_INVALID;
2718
2719 if (isSlctCC) {
2720 CC = cast<CondCodeSDNode>(Slct.getOperand(4))->get();
2721 } else {
2722 SDValue CCOp = Slct.getOperand(0);
2723 if (CCOp.getOpcode() == ISD::SETCC)
2724 CC = cast<CondCodeSDNode>(CCOp.getOperand(2))->get();
2725 }
2726
2727 bool DoXform = false;
2728 bool InvCC = false;
2729 assert ((Opc == ISD::ADD || (Opc == ISD::SUB && Slct == N->getOperand(1))) &&
2730 "Bad input!");
2731
2732 if (LHS.getOpcode() == ISD::Constant &&
2733 cast<ConstantSDNode>(LHS)->isNullValue()) {
2734 DoXform = true;
2735 } else if (CC != ISD::SETCC_INVALID &&
2736 RHS.getOpcode() == ISD::Constant &&
2737 cast<ConstantSDNode>(RHS)->isNullValue()) {
2738 std::swap(LHS, RHS);
2739 SDValue Op0 = Slct.getOperand(0);
Owen Andersone50ed302009-08-10 22:56:29 +00002740 EVT OpVT = isSlctCC ? Op0.getValueType() :
Chris Lattnerd1980a52009-03-12 06:52:53 +00002741 Op0.getOperand(0).getValueType();
2742 bool isInt = OpVT.isInteger();
2743 CC = ISD::getSetCCInverse(CC, isInt);
2744
2745 if (!TLI.isCondCodeLegal(CC, OpVT))
2746 return SDValue(); // Inverse operator isn't legal.
2747
2748 DoXform = true;
2749 InvCC = true;
2750 }
2751
2752 if (DoXform) {
2753 SDValue Result = DAG.getNode(Opc, RHS.getDebugLoc(), VT, OtherOp, RHS);
2754 if (isSlctCC)
2755 return DAG.getSelectCC(N->getDebugLoc(), OtherOp, Result,
2756 Slct.getOperand(0), Slct.getOperand(1), CC);
2757 SDValue CCOp = Slct.getOperand(0);
2758 if (InvCC)
2759 CCOp = DAG.getSetCC(Slct.getDebugLoc(), CCOp.getValueType(),
2760 CCOp.getOperand(0), CCOp.getOperand(1), CC);
2761 return DAG.getNode(ISD::SELECT, N->getDebugLoc(), VT,
2762 CCOp, OtherOp, Result);
2763 }
2764 return SDValue();
2765}
2766
2767/// PerformADDCombine - Target-specific dag combine xforms for ISD::ADD.
2768static SDValue PerformADDCombine(SDNode *N,
2769 TargetLowering::DAGCombinerInfo &DCI) {
2770 // added by evan in r37685 with no testcase.
2771 SDValue N0 = N->getOperand(0), N1 = N->getOperand(1);
Bob Wilson2dc4f542009-03-20 22:42:55 +00002772
Chris Lattnerd1980a52009-03-12 06:52:53 +00002773 // fold (add (select cc, 0, c), x) -> (select cc, x, (add, x, c))
2774 if (N0.getOpcode() == ISD::SELECT && N0.getNode()->hasOneUse()) {
2775 SDValue Result = combineSelectAndUse(N, N0, N1, DCI);
2776 if (Result.getNode()) return Result;
2777 }
2778 if (N1.getOpcode() == ISD::SELECT && N1.getNode()->hasOneUse()) {
2779 SDValue Result = combineSelectAndUse(N, N1, N0, DCI);
2780 if (Result.getNode()) return Result;
2781 }
Bob Wilson2dc4f542009-03-20 22:42:55 +00002782
Chris Lattnerd1980a52009-03-12 06:52:53 +00002783 return SDValue();
2784}
2785
2786/// PerformSUBCombine - Target-specific dag combine xforms for ISD::SUB.
2787static SDValue PerformSUBCombine(SDNode *N,
2788 TargetLowering::DAGCombinerInfo &DCI) {
2789 // added by evan in r37685 with no testcase.
2790 SDValue N0 = N->getOperand(0), N1 = N->getOperand(1);
Bob Wilson2dc4f542009-03-20 22:42:55 +00002791
Chris Lattnerd1980a52009-03-12 06:52:53 +00002792 // fold (sub x, (select cc, 0, c)) -> (select cc, x, (sub, x, c))
2793 if (N1.getOpcode() == ISD::SELECT && N1.getNode()->hasOneUse()) {
2794 SDValue Result = combineSelectAndUse(N, N1, N0, DCI);
2795 if (Result.getNode()) return Result;
2796 }
Bob Wilson2dc4f542009-03-20 22:42:55 +00002797
Chris Lattnerd1980a52009-03-12 06:52:53 +00002798 return SDValue();
2799}
2800
2801
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00002802/// PerformFMRRDCombine - Target-specific dag combine xforms for ARMISD::FMRRD.
Bob Wilson2dc4f542009-03-20 22:42:55 +00002803static SDValue PerformFMRRDCombine(SDNode *N,
2804 TargetLowering::DAGCombinerInfo &DCI) {
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00002805 // fmrrd(fmdrr x, y) -> x,y
Dan Gohman475871a2008-07-27 21:46:04 +00002806 SDValue InDouble = N->getOperand(0);
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00002807 if (InDouble.getOpcode() == ARMISD::FMDRR)
2808 return DCI.CombineTo(N, InDouble.getOperand(0), InDouble.getOperand(1));
Dan Gohman475871a2008-07-27 21:46:04 +00002809 return SDValue();
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00002810}
2811
Bob Wilson5bafff32009-06-22 23:27:02 +00002812/// getVShiftImm - Check if this is a valid build_vector for the immediate
2813/// operand of a vector shift operation, where all the elements of the
2814/// build_vector must have the same constant integer value.
2815static bool getVShiftImm(SDValue Op, unsigned ElementBits, int64_t &Cnt) {
2816 // Ignore bit_converts.
2817 while (Op.getOpcode() == ISD::BIT_CONVERT)
2818 Op = Op.getOperand(0);
2819 BuildVectorSDNode *BVN = dyn_cast<BuildVectorSDNode>(Op.getNode());
2820 APInt SplatBits, SplatUndef;
2821 unsigned SplatBitSize;
2822 bool HasAnyUndefs;
2823 if (! BVN || ! BVN->isConstantSplat(SplatBits, SplatUndef, SplatBitSize,
2824 HasAnyUndefs, ElementBits) ||
2825 SplatBitSize > ElementBits)
2826 return false;
2827 Cnt = SplatBits.getSExtValue();
2828 return true;
2829}
2830
2831/// isVShiftLImm - Check if this is a valid build_vector for the immediate
2832/// operand of a vector shift left operation. That value must be in the range:
2833/// 0 <= Value < ElementBits for a left shift; or
2834/// 0 <= Value <= ElementBits for a long left shift.
Owen Andersone50ed302009-08-10 22:56:29 +00002835static bool isVShiftLImm(SDValue Op, EVT VT, bool isLong, int64_t &Cnt) {
Bob Wilson5bafff32009-06-22 23:27:02 +00002836 assert(VT.isVector() && "vector shift count is not a vector type");
2837 unsigned ElementBits = VT.getVectorElementType().getSizeInBits();
2838 if (! getVShiftImm(Op, ElementBits, Cnt))
2839 return false;
2840 return (Cnt >= 0 && (isLong ? Cnt-1 : Cnt) < ElementBits);
2841}
2842
2843/// isVShiftRImm - Check if this is a valid build_vector for the immediate
2844/// operand of a vector shift right operation. For a shift opcode, the value
2845/// is positive, but for an intrinsic the value count must be negative. The
2846/// absolute value must be in the range:
2847/// 1 <= |Value| <= ElementBits for a right shift; or
2848/// 1 <= |Value| <= ElementBits/2 for a narrow right shift.
Owen Andersone50ed302009-08-10 22:56:29 +00002849static bool isVShiftRImm(SDValue Op, EVT VT, bool isNarrow, bool isIntrinsic,
Bob Wilson5bafff32009-06-22 23:27:02 +00002850 int64_t &Cnt) {
2851 assert(VT.isVector() && "vector shift count is not a vector type");
2852 unsigned ElementBits = VT.getVectorElementType().getSizeInBits();
2853 if (! getVShiftImm(Op, ElementBits, Cnt))
2854 return false;
2855 if (isIntrinsic)
2856 Cnt = -Cnt;
2857 return (Cnt >= 1 && Cnt <= (isNarrow ? ElementBits/2 : ElementBits));
2858}
2859
2860/// PerformIntrinsicCombine - ARM-specific DAG combining for intrinsics.
2861static SDValue PerformIntrinsicCombine(SDNode *N, SelectionDAG &DAG) {
2862 unsigned IntNo = cast<ConstantSDNode>(N->getOperand(0))->getZExtValue();
2863 switch (IntNo) {
2864 default:
2865 // Don't do anything for most intrinsics.
2866 break;
2867
2868 // Vector shifts: check for immediate versions and lower them.
2869 // Note: This is done during DAG combining instead of DAG legalizing because
2870 // the build_vectors for 64-bit vector element shift counts are generally
2871 // not legal, and it is hard to see their values after they get legalized to
2872 // loads from a constant pool.
2873 case Intrinsic::arm_neon_vshifts:
2874 case Intrinsic::arm_neon_vshiftu:
2875 case Intrinsic::arm_neon_vshiftls:
2876 case Intrinsic::arm_neon_vshiftlu:
2877 case Intrinsic::arm_neon_vshiftn:
2878 case Intrinsic::arm_neon_vrshifts:
2879 case Intrinsic::arm_neon_vrshiftu:
2880 case Intrinsic::arm_neon_vrshiftn:
2881 case Intrinsic::arm_neon_vqshifts:
2882 case Intrinsic::arm_neon_vqshiftu:
2883 case Intrinsic::arm_neon_vqshiftsu:
2884 case Intrinsic::arm_neon_vqshiftns:
2885 case Intrinsic::arm_neon_vqshiftnu:
2886 case Intrinsic::arm_neon_vqshiftnsu:
2887 case Intrinsic::arm_neon_vqrshiftns:
2888 case Intrinsic::arm_neon_vqrshiftnu:
2889 case Intrinsic::arm_neon_vqrshiftnsu: {
Owen Andersone50ed302009-08-10 22:56:29 +00002890 EVT VT = N->getOperand(1).getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00002891 int64_t Cnt;
2892 unsigned VShiftOpc = 0;
2893
2894 switch (IntNo) {
2895 case Intrinsic::arm_neon_vshifts:
2896 case Intrinsic::arm_neon_vshiftu:
2897 if (isVShiftLImm(N->getOperand(2), VT, false, Cnt)) {
2898 VShiftOpc = ARMISD::VSHL;
2899 break;
2900 }
2901 if (isVShiftRImm(N->getOperand(2), VT, false, true, Cnt)) {
2902 VShiftOpc = (IntNo == Intrinsic::arm_neon_vshifts ?
2903 ARMISD::VSHRs : ARMISD::VSHRu);
2904 break;
2905 }
2906 return SDValue();
2907
2908 case Intrinsic::arm_neon_vshiftls:
2909 case Intrinsic::arm_neon_vshiftlu:
2910 if (isVShiftLImm(N->getOperand(2), VT, true, Cnt))
2911 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00002912 llvm_unreachable("invalid shift count for vshll intrinsic");
Bob Wilson5bafff32009-06-22 23:27:02 +00002913
2914 case Intrinsic::arm_neon_vrshifts:
2915 case Intrinsic::arm_neon_vrshiftu:
2916 if (isVShiftRImm(N->getOperand(2), VT, false, true, Cnt))
2917 break;
2918 return SDValue();
2919
2920 case Intrinsic::arm_neon_vqshifts:
2921 case Intrinsic::arm_neon_vqshiftu:
2922 if (isVShiftLImm(N->getOperand(2), VT, false, Cnt))
2923 break;
2924 return SDValue();
2925
2926 case Intrinsic::arm_neon_vqshiftsu:
2927 if (isVShiftLImm(N->getOperand(2), VT, false, Cnt))
2928 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00002929 llvm_unreachable("invalid shift count for vqshlu intrinsic");
Bob Wilson5bafff32009-06-22 23:27:02 +00002930
2931 case Intrinsic::arm_neon_vshiftn:
2932 case Intrinsic::arm_neon_vrshiftn:
2933 case Intrinsic::arm_neon_vqshiftns:
2934 case Intrinsic::arm_neon_vqshiftnu:
2935 case Intrinsic::arm_neon_vqshiftnsu:
2936 case Intrinsic::arm_neon_vqrshiftns:
2937 case Intrinsic::arm_neon_vqrshiftnu:
2938 case Intrinsic::arm_neon_vqrshiftnsu:
2939 // Narrowing shifts require an immediate right shift.
2940 if (isVShiftRImm(N->getOperand(2), VT, true, true, Cnt))
2941 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00002942 llvm_unreachable("invalid shift count for narrowing vector shift intrinsic");
Bob Wilson5bafff32009-06-22 23:27:02 +00002943
2944 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00002945 llvm_unreachable("unhandled vector shift");
Bob Wilson5bafff32009-06-22 23:27:02 +00002946 }
2947
2948 switch (IntNo) {
2949 case Intrinsic::arm_neon_vshifts:
2950 case Intrinsic::arm_neon_vshiftu:
2951 // Opcode already set above.
2952 break;
2953 case Intrinsic::arm_neon_vshiftls:
2954 case Intrinsic::arm_neon_vshiftlu:
2955 if (Cnt == VT.getVectorElementType().getSizeInBits())
2956 VShiftOpc = ARMISD::VSHLLi;
2957 else
2958 VShiftOpc = (IntNo == Intrinsic::arm_neon_vshiftls ?
2959 ARMISD::VSHLLs : ARMISD::VSHLLu);
2960 break;
2961 case Intrinsic::arm_neon_vshiftn:
2962 VShiftOpc = ARMISD::VSHRN; break;
2963 case Intrinsic::arm_neon_vrshifts:
2964 VShiftOpc = ARMISD::VRSHRs; break;
2965 case Intrinsic::arm_neon_vrshiftu:
2966 VShiftOpc = ARMISD::VRSHRu; break;
2967 case Intrinsic::arm_neon_vrshiftn:
2968 VShiftOpc = ARMISD::VRSHRN; break;
2969 case Intrinsic::arm_neon_vqshifts:
2970 VShiftOpc = ARMISD::VQSHLs; break;
2971 case Intrinsic::arm_neon_vqshiftu:
2972 VShiftOpc = ARMISD::VQSHLu; break;
2973 case Intrinsic::arm_neon_vqshiftsu:
2974 VShiftOpc = ARMISD::VQSHLsu; break;
2975 case Intrinsic::arm_neon_vqshiftns:
2976 VShiftOpc = ARMISD::VQSHRNs; break;
2977 case Intrinsic::arm_neon_vqshiftnu:
2978 VShiftOpc = ARMISD::VQSHRNu; break;
2979 case Intrinsic::arm_neon_vqshiftnsu:
2980 VShiftOpc = ARMISD::VQSHRNsu; break;
2981 case Intrinsic::arm_neon_vqrshiftns:
2982 VShiftOpc = ARMISD::VQRSHRNs; break;
2983 case Intrinsic::arm_neon_vqrshiftnu:
2984 VShiftOpc = ARMISD::VQRSHRNu; break;
2985 case Intrinsic::arm_neon_vqrshiftnsu:
2986 VShiftOpc = ARMISD::VQRSHRNsu; break;
2987 }
2988
2989 return DAG.getNode(VShiftOpc, N->getDebugLoc(), N->getValueType(0),
Owen Anderson825b72b2009-08-11 20:47:22 +00002990 N->getOperand(1), DAG.getConstant(Cnt, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00002991 }
2992
2993 case Intrinsic::arm_neon_vshiftins: {
Owen Andersone50ed302009-08-10 22:56:29 +00002994 EVT VT = N->getOperand(1).getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00002995 int64_t Cnt;
2996 unsigned VShiftOpc = 0;
2997
2998 if (isVShiftLImm(N->getOperand(3), VT, false, Cnt))
2999 VShiftOpc = ARMISD::VSLI;
3000 else if (isVShiftRImm(N->getOperand(3), VT, false, true, Cnt))
3001 VShiftOpc = ARMISD::VSRI;
3002 else {
Torok Edwinc23197a2009-07-14 16:55:14 +00003003 llvm_unreachable("invalid shift count for vsli/vsri intrinsic");
Bob Wilson5bafff32009-06-22 23:27:02 +00003004 }
3005
3006 return DAG.getNode(VShiftOpc, N->getDebugLoc(), N->getValueType(0),
3007 N->getOperand(1), N->getOperand(2),
Owen Anderson825b72b2009-08-11 20:47:22 +00003008 DAG.getConstant(Cnt, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00003009 }
3010
3011 case Intrinsic::arm_neon_vqrshifts:
3012 case Intrinsic::arm_neon_vqrshiftu:
3013 // No immediate versions of these to check for.
3014 break;
3015 }
3016
3017 return SDValue();
3018}
3019
3020/// PerformShiftCombine - Checks for immediate versions of vector shifts and
3021/// lowers them. As with the vector shift intrinsics, this is done during DAG
3022/// combining instead of DAG legalizing because the build_vectors for 64-bit
3023/// vector element shift counts are generally not legal, and it is hard to see
3024/// their values after they get legalized to loads from a constant pool.
3025static SDValue PerformShiftCombine(SDNode *N, SelectionDAG &DAG,
3026 const ARMSubtarget *ST) {
Owen Andersone50ed302009-08-10 22:56:29 +00003027 EVT VT = N->getValueType(0);
Bob Wilson5bafff32009-06-22 23:27:02 +00003028
3029 // Nothing to be done for scalar shifts.
3030 if (! VT.isVector())
3031 return SDValue();
3032
3033 assert(ST->hasNEON() && "unexpected vector shift");
3034 int64_t Cnt;
3035
3036 switch (N->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003037 default: llvm_unreachable("unexpected shift opcode");
Bob Wilson5bafff32009-06-22 23:27:02 +00003038
3039 case ISD::SHL:
3040 if (isVShiftLImm(N->getOperand(1), VT, false, Cnt))
3041 return DAG.getNode(ARMISD::VSHL, N->getDebugLoc(), VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +00003042 DAG.getConstant(Cnt, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00003043 break;
3044
3045 case ISD::SRA:
3046 case ISD::SRL:
3047 if (isVShiftRImm(N->getOperand(1), VT, false, false, Cnt)) {
3048 unsigned VShiftOpc = (N->getOpcode() == ISD::SRA ?
3049 ARMISD::VSHRs : ARMISD::VSHRu);
3050 return DAG.getNode(VShiftOpc, N->getDebugLoc(), VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +00003051 DAG.getConstant(Cnt, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00003052 }
3053 }
3054 return SDValue();
3055}
3056
3057/// PerformExtendCombine - Target-specific DAG combining for ISD::SIGN_EXTEND,
3058/// ISD::ZERO_EXTEND, and ISD::ANY_EXTEND.
3059static SDValue PerformExtendCombine(SDNode *N, SelectionDAG &DAG,
3060 const ARMSubtarget *ST) {
3061 SDValue N0 = N->getOperand(0);
3062
3063 // Check for sign- and zero-extensions of vector extract operations of 8-
3064 // and 16-bit vector elements. NEON supports these directly. They are
3065 // handled during DAG combining because type legalization will promote them
3066 // to 32-bit types and it is messy to recognize the operations after that.
3067 if (ST->hasNEON() && N0.getOpcode() == ISD::EXTRACT_VECTOR_ELT) {
3068 SDValue Vec = N0.getOperand(0);
3069 SDValue Lane = N0.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00003070 EVT VT = N->getValueType(0);
3071 EVT EltVT = N0.getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00003072 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
3073
Owen Anderson825b72b2009-08-11 20:47:22 +00003074 if (VT == MVT::i32 &&
3075 (EltVT == MVT::i8 || EltVT == MVT::i16) &&
Bob Wilson5bafff32009-06-22 23:27:02 +00003076 TLI.isTypeLegal(Vec.getValueType())) {
3077
3078 unsigned Opc = 0;
3079 switch (N->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003080 default: llvm_unreachable("unexpected opcode");
Bob Wilson5bafff32009-06-22 23:27:02 +00003081 case ISD::SIGN_EXTEND:
3082 Opc = ARMISD::VGETLANEs;
3083 break;
3084 case ISD::ZERO_EXTEND:
3085 case ISD::ANY_EXTEND:
3086 Opc = ARMISD::VGETLANEu;
3087 break;
3088 }
3089 return DAG.getNode(Opc, N->getDebugLoc(), VT, Vec, Lane);
3090 }
3091 }
3092
3093 return SDValue();
3094}
3095
Dan Gohman475871a2008-07-27 21:46:04 +00003096SDValue ARMTargetLowering::PerformDAGCombine(SDNode *N,
Bob Wilson2dc4f542009-03-20 22:42:55 +00003097 DAGCombinerInfo &DCI) const {
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00003098 switch (N->getOpcode()) {
3099 default: break;
Chris Lattnerd1980a52009-03-12 06:52:53 +00003100 case ISD::ADD: return PerformADDCombine(N, DCI);
3101 case ISD::SUB: return PerformSUBCombine(N, DCI);
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00003102 case ARMISD::FMRRD: return PerformFMRRDCombine(N, DCI);
Bob Wilson5bafff32009-06-22 23:27:02 +00003103 case ISD::INTRINSIC_WO_CHAIN:
3104 return PerformIntrinsicCombine(N, DCI.DAG);
3105 case ISD::SHL:
3106 case ISD::SRA:
3107 case ISD::SRL:
3108 return PerformShiftCombine(N, DCI.DAG, Subtarget);
3109 case ISD::SIGN_EXTEND:
3110 case ISD::ZERO_EXTEND:
3111 case ISD::ANY_EXTEND:
3112 return PerformExtendCombine(N, DCI.DAG, Subtarget);
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00003113 }
Dan Gohman475871a2008-07-27 21:46:04 +00003114 return SDValue();
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00003115}
3116
Evan Chengb01fad62007-03-12 23:30:29 +00003117/// isLegalAddressImmediate - Return true if the integer value can be used
3118/// as the offset of the target addressing mode for load / store of the
3119/// given type.
Owen Andersone50ed302009-08-10 22:56:29 +00003120static bool isLegalAddressImmediate(int64_t V, EVT VT,
Chris Lattner37caf8c2007-04-09 23:33:39 +00003121 const ARMSubtarget *Subtarget) {
Evan Cheng961f8792007-03-13 20:37:59 +00003122 if (V == 0)
3123 return true;
3124
Evan Cheng65011532009-03-09 19:15:00 +00003125 if (!VT.isSimple())
3126 return false;
3127
David Goodwinf1daf7d2009-07-08 23:10:31 +00003128 if (Subtarget->isThumb()) { // FIXME for thumb2
Evan Chengb01fad62007-03-12 23:30:29 +00003129 if (V < 0)
3130 return false;
3131
3132 unsigned Scale = 1;
Owen Anderson825b72b2009-08-11 20:47:22 +00003133 switch (VT.getSimpleVT().SimpleTy) {
Evan Chengb01fad62007-03-12 23:30:29 +00003134 default: return false;
Owen Anderson825b72b2009-08-11 20:47:22 +00003135 case MVT::i1:
3136 case MVT::i8:
Evan Chengb01fad62007-03-12 23:30:29 +00003137 // Scale == 1;
3138 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00003139 case MVT::i16:
Evan Chengb01fad62007-03-12 23:30:29 +00003140 // Scale == 2;
3141 Scale = 2;
3142 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00003143 case MVT::i32:
Evan Chengb01fad62007-03-12 23:30:29 +00003144 // Scale == 4;
3145 Scale = 4;
3146 break;
3147 }
3148
3149 if ((V & (Scale - 1)) != 0)
3150 return false;
3151 V /= Scale;
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00003152 return V == (V & ((1LL << 5) - 1));
Evan Chengb01fad62007-03-12 23:30:29 +00003153 }
3154
3155 if (V < 0)
3156 V = - V;
Owen Anderson825b72b2009-08-11 20:47:22 +00003157 switch (VT.getSimpleVT().SimpleTy) {
Evan Chengb01fad62007-03-12 23:30:29 +00003158 default: return false;
Owen Anderson825b72b2009-08-11 20:47:22 +00003159 case MVT::i1:
3160 case MVT::i8:
3161 case MVT::i32:
Evan Chengb01fad62007-03-12 23:30:29 +00003162 // +- imm12
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00003163 return V == (V & ((1LL << 12) - 1));
Owen Anderson825b72b2009-08-11 20:47:22 +00003164 case MVT::i16:
Evan Chengb01fad62007-03-12 23:30:29 +00003165 // +- imm8
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00003166 return V == (V & ((1LL << 8) - 1));
Owen Anderson825b72b2009-08-11 20:47:22 +00003167 case MVT::f32:
3168 case MVT::f64:
Evan Chengb01fad62007-03-12 23:30:29 +00003169 if (!Subtarget->hasVFP2())
3170 return false;
Evan Cheng0b0a9a92007-05-03 02:00:18 +00003171 if ((V & 3) != 0)
Evan Chengb01fad62007-03-12 23:30:29 +00003172 return false;
3173 V >>= 2;
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00003174 return V == (V & ((1LL << 8) - 1));
Evan Chengb01fad62007-03-12 23:30:29 +00003175 }
Evan Chenga8e29892007-01-19 07:51:42 +00003176}
3177
Chris Lattner37caf8c2007-04-09 23:33:39 +00003178/// isLegalAddressingMode - Return true if the addressing mode represented
3179/// by AM is legal for this target, for a load/store of the specified type.
Bob Wilson2dc4f542009-03-20 22:42:55 +00003180bool ARMTargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattner37caf8c2007-04-09 23:33:39 +00003181 const Type *Ty) const {
Owen Andersone50ed302009-08-10 22:56:29 +00003182 EVT VT = getValueType(Ty, true);
Bob Wilson2c7dab12009-04-08 17:55:28 +00003183 if (!isLegalAddressImmediate(AM.BaseOffs, VT, Subtarget))
Evan Chengb01fad62007-03-12 23:30:29 +00003184 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00003185
Chris Lattner37caf8c2007-04-09 23:33:39 +00003186 // Can never fold addr of global into load/store.
Bob Wilson2dc4f542009-03-20 22:42:55 +00003187 if (AM.BaseGV)
Chris Lattner37caf8c2007-04-09 23:33:39 +00003188 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00003189
Chris Lattner37caf8c2007-04-09 23:33:39 +00003190 switch (AM.Scale) {
3191 case 0: // no scale reg, must be "r+i" or "r", or "i".
3192 break;
3193 case 1:
David Goodwinf1daf7d2009-07-08 23:10:31 +00003194 if (Subtarget->isThumb()) // FIXME for thumb2
Chris Lattner37caf8c2007-04-09 23:33:39 +00003195 return false;
Chris Lattner5a3d40d2007-04-13 06:50:55 +00003196 // FALL THROUGH.
Chris Lattner37caf8c2007-04-09 23:33:39 +00003197 default:
Chris Lattner5a3d40d2007-04-13 06:50:55 +00003198 // ARM doesn't support any R+R*scale+imm addr modes.
3199 if (AM.BaseOffs)
3200 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00003201
Bob Wilson2c7dab12009-04-08 17:55:28 +00003202 if (!VT.isSimple())
3203 return false;
3204
Chris Lattnereb13d1b2007-04-10 03:48:29 +00003205 int Scale = AM.Scale;
Owen Anderson825b72b2009-08-11 20:47:22 +00003206 switch (VT.getSimpleVT().SimpleTy) {
Chris Lattner37caf8c2007-04-09 23:33:39 +00003207 default: return false;
Owen Anderson825b72b2009-08-11 20:47:22 +00003208 case MVT::i1:
3209 case MVT::i8:
3210 case MVT::i32:
3211 case MVT::i64:
Chris Lattner37caf8c2007-04-09 23:33:39 +00003212 // This assumes i64 is legalized to a pair of i32. If not (i.e.
3213 // ldrd / strd are used, then its address mode is same as i16.
3214 // r + r
Chris Lattnereb13d1b2007-04-10 03:48:29 +00003215 if (Scale < 0) Scale = -Scale;
3216 if (Scale == 1)
Chris Lattner37caf8c2007-04-09 23:33:39 +00003217 return true;
3218 // r + r << imm
Chris Lattnere1152942007-04-11 16:17:12 +00003219 return isPowerOf2_32(Scale & ~1);
Owen Anderson825b72b2009-08-11 20:47:22 +00003220 case MVT::i16:
Chris Lattner37caf8c2007-04-09 23:33:39 +00003221 // r + r
Chris Lattnereb13d1b2007-04-10 03:48:29 +00003222 if (((unsigned)AM.HasBaseReg + Scale) <= 2)
Chris Lattner37caf8c2007-04-09 23:33:39 +00003223 return true;
Chris Lattnere1152942007-04-11 16:17:12 +00003224 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00003225
Owen Anderson825b72b2009-08-11 20:47:22 +00003226 case MVT::isVoid:
Chris Lattner37caf8c2007-04-09 23:33:39 +00003227 // Note, we allow "void" uses (basically, uses that aren't loads or
3228 // stores), because arm allows folding a scale into many arithmetic
3229 // operations. This should be made more precise and revisited later.
Bob Wilson2dc4f542009-03-20 22:42:55 +00003230
Chris Lattner37caf8c2007-04-09 23:33:39 +00003231 // Allow r << imm, but the imm has to be a multiple of two.
3232 if (AM.Scale & 1) return false;
3233 return isPowerOf2_32(AM.Scale);
3234 }
3235 break;
Evan Chengb01fad62007-03-12 23:30:29 +00003236 }
Chris Lattner37caf8c2007-04-09 23:33:39 +00003237 return true;
Evan Chengb01fad62007-03-12 23:30:29 +00003238}
3239
Owen Andersone50ed302009-08-10 22:56:29 +00003240static bool getARMIndexedAddressParts(SDNode *Ptr, EVT VT,
Evan Chenge88d5ce2009-07-02 07:28:31 +00003241 bool isSEXTLoad, SDValue &Base,
3242 SDValue &Offset, bool &isInc,
3243 SelectionDAG &DAG) {
Evan Chenga8e29892007-01-19 07:51:42 +00003244 if (Ptr->getOpcode() != ISD::ADD && Ptr->getOpcode() != ISD::SUB)
3245 return false;
3246
Owen Anderson825b72b2009-08-11 20:47:22 +00003247 if (VT == MVT::i16 || ((VT == MVT::i8 || VT == MVT::i1) && isSEXTLoad)) {
Evan Chenga8e29892007-01-19 07:51:42 +00003248 // AddressingMode 3
3249 Base = Ptr->getOperand(0);
3250 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(Ptr->getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00003251 int RHSC = (int)RHS->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +00003252 if (RHSC < 0 && RHSC > -256) {
Evan Chenge88d5ce2009-07-02 07:28:31 +00003253 assert(Ptr->getOpcode() == ISD::ADD);
Evan Chenga8e29892007-01-19 07:51:42 +00003254 isInc = false;
3255 Offset = DAG.getConstant(-RHSC, RHS->getValueType(0));
3256 return true;
3257 }
3258 }
3259 isInc = (Ptr->getOpcode() == ISD::ADD);
3260 Offset = Ptr->getOperand(1);
3261 return true;
Owen Anderson825b72b2009-08-11 20:47:22 +00003262 } else if (VT == MVT::i32 || VT == MVT::i8 || VT == MVT::i1) {
Evan Chenga8e29892007-01-19 07:51:42 +00003263 // AddressingMode 2
3264 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(Ptr->getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00003265 int RHSC = (int)RHS->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +00003266 if (RHSC < 0 && RHSC > -0x1000) {
Evan Chenge88d5ce2009-07-02 07:28:31 +00003267 assert(Ptr->getOpcode() == ISD::ADD);
Evan Chenga8e29892007-01-19 07:51:42 +00003268 isInc = false;
3269 Offset = DAG.getConstant(-RHSC, RHS->getValueType(0));
3270 Base = Ptr->getOperand(0);
3271 return true;
3272 }
3273 }
3274
3275 if (Ptr->getOpcode() == ISD::ADD) {
3276 isInc = true;
3277 ARM_AM::ShiftOpc ShOpcVal= ARM_AM::getShiftOpcForNode(Ptr->getOperand(0));
3278 if (ShOpcVal != ARM_AM::no_shift) {
3279 Base = Ptr->getOperand(1);
3280 Offset = Ptr->getOperand(0);
3281 } else {
3282 Base = Ptr->getOperand(0);
3283 Offset = Ptr->getOperand(1);
3284 }
3285 return true;
3286 }
3287
3288 isInc = (Ptr->getOpcode() == ISD::ADD);
3289 Base = Ptr->getOperand(0);
3290 Offset = Ptr->getOperand(1);
3291 return true;
3292 }
3293
3294 // FIXME: Use FLDM / FSTM to emulate indexed FP load / store.
3295 return false;
3296}
3297
Owen Andersone50ed302009-08-10 22:56:29 +00003298static bool getT2IndexedAddressParts(SDNode *Ptr, EVT VT,
Evan Chenge88d5ce2009-07-02 07:28:31 +00003299 bool isSEXTLoad, SDValue &Base,
3300 SDValue &Offset, bool &isInc,
3301 SelectionDAG &DAG) {
3302 if (Ptr->getOpcode() != ISD::ADD && Ptr->getOpcode() != ISD::SUB)
3303 return false;
3304
3305 Base = Ptr->getOperand(0);
3306 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(Ptr->getOperand(1))) {
3307 int RHSC = (int)RHS->getZExtValue();
3308 if (RHSC < 0 && RHSC > -0x100) { // 8 bits.
3309 assert(Ptr->getOpcode() == ISD::ADD);
3310 isInc = false;
3311 Offset = DAG.getConstant(-RHSC, RHS->getValueType(0));
3312 return true;
3313 } else if (RHSC > 0 && RHSC < 0x100) { // 8 bit, no zero.
3314 isInc = Ptr->getOpcode() == ISD::ADD;
3315 Offset = DAG.getConstant(RHSC, RHS->getValueType(0));
3316 return true;
3317 }
3318 }
3319
3320 return false;
3321}
3322
Evan Chenga8e29892007-01-19 07:51:42 +00003323/// getPreIndexedAddressParts - returns true by value, base pointer and
3324/// offset pointer and addressing mode by reference if the node's address
3325/// can be legally represented as pre-indexed load / store address.
3326bool
Dan Gohman475871a2008-07-27 21:46:04 +00003327ARMTargetLowering::getPreIndexedAddressParts(SDNode *N, SDValue &Base,
3328 SDValue &Offset,
Evan Chenga8e29892007-01-19 07:51:42 +00003329 ISD::MemIndexedMode &AM,
Dan Gohman73e09142009-01-15 16:29:45 +00003330 SelectionDAG &DAG) const {
Evan Chenge88d5ce2009-07-02 07:28:31 +00003331 if (Subtarget->isThumb1Only())
Evan Chenga8e29892007-01-19 07:51:42 +00003332 return false;
3333
Owen Andersone50ed302009-08-10 22:56:29 +00003334 EVT VT;
Dan Gohman475871a2008-07-27 21:46:04 +00003335 SDValue Ptr;
Evan Chenga8e29892007-01-19 07:51:42 +00003336 bool isSEXTLoad = false;
3337 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
3338 Ptr = LD->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00003339 VT = LD->getMemoryVT();
Evan Chenga8e29892007-01-19 07:51:42 +00003340 isSEXTLoad = LD->getExtensionType() == ISD::SEXTLOAD;
3341 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
3342 Ptr = ST->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00003343 VT = ST->getMemoryVT();
Evan Chenga8e29892007-01-19 07:51:42 +00003344 } else
3345 return false;
3346
3347 bool isInc;
Evan Chenge88d5ce2009-07-02 07:28:31 +00003348 bool isLegal = false;
Evan Cheng5b9fcd12009-07-07 01:17:28 +00003349 if (Subtarget->isThumb() && Subtarget->hasThumb2())
Evan Chenge88d5ce2009-07-02 07:28:31 +00003350 isLegal = getT2IndexedAddressParts(Ptr.getNode(), VT, isSEXTLoad, Base,
3351 Offset, isInc, DAG);
Jim Grosbach764ab522009-08-11 15:33:49 +00003352 else
Evan Chenge88d5ce2009-07-02 07:28:31 +00003353 isLegal = getARMIndexedAddressParts(Ptr.getNode(), VT, isSEXTLoad, Base,
Evan Cheng04129572009-07-02 06:44:30 +00003354 Offset, isInc, DAG);
Evan Chenge88d5ce2009-07-02 07:28:31 +00003355 if (!isLegal)
3356 return false;
3357
3358 AM = isInc ? ISD::PRE_INC : ISD::PRE_DEC;
3359 return true;
Evan Chenga8e29892007-01-19 07:51:42 +00003360}
3361
3362/// getPostIndexedAddressParts - returns true by value, base pointer and
3363/// offset pointer and addressing mode by reference if this node can be
3364/// combined with a load / store to form a post-indexed load / store.
3365bool ARMTargetLowering::getPostIndexedAddressParts(SDNode *N, SDNode *Op,
Dan Gohman475871a2008-07-27 21:46:04 +00003366 SDValue &Base,
3367 SDValue &Offset,
Evan Chenga8e29892007-01-19 07:51:42 +00003368 ISD::MemIndexedMode &AM,
Dan Gohman73e09142009-01-15 16:29:45 +00003369 SelectionDAG &DAG) const {
Evan Chenge88d5ce2009-07-02 07:28:31 +00003370 if (Subtarget->isThumb1Only())
Evan Chenga8e29892007-01-19 07:51:42 +00003371 return false;
3372
Owen Andersone50ed302009-08-10 22:56:29 +00003373 EVT VT;
Dan Gohman475871a2008-07-27 21:46:04 +00003374 SDValue Ptr;
Evan Chenga8e29892007-01-19 07:51:42 +00003375 bool isSEXTLoad = false;
3376 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
Dan Gohmanb625f2f2008-01-30 00:15:11 +00003377 VT = LD->getMemoryVT();
Evan Chenga8e29892007-01-19 07:51:42 +00003378 isSEXTLoad = LD->getExtensionType() == ISD::SEXTLOAD;
3379 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
Dan Gohmanb625f2f2008-01-30 00:15:11 +00003380 VT = ST->getMemoryVT();
Evan Chenga8e29892007-01-19 07:51:42 +00003381 } else
3382 return false;
3383
3384 bool isInc;
Evan Chenge88d5ce2009-07-02 07:28:31 +00003385 bool isLegal = false;
Evan Cheng5b9fcd12009-07-07 01:17:28 +00003386 if (Subtarget->isThumb() && Subtarget->hasThumb2())
Evan Chenge88d5ce2009-07-02 07:28:31 +00003387 isLegal = getT2IndexedAddressParts(Op, VT, isSEXTLoad, Base, Offset,
Evan Chenga8e29892007-01-19 07:51:42 +00003388 isInc, DAG);
Jim Grosbach764ab522009-08-11 15:33:49 +00003389 else
Evan Chenge88d5ce2009-07-02 07:28:31 +00003390 isLegal = getARMIndexedAddressParts(Op, VT, isSEXTLoad, Base, Offset,
3391 isInc, DAG);
3392 if (!isLegal)
3393 return false;
3394
3395 AM = isInc ? ISD::POST_INC : ISD::POST_DEC;
3396 return true;
Evan Chenga8e29892007-01-19 07:51:42 +00003397}
3398
Dan Gohman475871a2008-07-27 21:46:04 +00003399void ARMTargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +00003400 const APInt &Mask,
Bob Wilson2dc4f542009-03-20 22:42:55 +00003401 APInt &KnownZero,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00003402 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +00003403 const SelectionDAG &DAG,
Evan Chenga8e29892007-01-19 07:51:42 +00003404 unsigned Depth) const {
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00003405 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0);
Evan Chenga8e29892007-01-19 07:51:42 +00003406 switch (Op.getOpcode()) {
3407 default: break;
3408 case ARMISD::CMOV: {
3409 // Bits are known zero/one if known on the LHS and RHS.
Dan Gohmanea859be2007-06-22 14:59:07 +00003410 DAG.ComputeMaskedBits(Op.getOperand(0), Mask, KnownZero, KnownOne, Depth+1);
Evan Chenga8e29892007-01-19 07:51:42 +00003411 if (KnownZero == 0 && KnownOne == 0) return;
3412
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00003413 APInt KnownZeroRHS, KnownOneRHS;
Dan Gohmanea859be2007-06-22 14:59:07 +00003414 DAG.ComputeMaskedBits(Op.getOperand(1), Mask,
3415 KnownZeroRHS, KnownOneRHS, Depth+1);
Evan Chenga8e29892007-01-19 07:51:42 +00003416 KnownZero &= KnownZeroRHS;
3417 KnownOne &= KnownOneRHS;
3418 return;
3419 }
3420 }
3421}
3422
3423//===----------------------------------------------------------------------===//
3424// ARM Inline Assembly Support
3425//===----------------------------------------------------------------------===//
3426
3427/// getConstraintType - Given a constraint letter, return the type of
3428/// constraint it is for this target.
3429ARMTargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +00003430ARMTargetLowering::getConstraintType(const std::string &Constraint) const {
3431 if (Constraint.size() == 1) {
3432 switch (Constraint[0]) {
3433 default: break;
3434 case 'l': return C_RegisterClass;
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00003435 case 'w': return C_RegisterClass;
Chris Lattner4234f572007-03-25 02:14:49 +00003436 }
Evan Chenga8e29892007-01-19 07:51:42 +00003437 }
Chris Lattner4234f572007-03-25 02:14:49 +00003438 return TargetLowering::getConstraintType(Constraint);
Evan Chenga8e29892007-01-19 07:51:42 +00003439}
3440
Bob Wilson2dc4f542009-03-20 22:42:55 +00003441std::pair<unsigned, const TargetRegisterClass*>
Evan Chenga8e29892007-01-19 07:51:42 +00003442ARMTargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00003443 EVT VT) const {
Evan Chenga8e29892007-01-19 07:51:42 +00003444 if (Constraint.size() == 1) {
3445 // GCC RS6000 Constraint Letters
3446 switch (Constraint[0]) {
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00003447 case 'l':
David Goodwinf1daf7d2009-07-08 23:10:31 +00003448 if (Subtarget->isThumb1Only())
Jim Grosbach30eae3c2009-04-07 20:34:09 +00003449 return std::make_pair(0U, ARM::tGPRRegisterClass);
3450 else
3451 return std::make_pair(0U, ARM::GPRRegisterClass);
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00003452 case 'r':
3453 return std::make_pair(0U, ARM::GPRRegisterClass);
3454 case 'w':
Owen Anderson825b72b2009-08-11 20:47:22 +00003455 if (VT == MVT::f32)
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00003456 return std::make_pair(0U, ARM::SPRRegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00003457 if (VT == MVT::f64)
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00003458 return std::make_pair(0U, ARM::DPRRegisterClass);
3459 break;
Evan Chenga8e29892007-01-19 07:51:42 +00003460 }
3461 }
3462 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
3463}
3464
3465std::vector<unsigned> ARMTargetLowering::
3466getRegClassForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00003467 EVT VT) const {
Evan Chenga8e29892007-01-19 07:51:42 +00003468 if (Constraint.size() != 1)
3469 return std::vector<unsigned>();
3470
3471 switch (Constraint[0]) { // GCC ARM Constraint Letters
3472 default: break;
3473 case 'l':
Jim Grosbach30eae3c2009-04-07 20:34:09 +00003474 return make_vector<unsigned>(ARM::R0, ARM::R1, ARM::R2, ARM::R3,
3475 ARM::R4, ARM::R5, ARM::R6, ARM::R7,
3476 0);
Evan Chenga8e29892007-01-19 07:51:42 +00003477 case 'r':
3478 return make_vector<unsigned>(ARM::R0, ARM::R1, ARM::R2, ARM::R3,
3479 ARM::R4, ARM::R5, ARM::R6, ARM::R7,
3480 ARM::R8, ARM::R9, ARM::R10, ARM::R11,
3481 ARM::R12, ARM::LR, 0);
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00003482 case 'w':
Owen Anderson825b72b2009-08-11 20:47:22 +00003483 if (VT == MVT::f32)
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00003484 return make_vector<unsigned>(ARM::S0, ARM::S1, ARM::S2, ARM::S3,
3485 ARM::S4, ARM::S5, ARM::S6, ARM::S7,
3486 ARM::S8, ARM::S9, ARM::S10, ARM::S11,
3487 ARM::S12,ARM::S13,ARM::S14,ARM::S15,
3488 ARM::S16,ARM::S17,ARM::S18,ARM::S19,
3489 ARM::S20,ARM::S21,ARM::S22,ARM::S23,
3490 ARM::S24,ARM::S25,ARM::S26,ARM::S27,
3491 ARM::S28,ARM::S29,ARM::S30,ARM::S31, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00003492 if (VT == MVT::f64)
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00003493 return make_vector<unsigned>(ARM::D0, ARM::D1, ARM::D2, ARM::D3,
3494 ARM::D4, ARM::D5, ARM::D6, ARM::D7,
3495 ARM::D8, ARM::D9, ARM::D10,ARM::D11,
3496 ARM::D12,ARM::D13,ARM::D14,ARM::D15, 0);
3497 break;
Evan Chenga8e29892007-01-19 07:51:42 +00003498 }
3499
3500 return std::vector<unsigned>();
3501}
Bob Wilsonbf6396b2009-04-01 17:58:54 +00003502
3503/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
3504/// vector. If it is invalid, don't add anything to Ops.
3505void ARMTargetLowering::LowerAsmOperandForConstraint(SDValue Op,
3506 char Constraint,
3507 bool hasMemory,
3508 std::vector<SDValue>&Ops,
3509 SelectionDAG &DAG) const {
3510 SDValue Result(0, 0);
3511
3512 switch (Constraint) {
3513 default: break;
3514 case 'I': case 'J': case 'K': case 'L':
3515 case 'M': case 'N': case 'O':
3516 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op);
3517 if (!C)
3518 return;
3519
3520 int64_t CVal64 = C->getSExtValue();
3521 int CVal = (int) CVal64;
3522 // None of these constraints allow values larger than 32 bits. Check
3523 // that the value fits in an int.
3524 if (CVal != CVal64)
3525 return;
3526
3527 switch (Constraint) {
3528 case 'I':
David Goodwinf1daf7d2009-07-08 23:10:31 +00003529 if (Subtarget->isThumb1Only()) {
3530 // This must be a constant between 0 and 255, for ADD
3531 // immediates.
Bob Wilsonbf6396b2009-04-01 17:58:54 +00003532 if (CVal >= 0 && CVal <= 255)
3533 break;
David Goodwinf1daf7d2009-07-08 23:10:31 +00003534 } else if (Subtarget->isThumb2()) {
3535 // A constant that can be used as an immediate value in a
3536 // data-processing instruction.
3537 if (ARM_AM::getT2SOImmVal(CVal) != -1)
3538 break;
Bob Wilsonbf6396b2009-04-01 17:58:54 +00003539 } else {
3540 // A constant that can be used as an immediate value in a
3541 // data-processing instruction.
3542 if (ARM_AM::getSOImmVal(CVal) != -1)
3543 break;
3544 }
3545 return;
3546
3547 case 'J':
David Goodwinf1daf7d2009-07-08 23:10:31 +00003548 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsonbf6396b2009-04-01 17:58:54 +00003549 // This must be a constant between -255 and -1, for negated ADD
3550 // immediates. This can be used in GCC with an "n" modifier that
3551 // prints the negated value, for use with SUB instructions. It is
3552 // not useful otherwise but is implemented for compatibility.
3553 if (CVal >= -255 && CVal <= -1)
3554 break;
3555 } else {
3556 // This must be a constant between -4095 and 4095. It is not clear
3557 // what this constraint is intended for. Implemented for
3558 // compatibility with GCC.
3559 if (CVal >= -4095 && CVal <= 4095)
3560 break;
3561 }
3562 return;
3563
3564 case 'K':
David Goodwinf1daf7d2009-07-08 23:10:31 +00003565 if (Subtarget->isThumb1Only()) {
Bob Wilsonbf6396b2009-04-01 17:58:54 +00003566 // A 32-bit value where only one byte has a nonzero value. Exclude
3567 // zero to match GCC. This constraint is used by GCC internally for
3568 // constants that can be loaded with a move/shift combination.
3569 // It is not useful otherwise but is implemented for compatibility.
3570 if (CVal != 0 && ARM_AM::isThumbImmShiftedVal(CVal))
3571 break;
David Goodwinf1daf7d2009-07-08 23:10:31 +00003572 } else if (Subtarget->isThumb2()) {
3573 // A constant whose bitwise inverse can be used as an immediate
3574 // value in a data-processing instruction. This can be used in GCC
3575 // with a "B" modifier that prints the inverted value, for use with
3576 // BIC and MVN instructions. It is not useful otherwise but is
3577 // implemented for compatibility.
3578 if (ARM_AM::getT2SOImmVal(~CVal) != -1)
3579 break;
Bob Wilsonbf6396b2009-04-01 17:58:54 +00003580 } else {
3581 // A constant whose bitwise inverse can be used as an immediate
3582 // value in a data-processing instruction. This can be used in GCC
3583 // with a "B" modifier that prints the inverted value, for use with
3584 // BIC and MVN instructions. It is not useful otherwise but is
3585 // implemented for compatibility.
3586 if (ARM_AM::getSOImmVal(~CVal) != -1)
3587 break;
3588 }
3589 return;
3590
3591 case 'L':
David Goodwinf1daf7d2009-07-08 23:10:31 +00003592 if (Subtarget->isThumb1Only()) {
Bob Wilsonbf6396b2009-04-01 17:58:54 +00003593 // This must be a constant between -7 and 7,
3594 // for 3-operand ADD/SUB immediate instructions.
3595 if (CVal >= -7 && CVal < 7)
3596 break;
David Goodwinf1daf7d2009-07-08 23:10:31 +00003597 } else if (Subtarget->isThumb2()) {
3598 // A constant whose negation can be used as an immediate value in a
3599 // data-processing instruction. This can be used in GCC with an "n"
3600 // modifier that prints the negated value, for use with SUB
3601 // instructions. It is not useful otherwise but is implemented for
3602 // compatibility.
3603 if (ARM_AM::getT2SOImmVal(-CVal) != -1)
3604 break;
Bob Wilsonbf6396b2009-04-01 17:58:54 +00003605 } else {
3606 // A constant whose negation can be used as an immediate value in a
3607 // data-processing instruction. This can be used in GCC with an "n"
3608 // modifier that prints the negated value, for use with SUB
3609 // instructions. It is not useful otherwise but is implemented for
3610 // compatibility.
3611 if (ARM_AM::getSOImmVal(-CVal) != -1)
3612 break;
3613 }
3614 return;
3615
3616 case 'M':
David Goodwinf1daf7d2009-07-08 23:10:31 +00003617 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsonbf6396b2009-04-01 17:58:54 +00003618 // This must be a multiple of 4 between 0 and 1020, for
3619 // ADD sp + immediate.
3620 if ((CVal >= 0 && CVal <= 1020) && ((CVal & 3) == 0))
3621 break;
3622 } else {
3623 // A power of two or a constant between 0 and 32. This is used in
3624 // GCC for the shift amount on shifted register operands, but it is
3625 // useful in general for any shift amounts.
3626 if ((CVal >= 0 && CVal <= 32) || ((CVal & (CVal - 1)) == 0))
3627 break;
3628 }
3629 return;
3630
3631 case 'N':
David Goodwinf1daf7d2009-07-08 23:10:31 +00003632 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsonbf6396b2009-04-01 17:58:54 +00003633 // This must be a constant between 0 and 31, for shift amounts.
3634 if (CVal >= 0 && CVal <= 31)
3635 break;
3636 }
3637 return;
3638
3639 case 'O':
David Goodwinf1daf7d2009-07-08 23:10:31 +00003640 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsonbf6396b2009-04-01 17:58:54 +00003641 // This must be a multiple of 4 between -508 and 508, for
3642 // ADD/SUB sp = sp + immediate.
3643 if ((CVal >= -508 && CVal <= 508) && ((CVal & 3) == 0))
3644 break;
3645 }
3646 return;
3647 }
3648 Result = DAG.getTargetConstant(CVal, Op.getValueType());
3649 break;
3650 }
3651
3652 if (Result.getNode()) {
3653 Ops.push_back(Result);
3654 return;
3655 }
3656 return TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, hasMemory,
3657 Ops, DAG);
3658}