blob: 9156ff9e068cd7f8f37edc6ba0b70309d669566a [file] [log] [blame]
Bob Wilson5bafff32009-06-22 23:27:02 +00001//===- ARMInstrNEON.td - NEON support for ARM -----------------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the ARM NEON instruction set.
11//
12//===----------------------------------------------------------------------===//
13
14//===----------------------------------------------------------------------===//
15// NEON-specific DAG Nodes.
16//===----------------------------------------------------------------------===//
17
18def SDTARMVCMP : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisSameAs<1, 2>]>;
19
20def NEONvceq : SDNode<"ARMISD::VCEQ", SDTARMVCMP>;
21def NEONvcge : SDNode<"ARMISD::VCGE", SDTARMVCMP>;
22def NEONvcgeu : SDNode<"ARMISD::VCGEU", SDTARMVCMP>;
23def NEONvcgt : SDNode<"ARMISD::VCGT", SDTARMVCMP>;
24def NEONvcgtu : SDNode<"ARMISD::VCGTU", SDTARMVCMP>;
25def NEONvtst : SDNode<"ARMISD::VTST", SDTARMVCMP>;
26
27// Types for vector shift by immediates. The "SHX" version is for long and
28// narrow operations where the source and destination vectors have different
29// types. The "SHINS" version is for shift and insert operations.
30def SDTARMVSH : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisSameAs<0, 1>,
31 SDTCisVT<2, i32>]>;
32def SDTARMVSHX : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisInt<1>,
33 SDTCisVT<2, i32>]>;
34def SDTARMVSHINS : SDTypeProfile<1, 3, [SDTCisInt<0>, SDTCisSameAs<0, 1>,
35 SDTCisSameAs<0, 2>, SDTCisVT<3, i32>]>;
36
37def NEONvshl : SDNode<"ARMISD::VSHL", SDTARMVSH>;
38def NEONvshrs : SDNode<"ARMISD::VSHRs", SDTARMVSH>;
39def NEONvshru : SDNode<"ARMISD::VSHRu", SDTARMVSH>;
40def NEONvshlls : SDNode<"ARMISD::VSHLLs", SDTARMVSHX>;
41def NEONvshllu : SDNode<"ARMISD::VSHLLu", SDTARMVSHX>;
42def NEONvshlli : SDNode<"ARMISD::VSHLLi", SDTARMVSHX>;
43def NEONvshrn : SDNode<"ARMISD::VSHRN", SDTARMVSHX>;
44
45def NEONvrshrs : SDNode<"ARMISD::VRSHRs", SDTARMVSH>;
46def NEONvrshru : SDNode<"ARMISD::VRSHRu", SDTARMVSH>;
47def NEONvrshrn : SDNode<"ARMISD::VRSHRN", SDTARMVSHX>;
48
49def NEONvqshls : SDNode<"ARMISD::VQSHLs", SDTARMVSH>;
50def NEONvqshlu : SDNode<"ARMISD::VQSHLu", SDTARMVSH>;
51def NEONvqshlsu : SDNode<"ARMISD::VQSHLsu", SDTARMVSH>;
52def NEONvqshrns : SDNode<"ARMISD::VQSHRNs", SDTARMVSHX>;
53def NEONvqshrnu : SDNode<"ARMISD::VQSHRNu", SDTARMVSHX>;
54def NEONvqshrnsu : SDNode<"ARMISD::VQSHRNsu", SDTARMVSHX>;
55
56def NEONvqrshrns : SDNode<"ARMISD::VQRSHRNs", SDTARMVSHX>;
57def NEONvqrshrnu : SDNode<"ARMISD::VQRSHRNu", SDTARMVSHX>;
58def NEONvqrshrnsu : SDNode<"ARMISD::VQRSHRNsu", SDTARMVSHX>;
59
60def NEONvsli : SDNode<"ARMISD::VSLI", SDTARMVSHINS>;
61def NEONvsri : SDNode<"ARMISD::VSRI", SDTARMVSHINS>;
62
63def SDTARMVGETLN : SDTypeProfile<1, 2, [SDTCisVT<0, i32>, SDTCisInt<1>,
64 SDTCisVT<2, i32>]>;
65def NEONvgetlaneu : SDNode<"ARMISD::VGETLANEu", SDTARMVGETLN>;
66def NEONvgetlanes : SDNode<"ARMISD::VGETLANEs", SDTARMVGETLN>;
67
Bob Wilsonc1d287b2009-08-14 05:13:08 +000068def NEONvdup : SDNode<"ARMISD::VDUP", SDTypeProfile<1, 1, [SDTCisVec<0>]>>;
69
Bob Wilson0ce37102009-08-14 05:08:32 +000070// VDUPLANE can produce a quad-register result from a double-register source,
71// so the result is not constrained to match the source.
72def NEONvduplane : SDNode<"ARMISD::VDUPLANE",
73 SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisVec<1>,
74 SDTCisVT<2, i32>]>>;
Bob Wilson5bafff32009-06-22 23:27:02 +000075
Bob Wilsonde95c1b82009-08-19 17:03:43 +000076def SDTARMVEXT : SDTypeProfile<1, 3, [SDTCisVec<0>, SDTCisSameAs<0, 1>,
77 SDTCisSameAs<0, 2>, SDTCisVT<3, i32>]>;
78def NEONvext : SDNode<"ARMISD::VEXT", SDTARMVEXT>;
79
Bob Wilsond8e17572009-08-12 22:31:50 +000080def SDTARMVSHUF : SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisSameAs<0, 1>]>;
81def NEONvrev64 : SDNode<"ARMISD::VREV64", SDTARMVSHUF>;
82def NEONvrev32 : SDNode<"ARMISD::VREV32", SDTARMVSHUF>;
83def NEONvrev16 : SDNode<"ARMISD::VREV16", SDTARMVSHUF>;
84
Anton Korobeynikov62e84f12009-08-21 12:40:50 +000085def SDTARMVSHUF2 : SDTypeProfile<2, 2, [SDTCisVec<0>, SDTCisSameAs<0, 1>,
Bob Wilson9abe19d2010-02-17 00:31:29 +000086 SDTCisSameAs<0, 2>,
87 SDTCisSameAs<0, 3>]>;
Anton Korobeynikov051cfd62009-08-21 12:41:42 +000088def NEONzip : SDNode<"ARMISD::VZIP", SDTARMVSHUF2>;
89def NEONuzp : SDNode<"ARMISD::VUZP", SDTARMVSHUF2>;
90def NEONtrn : SDNode<"ARMISD::VTRN", SDTARMVSHUF2>;
Anton Korobeynikov62e84f12009-08-21 12:40:50 +000091
Bob Wilson9f6c4c12010-02-18 06:05:53 +000092def SDTARMFMAX : SDTypeProfile<1, 2, [SDTCisVT<0, f32>, SDTCisSameAs<0, 1>,
93 SDTCisSameAs<0, 2>]>;
94def NEONfmax : SDNode<"ARMISD::FMAX", SDTARMFMAX>;
95def NEONfmin : SDNode<"ARMISD::FMIN", SDTARMFMAX>;
96
Bob Wilson5bafff32009-06-22 23:27:02 +000097//===----------------------------------------------------------------------===//
98// NEON operand definitions
99//===----------------------------------------------------------------------===//
100
Bob Wilson54c78ef2009-11-06 23:33:28 +0000101def h8imm : Operand<i8> {
102 let PrintMethod = "printHex8ImmOperand";
103}
104def h16imm : Operand<i16> {
105 let PrintMethod = "printHex16ImmOperand";
106}
107def h32imm : Operand<i32> {
108 let PrintMethod = "printHex32ImmOperand";
109}
110def h64imm : Operand<i64> {
111 let PrintMethod = "printHex64ImmOperand";
112}
113
Bob Wilson5bafff32009-06-22 23:27:02 +0000114//===----------------------------------------------------------------------===//
115// NEON load / store instructions
116//===----------------------------------------------------------------------===//
117
Bob Wilson5bafff32009-06-22 23:27:02 +0000118// Use vldmia to load a Q register as a D register pair.
Bob Wilson621f1952010-03-23 05:25:43 +0000119// This is equivalent to VLDMD except that it has a Q register operand.
Bob Wilson9abe19d2010-02-17 00:31:29 +0000120def VLDRQ : NI4<(outs QPR:$dst), (ins addrmode4:$addr), IIC_fpLoadm,
121 "vldmia", "$addr, ${dst:dregpair}",
122 [(set QPR:$dst, (v2f64 (load addrmode4:$addr)))]> {
Evan Chengdda0f4c2009-07-08 22:51:32 +0000123 let Inst{27-25} = 0b110;
124 let Inst{24} = 0; // P bit
125 let Inst{23} = 1; // U bit
126 let Inst{20} = 1;
Johnny Chenb731e872009-12-01 17:37:06 +0000127 let Inst{11-8} = 0b1011;
Evan Chengdda0f4c2009-07-08 22:51:32 +0000128}
Bob Wilson5bafff32009-06-22 23:27:02 +0000129
Bob Wilson621f1952010-03-23 05:25:43 +0000130let mayLoad = 1 in {
131// Use vld1 to load a Q register as a D register pair.
132// This alternative to VLDRQ allows an alignment to be specified.
133// This is equivalent to VLD1q64 except that it has a Q register operand.
134def VLD1q
135 : NLdSt<0,0b10,0b1010,0b1100, (outs QPR:$dst), (ins addrmode6:$addr),
136 IIC_VLD1, "vld1", "64", "${dst:dregpair}, $addr", "", []>;
137def VLD1q_UPD
138 : NLdSt<0,0b10,0b1010,0b1100, (outs QPR:$dst, GPR:$wb),
139 (ins addrmode6:$addr, am6offset:$offset), IIC_VLD1, "vld1", "64",
140 "${dst:dregpair}, $addr$offset", "$addr.addr = $wb", []>;
141} // mayLoad = 1
142
Bob Wilson9f7d60f2009-08-12 17:04:56 +0000143// Use vstmia to store a Q register as a D register pair.
Bob Wilson9abe19d2010-02-17 00:31:29 +0000144def VSTRQ : NI4<(outs), (ins QPR:$src, addrmode4:$addr), IIC_fpStorem,
145 "vstmia", "$addr, ${src:dregpair}",
146 [(store (v2f64 QPR:$src), addrmode4:$addr)]> {
Bob Wilson9f7d60f2009-08-12 17:04:56 +0000147 let Inst{27-25} = 0b110;
148 let Inst{24} = 0; // P bit
149 let Inst{23} = 1; // U bit
150 let Inst{20} = 0;
Johnny Chenb731e872009-12-01 17:37:06 +0000151 let Inst{11-8} = 0b1011;
Bob Wilson9f7d60f2009-08-12 17:04:56 +0000152}
153
Bob Wilson621f1952010-03-23 05:25:43 +0000154let mayLoad = 1, hasExtraDefRegAllocReq = 1 in {
155
Bob Wilson205a5ca2009-07-08 18:11:30 +0000156// VLD1 : Vector Load (multiple single elements)
Bob Wilson621f1952010-03-23 05:25:43 +0000157class VLD1D<bits<4> op7_4, string Dt>
158 : NLdSt<0,0b10,0b0111,op7_4, (outs DPR:$dst),
159 (ins addrmode6:$addr), IIC_VLD1,
160 "vld1", Dt, "\\{$dst\\}, $addr", "", []>;
161class VLD1Q<bits<4> op7_4, string Dt>
162 : NLdSt<0,0b10,0b1010,op7_4, (outs DPR:$dst1, DPR:$dst2),
163 (ins addrmode6:$addr), IIC_VLD1,
164 "vld1", Dt, "\\{$dst1, $dst2\\}, $addr", "", []>;
Bob Wilson205a5ca2009-07-08 18:11:30 +0000165
Bob Wilson621f1952010-03-23 05:25:43 +0000166def VLD1d8 : VLD1D<0b0000, "8">;
167def VLD1d16 : VLD1D<0b0100, "16">;
168def VLD1d32 : VLD1D<0b1000, "32">;
169def VLD1d64 : VLD1D<0b1100, "64">;
Bob Wilson205a5ca2009-07-08 18:11:30 +0000170
Bob Wilson621f1952010-03-23 05:25:43 +0000171def VLD1q8 : VLD1Q<0b0000, "8">;
172def VLD1q16 : VLD1Q<0b0100, "16">;
173def VLD1q32 : VLD1Q<0b1000, "32">;
174def VLD1q64 : VLD1Q<0b1100, "64">;
Bob Wilson99493b22010-03-20 17:59:03 +0000175
176// ...with address register writeback:
177class VLD1DWB<bits<4> op7_4, string Dt>
178 : NLdSt<0,0b10,0b0111,op7_4, (outs DPR:$dst, GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000179 (ins addrmode6:$addr, am6offset:$offset), IIC_VLD1,
180 "vld1", Dt, "\\{$dst\\}, $addr$offset",
Bob Wilson99493b22010-03-20 17:59:03 +0000181 "$addr.addr = $wb", []>;
182class VLD1QWB<bits<4> op7_4, string Dt>
183 : NLdSt<0,0b10,0b1010,op7_4, (outs QPR:$dst, GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000184 (ins addrmode6:$addr, am6offset:$offset), IIC_VLD1,
185 "vld1", Dt, "${dst:dregpair}, $addr$offset",
Bob Wilson99493b22010-03-20 17:59:03 +0000186 "$addr.addr = $wb", []>;
187
188def VLD1d8_UPD : VLD1DWB<0b0000, "8">;
189def VLD1d16_UPD : VLD1DWB<0b0100, "16">;
190def VLD1d32_UPD : VLD1DWB<0b1000, "32">;
191def VLD1d64_UPD : VLD1DWB<0b1100, "64">;
192
193def VLD1q8_UPD : VLD1QWB<0b0000, "8">;
194def VLD1q16_UPD : VLD1QWB<0b0100, "16">;
195def VLD1q32_UPD : VLD1QWB<0b1000, "32">;
196def VLD1q64_UPD : VLD1QWB<0b1100, "64">;
Bob Wilson99493b22010-03-20 17:59:03 +0000197
Bob Wilson052ba452010-03-22 18:22:06 +0000198// ...with 3 registers (some of these are only for the disassembler):
Bob Wilson95808322010-03-18 20:18:39 +0000199class VLD1D3<bits<4> op7_4, string Dt>
Bob Wilson667a13e2010-03-20 19:57:03 +0000200 : NLdSt<0,0b10,0b0110,op7_4, (outs DPR:$dst1, DPR:$dst2, DPR:$dst3),
Bob Wilson95808322010-03-18 20:18:39 +0000201 (ins addrmode6:$addr), IIC_VLD1, "vld1", Dt,
Bob Wilson58393bc2010-03-22 18:02:38 +0000202 "\\{$dst1, $dst2, $dst3\\}, $addr", "", []>;
Bob Wilson99493b22010-03-20 17:59:03 +0000203class VLD1D3WB<bits<4> op7_4, string Dt>
204 : NLdSt<0,0b10,0b0110,op7_4, (outs DPR:$dst1, DPR:$dst2, DPR:$dst3, GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000205 (ins addrmode6:$addr, am6offset:$offset), IIC_VLD1, "vld1", Dt,
Bob Wilson58393bc2010-03-22 18:02:38 +0000206 "\\{$dst1, $dst2, $dst3\\}, $addr$offset", "$addr.addr = $wb", []>;
Bob Wilson052ba452010-03-22 18:22:06 +0000207
208def VLD1d8T : VLD1D3<0b0000, "8">;
209def VLD1d16T : VLD1D3<0b0100, "16">;
210def VLD1d32T : VLD1D3<0b1000, "32">;
211def VLD1d64T : VLD1D3<0b1100, "64">;
212
213def VLD1d8T_UPD : VLD1D3WB<0b0000, "8">;
214def VLD1d16T_UPD : VLD1D3WB<0b0100, "16">;
215def VLD1d32T_UPD : VLD1D3WB<0b1000, "32">;
Bob Wilson62ef3c82010-03-22 20:31:39 +0000216def VLD1d64T_UPD : VLD1D3WB<0b1100, "64">;
Bob Wilson052ba452010-03-22 18:22:06 +0000217
218// ...with 4 registers (some of these are only for the disassembler):
219class VLD1D4<bits<4> op7_4, string Dt>
220 : NLdSt<0,0b10,0b0010,op7_4,(outs DPR:$dst1, DPR:$dst2, DPR:$dst3, DPR:$dst4),
221 (ins addrmode6:$addr), IIC_VLD1, "vld1", Dt,
222 "\\{$dst1, $dst2, $dst3, $dst4\\}, $addr", "", []>;
Bob Wilson99493b22010-03-20 17:59:03 +0000223class VLD1D4WB<bits<4> op7_4, string Dt>
224 : NLdSt<0,0b10,0b0010,op7_4,
225 (outs DPR:$dst1, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000226 (ins addrmode6:$addr, am6offset:$offset), IIC_VLD1, "vld1", Dt,
227 "\\{$dst1, $dst2, $dst3, $dst4\\}, $addr$offset", "$addr.addr = $wb",
Bob Wilson58393bc2010-03-22 18:02:38 +0000228 []>;
Johnny Chend7283d92010-02-23 20:51:23 +0000229
Bob Wilson052ba452010-03-22 18:22:06 +0000230def VLD1d8Q : VLD1D4<0b0000, "8">;
231def VLD1d16Q : VLD1D4<0b0100, "16">;
232def VLD1d32Q : VLD1D4<0b1000, "32">;
233def VLD1d64Q : VLD1D4<0b1100, "64">;
Bob Wilson99493b22010-03-20 17:59:03 +0000234
235def VLD1d8Q_UPD : VLD1D4WB<0b0000, "8">;
236def VLD1d16Q_UPD : VLD1D4WB<0b0100, "16">;
237def VLD1d32Q_UPD : VLD1D4WB<0b1000, "32">;
Bob Wilsona6979752010-03-22 18:13:18 +0000238def VLD1d64Q_UPD : VLD1D4WB<0b1100, "64">;
Bob Wilson9f7d60f2009-08-12 17:04:56 +0000239
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000240// VLD2 : Vector Load (multiple 2-element structures)
Bob Wilson00bf1d92010-03-20 18:14:26 +0000241class VLD2D<bits<4> op11_8, bits<4> op7_4, string Dt>
242 : NLdSt<0, 0b10, op11_8, op7_4, (outs DPR:$dst1, DPR:$dst2),
Bob Wilsonb07c1712009-10-07 21:53:04 +0000243 (ins addrmode6:$addr), IIC_VLD2,
Bob Wilson95808322010-03-18 20:18:39 +0000244 "vld2", Dt, "\\{$dst1, $dst2\\}, $addr", "", []>;
245class VLD2Q<bits<4> op7_4, string Dt>
Bob Wilson00bf1d92010-03-20 18:14:26 +0000246 : NLdSt<0, 0b10, 0b0011, op7_4,
Bob Wilsonb07c1712009-10-07 21:53:04 +0000247 (outs DPR:$dst1, DPR:$dst2, DPR:$dst3, DPR:$dst4),
Bob Wilson3bf12ab2009-10-06 22:01:59 +0000248 (ins addrmode6:$addr), IIC_VLD2,
Bob Wilson95808322010-03-18 20:18:39 +0000249 "vld2", Dt, "\\{$dst1, $dst2, $dst3, $dst4\\}, $addr", "", []>;
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000250
Bob Wilson00bf1d92010-03-20 18:14:26 +0000251def VLD2d8 : VLD2D<0b1000, 0b0000, "8">;
252def VLD2d16 : VLD2D<0b1000, 0b0100, "16">;
253def VLD2d32 : VLD2D<0b1000, 0b1000, "32">;
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000254
Bob Wilson95808322010-03-18 20:18:39 +0000255def VLD2q8 : VLD2Q<0b0000, "8">;
256def VLD2q16 : VLD2Q<0b0100, "16">;
257def VLD2q32 : VLD2Q<0b1000, "32">;
Bob Wilson3bf12ab2009-10-06 22:01:59 +0000258
Bob Wilson92cb9322010-03-20 20:10:51 +0000259// ...with address register writeback:
260class VLD2DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
261 : NLdSt<0, 0b10, op11_8, op7_4, (outs DPR:$dst1, DPR:$dst2, GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000262 (ins addrmode6:$addr, am6offset:$offset), IIC_VLD2,
263 "vld2", Dt, "\\{$dst1, $dst2\\}, $addr$offset",
Bob Wilson92cb9322010-03-20 20:10:51 +0000264 "$addr.addr = $wb", []>;
265class VLD2QWB<bits<4> op7_4, string Dt>
266 : NLdSt<0, 0b10, 0b0011, op7_4,
267 (outs DPR:$dst1, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000268 (ins addrmode6:$addr, am6offset:$offset), IIC_VLD2,
269 "vld2", Dt, "\\{$dst1, $dst2, $dst3, $dst4\\}, $addr$offset",
Bob Wilson92cb9322010-03-20 20:10:51 +0000270 "$addr.addr = $wb", []>;
271
272def VLD2d8_UPD : VLD2DWB<0b1000, 0b0000, "8">;
273def VLD2d16_UPD : VLD2DWB<0b1000, 0b0100, "16">;
274def VLD2d32_UPD : VLD2DWB<0b1000, 0b1000, "32">;
Bob Wilson92cb9322010-03-20 20:10:51 +0000275
276def VLD2q8_UPD : VLD2QWB<0b0000, "8">;
277def VLD2q16_UPD : VLD2QWB<0b0100, "16">;
278def VLD2q32_UPD : VLD2QWB<0b1000, "32">;
279
Bob Wilson00bf1d92010-03-20 18:14:26 +0000280// ...with double-spaced registers (for disassembly only):
281def VLD2b8 : VLD2D<0b1001, 0b0000, "8">;
282def VLD2b16 : VLD2D<0b1001, 0b0100, "16">;
283def VLD2b32 : VLD2D<0b1001, 0b1000, "32">;
Bob Wilson92cb9322010-03-20 20:10:51 +0000284def VLD2b8_UPD : VLD2DWB<0b1001, 0b0000, "8">;
285def VLD2b16_UPD : VLD2DWB<0b1001, 0b0100, "16">;
286def VLD2b32_UPD : VLD2DWB<0b1001, 0b1000, "32">;
Johnny Chend7283d92010-02-23 20:51:23 +0000287
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000288// VLD3 : Vector Load (multiple 3-element structures)
Bob Wilson00bf1d92010-03-20 18:14:26 +0000289class VLD3D<bits<4> op11_8, bits<4> op7_4, string Dt>
290 : NLdSt<0, 0b10, op11_8, op7_4, (outs DPR:$dst1, DPR:$dst2, DPR:$dst3),
Bob Wilsonb07c1712009-10-07 21:53:04 +0000291 (ins addrmode6:$addr), IIC_VLD3,
Bob Wilson95808322010-03-18 20:18:39 +0000292 "vld3", Dt, "\\{$dst1, $dst2, $dst3\\}, $addr", "", []>;
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000293
Bob Wilson00bf1d92010-03-20 18:14:26 +0000294def VLD3d8 : VLD3D<0b0100, 0b0000, "8">;
295def VLD3d16 : VLD3D<0b0100, 0b0100, "16">;
296def VLD3d32 : VLD3D<0b0100, 0b1000, "32">;
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000297
Bob Wilson92cb9322010-03-20 20:10:51 +0000298// ...with address register writeback:
299class VLD3DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
300 : NLdSt<0, 0b10, op11_8, op7_4,
301 (outs DPR:$dst1, DPR:$dst2, DPR:$dst3, GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000302 (ins addrmode6:$addr, am6offset:$offset), IIC_VLD3,
303 "vld3", Dt, "\\{$dst1, $dst2, $dst3\\}, $addr$offset",
Bob Wilson92cb9322010-03-20 20:10:51 +0000304 "$addr.addr = $wb", []>;
305
306def VLD3d8_UPD : VLD3DWB<0b0100, 0b0000, "8">;
307def VLD3d16_UPD : VLD3DWB<0b0100, 0b0100, "16">;
308def VLD3d32_UPD : VLD3DWB<0b0100, 0b1000, "32">;
Bob Wilson92cb9322010-03-20 20:10:51 +0000309
310// ...with double-spaced registers (non-updating versions for disassembly only):
Bob Wilson00bf1d92010-03-20 18:14:26 +0000311def VLD3q8 : VLD3D<0b0101, 0b0000, "8">;
312def VLD3q16 : VLD3D<0b0101, 0b0100, "16">;
313def VLD3q32 : VLD3D<0b0101, 0b1000, "32">;
Bob Wilson92cb9322010-03-20 20:10:51 +0000314def VLD3q8_UPD : VLD3DWB<0b0101, 0b0000, "8">;
315def VLD3q16_UPD : VLD3DWB<0b0101, 0b0100, "16">;
316def VLD3q32_UPD : VLD3DWB<0b0101, 0b1000, "32">;
Bob Wilson00bf1d92010-03-20 18:14:26 +0000317
Bob Wilson92cb9322010-03-20 20:10:51 +0000318// ...alternate versions to be allocated odd register numbers:
319def VLD3q8odd_UPD : VLD3DWB<0b0101, 0b0000, "8">;
320def VLD3q16odd_UPD : VLD3DWB<0b0101, 0b0100, "16">;
321def VLD3q32odd_UPD : VLD3DWB<0b0101, 0b1000, "32">;
Bob Wilsonff8952e2009-10-07 17:24:55 +0000322
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000323// VLD4 : Vector Load (multiple 4-element structures)
Bob Wilson00bf1d92010-03-20 18:14:26 +0000324class VLD4D<bits<4> op11_8, bits<4> op7_4, string Dt>
325 : NLdSt<0, 0b10, op11_8, op7_4,
Bob Wilsonb07c1712009-10-07 21:53:04 +0000326 (outs DPR:$dst1, DPR:$dst2, DPR:$dst3, DPR:$dst4),
David Goodwin127221f2009-09-23 21:38:08 +0000327 (ins addrmode6:$addr), IIC_VLD4,
Bob Wilson95808322010-03-18 20:18:39 +0000328 "vld4", Dt, "\\{$dst1, $dst2, $dst3, $dst4\\}, $addr", "", []>;
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000329
Bob Wilson00bf1d92010-03-20 18:14:26 +0000330def VLD4d8 : VLD4D<0b0000, 0b0000, "8">;
331def VLD4d16 : VLD4D<0b0000, 0b0100, "16">;
332def VLD4d32 : VLD4D<0b0000, 0b1000, "32">;
Bob Wilson243fcc52009-09-01 04:26:28 +0000333
Bob Wilson92cb9322010-03-20 20:10:51 +0000334// ...with address register writeback:
335class VLD4DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
336 : NLdSt<0, 0b10, op11_8, op7_4,
337 (outs DPR:$dst1, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000338 (ins addrmode6:$addr, am6offset:$offset), IIC_VLD4,
339 "vld4", Dt, "\\{$dst1, $dst2, $dst3, $dst4\\}, $addr$offset",
Bob Wilson92cb9322010-03-20 20:10:51 +0000340 "$addr.addr = $wb", []>;
341
342def VLD4d8_UPD : VLD4DWB<0b0000, 0b0000, "8">;
343def VLD4d16_UPD : VLD4DWB<0b0000, 0b0100, "16">;
344def VLD4d32_UPD : VLD4DWB<0b0000, 0b1000, "32">;
Bob Wilson92cb9322010-03-20 20:10:51 +0000345
346// ...with double-spaced registers (non-updating versions for disassembly only):
Bob Wilson00bf1d92010-03-20 18:14:26 +0000347def VLD4q8 : VLD4D<0b0001, 0b0000, "8">;
348def VLD4q16 : VLD4D<0b0001, 0b0100, "16">;
349def VLD4q32 : VLD4D<0b0001, 0b1000, "32">;
Bob Wilson92cb9322010-03-20 20:10:51 +0000350def VLD4q8_UPD : VLD4DWB<0b0001, 0b0000, "8">;
351def VLD4q16_UPD : VLD4DWB<0b0001, 0b0100, "16">;
352def VLD4q32_UPD : VLD4DWB<0b0001, 0b1000, "32">;
Bob Wilson00bf1d92010-03-20 18:14:26 +0000353
Bob Wilson92cb9322010-03-20 20:10:51 +0000354// ...alternate versions to be allocated odd register numbers:
355def VLD4q8odd_UPD : VLD4DWB<0b0001, 0b0000, "8">;
356def VLD4q16odd_UPD : VLD4DWB<0b0001, 0b0100, "16">;
357def VLD4q32odd_UPD : VLD4DWB<0b0001, 0b1000, "32">;
Bob Wilsonb07c1712009-10-07 21:53:04 +0000358
359// VLD1LN : Vector Load (single element to one lane)
360// FIXME: Not yet implemented.
Bob Wilson7708c222009-10-07 18:09:32 +0000361
Bob Wilson243fcc52009-09-01 04:26:28 +0000362// VLD2LN : Vector Load (single 2-element structure to one lane)
Bob Wilson39842552010-03-22 16:43:10 +0000363class VLD2LN<bits<4> op11_8, bits<4> op7_4, string Dt>
364 : NLdSt<1, 0b10, op11_8, op7_4, (outs DPR:$dst1, DPR:$dst2),
Bob Wilson41315282010-03-20 20:39:53 +0000365 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, nohash_imm:$lane),
366 IIC_VLD2, "vld2", Dt, "\\{$dst1[$lane], $dst2[$lane]\\}, $addr",
367 "$src1 = $dst1, $src2 = $dst2", []>;
Bob Wilson243fcc52009-09-01 04:26:28 +0000368
Bob Wilson39842552010-03-22 16:43:10 +0000369def VLD2LNd8 : VLD2LN<0b0001, {?,?,?,?}, "8">;
370def VLD2LNd16 : VLD2LN<0b0101, {?,?,0,?}, "16">;
371def VLD2LNd32 : VLD2LN<0b1001, {?,0,?,?}, "32">;
Bob Wilson30aea9d2009-10-08 18:56:10 +0000372
Bob Wilson41315282010-03-20 20:39:53 +0000373// ...with double-spaced registers:
Bob Wilson39842552010-03-22 16:43:10 +0000374def VLD2LNq16 : VLD2LN<0b0101, {?,?,1,?}, "16">;
375def VLD2LNq32 : VLD2LN<0b1001, {?,1,?,?}, "32">;
Bob Wilson30aea9d2009-10-08 18:56:10 +0000376
Bob Wilson41315282010-03-20 20:39:53 +0000377// ...alternate versions to be allocated odd register numbers:
Bob Wilson39842552010-03-22 16:43:10 +0000378def VLD2LNq16odd : VLD2LN<0b0101, {?,?,1,?}, "16">;
379def VLD2LNq32odd : VLD2LN<0b1001, {?,1,?,?}, "32">;
Bob Wilson243fcc52009-09-01 04:26:28 +0000380
Bob Wilsona1023642010-03-20 20:47:18 +0000381// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +0000382class VLD2LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
383 : NLdSt<1, 0b10, op11_8, op7_4, (outs DPR:$dst1, DPR:$dst2, GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000384 (ins addrmode6:$addr, am6offset:$offset,
Bob Wilsona1023642010-03-20 20:47:18 +0000385 DPR:$src1, DPR:$src2, nohash_imm:$lane), IIC_VLD2, "vld2", Dt,
Bob Wilson226036e2010-03-20 22:13:40 +0000386 "\\{$dst1[$lane], $dst2[$lane]\\}, $addr$offset",
Bob Wilsona1023642010-03-20 20:47:18 +0000387 "$src1 = $dst1, $src2 = $dst2, $addr.addr = $wb", []>;
388
Bob Wilson39842552010-03-22 16:43:10 +0000389def VLD2LNd8_UPD : VLD2LNWB<0b0001, {?,?,?,?}, "8">;
390def VLD2LNd16_UPD : VLD2LNWB<0b0101, {?,?,0,?}, "16">;
391def VLD2LNd32_UPD : VLD2LNWB<0b1001, {?,0,?,?}, "32">;
Bob Wilsona1023642010-03-20 20:47:18 +0000392
Bob Wilson39842552010-03-22 16:43:10 +0000393def VLD2LNq16_UPD : VLD2LNWB<0b0101, {?,?,1,?}, "16">;
394def VLD2LNq32_UPD : VLD2LNWB<0b1001, {?,1,?,?}, "32">;
Bob Wilsona1023642010-03-20 20:47:18 +0000395
Bob Wilson243fcc52009-09-01 04:26:28 +0000396// VLD3LN : Vector Load (single 3-element structure to one lane)
Bob Wilson39842552010-03-22 16:43:10 +0000397class VLD3LN<bits<4> op11_8, bits<4> op7_4, string Dt>
398 : NLdSt<1, 0b10, op11_8, op7_4, (outs DPR:$dst1, DPR:$dst2, DPR:$dst3),
Bob Wilson41315282010-03-20 20:39:53 +0000399 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3,
400 nohash_imm:$lane), IIC_VLD3, "vld3", Dt,
401 "\\{$dst1[$lane], $dst2[$lane], $dst3[$lane]\\}, $addr",
402 "$src1 = $dst1, $src2 = $dst2, $src3 = $dst3", []>;
Bob Wilson243fcc52009-09-01 04:26:28 +0000403
Bob Wilson39842552010-03-22 16:43:10 +0000404def VLD3LNd8 : VLD3LN<0b0010, {?,?,?,0}, "8">;
405def VLD3LNd16 : VLD3LN<0b0110, {?,?,0,0}, "16">;
406def VLD3LNd32 : VLD3LN<0b1010, {?,0,0,0}, "32">;
Bob Wilson0bf7d992009-10-08 22:27:33 +0000407
Bob Wilson41315282010-03-20 20:39:53 +0000408// ...with double-spaced registers:
Bob Wilson39842552010-03-22 16:43:10 +0000409def VLD3LNq16 : VLD3LN<0b0110, {?,?,1,0}, "16">;
410def VLD3LNq32 : VLD3LN<0b1010, {?,1,0,0}, "32">;
Bob Wilson0bf7d992009-10-08 22:27:33 +0000411
Bob Wilson41315282010-03-20 20:39:53 +0000412// ...alternate versions to be allocated odd register numbers:
Bob Wilson39842552010-03-22 16:43:10 +0000413def VLD3LNq16odd : VLD3LN<0b0110, {?,?,1,0}, "16">;
414def VLD3LNq32odd : VLD3LN<0b1010, {?,1,0,0}, "32">;
Bob Wilson243fcc52009-09-01 04:26:28 +0000415
Bob Wilsona1023642010-03-20 20:47:18 +0000416// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +0000417class VLD3LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
418 : NLdSt<1, 0b10, op11_8, op7_4,
Bob Wilsona1023642010-03-20 20:47:18 +0000419 (outs DPR:$dst1, DPR:$dst2, DPR:$dst3, GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000420 (ins addrmode6:$addr, am6offset:$offset,
Bob Wilsona1023642010-03-20 20:47:18 +0000421 DPR:$src1, DPR:$src2, DPR:$src3, nohash_imm:$lane),
422 IIC_VLD3, "vld3", Dt,
Bob Wilson226036e2010-03-20 22:13:40 +0000423 "\\{$dst1[$lane], $dst2[$lane], $dst3[$lane]\\}, $addr$offset",
Bob Wilsona1023642010-03-20 20:47:18 +0000424 "$src1 = $dst1, $src2 = $dst2, $src3 = $dst3, $addr.addr = $wb",
425 []>;
426
Bob Wilson39842552010-03-22 16:43:10 +0000427def VLD3LNd8_UPD : VLD3LNWB<0b0010, {?,?,?,0}, "8">;
428def VLD3LNd16_UPD : VLD3LNWB<0b0110, {?,?,0,0}, "16">;
429def VLD3LNd32_UPD : VLD3LNWB<0b1010, {?,0,0,0}, "32">;
Bob Wilsona1023642010-03-20 20:47:18 +0000430
Bob Wilson39842552010-03-22 16:43:10 +0000431def VLD3LNq16_UPD : VLD3LNWB<0b0110, {?,?,1,0}, "16">;
432def VLD3LNq32_UPD : VLD3LNWB<0b1010, {?,1,0,0}, "32">;
Bob Wilsona1023642010-03-20 20:47:18 +0000433
Bob Wilson243fcc52009-09-01 04:26:28 +0000434// VLD4LN : Vector Load (single 4-element structure to one lane)
Bob Wilson39842552010-03-22 16:43:10 +0000435class VLD4LN<bits<4> op11_8, bits<4> op7_4, string Dt>
436 : NLdSt<1, 0b10, op11_8, op7_4,
Bob Wilson41315282010-03-20 20:39:53 +0000437 (outs DPR:$dst1, DPR:$dst2, DPR:$dst3, DPR:$dst4),
438 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4,
439 nohash_imm:$lane), IIC_VLD4, "vld4", Dt,
Bob Wilson9fedc332010-01-18 01:24:43 +0000440 "\\{$dst1[$lane], $dst2[$lane], $dst3[$lane], $dst4[$lane]\\}, $addr",
Bob Wilson41315282010-03-20 20:39:53 +0000441 "$src1 = $dst1, $src2 = $dst2, $src3 = $dst3, $src4 = $dst4", []>;
Bob Wilson243fcc52009-09-01 04:26:28 +0000442
Bob Wilson39842552010-03-22 16:43:10 +0000443def VLD4LNd8 : VLD4LN<0b0011, {?,?,?,?}, "8">;
444def VLD4LNd16 : VLD4LN<0b0111, {?,?,0,?}, "16">;
445def VLD4LNd32 : VLD4LN<0b1011, {?,0,?,?}, "32">;
Bob Wilson62e053e2009-10-08 22:53:57 +0000446
Bob Wilson41315282010-03-20 20:39:53 +0000447// ...with double-spaced registers:
Bob Wilson39842552010-03-22 16:43:10 +0000448def VLD4LNq16 : VLD4LN<0b0111, {?,?,1,?}, "16">;
449def VLD4LNq32 : VLD4LN<0b1011, {?,1,?,?}, "32">;
Bob Wilson62e053e2009-10-08 22:53:57 +0000450
Bob Wilson41315282010-03-20 20:39:53 +0000451// ...alternate versions to be allocated odd register numbers:
Bob Wilson39842552010-03-22 16:43:10 +0000452def VLD4LNq16odd : VLD4LN<0b0111, {?,?,1,?}, "16">;
453def VLD4LNq32odd : VLD4LN<0b1011, {?,1,?,?}, "32">;
Bob Wilsonb07c1712009-10-07 21:53:04 +0000454
Bob Wilsona1023642010-03-20 20:47:18 +0000455// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +0000456class VLD4LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
457 : NLdSt<1, 0b10, op11_8, op7_4,
Bob Wilsona1023642010-03-20 20:47:18 +0000458 (outs DPR:$dst1, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000459 (ins addrmode6:$addr, am6offset:$offset,
Bob Wilsona1023642010-03-20 20:47:18 +0000460 DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4, nohash_imm:$lane),
461 IIC_VLD4, "vld4", Dt,
Bob Wilson226036e2010-03-20 22:13:40 +0000462"\\{$dst1[$lane], $dst2[$lane], $dst3[$lane], $dst4[$lane]\\}, $addr$offset",
Bob Wilsona1023642010-03-20 20:47:18 +0000463"$src1 = $dst1, $src2 = $dst2, $src3 = $dst3, $src4 = $dst4, $addr.addr = $wb",
464 []>;
465
Bob Wilson39842552010-03-22 16:43:10 +0000466def VLD4LNd8_UPD : VLD4LNWB<0b0011, {?,?,?,?}, "8">;
467def VLD4LNd16_UPD : VLD4LNWB<0b0111, {?,?,0,?}, "16">;
468def VLD4LNd32_UPD : VLD4LNWB<0b1011, {?,0,?,?}, "32">;
Bob Wilsona1023642010-03-20 20:47:18 +0000469
Bob Wilson39842552010-03-22 16:43:10 +0000470def VLD4LNq16_UPD : VLD4LNWB<0b0111, {?,?,1,?}, "16">;
471def VLD4LNq32_UPD : VLD4LNWB<0b1011, {?,1,?,?}, "32">;
Bob Wilsona1023642010-03-20 20:47:18 +0000472
Bob Wilsonb07c1712009-10-07 21:53:04 +0000473// VLD1DUP : Vector Load (single element to all lanes)
474// VLD2DUP : Vector Load (single 2-element structure to all lanes)
475// VLD3DUP : Vector Load (single 3-element structure to all lanes)
476// VLD4DUP : Vector Load (single 4-element structure to all lanes)
477// FIXME: Not yet implemented.
Evan Cheng0d92f5f2009-10-01 08:22:27 +0000478} // mayLoad = 1, hasExtraDefRegAllocReq = 1
Bob Wilsondbd3c0e2009-08-12 00:49:01 +0000479
Bob Wilsonb36ec862009-08-06 18:47:44 +0000480// VST1 : Vector Store (multiple single elements)
Bob Wilson95808322010-03-18 20:18:39 +0000481class VST1D<bits<4> op7_4, string Dt, ValueType Ty>
Bob Wilsonb07c1712009-10-07 21:53:04 +0000482 : NLdSt<0,0b00,0b0111,op7_4, (outs), (ins addrmode6:$addr, DPR:$src), IIC_VST,
Bob Wilson95808322010-03-18 20:18:39 +0000483 "vst1", Dt, "\\{$src\\}, $addr", "",
484 [(int_arm_neon_vst1 addrmode6:$addr, (Ty DPR:$src))]>;
485class VST1Q<bits<4> op7_4, string Dt, ValueType Ty>
Bob Wilsonb07c1712009-10-07 21:53:04 +0000486 : NLdSt<0,0b00,0b1010,op7_4, (outs), (ins addrmode6:$addr, QPR:$src), IIC_VST,
Bob Wilson95808322010-03-18 20:18:39 +0000487 "vst1", Dt, "${src:dregpair}, $addr", "",
488 [(int_arm_neon_vst1 addrmode6:$addr, (Ty QPR:$src))]>;
Bob Wilsonb36ec862009-08-06 18:47:44 +0000489
Evan Cheng0d92f5f2009-10-01 08:22:27 +0000490let hasExtraSrcRegAllocReq = 1 in {
Bob Wilson95808322010-03-18 20:18:39 +0000491def VST1d8 : VST1D<0b0000, "8", v8i8>;
492def VST1d16 : VST1D<0b0100, "16", v4i16>;
493def VST1d32 : VST1D<0b1000, "32", v2i32>;
494def VST1df : VST1D<0b1000, "32", v2f32>;
495def VST1d64 : VST1D<0b1100, "64", v1i64>;
Bob Wilsonb36ec862009-08-06 18:47:44 +0000496
Bob Wilson95808322010-03-18 20:18:39 +0000497def VST1q8 : VST1Q<0b0000, "8", v16i8>;
498def VST1q16 : VST1Q<0b0100, "16", v8i16>;
499def VST1q32 : VST1Q<0b1000, "32", v4i32>;
500def VST1qf : VST1Q<0b1000, "32", v4f32>;
501def VST1q64 : VST1Q<0b1100, "64", v2i64>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +0000502} // hasExtraSrcRegAllocReq
Bob Wilsonb36ec862009-08-06 18:47:44 +0000503
Bob Wilson25eb5012010-03-20 20:54:36 +0000504let mayStore = 1, hasExtraSrcRegAllocReq = 1 in {
505
506// ...with address register writeback:
507class VST1DWB<bits<4> op7_4, string Dt>
508 : NLdSt<0, 0b00, 0b0111, op7_4, (outs GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000509 (ins addrmode6:$addr, am6offset:$offset, DPR:$src), IIC_VST,
510 "vst1", Dt, "\\{$src\\}, $addr$offset", "$addr.addr = $wb", []>;
Bob Wilson25eb5012010-03-20 20:54:36 +0000511class VST1QWB<bits<4> op7_4, string Dt>
512 : NLdSt<0, 0b00, 0b1010, op7_4, (outs GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000513 (ins addrmode6:$addr, am6offset:$offset, QPR:$src), IIC_VST,
514 "vst1", Dt, "${src:dregpair}, $addr$offset", "$addr.addr = $wb", []>;
Bob Wilson25eb5012010-03-20 20:54:36 +0000515
516def VST1d8_UPD : VST1DWB<0b0000, "8">;
517def VST1d16_UPD : VST1DWB<0b0100, "16">;
518def VST1d32_UPD : VST1DWB<0b1000, "32">;
519def VST1d64_UPD : VST1DWB<0b1100, "64">;
520
521def VST1q8_UPD : VST1QWB<0b0000, "8">;
522def VST1q16_UPD : VST1QWB<0b0100, "16">;
523def VST1q32_UPD : VST1QWB<0b1000, "32">;
524def VST1q64_UPD : VST1QWB<0b1100, "64">;
525
Bob Wilson052ba452010-03-22 18:22:06 +0000526// ...with 3 registers (some of these are only for the disassembler):
Bob Wilson95808322010-03-18 20:18:39 +0000527class VST1D3<bits<4> op7_4, string Dt>
Johnny Chenf50e83f2010-02-24 02:57:20 +0000528 : NLdSt<0, 0b00, 0b0110, op7_4, (outs),
Bob Wilson667a13e2010-03-20 19:57:03 +0000529 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3),
Bob Wilson58393bc2010-03-22 18:02:38 +0000530 IIC_VST, "vst1", Dt, "\\{$src1, $src2, $src3\\}, $addr", "", []>;
Bob Wilson25eb5012010-03-20 20:54:36 +0000531class VST1D3WB<bits<4> op7_4, string Dt>
532 : NLdSt<0, 0b00, 0b0110, op7_4, (outs GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000533 (ins addrmode6:$addr, am6offset:$offset,
Bob Wilson25eb5012010-03-20 20:54:36 +0000534 DPR:$src1, DPR:$src2, DPR:$src3),
Bob Wilson226036e2010-03-20 22:13:40 +0000535 IIC_VST, "vst1", Dt, "\\{$src1, $src2, $src3\\}, $addr$offset",
Bob Wilson58393bc2010-03-22 18:02:38 +0000536 "$addr.addr = $wb", []>;
Bob Wilson052ba452010-03-22 18:22:06 +0000537
538def VST1d8T : VST1D3<0b0000, "8">;
539def VST1d16T : VST1D3<0b0100, "16">;
540def VST1d32T : VST1D3<0b1000, "32">;
541def VST1d64T : VST1D3<0b1100, "64">;
542
543def VST1d8T_UPD : VST1D3WB<0b0000, "8">;
544def VST1d16T_UPD : VST1D3WB<0b0100, "16">;
545def VST1d32T_UPD : VST1D3WB<0b1000, "32">;
546def VST1d64T_UPD : VST1D3WB<0b1100, "64">;
547
548// ...with 4 registers (some of these are only for the disassembler):
549class VST1D4<bits<4> op7_4, string Dt>
550 : NLdSt<0, 0b00, 0b0010, op7_4, (outs),
551 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4),
552 IIC_VST, "vst1", Dt, "\\{$src1, $src2, $src3, $src4\\}, $addr", "",
553 []>;
Bob Wilson25eb5012010-03-20 20:54:36 +0000554class VST1D4WB<bits<4> op7_4, string Dt>
555 : NLdSt<0, 0b00, 0b0010, op7_4, (outs GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000556 (ins addrmode6:$addr, am6offset:$offset,
Bob Wilson25eb5012010-03-20 20:54:36 +0000557 DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4),
Bob Wilson226036e2010-03-20 22:13:40 +0000558 IIC_VST, "vst1", Dt, "\\{$src1, $src2, $src3, $src4\\}, $addr$offset",
Bob Wilson58393bc2010-03-22 18:02:38 +0000559 "$addr.addr = $wb", []>;
Bob Wilson25eb5012010-03-20 20:54:36 +0000560
Bob Wilson052ba452010-03-22 18:22:06 +0000561def VST1d8Q : VST1D4<0b0000, "8">;
562def VST1d16Q : VST1D4<0b0100, "16">;
563def VST1d32Q : VST1D4<0b1000, "32">;
564def VST1d64Q : VST1D4<0b1100, "64">;
Bob Wilson25eb5012010-03-20 20:54:36 +0000565
566def VST1d8Q_UPD : VST1D4WB<0b0000, "8">;
567def VST1d16Q_UPD : VST1D4WB<0b0100, "16">;
568def VST1d32Q_UPD : VST1D4WB<0b1000, "32">;
Bob Wilsona6979752010-03-22 18:13:18 +0000569def VST1d64Q_UPD : VST1D4WB<0b1100, "64">;
Bob Wilson9f7d60f2009-08-12 17:04:56 +0000570
Bob Wilsonb36ec862009-08-06 18:47:44 +0000571// VST2 : Vector Store (multiple 2-element structures)
Bob Wilson068b18b2010-03-20 21:15:48 +0000572class VST2D<bits<4> op11_8, bits<4> op7_4, string Dt>
573 : NLdSt<0, 0b00, op11_8, op7_4, (outs),
574 (ins addrmode6:$addr, DPR:$src1, DPR:$src2),
575 IIC_VST, "vst2", Dt, "\\{$src1, $src2\\}, $addr", "", []>;
Bob Wilson95808322010-03-18 20:18:39 +0000576class VST2Q<bits<4> op7_4, string Dt>
Bob Wilson068b18b2010-03-20 21:15:48 +0000577 : NLdSt<0, 0b00, 0b0011, op7_4, (outs),
Bob Wilsonb07c1712009-10-07 21:53:04 +0000578 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4),
Bob Wilson95808322010-03-18 20:18:39 +0000579 IIC_VST, "vst2", Dt, "\\{$src1, $src2, $src3, $src4\\}, $addr",
Bob Wilsond2855752009-10-07 18:47:39 +0000580 "", []>;
Bob Wilsonb36ec862009-08-06 18:47:44 +0000581
Bob Wilson068b18b2010-03-20 21:15:48 +0000582def VST2d8 : VST2D<0b1000, 0b0000, "8">;
583def VST2d16 : VST2D<0b1000, 0b0100, "16">;
584def VST2d32 : VST2D<0b1000, 0b1000, "32">;
Bob Wilson24e04c52009-10-08 00:21:01 +0000585def VST2d64 : NLdSt<0,0b00,0b1010,0b1100, (outs),
586 (ins addrmode6:$addr, DPR:$src1, DPR:$src2), IIC_VST,
Bob Wilson9fedc332010-01-18 01:24:43 +0000587 "vst1", "64", "\\{$src1, $src2\\}, $addr", "", []>;
Bob Wilsonb36ec862009-08-06 18:47:44 +0000588
Bob Wilson95808322010-03-18 20:18:39 +0000589def VST2q8 : VST2Q<0b0000, "8">;
590def VST2q16 : VST2Q<0b0100, "16">;
591def VST2q32 : VST2Q<0b1000, "32">;
Bob Wilsond2855752009-10-07 18:47:39 +0000592
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000593// ...with address register writeback:
594class VST2DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
595 : NLdSt<0, 0b00, op11_8, op7_4, (outs GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000596 (ins addrmode6:$addr, am6offset:$offset, DPR:$src1, DPR:$src2),
597 IIC_VST, "vst2", Dt, "\\{$src1, $src2\\}, $addr$offset",
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000598 "$addr.addr = $wb", []>;
599class VST2QWB<bits<4> op7_4, string Dt>
600 : NLdSt<0, 0b00, 0b0011, op7_4, (outs GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000601 (ins addrmode6:$addr, am6offset:$offset,
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000602 DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4),
Bob Wilson226036e2010-03-20 22:13:40 +0000603 IIC_VST, "vst2", Dt, "\\{$src1, $src2, $src3, $src4\\}, $addr$offset",
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000604 "$addr.addr = $wb", []>;
605
606def VST2d8_UPD : VST2DWB<0b1000, 0b0000, "8">;
607def VST2d16_UPD : VST2DWB<0b1000, 0b0100, "16">;
608def VST2d32_UPD : VST2DWB<0b1000, 0b1000, "32">;
609def VST2d64_UPD : NLdSt<0,0b00,0b1010,0b1100, (outs GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000610 (ins addrmode6:$addr, am6offset:$offset,
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000611 DPR:$src1, DPR:$src2), IIC_VST,
Bob Wilson226036e2010-03-20 22:13:40 +0000612 "vst1", "64", "\\{$src1, $src2\\}, $addr$offset",
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000613 "$addr.addr = $wb", []>;
614
615def VST2q8_UPD : VST2QWB<0b0000, "8">;
616def VST2q16_UPD : VST2QWB<0b0100, "16">;
617def VST2q32_UPD : VST2QWB<0b1000, "32">;
618
Bob Wilson068b18b2010-03-20 21:15:48 +0000619// ...with double-spaced registers (for disassembly only):
620def VST2b8 : VST2D<0b1001, 0b0000, "8">;
621def VST2b16 : VST2D<0b1001, 0b0100, "16">;
622def VST2b32 : VST2D<0b1001, 0b1000, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000623def VST2b8_UPD : VST2DWB<0b1001, 0b0000, "8">;
624def VST2b16_UPD : VST2DWB<0b1001, 0b0100, "16">;
625def VST2b32_UPD : VST2DWB<0b1001, 0b1000, "32">;
Johnny Chenf50e83f2010-02-24 02:57:20 +0000626
Bob Wilsonb36ec862009-08-06 18:47:44 +0000627// VST3 : Vector Store (multiple 3-element structures)
Bob Wilson068b18b2010-03-20 21:15:48 +0000628class VST3D<bits<4> op11_8, bits<4> op7_4, string Dt>
629 : NLdSt<0, 0b00, op11_8, op7_4, (outs),
Bob Wilsonb07c1712009-10-07 21:53:04 +0000630 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3), IIC_VST,
Bob Wilson95808322010-03-18 20:18:39 +0000631 "vst3", Dt, "\\{$src1, $src2, $src3\\}, $addr", "", []>;
Bob Wilsonb36ec862009-08-06 18:47:44 +0000632
Bob Wilson068b18b2010-03-20 21:15:48 +0000633def VST3d8 : VST3D<0b0100, 0b0000, "8">;
634def VST3d16 : VST3D<0b0100, 0b0100, "16">;
635def VST3d32 : VST3D<0b0100, 0b1000, "32">;
Bob Wilsonb36ec862009-08-06 18:47:44 +0000636
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000637// ...with address register writeback:
638class VST3DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
639 : NLdSt<0, 0b00, op11_8, op7_4, (outs GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000640 (ins addrmode6:$addr, am6offset:$offset,
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000641 DPR:$src1, DPR:$src2, DPR:$src3), IIC_VST,
Bob Wilson226036e2010-03-20 22:13:40 +0000642 "vst3", Dt, "\\{$src1, $src2, $src3\\}, $addr$offset",
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000643 "$addr.addr = $wb", []>;
644
645def VST3d8_UPD : VST3DWB<0b0100, 0b0000, "8">;
646def VST3d16_UPD : VST3DWB<0b0100, 0b0100, "16">;
647def VST3d32_UPD : VST3DWB<0b0100, 0b1000, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000648
649// ...with double-spaced registers (non-updating versions for disassembly only):
Bob Wilson068b18b2010-03-20 21:15:48 +0000650def VST3q8 : VST3D<0b0101, 0b0000, "8">;
651def VST3q16 : VST3D<0b0101, 0b0100, "16">;
652def VST3q32 : VST3D<0b0101, 0b1000, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000653def VST3q8_UPD : VST3DWB<0b0101, 0b0000, "8">;
654def VST3q16_UPD : VST3DWB<0b0101, 0b0100, "16">;
655def VST3q32_UPD : VST3DWB<0b0101, 0b1000, "32">;
Bob Wilson068b18b2010-03-20 21:15:48 +0000656
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000657// ...alternate versions to be allocated odd register numbers:
658def VST3q8odd_UPD : VST3DWB<0b0101, 0b0000, "8">;
659def VST3q16odd_UPD : VST3DWB<0b0101, 0b0100, "16">;
660def VST3q32odd_UPD : VST3DWB<0b0101, 0b1000, "32">;
Bob Wilson66a70632009-10-07 20:30:08 +0000661
Bob Wilsonb36ec862009-08-06 18:47:44 +0000662// VST4 : Vector Store (multiple 4-element structures)
Bob Wilson068b18b2010-03-20 21:15:48 +0000663class VST4D<bits<4> op11_8, bits<4> op7_4, string Dt>
664 : NLdSt<0, 0b00, op11_8, op7_4, (outs),
Bob Wilsonb07c1712009-10-07 21:53:04 +0000665 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4),
Bob Wilson95808322010-03-18 20:18:39 +0000666 IIC_VST, "vst4", Dt, "\\{$src1, $src2, $src3, $src4\\}, $addr",
Bob Wilson2a9df472009-08-25 17:46:06 +0000667 "", []>;
Bob Wilsonb36ec862009-08-06 18:47:44 +0000668
Bob Wilson068b18b2010-03-20 21:15:48 +0000669def VST4d8 : VST4D<0b0000, 0b0000, "8">;
670def VST4d16 : VST4D<0b0000, 0b0100, "16">;
671def VST4d32 : VST4D<0b0000, 0b1000, "32">;
Bob Wilson8a3198b2009-09-01 18:51:56 +0000672
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000673// ...with address register writeback:
674class VST4DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
675 : NLdSt<0, 0b00, op11_8, op7_4, (outs GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000676 (ins addrmode6:$addr, am6offset:$offset,
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000677 DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4), IIC_VST,
Bob Wilson226036e2010-03-20 22:13:40 +0000678 "vst4", Dt, "\\{$src1, $src2, $src3, $src4\\}, $addr$offset",
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000679 "$addr.addr = $wb", []>;
680
681def VST4d8_UPD : VST4DWB<0b0000, 0b0000, "8">;
682def VST4d16_UPD : VST4DWB<0b0000, 0b0100, "16">;
683def VST4d32_UPD : VST4DWB<0b0000, 0b1000, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000684
685// ...with double-spaced registers (non-updating versions for disassembly only):
Bob Wilson068b18b2010-03-20 21:15:48 +0000686def VST4q8 : VST4D<0b0001, 0b0000, "8">;
687def VST4q16 : VST4D<0b0001, 0b0100, "16">;
688def VST4q32 : VST4D<0b0001, 0b1000, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000689def VST4q8_UPD : VST4DWB<0b0001, 0b0000, "8">;
690def VST4q16_UPD : VST4DWB<0b0001, 0b0100, "16">;
691def VST4q32_UPD : VST4DWB<0b0001, 0b1000, "32">;
Bob Wilson068b18b2010-03-20 21:15:48 +0000692
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000693// ...alternate versions to be allocated odd register numbers:
694def VST4q8odd_UPD : VST4DWB<0b0001, 0b0000, "8">;
695def VST4q16odd_UPD : VST4DWB<0b0001, 0b0100, "16">;
696def VST4q32odd_UPD : VST4DWB<0b0001, 0b1000, "32">;
Bob Wilsonb07c1712009-10-07 21:53:04 +0000697
698// VST1LN : Vector Store (single element from one lane)
699// FIXME: Not yet implemented.
Bob Wilson63c90632009-10-07 20:49:18 +0000700
Bob Wilson8a3198b2009-09-01 18:51:56 +0000701// VST2LN : Vector Store (single 2-element structure from one lane)
Bob Wilson39842552010-03-22 16:43:10 +0000702class VST2LN<bits<4> op11_8, bits<4> op7_4, string Dt>
703 : NLdSt<1, 0b00, op11_8, op7_4, (outs),
Bob Wilson9abe19d2010-02-17 00:31:29 +0000704 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, nohash_imm:$lane),
Bob Wilson95808322010-03-18 20:18:39 +0000705 IIC_VST, "vst2", Dt, "\\{$src1[$lane], $src2[$lane]\\}, $addr",
Bob Wilson9abe19d2010-02-17 00:31:29 +0000706 "", []>;
Bob Wilson8a3198b2009-09-01 18:51:56 +0000707
Bob Wilson39842552010-03-22 16:43:10 +0000708def VST2LNd8 : VST2LN<0b0001, {?,?,?,?}, "8">;
709def VST2LNd16 : VST2LN<0b0101, {?,?,0,?}, "16">;
710def VST2LNd32 : VST2LN<0b1001, {?,0,?,?}, "32">;
Bob Wilsonc5c6edb2009-10-08 23:38:24 +0000711
Bob Wilson41315282010-03-20 20:39:53 +0000712// ...with double-spaced registers:
Bob Wilson39842552010-03-22 16:43:10 +0000713def VST2LNq16 : VST2LN<0b0101, {?,?,1,?}, "16">;
714def VST2LNq32 : VST2LN<0b1001, {?,1,?,?}, "32">;
Bob Wilsonc5c6edb2009-10-08 23:38:24 +0000715
Bob Wilson41315282010-03-20 20:39:53 +0000716// ...alternate versions to be allocated odd register numbers:
Bob Wilson39842552010-03-22 16:43:10 +0000717def VST2LNq16odd : VST2LN<0b0101, {?,?,1,?}, "16">;
718def VST2LNq32odd : VST2LN<0b1001, {?,1,?,?}, "32">;
Bob Wilson8a3198b2009-09-01 18:51:56 +0000719
Bob Wilsond5fadaf2010-03-20 21:57:36 +0000720// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +0000721class VST2LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
722 : NLdSt<1, 0b00, op11_8, op7_4, (outs GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000723 (ins addrmode6:$addr, am6offset:$offset,
Bob Wilsond5fadaf2010-03-20 21:57:36 +0000724 DPR:$src1, DPR:$src2, nohash_imm:$lane), IIC_VST, "vst2", Dt,
Bob Wilson226036e2010-03-20 22:13:40 +0000725 "\\{$src1[$lane], $src2[$lane]\\}, $addr$offset",
Bob Wilsond5fadaf2010-03-20 21:57:36 +0000726 "$addr.addr = $wb", []>;
727
Bob Wilson39842552010-03-22 16:43:10 +0000728def VST2LNd8_UPD : VST2LNWB<0b0001, {?,?,?,?}, "8">;
729def VST2LNd16_UPD : VST2LNWB<0b0101, {?,?,0,?}, "16">;
730def VST2LNd32_UPD : VST2LNWB<0b1001, {?,0,?,?}, "32">;
Bob Wilsond5fadaf2010-03-20 21:57:36 +0000731
Bob Wilson39842552010-03-22 16:43:10 +0000732def VST2LNq16_UPD : VST2LNWB<0b0101, {?,?,1,?}, "16">;
733def VST2LNq32_UPD : VST2LNWB<0b1001, {?,1,?,?}, "32">;
Bob Wilsond5fadaf2010-03-20 21:57:36 +0000734
Bob Wilson8a3198b2009-09-01 18:51:56 +0000735// VST3LN : Vector Store (single 3-element structure from one lane)
Bob Wilson39842552010-03-22 16:43:10 +0000736class VST3LN<bits<4> op11_8, bits<4> op7_4, string Dt>
737 : NLdSt<1, 0b00, op11_8, op7_4, (outs),
Bob Wilson9abe19d2010-02-17 00:31:29 +0000738 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3,
Bob Wilson95808322010-03-18 20:18:39 +0000739 nohash_imm:$lane), IIC_VST, "vst3", Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +0000740 "\\{$src1[$lane], $src2[$lane], $src3[$lane]\\}, $addr", "", []>;
Bob Wilson8a3198b2009-09-01 18:51:56 +0000741
Bob Wilson39842552010-03-22 16:43:10 +0000742def VST3LNd8 : VST3LN<0b0010, {?,?,?,0}, "8">;
743def VST3LNd16 : VST3LN<0b0110, {?,?,0,0}, "16">;
744def VST3LNd32 : VST3LN<0b1010, {?,0,0,0}, "32">;
Bob Wilson8cdb2692009-10-08 23:51:31 +0000745
Bob Wilson41315282010-03-20 20:39:53 +0000746// ...with double-spaced registers:
Bob Wilson39842552010-03-22 16:43:10 +0000747def VST3LNq16 : VST3LN<0b0110, {?,?,1,0}, "16">;
748def VST3LNq32 : VST3LN<0b1010, {?,1,0,0}, "32">;
Bob Wilson8cdb2692009-10-08 23:51:31 +0000749
Bob Wilson41315282010-03-20 20:39:53 +0000750// ...alternate versions to be allocated odd register numbers:
Bob Wilson39842552010-03-22 16:43:10 +0000751def VST3LNq16odd : VST3LN<0b0110, {?,?,1,0}, "16">;
752def VST3LNq32odd : VST3LN<0b1010, {?,1,0,0}, "32">;
Bob Wilson8a3198b2009-09-01 18:51:56 +0000753
Bob Wilsond5fadaf2010-03-20 21:57:36 +0000754// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +0000755class VST3LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
756 : NLdSt<1, 0b00, op11_8, op7_4, (outs GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000757 (ins addrmode6:$addr, am6offset:$offset,
Bob Wilsond5fadaf2010-03-20 21:57:36 +0000758 DPR:$src1, DPR:$src2, DPR:$src3, nohash_imm:$lane),
759 IIC_VST, "vst3", Dt,
Bob Wilson226036e2010-03-20 22:13:40 +0000760 "\\{$src1[$lane], $src2[$lane], $src3[$lane]\\}, $addr$offset",
Bob Wilsond5fadaf2010-03-20 21:57:36 +0000761 "$addr.addr = $wb", []>;
762
Bob Wilson39842552010-03-22 16:43:10 +0000763def VST3LNd8_UPD : VST3LNWB<0b0010, {?,?,?,0}, "8">;
764def VST3LNd16_UPD : VST3LNWB<0b0110, {?,?,0,0}, "16">;
765def VST3LNd32_UPD : VST3LNWB<0b1010, {?,0,0,0}, "32">;
Bob Wilsond5fadaf2010-03-20 21:57:36 +0000766
Bob Wilson39842552010-03-22 16:43:10 +0000767def VST3LNq16_UPD : VST3LNWB<0b0110, {?,?,1,0}, "16">;
768def VST3LNq32_UPD : VST3LNWB<0b1010, {?,1,0,0}, "32">;
Bob Wilsond5fadaf2010-03-20 21:57:36 +0000769
Bob Wilson8a3198b2009-09-01 18:51:56 +0000770// VST4LN : Vector Store (single 4-element structure from one lane)
Bob Wilson39842552010-03-22 16:43:10 +0000771class VST4LN<bits<4> op11_8, bits<4> op7_4, string Dt>
772 : NLdSt<1, 0b00, op11_8, op7_4, (outs),
Bob Wilson9abe19d2010-02-17 00:31:29 +0000773 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4,
Bob Wilson95808322010-03-18 20:18:39 +0000774 nohash_imm:$lane), IIC_VST, "vst4", Dt,
Bob Wilson9fedc332010-01-18 01:24:43 +0000775 "\\{$src1[$lane], $src2[$lane], $src3[$lane], $src4[$lane]\\}, $addr",
Bob Wilson9abe19d2010-02-17 00:31:29 +0000776 "", []>;
Bob Wilson8a3198b2009-09-01 18:51:56 +0000777
Bob Wilson39842552010-03-22 16:43:10 +0000778def VST4LNd8 : VST4LN<0b0011, {?,?,?,?}, "8">;
779def VST4LNd16 : VST4LN<0b0111, {?,?,0,?}, "16">;
780def VST4LNd32 : VST4LN<0b1011, {?,0,?,?}, "32">;
Bob Wilson56311392009-10-09 00:01:36 +0000781
Bob Wilson41315282010-03-20 20:39:53 +0000782// ...with double-spaced registers:
Bob Wilson39842552010-03-22 16:43:10 +0000783def VST4LNq16 : VST4LN<0b0111, {?,?,1,?}, "16">;
784def VST4LNq32 : VST4LN<0b1011, {?,1,?,?}, "32">;
Bob Wilson56311392009-10-09 00:01:36 +0000785
Bob Wilson41315282010-03-20 20:39:53 +0000786// ...alternate versions to be allocated odd register numbers:
Bob Wilson39842552010-03-22 16:43:10 +0000787def VST4LNq16odd : VST4LN<0b0111, {?,?,1,?}, "16">;
788def VST4LNq32odd : VST4LN<0b1011, {?,1,?,?}, "32">;
Bob Wilson56311392009-10-09 00:01:36 +0000789
Bob Wilsond5fadaf2010-03-20 21:57:36 +0000790// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +0000791class VST4LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
792 : NLdSt<1, 0b00, op11_8, op7_4, (outs GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000793 (ins addrmode6:$addr, am6offset:$offset,
Bob Wilsond5fadaf2010-03-20 21:57:36 +0000794 DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4, nohash_imm:$lane),
795 IIC_VST, "vst4", Dt,
Bob Wilson226036e2010-03-20 22:13:40 +0000796 "\\{$src1[$lane], $src2[$lane], $src3[$lane], $src4[$lane]\\}, $addr$offset",
Bob Wilsond5fadaf2010-03-20 21:57:36 +0000797 "$addr.addr = $wb", []>;
798
Bob Wilson39842552010-03-22 16:43:10 +0000799def VST4LNd8_UPD : VST4LNWB<0b0011, {?,?,?,?}, "8">;
800def VST4LNd16_UPD : VST4LNWB<0b0111, {?,?,0,?}, "16">;
801def VST4LNd32_UPD : VST4LNWB<0b1011, {?,0,?,?}, "32">;
Bob Wilsond5fadaf2010-03-20 21:57:36 +0000802
Bob Wilson39842552010-03-22 16:43:10 +0000803def VST4LNq16_UPD : VST4LNWB<0b0111, {?,?,1,?}, "16">;
804def VST4LNq32_UPD : VST4LNWB<0b1011, {?,1,?,?}, "32">;
Bob Wilsond5fadaf2010-03-20 21:57:36 +0000805
Evan Cheng0d92f5f2009-10-01 08:22:27 +0000806} // mayStore = 1, hasExtraSrcRegAllocReq = 1
Bob Wilsonb36ec862009-08-06 18:47:44 +0000807
Bob Wilson205a5ca2009-07-08 18:11:30 +0000808
Bob Wilson5bafff32009-06-22 23:27:02 +0000809//===----------------------------------------------------------------------===//
810// NEON pattern fragments
811//===----------------------------------------------------------------------===//
812
813// Extract D sub-registers of Q registers.
814// (arm_dsubreg_0 is 5; arm_dsubreg_1 is 6)
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +0000815def DSubReg_i8_reg : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000816 return CurDAG->getTargetConstant(5 + N->getZExtValue() / 8, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +0000817}]>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +0000818def DSubReg_i16_reg : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000819 return CurDAG->getTargetConstant(5 + N->getZExtValue() / 4, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +0000820}]>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +0000821def DSubReg_i32_reg : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000822 return CurDAG->getTargetConstant(5 + N->getZExtValue() / 2, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +0000823}]>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +0000824def DSubReg_f64_reg : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000825 return CurDAG->getTargetConstant(5 + N->getZExtValue(), MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +0000826}]>;
Anton Korobeynikov69d1c1a2009-09-02 21:21:28 +0000827def DSubReg_f64_other_reg : SDNodeXForm<imm, [{
828 return CurDAG->getTargetConstant(5 + (1 - N->getZExtValue()), MVT::i32);
829}]>;
Bob Wilson5bafff32009-06-22 23:27:02 +0000830
Anton Korobeynikov2324bdc2009-08-28 23:41:26 +0000831// Extract S sub-registers of Q/D registers.
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +0000832// (arm_ssubreg_0 is 1; arm_ssubreg_1 is 2; etc.)
833def SSubReg_f32_reg : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000834 return CurDAG->getTargetConstant(1 + N->getZExtValue(), MVT::i32);
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +0000835}]>;
836
Bob Wilson5bafff32009-06-22 23:27:02 +0000837// Translate lane numbers from Q registers to D subregs.
838def SubReg_i8_lane : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000839 return CurDAG->getTargetConstant(N->getZExtValue() & 7, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +0000840}]>;
841def SubReg_i16_lane : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000842 return CurDAG->getTargetConstant(N->getZExtValue() & 3, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +0000843}]>;
844def SubReg_i32_lane : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000845 return CurDAG->getTargetConstant(N->getZExtValue() & 1, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +0000846}]>;
847
848//===----------------------------------------------------------------------===//
849// Instruction Classes
850//===----------------------------------------------------------------------===//
851
Bob Wilson3c0f96e2010-02-17 22:23:11 +0000852// Basic 2-register operations: single-, double- and quad-register.
853class N2VS<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
854 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
855 string Dt, ValueType ResTy, ValueType OpTy, SDNode OpNode>
856 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4,
857 (outs DPR_VFP2:$dst), (ins DPR_VFP2:$src),
858 IIC_VUNAD, OpcodeStr, Dt, "$dst, $src", "", []>;
Bob Wilson5bafff32009-06-22 23:27:02 +0000859class N2VD<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Bob Wilson3c0f96e2010-02-17 22:23:11 +0000860 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
861 string Dt, ValueType ResTy, ValueType OpTy, SDNode OpNode>
Bob Wilson5bafff32009-06-22 23:27:02 +0000862 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$dst),
Evan Chengf81bf152009-11-23 21:57:23 +0000863 (ins DPR:$src), IIC_VUNAD, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +0000864 [(set DPR:$dst, (ResTy (OpNode (OpTy DPR:$src))))]>;
865class N2VQ<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Bob Wilson3c0f96e2010-02-17 22:23:11 +0000866 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
867 string Dt, ValueType ResTy, ValueType OpTy, SDNode OpNode>
Bob Wilson5bafff32009-06-22 23:27:02 +0000868 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$dst),
Evan Chengf81bf152009-11-23 21:57:23 +0000869 (ins QPR:$src), IIC_VUNAQ, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +0000870 [(set QPR:$dst, (ResTy (OpNode (OpTy QPR:$src))))]>;
871
Bob Wilson69bfbd62010-02-17 22:42:54 +0000872// Basic 2-register intrinsics, both double- and quad-register.
Bob Wilson5bafff32009-06-22 23:27:02 +0000873class N2VDInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
David Goodwin127221f2009-09-23 21:38:08 +0000874 bits<2> op17_16, bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +0000875 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +0000876 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
877 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$dst),
Evan Chengf81bf152009-11-23 21:57:23 +0000878 (ins DPR:$src), itin, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +0000879 [(set DPR:$dst, (ResTy (IntOp (OpTy DPR:$src))))]>;
880class N2VQInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
David Goodwin127221f2009-09-23 21:38:08 +0000881 bits<2> op17_16, bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +0000882 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +0000883 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
884 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$dst),
Evan Chengf81bf152009-11-23 21:57:23 +0000885 (ins QPR:$src), itin, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +0000886 [(set QPR:$dst, (ResTy (IntOp (OpTy QPR:$src))))]>;
887
888// Narrow 2-register intrinsics.
889class N2VNInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
890 bits<2> op17_16, bits<5> op11_7, bit op6, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +0000891 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin127221f2009-09-23 21:38:08 +0000892 ValueType TyD, ValueType TyQ, Intrinsic IntOp>
Bob Wilson5bafff32009-06-22 23:27:02 +0000893 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs DPR:$dst),
Evan Chengf81bf152009-11-23 21:57:23 +0000894 (ins QPR:$src), itin, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +0000895 [(set DPR:$dst, (TyD (IntOp (TyQ QPR:$src))))]>;
896
Bob Wilson507df402009-10-21 02:15:46 +0000897// Long 2-register intrinsics (currently only used for VMOVL).
898class N2VLInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
899 bits<2> op17_16, bits<5> op11_7, bit op6, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +0000900 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin127221f2009-09-23 21:38:08 +0000901 ValueType TyQ, ValueType TyD, Intrinsic IntOp>
Bob Wilson507df402009-10-21 02:15:46 +0000902 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs QPR:$dst),
Evan Chengf81bf152009-11-23 21:57:23 +0000903 (ins DPR:$src), itin, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +0000904 [(set QPR:$dst, (TyQ (IntOp (TyD DPR:$src))))]>;
905
Bob Wilsonb6ab51e2009-08-08 06:13:25 +0000906// 2-register shuffles (VTRN/VZIP/VUZP), both double- and quad-register.
Evan Chengf81bf152009-11-23 21:57:23 +0000907class N2VDShuffle<bits<2> op19_18, bits<5> op11_7, string OpcodeStr, string Dt>
Bob Wilsonb6ab51e2009-08-08 06:13:25 +0000908 : N2V<0b11, 0b11, op19_18, 0b10, op11_7, 0, 0, (outs DPR:$dst1, DPR:$dst2),
David Goodwin127221f2009-09-23 21:38:08 +0000909 (ins DPR:$src1, DPR:$src2), IIC_VPERMD,
Evan Chengf81bf152009-11-23 21:57:23 +0000910 OpcodeStr, Dt, "$dst1, $dst2",
Johnny Chen6c8648b2010-03-17 23:26:50 +0000911 "$src1 = $dst1, $src2 = $dst2", []>;
David Goodwin127221f2009-09-23 21:38:08 +0000912class N2VQShuffle<bits<2> op19_18, bits<5> op11_7,
Evan Chengf81bf152009-11-23 21:57:23 +0000913 InstrItinClass itin, string OpcodeStr, string Dt>
Bob Wilsonb6ab51e2009-08-08 06:13:25 +0000914 : N2V<0b11, 0b11, op19_18, 0b10, op11_7, 1, 0, (outs QPR:$dst1, QPR:$dst2),
Bob Wilson9abe19d2010-02-17 00:31:29 +0000915 (ins QPR:$src1, QPR:$src2), itin, OpcodeStr, Dt, "$dst1, $dst2",
Johnny Chen6c8648b2010-03-17 23:26:50 +0000916 "$src1 = $dst1, $src2 = $dst2", []>;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +0000917
Bob Wilson3c0f96e2010-02-17 22:23:11 +0000918// Basic 3-register operations: single-, double- and quad-register.
919class N3VS<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
920 string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy,
921 SDNode OpNode, bit Commutable>
922 : N3V<op24, op23, op21_20, op11_8, 0, op4,
923 (outs DPR_VFP2:$dst), (ins DPR_VFP2:$src1, DPR_VFP2:$src2), IIC_VBIND,
924 OpcodeStr, Dt, "$dst, $src1, $src2", "", []> {
925 let isCommutable = Commutable;
926}
927
Bob Wilson5bafff32009-06-22 23:27:02 +0000928class N3VD<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +0000929 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +0000930 ValueType ResTy, ValueType OpTy, SDNode OpNode, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +0000931 : N3V<op24, op23, op21_20, op11_8, 0, op4,
David Goodwin127221f2009-09-23 21:38:08 +0000932 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2), itin,
Evan Chengf81bf152009-11-23 21:57:23 +0000933 OpcodeStr, Dt, "$dst, $src1, $src2", "",
934 [(set DPR:$dst, (ResTy (OpNode (OpTy DPR:$src1), (OpTy DPR:$src2))))]> {
935 let isCommutable = Commutable;
936}
937// Same as N3VD but no data type.
938class N3VDX<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
939 InstrItinClass itin, string OpcodeStr,
940 ValueType ResTy, ValueType OpTy,
941 SDNode OpNode, bit Commutable>
942 : N3VX<op24, op23, op21_20, op11_8, 0, op4,
Bob Wilson9abe19d2010-02-17 00:31:29 +0000943 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2), itin,
944 OpcodeStr, "$dst, $src1, $src2", "",
945 [(set DPR:$dst, (ResTy (OpNode (OpTy DPR:$src1), (OpTy DPR:$src2))))]>{
Bob Wilson5bafff32009-06-22 23:27:02 +0000946 let isCommutable = Commutable;
947}
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000948class N3VDSL<bits<2> op21_20, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +0000949 InstrItinClass itin, string OpcodeStr, string Dt,
950 ValueType Ty, SDNode ShOp>
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000951 : N3V<0, 1, op21_20, op11_8, 1, 0,
952 (outs DPR:$dst), (ins DPR:$src1, DPR_VFP2:$src2, nohash_imm:$lane),
Evan Chengf81bf152009-11-23 21:57:23 +0000953 itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000954 [(set (Ty DPR:$dst),
955 (Ty (ShOp (Ty DPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +0000956 (Ty (NEONvduplane (Ty DPR_VFP2:$src2), imm:$lane)))))]>{
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000957 let isCommutable = 0;
958}
959class N3VDSL16<bits<2> op21_20, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +0000960 string OpcodeStr, string Dt, ValueType Ty, SDNode ShOp>
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000961 : N3V<0, 1, op21_20, op11_8, 1, 0,
962 (outs DPR:$dst), (ins DPR:$src1, DPR_8:$src2, nohash_imm:$lane),
Bob Wilson9abe19d2010-02-17 00:31:29 +0000963 IIC_VMULi16D, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000964 [(set (Ty DPR:$dst),
965 (Ty (ShOp (Ty DPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +0000966 (Ty (NEONvduplane (Ty DPR_8:$src2), imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000967 let isCommutable = 0;
968}
969
Bob Wilson5bafff32009-06-22 23:27:02 +0000970class N3VQ<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +0000971 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +0000972 ValueType ResTy, ValueType OpTy, SDNode OpNode, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +0000973 : N3V<op24, op23, op21_20, op11_8, 1, op4,
David Goodwin127221f2009-09-23 21:38:08 +0000974 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2), itin,
Evan Chengf81bf152009-11-23 21:57:23 +0000975 OpcodeStr, Dt, "$dst, $src1, $src2", "",
976 [(set QPR:$dst, (ResTy (OpNode (OpTy QPR:$src1), (OpTy QPR:$src2))))]> {
977 let isCommutable = Commutable;
978}
979class N3VQX<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
980 InstrItinClass itin, string OpcodeStr,
Bob Wilson9abe19d2010-02-17 00:31:29 +0000981 ValueType ResTy, ValueType OpTy, SDNode OpNode, bit Commutable>
Evan Chengf81bf152009-11-23 21:57:23 +0000982 : N3VX<op24, op23, op21_20, op11_8, 1, op4,
Bob Wilson9abe19d2010-02-17 00:31:29 +0000983 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2), itin,
984 OpcodeStr, "$dst, $src1, $src2", "",
985 [(set QPR:$dst, (ResTy (OpNode (OpTy QPR:$src1), (OpTy QPR:$src2))))]>{
Bob Wilson5bafff32009-06-22 23:27:02 +0000986 let isCommutable = Commutable;
987}
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000988class N3VQSL<bits<2> op21_20, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +0000989 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +0000990 ValueType ResTy, ValueType OpTy, SDNode ShOp>
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000991 : N3V<1, 1, op21_20, op11_8, 1, 0,
992 (outs QPR:$dst), (ins QPR:$src1, DPR_VFP2:$src2, nohash_imm:$lane),
Evan Chengf81bf152009-11-23 21:57:23 +0000993 itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000994 [(set (ResTy QPR:$dst),
995 (ResTy (ShOp (ResTy QPR:$src1),
996 (ResTy (NEONvduplane (OpTy DPR_VFP2:$src2),
997 imm:$lane)))))]> {
998 let isCommutable = 0;
999}
Bob Wilson9abe19d2010-02-17 00:31:29 +00001000class N3VQSL16<bits<2> op21_20, bits<4> op11_8, string OpcodeStr, string Dt,
Evan Chengf81bf152009-11-23 21:57:23 +00001001 ValueType ResTy, ValueType OpTy, SDNode ShOp>
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001002 : N3V<1, 1, op21_20, op11_8, 1, 0,
1003 (outs QPR:$dst), (ins QPR:$src1, DPR_8:$src2, nohash_imm:$lane),
Bob Wilson9abe19d2010-02-17 00:31:29 +00001004 IIC_VMULi16Q, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001005 [(set (ResTy QPR:$dst),
1006 (ResTy (ShOp (ResTy QPR:$src1),
1007 (ResTy (NEONvduplane (OpTy DPR_8:$src2),
1008 imm:$lane)))))]> {
1009 let isCommutable = 0;
1010}
Bob Wilson5bafff32009-06-22 23:27:02 +00001011
1012// Basic 3-register intrinsics, both double- and quad-register.
1013class N3VDInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001014 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001015 ValueType ResTy, ValueType OpTy, Intrinsic IntOp, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +00001016 : N3V<op24, op23, op21_20, op11_8, 0, op4,
David Goodwin658ea602009-09-25 18:38:29 +00001017 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2), itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001018 OpcodeStr, Dt, "$dst, $src1, $src2", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001019 [(set DPR:$dst, (ResTy (IntOp (OpTy DPR:$src1), (OpTy DPR:$src2))))]> {
1020 let isCommutable = Commutable;
1021}
David Goodwin658ea602009-09-25 18:38:29 +00001022class N3VDIntSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001023 string OpcodeStr, string Dt, ValueType Ty, Intrinsic IntOp>
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001024 : N3V<0, 1, op21_20, op11_8, 1, 0,
1025 (outs DPR:$dst), (ins DPR:$src1, DPR_VFP2:$src2, nohash_imm:$lane),
Evan Chengf81bf152009-11-23 21:57:23 +00001026 itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001027 [(set (Ty DPR:$dst),
1028 (Ty (IntOp (Ty DPR:$src1),
1029 (Ty (NEONvduplane (Ty DPR_VFP2:$src2),
1030 imm:$lane)))))]> {
1031 let isCommutable = 0;
1032}
David Goodwin658ea602009-09-25 18:38:29 +00001033class N3VDIntSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001034 string OpcodeStr, string Dt, ValueType Ty, Intrinsic IntOp>
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001035 : N3V<0, 1, op21_20, op11_8, 1, 0,
1036 (outs DPR:$dst), (ins DPR:$src1, DPR_8:$src2, nohash_imm:$lane),
Evan Chengf81bf152009-11-23 21:57:23 +00001037 itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001038 [(set (Ty DPR:$dst),
1039 (Ty (IntOp (Ty DPR:$src1),
1040 (Ty (NEONvduplane (Ty DPR_8:$src2),
1041 imm:$lane)))))]> {
1042 let isCommutable = 0;
1043}
1044
Bob Wilson5bafff32009-06-22 23:27:02 +00001045class N3VQInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001046 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001047 ValueType ResTy, ValueType OpTy, Intrinsic IntOp, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +00001048 : N3V<op24, op23, op21_20, op11_8, 1, op4,
David Goodwin658ea602009-09-25 18:38:29 +00001049 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2), itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001050 OpcodeStr, Dt, "$dst, $src1, $src2", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001051 [(set QPR:$dst, (ResTy (IntOp (OpTy QPR:$src1), (OpTy QPR:$src2))))]> {
1052 let isCommutable = Commutable;
1053}
David Goodwin658ea602009-09-25 18:38:29 +00001054class N3VQIntSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001055 string OpcodeStr, string Dt,
1056 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001057 : N3V<1, 1, op21_20, op11_8, 1, 0,
1058 (outs QPR:$dst), (ins QPR:$src1, DPR_VFP2:$src2, nohash_imm:$lane),
Evan Chengf81bf152009-11-23 21:57:23 +00001059 itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001060 [(set (ResTy QPR:$dst),
1061 (ResTy (IntOp (ResTy QPR:$src1),
1062 (ResTy (NEONvduplane (OpTy DPR_VFP2:$src2),
1063 imm:$lane)))))]> {
1064 let isCommutable = 0;
1065}
David Goodwin658ea602009-09-25 18:38:29 +00001066class N3VQIntSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001067 string OpcodeStr, string Dt,
1068 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001069 : N3V<1, 1, op21_20, op11_8, 1, 0,
1070 (outs QPR:$dst), (ins QPR:$src1, DPR_8:$src2, nohash_imm:$lane),
Evan Chengf81bf152009-11-23 21:57:23 +00001071 itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001072 [(set (ResTy QPR:$dst),
1073 (ResTy (IntOp (ResTy QPR:$src1),
1074 (ResTy (NEONvduplane (OpTy DPR_8:$src2),
1075 imm:$lane)))))]> {
1076 let isCommutable = 0;
1077}
Bob Wilson5bafff32009-06-22 23:27:02 +00001078
Bob Wilson3c0f96e2010-02-17 22:23:11 +00001079// Multiply-Add/Sub operations: single-, double- and quad-register.
1080class N3VSMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1081 InstrItinClass itin, string OpcodeStr, string Dt,
1082 ValueType Ty, SDNode MulOp, SDNode OpNode>
1083 : N3V<op24, op23, op21_20, op11_8, 0, op4,
1084 (outs DPR_VFP2:$dst),
1085 (ins DPR_VFP2:$src1, DPR_VFP2:$src2, DPR_VFP2:$src3), itin,
1086 OpcodeStr, Dt, "$dst, $src2, $src3", "$src1 = $dst", []>;
1087
Bob Wilson5bafff32009-06-22 23:27:02 +00001088class N3VDMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001089 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00001090 ValueType Ty, SDNode MulOp, SDNode OpNode>
Bob Wilson5bafff32009-06-22 23:27:02 +00001091 : N3V<op24, op23, op21_20, op11_8, 0, op4,
David Goodwin658ea602009-09-25 18:38:29 +00001092 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2, DPR:$src3), itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001093 OpcodeStr, Dt, "$dst, $src2, $src3", "$src1 = $dst",
Bob Wilson5bafff32009-06-22 23:27:02 +00001094 [(set DPR:$dst, (Ty (OpNode DPR:$src1,
1095 (Ty (MulOp DPR:$src2, DPR:$src3)))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00001096class N3VDMulOpSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001097 string OpcodeStr, string Dt,
1098 ValueType Ty, SDNode MulOp, SDNode ShOp>
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001099 : N3V<0, 1, op21_20, op11_8, 1, 0,
1100 (outs DPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00001101 (ins DPR:$src1, DPR:$src2, DPR_VFP2:$src3, nohash_imm:$lane), itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001102 OpcodeStr, Dt, "$dst, $src2, $src3[$lane]", "$src1 = $dst",
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001103 [(set (Ty DPR:$dst),
1104 (Ty (ShOp (Ty DPR:$src1),
1105 (Ty (MulOp DPR:$src2,
1106 (Ty (NEONvduplane (Ty DPR_VFP2:$src3),
Johnny Chen6c8648b2010-03-17 23:26:50 +00001107 imm:$lane)))))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00001108class N3VDMulOpSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001109 string OpcodeStr, string Dt,
1110 ValueType Ty, SDNode MulOp, SDNode ShOp>
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001111 : N3V<0, 1, op21_20, op11_8, 1, 0,
1112 (outs DPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00001113 (ins DPR:$src1, DPR:$src2, DPR_8:$src3, nohash_imm:$lane), itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001114 OpcodeStr, Dt, "$dst, $src2, $src3[$lane]", "$src1 = $dst",
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001115 [(set (Ty DPR:$dst),
1116 (Ty (ShOp (Ty DPR:$src1),
1117 (Ty (MulOp DPR:$src2,
1118 (Ty (NEONvduplane (Ty DPR_8:$src3),
Johnny Chen6c8648b2010-03-17 23:26:50 +00001119 imm:$lane)))))))]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001120
Bob Wilson5bafff32009-06-22 23:27:02 +00001121class N3VQMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001122 InstrItinClass itin, string OpcodeStr, string Dt, ValueType Ty,
David Goodwin658ea602009-09-25 18:38:29 +00001123 SDNode MulOp, SDNode OpNode>
Bob Wilson5bafff32009-06-22 23:27:02 +00001124 : N3V<op24, op23, op21_20, op11_8, 1, op4,
David Goodwin658ea602009-09-25 18:38:29 +00001125 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2, QPR:$src3), itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001126 OpcodeStr, Dt, "$dst, $src2, $src3", "$src1 = $dst",
Bob Wilson5bafff32009-06-22 23:27:02 +00001127 [(set QPR:$dst, (Ty (OpNode QPR:$src1,
1128 (Ty (MulOp QPR:$src2, QPR:$src3)))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00001129class N3VQMulOpSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001130 string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy,
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001131 SDNode MulOp, SDNode ShOp>
1132 : N3V<1, 1, op21_20, op11_8, 1, 0,
1133 (outs QPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00001134 (ins QPR:$src1, QPR:$src2, DPR_VFP2:$src3, nohash_imm:$lane), itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001135 OpcodeStr, Dt, "$dst, $src2, $src3[$lane]", "$src1 = $dst",
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001136 [(set (ResTy QPR:$dst),
1137 (ResTy (ShOp (ResTy QPR:$src1),
1138 (ResTy (MulOp QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001139 (ResTy (NEONvduplane (OpTy DPR_VFP2:$src3),
Johnny Chen6c8648b2010-03-17 23:26:50 +00001140 imm:$lane)))))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00001141class N3VQMulOpSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001142 string OpcodeStr, string Dt,
1143 ValueType ResTy, ValueType OpTy,
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001144 SDNode MulOp, SDNode ShOp>
1145 : N3V<1, 1, op21_20, op11_8, 1, 0,
1146 (outs QPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00001147 (ins QPR:$src1, QPR:$src2, DPR_8:$src3, nohash_imm:$lane), itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001148 OpcodeStr, Dt, "$dst, $src2, $src3[$lane]", "$src1 = $dst",
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001149 [(set (ResTy QPR:$dst),
1150 (ResTy (ShOp (ResTy QPR:$src1),
1151 (ResTy (MulOp QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001152 (ResTy (NEONvduplane (OpTy DPR_8:$src3),
Johnny Chen6c8648b2010-03-17 23:26:50 +00001153 imm:$lane)))))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001154
1155// Neon 3-argument intrinsics, both double- and quad-register.
1156// The destination register is also used as the first source operand register.
1157class N3VDInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001158 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00001159 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson5bafff32009-06-22 23:27:02 +00001160 : N3V<op24, op23, op21_20, op11_8, 0, op4,
David Goodwin658ea602009-09-25 18:38:29 +00001161 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2, DPR:$src3), itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001162 OpcodeStr, Dt, "$dst, $src2, $src3", "$src1 = $dst",
Bob Wilson5bafff32009-06-22 23:27:02 +00001163 [(set DPR:$dst, (ResTy (IntOp (OpTy DPR:$src1),
1164 (OpTy DPR:$src2), (OpTy DPR:$src3))))]>;
1165class N3VQInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001166 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00001167 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson5bafff32009-06-22 23:27:02 +00001168 : N3V<op24, op23, op21_20, op11_8, 1, op4,
David Goodwin658ea602009-09-25 18:38:29 +00001169 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2, QPR:$src3), itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001170 OpcodeStr, Dt, "$dst, $src2, $src3", "$src1 = $dst",
Bob Wilson5bafff32009-06-22 23:27:02 +00001171 [(set QPR:$dst, (ResTy (IntOp (OpTy QPR:$src1),
1172 (OpTy QPR:$src2), (OpTy QPR:$src3))))]>;
1173
1174// Neon Long 3-argument intrinsic. The destination register is
1175// a quad-register and is also used as the first source operand register.
1176class N3VLInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001177 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00001178 ValueType TyQ, ValueType TyD, Intrinsic IntOp>
Bob Wilson5bafff32009-06-22 23:27:02 +00001179 : N3V<op24, op23, op21_20, op11_8, 0, op4,
David Goodwin658ea602009-09-25 18:38:29 +00001180 (outs QPR:$dst), (ins QPR:$src1, DPR:$src2, DPR:$src3), itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001181 OpcodeStr, Dt, "$dst, $src2, $src3", "$src1 = $dst",
Bob Wilson5bafff32009-06-22 23:27:02 +00001182 [(set QPR:$dst,
1183 (TyQ (IntOp (TyQ QPR:$src1), (TyD DPR:$src2), (TyD DPR:$src3))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00001184class N3VLInt3SL<bit op24, bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001185 string OpcodeStr, string Dt,
1186 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001187 : N3V<op24, 1, op21_20, op11_8, 1, 0,
1188 (outs QPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00001189 (ins QPR:$src1, DPR:$src2, DPR_VFP2:$src3, nohash_imm:$lane), itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001190 OpcodeStr, Dt, "$dst, $src2, $src3[$lane]", "$src1 = $dst",
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001191 [(set (ResTy QPR:$dst),
1192 (ResTy (IntOp (ResTy QPR:$src1),
1193 (OpTy DPR:$src2),
1194 (OpTy (NEONvduplane (OpTy DPR_VFP2:$src3),
1195 imm:$lane)))))]>;
Bob Wilson9abe19d2010-02-17 00:31:29 +00001196class N3VLInt3SL16<bit op24, bits<2> op21_20, bits<4> op11_8,
1197 InstrItinClass itin, string OpcodeStr, string Dt,
1198 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001199 : N3V<op24, 1, op21_20, op11_8, 1, 0,
1200 (outs QPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00001201 (ins QPR:$src1, DPR:$src2, DPR_8:$src3, nohash_imm:$lane), itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001202 OpcodeStr, Dt, "$dst, $src2, $src3[$lane]", "$src1 = $dst",
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001203 [(set (ResTy QPR:$dst),
1204 (ResTy (IntOp (ResTy QPR:$src1),
1205 (OpTy DPR:$src2),
1206 (OpTy (NEONvduplane (OpTy DPR_8:$src3),
1207 imm:$lane)))))]>;
1208
Bob Wilson5bafff32009-06-22 23:27:02 +00001209// Narrowing 3-register intrinsics.
1210class N3VNInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001211 string OpcodeStr, string Dt, ValueType TyD, ValueType TyQ,
Bob Wilson5bafff32009-06-22 23:27:02 +00001212 Intrinsic IntOp, bit Commutable>
1213 : N3V<op24, op23, op21_20, op11_8, 0, op4,
David Goodwin658ea602009-09-25 18:38:29 +00001214 (outs DPR:$dst), (ins QPR:$src1, QPR:$src2), IIC_VBINi4D,
Evan Chengf81bf152009-11-23 21:57:23 +00001215 OpcodeStr, Dt, "$dst, $src1, $src2", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001216 [(set DPR:$dst, (TyD (IntOp (TyQ QPR:$src1), (TyQ QPR:$src2))))]> {
1217 let isCommutable = Commutable;
1218}
1219
1220// Long 3-register intrinsics.
1221class N3VLInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001222 InstrItinClass itin, string OpcodeStr, string Dt,
1223 ValueType TyQ, ValueType TyD, Intrinsic IntOp, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +00001224 : N3V<op24, op23, op21_20, op11_8, 0, op4,
David Goodwin658ea602009-09-25 18:38:29 +00001225 (outs QPR:$dst), (ins DPR:$src1, DPR:$src2), itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001226 OpcodeStr, Dt, "$dst, $src1, $src2", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001227 [(set QPR:$dst, (TyQ (IntOp (TyD DPR:$src1), (TyD DPR:$src2))))]> {
1228 let isCommutable = Commutable;
1229}
David Goodwin658ea602009-09-25 18:38:29 +00001230class N3VLIntSL<bit op24, bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001231 string OpcodeStr, string Dt,
1232 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001233 : N3V<op24, 1, op21_20, op11_8, 1, 0,
1234 (outs QPR:$dst), (ins DPR:$src1, DPR_VFP2:$src2, nohash_imm:$lane),
Evan Chengf81bf152009-11-23 21:57:23 +00001235 itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001236 [(set (ResTy QPR:$dst),
1237 (ResTy (IntOp (OpTy DPR:$src1),
1238 (OpTy (NEONvduplane (OpTy DPR_VFP2:$src2),
Johnny Chen6c8648b2010-03-17 23:26:50 +00001239 imm:$lane)))))]>;
Bob Wilson9abe19d2010-02-17 00:31:29 +00001240class N3VLIntSL16<bit op24, bits<2> op21_20, bits<4> op11_8,
1241 InstrItinClass itin, string OpcodeStr, string Dt,
1242 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001243 : N3V<op24, 1, op21_20, op11_8, 1, 0,
1244 (outs QPR:$dst), (ins DPR:$src1, DPR_8:$src2, nohash_imm:$lane),
Evan Chengf81bf152009-11-23 21:57:23 +00001245 itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001246 [(set (ResTy QPR:$dst),
1247 (ResTy (IntOp (OpTy DPR:$src1),
1248 (OpTy (NEONvduplane (OpTy DPR_8:$src2),
Johnny Chen6c8648b2010-03-17 23:26:50 +00001249 imm:$lane)))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001250
1251// Wide 3-register intrinsics.
1252class N3VWInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001253 string OpcodeStr, string Dt, ValueType TyQ, ValueType TyD,
Bob Wilson5bafff32009-06-22 23:27:02 +00001254 Intrinsic IntOp, bit Commutable>
1255 : N3V<op24, op23, op21_20, op11_8, 0, op4,
David Goodwin658ea602009-09-25 18:38:29 +00001256 (outs QPR:$dst), (ins QPR:$src1, DPR:$src2), IIC_VSUBiD,
Evan Chengf81bf152009-11-23 21:57:23 +00001257 OpcodeStr, Dt, "$dst, $src1, $src2", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001258 [(set QPR:$dst, (TyQ (IntOp (TyQ QPR:$src1), (TyD DPR:$src2))))]> {
1259 let isCommutable = Commutable;
1260}
1261
1262// Pairwise long 2-register intrinsics, both double- and quad-register.
1263class N2VDPLInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00001264 bits<2> op17_16, bits<5> op11_7, bit op4,
1265 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00001266 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
1267 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$dst),
Evan Chengf81bf152009-11-23 21:57:23 +00001268 (ins DPR:$src), IIC_VSHLiD, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001269 [(set DPR:$dst, (ResTy (IntOp (OpTy DPR:$src))))]>;
1270class N2VQPLInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00001271 bits<2> op17_16, bits<5> op11_7, bit op4,
1272 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00001273 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
1274 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$dst),
Evan Chengf81bf152009-11-23 21:57:23 +00001275 (ins QPR:$src), IIC_VSHLiD, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001276 [(set QPR:$dst, (ResTy (IntOp (OpTy QPR:$src))))]>;
1277
1278// Pairwise long 2-register accumulate intrinsics,
1279// both double- and quad-register.
1280// The destination register is also used as the first source operand register.
1281class N2VDPLInt2<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00001282 bits<2> op17_16, bits<5> op11_7, bit op4,
1283 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00001284 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
1285 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4,
David Goodwin658ea602009-09-25 18:38:29 +00001286 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2), IIC_VPALiD,
Evan Chengf81bf152009-11-23 21:57:23 +00001287 OpcodeStr, Dt, "$dst, $src2", "$src1 = $dst",
Bob Wilson5bafff32009-06-22 23:27:02 +00001288 [(set DPR:$dst, (ResTy (IntOp (ResTy DPR:$src1), (OpTy DPR:$src2))))]>;
1289class N2VQPLInt2<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00001290 bits<2> op17_16, bits<5> op11_7, bit op4,
1291 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00001292 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
1293 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4,
David Goodwin658ea602009-09-25 18:38:29 +00001294 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2), IIC_VPALiQ,
Evan Chengf81bf152009-11-23 21:57:23 +00001295 OpcodeStr, Dt, "$dst, $src2", "$src1 = $dst",
Bob Wilson5bafff32009-06-22 23:27:02 +00001296 [(set QPR:$dst, (ResTy (IntOp (ResTy QPR:$src1), (OpTy QPR:$src2))))]>;
1297
1298// Shift by immediate,
1299// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00001300class N2VDSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001301 InstrItinClass itin, string OpcodeStr, string Dt,
1302 ValueType Ty, SDNode OpNode>
Bob Wilson507df402009-10-21 02:15:46 +00001303 : N2VImm<op24, op23, op11_8, op7, 0, op4,
David Goodwin658ea602009-09-25 18:38:29 +00001304 (outs DPR:$dst), (ins DPR:$src, i32imm:$SIMM), itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001305 OpcodeStr, Dt, "$dst, $src, $SIMM", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001306 [(set DPR:$dst, (Ty (OpNode (Ty DPR:$src), (i32 imm:$SIMM))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00001307class N2VQSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001308 InstrItinClass itin, string OpcodeStr, string Dt,
1309 ValueType Ty, SDNode OpNode>
Bob Wilson507df402009-10-21 02:15:46 +00001310 : N2VImm<op24, op23, op11_8, op7, 1, op4,
David Goodwin658ea602009-09-25 18:38:29 +00001311 (outs QPR:$dst), (ins QPR:$src, i32imm:$SIMM), itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001312 OpcodeStr, Dt, "$dst, $src, $SIMM", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001313 [(set QPR:$dst, (Ty (OpNode (Ty QPR:$src), (i32 imm:$SIMM))))]>;
1314
Johnny Chen6c8648b2010-03-17 23:26:50 +00001315// Long shift by immediate.
1316class N2VLSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6, bit op4,
1317 string OpcodeStr, string Dt,
1318 ValueType ResTy, ValueType OpTy, SDNode OpNode>
1319 : N2VImm<op24, op23, op11_8, op7, op6, op4,
1320 (outs QPR:$dst), (ins DPR:$src, i32imm:$SIMM), IIC_VSHLiD,
1321 OpcodeStr, Dt, "$dst, $src, $SIMM", "",
1322 [(set QPR:$dst, (ResTy (OpNode (OpTy DPR:$src),
1323 (i32 imm:$SIMM))))]>;
1324
Bob Wilson5bafff32009-06-22 23:27:02 +00001325// Narrow shift by immediate.
Bob Wilson507df402009-10-21 02:15:46 +00001326class N2VNSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001327 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00001328 ValueType ResTy, ValueType OpTy, SDNode OpNode>
Bob Wilson507df402009-10-21 02:15:46 +00001329 : N2VImm<op24, op23, op11_8, op7, op6, op4,
David Goodwin658ea602009-09-25 18:38:29 +00001330 (outs DPR:$dst), (ins QPR:$src, i32imm:$SIMM), itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001331 OpcodeStr, Dt, "$dst, $src, $SIMM", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001332 [(set DPR:$dst, (ResTy (OpNode (OpTy QPR:$src),
1333 (i32 imm:$SIMM))))]>;
1334
1335// Shift right by immediate and accumulate,
1336// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00001337class N2VDShAdd<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001338 string OpcodeStr, string Dt, ValueType Ty, SDNode ShOp>
Bob Wilson507df402009-10-21 02:15:46 +00001339 : N2VImm<op24, op23, op11_8, op7, 0, op4, (outs DPR:$dst),
1340 (ins DPR:$src1, DPR:$src2, i32imm:$SIMM), IIC_VPALiD,
Evan Chengf81bf152009-11-23 21:57:23 +00001341 OpcodeStr, Dt, "$dst, $src2, $SIMM", "$src1 = $dst",
Bob Wilson5bafff32009-06-22 23:27:02 +00001342 [(set DPR:$dst, (Ty (add DPR:$src1,
1343 (Ty (ShOp DPR:$src2, (i32 imm:$SIMM))))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00001344class N2VQShAdd<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001345 string OpcodeStr, string Dt, ValueType Ty, SDNode ShOp>
Bob Wilson507df402009-10-21 02:15:46 +00001346 : N2VImm<op24, op23, op11_8, op7, 1, op4, (outs QPR:$dst),
1347 (ins QPR:$src1, QPR:$src2, i32imm:$SIMM), IIC_VPALiD,
Evan Chengf81bf152009-11-23 21:57:23 +00001348 OpcodeStr, Dt, "$dst, $src2, $SIMM", "$src1 = $dst",
Bob Wilson5bafff32009-06-22 23:27:02 +00001349 [(set QPR:$dst, (Ty (add QPR:$src1,
1350 (Ty (ShOp QPR:$src2, (i32 imm:$SIMM))))))]>;
1351
1352// Shift by immediate and insert,
1353// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00001354class N2VDShIns<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001355 string OpcodeStr, string Dt, ValueType Ty, SDNode ShOp>
Bob Wilson507df402009-10-21 02:15:46 +00001356 : N2VImm<op24, op23, op11_8, op7, 0, op4, (outs DPR:$dst),
1357 (ins DPR:$src1, DPR:$src2, i32imm:$SIMM), IIC_VSHLiD,
Evan Chengf81bf152009-11-23 21:57:23 +00001358 OpcodeStr, Dt, "$dst, $src2, $SIMM", "$src1 = $dst",
Bob Wilson5bafff32009-06-22 23:27:02 +00001359 [(set DPR:$dst, (Ty (ShOp DPR:$src1, DPR:$src2, (i32 imm:$SIMM))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00001360class N2VQShIns<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001361 string OpcodeStr, string Dt, ValueType Ty, SDNode ShOp>
Bob Wilson507df402009-10-21 02:15:46 +00001362 : N2VImm<op24, op23, op11_8, op7, 1, op4, (outs QPR:$dst),
1363 (ins QPR:$src1, QPR:$src2, i32imm:$SIMM), IIC_VSHLiQ,
Evan Chengf81bf152009-11-23 21:57:23 +00001364 OpcodeStr, Dt, "$dst, $src2, $SIMM", "$src1 = $dst",
Bob Wilson5bafff32009-06-22 23:27:02 +00001365 [(set QPR:$dst, (Ty (ShOp QPR:$src1, QPR:$src2, (i32 imm:$SIMM))))]>;
1366
1367// Convert, with fractional bits immediate,
1368// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00001369class N2VCvtD<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001370 string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy,
Bob Wilson5bafff32009-06-22 23:27:02 +00001371 Intrinsic IntOp>
Bob Wilson507df402009-10-21 02:15:46 +00001372 : N2VImm<op24, op23, op11_8, op7, 0, op4,
David Goodwin658ea602009-09-25 18:38:29 +00001373 (outs DPR:$dst), (ins DPR:$src, i32imm:$SIMM), IIC_VUNAD,
Evan Chengf81bf152009-11-23 21:57:23 +00001374 OpcodeStr, Dt, "$dst, $src, $SIMM", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001375 [(set DPR:$dst, (ResTy (IntOp (OpTy DPR:$src), (i32 imm:$SIMM))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00001376class N2VCvtQ<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001377 string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy,
Bob Wilson5bafff32009-06-22 23:27:02 +00001378 Intrinsic IntOp>
Bob Wilson507df402009-10-21 02:15:46 +00001379 : N2VImm<op24, op23, op11_8, op7, 1, op4,
David Goodwin658ea602009-09-25 18:38:29 +00001380 (outs QPR:$dst), (ins QPR:$src, i32imm:$SIMM), IIC_VUNAQ,
Evan Chengf81bf152009-11-23 21:57:23 +00001381 OpcodeStr, Dt, "$dst, $src, $SIMM", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001382 [(set QPR:$dst, (ResTy (IntOp (OpTy QPR:$src), (i32 imm:$SIMM))))]>;
1383
1384//===----------------------------------------------------------------------===//
1385// Multiclasses
1386//===----------------------------------------------------------------------===//
1387
Bob Wilson916ac5b2009-10-03 04:44:16 +00001388// Abbreviations used in multiclass suffixes:
1389// Q = quarter int (8 bit) elements
1390// H = half int (16 bit) elements
1391// S = single int (32 bit) elements
1392// D = double int (64 bit) elements
1393
Johnny Chenec5a4cd2010-02-23 00:33:12 +00001394// Neon 2-register vector operations -- for disassembly only.
1395
1396// First with only element sizes of 8, 16 and 32 bits:
Johnny Chen363ac582010-02-23 01:42:58 +00001397multiclass N2V_QHS_cmp<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
1398 bits<5> op11_7, bit op4, string opc, string Dt,
1399 string asm> {
Johnny Chenec5a4cd2010-02-23 00:33:12 +00001400 // 64-bit vector types.
1401 def v8i8 : N2V<op24_23, op21_20, 0b00, op17_16, op11_7, 0, op4,
1402 (outs DPR:$dst), (ins DPR:$src), NoItinerary,
Johnny Chen363ac582010-02-23 01:42:58 +00001403 opc, !strconcat(Dt, "8"), asm, "", []>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00001404 def v4i16 : N2V<op24_23, op21_20, 0b01, op17_16, op11_7, 0, op4,
1405 (outs DPR:$dst), (ins DPR:$src), NoItinerary,
Johnny Chen363ac582010-02-23 01:42:58 +00001406 opc, !strconcat(Dt, "16"), asm, "", []>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00001407 def v2i32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 0, op4,
1408 (outs DPR:$dst), (ins DPR:$src), NoItinerary,
Johnny Chen363ac582010-02-23 01:42:58 +00001409 opc, !strconcat(Dt, "32"), asm, "", []>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00001410 def v2f32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 0, op4,
1411 (outs DPR:$dst), (ins DPR:$src), NoItinerary,
1412 opc, "f32", asm, "", []> {
1413 let Inst{10} = 1; // overwrite F = 1
1414 }
1415
1416 // 128-bit vector types.
1417 def v16i8 : N2V<op24_23, op21_20, 0b00, op17_16, op11_7, 1, op4,
1418 (outs QPR:$dst), (ins QPR:$src), NoItinerary,
Johnny Chen363ac582010-02-23 01:42:58 +00001419 opc, !strconcat(Dt, "8"), asm, "", []>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00001420 def v8i16 : N2V<op24_23, op21_20, 0b01, op17_16, op11_7, 1, op4,
1421 (outs QPR:$dst), (ins QPR:$src), NoItinerary,
Johnny Chen363ac582010-02-23 01:42:58 +00001422 opc, !strconcat(Dt, "16"), asm, "", []>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00001423 def v4i32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 1, op4,
1424 (outs QPR:$dst), (ins QPR:$src), NoItinerary,
Johnny Chen363ac582010-02-23 01:42:58 +00001425 opc, !strconcat(Dt, "32"), asm, "", []>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00001426 def v4f32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 1, op4,
1427 (outs QPR:$dst), (ins QPR:$src), NoItinerary,
1428 opc, "f32", asm, "", []> {
1429 let Inst{10} = 1; // overwrite F = 1
1430 }
1431}
1432
Bob Wilson5bafff32009-06-22 23:27:02 +00001433// Neon 3-register vector operations.
1434
1435// First with only element sizes of 8, 16 and 32 bits:
1436multiclass N3V_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin127221f2009-09-23 21:38:08 +00001437 InstrItinClass itinD16, InstrItinClass itinD32,
1438 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00001439 string OpcodeStr, string Dt,
1440 SDNode OpNode, bit Commutable = 0> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001441 // 64-bit vector types.
David Goodwin127221f2009-09-23 21:38:08 +00001442 def v8i8 : N3VD<op24, op23, 0b00, op11_8, op4, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00001443 OpcodeStr, !strconcat(Dt, "8"),
1444 v8i8, v8i8, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00001445 def v4i16 : N3VD<op24, op23, 0b01, op11_8, op4, itinD16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001446 OpcodeStr, !strconcat(Dt, "16"),
1447 v4i16, v4i16, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00001448 def v2i32 : N3VD<op24, op23, 0b10, op11_8, op4, itinD32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001449 OpcodeStr, !strconcat(Dt, "32"),
1450 v2i32, v2i32, OpNode, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001451
1452 // 128-bit vector types.
David Goodwin127221f2009-09-23 21:38:08 +00001453 def v16i8 : N3VQ<op24, op23, 0b00, op11_8, op4, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001454 OpcodeStr, !strconcat(Dt, "8"),
1455 v16i8, v16i8, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00001456 def v8i16 : N3VQ<op24, op23, 0b01, op11_8, op4, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001457 OpcodeStr, !strconcat(Dt, "16"),
1458 v8i16, v8i16, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00001459 def v4i32 : N3VQ<op24, op23, 0b10, op11_8, op4, itinQ32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001460 OpcodeStr, !strconcat(Dt, "32"),
1461 v4i32, v4i32, OpNode, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001462}
1463
Evan Chengf81bf152009-11-23 21:57:23 +00001464multiclass N3VSL_HS<bits<4> op11_8, string OpcodeStr, string Dt, SDNode ShOp> {
1465 def v4i16 : N3VDSL16<0b01, op11_8, OpcodeStr, !strconcat(Dt, "16"),
1466 v4i16, ShOp>;
1467 def v2i32 : N3VDSL<0b10, op11_8, IIC_VMULi32D, OpcodeStr, !strconcat(Dt,"32"),
Evan Chengac0869d2009-11-21 06:21:52 +00001468 v2i32, ShOp>;
Evan Chengf81bf152009-11-23 21:57:23 +00001469 def v8i16 : N3VQSL16<0b01, op11_8, OpcodeStr, !strconcat(Dt, "16"),
Evan Chengac0869d2009-11-21 06:21:52 +00001470 v8i16, v4i16, ShOp>;
Evan Chengf81bf152009-11-23 21:57:23 +00001471 def v4i32 : N3VQSL<0b10, op11_8, IIC_VMULi32Q, OpcodeStr, !strconcat(Dt,"32"),
Evan Chengac0869d2009-11-21 06:21:52 +00001472 v4i32, v2i32, ShOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001473}
1474
Bob Wilson5bafff32009-06-22 23:27:02 +00001475// ....then also with element size 64 bits:
1476multiclass N3V_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin127221f2009-09-23 21:38:08 +00001477 InstrItinClass itinD, InstrItinClass itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00001478 string OpcodeStr, string Dt,
1479 SDNode OpNode, bit Commutable = 0>
David Goodwin127221f2009-09-23 21:38:08 +00001480 : N3V_QHS<op24, op23, op11_8, op4, itinD, itinD, itinQ, itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00001481 OpcodeStr, Dt, OpNode, Commutable> {
David Goodwin127221f2009-09-23 21:38:08 +00001482 def v1i64 : N3VD<op24, op23, 0b11, op11_8, op4, itinD,
Evan Chengf81bf152009-11-23 21:57:23 +00001483 OpcodeStr, !strconcat(Dt, "64"),
1484 v1i64, v1i64, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00001485 def v2i64 : N3VQ<op24, op23, 0b11, op11_8, op4, itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00001486 OpcodeStr, !strconcat(Dt, "64"),
1487 v2i64, v2i64, OpNode, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001488}
1489
1490
1491// Neon Narrowing 2-register vector intrinsics,
1492// source operand element sizes of 16, 32 and 64 bits:
1493multiclass N2VNInt_HSD<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
David Goodwin127221f2009-09-23 21:38:08 +00001494 bits<5> op11_7, bit op6, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001495 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00001496 Intrinsic IntOp> {
1497 def v8i8 : N2VNInt<op24_23, op21_20, 0b00, op17_16, op11_7, op6, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001498 itin, OpcodeStr, !strconcat(Dt, "16"),
1499 v8i8, v8i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001500 def v4i16 : N2VNInt<op24_23, op21_20, 0b01, op17_16, op11_7, op6, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001501 itin, OpcodeStr, !strconcat(Dt, "32"),
1502 v4i16, v4i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001503 def v2i32 : N2VNInt<op24_23, op21_20, 0b10, op17_16, op11_7, op6, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001504 itin, OpcodeStr, !strconcat(Dt, "64"),
1505 v2i32, v2i64, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001506}
1507
1508
1509// Neon Lengthening 2-register vector intrinsic (currently specific to VMOVL).
1510// source operand element sizes of 16, 32 and 64 bits:
Bob Wilson507df402009-10-21 02:15:46 +00001511multiclass N2VLInt_QHS<bits<2> op24_23, bits<5> op11_7, bit op6, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001512 string OpcodeStr, string Dt, Intrinsic IntOp> {
Bob Wilson507df402009-10-21 02:15:46 +00001513 def v8i16 : N2VLInt<op24_23, 0b00, 0b10, 0b00, op11_7, op6, op4, IIC_VQUNAiD,
Evan Chengf81bf152009-11-23 21:57:23 +00001514 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8, IntOp>;
Bob Wilson507df402009-10-21 02:15:46 +00001515 def v4i32 : N2VLInt<op24_23, 0b01, 0b00, 0b00, op11_7, op6, op4, IIC_VQUNAiD,
Evan Chengf81bf152009-11-23 21:57:23 +00001516 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, IntOp>;
Bob Wilson507df402009-10-21 02:15:46 +00001517 def v2i64 : N2VLInt<op24_23, 0b10, 0b00, 0b00, op11_7, op6, op4, IIC_VQUNAiD,
Evan Chengf81bf152009-11-23 21:57:23 +00001518 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001519}
1520
1521
1522// Neon 3-register vector intrinsics.
1523
1524// First with only element sizes of 16 and 32 bits:
1525multiclass N3VInt_HS<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin658ea602009-09-25 18:38:29 +00001526 InstrItinClass itinD16, InstrItinClass itinD32,
1527 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00001528 string OpcodeStr, string Dt,
1529 Intrinsic IntOp, bit Commutable = 0> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001530 // 64-bit vector types.
Evan Chengac0869d2009-11-21 06:21:52 +00001531 def v4i16 : N3VDInt<op24, op23, 0b01, op11_8, op4, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00001532 OpcodeStr, !strconcat(Dt, "16"),
Bob Wilson5bafff32009-06-22 23:27:02 +00001533 v4i16, v4i16, IntOp, Commutable>;
Evan Chengac0869d2009-11-21 06:21:52 +00001534 def v2i32 : N3VDInt<op24, op23, 0b10, op11_8, op4, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00001535 OpcodeStr, !strconcat(Dt, "32"),
Bob Wilson5bafff32009-06-22 23:27:02 +00001536 v2i32, v2i32, IntOp, Commutable>;
1537
1538 // 128-bit vector types.
Evan Chengac0869d2009-11-21 06:21:52 +00001539 def v8i16 : N3VQInt<op24, op23, 0b01, op11_8, op4, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00001540 OpcodeStr, !strconcat(Dt, "16"),
Bob Wilson5bafff32009-06-22 23:27:02 +00001541 v8i16, v8i16, IntOp, Commutable>;
Evan Chengac0869d2009-11-21 06:21:52 +00001542 def v4i32 : N3VQInt<op24, op23, 0b10, op11_8, op4, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00001543 OpcodeStr, !strconcat(Dt, "32"),
Bob Wilson5bafff32009-06-22 23:27:02 +00001544 v4i32, v4i32, IntOp, Commutable>;
1545}
1546
David Goodwin658ea602009-09-25 18:38:29 +00001547multiclass N3VIntSL_HS<bits<4> op11_8,
1548 InstrItinClass itinD16, InstrItinClass itinD32,
1549 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00001550 string OpcodeStr, string Dt, Intrinsic IntOp> {
Evan Chengac0869d2009-11-21 06:21:52 +00001551 def v4i16 : N3VDIntSL16<0b01, op11_8, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00001552 OpcodeStr, !strconcat(Dt, "16"), v4i16, IntOp>;
Evan Chengac0869d2009-11-21 06:21:52 +00001553 def v2i32 : N3VDIntSL<0b10, op11_8, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00001554 OpcodeStr, !strconcat(Dt, "32"), v2i32, IntOp>;
Evan Chengac0869d2009-11-21 06:21:52 +00001555 def v8i16 : N3VQIntSL16<0b01, op11_8, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001556 OpcodeStr, !strconcat(Dt, "16"), v8i16, v4i16, IntOp>;
Evan Chengac0869d2009-11-21 06:21:52 +00001557 def v4i32 : N3VQIntSL<0b10, op11_8, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00001558 OpcodeStr, !strconcat(Dt, "32"), v4i32, v2i32, IntOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001559}
1560
Bob Wilson5bafff32009-06-22 23:27:02 +00001561// ....then also with element size of 8 bits:
1562multiclass N3VInt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin658ea602009-09-25 18:38:29 +00001563 InstrItinClass itinD16, InstrItinClass itinD32,
1564 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00001565 string OpcodeStr, string Dt,
1566 Intrinsic IntOp, bit Commutable = 0>
David Goodwin658ea602009-09-25 18:38:29 +00001567 : N3VInt_HS<op24, op23, op11_8, op4, itinD16, itinD32, itinQ16, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00001568 OpcodeStr, Dt, IntOp, Commutable> {
David Goodwin658ea602009-09-25 18:38:29 +00001569 def v8i8 : N3VDInt<op24, op23, 0b00, op11_8, op4, itinD16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001570 OpcodeStr, !strconcat(Dt, "8"),
1571 v8i8, v8i8, IntOp, Commutable>;
David Goodwin658ea602009-09-25 18:38:29 +00001572 def v16i8 : N3VQInt<op24, op23, 0b00, op11_8, op4, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00001573 OpcodeStr, !strconcat(Dt, "8"),
1574 v16i8, v16i8, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001575}
1576
1577// ....then also with element size of 64 bits:
1578multiclass N3VInt_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin658ea602009-09-25 18:38:29 +00001579 InstrItinClass itinD16, InstrItinClass itinD32,
1580 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00001581 string OpcodeStr, string Dt,
1582 Intrinsic IntOp, bit Commutable = 0>
David Goodwin658ea602009-09-25 18:38:29 +00001583 : N3VInt_QHS<op24, op23, op11_8, op4, itinD16, itinD32, itinQ16, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00001584 OpcodeStr, Dt, IntOp, Commutable> {
David Goodwin658ea602009-09-25 18:38:29 +00001585 def v1i64 : N3VDInt<op24, op23, 0b11, op11_8, op4, itinD32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001586 OpcodeStr, !strconcat(Dt, "64"),
1587 v1i64, v1i64, IntOp, Commutable>;
David Goodwin658ea602009-09-25 18:38:29 +00001588 def v2i64 : N3VQInt<op24, op23, 0b11, op11_8, op4, itinQ32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001589 OpcodeStr, !strconcat(Dt, "64"),
1590 v2i64, v2i64, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001591}
1592
1593
1594// Neon Narrowing 3-register vector intrinsics,
1595// source operand element sizes of 16, 32 and 64 bits:
1596multiclass N3VNInt_HSD<bit op24, bit op23, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001597 string OpcodeStr, string Dt,
1598 Intrinsic IntOp, bit Commutable = 0> {
1599 def v8i8 : N3VNInt<op24, op23, 0b00, op11_8, op4,
1600 OpcodeStr, !strconcat(Dt, "16"),
Bob Wilson5bafff32009-06-22 23:27:02 +00001601 v8i8, v8i16, IntOp, Commutable>;
Evan Chengf81bf152009-11-23 21:57:23 +00001602 def v4i16 : N3VNInt<op24, op23, 0b01, op11_8, op4,
1603 OpcodeStr, !strconcat(Dt, "32"),
Bob Wilson5bafff32009-06-22 23:27:02 +00001604 v4i16, v4i32, IntOp, Commutable>;
Evan Chengf81bf152009-11-23 21:57:23 +00001605 def v2i32 : N3VNInt<op24, op23, 0b10, op11_8, op4,
1606 OpcodeStr, !strconcat(Dt, "64"),
Bob Wilson5bafff32009-06-22 23:27:02 +00001607 v2i32, v2i64, IntOp, Commutable>;
1608}
1609
1610
1611// Neon Long 3-register vector intrinsics.
1612
1613// First with only element sizes of 16 and 32 bits:
1614multiclass N3VLInt_HS<bit op24, bit op23, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001615 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00001616 Intrinsic IntOp, bit Commutable = 0> {
1617 def v4i32 : N3VLInt<op24, op23, 0b01, op11_8, op4, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001618 OpcodeStr, !strconcat(Dt, "16"),
1619 v4i32, v4i16, IntOp, Commutable>;
David Goodwin658ea602009-09-25 18:38:29 +00001620 def v2i64 : N3VLInt<op24, op23, 0b10, op11_8, op4, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001621 OpcodeStr, !strconcat(Dt, "32"),
1622 v2i64, v2i32, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001623}
1624
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001625multiclass N3VLIntSL_HS<bit op24, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00001626 InstrItinClass itin, string OpcodeStr, string Dt,
1627 Intrinsic IntOp> {
David Goodwin658ea602009-09-25 18:38:29 +00001628 def v4i16 : N3VLIntSL16<op24, 0b01, op11_8, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001629 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, IntOp>;
David Goodwin658ea602009-09-25 18:38:29 +00001630 def v2i32 : N3VLIntSL<op24, 0b10, op11_8, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001631 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, IntOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001632}
1633
Bob Wilson5bafff32009-06-22 23:27:02 +00001634// ....then also with element size of 8 bits:
1635multiclass N3VLInt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001636 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00001637 Intrinsic IntOp, bit Commutable = 0>
Evan Chengf81bf152009-11-23 21:57:23 +00001638 : N3VLInt_HS<op24, op23, op11_8, op4, itin, OpcodeStr, Dt,
1639 IntOp, Commutable> {
David Goodwin658ea602009-09-25 18:38:29 +00001640 def v8i16 : N3VLInt<op24, op23, 0b00, op11_8, op4, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001641 OpcodeStr, !strconcat(Dt, "8"),
1642 v8i16, v8i8, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001643}
1644
1645
1646// Neon Wide 3-register vector intrinsics,
1647// source operand element sizes of 8, 16 and 32 bits:
1648multiclass N3VWInt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001649 string OpcodeStr, string Dt,
1650 Intrinsic IntOp, bit Commutable = 0> {
1651 def v8i16 : N3VWInt<op24, op23, 0b00, op11_8, op4,
1652 OpcodeStr, !strconcat(Dt, "8"),
Bob Wilson5bafff32009-06-22 23:27:02 +00001653 v8i16, v8i8, IntOp, Commutable>;
Evan Chengf81bf152009-11-23 21:57:23 +00001654 def v4i32 : N3VWInt<op24, op23, 0b01, op11_8, op4,
1655 OpcodeStr, !strconcat(Dt, "16"),
Bob Wilson5bafff32009-06-22 23:27:02 +00001656 v4i32, v4i16, IntOp, Commutable>;
Evan Chengf81bf152009-11-23 21:57:23 +00001657 def v2i64 : N3VWInt<op24, op23, 0b10, op11_8, op4,
1658 OpcodeStr, !strconcat(Dt, "32"),
Bob Wilson5bafff32009-06-22 23:27:02 +00001659 v2i64, v2i32, IntOp, Commutable>;
1660}
1661
1662
1663// Neon Multiply-Op vector operations,
1664// element sizes of 8, 16 and 32 bits:
1665multiclass N3VMulOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin658ea602009-09-25 18:38:29 +00001666 InstrItinClass itinD16, InstrItinClass itinD32,
1667 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00001668 string OpcodeStr, string Dt, SDNode OpNode> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001669 // 64-bit vector types.
David Goodwin658ea602009-09-25 18:38:29 +00001670 def v8i8 : N3VDMulOp<op24, op23, 0b00, op11_8, op4, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00001671 OpcodeStr, !strconcat(Dt, "8"), v8i8, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00001672 def v4i16 : N3VDMulOp<op24, op23, 0b01, op11_8, op4, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00001673 OpcodeStr, !strconcat(Dt, "16"), v4i16, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00001674 def v2i32 : N3VDMulOp<op24, op23, 0b10, op11_8, op4, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00001675 OpcodeStr, !strconcat(Dt, "32"), v2i32, mul, OpNode>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001676
1677 // 128-bit vector types.
David Goodwin658ea602009-09-25 18:38:29 +00001678 def v16i8 : N3VQMulOp<op24, op23, 0b00, op11_8, op4, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00001679 OpcodeStr, !strconcat(Dt, "8"), v16i8, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00001680 def v8i16 : N3VQMulOp<op24, op23, 0b01, op11_8, op4, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00001681 OpcodeStr, !strconcat(Dt, "16"), v8i16, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00001682 def v4i32 : N3VQMulOp<op24, op23, 0b10, op11_8, op4, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00001683 OpcodeStr, !strconcat(Dt, "32"), v4i32, mul, OpNode>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001684}
1685
David Goodwin658ea602009-09-25 18:38:29 +00001686multiclass N3VMulOpSL_HS<bits<4> op11_8,
1687 InstrItinClass itinD16, InstrItinClass itinD32,
1688 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00001689 string OpcodeStr, string Dt, SDNode ShOp> {
David Goodwin658ea602009-09-25 18:38:29 +00001690 def v4i16 : N3VDMulOpSL16<0b01, op11_8, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00001691 OpcodeStr, !strconcat(Dt, "16"), v4i16, mul, ShOp>;
David Goodwin658ea602009-09-25 18:38:29 +00001692 def v2i32 : N3VDMulOpSL<0b10, op11_8, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00001693 OpcodeStr, !strconcat(Dt, "32"), v2i32, mul, ShOp>;
David Goodwin658ea602009-09-25 18:38:29 +00001694 def v8i16 : N3VQMulOpSL16<0b01, op11_8, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001695 OpcodeStr, !strconcat(Dt, "16"), v8i16, v4i16,
1696 mul, ShOp>;
David Goodwin658ea602009-09-25 18:38:29 +00001697 def v4i32 : N3VQMulOpSL<0b10, op11_8, itinQ32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001698 OpcodeStr, !strconcat(Dt, "32"), v4i32, v2i32,
1699 mul, ShOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001700}
Bob Wilson5bafff32009-06-22 23:27:02 +00001701
1702// Neon 3-argument intrinsics,
1703// element sizes of 8, 16 and 32 bits:
1704multiclass N3VInt3_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001705 string OpcodeStr, string Dt, Intrinsic IntOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001706 // 64-bit vector types.
David Goodwin658ea602009-09-25 18:38:29 +00001707 def v8i8 : N3VDInt3<op24, op23, 0b00, op11_8, op4, IIC_VMACi16D,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001708 OpcodeStr, !strconcat(Dt, "8"), v8i8, v8i8, IntOp>;
David Goodwin658ea602009-09-25 18:38:29 +00001709 def v4i16 : N3VDInt3<op24, op23, 0b01, op11_8, op4, IIC_VMACi16D,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001710 OpcodeStr, !strconcat(Dt, "16"), v4i16, v4i16, IntOp>;
David Goodwin658ea602009-09-25 18:38:29 +00001711 def v2i32 : N3VDInt3<op24, op23, 0b10, op11_8, op4, IIC_VMACi32D,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001712 OpcodeStr, !strconcat(Dt, "32"), v2i32, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001713
1714 // 128-bit vector types.
David Goodwin658ea602009-09-25 18:38:29 +00001715 def v16i8 : N3VQInt3<op24, op23, 0b00, op11_8, op4, IIC_VMACi16Q,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001716 OpcodeStr, !strconcat(Dt, "8"), v16i8, v16i8, IntOp>;
David Goodwin658ea602009-09-25 18:38:29 +00001717 def v8i16 : N3VQInt3<op24, op23, 0b01, op11_8, op4, IIC_VMACi16Q,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001718 OpcodeStr, !strconcat(Dt, "16"), v8i16, v8i16, IntOp>;
David Goodwin658ea602009-09-25 18:38:29 +00001719 def v4i32 : N3VQInt3<op24, op23, 0b10, op11_8, op4, IIC_VMACi32Q,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001720 OpcodeStr, !strconcat(Dt, "32"), v4i32, v4i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001721}
1722
1723
1724// Neon Long 3-argument intrinsics.
1725
1726// First with only element sizes of 16 and 32 bits:
1727multiclass N3VLInt3_HS<bit op24, bit op23, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001728 string OpcodeStr, string Dt, Intrinsic IntOp> {
David Goodwin658ea602009-09-25 18:38:29 +00001729 def v4i32 : N3VLInt3<op24, op23, 0b01, op11_8, op4, IIC_VMACi16D,
Evan Chengf81bf152009-11-23 21:57:23 +00001730 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, IntOp>;
David Goodwin658ea602009-09-25 18:38:29 +00001731 def v2i64 : N3VLInt3<op24, op23, 0b10, op11_8, op4, IIC_VMACi16D,
Evan Chengf81bf152009-11-23 21:57:23 +00001732 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001733}
1734
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001735multiclass N3VLInt3SL_HS<bit op24, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00001736 string OpcodeStr, string Dt, Intrinsic IntOp> {
David Goodwin658ea602009-09-25 18:38:29 +00001737 def v4i16 : N3VLInt3SL16<op24, 0b01, op11_8, IIC_VMACi16D,
Evan Chengf81bf152009-11-23 21:57:23 +00001738 OpcodeStr, !strconcat(Dt,"16"), v4i32, v4i16, IntOp>;
David Goodwin658ea602009-09-25 18:38:29 +00001739 def v2i32 : N3VLInt3SL<op24, 0b10, op11_8, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00001740 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, IntOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001741}
1742
Bob Wilson5bafff32009-06-22 23:27:02 +00001743// ....then also with element size of 8 bits:
1744multiclass N3VLInt3_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001745 string OpcodeStr, string Dt, Intrinsic IntOp>
1746 : N3VLInt3_HS<op24, op23, op11_8, op4, OpcodeStr, Dt, IntOp> {
Bob Wilson6f122622009-10-15 21:57:47 +00001747 def v8i16 : N3VLInt3<op24, op23, 0b00, op11_8, op4, IIC_VMACi16D,
Evan Chengf81bf152009-11-23 21:57:23 +00001748 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001749}
1750
1751
1752// Neon 2-register vector intrinsics,
1753// element sizes of 8, 16 and 32 bits:
1754multiclass N2VInt_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
David Goodwin127221f2009-09-23 21:38:08 +00001755 bits<5> op11_7, bit op4,
1756 InstrItinClass itinD, InstrItinClass itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00001757 string OpcodeStr, string Dt, Intrinsic IntOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001758 // 64-bit vector types.
1759 def v8i8 : N2VDInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001760 itinD, OpcodeStr, !strconcat(Dt, "8"), v8i8, v8i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001761 def v4i16 : N2VDInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001762 itinD, OpcodeStr, !strconcat(Dt, "16"),v4i16,v4i16,IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001763 def v2i32 : N2VDInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001764 itinD, OpcodeStr, !strconcat(Dt, "32"),v2i32,v2i32,IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001765
1766 // 128-bit vector types.
1767 def v16i8 : N2VQInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001768 itinQ, OpcodeStr, !strconcat(Dt, "8"), v16i8,v16i8,IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001769 def v8i16 : N2VQInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001770 itinQ, OpcodeStr, !strconcat(Dt, "16"),v8i16,v8i16,IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001771 def v4i32 : N2VQInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001772 itinQ, OpcodeStr, !strconcat(Dt, "32"),v4i32,v4i32,IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001773}
1774
1775
1776// Neon Pairwise long 2-register intrinsics,
1777// element sizes of 8, 16 and 32 bits:
1778multiclass N2VPLInt_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
1779 bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001780 string OpcodeStr, string Dt, Intrinsic IntOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001781 // 64-bit vector types.
1782 def v8i8 : N2VDPLInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001783 OpcodeStr, !strconcat(Dt, "8"), v4i16, v8i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001784 def v4i16 : N2VDPLInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001785 OpcodeStr, !strconcat(Dt, "16"), v2i32, v4i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001786 def v2i32 : N2VDPLInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001787 OpcodeStr, !strconcat(Dt, "32"), v1i64, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001788
1789 // 128-bit vector types.
1790 def v16i8 : N2VQPLInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001791 OpcodeStr, !strconcat(Dt, "8"), v8i16, v16i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001792 def v8i16 : N2VQPLInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001793 OpcodeStr, !strconcat(Dt, "16"), v4i32, v8i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001794 def v4i32 : N2VQPLInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001795 OpcodeStr, !strconcat(Dt, "32"), v2i64, v4i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001796}
1797
1798
1799// Neon Pairwise long 2-register accumulate intrinsics,
1800// element sizes of 8, 16 and 32 bits:
1801multiclass N2VPLInt2_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
1802 bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001803 string OpcodeStr, string Dt, Intrinsic IntOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001804 // 64-bit vector types.
1805 def v8i8 : N2VDPLInt2<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001806 OpcodeStr, !strconcat(Dt, "8"), v4i16, v8i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001807 def v4i16 : N2VDPLInt2<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001808 OpcodeStr, !strconcat(Dt, "16"), v2i32, v4i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001809 def v2i32 : N2VDPLInt2<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001810 OpcodeStr, !strconcat(Dt, "32"), v1i64, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001811
1812 // 128-bit vector types.
1813 def v16i8 : N2VQPLInt2<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001814 OpcodeStr, !strconcat(Dt, "8"), v8i16, v16i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001815 def v8i16 : N2VQPLInt2<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001816 OpcodeStr, !strconcat(Dt, "16"), v4i32, v8i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001817 def v4i32 : N2VQPLInt2<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001818 OpcodeStr, !strconcat(Dt, "32"), v2i64, v4i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001819}
1820
1821
1822// Neon 2-register vector shift by immediate,
1823// element sizes of 8, 16, 32 and 64 bits:
1824multiclass N2VSh_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001825 InstrItinClass itin, string OpcodeStr, string Dt,
1826 SDNode OpNode> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001827 // 64-bit vector types.
Bob Wilson507df402009-10-21 02:15:46 +00001828 def v8i8 : N2VDSh<op24, op23, op11_8, 0, op4, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001829 OpcodeStr, !strconcat(Dt, "8"), v8i8, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00001830 let Inst{21-19} = 0b001; // imm6 = 001xxx
1831 }
1832 def v4i16 : N2VDSh<op24, op23, op11_8, 0, op4, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001833 OpcodeStr, !strconcat(Dt, "16"), v4i16, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00001834 let Inst{21-20} = 0b01; // imm6 = 01xxxx
1835 }
1836 def v2i32 : N2VDSh<op24, op23, op11_8, 0, op4, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001837 OpcodeStr, !strconcat(Dt, "32"), v2i32, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00001838 let Inst{21} = 0b1; // imm6 = 1xxxxx
1839 }
1840 def v1i64 : N2VDSh<op24, op23, op11_8, 1, op4, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001841 OpcodeStr, !strconcat(Dt, "64"), v1i64, OpNode>;
Bob Wilson507df402009-10-21 02:15:46 +00001842 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00001843
1844 // 128-bit vector types.
Bob Wilson507df402009-10-21 02:15:46 +00001845 def v16i8 : N2VQSh<op24, op23, op11_8, 0, op4, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001846 OpcodeStr, !strconcat(Dt, "8"), v16i8, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00001847 let Inst{21-19} = 0b001; // imm6 = 001xxx
1848 }
1849 def v8i16 : N2VQSh<op24, op23, op11_8, 0, op4, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001850 OpcodeStr, !strconcat(Dt, "16"), v8i16, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00001851 let Inst{21-20} = 0b01; // imm6 = 01xxxx
1852 }
1853 def v4i32 : N2VQSh<op24, op23, op11_8, 0, op4, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001854 OpcodeStr, !strconcat(Dt, "32"), v4i32, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00001855 let Inst{21} = 0b1; // imm6 = 1xxxxx
1856 }
1857 def v2i64 : N2VQSh<op24, op23, op11_8, 1, op4, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001858 OpcodeStr, !strconcat(Dt, "64"), v2i64, OpNode>;
Bob Wilson507df402009-10-21 02:15:46 +00001859 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00001860}
1861
1862
1863// Neon Shift-Accumulate vector operations,
1864// element sizes of 8, 16, 32 and 64 bits:
1865multiclass N2VShAdd_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001866 string OpcodeStr, string Dt, SDNode ShOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001867 // 64-bit vector types.
Bob Wilson507df402009-10-21 02:15:46 +00001868 def v8i8 : N2VDShAdd<op24, op23, op11_8, 0, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001869 OpcodeStr, !strconcat(Dt, "8"), v8i8, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00001870 let Inst{21-19} = 0b001; // imm6 = 001xxx
1871 }
1872 def v4i16 : N2VDShAdd<op24, op23, op11_8, 0, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001873 OpcodeStr, !strconcat(Dt, "16"), v4i16, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00001874 let Inst{21-20} = 0b01; // imm6 = 01xxxx
1875 }
1876 def v2i32 : N2VDShAdd<op24, op23, op11_8, 0, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001877 OpcodeStr, !strconcat(Dt, "32"), v2i32, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00001878 let Inst{21} = 0b1; // imm6 = 1xxxxx
1879 }
1880 def v1i64 : N2VDShAdd<op24, op23, op11_8, 1, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001881 OpcodeStr, !strconcat(Dt, "64"), v1i64, ShOp>;
Bob Wilson507df402009-10-21 02:15:46 +00001882 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00001883
1884 // 128-bit vector types.
Bob Wilson507df402009-10-21 02:15:46 +00001885 def v16i8 : N2VQShAdd<op24, op23, op11_8, 0, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001886 OpcodeStr, !strconcat(Dt, "8"), v16i8, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00001887 let Inst{21-19} = 0b001; // imm6 = 001xxx
1888 }
1889 def v8i16 : N2VQShAdd<op24, op23, op11_8, 0, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001890 OpcodeStr, !strconcat(Dt, "16"), v8i16, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00001891 let Inst{21-20} = 0b01; // imm6 = 01xxxx
1892 }
1893 def v4i32 : N2VQShAdd<op24, op23, op11_8, 0, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001894 OpcodeStr, !strconcat(Dt, "32"), v4i32, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00001895 let Inst{21} = 0b1; // imm6 = 1xxxxx
1896 }
1897 def v2i64 : N2VQShAdd<op24, op23, op11_8, 1, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001898 OpcodeStr, !strconcat(Dt, "64"), v2i64, ShOp>;
Bob Wilson507df402009-10-21 02:15:46 +00001899 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00001900}
1901
1902
1903// Neon Shift-Insert vector operations,
1904// element sizes of 8, 16, 32 and 64 bits:
1905multiclass N2VShIns_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
1906 string OpcodeStr, SDNode ShOp> {
1907 // 64-bit vector types.
Bob Wilson507df402009-10-21 02:15:46 +00001908 def v8i8 : N2VDShIns<op24, op23, op11_8, 0, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001909 OpcodeStr, "8", v8i8, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00001910 let Inst{21-19} = 0b001; // imm6 = 001xxx
1911 }
1912 def v4i16 : N2VDShIns<op24, op23, op11_8, 0, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001913 OpcodeStr, "16", v4i16, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00001914 let Inst{21-20} = 0b01; // imm6 = 01xxxx
1915 }
1916 def v2i32 : N2VDShIns<op24, op23, op11_8, 0, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001917 OpcodeStr, "32", v2i32, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00001918 let Inst{21} = 0b1; // imm6 = 1xxxxx
1919 }
1920 def v1i64 : N2VDShIns<op24, op23, op11_8, 1, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001921 OpcodeStr, "64", v1i64, ShOp>;
Bob Wilson507df402009-10-21 02:15:46 +00001922 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00001923
1924 // 128-bit vector types.
Bob Wilson507df402009-10-21 02:15:46 +00001925 def v16i8 : N2VQShIns<op24, op23, op11_8, 0, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001926 OpcodeStr, "8", v16i8, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00001927 let Inst{21-19} = 0b001; // imm6 = 001xxx
1928 }
1929 def v8i16 : N2VQShIns<op24, op23, op11_8, 0, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001930 OpcodeStr, "16", v8i16, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00001931 let Inst{21-20} = 0b01; // imm6 = 01xxxx
1932 }
1933 def v4i32 : N2VQShIns<op24, op23, op11_8, 0, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001934 OpcodeStr, "32", v4i32, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00001935 let Inst{21} = 0b1; // imm6 = 1xxxxx
1936 }
1937 def v2i64 : N2VQShIns<op24, op23, op11_8, 1, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001938 OpcodeStr, "64", v2i64, ShOp>;
Bob Wilson507df402009-10-21 02:15:46 +00001939 // imm6 = xxxxxx
1940}
1941
1942// Neon Shift Long operations,
1943// element sizes of 8, 16, 32 bits:
1944multiclass N2VLSh_QHS<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6,
Evan Chengf81bf152009-11-23 21:57:23 +00001945 bit op4, string OpcodeStr, string Dt, SDNode OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00001946 def v8i16 : N2VLSh<op24, op23, op11_8, op7, op6, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001947 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00001948 let Inst{21-19} = 0b001; // imm6 = 001xxx
1949 }
1950 def v4i32 : N2VLSh<op24, op23, op11_8, op7, op6, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001951 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00001952 let Inst{21-20} = 0b01; // imm6 = 01xxxx
1953 }
1954 def v2i64 : N2VLSh<op24, op23, op11_8, op7, op6, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001955 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00001956 let Inst{21} = 0b1; // imm6 = 1xxxxx
1957 }
1958}
1959
1960// Neon Shift Narrow operations,
1961// element sizes of 16, 32, 64 bits:
1962multiclass N2VNSh_HSD<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6,
Evan Chengf81bf152009-11-23 21:57:23 +00001963 bit op4, InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson507df402009-10-21 02:15:46 +00001964 SDNode OpNode> {
1965 def v8i8 : N2VNSh<op24, op23, op11_8, op7, op6, op4, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001966 OpcodeStr, !strconcat(Dt, "16"), v8i8, v8i16, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00001967 let Inst{21-19} = 0b001; // imm6 = 001xxx
1968 }
1969 def v4i16 : N2VNSh<op24, op23, op11_8, op7, op6, op4, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001970 OpcodeStr, !strconcat(Dt, "32"), v4i16, v4i32, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00001971 let Inst{21-20} = 0b01; // imm6 = 01xxxx
1972 }
1973 def v2i32 : N2VNSh<op24, op23, op11_8, op7, op6, op4, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001974 OpcodeStr, !strconcat(Dt, "64"), v2i32, v2i64, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00001975 let Inst{21} = 0b1; // imm6 = 1xxxxx
1976 }
Bob Wilson5bafff32009-06-22 23:27:02 +00001977}
1978
1979//===----------------------------------------------------------------------===//
1980// Instruction Definitions.
1981//===----------------------------------------------------------------------===//
1982
1983// Vector Add Operations.
1984
1985// VADD : Vector Add (integer and floating-point)
Evan Chengf81bf152009-11-23 21:57:23 +00001986defm VADD : N3V_QHSD<0, 0, 0b1000, 0, IIC_VBINiD, IIC_VBINiQ, "vadd", "i",
Evan Chengac0869d2009-11-21 06:21:52 +00001987 add, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00001988def VADDfd : N3VD<0, 0, 0b00, 0b1101, 0, IIC_VBIND, "vadd", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00001989 v2f32, v2f32, fadd, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00001990def VADDfq : N3VQ<0, 0, 0b00, 0b1101, 0, IIC_VBINQ, "vadd", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00001991 v4f32, v4f32, fadd, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001992// VADDL : Vector Add Long (Q = D + D)
Evan Chengf81bf152009-11-23 21:57:23 +00001993defm VADDLs : N3VLInt_QHS<0,1,0b0000,0, IIC_VSHLiD, "vaddl", "s",
Evan Chengac0869d2009-11-21 06:21:52 +00001994 int_arm_neon_vaddls, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00001995defm VADDLu : N3VLInt_QHS<1,1,0b0000,0, IIC_VSHLiD, "vaddl", "u",
Evan Chengac0869d2009-11-21 06:21:52 +00001996 int_arm_neon_vaddlu, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001997// VADDW : Vector Add Wide (Q = Q + D)
Evan Chengf81bf152009-11-23 21:57:23 +00001998defm VADDWs : N3VWInt_QHS<0,1,0b0001,0, "vaddw", "s", int_arm_neon_vaddws, 0>;
1999defm VADDWu : N3VWInt_QHS<1,1,0b0001,0, "vaddw", "u", int_arm_neon_vaddwu, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002000// VHADD : Vector Halving Add
David Goodwin658ea602009-09-25 18:38:29 +00002001defm VHADDs : N3VInt_QHS<0,0,0b0000,0, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002002 IIC_VBINi4Q, "vhadd", "s", int_arm_neon_vhadds, 1>;
David Goodwin658ea602009-09-25 18:38:29 +00002003defm VHADDu : N3VInt_QHS<1,0,0b0000,0, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002004 IIC_VBINi4Q, "vhadd", "u", int_arm_neon_vhaddu, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002005// VRHADD : Vector Rounding Halving Add
David Goodwin658ea602009-09-25 18:38:29 +00002006defm VRHADDs : N3VInt_QHS<0,0,0b0001,0, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002007 IIC_VBINi4Q, "vrhadd", "s", int_arm_neon_vrhadds, 1>;
David Goodwin658ea602009-09-25 18:38:29 +00002008defm VRHADDu : N3VInt_QHS<1,0,0b0001,0, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002009 IIC_VBINi4Q, "vrhadd", "u", int_arm_neon_vrhaddu, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002010// VQADD : Vector Saturating Add
David Goodwin658ea602009-09-25 18:38:29 +00002011defm VQADDs : N3VInt_QHSD<0,0,0b0000,1, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002012 IIC_VBINi4Q, "vqadd", "s", int_arm_neon_vqadds, 1>;
David Goodwin658ea602009-09-25 18:38:29 +00002013defm VQADDu : N3VInt_QHSD<1,0,0b0000,1, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002014 IIC_VBINi4Q, "vqadd", "u", int_arm_neon_vqaddu, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002015// VADDHN : Vector Add and Narrow Returning High Half (D = Q + Q)
Evan Chengf81bf152009-11-23 21:57:23 +00002016defm VADDHN : N3VNInt_HSD<0,1,0b0100,0, "vaddhn", "i",
2017 int_arm_neon_vaddhn, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002018// VRADDHN : Vector Rounding Add and Narrow Returning High Half (D = Q + Q)
Evan Chengf81bf152009-11-23 21:57:23 +00002019defm VRADDHN : N3VNInt_HSD<1,1,0b0100,0, "vraddhn", "i",
2020 int_arm_neon_vraddhn, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002021
2022// Vector Multiply Operations.
2023
2024// VMUL : Vector Multiply (integer, polynomial and floating-point)
Evan Chengac0869d2009-11-21 06:21:52 +00002025defm VMUL : N3V_QHS<0, 0, 0b1001, 1, IIC_VMULi16D, IIC_VMULi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00002026 IIC_VMULi16Q, IIC_VMULi32Q, "vmul", "i", mul, 1>;
2027def VMULpd : N3VDInt<1, 0, 0b00, 0b1001, 1, IIC_VMULi16D, "vmul", "p8",
Evan Chengac0869d2009-11-21 06:21:52 +00002028 v8i8, v8i8, int_arm_neon_vmulp, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00002029def VMULpq : N3VQInt<1, 0, 0b00, 0b1001, 1, IIC_VMULi16Q, "vmul", "p8",
Evan Chengac0869d2009-11-21 06:21:52 +00002030 v16i8, v16i8, int_arm_neon_vmulp, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00002031def VMULfd : N3VD<1, 0, 0b00, 0b1101, 1, IIC_VBIND, "vmul", "f32",
Bob Wilson9abe19d2010-02-17 00:31:29 +00002032 v2f32, v2f32, fmul, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00002033def VMULfq : N3VQ<1, 0, 0b00, 0b1101, 1, IIC_VBINQ, "vmul", "f32",
Bob Wilson9abe19d2010-02-17 00:31:29 +00002034 v4f32, v4f32, fmul, 1>;
2035defm VMULsl : N3VSL_HS<0b1000, "vmul", "i", mul>;
2036def VMULslfd : N3VDSL<0b10, 0b1001, IIC_VBIND, "vmul", "f32", v2f32, fmul>;
2037def VMULslfq : N3VQSL<0b10, 0b1001, IIC_VBINQ, "vmul", "f32", v4f32,
2038 v2f32, fmul>;
2039
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002040def : Pat<(v8i16 (mul (v8i16 QPR:$src1),
2041 (v8i16 (NEONvduplane (v8i16 QPR:$src2), imm:$lane)))),
2042 (v8i16 (VMULslv8i16 (v8i16 QPR:$src1),
2043 (v4i16 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002044 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002045 (SubReg_i16_lane imm:$lane)))>;
2046def : Pat<(v4i32 (mul (v4i32 QPR:$src1),
2047 (v4i32 (NEONvduplane (v4i32 QPR:$src2), imm:$lane)))),
2048 (v4i32 (VMULslv4i32 (v4i32 QPR:$src1),
2049 (v2i32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002050 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002051 (SubReg_i32_lane imm:$lane)))>;
2052def : Pat<(v4f32 (fmul (v4f32 QPR:$src1),
2053 (v4f32 (NEONvduplane (v4f32 QPR:$src2), imm:$lane)))),
2054 (v4f32 (VMULslfq (v4f32 QPR:$src1),
2055 (v2f32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002056 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002057 (SubReg_i32_lane imm:$lane)))>;
2058
Bob Wilson5bafff32009-06-22 23:27:02 +00002059// VQDMULH : Vector Saturating Doubling Multiply Returning High Half
David Goodwin658ea602009-09-25 18:38:29 +00002060defm VQDMULH : N3VInt_HS<0, 0, 0b1011, 0, IIC_VMULi16D, IIC_VMULi32D,
2061 IIC_VMULi16Q, IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002062 "vqdmulh", "s", int_arm_neon_vqdmulh, 1>;
David Goodwin658ea602009-09-25 18:38:29 +00002063defm VQDMULHsl: N3VIntSL_HS<0b1100, IIC_VMULi16D, IIC_VMULi32D,
2064 IIC_VMULi16Q, IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002065 "vqdmulh", "s", int_arm_neon_vqdmulh>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002066def : Pat<(v8i16 (int_arm_neon_vqdmulh (v8i16 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00002067 (v8i16 (NEONvduplane (v8i16 QPR:$src2),
2068 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002069 (v8i16 (VQDMULHslv8i16 (v8i16 QPR:$src1),
2070 (v4i16 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002071 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002072 (SubReg_i16_lane imm:$lane)))>;
2073def : Pat<(v4i32 (int_arm_neon_vqdmulh (v4i32 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00002074 (v4i32 (NEONvduplane (v4i32 QPR:$src2),
2075 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002076 (v4i32 (VQDMULHslv4i32 (v4i32 QPR:$src1),
2077 (v2i32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002078 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002079 (SubReg_i32_lane imm:$lane)))>;
2080
Bob Wilson5bafff32009-06-22 23:27:02 +00002081// VQRDMULH : Vector Rounding Saturating Doubling Multiply Returning High Half
David Goodwin658ea602009-09-25 18:38:29 +00002082defm VQRDMULH : N3VInt_HS<1, 0, 0b1011, 0, IIC_VMULi16D, IIC_VMULi32D,
2083 IIC_VMULi16Q, IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002084 "vqrdmulh", "s", int_arm_neon_vqrdmulh, 1>;
David Goodwin658ea602009-09-25 18:38:29 +00002085defm VQRDMULHsl : N3VIntSL_HS<0b1101, IIC_VMULi16D, IIC_VMULi32D,
2086 IIC_VMULi16Q, IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002087 "vqrdmulh", "s", int_arm_neon_vqrdmulh>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002088def : Pat<(v8i16 (int_arm_neon_vqrdmulh (v8i16 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00002089 (v8i16 (NEONvduplane (v8i16 QPR:$src2),
2090 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002091 (v8i16 (VQRDMULHslv8i16 (v8i16 QPR:$src1),
2092 (v4i16 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002093 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002094 (SubReg_i16_lane imm:$lane)))>;
2095def : Pat<(v4i32 (int_arm_neon_vqrdmulh (v4i32 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00002096 (v4i32 (NEONvduplane (v4i32 QPR:$src2),
2097 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002098 (v4i32 (VQRDMULHslv4i32 (v4i32 QPR:$src1),
2099 (v2i32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002100 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002101 (SubReg_i32_lane imm:$lane)))>;
2102
Bob Wilson5bafff32009-06-22 23:27:02 +00002103// VMULL : Vector Multiply Long (integer and polynomial) (Q = D * D)
Evan Chengf81bf152009-11-23 21:57:23 +00002104defm VMULLs : N3VLInt_QHS<0,1,0b1100,0, IIC_VMULi16D, "vmull", "s",
Evan Chengac0869d2009-11-21 06:21:52 +00002105 int_arm_neon_vmulls, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00002106defm VMULLu : N3VLInt_QHS<1,1,0b1100,0, IIC_VMULi16D, "vmull", "u",
Evan Chengac0869d2009-11-21 06:21:52 +00002107 int_arm_neon_vmullu, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00002108def VMULLp : N3VLInt<0, 1, 0b00, 0b1110, 0, IIC_VMULi16D, "vmull", "p8",
Evan Chengac0869d2009-11-21 06:21:52 +00002109 v8i16, v8i8, int_arm_neon_vmullp, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00002110defm VMULLsls : N3VLIntSL_HS<0, 0b1010, IIC_VMULi16D, "vmull", "s",
Evan Chengac0869d2009-11-21 06:21:52 +00002111 int_arm_neon_vmulls>;
Evan Chengf81bf152009-11-23 21:57:23 +00002112defm VMULLslu : N3VLIntSL_HS<1, 0b1010, IIC_VMULi16D, "vmull", "u",
Evan Chengac0869d2009-11-21 06:21:52 +00002113 int_arm_neon_vmullu>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002114
Bob Wilson5bafff32009-06-22 23:27:02 +00002115// VQDMULL : Vector Saturating Doubling Multiply Long (Q = D * D)
Evan Chengf81bf152009-11-23 21:57:23 +00002116defm VQDMULL : N3VLInt_HS<0,1,0b1101,0, IIC_VMULi16D, "vqdmull", "s",
Evan Chengac0869d2009-11-21 06:21:52 +00002117 int_arm_neon_vqdmull, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00002118defm VQDMULLsl: N3VLIntSL_HS<0, 0b1011, IIC_VMULi16D, "vqdmull", "s",
Evan Chengac0869d2009-11-21 06:21:52 +00002119 int_arm_neon_vqdmull>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002120
2121// Vector Multiply-Accumulate and Multiply-Subtract Operations.
2122
2123// VMLA : Vector Multiply Accumulate (integer and floating-point)
David Goodwin658ea602009-09-25 18:38:29 +00002124defm VMLA : N3VMulOp_QHS<0, 0, 0b1001, 0, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00002125 IIC_VMACi16Q, IIC_VMACi32Q, "vmla", "i", add>;
2126def VMLAfd : N3VDMulOp<0, 0, 0b00, 0b1101, 1, IIC_VMACD, "vmla", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002127 v2f32, fmul, fadd>;
Evan Chengf81bf152009-11-23 21:57:23 +00002128def VMLAfq : N3VQMulOp<0, 0, 0b00, 0b1101, 1, IIC_VMACQ, "vmla", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002129 v4f32, fmul, fadd>;
David Goodwin658ea602009-09-25 18:38:29 +00002130defm VMLAsl : N3VMulOpSL_HS<0b0000, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00002131 IIC_VMACi16Q, IIC_VMACi32Q, "vmla", "i", add>;
2132def VMLAslfd : N3VDMulOpSL<0b10, 0b0001, IIC_VMACD, "vmla", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002133 v2f32, fmul, fadd>;
Evan Chengf81bf152009-11-23 21:57:23 +00002134def VMLAslfq : N3VQMulOpSL<0b10, 0b0001, IIC_VMACQ, "vmla", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002135 v4f32, v2f32, fmul, fadd>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002136
2137def : Pat<(v8i16 (add (v8i16 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00002138 (mul (v8i16 QPR:$src2),
2139 (v8i16 (NEONvduplane (v8i16 QPR:$src3), imm:$lane))))),
2140 (v8i16 (VMLAslv8i16 (v8i16 QPR:$src1), (v8i16 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002141 (v4i16 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002142 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002143 (SubReg_i16_lane imm:$lane)))>;
2144
2145def : Pat<(v4i32 (add (v4i32 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00002146 (mul (v4i32 QPR:$src2),
2147 (v4i32 (NEONvduplane (v4i32 QPR:$src3), imm:$lane))))),
2148 (v4i32 (VMLAslv4i32 (v4i32 QPR:$src1), (v4i32 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002149 (v2i32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002150 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002151 (SubReg_i32_lane imm:$lane)))>;
2152
2153def : Pat<(v4f32 (fadd (v4f32 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00002154 (fmul (v4f32 QPR:$src2),
2155 (v4f32 (NEONvduplane (v4f32 QPR:$src3), imm:$lane))))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002156 (v4f32 (VMLAslfq (v4f32 QPR:$src1),
2157 (v4f32 QPR:$src2),
2158 (v2f32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002159 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002160 (SubReg_i32_lane imm:$lane)))>;
2161
Bob Wilson5bafff32009-06-22 23:27:02 +00002162// VMLAL : Vector Multiply Accumulate Long (Q += D * D)
Evan Chengf81bf152009-11-23 21:57:23 +00002163defm VMLALs : N3VLInt3_QHS<0,1,0b1000,0, "vmlal", "s", int_arm_neon_vmlals>;
2164defm VMLALu : N3VLInt3_QHS<1,1,0b1000,0, "vmlal", "u", int_arm_neon_vmlalu>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002165
Evan Chengf81bf152009-11-23 21:57:23 +00002166defm VMLALsls : N3VLInt3SL_HS<0, 0b0010, "vmlal", "s", int_arm_neon_vmlals>;
2167defm VMLALslu : N3VLInt3SL_HS<1, 0b0010, "vmlal", "u", int_arm_neon_vmlalu>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002168
Bob Wilson5bafff32009-06-22 23:27:02 +00002169// VQDMLAL : Vector Saturating Doubling Multiply Accumulate Long (Q += D * D)
Evan Chengf81bf152009-11-23 21:57:23 +00002170defm VQDMLAL : N3VLInt3_HS<0, 1, 0b1001, 0, "vqdmlal", "s",
2171 int_arm_neon_vqdmlal>;
2172defm VQDMLALsl: N3VLInt3SL_HS<0, 0b0011, "vqdmlal", "s", int_arm_neon_vqdmlal>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002173
Bob Wilson5bafff32009-06-22 23:27:02 +00002174// VMLS : Vector Multiply Subtract (integer and floating-point)
Bob Wilson8f07b9e2009-10-03 04:41:21 +00002175defm VMLS : N3VMulOp_QHS<1, 0, 0b1001, 0, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00002176 IIC_VMACi16Q, IIC_VMACi32Q, "vmls", "i", sub>;
2177def VMLSfd : N3VDMulOp<0, 0, 0b10, 0b1101, 1, IIC_VMACD, "vmls", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002178 v2f32, fmul, fsub>;
Evan Chengf81bf152009-11-23 21:57:23 +00002179def VMLSfq : N3VQMulOp<0, 0, 0b10, 0b1101, 1, IIC_VMACQ, "vmls", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002180 v4f32, fmul, fsub>;
David Goodwin658ea602009-09-25 18:38:29 +00002181defm VMLSsl : N3VMulOpSL_HS<0b0100, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00002182 IIC_VMACi16Q, IIC_VMACi32Q, "vmls", "i", sub>;
2183def VMLSslfd : N3VDMulOpSL<0b10, 0b0101, IIC_VMACD, "vmls", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002184 v2f32, fmul, fsub>;
Evan Chengf81bf152009-11-23 21:57:23 +00002185def VMLSslfq : N3VQMulOpSL<0b10, 0b0101, IIC_VMACQ, "vmls", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002186 v4f32, v2f32, fmul, fsub>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002187
2188def : Pat<(v8i16 (sub (v8i16 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00002189 (mul (v8i16 QPR:$src2),
2190 (v8i16 (NEONvduplane (v8i16 QPR:$src3), imm:$lane))))),
2191 (v8i16 (VMLSslv8i16 (v8i16 QPR:$src1), (v8i16 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002192 (v4i16 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002193 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002194 (SubReg_i16_lane imm:$lane)))>;
2195
2196def : Pat<(v4i32 (sub (v4i32 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00002197 (mul (v4i32 QPR:$src2),
2198 (v4i32 (NEONvduplane (v4i32 QPR:$src3), imm:$lane))))),
2199 (v4i32 (VMLSslv4i32 (v4i32 QPR:$src1), (v4i32 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002200 (v2i32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002201 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002202 (SubReg_i32_lane imm:$lane)))>;
2203
2204def : Pat<(v4f32 (fsub (v4f32 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00002205 (fmul (v4f32 QPR:$src2),
2206 (v4f32 (NEONvduplane (v4f32 QPR:$src3), imm:$lane))))),
2207 (v4f32 (VMLSslfq (v4f32 QPR:$src1), (v4f32 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002208 (v2f32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002209 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002210 (SubReg_i32_lane imm:$lane)))>;
2211
Bob Wilson5bafff32009-06-22 23:27:02 +00002212// VMLSL : Vector Multiply Subtract Long (Q -= D * D)
Evan Chengf81bf152009-11-23 21:57:23 +00002213defm VMLSLs : N3VLInt3_QHS<0,1,0b1010,0, "vmlsl", "s", int_arm_neon_vmlsls>;
2214defm VMLSLu : N3VLInt3_QHS<1,1,0b1010,0, "vmlsl", "u", int_arm_neon_vmlslu>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002215
Evan Chengf81bf152009-11-23 21:57:23 +00002216defm VMLSLsls : N3VLInt3SL_HS<0, 0b0110, "vmlsl", "s", int_arm_neon_vmlsls>;
2217defm VMLSLslu : N3VLInt3SL_HS<1, 0b0110, "vmlsl", "u", int_arm_neon_vmlslu>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002218
Bob Wilson5bafff32009-06-22 23:27:02 +00002219// VQDMLSL : Vector Saturating Doubling Multiply Subtract Long (Q -= D * D)
Evan Chengf81bf152009-11-23 21:57:23 +00002220defm VQDMLSL : N3VLInt3_HS<0, 1, 0b1011, 0, "vqdmlsl", "s",
2221 int_arm_neon_vqdmlsl>;
2222defm VQDMLSLsl: N3VLInt3SL_HS<0, 0b111, "vqdmlsl", "s", int_arm_neon_vqdmlsl>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002223
2224// Vector Subtract Operations.
2225
2226// VSUB : Vector Subtract (integer and floating-point)
Evan Chengac0869d2009-11-21 06:21:52 +00002227defm VSUB : N3V_QHSD<1, 0, 0b1000, 0, IIC_VSUBiD, IIC_VSUBiQ,
Evan Chengf81bf152009-11-23 21:57:23 +00002228 "vsub", "i", sub, 0>;
2229def VSUBfd : N3VD<0, 0, 0b10, 0b1101, 0, IIC_VBIND, "vsub", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002230 v2f32, v2f32, fsub, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00002231def VSUBfq : N3VQ<0, 0, 0b10, 0b1101, 0, IIC_VBINQ, "vsub", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002232 v4f32, v4f32, fsub, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002233// VSUBL : Vector Subtract Long (Q = D - D)
Evan Chengf81bf152009-11-23 21:57:23 +00002234defm VSUBLs : N3VLInt_QHS<0,1,0b0010,0, IIC_VSHLiD, "vsubl", "s",
Evan Chengac0869d2009-11-21 06:21:52 +00002235 int_arm_neon_vsubls, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00002236defm VSUBLu : N3VLInt_QHS<1,1,0b0010,0, IIC_VSHLiD, "vsubl", "u",
Evan Chengac0869d2009-11-21 06:21:52 +00002237 int_arm_neon_vsublu, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002238// VSUBW : Vector Subtract Wide (Q = Q - D)
Evan Chengf81bf152009-11-23 21:57:23 +00002239defm VSUBWs : N3VWInt_QHS<0,1,0b0011,0, "vsubw", "s", int_arm_neon_vsubws, 0>;
2240defm VSUBWu : N3VWInt_QHS<1,1,0b0011,0, "vsubw", "u", int_arm_neon_vsubwu, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002241// VHSUB : Vector Halving Subtract
Evan Chengac0869d2009-11-21 06:21:52 +00002242defm VHSUBs : N3VInt_QHS<0, 0, 0b0010, 0, IIC_VBINi4D, IIC_VBINi4D,
2243 IIC_VBINi4Q, IIC_VBINi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002244 "vhsub", "s", int_arm_neon_vhsubs, 0>;
Evan Chengac0869d2009-11-21 06:21:52 +00002245defm VHSUBu : N3VInt_QHS<1, 0, 0b0010, 0, IIC_VBINi4D, IIC_VBINi4D,
2246 IIC_VBINi4Q, IIC_VBINi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002247 "vhsub", "u", int_arm_neon_vhsubu, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002248// VQSUB : Vector Saturing Subtract
Evan Chengac0869d2009-11-21 06:21:52 +00002249defm VQSUBs : N3VInt_QHSD<0, 0, 0b0010, 1, IIC_VBINi4D, IIC_VBINi4D,
2250 IIC_VBINi4Q, IIC_VBINi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002251 "vqsub", "s", int_arm_neon_vqsubs, 0>;
Evan Chengac0869d2009-11-21 06:21:52 +00002252defm VQSUBu : N3VInt_QHSD<1, 0, 0b0010, 1, IIC_VBINi4D, IIC_VBINi4D,
2253 IIC_VBINi4Q, IIC_VBINi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002254 "vqsub", "u", int_arm_neon_vqsubu, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002255// VSUBHN : Vector Subtract and Narrow Returning High Half (D = Q - Q)
Evan Chengf81bf152009-11-23 21:57:23 +00002256defm VSUBHN : N3VNInt_HSD<0,1,0b0110,0, "vsubhn", "i",
2257 int_arm_neon_vsubhn, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002258// VRSUBHN : Vector Rounding Subtract and Narrow Returning High Half (D=Q-Q)
Evan Chengf81bf152009-11-23 21:57:23 +00002259defm VRSUBHN : N3VNInt_HSD<1,1,0b0110,0, "vrsubhn", "i",
2260 int_arm_neon_vrsubhn, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002261
2262// Vector Comparisons.
2263
2264// VCEQ : Vector Compare Equal
David Goodwin127221f2009-09-23 21:38:08 +00002265defm VCEQ : N3V_QHS<1, 0, 0b1000, 1, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002266 IIC_VBINi4Q, "vceq", "i", NEONvceq, 1>;
2267def VCEQfd : N3VD<0,0,0b00,0b1110,0, IIC_VBIND, "vceq", "f32", v2i32, v2f32,
Evan Chengac0869d2009-11-21 06:21:52 +00002268 NEONvceq, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00002269def VCEQfq : N3VQ<0,0,0b00,0b1110,0, IIC_VBINQ, "vceq", "f32", v4i32, v4f32,
Evan Chengac0869d2009-11-21 06:21:52 +00002270 NEONvceq, 1>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002271// For disassembly only.
Johnny Chen363ac582010-02-23 01:42:58 +00002272defm VCEQz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00010, 0, "vceq", "i",
2273 "$dst, $src, #0">;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002274
Bob Wilson5bafff32009-06-22 23:27:02 +00002275// VCGE : Vector Compare Greater Than or Equal
David Goodwin127221f2009-09-23 21:38:08 +00002276defm VCGEs : N3V_QHS<0, 0, 0b0011, 1, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002277 IIC_VBINi4Q, "vcge", "s", NEONvcge, 0>;
David Goodwin127221f2009-09-23 21:38:08 +00002278defm VCGEu : N3V_QHS<1, 0, 0b0011, 1, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002279 IIC_VBINi4Q, "vcge", "u", NEONvcgeu, 0>;
2280def VCGEfd : N3VD<1,0,0b00,0b1110,0, IIC_VBIND, "vcge", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002281 v2i32, v2f32, NEONvcge, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00002282def VCGEfq : N3VQ<1,0,0b00,0b1110,0, IIC_VBINQ, "vcge", "f32", v4i32, v4f32,
Evan Chengac0869d2009-11-21 06:21:52 +00002283 NEONvcge, 0>;
Johnny Chen363ac582010-02-23 01:42:58 +00002284// For disassembly only.
2285defm VCGEz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00001, 0, "vcge", "s",
2286 "$dst, $src, #0">;
2287// For disassembly only.
2288defm VCLEz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00011, 0, "vcle", "s",
2289 "$dst, $src, #0">;
2290
Bob Wilson5bafff32009-06-22 23:27:02 +00002291// VCGT : Vector Compare Greater Than
David Goodwin127221f2009-09-23 21:38:08 +00002292defm VCGTs : N3V_QHS<0, 0, 0b0011, 0, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002293 IIC_VBINi4Q, "vcgt", "s", NEONvcgt, 0>;
David Goodwin127221f2009-09-23 21:38:08 +00002294defm VCGTu : N3V_QHS<1, 0, 0b0011, 0, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002295 IIC_VBINi4Q, "vcgt", "u", NEONvcgtu, 0>;
2296def VCGTfd : N3VD<1,0,0b10,0b1110,0, IIC_VBIND, "vcgt", "f32", v2i32, v2f32,
Evan Chengac0869d2009-11-21 06:21:52 +00002297 NEONvcgt, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00002298def VCGTfq : N3VQ<1,0,0b10,0b1110,0, IIC_VBINQ, "vcgt", "f32", v4i32, v4f32,
Evan Chengac0869d2009-11-21 06:21:52 +00002299 NEONvcgt, 0>;
Johnny Chen363ac582010-02-23 01:42:58 +00002300// For disassembly only.
2301defm VCGTz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00000, 0, "vcgt", "s",
2302 "$dst, $src, #0">;
2303// For disassembly only.
2304defm VCLTz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00100, 0, "vclt", "s",
2305 "$dst, $src, #0">;
2306
Bob Wilson5bafff32009-06-22 23:27:02 +00002307// VACGE : Vector Absolute Compare Greater Than or Equal (aka VCAGE)
Evan Chengf81bf152009-11-23 21:57:23 +00002308def VACGEd : N3VDInt<1, 0, 0b00, 0b1110, 1, IIC_VBIND, "vacge", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002309 v2i32, v2f32, int_arm_neon_vacged, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00002310def VACGEq : N3VQInt<1, 0, 0b00, 0b1110, 1, IIC_VBINQ, "vacge", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002311 v4i32, v4f32, int_arm_neon_vacgeq, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002312// VACGT : Vector Absolute Compare Greater Than (aka VCAGT)
Evan Chengf81bf152009-11-23 21:57:23 +00002313def VACGTd : N3VDInt<1, 0, 0b10, 0b1110, 1, IIC_VBIND, "vacgt", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002314 v2i32, v2f32, int_arm_neon_vacgtd, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00002315def VACGTq : N3VQInt<1, 0, 0b10, 0b1110, 1, IIC_VBINQ, "vacgt", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002316 v4i32, v4f32, int_arm_neon_vacgtq, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002317// VTST : Vector Test Bits
David Goodwin127221f2009-09-23 21:38:08 +00002318defm VTST : N3V_QHS<0, 0, 0b1000, 1, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
Bob Wilson3a4a8322010-01-17 06:35:17 +00002319 IIC_VBINi4Q, "vtst", "", NEONvtst, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002320
2321// Vector Bitwise Operations.
2322
2323// VAND : Vector Bitwise AND
Evan Chengf81bf152009-11-23 21:57:23 +00002324def VANDd : N3VDX<0, 0, 0b00, 0b0001, 1, IIC_VBINiD, "vand",
2325 v2i32, v2i32, and, 1>;
2326def VANDq : N3VQX<0, 0, 0b00, 0b0001, 1, IIC_VBINiQ, "vand",
2327 v4i32, v4i32, and, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002328
2329// VEOR : Vector Bitwise Exclusive OR
Evan Chengf81bf152009-11-23 21:57:23 +00002330def VEORd : N3VDX<1, 0, 0b00, 0b0001, 1, IIC_VBINiD, "veor",
2331 v2i32, v2i32, xor, 1>;
2332def VEORq : N3VQX<1, 0, 0b00, 0b0001, 1, IIC_VBINiQ, "veor",
2333 v4i32, v4i32, xor, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002334
2335// VORR : Vector Bitwise OR
Evan Chengf81bf152009-11-23 21:57:23 +00002336def VORRd : N3VDX<0, 0, 0b10, 0b0001, 1, IIC_VBINiD, "vorr",
2337 v2i32, v2i32, or, 1>;
2338def VORRq : N3VQX<0, 0, 0b10, 0b0001, 1, IIC_VBINiQ, "vorr",
2339 v4i32, v4i32, or, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002340
2341// VBIC : Vector Bitwise Bit Clear (AND NOT)
Evan Chengf81bf152009-11-23 21:57:23 +00002342def VBICd : N3VX<0, 0, 0b01, 0b0001, 0, 1, (outs DPR:$dst),
David Goodwin127221f2009-09-23 21:38:08 +00002343 (ins DPR:$src1, DPR:$src2), IIC_VBINiD,
Evan Chengf81bf152009-11-23 21:57:23 +00002344 "vbic", "$dst, $src1, $src2", "",
Anton Korobeynikov2ba62ef2009-09-08 22:51:43 +00002345 [(set DPR:$dst, (v2i32 (and DPR:$src1,
2346 (vnot_conv DPR:$src2))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00002347def VBICq : N3VX<0, 0, 0b01, 0b0001, 1, 1, (outs QPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00002348 (ins QPR:$src1, QPR:$src2), IIC_VBINiQ,
Evan Chengf81bf152009-11-23 21:57:23 +00002349 "vbic", "$dst, $src1, $src2", "",
Anton Korobeynikov2ba62ef2009-09-08 22:51:43 +00002350 [(set QPR:$dst, (v4i32 (and QPR:$src1,
2351 (vnot_conv QPR:$src2))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002352
2353// VORN : Vector Bitwise OR NOT
Evan Chengf81bf152009-11-23 21:57:23 +00002354def VORNd : N3VX<0, 0, 0b11, 0b0001, 0, 1, (outs DPR:$dst),
David Goodwin127221f2009-09-23 21:38:08 +00002355 (ins DPR:$src1, DPR:$src2), IIC_VBINiD,
Evan Chengf81bf152009-11-23 21:57:23 +00002356 "vorn", "$dst, $src1, $src2", "",
Anton Korobeynikov2ba62ef2009-09-08 22:51:43 +00002357 [(set DPR:$dst, (v2i32 (or DPR:$src1,
2358 (vnot_conv DPR:$src2))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00002359def VORNq : N3VX<0, 0, 0b11, 0b0001, 1, 1, (outs QPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00002360 (ins QPR:$src1, QPR:$src2), IIC_VBINiQ,
Evan Chengf81bf152009-11-23 21:57:23 +00002361 "vorn", "$dst, $src1, $src2", "",
Anton Korobeynikov2ba62ef2009-09-08 22:51:43 +00002362 [(set QPR:$dst, (v4i32 (or QPR:$src1,
2363 (vnot_conv QPR:$src2))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002364
2365// VMVN : Vector Bitwise NOT
Evan Chengf81bf152009-11-23 21:57:23 +00002366def VMVNd : N2VX<0b11, 0b11, 0b00, 0b00, 0b01011, 0, 0,
David Goodwin658ea602009-09-25 18:38:29 +00002367 (outs DPR:$dst), (ins DPR:$src), IIC_VSHLiD,
Evan Chengf81bf152009-11-23 21:57:23 +00002368 "vmvn", "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00002369 [(set DPR:$dst, (v2i32 (vnot DPR:$src)))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00002370def VMVNq : N2VX<0b11, 0b11, 0b00, 0b00, 0b01011, 1, 0,
David Goodwin658ea602009-09-25 18:38:29 +00002371 (outs QPR:$dst), (ins QPR:$src), IIC_VSHLiD,
Evan Chengf81bf152009-11-23 21:57:23 +00002372 "vmvn", "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00002373 [(set QPR:$dst, (v4i32 (vnot QPR:$src)))]>;
2374def : Pat<(v2i32 (vnot_conv DPR:$src)), (VMVNd DPR:$src)>;
2375def : Pat<(v4i32 (vnot_conv QPR:$src)), (VMVNq QPR:$src)>;
2376
2377// VBSL : Vector Bitwise Select
Evan Chengf81bf152009-11-23 21:57:23 +00002378def VBSLd : N3VX<1, 0, 0b01, 0b0001, 0, 1, (outs DPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00002379 (ins DPR:$src1, DPR:$src2, DPR:$src3), IIC_VCNTiD,
Evan Chengf81bf152009-11-23 21:57:23 +00002380 "vbsl", "$dst, $src2, $src3", "$src1 = $dst",
Bob Wilson5bafff32009-06-22 23:27:02 +00002381 [(set DPR:$dst,
2382 (v2i32 (or (and DPR:$src2, DPR:$src1),
Anton Korobeynikov2ba62ef2009-09-08 22:51:43 +00002383 (and DPR:$src3, (vnot_conv DPR:$src1)))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00002384def VBSLq : N3VX<1, 0, 0b01, 0b0001, 1, 1, (outs QPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00002385 (ins QPR:$src1, QPR:$src2, QPR:$src3), IIC_VCNTiQ,
Evan Chengf81bf152009-11-23 21:57:23 +00002386 "vbsl", "$dst, $src2, $src3", "$src1 = $dst",
Bob Wilson5bafff32009-06-22 23:27:02 +00002387 [(set QPR:$dst,
2388 (v4i32 (or (and QPR:$src2, QPR:$src1),
Anton Korobeynikov2ba62ef2009-09-08 22:51:43 +00002389 (and QPR:$src3, (vnot_conv QPR:$src1)))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002390
2391// VBIF : Vector Bitwise Insert if False
Evan Chengf81bf152009-11-23 21:57:23 +00002392// like VBSL but with: "vbif $dst, $src3, $src1", "$src2 = $dst",
Johnny Chen4814e712010-02-09 23:05:23 +00002393def VBIFd : N3VX<1, 0, 0b11, 0b0001, 0, 1,
2394 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2, DPR:$src3),
2395 IIC_VBINiD, "vbif", "$dst, $src2, $src3", "$src1 = $dst",
2396 [/* For disassembly only; pattern left blank */]>;
2397def VBIFq : N3VX<1, 0, 0b11, 0b0001, 1, 1,
2398 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2, QPR:$src3),
2399 IIC_VBINiQ, "vbif", "$dst, $src2, $src3", "$src1 = $dst",
2400 [/* For disassembly only; pattern left blank */]>;
2401
Bob Wilson5bafff32009-06-22 23:27:02 +00002402// VBIT : Vector Bitwise Insert if True
Evan Chengf81bf152009-11-23 21:57:23 +00002403// like VBSL but with: "vbit $dst, $src2, $src1", "$src3 = $dst",
Johnny Chen4814e712010-02-09 23:05:23 +00002404def VBITd : N3VX<1, 0, 0b10, 0b0001, 0, 1,
2405 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2, DPR:$src3),
2406 IIC_VBINiD, "vbit", "$dst, $src2, $src3", "$src1 = $dst",
2407 [/* For disassembly only; pattern left blank */]>;
2408def VBITq : N3VX<1, 0, 0b10, 0b0001, 1, 1,
2409 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2, QPR:$src3),
2410 IIC_VBINiQ, "vbit", "$dst, $src2, $src3", "$src1 = $dst",
2411 [/* For disassembly only; pattern left blank */]>;
2412
2413// VBIT/VBIF are not yet implemented. The TwoAddress pass will not go looking
Bob Wilson5bafff32009-06-22 23:27:02 +00002414// for equivalent operations with different register constraints; it just
2415// inserts copies.
2416
2417// Vector Absolute Differences.
2418
2419// VABD : Vector Absolute Difference
Evan Chengac0869d2009-11-21 06:21:52 +00002420defm VABDs : N3VInt_QHS<0, 0, 0b0111, 0, IIC_VBINi4D, IIC_VBINi4D,
2421 IIC_VBINi4Q, IIC_VBINi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002422 "vabd", "s", int_arm_neon_vabds, 0>;
Evan Chengac0869d2009-11-21 06:21:52 +00002423defm VABDu : N3VInt_QHS<1, 0, 0b0111, 0, IIC_VBINi4D, IIC_VBINi4D,
2424 IIC_VBINi4Q, IIC_VBINi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002425 "vabd", "u", int_arm_neon_vabdu, 0>;
Evan Chengac0869d2009-11-21 06:21:52 +00002426def VABDfd : N3VDInt<1, 0, 0b10, 0b1101, 0, IIC_VBIND,
Evan Chengf81bf152009-11-23 21:57:23 +00002427 "vabd", "f32", v2f32, v2f32, int_arm_neon_vabds, 0>;
Evan Chengac0869d2009-11-21 06:21:52 +00002428def VABDfq : N3VQInt<1, 0, 0b10, 0b1101, 0, IIC_VBINQ,
Evan Chengf81bf152009-11-23 21:57:23 +00002429 "vabd", "f32", v4f32, v4f32, int_arm_neon_vabds, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002430
2431// VABDL : Vector Absolute Difference Long (Q = | D - D |)
Evan Chengac0869d2009-11-21 06:21:52 +00002432defm VABDLs : N3VLInt_QHS<0,1,0b0111,0, IIC_VBINi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002433 "vabdl", "s", int_arm_neon_vabdls, 0>;
Evan Chengac0869d2009-11-21 06:21:52 +00002434defm VABDLu : N3VLInt_QHS<1,1,0b0111,0, IIC_VBINi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002435 "vabdl", "u", int_arm_neon_vabdlu, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002436
2437// VABA : Vector Absolute Difference and Accumulate
Evan Chengf81bf152009-11-23 21:57:23 +00002438defm VABAs : N3VInt3_QHS<0,0,0b0111,1, "vaba", "s", int_arm_neon_vabas>;
2439defm VABAu : N3VInt3_QHS<1,0,0b0111,1, "vaba", "u", int_arm_neon_vabau>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002440
2441// VABAL : Vector Absolute Difference and Accumulate Long (Q += | D - D |)
Evan Chengf81bf152009-11-23 21:57:23 +00002442defm VABALs : N3VLInt3_QHS<0,1,0b0101,0, "vabal", "s", int_arm_neon_vabals>;
2443defm VABALu : N3VLInt3_QHS<1,1,0b0101,0, "vabal", "u", int_arm_neon_vabalu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002444
2445// Vector Maximum and Minimum.
2446
2447// VMAX : Vector Maximum
Bob Wilson9abe19d2010-02-17 00:31:29 +00002448defm VMAXs : N3VInt_QHS<0,0,0b0110,0, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002449 IIC_VBINi4Q, "vmax", "s", int_arm_neon_vmaxs, 1>;
Bob Wilson9abe19d2010-02-17 00:31:29 +00002450defm VMAXu : N3VInt_QHS<1,0,0b0110,0, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002451 IIC_VBINi4Q, "vmax", "u", int_arm_neon_vmaxu, 1>;
2452def VMAXfd : N3VDInt<0, 0, 0b00, 0b1111, 0, IIC_VBIND, "vmax", "f32",
2453 v2f32, v2f32, int_arm_neon_vmaxs, 1>;
2454def VMAXfq : N3VQInt<0, 0, 0b00, 0b1111, 0, IIC_VBINQ, "vmax", "f32",
2455 v4f32, v4f32, int_arm_neon_vmaxs, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002456
2457// VMIN : Vector Minimum
Bob Wilson9abe19d2010-02-17 00:31:29 +00002458defm VMINs : N3VInt_QHS<0,0,0b0110,1, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002459 IIC_VBINi4Q, "vmin", "s", int_arm_neon_vmins, 1>;
Bob Wilson9abe19d2010-02-17 00:31:29 +00002460defm VMINu : N3VInt_QHS<1,0,0b0110,1, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002461 IIC_VBINi4Q, "vmin", "u", int_arm_neon_vminu, 1>;
2462def VMINfd : N3VDInt<0, 0, 0b10, 0b1111, 0, IIC_VBIND, "vmin", "f32",
2463 v2f32, v2f32, int_arm_neon_vmins, 1>;
2464def VMINfq : N3VQInt<0, 0, 0b10, 0b1111, 0, IIC_VBINQ, "vmin", "f32",
2465 v4f32, v4f32, int_arm_neon_vmins, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002466
2467// Vector Pairwise Operations.
2468
2469// VPADD : Vector Pairwise Add
Evan Chengf81bf152009-11-23 21:57:23 +00002470def VPADDi8 : N3VDInt<0, 0, 0b00, 0b1011, 1, IIC_VBINiD, "vpadd", "i8",
2471 v8i8, v8i8, int_arm_neon_vpadd, 0>;
2472def VPADDi16 : N3VDInt<0, 0, 0b01, 0b1011, 1, IIC_VBINiD, "vpadd", "i16",
2473 v4i16, v4i16, int_arm_neon_vpadd, 0>;
2474def VPADDi32 : N3VDInt<0, 0, 0b10, 0b1011, 1, IIC_VBINiD, "vpadd", "i32",
2475 v2i32, v2i32, int_arm_neon_vpadd, 0>;
2476def VPADDf : N3VDInt<1, 0, 0b00, 0b1101, 0, IIC_VBIND, "vpadd", "f32",
2477 v2f32, v2f32, int_arm_neon_vpadd, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002478
2479// VPADDL : Vector Pairwise Add Long
Evan Chengf81bf152009-11-23 21:57:23 +00002480defm VPADDLs : N2VPLInt_QHS<0b11, 0b11, 0b00, 0b00100, 0, "vpaddl", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00002481 int_arm_neon_vpaddls>;
Evan Chengf81bf152009-11-23 21:57:23 +00002482defm VPADDLu : N2VPLInt_QHS<0b11, 0b11, 0b00, 0b00101, 0, "vpaddl", "u",
Bob Wilson5bafff32009-06-22 23:27:02 +00002483 int_arm_neon_vpaddlu>;
2484
2485// VPADAL : Vector Pairwise Add and Accumulate Long
Evan Chengf81bf152009-11-23 21:57:23 +00002486defm VPADALs : N2VPLInt2_QHS<0b11, 0b11, 0b00, 0b01100, 0, "vpadal", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00002487 int_arm_neon_vpadals>;
Evan Chengf81bf152009-11-23 21:57:23 +00002488defm VPADALu : N2VPLInt2_QHS<0b11, 0b11, 0b00, 0b01101, 0, "vpadal", "u",
Bob Wilson5bafff32009-06-22 23:27:02 +00002489 int_arm_neon_vpadalu>;
2490
2491// VPMAX : Vector Pairwise Maximum
Evan Chengf81bf152009-11-23 21:57:23 +00002492def VPMAXs8 : N3VDInt<0, 0, 0b00, 0b1010, 0, IIC_VBINi4D, "vpmax", "s8",
2493 v8i8, v8i8, int_arm_neon_vpmaxs, 0>;
2494def VPMAXs16 : N3VDInt<0, 0, 0b01, 0b1010, 0, IIC_VBINi4D, "vpmax", "s16",
2495 v4i16, v4i16, int_arm_neon_vpmaxs, 0>;
2496def VPMAXs32 : N3VDInt<0, 0, 0b10, 0b1010, 0, IIC_VBINi4D, "vpmax", "s32",
2497 v2i32, v2i32, int_arm_neon_vpmaxs, 0>;
2498def VPMAXu8 : N3VDInt<1, 0, 0b00, 0b1010, 0, IIC_VBINi4D, "vpmax", "u8",
2499 v8i8, v8i8, int_arm_neon_vpmaxu, 0>;
2500def VPMAXu16 : N3VDInt<1, 0, 0b01, 0b1010, 0, IIC_VBINi4D, "vpmax", "u16",
2501 v4i16, v4i16, int_arm_neon_vpmaxu, 0>;
2502def VPMAXu32 : N3VDInt<1, 0, 0b10, 0b1010, 0, IIC_VBINi4D, "vpmax", "u32",
2503 v2i32, v2i32, int_arm_neon_vpmaxu, 0>;
2504def VPMAXf : N3VDInt<1, 0, 0b00, 0b1111, 0, IIC_VBINi4D, "vpmax", "f32",
2505 v2f32, v2f32, int_arm_neon_vpmaxs, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002506
2507// VPMIN : Vector Pairwise Minimum
Evan Chengf81bf152009-11-23 21:57:23 +00002508def VPMINs8 : N3VDInt<0, 0, 0b00, 0b1010, 1, IIC_VBINi4D, "vpmin", "s8",
2509 v8i8, v8i8, int_arm_neon_vpmins, 0>;
2510def VPMINs16 : N3VDInt<0, 0, 0b01, 0b1010, 1, IIC_VBINi4D, "vpmin", "s16",
2511 v4i16, v4i16, int_arm_neon_vpmins, 0>;
2512def VPMINs32 : N3VDInt<0, 0, 0b10, 0b1010, 1, IIC_VBINi4D, "vpmin", "s32",
2513 v2i32, v2i32, int_arm_neon_vpmins, 0>;
2514def VPMINu8 : N3VDInt<1, 0, 0b00, 0b1010, 1, IIC_VBINi4D, "vpmin", "u8",
2515 v8i8, v8i8, int_arm_neon_vpminu, 0>;
2516def VPMINu16 : N3VDInt<1, 0, 0b01, 0b1010, 1, IIC_VBINi4D, "vpmin", "u16",
2517 v4i16, v4i16, int_arm_neon_vpminu, 0>;
2518def VPMINu32 : N3VDInt<1, 0, 0b10, 0b1010, 1, IIC_VBINi4D, "vpmin", "u32",
2519 v2i32, v2i32, int_arm_neon_vpminu, 0>;
2520def VPMINf : N3VDInt<1, 0, 0b10, 0b1111, 0, IIC_VBINi4D, "vpmin", "f32",
2521 v2f32, v2f32, int_arm_neon_vpmins, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002522
2523// Vector Reciprocal and Reciprocal Square Root Estimate and Step.
2524
2525// VRECPE : Vector Reciprocal Estimate
David Goodwin127221f2009-09-23 21:38:08 +00002526def VRECPEd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01000, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00002527 IIC_VUNAD, "vrecpe", "u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00002528 v2i32, v2i32, int_arm_neon_vrecpe>;
David Goodwin127221f2009-09-23 21:38:08 +00002529def VRECPEq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01000, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00002530 IIC_VUNAQ, "vrecpe", "u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00002531 v4i32, v4i32, int_arm_neon_vrecpe>;
David Goodwin127221f2009-09-23 21:38:08 +00002532def VRECPEfd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00002533 IIC_VUNAD, "vrecpe", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00002534 v2f32, v2f32, int_arm_neon_vrecpe>;
David Goodwin127221f2009-09-23 21:38:08 +00002535def VRECPEfq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00002536 IIC_VUNAQ, "vrecpe", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00002537 v4f32, v4f32, int_arm_neon_vrecpe>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002538
2539// VRECPS : Vector Reciprocal Step
Evan Chengf81bf152009-11-23 21:57:23 +00002540def VRECPSfd : N3VDInt<0, 0, 0b00, 0b1111, 1,
2541 IIC_VRECSD, "vrecps", "f32",
2542 v2f32, v2f32, int_arm_neon_vrecps, 1>;
2543def VRECPSfq : N3VQInt<0, 0, 0b00, 0b1111, 1,
2544 IIC_VRECSQ, "vrecps", "f32",
2545 v4f32, v4f32, int_arm_neon_vrecps, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002546
2547// VRSQRTE : Vector Reciprocal Square Root Estimate
David Goodwin127221f2009-09-23 21:38:08 +00002548def VRSQRTEd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01001, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00002549 IIC_VUNAD, "vrsqrte", "u32",
David Goodwin127221f2009-09-23 21:38:08 +00002550 v2i32, v2i32, int_arm_neon_vrsqrte>;
2551def VRSQRTEq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01001, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00002552 IIC_VUNAQ, "vrsqrte", "u32",
David Goodwin127221f2009-09-23 21:38:08 +00002553 v4i32, v4i32, int_arm_neon_vrsqrte>;
2554def VRSQRTEfd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01011, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00002555 IIC_VUNAD, "vrsqrte", "f32",
David Goodwin127221f2009-09-23 21:38:08 +00002556 v2f32, v2f32, int_arm_neon_vrsqrte>;
2557def VRSQRTEfq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01011, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00002558 IIC_VUNAQ, "vrsqrte", "f32",
David Goodwin127221f2009-09-23 21:38:08 +00002559 v4f32, v4f32, int_arm_neon_vrsqrte>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002560
2561// VRSQRTS : Vector Reciprocal Square Root Step
Evan Chengf81bf152009-11-23 21:57:23 +00002562def VRSQRTSfd : N3VDInt<0, 0, 0b10, 0b1111, 1,
2563 IIC_VRECSD, "vrsqrts", "f32",
2564 v2f32, v2f32, int_arm_neon_vrsqrts, 1>;
2565def VRSQRTSfq : N3VQInt<0, 0, 0b10, 0b1111, 1,
2566 IIC_VRECSQ, "vrsqrts", "f32",
2567 v4f32, v4f32, int_arm_neon_vrsqrts, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002568
2569// Vector Shifts.
2570
2571// VSHL : Vector Shift
Johnny Chen6c8648b2010-03-17 23:26:50 +00002572defm VSHLs : N3VInt_QHSD<0, 0, 0b0100, 0, IIC_VSHLiD, IIC_VSHLiD, IIC_VSHLiQ,
2573 IIC_VSHLiQ, "vshl", "s", int_arm_neon_vshifts, 0>;
2574defm VSHLu : N3VInt_QHSD<1, 0, 0b0100, 0, IIC_VSHLiD, IIC_VSHLiD, IIC_VSHLiQ,
2575 IIC_VSHLiQ, "vshl", "u", int_arm_neon_vshiftu, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002576// VSHL : Vector Shift Left (Immediate)
Johnny Chen6c8648b2010-03-17 23:26:50 +00002577defm VSHLi : N2VSh_QHSD<0, 1, 0b0101, 1, IIC_VSHLiD, "vshl", "i", NEONvshl>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002578// VSHR : Vector Shift Right (Immediate)
Evan Chengf81bf152009-11-23 21:57:23 +00002579defm VSHRs : N2VSh_QHSD<0, 1, 0b0000, 1, IIC_VSHLiD, "vshr", "s", NEONvshrs>;
2580defm VSHRu : N2VSh_QHSD<1, 1, 0b0000, 1, IIC_VSHLiD, "vshr", "u", NEONvshru>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002581
2582// VSHLL : Vector Shift Left Long
Evan Chengf81bf152009-11-23 21:57:23 +00002583defm VSHLLs : N2VLSh_QHS<0, 1, 0b1010, 0, 0, 1, "vshll", "s", NEONvshlls>;
2584defm VSHLLu : N2VLSh_QHS<1, 1, 0b1010, 0, 0, 1, "vshll", "u", NEONvshllu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002585
2586// VSHLL : Vector Shift Left Long (with maximum shift count)
Bob Wilson507df402009-10-21 02:15:46 +00002587class N2VLShMax<bit op24, bit op23, bits<6> op21_16, bits<4> op11_8, bit op7,
Evan Chengf81bf152009-11-23 21:57:23 +00002588 bit op6, bit op4, string OpcodeStr, string Dt, ValueType ResTy,
Bob Wilson507df402009-10-21 02:15:46 +00002589 ValueType OpTy, SDNode OpNode>
Evan Chengf81bf152009-11-23 21:57:23 +00002590 : N2VLSh<op24, op23, op11_8, op7, op6, op4, OpcodeStr, Dt,
2591 ResTy, OpTy, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00002592 let Inst{21-16} = op21_16;
2593}
Evan Chengf81bf152009-11-23 21:57:23 +00002594def VSHLLi8 : N2VLShMax<1, 1, 0b110010, 0b0011, 0, 0, 0, "vshll", "i8",
Bob Wilson507df402009-10-21 02:15:46 +00002595 v8i16, v8i8, NEONvshlli>;
Evan Chengf81bf152009-11-23 21:57:23 +00002596def VSHLLi16 : N2VLShMax<1, 1, 0b110110, 0b0011, 0, 0, 0, "vshll", "i16",
Bob Wilson507df402009-10-21 02:15:46 +00002597 v4i32, v4i16, NEONvshlli>;
Evan Chengf81bf152009-11-23 21:57:23 +00002598def VSHLLi32 : N2VLShMax<1, 1, 0b111010, 0b0011, 0, 0, 0, "vshll", "i32",
Bob Wilson507df402009-10-21 02:15:46 +00002599 v2i64, v2i32, NEONvshlli>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002600
2601// VSHRN : Vector Shift Right and Narrow
Bob Wilson9abe19d2010-02-17 00:31:29 +00002602defm VSHRN : N2VNSh_HSD<0,1,0b1000,0,0,1, IIC_VSHLiD, "vshrn", "i",
2603 NEONvshrn>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002604
2605// VRSHL : Vector Rounding Shift
Johnny Chen6c8648b2010-03-17 23:26:50 +00002606defm VRSHLs : N3VInt_QHSD<0,0,0b0101,0, IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q,
2607 IIC_VSHLi4Q, "vrshl", "s", int_arm_neon_vrshifts,0>;
2608defm VRSHLu : N3VInt_QHSD<1,0,0b0101,0, IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q,
2609 IIC_VSHLi4Q, "vrshl", "u", int_arm_neon_vrshiftu,0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002610// VRSHR : Vector Rounding Shift Right
Bob Wilson9abe19d2010-02-17 00:31:29 +00002611defm VRSHRs : N2VSh_QHSD<0,1,0b0010,1, IIC_VSHLi4D, "vrshr", "s", NEONvrshrs>;
2612defm VRSHRu : N2VSh_QHSD<1,1,0b0010,1, IIC_VSHLi4D, "vrshr", "u", NEONvrshru>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002613
2614// VRSHRN : Vector Rounding Shift Right and Narrow
Evan Chengf81bf152009-11-23 21:57:23 +00002615defm VRSHRN : N2VNSh_HSD<0, 1, 0b1000, 0, 1, 1, IIC_VSHLi4D, "vrshrn", "i",
Bob Wilson507df402009-10-21 02:15:46 +00002616 NEONvrshrn>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002617
2618// VQSHL : Vector Saturating Shift
Johnny Chen6c8648b2010-03-17 23:26:50 +00002619defm VQSHLs : N3VInt_QHSD<0,0,0b0100,1, IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q,
2620 IIC_VSHLi4Q, "vqshl", "s", int_arm_neon_vqshifts,0>;
2621defm VQSHLu : N3VInt_QHSD<1,0,0b0100,1, IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q,
2622 IIC_VSHLi4Q, "vqshl", "u", int_arm_neon_vqshiftu,0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002623// VQSHL : Vector Saturating Shift Left (Immediate)
Johnny Chen6c8648b2010-03-17 23:26:50 +00002624defm VQSHLsi : N2VSh_QHSD<0,1,0b0111,1, IIC_VSHLi4D, "vqshl", "s", NEONvqshls>;
2625defm VQSHLui : N2VSh_QHSD<1,1,0b0111,1, IIC_VSHLi4D, "vqshl", "u", NEONvqshlu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002626// VQSHLU : Vector Saturating Shift Left (Immediate, Unsigned)
Johnny Chen6c8648b2010-03-17 23:26:50 +00002627defm VQSHLsu : N2VSh_QHSD<1,1,0b0110,1, IIC_VSHLi4D, "vqshlu","s",NEONvqshlsu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002628
2629// VQSHRN : Vector Saturating Shift Right and Narrow
Evan Chengf81bf152009-11-23 21:57:23 +00002630defm VQSHRNs : N2VNSh_HSD<0, 1, 0b1001, 0, 0, 1, IIC_VSHLi4D, "vqshrn", "s",
Bob Wilson507df402009-10-21 02:15:46 +00002631 NEONvqshrns>;
Evan Chengf81bf152009-11-23 21:57:23 +00002632defm VQSHRNu : N2VNSh_HSD<1, 1, 0b1001, 0, 0, 1, IIC_VSHLi4D, "vqshrn", "u",
Bob Wilson507df402009-10-21 02:15:46 +00002633 NEONvqshrnu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002634
2635// VQSHRUN : Vector Saturating Shift Right and Narrow (Unsigned)
Evan Chengf81bf152009-11-23 21:57:23 +00002636defm VQSHRUN : N2VNSh_HSD<1, 1, 0b1000, 0, 0, 1, IIC_VSHLi4D, "vqshrun", "s",
Bob Wilson507df402009-10-21 02:15:46 +00002637 NEONvqshrnsu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002638
2639// VQRSHL : Vector Saturating Rounding Shift
Johnny Chen6c8648b2010-03-17 23:26:50 +00002640defm VQRSHLs : N3VInt_QHSD<0,0,0b0101,1, IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q,
2641 IIC_VSHLi4Q, "vqrshl", "s",
2642 int_arm_neon_vqrshifts, 0>;
2643defm VQRSHLu : N3VInt_QHSD<1,0,0b0101,1, IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q,
2644 IIC_VSHLi4Q, "vqrshl", "u",
2645 int_arm_neon_vqrshiftu, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002646
2647// VQRSHRN : Vector Saturating Rounding Shift Right and Narrow
Evan Chengf81bf152009-11-23 21:57:23 +00002648defm VQRSHRNs : N2VNSh_HSD<0, 1, 0b1001, 0, 1, 1, IIC_VSHLi4D, "vqrshrn", "s",
Bob Wilson507df402009-10-21 02:15:46 +00002649 NEONvqrshrns>;
Evan Chengf81bf152009-11-23 21:57:23 +00002650defm VQRSHRNu : N2VNSh_HSD<1, 1, 0b1001, 0, 1, 1, IIC_VSHLi4D, "vqrshrn", "u",
Bob Wilson507df402009-10-21 02:15:46 +00002651 NEONvqrshrnu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002652
2653// VQRSHRUN : Vector Saturating Rounding Shift Right and Narrow (Unsigned)
Evan Chengf81bf152009-11-23 21:57:23 +00002654defm VQRSHRUN : N2VNSh_HSD<1, 1, 0b1000, 0, 1, 1, IIC_VSHLi4D, "vqrshrun", "s",
Bob Wilson507df402009-10-21 02:15:46 +00002655 NEONvqrshrnsu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002656
2657// VSRA : Vector Shift Right and Accumulate
Evan Chengf81bf152009-11-23 21:57:23 +00002658defm VSRAs : N2VShAdd_QHSD<0, 1, 0b0001, 1, "vsra", "s", NEONvshrs>;
2659defm VSRAu : N2VShAdd_QHSD<1, 1, 0b0001, 1, "vsra", "u", NEONvshru>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002660// VRSRA : Vector Rounding Shift Right and Accumulate
Evan Chengf81bf152009-11-23 21:57:23 +00002661defm VRSRAs : N2VShAdd_QHSD<0, 1, 0b0011, 1, "vrsra", "s", NEONvrshrs>;
2662defm VRSRAu : N2VShAdd_QHSD<1, 1, 0b0011, 1, "vrsra", "u", NEONvrshru>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002663
2664// VSLI : Vector Shift Left and Insert
Johnny Chen6c8648b2010-03-17 23:26:50 +00002665defm VSLI : N2VShIns_QHSD<1, 1, 0b0101, 1, "vsli", NEONvsli>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002666// VSRI : Vector Shift Right and Insert
Evan Chengf81bf152009-11-23 21:57:23 +00002667defm VSRI : N2VShIns_QHSD<1, 1, 0b0100, 1, "vsri", NEONvsri>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002668
2669// Vector Absolute and Saturating Absolute.
2670
2671// VABS : Vector Absolute Value
David Goodwin127221f2009-09-23 21:38:08 +00002672defm VABS : N2VInt_QHS<0b11, 0b11, 0b01, 0b00110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00002673 IIC_VUNAiD, IIC_VUNAiQ, "vabs", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00002674 int_arm_neon_vabs>;
David Goodwin127221f2009-09-23 21:38:08 +00002675def VABSfd : N2VDInt<0b11, 0b11, 0b10, 0b01, 0b01110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00002676 IIC_VUNAD, "vabs", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00002677 v2f32, v2f32, int_arm_neon_vabs>;
David Goodwin127221f2009-09-23 21:38:08 +00002678def VABSfq : N2VQInt<0b11, 0b11, 0b10, 0b01, 0b01110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00002679 IIC_VUNAQ, "vabs", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00002680 v4f32, v4f32, int_arm_neon_vabs>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002681
2682// VQABS : Vector Saturating Absolute Value
David Goodwin127221f2009-09-23 21:38:08 +00002683defm VQABS : N2VInt_QHS<0b11, 0b11, 0b00, 0b01110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00002684 IIC_VQUNAiD, IIC_VQUNAiQ, "vqabs", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00002685 int_arm_neon_vqabs>;
2686
2687// Vector Negate.
2688
2689def vneg : PatFrag<(ops node:$in), (sub immAllZerosV, node:$in)>;
2690def vneg_conv : PatFrag<(ops node:$in), (sub immAllZerosV_bc, node:$in)>;
2691
Evan Chengf81bf152009-11-23 21:57:23 +00002692class VNEGD<bits<2> size, string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson5bafff32009-06-22 23:27:02 +00002693 : N2V<0b11, 0b11, size, 0b01, 0b00111, 0, 0, (outs DPR:$dst), (ins DPR:$src),
Evan Chengf81bf152009-11-23 21:57:23 +00002694 IIC_VSHLiD, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00002695 [(set DPR:$dst, (Ty (vneg DPR:$src)))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00002696class VNEGQ<bits<2> size, string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson5bafff32009-06-22 23:27:02 +00002697 : N2V<0b11, 0b11, size, 0b01, 0b00111, 1, 0, (outs QPR:$dst), (ins QPR:$src),
Evan Chengf81bf152009-11-23 21:57:23 +00002698 IIC_VSHLiD, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00002699 [(set QPR:$dst, (Ty (vneg QPR:$src)))]>;
2700
2701// VNEG : Vector Negate
Evan Chengf81bf152009-11-23 21:57:23 +00002702def VNEGs8d : VNEGD<0b00, "vneg", "s8", v8i8>;
2703def VNEGs16d : VNEGD<0b01, "vneg", "s16", v4i16>;
2704def VNEGs32d : VNEGD<0b10, "vneg", "s32", v2i32>;
2705def VNEGs8q : VNEGQ<0b00, "vneg", "s8", v16i8>;
2706def VNEGs16q : VNEGQ<0b01, "vneg", "s16", v8i16>;
2707def VNEGs32q : VNEGQ<0b10, "vneg", "s32", v4i32>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002708
2709// VNEG : Vector Negate (floating-point)
Bob Wilson3c0f96e2010-02-17 22:23:11 +00002710def VNEGfd : N2V<0b11, 0b11, 0b10, 0b01, 0b01111, 0, 0,
David Goodwin658ea602009-09-25 18:38:29 +00002711 (outs DPR:$dst), (ins DPR:$src), IIC_VUNAD,
Evan Chengf81bf152009-11-23 21:57:23 +00002712 "vneg", "f32", "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00002713 [(set DPR:$dst, (v2f32 (fneg DPR:$src)))]>;
2714def VNEGf32q : N2V<0b11, 0b11, 0b10, 0b01, 0b01111, 1, 0,
David Goodwin658ea602009-09-25 18:38:29 +00002715 (outs QPR:$dst), (ins QPR:$src), IIC_VUNAQ,
Evan Chengf81bf152009-11-23 21:57:23 +00002716 "vneg", "f32", "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00002717 [(set QPR:$dst, (v4f32 (fneg QPR:$src)))]>;
2718
2719def : Pat<(v8i8 (vneg_conv DPR:$src)), (VNEGs8d DPR:$src)>;
2720def : Pat<(v4i16 (vneg_conv DPR:$src)), (VNEGs16d DPR:$src)>;
2721def : Pat<(v2i32 (vneg_conv DPR:$src)), (VNEGs32d DPR:$src)>;
2722def : Pat<(v16i8 (vneg_conv QPR:$src)), (VNEGs8q QPR:$src)>;
2723def : Pat<(v8i16 (vneg_conv QPR:$src)), (VNEGs16q QPR:$src)>;
2724def : Pat<(v4i32 (vneg_conv QPR:$src)), (VNEGs32q QPR:$src)>;
2725
2726// VQNEG : Vector Saturating Negate
David Goodwin127221f2009-09-23 21:38:08 +00002727defm VQNEG : N2VInt_QHS<0b11, 0b11, 0b00, 0b01111, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00002728 IIC_VQUNAiD, IIC_VQUNAiQ, "vqneg", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00002729 int_arm_neon_vqneg>;
2730
2731// Vector Bit Counting Operations.
2732
2733// VCLS : Vector Count Leading Sign Bits
David Goodwin127221f2009-09-23 21:38:08 +00002734defm VCLS : N2VInt_QHS<0b11, 0b11, 0b00, 0b01000, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00002735 IIC_VCNTiD, IIC_VCNTiQ, "vcls", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00002736 int_arm_neon_vcls>;
2737// VCLZ : Vector Count Leading Zeros
David Goodwin127221f2009-09-23 21:38:08 +00002738defm VCLZ : N2VInt_QHS<0b11, 0b11, 0b00, 0b01001, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00002739 IIC_VCNTiD, IIC_VCNTiQ, "vclz", "i",
Bob Wilson5bafff32009-06-22 23:27:02 +00002740 int_arm_neon_vclz>;
2741// VCNT : Vector Count One Bits
David Goodwin127221f2009-09-23 21:38:08 +00002742def VCNTd : N2VDInt<0b11, 0b11, 0b00, 0b00, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00002743 IIC_VCNTiD, "vcnt", "8",
Bob Wilson5bafff32009-06-22 23:27:02 +00002744 v8i8, v8i8, int_arm_neon_vcnt>;
David Goodwin127221f2009-09-23 21:38:08 +00002745def VCNTq : N2VQInt<0b11, 0b11, 0b00, 0b00, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00002746 IIC_VCNTiQ, "vcnt", "8",
Bob Wilson5bafff32009-06-22 23:27:02 +00002747 v16i8, v16i8, int_arm_neon_vcnt>;
2748
Johnny Chend8836042010-02-24 20:06:07 +00002749// Vector Swap -- for disassembly only.
2750def VSWPd : N2VX<0b11, 0b11, 0b00, 0b10, 0b00000, 0, 0,
2751 (outs DPR:$dst), (ins DPR:$src), NoItinerary,
2752 "vswp", "$dst, $src", "", []>;
2753def VSWPq : N2VX<0b11, 0b11, 0b00, 0b10, 0b00000, 1, 0,
2754 (outs QPR:$dst), (ins QPR:$src), NoItinerary,
2755 "vswp", "$dst, $src", "", []>;
2756
Bob Wilson5bafff32009-06-22 23:27:02 +00002757// Vector Move Operations.
2758
2759// VMOV : Vector Move (Register)
2760
Evan Chengf81bf152009-11-23 21:57:23 +00002761def VMOVDneon: N3VX<0, 0, 0b10, 0b0001, 0, 1, (outs DPR:$dst), (ins DPR:$src),
2762 IIC_VMOVD, "vmov", "$dst, $src", "", []>;
2763def VMOVQ : N3VX<0, 0, 0b10, 0b0001, 1, 1, (outs QPR:$dst), (ins QPR:$src),
2764 IIC_VMOVD, "vmov", "$dst, $src", "", []>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002765
2766// VMOV : Vector Move (Immediate)
2767
2768// VMOV_get_imm8 xform function: convert build_vector to VMOV.i8 imm.
2769def VMOV_get_imm8 : SDNodeXForm<build_vector, [{
2770 return ARM::getVMOVImm(N, 1, *CurDAG);
2771}]>;
2772def vmovImm8 : PatLeaf<(build_vector), [{
2773 return ARM::getVMOVImm(N, 1, *CurDAG).getNode() != 0;
2774}], VMOV_get_imm8>;
2775
2776// VMOV_get_imm16 xform function: convert build_vector to VMOV.i16 imm.
2777def VMOV_get_imm16 : SDNodeXForm<build_vector, [{
2778 return ARM::getVMOVImm(N, 2, *CurDAG);
2779}]>;
2780def vmovImm16 : PatLeaf<(build_vector), [{
2781 return ARM::getVMOVImm(N, 2, *CurDAG).getNode() != 0;
2782}], VMOV_get_imm16>;
2783
2784// VMOV_get_imm32 xform function: convert build_vector to VMOV.i32 imm.
2785def VMOV_get_imm32 : SDNodeXForm<build_vector, [{
2786 return ARM::getVMOVImm(N, 4, *CurDAG);
2787}]>;
2788def vmovImm32 : PatLeaf<(build_vector), [{
2789 return ARM::getVMOVImm(N, 4, *CurDAG).getNode() != 0;
2790}], VMOV_get_imm32>;
2791
2792// VMOV_get_imm64 xform function: convert build_vector to VMOV.i64 imm.
2793def VMOV_get_imm64 : SDNodeXForm<build_vector, [{
2794 return ARM::getVMOVImm(N, 8, *CurDAG);
2795}]>;
2796def vmovImm64 : PatLeaf<(build_vector), [{
2797 return ARM::getVMOVImm(N, 8, *CurDAG).getNode() != 0;
2798}], VMOV_get_imm64>;
2799
2800// Note: Some of the cmode bits in the following VMOV instructions need to
2801// be encoded based on the immed values.
2802
2803def VMOVv8i8 : N1ModImm<1, 0b000, 0b1110, 0, 0, 0, 1, (outs DPR:$dst),
Bob Wilson54c78ef2009-11-06 23:33:28 +00002804 (ins h8imm:$SIMM), IIC_VMOVImm,
Evan Chengf81bf152009-11-23 21:57:23 +00002805 "vmov", "i8", "$dst, $SIMM", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00002806 [(set DPR:$dst, (v8i8 vmovImm8:$SIMM))]>;
2807def VMOVv16i8 : N1ModImm<1, 0b000, 0b1110, 0, 1, 0, 1, (outs QPR:$dst),
Bob Wilson54c78ef2009-11-06 23:33:28 +00002808 (ins h8imm:$SIMM), IIC_VMOVImm,
Evan Chengf81bf152009-11-23 21:57:23 +00002809 "vmov", "i8", "$dst, $SIMM", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00002810 [(set QPR:$dst, (v16i8 vmovImm8:$SIMM))]>;
2811
Johnny Chen208d76c2009-12-01 00:02:02 +00002812def VMOVv4i16 : N1ModImm<1, 0b000, {1,0,?,?}, 0, 0, {?}, 1, (outs DPR:$dst),
Bob Wilson54c78ef2009-11-06 23:33:28 +00002813 (ins h16imm:$SIMM), IIC_VMOVImm,
Evan Chengf81bf152009-11-23 21:57:23 +00002814 "vmov", "i16", "$dst, $SIMM", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00002815 [(set DPR:$dst, (v4i16 vmovImm16:$SIMM))]>;
Johnny Chen208d76c2009-12-01 00:02:02 +00002816def VMOVv8i16 : N1ModImm<1, 0b000, {1,0,?,?}, 0, 1, {?}, 1, (outs QPR:$dst),
Bob Wilson54c78ef2009-11-06 23:33:28 +00002817 (ins h16imm:$SIMM), IIC_VMOVImm,
Evan Chengf81bf152009-11-23 21:57:23 +00002818 "vmov", "i16", "$dst, $SIMM", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00002819 [(set QPR:$dst, (v8i16 vmovImm16:$SIMM))]>;
2820
Johnny Chen208d76c2009-12-01 00:02:02 +00002821def VMOVv2i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 0, {?}, 1, (outs DPR:$dst),
Bob Wilson54c78ef2009-11-06 23:33:28 +00002822 (ins h32imm:$SIMM), IIC_VMOVImm,
Evan Chengf81bf152009-11-23 21:57:23 +00002823 "vmov", "i32", "$dst, $SIMM", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00002824 [(set DPR:$dst, (v2i32 vmovImm32:$SIMM))]>;
Johnny Chen208d76c2009-12-01 00:02:02 +00002825def VMOVv4i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 1, {?}, 1, (outs QPR:$dst),
Bob Wilson54c78ef2009-11-06 23:33:28 +00002826 (ins h32imm:$SIMM), IIC_VMOVImm,
Evan Chengf81bf152009-11-23 21:57:23 +00002827 "vmov", "i32", "$dst, $SIMM", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00002828 [(set QPR:$dst, (v4i32 vmovImm32:$SIMM))]>;
2829
2830def VMOVv1i64 : N1ModImm<1, 0b000, 0b1110, 0, 0, 1, 1, (outs DPR:$dst),
Bob Wilson54c78ef2009-11-06 23:33:28 +00002831 (ins h64imm:$SIMM), IIC_VMOVImm,
Evan Chengf81bf152009-11-23 21:57:23 +00002832 "vmov", "i64", "$dst, $SIMM", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00002833 [(set DPR:$dst, (v1i64 vmovImm64:$SIMM))]>;
2834def VMOVv2i64 : N1ModImm<1, 0b000, 0b1110, 0, 1, 1, 1, (outs QPR:$dst),
Bob Wilson54c78ef2009-11-06 23:33:28 +00002835 (ins h64imm:$SIMM), IIC_VMOVImm,
Evan Chengf81bf152009-11-23 21:57:23 +00002836 "vmov", "i64", "$dst, $SIMM", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00002837 [(set QPR:$dst, (v2i64 vmovImm64:$SIMM))]>;
2838
2839// VMOV : Vector Get Lane (move scalar to ARM core register)
2840
Johnny Chen131c4a52009-11-23 17:48:17 +00002841def VGETLNs8 : NVGetLane<{1,1,1,0,0,1,?,1}, 0b1011, {?,?},
Bob Wilson4f38b382009-08-21 21:58:55 +00002842 (outs GPR:$dst), (ins DPR:$src, nohash_imm:$lane),
Evan Chengf81bf152009-11-23 21:57:23 +00002843 IIC_VMOVSI, "vmov", "s8", "$dst, $src[$lane]",
Bob Wilson5bafff32009-06-22 23:27:02 +00002844 [(set GPR:$dst, (NEONvgetlanes (v8i8 DPR:$src),
2845 imm:$lane))]>;
Johnny Chen131c4a52009-11-23 17:48:17 +00002846def VGETLNs16 : NVGetLane<{1,1,1,0,0,0,?,1}, 0b1011, {?,1},
Bob Wilson4f38b382009-08-21 21:58:55 +00002847 (outs GPR:$dst), (ins DPR:$src, nohash_imm:$lane),
Evan Chengf81bf152009-11-23 21:57:23 +00002848 IIC_VMOVSI, "vmov", "s16", "$dst, $src[$lane]",
Bob Wilson5bafff32009-06-22 23:27:02 +00002849 [(set GPR:$dst, (NEONvgetlanes (v4i16 DPR:$src),
2850 imm:$lane))]>;
Johnny Chen131c4a52009-11-23 17:48:17 +00002851def VGETLNu8 : NVGetLane<{1,1,1,0,1,1,?,1}, 0b1011, {?,?},
Bob Wilson4f38b382009-08-21 21:58:55 +00002852 (outs GPR:$dst), (ins DPR:$src, nohash_imm:$lane),
Evan Chengf81bf152009-11-23 21:57:23 +00002853 IIC_VMOVSI, "vmov", "u8", "$dst, $src[$lane]",
Bob Wilson5bafff32009-06-22 23:27:02 +00002854 [(set GPR:$dst, (NEONvgetlaneu (v8i8 DPR:$src),
2855 imm:$lane))]>;
Johnny Chen131c4a52009-11-23 17:48:17 +00002856def VGETLNu16 : NVGetLane<{1,1,1,0,1,0,?,1}, 0b1011, {?,1},
Bob Wilson4f38b382009-08-21 21:58:55 +00002857 (outs GPR:$dst), (ins DPR:$src, nohash_imm:$lane),
Evan Chengf81bf152009-11-23 21:57:23 +00002858 IIC_VMOVSI, "vmov", "u16", "$dst, $src[$lane]",
Bob Wilson5bafff32009-06-22 23:27:02 +00002859 [(set GPR:$dst, (NEONvgetlaneu (v4i16 DPR:$src),
2860 imm:$lane))]>;
Johnny Chen131c4a52009-11-23 17:48:17 +00002861def VGETLNi32 : NVGetLane<{1,1,1,0,0,0,?,1}, 0b1011, 0b00,
Bob Wilson4f38b382009-08-21 21:58:55 +00002862 (outs GPR:$dst), (ins DPR:$src, nohash_imm:$lane),
Evan Chengf81bf152009-11-23 21:57:23 +00002863 IIC_VMOVSI, "vmov", "32", "$dst, $src[$lane]",
Bob Wilson5bafff32009-06-22 23:27:02 +00002864 [(set GPR:$dst, (extractelt (v2i32 DPR:$src),
2865 imm:$lane))]>;
2866// def VGETLNf32: see FMRDH and FMRDL in ARMInstrVFP.td
2867def : Pat<(NEONvgetlanes (v16i8 QPR:$src), imm:$lane),
2868 (VGETLNs8 (v8i8 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002869 (DSubReg_i8_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00002870 (SubReg_i8_lane imm:$lane))>;
2871def : Pat<(NEONvgetlanes (v8i16 QPR:$src), imm:$lane),
2872 (VGETLNs16 (v4i16 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002873 (DSubReg_i16_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00002874 (SubReg_i16_lane imm:$lane))>;
2875def : Pat<(NEONvgetlaneu (v16i8 QPR:$src), imm:$lane),
2876 (VGETLNu8 (v8i8 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002877 (DSubReg_i8_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00002878 (SubReg_i8_lane imm:$lane))>;
2879def : Pat<(NEONvgetlaneu (v8i16 QPR:$src), imm:$lane),
2880 (VGETLNu16 (v4i16 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002881 (DSubReg_i16_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00002882 (SubReg_i16_lane imm:$lane))>;
2883def : Pat<(extractelt (v4i32 QPR:$src), imm:$lane),
2884 (VGETLNi32 (v2i32 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002885 (DSubReg_i32_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00002886 (SubReg_i32_lane imm:$lane))>;
Anton Korobeynikov2324bdc2009-08-28 23:41:26 +00002887def : Pat<(extractelt (v2f32 DPR:$src1), imm:$src2),
Bob Wilson9abe19d2010-02-17 00:31:29 +00002888 (EXTRACT_SUBREG (v2f32 (COPY_TO_REGCLASS (v2f32 DPR:$src1),DPR_VFP2)),
Anton Korobeynikove56f9082009-09-12 22:21:08 +00002889 (SSubReg_f32_reg imm:$src2))>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002890def : Pat<(extractelt (v4f32 QPR:$src1), imm:$src2),
Bob Wilson9abe19d2010-02-17 00:31:29 +00002891 (EXTRACT_SUBREG (v4f32 (COPY_TO_REGCLASS (v4f32 QPR:$src1),QPR_VFP2)),
Anton Korobeynikove56f9082009-09-12 22:21:08 +00002892 (SSubReg_f32_reg imm:$src2))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002893//def : Pat<(extractelt (v2i64 QPR:$src1), imm:$src2),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002894// (EXTRACT_SUBREG QPR:$src1, (DSubReg_f64_reg imm:$src2))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002895def : Pat<(extractelt (v2f64 QPR:$src1), imm:$src2),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002896 (EXTRACT_SUBREG QPR:$src1, (DSubReg_f64_reg imm:$src2))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002897
2898
2899// VMOV : Vector Set Lane (move ARM core register to scalar)
2900
2901let Constraints = "$src1 = $dst" in {
Johnny Chen131c4a52009-11-23 17:48:17 +00002902def VSETLNi8 : NVSetLane<{1,1,1,0,0,1,?,0}, 0b1011, {?,?}, (outs DPR:$dst),
Bob Wilson4f38b382009-08-21 21:58:55 +00002903 (ins DPR:$src1, GPR:$src2, nohash_imm:$lane),
Evan Chengf81bf152009-11-23 21:57:23 +00002904 IIC_VMOVISL, "vmov", "8", "$dst[$lane], $src2",
Bob Wilson5bafff32009-06-22 23:27:02 +00002905 [(set DPR:$dst, (vector_insert (v8i8 DPR:$src1),
2906 GPR:$src2, imm:$lane))]>;
Johnny Chen131c4a52009-11-23 17:48:17 +00002907def VSETLNi16 : NVSetLane<{1,1,1,0,0,0,?,0}, 0b1011, {?,1}, (outs DPR:$dst),
Bob Wilson4f38b382009-08-21 21:58:55 +00002908 (ins DPR:$src1, GPR:$src2, nohash_imm:$lane),
Evan Chengf81bf152009-11-23 21:57:23 +00002909 IIC_VMOVISL, "vmov", "16", "$dst[$lane], $src2",
Bob Wilson5bafff32009-06-22 23:27:02 +00002910 [(set DPR:$dst, (vector_insert (v4i16 DPR:$src1),
2911 GPR:$src2, imm:$lane))]>;
Johnny Chen131c4a52009-11-23 17:48:17 +00002912def VSETLNi32 : NVSetLane<{1,1,1,0,0,0,?,0}, 0b1011, 0b00, (outs DPR:$dst),
Bob Wilson4f38b382009-08-21 21:58:55 +00002913 (ins DPR:$src1, GPR:$src2, nohash_imm:$lane),
Evan Chengf81bf152009-11-23 21:57:23 +00002914 IIC_VMOVISL, "vmov", "32", "$dst[$lane], $src2",
Bob Wilson5bafff32009-06-22 23:27:02 +00002915 [(set DPR:$dst, (insertelt (v2i32 DPR:$src1),
2916 GPR:$src2, imm:$lane))]>;
2917}
2918def : Pat<(vector_insert (v16i8 QPR:$src1), GPR:$src2, imm:$lane),
2919 (v16i8 (INSERT_SUBREG QPR:$src1,
Chris Lattnerd10a53d2010-03-08 18:51:21 +00002920 (v8i8 (VSETLNi8 (v8i8 (EXTRACT_SUBREG QPR:$src1,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002921 (DSubReg_i8_reg imm:$lane))),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00002922 GPR:$src2, (SubReg_i8_lane imm:$lane))),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002923 (DSubReg_i8_reg imm:$lane)))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002924def : Pat<(vector_insert (v8i16 QPR:$src1), GPR:$src2, imm:$lane),
2925 (v8i16 (INSERT_SUBREG QPR:$src1,
Chris Lattnerd10a53d2010-03-08 18:51:21 +00002926 (v4i16 (VSETLNi16 (v4i16 (EXTRACT_SUBREG QPR:$src1,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002927 (DSubReg_i16_reg imm:$lane))),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00002928 GPR:$src2, (SubReg_i16_lane imm:$lane))),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002929 (DSubReg_i16_reg imm:$lane)))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002930def : Pat<(insertelt (v4i32 QPR:$src1), GPR:$src2, imm:$lane),
2931 (v4i32 (INSERT_SUBREG QPR:$src1,
Chris Lattnerd10a53d2010-03-08 18:51:21 +00002932 (v2i32 (VSETLNi32 (v2i32 (EXTRACT_SUBREG QPR:$src1,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002933 (DSubReg_i32_reg imm:$lane))),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00002934 GPR:$src2, (SubReg_i32_lane imm:$lane))),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002935 (DSubReg_i32_reg imm:$lane)))>;
2936
Anton Korobeynikovd91aafd2009-08-30 19:06:39 +00002937def : Pat<(v2f32 (insertelt DPR:$src1, SPR:$src2, imm:$src3)),
Anton Korobeynikov3a639a02009-11-02 00:11:39 +00002938 (INSERT_SUBREG (v2f32 (COPY_TO_REGCLASS DPR:$src1, DPR_VFP2)),
2939 SPR:$src2, (SSubReg_f32_reg imm:$src3))>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002940def : Pat<(v4f32 (insertelt QPR:$src1, SPR:$src2, imm:$src3)),
Anton Korobeynikov3a639a02009-11-02 00:11:39 +00002941 (INSERT_SUBREG (v4f32 (COPY_TO_REGCLASS QPR:$src1, QPR_VFP2)),
2942 SPR:$src2, (SSubReg_f32_reg imm:$src3))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002943
2944//def : Pat<(v2i64 (insertelt QPR:$src1, DPR:$src2, imm:$src3)),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002945// (INSERT_SUBREG QPR:$src1, DPR:$src2, (DSubReg_f64_reg imm:$src3))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002946def : Pat<(v2f64 (insertelt QPR:$src1, DPR:$src2, imm:$src3)),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002947 (INSERT_SUBREG QPR:$src1, DPR:$src2, (DSubReg_f64_reg imm:$src3))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002948
Anton Korobeynikovfdf189a2009-08-27 14:38:44 +00002949def : Pat<(v2f32 (scalar_to_vector SPR:$src)),
2950 (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)), SPR:$src, arm_ssubreg_0)>;
Chris Lattner77144e72010-03-15 00:52:43 +00002951def : Pat<(v2f64 (scalar_to_vector (f64 DPR:$src))),
Anton Korobeynikovfdf189a2009-08-27 14:38:44 +00002952 (INSERT_SUBREG (v2f64 (IMPLICIT_DEF)), DPR:$src, arm_dsubreg_0)>;
2953def : Pat<(v4f32 (scalar_to_vector SPR:$src)),
2954 (INSERT_SUBREG (v4f32 (IMPLICIT_DEF)), SPR:$src, arm_ssubreg_0)>;
2955
Anton Korobeynikovb5cdf872009-08-27 16:10:17 +00002956def : Pat<(v8i8 (scalar_to_vector GPR:$src)),
2957 (VSETLNi8 (v8i8 (IMPLICIT_DEF)), GPR:$src, (i32 0))>;
2958def : Pat<(v4i16 (scalar_to_vector GPR:$src)),
2959 (VSETLNi16 (v4i16 (IMPLICIT_DEF)), GPR:$src, (i32 0))>;
2960def : Pat<(v2i32 (scalar_to_vector GPR:$src)),
2961 (VSETLNi32 (v2i32 (IMPLICIT_DEF)), GPR:$src, (i32 0))>;
2962
2963def : Pat<(v16i8 (scalar_to_vector GPR:$src)),
2964 (INSERT_SUBREG (v16i8 (IMPLICIT_DEF)),
2965 (VSETLNi8 (v8i8 (IMPLICIT_DEF)), GPR:$src, (i32 0)),
2966 arm_dsubreg_0)>;
2967def : Pat<(v8i16 (scalar_to_vector GPR:$src)),
2968 (INSERT_SUBREG (v8i16 (IMPLICIT_DEF)),
2969 (VSETLNi16 (v4i16 (IMPLICIT_DEF)), GPR:$src, (i32 0)),
2970 arm_dsubreg_0)>;
2971def : Pat<(v4i32 (scalar_to_vector GPR:$src)),
2972 (INSERT_SUBREG (v4i32 (IMPLICIT_DEF)),
2973 (VSETLNi32 (v2i32 (IMPLICIT_DEF)), GPR:$src, (i32 0)),
2974 arm_dsubreg_0)>;
2975
Bob Wilson5bafff32009-06-22 23:27:02 +00002976// VDUP : Vector Duplicate (from ARM core register to all elements)
2977
Evan Chengf81bf152009-11-23 21:57:23 +00002978class VDUPD<bits<8> opcod1, bits<2> opcod3, string Dt, ValueType Ty>
Bob Wilson5bafff32009-06-22 23:27:02 +00002979 : NVDup<opcod1, 0b1011, opcod3, (outs DPR:$dst), (ins GPR:$src),
Evan Chengf81bf152009-11-23 21:57:23 +00002980 IIC_VMOVIS, "vdup", Dt, "$dst, $src",
Bob Wilsonc1d287b2009-08-14 05:13:08 +00002981 [(set DPR:$dst, (Ty (NEONvdup (i32 GPR:$src))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00002982class VDUPQ<bits<8> opcod1, bits<2> opcod3, string Dt, ValueType Ty>
Bob Wilson5bafff32009-06-22 23:27:02 +00002983 : NVDup<opcod1, 0b1011, opcod3, (outs QPR:$dst), (ins GPR:$src),
Evan Chengf81bf152009-11-23 21:57:23 +00002984 IIC_VMOVIS, "vdup", Dt, "$dst, $src",
Bob Wilsonc1d287b2009-08-14 05:13:08 +00002985 [(set QPR:$dst, (Ty (NEONvdup (i32 GPR:$src))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002986
Evan Chengf81bf152009-11-23 21:57:23 +00002987def VDUP8d : VDUPD<0b11101100, 0b00, "8", v8i8>;
2988def VDUP16d : VDUPD<0b11101000, 0b01, "16", v4i16>;
2989def VDUP32d : VDUPD<0b11101000, 0b00, "32", v2i32>;
2990def VDUP8q : VDUPQ<0b11101110, 0b00, "8", v16i8>;
2991def VDUP16q : VDUPQ<0b11101010, 0b01, "16", v8i16>;
2992def VDUP32q : VDUPQ<0b11101010, 0b00, "32", v4i32>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002993
2994def VDUPfd : NVDup<0b11101000, 0b1011, 0b00, (outs DPR:$dst), (ins GPR:$src),
Evan Chengf81bf152009-11-23 21:57:23 +00002995 IIC_VMOVIS, "vdup", "32", "$dst, $src",
Bob Wilsonc1d287b2009-08-14 05:13:08 +00002996 [(set DPR:$dst, (v2f32 (NEONvdup
2997 (f32 (bitconvert GPR:$src)))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002998def VDUPfq : NVDup<0b11101010, 0b1011, 0b00, (outs QPR:$dst), (ins GPR:$src),
Evan Chengf81bf152009-11-23 21:57:23 +00002999 IIC_VMOVIS, "vdup", "32", "$dst, $src",
Bob Wilsonc1d287b2009-08-14 05:13:08 +00003000 [(set QPR:$dst, (v4f32 (NEONvdup
3001 (f32 (bitconvert GPR:$src)))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003002
3003// VDUP : Vector Duplicate Lane (from scalar to all elements)
3004
Evan Chengf81bf152009-11-23 21:57:23 +00003005class VDUPLND<bits<2> op19_18, bits<2> op17_16,
3006 string OpcodeStr, string Dt, ValueType Ty>
Johnny Chenda1aea42009-11-23 21:00:43 +00003007 : N2V<0b11, 0b11, op19_18, op17_16, 0b11000, 0, 0,
David Goodwin658ea602009-09-25 18:38:29 +00003008 (outs DPR:$dst), (ins DPR:$src, nohash_imm:$lane), IIC_VMOVD,
Evan Chengf81bf152009-11-23 21:57:23 +00003009 OpcodeStr, Dt, "$dst, $src[$lane]", "",
Bob Wilson0ce37102009-08-14 05:08:32 +00003010 [(set DPR:$dst, (Ty (NEONvduplane (Ty DPR:$src), imm:$lane)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003011
Evan Chengf81bf152009-11-23 21:57:23 +00003012class VDUPLNQ<bits<2> op19_18, bits<2> op17_16, string OpcodeStr, string Dt,
Johnny Chenda1aea42009-11-23 21:00:43 +00003013 ValueType ResTy, ValueType OpTy>
3014 : N2V<0b11, 0b11, op19_18, op17_16, 0b11000, 1, 0,
David Goodwin658ea602009-09-25 18:38:29 +00003015 (outs QPR:$dst), (ins DPR:$src, nohash_imm:$lane), IIC_VMOVD,
Evan Chengf81bf152009-11-23 21:57:23 +00003016 OpcodeStr, Dt, "$dst, $src[$lane]", "",
Bob Wilson0ce37102009-08-14 05:08:32 +00003017 [(set QPR:$dst, (ResTy (NEONvduplane (OpTy DPR:$src), imm:$lane)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003018
Bob Wilson507df402009-10-21 02:15:46 +00003019// Inst{19-16} is partially specified depending on the element size.
3020
Evan Chengf81bf152009-11-23 21:57:23 +00003021def VDUPLN8d : VDUPLND<{?,?}, {?,1}, "vdup", "8", v8i8>;
3022def VDUPLN16d : VDUPLND<{?,?}, {1,0}, "vdup", "16", v4i16>;
3023def VDUPLN32d : VDUPLND<{?,1}, {0,0}, "vdup", "32", v2i32>;
3024def VDUPLNfd : VDUPLND<{?,1}, {0,0}, "vdup", "32", v2f32>;
3025def VDUPLN8q : VDUPLNQ<{?,?}, {?,1}, "vdup", "8", v16i8, v8i8>;
3026def VDUPLN16q : VDUPLNQ<{?,?}, {1,0}, "vdup", "16", v8i16, v4i16>;
3027def VDUPLN32q : VDUPLNQ<{?,1}, {0,0}, "vdup", "32", v4i32, v2i32>;
3028def VDUPLNfq : VDUPLNQ<{?,1}, {0,0}, "vdup", "32", v4f32, v2f32>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003029
Bob Wilson0ce37102009-08-14 05:08:32 +00003030def : Pat<(v16i8 (NEONvduplane (v16i8 QPR:$src), imm:$lane)),
3031 (v16i8 (VDUPLN8q (v8i8 (EXTRACT_SUBREG QPR:$src,
3032 (DSubReg_i8_reg imm:$lane))),
3033 (SubReg_i8_lane imm:$lane)))>;
3034def : Pat<(v8i16 (NEONvduplane (v8i16 QPR:$src), imm:$lane)),
3035 (v8i16 (VDUPLN16q (v4i16 (EXTRACT_SUBREG QPR:$src,
3036 (DSubReg_i16_reg imm:$lane))),
3037 (SubReg_i16_lane imm:$lane)))>;
3038def : Pat<(v4i32 (NEONvduplane (v4i32 QPR:$src), imm:$lane)),
3039 (v4i32 (VDUPLN32q (v2i32 (EXTRACT_SUBREG QPR:$src,
3040 (DSubReg_i32_reg imm:$lane))),
3041 (SubReg_i32_lane imm:$lane)))>;
3042def : Pat<(v4f32 (NEONvduplane (v4f32 QPR:$src), imm:$lane)),
3043 (v4f32 (VDUPLNfq (v2f32 (EXTRACT_SUBREG QPR:$src,
3044 (DSubReg_i32_reg imm:$lane))),
3045 (SubReg_i32_lane imm:$lane)))>;
3046
Johnny Chenda1aea42009-11-23 21:00:43 +00003047def VDUPfdf : N2V<0b11, 0b11, {?,1}, {0,0}, 0b11000, 0, 0,
3048 (outs DPR:$dst), (ins SPR:$src),
Evan Chengf81bf152009-11-23 21:57:23 +00003049 IIC_VMOVD, "vdup", "32", "$dst, ${src:lane}", "",
Johnny Chenda1aea42009-11-23 21:00:43 +00003050 [(set DPR:$dst, (v2f32 (NEONvdup (f32 SPR:$src))))]>;
Anton Korobeynikov32a1b252009-08-07 22:36:50 +00003051
Johnny Chenda1aea42009-11-23 21:00:43 +00003052def VDUPfqf : N2V<0b11, 0b11, {?,1}, {0,0}, 0b11000, 1, 0,
3053 (outs QPR:$dst), (ins SPR:$src),
Evan Chengf81bf152009-11-23 21:57:23 +00003054 IIC_VMOVD, "vdup", "32", "$dst, ${src:lane}", "",
Johnny Chenda1aea42009-11-23 21:00:43 +00003055 [(set QPR:$dst, (v4f32 (NEONvdup (f32 SPR:$src))))]>;
Anton Korobeynikov32a1b252009-08-07 22:36:50 +00003056
Anton Korobeynikov69d1c1a2009-09-02 21:21:28 +00003057def : Pat<(v2i64 (NEONvduplane (v2i64 QPR:$src), imm:$lane)),
3058 (INSERT_SUBREG QPR:$src,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003059 (i64 (EXTRACT_SUBREG QPR:$src,
3060 (DSubReg_f64_reg imm:$lane))),
Anton Korobeynikov69d1c1a2009-09-02 21:21:28 +00003061 (DSubReg_f64_other_reg imm:$lane))>;
3062def : Pat<(v2f64 (NEONvduplane (v2f64 QPR:$src), imm:$lane)),
3063 (INSERT_SUBREG QPR:$src,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003064 (f64 (EXTRACT_SUBREG QPR:$src,
3065 (DSubReg_f64_reg imm:$lane))),
Anton Korobeynikov69d1c1a2009-09-02 21:21:28 +00003066 (DSubReg_f64_other_reg imm:$lane))>;
3067
Bob Wilson5bafff32009-06-22 23:27:02 +00003068// VMOVN : Vector Narrowing Move
Evan Chengf81bf152009-11-23 21:57:23 +00003069defm VMOVN : N2VNInt_HSD<0b11,0b11,0b10,0b00100,0,0, IIC_VMOVD,
3070 "vmovn", "i", int_arm_neon_vmovn>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003071// VQMOVN : Vector Saturating Narrowing Move
Evan Chengf81bf152009-11-23 21:57:23 +00003072defm VQMOVNs : N2VNInt_HSD<0b11,0b11,0b10,0b00101,0,0, IIC_VQUNAiD,
3073 "vqmovn", "s", int_arm_neon_vqmovns>;
3074defm VQMOVNu : N2VNInt_HSD<0b11,0b11,0b10,0b00101,1,0, IIC_VQUNAiD,
3075 "vqmovn", "u", int_arm_neon_vqmovnu>;
3076defm VQMOVNsu : N2VNInt_HSD<0b11,0b11,0b10,0b00100,1,0, IIC_VQUNAiD,
3077 "vqmovun", "s", int_arm_neon_vqmovnsu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003078// VMOVL : Vector Lengthening Move
Evan Chengf81bf152009-11-23 21:57:23 +00003079defm VMOVLs : N2VLInt_QHS<0b01,0b10100,0,1, "vmovl", "s",
3080 int_arm_neon_vmovls>;
3081defm VMOVLu : N2VLInt_QHS<0b11,0b10100,0,1, "vmovl", "u",
3082 int_arm_neon_vmovlu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003083
3084// Vector Conversions.
3085
Johnny Chen9e088762010-03-17 17:52:21 +00003086// VCVT : Vector Convert Between Floating-Point and Integers
Johnny Chen6c8648b2010-03-17 23:26:50 +00003087def VCVTf2sd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01110, 0, "vcvt", "s32.f32",
3088 v2i32, v2f32, fp_to_sint>;
3089def VCVTf2ud : N2VD<0b11, 0b11, 0b10, 0b11, 0b01111, 0, "vcvt", "u32.f32",
3090 v2i32, v2f32, fp_to_uint>;
3091def VCVTs2fd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01100, 0, "vcvt", "f32.s32",
3092 v2f32, v2i32, sint_to_fp>;
3093def VCVTu2fd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01101, 0, "vcvt", "f32.u32",
3094 v2f32, v2i32, uint_to_fp>;
Johnny Chen9e088762010-03-17 17:52:21 +00003095
Johnny Chen6c8648b2010-03-17 23:26:50 +00003096def VCVTf2sq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01110, 0, "vcvt", "s32.f32",
3097 v4i32, v4f32, fp_to_sint>;
3098def VCVTf2uq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01111, 0, "vcvt", "u32.f32",
3099 v4i32, v4f32, fp_to_uint>;
3100def VCVTs2fq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01100, 0, "vcvt", "f32.s32",
3101 v4f32, v4i32, sint_to_fp>;
3102def VCVTu2fq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01101, 0, "vcvt", "f32.u32",
3103 v4f32, v4i32, uint_to_fp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003104
3105// VCVT : Vector Convert Between Floating-Point and Fixed-Point.
Evan Chengf81bf152009-11-23 21:57:23 +00003106def VCVTf2xsd : N2VCvtD<0, 1, 0b1111, 0, 1, "vcvt", "s32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00003107 v2i32, v2f32, int_arm_neon_vcvtfp2fxs>;
Evan Chengf81bf152009-11-23 21:57:23 +00003108def VCVTf2xud : N2VCvtD<1, 1, 0b1111, 0, 1, "vcvt", "u32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00003109 v2i32, v2f32, int_arm_neon_vcvtfp2fxu>;
Evan Chengf81bf152009-11-23 21:57:23 +00003110def VCVTxs2fd : N2VCvtD<0, 1, 0b1110, 0, 1, "vcvt", "f32.s32",
Bob Wilson5bafff32009-06-22 23:27:02 +00003111 v2f32, v2i32, int_arm_neon_vcvtfxs2fp>;
Evan Chengf81bf152009-11-23 21:57:23 +00003112def VCVTxu2fd : N2VCvtD<1, 1, 0b1110, 0, 1, "vcvt", "f32.u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00003113 v2f32, v2i32, int_arm_neon_vcvtfxu2fp>;
3114
Evan Chengf81bf152009-11-23 21:57:23 +00003115def VCVTf2xsq : N2VCvtQ<0, 1, 0b1111, 0, 1, "vcvt", "s32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00003116 v4i32, v4f32, int_arm_neon_vcvtfp2fxs>;
Evan Chengf81bf152009-11-23 21:57:23 +00003117def VCVTf2xuq : N2VCvtQ<1, 1, 0b1111, 0, 1, "vcvt", "u32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00003118 v4i32, v4f32, int_arm_neon_vcvtfp2fxu>;
Evan Chengf81bf152009-11-23 21:57:23 +00003119def VCVTxs2fq : N2VCvtQ<0, 1, 0b1110, 0, 1, "vcvt", "f32.s32",
Bob Wilson5bafff32009-06-22 23:27:02 +00003120 v4f32, v4i32, int_arm_neon_vcvtfxs2fp>;
Evan Chengf81bf152009-11-23 21:57:23 +00003121def VCVTxu2fq : N2VCvtQ<1, 1, 0b1110, 0, 1, "vcvt", "f32.u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00003122 v4f32, v4i32, int_arm_neon_vcvtfxu2fp>;
3123
Bob Wilsond8e17572009-08-12 22:31:50 +00003124// Vector Reverse.
Bob Wilson8bb9e482009-07-26 00:39:34 +00003125
3126// VREV64 : Vector Reverse elements within 64-bit doublewords
3127
Evan Chengf81bf152009-11-23 21:57:23 +00003128class VREV64D<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson8bb9e482009-07-26 00:39:34 +00003129 : N2V<0b11, 0b11, op19_18, 0b00, 0b00000, 0, 0, (outs DPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00003130 (ins DPR:$src), IIC_VMOVD,
Evan Chengf81bf152009-11-23 21:57:23 +00003131 OpcodeStr, Dt, "$dst, $src", "",
Bob Wilsond8e17572009-08-12 22:31:50 +00003132 [(set DPR:$dst, (Ty (NEONvrev64 (Ty DPR:$src))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003133class VREV64Q<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson8bb9e482009-07-26 00:39:34 +00003134 : N2V<0b11, 0b11, op19_18, 0b00, 0b00000, 1, 0, (outs QPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00003135 (ins QPR:$src), IIC_VMOVD,
Evan Chengf81bf152009-11-23 21:57:23 +00003136 OpcodeStr, Dt, "$dst, $src", "",
Bob Wilsond8e17572009-08-12 22:31:50 +00003137 [(set QPR:$dst, (Ty (NEONvrev64 (Ty QPR:$src))))]>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00003138
Evan Chengf81bf152009-11-23 21:57:23 +00003139def VREV64d8 : VREV64D<0b00, "vrev64", "8", v8i8>;
3140def VREV64d16 : VREV64D<0b01, "vrev64", "16", v4i16>;
3141def VREV64d32 : VREV64D<0b10, "vrev64", "32", v2i32>;
3142def VREV64df : VREV64D<0b10, "vrev64", "32", v2f32>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00003143
Evan Chengf81bf152009-11-23 21:57:23 +00003144def VREV64q8 : VREV64Q<0b00, "vrev64", "8", v16i8>;
3145def VREV64q16 : VREV64Q<0b01, "vrev64", "16", v8i16>;
3146def VREV64q32 : VREV64Q<0b10, "vrev64", "32", v4i32>;
3147def VREV64qf : VREV64Q<0b10, "vrev64", "32", v4f32>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00003148
3149// VREV32 : Vector Reverse elements within 32-bit words
3150
Evan Chengf81bf152009-11-23 21:57:23 +00003151class VREV32D<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson8bb9e482009-07-26 00:39:34 +00003152 : N2V<0b11, 0b11, op19_18, 0b00, 0b00001, 0, 0, (outs DPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00003153 (ins DPR:$src), IIC_VMOVD,
Evan Chengf81bf152009-11-23 21:57:23 +00003154 OpcodeStr, Dt, "$dst, $src", "",
Bob Wilsond8e17572009-08-12 22:31:50 +00003155 [(set DPR:$dst, (Ty (NEONvrev32 (Ty DPR:$src))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003156class VREV32Q<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson8bb9e482009-07-26 00:39:34 +00003157 : N2V<0b11, 0b11, op19_18, 0b00, 0b00001, 1, 0, (outs QPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00003158 (ins QPR:$src), IIC_VMOVD,
Evan Chengf81bf152009-11-23 21:57:23 +00003159 OpcodeStr, Dt, "$dst, $src", "",
Bob Wilsond8e17572009-08-12 22:31:50 +00003160 [(set QPR:$dst, (Ty (NEONvrev32 (Ty QPR:$src))))]>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00003161
Evan Chengf81bf152009-11-23 21:57:23 +00003162def VREV32d8 : VREV32D<0b00, "vrev32", "8", v8i8>;
3163def VREV32d16 : VREV32D<0b01, "vrev32", "16", v4i16>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00003164
Evan Chengf81bf152009-11-23 21:57:23 +00003165def VREV32q8 : VREV32Q<0b00, "vrev32", "8", v16i8>;
3166def VREV32q16 : VREV32Q<0b01, "vrev32", "16", v8i16>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00003167
3168// VREV16 : Vector Reverse elements within 16-bit halfwords
3169
Evan Chengf81bf152009-11-23 21:57:23 +00003170class VREV16D<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson8bb9e482009-07-26 00:39:34 +00003171 : N2V<0b11, 0b11, op19_18, 0b00, 0b00010, 0, 0, (outs DPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00003172 (ins DPR:$src), IIC_VMOVD,
Evan Chengf81bf152009-11-23 21:57:23 +00003173 OpcodeStr, Dt, "$dst, $src", "",
Bob Wilsond8e17572009-08-12 22:31:50 +00003174 [(set DPR:$dst, (Ty (NEONvrev16 (Ty DPR:$src))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003175class VREV16Q<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson8bb9e482009-07-26 00:39:34 +00003176 : N2V<0b11, 0b11, op19_18, 0b00, 0b00010, 1, 0, (outs QPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00003177 (ins QPR:$src), IIC_VMOVD,
Evan Chengf81bf152009-11-23 21:57:23 +00003178 OpcodeStr, Dt, "$dst, $src", "",
Bob Wilsond8e17572009-08-12 22:31:50 +00003179 [(set QPR:$dst, (Ty (NEONvrev16 (Ty QPR:$src))))]>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00003180
Evan Chengf81bf152009-11-23 21:57:23 +00003181def VREV16d8 : VREV16D<0b00, "vrev16", "8", v8i8>;
3182def VREV16q8 : VREV16Q<0b00, "vrev16", "8", v16i8>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00003183
Bob Wilsonde95c1b82009-08-19 17:03:43 +00003184// Other Vector Shuffles.
3185
3186// VEXT : Vector Extract
3187
Evan Chengf81bf152009-11-23 21:57:23 +00003188class VEXTd<string OpcodeStr, string Dt, ValueType Ty>
Johnny Chenb16ed112009-11-23 20:09:13 +00003189 : N3V<0,1,0b11,{?,?,?,?},0,0, (outs DPR:$dst),
3190 (ins DPR:$lhs, DPR:$rhs, i32imm:$index), IIC_VEXTD,
Evan Chengf81bf152009-11-23 21:57:23 +00003191 OpcodeStr, Dt, "$dst, $lhs, $rhs, $index", "",
Johnny Chenb16ed112009-11-23 20:09:13 +00003192 [(set DPR:$dst, (Ty (NEONvext (Ty DPR:$lhs),
3193 (Ty DPR:$rhs), imm:$index)))]>;
Anton Korobeynikov5da894f2009-08-21 12:40:21 +00003194
Evan Chengf81bf152009-11-23 21:57:23 +00003195class VEXTq<string OpcodeStr, string Dt, ValueType Ty>
Johnny Chenb16ed112009-11-23 20:09:13 +00003196 : N3V<0,1,0b11,{?,?,?,?},1,0, (outs QPR:$dst),
3197 (ins QPR:$lhs, QPR:$rhs, i32imm:$index), IIC_VEXTQ,
Evan Chengf81bf152009-11-23 21:57:23 +00003198 OpcodeStr, Dt, "$dst, $lhs, $rhs, $index", "",
Johnny Chenb16ed112009-11-23 20:09:13 +00003199 [(set QPR:$dst, (Ty (NEONvext (Ty QPR:$lhs),
3200 (Ty QPR:$rhs), imm:$index)))]>;
Anton Korobeynikov5da894f2009-08-21 12:40:21 +00003201
Evan Chengf81bf152009-11-23 21:57:23 +00003202def VEXTd8 : VEXTd<"vext", "8", v8i8>;
3203def VEXTd16 : VEXTd<"vext", "16", v4i16>;
3204def VEXTd32 : VEXTd<"vext", "32", v2i32>;
3205def VEXTdf : VEXTd<"vext", "32", v2f32>;
Anton Korobeynikov5da894f2009-08-21 12:40:21 +00003206
Evan Chengf81bf152009-11-23 21:57:23 +00003207def VEXTq8 : VEXTq<"vext", "8", v16i8>;
3208def VEXTq16 : VEXTq<"vext", "16", v8i16>;
3209def VEXTq32 : VEXTq<"vext", "32", v4i32>;
3210def VEXTqf : VEXTq<"vext", "32", v4f32>;
Bob Wilsonde95c1b82009-08-19 17:03:43 +00003211
Bob Wilson64efd902009-08-08 05:53:00 +00003212// VTRN : Vector Transpose
3213
Evan Chengf81bf152009-11-23 21:57:23 +00003214def VTRNd8 : N2VDShuffle<0b00, 0b00001, "vtrn", "8">;
3215def VTRNd16 : N2VDShuffle<0b01, 0b00001, "vtrn", "16">;
3216def VTRNd32 : N2VDShuffle<0b10, 0b00001, "vtrn", "32">;
Bob Wilson64efd902009-08-08 05:53:00 +00003217
Evan Chengf81bf152009-11-23 21:57:23 +00003218def VTRNq8 : N2VQShuffle<0b00, 0b00001, IIC_VPERMQ, "vtrn", "8">;
3219def VTRNq16 : N2VQShuffle<0b01, 0b00001, IIC_VPERMQ, "vtrn", "16">;
3220def VTRNq32 : N2VQShuffle<0b10, 0b00001, IIC_VPERMQ, "vtrn", "32">;
Bob Wilson64efd902009-08-08 05:53:00 +00003221
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00003222// VUZP : Vector Unzip (Deinterleave)
3223
Evan Chengf81bf152009-11-23 21:57:23 +00003224def VUZPd8 : N2VDShuffle<0b00, 0b00010, "vuzp", "8">;
3225def VUZPd16 : N2VDShuffle<0b01, 0b00010, "vuzp", "16">;
3226def VUZPd32 : N2VDShuffle<0b10, 0b00010, "vuzp", "32">;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00003227
Evan Chengf81bf152009-11-23 21:57:23 +00003228def VUZPq8 : N2VQShuffle<0b00, 0b00010, IIC_VPERMQ3, "vuzp", "8">;
3229def VUZPq16 : N2VQShuffle<0b01, 0b00010, IIC_VPERMQ3, "vuzp", "16">;
3230def VUZPq32 : N2VQShuffle<0b10, 0b00010, IIC_VPERMQ3, "vuzp", "32">;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00003231
3232// VZIP : Vector Zip (Interleave)
3233
Evan Chengf81bf152009-11-23 21:57:23 +00003234def VZIPd8 : N2VDShuffle<0b00, 0b00011, "vzip", "8">;
3235def VZIPd16 : N2VDShuffle<0b01, 0b00011, "vzip", "16">;
3236def VZIPd32 : N2VDShuffle<0b10, 0b00011, "vzip", "32">;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00003237
Evan Chengf81bf152009-11-23 21:57:23 +00003238def VZIPq8 : N2VQShuffle<0b00, 0b00011, IIC_VPERMQ3, "vzip", "8">;
3239def VZIPq16 : N2VQShuffle<0b01, 0b00011, IIC_VPERMQ3, "vzip", "16">;
3240def VZIPq32 : N2VQShuffle<0b10, 0b00011, IIC_VPERMQ3, "vzip", "32">;
Bob Wilson64efd902009-08-08 05:53:00 +00003241
Bob Wilson114a2662009-08-12 20:51:55 +00003242// Vector Table Lookup and Table Extension.
3243
3244// VTBL : Vector Table Lookup
3245def VTBL1
3246 : N3V<1,1,0b11,0b1000,0,0, (outs DPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00003247 (ins DPR:$tbl1, DPR:$src), IIC_VTB1,
Evan Chengf81bf152009-11-23 21:57:23 +00003248 "vtbl", "8", "$dst, \\{$tbl1\\}, $src", "",
Bob Wilson114a2662009-08-12 20:51:55 +00003249 [(set DPR:$dst, (v8i8 (int_arm_neon_vtbl1 DPR:$tbl1, DPR:$src)))]>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00003250let hasExtraSrcRegAllocReq = 1 in {
Bob Wilson114a2662009-08-12 20:51:55 +00003251def VTBL2
3252 : N3V<1,1,0b11,0b1001,0,0, (outs DPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00003253 (ins DPR:$tbl1, DPR:$tbl2, DPR:$src), IIC_VTB2,
Bob Wilson9fedc332010-01-18 01:24:43 +00003254 "vtbl", "8", "$dst, \\{$tbl1, $tbl2\\}, $src", "",
Bob Wilson114a2662009-08-12 20:51:55 +00003255 [(set DPR:$dst, (v8i8 (int_arm_neon_vtbl2
3256 DPR:$tbl1, DPR:$tbl2, DPR:$src)))]>;
3257def VTBL3
3258 : N3V<1,1,0b11,0b1010,0,0, (outs DPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00003259 (ins DPR:$tbl1, DPR:$tbl2, DPR:$tbl3, DPR:$src), IIC_VTB3,
Bob Wilson9fedc332010-01-18 01:24:43 +00003260 "vtbl", "8", "$dst, \\{$tbl1, $tbl2, $tbl3\\}, $src", "",
Bob Wilson114a2662009-08-12 20:51:55 +00003261 [(set DPR:$dst, (v8i8 (int_arm_neon_vtbl3
3262 DPR:$tbl1, DPR:$tbl2, DPR:$tbl3, DPR:$src)))]>;
3263def VTBL4
3264 : N3V<1,1,0b11,0b1011,0,0, (outs DPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00003265 (ins DPR:$tbl1, DPR:$tbl2, DPR:$tbl3, DPR:$tbl4, DPR:$src), IIC_VTB4,
Bob Wilson9fedc332010-01-18 01:24:43 +00003266 "vtbl", "8", "$dst, \\{$tbl1, $tbl2, $tbl3, $tbl4\\}, $src", "",
Bob Wilson114a2662009-08-12 20:51:55 +00003267 [(set DPR:$dst, (v8i8 (int_arm_neon_vtbl4 DPR:$tbl1, DPR:$tbl2,
3268 DPR:$tbl3, DPR:$tbl4, DPR:$src)))]>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00003269} // hasExtraSrcRegAllocReq = 1
Bob Wilson114a2662009-08-12 20:51:55 +00003270
3271// VTBX : Vector Table Extension
3272def VTBX1
3273 : N3V<1,1,0b11,0b1000,1,0, (outs DPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00003274 (ins DPR:$orig, DPR:$tbl1, DPR:$src), IIC_VTBX1,
Evan Chengf81bf152009-11-23 21:57:23 +00003275 "vtbx", "8", "$dst, \\{$tbl1\\}, $src", "$orig = $dst",
Bob Wilson114a2662009-08-12 20:51:55 +00003276 [(set DPR:$dst, (v8i8 (int_arm_neon_vtbx1
3277 DPR:$orig, DPR:$tbl1, DPR:$src)))]>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00003278let hasExtraSrcRegAllocReq = 1 in {
Bob Wilson114a2662009-08-12 20:51:55 +00003279def VTBX2
3280 : N3V<1,1,0b11,0b1001,1,0, (outs DPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00003281 (ins DPR:$orig, DPR:$tbl1, DPR:$tbl2, DPR:$src), IIC_VTBX2,
Bob Wilson9fedc332010-01-18 01:24:43 +00003282 "vtbx", "8", "$dst, \\{$tbl1, $tbl2\\}, $src", "$orig = $dst",
Bob Wilson114a2662009-08-12 20:51:55 +00003283 [(set DPR:$dst, (v8i8 (int_arm_neon_vtbx2
3284 DPR:$orig, DPR:$tbl1, DPR:$tbl2, DPR:$src)))]>;
3285def VTBX3
3286 : N3V<1,1,0b11,0b1010,1,0, (outs DPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00003287 (ins DPR:$orig, DPR:$tbl1, DPR:$tbl2, DPR:$tbl3, DPR:$src), IIC_VTBX3,
Bob Wilson9fedc332010-01-18 01:24:43 +00003288 "vtbx", "8", "$dst, \\{$tbl1, $tbl2, $tbl3\\}, $src", "$orig = $dst",
Bob Wilson114a2662009-08-12 20:51:55 +00003289 [(set DPR:$dst, (v8i8 (int_arm_neon_vtbx3 DPR:$orig, DPR:$tbl1,
3290 DPR:$tbl2, DPR:$tbl3, DPR:$src)))]>;
3291def VTBX4
3292 : N3V<1,1,0b11,0b1011,1,0, (outs DPR:$dst), (ins DPR:$orig, DPR:$tbl1,
David Goodwin658ea602009-09-25 18:38:29 +00003293 DPR:$tbl2, DPR:$tbl3, DPR:$tbl4, DPR:$src), IIC_VTBX4,
Bob Wilson9fedc332010-01-18 01:24:43 +00003294 "vtbx", "8", "$dst, \\{$tbl1, $tbl2, $tbl3, $tbl4\\}, $src",
3295 "$orig = $dst",
Bob Wilson114a2662009-08-12 20:51:55 +00003296 [(set DPR:$dst, (v8i8 (int_arm_neon_vtbx4 DPR:$orig, DPR:$tbl1,
3297 DPR:$tbl2, DPR:$tbl3, DPR:$tbl4, DPR:$src)))]>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00003298} // hasExtraSrcRegAllocReq = 1
Bob Wilson114a2662009-08-12 20:51:55 +00003299
Bob Wilson5bafff32009-06-22 23:27:02 +00003300//===----------------------------------------------------------------------===//
Evan Cheng1d2426c2009-08-07 19:30:41 +00003301// NEON instructions for single-precision FP math
3302//===----------------------------------------------------------------------===//
3303
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003304class N2VSPat<SDNode OpNode, ValueType ResTy, ValueType OpTy, NeonI Inst>
3305 : NEONFPPat<(ResTy (OpNode SPR:$a)),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00003306 (EXTRACT_SUBREG (OpTy (Inst (INSERT_SUBREG (OpTy (IMPLICIT_DEF)),
3307 SPR:$a, arm_ssubreg_0))),
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003308 arm_ssubreg_0)>;
3309
3310class N3VSPat<SDNode OpNode, NeonI Inst>
3311 : NEONFPPat<(f32 (OpNode SPR:$a, SPR:$b)),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00003312 (EXTRACT_SUBREG (v2f32
3313 (Inst (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)),
3314 SPR:$a, arm_ssubreg_0),
3315 (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)),
3316 SPR:$b, arm_ssubreg_0))),
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003317 arm_ssubreg_0)>;
3318
3319class N3VSMulOpPat<SDNode MulNode, SDNode OpNode, NeonI Inst>
3320 : NEONFPPat<(f32 (OpNode SPR:$acc, (f32 (MulNode SPR:$a, SPR:$b)))),
3321 (EXTRACT_SUBREG (Inst (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)),
3322 SPR:$acc, arm_ssubreg_0),
3323 (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)),
3324 SPR:$a, arm_ssubreg_0),
3325 (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)),
3326 SPR:$b, arm_ssubreg_0)),
3327 arm_ssubreg_0)>;
3328
Evan Cheng1d2426c2009-08-07 19:30:41 +00003329// These need separate instructions because they must use DPR_VFP2 register
3330// class which have SPR sub-registers.
3331
3332// Vector Add Operations used for single-precision FP
3333let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003334def VADDfd_sfp : N3VS<0,0,0b00,0b1101,0, "vadd", "f32", v2f32, v2f32, fadd, 1>;
3335def : N3VSPat<fadd, VADDfd_sfp>;
Evan Cheng1d2426c2009-08-07 19:30:41 +00003336
David Goodwin338268c2009-08-10 22:17:39 +00003337// Vector Sub Operations used for single-precision FP
3338let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003339def VSUBfd_sfp : N3VS<0,0,0b10,0b1101,0, "vsub", "f32", v2f32, v2f32, fsub, 0>;
3340def : N3VSPat<fsub, VSUBfd_sfp>;
David Goodwin338268c2009-08-10 22:17:39 +00003341
Evan Cheng1d2426c2009-08-07 19:30:41 +00003342// Vector Multiply Operations used for single-precision FP
3343let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003344def VMULfd_sfp : N3VS<1,0,0b00,0b1101,1, "vmul", "f32", v2f32, v2f32, fmul, 1>;
3345def : N3VSPat<fmul, VMULfd_sfp>;
Evan Cheng1d2426c2009-08-07 19:30:41 +00003346
3347// Vector Multiply-Accumulate/Subtract used for single-precision FP
Jim Grosbach8cd0a8c2009-10-31 22:57:36 +00003348// vml[as].f32 can cause 4-8 cycle stalls in following ASIMD instructions, so
3349// we want to avoid them for now. e.g., alternating vmla/vadd instructions.
Evan Cheng1d2426c2009-08-07 19:30:41 +00003350
Jim Grosbach8cd0a8c2009-10-31 22:57:36 +00003351//let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003352//def VMLAfd_sfp : N3VSMulOp<0,0,0b00,0b1101,1, IIC_VMACD, "vmla", "f32",
Bob Wilson9abe19d2010-02-17 00:31:29 +00003353// v2f32, fmul, fadd>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003354//def : N3VSMulOpPat<fmul, fadd, VMLAfd_sfp>;
Jim Grosbach8cd0a8c2009-10-31 22:57:36 +00003355
3356//let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003357//def VMLSfd_sfp : N3VSMulOp<0,0,0b10,0b1101,1, IIC_VMACD, "vmls", "f32",
Bob Wilson9abe19d2010-02-17 00:31:29 +00003358// v2f32, fmul, fsub>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003359//def : N3VSMulOpPat<fmul, fsub, VMLSfd_sfp>;
Evan Cheng1d2426c2009-08-07 19:30:41 +00003360
David Goodwin338268c2009-08-10 22:17:39 +00003361// Vector Absolute used for single-precision FP
Evan Cheng1d2426c2009-08-07 19:30:41 +00003362let neverHasSideEffects = 1 in
Bob Wilson69bfbd62010-02-17 22:42:54 +00003363def VABSfd_sfp : N2V<0b11, 0b11, 0b10, 0b01, 0b01110, 0, 0,
3364 (outs DPR_VFP2:$dst), (ins DPR_VFP2:$src), IIC_VUNAD,
3365 "vabs", "f32", "$dst, $src", "", []>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003366def : N2VSPat<fabs, f32, v2f32, VABSfd_sfp>;
Evan Cheng1d2426c2009-08-07 19:30:41 +00003367
David Goodwin338268c2009-08-10 22:17:39 +00003368// Vector Negate used for single-precision FP
Evan Cheng1d2426c2009-08-07 19:30:41 +00003369let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003370def VNEGfd_sfp : N2V<0b11, 0b11, 0b10, 0b01, 0b01111, 0, 0,
3371 (outs DPR_VFP2:$dst), (ins DPR_VFP2:$src), IIC_VUNAD,
3372 "vneg", "f32", "$dst, $src", "", []>;
3373def : N2VSPat<fneg, f32, v2f32, VNEGfd_sfp>;
Evan Cheng1d2426c2009-08-07 19:30:41 +00003374
Bob Wilson9f6c4c12010-02-18 06:05:53 +00003375// Vector Maximum used for single-precision FP
3376let neverHasSideEffects = 1 in
3377def VMAXfd_sfp : N3V<0, 0, 0b00, 0b1111, 0, 0, (outs DPR_VFP2:$dst),
3378 (ins DPR_VFP2:$src1, DPR_VFP2:$src2), IIC_VBIND,
3379 "vmax", "f32", "$dst, $src1, $src2", "", []>;
3380def : N3VSPat<NEONfmax, VMAXfd_sfp>;
3381
3382// Vector Minimum used for single-precision FP
3383let neverHasSideEffects = 1 in
3384def VMINfd_sfp : N3V<0, 0, 0b00, 0b1111, 0, 0, (outs DPR_VFP2:$dst),
3385 (ins DPR_VFP2:$src1, DPR_VFP2:$src2), IIC_VBIND,
3386 "vmin", "f32", "$dst, $src1, $src2", "", []>;
3387def : N3VSPat<NEONfmin, VMINfd_sfp>;
3388
David Goodwin338268c2009-08-10 22:17:39 +00003389// Vector Convert between single-precision FP and integer
3390let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003391def VCVTf2sd_sfp : N2VS<0b11, 0b11, 0b10, 0b11, 0b01110, 0, "vcvt", "s32.f32",
3392 v2i32, v2f32, fp_to_sint>;
Bob Wilson76a312b2010-03-19 22:51:32 +00003393def : N2VSPat<arm_ftosi, f32, v2f32, VCVTf2sd_sfp>;
David Goodwin338268c2009-08-10 22:17:39 +00003394
3395let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003396def VCVTf2ud_sfp : N2VS<0b11, 0b11, 0b10, 0b11, 0b01111, 0, "vcvt", "u32.f32",
3397 v2i32, v2f32, fp_to_uint>;
Bob Wilson76a312b2010-03-19 22:51:32 +00003398def : N2VSPat<arm_ftoui, f32, v2f32, VCVTf2ud_sfp>;
David Goodwin338268c2009-08-10 22:17:39 +00003399
3400let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003401def VCVTs2fd_sfp : N2VS<0b11, 0b11, 0b10, 0b11, 0b01100, 0, "vcvt", "f32.s32",
3402 v2f32, v2i32, sint_to_fp>;
Bob Wilson76a312b2010-03-19 22:51:32 +00003403def : N2VSPat<arm_sitof, f32, v2i32, VCVTs2fd_sfp>;
David Goodwin338268c2009-08-10 22:17:39 +00003404
3405let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003406def VCVTu2fd_sfp : N2VS<0b11, 0b11, 0b10, 0b11, 0b01101, 0, "vcvt", "f32.u32",
3407 v2f32, v2i32, uint_to_fp>;
Bob Wilson76a312b2010-03-19 22:51:32 +00003408def : N2VSPat<arm_uitof, f32, v2i32, VCVTu2fd_sfp>;
David Goodwin338268c2009-08-10 22:17:39 +00003409
Evan Cheng1d2426c2009-08-07 19:30:41 +00003410//===----------------------------------------------------------------------===//
Bob Wilson5bafff32009-06-22 23:27:02 +00003411// Non-Instruction Patterns
3412//===----------------------------------------------------------------------===//
3413
3414// bit_convert
3415def : Pat<(v1i64 (bitconvert (v2i32 DPR:$src))), (v1i64 DPR:$src)>;
3416def : Pat<(v1i64 (bitconvert (v4i16 DPR:$src))), (v1i64 DPR:$src)>;
3417def : Pat<(v1i64 (bitconvert (v8i8 DPR:$src))), (v1i64 DPR:$src)>;
3418def : Pat<(v1i64 (bitconvert (f64 DPR:$src))), (v1i64 DPR:$src)>;
3419def : Pat<(v1i64 (bitconvert (v2f32 DPR:$src))), (v1i64 DPR:$src)>;
3420def : Pat<(v2i32 (bitconvert (v1i64 DPR:$src))), (v2i32 DPR:$src)>;
3421def : Pat<(v2i32 (bitconvert (v4i16 DPR:$src))), (v2i32 DPR:$src)>;
3422def : Pat<(v2i32 (bitconvert (v8i8 DPR:$src))), (v2i32 DPR:$src)>;
3423def : Pat<(v2i32 (bitconvert (f64 DPR:$src))), (v2i32 DPR:$src)>;
3424def : Pat<(v2i32 (bitconvert (v2f32 DPR:$src))), (v2i32 DPR:$src)>;
3425def : Pat<(v4i16 (bitconvert (v1i64 DPR:$src))), (v4i16 DPR:$src)>;
3426def : Pat<(v4i16 (bitconvert (v2i32 DPR:$src))), (v4i16 DPR:$src)>;
3427def : Pat<(v4i16 (bitconvert (v8i8 DPR:$src))), (v4i16 DPR:$src)>;
3428def : Pat<(v4i16 (bitconvert (f64 DPR:$src))), (v4i16 DPR:$src)>;
3429def : Pat<(v4i16 (bitconvert (v2f32 DPR:$src))), (v4i16 DPR:$src)>;
3430def : Pat<(v8i8 (bitconvert (v1i64 DPR:$src))), (v8i8 DPR:$src)>;
3431def : Pat<(v8i8 (bitconvert (v2i32 DPR:$src))), (v8i8 DPR:$src)>;
3432def : Pat<(v8i8 (bitconvert (v4i16 DPR:$src))), (v8i8 DPR:$src)>;
3433def : Pat<(v8i8 (bitconvert (f64 DPR:$src))), (v8i8 DPR:$src)>;
3434def : Pat<(v8i8 (bitconvert (v2f32 DPR:$src))), (v8i8 DPR:$src)>;
3435def : Pat<(f64 (bitconvert (v1i64 DPR:$src))), (f64 DPR:$src)>;
3436def : Pat<(f64 (bitconvert (v2i32 DPR:$src))), (f64 DPR:$src)>;
3437def : Pat<(f64 (bitconvert (v4i16 DPR:$src))), (f64 DPR:$src)>;
3438def : Pat<(f64 (bitconvert (v8i8 DPR:$src))), (f64 DPR:$src)>;
3439def : Pat<(f64 (bitconvert (v2f32 DPR:$src))), (f64 DPR:$src)>;
3440def : Pat<(v2f32 (bitconvert (f64 DPR:$src))), (v2f32 DPR:$src)>;
3441def : Pat<(v2f32 (bitconvert (v1i64 DPR:$src))), (v2f32 DPR:$src)>;
3442def : Pat<(v2f32 (bitconvert (v2i32 DPR:$src))), (v2f32 DPR:$src)>;
3443def : Pat<(v2f32 (bitconvert (v4i16 DPR:$src))), (v2f32 DPR:$src)>;
3444def : Pat<(v2f32 (bitconvert (v8i8 DPR:$src))), (v2f32 DPR:$src)>;
3445
3446def : Pat<(v2i64 (bitconvert (v4i32 QPR:$src))), (v2i64 QPR:$src)>;
3447def : Pat<(v2i64 (bitconvert (v8i16 QPR:$src))), (v2i64 QPR:$src)>;
3448def : Pat<(v2i64 (bitconvert (v16i8 QPR:$src))), (v2i64 QPR:$src)>;
3449def : Pat<(v2i64 (bitconvert (v2f64 QPR:$src))), (v2i64 QPR:$src)>;
3450def : Pat<(v2i64 (bitconvert (v4f32 QPR:$src))), (v2i64 QPR:$src)>;
3451def : Pat<(v4i32 (bitconvert (v2i64 QPR:$src))), (v4i32 QPR:$src)>;
3452def : Pat<(v4i32 (bitconvert (v8i16 QPR:$src))), (v4i32 QPR:$src)>;
3453def : Pat<(v4i32 (bitconvert (v16i8 QPR:$src))), (v4i32 QPR:$src)>;
3454def : Pat<(v4i32 (bitconvert (v2f64 QPR:$src))), (v4i32 QPR:$src)>;
3455def : Pat<(v4i32 (bitconvert (v4f32 QPR:$src))), (v4i32 QPR:$src)>;
3456def : Pat<(v8i16 (bitconvert (v2i64 QPR:$src))), (v8i16 QPR:$src)>;
3457def : Pat<(v8i16 (bitconvert (v4i32 QPR:$src))), (v8i16 QPR:$src)>;
3458def : Pat<(v8i16 (bitconvert (v16i8 QPR:$src))), (v8i16 QPR:$src)>;
3459def : Pat<(v8i16 (bitconvert (v2f64 QPR:$src))), (v8i16 QPR:$src)>;
3460def : Pat<(v8i16 (bitconvert (v4f32 QPR:$src))), (v8i16 QPR:$src)>;
3461def : Pat<(v16i8 (bitconvert (v2i64 QPR:$src))), (v16i8 QPR:$src)>;
3462def : Pat<(v16i8 (bitconvert (v4i32 QPR:$src))), (v16i8 QPR:$src)>;
3463def : Pat<(v16i8 (bitconvert (v8i16 QPR:$src))), (v16i8 QPR:$src)>;
3464def : Pat<(v16i8 (bitconvert (v2f64 QPR:$src))), (v16i8 QPR:$src)>;
3465def : Pat<(v16i8 (bitconvert (v4f32 QPR:$src))), (v16i8 QPR:$src)>;
3466def : Pat<(v4f32 (bitconvert (v2i64 QPR:$src))), (v4f32 QPR:$src)>;
3467def : Pat<(v4f32 (bitconvert (v4i32 QPR:$src))), (v4f32 QPR:$src)>;
3468def : Pat<(v4f32 (bitconvert (v8i16 QPR:$src))), (v4f32 QPR:$src)>;
3469def : Pat<(v4f32 (bitconvert (v16i8 QPR:$src))), (v4f32 QPR:$src)>;
3470def : Pat<(v4f32 (bitconvert (v2f64 QPR:$src))), (v4f32 QPR:$src)>;
3471def : Pat<(v2f64 (bitconvert (v2i64 QPR:$src))), (v2f64 QPR:$src)>;
3472def : Pat<(v2f64 (bitconvert (v4i32 QPR:$src))), (v2f64 QPR:$src)>;
3473def : Pat<(v2f64 (bitconvert (v8i16 QPR:$src))), (v2f64 QPR:$src)>;
3474def : Pat<(v2f64 (bitconvert (v16i8 QPR:$src))), (v2f64 QPR:$src)>;
3475def : Pat<(v2f64 (bitconvert (v4f32 QPR:$src))), (v2f64 QPR:$src)>;