blob: c977cc3f5d642ef1ed9aab6013e167e3dbbc6da3 [file] [log] [blame]
Bob Wilson5bafff32009-06-22 23:27:02 +00001//===- ARMInstrNEON.td - NEON support for ARM -----------------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the ARM NEON instruction set.
11//
12//===----------------------------------------------------------------------===//
13
14//===----------------------------------------------------------------------===//
15// NEON-specific DAG Nodes.
16//===----------------------------------------------------------------------===//
17
18def SDTARMVCMP : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisSameAs<1, 2>]>;
19
20def NEONvceq : SDNode<"ARMISD::VCEQ", SDTARMVCMP>;
21def NEONvcge : SDNode<"ARMISD::VCGE", SDTARMVCMP>;
22def NEONvcgeu : SDNode<"ARMISD::VCGEU", SDTARMVCMP>;
23def NEONvcgt : SDNode<"ARMISD::VCGT", SDTARMVCMP>;
24def NEONvcgtu : SDNode<"ARMISD::VCGTU", SDTARMVCMP>;
25def NEONvtst : SDNode<"ARMISD::VTST", SDTARMVCMP>;
26
27// Types for vector shift by immediates. The "SHX" version is for long and
28// narrow operations where the source and destination vectors have different
29// types. The "SHINS" version is for shift and insert operations.
30def SDTARMVSH : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisSameAs<0, 1>,
31 SDTCisVT<2, i32>]>;
32def SDTARMVSHX : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisInt<1>,
33 SDTCisVT<2, i32>]>;
34def SDTARMVSHINS : SDTypeProfile<1, 3, [SDTCisInt<0>, SDTCisSameAs<0, 1>,
35 SDTCisSameAs<0, 2>, SDTCisVT<3, i32>]>;
36
37def NEONvshl : SDNode<"ARMISD::VSHL", SDTARMVSH>;
38def NEONvshrs : SDNode<"ARMISD::VSHRs", SDTARMVSH>;
39def NEONvshru : SDNode<"ARMISD::VSHRu", SDTARMVSH>;
40def NEONvshlls : SDNode<"ARMISD::VSHLLs", SDTARMVSHX>;
41def NEONvshllu : SDNode<"ARMISD::VSHLLu", SDTARMVSHX>;
42def NEONvshlli : SDNode<"ARMISD::VSHLLi", SDTARMVSHX>;
43def NEONvshrn : SDNode<"ARMISD::VSHRN", SDTARMVSHX>;
44
45def NEONvrshrs : SDNode<"ARMISD::VRSHRs", SDTARMVSH>;
46def NEONvrshru : SDNode<"ARMISD::VRSHRu", SDTARMVSH>;
47def NEONvrshrn : SDNode<"ARMISD::VRSHRN", SDTARMVSHX>;
48
49def NEONvqshls : SDNode<"ARMISD::VQSHLs", SDTARMVSH>;
50def NEONvqshlu : SDNode<"ARMISD::VQSHLu", SDTARMVSH>;
51def NEONvqshlsu : SDNode<"ARMISD::VQSHLsu", SDTARMVSH>;
52def NEONvqshrns : SDNode<"ARMISD::VQSHRNs", SDTARMVSHX>;
53def NEONvqshrnu : SDNode<"ARMISD::VQSHRNu", SDTARMVSHX>;
54def NEONvqshrnsu : SDNode<"ARMISD::VQSHRNsu", SDTARMVSHX>;
55
56def NEONvqrshrns : SDNode<"ARMISD::VQRSHRNs", SDTARMVSHX>;
57def NEONvqrshrnu : SDNode<"ARMISD::VQRSHRNu", SDTARMVSHX>;
58def NEONvqrshrnsu : SDNode<"ARMISD::VQRSHRNsu", SDTARMVSHX>;
59
60def NEONvsli : SDNode<"ARMISD::VSLI", SDTARMVSHINS>;
61def NEONvsri : SDNode<"ARMISD::VSRI", SDTARMVSHINS>;
62
63def SDTARMVGETLN : SDTypeProfile<1, 2, [SDTCisVT<0, i32>, SDTCisInt<1>,
64 SDTCisVT<2, i32>]>;
65def NEONvgetlaneu : SDNode<"ARMISD::VGETLANEu", SDTARMVGETLN>;
66def NEONvgetlanes : SDNode<"ARMISD::VGETLANEs", SDTARMVGETLN>;
67
Bob Wilsonc1d287b2009-08-14 05:13:08 +000068def NEONvdup : SDNode<"ARMISD::VDUP", SDTypeProfile<1, 1, [SDTCisVec<0>]>>;
69
Bob Wilson0ce37102009-08-14 05:08:32 +000070// VDUPLANE can produce a quad-register result from a double-register source,
71// so the result is not constrained to match the source.
72def NEONvduplane : SDNode<"ARMISD::VDUPLANE",
73 SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisVec<1>,
74 SDTCisVT<2, i32>]>>;
Bob Wilson5bafff32009-06-22 23:27:02 +000075
Bob Wilsonde95c1b82009-08-19 17:03:43 +000076def SDTARMVEXT : SDTypeProfile<1, 3, [SDTCisVec<0>, SDTCisSameAs<0, 1>,
77 SDTCisSameAs<0, 2>, SDTCisVT<3, i32>]>;
78def NEONvext : SDNode<"ARMISD::VEXT", SDTARMVEXT>;
79
Bob Wilsond8e17572009-08-12 22:31:50 +000080def SDTARMVSHUF : SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisSameAs<0, 1>]>;
81def NEONvrev64 : SDNode<"ARMISD::VREV64", SDTARMVSHUF>;
82def NEONvrev32 : SDNode<"ARMISD::VREV32", SDTARMVSHUF>;
83def NEONvrev16 : SDNode<"ARMISD::VREV16", SDTARMVSHUF>;
84
Anton Korobeynikov62e84f12009-08-21 12:40:50 +000085def SDTARMVSHUF2 : SDTypeProfile<2, 2, [SDTCisVec<0>, SDTCisSameAs<0, 1>,
Bob Wilson9abe19d2010-02-17 00:31:29 +000086 SDTCisSameAs<0, 2>,
87 SDTCisSameAs<0, 3>]>;
Anton Korobeynikov051cfd62009-08-21 12:41:42 +000088def NEONzip : SDNode<"ARMISD::VZIP", SDTARMVSHUF2>;
89def NEONuzp : SDNode<"ARMISD::VUZP", SDTARMVSHUF2>;
90def NEONtrn : SDNode<"ARMISD::VTRN", SDTARMVSHUF2>;
Anton Korobeynikov62e84f12009-08-21 12:40:50 +000091
Bob Wilson9f6c4c12010-02-18 06:05:53 +000092def SDTARMFMAX : SDTypeProfile<1, 2, [SDTCisVT<0, f32>, SDTCisSameAs<0, 1>,
93 SDTCisSameAs<0, 2>]>;
94def NEONfmax : SDNode<"ARMISD::FMAX", SDTARMFMAX>;
95def NEONfmin : SDNode<"ARMISD::FMIN", SDTARMFMAX>;
96
Bob Wilson5bafff32009-06-22 23:27:02 +000097//===----------------------------------------------------------------------===//
98// NEON operand definitions
99//===----------------------------------------------------------------------===//
100
Bob Wilson54c78ef2009-11-06 23:33:28 +0000101def h8imm : Operand<i8> {
102 let PrintMethod = "printHex8ImmOperand";
103}
104def h16imm : Operand<i16> {
105 let PrintMethod = "printHex16ImmOperand";
106}
107def h32imm : Operand<i32> {
108 let PrintMethod = "printHex32ImmOperand";
109}
110def h64imm : Operand<i64> {
111 let PrintMethod = "printHex64ImmOperand";
112}
113
Bob Wilson5bafff32009-06-22 23:27:02 +0000114//===----------------------------------------------------------------------===//
115// NEON load / store instructions
116//===----------------------------------------------------------------------===//
117
Bob Wilson5bafff32009-06-22 23:27:02 +0000118// Use vldmia to load a Q register as a D register pair.
Bob Wilson9abe19d2010-02-17 00:31:29 +0000119def VLDRQ : NI4<(outs QPR:$dst), (ins addrmode4:$addr), IIC_fpLoadm,
120 "vldmia", "$addr, ${dst:dregpair}",
121 [(set QPR:$dst, (v2f64 (load addrmode4:$addr)))]> {
Evan Chengdda0f4c2009-07-08 22:51:32 +0000122 let Inst{27-25} = 0b110;
123 let Inst{24} = 0; // P bit
124 let Inst{23} = 1; // U bit
125 let Inst{20} = 1;
Johnny Chenb731e872009-12-01 17:37:06 +0000126 let Inst{11-8} = 0b1011;
Evan Chengdda0f4c2009-07-08 22:51:32 +0000127}
Bob Wilson5bafff32009-06-22 23:27:02 +0000128
Bob Wilson9f7d60f2009-08-12 17:04:56 +0000129// Use vstmia to store a Q register as a D register pair.
Bob Wilson9abe19d2010-02-17 00:31:29 +0000130def VSTRQ : NI4<(outs), (ins QPR:$src, addrmode4:$addr), IIC_fpStorem,
131 "vstmia", "$addr, ${src:dregpair}",
132 [(store (v2f64 QPR:$src), addrmode4:$addr)]> {
Bob Wilson9f7d60f2009-08-12 17:04:56 +0000133 let Inst{27-25} = 0b110;
134 let Inst{24} = 0; // P bit
135 let Inst{23} = 1; // U bit
136 let Inst{20} = 0;
Johnny Chenb731e872009-12-01 17:37:06 +0000137 let Inst{11-8} = 0b1011;
Bob Wilson9f7d60f2009-08-12 17:04:56 +0000138}
139
Bob Wilson205a5ca2009-07-08 18:11:30 +0000140// VLD1 : Vector Load (multiple single elements)
Bob Wilson95808322010-03-18 20:18:39 +0000141class VLD1D<bits<4> op7_4, string Dt, ValueType Ty>
Bob Wilsonb07c1712009-10-07 21:53:04 +0000142 : NLdSt<0,0b10,0b0111,op7_4, (outs DPR:$dst), (ins addrmode6:$addr), IIC_VLD1,
Bob Wilson95808322010-03-18 20:18:39 +0000143 "vld1", Dt, "\\{$dst\\}, $addr", "",
144 [(set DPR:$dst, (Ty (int_arm_neon_vld1 addrmode6:$addr)))]>;
145class VLD1Q<bits<4> op7_4, string Dt, ValueType Ty>
Bob Wilsonb07c1712009-10-07 21:53:04 +0000146 : NLdSt<0,0b10,0b1010,op7_4, (outs QPR:$dst), (ins addrmode6:$addr), IIC_VLD1,
Bob Wilson95808322010-03-18 20:18:39 +0000147 "vld1", Dt, "${dst:dregpair}, $addr", "",
148 [(set QPR:$dst, (Ty (int_arm_neon_vld1 addrmode6:$addr)))]>;
Bob Wilson205a5ca2009-07-08 18:11:30 +0000149
Bob Wilson95808322010-03-18 20:18:39 +0000150def VLD1d8 : VLD1D<0b0000, "8", v8i8>;
151def VLD1d16 : VLD1D<0b0100, "16", v4i16>;
152def VLD1d32 : VLD1D<0b1000, "32", v2i32>;
153def VLD1df : VLD1D<0b1000, "32", v2f32>;
154def VLD1d64 : VLD1D<0b1100, "64", v1i64>;
Bob Wilson205a5ca2009-07-08 18:11:30 +0000155
Bob Wilson95808322010-03-18 20:18:39 +0000156def VLD1q8 : VLD1Q<0b0000, "8", v16i8>;
157def VLD1q16 : VLD1Q<0b0100, "16", v8i16>;
158def VLD1q32 : VLD1Q<0b1000, "32", v4i32>;
159def VLD1qf : VLD1Q<0b1000, "32", v4f32>;
160def VLD1q64 : VLD1Q<0b1100, "64", v2i64>;
Bob Wilson205a5ca2009-07-08 18:11:30 +0000161
Bob Wilson99493b22010-03-20 17:59:03 +0000162let mayLoad = 1 in {
163
164// ...with address register writeback:
165class VLD1DWB<bits<4> op7_4, string Dt>
166 : NLdSt<0,0b10,0b0111,op7_4, (outs DPR:$dst, GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000167 (ins addrmode6:$addr, am6offset:$offset), IIC_VLD1,
168 "vld1", Dt, "\\{$dst\\}, $addr$offset",
Bob Wilson99493b22010-03-20 17:59:03 +0000169 "$addr.addr = $wb", []>;
170class VLD1QWB<bits<4> op7_4, string Dt>
171 : NLdSt<0,0b10,0b1010,op7_4, (outs QPR:$dst, GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000172 (ins addrmode6:$addr, am6offset:$offset), IIC_VLD1,
173 "vld1", Dt, "${dst:dregpair}, $addr$offset",
Bob Wilson99493b22010-03-20 17:59:03 +0000174 "$addr.addr = $wb", []>;
175
176def VLD1d8_UPD : VLD1DWB<0b0000, "8">;
177def VLD1d16_UPD : VLD1DWB<0b0100, "16">;
178def VLD1d32_UPD : VLD1DWB<0b1000, "32">;
179def VLD1d64_UPD : VLD1DWB<0b1100, "64">;
180
181def VLD1q8_UPD : VLD1QWB<0b0000, "8">;
182def VLD1q16_UPD : VLD1QWB<0b0100, "16">;
183def VLD1q32_UPD : VLD1QWB<0b1000, "32">;
184def VLD1q64_UPD : VLD1QWB<0b1100, "64">;
185} // mayLoad = 1
186
187let mayLoad = 1, hasExtraDefRegAllocReq = 1 in {
188
Johnny Chend7283d92010-02-23 20:51:23 +0000189// These (dreg triple/quadruple) are for disassembly only.
Bob Wilson95808322010-03-18 20:18:39 +0000190class VLD1D3<bits<4> op7_4, string Dt>
Bob Wilson667a13e2010-03-20 19:57:03 +0000191 : NLdSt<0,0b10,0b0110,op7_4, (outs DPR:$dst1, DPR:$dst2, DPR:$dst3),
Bob Wilson95808322010-03-18 20:18:39 +0000192 (ins addrmode6:$addr), IIC_VLD1, "vld1", Dt,
Johnny Chend7283d92010-02-23 20:51:23 +0000193 "\\{$dst1, $dst2, $dst3\\}, $addr", "",
194 [/* For disassembly only; pattern left blank */]>;
Bob Wilson95808322010-03-18 20:18:39 +0000195class VLD1D4<bits<4> op7_4, string Dt>
Johnny Chend7283d92010-02-23 20:51:23 +0000196 : NLdSt<0,0b10,0b0010,op7_4,(outs DPR:$dst1, DPR:$dst2, DPR:$dst3, DPR:$dst4),
Bob Wilson95808322010-03-18 20:18:39 +0000197 (ins addrmode6:$addr), IIC_VLD1, "vld1", Dt,
Johnny Chend7283d92010-02-23 20:51:23 +0000198 "\\{$dst1, $dst2, $dst3, $dst4\\}, $addr", "",
199 [/* For disassembly only; pattern left blank */]>;
200
Bob Wilson95808322010-03-18 20:18:39 +0000201def VLD1d8T : VLD1D3<0b0000, "8">;
202def VLD1d16T : VLD1D3<0b0100, "16">;
203def VLD1d32T : VLD1D3<0b1000, "32">;
Bob Wilson667a13e2010-03-20 19:57:03 +0000204// VLD1d64T : implemented as VLD3d64
Johnny Chend7283d92010-02-23 20:51:23 +0000205
Bob Wilson95808322010-03-18 20:18:39 +0000206def VLD1d8Q : VLD1D4<0b0000, "8">;
207def VLD1d16Q : VLD1D4<0b0100, "16">;
208def VLD1d32Q : VLD1D4<0b1000, "32">;
Bob Wilson667a13e2010-03-20 19:57:03 +0000209// VLD1d64Q : implemented as VLD4d64
Johnny Chend7283d92010-02-23 20:51:23 +0000210
Bob Wilson99493b22010-03-20 17:59:03 +0000211// ...with address register writeback:
212class VLD1D3WB<bits<4> op7_4, string Dt>
213 : NLdSt<0,0b10,0b0110,op7_4, (outs DPR:$dst1, DPR:$dst2, DPR:$dst3, GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000214 (ins addrmode6:$addr, am6offset:$offset), IIC_VLD1, "vld1", Dt,
215 "\\{$dst1, $dst2, $dst3\\}, $addr$offset", "$addr.addr = $wb",
Bob Wilson99493b22010-03-20 17:59:03 +0000216 [/* For disassembly only; pattern left blank */]>;
217class VLD1D4WB<bits<4> op7_4, string Dt>
218 : NLdSt<0,0b10,0b0010,op7_4,
219 (outs DPR:$dst1, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000220 (ins addrmode6:$addr, am6offset:$offset), IIC_VLD1, "vld1", Dt,
221 "\\{$dst1, $dst2, $dst3, $dst4\\}, $addr$offset", "$addr.addr = $wb",
Bob Wilson99493b22010-03-20 17:59:03 +0000222 [/* For disassembly only; pattern left blank */]>;
Johnny Chend7283d92010-02-23 20:51:23 +0000223
Bob Wilson99493b22010-03-20 17:59:03 +0000224def VLD1d8T_UPD : VLD1D3WB<0b0000, "8">;
225def VLD1d16T_UPD : VLD1D3WB<0b0100, "16">;
226def VLD1d32T_UPD : VLD1D3WB<0b1000, "32">;
227// VLD1d64T_UPD : implemented as VLD3d64_UPD
228
229def VLD1d8Q_UPD : VLD1D4WB<0b0000, "8">;
230def VLD1d16Q_UPD : VLD1D4WB<0b0100, "16">;
231def VLD1d32Q_UPD : VLD1D4WB<0b1000, "32">;
232// VLD1d64Q_UPD : implemented as VLD4d64_UPD
Bob Wilson9f7d60f2009-08-12 17:04:56 +0000233
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000234// VLD2 : Vector Load (multiple 2-element structures)
Bob Wilson00bf1d92010-03-20 18:14:26 +0000235class VLD2D<bits<4> op11_8, bits<4> op7_4, string Dt>
236 : NLdSt<0, 0b10, op11_8, op7_4, (outs DPR:$dst1, DPR:$dst2),
Bob Wilsonb07c1712009-10-07 21:53:04 +0000237 (ins addrmode6:$addr), IIC_VLD2,
Bob Wilson95808322010-03-18 20:18:39 +0000238 "vld2", Dt, "\\{$dst1, $dst2\\}, $addr", "", []>;
239class VLD2Q<bits<4> op7_4, string Dt>
Bob Wilson00bf1d92010-03-20 18:14:26 +0000240 : NLdSt<0, 0b10, 0b0011, op7_4,
Bob Wilsonb07c1712009-10-07 21:53:04 +0000241 (outs DPR:$dst1, DPR:$dst2, DPR:$dst3, DPR:$dst4),
Bob Wilson3bf12ab2009-10-06 22:01:59 +0000242 (ins addrmode6:$addr), IIC_VLD2,
Bob Wilson95808322010-03-18 20:18:39 +0000243 "vld2", Dt, "\\{$dst1, $dst2, $dst3, $dst4\\}, $addr", "", []>;
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000244
Bob Wilson00bf1d92010-03-20 18:14:26 +0000245def VLD2d8 : VLD2D<0b1000, 0b0000, "8">;
246def VLD2d16 : VLD2D<0b1000, 0b0100, "16">;
247def VLD2d32 : VLD2D<0b1000, 0b1000, "32">;
Bob Wilsona4288082009-10-07 22:57:01 +0000248def VLD2d64 : NLdSt<0,0b10,0b1010,0b1100, (outs DPR:$dst1, DPR:$dst2),
249 (ins addrmode6:$addr), IIC_VLD1,
Bob Wilson9fedc332010-01-18 01:24:43 +0000250 "vld1", "64", "\\{$dst1, $dst2\\}, $addr", "", []>;
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000251
Bob Wilson95808322010-03-18 20:18:39 +0000252def VLD2q8 : VLD2Q<0b0000, "8">;
253def VLD2q16 : VLD2Q<0b0100, "16">;
254def VLD2q32 : VLD2Q<0b1000, "32">;
Bob Wilson3bf12ab2009-10-06 22:01:59 +0000255
Bob Wilson92cb9322010-03-20 20:10:51 +0000256// ...with address register writeback:
257class VLD2DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
258 : NLdSt<0, 0b10, op11_8, op7_4, (outs DPR:$dst1, DPR:$dst2, GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000259 (ins addrmode6:$addr, am6offset:$offset), IIC_VLD2,
260 "vld2", Dt, "\\{$dst1, $dst2\\}, $addr$offset",
Bob Wilson92cb9322010-03-20 20:10:51 +0000261 "$addr.addr = $wb", []>;
262class VLD2QWB<bits<4> op7_4, string Dt>
263 : NLdSt<0, 0b10, 0b0011, op7_4,
264 (outs DPR:$dst1, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000265 (ins addrmode6:$addr, am6offset:$offset), IIC_VLD2,
266 "vld2", Dt, "\\{$dst1, $dst2, $dst3, $dst4\\}, $addr$offset",
Bob Wilson92cb9322010-03-20 20:10:51 +0000267 "$addr.addr = $wb", []>;
268
269def VLD2d8_UPD : VLD2DWB<0b1000, 0b0000, "8">;
270def VLD2d16_UPD : VLD2DWB<0b1000, 0b0100, "16">;
271def VLD2d32_UPD : VLD2DWB<0b1000, 0b1000, "32">;
272def VLD2d64_UPD : NLdSt<0,0b10,0b1010,0b1100,
273 (outs DPR:$dst1, DPR:$dst2, GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000274 (ins addrmode6:$addr, am6offset:$offset), IIC_VLD1,
275 "vld1", "64", "\\{$dst1, $dst2\\}, $addr$offset",
Bob Wilson92cb9322010-03-20 20:10:51 +0000276 "$addr.addr = $wb", []>;
277
278def VLD2q8_UPD : VLD2QWB<0b0000, "8">;
279def VLD2q16_UPD : VLD2QWB<0b0100, "16">;
280def VLD2q32_UPD : VLD2QWB<0b1000, "32">;
281
Bob Wilson00bf1d92010-03-20 18:14:26 +0000282// ...with double-spaced registers (for disassembly only):
283def VLD2b8 : VLD2D<0b1001, 0b0000, "8">;
284def VLD2b16 : VLD2D<0b1001, 0b0100, "16">;
285def VLD2b32 : VLD2D<0b1001, 0b1000, "32">;
Bob Wilson92cb9322010-03-20 20:10:51 +0000286def VLD2b8_UPD : VLD2DWB<0b1001, 0b0000, "8">;
287def VLD2b16_UPD : VLD2DWB<0b1001, 0b0100, "16">;
288def VLD2b32_UPD : VLD2DWB<0b1001, 0b1000, "32">;
Johnny Chend7283d92010-02-23 20:51:23 +0000289
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000290// VLD3 : Vector Load (multiple 3-element structures)
Bob Wilson00bf1d92010-03-20 18:14:26 +0000291class VLD3D<bits<4> op11_8, bits<4> op7_4, string Dt>
292 : NLdSt<0, 0b10, op11_8, op7_4, (outs DPR:$dst1, DPR:$dst2, DPR:$dst3),
Bob Wilsonb07c1712009-10-07 21:53:04 +0000293 (ins addrmode6:$addr), IIC_VLD3,
Bob Wilson95808322010-03-18 20:18:39 +0000294 "vld3", Dt, "\\{$dst1, $dst2, $dst3\\}, $addr", "", []>;
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000295
Bob Wilson00bf1d92010-03-20 18:14:26 +0000296def VLD3d8 : VLD3D<0b0100, 0b0000, "8">;
297def VLD3d16 : VLD3D<0b0100, 0b0100, "16">;
298def VLD3d32 : VLD3D<0b0100, 0b1000, "32">;
Bob Wilsonc67160c2009-10-07 23:39:57 +0000299def VLD3d64 : NLdSt<0,0b10,0b0110,0b1100,
300 (outs DPR:$dst1, DPR:$dst2, DPR:$dst3),
301 (ins addrmode6:$addr), IIC_VLD1,
Bob Wilson9fedc332010-01-18 01:24:43 +0000302 "vld1", "64", "\\{$dst1, $dst2, $dst3\\}, $addr", "", []>;
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000303
Bob Wilson92cb9322010-03-20 20:10:51 +0000304// ...with address register writeback:
305class VLD3DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
306 : NLdSt<0, 0b10, op11_8, op7_4,
307 (outs DPR:$dst1, DPR:$dst2, DPR:$dst3, GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000308 (ins addrmode6:$addr, am6offset:$offset), IIC_VLD3,
309 "vld3", Dt, "\\{$dst1, $dst2, $dst3\\}, $addr$offset",
Bob Wilson92cb9322010-03-20 20:10:51 +0000310 "$addr.addr = $wb", []>;
311
312def VLD3d8_UPD : VLD3DWB<0b0100, 0b0000, "8">;
313def VLD3d16_UPD : VLD3DWB<0b0100, 0b0100, "16">;
314def VLD3d32_UPD : VLD3DWB<0b0100, 0b1000, "32">;
315def VLD3d64_UPD : NLdSt<0,0b10,0b0110,0b1100,
316 (outs DPR:$dst1, DPR:$dst2, DPR:$dst3, GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000317 (ins addrmode6:$addr, am6offset:$offset), IIC_VLD1,
318 "vld1", "64", "\\{$dst1, $dst2, $dst3\\}, $addr$offset",
Bob Wilson92cb9322010-03-20 20:10:51 +0000319 "$addr.addr = $wb", []>;
320
321// ...with double-spaced registers (non-updating versions for disassembly only):
Bob Wilson00bf1d92010-03-20 18:14:26 +0000322def VLD3q8 : VLD3D<0b0101, 0b0000, "8">;
323def VLD3q16 : VLD3D<0b0101, 0b0100, "16">;
324def VLD3q32 : VLD3D<0b0101, 0b1000, "32">;
Bob Wilson92cb9322010-03-20 20:10:51 +0000325def VLD3q8_UPD : VLD3DWB<0b0101, 0b0000, "8">;
326def VLD3q16_UPD : VLD3DWB<0b0101, 0b0100, "16">;
327def VLD3q32_UPD : VLD3DWB<0b0101, 0b1000, "32">;
Bob Wilson00bf1d92010-03-20 18:14:26 +0000328
Bob Wilson92cb9322010-03-20 20:10:51 +0000329// ...alternate versions to be allocated odd register numbers:
330def VLD3q8odd_UPD : VLD3DWB<0b0101, 0b0000, "8">;
331def VLD3q16odd_UPD : VLD3DWB<0b0101, 0b0100, "16">;
332def VLD3q32odd_UPD : VLD3DWB<0b0101, 0b1000, "32">;
Bob Wilsonff8952e2009-10-07 17:24:55 +0000333
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000334// VLD4 : Vector Load (multiple 4-element structures)
Bob Wilson00bf1d92010-03-20 18:14:26 +0000335class VLD4D<bits<4> op11_8, bits<4> op7_4, string Dt>
336 : NLdSt<0, 0b10, op11_8, op7_4,
Bob Wilsonb07c1712009-10-07 21:53:04 +0000337 (outs DPR:$dst1, DPR:$dst2, DPR:$dst3, DPR:$dst4),
David Goodwin127221f2009-09-23 21:38:08 +0000338 (ins addrmode6:$addr), IIC_VLD4,
Bob Wilson95808322010-03-18 20:18:39 +0000339 "vld4", Dt, "\\{$dst1, $dst2, $dst3, $dst4\\}, $addr", "", []>;
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000340
Bob Wilson00bf1d92010-03-20 18:14:26 +0000341def VLD4d8 : VLD4D<0b0000, 0b0000, "8">;
342def VLD4d16 : VLD4D<0b0000, 0b0100, "16">;
343def VLD4d32 : VLD4D<0b0000, 0b1000, "32">;
Bob Wilson0ea38bb2009-10-07 23:54:04 +0000344def VLD4d64 : NLdSt<0,0b10,0b0010,0b1100,
345 (outs DPR:$dst1, DPR:$dst2, DPR:$dst3, DPR:$dst4),
346 (ins addrmode6:$addr), IIC_VLD1,
Bob Wilson9fedc332010-01-18 01:24:43 +0000347 "vld1", "64", "\\{$dst1, $dst2, $dst3, $dst4\\}, $addr",
348 "", []>;
Bob Wilson243fcc52009-09-01 04:26:28 +0000349
Bob Wilson92cb9322010-03-20 20:10:51 +0000350// ...with address register writeback:
351class VLD4DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
352 : NLdSt<0, 0b10, op11_8, op7_4,
353 (outs DPR:$dst1, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000354 (ins addrmode6:$addr, am6offset:$offset), IIC_VLD4,
355 "vld4", Dt, "\\{$dst1, $dst2, $dst3, $dst4\\}, $addr$offset",
Bob Wilson92cb9322010-03-20 20:10:51 +0000356 "$addr.addr = $wb", []>;
357
358def VLD4d8_UPD : VLD4DWB<0b0000, 0b0000, "8">;
359def VLD4d16_UPD : VLD4DWB<0b0000, 0b0100, "16">;
360def VLD4d32_UPD : VLD4DWB<0b0000, 0b1000, "32">;
361def VLD4d64_UPD : NLdSt<0,0b10,0b0010,0b1100,
362 (outs DPR:$dst1, DPR:$dst2, DPR:$dst3, DPR:$dst4,
363 GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000364 (ins addrmode6:$addr, am6offset:$offset), IIC_VLD1,
Bob Wilson92cb9322010-03-20 20:10:51 +0000365 "vld1", "64",
Bob Wilson226036e2010-03-20 22:13:40 +0000366 "\\{$dst1, $dst2, $dst3, $dst4\\}, $addr$offset",
Bob Wilson92cb9322010-03-20 20:10:51 +0000367 "$addr.addr = $wb", []>;
368
369// ...with double-spaced registers (non-updating versions for disassembly only):
Bob Wilson00bf1d92010-03-20 18:14:26 +0000370def VLD4q8 : VLD4D<0b0001, 0b0000, "8">;
371def VLD4q16 : VLD4D<0b0001, 0b0100, "16">;
372def VLD4q32 : VLD4D<0b0001, 0b1000, "32">;
Bob Wilson92cb9322010-03-20 20:10:51 +0000373def VLD4q8_UPD : VLD4DWB<0b0001, 0b0000, "8">;
374def VLD4q16_UPD : VLD4DWB<0b0001, 0b0100, "16">;
375def VLD4q32_UPD : VLD4DWB<0b0001, 0b1000, "32">;
Bob Wilson00bf1d92010-03-20 18:14:26 +0000376
Bob Wilson92cb9322010-03-20 20:10:51 +0000377// ...alternate versions to be allocated odd register numbers:
378def VLD4q8odd_UPD : VLD4DWB<0b0001, 0b0000, "8">;
379def VLD4q16odd_UPD : VLD4DWB<0b0001, 0b0100, "16">;
380def VLD4q32odd_UPD : VLD4DWB<0b0001, 0b1000, "32">;
Bob Wilsonb07c1712009-10-07 21:53:04 +0000381
382// VLD1LN : Vector Load (single element to one lane)
383// FIXME: Not yet implemented.
Bob Wilson7708c222009-10-07 18:09:32 +0000384
Bob Wilson243fcc52009-09-01 04:26:28 +0000385// VLD2LN : Vector Load (single 2-element structure to one lane)
Bob Wilson95808322010-03-18 20:18:39 +0000386class VLD2LN<bits<4> op11_8, string Dt>
Bob Wilson41315282010-03-20 20:39:53 +0000387 : NLdSt<1, 0b10, op11_8, {?,?,?,?}, (outs DPR:$dst1, DPR:$dst2),
388 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, nohash_imm:$lane),
389 IIC_VLD2, "vld2", Dt, "\\{$dst1[$lane], $dst2[$lane]\\}, $addr",
390 "$src1 = $dst1, $src2 = $dst2", []>;
Bob Wilson243fcc52009-09-01 04:26:28 +0000391
Bob Wilson95808322010-03-18 20:18:39 +0000392def VLD2LNd8 : VLD2LN<0b0001, "8">;
393def VLD2LNd16 : VLD2LN<0b0101, "16"> { let Inst{5} = 0; }
394def VLD2LNd32 : VLD2LN<0b1001, "32"> { let Inst{6} = 0; }
Bob Wilson30aea9d2009-10-08 18:56:10 +0000395
Bob Wilson41315282010-03-20 20:39:53 +0000396// ...with double-spaced registers:
Bob Wilson95ffecd2010-03-20 18:35:24 +0000397def VLD2LNq16 : VLD2LN<0b0101, "16"> { let Inst{5} = 1; }
398def VLD2LNq32 : VLD2LN<0b1001, "32"> { let Inst{6} = 1; }
Bob Wilson30aea9d2009-10-08 18:56:10 +0000399
Bob Wilson41315282010-03-20 20:39:53 +0000400// ...alternate versions to be allocated odd register numbers:
Bob Wilson95ffecd2010-03-20 18:35:24 +0000401def VLD2LNq16odd : VLD2LN<0b0101, "16"> { let Inst{5} = 1; }
402def VLD2LNq32odd : VLD2LN<0b1001, "32"> { let Inst{6} = 1; }
Bob Wilson243fcc52009-09-01 04:26:28 +0000403
Bob Wilsona1023642010-03-20 20:47:18 +0000404// ...with address register writeback:
405class VLD2LNWB<bits<4> op11_8, string Dt>
406 : NLdSt<1, 0b10, op11_8, {?,?,?,?}, (outs DPR:$dst1, DPR:$dst2, GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000407 (ins addrmode6:$addr, am6offset:$offset,
Bob Wilsona1023642010-03-20 20:47:18 +0000408 DPR:$src1, DPR:$src2, nohash_imm:$lane), IIC_VLD2, "vld2", Dt,
Bob Wilson226036e2010-03-20 22:13:40 +0000409 "\\{$dst1[$lane], $dst2[$lane]\\}, $addr$offset",
Bob Wilsona1023642010-03-20 20:47:18 +0000410 "$src1 = $dst1, $src2 = $dst2, $addr.addr = $wb", []>;
411
412def VLD2LNd8_UPD : VLD2LNWB<0b0001, "8">;
413def VLD2LNd16_UPD : VLD2LNWB<0b0101, "16"> { let Inst{5} = 0; }
414def VLD2LNd32_UPD : VLD2LNWB<0b1001, "32"> { let Inst{6} = 0; }
415
416def VLD2LNq16_UPD : VLD2LNWB<0b0101, "16"> { let Inst{5} = 1; }
417def VLD2LNq32_UPD : VLD2LNWB<0b1001, "32"> { let Inst{6} = 1; }
418
Bob Wilson243fcc52009-09-01 04:26:28 +0000419// VLD3LN : Vector Load (single 3-element structure to one lane)
Bob Wilson95808322010-03-18 20:18:39 +0000420class VLD3LN<bits<4> op11_8, string Dt>
Bob Wilson41315282010-03-20 20:39:53 +0000421 : NLdSt<1, 0b10, op11_8, {?,?,?,?}, (outs DPR:$dst1, DPR:$dst2, DPR:$dst3),
422 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3,
423 nohash_imm:$lane), IIC_VLD3, "vld3", Dt,
424 "\\{$dst1[$lane], $dst2[$lane], $dst3[$lane]\\}, $addr",
425 "$src1 = $dst1, $src2 = $dst2, $src3 = $dst3", []>;
Bob Wilson243fcc52009-09-01 04:26:28 +0000426
Bob Wilson95808322010-03-18 20:18:39 +0000427def VLD3LNd8 : VLD3LN<0b0010, "8"> { let Inst{4} = 0; }
428def VLD3LNd16 : VLD3LN<0b0110, "16"> { let Inst{5-4} = 0b00; }
429def VLD3LNd32 : VLD3LN<0b1010, "32"> { let Inst{6-4} = 0b000; }
Bob Wilson0bf7d992009-10-08 22:27:33 +0000430
Bob Wilson41315282010-03-20 20:39:53 +0000431// ...with double-spaced registers:
Bob Wilson95ffecd2010-03-20 18:35:24 +0000432def VLD3LNq16 : VLD3LN<0b0110, "16"> { let Inst{5-4} = 0b10; }
433def VLD3LNq32 : VLD3LN<0b1010, "32"> { let Inst{6-4} = 0b100; }
Bob Wilson0bf7d992009-10-08 22:27:33 +0000434
Bob Wilson41315282010-03-20 20:39:53 +0000435// ...alternate versions to be allocated odd register numbers:
Bob Wilson95ffecd2010-03-20 18:35:24 +0000436def VLD3LNq16odd : VLD3LN<0b0110, "16"> { let Inst{5-4} = 0b10; }
437def VLD3LNq32odd : VLD3LN<0b1010, "32"> { let Inst{6-4} = 0b100; }
Bob Wilson243fcc52009-09-01 04:26:28 +0000438
Bob Wilsona1023642010-03-20 20:47:18 +0000439// ...with address register writeback:
440class VLD3LNWB<bits<4> op11_8, string Dt>
441 : NLdSt<1, 0b10, op11_8, {?,?,?,?},
442 (outs DPR:$dst1, DPR:$dst2, DPR:$dst3, GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000443 (ins addrmode6:$addr, am6offset:$offset,
Bob Wilsona1023642010-03-20 20:47:18 +0000444 DPR:$src1, DPR:$src2, DPR:$src3, nohash_imm:$lane),
445 IIC_VLD3, "vld3", Dt,
Bob Wilson226036e2010-03-20 22:13:40 +0000446 "\\{$dst1[$lane], $dst2[$lane], $dst3[$lane]\\}, $addr$offset",
Bob Wilsona1023642010-03-20 20:47:18 +0000447 "$src1 = $dst1, $src2 = $dst2, $src3 = $dst3, $addr.addr = $wb",
448 []>;
449
450def VLD3LNd8_UPD : VLD3LNWB<0b0010, "8"> { let Inst{4} = 0; }
451def VLD3LNd16_UPD : VLD3LNWB<0b0110, "16"> { let Inst{5-4} = 0b00; }
452def VLD3LNd32_UPD : VLD3LNWB<0b1010, "32"> { let Inst{6-4} = 0b000; }
453
454def VLD3LNq16_UPD : VLD3LNWB<0b0110, "16"> { let Inst{5-4} = 0b10; }
455def VLD3LNq32_UPD : VLD3LNWB<0b1010, "32"> { let Inst{6-4} = 0b100; }
456
Bob Wilson243fcc52009-09-01 04:26:28 +0000457// VLD4LN : Vector Load (single 4-element structure to one lane)
Bob Wilson95808322010-03-18 20:18:39 +0000458class VLD4LN<bits<4> op11_8, string Dt>
Bob Wilson41315282010-03-20 20:39:53 +0000459 : NLdSt<1, 0b10, op11_8, {?,?,?,?},
460 (outs DPR:$dst1, DPR:$dst2, DPR:$dst3, DPR:$dst4),
461 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4,
462 nohash_imm:$lane), IIC_VLD4, "vld4", Dt,
Bob Wilson9fedc332010-01-18 01:24:43 +0000463 "\\{$dst1[$lane], $dst2[$lane], $dst3[$lane], $dst4[$lane]\\}, $addr",
Bob Wilson41315282010-03-20 20:39:53 +0000464 "$src1 = $dst1, $src2 = $dst2, $src3 = $dst3, $src4 = $dst4", []>;
Bob Wilson243fcc52009-09-01 04:26:28 +0000465
Bob Wilson95808322010-03-18 20:18:39 +0000466def VLD4LNd8 : VLD4LN<0b0011, "8">;
467def VLD4LNd16 : VLD4LN<0b0111, "16"> { let Inst{5} = 0; }
468def VLD4LNd32 : VLD4LN<0b1011, "32"> { let Inst{6} = 0; }
Bob Wilson62e053e2009-10-08 22:53:57 +0000469
Bob Wilson41315282010-03-20 20:39:53 +0000470// ...with double-spaced registers:
Bob Wilson95ffecd2010-03-20 18:35:24 +0000471def VLD4LNq16 : VLD4LN<0b0111, "16"> { let Inst{5} = 1; }
472def VLD4LNq32 : VLD4LN<0b1011, "32"> { let Inst{6} = 1; }
Bob Wilson62e053e2009-10-08 22:53:57 +0000473
Bob Wilson41315282010-03-20 20:39:53 +0000474// ...alternate versions to be allocated odd register numbers:
Bob Wilson95ffecd2010-03-20 18:35:24 +0000475def VLD4LNq16odd : VLD4LN<0b0111, "16"> { let Inst{5} = 1; }
476def VLD4LNq32odd : VLD4LN<0b1011, "32"> { let Inst{6} = 1; }
Bob Wilsonb07c1712009-10-07 21:53:04 +0000477
Bob Wilsona1023642010-03-20 20:47:18 +0000478// ...with address register writeback:
479class VLD4LNWB<bits<4> op11_8, string Dt>
480 : NLdSt<1, 0b10, op11_8, {?,?,?,?},
481 (outs DPR:$dst1, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000482 (ins addrmode6:$addr, am6offset:$offset,
Bob Wilsona1023642010-03-20 20:47:18 +0000483 DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4, nohash_imm:$lane),
484 IIC_VLD4, "vld4", Dt,
Bob Wilson226036e2010-03-20 22:13:40 +0000485"\\{$dst1[$lane], $dst2[$lane], $dst3[$lane], $dst4[$lane]\\}, $addr$offset",
Bob Wilsona1023642010-03-20 20:47:18 +0000486"$src1 = $dst1, $src2 = $dst2, $src3 = $dst3, $src4 = $dst4, $addr.addr = $wb",
487 []>;
488
489def VLD4LNd8_UPD : VLD4LNWB<0b0011, "8">;
490def VLD4LNd16_UPD : VLD4LNWB<0b0111, "16"> { let Inst{5} = 0; }
491def VLD4LNd32_UPD : VLD4LNWB<0b1011, "32"> { let Inst{6} = 0; }
492
493def VLD4LNq16_UPD : VLD4LNWB<0b0111, "16"> { let Inst{5} = 1; }
494def VLD4LNq32_UPD : VLD4LNWB<0b1011, "32"> { let Inst{6} = 1; }
495
Bob Wilsonb07c1712009-10-07 21:53:04 +0000496// VLD1DUP : Vector Load (single element to all lanes)
497// VLD2DUP : Vector Load (single 2-element structure to all lanes)
498// VLD3DUP : Vector Load (single 3-element structure to all lanes)
499// VLD4DUP : Vector Load (single 4-element structure to all lanes)
500// FIXME: Not yet implemented.
Evan Cheng0d92f5f2009-10-01 08:22:27 +0000501} // mayLoad = 1, hasExtraDefRegAllocReq = 1
Bob Wilsondbd3c0e2009-08-12 00:49:01 +0000502
Bob Wilsonb36ec862009-08-06 18:47:44 +0000503// VST1 : Vector Store (multiple single elements)
Bob Wilson95808322010-03-18 20:18:39 +0000504class VST1D<bits<4> op7_4, string Dt, ValueType Ty>
Bob Wilsonb07c1712009-10-07 21:53:04 +0000505 : NLdSt<0,0b00,0b0111,op7_4, (outs), (ins addrmode6:$addr, DPR:$src), IIC_VST,
Bob Wilson95808322010-03-18 20:18:39 +0000506 "vst1", Dt, "\\{$src\\}, $addr", "",
507 [(int_arm_neon_vst1 addrmode6:$addr, (Ty DPR:$src))]>;
508class VST1Q<bits<4> op7_4, string Dt, ValueType Ty>
Bob Wilsonb07c1712009-10-07 21:53:04 +0000509 : NLdSt<0,0b00,0b1010,op7_4, (outs), (ins addrmode6:$addr, QPR:$src), IIC_VST,
Bob Wilson95808322010-03-18 20:18:39 +0000510 "vst1", Dt, "${src:dregpair}, $addr", "",
511 [(int_arm_neon_vst1 addrmode6:$addr, (Ty QPR:$src))]>;
Bob Wilsonb36ec862009-08-06 18:47:44 +0000512
Evan Cheng0d92f5f2009-10-01 08:22:27 +0000513let hasExtraSrcRegAllocReq = 1 in {
Bob Wilson95808322010-03-18 20:18:39 +0000514def VST1d8 : VST1D<0b0000, "8", v8i8>;
515def VST1d16 : VST1D<0b0100, "16", v4i16>;
516def VST1d32 : VST1D<0b1000, "32", v2i32>;
517def VST1df : VST1D<0b1000, "32", v2f32>;
518def VST1d64 : VST1D<0b1100, "64", v1i64>;
Bob Wilsonb36ec862009-08-06 18:47:44 +0000519
Bob Wilson95808322010-03-18 20:18:39 +0000520def VST1q8 : VST1Q<0b0000, "8", v16i8>;
521def VST1q16 : VST1Q<0b0100, "16", v8i16>;
522def VST1q32 : VST1Q<0b1000, "32", v4i32>;
523def VST1qf : VST1Q<0b1000, "32", v4f32>;
524def VST1q64 : VST1Q<0b1100, "64", v2i64>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +0000525} // hasExtraSrcRegAllocReq
Bob Wilsonb36ec862009-08-06 18:47:44 +0000526
Bob Wilson25eb5012010-03-20 20:54:36 +0000527let mayStore = 1, hasExtraSrcRegAllocReq = 1 in {
528
529// ...with address register writeback:
530class VST1DWB<bits<4> op7_4, string Dt>
531 : NLdSt<0, 0b00, 0b0111, op7_4, (outs GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000532 (ins addrmode6:$addr, am6offset:$offset, DPR:$src), IIC_VST,
533 "vst1", Dt, "\\{$src\\}, $addr$offset", "$addr.addr = $wb", []>;
Bob Wilson25eb5012010-03-20 20:54:36 +0000534class VST1QWB<bits<4> op7_4, string Dt>
535 : NLdSt<0, 0b00, 0b1010, op7_4, (outs GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000536 (ins addrmode6:$addr, am6offset:$offset, QPR:$src), IIC_VST,
537 "vst1", Dt, "${src:dregpair}, $addr$offset", "$addr.addr = $wb", []>;
Bob Wilson25eb5012010-03-20 20:54:36 +0000538
539def VST1d8_UPD : VST1DWB<0b0000, "8">;
540def VST1d16_UPD : VST1DWB<0b0100, "16">;
541def VST1d32_UPD : VST1DWB<0b1000, "32">;
542def VST1d64_UPD : VST1DWB<0b1100, "64">;
543
544def VST1q8_UPD : VST1QWB<0b0000, "8">;
545def VST1q16_UPD : VST1QWB<0b0100, "16">;
546def VST1q32_UPD : VST1QWB<0b1000, "32">;
547def VST1q64_UPD : VST1QWB<0b1100, "64">;
548
Johnny Chenf50e83f2010-02-24 02:57:20 +0000549// These (dreg triple/quadruple) are for disassembly only.
Bob Wilson95808322010-03-18 20:18:39 +0000550class VST1D3<bits<4> op7_4, string Dt>
Johnny Chenf50e83f2010-02-24 02:57:20 +0000551 : NLdSt<0, 0b00, 0b0110, op7_4, (outs),
Bob Wilson667a13e2010-03-20 19:57:03 +0000552 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3),
553 IIC_VST, "vst1", Dt, "\\{$src1, $src2, $src3\\}, $addr", "",
Johnny Chenf50e83f2010-02-24 02:57:20 +0000554 [/* For disassembly only; pattern left blank */]>;
Bob Wilson95808322010-03-18 20:18:39 +0000555class VST1D4<bits<4> op7_4, string Dt>
Johnny Chenf50e83f2010-02-24 02:57:20 +0000556 : NLdSt<0, 0b00, 0b0010, op7_4, (outs),
557 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4),
Bob Wilson95808322010-03-18 20:18:39 +0000558 IIC_VST, "vst1", Dt, "\\{$src1, $src2, $src3, $src4\\}, $addr", "",
Johnny Chenf50e83f2010-02-24 02:57:20 +0000559 [/* For disassembly only; pattern left blank */]>;
560
Bob Wilson95808322010-03-18 20:18:39 +0000561def VST1d8T : VST1D3<0b0000, "8">;
562def VST1d16T : VST1D3<0b0100, "16">;
563def VST1d32T : VST1D3<0b1000, "32">;
Bob Wilson667a13e2010-03-20 19:57:03 +0000564// VST1d64T : implemented as VST3d64
Johnny Chenf50e83f2010-02-24 02:57:20 +0000565
Bob Wilson95808322010-03-18 20:18:39 +0000566def VST1d8Q : VST1D4<0b0000, "8">;
567def VST1d16Q : VST1D4<0b0100, "16">;
568def VST1d32Q : VST1D4<0b1000, "32">;
Bob Wilson667a13e2010-03-20 19:57:03 +0000569// VST1d64Q : implemented as VST4d64
Johnny Chenf50e83f2010-02-24 02:57:20 +0000570
Bob Wilson25eb5012010-03-20 20:54:36 +0000571// ...with address register writeback:
572class VST1D3WB<bits<4> op7_4, string Dt>
573 : NLdSt<0, 0b00, 0b0110, op7_4, (outs GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000574 (ins addrmode6:$addr, am6offset:$offset,
Bob Wilson25eb5012010-03-20 20:54:36 +0000575 DPR:$src1, DPR:$src2, DPR:$src3),
Bob Wilson226036e2010-03-20 22:13:40 +0000576 IIC_VST, "vst1", Dt, "\\{$src1, $src2, $src3\\}, $addr$offset",
Bob Wilson25eb5012010-03-20 20:54:36 +0000577 "$addr.addr = $wb",
578 [/* For disassembly only; pattern left blank */]>;
579class VST1D4WB<bits<4> op7_4, string Dt>
580 : NLdSt<0, 0b00, 0b0010, op7_4, (outs GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000581 (ins addrmode6:$addr, am6offset:$offset,
Bob Wilson25eb5012010-03-20 20:54:36 +0000582 DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4),
Bob Wilson226036e2010-03-20 22:13:40 +0000583 IIC_VST, "vst1", Dt, "\\{$src1, $src2, $src3, $src4\\}, $addr$offset",
Bob Wilson25eb5012010-03-20 20:54:36 +0000584 "$addr.addr = $wb",
585 [/* For disassembly only; pattern left blank */]>;
586
587def VST1d8T_UPD : VST1D3WB<0b0000, "8">;
588def VST1d16T_UPD : VST1D3WB<0b0100, "16">;
589def VST1d32T_UPD : VST1D3WB<0b1000, "32">;
590// VST1d64T_UPD : implemented as VST3d64_UPD
591
592def VST1d8Q_UPD : VST1D4WB<0b0000, "8">;
593def VST1d16Q_UPD : VST1D4WB<0b0100, "16">;
594def VST1d32Q_UPD : VST1D4WB<0b1000, "32">;
595// VST1d64Q_UPD : implemented as VST4d64_UPD
Bob Wilson9f7d60f2009-08-12 17:04:56 +0000596
Bob Wilsonb36ec862009-08-06 18:47:44 +0000597// VST2 : Vector Store (multiple 2-element structures)
Bob Wilson068b18b2010-03-20 21:15:48 +0000598class VST2D<bits<4> op11_8, bits<4> op7_4, string Dt>
599 : NLdSt<0, 0b00, op11_8, op7_4, (outs),
600 (ins addrmode6:$addr, DPR:$src1, DPR:$src2),
601 IIC_VST, "vst2", Dt, "\\{$src1, $src2\\}, $addr", "", []>;
Bob Wilson95808322010-03-18 20:18:39 +0000602class VST2Q<bits<4> op7_4, string Dt>
Bob Wilson068b18b2010-03-20 21:15:48 +0000603 : NLdSt<0, 0b00, 0b0011, op7_4, (outs),
Bob Wilsonb07c1712009-10-07 21:53:04 +0000604 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4),
Bob Wilson95808322010-03-18 20:18:39 +0000605 IIC_VST, "vst2", Dt, "\\{$src1, $src2, $src3, $src4\\}, $addr",
Bob Wilsond2855752009-10-07 18:47:39 +0000606 "", []>;
Bob Wilsonb36ec862009-08-06 18:47:44 +0000607
Bob Wilson068b18b2010-03-20 21:15:48 +0000608def VST2d8 : VST2D<0b1000, 0b0000, "8">;
609def VST2d16 : VST2D<0b1000, 0b0100, "16">;
610def VST2d32 : VST2D<0b1000, 0b1000, "32">;
Bob Wilson24e04c52009-10-08 00:21:01 +0000611def VST2d64 : NLdSt<0,0b00,0b1010,0b1100, (outs),
612 (ins addrmode6:$addr, DPR:$src1, DPR:$src2), IIC_VST,
Bob Wilson9fedc332010-01-18 01:24:43 +0000613 "vst1", "64", "\\{$src1, $src2\\}, $addr", "", []>;
Bob Wilsonb36ec862009-08-06 18:47:44 +0000614
Bob Wilson95808322010-03-18 20:18:39 +0000615def VST2q8 : VST2Q<0b0000, "8">;
616def VST2q16 : VST2Q<0b0100, "16">;
617def VST2q32 : VST2Q<0b1000, "32">;
Bob Wilsond2855752009-10-07 18:47:39 +0000618
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000619// ...with address register writeback:
620class VST2DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
621 : NLdSt<0, 0b00, op11_8, op7_4, (outs GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000622 (ins addrmode6:$addr, am6offset:$offset, DPR:$src1, DPR:$src2),
623 IIC_VST, "vst2", Dt, "\\{$src1, $src2\\}, $addr$offset",
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000624 "$addr.addr = $wb", []>;
625class VST2QWB<bits<4> op7_4, string Dt>
626 : NLdSt<0, 0b00, 0b0011, op7_4, (outs GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000627 (ins addrmode6:$addr, am6offset:$offset,
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000628 DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4),
Bob Wilson226036e2010-03-20 22:13:40 +0000629 IIC_VST, "vst2", Dt, "\\{$src1, $src2, $src3, $src4\\}, $addr$offset",
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000630 "$addr.addr = $wb", []>;
631
632def VST2d8_UPD : VST2DWB<0b1000, 0b0000, "8">;
633def VST2d16_UPD : VST2DWB<0b1000, 0b0100, "16">;
634def VST2d32_UPD : VST2DWB<0b1000, 0b1000, "32">;
635def VST2d64_UPD : NLdSt<0,0b00,0b1010,0b1100, (outs GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000636 (ins addrmode6:$addr, am6offset:$offset,
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000637 DPR:$src1, DPR:$src2), IIC_VST,
Bob Wilson226036e2010-03-20 22:13:40 +0000638 "vst1", "64", "\\{$src1, $src2\\}, $addr$offset",
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000639 "$addr.addr = $wb", []>;
640
641def VST2q8_UPD : VST2QWB<0b0000, "8">;
642def VST2q16_UPD : VST2QWB<0b0100, "16">;
643def VST2q32_UPD : VST2QWB<0b1000, "32">;
644
Bob Wilson068b18b2010-03-20 21:15:48 +0000645// ...with double-spaced registers (for disassembly only):
646def VST2b8 : VST2D<0b1001, 0b0000, "8">;
647def VST2b16 : VST2D<0b1001, 0b0100, "16">;
648def VST2b32 : VST2D<0b1001, 0b1000, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000649def VST2b8_UPD : VST2DWB<0b1001, 0b0000, "8">;
650def VST2b16_UPD : VST2DWB<0b1001, 0b0100, "16">;
651def VST2b32_UPD : VST2DWB<0b1001, 0b1000, "32">;
Johnny Chenf50e83f2010-02-24 02:57:20 +0000652
Bob Wilsonb36ec862009-08-06 18:47:44 +0000653// VST3 : Vector Store (multiple 3-element structures)
Bob Wilson068b18b2010-03-20 21:15:48 +0000654class VST3D<bits<4> op11_8, bits<4> op7_4, string Dt>
655 : NLdSt<0, 0b00, op11_8, op7_4, (outs),
Bob Wilsonb07c1712009-10-07 21:53:04 +0000656 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3), IIC_VST,
Bob Wilson95808322010-03-18 20:18:39 +0000657 "vst3", Dt, "\\{$src1, $src2, $src3\\}, $addr", "", []>;
Bob Wilsonb36ec862009-08-06 18:47:44 +0000658
Bob Wilson068b18b2010-03-20 21:15:48 +0000659def VST3d8 : VST3D<0b0100, 0b0000, "8">;
660def VST3d16 : VST3D<0b0100, 0b0100, "16">;
661def VST3d32 : VST3D<0b0100, 0b1000, "32">;
Bob Wilson5adf60c2009-10-08 00:28:28 +0000662def VST3d64 : NLdSt<0,0b00,0b0110,0b1100, (outs),
663 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3),
664 IIC_VST,
Bob Wilson9fedc332010-01-18 01:24:43 +0000665 "vst1", "64", "\\{$src1, $src2, $src3\\}, $addr", "", []>;
Bob Wilsonb36ec862009-08-06 18:47:44 +0000666
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000667// ...with address register writeback:
668class VST3DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
669 : NLdSt<0, 0b00, op11_8, op7_4, (outs GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000670 (ins addrmode6:$addr, am6offset:$offset,
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000671 DPR:$src1, DPR:$src2, DPR:$src3), IIC_VST,
Bob Wilson226036e2010-03-20 22:13:40 +0000672 "vst3", Dt, "\\{$src1, $src2, $src3\\}, $addr$offset",
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000673 "$addr.addr = $wb", []>;
674
675def VST3d8_UPD : VST3DWB<0b0100, 0b0000, "8">;
676def VST3d16_UPD : VST3DWB<0b0100, 0b0100, "16">;
677def VST3d32_UPD : VST3DWB<0b0100, 0b1000, "32">;
678def VST3d64_UPD : NLdSt<0,0b00,0b0110,0b1100, (outs GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000679 (ins addrmode6:$addr, am6offset:$offset,
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000680 DPR:$src1, DPR:$src2, DPR:$src3), IIC_VST,
Bob Wilson226036e2010-03-20 22:13:40 +0000681 "vst1", "64", "\\{$src1, $src2, $src3\\}, $addr$offset",
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000682 "$addr.addr = $wb", []>;
683
684// ...with double-spaced registers (non-updating versions for disassembly only):
Bob Wilson068b18b2010-03-20 21:15:48 +0000685def VST3q8 : VST3D<0b0101, 0b0000, "8">;
686def VST3q16 : VST3D<0b0101, 0b0100, "16">;
687def VST3q32 : VST3D<0b0101, 0b1000, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000688def VST3q8_UPD : VST3DWB<0b0101, 0b0000, "8">;
689def VST3q16_UPD : VST3DWB<0b0101, 0b0100, "16">;
690def VST3q32_UPD : VST3DWB<0b0101, 0b1000, "32">;
Bob Wilson068b18b2010-03-20 21:15:48 +0000691
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000692// ...alternate versions to be allocated odd register numbers:
693def VST3q8odd_UPD : VST3DWB<0b0101, 0b0000, "8">;
694def VST3q16odd_UPD : VST3DWB<0b0101, 0b0100, "16">;
695def VST3q32odd_UPD : VST3DWB<0b0101, 0b1000, "32">;
Bob Wilson66a70632009-10-07 20:30:08 +0000696
Bob Wilsonb36ec862009-08-06 18:47:44 +0000697// VST4 : Vector Store (multiple 4-element structures)
Bob Wilson068b18b2010-03-20 21:15:48 +0000698class VST4D<bits<4> op11_8, bits<4> op7_4, string Dt>
699 : NLdSt<0, 0b00, op11_8, op7_4, (outs),
Bob Wilsonb07c1712009-10-07 21:53:04 +0000700 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4),
Bob Wilson95808322010-03-18 20:18:39 +0000701 IIC_VST, "vst4", Dt, "\\{$src1, $src2, $src3, $src4\\}, $addr",
Bob Wilson2a9df472009-08-25 17:46:06 +0000702 "", []>;
Bob Wilsonb36ec862009-08-06 18:47:44 +0000703
Bob Wilson068b18b2010-03-20 21:15:48 +0000704def VST4d8 : VST4D<0b0000, 0b0000, "8">;
705def VST4d16 : VST4D<0b0000, 0b0100, "16">;
706def VST4d32 : VST4D<0b0000, 0b1000, "32">;
Bob Wilsondeb31412009-10-08 05:18:18 +0000707def VST4d64 : NLdSt<0,0b00,0b0010,0b1100, (outs),
708 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3,
709 DPR:$src4), IIC_VST,
Bob Wilson9fedc332010-01-18 01:24:43 +0000710 "vst1", "64", "\\{$src1, $src2, $src3, $src4\\}, $addr",
711 "", []>;
Bob Wilson8a3198b2009-09-01 18:51:56 +0000712
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000713// ...with address register writeback:
714class VST4DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
715 : NLdSt<0, 0b00, op11_8, op7_4, (outs GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000716 (ins addrmode6:$addr, am6offset:$offset,
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000717 DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4), IIC_VST,
Bob Wilson226036e2010-03-20 22:13:40 +0000718 "vst4", Dt, "\\{$src1, $src2, $src3, $src4\\}, $addr$offset",
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000719 "$addr.addr = $wb", []>;
720
721def VST4d8_UPD : VST4DWB<0b0000, 0b0000, "8">;
722def VST4d16_UPD : VST4DWB<0b0000, 0b0100, "16">;
723def VST4d32_UPD : VST4DWB<0b0000, 0b1000, "32">;
724def VST4d64_UPD : NLdSt<0,0b00,0b0010,0b1100, (outs GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000725 (ins addrmode6:$addr, am6offset:$offset,
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000726 DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4), IIC_VST,
727 "vst1", "64",
Bob Wilson226036e2010-03-20 22:13:40 +0000728 "\\{$src1, $src2, $src3, $src4\\}, $addr$offset",
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000729 "$addr.addr = $wb", []>;
730
731// ...with double-spaced registers (non-updating versions for disassembly only):
Bob Wilson068b18b2010-03-20 21:15:48 +0000732def VST4q8 : VST4D<0b0001, 0b0000, "8">;
733def VST4q16 : VST4D<0b0001, 0b0100, "16">;
734def VST4q32 : VST4D<0b0001, 0b1000, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000735def VST4q8_UPD : VST4DWB<0b0001, 0b0000, "8">;
736def VST4q16_UPD : VST4DWB<0b0001, 0b0100, "16">;
737def VST4q32_UPD : VST4DWB<0b0001, 0b1000, "32">;
Bob Wilson068b18b2010-03-20 21:15:48 +0000738
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000739// ...alternate versions to be allocated odd register numbers:
740def VST4q8odd_UPD : VST4DWB<0b0001, 0b0000, "8">;
741def VST4q16odd_UPD : VST4DWB<0b0001, 0b0100, "16">;
742def VST4q32odd_UPD : VST4DWB<0b0001, 0b1000, "32">;
Bob Wilsonb07c1712009-10-07 21:53:04 +0000743
744// VST1LN : Vector Store (single element from one lane)
745// FIXME: Not yet implemented.
Bob Wilson63c90632009-10-07 20:49:18 +0000746
Bob Wilson8a3198b2009-09-01 18:51:56 +0000747// VST2LN : Vector Store (single 2-element structure from one lane)
Bob Wilson95808322010-03-18 20:18:39 +0000748class VST2LN<bits<4> op11_8, string Dt>
Bob Wilson41315282010-03-20 20:39:53 +0000749 : NLdSt<1, 0b00, op11_8, {?,?,?,?}, (outs),
Bob Wilson9abe19d2010-02-17 00:31:29 +0000750 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, nohash_imm:$lane),
Bob Wilson95808322010-03-18 20:18:39 +0000751 IIC_VST, "vst2", Dt, "\\{$src1[$lane], $src2[$lane]\\}, $addr",
Bob Wilson9abe19d2010-02-17 00:31:29 +0000752 "", []>;
Bob Wilson8a3198b2009-09-01 18:51:56 +0000753
Bob Wilson95808322010-03-18 20:18:39 +0000754def VST2LNd8 : VST2LN<0b0001, "8">;
755def VST2LNd16 : VST2LN<0b0101, "16"> { let Inst{5} = 0; }
756def VST2LNd32 : VST2LN<0b1001, "32"> { let Inst{6} = 0; }
Bob Wilsonc5c6edb2009-10-08 23:38:24 +0000757
Bob Wilson41315282010-03-20 20:39:53 +0000758// ...with double-spaced registers:
Bob Wilson95ffecd2010-03-20 18:35:24 +0000759def VST2LNq16 : VST2LN<0b0101, "16"> { let Inst{5} = 1; }
760def VST2LNq32 : VST2LN<0b1001, "32"> { let Inst{6} = 1; }
Bob Wilsonc5c6edb2009-10-08 23:38:24 +0000761
Bob Wilson41315282010-03-20 20:39:53 +0000762// ...alternate versions to be allocated odd register numbers:
Bob Wilson95ffecd2010-03-20 18:35:24 +0000763def VST2LNq16odd : VST2LN<0b0101, "16"> { let Inst{5} = 1; }
764def VST2LNq32odd : VST2LN<0b1001, "32"> { let Inst{6} = 1; }
Bob Wilson8a3198b2009-09-01 18:51:56 +0000765
Bob Wilsond5fadaf2010-03-20 21:57:36 +0000766// ...with address register writeback:
767class VST2LNWB<bits<4> op11_8, string Dt>
768 : NLdSt<1, 0b00, op11_8, {?,?,?,?}, (outs GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000769 (ins addrmode6:$addr, am6offset:$offset,
Bob Wilsond5fadaf2010-03-20 21:57:36 +0000770 DPR:$src1, DPR:$src2, nohash_imm:$lane), IIC_VST, "vst2", Dt,
Bob Wilson226036e2010-03-20 22:13:40 +0000771 "\\{$src1[$lane], $src2[$lane]\\}, $addr$offset",
Bob Wilsond5fadaf2010-03-20 21:57:36 +0000772 "$addr.addr = $wb", []>;
773
774def VST2LNd8_UPD : VST2LNWB<0b0001, "8">;
775def VST2LNd16_UPD : VST2LNWB<0b0101, "16"> { let Inst{5} = 0; }
776def VST2LNd32_UPD : VST2LNWB<0b1001, "32"> { let Inst{6} = 0; }
777
778def VST2LNq16_UPD : VST2LNWB<0b0101, "16"> { let Inst{5} = 1; }
779def VST2LNq32_UPD : VST2LNWB<0b1001, "32"> { let Inst{6} = 1; }
780
Bob Wilson8a3198b2009-09-01 18:51:56 +0000781// VST3LN : Vector Store (single 3-element structure from one lane)
Bob Wilson95808322010-03-18 20:18:39 +0000782class VST3LN<bits<4> op11_8, string Dt>
Bob Wilson41315282010-03-20 20:39:53 +0000783 : NLdSt<1, 0b00, op11_8, {?,?,?,?}, (outs),
Bob Wilson9abe19d2010-02-17 00:31:29 +0000784 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3,
Bob Wilson95808322010-03-18 20:18:39 +0000785 nohash_imm:$lane), IIC_VST, "vst3", Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +0000786 "\\{$src1[$lane], $src2[$lane], $src3[$lane]\\}, $addr", "", []>;
Bob Wilson8a3198b2009-09-01 18:51:56 +0000787
Bob Wilson95808322010-03-18 20:18:39 +0000788def VST3LNd8 : VST3LN<0b0010, "8"> { let Inst{4} = 0; }
789def VST3LNd16 : VST3LN<0b0110, "16"> { let Inst{5-4} = 0b00; }
790def VST3LNd32 : VST3LN<0b1010, "32"> { let Inst{6-4} = 0b000; }
Bob Wilson8cdb2692009-10-08 23:51:31 +0000791
Bob Wilson41315282010-03-20 20:39:53 +0000792// ...with double-spaced registers:
Bob Wilson95ffecd2010-03-20 18:35:24 +0000793def VST3LNq16 : VST3LN<0b0110, "16"> { let Inst{5-4} = 0b10; }
794def VST3LNq32 : VST3LN<0b1010, "32"> { let Inst{6-4} = 0b100; }
Bob Wilson8cdb2692009-10-08 23:51:31 +0000795
Bob Wilson41315282010-03-20 20:39:53 +0000796// ...alternate versions to be allocated odd register numbers:
Bob Wilson95ffecd2010-03-20 18:35:24 +0000797def VST3LNq16odd : VST3LN<0b0110, "16"> { let Inst{5-4} = 0b10; }
798def VST3LNq32odd : VST3LN<0b1010, "32"> { let Inst{6-4} = 0b100; }
Bob Wilson8a3198b2009-09-01 18:51:56 +0000799
Bob Wilsond5fadaf2010-03-20 21:57:36 +0000800// ...with address register writeback:
801class VST3LNWB<bits<4> op11_8, string Dt>
802 : NLdSt<1, 0b00, op11_8, {?,?,?,?}, (outs GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000803 (ins addrmode6:$addr, am6offset:$offset,
Bob Wilsond5fadaf2010-03-20 21:57:36 +0000804 DPR:$src1, DPR:$src2, DPR:$src3, nohash_imm:$lane),
805 IIC_VST, "vst3", Dt,
Bob Wilson226036e2010-03-20 22:13:40 +0000806 "\\{$src1[$lane], $src2[$lane], $src3[$lane]\\}, $addr$offset",
Bob Wilsond5fadaf2010-03-20 21:57:36 +0000807 "$addr.addr = $wb", []>;
808
809def VST3LNd8_UPD : VST3LNWB<0b0010, "8"> { let Inst{4} = 0; }
810def VST3LNd16_UPD : VST3LNWB<0b0110, "16"> { let Inst{5-4} = 0b00; }
811def VST3LNd32_UPD : VST3LNWB<0b1010, "32"> { let Inst{6-4} = 0b000; }
812
813def VST3LNq16_UPD : VST3LNWB<0b0110, "16"> { let Inst{5-4} = 0b10; }
814def VST3LNq32_UPD : VST3LNWB<0b1010, "32"> { let Inst{6-4} = 0b100; }
815
Bob Wilson8a3198b2009-09-01 18:51:56 +0000816// VST4LN : Vector Store (single 4-element structure from one lane)
Bob Wilson95808322010-03-18 20:18:39 +0000817class VST4LN<bits<4> op11_8, string Dt>
Bob Wilson41315282010-03-20 20:39:53 +0000818 : NLdSt<1, 0b00, op11_8, {?,?,?,?}, (outs),
Bob Wilson9abe19d2010-02-17 00:31:29 +0000819 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4,
Bob Wilson95808322010-03-18 20:18:39 +0000820 nohash_imm:$lane), IIC_VST, "vst4", Dt,
Bob Wilson9fedc332010-01-18 01:24:43 +0000821 "\\{$src1[$lane], $src2[$lane], $src3[$lane], $src4[$lane]\\}, $addr",
Bob Wilson9abe19d2010-02-17 00:31:29 +0000822 "", []>;
Bob Wilson8a3198b2009-09-01 18:51:56 +0000823
Bob Wilson95808322010-03-18 20:18:39 +0000824def VST4LNd8 : VST4LN<0b0011, "8">;
825def VST4LNd16 : VST4LN<0b0111, "16"> { let Inst{5} = 0; }
826def VST4LNd32 : VST4LN<0b1011, "32"> { let Inst{6} = 0; }
Bob Wilson56311392009-10-09 00:01:36 +0000827
Bob Wilson41315282010-03-20 20:39:53 +0000828// ...with double-spaced registers:
Bob Wilson95ffecd2010-03-20 18:35:24 +0000829def VST4LNq16 : VST4LN<0b0111, "16"> { let Inst{5} = 1; }
830def VST4LNq32 : VST4LN<0b1011, "32"> { let Inst{6} = 1; }
Bob Wilson56311392009-10-09 00:01:36 +0000831
Bob Wilson41315282010-03-20 20:39:53 +0000832// ...alternate versions to be allocated odd register numbers:
Bob Wilson95ffecd2010-03-20 18:35:24 +0000833def VST4LNq16odd : VST4LN<0b0111, "16"> { let Inst{5} = 1; }
834def VST4LNq32odd : VST4LN<0b1011, "32"> { let Inst{6} = 1; }
Bob Wilson56311392009-10-09 00:01:36 +0000835
Bob Wilsond5fadaf2010-03-20 21:57:36 +0000836// ...with address register writeback:
837class VST4LNWB<bits<4> op11_8, string Dt>
838 : NLdSt<1, 0b00, op11_8, {?,?,?,?}, (outs GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000839 (ins addrmode6:$addr, am6offset:$offset,
Bob Wilsond5fadaf2010-03-20 21:57:36 +0000840 DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4, nohash_imm:$lane),
841 IIC_VST, "vst4", Dt,
Bob Wilson226036e2010-03-20 22:13:40 +0000842 "\\{$src1[$lane], $src2[$lane], $src3[$lane], $src4[$lane]\\}, $addr$offset",
Bob Wilsond5fadaf2010-03-20 21:57:36 +0000843 "$addr.addr = $wb", []>;
844
845def VST4LNd8_UPD : VST4LNWB<0b0011, "8">;
846def VST4LNd16_UPD : VST4LNWB<0b0111, "16"> { let Inst{5} = 0; }
847def VST4LNd32_UPD : VST4LNWB<0b1011, "32"> { let Inst{6} = 0; }
848
849def VST4LNq16_UPD : VST4LNWB<0b0111, "16"> { let Inst{5} = 1; }
850def VST4LNq32_UPD : VST4LNWB<0b1011, "32"> { let Inst{6} = 1; }
851
Evan Cheng0d92f5f2009-10-01 08:22:27 +0000852} // mayStore = 1, hasExtraSrcRegAllocReq = 1
Bob Wilsonb36ec862009-08-06 18:47:44 +0000853
Bob Wilson205a5ca2009-07-08 18:11:30 +0000854
Bob Wilson5bafff32009-06-22 23:27:02 +0000855//===----------------------------------------------------------------------===//
856// NEON pattern fragments
857//===----------------------------------------------------------------------===//
858
859// Extract D sub-registers of Q registers.
860// (arm_dsubreg_0 is 5; arm_dsubreg_1 is 6)
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +0000861def DSubReg_i8_reg : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000862 return CurDAG->getTargetConstant(5 + N->getZExtValue() / 8, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +0000863}]>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +0000864def DSubReg_i16_reg : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000865 return CurDAG->getTargetConstant(5 + N->getZExtValue() / 4, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +0000866}]>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +0000867def DSubReg_i32_reg : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000868 return CurDAG->getTargetConstant(5 + N->getZExtValue() / 2, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +0000869}]>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +0000870def DSubReg_f64_reg : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000871 return CurDAG->getTargetConstant(5 + N->getZExtValue(), MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +0000872}]>;
Anton Korobeynikov69d1c1a2009-09-02 21:21:28 +0000873def DSubReg_f64_other_reg : SDNodeXForm<imm, [{
874 return CurDAG->getTargetConstant(5 + (1 - N->getZExtValue()), MVT::i32);
875}]>;
Bob Wilson5bafff32009-06-22 23:27:02 +0000876
Anton Korobeynikov2324bdc2009-08-28 23:41:26 +0000877// Extract S sub-registers of Q/D registers.
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +0000878// (arm_ssubreg_0 is 1; arm_ssubreg_1 is 2; etc.)
879def SSubReg_f32_reg : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000880 return CurDAG->getTargetConstant(1 + N->getZExtValue(), MVT::i32);
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +0000881}]>;
882
Bob Wilson5bafff32009-06-22 23:27:02 +0000883// Translate lane numbers from Q registers to D subregs.
884def SubReg_i8_lane : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000885 return CurDAG->getTargetConstant(N->getZExtValue() & 7, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +0000886}]>;
887def SubReg_i16_lane : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000888 return CurDAG->getTargetConstant(N->getZExtValue() & 3, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +0000889}]>;
890def SubReg_i32_lane : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000891 return CurDAG->getTargetConstant(N->getZExtValue() & 1, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +0000892}]>;
893
894//===----------------------------------------------------------------------===//
895// Instruction Classes
896//===----------------------------------------------------------------------===//
897
Bob Wilson3c0f96e2010-02-17 22:23:11 +0000898// Basic 2-register operations: single-, double- and quad-register.
899class N2VS<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
900 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
901 string Dt, ValueType ResTy, ValueType OpTy, SDNode OpNode>
902 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4,
903 (outs DPR_VFP2:$dst), (ins DPR_VFP2:$src),
904 IIC_VUNAD, OpcodeStr, Dt, "$dst, $src", "", []>;
Bob Wilson5bafff32009-06-22 23:27:02 +0000905class N2VD<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Bob Wilson3c0f96e2010-02-17 22:23:11 +0000906 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
907 string Dt, ValueType ResTy, ValueType OpTy, SDNode OpNode>
Bob Wilson5bafff32009-06-22 23:27:02 +0000908 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$dst),
Evan Chengf81bf152009-11-23 21:57:23 +0000909 (ins DPR:$src), IIC_VUNAD, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +0000910 [(set DPR:$dst, (ResTy (OpNode (OpTy DPR:$src))))]>;
911class N2VQ<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Bob Wilson3c0f96e2010-02-17 22:23:11 +0000912 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
913 string Dt, ValueType ResTy, ValueType OpTy, SDNode OpNode>
Bob Wilson5bafff32009-06-22 23:27:02 +0000914 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$dst),
Evan Chengf81bf152009-11-23 21:57:23 +0000915 (ins QPR:$src), IIC_VUNAQ, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +0000916 [(set QPR:$dst, (ResTy (OpNode (OpTy QPR:$src))))]>;
917
Bob Wilson69bfbd62010-02-17 22:42:54 +0000918// Basic 2-register intrinsics, both double- and quad-register.
Bob Wilson5bafff32009-06-22 23:27:02 +0000919class N2VDInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
David Goodwin127221f2009-09-23 21:38:08 +0000920 bits<2> op17_16, bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +0000921 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +0000922 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
923 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$dst),
Evan Chengf81bf152009-11-23 21:57:23 +0000924 (ins DPR:$src), itin, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +0000925 [(set DPR:$dst, (ResTy (IntOp (OpTy DPR:$src))))]>;
926class N2VQInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
David Goodwin127221f2009-09-23 21:38:08 +0000927 bits<2> op17_16, bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +0000928 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +0000929 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
930 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$dst),
Evan Chengf81bf152009-11-23 21:57:23 +0000931 (ins QPR:$src), itin, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +0000932 [(set QPR:$dst, (ResTy (IntOp (OpTy QPR:$src))))]>;
933
934// Narrow 2-register intrinsics.
935class N2VNInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
936 bits<2> op17_16, bits<5> op11_7, bit op6, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +0000937 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin127221f2009-09-23 21:38:08 +0000938 ValueType TyD, ValueType TyQ, Intrinsic IntOp>
Bob Wilson5bafff32009-06-22 23:27:02 +0000939 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs DPR:$dst),
Evan Chengf81bf152009-11-23 21:57:23 +0000940 (ins QPR:$src), itin, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +0000941 [(set DPR:$dst, (TyD (IntOp (TyQ QPR:$src))))]>;
942
Bob Wilson507df402009-10-21 02:15:46 +0000943// Long 2-register intrinsics (currently only used for VMOVL).
944class N2VLInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
945 bits<2> op17_16, bits<5> op11_7, bit op6, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +0000946 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin127221f2009-09-23 21:38:08 +0000947 ValueType TyQ, ValueType TyD, Intrinsic IntOp>
Bob Wilson507df402009-10-21 02:15:46 +0000948 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs QPR:$dst),
Evan Chengf81bf152009-11-23 21:57:23 +0000949 (ins DPR:$src), itin, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +0000950 [(set QPR:$dst, (TyQ (IntOp (TyD DPR:$src))))]>;
951
Bob Wilsonb6ab51e2009-08-08 06:13:25 +0000952// 2-register shuffles (VTRN/VZIP/VUZP), both double- and quad-register.
Evan Chengf81bf152009-11-23 21:57:23 +0000953class N2VDShuffle<bits<2> op19_18, bits<5> op11_7, string OpcodeStr, string Dt>
Bob Wilsonb6ab51e2009-08-08 06:13:25 +0000954 : N2V<0b11, 0b11, op19_18, 0b10, op11_7, 0, 0, (outs DPR:$dst1, DPR:$dst2),
David Goodwin127221f2009-09-23 21:38:08 +0000955 (ins DPR:$src1, DPR:$src2), IIC_VPERMD,
Evan Chengf81bf152009-11-23 21:57:23 +0000956 OpcodeStr, Dt, "$dst1, $dst2",
Johnny Chen6c8648b2010-03-17 23:26:50 +0000957 "$src1 = $dst1, $src2 = $dst2", []>;
David Goodwin127221f2009-09-23 21:38:08 +0000958class N2VQShuffle<bits<2> op19_18, bits<5> op11_7,
Evan Chengf81bf152009-11-23 21:57:23 +0000959 InstrItinClass itin, string OpcodeStr, string Dt>
Bob Wilsonb6ab51e2009-08-08 06:13:25 +0000960 : N2V<0b11, 0b11, op19_18, 0b10, op11_7, 1, 0, (outs QPR:$dst1, QPR:$dst2),
Bob Wilson9abe19d2010-02-17 00:31:29 +0000961 (ins QPR:$src1, QPR:$src2), itin, OpcodeStr, Dt, "$dst1, $dst2",
Johnny Chen6c8648b2010-03-17 23:26:50 +0000962 "$src1 = $dst1, $src2 = $dst2", []>;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +0000963
Bob Wilson3c0f96e2010-02-17 22:23:11 +0000964// Basic 3-register operations: single-, double- and quad-register.
965class N3VS<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
966 string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy,
967 SDNode OpNode, bit Commutable>
968 : N3V<op24, op23, op21_20, op11_8, 0, op4,
969 (outs DPR_VFP2:$dst), (ins DPR_VFP2:$src1, DPR_VFP2:$src2), IIC_VBIND,
970 OpcodeStr, Dt, "$dst, $src1, $src2", "", []> {
971 let isCommutable = Commutable;
972}
973
Bob Wilson5bafff32009-06-22 23:27:02 +0000974class N3VD<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +0000975 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +0000976 ValueType ResTy, ValueType OpTy, SDNode OpNode, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +0000977 : N3V<op24, op23, op21_20, op11_8, 0, op4,
David Goodwin127221f2009-09-23 21:38:08 +0000978 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2), itin,
Evan Chengf81bf152009-11-23 21:57:23 +0000979 OpcodeStr, Dt, "$dst, $src1, $src2", "",
980 [(set DPR:$dst, (ResTy (OpNode (OpTy DPR:$src1), (OpTy DPR:$src2))))]> {
981 let isCommutable = Commutable;
982}
983// Same as N3VD but no data type.
984class N3VDX<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
985 InstrItinClass itin, string OpcodeStr,
986 ValueType ResTy, ValueType OpTy,
987 SDNode OpNode, bit Commutable>
988 : N3VX<op24, op23, op21_20, op11_8, 0, op4,
Bob Wilson9abe19d2010-02-17 00:31:29 +0000989 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2), itin,
990 OpcodeStr, "$dst, $src1, $src2", "",
991 [(set DPR:$dst, (ResTy (OpNode (OpTy DPR:$src1), (OpTy DPR:$src2))))]>{
Bob Wilson5bafff32009-06-22 23:27:02 +0000992 let isCommutable = Commutable;
993}
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000994class N3VDSL<bits<2> op21_20, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +0000995 InstrItinClass itin, string OpcodeStr, string Dt,
996 ValueType Ty, SDNode ShOp>
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000997 : N3V<0, 1, op21_20, op11_8, 1, 0,
998 (outs DPR:$dst), (ins DPR:$src1, DPR_VFP2:$src2, nohash_imm:$lane),
Evan Chengf81bf152009-11-23 21:57:23 +0000999 itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001000 [(set (Ty DPR:$dst),
1001 (Ty (ShOp (Ty DPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00001002 (Ty (NEONvduplane (Ty DPR_VFP2:$src2), imm:$lane)))))]>{
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001003 let isCommutable = 0;
1004}
1005class N3VDSL16<bits<2> op21_20, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00001006 string OpcodeStr, string Dt, ValueType Ty, SDNode ShOp>
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001007 : N3V<0, 1, op21_20, op11_8, 1, 0,
1008 (outs DPR:$dst), (ins DPR:$src1, DPR_8:$src2, nohash_imm:$lane),
Bob Wilson9abe19d2010-02-17 00:31:29 +00001009 IIC_VMULi16D, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001010 [(set (Ty DPR:$dst),
1011 (Ty (ShOp (Ty DPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00001012 (Ty (NEONvduplane (Ty DPR_8:$src2), imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001013 let isCommutable = 0;
1014}
1015
Bob Wilson5bafff32009-06-22 23:27:02 +00001016class N3VQ<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001017 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001018 ValueType ResTy, ValueType OpTy, SDNode OpNode, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +00001019 : N3V<op24, op23, op21_20, op11_8, 1, op4,
David Goodwin127221f2009-09-23 21:38:08 +00001020 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2), itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001021 OpcodeStr, Dt, "$dst, $src1, $src2", "",
1022 [(set QPR:$dst, (ResTy (OpNode (OpTy QPR:$src1), (OpTy QPR:$src2))))]> {
1023 let isCommutable = Commutable;
1024}
1025class N3VQX<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1026 InstrItinClass itin, string OpcodeStr,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001027 ValueType ResTy, ValueType OpTy, SDNode OpNode, bit Commutable>
Evan Chengf81bf152009-11-23 21:57:23 +00001028 : N3VX<op24, op23, op21_20, op11_8, 1, op4,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001029 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2), itin,
1030 OpcodeStr, "$dst, $src1, $src2", "",
1031 [(set QPR:$dst, (ResTy (OpNode (OpTy QPR:$src1), (OpTy QPR:$src2))))]>{
Bob Wilson5bafff32009-06-22 23:27:02 +00001032 let isCommutable = Commutable;
1033}
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001034class N3VQSL<bits<2> op21_20, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00001035 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00001036 ValueType ResTy, ValueType OpTy, SDNode ShOp>
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001037 : N3V<1, 1, op21_20, op11_8, 1, 0,
1038 (outs QPR:$dst), (ins QPR:$src1, DPR_VFP2:$src2, nohash_imm:$lane),
Evan Chengf81bf152009-11-23 21:57:23 +00001039 itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001040 [(set (ResTy QPR:$dst),
1041 (ResTy (ShOp (ResTy QPR:$src1),
1042 (ResTy (NEONvduplane (OpTy DPR_VFP2:$src2),
1043 imm:$lane)))))]> {
1044 let isCommutable = 0;
1045}
Bob Wilson9abe19d2010-02-17 00:31:29 +00001046class N3VQSL16<bits<2> op21_20, bits<4> op11_8, string OpcodeStr, string Dt,
Evan Chengf81bf152009-11-23 21:57:23 +00001047 ValueType ResTy, ValueType OpTy, SDNode ShOp>
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001048 : N3V<1, 1, op21_20, op11_8, 1, 0,
1049 (outs QPR:$dst), (ins QPR:$src1, DPR_8:$src2, nohash_imm:$lane),
Bob Wilson9abe19d2010-02-17 00:31:29 +00001050 IIC_VMULi16Q, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001051 [(set (ResTy QPR:$dst),
1052 (ResTy (ShOp (ResTy QPR:$src1),
1053 (ResTy (NEONvduplane (OpTy DPR_8:$src2),
1054 imm:$lane)))))]> {
1055 let isCommutable = 0;
1056}
Bob Wilson5bafff32009-06-22 23:27:02 +00001057
1058// Basic 3-register intrinsics, both double- and quad-register.
1059class N3VDInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001060 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001061 ValueType ResTy, ValueType OpTy, Intrinsic IntOp, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +00001062 : N3V<op24, op23, op21_20, op11_8, 0, op4,
David Goodwin658ea602009-09-25 18:38:29 +00001063 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2), itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001064 OpcodeStr, Dt, "$dst, $src1, $src2", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001065 [(set DPR:$dst, (ResTy (IntOp (OpTy DPR:$src1), (OpTy DPR:$src2))))]> {
1066 let isCommutable = Commutable;
1067}
David Goodwin658ea602009-09-25 18:38:29 +00001068class N3VDIntSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001069 string OpcodeStr, string Dt, ValueType Ty, Intrinsic IntOp>
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001070 : N3V<0, 1, op21_20, op11_8, 1, 0,
1071 (outs DPR:$dst), (ins DPR:$src1, DPR_VFP2:$src2, nohash_imm:$lane),
Evan Chengf81bf152009-11-23 21:57:23 +00001072 itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001073 [(set (Ty DPR:$dst),
1074 (Ty (IntOp (Ty DPR:$src1),
1075 (Ty (NEONvduplane (Ty DPR_VFP2:$src2),
1076 imm:$lane)))))]> {
1077 let isCommutable = 0;
1078}
David Goodwin658ea602009-09-25 18:38:29 +00001079class N3VDIntSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001080 string OpcodeStr, string Dt, ValueType Ty, Intrinsic IntOp>
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001081 : N3V<0, 1, op21_20, op11_8, 1, 0,
1082 (outs DPR:$dst), (ins DPR:$src1, DPR_8:$src2, nohash_imm:$lane),
Evan Chengf81bf152009-11-23 21:57:23 +00001083 itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001084 [(set (Ty DPR:$dst),
1085 (Ty (IntOp (Ty DPR:$src1),
1086 (Ty (NEONvduplane (Ty DPR_8:$src2),
1087 imm:$lane)))))]> {
1088 let isCommutable = 0;
1089}
1090
Bob Wilson5bafff32009-06-22 23:27:02 +00001091class N3VQInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001092 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001093 ValueType ResTy, ValueType OpTy, Intrinsic IntOp, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +00001094 : N3V<op24, op23, op21_20, op11_8, 1, op4,
David Goodwin658ea602009-09-25 18:38:29 +00001095 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2), itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001096 OpcodeStr, Dt, "$dst, $src1, $src2", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001097 [(set QPR:$dst, (ResTy (IntOp (OpTy QPR:$src1), (OpTy QPR:$src2))))]> {
1098 let isCommutable = Commutable;
1099}
David Goodwin658ea602009-09-25 18:38:29 +00001100class N3VQIntSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001101 string OpcodeStr, string Dt,
1102 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001103 : N3V<1, 1, op21_20, op11_8, 1, 0,
1104 (outs QPR:$dst), (ins QPR:$src1, DPR_VFP2:$src2, nohash_imm:$lane),
Evan Chengf81bf152009-11-23 21:57:23 +00001105 itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001106 [(set (ResTy QPR:$dst),
1107 (ResTy (IntOp (ResTy QPR:$src1),
1108 (ResTy (NEONvduplane (OpTy DPR_VFP2:$src2),
1109 imm:$lane)))))]> {
1110 let isCommutable = 0;
1111}
David Goodwin658ea602009-09-25 18:38:29 +00001112class N3VQIntSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001113 string OpcodeStr, string Dt,
1114 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001115 : N3V<1, 1, op21_20, op11_8, 1, 0,
1116 (outs QPR:$dst), (ins QPR:$src1, DPR_8:$src2, nohash_imm:$lane),
Evan Chengf81bf152009-11-23 21:57:23 +00001117 itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001118 [(set (ResTy QPR:$dst),
1119 (ResTy (IntOp (ResTy QPR:$src1),
1120 (ResTy (NEONvduplane (OpTy DPR_8:$src2),
1121 imm:$lane)))))]> {
1122 let isCommutable = 0;
1123}
Bob Wilson5bafff32009-06-22 23:27:02 +00001124
Bob Wilson3c0f96e2010-02-17 22:23:11 +00001125// Multiply-Add/Sub operations: single-, double- and quad-register.
1126class N3VSMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1127 InstrItinClass itin, string OpcodeStr, string Dt,
1128 ValueType Ty, SDNode MulOp, SDNode OpNode>
1129 : N3V<op24, op23, op21_20, op11_8, 0, op4,
1130 (outs DPR_VFP2:$dst),
1131 (ins DPR_VFP2:$src1, DPR_VFP2:$src2, DPR_VFP2:$src3), itin,
1132 OpcodeStr, Dt, "$dst, $src2, $src3", "$src1 = $dst", []>;
1133
Bob Wilson5bafff32009-06-22 23:27:02 +00001134class N3VDMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001135 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00001136 ValueType Ty, SDNode MulOp, SDNode OpNode>
Bob Wilson5bafff32009-06-22 23:27:02 +00001137 : N3V<op24, op23, op21_20, op11_8, 0, op4,
David Goodwin658ea602009-09-25 18:38:29 +00001138 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2, DPR:$src3), itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001139 OpcodeStr, Dt, "$dst, $src2, $src3", "$src1 = $dst",
Bob Wilson5bafff32009-06-22 23:27:02 +00001140 [(set DPR:$dst, (Ty (OpNode DPR:$src1,
1141 (Ty (MulOp DPR:$src2, DPR:$src3)))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00001142class N3VDMulOpSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001143 string OpcodeStr, string Dt,
1144 ValueType Ty, SDNode MulOp, SDNode ShOp>
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001145 : N3V<0, 1, op21_20, op11_8, 1, 0,
1146 (outs DPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00001147 (ins DPR:$src1, DPR:$src2, DPR_VFP2:$src3, nohash_imm:$lane), itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001148 OpcodeStr, Dt, "$dst, $src2, $src3[$lane]", "$src1 = $dst",
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001149 [(set (Ty DPR:$dst),
1150 (Ty (ShOp (Ty DPR:$src1),
1151 (Ty (MulOp DPR:$src2,
1152 (Ty (NEONvduplane (Ty DPR_VFP2:$src3),
Johnny Chen6c8648b2010-03-17 23:26:50 +00001153 imm:$lane)))))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00001154class N3VDMulOpSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001155 string OpcodeStr, string Dt,
1156 ValueType Ty, SDNode MulOp, SDNode ShOp>
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001157 : N3V<0, 1, op21_20, op11_8, 1, 0,
1158 (outs DPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00001159 (ins DPR:$src1, DPR:$src2, DPR_8:$src3, nohash_imm:$lane), itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001160 OpcodeStr, Dt, "$dst, $src2, $src3[$lane]", "$src1 = $dst",
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001161 [(set (Ty DPR:$dst),
1162 (Ty (ShOp (Ty DPR:$src1),
1163 (Ty (MulOp DPR:$src2,
1164 (Ty (NEONvduplane (Ty DPR_8:$src3),
Johnny Chen6c8648b2010-03-17 23:26:50 +00001165 imm:$lane)))))))]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001166
Bob Wilson5bafff32009-06-22 23:27:02 +00001167class N3VQMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001168 InstrItinClass itin, string OpcodeStr, string Dt, ValueType Ty,
David Goodwin658ea602009-09-25 18:38:29 +00001169 SDNode MulOp, SDNode OpNode>
Bob Wilson5bafff32009-06-22 23:27:02 +00001170 : N3V<op24, op23, op21_20, op11_8, 1, op4,
David Goodwin658ea602009-09-25 18:38:29 +00001171 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2, QPR:$src3), itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001172 OpcodeStr, Dt, "$dst, $src2, $src3", "$src1 = $dst",
Bob Wilson5bafff32009-06-22 23:27:02 +00001173 [(set QPR:$dst, (Ty (OpNode QPR:$src1,
1174 (Ty (MulOp QPR:$src2, QPR:$src3)))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00001175class N3VQMulOpSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001176 string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy,
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001177 SDNode MulOp, SDNode ShOp>
1178 : N3V<1, 1, op21_20, op11_8, 1, 0,
1179 (outs QPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00001180 (ins QPR:$src1, QPR:$src2, DPR_VFP2:$src3, nohash_imm:$lane), itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001181 OpcodeStr, Dt, "$dst, $src2, $src3[$lane]", "$src1 = $dst",
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001182 [(set (ResTy QPR:$dst),
1183 (ResTy (ShOp (ResTy QPR:$src1),
1184 (ResTy (MulOp QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001185 (ResTy (NEONvduplane (OpTy DPR_VFP2:$src3),
Johnny Chen6c8648b2010-03-17 23:26:50 +00001186 imm:$lane)))))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00001187class N3VQMulOpSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001188 string OpcodeStr, string Dt,
1189 ValueType ResTy, ValueType OpTy,
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001190 SDNode MulOp, SDNode ShOp>
1191 : N3V<1, 1, op21_20, op11_8, 1, 0,
1192 (outs QPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00001193 (ins QPR:$src1, QPR:$src2, DPR_8:$src3, nohash_imm:$lane), itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001194 OpcodeStr, Dt, "$dst, $src2, $src3[$lane]", "$src1 = $dst",
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001195 [(set (ResTy QPR:$dst),
1196 (ResTy (ShOp (ResTy QPR:$src1),
1197 (ResTy (MulOp QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001198 (ResTy (NEONvduplane (OpTy DPR_8:$src3),
Johnny Chen6c8648b2010-03-17 23:26:50 +00001199 imm:$lane)))))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001200
1201// Neon 3-argument intrinsics, both double- and quad-register.
1202// The destination register is also used as the first source operand register.
1203class N3VDInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001204 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00001205 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson5bafff32009-06-22 23:27:02 +00001206 : N3V<op24, op23, op21_20, op11_8, 0, op4,
David Goodwin658ea602009-09-25 18:38:29 +00001207 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2, DPR:$src3), itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001208 OpcodeStr, Dt, "$dst, $src2, $src3", "$src1 = $dst",
Bob Wilson5bafff32009-06-22 23:27:02 +00001209 [(set DPR:$dst, (ResTy (IntOp (OpTy DPR:$src1),
1210 (OpTy DPR:$src2), (OpTy DPR:$src3))))]>;
1211class N3VQInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001212 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00001213 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson5bafff32009-06-22 23:27:02 +00001214 : N3V<op24, op23, op21_20, op11_8, 1, op4,
David Goodwin658ea602009-09-25 18:38:29 +00001215 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2, QPR:$src3), itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001216 OpcodeStr, Dt, "$dst, $src2, $src3", "$src1 = $dst",
Bob Wilson5bafff32009-06-22 23:27:02 +00001217 [(set QPR:$dst, (ResTy (IntOp (OpTy QPR:$src1),
1218 (OpTy QPR:$src2), (OpTy QPR:$src3))))]>;
1219
1220// Neon Long 3-argument intrinsic. The destination register is
1221// a quad-register and is also used as the first source operand register.
1222class N3VLInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001223 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00001224 ValueType TyQ, ValueType TyD, Intrinsic IntOp>
Bob Wilson5bafff32009-06-22 23:27:02 +00001225 : N3V<op24, op23, op21_20, op11_8, 0, op4,
David Goodwin658ea602009-09-25 18:38:29 +00001226 (outs QPR:$dst), (ins QPR:$src1, DPR:$src2, DPR:$src3), itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001227 OpcodeStr, Dt, "$dst, $src2, $src3", "$src1 = $dst",
Bob Wilson5bafff32009-06-22 23:27:02 +00001228 [(set QPR:$dst,
1229 (TyQ (IntOp (TyQ QPR:$src1), (TyD DPR:$src2), (TyD DPR:$src3))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00001230class N3VLInt3SL<bit op24, bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001231 string OpcodeStr, string Dt,
1232 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001233 : N3V<op24, 1, op21_20, op11_8, 1, 0,
1234 (outs QPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00001235 (ins QPR:$src1, DPR:$src2, DPR_VFP2:$src3, nohash_imm:$lane), itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001236 OpcodeStr, Dt, "$dst, $src2, $src3[$lane]", "$src1 = $dst",
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001237 [(set (ResTy QPR:$dst),
1238 (ResTy (IntOp (ResTy QPR:$src1),
1239 (OpTy DPR:$src2),
1240 (OpTy (NEONvduplane (OpTy DPR_VFP2:$src3),
1241 imm:$lane)))))]>;
Bob Wilson9abe19d2010-02-17 00:31:29 +00001242class N3VLInt3SL16<bit op24, bits<2> op21_20, bits<4> op11_8,
1243 InstrItinClass itin, string OpcodeStr, string Dt,
1244 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001245 : N3V<op24, 1, op21_20, op11_8, 1, 0,
1246 (outs QPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00001247 (ins QPR:$src1, DPR:$src2, DPR_8:$src3, nohash_imm:$lane), itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001248 OpcodeStr, Dt, "$dst, $src2, $src3[$lane]", "$src1 = $dst",
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001249 [(set (ResTy QPR:$dst),
1250 (ResTy (IntOp (ResTy QPR:$src1),
1251 (OpTy DPR:$src2),
1252 (OpTy (NEONvduplane (OpTy DPR_8:$src3),
1253 imm:$lane)))))]>;
1254
Bob Wilson5bafff32009-06-22 23:27:02 +00001255// Narrowing 3-register intrinsics.
1256class N3VNInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001257 string OpcodeStr, string Dt, ValueType TyD, ValueType TyQ,
Bob Wilson5bafff32009-06-22 23:27:02 +00001258 Intrinsic IntOp, bit Commutable>
1259 : N3V<op24, op23, op21_20, op11_8, 0, op4,
David Goodwin658ea602009-09-25 18:38:29 +00001260 (outs DPR:$dst), (ins QPR:$src1, QPR:$src2), IIC_VBINi4D,
Evan Chengf81bf152009-11-23 21:57:23 +00001261 OpcodeStr, Dt, "$dst, $src1, $src2", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001262 [(set DPR:$dst, (TyD (IntOp (TyQ QPR:$src1), (TyQ QPR:$src2))))]> {
1263 let isCommutable = Commutable;
1264}
1265
1266// Long 3-register intrinsics.
1267class N3VLInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001268 InstrItinClass itin, string OpcodeStr, string Dt,
1269 ValueType TyQ, ValueType TyD, Intrinsic IntOp, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +00001270 : N3V<op24, op23, op21_20, op11_8, 0, op4,
David Goodwin658ea602009-09-25 18:38:29 +00001271 (outs QPR:$dst), (ins DPR:$src1, DPR:$src2), itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001272 OpcodeStr, Dt, "$dst, $src1, $src2", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001273 [(set QPR:$dst, (TyQ (IntOp (TyD DPR:$src1), (TyD DPR:$src2))))]> {
1274 let isCommutable = Commutable;
1275}
David Goodwin658ea602009-09-25 18:38:29 +00001276class N3VLIntSL<bit op24, bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001277 string OpcodeStr, string Dt,
1278 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001279 : N3V<op24, 1, op21_20, op11_8, 1, 0,
1280 (outs QPR:$dst), (ins DPR:$src1, DPR_VFP2:$src2, nohash_imm:$lane),
Evan Chengf81bf152009-11-23 21:57:23 +00001281 itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001282 [(set (ResTy QPR:$dst),
1283 (ResTy (IntOp (OpTy DPR:$src1),
1284 (OpTy (NEONvduplane (OpTy DPR_VFP2:$src2),
Johnny Chen6c8648b2010-03-17 23:26:50 +00001285 imm:$lane)))))]>;
Bob Wilson9abe19d2010-02-17 00:31:29 +00001286class N3VLIntSL16<bit op24, bits<2> op21_20, bits<4> op11_8,
1287 InstrItinClass itin, string OpcodeStr, string Dt,
1288 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001289 : N3V<op24, 1, op21_20, op11_8, 1, 0,
1290 (outs QPR:$dst), (ins DPR:$src1, DPR_8:$src2, nohash_imm:$lane),
Evan Chengf81bf152009-11-23 21:57:23 +00001291 itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001292 [(set (ResTy QPR:$dst),
1293 (ResTy (IntOp (OpTy DPR:$src1),
1294 (OpTy (NEONvduplane (OpTy DPR_8:$src2),
Johnny Chen6c8648b2010-03-17 23:26:50 +00001295 imm:$lane)))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001296
1297// Wide 3-register intrinsics.
1298class N3VWInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001299 string OpcodeStr, string Dt, ValueType TyQ, ValueType TyD,
Bob Wilson5bafff32009-06-22 23:27:02 +00001300 Intrinsic IntOp, bit Commutable>
1301 : N3V<op24, op23, op21_20, op11_8, 0, op4,
David Goodwin658ea602009-09-25 18:38:29 +00001302 (outs QPR:$dst), (ins QPR:$src1, DPR:$src2), IIC_VSUBiD,
Evan Chengf81bf152009-11-23 21:57:23 +00001303 OpcodeStr, Dt, "$dst, $src1, $src2", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001304 [(set QPR:$dst, (TyQ (IntOp (TyQ QPR:$src1), (TyD DPR:$src2))))]> {
1305 let isCommutable = Commutable;
1306}
1307
1308// Pairwise long 2-register intrinsics, both double- and quad-register.
1309class N2VDPLInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00001310 bits<2> op17_16, bits<5> op11_7, bit op4,
1311 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00001312 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
1313 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$dst),
Evan Chengf81bf152009-11-23 21:57:23 +00001314 (ins DPR:$src), IIC_VSHLiD, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001315 [(set DPR:$dst, (ResTy (IntOp (OpTy DPR:$src))))]>;
1316class N2VQPLInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00001317 bits<2> op17_16, bits<5> op11_7, bit op4,
1318 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00001319 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
1320 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$dst),
Evan Chengf81bf152009-11-23 21:57:23 +00001321 (ins QPR:$src), IIC_VSHLiD, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001322 [(set QPR:$dst, (ResTy (IntOp (OpTy QPR:$src))))]>;
1323
1324// Pairwise long 2-register accumulate intrinsics,
1325// both double- and quad-register.
1326// The destination register is also used as the first source operand register.
1327class N2VDPLInt2<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00001328 bits<2> op17_16, bits<5> op11_7, bit op4,
1329 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00001330 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
1331 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4,
David Goodwin658ea602009-09-25 18:38:29 +00001332 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2), IIC_VPALiD,
Evan Chengf81bf152009-11-23 21:57:23 +00001333 OpcodeStr, Dt, "$dst, $src2", "$src1 = $dst",
Bob Wilson5bafff32009-06-22 23:27:02 +00001334 [(set DPR:$dst, (ResTy (IntOp (ResTy DPR:$src1), (OpTy DPR:$src2))))]>;
1335class N2VQPLInt2<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00001336 bits<2> op17_16, bits<5> op11_7, bit op4,
1337 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00001338 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
1339 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4,
David Goodwin658ea602009-09-25 18:38:29 +00001340 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2), IIC_VPALiQ,
Evan Chengf81bf152009-11-23 21:57:23 +00001341 OpcodeStr, Dt, "$dst, $src2", "$src1 = $dst",
Bob Wilson5bafff32009-06-22 23:27:02 +00001342 [(set QPR:$dst, (ResTy (IntOp (ResTy QPR:$src1), (OpTy QPR:$src2))))]>;
1343
1344// Shift by immediate,
1345// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00001346class N2VDSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001347 InstrItinClass itin, string OpcodeStr, string Dt,
1348 ValueType Ty, SDNode OpNode>
Bob Wilson507df402009-10-21 02:15:46 +00001349 : N2VImm<op24, op23, op11_8, op7, 0, op4,
David Goodwin658ea602009-09-25 18:38:29 +00001350 (outs DPR:$dst), (ins DPR:$src, i32imm:$SIMM), itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001351 OpcodeStr, Dt, "$dst, $src, $SIMM", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001352 [(set DPR:$dst, (Ty (OpNode (Ty DPR:$src), (i32 imm:$SIMM))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00001353class N2VQSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001354 InstrItinClass itin, string OpcodeStr, string Dt,
1355 ValueType Ty, SDNode OpNode>
Bob Wilson507df402009-10-21 02:15:46 +00001356 : N2VImm<op24, op23, op11_8, op7, 1, op4,
David Goodwin658ea602009-09-25 18:38:29 +00001357 (outs QPR:$dst), (ins QPR:$src, i32imm:$SIMM), itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001358 OpcodeStr, Dt, "$dst, $src, $SIMM", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001359 [(set QPR:$dst, (Ty (OpNode (Ty QPR:$src), (i32 imm:$SIMM))))]>;
1360
Johnny Chen6c8648b2010-03-17 23:26:50 +00001361// Long shift by immediate.
1362class N2VLSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6, bit op4,
1363 string OpcodeStr, string Dt,
1364 ValueType ResTy, ValueType OpTy, SDNode OpNode>
1365 : N2VImm<op24, op23, op11_8, op7, op6, op4,
1366 (outs QPR:$dst), (ins DPR:$src, i32imm:$SIMM), IIC_VSHLiD,
1367 OpcodeStr, Dt, "$dst, $src, $SIMM", "",
1368 [(set QPR:$dst, (ResTy (OpNode (OpTy DPR:$src),
1369 (i32 imm:$SIMM))))]>;
1370
Bob Wilson5bafff32009-06-22 23:27:02 +00001371// Narrow shift by immediate.
Bob Wilson507df402009-10-21 02:15:46 +00001372class N2VNSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001373 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00001374 ValueType ResTy, ValueType OpTy, SDNode OpNode>
Bob Wilson507df402009-10-21 02:15:46 +00001375 : N2VImm<op24, op23, op11_8, op7, op6, op4,
David Goodwin658ea602009-09-25 18:38:29 +00001376 (outs DPR:$dst), (ins QPR:$src, i32imm:$SIMM), itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001377 OpcodeStr, Dt, "$dst, $src, $SIMM", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001378 [(set DPR:$dst, (ResTy (OpNode (OpTy QPR:$src),
1379 (i32 imm:$SIMM))))]>;
1380
1381// Shift right by immediate and accumulate,
1382// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00001383class N2VDShAdd<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001384 string OpcodeStr, string Dt, ValueType Ty, SDNode ShOp>
Bob Wilson507df402009-10-21 02:15:46 +00001385 : N2VImm<op24, op23, op11_8, op7, 0, op4, (outs DPR:$dst),
1386 (ins DPR:$src1, DPR:$src2, i32imm:$SIMM), IIC_VPALiD,
Evan Chengf81bf152009-11-23 21:57:23 +00001387 OpcodeStr, Dt, "$dst, $src2, $SIMM", "$src1 = $dst",
Bob Wilson5bafff32009-06-22 23:27:02 +00001388 [(set DPR:$dst, (Ty (add DPR:$src1,
1389 (Ty (ShOp DPR:$src2, (i32 imm:$SIMM))))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00001390class N2VQShAdd<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001391 string OpcodeStr, string Dt, ValueType Ty, SDNode ShOp>
Bob Wilson507df402009-10-21 02:15:46 +00001392 : N2VImm<op24, op23, op11_8, op7, 1, op4, (outs QPR:$dst),
1393 (ins QPR:$src1, QPR:$src2, i32imm:$SIMM), IIC_VPALiD,
Evan Chengf81bf152009-11-23 21:57:23 +00001394 OpcodeStr, Dt, "$dst, $src2, $SIMM", "$src1 = $dst",
Bob Wilson5bafff32009-06-22 23:27:02 +00001395 [(set QPR:$dst, (Ty (add QPR:$src1,
1396 (Ty (ShOp QPR:$src2, (i32 imm:$SIMM))))))]>;
1397
1398// Shift by immediate and insert,
1399// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00001400class N2VDShIns<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001401 string OpcodeStr, string Dt, ValueType Ty, SDNode ShOp>
Bob Wilson507df402009-10-21 02:15:46 +00001402 : N2VImm<op24, op23, op11_8, op7, 0, op4, (outs DPR:$dst),
1403 (ins DPR:$src1, DPR:$src2, i32imm:$SIMM), IIC_VSHLiD,
Evan Chengf81bf152009-11-23 21:57:23 +00001404 OpcodeStr, Dt, "$dst, $src2, $SIMM", "$src1 = $dst",
Bob Wilson5bafff32009-06-22 23:27:02 +00001405 [(set DPR:$dst, (Ty (ShOp DPR:$src1, DPR:$src2, (i32 imm:$SIMM))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00001406class N2VQShIns<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001407 string OpcodeStr, string Dt, ValueType Ty, SDNode ShOp>
Bob Wilson507df402009-10-21 02:15:46 +00001408 : N2VImm<op24, op23, op11_8, op7, 1, op4, (outs QPR:$dst),
1409 (ins QPR:$src1, QPR:$src2, i32imm:$SIMM), IIC_VSHLiQ,
Evan Chengf81bf152009-11-23 21:57:23 +00001410 OpcodeStr, Dt, "$dst, $src2, $SIMM", "$src1 = $dst",
Bob Wilson5bafff32009-06-22 23:27:02 +00001411 [(set QPR:$dst, (Ty (ShOp QPR:$src1, QPR:$src2, (i32 imm:$SIMM))))]>;
1412
1413// Convert, with fractional bits immediate,
1414// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00001415class N2VCvtD<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001416 string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy,
Bob Wilson5bafff32009-06-22 23:27:02 +00001417 Intrinsic IntOp>
Bob Wilson507df402009-10-21 02:15:46 +00001418 : N2VImm<op24, op23, op11_8, op7, 0, op4,
David Goodwin658ea602009-09-25 18:38:29 +00001419 (outs DPR:$dst), (ins DPR:$src, i32imm:$SIMM), IIC_VUNAD,
Evan Chengf81bf152009-11-23 21:57:23 +00001420 OpcodeStr, Dt, "$dst, $src, $SIMM", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001421 [(set DPR:$dst, (ResTy (IntOp (OpTy DPR:$src), (i32 imm:$SIMM))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00001422class N2VCvtQ<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001423 string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy,
Bob Wilson5bafff32009-06-22 23:27:02 +00001424 Intrinsic IntOp>
Bob Wilson507df402009-10-21 02:15:46 +00001425 : N2VImm<op24, op23, op11_8, op7, 1, op4,
David Goodwin658ea602009-09-25 18:38:29 +00001426 (outs QPR:$dst), (ins QPR:$src, i32imm:$SIMM), IIC_VUNAQ,
Evan Chengf81bf152009-11-23 21:57:23 +00001427 OpcodeStr, Dt, "$dst, $src, $SIMM", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001428 [(set QPR:$dst, (ResTy (IntOp (OpTy QPR:$src), (i32 imm:$SIMM))))]>;
1429
1430//===----------------------------------------------------------------------===//
1431// Multiclasses
1432//===----------------------------------------------------------------------===//
1433
Bob Wilson916ac5b2009-10-03 04:44:16 +00001434// Abbreviations used in multiclass suffixes:
1435// Q = quarter int (8 bit) elements
1436// H = half int (16 bit) elements
1437// S = single int (32 bit) elements
1438// D = double int (64 bit) elements
1439
Johnny Chenec5a4cd2010-02-23 00:33:12 +00001440// Neon 2-register vector operations -- for disassembly only.
1441
1442// First with only element sizes of 8, 16 and 32 bits:
Johnny Chen363ac582010-02-23 01:42:58 +00001443multiclass N2V_QHS_cmp<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
1444 bits<5> op11_7, bit op4, string opc, string Dt,
1445 string asm> {
Johnny Chenec5a4cd2010-02-23 00:33:12 +00001446 // 64-bit vector types.
1447 def v8i8 : N2V<op24_23, op21_20, 0b00, op17_16, op11_7, 0, op4,
1448 (outs DPR:$dst), (ins DPR:$src), NoItinerary,
Johnny Chen363ac582010-02-23 01:42:58 +00001449 opc, !strconcat(Dt, "8"), asm, "", []>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00001450 def v4i16 : N2V<op24_23, op21_20, 0b01, op17_16, op11_7, 0, op4,
1451 (outs DPR:$dst), (ins DPR:$src), NoItinerary,
Johnny Chen363ac582010-02-23 01:42:58 +00001452 opc, !strconcat(Dt, "16"), asm, "", []>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00001453 def v2i32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 0, op4,
1454 (outs DPR:$dst), (ins DPR:$src), NoItinerary,
Johnny Chen363ac582010-02-23 01:42:58 +00001455 opc, !strconcat(Dt, "32"), asm, "", []>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00001456 def v2f32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 0, op4,
1457 (outs DPR:$dst), (ins DPR:$src), NoItinerary,
1458 opc, "f32", asm, "", []> {
1459 let Inst{10} = 1; // overwrite F = 1
1460 }
1461
1462 // 128-bit vector types.
1463 def v16i8 : N2V<op24_23, op21_20, 0b00, op17_16, op11_7, 1, op4,
1464 (outs QPR:$dst), (ins QPR:$src), NoItinerary,
Johnny Chen363ac582010-02-23 01:42:58 +00001465 opc, !strconcat(Dt, "8"), asm, "", []>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00001466 def v8i16 : N2V<op24_23, op21_20, 0b01, op17_16, op11_7, 1, op4,
1467 (outs QPR:$dst), (ins QPR:$src), NoItinerary,
Johnny Chen363ac582010-02-23 01:42:58 +00001468 opc, !strconcat(Dt, "16"), asm, "", []>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00001469 def v4i32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 1, op4,
1470 (outs QPR:$dst), (ins QPR:$src), NoItinerary,
Johnny Chen363ac582010-02-23 01:42:58 +00001471 opc, !strconcat(Dt, "32"), asm, "", []>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00001472 def v4f32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 1, op4,
1473 (outs QPR:$dst), (ins QPR:$src), NoItinerary,
1474 opc, "f32", asm, "", []> {
1475 let Inst{10} = 1; // overwrite F = 1
1476 }
1477}
1478
Bob Wilson5bafff32009-06-22 23:27:02 +00001479// Neon 3-register vector operations.
1480
1481// First with only element sizes of 8, 16 and 32 bits:
1482multiclass N3V_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin127221f2009-09-23 21:38:08 +00001483 InstrItinClass itinD16, InstrItinClass itinD32,
1484 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00001485 string OpcodeStr, string Dt,
1486 SDNode OpNode, bit Commutable = 0> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001487 // 64-bit vector types.
David Goodwin127221f2009-09-23 21:38:08 +00001488 def v8i8 : N3VD<op24, op23, 0b00, op11_8, op4, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00001489 OpcodeStr, !strconcat(Dt, "8"),
1490 v8i8, v8i8, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00001491 def v4i16 : N3VD<op24, op23, 0b01, op11_8, op4, itinD16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001492 OpcodeStr, !strconcat(Dt, "16"),
1493 v4i16, v4i16, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00001494 def v2i32 : N3VD<op24, op23, 0b10, op11_8, op4, itinD32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001495 OpcodeStr, !strconcat(Dt, "32"),
1496 v2i32, v2i32, OpNode, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001497
1498 // 128-bit vector types.
David Goodwin127221f2009-09-23 21:38:08 +00001499 def v16i8 : N3VQ<op24, op23, 0b00, op11_8, op4, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001500 OpcodeStr, !strconcat(Dt, "8"),
1501 v16i8, v16i8, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00001502 def v8i16 : N3VQ<op24, op23, 0b01, op11_8, op4, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001503 OpcodeStr, !strconcat(Dt, "16"),
1504 v8i16, v8i16, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00001505 def v4i32 : N3VQ<op24, op23, 0b10, op11_8, op4, itinQ32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001506 OpcodeStr, !strconcat(Dt, "32"),
1507 v4i32, v4i32, OpNode, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001508}
1509
Evan Chengf81bf152009-11-23 21:57:23 +00001510multiclass N3VSL_HS<bits<4> op11_8, string OpcodeStr, string Dt, SDNode ShOp> {
1511 def v4i16 : N3VDSL16<0b01, op11_8, OpcodeStr, !strconcat(Dt, "16"),
1512 v4i16, ShOp>;
1513 def v2i32 : N3VDSL<0b10, op11_8, IIC_VMULi32D, OpcodeStr, !strconcat(Dt,"32"),
Evan Chengac0869d2009-11-21 06:21:52 +00001514 v2i32, ShOp>;
Evan Chengf81bf152009-11-23 21:57:23 +00001515 def v8i16 : N3VQSL16<0b01, op11_8, OpcodeStr, !strconcat(Dt, "16"),
Evan Chengac0869d2009-11-21 06:21:52 +00001516 v8i16, v4i16, ShOp>;
Evan Chengf81bf152009-11-23 21:57:23 +00001517 def v4i32 : N3VQSL<0b10, op11_8, IIC_VMULi32Q, OpcodeStr, !strconcat(Dt,"32"),
Evan Chengac0869d2009-11-21 06:21:52 +00001518 v4i32, v2i32, ShOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001519}
1520
Bob Wilson5bafff32009-06-22 23:27:02 +00001521// ....then also with element size 64 bits:
1522multiclass N3V_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin127221f2009-09-23 21:38:08 +00001523 InstrItinClass itinD, InstrItinClass itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00001524 string OpcodeStr, string Dt,
1525 SDNode OpNode, bit Commutable = 0>
David Goodwin127221f2009-09-23 21:38:08 +00001526 : N3V_QHS<op24, op23, op11_8, op4, itinD, itinD, itinQ, itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00001527 OpcodeStr, Dt, OpNode, Commutable> {
David Goodwin127221f2009-09-23 21:38:08 +00001528 def v1i64 : N3VD<op24, op23, 0b11, op11_8, op4, itinD,
Evan Chengf81bf152009-11-23 21:57:23 +00001529 OpcodeStr, !strconcat(Dt, "64"),
1530 v1i64, v1i64, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00001531 def v2i64 : N3VQ<op24, op23, 0b11, op11_8, op4, itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00001532 OpcodeStr, !strconcat(Dt, "64"),
1533 v2i64, v2i64, OpNode, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001534}
1535
1536
1537// Neon Narrowing 2-register vector intrinsics,
1538// source operand element sizes of 16, 32 and 64 bits:
1539multiclass N2VNInt_HSD<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
David Goodwin127221f2009-09-23 21:38:08 +00001540 bits<5> op11_7, bit op6, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001541 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00001542 Intrinsic IntOp> {
1543 def v8i8 : N2VNInt<op24_23, op21_20, 0b00, op17_16, op11_7, op6, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001544 itin, OpcodeStr, !strconcat(Dt, "16"),
1545 v8i8, v8i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001546 def v4i16 : N2VNInt<op24_23, op21_20, 0b01, op17_16, op11_7, op6, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001547 itin, OpcodeStr, !strconcat(Dt, "32"),
1548 v4i16, v4i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001549 def v2i32 : N2VNInt<op24_23, op21_20, 0b10, op17_16, op11_7, op6, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001550 itin, OpcodeStr, !strconcat(Dt, "64"),
1551 v2i32, v2i64, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001552}
1553
1554
1555// Neon Lengthening 2-register vector intrinsic (currently specific to VMOVL).
1556// source operand element sizes of 16, 32 and 64 bits:
Bob Wilson507df402009-10-21 02:15:46 +00001557multiclass N2VLInt_QHS<bits<2> op24_23, bits<5> op11_7, bit op6, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001558 string OpcodeStr, string Dt, Intrinsic IntOp> {
Bob Wilson507df402009-10-21 02:15:46 +00001559 def v8i16 : N2VLInt<op24_23, 0b00, 0b10, 0b00, op11_7, op6, op4, IIC_VQUNAiD,
Evan Chengf81bf152009-11-23 21:57:23 +00001560 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8, IntOp>;
Bob Wilson507df402009-10-21 02:15:46 +00001561 def v4i32 : N2VLInt<op24_23, 0b01, 0b00, 0b00, op11_7, op6, op4, IIC_VQUNAiD,
Evan Chengf81bf152009-11-23 21:57:23 +00001562 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, IntOp>;
Bob Wilson507df402009-10-21 02:15:46 +00001563 def v2i64 : N2VLInt<op24_23, 0b10, 0b00, 0b00, op11_7, op6, op4, IIC_VQUNAiD,
Evan Chengf81bf152009-11-23 21:57:23 +00001564 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001565}
1566
1567
1568// Neon 3-register vector intrinsics.
1569
1570// First with only element sizes of 16 and 32 bits:
1571multiclass N3VInt_HS<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin658ea602009-09-25 18:38:29 +00001572 InstrItinClass itinD16, InstrItinClass itinD32,
1573 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00001574 string OpcodeStr, string Dt,
1575 Intrinsic IntOp, bit Commutable = 0> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001576 // 64-bit vector types.
Evan Chengac0869d2009-11-21 06:21:52 +00001577 def v4i16 : N3VDInt<op24, op23, 0b01, op11_8, op4, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00001578 OpcodeStr, !strconcat(Dt, "16"),
Bob Wilson5bafff32009-06-22 23:27:02 +00001579 v4i16, v4i16, IntOp, Commutable>;
Evan Chengac0869d2009-11-21 06:21:52 +00001580 def v2i32 : N3VDInt<op24, op23, 0b10, op11_8, op4, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00001581 OpcodeStr, !strconcat(Dt, "32"),
Bob Wilson5bafff32009-06-22 23:27:02 +00001582 v2i32, v2i32, IntOp, Commutable>;
1583
1584 // 128-bit vector types.
Evan Chengac0869d2009-11-21 06:21:52 +00001585 def v8i16 : N3VQInt<op24, op23, 0b01, op11_8, op4, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00001586 OpcodeStr, !strconcat(Dt, "16"),
Bob Wilson5bafff32009-06-22 23:27:02 +00001587 v8i16, v8i16, IntOp, Commutable>;
Evan Chengac0869d2009-11-21 06:21:52 +00001588 def v4i32 : N3VQInt<op24, op23, 0b10, op11_8, op4, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00001589 OpcodeStr, !strconcat(Dt, "32"),
Bob Wilson5bafff32009-06-22 23:27:02 +00001590 v4i32, v4i32, IntOp, Commutable>;
1591}
1592
David Goodwin658ea602009-09-25 18:38:29 +00001593multiclass N3VIntSL_HS<bits<4> op11_8,
1594 InstrItinClass itinD16, InstrItinClass itinD32,
1595 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00001596 string OpcodeStr, string Dt, Intrinsic IntOp> {
Evan Chengac0869d2009-11-21 06:21:52 +00001597 def v4i16 : N3VDIntSL16<0b01, op11_8, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00001598 OpcodeStr, !strconcat(Dt, "16"), v4i16, IntOp>;
Evan Chengac0869d2009-11-21 06:21:52 +00001599 def v2i32 : N3VDIntSL<0b10, op11_8, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00001600 OpcodeStr, !strconcat(Dt, "32"), v2i32, IntOp>;
Evan Chengac0869d2009-11-21 06:21:52 +00001601 def v8i16 : N3VQIntSL16<0b01, op11_8, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001602 OpcodeStr, !strconcat(Dt, "16"), v8i16, v4i16, IntOp>;
Evan Chengac0869d2009-11-21 06:21:52 +00001603 def v4i32 : N3VQIntSL<0b10, op11_8, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00001604 OpcodeStr, !strconcat(Dt, "32"), v4i32, v2i32, IntOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001605}
1606
Bob Wilson5bafff32009-06-22 23:27:02 +00001607// ....then also with element size of 8 bits:
1608multiclass N3VInt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin658ea602009-09-25 18:38:29 +00001609 InstrItinClass itinD16, InstrItinClass itinD32,
1610 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00001611 string OpcodeStr, string Dt,
1612 Intrinsic IntOp, bit Commutable = 0>
David Goodwin658ea602009-09-25 18:38:29 +00001613 : N3VInt_HS<op24, op23, op11_8, op4, itinD16, itinD32, itinQ16, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00001614 OpcodeStr, Dt, IntOp, Commutable> {
David Goodwin658ea602009-09-25 18:38:29 +00001615 def v8i8 : N3VDInt<op24, op23, 0b00, op11_8, op4, itinD16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001616 OpcodeStr, !strconcat(Dt, "8"),
1617 v8i8, v8i8, IntOp, Commutable>;
David Goodwin658ea602009-09-25 18:38:29 +00001618 def v16i8 : N3VQInt<op24, op23, 0b00, op11_8, op4, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00001619 OpcodeStr, !strconcat(Dt, "8"),
1620 v16i8, v16i8, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001621}
1622
1623// ....then also with element size of 64 bits:
1624multiclass N3VInt_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin658ea602009-09-25 18:38:29 +00001625 InstrItinClass itinD16, InstrItinClass itinD32,
1626 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00001627 string OpcodeStr, string Dt,
1628 Intrinsic IntOp, bit Commutable = 0>
David Goodwin658ea602009-09-25 18:38:29 +00001629 : N3VInt_QHS<op24, op23, op11_8, op4, itinD16, itinD32, itinQ16, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00001630 OpcodeStr, Dt, IntOp, Commutable> {
David Goodwin658ea602009-09-25 18:38:29 +00001631 def v1i64 : N3VDInt<op24, op23, 0b11, op11_8, op4, itinD32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001632 OpcodeStr, !strconcat(Dt, "64"),
1633 v1i64, v1i64, IntOp, Commutable>;
David Goodwin658ea602009-09-25 18:38:29 +00001634 def v2i64 : N3VQInt<op24, op23, 0b11, op11_8, op4, itinQ32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001635 OpcodeStr, !strconcat(Dt, "64"),
1636 v2i64, v2i64, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001637}
1638
1639
1640// Neon Narrowing 3-register vector intrinsics,
1641// source operand element sizes of 16, 32 and 64 bits:
1642multiclass N3VNInt_HSD<bit op24, bit op23, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001643 string OpcodeStr, string Dt,
1644 Intrinsic IntOp, bit Commutable = 0> {
1645 def v8i8 : N3VNInt<op24, op23, 0b00, op11_8, op4,
1646 OpcodeStr, !strconcat(Dt, "16"),
Bob Wilson5bafff32009-06-22 23:27:02 +00001647 v8i8, v8i16, IntOp, Commutable>;
Evan Chengf81bf152009-11-23 21:57:23 +00001648 def v4i16 : N3VNInt<op24, op23, 0b01, op11_8, op4,
1649 OpcodeStr, !strconcat(Dt, "32"),
Bob Wilson5bafff32009-06-22 23:27:02 +00001650 v4i16, v4i32, IntOp, Commutable>;
Evan Chengf81bf152009-11-23 21:57:23 +00001651 def v2i32 : N3VNInt<op24, op23, 0b10, op11_8, op4,
1652 OpcodeStr, !strconcat(Dt, "64"),
Bob Wilson5bafff32009-06-22 23:27:02 +00001653 v2i32, v2i64, IntOp, Commutable>;
1654}
1655
1656
1657// Neon Long 3-register vector intrinsics.
1658
1659// First with only element sizes of 16 and 32 bits:
1660multiclass N3VLInt_HS<bit op24, bit op23, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001661 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00001662 Intrinsic IntOp, bit Commutable = 0> {
1663 def v4i32 : N3VLInt<op24, op23, 0b01, op11_8, op4, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001664 OpcodeStr, !strconcat(Dt, "16"),
1665 v4i32, v4i16, IntOp, Commutable>;
David Goodwin658ea602009-09-25 18:38:29 +00001666 def v2i64 : N3VLInt<op24, op23, 0b10, op11_8, op4, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001667 OpcodeStr, !strconcat(Dt, "32"),
1668 v2i64, v2i32, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001669}
1670
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001671multiclass N3VLIntSL_HS<bit op24, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00001672 InstrItinClass itin, string OpcodeStr, string Dt,
1673 Intrinsic IntOp> {
David Goodwin658ea602009-09-25 18:38:29 +00001674 def v4i16 : N3VLIntSL16<op24, 0b01, op11_8, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001675 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, IntOp>;
David Goodwin658ea602009-09-25 18:38:29 +00001676 def v2i32 : N3VLIntSL<op24, 0b10, op11_8, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001677 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, IntOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001678}
1679
Bob Wilson5bafff32009-06-22 23:27:02 +00001680// ....then also with element size of 8 bits:
1681multiclass N3VLInt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001682 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00001683 Intrinsic IntOp, bit Commutable = 0>
Evan Chengf81bf152009-11-23 21:57:23 +00001684 : N3VLInt_HS<op24, op23, op11_8, op4, itin, OpcodeStr, Dt,
1685 IntOp, Commutable> {
David Goodwin658ea602009-09-25 18:38:29 +00001686 def v8i16 : N3VLInt<op24, op23, 0b00, op11_8, op4, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001687 OpcodeStr, !strconcat(Dt, "8"),
1688 v8i16, v8i8, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001689}
1690
1691
1692// Neon Wide 3-register vector intrinsics,
1693// source operand element sizes of 8, 16 and 32 bits:
1694multiclass N3VWInt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001695 string OpcodeStr, string Dt,
1696 Intrinsic IntOp, bit Commutable = 0> {
1697 def v8i16 : N3VWInt<op24, op23, 0b00, op11_8, op4,
1698 OpcodeStr, !strconcat(Dt, "8"),
Bob Wilson5bafff32009-06-22 23:27:02 +00001699 v8i16, v8i8, IntOp, Commutable>;
Evan Chengf81bf152009-11-23 21:57:23 +00001700 def v4i32 : N3VWInt<op24, op23, 0b01, op11_8, op4,
1701 OpcodeStr, !strconcat(Dt, "16"),
Bob Wilson5bafff32009-06-22 23:27:02 +00001702 v4i32, v4i16, IntOp, Commutable>;
Evan Chengf81bf152009-11-23 21:57:23 +00001703 def v2i64 : N3VWInt<op24, op23, 0b10, op11_8, op4,
1704 OpcodeStr, !strconcat(Dt, "32"),
Bob Wilson5bafff32009-06-22 23:27:02 +00001705 v2i64, v2i32, IntOp, Commutable>;
1706}
1707
1708
1709// Neon Multiply-Op vector operations,
1710// element sizes of 8, 16 and 32 bits:
1711multiclass N3VMulOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin658ea602009-09-25 18:38:29 +00001712 InstrItinClass itinD16, InstrItinClass itinD32,
1713 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00001714 string OpcodeStr, string Dt, SDNode OpNode> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001715 // 64-bit vector types.
David Goodwin658ea602009-09-25 18:38:29 +00001716 def v8i8 : N3VDMulOp<op24, op23, 0b00, op11_8, op4, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00001717 OpcodeStr, !strconcat(Dt, "8"), v8i8, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00001718 def v4i16 : N3VDMulOp<op24, op23, 0b01, op11_8, op4, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00001719 OpcodeStr, !strconcat(Dt, "16"), v4i16, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00001720 def v2i32 : N3VDMulOp<op24, op23, 0b10, op11_8, op4, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00001721 OpcodeStr, !strconcat(Dt, "32"), v2i32, mul, OpNode>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001722
1723 // 128-bit vector types.
David Goodwin658ea602009-09-25 18:38:29 +00001724 def v16i8 : N3VQMulOp<op24, op23, 0b00, op11_8, op4, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00001725 OpcodeStr, !strconcat(Dt, "8"), v16i8, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00001726 def v8i16 : N3VQMulOp<op24, op23, 0b01, op11_8, op4, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00001727 OpcodeStr, !strconcat(Dt, "16"), v8i16, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00001728 def v4i32 : N3VQMulOp<op24, op23, 0b10, op11_8, op4, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00001729 OpcodeStr, !strconcat(Dt, "32"), v4i32, mul, OpNode>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001730}
1731
David Goodwin658ea602009-09-25 18:38:29 +00001732multiclass N3VMulOpSL_HS<bits<4> op11_8,
1733 InstrItinClass itinD16, InstrItinClass itinD32,
1734 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00001735 string OpcodeStr, string Dt, SDNode ShOp> {
David Goodwin658ea602009-09-25 18:38:29 +00001736 def v4i16 : N3VDMulOpSL16<0b01, op11_8, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00001737 OpcodeStr, !strconcat(Dt, "16"), v4i16, mul, ShOp>;
David Goodwin658ea602009-09-25 18:38:29 +00001738 def v2i32 : N3VDMulOpSL<0b10, op11_8, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00001739 OpcodeStr, !strconcat(Dt, "32"), v2i32, mul, ShOp>;
David Goodwin658ea602009-09-25 18:38:29 +00001740 def v8i16 : N3VQMulOpSL16<0b01, op11_8, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001741 OpcodeStr, !strconcat(Dt, "16"), v8i16, v4i16,
1742 mul, ShOp>;
David Goodwin658ea602009-09-25 18:38:29 +00001743 def v4i32 : N3VQMulOpSL<0b10, op11_8, itinQ32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001744 OpcodeStr, !strconcat(Dt, "32"), v4i32, v2i32,
1745 mul, ShOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001746}
Bob Wilson5bafff32009-06-22 23:27:02 +00001747
1748// Neon 3-argument intrinsics,
1749// element sizes of 8, 16 and 32 bits:
1750multiclass N3VInt3_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001751 string OpcodeStr, string Dt, Intrinsic IntOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001752 // 64-bit vector types.
David Goodwin658ea602009-09-25 18:38:29 +00001753 def v8i8 : N3VDInt3<op24, op23, 0b00, op11_8, op4, IIC_VMACi16D,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001754 OpcodeStr, !strconcat(Dt, "8"), v8i8, v8i8, IntOp>;
David Goodwin658ea602009-09-25 18:38:29 +00001755 def v4i16 : N3VDInt3<op24, op23, 0b01, op11_8, op4, IIC_VMACi16D,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001756 OpcodeStr, !strconcat(Dt, "16"), v4i16, v4i16, IntOp>;
David Goodwin658ea602009-09-25 18:38:29 +00001757 def v2i32 : N3VDInt3<op24, op23, 0b10, op11_8, op4, IIC_VMACi32D,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001758 OpcodeStr, !strconcat(Dt, "32"), v2i32, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001759
1760 // 128-bit vector types.
David Goodwin658ea602009-09-25 18:38:29 +00001761 def v16i8 : N3VQInt3<op24, op23, 0b00, op11_8, op4, IIC_VMACi16Q,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001762 OpcodeStr, !strconcat(Dt, "8"), v16i8, v16i8, IntOp>;
David Goodwin658ea602009-09-25 18:38:29 +00001763 def v8i16 : N3VQInt3<op24, op23, 0b01, op11_8, op4, IIC_VMACi16Q,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001764 OpcodeStr, !strconcat(Dt, "16"), v8i16, v8i16, IntOp>;
David Goodwin658ea602009-09-25 18:38:29 +00001765 def v4i32 : N3VQInt3<op24, op23, 0b10, op11_8, op4, IIC_VMACi32Q,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001766 OpcodeStr, !strconcat(Dt, "32"), v4i32, v4i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001767}
1768
1769
1770// Neon Long 3-argument intrinsics.
1771
1772// First with only element sizes of 16 and 32 bits:
1773multiclass N3VLInt3_HS<bit op24, bit op23, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001774 string OpcodeStr, string Dt, Intrinsic IntOp> {
David Goodwin658ea602009-09-25 18:38:29 +00001775 def v4i32 : N3VLInt3<op24, op23, 0b01, op11_8, op4, IIC_VMACi16D,
Evan Chengf81bf152009-11-23 21:57:23 +00001776 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, IntOp>;
David Goodwin658ea602009-09-25 18:38:29 +00001777 def v2i64 : N3VLInt3<op24, op23, 0b10, op11_8, op4, IIC_VMACi16D,
Evan Chengf81bf152009-11-23 21:57:23 +00001778 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001779}
1780
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001781multiclass N3VLInt3SL_HS<bit op24, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00001782 string OpcodeStr, string Dt, Intrinsic IntOp> {
David Goodwin658ea602009-09-25 18:38:29 +00001783 def v4i16 : N3VLInt3SL16<op24, 0b01, op11_8, IIC_VMACi16D,
Evan Chengf81bf152009-11-23 21:57:23 +00001784 OpcodeStr, !strconcat(Dt,"16"), v4i32, v4i16, IntOp>;
David Goodwin658ea602009-09-25 18:38:29 +00001785 def v2i32 : N3VLInt3SL<op24, 0b10, op11_8, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00001786 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, IntOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001787}
1788
Bob Wilson5bafff32009-06-22 23:27:02 +00001789// ....then also with element size of 8 bits:
1790multiclass N3VLInt3_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001791 string OpcodeStr, string Dt, Intrinsic IntOp>
1792 : N3VLInt3_HS<op24, op23, op11_8, op4, OpcodeStr, Dt, IntOp> {
Bob Wilson6f122622009-10-15 21:57:47 +00001793 def v8i16 : N3VLInt3<op24, op23, 0b00, op11_8, op4, IIC_VMACi16D,
Evan Chengf81bf152009-11-23 21:57:23 +00001794 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001795}
1796
1797
1798// Neon 2-register vector intrinsics,
1799// element sizes of 8, 16 and 32 bits:
1800multiclass N2VInt_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
David Goodwin127221f2009-09-23 21:38:08 +00001801 bits<5> op11_7, bit op4,
1802 InstrItinClass itinD, InstrItinClass itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00001803 string OpcodeStr, string Dt, Intrinsic IntOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001804 // 64-bit vector types.
1805 def v8i8 : N2VDInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001806 itinD, OpcodeStr, !strconcat(Dt, "8"), v8i8, v8i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001807 def v4i16 : N2VDInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001808 itinD, OpcodeStr, !strconcat(Dt, "16"),v4i16,v4i16,IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001809 def v2i32 : N2VDInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001810 itinD, OpcodeStr, !strconcat(Dt, "32"),v2i32,v2i32,IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001811
1812 // 128-bit vector types.
1813 def v16i8 : N2VQInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001814 itinQ, OpcodeStr, !strconcat(Dt, "8"), v16i8,v16i8,IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001815 def v8i16 : N2VQInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001816 itinQ, OpcodeStr, !strconcat(Dt, "16"),v8i16,v8i16,IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001817 def v4i32 : N2VQInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001818 itinQ, OpcodeStr, !strconcat(Dt, "32"),v4i32,v4i32,IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001819}
1820
1821
1822// Neon Pairwise long 2-register intrinsics,
1823// element sizes of 8, 16 and 32 bits:
1824multiclass N2VPLInt_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
1825 bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001826 string OpcodeStr, string Dt, Intrinsic IntOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001827 // 64-bit vector types.
1828 def v8i8 : N2VDPLInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001829 OpcodeStr, !strconcat(Dt, "8"), v4i16, v8i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001830 def v4i16 : N2VDPLInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001831 OpcodeStr, !strconcat(Dt, "16"), v2i32, v4i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001832 def v2i32 : N2VDPLInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001833 OpcodeStr, !strconcat(Dt, "32"), v1i64, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001834
1835 // 128-bit vector types.
1836 def v16i8 : N2VQPLInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001837 OpcodeStr, !strconcat(Dt, "8"), v8i16, v16i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001838 def v8i16 : N2VQPLInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001839 OpcodeStr, !strconcat(Dt, "16"), v4i32, v8i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001840 def v4i32 : N2VQPLInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001841 OpcodeStr, !strconcat(Dt, "32"), v2i64, v4i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001842}
1843
1844
1845// Neon Pairwise long 2-register accumulate intrinsics,
1846// element sizes of 8, 16 and 32 bits:
1847multiclass N2VPLInt2_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
1848 bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001849 string OpcodeStr, string Dt, Intrinsic IntOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001850 // 64-bit vector types.
1851 def v8i8 : N2VDPLInt2<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001852 OpcodeStr, !strconcat(Dt, "8"), v4i16, v8i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001853 def v4i16 : N2VDPLInt2<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001854 OpcodeStr, !strconcat(Dt, "16"), v2i32, v4i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001855 def v2i32 : N2VDPLInt2<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001856 OpcodeStr, !strconcat(Dt, "32"), v1i64, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001857
1858 // 128-bit vector types.
1859 def v16i8 : N2VQPLInt2<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001860 OpcodeStr, !strconcat(Dt, "8"), v8i16, v16i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001861 def v8i16 : N2VQPLInt2<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001862 OpcodeStr, !strconcat(Dt, "16"), v4i32, v8i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001863 def v4i32 : N2VQPLInt2<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001864 OpcodeStr, !strconcat(Dt, "32"), v2i64, v4i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001865}
1866
1867
1868// Neon 2-register vector shift by immediate,
1869// element sizes of 8, 16, 32 and 64 bits:
1870multiclass N2VSh_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001871 InstrItinClass itin, string OpcodeStr, string Dt,
1872 SDNode OpNode> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001873 // 64-bit vector types.
Bob Wilson507df402009-10-21 02:15:46 +00001874 def v8i8 : N2VDSh<op24, op23, op11_8, 0, op4, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001875 OpcodeStr, !strconcat(Dt, "8"), v8i8, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00001876 let Inst{21-19} = 0b001; // imm6 = 001xxx
1877 }
1878 def v4i16 : N2VDSh<op24, op23, op11_8, 0, op4, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001879 OpcodeStr, !strconcat(Dt, "16"), v4i16, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00001880 let Inst{21-20} = 0b01; // imm6 = 01xxxx
1881 }
1882 def v2i32 : N2VDSh<op24, op23, op11_8, 0, op4, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001883 OpcodeStr, !strconcat(Dt, "32"), v2i32, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00001884 let Inst{21} = 0b1; // imm6 = 1xxxxx
1885 }
1886 def v1i64 : N2VDSh<op24, op23, op11_8, 1, op4, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001887 OpcodeStr, !strconcat(Dt, "64"), v1i64, OpNode>;
Bob Wilson507df402009-10-21 02:15:46 +00001888 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00001889
1890 // 128-bit vector types.
Bob Wilson507df402009-10-21 02:15:46 +00001891 def v16i8 : N2VQSh<op24, op23, op11_8, 0, op4, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001892 OpcodeStr, !strconcat(Dt, "8"), v16i8, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00001893 let Inst{21-19} = 0b001; // imm6 = 001xxx
1894 }
1895 def v8i16 : N2VQSh<op24, op23, op11_8, 0, op4, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001896 OpcodeStr, !strconcat(Dt, "16"), v8i16, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00001897 let Inst{21-20} = 0b01; // imm6 = 01xxxx
1898 }
1899 def v4i32 : N2VQSh<op24, op23, op11_8, 0, op4, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001900 OpcodeStr, !strconcat(Dt, "32"), v4i32, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00001901 let Inst{21} = 0b1; // imm6 = 1xxxxx
1902 }
1903 def v2i64 : N2VQSh<op24, op23, op11_8, 1, op4, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001904 OpcodeStr, !strconcat(Dt, "64"), v2i64, OpNode>;
Bob Wilson507df402009-10-21 02:15:46 +00001905 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00001906}
1907
1908
1909// Neon Shift-Accumulate vector operations,
1910// element sizes of 8, 16, 32 and 64 bits:
1911multiclass N2VShAdd_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001912 string OpcodeStr, string Dt, SDNode ShOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001913 // 64-bit vector types.
Bob Wilson507df402009-10-21 02:15:46 +00001914 def v8i8 : N2VDShAdd<op24, op23, op11_8, 0, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001915 OpcodeStr, !strconcat(Dt, "8"), v8i8, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00001916 let Inst{21-19} = 0b001; // imm6 = 001xxx
1917 }
1918 def v4i16 : N2VDShAdd<op24, op23, op11_8, 0, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001919 OpcodeStr, !strconcat(Dt, "16"), v4i16, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00001920 let Inst{21-20} = 0b01; // imm6 = 01xxxx
1921 }
1922 def v2i32 : N2VDShAdd<op24, op23, op11_8, 0, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001923 OpcodeStr, !strconcat(Dt, "32"), v2i32, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00001924 let Inst{21} = 0b1; // imm6 = 1xxxxx
1925 }
1926 def v1i64 : N2VDShAdd<op24, op23, op11_8, 1, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001927 OpcodeStr, !strconcat(Dt, "64"), v1i64, ShOp>;
Bob Wilson507df402009-10-21 02:15:46 +00001928 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00001929
1930 // 128-bit vector types.
Bob Wilson507df402009-10-21 02:15:46 +00001931 def v16i8 : N2VQShAdd<op24, op23, op11_8, 0, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001932 OpcodeStr, !strconcat(Dt, "8"), v16i8, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00001933 let Inst{21-19} = 0b001; // imm6 = 001xxx
1934 }
1935 def v8i16 : N2VQShAdd<op24, op23, op11_8, 0, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001936 OpcodeStr, !strconcat(Dt, "16"), v8i16, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00001937 let Inst{21-20} = 0b01; // imm6 = 01xxxx
1938 }
1939 def v4i32 : N2VQShAdd<op24, op23, op11_8, 0, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001940 OpcodeStr, !strconcat(Dt, "32"), v4i32, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00001941 let Inst{21} = 0b1; // imm6 = 1xxxxx
1942 }
1943 def v2i64 : N2VQShAdd<op24, op23, op11_8, 1, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001944 OpcodeStr, !strconcat(Dt, "64"), v2i64, ShOp>;
Bob Wilson507df402009-10-21 02:15:46 +00001945 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00001946}
1947
1948
1949// Neon Shift-Insert vector operations,
1950// element sizes of 8, 16, 32 and 64 bits:
1951multiclass N2VShIns_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
1952 string OpcodeStr, SDNode ShOp> {
1953 // 64-bit vector types.
Bob Wilson507df402009-10-21 02:15:46 +00001954 def v8i8 : N2VDShIns<op24, op23, op11_8, 0, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001955 OpcodeStr, "8", v8i8, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00001956 let Inst{21-19} = 0b001; // imm6 = 001xxx
1957 }
1958 def v4i16 : N2VDShIns<op24, op23, op11_8, 0, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001959 OpcodeStr, "16", v4i16, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00001960 let Inst{21-20} = 0b01; // imm6 = 01xxxx
1961 }
1962 def v2i32 : N2VDShIns<op24, op23, op11_8, 0, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001963 OpcodeStr, "32", v2i32, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00001964 let Inst{21} = 0b1; // imm6 = 1xxxxx
1965 }
1966 def v1i64 : N2VDShIns<op24, op23, op11_8, 1, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001967 OpcodeStr, "64", v1i64, ShOp>;
Bob Wilson507df402009-10-21 02:15:46 +00001968 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00001969
1970 // 128-bit vector types.
Bob Wilson507df402009-10-21 02:15:46 +00001971 def v16i8 : N2VQShIns<op24, op23, op11_8, 0, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001972 OpcodeStr, "8", v16i8, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00001973 let Inst{21-19} = 0b001; // imm6 = 001xxx
1974 }
1975 def v8i16 : N2VQShIns<op24, op23, op11_8, 0, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001976 OpcodeStr, "16", v8i16, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00001977 let Inst{21-20} = 0b01; // imm6 = 01xxxx
1978 }
1979 def v4i32 : N2VQShIns<op24, op23, op11_8, 0, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001980 OpcodeStr, "32", v4i32, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00001981 let Inst{21} = 0b1; // imm6 = 1xxxxx
1982 }
1983 def v2i64 : N2VQShIns<op24, op23, op11_8, 1, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001984 OpcodeStr, "64", v2i64, ShOp>;
Bob Wilson507df402009-10-21 02:15:46 +00001985 // imm6 = xxxxxx
1986}
1987
1988// Neon Shift Long operations,
1989// element sizes of 8, 16, 32 bits:
1990multiclass N2VLSh_QHS<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6,
Evan Chengf81bf152009-11-23 21:57:23 +00001991 bit op4, string OpcodeStr, string Dt, SDNode OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00001992 def v8i16 : N2VLSh<op24, op23, op11_8, op7, op6, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001993 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00001994 let Inst{21-19} = 0b001; // imm6 = 001xxx
1995 }
1996 def v4i32 : N2VLSh<op24, op23, op11_8, op7, op6, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001997 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00001998 let Inst{21-20} = 0b01; // imm6 = 01xxxx
1999 }
2000 def v2i64 : N2VLSh<op24, op23, op11_8, op7, op6, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002001 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00002002 let Inst{21} = 0b1; // imm6 = 1xxxxx
2003 }
2004}
2005
2006// Neon Shift Narrow operations,
2007// element sizes of 16, 32, 64 bits:
2008multiclass N2VNSh_HSD<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6,
Evan Chengf81bf152009-11-23 21:57:23 +00002009 bit op4, InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson507df402009-10-21 02:15:46 +00002010 SDNode OpNode> {
2011 def v8i8 : N2VNSh<op24, op23, op11_8, op7, op6, op4, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002012 OpcodeStr, !strconcat(Dt, "16"), v8i8, v8i16, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00002013 let Inst{21-19} = 0b001; // imm6 = 001xxx
2014 }
2015 def v4i16 : N2VNSh<op24, op23, op11_8, op7, op6, op4, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002016 OpcodeStr, !strconcat(Dt, "32"), v4i16, v4i32, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00002017 let Inst{21-20} = 0b01; // imm6 = 01xxxx
2018 }
2019 def v2i32 : N2VNSh<op24, op23, op11_8, op7, op6, op4, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002020 OpcodeStr, !strconcat(Dt, "64"), v2i32, v2i64, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00002021 let Inst{21} = 0b1; // imm6 = 1xxxxx
2022 }
Bob Wilson5bafff32009-06-22 23:27:02 +00002023}
2024
2025//===----------------------------------------------------------------------===//
2026// Instruction Definitions.
2027//===----------------------------------------------------------------------===//
2028
2029// Vector Add Operations.
2030
2031// VADD : Vector Add (integer and floating-point)
Evan Chengf81bf152009-11-23 21:57:23 +00002032defm VADD : N3V_QHSD<0, 0, 0b1000, 0, IIC_VBINiD, IIC_VBINiQ, "vadd", "i",
Evan Chengac0869d2009-11-21 06:21:52 +00002033 add, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00002034def VADDfd : N3VD<0, 0, 0b00, 0b1101, 0, IIC_VBIND, "vadd", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002035 v2f32, v2f32, fadd, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00002036def VADDfq : N3VQ<0, 0, 0b00, 0b1101, 0, IIC_VBINQ, "vadd", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002037 v4f32, v4f32, fadd, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002038// VADDL : Vector Add Long (Q = D + D)
Evan Chengf81bf152009-11-23 21:57:23 +00002039defm VADDLs : N3VLInt_QHS<0,1,0b0000,0, IIC_VSHLiD, "vaddl", "s",
Evan Chengac0869d2009-11-21 06:21:52 +00002040 int_arm_neon_vaddls, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00002041defm VADDLu : N3VLInt_QHS<1,1,0b0000,0, IIC_VSHLiD, "vaddl", "u",
Evan Chengac0869d2009-11-21 06:21:52 +00002042 int_arm_neon_vaddlu, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002043// VADDW : Vector Add Wide (Q = Q + D)
Evan Chengf81bf152009-11-23 21:57:23 +00002044defm VADDWs : N3VWInt_QHS<0,1,0b0001,0, "vaddw", "s", int_arm_neon_vaddws, 0>;
2045defm VADDWu : N3VWInt_QHS<1,1,0b0001,0, "vaddw", "u", int_arm_neon_vaddwu, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002046// VHADD : Vector Halving Add
David Goodwin658ea602009-09-25 18:38:29 +00002047defm VHADDs : N3VInt_QHS<0,0,0b0000,0, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002048 IIC_VBINi4Q, "vhadd", "s", int_arm_neon_vhadds, 1>;
David Goodwin658ea602009-09-25 18:38:29 +00002049defm VHADDu : N3VInt_QHS<1,0,0b0000,0, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002050 IIC_VBINi4Q, "vhadd", "u", int_arm_neon_vhaddu, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002051// VRHADD : Vector Rounding Halving Add
David Goodwin658ea602009-09-25 18:38:29 +00002052defm VRHADDs : N3VInt_QHS<0,0,0b0001,0, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002053 IIC_VBINi4Q, "vrhadd", "s", int_arm_neon_vrhadds, 1>;
David Goodwin658ea602009-09-25 18:38:29 +00002054defm VRHADDu : N3VInt_QHS<1,0,0b0001,0, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002055 IIC_VBINi4Q, "vrhadd", "u", int_arm_neon_vrhaddu, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002056// VQADD : Vector Saturating Add
David Goodwin658ea602009-09-25 18:38:29 +00002057defm VQADDs : N3VInt_QHSD<0,0,0b0000,1, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002058 IIC_VBINi4Q, "vqadd", "s", int_arm_neon_vqadds, 1>;
David Goodwin658ea602009-09-25 18:38:29 +00002059defm VQADDu : N3VInt_QHSD<1,0,0b0000,1, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002060 IIC_VBINi4Q, "vqadd", "u", int_arm_neon_vqaddu, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002061// VADDHN : Vector Add and Narrow Returning High Half (D = Q + Q)
Evan Chengf81bf152009-11-23 21:57:23 +00002062defm VADDHN : N3VNInt_HSD<0,1,0b0100,0, "vaddhn", "i",
2063 int_arm_neon_vaddhn, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002064// VRADDHN : Vector Rounding Add and Narrow Returning High Half (D = Q + Q)
Evan Chengf81bf152009-11-23 21:57:23 +00002065defm VRADDHN : N3VNInt_HSD<1,1,0b0100,0, "vraddhn", "i",
2066 int_arm_neon_vraddhn, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002067
2068// Vector Multiply Operations.
2069
2070// VMUL : Vector Multiply (integer, polynomial and floating-point)
Evan Chengac0869d2009-11-21 06:21:52 +00002071defm VMUL : N3V_QHS<0, 0, 0b1001, 1, IIC_VMULi16D, IIC_VMULi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00002072 IIC_VMULi16Q, IIC_VMULi32Q, "vmul", "i", mul, 1>;
2073def VMULpd : N3VDInt<1, 0, 0b00, 0b1001, 1, IIC_VMULi16D, "vmul", "p8",
Evan Chengac0869d2009-11-21 06:21:52 +00002074 v8i8, v8i8, int_arm_neon_vmulp, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00002075def VMULpq : N3VQInt<1, 0, 0b00, 0b1001, 1, IIC_VMULi16Q, "vmul", "p8",
Evan Chengac0869d2009-11-21 06:21:52 +00002076 v16i8, v16i8, int_arm_neon_vmulp, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00002077def VMULfd : N3VD<1, 0, 0b00, 0b1101, 1, IIC_VBIND, "vmul", "f32",
Bob Wilson9abe19d2010-02-17 00:31:29 +00002078 v2f32, v2f32, fmul, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00002079def VMULfq : N3VQ<1, 0, 0b00, 0b1101, 1, IIC_VBINQ, "vmul", "f32",
Bob Wilson9abe19d2010-02-17 00:31:29 +00002080 v4f32, v4f32, fmul, 1>;
2081defm VMULsl : N3VSL_HS<0b1000, "vmul", "i", mul>;
2082def VMULslfd : N3VDSL<0b10, 0b1001, IIC_VBIND, "vmul", "f32", v2f32, fmul>;
2083def VMULslfq : N3VQSL<0b10, 0b1001, IIC_VBINQ, "vmul", "f32", v4f32,
2084 v2f32, fmul>;
2085
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002086def : Pat<(v8i16 (mul (v8i16 QPR:$src1),
2087 (v8i16 (NEONvduplane (v8i16 QPR:$src2), imm:$lane)))),
2088 (v8i16 (VMULslv8i16 (v8i16 QPR:$src1),
2089 (v4i16 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002090 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002091 (SubReg_i16_lane imm:$lane)))>;
2092def : Pat<(v4i32 (mul (v4i32 QPR:$src1),
2093 (v4i32 (NEONvduplane (v4i32 QPR:$src2), imm:$lane)))),
2094 (v4i32 (VMULslv4i32 (v4i32 QPR:$src1),
2095 (v2i32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002096 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002097 (SubReg_i32_lane imm:$lane)))>;
2098def : Pat<(v4f32 (fmul (v4f32 QPR:$src1),
2099 (v4f32 (NEONvduplane (v4f32 QPR:$src2), imm:$lane)))),
2100 (v4f32 (VMULslfq (v4f32 QPR:$src1),
2101 (v2f32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002102 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002103 (SubReg_i32_lane imm:$lane)))>;
2104
Bob Wilson5bafff32009-06-22 23:27:02 +00002105// VQDMULH : Vector Saturating Doubling Multiply Returning High Half
David Goodwin658ea602009-09-25 18:38:29 +00002106defm VQDMULH : N3VInt_HS<0, 0, 0b1011, 0, IIC_VMULi16D, IIC_VMULi32D,
2107 IIC_VMULi16Q, IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002108 "vqdmulh", "s", int_arm_neon_vqdmulh, 1>;
David Goodwin658ea602009-09-25 18:38:29 +00002109defm VQDMULHsl: N3VIntSL_HS<0b1100, IIC_VMULi16D, IIC_VMULi32D,
2110 IIC_VMULi16Q, IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002111 "vqdmulh", "s", int_arm_neon_vqdmulh>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002112def : Pat<(v8i16 (int_arm_neon_vqdmulh (v8i16 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00002113 (v8i16 (NEONvduplane (v8i16 QPR:$src2),
2114 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002115 (v8i16 (VQDMULHslv8i16 (v8i16 QPR:$src1),
2116 (v4i16 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002117 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002118 (SubReg_i16_lane imm:$lane)))>;
2119def : Pat<(v4i32 (int_arm_neon_vqdmulh (v4i32 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00002120 (v4i32 (NEONvduplane (v4i32 QPR:$src2),
2121 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002122 (v4i32 (VQDMULHslv4i32 (v4i32 QPR:$src1),
2123 (v2i32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002124 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002125 (SubReg_i32_lane imm:$lane)))>;
2126
Bob Wilson5bafff32009-06-22 23:27:02 +00002127// VQRDMULH : Vector Rounding Saturating Doubling Multiply Returning High Half
David Goodwin658ea602009-09-25 18:38:29 +00002128defm VQRDMULH : N3VInt_HS<1, 0, 0b1011, 0, IIC_VMULi16D, IIC_VMULi32D,
2129 IIC_VMULi16Q, IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002130 "vqrdmulh", "s", int_arm_neon_vqrdmulh, 1>;
David Goodwin658ea602009-09-25 18:38:29 +00002131defm VQRDMULHsl : N3VIntSL_HS<0b1101, IIC_VMULi16D, IIC_VMULi32D,
2132 IIC_VMULi16Q, IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002133 "vqrdmulh", "s", int_arm_neon_vqrdmulh>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002134def : Pat<(v8i16 (int_arm_neon_vqrdmulh (v8i16 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00002135 (v8i16 (NEONvduplane (v8i16 QPR:$src2),
2136 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002137 (v8i16 (VQRDMULHslv8i16 (v8i16 QPR:$src1),
2138 (v4i16 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002139 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002140 (SubReg_i16_lane imm:$lane)))>;
2141def : Pat<(v4i32 (int_arm_neon_vqrdmulh (v4i32 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00002142 (v4i32 (NEONvduplane (v4i32 QPR:$src2),
2143 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002144 (v4i32 (VQRDMULHslv4i32 (v4i32 QPR:$src1),
2145 (v2i32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002146 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002147 (SubReg_i32_lane imm:$lane)))>;
2148
Bob Wilson5bafff32009-06-22 23:27:02 +00002149// VMULL : Vector Multiply Long (integer and polynomial) (Q = D * D)
Evan Chengf81bf152009-11-23 21:57:23 +00002150defm VMULLs : N3VLInt_QHS<0,1,0b1100,0, IIC_VMULi16D, "vmull", "s",
Evan Chengac0869d2009-11-21 06:21:52 +00002151 int_arm_neon_vmulls, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00002152defm VMULLu : N3VLInt_QHS<1,1,0b1100,0, IIC_VMULi16D, "vmull", "u",
Evan Chengac0869d2009-11-21 06:21:52 +00002153 int_arm_neon_vmullu, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00002154def VMULLp : N3VLInt<0, 1, 0b00, 0b1110, 0, IIC_VMULi16D, "vmull", "p8",
Evan Chengac0869d2009-11-21 06:21:52 +00002155 v8i16, v8i8, int_arm_neon_vmullp, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00002156defm VMULLsls : N3VLIntSL_HS<0, 0b1010, IIC_VMULi16D, "vmull", "s",
Evan Chengac0869d2009-11-21 06:21:52 +00002157 int_arm_neon_vmulls>;
Evan Chengf81bf152009-11-23 21:57:23 +00002158defm VMULLslu : N3VLIntSL_HS<1, 0b1010, IIC_VMULi16D, "vmull", "u",
Evan Chengac0869d2009-11-21 06:21:52 +00002159 int_arm_neon_vmullu>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002160
Bob Wilson5bafff32009-06-22 23:27:02 +00002161// VQDMULL : Vector Saturating Doubling Multiply Long (Q = D * D)
Evan Chengf81bf152009-11-23 21:57:23 +00002162defm VQDMULL : N3VLInt_HS<0,1,0b1101,0, IIC_VMULi16D, "vqdmull", "s",
Evan Chengac0869d2009-11-21 06:21:52 +00002163 int_arm_neon_vqdmull, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00002164defm VQDMULLsl: N3VLIntSL_HS<0, 0b1011, IIC_VMULi16D, "vqdmull", "s",
Evan Chengac0869d2009-11-21 06:21:52 +00002165 int_arm_neon_vqdmull>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002166
2167// Vector Multiply-Accumulate and Multiply-Subtract Operations.
2168
2169// VMLA : Vector Multiply Accumulate (integer and floating-point)
David Goodwin658ea602009-09-25 18:38:29 +00002170defm VMLA : N3VMulOp_QHS<0, 0, 0b1001, 0, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00002171 IIC_VMACi16Q, IIC_VMACi32Q, "vmla", "i", add>;
2172def VMLAfd : N3VDMulOp<0, 0, 0b00, 0b1101, 1, IIC_VMACD, "vmla", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002173 v2f32, fmul, fadd>;
Evan Chengf81bf152009-11-23 21:57:23 +00002174def VMLAfq : N3VQMulOp<0, 0, 0b00, 0b1101, 1, IIC_VMACQ, "vmla", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002175 v4f32, fmul, fadd>;
David Goodwin658ea602009-09-25 18:38:29 +00002176defm VMLAsl : N3VMulOpSL_HS<0b0000, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00002177 IIC_VMACi16Q, IIC_VMACi32Q, "vmla", "i", add>;
2178def VMLAslfd : N3VDMulOpSL<0b10, 0b0001, IIC_VMACD, "vmla", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002179 v2f32, fmul, fadd>;
Evan Chengf81bf152009-11-23 21:57:23 +00002180def VMLAslfq : N3VQMulOpSL<0b10, 0b0001, IIC_VMACQ, "vmla", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002181 v4f32, v2f32, fmul, fadd>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002182
2183def : Pat<(v8i16 (add (v8i16 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00002184 (mul (v8i16 QPR:$src2),
2185 (v8i16 (NEONvduplane (v8i16 QPR:$src3), imm:$lane))))),
2186 (v8i16 (VMLAslv8i16 (v8i16 QPR:$src1), (v8i16 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002187 (v4i16 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002188 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002189 (SubReg_i16_lane imm:$lane)))>;
2190
2191def : Pat<(v4i32 (add (v4i32 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00002192 (mul (v4i32 QPR:$src2),
2193 (v4i32 (NEONvduplane (v4i32 QPR:$src3), imm:$lane))))),
2194 (v4i32 (VMLAslv4i32 (v4i32 QPR:$src1), (v4i32 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002195 (v2i32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002196 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002197 (SubReg_i32_lane imm:$lane)))>;
2198
2199def : Pat<(v4f32 (fadd (v4f32 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00002200 (fmul (v4f32 QPR:$src2),
2201 (v4f32 (NEONvduplane (v4f32 QPR:$src3), imm:$lane))))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002202 (v4f32 (VMLAslfq (v4f32 QPR:$src1),
2203 (v4f32 QPR:$src2),
2204 (v2f32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002205 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002206 (SubReg_i32_lane imm:$lane)))>;
2207
Bob Wilson5bafff32009-06-22 23:27:02 +00002208// VMLAL : Vector Multiply Accumulate Long (Q += D * D)
Evan Chengf81bf152009-11-23 21:57:23 +00002209defm VMLALs : N3VLInt3_QHS<0,1,0b1000,0, "vmlal", "s", int_arm_neon_vmlals>;
2210defm VMLALu : N3VLInt3_QHS<1,1,0b1000,0, "vmlal", "u", int_arm_neon_vmlalu>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002211
Evan Chengf81bf152009-11-23 21:57:23 +00002212defm VMLALsls : N3VLInt3SL_HS<0, 0b0010, "vmlal", "s", int_arm_neon_vmlals>;
2213defm VMLALslu : N3VLInt3SL_HS<1, 0b0010, "vmlal", "u", int_arm_neon_vmlalu>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002214
Bob Wilson5bafff32009-06-22 23:27:02 +00002215// VQDMLAL : Vector Saturating Doubling Multiply Accumulate Long (Q += D * D)
Evan Chengf81bf152009-11-23 21:57:23 +00002216defm VQDMLAL : N3VLInt3_HS<0, 1, 0b1001, 0, "vqdmlal", "s",
2217 int_arm_neon_vqdmlal>;
2218defm VQDMLALsl: N3VLInt3SL_HS<0, 0b0011, "vqdmlal", "s", int_arm_neon_vqdmlal>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002219
Bob Wilson5bafff32009-06-22 23:27:02 +00002220// VMLS : Vector Multiply Subtract (integer and floating-point)
Bob Wilson8f07b9e2009-10-03 04:41:21 +00002221defm VMLS : N3VMulOp_QHS<1, 0, 0b1001, 0, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00002222 IIC_VMACi16Q, IIC_VMACi32Q, "vmls", "i", sub>;
2223def VMLSfd : N3VDMulOp<0, 0, 0b10, 0b1101, 1, IIC_VMACD, "vmls", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002224 v2f32, fmul, fsub>;
Evan Chengf81bf152009-11-23 21:57:23 +00002225def VMLSfq : N3VQMulOp<0, 0, 0b10, 0b1101, 1, IIC_VMACQ, "vmls", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002226 v4f32, fmul, fsub>;
David Goodwin658ea602009-09-25 18:38:29 +00002227defm VMLSsl : N3VMulOpSL_HS<0b0100, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00002228 IIC_VMACi16Q, IIC_VMACi32Q, "vmls", "i", sub>;
2229def VMLSslfd : N3VDMulOpSL<0b10, 0b0101, IIC_VMACD, "vmls", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002230 v2f32, fmul, fsub>;
Evan Chengf81bf152009-11-23 21:57:23 +00002231def VMLSslfq : N3VQMulOpSL<0b10, 0b0101, IIC_VMACQ, "vmls", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002232 v4f32, v2f32, fmul, fsub>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002233
2234def : Pat<(v8i16 (sub (v8i16 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00002235 (mul (v8i16 QPR:$src2),
2236 (v8i16 (NEONvduplane (v8i16 QPR:$src3), imm:$lane))))),
2237 (v8i16 (VMLSslv8i16 (v8i16 QPR:$src1), (v8i16 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002238 (v4i16 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002239 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002240 (SubReg_i16_lane imm:$lane)))>;
2241
2242def : Pat<(v4i32 (sub (v4i32 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00002243 (mul (v4i32 QPR:$src2),
2244 (v4i32 (NEONvduplane (v4i32 QPR:$src3), imm:$lane))))),
2245 (v4i32 (VMLSslv4i32 (v4i32 QPR:$src1), (v4i32 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002246 (v2i32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002247 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002248 (SubReg_i32_lane imm:$lane)))>;
2249
2250def : Pat<(v4f32 (fsub (v4f32 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00002251 (fmul (v4f32 QPR:$src2),
2252 (v4f32 (NEONvduplane (v4f32 QPR:$src3), imm:$lane))))),
2253 (v4f32 (VMLSslfq (v4f32 QPR:$src1), (v4f32 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002254 (v2f32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002255 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002256 (SubReg_i32_lane imm:$lane)))>;
2257
Bob Wilson5bafff32009-06-22 23:27:02 +00002258// VMLSL : Vector Multiply Subtract Long (Q -= D * D)
Evan Chengf81bf152009-11-23 21:57:23 +00002259defm VMLSLs : N3VLInt3_QHS<0,1,0b1010,0, "vmlsl", "s", int_arm_neon_vmlsls>;
2260defm VMLSLu : N3VLInt3_QHS<1,1,0b1010,0, "vmlsl", "u", int_arm_neon_vmlslu>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002261
Evan Chengf81bf152009-11-23 21:57:23 +00002262defm VMLSLsls : N3VLInt3SL_HS<0, 0b0110, "vmlsl", "s", int_arm_neon_vmlsls>;
2263defm VMLSLslu : N3VLInt3SL_HS<1, 0b0110, "vmlsl", "u", int_arm_neon_vmlslu>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002264
Bob Wilson5bafff32009-06-22 23:27:02 +00002265// VQDMLSL : Vector Saturating Doubling Multiply Subtract Long (Q -= D * D)
Evan Chengf81bf152009-11-23 21:57:23 +00002266defm VQDMLSL : N3VLInt3_HS<0, 1, 0b1011, 0, "vqdmlsl", "s",
2267 int_arm_neon_vqdmlsl>;
2268defm VQDMLSLsl: N3VLInt3SL_HS<0, 0b111, "vqdmlsl", "s", int_arm_neon_vqdmlsl>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002269
2270// Vector Subtract Operations.
2271
2272// VSUB : Vector Subtract (integer and floating-point)
Evan Chengac0869d2009-11-21 06:21:52 +00002273defm VSUB : N3V_QHSD<1, 0, 0b1000, 0, IIC_VSUBiD, IIC_VSUBiQ,
Evan Chengf81bf152009-11-23 21:57:23 +00002274 "vsub", "i", sub, 0>;
2275def VSUBfd : N3VD<0, 0, 0b10, 0b1101, 0, IIC_VBIND, "vsub", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002276 v2f32, v2f32, fsub, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00002277def VSUBfq : N3VQ<0, 0, 0b10, 0b1101, 0, IIC_VBINQ, "vsub", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002278 v4f32, v4f32, fsub, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002279// VSUBL : Vector Subtract Long (Q = D - D)
Evan Chengf81bf152009-11-23 21:57:23 +00002280defm VSUBLs : N3VLInt_QHS<0,1,0b0010,0, IIC_VSHLiD, "vsubl", "s",
Evan Chengac0869d2009-11-21 06:21:52 +00002281 int_arm_neon_vsubls, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00002282defm VSUBLu : N3VLInt_QHS<1,1,0b0010,0, IIC_VSHLiD, "vsubl", "u",
Evan Chengac0869d2009-11-21 06:21:52 +00002283 int_arm_neon_vsublu, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002284// VSUBW : Vector Subtract Wide (Q = Q - D)
Evan Chengf81bf152009-11-23 21:57:23 +00002285defm VSUBWs : N3VWInt_QHS<0,1,0b0011,0, "vsubw", "s", int_arm_neon_vsubws, 0>;
2286defm VSUBWu : N3VWInt_QHS<1,1,0b0011,0, "vsubw", "u", int_arm_neon_vsubwu, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002287// VHSUB : Vector Halving Subtract
Evan Chengac0869d2009-11-21 06:21:52 +00002288defm VHSUBs : N3VInt_QHS<0, 0, 0b0010, 0, IIC_VBINi4D, IIC_VBINi4D,
2289 IIC_VBINi4Q, IIC_VBINi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002290 "vhsub", "s", int_arm_neon_vhsubs, 0>;
Evan Chengac0869d2009-11-21 06:21:52 +00002291defm VHSUBu : N3VInt_QHS<1, 0, 0b0010, 0, IIC_VBINi4D, IIC_VBINi4D,
2292 IIC_VBINi4Q, IIC_VBINi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002293 "vhsub", "u", int_arm_neon_vhsubu, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002294// VQSUB : Vector Saturing Subtract
Evan Chengac0869d2009-11-21 06:21:52 +00002295defm VQSUBs : N3VInt_QHSD<0, 0, 0b0010, 1, IIC_VBINi4D, IIC_VBINi4D,
2296 IIC_VBINi4Q, IIC_VBINi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002297 "vqsub", "s", int_arm_neon_vqsubs, 0>;
Evan Chengac0869d2009-11-21 06:21:52 +00002298defm VQSUBu : N3VInt_QHSD<1, 0, 0b0010, 1, IIC_VBINi4D, IIC_VBINi4D,
2299 IIC_VBINi4Q, IIC_VBINi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002300 "vqsub", "u", int_arm_neon_vqsubu, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002301// VSUBHN : Vector Subtract and Narrow Returning High Half (D = Q - Q)
Evan Chengf81bf152009-11-23 21:57:23 +00002302defm VSUBHN : N3VNInt_HSD<0,1,0b0110,0, "vsubhn", "i",
2303 int_arm_neon_vsubhn, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002304// VRSUBHN : Vector Rounding Subtract and Narrow Returning High Half (D=Q-Q)
Evan Chengf81bf152009-11-23 21:57:23 +00002305defm VRSUBHN : N3VNInt_HSD<1,1,0b0110,0, "vrsubhn", "i",
2306 int_arm_neon_vrsubhn, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002307
2308// Vector Comparisons.
2309
2310// VCEQ : Vector Compare Equal
David Goodwin127221f2009-09-23 21:38:08 +00002311defm VCEQ : N3V_QHS<1, 0, 0b1000, 1, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002312 IIC_VBINi4Q, "vceq", "i", NEONvceq, 1>;
2313def VCEQfd : N3VD<0,0,0b00,0b1110,0, IIC_VBIND, "vceq", "f32", v2i32, v2f32,
Evan Chengac0869d2009-11-21 06:21:52 +00002314 NEONvceq, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00002315def VCEQfq : N3VQ<0,0,0b00,0b1110,0, IIC_VBINQ, "vceq", "f32", v4i32, v4f32,
Evan Chengac0869d2009-11-21 06:21:52 +00002316 NEONvceq, 1>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002317// For disassembly only.
Johnny Chen363ac582010-02-23 01:42:58 +00002318defm VCEQz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00010, 0, "vceq", "i",
2319 "$dst, $src, #0">;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002320
Bob Wilson5bafff32009-06-22 23:27:02 +00002321// VCGE : Vector Compare Greater Than or Equal
David Goodwin127221f2009-09-23 21:38:08 +00002322defm VCGEs : N3V_QHS<0, 0, 0b0011, 1, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002323 IIC_VBINi4Q, "vcge", "s", NEONvcge, 0>;
David Goodwin127221f2009-09-23 21:38:08 +00002324defm VCGEu : N3V_QHS<1, 0, 0b0011, 1, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002325 IIC_VBINi4Q, "vcge", "u", NEONvcgeu, 0>;
2326def VCGEfd : N3VD<1,0,0b00,0b1110,0, IIC_VBIND, "vcge", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002327 v2i32, v2f32, NEONvcge, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00002328def VCGEfq : N3VQ<1,0,0b00,0b1110,0, IIC_VBINQ, "vcge", "f32", v4i32, v4f32,
Evan Chengac0869d2009-11-21 06:21:52 +00002329 NEONvcge, 0>;
Johnny Chen363ac582010-02-23 01:42:58 +00002330// For disassembly only.
2331defm VCGEz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00001, 0, "vcge", "s",
2332 "$dst, $src, #0">;
2333// For disassembly only.
2334defm VCLEz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00011, 0, "vcle", "s",
2335 "$dst, $src, #0">;
2336
Bob Wilson5bafff32009-06-22 23:27:02 +00002337// VCGT : Vector Compare Greater Than
David Goodwin127221f2009-09-23 21:38:08 +00002338defm VCGTs : N3V_QHS<0, 0, 0b0011, 0, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002339 IIC_VBINi4Q, "vcgt", "s", NEONvcgt, 0>;
David Goodwin127221f2009-09-23 21:38:08 +00002340defm VCGTu : N3V_QHS<1, 0, 0b0011, 0, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002341 IIC_VBINi4Q, "vcgt", "u", NEONvcgtu, 0>;
2342def VCGTfd : N3VD<1,0,0b10,0b1110,0, IIC_VBIND, "vcgt", "f32", v2i32, v2f32,
Evan Chengac0869d2009-11-21 06:21:52 +00002343 NEONvcgt, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00002344def VCGTfq : N3VQ<1,0,0b10,0b1110,0, IIC_VBINQ, "vcgt", "f32", v4i32, v4f32,
Evan Chengac0869d2009-11-21 06:21:52 +00002345 NEONvcgt, 0>;
Johnny Chen363ac582010-02-23 01:42:58 +00002346// For disassembly only.
2347defm VCGTz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00000, 0, "vcgt", "s",
2348 "$dst, $src, #0">;
2349// For disassembly only.
2350defm VCLTz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00100, 0, "vclt", "s",
2351 "$dst, $src, #0">;
2352
Bob Wilson5bafff32009-06-22 23:27:02 +00002353// VACGE : Vector Absolute Compare Greater Than or Equal (aka VCAGE)
Evan Chengf81bf152009-11-23 21:57:23 +00002354def VACGEd : N3VDInt<1, 0, 0b00, 0b1110, 1, IIC_VBIND, "vacge", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002355 v2i32, v2f32, int_arm_neon_vacged, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00002356def VACGEq : N3VQInt<1, 0, 0b00, 0b1110, 1, IIC_VBINQ, "vacge", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002357 v4i32, v4f32, int_arm_neon_vacgeq, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002358// VACGT : Vector Absolute Compare Greater Than (aka VCAGT)
Evan Chengf81bf152009-11-23 21:57:23 +00002359def VACGTd : N3VDInt<1, 0, 0b10, 0b1110, 1, IIC_VBIND, "vacgt", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002360 v2i32, v2f32, int_arm_neon_vacgtd, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00002361def VACGTq : N3VQInt<1, 0, 0b10, 0b1110, 1, IIC_VBINQ, "vacgt", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002362 v4i32, v4f32, int_arm_neon_vacgtq, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002363// VTST : Vector Test Bits
David Goodwin127221f2009-09-23 21:38:08 +00002364defm VTST : N3V_QHS<0, 0, 0b1000, 1, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
Bob Wilson3a4a8322010-01-17 06:35:17 +00002365 IIC_VBINi4Q, "vtst", "", NEONvtst, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002366
2367// Vector Bitwise Operations.
2368
2369// VAND : Vector Bitwise AND
Evan Chengf81bf152009-11-23 21:57:23 +00002370def VANDd : N3VDX<0, 0, 0b00, 0b0001, 1, IIC_VBINiD, "vand",
2371 v2i32, v2i32, and, 1>;
2372def VANDq : N3VQX<0, 0, 0b00, 0b0001, 1, IIC_VBINiQ, "vand",
2373 v4i32, v4i32, and, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002374
2375// VEOR : Vector Bitwise Exclusive OR
Evan Chengf81bf152009-11-23 21:57:23 +00002376def VEORd : N3VDX<1, 0, 0b00, 0b0001, 1, IIC_VBINiD, "veor",
2377 v2i32, v2i32, xor, 1>;
2378def VEORq : N3VQX<1, 0, 0b00, 0b0001, 1, IIC_VBINiQ, "veor",
2379 v4i32, v4i32, xor, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002380
2381// VORR : Vector Bitwise OR
Evan Chengf81bf152009-11-23 21:57:23 +00002382def VORRd : N3VDX<0, 0, 0b10, 0b0001, 1, IIC_VBINiD, "vorr",
2383 v2i32, v2i32, or, 1>;
2384def VORRq : N3VQX<0, 0, 0b10, 0b0001, 1, IIC_VBINiQ, "vorr",
2385 v4i32, v4i32, or, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002386
2387// VBIC : Vector Bitwise Bit Clear (AND NOT)
Evan Chengf81bf152009-11-23 21:57:23 +00002388def VBICd : N3VX<0, 0, 0b01, 0b0001, 0, 1, (outs DPR:$dst),
David Goodwin127221f2009-09-23 21:38:08 +00002389 (ins DPR:$src1, DPR:$src2), IIC_VBINiD,
Evan Chengf81bf152009-11-23 21:57:23 +00002390 "vbic", "$dst, $src1, $src2", "",
Anton Korobeynikov2ba62ef2009-09-08 22:51:43 +00002391 [(set DPR:$dst, (v2i32 (and DPR:$src1,
2392 (vnot_conv DPR:$src2))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00002393def VBICq : N3VX<0, 0, 0b01, 0b0001, 1, 1, (outs QPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00002394 (ins QPR:$src1, QPR:$src2), IIC_VBINiQ,
Evan Chengf81bf152009-11-23 21:57:23 +00002395 "vbic", "$dst, $src1, $src2", "",
Anton Korobeynikov2ba62ef2009-09-08 22:51:43 +00002396 [(set QPR:$dst, (v4i32 (and QPR:$src1,
2397 (vnot_conv QPR:$src2))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002398
2399// VORN : Vector Bitwise OR NOT
Evan Chengf81bf152009-11-23 21:57:23 +00002400def VORNd : N3VX<0, 0, 0b11, 0b0001, 0, 1, (outs DPR:$dst),
David Goodwin127221f2009-09-23 21:38:08 +00002401 (ins DPR:$src1, DPR:$src2), IIC_VBINiD,
Evan Chengf81bf152009-11-23 21:57:23 +00002402 "vorn", "$dst, $src1, $src2", "",
Anton Korobeynikov2ba62ef2009-09-08 22:51:43 +00002403 [(set DPR:$dst, (v2i32 (or DPR:$src1,
2404 (vnot_conv DPR:$src2))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00002405def VORNq : N3VX<0, 0, 0b11, 0b0001, 1, 1, (outs QPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00002406 (ins QPR:$src1, QPR:$src2), IIC_VBINiQ,
Evan Chengf81bf152009-11-23 21:57:23 +00002407 "vorn", "$dst, $src1, $src2", "",
Anton Korobeynikov2ba62ef2009-09-08 22:51:43 +00002408 [(set QPR:$dst, (v4i32 (or QPR:$src1,
2409 (vnot_conv QPR:$src2))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002410
2411// VMVN : Vector Bitwise NOT
Evan Chengf81bf152009-11-23 21:57:23 +00002412def VMVNd : N2VX<0b11, 0b11, 0b00, 0b00, 0b01011, 0, 0,
David Goodwin658ea602009-09-25 18:38:29 +00002413 (outs DPR:$dst), (ins DPR:$src), IIC_VSHLiD,
Evan Chengf81bf152009-11-23 21:57:23 +00002414 "vmvn", "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00002415 [(set DPR:$dst, (v2i32 (vnot DPR:$src)))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00002416def VMVNq : N2VX<0b11, 0b11, 0b00, 0b00, 0b01011, 1, 0,
David Goodwin658ea602009-09-25 18:38:29 +00002417 (outs QPR:$dst), (ins QPR:$src), IIC_VSHLiD,
Evan Chengf81bf152009-11-23 21:57:23 +00002418 "vmvn", "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00002419 [(set QPR:$dst, (v4i32 (vnot QPR:$src)))]>;
2420def : Pat<(v2i32 (vnot_conv DPR:$src)), (VMVNd DPR:$src)>;
2421def : Pat<(v4i32 (vnot_conv QPR:$src)), (VMVNq QPR:$src)>;
2422
2423// VBSL : Vector Bitwise Select
Evan Chengf81bf152009-11-23 21:57:23 +00002424def VBSLd : N3VX<1, 0, 0b01, 0b0001, 0, 1, (outs DPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00002425 (ins DPR:$src1, DPR:$src2, DPR:$src3), IIC_VCNTiD,
Evan Chengf81bf152009-11-23 21:57:23 +00002426 "vbsl", "$dst, $src2, $src3", "$src1 = $dst",
Bob Wilson5bafff32009-06-22 23:27:02 +00002427 [(set DPR:$dst,
2428 (v2i32 (or (and DPR:$src2, DPR:$src1),
Anton Korobeynikov2ba62ef2009-09-08 22:51:43 +00002429 (and DPR:$src3, (vnot_conv DPR:$src1)))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00002430def VBSLq : N3VX<1, 0, 0b01, 0b0001, 1, 1, (outs QPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00002431 (ins QPR:$src1, QPR:$src2, QPR:$src3), IIC_VCNTiQ,
Evan Chengf81bf152009-11-23 21:57:23 +00002432 "vbsl", "$dst, $src2, $src3", "$src1 = $dst",
Bob Wilson5bafff32009-06-22 23:27:02 +00002433 [(set QPR:$dst,
2434 (v4i32 (or (and QPR:$src2, QPR:$src1),
Anton Korobeynikov2ba62ef2009-09-08 22:51:43 +00002435 (and QPR:$src3, (vnot_conv QPR:$src1)))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002436
2437// VBIF : Vector Bitwise Insert if False
Evan Chengf81bf152009-11-23 21:57:23 +00002438// like VBSL but with: "vbif $dst, $src3, $src1", "$src2 = $dst",
Johnny Chen4814e712010-02-09 23:05:23 +00002439def VBIFd : N3VX<1, 0, 0b11, 0b0001, 0, 1,
2440 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2, DPR:$src3),
2441 IIC_VBINiD, "vbif", "$dst, $src2, $src3", "$src1 = $dst",
2442 [/* For disassembly only; pattern left blank */]>;
2443def VBIFq : N3VX<1, 0, 0b11, 0b0001, 1, 1,
2444 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2, QPR:$src3),
2445 IIC_VBINiQ, "vbif", "$dst, $src2, $src3", "$src1 = $dst",
2446 [/* For disassembly only; pattern left blank */]>;
2447
Bob Wilson5bafff32009-06-22 23:27:02 +00002448// VBIT : Vector Bitwise Insert if True
Evan Chengf81bf152009-11-23 21:57:23 +00002449// like VBSL but with: "vbit $dst, $src2, $src1", "$src3 = $dst",
Johnny Chen4814e712010-02-09 23:05:23 +00002450def VBITd : N3VX<1, 0, 0b10, 0b0001, 0, 1,
2451 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2, DPR:$src3),
2452 IIC_VBINiD, "vbit", "$dst, $src2, $src3", "$src1 = $dst",
2453 [/* For disassembly only; pattern left blank */]>;
2454def VBITq : N3VX<1, 0, 0b10, 0b0001, 1, 1,
2455 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2, QPR:$src3),
2456 IIC_VBINiQ, "vbit", "$dst, $src2, $src3", "$src1 = $dst",
2457 [/* For disassembly only; pattern left blank */]>;
2458
2459// VBIT/VBIF are not yet implemented. The TwoAddress pass will not go looking
Bob Wilson5bafff32009-06-22 23:27:02 +00002460// for equivalent operations with different register constraints; it just
2461// inserts copies.
2462
2463// Vector Absolute Differences.
2464
2465// VABD : Vector Absolute Difference
Evan Chengac0869d2009-11-21 06:21:52 +00002466defm VABDs : N3VInt_QHS<0, 0, 0b0111, 0, IIC_VBINi4D, IIC_VBINi4D,
2467 IIC_VBINi4Q, IIC_VBINi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002468 "vabd", "s", int_arm_neon_vabds, 0>;
Evan Chengac0869d2009-11-21 06:21:52 +00002469defm VABDu : N3VInt_QHS<1, 0, 0b0111, 0, IIC_VBINi4D, IIC_VBINi4D,
2470 IIC_VBINi4Q, IIC_VBINi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002471 "vabd", "u", int_arm_neon_vabdu, 0>;
Evan Chengac0869d2009-11-21 06:21:52 +00002472def VABDfd : N3VDInt<1, 0, 0b10, 0b1101, 0, IIC_VBIND,
Evan Chengf81bf152009-11-23 21:57:23 +00002473 "vabd", "f32", v2f32, v2f32, int_arm_neon_vabds, 0>;
Evan Chengac0869d2009-11-21 06:21:52 +00002474def VABDfq : N3VQInt<1, 0, 0b10, 0b1101, 0, IIC_VBINQ,
Evan Chengf81bf152009-11-23 21:57:23 +00002475 "vabd", "f32", v4f32, v4f32, int_arm_neon_vabds, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002476
2477// VABDL : Vector Absolute Difference Long (Q = | D - D |)
Evan Chengac0869d2009-11-21 06:21:52 +00002478defm VABDLs : N3VLInt_QHS<0,1,0b0111,0, IIC_VBINi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002479 "vabdl", "s", int_arm_neon_vabdls, 0>;
Evan Chengac0869d2009-11-21 06:21:52 +00002480defm VABDLu : N3VLInt_QHS<1,1,0b0111,0, IIC_VBINi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002481 "vabdl", "u", int_arm_neon_vabdlu, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002482
2483// VABA : Vector Absolute Difference and Accumulate
Evan Chengf81bf152009-11-23 21:57:23 +00002484defm VABAs : N3VInt3_QHS<0,0,0b0111,1, "vaba", "s", int_arm_neon_vabas>;
2485defm VABAu : N3VInt3_QHS<1,0,0b0111,1, "vaba", "u", int_arm_neon_vabau>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002486
2487// VABAL : Vector Absolute Difference and Accumulate Long (Q += | D - D |)
Evan Chengf81bf152009-11-23 21:57:23 +00002488defm VABALs : N3VLInt3_QHS<0,1,0b0101,0, "vabal", "s", int_arm_neon_vabals>;
2489defm VABALu : N3VLInt3_QHS<1,1,0b0101,0, "vabal", "u", int_arm_neon_vabalu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002490
2491// Vector Maximum and Minimum.
2492
2493// VMAX : Vector Maximum
Bob Wilson9abe19d2010-02-17 00:31:29 +00002494defm VMAXs : N3VInt_QHS<0,0,0b0110,0, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002495 IIC_VBINi4Q, "vmax", "s", int_arm_neon_vmaxs, 1>;
Bob Wilson9abe19d2010-02-17 00:31:29 +00002496defm VMAXu : N3VInt_QHS<1,0,0b0110,0, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002497 IIC_VBINi4Q, "vmax", "u", int_arm_neon_vmaxu, 1>;
2498def VMAXfd : N3VDInt<0, 0, 0b00, 0b1111, 0, IIC_VBIND, "vmax", "f32",
2499 v2f32, v2f32, int_arm_neon_vmaxs, 1>;
2500def VMAXfq : N3VQInt<0, 0, 0b00, 0b1111, 0, IIC_VBINQ, "vmax", "f32",
2501 v4f32, v4f32, int_arm_neon_vmaxs, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002502
2503// VMIN : Vector Minimum
Bob Wilson9abe19d2010-02-17 00:31:29 +00002504defm VMINs : N3VInt_QHS<0,0,0b0110,1, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002505 IIC_VBINi4Q, "vmin", "s", int_arm_neon_vmins, 1>;
Bob Wilson9abe19d2010-02-17 00:31:29 +00002506defm VMINu : N3VInt_QHS<1,0,0b0110,1, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002507 IIC_VBINi4Q, "vmin", "u", int_arm_neon_vminu, 1>;
2508def VMINfd : N3VDInt<0, 0, 0b10, 0b1111, 0, IIC_VBIND, "vmin", "f32",
2509 v2f32, v2f32, int_arm_neon_vmins, 1>;
2510def VMINfq : N3VQInt<0, 0, 0b10, 0b1111, 0, IIC_VBINQ, "vmin", "f32",
2511 v4f32, v4f32, int_arm_neon_vmins, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002512
2513// Vector Pairwise Operations.
2514
2515// VPADD : Vector Pairwise Add
Evan Chengf81bf152009-11-23 21:57:23 +00002516def VPADDi8 : N3VDInt<0, 0, 0b00, 0b1011, 1, IIC_VBINiD, "vpadd", "i8",
2517 v8i8, v8i8, int_arm_neon_vpadd, 0>;
2518def VPADDi16 : N3VDInt<0, 0, 0b01, 0b1011, 1, IIC_VBINiD, "vpadd", "i16",
2519 v4i16, v4i16, int_arm_neon_vpadd, 0>;
2520def VPADDi32 : N3VDInt<0, 0, 0b10, 0b1011, 1, IIC_VBINiD, "vpadd", "i32",
2521 v2i32, v2i32, int_arm_neon_vpadd, 0>;
2522def VPADDf : N3VDInt<1, 0, 0b00, 0b1101, 0, IIC_VBIND, "vpadd", "f32",
2523 v2f32, v2f32, int_arm_neon_vpadd, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002524
2525// VPADDL : Vector Pairwise Add Long
Evan Chengf81bf152009-11-23 21:57:23 +00002526defm VPADDLs : N2VPLInt_QHS<0b11, 0b11, 0b00, 0b00100, 0, "vpaddl", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00002527 int_arm_neon_vpaddls>;
Evan Chengf81bf152009-11-23 21:57:23 +00002528defm VPADDLu : N2VPLInt_QHS<0b11, 0b11, 0b00, 0b00101, 0, "vpaddl", "u",
Bob Wilson5bafff32009-06-22 23:27:02 +00002529 int_arm_neon_vpaddlu>;
2530
2531// VPADAL : Vector Pairwise Add and Accumulate Long
Evan Chengf81bf152009-11-23 21:57:23 +00002532defm VPADALs : N2VPLInt2_QHS<0b11, 0b11, 0b00, 0b01100, 0, "vpadal", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00002533 int_arm_neon_vpadals>;
Evan Chengf81bf152009-11-23 21:57:23 +00002534defm VPADALu : N2VPLInt2_QHS<0b11, 0b11, 0b00, 0b01101, 0, "vpadal", "u",
Bob Wilson5bafff32009-06-22 23:27:02 +00002535 int_arm_neon_vpadalu>;
2536
2537// VPMAX : Vector Pairwise Maximum
Evan Chengf81bf152009-11-23 21:57:23 +00002538def VPMAXs8 : N3VDInt<0, 0, 0b00, 0b1010, 0, IIC_VBINi4D, "vpmax", "s8",
2539 v8i8, v8i8, int_arm_neon_vpmaxs, 0>;
2540def VPMAXs16 : N3VDInt<0, 0, 0b01, 0b1010, 0, IIC_VBINi4D, "vpmax", "s16",
2541 v4i16, v4i16, int_arm_neon_vpmaxs, 0>;
2542def VPMAXs32 : N3VDInt<0, 0, 0b10, 0b1010, 0, IIC_VBINi4D, "vpmax", "s32",
2543 v2i32, v2i32, int_arm_neon_vpmaxs, 0>;
2544def VPMAXu8 : N3VDInt<1, 0, 0b00, 0b1010, 0, IIC_VBINi4D, "vpmax", "u8",
2545 v8i8, v8i8, int_arm_neon_vpmaxu, 0>;
2546def VPMAXu16 : N3VDInt<1, 0, 0b01, 0b1010, 0, IIC_VBINi4D, "vpmax", "u16",
2547 v4i16, v4i16, int_arm_neon_vpmaxu, 0>;
2548def VPMAXu32 : N3VDInt<1, 0, 0b10, 0b1010, 0, IIC_VBINi4D, "vpmax", "u32",
2549 v2i32, v2i32, int_arm_neon_vpmaxu, 0>;
2550def VPMAXf : N3VDInt<1, 0, 0b00, 0b1111, 0, IIC_VBINi4D, "vpmax", "f32",
2551 v2f32, v2f32, int_arm_neon_vpmaxs, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002552
2553// VPMIN : Vector Pairwise Minimum
Evan Chengf81bf152009-11-23 21:57:23 +00002554def VPMINs8 : N3VDInt<0, 0, 0b00, 0b1010, 1, IIC_VBINi4D, "vpmin", "s8",
2555 v8i8, v8i8, int_arm_neon_vpmins, 0>;
2556def VPMINs16 : N3VDInt<0, 0, 0b01, 0b1010, 1, IIC_VBINi4D, "vpmin", "s16",
2557 v4i16, v4i16, int_arm_neon_vpmins, 0>;
2558def VPMINs32 : N3VDInt<0, 0, 0b10, 0b1010, 1, IIC_VBINi4D, "vpmin", "s32",
2559 v2i32, v2i32, int_arm_neon_vpmins, 0>;
2560def VPMINu8 : N3VDInt<1, 0, 0b00, 0b1010, 1, IIC_VBINi4D, "vpmin", "u8",
2561 v8i8, v8i8, int_arm_neon_vpminu, 0>;
2562def VPMINu16 : N3VDInt<1, 0, 0b01, 0b1010, 1, IIC_VBINi4D, "vpmin", "u16",
2563 v4i16, v4i16, int_arm_neon_vpminu, 0>;
2564def VPMINu32 : N3VDInt<1, 0, 0b10, 0b1010, 1, IIC_VBINi4D, "vpmin", "u32",
2565 v2i32, v2i32, int_arm_neon_vpminu, 0>;
2566def VPMINf : N3VDInt<1, 0, 0b10, 0b1111, 0, IIC_VBINi4D, "vpmin", "f32",
2567 v2f32, v2f32, int_arm_neon_vpmins, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002568
2569// Vector Reciprocal and Reciprocal Square Root Estimate and Step.
2570
2571// VRECPE : Vector Reciprocal Estimate
David Goodwin127221f2009-09-23 21:38:08 +00002572def VRECPEd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01000, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00002573 IIC_VUNAD, "vrecpe", "u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00002574 v2i32, v2i32, int_arm_neon_vrecpe>;
David Goodwin127221f2009-09-23 21:38:08 +00002575def VRECPEq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01000, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00002576 IIC_VUNAQ, "vrecpe", "u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00002577 v4i32, v4i32, int_arm_neon_vrecpe>;
David Goodwin127221f2009-09-23 21:38:08 +00002578def VRECPEfd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00002579 IIC_VUNAD, "vrecpe", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00002580 v2f32, v2f32, int_arm_neon_vrecpe>;
David Goodwin127221f2009-09-23 21:38:08 +00002581def VRECPEfq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00002582 IIC_VUNAQ, "vrecpe", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00002583 v4f32, v4f32, int_arm_neon_vrecpe>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002584
2585// VRECPS : Vector Reciprocal Step
Evan Chengf81bf152009-11-23 21:57:23 +00002586def VRECPSfd : N3VDInt<0, 0, 0b00, 0b1111, 1,
2587 IIC_VRECSD, "vrecps", "f32",
2588 v2f32, v2f32, int_arm_neon_vrecps, 1>;
2589def VRECPSfq : N3VQInt<0, 0, 0b00, 0b1111, 1,
2590 IIC_VRECSQ, "vrecps", "f32",
2591 v4f32, v4f32, int_arm_neon_vrecps, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002592
2593// VRSQRTE : Vector Reciprocal Square Root Estimate
David Goodwin127221f2009-09-23 21:38:08 +00002594def VRSQRTEd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01001, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00002595 IIC_VUNAD, "vrsqrte", "u32",
David Goodwin127221f2009-09-23 21:38:08 +00002596 v2i32, v2i32, int_arm_neon_vrsqrte>;
2597def VRSQRTEq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01001, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00002598 IIC_VUNAQ, "vrsqrte", "u32",
David Goodwin127221f2009-09-23 21:38:08 +00002599 v4i32, v4i32, int_arm_neon_vrsqrte>;
2600def VRSQRTEfd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01011, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00002601 IIC_VUNAD, "vrsqrte", "f32",
David Goodwin127221f2009-09-23 21:38:08 +00002602 v2f32, v2f32, int_arm_neon_vrsqrte>;
2603def VRSQRTEfq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01011, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00002604 IIC_VUNAQ, "vrsqrte", "f32",
David Goodwin127221f2009-09-23 21:38:08 +00002605 v4f32, v4f32, int_arm_neon_vrsqrte>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002606
2607// VRSQRTS : Vector Reciprocal Square Root Step
Evan Chengf81bf152009-11-23 21:57:23 +00002608def VRSQRTSfd : N3VDInt<0, 0, 0b10, 0b1111, 1,
2609 IIC_VRECSD, "vrsqrts", "f32",
2610 v2f32, v2f32, int_arm_neon_vrsqrts, 1>;
2611def VRSQRTSfq : N3VQInt<0, 0, 0b10, 0b1111, 1,
2612 IIC_VRECSQ, "vrsqrts", "f32",
2613 v4f32, v4f32, int_arm_neon_vrsqrts, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002614
2615// Vector Shifts.
2616
2617// VSHL : Vector Shift
Johnny Chen6c8648b2010-03-17 23:26:50 +00002618defm VSHLs : N3VInt_QHSD<0, 0, 0b0100, 0, IIC_VSHLiD, IIC_VSHLiD, IIC_VSHLiQ,
2619 IIC_VSHLiQ, "vshl", "s", int_arm_neon_vshifts, 0>;
2620defm VSHLu : N3VInt_QHSD<1, 0, 0b0100, 0, IIC_VSHLiD, IIC_VSHLiD, IIC_VSHLiQ,
2621 IIC_VSHLiQ, "vshl", "u", int_arm_neon_vshiftu, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002622// VSHL : Vector Shift Left (Immediate)
Johnny Chen6c8648b2010-03-17 23:26:50 +00002623defm VSHLi : N2VSh_QHSD<0, 1, 0b0101, 1, IIC_VSHLiD, "vshl", "i", NEONvshl>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002624// VSHR : Vector Shift Right (Immediate)
Evan Chengf81bf152009-11-23 21:57:23 +00002625defm VSHRs : N2VSh_QHSD<0, 1, 0b0000, 1, IIC_VSHLiD, "vshr", "s", NEONvshrs>;
2626defm VSHRu : N2VSh_QHSD<1, 1, 0b0000, 1, IIC_VSHLiD, "vshr", "u", NEONvshru>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002627
2628// VSHLL : Vector Shift Left Long
Evan Chengf81bf152009-11-23 21:57:23 +00002629defm VSHLLs : N2VLSh_QHS<0, 1, 0b1010, 0, 0, 1, "vshll", "s", NEONvshlls>;
2630defm VSHLLu : N2VLSh_QHS<1, 1, 0b1010, 0, 0, 1, "vshll", "u", NEONvshllu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002631
2632// VSHLL : Vector Shift Left Long (with maximum shift count)
Bob Wilson507df402009-10-21 02:15:46 +00002633class N2VLShMax<bit op24, bit op23, bits<6> op21_16, bits<4> op11_8, bit op7,
Evan Chengf81bf152009-11-23 21:57:23 +00002634 bit op6, bit op4, string OpcodeStr, string Dt, ValueType ResTy,
Bob Wilson507df402009-10-21 02:15:46 +00002635 ValueType OpTy, SDNode OpNode>
Evan Chengf81bf152009-11-23 21:57:23 +00002636 : N2VLSh<op24, op23, op11_8, op7, op6, op4, OpcodeStr, Dt,
2637 ResTy, OpTy, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00002638 let Inst{21-16} = op21_16;
2639}
Evan Chengf81bf152009-11-23 21:57:23 +00002640def VSHLLi8 : N2VLShMax<1, 1, 0b110010, 0b0011, 0, 0, 0, "vshll", "i8",
Bob Wilson507df402009-10-21 02:15:46 +00002641 v8i16, v8i8, NEONvshlli>;
Evan Chengf81bf152009-11-23 21:57:23 +00002642def VSHLLi16 : N2VLShMax<1, 1, 0b110110, 0b0011, 0, 0, 0, "vshll", "i16",
Bob Wilson507df402009-10-21 02:15:46 +00002643 v4i32, v4i16, NEONvshlli>;
Evan Chengf81bf152009-11-23 21:57:23 +00002644def VSHLLi32 : N2VLShMax<1, 1, 0b111010, 0b0011, 0, 0, 0, "vshll", "i32",
Bob Wilson507df402009-10-21 02:15:46 +00002645 v2i64, v2i32, NEONvshlli>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002646
2647// VSHRN : Vector Shift Right and Narrow
Bob Wilson9abe19d2010-02-17 00:31:29 +00002648defm VSHRN : N2VNSh_HSD<0,1,0b1000,0,0,1, IIC_VSHLiD, "vshrn", "i",
2649 NEONvshrn>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002650
2651// VRSHL : Vector Rounding Shift
Johnny Chen6c8648b2010-03-17 23:26:50 +00002652defm VRSHLs : N3VInt_QHSD<0,0,0b0101,0, IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q,
2653 IIC_VSHLi4Q, "vrshl", "s", int_arm_neon_vrshifts,0>;
2654defm VRSHLu : N3VInt_QHSD<1,0,0b0101,0, IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q,
2655 IIC_VSHLi4Q, "vrshl", "u", int_arm_neon_vrshiftu,0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002656// VRSHR : Vector Rounding Shift Right
Bob Wilson9abe19d2010-02-17 00:31:29 +00002657defm VRSHRs : N2VSh_QHSD<0,1,0b0010,1, IIC_VSHLi4D, "vrshr", "s", NEONvrshrs>;
2658defm VRSHRu : N2VSh_QHSD<1,1,0b0010,1, IIC_VSHLi4D, "vrshr", "u", NEONvrshru>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002659
2660// VRSHRN : Vector Rounding Shift Right and Narrow
Evan Chengf81bf152009-11-23 21:57:23 +00002661defm VRSHRN : N2VNSh_HSD<0, 1, 0b1000, 0, 1, 1, IIC_VSHLi4D, "vrshrn", "i",
Bob Wilson507df402009-10-21 02:15:46 +00002662 NEONvrshrn>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002663
2664// VQSHL : Vector Saturating Shift
Johnny Chen6c8648b2010-03-17 23:26:50 +00002665defm VQSHLs : N3VInt_QHSD<0,0,0b0100,1, IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q,
2666 IIC_VSHLi4Q, "vqshl", "s", int_arm_neon_vqshifts,0>;
2667defm VQSHLu : N3VInt_QHSD<1,0,0b0100,1, IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q,
2668 IIC_VSHLi4Q, "vqshl", "u", int_arm_neon_vqshiftu,0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002669// VQSHL : Vector Saturating Shift Left (Immediate)
Johnny Chen6c8648b2010-03-17 23:26:50 +00002670defm VQSHLsi : N2VSh_QHSD<0,1,0b0111,1, IIC_VSHLi4D, "vqshl", "s", NEONvqshls>;
2671defm VQSHLui : N2VSh_QHSD<1,1,0b0111,1, IIC_VSHLi4D, "vqshl", "u", NEONvqshlu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002672// VQSHLU : Vector Saturating Shift Left (Immediate, Unsigned)
Johnny Chen6c8648b2010-03-17 23:26:50 +00002673defm VQSHLsu : N2VSh_QHSD<1,1,0b0110,1, IIC_VSHLi4D, "vqshlu","s",NEONvqshlsu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002674
2675// VQSHRN : Vector Saturating Shift Right and Narrow
Evan Chengf81bf152009-11-23 21:57:23 +00002676defm VQSHRNs : N2VNSh_HSD<0, 1, 0b1001, 0, 0, 1, IIC_VSHLi4D, "vqshrn", "s",
Bob Wilson507df402009-10-21 02:15:46 +00002677 NEONvqshrns>;
Evan Chengf81bf152009-11-23 21:57:23 +00002678defm VQSHRNu : N2VNSh_HSD<1, 1, 0b1001, 0, 0, 1, IIC_VSHLi4D, "vqshrn", "u",
Bob Wilson507df402009-10-21 02:15:46 +00002679 NEONvqshrnu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002680
2681// VQSHRUN : Vector Saturating Shift Right and Narrow (Unsigned)
Evan Chengf81bf152009-11-23 21:57:23 +00002682defm VQSHRUN : N2VNSh_HSD<1, 1, 0b1000, 0, 0, 1, IIC_VSHLi4D, "vqshrun", "s",
Bob Wilson507df402009-10-21 02:15:46 +00002683 NEONvqshrnsu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002684
2685// VQRSHL : Vector Saturating Rounding Shift
Johnny Chen6c8648b2010-03-17 23:26:50 +00002686defm VQRSHLs : N3VInt_QHSD<0,0,0b0101,1, IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q,
2687 IIC_VSHLi4Q, "vqrshl", "s",
2688 int_arm_neon_vqrshifts, 0>;
2689defm VQRSHLu : N3VInt_QHSD<1,0,0b0101,1, IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q,
2690 IIC_VSHLi4Q, "vqrshl", "u",
2691 int_arm_neon_vqrshiftu, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002692
2693// VQRSHRN : Vector Saturating Rounding Shift Right and Narrow
Evan Chengf81bf152009-11-23 21:57:23 +00002694defm VQRSHRNs : N2VNSh_HSD<0, 1, 0b1001, 0, 1, 1, IIC_VSHLi4D, "vqrshrn", "s",
Bob Wilson507df402009-10-21 02:15:46 +00002695 NEONvqrshrns>;
Evan Chengf81bf152009-11-23 21:57:23 +00002696defm VQRSHRNu : N2VNSh_HSD<1, 1, 0b1001, 0, 1, 1, IIC_VSHLi4D, "vqrshrn", "u",
Bob Wilson507df402009-10-21 02:15:46 +00002697 NEONvqrshrnu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002698
2699// VQRSHRUN : Vector Saturating Rounding Shift Right and Narrow (Unsigned)
Evan Chengf81bf152009-11-23 21:57:23 +00002700defm VQRSHRUN : N2VNSh_HSD<1, 1, 0b1000, 0, 1, 1, IIC_VSHLi4D, "vqrshrun", "s",
Bob Wilson507df402009-10-21 02:15:46 +00002701 NEONvqrshrnsu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002702
2703// VSRA : Vector Shift Right and Accumulate
Evan Chengf81bf152009-11-23 21:57:23 +00002704defm VSRAs : N2VShAdd_QHSD<0, 1, 0b0001, 1, "vsra", "s", NEONvshrs>;
2705defm VSRAu : N2VShAdd_QHSD<1, 1, 0b0001, 1, "vsra", "u", NEONvshru>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002706// VRSRA : Vector Rounding Shift Right and Accumulate
Evan Chengf81bf152009-11-23 21:57:23 +00002707defm VRSRAs : N2VShAdd_QHSD<0, 1, 0b0011, 1, "vrsra", "s", NEONvrshrs>;
2708defm VRSRAu : N2VShAdd_QHSD<1, 1, 0b0011, 1, "vrsra", "u", NEONvrshru>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002709
2710// VSLI : Vector Shift Left and Insert
Johnny Chen6c8648b2010-03-17 23:26:50 +00002711defm VSLI : N2VShIns_QHSD<1, 1, 0b0101, 1, "vsli", NEONvsli>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002712// VSRI : Vector Shift Right and Insert
Evan Chengf81bf152009-11-23 21:57:23 +00002713defm VSRI : N2VShIns_QHSD<1, 1, 0b0100, 1, "vsri", NEONvsri>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002714
2715// Vector Absolute and Saturating Absolute.
2716
2717// VABS : Vector Absolute Value
David Goodwin127221f2009-09-23 21:38:08 +00002718defm VABS : N2VInt_QHS<0b11, 0b11, 0b01, 0b00110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00002719 IIC_VUNAiD, IIC_VUNAiQ, "vabs", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00002720 int_arm_neon_vabs>;
David Goodwin127221f2009-09-23 21:38:08 +00002721def VABSfd : N2VDInt<0b11, 0b11, 0b10, 0b01, 0b01110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00002722 IIC_VUNAD, "vabs", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00002723 v2f32, v2f32, int_arm_neon_vabs>;
David Goodwin127221f2009-09-23 21:38:08 +00002724def VABSfq : N2VQInt<0b11, 0b11, 0b10, 0b01, 0b01110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00002725 IIC_VUNAQ, "vabs", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00002726 v4f32, v4f32, int_arm_neon_vabs>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002727
2728// VQABS : Vector Saturating Absolute Value
David Goodwin127221f2009-09-23 21:38:08 +00002729defm VQABS : N2VInt_QHS<0b11, 0b11, 0b00, 0b01110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00002730 IIC_VQUNAiD, IIC_VQUNAiQ, "vqabs", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00002731 int_arm_neon_vqabs>;
2732
2733// Vector Negate.
2734
2735def vneg : PatFrag<(ops node:$in), (sub immAllZerosV, node:$in)>;
2736def vneg_conv : PatFrag<(ops node:$in), (sub immAllZerosV_bc, node:$in)>;
2737
Evan Chengf81bf152009-11-23 21:57:23 +00002738class VNEGD<bits<2> size, string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson5bafff32009-06-22 23:27:02 +00002739 : N2V<0b11, 0b11, size, 0b01, 0b00111, 0, 0, (outs DPR:$dst), (ins DPR:$src),
Evan Chengf81bf152009-11-23 21:57:23 +00002740 IIC_VSHLiD, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00002741 [(set DPR:$dst, (Ty (vneg DPR:$src)))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00002742class VNEGQ<bits<2> size, string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson5bafff32009-06-22 23:27:02 +00002743 : N2V<0b11, 0b11, size, 0b01, 0b00111, 1, 0, (outs QPR:$dst), (ins QPR:$src),
Evan Chengf81bf152009-11-23 21:57:23 +00002744 IIC_VSHLiD, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00002745 [(set QPR:$dst, (Ty (vneg QPR:$src)))]>;
2746
2747// VNEG : Vector Negate
Evan Chengf81bf152009-11-23 21:57:23 +00002748def VNEGs8d : VNEGD<0b00, "vneg", "s8", v8i8>;
2749def VNEGs16d : VNEGD<0b01, "vneg", "s16", v4i16>;
2750def VNEGs32d : VNEGD<0b10, "vneg", "s32", v2i32>;
2751def VNEGs8q : VNEGQ<0b00, "vneg", "s8", v16i8>;
2752def VNEGs16q : VNEGQ<0b01, "vneg", "s16", v8i16>;
2753def VNEGs32q : VNEGQ<0b10, "vneg", "s32", v4i32>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002754
2755// VNEG : Vector Negate (floating-point)
Bob Wilson3c0f96e2010-02-17 22:23:11 +00002756def VNEGfd : N2V<0b11, 0b11, 0b10, 0b01, 0b01111, 0, 0,
David Goodwin658ea602009-09-25 18:38:29 +00002757 (outs DPR:$dst), (ins DPR:$src), IIC_VUNAD,
Evan Chengf81bf152009-11-23 21:57:23 +00002758 "vneg", "f32", "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00002759 [(set DPR:$dst, (v2f32 (fneg DPR:$src)))]>;
2760def VNEGf32q : N2V<0b11, 0b11, 0b10, 0b01, 0b01111, 1, 0,
David Goodwin658ea602009-09-25 18:38:29 +00002761 (outs QPR:$dst), (ins QPR:$src), IIC_VUNAQ,
Evan Chengf81bf152009-11-23 21:57:23 +00002762 "vneg", "f32", "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00002763 [(set QPR:$dst, (v4f32 (fneg QPR:$src)))]>;
2764
2765def : Pat<(v8i8 (vneg_conv DPR:$src)), (VNEGs8d DPR:$src)>;
2766def : Pat<(v4i16 (vneg_conv DPR:$src)), (VNEGs16d DPR:$src)>;
2767def : Pat<(v2i32 (vneg_conv DPR:$src)), (VNEGs32d DPR:$src)>;
2768def : Pat<(v16i8 (vneg_conv QPR:$src)), (VNEGs8q QPR:$src)>;
2769def : Pat<(v8i16 (vneg_conv QPR:$src)), (VNEGs16q QPR:$src)>;
2770def : Pat<(v4i32 (vneg_conv QPR:$src)), (VNEGs32q QPR:$src)>;
2771
2772// VQNEG : Vector Saturating Negate
David Goodwin127221f2009-09-23 21:38:08 +00002773defm VQNEG : N2VInt_QHS<0b11, 0b11, 0b00, 0b01111, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00002774 IIC_VQUNAiD, IIC_VQUNAiQ, "vqneg", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00002775 int_arm_neon_vqneg>;
2776
2777// Vector Bit Counting Operations.
2778
2779// VCLS : Vector Count Leading Sign Bits
David Goodwin127221f2009-09-23 21:38:08 +00002780defm VCLS : N2VInt_QHS<0b11, 0b11, 0b00, 0b01000, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00002781 IIC_VCNTiD, IIC_VCNTiQ, "vcls", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00002782 int_arm_neon_vcls>;
2783// VCLZ : Vector Count Leading Zeros
David Goodwin127221f2009-09-23 21:38:08 +00002784defm VCLZ : N2VInt_QHS<0b11, 0b11, 0b00, 0b01001, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00002785 IIC_VCNTiD, IIC_VCNTiQ, "vclz", "i",
Bob Wilson5bafff32009-06-22 23:27:02 +00002786 int_arm_neon_vclz>;
2787// VCNT : Vector Count One Bits
David Goodwin127221f2009-09-23 21:38:08 +00002788def VCNTd : N2VDInt<0b11, 0b11, 0b00, 0b00, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00002789 IIC_VCNTiD, "vcnt", "8",
Bob Wilson5bafff32009-06-22 23:27:02 +00002790 v8i8, v8i8, int_arm_neon_vcnt>;
David Goodwin127221f2009-09-23 21:38:08 +00002791def VCNTq : N2VQInt<0b11, 0b11, 0b00, 0b00, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00002792 IIC_VCNTiQ, "vcnt", "8",
Bob Wilson5bafff32009-06-22 23:27:02 +00002793 v16i8, v16i8, int_arm_neon_vcnt>;
2794
Johnny Chend8836042010-02-24 20:06:07 +00002795// Vector Swap -- for disassembly only.
2796def VSWPd : N2VX<0b11, 0b11, 0b00, 0b10, 0b00000, 0, 0,
2797 (outs DPR:$dst), (ins DPR:$src), NoItinerary,
2798 "vswp", "$dst, $src", "", []>;
2799def VSWPq : N2VX<0b11, 0b11, 0b00, 0b10, 0b00000, 1, 0,
2800 (outs QPR:$dst), (ins QPR:$src), NoItinerary,
2801 "vswp", "$dst, $src", "", []>;
2802
Bob Wilson5bafff32009-06-22 23:27:02 +00002803// Vector Move Operations.
2804
2805// VMOV : Vector Move (Register)
2806
Evan Chengf81bf152009-11-23 21:57:23 +00002807def VMOVDneon: N3VX<0, 0, 0b10, 0b0001, 0, 1, (outs DPR:$dst), (ins DPR:$src),
2808 IIC_VMOVD, "vmov", "$dst, $src", "", []>;
2809def VMOVQ : N3VX<0, 0, 0b10, 0b0001, 1, 1, (outs QPR:$dst), (ins QPR:$src),
2810 IIC_VMOVD, "vmov", "$dst, $src", "", []>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002811
2812// VMOV : Vector Move (Immediate)
2813
2814// VMOV_get_imm8 xform function: convert build_vector to VMOV.i8 imm.
2815def VMOV_get_imm8 : SDNodeXForm<build_vector, [{
2816 return ARM::getVMOVImm(N, 1, *CurDAG);
2817}]>;
2818def vmovImm8 : PatLeaf<(build_vector), [{
2819 return ARM::getVMOVImm(N, 1, *CurDAG).getNode() != 0;
2820}], VMOV_get_imm8>;
2821
2822// VMOV_get_imm16 xform function: convert build_vector to VMOV.i16 imm.
2823def VMOV_get_imm16 : SDNodeXForm<build_vector, [{
2824 return ARM::getVMOVImm(N, 2, *CurDAG);
2825}]>;
2826def vmovImm16 : PatLeaf<(build_vector), [{
2827 return ARM::getVMOVImm(N, 2, *CurDAG).getNode() != 0;
2828}], VMOV_get_imm16>;
2829
2830// VMOV_get_imm32 xform function: convert build_vector to VMOV.i32 imm.
2831def VMOV_get_imm32 : SDNodeXForm<build_vector, [{
2832 return ARM::getVMOVImm(N, 4, *CurDAG);
2833}]>;
2834def vmovImm32 : PatLeaf<(build_vector), [{
2835 return ARM::getVMOVImm(N, 4, *CurDAG).getNode() != 0;
2836}], VMOV_get_imm32>;
2837
2838// VMOV_get_imm64 xform function: convert build_vector to VMOV.i64 imm.
2839def VMOV_get_imm64 : SDNodeXForm<build_vector, [{
2840 return ARM::getVMOVImm(N, 8, *CurDAG);
2841}]>;
2842def vmovImm64 : PatLeaf<(build_vector), [{
2843 return ARM::getVMOVImm(N, 8, *CurDAG).getNode() != 0;
2844}], VMOV_get_imm64>;
2845
2846// Note: Some of the cmode bits in the following VMOV instructions need to
2847// be encoded based on the immed values.
2848
2849def VMOVv8i8 : N1ModImm<1, 0b000, 0b1110, 0, 0, 0, 1, (outs DPR:$dst),
Bob Wilson54c78ef2009-11-06 23:33:28 +00002850 (ins h8imm:$SIMM), IIC_VMOVImm,
Evan Chengf81bf152009-11-23 21:57:23 +00002851 "vmov", "i8", "$dst, $SIMM", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00002852 [(set DPR:$dst, (v8i8 vmovImm8:$SIMM))]>;
2853def VMOVv16i8 : N1ModImm<1, 0b000, 0b1110, 0, 1, 0, 1, (outs QPR:$dst),
Bob Wilson54c78ef2009-11-06 23:33:28 +00002854 (ins h8imm:$SIMM), IIC_VMOVImm,
Evan Chengf81bf152009-11-23 21:57:23 +00002855 "vmov", "i8", "$dst, $SIMM", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00002856 [(set QPR:$dst, (v16i8 vmovImm8:$SIMM))]>;
2857
Johnny Chen208d76c2009-12-01 00:02:02 +00002858def VMOVv4i16 : N1ModImm<1, 0b000, {1,0,?,?}, 0, 0, {?}, 1, (outs DPR:$dst),
Bob Wilson54c78ef2009-11-06 23:33:28 +00002859 (ins h16imm:$SIMM), IIC_VMOVImm,
Evan Chengf81bf152009-11-23 21:57:23 +00002860 "vmov", "i16", "$dst, $SIMM", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00002861 [(set DPR:$dst, (v4i16 vmovImm16:$SIMM))]>;
Johnny Chen208d76c2009-12-01 00:02:02 +00002862def VMOVv8i16 : N1ModImm<1, 0b000, {1,0,?,?}, 0, 1, {?}, 1, (outs QPR:$dst),
Bob Wilson54c78ef2009-11-06 23:33:28 +00002863 (ins h16imm:$SIMM), IIC_VMOVImm,
Evan Chengf81bf152009-11-23 21:57:23 +00002864 "vmov", "i16", "$dst, $SIMM", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00002865 [(set QPR:$dst, (v8i16 vmovImm16:$SIMM))]>;
2866
Johnny Chen208d76c2009-12-01 00:02:02 +00002867def VMOVv2i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 0, {?}, 1, (outs DPR:$dst),
Bob Wilson54c78ef2009-11-06 23:33:28 +00002868 (ins h32imm:$SIMM), IIC_VMOVImm,
Evan Chengf81bf152009-11-23 21:57:23 +00002869 "vmov", "i32", "$dst, $SIMM", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00002870 [(set DPR:$dst, (v2i32 vmovImm32:$SIMM))]>;
Johnny Chen208d76c2009-12-01 00:02:02 +00002871def VMOVv4i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 1, {?}, 1, (outs QPR:$dst),
Bob Wilson54c78ef2009-11-06 23:33:28 +00002872 (ins h32imm:$SIMM), IIC_VMOVImm,
Evan Chengf81bf152009-11-23 21:57:23 +00002873 "vmov", "i32", "$dst, $SIMM", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00002874 [(set QPR:$dst, (v4i32 vmovImm32:$SIMM))]>;
2875
2876def VMOVv1i64 : N1ModImm<1, 0b000, 0b1110, 0, 0, 1, 1, (outs DPR:$dst),
Bob Wilson54c78ef2009-11-06 23:33:28 +00002877 (ins h64imm:$SIMM), IIC_VMOVImm,
Evan Chengf81bf152009-11-23 21:57:23 +00002878 "vmov", "i64", "$dst, $SIMM", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00002879 [(set DPR:$dst, (v1i64 vmovImm64:$SIMM))]>;
2880def VMOVv2i64 : N1ModImm<1, 0b000, 0b1110, 0, 1, 1, 1, (outs QPR:$dst),
Bob Wilson54c78ef2009-11-06 23:33:28 +00002881 (ins h64imm:$SIMM), IIC_VMOVImm,
Evan Chengf81bf152009-11-23 21:57:23 +00002882 "vmov", "i64", "$dst, $SIMM", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00002883 [(set QPR:$dst, (v2i64 vmovImm64:$SIMM))]>;
2884
2885// VMOV : Vector Get Lane (move scalar to ARM core register)
2886
Johnny Chen131c4a52009-11-23 17:48:17 +00002887def VGETLNs8 : NVGetLane<{1,1,1,0,0,1,?,1}, 0b1011, {?,?},
Bob Wilson4f38b382009-08-21 21:58:55 +00002888 (outs GPR:$dst), (ins DPR:$src, nohash_imm:$lane),
Evan Chengf81bf152009-11-23 21:57:23 +00002889 IIC_VMOVSI, "vmov", "s8", "$dst, $src[$lane]",
Bob Wilson5bafff32009-06-22 23:27:02 +00002890 [(set GPR:$dst, (NEONvgetlanes (v8i8 DPR:$src),
2891 imm:$lane))]>;
Johnny Chen131c4a52009-11-23 17:48:17 +00002892def VGETLNs16 : NVGetLane<{1,1,1,0,0,0,?,1}, 0b1011, {?,1},
Bob Wilson4f38b382009-08-21 21:58:55 +00002893 (outs GPR:$dst), (ins DPR:$src, nohash_imm:$lane),
Evan Chengf81bf152009-11-23 21:57:23 +00002894 IIC_VMOVSI, "vmov", "s16", "$dst, $src[$lane]",
Bob Wilson5bafff32009-06-22 23:27:02 +00002895 [(set GPR:$dst, (NEONvgetlanes (v4i16 DPR:$src),
2896 imm:$lane))]>;
Johnny Chen131c4a52009-11-23 17:48:17 +00002897def VGETLNu8 : NVGetLane<{1,1,1,0,1,1,?,1}, 0b1011, {?,?},
Bob Wilson4f38b382009-08-21 21:58:55 +00002898 (outs GPR:$dst), (ins DPR:$src, nohash_imm:$lane),
Evan Chengf81bf152009-11-23 21:57:23 +00002899 IIC_VMOVSI, "vmov", "u8", "$dst, $src[$lane]",
Bob Wilson5bafff32009-06-22 23:27:02 +00002900 [(set GPR:$dst, (NEONvgetlaneu (v8i8 DPR:$src),
2901 imm:$lane))]>;
Johnny Chen131c4a52009-11-23 17:48:17 +00002902def VGETLNu16 : NVGetLane<{1,1,1,0,1,0,?,1}, 0b1011, {?,1},
Bob Wilson4f38b382009-08-21 21:58:55 +00002903 (outs GPR:$dst), (ins DPR:$src, nohash_imm:$lane),
Evan Chengf81bf152009-11-23 21:57:23 +00002904 IIC_VMOVSI, "vmov", "u16", "$dst, $src[$lane]",
Bob Wilson5bafff32009-06-22 23:27:02 +00002905 [(set GPR:$dst, (NEONvgetlaneu (v4i16 DPR:$src),
2906 imm:$lane))]>;
Johnny Chen131c4a52009-11-23 17:48:17 +00002907def VGETLNi32 : NVGetLane<{1,1,1,0,0,0,?,1}, 0b1011, 0b00,
Bob Wilson4f38b382009-08-21 21:58:55 +00002908 (outs GPR:$dst), (ins DPR:$src, nohash_imm:$lane),
Evan Chengf81bf152009-11-23 21:57:23 +00002909 IIC_VMOVSI, "vmov", "32", "$dst, $src[$lane]",
Bob Wilson5bafff32009-06-22 23:27:02 +00002910 [(set GPR:$dst, (extractelt (v2i32 DPR:$src),
2911 imm:$lane))]>;
2912// def VGETLNf32: see FMRDH and FMRDL in ARMInstrVFP.td
2913def : Pat<(NEONvgetlanes (v16i8 QPR:$src), imm:$lane),
2914 (VGETLNs8 (v8i8 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002915 (DSubReg_i8_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00002916 (SubReg_i8_lane imm:$lane))>;
2917def : Pat<(NEONvgetlanes (v8i16 QPR:$src), imm:$lane),
2918 (VGETLNs16 (v4i16 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002919 (DSubReg_i16_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00002920 (SubReg_i16_lane imm:$lane))>;
2921def : Pat<(NEONvgetlaneu (v16i8 QPR:$src), imm:$lane),
2922 (VGETLNu8 (v8i8 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002923 (DSubReg_i8_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00002924 (SubReg_i8_lane imm:$lane))>;
2925def : Pat<(NEONvgetlaneu (v8i16 QPR:$src), imm:$lane),
2926 (VGETLNu16 (v4i16 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002927 (DSubReg_i16_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00002928 (SubReg_i16_lane imm:$lane))>;
2929def : Pat<(extractelt (v4i32 QPR:$src), imm:$lane),
2930 (VGETLNi32 (v2i32 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002931 (DSubReg_i32_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00002932 (SubReg_i32_lane imm:$lane))>;
Anton Korobeynikov2324bdc2009-08-28 23:41:26 +00002933def : Pat<(extractelt (v2f32 DPR:$src1), imm:$src2),
Bob Wilson9abe19d2010-02-17 00:31:29 +00002934 (EXTRACT_SUBREG (v2f32 (COPY_TO_REGCLASS (v2f32 DPR:$src1),DPR_VFP2)),
Anton Korobeynikove56f9082009-09-12 22:21:08 +00002935 (SSubReg_f32_reg imm:$src2))>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002936def : Pat<(extractelt (v4f32 QPR:$src1), imm:$src2),
Bob Wilson9abe19d2010-02-17 00:31:29 +00002937 (EXTRACT_SUBREG (v4f32 (COPY_TO_REGCLASS (v4f32 QPR:$src1),QPR_VFP2)),
Anton Korobeynikove56f9082009-09-12 22:21:08 +00002938 (SSubReg_f32_reg imm:$src2))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002939//def : Pat<(extractelt (v2i64 QPR:$src1), imm:$src2),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002940// (EXTRACT_SUBREG QPR:$src1, (DSubReg_f64_reg imm:$src2))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002941def : Pat<(extractelt (v2f64 QPR:$src1), imm:$src2),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002942 (EXTRACT_SUBREG QPR:$src1, (DSubReg_f64_reg imm:$src2))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002943
2944
2945// VMOV : Vector Set Lane (move ARM core register to scalar)
2946
2947let Constraints = "$src1 = $dst" in {
Johnny Chen131c4a52009-11-23 17:48:17 +00002948def VSETLNi8 : NVSetLane<{1,1,1,0,0,1,?,0}, 0b1011, {?,?}, (outs DPR:$dst),
Bob Wilson4f38b382009-08-21 21:58:55 +00002949 (ins DPR:$src1, GPR:$src2, nohash_imm:$lane),
Evan Chengf81bf152009-11-23 21:57:23 +00002950 IIC_VMOVISL, "vmov", "8", "$dst[$lane], $src2",
Bob Wilson5bafff32009-06-22 23:27:02 +00002951 [(set DPR:$dst, (vector_insert (v8i8 DPR:$src1),
2952 GPR:$src2, imm:$lane))]>;
Johnny Chen131c4a52009-11-23 17:48:17 +00002953def VSETLNi16 : NVSetLane<{1,1,1,0,0,0,?,0}, 0b1011, {?,1}, (outs DPR:$dst),
Bob Wilson4f38b382009-08-21 21:58:55 +00002954 (ins DPR:$src1, GPR:$src2, nohash_imm:$lane),
Evan Chengf81bf152009-11-23 21:57:23 +00002955 IIC_VMOVISL, "vmov", "16", "$dst[$lane], $src2",
Bob Wilson5bafff32009-06-22 23:27:02 +00002956 [(set DPR:$dst, (vector_insert (v4i16 DPR:$src1),
2957 GPR:$src2, imm:$lane))]>;
Johnny Chen131c4a52009-11-23 17:48:17 +00002958def VSETLNi32 : NVSetLane<{1,1,1,0,0,0,?,0}, 0b1011, 0b00, (outs DPR:$dst),
Bob Wilson4f38b382009-08-21 21:58:55 +00002959 (ins DPR:$src1, GPR:$src2, nohash_imm:$lane),
Evan Chengf81bf152009-11-23 21:57:23 +00002960 IIC_VMOVISL, "vmov", "32", "$dst[$lane], $src2",
Bob Wilson5bafff32009-06-22 23:27:02 +00002961 [(set DPR:$dst, (insertelt (v2i32 DPR:$src1),
2962 GPR:$src2, imm:$lane))]>;
2963}
2964def : Pat<(vector_insert (v16i8 QPR:$src1), GPR:$src2, imm:$lane),
2965 (v16i8 (INSERT_SUBREG QPR:$src1,
Chris Lattnerd10a53d2010-03-08 18:51:21 +00002966 (v8i8 (VSETLNi8 (v8i8 (EXTRACT_SUBREG QPR:$src1,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002967 (DSubReg_i8_reg imm:$lane))),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00002968 GPR:$src2, (SubReg_i8_lane imm:$lane))),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002969 (DSubReg_i8_reg imm:$lane)))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002970def : Pat<(vector_insert (v8i16 QPR:$src1), GPR:$src2, imm:$lane),
2971 (v8i16 (INSERT_SUBREG QPR:$src1,
Chris Lattnerd10a53d2010-03-08 18:51:21 +00002972 (v4i16 (VSETLNi16 (v4i16 (EXTRACT_SUBREG QPR:$src1,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002973 (DSubReg_i16_reg imm:$lane))),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00002974 GPR:$src2, (SubReg_i16_lane imm:$lane))),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002975 (DSubReg_i16_reg imm:$lane)))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002976def : Pat<(insertelt (v4i32 QPR:$src1), GPR:$src2, imm:$lane),
2977 (v4i32 (INSERT_SUBREG QPR:$src1,
Chris Lattnerd10a53d2010-03-08 18:51:21 +00002978 (v2i32 (VSETLNi32 (v2i32 (EXTRACT_SUBREG QPR:$src1,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002979 (DSubReg_i32_reg imm:$lane))),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00002980 GPR:$src2, (SubReg_i32_lane imm:$lane))),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002981 (DSubReg_i32_reg imm:$lane)))>;
2982
Anton Korobeynikovd91aafd2009-08-30 19:06:39 +00002983def : Pat<(v2f32 (insertelt DPR:$src1, SPR:$src2, imm:$src3)),
Anton Korobeynikov3a639a02009-11-02 00:11:39 +00002984 (INSERT_SUBREG (v2f32 (COPY_TO_REGCLASS DPR:$src1, DPR_VFP2)),
2985 SPR:$src2, (SSubReg_f32_reg imm:$src3))>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002986def : Pat<(v4f32 (insertelt QPR:$src1, SPR:$src2, imm:$src3)),
Anton Korobeynikov3a639a02009-11-02 00:11:39 +00002987 (INSERT_SUBREG (v4f32 (COPY_TO_REGCLASS QPR:$src1, QPR_VFP2)),
2988 SPR:$src2, (SSubReg_f32_reg imm:$src3))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002989
2990//def : Pat<(v2i64 (insertelt QPR:$src1, DPR:$src2, imm:$src3)),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002991// (INSERT_SUBREG QPR:$src1, DPR:$src2, (DSubReg_f64_reg imm:$src3))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002992def : Pat<(v2f64 (insertelt QPR:$src1, DPR:$src2, imm:$src3)),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002993 (INSERT_SUBREG QPR:$src1, DPR:$src2, (DSubReg_f64_reg imm:$src3))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002994
Anton Korobeynikovfdf189a2009-08-27 14:38:44 +00002995def : Pat<(v2f32 (scalar_to_vector SPR:$src)),
2996 (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)), SPR:$src, arm_ssubreg_0)>;
Chris Lattner77144e72010-03-15 00:52:43 +00002997def : Pat<(v2f64 (scalar_to_vector (f64 DPR:$src))),
Anton Korobeynikovfdf189a2009-08-27 14:38:44 +00002998 (INSERT_SUBREG (v2f64 (IMPLICIT_DEF)), DPR:$src, arm_dsubreg_0)>;
2999def : Pat<(v4f32 (scalar_to_vector SPR:$src)),
3000 (INSERT_SUBREG (v4f32 (IMPLICIT_DEF)), SPR:$src, arm_ssubreg_0)>;
3001
Anton Korobeynikovb5cdf872009-08-27 16:10:17 +00003002def : Pat<(v8i8 (scalar_to_vector GPR:$src)),
3003 (VSETLNi8 (v8i8 (IMPLICIT_DEF)), GPR:$src, (i32 0))>;
3004def : Pat<(v4i16 (scalar_to_vector GPR:$src)),
3005 (VSETLNi16 (v4i16 (IMPLICIT_DEF)), GPR:$src, (i32 0))>;
3006def : Pat<(v2i32 (scalar_to_vector GPR:$src)),
3007 (VSETLNi32 (v2i32 (IMPLICIT_DEF)), GPR:$src, (i32 0))>;
3008
3009def : Pat<(v16i8 (scalar_to_vector GPR:$src)),
3010 (INSERT_SUBREG (v16i8 (IMPLICIT_DEF)),
3011 (VSETLNi8 (v8i8 (IMPLICIT_DEF)), GPR:$src, (i32 0)),
3012 arm_dsubreg_0)>;
3013def : Pat<(v8i16 (scalar_to_vector GPR:$src)),
3014 (INSERT_SUBREG (v8i16 (IMPLICIT_DEF)),
3015 (VSETLNi16 (v4i16 (IMPLICIT_DEF)), GPR:$src, (i32 0)),
3016 arm_dsubreg_0)>;
3017def : Pat<(v4i32 (scalar_to_vector GPR:$src)),
3018 (INSERT_SUBREG (v4i32 (IMPLICIT_DEF)),
3019 (VSETLNi32 (v2i32 (IMPLICIT_DEF)), GPR:$src, (i32 0)),
3020 arm_dsubreg_0)>;
3021
Bob Wilson5bafff32009-06-22 23:27:02 +00003022// VDUP : Vector Duplicate (from ARM core register to all elements)
3023
Evan Chengf81bf152009-11-23 21:57:23 +00003024class VDUPD<bits<8> opcod1, bits<2> opcod3, string Dt, ValueType Ty>
Bob Wilson5bafff32009-06-22 23:27:02 +00003025 : NVDup<opcod1, 0b1011, opcod3, (outs DPR:$dst), (ins GPR:$src),
Evan Chengf81bf152009-11-23 21:57:23 +00003026 IIC_VMOVIS, "vdup", Dt, "$dst, $src",
Bob Wilsonc1d287b2009-08-14 05:13:08 +00003027 [(set DPR:$dst, (Ty (NEONvdup (i32 GPR:$src))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003028class VDUPQ<bits<8> opcod1, bits<2> opcod3, string Dt, ValueType Ty>
Bob Wilson5bafff32009-06-22 23:27:02 +00003029 : NVDup<opcod1, 0b1011, opcod3, (outs QPR:$dst), (ins GPR:$src),
Evan Chengf81bf152009-11-23 21:57:23 +00003030 IIC_VMOVIS, "vdup", Dt, "$dst, $src",
Bob Wilsonc1d287b2009-08-14 05:13:08 +00003031 [(set QPR:$dst, (Ty (NEONvdup (i32 GPR:$src))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003032
Evan Chengf81bf152009-11-23 21:57:23 +00003033def VDUP8d : VDUPD<0b11101100, 0b00, "8", v8i8>;
3034def VDUP16d : VDUPD<0b11101000, 0b01, "16", v4i16>;
3035def VDUP32d : VDUPD<0b11101000, 0b00, "32", v2i32>;
3036def VDUP8q : VDUPQ<0b11101110, 0b00, "8", v16i8>;
3037def VDUP16q : VDUPQ<0b11101010, 0b01, "16", v8i16>;
3038def VDUP32q : VDUPQ<0b11101010, 0b00, "32", v4i32>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003039
3040def VDUPfd : NVDup<0b11101000, 0b1011, 0b00, (outs DPR:$dst), (ins GPR:$src),
Evan Chengf81bf152009-11-23 21:57:23 +00003041 IIC_VMOVIS, "vdup", "32", "$dst, $src",
Bob Wilsonc1d287b2009-08-14 05:13:08 +00003042 [(set DPR:$dst, (v2f32 (NEONvdup
3043 (f32 (bitconvert GPR:$src)))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003044def VDUPfq : NVDup<0b11101010, 0b1011, 0b00, (outs QPR:$dst), (ins GPR:$src),
Evan Chengf81bf152009-11-23 21:57:23 +00003045 IIC_VMOVIS, "vdup", "32", "$dst, $src",
Bob Wilsonc1d287b2009-08-14 05:13:08 +00003046 [(set QPR:$dst, (v4f32 (NEONvdup
3047 (f32 (bitconvert GPR:$src)))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003048
3049// VDUP : Vector Duplicate Lane (from scalar to all elements)
3050
Evan Chengf81bf152009-11-23 21:57:23 +00003051class VDUPLND<bits<2> op19_18, bits<2> op17_16,
3052 string OpcodeStr, string Dt, ValueType Ty>
Johnny Chenda1aea42009-11-23 21:00:43 +00003053 : N2V<0b11, 0b11, op19_18, op17_16, 0b11000, 0, 0,
David Goodwin658ea602009-09-25 18:38:29 +00003054 (outs DPR:$dst), (ins DPR:$src, nohash_imm:$lane), IIC_VMOVD,
Evan Chengf81bf152009-11-23 21:57:23 +00003055 OpcodeStr, Dt, "$dst, $src[$lane]", "",
Bob Wilson0ce37102009-08-14 05:08:32 +00003056 [(set DPR:$dst, (Ty (NEONvduplane (Ty DPR:$src), imm:$lane)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003057
Evan Chengf81bf152009-11-23 21:57:23 +00003058class VDUPLNQ<bits<2> op19_18, bits<2> op17_16, string OpcodeStr, string Dt,
Johnny Chenda1aea42009-11-23 21:00:43 +00003059 ValueType ResTy, ValueType OpTy>
3060 : N2V<0b11, 0b11, op19_18, op17_16, 0b11000, 1, 0,
David Goodwin658ea602009-09-25 18:38:29 +00003061 (outs QPR:$dst), (ins DPR:$src, nohash_imm:$lane), IIC_VMOVD,
Evan Chengf81bf152009-11-23 21:57:23 +00003062 OpcodeStr, Dt, "$dst, $src[$lane]", "",
Bob Wilson0ce37102009-08-14 05:08:32 +00003063 [(set QPR:$dst, (ResTy (NEONvduplane (OpTy DPR:$src), imm:$lane)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003064
Bob Wilson507df402009-10-21 02:15:46 +00003065// Inst{19-16} is partially specified depending on the element size.
3066
Evan Chengf81bf152009-11-23 21:57:23 +00003067def VDUPLN8d : VDUPLND<{?,?}, {?,1}, "vdup", "8", v8i8>;
3068def VDUPLN16d : VDUPLND<{?,?}, {1,0}, "vdup", "16", v4i16>;
3069def VDUPLN32d : VDUPLND<{?,1}, {0,0}, "vdup", "32", v2i32>;
3070def VDUPLNfd : VDUPLND<{?,1}, {0,0}, "vdup", "32", v2f32>;
3071def VDUPLN8q : VDUPLNQ<{?,?}, {?,1}, "vdup", "8", v16i8, v8i8>;
3072def VDUPLN16q : VDUPLNQ<{?,?}, {1,0}, "vdup", "16", v8i16, v4i16>;
3073def VDUPLN32q : VDUPLNQ<{?,1}, {0,0}, "vdup", "32", v4i32, v2i32>;
3074def VDUPLNfq : VDUPLNQ<{?,1}, {0,0}, "vdup", "32", v4f32, v2f32>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003075
Bob Wilson0ce37102009-08-14 05:08:32 +00003076def : Pat<(v16i8 (NEONvduplane (v16i8 QPR:$src), imm:$lane)),
3077 (v16i8 (VDUPLN8q (v8i8 (EXTRACT_SUBREG QPR:$src,
3078 (DSubReg_i8_reg imm:$lane))),
3079 (SubReg_i8_lane imm:$lane)))>;
3080def : Pat<(v8i16 (NEONvduplane (v8i16 QPR:$src), imm:$lane)),
3081 (v8i16 (VDUPLN16q (v4i16 (EXTRACT_SUBREG QPR:$src,
3082 (DSubReg_i16_reg imm:$lane))),
3083 (SubReg_i16_lane imm:$lane)))>;
3084def : Pat<(v4i32 (NEONvduplane (v4i32 QPR:$src), imm:$lane)),
3085 (v4i32 (VDUPLN32q (v2i32 (EXTRACT_SUBREG QPR:$src,
3086 (DSubReg_i32_reg imm:$lane))),
3087 (SubReg_i32_lane imm:$lane)))>;
3088def : Pat<(v4f32 (NEONvduplane (v4f32 QPR:$src), imm:$lane)),
3089 (v4f32 (VDUPLNfq (v2f32 (EXTRACT_SUBREG QPR:$src,
3090 (DSubReg_i32_reg imm:$lane))),
3091 (SubReg_i32_lane imm:$lane)))>;
3092
Johnny Chenda1aea42009-11-23 21:00:43 +00003093def VDUPfdf : N2V<0b11, 0b11, {?,1}, {0,0}, 0b11000, 0, 0,
3094 (outs DPR:$dst), (ins SPR:$src),
Evan Chengf81bf152009-11-23 21:57:23 +00003095 IIC_VMOVD, "vdup", "32", "$dst, ${src:lane}", "",
Johnny Chenda1aea42009-11-23 21:00:43 +00003096 [(set DPR:$dst, (v2f32 (NEONvdup (f32 SPR:$src))))]>;
Anton Korobeynikov32a1b252009-08-07 22:36:50 +00003097
Johnny Chenda1aea42009-11-23 21:00:43 +00003098def VDUPfqf : N2V<0b11, 0b11, {?,1}, {0,0}, 0b11000, 1, 0,
3099 (outs QPR:$dst), (ins SPR:$src),
Evan Chengf81bf152009-11-23 21:57:23 +00003100 IIC_VMOVD, "vdup", "32", "$dst, ${src:lane}", "",
Johnny Chenda1aea42009-11-23 21:00:43 +00003101 [(set QPR:$dst, (v4f32 (NEONvdup (f32 SPR:$src))))]>;
Anton Korobeynikov32a1b252009-08-07 22:36:50 +00003102
Anton Korobeynikov69d1c1a2009-09-02 21:21:28 +00003103def : Pat<(v2i64 (NEONvduplane (v2i64 QPR:$src), imm:$lane)),
3104 (INSERT_SUBREG QPR:$src,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003105 (i64 (EXTRACT_SUBREG QPR:$src,
3106 (DSubReg_f64_reg imm:$lane))),
Anton Korobeynikov69d1c1a2009-09-02 21:21:28 +00003107 (DSubReg_f64_other_reg imm:$lane))>;
3108def : Pat<(v2f64 (NEONvduplane (v2f64 QPR:$src), imm:$lane)),
3109 (INSERT_SUBREG QPR:$src,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003110 (f64 (EXTRACT_SUBREG QPR:$src,
3111 (DSubReg_f64_reg imm:$lane))),
Anton Korobeynikov69d1c1a2009-09-02 21:21:28 +00003112 (DSubReg_f64_other_reg imm:$lane))>;
3113
Bob Wilson5bafff32009-06-22 23:27:02 +00003114// VMOVN : Vector Narrowing Move
Evan Chengf81bf152009-11-23 21:57:23 +00003115defm VMOVN : N2VNInt_HSD<0b11,0b11,0b10,0b00100,0,0, IIC_VMOVD,
3116 "vmovn", "i", int_arm_neon_vmovn>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003117// VQMOVN : Vector Saturating Narrowing Move
Evan Chengf81bf152009-11-23 21:57:23 +00003118defm VQMOVNs : N2VNInt_HSD<0b11,0b11,0b10,0b00101,0,0, IIC_VQUNAiD,
3119 "vqmovn", "s", int_arm_neon_vqmovns>;
3120defm VQMOVNu : N2VNInt_HSD<0b11,0b11,0b10,0b00101,1,0, IIC_VQUNAiD,
3121 "vqmovn", "u", int_arm_neon_vqmovnu>;
3122defm VQMOVNsu : N2VNInt_HSD<0b11,0b11,0b10,0b00100,1,0, IIC_VQUNAiD,
3123 "vqmovun", "s", int_arm_neon_vqmovnsu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003124// VMOVL : Vector Lengthening Move
Evan Chengf81bf152009-11-23 21:57:23 +00003125defm VMOVLs : N2VLInt_QHS<0b01,0b10100,0,1, "vmovl", "s",
3126 int_arm_neon_vmovls>;
3127defm VMOVLu : N2VLInt_QHS<0b11,0b10100,0,1, "vmovl", "u",
3128 int_arm_neon_vmovlu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003129
3130// Vector Conversions.
3131
Johnny Chen9e088762010-03-17 17:52:21 +00003132// VCVT : Vector Convert Between Floating-Point and Integers
Johnny Chen6c8648b2010-03-17 23:26:50 +00003133def VCVTf2sd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01110, 0, "vcvt", "s32.f32",
3134 v2i32, v2f32, fp_to_sint>;
3135def VCVTf2ud : N2VD<0b11, 0b11, 0b10, 0b11, 0b01111, 0, "vcvt", "u32.f32",
3136 v2i32, v2f32, fp_to_uint>;
3137def VCVTs2fd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01100, 0, "vcvt", "f32.s32",
3138 v2f32, v2i32, sint_to_fp>;
3139def VCVTu2fd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01101, 0, "vcvt", "f32.u32",
3140 v2f32, v2i32, uint_to_fp>;
Johnny Chen9e088762010-03-17 17:52:21 +00003141
Johnny Chen6c8648b2010-03-17 23:26:50 +00003142def VCVTf2sq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01110, 0, "vcvt", "s32.f32",
3143 v4i32, v4f32, fp_to_sint>;
3144def VCVTf2uq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01111, 0, "vcvt", "u32.f32",
3145 v4i32, v4f32, fp_to_uint>;
3146def VCVTs2fq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01100, 0, "vcvt", "f32.s32",
3147 v4f32, v4i32, sint_to_fp>;
3148def VCVTu2fq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01101, 0, "vcvt", "f32.u32",
3149 v4f32, v4i32, uint_to_fp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003150
3151// VCVT : Vector Convert Between Floating-Point and Fixed-Point.
Evan Chengf81bf152009-11-23 21:57:23 +00003152def VCVTf2xsd : N2VCvtD<0, 1, 0b1111, 0, 1, "vcvt", "s32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00003153 v2i32, v2f32, int_arm_neon_vcvtfp2fxs>;
Evan Chengf81bf152009-11-23 21:57:23 +00003154def VCVTf2xud : N2VCvtD<1, 1, 0b1111, 0, 1, "vcvt", "u32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00003155 v2i32, v2f32, int_arm_neon_vcvtfp2fxu>;
Evan Chengf81bf152009-11-23 21:57:23 +00003156def VCVTxs2fd : N2VCvtD<0, 1, 0b1110, 0, 1, "vcvt", "f32.s32",
Bob Wilson5bafff32009-06-22 23:27:02 +00003157 v2f32, v2i32, int_arm_neon_vcvtfxs2fp>;
Evan Chengf81bf152009-11-23 21:57:23 +00003158def VCVTxu2fd : N2VCvtD<1, 1, 0b1110, 0, 1, "vcvt", "f32.u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00003159 v2f32, v2i32, int_arm_neon_vcvtfxu2fp>;
3160
Evan Chengf81bf152009-11-23 21:57:23 +00003161def VCVTf2xsq : N2VCvtQ<0, 1, 0b1111, 0, 1, "vcvt", "s32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00003162 v4i32, v4f32, int_arm_neon_vcvtfp2fxs>;
Evan Chengf81bf152009-11-23 21:57:23 +00003163def VCVTf2xuq : N2VCvtQ<1, 1, 0b1111, 0, 1, "vcvt", "u32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00003164 v4i32, v4f32, int_arm_neon_vcvtfp2fxu>;
Evan Chengf81bf152009-11-23 21:57:23 +00003165def VCVTxs2fq : N2VCvtQ<0, 1, 0b1110, 0, 1, "vcvt", "f32.s32",
Bob Wilson5bafff32009-06-22 23:27:02 +00003166 v4f32, v4i32, int_arm_neon_vcvtfxs2fp>;
Evan Chengf81bf152009-11-23 21:57:23 +00003167def VCVTxu2fq : N2VCvtQ<1, 1, 0b1110, 0, 1, "vcvt", "f32.u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00003168 v4f32, v4i32, int_arm_neon_vcvtfxu2fp>;
3169
Bob Wilsond8e17572009-08-12 22:31:50 +00003170// Vector Reverse.
Bob Wilson8bb9e482009-07-26 00:39:34 +00003171
3172// VREV64 : Vector Reverse elements within 64-bit doublewords
3173
Evan Chengf81bf152009-11-23 21:57:23 +00003174class VREV64D<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson8bb9e482009-07-26 00:39:34 +00003175 : N2V<0b11, 0b11, op19_18, 0b00, 0b00000, 0, 0, (outs DPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00003176 (ins DPR:$src), IIC_VMOVD,
Evan Chengf81bf152009-11-23 21:57:23 +00003177 OpcodeStr, Dt, "$dst, $src", "",
Bob Wilsond8e17572009-08-12 22:31:50 +00003178 [(set DPR:$dst, (Ty (NEONvrev64 (Ty DPR:$src))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003179class VREV64Q<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson8bb9e482009-07-26 00:39:34 +00003180 : N2V<0b11, 0b11, op19_18, 0b00, 0b00000, 1, 0, (outs QPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00003181 (ins QPR:$src), IIC_VMOVD,
Evan Chengf81bf152009-11-23 21:57:23 +00003182 OpcodeStr, Dt, "$dst, $src", "",
Bob Wilsond8e17572009-08-12 22:31:50 +00003183 [(set QPR:$dst, (Ty (NEONvrev64 (Ty QPR:$src))))]>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00003184
Evan Chengf81bf152009-11-23 21:57:23 +00003185def VREV64d8 : VREV64D<0b00, "vrev64", "8", v8i8>;
3186def VREV64d16 : VREV64D<0b01, "vrev64", "16", v4i16>;
3187def VREV64d32 : VREV64D<0b10, "vrev64", "32", v2i32>;
3188def VREV64df : VREV64D<0b10, "vrev64", "32", v2f32>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00003189
Evan Chengf81bf152009-11-23 21:57:23 +00003190def VREV64q8 : VREV64Q<0b00, "vrev64", "8", v16i8>;
3191def VREV64q16 : VREV64Q<0b01, "vrev64", "16", v8i16>;
3192def VREV64q32 : VREV64Q<0b10, "vrev64", "32", v4i32>;
3193def VREV64qf : VREV64Q<0b10, "vrev64", "32", v4f32>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00003194
3195// VREV32 : Vector Reverse elements within 32-bit words
3196
Evan Chengf81bf152009-11-23 21:57:23 +00003197class VREV32D<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson8bb9e482009-07-26 00:39:34 +00003198 : N2V<0b11, 0b11, op19_18, 0b00, 0b00001, 0, 0, (outs DPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00003199 (ins DPR:$src), IIC_VMOVD,
Evan Chengf81bf152009-11-23 21:57:23 +00003200 OpcodeStr, Dt, "$dst, $src", "",
Bob Wilsond8e17572009-08-12 22:31:50 +00003201 [(set DPR:$dst, (Ty (NEONvrev32 (Ty DPR:$src))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003202class VREV32Q<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson8bb9e482009-07-26 00:39:34 +00003203 : N2V<0b11, 0b11, op19_18, 0b00, 0b00001, 1, 0, (outs QPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00003204 (ins QPR:$src), IIC_VMOVD,
Evan Chengf81bf152009-11-23 21:57:23 +00003205 OpcodeStr, Dt, "$dst, $src", "",
Bob Wilsond8e17572009-08-12 22:31:50 +00003206 [(set QPR:$dst, (Ty (NEONvrev32 (Ty QPR:$src))))]>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00003207
Evan Chengf81bf152009-11-23 21:57:23 +00003208def VREV32d8 : VREV32D<0b00, "vrev32", "8", v8i8>;
3209def VREV32d16 : VREV32D<0b01, "vrev32", "16", v4i16>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00003210
Evan Chengf81bf152009-11-23 21:57:23 +00003211def VREV32q8 : VREV32Q<0b00, "vrev32", "8", v16i8>;
3212def VREV32q16 : VREV32Q<0b01, "vrev32", "16", v8i16>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00003213
3214// VREV16 : Vector Reverse elements within 16-bit halfwords
3215
Evan Chengf81bf152009-11-23 21:57:23 +00003216class VREV16D<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson8bb9e482009-07-26 00:39:34 +00003217 : N2V<0b11, 0b11, op19_18, 0b00, 0b00010, 0, 0, (outs DPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00003218 (ins DPR:$src), IIC_VMOVD,
Evan Chengf81bf152009-11-23 21:57:23 +00003219 OpcodeStr, Dt, "$dst, $src", "",
Bob Wilsond8e17572009-08-12 22:31:50 +00003220 [(set DPR:$dst, (Ty (NEONvrev16 (Ty DPR:$src))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003221class VREV16Q<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson8bb9e482009-07-26 00:39:34 +00003222 : N2V<0b11, 0b11, op19_18, 0b00, 0b00010, 1, 0, (outs QPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00003223 (ins QPR:$src), IIC_VMOVD,
Evan Chengf81bf152009-11-23 21:57:23 +00003224 OpcodeStr, Dt, "$dst, $src", "",
Bob Wilsond8e17572009-08-12 22:31:50 +00003225 [(set QPR:$dst, (Ty (NEONvrev16 (Ty QPR:$src))))]>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00003226
Evan Chengf81bf152009-11-23 21:57:23 +00003227def VREV16d8 : VREV16D<0b00, "vrev16", "8", v8i8>;
3228def VREV16q8 : VREV16Q<0b00, "vrev16", "8", v16i8>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00003229
Bob Wilsonde95c1b82009-08-19 17:03:43 +00003230// Other Vector Shuffles.
3231
3232// VEXT : Vector Extract
3233
Evan Chengf81bf152009-11-23 21:57:23 +00003234class VEXTd<string OpcodeStr, string Dt, ValueType Ty>
Johnny Chenb16ed112009-11-23 20:09:13 +00003235 : N3V<0,1,0b11,{?,?,?,?},0,0, (outs DPR:$dst),
3236 (ins DPR:$lhs, DPR:$rhs, i32imm:$index), IIC_VEXTD,
Evan Chengf81bf152009-11-23 21:57:23 +00003237 OpcodeStr, Dt, "$dst, $lhs, $rhs, $index", "",
Johnny Chenb16ed112009-11-23 20:09:13 +00003238 [(set DPR:$dst, (Ty (NEONvext (Ty DPR:$lhs),
3239 (Ty DPR:$rhs), imm:$index)))]>;
Anton Korobeynikov5da894f2009-08-21 12:40:21 +00003240
Evan Chengf81bf152009-11-23 21:57:23 +00003241class VEXTq<string OpcodeStr, string Dt, ValueType Ty>
Johnny Chenb16ed112009-11-23 20:09:13 +00003242 : N3V<0,1,0b11,{?,?,?,?},1,0, (outs QPR:$dst),
3243 (ins QPR:$lhs, QPR:$rhs, i32imm:$index), IIC_VEXTQ,
Evan Chengf81bf152009-11-23 21:57:23 +00003244 OpcodeStr, Dt, "$dst, $lhs, $rhs, $index", "",
Johnny Chenb16ed112009-11-23 20:09:13 +00003245 [(set QPR:$dst, (Ty (NEONvext (Ty QPR:$lhs),
3246 (Ty QPR:$rhs), imm:$index)))]>;
Anton Korobeynikov5da894f2009-08-21 12:40:21 +00003247
Evan Chengf81bf152009-11-23 21:57:23 +00003248def VEXTd8 : VEXTd<"vext", "8", v8i8>;
3249def VEXTd16 : VEXTd<"vext", "16", v4i16>;
3250def VEXTd32 : VEXTd<"vext", "32", v2i32>;
3251def VEXTdf : VEXTd<"vext", "32", v2f32>;
Anton Korobeynikov5da894f2009-08-21 12:40:21 +00003252
Evan Chengf81bf152009-11-23 21:57:23 +00003253def VEXTq8 : VEXTq<"vext", "8", v16i8>;
3254def VEXTq16 : VEXTq<"vext", "16", v8i16>;
3255def VEXTq32 : VEXTq<"vext", "32", v4i32>;
3256def VEXTqf : VEXTq<"vext", "32", v4f32>;
Bob Wilsonde95c1b82009-08-19 17:03:43 +00003257
Bob Wilson64efd902009-08-08 05:53:00 +00003258// VTRN : Vector Transpose
3259
Evan Chengf81bf152009-11-23 21:57:23 +00003260def VTRNd8 : N2VDShuffle<0b00, 0b00001, "vtrn", "8">;
3261def VTRNd16 : N2VDShuffle<0b01, 0b00001, "vtrn", "16">;
3262def VTRNd32 : N2VDShuffle<0b10, 0b00001, "vtrn", "32">;
Bob Wilson64efd902009-08-08 05:53:00 +00003263
Evan Chengf81bf152009-11-23 21:57:23 +00003264def VTRNq8 : N2VQShuffle<0b00, 0b00001, IIC_VPERMQ, "vtrn", "8">;
3265def VTRNq16 : N2VQShuffle<0b01, 0b00001, IIC_VPERMQ, "vtrn", "16">;
3266def VTRNq32 : N2VQShuffle<0b10, 0b00001, IIC_VPERMQ, "vtrn", "32">;
Bob Wilson64efd902009-08-08 05:53:00 +00003267
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00003268// VUZP : Vector Unzip (Deinterleave)
3269
Evan Chengf81bf152009-11-23 21:57:23 +00003270def VUZPd8 : N2VDShuffle<0b00, 0b00010, "vuzp", "8">;
3271def VUZPd16 : N2VDShuffle<0b01, 0b00010, "vuzp", "16">;
3272def VUZPd32 : N2VDShuffle<0b10, 0b00010, "vuzp", "32">;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00003273
Evan Chengf81bf152009-11-23 21:57:23 +00003274def VUZPq8 : N2VQShuffle<0b00, 0b00010, IIC_VPERMQ3, "vuzp", "8">;
3275def VUZPq16 : N2VQShuffle<0b01, 0b00010, IIC_VPERMQ3, "vuzp", "16">;
3276def VUZPq32 : N2VQShuffle<0b10, 0b00010, IIC_VPERMQ3, "vuzp", "32">;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00003277
3278// VZIP : Vector Zip (Interleave)
3279
Evan Chengf81bf152009-11-23 21:57:23 +00003280def VZIPd8 : N2VDShuffle<0b00, 0b00011, "vzip", "8">;
3281def VZIPd16 : N2VDShuffle<0b01, 0b00011, "vzip", "16">;
3282def VZIPd32 : N2VDShuffle<0b10, 0b00011, "vzip", "32">;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00003283
Evan Chengf81bf152009-11-23 21:57:23 +00003284def VZIPq8 : N2VQShuffle<0b00, 0b00011, IIC_VPERMQ3, "vzip", "8">;
3285def VZIPq16 : N2VQShuffle<0b01, 0b00011, IIC_VPERMQ3, "vzip", "16">;
3286def VZIPq32 : N2VQShuffle<0b10, 0b00011, IIC_VPERMQ3, "vzip", "32">;
Bob Wilson64efd902009-08-08 05:53:00 +00003287
Bob Wilson114a2662009-08-12 20:51:55 +00003288// Vector Table Lookup and Table Extension.
3289
3290// VTBL : Vector Table Lookup
3291def VTBL1
3292 : N3V<1,1,0b11,0b1000,0,0, (outs DPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00003293 (ins DPR:$tbl1, DPR:$src), IIC_VTB1,
Evan Chengf81bf152009-11-23 21:57:23 +00003294 "vtbl", "8", "$dst, \\{$tbl1\\}, $src", "",
Bob Wilson114a2662009-08-12 20:51:55 +00003295 [(set DPR:$dst, (v8i8 (int_arm_neon_vtbl1 DPR:$tbl1, DPR:$src)))]>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00003296let hasExtraSrcRegAllocReq = 1 in {
Bob Wilson114a2662009-08-12 20:51:55 +00003297def VTBL2
3298 : N3V<1,1,0b11,0b1001,0,0, (outs DPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00003299 (ins DPR:$tbl1, DPR:$tbl2, DPR:$src), IIC_VTB2,
Bob Wilson9fedc332010-01-18 01:24:43 +00003300 "vtbl", "8", "$dst, \\{$tbl1, $tbl2\\}, $src", "",
Bob Wilson114a2662009-08-12 20:51:55 +00003301 [(set DPR:$dst, (v8i8 (int_arm_neon_vtbl2
3302 DPR:$tbl1, DPR:$tbl2, DPR:$src)))]>;
3303def VTBL3
3304 : N3V<1,1,0b11,0b1010,0,0, (outs DPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00003305 (ins DPR:$tbl1, DPR:$tbl2, DPR:$tbl3, DPR:$src), IIC_VTB3,
Bob Wilson9fedc332010-01-18 01:24:43 +00003306 "vtbl", "8", "$dst, \\{$tbl1, $tbl2, $tbl3\\}, $src", "",
Bob Wilson114a2662009-08-12 20:51:55 +00003307 [(set DPR:$dst, (v8i8 (int_arm_neon_vtbl3
3308 DPR:$tbl1, DPR:$tbl2, DPR:$tbl3, DPR:$src)))]>;
3309def VTBL4
3310 : N3V<1,1,0b11,0b1011,0,0, (outs DPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00003311 (ins DPR:$tbl1, DPR:$tbl2, DPR:$tbl3, DPR:$tbl4, DPR:$src), IIC_VTB4,
Bob Wilson9fedc332010-01-18 01:24:43 +00003312 "vtbl", "8", "$dst, \\{$tbl1, $tbl2, $tbl3, $tbl4\\}, $src", "",
Bob Wilson114a2662009-08-12 20:51:55 +00003313 [(set DPR:$dst, (v8i8 (int_arm_neon_vtbl4 DPR:$tbl1, DPR:$tbl2,
3314 DPR:$tbl3, DPR:$tbl4, DPR:$src)))]>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00003315} // hasExtraSrcRegAllocReq = 1
Bob Wilson114a2662009-08-12 20:51:55 +00003316
3317// VTBX : Vector Table Extension
3318def VTBX1
3319 : N3V<1,1,0b11,0b1000,1,0, (outs DPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00003320 (ins DPR:$orig, DPR:$tbl1, DPR:$src), IIC_VTBX1,
Evan Chengf81bf152009-11-23 21:57:23 +00003321 "vtbx", "8", "$dst, \\{$tbl1\\}, $src", "$orig = $dst",
Bob Wilson114a2662009-08-12 20:51:55 +00003322 [(set DPR:$dst, (v8i8 (int_arm_neon_vtbx1
3323 DPR:$orig, DPR:$tbl1, DPR:$src)))]>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00003324let hasExtraSrcRegAllocReq = 1 in {
Bob Wilson114a2662009-08-12 20:51:55 +00003325def VTBX2
3326 : N3V<1,1,0b11,0b1001,1,0, (outs DPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00003327 (ins DPR:$orig, DPR:$tbl1, DPR:$tbl2, DPR:$src), IIC_VTBX2,
Bob Wilson9fedc332010-01-18 01:24:43 +00003328 "vtbx", "8", "$dst, \\{$tbl1, $tbl2\\}, $src", "$orig = $dst",
Bob Wilson114a2662009-08-12 20:51:55 +00003329 [(set DPR:$dst, (v8i8 (int_arm_neon_vtbx2
3330 DPR:$orig, DPR:$tbl1, DPR:$tbl2, DPR:$src)))]>;
3331def VTBX3
3332 : N3V<1,1,0b11,0b1010,1,0, (outs DPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00003333 (ins DPR:$orig, DPR:$tbl1, DPR:$tbl2, DPR:$tbl3, DPR:$src), IIC_VTBX3,
Bob Wilson9fedc332010-01-18 01:24:43 +00003334 "vtbx", "8", "$dst, \\{$tbl1, $tbl2, $tbl3\\}, $src", "$orig = $dst",
Bob Wilson114a2662009-08-12 20:51:55 +00003335 [(set DPR:$dst, (v8i8 (int_arm_neon_vtbx3 DPR:$orig, DPR:$tbl1,
3336 DPR:$tbl2, DPR:$tbl3, DPR:$src)))]>;
3337def VTBX4
3338 : N3V<1,1,0b11,0b1011,1,0, (outs DPR:$dst), (ins DPR:$orig, DPR:$tbl1,
David Goodwin658ea602009-09-25 18:38:29 +00003339 DPR:$tbl2, DPR:$tbl3, DPR:$tbl4, DPR:$src), IIC_VTBX4,
Bob Wilson9fedc332010-01-18 01:24:43 +00003340 "vtbx", "8", "$dst, \\{$tbl1, $tbl2, $tbl3, $tbl4\\}, $src",
3341 "$orig = $dst",
Bob Wilson114a2662009-08-12 20:51:55 +00003342 [(set DPR:$dst, (v8i8 (int_arm_neon_vtbx4 DPR:$orig, DPR:$tbl1,
3343 DPR:$tbl2, DPR:$tbl3, DPR:$tbl4, DPR:$src)))]>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00003344} // hasExtraSrcRegAllocReq = 1
Bob Wilson114a2662009-08-12 20:51:55 +00003345
Bob Wilson5bafff32009-06-22 23:27:02 +00003346//===----------------------------------------------------------------------===//
Evan Cheng1d2426c2009-08-07 19:30:41 +00003347// NEON instructions for single-precision FP math
3348//===----------------------------------------------------------------------===//
3349
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003350class N2VSPat<SDNode OpNode, ValueType ResTy, ValueType OpTy, NeonI Inst>
3351 : NEONFPPat<(ResTy (OpNode SPR:$a)),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00003352 (EXTRACT_SUBREG (OpTy (Inst (INSERT_SUBREG (OpTy (IMPLICIT_DEF)),
3353 SPR:$a, arm_ssubreg_0))),
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003354 arm_ssubreg_0)>;
3355
3356class N3VSPat<SDNode OpNode, NeonI Inst>
3357 : NEONFPPat<(f32 (OpNode SPR:$a, SPR:$b)),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00003358 (EXTRACT_SUBREG (v2f32
3359 (Inst (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)),
3360 SPR:$a, arm_ssubreg_0),
3361 (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)),
3362 SPR:$b, arm_ssubreg_0))),
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003363 arm_ssubreg_0)>;
3364
3365class N3VSMulOpPat<SDNode MulNode, SDNode OpNode, NeonI Inst>
3366 : NEONFPPat<(f32 (OpNode SPR:$acc, (f32 (MulNode SPR:$a, SPR:$b)))),
3367 (EXTRACT_SUBREG (Inst (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)),
3368 SPR:$acc, arm_ssubreg_0),
3369 (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)),
3370 SPR:$a, arm_ssubreg_0),
3371 (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)),
3372 SPR:$b, arm_ssubreg_0)),
3373 arm_ssubreg_0)>;
3374
Evan Cheng1d2426c2009-08-07 19:30:41 +00003375// These need separate instructions because they must use DPR_VFP2 register
3376// class which have SPR sub-registers.
3377
3378// Vector Add Operations used for single-precision FP
3379let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003380def VADDfd_sfp : N3VS<0,0,0b00,0b1101,0, "vadd", "f32", v2f32, v2f32, fadd, 1>;
3381def : N3VSPat<fadd, VADDfd_sfp>;
Evan Cheng1d2426c2009-08-07 19:30:41 +00003382
David Goodwin338268c2009-08-10 22:17:39 +00003383// Vector Sub Operations used for single-precision FP
3384let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003385def VSUBfd_sfp : N3VS<0,0,0b10,0b1101,0, "vsub", "f32", v2f32, v2f32, fsub, 0>;
3386def : N3VSPat<fsub, VSUBfd_sfp>;
David Goodwin338268c2009-08-10 22:17:39 +00003387
Evan Cheng1d2426c2009-08-07 19:30:41 +00003388// Vector Multiply Operations used for single-precision FP
3389let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003390def VMULfd_sfp : N3VS<1,0,0b00,0b1101,1, "vmul", "f32", v2f32, v2f32, fmul, 1>;
3391def : N3VSPat<fmul, VMULfd_sfp>;
Evan Cheng1d2426c2009-08-07 19:30:41 +00003392
3393// Vector Multiply-Accumulate/Subtract used for single-precision FP
Jim Grosbach8cd0a8c2009-10-31 22:57:36 +00003394// vml[as].f32 can cause 4-8 cycle stalls in following ASIMD instructions, so
3395// we want to avoid them for now. e.g., alternating vmla/vadd instructions.
Evan Cheng1d2426c2009-08-07 19:30:41 +00003396
Jim Grosbach8cd0a8c2009-10-31 22:57:36 +00003397//let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003398//def VMLAfd_sfp : N3VSMulOp<0,0,0b00,0b1101,1, IIC_VMACD, "vmla", "f32",
Bob Wilson9abe19d2010-02-17 00:31:29 +00003399// v2f32, fmul, fadd>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003400//def : N3VSMulOpPat<fmul, fadd, VMLAfd_sfp>;
Jim Grosbach8cd0a8c2009-10-31 22:57:36 +00003401
3402//let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003403//def VMLSfd_sfp : N3VSMulOp<0,0,0b10,0b1101,1, IIC_VMACD, "vmls", "f32",
Bob Wilson9abe19d2010-02-17 00:31:29 +00003404// v2f32, fmul, fsub>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003405//def : N3VSMulOpPat<fmul, fsub, VMLSfd_sfp>;
Evan Cheng1d2426c2009-08-07 19:30:41 +00003406
David Goodwin338268c2009-08-10 22:17:39 +00003407// Vector Absolute used for single-precision FP
Evan Cheng1d2426c2009-08-07 19:30:41 +00003408let neverHasSideEffects = 1 in
Bob Wilson69bfbd62010-02-17 22:42:54 +00003409def VABSfd_sfp : N2V<0b11, 0b11, 0b10, 0b01, 0b01110, 0, 0,
3410 (outs DPR_VFP2:$dst), (ins DPR_VFP2:$src), IIC_VUNAD,
3411 "vabs", "f32", "$dst, $src", "", []>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003412def : N2VSPat<fabs, f32, v2f32, VABSfd_sfp>;
Evan Cheng1d2426c2009-08-07 19:30:41 +00003413
David Goodwin338268c2009-08-10 22:17:39 +00003414// Vector Negate used for single-precision FP
Evan Cheng1d2426c2009-08-07 19:30:41 +00003415let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003416def VNEGfd_sfp : N2V<0b11, 0b11, 0b10, 0b01, 0b01111, 0, 0,
3417 (outs DPR_VFP2:$dst), (ins DPR_VFP2:$src), IIC_VUNAD,
3418 "vneg", "f32", "$dst, $src", "", []>;
3419def : N2VSPat<fneg, f32, v2f32, VNEGfd_sfp>;
Evan Cheng1d2426c2009-08-07 19:30:41 +00003420
Bob Wilson9f6c4c12010-02-18 06:05:53 +00003421// Vector Maximum used for single-precision FP
3422let neverHasSideEffects = 1 in
3423def VMAXfd_sfp : N3V<0, 0, 0b00, 0b1111, 0, 0, (outs DPR_VFP2:$dst),
3424 (ins DPR_VFP2:$src1, DPR_VFP2:$src2), IIC_VBIND,
3425 "vmax", "f32", "$dst, $src1, $src2", "", []>;
3426def : N3VSPat<NEONfmax, VMAXfd_sfp>;
3427
3428// Vector Minimum used for single-precision FP
3429let neverHasSideEffects = 1 in
3430def VMINfd_sfp : N3V<0, 0, 0b00, 0b1111, 0, 0, (outs DPR_VFP2:$dst),
3431 (ins DPR_VFP2:$src1, DPR_VFP2:$src2), IIC_VBIND,
3432 "vmin", "f32", "$dst, $src1, $src2", "", []>;
3433def : N3VSPat<NEONfmin, VMINfd_sfp>;
3434
David Goodwin338268c2009-08-10 22:17:39 +00003435// Vector Convert between single-precision FP and integer
3436let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003437def VCVTf2sd_sfp : N2VS<0b11, 0b11, 0b10, 0b11, 0b01110, 0, "vcvt", "s32.f32",
3438 v2i32, v2f32, fp_to_sint>;
Bob Wilson76a312b2010-03-19 22:51:32 +00003439def : N2VSPat<arm_ftosi, f32, v2f32, VCVTf2sd_sfp>;
David Goodwin338268c2009-08-10 22:17:39 +00003440
3441let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003442def VCVTf2ud_sfp : N2VS<0b11, 0b11, 0b10, 0b11, 0b01111, 0, "vcvt", "u32.f32",
3443 v2i32, v2f32, fp_to_uint>;
Bob Wilson76a312b2010-03-19 22:51:32 +00003444def : N2VSPat<arm_ftoui, f32, v2f32, VCVTf2ud_sfp>;
David Goodwin338268c2009-08-10 22:17:39 +00003445
3446let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003447def VCVTs2fd_sfp : N2VS<0b11, 0b11, 0b10, 0b11, 0b01100, 0, "vcvt", "f32.s32",
3448 v2f32, v2i32, sint_to_fp>;
Bob Wilson76a312b2010-03-19 22:51:32 +00003449def : N2VSPat<arm_sitof, f32, v2i32, VCVTs2fd_sfp>;
David Goodwin338268c2009-08-10 22:17:39 +00003450
3451let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003452def VCVTu2fd_sfp : N2VS<0b11, 0b11, 0b10, 0b11, 0b01101, 0, "vcvt", "f32.u32",
3453 v2f32, v2i32, uint_to_fp>;
Bob Wilson76a312b2010-03-19 22:51:32 +00003454def : N2VSPat<arm_uitof, f32, v2i32, VCVTu2fd_sfp>;
David Goodwin338268c2009-08-10 22:17:39 +00003455
Evan Cheng1d2426c2009-08-07 19:30:41 +00003456//===----------------------------------------------------------------------===//
Bob Wilson5bafff32009-06-22 23:27:02 +00003457// Non-Instruction Patterns
3458//===----------------------------------------------------------------------===//
3459
3460// bit_convert
3461def : Pat<(v1i64 (bitconvert (v2i32 DPR:$src))), (v1i64 DPR:$src)>;
3462def : Pat<(v1i64 (bitconvert (v4i16 DPR:$src))), (v1i64 DPR:$src)>;
3463def : Pat<(v1i64 (bitconvert (v8i8 DPR:$src))), (v1i64 DPR:$src)>;
3464def : Pat<(v1i64 (bitconvert (f64 DPR:$src))), (v1i64 DPR:$src)>;
3465def : Pat<(v1i64 (bitconvert (v2f32 DPR:$src))), (v1i64 DPR:$src)>;
3466def : Pat<(v2i32 (bitconvert (v1i64 DPR:$src))), (v2i32 DPR:$src)>;
3467def : Pat<(v2i32 (bitconvert (v4i16 DPR:$src))), (v2i32 DPR:$src)>;
3468def : Pat<(v2i32 (bitconvert (v8i8 DPR:$src))), (v2i32 DPR:$src)>;
3469def : Pat<(v2i32 (bitconvert (f64 DPR:$src))), (v2i32 DPR:$src)>;
3470def : Pat<(v2i32 (bitconvert (v2f32 DPR:$src))), (v2i32 DPR:$src)>;
3471def : Pat<(v4i16 (bitconvert (v1i64 DPR:$src))), (v4i16 DPR:$src)>;
3472def : Pat<(v4i16 (bitconvert (v2i32 DPR:$src))), (v4i16 DPR:$src)>;
3473def : Pat<(v4i16 (bitconvert (v8i8 DPR:$src))), (v4i16 DPR:$src)>;
3474def : Pat<(v4i16 (bitconvert (f64 DPR:$src))), (v4i16 DPR:$src)>;
3475def : Pat<(v4i16 (bitconvert (v2f32 DPR:$src))), (v4i16 DPR:$src)>;
3476def : Pat<(v8i8 (bitconvert (v1i64 DPR:$src))), (v8i8 DPR:$src)>;
3477def : Pat<(v8i8 (bitconvert (v2i32 DPR:$src))), (v8i8 DPR:$src)>;
3478def : Pat<(v8i8 (bitconvert (v4i16 DPR:$src))), (v8i8 DPR:$src)>;
3479def : Pat<(v8i8 (bitconvert (f64 DPR:$src))), (v8i8 DPR:$src)>;
3480def : Pat<(v8i8 (bitconvert (v2f32 DPR:$src))), (v8i8 DPR:$src)>;
3481def : Pat<(f64 (bitconvert (v1i64 DPR:$src))), (f64 DPR:$src)>;
3482def : Pat<(f64 (bitconvert (v2i32 DPR:$src))), (f64 DPR:$src)>;
3483def : Pat<(f64 (bitconvert (v4i16 DPR:$src))), (f64 DPR:$src)>;
3484def : Pat<(f64 (bitconvert (v8i8 DPR:$src))), (f64 DPR:$src)>;
3485def : Pat<(f64 (bitconvert (v2f32 DPR:$src))), (f64 DPR:$src)>;
3486def : Pat<(v2f32 (bitconvert (f64 DPR:$src))), (v2f32 DPR:$src)>;
3487def : Pat<(v2f32 (bitconvert (v1i64 DPR:$src))), (v2f32 DPR:$src)>;
3488def : Pat<(v2f32 (bitconvert (v2i32 DPR:$src))), (v2f32 DPR:$src)>;
3489def : Pat<(v2f32 (bitconvert (v4i16 DPR:$src))), (v2f32 DPR:$src)>;
3490def : Pat<(v2f32 (bitconvert (v8i8 DPR:$src))), (v2f32 DPR:$src)>;
3491
3492def : Pat<(v2i64 (bitconvert (v4i32 QPR:$src))), (v2i64 QPR:$src)>;
3493def : Pat<(v2i64 (bitconvert (v8i16 QPR:$src))), (v2i64 QPR:$src)>;
3494def : Pat<(v2i64 (bitconvert (v16i8 QPR:$src))), (v2i64 QPR:$src)>;
3495def : Pat<(v2i64 (bitconvert (v2f64 QPR:$src))), (v2i64 QPR:$src)>;
3496def : Pat<(v2i64 (bitconvert (v4f32 QPR:$src))), (v2i64 QPR:$src)>;
3497def : Pat<(v4i32 (bitconvert (v2i64 QPR:$src))), (v4i32 QPR:$src)>;
3498def : Pat<(v4i32 (bitconvert (v8i16 QPR:$src))), (v4i32 QPR:$src)>;
3499def : Pat<(v4i32 (bitconvert (v16i8 QPR:$src))), (v4i32 QPR:$src)>;
3500def : Pat<(v4i32 (bitconvert (v2f64 QPR:$src))), (v4i32 QPR:$src)>;
3501def : Pat<(v4i32 (bitconvert (v4f32 QPR:$src))), (v4i32 QPR:$src)>;
3502def : Pat<(v8i16 (bitconvert (v2i64 QPR:$src))), (v8i16 QPR:$src)>;
3503def : Pat<(v8i16 (bitconvert (v4i32 QPR:$src))), (v8i16 QPR:$src)>;
3504def : Pat<(v8i16 (bitconvert (v16i8 QPR:$src))), (v8i16 QPR:$src)>;
3505def : Pat<(v8i16 (bitconvert (v2f64 QPR:$src))), (v8i16 QPR:$src)>;
3506def : Pat<(v8i16 (bitconvert (v4f32 QPR:$src))), (v8i16 QPR:$src)>;
3507def : Pat<(v16i8 (bitconvert (v2i64 QPR:$src))), (v16i8 QPR:$src)>;
3508def : Pat<(v16i8 (bitconvert (v4i32 QPR:$src))), (v16i8 QPR:$src)>;
3509def : Pat<(v16i8 (bitconvert (v8i16 QPR:$src))), (v16i8 QPR:$src)>;
3510def : Pat<(v16i8 (bitconvert (v2f64 QPR:$src))), (v16i8 QPR:$src)>;
3511def : Pat<(v16i8 (bitconvert (v4f32 QPR:$src))), (v16i8 QPR:$src)>;
3512def : Pat<(v4f32 (bitconvert (v2i64 QPR:$src))), (v4f32 QPR:$src)>;
3513def : Pat<(v4f32 (bitconvert (v4i32 QPR:$src))), (v4f32 QPR:$src)>;
3514def : Pat<(v4f32 (bitconvert (v8i16 QPR:$src))), (v4f32 QPR:$src)>;
3515def : Pat<(v4f32 (bitconvert (v16i8 QPR:$src))), (v4f32 QPR:$src)>;
3516def : Pat<(v4f32 (bitconvert (v2f64 QPR:$src))), (v4f32 QPR:$src)>;
3517def : Pat<(v2f64 (bitconvert (v2i64 QPR:$src))), (v2f64 QPR:$src)>;
3518def : Pat<(v2f64 (bitconvert (v4i32 QPR:$src))), (v2f64 QPR:$src)>;
3519def : Pat<(v2f64 (bitconvert (v8i16 QPR:$src))), (v2f64 QPR:$src)>;
3520def : Pat<(v2f64 (bitconvert (v16i8 QPR:$src))), (v2f64 QPR:$src)>;
3521def : Pat<(v2f64 (bitconvert (v4f32 QPR:$src))), (v2f64 QPR:$src)>;