blob: b6cfe6d53e0263d520e64688066a322c1d62bdf1 [file] [log] [blame]
Eric Christopher49ac3d72011-05-09 18:16:46 +00001//===- MipsInstrInfo.td - Target Description for Mips Target -*- tablegen -*-=//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00007//
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00008//===----------------------------------------------------------------------===//
Eric Christopher49ac3d72011-05-09 18:16:46 +00009//
10// This file contains the Mips implementation of the TargetInstrInfo class.
11//
12//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000013
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000014
Akira Hatanaka4552c9a2011-04-15 21:51:11 +000015//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000016// Mips profiles and nodes
Akira Hatanaka4552c9a2011-04-15 21:51:11 +000017//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000018
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000019def SDT_MipsRet : SDTypeProfile<0, 1, [SDTCisInt<0>]>;
20def SDT_MipsJmpLink : SDTypeProfile<0, 1, [SDTCisVT<0, iPTR>]>;
Bruno Cardoso Lopes9e030612010-11-09 17:25:34 +000021def SDT_MipsCMov : SDTypeProfile<1, 4, [SDTCisSameAs<0, 1>,
Akira Hatanaka0bf3dfb2011-04-15 21:00:26 +000022 SDTCisSameAs<1, 2>,
23 SDTCisSameAs<3, 4>,
24 SDTCisInt<4>]>;
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000025def SDT_MipsCallSeqStart : SDCallSeqStart<[SDTCisVT<0, i32>]>;
26def SDT_MipsCallSeqEnd : SDCallSeqEnd<[SDTCisVT<0, i32>, SDTCisVT<1, i32>]>;
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +000027def SDT_MipsMAddMSub : SDTypeProfile<0, 4,
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +000028 [SDTCisVT<0, i32>, SDTCisSameAs<0, 1>,
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +000029 SDTCisSameAs<1, 2>,
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +000030 SDTCisSameAs<2, 3>]>;
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +000031def SDT_MipsDivRem : SDTypeProfile<0, 2,
Akira Hatanakadda4a072011-10-03 21:06:13 +000032 [SDTCisInt<0>,
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +000033 SDTCisSameAs<0, 1>]>;
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000034
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +000035def SDT_MipsThreadPointer : SDTypeProfile<1, 0, [SDTCisPtrTy<0>]>;
36
Akira Hatanakac742e4f2011-11-11 04:06:38 +000037def SDT_MipsDynAlloc : SDTypeProfile<1, 1, [SDTCisVT<0, iPTR>,
38 SDTCisSameAs<0, 1>]>;
Akira Hatanakadb548262011-07-19 23:30:50 +000039def SDT_Sync : SDTypeProfile<0, 1, [SDTCisVT<0, i32>]>;
Akira Hatanaka21afc632011-06-21 00:40:49 +000040
Akira Hatanaka40eda462011-09-22 23:31:54 +000041def SDT_Ext : SDTypeProfile<1, 3, [SDTCisInt<0>, SDTCisSameAs<0, 1>,
42 SDTCisVT<2, i32>, SDTCisSameAs<2, 3>]>;
43def SDT_Ins : SDTypeProfile<1, 4, [SDTCisInt<0>, SDTCisSameAs<0, 1>,
44 SDTCisVT<2, i32>, SDTCisSameAs<2, 3>,
Akira Hatanakabb15e112011-08-17 02:05:42 +000045 SDTCisSameAs<0, 4>]>;
46
Akira Hatanakab6f1dc22012-06-02 00:03:12 +000047def SDTMipsLoadLR : SDTypeProfile<1, 2,
48 [SDTCisInt<0>, SDTCisPtrTy<1>,
49 SDTCisSameAs<0, 2>]>;
50
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000051// Call
Bruno Cardoso Lopes9e030612010-11-09 17:25:34 +000052def MipsJmpLink : SDNode<"MipsISD::JmpLink",SDT_MipsJmpLink,
Chris Lattner036609b2010-12-23 18:28:41 +000053 [SDNPHasChain, SDNPOutGlue, SDNPOptInGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +000054 SDNPVariadic]>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000055
Bruno Cardoso Lopes9e030612010-11-09 17:25:34 +000056// Hi and Lo nodes are used to handle global addresses. Used on
57// MipsISelLowering to lower stuff like GlobalAddress, ExternalSymbol
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +000058// static model. (nothing to do with Mips Registers Hi and Lo)
Bruno Cardoso Lopes91fd5322008-07-21 18:52:34 +000059def MipsHi : SDNode<"MipsISD::Hi", SDTIntUnaryOp>;
60def MipsLo : SDNode<"MipsISD::Lo", SDTIntUnaryOp>;
61def MipsGPRel : SDNode<"MipsISD::GPRel", SDTIntUnaryOp>;
Bruno Cardoso Lopese78080c2007-10-09 02:55:31 +000062
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +000063// TlsGd node is used to handle General Dynamic TLS
64def MipsTlsGd : SDNode<"MipsISD::TlsGd", SDTIntUnaryOp>;
65
66// TprelHi and TprelLo nodes are used to handle Local Exec TLS
67def MipsTprelHi : SDNode<"MipsISD::TprelHi", SDTIntUnaryOp>;
68def MipsTprelLo : SDNode<"MipsISD::TprelLo", SDTIntUnaryOp>;
69
70// Thread pointer
71def MipsThreadPointer: SDNode<"MipsISD::ThreadPointer", SDT_MipsThreadPointer>;
72
Eric Christopher3c999a22007-10-26 04:00:13 +000073// Return
Bruno Cardoso Lopes9e030612010-11-09 17:25:34 +000074def MipsRet : SDNode<"MipsISD::Ret", SDT_MipsRet, [SDNPHasChain,
Chris Lattner036609b2010-12-23 18:28:41 +000075 SDNPOptInGlue]>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000076
77// These are target-independent nodes, but have target-specific formats.
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000078def callseq_start : SDNode<"ISD::CALLSEQ_START", SDT_MipsCallSeqStart,
Chris Lattner036609b2010-12-23 18:28:41 +000079 [SDNPHasChain, SDNPOutGlue]>;
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000080def callseq_end : SDNode<"ISD::CALLSEQ_END", SDT_MipsCallSeqEnd,
Chris Lattner036609b2010-12-23 18:28:41 +000081 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue]>;
Bill Wendling0f8d9c02007-11-13 00:44:25 +000082
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +000083// MAdd*/MSub* nodes
84def MipsMAdd : SDNode<"MipsISD::MAdd", SDT_MipsMAddMSub,
85 [SDNPOptInGlue, SDNPOutGlue]>;
86def MipsMAddu : SDNode<"MipsISD::MAddu", SDT_MipsMAddMSub,
87 [SDNPOptInGlue, SDNPOutGlue]>;
88def MipsMSub : SDNode<"MipsISD::MSub", SDT_MipsMAddMSub,
89 [SDNPOptInGlue, SDNPOutGlue]>;
90def MipsMSubu : SDNode<"MipsISD::MSubu", SDT_MipsMAddMSub,
91 [SDNPOptInGlue, SDNPOutGlue]>;
92
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +000093// DivRem(u) nodes
94def MipsDivRem : SDNode<"MipsISD::DivRem", SDT_MipsDivRem,
95 [SDNPOutGlue]>;
96def MipsDivRemU : SDNode<"MipsISD::DivRemU", SDT_MipsDivRem,
97 [SDNPOutGlue]>;
98
Akira Hatanaka6cd4b4e2011-06-07 18:00:14 +000099// Target constant nodes that are not part of any isel patterns and remain
100// unchanged can cause instructions with illegal operands to be emitted.
101// Wrapper node patterns give the instruction selector a chance to replace
102// target constant nodes that would otherwise remain unchanged with ADDiu
103// nodes. Without these wrapper node patterns, the following conditional move
104// instrucion is emitted when function cmov2 in test/CodeGen/Mips/cmov.ll is
Jia Liubb481f82012-02-28 07:46:26 +0000105// compiled:
Akira Hatanaka6cd4b4e2011-06-07 18:00:14 +0000106// movn %got(d)($gp), %got(c)($gp), $4
107// This instruction is illegal since movn can take only register operands.
108
Akira Hatanaka648f00c2012-02-24 22:34:47 +0000109def MipsWrapper : SDNode<"MipsISD::Wrapper", SDTIntBinOp>;
Akira Hatanaka342837d2011-05-28 01:07:07 +0000110
Akira Hatanaka21afc632011-06-21 00:40:49 +0000111// Pointer to dynamically allocated stack area.
112def MipsDynAlloc : SDNode<"MipsISD::DynAlloc", SDT_MipsDynAlloc,
113 [SDNPHasChain, SDNPInGlue]>;
114
Akira Hatanakadb548262011-07-19 23:30:50 +0000115def MipsSync : SDNode<"MipsISD::Sync", SDT_Sync, [SDNPHasChain]>;
116
Akira Hatanakabb15e112011-08-17 02:05:42 +0000117def MipsExt : SDNode<"MipsISD::Ext", SDT_Ext>;
118def MipsIns : SDNode<"MipsISD::Ins", SDT_Ins>;
119
Akira Hatanakab6f1dc22012-06-02 00:03:12 +0000120def MipsLWL : SDNode<"MipsISD::LWL", SDTMipsLoadLR,
121 [SDNPHasChain, SDNPMayLoad, SDNPMemOperand]>;
122def MipsLWR : SDNode<"MipsISD::LWR", SDTMipsLoadLR,
123 [SDNPHasChain, SDNPMayLoad, SDNPMemOperand]>;
124def MipsSWL : SDNode<"MipsISD::SWL", SDTStore,
125 [SDNPHasChain, SDNPMayStore, SDNPMemOperand]>;
126def MipsSWR : SDNode<"MipsISD::SWR", SDTStore,
127 [SDNPHasChain, SDNPMayStore, SDNPMemOperand]>;
128def MipsLDL : SDNode<"MipsISD::LDL", SDTMipsLoadLR,
129 [SDNPHasChain, SDNPMayLoad, SDNPMemOperand]>;
130def MipsLDR : SDNode<"MipsISD::LDR", SDTMipsLoadLR,
131 [SDNPHasChain, SDNPMayLoad, SDNPMemOperand]>;
132def MipsSDL : SDNode<"MipsISD::SDL", SDTStore,
133 [SDNPHasChain, SDNPMayStore, SDNPMemOperand]>;
134def MipsSDR : SDNode<"MipsISD::SDR", SDTStore,
135 [SDNPHasChain, SDNPMayStore, SDNPMemOperand]>;
136
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000137//===----------------------------------------------------------------------===//
Bruno Cardoso Lopese78080c2007-10-09 02:55:31 +0000138// Mips Instruction Predicate Definitions.
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000139//===----------------------------------------------------------------------===//
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000140def HasSEInReg : Predicate<"Subtarget.hasSEInReg()">,
141 AssemblerPredicate<"FeatureSEInReg">;
142def HasBitCount : Predicate<"Subtarget.hasBitCount()">,
143 AssemblerPredicate<"FeatureBitCount">;
144def HasSwap : Predicate<"Subtarget.hasSwap()">,
145 AssemblerPredicate<"FeatureSwap">;
146def HasCondMov : Predicate<"Subtarget.hasCondMov()">,
147 AssemblerPredicate<"FeatureCondMov">;
148def HasMips32 : Predicate<"Subtarget.hasMips32()">,
149 AssemblerPredicate<"FeatureMips32">;
150def HasMips32r2 : Predicate<"Subtarget.hasMips32r2()">,
151 AssemblerPredicate<"FeatureMips32r2">;
152def HasMips64 : Predicate<"Subtarget.hasMips64()">,
153 AssemblerPredicate<"FeatureMips64">;
154def HasMips32r2Or64 : Predicate<"Subtarget.hasMips32r2Or64()">,
155 AssemblerPredicate<"FeatureMips32r2,FeatureMips64">;
156def NotMips64 : Predicate<"!Subtarget.hasMips64()">,
157 AssemblerPredicate<"!FeatureMips64">;
158def HasMips64r2 : Predicate<"Subtarget.hasMips64r2()">,
159 AssemblerPredicate<"FeatureMips64r2">;
160def IsN64 : Predicate<"Subtarget.isABI_N64()">,
161 AssemblerPredicate<"FeatureN64">;
162def NotN64 : Predicate<"!Subtarget.isABI_N64()">,
163 AssemblerPredicate<"!FeatureN64">;
Akira Hatanaka4a5a8942012-05-24 18:32:33 +0000164def InMips16Mode : Predicate<"Subtarget.inMips16Mode()">,
165 AssemblerPredicate<"FeatureMips16">;
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000166def RelocStatic : Predicate<"TM.getRelocationModel() == Reloc::Static">,
167 AssemblerPredicate<"FeatureMips32">;
168def RelocPIC : Predicate<"TM.getRelocationModel() == Reloc::PIC_">,
169 AssemblerPredicate<"FeatureMips32">;
170def NoNaNsFPMath : Predicate<"TM.Options.NoNaNsFPMath">,
171 AssemblerPredicate<"FeatureMips32">;
Akira Hatanaka3ad21be2012-05-25 22:15:15 +0000172def HasStandardEncoding : Predicate<"Subtarget.hasStandardEncoding()">,
173 AssemblerPredicate<"!FeatureMips16">;
Akira Hatanaka18f3c782012-05-22 03:10:09 +0000174
175//===----------------------------------------------------------------------===//
176// Instruction format superclass
177//===----------------------------------------------------------------------===//
178
179include "MipsInstrFormats.td"
Bruno Cardoso Lopese78080c2007-10-09 02:55:31 +0000180
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000181//===----------------------------------------------------------------------===//
Bruno Cardoso Lopese78080c2007-10-09 02:55:31 +0000182// Mips Operand, Complex Patterns and Transformations Definitions.
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000183//===----------------------------------------------------------------------===//
Bruno Cardoso Lopese78080c2007-10-09 02:55:31 +0000184
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000185// Instruction operand types
Bruno Cardoso Lopes47b92f32011-11-11 22:58:42 +0000186def jmptarget : Operand<OtherVT> {
187 let EncoderMethod = "getJumpTargetOpValue";
188}
189def brtarget : Operand<OtherVT> {
190 let EncoderMethod = "getBranchTargetOpValue";
191 let OperandType = "OPERAND_PCREL";
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000192 let DecoderMethod = "DecodeBranchTarget";
Bruno Cardoso Lopes47b92f32011-11-11 22:58:42 +0000193}
Akira Hatanaka421455f2011-11-23 22:19:28 +0000194def calltarget : Operand<iPTR> {
195 let EncoderMethod = "getJumpTargetOpValue";
196}
Akira Hatanaka642b1092011-11-11 04:03:54 +0000197def calltarget64: Operand<i64>;
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000198def simm16 : Operand<i32> {
199 let DecoderMethod= "DecodeSimm16";
200}
Akira Hatanakad55bb382011-10-11 00:11:12 +0000201def simm16_64 : Operand<i64>;
Eric Christopher3c999a22007-10-26 04:00:13 +0000202def shamt : Operand<i32>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000203
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +0000204// Unsigned Operand
205def uimm16 : Operand<i32> {
206 let PrintMethod = "printUnsignedImm";
207}
208
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000209// Address operand
210def mem : Operand<i32> {
211 let PrintMethod = "printMemOperand";
Akira Hatanakad3ac47f2011-07-07 18:57:00 +0000212 let MIOperandInfo = (ops CPURegs, simm16);
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +0000213 let EncoderMethod = "getMemEncoding";
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000214}
215
Akira Hatanakad55bb382011-10-11 00:11:12 +0000216def mem64 : Operand<i64> {
217 let PrintMethod = "printMemOperand";
218 let MIOperandInfo = (ops CPU64Regs, simm16_64);
219}
220
Akira Hatanaka03236be2011-07-07 20:54:20 +0000221def mem_ea : Operand<i32> {
222 let PrintMethod = "printMemOperandEA";
223 let MIOperandInfo = (ops CPURegs, simm16);
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +0000224 let EncoderMethod = "getMemEncoding";
225}
226
Akira Hatanakac742e4f2011-11-11 04:06:38 +0000227def mem_ea_64 : Operand<i64> {
228 let PrintMethod = "printMemOperandEA";
229 let MIOperandInfo = (ops CPU64Regs, simm16_64);
230 let EncoderMethod = "getMemEncoding";
231}
232
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +0000233// size operand of ext instruction
234def size_ext : Operand<i32> {
235 let EncoderMethod = "getSizeExtEncoding";
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000236 let DecoderMethod = "DecodeExtSize";
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +0000237}
238
239// size operand of ins instruction
240def size_ins : Operand<i32> {
241 let EncoderMethod = "getSizeInsEncoding";
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000242 let DecoderMethod = "DecodeInsSize";
Akira Hatanaka03236be2011-07-07 20:54:20 +0000243}
244
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000245// Transformation Function - get the lower 16 bits.
246def LO16 : SDNodeXForm<imm, [{
Akira Hatanaka4d0eb632011-12-07 20:10:24 +0000247 return getImm(N, N->getZExtValue() & 0xFFFF);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000248}]>;
249
250// Transformation Function - get the higher 16 bits.
251def HI16 : SDNodeXForm<imm, [{
Akira Hatanaka4d0eb632011-12-07 20:10:24 +0000252 return getImm(N, (N->getZExtValue() >> 16) & 0xFFFF);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000253}]>;
254
255// Node immediate fits as 16-bit sign extended on target immediate.
256// e.g. addi, andi
Jakob Stoklund Olesen7552a3d2010-08-18 23:56:46 +0000257def immSExt16 : PatLeaf<(imm), [{ return isInt<16>(N->getSExtValue()); }]>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000258
259// Node immediate fits as 16-bit zero extended on target immediate.
260// The LO16 param means that only the lower 16 bits of the node
261// immediate are caught.
262// e.g. addiu, sltiu
263def immZExt16 : PatLeaf<(imm), [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000264 if (N->getValueType(0) == MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000265 return (uint32_t)N->getZExtValue() == (unsigned short)N->getZExtValue();
Eric Christopher3c999a22007-10-26 04:00:13 +0000266 else
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000267 return (uint64_t)N->getZExtValue() == (unsigned short)N->getZExtValue();
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000268}], LO16>;
269
Akira Hatanakaf06cb2b2011-12-19 20:21:18 +0000270// Immediate can be loaded with LUi (32-bit int with lower 16-bit cleared).
Akira Hatanaka20103252012-01-04 03:09:26 +0000271def immLow16Zero : PatLeaf<(imm), [{
Akira Hatanakaf06cb2b2011-12-19 20:21:18 +0000272 int64_t Val = N->getSExtValue();
273 return isInt<32>(Val) && !(Val & 0xffff);
274}]>;
275
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000276// shamt field must fit in 5 bits.
Akira Hatanakaa01820a2011-10-17 18:01:00 +0000277def immZExt5 : ImmLeaf<i32, [{return Imm == (Imm & 0x1f);}]>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000278
Eric Christopher3c999a22007-10-26 04:00:13 +0000279// Mips Address Mode! SDNode frameindex could possibily be a match
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000280// since load and store instructions from stack used it.
Akira Hatanaka4a5a8942012-05-24 18:32:33 +0000281def addr :
282 ComplexPattern<iPTR, 2, "SelectAddr", [frameindex], [SDNPWantParent]>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000283
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000284//===----------------------------------------------------------------------===//
Akira Hatanakacb518ee2011-10-08 02:24:10 +0000285// Pattern fragment for load/store
286//===----------------------------------------------------------------------===//
Akira Hatanaka82099682011-12-19 19:52:25 +0000287class UnalignedLoad<PatFrag Node> :
288 PatFrag<(ops node:$ptr), (Node node:$ptr), [{
Akira Hatanakacb518ee2011-10-08 02:24:10 +0000289 LoadSDNode *LD = cast<LoadSDNode>(N);
290 return LD->getMemoryVT().getSizeInBits()/8 > LD->getAlignment();
291}]>;
292
Akira Hatanaka82099682011-12-19 19:52:25 +0000293class AlignedLoad<PatFrag Node> :
294 PatFrag<(ops node:$ptr), (Node node:$ptr), [{
Akira Hatanakacb518ee2011-10-08 02:24:10 +0000295 LoadSDNode *LD = cast<LoadSDNode>(N);
296 return LD->getMemoryVT().getSizeInBits()/8 <= LD->getAlignment();
297}]>;
298
Akira Hatanaka82099682011-12-19 19:52:25 +0000299class UnalignedStore<PatFrag Node> :
300 PatFrag<(ops node:$val, node:$ptr), (Node node:$val, node:$ptr), [{
Akira Hatanakacb518ee2011-10-08 02:24:10 +0000301 StoreSDNode *SD = cast<StoreSDNode>(N);
302 return SD->getMemoryVT().getSizeInBits()/8 > SD->getAlignment();
303}]>;
304
Akira Hatanaka82099682011-12-19 19:52:25 +0000305class AlignedStore<PatFrag Node> :
306 PatFrag<(ops node:$val, node:$ptr), (Node node:$val, node:$ptr), [{
Akira Hatanakacb518ee2011-10-08 02:24:10 +0000307 StoreSDNode *SD = cast<StoreSDNode>(N);
308 return SD->getMemoryVT().getSizeInBits()/8 <= SD->getAlignment();
309}]>;
310
311// Load/Store PatFrags.
312def sextloadi16_a : AlignedLoad<sextloadi16>;
313def zextloadi16_a : AlignedLoad<zextloadi16>;
314def extloadi16_a : AlignedLoad<extloadi16>;
315def load_a : AlignedLoad<load>;
Akira Hatanaka7bd19bd2011-10-11 00:27:28 +0000316def sextloadi32_a : AlignedLoad<sextloadi32>;
317def zextloadi32_a : AlignedLoad<zextloadi32>;
318def extloadi32_a : AlignedLoad<extloadi32>;
Akira Hatanakacb518ee2011-10-08 02:24:10 +0000319def truncstorei16_a : AlignedStore<truncstorei16>;
320def store_a : AlignedStore<store>;
Akira Hatanaka7bd19bd2011-10-11 00:27:28 +0000321def truncstorei32_a : AlignedStore<truncstorei32>;
Akira Hatanakacb518ee2011-10-08 02:24:10 +0000322def sextloadi16_u : UnalignedLoad<sextloadi16>;
323def zextloadi16_u : UnalignedLoad<zextloadi16>;
324def extloadi16_u : UnalignedLoad<extloadi16>;
325def load_u : UnalignedLoad<load>;
Akira Hatanaka7bd19bd2011-10-11 00:27:28 +0000326def sextloadi32_u : UnalignedLoad<sextloadi32>;
327def zextloadi32_u : UnalignedLoad<zextloadi32>;
328def extloadi32_u : UnalignedLoad<extloadi32>;
Akira Hatanakacb518ee2011-10-08 02:24:10 +0000329def truncstorei16_u : UnalignedStore<truncstorei16>;
330def store_u : UnalignedStore<store>;
Akira Hatanaka7bd19bd2011-10-11 00:27:28 +0000331def truncstorei32_u : UnalignedStore<truncstorei32>;
Akira Hatanakacb518ee2011-10-08 02:24:10 +0000332
333//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000334// Instructions specific format
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000335//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000336
Akira Hatanaka76d9f1c2011-10-11 23:12:12 +0000337// Arithmetic and logical instructions with 3 register operands.
Akira Hatanakac2f3ac92011-10-11 23:05:46 +0000338class ArithLogicR<bits<6> op, bits<6> func, string instr_asm, SDNode OpNode,
339 InstrItinClass itin, RegisterClass RC, bit isComm = 0>:
340 FR<op, func, (outs RC:$rd), (ins RC:$rs, RC:$rt),
341 !strconcat(instr_asm, "\t$rd, $rs, $rt"),
342 [(set RC:$rd, (OpNode RC:$rs, RC:$rt))], itin> {
343 let shamt = 0;
Akira Hatanaka01765eb2011-05-12 17:42:08 +0000344 let isCommutable = isComm;
Akira Hatanakaa6953492012-04-18 18:52:10 +0000345 let isReMaterializable = 1;
Akira Hatanaka01765eb2011-05-12 17:42:08 +0000346}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000347
Akira Hatanaka80eb9942011-10-11 23:43:48 +0000348class ArithOverflowR<bits<6> op, bits<6> func, string instr_asm,
Akira Hatanakac2f3ac92011-10-11 23:05:46 +0000349 InstrItinClass itin, RegisterClass RC, bit isComm = 0>:
350 FR<op, func, (outs RC:$rd), (ins RC:$rs, RC:$rt),
351 !strconcat(instr_asm, "\t$rd, $rs, $rt"), [], itin> {
352 let shamt = 0;
Akira Hatanaka01765eb2011-05-12 17:42:08 +0000353 let isCommutable = isComm;
354}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000355
Akira Hatanaka2dfd3a92011-10-11 23:38:52 +0000356// Arithmetic and logical instructions with 2 register operands.
357class ArithLogicI<bits<6> op, string instr_asm, SDNode OpNode,
358 Operand Od, PatLeaf imm_type, RegisterClass RC> :
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +0000359 FI<op, (outs RC:$rt), (ins RC:$rs, Od:$imm16),
360 !strconcat(instr_asm, "\t$rt, $rs, $imm16"),
Akira Hatanakaa6953492012-04-18 18:52:10 +0000361 [(set RC:$rt, (OpNode RC:$rs, imm_type:$imm16))], IIAlu> {
362 let isReMaterializable = 1;
363}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000364
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +0000365class ArithOverflowI<bits<6> op, string instr_asm, SDNode OpNode,
Akira Hatanaka2dfd3a92011-10-11 23:38:52 +0000366 Operand Od, PatLeaf imm_type, RegisterClass RC> :
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +0000367 FI<op, (outs RC:$rt), (ins RC:$rs, Od:$imm16),
368 !strconcat(instr_asm, "\t$rt, $rs, $imm16"), [], IIAlu>;
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +0000369
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000370// Arithmetic Multiply ADD/SUB
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000371let rd = 0, shamt = 0, Defs = [HI, LO], Uses = [HI, LO] in
Akira Hatanaka01765eb2011-05-12 17:42:08 +0000372class MArithR<bits<6> func, string instr_asm, SDNode op, bit isComm = 0> :
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000373 FR<0x1c, func, (outs), (ins CPURegs:$rs, CPURegs:$rt),
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000374 !strconcat(instr_asm, "\t$rs, $rt"),
Akira Hatanaka01765eb2011-05-12 17:42:08 +0000375 [(op CPURegs:$rs, CPURegs:$rt, LO, HI)], IIImul> {
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000376 let rd = 0;
377 let shamt = 0;
Akira Hatanaka01765eb2011-05-12 17:42:08 +0000378 let isCommutable = isComm;
379}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000380
381// Logical
Akira Hatanaka41f9a432011-10-12 01:05:13 +0000382class LogicNOR<bits<6> op, bits<6> func, string instr_asm, RegisterClass RC>:
383 FR<op, func, (outs RC:$rd), (ins RC:$rs, RC:$rt),
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000384 !strconcat(instr_asm, "\t$rd, $rs, $rt"),
Akira Hatanaka41f9a432011-10-12 01:05:13 +0000385 [(set RC:$rd, (not (or RC:$rs, RC:$rt)))], IIAlu> {
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000386 let shamt = 0;
387 let isCommutable = 1;
388}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000389
390// Shifts
Akira Hatanaka36393462011-10-17 18:06:56 +0000391class shift_rotate_imm<bits<6> func, bits<5> isRotate, string instr_asm,
392 SDNode OpNode, PatFrag PF, Operand ImmOpnd,
393 RegisterClass RC>:
394 FR<0x00, func, (outs RC:$rd), (ins RC:$rt, ImmOpnd:$shamt),
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000395 !strconcat(instr_asm, "\t$rd, $rt, $shamt"),
Akira Hatanaka36393462011-10-17 18:06:56 +0000396 [(set RC:$rd, (OpNode RC:$rt, PF:$shamt))], IIAlu> {
397 let rs = isRotate;
Bruno Cardoso Lopes908b6dd2010-12-09 17:32:30 +0000398}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000399
Akira Hatanaka36393462011-10-17 18:06:56 +0000400// 32-bit shift instructions.
401class shift_rotate_imm32<bits<6> func, bits<5> isRotate, string instr_asm,
402 SDNode OpNode>:
403 shift_rotate_imm<func, isRotate, instr_asm, OpNode, immZExt5, shamt, CPURegs>;
404
Akira Hatanaka2d0a61d2011-10-17 18:17:58 +0000405class shift_rotate_reg<bits<6> func, bits<5> isRotate, string instr_asm,
406 SDNode OpNode, RegisterClass RC>:
Akira Hatanaka68698cc2011-11-07 18:59:49 +0000407 FR<0x00, func, (outs RC:$rd), (ins CPURegs:$rs, RC:$rt),
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000408 !strconcat(instr_asm, "\t$rd, $rt, $rs"),
Akira Hatanaka68698cc2011-11-07 18:59:49 +0000409 [(set RC:$rd, (OpNode RC:$rt, CPURegs:$rs))], IIAlu> {
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000410 let shamt = isRotate;
Bruno Cardoso Lopes908b6dd2010-12-09 17:32:30 +0000411}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000412
413// Load Upper Imediate
Akira Hatanakad83d98d2011-11-07 19:10:49 +0000414class LoadUpper<bits<6> op, string instr_asm, RegisterClass RC, Operand Imm>:
415 FI<op, (outs RC:$rt), (ins Imm:$imm16),
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +0000416 !strconcat(instr_asm, "\t$rt, $imm16"), [], IIAlu> {
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000417 let rs = 0;
Akira Hatanaka02365942012-04-03 02:51:09 +0000418 let neverHasSideEffects = 1;
Akira Hatanakaa6953492012-04-18 18:52:10 +0000419 let isReMaterializable = 1;
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000420}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000421
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +0000422class FMem<bits<6> op, dag outs, dag ins, string asmstr, list<dag> pattern,
423 InstrItinClass itin>: FFI<op, outs, ins, asmstr, pattern> {
424 bits<21> addr;
425 let Inst{25-21} = addr{20-16};
426 let Inst{15-0} = addr{15-0};
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000427 let DecoderMethod = "DecodeMem";
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +0000428}
429
Eric Christopher3c999a22007-10-26 04:00:13 +0000430// Memory Load/Store
Akira Hatanaka8ddf6532011-09-09 20:45:50 +0000431let canFoldAsLoad = 1 in
Akira Hatanakad55bb382011-10-11 00:11:12 +0000432class LoadM<bits<6> op, string instr_asm, PatFrag OpNode, RegisterClass RC,
433 Operand MemOpnd, bit Pseudo>:
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +0000434 FMem<op, (outs RC:$rt), (ins MemOpnd:$addr),
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000435 !strconcat(instr_asm, "\t$rt, $addr"),
436 [(set RC:$rt, (OpNode addr:$addr))], IILoad> {
Akira Hatanakacb518ee2011-10-08 02:24:10 +0000437 let isPseudo = Pseudo;
438}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000439
Akira Hatanakad55bb382011-10-11 00:11:12 +0000440class StoreM<bits<6> op, string instr_asm, PatFrag OpNode, RegisterClass RC,
441 Operand MemOpnd, bit Pseudo>:
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +0000442 FMem<op, (outs), (ins RC:$rt, MemOpnd:$addr),
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000443 !strconcat(instr_asm, "\t$rt, $addr"),
444 [(OpNode RC:$rt, addr:$addr)], IIStore> {
Akira Hatanakacb518ee2011-10-08 02:24:10 +0000445 let isPseudo = Pseudo;
446}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000447
Akira Hatanakad55bb382011-10-11 00:11:12 +0000448// 32-bit load.
449multiclass LoadM32<bits<6> op, string instr_asm, PatFrag OpNode,
450 bit Pseudo = 0> {
451 def #NAME# : LoadM<op, instr_asm, OpNode, CPURegs, mem, Pseudo>,
Akira Hatanaka18f3c782012-05-22 03:10:09 +0000452 Requires<[NotN64, HasStandardEncoding]>;
Akira Hatanakad55bb382011-10-11 00:11:12 +0000453 def _P8 : LoadM<op, instr_asm, OpNode, CPURegs, mem64, Pseudo>,
Akira Hatanaka18f3c782012-05-22 03:10:09 +0000454 Requires<[IsN64, HasStandardEncoding]> {
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000455 let DecoderNamespace = "Mips64";
456 let isCodeGenOnly = 1;
457 }
Jia Liubb481f82012-02-28 07:46:26 +0000458}
Akira Hatanakad55bb382011-10-11 00:11:12 +0000459
460// 64-bit load.
461multiclass LoadM64<bits<6> op, string instr_asm, PatFrag OpNode,
462 bit Pseudo = 0> {
463 def #NAME# : LoadM<op, instr_asm, OpNode, CPU64Regs, mem, Pseudo>,
Akira Hatanaka18f3c782012-05-22 03:10:09 +0000464 Requires<[NotN64, HasStandardEncoding]>;
Akira Hatanakad55bb382011-10-11 00:11:12 +0000465 def _P8 : LoadM<op, instr_asm, OpNode, CPU64Regs, mem64, Pseudo>,
Akira Hatanaka18f3c782012-05-22 03:10:09 +0000466 Requires<[IsN64, HasStandardEncoding]> {
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000467 let DecoderNamespace = "Mips64";
468 let isCodeGenOnly = 1;
469 }
Jia Liubb481f82012-02-28 07:46:26 +0000470}
Akira Hatanakad55bb382011-10-11 00:11:12 +0000471
472// 32-bit store.
473multiclass StoreM32<bits<6> op, string instr_asm, PatFrag OpNode,
474 bit Pseudo = 0> {
475 def #NAME# : StoreM<op, instr_asm, OpNode, CPURegs, mem, Pseudo>,
Akira Hatanaka18f3c782012-05-22 03:10:09 +0000476 Requires<[NotN64, HasStandardEncoding]>;
Akira Hatanakad55bb382011-10-11 00:11:12 +0000477 def _P8 : StoreM<op, instr_asm, OpNode, CPURegs, mem64, Pseudo>,
Akira Hatanaka18f3c782012-05-22 03:10:09 +0000478 Requires<[IsN64, HasStandardEncoding]> {
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000479 let DecoderNamespace = "Mips64";
480 let isCodeGenOnly = 1;
481 }
Akira Hatanakad55bb382011-10-11 00:11:12 +0000482}
483
484// 64-bit store.
485multiclass StoreM64<bits<6> op, string instr_asm, PatFrag OpNode,
486 bit Pseudo = 0> {
487 def #NAME# : StoreM<op, instr_asm, OpNode, CPU64Regs, mem, Pseudo>,
Akira Hatanaka18f3c782012-05-22 03:10:09 +0000488 Requires<[NotN64, HasStandardEncoding]>;
Akira Hatanakad55bb382011-10-11 00:11:12 +0000489 def _P8 : StoreM<op, instr_asm, OpNode, CPU64Regs, mem64, Pseudo>,
Akira Hatanaka18f3c782012-05-22 03:10:09 +0000490 Requires<[IsN64, HasStandardEncoding]> {
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000491 let DecoderNamespace = "Mips64";
492 let isCodeGenOnly = 1;
493 }
Akira Hatanakad55bb382011-10-11 00:11:12 +0000494}
495
Akira Hatanaka4d70cee2012-06-02 00:04:19 +0000496// Load/Store Left/Right
497let canFoldAsLoad = 1 in
498class LoadLeftRight<bits<6> op, string instr_asm, SDNode OpNode,
499 RegisterClass RC, Operand MemOpnd> :
500 FMem<op, (outs RC:$rt), (ins MemOpnd:$addr, RC:$src),
501 !strconcat(instr_asm, "\t$rt, $addr"),
502 [(set RC:$rt, (OpNode addr:$addr, RC:$src))], IILoad> {
503 string Constraints = "$src = $rt";
504}
505
506class StoreLeftRight<bits<6> op, string instr_asm, SDNode OpNode,
507 RegisterClass RC, Operand MemOpnd>:
508 FMem<op, (outs), (ins RC:$rt, MemOpnd:$addr),
509 !strconcat(instr_asm, "\t$rt, $addr"), [(OpNode RC:$rt, addr:$addr)],
510 IIStore>;
511
512// 32-bit load left/right.
513multiclass LoadLeftRightM32<bits<6> op, string instr_asm, SDNode OpNode> {
514 def #NAME# : LoadLeftRight<op, instr_asm, OpNode, CPURegs, mem>,
Akira Hatanaka18f3c782012-05-22 03:10:09 +0000515 Requires<[NotN64, HasStandardEncoding]>;
Akira Hatanaka4d70cee2012-06-02 00:04:19 +0000516 def _P8 : LoadLeftRight<op, instr_asm, OpNode, CPURegs, mem64>,
517 Requires<[IsN64, HasStandardEncoding]> {
518 let DecoderNamespace = "Mips64";
519 let isCodeGenOnly = 1;
520 }
521}
522
523// 64-bit load left/right.
524multiclass LoadLeftRightM64<bits<6> op, string instr_asm, SDNode OpNode> {
525 def #NAME# : LoadLeftRight<op, instr_asm, OpNode, CPU64Regs, mem>,
526 Requires<[NotN64, HasStandardEncoding]>;
527 def _P8 : LoadLeftRight<op, instr_asm, OpNode, CPU64Regs, mem64>,
528 Requires<[IsN64, HasStandardEncoding]> {
529 let DecoderNamespace = "Mips64";
530 let isCodeGenOnly = 1;
531 }
532}
533
534// 32-bit store left/right.
535multiclass StoreLeftRightM32<bits<6> op, string instr_asm, SDNode OpNode> {
536 def #NAME# : StoreLeftRight<op, instr_asm, OpNode, CPURegs, mem>,
537 Requires<[NotN64, HasStandardEncoding]>;
538 def _P8 : StoreLeftRight<op, instr_asm, OpNode, CPURegs, mem64>,
539 Requires<[IsN64, HasStandardEncoding]> {
540 let DecoderNamespace = "Mips64";
541 let isCodeGenOnly = 1;
542 }
543}
544
545// 64-bit store left/right.
546multiclass StoreLeftRightM64<bits<6> op, string instr_asm, SDNode OpNode> {
547 def #NAME# : StoreLeftRight<op, instr_asm, OpNode, CPU64Regs, mem>,
548 Requires<[NotN64, HasStandardEncoding]>;
549 def _P8 : StoreLeftRight<op, instr_asm, OpNode, CPU64Regs, mem64>,
Akira Hatanaka18f3c782012-05-22 03:10:09 +0000550 Requires<[IsN64, HasStandardEncoding]> {
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000551 let DecoderNamespace = "Mips64";
552 let isCodeGenOnly = 1;
553 }
Akira Hatanaka421455f2011-11-23 22:19:28 +0000554}
555
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000556// Conditional Branch
Akira Hatanaka3e3427a2011-10-11 18:49:17 +0000557class CBranch<bits<6> op, string instr_asm, PatFrag cond_op, RegisterClass RC>:
Bruno Cardoso Lopesff452f52011-12-06 03:34:48 +0000558 BranchBase<op, (outs), (ins RC:$rs, RC:$rt, brtarget:$imm16),
559 !strconcat(instr_asm, "\t$rs, $rt, $imm16"),
560 [(brcond (i32 (cond_op RC:$rs, RC:$rt)), bb:$imm16)], IIBranch> {
Akira Hatanaka3e3427a2011-10-11 18:49:17 +0000561 let isBranch = 1;
562 let isTerminator = 1;
563 let hasDelaySlot = 1;
Akira Hatanaka91625aa2012-06-14 01:17:59 +0000564 let Defs = [AT];
Akira Hatanaka3e3427a2011-10-11 18:49:17 +0000565}
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +0000566
Akira Hatanaka3e3427a2011-10-11 18:49:17 +0000567class CBranchZero<bits<6> op, bits<5> _rt, string instr_asm, PatFrag cond_op,
568 RegisterClass RC>:
Bruno Cardoso Lopesff452f52011-12-06 03:34:48 +0000569 BranchBase<op, (outs), (ins RC:$rs, brtarget:$imm16),
570 !strconcat(instr_asm, "\t$rs, $imm16"),
571 [(brcond (i32 (cond_op RC:$rs, 0)), bb:$imm16)], IIBranch> {
Akira Hatanaka3e3427a2011-10-11 18:49:17 +0000572 let rt = _rt;
573 let isBranch = 1;
574 let isTerminator = 1;
575 let hasDelaySlot = 1;
Akira Hatanaka91625aa2012-06-14 01:17:59 +0000576 let Defs = [AT];
Eric Christopher3c999a22007-10-26 04:00:13 +0000577}
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +0000578
Eric Christopher3c999a22007-10-26 04:00:13 +0000579// SetCC
Akira Hatanaka8191f342011-10-11 18:53:46 +0000580class SetCC_R<bits<6> op, bits<6> func, string instr_asm, PatFrag cond_op,
581 RegisterClass RC>:
582 FR<op, func, (outs CPURegs:$rd), (ins RC:$rs, RC:$rt),
583 !strconcat(instr_asm, "\t$rd, $rs, $rt"),
584 [(set CPURegs:$rd, (cond_op RC:$rs, RC:$rt))],
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000585 IIAlu> {
586 let shamt = 0;
587}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000588
Akira Hatanaka8191f342011-10-11 18:53:46 +0000589class SetCC_I<bits<6> op, string instr_asm, PatFrag cond_op, Operand Od,
590 PatLeaf imm_type, RegisterClass RC>:
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +0000591 FI<op, (outs CPURegs:$rt), (ins RC:$rs, Od:$imm16),
592 !strconcat(instr_asm, "\t$rt, $rs, $imm16"),
593 [(set CPURegs:$rt, (cond_op RC:$rs, imm_type:$imm16))],
Bruno Cardoso Lopes9e030612010-11-09 17:25:34 +0000594 IIAlu>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000595
Akira Hatanaka6e55ff52011-12-12 22:39:35 +0000596// Jump
597class JumpFJ<bits<6> op, string instr_asm>:
598 FJ<op, (outs), (ins jmptarget:$target),
599 !strconcat(instr_asm, "\t$target"), [(br bb:$target)], IIBranch> {
600 let isBranch=1;
601 let isTerminator=1;
602 let isBarrier=1;
603 let hasDelaySlot = 1;
Akira Hatanaka18f3c782012-05-22 03:10:09 +0000604 let Predicates = [RelocStatic, HasStandardEncoding];
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000605 let DecoderMethod = "DecodeJumpTarget";
Akira Hatanaka91625aa2012-06-14 01:17:59 +0000606 let Defs = [AT];
Akira Hatanaka6e55ff52011-12-12 22:39:35 +0000607}
608
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000609// Unconditional branch
Bruno Cardoso Lopesff452f52011-12-06 03:34:48 +0000610class UncondBranch<bits<6> op, string instr_asm>:
611 BranchBase<op, (outs), (ins brtarget:$imm16),
612 !strconcat(instr_asm, "\t$imm16"), [(br bb:$imm16)], IIBranch> {
613 let rs = 0;
614 let rt = 0;
615 let isBranch = 1;
616 let isTerminator = 1;
617 let isBarrier = 1;
618 let hasDelaySlot = 1;
Akira Hatanaka18f3c782012-05-22 03:10:09 +0000619 let Predicates = [RelocPIC, HasStandardEncoding];
Akira Hatanaka91625aa2012-06-14 01:17:59 +0000620 let Defs = [AT];
Bruno Cardoso Lopesff452f52011-12-06 03:34:48 +0000621}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000622
Akira Hatanaka4fd40b32011-11-16 22:36:01 +0000623let isBranch=1, isTerminator=1, isBarrier=1, rd=0, hasDelaySlot = 1,
624 isIndirectBranch = 1 in
625class JumpFR<bits<6> op, bits<6> func, string instr_asm, RegisterClass RC>:
626 FR<op, func, (outs), (ins RC:$rs),
627 !strconcat(instr_asm, "\t$rs"), [(brind RC:$rs)], IIBranch> {
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000628 let rt = 0;
629 let rd = 0;
630 let shamt = 0;
631}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000632
633// Jump and Link (Call)
Akira Hatanakaf12e7022012-01-04 03:02:47 +0000634let isCall=1, hasDelaySlot=1 in {
Eric Christopher3c999a22007-10-26 04:00:13 +0000635 class JumpLink<bits<6> op, string instr_asm>:
Bruno Cardoso Lopes9e030612010-11-09 17:25:34 +0000636 FJ<op, (outs), (ins calltarget:$target, variable_ops),
637 !strconcat(instr_asm, "\t$target"), [(MipsJmpLink imm:$target)],
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000638 IIBranch> {
639 let DecoderMethod = "DecodeJumpTarget";
640 }
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000641
Akira Hatanakaf12e7022012-01-04 03:02:47 +0000642 class JumpLinkReg<bits<6> op, bits<6> func, string instr_asm,
643 RegisterClass RC>:
644 FR<op, func, (outs), (ins RC:$rs, variable_ops),
645 !strconcat(instr_asm, "\t$rs"), [(MipsJmpLink RC:$rs)], IIBranch> {
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000646 let rt = 0;
647 let rd = 31;
648 let shamt = 0;
649 }
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +0000650
Akira Hatanakaf12e7022012-01-04 03:02:47 +0000651 class BranchLink<string instr_asm, bits<5> _rt, RegisterClass RC>:
652 FI<0x1, (outs), (ins RC:$rs, brtarget:$imm16, variable_ops),
653 !strconcat(instr_asm, "\t$rs, $imm16"), [], IIBranch> {
654 let rt = _rt;
655 }
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +0000656}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000657
Eric Christopher3c999a22007-10-26 04:00:13 +0000658// Mul, Div
Akira Hatanakaf1fddcd2011-10-17 18:21:24 +0000659class Mult<bits<6> func, string instr_asm, InstrItinClass itin,
660 RegisterClass RC, list<Register> DefRegs>:
661 FR<0x00, func, (outs), (ins RC:$rs, RC:$rt),
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000662 !strconcat(instr_asm, "\t$rs, $rt"), [], itin> {
663 let rd = 0;
664 let shamt = 0;
665 let isCommutable = 1;
Akira Hatanakaf1fddcd2011-10-17 18:21:24 +0000666 let Defs = DefRegs;
Akira Hatanaka02365942012-04-03 02:51:09 +0000667 let neverHasSideEffects = 1;
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000668}
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000669
Akira Hatanakaf1fddcd2011-10-17 18:21:24 +0000670class Mult32<bits<6> func, string instr_asm, InstrItinClass itin>:
671 Mult<func, instr_asm, itin, CPURegs, [HI, LO]>;
672
673class Div<SDNode op, bits<6> func, string instr_asm, InstrItinClass itin,
674 RegisterClass RC, list<Register> DefRegs>:
675 FR<0x00, func, (outs), (ins RC:$rs, RC:$rt),
676 !strconcat(instr_asm, "\t$$zero, $rs, $rt"),
677 [(op RC:$rs, RC:$rt)], itin> {
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000678 let rd = 0;
679 let shamt = 0;
Akira Hatanakaf1fddcd2011-10-17 18:21:24 +0000680 let Defs = DefRegs;
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000681}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000682
Akira Hatanakaf1fddcd2011-10-17 18:21:24 +0000683class Div32<SDNode op, bits<6> func, string instr_asm, InstrItinClass itin>:
684 Div<op, func, instr_asm, itin, CPURegs, [HI, LO]>;
685
Eric Christopher3c999a22007-10-26 04:00:13 +0000686// Move from Hi/Lo
Akira Hatanaka89d30662011-10-17 18:24:15 +0000687class MoveFromLOHI<bits<6> func, string instr_asm, RegisterClass RC,
688 list<Register> UseRegs>:
689 FR<0x00, func, (outs RC:$rd), (ins),
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000690 !strconcat(instr_asm, "\t$rd"), [], IIHiLo> {
691 let rs = 0;
692 let rt = 0;
693 let shamt = 0;
Akira Hatanaka89d30662011-10-17 18:24:15 +0000694 let Uses = UseRegs;
Akira Hatanaka02365942012-04-03 02:51:09 +0000695 let neverHasSideEffects = 1;
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000696}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000697
Akira Hatanaka89d30662011-10-17 18:24:15 +0000698class MoveToLOHI<bits<6> func, string instr_asm, RegisterClass RC,
699 list<Register> DefRegs>:
700 FR<0x00, func, (outs), (ins RC:$rs),
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000701 !strconcat(instr_asm, "\t$rs"), [], IIHiLo> {
702 let rt = 0;
703 let rd = 0;
704 let shamt = 0;
Akira Hatanaka89d30662011-10-17 18:24:15 +0000705 let Defs = DefRegs;
Akira Hatanaka02365942012-04-03 02:51:09 +0000706 let neverHasSideEffects = 1;
Akira Hatanaka36787932011-10-03 19:28:44 +0000707}
Bruno Cardoso Lopes91ef8492008-08-02 19:42:36 +0000708
Akira Hatanakac742e4f2011-11-11 04:06:38 +0000709class EffectiveAddress<string instr_asm, RegisterClass RC, Operand Mem> :
710 FMem<0x09, (outs RC:$rt), (ins Mem:$addr),
711 instr_asm, [(set RC:$rt, addr:$addr)], IIAlu>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000712
Bruno Cardoso Lopes65ad4522008-08-08 06:16:31 +0000713// Count Leading Ones/Zeros in Word
Akira Hatanakabdfd98a2011-10-17 18:26:37 +0000714class CountLeading0<bits<6> func, string instr_asm, RegisterClass RC>:
715 FR<0x1c, func, (outs RC:$rd), (ins RC:$rs),
716 !strconcat(instr_asm, "\t$rd, $rs"),
717 [(set RC:$rd, (ctlz RC:$rs))], IIAlu>,
Akira Hatanaka18f3c782012-05-22 03:10:09 +0000718 Requires<[HasBitCount, HasStandardEncoding]> {
Akira Hatanakabdfd98a2011-10-17 18:26:37 +0000719 let shamt = 0;
720 let rt = rd;
721}
722
723class CountLeading1<bits<6> func, string instr_asm, RegisterClass RC>:
724 FR<0x1c, func, (outs RC:$rd), (ins RC:$rs),
725 !strconcat(instr_asm, "\t$rd, $rs"),
726 [(set RC:$rd, (ctlz (not RC:$rs)))], IIAlu>,
Akira Hatanaka18f3c782012-05-22 03:10:09 +0000727 Requires<[HasBitCount, HasStandardEncoding]> {
Bruno Cardoso Lopesc4bb67c2010-11-10 02:13:22 +0000728 let shamt = 0;
729 let rt = rd;
730}
Bruno Cardoso Lopes65ad4522008-08-08 06:16:31 +0000731
732// Sign Extend in Register.
Akira Hatanaka5387f2e2012-01-24 21:41:09 +0000733class SignExtInReg<bits<5> sa, string instr_asm, ValueType vt,
734 RegisterClass RC>:
735 FR<0x1f, 0x20, (outs RC:$rd), (ins RC:$rt),
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000736 !strconcat(instr_asm, "\t$rd, $rt"),
Akira Hatanaka5387f2e2012-01-24 21:41:09 +0000737 [(set RC:$rd, (sext_inreg RC:$rt, vt))], NoItinerary> {
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000738 let rs = 0;
739 let shamt = sa;
Akira Hatanaka18f3c782012-05-22 03:10:09 +0000740 let Predicates = [HasSEInReg, HasStandardEncoding];
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000741}
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000742
Akira Hatanaka4d2b0f32011-12-20 23:47:44 +0000743// Subword Swap
744class SubwordSwap<bits<6> func, bits<5> sa, string instr_asm, RegisterClass RC>:
745 FR<0x1f, func, (outs RC:$rd), (ins RC:$rt),
746 !strconcat(instr_asm, "\t$rd, $rt"), [], NoItinerary> {
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000747 let rs = 0;
748 let shamt = sa;
Akira Hatanaka18f3c782012-05-22 03:10:09 +0000749 let Predicates = [HasSwap, HasStandardEncoding];
Akira Hatanaka02365942012-04-03 02:51:09 +0000750 let neverHasSideEffects = 1;
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000751}
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000752
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +0000753// Read Hardware
Akira Hatanaka08a7d922011-12-07 23:31:26 +0000754class ReadHardware<RegisterClass CPURegClass, RegisterClass HWRegClass>
755 : FR<0x1f, 0x3b, (outs CPURegClass:$rt), (ins HWRegClass:$rd),
756 "rdhwr\t$rt, $rd", [], IIAlu> {
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +0000757 let rs = 0;
758 let shamt = 0;
759}
760
Akira Hatanaka667645f2011-08-17 22:59:46 +0000761// Ext and Ins
Akira Hatanakacee46ab2011-12-05 21:14:28 +0000762class ExtBase<bits<6> _funct, string instr_asm, RegisterClass RC>:
Jia Liubb481f82012-02-28 07:46:26 +0000763 FR<0x1f, _funct, (outs RC:$rt), (ins RC:$rs, uimm16:$pos, size_ext:$sz),
Akira Hatanakacee46ab2011-12-05 21:14:28 +0000764 !strconcat(instr_asm, " $rt, $rs, $pos, $sz"),
765 [(set RC:$rt, (MipsExt RC:$rs, imm:$pos, imm:$sz))], NoItinerary> {
Akira Hatanaka667645f2011-08-17 22:59:46 +0000766 bits<5> pos;
Bruno Cardoso Lopes44d12eb2011-08-18 16:30:49 +0000767 bits<5> sz;
768 let rd = sz;
Akira Hatanaka667645f2011-08-17 22:59:46 +0000769 let shamt = pos;
Akira Hatanaka18f3c782012-05-22 03:10:09 +0000770 let Predicates = [HasMips32r2, HasStandardEncoding];
Akira Hatanakacee46ab2011-12-05 21:14:28 +0000771}
772
773class InsBase<bits<6> _funct, string instr_asm, RegisterClass RC>:
774 FR<0x1f, _funct, (outs RC:$rt),
775 (ins RC:$rs, uimm16:$pos, size_ins:$sz, RC:$src),
776 !strconcat(instr_asm, " $rt, $rs, $pos, $sz"),
777 [(set RC:$rt, (MipsIns RC:$rs, imm:$pos, imm:$sz, RC:$src))],
778 NoItinerary> {
779 bits<5> pos;
780 bits<5> sz;
781 let rd = sz;
782 let shamt = pos;
Akira Hatanaka18f3c782012-05-22 03:10:09 +0000783 let Predicates = [HasMips32r2, HasStandardEncoding];
Akira Hatanakacee46ab2011-12-05 21:14:28 +0000784 let Constraints = "$src = $rt";
Akira Hatanaka667645f2011-08-17 22:59:46 +0000785}
786
Akira Hatanaka32b7ebb2011-07-20 00:23:01 +0000787// Atomic instructions with 2 source operands (ATOMIC_SWAP & ATOMIC_LOAD_*).
Akira Hatanaka59068062011-11-11 04:14:30 +0000788class Atomic2Ops<PatFrag Op, string Opstr, RegisterClass DRC,
789 RegisterClass PRC> :
790 MipsPseudo<(outs DRC:$dst), (ins PRC:$ptr, DRC:$incr),
Akira Hatanaka32b7ebb2011-07-20 00:23:01 +0000791 !strconcat("atomic_", Opstr, "\t$dst, $ptr, $incr"),
Akira Hatanaka59068062011-11-11 04:14:30 +0000792 [(set DRC:$dst, (Op PRC:$ptr, DRC:$incr))]>;
793
794multiclass Atomic2Ops32<PatFrag Op, string Opstr> {
Akira Hatanaka18f3c782012-05-22 03:10:09 +0000795 def #NAME# : Atomic2Ops<Op, Opstr, CPURegs, CPURegs>,
796 Requires<[NotN64, HasStandardEncoding]>;
797 def _P8 : Atomic2Ops<Op, Opstr, CPURegs, CPU64Regs>,
798 Requires<[IsN64, HasStandardEncoding]> {
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000799 let DecoderNamespace = "Mips64";
800 }
Akira Hatanaka59068062011-11-11 04:14:30 +0000801}
Akira Hatanaka32b7ebb2011-07-20 00:23:01 +0000802
803// Atomic Compare & Swap.
Akira Hatanaka59068062011-11-11 04:14:30 +0000804class AtomicCmpSwap<PatFrag Op, string Width, RegisterClass DRC,
805 RegisterClass PRC> :
806 MipsPseudo<(outs DRC:$dst), (ins PRC:$ptr, DRC:$cmp, DRC:$swap),
807 !strconcat("atomic_cmp_swap_", Width, "\t$dst, $ptr, $cmp, $swap"),
808 [(set DRC:$dst, (Op PRC:$ptr, DRC:$cmp, DRC:$swap))]>;
809
810multiclass AtomicCmpSwap32<PatFrag Op, string Width> {
Akira Hatanaka18f3c782012-05-22 03:10:09 +0000811 def #NAME# : AtomicCmpSwap<Op, Width, CPURegs, CPURegs>,
812 Requires<[NotN64, HasStandardEncoding]>;
813 def _P8 : AtomicCmpSwap<Op, Width, CPURegs, CPU64Regs>,
814 Requires<[IsN64, HasStandardEncoding]> {
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000815 let DecoderNamespace = "Mips64";
816 }
Akira Hatanaka59068062011-11-11 04:14:30 +0000817}
818
819class LLBase<bits<6> Opc, string opstring, RegisterClass RC, Operand Mem> :
820 FMem<Opc, (outs RC:$rt), (ins Mem:$addr),
821 !strconcat(opstring, "\t$rt, $addr"), [], IILoad> {
822 let mayLoad = 1;
823}
824
825class SCBase<bits<6> Opc, string opstring, RegisterClass RC, Operand Mem> :
826 FMem<Opc, (outs RC:$dst), (ins RC:$rt, Mem:$addr),
827 !strconcat(opstring, "\t$rt, $addr"), [], IIStore> {
828 let mayStore = 1;
829 let Constraints = "$rt = $dst";
830}
Akira Hatanaka32b7ebb2011-07-20 00:23:01 +0000831
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000832//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000833// Pseudo instructions
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000834//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000835
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000836// As stack alignment is always done with addiu, we need a 16-bit immediate
Evan Cheng071a2792007-09-11 19:55:27 +0000837let Defs = [SP], Uses = [SP] in {
Bruno Cardoso Lopes07cec752008-06-06 00:58:26 +0000838def ADJCALLSTACKDOWN : MipsPseudo<(outs), (ins uimm16:$amt),
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000839 "!ADJCALLSTACKDOWN $amt",
Chris Lattnere563bbc2008-10-11 22:08:30 +0000840 [(callseq_start timm:$amt)]>;
Bruno Cardoso Lopes07cec752008-06-06 00:58:26 +0000841def ADJCALLSTACKUP : MipsPseudo<(outs), (ins uimm16:$amt1, uimm16:$amt2),
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000842 "!ADJCALLSTACKUP $amt1",
Chris Lattnere563bbc2008-10-11 22:08:30 +0000843 [(callseq_end timm:$amt1, timm:$amt2)]>;
Evan Cheng071a2792007-09-11 19:55:27 +0000844}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000845
Eric Christopher3c999a22007-10-26 04:00:13 +0000846// When handling PIC code the assembler needs .cpload and .cprestore
847// directives. If the real instructions corresponding these directives
848// are used, we have the same behavior, but get also a bunch of warnings
Bruno Cardoso Lopese78080c2007-10-09 02:55:31 +0000849// from the assembler.
Akira Hatanaka02365942012-04-03 02:51:09 +0000850let neverHasSideEffects = 1 in
851def CPRESTORE : MipsPseudo<(outs), (ins i32imm:$loc, CPURegs:$gp),
852 ".cprestore\t$loc", []>;
Bruno Cardoso Lopes07cec752008-06-06 00:58:26 +0000853
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000854let usesCustomInserter = 1 in {
Akira Hatanaka59068062011-11-11 04:14:30 +0000855 defm ATOMIC_LOAD_ADD_I8 : Atomic2Ops32<atomic_load_add_8, "load_add_8">;
856 defm ATOMIC_LOAD_ADD_I16 : Atomic2Ops32<atomic_load_add_16, "load_add_16">;
857 defm ATOMIC_LOAD_ADD_I32 : Atomic2Ops32<atomic_load_add_32, "load_add_32">;
858 defm ATOMIC_LOAD_SUB_I8 : Atomic2Ops32<atomic_load_sub_8, "load_sub_8">;
859 defm ATOMIC_LOAD_SUB_I16 : Atomic2Ops32<atomic_load_sub_16, "load_sub_16">;
860 defm ATOMIC_LOAD_SUB_I32 : Atomic2Ops32<atomic_load_sub_32, "load_sub_32">;
861 defm ATOMIC_LOAD_AND_I8 : Atomic2Ops32<atomic_load_and_8, "load_and_8">;
862 defm ATOMIC_LOAD_AND_I16 : Atomic2Ops32<atomic_load_and_16, "load_and_16">;
863 defm ATOMIC_LOAD_AND_I32 : Atomic2Ops32<atomic_load_and_32, "load_and_32">;
864 defm ATOMIC_LOAD_OR_I8 : Atomic2Ops32<atomic_load_or_8, "load_or_8">;
865 defm ATOMIC_LOAD_OR_I16 : Atomic2Ops32<atomic_load_or_16, "load_or_16">;
866 defm ATOMIC_LOAD_OR_I32 : Atomic2Ops32<atomic_load_or_32, "load_or_32">;
867 defm ATOMIC_LOAD_XOR_I8 : Atomic2Ops32<atomic_load_xor_8, "load_xor_8">;
868 defm ATOMIC_LOAD_XOR_I16 : Atomic2Ops32<atomic_load_xor_16, "load_xor_16">;
869 defm ATOMIC_LOAD_XOR_I32 : Atomic2Ops32<atomic_load_xor_32, "load_xor_32">;
870 defm ATOMIC_LOAD_NAND_I8 : Atomic2Ops32<atomic_load_nand_8, "load_nand_8">;
871 defm ATOMIC_LOAD_NAND_I16 : Atomic2Ops32<atomic_load_nand_16, "load_nand_16">;
872 defm ATOMIC_LOAD_NAND_I32 : Atomic2Ops32<atomic_load_nand_32, "load_nand_32">;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000873
Akira Hatanaka59068062011-11-11 04:14:30 +0000874 defm ATOMIC_SWAP_I8 : Atomic2Ops32<atomic_swap_8, "swap_8">;
875 defm ATOMIC_SWAP_I16 : Atomic2Ops32<atomic_swap_16, "swap_16">;
876 defm ATOMIC_SWAP_I32 : Atomic2Ops32<atomic_swap_32, "swap_32">;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000877
Akira Hatanaka59068062011-11-11 04:14:30 +0000878 defm ATOMIC_CMP_SWAP_I8 : AtomicCmpSwap32<atomic_cmp_swap_8, "8">;
879 defm ATOMIC_CMP_SWAP_I16 : AtomicCmpSwap32<atomic_cmp_swap_16, "16">;
880 defm ATOMIC_CMP_SWAP_I32 : AtomicCmpSwap32<atomic_cmp_swap_32, "32">;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000881}
882
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000883//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000884// Instruction definition
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000885//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000886
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000887//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +0000888// MipsI Instructions
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000889//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000890
Bruno Cardoso Lopesf7d66f72008-07-30 16:58:59 +0000891/// Arithmetic Instructions (ALU Immediate)
Akira Hatanaka2dfd3a92011-10-11 23:38:52 +0000892def ADDiu : ArithLogicI<0x09, "addiu", add, simm16, immSExt16, CPURegs>;
893def ADDi : ArithOverflowI<0x08, "addi", add, simm16, immSExt16, CPURegs>;
Akira Hatanaka8191f342011-10-11 18:53:46 +0000894def SLTi : SetCC_I<0x0a, "slti", setlt, simm16, immSExt16, CPURegs>;
895def SLTiu : SetCC_I<0x0b, "sltiu", setult, simm16, immSExt16, CPURegs>;
Akira Hatanaka2dfd3a92011-10-11 23:38:52 +0000896def ANDi : ArithLogicI<0x0c, "andi", and, uimm16, immZExt16, CPURegs>;
897def ORi : ArithLogicI<0x0d, "ori", or, uimm16, immZExt16, CPURegs>;
898def XORi : ArithLogicI<0x0e, "xori", xor, uimm16, immZExt16, CPURegs>;
Akira Hatanakad83d98d2011-11-07 19:10:49 +0000899def LUi : LoadUpper<0x0f, "lui", CPURegs, uimm16>;
Bruno Cardoso Lopesf7d66f72008-07-30 16:58:59 +0000900
901/// Arithmetic Instructions (3-Operand, R-Type)
Akira Hatanakac2f3ac92011-10-11 23:05:46 +0000902def ADDu : ArithLogicR<0x00, 0x21, "addu", add, IIAlu, CPURegs, 1>;
903def SUBu : ArithLogicR<0x00, 0x23, "subu", sub, IIAlu, CPURegs>;
Akira Hatanaka80eb9942011-10-11 23:43:48 +0000904def ADD : ArithOverflowR<0x00, 0x20, "add", IIAlu, CPURegs, 1>;
905def SUB : ArithOverflowR<0x00, 0x22, "sub", IIAlu, CPURegs>;
Akira Hatanaka8191f342011-10-11 18:53:46 +0000906def SLT : SetCC_R<0x00, 0x2a, "slt", setlt, CPURegs>;
907def SLTu : SetCC_R<0x00, 0x2b, "sltu", setult, CPURegs>;
Akira Hatanakac2f3ac92011-10-11 23:05:46 +0000908def AND : ArithLogicR<0x00, 0x24, "and", and, IIAlu, CPURegs, 1>;
909def OR : ArithLogicR<0x00, 0x25, "or", or, IIAlu, CPURegs, 1>;
910def XOR : ArithLogicR<0x00, 0x26, "xor", xor, IIAlu, CPURegs, 1>;
Akira Hatanaka41f9a432011-10-12 01:05:13 +0000911def NOR : LogicNOR<0x00, 0x27, "nor", CPURegs>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000912
Bruno Cardoso Lopesf7d66f72008-07-30 16:58:59 +0000913/// Shift Instructions
Akira Hatanaka36393462011-10-17 18:06:56 +0000914def SLL : shift_rotate_imm32<0x00, 0x00, "sll", shl>;
915def SRL : shift_rotate_imm32<0x02, 0x00, "srl", srl>;
916def SRA : shift_rotate_imm32<0x03, 0x00, "sra", sra>;
Akira Hatanaka2d0a61d2011-10-17 18:17:58 +0000917def SLLV : shift_rotate_reg<0x04, 0x00, "sllv", shl, CPURegs>;
918def SRLV : shift_rotate_reg<0x06, 0x00, "srlv", srl, CPURegs>;
919def SRAV : shift_rotate_reg<0x07, 0x00, "srav", sra, CPURegs>;
Bruno Cardoso Lopes908b6dd2010-12-09 17:32:30 +0000920
921// Rotate Instructions
Akira Hatanaka18f3c782012-05-22 03:10:09 +0000922let Predicates = [HasMips32r2, HasStandardEncoding] in {
Akira Hatanaka36393462011-10-17 18:06:56 +0000923 def ROTR : shift_rotate_imm32<0x02, 0x01, "rotr", rotr>;
Akira Hatanaka2d0a61d2011-10-17 18:17:58 +0000924 def ROTRV : shift_rotate_reg<0x06, 0x01, "rotrv", rotr, CPURegs>;
Bruno Cardoso Lopes908b6dd2010-12-09 17:32:30 +0000925}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000926
Bruno Cardoso Lopesf7d66f72008-07-30 16:58:59 +0000927/// Load and Store Instructions
Akira Hatanakacb518ee2011-10-08 02:24:10 +0000928/// aligned
Akira Hatanakad55bb382011-10-11 00:11:12 +0000929defm LB : LoadM32<0x20, "lb", sextloadi8>;
930defm LBu : LoadM32<0x24, "lbu", zextloadi8>;
931defm LH : LoadM32<0x21, "lh", sextloadi16_a>;
932defm LHu : LoadM32<0x25, "lhu", zextloadi16_a>;
933defm LW : LoadM32<0x23, "lw", load_a>;
934defm SB : StoreM32<0x28, "sb", truncstorei8>;
935defm SH : StoreM32<0x29, "sh", truncstorei16_a>;
936defm SW : StoreM32<0x2b, "sw", store_a>;
Akira Hatanakacb518ee2011-10-08 02:24:10 +0000937
938/// unaligned
Akira Hatanakad55bb382011-10-11 00:11:12 +0000939defm ULH : LoadM32<0x21, "ulh", sextloadi16_u, 1>;
940defm ULHu : LoadM32<0x25, "ulhu", zextloadi16_u, 1>;
941defm ULW : LoadM32<0x23, "ulw", load_u, 1>;
942defm USH : StoreM32<0x29, "ush", truncstorei16_u, 1>;
943defm USW : StoreM32<0x2b, "usw", store_u, 1>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000944
Akira Hatanaka4d70cee2012-06-02 00:04:19 +0000945/// load/store left/right
946defm LWL : LoadLeftRightM32<0x22, "lwl", MipsLWL>;
947defm LWR : LoadLeftRightM32<0x26, "lwr", MipsLWR>;
948defm SWL : StoreLeftRightM32<0x2a, "swl", MipsSWL>;
949defm SWR : StoreLeftRightM32<0x2e, "swr", MipsSWR>;
Akira Hatanaka421455f2011-11-23 22:19:28 +0000950
Akira Hatanakadb548262011-07-19 23:30:50 +0000951let hasSideEffects = 1 in
952def SYNC : MipsInst<(outs), (ins i32imm:$stype), "sync $stype",
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +0000953 [(MipsSync imm:$stype)], NoItinerary, FrmOther>
Akira Hatanakadb548262011-07-19 23:30:50 +0000954{
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +0000955 bits<5> stype;
956 let Opcode = 0;
Akira Hatanakadb548262011-07-19 23:30:50 +0000957 let Inst{25-11} = 0;
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +0000958 let Inst{10-6} = stype;
Akira Hatanakadb548262011-07-19 23:30:50 +0000959 let Inst{5-0} = 15;
960}
961
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000962/// Load-linked, Store-conditional
Akira Hatanaka18f3c782012-05-22 03:10:09 +0000963def LL : LLBase<0x30, "ll", CPURegs, mem>,
964 Requires<[NotN64, HasStandardEncoding]>;
965def LL_P8 : LLBase<0x30, "ll", CPURegs, mem64>,
966 Requires<[IsN64, HasStandardEncoding]> {
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000967 let DecoderNamespace = "Mips64";
968}
969
Akira Hatanaka18f3c782012-05-22 03:10:09 +0000970def SC : SCBase<0x38, "sc", CPURegs, mem>,
971 Requires<[NotN64, HasStandardEncoding]>;
972def SC_P8 : SCBase<0x38, "sc", CPURegs, mem64>,
973 Requires<[IsN64, HasStandardEncoding]> {
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000974 let DecoderNamespace = "Mips64";
975}
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000976
Bruno Cardoso Lopesf7d66f72008-07-30 16:58:59 +0000977/// Jump and Branch Instructions
Akira Hatanaka6e55ff52011-12-12 22:39:35 +0000978def J : JumpFJ<0x02, "j">;
Akira Hatanaka4fd40b32011-11-16 22:36:01 +0000979def JR : JumpFR<0x00, 0x08, "jr", CPURegs>;
Bruno Cardoso Lopesff452f52011-12-06 03:34:48 +0000980def B : UncondBranch<0x04, "b">;
Akira Hatanaka3e3427a2011-10-11 18:49:17 +0000981def BEQ : CBranch<0x04, "beq", seteq, CPURegs>;
982def BNE : CBranch<0x05, "bne", setne, CPURegs>;
983def BGEZ : CBranchZero<0x01, 1, "bgez", setge, CPURegs>;
984def BGTZ : CBranchZero<0x07, 0, "bgtz", setgt, CPURegs>;
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +0000985def BLEZ : CBranchZero<0x06, 0, "blez", setle, CPURegs>;
Akira Hatanaka3e3427a2011-10-11 18:49:17 +0000986def BLTZ : CBranchZero<0x01, 0, "bltz", setlt, CPURegs>;
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +0000987
Akira Hatanakab2930b92012-03-01 22:27:29 +0000988def JAL : JumpLink<0x03, "jal">;
989def JALR : JumpLinkReg<0x00, 0x09, "jalr", CPURegs>;
990def BGEZAL : BranchLink<"bgezal", 0x11, CPURegs>;
991def BLTZAL : BranchLink<"bltzal", 0x10, CPURegs>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000992
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000993let isReturn=1, isTerminator=1, hasDelaySlot=1, isCodeGenOnly=1,
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +0000994 isBarrier=1, hasCtrlDep=1, rd=0, rt=0, shamt=0 in
995 def RET : FR <0x00, 0x08, (outs), (ins CPURegs:$target),
Bruno Cardoso Lopesf7d66f72008-07-30 16:58:59 +0000996 "jr\t$target", [(MipsRet CPURegs:$target)], IIBranch>;
997
Bruno Cardoso Lopes9e030612010-11-09 17:25:34 +0000998/// Multiply and Divide Instructions.
Akira Hatanakaf1fddcd2011-10-17 18:21:24 +0000999def MULT : Mult32<0x18, "mult", IIImul>;
1000def MULTu : Mult32<0x19, "multu", IIImul>;
1001def SDIV : Div32<MipsDivRem, 0x1a, "div", IIIdiv>;
1002def UDIV : Div32<MipsDivRemU, 0x1b, "divu", IIIdiv>;
Bruno Cardoso Lopes91ef8492008-08-02 19:42:36 +00001003
Akira Hatanaka89d30662011-10-17 18:24:15 +00001004def MTHI : MoveToLOHI<0x11, "mthi", CPURegs, [HI]>;
1005def MTLO : MoveToLOHI<0x13, "mtlo", CPURegs, [LO]>;
1006def MFHI : MoveFromLOHI<0x10, "mfhi", CPURegs, [HI]>;
1007def MFLO : MoveFromLOHI<0x12, "mflo", CPURegs, [LO]>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001008
Bruno Cardoso Lopesf7d66f72008-07-30 16:58:59 +00001009/// Sign Ext In Register Instructions.
Akira Hatanaka5387f2e2012-01-24 21:41:09 +00001010def SEB : SignExtInReg<0x10, "seb", i8, CPURegs>;
1011def SEH : SignExtInReg<0x18, "seh", i16, CPURegs>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001012
Bruno Cardoso Lopes65ad4522008-08-08 06:16:31 +00001013/// Count Leading
Akira Hatanakabdfd98a2011-10-17 18:26:37 +00001014def CLZ : CountLeading0<0x20, "clz", CPURegs>;
1015def CLO : CountLeading1<0x21, "clo", CPURegs>;
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +00001016
Akira Hatanaka4d2b0f32011-12-20 23:47:44 +00001017/// Word Swap Bytes Within Halfwords
1018def WSBH : SubwordSwap<0x20, 0x2, "wsbh", CPURegs>;
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +00001019
Bruno Cardoso Lopesf7d66f72008-07-30 16:58:59 +00001020/// No operation
1021let addr=0 in
1022 def NOP : FJ<0, (outs), (ins), "nop", [], IIAlu>;
1023
Eric Christopher3c999a22007-10-26 04:00:13 +00001024// FrameIndexes are legalized when they are operands from load/store
Bruno Cardoso Lopesb42abeb2007-09-24 20:15:11 +00001025// instructions. The same not happens for stack address copies, so an
1026// add op with mem ComplexPattern is used and the stack address copy
1027// can be matched. It's similar to Sparc LEA_ADDRi
Akira Hatanakaecdc9d52012-04-17 18:03:21 +00001028def LEA_ADDiu : EffectiveAddress<"addiu\t$rt, $addr", CPURegs, mem_ea> {
1029 let isCodeGenOnly = 1;
1030}
Bruno Cardoso Lopesb42abeb2007-09-24 20:15:11 +00001031
Akira Hatanaka21afc632011-06-21 00:40:49 +00001032// DynAlloc node points to dynamically allocated stack space.
1033// $sp is added to the list of implicitly used registers to prevent dead code
1034// elimination from removing instructions that modify $sp.
1035let Uses = [SP] in
Akira Hatanakaecdc9d52012-04-17 18:03:21 +00001036def DynAlloc : EffectiveAddress<"addiu\t$rt, $addr", CPURegs, mem_ea> {
1037 let isCodeGenOnly = 1;
1038}
Akira Hatanaka21afc632011-06-21 00:40:49 +00001039
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +00001040// MADD*/MSUB*
Akira Hatanaka01765eb2011-05-12 17:42:08 +00001041def MADD : MArithR<0, "madd", MipsMAdd, 1>;
1042def MADDU : MArithR<1, "maddu", MipsMAddu, 1>;
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +00001043def MSUB : MArithR<4, "msub", MipsMSub>;
1044def MSUBU : MArithR<5, "msubu", MipsMSubu>;
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001045
Bruno Cardoso Lopesf7d66f72008-07-30 16:58:59 +00001046// MUL is a assembly macro in the current used ISAs. In recent ISA's
1047// it is a real instruction.
Akira Hatanakac2f3ac92011-10-11 23:05:46 +00001048def MUL : ArithLogicR<0x1c, 0x02, "mul", mul, IIImul, CPURegs, 1>,
Akira Hatanaka18f3c782012-05-22 03:10:09 +00001049 Requires<[HasMips32, HasStandardEncoding]>;
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001050
Akira Hatanaka08a7d922011-12-07 23:31:26 +00001051def RDHWR : ReadHardware<CPURegs, HWRegs>;
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +00001052
Akira Hatanakacee46ab2011-12-05 21:14:28 +00001053def EXT : ExtBase<0, "ext", CPURegs>;
1054def INS : InsBase<4, "ins", CPURegs>;
Akira Hatanakabb15e112011-08-17 02:05:42 +00001055
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001056//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001057// Arbitrary patterns that map to one or more instructions
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001058//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001059
1060// Small immediates
Eric Christopher3c999a22007-10-26 04:00:13 +00001061def : Pat<(i32 immSExt16:$in),
Bruno Cardoso Lopes332a3d22007-07-11 22:47:02 +00001062 (ADDiu ZERO, imm:$in)>;
Eric Christopher3c999a22007-10-26 04:00:13 +00001063def : Pat<(i32 immZExt16:$in),
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001064 (ORi ZERO, imm:$in)>;
Akira Hatanaka20103252012-01-04 03:09:26 +00001065def : Pat<(i32 immLow16Zero:$in),
Akira Hatanakaf06cb2b2011-12-19 20:21:18 +00001066 (LUi (HI16 imm:$in))>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001067
1068// Arbitrary immediates
1069def : Pat<(i32 imm:$imm),
1070 (ORi (LUi (HI16 imm:$imm)), (LO16 imm:$imm))>;
1071
Bruno Cardoso Lopes07cec752008-06-06 00:58:26 +00001072// Carry patterns
1073def : Pat<(subc CPURegs:$lhs, CPURegs:$rhs),
1074 (SUBu CPURegs:$lhs, CPURegs:$rhs)>;
1075def : Pat<(addc CPURegs:$lhs, CPURegs:$rhs),
1076 (ADDu CPURegs:$lhs, CPURegs:$rhs)>;
Bruno Cardoso Lopes911a9922011-03-04 17:59:18 +00001077def : Pat<(addc CPURegs:$src, immSExt16:$imm),
Bruno Cardoso Lopes07cec752008-06-06 00:58:26 +00001078 (ADDiu CPURegs:$src, imm:$imm)>;
1079
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001080// Call
1081def : Pat<(MipsJmpLink (i32 tglobaladdr:$dst)),
1082 (JAL tglobaladdr:$dst)>;
1083def : Pat<(MipsJmpLink (i32 texternalsym:$dst)),
1084 (JAL texternalsym:$dst)>;
Chris Lattnere0d27532010-02-28 07:23:21 +00001085//def : Pat<(MipsJmpLink CPURegs:$dst),
1086// (JALR CPURegs:$dst)>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001087
Bruno Cardoso Lopes92e87f22008-07-23 16:01:50 +00001088// hi/lo relocs
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001089def : Pat<(MipsHi tglobaladdr:$in), (LUi tglobaladdr:$in)>;
Akira Hatanakaf48eb532011-04-25 17:10:45 +00001090def : Pat<(MipsHi tblockaddress:$in), (LUi tblockaddress:$in)>;
Akira Hatanaka74c76342011-11-16 22:39:56 +00001091def : Pat<(MipsHi tjumptable:$in), (LUi tjumptable:$in)>;
1092def : Pat<(MipsHi tconstpool:$in), (LUi tconstpool:$in)>;
Akira Hatanakaca074792011-12-08 20:34:32 +00001093def : Pat<(MipsHi tglobaltlsaddr:$in), (LUi tglobaltlsaddr:$in)>;
Akira Hatanaka74c76342011-11-16 22:39:56 +00001094
Akira Hatanakaa4b97f32011-09-13 20:13:58 +00001095def : Pat<(MipsLo tglobaladdr:$in), (ADDiu ZERO, tglobaladdr:$in)>;
1096def : Pat<(MipsLo tblockaddress:$in), (ADDiu ZERO, tblockaddress:$in)>;
Akira Hatanaka74c76342011-11-16 22:39:56 +00001097def : Pat<(MipsLo tjumptable:$in), (ADDiu ZERO, tjumptable:$in)>;
1098def : Pat<(MipsLo tconstpool:$in), (ADDiu ZERO, tconstpool:$in)>;
Akira Hatanakaca074792011-12-08 20:34:32 +00001099def : Pat<(MipsLo tglobaltlsaddr:$in), (ADDiu ZERO, tglobaltlsaddr:$in)>;
Akira Hatanaka74c76342011-11-16 22:39:56 +00001100
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +00001101def : Pat<(add CPURegs:$hi, (MipsLo tglobaladdr:$lo)),
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +00001102 (ADDiu CPURegs:$hi, tglobaladdr:$lo)>;
Bruno Cardoso Lopesca8a2aa2011-03-04 20:01:52 +00001103def : Pat<(add CPURegs:$hi, (MipsLo tblockaddress:$lo)),
1104 (ADDiu CPURegs:$hi, tblockaddress:$lo)>;
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +00001105def : Pat<(add CPURegs:$hi, (MipsLo tjumptable:$lo)),
1106 (ADDiu CPURegs:$hi, tjumptable:$lo)>;
Bruno Cardoso Lopes92e87f22008-07-23 16:01:50 +00001107def : Pat<(add CPURegs:$hi, (MipsLo tconstpool:$lo)),
1108 (ADDiu CPURegs:$hi, tconstpool:$lo)>;
Akira Hatanakaca074792011-12-08 20:34:32 +00001109def : Pat<(add CPURegs:$hi, (MipsLo tglobaltlsaddr:$lo)),
1110 (ADDiu CPURegs:$hi, tglobaltlsaddr:$lo)>;
Bruno Cardoso Lopes92e87f22008-07-23 16:01:50 +00001111
1112// gp_rel relocs
Bruno Cardoso Lopes9e030612010-11-09 17:25:34 +00001113def : Pat<(add CPURegs:$gp, (MipsGPRel tglobaladdr:$in)),
Bruno Cardoso Lopes91fd5322008-07-21 18:52:34 +00001114 (ADDiu CPURegs:$gp, tglobaladdr:$in)>;
Bruno Cardoso Lopes9e030612010-11-09 17:25:34 +00001115def : Pat<(add CPURegs:$gp, (MipsGPRel tconstpool:$in)),
Bruno Cardoso Lopes92e87f22008-07-23 16:01:50 +00001116 (ADDiu CPURegs:$gp, tconstpool:$in)>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001117
Akira Hatanaka342837d2011-05-28 01:07:07 +00001118// wrapper_pic
Akira Hatanaka648f00c2012-02-24 22:34:47 +00001119class WrapperPat<SDNode node, Instruction ADDiuOp, RegisterClass RC>:
1120 Pat<(MipsWrapper RC:$gp, node:$in),
1121 (ADDiuOp RC:$gp, node:$in)>;
Akira Hatanaka342837d2011-05-28 01:07:07 +00001122
Akira Hatanaka648f00c2012-02-24 22:34:47 +00001123def : WrapperPat<tglobaladdr, ADDiu, CPURegs>;
1124def : WrapperPat<tconstpool, ADDiu, CPURegs>;
1125def : WrapperPat<texternalsym, ADDiu, CPURegs>;
1126def : WrapperPat<tblockaddress, ADDiu, CPURegs>;
1127def : WrapperPat<tjumptable, ADDiu, CPURegs>;
1128def : WrapperPat<tglobaltlsaddr, ADDiu, CPURegs>;
Akira Hatanaka342837d2011-05-28 01:07:07 +00001129
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001130// Mips does not have "not", so we expand our way
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001131def : Pat<(not CPURegs:$in),
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +00001132 (NOR CPURegs:$in, ZERO)>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001133
Akira Hatanakaab05b6c2011-12-20 22:33:53 +00001134// extended loads
Akira Hatanaka18f3c782012-05-22 03:10:09 +00001135let Predicates = [NotN64, HasStandardEncoding] in {
Akira Hatanakaab05b6c2011-12-20 22:33:53 +00001136 def : Pat<(i32 (extloadi1 addr:$src)), (LBu addr:$src)>;
1137 def : Pat<(i32 (extloadi8 addr:$src)), (LBu addr:$src)>;
1138 def : Pat<(i32 (extloadi16_a addr:$src)), (LHu addr:$src)>;
1139 def : Pat<(i32 (extloadi16_u addr:$src)), (ULHu addr:$src)>;
1140}
Akira Hatanaka18f3c782012-05-22 03:10:09 +00001141let Predicates = [IsN64, HasStandardEncoding] in {
Akira Hatanakaab05b6c2011-12-20 22:33:53 +00001142 def : Pat<(i32 (extloadi1 addr:$src)), (LBu_P8 addr:$src)>;
1143 def : Pat<(i32 (extloadi8 addr:$src)), (LBu_P8 addr:$src)>;
1144 def : Pat<(i32 (extloadi16_a addr:$src)), (LHu_P8 addr:$src)>;
1145 def : Pat<(i32 (extloadi16_u addr:$src)), (ULHu_P8 addr:$src)>;
1146}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001147
Bruno Cardoso Lopes07cec752008-06-06 00:58:26 +00001148// peepholes
Akira Hatanaka18f3c782012-05-22 03:10:09 +00001149let Predicates = [NotN64, HasStandardEncoding] in {
Akira Hatanakac7541c42011-12-21 00:31:10 +00001150 def : Pat<(store_a (i32 0), addr:$dst), (SW ZERO, addr:$dst)>;
1151 def : Pat<(store_u (i32 0), addr:$dst), (USW ZERO, addr:$dst)>;
1152}
Akira Hatanaka18f3c782012-05-22 03:10:09 +00001153let Predicates = [IsN64, HasStandardEncoding] in {
Akira Hatanakac7541c42011-12-21 00:31:10 +00001154 def : Pat<(store_a (i32 0), addr:$dst), (SW_P8 ZERO, addr:$dst)>;
1155 def : Pat<(store_u (i32 0), addr:$dst), (USW_P8 ZERO, addr:$dst)>;
1156}
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +00001157
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001158// brcond patterns
Akira Hatanaka06f82312011-10-11 19:09:09 +00001159multiclass BrcondPats<RegisterClass RC, Instruction BEQOp, Instruction BNEOp,
1160 Instruction SLTOp, Instruction SLTuOp, Instruction SLTiOp,
1161 Instruction SLTiuOp, Register ZEROReg> {
1162def : Pat<(brcond (i32 (setne RC:$lhs, 0)), bb:$dst),
1163 (BNEOp RC:$lhs, ZEROReg, bb:$dst)>;
1164def : Pat<(brcond (i32 (seteq RC:$lhs, 0)), bb:$dst),
1165 (BEQOp RC:$lhs, ZEROReg, bb:$dst)>;
Bruno Cardoso Lopes332a3d22007-07-11 22:47:02 +00001166
Akira Hatanaka06f82312011-10-11 19:09:09 +00001167def : Pat<(brcond (i32 (setge RC:$lhs, RC:$rhs)), bb:$dst),
1168 (BEQ (SLTOp RC:$lhs, RC:$rhs), ZERO, bb:$dst)>;
1169def : Pat<(brcond (i32 (setuge RC:$lhs, RC:$rhs)), bb:$dst),
1170 (BEQ (SLTuOp RC:$lhs, RC:$rhs), ZERO, bb:$dst)>;
1171def : Pat<(brcond (i32 (setge RC:$lhs, immSExt16:$rhs)), bb:$dst),
1172 (BEQ (SLTiOp RC:$lhs, immSExt16:$rhs), ZERO, bb:$dst)>;
1173def : Pat<(brcond (i32 (setuge RC:$lhs, immSExt16:$rhs)), bb:$dst),
1174 (BEQ (SLTiuOp RC:$lhs, immSExt16:$rhs), ZERO, bb:$dst)>;
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +00001175
Akira Hatanaka06f82312011-10-11 19:09:09 +00001176def : Pat<(brcond (i32 (setle RC:$lhs, RC:$rhs)), bb:$dst),
1177 (BEQ (SLTOp RC:$rhs, RC:$lhs), ZERO, bb:$dst)>;
1178def : Pat<(brcond (i32 (setule RC:$lhs, RC:$rhs)), bb:$dst),
1179 (BEQ (SLTuOp RC:$rhs, RC:$lhs), ZERO, bb:$dst)>;
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +00001180
Akira Hatanaka06f82312011-10-11 19:09:09 +00001181def : Pat<(brcond RC:$cond, bb:$dst),
1182 (BNEOp RC:$cond, ZEROReg, bb:$dst)>;
1183}
1184
1185defm : BrcondPats<CPURegs, BEQ, BNE, SLT, SLTu, SLTi, SLTiu, ZERO>;
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +00001186
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +00001187// setcc patterns
Akira Hatanaka395d76c2011-10-11 21:40:01 +00001188multiclass SeteqPats<RegisterClass RC, Instruction SLTiuOp, Instruction XOROp,
1189 Instruction SLTuOp, Register ZEROReg> {
1190 def : Pat<(seteq RC:$lhs, RC:$rhs),
1191 (SLTiuOp (XOROp RC:$lhs, RC:$rhs), 1)>;
1192 def : Pat<(setne RC:$lhs, RC:$rhs),
1193 (SLTuOp ZEROReg, (XOROp RC:$lhs, RC:$rhs))>;
1194}
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +00001195
Akira Hatanaka395d76c2011-10-11 21:40:01 +00001196multiclass SetlePats<RegisterClass RC, Instruction SLTOp, Instruction SLTuOp> {
1197 def : Pat<(setle RC:$lhs, RC:$rhs),
1198 (XORi (SLTOp RC:$rhs, RC:$lhs), 1)>;
1199 def : Pat<(setule RC:$lhs, RC:$rhs),
1200 (XORi (SLTuOp RC:$rhs, RC:$lhs), 1)>;
1201}
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +00001202
Akira Hatanaka395d76c2011-10-11 21:40:01 +00001203multiclass SetgtPats<RegisterClass RC, Instruction SLTOp, Instruction SLTuOp> {
1204 def : Pat<(setgt RC:$lhs, RC:$rhs),
1205 (SLTOp RC:$rhs, RC:$lhs)>;
1206 def : Pat<(setugt RC:$lhs, RC:$rhs),
1207 (SLTuOp RC:$rhs, RC:$lhs)>;
1208}
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +00001209
Akira Hatanaka395d76c2011-10-11 21:40:01 +00001210multiclass SetgePats<RegisterClass RC, Instruction SLTOp, Instruction SLTuOp> {
1211 def : Pat<(setge RC:$lhs, RC:$rhs),
1212 (XORi (SLTOp RC:$lhs, RC:$rhs), 1)>;
1213 def : Pat<(setuge RC:$lhs, RC:$rhs),
1214 (XORi (SLTuOp RC:$lhs, RC:$rhs), 1)>;
1215}
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +00001216
Akira Hatanaka395d76c2011-10-11 21:40:01 +00001217multiclass SetgeImmPats<RegisterClass RC, Instruction SLTiOp,
1218 Instruction SLTiuOp> {
1219 def : Pat<(setge RC:$lhs, immSExt16:$rhs),
1220 (XORi (SLTiOp RC:$lhs, immSExt16:$rhs), 1)>;
1221 def : Pat<(setuge RC:$lhs, immSExt16:$rhs),
1222 (XORi (SLTiuOp RC:$lhs, immSExt16:$rhs), 1)>;
1223}
1224
1225defm : SeteqPats<CPURegs, SLTiu, XOR, SLTu, ZERO>;
1226defm : SetlePats<CPURegs, SLT, SLTu>;
1227defm : SetgtPats<CPURegs, SLT, SLTu>;
1228defm : SetgePats<CPURegs, SLT, SLTu>;
1229defm : SetgeImmPats<CPURegs, SLTi, SLTiu>;
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001230
Akira Hatanaka21afc632011-06-21 00:40:49 +00001231// select MipsDynAlloc
1232def : Pat<(MipsDynAlloc addr:$f), (DynAlloc addr:$f)>;
1233
Akira Hatanaka4d2b0f32011-12-20 23:47:44 +00001234// bswap pattern
Jia Liubb481f82012-02-28 07:46:26 +00001235def : Pat<(bswap CPURegs:$rt), (ROTR (WSBH CPURegs:$rt), 16)>;
Akira Hatanaka4d2b0f32011-12-20 23:47:44 +00001236
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001237//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001238// Floating Point Support
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001239//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001240
1241include "MipsInstrFPU.td"
Akira Hatanaka95934842011-09-24 01:34:44 +00001242include "Mips64InstrInfo.td"
Akira Hatanaka8ae330a2011-10-17 18:53:29 +00001243include "MipsCondMov.td"
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001244
Akira Hatanakae10d9722012-05-08 19:08:58 +00001245//
1246// Mips16
1247
1248include "Mips16InstrFormats.td"
Akira Hatanaka4a5a8942012-05-24 18:32:33 +00001249include "Mips16InstrInfo.td"