blob: 18de19876b87028869f39f8ce3e17f8c7061aa3d [file] [log] [blame]
Evan Cheng148b6a42007-07-05 21:15:40 +00001//===-- ARM/ARMCodeEmitter.cpp - Convert ARM code to machine code ---------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Evan Cheng148b6a42007-07-05 21:15:40 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file contains the pass that transforms the ARM machine instructions into
11// relocatable machine code.
12//
13//===----------------------------------------------------------------------===//
14
Evan Cheng0f282432008-10-29 23:55:43 +000015#define DEBUG_TYPE "jit"
Evan Cheng7602e112008-09-02 06:52:38 +000016#include "ARM.h"
17#include "ARMAddressingModes.h"
Evan Cheng0f282432008-10-29 23:55:43 +000018#include "ARMConstantPoolValue.h"
Evan Cheng148b6a42007-07-05 21:15:40 +000019#include "ARMInstrInfo.h"
Evan Cheng7602e112008-09-02 06:52:38 +000020#include "ARMRelocations.h"
Evan Cheng148b6a42007-07-05 21:15:40 +000021#include "ARMSubtarget.h"
22#include "ARMTargetMachine.h"
Jim Grosbachbc6d8762008-10-28 18:25:49 +000023#include "llvm/Constants.h"
24#include "llvm/DerivedTypes.h"
Evan Cheng42d5ee062008-09-13 01:15:21 +000025#include "llvm/Function.h"
Evan Cheng148b6a42007-07-05 21:15:40 +000026#include "llvm/PassManager.h"
Bruno Cardoso Lopesa3f99f92009-05-30 20:51:52 +000027#include "llvm/CodeGen/JITCodeEmitter.h"
Evan Cheng057d0c32008-09-18 07:28:19 +000028#include "llvm/CodeGen/MachineConstantPool.h"
Evan Cheng148b6a42007-07-05 21:15:40 +000029#include "llvm/CodeGen/MachineFunctionPass.h"
30#include "llvm/CodeGen/MachineInstr.h"
Evan Cheng4df60f52008-11-07 09:06:08 +000031#include "llvm/CodeGen/MachineJumpTableInfo.h"
Daniel Dunbar003de662009-09-21 05:58:35 +000032#include "llvm/CodeGen/MachineModuleInfo.h"
Evan Cheng148b6a42007-07-05 21:15:40 +000033#include "llvm/CodeGen/Passes.h"
Evan Cheng148b6a42007-07-05 21:15:40 +000034#include "llvm/ADT/Statistic.h"
Evan Cheng42d5ee062008-09-13 01:15:21 +000035#include "llvm/Support/Debug.h"
Torok Edwinab7c09b2009-07-08 18:01:40 +000036#include "llvm/Support/ErrorHandling.h"
37#include "llvm/Support/raw_ostream.h"
Evan Cheng4df60f52008-11-07 09:06:08 +000038#ifndef NDEBUG
39#include <iomanip>
40#endif
Evan Cheng148b6a42007-07-05 21:15:40 +000041using namespace llvm;
42
43STATISTIC(NumEmitted, "Number of machine instructions emitted");
44
45namespace {
Bruno Cardoso Lopesa3f99f92009-05-30 20:51:52 +000046
Chris Lattner33fabd72010-02-02 21:48:51 +000047 class ARMCodeEmitter : public MachineFunctionPass {
Evan Cheng057d0c32008-09-18 07:28:19 +000048 ARMJITInfo *JTI;
49 const ARMInstrInfo *II;
50 const TargetData *TD;
Evan Cheng08669742009-09-10 01:23:53 +000051 const ARMSubtarget *Subtarget;
Evan Cheng057d0c32008-09-18 07:28:19 +000052 TargetMachine &TM;
Chris Lattner33fabd72010-02-02 21:48:51 +000053 JITCodeEmitter &MCE;
Chris Lattner16112732010-03-14 01:41:15 +000054 MachineModuleInfo *MMI;
Evan Cheng938b9d82008-10-31 19:55:13 +000055 const std::vector<MachineConstantPoolEntry> *MCPEs;
Evan Cheng4df60f52008-11-07 09:06:08 +000056 const std::vector<MachineJumpTableEntry> *MJTEs;
57 bool IsPIC;
Bob Wilson87949d42010-03-17 21:16:45 +000058
Daniel Dunbar003de662009-09-21 05:58:35 +000059 void getAnalysisUsage(AnalysisUsage &AU) const {
60 AU.addRequired<MachineModuleInfo>();
61 MachineFunctionPass::getAnalysisUsage(AU);
62 }
Bob Wilson87949d42010-03-17 21:16:45 +000063
Evan Cheng148b6a42007-07-05 21:15:40 +000064 static char ID;
Chris Lattner33fabd72010-02-02 21:48:51 +000065 public:
66 ARMCodeEmitter(TargetMachine &tm, JITCodeEmitter &mce)
Dan Gohman3fb150a2010-04-17 17:42:52 +000067 : MachineFunctionPass(&ID), JTI(0),
68 II((const ARMInstrInfo *)tm.getInstrInfo()),
Chris Lattner33fabd72010-02-02 21:48:51 +000069 TD(tm.getTargetData()), TM(tm),
70 MCE(mce), MCPEs(0), MJTEs(0),
71 IsPIC(TM.getRelocationModel() == Reloc::PIC_) {}
Bob Wilson87949d42010-03-17 21:16:45 +000072
Chris Lattner33fabd72010-02-02 21:48:51 +000073 /// getBinaryCodeForInstr - This function, generated by the
74 /// CodeEmitterGenerator using TableGen, produces the binary encoding for
75 /// machine instructions.
76 unsigned getBinaryCodeForInstr(const MachineInstr &MI);
Evan Cheng148b6a42007-07-05 21:15:40 +000077
78 bool runOnMachineFunction(MachineFunction &MF);
79
80 virtual const char *getPassName() const {
81 return "ARM Machine Code Emitter";
82 }
83
84 void emitInstruction(const MachineInstr &MI);
Evan Cheng7602e112008-09-02 06:52:38 +000085
86 private:
Evan Cheng057d0c32008-09-18 07:28:19 +000087
Evan Cheng83b5cf02008-11-05 23:22:34 +000088 void emitWordLE(unsigned Binary);
Evan Chengcb5201f2008-11-11 22:19:31 +000089 void emitDWordLE(uint64_t Binary);
Evan Cheng057d0c32008-09-18 07:28:19 +000090 void emitConstPoolInstruction(const MachineInstr &MI);
Zonr Changf86399b2010-05-25 08:42:45 +000091 void emitMOVi32immInstruction(const MachineInstr &MI);
Evan Cheng90922132008-11-06 02:25:39 +000092 void emitMOVi2piecesInstruction(const MachineInstr &MI);
Evan Cheng4df60f52008-11-07 09:06:08 +000093 void emitLEApcrelJTInstruction(const MachineInstr &MI);
Evan Chenga9562552008-11-14 20:09:11 +000094 void emitPseudoMoveInstruction(const MachineInstr &MI);
Evan Cheng83b5cf02008-11-05 23:22:34 +000095 void addPCLabel(unsigned LabelID);
Evan Cheng057d0c32008-09-18 07:28:19 +000096 void emitPseudoInstruction(const MachineInstr &MI);
Evan Cheng5f1db7b2008-09-12 22:01:15 +000097 unsigned getMachineSoRegOpValue(const MachineInstr &MI,
Evan Cheng49a9f292008-09-12 22:45:55 +000098 const TargetInstrDesc &TID,
Evan Chengeb4ed4b2008-10-31 19:10:44 +000099 const MachineOperand &MO,
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000100 unsigned OpIdx);
101
Evan Cheng90922132008-11-06 02:25:39 +0000102 unsigned getMachineSoImmOpValue(unsigned SoImm);
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000103
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +0000104 unsigned getAddrModeSBit(const MachineInstr &MI,
105 const TargetInstrDesc &TID) const;
Evan Cheng49a9f292008-09-12 22:45:55 +0000106
Evan Cheng83b5cf02008-11-05 23:22:34 +0000107 void emitDataProcessingInstruction(const MachineInstr &MI,
Evan Cheng437c1732008-11-07 22:30:53 +0000108 unsigned ImplicitRd = 0,
Evan Cheng83b5cf02008-11-05 23:22:34 +0000109 unsigned ImplicitRn = 0);
Evan Cheng7602e112008-09-02 06:52:38 +0000110
Evan Cheng83b5cf02008-11-05 23:22:34 +0000111 void emitLoadStoreInstruction(const MachineInstr &MI,
Evan Cheng4df60f52008-11-07 09:06:08 +0000112 unsigned ImplicitRd = 0,
Evan Cheng83b5cf02008-11-05 23:22:34 +0000113 unsigned ImplicitRn = 0);
Evan Chengedda31c2008-11-05 18:35:52 +0000114
Evan Cheng83b5cf02008-11-05 23:22:34 +0000115 void emitMiscLoadStoreInstruction(const MachineInstr &MI,
116 unsigned ImplicitRn = 0);
Evan Chengedda31c2008-11-05 18:35:52 +0000117
118 void emitLoadStoreMultipleInstruction(const MachineInstr &MI);
119
Evan Chengfbc9d412008-11-06 01:21:28 +0000120 void emitMulFrmInstruction(const MachineInstr &MI);
Evan Chengedda31c2008-11-05 18:35:52 +0000121
Evan Cheng97f48c32008-11-06 22:15:19 +0000122 void emitExtendInstruction(const MachineInstr &MI);
123
Evan Cheng8b59db32008-11-07 01:41:35 +0000124 void emitMiscArithInstruction(const MachineInstr &MI);
125
Evan Chengedda31c2008-11-05 18:35:52 +0000126 void emitBranchInstruction(const MachineInstr &MI);
127
Evan Cheng437c1732008-11-07 22:30:53 +0000128 void emitInlineJumpTable(unsigned JTIndex);
Evan Cheng4df60f52008-11-07 09:06:08 +0000129
Evan Chengedda31c2008-11-05 18:35:52 +0000130 void emitMiscBranchInstruction(const MachineInstr &MI);
Evan Cheng7602e112008-09-02 06:52:38 +0000131
Evan Cheng96581d32008-11-11 02:11:05 +0000132 void emitVFPArithInstruction(const MachineInstr &MI);
133
Evan Cheng78be83d2008-11-11 19:40:26 +0000134 void emitVFPConversionInstruction(const MachineInstr &MI);
135
Evan Chengcd8e66a2008-11-11 21:48:44 +0000136 void emitVFPLoadStoreInstruction(const MachineInstr &MI);
137
138 void emitVFPLoadStoreMultipleInstruction(const MachineInstr &MI);
139
140 void emitMiscInstruction(const MachineInstr &MI);
141
Evan Cheng7602e112008-09-02 06:52:38 +0000142 /// getMachineOpValue - Return binary encoding of operand. If the machine
143 /// operand requires relocation, record the relocation and return zero.
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000144 unsigned getMachineOpValue(const MachineInstr &MI,const MachineOperand &MO);
Evan Cheng7602e112008-09-02 06:52:38 +0000145 unsigned getMachineOpValue(const MachineInstr &MI, unsigned OpIdx) {
146 return getMachineOpValue(MI, MI.getOperand(OpIdx));
147 }
Evan Cheng7602e112008-09-02 06:52:38 +0000148
Shih-wei Liao5170b712010-05-26 00:02:28 +0000149 /// getMovi32Value - Return binary encoding of operand for movw/movt. If the
Jim Grosbach18f30e62010-06-02 21:53:11 +0000150 /// machine operand requires relocation, record the relocation and return
151 /// zero.
Shih-wei Liao5170b712010-05-26 00:02:28 +0000152 unsigned getMovi32Value(const MachineInstr &MI,const MachineOperand &MO,
Zonr Changf86399b2010-05-25 08:42:45 +0000153 unsigned Reloc);
Shih-wei Liao5170b712010-05-26 00:02:28 +0000154 unsigned getMovi32Value(const MachineInstr &MI, unsigned OpIdx,
Zonr Changf86399b2010-05-25 08:42:45 +0000155 unsigned Reloc) {
156 return getMovi32Value(MI, MI.getOperand(OpIdx), Reloc);
157 }
158
Evan Cheng83b5cf02008-11-05 23:22:34 +0000159 /// getShiftOp - Return the shift opcode (bit[6:5]) of the immediate value.
Evan Cheng7602e112008-09-02 06:52:38 +0000160 ///
Evan Cheng83b5cf02008-11-05 23:22:34 +0000161 unsigned getShiftOp(unsigned Imm) const ;
Evan Cheng7602e112008-09-02 06:52:38 +0000162
163 /// Routines that handle operands which add machine relocations which are
Evan Cheng437c1732008-11-07 22:30:53 +0000164 /// fixed up by the relocation stage.
Dan Gohman46510a72010-04-15 01:51:59 +0000165 void emitGlobalAddress(const GlobalValue *GV, unsigned Reloc,
Jeffrey Yasskin2d274412009-11-07 08:51:52 +0000166 bool MayNeedFarStub, bool Indirect,
167 intptr_t ACPV = 0);
Evan Cheng0ff94f72007-08-07 01:37:15 +0000168 void emitExternalSymbolAddress(const char *ES, unsigned Reloc);
Evan Cheng437c1732008-11-07 22:30:53 +0000169 void emitConstPoolAddress(unsigned CPI, unsigned Reloc);
170 void emitJumpTableAddress(unsigned JTIndex, unsigned Reloc);
171 void emitMachineBasicBlock(MachineBasicBlock *BB, unsigned Reloc,
172 intptr_t JTBase = 0);
Evan Cheng148b6a42007-07-05 21:15:40 +0000173 };
Evan Cheng148b6a42007-07-05 21:15:40 +0000174}
175
Chris Lattner33fabd72010-02-02 21:48:51 +0000176char ARMCodeEmitter::ID = 0;
177
Bob Wilson87949d42010-03-17 21:16:45 +0000178/// createARMJITCodeEmitterPass - Return a pass that emits the collected ARM
Chris Lattnere0faa542010-02-02 21:38:59 +0000179/// code to the specified MCE object.
Bruno Cardoso Lopesac57e6e2009-07-06 05:09:34 +0000180FunctionPass *llvm::createARMJITCodeEmitterPass(ARMBaseTargetMachine &TM,
181 JITCodeEmitter &JCE) {
Chris Lattner33fabd72010-02-02 21:48:51 +0000182 return new ARMCodeEmitter(TM, JCE);
Evan Cheng148b6a42007-07-05 21:15:40 +0000183}
Bruno Cardoso Lopesa3f99f92009-05-30 20:51:52 +0000184
Chris Lattner33fabd72010-02-02 21:48:51 +0000185bool ARMCodeEmitter::runOnMachineFunction(MachineFunction &MF) {
Evan Cheng148b6a42007-07-05 21:15:40 +0000186 assert((MF.getTarget().getRelocationModel() != Reloc::Default ||
187 MF.getTarget().getRelocationModel() != Reloc::Static) &&
188 "JIT relocation model must be set to static or default!");
Dan Gohman3fb150a2010-04-17 17:42:52 +0000189 JTI = ((ARMTargetMachine &)MF.getTarget()).getJITInfo();
190 II = ((const ARMTargetMachine &)MF.getTarget()).getInstrInfo();
191 TD = ((const ARMTargetMachine &)MF.getTarget()).getTargetData();
Evan Cheng08669742009-09-10 01:23:53 +0000192 Subtarget = &TM.getSubtarget<ARMSubtarget>();
Evan Cheng938b9d82008-10-31 19:55:13 +0000193 MCPEs = &MF.getConstantPool()->getConstants();
Chris Lattnerb1e80392010-01-25 23:22:00 +0000194 MJTEs = 0;
195 if (MF.getJumpTableInfo()) MJTEs = &MF.getJumpTableInfo()->getJumpTables();
Evan Cheng4df60f52008-11-07 09:06:08 +0000196 IsPIC = TM.getRelocationModel() == Reloc::PIC_;
Evan Cheng3cc82232008-11-08 07:38:22 +0000197 JTI->Initialize(MF, IsPIC);
Chris Lattner16112732010-03-14 01:41:15 +0000198 MMI = &getAnalysis<MachineModuleInfo>();
199 MCE.setModuleInfo(MMI);
Evan Cheng148b6a42007-07-05 21:15:40 +0000200
201 do {
Jim Grosbach764ab522009-08-11 15:33:49 +0000202 DEBUG(errs() << "JITTing function '"
Daniel Dunbarce63ffb2009-07-25 00:23:56 +0000203 << MF.getFunction()->getName() << "'\n");
Evan Cheng148b6a42007-07-05 21:15:40 +0000204 MCE.startFunction(MF);
Jim Grosbach764ab522009-08-11 15:33:49 +0000205 for (MachineFunction::iterator MBB = MF.begin(), E = MF.end();
Evan Cheng148b6a42007-07-05 21:15:40 +0000206 MBB != E; ++MBB) {
207 MCE.StartMachineBasicBlock(MBB);
208 for (MachineBasicBlock::const_iterator I = MBB->begin(), E = MBB->end();
209 I != E; ++I)
210 emitInstruction(*I);
211 }
212 } while (MCE.finishFunction(MF));
213
214 return false;
215}
216
Evan Cheng83b5cf02008-11-05 23:22:34 +0000217/// getShiftOp - Return the shift opcode (bit[6:5]) of the immediate value.
Evan Cheng7602e112008-09-02 06:52:38 +0000218///
Chris Lattner33fabd72010-02-02 21:48:51 +0000219unsigned ARMCodeEmitter::getShiftOp(unsigned Imm) const {
Evan Cheng83b5cf02008-11-05 23:22:34 +0000220 switch (ARM_AM::getAM2ShiftOpc(Imm)) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000221 default: llvm_unreachable("Unknown shift opc!");
Evan Cheng7602e112008-09-02 06:52:38 +0000222 case ARM_AM::asr: return 2;
223 case ARM_AM::lsl: return 0;
224 case ARM_AM::lsr: return 1;
Evan Cheng0ff94f72007-08-07 01:37:15 +0000225 case ARM_AM::ror:
Evan Cheng7602e112008-09-02 06:52:38 +0000226 case ARM_AM::rrx: return 3;
Evan Cheng0ff94f72007-08-07 01:37:15 +0000227 }
Evan Cheng7602e112008-09-02 06:52:38 +0000228 return 0;
Evan Cheng0ff94f72007-08-07 01:37:15 +0000229}
230
Shih-wei Liao5170b712010-05-26 00:02:28 +0000231/// getMovi32Value - Return binary encoding of operand for movw/movt. If the
Zonr Changf86399b2010-05-25 08:42:45 +0000232/// machine operand requires relocation, record the relocation and return zero.
233unsigned ARMCodeEmitter::getMovi32Value(const MachineInstr &MI,
Shih-wei Liao5170b712010-05-26 00:02:28 +0000234 const MachineOperand &MO,
Zonr Changf86399b2010-05-25 08:42:45 +0000235 unsigned Reloc) {
Shih-wei Liao5170b712010-05-26 00:02:28 +0000236 assert(((Reloc == ARM::reloc_arm_movt) || (Reloc == ARM::reloc_arm_movw))
Zonr Changf86399b2010-05-25 08:42:45 +0000237 && "Relocation to this function should be for movt or movw");
238
239 if (MO.isImm())
240 return static_cast<unsigned>(MO.getImm());
241 else if (MO.isGlobal())
242 emitGlobalAddress(MO.getGlobal(), Reloc, true, false);
243 else if (MO.isSymbol())
244 emitExternalSymbolAddress(MO.getSymbolName(), Reloc);
245 else if (MO.isMBB())
246 emitMachineBasicBlock(MO.getMBB(), Reloc);
247 else {
248#ifndef NDEBUG
249 errs() << MO;
250#endif
251 llvm_unreachable("Unsupported operand type for movw/movt");
252 }
253 return 0;
254}
255
Evan Cheng7602e112008-09-02 06:52:38 +0000256/// getMachineOpValue - Return binary encoding of operand. If the machine
257/// operand requires relocation, record the relocation and return zero.
Chris Lattner33fabd72010-02-02 21:48:51 +0000258unsigned ARMCodeEmitter::getMachineOpValue(const MachineInstr &MI,
259 const MachineOperand &MO) {
Dan Gohmand735b802008-10-03 15:45:36 +0000260 if (MO.isReg())
Evan Cheng7602e112008-09-02 06:52:38 +0000261 return ARMRegisterInfo::getRegisterNumbering(MO.getReg());
Dan Gohmand735b802008-10-03 15:45:36 +0000262 else if (MO.isImm())
Evan Cheng7602e112008-09-02 06:52:38 +0000263 return static_cast<unsigned>(MO.getImm());
Dan Gohmand735b802008-10-03 15:45:36 +0000264 else if (MO.isGlobal())
Evan Cheng08669742009-09-10 01:23:53 +0000265 emitGlobalAddress(MO.getGlobal(), ARM::reloc_arm_branch, true, false);
Dan Gohmand735b802008-10-03 15:45:36 +0000266 else if (MO.isSymbol())
Evan Cheng10332512008-11-08 07:22:33 +0000267 emitExternalSymbolAddress(MO.getSymbolName(), ARM::reloc_arm_branch);
Evan Cheng580c0df2008-11-12 01:02:24 +0000268 else if (MO.isCPI()) {
269 const TargetInstrDesc &TID = MI.getDesc();
270 // For VFP load, the immediate offset is multiplied by 4.
271 unsigned Reloc = ((TID.TSFlags & ARMII::FormMask) == ARMII::VFPLdStFrm)
272 ? ARM::reloc_arm_vfp_cp_entry : ARM::reloc_arm_cp_entry;
273 emitConstPoolAddress(MO.getIndex(), Reloc);
274 } else if (MO.isJTI())
Chris Lattner8aa797a2007-12-30 23:10:15 +0000275 emitJumpTableAddress(MO.getIndex(), ARM::reloc_arm_relative);
Dan Gohmand735b802008-10-03 15:45:36 +0000276 else if (MO.isMBB())
Evan Cheng4df60f52008-11-07 09:06:08 +0000277 emitMachineBasicBlock(MO.getMBB(), ARM::reloc_arm_branch);
Evan Cheng2aa0e642008-09-13 01:55:59 +0000278 else {
Torok Edwindac237e2009-07-08 20:53:28 +0000279#ifndef NDEBUG
Chris Lattner705e07f2009-08-23 03:41:05 +0000280 errs() << MO;
Torok Edwindac237e2009-07-08 20:53:28 +0000281#endif
Torok Edwinc23197a2009-07-14 16:55:14 +0000282 llvm_unreachable(0);
Evan Cheng2aa0e642008-09-13 01:55:59 +0000283 }
Evan Cheng7602e112008-09-02 06:52:38 +0000284 return 0;
Evan Cheng0ff94f72007-08-07 01:37:15 +0000285}
286
Evan Cheng057d0c32008-09-18 07:28:19 +0000287/// emitGlobalAddress - Emit the specified address to the code stream.
Evan Cheng0ff94f72007-08-07 01:37:15 +0000288///
Dan Gohman46510a72010-04-15 01:51:59 +0000289void ARMCodeEmitter::emitGlobalAddress(const GlobalValue *GV, unsigned Reloc,
Chris Lattner33fabd72010-02-02 21:48:51 +0000290 bool MayNeedFarStub, bool Indirect,
291 intptr_t ACPV) {
Evan Cheng08669742009-09-10 01:23:53 +0000292 MachineRelocation MR = Indirect
293 ? MachineRelocation::getIndirectSymbol(MCE.getCurrentPCOffset(), Reloc,
Dan Gohman46510a72010-04-15 01:51:59 +0000294 const_cast<GlobalValue *>(GV),
295 ACPV, MayNeedFarStub)
Evan Cheng08669742009-09-10 01:23:53 +0000296 : MachineRelocation::getGV(MCE.getCurrentPCOffset(), Reloc,
Dan Gohman46510a72010-04-15 01:51:59 +0000297 const_cast<GlobalValue *>(GV), ACPV,
298 MayNeedFarStub);
Evan Cheng08669742009-09-10 01:23:53 +0000299 MCE.addRelocation(MR);
Evan Cheng0ff94f72007-08-07 01:37:15 +0000300}
301
302/// emitExternalSymbolAddress - Arrange for the address of an external symbol to
303/// be emitted to the current location in the function, and allow it to be PC
304/// relative.
Chris Lattner33fabd72010-02-02 21:48:51 +0000305void ARMCodeEmitter::emitExternalSymbolAddress(const char *ES, unsigned Reloc) {
Evan Cheng0ff94f72007-08-07 01:37:15 +0000306 MCE.addRelocation(MachineRelocation::getExtSym(MCE.getCurrentPCOffset(),
307 Reloc, ES));
308}
309
310/// emitConstPoolAddress - Arrange for the address of an constant pool
311/// to be emitted to the current location in the function, and allow it to be PC
312/// relative.
Chris Lattner33fabd72010-02-02 21:48:51 +0000313void ARMCodeEmitter::emitConstPoolAddress(unsigned CPI, unsigned Reloc) {
Evan Cheng0f282432008-10-29 23:55:43 +0000314 // Tell JIT emitter we'll resolve the address.
Evan Cheng0ff94f72007-08-07 01:37:15 +0000315 MCE.addRelocation(MachineRelocation::getConstPool(MCE.getCurrentPCOffset(),
Evan Cheng437c1732008-11-07 22:30:53 +0000316 Reloc, CPI, 0, true));
Evan Cheng0ff94f72007-08-07 01:37:15 +0000317}
318
319/// emitJumpTableAddress - Arrange for the address of a jump table to
320/// be emitted to the current location in the function, and allow it to be PC
321/// relative.
Chris Lattner33fabd72010-02-02 21:48:51 +0000322void ARMCodeEmitter::emitJumpTableAddress(unsigned JTIndex, unsigned Reloc) {
Evan Cheng0ff94f72007-08-07 01:37:15 +0000323 MCE.addRelocation(MachineRelocation::getJumpTable(MCE.getCurrentPCOffset(),
Evan Cheng437c1732008-11-07 22:30:53 +0000324 Reloc, JTIndex, 0, true));
Evan Cheng0ff94f72007-08-07 01:37:15 +0000325}
326
Raul Herbster9c1a3822007-08-30 23:29:26 +0000327/// emitMachineBasicBlock - Emit the specified address basic block.
Chris Lattner33fabd72010-02-02 21:48:51 +0000328void ARMCodeEmitter::emitMachineBasicBlock(MachineBasicBlock *BB,
329 unsigned Reloc, intptr_t JTBase) {
Raul Herbster9c1a3822007-08-30 23:29:26 +0000330 MCE.addRelocation(MachineRelocation::getBB(MCE.getCurrentPCOffset(),
Evan Cheng437c1732008-11-07 22:30:53 +0000331 Reloc, BB, JTBase));
Raul Herbster9c1a3822007-08-30 23:29:26 +0000332}
Evan Cheng0ff94f72007-08-07 01:37:15 +0000333
Chris Lattner33fabd72010-02-02 21:48:51 +0000334void ARMCodeEmitter::emitWordLE(unsigned Binary) {
Chris Lattner893e1c92009-08-23 06:49:22 +0000335 DEBUG(errs() << " 0x";
336 errs().write_hex(Binary) << "\n");
Evan Cheng83b5cf02008-11-05 23:22:34 +0000337 MCE.emitWordLE(Binary);
338}
339
Chris Lattner33fabd72010-02-02 21:48:51 +0000340void ARMCodeEmitter::emitDWordLE(uint64_t Binary) {
Chris Lattner893e1c92009-08-23 06:49:22 +0000341 DEBUG(errs() << " 0x";
342 errs().write_hex(Binary) << "\n");
Evan Chengcb5201f2008-11-11 22:19:31 +0000343 MCE.emitDWordLE(Binary);
344}
345
Chris Lattner33fabd72010-02-02 21:48:51 +0000346void ARMCodeEmitter::emitInstruction(const MachineInstr &MI) {
Chris Lattner705e07f2009-08-23 03:41:05 +0000347 DEBUG(errs() << "JIT: " << (void*)MCE.getCurrentPCValue() << ":\t" << MI);
Evan Cheng42d5ee062008-09-13 01:15:21 +0000348
Devang Patelaf0e2722009-10-06 02:19:11 +0000349 MCE.processDebugLoc(MI.getDebugLoc(), true);
Jeffrey Yasskin75402822009-07-17 18:49:39 +0000350
Evan Cheng148b6a42007-07-05 21:15:40 +0000351 NumEmitted++; // Keep track of the # of mi's emitted
Evan Chengedda31c2008-11-05 18:35:52 +0000352 switch (MI.getDesc().TSFlags & ARMII::FormMask) {
Evan Chengffa6d962008-11-13 23:36:57 +0000353 default: {
Torok Edwinc23197a2009-07-14 16:55:14 +0000354 llvm_unreachable("Unhandled instruction encoding format!");
Evan Chengedda31c2008-11-05 18:35:52 +0000355 break;
Evan Chengffa6d962008-11-13 23:36:57 +0000356 }
Evan Chengedda31c2008-11-05 18:35:52 +0000357 case ARMII::Pseudo:
Evan Cheng057d0c32008-09-18 07:28:19 +0000358 emitPseudoInstruction(MI);
Evan Chengedda31c2008-11-05 18:35:52 +0000359 break;
360 case ARMII::DPFrm:
361 case ARMII::DPSoRegFrm:
362 emitDataProcessingInstruction(MI);
363 break;
Evan Cheng148cad82008-11-13 07:34:59 +0000364 case ARMII::LdFrm:
365 case ARMII::StFrm:
Evan Chengedda31c2008-11-05 18:35:52 +0000366 emitLoadStoreInstruction(MI);
367 break;
Evan Cheng148cad82008-11-13 07:34:59 +0000368 case ARMII::LdMiscFrm:
369 case ARMII::StMiscFrm:
Evan Chengedda31c2008-11-05 18:35:52 +0000370 emitMiscLoadStoreInstruction(MI);
371 break;
Evan Cheng3c4a4ff2008-11-12 07:18:38 +0000372 case ARMII::LdStMulFrm:
Evan Chengedda31c2008-11-05 18:35:52 +0000373 emitLoadStoreMultipleInstruction(MI);
374 break;
Evan Chengfbc9d412008-11-06 01:21:28 +0000375 case ARMII::MulFrm:
376 emitMulFrmInstruction(MI);
Evan Chengedda31c2008-11-05 18:35:52 +0000377 break;
Evan Cheng97f48c32008-11-06 22:15:19 +0000378 case ARMII::ExtFrm:
379 emitExtendInstruction(MI);
380 break;
Evan Cheng8b59db32008-11-07 01:41:35 +0000381 case ARMII::ArithMiscFrm:
382 emitMiscArithInstruction(MI);
383 break;
Evan Cheng12c3a532008-11-06 17:48:05 +0000384 case ARMII::BrFrm:
Evan Chengedda31c2008-11-05 18:35:52 +0000385 emitBranchInstruction(MI);
386 break;
Evan Cheng12c3a532008-11-06 17:48:05 +0000387 case ARMII::BrMiscFrm:
Evan Chengedda31c2008-11-05 18:35:52 +0000388 emitMiscBranchInstruction(MI);
389 break;
Evan Cheng96581d32008-11-11 02:11:05 +0000390 // VFP instructions.
391 case ARMII::VFPUnaryFrm:
392 case ARMII::VFPBinaryFrm:
393 emitVFPArithInstruction(MI);
394 break;
Evan Cheng78be83d2008-11-11 19:40:26 +0000395 case ARMII::VFPConv1Frm:
396 case ARMII::VFPConv2Frm:
Evan Cheng0a0ab132008-11-11 22:46:12 +0000397 case ARMII::VFPConv3Frm:
Evan Cheng80a11982008-11-12 06:41:41 +0000398 case ARMII::VFPConv4Frm:
399 case ARMII::VFPConv5Frm:
Evan Cheng78be83d2008-11-11 19:40:26 +0000400 emitVFPConversionInstruction(MI);
401 break;
Evan Chengcd8e66a2008-11-11 21:48:44 +0000402 case ARMII::VFPLdStFrm:
403 emitVFPLoadStoreInstruction(MI);
404 break;
405 case ARMII::VFPLdStMulFrm:
406 emitVFPLoadStoreMultipleInstruction(MI);
407 break;
408 case ARMII::VFPMiscFrm:
409 emitMiscInstruction(MI);
410 break;
Evan Chengedda31c2008-11-05 18:35:52 +0000411 }
Devang Patelaf0e2722009-10-06 02:19:11 +0000412 MCE.processDebugLoc(MI.getDebugLoc(), false);
Evan Cheng0ff94f72007-08-07 01:37:15 +0000413}
414
Chris Lattner33fabd72010-02-02 21:48:51 +0000415void ARMCodeEmitter::emitConstPoolInstruction(const MachineInstr &MI) {
Evan Cheng437c1732008-11-07 22:30:53 +0000416 unsigned CPI = MI.getOperand(0).getImm(); // CP instruction index.
417 unsigned CPIndex = MI.getOperand(1).getIndex(); // Actual cp entry index.
Evan Cheng938b9d82008-10-31 19:55:13 +0000418 const MachineConstantPoolEntry &MCPE = (*MCPEs)[CPIndex];
Jim Grosbach764ab522009-08-11 15:33:49 +0000419
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000420 // Remember the CONSTPOOL_ENTRY address for later relocation.
421 JTI->addConstantPoolEntryAddr(CPI, MCE.getCurrentPCValue());
422
423 // Emit constpool island entry. In most cases, the actual values will be
424 // resolved and relocated after code emission.
425 if (MCPE.isMachineConstantPoolEntry()) {
426 ARMConstantPoolValue *ACPV =
427 static_cast<ARMConstantPoolValue*>(MCPE.Val.MachineCPVal);
428
Chris Lattner705e07f2009-08-23 03:41:05 +0000429 DEBUG(errs() << " ** ARM constant pool #" << CPI << " @ "
430 << (void*)MCE.getCurrentPCValue() << " " << *ACPV << '\n');
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000431
Bob Wilson28989a82009-11-02 16:59:06 +0000432 assert(ACPV->isGlobalValue() && "unsupported constant pool value");
Dan Gohman46510a72010-04-15 01:51:59 +0000433 const GlobalValue *GV = ACPV->getGV();
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000434 if (GV) {
Evan Cheng08669742009-09-10 01:23:53 +0000435 Reloc::Model RelocM = TM.getRelocationModel();
Evan Chenge4e4ed32009-08-28 23:18:09 +0000436 emitGlobalAddress(GV, ARM::reloc_arm_machine_cp_entry,
Evan Cheng08669742009-09-10 01:23:53 +0000437 isa<Function>(GV),
438 Subtarget->GVIsIndirectSymbol(GV, RelocM),
439 (intptr_t)ACPV);
Evan Cheng25e04782008-11-04 00:50:32 +0000440 } else {
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000441 emitExternalSymbolAddress(ACPV->getSymbol(), ARM::reloc_arm_absolute);
442 }
Evan Cheng83b5cf02008-11-05 23:22:34 +0000443 emitWordLE(0);
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000444 } else {
Dan Gohman46510a72010-04-15 01:51:59 +0000445 const Constant *CV = MCPE.Val.ConstVal;
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000446
Daniel Dunbarce63ffb2009-07-25 00:23:56 +0000447 DEBUG({
448 errs() << " ** Constant pool #" << CPI << " @ "
449 << (void*)MCE.getCurrentPCValue() << " ";
450 if (const Function *F = dyn_cast<Function>(CV))
451 errs() << F->getName();
452 else
453 errs() << *CV;
454 errs() << '\n';
455 });
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000456
Dan Gohman46510a72010-04-15 01:51:59 +0000457 if (const GlobalValue *GV = dyn_cast<GlobalValue>(CV)) {
Evan Cheng08669742009-09-10 01:23:53 +0000458 emitGlobalAddress(GV, ARM::reloc_arm_absolute, isa<Function>(GV), false);
Evan Cheng83b5cf02008-11-05 23:22:34 +0000459 emitWordLE(0);
Evan Chengcb5201f2008-11-11 22:19:31 +0000460 } else if (const ConstantInt *CI = dyn_cast<ConstantInt>(CV)) {
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000461 uint32_t Val = *(uint32_t*)CI->getValue().getRawData();
Evan Cheng83b5cf02008-11-05 23:22:34 +0000462 emitWordLE(Val);
Evan Chengcb5201f2008-11-11 22:19:31 +0000463 } else if (const ConstantFP *CFP = dyn_cast<ConstantFP>(CV)) {
Chris Lattnercf0fe8d2009-10-05 05:54:46 +0000464 if (CFP->getType()->isFloatTy())
Evan Chengcb5201f2008-11-11 22:19:31 +0000465 emitWordLE(CFP->getValueAPF().bitcastToAPInt().getZExtValue());
Chris Lattnercf0fe8d2009-10-05 05:54:46 +0000466 else if (CFP->getType()->isDoubleTy())
Evan Chengcb5201f2008-11-11 22:19:31 +0000467 emitDWordLE(CFP->getValueAPF().bitcastToAPInt().getZExtValue());
468 else {
Torok Edwinc23197a2009-07-14 16:55:14 +0000469 llvm_unreachable("Unable to handle this constantpool entry!");
Evan Chengcb5201f2008-11-11 22:19:31 +0000470 }
471 } else {
Torok Edwinc23197a2009-07-14 16:55:14 +0000472 llvm_unreachable("Unable to handle this constantpool entry!");
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000473 }
474 }
475}
476
Zonr Changf86399b2010-05-25 08:42:45 +0000477void ARMCodeEmitter::emitMOVi32immInstruction(const MachineInstr &MI) {
478 const MachineOperand &MO0 = MI.getOperand(0);
479 const MachineOperand &MO1 = MI.getOperand(1);
480
481 // Emit the 'movw' instruction.
482 unsigned Binary = 0x30 << 20; // mov: Insts{27-20} = 0b00110000
483
484 unsigned Lo16 = getMovi32Value(MI, MO1, ARM::reloc_arm_movw) & 0xFFFF;
485
486 // Set the conditional execution predicate.
487 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
488
489 // Encode Rd.
490 Binary |= getMachineOpValue(MI, MO0) << ARMII::RegRdShift;
491
492 // Encode imm16 as imm4:imm12
493 Binary |= Lo16 & 0xFFF; // Insts{11-0} = imm12
494 Binary |= ((Lo16 >> 12) & 0xF) << 16; // Insts{19-16} = imm4
495 emitWordLE(Binary);
496
497 unsigned Hi16 = getMovi32Value(MI, MO1, ARM::reloc_arm_movt) >> 16;
498 // Emit the 'movt' instruction.
499 Binary = 0x34 << 20; // movt: Insts{27-20} = 0b00110100
500
501 // Set the conditional execution predicate.
502 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
503
504 // Encode Rd.
505 Binary |= getMachineOpValue(MI, MO0) << ARMII::RegRdShift;
506
507 // Encode imm16 as imm4:imm1, same as movw above.
508 Binary |= Hi16 & 0xFFF;
509 Binary |= ((Hi16 >> 12) & 0xF) << 16;
510 emitWordLE(Binary);
511}
512
Chris Lattner33fabd72010-02-02 21:48:51 +0000513void ARMCodeEmitter::emitMOVi2piecesInstruction(const MachineInstr &MI) {
Evan Cheng90922132008-11-06 02:25:39 +0000514 const MachineOperand &MO0 = MI.getOperand(0);
515 const MachineOperand &MO1 = MI.getOperand(1);
Bob Wilson5265a122010-03-11 00:46:22 +0000516 assert(MO1.isImm() && ARM_AM::isSOImmTwoPartVal(MO1.getImm()) &&
517 "Not a valid so_imm value!");
Evan Cheng90922132008-11-06 02:25:39 +0000518 unsigned V1 = ARM_AM::getSOImmTwoPartFirst(MO1.getImm());
519 unsigned V2 = ARM_AM::getSOImmTwoPartSecond(MO1.getImm());
520
521 // Emit the 'mov' instruction.
522 unsigned Binary = 0xd << 21; // mov: Insts{24-21} = 0b1101
523
524 // Set the conditional execution predicate.
Evan Cheng97f48c32008-11-06 22:15:19 +0000525 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
Evan Cheng90922132008-11-06 02:25:39 +0000526
527 // Encode Rd.
528 Binary |= getMachineOpValue(MI, MO0) << ARMII::RegRdShift;
529
530 // Encode so_imm.
531 // Set bit I(25) to identify this is the immediate form of <shifter_op>
532 Binary |= 1 << ARMII::I_BitShift;
Evan Chenge7cbe412009-07-08 21:03:57 +0000533 Binary |= getMachineSoImmOpValue(V1);
Evan Cheng90922132008-11-06 02:25:39 +0000534 emitWordLE(Binary);
535
536 // Now the 'orr' instruction.
537 Binary = 0xc << 21; // orr: Insts{24-21} = 0b1100
538
539 // Set the conditional execution predicate.
Evan Cheng97f48c32008-11-06 22:15:19 +0000540 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
Evan Cheng90922132008-11-06 02:25:39 +0000541
542 // Encode Rd.
543 Binary |= getMachineOpValue(MI, MO0) << ARMII::RegRdShift;
544
545 // Encode Rn.
546 Binary |= getMachineOpValue(MI, MO0) << ARMII::RegRnShift;
547
548 // Encode so_imm.
549 // Set bit I(25) to identify this is the immediate form of <shifter_op>
550 Binary |= 1 << ARMII::I_BitShift;
Evan Chenge7cbe412009-07-08 21:03:57 +0000551 Binary |= getMachineSoImmOpValue(V2);
Evan Cheng90922132008-11-06 02:25:39 +0000552 emitWordLE(Binary);
553}
554
Chris Lattner33fabd72010-02-02 21:48:51 +0000555void ARMCodeEmitter::emitLEApcrelJTInstruction(const MachineInstr &MI) {
Evan Cheng4df60f52008-11-07 09:06:08 +0000556 // It's basically add r, pc, (LJTI - $+8)
Jim Grosbach764ab522009-08-11 15:33:49 +0000557
Evan Cheng4df60f52008-11-07 09:06:08 +0000558 const TargetInstrDesc &TID = MI.getDesc();
559
560 // Emit the 'add' instruction.
561 unsigned Binary = 0x4 << 21; // add: Insts{24-31} = 0b0100
562
563 // Set the conditional execution predicate
564 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
565
566 // Encode S bit if MI modifies CPSR.
567 Binary |= getAddrModeSBit(MI, TID);
568
569 // Encode Rd.
570 Binary |= getMachineOpValue(MI, 0) << ARMII::RegRdShift;
571
572 // Encode Rn which is PC.
573 Binary |= ARMRegisterInfo::getRegisterNumbering(ARM::PC) << ARMII::RegRnShift;
574
575 // Encode the displacement.
Evan Cheng4df60f52008-11-07 09:06:08 +0000576 Binary |= 1 << ARMII::I_BitShift;
577 emitJumpTableAddress(MI.getOperand(1).getIndex(), ARM::reloc_arm_jt_base);
578
579 emitWordLE(Binary);
580}
581
Chris Lattner33fabd72010-02-02 21:48:51 +0000582void ARMCodeEmitter::emitPseudoMoveInstruction(const MachineInstr &MI) {
Evan Chenga9562552008-11-14 20:09:11 +0000583 unsigned Opcode = MI.getDesc().Opcode;
584
585 // Part of binary is determined by TableGn.
586 unsigned Binary = getBinaryCodeForInstr(MI);
587
588 // Set the conditional execution predicate
589 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
590
591 // Encode S bit if MI modifies CPSR.
592 if (Opcode == ARM::MOVsrl_flag || Opcode == ARM::MOVsra_flag)
593 Binary |= 1 << ARMII::S_BitShift;
594
595 // Encode register def if there is one.
596 Binary |= getMachineOpValue(MI, 0) << ARMII::RegRdShift;
597
598 // Encode the shift operation.
599 switch (Opcode) {
600 default: break;
601 case ARM::MOVrx:
602 // rrx
603 Binary |= 0x6 << 4;
604 break;
605 case ARM::MOVsrl_flag:
606 // lsr #1
607 Binary |= (0x2 << 4) | (1 << 7);
608 break;
609 case ARM::MOVsra_flag:
610 // asr #1
611 Binary |= (0x4 << 4) | (1 << 7);
612 break;
613 }
614
615 // Encode register Rm.
616 Binary |= getMachineOpValue(MI, 1);
617
618 emitWordLE(Binary);
619}
620
Chris Lattner33fabd72010-02-02 21:48:51 +0000621void ARMCodeEmitter::addPCLabel(unsigned LabelID) {
Chris Lattner893e1c92009-08-23 06:49:22 +0000622 DEBUG(errs() << " ** LPC" << LabelID << " @ "
623 << (void*)MCE.getCurrentPCValue() << '\n');
Evan Cheng83b5cf02008-11-05 23:22:34 +0000624 JTI->addPCLabelAddr(LabelID, MCE.getCurrentPCValue());
625}
626
Chris Lattner33fabd72010-02-02 21:48:51 +0000627void ARMCodeEmitter::emitPseudoInstruction(const MachineInstr &MI) {
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000628 unsigned Opcode = MI.getDesc().Opcode;
629 switch (Opcode) {
630 default:
Evan Cheng5adb66a2009-09-28 09:14:39 +0000631 llvm_unreachable("ARMCodeEmitter::emitPseudoInstruction");
Chris Lattner518bb532010-02-09 19:54:29 +0000632 case TargetOpcode::INLINEASM: {
Evan Chenge3066ab2008-11-19 23:21:33 +0000633 // We allow inline assembler nodes with empty bodies - they can
634 // implicitly define registers, which is ok for JIT.
635 if (MI.getOperand(0).getSymbolName()[0]) {
Chris Lattner75361b62010-04-07 22:58:41 +0000636 report_fatal_error("JIT does not support inline asm!");
Evan Chenge3066ab2008-11-19 23:21:33 +0000637 }
Evan Chengffa6d962008-11-13 23:36:57 +0000638 break;
639 }
Chris Lattner518bb532010-02-09 19:54:29 +0000640 case TargetOpcode::DBG_LABEL:
Chris Lattner7561d482010-03-14 02:33:54 +0000641 case TargetOpcode::EH_LABEL:
642 MCE.emitLabel(MI.getOperand(0).getMCSymbol());
643 break;
Chris Lattner518bb532010-02-09 19:54:29 +0000644 case TargetOpcode::IMPLICIT_DEF:
645 case TargetOpcode::KILL:
Evan Chengffa6d962008-11-13 23:36:57 +0000646 // Do nothing.
647 break;
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000648 case ARM::CONSTPOOL_ENTRY:
649 emitConstPoolInstruction(MI);
650 break;
651 case ARM::PICADD: {
Evan Cheng25e04782008-11-04 00:50:32 +0000652 // Remember of the address of the PC label for relocation later.
Evan Cheng83b5cf02008-11-05 23:22:34 +0000653 addPCLabel(MI.getOperand(2).getImm());
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000654 // PICADD is just an add instruction that implicitly read pc.
Evan Cheng437c1732008-11-07 22:30:53 +0000655 emitDataProcessingInstruction(MI, 0, ARM::PC);
Evan Cheng83b5cf02008-11-05 23:22:34 +0000656 break;
657 }
658 case ARM::PICLDR:
659 case ARM::PICLDRB:
660 case ARM::PICSTR:
661 case ARM::PICSTRB: {
662 // Remember of the address of the PC label for relocation later.
663 addPCLabel(MI.getOperand(2).getImm());
664 // These are just load / store instructions that implicitly read pc.
Evan Cheng4df60f52008-11-07 09:06:08 +0000665 emitLoadStoreInstruction(MI, 0, ARM::PC);
Evan Cheng83b5cf02008-11-05 23:22:34 +0000666 break;
667 }
668 case ARM::PICLDRH:
669 case ARM::PICLDRSH:
670 case ARM::PICLDRSB:
671 case ARM::PICSTRH: {
672 // Remember of the address of the PC label for relocation later.
673 addPCLabel(MI.getOperand(2).getImm());
674 // These are just load / store instructions that implicitly read pc.
675 emitMiscLoadStoreInstruction(MI, ARM::PC);
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000676 break;
677 }
Zonr Changf86399b2010-05-25 08:42:45 +0000678
679 case ARM::MOVi32imm:
680 emitMOVi32immInstruction(MI);
681 break;
682
Evan Cheng90922132008-11-06 02:25:39 +0000683 case ARM::MOVi2pieces:
684 // Two instructions to materialize a constant.
685 emitMOVi2piecesInstruction(MI);
686 break;
Evan Cheng4df60f52008-11-07 09:06:08 +0000687 case ARM::LEApcrelJT:
688 // Materialize jumptable address.
689 emitLEApcrelJTInstruction(MI);
690 break;
Evan Chenga9562552008-11-14 20:09:11 +0000691 case ARM::MOVrx:
692 case ARM::MOVsrl_flag:
693 case ARM::MOVsra_flag:
694 emitPseudoMoveInstruction(MI);
695 break;
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000696 }
697}
698
Bob Wilson87949d42010-03-17 21:16:45 +0000699unsigned ARMCodeEmitter::getMachineSoRegOpValue(const MachineInstr &MI,
Evan Cheng49a9f292008-09-12 22:45:55 +0000700 const TargetInstrDesc &TID,
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000701 const MachineOperand &MO,
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000702 unsigned OpIdx) {
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000703 unsigned Binary = getMachineOpValue(MI, MO);
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000704
705 const MachineOperand &MO1 = MI.getOperand(OpIdx + 1);
706 const MachineOperand &MO2 = MI.getOperand(OpIdx + 2);
707 ARM_AM::ShiftOpc SOpc = ARM_AM::getSORegShOp(MO2.getImm());
708
709 // Encode the shift opcode.
710 unsigned SBits = 0;
711 unsigned Rs = MO1.getReg();
712 if (Rs) {
713 // Set shift operand (bit[7:4]).
714 // LSL - 0001
715 // LSR - 0011
716 // ASR - 0101
717 // ROR - 0111
718 // RRX - 0110 and bit[11:8] clear.
719 switch (SOpc) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000720 default: llvm_unreachable("Unknown shift opc!");
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000721 case ARM_AM::lsl: SBits = 0x1; break;
722 case ARM_AM::lsr: SBits = 0x3; break;
723 case ARM_AM::asr: SBits = 0x5; break;
724 case ARM_AM::ror: SBits = 0x7; break;
725 case ARM_AM::rrx: SBits = 0x6; break;
726 }
727 } else {
728 // Set shift operand (bit[6:4]).
729 // LSL - 000
730 // LSR - 010
731 // ASR - 100
732 // ROR - 110
733 switch (SOpc) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000734 default: llvm_unreachable("Unknown shift opc!");
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000735 case ARM_AM::lsl: SBits = 0x0; break;
736 case ARM_AM::lsr: SBits = 0x2; break;
737 case ARM_AM::asr: SBits = 0x4; break;
738 case ARM_AM::ror: SBits = 0x6; break;
739 }
740 }
741 Binary |= SBits << 4;
742 if (SOpc == ARM_AM::rrx)
743 return Binary;
744
745 // Encode the shift operation Rs or shift_imm (except rrx).
746 if (Rs) {
747 // Encode Rs bit[11:8].
748 assert(ARM_AM::getSORegOffset(MO2.getImm()) == 0);
749 return Binary |
750 (ARMRegisterInfo::getRegisterNumbering(Rs) << ARMII::RegRsShift);
751 }
752
753 // Encode shift_imm bit[11:7].
754 return Binary | ARM_AM::getSORegOffset(MO2.getImm()) << 7;
755}
756
Chris Lattner33fabd72010-02-02 21:48:51 +0000757unsigned ARMCodeEmitter::getMachineSoImmOpValue(unsigned SoImm) {
Evan Chenge7cbe412009-07-08 21:03:57 +0000758 int SoImmVal = ARM_AM::getSOImmVal(SoImm);
759 assert(SoImmVal != -1 && "Not a valid so_imm value!");
760
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000761 // Encode rotate_imm.
Evan Chenge7cbe412009-07-08 21:03:57 +0000762 unsigned Binary = (ARM_AM::getSOImmValRot((unsigned)SoImmVal) >> 1)
Evan Cheng97f48c32008-11-06 22:15:19 +0000763 << ARMII::SoRotImmShift;
764
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000765 // Encode immed_8.
Evan Chenge7cbe412009-07-08 21:03:57 +0000766 Binary |= ARM_AM::getSOImmValImm((unsigned)SoImmVal);
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000767 return Binary;
768}
769
Chris Lattner33fabd72010-02-02 21:48:51 +0000770unsigned ARMCodeEmitter::getAddrModeSBit(const MachineInstr &MI,
Bob Wilson87949d42010-03-17 21:16:45 +0000771 const TargetInstrDesc &TID) const {
Evan Cheng97c573d2008-11-20 02:25:51 +0000772 for (unsigned i = MI.getNumOperands(), e = TID.getNumOperands(); i != e; --i){
Evan Cheng49a9f292008-09-12 22:45:55 +0000773 const MachineOperand &MO = MI.getOperand(i-1);
Dan Gohmand735b802008-10-03 15:45:36 +0000774 if (MO.isReg() && MO.isDef() && MO.getReg() == ARM::CPSR)
Evan Cheng49a9f292008-09-12 22:45:55 +0000775 return 1 << ARMII::S_BitShift;
776 }
777 return 0;
778}
779
Bob Wilson87949d42010-03-17 21:16:45 +0000780void ARMCodeEmitter::emitDataProcessingInstruction(const MachineInstr &MI,
Evan Cheng437c1732008-11-07 22:30:53 +0000781 unsigned ImplicitRd,
Evan Cheng83b5cf02008-11-05 23:22:34 +0000782 unsigned ImplicitRn) {
Evan Chengedda31c2008-11-05 18:35:52 +0000783 const TargetInstrDesc &TID = MI.getDesc();
Evan Chengedda31c2008-11-05 18:35:52 +0000784
785 // Part of binary is determined by TableGn.
786 unsigned Binary = getBinaryCodeForInstr(MI);
787
Jim Grosbach33412622008-10-07 19:05:35 +0000788 // Set the conditional execution predicate
Evan Cheng97f48c32008-11-06 22:15:19 +0000789 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000790
Evan Cheng49a9f292008-09-12 22:45:55 +0000791 // Encode S bit if MI modifies CPSR.
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +0000792 Binary |= getAddrModeSBit(MI, TID);
Evan Cheng49a9f292008-09-12 22:45:55 +0000793
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000794 // Encode register def if there is one.
Evan Cheng49a9f292008-09-12 22:45:55 +0000795 unsigned NumDefs = TID.getNumDefs();
Evan Chenga964b7d2008-09-12 23:15:39 +0000796 unsigned OpIdx = 0;
Evan Cheng437c1732008-11-07 22:30:53 +0000797 if (NumDefs)
798 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRdShift;
799 else if (ImplicitRd)
800 // Special handling for implicit use (e.g. PC).
801 Binary |= (ARMRegisterInfo::getRegisterNumbering(ImplicitRd)
802 << ARMII::RegRdShift);
Evan Cheng7602e112008-09-02 06:52:38 +0000803
Zonr Changf86399b2010-05-25 08:42:45 +0000804 if (TID.Opcode == ARM::MOVi16) {
805 // Get immediate from MI.
806 unsigned Lo16 = getMovi32Value(MI, MI.getOperand(OpIdx),
807 ARM::reloc_arm_movw);
808 // Encode imm which is the same as in emitMOVi32immInstruction().
809 Binary |= Lo16 & 0xFFF;
810 Binary |= ((Lo16 >> 12) & 0xF) << 16;
811 emitWordLE(Binary);
812 return;
813 } else if(TID.Opcode == ARM::MOVTi16) {
814 unsigned Hi16 = (getMovi32Value(MI, MI.getOperand(OpIdx),
815 ARM::reloc_arm_movt) >> 16);
816 Binary |= Hi16 & 0xFFF;
817 Binary |= ((Hi16 >> 12) & 0xF) << 16;
818 emitWordLE(Binary);
819 return;
Shih-wei Liao9f3b6a32010-05-26 04:46:50 +0000820 } else if ((TID.Opcode == ARM::BFC) || (TID.Opcode == ARM::BFI)) {
Shih-wei Liao6d37a292010-05-26 00:25:05 +0000821 uint32_t v = ~MI.getOperand(2).getImm();
822 int32_t lsb = CountTrailingZeros_32(v);
823 int32_t msb = (32 - CountLeadingZeros_32(v)) - 1;
Shih-wei Liao45469f32010-05-26 03:21:39 +0000824 // Instr{20-16} = msb, Instr{11-7} = lsb
Shih-wei Liao6d37a292010-05-26 00:25:05 +0000825 Binary |= (msb & 0x1F) << 16;
826 Binary |= (lsb & 0x1F) << 7;
827 emitWordLE(Binary);
828 return;
Shih-wei Liao45469f32010-05-26 03:21:39 +0000829 } else if ((TID.Opcode == ARM::UBFX) || (TID.Opcode == ARM::SBFX)) {
830 // Encode Rn in Instr{0-3}
831 Binary |= getMachineOpValue(MI, OpIdx++);
832
833 uint32_t lsb = MI.getOperand(OpIdx++).getImm();
834 uint32_t widthm1 = MI.getOperand(OpIdx++).getImm() - 1;
835
836 // Instr{20-16} = widthm1, Instr{11-7} = lsb
837 Binary |= (widthm1 & 0x1F) << 16;
838 Binary |= (lsb & 0x1F) << 7;
839 emitWordLE(Binary);
840 return;
Zonr Changf86399b2010-05-25 08:42:45 +0000841 }
842
Evan Chengd87293c2008-11-06 08:47:38 +0000843 // If this is a two-address operand, skip it. e.g. MOVCCr operand 1.
844 if (TID.getOperandConstraint(OpIdx, TOI::TIED_TO) != -1)
845 ++OpIdx;
846
Jim Grosbachefd30ba2008-10-01 18:16:49 +0000847 // Encode first non-shifter register operand if there is one.
Evan Chengedda31c2008-11-05 18:35:52 +0000848 bool isUnary = TID.TSFlags & ARMII::UnaryDP;
849 if (!isUnary) {
Evan Cheng83b5cf02008-11-05 23:22:34 +0000850 if (ImplicitRn)
851 // Special handling for implicit use (e.g. PC).
852 Binary |= (ARMRegisterInfo::getRegisterNumbering(ImplicitRn)
Evan Chengedda31c2008-11-05 18:35:52 +0000853 << ARMII::RegRnShift);
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000854 else {
855 Binary |= getMachineOpValue(MI, OpIdx) << ARMII::RegRnShift;
856 ++OpIdx;
857 }
Evan Cheng7602e112008-09-02 06:52:38 +0000858 }
859
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000860 // Encode shifter operand.
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000861 const MachineOperand &MO = MI.getOperand(OpIdx);
Evan Chengedda31c2008-11-05 18:35:52 +0000862 if ((TID.TSFlags & ARMII::FormMask) == ARMII::DPSoRegFrm) {
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000863 // Encode SoReg.
Evan Cheng83b5cf02008-11-05 23:22:34 +0000864 emitWordLE(Binary | getMachineSoRegOpValue(MI, TID, MO, OpIdx));
Evan Chengedda31c2008-11-05 18:35:52 +0000865 return;
866 }
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000867
Evan Chengedda31c2008-11-05 18:35:52 +0000868 if (MO.isReg()) {
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000869 // Encode register Rm.
Evan Cheng83b5cf02008-11-05 23:22:34 +0000870 emitWordLE(Binary | ARMRegisterInfo::getRegisterNumbering(MO.getReg()));
Evan Chengedda31c2008-11-05 18:35:52 +0000871 return;
872 }
Evan Cheng7602e112008-09-02 06:52:38 +0000873
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000874 // Encode so_imm.
Evan Chenge7cbe412009-07-08 21:03:57 +0000875 Binary |= getMachineSoImmOpValue((unsigned)MO.getImm());
Evan Chengedda31c2008-11-05 18:35:52 +0000876
Evan Cheng83b5cf02008-11-05 23:22:34 +0000877 emitWordLE(Binary);
Evan Cheng7602e112008-09-02 06:52:38 +0000878}
879
Bob Wilson87949d42010-03-17 21:16:45 +0000880void ARMCodeEmitter::emitLoadStoreInstruction(const MachineInstr &MI,
Evan Cheng4df60f52008-11-07 09:06:08 +0000881 unsigned ImplicitRd,
Evan Cheng83b5cf02008-11-05 23:22:34 +0000882 unsigned ImplicitRn) {
Evan Cheng05c356e2008-11-08 01:44:13 +0000883 const TargetInstrDesc &TID = MI.getDesc();
Evan Cheng148cad82008-11-13 07:34:59 +0000884 unsigned Form = TID.TSFlags & ARMII::FormMask;
885 bool IsPrePost = (TID.TSFlags & ARMII::IndexModeMask) != 0;
Evan Cheng05c356e2008-11-08 01:44:13 +0000886
Evan Chengedda31c2008-11-05 18:35:52 +0000887 // Part of binary is determined by TableGn.
888 unsigned Binary = getBinaryCodeForInstr(MI);
889
Jim Grosbach33412622008-10-07 19:05:35 +0000890 // Set the conditional execution predicate
Evan Cheng97f48c32008-11-06 22:15:19 +0000891 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
Evan Cheng057d0c32008-09-18 07:28:19 +0000892
Evan Cheng4df60f52008-11-07 09:06:08 +0000893 unsigned OpIdx = 0;
Evan Cheng148cad82008-11-13 07:34:59 +0000894
895 // Operand 0 of a pre- and post-indexed store is the address base
896 // writeback. Skip it.
897 bool Skipped = false;
898 if (IsPrePost && Form == ARMII::StFrm) {
899 ++OpIdx;
900 Skipped = true;
901 }
902
903 // Set first operand
Evan Cheng4df60f52008-11-07 09:06:08 +0000904 if (ImplicitRd)
905 // Special handling for implicit use (e.g. PC).
906 Binary |= (ARMRegisterInfo::getRegisterNumbering(ImplicitRd)
907 << ARMII::RegRdShift);
908 else
909 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRdShift;
Evan Cheng7602e112008-09-02 06:52:38 +0000910
911 // Set second operand
Evan Cheng83b5cf02008-11-05 23:22:34 +0000912 if (ImplicitRn)
913 // Special handling for implicit use (e.g. PC).
914 Binary |= (ARMRegisterInfo::getRegisterNumbering(ImplicitRn)
915 << ARMII::RegRnShift);
Evan Cheng4df60f52008-11-07 09:06:08 +0000916 else
917 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRnShift;
Evan Cheng7602e112008-09-02 06:52:38 +0000918
Evan Cheng05c356e2008-11-08 01:44:13 +0000919 // If this is a two-address operand, skip it. e.g. LDR_PRE.
Evan Cheng148cad82008-11-13 07:34:59 +0000920 if (!Skipped && TID.getOperandConstraint(OpIdx, TOI::TIED_TO) != -1)
Evan Cheng05c356e2008-11-08 01:44:13 +0000921 ++OpIdx;
922
Evan Cheng83b5cf02008-11-05 23:22:34 +0000923 const MachineOperand &MO2 = MI.getOperand(OpIdx);
Evan Chengd87293c2008-11-06 08:47:38 +0000924 unsigned AM2Opc = (ImplicitRn == ARM::PC)
Evan Cheng83b5cf02008-11-05 23:22:34 +0000925 ? 0 : MI.getOperand(OpIdx+1).getImm();
Evan Cheng7602e112008-09-02 06:52:38 +0000926
Evan Chenge7de7e32008-09-13 01:44:01 +0000927 // Set bit U(23) according to sign of immed value (positive or negative).
Evan Cheng83b5cf02008-11-05 23:22:34 +0000928 Binary |= ((ARM_AM::getAM2Op(AM2Opc) == ARM_AM::add ? 1 : 0) <<
Evan Chenge7de7e32008-09-13 01:44:01 +0000929 ARMII::U_BitShift);
Evan Cheng7602e112008-09-02 06:52:38 +0000930 if (!MO2.getReg()) { // is immediate
Evan Cheng83b5cf02008-11-05 23:22:34 +0000931 if (ARM_AM::getAM2Offset(AM2Opc))
Evan Cheng7602e112008-09-02 06:52:38 +0000932 // Set the value of offset_12 field
Evan Cheng83b5cf02008-11-05 23:22:34 +0000933 Binary |= ARM_AM::getAM2Offset(AM2Opc);
934 emitWordLE(Binary);
Evan Chengedda31c2008-11-05 18:35:52 +0000935 return;
Evan Cheng7602e112008-09-02 06:52:38 +0000936 }
937
938 // Set bit I(25), because this is not in immediate enconding.
939 Binary |= 1 << ARMII::I_BitShift;
940 assert(TargetRegisterInfo::isPhysicalRegister(MO2.getReg()));
941 // Set bit[3:0] to the corresponding Rm register
942 Binary |= ARMRegisterInfo::getRegisterNumbering(MO2.getReg());
943
Evan Cheng70632912008-11-12 07:34:37 +0000944 // If this instr is in scaled register offset/index instruction, set
Evan Cheng7602e112008-09-02 06:52:38 +0000945 // shift_immed(bit[11:7]) and shift(bit[6:5]) fields.
Evan Cheng83b5cf02008-11-05 23:22:34 +0000946 if (unsigned ShImm = ARM_AM::getAM2Offset(AM2Opc)) {
Evan Cheng70632912008-11-12 07:34:37 +0000947 Binary |= getShiftOp(AM2Opc) << ARMII::ShiftImmShift; // shift
948 Binary |= ShImm << ARMII::ShiftShift; // shift_immed
Evan Cheng7602e112008-09-02 06:52:38 +0000949 }
950
Evan Cheng83b5cf02008-11-05 23:22:34 +0000951 emitWordLE(Binary);
Evan Cheng7602e112008-09-02 06:52:38 +0000952}
953
Chris Lattner33fabd72010-02-02 21:48:51 +0000954void ARMCodeEmitter::emitMiscLoadStoreInstruction(const MachineInstr &MI,
Bob Wilson87949d42010-03-17 21:16:45 +0000955 unsigned ImplicitRn) {
Evan Cheng05c356e2008-11-08 01:44:13 +0000956 const TargetInstrDesc &TID = MI.getDesc();
Evan Cheng148cad82008-11-13 07:34:59 +0000957 unsigned Form = TID.TSFlags & ARMII::FormMask;
958 bool IsPrePost = (TID.TSFlags & ARMII::IndexModeMask) != 0;
Evan Cheng05c356e2008-11-08 01:44:13 +0000959
Evan Chengedda31c2008-11-05 18:35:52 +0000960 // Part of binary is determined by TableGn.
961 unsigned Binary = getBinaryCodeForInstr(MI);
962
Jim Grosbach33412622008-10-07 19:05:35 +0000963 // Set the conditional execution predicate
Evan Cheng97f48c32008-11-06 22:15:19 +0000964 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
Evan Cheng057d0c32008-09-18 07:28:19 +0000965
Evan Cheng148cad82008-11-13 07:34:59 +0000966 unsigned OpIdx = 0;
967
968 // Operand 0 of a pre- and post-indexed store is the address base
969 // writeback. Skip it.
970 bool Skipped = false;
971 if (IsPrePost && Form == ARMII::StMiscFrm) {
972 ++OpIdx;
973 Skipped = true;
974 }
975
Evan Cheng7602e112008-09-02 06:52:38 +0000976 // Set first operand
Evan Cheng148cad82008-11-13 07:34:59 +0000977 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRdShift;
Evan Cheng7602e112008-09-02 06:52:38 +0000978
Evan Cheng358dec52009-06-15 08:28:29 +0000979 // Skip LDRD and STRD's second operand.
980 if (TID.Opcode == ARM::LDRD || TID.Opcode == ARM::STRD)
981 ++OpIdx;
982
Evan Cheng7602e112008-09-02 06:52:38 +0000983 // Set second operand
Evan Cheng83b5cf02008-11-05 23:22:34 +0000984 if (ImplicitRn)
985 // Special handling for implicit use (e.g. PC).
986 Binary |= (ARMRegisterInfo::getRegisterNumbering(ImplicitRn)
987 << ARMII::RegRnShift);
Evan Cheng4df60f52008-11-07 09:06:08 +0000988 else
989 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRnShift;
Evan Cheng7602e112008-09-02 06:52:38 +0000990
Evan Cheng05c356e2008-11-08 01:44:13 +0000991 // If this is a two-address operand, skip it. e.g. LDRH_POST.
Evan Cheng148cad82008-11-13 07:34:59 +0000992 if (!Skipped && TID.getOperandConstraint(OpIdx, TOI::TIED_TO) != -1)
Evan Cheng05c356e2008-11-08 01:44:13 +0000993 ++OpIdx;
994
Evan Cheng83b5cf02008-11-05 23:22:34 +0000995 const MachineOperand &MO2 = MI.getOperand(OpIdx);
Evan Chengd87293c2008-11-06 08:47:38 +0000996 unsigned AM3Opc = (ImplicitRn == ARM::PC)
Evan Cheng83b5cf02008-11-05 23:22:34 +0000997 ? 0 : MI.getOperand(OpIdx+1).getImm();
Evan Cheng7602e112008-09-02 06:52:38 +0000998
Evan Chenge7de7e32008-09-13 01:44:01 +0000999 // Set bit U(23) according to sign of immed value (positive or negative)
Evan Cheng83b5cf02008-11-05 23:22:34 +00001000 Binary |= ((ARM_AM::getAM3Op(AM3Opc) == ARM_AM::add ? 1 : 0) <<
Evan Cheng7602e112008-09-02 06:52:38 +00001001 ARMII::U_BitShift);
1002
1003 // If this instr is in register offset/index encoding, set bit[3:0]
1004 // to the corresponding Rm register.
1005 if (MO2.getReg()) {
1006 Binary |= ARMRegisterInfo::getRegisterNumbering(MO2.getReg());
Evan Cheng83b5cf02008-11-05 23:22:34 +00001007 emitWordLE(Binary);
Evan Chengedda31c2008-11-05 18:35:52 +00001008 return;
Evan Cheng7602e112008-09-02 06:52:38 +00001009 }
1010
Evan Chengd87293c2008-11-06 08:47:38 +00001011 // This instr is in immediate offset/index encoding, set bit 22 to 1.
Evan Cheng97f48c32008-11-06 22:15:19 +00001012 Binary |= 1 << ARMII::AM3_I_BitShift;
Evan Cheng83b5cf02008-11-05 23:22:34 +00001013 if (unsigned ImmOffs = ARM_AM::getAM3Offset(AM3Opc)) {
Evan Cheng7602e112008-09-02 06:52:38 +00001014 // Set operands
Evan Cheng70632912008-11-12 07:34:37 +00001015 Binary |= (ImmOffs >> 4) << ARMII::ImmHiShift; // immedH
1016 Binary |= (ImmOffs & 0xF); // immedL
Evan Cheng7602e112008-09-02 06:52:38 +00001017 }
1018
Evan Cheng83b5cf02008-11-05 23:22:34 +00001019 emitWordLE(Binary);
Evan Cheng7602e112008-09-02 06:52:38 +00001020}
1021
Evan Chengcd8e66a2008-11-11 21:48:44 +00001022static unsigned getAddrModeUPBits(unsigned Mode) {
1023 unsigned Binary = 0;
Evan Cheng7602e112008-09-02 06:52:38 +00001024
1025 // Set addressing mode by modifying bits U(23) and P(24)
1026 // IA - Increment after - bit U = 1 and bit P = 0
1027 // IB - Increment before - bit U = 1 and bit P = 1
1028 // DA - Decrement after - bit U = 0 and bit P = 0
1029 // DB - Decrement before - bit U = 0 and bit P = 1
Evan Cheng7602e112008-09-02 06:52:38 +00001030 switch (Mode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001031 default: llvm_unreachable("Unknown addressing sub-mode!");
Evan Cheng10bf7342009-09-09 23:55:03 +00001032 case ARM_AM::da: break;
Evan Cheng97f48c32008-11-06 22:15:19 +00001033 case ARM_AM::db: Binary |= 0x1 << ARMII::P_BitShift; break;
1034 case ARM_AM::ia: Binary |= 0x1 << ARMII::U_BitShift; break;
1035 case ARM_AM::ib: Binary |= 0x3 << ARMII::U_BitShift; break;
Evan Cheng7602e112008-09-02 06:52:38 +00001036 }
1037
Evan Chengcd8e66a2008-11-11 21:48:44 +00001038 return Binary;
1039}
1040
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001041void ARMCodeEmitter::emitLoadStoreMultipleInstruction(const MachineInstr &MI) {
1042 const TargetInstrDesc &TID = MI.getDesc();
1043 bool IsUpdating = (TID.TSFlags & ARMII::IndexModeMask) != 0;
1044
Evan Chengcd8e66a2008-11-11 21:48:44 +00001045 // Part of binary is determined by TableGn.
1046 unsigned Binary = getBinaryCodeForInstr(MI);
1047
1048 // Set the conditional execution predicate
1049 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
1050
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001051 // Skip operand 0 of an instruction with base register update.
1052 unsigned OpIdx = 0;
1053 if (IsUpdating)
1054 ++OpIdx;
1055
Evan Chengcd8e66a2008-11-11 21:48:44 +00001056 // Set base address operand
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001057 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRnShift;
Evan Chengcd8e66a2008-11-11 21:48:44 +00001058
1059 // Set addressing mode by modifying bits U(23) and P(24)
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001060 const MachineOperand &MO = MI.getOperand(OpIdx++);
Evan Chengcd8e66a2008-11-11 21:48:44 +00001061 Binary |= getAddrModeUPBits(ARM_AM::getAM4SubMode(MO.getImm()));
1062
Evan Cheng7602e112008-09-02 06:52:38 +00001063 // Set bit W(21)
Bob Wilsonab346052010-03-16 17:46:45 +00001064 if (IsUpdating)
Evan Cheng97f48c32008-11-06 22:15:19 +00001065 Binary |= 0x1 << ARMII::W_BitShift;
Evan Cheng7602e112008-09-02 06:52:38 +00001066
1067 // Set registers
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001068 for (unsigned i = OpIdx+2, e = MI.getNumOperands(); i != e; ++i) {
Evan Cheng7602e112008-09-02 06:52:38 +00001069 const MachineOperand &MO = MI.getOperand(i);
Evan Chengcd8e66a2008-11-11 21:48:44 +00001070 if (!MO.isReg() || MO.isImplicit())
1071 break;
Evan Cheng7602e112008-09-02 06:52:38 +00001072 unsigned RegNum = ARMRegisterInfo::getRegisterNumbering(MO.getReg());
1073 assert(TargetRegisterInfo::isPhysicalRegister(MO.getReg()) &&
1074 RegNum < 16);
1075 Binary |= 0x1 << RegNum;
1076 }
1077
Evan Cheng83b5cf02008-11-05 23:22:34 +00001078 emitWordLE(Binary);
Evan Cheng7602e112008-09-02 06:52:38 +00001079}
1080
Chris Lattner33fabd72010-02-02 21:48:51 +00001081void ARMCodeEmitter::emitMulFrmInstruction(const MachineInstr &MI) {
Evan Chengedda31c2008-11-05 18:35:52 +00001082 const TargetInstrDesc &TID = MI.getDesc();
1083
1084 // Part of binary is determined by TableGn.
1085 unsigned Binary = getBinaryCodeForInstr(MI);
1086
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +00001087 // Set the conditional execution predicate
Evan Cheng97f48c32008-11-06 22:15:19 +00001088 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +00001089
1090 // Encode S bit if MI modifies CPSR.
1091 Binary |= getAddrModeSBit(MI, TID);
1092
1093 // 32x32->64bit operations have two destination registers. The number
1094 // of register definitions will tell us if that's what we're dealing with.
Evan Cheng97f48c32008-11-06 22:15:19 +00001095 unsigned OpIdx = 0;
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +00001096 if (TID.getNumDefs() == 2)
1097 Binary |= getMachineOpValue (MI, OpIdx++) << ARMII::RegRdLoShift;
1098
1099 // Encode Rd
1100 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRdHiShift;
1101
1102 // Encode Rm
1103 Binary |= getMachineOpValue(MI, OpIdx++);
1104
1105 // Encode Rs
1106 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRsShift;
1107
Evan Chengfbc9d412008-11-06 01:21:28 +00001108 // Many multiple instructions (e.g. MLA) have three src operands. Encode
1109 // it as Rn (for multiply, that's in the same offset as RdLo.
Evan Cheng97f48c32008-11-06 22:15:19 +00001110 if (TID.getNumOperands() > OpIdx &&
1111 !TID.OpInfo[OpIdx].isPredicate() &&
1112 !TID.OpInfo[OpIdx].isOptionalDef())
1113 Binary |= getMachineOpValue(MI, OpIdx) << ARMII::RegRdLoShift;
1114
1115 emitWordLE(Binary);
1116}
1117
Chris Lattner33fabd72010-02-02 21:48:51 +00001118void ARMCodeEmitter::emitExtendInstruction(const MachineInstr &MI) {
Evan Cheng97f48c32008-11-06 22:15:19 +00001119 const TargetInstrDesc &TID = MI.getDesc();
1120
1121 // Part of binary is determined by TableGn.
1122 unsigned Binary = getBinaryCodeForInstr(MI);
1123
1124 // Set the conditional execution predicate
1125 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
1126
1127 unsigned OpIdx = 0;
1128
1129 // Encode Rd
1130 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRdShift;
1131
1132 const MachineOperand &MO1 = MI.getOperand(OpIdx++);
1133 const MachineOperand &MO2 = MI.getOperand(OpIdx);
1134 if (MO2.isReg()) {
1135 // Two register operand form.
1136 // Encode Rn.
1137 Binary |= getMachineOpValue(MI, MO1) << ARMII::RegRnShift;
1138
1139 // Encode Rm.
1140 Binary |= getMachineOpValue(MI, MO2);
1141 ++OpIdx;
1142 } else {
1143 Binary |= getMachineOpValue(MI, MO1);
1144 }
1145
1146 // Encode rot imm (0, 8, 16, or 24) if it has a rotate immediate operand.
1147 if (MI.getOperand(OpIdx).isImm() &&
1148 !TID.OpInfo[OpIdx].isPredicate() &&
1149 !TID.OpInfo[OpIdx].isOptionalDef())
1150 Binary |= (getMachineOpValue(MI, OpIdx) / 8) << ARMII::ExtRotImmShift;
Evan Chengfbc9d412008-11-06 01:21:28 +00001151
Evan Cheng83b5cf02008-11-05 23:22:34 +00001152 emitWordLE(Binary);
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +00001153}
1154
Chris Lattner33fabd72010-02-02 21:48:51 +00001155void ARMCodeEmitter::emitMiscArithInstruction(const MachineInstr &MI) {
Evan Cheng8b59db32008-11-07 01:41:35 +00001156 const TargetInstrDesc &TID = MI.getDesc();
1157
1158 // Part of binary is determined by TableGn.
1159 unsigned Binary = getBinaryCodeForInstr(MI);
1160
1161 // Set the conditional execution predicate
1162 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
1163
1164 unsigned OpIdx = 0;
1165
1166 // Encode Rd
1167 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRdShift;
1168
1169 const MachineOperand &MO = MI.getOperand(OpIdx++);
1170 if (OpIdx == TID.getNumOperands() ||
1171 TID.OpInfo[OpIdx].isPredicate() ||
1172 TID.OpInfo[OpIdx].isOptionalDef()) {
1173 // Encode Rm and it's done.
1174 Binary |= getMachineOpValue(MI, MO);
1175 emitWordLE(Binary);
1176 return;
1177 }
1178
1179 // Encode Rn.
1180 Binary |= getMachineOpValue(MI, MO) << ARMII::RegRnShift;
1181
1182 // Encode Rm.
1183 Binary |= getMachineOpValue(MI, OpIdx++);
1184
1185 // Encode shift_imm.
1186 unsigned ShiftAmt = MI.getOperand(OpIdx).getImm();
1187 assert(ShiftAmt < 32 && "shift_imm range is 0 to 31!");
1188 Binary |= ShiftAmt << ARMII::ShiftShift;
Jim Grosbach764ab522009-08-11 15:33:49 +00001189
Evan Cheng8b59db32008-11-07 01:41:35 +00001190 emitWordLE(Binary);
1191}
1192
Chris Lattner33fabd72010-02-02 21:48:51 +00001193void ARMCodeEmitter::emitBranchInstruction(const MachineInstr &MI) {
Evan Chengedda31c2008-11-05 18:35:52 +00001194 const TargetInstrDesc &TID = MI.getDesc();
1195
Torok Edwindac237e2009-07-08 20:53:28 +00001196 if (TID.Opcode == ARM::TPsoft) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001197 llvm_unreachable("ARM::TPsoft FIXME"); // FIXME
Torok Edwindac237e2009-07-08 20:53:28 +00001198 }
Evan Cheng12c3a532008-11-06 17:48:05 +00001199
Evan Cheng7602e112008-09-02 06:52:38 +00001200 // Part of binary is determined by TableGn.
1201 unsigned Binary = getBinaryCodeForInstr(MI);
1202
Evan Chengedda31c2008-11-05 18:35:52 +00001203 // Set the conditional execution predicate
Evan Cheng97f48c32008-11-06 22:15:19 +00001204 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
Evan Chengedda31c2008-11-05 18:35:52 +00001205
1206 // Set signed_immed_24 field
1207 Binary |= getMachineOpValue(MI, 0);
1208
Evan Cheng83b5cf02008-11-05 23:22:34 +00001209 emitWordLE(Binary);
Evan Chengedda31c2008-11-05 18:35:52 +00001210}
1211
Chris Lattner33fabd72010-02-02 21:48:51 +00001212void ARMCodeEmitter::emitInlineJumpTable(unsigned JTIndex) {
Evan Cheng4df60f52008-11-07 09:06:08 +00001213 // Remember the base address of the inline jump table.
Evan Cheng5788d1a2008-12-10 02:32:19 +00001214 uintptr_t JTBase = MCE.getCurrentPCValue();
Evan Cheng437c1732008-11-07 22:30:53 +00001215 JTI->addJumpTableBaseAddr(JTIndex, JTBase);
Chris Lattner893e1c92009-08-23 06:49:22 +00001216 DEBUG(errs() << " ** Jump Table #" << JTIndex << " @ " << (void*)JTBase
1217 << '\n');
Evan Cheng4df60f52008-11-07 09:06:08 +00001218
1219 // Now emit the jump table entries.
1220 const std::vector<MachineBasicBlock*> &MBBs = (*MJTEs)[JTIndex].MBBs;
1221 for (unsigned i = 0, e = MBBs.size(); i != e; ++i) {
1222 if (IsPIC)
1223 // DestBB address - JT base.
Evan Cheng437c1732008-11-07 22:30:53 +00001224 emitMachineBasicBlock(MBBs[i], ARM::reloc_arm_pic_jt, JTBase);
Evan Cheng4df60f52008-11-07 09:06:08 +00001225 else
1226 // Absolute DestBB address.
1227 emitMachineBasicBlock(MBBs[i], ARM::reloc_arm_absolute);
1228 emitWordLE(0);
1229 }
1230}
1231
Chris Lattner33fabd72010-02-02 21:48:51 +00001232void ARMCodeEmitter::emitMiscBranchInstruction(const MachineInstr &MI) {
Evan Chengedda31c2008-11-05 18:35:52 +00001233 const TargetInstrDesc &TID = MI.getDesc();
Evan Chengedda31c2008-11-05 18:35:52 +00001234
Evan Cheng437c1732008-11-07 22:30:53 +00001235 // Handle jump tables.
Evan Cheng90daf4d2009-07-25 00:13:11 +00001236 if (TID.Opcode == ARM::BR_JTr || TID.Opcode == ARM::BR_JTadd) {
Evan Cheng437c1732008-11-07 22:30:53 +00001237 // First emit a ldr pc, [] instruction.
1238 emitDataProcessingInstruction(MI, ARM::PC);
1239
1240 // Then emit the inline jump table.
Evan Chengc9a41532009-07-08 00:05:05 +00001241 unsigned JTIndex =
Evan Cheng90daf4d2009-07-25 00:13:11 +00001242 (TID.Opcode == ARM::BR_JTr)
Evan Cheng437c1732008-11-07 22:30:53 +00001243 ? MI.getOperand(1).getIndex() : MI.getOperand(2).getIndex();
1244 emitInlineJumpTable(JTIndex);
1245 return;
Evan Cheng90daf4d2009-07-25 00:13:11 +00001246 } else if (TID.Opcode == ARM::BR_JTm) {
Evan Cheng4df60f52008-11-07 09:06:08 +00001247 // First emit a ldr pc, [] instruction.
1248 emitLoadStoreInstruction(MI, ARM::PC);
1249
1250 // Then emit the inline jump table.
Evan Cheng437c1732008-11-07 22:30:53 +00001251 emitInlineJumpTable(MI.getOperand(3).getIndex());
Evan Cheng4df60f52008-11-07 09:06:08 +00001252 return;
1253 }
1254
Evan Chengedda31c2008-11-05 18:35:52 +00001255 // Part of binary is determined by TableGn.
1256 unsigned Binary = getBinaryCodeForInstr(MI);
1257
1258 // Set the conditional execution predicate
Evan Cheng97f48c32008-11-06 22:15:19 +00001259 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
Evan Chengedda31c2008-11-05 18:35:52 +00001260
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001261 if (TID.Opcode == ARM::BX_RET || TID.Opcode == ARM::MOVPCLR)
Evan Chengedda31c2008-11-05 18:35:52 +00001262 // The return register is LR.
1263 Binary |= ARMRegisterInfo::getRegisterNumbering(ARM::LR);
Jim Grosbach764ab522009-08-11 15:33:49 +00001264 else
Evan Chengedda31c2008-11-05 18:35:52 +00001265 // otherwise, set the return register
1266 Binary |= getMachineOpValue(MI, 0);
1267
Evan Cheng83b5cf02008-11-05 23:22:34 +00001268 emitWordLE(Binary);
Evan Cheng148b6a42007-07-05 21:15:40 +00001269}
Evan Cheng7602e112008-09-02 06:52:38 +00001270
Evan Cheng80a11982008-11-12 06:41:41 +00001271static unsigned encodeVFPRd(const MachineInstr &MI, unsigned OpIdx) {
Evan Chengd06d48d2008-11-12 02:19:38 +00001272 unsigned RegD = MI.getOperand(OpIdx).getReg();
Evan Cheng80a11982008-11-12 06:41:41 +00001273 unsigned Binary = 0;
Evan Chengd06d48d2008-11-12 02:19:38 +00001274 bool isSPVFP = false;
Evan Cheng8295d992009-07-22 05:55:18 +00001275 RegD = ARMRegisterInfo::getRegisterNumbering(RegD, &isSPVFP);
Evan Chengd06d48d2008-11-12 02:19:38 +00001276 if (!isSPVFP)
1277 Binary |= RegD << ARMII::RegRdShift;
1278 else {
1279 Binary |= ((RegD & 0x1E) >> 1) << ARMII::RegRdShift;
1280 Binary |= (RegD & 0x01) << ARMII::D_BitShift;
1281 }
Evan Cheng80a11982008-11-12 06:41:41 +00001282 return Binary;
1283}
Evan Cheng78be83d2008-11-11 19:40:26 +00001284
Evan Cheng80a11982008-11-12 06:41:41 +00001285static unsigned encodeVFPRn(const MachineInstr &MI, unsigned OpIdx) {
Evan Chengd06d48d2008-11-12 02:19:38 +00001286 unsigned RegN = MI.getOperand(OpIdx).getReg();
Evan Cheng80a11982008-11-12 06:41:41 +00001287 unsigned Binary = 0;
1288 bool isSPVFP = false;
Evan Cheng8295d992009-07-22 05:55:18 +00001289 RegN = ARMRegisterInfo::getRegisterNumbering(RegN, &isSPVFP);
Evan Chengd06d48d2008-11-12 02:19:38 +00001290 if (!isSPVFP)
1291 Binary |= RegN << ARMII::RegRnShift;
1292 else {
1293 Binary |= ((RegN & 0x1E) >> 1) << ARMII::RegRnShift;
1294 Binary |= (RegN & 0x01) << ARMII::N_BitShift;
1295 }
Evan Cheng80a11982008-11-12 06:41:41 +00001296 return Binary;
1297}
Evan Chengd06d48d2008-11-12 02:19:38 +00001298
Evan Cheng80a11982008-11-12 06:41:41 +00001299static unsigned encodeVFPRm(const MachineInstr &MI, unsigned OpIdx) {
1300 unsigned RegM = MI.getOperand(OpIdx).getReg();
1301 unsigned Binary = 0;
1302 bool isSPVFP = false;
Evan Cheng8295d992009-07-22 05:55:18 +00001303 RegM = ARMRegisterInfo::getRegisterNumbering(RegM, &isSPVFP);
Evan Cheng80a11982008-11-12 06:41:41 +00001304 if (!isSPVFP)
1305 Binary |= RegM;
1306 else {
1307 Binary |= ((RegM & 0x1E) >> 1);
1308 Binary |= (RegM & 0x01) << ARMII::M_BitShift;
Evan Cheng78be83d2008-11-11 19:40:26 +00001309 }
Evan Cheng80a11982008-11-12 06:41:41 +00001310 return Binary;
1311}
1312
Chris Lattner33fabd72010-02-02 21:48:51 +00001313void ARMCodeEmitter::emitVFPArithInstruction(const MachineInstr &MI) {
Evan Cheng3c4a4ff2008-11-12 07:18:38 +00001314 const TargetInstrDesc &TID = MI.getDesc();
1315
1316 // Part of binary is determined by TableGn.
1317 unsigned Binary = getBinaryCodeForInstr(MI);
1318
1319 // Set the conditional execution predicate
1320 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
1321
1322 unsigned OpIdx = 0;
1323 assert((Binary & ARMII::D_BitShift) == 0 &&
1324 (Binary & ARMII::N_BitShift) == 0 &&
1325 (Binary & ARMII::M_BitShift) == 0 && "VFP encoding bug!");
1326
1327 // Encode Dd / Sd.
1328 Binary |= encodeVFPRd(MI, OpIdx++);
1329
1330 // If this is a two-address operand, skip it, e.g. FMACD.
1331 if (TID.getOperandConstraint(OpIdx, TOI::TIED_TO) != -1)
1332 ++OpIdx;
1333
1334 // Encode Dn / Sn.
1335 if ((TID.TSFlags & ARMII::FormMask) == ARMII::VFPBinaryFrm)
Evan Cheng3f4924e2008-11-12 08:14:21 +00001336 Binary |= encodeVFPRn(MI, OpIdx++);
Evan Cheng3c4a4ff2008-11-12 07:18:38 +00001337
1338 if (OpIdx == TID.getNumOperands() ||
1339 TID.OpInfo[OpIdx].isPredicate() ||
1340 TID.OpInfo[OpIdx].isOptionalDef()) {
1341 // FCMPEZD etc. has only one operand.
1342 emitWordLE(Binary);
1343 return;
1344 }
1345
1346 // Encode Dm / Sm.
1347 Binary |= encodeVFPRm(MI, OpIdx);
Jim Grosbach764ab522009-08-11 15:33:49 +00001348
Evan Cheng3c4a4ff2008-11-12 07:18:38 +00001349 emitWordLE(Binary);
1350}
1351
Bob Wilson87949d42010-03-17 21:16:45 +00001352void ARMCodeEmitter::emitVFPConversionInstruction(const MachineInstr &MI) {
Evan Cheng80a11982008-11-12 06:41:41 +00001353 const TargetInstrDesc &TID = MI.getDesc();
1354 unsigned Form = TID.TSFlags & ARMII::FormMask;
1355
1356 // Part of binary is determined by TableGn.
1357 unsigned Binary = getBinaryCodeForInstr(MI);
1358
1359 // Set the conditional execution predicate
1360 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
1361
1362 switch (Form) {
1363 default: break;
1364 case ARMII::VFPConv1Frm:
1365 case ARMII::VFPConv2Frm:
1366 case ARMII::VFPConv3Frm:
1367 // Encode Dd / Sd.
1368 Binary |= encodeVFPRd(MI, 0);
1369 break;
1370 case ARMII::VFPConv4Frm:
1371 // Encode Dn / Sn.
1372 Binary |= encodeVFPRn(MI, 0);
1373 break;
1374 case ARMII::VFPConv5Frm:
1375 // Encode Dm / Sm.
1376 Binary |= encodeVFPRm(MI, 0);
1377 break;
1378 }
1379
1380 switch (Form) {
1381 default: break;
1382 case ARMII::VFPConv1Frm:
1383 // Encode Dm / Sm.
1384 Binary |= encodeVFPRm(MI, 1);
Evan Cheng67fd91f2008-11-13 07:46:59 +00001385 break;
Evan Cheng80a11982008-11-12 06:41:41 +00001386 case ARMII::VFPConv2Frm:
1387 case ARMII::VFPConv3Frm:
1388 // Encode Dn / Sn.
1389 Binary |= encodeVFPRn(MI, 1);
1390 break;
1391 case ARMII::VFPConv4Frm:
1392 case ARMII::VFPConv5Frm:
1393 // Encode Dd / Sd.
1394 Binary |= encodeVFPRd(MI, 1);
1395 break;
1396 }
1397
1398 if (Form == ARMII::VFPConv5Frm)
1399 // Encode Dn / Sn.
1400 Binary |= encodeVFPRn(MI, 2);
1401 else if (Form == ARMII::VFPConv3Frm)
1402 // Encode Dm / Sm.
1403 Binary |= encodeVFPRm(MI, 2);
Evan Cheng78be83d2008-11-11 19:40:26 +00001404
1405 emitWordLE(Binary);
1406}
1407
Chris Lattner33fabd72010-02-02 21:48:51 +00001408void ARMCodeEmitter::emitVFPLoadStoreInstruction(const MachineInstr &MI) {
Evan Chengcd8e66a2008-11-11 21:48:44 +00001409 // Part of binary is determined by TableGn.
1410 unsigned Binary = getBinaryCodeForInstr(MI);
1411
1412 // Set the conditional execution predicate
1413 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
1414
1415 unsigned OpIdx = 0;
1416
1417 // Encode Dd / Sd.
Evan Cheng3c4a4ff2008-11-12 07:18:38 +00001418 Binary |= encodeVFPRd(MI, OpIdx++);
Evan Chengcd8e66a2008-11-11 21:48:44 +00001419
1420 // Encode address base.
1421 const MachineOperand &Base = MI.getOperand(OpIdx++);
1422 Binary |= getMachineOpValue(MI, Base) << ARMII::RegRnShift;
1423
1424 // If there is a non-zero immediate offset, encode it.
1425 if (Base.isReg()) {
1426 const MachineOperand &Offset = MI.getOperand(OpIdx);
1427 if (unsigned ImmOffs = ARM_AM::getAM5Offset(Offset.getImm())) {
1428 if (ARM_AM::getAM5Op(Offset.getImm()) == ARM_AM::add)
1429 Binary |= 1 << ARMII::U_BitShift;
Evan Cheng607f1b42008-11-12 08:21:12 +00001430 Binary |= ImmOffs;
Evan Chengcd8e66a2008-11-11 21:48:44 +00001431 emitWordLE(Binary);
1432 return;
1433 }
1434 }
1435
1436 // If immediate offset is omitted, default to +0.
1437 Binary |= 1 << ARMII::U_BitShift;
1438
1439 emitWordLE(Binary);
1440}
1441
Bob Wilson87949d42010-03-17 21:16:45 +00001442void
1443ARMCodeEmitter::emitVFPLoadStoreMultipleInstruction(const MachineInstr &MI) {
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001444 const TargetInstrDesc &TID = MI.getDesc();
1445 bool IsUpdating = (TID.TSFlags & ARMII::IndexModeMask) != 0;
1446
Evan Chengcd8e66a2008-11-11 21:48:44 +00001447 // Part of binary is determined by TableGn.
1448 unsigned Binary = getBinaryCodeForInstr(MI);
1449
1450 // Set the conditional execution predicate
1451 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
1452
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001453 // Skip operand 0 of an instruction with base register update.
1454 unsigned OpIdx = 0;
1455 if (IsUpdating)
1456 ++OpIdx;
1457
Evan Chengcd8e66a2008-11-11 21:48:44 +00001458 // Set base address operand
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001459 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRnShift;
Evan Chengcd8e66a2008-11-11 21:48:44 +00001460
1461 // Set addressing mode by modifying bits U(23) and P(24)
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001462 const MachineOperand &MO = MI.getOperand(OpIdx++);
Evan Chengcd8e66a2008-11-11 21:48:44 +00001463 Binary |= getAddrModeUPBits(ARM_AM::getAM5SubMode(MO.getImm()));
1464
1465 // Set bit W(21)
Bob Wilson2d357f62010-03-16 18:38:09 +00001466 if (IsUpdating)
Evan Chengcd8e66a2008-11-11 21:48:44 +00001467 Binary |= 0x1 << ARMII::W_BitShift;
1468
1469 // First register is encoded in Dd.
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001470 Binary |= encodeVFPRd(MI, OpIdx+2);
Evan Chengcd8e66a2008-11-11 21:48:44 +00001471
1472 // Number of registers are encoded in offset field.
1473 unsigned NumRegs = 1;
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001474 for (unsigned i = OpIdx+3, e = MI.getNumOperands(); i != e; ++i) {
Evan Chengcd8e66a2008-11-11 21:48:44 +00001475 const MachineOperand &MO = MI.getOperand(i);
1476 if (!MO.isReg() || MO.isImplicit())
1477 break;
1478 ++NumRegs;
1479 }
Shih-wei Liao5170b712010-05-26 00:02:28 +00001480 // Bit 8 will be set if <list> is consecutive 64-bit registers (e.g., D0)
1481 // Otherwise, it will be 0, in the case of 32-bit registers.
1482 if(Binary & 0x100)
1483 Binary |= NumRegs * 2;
1484 else
1485 Binary |= NumRegs;
Evan Chengcd8e66a2008-11-11 21:48:44 +00001486
1487 emitWordLE(Binary);
1488}
1489
Chris Lattner33fabd72010-02-02 21:48:51 +00001490void ARMCodeEmitter::emitMiscInstruction(const MachineInstr &MI) {
Zonr Changf3c770a2010-05-25 10:23:52 +00001491 unsigned Opcode = MI.getDesc().Opcode;
Evan Chengcd8e66a2008-11-11 21:48:44 +00001492 // Part of binary is determined by TableGn.
1493 unsigned Binary = getBinaryCodeForInstr(MI);
1494
1495 // Set the conditional execution predicate
1496 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
1497
Zonr Changf3c770a2010-05-25 10:23:52 +00001498 switch(Opcode) {
1499 default:
1500 llvm_unreachable("ARMCodeEmitter::emitMiscInstruction");
1501
1502 case ARM::FMSTAT:
1503 // No further encoding needed.
1504 break;
1505
1506 case ARM::VMRS:
1507 case ARM::VMSR: {
1508 const MachineOperand &MO0 = MI.getOperand(0);
1509 // Encode Rt.
1510 Binary |= ARMRegisterInfo::getRegisterNumbering(MO0.getReg())
1511 << ARMII::RegRdShift;
1512 break;
1513 }
1514
1515 case ARM::FCONSTD:
1516 case ARM::FCONSTS: {
1517 // Encode Dd / Sd.
1518 Binary |= encodeVFPRd(MI, 0);
1519
1520 // Encode imm., Table A7-18 VFP modified immediate constants
1521 const MachineOperand &MO1 = MI.getOperand(1);
1522 unsigned Imm = static_cast<unsigned>(MO1.getFPImm()->getValueAPF()
1523 .bitcastToAPInt().getHiBits(32).getLimitedValue());
1524 unsigned ModifiedImm;
1525
1526 if(Opcode == ARM::FCONSTS)
1527 ModifiedImm = (Imm & 0x80000000) >> 24 | // a
1528 (Imm & 0x03F80000) >> 19; // bcdefgh
1529 else // Opcode == ARM::FCONSTD
1530 ModifiedImm = (Imm & 0x80000000) >> 24 | // a
1531 (Imm & 0x007F0000) >> 16; // bcdefgh
1532
1533 // Insts{19-16} = abcd, Insts{3-0} = efgh
1534 Binary |= ((ModifiedImm & 0xF0) >> 4) << 16;
1535 Binary |= (ModifiedImm & 0xF);
1536 break;
1537 }
1538 }
1539
Evan Chengcd8e66a2008-11-11 21:48:44 +00001540 emitWordLE(Binary);
1541}
1542
Evan Cheng7602e112008-09-02 06:52:38 +00001543#include "ARMGenCodeEmitter.inc"