blob: 59cb54130a7b815085a861dd2b8bd813ba8b173a [file] [log] [blame]
Evan Cheng148b6a42007-07-05 21:15:40 +00001//===-- ARM/ARMCodeEmitter.cpp - Convert ARM code to machine code ---------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Evan Cheng148b6a42007-07-05 21:15:40 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file contains the pass that transforms the ARM machine instructions into
11// relocatable machine code.
12//
13//===----------------------------------------------------------------------===//
14
Evan Cheng0f282432008-10-29 23:55:43 +000015#define DEBUG_TYPE "jit"
Evan Cheng7602e112008-09-02 06:52:38 +000016#include "ARM.h"
17#include "ARMAddressingModes.h"
Evan Cheng0f282432008-10-29 23:55:43 +000018#include "ARMConstantPoolValue.h"
Evan Cheng148b6a42007-07-05 21:15:40 +000019#include "ARMInstrInfo.h"
Evan Cheng7602e112008-09-02 06:52:38 +000020#include "ARMRelocations.h"
Evan Cheng148b6a42007-07-05 21:15:40 +000021#include "ARMSubtarget.h"
22#include "ARMTargetMachine.h"
Jim Grosbachbc6d8762008-10-28 18:25:49 +000023#include "llvm/Constants.h"
24#include "llvm/DerivedTypes.h"
Evan Cheng42d5ee062008-09-13 01:15:21 +000025#include "llvm/Function.h"
Evan Cheng148b6a42007-07-05 21:15:40 +000026#include "llvm/PassManager.h"
Bruno Cardoso Lopesa3f99f92009-05-30 20:51:52 +000027#include "llvm/CodeGen/JITCodeEmitter.h"
Evan Cheng057d0c32008-09-18 07:28:19 +000028#include "llvm/CodeGen/MachineConstantPool.h"
Evan Cheng148b6a42007-07-05 21:15:40 +000029#include "llvm/CodeGen/MachineFunctionPass.h"
30#include "llvm/CodeGen/MachineInstr.h"
Evan Cheng4df60f52008-11-07 09:06:08 +000031#include "llvm/CodeGen/MachineJumpTableInfo.h"
Daniel Dunbar003de662009-09-21 05:58:35 +000032#include "llvm/CodeGen/MachineModuleInfo.h"
Evan Cheng148b6a42007-07-05 21:15:40 +000033#include "llvm/CodeGen/Passes.h"
Evan Cheng148b6a42007-07-05 21:15:40 +000034#include "llvm/ADT/Statistic.h"
Evan Cheng42d5ee062008-09-13 01:15:21 +000035#include "llvm/Support/Debug.h"
Torok Edwinab7c09b2009-07-08 18:01:40 +000036#include "llvm/Support/ErrorHandling.h"
37#include "llvm/Support/raw_ostream.h"
Evan Cheng4df60f52008-11-07 09:06:08 +000038#ifndef NDEBUG
39#include <iomanip>
40#endif
Evan Cheng148b6a42007-07-05 21:15:40 +000041using namespace llvm;
42
43STATISTIC(NumEmitted, "Number of machine instructions emitted");
44
45namespace {
Bruno Cardoso Lopesa3f99f92009-05-30 20:51:52 +000046
Chris Lattner33fabd72010-02-02 21:48:51 +000047 class ARMCodeEmitter : public MachineFunctionPass {
Evan Cheng057d0c32008-09-18 07:28:19 +000048 ARMJITInfo *JTI;
49 const ARMInstrInfo *II;
50 const TargetData *TD;
Evan Cheng08669742009-09-10 01:23:53 +000051 const ARMSubtarget *Subtarget;
Evan Cheng057d0c32008-09-18 07:28:19 +000052 TargetMachine &TM;
Chris Lattner33fabd72010-02-02 21:48:51 +000053 JITCodeEmitter &MCE;
Chris Lattner16112732010-03-14 01:41:15 +000054 MachineModuleInfo *MMI;
Evan Cheng938b9d82008-10-31 19:55:13 +000055 const std::vector<MachineConstantPoolEntry> *MCPEs;
Evan Cheng4df60f52008-11-07 09:06:08 +000056 const std::vector<MachineJumpTableEntry> *MJTEs;
57 bool IsPIC;
Bob Wilson87949d42010-03-17 21:16:45 +000058
Daniel Dunbar003de662009-09-21 05:58:35 +000059 void getAnalysisUsage(AnalysisUsage &AU) const {
60 AU.addRequired<MachineModuleInfo>();
61 MachineFunctionPass::getAnalysisUsage(AU);
62 }
Bob Wilson87949d42010-03-17 21:16:45 +000063
Evan Cheng148b6a42007-07-05 21:15:40 +000064 static char ID;
Chris Lattner33fabd72010-02-02 21:48:51 +000065 public:
66 ARMCodeEmitter(TargetMachine &tm, JITCodeEmitter &mce)
Dan Gohman3fb150a2010-04-17 17:42:52 +000067 : MachineFunctionPass(&ID), JTI(0),
68 II((const ARMInstrInfo *)tm.getInstrInfo()),
Chris Lattner33fabd72010-02-02 21:48:51 +000069 TD(tm.getTargetData()), TM(tm),
70 MCE(mce), MCPEs(0), MJTEs(0),
71 IsPIC(TM.getRelocationModel() == Reloc::PIC_) {}
Bob Wilson87949d42010-03-17 21:16:45 +000072
Chris Lattner33fabd72010-02-02 21:48:51 +000073 /// getBinaryCodeForInstr - This function, generated by the
74 /// CodeEmitterGenerator using TableGen, produces the binary encoding for
75 /// machine instructions.
76 unsigned getBinaryCodeForInstr(const MachineInstr &MI);
Evan Cheng148b6a42007-07-05 21:15:40 +000077
78 bool runOnMachineFunction(MachineFunction &MF);
79
80 virtual const char *getPassName() const {
81 return "ARM Machine Code Emitter";
82 }
83
84 void emitInstruction(const MachineInstr &MI);
Evan Cheng7602e112008-09-02 06:52:38 +000085
86 private:
Evan Cheng057d0c32008-09-18 07:28:19 +000087
Evan Cheng83b5cf02008-11-05 23:22:34 +000088 void emitWordLE(unsigned Binary);
Evan Chengcb5201f2008-11-11 22:19:31 +000089 void emitDWordLE(uint64_t Binary);
Evan Cheng057d0c32008-09-18 07:28:19 +000090 void emitConstPoolInstruction(const MachineInstr &MI);
Zonr Changf86399b2010-05-25 08:42:45 +000091 void emitMOVi32immInstruction(const MachineInstr &MI);
Evan Cheng90922132008-11-06 02:25:39 +000092 void emitMOVi2piecesInstruction(const MachineInstr &MI);
Evan Cheng4df60f52008-11-07 09:06:08 +000093 void emitLEApcrelJTInstruction(const MachineInstr &MI);
Evan Chenga9562552008-11-14 20:09:11 +000094 void emitPseudoMoveInstruction(const MachineInstr &MI);
Evan Cheng83b5cf02008-11-05 23:22:34 +000095 void addPCLabel(unsigned LabelID);
Evan Cheng057d0c32008-09-18 07:28:19 +000096 void emitPseudoInstruction(const MachineInstr &MI);
Evan Cheng5f1db7b2008-09-12 22:01:15 +000097 unsigned getMachineSoRegOpValue(const MachineInstr &MI,
Evan Cheng49a9f292008-09-12 22:45:55 +000098 const TargetInstrDesc &TID,
Evan Chengeb4ed4b2008-10-31 19:10:44 +000099 const MachineOperand &MO,
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000100 unsigned OpIdx);
101
Evan Cheng90922132008-11-06 02:25:39 +0000102 unsigned getMachineSoImmOpValue(unsigned SoImm);
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000103
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +0000104 unsigned getAddrModeSBit(const MachineInstr &MI,
105 const TargetInstrDesc &TID) const;
Evan Cheng49a9f292008-09-12 22:45:55 +0000106
Evan Cheng83b5cf02008-11-05 23:22:34 +0000107 void emitDataProcessingInstruction(const MachineInstr &MI,
Evan Cheng437c1732008-11-07 22:30:53 +0000108 unsigned ImplicitRd = 0,
Evan Cheng83b5cf02008-11-05 23:22:34 +0000109 unsigned ImplicitRn = 0);
Evan Cheng7602e112008-09-02 06:52:38 +0000110
Evan Cheng83b5cf02008-11-05 23:22:34 +0000111 void emitLoadStoreInstruction(const MachineInstr &MI,
Evan Cheng4df60f52008-11-07 09:06:08 +0000112 unsigned ImplicitRd = 0,
Evan Cheng83b5cf02008-11-05 23:22:34 +0000113 unsigned ImplicitRn = 0);
Evan Chengedda31c2008-11-05 18:35:52 +0000114
Evan Cheng83b5cf02008-11-05 23:22:34 +0000115 void emitMiscLoadStoreInstruction(const MachineInstr &MI,
116 unsigned ImplicitRn = 0);
Evan Chengedda31c2008-11-05 18:35:52 +0000117
118 void emitLoadStoreMultipleInstruction(const MachineInstr &MI);
119
Evan Chengfbc9d412008-11-06 01:21:28 +0000120 void emitMulFrmInstruction(const MachineInstr &MI);
Evan Chengedda31c2008-11-05 18:35:52 +0000121
Evan Cheng97f48c32008-11-06 22:15:19 +0000122 void emitExtendInstruction(const MachineInstr &MI);
123
Evan Cheng8b59db32008-11-07 01:41:35 +0000124 void emitMiscArithInstruction(const MachineInstr &MI);
125
Evan Chengedda31c2008-11-05 18:35:52 +0000126 void emitBranchInstruction(const MachineInstr &MI);
127
Evan Cheng437c1732008-11-07 22:30:53 +0000128 void emitInlineJumpTable(unsigned JTIndex);
Evan Cheng4df60f52008-11-07 09:06:08 +0000129
Evan Chengedda31c2008-11-05 18:35:52 +0000130 void emitMiscBranchInstruction(const MachineInstr &MI);
Evan Cheng7602e112008-09-02 06:52:38 +0000131
Evan Cheng96581d32008-11-11 02:11:05 +0000132 void emitVFPArithInstruction(const MachineInstr &MI);
133
Evan Cheng78be83d2008-11-11 19:40:26 +0000134 void emitVFPConversionInstruction(const MachineInstr &MI);
135
Evan Chengcd8e66a2008-11-11 21:48:44 +0000136 void emitVFPLoadStoreInstruction(const MachineInstr &MI);
137
138 void emitVFPLoadStoreMultipleInstruction(const MachineInstr &MI);
139
140 void emitMiscInstruction(const MachineInstr &MI);
141
Evan Cheng7602e112008-09-02 06:52:38 +0000142 /// getMachineOpValue - Return binary encoding of operand. If the machine
143 /// operand requires relocation, record the relocation and return zero.
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000144 unsigned getMachineOpValue(const MachineInstr &MI,const MachineOperand &MO);
Evan Cheng7602e112008-09-02 06:52:38 +0000145 unsigned getMachineOpValue(const MachineInstr &MI, unsigned OpIdx) {
146 return getMachineOpValue(MI, MI.getOperand(OpIdx));
147 }
Evan Cheng7602e112008-09-02 06:52:38 +0000148
Shih-wei Liao5170b712010-05-26 00:02:28 +0000149 /// getMovi32Value - Return binary encoding of operand for movw/movt. If the
Zonr Changf86399b2010-05-25 08:42:45 +0000150 /// machine operand requires relocation, record the relocation and return zero.
Shih-wei Liao5170b712010-05-26 00:02:28 +0000151 unsigned getMovi32Value(const MachineInstr &MI,const MachineOperand &MO,
Zonr Changf86399b2010-05-25 08:42:45 +0000152 unsigned Reloc);
Shih-wei Liao5170b712010-05-26 00:02:28 +0000153 unsigned getMovi32Value(const MachineInstr &MI, unsigned OpIdx,
Zonr Changf86399b2010-05-25 08:42:45 +0000154 unsigned Reloc) {
155 return getMovi32Value(MI, MI.getOperand(OpIdx), Reloc);
156 }
157
Evan Cheng83b5cf02008-11-05 23:22:34 +0000158 /// getShiftOp - Return the shift opcode (bit[6:5]) of the immediate value.
Evan Cheng7602e112008-09-02 06:52:38 +0000159 ///
Evan Cheng83b5cf02008-11-05 23:22:34 +0000160 unsigned getShiftOp(unsigned Imm) const ;
Evan Cheng7602e112008-09-02 06:52:38 +0000161
162 /// Routines that handle operands which add machine relocations which are
Evan Cheng437c1732008-11-07 22:30:53 +0000163 /// fixed up by the relocation stage.
Dan Gohman46510a72010-04-15 01:51:59 +0000164 void emitGlobalAddress(const GlobalValue *GV, unsigned Reloc,
Jeffrey Yasskin2d274412009-11-07 08:51:52 +0000165 bool MayNeedFarStub, bool Indirect,
166 intptr_t ACPV = 0);
Evan Cheng0ff94f72007-08-07 01:37:15 +0000167 void emitExternalSymbolAddress(const char *ES, unsigned Reloc);
Evan Cheng437c1732008-11-07 22:30:53 +0000168 void emitConstPoolAddress(unsigned CPI, unsigned Reloc);
169 void emitJumpTableAddress(unsigned JTIndex, unsigned Reloc);
170 void emitMachineBasicBlock(MachineBasicBlock *BB, unsigned Reloc,
171 intptr_t JTBase = 0);
Evan Cheng148b6a42007-07-05 21:15:40 +0000172 };
Evan Cheng148b6a42007-07-05 21:15:40 +0000173}
174
Chris Lattner33fabd72010-02-02 21:48:51 +0000175char ARMCodeEmitter::ID = 0;
176
Bob Wilson87949d42010-03-17 21:16:45 +0000177/// createARMJITCodeEmitterPass - Return a pass that emits the collected ARM
Chris Lattnere0faa542010-02-02 21:38:59 +0000178/// code to the specified MCE object.
Bruno Cardoso Lopesac57e6e2009-07-06 05:09:34 +0000179FunctionPass *llvm::createARMJITCodeEmitterPass(ARMBaseTargetMachine &TM,
180 JITCodeEmitter &JCE) {
Chris Lattner33fabd72010-02-02 21:48:51 +0000181 return new ARMCodeEmitter(TM, JCE);
Evan Cheng148b6a42007-07-05 21:15:40 +0000182}
Bruno Cardoso Lopesa3f99f92009-05-30 20:51:52 +0000183
Chris Lattner33fabd72010-02-02 21:48:51 +0000184bool ARMCodeEmitter::runOnMachineFunction(MachineFunction &MF) {
Evan Cheng148b6a42007-07-05 21:15:40 +0000185 assert((MF.getTarget().getRelocationModel() != Reloc::Default ||
186 MF.getTarget().getRelocationModel() != Reloc::Static) &&
187 "JIT relocation model must be set to static or default!");
Dan Gohman3fb150a2010-04-17 17:42:52 +0000188 JTI = ((ARMTargetMachine &)MF.getTarget()).getJITInfo();
189 II = ((const ARMTargetMachine &)MF.getTarget()).getInstrInfo();
190 TD = ((const ARMTargetMachine &)MF.getTarget()).getTargetData();
Evan Cheng08669742009-09-10 01:23:53 +0000191 Subtarget = &TM.getSubtarget<ARMSubtarget>();
Evan Cheng938b9d82008-10-31 19:55:13 +0000192 MCPEs = &MF.getConstantPool()->getConstants();
Chris Lattnerb1e80392010-01-25 23:22:00 +0000193 MJTEs = 0;
194 if (MF.getJumpTableInfo()) MJTEs = &MF.getJumpTableInfo()->getJumpTables();
Evan Cheng4df60f52008-11-07 09:06:08 +0000195 IsPIC = TM.getRelocationModel() == Reloc::PIC_;
Evan Cheng3cc82232008-11-08 07:38:22 +0000196 JTI->Initialize(MF, IsPIC);
Chris Lattner16112732010-03-14 01:41:15 +0000197 MMI = &getAnalysis<MachineModuleInfo>();
198 MCE.setModuleInfo(MMI);
Evan Cheng148b6a42007-07-05 21:15:40 +0000199
200 do {
Jim Grosbach764ab522009-08-11 15:33:49 +0000201 DEBUG(errs() << "JITTing function '"
Daniel Dunbarce63ffb2009-07-25 00:23:56 +0000202 << MF.getFunction()->getName() << "'\n");
Evan Cheng148b6a42007-07-05 21:15:40 +0000203 MCE.startFunction(MF);
Jim Grosbach764ab522009-08-11 15:33:49 +0000204 for (MachineFunction::iterator MBB = MF.begin(), E = MF.end();
Evan Cheng148b6a42007-07-05 21:15:40 +0000205 MBB != E; ++MBB) {
206 MCE.StartMachineBasicBlock(MBB);
207 for (MachineBasicBlock::const_iterator I = MBB->begin(), E = MBB->end();
208 I != E; ++I)
209 emitInstruction(*I);
210 }
211 } while (MCE.finishFunction(MF));
212
213 return false;
214}
215
Evan Cheng83b5cf02008-11-05 23:22:34 +0000216/// getShiftOp - Return the shift opcode (bit[6:5]) of the immediate value.
Evan Cheng7602e112008-09-02 06:52:38 +0000217///
Chris Lattner33fabd72010-02-02 21:48:51 +0000218unsigned ARMCodeEmitter::getShiftOp(unsigned Imm) const {
Evan Cheng83b5cf02008-11-05 23:22:34 +0000219 switch (ARM_AM::getAM2ShiftOpc(Imm)) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000220 default: llvm_unreachable("Unknown shift opc!");
Evan Cheng7602e112008-09-02 06:52:38 +0000221 case ARM_AM::asr: return 2;
222 case ARM_AM::lsl: return 0;
223 case ARM_AM::lsr: return 1;
Evan Cheng0ff94f72007-08-07 01:37:15 +0000224 case ARM_AM::ror:
Evan Cheng7602e112008-09-02 06:52:38 +0000225 case ARM_AM::rrx: return 3;
Evan Cheng0ff94f72007-08-07 01:37:15 +0000226 }
Evan Cheng7602e112008-09-02 06:52:38 +0000227 return 0;
Evan Cheng0ff94f72007-08-07 01:37:15 +0000228}
229
Shih-wei Liao5170b712010-05-26 00:02:28 +0000230/// getMovi32Value - Return binary encoding of operand for movw/movt. If the
Zonr Changf86399b2010-05-25 08:42:45 +0000231/// machine operand requires relocation, record the relocation and return zero.
232unsigned ARMCodeEmitter::getMovi32Value(const MachineInstr &MI,
Shih-wei Liao5170b712010-05-26 00:02:28 +0000233 const MachineOperand &MO,
Zonr Changf86399b2010-05-25 08:42:45 +0000234 unsigned Reloc) {
Shih-wei Liao5170b712010-05-26 00:02:28 +0000235 assert(((Reloc == ARM::reloc_arm_movt) || (Reloc == ARM::reloc_arm_movw))
Zonr Changf86399b2010-05-25 08:42:45 +0000236 && "Relocation to this function should be for movt or movw");
237
238 if (MO.isImm())
239 return static_cast<unsigned>(MO.getImm());
240 else if (MO.isGlobal())
241 emitGlobalAddress(MO.getGlobal(), Reloc, true, false);
242 else if (MO.isSymbol())
243 emitExternalSymbolAddress(MO.getSymbolName(), Reloc);
244 else if (MO.isMBB())
245 emitMachineBasicBlock(MO.getMBB(), Reloc);
246 else {
247#ifndef NDEBUG
248 errs() << MO;
249#endif
250 llvm_unreachable("Unsupported operand type for movw/movt");
251 }
252 return 0;
253}
254
Evan Cheng7602e112008-09-02 06:52:38 +0000255/// getMachineOpValue - Return binary encoding of operand. If the machine
256/// operand requires relocation, record the relocation and return zero.
Chris Lattner33fabd72010-02-02 21:48:51 +0000257unsigned ARMCodeEmitter::getMachineOpValue(const MachineInstr &MI,
258 const MachineOperand &MO) {
Dan Gohmand735b802008-10-03 15:45:36 +0000259 if (MO.isReg())
Evan Cheng7602e112008-09-02 06:52:38 +0000260 return ARMRegisterInfo::getRegisterNumbering(MO.getReg());
Dan Gohmand735b802008-10-03 15:45:36 +0000261 else if (MO.isImm())
Evan Cheng7602e112008-09-02 06:52:38 +0000262 return static_cast<unsigned>(MO.getImm());
Dan Gohmand735b802008-10-03 15:45:36 +0000263 else if (MO.isGlobal())
Evan Cheng08669742009-09-10 01:23:53 +0000264 emitGlobalAddress(MO.getGlobal(), ARM::reloc_arm_branch, true, false);
Dan Gohmand735b802008-10-03 15:45:36 +0000265 else if (MO.isSymbol())
Evan Cheng10332512008-11-08 07:22:33 +0000266 emitExternalSymbolAddress(MO.getSymbolName(), ARM::reloc_arm_branch);
Evan Cheng580c0df2008-11-12 01:02:24 +0000267 else if (MO.isCPI()) {
268 const TargetInstrDesc &TID = MI.getDesc();
269 // For VFP load, the immediate offset is multiplied by 4.
270 unsigned Reloc = ((TID.TSFlags & ARMII::FormMask) == ARMII::VFPLdStFrm)
271 ? ARM::reloc_arm_vfp_cp_entry : ARM::reloc_arm_cp_entry;
272 emitConstPoolAddress(MO.getIndex(), Reloc);
273 } else if (MO.isJTI())
Chris Lattner8aa797a2007-12-30 23:10:15 +0000274 emitJumpTableAddress(MO.getIndex(), ARM::reloc_arm_relative);
Dan Gohmand735b802008-10-03 15:45:36 +0000275 else if (MO.isMBB())
Evan Cheng4df60f52008-11-07 09:06:08 +0000276 emitMachineBasicBlock(MO.getMBB(), ARM::reloc_arm_branch);
Evan Cheng2aa0e642008-09-13 01:55:59 +0000277 else {
Torok Edwindac237e2009-07-08 20:53:28 +0000278#ifndef NDEBUG
Chris Lattner705e07f2009-08-23 03:41:05 +0000279 errs() << MO;
Torok Edwindac237e2009-07-08 20:53:28 +0000280#endif
Torok Edwinc23197a2009-07-14 16:55:14 +0000281 llvm_unreachable(0);
Evan Cheng2aa0e642008-09-13 01:55:59 +0000282 }
Evan Cheng7602e112008-09-02 06:52:38 +0000283 return 0;
Evan Cheng0ff94f72007-08-07 01:37:15 +0000284}
285
Evan Cheng057d0c32008-09-18 07:28:19 +0000286/// emitGlobalAddress - Emit the specified address to the code stream.
Evan Cheng0ff94f72007-08-07 01:37:15 +0000287///
Dan Gohman46510a72010-04-15 01:51:59 +0000288void ARMCodeEmitter::emitGlobalAddress(const GlobalValue *GV, unsigned Reloc,
Chris Lattner33fabd72010-02-02 21:48:51 +0000289 bool MayNeedFarStub, bool Indirect,
290 intptr_t ACPV) {
Evan Cheng08669742009-09-10 01:23:53 +0000291 MachineRelocation MR = Indirect
292 ? MachineRelocation::getIndirectSymbol(MCE.getCurrentPCOffset(), Reloc,
Dan Gohman46510a72010-04-15 01:51:59 +0000293 const_cast<GlobalValue *>(GV),
294 ACPV, MayNeedFarStub)
Evan Cheng08669742009-09-10 01:23:53 +0000295 : MachineRelocation::getGV(MCE.getCurrentPCOffset(), Reloc,
Dan Gohman46510a72010-04-15 01:51:59 +0000296 const_cast<GlobalValue *>(GV), ACPV,
297 MayNeedFarStub);
Evan Cheng08669742009-09-10 01:23:53 +0000298 MCE.addRelocation(MR);
Evan Cheng0ff94f72007-08-07 01:37:15 +0000299}
300
301/// emitExternalSymbolAddress - Arrange for the address of an external symbol to
302/// be emitted to the current location in the function, and allow it to be PC
303/// relative.
Chris Lattner33fabd72010-02-02 21:48:51 +0000304void ARMCodeEmitter::emitExternalSymbolAddress(const char *ES, unsigned Reloc) {
Evan Cheng0ff94f72007-08-07 01:37:15 +0000305 MCE.addRelocation(MachineRelocation::getExtSym(MCE.getCurrentPCOffset(),
306 Reloc, ES));
307}
308
309/// emitConstPoolAddress - Arrange for the address of an constant pool
310/// to be emitted to the current location in the function, and allow it to be PC
311/// relative.
Chris Lattner33fabd72010-02-02 21:48:51 +0000312void ARMCodeEmitter::emitConstPoolAddress(unsigned CPI, unsigned Reloc) {
Evan Cheng0f282432008-10-29 23:55:43 +0000313 // Tell JIT emitter we'll resolve the address.
Evan Cheng0ff94f72007-08-07 01:37:15 +0000314 MCE.addRelocation(MachineRelocation::getConstPool(MCE.getCurrentPCOffset(),
Evan Cheng437c1732008-11-07 22:30:53 +0000315 Reloc, CPI, 0, true));
Evan Cheng0ff94f72007-08-07 01:37:15 +0000316}
317
318/// emitJumpTableAddress - Arrange for the address of a jump table to
319/// be emitted to the current location in the function, and allow it to be PC
320/// relative.
Chris Lattner33fabd72010-02-02 21:48:51 +0000321void ARMCodeEmitter::emitJumpTableAddress(unsigned JTIndex, unsigned Reloc) {
Evan Cheng0ff94f72007-08-07 01:37:15 +0000322 MCE.addRelocation(MachineRelocation::getJumpTable(MCE.getCurrentPCOffset(),
Evan Cheng437c1732008-11-07 22:30:53 +0000323 Reloc, JTIndex, 0, true));
Evan Cheng0ff94f72007-08-07 01:37:15 +0000324}
325
Raul Herbster9c1a3822007-08-30 23:29:26 +0000326/// emitMachineBasicBlock - Emit the specified address basic block.
Chris Lattner33fabd72010-02-02 21:48:51 +0000327void ARMCodeEmitter::emitMachineBasicBlock(MachineBasicBlock *BB,
328 unsigned Reloc, intptr_t JTBase) {
Raul Herbster9c1a3822007-08-30 23:29:26 +0000329 MCE.addRelocation(MachineRelocation::getBB(MCE.getCurrentPCOffset(),
Evan Cheng437c1732008-11-07 22:30:53 +0000330 Reloc, BB, JTBase));
Raul Herbster9c1a3822007-08-30 23:29:26 +0000331}
Evan Cheng0ff94f72007-08-07 01:37:15 +0000332
Chris Lattner33fabd72010-02-02 21:48:51 +0000333void ARMCodeEmitter::emitWordLE(unsigned Binary) {
Chris Lattner893e1c92009-08-23 06:49:22 +0000334 DEBUG(errs() << " 0x";
335 errs().write_hex(Binary) << "\n");
Evan Cheng83b5cf02008-11-05 23:22:34 +0000336 MCE.emitWordLE(Binary);
337}
338
Chris Lattner33fabd72010-02-02 21:48:51 +0000339void ARMCodeEmitter::emitDWordLE(uint64_t Binary) {
Chris Lattner893e1c92009-08-23 06:49:22 +0000340 DEBUG(errs() << " 0x";
341 errs().write_hex(Binary) << "\n");
Evan Chengcb5201f2008-11-11 22:19:31 +0000342 MCE.emitDWordLE(Binary);
343}
344
Chris Lattner33fabd72010-02-02 21:48:51 +0000345void ARMCodeEmitter::emitInstruction(const MachineInstr &MI) {
Chris Lattner705e07f2009-08-23 03:41:05 +0000346 DEBUG(errs() << "JIT: " << (void*)MCE.getCurrentPCValue() << ":\t" << MI);
Evan Cheng42d5ee062008-09-13 01:15:21 +0000347
Devang Patelaf0e2722009-10-06 02:19:11 +0000348 MCE.processDebugLoc(MI.getDebugLoc(), true);
Jeffrey Yasskin75402822009-07-17 18:49:39 +0000349
Evan Cheng148b6a42007-07-05 21:15:40 +0000350 NumEmitted++; // Keep track of the # of mi's emitted
Evan Chengedda31c2008-11-05 18:35:52 +0000351 switch (MI.getDesc().TSFlags & ARMII::FormMask) {
Evan Chengffa6d962008-11-13 23:36:57 +0000352 default: {
Torok Edwinc23197a2009-07-14 16:55:14 +0000353 llvm_unreachable("Unhandled instruction encoding format!");
Evan Chengedda31c2008-11-05 18:35:52 +0000354 break;
Evan Chengffa6d962008-11-13 23:36:57 +0000355 }
Evan Chengedda31c2008-11-05 18:35:52 +0000356 case ARMII::Pseudo:
Evan Cheng057d0c32008-09-18 07:28:19 +0000357 emitPseudoInstruction(MI);
Evan Chengedda31c2008-11-05 18:35:52 +0000358 break;
359 case ARMII::DPFrm:
360 case ARMII::DPSoRegFrm:
361 emitDataProcessingInstruction(MI);
362 break;
Evan Cheng148cad82008-11-13 07:34:59 +0000363 case ARMII::LdFrm:
364 case ARMII::StFrm:
Evan Chengedda31c2008-11-05 18:35:52 +0000365 emitLoadStoreInstruction(MI);
366 break;
Evan Cheng148cad82008-11-13 07:34:59 +0000367 case ARMII::LdMiscFrm:
368 case ARMII::StMiscFrm:
Evan Chengedda31c2008-11-05 18:35:52 +0000369 emitMiscLoadStoreInstruction(MI);
370 break;
Evan Cheng3c4a4ff2008-11-12 07:18:38 +0000371 case ARMII::LdStMulFrm:
Evan Chengedda31c2008-11-05 18:35:52 +0000372 emitLoadStoreMultipleInstruction(MI);
373 break;
Evan Chengfbc9d412008-11-06 01:21:28 +0000374 case ARMII::MulFrm:
375 emitMulFrmInstruction(MI);
Evan Chengedda31c2008-11-05 18:35:52 +0000376 break;
Evan Cheng97f48c32008-11-06 22:15:19 +0000377 case ARMII::ExtFrm:
378 emitExtendInstruction(MI);
379 break;
Evan Cheng8b59db32008-11-07 01:41:35 +0000380 case ARMII::ArithMiscFrm:
381 emitMiscArithInstruction(MI);
382 break;
Evan Cheng12c3a532008-11-06 17:48:05 +0000383 case ARMII::BrFrm:
Evan Chengedda31c2008-11-05 18:35:52 +0000384 emitBranchInstruction(MI);
385 break;
Evan Cheng12c3a532008-11-06 17:48:05 +0000386 case ARMII::BrMiscFrm:
Evan Chengedda31c2008-11-05 18:35:52 +0000387 emitMiscBranchInstruction(MI);
388 break;
Evan Cheng96581d32008-11-11 02:11:05 +0000389 // VFP instructions.
390 case ARMII::VFPUnaryFrm:
391 case ARMII::VFPBinaryFrm:
392 emitVFPArithInstruction(MI);
393 break;
Evan Cheng78be83d2008-11-11 19:40:26 +0000394 case ARMII::VFPConv1Frm:
395 case ARMII::VFPConv2Frm:
Evan Cheng0a0ab132008-11-11 22:46:12 +0000396 case ARMII::VFPConv3Frm:
Evan Cheng80a11982008-11-12 06:41:41 +0000397 case ARMII::VFPConv4Frm:
398 case ARMII::VFPConv5Frm:
Evan Cheng78be83d2008-11-11 19:40:26 +0000399 emitVFPConversionInstruction(MI);
400 break;
Evan Chengcd8e66a2008-11-11 21:48:44 +0000401 case ARMII::VFPLdStFrm:
402 emitVFPLoadStoreInstruction(MI);
403 break;
404 case ARMII::VFPLdStMulFrm:
405 emitVFPLoadStoreMultipleInstruction(MI);
406 break;
407 case ARMII::VFPMiscFrm:
408 emitMiscInstruction(MI);
409 break;
Evan Chengedda31c2008-11-05 18:35:52 +0000410 }
Devang Patelaf0e2722009-10-06 02:19:11 +0000411 MCE.processDebugLoc(MI.getDebugLoc(), false);
Evan Cheng0ff94f72007-08-07 01:37:15 +0000412}
413
Chris Lattner33fabd72010-02-02 21:48:51 +0000414void ARMCodeEmitter::emitConstPoolInstruction(const MachineInstr &MI) {
Evan Cheng437c1732008-11-07 22:30:53 +0000415 unsigned CPI = MI.getOperand(0).getImm(); // CP instruction index.
416 unsigned CPIndex = MI.getOperand(1).getIndex(); // Actual cp entry index.
Evan Cheng938b9d82008-10-31 19:55:13 +0000417 const MachineConstantPoolEntry &MCPE = (*MCPEs)[CPIndex];
Jim Grosbach764ab522009-08-11 15:33:49 +0000418
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000419 // Remember the CONSTPOOL_ENTRY address for later relocation.
420 JTI->addConstantPoolEntryAddr(CPI, MCE.getCurrentPCValue());
421
422 // Emit constpool island entry. In most cases, the actual values will be
423 // resolved and relocated after code emission.
424 if (MCPE.isMachineConstantPoolEntry()) {
425 ARMConstantPoolValue *ACPV =
426 static_cast<ARMConstantPoolValue*>(MCPE.Val.MachineCPVal);
427
Chris Lattner705e07f2009-08-23 03:41:05 +0000428 DEBUG(errs() << " ** ARM constant pool #" << CPI << " @ "
429 << (void*)MCE.getCurrentPCValue() << " " << *ACPV << '\n');
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000430
Bob Wilson28989a82009-11-02 16:59:06 +0000431 assert(ACPV->isGlobalValue() && "unsupported constant pool value");
Dan Gohman46510a72010-04-15 01:51:59 +0000432 const GlobalValue *GV = ACPV->getGV();
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000433 if (GV) {
Evan Cheng08669742009-09-10 01:23:53 +0000434 Reloc::Model RelocM = TM.getRelocationModel();
Evan Chenge4e4ed32009-08-28 23:18:09 +0000435 emitGlobalAddress(GV, ARM::reloc_arm_machine_cp_entry,
Evan Cheng08669742009-09-10 01:23:53 +0000436 isa<Function>(GV),
437 Subtarget->GVIsIndirectSymbol(GV, RelocM),
438 (intptr_t)ACPV);
Evan Cheng25e04782008-11-04 00:50:32 +0000439 } else {
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000440 emitExternalSymbolAddress(ACPV->getSymbol(), ARM::reloc_arm_absolute);
441 }
Evan Cheng83b5cf02008-11-05 23:22:34 +0000442 emitWordLE(0);
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000443 } else {
Dan Gohman46510a72010-04-15 01:51:59 +0000444 const Constant *CV = MCPE.Val.ConstVal;
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000445
Daniel Dunbarce63ffb2009-07-25 00:23:56 +0000446 DEBUG({
447 errs() << " ** Constant pool #" << CPI << " @ "
448 << (void*)MCE.getCurrentPCValue() << " ";
449 if (const Function *F = dyn_cast<Function>(CV))
450 errs() << F->getName();
451 else
452 errs() << *CV;
453 errs() << '\n';
454 });
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000455
Dan Gohman46510a72010-04-15 01:51:59 +0000456 if (const GlobalValue *GV = dyn_cast<GlobalValue>(CV)) {
Evan Cheng08669742009-09-10 01:23:53 +0000457 emitGlobalAddress(GV, ARM::reloc_arm_absolute, isa<Function>(GV), false);
Evan Cheng83b5cf02008-11-05 23:22:34 +0000458 emitWordLE(0);
Evan Chengcb5201f2008-11-11 22:19:31 +0000459 } else if (const ConstantInt *CI = dyn_cast<ConstantInt>(CV)) {
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000460 uint32_t Val = *(uint32_t*)CI->getValue().getRawData();
Evan Cheng83b5cf02008-11-05 23:22:34 +0000461 emitWordLE(Val);
Evan Chengcb5201f2008-11-11 22:19:31 +0000462 } else if (const ConstantFP *CFP = dyn_cast<ConstantFP>(CV)) {
Chris Lattnercf0fe8d2009-10-05 05:54:46 +0000463 if (CFP->getType()->isFloatTy())
Evan Chengcb5201f2008-11-11 22:19:31 +0000464 emitWordLE(CFP->getValueAPF().bitcastToAPInt().getZExtValue());
Chris Lattnercf0fe8d2009-10-05 05:54:46 +0000465 else if (CFP->getType()->isDoubleTy())
Evan Chengcb5201f2008-11-11 22:19:31 +0000466 emitDWordLE(CFP->getValueAPF().bitcastToAPInt().getZExtValue());
467 else {
Torok Edwinc23197a2009-07-14 16:55:14 +0000468 llvm_unreachable("Unable to handle this constantpool entry!");
Evan Chengcb5201f2008-11-11 22:19:31 +0000469 }
470 } else {
Torok Edwinc23197a2009-07-14 16:55:14 +0000471 llvm_unreachable("Unable to handle this constantpool entry!");
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000472 }
473 }
474}
475
Zonr Changf86399b2010-05-25 08:42:45 +0000476void ARMCodeEmitter::emitMOVi32immInstruction(const MachineInstr &MI) {
477 const MachineOperand &MO0 = MI.getOperand(0);
478 const MachineOperand &MO1 = MI.getOperand(1);
479
480 // Emit the 'movw' instruction.
481 unsigned Binary = 0x30 << 20; // mov: Insts{27-20} = 0b00110000
482
483 unsigned Lo16 = getMovi32Value(MI, MO1, ARM::reloc_arm_movw) & 0xFFFF;
484
485 // Set the conditional execution predicate.
486 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
487
488 // Encode Rd.
489 Binary |= getMachineOpValue(MI, MO0) << ARMII::RegRdShift;
490
491 // Encode imm16 as imm4:imm12
492 Binary |= Lo16 & 0xFFF; // Insts{11-0} = imm12
493 Binary |= ((Lo16 >> 12) & 0xF) << 16; // Insts{19-16} = imm4
494 emitWordLE(Binary);
495
496 unsigned Hi16 = getMovi32Value(MI, MO1, ARM::reloc_arm_movt) >> 16;
497 // Emit the 'movt' instruction.
498 Binary = 0x34 << 20; // movt: Insts{27-20} = 0b00110100
499
500 // Set the conditional execution predicate.
501 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
502
503 // Encode Rd.
504 Binary |= getMachineOpValue(MI, MO0) << ARMII::RegRdShift;
505
506 // Encode imm16 as imm4:imm1, same as movw above.
507 Binary |= Hi16 & 0xFFF;
508 Binary |= ((Hi16 >> 12) & 0xF) << 16;
509 emitWordLE(Binary);
510}
511
Chris Lattner33fabd72010-02-02 21:48:51 +0000512void ARMCodeEmitter::emitMOVi2piecesInstruction(const MachineInstr &MI) {
Evan Cheng90922132008-11-06 02:25:39 +0000513 const MachineOperand &MO0 = MI.getOperand(0);
514 const MachineOperand &MO1 = MI.getOperand(1);
Bob Wilson5265a122010-03-11 00:46:22 +0000515 assert(MO1.isImm() && ARM_AM::isSOImmTwoPartVal(MO1.getImm()) &&
516 "Not a valid so_imm value!");
Evan Cheng90922132008-11-06 02:25:39 +0000517 unsigned V1 = ARM_AM::getSOImmTwoPartFirst(MO1.getImm());
518 unsigned V2 = ARM_AM::getSOImmTwoPartSecond(MO1.getImm());
519
520 // Emit the 'mov' instruction.
521 unsigned Binary = 0xd << 21; // mov: Insts{24-21} = 0b1101
522
523 // Set the conditional execution predicate.
Evan Cheng97f48c32008-11-06 22:15:19 +0000524 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
Evan Cheng90922132008-11-06 02:25:39 +0000525
526 // Encode Rd.
527 Binary |= getMachineOpValue(MI, MO0) << ARMII::RegRdShift;
528
529 // Encode so_imm.
530 // Set bit I(25) to identify this is the immediate form of <shifter_op>
531 Binary |= 1 << ARMII::I_BitShift;
Evan Chenge7cbe412009-07-08 21:03:57 +0000532 Binary |= getMachineSoImmOpValue(V1);
Evan Cheng90922132008-11-06 02:25:39 +0000533 emitWordLE(Binary);
534
535 // Now the 'orr' instruction.
536 Binary = 0xc << 21; // orr: Insts{24-21} = 0b1100
537
538 // Set the conditional execution predicate.
Evan Cheng97f48c32008-11-06 22:15:19 +0000539 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
Evan Cheng90922132008-11-06 02:25:39 +0000540
541 // Encode Rd.
542 Binary |= getMachineOpValue(MI, MO0) << ARMII::RegRdShift;
543
544 // Encode Rn.
545 Binary |= getMachineOpValue(MI, MO0) << ARMII::RegRnShift;
546
547 // Encode so_imm.
548 // Set bit I(25) to identify this is the immediate form of <shifter_op>
549 Binary |= 1 << ARMII::I_BitShift;
Evan Chenge7cbe412009-07-08 21:03:57 +0000550 Binary |= getMachineSoImmOpValue(V2);
Evan Cheng90922132008-11-06 02:25:39 +0000551 emitWordLE(Binary);
552}
553
Chris Lattner33fabd72010-02-02 21:48:51 +0000554void ARMCodeEmitter::emitLEApcrelJTInstruction(const MachineInstr &MI) {
Evan Cheng4df60f52008-11-07 09:06:08 +0000555 // It's basically add r, pc, (LJTI - $+8)
Jim Grosbach764ab522009-08-11 15:33:49 +0000556
Evan Cheng4df60f52008-11-07 09:06:08 +0000557 const TargetInstrDesc &TID = MI.getDesc();
558
559 // Emit the 'add' instruction.
560 unsigned Binary = 0x4 << 21; // add: Insts{24-31} = 0b0100
561
562 // Set the conditional execution predicate
563 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
564
565 // Encode S bit if MI modifies CPSR.
566 Binary |= getAddrModeSBit(MI, TID);
567
568 // Encode Rd.
569 Binary |= getMachineOpValue(MI, 0) << ARMII::RegRdShift;
570
571 // Encode Rn which is PC.
572 Binary |= ARMRegisterInfo::getRegisterNumbering(ARM::PC) << ARMII::RegRnShift;
573
574 // Encode the displacement.
Evan Cheng4df60f52008-11-07 09:06:08 +0000575 Binary |= 1 << ARMII::I_BitShift;
576 emitJumpTableAddress(MI.getOperand(1).getIndex(), ARM::reloc_arm_jt_base);
577
578 emitWordLE(Binary);
579}
580
Chris Lattner33fabd72010-02-02 21:48:51 +0000581void ARMCodeEmitter::emitPseudoMoveInstruction(const MachineInstr &MI) {
Evan Chenga9562552008-11-14 20:09:11 +0000582 unsigned Opcode = MI.getDesc().Opcode;
583
584 // Part of binary is determined by TableGn.
585 unsigned Binary = getBinaryCodeForInstr(MI);
586
587 // Set the conditional execution predicate
588 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
589
590 // Encode S bit if MI modifies CPSR.
591 if (Opcode == ARM::MOVsrl_flag || Opcode == ARM::MOVsra_flag)
592 Binary |= 1 << ARMII::S_BitShift;
593
594 // Encode register def if there is one.
595 Binary |= getMachineOpValue(MI, 0) << ARMII::RegRdShift;
596
597 // Encode the shift operation.
598 switch (Opcode) {
599 default: break;
600 case ARM::MOVrx:
601 // rrx
602 Binary |= 0x6 << 4;
603 break;
604 case ARM::MOVsrl_flag:
605 // lsr #1
606 Binary |= (0x2 << 4) | (1 << 7);
607 break;
608 case ARM::MOVsra_flag:
609 // asr #1
610 Binary |= (0x4 << 4) | (1 << 7);
611 break;
612 }
613
614 // Encode register Rm.
615 Binary |= getMachineOpValue(MI, 1);
616
617 emitWordLE(Binary);
618}
619
Chris Lattner33fabd72010-02-02 21:48:51 +0000620void ARMCodeEmitter::addPCLabel(unsigned LabelID) {
Chris Lattner893e1c92009-08-23 06:49:22 +0000621 DEBUG(errs() << " ** LPC" << LabelID << " @ "
622 << (void*)MCE.getCurrentPCValue() << '\n');
Evan Cheng83b5cf02008-11-05 23:22:34 +0000623 JTI->addPCLabelAddr(LabelID, MCE.getCurrentPCValue());
624}
625
Chris Lattner33fabd72010-02-02 21:48:51 +0000626void ARMCodeEmitter::emitPseudoInstruction(const MachineInstr &MI) {
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000627 unsigned Opcode = MI.getDesc().Opcode;
628 switch (Opcode) {
629 default:
Evan Cheng5adb66a2009-09-28 09:14:39 +0000630 llvm_unreachable("ARMCodeEmitter::emitPseudoInstruction");
Chris Lattner518bb532010-02-09 19:54:29 +0000631 case TargetOpcode::INLINEASM: {
Evan Chenge3066ab2008-11-19 23:21:33 +0000632 // We allow inline assembler nodes with empty bodies - they can
633 // implicitly define registers, which is ok for JIT.
634 if (MI.getOperand(0).getSymbolName()[0]) {
Chris Lattner75361b62010-04-07 22:58:41 +0000635 report_fatal_error("JIT does not support inline asm!");
Evan Chenge3066ab2008-11-19 23:21:33 +0000636 }
Evan Chengffa6d962008-11-13 23:36:57 +0000637 break;
638 }
Chris Lattner518bb532010-02-09 19:54:29 +0000639 case TargetOpcode::DBG_LABEL:
Chris Lattner7561d482010-03-14 02:33:54 +0000640 case TargetOpcode::EH_LABEL:
641 MCE.emitLabel(MI.getOperand(0).getMCSymbol());
642 break;
Chris Lattner518bb532010-02-09 19:54:29 +0000643 case TargetOpcode::IMPLICIT_DEF:
644 case TargetOpcode::KILL:
Evan Chengffa6d962008-11-13 23:36:57 +0000645 // Do nothing.
646 break;
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000647 case ARM::CONSTPOOL_ENTRY:
648 emitConstPoolInstruction(MI);
649 break;
650 case ARM::PICADD: {
Evan Cheng25e04782008-11-04 00:50:32 +0000651 // Remember of the address of the PC label for relocation later.
Evan Cheng83b5cf02008-11-05 23:22:34 +0000652 addPCLabel(MI.getOperand(2).getImm());
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000653 // PICADD is just an add instruction that implicitly read pc.
Evan Cheng437c1732008-11-07 22:30:53 +0000654 emitDataProcessingInstruction(MI, 0, ARM::PC);
Evan Cheng83b5cf02008-11-05 23:22:34 +0000655 break;
656 }
657 case ARM::PICLDR:
658 case ARM::PICLDRB:
659 case ARM::PICSTR:
660 case ARM::PICSTRB: {
661 // Remember of the address of the PC label for relocation later.
662 addPCLabel(MI.getOperand(2).getImm());
663 // These are just load / store instructions that implicitly read pc.
Evan Cheng4df60f52008-11-07 09:06:08 +0000664 emitLoadStoreInstruction(MI, 0, ARM::PC);
Evan Cheng83b5cf02008-11-05 23:22:34 +0000665 break;
666 }
667 case ARM::PICLDRH:
668 case ARM::PICLDRSH:
669 case ARM::PICLDRSB:
670 case ARM::PICSTRH: {
671 // Remember of the address of the PC label for relocation later.
672 addPCLabel(MI.getOperand(2).getImm());
673 // These are just load / store instructions that implicitly read pc.
674 emitMiscLoadStoreInstruction(MI, ARM::PC);
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000675 break;
676 }
Zonr Changf86399b2010-05-25 08:42:45 +0000677
678 case ARM::MOVi32imm:
679 emitMOVi32immInstruction(MI);
680 break;
681
Evan Cheng90922132008-11-06 02:25:39 +0000682 case ARM::MOVi2pieces:
683 // Two instructions to materialize a constant.
684 emitMOVi2piecesInstruction(MI);
685 break;
Evan Cheng4df60f52008-11-07 09:06:08 +0000686 case ARM::LEApcrelJT:
687 // Materialize jumptable address.
688 emitLEApcrelJTInstruction(MI);
689 break;
Evan Chenga9562552008-11-14 20:09:11 +0000690 case ARM::MOVrx:
691 case ARM::MOVsrl_flag:
692 case ARM::MOVsra_flag:
693 emitPseudoMoveInstruction(MI);
694 break;
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000695 }
696}
697
Bob Wilson87949d42010-03-17 21:16:45 +0000698unsigned ARMCodeEmitter::getMachineSoRegOpValue(const MachineInstr &MI,
Evan Cheng49a9f292008-09-12 22:45:55 +0000699 const TargetInstrDesc &TID,
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000700 const MachineOperand &MO,
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000701 unsigned OpIdx) {
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000702 unsigned Binary = getMachineOpValue(MI, MO);
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000703
704 const MachineOperand &MO1 = MI.getOperand(OpIdx + 1);
705 const MachineOperand &MO2 = MI.getOperand(OpIdx + 2);
706 ARM_AM::ShiftOpc SOpc = ARM_AM::getSORegShOp(MO2.getImm());
707
708 // Encode the shift opcode.
709 unsigned SBits = 0;
710 unsigned Rs = MO1.getReg();
711 if (Rs) {
712 // Set shift operand (bit[7:4]).
713 // LSL - 0001
714 // LSR - 0011
715 // ASR - 0101
716 // ROR - 0111
717 // RRX - 0110 and bit[11:8] clear.
718 switch (SOpc) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000719 default: llvm_unreachable("Unknown shift opc!");
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000720 case ARM_AM::lsl: SBits = 0x1; break;
721 case ARM_AM::lsr: SBits = 0x3; break;
722 case ARM_AM::asr: SBits = 0x5; break;
723 case ARM_AM::ror: SBits = 0x7; break;
724 case ARM_AM::rrx: SBits = 0x6; break;
725 }
726 } else {
727 // Set shift operand (bit[6:4]).
728 // LSL - 000
729 // LSR - 010
730 // ASR - 100
731 // ROR - 110
732 switch (SOpc) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000733 default: llvm_unreachable("Unknown shift opc!");
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000734 case ARM_AM::lsl: SBits = 0x0; break;
735 case ARM_AM::lsr: SBits = 0x2; break;
736 case ARM_AM::asr: SBits = 0x4; break;
737 case ARM_AM::ror: SBits = 0x6; break;
738 }
739 }
740 Binary |= SBits << 4;
741 if (SOpc == ARM_AM::rrx)
742 return Binary;
743
744 // Encode the shift operation Rs or shift_imm (except rrx).
745 if (Rs) {
746 // Encode Rs bit[11:8].
747 assert(ARM_AM::getSORegOffset(MO2.getImm()) == 0);
748 return Binary |
749 (ARMRegisterInfo::getRegisterNumbering(Rs) << ARMII::RegRsShift);
750 }
751
752 // Encode shift_imm bit[11:7].
753 return Binary | ARM_AM::getSORegOffset(MO2.getImm()) << 7;
754}
755
Chris Lattner33fabd72010-02-02 21:48:51 +0000756unsigned ARMCodeEmitter::getMachineSoImmOpValue(unsigned SoImm) {
Evan Chenge7cbe412009-07-08 21:03:57 +0000757 int SoImmVal = ARM_AM::getSOImmVal(SoImm);
758 assert(SoImmVal != -1 && "Not a valid so_imm value!");
759
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000760 // Encode rotate_imm.
Evan Chenge7cbe412009-07-08 21:03:57 +0000761 unsigned Binary = (ARM_AM::getSOImmValRot((unsigned)SoImmVal) >> 1)
Evan Cheng97f48c32008-11-06 22:15:19 +0000762 << ARMII::SoRotImmShift;
763
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000764 // Encode immed_8.
Evan Chenge7cbe412009-07-08 21:03:57 +0000765 Binary |= ARM_AM::getSOImmValImm((unsigned)SoImmVal);
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000766 return Binary;
767}
768
Chris Lattner33fabd72010-02-02 21:48:51 +0000769unsigned ARMCodeEmitter::getAddrModeSBit(const MachineInstr &MI,
Bob Wilson87949d42010-03-17 21:16:45 +0000770 const TargetInstrDesc &TID) const {
Evan Cheng97c573d2008-11-20 02:25:51 +0000771 for (unsigned i = MI.getNumOperands(), e = TID.getNumOperands(); i != e; --i){
Evan Cheng49a9f292008-09-12 22:45:55 +0000772 const MachineOperand &MO = MI.getOperand(i-1);
Dan Gohmand735b802008-10-03 15:45:36 +0000773 if (MO.isReg() && MO.isDef() && MO.getReg() == ARM::CPSR)
Evan Cheng49a9f292008-09-12 22:45:55 +0000774 return 1 << ARMII::S_BitShift;
775 }
776 return 0;
777}
778
Bob Wilson87949d42010-03-17 21:16:45 +0000779void ARMCodeEmitter::emitDataProcessingInstruction(const MachineInstr &MI,
Evan Cheng437c1732008-11-07 22:30:53 +0000780 unsigned ImplicitRd,
Evan Cheng83b5cf02008-11-05 23:22:34 +0000781 unsigned ImplicitRn) {
Evan Chengedda31c2008-11-05 18:35:52 +0000782 const TargetInstrDesc &TID = MI.getDesc();
Evan Chengedda31c2008-11-05 18:35:52 +0000783
784 // Part of binary is determined by TableGn.
785 unsigned Binary = getBinaryCodeForInstr(MI);
786
Jim Grosbach33412622008-10-07 19:05:35 +0000787 // Set the conditional execution predicate
Evan Cheng97f48c32008-11-06 22:15:19 +0000788 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000789
Evan Cheng49a9f292008-09-12 22:45:55 +0000790 // Encode S bit if MI modifies CPSR.
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +0000791 Binary |= getAddrModeSBit(MI, TID);
Evan Cheng49a9f292008-09-12 22:45:55 +0000792
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000793 // Encode register def if there is one.
Evan Cheng49a9f292008-09-12 22:45:55 +0000794 unsigned NumDefs = TID.getNumDefs();
Evan Chenga964b7d2008-09-12 23:15:39 +0000795 unsigned OpIdx = 0;
Evan Cheng437c1732008-11-07 22:30:53 +0000796 if (NumDefs)
797 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRdShift;
798 else if (ImplicitRd)
799 // Special handling for implicit use (e.g. PC).
800 Binary |= (ARMRegisterInfo::getRegisterNumbering(ImplicitRd)
801 << ARMII::RegRdShift);
Evan Cheng7602e112008-09-02 06:52:38 +0000802
Zonr Changf86399b2010-05-25 08:42:45 +0000803 if (TID.Opcode == ARM::MOVi16) {
804 // Get immediate from MI.
805 unsigned Lo16 = getMovi32Value(MI, MI.getOperand(OpIdx),
806 ARM::reloc_arm_movw);
807 // Encode imm which is the same as in emitMOVi32immInstruction().
808 Binary |= Lo16 & 0xFFF;
809 Binary |= ((Lo16 >> 12) & 0xF) << 16;
810 emitWordLE(Binary);
811 return;
812 } else if(TID.Opcode == ARM::MOVTi16) {
813 unsigned Hi16 = (getMovi32Value(MI, MI.getOperand(OpIdx),
814 ARM::reloc_arm_movt) >> 16);
815 Binary |= Hi16 & 0xFFF;
816 Binary |= ((Hi16 >> 12) & 0xF) << 16;
817 emitWordLE(Binary);
818 return;
Shih-wei Liao6d37a292010-05-26 00:25:05 +0000819 } else if((TID.Opcode == ARM::BFC) || (TID.Opcode == ARM::BFI)) {
820 uint32_t v = ~MI.getOperand(2).getImm();
821 int32_t lsb = CountTrailingZeros_32(v);
822 int32_t msb = (32 - CountLeadingZeros_32(v)) - 1;
Shih-wei Liao45469f32010-05-26 03:21:39 +0000823 // Instr{20-16} = msb, Instr{11-7} = lsb
Shih-wei Liao6d37a292010-05-26 00:25:05 +0000824 Binary |= (msb & 0x1F) << 16;
825 Binary |= (lsb & 0x1F) << 7;
826 emitWordLE(Binary);
827 return;
Shih-wei Liao45469f32010-05-26 03:21:39 +0000828 } else if ((TID.Opcode == ARM::UBFX) || (TID.Opcode == ARM::SBFX)) {
829 // Encode Rn in Instr{0-3}
830 Binary |= getMachineOpValue(MI, OpIdx++);
831
832 uint32_t lsb = MI.getOperand(OpIdx++).getImm();
833 uint32_t widthm1 = MI.getOperand(OpIdx++).getImm() - 1;
834
835 // Instr{20-16} = widthm1, Instr{11-7} = lsb
836 Binary |= (widthm1 & 0x1F) << 16;
837 Binary |= (lsb & 0x1F) << 7;
838 emitWordLE(Binary);
839 return;
Zonr Changf86399b2010-05-25 08:42:45 +0000840 }
841
Evan Chengd87293c2008-11-06 08:47:38 +0000842 // If this is a two-address operand, skip it. e.g. MOVCCr operand 1.
843 if (TID.getOperandConstraint(OpIdx, TOI::TIED_TO) != -1)
844 ++OpIdx;
845
Jim Grosbachefd30ba2008-10-01 18:16:49 +0000846 // Encode first non-shifter register operand if there is one.
Evan Chengedda31c2008-11-05 18:35:52 +0000847 bool isUnary = TID.TSFlags & ARMII::UnaryDP;
848 if (!isUnary) {
Evan Cheng83b5cf02008-11-05 23:22:34 +0000849 if (ImplicitRn)
850 // Special handling for implicit use (e.g. PC).
851 Binary |= (ARMRegisterInfo::getRegisterNumbering(ImplicitRn)
Evan Chengedda31c2008-11-05 18:35:52 +0000852 << ARMII::RegRnShift);
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000853 else {
854 Binary |= getMachineOpValue(MI, OpIdx) << ARMII::RegRnShift;
855 ++OpIdx;
856 }
Evan Cheng7602e112008-09-02 06:52:38 +0000857 }
858
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000859 // Encode shifter operand.
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000860 const MachineOperand &MO = MI.getOperand(OpIdx);
Evan Chengedda31c2008-11-05 18:35:52 +0000861 if ((TID.TSFlags & ARMII::FormMask) == ARMII::DPSoRegFrm) {
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000862 // Encode SoReg.
Evan Cheng83b5cf02008-11-05 23:22:34 +0000863 emitWordLE(Binary | getMachineSoRegOpValue(MI, TID, MO, OpIdx));
Evan Chengedda31c2008-11-05 18:35:52 +0000864 return;
865 }
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000866
Evan Chengedda31c2008-11-05 18:35:52 +0000867 if (MO.isReg()) {
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000868 // Encode register Rm.
Evan Cheng83b5cf02008-11-05 23:22:34 +0000869 emitWordLE(Binary | ARMRegisterInfo::getRegisterNumbering(MO.getReg()));
Evan Chengedda31c2008-11-05 18:35:52 +0000870 return;
871 }
Evan Cheng7602e112008-09-02 06:52:38 +0000872
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000873 // Encode so_imm.
Evan Chenge7cbe412009-07-08 21:03:57 +0000874 Binary |= getMachineSoImmOpValue((unsigned)MO.getImm());
Evan Chengedda31c2008-11-05 18:35:52 +0000875
Evan Cheng83b5cf02008-11-05 23:22:34 +0000876 emitWordLE(Binary);
Evan Cheng7602e112008-09-02 06:52:38 +0000877}
878
Bob Wilson87949d42010-03-17 21:16:45 +0000879void ARMCodeEmitter::emitLoadStoreInstruction(const MachineInstr &MI,
Evan Cheng4df60f52008-11-07 09:06:08 +0000880 unsigned ImplicitRd,
Evan Cheng83b5cf02008-11-05 23:22:34 +0000881 unsigned ImplicitRn) {
Evan Cheng05c356e2008-11-08 01:44:13 +0000882 const TargetInstrDesc &TID = MI.getDesc();
Evan Cheng148cad82008-11-13 07:34:59 +0000883 unsigned Form = TID.TSFlags & ARMII::FormMask;
884 bool IsPrePost = (TID.TSFlags & ARMII::IndexModeMask) != 0;
Evan Cheng05c356e2008-11-08 01:44:13 +0000885
Evan Chengedda31c2008-11-05 18:35:52 +0000886 // Part of binary is determined by TableGn.
887 unsigned Binary = getBinaryCodeForInstr(MI);
888
Jim Grosbach33412622008-10-07 19:05:35 +0000889 // Set the conditional execution predicate
Evan Cheng97f48c32008-11-06 22:15:19 +0000890 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
Evan Cheng057d0c32008-09-18 07:28:19 +0000891
Evan Cheng4df60f52008-11-07 09:06:08 +0000892 unsigned OpIdx = 0;
Evan Cheng148cad82008-11-13 07:34:59 +0000893
894 // Operand 0 of a pre- and post-indexed store is the address base
895 // writeback. Skip it.
896 bool Skipped = false;
897 if (IsPrePost && Form == ARMII::StFrm) {
898 ++OpIdx;
899 Skipped = true;
900 }
901
902 // Set first operand
Evan Cheng4df60f52008-11-07 09:06:08 +0000903 if (ImplicitRd)
904 // Special handling for implicit use (e.g. PC).
905 Binary |= (ARMRegisterInfo::getRegisterNumbering(ImplicitRd)
906 << ARMII::RegRdShift);
907 else
908 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRdShift;
Evan Cheng7602e112008-09-02 06:52:38 +0000909
910 // Set second operand
Evan Cheng83b5cf02008-11-05 23:22:34 +0000911 if (ImplicitRn)
912 // Special handling for implicit use (e.g. PC).
913 Binary |= (ARMRegisterInfo::getRegisterNumbering(ImplicitRn)
914 << ARMII::RegRnShift);
Evan Cheng4df60f52008-11-07 09:06:08 +0000915 else
916 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRnShift;
Evan Cheng7602e112008-09-02 06:52:38 +0000917
Evan Cheng05c356e2008-11-08 01:44:13 +0000918 // If this is a two-address operand, skip it. e.g. LDR_PRE.
Evan Cheng148cad82008-11-13 07:34:59 +0000919 if (!Skipped && TID.getOperandConstraint(OpIdx, TOI::TIED_TO) != -1)
Evan Cheng05c356e2008-11-08 01:44:13 +0000920 ++OpIdx;
921
Evan Cheng83b5cf02008-11-05 23:22:34 +0000922 const MachineOperand &MO2 = MI.getOperand(OpIdx);
Evan Chengd87293c2008-11-06 08:47:38 +0000923 unsigned AM2Opc = (ImplicitRn == ARM::PC)
Evan Cheng83b5cf02008-11-05 23:22:34 +0000924 ? 0 : MI.getOperand(OpIdx+1).getImm();
Evan Cheng7602e112008-09-02 06:52:38 +0000925
Evan Chenge7de7e32008-09-13 01:44:01 +0000926 // Set bit U(23) according to sign of immed value (positive or negative).
Evan Cheng83b5cf02008-11-05 23:22:34 +0000927 Binary |= ((ARM_AM::getAM2Op(AM2Opc) == ARM_AM::add ? 1 : 0) <<
Evan Chenge7de7e32008-09-13 01:44:01 +0000928 ARMII::U_BitShift);
Evan Cheng7602e112008-09-02 06:52:38 +0000929 if (!MO2.getReg()) { // is immediate
Evan Cheng83b5cf02008-11-05 23:22:34 +0000930 if (ARM_AM::getAM2Offset(AM2Opc))
Evan Cheng7602e112008-09-02 06:52:38 +0000931 // Set the value of offset_12 field
Evan Cheng83b5cf02008-11-05 23:22:34 +0000932 Binary |= ARM_AM::getAM2Offset(AM2Opc);
933 emitWordLE(Binary);
Evan Chengedda31c2008-11-05 18:35:52 +0000934 return;
Evan Cheng7602e112008-09-02 06:52:38 +0000935 }
936
937 // Set bit I(25), because this is not in immediate enconding.
938 Binary |= 1 << ARMII::I_BitShift;
939 assert(TargetRegisterInfo::isPhysicalRegister(MO2.getReg()));
940 // Set bit[3:0] to the corresponding Rm register
941 Binary |= ARMRegisterInfo::getRegisterNumbering(MO2.getReg());
942
Evan Cheng70632912008-11-12 07:34:37 +0000943 // If this instr is in scaled register offset/index instruction, set
Evan Cheng7602e112008-09-02 06:52:38 +0000944 // shift_immed(bit[11:7]) and shift(bit[6:5]) fields.
Evan Cheng83b5cf02008-11-05 23:22:34 +0000945 if (unsigned ShImm = ARM_AM::getAM2Offset(AM2Opc)) {
Evan Cheng70632912008-11-12 07:34:37 +0000946 Binary |= getShiftOp(AM2Opc) << ARMII::ShiftImmShift; // shift
947 Binary |= ShImm << ARMII::ShiftShift; // shift_immed
Evan Cheng7602e112008-09-02 06:52:38 +0000948 }
949
Evan Cheng83b5cf02008-11-05 23:22:34 +0000950 emitWordLE(Binary);
Evan Cheng7602e112008-09-02 06:52:38 +0000951}
952
Chris Lattner33fabd72010-02-02 21:48:51 +0000953void ARMCodeEmitter::emitMiscLoadStoreInstruction(const MachineInstr &MI,
Bob Wilson87949d42010-03-17 21:16:45 +0000954 unsigned ImplicitRn) {
Evan Cheng05c356e2008-11-08 01:44:13 +0000955 const TargetInstrDesc &TID = MI.getDesc();
Evan Cheng148cad82008-11-13 07:34:59 +0000956 unsigned Form = TID.TSFlags & ARMII::FormMask;
957 bool IsPrePost = (TID.TSFlags & ARMII::IndexModeMask) != 0;
Evan Cheng05c356e2008-11-08 01:44:13 +0000958
Evan Chengedda31c2008-11-05 18:35:52 +0000959 // Part of binary is determined by TableGn.
960 unsigned Binary = getBinaryCodeForInstr(MI);
961
Jim Grosbach33412622008-10-07 19:05:35 +0000962 // Set the conditional execution predicate
Evan Cheng97f48c32008-11-06 22:15:19 +0000963 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
Evan Cheng057d0c32008-09-18 07:28:19 +0000964
Evan Cheng148cad82008-11-13 07:34:59 +0000965 unsigned OpIdx = 0;
966
967 // Operand 0 of a pre- and post-indexed store is the address base
968 // writeback. Skip it.
969 bool Skipped = false;
970 if (IsPrePost && Form == ARMII::StMiscFrm) {
971 ++OpIdx;
972 Skipped = true;
973 }
974
Evan Cheng7602e112008-09-02 06:52:38 +0000975 // Set first operand
Evan Cheng148cad82008-11-13 07:34:59 +0000976 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRdShift;
Evan Cheng7602e112008-09-02 06:52:38 +0000977
Evan Cheng358dec52009-06-15 08:28:29 +0000978 // Skip LDRD and STRD's second operand.
979 if (TID.Opcode == ARM::LDRD || TID.Opcode == ARM::STRD)
980 ++OpIdx;
981
Evan Cheng7602e112008-09-02 06:52:38 +0000982 // Set second operand
Evan Cheng83b5cf02008-11-05 23:22:34 +0000983 if (ImplicitRn)
984 // Special handling for implicit use (e.g. PC).
985 Binary |= (ARMRegisterInfo::getRegisterNumbering(ImplicitRn)
986 << ARMII::RegRnShift);
Evan Cheng4df60f52008-11-07 09:06:08 +0000987 else
988 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRnShift;
Evan Cheng7602e112008-09-02 06:52:38 +0000989
Evan Cheng05c356e2008-11-08 01:44:13 +0000990 // If this is a two-address operand, skip it. e.g. LDRH_POST.
Evan Cheng148cad82008-11-13 07:34:59 +0000991 if (!Skipped && TID.getOperandConstraint(OpIdx, TOI::TIED_TO) != -1)
Evan Cheng05c356e2008-11-08 01:44:13 +0000992 ++OpIdx;
993
Evan Cheng83b5cf02008-11-05 23:22:34 +0000994 const MachineOperand &MO2 = MI.getOperand(OpIdx);
Evan Chengd87293c2008-11-06 08:47:38 +0000995 unsigned AM3Opc = (ImplicitRn == ARM::PC)
Evan Cheng83b5cf02008-11-05 23:22:34 +0000996 ? 0 : MI.getOperand(OpIdx+1).getImm();
Evan Cheng7602e112008-09-02 06:52:38 +0000997
Evan Chenge7de7e32008-09-13 01:44:01 +0000998 // Set bit U(23) according to sign of immed value (positive or negative)
Evan Cheng83b5cf02008-11-05 23:22:34 +0000999 Binary |= ((ARM_AM::getAM3Op(AM3Opc) == ARM_AM::add ? 1 : 0) <<
Evan Cheng7602e112008-09-02 06:52:38 +00001000 ARMII::U_BitShift);
1001
1002 // If this instr is in register offset/index encoding, set bit[3:0]
1003 // to the corresponding Rm register.
1004 if (MO2.getReg()) {
1005 Binary |= ARMRegisterInfo::getRegisterNumbering(MO2.getReg());
Evan Cheng83b5cf02008-11-05 23:22:34 +00001006 emitWordLE(Binary);
Evan Chengedda31c2008-11-05 18:35:52 +00001007 return;
Evan Cheng7602e112008-09-02 06:52:38 +00001008 }
1009
Evan Chengd87293c2008-11-06 08:47:38 +00001010 // This instr is in immediate offset/index encoding, set bit 22 to 1.
Evan Cheng97f48c32008-11-06 22:15:19 +00001011 Binary |= 1 << ARMII::AM3_I_BitShift;
Evan Cheng83b5cf02008-11-05 23:22:34 +00001012 if (unsigned ImmOffs = ARM_AM::getAM3Offset(AM3Opc)) {
Evan Cheng7602e112008-09-02 06:52:38 +00001013 // Set operands
Evan Cheng70632912008-11-12 07:34:37 +00001014 Binary |= (ImmOffs >> 4) << ARMII::ImmHiShift; // immedH
1015 Binary |= (ImmOffs & 0xF); // immedL
Evan Cheng7602e112008-09-02 06:52:38 +00001016 }
1017
Evan Cheng83b5cf02008-11-05 23:22:34 +00001018 emitWordLE(Binary);
Evan Cheng7602e112008-09-02 06:52:38 +00001019}
1020
Evan Chengcd8e66a2008-11-11 21:48:44 +00001021static unsigned getAddrModeUPBits(unsigned Mode) {
1022 unsigned Binary = 0;
Evan Cheng7602e112008-09-02 06:52:38 +00001023
1024 // Set addressing mode by modifying bits U(23) and P(24)
1025 // IA - Increment after - bit U = 1 and bit P = 0
1026 // IB - Increment before - bit U = 1 and bit P = 1
1027 // DA - Decrement after - bit U = 0 and bit P = 0
1028 // DB - Decrement before - bit U = 0 and bit P = 1
Evan Cheng7602e112008-09-02 06:52:38 +00001029 switch (Mode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001030 default: llvm_unreachable("Unknown addressing sub-mode!");
Evan Cheng10bf7342009-09-09 23:55:03 +00001031 case ARM_AM::da: break;
Evan Cheng97f48c32008-11-06 22:15:19 +00001032 case ARM_AM::db: Binary |= 0x1 << ARMII::P_BitShift; break;
1033 case ARM_AM::ia: Binary |= 0x1 << ARMII::U_BitShift; break;
1034 case ARM_AM::ib: Binary |= 0x3 << ARMII::U_BitShift; break;
Evan Cheng7602e112008-09-02 06:52:38 +00001035 }
1036
Evan Chengcd8e66a2008-11-11 21:48:44 +00001037 return Binary;
1038}
1039
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001040void ARMCodeEmitter::emitLoadStoreMultipleInstruction(const MachineInstr &MI) {
1041 const TargetInstrDesc &TID = MI.getDesc();
1042 bool IsUpdating = (TID.TSFlags & ARMII::IndexModeMask) != 0;
1043
Evan Chengcd8e66a2008-11-11 21:48:44 +00001044 // Part of binary is determined by TableGn.
1045 unsigned Binary = getBinaryCodeForInstr(MI);
1046
1047 // Set the conditional execution predicate
1048 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
1049
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001050 // Skip operand 0 of an instruction with base register update.
1051 unsigned OpIdx = 0;
1052 if (IsUpdating)
1053 ++OpIdx;
1054
Evan Chengcd8e66a2008-11-11 21:48:44 +00001055 // Set base address operand
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001056 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRnShift;
Evan Chengcd8e66a2008-11-11 21:48:44 +00001057
1058 // Set addressing mode by modifying bits U(23) and P(24)
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001059 const MachineOperand &MO = MI.getOperand(OpIdx++);
Evan Chengcd8e66a2008-11-11 21:48:44 +00001060 Binary |= getAddrModeUPBits(ARM_AM::getAM4SubMode(MO.getImm()));
1061
Evan Cheng7602e112008-09-02 06:52:38 +00001062 // Set bit W(21)
Bob Wilsonab346052010-03-16 17:46:45 +00001063 if (IsUpdating)
Evan Cheng97f48c32008-11-06 22:15:19 +00001064 Binary |= 0x1 << ARMII::W_BitShift;
Evan Cheng7602e112008-09-02 06:52:38 +00001065
1066 // Set registers
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001067 for (unsigned i = OpIdx+2, e = MI.getNumOperands(); i != e; ++i) {
Evan Cheng7602e112008-09-02 06:52:38 +00001068 const MachineOperand &MO = MI.getOperand(i);
Evan Chengcd8e66a2008-11-11 21:48:44 +00001069 if (!MO.isReg() || MO.isImplicit())
1070 break;
Evan Cheng7602e112008-09-02 06:52:38 +00001071 unsigned RegNum = ARMRegisterInfo::getRegisterNumbering(MO.getReg());
1072 assert(TargetRegisterInfo::isPhysicalRegister(MO.getReg()) &&
1073 RegNum < 16);
1074 Binary |= 0x1 << RegNum;
1075 }
1076
Evan Cheng83b5cf02008-11-05 23:22:34 +00001077 emitWordLE(Binary);
Evan Cheng7602e112008-09-02 06:52:38 +00001078}
1079
Chris Lattner33fabd72010-02-02 21:48:51 +00001080void ARMCodeEmitter::emitMulFrmInstruction(const MachineInstr &MI) {
Evan Chengedda31c2008-11-05 18:35:52 +00001081 const TargetInstrDesc &TID = MI.getDesc();
1082
1083 // Part of binary is determined by TableGn.
1084 unsigned Binary = getBinaryCodeForInstr(MI);
1085
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +00001086 // Set the conditional execution predicate
Evan Cheng97f48c32008-11-06 22:15:19 +00001087 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +00001088
1089 // Encode S bit if MI modifies CPSR.
1090 Binary |= getAddrModeSBit(MI, TID);
1091
1092 // 32x32->64bit operations have two destination registers. The number
1093 // of register definitions will tell us if that's what we're dealing with.
Evan Cheng97f48c32008-11-06 22:15:19 +00001094 unsigned OpIdx = 0;
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +00001095 if (TID.getNumDefs() == 2)
1096 Binary |= getMachineOpValue (MI, OpIdx++) << ARMII::RegRdLoShift;
1097
1098 // Encode Rd
1099 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRdHiShift;
1100
1101 // Encode Rm
1102 Binary |= getMachineOpValue(MI, OpIdx++);
1103
1104 // Encode Rs
1105 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRsShift;
1106
Evan Chengfbc9d412008-11-06 01:21:28 +00001107 // Many multiple instructions (e.g. MLA) have three src operands. Encode
1108 // it as Rn (for multiply, that's in the same offset as RdLo.
Evan Cheng97f48c32008-11-06 22:15:19 +00001109 if (TID.getNumOperands() > OpIdx &&
1110 !TID.OpInfo[OpIdx].isPredicate() &&
1111 !TID.OpInfo[OpIdx].isOptionalDef())
1112 Binary |= getMachineOpValue(MI, OpIdx) << ARMII::RegRdLoShift;
1113
1114 emitWordLE(Binary);
1115}
1116
Chris Lattner33fabd72010-02-02 21:48:51 +00001117void ARMCodeEmitter::emitExtendInstruction(const MachineInstr &MI) {
Evan Cheng97f48c32008-11-06 22:15:19 +00001118 const TargetInstrDesc &TID = MI.getDesc();
1119
1120 // Part of binary is determined by TableGn.
1121 unsigned Binary = getBinaryCodeForInstr(MI);
1122
1123 // Set the conditional execution predicate
1124 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
1125
1126 unsigned OpIdx = 0;
1127
1128 // Encode Rd
1129 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRdShift;
1130
1131 const MachineOperand &MO1 = MI.getOperand(OpIdx++);
1132 const MachineOperand &MO2 = MI.getOperand(OpIdx);
1133 if (MO2.isReg()) {
1134 // Two register operand form.
1135 // Encode Rn.
1136 Binary |= getMachineOpValue(MI, MO1) << ARMII::RegRnShift;
1137
1138 // Encode Rm.
1139 Binary |= getMachineOpValue(MI, MO2);
1140 ++OpIdx;
1141 } else {
1142 Binary |= getMachineOpValue(MI, MO1);
1143 }
1144
1145 // Encode rot imm (0, 8, 16, or 24) if it has a rotate immediate operand.
1146 if (MI.getOperand(OpIdx).isImm() &&
1147 !TID.OpInfo[OpIdx].isPredicate() &&
1148 !TID.OpInfo[OpIdx].isOptionalDef())
1149 Binary |= (getMachineOpValue(MI, OpIdx) / 8) << ARMII::ExtRotImmShift;
Evan Chengfbc9d412008-11-06 01:21:28 +00001150
Evan Cheng83b5cf02008-11-05 23:22:34 +00001151 emitWordLE(Binary);
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +00001152}
1153
Chris Lattner33fabd72010-02-02 21:48:51 +00001154void ARMCodeEmitter::emitMiscArithInstruction(const MachineInstr &MI) {
Evan Cheng8b59db32008-11-07 01:41:35 +00001155 const TargetInstrDesc &TID = MI.getDesc();
1156
1157 // Part of binary is determined by TableGn.
1158 unsigned Binary = getBinaryCodeForInstr(MI);
1159
1160 // Set the conditional execution predicate
1161 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
1162
1163 unsigned OpIdx = 0;
1164
1165 // Encode Rd
1166 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRdShift;
1167
1168 const MachineOperand &MO = MI.getOperand(OpIdx++);
1169 if (OpIdx == TID.getNumOperands() ||
1170 TID.OpInfo[OpIdx].isPredicate() ||
1171 TID.OpInfo[OpIdx].isOptionalDef()) {
1172 // Encode Rm and it's done.
1173 Binary |= getMachineOpValue(MI, MO);
1174 emitWordLE(Binary);
1175 return;
1176 }
1177
1178 // Encode Rn.
1179 Binary |= getMachineOpValue(MI, MO) << ARMII::RegRnShift;
1180
1181 // Encode Rm.
1182 Binary |= getMachineOpValue(MI, OpIdx++);
1183
1184 // Encode shift_imm.
1185 unsigned ShiftAmt = MI.getOperand(OpIdx).getImm();
1186 assert(ShiftAmt < 32 && "shift_imm range is 0 to 31!");
1187 Binary |= ShiftAmt << ARMII::ShiftShift;
Jim Grosbach764ab522009-08-11 15:33:49 +00001188
Evan Cheng8b59db32008-11-07 01:41:35 +00001189 emitWordLE(Binary);
1190}
1191
Chris Lattner33fabd72010-02-02 21:48:51 +00001192void ARMCodeEmitter::emitBranchInstruction(const MachineInstr &MI) {
Evan Chengedda31c2008-11-05 18:35:52 +00001193 const TargetInstrDesc &TID = MI.getDesc();
1194
Torok Edwindac237e2009-07-08 20:53:28 +00001195 if (TID.Opcode == ARM::TPsoft) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001196 llvm_unreachable("ARM::TPsoft FIXME"); // FIXME
Torok Edwindac237e2009-07-08 20:53:28 +00001197 }
Evan Cheng12c3a532008-11-06 17:48:05 +00001198
Evan Cheng7602e112008-09-02 06:52:38 +00001199 // Part of binary is determined by TableGn.
1200 unsigned Binary = getBinaryCodeForInstr(MI);
1201
Evan Chengedda31c2008-11-05 18:35:52 +00001202 // Set the conditional execution predicate
Evan Cheng97f48c32008-11-06 22:15:19 +00001203 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
Evan Chengedda31c2008-11-05 18:35:52 +00001204
1205 // Set signed_immed_24 field
1206 Binary |= getMachineOpValue(MI, 0);
1207
Evan Cheng83b5cf02008-11-05 23:22:34 +00001208 emitWordLE(Binary);
Evan Chengedda31c2008-11-05 18:35:52 +00001209}
1210
Chris Lattner33fabd72010-02-02 21:48:51 +00001211void ARMCodeEmitter::emitInlineJumpTable(unsigned JTIndex) {
Evan Cheng4df60f52008-11-07 09:06:08 +00001212 // Remember the base address of the inline jump table.
Evan Cheng5788d1a2008-12-10 02:32:19 +00001213 uintptr_t JTBase = MCE.getCurrentPCValue();
Evan Cheng437c1732008-11-07 22:30:53 +00001214 JTI->addJumpTableBaseAddr(JTIndex, JTBase);
Chris Lattner893e1c92009-08-23 06:49:22 +00001215 DEBUG(errs() << " ** Jump Table #" << JTIndex << " @ " << (void*)JTBase
1216 << '\n');
Evan Cheng4df60f52008-11-07 09:06:08 +00001217
1218 // Now emit the jump table entries.
1219 const std::vector<MachineBasicBlock*> &MBBs = (*MJTEs)[JTIndex].MBBs;
1220 for (unsigned i = 0, e = MBBs.size(); i != e; ++i) {
1221 if (IsPIC)
1222 // DestBB address - JT base.
Evan Cheng437c1732008-11-07 22:30:53 +00001223 emitMachineBasicBlock(MBBs[i], ARM::reloc_arm_pic_jt, JTBase);
Evan Cheng4df60f52008-11-07 09:06:08 +00001224 else
1225 // Absolute DestBB address.
1226 emitMachineBasicBlock(MBBs[i], ARM::reloc_arm_absolute);
1227 emitWordLE(0);
1228 }
1229}
1230
Chris Lattner33fabd72010-02-02 21:48:51 +00001231void ARMCodeEmitter::emitMiscBranchInstruction(const MachineInstr &MI) {
Evan Chengedda31c2008-11-05 18:35:52 +00001232 const TargetInstrDesc &TID = MI.getDesc();
Evan Chengedda31c2008-11-05 18:35:52 +00001233
Evan Cheng437c1732008-11-07 22:30:53 +00001234 // Handle jump tables.
Evan Cheng90daf4d2009-07-25 00:13:11 +00001235 if (TID.Opcode == ARM::BR_JTr || TID.Opcode == ARM::BR_JTadd) {
Evan Cheng437c1732008-11-07 22:30:53 +00001236 // First emit a ldr pc, [] instruction.
1237 emitDataProcessingInstruction(MI, ARM::PC);
1238
1239 // Then emit the inline jump table.
Evan Chengc9a41532009-07-08 00:05:05 +00001240 unsigned JTIndex =
Evan Cheng90daf4d2009-07-25 00:13:11 +00001241 (TID.Opcode == ARM::BR_JTr)
Evan Cheng437c1732008-11-07 22:30:53 +00001242 ? MI.getOperand(1).getIndex() : MI.getOperand(2).getIndex();
1243 emitInlineJumpTable(JTIndex);
1244 return;
Evan Cheng90daf4d2009-07-25 00:13:11 +00001245 } else if (TID.Opcode == ARM::BR_JTm) {
Evan Cheng4df60f52008-11-07 09:06:08 +00001246 // First emit a ldr pc, [] instruction.
1247 emitLoadStoreInstruction(MI, ARM::PC);
1248
1249 // Then emit the inline jump table.
Evan Cheng437c1732008-11-07 22:30:53 +00001250 emitInlineJumpTable(MI.getOperand(3).getIndex());
Evan Cheng4df60f52008-11-07 09:06:08 +00001251 return;
1252 }
1253
Evan Chengedda31c2008-11-05 18:35:52 +00001254 // Part of binary is determined by TableGn.
1255 unsigned Binary = getBinaryCodeForInstr(MI);
1256
1257 // Set the conditional execution predicate
Evan Cheng97f48c32008-11-06 22:15:19 +00001258 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
Evan Chengedda31c2008-11-05 18:35:52 +00001259
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001260 if (TID.Opcode == ARM::BX_RET || TID.Opcode == ARM::MOVPCLR)
Evan Chengedda31c2008-11-05 18:35:52 +00001261 // The return register is LR.
1262 Binary |= ARMRegisterInfo::getRegisterNumbering(ARM::LR);
Jim Grosbach764ab522009-08-11 15:33:49 +00001263 else
Evan Chengedda31c2008-11-05 18:35:52 +00001264 // otherwise, set the return register
1265 Binary |= getMachineOpValue(MI, 0);
1266
Evan Cheng83b5cf02008-11-05 23:22:34 +00001267 emitWordLE(Binary);
Evan Cheng148b6a42007-07-05 21:15:40 +00001268}
Evan Cheng7602e112008-09-02 06:52:38 +00001269
Evan Cheng80a11982008-11-12 06:41:41 +00001270static unsigned encodeVFPRd(const MachineInstr &MI, unsigned OpIdx) {
Evan Chengd06d48d2008-11-12 02:19:38 +00001271 unsigned RegD = MI.getOperand(OpIdx).getReg();
Evan Cheng80a11982008-11-12 06:41:41 +00001272 unsigned Binary = 0;
Evan Chengd06d48d2008-11-12 02:19:38 +00001273 bool isSPVFP = false;
Evan Cheng8295d992009-07-22 05:55:18 +00001274 RegD = ARMRegisterInfo::getRegisterNumbering(RegD, &isSPVFP);
Evan Chengd06d48d2008-11-12 02:19:38 +00001275 if (!isSPVFP)
1276 Binary |= RegD << ARMII::RegRdShift;
1277 else {
1278 Binary |= ((RegD & 0x1E) >> 1) << ARMII::RegRdShift;
1279 Binary |= (RegD & 0x01) << ARMII::D_BitShift;
1280 }
Evan Cheng80a11982008-11-12 06:41:41 +00001281 return Binary;
1282}
Evan Cheng78be83d2008-11-11 19:40:26 +00001283
Evan Cheng80a11982008-11-12 06:41:41 +00001284static unsigned encodeVFPRn(const MachineInstr &MI, unsigned OpIdx) {
Evan Chengd06d48d2008-11-12 02:19:38 +00001285 unsigned RegN = MI.getOperand(OpIdx).getReg();
Evan Cheng80a11982008-11-12 06:41:41 +00001286 unsigned Binary = 0;
1287 bool isSPVFP = false;
Evan Cheng8295d992009-07-22 05:55:18 +00001288 RegN = ARMRegisterInfo::getRegisterNumbering(RegN, &isSPVFP);
Evan Chengd06d48d2008-11-12 02:19:38 +00001289 if (!isSPVFP)
1290 Binary |= RegN << ARMII::RegRnShift;
1291 else {
1292 Binary |= ((RegN & 0x1E) >> 1) << ARMII::RegRnShift;
1293 Binary |= (RegN & 0x01) << ARMII::N_BitShift;
1294 }
Evan Cheng80a11982008-11-12 06:41:41 +00001295 return Binary;
1296}
Evan Chengd06d48d2008-11-12 02:19:38 +00001297
Evan Cheng80a11982008-11-12 06:41:41 +00001298static unsigned encodeVFPRm(const MachineInstr &MI, unsigned OpIdx) {
1299 unsigned RegM = MI.getOperand(OpIdx).getReg();
1300 unsigned Binary = 0;
1301 bool isSPVFP = false;
Evan Cheng8295d992009-07-22 05:55:18 +00001302 RegM = ARMRegisterInfo::getRegisterNumbering(RegM, &isSPVFP);
Evan Cheng80a11982008-11-12 06:41:41 +00001303 if (!isSPVFP)
1304 Binary |= RegM;
1305 else {
1306 Binary |= ((RegM & 0x1E) >> 1);
1307 Binary |= (RegM & 0x01) << ARMII::M_BitShift;
Evan Cheng78be83d2008-11-11 19:40:26 +00001308 }
Evan Cheng80a11982008-11-12 06:41:41 +00001309 return Binary;
1310}
1311
Chris Lattner33fabd72010-02-02 21:48:51 +00001312void ARMCodeEmitter::emitVFPArithInstruction(const MachineInstr &MI) {
Evan Cheng3c4a4ff2008-11-12 07:18:38 +00001313 const TargetInstrDesc &TID = MI.getDesc();
1314
1315 // Part of binary is determined by TableGn.
1316 unsigned Binary = getBinaryCodeForInstr(MI);
1317
1318 // Set the conditional execution predicate
1319 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
1320
1321 unsigned OpIdx = 0;
1322 assert((Binary & ARMII::D_BitShift) == 0 &&
1323 (Binary & ARMII::N_BitShift) == 0 &&
1324 (Binary & ARMII::M_BitShift) == 0 && "VFP encoding bug!");
1325
1326 // Encode Dd / Sd.
1327 Binary |= encodeVFPRd(MI, OpIdx++);
1328
1329 // If this is a two-address operand, skip it, e.g. FMACD.
1330 if (TID.getOperandConstraint(OpIdx, TOI::TIED_TO) != -1)
1331 ++OpIdx;
1332
1333 // Encode Dn / Sn.
1334 if ((TID.TSFlags & ARMII::FormMask) == ARMII::VFPBinaryFrm)
Evan Cheng3f4924e2008-11-12 08:14:21 +00001335 Binary |= encodeVFPRn(MI, OpIdx++);
Evan Cheng3c4a4ff2008-11-12 07:18:38 +00001336
1337 if (OpIdx == TID.getNumOperands() ||
1338 TID.OpInfo[OpIdx].isPredicate() ||
1339 TID.OpInfo[OpIdx].isOptionalDef()) {
1340 // FCMPEZD etc. has only one operand.
1341 emitWordLE(Binary);
1342 return;
1343 }
1344
1345 // Encode Dm / Sm.
1346 Binary |= encodeVFPRm(MI, OpIdx);
Jim Grosbach764ab522009-08-11 15:33:49 +00001347
Evan Cheng3c4a4ff2008-11-12 07:18:38 +00001348 emitWordLE(Binary);
1349}
1350
Bob Wilson87949d42010-03-17 21:16:45 +00001351void ARMCodeEmitter::emitVFPConversionInstruction(const MachineInstr &MI) {
Evan Cheng80a11982008-11-12 06:41:41 +00001352 const TargetInstrDesc &TID = MI.getDesc();
1353 unsigned Form = TID.TSFlags & ARMII::FormMask;
1354
1355 // Part of binary is determined by TableGn.
1356 unsigned Binary = getBinaryCodeForInstr(MI);
1357
1358 // Set the conditional execution predicate
1359 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
1360
1361 switch (Form) {
1362 default: break;
1363 case ARMII::VFPConv1Frm:
1364 case ARMII::VFPConv2Frm:
1365 case ARMII::VFPConv3Frm:
1366 // Encode Dd / Sd.
1367 Binary |= encodeVFPRd(MI, 0);
1368 break;
1369 case ARMII::VFPConv4Frm:
1370 // Encode Dn / Sn.
1371 Binary |= encodeVFPRn(MI, 0);
1372 break;
1373 case ARMII::VFPConv5Frm:
1374 // Encode Dm / Sm.
1375 Binary |= encodeVFPRm(MI, 0);
1376 break;
1377 }
1378
1379 switch (Form) {
1380 default: break;
1381 case ARMII::VFPConv1Frm:
1382 // Encode Dm / Sm.
1383 Binary |= encodeVFPRm(MI, 1);
Evan Cheng67fd91f2008-11-13 07:46:59 +00001384 break;
Evan Cheng80a11982008-11-12 06:41:41 +00001385 case ARMII::VFPConv2Frm:
1386 case ARMII::VFPConv3Frm:
1387 // Encode Dn / Sn.
1388 Binary |= encodeVFPRn(MI, 1);
1389 break;
1390 case ARMII::VFPConv4Frm:
1391 case ARMII::VFPConv5Frm:
1392 // Encode Dd / Sd.
1393 Binary |= encodeVFPRd(MI, 1);
1394 break;
1395 }
1396
1397 if (Form == ARMII::VFPConv5Frm)
1398 // Encode Dn / Sn.
1399 Binary |= encodeVFPRn(MI, 2);
1400 else if (Form == ARMII::VFPConv3Frm)
1401 // Encode Dm / Sm.
1402 Binary |= encodeVFPRm(MI, 2);
Evan Cheng78be83d2008-11-11 19:40:26 +00001403
1404 emitWordLE(Binary);
1405}
1406
Chris Lattner33fabd72010-02-02 21:48:51 +00001407void ARMCodeEmitter::emitVFPLoadStoreInstruction(const MachineInstr &MI) {
Evan Chengcd8e66a2008-11-11 21:48:44 +00001408 // Part of binary is determined by TableGn.
1409 unsigned Binary = getBinaryCodeForInstr(MI);
1410
1411 // Set the conditional execution predicate
1412 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
1413
1414 unsigned OpIdx = 0;
1415
1416 // Encode Dd / Sd.
Evan Cheng3c4a4ff2008-11-12 07:18:38 +00001417 Binary |= encodeVFPRd(MI, OpIdx++);
Evan Chengcd8e66a2008-11-11 21:48:44 +00001418
1419 // Encode address base.
1420 const MachineOperand &Base = MI.getOperand(OpIdx++);
1421 Binary |= getMachineOpValue(MI, Base) << ARMII::RegRnShift;
1422
1423 // If there is a non-zero immediate offset, encode it.
1424 if (Base.isReg()) {
1425 const MachineOperand &Offset = MI.getOperand(OpIdx);
1426 if (unsigned ImmOffs = ARM_AM::getAM5Offset(Offset.getImm())) {
1427 if (ARM_AM::getAM5Op(Offset.getImm()) == ARM_AM::add)
1428 Binary |= 1 << ARMII::U_BitShift;
Evan Cheng607f1b42008-11-12 08:21:12 +00001429 Binary |= ImmOffs;
Evan Chengcd8e66a2008-11-11 21:48:44 +00001430 emitWordLE(Binary);
1431 return;
1432 }
1433 }
1434
1435 // If immediate offset is omitted, default to +0.
1436 Binary |= 1 << ARMII::U_BitShift;
1437
1438 emitWordLE(Binary);
1439}
1440
Bob Wilson87949d42010-03-17 21:16:45 +00001441void
1442ARMCodeEmitter::emitVFPLoadStoreMultipleInstruction(const MachineInstr &MI) {
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001443 const TargetInstrDesc &TID = MI.getDesc();
1444 bool IsUpdating = (TID.TSFlags & ARMII::IndexModeMask) != 0;
1445
Evan Chengcd8e66a2008-11-11 21:48:44 +00001446 // Part of binary is determined by TableGn.
1447 unsigned Binary = getBinaryCodeForInstr(MI);
1448
1449 // Set the conditional execution predicate
1450 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
1451
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001452 // Skip operand 0 of an instruction with base register update.
1453 unsigned OpIdx = 0;
1454 if (IsUpdating)
1455 ++OpIdx;
1456
Evan Chengcd8e66a2008-11-11 21:48:44 +00001457 // Set base address operand
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001458 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRnShift;
Evan Chengcd8e66a2008-11-11 21:48:44 +00001459
1460 // Set addressing mode by modifying bits U(23) and P(24)
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001461 const MachineOperand &MO = MI.getOperand(OpIdx++);
Evan Chengcd8e66a2008-11-11 21:48:44 +00001462 Binary |= getAddrModeUPBits(ARM_AM::getAM5SubMode(MO.getImm()));
1463
1464 // Set bit W(21)
Bob Wilson2d357f62010-03-16 18:38:09 +00001465 if (IsUpdating)
Evan Chengcd8e66a2008-11-11 21:48:44 +00001466 Binary |= 0x1 << ARMII::W_BitShift;
1467
1468 // First register is encoded in Dd.
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001469 Binary |= encodeVFPRd(MI, OpIdx+2);
Evan Chengcd8e66a2008-11-11 21:48:44 +00001470
1471 // Number of registers are encoded in offset field.
1472 unsigned NumRegs = 1;
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001473 for (unsigned i = OpIdx+3, e = MI.getNumOperands(); i != e; ++i) {
Evan Chengcd8e66a2008-11-11 21:48:44 +00001474 const MachineOperand &MO = MI.getOperand(i);
1475 if (!MO.isReg() || MO.isImplicit())
1476 break;
1477 ++NumRegs;
1478 }
Shih-wei Liao5170b712010-05-26 00:02:28 +00001479 // Bit 8 will be set if <list> is consecutive 64-bit registers (e.g., D0)
1480 // Otherwise, it will be 0, in the case of 32-bit registers.
1481 if(Binary & 0x100)
1482 Binary |= NumRegs * 2;
1483 else
1484 Binary |= NumRegs;
Evan Chengcd8e66a2008-11-11 21:48:44 +00001485
1486 emitWordLE(Binary);
1487}
1488
Chris Lattner33fabd72010-02-02 21:48:51 +00001489void ARMCodeEmitter::emitMiscInstruction(const MachineInstr &MI) {
Zonr Changf3c770a2010-05-25 10:23:52 +00001490 unsigned Opcode = MI.getDesc().Opcode;
Evan Chengcd8e66a2008-11-11 21:48:44 +00001491 // Part of binary is determined by TableGn.
1492 unsigned Binary = getBinaryCodeForInstr(MI);
1493
1494 // Set the conditional execution predicate
1495 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
1496
Zonr Changf3c770a2010-05-25 10:23:52 +00001497 switch(Opcode) {
1498 default:
1499 llvm_unreachable("ARMCodeEmitter::emitMiscInstruction");
1500
1501 case ARM::FMSTAT:
1502 // No further encoding needed.
1503 break;
1504
1505 case ARM::VMRS:
1506 case ARM::VMSR: {
1507 const MachineOperand &MO0 = MI.getOperand(0);
1508 // Encode Rt.
1509 Binary |= ARMRegisterInfo::getRegisterNumbering(MO0.getReg())
1510 << ARMII::RegRdShift;
1511 break;
1512 }
1513
1514 case ARM::FCONSTD:
1515 case ARM::FCONSTS: {
1516 // Encode Dd / Sd.
1517 Binary |= encodeVFPRd(MI, 0);
1518
1519 // Encode imm., Table A7-18 VFP modified immediate constants
1520 const MachineOperand &MO1 = MI.getOperand(1);
1521 unsigned Imm = static_cast<unsigned>(MO1.getFPImm()->getValueAPF()
1522 .bitcastToAPInt().getHiBits(32).getLimitedValue());
1523 unsigned ModifiedImm;
1524
1525 if(Opcode == ARM::FCONSTS)
1526 ModifiedImm = (Imm & 0x80000000) >> 24 | // a
1527 (Imm & 0x03F80000) >> 19; // bcdefgh
1528 else // Opcode == ARM::FCONSTD
1529 ModifiedImm = (Imm & 0x80000000) >> 24 | // a
1530 (Imm & 0x007F0000) >> 16; // bcdefgh
1531
1532 // Insts{19-16} = abcd, Insts{3-0} = efgh
1533 Binary |= ((ModifiedImm & 0xF0) >> 4) << 16;
1534 Binary |= (ModifiedImm & 0xF);
1535 break;
1536 }
1537 }
1538
Evan Chengcd8e66a2008-11-11 21:48:44 +00001539 emitWordLE(Binary);
1540}
1541
Evan Cheng7602e112008-09-02 06:52:38 +00001542#include "ARMGenCodeEmitter.inc"