blob: b938539a7f45243778b7c06ff000709cb8895a63 [file] [log] [blame]
Dan Gohman1adf1b02008-08-19 21:45:35 +00001//===-- X86FastISel.cpp - X86 FastISel implementation ---------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the X86-specific support for the FastISel class. Much
11// of the target-specific code is generated by tablegen in the file
12// X86GenFastISel.inc, which is #included here.
13//
14//===----------------------------------------------------------------------===//
15
16#include "X86.h"
Evan Cheng8b19e562008-09-03 06:44:39 +000017#include "X86InstrBuilder.h"
Evan Cheng88e30412008-09-03 01:04:47 +000018#include "X86RegisterInfo.h"
19#include "X86Subtarget.h"
Dan Gohman22bb3112008-08-22 00:20:26 +000020#include "X86TargetMachine.h"
Evan Chengf3d4efe2008-09-07 09:09:33 +000021#include "llvm/CallingConv.h"
Dan Gohman6e3f05f2008-09-04 23:26:51 +000022#include "llvm/DerivedTypes.h"
Dan Gohmane9865942009-02-23 22:03:08 +000023#include "llvm/GlobalVariable.h"
Evan Chengf3d4efe2008-09-07 09:09:33 +000024#include "llvm/Instructions.h"
Chris Lattnera9a42252009-04-12 07:36:01 +000025#include "llvm/IntrinsicInst.h"
Dan Gohman84023e02010-07-10 09:00:22 +000026#include "llvm/CodeGen/Analysis.h"
Evan Chengc3f44b02008-09-03 00:03:49 +000027#include "llvm/CodeGen/FastISel.h"
Dan Gohmana4160c32010-07-07 16:29:44 +000028#include "llvm/CodeGen/FunctionLoweringInfo.h"
Owen Anderson95267a12008-09-05 00:06:23 +000029#include "llvm/CodeGen/MachineConstantPool.h"
Evan Chengf3d4efe2008-09-07 09:09:33 +000030#include "llvm/CodeGen/MachineFrameInfo.h"
Owen Anderson667d8f72008-08-29 17:45:56 +000031#include "llvm/CodeGen/MachineRegisterInfo.h"
Evan Chengf3d4efe2008-09-07 09:09:33 +000032#include "llvm/Support/CallSite.h"
Torok Edwinc25e7582009-07-11 20:10:48 +000033#include "llvm/Support/ErrorHandling.h"
Dan Gohman35893082008-09-18 23:23:44 +000034#include "llvm/Support/GetElementPtrTypeIterator.h"
Evan Cheng381993f2010-01-27 00:00:57 +000035#include "llvm/Target/TargetOptions.h"
Evan Chengc3f44b02008-09-03 00:03:49 +000036using namespace llvm;
37
Chris Lattner087fcf32009-03-08 18:44:31 +000038namespace {
39
Evan Chengc3f44b02008-09-03 00:03:49 +000040class X86FastISel : public FastISel {
41 /// Subtarget - Keep a pointer to the X86Subtarget around so that we can
42 /// make the right decision when generating code for different targets.
43 const X86Subtarget *Subtarget;
Evan Chengf3d4efe2008-09-07 09:09:33 +000044
45 /// StackPtr - Register used as the stack pointer.
46 ///
47 unsigned StackPtr;
48
49 /// X86ScalarSSEf32, X86ScalarSSEf64 - Select between SSE or x87
50 /// floating point ops.
51 /// When SSE is available, use it for f32 operations.
52 /// When SSE2 is available, use it for f64 operations.
53 bool X86ScalarSSEf64;
54 bool X86ScalarSSEf32;
55
Evan Cheng8b19e562008-09-03 06:44:39 +000056public:
Dan Gohmana4160c32010-07-07 16:29:44 +000057 explicit X86FastISel(FunctionLoweringInfo &funcInfo) : FastISel(funcInfo) {
Evan Cheng88e30412008-09-03 01:04:47 +000058 Subtarget = &TM.getSubtarget<X86Subtarget>();
Evan Chengf3d4efe2008-09-07 09:09:33 +000059 StackPtr = Subtarget->is64Bit() ? X86::RSP : X86::ESP;
60 X86ScalarSSEf64 = Subtarget->hasSSE2();
61 X86ScalarSSEf32 = Subtarget->hasSSE1();
Evan Cheng88e30412008-09-03 01:04:47 +000062 }
Evan Chengc3f44b02008-09-03 00:03:49 +000063
Dan Gohman46510a72010-04-15 01:51:59 +000064 virtual bool TargetSelectInstruction(const Instruction *I);
Evan Chengc3f44b02008-09-03 00:03:49 +000065
Chris Lattnerbeac75d2010-09-05 02:18:34 +000066 /// TryToFoldLoad - The specified machine instr operand is a vreg, and that
67 /// vreg is being provided by the specified load instruction. If possible,
68 /// try to fold the load as an operand to the instruction, returning true if
69 /// possible.
70 virtual bool TryToFoldLoad(MachineInstr *MI, unsigned OpNo,
71 const LoadInst *LI);
72
Dan Gohman1adf1b02008-08-19 21:45:35 +000073#include "X86GenFastISel.inc"
Evan Cheng8b19e562008-09-03 06:44:39 +000074
75private:
Dan Gohman46510a72010-04-15 01:51:59 +000076 bool X86FastEmitCompare(const Value *LHS, const Value *RHS, EVT VT);
Chris Lattner9a08a612008-10-15 04:26:38 +000077
Owen Andersone50ed302009-08-10 22:56:29 +000078 bool X86FastEmitLoad(EVT VT, const X86AddressMode &AM, unsigned &RR);
Evan Cheng0de588f2008-09-05 21:00:03 +000079
Dan Gohman46510a72010-04-15 01:51:59 +000080 bool X86FastEmitStore(EVT VT, const Value *Val,
Chris Lattner438949a2008-10-15 05:30:52 +000081 const X86AddressMode &AM);
Owen Andersone50ed302009-08-10 22:56:29 +000082 bool X86FastEmitStore(EVT VT, unsigned Val,
Dan Gohman0586d912008-09-10 20:11:02 +000083 const X86AddressMode &AM);
Evan Cheng24e3a902008-09-08 06:35:17 +000084
Owen Andersone50ed302009-08-10 22:56:29 +000085 bool X86FastEmitExtend(ISD::NodeType Opc, EVT DstVT, unsigned Src, EVT SrcVT,
Evan Cheng24e3a902008-09-08 06:35:17 +000086 unsigned &ResultReg);
Evan Cheng0de588f2008-09-05 21:00:03 +000087
Dan Gohman46510a72010-04-15 01:51:59 +000088 bool X86SelectAddress(const Value *V, X86AddressMode &AM);
89 bool X86SelectCallAddress(const Value *V, X86AddressMode &AM);
Dan Gohman0586d912008-09-10 20:11:02 +000090
Dan Gohman46510a72010-04-15 01:51:59 +000091 bool X86SelectLoad(const Instruction *I);
Owen Andersona3971df2008-09-04 07:08:58 +000092
Dan Gohman46510a72010-04-15 01:51:59 +000093 bool X86SelectStore(const Instruction *I);
Dan Gohman6e3f05f2008-09-04 23:26:51 +000094
Dan Gohman84023e02010-07-10 09:00:22 +000095 bool X86SelectRet(const Instruction *I);
96
Dan Gohman46510a72010-04-15 01:51:59 +000097 bool X86SelectCmp(const Instruction *I);
Dan Gohmand89ae992008-09-05 01:06:14 +000098
Dan Gohman46510a72010-04-15 01:51:59 +000099 bool X86SelectZExt(const Instruction *I);
Dan Gohmand89ae992008-09-05 01:06:14 +0000100
Dan Gohman46510a72010-04-15 01:51:59 +0000101 bool X86SelectBranch(const Instruction *I);
Dan Gohmanc39f4db2008-09-05 18:30:08 +0000102
Dan Gohman46510a72010-04-15 01:51:59 +0000103 bool X86SelectShift(const Instruction *I);
Dan Gohmanc39f4db2008-09-05 18:30:08 +0000104
Dan Gohman46510a72010-04-15 01:51:59 +0000105 bool X86SelectSelect(const Instruction *I);
Evan Cheng0de588f2008-09-05 21:00:03 +0000106
Dan Gohman46510a72010-04-15 01:51:59 +0000107 bool X86SelectTrunc(const Instruction *I);
Dan Gohmand98d6202008-10-02 22:15:21 +0000108
Dan Gohman46510a72010-04-15 01:51:59 +0000109 bool X86SelectFPExt(const Instruction *I);
110 bool X86SelectFPTrunc(const Instruction *I);
Dan Gohman78efce62008-09-10 21:02:08 +0000111
Dan Gohman46510a72010-04-15 01:51:59 +0000112 bool X86SelectExtractValue(const Instruction *I);
Bill Wendling52370a12008-12-09 02:42:50 +0000113
Dan Gohman46510a72010-04-15 01:51:59 +0000114 bool X86VisitIntrinsicCall(const IntrinsicInst &I);
115 bool X86SelectCall(const Instruction *I);
Evan Chengf3d4efe2008-09-07 09:09:33 +0000116
Dan Gohman2cc3aa42008-09-25 15:24:26 +0000117 const X86InstrInfo *getInstrInfo() const {
Dan Gohman97135e12008-09-26 19:15:30 +0000118 return getTargetMachine()->getInstrInfo();
119 }
120 const X86TargetMachine *getTargetMachine() const {
121 return static_cast<const X86TargetMachine *>(&TM);
Dan Gohman2cc3aa42008-09-25 15:24:26 +0000122 }
123
Dan Gohman46510a72010-04-15 01:51:59 +0000124 unsigned TargetMaterializeConstant(const Constant *C);
Dan Gohman0586d912008-09-10 20:11:02 +0000125
Dan Gohman46510a72010-04-15 01:51:59 +0000126 unsigned TargetMaterializeAlloca(const AllocaInst *C);
Evan Chengf3d4efe2008-09-07 09:09:33 +0000127
128 /// isScalarFPTypeInSSEReg - Return true if the specified scalar FP type is
129 /// computed in an SSE register, not on the X87 floating point stack.
Owen Andersone50ed302009-08-10 22:56:29 +0000130 bool isScalarFPTypeInSSEReg(EVT VT) const {
Owen Anderson825b72b2009-08-11 20:47:22 +0000131 return (VT == MVT::f64 && X86ScalarSSEf64) || // f64 is when SSE2
132 (VT == MVT::f32 && X86ScalarSSEf32); // f32 is when SSE1
Evan Chengf3d4efe2008-09-07 09:09:33 +0000133 }
134
Duncan Sands1440e8b2010-11-03 11:35:31 +0000135 bool isTypeLegal(const Type *Ty, MVT &VT, bool AllowI1 = false);
Evan Chengc3f44b02008-09-03 00:03:49 +0000136};
Chris Lattner087fcf32009-03-08 18:44:31 +0000137
138} // end anonymous namespace.
Dan Gohman99b21822008-08-28 23:21:34 +0000139
Duncan Sands1440e8b2010-11-03 11:35:31 +0000140bool X86FastISel::isTypeLegal(const Type *Ty, MVT &VT, bool AllowI1) {
141 EVT evt = TLI.getValueType(Ty, /*HandleUnknown=*/true);
142 if (evt == MVT::Other || !evt.isSimple())
Evan Chengf3d4efe2008-09-07 09:09:33 +0000143 // Unhandled type. Halt "fast" selection and bail.
144 return false;
Duncan Sands1440e8b2010-11-03 11:35:31 +0000145
146 VT = evt.getSimpleVT();
Dan Gohman9b66d732008-09-30 00:48:39 +0000147 // For now, require SSE/SSE2 for performing floating-point operations,
148 // since x87 requires additional work.
Owen Anderson825b72b2009-08-11 20:47:22 +0000149 if (VT == MVT::f64 && !X86ScalarSSEf64)
Dan Gohman9b66d732008-09-30 00:48:39 +0000150 return false;
Owen Anderson825b72b2009-08-11 20:47:22 +0000151 if (VT == MVT::f32 && !X86ScalarSSEf32)
Dan Gohman9b66d732008-09-30 00:48:39 +0000152 return false;
153 // Similarly, no f80 support yet.
Owen Anderson825b72b2009-08-11 20:47:22 +0000154 if (VT == MVT::f80)
Dan Gohman9b66d732008-09-30 00:48:39 +0000155 return false;
Evan Chengf3d4efe2008-09-07 09:09:33 +0000156 // We only handle legal types. For example, on x86-32 the instruction
157 // selector contains all of the 64-bit instructions from x86-64,
158 // under the assumption that i64 won't be used if the target doesn't
159 // support it.
Owen Anderson825b72b2009-08-11 20:47:22 +0000160 return (AllowI1 && VT == MVT::i1) || TLI.isTypeLegal(VT);
Evan Chengf3d4efe2008-09-07 09:09:33 +0000161}
162
163#include "X86GenCallingConv.inc"
164
Evan Cheng0de588f2008-09-05 21:00:03 +0000165/// X86FastEmitLoad - Emit a machine instruction to load a value of type VT.
Evan Chengf3d4efe2008-09-07 09:09:33 +0000166/// The address is either pre-computed, i.e. Ptr, or a GlobalAddress, i.e. GV.
Evan Cheng0de588f2008-09-05 21:00:03 +0000167/// Return true and the result register by reference if it is possible.
Owen Andersone50ed302009-08-10 22:56:29 +0000168bool X86FastISel::X86FastEmitLoad(EVT VT, const X86AddressMode &AM,
Evan Cheng0de588f2008-09-05 21:00:03 +0000169 unsigned &ResultReg) {
170 // Get opcode and regclass of the output for the given load instruction.
171 unsigned Opc = 0;
172 const TargetRegisterClass *RC = NULL;
Owen Anderson825b72b2009-08-11 20:47:22 +0000173 switch (VT.getSimpleVT().SimpleTy) {
Evan Cheng0de588f2008-09-05 21:00:03 +0000174 default: return false;
Dan Gohman7e7f06e2009-08-27 00:31:47 +0000175 case MVT::i1:
Owen Anderson825b72b2009-08-11 20:47:22 +0000176 case MVT::i8:
Evan Cheng0de588f2008-09-05 21:00:03 +0000177 Opc = X86::MOV8rm;
178 RC = X86::GR8RegisterClass;
179 break;
Owen Anderson825b72b2009-08-11 20:47:22 +0000180 case MVT::i16:
Evan Cheng0de588f2008-09-05 21:00:03 +0000181 Opc = X86::MOV16rm;
182 RC = X86::GR16RegisterClass;
183 break;
Owen Anderson825b72b2009-08-11 20:47:22 +0000184 case MVT::i32:
Evan Cheng0de588f2008-09-05 21:00:03 +0000185 Opc = X86::MOV32rm;
186 RC = X86::GR32RegisterClass;
187 break;
Owen Anderson825b72b2009-08-11 20:47:22 +0000188 case MVT::i64:
Evan Cheng0de588f2008-09-05 21:00:03 +0000189 // Must be in x86-64 mode.
190 Opc = X86::MOV64rm;
191 RC = X86::GR64RegisterClass;
192 break;
Owen Anderson825b72b2009-08-11 20:47:22 +0000193 case MVT::f32:
Evan Cheng0de588f2008-09-05 21:00:03 +0000194 if (Subtarget->hasSSE1()) {
195 Opc = X86::MOVSSrm;
196 RC = X86::FR32RegisterClass;
197 } else {
198 Opc = X86::LD_Fp32m;
199 RC = X86::RFP32RegisterClass;
200 }
201 break;
Owen Anderson825b72b2009-08-11 20:47:22 +0000202 case MVT::f64:
Evan Cheng0de588f2008-09-05 21:00:03 +0000203 if (Subtarget->hasSSE2()) {
204 Opc = X86::MOVSDrm;
205 RC = X86::FR64RegisterClass;
206 } else {
207 Opc = X86::LD_Fp64m;
208 RC = X86::RFP64RegisterClass;
209 }
210 break;
Owen Anderson825b72b2009-08-11 20:47:22 +0000211 case MVT::f80:
Dan Gohman5af29c22008-09-26 01:39:32 +0000212 // No f80 support yet.
213 return false;
Evan Cheng0de588f2008-09-05 21:00:03 +0000214 }
215
216 ResultReg = createResultReg(RC);
Dan Gohman84023e02010-07-10 09:00:22 +0000217 addFullAddress(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt,
218 DL, TII.get(Opc), ResultReg), AM);
Evan Cheng0de588f2008-09-05 21:00:03 +0000219 return true;
220}
221
Evan Chengf3d4efe2008-09-07 09:09:33 +0000222/// X86FastEmitStore - Emit a machine instruction to store a value Val of
223/// type VT. The address is either pre-computed, consisted of a base ptr, Ptr
224/// and a displacement offset, or a GlobalAddress,
Evan Cheng0de588f2008-09-05 21:00:03 +0000225/// i.e. V. Return true if it is possible.
226bool
Owen Andersone50ed302009-08-10 22:56:29 +0000227X86FastISel::X86FastEmitStore(EVT VT, unsigned Val,
Dan Gohman0586d912008-09-10 20:11:02 +0000228 const X86AddressMode &AM) {
Dan Gohman863890e2008-09-08 16:31:35 +0000229 // Get opcode and regclass of the output for the given store instruction.
Evan Cheng0de588f2008-09-05 21:00:03 +0000230 unsigned Opc = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +0000231 switch (VT.getSimpleVT().SimpleTy) {
232 case MVT::f80: // No f80 support yet.
Evan Cheng0de588f2008-09-05 21:00:03 +0000233 default: return false;
Dan Gohman7e7f06e2009-08-27 00:31:47 +0000234 case MVT::i1: {
235 // Mask out all but lowest bit.
236 unsigned AndResult = createResultReg(X86::GR8RegisterClass);
Dan Gohman84023e02010-07-10 09:00:22 +0000237 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Dan Gohman7e7f06e2009-08-27 00:31:47 +0000238 TII.get(X86::AND8ri), AndResult).addReg(Val).addImm(1);
239 Val = AndResult;
240 }
241 // FALLTHROUGH, handling i1 as i8.
Owen Anderson825b72b2009-08-11 20:47:22 +0000242 case MVT::i8: Opc = X86::MOV8mr; break;
243 case MVT::i16: Opc = X86::MOV16mr; break;
244 case MVT::i32: Opc = X86::MOV32mr; break;
245 case MVT::i64: Opc = X86::MOV64mr; break; // Must be in x86-64 mode.
246 case MVT::f32:
Chris Lattner438949a2008-10-15 05:30:52 +0000247 Opc = Subtarget->hasSSE1() ? X86::MOVSSmr : X86::ST_Fp32m;
Evan Cheng0de588f2008-09-05 21:00:03 +0000248 break;
Owen Anderson825b72b2009-08-11 20:47:22 +0000249 case MVT::f64:
Chris Lattner438949a2008-10-15 05:30:52 +0000250 Opc = Subtarget->hasSSE2() ? X86::MOVSDmr : X86::ST_Fp64m;
Evan Cheng0de588f2008-09-05 21:00:03 +0000251 break;
Evan Cheng0de588f2008-09-05 21:00:03 +0000252 }
Chris Lattner438949a2008-10-15 05:30:52 +0000253
Dan Gohman84023e02010-07-10 09:00:22 +0000254 addFullAddress(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt,
255 DL, TII.get(Opc)), AM).addReg(Val);
Evan Cheng0de588f2008-09-05 21:00:03 +0000256 return true;
257}
258
Dan Gohman46510a72010-04-15 01:51:59 +0000259bool X86FastISel::X86FastEmitStore(EVT VT, const Value *Val,
Chris Lattner438949a2008-10-15 05:30:52 +0000260 const X86AddressMode &AM) {
261 // Handle 'null' like i32/i64 0.
262 if (isa<ConstantPointerNull>(Val))
Owen Anderson1d0be152009-08-13 21:58:54 +0000263 Val = Constant::getNullValue(TD.getIntPtrType(Val->getContext()));
Chris Lattner438949a2008-10-15 05:30:52 +0000264
265 // If this is a store of a simple constant, fold the constant into the store.
Dan Gohman46510a72010-04-15 01:51:59 +0000266 if (const ConstantInt *CI = dyn_cast<ConstantInt>(Val)) {
Chris Lattner438949a2008-10-15 05:30:52 +0000267 unsigned Opc = 0;
Dan Gohman7e7f06e2009-08-27 00:31:47 +0000268 bool Signed = true;
Owen Anderson825b72b2009-08-11 20:47:22 +0000269 switch (VT.getSimpleVT().SimpleTy) {
Chris Lattner438949a2008-10-15 05:30:52 +0000270 default: break;
Dan Gohman7e7f06e2009-08-27 00:31:47 +0000271 case MVT::i1: Signed = false; // FALLTHROUGH to handle as i8.
Owen Anderson825b72b2009-08-11 20:47:22 +0000272 case MVT::i8: Opc = X86::MOV8mi; break;
273 case MVT::i16: Opc = X86::MOV16mi; break;
274 case MVT::i32: Opc = X86::MOV32mi; break;
275 case MVT::i64:
Chris Lattner438949a2008-10-15 05:30:52 +0000276 // Must be a 32-bit sign extended value.
277 if ((int)CI->getSExtValue() == CI->getSExtValue())
278 Opc = X86::MOV64mi32;
279 break;
280 }
281
282 if (Opc) {
Dan Gohman84023e02010-07-10 09:00:22 +0000283 addFullAddress(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt,
284 DL, TII.get(Opc)), AM)
John McCall795ee9d2010-04-06 23:35:53 +0000285 .addImm(Signed ? (uint64_t) CI->getSExtValue() :
Dan Gohman7e7f06e2009-08-27 00:31:47 +0000286 CI->getZExtValue());
Chris Lattner438949a2008-10-15 05:30:52 +0000287 return true;
288 }
289 }
290
291 unsigned ValReg = getRegForValue(Val);
292 if (ValReg == 0)
Chris Lattner438949a2008-10-15 05:30:52 +0000293 return false;
294
295 return X86FastEmitStore(VT, ValReg, AM);
296}
297
Evan Cheng24e3a902008-09-08 06:35:17 +0000298/// X86FastEmitExtend - Emit a machine instruction to extend a value Src of
299/// type SrcVT to type DstVT using the specified extension opcode Opc (e.g.
300/// ISD::SIGN_EXTEND).
Owen Andersone50ed302009-08-10 22:56:29 +0000301bool X86FastISel::X86FastEmitExtend(ISD::NodeType Opc, EVT DstVT,
302 unsigned Src, EVT SrcVT,
Evan Cheng24e3a902008-09-08 06:35:17 +0000303 unsigned &ResultReg) {
Dan Gohmana6cb6412010-05-11 23:54:07 +0000304 unsigned RR = FastEmit_r(SrcVT.getSimpleVT(), DstVT.getSimpleVT(), Opc,
305 Src, /*TODO: Kill=*/false);
Owen Andersonac34a002008-09-11 19:44:55 +0000306
307 if (RR != 0) {
308 ResultReg = RR;
309 return true;
310 } else
311 return false;
Evan Cheng24e3a902008-09-08 06:35:17 +0000312}
313
Dan Gohman0586d912008-09-10 20:11:02 +0000314/// X86SelectAddress - Attempt to fill in an address from the given value.
315///
Dan Gohman46510a72010-04-15 01:51:59 +0000316bool X86FastISel::X86SelectAddress(const Value *V, X86AddressMode &AM) {
317 const User *U = NULL;
Dan Gohman35893082008-09-18 23:23:44 +0000318 unsigned Opcode = Instruction::UserOp1;
Dan Gohman46510a72010-04-15 01:51:59 +0000319 if (const Instruction *I = dyn_cast<Instruction>(V)) {
Dan Gohmanea9f1512010-06-18 20:44:47 +0000320 // Don't walk into other basic blocks; it's possible we haven't
321 // visited them yet, so the instructions may not yet be assigned
322 // virtual registers.
Dan Gohman84023e02010-07-10 09:00:22 +0000323 if (FuncInfo.MBBMap[I->getParent()] != FuncInfo.MBB)
Dan Gohmanea9f1512010-06-18 20:44:47 +0000324 return false;
325
Dan Gohman35893082008-09-18 23:23:44 +0000326 Opcode = I->getOpcode();
327 U = I;
Dan Gohman46510a72010-04-15 01:51:59 +0000328 } else if (const ConstantExpr *C = dyn_cast<ConstantExpr>(V)) {
Dan Gohman35893082008-09-18 23:23:44 +0000329 Opcode = C->getOpcode();
330 U = C;
331 }
Dan Gohman0586d912008-09-10 20:11:02 +0000332
Chris Lattner868ee942010-06-15 19:08:40 +0000333 if (const PointerType *Ty = dyn_cast<PointerType>(V->getType()))
334 if (Ty->getAddressSpace() > 255)
Dan Gohman1415a602010-06-18 20:45:41 +0000335 // Fast instruction selection doesn't support the special
336 // address spaces.
Chris Lattner868ee942010-06-15 19:08:40 +0000337 return false;
338
Dan Gohman35893082008-09-18 23:23:44 +0000339 switch (Opcode) {
340 default: break;
341 case Instruction::BitCast:
342 // Look past bitcasts.
Chris Lattner0aa43de2009-07-10 05:33:42 +0000343 return X86SelectAddress(U->getOperand(0), AM);
Dan Gohman35893082008-09-18 23:23:44 +0000344
345 case Instruction::IntToPtr:
346 // Look past no-op inttoptrs.
347 if (TLI.getValueType(U->getOperand(0)->getType()) == TLI.getPointerTy())
Chris Lattner0aa43de2009-07-10 05:33:42 +0000348 return X86SelectAddress(U->getOperand(0), AM);
Dan Gohman55fdaec2008-12-08 23:50:06 +0000349 break;
Dan Gohman35893082008-09-18 23:23:44 +0000350
351 case Instruction::PtrToInt:
352 // Look past no-op ptrtoints.
353 if (TLI.getValueType(U->getType()) == TLI.getPointerTy())
Chris Lattner0aa43de2009-07-10 05:33:42 +0000354 return X86SelectAddress(U->getOperand(0), AM);
Dan Gohman55fdaec2008-12-08 23:50:06 +0000355 break;
Dan Gohman35893082008-09-18 23:23:44 +0000356
357 case Instruction::Alloca: {
358 // Do static allocas.
359 const AllocaInst *A = cast<AllocaInst>(V);
Dan Gohmana4160c32010-07-07 16:29:44 +0000360 DenseMap<const AllocaInst*, int>::iterator SI =
361 FuncInfo.StaticAllocaMap.find(A);
362 if (SI != FuncInfo.StaticAllocaMap.end()) {
Dan Gohman97135e12008-09-26 19:15:30 +0000363 AM.BaseType = X86AddressMode::FrameIndexBase;
364 AM.Base.FrameIndex = SI->second;
365 return true;
366 }
367 break;
Dan Gohman35893082008-09-18 23:23:44 +0000368 }
369
370 case Instruction::Add: {
371 // Adds of constants are common and easy enough.
Dan Gohman46510a72010-04-15 01:51:59 +0000372 if (const ConstantInt *CI = dyn_cast<ConstantInt>(U->getOperand(1))) {
Dan Gohman09aae462008-09-26 20:04:15 +0000373 uint64_t Disp = (int32_t)AM.Disp + (uint64_t)CI->getSExtValue();
374 // They have to fit in the 32-bit signed displacement field though.
Benjamin Kramer34247a02010-03-29 21:13:41 +0000375 if (isInt<32>(Disp)) {
Dan Gohman09aae462008-09-26 20:04:15 +0000376 AM.Disp = (uint32_t)Disp;
Chris Lattner0aa43de2009-07-10 05:33:42 +0000377 return X86SelectAddress(U->getOperand(0), AM);
Dan Gohman09aae462008-09-26 20:04:15 +0000378 }
Dan Gohman0586d912008-09-10 20:11:02 +0000379 }
Dan Gohman35893082008-09-18 23:23:44 +0000380 break;
381 }
382
383 case Instruction::GetElementPtr: {
Chris Lattnerbfcc8e02010-03-04 19:54:45 +0000384 X86AddressMode SavedAM = AM;
385
Dan Gohman35893082008-09-18 23:23:44 +0000386 // Pattern-match simple GEPs.
Dan Gohman09aae462008-09-26 20:04:15 +0000387 uint64_t Disp = (int32_t)AM.Disp;
Dan Gohman35893082008-09-18 23:23:44 +0000388 unsigned IndexReg = AM.IndexReg;
389 unsigned Scale = AM.Scale;
390 gep_type_iterator GTI = gep_type_begin(U);
Dan Gohmanc8a1a3c2008-12-08 07:57:47 +0000391 // Iterate through the indices, folding what we can. Constants can be
392 // folded, and one dynamic index can be handled, if the scale is supported.
Dan Gohman46510a72010-04-15 01:51:59 +0000393 for (User::const_op_iterator i = U->op_begin() + 1, e = U->op_end();
Dan Gohman35893082008-09-18 23:23:44 +0000394 i != e; ++i, ++GTI) {
Dan Gohman46510a72010-04-15 01:51:59 +0000395 const Value *Op = *i;
Dan Gohman35893082008-09-18 23:23:44 +0000396 if (const StructType *STy = dyn_cast<StructType>(*GTI)) {
397 const StructLayout *SL = TD.getStructLayout(STy);
398 unsigned Idx = cast<ConstantInt>(Op)->getZExtValue();
399 Disp += SL->getElementOffset(Idx);
400 } else {
Duncan Sands777d2302009-05-09 07:06:46 +0000401 uint64_t S = TD.getTypeAllocSize(GTI.getIndexedType());
Dan Gohman5c87bf62010-07-01 02:27:15 +0000402 SmallVector<const Value *, 4> Worklist;
403 Worklist.push_back(Op);
404 do {
405 Op = Worklist.pop_back_val();
406 if (const ConstantInt *CI = dyn_cast<ConstantInt>(Op)) {
407 // Constant-offset addressing.
408 Disp += CI->getSExtValue() * S;
Dan Gohmanabd1d852010-07-01 02:58:21 +0000409 } else if (isa<AddOperator>(Op) &&
410 isa<ConstantInt>(cast<AddOperator>(Op)->getOperand(1))) {
411 // An add with a constant operand. Fold the constant.
412 ConstantInt *CI =
413 cast<ConstantInt>(cast<AddOperator>(Op)->getOperand(1));
414 Disp += CI->getSExtValue() * S;
415 // Add the other operand back to the work list.
416 Worklist.push_back(cast<AddOperator>(Op)->getOperand(0));
Dan Gohman5c87bf62010-07-01 02:27:15 +0000417 } else if (IndexReg == 0 &&
418 (!AM.GV || !Subtarget->isPICStyleRIPRel()) &&
419 (S == 1 || S == 2 || S == 4 || S == 8)) {
420 // Scaled-index addressing.
421 Scale = S;
422 IndexReg = getRegForGEPIndex(Op).first;
423 if (IndexReg == 0)
424 return false;
Dan Gohman5c87bf62010-07-01 02:27:15 +0000425 } else
426 // Unsupported.
427 goto unsupported_gep;
428 } while (!Worklist.empty());
Dan Gohman35893082008-09-18 23:23:44 +0000429 }
430 }
Dan Gohman09aae462008-09-26 20:04:15 +0000431 // Check for displacement overflow.
Benjamin Kramer34247a02010-03-29 21:13:41 +0000432 if (!isInt<32>(Disp))
Dan Gohman09aae462008-09-26 20:04:15 +0000433 break;
Dan Gohman35893082008-09-18 23:23:44 +0000434 // Ok, the GEP indices were covered by constant-offset and scaled-index
435 // addressing. Update the address state and move on to examining the base.
436 AM.IndexReg = IndexReg;
437 AM.Scale = Scale;
Dan Gohman09aae462008-09-26 20:04:15 +0000438 AM.Disp = (uint32_t)Disp;
Chris Lattner225d4ca2010-03-04 19:48:19 +0000439 if (X86SelectAddress(U->getOperand(0), AM))
440 return true;
441
442 // If we couldn't merge the sub value into this addr mode, revert back to
443 // our address and just match the value instead of completely failing.
444 AM = SavedAM;
445 break;
Dan Gohman35893082008-09-18 23:23:44 +0000446 unsupported_gep:
447 // Ok, the GEP indices weren't all covered.
448 break;
449 }
450 }
451
452 // Handle constant address.
Dan Gohman46510a72010-04-15 01:51:59 +0000453 if (const GlobalValue *GV = dyn_cast<GlobalValue>(V)) {
Dan Gohman2cc3aa42008-09-25 15:24:26 +0000454 // Can't handle alternate code models yet.
Chris Lattnerf1d6bd52009-07-10 21:03:06 +0000455 if (TM.getCodeModel() != CodeModel::Small)
Dan Gohman2cc3aa42008-09-25 15:24:26 +0000456 return false;
457
Dan Gohman97135e12008-09-26 19:15:30 +0000458 // RIP-relative addresses can't have additional register operands.
Chris Lattner4c1b6062009-06-27 05:24:12 +0000459 if (Subtarget->isPICStyleRIPRel() &&
Dan Gohman97135e12008-09-26 19:15:30 +0000460 (AM.Base.Reg != 0 || AM.IndexReg != 0))
461 return false;
462
Dan Gohmane9865942009-02-23 22:03:08 +0000463 // Can't handle TLS yet.
Dan Gohman46510a72010-04-15 01:51:59 +0000464 if (const GlobalVariable *GVar = dyn_cast<GlobalVariable>(GV))
Dan Gohmane9865942009-02-23 22:03:08 +0000465 if (GVar->isThreadLocal())
466 return false;
467
Chris Lattnerff7727f2009-07-09 06:41:35 +0000468 // Okay, we've committed to selecting this global. Set up the basic address.
Dan Gohman2cc3aa42008-09-25 15:24:26 +0000469 AM.GV = GV;
Chris Lattner18c59872009-06-27 04:16:01 +0000470
Chris Lattner0d786dd2009-07-10 07:48:51 +0000471 // Allow the subtarget to classify the global.
472 unsigned char GVFlags = Subtarget->ClassifyGlobalReference(GV, TM);
473
474 // If this reference is relative to the pic base, set it now.
475 if (isGlobalRelativeToPICBase(GVFlags)) {
Chris Lattner75cdf272009-07-09 06:59:17 +0000476 // FIXME: How do we know Base.Reg is free??
Dan Gohmana4160c32010-07-07 16:29:44 +0000477 AM.Base.Reg = getInstrInfo()->getGlobalBaseReg(FuncInfo.MF);
Chris Lattner75cdf272009-07-09 06:59:17 +0000478 }
Chris Lattner0d786dd2009-07-10 07:48:51 +0000479
480 // Unless the ABI requires an extra load, return a direct reference to
Chris Lattnerff7727f2009-07-09 06:41:35 +0000481 // the global.
Chris Lattner0d786dd2009-07-10 07:48:51 +0000482 if (!isGlobalStubReference(GVFlags)) {
Chris Lattnerff7727f2009-07-09 06:41:35 +0000483 if (Subtarget->isPICStyleRIPRel()) {
484 // Use rip-relative addressing if we can. Above we verified that the
485 // base and index registers are unused.
486 assert(AM.Base.Reg == 0 && AM.IndexReg == 0);
487 AM.Base.Reg = X86::RIP;
Dan Gohman7e8ef602008-09-19 23:42:04 +0000488 }
Chris Lattner0d786dd2009-07-10 07:48:51 +0000489 AM.GVOpFlags = GVFlags;
Chris Lattnerff7727f2009-07-09 06:41:35 +0000490 return true;
491 }
492
Chris Lattner0d786dd2009-07-10 07:48:51 +0000493 // Ok, we need to do a load from a stub. If we've already loaded from this
494 // stub, reuse the loaded pointer, otherwise emit the load now.
Chris Lattnerff7727f2009-07-09 06:41:35 +0000495 DenseMap<const Value*, unsigned>::iterator I = LocalValueMap.find(V);
496 unsigned LoadReg;
497 if (I != LocalValueMap.end() && I->second != 0) {
498 LoadReg = I->second;
499 } else {
Chris Lattner35c28ec2009-07-01 03:27:19 +0000500 // Issue load from stub.
Dan Gohman2ff7fd12008-09-19 22:16:54 +0000501 unsigned Opc = 0;
502 const TargetRegisterClass *RC = NULL;
Dan Gohman789ce772008-09-25 23:34:02 +0000503 X86AddressMode StubAM;
504 StubAM.Base.Reg = AM.Base.Reg;
Chris Lattner75cdf272009-07-09 06:59:17 +0000505 StubAM.GV = GV;
Chris Lattner0d786dd2009-07-10 07:48:51 +0000506 StubAM.GVOpFlags = GVFlags;
507
Dan Gohman84023e02010-07-10 09:00:22 +0000508 // Prepare for inserting code in the local-value area.
Dan Gohmana10b8492010-07-14 01:07:44 +0000509 SavePoint SaveInsertPt = enterLocalValueArea();
Dan Gohman84023e02010-07-10 09:00:22 +0000510
Owen Anderson825b72b2009-08-11 20:47:22 +0000511 if (TLI.getPointerTy() == MVT::i64) {
Chris Lattner75cdf272009-07-09 06:59:17 +0000512 Opc = X86::MOV64rm;
513 RC = X86::GR64RegisterClass;
514
Chris Lattner0d786dd2009-07-10 07:48:51 +0000515 if (Subtarget->isPICStyleRIPRel())
Chris Lattner75cdf272009-07-09 06:59:17 +0000516 StubAM.Base.Reg = X86::RIP;
Chris Lattner75cdf272009-07-09 06:59:17 +0000517 } else {
Chris Lattner35c28ec2009-07-01 03:27:19 +0000518 Opc = X86::MOV32rm;
519 RC = X86::GR32RegisterClass;
Chris Lattner35c28ec2009-07-01 03:27:19 +0000520 }
Chris Lattnerff7727f2009-07-09 06:41:35 +0000521
522 LoadReg = createResultReg(RC);
Dan Gohman84023e02010-07-10 09:00:22 +0000523 MachineInstrBuilder LoadMI =
524 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(Opc), LoadReg);
525 addFullAddress(LoadMI, StubAM);
526
527 // Ok, back to normal mode.
528 leaveLocalValueArea(SaveInsertPt);
529
Dan Gohman2ff7fd12008-09-19 22:16:54 +0000530 // Prevent loading GV stub multiple times in same MBB.
Chris Lattnerff7727f2009-07-09 06:41:35 +0000531 LocalValueMap[V] = LoadReg;
Dan Gohman2ff7fd12008-09-19 22:16:54 +0000532 }
Chris Lattner18c59872009-06-27 04:16:01 +0000533
Chris Lattnerff7727f2009-07-09 06:41:35 +0000534 // Now construct the final address. Note that the Disp, Scale,
535 // and Index values may already be set here.
536 AM.Base.Reg = LoadReg;
537 AM.GV = 0;
Dan Gohman2ff7fd12008-09-19 22:16:54 +0000538 return true;
Dan Gohman0586d912008-09-10 20:11:02 +0000539 }
540
Dan Gohman97135e12008-09-26 19:15:30 +0000541 // If all else fails, try to materialize the value in a register.
Chris Lattner4c1b6062009-06-27 05:24:12 +0000542 if (!AM.GV || !Subtarget->isPICStyleRIPRel()) {
Dan Gohman97135e12008-09-26 19:15:30 +0000543 if (AM.Base.Reg == 0) {
544 AM.Base.Reg = getRegForValue(V);
545 return AM.Base.Reg != 0;
546 }
547 if (AM.IndexReg == 0) {
548 assert(AM.Scale == 1 && "Scale with no index!");
549 AM.IndexReg = getRegForValue(V);
550 return AM.IndexReg != 0;
551 }
552 }
553
554 return false;
Dan Gohman0586d912008-09-10 20:11:02 +0000555}
556
Chris Lattner0aa43de2009-07-10 05:33:42 +0000557/// X86SelectCallAddress - Attempt to fill in an address from the given value.
558///
Dan Gohman46510a72010-04-15 01:51:59 +0000559bool X86FastISel::X86SelectCallAddress(const Value *V, X86AddressMode &AM) {
560 const User *U = NULL;
Chris Lattner0aa43de2009-07-10 05:33:42 +0000561 unsigned Opcode = Instruction::UserOp1;
Dan Gohman46510a72010-04-15 01:51:59 +0000562 if (const Instruction *I = dyn_cast<Instruction>(V)) {
Chris Lattner0aa43de2009-07-10 05:33:42 +0000563 Opcode = I->getOpcode();
564 U = I;
Dan Gohman46510a72010-04-15 01:51:59 +0000565 } else if (const ConstantExpr *C = dyn_cast<ConstantExpr>(V)) {
Chris Lattner0aa43de2009-07-10 05:33:42 +0000566 Opcode = C->getOpcode();
567 U = C;
568 }
569
570 switch (Opcode) {
571 default: break;
572 case Instruction::BitCast:
573 // Look past bitcasts.
574 return X86SelectCallAddress(U->getOperand(0), AM);
575
576 case Instruction::IntToPtr:
577 // Look past no-op inttoptrs.
578 if (TLI.getValueType(U->getOperand(0)->getType()) == TLI.getPointerTy())
579 return X86SelectCallAddress(U->getOperand(0), AM);
580 break;
581
582 case Instruction::PtrToInt:
583 // Look past no-op ptrtoints.
584 if (TLI.getValueType(U->getType()) == TLI.getPointerTy())
585 return X86SelectCallAddress(U->getOperand(0), AM);
586 break;
587 }
588
589 // Handle constant address.
Dan Gohman46510a72010-04-15 01:51:59 +0000590 if (const GlobalValue *GV = dyn_cast<GlobalValue>(V)) {
Chris Lattner0aa43de2009-07-10 05:33:42 +0000591 // Can't handle alternate code models yet.
Chris Lattnerf1d6bd52009-07-10 21:03:06 +0000592 if (TM.getCodeModel() != CodeModel::Small)
Chris Lattner0aa43de2009-07-10 05:33:42 +0000593 return false;
594
595 // RIP-relative addresses can't have additional register operands.
596 if (Subtarget->isPICStyleRIPRel() &&
597 (AM.Base.Reg != 0 || AM.IndexReg != 0))
598 return false;
599
Chris Lattner754b7652009-07-10 05:48:03 +0000600 // Can't handle TLS or DLLImport.
Dan Gohman46510a72010-04-15 01:51:59 +0000601 if (const GlobalVariable *GVar = dyn_cast<GlobalVariable>(GV))
Chris Lattnere6c07b52009-07-10 05:45:15 +0000602 if (GVar->isThreadLocal() || GVar->hasDLLImportLinkage())
Chris Lattner0aa43de2009-07-10 05:33:42 +0000603 return false;
604
605 // Okay, we've committed to selecting this global. Set up the basic address.
606 AM.GV = GV;
607
Chris Lattnere6c07b52009-07-10 05:45:15 +0000608 // No ABI requires an extra load for anything other than DLLImport, which
609 // we rejected above. Return a direct reference to the global.
Chris Lattnere6c07b52009-07-10 05:45:15 +0000610 if (Subtarget->isPICStyleRIPRel()) {
611 // Use rip-relative addressing if we can. Above we verified that the
612 // base and index registers are unused.
613 assert(AM.Base.Reg == 0 && AM.IndexReg == 0);
614 AM.Base.Reg = X86::RIP;
Chris Lattnere2c92082009-07-10 21:00:45 +0000615 } else if (Subtarget->isPICStyleStubPIC()) {
Chris Lattnere6c07b52009-07-10 05:45:15 +0000616 AM.GVOpFlags = X86II::MO_PIC_BASE_OFFSET;
617 } else if (Subtarget->isPICStyleGOT()) {
618 AM.GVOpFlags = X86II::MO_GOTOFF;
Chris Lattner0aa43de2009-07-10 05:33:42 +0000619 }
620
Chris Lattner0aa43de2009-07-10 05:33:42 +0000621 return true;
622 }
623
624 // If all else fails, try to materialize the value in a register.
625 if (!AM.GV || !Subtarget->isPICStyleRIPRel()) {
626 if (AM.Base.Reg == 0) {
627 AM.Base.Reg = getRegForValue(V);
628 return AM.Base.Reg != 0;
629 }
630 if (AM.IndexReg == 0) {
631 assert(AM.Scale == 1 && "Scale with no index!");
632 AM.IndexReg = getRegForValue(V);
633 return AM.IndexReg != 0;
634 }
635 }
636
637 return false;
638}
639
640
Owen Andersona3971df2008-09-04 07:08:58 +0000641/// X86SelectStore - Select and emit code to implement store instructions.
Dan Gohman46510a72010-04-15 01:51:59 +0000642bool X86FastISel::X86SelectStore(const Instruction *I) {
Duncan Sands1440e8b2010-11-03 11:35:31 +0000643 MVT VT;
Dan Gohman7e7f06e2009-08-27 00:31:47 +0000644 if (!isTypeLegal(I->getOperand(0)->getType(), VT, /*AllowI1=*/true))
Owen Andersona3971df2008-09-04 07:08:58 +0000645 return false;
Owen Andersona3971df2008-09-04 07:08:58 +0000646
Dan Gohman0586d912008-09-10 20:11:02 +0000647 X86AddressMode AM;
Chris Lattner0aa43de2009-07-10 05:33:42 +0000648 if (!X86SelectAddress(I->getOperand(1), AM))
Dan Gohman0586d912008-09-10 20:11:02 +0000649 return false;
Owen Andersona3971df2008-09-04 07:08:58 +0000650
Chris Lattner438949a2008-10-15 05:30:52 +0000651 return X86FastEmitStore(VT, I->getOperand(0), AM);
Owen Andersona3971df2008-09-04 07:08:58 +0000652}
653
Dan Gohman84023e02010-07-10 09:00:22 +0000654/// X86SelectRet - Select and emit code to implement ret instructions.
655bool X86FastISel::X86SelectRet(const Instruction *I) {
656 const ReturnInst *Ret = cast<ReturnInst>(I);
657 const Function &F = *I->getParent()->getParent();
658
659 if (!FuncInfo.CanLowerReturn)
660 return false;
661
662 CallingConv::ID CC = F.getCallingConv();
663 if (CC != CallingConv::C &&
664 CC != CallingConv::Fast &&
665 CC != CallingConv::X86_FastCall)
666 return false;
667
668 if (Subtarget->isTargetWin64())
669 return false;
670
671 // Don't handle popping bytes on return for now.
672 if (FuncInfo.MF->getInfo<X86MachineFunctionInfo>()
673 ->getBytesToPopOnReturn() != 0)
674 return 0;
675
676 // fastcc with -tailcallopt is intended to provide a guaranteed
677 // tail call optimization. Fastisel doesn't know how to do that.
678 if (CC == CallingConv::Fast && GuaranteedTailCallOpt)
679 return false;
680
681 // Let SDISel handle vararg functions.
682 if (F.isVarArg())
683 return false;
684
685 if (Ret->getNumOperands() > 0) {
686 SmallVector<ISD::OutputArg, 4> Outs;
687 GetReturnInfo(F.getReturnType(), F.getAttributes().getRetAttributes(),
688 Outs, TLI);
689
690 // Analyze operands of the call, assigning locations to each operand.
691 SmallVector<CCValAssign, 16> ValLocs;
692 CCState CCInfo(CC, F.isVarArg(), TM, ValLocs, I->getContext());
Duncan Sandse26032d2010-10-31 13:02:38 +0000693 CCInfo.AnalyzeReturn(Outs, RetCC_X86);
Dan Gohman84023e02010-07-10 09:00:22 +0000694
695 const Value *RV = Ret->getOperand(0);
696 unsigned Reg = getRegForValue(RV);
697 if (Reg == 0)
698 return false;
699
700 // Only handle a single return value for now.
701 if (ValLocs.size() != 1)
702 return false;
703
704 CCValAssign &VA = ValLocs[0];
705
706 // Don't bother handling odd stuff for now.
707 if (VA.getLocInfo() != CCValAssign::Full)
708 return false;
709 // Only handle register returns for now.
710 if (!VA.isRegLoc())
711 return false;
712 // TODO: For now, don't try to handle cases where getLocInfo()
713 // says Full but the types don't match.
Duncan Sands1e96bab2010-11-04 10:49:57 +0000714 if (TLI.getValueType(RV->getType()) != VA.getValVT())
Dan Gohman84023e02010-07-10 09:00:22 +0000715 return false;
716
717 // The calling-convention tables for x87 returns don't tell
718 // the whole story.
719 if (VA.getLocReg() == X86::ST0 || VA.getLocReg() == X86::ST1)
720 return false;
721
722 // Make the copy.
723 unsigned SrcReg = Reg + VA.getValNo();
724 unsigned DstReg = VA.getLocReg();
725 const TargetRegisterClass* SrcRC = MRI.getRegClass(SrcReg);
Jakob Stoklund Olesen1ba31892010-07-11 05:17:02 +0000726 // Avoid a cross-class copy. This is very unlikely.
727 if (!SrcRC->contains(DstReg))
Dan Gohman84023e02010-07-10 09:00:22 +0000728 return false;
Jakob Stoklund Olesen1ba31892010-07-11 05:17:02 +0000729 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(TargetOpcode::COPY),
730 DstReg).addReg(SrcReg);
Dan Gohman84023e02010-07-10 09:00:22 +0000731
732 // Mark the register as live out of the function.
733 MRI.addLiveOut(VA.getLocReg());
734 }
735
736 // Now emit the RET.
737 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(X86::RET));
738 return true;
739}
740
Evan Cheng8b19e562008-09-03 06:44:39 +0000741/// X86SelectLoad - Select and emit code to implement load instructions.
742///
Dan Gohman46510a72010-04-15 01:51:59 +0000743bool X86FastISel::X86SelectLoad(const Instruction *I) {
Duncan Sands1440e8b2010-11-03 11:35:31 +0000744 MVT VT;
Dan Gohman7e7f06e2009-08-27 00:31:47 +0000745 if (!isTypeLegal(I->getType(), VT, /*AllowI1=*/true))
Evan Cheng8b19e562008-09-03 06:44:39 +0000746 return false;
747
Dan Gohman0586d912008-09-10 20:11:02 +0000748 X86AddressMode AM;
Chris Lattner0aa43de2009-07-10 05:33:42 +0000749 if (!X86SelectAddress(I->getOperand(0), AM))
Dan Gohman0586d912008-09-10 20:11:02 +0000750 return false;
Evan Cheng8b19e562008-09-03 06:44:39 +0000751
Evan Cheng0de588f2008-09-05 21:00:03 +0000752 unsigned ResultReg = 0;
Dan Gohman0586d912008-09-10 20:11:02 +0000753 if (X86FastEmitLoad(VT, AM, ResultReg)) {
Evan Cheng0de588f2008-09-05 21:00:03 +0000754 UpdateValueMap(I, ResultReg);
755 return true;
Evan Cheng8b19e562008-09-03 06:44:39 +0000756 }
Evan Cheng0de588f2008-09-05 21:00:03 +0000757 return false;
Evan Cheng8b19e562008-09-03 06:44:39 +0000758}
759
Jakob Stoklund Olesen75be45c2010-07-11 16:22:13 +0000760static unsigned X86ChooseCmpOpcode(EVT VT, const X86Subtarget *Subtarget) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000761 switch (VT.getSimpleVT().SimpleTy) {
Chris Lattner45ac17f2008-10-15 04:32:45 +0000762 default: return 0;
Owen Anderson825b72b2009-08-11 20:47:22 +0000763 case MVT::i8: return X86::CMP8rr;
764 case MVT::i16: return X86::CMP16rr;
765 case MVT::i32: return X86::CMP32rr;
766 case MVT::i64: return X86::CMP64rr;
Dan Gohmanbe4d10d2010-07-12 15:46:30 +0000767 case MVT::f32: return Subtarget->hasSSE1() ? X86::UCOMISSrr : 0;
768 case MVT::f64: return Subtarget->hasSSE2() ? X86::UCOMISDrr : 0;
Dan Gohmand98d6202008-10-02 22:15:21 +0000769 }
Dan Gohmand98d6202008-10-02 22:15:21 +0000770}
771
Chris Lattner0e13c782008-10-15 04:13:29 +0000772/// X86ChooseCmpImmediateOpcode - If we have a comparison with RHS as the RHS
773/// of the comparison, return an opcode that works for the compare (e.g.
774/// CMP32ri) otherwise return 0.
Dan Gohman46510a72010-04-15 01:51:59 +0000775static unsigned X86ChooseCmpImmediateOpcode(EVT VT, const ConstantInt *RHSC) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000776 switch (VT.getSimpleVT().SimpleTy) {
Chris Lattner0e13c782008-10-15 04:13:29 +0000777 // Otherwise, we can't fold the immediate into this comparison.
Chris Lattner45ac17f2008-10-15 04:32:45 +0000778 default: return 0;
Owen Anderson825b72b2009-08-11 20:47:22 +0000779 case MVT::i8: return X86::CMP8ri;
780 case MVT::i16: return X86::CMP16ri;
781 case MVT::i32: return X86::CMP32ri;
782 case MVT::i64:
Chris Lattner45ac17f2008-10-15 04:32:45 +0000783 // 64-bit comparisons are only valid if the immediate fits in a 32-bit sext
784 // field.
Chris Lattner438949a2008-10-15 05:30:52 +0000785 if ((int)RHSC->getSExtValue() == RHSC->getSExtValue())
Chris Lattner45ac17f2008-10-15 04:32:45 +0000786 return X86::CMP64ri32;
787 return 0;
788 }
Chris Lattner0e13c782008-10-15 04:13:29 +0000789}
790
Dan Gohman46510a72010-04-15 01:51:59 +0000791bool X86FastISel::X86FastEmitCompare(const Value *Op0, const Value *Op1,
792 EVT VT) {
Chris Lattner9a08a612008-10-15 04:26:38 +0000793 unsigned Op0Reg = getRegForValue(Op0);
794 if (Op0Reg == 0) return false;
795
Chris Lattnerd53886b2008-10-15 05:18:04 +0000796 // Handle 'null' like i32/i64 0.
797 if (isa<ConstantPointerNull>(Op1))
Owen Anderson1d0be152009-08-13 21:58:54 +0000798 Op1 = Constant::getNullValue(TD.getIntPtrType(Op0->getContext()));
Chris Lattnerd53886b2008-10-15 05:18:04 +0000799
Chris Lattner9a08a612008-10-15 04:26:38 +0000800 // We have two options: compare with register or immediate. If the RHS of
801 // the compare is an immediate that we can fold into this compare, use
802 // CMPri, otherwise use CMPrr.
Dan Gohman46510a72010-04-15 01:51:59 +0000803 if (const ConstantInt *Op1C = dyn_cast<ConstantInt>(Op1)) {
Chris Lattner45ac17f2008-10-15 04:32:45 +0000804 if (unsigned CompareImmOpc = X86ChooseCmpImmediateOpcode(VT, Op1C)) {
Dan Gohman84023e02010-07-10 09:00:22 +0000805 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(CompareImmOpc))
806 .addReg(Op0Reg)
807 .addImm(Op1C->getSExtValue());
Chris Lattner9a08a612008-10-15 04:26:38 +0000808 return true;
809 }
810 }
811
Jakob Stoklund Olesen75be45c2010-07-11 16:22:13 +0000812 unsigned CompareOpc = X86ChooseCmpOpcode(VT, Subtarget);
Chris Lattner9a08a612008-10-15 04:26:38 +0000813 if (CompareOpc == 0) return false;
814
815 unsigned Op1Reg = getRegForValue(Op1);
816 if (Op1Reg == 0) return false;
Dan Gohman84023e02010-07-10 09:00:22 +0000817 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(CompareOpc))
818 .addReg(Op0Reg)
819 .addReg(Op1Reg);
Chris Lattner9a08a612008-10-15 04:26:38 +0000820
821 return true;
822}
823
Dan Gohman46510a72010-04-15 01:51:59 +0000824bool X86FastISel::X86SelectCmp(const Instruction *I) {
825 const CmpInst *CI = cast<CmpInst>(I);
Dan Gohman6e3f05f2008-09-04 23:26:51 +0000826
Duncan Sands1440e8b2010-11-03 11:35:31 +0000827 MVT VT;
Chris Lattner160f6cc2008-10-15 05:07:36 +0000828 if (!isTypeLegal(I->getOperand(0)->getType(), VT))
Dan Gohman4f22bb02008-09-05 01:33:56 +0000829 return false;
830
Dan Gohman6e3f05f2008-09-04 23:26:51 +0000831 unsigned ResultReg = createResultReg(&X86::GR8RegClass);
Chris Lattner54aebde2008-10-15 03:47:17 +0000832 unsigned SetCCOpc;
Chris Lattner8aeeeb92008-10-15 03:52:54 +0000833 bool SwapArgs; // false -> compare Op0, Op1. true -> compare Op1, Op0.
Dan Gohman6e3f05f2008-09-04 23:26:51 +0000834 switch (CI->getPredicate()) {
835 case CmpInst::FCMP_OEQ: {
Chris Lattner51ccb3d2008-10-15 04:29:23 +0000836 if (!X86FastEmitCompare(CI->getOperand(0), CI->getOperand(1), VT))
837 return false;
Chris Lattner9a08a612008-10-15 04:26:38 +0000838
Dan Gohman6e3f05f2008-09-04 23:26:51 +0000839 unsigned EReg = createResultReg(&X86::GR8RegClass);
840 unsigned NPReg = createResultReg(&X86::GR8RegClass);
Dan Gohman84023e02010-07-10 09:00:22 +0000841 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(X86::SETEr), EReg);
842 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
843 TII.get(X86::SETNPr), NPReg);
844 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Dale Johannesen8d13f8f2009-02-13 02:33:27 +0000845 TII.get(X86::AND8rr), ResultReg).addReg(NPReg).addReg(EReg);
Chris Lattner54aebde2008-10-15 03:47:17 +0000846 UpdateValueMap(I, ResultReg);
847 return true;
Dan Gohman6e3f05f2008-09-04 23:26:51 +0000848 }
849 case CmpInst::FCMP_UNE: {
Chris Lattner51ccb3d2008-10-15 04:29:23 +0000850 if (!X86FastEmitCompare(CI->getOperand(0), CI->getOperand(1), VT))
851 return false;
852
Dan Gohman6e3f05f2008-09-04 23:26:51 +0000853 unsigned NEReg = createResultReg(&X86::GR8RegClass);
854 unsigned PReg = createResultReg(&X86::GR8RegClass);
Dan Gohman84023e02010-07-10 09:00:22 +0000855 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
856 TII.get(X86::SETNEr), NEReg);
857 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
858 TII.get(X86::SETPr), PReg);
859 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
860 TII.get(X86::OR8rr), ResultReg)
861 .addReg(PReg).addReg(NEReg);
Chris Lattner54aebde2008-10-15 03:47:17 +0000862 UpdateValueMap(I, ResultReg);
863 return true;
Dan Gohman6e3f05f2008-09-04 23:26:51 +0000864 }
Chris Lattner8aeeeb92008-10-15 03:52:54 +0000865 case CmpInst::FCMP_OGT: SwapArgs = false; SetCCOpc = X86::SETAr; break;
866 case CmpInst::FCMP_OGE: SwapArgs = false; SetCCOpc = X86::SETAEr; break;
867 case CmpInst::FCMP_OLT: SwapArgs = true; SetCCOpc = X86::SETAr; break;
868 case CmpInst::FCMP_OLE: SwapArgs = true; SetCCOpc = X86::SETAEr; break;
869 case CmpInst::FCMP_ONE: SwapArgs = false; SetCCOpc = X86::SETNEr; break;
870 case CmpInst::FCMP_ORD: SwapArgs = false; SetCCOpc = X86::SETNPr; break;
871 case CmpInst::FCMP_UNO: SwapArgs = false; SetCCOpc = X86::SETPr; break;
872 case CmpInst::FCMP_UEQ: SwapArgs = false; SetCCOpc = X86::SETEr; break;
873 case CmpInst::FCMP_UGT: SwapArgs = true; SetCCOpc = X86::SETBr; break;
874 case CmpInst::FCMP_UGE: SwapArgs = true; SetCCOpc = X86::SETBEr; break;
875 case CmpInst::FCMP_ULT: SwapArgs = false; SetCCOpc = X86::SETBr; break;
876 case CmpInst::FCMP_ULE: SwapArgs = false; SetCCOpc = X86::SETBEr; break;
877
878 case CmpInst::ICMP_EQ: SwapArgs = false; SetCCOpc = X86::SETEr; break;
879 case CmpInst::ICMP_NE: SwapArgs = false; SetCCOpc = X86::SETNEr; break;
880 case CmpInst::ICMP_UGT: SwapArgs = false; SetCCOpc = X86::SETAr; break;
881 case CmpInst::ICMP_UGE: SwapArgs = false; SetCCOpc = X86::SETAEr; break;
882 case CmpInst::ICMP_ULT: SwapArgs = false; SetCCOpc = X86::SETBr; break;
883 case CmpInst::ICMP_ULE: SwapArgs = false; SetCCOpc = X86::SETBEr; break;
884 case CmpInst::ICMP_SGT: SwapArgs = false; SetCCOpc = X86::SETGr; break;
885 case CmpInst::ICMP_SGE: SwapArgs = false; SetCCOpc = X86::SETGEr; break;
886 case CmpInst::ICMP_SLT: SwapArgs = false; SetCCOpc = X86::SETLr; break;
887 case CmpInst::ICMP_SLE: SwapArgs = false; SetCCOpc = X86::SETLEr; break;
Dan Gohman6e3f05f2008-09-04 23:26:51 +0000888 default:
889 return false;
890 }
891
Dan Gohman46510a72010-04-15 01:51:59 +0000892 const Value *Op0 = CI->getOperand(0), *Op1 = CI->getOperand(1);
Chris Lattner8aeeeb92008-10-15 03:52:54 +0000893 if (SwapArgs)
Chris Lattner9a08a612008-10-15 04:26:38 +0000894 std::swap(Op0, Op1);
Chris Lattner8aeeeb92008-10-15 03:52:54 +0000895
Chris Lattner9a08a612008-10-15 04:26:38 +0000896 // Emit a compare of Op0/Op1.
Chris Lattner51ccb3d2008-10-15 04:29:23 +0000897 if (!X86FastEmitCompare(Op0, Op1, VT))
898 return false;
Chris Lattner9a08a612008-10-15 04:26:38 +0000899
Dan Gohman84023e02010-07-10 09:00:22 +0000900 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(SetCCOpc), ResultReg);
Dan Gohman6e3f05f2008-09-04 23:26:51 +0000901 UpdateValueMap(I, ResultReg);
902 return true;
903}
Evan Cheng8b19e562008-09-03 06:44:39 +0000904
Dan Gohman46510a72010-04-15 01:51:59 +0000905bool X86FastISel::X86SelectZExt(const Instruction *I) {
Dan Gohman14ea1ec2009-03-13 20:42:20 +0000906 // Handle zero-extension from i1 to i8, which is common.
Duncan Sandsb0bc6c32010-02-15 16:12:20 +0000907 if (I->getType()->isIntegerTy(8) &&
908 I->getOperand(0)->getType()->isIntegerTy(1)) {
Dan Gohmand89ae992008-09-05 01:06:14 +0000909 unsigned ResultReg = getRegForValue(I->getOperand(0));
Dan Gohmanf52550b2008-09-05 01:15:35 +0000910 if (ResultReg == 0) return false;
Dan Gohman14ea1ec2009-03-13 20:42:20 +0000911 // Set the high bits to zero.
Dan Gohmana6cb6412010-05-11 23:54:07 +0000912 ResultReg = FastEmitZExtFromI1(MVT::i8, ResultReg, /*TODO: Kill=*/false);
Dan Gohman14ea1ec2009-03-13 20:42:20 +0000913 if (ResultReg == 0) return false;
Dan Gohmand89ae992008-09-05 01:06:14 +0000914 UpdateValueMap(I, ResultReg);
915 return true;
916 }
917
918 return false;
919}
920
Chris Lattner9a08a612008-10-15 04:26:38 +0000921
Dan Gohman46510a72010-04-15 01:51:59 +0000922bool X86FastISel::X86SelectBranch(const Instruction *I) {
Dan Gohmand89ae992008-09-05 01:06:14 +0000923 // Unconditional branches are selected by tablegen-generated code.
Dan Gohmand98d6202008-10-02 22:15:21 +0000924 // Handle a conditional branch.
Dan Gohman46510a72010-04-15 01:51:59 +0000925 const BranchInst *BI = cast<BranchInst>(I);
Dan Gohmana4160c32010-07-07 16:29:44 +0000926 MachineBasicBlock *TrueMBB = FuncInfo.MBBMap[BI->getSuccessor(0)];
927 MachineBasicBlock *FalseMBB = FuncInfo.MBBMap[BI->getSuccessor(1)];
Dan Gohmand89ae992008-09-05 01:06:14 +0000928
Dan Gohman8bef7442010-08-21 02:32:36 +0000929 // Fold the common case of a conditional branch with a comparison
930 // in the same block (values defined on other blocks may not have
931 // initialized registers).
Dan Gohman46510a72010-04-15 01:51:59 +0000932 if (const CmpInst *CI = dyn_cast<CmpInst>(BI->getCondition())) {
Dan Gohman8bef7442010-08-21 02:32:36 +0000933 if (CI->hasOneUse() && CI->getParent() == I->getParent()) {
Owen Andersone50ed302009-08-10 22:56:29 +0000934 EVT VT = TLI.getValueType(CI->getOperand(0)->getType());
Dan Gohmand89ae992008-09-05 01:06:14 +0000935
Dan Gohmand98d6202008-10-02 22:15:21 +0000936 // Try to take advantage of fallthrough opportunities.
937 CmpInst::Predicate Predicate = CI->getPredicate();
Dan Gohman84023e02010-07-10 09:00:22 +0000938 if (FuncInfo.MBB->isLayoutSuccessor(TrueMBB)) {
Dan Gohmand98d6202008-10-02 22:15:21 +0000939 std::swap(TrueMBB, FalseMBB);
940 Predicate = CmpInst::getInversePredicate(Predicate);
941 }
942
Chris Lattner871d2462008-10-15 03:58:05 +0000943 bool SwapArgs; // false -> compare Op0, Op1. true -> compare Op1, Op0.
944 unsigned BranchOpc; // Opcode to jump on, e.g. "X86::JA"
945
Dan Gohmand98d6202008-10-02 22:15:21 +0000946 switch (Predicate) {
Dan Gohman7b66e042008-10-21 18:24:51 +0000947 case CmpInst::FCMP_OEQ:
948 std::swap(TrueMBB, FalseMBB);
949 Predicate = CmpInst::FCMP_UNE;
950 // FALL THROUGH
Chris Lattnerbd13fb62010-02-11 19:25:55 +0000951 case CmpInst::FCMP_UNE: SwapArgs = false; BranchOpc = X86::JNE_4; break;
952 case CmpInst::FCMP_OGT: SwapArgs = false; BranchOpc = X86::JA_4; break;
953 case CmpInst::FCMP_OGE: SwapArgs = false; BranchOpc = X86::JAE_4; break;
954 case CmpInst::FCMP_OLT: SwapArgs = true; BranchOpc = X86::JA_4; break;
955 case CmpInst::FCMP_OLE: SwapArgs = true; BranchOpc = X86::JAE_4; break;
956 case CmpInst::FCMP_ONE: SwapArgs = false; BranchOpc = X86::JNE_4; break;
957 case CmpInst::FCMP_ORD: SwapArgs = false; BranchOpc = X86::JNP_4; break;
958 case CmpInst::FCMP_UNO: SwapArgs = false; BranchOpc = X86::JP_4; break;
959 case CmpInst::FCMP_UEQ: SwapArgs = false; BranchOpc = X86::JE_4; break;
960 case CmpInst::FCMP_UGT: SwapArgs = true; BranchOpc = X86::JB_4; break;
961 case CmpInst::FCMP_UGE: SwapArgs = true; BranchOpc = X86::JBE_4; break;
962 case CmpInst::FCMP_ULT: SwapArgs = false; BranchOpc = X86::JB_4; break;
963 case CmpInst::FCMP_ULE: SwapArgs = false; BranchOpc = X86::JBE_4; break;
Chris Lattner9a08a612008-10-15 04:26:38 +0000964
Chris Lattnerbd13fb62010-02-11 19:25:55 +0000965 case CmpInst::ICMP_EQ: SwapArgs = false; BranchOpc = X86::JE_4; break;
966 case CmpInst::ICMP_NE: SwapArgs = false; BranchOpc = X86::JNE_4; break;
967 case CmpInst::ICMP_UGT: SwapArgs = false; BranchOpc = X86::JA_4; break;
968 case CmpInst::ICMP_UGE: SwapArgs = false; BranchOpc = X86::JAE_4; break;
969 case CmpInst::ICMP_ULT: SwapArgs = false; BranchOpc = X86::JB_4; break;
970 case CmpInst::ICMP_ULE: SwapArgs = false; BranchOpc = X86::JBE_4; break;
971 case CmpInst::ICMP_SGT: SwapArgs = false; BranchOpc = X86::JG_4; break;
972 case CmpInst::ICMP_SGE: SwapArgs = false; BranchOpc = X86::JGE_4; break;
973 case CmpInst::ICMP_SLT: SwapArgs = false; BranchOpc = X86::JL_4; break;
974 case CmpInst::ICMP_SLE: SwapArgs = false; BranchOpc = X86::JLE_4; break;
Dan Gohmand98d6202008-10-02 22:15:21 +0000975 default:
976 return false;
977 }
Chris Lattner54aebde2008-10-15 03:47:17 +0000978
Dan Gohman46510a72010-04-15 01:51:59 +0000979 const Value *Op0 = CI->getOperand(0), *Op1 = CI->getOperand(1);
Chris Lattner709d8292008-10-15 04:02:26 +0000980 if (SwapArgs)
981 std::swap(Op0, Op1);
982
Chris Lattner9a08a612008-10-15 04:26:38 +0000983 // Emit a compare of the LHS and RHS, setting the flags.
984 if (!X86FastEmitCompare(Op0, Op1, VT))
985 return false;
Chris Lattner0e13c782008-10-15 04:13:29 +0000986
Dan Gohman84023e02010-07-10 09:00:22 +0000987 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(BranchOpc))
988 .addMBB(TrueMBB);
Dan Gohman7b66e042008-10-21 18:24:51 +0000989
990 if (Predicate == CmpInst::FCMP_UNE) {
991 // X86 requires a second branch to handle UNE (and OEQ,
992 // which is mapped to UNE above).
Dan Gohman84023e02010-07-10 09:00:22 +0000993 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(X86::JP_4))
994 .addMBB(TrueMBB);
Dan Gohman7b66e042008-10-21 18:24:51 +0000995 }
996
Stuart Hastings3bf91252010-06-17 22:43:56 +0000997 FastEmitBranch(FalseMBB, DL);
Dan Gohman84023e02010-07-10 09:00:22 +0000998 FuncInfo.MBB->addSuccessor(TrueMBB);
Dan Gohmand98d6202008-10-02 22:15:21 +0000999 return true;
1000 }
Bill Wendling30a64a72008-12-09 23:19:12 +00001001 } else if (ExtractValueInst *EI =
1002 dyn_cast<ExtractValueInst>(BI->getCondition())) {
1003 // Check to see if the branch instruction is from an "arithmetic with
1004 // overflow" intrinsic. The main way these intrinsics are used is:
1005 //
1006 // %t = call { i32, i1 } @llvm.sadd.with.overflow.i32(i32 %v1, i32 %v2)
1007 // %sum = extractvalue { i32, i1 } %t, 0
1008 // %obit = extractvalue { i32, i1 } %t, 1
1009 // br i1 %obit, label %overflow, label %normal
1010 //
Dan Gohman653456c2009-01-07 00:15:08 +00001011 // The %sum and %obit are converted in an ADD and a SETO/SETB before
Bill Wendling30a64a72008-12-09 23:19:12 +00001012 // reaching the branch. Therefore, we search backwards through the MBB
Dan Gohman653456c2009-01-07 00:15:08 +00001013 // looking for the SETO/SETB instruction. If an instruction modifies the
1014 // EFLAGS register before we reach the SETO/SETB instruction, then we can't
1015 // convert the branch into a JO/JB instruction.
Dan Gohman46510a72010-04-15 01:51:59 +00001016 if (const IntrinsicInst *CI =
1017 dyn_cast<IntrinsicInst>(EI->getAggregateOperand())){
Chris Lattnera9a42252009-04-12 07:36:01 +00001018 if (CI->getIntrinsicID() == Intrinsic::sadd_with_overflow ||
1019 CI->getIntrinsicID() == Intrinsic::uadd_with_overflow) {
1020 const MachineInstr *SetMI = 0;
Dan Gohman20d4be12010-07-01 02:58:57 +00001021 unsigned Reg = getRegForValue(EI);
Bill Wendling30a64a72008-12-09 23:19:12 +00001022
Chris Lattnera9a42252009-04-12 07:36:01 +00001023 for (MachineBasicBlock::const_reverse_iterator
Dan Gohman84023e02010-07-10 09:00:22 +00001024 RI = FuncInfo.MBB->rbegin(), RE = FuncInfo.MBB->rend();
1025 RI != RE; ++RI) {
Chris Lattnera9a42252009-04-12 07:36:01 +00001026 const MachineInstr &MI = *RI;
Bill Wendling30a64a72008-12-09 23:19:12 +00001027
Evan Cheng1015ba72010-05-21 20:53:24 +00001028 if (MI.definesRegister(Reg)) {
Jakob Stoklund Olesen84d499a2010-07-16 22:35:34 +00001029 if (MI.isCopy()) {
1030 Reg = MI.getOperand(1).getReg();
Chris Lattnera9a42252009-04-12 07:36:01 +00001031 continue;
Bill Wendling9a901322008-12-10 19:44:24 +00001032 }
Bill Wendling30a64a72008-12-09 23:19:12 +00001033
Chris Lattnera9a42252009-04-12 07:36:01 +00001034 SetMI = &MI;
1035 break;
Bill Wendling30a64a72008-12-09 23:19:12 +00001036 }
Bill Wendling30a64a72008-12-09 23:19:12 +00001037
Chris Lattnera9a42252009-04-12 07:36:01 +00001038 const TargetInstrDesc &TID = MI.getDesc();
1039 if (TID.hasUnmodeledSideEffects() ||
1040 TID.hasImplicitDefOfPhysReg(X86::EFLAGS))
1041 break;
Bill Wendling9a901322008-12-10 19:44:24 +00001042 }
Chris Lattnera9a42252009-04-12 07:36:01 +00001043
1044 if (SetMI) {
1045 unsigned OpCode = SetMI->getOpcode();
1046
1047 if (OpCode == X86::SETOr || OpCode == X86::SETBr) {
Dan Gohman84023e02010-07-10 09:00:22 +00001048 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1049 TII.get(OpCode == X86::SETOr ? X86::JO_4 : X86::JB_4))
Chris Lattner8d57b772009-04-12 07:51:14 +00001050 .addMBB(TrueMBB);
Stuart Hastings3bf91252010-06-17 22:43:56 +00001051 FastEmitBranch(FalseMBB, DL);
Dan Gohman84023e02010-07-10 09:00:22 +00001052 FuncInfo.MBB->addSuccessor(TrueMBB);
Chris Lattnera9a42252009-04-12 07:36:01 +00001053 return true;
1054 }
Bill Wendling9a901322008-12-10 19:44:24 +00001055 }
Bill Wendling30a64a72008-12-09 23:19:12 +00001056 }
1057 }
Dan Gohmand98d6202008-10-02 22:15:21 +00001058 }
1059
1060 // Otherwise do a clumsy setcc and re-test it.
1061 unsigned OpReg = getRegForValue(BI->getCondition());
1062 if (OpReg == 0) return false;
1063
Dan Gohman84023e02010-07-10 09:00:22 +00001064 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(X86::TEST8rr))
1065 .addReg(OpReg).addReg(OpReg);
1066 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(X86::JNE_4))
1067 .addMBB(TrueMBB);
Stuart Hastings3bf91252010-06-17 22:43:56 +00001068 FastEmitBranch(FalseMBB, DL);
Dan Gohman84023e02010-07-10 09:00:22 +00001069 FuncInfo.MBB->addSuccessor(TrueMBB);
Dan Gohmand89ae992008-09-05 01:06:14 +00001070 return true;
1071}
1072
Dan Gohman46510a72010-04-15 01:51:59 +00001073bool X86FastISel::X86SelectShift(const Instruction *I) {
Chris Lattner743922e2008-09-21 21:44:29 +00001074 unsigned CReg = 0, OpReg = 0, OpImm = 0;
Dan Gohmanc39f4db2008-09-05 18:30:08 +00001075 const TargetRegisterClass *RC = NULL;
Duncan Sandsb0bc6c32010-02-15 16:12:20 +00001076 if (I->getType()->isIntegerTy(8)) {
Dan Gohmanc39f4db2008-09-05 18:30:08 +00001077 CReg = X86::CL;
1078 RC = &X86::GR8RegClass;
1079 switch (I->getOpcode()) {
Chris Lattner743922e2008-09-21 21:44:29 +00001080 case Instruction::LShr: OpReg = X86::SHR8rCL; OpImm = X86::SHR8ri; break;
1081 case Instruction::AShr: OpReg = X86::SAR8rCL; OpImm = X86::SAR8ri; break;
1082 case Instruction::Shl: OpReg = X86::SHL8rCL; OpImm = X86::SHL8ri; break;
Dan Gohmanc39f4db2008-09-05 18:30:08 +00001083 default: return false;
1084 }
Duncan Sandsb0bc6c32010-02-15 16:12:20 +00001085 } else if (I->getType()->isIntegerTy(16)) {
Dan Gohmanc39f4db2008-09-05 18:30:08 +00001086 CReg = X86::CX;
1087 RC = &X86::GR16RegClass;
1088 switch (I->getOpcode()) {
Chris Lattner743922e2008-09-21 21:44:29 +00001089 case Instruction::LShr: OpReg = X86::SHR16rCL; OpImm = X86::SHR16ri; break;
1090 case Instruction::AShr: OpReg = X86::SAR16rCL; OpImm = X86::SAR16ri; break;
1091 case Instruction::Shl: OpReg = X86::SHL16rCL; OpImm = X86::SHL16ri; break;
Dan Gohmanc39f4db2008-09-05 18:30:08 +00001092 default: return false;
1093 }
Duncan Sandsb0bc6c32010-02-15 16:12:20 +00001094 } else if (I->getType()->isIntegerTy(32)) {
Dan Gohmanc39f4db2008-09-05 18:30:08 +00001095 CReg = X86::ECX;
1096 RC = &X86::GR32RegClass;
1097 switch (I->getOpcode()) {
Chris Lattner743922e2008-09-21 21:44:29 +00001098 case Instruction::LShr: OpReg = X86::SHR32rCL; OpImm = X86::SHR32ri; break;
1099 case Instruction::AShr: OpReg = X86::SAR32rCL; OpImm = X86::SAR32ri; break;
1100 case Instruction::Shl: OpReg = X86::SHL32rCL; OpImm = X86::SHL32ri; break;
Dan Gohmanc39f4db2008-09-05 18:30:08 +00001101 default: return false;
1102 }
Duncan Sandsb0bc6c32010-02-15 16:12:20 +00001103 } else if (I->getType()->isIntegerTy(64)) {
Dan Gohmanc39f4db2008-09-05 18:30:08 +00001104 CReg = X86::RCX;
1105 RC = &X86::GR64RegClass;
1106 switch (I->getOpcode()) {
Chris Lattner743922e2008-09-21 21:44:29 +00001107 case Instruction::LShr: OpReg = X86::SHR64rCL; OpImm = X86::SHR64ri; break;
1108 case Instruction::AShr: OpReg = X86::SAR64rCL; OpImm = X86::SAR64ri; break;
1109 case Instruction::Shl: OpReg = X86::SHL64rCL; OpImm = X86::SHL64ri; break;
Dan Gohmanc39f4db2008-09-05 18:30:08 +00001110 default: return false;
1111 }
1112 } else {
1113 return false;
1114 }
1115
Duncan Sands1440e8b2010-11-03 11:35:31 +00001116 MVT VT;
1117 if (!isTypeLegal(I->getType(), VT))
Dan Gohmanf58cb6d2008-09-05 21:27:34 +00001118 return false;
1119
Dan Gohmanc39f4db2008-09-05 18:30:08 +00001120 unsigned Op0Reg = getRegForValue(I->getOperand(0));
1121 if (Op0Reg == 0) return false;
Chris Lattner743922e2008-09-21 21:44:29 +00001122
1123 // Fold immediate in shl(x,3).
Dan Gohman46510a72010-04-15 01:51:59 +00001124 if (const ConstantInt *CI = dyn_cast<ConstantInt>(I->getOperand(1))) {
Chris Lattner743922e2008-09-21 21:44:29 +00001125 unsigned ResultReg = createResultReg(RC);
Dan Gohman84023e02010-07-10 09:00:22 +00001126 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(OpImm),
Dan Gohmanb12b1a22008-12-20 17:19:40 +00001127 ResultReg).addReg(Op0Reg).addImm(CI->getZExtValue() & 0xff);
Chris Lattner743922e2008-09-21 21:44:29 +00001128 UpdateValueMap(I, ResultReg);
1129 return true;
1130 }
1131
Dan Gohmanc39f4db2008-09-05 18:30:08 +00001132 unsigned Op1Reg = getRegForValue(I->getOperand(1));
1133 if (Op1Reg == 0) return false;
Jakob Stoklund Olesen5127f792010-07-11 03:31:00 +00001134 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(TargetOpcode::COPY),
1135 CReg).addReg(Op1Reg);
Dan Gohman145b8282008-10-07 21:50:36 +00001136
1137 // The shift instruction uses X86::CL. If we defined a super-register
Jakob Stoklund Olesen0bc25f42010-07-08 16:40:22 +00001138 // of X86::CL, emit a subreg KILL to precisely describe what we're doing here.
Dan Gohman145b8282008-10-07 21:50:36 +00001139 if (CReg != X86::CL)
Dan Gohman84023e02010-07-10 09:00:22 +00001140 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1141 TII.get(TargetOpcode::KILL), X86::CL)
Jakob Stoklund Olesen0bc25f42010-07-08 16:40:22 +00001142 .addReg(CReg, RegState::Kill);
Dan Gohman145b8282008-10-07 21:50:36 +00001143
Dan Gohmanc39f4db2008-09-05 18:30:08 +00001144 unsigned ResultReg = createResultReg(RC);
Dan Gohman84023e02010-07-10 09:00:22 +00001145 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(OpReg), ResultReg)
1146 .addReg(Op0Reg);
Dan Gohmanc39f4db2008-09-05 18:30:08 +00001147 UpdateValueMap(I, ResultReg);
1148 return true;
1149}
1150
Dan Gohman46510a72010-04-15 01:51:59 +00001151bool X86FastISel::X86SelectSelect(const Instruction *I) {
Duncan Sands1440e8b2010-11-03 11:35:31 +00001152 MVT VT;
1153 if (!isTypeLegal(I->getType(), VT))
Chris Lattner160f6cc2008-10-15 05:07:36 +00001154 return false;
1155
Eric Christophere487b012010-09-29 23:00:29 +00001156 // We only use cmov here, if we don't have a cmov instruction bail.
1157 if (!Subtarget->hasCMov()) return false;
1158
Dan Gohmanc39f4db2008-09-05 18:30:08 +00001159 unsigned Opc = 0;
1160 const TargetRegisterClass *RC = NULL;
Duncan Sands1440e8b2010-11-03 11:35:31 +00001161 if (VT == MVT::i16) {
Dan Gohman31d26912008-09-05 21:13:04 +00001162 Opc = X86::CMOVE16rr;
Dan Gohmanc39f4db2008-09-05 18:30:08 +00001163 RC = &X86::GR16RegClass;
Duncan Sands1440e8b2010-11-03 11:35:31 +00001164 } else if (VT == MVT::i32) {
Dan Gohman31d26912008-09-05 21:13:04 +00001165 Opc = X86::CMOVE32rr;
Dan Gohmanc39f4db2008-09-05 18:30:08 +00001166 RC = &X86::GR32RegClass;
Duncan Sands1440e8b2010-11-03 11:35:31 +00001167 } else if (VT == MVT::i64) {
Dan Gohman31d26912008-09-05 21:13:04 +00001168 Opc = X86::CMOVE64rr;
Dan Gohmanc39f4db2008-09-05 18:30:08 +00001169 RC = &X86::GR64RegClass;
1170 } else {
1171 return false;
1172 }
1173
1174 unsigned Op0Reg = getRegForValue(I->getOperand(0));
1175 if (Op0Reg == 0) return false;
1176 unsigned Op1Reg = getRegForValue(I->getOperand(1));
1177 if (Op1Reg == 0) return false;
1178 unsigned Op2Reg = getRegForValue(I->getOperand(2));
1179 if (Op2Reg == 0) return false;
1180
Dan Gohman84023e02010-07-10 09:00:22 +00001181 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(X86::TEST8rr))
1182 .addReg(Op0Reg).addReg(Op0Reg);
Dan Gohmanc39f4db2008-09-05 18:30:08 +00001183 unsigned ResultReg = createResultReg(RC);
Dan Gohman84023e02010-07-10 09:00:22 +00001184 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(Opc), ResultReg)
1185 .addReg(Op1Reg).addReg(Op2Reg);
Dan Gohmanc39f4db2008-09-05 18:30:08 +00001186 UpdateValueMap(I, ResultReg);
1187 return true;
1188}
1189
Dan Gohman46510a72010-04-15 01:51:59 +00001190bool X86FastISel::X86SelectFPExt(const Instruction *I) {
Chris Lattner160f6cc2008-10-15 05:07:36 +00001191 // fpext from float to double.
Owen Anderson1d0be152009-08-13 21:58:54 +00001192 if (Subtarget->hasSSE2() &&
Chris Lattnercf0fe8d2009-10-05 05:54:46 +00001193 I->getType()->isDoubleTy()) {
Dan Gohman46510a72010-04-15 01:51:59 +00001194 const Value *V = I->getOperand(0);
Chris Lattnercf0fe8d2009-10-05 05:54:46 +00001195 if (V->getType()->isFloatTy()) {
Chris Lattner160f6cc2008-10-15 05:07:36 +00001196 unsigned OpReg = getRegForValue(V);
1197 if (OpReg == 0) return false;
1198 unsigned ResultReg = createResultReg(X86::FR64RegisterClass);
Dan Gohman84023e02010-07-10 09:00:22 +00001199 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1200 TII.get(X86::CVTSS2SDrr), ResultReg)
1201 .addReg(OpReg);
Chris Lattner160f6cc2008-10-15 05:07:36 +00001202 UpdateValueMap(I, ResultReg);
1203 return true;
Dan Gohman78efce62008-09-10 21:02:08 +00001204 }
1205 }
1206
1207 return false;
1208}
1209
Dan Gohman46510a72010-04-15 01:51:59 +00001210bool X86FastISel::X86SelectFPTrunc(const Instruction *I) {
Dan Gohman78efce62008-09-10 21:02:08 +00001211 if (Subtarget->hasSSE2()) {
Chris Lattnercf0fe8d2009-10-05 05:54:46 +00001212 if (I->getType()->isFloatTy()) {
Dan Gohman46510a72010-04-15 01:51:59 +00001213 const Value *V = I->getOperand(0);
Chris Lattnercf0fe8d2009-10-05 05:54:46 +00001214 if (V->getType()->isDoubleTy()) {
Dan Gohman78efce62008-09-10 21:02:08 +00001215 unsigned OpReg = getRegForValue(V);
1216 if (OpReg == 0) return false;
1217 unsigned ResultReg = createResultReg(X86::FR32RegisterClass);
Dan Gohman84023e02010-07-10 09:00:22 +00001218 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1219 TII.get(X86::CVTSD2SSrr), ResultReg)
1220 .addReg(OpReg);
Dan Gohman78efce62008-09-10 21:02:08 +00001221 UpdateValueMap(I, ResultReg);
1222 return true;
1223 }
1224 }
1225 }
1226
1227 return false;
1228}
1229
Dan Gohman46510a72010-04-15 01:51:59 +00001230bool X86FastISel::X86SelectTrunc(const Instruction *I) {
Evan Cheng10a8d9c2008-09-07 08:47:42 +00001231 if (Subtarget->is64Bit())
1232 // All other cases should be handled by the tblgen generated code.
1233 return false;
Owen Andersone50ed302009-08-10 22:56:29 +00001234 EVT SrcVT = TLI.getValueType(I->getOperand(0)->getType());
1235 EVT DstVT = TLI.getValueType(I->getType());
Chris Lattner44ceb8a2009-03-13 16:36:42 +00001236
1237 // This code only handles truncation to byte right now.
Owen Anderson825b72b2009-08-11 20:47:22 +00001238 if (DstVT != MVT::i8 && DstVT != MVT::i1)
Evan Cheng10a8d9c2008-09-07 08:47:42 +00001239 // All other cases should be handled by the tblgen generated code.
1240 return false;
Owen Anderson825b72b2009-08-11 20:47:22 +00001241 if (SrcVT != MVT::i16 && SrcVT != MVT::i32)
Evan Cheng10a8d9c2008-09-07 08:47:42 +00001242 // All other cases should be handled by the tblgen generated code.
1243 return false;
1244
1245 unsigned InputReg = getRegForValue(I->getOperand(0));
1246 if (!InputReg)
1247 // Unhandled operand. Halt "fast" selection and bail.
1248 return false;
1249
Dan Gohman62417622009-04-27 16:33:14 +00001250 // First issue a copy to GR16_ABCD or GR32_ABCD.
Owen Anderson825b72b2009-08-11 20:47:22 +00001251 const TargetRegisterClass *CopyRC = (SrcVT == MVT::i16)
Dan Gohman62417622009-04-27 16:33:14 +00001252 ? X86::GR16_ABCDRegisterClass : X86::GR32_ABCDRegisterClass;
Evan Cheng10a8d9c2008-09-07 08:47:42 +00001253 unsigned CopyReg = createResultReg(CopyRC);
Jakob Stoklund Olesen68818982010-07-14 23:58:21 +00001254 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(TargetOpcode::COPY),
1255 CopyReg).addReg(InputReg);
Evan Cheng10a8d9c2008-09-07 08:47:42 +00001256
1257 // Then issue an extract_subreg.
Owen Anderson825b72b2009-08-11 20:47:22 +00001258 unsigned ResultReg = FastEmitInst_extractsubreg(MVT::i8,
Dan Gohmana6cb6412010-05-11 23:54:07 +00001259 CopyReg, /*Kill=*/true,
Jakob Stoklund Olesen3458e9e2010-05-24 14:48:17 +00001260 X86::sub_8bit);
Evan Cheng10a8d9c2008-09-07 08:47:42 +00001261 if (!ResultReg)
1262 return false;
1263
1264 UpdateValueMap(I, ResultReg);
1265 return true;
1266}
1267
Dan Gohman46510a72010-04-15 01:51:59 +00001268bool X86FastISel::X86SelectExtractValue(const Instruction *I) {
1269 const ExtractValueInst *EI = cast<ExtractValueInst>(I);
1270 const Value *Agg = EI->getAggregateOperand();
Bill Wendling52370a12008-12-09 02:42:50 +00001271
Dan Gohman46510a72010-04-15 01:51:59 +00001272 if (const IntrinsicInst *CI = dyn_cast<IntrinsicInst>(Agg)) {
Chris Lattnera9a42252009-04-12 07:36:01 +00001273 switch (CI->getIntrinsicID()) {
1274 default: break;
1275 case Intrinsic::sadd_with_overflow:
Dan Gohman84023e02010-07-10 09:00:22 +00001276 case Intrinsic::uadd_with_overflow: {
Chris Lattnera9a42252009-04-12 07:36:01 +00001277 // Cheat a little. We know that the registers for "add" and "seto" are
1278 // allocated sequentially. However, we only keep track of the register
1279 // for "add" in the value map. Use extractvalue's index to get the
1280 // correct register for "seto".
Dan Gohman84023e02010-07-10 09:00:22 +00001281 unsigned OpReg = getRegForValue(Agg);
1282 if (OpReg == 0)
1283 return false;
1284 UpdateValueMap(I, OpReg + *EI->idx_begin());
Chris Lattnera9a42252009-04-12 07:36:01 +00001285 return true;
Bill Wendling52370a12008-12-09 02:42:50 +00001286 }
Dan Gohman84023e02010-07-10 09:00:22 +00001287 }
Bill Wendling52370a12008-12-09 02:42:50 +00001288 }
1289
1290 return false;
1291}
1292
Dan Gohman46510a72010-04-15 01:51:59 +00001293bool X86FastISel::X86VisitIntrinsicCall(const IntrinsicInst &I) {
Bill Wendling52370a12008-12-09 02:42:50 +00001294 // FIXME: Handle more intrinsics.
Chris Lattnera9a42252009-04-12 07:36:01 +00001295 switch (I.getIntrinsicID()) {
Bill Wendling52370a12008-12-09 02:42:50 +00001296 default: return false;
Eric Christopher07754c22010-03-18 20:27:26 +00001297 case Intrinsic::stackprotector: {
1298 // Emit code inline code to store the stack guard onto the stack.
1299 EVT PtrTy = TLI.getPointerTy();
1300
Gabor Greif1cfe44a2010-06-26 11:51:52 +00001301 const Value *Op1 = I.getArgOperand(0); // The guard's value.
1302 const AllocaInst *Slot = cast<AllocaInst>(I.getArgOperand(1));
Eric Christopher07754c22010-03-18 20:27:26 +00001303
1304 // Grab the frame index.
1305 X86AddressMode AM;
1306 if (!X86SelectAddress(Slot, AM)) return false;
1307
Eric Christopher88dee302010-03-18 21:58:33 +00001308 if (!X86FastEmitStore(PtrTy, Op1, AM)) return false;
1309
Eric Christopher07754c22010-03-18 20:27:26 +00001310 return true;
1311 }
Eric Christopherf27805b2010-03-11 06:20:22 +00001312 case Intrinsic::objectsize: {
Gabor Greif1cfe44a2010-06-26 11:51:52 +00001313 ConstantInt *CI = dyn_cast<ConstantInt>(I.getArgOperand(1));
Eric Christopherf27805b2010-03-11 06:20:22 +00001314 const Type *Ty = I.getCalledFunction()->getReturnType();
1315
1316 assert(CI && "Non-constant type in Intrinsic::objectsize?");
1317
Duncan Sands1440e8b2010-11-03 11:35:31 +00001318 MVT VT;
Eric Christopherf27805b2010-03-11 06:20:22 +00001319 if (!isTypeLegal(Ty, VT))
1320 return false;
1321
1322 unsigned OpC = 0;
1323 if (VT == MVT::i32)
1324 OpC = X86::MOV32ri;
1325 else if (VT == MVT::i64)
1326 OpC = X86::MOV64ri;
1327 else
1328 return false;
1329
1330 unsigned ResultReg = createResultReg(TLI.getRegClassFor(VT));
Dan Gohman84023e02010-07-10 09:00:22 +00001331 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(OpC), ResultReg).
Dan Gohmane368b462010-06-18 14:22:04 +00001332 addImm(CI->isZero() ? -1ULL : 0);
Eric Christopherf27805b2010-03-11 06:20:22 +00001333 UpdateValueMap(&I, ResultReg);
1334 return true;
1335 }
Dale Johannesen5ed17ae2010-01-26 00:09:58 +00001336 case Intrinsic::dbg_declare: {
Dan Gohman46510a72010-04-15 01:51:59 +00001337 const DbgDeclareInst *DI = cast<DbgDeclareInst>(&I);
Dale Johannesen5ed17ae2010-01-26 00:09:58 +00001338 X86AddressMode AM;
Dale Johannesen973f4672010-01-29 21:21:28 +00001339 assert(DI->getAddress() && "Null address should be checked earlier!");
Dale Johannesen5ed17ae2010-01-26 00:09:58 +00001340 if (!X86SelectAddress(DI->getAddress(), AM))
1341 return false;
Chris Lattner518bb532010-02-09 19:54:29 +00001342 const TargetInstrDesc &II = TII.get(TargetOpcode::DBG_VALUE);
Dale Johannesen116b7992010-02-18 18:51:15 +00001343 // FIXME may need to add RegState::Debug to any registers produced,
1344 // although ESP/EBP should be the only ones at the moment.
Dan Gohman84023e02010-07-10 09:00:22 +00001345 addFullAddress(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II), AM).
1346 addImm(0).addMetadata(DI->getVariable());
Dale Johannesen5ed17ae2010-01-26 00:09:58 +00001347 return true;
1348 }
Eric Christopher77f79892010-01-18 22:11:29 +00001349 case Intrinsic::trap: {
Dan Gohman84023e02010-07-10 09:00:22 +00001350 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(X86::TRAP));
Eric Christopher77f79892010-01-18 22:11:29 +00001351 return true;
1352 }
Bill Wendling52370a12008-12-09 02:42:50 +00001353 case Intrinsic::sadd_with_overflow:
1354 case Intrinsic::uadd_with_overflow: {
Bill Wendlingc065b3f2008-12-09 07:55:31 +00001355 // Replace "add with overflow" intrinsics with an "add" instruction followed
1356 // by a seto/setc instruction. Later on, when the "extractvalue"
1357 // instructions are encountered, we use the fact that two registers were
1358 // created sequentially to get the correct registers for the "sum" and the
1359 // "overflow bit".
Bill Wendling52370a12008-12-09 02:42:50 +00001360 const Function *Callee = I.getCalledFunction();
1361 const Type *RetTy =
1362 cast<StructType>(Callee->getReturnType())->getTypeAtIndex(unsigned(0));
1363
Duncan Sands1440e8b2010-11-03 11:35:31 +00001364 MVT VT;
Bill Wendling52370a12008-12-09 02:42:50 +00001365 if (!isTypeLegal(RetTy, VT))
1366 return false;
1367
Gabor Greif1cfe44a2010-06-26 11:51:52 +00001368 const Value *Op1 = I.getArgOperand(0);
1369 const Value *Op2 = I.getArgOperand(1);
Bill Wendling52370a12008-12-09 02:42:50 +00001370 unsigned Reg1 = getRegForValue(Op1);
1371 unsigned Reg2 = getRegForValue(Op2);
1372
1373 if (Reg1 == 0 || Reg2 == 0)
1374 // FIXME: Handle values *not* in registers.
1375 return false;
1376
1377 unsigned OpC = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +00001378 if (VT == MVT::i32)
Bill Wendling52370a12008-12-09 02:42:50 +00001379 OpC = X86::ADD32rr;
Owen Anderson825b72b2009-08-11 20:47:22 +00001380 else if (VT == MVT::i64)
Bill Wendling52370a12008-12-09 02:42:50 +00001381 OpC = X86::ADD64rr;
1382 else
1383 return false;
1384
1385 unsigned ResultReg = createResultReg(TLI.getRegClassFor(VT));
Dan Gohman84023e02010-07-10 09:00:22 +00001386 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(OpC), ResultReg)
1387 .addReg(Reg1).addReg(Reg2);
Chris Lattner8d57b772009-04-12 07:51:14 +00001388 unsigned DestReg1 = UpdateValueMap(&I, ResultReg);
Bill Wendling52370a12008-12-09 02:42:50 +00001389
Chris Lattner8d57b772009-04-12 07:51:14 +00001390 // If the add with overflow is an intra-block value then we just want to
1391 // create temporaries for it like normal. If it is a cross-block value then
1392 // UpdateValueMap will return the cross-block register used. Since we
1393 // *really* want the value to be live in the register pair known by
1394 // UpdateValueMap, we have to use DestReg1+1 as the destination register in
1395 // the cross block case. In the non-cross-block case, we should just make
1396 // another register for the value.
1397 if (DestReg1 != ResultReg)
1398 ResultReg = DestReg1+1;
1399 else
Owen Anderson825b72b2009-08-11 20:47:22 +00001400 ResultReg = createResultReg(TLI.getRegClassFor(MVT::i8));
Chris Lattner8d57b772009-04-12 07:51:14 +00001401
Chris Lattnera9a42252009-04-12 07:36:01 +00001402 unsigned Opc = X86::SETBr;
1403 if (I.getIntrinsicID() == Intrinsic::sadd_with_overflow)
1404 Opc = X86::SETOr;
Dan Gohman84023e02010-07-10 09:00:22 +00001405 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(Opc), ResultReg);
Bill Wendling52370a12008-12-09 02:42:50 +00001406 return true;
1407 }
1408 }
1409}
1410
Dan Gohman46510a72010-04-15 01:51:59 +00001411bool X86FastISel::X86SelectCall(const Instruction *I) {
1412 const CallInst *CI = cast<CallInst>(I);
Gabor Greif1cfe44a2010-06-26 11:51:52 +00001413 const Value *Callee = CI->getCalledValue();
Evan Chengf3d4efe2008-09-07 09:09:33 +00001414
1415 // Can't handle inline asm yet.
1416 if (isa<InlineAsm>(Callee))
1417 return false;
1418
Bill Wendling52370a12008-12-09 02:42:50 +00001419 // Handle intrinsic calls.
Dan Gohman46510a72010-04-15 01:51:59 +00001420 if (const IntrinsicInst *II = dyn_cast<IntrinsicInst>(CI))
Chris Lattnera9a42252009-04-12 07:36:01 +00001421 return X86VisitIntrinsicCall(*II);
Evan Chengf3d4efe2008-09-07 09:09:33 +00001422
Evan Chengf3d4efe2008-09-07 09:09:33 +00001423 // Handle only C and fastcc calling conventions for now.
Dan Gohman46510a72010-04-15 01:51:59 +00001424 ImmutableCallSite CS(CI);
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001425 CallingConv::ID CC = CS.getCallingConv();
Evan Chengf3d4efe2008-09-07 09:09:33 +00001426 if (CC != CallingConv::C &&
1427 CC != CallingConv::Fast &&
1428 CC != CallingConv::X86_FastCall)
1429 return false;
1430
Evan Cheng381993f2010-01-27 00:00:57 +00001431 // fastcc with -tailcallopt is intended to provide a guaranteed
1432 // tail call optimization. Fastisel doesn't know how to do that.
Dan Gohman1797ed52010-02-08 20:27:50 +00001433 if (CC == CallingConv::Fast && GuaranteedTailCallOpt)
Evan Cheng381993f2010-01-27 00:00:57 +00001434 return false;
1435
Evan Chengf3d4efe2008-09-07 09:09:33 +00001436 // Let SDISel handle vararg functions.
1437 const PointerType *PT = cast<PointerType>(CS.getCalledValue()->getType());
1438 const FunctionType *FTy = cast<FunctionType>(PT->getElementType());
1439 if (FTy->isVarArg())
1440 return false;
1441
Dan Gohman4d3d6e12010-05-27 18:43:40 +00001442 // Fast-isel doesn't know about callee-pop yet.
1443 if (Subtarget->IsCalleePop(FTy->isVarArg(), CC))
1444 return false;
1445
Evan Chengf3d4efe2008-09-07 09:09:33 +00001446 // Handle *simple* calls for now.
1447 const Type *RetTy = CS.getType();
Duncan Sands1440e8b2010-11-03 11:35:31 +00001448 MVT RetVT;
Chris Lattnercf0fe8d2009-10-05 05:54:46 +00001449 if (RetTy->isVoidTy())
Owen Anderson825b72b2009-08-11 20:47:22 +00001450 RetVT = MVT::isVoid;
Chris Lattner160f6cc2008-10-15 05:07:36 +00001451 else if (!isTypeLegal(RetTy, RetVT, true))
Evan Chengf3d4efe2008-09-07 09:09:33 +00001452 return false;
1453
Dan Gohmanb5b6ec62008-09-17 21:18:49 +00001454 // Materialize callee address in a register. FIXME: GV address can be
1455 // handled with a CALLpcrel32 instead.
Dan Gohman2ff7fd12008-09-19 22:16:54 +00001456 X86AddressMode CalleeAM;
Chris Lattner0aa43de2009-07-10 05:33:42 +00001457 if (!X86SelectCallAddress(Callee, CalleeAM))
Dan Gohman2ff7fd12008-09-19 22:16:54 +00001458 return false;
Dan Gohmanb5b6ec62008-09-17 21:18:49 +00001459 unsigned CalleeOp = 0;
Dan Gohman46510a72010-04-15 01:51:59 +00001460 const GlobalValue *GV = 0;
Chris Lattner553e5712009-06-27 04:50:14 +00001461 if (CalleeAM.GV != 0) {
Dan Gohman2ff7fd12008-09-19 22:16:54 +00001462 GV = CalleeAM.GV;
Chris Lattner553e5712009-06-27 04:50:14 +00001463 } else if (CalleeAM.Base.Reg != 0) {
1464 CalleeOp = CalleeAM.Base.Reg;
Dan Gohman2ff7fd12008-09-19 22:16:54 +00001465 } else
1466 return false;
Dan Gohmanb5b6ec62008-09-17 21:18:49 +00001467
Evan Chengdebdea02008-09-08 17:15:42 +00001468 // Allow calls which produce i1 results.
1469 bool AndToI1 = false;
Owen Anderson825b72b2009-08-11 20:47:22 +00001470 if (RetVT == MVT::i1) {
1471 RetVT = MVT::i8;
Evan Chengdebdea02008-09-08 17:15:42 +00001472 AndToI1 = true;
1473 }
1474
Evan Chengf3d4efe2008-09-07 09:09:33 +00001475 // Deal with call operands first.
Dan Gohman46510a72010-04-15 01:51:59 +00001476 SmallVector<const Value *, 8> ArgVals;
Chris Lattner241ab472008-10-15 05:38:32 +00001477 SmallVector<unsigned, 8> Args;
Duncan Sands1440e8b2010-11-03 11:35:31 +00001478 SmallVector<MVT, 8> ArgVTs;
Chris Lattner241ab472008-10-15 05:38:32 +00001479 SmallVector<ISD::ArgFlagsTy, 8> ArgFlags;
Evan Chengf3d4efe2008-09-07 09:09:33 +00001480 Args.reserve(CS.arg_size());
Chris Lattner241ab472008-10-15 05:38:32 +00001481 ArgVals.reserve(CS.arg_size());
Evan Chengf3d4efe2008-09-07 09:09:33 +00001482 ArgVTs.reserve(CS.arg_size());
1483 ArgFlags.reserve(CS.arg_size());
Dan Gohman46510a72010-04-15 01:51:59 +00001484 for (ImmutableCallSite::arg_iterator i = CS.arg_begin(), e = CS.arg_end();
Evan Chengf3d4efe2008-09-07 09:09:33 +00001485 i != e; ++i) {
1486 unsigned Arg = getRegForValue(*i);
1487 if (Arg == 0)
1488 return false;
1489 ISD::ArgFlagsTy Flags;
1490 unsigned AttrInd = i - CS.arg_begin() + 1;
Devang Patel05988662008-09-25 21:00:45 +00001491 if (CS.paramHasAttr(AttrInd, Attribute::SExt))
Evan Chengf3d4efe2008-09-07 09:09:33 +00001492 Flags.setSExt();
Devang Patel05988662008-09-25 21:00:45 +00001493 if (CS.paramHasAttr(AttrInd, Attribute::ZExt))
Evan Chengf3d4efe2008-09-07 09:09:33 +00001494 Flags.setZExt();
1495
1496 // FIXME: Only handle *easy* calls for now.
Devang Patel05988662008-09-25 21:00:45 +00001497 if (CS.paramHasAttr(AttrInd, Attribute::InReg) ||
1498 CS.paramHasAttr(AttrInd, Attribute::StructRet) ||
1499 CS.paramHasAttr(AttrInd, Attribute::Nest) ||
1500 CS.paramHasAttr(AttrInd, Attribute::ByVal))
Evan Chengf3d4efe2008-09-07 09:09:33 +00001501 return false;
1502
1503 const Type *ArgTy = (*i)->getType();
Duncan Sands1440e8b2010-11-03 11:35:31 +00001504 MVT ArgVT;
Chris Lattner160f6cc2008-10-15 05:07:36 +00001505 if (!isTypeLegal(ArgTy, ArgVT))
Evan Chengf3d4efe2008-09-07 09:09:33 +00001506 return false;
1507 unsigned OriginalAlignment = TD.getABITypeAlignment(ArgTy);
1508 Flags.setOrigAlign(OriginalAlignment);
1509
1510 Args.push_back(Arg);
Chris Lattner241ab472008-10-15 05:38:32 +00001511 ArgVals.push_back(*i);
Evan Chengf3d4efe2008-09-07 09:09:33 +00001512 ArgVTs.push_back(ArgVT);
1513 ArgFlags.push_back(Flags);
1514 }
1515
1516 // Analyze operands of the call, assigning locations to each operand.
1517 SmallVector<CCValAssign, 16> ArgLocs;
Owen Andersond1474d02009-07-09 17:57:24 +00001518 CCState CCInfo(CC, false, TM, ArgLocs, I->getParent()->getContext());
Dan Gohmand8acddd2010-06-01 21:09:47 +00001519
1520 // Allocate shadow area for Win64
1521 if (Subtarget->isTargetWin64()) {
1522 CCInfo.AllocateStack(32, 8);
1523 }
1524
Duncan Sands45907662010-10-31 13:21:44 +00001525 CCInfo.AnalyzeCallOperands(ArgVTs, ArgFlags, CC_X86);
Evan Chengf3d4efe2008-09-07 09:09:33 +00001526
1527 // Get a count of how many bytes are to be pushed on the stack.
1528 unsigned NumBytes = CCInfo.getNextStackOffset();
1529
1530 // Issue CALLSEQ_START
Dan Gohman6d4b0522008-10-01 18:28:06 +00001531 unsigned AdjStackDown = TM.getRegisterInfo()->getCallFrameSetupOpcode();
Dan Gohman84023e02010-07-10 09:00:22 +00001532 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(AdjStackDown))
1533 .addImm(NumBytes);
Evan Chengf3d4efe2008-09-07 09:09:33 +00001534
Chris Lattner438949a2008-10-15 05:30:52 +00001535 // Process argument: walk the register/memloc assignments, inserting
Evan Chengf3d4efe2008-09-07 09:09:33 +00001536 // copies / loads.
1537 SmallVector<unsigned, 4> RegArgs;
1538 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1539 CCValAssign &VA = ArgLocs[i];
1540 unsigned Arg = Args[VA.getValNo()];
Owen Andersone50ed302009-08-10 22:56:29 +00001541 EVT ArgVT = ArgVTs[VA.getValNo()];
Evan Chengf3d4efe2008-09-07 09:09:33 +00001542
1543 // Promote the value if needed.
1544 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001545 default: llvm_unreachable("Unknown loc info!");
Evan Chengf3d4efe2008-09-07 09:09:33 +00001546 case CCValAssign::Full: break;
Evan Cheng24e3a902008-09-08 06:35:17 +00001547 case CCValAssign::SExt: {
1548 bool Emitted = X86FastEmitExtend(ISD::SIGN_EXTEND, VA.getLocVT(),
1549 Arg, ArgVT, Arg);
Chris Lattnera33649e2008-12-19 17:03:38 +00001550 assert(Emitted && "Failed to emit a sext!"); Emitted=Emitted;
Devang Patelfd1c6c32008-12-23 21:56:28 +00001551 Emitted = true;
Evan Cheng24e3a902008-09-08 06:35:17 +00001552 ArgVT = VA.getLocVT();
Evan Chengf3d4efe2008-09-07 09:09:33 +00001553 break;
Evan Cheng24e3a902008-09-08 06:35:17 +00001554 }
1555 case CCValAssign::ZExt: {
1556 bool Emitted = X86FastEmitExtend(ISD::ZERO_EXTEND, VA.getLocVT(),
1557 Arg, ArgVT, Arg);
Chris Lattnera33649e2008-12-19 17:03:38 +00001558 assert(Emitted && "Failed to emit a zext!"); Emitted=Emitted;
Devang Patelfd1c6c32008-12-23 21:56:28 +00001559 Emitted = true;
Evan Cheng24e3a902008-09-08 06:35:17 +00001560 ArgVT = VA.getLocVT();
Evan Chengf3d4efe2008-09-07 09:09:33 +00001561 break;
Evan Cheng24e3a902008-09-08 06:35:17 +00001562 }
1563 case CCValAssign::AExt: {
Dale Johannesena8bd1ff2010-09-27 17:29:47 +00001564 // We don't handle MMX parameters yet.
1565 if (VA.getLocVT().isVector() && VA.getLocVT().getSizeInBits() == 128)
1566 return false;
Evan Cheng24e3a902008-09-08 06:35:17 +00001567 bool Emitted = X86FastEmitExtend(ISD::ANY_EXTEND, VA.getLocVT(),
1568 Arg, ArgVT, Arg);
Owen Andersonb6369132008-09-11 02:41:37 +00001569 if (!Emitted)
1570 Emitted = X86FastEmitExtend(ISD::ZERO_EXTEND, VA.getLocVT(),
Chris Lattner160f6cc2008-10-15 05:07:36 +00001571 Arg, ArgVT, Arg);
Owen Andersonb6369132008-09-11 02:41:37 +00001572 if (!Emitted)
1573 Emitted = X86FastEmitExtend(ISD::SIGN_EXTEND, VA.getLocVT(),
1574 Arg, ArgVT, Arg);
1575
Chris Lattnera33649e2008-12-19 17:03:38 +00001576 assert(Emitted && "Failed to emit a aext!"); Emitted=Emitted;
Evan Cheng24e3a902008-09-08 06:35:17 +00001577 ArgVT = VA.getLocVT();
Evan Chengf3d4efe2008-09-07 09:09:33 +00001578 break;
1579 }
Dan Gohmanc3c9c482009-08-05 05:33:42 +00001580 case CCValAssign::BCvt: {
Duncan Sands1440e8b2010-11-03 11:35:31 +00001581 unsigned BC = FastEmit_r(ArgVT.getSimpleVT(), VA.getLocVT(),
Dan Gohmana6cb6412010-05-11 23:54:07 +00001582 ISD::BIT_CONVERT, Arg, /*TODO: Kill=*/false);
Dan Gohmanc3c9c482009-08-05 05:33:42 +00001583 assert(BC != 0 && "Failed to emit a bitcast!");
1584 Arg = BC;
1585 ArgVT = VA.getLocVT();
1586 break;
1587 }
Evan Cheng24e3a902008-09-08 06:35:17 +00001588 }
Evan Chengf3d4efe2008-09-07 09:09:33 +00001589
1590 if (VA.isRegLoc()) {
Jakob Stoklund Olesen5127f792010-07-11 03:31:00 +00001591 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(TargetOpcode::COPY),
1592 VA.getLocReg()).addReg(Arg);
Evan Chengf3d4efe2008-09-07 09:09:33 +00001593 RegArgs.push_back(VA.getLocReg());
1594 } else {
1595 unsigned LocMemOffset = VA.getLocMemOffset();
Dan Gohman0586d912008-09-10 20:11:02 +00001596 X86AddressMode AM;
1597 AM.Base.Reg = StackPtr;
1598 AM.Disp = LocMemOffset;
Dan Gohman46510a72010-04-15 01:51:59 +00001599 const Value *ArgVal = ArgVals[VA.getValNo()];
Chris Lattner241ab472008-10-15 05:38:32 +00001600
1601 // If this is a really simple value, emit this with the Value* version of
1602 // X86FastEmitStore. If it isn't simple, we don't want to do this, as it
1603 // can cause us to reevaluate the argument.
1604 if (isa<ConstantInt>(ArgVal) || isa<ConstantPointerNull>(ArgVal))
1605 X86FastEmitStore(ArgVT, ArgVal, AM);
1606 else
1607 X86FastEmitStore(ArgVT, Arg, AM);
Evan Chengf3d4efe2008-09-07 09:09:33 +00001608 }
1609 }
1610
Dan Gohman2cc3aa42008-09-25 15:24:26 +00001611 // ELF / PIC requires GOT in the EBX register before function calls via PLT
1612 // GOT pointer.
Chris Lattner15a380a2009-07-09 04:39:06 +00001613 if (Subtarget->isPICStyleGOT()) {
Dan Gohmana4160c32010-07-07 16:29:44 +00001614 unsigned Base = getInstrInfo()->getGlobalBaseReg(FuncInfo.MF);
Jakob Stoklund Olesen5127f792010-07-11 03:31:00 +00001615 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(TargetOpcode::COPY),
1616 X86::EBX).addReg(Base);
Dan Gohman2cc3aa42008-09-25 15:24:26 +00001617 }
Chris Lattner51e8eab2009-07-09 06:34:26 +00001618
Evan Chengf3d4efe2008-09-07 09:09:33 +00001619 // Issue the call.
Chris Lattner51e8eab2009-07-09 06:34:26 +00001620 MachineInstrBuilder MIB;
1621 if (CalleeOp) {
1622 // Register-indirect call.
Nate Begeman0c07b642010-07-22 00:09:39 +00001623 unsigned CallOpc;
1624 if (Subtarget->isTargetWin64())
1625 CallOpc = X86::WINCALL64r;
1626 else if (Subtarget->is64Bit())
1627 CallOpc = X86::CALL64r;
1628 else
1629 CallOpc = X86::CALL32r;
Dan Gohman84023e02010-07-10 09:00:22 +00001630 MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(CallOpc))
1631 .addReg(CalleeOp);
Chris Lattner51e8eab2009-07-09 06:34:26 +00001632
1633 } else {
1634 // Direct call.
1635 assert(GV && "Not a direct call");
Nate Begeman0c07b642010-07-22 00:09:39 +00001636 unsigned CallOpc;
1637 if (Subtarget->isTargetWin64())
1638 CallOpc = X86::WINCALL64pcrel32;
1639 else if (Subtarget->is64Bit())
1640 CallOpc = X86::CALL64pcrel32;
1641 else
1642 CallOpc = X86::CALLpcrel32;
Chris Lattner51e8eab2009-07-09 06:34:26 +00001643
1644 // See if we need any target-specific flags on the GV operand.
1645 unsigned char OpFlags = 0;
1646
1647 // On ELF targets, in both X86-64 and X86-32 mode, direct calls to
1648 // external symbols most go through the PLT in PIC mode. If the symbol
1649 // has hidden or protected visibility, or if it is static or local, then
1650 // we don't need to use the PLT - we can directly call it.
1651 if (Subtarget->isTargetELF() &&
1652 TM.getRelocationModel() == Reloc::PIC_ &&
1653 GV->hasDefaultVisibility() && !GV->hasLocalLinkage()) {
1654 OpFlags = X86II::MO_PLT;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00001655 } else if (Subtarget->isPICStyleStubAny() &&
Chris Lattner51e8eab2009-07-09 06:34:26 +00001656 (GV->isDeclaration() || GV->isWeakForLinker()) &&
1657 Subtarget->getDarwinVers() < 9) {
1658 // PC-relative references to external symbols should go through $stub,
1659 // unless we're building with the leopard linker or later, which
1660 // automatically synthesizes these stubs.
1661 OpFlags = X86II::MO_DARWIN_STUB;
1662 }
1663
1664
Dan Gohman84023e02010-07-10 09:00:22 +00001665 MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(CallOpc))
1666 .addGlobalAddress(GV, 0, OpFlags);
Chris Lattner51e8eab2009-07-09 06:34:26 +00001667 }
Dan Gohman2cc3aa42008-09-25 15:24:26 +00001668
1669 // Add an implicit use GOT pointer in EBX.
Chris Lattner15a380a2009-07-09 04:39:06 +00001670 if (Subtarget->isPICStyleGOT())
Dan Gohman2cc3aa42008-09-25 15:24:26 +00001671 MIB.addReg(X86::EBX);
1672
Evan Chengf3d4efe2008-09-07 09:09:33 +00001673 // Add implicit physical register uses to the call.
Dan Gohman8c3f8b62008-10-07 22:10:33 +00001674 for (unsigned i = 0, e = RegArgs.size(); i != e; ++i)
1675 MIB.addReg(RegArgs[i]);
Evan Chengf3d4efe2008-09-07 09:09:33 +00001676
1677 // Issue CALLSEQ_END
Dan Gohman6d4b0522008-10-01 18:28:06 +00001678 unsigned AdjStackUp = TM.getRegisterInfo()->getCallFrameDestroyOpcode();
Dan Gohman84023e02010-07-10 09:00:22 +00001679 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(AdjStackUp))
1680 .addImm(NumBytes).addImm(0);
Evan Chengf3d4efe2008-09-07 09:09:33 +00001681
1682 // Now handle call return value (if any).
Dan Gohmandb497122010-06-18 23:28:01 +00001683 SmallVector<unsigned, 4> UsedRegs;
Duncan Sands1440e8b2010-11-03 11:35:31 +00001684 if (RetVT != MVT::isVoid) {
Evan Chengf3d4efe2008-09-07 09:09:33 +00001685 SmallVector<CCValAssign, 16> RVLocs;
Owen Andersond1474d02009-07-09 17:57:24 +00001686 CCState CCInfo(CC, false, TM, RVLocs, I->getParent()->getContext());
Evan Chengf3d4efe2008-09-07 09:09:33 +00001687 CCInfo.AnalyzeCallResult(RetVT, RetCC_X86);
1688
1689 // Copy all of the result registers out of their specified physreg.
1690 assert(RVLocs.size() == 1 && "Can't handle multi-value calls!");
Owen Andersone50ed302009-08-10 22:56:29 +00001691 EVT CopyVT = RVLocs[0].getValVT();
Evan Chengf3d4efe2008-09-07 09:09:33 +00001692 TargetRegisterClass* DstRC = TLI.getRegClassFor(CopyVT);
Evan Chengf3d4efe2008-09-07 09:09:33 +00001693
1694 // If this is a call to a function that returns an fp value on the x87 fp
1695 // stack, but where we prefer to use the value in xmm registers, copy it
1696 // out as F80 and use a truncate to move it from fp stack reg to xmm reg.
1697 if ((RVLocs[0].getLocReg() == X86::ST0 ||
1698 RVLocs[0].getLocReg() == X86::ST1) &&
1699 isScalarFPTypeInSSEReg(RVLocs[0].getValVT())) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001700 CopyVT = MVT::f80;
Evan Chengf3d4efe2008-09-07 09:09:33 +00001701 DstRC = X86::RFP80RegisterClass;
1702 }
1703
1704 unsigned ResultReg = createResultReg(DstRC);
Jakob Stoklund Olesen5127f792010-07-11 03:31:00 +00001705 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(TargetOpcode::COPY),
1706 ResultReg).addReg(RVLocs[0].getLocReg());
Dan Gohmandb497122010-06-18 23:28:01 +00001707 UsedRegs.push_back(RVLocs[0].getLocReg());
1708
Evan Chengf3d4efe2008-09-07 09:09:33 +00001709 if (CopyVT != RVLocs[0].getValVT()) {
1710 // Round the F80 the right size, which also moves to the appropriate xmm
1711 // register. This is accomplished by storing the F80 value in memory and
1712 // then loading it back. Ewww...
Owen Andersone50ed302009-08-10 22:56:29 +00001713 EVT ResVT = RVLocs[0].getValVT();
Owen Anderson825b72b2009-08-11 20:47:22 +00001714 unsigned Opc = ResVT == MVT::f32 ? X86::ST_Fp80m32 : X86::ST_Fp80m64;
Evan Chengf3d4efe2008-09-07 09:09:33 +00001715 unsigned MemSize = ResVT.getSizeInBits()/8;
David Greene3f2bf852009-11-12 20:49:22 +00001716 int FI = MFI.CreateStackObject(MemSize, MemSize, false);
Dan Gohman84023e02010-07-10 09:00:22 +00001717 addFrameReference(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1718 TII.get(Opc)), FI)
1719 .addReg(ResultReg);
Owen Anderson825b72b2009-08-11 20:47:22 +00001720 DstRC = ResVT == MVT::f32
Evan Chengf3d4efe2008-09-07 09:09:33 +00001721 ? X86::FR32RegisterClass : X86::FR64RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001722 Opc = ResVT == MVT::f32 ? X86::MOVSSrm : X86::MOVSDrm;
Evan Chengf3d4efe2008-09-07 09:09:33 +00001723 ResultReg = createResultReg(DstRC);
Dan Gohman84023e02010-07-10 09:00:22 +00001724 addFrameReference(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1725 TII.get(Opc), ResultReg), FI);
Evan Chengf3d4efe2008-09-07 09:09:33 +00001726 }
1727
Evan Chengdebdea02008-09-08 17:15:42 +00001728 if (AndToI1) {
1729 // Mask out all but lowest bit for some call which produces an i1.
1730 unsigned AndResult = createResultReg(X86::GR8RegisterClass);
Dan Gohman84023e02010-07-10 09:00:22 +00001731 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Dale Johannesen8d13f8f2009-02-13 02:33:27 +00001732 TII.get(X86::AND8ri), AndResult).addReg(ResultReg).addImm(1);
Evan Chengdebdea02008-09-08 17:15:42 +00001733 ResultReg = AndResult;
1734 }
1735
Evan Chengf3d4efe2008-09-07 09:09:33 +00001736 UpdateValueMap(I, ResultReg);
1737 }
1738
Dan Gohmandb497122010-06-18 23:28:01 +00001739 // Set all unused physreg defs as dead.
1740 static_cast<MachineInstr *>(MIB)->setPhysRegsDeadExcept(UsedRegs, TRI);
1741
Evan Chengf3d4efe2008-09-07 09:09:33 +00001742 return true;
1743}
1744
1745
Dan Gohman99b21822008-08-28 23:21:34 +00001746bool
Dan Gohman46510a72010-04-15 01:51:59 +00001747X86FastISel::TargetSelectInstruction(const Instruction *I) {
Dan Gohman99b21822008-08-28 23:21:34 +00001748 switch (I->getOpcode()) {
1749 default: break;
Evan Cheng8b19e562008-09-03 06:44:39 +00001750 case Instruction::Load:
Dan Gohman3df24e62008-09-03 23:12:08 +00001751 return X86SelectLoad(I);
Owen Anderson79924eb2008-09-04 16:48:33 +00001752 case Instruction::Store:
1753 return X86SelectStore(I);
Dan Gohman84023e02010-07-10 09:00:22 +00001754 case Instruction::Ret:
1755 return X86SelectRet(I);
Dan Gohman6e3f05f2008-09-04 23:26:51 +00001756 case Instruction::ICmp:
1757 case Instruction::FCmp:
1758 return X86SelectCmp(I);
Dan Gohmand89ae992008-09-05 01:06:14 +00001759 case Instruction::ZExt:
1760 return X86SelectZExt(I);
1761 case Instruction::Br:
1762 return X86SelectBranch(I);
Evan Chengf3d4efe2008-09-07 09:09:33 +00001763 case Instruction::Call:
1764 return X86SelectCall(I);
Dan Gohmanc39f4db2008-09-05 18:30:08 +00001765 case Instruction::LShr:
1766 case Instruction::AShr:
1767 case Instruction::Shl:
1768 return X86SelectShift(I);
1769 case Instruction::Select:
1770 return X86SelectSelect(I);
Evan Cheng10a8d9c2008-09-07 08:47:42 +00001771 case Instruction::Trunc:
1772 return X86SelectTrunc(I);
Dan Gohman78efce62008-09-10 21:02:08 +00001773 case Instruction::FPExt:
1774 return X86SelectFPExt(I);
1775 case Instruction::FPTrunc:
1776 return X86SelectFPTrunc(I);
Bill Wendling52370a12008-12-09 02:42:50 +00001777 case Instruction::ExtractValue:
1778 return X86SelectExtractValue(I);
Dan Gohman474d3b32009-03-13 23:53:06 +00001779 case Instruction::IntToPtr: // Deliberate fall-through.
1780 case Instruction::PtrToInt: {
Owen Andersone50ed302009-08-10 22:56:29 +00001781 EVT SrcVT = TLI.getValueType(I->getOperand(0)->getType());
1782 EVT DstVT = TLI.getValueType(I->getType());
Dan Gohman474d3b32009-03-13 23:53:06 +00001783 if (DstVT.bitsGT(SrcVT))
1784 return X86SelectZExt(I);
1785 if (DstVT.bitsLT(SrcVT))
1786 return X86SelectTrunc(I);
1787 unsigned Reg = getRegForValue(I->getOperand(0));
1788 if (Reg == 0) return false;
1789 UpdateValueMap(I, Reg);
1790 return true;
1791 }
Dan Gohman99b21822008-08-28 23:21:34 +00001792 }
1793
1794 return false;
1795}
1796
Dan Gohman46510a72010-04-15 01:51:59 +00001797unsigned X86FastISel::TargetMaterializeConstant(const Constant *C) {
Duncan Sands1440e8b2010-11-03 11:35:31 +00001798 MVT VT;
Chris Lattner160f6cc2008-10-15 05:07:36 +00001799 if (!isTypeLegal(C->getType(), VT))
Owen Anderson95267a12008-09-05 00:06:23 +00001800 return false;
1801
1802 // Get opcode and regclass of the output for the given load instruction.
1803 unsigned Opc = 0;
1804 const TargetRegisterClass *RC = NULL;
Duncan Sands1440e8b2010-11-03 11:35:31 +00001805 switch (VT.SimpleTy) {
Owen Anderson95267a12008-09-05 00:06:23 +00001806 default: return false;
Owen Anderson825b72b2009-08-11 20:47:22 +00001807 case MVT::i8:
Owen Anderson95267a12008-09-05 00:06:23 +00001808 Opc = X86::MOV8rm;
1809 RC = X86::GR8RegisterClass;
1810 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001811 case MVT::i16:
Owen Anderson95267a12008-09-05 00:06:23 +00001812 Opc = X86::MOV16rm;
1813 RC = X86::GR16RegisterClass;
1814 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001815 case MVT::i32:
Owen Anderson95267a12008-09-05 00:06:23 +00001816 Opc = X86::MOV32rm;
1817 RC = X86::GR32RegisterClass;
1818 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001819 case MVT::i64:
Owen Anderson95267a12008-09-05 00:06:23 +00001820 // Must be in x86-64 mode.
1821 Opc = X86::MOV64rm;
1822 RC = X86::GR64RegisterClass;
1823 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001824 case MVT::f32:
Owen Anderson95267a12008-09-05 00:06:23 +00001825 if (Subtarget->hasSSE1()) {
1826 Opc = X86::MOVSSrm;
1827 RC = X86::FR32RegisterClass;
1828 } else {
1829 Opc = X86::LD_Fp32m;
1830 RC = X86::RFP32RegisterClass;
1831 }
1832 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001833 case MVT::f64:
Owen Anderson95267a12008-09-05 00:06:23 +00001834 if (Subtarget->hasSSE2()) {
1835 Opc = X86::MOVSDrm;
1836 RC = X86::FR64RegisterClass;
1837 } else {
1838 Opc = X86::LD_Fp64m;
1839 RC = X86::RFP64RegisterClass;
1840 }
1841 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001842 case MVT::f80:
Dan Gohman5af29c22008-09-26 01:39:32 +00001843 // No f80 support yet.
1844 return false;
Owen Anderson95267a12008-09-05 00:06:23 +00001845 }
1846
Dan Gohman2ff7fd12008-09-19 22:16:54 +00001847 // Materialize addresses with LEA instructions.
Owen Anderson95267a12008-09-05 00:06:23 +00001848 if (isa<GlobalValue>(C)) {
Dan Gohman2ff7fd12008-09-19 22:16:54 +00001849 X86AddressMode AM;
Chris Lattner0aa43de2009-07-10 05:33:42 +00001850 if (X86SelectAddress(C, AM)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001851 if (TLI.getPointerTy() == MVT::i32)
Dan Gohman2ff7fd12008-09-19 22:16:54 +00001852 Opc = X86::LEA32r;
1853 else
1854 Opc = X86::LEA64r;
1855 unsigned ResultReg = createResultReg(RC);
Dan Gohman84023e02010-07-10 09:00:22 +00001856 addFullAddress(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1857 TII.get(Opc), ResultReg), AM);
Owen Anderson95267a12008-09-05 00:06:23 +00001858 return ResultReg;
Dan Gohman2ff7fd12008-09-19 22:16:54 +00001859 }
Evan Cheng0de588f2008-09-05 21:00:03 +00001860 return 0;
Owen Anderson95267a12008-09-05 00:06:23 +00001861 }
1862
Owen Anderson3b217c62008-09-06 01:11:01 +00001863 // MachineConstantPool wants an explicit alignment.
Evan Cheng1606e8e2009-03-13 07:51:59 +00001864 unsigned Align = TD.getPrefTypeAlignment(C->getType());
Owen Anderson3b217c62008-09-06 01:11:01 +00001865 if (Align == 0) {
1866 // Alignment of vector types. FIXME!
Duncan Sands777d2302009-05-09 07:06:46 +00001867 Align = TD.getTypeAllocSize(C->getType());
Owen Anderson3b217c62008-09-06 01:11:01 +00001868 }
Owen Anderson95267a12008-09-05 00:06:23 +00001869
Dan Gohman5396c992008-09-30 01:21:32 +00001870 // x86-32 PIC requires a PIC base register for constant pools.
1871 unsigned PICBase = 0;
Chris Lattner89da6992009-06-27 01:31:51 +00001872 unsigned char OpFlag = 0;
Chris Lattnere2c92082009-07-10 21:00:45 +00001873 if (Subtarget->isPICStyleStubPIC()) { // Not dynamic-no-pic
Chris Lattner15a380a2009-07-09 04:39:06 +00001874 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Dan Gohmana4160c32010-07-07 16:29:44 +00001875 PICBase = getInstrInfo()->getGlobalBaseReg(FuncInfo.MF);
Chris Lattner15a380a2009-07-09 04:39:06 +00001876 } else if (Subtarget->isPICStyleGOT()) {
1877 OpFlag = X86II::MO_GOTOFF;
Dan Gohmana4160c32010-07-07 16:29:44 +00001878 PICBase = getInstrInfo()->getGlobalBaseReg(FuncInfo.MF);
Chris Lattner15a380a2009-07-09 04:39:06 +00001879 } else if (Subtarget->isPICStyleRIPRel() &&
1880 TM.getCodeModel() == CodeModel::Small) {
1881 PICBase = X86::RIP;
Chris Lattner89da6992009-06-27 01:31:51 +00001882 }
Dan Gohman5396c992008-09-30 01:21:32 +00001883
1884 // Create the load from the constant pool.
Dan Gohman0586d912008-09-10 20:11:02 +00001885 unsigned MCPOffset = MCP.getConstantPoolIndex(C, Align);
Dan Gohman2ff7fd12008-09-19 22:16:54 +00001886 unsigned ResultReg = createResultReg(RC);
Dan Gohman84023e02010-07-10 09:00:22 +00001887 addConstantPoolReference(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1888 TII.get(Opc), ResultReg),
Chris Lattner89da6992009-06-27 01:31:51 +00001889 MCPOffset, PICBase, OpFlag);
Dan Gohman5396c992008-09-30 01:21:32 +00001890
Owen Anderson95267a12008-09-05 00:06:23 +00001891 return ResultReg;
1892}
1893
Dan Gohman46510a72010-04-15 01:51:59 +00001894unsigned X86FastISel::TargetMaterializeAlloca(const AllocaInst *C) {
Dan Gohman4e6ed5e2008-10-03 01:27:49 +00001895 // Fail on dynamic allocas. At this point, getRegForValue has already
1896 // checked its CSE maps, so if we're here trying to handle a dynamic
1897 // alloca, we're not going to succeed. X86SelectAddress has a
1898 // check for dynamic allocas, because it's called directly from
1899 // various places, but TargetMaterializeAlloca also needs a check
1900 // in order to avoid recursion between getRegForValue,
1901 // X86SelectAddrss, and TargetMaterializeAlloca.
Dan Gohmana4160c32010-07-07 16:29:44 +00001902 if (!FuncInfo.StaticAllocaMap.count(C))
Dan Gohman4e6ed5e2008-10-03 01:27:49 +00001903 return 0;
1904
Dan Gohman0586d912008-09-10 20:11:02 +00001905 X86AddressMode AM;
Chris Lattner0aa43de2009-07-10 05:33:42 +00001906 if (!X86SelectAddress(C, AM))
Dan Gohman0586d912008-09-10 20:11:02 +00001907 return 0;
1908 unsigned Opc = Subtarget->is64Bit() ? X86::LEA64r : X86::LEA32r;
1909 TargetRegisterClass* RC = TLI.getRegClassFor(TLI.getPointerTy());
1910 unsigned ResultReg = createResultReg(RC);
Dan Gohman84023e02010-07-10 09:00:22 +00001911 addFullAddress(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1912 TII.get(Opc), ResultReg), AM);
Dan Gohman0586d912008-09-10 20:11:02 +00001913 return ResultReg;
1914}
1915
Chris Lattnerbeac75d2010-09-05 02:18:34 +00001916/// TryToFoldLoad - The specified machine instr operand is a vreg, and that
1917/// vreg is being provided by the specified load instruction. If possible,
1918/// try to fold the load as an operand to the instruction, returning true if
1919/// possible.
1920bool X86FastISel::TryToFoldLoad(MachineInstr *MI, unsigned OpNo,
1921 const LoadInst *LI) {
1922 X86AddressMode AM;
1923 if (!X86SelectAddress(LI->getOperand(0), AM))
1924 return false;
1925
1926 X86InstrInfo &XII = (X86InstrInfo&)TII;
1927
1928 unsigned Size = TD.getTypeAllocSize(LI->getType());
1929 unsigned Alignment = LI->getAlignment();
1930
1931 SmallVector<MachineOperand, 8> AddrOps;
1932 AM.getFullAddress(AddrOps);
1933
1934 MachineInstr *Result =
1935 XII.foldMemoryOperandImpl(*FuncInfo.MF, MI, OpNo, AddrOps, Size, Alignment);
1936 if (Result == 0) return false;
1937
1938 MI->getParent()->insert(MI, Result);
1939 MI->eraseFromParent();
1940 return true;
1941}
1942
1943
Evan Chengc3f44b02008-09-03 00:03:49 +00001944namespace llvm {
Dan Gohmana4160c32010-07-07 16:29:44 +00001945 llvm::FastISel *X86::createFastISel(FunctionLoweringInfo &funcInfo) {
1946 return new X86FastISel(funcInfo);
Evan Chengc3f44b02008-09-03 00:03:49 +00001947 }
Dan Gohman99b21822008-08-28 23:21:34 +00001948}