Dan Gohman | 1adf1b0 | 2008-08-19 21:45:35 +0000 | [diff] [blame] | 1 | //===-- X86FastISel.cpp - X86 FastISel implementation ---------------------===// |
| 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
| 5 | // This file is distributed under the University of Illinois Open Source |
| 6 | // License. See LICENSE.TXT for details. |
| 7 | // |
| 8 | //===----------------------------------------------------------------------===// |
| 9 | // |
| 10 | // This file defines the X86-specific support for the FastISel class. Much |
| 11 | // of the target-specific code is generated by tablegen in the file |
| 12 | // X86GenFastISel.inc, which is #included here. |
| 13 | // |
| 14 | //===----------------------------------------------------------------------===// |
| 15 | |
| 16 | #include "X86.h" |
Evan Cheng | 8b19e56 | 2008-09-03 06:44:39 +0000 | [diff] [blame] | 17 | #include "X86InstrBuilder.h" |
Evan Cheng | ef41ff6 | 2011-06-23 17:54:54 +0000 | [diff] [blame] | 18 | #include "X86ISelLowering.h" |
Evan Cheng | 88e3041 | 2008-09-03 01:04:47 +0000 | [diff] [blame] | 19 | #include "X86RegisterInfo.h" |
| 20 | #include "X86Subtarget.h" |
Dan Gohman | 22bb311 | 2008-08-22 00:20:26 +0000 | [diff] [blame] | 21 | #include "X86TargetMachine.h" |
Evan Cheng | f3d4efe | 2008-09-07 09:09:33 +0000 | [diff] [blame] | 22 | #include "llvm/CallingConv.h" |
Dan Gohman | 6e3f05f | 2008-09-04 23:26:51 +0000 | [diff] [blame] | 23 | #include "llvm/DerivedTypes.h" |
Dan Gohman | e986594 | 2009-02-23 22:03:08 +0000 | [diff] [blame] | 24 | #include "llvm/GlobalVariable.h" |
Eli Friedman | a6176ad | 2011-09-22 23:41:28 +0000 | [diff] [blame] | 25 | #include "llvm/GlobalAlias.h" |
Evan Cheng | f3d4efe | 2008-09-07 09:09:33 +0000 | [diff] [blame] | 26 | #include "llvm/Instructions.h" |
Chris Lattner | a9a4225 | 2009-04-12 07:36:01 +0000 | [diff] [blame] | 27 | #include "llvm/IntrinsicInst.h" |
Jay Foad | 562b84b | 2011-04-11 09:35:34 +0000 | [diff] [blame] | 28 | #include "llvm/Operator.h" |
Dan Gohman | 84023e0 | 2010-07-10 09:00:22 +0000 | [diff] [blame] | 29 | #include "llvm/CodeGen/Analysis.h" |
Evan Cheng | c3f44b0 | 2008-09-03 00:03:49 +0000 | [diff] [blame] | 30 | #include "llvm/CodeGen/FastISel.h" |
Dan Gohman | a4160c3 | 2010-07-07 16:29:44 +0000 | [diff] [blame] | 31 | #include "llvm/CodeGen/FunctionLoweringInfo.h" |
Owen Anderson | 95267a1 | 2008-09-05 00:06:23 +0000 | [diff] [blame] | 32 | #include "llvm/CodeGen/MachineConstantPool.h" |
Evan Cheng | f3d4efe | 2008-09-07 09:09:33 +0000 | [diff] [blame] | 33 | #include "llvm/CodeGen/MachineFrameInfo.h" |
Owen Anderson | 667d8f7 | 2008-08-29 17:45:56 +0000 | [diff] [blame] | 34 | #include "llvm/CodeGen/MachineRegisterInfo.h" |
Evan Cheng | f3d4efe | 2008-09-07 09:09:33 +0000 | [diff] [blame] | 35 | #include "llvm/Support/CallSite.h" |
Torok Edwin | c25e758 | 2009-07-11 20:10:48 +0000 | [diff] [blame] | 36 | #include "llvm/Support/ErrorHandling.h" |
Dan Gohman | 3589308 | 2008-09-18 23:23:44 +0000 | [diff] [blame] | 37 | #include "llvm/Support/GetElementPtrTypeIterator.h" |
Evan Cheng | 381993f | 2010-01-27 00:00:57 +0000 | [diff] [blame] | 38 | #include "llvm/Target/TargetOptions.h" |
Evan Cheng | c3f44b0 | 2008-09-03 00:03:49 +0000 | [diff] [blame] | 39 | using namespace llvm; |
| 40 | |
Chris Lattner | 087fcf3 | 2009-03-08 18:44:31 +0000 | [diff] [blame] | 41 | namespace { |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 42 | |
Evan Cheng | c3f44b0 | 2008-09-03 00:03:49 +0000 | [diff] [blame] | 43 | class X86FastISel : public FastISel { |
| 44 | /// Subtarget - Keep a pointer to the X86Subtarget around so that we can |
| 45 | /// make the right decision when generating code for different targets. |
| 46 | const X86Subtarget *Subtarget; |
Evan Cheng | f3d4efe | 2008-09-07 09:09:33 +0000 | [diff] [blame] | 47 | |
| 48 | /// StackPtr - Register used as the stack pointer. |
| 49 | /// |
| 50 | unsigned StackPtr; |
| 51 | |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 52 | /// X86ScalarSSEf32, X86ScalarSSEf64 - Select between SSE or x87 |
Evan Cheng | f3d4efe | 2008-09-07 09:09:33 +0000 | [diff] [blame] | 53 | /// floating point ops. |
| 54 | /// When SSE is available, use it for f32 operations. |
| 55 | /// When SSE2 is available, use it for f64 operations. |
| 56 | bool X86ScalarSSEf64; |
| 57 | bool X86ScalarSSEf32; |
| 58 | |
Evan Cheng | 8b19e56 | 2008-09-03 06:44:39 +0000 | [diff] [blame] | 59 | public: |
Dan Gohman | a4160c3 | 2010-07-07 16:29:44 +0000 | [diff] [blame] | 60 | explicit X86FastISel(FunctionLoweringInfo &funcInfo) : FastISel(funcInfo) { |
Evan Cheng | 88e3041 | 2008-09-03 01:04:47 +0000 | [diff] [blame] | 61 | Subtarget = &TM.getSubtarget<X86Subtarget>(); |
Evan Cheng | f3d4efe | 2008-09-07 09:09:33 +0000 | [diff] [blame] | 62 | StackPtr = Subtarget->is64Bit() ? X86::RSP : X86::ESP; |
Bruno Cardoso Lopes | aed890b | 2011-08-01 21:54:05 +0000 | [diff] [blame] | 63 | X86ScalarSSEf64 = Subtarget->hasSSE2() || Subtarget->hasAVX(); |
| 64 | X86ScalarSSEf32 = Subtarget->hasSSE1() || Subtarget->hasAVX(); |
Evan Cheng | 88e3041 | 2008-09-03 01:04:47 +0000 | [diff] [blame] | 65 | } |
Evan Cheng | c3f44b0 | 2008-09-03 00:03:49 +0000 | [diff] [blame] | 66 | |
Dan Gohman | 46510a7 | 2010-04-15 01:51:59 +0000 | [diff] [blame] | 67 | virtual bool TargetSelectInstruction(const Instruction *I); |
Evan Cheng | c3f44b0 | 2008-09-03 00:03:49 +0000 | [diff] [blame] | 68 | |
Chris Lattner | beac75d | 2010-09-05 02:18:34 +0000 | [diff] [blame] | 69 | /// TryToFoldLoad - The specified machine instr operand is a vreg, and that |
| 70 | /// vreg is being provided by the specified load instruction. If possible, |
| 71 | /// try to fold the load as an operand to the instruction, returning true if |
| 72 | /// possible. |
| 73 | virtual bool TryToFoldLoad(MachineInstr *MI, unsigned OpNo, |
| 74 | const LoadInst *LI); |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 75 | |
Dan Gohman | 1adf1b0 | 2008-08-19 21:45:35 +0000 | [diff] [blame] | 76 | #include "X86GenFastISel.inc" |
Evan Cheng | 8b19e56 | 2008-09-03 06:44:39 +0000 | [diff] [blame] | 77 | |
| 78 | private: |
Dan Gohman | 46510a7 | 2010-04-15 01:51:59 +0000 | [diff] [blame] | 79 | bool X86FastEmitCompare(const Value *LHS, const Value *RHS, EVT VT); |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 80 | |
Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 81 | bool X86FastEmitLoad(EVT VT, const X86AddressMode &AM, unsigned &RR); |
Evan Cheng | 0de588f | 2008-09-05 21:00:03 +0000 | [diff] [blame] | 82 | |
Chris Lattner | b44101c | 2011-04-19 05:09:50 +0000 | [diff] [blame] | 83 | bool X86FastEmitStore(EVT VT, const Value *Val, const X86AddressMode &AM); |
| 84 | bool X86FastEmitStore(EVT VT, unsigned Val, const X86AddressMode &AM); |
Evan Cheng | 24e3a90 | 2008-09-08 06:35:17 +0000 | [diff] [blame] | 85 | |
Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 86 | bool X86FastEmitExtend(ISD::NodeType Opc, EVT DstVT, unsigned Src, EVT SrcVT, |
Evan Cheng | 24e3a90 | 2008-09-08 06:35:17 +0000 | [diff] [blame] | 87 | unsigned &ResultReg); |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 88 | |
Dan Gohman | 46510a7 | 2010-04-15 01:51:59 +0000 | [diff] [blame] | 89 | bool X86SelectAddress(const Value *V, X86AddressMode &AM); |
| 90 | bool X86SelectCallAddress(const Value *V, X86AddressMode &AM); |
Dan Gohman | 0586d91 | 2008-09-10 20:11:02 +0000 | [diff] [blame] | 91 | |
Dan Gohman | 46510a7 | 2010-04-15 01:51:59 +0000 | [diff] [blame] | 92 | bool X86SelectLoad(const Instruction *I); |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 93 | |
Dan Gohman | 46510a7 | 2010-04-15 01:51:59 +0000 | [diff] [blame] | 94 | bool X86SelectStore(const Instruction *I); |
Dan Gohman | 6e3f05f | 2008-09-04 23:26:51 +0000 | [diff] [blame] | 95 | |
Dan Gohman | 84023e0 | 2010-07-10 09:00:22 +0000 | [diff] [blame] | 96 | bool X86SelectRet(const Instruction *I); |
| 97 | |
Dan Gohman | 46510a7 | 2010-04-15 01:51:59 +0000 | [diff] [blame] | 98 | bool X86SelectCmp(const Instruction *I); |
Dan Gohman | d89ae99 | 2008-09-05 01:06:14 +0000 | [diff] [blame] | 99 | |
Dan Gohman | 46510a7 | 2010-04-15 01:51:59 +0000 | [diff] [blame] | 100 | bool X86SelectZExt(const Instruction *I); |
Dan Gohman | d89ae99 | 2008-09-05 01:06:14 +0000 | [diff] [blame] | 101 | |
Dan Gohman | 46510a7 | 2010-04-15 01:51:59 +0000 | [diff] [blame] | 102 | bool X86SelectBranch(const Instruction *I); |
Dan Gohman | c39f4db | 2008-09-05 18:30:08 +0000 | [diff] [blame] | 103 | |
Dan Gohman | 46510a7 | 2010-04-15 01:51:59 +0000 | [diff] [blame] | 104 | bool X86SelectShift(const Instruction *I); |
Dan Gohman | c39f4db | 2008-09-05 18:30:08 +0000 | [diff] [blame] | 105 | |
Dan Gohman | 46510a7 | 2010-04-15 01:51:59 +0000 | [diff] [blame] | 106 | bool X86SelectSelect(const Instruction *I); |
Evan Cheng | 0de588f | 2008-09-05 21:00:03 +0000 | [diff] [blame] | 107 | |
Dan Gohman | 46510a7 | 2010-04-15 01:51:59 +0000 | [diff] [blame] | 108 | bool X86SelectTrunc(const Instruction *I); |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 109 | |
Dan Gohman | 46510a7 | 2010-04-15 01:51:59 +0000 | [diff] [blame] | 110 | bool X86SelectFPExt(const Instruction *I); |
| 111 | bool X86SelectFPTrunc(const Instruction *I); |
Dan Gohman | 78efce6 | 2008-09-10 21:02:08 +0000 | [diff] [blame] | 112 | |
Dan Gohman | 46510a7 | 2010-04-15 01:51:59 +0000 | [diff] [blame] | 113 | bool X86VisitIntrinsicCall(const IntrinsicInst &I); |
| 114 | bool X86SelectCall(const Instruction *I); |
Evan Cheng | f3d4efe | 2008-09-07 09:09:33 +0000 | [diff] [blame] | 115 | |
Eli Friedman | 25255cb | 2011-06-10 23:39:36 +0000 | [diff] [blame] | 116 | bool DoSelectCall(const Instruction *I, const char *MemIntName); |
| 117 | |
Dan Gohman | 2cc3aa4 | 2008-09-25 15:24:26 +0000 | [diff] [blame] | 118 | const X86InstrInfo *getInstrInfo() const { |
Dan Gohman | 97135e1 | 2008-09-26 19:15:30 +0000 | [diff] [blame] | 119 | return getTargetMachine()->getInstrInfo(); |
| 120 | } |
| 121 | const X86TargetMachine *getTargetMachine() const { |
| 122 | return static_cast<const X86TargetMachine *>(&TM); |
Dan Gohman | 2cc3aa4 | 2008-09-25 15:24:26 +0000 | [diff] [blame] | 123 | } |
| 124 | |
Dan Gohman | 46510a7 | 2010-04-15 01:51:59 +0000 | [diff] [blame] | 125 | unsigned TargetMaterializeConstant(const Constant *C); |
Dan Gohman | 0586d91 | 2008-09-10 20:11:02 +0000 | [diff] [blame] | 126 | |
Dan Gohman | 46510a7 | 2010-04-15 01:51:59 +0000 | [diff] [blame] | 127 | unsigned TargetMaterializeAlloca(const AllocaInst *C); |
Evan Cheng | f3d4efe | 2008-09-07 09:09:33 +0000 | [diff] [blame] | 128 | |
Eli Friedman | 2790ba8 | 2011-04-27 22:41:55 +0000 | [diff] [blame] | 129 | unsigned TargetMaterializeFloatZero(const ConstantFP *CF); |
| 130 | |
Evan Cheng | f3d4efe | 2008-09-07 09:09:33 +0000 | [diff] [blame] | 131 | /// isScalarFPTypeInSSEReg - Return true if the specified scalar FP type is |
| 132 | /// computed in an SSE register, not on the X87 floating point stack. |
Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 133 | bool isScalarFPTypeInSSEReg(EVT VT) const { |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 134 | return (VT == MVT::f64 && X86ScalarSSEf64) || // f64 is when SSE2 |
| 135 | (VT == MVT::f32 && X86ScalarSSEf32); // f32 is when SSE1 |
Evan Cheng | f3d4efe | 2008-09-07 09:09:33 +0000 | [diff] [blame] | 136 | } |
| 137 | |
Chris Lattner | db125cf | 2011-07-18 04:54:35 +0000 | [diff] [blame] | 138 | bool isTypeLegal(Type *Ty, MVT &VT, bool AllowI1 = false); |
Eli Friedman | d5089a9 | 2011-04-27 01:45:07 +0000 | [diff] [blame] | 139 | |
Eli Friedman | c088345 | 2011-05-20 22:21:04 +0000 | [diff] [blame] | 140 | bool IsMemcpySmall(uint64_t Len); |
| 141 | |
Eli Friedman | d5089a9 | 2011-04-27 01:45:07 +0000 | [diff] [blame] | 142 | bool TryEmitSmallMemcpy(X86AddressMode DestAM, |
| 143 | X86AddressMode SrcAM, uint64_t Len); |
Evan Cheng | c3f44b0 | 2008-09-03 00:03:49 +0000 | [diff] [blame] | 144 | }; |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 145 | |
Chris Lattner | 087fcf3 | 2009-03-08 18:44:31 +0000 | [diff] [blame] | 146 | } // end anonymous namespace. |
Dan Gohman | 99b2182 | 2008-08-28 23:21:34 +0000 | [diff] [blame] | 147 | |
Chris Lattner | db125cf | 2011-07-18 04:54:35 +0000 | [diff] [blame] | 148 | bool X86FastISel::isTypeLegal(Type *Ty, MVT &VT, bool AllowI1) { |
Duncan Sands | 1440e8b | 2010-11-03 11:35:31 +0000 | [diff] [blame] | 149 | EVT evt = TLI.getValueType(Ty, /*HandleUnknown=*/true); |
| 150 | if (evt == MVT::Other || !evt.isSimple()) |
Evan Cheng | f3d4efe | 2008-09-07 09:09:33 +0000 | [diff] [blame] | 151 | // Unhandled type. Halt "fast" selection and bail. |
| 152 | return false; |
Duncan Sands | 1440e8b | 2010-11-03 11:35:31 +0000 | [diff] [blame] | 153 | |
| 154 | VT = evt.getSimpleVT(); |
Dan Gohman | 9b66d73 | 2008-09-30 00:48:39 +0000 | [diff] [blame] | 155 | // For now, require SSE/SSE2 for performing floating-point operations, |
| 156 | // since x87 requires additional work. |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 157 | if (VT == MVT::f64 && !X86ScalarSSEf64) |
Dan Gohman | 9b66d73 | 2008-09-30 00:48:39 +0000 | [diff] [blame] | 158 | return false; |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 159 | if (VT == MVT::f32 && !X86ScalarSSEf32) |
Dan Gohman | 9b66d73 | 2008-09-30 00:48:39 +0000 | [diff] [blame] | 160 | return false; |
| 161 | // Similarly, no f80 support yet. |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 162 | if (VT == MVT::f80) |
Dan Gohman | 9b66d73 | 2008-09-30 00:48:39 +0000 | [diff] [blame] | 163 | return false; |
Evan Cheng | f3d4efe | 2008-09-07 09:09:33 +0000 | [diff] [blame] | 164 | // We only handle legal types. For example, on x86-32 the instruction |
| 165 | // selector contains all of the 64-bit instructions from x86-64, |
| 166 | // under the assumption that i64 won't be used if the target doesn't |
| 167 | // support it. |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 168 | return (AllowI1 && VT == MVT::i1) || TLI.isTypeLegal(VT); |
Evan Cheng | f3d4efe | 2008-09-07 09:09:33 +0000 | [diff] [blame] | 169 | } |
| 170 | |
| 171 | #include "X86GenCallingConv.inc" |
| 172 | |
Evan Cheng | 0de588f | 2008-09-05 21:00:03 +0000 | [diff] [blame] | 173 | /// X86FastEmitLoad - Emit a machine instruction to load a value of type VT. |
Evan Cheng | f3d4efe | 2008-09-07 09:09:33 +0000 | [diff] [blame] | 174 | /// The address is either pre-computed, i.e. Ptr, or a GlobalAddress, i.e. GV. |
Evan Cheng | 0de588f | 2008-09-05 21:00:03 +0000 | [diff] [blame] | 175 | /// Return true and the result register by reference if it is possible. |
Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 176 | bool X86FastISel::X86FastEmitLoad(EVT VT, const X86AddressMode &AM, |
Evan Cheng | 0de588f | 2008-09-05 21:00:03 +0000 | [diff] [blame] | 177 | unsigned &ResultReg) { |
| 178 | // Get opcode and regclass of the output for the given load instruction. |
| 179 | unsigned Opc = 0; |
| 180 | const TargetRegisterClass *RC = NULL; |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 181 | switch (VT.getSimpleVT().SimpleTy) { |
Evan Cheng | 0de588f | 2008-09-05 21:00:03 +0000 | [diff] [blame] | 182 | default: return false; |
Dan Gohman | 7e7f06e | 2009-08-27 00:31:47 +0000 | [diff] [blame] | 183 | case MVT::i1: |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 184 | case MVT::i8: |
Evan Cheng | 0de588f | 2008-09-05 21:00:03 +0000 | [diff] [blame] | 185 | Opc = X86::MOV8rm; |
| 186 | RC = X86::GR8RegisterClass; |
| 187 | break; |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 188 | case MVT::i16: |
Evan Cheng | 0de588f | 2008-09-05 21:00:03 +0000 | [diff] [blame] | 189 | Opc = X86::MOV16rm; |
| 190 | RC = X86::GR16RegisterClass; |
| 191 | break; |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 192 | case MVT::i32: |
Evan Cheng | 0de588f | 2008-09-05 21:00:03 +0000 | [diff] [blame] | 193 | Opc = X86::MOV32rm; |
| 194 | RC = X86::GR32RegisterClass; |
| 195 | break; |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 196 | case MVT::i64: |
Evan Cheng | 0de588f | 2008-09-05 21:00:03 +0000 | [diff] [blame] | 197 | // Must be in x86-64 mode. |
| 198 | Opc = X86::MOV64rm; |
| 199 | RC = X86::GR64RegisterClass; |
| 200 | break; |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 201 | case MVT::f32: |
Bruno Cardoso Lopes | 645b8be | 2011-09-03 00:46:42 +0000 | [diff] [blame] | 202 | if (X86ScalarSSEf32) { |
| 203 | Opc = Subtarget->hasAVX() ? X86::VMOVSSrm : X86::MOVSSrm; |
Evan Cheng | 0de588f | 2008-09-05 21:00:03 +0000 | [diff] [blame] | 204 | RC = X86::FR32RegisterClass; |
| 205 | } else { |
| 206 | Opc = X86::LD_Fp32m; |
| 207 | RC = X86::RFP32RegisterClass; |
| 208 | } |
| 209 | break; |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 210 | case MVT::f64: |
Bruno Cardoso Lopes | 645b8be | 2011-09-03 00:46:42 +0000 | [diff] [blame] | 211 | if (X86ScalarSSEf64) { |
| 212 | Opc = Subtarget->hasAVX() ? X86::VMOVSDrm : X86::MOVSDrm; |
Evan Cheng | 0de588f | 2008-09-05 21:00:03 +0000 | [diff] [blame] | 213 | RC = X86::FR64RegisterClass; |
| 214 | } else { |
| 215 | Opc = X86::LD_Fp64m; |
| 216 | RC = X86::RFP64RegisterClass; |
| 217 | } |
| 218 | break; |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 219 | case MVT::f80: |
Dan Gohman | 5af29c2 | 2008-09-26 01:39:32 +0000 | [diff] [blame] | 220 | // No f80 support yet. |
| 221 | return false; |
Evan Cheng | 0de588f | 2008-09-05 21:00:03 +0000 | [diff] [blame] | 222 | } |
| 223 | |
| 224 | ResultReg = createResultReg(RC); |
Dan Gohman | 84023e0 | 2010-07-10 09:00:22 +0000 | [diff] [blame] | 225 | addFullAddress(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, |
| 226 | DL, TII.get(Opc), ResultReg), AM); |
Evan Cheng | 0de588f | 2008-09-05 21:00:03 +0000 | [diff] [blame] | 227 | return true; |
| 228 | } |
| 229 | |
Evan Cheng | f3d4efe | 2008-09-07 09:09:33 +0000 | [diff] [blame] | 230 | /// X86FastEmitStore - Emit a machine instruction to store a value Val of |
| 231 | /// type VT. The address is either pre-computed, consisted of a base ptr, Ptr |
| 232 | /// and a displacement offset, or a GlobalAddress, |
Evan Cheng | 0de588f | 2008-09-05 21:00:03 +0000 | [diff] [blame] | 233 | /// i.e. V. Return true if it is possible. |
| 234 | bool |
Chris Lattner | b44101c | 2011-04-19 05:09:50 +0000 | [diff] [blame] | 235 | X86FastISel::X86FastEmitStore(EVT VT, unsigned Val, const X86AddressMode &AM) { |
Dan Gohman | 863890e | 2008-09-08 16:31:35 +0000 | [diff] [blame] | 236 | // Get opcode and regclass of the output for the given store instruction. |
Evan Cheng | 0de588f | 2008-09-05 21:00:03 +0000 | [diff] [blame] | 237 | unsigned Opc = 0; |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 238 | switch (VT.getSimpleVT().SimpleTy) { |
| 239 | case MVT::f80: // No f80 support yet. |
Evan Cheng | 0de588f | 2008-09-05 21:00:03 +0000 | [diff] [blame] | 240 | default: return false; |
Dan Gohman | 7e7f06e | 2009-08-27 00:31:47 +0000 | [diff] [blame] | 241 | case MVT::i1: { |
| 242 | // Mask out all but lowest bit. |
| 243 | unsigned AndResult = createResultReg(X86::GR8RegisterClass); |
Dan Gohman | 84023e0 | 2010-07-10 09:00:22 +0000 | [diff] [blame] | 244 | BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, |
Dan Gohman | 7e7f06e | 2009-08-27 00:31:47 +0000 | [diff] [blame] | 245 | TII.get(X86::AND8ri), AndResult).addReg(Val).addImm(1); |
| 246 | Val = AndResult; |
| 247 | } |
| 248 | // FALLTHROUGH, handling i1 as i8. |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 249 | case MVT::i8: Opc = X86::MOV8mr; break; |
| 250 | case MVT::i16: Opc = X86::MOV16mr; break; |
| 251 | case MVT::i32: Opc = X86::MOV32mr; break; |
| 252 | case MVT::i64: Opc = X86::MOV64mr; break; // Must be in x86-64 mode. |
| 253 | case MVT::f32: |
Bruno Cardoso Lopes | 645b8be | 2011-09-03 00:46:42 +0000 | [diff] [blame] | 254 | Opc = X86ScalarSSEf32 ? |
| 255 | (Subtarget->hasAVX() ? X86::VMOVSSmr : X86::MOVSSmr) : X86::ST_Fp32m; |
Evan Cheng | 0de588f | 2008-09-05 21:00:03 +0000 | [diff] [blame] | 256 | break; |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 257 | case MVT::f64: |
Bruno Cardoso Lopes | 645b8be | 2011-09-03 00:46:42 +0000 | [diff] [blame] | 258 | Opc = X86ScalarSSEf64 ? |
| 259 | (Subtarget->hasAVX() ? X86::VMOVSDmr : X86::MOVSDmr) : X86::ST_Fp64m; |
Evan Cheng | 0de588f | 2008-09-05 21:00:03 +0000 | [diff] [blame] | 260 | break; |
Evan Cheng | 0de588f | 2008-09-05 21:00:03 +0000 | [diff] [blame] | 261 | } |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 262 | |
Dan Gohman | 84023e0 | 2010-07-10 09:00:22 +0000 | [diff] [blame] | 263 | addFullAddress(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, |
| 264 | DL, TII.get(Opc)), AM).addReg(Val); |
Evan Cheng | 0de588f | 2008-09-05 21:00:03 +0000 | [diff] [blame] | 265 | return true; |
| 266 | } |
| 267 | |
Dan Gohman | 46510a7 | 2010-04-15 01:51:59 +0000 | [diff] [blame] | 268 | bool X86FastISel::X86FastEmitStore(EVT VT, const Value *Val, |
Chris Lattner | 438949a | 2008-10-15 05:30:52 +0000 | [diff] [blame] | 269 | const X86AddressMode &AM) { |
| 270 | // Handle 'null' like i32/i64 0. |
| 271 | if (isa<ConstantPointerNull>(Val)) |
Owen Anderson | 1d0be15 | 2009-08-13 21:58:54 +0000 | [diff] [blame] | 272 | Val = Constant::getNullValue(TD.getIntPtrType(Val->getContext())); |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 273 | |
Chris Lattner | 438949a | 2008-10-15 05:30:52 +0000 | [diff] [blame] | 274 | // If this is a store of a simple constant, fold the constant into the store. |
Dan Gohman | 46510a7 | 2010-04-15 01:51:59 +0000 | [diff] [blame] | 275 | if (const ConstantInt *CI = dyn_cast<ConstantInt>(Val)) { |
Chris Lattner | 438949a | 2008-10-15 05:30:52 +0000 | [diff] [blame] | 276 | unsigned Opc = 0; |
Dan Gohman | 7e7f06e | 2009-08-27 00:31:47 +0000 | [diff] [blame] | 277 | bool Signed = true; |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 278 | switch (VT.getSimpleVT().SimpleTy) { |
Chris Lattner | 438949a | 2008-10-15 05:30:52 +0000 | [diff] [blame] | 279 | default: break; |
Dan Gohman | 7e7f06e | 2009-08-27 00:31:47 +0000 | [diff] [blame] | 280 | case MVT::i1: Signed = false; // FALLTHROUGH to handle as i8. |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 281 | case MVT::i8: Opc = X86::MOV8mi; break; |
| 282 | case MVT::i16: Opc = X86::MOV16mi; break; |
| 283 | case MVT::i32: Opc = X86::MOV32mi; break; |
| 284 | case MVT::i64: |
Chris Lattner | 438949a | 2008-10-15 05:30:52 +0000 | [diff] [blame] | 285 | // Must be a 32-bit sign extended value. |
| 286 | if ((int)CI->getSExtValue() == CI->getSExtValue()) |
| 287 | Opc = X86::MOV64mi32; |
| 288 | break; |
| 289 | } |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 290 | |
Chris Lattner | 438949a | 2008-10-15 05:30:52 +0000 | [diff] [blame] | 291 | if (Opc) { |
Dan Gohman | 84023e0 | 2010-07-10 09:00:22 +0000 | [diff] [blame] | 292 | addFullAddress(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, |
| 293 | DL, TII.get(Opc)), AM) |
John McCall | 795ee9d | 2010-04-06 23:35:53 +0000 | [diff] [blame] | 294 | .addImm(Signed ? (uint64_t) CI->getSExtValue() : |
Dan Gohman | 7e7f06e | 2009-08-27 00:31:47 +0000 | [diff] [blame] | 295 | CI->getZExtValue()); |
Chris Lattner | 438949a | 2008-10-15 05:30:52 +0000 | [diff] [blame] | 296 | return true; |
| 297 | } |
| 298 | } |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 299 | |
Chris Lattner | 438949a | 2008-10-15 05:30:52 +0000 | [diff] [blame] | 300 | unsigned ValReg = getRegForValue(Val); |
| 301 | if (ValReg == 0) |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 302 | return false; |
| 303 | |
Chris Lattner | 438949a | 2008-10-15 05:30:52 +0000 | [diff] [blame] | 304 | return X86FastEmitStore(VT, ValReg, AM); |
| 305 | } |
| 306 | |
Evan Cheng | 24e3a90 | 2008-09-08 06:35:17 +0000 | [diff] [blame] | 307 | /// X86FastEmitExtend - Emit a machine instruction to extend a value Src of |
| 308 | /// type SrcVT to type DstVT using the specified extension opcode Opc (e.g. |
| 309 | /// ISD::SIGN_EXTEND). |
Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 310 | bool X86FastISel::X86FastEmitExtend(ISD::NodeType Opc, EVT DstVT, |
| 311 | unsigned Src, EVT SrcVT, |
Evan Cheng | 24e3a90 | 2008-09-08 06:35:17 +0000 | [diff] [blame] | 312 | unsigned &ResultReg) { |
Dan Gohman | a6cb641 | 2010-05-11 23:54:07 +0000 | [diff] [blame] | 313 | unsigned RR = FastEmit_r(SrcVT.getSimpleVT(), DstVT.getSimpleVT(), Opc, |
| 314 | Src, /*TODO: Kill=*/false); |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 315 | |
Owen Anderson | ac34a00 | 2008-09-11 19:44:55 +0000 | [diff] [blame] | 316 | if (RR != 0) { |
| 317 | ResultReg = RR; |
| 318 | return true; |
| 319 | } else |
| 320 | return false; |
Evan Cheng | 24e3a90 | 2008-09-08 06:35:17 +0000 | [diff] [blame] | 321 | } |
| 322 | |
Dan Gohman | 0586d91 | 2008-09-10 20:11:02 +0000 | [diff] [blame] | 323 | /// X86SelectAddress - Attempt to fill in an address from the given value. |
| 324 | /// |
Dan Gohman | 46510a7 | 2010-04-15 01:51:59 +0000 | [diff] [blame] | 325 | bool X86FastISel::X86SelectAddress(const Value *V, X86AddressMode &AM) { |
| 326 | const User *U = NULL; |
Dan Gohman | 3589308 | 2008-09-18 23:23:44 +0000 | [diff] [blame] | 327 | unsigned Opcode = Instruction::UserOp1; |
Dan Gohman | 46510a7 | 2010-04-15 01:51:59 +0000 | [diff] [blame] | 328 | if (const Instruction *I = dyn_cast<Instruction>(V)) { |
Dan Gohman | ea9f151 | 2010-06-18 20:44:47 +0000 | [diff] [blame] | 329 | // Don't walk into other basic blocks; it's possible we haven't |
| 330 | // visited them yet, so the instructions may not yet be assigned |
| 331 | // virtual registers. |
Dan Gohman | 742bf87 | 2010-11-16 22:43:23 +0000 | [diff] [blame] | 332 | if (FuncInfo.StaticAllocaMap.count(static_cast<const AllocaInst *>(V)) || |
| 333 | FuncInfo.MBBMap[I->getParent()] == FuncInfo.MBB) { |
| 334 | Opcode = I->getOpcode(); |
| 335 | U = I; |
| 336 | } |
Dan Gohman | 46510a7 | 2010-04-15 01:51:59 +0000 | [diff] [blame] | 337 | } else if (const ConstantExpr *C = dyn_cast<ConstantExpr>(V)) { |
Dan Gohman | 3589308 | 2008-09-18 23:23:44 +0000 | [diff] [blame] | 338 | Opcode = C->getOpcode(); |
| 339 | U = C; |
| 340 | } |
Dan Gohman | 0586d91 | 2008-09-10 20:11:02 +0000 | [diff] [blame] | 341 | |
Chris Lattner | db125cf | 2011-07-18 04:54:35 +0000 | [diff] [blame] | 342 | if (PointerType *Ty = dyn_cast<PointerType>(V->getType())) |
Chris Lattner | 868ee94 | 2010-06-15 19:08:40 +0000 | [diff] [blame] | 343 | if (Ty->getAddressSpace() > 255) |
Dan Gohman | 1415a60 | 2010-06-18 20:45:41 +0000 | [diff] [blame] | 344 | // Fast instruction selection doesn't support the special |
| 345 | // address spaces. |
Chris Lattner | 868ee94 | 2010-06-15 19:08:40 +0000 | [diff] [blame] | 346 | return false; |
| 347 | |
Dan Gohman | 3589308 | 2008-09-18 23:23:44 +0000 | [diff] [blame] | 348 | switch (Opcode) { |
| 349 | default: break; |
| 350 | case Instruction::BitCast: |
| 351 | // Look past bitcasts. |
Chris Lattner | 0aa43de | 2009-07-10 05:33:42 +0000 | [diff] [blame] | 352 | return X86SelectAddress(U->getOperand(0), AM); |
Dan Gohman | 3589308 | 2008-09-18 23:23:44 +0000 | [diff] [blame] | 353 | |
| 354 | case Instruction::IntToPtr: |
| 355 | // Look past no-op inttoptrs. |
| 356 | if (TLI.getValueType(U->getOperand(0)->getType()) == TLI.getPointerTy()) |
Chris Lattner | 0aa43de | 2009-07-10 05:33:42 +0000 | [diff] [blame] | 357 | return X86SelectAddress(U->getOperand(0), AM); |
Dan Gohman | 55fdaec | 2008-12-08 23:50:06 +0000 | [diff] [blame] | 358 | break; |
Dan Gohman | 3589308 | 2008-09-18 23:23:44 +0000 | [diff] [blame] | 359 | |
| 360 | case Instruction::PtrToInt: |
| 361 | // Look past no-op ptrtoints. |
| 362 | if (TLI.getValueType(U->getType()) == TLI.getPointerTy()) |
Chris Lattner | 0aa43de | 2009-07-10 05:33:42 +0000 | [diff] [blame] | 363 | return X86SelectAddress(U->getOperand(0), AM); |
Dan Gohman | 55fdaec | 2008-12-08 23:50:06 +0000 | [diff] [blame] | 364 | break; |
Dan Gohman | 3589308 | 2008-09-18 23:23:44 +0000 | [diff] [blame] | 365 | |
| 366 | case Instruction::Alloca: { |
| 367 | // Do static allocas. |
| 368 | const AllocaInst *A = cast<AllocaInst>(V); |
Dan Gohman | a4160c3 | 2010-07-07 16:29:44 +0000 | [diff] [blame] | 369 | DenseMap<const AllocaInst*, int>::iterator SI = |
| 370 | FuncInfo.StaticAllocaMap.find(A); |
| 371 | if (SI != FuncInfo.StaticAllocaMap.end()) { |
Dan Gohman | 97135e1 | 2008-09-26 19:15:30 +0000 | [diff] [blame] | 372 | AM.BaseType = X86AddressMode::FrameIndexBase; |
| 373 | AM.Base.FrameIndex = SI->second; |
| 374 | return true; |
| 375 | } |
| 376 | break; |
Dan Gohman | 3589308 | 2008-09-18 23:23:44 +0000 | [diff] [blame] | 377 | } |
| 378 | |
| 379 | case Instruction::Add: { |
| 380 | // Adds of constants are common and easy enough. |
Dan Gohman | 46510a7 | 2010-04-15 01:51:59 +0000 | [diff] [blame] | 381 | if (const ConstantInt *CI = dyn_cast<ConstantInt>(U->getOperand(1))) { |
Dan Gohman | 09aae46 | 2008-09-26 20:04:15 +0000 | [diff] [blame] | 382 | uint64_t Disp = (int32_t)AM.Disp + (uint64_t)CI->getSExtValue(); |
| 383 | // They have to fit in the 32-bit signed displacement field though. |
Benjamin Kramer | 34247a0 | 2010-03-29 21:13:41 +0000 | [diff] [blame] | 384 | if (isInt<32>(Disp)) { |
Dan Gohman | 09aae46 | 2008-09-26 20:04:15 +0000 | [diff] [blame] | 385 | AM.Disp = (uint32_t)Disp; |
Chris Lattner | 0aa43de | 2009-07-10 05:33:42 +0000 | [diff] [blame] | 386 | return X86SelectAddress(U->getOperand(0), AM); |
Dan Gohman | 09aae46 | 2008-09-26 20:04:15 +0000 | [diff] [blame] | 387 | } |
Dan Gohman | 0586d91 | 2008-09-10 20:11:02 +0000 | [diff] [blame] | 388 | } |
Dan Gohman | 3589308 | 2008-09-18 23:23:44 +0000 | [diff] [blame] | 389 | break; |
| 390 | } |
| 391 | |
| 392 | case Instruction::GetElementPtr: { |
Chris Lattner | bfcc8e0 | 2010-03-04 19:54:45 +0000 | [diff] [blame] | 393 | X86AddressMode SavedAM = AM; |
| 394 | |
Dan Gohman | 3589308 | 2008-09-18 23:23:44 +0000 | [diff] [blame] | 395 | // Pattern-match simple GEPs. |
Dan Gohman | 09aae46 | 2008-09-26 20:04:15 +0000 | [diff] [blame] | 396 | uint64_t Disp = (int32_t)AM.Disp; |
Dan Gohman | 3589308 | 2008-09-18 23:23:44 +0000 | [diff] [blame] | 397 | unsigned IndexReg = AM.IndexReg; |
| 398 | unsigned Scale = AM.Scale; |
| 399 | gep_type_iterator GTI = gep_type_begin(U); |
Dan Gohman | c8a1a3c | 2008-12-08 07:57:47 +0000 | [diff] [blame] | 400 | // Iterate through the indices, folding what we can. Constants can be |
| 401 | // folded, and one dynamic index can be handled, if the scale is supported. |
Dan Gohman | 46510a7 | 2010-04-15 01:51:59 +0000 | [diff] [blame] | 402 | for (User::const_op_iterator i = U->op_begin() + 1, e = U->op_end(); |
Dan Gohman | 3589308 | 2008-09-18 23:23:44 +0000 | [diff] [blame] | 403 | i != e; ++i, ++GTI) { |
Dan Gohman | 46510a7 | 2010-04-15 01:51:59 +0000 | [diff] [blame] | 404 | const Value *Op = *i; |
Chris Lattner | db125cf | 2011-07-18 04:54:35 +0000 | [diff] [blame] | 405 | if (StructType *STy = dyn_cast<StructType>(*GTI)) { |
Dan Gohman | 3589308 | 2008-09-18 23:23:44 +0000 | [diff] [blame] | 406 | const StructLayout *SL = TD.getStructLayout(STy); |
Chris Lattner | dceb52a | 2011-04-17 17:05:12 +0000 | [diff] [blame] | 407 | Disp += SL->getElementOffset(cast<ConstantInt>(Op)->getZExtValue()); |
| 408 | continue; |
| 409 | } |
Eric Christopher | 471e422 | 2011-06-08 23:55:35 +0000 | [diff] [blame] | 410 | |
Chris Lattner | dceb52a | 2011-04-17 17:05:12 +0000 | [diff] [blame] | 411 | // A array/variable index is always of the form i*S where S is the |
| 412 | // constant scale size. See if we can push the scale into immediates. |
| 413 | uint64_t S = TD.getTypeAllocSize(GTI.getIndexedType()); |
| 414 | for (;;) { |
| 415 | if (const ConstantInt *CI = dyn_cast<ConstantInt>(Op)) { |
| 416 | // Constant-offset addressing. |
| 417 | Disp += CI->getSExtValue() * S; |
| 418 | break; |
Dan Gohman | b55d6b6 | 2011-03-22 00:04:35 +0000 | [diff] [blame] | 419 | } |
Chris Lattner | dceb52a | 2011-04-17 17:05:12 +0000 | [diff] [blame] | 420 | if (isa<AddOperator>(Op) && |
| 421 | (!isa<Instruction>(Op) || |
| 422 | FuncInfo.MBBMap[cast<Instruction>(Op)->getParent()] |
| 423 | == FuncInfo.MBB) && |
| 424 | isa<ConstantInt>(cast<AddOperator>(Op)->getOperand(1))) { |
| 425 | // An add (in the same block) with a constant operand. Fold the |
| 426 | // constant. |
| 427 | ConstantInt *CI = |
| 428 | cast<ConstantInt>(cast<AddOperator>(Op)->getOperand(1)); |
| 429 | Disp += CI->getSExtValue() * S; |
| 430 | // Iterate on the other operand. |
| 431 | Op = cast<AddOperator>(Op)->getOperand(0); |
| 432 | continue; |
| 433 | } |
| 434 | if (IndexReg == 0 && |
| 435 | (!AM.GV || !Subtarget->isPICStyleRIPRel()) && |
| 436 | (S == 1 || S == 2 || S == 4 || S == 8)) { |
| 437 | // Scaled-index addressing. |
| 438 | Scale = S; |
| 439 | IndexReg = getRegForGEPIndex(Op).first; |
| 440 | if (IndexReg == 0) |
| 441 | return false; |
| 442 | break; |
| 443 | } |
| 444 | // Unsupported. |
| 445 | goto unsupported_gep; |
Dan Gohman | 3589308 | 2008-09-18 23:23:44 +0000 | [diff] [blame] | 446 | } |
| 447 | } |
Dan Gohman | 09aae46 | 2008-09-26 20:04:15 +0000 | [diff] [blame] | 448 | // Check for displacement overflow. |
Benjamin Kramer | 34247a0 | 2010-03-29 21:13:41 +0000 | [diff] [blame] | 449 | if (!isInt<32>(Disp)) |
Dan Gohman | 09aae46 | 2008-09-26 20:04:15 +0000 | [diff] [blame] | 450 | break; |
Dan Gohman | 3589308 | 2008-09-18 23:23:44 +0000 | [diff] [blame] | 451 | // Ok, the GEP indices were covered by constant-offset and scaled-index |
| 452 | // addressing. Update the address state and move on to examining the base. |
| 453 | AM.IndexReg = IndexReg; |
| 454 | AM.Scale = Scale; |
Dan Gohman | 09aae46 | 2008-09-26 20:04:15 +0000 | [diff] [blame] | 455 | AM.Disp = (uint32_t)Disp; |
Chris Lattner | 225d4ca | 2010-03-04 19:48:19 +0000 | [diff] [blame] | 456 | if (X86SelectAddress(U->getOperand(0), AM)) |
| 457 | return true; |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 458 | |
Chris Lattner | dceb52a | 2011-04-17 17:05:12 +0000 | [diff] [blame] | 459 | // If we couldn't merge the gep value into this addr mode, revert back to |
Chris Lattner | 225d4ca | 2010-03-04 19:48:19 +0000 | [diff] [blame] | 460 | // our address and just match the value instead of completely failing. |
| 461 | AM = SavedAM; |
| 462 | break; |
Dan Gohman | 3589308 | 2008-09-18 23:23:44 +0000 | [diff] [blame] | 463 | unsupported_gep: |
| 464 | // Ok, the GEP indices weren't all covered. |
| 465 | break; |
| 466 | } |
| 467 | } |
| 468 | |
| 469 | // Handle constant address. |
Dan Gohman | 46510a7 | 2010-04-15 01:51:59 +0000 | [diff] [blame] | 470 | if (const GlobalValue *GV = dyn_cast<GlobalValue>(V)) { |
Eli Friedman | a6176ad | 2011-09-22 23:41:28 +0000 | [diff] [blame] | 471 | // Can't handle alternate code models yet. |
Chris Lattner | f1d6bd5 | 2009-07-10 21:03:06 +0000 | [diff] [blame] | 472 | if (TM.getCodeModel() != CodeModel::Small) |
Dan Gohman | 2cc3aa4 | 2008-09-25 15:24:26 +0000 | [diff] [blame] | 473 | return false; |
| 474 | |
Eli Friedman | a6176ad | 2011-09-22 23:41:28 +0000 | [diff] [blame] | 475 | // Can't handle TLS yet. |
Dan Gohman | 46510a7 | 2010-04-15 01:51:59 +0000 | [diff] [blame] | 476 | if (const GlobalVariable *GVar = dyn_cast<GlobalVariable>(GV)) |
Dan Gohman | e986594 | 2009-02-23 22:03:08 +0000 | [diff] [blame] | 477 | if (GVar->isThreadLocal()) |
| 478 | return false; |
Eric Christopher | 471e422 | 2011-06-08 23:55:35 +0000 | [diff] [blame] | 479 | |
Eli Friedman | a6176ad | 2011-09-22 23:41:28 +0000 | [diff] [blame] | 480 | // Can't handle TLS yet, part 2 (this is slightly crazy, but this is how |
| 481 | // it works...). |
| 482 | if (const GlobalAlias *GA = dyn_cast<GlobalAlias>(GV)) |
| 483 | if (const GlobalVariable *GVar = |
| 484 | dyn_cast_or_null<GlobalVariable>(GA->resolveAliasedGlobal(false))) |
| 485 | if (GVar->isThreadLocal()) |
| 486 | return false; |
| 487 | |
Chris Lattner | 0a1c997 | 2011-04-17 17:47:38 +0000 | [diff] [blame] | 488 | // RIP-relative addresses can't have additional register operands, so if |
| 489 | // we've already folded stuff into the addressing mode, just force the |
| 490 | // global value into its own register, which we can use as the basereg. |
| 491 | if (!Subtarget->isPICStyleRIPRel() || |
| 492 | (AM.Base.Reg == 0 && AM.IndexReg == 0)) { |
| 493 | // Okay, we've committed to selecting this global. Set up the address. |
| 494 | AM.GV = GV; |
Dan Gohman | e986594 | 2009-02-23 22:03:08 +0000 | [diff] [blame] | 495 | |
Chris Lattner | 0a1c997 | 2011-04-17 17:47:38 +0000 | [diff] [blame] | 496 | // Allow the subtarget to classify the global. |
| 497 | unsigned char GVFlags = Subtarget->ClassifyGlobalReference(GV, TM); |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 498 | |
Chris Lattner | 0a1c997 | 2011-04-17 17:47:38 +0000 | [diff] [blame] | 499 | // If this reference is relative to the pic base, set it now. |
| 500 | if (isGlobalRelativeToPICBase(GVFlags)) { |
| 501 | // FIXME: How do we know Base.Reg is free?? |
| 502 | AM.Base.Reg = getInstrInfo()->getGlobalBaseReg(FuncInfo.MF); |
Dan Gohman | 7e8ef60 | 2008-09-19 23:42:04 +0000 | [diff] [blame] | 503 | } |
Chris Lattner | 0a1c997 | 2011-04-17 17:47:38 +0000 | [diff] [blame] | 504 | |
| 505 | // Unless the ABI requires an extra load, return a direct reference to |
| 506 | // the global. |
| 507 | if (!isGlobalStubReference(GVFlags)) { |
| 508 | if (Subtarget->isPICStyleRIPRel()) { |
| 509 | // Use rip-relative addressing if we can. Above we verified that the |
| 510 | // base and index registers are unused. |
| 511 | assert(AM.Base.Reg == 0 && AM.IndexReg == 0); |
| 512 | AM.Base.Reg = X86::RIP; |
| 513 | } |
| 514 | AM.GVOpFlags = GVFlags; |
| 515 | return true; |
| 516 | } |
| 517 | |
| 518 | // Ok, we need to do a load from a stub. If we've already loaded from |
| 519 | // this stub, reuse the loaded pointer, otherwise emit the load now. |
| 520 | DenseMap<const Value*, unsigned>::iterator I = LocalValueMap.find(V); |
| 521 | unsigned LoadReg; |
| 522 | if (I != LocalValueMap.end() && I->second != 0) { |
| 523 | LoadReg = I->second; |
| 524 | } else { |
| 525 | // Issue load from stub. |
| 526 | unsigned Opc = 0; |
| 527 | const TargetRegisterClass *RC = NULL; |
| 528 | X86AddressMode StubAM; |
| 529 | StubAM.Base.Reg = AM.Base.Reg; |
| 530 | StubAM.GV = GV; |
| 531 | StubAM.GVOpFlags = GVFlags; |
| 532 | |
| 533 | // Prepare for inserting code in the local-value area. |
| 534 | SavePoint SaveInsertPt = enterLocalValueArea(); |
| 535 | |
| 536 | if (TLI.getPointerTy() == MVT::i64) { |
| 537 | Opc = X86::MOV64rm; |
| 538 | RC = X86::GR64RegisterClass; |
| 539 | |
| 540 | if (Subtarget->isPICStyleRIPRel()) |
| 541 | StubAM.Base.Reg = X86::RIP; |
| 542 | } else { |
| 543 | Opc = X86::MOV32rm; |
| 544 | RC = X86::GR32RegisterClass; |
| 545 | } |
| 546 | |
| 547 | LoadReg = createResultReg(RC); |
| 548 | MachineInstrBuilder LoadMI = |
| 549 | BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(Opc), LoadReg); |
| 550 | addFullAddress(LoadMI, StubAM); |
| 551 | |
| 552 | // Ok, back to normal mode. |
| 553 | leaveLocalValueArea(SaveInsertPt); |
| 554 | |
| 555 | // Prevent loading GV stub multiple times in same MBB. |
| 556 | LocalValueMap[V] = LoadReg; |
| 557 | } |
| 558 | |
| 559 | // Now construct the final address. Note that the Disp, Scale, |
| 560 | // and Index values may already be set here. |
| 561 | AM.Base.Reg = LoadReg; |
| 562 | AM.GV = 0; |
Chris Lattner | ff7727f | 2009-07-09 06:41:35 +0000 | [diff] [blame] | 563 | return true; |
| 564 | } |
Dan Gohman | 0586d91 | 2008-09-10 20:11:02 +0000 | [diff] [blame] | 565 | } |
| 566 | |
Dan Gohman | 97135e1 | 2008-09-26 19:15:30 +0000 | [diff] [blame] | 567 | // If all else fails, try to materialize the value in a register. |
Chris Lattner | 4c1b606 | 2009-06-27 05:24:12 +0000 | [diff] [blame] | 568 | if (!AM.GV || !Subtarget->isPICStyleRIPRel()) { |
Dan Gohman | 97135e1 | 2008-09-26 19:15:30 +0000 | [diff] [blame] | 569 | if (AM.Base.Reg == 0) { |
| 570 | AM.Base.Reg = getRegForValue(V); |
| 571 | return AM.Base.Reg != 0; |
| 572 | } |
| 573 | if (AM.IndexReg == 0) { |
| 574 | assert(AM.Scale == 1 && "Scale with no index!"); |
| 575 | AM.IndexReg = getRegForValue(V); |
| 576 | return AM.IndexReg != 0; |
| 577 | } |
| 578 | } |
| 579 | |
| 580 | return false; |
Dan Gohman | 0586d91 | 2008-09-10 20:11:02 +0000 | [diff] [blame] | 581 | } |
| 582 | |
Chris Lattner | 0aa43de | 2009-07-10 05:33:42 +0000 | [diff] [blame] | 583 | /// X86SelectCallAddress - Attempt to fill in an address from the given value. |
| 584 | /// |
Dan Gohman | 46510a7 | 2010-04-15 01:51:59 +0000 | [diff] [blame] | 585 | bool X86FastISel::X86SelectCallAddress(const Value *V, X86AddressMode &AM) { |
| 586 | const User *U = NULL; |
Chris Lattner | 0aa43de | 2009-07-10 05:33:42 +0000 | [diff] [blame] | 587 | unsigned Opcode = Instruction::UserOp1; |
Dan Gohman | 46510a7 | 2010-04-15 01:51:59 +0000 | [diff] [blame] | 588 | if (const Instruction *I = dyn_cast<Instruction>(V)) { |
Chris Lattner | 0aa43de | 2009-07-10 05:33:42 +0000 | [diff] [blame] | 589 | Opcode = I->getOpcode(); |
| 590 | U = I; |
Dan Gohman | 46510a7 | 2010-04-15 01:51:59 +0000 | [diff] [blame] | 591 | } else if (const ConstantExpr *C = dyn_cast<ConstantExpr>(V)) { |
Chris Lattner | 0aa43de | 2009-07-10 05:33:42 +0000 | [diff] [blame] | 592 | Opcode = C->getOpcode(); |
| 593 | U = C; |
| 594 | } |
| 595 | |
| 596 | switch (Opcode) { |
| 597 | default: break; |
| 598 | case Instruction::BitCast: |
| 599 | // Look past bitcasts. |
| 600 | return X86SelectCallAddress(U->getOperand(0), AM); |
| 601 | |
| 602 | case Instruction::IntToPtr: |
| 603 | // Look past no-op inttoptrs. |
| 604 | if (TLI.getValueType(U->getOperand(0)->getType()) == TLI.getPointerTy()) |
| 605 | return X86SelectCallAddress(U->getOperand(0), AM); |
| 606 | break; |
| 607 | |
| 608 | case Instruction::PtrToInt: |
| 609 | // Look past no-op ptrtoints. |
| 610 | if (TLI.getValueType(U->getType()) == TLI.getPointerTy()) |
| 611 | return X86SelectCallAddress(U->getOperand(0), AM); |
| 612 | break; |
| 613 | } |
| 614 | |
| 615 | // Handle constant address. |
Dan Gohman | 46510a7 | 2010-04-15 01:51:59 +0000 | [diff] [blame] | 616 | if (const GlobalValue *GV = dyn_cast<GlobalValue>(V)) { |
Chris Lattner | 0aa43de | 2009-07-10 05:33:42 +0000 | [diff] [blame] | 617 | // Can't handle alternate code models yet. |
Chris Lattner | f1d6bd5 | 2009-07-10 21:03:06 +0000 | [diff] [blame] | 618 | if (TM.getCodeModel() != CodeModel::Small) |
Chris Lattner | 0aa43de | 2009-07-10 05:33:42 +0000 | [diff] [blame] | 619 | return false; |
| 620 | |
| 621 | // RIP-relative addresses can't have additional register operands. |
| 622 | if (Subtarget->isPICStyleRIPRel() && |
| 623 | (AM.Base.Reg != 0 || AM.IndexReg != 0)) |
| 624 | return false; |
| 625 | |
NAKAMURA Takumi | d64cfe1 | 2011-02-21 04:50:06 +0000 | [diff] [blame] | 626 | // Can't handle DLLImport. |
| 627 | if (GV->hasDLLImportLinkage()) |
| 628 | return false; |
| 629 | |
| 630 | // Can't handle TLS. |
Dan Gohman | 46510a7 | 2010-04-15 01:51:59 +0000 | [diff] [blame] | 631 | if (const GlobalVariable *GVar = dyn_cast<GlobalVariable>(GV)) |
NAKAMURA Takumi | d64cfe1 | 2011-02-21 04:50:06 +0000 | [diff] [blame] | 632 | if (GVar->isThreadLocal()) |
Chris Lattner | 0aa43de | 2009-07-10 05:33:42 +0000 | [diff] [blame] | 633 | return false; |
| 634 | |
| 635 | // Okay, we've committed to selecting this global. Set up the basic address. |
| 636 | AM.GV = GV; |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 637 | |
Chris Lattner | e6c07b5 | 2009-07-10 05:45:15 +0000 | [diff] [blame] | 638 | // No ABI requires an extra load for anything other than DLLImport, which |
| 639 | // we rejected above. Return a direct reference to the global. |
Chris Lattner | e6c07b5 | 2009-07-10 05:45:15 +0000 | [diff] [blame] | 640 | if (Subtarget->isPICStyleRIPRel()) { |
| 641 | // Use rip-relative addressing if we can. Above we verified that the |
| 642 | // base and index registers are unused. |
| 643 | assert(AM.Base.Reg == 0 && AM.IndexReg == 0); |
| 644 | AM.Base.Reg = X86::RIP; |
Chris Lattner | e2c9208 | 2009-07-10 21:00:45 +0000 | [diff] [blame] | 645 | } else if (Subtarget->isPICStyleStubPIC()) { |
Chris Lattner | e6c07b5 | 2009-07-10 05:45:15 +0000 | [diff] [blame] | 646 | AM.GVOpFlags = X86II::MO_PIC_BASE_OFFSET; |
| 647 | } else if (Subtarget->isPICStyleGOT()) { |
| 648 | AM.GVOpFlags = X86II::MO_GOTOFF; |
Chris Lattner | 0aa43de | 2009-07-10 05:33:42 +0000 | [diff] [blame] | 649 | } |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 650 | |
Chris Lattner | 0aa43de | 2009-07-10 05:33:42 +0000 | [diff] [blame] | 651 | return true; |
| 652 | } |
| 653 | |
| 654 | // If all else fails, try to materialize the value in a register. |
| 655 | if (!AM.GV || !Subtarget->isPICStyleRIPRel()) { |
| 656 | if (AM.Base.Reg == 0) { |
| 657 | AM.Base.Reg = getRegForValue(V); |
| 658 | return AM.Base.Reg != 0; |
| 659 | } |
| 660 | if (AM.IndexReg == 0) { |
| 661 | assert(AM.Scale == 1 && "Scale with no index!"); |
| 662 | AM.IndexReg = getRegForValue(V); |
| 663 | return AM.IndexReg != 0; |
| 664 | } |
| 665 | } |
| 666 | |
| 667 | return false; |
| 668 | } |
| 669 | |
| 670 | |
Owen Anderson | a3971df | 2008-09-04 07:08:58 +0000 | [diff] [blame] | 671 | /// X86SelectStore - Select and emit code to implement store instructions. |
Dan Gohman | 46510a7 | 2010-04-15 01:51:59 +0000 | [diff] [blame] | 672 | bool X86FastISel::X86SelectStore(const Instruction *I) { |
Eli Friedman | 4136d23 | 2011-09-02 22:33:24 +0000 | [diff] [blame] | 673 | // Atomic stores need special handling. |
| 674 | if (cast<StoreInst>(I)->isAtomic()) |
| 675 | return false; |
| 676 | |
Duncan Sands | 1440e8b | 2010-11-03 11:35:31 +0000 | [diff] [blame] | 677 | MVT VT; |
Dan Gohman | 7e7f06e | 2009-08-27 00:31:47 +0000 | [diff] [blame] | 678 | if (!isTypeLegal(I->getOperand(0)->getType(), VT, /*AllowI1=*/true)) |
Owen Anderson | a3971df | 2008-09-04 07:08:58 +0000 | [diff] [blame] | 679 | return false; |
Owen Anderson | a3971df | 2008-09-04 07:08:58 +0000 | [diff] [blame] | 680 | |
Dan Gohman | 0586d91 | 2008-09-10 20:11:02 +0000 | [diff] [blame] | 681 | X86AddressMode AM; |
Chris Lattner | 0aa43de | 2009-07-10 05:33:42 +0000 | [diff] [blame] | 682 | if (!X86SelectAddress(I->getOperand(1), AM)) |
Dan Gohman | 0586d91 | 2008-09-10 20:11:02 +0000 | [diff] [blame] | 683 | return false; |
Owen Anderson | a3971df | 2008-09-04 07:08:58 +0000 | [diff] [blame] | 684 | |
Chris Lattner | 438949a | 2008-10-15 05:30:52 +0000 | [diff] [blame] | 685 | return X86FastEmitStore(VT, I->getOperand(0), AM); |
Owen Anderson | a3971df | 2008-09-04 07:08:58 +0000 | [diff] [blame] | 686 | } |
| 687 | |
Dan Gohman | 84023e0 | 2010-07-10 09:00:22 +0000 | [diff] [blame] | 688 | /// X86SelectRet - Select and emit code to implement ret instructions. |
| 689 | bool X86FastISel::X86SelectRet(const Instruction *I) { |
| 690 | const ReturnInst *Ret = cast<ReturnInst>(I); |
| 691 | const Function &F = *I->getParent()->getParent(); |
| 692 | |
| 693 | if (!FuncInfo.CanLowerReturn) |
| 694 | return false; |
| 695 | |
| 696 | CallingConv::ID CC = F.getCallingConv(); |
| 697 | if (CC != CallingConv::C && |
| 698 | CC != CallingConv::Fast && |
| 699 | CC != CallingConv::X86_FastCall) |
| 700 | return false; |
| 701 | |
| 702 | if (Subtarget->isTargetWin64()) |
| 703 | return false; |
| 704 | |
| 705 | // Don't handle popping bytes on return for now. |
| 706 | if (FuncInfo.MF->getInfo<X86MachineFunctionInfo>() |
| 707 | ->getBytesToPopOnReturn() != 0) |
| 708 | return 0; |
| 709 | |
| 710 | // fastcc with -tailcallopt is intended to provide a guaranteed |
| 711 | // tail call optimization. Fastisel doesn't know how to do that. |
| 712 | if (CC == CallingConv::Fast && GuaranteedTailCallOpt) |
| 713 | return false; |
| 714 | |
| 715 | // Let SDISel handle vararg functions. |
| 716 | if (F.isVarArg()) |
| 717 | return false; |
| 718 | |
| 719 | if (Ret->getNumOperands() > 0) { |
| 720 | SmallVector<ISD::OutputArg, 4> Outs; |
| 721 | GetReturnInfo(F.getReturnType(), F.getAttributes().getRetAttributes(), |
| 722 | Outs, TLI); |
| 723 | |
| 724 | // Analyze operands of the call, assigning locations to each operand. |
| 725 | SmallVector<CCValAssign, 16> ValLocs; |
Eric Christopher | 471e422 | 2011-06-08 23:55:35 +0000 | [diff] [blame] | 726 | CCState CCInfo(CC, F.isVarArg(), *FuncInfo.MF, TM, ValLocs, |
| 727 | I->getContext()); |
Duncan Sands | e26032d | 2010-10-31 13:02:38 +0000 | [diff] [blame] | 728 | CCInfo.AnalyzeReturn(Outs, RetCC_X86); |
Dan Gohman | 84023e0 | 2010-07-10 09:00:22 +0000 | [diff] [blame] | 729 | |
| 730 | const Value *RV = Ret->getOperand(0); |
| 731 | unsigned Reg = getRegForValue(RV); |
| 732 | if (Reg == 0) |
| 733 | return false; |
| 734 | |
| 735 | // Only handle a single return value for now. |
| 736 | if (ValLocs.size() != 1) |
| 737 | return false; |
| 738 | |
| 739 | CCValAssign &VA = ValLocs[0]; |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 740 | |
Dan Gohman | 84023e0 | 2010-07-10 09:00:22 +0000 | [diff] [blame] | 741 | // Don't bother handling odd stuff for now. |
| 742 | if (VA.getLocInfo() != CCValAssign::Full) |
| 743 | return false; |
| 744 | // Only handle register returns for now. |
| 745 | if (!VA.isRegLoc()) |
| 746 | return false; |
Dan Gohman | 84023e0 | 2010-07-10 09:00:22 +0000 | [diff] [blame] | 747 | |
| 748 | // The calling-convention tables for x87 returns don't tell |
| 749 | // the whole story. |
| 750 | if (VA.getLocReg() == X86::ST0 || VA.getLocReg() == X86::ST1) |
| 751 | return false; |
| 752 | |
Eli Friedman | 22486c9 | 2011-05-18 23:13:10 +0000 | [diff] [blame] | 753 | unsigned SrcReg = Reg + VA.getValNo(); |
Eli Friedman | dc51575 | 2011-05-19 22:16:13 +0000 | [diff] [blame] | 754 | EVT SrcVT = TLI.getValueType(RV->getType()); |
| 755 | EVT DstVT = VA.getValVT(); |
| 756 | // Special handling for extended integers. |
| 757 | if (SrcVT != DstVT) { |
| 758 | if (SrcVT != MVT::i1 && SrcVT != MVT::i8 && SrcVT != MVT::i16) |
| 759 | return false; |
| 760 | |
| 761 | if (!Outs[0].Flags.isZExt() && !Outs[0].Flags.isSExt()) |
| 762 | return false; |
| 763 | |
| 764 | assert(DstVT == MVT::i32 && "X86 should always ext to i32"); |
| 765 | |
| 766 | if (SrcVT == MVT::i1) { |
| 767 | if (Outs[0].Flags.isSExt()) |
| 768 | return false; |
| 769 | SrcReg = FastEmitZExtFromI1(MVT::i8, SrcReg, /*TODO: Kill=*/false); |
| 770 | SrcVT = MVT::i8; |
| 771 | } |
| 772 | unsigned Op = Outs[0].Flags.isZExt() ? ISD::ZERO_EXTEND : |
| 773 | ISD::SIGN_EXTEND; |
| 774 | SrcReg = FastEmit_r(SrcVT.getSimpleVT(), DstVT.getSimpleVT(), Op, |
| 775 | SrcReg, /*TODO: Kill=*/false); |
| 776 | } |
| 777 | |
| 778 | // Make the copy. |
Dan Gohman | 84023e0 | 2010-07-10 09:00:22 +0000 | [diff] [blame] | 779 | unsigned DstReg = VA.getLocReg(); |
| 780 | const TargetRegisterClass* SrcRC = MRI.getRegClass(SrcReg); |
Jakob Stoklund Olesen | 1ba3189 | 2010-07-11 05:17:02 +0000 | [diff] [blame] | 781 | // Avoid a cross-class copy. This is very unlikely. |
| 782 | if (!SrcRC->contains(DstReg)) |
Dan Gohman | 84023e0 | 2010-07-10 09:00:22 +0000 | [diff] [blame] | 783 | return false; |
Jakob Stoklund Olesen | 1ba3189 | 2010-07-11 05:17:02 +0000 | [diff] [blame] | 784 | BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(TargetOpcode::COPY), |
| 785 | DstReg).addReg(SrcReg); |
Dan Gohman | 84023e0 | 2010-07-10 09:00:22 +0000 | [diff] [blame] | 786 | |
| 787 | // Mark the register as live out of the function. |
| 788 | MRI.addLiveOut(VA.getLocReg()); |
| 789 | } |
| 790 | |
| 791 | // Now emit the RET. |
| 792 | BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(X86::RET)); |
| 793 | return true; |
| 794 | } |
| 795 | |
Evan Cheng | 8b19e56 | 2008-09-03 06:44:39 +0000 | [diff] [blame] | 796 | /// X86SelectLoad - Select and emit code to implement load instructions. |
| 797 | /// |
Dan Gohman | 46510a7 | 2010-04-15 01:51:59 +0000 | [diff] [blame] | 798 | bool X86FastISel::X86SelectLoad(const Instruction *I) { |
Eli Friedman | 4136d23 | 2011-09-02 22:33:24 +0000 | [diff] [blame] | 799 | // Atomic loads need special handling. |
| 800 | if (cast<LoadInst>(I)->isAtomic()) |
| 801 | return false; |
| 802 | |
Duncan Sands | 1440e8b | 2010-11-03 11:35:31 +0000 | [diff] [blame] | 803 | MVT VT; |
Dan Gohman | 7e7f06e | 2009-08-27 00:31:47 +0000 | [diff] [blame] | 804 | if (!isTypeLegal(I->getType(), VT, /*AllowI1=*/true)) |
Evan Cheng | 8b19e56 | 2008-09-03 06:44:39 +0000 | [diff] [blame] | 805 | return false; |
| 806 | |
Dan Gohman | 0586d91 | 2008-09-10 20:11:02 +0000 | [diff] [blame] | 807 | X86AddressMode AM; |
Chris Lattner | 0aa43de | 2009-07-10 05:33:42 +0000 | [diff] [blame] | 808 | if (!X86SelectAddress(I->getOperand(0), AM)) |
Dan Gohman | 0586d91 | 2008-09-10 20:11:02 +0000 | [diff] [blame] | 809 | return false; |
Evan Cheng | 8b19e56 | 2008-09-03 06:44:39 +0000 | [diff] [blame] | 810 | |
Evan Cheng | 0de588f | 2008-09-05 21:00:03 +0000 | [diff] [blame] | 811 | unsigned ResultReg = 0; |
Dan Gohman | 0586d91 | 2008-09-10 20:11:02 +0000 | [diff] [blame] | 812 | if (X86FastEmitLoad(VT, AM, ResultReg)) { |
Evan Cheng | 0de588f | 2008-09-05 21:00:03 +0000 | [diff] [blame] | 813 | UpdateValueMap(I, ResultReg); |
| 814 | return true; |
Evan Cheng | 8b19e56 | 2008-09-03 06:44:39 +0000 | [diff] [blame] | 815 | } |
Evan Cheng | 0de588f | 2008-09-05 21:00:03 +0000 | [diff] [blame] | 816 | return false; |
Evan Cheng | 8b19e56 | 2008-09-03 06:44:39 +0000 | [diff] [blame] | 817 | } |
| 818 | |
Jakob Stoklund Olesen | 75be45c | 2010-07-11 16:22:13 +0000 | [diff] [blame] | 819 | static unsigned X86ChooseCmpOpcode(EVT VT, const X86Subtarget *Subtarget) { |
Bruno Cardoso Lopes | 645b8be | 2011-09-03 00:46:42 +0000 | [diff] [blame] | 820 | bool HasAVX = Subtarget->hasAVX(); |
| 821 | bool X86ScalarSSEf32 = HasAVX || Subtarget->hasSSE1(); |
| 822 | bool X86ScalarSSEf64 = HasAVX || Subtarget->hasSSE2(); |
| 823 | |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 824 | switch (VT.getSimpleVT().SimpleTy) { |
Chris Lattner | 45ac17f | 2008-10-15 04:32:45 +0000 | [diff] [blame] | 825 | default: return 0; |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 826 | case MVT::i8: return X86::CMP8rr; |
| 827 | case MVT::i16: return X86::CMP16rr; |
| 828 | case MVT::i32: return X86::CMP32rr; |
| 829 | case MVT::i64: return X86::CMP64rr; |
Bruno Cardoso Lopes | 645b8be | 2011-09-03 00:46:42 +0000 | [diff] [blame] | 830 | case MVT::f32: |
| 831 | return X86ScalarSSEf32 ? (HasAVX ? X86::VUCOMISSrr : X86::UCOMISSrr) : 0; |
| 832 | case MVT::f64: |
| 833 | return X86ScalarSSEf64 ? (HasAVX ? X86::VUCOMISDrr : X86::UCOMISDrr) : 0; |
Dan Gohman | d98d620 | 2008-10-02 22:15:21 +0000 | [diff] [blame] | 834 | } |
Dan Gohman | d98d620 | 2008-10-02 22:15:21 +0000 | [diff] [blame] | 835 | } |
| 836 | |
Chris Lattner | 0e13c78 | 2008-10-15 04:13:29 +0000 | [diff] [blame] | 837 | /// X86ChooseCmpImmediateOpcode - If we have a comparison with RHS as the RHS |
| 838 | /// of the comparison, return an opcode that works for the compare (e.g. |
| 839 | /// CMP32ri) otherwise return 0. |
Dan Gohman | 46510a7 | 2010-04-15 01:51:59 +0000 | [diff] [blame] | 840 | static unsigned X86ChooseCmpImmediateOpcode(EVT VT, const ConstantInt *RHSC) { |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 841 | switch (VT.getSimpleVT().SimpleTy) { |
Chris Lattner | 0e13c78 | 2008-10-15 04:13:29 +0000 | [diff] [blame] | 842 | // Otherwise, we can't fold the immediate into this comparison. |
Chris Lattner | 45ac17f | 2008-10-15 04:32:45 +0000 | [diff] [blame] | 843 | default: return 0; |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 844 | case MVT::i8: return X86::CMP8ri; |
| 845 | case MVT::i16: return X86::CMP16ri; |
| 846 | case MVT::i32: return X86::CMP32ri; |
| 847 | case MVT::i64: |
Chris Lattner | 45ac17f | 2008-10-15 04:32:45 +0000 | [diff] [blame] | 848 | // 64-bit comparisons are only valid if the immediate fits in a 32-bit sext |
| 849 | // field. |
Chris Lattner | 438949a | 2008-10-15 05:30:52 +0000 | [diff] [blame] | 850 | if ((int)RHSC->getSExtValue() == RHSC->getSExtValue()) |
Chris Lattner | 45ac17f | 2008-10-15 04:32:45 +0000 | [diff] [blame] | 851 | return X86::CMP64ri32; |
| 852 | return 0; |
| 853 | } |
Chris Lattner | 0e13c78 | 2008-10-15 04:13:29 +0000 | [diff] [blame] | 854 | } |
| 855 | |
Dan Gohman | 46510a7 | 2010-04-15 01:51:59 +0000 | [diff] [blame] | 856 | bool X86FastISel::X86FastEmitCompare(const Value *Op0, const Value *Op1, |
| 857 | EVT VT) { |
Chris Lattner | 9a08a61 | 2008-10-15 04:26:38 +0000 | [diff] [blame] | 858 | unsigned Op0Reg = getRegForValue(Op0); |
| 859 | if (Op0Reg == 0) return false; |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 860 | |
Chris Lattner | d53886b | 2008-10-15 05:18:04 +0000 | [diff] [blame] | 861 | // Handle 'null' like i32/i64 0. |
| 862 | if (isa<ConstantPointerNull>(Op1)) |
Owen Anderson | 1d0be15 | 2009-08-13 21:58:54 +0000 | [diff] [blame] | 863 | Op1 = Constant::getNullValue(TD.getIntPtrType(Op0->getContext())); |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 864 | |
Chris Lattner | 9a08a61 | 2008-10-15 04:26:38 +0000 | [diff] [blame] | 865 | // We have two options: compare with register or immediate. If the RHS of |
| 866 | // the compare is an immediate that we can fold into this compare, use |
| 867 | // CMPri, otherwise use CMPrr. |
Dan Gohman | 46510a7 | 2010-04-15 01:51:59 +0000 | [diff] [blame] | 868 | if (const ConstantInt *Op1C = dyn_cast<ConstantInt>(Op1)) { |
Chris Lattner | 45ac17f | 2008-10-15 04:32:45 +0000 | [diff] [blame] | 869 | if (unsigned CompareImmOpc = X86ChooseCmpImmediateOpcode(VT, Op1C)) { |
Dan Gohman | 84023e0 | 2010-07-10 09:00:22 +0000 | [diff] [blame] | 870 | BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(CompareImmOpc)) |
| 871 | .addReg(Op0Reg) |
| 872 | .addImm(Op1C->getSExtValue()); |
Chris Lattner | 9a08a61 | 2008-10-15 04:26:38 +0000 | [diff] [blame] | 873 | return true; |
| 874 | } |
| 875 | } |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 876 | |
Jakob Stoklund Olesen | 75be45c | 2010-07-11 16:22:13 +0000 | [diff] [blame] | 877 | unsigned CompareOpc = X86ChooseCmpOpcode(VT, Subtarget); |
Chris Lattner | 9a08a61 | 2008-10-15 04:26:38 +0000 | [diff] [blame] | 878 | if (CompareOpc == 0) return false; |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 879 | |
Chris Lattner | 9a08a61 | 2008-10-15 04:26:38 +0000 | [diff] [blame] | 880 | unsigned Op1Reg = getRegForValue(Op1); |
| 881 | if (Op1Reg == 0) return false; |
Dan Gohman | 84023e0 | 2010-07-10 09:00:22 +0000 | [diff] [blame] | 882 | BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(CompareOpc)) |
| 883 | .addReg(Op0Reg) |
| 884 | .addReg(Op1Reg); |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 885 | |
Chris Lattner | 9a08a61 | 2008-10-15 04:26:38 +0000 | [diff] [blame] | 886 | return true; |
| 887 | } |
| 888 | |
Dan Gohman | 46510a7 | 2010-04-15 01:51:59 +0000 | [diff] [blame] | 889 | bool X86FastISel::X86SelectCmp(const Instruction *I) { |
| 890 | const CmpInst *CI = cast<CmpInst>(I); |
Dan Gohman | 6e3f05f | 2008-09-04 23:26:51 +0000 | [diff] [blame] | 891 | |
Duncan Sands | 1440e8b | 2010-11-03 11:35:31 +0000 | [diff] [blame] | 892 | MVT VT; |
Chris Lattner | 160f6cc | 2008-10-15 05:07:36 +0000 | [diff] [blame] | 893 | if (!isTypeLegal(I->getOperand(0)->getType(), VT)) |
Dan Gohman | 4f22bb0 | 2008-09-05 01:33:56 +0000 | [diff] [blame] | 894 | return false; |
| 895 | |
Dan Gohman | 6e3f05f | 2008-09-04 23:26:51 +0000 | [diff] [blame] | 896 | unsigned ResultReg = createResultReg(&X86::GR8RegClass); |
Chris Lattner | 54aebde | 2008-10-15 03:47:17 +0000 | [diff] [blame] | 897 | unsigned SetCCOpc; |
Chris Lattner | 8aeeeb9 | 2008-10-15 03:52:54 +0000 | [diff] [blame] | 898 | bool SwapArgs; // false -> compare Op0, Op1. true -> compare Op1, Op0. |
Dan Gohman | 6e3f05f | 2008-09-04 23:26:51 +0000 | [diff] [blame] | 899 | switch (CI->getPredicate()) { |
| 900 | case CmpInst::FCMP_OEQ: { |
Chris Lattner | 51ccb3d | 2008-10-15 04:29:23 +0000 | [diff] [blame] | 901 | if (!X86FastEmitCompare(CI->getOperand(0), CI->getOperand(1), VT)) |
| 902 | return false; |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 903 | |
Dan Gohman | 6e3f05f | 2008-09-04 23:26:51 +0000 | [diff] [blame] | 904 | unsigned EReg = createResultReg(&X86::GR8RegClass); |
| 905 | unsigned NPReg = createResultReg(&X86::GR8RegClass); |
Dan Gohman | 84023e0 | 2010-07-10 09:00:22 +0000 | [diff] [blame] | 906 | BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(X86::SETEr), EReg); |
| 907 | BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, |
| 908 | TII.get(X86::SETNPr), NPReg); |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 909 | BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, |
Dale Johannesen | 8d13f8f | 2009-02-13 02:33:27 +0000 | [diff] [blame] | 910 | TII.get(X86::AND8rr), ResultReg).addReg(NPReg).addReg(EReg); |
Chris Lattner | 54aebde | 2008-10-15 03:47:17 +0000 | [diff] [blame] | 911 | UpdateValueMap(I, ResultReg); |
| 912 | return true; |
Dan Gohman | 6e3f05f | 2008-09-04 23:26:51 +0000 | [diff] [blame] | 913 | } |
| 914 | case CmpInst::FCMP_UNE: { |
Chris Lattner | 51ccb3d | 2008-10-15 04:29:23 +0000 | [diff] [blame] | 915 | if (!X86FastEmitCompare(CI->getOperand(0), CI->getOperand(1), VT)) |
| 916 | return false; |
| 917 | |
Dan Gohman | 6e3f05f | 2008-09-04 23:26:51 +0000 | [diff] [blame] | 918 | unsigned NEReg = createResultReg(&X86::GR8RegClass); |
| 919 | unsigned PReg = createResultReg(&X86::GR8RegClass); |
Chris Lattner | 90cb88a | 2011-04-19 04:22:17 +0000 | [diff] [blame] | 920 | BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(X86::SETNEr), NEReg); |
| 921 | BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(X86::SETPr), PReg); |
| 922 | BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(X86::OR8rr),ResultReg) |
Dan Gohman | 84023e0 | 2010-07-10 09:00:22 +0000 | [diff] [blame] | 923 | .addReg(PReg).addReg(NEReg); |
Chris Lattner | 54aebde | 2008-10-15 03:47:17 +0000 | [diff] [blame] | 924 | UpdateValueMap(I, ResultReg); |
| 925 | return true; |
Dan Gohman | 6e3f05f | 2008-09-04 23:26:51 +0000 | [diff] [blame] | 926 | } |
Chris Lattner | 8aeeeb9 | 2008-10-15 03:52:54 +0000 | [diff] [blame] | 927 | case CmpInst::FCMP_OGT: SwapArgs = false; SetCCOpc = X86::SETAr; break; |
| 928 | case CmpInst::FCMP_OGE: SwapArgs = false; SetCCOpc = X86::SETAEr; break; |
| 929 | case CmpInst::FCMP_OLT: SwapArgs = true; SetCCOpc = X86::SETAr; break; |
| 930 | case CmpInst::FCMP_OLE: SwapArgs = true; SetCCOpc = X86::SETAEr; break; |
| 931 | case CmpInst::FCMP_ONE: SwapArgs = false; SetCCOpc = X86::SETNEr; break; |
| 932 | case CmpInst::FCMP_ORD: SwapArgs = false; SetCCOpc = X86::SETNPr; break; |
| 933 | case CmpInst::FCMP_UNO: SwapArgs = false; SetCCOpc = X86::SETPr; break; |
| 934 | case CmpInst::FCMP_UEQ: SwapArgs = false; SetCCOpc = X86::SETEr; break; |
| 935 | case CmpInst::FCMP_UGT: SwapArgs = true; SetCCOpc = X86::SETBr; break; |
| 936 | case CmpInst::FCMP_UGE: SwapArgs = true; SetCCOpc = X86::SETBEr; break; |
| 937 | case CmpInst::FCMP_ULT: SwapArgs = false; SetCCOpc = X86::SETBr; break; |
| 938 | case CmpInst::FCMP_ULE: SwapArgs = false; SetCCOpc = X86::SETBEr; break; |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 939 | |
Chris Lattner | 8aeeeb9 | 2008-10-15 03:52:54 +0000 | [diff] [blame] | 940 | case CmpInst::ICMP_EQ: SwapArgs = false; SetCCOpc = X86::SETEr; break; |
| 941 | case CmpInst::ICMP_NE: SwapArgs = false; SetCCOpc = X86::SETNEr; break; |
| 942 | case CmpInst::ICMP_UGT: SwapArgs = false; SetCCOpc = X86::SETAr; break; |
| 943 | case CmpInst::ICMP_UGE: SwapArgs = false; SetCCOpc = X86::SETAEr; break; |
| 944 | case CmpInst::ICMP_ULT: SwapArgs = false; SetCCOpc = X86::SETBr; break; |
| 945 | case CmpInst::ICMP_ULE: SwapArgs = false; SetCCOpc = X86::SETBEr; break; |
| 946 | case CmpInst::ICMP_SGT: SwapArgs = false; SetCCOpc = X86::SETGr; break; |
| 947 | case CmpInst::ICMP_SGE: SwapArgs = false; SetCCOpc = X86::SETGEr; break; |
| 948 | case CmpInst::ICMP_SLT: SwapArgs = false; SetCCOpc = X86::SETLr; break; |
| 949 | case CmpInst::ICMP_SLE: SwapArgs = false; SetCCOpc = X86::SETLEr; break; |
Dan Gohman | 6e3f05f | 2008-09-04 23:26:51 +0000 | [diff] [blame] | 950 | default: |
| 951 | return false; |
| 952 | } |
| 953 | |
Dan Gohman | 46510a7 | 2010-04-15 01:51:59 +0000 | [diff] [blame] | 954 | const Value *Op0 = CI->getOperand(0), *Op1 = CI->getOperand(1); |
Chris Lattner | 8aeeeb9 | 2008-10-15 03:52:54 +0000 | [diff] [blame] | 955 | if (SwapArgs) |
Chris Lattner | 9a08a61 | 2008-10-15 04:26:38 +0000 | [diff] [blame] | 956 | std::swap(Op0, Op1); |
Chris Lattner | 8aeeeb9 | 2008-10-15 03:52:54 +0000 | [diff] [blame] | 957 | |
Chris Lattner | 9a08a61 | 2008-10-15 04:26:38 +0000 | [diff] [blame] | 958 | // Emit a compare of Op0/Op1. |
Chris Lattner | 51ccb3d | 2008-10-15 04:29:23 +0000 | [diff] [blame] | 959 | if (!X86FastEmitCompare(Op0, Op1, VT)) |
| 960 | return false; |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 961 | |
Dan Gohman | 84023e0 | 2010-07-10 09:00:22 +0000 | [diff] [blame] | 962 | BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(SetCCOpc), ResultReg); |
Dan Gohman | 6e3f05f | 2008-09-04 23:26:51 +0000 | [diff] [blame] | 963 | UpdateValueMap(I, ResultReg); |
| 964 | return true; |
| 965 | } |
Evan Cheng | 8b19e56 | 2008-09-03 06:44:39 +0000 | [diff] [blame] | 966 | |
Dan Gohman | 46510a7 | 2010-04-15 01:51:59 +0000 | [diff] [blame] | 967 | bool X86FastISel::X86SelectZExt(const Instruction *I) { |
Dan Gohman | 14ea1ec | 2009-03-13 20:42:20 +0000 | [diff] [blame] | 968 | // Handle zero-extension from i1 to i8, which is common. |
Eric Christopher | 471e422 | 2011-06-08 23:55:35 +0000 | [diff] [blame] | 969 | if (!I->getOperand(0)->getType()->isIntegerTy(1)) |
Eli Friedman | 76927d73 | 2011-05-25 23:49:02 +0000 | [diff] [blame] | 970 | return false; |
| 971 | |
| 972 | EVT DstVT = TLI.getValueType(I->getType()); |
| 973 | if (!TLI.isTypeLegal(DstVT)) |
| 974 | return false; |
| 975 | |
| 976 | unsigned ResultReg = getRegForValue(I->getOperand(0)); |
| 977 | if (ResultReg == 0) |
| 978 | return false; |
| 979 | |
| 980 | // Set the high bits to zero. |
| 981 | ResultReg = FastEmitZExtFromI1(MVT::i8, ResultReg, /*TODO: Kill=*/false); |
| 982 | if (ResultReg == 0) |
| 983 | return false; |
| 984 | |
| 985 | if (DstVT != MVT::i8) { |
| 986 | ResultReg = FastEmit_r(MVT::i8, DstVT.getSimpleVT(), ISD::ZERO_EXTEND, |
| 987 | ResultReg, /*Kill=*/true); |
| 988 | if (ResultReg == 0) |
| 989 | return false; |
Dan Gohman | d89ae99 | 2008-09-05 01:06:14 +0000 | [diff] [blame] | 990 | } |
| 991 | |
Eli Friedman | 76927d73 | 2011-05-25 23:49:02 +0000 | [diff] [blame] | 992 | UpdateValueMap(I, ResultReg); |
| 993 | return true; |
Dan Gohman | d89ae99 | 2008-09-05 01:06:14 +0000 | [diff] [blame] | 994 | } |
| 995 | |
Chris Lattner | 9a08a61 | 2008-10-15 04:26:38 +0000 | [diff] [blame] | 996 | |
Dan Gohman | 46510a7 | 2010-04-15 01:51:59 +0000 | [diff] [blame] | 997 | bool X86FastISel::X86SelectBranch(const Instruction *I) { |
Dan Gohman | d89ae99 | 2008-09-05 01:06:14 +0000 | [diff] [blame] | 998 | // Unconditional branches are selected by tablegen-generated code. |
Dan Gohman | d98d620 | 2008-10-02 22:15:21 +0000 | [diff] [blame] | 999 | // Handle a conditional branch. |
Dan Gohman | 46510a7 | 2010-04-15 01:51:59 +0000 | [diff] [blame] | 1000 | const BranchInst *BI = cast<BranchInst>(I); |
Dan Gohman | a4160c3 | 2010-07-07 16:29:44 +0000 | [diff] [blame] | 1001 | MachineBasicBlock *TrueMBB = FuncInfo.MBBMap[BI->getSuccessor(0)]; |
| 1002 | MachineBasicBlock *FalseMBB = FuncInfo.MBBMap[BI->getSuccessor(1)]; |
Dan Gohman | d89ae99 | 2008-09-05 01:06:14 +0000 | [diff] [blame] | 1003 | |
Dan Gohman | 8bef744 | 2010-08-21 02:32:36 +0000 | [diff] [blame] | 1004 | // Fold the common case of a conditional branch with a comparison |
| 1005 | // in the same block (values defined on other blocks may not have |
| 1006 | // initialized registers). |
Dan Gohman | 46510a7 | 2010-04-15 01:51:59 +0000 | [diff] [blame] | 1007 | if (const CmpInst *CI = dyn_cast<CmpInst>(BI->getCondition())) { |
Dan Gohman | 8bef744 | 2010-08-21 02:32:36 +0000 | [diff] [blame] | 1008 | if (CI->hasOneUse() && CI->getParent() == I->getParent()) { |
Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 1009 | EVT VT = TLI.getValueType(CI->getOperand(0)->getType()); |
Dan Gohman | d89ae99 | 2008-09-05 01:06:14 +0000 | [diff] [blame] | 1010 | |
Dan Gohman | d98d620 | 2008-10-02 22:15:21 +0000 | [diff] [blame] | 1011 | // Try to take advantage of fallthrough opportunities. |
| 1012 | CmpInst::Predicate Predicate = CI->getPredicate(); |
Dan Gohman | 84023e0 | 2010-07-10 09:00:22 +0000 | [diff] [blame] | 1013 | if (FuncInfo.MBB->isLayoutSuccessor(TrueMBB)) { |
Dan Gohman | d98d620 | 2008-10-02 22:15:21 +0000 | [diff] [blame] | 1014 | std::swap(TrueMBB, FalseMBB); |
| 1015 | Predicate = CmpInst::getInversePredicate(Predicate); |
| 1016 | } |
| 1017 | |
Chris Lattner | 871d246 | 2008-10-15 03:58:05 +0000 | [diff] [blame] | 1018 | bool SwapArgs; // false -> compare Op0, Op1. true -> compare Op1, Op0. |
| 1019 | unsigned BranchOpc; // Opcode to jump on, e.g. "X86::JA" |
| 1020 | |
Dan Gohman | d98d620 | 2008-10-02 22:15:21 +0000 | [diff] [blame] | 1021 | switch (Predicate) { |
Dan Gohman | 7b66e04 | 2008-10-21 18:24:51 +0000 | [diff] [blame] | 1022 | case CmpInst::FCMP_OEQ: |
| 1023 | std::swap(TrueMBB, FalseMBB); |
| 1024 | Predicate = CmpInst::FCMP_UNE; |
| 1025 | // FALL THROUGH |
Chris Lattner | bd13fb6 | 2010-02-11 19:25:55 +0000 | [diff] [blame] | 1026 | case CmpInst::FCMP_UNE: SwapArgs = false; BranchOpc = X86::JNE_4; break; |
| 1027 | case CmpInst::FCMP_OGT: SwapArgs = false; BranchOpc = X86::JA_4; break; |
| 1028 | case CmpInst::FCMP_OGE: SwapArgs = false; BranchOpc = X86::JAE_4; break; |
| 1029 | case CmpInst::FCMP_OLT: SwapArgs = true; BranchOpc = X86::JA_4; break; |
| 1030 | case CmpInst::FCMP_OLE: SwapArgs = true; BranchOpc = X86::JAE_4; break; |
| 1031 | case CmpInst::FCMP_ONE: SwapArgs = false; BranchOpc = X86::JNE_4; break; |
| 1032 | case CmpInst::FCMP_ORD: SwapArgs = false; BranchOpc = X86::JNP_4; break; |
| 1033 | case CmpInst::FCMP_UNO: SwapArgs = false; BranchOpc = X86::JP_4; break; |
| 1034 | case CmpInst::FCMP_UEQ: SwapArgs = false; BranchOpc = X86::JE_4; break; |
| 1035 | case CmpInst::FCMP_UGT: SwapArgs = true; BranchOpc = X86::JB_4; break; |
| 1036 | case CmpInst::FCMP_UGE: SwapArgs = true; BranchOpc = X86::JBE_4; break; |
| 1037 | case CmpInst::FCMP_ULT: SwapArgs = false; BranchOpc = X86::JB_4; break; |
| 1038 | case CmpInst::FCMP_ULE: SwapArgs = false; BranchOpc = X86::JBE_4; break; |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 1039 | |
Chris Lattner | bd13fb6 | 2010-02-11 19:25:55 +0000 | [diff] [blame] | 1040 | case CmpInst::ICMP_EQ: SwapArgs = false; BranchOpc = X86::JE_4; break; |
| 1041 | case CmpInst::ICMP_NE: SwapArgs = false; BranchOpc = X86::JNE_4; break; |
| 1042 | case CmpInst::ICMP_UGT: SwapArgs = false; BranchOpc = X86::JA_4; break; |
| 1043 | case CmpInst::ICMP_UGE: SwapArgs = false; BranchOpc = X86::JAE_4; break; |
| 1044 | case CmpInst::ICMP_ULT: SwapArgs = false; BranchOpc = X86::JB_4; break; |
| 1045 | case CmpInst::ICMP_ULE: SwapArgs = false; BranchOpc = X86::JBE_4; break; |
| 1046 | case CmpInst::ICMP_SGT: SwapArgs = false; BranchOpc = X86::JG_4; break; |
| 1047 | case CmpInst::ICMP_SGE: SwapArgs = false; BranchOpc = X86::JGE_4; break; |
| 1048 | case CmpInst::ICMP_SLT: SwapArgs = false; BranchOpc = X86::JL_4; break; |
| 1049 | case CmpInst::ICMP_SLE: SwapArgs = false; BranchOpc = X86::JLE_4; break; |
Dan Gohman | d98d620 | 2008-10-02 22:15:21 +0000 | [diff] [blame] | 1050 | default: |
| 1051 | return false; |
| 1052 | } |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 1053 | |
Dan Gohman | 46510a7 | 2010-04-15 01:51:59 +0000 | [diff] [blame] | 1054 | const Value *Op0 = CI->getOperand(0), *Op1 = CI->getOperand(1); |
Chris Lattner | 709d829 | 2008-10-15 04:02:26 +0000 | [diff] [blame] | 1055 | if (SwapArgs) |
| 1056 | std::swap(Op0, Op1); |
| 1057 | |
Chris Lattner | 9a08a61 | 2008-10-15 04:26:38 +0000 | [diff] [blame] | 1058 | // Emit a compare of the LHS and RHS, setting the flags. |
| 1059 | if (!X86FastEmitCompare(Op0, Op1, VT)) |
| 1060 | return false; |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 1061 | |
Dan Gohman | 84023e0 | 2010-07-10 09:00:22 +0000 | [diff] [blame] | 1062 | BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(BranchOpc)) |
| 1063 | .addMBB(TrueMBB); |
Dan Gohman | 7b66e04 | 2008-10-21 18:24:51 +0000 | [diff] [blame] | 1064 | |
| 1065 | if (Predicate == CmpInst::FCMP_UNE) { |
| 1066 | // X86 requires a second branch to handle UNE (and OEQ, |
| 1067 | // which is mapped to UNE above). |
Dan Gohman | 84023e0 | 2010-07-10 09:00:22 +0000 | [diff] [blame] | 1068 | BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(X86::JP_4)) |
| 1069 | .addMBB(TrueMBB); |
Dan Gohman | 7b66e04 | 2008-10-21 18:24:51 +0000 | [diff] [blame] | 1070 | } |
| 1071 | |
Stuart Hastings | 3bf9125 | 2010-06-17 22:43:56 +0000 | [diff] [blame] | 1072 | FastEmitBranch(FalseMBB, DL); |
Dan Gohman | 84023e0 | 2010-07-10 09:00:22 +0000 | [diff] [blame] | 1073 | FuncInfo.MBB->addSuccessor(TrueMBB); |
Dan Gohman | d98d620 | 2008-10-02 22:15:21 +0000 | [diff] [blame] | 1074 | return true; |
| 1075 | } |
Chris Lattner | 90cb88a | 2011-04-19 04:22:17 +0000 | [diff] [blame] | 1076 | } else if (TruncInst *TI = dyn_cast<TruncInst>(BI->getCondition())) { |
| 1077 | // Handle things like "%cond = trunc i32 %X to i1 / br i1 %cond", which |
| 1078 | // typically happen for _Bool and C++ bools. |
| 1079 | MVT SourceVT; |
| 1080 | if (TI->hasOneUse() && TI->getParent() == I->getParent() && |
| 1081 | isTypeLegal(TI->getOperand(0)->getType(), SourceVT)) { |
| 1082 | unsigned TestOpc = 0; |
| 1083 | switch (SourceVT.SimpleTy) { |
| 1084 | default: break; |
| 1085 | case MVT::i8: TestOpc = X86::TEST8ri; break; |
| 1086 | case MVT::i16: TestOpc = X86::TEST16ri; break; |
| 1087 | case MVT::i32: TestOpc = X86::TEST32ri; break; |
| 1088 | case MVT::i64: TestOpc = X86::TEST64ri32; break; |
| 1089 | } |
| 1090 | if (TestOpc) { |
| 1091 | unsigned OpReg = getRegForValue(TI->getOperand(0)); |
| 1092 | if (OpReg == 0) return false; |
| 1093 | BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(TestOpc)) |
| 1094 | .addReg(OpReg).addImm(1); |
Eric Christopher | 471e422 | 2011-06-08 23:55:35 +0000 | [diff] [blame] | 1095 | |
Chris Lattner | c76d121 | 2011-04-19 04:26:32 +0000 | [diff] [blame] | 1096 | unsigned JmpOpc = X86::JNE_4; |
| 1097 | if (FuncInfo.MBB->isLayoutSuccessor(TrueMBB)) { |
| 1098 | std::swap(TrueMBB, FalseMBB); |
| 1099 | JmpOpc = X86::JE_4; |
| 1100 | } |
Eric Christopher | 471e422 | 2011-06-08 23:55:35 +0000 | [diff] [blame] | 1101 | |
Chris Lattner | c76d121 | 2011-04-19 04:26:32 +0000 | [diff] [blame] | 1102 | BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(JmpOpc)) |
Chris Lattner | 90cb88a | 2011-04-19 04:22:17 +0000 | [diff] [blame] | 1103 | .addMBB(TrueMBB); |
| 1104 | FastEmitBranch(FalseMBB, DL); |
| 1105 | FuncInfo.MBB->addSuccessor(TrueMBB); |
| 1106 | return true; |
| 1107 | } |
| 1108 | } |
Dan Gohman | d98d620 | 2008-10-02 22:15:21 +0000 | [diff] [blame] | 1109 | } |
| 1110 | |
| 1111 | // Otherwise do a clumsy setcc and re-test it. |
Eli Friedman | 547eb4f | 2011-04-27 01:34:27 +0000 | [diff] [blame] | 1112 | // Note that i1 essentially gets ANY_EXTEND'ed to i8 where it isn't used |
| 1113 | // in an explicit cast, so make sure to handle that correctly. |
Dan Gohman | d98d620 | 2008-10-02 22:15:21 +0000 | [diff] [blame] | 1114 | unsigned OpReg = getRegForValue(BI->getCondition()); |
| 1115 | if (OpReg == 0) return false; |
| 1116 | |
Eli Friedman | 547eb4f | 2011-04-27 01:34:27 +0000 | [diff] [blame] | 1117 | BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(X86::TEST8ri)) |
| 1118 | .addReg(OpReg).addImm(1); |
Dan Gohman | 84023e0 | 2010-07-10 09:00:22 +0000 | [diff] [blame] | 1119 | BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(X86::JNE_4)) |
| 1120 | .addMBB(TrueMBB); |
Stuart Hastings | 3bf9125 | 2010-06-17 22:43:56 +0000 | [diff] [blame] | 1121 | FastEmitBranch(FalseMBB, DL); |
Dan Gohman | 84023e0 | 2010-07-10 09:00:22 +0000 | [diff] [blame] | 1122 | FuncInfo.MBB->addSuccessor(TrueMBB); |
Dan Gohman | d89ae99 | 2008-09-05 01:06:14 +0000 | [diff] [blame] | 1123 | return true; |
| 1124 | } |
| 1125 | |
Dan Gohman | 46510a7 | 2010-04-15 01:51:59 +0000 | [diff] [blame] | 1126 | bool X86FastISel::X86SelectShift(const Instruction *I) { |
Chris Lattner | 602fc06 | 2011-04-17 20:23:29 +0000 | [diff] [blame] | 1127 | unsigned CReg = 0, OpReg = 0; |
Dan Gohman | c39f4db | 2008-09-05 18:30:08 +0000 | [diff] [blame] | 1128 | const TargetRegisterClass *RC = NULL; |
Duncan Sands | b0bc6c3 | 2010-02-15 16:12:20 +0000 | [diff] [blame] | 1129 | if (I->getType()->isIntegerTy(8)) { |
Dan Gohman | c39f4db | 2008-09-05 18:30:08 +0000 | [diff] [blame] | 1130 | CReg = X86::CL; |
| 1131 | RC = &X86::GR8RegClass; |
| 1132 | switch (I->getOpcode()) { |
Chris Lattner | 602fc06 | 2011-04-17 20:23:29 +0000 | [diff] [blame] | 1133 | case Instruction::LShr: OpReg = X86::SHR8rCL; break; |
| 1134 | case Instruction::AShr: OpReg = X86::SAR8rCL; break; |
| 1135 | case Instruction::Shl: OpReg = X86::SHL8rCL; break; |
Dan Gohman | c39f4db | 2008-09-05 18:30:08 +0000 | [diff] [blame] | 1136 | default: return false; |
| 1137 | } |
Duncan Sands | b0bc6c3 | 2010-02-15 16:12:20 +0000 | [diff] [blame] | 1138 | } else if (I->getType()->isIntegerTy(16)) { |
Dan Gohman | c39f4db | 2008-09-05 18:30:08 +0000 | [diff] [blame] | 1139 | CReg = X86::CX; |
| 1140 | RC = &X86::GR16RegClass; |
| 1141 | switch (I->getOpcode()) { |
Chris Lattner | 602fc06 | 2011-04-17 20:23:29 +0000 | [diff] [blame] | 1142 | case Instruction::LShr: OpReg = X86::SHR16rCL; break; |
| 1143 | case Instruction::AShr: OpReg = X86::SAR16rCL; break; |
| 1144 | case Instruction::Shl: OpReg = X86::SHL16rCL; break; |
Dan Gohman | c39f4db | 2008-09-05 18:30:08 +0000 | [diff] [blame] | 1145 | default: return false; |
| 1146 | } |
Duncan Sands | b0bc6c3 | 2010-02-15 16:12:20 +0000 | [diff] [blame] | 1147 | } else if (I->getType()->isIntegerTy(32)) { |
Dan Gohman | c39f4db | 2008-09-05 18:30:08 +0000 | [diff] [blame] | 1148 | CReg = X86::ECX; |
| 1149 | RC = &X86::GR32RegClass; |
| 1150 | switch (I->getOpcode()) { |
Chris Lattner | 602fc06 | 2011-04-17 20:23:29 +0000 | [diff] [blame] | 1151 | case Instruction::LShr: OpReg = X86::SHR32rCL; break; |
| 1152 | case Instruction::AShr: OpReg = X86::SAR32rCL; break; |
| 1153 | case Instruction::Shl: OpReg = X86::SHL32rCL; break; |
Dan Gohman | c39f4db | 2008-09-05 18:30:08 +0000 | [diff] [blame] | 1154 | default: return false; |
| 1155 | } |
Duncan Sands | b0bc6c3 | 2010-02-15 16:12:20 +0000 | [diff] [blame] | 1156 | } else if (I->getType()->isIntegerTy(64)) { |
Dan Gohman | c39f4db | 2008-09-05 18:30:08 +0000 | [diff] [blame] | 1157 | CReg = X86::RCX; |
| 1158 | RC = &X86::GR64RegClass; |
| 1159 | switch (I->getOpcode()) { |
Chris Lattner | 602fc06 | 2011-04-17 20:23:29 +0000 | [diff] [blame] | 1160 | case Instruction::LShr: OpReg = X86::SHR64rCL; break; |
| 1161 | case Instruction::AShr: OpReg = X86::SAR64rCL; break; |
| 1162 | case Instruction::Shl: OpReg = X86::SHL64rCL; break; |
Dan Gohman | c39f4db | 2008-09-05 18:30:08 +0000 | [diff] [blame] | 1163 | default: return false; |
| 1164 | } |
| 1165 | } else { |
| 1166 | return false; |
| 1167 | } |
| 1168 | |
Duncan Sands | 1440e8b | 2010-11-03 11:35:31 +0000 | [diff] [blame] | 1169 | MVT VT; |
| 1170 | if (!isTypeLegal(I->getType(), VT)) |
Dan Gohman | f58cb6d | 2008-09-05 21:27:34 +0000 | [diff] [blame] | 1171 | return false; |
| 1172 | |
Dan Gohman | c39f4db | 2008-09-05 18:30:08 +0000 | [diff] [blame] | 1173 | unsigned Op0Reg = getRegForValue(I->getOperand(0)); |
| 1174 | if (Op0Reg == 0) return false; |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 1175 | |
Dan Gohman | c39f4db | 2008-09-05 18:30:08 +0000 | [diff] [blame] | 1176 | unsigned Op1Reg = getRegForValue(I->getOperand(1)); |
| 1177 | if (Op1Reg == 0) return false; |
Jakob Stoklund Olesen | 5127f79 | 2010-07-11 03:31:00 +0000 | [diff] [blame] | 1178 | BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(TargetOpcode::COPY), |
| 1179 | CReg).addReg(Op1Reg); |
Dan Gohman | 145b828 | 2008-10-07 21:50:36 +0000 | [diff] [blame] | 1180 | |
| 1181 | // The shift instruction uses X86::CL. If we defined a super-register |
Jakob Stoklund Olesen | 0bc25f4 | 2010-07-08 16:40:22 +0000 | [diff] [blame] | 1182 | // of X86::CL, emit a subreg KILL to precisely describe what we're doing here. |
Dan Gohman | 145b828 | 2008-10-07 21:50:36 +0000 | [diff] [blame] | 1183 | if (CReg != X86::CL) |
Dan Gohman | 84023e0 | 2010-07-10 09:00:22 +0000 | [diff] [blame] | 1184 | BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, |
| 1185 | TII.get(TargetOpcode::KILL), X86::CL) |
Jakob Stoklund Olesen | 0bc25f4 | 2010-07-08 16:40:22 +0000 | [diff] [blame] | 1186 | .addReg(CReg, RegState::Kill); |
Dan Gohman | 145b828 | 2008-10-07 21:50:36 +0000 | [diff] [blame] | 1187 | |
Dan Gohman | c39f4db | 2008-09-05 18:30:08 +0000 | [diff] [blame] | 1188 | unsigned ResultReg = createResultReg(RC); |
Dan Gohman | 84023e0 | 2010-07-10 09:00:22 +0000 | [diff] [blame] | 1189 | BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(OpReg), ResultReg) |
| 1190 | .addReg(Op0Reg); |
Dan Gohman | c39f4db | 2008-09-05 18:30:08 +0000 | [diff] [blame] | 1191 | UpdateValueMap(I, ResultReg); |
| 1192 | return true; |
| 1193 | } |
| 1194 | |
Dan Gohman | 46510a7 | 2010-04-15 01:51:59 +0000 | [diff] [blame] | 1195 | bool X86FastISel::X86SelectSelect(const Instruction *I) { |
Duncan Sands | 1440e8b | 2010-11-03 11:35:31 +0000 | [diff] [blame] | 1196 | MVT VT; |
| 1197 | if (!isTypeLegal(I->getType(), VT)) |
Chris Lattner | 160f6cc | 2008-10-15 05:07:36 +0000 | [diff] [blame] | 1198 | return false; |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 1199 | |
Eric Christopher | e487b01 | 2010-09-29 23:00:29 +0000 | [diff] [blame] | 1200 | // We only use cmov here, if we don't have a cmov instruction bail. |
| 1201 | if (!Subtarget->hasCMov()) return false; |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 1202 | |
Dan Gohman | c39f4db | 2008-09-05 18:30:08 +0000 | [diff] [blame] | 1203 | unsigned Opc = 0; |
| 1204 | const TargetRegisterClass *RC = NULL; |
Duncan Sands | 1440e8b | 2010-11-03 11:35:31 +0000 | [diff] [blame] | 1205 | if (VT == MVT::i16) { |
Dan Gohman | 31d2691 | 2008-09-05 21:13:04 +0000 | [diff] [blame] | 1206 | Opc = X86::CMOVE16rr; |
Dan Gohman | c39f4db | 2008-09-05 18:30:08 +0000 | [diff] [blame] | 1207 | RC = &X86::GR16RegClass; |
Duncan Sands | 1440e8b | 2010-11-03 11:35:31 +0000 | [diff] [blame] | 1208 | } else if (VT == MVT::i32) { |
Dan Gohman | 31d2691 | 2008-09-05 21:13:04 +0000 | [diff] [blame] | 1209 | Opc = X86::CMOVE32rr; |
Dan Gohman | c39f4db | 2008-09-05 18:30:08 +0000 | [diff] [blame] | 1210 | RC = &X86::GR32RegClass; |
Duncan Sands | 1440e8b | 2010-11-03 11:35:31 +0000 | [diff] [blame] | 1211 | } else if (VT == MVT::i64) { |
Dan Gohman | 31d2691 | 2008-09-05 21:13:04 +0000 | [diff] [blame] | 1212 | Opc = X86::CMOVE64rr; |
Dan Gohman | c39f4db | 2008-09-05 18:30:08 +0000 | [diff] [blame] | 1213 | RC = &X86::GR64RegClass; |
| 1214 | } else { |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 1215 | return false; |
Dan Gohman | c39f4db | 2008-09-05 18:30:08 +0000 | [diff] [blame] | 1216 | } |
| 1217 | |
| 1218 | unsigned Op0Reg = getRegForValue(I->getOperand(0)); |
| 1219 | if (Op0Reg == 0) return false; |
| 1220 | unsigned Op1Reg = getRegForValue(I->getOperand(1)); |
| 1221 | if (Op1Reg == 0) return false; |
| 1222 | unsigned Op2Reg = getRegForValue(I->getOperand(2)); |
| 1223 | if (Op2Reg == 0) return false; |
| 1224 | |
Dan Gohman | 84023e0 | 2010-07-10 09:00:22 +0000 | [diff] [blame] | 1225 | BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(X86::TEST8rr)) |
| 1226 | .addReg(Op0Reg).addReg(Op0Reg); |
Dan Gohman | c39f4db | 2008-09-05 18:30:08 +0000 | [diff] [blame] | 1227 | unsigned ResultReg = createResultReg(RC); |
Dan Gohman | 84023e0 | 2010-07-10 09:00:22 +0000 | [diff] [blame] | 1228 | BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(Opc), ResultReg) |
| 1229 | .addReg(Op1Reg).addReg(Op2Reg); |
Dan Gohman | c39f4db | 2008-09-05 18:30:08 +0000 | [diff] [blame] | 1230 | UpdateValueMap(I, ResultReg); |
| 1231 | return true; |
| 1232 | } |
| 1233 | |
Dan Gohman | 46510a7 | 2010-04-15 01:51:59 +0000 | [diff] [blame] | 1234 | bool X86FastISel::X86SelectFPExt(const Instruction *I) { |
Chris Lattner | 160f6cc | 2008-10-15 05:07:36 +0000 | [diff] [blame] | 1235 | // fpext from float to double. |
Bruno Cardoso Lopes | 645b8be | 2011-09-03 00:46:42 +0000 | [diff] [blame] | 1236 | if (X86ScalarSSEf64 && |
Chris Lattner | cf0fe8d | 2009-10-05 05:54:46 +0000 | [diff] [blame] | 1237 | I->getType()->isDoubleTy()) { |
Dan Gohman | 46510a7 | 2010-04-15 01:51:59 +0000 | [diff] [blame] | 1238 | const Value *V = I->getOperand(0); |
Chris Lattner | cf0fe8d | 2009-10-05 05:54:46 +0000 | [diff] [blame] | 1239 | if (V->getType()->isFloatTy()) { |
Chris Lattner | 160f6cc | 2008-10-15 05:07:36 +0000 | [diff] [blame] | 1240 | unsigned OpReg = getRegForValue(V); |
| 1241 | if (OpReg == 0) return false; |
| 1242 | unsigned ResultReg = createResultReg(X86::FR64RegisterClass); |
Dan Gohman | 84023e0 | 2010-07-10 09:00:22 +0000 | [diff] [blame] | 1243 | BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, |
| 1244 | TII.get(X86::CVTSS2SDrr), ResultReg) |
| 1245 | .addReg(OpReg); |
Chris Lattner | 160f6cc | 2008-10-15 05:07:36 +0000 | [diff] [blame] | 1246 | UpdateValueMap(I, ResultReg); |
| 1247 | return true; |
Dan Gohman | 78efce6 | 2008-09-10 21:02:08 +0000 | [diff] [blame] | 1248 | } |
| 1249 | } |
| 1250 | |
| 1251 | return false; |
| 1252 | } |
| 1253 | |
Dan Gohman | 46510a7 | 2010-04-15 01:51:59 +0000 | [diff] [blame] | 1254 | bool X86FastISel::X86SelectFPTrunc(const Instruction *I) { |
Bruno Cardoso Lopes | 645b8be | 2011-09-03 00:46:42 +0000 | [diff] [blame] | 1255 | if (X86ScalarSSEf64) { |
Chris Lattner | cf0fe8d | 2009-10-05 05:54:46 +0000 | [diff] [blame] | 1256 | if (I->getType()->isFloatTy()) { |
Dan Gohman | 46510a7 | 2010-04-15 01:51:59 +0000 | [diff] [blame] | 1257 | const Value *V = I->getOperand(0); |
Chris Lattner | cf0fe8d | 2009-10-05 05:54:46 +0000 | [diff] [blame] | 1258 | if (V->getType()->isDoubleTy()) { |
Dan Gohman | 78efce6 | 2008-09-10 21:02:08 +0000 | [diff] [blame] | 1259 | unsigned OpReg = getRegForValue(V); |
| 1260 | if (OpReg == 0) return false; |
| 1261 | unsigned ResultReg = createResultReg(X86::FR32RegisterClass); |
Dan Gohman | 84023e0 | 2010-07-10 09:00:22 +0000 | [diff] [blame] | 1262 | BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, |
| 1263 | TII.get(X86::CVTSD2SSrr), ResultReg) |
| 1264 | .addReg(OpReg); |
Dan Gohman | 78efce6 | 2008-09-10 21:02:08 +0000 | [diff] [blame] | 1265 | UpdateValueMap(I, ResultReg); |
| 1266 | return true; |
| 1267 | } |
| 1268 | } |
| 1269 | } |
| 1270 | |
| 1271 | return false; |
| 1272 | } |
| 1273 | |
Dan Gohman | 46510a7 | 2010-04-15 01:51:59 +0000 | [diff] [blame] | 1274 | bool X86FastISel::X86SelectTrunc(const Instruction *I) { |
Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 1275 | EVT SrcVT = TLI.getValueType(I->getOperand(0)->getType()); |
| 1276 | EVT DstVT = TLI.getValueType(I->getType()); |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 1277 | |
Eli Friedman | 76927d73 | 2011-05-25 23:49:02 +0000 | [diff] [blame] | 1278 | // This code only handles truncation to byte. |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1279 | if (DstVT != MVT::i8 && DstVT != MVT::i1) |
Evan Cheng | 10a8d9c | 2008-09-07 08:47:42 +0000 | [diff] [blame] | 1280 | return false; |
Eli Friedman | 76927d73 | 2011-05-25 23:49:02 +0000 | [diff] [blame] | 1281 | if (!TLI.isTypeLegal(SrcVT)) |
Evan Cheng | 10a8d9c | 2008-09-07 08:47:42 +0000 | [diff] [blame] | 1282 | return false; |
| 1283 | |
| 1284 | unsigned InputReg = getRegForValue(I->getOperand(0)); |
| 1285 | if (!InputReg) |
| 1286 | // Unhandled operand. Halt "fast" selection and bail. |
| 1287 | return false; |
| 1288 | |
Eli Friedman | 76927d73 | 2011-05-25 23:49:02 +0000 | [diff] [blame] | 1289 | if (SrcVT == MVT::i8) { |
| 1290 | // Truncate from i8 to i1; no code needed. |
| 1291 | UpdateValueMap(I, InputReg); |
| 1292 | return true; |
| 1293 | } |
Evan Cheng | 10a8d9c | 2008-09-07 08:47:42 +0000 | [diff] [blame] | 1294 | |
Eli Friedman | 76927d73 | 2011-05-25 23:49:02 +0000 | [diff] [blame] | 1295 | if (!Subtarget->is64Bit()) { |
| 1296 | // If we're on x86-32; we can't extract an i8 from a general register. |
| 1297 | // First issue a copy to GR16_ABCD or GR32_ABCD. |
| 1298 | const TargetRegisterClass *CopyRC = (SrcVT == MVT::i16) |
| 1299 | ? X86::GR16_ABCDRegisterClass : X86::GR32_ABCDRegisterClass; |
| 1300 | unsigned CopyReg = createResultReg(CopyRC); |
| 1301 | BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(TargetOpcode::COPY), |
| 1302 | CopyReg).addReg(InputReg); |
| 1303 | InputReg = CopyReg; |
| 1304 | } |
| 1305 | |
| 1306 | // Issue an extract_subreg. |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1307 | unsigned ResultReg = FastEmitInst_extractsubreg(MVT::i8, |
Eli Friedman | 76927d73 | 2011-05-25 23:49:02 +0000 | [diff] [blame] | 1308 | InputReg, /*Kill=*/true, |
Jakob Stoklund Olesen | 3458e9e | 2010-05-24 14:48:17 +0000 | [diff] [blame] | 1309 | X86::sub_8bit); |
Evan Cheng | 10a8d9c | 2008-09-07 08:47:42 +0000 | [diff] [blame] | 1310 | if (!ResultReg) |
| 1311 | return false; |
| 1312 | |
| 1313 | UpdateValueMap(I, ResultReg); |
| 1314 | return true; |
| 1315 | } |
| 1316 | |
Eli Friedman | c088345 | 2011-05-20 22:21:04 +0000 | [diff] [blame] | 1317 | bool X86FastISel::IsMemcpySmall(uint64_t Len) { |
| 1318 | return Len <= (Subtarget->is64Bit() ? 32 : 16); |
| 1319 | } |
| 1320 | |
Eli Friedman | d5089a9 | 2011-04-27 01:45:07 +0000 | [diff] [blame] | 1321 | bool X86FastISel::TryEmitSmallMemcpy(X86AddressMode DestAM, |
| 1322 | X86AddressMode SrcAM, uint64_t Len) { |
Eli Friedman | c088345 | 2011-05-20 22:21:04 +0000 | [diff] [blame] | 1323 | |
Eli Friedman | d5089a9 | 2011-04-27 01:45:07 +0000 | [diff] [blame] | 1324 | // Make sure we don't bloat code by inlining very large memcpy's. |
Eli Friedman | c088345 | 2011-05-20 22:21:04 +0000 | [diff] [blame] | 1325 | if (!IsMemcpySmall(Len)) |
| 1326 | return false; |
| 1327 | |
| 1328 | bool i64Legal = Subtarget->is64Bit(); |
Eli Friedman | d5089a9 | 2011-04-27 01:45:07 +0000 | [diff] [blame] | 1329 | |
| 1330 | // We don't care about alignment here since we just emit integer accesses. |
| 1331 | while (Len) { |
| 1332 | MVT VT; |
| 1333 | if (Len >= 8 && i64Legal) |
| 1334 | VT = MVT::i64; |
| 1335 | else if (Len >= 4) |
| 1336 | VT = MVT::i32; |
| 1337 | else if (Len >= 2) |
| 1338 | VT = MVT::i16; |
| 1339 | else { |
| 1340 | assert(Len == 1); |
| 1341 | VT = MVT::i8; |
| 1342 | } |
| 1343 | |
| 1344 | unsigned Reg; |
| 1345 | bool RV = X86FastEmitLoad(VT, SrcAM, Reg); |
| 1346 | RV &= X86FastEmitStore(VT, Reg, DestAM); |
| 1347 | assert(RV && "Failed to emit load or store??"); |
| 1348 | |
| 1349 | unsigned Size = VT.getSizeInBits()/8; |
| 1350 | Len -= Size; |
| 1351 | DestAM.Disp += Size; |
| 1352 | SrcAM.Disp += Size; |
| 1353 | } |
| 1354 | |
| 1355 | return true; |
| 1356 | } |
| 1357 | |
Dan Gohman | 46510a7 | 2010-04-15 01:51:59 +0000 | [diff] [blame] | 1358 | bool X86FastISel::X86VisitIntrinsicCall(const IntrinsicInst &I) { |
Bill Wendling | 52370a1 | 2008-12-09 02:42:50 +0000 | [diff] [blame] | 1359 | // FIXME: Handle more intrinsics. |
Chris Lattner | a9a4225 | 2009-04-12 07:36:01 +0000 | [diff] [blame] | 1360 | switch (I.getIntrinsicID()) { |
Bill Wendling | 52370a1 | 2008-12-09 02:42:50 +0000 | [diff] [blame] | 1361 | default: return false; |
Chris Lattner | 832e494 | 2011-04-19 05:52:03 +0000 | [diff] [blame] | 1362 | case Intrinsic::memcpy: { |
| 1363 | const MemCpyInst &MCI = cast<MemCpyInst>(I); |
| 1364 | // Don't handle volatile or variable length memcpys. |
Eli Friedman | 25255cb | 2011-06-10 23:39:36 +0000 | [diff] [blame] | 1365 | if (MCI.isVolatile()) |
Chris Lattner | 832e494 | 2011-04-19 05:52:03 +0000 | [diff] [blame] | 1366 | return false; |
Eli Friedman | d5089a9 | 2011-04-27 01:45:07 +0000 | [diff] [blame] | 1367 | |
Eli Friedman | 25255cb | 2011-06-10 23:39:36 +0000 | [diff] [blame] | 1368 | if (isa<ConstantInt>(MCI.getLength())) { |
| 1369 | // Small memcpy's are common enough that we want to do them |
| 1370 | // without a call if possible. |
| 1371 | uint64_t Len = cast<ConstantInt>(MCI.getLength())->getZExtValue(); |
| 1372 | if (IsMemcpySmall(Len)) { |
| 1373 | X86AddressMode DestAM, SrcAM; |
| 1374 | if (!X86SelectAddress(MCI.getRawDest(), DestAM) || |
| 1375 | !X86SelectAddress(MCI.getRawSource(), SrcAM)) |
| 1376 | return false; |
| 1377 | TryEmitSmallMemcpy(DestAM, SrcAM, Len); |
| 1378 | return true; |
| 1379 | } |
| 1380 | } |
Eric Christopher | 471e422 | 2011-06-08 23:55:35 +0000 | [diff] [blame] | 1381 | |
Eli Friedman | 25255cb | 2011-06-10 23:39:36 +0000 | [diff] [blame] | 1382 | unsigned SizeWidth = Subtarget->is64Bit() ? 64 : 32; |
| 1383 | if (!MCI.getLength()->getType()->isIntegerTy(SizeWidth)) |
Chris Lattner | 832e494 | 2011-04-19 05:52:03 +0000 | [diff] [blame] | 1384 | return false; |
Eli Friedman | d5089a9 | 2011-04-27 01:45:07 +0000 | [diff] [blame] | 1385 | |
Eli Friedman | 25255cb | 2011-06-10 23:39:36 +0000 | [diff] [blame] | 1386 | if (MCI.getSourceAddressSpace() > 255 || MCI.getDestAddressSpace() > 255) |
| 1387 | return false; |
| 1388 | |
| 1389 | return DoSelectCall(&I, "memcpy"); |
Chris Lattner | 832e494 | 2011-04-19 05:52:03 +0000 | [diff] [blame] | 1390 | } |
Eli Friedman | 25255cb | 2011-06-10 23:39:36 +0000 | [diff] [blame] | 1391 | case Intrinsic::memset: { |
| 1392 | const MemSetInst &MSI = cast<MemSetInst>(I); |
Eric Christopher | 471e422 | 2011-06-08 23:55:35 +0000 | [diff] [blame] | 1393 | |
Nick Lewycky | 3207c9a | 2011-08-02 00:40:16 +0000 | [diff] [blame] | 1394 | if (MSI.isVolatile()) |
| 1395 | return false; |
| 1396 | |
Eli Friedman | 25255cb | 2011-06-10 23:39:36 +0000 | [diff] [blame] | 1397 | unsigned SizeWidth = Subtarget->is64Bit() ? 64 : 32; |
| 1398 | if (!MSI.getLength()->getType()->isIntegerTy(SizeWidth)) |
| 1399 | return false; |
| 1400 | |
| 1401 | if (MSI.getDestAddressSpace() > 255) |
| 1402 | return false; |
| 1403 | |
| 1404 | return DoSelectCall(&I, "memset"); |
| 1405 | } |
Eric Christopher | 07754c2 | 2010-03-18 20:27:26 +0000 | [diff] [blame] | 1406 | case Intrinsic::stackprotector: { |
| 1407 | // Emit code inline code to store the stack guard onto the stack. |
| 1408 | EVT PtrTy = TLI.getPointerTy(); |
| 1409 | |
Gabor Greif | 1cfe44a | 2010-06-26 11:51:52 +0000 | [diff] [blame] | 1410 | const Value *Op1 = I.getArgOperand(0); // The guard's value. |
| 1411 | const AllocaInst *Slot = cast<AllocaInst>(I.getArgOperand(1)); |
Eric Christopher | 07754c2 | 2010-03-18 20:27:26 +0000 | [diff] [blame] | 1412 | |
| 1413 | // Grab the frame index. |
| 1414 | X86AddressMode AM; |
| 1415 | if (!X86SelectAddress(Slot, AM)) return false; |
Eric Christopher | 88dee30 | 2010-03-18 21:58:33 +0000 | [diff] [blame] | 1416 | if (!X86FastEmitStore(PtrTy, Op1, AM)) return false; |
Eric Christopher | 07754c2 | 2010-03-18 20:27:26 +0000 | [diff] [blame] | 1417 | return true; |
| 1418 | } |
Dale Johannesen | 5ed17ae | 2010-01-26 00:09:58 +0000 | [diff] [blame] | 1419 | case Intrinsic::dbg_declare: { |
Dan Gohman | 46510a7 | 2010-04-15 01:51:59 +0000 | [diff] [blame] | 1420 | const DbgDeclareInst *DI = cast<DbgDeclareInst>(&I); |
Dale Johannesen | 5ed17ae | 2010-01-26 00:09:58 +0000 | [diff] [blame] | 1421 | X86AddressMode AM; |
Dale Johannesen | 973f467 | 2010-01-29 21:21:28 +0000 | [diff] [blame] | 1422 | assert(DI->getAddress() && "Null address should be checked earlier!"); |
Dale Johannesen | 5ed17ae | 2010-01-26 00:09:58 +0000 | [diff] [blame] | 1423 | if (!X86SelectAddress(DI->getAddress(), AM)) |
| 1424 | return false; |
Evan Cheng | e837dea | 2011-06-28 19:10:37 +0000 | [diff] [blame] | 1425 | const MCInstrDesc &II = TII.get(TargetOpcode::DBG_VALUE); |
Dale Johannesen | 116b799 | 2010-02-18 18:51:15 +0000 | [diff] [blame] | 1426 | // FIXME may need to add RegState::Debug to any registers produced, |
| 1427 | // although ESP/EBP should be the only ones at the moment. |
Dan Gohman | 84023e0 | 2010-07-10 09:00:22 +0000 | [diff] [blame] | 1428 | addFullAddress(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II), AM). |
| 1429 | addImm(0).addMetadata(DI->getVariable()); |
Dale Johannesen | 5ed17ae | 2010-01-26 00:09:58 +0000 | [diff] [blame] | 1430 | return true; |
| 1431 | } |
Eric Christopher | 77f7989 | 2010-01-18 22:11:29 +0000 | [diff] [blame] | 1432 | case Intrinsic::trap: { |
Dan Gohman | 84023e0 | 2010-07-10 09:00:22 +0000 | [diff] [blame] | 1433 | BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(X86::TRAP)); |
Eric Christopher | 77f7989 | 2010-01-18 22:11:29 +0000 | [diff] [blame] | 1434 | return true; |
| 1435 | } |
Bill Wendling | 52370a1 | 2008-12-09 02:42:50 +0000 | [diff] [blame] | 1436 | case Intrinsic::sadd_with_overflow: |
| 1437 | case Intrinsic::uadd_with_overflow: { |
Chris Lattner | 832e494 | 2011-04-19 05:52:03 +0000 | [diff] [blame] | 1438 | // FIXME: Should fold immediates. |
Eric Christopher | 471e422 | 2011-06-08 23:55:35 +0000 | [diff] [blame] | 1439 | |
Bill Wendling | c065b3f | 2008-12-09 07:55:31 +0000 | [diff] [blame] | 1440 | // Replace "add with overflow" intrinsics with an "add" instruction followed |
Eli Friedman | 482feb3 | 2011-05-16 21:06:17 +0000 | [diff] [blame] | 1441 | // by a seto/setc instruction. |
Bill Wendling | 52370a1 | 2008-12-09 02:42:50 +0000 | [diff] [blame] | 1442 | const Function *Callee = I.getCalledFunction(); |
Chris Lattner | db125cf | 2011-07-18 04:54:35 +0000 | [diff] [blame] | 1443 | Type *RetTy = |
Bill Wendling | 52370a1 | 2008-12-09 02:42:50 +0000 | [diff] [blame] | 1444 | cast<StructType>(Callee->getReturnType())->getTypeAtIndex(unsigned(0)); |
| 1445 | |
Duncan Sands | 1440e8b | 2010-11-03 11:35:31 +0000 | [diff] [blame] | 1446 | MVT VT; |
Bill Wendling | 52370a1 | 2008-12-09 02:42:50 +0000 | [diff] [blame] | 1447 | if (!isTypeLegal(RetTy, VT)) |
| 1448 | return false; |
| 1449 | |
Gabor Greif | 1cfe44a | 2010-06-26 11:51:52 +0000 | [diff] [blame] | 1450 | const Value *Op1 = I.getArgOperand(0); |
| 1451 | const Value *Op2 = I.getArgOperand(1); |
Bill Wendling | 52370a1 | 2008-12-09 02:42:50 +0000 | [diff] [blame] | 1452 | unsigned Reg1 = getRegForValue(Op1); |
| 1453 | unsigned Reg2 = getRegForValue(Op2); |
| 1454 | |
| 1455 | if (Reg1 == 0 || Reg2 == 0) |
| 1456 | // FIXME: Handle values *not* in registers. |
| 1457 | return false; |
| 1458 | |
| 1459 | unsigned OpC = 0; |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1460 | if (VT == MVT::i32) |
Bill Wendling | 52370a1 | 2008-12-09 02:42:50 +0000 | [diff] [blame] | 1461 | OpC = X86::ADD32rr; |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1462 | else if (VT == MVT::i64) |
Bill Wendling | 52370a1 | 2008-12-09 02:42:50 +0000 | [diff] [blame] | 1463 | OpC = X86::ADD64rr; |
| 1464 | else |
| 1465 | return false; |
| 1466 | |
Eli Friedman | 482feb3 | 2011-05-16 21:06:17 +0000 | [diff] [blame] | 1467 | // The call to CreateRegs builds two sequential registers, to store the |
| 1468 | // both the the returned values. |
| 1469 | unsigned ResultReg = FuncInfo.CreateRegs(I.getType()); |
Dan Gohman | 84023e0 | 2010-07-10 09:00:22 +0000 | [diff] [blame] | 1470 | BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(OpC), ResultReg) |
| 1471 | .addReg(Reg1).addReg(Reg2); |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 1472 | |
Chris Lattner | a9a4225 | 2009-04-12 07:36:01 +0000 | [diff] [blame] | 1473 | unsigned Opc = X86::SETBr; |
| 1474 | if (I.getIntrinsicID() == Intrinsic::sadd_with_overflow) |
| 1475 | Opc = X86::SETOr; |
Eli Friedman | 482feb3 | 2011-05-16 21:06:17 +0000 | [diff] [blame] | 1476 | BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(Opc), ResultReg+1); |
| 1477 | |
| 1478 | UpdateValueMap(&I, ResultReg, 2); |
Bill Wendling | 52370a1 | 2008-12-09 02:42:50 +0000 | [diff] [blame] | 1479 | return true; |
| 1480 | } |
| 1481 | } |
| 1482 | } |
| 1483 | |
Dan Gohman | 46510a7 | 2010-04-15 01:51:59 +0000 | [diff] [blame] | 1484 | bool X86FastISel::X86SelectCall(const Instruction *I) { |
| 1485 | const CallInst *CI = cast<CallInst>(I); |
Gabor Greif | 1cfe44a | 2010-06-26 11:51:52 +0000 | [diff] [blame] | 1486 | const Value *Callee = CI->getCalledValue(); |
Evan Cheng | f3d4efe | 2008-09-07 09:09:33 +0000 | [diff] [blame] | 1487 | |
| 1488 | // Can't handle inline asm yet. |
| 1489 | if (isa<InlineAsm>(Callee)) |
| 1490 | return false; |
| 1491 | |
Bill Wendling | 52370a1 | 2008-12-09 02:42:50 +0000 | [diff] [blame] | 1492 | // Handle intrinsic calls. |
Dan Gohman | 46510a7 | 2010-04-15 01:51:59 +0000 | [diff] [blame] | 1493 | if (const IntrinsicInst *II = dyn_cast<IntrinsicInst>(CI)) |
Chris Lattner | a9a4225 | 2009-04-12 07:36:01 +0000 | [diff] [blame] | 1494 | return X86VisitIntrinsicCall(*II); |
Evan Cheng | f3d4efe | 2008-09-07 09:09:33 +0000 | [diff] [blame] | 1495 | |
Eli Friedman | 25255cb | 2011-06-10 23:39:36 +0000 | [diff] [blame] | 1496 | return DoSelectCall(I, 0); |
| 1497 | } |
| 1498 | |
| 1499 | // Select either a call, or an llvm.memcpy/memmove/memset intrinsic |
| 1500 | bool X86FastISel::DoSelectCall(const Instruction *I, const char *MemIntName) { |
| 1501 | const CallInst *CI = cast<CallInst>(I); |
| 1502 | const Value *Callee = CI->getCalledValue(); |
| 1503 | |
Evan Cheng | f3d4efe | 2008-09-07 09:09:33 +0000 | [diff] [blame] | 1504 | // Handle only C and fastcc calling conventions for now. |
Dan Gohman | 46510a7 | 2010-04-15 01:51:59 +0000 | [diff] [blame] | 1505 | ImmutableCallSite CS(CI); |
Sandeep Patel | 65c3c8f | 2009-09-02 08:44:58 +0000 | [diff] [blame] | 1506 | CallingConv::ID CC = CS.getCallingConv(); |
Chris Lattner | e03b8d3 | 2011-04-19 04:42:38 +0000 | [diff] [blame] | 1507 | if (CC != CallingConv::C && CC != CallingConv::Fast && |
Evan Cheng | f3d4efe | 2008-09-07 09:09:33 +0000 | [diff] [blame] | 1508 | CC != CallingConv::X86_FastCall) |
| 1509 | return false; |
| 1510 | |
Evan Cheng | 381993f | 2010-01-27 00:00:57 +0000 | [diff] [blame] | 1511 | // fastcc with -tailcallopt is intended to provide a guaranteed |
| 1512 | // tail call optimization. Fastisel doesn't know how to do that. |
Dan Gohman | 1797ed5 | 2010-02-08 20:27:50 +0000 | [diff] [blame] | 1513 | if (CC == CallingConv::Fast && GuaranteedTailCallOpt) |
Evan Cheng | 381993f | 2010-01-27 00:00:57 +0000 | [diff] [blame] | 1514 | return false; |
| 1515 | |
Chris Lattner | db125cf | 2011-07-18 04:54:35 +0000 | [diff] [blame] | 1516 | PointerType *PT = cast<PointerType>(CS.getCalledValue()->getType()); |
| 1517 | FunctionType *FTy = cast<FunctionType>(PT->getElementType()); |
Eli Friedman | 3762046 | 2011-04-19 17:22:22 +0000 | [diff] [blame] | 1518 | bool isVarArg = FTy->isVarArg(); |
| 1519 | |
| 1520 | // Don't know how to handle Win64 varargs yet. Nothing special needed for |
| 1521 | // x86-32. Special handling for x86-64 is implemented. |
| 1522 | if (isVarArg && Subtarget->isTargetWin64()) |
Evan Cheng | f3d4efe | 2008-09-07 09:09:33 +0000 | [diff] [blame] | 1523 | return false; |
| 1524 | |
Dan Gohman | 4d3d6e1 | 2010-05-27 18:43:40 +0000 | [diff] [blame] | 1525 | // Fast-isel doesn't know about callee-pop yet. |
Evan Cheng | ef41ff6 | 2011-06-23 17:54:54 +0000 | [diff] [blame] | 1526 | if (X86::isCalleePop(CC, Subtarget->is64Bit(), isVarArg, |
| 1527 | GuaranteedTailCallOpt)) |
Dan Gohman | 4d3d6e1 | 2010-05-27 18:43:40 +0000 | [diff] [blame] | 1528 | return false; |
| 1529 | |
Eli Friedman | 19515b4 | 2011-05-17 18:29:03 +0000 | [diff] [blame] | 1530 | // Check whether the function can return without sret-demotion. |
| 1531 | SmallVector<ISD::OutputArg, 4> Outs; |
| 1532 | SmallVector<uint64_t, 4> Offsets; |
| 1533 | GetReturnInfo(I->getType(), CS.getAttributes().getRetAttributes(), |
| 1534 | Outs, TLI, &Offsets); |
| 1535 | bool CanLowerReturn = TLI.CanLowerReturn(CS.getCallingConv(), |
Eric Christopher | 471e422 | 2011-06-08 23:55:35 +0000 | [diff] [blame] | 1536 | *FuncInfo.MF, FTy->isVarArg(), |
| 1537 | Outs, FTy->getContext()); |
Eli Friedman | 19515b4 | 2011-05-17 18:29:03 +0000 | [diff] [blame] | 1538 | if (!CanLowerReturn) |
Eli Friedman | c93943b | 2011-05-17 02:36:59 +0000 | [diff] [blame] | 1539 | return false; |
| 1540 | |
Dan Gohman | b5b6ec6 | 2008-09-17 21:18:49 +0000 | [diff] [blame] | 1541 | // Materialize callee address in a register. FIXME: GV address can be |
| 1542 | // handled with a CALLpcrel32 instead. |
Dan Gohman | 2ff7fd1 | 2008-09-19 22:16:54 +0000 | [diff] [blame] | 1543 | X86AddressMode CalleeAM; |
Chris Lattner | 0aa43de | 2009-07-10 05:33:42 +0000 | [diff] [blame] | 1544 | if (!X86SelectCallAddress(Callee, CalleeAM)) |
Dan Gohman | 2ff7fd1 | 2008-09-19 22:16:54 +0000 | [diff] [blame] | 1545 | return false; |
Dan Gohman | b5b6ec6 | 2008-09-17 21:18:49 +0000 | [diff] [blame] | 1546 | unsigned CalleeOp = 0; |
Dan Gohman | 46510a7 | 2010-04-15 01:51:59 +0000 | [diff] [blame] | 1547 | const GlobalValue *GV = 0; |
Chris Lattner | 553e571 | 2009-06-27 04:50:14 +0000 | [diff] [blame] | 1548 | if (CalleeAM.GV != 0) { |
Dan Gohman | 2ff7fd1 | 2008-09-19 22:16:54 +0000 | [diff] [blame] | 1549 | GV = CalleeAM.GV; |
Chris Lattner | 553e571 | 2009-06-27 04:50:14 +0000 | [diff] [blame] | 1550 | } else if (CalleeAM.Base.Reg != 0) { |
| 1551 | CalleeOp = CalleeAM.Base.Reg; |
Dan Gohman | 2ff7fd1 | 2008-09-19 22:16:54 +0000 | [diff] [blame] | 1552 | } else |
| 1553 | return false; |
Dan Gohman | b5b6ec6 | 2008-09-17 21:18:49 +0000 | [diff] [blame] | 1554 | |
Evan Cheng | f3d4efe | 2008-09-07 09:09:33 +0000 | [diff] [blame] | 1555 | // Deal with call operands first. |
Dan Gohman | 46510a7 | 2010-04-15 01:51:59 +0000 | [diff] [blame] | 1556 | SmallVector<const Value *, 8> ArgVals; |
Chris Lattner | 241ab47 | 2008-10-15 05:38:32 +0000 | [diff] [blame] | 1557 | SmallVector<unsigned, 8> Args; |
Duncan Sands | 1440e8b | 2010-11-03 11:35:31 +0000 | [diff] [blame] | 1558 | SmallVector<MVT, 8> ArgVTs; |
Chris Lattner | 241ab47 | 2008-10-15 05:38:32 +0000 | [diff] [blame] | 1559 | SmallVector<ISD::ArgFlagsTy, 8> ArgFlags; |
Evan Cheng | f3d4efe | 2008-09-07 09:09:33 +0000 | [diff] [blame] | 1560 | Args.reserve(CS.arg_size()); |
Chris Lattner | 241ab47 | 2008-10-15 05:38:32 +0000 | [diff] [blame] | 1561 | ArgVals.reserve(CS.arg_size()); |
Evan Cheng | f3d4efe | 2008-09-07 09:09:33 +0000 | [diff] [blame] | 1562 | ArgVTs.reserve(CS.arg_size()); |
| 1563 | ArgFlags.reserve(CS.arg_size()); |
Dan Gohman | 46510a7 | 2010-04-15 01:51:59 +0000 | [diff] [blame] | 1564 | for (ImmutableCallSite::arg_iterator i = CS.arg_begin(), e = CS.arg_end(); |
Evan Cheng | f3d4efe | 2008-09-07 09:09:33 +0000 | [diff] [blame] | 1565 | i != e; ++i) { |
Eli Friedman | 25255cb | 2011-06-10 23:39:36 +0000 | [diff] [blame] | 1566 | // If we're lowering a mem intrinsic instead of a regular call, skip the |
| 1567 | // last two arguments, which should not passed to the underlying functions. |
| 1568 | if (MemIntName && e-i <= 2) |
| 1569 | break; |
Chris Lattner | e03b8d3 | 2011-04-19 04:42:38 +0000 | [diff] [blame] | 1570 | Value *ArgVal = *i; |
Evan Cheng | f3d4efe | 2008-09-07 09:09:33 +0000 | [diff] [blame] | 1571 | ISD::ArgFlagsTy Flags; |
| 1572 | unsigned AttrInd = i - CS.arg_begin() + 1; |
Devang Patel | 0598866 | 2008-09-25 21:00:45 +0000 | [diff] [blame] | 1573 | if (CS.paramHasAttr(AttrInd, Attribute::SExt)) |
Evan Cheng | f3d4efe | 2008-09-07 09:09:33 +0000 | [diff] [blame] | 1574 | Flags.setSExt(); |
Devang Patel | 0598866 | 2008-09-25 21:00:45 +0000 | [diff] [blame] | 1575 | if (CS.paramHasAttr(AttrInd, Attribute::ZExt)) |
Evan Cheng | f3d4efe | 2008-09-07 09:09:33 +0000 | [diff] [blame] | 1576 | Flags.setZExt(); |
| 1577 | |
Eli Friedman | c088345 | 2011-05-20 22:21:04 +0000 | [diff] [blame] | 1578 | if (CS.paramHasAttr(AttrInd, Attribute::ByVal)) { |
Chris Lattner | db125cf | 2011-07-18 04:54:35 +0000 | [diff] [blame] | 1579 | PointerType *Ty = cast<PointerType>(ArgVal->getType()); |
| 1580 | Type *ElementTy = Ty->getElementType(); |
Eli Friedman | c088345 | 2011-05-20 22:21:04 +0000 | [diff] [blame] | 1581 | unsigned FrameSize = TD.getTypeAllocSize(ElementTy); |
| 1582 | unsigned FrameAlign = CS.getParamAlignment(AttrInd); |
| 1583 | if (!FrameAlign) |
| 1584 | FrameAlign = TLI.getByValTypeAlignment(ElementTy); |
| 1585 | Flags.setByVal(); |
| 1586 | Flags.setByValSize(FrameSize); |
| 1587 | Flags.setByValAlign(FrameAlign); |
| 1588 | if (!IsMemcpySmall(FrameSize)) |
| 1589 | return false; |
| 1590 | } |
| 1591 | |
| 1592 | if (CS.paramHasAttr(AttrInd, Attribute::InReg)) |
| 1593 | Flags.setInReg(); |
| 1594 | if (CS.paramHasAttr(AttrInd, Attribute::Nest)) |
| 1595 | Flags.setNest(); |
| 1596 | |
Chris Lattner | e03b8d3 | 2011-04-19 04:42:38 +0000 | [diff] [blame] | 1597 | // If this is an i1/i8/i16 argument, promote to i32 to avoid an extra |
| 1598 | // instruction. This is safe because it is common to all fastisel supported |
| 1599 | // calling conventions on x86. |
| 1600 | if (ConstantInt *CI = dyn_cast<ConstantInt>(ArgVal)) { |
| 1601 | if (CI->getBitWidth() == 1 || CI->getBitWidth() == 8 || |
| 1602 | CI->getBitWidth() == 16) { |
| 1603 | if (Flags.isSExt()) |
| 1604 | ArgVal = ConstantExpr::getSExt(CI,Type::getInt32Ty(CI->getContext())); |
| 1605 | else |
| 1606 | ArgVal = ConstantExpr::getZExt(CI,Type::getInt32Ty(CI->getContext())); |
| 1607 | } |
| 1608 | } |
Eric Christopher | 471e422 | 2011-06-08 23:55:35 +0000 | [diff] [blame] | 1609 | |
Chris Lattner | b44101c | 2011-04-19 05:09:50 +0000 | [diff] [blame] | 1610 | unsigned ArgReg; |
Eric Christopher | 471e422 | 2011-06-08 23:55:35 +0000 | [diff] [blame] | 1611 | |
Chris Lattner | ff009ad | 2011-04-19 05:15:59 +0000 | [diff] [blame] | 1612 | // Passing bools around ends up doing a trunc to i1 and passing it. |
| 1613 | // Codegen this as an argument + "and 1". |
Chris Lattner | b44101c | 2011-04-19 05:09:50 +0000 | [diff] [blame] | 1614 | if (ArgVal->getType()->isIntegerTy(1) && isa<TruncInst>(ArgVal) && |
| 1615 | cast<TruncInst>(ArgVal)->getParent() == I->getParent() && |
| 1616 | ArgVal->hasOneUse()) { |
Chris Lattner | b44101c | 2011-04-19 05:09:50 +0000 | [diff] [blame] | 1617 | ArgVal = cast<TruncInst>(ArgVal)->getOperand(0); |
| 1618 | ArgReg = getRegForValue(ArgVal); |
| 1619 | if (ArgReg == 0) return false; |
Eric Christopher | 471e422 | 2011-06-08 23:55:35 +0000 | [diff] [blame] | 1620 | |
Chris Lattner | b44101c | 2011-04-19 05:09:50 +0000 | [diff] [blame] | 1621 | MVT ArgVT; |
| 1622 | if (!isTypeLegal(ArgVal->getType(), ArgVT)) return false; |
Eric Christopher | 471e422 | 2011-06-08 23:55:35 +0000 | [diff] [blame] | 1623 | |
Chris Lattner | b44101c | 2011-04-19 05:09:50 +0000 | [diff] [blame] | 1624 | ArgReg = FastEmit_ri(ArgVT, ArgVT, ISD::AND, ArgReg, |
| 1625 | ArgVal->hasOneUse(), 1); |
| 1626 | } else { |
| 1627 | ArgReg = getRegForValue(ArgVal); |
Chris Lattner | b44101c | 2011-04-19 05:09:50 +0000 | [diff] [blame] | 1628 | } |
Chris Lattner | e03b8d3 | 2011-04-19 04:42:38 +0000 | [diff] [blame] | 1629 | |
Chris Lattner | ff009ad | 2011-04-19 05:15:59 +0000 | [diff] [blame] | 1630 | if (ArgReg == 0) return false; |
| 1631 | |
Chris Lattner | db125cf | 2011-07-18 04:54:35 +0000 | [diff] [blame] | 1632 | Type *ArgTy = ArgVal->getType(); |
Duncan Sands | 1440e8b | 2010-11-03 11:35:31 +0000 | [diff] [blame] | 1633 | MVT ArgVT; |
Chris Lattner | 160f6cc | 2008-10-15 05:07:36 +0000 | [diff] [blame] | 1634 | if (!isTypeLegal(ArgTy, ArgVT)) |
Evan Cheng | f3d4efe | 2008-09-07 09:09:33 +0000 | [diff] [blame] | 1635 | return false; |
Eli Friedman | c088345 | 2011-05-20 22:21:04 +0000 | [diff] [blame] | 1636 | if (ArgVT == MVT::x86mmx) |
| 1637 | return false; |
Evan Cheng | f3d4efe | 2008-09-07 09:09:33 +0000 | [diff] [blame] | 1638 | unsigned OriginalAlignment = TD.getABITypeAlignment(ArgTy); |
| 1639 | Flags.setOrigAlign(OriginalAlignment); |
| 1640 | |
Chris Lattner | b44101c | 2011-04-19 05:09:50 +0000 | [diff] [blame] | 1641 | Args.push_back(ArgReg); |
Chris Lattner | e03b8d3 | 2011-04-19 04:42:38 +0000 | [diff] [blame] | 1642 | ArgVals.push_back(ArgVal); |
Evan Cheng | f3d4efe | 2008-09-07 09:09:33 +0000 | [diff] [blame] | 1643 | ArgVTs.push_back(ArgVT); |
| 1644 | ArgFlags.push_back(Flags); |
| 1645 | } |
| 1646 | |
| 1647 | // Analyze operands of the call, assigning locations to each operand. |
| 1648 | SmallVector<CCValAssign, 16> ArgLocs; |
Eric Christopher | 471e422 | 2011-06-08 23:55:35 +0000 | [diff] [blame] | 1649 | CCState CCInfo(CC, isVarArg, *FuncInfo.MF, TM, ArgLocs, |
| 1650 | I->getParent()->getContext()); |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 1651 | |
Dan Gohman | d8acddd | 2010-06-01 21:09:47 +0000 | [diff] [blame] | 1652 | // Allocate shadow area for Win64 |
Chris Lattner | e03b8d3 | 2011-04-19 04:42:38 +0000 | [diff] [blame] | 1653 | if (Subtarget->isTargetWin64()) |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 1654 | CCInfo.AllocateStack(32, 8); |
Dan Gohman | d8acddd | 2010-06-01 21:09:47 +0000 | [diff] [blame] | 1655 | |
Duncan Sands | 4590766 | 2010-10-31 13:21:44 +0000 | [diff] [blame] | 1656 | CCInfo.AnalyzeCallOperands(ArgVTs, ArgFlags, CC_X86); |
Evan Cheng | f3d4efe | 2008-09-07 09:09:33 +0000 | [diff] [blame] | 1657 | |
| 1658 | // Get a count of how many bytes are to be pushed on the stack. |
| 1659 | unsigned NumBytes = CCInfo.getNextStackOffset(); |
| 1660 | |
| 1661 | // Issue CALLSEQ_START |
Evan Cheng | d5b03f2 | 2011-06-28 21:14:33 +0000 | [diff] [blame] | 1662 | unsigned AdjStackDown = TII.getCallFrameSetupOpcode(); |
Dan Gohman | 84023e0 | 2010-07-10 09:00:22 +0000 | [diff] [blame] | 1663 | BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(AdjStackDown)) |
| 1664 | .addImm(NumBytes); |
Evan Cheng | f3d4efe | 2008-09-07 09:09:33 +0000 | [diff] [blame] | 1665 | |
Chris Lattner | 438949a | 2008-10-15 05:30:52 +0000 | [diff] [blame] | 1666 | // Process argument: walk the register/memloc assignments, inserting |
Evan Cheng | f3d4efe | 2008-09-07 09:09:33 +0000 | [diff] [blame] | 1667 | // copies / loads. |
| 1668 | SmallVector<unsigned, 4> RegArgs; |
| 1669 | for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) { |
| 1670 | CCValAssign &VA = ArgLocs[i]; |
| 1671 | unsigned Arg = Args[VA.getValNo()]; |
Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 1672 | EVT ArgVT = ArgVTs[VA.getValNo()]; |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 1673 | |
Evan Cheng | f3d4efe | 2008-09-07 09:09:33 +0000 | [diff] [blame] | 1674 | // Promote the value if needed. |
| 1675 | switch (VA.getLocInfo()) { |
Torok Edwin | c23197a | 2009-07-14 16:55:14 +0000 | [diff] [blame] | 1676 | default: llvm_unreachable("Unknown loc info!"); |
Evan Cheng | f3d4efe | 2008-09-07 09:09:33 +0000 | [diff] [blame] | 1677 | case CCValAssign::Full: break; |
Evan Cheng | 24e3a90 | 2008-09-08 06:35:17 +0000 | [diff] [blame] | 1678 | case CCValAssign::SExt: { |
Eli Friedman | c088345 | 2011-05-20 22:21:04 +0000 | [diff] [blame] | 1679 | assert(VA.getLocVT().isInteger() && !VA.getLocVT().isVector() && |
| 1680 | "Unexpected extend"); |
Evan Cheng | 24e3a90 | 2008-09-08 06:35:17 +0000 | [diff] [blame] | 1681 | bool Emitted = X86FastEmitExtend(ISD::SIGN_EXTEND, VA.getLocVT(), |
| 1682 | Arg, ArgVT, Arg); |
Chris Lattner | c46ec64 | 2011-01-05 22:26:52 +0000 | [diff] [blame] | 1683 | assert(Emitted && "Failed to emit a sext!"); (void)Emitted; |
Evan Cheng | 24e3a90 | 2008-09-08 06:35:17 +0000 | [diff] [blame] | 1684 | ArgVT = VA.getLocVT(); |
Evan Cheng | f3d4efe | 2008-09-07 09:09:33 +0000 | [diff] [blame] | 1685 | break; |
Evan Cheng | 24e3a90 | 2008-09-08 06:35:17 +0000 | [diff] [blame] | 1686 | } |
| 1687 | case CCValAssign::ZExt: { |
Eli Friedman | c088345 | 2011-05-20 22:21:04 +0000 | [diff] [blame] | 1688 | assert(VA.getLocVT().isInteger() && !VA.getLocVT().isVector() && |
| 1689 | "Unexpected extend"); |
Evan Cheng | 24e3a90 | 2008-09-08 06:35:17 +0000 | [diff] [blame] | 1690 | bool Emitted = X86FastEmitExtend(ISD::ZERO_EXTEND, VA.getLocVT(), |
| 1691 | Arg, ArgVT, Arg); |
Chris Lattner | c46ec64 | 2011-01-05 22:26:52 +0000 | [diff] [blame] | 1692 | assert(Emitted && "Failed to emit a zext!"); (void)Emitted; |
Evan Cheng | 24e3a90 | 2008-09-08 06:35:17 +0000 | [diff] [blame] | 1693 | ArgVT = VA.getLocVT(); |
Evan Cheng | f3d4efe | 2008-09-07 09:09:33 +0000 | [diff] [blame] | 1694 | break; |
Evan Cheng | 24e3a90 | 2008-09-08 06:35:17 +0000 | [diff] [blame] | 1695 | } |
| 1696 | case CCValAssign::AExt: { |
Eli Friedman | c088345 | 2011-05-20 22:21:04 +0000 | [diff] [blame] | 1697 | assert(VA.getLocVT().isInteger() && !VA.getLocVT().isVector() && |
| 1698 | "Unexpected extend"); |
Evan Cheng | 24e3a90 | 2008-09-08 06:35:17 +0000 | [diff] [blame] | 1699 | bool Emitted = X86FastEmitExtend(ISD::ANY_EXTEND, VA.getLocVT(), |
| 1700 | Arg, ArgVT, Arg); |
Owen Anderson | b636913 | 2008-09-11 02:41:37 +0000 | [diff] [blame] | 1701 | if (!Emitted) |
| 1702 | Emitted = X86FastEmitExtend(ISD::ZERO_EXTEND, VA.getLocVT(), |
Chris Lattner | 160f6cc | 2008-10-15 05:07:36 +0000 | [diff] [blame] | 1703 | Arg, ArgVT, Arg); |
Owen Anderson | b636913 | 2008-09-11 02:41:37 +0000 | [diff] [blame] | 1704 | if (!Emitted) |
| 1705 | Emitted = X86FastEmitExtend(ISD::SIGN_EXTEND, VA.getLocVT(), |
| 1706 | Arg, ArgVT, Arg); |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 1707 | |
Chris Lattner | c46ec64 | 2011-01-05 22:26:52 +0000 | [diff] [blame] | 1708 | assert(Emitted && "Failed to emit a aext!"); (void)Emitted; |
Evan Cheng | 24e3a90 | 2008-09-08 06:35:17 +0000 | [diff] [blame] | 1709 | ArgVT = VA.getLocVT(); |
Evan Cheng | f3d4efe | 2008-09-07 09:09:33 +0000 | [diff] [blame] | 1710 | break; |
| 1711 | } |
Dan Gohman | c3c9c48 | 2009-08-05 05:33:42 +0000 | [diff] [blame] | 1712 | case CCValAssign::BCvt: { |
Duncan Sands | 1440e8b | 2010-11-03 11:35:31 +0000 | [diff] [blame] | 1713 | unsigned BC = FastEmit_r(ArgVT.getSimpleVT(), VA.getLocVT(), |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 1714 | ISD::BITCAST, Arg, /*TODO: Kill=*/false); |
Dan Gohman | c3c9c48 | 2009-08-05 05:33:42 +0000 | [diff] [blame] | 1715 | assert(BC != 0 && "Failed to emit a bitcast!"); |
| 1716 | Arg = BC; |
| 1717 | ArgVT = VA.getLocVT(); |
| 1718 | break; |
| 1719 | } |
Evan Cheng | 24e3a90 | 2008-09-08 06:35:17 +0000 | [diff] [blame] | 1720 | } |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 1721 | |
Evan Cheng | f3d4efe | 2008-09-07 09:09:33 +0000 | [diff] [blame] | 1722 | if (VA.isRegLoc()) { |
Jakob Stoklund Olesen | 5127f79 | 2010-07-11 03:31:00 +0000 | [diff] [blame] | 1723 | BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(TargetOpcode::COPY), |
| 1724 | VA.getLocReg()).addReg(Arg); |
Evan Cheng | f3d4efe | 2008-09-07 09:09:33 +0000 | [diff] [blame] | 1725 | RegArgs.push_back(VA.getLocReg()); |
| 1726 | } else { |
| 1727 | unsigned LocMemOffset = VA.getLocMemOffset(); |
Dan Gohman | 0586d91 | 2008-09-10 20:11:02 +0000 | [diff] [blame] | 1728 | X86AddressMode AM; |
| 1729 | AM.Base.Reg = StackPtr; |
| 1730 | AM.Disp = LocMemOffset; |
Dan Gohman | 46510a7 | 2010-04-15 01:51:59 +0000 | [diff] [blame] | 1731 | const Value *ArgVal = ArgVals[VA.getValNo()]; |
Eli Friedman | c088345 | 2011-05-20 22:21:04 +0000 | [diff] [blame] | 1732 | ISD::ArgFlagsTy Flags = ArgFlags[VA.getValNo()]; |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 1733 | |
Eli Friedman | c088345 | 2011-05-20 22:21:04 +0000 | [diff] [blame] | 1734 | if (Flags.isByVal()) { |
| 1735 | X86AddressMode SrcAM; |
| 1736 | SrcAM.Base.Reg = Arg; |
| 1737 | bool Res = TryEmitSmallMemcpy(AM, SrcAM, Flags.getByValSize()); |
| 1738 | assert(Res && "memcpy length already checked!"); (void)Res; |
| 1739 | } else if (isa<ConstantInt>(ArgVal) || isa<ConstantPointerNull>(ArgVal)) { |
| 1740 | // If this is a really simple value, emit this with the Value* version |
Nick Lewycky | 1f9c686 | 2011-10-12 00:14:12 +0000 | [diff] [blame^] | 1741 | // of X86FastEmitStore. If it isn't simple, we don't want to do this, |
Eli Friedman | c088345 | 2011-05-20 22:21:04 +0000 | [diff] [blame] | 1742 | // as it can cause us to reevaluate the argument. |
Chris Lattner | 241ab47 | 2008-10-15 05:38:32 +0000 | [diff] [blame] | 1743 | X86FastEmitStore(ArgVT, ArgVal, AM); |
Eli Friedman | c088345 | 2011-05-20 22:21:04 +0000 | [diff] [blame] | 1744 | } else { |
Chris Lattner | 241ab47 | 2008-10-15 05:38:32 +0000 | [diff] [blame] | 1745 | X86FastEmitStore(ArgVT, Arg, AM); |
Eli Friedman | c088345 | 2011-05-20 22:21:04 +0000 | [diff] [blame] | 1746 | } |
Evan Cheng | f3d4efe | 2008-09-07 09:09:33 +0000 | [diff] [blame] | 1747 | } |
| 1748 | } |
| 1749 | |
Dan Gohman | 2cc3aa4 | 2008-09-25 15:24:26 +0000 | [diff] [blame] | 1750 | // ELF / PIC requires GOT in the EBX register before function calls via PLT |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 1751 | // GOT pointer. |
Chris Lattner | 15a380a | 2009-07-09 04:39:06 +0000 | [diff] [blame] | 1752 | if (Subtarget->isPICStyleGOT()) { |
Dan Gohman | a4160c3 | 2010-07-07 16:29:44 +0000 | [diff] [blame] | 1753 | unsigned Base = getInstrInfo()->getGlobalBaseReg(FuncInfo.MF); |
Jakob Stoklund Olesen | 5127f79 | 2010-07-11 03:31:00 +0000 | [diff] [blame] | 1754 | BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(TargetOpcode::COPY), |
| 1755 | X86::EBX).addReg(Base); |
Dan Gohman | 2cc3aa4 | 2008-09-25 15:24:26 +0000 | [diff] [blame] | 1756 | } |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 1757 | |
Eli Friedman | 3762046 | 2011-04-19 17:22:22 +0000 | [diff] [blame] | 1758 | if (Subtarget->is64Bit() && isVarArg && !Subtarget->isTargetWin64()) { |
| 1759 | // Count the number of XMM registers allocated. |
| 1760 | static const unsigned XMMArgRegs[] = { |
| 1761 | X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3, |
| 1762 | X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7 |
| 1763 | }; |
| 1764 | unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs, 8); |
| 1765 | BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(X86::MOV8ri), |
| 1766 | X86::AL).addImm(NumXMMRegs); |
| 1767 | } |
| 1768 | |
Evan Cheng | f3d4efe | 2008-09-07 09:09:33 +0000 | [diff] [blame] | 1769 | // Issue the call. |
Chris Lattner | 51e8eab | 2009-07-09 06:34:26 +0000 | [diff] [blame] | 1770 | MachineInstrBuilder MIB; |
| 1771 | if (CalleeOp) { |
| 1772 | // Register-indirect call. |
Nate Begeman | 0c07b64 | 2010-07-22 00:09:39 +0000 | [diff] [blame] | 1773 | unsigned CallOpc; |
| 1774 | if (Subtarget->isTargetWin64()) |
| 1775 | CallOpc = X86::WINCALL64r; |
| 1776 | else if (Subtarget->is64Bit()) |
| 1777 | CallOpc = X86::CALL64r; |
| 1778 | else |
| 1779 | CallOpc = X86::CALL32r; |
Dan Gohman | 84023e0 | 2010-07-10 09:00:22 +0000 | [diff] [blame] | 1780 | MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(CallOpc)) |
| 1781 | .addReg(CalleeOp); |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 1782 | |
Chris Lattner | 51e8eab | 2009-07-09 06:34:26 +0000 | [diff] [blame] | 1783 | } else { |
| 1784 | // Direct call. |
| 1785 | assert(GV && "Not a direct call"); |
Nate Begeman | 0c07b64 | 2010-07-22 00:09:39 +0000 | [diff] [blame] | 1786 | unsigned CallOpc; |
| 1787 | if (Subtarget->isTargetWin64()) |
| 1788 | CallOpc = X86::WINCALL64pcrel32; |
| 1789 | else if (Subtarget->is64Bit()) |
| 1790 | CallOpc = X86::CALL64pcrel32; |
| 1791 | else |
| 1792 | CallOpc = X86::CALLpcrel32; |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 1793 | |
Chris Lattner | 51e8eab | 2009-07-09 06:34:26 +0000 | [diff] [blame] | 1794 | // See if we need any target-specific flags on the GV operand. |
| 1795 | unsigned char OpFlags = 0; |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 1796 | |
Chris Lattner | 51e8eab | 2009-07-09 06:34:26 +0000 | [diff] [blame] | 1797 | // On ELF targets, in both X86-64 and X86-32 mode, direct calls to |
| 1798 | // external symbols most go through the PLT in PIC mode. If the symbol |
| 1799 | // has hidden or protected visibility, or if it is static or local, then |
| 1800 | // we don't need to use the PLT - we can directly call it. |
| 1801 | if (Subtarget->isTargetELF() && |
| 1802 | TM.getRelocationModel() == Reloc::PIC_ && |
| 1803 | GV->hasDefaultVisibility() && !GV->hasLocalLinkage()) { |
| 1804 | OpFlags = X86II::MO_PLT; |
Chris Lattner | 3b67e9b | 2009-07-10 20:47:30 +0000 | [diff] [blame] | 1805 | } else if (Subtarget->isPICStyleStubAny() && |
Chris Lattner | 51e8eab | 2009-07-09 06:34:26 +0000 | [diff] [blame] | 1806 | (GV->isDeclaration() || GV->isWeakForLinker()) && |
Daniel Dunbar | 558692f | 2011-04-20 00:14:25 +0000 | [diff] [blame] | 1807 | (!Subtarget->getTargetTriple().isMacOSX() || |
| 1808 | Subtarget->getTargetTriple().isMacOSXVersionLT(10, 5))) { |
Chris Lattner | 51e8eab | 2009-07-09 06:34:26 +0000 | [diff] [blame] | 1809 | // PC-relative references to external symbols should go through $stub, |
| 1810 | // unless we're building with the leopard linker or later, which |
| 1811 | // automatically synthesizes these stubs. |
| 1812 | OpFlags = X86II::MO_DARWIN_STUB; |
| 1813 | } |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 1814 | |
| 1815 | |
Eli Friedman | 25255cb | 2011-06-10 23:39:36 +0000 | [diff] [blame] | 1816 | MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(CallOpc)); |
| 1817 | if (MemIntName) |
Eli Friedman | 8a37aba | 2011-06-11 01:55:07 +0000 | [diff] [blame] | 1818 | MIB.addExternalSymbol(MemIntName, OpFlags); |
Eli Friedman | 25255cb | 2011-06-10 23:39:36 +0000 | [diff] [blame] | 1819 | else |
| 1820 | MIB.addGlobalAddress(GV, 0, OpFlags); |
Chris Lattner | 51e8eab | 2009-07-09 06:34:26 +0000 | [diff] [blame] | 1821 | } |
Dan Gohman | 2cc3aa4 | 2008-09-25 15:24:26 +0000 | [diff] [blame] | 1822 | |
| 1823 | // Add an implicit use GOT pointer in EBX. |
Chris Lattner | 15a380a | 2009-07-09 04:39:06 +0000 | [diff] [blame] | 1824 | if (Subtarget->isPICStyleGOT()) |
Dan Gohman | 2cc3aa4 | 2008-09-25 15:24:26 +0000 | [diff] [blame] | 1825 | MIB.addReg(X86::EBX); |
| 1826 | |
Eli Friedman | 3762046 | 2011-04-19 17:22:22 +0000 | [diff] [blame] | 1827 | if (Subtarget->is64Bit() && isVarArg && !Subtarget->isTargetWin64()) |
| 1828 | MIB.addReg(X86::AL); |
| 1829 | |
Evan Cheng | f3d4efe | 2008-09-07 09:09:33 +0000 | [diff] [blame] | 1830 | // Add implicit physical register uses to the call. |
Dan Gohman | 8c3f8b6 | 2008-10-07 22:10:33 +0000 | [diff] [blame] | 1831 | for (unsigned i = 0, e = RegArgs.size(); i != e; ++i) |
| 1832 | MIB.addReg(RegArgs[i]); |
Evan Cheng | f3d4efe | 2008-09-07 09:09:33 +0000 | [diff] [blame] | 1833 | |
| 1834 | // Issue CALLSEQ_END |
Evan Cheng | d5b03f2 | 2011-06-28 21:14:33 +0000 | [diff] [blame] | 1835 | unsigned AdjStackUp = TII.getCallFrameDestroyOpcode(); |
Eli Friedman | d227eed | 2011-04-28 20:19:12 +0000 | [diff] [blame] | 1836 | unsigned NumBytesCallee = 0; |
| 1837 | if (!Subtarget->is64Bit() && CS.paramHasAttr(1, Attribute::StructRet)) |
| 1838 | NumBytesCallee = 4; |
Dan Gohman | 84023e0 | 2010-07-10 09:00:22 +0000 | [diff] [blame] | 1839 | BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(AdjStackUp)) |
Eli Friedman | d227eed | 2011-04-28 20:19:12 +0000 | [diff] [blame] | 1840 | .addImm(NumBytes).addImm(NumBytesCallee); |
Evan Cheng | f3d4efe | 2008-09-07 09:09:33 +0000 | [diff] [blame] | 1841 | |
Eli Friedman | 19515b4 | 2011-05-17 18:29:03 +0000 | [diff] [blame] | 1842 | // Build info for return calling conv lowering code. |
| 1843 | // FIXME: This is practically a copy-paste from TargetLowering::LowerCallTo. |
| 1844 | SmallVector<ISD::InputArg, 32> Ins; |
| 1845 | SmallVector<EVT, 4> RetTys; |
| 1846 | ComputeValueVTs(TLI, I->getType(), RetTys); |
| 1847 | for (unsigned i = 0, e = RetTys.size(); i != e; ++i) { |
| 1848 | EVT VT = RetTys[i]; |
| 1849 | EVT RegisterVT = TLI.getRegisterType(I->getParent()->getContext(), VT); |
| 1850 | unsigned NumRegs = TLI.getNumRegisters(I->getParent()->getContext(), VT); |
| 1851 | for (unsigned j = 0; j != NumRegs; ++j) { |
| 1852 | ISD::InputArg MyFlags; |
| 1853 | MyFlags.VT = RegisterVT.getSimpleVT(); |
| 1854 | MyFlags.Used = !CS.getInstruction()->use_empty(); |
| 1855 | if (CS.paramHasAttr(0, Attribute::SExt)) |
| 1856 | MyFlags.Flags.setSExt(); |
| 1857 | if (CS.paramHasAttr(0, Attribute::ZExt)) |
| 1858 | MyFlags.Flags.setZExt(); |
| 1859 | if (CS.paramHasAttr(0, Attribute::InReg)) |
| 1860 | MyFlags.Flags.setInReg(); |
| 1861 | Ins.push_back(MyFlags); |
| 1862 | } |
| 1863 | } |
Eli Friedman | c93943b | 2011-05-17 02:36:59 +0000 | [diff] [blame] | 1864 | |
Eli Friedman | 19515b4 | 2011-05-17 18:29:03 +0000 | [diff] [blame] | 1865 | // Now handle call return values. |
| 1866 | SmallVector<unsigned, 4> UsedRegs; |
| 1867 | SmallVector<CCValAssign, 16> RVLocs; |
Eric Christopher | 471e422 | 2011-06-08 23:55:35 +0000 | [diff] [blame] | 1868 | CCState CCRetInfo(CC, false, *FuncInfo.MF, TM, RVLocs, |
| 1869 | I->getParent()->getContext()); |
Eli Friedman | 19515b4 | 2011-05-17 18:29:03 +0000 | [diff] [blame] | 1870 | unsigned ResultReg = FuncInfo.CreateRegs(I->getType()); |
| 1871 | CCRetInfo.AnalyzeCallResult(Ins, RetCC_X86); |
| 1872 | for (unsigned i = 0; i != RVLocs.size(); ++i) { |
| 1873 | EVT CopyVT = RVLocs[i].getValVT(); |
| 1874 | unsigned CopyReg = ResultReg + i; |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 1875 | |
Evan Cheng | f3d4efe | 2008-09-07 09:09:33 +0000 | [diff] [blame] | 1876 | // If this is a call to a function that returns an fp value on the x87 fp |
| 1877 | // stack, but where we prefer to use the value in xmm registers, copy it |
| 1878 | // out as F80 and use a truncate to move it from fp stack reg to xmm reg. |
Eli Friedman | 19515b4 | 2011-05-17 18:29:03 +0000 | [diff] [blame] | 1879 | if ((RVLocs[i].getLocReg() == X86::ST0 || |
Jakob Stoklund Olesen | 9bbe4d6 | 2011-06-28 18:32:28 +0000 | [diff] [blame] | 1880 | RVLocs[i].getLocReg() == X86::ST1)) { |
Jakob Stoklund Olesen | 098c7ac | 2011-06-30 23:42:18 +0000 | [diff] [blame] | 1881 | if (isScalarFPTypeInSSEReg(RVLocs[i].getValVT())) { |
Jakob Stoklund Olesen | 9bbe4d6 | 2011-06-28 18:32:28 +0000 | [diff] [blame] | 1882 | CopyVT = MVT::f80; |
Jakob Stoklund Olesen | 098c7ac | 2011-06-30 23:42:18 +0000 | [diff] [blame] | 1883 | CopyReg = createResultReg(X86::RFP80RegisterClass); |
| 1884 | } |
Jakob Stoklund Olesen | 9bbe4d6 | 2011-06-28 18:32:28 +0000 | [diff] [blame] | 1885 | BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(X86::FpPOP_RETVAL), |
| 1886 | CopyReg); |
| 1887 | } else { |
| 1888 | BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(TargetOpcode::COPY), |
| 1889 | CopyReg).addReg(RVLocs[i].getLocReg()); |
| 1890 | UsedRegs.push_back(RVLocs[i].getLocReg()); |
Evan Cheng | f3d4efe | 2008-09-07 09:09:33 +0000 | [diff] [blame] | 1891 | } |
| 1892 | |
Eli Friedman | 19515b4 | 2011-05-17 18:29:03 +0000 | [diff] [blame] | 1893 | if (CopyVT != RVLocs[i].getValVT()) { |
Evan Cheng | f3d4efe | 2008-09-07 09:09:33 +0000 | [diff] [blame] | 1894 | // Round the F80 the right size, which also moves to the appropriate xmm |
| 1895 | // register. This is accomplished by storing the F80 value in memory and |
| 1896 | // then loading it back. Ewww... |
Eli Friedman | 19515b4 | 2011-05-17 18:29:03 +0000 | [diff] [blame] | 1897 | EVT ResVT = RVLocs[i].getValVT(); |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1898 | unsigned Opc = ResVT == MVT::f32 ? X86::ST_Fp80m32 : X86::ST_Fp80m64; |
Evan Cheng | f3d4efe | 2008-09-07 09:09:33 +0000 | [diff] [blame] | 1899 | unsigned MemSize = ResVT.getSizeInBits()/8; |
David Greene | 3f2bf85 | 2009-11-12 20:49:22 +0000 | [diff] [blame] | 1900 | int FI = MFI.CreateStackObject(MemSize, MemSize, false); |
Dan Gohman | 84023e0 | 2010-07-10 09:00:22 +0000 | [diff] [blame] | 1901 | addFrameReference(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, |
| 1902 | TII.get(Opc)), FI) |
Eli Friedman | 19515b4 | 2011-05-17 18:29:03 +0000 | [diff] [blame] | 1903 | .addReg(CopyReg); |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1904 | Opc = ResVT == MVT::f32 ? X86::MOVSSrm : X86::MOVSDrm; |
Dan Gohman | 84023e0 | 2010-07-10 09:00:22 +0000 | [diff] [blame] | 1905 | addFrameReference(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, |
Eli Friedman | 19515b4 | 2011-05-17 18:29:03 +0000 | [diff] [blame] | 1906 | TII.get(Opc), ResultReg + i), FI); |
Evan Cheng | f3d4efe | 2008-09-07 09:09:33 +0000 | [diff] [blame] | 1907 | } |
Eli Friedman | c93943b | 2011-05-17 02:36:59 +0000 | [diff] [blame] | 1908 | } |
Eli Friedman | cdc9a20 | 2011-05-17 00:13:47 +0000 | [diff] [blame] | 1909 | |
Eli Friedman | 19515b4 | 2011-05-17 18:29:03 +0000 | [diff] [blame] | 1910 | if (RVLocs.size()) |
| 1911 | UpdateValueMap(I, ResultReg, RVLocs.size()); |
| 1912 | |
Dan Gohman | db49712 | 2010-06-18 23:28:01 +0000 | [diff] [blame] | 1913 | // Set all unused physreg defs as dead. |
| 1914 | static_cast<MachineInstr *>(MIB)->setPhysRegsDeadExcept(UsedRegs, TRI); |
| 1915 | |
Evan Cheng | f3d4efe | 2008-09-07 09:09:33 +0000 | [diff] [blame] | 1916 | return true; |
| 1917 | } |
| 1918 | |
| 1919 | |
Dan Gohman | 99b2182 | 2008-08-28 23:21:34 +0000 | [diff] [blame] | 1920 | bool |
Dan Gohman | 46510a7 | 2010-04-15 01:51:59 +0000 | [diff] [blame] | 1921 | X86FastISel::TargetSelectInstruction(const Instruction *I) { |
Dan Gohman | 99b2182 | 2008-08-28 23:21:34 +0000 | [diff] [blame] | 1922 | switch (I->getOpcode()) { |
| 1923 | default: break; |
Evan Cheng | 8b19e56 | 2008-09-03 06:44:39 +0000 | [diff] [blame] | 1924 | case Instruction::Load: |
Dan Gohman | 3df24e6 | 2008-09-03 23:12:08 +0000 | [diff] [blame] | 1925 | return X86SelectLoad(I); |
Owen Anderson | 79924eb | 2008-09-04 16:48:33 +0000 | [diff] [blame] | 1926 | case Instruction::Store: |
| 1927 | return X86SelectStore(I); |
Dan Gohman | 84023e0 | 2010-07-10 09:00:22 +0000 | [diff] [blame] | 1928 | case Instruction::Ret: |
| 1929 | return X86SelectRet(I); |
Dan Gohman | 6e3f05f | 2008-09-04 23:26:51 +0000 | [diff] [blame] | 1930 | case Instruction::ICmp: |
| 1931 | case Instruction::FCmp: |
| 1932 | return X86SelectCmp(I); |
Dan Gohman | d89ae99 | 2008-09-05 01:06:14 +0000 | [diff] [blame] | 1933 | case Instruction::ZExt: |
| 1934 | return X86SelectZExt(I); |
| 1935 | case Instruction::Br: |
| 1936 | return X86SelectBranch(I); |
Evan Cheng | f3d4efe | 2008-09-07 09:09:33 +0000 | [diff] [blame] | 1937 | case Instruction::Call: |
| 1938 | return X86SelectCall(I); |
Dan Gohman | c39f4db | 2008-09-05 18:30:08 +0000 | [diff] [blame] | 1939 | case Instruction::LShr: |
| 1940 | case Instruction::AShr: |
| 1941 | case Instruction::Shl: |
| 1942 | return X86SelectShift(I); |
| 1943 | case Instruction::Select: |
| 1944 | return X86SelectSelect(I); |
Evan Cheng | 10a8d9c | 2008-09-07 08:47:42 +0000 | [diff] [blame] | 1945 | case Instruction::Trunc: |
| 1946 | return X86SelectTrunc(I); |
Dan Gohman | 78efce6 | 2008-09-10 21:02:08 +0000 | [diff] [blame] | 1947 | case Instruction::FPExt: |
| 1948 | return X86SelectFPExt(I); |
| 1949 | case Instruction::FPTrunc: |
| 1950 | return X86SelectFPTrunc(I); |
Dan Gohman | 474d3b3 | 2009-03-13 23:53:06 +0000 | [diff] [blame] | 1951 | case Instruction::IntToPtr: // Deliberate fall-through. |
| 1952 | case Instruction::PtrToInt: { |
Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 1953 | EVT SrcVT = TLI.getValueType(I->getOperand(0)->getType()); |
| 1954 | EVT DstVT = TLI.getValueType(I->getType()); |
Dan Gohman | 474d3b3 | 2009-03-13 23:53:06 +0000 | [diff] [blame] | 1955 | if (DstVT.bitsGT(SrcVT)) |
| 1956 | return X86SelectZExt(I); |
| 1957 | if (DstVT.bitsLT(SrcVT)) |
| 1958 | return X86SelectTrunc(I); |
| 1959 | unsigned Reg = getRegForValue(I->getOperand(0)); |
| 1960 | if (Reg == 0) return false; |
| 1961 | UpdateValueMap(I, Reg); |
| 1962 | return true; |
| 1963 | } |
Dan Gohman | 99b2182 | 2008-08-28 23:21:34 +0000 | [diff] [blame] | 1964 | } |
| 1965 | |
| 1966 | return false; |
| 1967 | } |
| 1968 | |
Dan Gohman | 46510a7 | 2010-04-15 01:51:59 +0000 | [diff] [blame] | 1969 | unsigned X86FastISel::TargetMaterializeConstant(const Constant *C) { |
Duncan Sands | 1440e8b | 2010-11-03 11:35:31 +0000 | [diff] [blame] | 1970 | MVT VT; |
Chris Lattner | 160f6cc | 2008-10-15 05:07:36 +0000 | [diff] [blame] | 1971 | if (!isTypeLegal(C->getType(), VT)) |
Owen Anderson | 95267a1 | 2008-09-05 00:06:23 +0000 | [diff] [blame] | 1972 | return false; |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 1973 | |
Owen Anderson | 95267a1 | 2008-09-05 00:06:23 +0000 | [diff] [blame] | 1974 | // Get opcode and regclass of the output for the given load instruction. |
| 1975 | unsigned Opc = 0; |
| 1976 | const TargetRegisterClass *RC = NULL; |
Duncan Sands | 1440e8b | 2010-11-03 11:35:31 +0000 | [diff] [blame] | 1977 | switch (VT.SimpleTy) { |
Owen Anderson | 95267a1 | 2008-09-05 00:06:23 +0000 | [diff] [blame] | 1978 | default: return false; |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1979 | case MVT::i8: |
Owen Anderson | 95267a1 | 2008-09-05 00:06:23 +0000 | [diff] [blame] | 1980 | Opc = X86::MOV8rm; |
| 1981 | RC = X86::GR8RegisterClass; |
| 1982 | break; |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1983 | case MVT::i16: |
Owen Anderson | 95267a1 | 2008-09-05 00:06:23 +0000 | [diff] [blame] | 1984 | Opc = X86::MOV16rm; |
| 1985 | RC = X86::GR16RegisterClass; |
| 1986 | break; |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1987 | case MVT::i32: |
Owen Anderson | 95267a1 | 2008-09-05 00:06:23 +0000 | [diff] [blame] | 1988 | Opc = X86::MOV32rm; |
| 1989 | RC = X86::GR32RegisterClass; |
| 1990 | break; |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1991 | case MVT::i64: |
Owen Anderson | 95267a1 | 2008-09-05 00:06:23 +0000 | [diff] [blame] | 1992 | // Must be in x86-64 mode. |
| 1993 | Opc = X86::MOV64rm; |
| 1994 | RC = X86::GR64RegisterClass; |
| 1995 | break; |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1996 | case MVT::f32: |
Bruno Cardoso Lopes | 645b8be | 2011-09-03 00:46:42 +0000 | [diff] [blame] | 1997 | if (X86ScalarSSEf32) { |
| 1998 | Opc = Subtarget->hasAVX() ? X86::VMOVSSrm : X86::MOVSSrm; |
Owen Anderson | 95267a1 | 2008-09-05 00:06:23 +0000 | [diff] [blame] | 1999 | RC = X86::FR32RegisterClass; |
| 2000 | } else { |
| 2001 | Opc = X86::LD_Fp32m; |
| 2002 | RC = X86::RFP32RegisterClass; |
| 2003 | } |
| 2004 | break; |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 2005 | case MVT::f64: |
Bruno Cardoso Lopes | 645b8be | 2011-09-03 00:46:42 +0000 | [diff] [blame] | 2006 | if (X86ScalarSSEf64) { |
| 2007 | Opc = Subtarget->hasAVX() ? X86::VMOVSDrm : X86::MOVSDrm; |
Owen Anderson | 95267a1 | 2008-09-05 00:06:23 +0000 | [diff] [blame] | 2008 | RC = X86::FR64RegisterClass; |
| 2009 | } else { |
| 2010 | Opc = X86::LD_Fp64m; |
| 2011 | RC = X86::RFP64RegisterClass; |
| 2012 | } |
| 2013 | break; |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 2014 | case MVT::f80: |
Dan Gohman | 5af29c2 | 2008-09-26 01:39:32 +0000 | [diff] [blame] | 2015 | // No f80 support yet. |
| 2016 | return false; |
Owen Anderson | 95267a1 | 2008-09-05 00:06:23 +0000 | [diff] [blame] | 2017 | } |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 2018 | |
Dan Gohman | 2ff7fd1 | 2008-09-19 22:16:54 +0000 | [diff] [blame] | 2019 | // Materialize addresses with LEA instructions. |
Owen Anderson | 95267a1 | 2008-09-05 00:06:23 +0000 | [diff] [blame] | 2020 | if (isa<GlobalValue>(C)) { |
Dan Gohman | 2ff7fd1 | 2008-09-19 22:16:54 +0000 | [diff] [blame] | 2021 | X86AddressMode AM; |
Chris Lattner | 0aa43de | 2009-07-10 05:33:42 +0000 | [diff] [blame] | 2022 | if (X86SelectAddress(C, AM)) { |
Chris Lattner | 685090f | 2011-04-17 17:12:08 +0000 | [diff] [blame] | 2023 | // If the expression is just a basereg, then we're done, otherwise we need |
| 2024 | // to emit an LEA. |
| 2025 | if (AM.BaseType == X86AddressMode::RegBase && |
| 2026 | AM.IndexReg == 0 && AM.Disp == 0 && AM.GV == 0) |
| 2027 | return AM.Base.Reg; |
Eric Christopher | 471e422 | 2011-06-08 23:55:35 +0000 | [diff] [blame] | 2028 | |
Chris Lattner | 685090f | 2011-04-17 17:12:08 +0000 | [diff] [blame] | 2029 | Opc = TLI.getPointerTy() == MVT::i32 ? X86::LEA32r : X86::LEA64r; |
Dan Gohman | 2ff7fd1 | 2008-09-19 22:16:54 +0000 | [diff] [blame] | 2030 | unsigned ResultReg = createResultReg(RC); |
Dan Gohman | 84023e0 | 2010-07-10 09:00:22 +0000 | [diff] [blame] | 2031 | addFullAddress(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, |
| 2032 | TII.get(Opc), ResultReg), AM); |
Owen Anderson | 95267a1 | 2008-09-05 00:06:23 +0000 | [diff] [blame] | 2033 | return ResultReg; |
Dan Gohman | 2ff7fd1 | 2008-09-19 22:16:54 +0000 | [diff] [blame] | 2034 | } |
Evan Cheng | 0de588f | 2008-09-05 21:00:03 +0000 | [diff] [blame] | 2035 | return 0; |
Owen Anderson | 95267a1 | 2008-09-05 00:06:23 +0000 | [diff] [blame] | 2036 | } |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 2037 | |
Owen Anderson | 3b217c6 | 2008-09-06 01:11:01 +0000 | [diff] [blame] | 2038 | // MachineConstantPool wants an explicit alignment. |
Evan Cheng | 1606e8e | 2009-03-13 07:51:59 +0000 | [diff] [blame] | 2039 | unsigned Align = TD.getPrefTypeAlignment(C->getType()); |
Owen Anderson | 3b217c6 | 2008-09-06 01:11:01 +0000 | [diff] [blame] | 2040 | if (Align == 0) { |
| 2041 | // Alignment of vector types. FIXME! |
Duncan Sands | 777d230 | 2009-05-09 07:06:46 +0000 | [diff] [blame] | 2042 | Align = TD.getTypeAllocSize(C->getType()); |
Owen Anderson | 3b217c6 | 2008-09-06 01:11:01 +0000 | [diff] [blame] | 2043 | } |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 2044 | |
Dan Gohman | 5396c99 | 2008-09-30 01:21:32 +0000 | [diff] [blame] | 2045 | // x86-32 PIC requires a PIC base register for constant pools. |
| 2046 | unsigned PICBase = 0; |
Chris Lattner | 89da699 | 2009-06-27 01:31:51 +0000 | [diff] [blame] | 2047 | unsigned char OpFlag = 0; |
Chris Lattner | e2c9208 | 2009-07-10 21:00:45 +0000 | [diff] [blame] | 2048 | if (Subtarget->isPICStyleStubPIC()) { // Not dynamic-no-pic |
Chris Lattner | 15a380a | 2009-07-09 04:39:06 +0000 | [diff] [blame] | 2049 | OpFlag = X86II::MO_PIC_BASE_OFFSET; |
Dan Gohman | a4160c3 | 2010-07-07 16:29:44 +0000 | [diff] [blame] | 2050 | PICBase = getInstrInfo()->getGlobalBaseReg(FuncInfo.MF); |
Chris Lattner | 15a380a | 2009-07-09 04:39:06 +0000 | [diff] [blame] | 2051 | } else if (Subtarget->isPICStyleGOT()) { |
| 2052 | OpFlag = X86II::MO_GOTOFF; |
Dan Gohman | a4160c3 | 2010-07-07 16:29:44 +0000 | [diff] [blame] | 2053 | PICBase = getInstrInfo()->getGlobalBaseReg(FuncInfo.MF); |
Chris Lattner | 15a380a | 2009-07-09 04:39:06 +0000 | [diff] [blame] | 2054 | } else if (Subtarget->isPICStyleRIPRel() && |
| 2055 | TM.getCodeModel() == CodeModel::Small) { |
| 2056 | PICBase = X86::RIP; |
Chris Lattner | 89da699 | 2009-06-27 01:31:51 +0000 | [diff] [blame] | 2057 | } |
Dan Gohman | 5396c99 | 2008-09-30 01:21:32 +0000 | [diff] [blame] | 2058 | |
| 2059 | // Create the load from the constant pool. |
Dan Gohman | 0586d91 | 2008-09-10 20:11:02 +0000 | [diff] [blame] | 2060 | unsigned MCPOffset = MCP.getConstantPoolIndex(C, Align); |
Dan Gohman | 2ff7fd1 | 2008-09-19 22:16:54 +0000 | [diff] [blame] | 2061 | unsigned ResultReg = createResultReg(RC); |
Dan Gohman | 84023e0 | 2010-07-10 09:00:22 +0000 | [diff] [blame] | 2062 | addConstantPoolReference(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, |
| 2063 | TII.get(Opc), ResultReg), |
Chris Lattner | 89da699 | 2009-06-27 01:31:51 +0000 | [diff] [blame] | 2064 | MCPOffset, PICBase, OpFlag); |
Dan Gohman | 5396c99 | 2008-09-30 01:21:32 +0000 | [diff] [blame] | 2065 | |
Owen Anderson | 95267a1 | 2008-09-05 00:06:23 +0000 | [diff] [blame] | 2066 | return ResultReg; |
| 2067 | } |
| 2068 | |
Dan Gohman | 46510a7 | 2010-04-15 01:51:59 +0000 | [diff] [blame] | 2069 | unsigned X86FastISel::TargetMaterializeAlloca(const AllocaInst *C) { |
Dan Gohman | 4e6ed5e | 2008-10-03 01:27:49 +0000 | [diff] [blame] | 2070 | // Fail on dynamic allocas. At this point, getRegForValue has already |
| 2071 | // checked its CSE maps, so if we're here trying to handle a dynamic |
| 2072 | // alloca, we're not going to succeed. X86SelectAddress has a |
| 2073 | // check for dynamic allocas, because it's called directly from |
| 2074 | // various places, but TargetMaterializeAlloca also needs a check |
| 2075 | // in order to avoid recursion between getRegForValue, |
| 2076 | // X86SelectAddrss, and TargetMaterializeAlloca. |
Dan Gohman | a4160c3 | 2010-07-07 16:29:44 +0000 | [diff] [blame] | 2077 | if (!FuncInfo.StaticAllocaMap.count(C)) |
Dan Gohman | 4e6ed5e | 2008-10-03 01:27:49 +0000 | [diff] [blame] | 2078 | return 0; |
| 2079 | |
Dan Gohman | 0586d91 | 2008-09-10 20:11:02 +0000 | [diff] [blame] | 2080 | X86AddressMode AM; |
Chris Lattner | 0aa43de | 2009-07-10 05:33:42 +0000 | [diff] [blame] | 2081 | if (!X86SelectAddress(C, AM)) |
Dan Gohman | 0586d91 | 2008-09-10 20:11:02 +0000 | [diff] [blame] | 2082 | return 0; |
| 2083 | unsigned Opc = Subtarget->is64Bit() ? X86::LEA64r : X86::LEA32r; |
| 2084 | TargetRegisterClass* RC = TLI.getRegClassFor(TLI.getPointerTy()); |
| 2085 | unsigned ResultReg = createResultReg(RC); |
Dan Gohman | 84023e0 | 2010-07-10 09:00:22 +0000 | [diff] [blame] | 2086 | addFullAddress(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, |
| 2087 | TII.get(Opc), ResultReg), AM); |
Dan Gohman | 0586d91 | 2008-09-10 20:11:02 +0000 | [diff] [blame] | 2088 | return ResultReg; |
| 2089 | } |
| 2090 | |
Eli Friedman | 2790ba8 | 2011-04-27 22:41:55 +0000 | [diff] [blame] | 2091 | unsigned X86FastISel::TargetMaterializeFloatZero(const ConstantFP *CF) { |
| 2092 | MVT VT; |
| 2093 | if (!isTypeLegal(CF->getType(), VT)) |
| 2094 | return false; |
| 2095 | |
| 2096 | // Get opcode and regclass for the given zero. |
| 2097 | unsigned Opc = 0; |
| 2098 | const TargetRegisterClass *RC = NULL; |
| 2099 | switch (VT.SimpleTy) { |
| 2100 | default: return false; |
| 2101 | case MVT::f32: |
Bruno Cardoso Lopes | 645b8be | 2011-09-03 00:46:42 +0000 | [diff] [blame] | 2102 | if (X86ScalarSSEf32) { |
| 2103 | Opc = Subtarget->hasAVX() ? X86::VFsFLD0SS : X86::FsFLD0SS; |
Eli Friedman | 2790ba8 | 2011-04-27 22:41:55 +0000 | [diff] [blame] | 2104 | RC = X86::FR32RegisterClass; |
| 2105 | } else { |
| 2106 | Opc = X86::LD_Fp032; |
| 2107 | RC = X86::RFP32RegisterClass; |
| 2108 | } |
| 2109 | break; |
| 2110 | case MVT::f64: |
Bruno Cardoso Lopes | 645b8be | 2011-09-03 00:46:42 +0000 | [diff] [blame] | 2111 | if (X86ScalarSSEf64) { |
| 2112 | Opc = Subtarget->hasAVX() ? X86::VFsFLD0SD : X86::FsFLD0SD; |
Eli Friedman | 2790ba8 | 2011-04-27 22:41:55 +0000 | [diff] [blame] | 2113 | RC = X86::FR64RegisterClass; |
| 2114 | } else { |
| 2115 | Opc = X86::LD_Fp064; |
| 2116 | RC = X86::RFP64RegisterClass; |
| 2117 | } |
| 2118 | break; |
| 2119 | case MVT::f80: |
| 2120 | // No f80 support yet. |
| 2121 | return false; |
| 2122 | } |
| 2123 | |
| 2124 | unsigned ResultReg = createResultReg(RC); |
| 2125 | BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(Opc), ResultReg); |
| 2126 | return ResultReg; |
| 2127 | } |
| 2128 | |
| 2129 | |
Chris Lattner | beac75d | 2010-09-05 02:18:34 +0000 | [diff] [blame] | 2130 | /// TryToFoldLoad - The specified machine instr operand is a vreg, and that |
| 2131 | /// vreg is being provided by the specified load instruction. If possible, |
| 2132 | /// try to fold the load as an operand to the instruction, returning true if |
| 2133 | /// possible. |
| 2134 | bool X86FastISel::TryToFoldLoad(MachineInstr *MI, unsigned OpNo, |
| 2135 | const LoadInst *LI) { |
| 2136 | X86AddressMode AM; |
| 2137 | if (!X86SelectAddress(LI->getOperand(0), AM)) |
| 2138 | return false; |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 2139 | |
Chris Lattner | beac75d | 2010-09-05 02:18:34 +0000 | [diff] [blame] | 2140 | X86InstrInfo &XII = (X86InstrInfo&)TII; |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 2141 | |
Chris Lattner | beac75d | 2010-09-05 02:18:34 +0000 | [diff] [blame] | 2142 | unsigned Size = TD.getTypeAllocSize(LI->getType()); |
| 2143 | unsigned Alignment = LI->getAlignment(); |
| 2144 | |
| 2145 | SmallVector<MachineOperand, 8> AddrOps; |
| 2146 | AM.getFullAddress(AddrOps); |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 2147 | |
Chris Lattner | beac75d | 2010-09-05 02:18:34 +0000 | [diff] [blame] | 2148 | MachineInstr *Result = |
| 2149 | XII.foldMemoryOperandImpl(*FuncInfo.MF, MI, OpNo, AddrOps, Size, Alignment); |
| 2150 | if (Result == 0) return false; |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 2151 | |
Chris Lattner | b99fdee | 2011-01-16 02:27:38 +0000 | [diff] [blame] | 2152 | FuncInfo.MBB->insert(FuncInfo.InsertPt, Result); |
Chris Lattner | beac75d | 2010-09-05 02:18:34 +0000 | [diff] [blame] | 2153 | MI->eraseFromParent(); |
| 2154 | return true; |
| 2155 | } |
| 2156 | |
| 2157 | |
Evan Cheng | c3f44b0 | 2008-09-03 00:03:49 +0000 | [diff] [blame] | 2158 | namespace llvm { |
Dan Gohman | a4160c3 | 2010-07-07 16:29:44 +0000 | [diff] [blame] | 2159 | llvm::FastISel *X86::createFastISel(FunctionLoweringInfo &funcInfo) { |
| 2160 | return new X86FastISel(funcInfo); |
Evan Cheng | c3f44b0 | 2008-09-03 00:03:49 +0000 | [diff] [blame] | 2161 | } |
Dan Gohman | 99b2182 | 2008-08-28 23:21:34 +0000 | [diff] [blame] | 2162 | } |