Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1 | //===- ARMInstrThumb.td - Thumb support for ARM ---------------------------===// |
| 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
Chris Lattner | 4ee451d | 2007-12-29 20:36:04 +0000 | [diff] [blame] | 5 | // This file is distributed under the University of Illinois Open Source |
| 6 | // License. See LICENSE.TXT for details. |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 7 | // |
| 8 | //===----------------------------------------------------------------------===// |
| 9 | // |
| 10 | // This file describes the Thumb instruction set. |
| 11 | // |
| 12 | //===----------------------------------------------------------------------===// |
| 13 | |
| 14 | //===----------------------------------------------------------------------===// |
| 15 | // Thumb specific DAG Nodes. |
| 16 | // |
| 17 | |
| 18 | def ARMtcall : SDNode<"ARMISD::tCALL", SDT_ARMcall, |
| 19 | [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>; |
| 20 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 21 | def imm_neg_XFORM : SDNodeXForm<imm, [{ |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 22 | return CurDAG->getTargetConstant(-(int)N->getZExtValue(), MVT::i32); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 23 | }]>; |
| 24 | def imm_comp_XFORM : SDNodeXForm<imm, [{ |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 25 | return CurDAG->getTargetConstant(~((uint32_t)N->getZExtValue()), MVT::i32); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 26 | }]>; |
| 27 | |
| 28 | |
| 29 | /// imm0_7 predicate - True if the 32-bit immediate is in the range [0,7]. |
| 30 | def imm0_7 : PatLeaf<(i32 imm), [{ |
Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 31 | return (uint32_t)N->getZExtValue() < 8; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 32 | }]>; |
| 33 | def imm0_7_neg : PatLeaf<(i32 imm), [{ |
Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 34 | return (uint32_t)-N->getZExtValue() < 8; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 35 | }], imm_neg_XFORM>; |
| 36 | |
| 37 | def imm0_255 : PatLeaf<(i32 imm), [{ |
Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 38 | return (uint32_t)N->getZExtValue() < 256; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 39 | }]>; |
| 40 | def imm0_255_comp : PatLeaf<(i32 imm), [{ |
Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 41 | return ~((uint32_t)N->getZExtValue()) < 256; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 42 | }]>; |
| 43 | |
| 44 | def imm8_255 : PatLeaf<(i32 imm), [{ |
Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 45 | return (uint32_t)N->getZExtValue() >= 8 && (uint32_t)N->getZExtValue() < 256; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 46 | }]>; |
| 47 | def imm8_255_neg : PatLeaf<(i32 imm), [{ |
Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 48 | unsigned Val = -N->getZExtValue(); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 49 | return Val >= 8 && Val < 256; |
| 50 | }], imm_neg_XFORM>; |
| 51 | |
| 52 | // Break imm's up into two pieces: an immediate + a left shift. |
| 53 | // This uses thumb_immshifted to match and thumb_immshifted_val and |
| 54 | // thumb_immshifted_shamt to get the val/shift pieces. |
| 55 | def thumb_immshifted : PatLeaf<(imm), [{ |
Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 56 | return ARM_AM::isThumbImmShiftedVal((unsigned)N->getZExtValue()); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 57 | }]>; |
| 58 | |
| 59 | def thumb_immshifted_val : SDNodeXForm<imm, [{ |
Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 60 | unsigned V = ARM_AM::getThumbImmNonShiftedVal((unsigned)N->getZExtValue()); |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 61 | return CurDAG->getTargetConstant(V, MVT::i32); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 62 | }]>; |
| 63 | |
| 64 | def thumb_immshifted_shamt : SDNodeXForm<imm, [{ |
Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 65 | unsigned V = ARM_AM::getThumbImmValShift((unsigned)N->getZExtValue()); |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 66 | return CurDAG->getTargetConstant(V, MVT::i32); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 67 | }]>; |
| 68 | |
Evan Cheng | 2ef9c8a | 2009-11-19 06:57:41 +0000 | [diff] [blame^] | 69 | // Scaled 4 immediate. |
| 70 | def t_imm_s4 : Operand<i32> { |
| 71 | let PrintMethod = "printThumbS4ImmOperand"; |
| 72 | } |
| 73 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 74 | // Define Thumb specific addressing modes. |
| 75 | |
| 76 | // t_addrmode_rr := reg + reg |
| 77 | // |
| 78 | def t_addrmode_rr : Operand<i32>, |
| 79 | ComplexPattern<i32, 2, "SelectThumbAddrModeRR", []> { |
| 80 | let PrintMethod = "printThumbAddrModeRROperand"; |
Jim Grosbach | 30eae3c | 2009-04-07 20:34:09 +0000 | [diff] [blame] | 81 | let MIOperandInfo = (ops tGPR:$base, tGPR:$offsreg); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 82 | } |
| 83 | |
Evan Cheng | c38f2bc | 2007-01-23 22:59:13 +0000 | [diff] [blame] | 84 | // t_addrmode_s4 := reg + reg |
| 85 | // reg + imm5 * 4 |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 86 | // |
Evan Cheng | c38f2bc | 2007-01-23 22:59:13 +0000 | [diff] [blame] | 87 | def t_addrmode_s4 : Operand<i32>, |
| 88 | ComplexPattern<i32, 3, "SelectThumbAddrModeS4", []> { |
| 89 | let PrintMethod = "printThumbAddrModeS4Operand"; |
Jim Grosbach | 30eae3c | 2009-04-07 20:34:09 +0000 | [diff] [blame] | 90 | let MIOperandInfo = (ops tGPR:$base, i32imm:$offsimm, tGPR:$offsreg); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 91 | } |
Evan Cheng | c38f2bc | 2007-01-23 22:59:13 +0000 | [diff] [blame] | 92 | |
| 93 | // t_addrmode_s2 := reg + reg |
| 94 | // reg + imm5 * 2 |
| 95 | // |
| 96 | def t_addrmode_s2 : Operand<i32>, |
| 97 | ComplexPattern<i32, 3, "SelectThumbAddrModeS2", []> { |
| 98 | let PrintMethod = "printThumbAddrModeS2Operand"; |
Jim Grosbach | 30eae3c | 2009-04-07 20:34:09 +0000 | [diff] [blame] | 99 | let MIOperandInfo = (ops tGPR:$base, i32imm:$offsimm, tGPR:$offsreg); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 100 | } |
Evan Cheng | c38f2bc | 2007-01-23 22:59:13 +0000 | [diff] [blame] | 101 | |
| 102 | // t_addrmode_s1 := reg + reg |
| 103 | // reg + imm5 |
| 104 | // |
| 105 | def t_addrmode_s1 : Operand<i32>, |
| 106 | ComplexPattern<i32, 3, "SelectThumbAddrModeS1", []> { |
| 107 | let PrintMethod = "printThumbAddrModeS1Operand"; |
Jim Grosbach | 30eae3c | 2009-04-07 20:34:09 +0000 | [diff] [blame] | 108 | let MIOperandInfo = (ops tGPR:$base, i32imm:$offsimm, tGPR:$offsreg); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 109 | } |
| 110 | |
| 111 | // t_addrmode_sp := sp + imm8 * 4 |
| 112 | // |
| 113 | def t_addrmode_sp : Operand<i32>, |
| 114 | ComplexPattern<i32, 2, "SelectThumbAddrModeSP", []> { |
| 115 | let PrintMethod = "printThumbAddrModeSPOperand"; |
Jim Grosbach | 30eae3c | 2009-04-07 20:34:09 +0000 | [diff] [blame] | 116 | let MIOperandInfo = (ops tGPR:$base, i32imm:$offsimm); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 117 | } |
| 118 | |
| 119 | //===----------------------------------------------------------------------===// |
| 120 | // Miscellaneous Instructions. |
| 121 | // |
| 122 | |
Evan Cheng | 071a279 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 123 | let Defs = [SP], Uses = [SP] in { |
Evan Cheng | 44bec52 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 124 | def tADJCALLSTACKUP : |
David Goodwin | 8b7d7ad | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 125 | PseudoInst<(outs), (ins i32imm:$amt1, i32imm:$amt2), NoItinerary, |
Bill Wendling | 0f8d9c0 | 2007-11-13 00:44:25 +0000 | [diff] [blame] | 126 | "@ tADJCALLSTACKUP $amt1", |
David Goodwin | f1daf7d | 2009-07-08 23:10:31 +0000 | [diff] [blame] | 127 | [(ARMcallseq_end imm:$amt1, imm:$amt2)]>, Requires<[IsThumb1Only]>; |
Evan Cheng | 44bec52 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 128 | |
Jim Grosbach | 0ede14f | 2009-03-27 23:06:27 +0000 | [diff] [blame] | 129 | def tADJCALLSTACKDOWN : |
David Goodwin | 8b7d7ad | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 130 | PseudoInst<(outs), (ins i32imm:$amt), NoItinerary, |
Evan Cheng | 44bec52 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 131 | "@ tADJCALLSTACKDOWN $amt", |
David Goodwin | f1daf7d | 2009-07-08 23:10:31 +0000 | [diff] [blame] | 132 | [(ARMcallseq_start imm:$amt)]>, Requires<[IsThumb1Only]>; |
Evan Cheng | 071a279 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 133 | } |
Evan Cheng | 44bec52 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 134 | |
Evan Cheng | 35d6c41 | 2009-08-04 23:47:55 +0000 | [diff] [blame] | 135 | // For both thumb1 and thumb2. |
Evan Cheng | eaa91b0 | 2007-06-19 01:26:51 +0000 | [diff] [blame] | 136 | let isNotDuplicable = 1 in |
David Goodwin | 5d598aa | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 137 | def tPICADD : TIt<(outs GPR:$dst), (ins GPR:$lhs, pclabel:$cp), IIC_iALUr, |
Evan Cheng | 699beba | 2009-10-27 00:08:59 +0000 | [diff] [blame] | 138 | "\n$cp:\n\tadd\t$dst, pc", |
Evan Cheng | 35d6c41 | 2009-08-04 23:47:55 +0000 | [diff] [blame] | 139 | [(set GPR:$dst, (ARMpic_add GPR:$lhs, imm:$cp))]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 140 | |
Evan Cheng | 7dcf4a8 | 2009-06-25 01:05:06 +0000 | [diff] [blame] | 141 | // PC relative add. |
Evan Cheng | 2ef9c8a | 2009-11-19 06:57:41 +0000 | [diff] [blame^] | 142 | def tADDrPCi : T1I<(outs tGPR:$dst), (ins t_imm_s4:$rhs), IIC_iALUi, |
| 143 | "add\t$dst, pc, $rhs", []>; |
Evan Cheng | 7dcf4a8 | 2009-06-25 01:05:06 +0000 | [diff] [blame] | 144 | |
| 145 | // ADD rd, sp, #imm8 |
Evan Cheng | 2ef9c8a | 2009-11-19 06:57:41 +0000 | [diff] [blame^] | 146 | def tADDrSPi : T1I<(outs tGPR:$dst), (ins GPR:$sp, t_imm_s4:$rhs), IIC_iALUi, |
| 147 | "add\t$dst, $sp, $rhs", []>; |
Evan Cheng | 7dcf4a8 | 2009-06-25 01:05:06 +0000 | [diff] [blame] | 148 | |
| 149 | // ADD sp, sp, #imm7 |
Evan Cheng | 2ef9c8a | 2009-11-19 06:57:41 +0000 | [diff] [blame^] | 150 | def tADDspi : TIt<(outs GPR:$dst), (ins GPR:$lhs, t_imm_s4:$rhs), IIC_iALUi, |
| 151 | "add\t$dst, $rhs", []>; |
Evan Cheng | 7dcf4a8 | 2009-06-25 01:05:06 +0000 | [diff] [blame] | 152 | |
Evan Cheng | 8619864 | 2009-08-07 00:34:42 +0000 | [diff] [blame] | 153 | // SUB sp, sp, #imm7 |
Evan Cheng | 2ef9c8a | 2009-11-19 06:57:41 +0000 | [diff] [blame^] | 154 | def tSUBspi : TIt<(outs GPR:$dst), (ins GPR:$lhs, t_imm_s4:$rhs), IIC_iALUi, |
| 155 | "sub\t$dst, $rhs", []>; |
Evan Cheng | 8619864 | 2009-08-07 00:34:42 +0000 | [diff] [blame] | 156 | |
Evan Cheng | b89030a | 2009-08-11 23:00:31 +0000 | [diff] [blame] | 157 | // ADD rm, sp |
David Goodwin | 5d598aa | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 158 | def tADDrSP : TIt<(outs GPR:$dst), (ins GPR:$lhs, GPR:$rhs), IIC_iALUr, |
Evan Cheng | 699beba | 2009-10-27 00:08:59 +0000 | [diff] [blame] | 159 | "add\t$dst, $rhs", []>; |
Evan Cheng | 8619864 | 2009-08-07 00:34:42 +0000 | [diff] [blame] | 160 | |
Evan Cheng | 7dcf4a8 | 2009-06-25 01:05:06 +0000 | [diff] [blame] | 161 | // ADD sp, rm |
David Goodwin | 5d598aa | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 162 | def tADDspr : TIt<(outs GPR:$dst), (ins GPR:$lhs, GPR:$rhs), IIC_iALUr, |
Evan Cheng | 699beba | 2009-10-27 00:08:59 +0000 | [diff] [blame] | 163 | "add\t$dst, $rhs", []>; |
Evan Cheng | 8619864 | 2009-08-07 00:34:42 +0000 | [diff] [blame] | 164 | |
| 165 | // Pseudo instruction that will expand into a tSUBspi + a copy. |
Dan Gohman | 533297b | 2009-10-29 18:10:34 +0000 | [diff] [blame] | 166 | let usesCustomInserter = 1 in { // Expanded after instruction selection. |
Evan Cheng | 2ef9c8a | 2009-11-19 06:57:41 +0000 | [diff] [blame^] | 167 | def tSUBspi_ : PseudoInst<(outs GPR:$dst), (ins GPR:$lhs, t_imm_s4:$rhs), |
| 168 | NoItinerary, "@ sub\t$dst, $rhs", []>; |
Evan Cheng | 8619864 | 2009-08-07 00:34:42 +0000 | [diff] [blame] | 169 | |
| 170 | def tADDspr_ : PseudoInst<(outs GPR:$dst), (ins GPR:$lhs, GPR:$rhs), |
Evan Cheng | 699beba | 2009-10-27 00:08:59 +0000 | [diff] [blame] | 171 | NoItinerary, "@ add\t$dst, $rhs", []>; |
Evan Cheng | 8619864 | 2009-08-07 00:34:42 +0000 | [diff] [blame] | 172 | |
| 173 | let Defs = [CPSR] in |
| 174 | def tANDsp : PseudoInst<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), |
Evan Cheng | 699beba | 2009-10-27 00:08:59 +0000 | [diff] [blame] | 175 | NoItinerary, "@ and\t$dst, $rhs", []>; |
Dan Gohman | 533297b | 2009-10-29 18:10:34 +0000 | [diff] [blame] | 176 | } // usesCustomInserter |
Evan Cheng | 7dcf4a8 | 2009-06-25 01:05:06 +0000 | [diff] [blame] | 177 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 178 | //===----------------------------------------------------------------------===// |
| 179 | // Control Flow Instructions. |
| 180 | // |
| 181 | |
Jim Grosbach | c732adf | 2009-09-30 01:35:11 +0000 | [diff] [blame] | 182 | let isReturn = 1, isTerminator = 1, isBarrier = 1 in { |
Evan Cheng | 699beba | 2009-10-27 00:08:59 +0000 | [diff] [blame] | 183 | def tBX_RET : TI<(outs), (ins), IIC_Br, "bx\tlr", [(ARMretflag)]>; |
Evan Cheng | 9d945f7 | 2007-02-01 01:49:46 +0000 | [diff] [blame] | 184 | // Alternative return instruction used by vararg functions. |
Evan Cheng | 699beba | 2009-10-27 00:08:59 +0000 | [diff] [blame] | 185 | def tBX_RET_vararg : TI<(outs), (ins tGPR:$target), IIC_Br, "bx\t$target", []>; |
Evan Cheng | 9d945f7 | 2007-02-01 01:49:46 +0000 | [diff] [blame] | 186 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 187 | |
Bob Wilson | 8d4de5a | 2009-10-28 18:26:41 +0000 | [diff] [blame] | 188 | // Indirect branches |
| 189 | let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in { |
Bob Wilson | af14e66 | 2009-11-03 06:29:56 +0000 | [diff] [blame] | 190 | def tBRIND : TI<(outs), (ins GPR:$dst), IIC_Br, "mov\tpc, $dst", |
Bob Wilson | 8d4de5a | 2009-10-28 18:26:41 +0000 | [diff] [blame] | 191 | [(brind GPR:$dst)]>; |
| 192 | } |
| 193 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 194 | // FIXME: remove when we have a way to marking a MI with these properties. |
Evan Cheng | 0d92f5f | 2009-10-01 08:22:27 +0000 | [diff] [blame] | 195 | let isReturn = 1, isTerminator = 1, isBarrier = 1, mayLoad = 1, |
| 196 | hasExtraDefRegAllocReq = 1 in |
Evan Cheng | d20d658 | 2009-10-01 01:33:39 +0000 | [diff] [blame] | 197 | def tPOP_RET : T1I<(outs), (ins pred:$p, reglist:$wb, variable_ops), IIC_Br, |
Evan Cheng | 699beba | 2009-10-27 00:08:59 +0000 | [diff] [blame] | 198 | "pop${p}\t$wb", []>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 199 | |
Jim Grosbach | 0ede14f | 2009-03-27 23:06:27 +0000 | [diff] [blame] | 200 | let isCall = 1, |
Evan Cheng | 756da12 | 2009-07-22 06:46:53 +0000 | [diff] [blame] | 201 | Defs = [R0, R1, R2, R3, R12, LR, |
| 202 | D0, D1, D2, D3, D4, D5, D6, D7, |
| 203 | D16, D17, D18, D19, D20, D21, D22, D23, |
David Goodwin | e8d82c0 | 2009-09-03 22:12:28 +0000 | [diff] [blame] | 204 | D24, D25, D26, D27, D28, D29, D30, D31, CPSR, FPSCR] in { |
Evan Cheng | b620724 | 2009-08-01 00:16:10 +0000 | [diff] [blame] | 205 | // Also used for Thumb2 |
David Goodwin | 8b7d7ad | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 206 | def tBL : TIx2<(outs), (ins i32imm:$func, variable_ops), IIC_Br, |
Evan Cheng | 699beba | 2009-10-27 00:08:59 +0000 | [diff] [blame] | 207 | "bl\t${func:call}", |
Evan Cheng | 20a2a0a | 2009-07-29 21:26:42 +0000 | [diff] [blame] | 208 | [(ARMtcall tglobaladdr:$func)]>, |
Evan Cheng | b620724 | 2009-08-01 00:16:10 +0000 | [diff] [blame] | 209 | Requires<[IsThumb, IsNotDarwin]>; |
Evan Cheng | 20a2a0a | 2009-07-29 21:26:42 +0000 | [diff] [blame] | 210 | |
Evan Cheng | b620724 | 2009-08-01 00:16:10 +0000 | [diff] [blame] | 211 | // ARMv5T and above, also used for Thumb2 |
David Goodwin | 8b7d7ad | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 212 | def tBLXi : TIx2<(outs), (ins i32imm:$func, variable_ops), IIC_Br, |
Evan Cheng | 699beba | 2009-10-27 00:08:59 +0000 | [diff] [blame] | 213 | "blx\t${func:call}", |
Evan Cheng | 20a2a0a | 2009-07-29 21:26:42 +0000 | [diff] [blame] | 214 | [(ARMcall tglobaladdr:$func)]>, |
Evan Cheng | b620724 | 2009-08-01 00:16:10 +0000 | [diff] [blame] | 215 | Requires<[IsThumb, HasV5T, IsNotDarwin]>; |
Evan Cheng | 20a2a0a | 2009-07-29 21:26:42 +0000 | [diff] [blame] | 216 | |
Evan Cheng | b620724 | 2009-08-01 00:16:10 +0000 | [diff] [blame] | 217 | // Also used for Thumb2 |
David Goodwin | 8b7d7ad | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 218 | def tBLXr : TI<(outs), (ins GPR:$func, variable_ops), IIC_Br, |
Evan Cheng | 699beba | 2009-10-27 00:08:59 +0000 | [diff] [blame] | 219 | "blx\t$func", |
Evan Cheng | b620724 | 2009-08-01 00:16:10 +0000 | [diff] [blame] | 220 | [(ARMtcall GPR:$func)]>, |
| 221 | Requires<[IsThumb, HasV5T, IsNotDarwin]>; |
Evan Cheng | 20a2a0a | 2009-07-29 21:26:42 +0000 | [diff] [blame] | 222 | |
Lauro Ramos Venancio | b8a93a4 | 2007-03-27 16:19:21 +0000 | [diff] [blame] | 223 | // ARMv4T |
David Goodwin | 8b7d7ad | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 224 | def tBX : TIx2<(outs), (ins tGPR:$func, variable_ops), IIC_Br, |
Evan Cheng | 699beba | 2009-10-27 00:08:59 +0000 | [diff] [blame] | 225 | "mov\tlr, pc\n\tbx\t$func", |
Evan Cheng | 20a2a0a | 2009-07-29 21:26:42 +0000 | [diff] [blame] | 226 | [(ARMcall_nolink tGPR:$func)]>, |
| 227 | Requires<[IsThumb1Only, IsNotDarwin]>; |
| 228 | } |
| 229 | |
| 230 | // On Darwin R9 is call-clobbered. |
| 231 | let isCall = 1, |
| 232 | Defs = [R0, R1, R2, R3, R9, R12, LR, |
| 233 | D0, D1, D2, D3, D4, D5, D6, D7, |
| 234 | D16, D17, D18, D19, D20, D21, D22, D23, |
David Goodwin | e8d82c0 | 2009-09-03 22:12:28 +0000 | [diff] [blame] | 235 | D24, D25, D26, D27, D28, D29, D30, D31, CPSR, FPSCR] in { |
Evan Cheng | b620724 | 2009-08-01 00:16:10 +0000 | [diff] [blame] | 236 | // Also used for Thumb2 |
David Goodwin | 8b7d7ad | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 237 | def tBLr9 : TIx2<(outs), (ins i32imm:$func, variable_ops), IIC_Br, |
Evan Cheng | 699beba | 2009-10-27 00:08:59 +0000 | [diff] [blame] | 238 | "bl\t${func:call}", |
Evan Cheng | 20a2a0a | 2009-07-29 21:26:42 +0000 | [diff] [blame] | 239 | [(ARMtcall tglobaladdr:$func)]>, |
Evan Cheng | b620724 | 2009-08-01 00:16:10 +0000 | [diff] [blame] | 240 | Requires<[IsThumb, IsDarwin]>; |
Evan Cheng | 20a2a0a | 2009-07-29 21:26:42 +0000 | [diff] [blame] | 241 | |
Evan Cheng | b620724 | 2009-08-01 00:16:10 +0000 | [diff] [blame] | 242 | // ARMv5T and above, also used for Thumb2 |
David Goodwin | 8b7d7ad | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 243 | def tBLXi_r9 : TIx2<(outs), (ins i32imm:$func, variable_ops), IIC_Br, |
Evan Cheng | 699beba | 2009-10-27 00:08:59 +0000 | [diff] [blame] | 244 | "blx\t${func:call}", |
Evan Cheng | 20a2a0a | 2009-07-29 21:26:42 +0000 | [diff] [blame] | 245 | [(ARMcall tglobaladdr:$func)]>, |
Evan Cheng | b620724 | 2009-08-01 00:16:10 +0000 | [diff] [blame] | 246 | Requires<[IsThumb, HasV5T, IsDarwin]>; |
Evan Cheng | 20a2a0a | 2009-07-29 21:26:42 +0000 | [diff] [blame] | 247 | |
Evan Cheng | b620724 | 2009-08-01 00:16:10 +0000 | [diff] [blame] | 248 | // Also used for Thumb2 |
David Goodwin | 8b7d7ad | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 249 | def tBLXr_r9 : TI<(outs), (ins GPR:$func, variable_ops), IIC_Br, |
Evan Cheng | 699beba | 2009-10-27 00:08:59 +0000 | [diff] [blame] | 250 | "blx\t$func", |
Evan Cheng | b620724 | 2009-08-01 00:16:10 +0000 | [diff] [blame] | 251 | [(ARMtcall GPR:$func)]>, |
| 252 | Requires<[IsThumb, HasV5T, IsDarwin]>; |
Evan Cheng | 20a2a0a | 2009-07-29 21:26:42 +0000 | [diff] [blame] | 253 | |
| 254 | // ARMv4T |
David Goodwin | 8b7d7ad | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 255 | def tBXr9 : TIx2<(outs), (ins tGPR:$func, variable_ops), IIC_Br, |
Evan Cheng | 699beba | 2009-10-27 00:08:59 +0000 | [diff] [blame] | 256 | "mov\tlr, pc\n\tbx\t$func", |
Evan Cheng | 20a2a0a | 2009-07-29 21:26:42 +0000 | [diff] [blame] | 257 | [(ARMcall_nolink tGPR:$func)]>, |
| 258 | Requires<[IsThumb1Only, IsDarwin]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 259 | } |
| 260 | |
Evan Cheng | ffbacca | 2007-07-21 00:34:19 +0000 | [diff] [blame] | 261 | let isBranch = 1, isTerminator = 1 in { |
Evan Cheng | 3f8602c | 2007-05-16 21:53:43 +0000 | [diff] [blame] | 262 | let isBarrier = 1 in { |
| 263 | let isPredicable = 1 in |
David Goodwin | 8b7d7ad | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 264 | def tB : T1I<(outs), (ins brtarget:$target), IIC_Br, |
Evan Cheng | 699beba | 2009-10-27 00:08:59 +0000 | [diff] [blame] | 265 | "b\t$target", [(br bb:$target)]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 266 | |
Evan Cheng | 225dfe9 | 2007-01-30 01:13:37 +0000 | [diff] [blame] | 267 | // Far jump |
Evan Cheng | 53c67c0 | 2009-08-07 05:45:07 +0000 | [diff] [blame] | 268 | let Defs = [LR] in |
David Goodwin | 8b7d7ad | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 269 | def tBfar : TIx2<(outs), (ins brtarget:$target), IIC_Br, |
Evan Cheng | 699beba | 2009-10-27 00:08:59 +0000 | [diff] [blame] | 270 | "bl\t$target\t@ far jump",[]>; |
Evan Cheng | 225dfe9 | 2007-01-30 01:13:37 +0000 | [diff] [blame] | 271 | |
David Goodwin | 5e47a9a | 2009-06-30 18:04:13 +0000 | [diff] [blame] | 272 | def tBR_JTr : T1JTI<(outs), |
| 273 | (ins tGPR:$target, jtblock_operand:$jt, i32imm:$id), |
Evan Cheng | 699beba | 2009-10-27 00:08:59 +0000 | [diff] [blame] | 274 | IIC_Br, "mov\tpc, $target\n\t.align\t2\n$jt", |
David Goodwin | 5e47a9a | 2009-06-30 18:04:13 +0000 | [diff] [blame] | 275 | [(ARMbrjt tGPR:$target, tjumptable:$jt, imm:$id)]>; |
Evan Cheng | 3f8602c | 2007-05-16 21:53:43 +0000 | [diff] [blame] | 276 | } |
Evan Cheng | d85ac4d | 2007-01-27 02:29:45 +0000 | [diff] [blame] | 277 | } |
| 278 | |
Evan Cheng | c85e832 | 2007-07-05 07:13:32 +0000 | [diff] [blame] | 279 | // FIXME: should be able to write a pattern for ARMBrcond, but can't use |
Jim Grosbach | 0ede14f | 2009-03-27 23:06:27 +0000 | [diff] [blame] | 280 | // a two-value operand where a dag node expects two operands. :( |
Evan Cheng | ffbacca | 2007-07-21 00:34:19 +0000 | [diff] [blame] | 281 | let isBranch = 1, isTerminator = 1 in |
David Goodwin | 8b7d7ad | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 282 | def tBcc : T1I<(outs), (ins brtarget:$target, pred:$cc), IIC_Br, |
Evan Cheng | 699beba | 2009-10-27 00:08:59 +0000 | [diff] [blame] | 283 | "b$cc\t$target", |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 284 | [/*(ARMbrcond bb:$target, imm:$cc)*/]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 285 | |
Evan Cheng | de17fb6 | 2009-10-31 23:46:45 +0000 | [diff] [blame] | 286 | // Compare and branch on zero / non-zero |
| 287 | let isBranch = 1, isTerminator = 1 in { |
| 288 | def tCBZ : T1I<(outs), (ins tGPR:$cmp, brtarget:$target), IIC_Br, |
| 289 | "cbz\t$cmp, $target", []>; |
| 290 | |
| 291 | def tCBNZ : T1I<(outs), (ins tGPR:$cmp, brtarget:$target), IIC_Br, |
| 292 | "cbnz\t$cmp, $target", []>; |
| 293 | } |
| 294 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 295 | //===----------------------------------------------------------------------===// |
| 296 | // Load Store Instructions. |
| 297 | // |
| 298 | |
Dan Gohman | 15511cf | 2008-12-03 18:15:48 +0000 | [diff] [blame] | 299 | let canFoldAsLoad = 1 in |
David Goodwin | 5d598aa | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 300 | def tLDR : T1pI4<(outs tGPR:$dst), (ins t_addrmode_s4:$addr), IIC_iLoadr, |
Evan Cheng | 699beba | 2009-10-27 00:08:59 +0000 | [diff] [blame] | 301 | "ldr", "\t$dst, $addr", |
Jim Grosbach | 30eae3c | 2009-04-07 20:34:09 +0000 | [diff] [blame] | 302 | [(set tGPR:$dst, (load t_addrmode_s4:$addr))]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 303 | |
David Goodwin | 5d598aa | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 304 | def tLDRB : T1pI1<(outs tGPR:$dst), (ins t_addrmode_s1:$addr), IIC_iLoadr, |
Evan Cheng | 699beba | 2009-10-27 00:08:59 +0000 | [diff] [blame] | 305 | "ldrb", "\t$dst, $addr", |
Jim Grosbach | 30eae3c | 2009-04-07 20:34:09 +0000 | [diff] [blame] | 306 | [(set tGPR:$dst, (zextloadi8 t_addrmode_s1:$addr))]>; |
Evan Cheng | c38f2bc | 2007-01-23 22:59:13 +0000 | [diff] [blame] | 307 | |
David Goodwin | 5d598aa | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 308 | def tLDRH : T1pI2<(outs tGPR:$dst), (ins t_addrmode_s2:$addr), IIC_iLoadr, |
Evan Cheng | 699beba | 2009-10-27 00:08:59 +0000 | [diff] [blame] | 309 | "ldrh", "\t$dst, $addr", |
Jim Grosbach | 30eae3c | 2009-04-07 20:34:09 +0000 | [diff] [blame] | 310 | [(set tGPR:$dst, (zextloadi16 t_addrmode_s2:$addr))]>; |
Evan Cheng | c38f2bc | 2007-01-23 22:59:13 +0000 | [diff] [blame] | 311 | |
Evan Cheng | 2f297df | 2009-07-11 07:08:13 +0000 | [diff] [blame] | 312 | let AddedComplexity = 10 in |
David Goodwin | 5d598aa | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 313 | def tLDRSB : T1pI1<(outs tGPR:$dst), (ins t_addrmode_rr:$addr), IIC_iLoadr, |
Evan Cheng | 699beba | 2009-10-27 00:08:59 +0000 | [diff] [blame] | 314 | "ldrsb", "\t$dst, $addr", |
Jim Grosbach | 30eae3c | 2009-04-07 20:34:09 +0000 | [diff] [blame] | 315 | [(set tGPR:$dst, (sextloadi8 t_addrmode_rr:$addr))]>; |
Evan Cheng | c38f2bc | 2007-01-23 22:59:13 +0000 | [diff] [blame] | 316 | |
Evan Cheng | 2f297df | 2009-07-11 07:08:13 +0000 | [diff] [blame] | 317 | let AddedComplexity = 10 in |
David Goodwin | 5d598aa | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 318 | def tLDRSH : T1pI2<(outs tGPR:$dst), (ins t_addrmode_rr:$addr), IIC_iLoadr, |
Evan Cheng | 699beba | 2009-10-27 00:08:59 +0000 | [diff] [blame] | 319 | "ldrsh", "\t$dst, $addr", |
Jim Grosbach | 30eae3c | 2009-04-07 20:34:09 +0000 | [diff] [blame] | 320 | [(set tGPR:$dst, (sextloadi16 t_addrmode_rr:$addr))]>; |
Evan Cheng | c38f2bc | 2007-01-23 22:59:13 +0000 | [diff] [blame] | 321 | |
Dan Gohman | 15511cf | 2008-12-03 18:15:48 +0000 | [diff] [blame] | 322 | let canFoldAsLoad = 1 in |
David Goodwin | 5d598aa | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 323 | def tLDRspi : T1pIs<(outs tGPR:$dst), (ins t_addrmode_sp:$addr), IIC_iLoadi, |
Evan Cheng | 699beba | 2009-10-27 00:08:59 +0000 | [diff] [blame] | 324 | "ldr", "\t$dst, $addr", |
Jim Grosbach | 30eae3c | 2009-04-07 20:34:09 +0000 | [diff] [blame] | 325 | [(set tGPR:$dst, (load t_addrmode_sp:$addr))]>; |
Evan Cheng | 012f2d9 | 2007-01-24 08:53:17 +0000 | [diff] [blame] | 326 | |
Evan Cheng | 8e59ea9 | 2007-02-07 00:06:56 +0000 | [diff] [blame] | 327 | // Special instruction for restore. It cannot clobber condition register |
| 328 | // when it's expanded by eliminateCallFramePseudoInstr(). |
Dan Gohman | 15511cf | 2008-12-03 18:15:48 +0000 | [diff] [blame] | 329 | let canFoldAsLoad = 1, mayLoad = 1 in |
David Goodwin | 5d598aa | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 330 | def tRestore : T1pIs<(outs tGPR:$dst), (ins t_addrmode_sp:$addr), IIC_iLoadi, |
Evan Cheng | 699beba | 2009-10-27 00:08:59 +0000 | [diff] [blame] | 331 | "ldr", "\t$dst, $addr", []>; |
Evan Cheng | 8e59ea9 | 2007-02-07 00:06:56 +0000 | [diff] [blame] | 332 | |
Evan Cheng | 012f2d9 | 2007-01-24 08:53:17 +0000 | [diff] [blame] | 333 | // Load tconstpool |
Evan Cheng | 7883fa9 | 2009-11-04 00:00:39 +0000 | [diff] [blame] | 334 | // FIXME: Use ldr.n to work around a Darwin assembler bug. |
Dan Gohman | 15511cf | 2008-12-03 18:15:48 +0000 | [diff] [blame] | 335 | let canFoldAsLoad = 1 in |
David Goodwin | 5d598aa | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 336 | def tLDRpci : T1pIs<(outs tGPR:$dst), (ins i32imm:$addr), IIC_iLoadi, |
Evan Cheng | b9f51cb | 2009-11-04 07:38:48 +0000 | [diff] [blame] | 337 | "ldr", ".n\t$dst, $addr", |
Jim Grosbach | 30eae3c | 2009-04-07 20:34:09 +0000 | [diff] [blame] | 338 | [(set tGPR:$dst, (load (ARMWrapper tconstpool:$addr)))]>; |
Evan Cheng | fa775d0 | 2007-03-19 07:20:03 +0000 | [diff] [blame] | 339 | |
| 340 | // Special LDR for loads from non-pc-relative constpools. |
Dan Gohman | 15511cf | 2008-12-03 18:15:48 +0000 | [diff] [blame] | 341 | let canFoldAsLoad = 1, mayLoad = 1, isReMaterializable = 1 in |
David Goodwin | 5d598aa | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 342 | def tLDRcp : T1pIs<(outs tGPR:$dst), (ins i32imm:$addr), IIC_iLoadi, |
Evan Cheng | 699beba | 2009-10-27 00:08:59 +0000 | [diff] [blame] | 343 | "ldr", "\t$dst, $addr", []>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 344 | |
David Goodwin | 5d598aa | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 345 | def tSTR : T1pI4<(outs), (ins tGPR:$src, t_addrmode_s4:$addr), IIC_iStorer, |
Evan Cheng | 699beba | 2009-10-27 00:08:59 +0000 | [diff] [blame] | 346 | "str", "\t$src, $addr", |
Jim Grosbach | 30eae3c | 2009-04-07 20:34:09 +0000 | [diff] [blame] | 347 | [(store tGPR:$src, t_addrmode_s4:$addr)]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 348 | |
David Goodwin | 5d598aa | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 349 | def tSTRB : T1pI1<(outs), (ins tGPR:$src, t_addrmode_s1:$addr), IIC_iStorer, |
Evan Cheng | 699beba | 2009-10-27 00:08:59 +0000 | [diff] [blame] | 350 | "strb", "\t$src, $addr", |
Jim Grosbach | 30eae3c | 2009-04-07 20:34:09 +0000 | [diff] [blame] | 351 | [(truncstorei8 tGPR:$src, t_addrmode_s1:$addr)]>; |
Evan Cheng | c38f2bc | 2007-01-23 22:59:13 +0000 | [diff] [blame] | 352 | |
David Goodwin | 5d598aa | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 353 | def tSTRH : T1pI2<(outs), (ins tGPR:$src, t_addrmode_s2:$addr), IIC_iStorer, |
Evan Cheng | 699beba | 2009-10-27 00:08:59 +0000 | [diff] [blame] | 354 | "strh", "\t$src, $addr", |
Jim Grosbach | 30eae3c | 2009-04-07 20:34:09 +0000 | [diff] [blame] | 355 | [(truncstorei16 tGPR:$src, t_addrmode_s2:$addr)]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 356 | |
David Goodwin | 5d598aa | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 357 | def tSTRspi : T1pIs<(outs), (ins tGPR:$src, t_addrmode_sp:$addr), IIC_iStorei, |
Evan Cheng | 699beba | 2009-10-27 00:08:59 +0000 | [diff] [blame] | 358 | "str", "\t$src, $addr", |
Jim Grosbach | 30eae3c | 2009-04-07 20:34:09 +0000 | [diff] [blame] | 359 | [(store tGPR:$src, t_addrmode_sp:$addr)]>; |
Evan Cheng | 8e59ea9 | 2007-02-07 00:06:56 +0000 | [diff] [blame] | 360 | |
Chris Lattner | 2e48a70 | 2008-01-06 08:36:04 +0000 | [diff] [blame] | 361 | let mayStore = 1 in { |
Evan Cheng | 8e59ea9 | 2007-02-07 00:06:56 +0000 | [diff] [blame] | 362 | // Special instruction for spill. It cannot clobber condition register |
| 363 | // when it's expanded by eliminateCallFramePseudoInstr(). |
David Goodwin | 5d598aa | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 364 | def tSpill : T1pIs<(outs), (ins tGPR:$src, t_addrmode_sp:$addr), IIC_iStorei, |
Evan Cheng | 699beba | 2009-10-27 00:08:59 +0000 | [diff] [blame] | 365 | "str", "\t$src, $addr", []>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 366 | } |
| 367 | |
| 368 | //===----------------------------------------------------------------------===// |
| 369 | // Load / store multiple Instructions. |
| 370 | // |
| 371 | |
Evan Cheng | 4b322e5 | 2009-08-11 21:11:32 +0000 | [diff] [blame] | 372 | // These requires base address to be written back or one of the loaded regs. |
Evan Cheng | 0d92f5f | 2009-10-01 08:22:27 +0000 | [diff] [blame] | 373 | let mayLoad = 1, hasExtraDefRegAllocReq = 1 in |
Evan Cheng | 4b322e5 | 2009-08-11 21:11:32 +0000 | [diff] [blame] | 374 | def tLDM : T1I<(outs), |
Evan Cheng | d20d658 | 2009-10-01 01:33:39 +0000 | [diff] [blame] | 375 | (ins addrmode4:$addr, pred:$p, reglist:$wb, variable_ops), |
David Goodwin | 5d598aa | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 376 | IIC_iLoadm, |
Evan Cheng | 699beba | 2009-10-27 00:08:59 +0000 | [diff] [blame] | 377 | "ldm${addr:submode}${p}\t$addr, $wb", []>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 378 | |
Evan Cheng | 0d92f5f | 2009-10-01 08:22:27 +0000 | [diff] [blame] | 379 | let mayStore = 1, hasExtraSrcRegAllocReq = 1 in |
Evan Cheng | 4b322e5 | 2009-08-11 21:11:32 +0000 | [diff] [blame] | 380 | def tSTM : T1I<(outs), |
Evan Cheng | d20d658 | 2009-10-01 01:33:39 +0000 | [diff] [blame] | 381 | (ins addrmode4:$addr, pred:$p, reglist:$wb, variable_ops), |
David Goodwin | 5d598aa | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 382 | IIC_iStorem, |
Evan Cheng | 699beba | 2009-10-27 00:08:59 +0000 | [diff] [blame] | 383 | "stm${addr:submode}${p}\t$addr, $wb", []>; |
Evan Cheng | 4b322e5 | 2009-08-11 21:11:32 +0000 | [diff] [blame] | 384 | |
Evan Cheng | 0d92f5f | 2009-10-01 08:22:27 +0000 | [diff] [blame] | 385 | let mayLoad = 1, Uses = [SP], Defs = [SP], hasExtraDefRegAllocReq = 1 in |
Evan Cheng | d20d658 | 2009-10-01 01:33:39 +0000 | [diff] [blame] | 386 | def tPOP : T1I<(outs), (ins pred:$p, reglist:$wb, variable_ops), IIC_Br, |
Evan Cheng | 699beba | 2009-10-27 00:08:59 +0000 | [diff] [blame] | 387 | "pop${p}\t$wb", []>; |
Evan Cheng | 4b322e5 | 2009-08-11 21:11:32 +0000 | [diff] [blame] | 388 | |
Evan Cheng | 0d92f5f | 2009-10-01 08:22:27 +0000 | [diff] [blame] | 389 | let mayStore = 1, Uses = [SP], Defs = [SP], hasExtraSrcRegAllocReq = 1 in |
Evan Cheng | d20d658 | 2009-10-01 01:33:39 +0000 | [diff] [blame] | 390 | def tPUSH : T1I<(outs), (ins pred:$p, reglist:$wb, variable_ops), IIC_Br, |
Evan Cheng | 699beba | 2009-10-27 00:08:59 +0000 | [diff] [blame] | 391 | "push${p}\t$wb", []>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 392 | |
| 393 | //===----------------------------------------------------------------------===// |
| 394 | // Arithmetic Instructions. |
| 395 | // |
| 396 | |
David Goodwin | c9ee118 | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 397 | // Add with carry register |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 398 | let isCommutable = 1, Uses = [CPSR] in |
David Goodwin | 5d598aa | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 399 | def tADC : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), IIC_iALUr, |
Evan Cheng | 699beba | 2009-10-27 00:08:59 +0000 | [diff] [blame] | 400 | "adc", "\t$dst, $rhs", |
Evan Cheng | 892837a | 2009-07-10 02:09:04 +0000 | [diff] [blame] | 401 | [(set tGPR:$dst, (adde tGPR:$lhs, tGPR:$rhs))]>; |
Evan Cheng | 53d7dba | 2007-01-27 00:07:15 +0000 | [diff] [blame] | 402 | |
David Goodwin | c9ee118 | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 403 | // Add immediate |
David Goodwin | 5d598aa | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 404 | def tADDi3 : T1sI<(outs tGPR:$dst), (ins tGPR:$lhs, i32imm:$rhs), IIC_iALUi, |
Evan Cheng | 699beba | 2009-10-27 00:08:59 +0000 | [diff] [blame] | 405 | "add", "\t$dst, $lhs, $rhs", |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 406 | [(set tGPR:$dst, (add tGPR:$lhs, imm0_7:$rhs))]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 407 | |
David Goodwin | 5d598aa | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 408 | def tADDi8 : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, i32imm:$rhs), IIC_iALUi, |
Evan Cheng | 699beba | 2009-10-27 00:08:59 +0000 | [diff] [blame] | 409 | "add", "\t$dst, $rhs", |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 410 | [(set tGPR:$dst, (add tGPR:$lhs, imm8_255:$rhs))]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 411 | |
David Goodwin | c9ee118 | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 412 | // Add register |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 413 | let isCommutable = 1 in |
David Goodwin | 5d598aa | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 414 | def tADDrr : T1sI<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), IIC_iALUr, |
Evan Cheng | 699beba | 2009-10-27 00:08:59 +0000 | [diff] [blame] | 415 | "add", "\t$dst, $lhs, $rhs", |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 416 | [(set tGPR:$dst, (add tGPR:$lhs, tGPR:$rhs))]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 417 | |
Evan Cheng | cd799b9 | 2009-06-12 20:46:18 +0000 | [diff] [blame] | 418 | let neverHasSideEffects = 1 in |
David Goodwin | 5d598aa | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 419 | def tADDhirr : T1pIt<(outs GPR:$dst), (ins GPR:$lhs, GPR:$rhs), IIC_iALUr, |
Evan Cheng | 699beba | 2009-10-27 00:08:59 +0000 | [diff] [blame] | 420 | "add", "\t$dst, $rhs", []>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 421 | |
David Goodwin | c9ee118 | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 422 | // And register |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 423 | let isCommutable = 1 in |
David Goodwin | 5d598aa | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 424 | def tAND : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), IIC_iALUr, |
Evan Cheng | 699beba | 2009-10-27 00:08:59 +0000 | [diff] [blame] | 425 | "and", "\t$dst, $rhs", |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 426 | [(set tGPR:$dst, (and tGPR:$lhs, tGPR:$rhs))]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 427 | |
David Goodwin | c9ee118 | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 428 | // ASR immediate |
David Goodwin | 5d598aa | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 429 | def tASRri : T1sI<(outs tGPR:$dst), (ins tGPR:$lhs, i32imm:$rhs), IIC_iMOVsi, |
Evan Cheng | 699beba | 2009-10-27 00:08:59 +0000 | [diff] [blame] | 430 | "asr", "\t$dst, $lhs, $rhs", |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 431 | [(set tGPR:$dst, (sra tGPR:$lhs, (i32 imm:$rhs)))]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 432 | |
David Goodwin | c9ee118 | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 433 | // ASR register |
David Goodwin | 5d598aa | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 434 | def tASRrr : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), IIC_iMOVsr, |
Evan Cheng | 699beba | 2009-10-27 00:08:59 +0000 | [diff] [blame] | 435 | "asr", "\t$dst, $rhs", |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 436 | [(set tGPR:$dst, (sra tGPR:$lhs, tGPR:$rhs))]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 437 | |
David Goodwin | c9ee118 | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 438 | // BIC register |
David Goodwin | 5d598aa | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 439 | def tBIC : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), IIC_iALUr, |
Evan Cheng | 699beba | 2009-10-27 00:08:59 +0000 | [diff] [blame] | 440 | "bic", "\t$dst, $rhs", |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 441 | [(set tGPR:$dst, (and tGPR:$lhs, (not tGPR:$rhs)))]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 442 | |
David Goodwin | c9ee118 | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 443 | // CMN register |
| 444 | let Defs = [CPSR] in { |
David Goodwin | 5d598aa | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 445 | def tCMN : T1pI<(outs), (ins tGPR:$lhs, tGPR:$rhs), IIC_iCMPr, |
Evan Cheng | 699beba | 2009-10-27 00:08:59 +0000 | [diff] [blame] | 446 | "cmn", "\t$lhs, $rhs", |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 447 | [(ARMcmp tGPR:$lhs, (ineg tGPR:$rhs))]>; |
David Goodwin | 5d598aa | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 448 | def tCMNZ : T1pI<(outs), (ins tGPR:$lhs, tGPR:$rhs), IIC_iCMPr, |
Evan Cheng | 699beba | 2009-10-27 00:08:59 +0000 | [diff] [blame] | 449 | "cmn", "\t$lhs, $rhs", |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 450 | [(ARMcmpZ tGPR:$lhs, (ineg tGPR:$rhs))]>; |
David Goodwin | c9ee118 | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 451 | } |
Lauro Ramos Venancio | 9996663 | 2007-04-02 01:30:03 +0000 | [diff] [blame] | 452 | |
David Goodwin | c9ee118 | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 453 | // CMP immediate |
| 454 | let Defs = [CPSR] in { |
David Goodwin | 5d598aa | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 455 | def tCMPi8 : T1pI<(outs), (ins tGPR:$lhs, i32imm:$rhs), IIC_iCMPi, |
Evan Cheng | 699beba | 2009-10-27 00:08:59 +0000 | [diff] [blame] | 456 | "cmp", "\t$lhs, $rhs", |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 457 | [(ARMcmp tGPR:$lhs, imm0_255:$rhs)]>; |
David Goodwin | 5d598aa | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 458 | def tCMPzi8 : T1pI<(outs), (ins tGPR:$lhs, i32imm:$rhs), IIC_iCMPi, |
Evan Cheng | 699beba | 2009-10-27 00:08:59 +0000 | [diff] [blame] | 459 | "cmp", "\t$lhs, $rhs", |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 460 | [(ARMcmpZ tGPR:$lhs, imm0_255:$rhs)]>; |
Lauro Ramos Venancio | 9996663 | 2007-04-02 01:30:03 +0000 | [diff] [blame] | 461 | |
David Goodwin | c9ee118 | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 462 | } |
| 463 | |
| 464 | // CMP register |
| 465 | let Defs = [CPSR] in { |
David Goodwin | 5d598aa | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 466 | def tCMPr : T1pI<(outs), (ins tGPR:$lhs, tGPR:$rhs), IIC_iCMPr, |
Evan Cheng | 699beba | 2009-10-27 00:08:59 +0000 | [diff] [blame] | 467 | "cmp", "\t$lhs, $rhs", |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 468 | [(ARMcmp tGPR:$lhs, tGPR:$rhs)]>; |
David Goodwin | 5d598aa | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 469 | def tCMPzr : T1pI<(outs), (ins tGPR:$lhs, tGPR:$rhs), IIC_iCMPr, |
Evan Cheng | 699beba | 2009-10-27 00:08:59 +0000 | [diff] [blame] | 470 | "cmp", "\t$lhs, $rhs", |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 471 | [(ARMcmpZ tGPR:$lhs, tGPR:$rhs)]>; |
| 472 | |
David Goodwin | 5d598aa | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 473 | def tCMPhir : T1pI<(outs), (ins GPR:$lhs, GPR:$rhs), IIC_iCMPr, |
Evan Cheng | 699beba | 2009-10-27 00:08:59 +0000 | [diff] [blame] | 474 | "cmp", "\t$lhs, $rhs", []>; |
David Goodwin | 5d598aa | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 475 | def tCMPzhir : T1pI<(outs), (ins GPR:$lhs, GPR:$rhs), IIC_iCMPr, |
Evan Cheng | 699beba | 2009-10-27 00:08:59 +0000 | [diff] [blame] | 476 | "cmp", "\t$lhs, $rhs", []>; |
David Goodwin | c9ee118 | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 477 | } |
Lauro Ramos Venancio | 9996663 | 2007-04-02 01:30:03 +0000 | [diff] [blame] | 478 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 479 | |
David Goodwin | c9ee118 | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 480 | // XOR register |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 481 | let isCommutable = 1 in |
David Goodwin | 5d598aa | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 482 | def tEOR : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), IIC_iALUr, |
Evan Cheng | 699beba | 2009-10-27 00:08:59 +0000 | [diff] [blame] | 483 | "eor", "\t$dst, $rhs", |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 484 | [(set tGPR:$dst, (xor tGPR:$lhs, tGPR:$rhs))]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 485 | |
David Goodwin | c9ee118 | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 486 | // LSL immediate |
David Goodwin | 5d598aa | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 487 | def tLSLri : T1sI<(outs tGPR:$dst), (ins tGPR:$lhs, i32imm:$rhs), IIC_iMOVsi, |
Evan Cheng | 699beba | 2009-10-27 00:08:59 +0000 | [diff] [blame] | 488 | "lsl", "\t$dst, $lhs, $rhs", |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 489 | [(set tGPR:$dst, (shl tGPR:$lhs, (i32 imm:$rhs)))]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 490 | |
David Goodwin | c9ee118 | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 491 | // LSL register |
David Goodwin | 5d598aa | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 492 | def tLSLrr : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), IIC_iMOVsr, |
Evan Cheng | 699beba | 2009-10-27 00:08:59 +0000 | [diff] [blame] | 493 | "lsl", "\t$dst, $rhs", |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 494 | [(set tGPR:$dst, (shl tGPR:$lhs, tGPR:$rhs))]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 495 | |
David Goodwin | c9ee118 | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 496 | // LSR immediate |
David Goodwin | 5d598aa | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 497 | def tLSRri : T1sI<(outs tGPR:$dst), (ins tGPR:$lhs, i32imm:$rhs), IIC_iMOVsi, |
Evan Cheng | 699beba | 2009-10-27 00:08:59 +0000 | [diff] [blame] | 498 | "lsr", "\t$dst, $lhs, $rhs", |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 499 | [(set tGPR:$dst, (srl tGPR:$lhs, (i32 imm:$rhs)))]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 500 | |
David Goodwin | c9ee118 | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 501 | // LSR register |
David Goodwin | 5d598aa | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 502 | def tLSRrr : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), IIC_iMOVsr, |
Evan Cheng | 699beba | 2009-10-27 00:08:59 +0000 | [diff] [blame] | 503 | "lsr", "\t$dst, $rhs", |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 504 | [(set tGPR:$dst, (srl tGPR:$lhs, tGPR:$rhs))]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 505 | |
David Goodwin | c9ee118 | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 506 | // move register |
David Goodwin | 5d598aa | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 507 | def tMOVi8 : T1sI<(outs tGPR:$dst), (ins i32imm:$src), IIC_iMOVi, |
Evan Cheng | 699beba | 2009-10-27 00:08:59 +0000 | [diff] [blame] | 508 | "mov", "\t$dst, $src", |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 509 | [(set tGPR:$dst, imm0_255:$src)]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 510 | |
| 511 | // TODO: A7-73: MOV(2) - mov setting flag. |
| 512 | |
| 513 | |
Evan Cheng | cd799b9 | 2009-06-12 20:46:18 +0000 | [diff] [blame] | 514 | let neverHasSideEffects = 1 in { |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 515 | // FIXME: Make this predicable. |
David Goodwin | 5d598aa | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 516 | def tMOVr : T1I<(outs tGPR:$dst), (ins tGPR:$src), IIC_iMOVr, |
Evan Cheng | 699beba | 2009-10-27 00:08:59 +0000 | [diff] [blame] | 517 | "mov\t$dst, $src", []>; |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 518 | let Defs = [CPSR] in |
David Goodwin | 5d598aa | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 519 | def tMOVSr : T1I<(outs tGPR:$dst), (ins tGPR:$src), IIC_iMOVr, |
Evan Cheng | 699beba | 2009-10-27 00:08:59 +0000 | [diff] [blame] | 520 | "movs\t$dst, $src", []>; |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 521 | |
| 522 | // FIXME: Make these predicable. |
David Goodwin | 5d598aa | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 523 | def tMOVgpr2tgpr : T1I<(outs tGPR:$dst), (ins GPR:$src), IIC_iMOVr, |
Evan Cheng | 699beba | 2009-10-27 00:08:59 +0000 | [diff] [blame] | 524 | "mov\t$dst, $src", []>; |
David Goodwin | 5d598aa | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 525 | def tMOVtgpr2gpr : T1I<(outs GPR:$dst), (ins tGPR:$src), IIC_iMOVr, |
Evan Cheng | 699beba | 2009-10-27 00:08:59 +0000 | [diff] [blame] | 526 | "mov\t$dst, $src", []>; |
David Goodwin | 5d598aa | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 527 | def tMOVgpr2gpr : T1I<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVr, |
Evan Cheng | 699beba | 2009-10-27 00:08:59 +0000 | [diff] [blame] | 528 | "mov\t$dst, $src", []>; |
Evan Cheng | cd799b9 | 2009-06-12 20:46:18 +0000 | [diff] [blame] | 529 | } // neverHasSideEffects |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 530 | |
David Goodwin | c9ee118 | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 531 | // multiply register |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 532 | let isCommutable = 1 in |
David Goodwin | 5d598aa | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 533 | def tMUL : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), IIC_iMUL32, |
Evan Cheng | 699beba | 2009-10-27 00:08:59 +0000 | [diff] [blame] | 534 | "mul", "\t$dst, $rhs", |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 535 | [(set tGPR:$dst, (mul tGPR:$lhs, tGPR:$rhs))]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 536 | |
David Goodwin | c9ee118 | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 537 | // move inverse register |
David Goodwin | 5d598aa | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 538 | def tMVN : T1sI<(outs tGPR:$dst), (ins tGPR:$src), IIC_iMOVr, |
Evan Cheng | 699beba | 2009-10-27 00:08:59 +0000 | [diff] [blame] | 539 | "mvn", "\t$dst, $src", |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 540 | [(set tGPR:$dst, (not tGPR:$src))]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 541 | |
David Goodwin | c9ee118 | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 542 | // bitwise or register |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 543 | let isCommutable = 1 in |
David Goodwin | 5d598aa | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 544 | def tORR : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), IIC_iALUr, |
Evan Cheng | 699beba | 2009-10-27 00:08:59 +0000 | [diff] [blame] | 545 | "orr", "\t$dst, $rhs", |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 546 | [(set tGPR:$dst, (or tGPR:$lhs, tGPR:$rhs))]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 547 | |
David Goodwin | c9ee118 | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 548 | // swaps |
David Goodwin | 5d598aa | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 549 | def tREV : T1pI<(outs tGPR:$dst), (ins tGPR:$src), IIC_iUNAr, |
Evan Cheng | 699beba | 2009-10-27 00:08:59 +0000 | [diff] [blame] | 550 | "rev", "\t$dst, $src", |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 551 | [(set tGPR:$dst, (bswap tGPR:$src))]>, |
David Goodwin | f1daf7d | 2009-07-08 23:10:31 +0000 | [diff] [blame] | 552 | Requires<[IsThumb1Only, HasV6]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 553 | |
David Goodwin | 5d598aa | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 554 | def tREV16 : T1pI<(outs tGPR:$dst), (ins tGPR:$src), IIC_iUNAr, |
Evan Cheng | 699beba | 2009-10-27 00:08:59 +0000 | [diff] [blame] | 555 | "rev16", "\t$dst, $src", |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 556 | [(set tGPR:$dst, |
| 557 | (or (and (srl tGPR:$src, (i32 8)), 0xFF), |
| 558 | (or (and (shl tGPR:$src, (i32 8)), 0xFF00), |
| 559 | (or (and (srl tGPR:$src, (i32 8)), 0xFF0000), |
| 560 | (and (shl tGPR:$src, (i32 8)), 0xFF000000)))))]>, |
David Goodwin | f1daf7d | 2009-07-08 23:10:31 +0000 | [diff] [blame] | 561 | Requires<[IsThumb1Only, HasV6]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 562 | |
David Goodwin | 5d598aa | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 563 | def tREVSH : T1pI<(outs tGPR:$dst), (ins tGPR:$src), IIC_iUNAr, |
Evan Cheng | 699beba | 2009-10-27 00:08:59 +0000 | [diff] [blame] | 564 | "revsh", "\t$dst, $src", |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 565 | [(set tGPR:$dst, |
| 566 | (sext_inreg |
Evan Cheng | 51f3996 | 2009-08-18 05:43:23 +0000 | [diff] [blame] | 567 | (or (srl (and tGPR:$src, 0xFF00), (i32 8)), |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 568 | (shl tGPR:$src, (i32 8))), i16))]>, |
| 569 | Requires<[IsThumb1Only, HasV6]>; |
| 570 | |
David Goodwin | c9ee118 | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 571 | // rotate right register |
David Goodwin | 5d598aa | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 572 | def tROR : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), IIC_iMOVsr, |
Evan Cheng | 699beba | 2009-10-27 00:08:59 +0000 | [diff] [blame] | 573 | "ror", "\t$dst, $rhs", |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 574 | [(set tGPR:$dst, (rotr tGPR:$lhs, tGPR:$rhs))]>; |
| 575 | |
| 576 | // negate register |
David Goodwin | 5d598aa | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 577 | def tRSB : T1sI<(outs tGPR:$dst), (ins tGPR:$src), IIC_iALUi, |
Evan Cheng | 699beba | 2009-10-27 00:08:59 +0000 | [diff] [blame] | 578 | "rsb", "\t$dst, $src, #0", |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 579 | [(set tGPR:$dst, (ineg tGPR:$src))]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 580 | |
David Goodwin | c9ee118 | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 581 | // Subtract with carry register |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 582 | let Uses = [CPSR] in |
David Goodwin | 5d598aa | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 583 | def tSBC : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), IIC_iALUr, |
Evan Cheng | 699beba | 2009-10-27 00:08:59 +0000 | [diff] [blame] | 584 | "sbc", "\t$dst, $rhs", |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 585 | [(set tGPR:$dst, (sube tGPR:$lhs, tGPR:$rhs))]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 586 | |
David Goodwin | c9ee118 | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 587 | // Subtract immediate |
David Goodwin | 5d598aa | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 588 | def tSUBi3 : T1sI<(outs tGPR:$dst), (ins tGPR:$lhs, i32imm:$rhs), IIC_iALUi, |
Evan Cheng | 699beba | 2009-10-27 00:08:59 +0000 | [diff] [blame] | 589 | "sub", "\t$dst, $lhs, $rhs", |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 590 | [(set tGPR:$dst, (add tGPR:$lhs, imm0_7_neg:$rhs))]>; |
Jim Grosbach | 0ede14f | 2009-03-27 23:06:27 +0000 | [diff] [blame] | 591 | |
David Goodwin | 5d598aa | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 592 | def tSUBi8 : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, i32imm:$rhs), IIC_iALUi, |
Evan Cheng | 699beba | 2009-10-27 00:08:59 +0000 | [diff] [blame] | 593 | "sub", "\t$dst, $rhs", |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 594 | [(set tGPR:$dst, (add tGPR:$lhs, imm8_255_neg:$rhs))]>; |
Jim Grosbach | 0ede14f | 2009-03-27 23:06:27 +0000 | [diff] [blame] | 595 | |
David Goodwin | c9ee118 | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 596 | // subtract register |
David Goodwin | 5d598aa | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 597 | def tSUBrr : T1sI<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), IIC_iALUr, |
Evan Cheng | 699beba | 2009-10-27 00:08:59 +0000 | [diff] [blame] | 598 | "sub", "\t$dst, $lhs, $rhs", |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 599 | [(set tGPR:$dst, (sub tGPR:$lhs, tGPR:$rhs))]>; |
David Goodwin | c9ee118 | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 600 | |
| 601 | // TODO: A7-96: STMIA - store multiple. |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 602 | |
David Goodwin | c9ee118 | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 603 | // sign-extend byte |
David Goodwin | 5d598aa | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 604 | def tSXTB : T1pI<(outs tGPR:$dst), (ins tGPR:$src), IIC_iUNAr, |
Evan Cheng | 699beba | 2009-10-27 00:08:59 +0000 | [diff] [blame] | 605 | "sxtb", "\t$dst, $src", |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 606 | [(set tGPR:$dst, (sext_inreg tGPR:$src, i8))]>, |
| 607 | Requires<[IsThumb1Only, HasV6]>; |
David Goodwin | c9ee118 | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 608 | |
| 609 | // sign-extend short |
David Goodwin | 5d598aa | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 610 | def tSXTH : T1pI<(outs tGPR:$dst), (ins tGPR:$src), IIC_iUNAr, |
Evan Cheng | 699beba | 2009-10-27 00:08:59 +0000 | [diff] [blame] | 611 | "sxth", "\t$dst, $src", |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 612 | [(set tGPR:$dst, (sext_inreg tGPR:$src, i16))]>, |
| 613 | Requires<[IsThumb1Only, HasV6]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 614 | |
David Goodwin | c9ee118 | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 615 | // test |
Evan Cheng | e864b74 | 2009-06-26 00:19:07 +0000 | [diff] [blame] | 616 | let isCommutable = 1, Defs = [CPSR] in |
David Goodwin | 5d598aa | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 617 | def tTST : T1pI<(outs), (ins tGPR:$lhs, tGPR:$rhs), IIC_iCMPr, |
Evan Cheng | 699beba | 2009-10-27 00:08:59 +0000 | [diff] [blame] | 618 | "tst", "\t$lhs, $rhs", |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 619 | [(ARMcmpZ (and tGPR:$lhs, tGPR:$rhs), 0)]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 620 | |
David Goodwin | c9ee118 | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 621 | // zero-extend byte |
David Goodwin | 5d598aa | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 622 | def tUXTB : T1pI<(outs tGPR:$dst), (ins tGPR:$src), IIC_iUNAr, |
Evan Cheng | 699beba | 2009-10-27 00:08:59 +0000 | [diff] [blame] | 623 | "uxtb", "\t$dst, $src", |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 624 | [(set tGPR:$dst, (and tGPR:$src, 0xFF))]>, |
| 625 | Requires<[IsThumb1Only, HasV6]>; |
David Goodwin | c9ee118 | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 626 | |
| 627 | // zero-extend short |
David Goodwin | 5d598aa | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 628 | def tUXTH : T1pI<(outs tGPR:$dst), (ins tGPR:$src), IIC_iUNAr, |
Evan Cheng | 699beba | 2009-10-27 00:08:59 +0000 | [diff] [blame] | 629 | "uxth", "\t$dst, $src", |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 630 | [(set tGPR:$dst, (and tGPR:$src, 0xFFFF))]>, |
| 631 | Requires<[IsThumb1Only, HasV6]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 632 | |
| 633 | |
| 634 | // Conditional move tMOVCCr - Used to implement the Thumb SELECT_CC DAG operation. |
Dan Gohman | 533297b | 2009-10-29 18:10:34 +0000 | [diff] [blame] | 635 | // Expanded after instruction selection into a branch sequence. |
| 636 | let usesCustomInserter = 1 in // Expanded after instruction selection. |
Evan Cheng | 007ea27 | 2009-08-12 05:17:19 +0000 | [diff] [blame] | 637 | def tMOVCCr_pseudo : |
Evan Cheng | c972165 | 2009-08-12 02:03:03 +0000 | [diff] [blame] | 638 | PseudoInst<(outs tGPR:$dst), (ins tGPR:$false, tGPR:$true, pred:$cc), |
| 639 | NoItinerary, "@ tMOVCCr $cc", |
| 640 | [/*(set tGPR:$dst, (ARMcmov tGPR:$false, tGPR:$true, imm:$cc))*/]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 641 | |
Evan Cheng | 007ea27 | 2009-08-12 05:17:19 +0000 | [diff] [blame] | 642 | |
| 643 | // 16-bit movcc in IT blocks for Thumb2. |
David Goodwin | 5d598aa | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 644 | def tMOVCCr : T1pIt<(outs GPR:$dst), (ins GPR:$lhs, GPR:$rhs), IIC_iCMOVr, |
Evan Cheng | 699beba | 2009-10-27 00:08:59 +0000 | [diff] [blame] | 645 | "mov", "\t$dst, $rhs", []>; |
Evan Cheng | 007ea27 | 2009-08-12 05:17:19 +0000 | [diff] [blame] | 646 | |
David Goodwin | 5d598aa | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 647 | def tMOVCCi : T1pIt<(outs GPR:$dst), (ins GPR:$lhs, i32imm:$rhs), IIC_iCMOVi, |
Evan Cheng | 699beba | 2009-10-27 00:08:59 +0000 | [diff] [blame] | 648 | "mov", "\t$dst, $rhs", []>; |
Evan Cheng | 007ea27 | 2009-08-12 05:17:19 +0000 | [diff] [blame] | 649 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 650 | // tLEApcrel - Load a pc-relative address into a register without offending the |
| 651 | // assembler. |
David Goodwin | 5d598aa | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 652 | def tLEApcrel : T1I<(outs tGPR:$dst), (ins i32imm:$label, pred:$p), IIC_iALUi, |
Evan Cheng | 699beba | 2009-10-27 00:08:59 +0000 | [diff] [blame] | 653 | "adr$p\t$dst, #$label", []>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 654 | |
Evan Cheng | a1efbbd | 2009-08-14 00:32:16 +0000 | [diff] [blame] | 655 | def tLEApcrelJT : T1I<(outs tGPR:$dst), |
Bob Wilson | 4f38b38 | 2009-08-21 21:58:55 +0000 | [diff] [blame] | 656 | (ins i32imm:$label, nohash_imm:$id, pred:$p), |
Evan Cheng | 699beba | 2009-10-27 00:08:59 +0000 | [diff] [blame] | 657 | IIC_iALUi, "adr$p\t$dst, #${label}_${id}", []>; |
Evan Cheng | d85ac4d | 2007-01-27 02:29:45 +0000 | [diff] [blame] | 658 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 659 | //===----------------------------------------------------------------------===// |
Lauro Ramos Venancio | 64f4fa5 | 2007-04-27 13:54:47 +0000 | [diff] [blame] | 660 | // TLS Instructions |
| 661 | // |
| 662 | |
| 663 | // __aeabi_read_tp preserves the registers r1-r3. |
| 664 | let isCall = 1, |
| 665 | Defs = [R0, LR] in { |
David Goodwin | 8b7d7ad | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 666 | def tTPsoft : TIx2<(outs), (ins), IIC_Br, |
Evan Cheng | 699beba | 2009-10-27 00:08:59 +0000 | [diff] [blame] | 667 | "bl\t__aeabi_read_tp", |
Lauro Ramos Venancio | 64f4fa5 | 2007-04-27 13:54:47 +0000 | [diff] [blame] | 668 | [(set R0, ARMthread_pointer)]>; |
| 669 | } |
| 670 | |
| 671 | //===----------------------------------------------------------------------===// |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 672 | // Non-Instruction Patterns |
| 673 | // |
| 674 | |
Evan Cheng | 892837a | 2009-07-10 02:09:04 +0000 | [diff] [blame] | 675 | // Add with carry |
David Goodwin | c9d138f | 2009-07-27 19:59:26 +0000 | [diff] [blame] | 676 | def : T1Pat<(addc tGPR:$lhs, imm0_7:$rhs), |
| 677 | (tADDi3 tGPR:$lhs, imm0_7:$rhs)>; |
| 678 | def : T1Pat<(addc tGPR:$lhs, imm8_255:$rhs), |
Evan Cheng | 89d177f | 2009-08-20 17:01:04 +0000 | [diff] [blame] | 679 | (tADDi8 tGPR:$lhs, imm8_255:$rhs)>; |
David Goodwin | c9d138f | 2009-07-27 19:59:26 +0000 | [diff] [blame] | 680 | def : T1Pat<(addc tGPR:$lhs, tGPR:$rhs), |
| 681 | (tADDrr tGPR:$lhs, tGPR:$rhs)>; |
Evan Cheng | 892837a | 2009-07-10 02:09:04 +0000 | [diff] [blame] | 682 | |
| 683 | // Subtract with carry |
David Goodwin | c9d138f | 2009-07-27 19:59:26 +0000 | [diff] [blame] | 684 | def : T1Pat<(addc tGPR:$lhs, imm0_7_neg:$rhs), |
| 685 | (tSUBi3 tGPR:$lhs, imm0_7_neg:$rhs)>; |
| 686 | def : T1Pat<(addc tGPR:$lhs, imm8_255_neg:$rhs), |
| 687 | (tSUBi8 tGPR:$lhs, imm8_255_neg:$rhs)>; |
| 688 | def : T1Pat<(subc tGPR:$lhs, tGPR:$rhs), |
| 689 | (tSUBrr tGPR:$lhs, tGPR:$rhs)>; |
Evan Cheng | 892837a | 2009-07-10 02:09:04 +0000 | [diff] [blame] | 690 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 691 | // ConstantPool, GlobalAddress |
David Goodwin | c9d138f | 2009-07-27 19:59:26 +0000 | [diff] [blame] | 692 | def : T1Pat<(ARMWrapper tglobaladdr :$dst), (tLEApcrel tglobaladdr :$dst)>; |
| 693 | def : T1Pat<(ARMWrapper tconstpool :$dst), (tLEApcrel tconstpool :$dst)>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 694 | |
Evan Cheng | d85ac4d | 2007-01-27 02:29:45 +0000 | [diff] [blame] | 695 | // JumpTable |
David Goodwin | c9d138f | 2009-07-27 19:59:26 +0000 | [diff] [blame] | 696 | def : T1Pat<(ARMWrapperJT tjumptable:$dst, imm:$id), |
| 697 | (tLEApcrelJT tjumptable:$dst, imm:$id)>; |
Evan Cheng | d85ac4d | 2007-01-27 02:29:45 +0000 | [diff] [blame] | 698 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 699 | // Direct calls |
Evan Cheng | 20a2a0a | 2009-07-29 21:26:42 +0000 | [diff] [blame] | 700 | def : T1Pat<(ARMtcall texternalsym:$func), (tBL texternalsym:$func)>, |
Evan Cheng | b620724 | 2009-08-01 00:16:10 +0000 | [diff] [blame] | 701 | Requires<[IsThumb, IsNotDarwin]>; |
Evan Cheng | 20a2a0a | 2009-07-29 21:26:42 +0000 | [diff] [blame] | 702 | def : T1Pat<(ARMtcall texternalsym:$func), (tBLr9 texternalsym:$func)>, |
Evan Cheng | b620724 | 2009-08-01 00:16:10 +0000 | [diff] [blame] | 703 | Requires<[IsThumb, IsDarwin]>; |
Evan Cheng | 20a2a0a | 2009-07-29 21:26:42 +0000 | [diff] [blame] | 704 | |
| 705 | def : Tv5Pat<(ARMcall texternalsym:$func), (tBLXi texternalsym:$func)>, |
Evan Cheng | b620724 | 2009-08-01 00:16:10 +0000 | [diff] [blame] | 706 | Requires<[IsThumb, HasV5T, IsNotDarwin]>; |
Evan Cheng | 20a2a0a | 2009-07-29 21:26:42 +0000 | [diff] [blame] | 707 | def : Tv5Pat<(ARMcall texternalsym:$func), (tBLXi_r9 texternalsym:$func)>, |
Evan Cheng | b620724 | 2009-08-01 00:16:10 +0000 | [diff] [blame] | 708 | Requires<[IsThumb, HasV5T, IsDarwin]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 709 | |
| 710 | // Indirect calls to ARM routines |
Evan Cheng | b620724 | 2009-08-01 00:16:10 +0000 | [diff] [blame] | 711 | def : Tv5Pat<(ARMcall GPR:$dst), (tBLXr GPR:$dst)>, |
| 712 | Requires<[IsThumb, HasV5T, IsNotDarwin]>; |
| 713 | def : Tv5Pat<(ARMcall GPR:$dst), (tBLXr_r9 GPR:$dst)>, |
| 714 | Requires<[IsThumb, HasV5T, IsDarwin]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 715 | |
| 716 | // zextload i1 -> zextload i8 |
Evan Cheng | f3c21b8 | 2009-06-30 02:15:48 +0000 | [diff] [blame] | 717 | def : T1Pat<(zextloadi1 t_addrmode_s1:$addr), |
| 718 | (tLDRB t_addrmode_s1:$addr)>; |
Jim Grosbach | 0ede14f | 2009-03-27 23:06:27 +0000 | [diff] [blame] | 719 | |
Evan Cheng | b60c02e | 2007-01-26 19:13:16 +0000 | [diff] [blame] | 720 | // extload -> zextload |
Evan Cheng | f3c21b8 | 2009-06-30 02:15:48 +0000 | [diff] [blame] | 721 | def : T1Pat<(extloadi1 t_addrmode_s1:$addr), (tLDRB t_addrmode_s1:$addr)>; |
| 722 | def : T1Pat<(extloadi8 t_addrmode_s1:$addr), (tLDRB t_addrmode_s1:$addr)>; |
| 723 | def : T1Pat<(extloadi16 t_addrmode_s2:$addr), (tLDRH t_addrmode_s2:$addr)>; |
Evan Cheng | b60c02e | 2007-01-26 19:13:16 +0000 | [diff] [blame] | 724 | |
Evan Cheng | 0e87e23 | 2009-08-28 00:31:43 +0000 | [diff] [blame] | 725 | // If it's impossible to use [r,r] address mode for sextload, select to |
Evan Cheng | 2f297df | 2009-07-11 07:08:13 +0000 | [diff] [blame] | 726 | // ldr{b|h} + sxt{b|h} instead. |
Evan Cheng | 3ecadc8 | 2009-07-21 18:15:26 +0000 | [diff] [blame] | 727 | def : T1Pat<(sextloadi8 t_addrmode_s1:$addr), |
Evan Cheng | 0e87e23 | 2009-08-28 00:31:43 +0000 | [diff] [blame] | 728 | (tSXTB (tLDRB t_addrmode_s1:$addr))>, |
| 729 | Requires<[IsThumb1Only, HasV6]>; |
Evan Cheng | 3ecadc8 | 2009-07-21 18:15:26 +0000 | [diff] [blame] | 730 | def : T1Pat<(sextloadi16 t_addrmode_s2:$addr), |
Evan Cheng | 0e87e23 | 2009-08-28 00:31:43 +0000 | [diff] [blame] | 731 | (tSXTH (tLDRH t_addrmode_s2:$addr))>, |
| 732 | Requires<[IsThumb1Only, HasV6]>; |
Evan Cheng | 2f297df | 2009-07-11 07:08:13 +0000 | [diff] [blame] | 733 | |
Evan Cheng | 0e87e23 | 2009-08-28 00:31:43 +0000 | [diff] [blame] | 734 | def : T1Pat<(sextloadi8 t_addrmode_s1:$addr), |
| 735 | (tASRri (tLSLri (tLDRB t_addrmode_s1:$addr), 24), 24)>; |
| 736 | def : T1Pat<(sextloadi16 t_addrmode_s1:$addr), |
| 737 | (tASRri (tLSLri (tLDRH t_addrmode_s1:$addr), 16), 16)>; |
Evan Cheng | 2f297df | 2009-07-11 07:08:13 +0000 | [diff] [blame] | 738 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 739 | // Large immediate handling. |
| 740 | |
| 741 | // Two piece imms. |
Evan Cheng | 9cb9e67 | 2009-06-27 02:26:13 +0000 | [diff] [blame] | 742 | def : T1Pat<(i32 thumb_immshifted:$src), |
| 743 | (tLSLri (tMOVi8 (thumb_immshifted_val imm:$src)), |
| 744 | (thumb_immshifted_shamt imm:$src))>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 745 | |
Evan Cheng | 9cb9e67 | 2009-06-27 02:26:13 +0000 | [diff] [blame] | 746 | def : T1Pat<(i32 imm0_255_comp:$src), |
| 747 | (tMVN (tMOVi8 (imm_comp_XFORM imm:$src)))>; |
Evan Cheng | b9803a8 | 2009-11-06 23:52:48 +0000 | [diff] [blame] | 748 | |
| 749 | // Pseudo instruction that combines ldr from constpool and add pc. This should |
| 750 | // be expanded into two instructions late to allow if-conversion and |
| 751 | // scheduling. |
| 752 | let isReMaterializable = 1 in |
| 753 | def tLDRpci_pic : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr, pclabel:$cp), |
| 754 | NoItinerary, "@ ldr.n\t$dst, $addr\n$cp:\n\tadd\t$dst, pc", |
| 755 | [(set GPR:$dst, (ARMpic_add (load (ARMWrapper tconstpool:$addr)), |
| 756 | imm:$cp))]>, |
| 757 | Requires<[IsThumb1Only]>; |