blob: d1831d1e488828a96719c8a7096c061a7f992611 [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===- ARMInstrThumb.td - Thumb support for ARM ---------------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Evan Chenga8e29892007-01-19 07:51:42 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the Thumb instruction set.
11//
12//===----------------------------------------------------------------------===//
13
14//===----------------------------------------------------------------------===//
15// Thumb specific DAG Nodes.
16//
17
18def ARMtcall : SDNode<"ARMISD::tCALL", SDT_ARMcall,
19 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
20
Evan Chenga8e29892007-01-19 07:51:42 +000021def imm_neg_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +000022 return CurDAG->getTargetConstant(-(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +000023}]>;
24def imm_comp_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +000025 return CurDAG->getTargetConstant(~((uint32_t)N->getZExtValue()), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +000026}]>;
27
28
29/// imm0_7 predicate - True if the 32-bit immediate is in the range [0,7].
30def imm0_7 : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000031 return (uint32_t)N->getZExtValue() < 8;
Evan Chenga8e29892007-01-19 07:51:42 +000032}]>;
33def imm0_7_neg : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000034 return (uint32_t)-N->getZExtValue() < 8;
Evan Chenga8e29892007-01-19 07:51:42 +000035}], imm_neg_XFORM>;
36
37def imm0_255 : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000038 return (uint32_t)N->getZExtValue() < 256;
Evan Chenga8e29892007-01-19 07:51:42 +000039}]>;
40def imm0_255_comp : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000041 return ~((uint32_t)N->getZExtValue()) < 256;
Evan Chenga8e29892007-01-19 07:51:42 +000042}]>;
43
44def imm8_255 : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000045 return (uint32_t)N->getZExtValue() >= 8 && (uint32_t)N->getZExtValue() < 256;
Evan Chenga8e29892007-01-19 07:51:42 +000046}]>;
47def imm8_255_neg : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000048 unsigned Val = -N->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +000049 return Val >= 8 && Val < 256;
50}], imm_neg_XFORM>;
51
52// Break imm's up into two pieces: an immediate + a left shift.
53// This uses thumb_immshifted to match and thumb_immshifted_val and
54// thumb_immshifted_shamt to get the val/shift pieces.
55def thumb_immshifted : PatLeaf<(imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000056 return ARM_AM::isThumbImmShiftedVal((unsigned)N->getZExtValue());
Evan Chenga8e29892007-01-19 07:51:42 +000057}]>;
58
59def thumb_immshifted_val : SDNodeXForm<imm, [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000060 unsigned V = ARM_AM::getThumbImmNonShiftedVal((unsigned)N->getZExtValue());
Owen Anderson825b72b2009-08-11 20:47:22 +000061 return CurDAG->getTargetConstant(V, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +000062}]>;
63
64def thumb_immshifted_shamt : SDNodeXForm<imm, [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000065 unsigned V = ARM_AM::getThumbImmValShift((unsigned)N->getZExtValue());
Owen Anderson825b72b2009-08-11 20:47:22 +000066 return CurDAG->getTargetConstant(V, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +000067}]>;
68
Evan Cheng2ef9c8a2009-11-19 06:57:41 +000069// Scaled 4 immediate.
70def t_imm_s4 : Operand<i32> {
71 let PrintMethod = "printThumbS4ImmOperand";
72}
73
Evan Chenga8e29892007-01-19 07:51:42 +000074// Define Thumb specific addressing modes.
75
76// t_addrmode_rr := reg + reg
77//
78def t_addrmode_rr : Operand<i32>,
79 ComplexPattern<i32, 2, "SelectThumbAddrModeRR", []> {
80 let PrintMethod = "printThumbAddrModeRROperand";
Jim Grosbach30eae3c2009-04-07 20:34:09 +000081 let MIOperandInfo = (ops tGPR:$base, tGPR:$offsreg);
Evan Chenga8e29892007-01-19 07:51:42 +000082}
83
Evan Chengc38f2bc2007-01-23 22:59:13 +000084// t_addrmode_s4 := reg + reg
85// reg + imm5 * 4
Evan Chenga8e29892007-01-19 07:51:42 +000086//
Evan Chengc38f2bc2007-01-23 22:59:13 +000087def t_addrmode_s4 : Operand<i32>,
88 ComplexPattern<i32, 3, "SelectThumbAddrModeS4", []> {
89 let PrintMethod = "printThumbAddrModeS4Operand";
Jim Grosbach30eae3c2009-04-07 20:34:09 +000090 let MIOperandInfo = (ops tGPR:$base, i32imm:$offsimm, tGPR:$offsreg);
Evan Chenga8e29892007-01-19 07:51:42 +000091}
Evan Chengc38f2bc2007-01-23 22:59:13 +000092
93// t_addrmode_s2 := reg + reg
94// reg + imm5 * 2
95//
96def t_addrmode_s2 : Operand<i32>,
97 ComplexPattern<i32, 3, "SelectThumbAddrModeS2", []> {
98 let PrintMethod = "printThumbAddrModeS2Operand";
Jim Grosbach30eae3c2009-04-07 20:34:09 +000099 let MIOperandInfo = (ops tGPR:$base, i32imm:$offsimm, tGPR:$offsreg);
Evan Chenga8e29892007-01-19 07:51:42 +0000100}
Evan Chengc38f2bc2007-01-23 22:59:13 +0000101
102// t_addrmode_s1 := reg + reg
103// reg + imm5
104//
105def t_addrmode_s1 : Operand<i32>,
106 ComplexPattern<i32, 3, "SelectThumbAddrModeS1", []> {
107 let PrintMethod = "printThumbAddrModeS1Operand";
Jim Grosbach30eae3c2009-04-07 20:34:09 +0000108 let MIOperandInfo = (ops tGPR:$base, i32imm:$offsimm, tGPR:$offsreg);
Evan Chenga8e29892007-01-19 07:51:42 +0000109}
110
111// t_addrmode_sp := sp + imm8 * 4
112//
113def t_addrmode_sp : Operand<i32>,
114 ComplexPattern<i32, 2, "SelectThumbAddrModeSP", []> {
115 let PrintMethod = "printThumbAddrModeSPOperand";
Jim Grosbach30eae3c2009-04-07 20:34:09 +0000116 let MIOperandInfo = (ops tGPR:$base, i32imm:$offsimm);
Evan Chenga8e29892007-01-19 07:51:42 +0000117}
118
119//===----------------------------------------------------------------------===//
120// Miscellaneous Instructions.
121//
122
Evan Cheng071a2792007-09-11 19:55:27 +0000123let Defs = [SP], Uses = [SP] in {
Evan Cheng44bec522007-05-15 01:29:07 +0000124def tADJCALLSTACKUP :
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000125PseudoInst<(outs), (ins i32imm:$amt1, i32imm:$amt2), NoItinerary,
Bill Wendling0f8d9c02007-11-13 00:44:25 +0000126 "@ tADJCALLSTACKUP $amt1",
David Goodwinf1daf7d2009-07-08 23:10:31 +0000127 [(ARMcallseq_end imm:$amt1, imm:$amt2)]>, Requires<[IsThumb1Only]>;
Evan Cheng44bec522007-05-15 01:29:07 +0000128
Jim Grosbach0ede14f2009-03-27 23:06:27 +0000129def tADJCALLSTACKDOWN :
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000130PseudoInst<(outs), (ins i32imm:$amt), NoItinerary,
Evan Cheng44bec522007-05-15 01:29:07 +0000131 "@ tADJCALLSTACKDOWN $amt",
David Goodwinf1daf7d2009-07-08 23:10:31 +0000132 [(ARMcallseq_start imm:$amt)]>, Requires<[IsThumb1Only]>;
Evan Cheng071a2792007-09-11 19:55:27 +0000133}
Evan Cheng44bec522007-05-15 01:29:07 +0000134
Evan Cheng35d6c412009-08-04 23:47:55 +0000135// For both thumb1 and thumb2.
Evan Chengeaa91b02007-06-19 01:26:51 +0000136let isNotDuplicable = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +0000137def tPICADD : TIt<(outs GPR:$dst), (ins GPR:$lhs, pclabel:$cp), IIC_iALUr,
Evan Cheng699beba2009-10-27 00:08:59 +0000138 "\n$cp:\n\tadd\t$dst, pc",
Evan Cheng35d6c412009-08-04 23:47:55 +0000139 [(set GPR:$dst, (ARMpic_add GPR:$lhs, imm:$cp))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000140
Evan Cheng7dcf4a82009-06-25 01:05:06 +0000141// PC relative add.
Evan Cheng2ef9c8a2009-11-19 06:57:41 +0000142def tADDrPCi : T1I<(outs tGPR:$dst), (ins t_imm_s4:$rhs), IIC_iALUi,
143 "add\t$dst, pc, $rhs", []>;
Evan Cheng7dcf4a82009-06-25 01:05:06 +0000144
145// ADD rd, sp, #imm8
Evan Cheng2ef9c8a2009-11-19 06:57:41 +0000146def tADDrSPi : T1I<(outs tGPR:$dst), (ins GPR:$sp, t_imm_s4:$rhs), IIC_iALUi,
147 "add\t$dst, $sp, $rhs", []>;
Evan Cheng7dcf4a82009-06-25 01:05:06 +0000148
149// ADD sp, sp, #imm7
Evan Cheng2ef9c8a2009-11-19 06:57:41 +0000150def tADDspi : TIt<(outs GPR:$dst), (ins GPR:$lhs, t_imm_s4:$rhs), IIC_iALUi,
151 "add\t$dst, $rhs", []>;
Evan Cheng7dcf4a82009-06-25 01:05:06 +0000152
Evan Cheng86198642009-08-07 00:34:42 +0000153// SUB sp, sp, #imm7
Evan Cheng2ef9c8a2009-11-19 06:57:41 +0000154def tSUBspi : TIt<(outs GPR:$dst), (ins GPR:$lhs, t_imm_s4:$rhs), IIC_iALUi,
155 "sub\t$dst, $rhs", []>;
Evan Cheng86198642009-08-07 00:34:42 +0000156
Evan Chengb89030a2009-08-11 23:00:31 +0000157// ADD rm, sp
David Goodwin5d598aa2009-08-19 18:00:44 +0000158def tADDrSP : TIt<(outs GPR:$dst), (ins GPR:$lhs, GPR:$rhs), IIC_iALUr,
Evan Cheng699beba2009-10-27 00:08:59 +0000159 "add\t$dst, $rhs", []>;
Evan Cheng86198642009-08-07 00:34:42 +0000160
Evan Cheng7dcf4a82009-06-25 01:05:06 +0000161// ADD sp, rm
David Goodwin5d598aa2009-08-19 18:00:44 +0000162def tADDspr : TIt<(outs GPR:$dst), (ins GPR:$lhs, GPR:$rhs), IIC_iALUr,
Evan Cheng699beba2009-10-27 00:08:59 +0000163 "add\t$dst, $rhs", []>;
Evan Cheng86198642009-08-07 00:34:42 +0000164
165// Pseudo instruction that will expand into a tSUBspi + a copy.
Dan Gohman533297b2009-10-29 18:10:34 +0000166let usesCustomInserter = 1 in { // Expanded after instruction selection.
Evan Cheng2ef9c8a2009-11-19 06:57:41 +0000167def tSUBspi_ : PseudoInst<(outs GPR:$dst), (ins GPR:$lhs, t_imm_s4:$rhs),
168 NoItinerary, "@ sub\t$dst, $rhs", []>;
Evan Cheng86198642009-08-07 00:34:42 +0000169
170def tADDspr_ : PseudoInst<(outs GPR:$dst), (ins GPR:$lhs, GPR:$rhs),
Evan Cheng699beba2009-10-27 00:08:59 +0000171 NoItinerary, "@ add\t$dst, $rhs", []>;
Evan Cheng86198642009-08-07 00:34:42 +0000172
173let Defs = [CPSR] in
174def tANDsp : PseudoInst<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs),
Evan Cheng699beba2009-10-27 00:08:59 +0000175 NoItinerary, "@ and\t$dst, $rhs", []>;
Dan Gohman533297b2009-10-29 18:10:34 +0000176} // usesCustomInserter
Evan Cheng7dcf4a82009-06-25 01:05:06 +0000177
Evan Chenga8e29892007-01-19 07:51:42 +0000178//===----------------------------------------------------------------------===//
179// Control Flow Instructions.
180//
181
Jim Grosbachc732adf2009-09-30 01:35:11 +0000182let isReturn = 1, isTerminator = 1, isBarrier = 1 in {
Evan Cheng699beba2009-10-27 00:08:59 +0000183 def tBX_RET : TI<(outs), (ins), IIC_Br, "bx\tlr", [(ARMretflag)]>;
Evan Cheng9d945f72007-02-01 01:49:46 +0000184 // Alternative return instruction used by vararg functions.
Evan Cheng699beba2009-10-27 00:08:59 +0000185 def tBX_RET_vararg : TI<(outs), (ins tGPR:$target), IIC_Br, "bx\t$target", []>;
Evan Cheng9d945f72007-02-01 01:49:46 +0000186}
Evan Chenga8e29892007-01-19 07:51:42 +0000187
Bob Wilson8d4de5a2009-10-28 18:26:41 +0000188// Indirect branches
189let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in {
Bob Wilsonaf14e662009-11-03 06:29:56 +0000190 def tBRIND : TI<(outs), (ins GPR:$dst), IIC_Br, "mov\tpc, $dst",
Bob Wilson8d4de5a2009-10-28 18:26:41 +0000191 [(brind GPR:$dst)]>;
192}
193
Evan Chenga8e29892007-01-19 07:51:42 +0000194// FIXME: remove when we have a way to marking a MI with these properties.
Evan Cheng0d92f5f2009-10-01 08:22:27 +0000195let isReturn = 1, isTerminator = 1, isBarrier = 1, mayLoad = 1,
196 hasExtraDefRegAllocReq = 1 in
Evan Chengd20d6582009-10-01 01:33:39 +0000197def tPOP_RET : T1I<(outs), (ins pred:$p, reglist:$wb, variable_ops), IIC_Br,
Evan Cheng699beba2009-10-27 00:08:59 +0000198 "pop${p}\t$wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +0000199
Jim Grosbach0ede14f2009-03-27 23:06:27 +0000200let isCall = 1,
Evan Cheng756da122009-07-22 06:46:53 +0000201 Defs = [R0, R1, R2, R3, R12, LR,
202 D0, D1, D2, D3, D4, D5, D6, D7,
203 D16, D17, D18, D19, D20, D21, D22, D23,
David Goodwine8d82c02009-09-03 22:12:28 +0000204 D24, D25, D26, D27, D28, D29, D30, D31, CPSR, FPSCR] in {
Evan Chengb6207242009-08-01 00:16:10 +0000205 // Also used for Thumb2
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000206 def tBL : TIx2<(outs), (ins i32imm:$func, variable_ops), IIC_Br,
Evan Cheng699beba2009-10-27 00:08:59 +0000207 "bl\t${func:call}",
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000208 [(ARMtcall tglobaladdr:$func)]>,
Evan Chengb6207242009-08-01 00:16:10 +0000209 Requires<[IsThumb, IsNotDarwin]>;
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000210
Evan Chengb6207242009-08-01 00:16:10 +0000211 // ARMv5T and above, also used for Thumb2
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000212 def tBLXi : TIx2<(outs), (ins i32imm:$func, variable_ops), IIC_Br,
Evan Cheng699beba2009-10-27 00:08:59 +0000213 "blx\t${func:call}",
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000214 [(ARMcall tglobaladdr:$func)]>,
Evan Chengb6207242009-08-01 00:16:10 +0000215 Requires<[IsThumb, HasV5T, IsNotDarwin]>;
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000216
Evan Chengb6207242009-08-01 00:16:10 +0000217 // Also used for Thumb2
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000218 def tBLXr : TI<(outs), (ins GPR:$func, variable_ops), IIC_Br,
Evan Cheng699beba2009-10-27 00:08:59 +0000219 "blx\t$func",
Evan Chengb6207242009-08-01 00:16:10 +0000220 [(ARMtcall GPR:$func)]>,
221 Requires<[IsThumb, HasV5T, IsNotDarwin]>;
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000222
Lauro Ramos Venanciob8a93a42007-03-27 16:19:21 +0000223 // ARMv4T
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000224 def tBX : TIx2<(outs), (ins tGPR:$func, variable_ops), IIC_Br,
Evan Cheng699beba2009-10-27 00:08:59 +0000225 "mov\tlr, pc\n\tbx\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000226 [(ARMcall_nolink tGPR:$func)]>,
227 Requires<[IsThumb1Only, IsNotDarwin]>;
228}
229
230// On Darwin R9 is call-clobbered.
231let isCall = 1,
232 Defs = [R0, R1, R2, R3, R9, R12, LR,
233 D0, D1, D2, D3, D4, D5, D6, D7,
234 D16, D17, D18, D19, D20, D21, D22, D23,
David Goodwine8d82c02009-09-03 22:12:28 +0000235 D24, D25, D26, D27, D28, D29, D30, D31, CPSR, FPSCR] in {
Evan Chengb6207242009-08-01 00:16:10 +0000236 // Also used for Thumb2
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000237 def tBLr9 : TIx2<(outs), (ins i32imm:$func, variable_ops), IIC_Br,
Evan Cheng699beba2009-10-27 00:08:59 +0000238 "bl\t${func:call}",
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000239 [(ARMtcall tglobaladdr:$func)]>,
Evan Chengb6207242009-08-01 00:16:10 +0000240 Requires<[IsThumb, IsDarwin]>;
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000241
Evan Chengb6207242009-08-01 00:16:10 +0000242 // ARMv5T and above, also used for Thumb2
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000243 def tBLXi_r9 : TIx2<(outs), (ins i32imm:$func, variable_ops), IIC_Br,
Evan Cheng699beba2009-10-27 00:08:59 +0000244 "blx\t${func:call}",
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000245 [(ARMcall tglobaladdr:$func)]>,
Evan Chengb6207242009-08-01 00:16:10 +0000246 Requires<[IsThumb, HasV5T, IsDarwin]>;
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000247
Evan Chengb6207242009-08-01 00:16:10 +0000248 // Also used for Thumb2
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000249 def tBLXr_r9 : TI<(outs), (ins GPR:$func, variable_ops), IIC_Br,
Evan Cheng699beba2009-10-27 00:08:59 +0000250 "blx\t$func",
Evan Chengb6207242009-08-01 00:16:10 +0000251 [(ARMtcall GPR:$func)]>,
252 Requires<[IsThumb, HasV5T, IsDarwin]>;
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000253
254 // ARMv4T
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000255 def tBXr9 : TIx2<(outs), (ins tGPR:$func, variable_ops), IIC_Br,
Evan Cheng699beba2009-10-27 00:08:59 +0000256 "mov\tlr, pc\n\tbx\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000257 [(ARMcall_nolink tGPR:$func)]>,
258 Requires<[IsThumb1Only, IsDarwin]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000259}
260
Evan Chengffbacca2007-07-21 00:34:19 +0000261let isBranch = 1, isTerminator = 1 in {
Evan Cheng3f8602c2007-05-16 21:53:43 +0000262 let isBarrier = 1 in {
263 let isPredicable = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000264 def tB : T1I<(outs), (ins brtarget:$target), IIC_Br,
Evan Cheng699beba2009-10-27 00:08:59 +0000265 "b\t$target", [(br bb:$target)]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000266
Evan Cheng225dfe92007-01-30 01:13:37 +0000267 // Far jump
Evan Cheng53c67c02009-08-07 05:45:07 +0000268 let Defs = [LR] in
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000269 def tBfar : TIx2<(outs), (ins brtarget:$target), IIC_Br,
Evan Cheng699beba2009-10-27 00:08:59 +0000270 "bl\t$target\t@ far jump",[]>;
Evan Cheng225dfe92007-01-30 01:13:37 +0000271
David Goodwin5e47a9a2009-06-30 18:04:13 +0000272 def tBR_JTr : T1JTI<(outs),
273 (ins tGPR:$target, jtblock_operand:$jt, i32imm:$id),
Evan Cheng699beba2009-10-27 00:08:59 +0000274 IIC_Br, "mov\tpc, $target\n\t.align\t2\n$jt",
David Goodwin5e47a9a2009-06-30 18:04:13 +0000275 [(ARMbrjt tGPR:$target, tjumptable:$jt, imm:$id)]>;
Evan Cheng3f8602c2007-05-16 21:53:43 +0000276 }
Evan Chengd85ac4d2007-01-27 02:29:45 +0000277}
278
Evan Chengc85e8322007-07-05 07:13:32 +0000279// FIXME: should be able to write a pattern for ARMBrcond, but can't use
Jim Grosbach0ede14f2009-03-27 23:06:27 +0000280// a two-value operand where a dag node expects two operands. :(
Evan Chengffbacca2007-07-21 00:34:19 +0000281let isBranch = 1, isTerminator = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000282 def tBcc : T1I<(outs), (ins brtarget:$target, pred:$cc), IIC_Br,
Evan Cheng699beba2009-10-27 00:08:59 +0000283 "b$cc\t$target",
Evan Cheng64d80e32007-07-19 01:14:50 +0000284 [/*(ARMbrcond bb:$target, imm:$cc)*/]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000285
Evan Chengde17fb62009-10-31 23:46:45 +0000286// Compare and branch on zero / non-zero
287let isBranch = 1, isTerminator = 1 in {
288 def tCBZ : T1I<(outs), (ins tGPR:$cmp, brtarget:$target), IIC_Br,
289 "cbz\t$cmp, $target", []>;
290
291 def tCBNZ : T1I<(outs), (ins tGPR:$cmp, brtarget:$target), IIC_Br,
292 "cbnz\t$cmp, $target", []>;
293}
294
Evan Chenga8e29892007-01-19 07:51:42 +0000295//===----------------------------------------------------------------------===//
296// Load Store Instructions.
297//
298
Dan Gohman15511cf2008-12-03 18:15:48 +0000299let canFoldAsLoad = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +0000300def tLDR : T1pI4<(outs tGPR:$dst), (ins t_addrmode_s4:$addr), IIC_iLoadr,
Evan Cheng699beba2009-10-27 00:08:59 +0000301 "ldr", "\t$dst, $addr",
Jim Grosbach30eae3c2009-04-07 20:34:09 +0000302 [(set tGPR:$dst, (load t_addrmode_s4:$addr))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000303
David Goodwin5d598aa2009-08-19 18:00:44 +0000304def tLDRB : T1pI1<(outs tGPR:$dst), (ins t_addrmode_s1:$addr), IIC_iLoadr,
Evan Cheng699beba2009-10-27 00:08:59 +0000305 "ldrb", "\t$dst, $addr",
Jim Grosbach30eae3c2009-04-07 20:34:09 +0000306 [(set tGPR:$dst, (zextloadi8 t_addrmode_s1:$addr))]>;
Evan Chengc38f2bc2007-01-23 22:59:13 +0000307
David Goodwin5d598aa2009-08-19 18:00:44 +0000308def tLDRH : T1pI2<(outs tGPR:$dst), (ins t_addrmode_s2:$addr), IIC_iLoadr,
Evan Cheng699beba2009-10-27 00:08:59 +0000309 "ldrh", "\t$dst, $addr",
Jim Grosbach30eae3c2009-04-07 20:34:09 +0000310 [(set tGPR:$dst, (zextloadi16 t_addrmode_s2:$addr))]>;
Evan Chengc38f2bc2007-01-23 22:59:13 +0000311
Evan Cheng2f297df2009-07-11 07:08:13 +0000312let AddedComplexity = 10 in
David Goodwin5d598aa2009-08-19 18:00:44 +0000313def tLDRSB : T1pI1<(outs tGPR:$dst), (ins t_addrmode_rr:$addr), IIC_iLoadr,
Evan Cheng699beba2009-10-27 00:08:59 +0000314 "ldrsb", "\t$dst, $addr",
Jim Grosbach30eae3c2009-04-07 20:34:09 +0000315 [(set tGPR:$dst, (sextloadi8 t_addrmode_rr:$addr))]>;
Evan Chengc38f2bc2007-01-23 22:59:13 +0000316
Evan Cheng2f297df2009-07-11 07:08:13 +0000317let AddedComplexity = 10 in
David Goodwin5d598aa2009-08-19 18:00:44 +0000318def tLDRSH : T1pI2<(outs tGPR:$dst), (ins t_addrmode_rr:$addr), IIC_iLoadr,
Evan Cheng699beba2009-10-27 00:08:59 +0000319 "ldrsh", "\t$dst, $addr",
Jim Grosbach30eae3c2009-04-07 20:34:09 +0000320 [(set tGPR:$dst, (sextloadi16 t_addrmode_rr:$addr))]>;
Evan Chengc38f2bc2007-01-23 22:59:13 +0000321
Dan Gohman15511cf2008-12-03 18:15:48 +0000322let canFoldAsLoad = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +0000323def tLDRspi : T1pIs<(outs tGPR:$dst), (ins t_addrmode_sp:$addr), IIC_iLoadi,
Evan Cheng699beba2009-10-27 00:08:59 +0000324 "ldr", "\t$dst, $addr",
Jim Grosbach30eae3c2009-04-07 20:34:09 +0000325 [(set tGPR:$dst, (load t_addrmode_sp:$addr))]>;
Evan Cheng012f2d92007-01-24 08:53:17 +0000326
Evan Cheng8e59ea92007-02-07 00:06:56 +0000327// Special instruction for restore. It cannot clobber condition register
328// when it's expanded by eliminateCallFramePseudoInstr().
Dan Gohman15511cf2008-12-03 18:15:48 +0000329let canFoldAsLoad = 1, mayLoad = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +0000330def tRestore : T1pIs<(outs tGPR:$dst), (ins t_addrmode_sp:$addr), IIC_iLoadi,
Evan Cheng699beba2009-10-27 00:08:59 +0000331 "ldr", "\t$dst, $addr", []>;
Evan Cheng8e59ea92007-02-07 00:06:56 +0000332
Evan Cheng012f2d92007-01-24 08:53:17 +0000333// Load tconstpool
Evan Cheng7883fa92009-11-04 00:00:39 +0000334// FIXME: Use ldr.n to work around a Darwin assembler bug.
Dan Gohman15511cf2008-12-03 18:15:48 +0000335let canFoldAsLoad = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +0000336def tLDRpci : T1pIs<(outs tGPR:$dst), (ins i32imm:$addr), IIC_iLoadi,
Evan Chengb9f51cb2009-11-04 07:38:48 +0000337 "ldr", ".n\t$dst, $addr",
Jim Grosbach30eae3c2009-04-07 20:34:09 +0000338 [(set tGPR:$dst, (load (ARMWrapper tconstpool:$addr)))]>;
Evan Chengfa775d02007-03-19 07:20:03 +0000339
340// Special LDR for loads from non-pc-relative constpools.
Dan Gohman15511cf2008-12-03 18:15:48 +0000341let canFoldAsLoad = 1, mayLoad = 1, isReMaterializable = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +0000342def tLDRcp : T1pIs<(outs tGPR:$dst), (ins i32imm:$addr), IIC_iLoadi,
Evan Cheng699beba2009-10-27 00:08:59 +0000343 "ldr", "\t$dst, $addr", []>;
Evan Chenga8e29892007-01-19 07:51:42 +0000344
David Goodwin5d598aa2009-08-19 18:00:44 +0000345def tSTR : T1pI4<(outs), (ins tGPR:$src, t_addrmode_s4:$addr), IIC_iStorer,
Evan Cheng699beba2009-10-27 00:08:59 +0000346 "str", "\t$src, $addr",
Jim Grosbach30eae3c2009-04-07 20:34:09 +0000347 [(store tGPR:$src, t_addrmode_s4:$addr)]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000348
David Goodwin5d598aa2009-08-19 18:00:44 +0000349def tSTRB : T1pI1<(outs), (ins tGPR:$src, t_addrmode_s1:$addr), IIC_iStorer,
Evan Cheng699beba2009-10-27 00:08:59 +0000350 "strb", "\t$src, $addr",
Jim Grosbach30eae3c2009-04-07 20:34:09 +0000351 [(truncstorei8 tGPR:$src, t_addrmode_s1:$addr)]>;
Evan Chengc38f2bc2007-01-23 22:59:13 +0000352
David Goodwin5d598aa2009-08-19 18:00:44 +0000353def tSTRH : T1pI2<(outs), (ins tGPR:$src, t_addrmode_s2:$addr), IIC_iStorer,
Evan Cheng699beba2009-10-27 00:08:59 +0000354 "strh", "\t$src, $addr",
Jim Grosbach30eae3c2009-04-07 20:34:09 +0000355 [(truncstorei16 tGPR:$src, t_addrmode_s2:$addr)]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000356
David Goodwin5d598aa2009-08-19 18:00:44 +0000357def tSTRspi : T1pIs<(outs), (ins tGPR:$src, t_addrmode_sp:$addr), IIC_iStorei,
Evan Cheng699beba2009-10-27 00:08:59 +0000358 "str", "\t$src, $addr",
Jim Grosbach30eae3c2009-04-07 20:34:09 +0000359 [(store tGPR:$src, t_addrmode_sp:$addr)]>;
Evan Cheng8e59ea92007-02-07 00:06:56 +0000360
Chris Lattner2e48a702008-01-06 08:36:04 +0000361let mayStore = 1 in {
Evan Cheng8e59ea92007-02-07 00:06:56 +0000362// Special instruction for spill. It cannot clobber condition register
363// when it's expanded by eliminateCallFramePseudoInstr().
David Goodwin5d598aa2009-08-19 18:00:44 +0000364def tSpill : T1pIs<(outs), (ins tGPR:$src, t_addrmode_sp:$addr), IIC_iStorei,
Evan Cheng699beba2009-10-27 00:08:59 +0000365 "str", "\t$src, $addr", []>;
Evan Chenga8e29892007-01-19 07:51:42 +0000366}
367
368//===----------------------------------------------------------------------===//
369// Load / store multiple Instructions.
370//
371
Evan Cheng4b322e52009-08-11 21:11:32 +0000372// These requires base address to be written back or one of the loaded regs.
Evan Cheng0d92f5f2009-10-01 08:22:27 +0000373let mayLoad = 1, hasExtraDefRegAllocReq = 1 in
Evan Cheng4b322e52009-08-11 21:11:32 +0000374def tLDM : T1I<(outs),
Evan Chengd20d6582009-10-01 01:33:39 +0000375 (ins addrmode4:$addr, pred:$p, reglist:$wb, variable_ops),
David Goodwin5d598aa2009-08-19 18:00:44 +0000376 IIC_iLoadm,
Evan Cheng699beba2009-10-27 00:08:59 +0000377 "ldm${addr:submode}${p}\t$addr, $wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +0000378
Evan Cheng0d92f5f2009-10-01 08:22:27 +0000379let mayStore = 1, hasExtraSrcRegAllocReq = 1 in
Evan Cheng4b322e52009-08-11 21:11:32 +0000380def tSTM : T1I<(outs),
Evan Chengd20d6582009-10-01 01:33:39 +0000381 (ins addrmode4:$addr, pred:$p, reglist:$wb, variable_ops),
David Goodwin5d598aa2009-08-19 18:00:44 +0000382 IIC_iStorem,
Evan Cheng699beba2009-10-27 00:08:59 +0000383 "stm${addr:submode}${p}\t$addr, $wb", []>;
Evan Cheng4b322e52009-08-11 21:11:32 +0000384
Evan Cheng0d92f5f2009-10-01 08:22:27 +0000385let mayLoad = 1, Uses = [SP], Defs = [SP], hasExtraDefRegAllocReq = 1 in
Evan Chengd20d6582009-10-01 01:33:39 +0000386def tPOP : T1I<(outs), (ins pred:$p, reglist:$wb, variable_ops), IIC_Br,
Evan Cheng699beba2009-10-27 00:08:59 +0000387 "pop${p}\t$wb", []>;
Evan Cheng4b322e52009-08-11 21:11:32 +0000388
Evan Cheng0d92f5f2009-10-01 08:22:27 +0000389let mayStore = 1, Uses = [SP], Defs = [SP], hasExtraSrcRegAllocReq = 1 in
Evan Chengd20d6582009-10-01 01:33:39 +0000390def tPUSH : T1I<(outs), (ins pred:$p, reglist:$wb, variable_ops), IIC_Br,
Evan Cheng699beba2009-10-27 00:08:59 +0000391 "push${p}\t$wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +0000392
393//===----------------------------------------------------------------------===//
394// Arithmetic Instructions.
395//
396
David Goodwinc9ee1182009-06-25 22:49:55 +0000397// Add with carry register
Evan Cheng446c4282009-07-11 06:43:01 +0000398let isCommutable = 1, Uses = [CPSR] in
David Goodwin5d598aa2009-08-19 18:00:44 +0000399def tADC : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), IIC_iALUr,
Evan Cheng699beba2009-10-27 00:08:59 +0000400 "adc", "\t$dst, $rhs",
Evan Cheng892837a2009-07-10 02:09:04 +0000401 [(set tGPR:$dst, (adde tGPR:$lhs, tGPR:$rhs))]>;
Evan Cheng53d7dba2007-01-27 00:07:15 +0000402
David Goodwinc9ee1182009-06-25 22:49:55 +0000403// Add immediate
David Goodwin5d598aa2009-08-19 18:00:44 +0000404def tADDi3 : T1sI<(outs tGPR:$dst), (ins tGPR:$lhs, i32imm:$rhs), IIC_iALUi,
Evan Cheng699beba2009-10-27 00:08:59 +0000405 "add", "\t$dst, $lhs, $rhs",
Evan Cheng446c4282009-07-11 06:43:01 +0000406 [(set tGPR:$dst, (add tGPR:$lhs, imm0_7:$rhs))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000407
David Goodwin5d598aa2009-08-19 18:00:44 +0000408def tADDi8 : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, i32imm:$rhs), IIC_iALUi,
Evan Cheng699beba2009-10-27 00:08:59 +0000409 "add", "\t$dst, $rhs",
Evan Cheng446c4282009-07-11 06:43:01 +0000410 [(set tGPR:$dst, (add tGPR:$lhs, imm8_255:$rhs))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000411
David Goodwinc9ee1182009-06-25 22:49:55 +0000412// Add register
Evan Cheng446c4282009-07-11 06:43:01 +0000413let isCommutable = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +0000414def tADDrr : T1sI<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), IIC_iALUr,
Evan Cheng699beba2009-10-27 00:08:59 +0000415 "add", "\t$dst, $lhs, $rhs",
Evan Cheng446c4282009-07-11 06:43:01 +0000416 [(set tGPR:$dst, (add tGPR:$lhs, tGPR:$rhs))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000417
Evan Chengcd799b92009-06-12 20:46:18 +0000418let neverHasSideEffects = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +0000419def tADDhirr : T1pIt<(outs GPR:$dst), (ins GPR:$lhs, GPR:$rhs), IIC_iALUr,
Evan Cheng699beba2009-10-27 00:08:59 +0000420 "add", "\t$dst, $rhs", []>;
Evan Chenga8e29892007-01-19 07:51:42 +0000421
David Goodwinc9ee1182009-06-25 22:49:55 +0000422// And register
Evan Cheng446c4282009-07-11 06:43:01 +0000423let isCommutable = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +0000424def tAND : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), IIC_iALUr,
Evan Cheng699beba2009-10-27 00:08:59 +0000425 "and", "\t$dst, $rhs",
Evan Cheng446c4282009-07-11 06:43:01 +0000426 [(set tGPR:$dst, (and tGPR:$lhs, tGPR:$rhs))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000427
David Goodwinc9ee1182009-06-25 22:49:55 +0000428// ASR immediate
David Goodwin5d598aa2009-08-19 18:00:44 +0000429def tASRri : T1sI<(outs tGPR:$dst), (ins tGPR:$lhs, i32imm:$rhs), IIC_iMOVsi,
Evan Cheng699beba2009-10-27 00:08:59 +0000430 "asr", "\t$dst, $lhs, $rhs",
Evan Cheng446c4282009-07-11 06:43:01 +0000431 [(set tGPR:$dst, (sra tGPR:$lhs, (i32 imm:$rhs)))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000432
David Goodwinc9ee1182009-06-25 22:49:55 +0000433// ASR register
David Goodwin5d598aa2009-08-19 18:00:44 +0000434def tASRrr : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), IIC_iMOVsr,
Evan Cheng699beba2009-10-27 00:08:59 +0000435 "asr", "\t$dst, $rhs",
Evan Cheng446c4282009-07-11 06:43:01 +0000436 [(set tGPR:$dst, (sra tGPR:$lhs, tGPR:$rhs))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000437
David Goodwinc9ee1182009-06-25 22:49:55 +0000438// BIC register
David Goodwin5d598aa2009-08-19 18:00:44 +0000439def tBIC : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), IIC_iALUr,
Evan Cheng699beba2009-10-27 00:08:59 +0000440 "bic", "\t$dst, $rhs",
Evan Cheng446c4282009-07-11 06:43:01 +0000441 [(set tGPR:$dst, (and tGPR:$lhs, (not tGPR:$rhs)))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000442
David Goodwinc9ee1182009-06-25 22:49:55 +0000443// CMN register
444let Defs = [CPSR] in {
David Goodwin5d598aa2009-08-19 18:00:44 +0000445def tCMN : T1pI<(outs), (ins tGPR:$lhs, tGPR:$rhs), IIC_iCMPr,
Evan Cheng699beba2009-10-27 00:08:59 +0000446 "cmn", "\t$lhs, $rhs",
Evan Cheng446c4282009-07-11 06:43:01 +0000447 [(ARMcmp tGPR:$lhs, (ineg tGPR:$rhs))]>;
David Goodwin5d598aa2009-08-19 18:00:44 +0000448def tCMNZ : T1pI<(outs), (ins tGPR:$lhs, tGPR:$rhs), IIC_iCMPr,
Evan Cheng699beba2009-10-27 00:08:59 +0000449 "cmn", "\t$lhs, $rhs",
Evan Cheng446c4282009-07-11 06:43:01 +0000450 [(ARMcmpZ tGPR:$lhs, (ineg tGPR:$rhs))]>;
David Goodwinc9ee1182009-06-25 22:49:55 +0000451}
Lauro Ramos Venancio99966632007-04-02 01:30:03 +0000452
David Goodwinc9ee1182009-06-25 22:49:55 +0000453// CMP immediate
454let Defs = [CPSR] in {
David Goodwin5d598aa2009-08-19 18:00:44 +0000455def tCMPi8 : T1pI<(outs), (ins tGPR:$lhs, i32imm:$rhs), IIC_iCMPi,
Evan Cheng699beba2009-10-27 00:08:59 +0000456 "cmp", "\t$lhs, $rhs",
Evan Cheng446c4282009-07-11 06:43:01 +0000457 [(ARMcmp tGPR:$lhs, imm0_255:$rhs)]>;
David Goodwin5d598aa2009-08-19 18:00:44 +0000458def tCMPzi8 : T1pI<(outs), (ins tGPR:$lhs, i32imm:$rhs), IIC_iCMPi,
Evan Cheng699beba2009-10-27 00:08:59 +0000459 "cmp", "\t$lhs, $rhs",
Evan Cheng446c4282009-07-11 06:43:01 +0000460 [(ARMcmpZ tGPR:$lhs, imm0_255:$rhs)]>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +0000461
David Goodwinc9ee1182009-06-25 22:49:55 +0000462}
463
464// CMP register
465let Defs = [CPSR] in {
David Goodwin5d598aa2009-08-19 18:00:44 +0000466def tCMPr : T1pI<(outs), (ins tGPR:$lhs, tGPR:$rhs), IIC_iCMPr,
Evan Cheng699beba2009-10-27 00:08:59 +0000467 "cmp", "\t$lhs, $rhs",
Evan Cheng446c4282009-07-11 06:43:01 +0000468 [(ARMcmp tGPR:$lhs, tGPR:$rhs)]>;
David Goodwin5d598aa2009-08-19 18:00:44 +0000469def tCMPzr : T1pI<(outs), (ins tGPR:$lhs, tGPR:$rhs), IIC_iCMPr,
Evan Cheng699beba2009-10-27 00:08:59 +0000470 "cmp", "\t$lhs, $rhs",
Evan Cheng446c4282009-07-11 06:43:01 +0000471 [(ARMcmpZ tGPR:$lhs, tGPR:$rhs)]>;
472
David Goodwin5d598aa2009-08-19 18:00:44 +0000473def tCMPhir : T1pI<(outs), (ins GPR:$lhs, GPR:$rhs), IIC_iCMPr,
Evan Cheng699beba2009-10-27 00:08:59 +0000474 "cmp", "\t$lhs, $rhs", []>;
David Goodwin5d598aa2009-08-19 18:00:44 +0000475def tCMPzhir : T1pI<(outs), (ins GPR:$lhs, GPR:$rhs), IIC_iCMPr,
Evan Cheng699beba2009-10-27 00:08:59 +0000476 "cmp", "\t$lhs, $rhs", []>;
David Goodwinc9ee1182009-06-25 22:49:55 +0000477}
Lauro Ramos Venancio99966632007-04-02 01:30:03 +0000478
Evan Chenga8e29892007-01-19 07:51:42 +0000479
David Goodwinc9ee1182009-06-25 22:49:55 +0000480// XOR register
Evan Cheng446c4282009-07-11 06:43:01 +0000481let isCommutable = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +0000482def tEOR : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), IIC_iALUr,
Evan Cheng699beba2009-10-27 00:08:59 +0000483 "eor", "\t$dst, $rhs",
Evan Cheng446c4282009-07-11 06:43:01 +0000484 [(set tGPR:$dst, (xor tGPR:$lhs, tGPR:$rhs))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000485
David Goodwinc9ee1182009-06-25 22:49:55 +0000486// LSL immediate
David Goodwin5d598aa2009-08-19 18:00:44 +0000487def tLSLri : T1sI<(outs tGPR:$dst), (ins tGPR:$lhs, i32imm:$rhs), IIC_iMOVsi,
Evan Cheng699beba2009-10-27 00:08:59 +0000488 "lsl", "\t$dst, $lhs, $rhs",
Evan Cheng446c4282009-07-11 06:43:01 +0000489 [(set tGPR:$dst, (shl tGPR:$lhs, (i32 imm:$rhs)))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000490
David Goodwinc9ee1182009-06-25 22:49:55 +0000491// LSL register
David Goodwin5d598aa2009-08-19 18:00:44 +0000492def tLSLrr : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), IIC_iMOVsr,
Evan Cheng699beba2009-10-27 00:08:59 +0000493 "lsl", "\t$dst, $rhs",
Evan Cheng446c4282009-07-11 06:43:01 +0000494 [(set tGPR:$dst, (shl tGPR:$lhs, tGPR:$rhs))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000495
David Goodwinc9ee1182009-06-25 22:49:55 +0000496// LSR immediate
David Goodwin5d598aa2009-08-19 18:00:44 +0000497def tLSRri : T1sI<(outs tGPR:$dst), (ins tGPR:$lhs, i32imm:$rhs), IIC_iMOVsi,
Evan Cheng699beba2009-10-27 00:08:59 +0000498 "lsr", "\t$dst, $lhs, $rhs",
Evan Cheng446c4282009-07-11 06:43:01 +0000499 [(set tGPR:$dst, (srl tGPR:$lhs, (i32 imm:$rhs)))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000500
David Goodwinc9ee1182009-06-25 22:49:55 +0000501// LSR register
David Goodwin5d598aa2009-08-19 18:00:44 +0000502def tLSRrr : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), IIC_iMOVsr,
Evan Cheng699beba2009-10-27 00:08:59 +0000503 "lsr", "\t$dst, $rhs",
Evan Cheng446c4282009-07-11 06:43:01 +0000504 [(set tGPR:$dst, (srl tGPR:$lhs, tGPR:$rhs))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000505
David Goodwinc9ee1182009-06-25 22:49:55 +0000506// move register
David Goodwin5d598aa2009-08-19 18:00:44 +0000507def tMOVi8 : T1sI<(outs tGPR:$dst), (ins i32imm:$src), IIC_iMOVi,
Evan Cheng699beba2009-10-27 00:08:59 +0000508 "mov", "\t$dst, $src",
Evan Cheng446c4282009-07-11 06:43:01 +0000509 [(set tGPR:$dst, imm0_255:$src)]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000510
511// TODO: A7-73: MOV(2) - mov setting flag.
512
513
Evan Chengcd799b92009-06-12 20:46:18 +0000514let neverHasSideEffects = 1 in {
Evan Cheng446c4282009-07-11 06:43:01 +0000515// FIXME: Make this predicable.
David Goodwin5d598aa2009-08-19 18:00:44 +0000516def tMOVr : T1I<(outs tGPR:$dst), (ins tGPR:$src), IIC_iMOVr,
Evan Cheng699beba2009-10-27 00:08:59 +0000517 "mov\t$dst, $src", []>;
Evan Cheng446c4282009-07-11 06:43:01 +0000518let Defs = [CPSR] in
David Goodwin5d598aa2009-08-19 18:00:44 +0000519def tMOVSr : T1I<(outs tGPR:$dst), (ins tGPR:$src), IIC_iMOVr,
Evan Cheng699beba2009-10-27 00:08:59 +0000520 "movs\t$dst, $src", []>;
Evan Cheng446c4282009-07-11 06:43:01 +0000521
522// FIXME: Make these predicable.
David Goodwin5d598aa2009-08-19 18:00:44 +0000523def tMOVgpr2tgpr : T1I<(outs tGPR:$dst), (ins GPR:$src), IIC_iMOVr,
Evan Cheng699beba2009-10-27 00:08:59 +0000524 "mov\t$dst, $src", []>;
David Goodwin5d598aa2009-08-19 18:00:44 +0000525def tMOVtgpr2gpr : T1I<(outs GPR:$dst), (ins tGPR:$src), IIC_iMOVr,
Evan Cheng699beba2009-10-27 00:08:59 +0000526 "mov\t$dst, $src", []>;
David Goodwin5d598aa2009-08-19 18:00:44 +0000527def tMOVgpr2gpr : T1I<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVr,
Evan Cheng699beba2009-10-27 00:08:59 +0000528 "mov\t$dst, $src", []>;
Evan Chengcd799b92009-06-12 20:46:18 +0000529} // neverHasSideEffects
Evan Chenga8e29892007-01-19 07:51:42 +0000530
David Goodwinc9ee1182009-06-25 22:49:55 +0000531// multiply register
Evan Cheng446c4282009-07-11 06:43:01 +0000532let isCommutable = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +0000533def tMUL : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), IIC_iMUL32,
Evan Cheng699beba2009-10-27 00:08:59 +0000534 "mul", "\t$dst, $rhs",
Evan Cheng446c4282009-07-11 06:43:01 +0000535 [(set tGPR:$dst, (mul tGPR:$lhs, tGPR:$rhs))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000536
David Goodwinc9ee1182009-06-25 22:49:55 +0000537// move inverse register
David Goodwin5d598aa2009-08-19 18:00:44 +0000538def tMVN : T1sI<(outs tGPR:$dst), (ins tGPR:$src), IIC_iMOVr,
Evan Cheng699beba2009-10-27 00:08:59 +0000539 "mvn", "\t$dst, $src",
Evan Cheng446c4282009-07-11 06:43:01 +0000540 [(set tGPR:$dst, (not tGPR:$src))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000541
David Goodwinc9ee1182009-06-25 22:49:55 +0000542// bitwise or register
Evan Cheng446c4282009-07-11 06:43:01 +0000543let isCommutable = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +0000544def tORR : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), IIC_iALUr,
Evan Cheng699beba2009-10-27 00:08:59 +0000545 "orr", "\t$dst, $rhs",
Evan Cheng446c4282009-07-11 06:43:01 +0000546 [(set tGPR:$dst, (or tGPR:$lhs, tGPR:$rhs))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000547
David Goodwinc9ee1182009-06-25 22:49:55 +0000548// swaps
David Goodwin5d598aa2009-08-19 18:00:44 +0000549def tREV : T1pI<(outs tGPR:$dst), (ins tGPR:$src), IIC_iUNAr,
Evan Cheng699beba2009-10-27 00:08:59 +0000550 "rev", "\t$dst, $src",
Evan Cheng446c4282009-07-11 06:43:01 +0000551 [(set tGPR:$dst, (bswap tGPR:$src))]>,
David Goodwinf1daf7d2009-07-08 23:10:31 +0000552 Requires<[IsThumb1Only, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000553
David Goodwin5d598aa2009-08-19 18:00:44 +0000554def tREV16 : T1pI<(outs tGPR:$dst), (ins tGPR:$src), IIC_iUNAr,
Evan Cheng699beba2009-10-27 00:08:59 +0000555 "rev16", "\t$dst, $src",
Evan Cheng446c4282009-07-11 06:43:01 +0000556 [(set tGPR:$dst,
557 (or (and (srl tGPR:$src, (i32 8)), 0xFF),
558 (or (and (shl tGPR:$src, (i32 8)), 0xFF00),
559 (or (and (srl tGPR:$src, (i32 8)), 0xFF0000),
560 (and (shl tGPR:$src, (i32 8)), 0xFF000000)))))]>,
David Goodwinf1daf7d2009-07-08 23:10:31 +0000561 Requires<[IsThumb1Only, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000562
David Goodwin5d598aa2009-08-19 18:00:44 +0000563def tREVSH : T1pI<(outs tGPR:$dst), (ins tGPR:$src), IIC_iUNAr,
Evan Cheng699beba2009-10-27 00:08:59 +0000564 "revsh", "\t$dst, $src",
Evan Cheng446c4282009-07-11 06:43:01 +0000565 [(set tGPR:$dst,
566 (sext_inreg
Evan Cheng51f39962009-08-18 05:43:23 +0000567 (or (srl (and tGPR:$src, 0xFF00), (i32 8)),
Evan Cheng446c4282009-07-11 06:43:01 +0000568 (shl tGPR:$src, (i32 8))), i16))]>,
569 Requires<[IsThumb1Only, HasV6]>;
570
David Goodwinc9ee1182009-06-25 22:49:55 +0000571// rotate right register
David Goodwin5d598aa2009-08-19 18:00:44 +0000572def tROR : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), IIC_iMOVsr,
Evan Cheng699beba2009-10-27 00:08:59 +0000573 "ror", "\t$dst, $rhs",
Evan Cheng446c4282009-07-11 06:43:01 +0000574 [(set tGPR:$dst, (rotr tGPR:$lhs, tGPR:$rhs))]>;
575
576// negate register
David Goodwin5d598aa2009-08-19 18:00:44 +0000577def tRSB : T1sI<(outs tGPR:$dst), (ins tGPR:$src), IIC_iALUi,
Evan Cheng699beba2009-10-27 00:08:59 +0000578 "rsb", "\t$dst, $src, #0",
Evan Cheng446c4282009-07-11 06:43:01 +0000579 [(set tGPR:$dst, (ineg tGPR:$src))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000580
David Goodwinc9ee1182009-06-25 22:49:55 +0000581// Subtract with carry register
Evan Cheng446c4282009-07-11 06:43:01 +0000582let Uses = [CPSR] in
David Goodwin5d598aa2009-08-19 18:00:44 +0000583def tSBC : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), IIC_iALUr,
Evan Cheng699beba2009-10-27 00:08:59 +0000584 "sbc", "\t$dst, $rhs",
Evan Cheng446c4282009-07-11 06:43:01 +0000585 [(set tGPR:$dst, (sube tGPR:$lhs, tGPR:$rhs))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000586
David Goodwinc9ee1182009-06-25 22:49:55 +0000587// Subtract immediate
David Goodwin5d598aa2009-08-19 18:00:44 +0000588def tSUBi3 : T1sI<(outs tGPR:$dst), (ins tGPR:$lhs, i32imm:$rhs), IIC_iALUi,
Evan Cheng699beba2009-10-27 00:08:59 +0000589 "sub", "\t$dst, $lhs, $rhs",
Evan Cheng446c4282009-07-11 06:43:01 +0000590 [(set tGPR:$dst, (add tGPR:$lhs, imm0_7_neg:$rhs))]>;
Jim Grosbach0ede14f2009-03-27 23:06:27 +0000591
David Goodwin5d598aa2009-08-19 18:00:44 +0000592def tSUBi8 : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, i32imm:$rhs), IIC_iALUi,
Evan Cheng699beba2009-10-27 00:08:59 +0000593 "sub", "\t$dst, $rhs",
Evan Cheng446c4282009-07-11 06:43:01 +0000594 [(set tGPR:$dst, (add tGPR:$lhs, imm8_255_neg:$rhs))]>;
Jim Grosbach0ede14f2009-03-27 23:06:27 +0000595
David Goodwinc9ee1182009-06-25 22:49:55 +0000596// subtract register
David Goodwin5d598aa2009-08-19 18:00:44 +0000597def tSUBrr : T1sI<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), IIC_iALUr,
Evan Cheng699beba2009-10-27 00:08:59 +0000598 "sub", "\t$dst, $lhs, $rhs",
Evan Cheng446c4282009-07-11 06:43:01 +0000599 [(set tGPR:$dst, (sub tGPR:$lhs, tGPR:$rhs))]>;
David Goodwinc9ee1182009-06-25 22:49:55 +0000600
601// TODO: A7-96: STMIA - store multiple.
Evan Chenga8e29892007-01-19 07:51:42 +0000602
David Goodwinc9ee1182009-06-25 22:49:55 +0000603// sign-extend byte
David Goodwin5d598aa2009-08-19 18:00:44 +0000604def tSXTB : T1pI<(outs tGPR:$dst), (ins tGPR:$src), IIC_iUNAr,
Evan Cheng699beba2009-10-27 00:08:59 +0000605 "sxtb", "\t$dst, $src",
Evan Cheng446c4282009-07-11 06:43:01 +0000606 [(set tGPR:$dst, (sext_inreg tGPR:$src, i8))]>,
607 Requires<[IsThumb1Only, HasV6]>;
David Goodwinc9ee1182009-06-25 22:49:55 +0000608
609// sign-extend short
David Goodwin5d598aa2009-08-19 18:00:44 +0000610def tSXTH : T1pI<(outs tGPR:$dst), (ins tGPR:$src), IIC_iUNAr,
Evan Cheng699beba2009-10-27 00:08:59 +0000611 "sxth", "\t$dst, $src",
Evan Cheng446c4282009-07-11 06:43:01 +0000612 [(set tGPR:$dst, (sext_inreg tGPR:$src, i16))]>,
613 Requires<[IsThumb1Only, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000614
David Goodwinc9ee1182009-06-25 22:49:55 +0000615// test
Evan Chenge864b742009-06-26 00:19:07 +0000616let isCommutable = 1, Defs = [CPSR] in
David Goodwin5d598aa2009-08-19 18:00:44 +0000617def tTST : T1pI<(outs), (ins tGPR:$lhs, tGPR:$rhs), IIC_iCMPr,
Evan Cheng699beba2009-10-27 00:08:59 +0000618 "tst", "\t$lhs, $rhs",
Evan Cheng446c4282009-07-11 06:43:01 +0000619 [(ARMcmpZ (and tGPR:$lhs, tGPR:$rhs), 0)]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000620
David Goodwinc9ee1182009-06-25 22:49:55 +0000621// zero-extend byte
David Goodwin5d598aa2009-08-19 18:00:44 +0000622def tUXTB : T1pI<(outs tGPR:$dst), (ins tGPR:$src), IIC_iUNAr,
Evan Cheng699beba2009-10-27 00:08:59 +0000623 "uxtb", "\t$dst, $src",
Evan Cheng446c4282009-07-11 06:43:01 +0000624 [(set tGPR:$dst, (and tGPR:$src, 0xFF))]>,
625 Requires<[IsThumb1Only, HasV6]>;
David Goodwinc9ee1182009-06-25 22:49:55 +0000626
627// zero-extend short
David Goodwin5d598aa2009-08-19 18:00:44 +0000628def tUXTH : T1pI<(outs tGPR:$dst), (ins tGPR:$src), IIC_iUNAr,
Evan Cheng699beba2009-10-27 00:08:59 +0000629 "uxth", "\t$dst, $src",
Evan Cheng446c4282009-07-11 06:43:01 +0000630 [(set tGPR:$dst, (and tGPR:$src, 0xFFFF))]>,
631 Requires<[IsThumb1Only, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000632
633
634// Conditional move tMOVCCr - Used to implement the Thumb SELECT_CC DAG operation.
Dan Gohman533297b2009-10-29 18:10:34 +0000635// Expanded after instruction selection into a branch sequence.
636let usesCustomInserter = 1 in // Expanded after instruction selection.
Evan Cheng007ea272009-08-12 05:17:19 +0000637 def tMOVCCr_pseudo :
Evan Chengc9721652009-08-12 02:03:03 +0000638 PseudoInst<(outs tGPR:$dst), (ins tGPR:$false, tGPR:$true, pred:$cc),
639 NoItinerary, "@ tMOVCCr $cc",
640 [/*(set tGPR:$dst, (ARMcmov tGPR:$false, tGPR:$true, imm:$cc))*/]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000641
Evan Cheng007ea272009-08-12 05:17:19 +0000642
643// 16-bit movcc in IT blocks for Thumb2.
David Goodwin5d598aa2009-08-19 18:00:44 +0000644def tMOVCCr : T1pIt<(outs GPR:$dst), (ins GPR:$lhs, GPR:$rhs), IIC_iCMOVr,
Evan Cheng699beba2009-10-27 00:08:59 +0000645 "mov", "\t$dst, $rhs", []>;
Evan Cheng007ea272009-08-12 05:17:19 +0000646
David Goodwin5d598aa2009-08-19 18:00:44 +0000647def tMOVCCi : T1pIt<(outs GPR:$dst), (ins GPR:$lhs, i32imm:$rhs), IIC_iCMOVi,
Evan Cheng699beba2009-10-27 00:08:59 +0000648 "mov", "\t$dst, $rhs", []>;
Evan Cheng007ea272009-08-12 05:17:19 +0000649
Evan Chenga8e29892007-01-19 07:51:42 +0000650// tLEApcrel - Load a pc-relative address into a register without offending the
651// assembler.
David Goodwin5d598aa2009-08-19 18:00:44 +0000652def tLEApcrel : T1I<(outs tGPR:$dst), (ins i32imm:$label, pred:$p), IIC_iALUi,
Evan Cheng699beba2009-10-27 00:08:59 +0000653 "adr$p\t$dst, #$label", []>;
Evan Chenga8e29892007-01-19 07:51:42 +0000654
Evan Chenga1efbbd2009-08-14 00:32:16 +0000655def tLEApcrelJT : T1I<(outs tGPR:$dst),
Bob Wilson4f38b382009-08-21 21:58:55 +0000656 (ins i32imm:$label, nohash_imm:$id, pred:$p),
Evan Cheng699beba2009-10-27 00:08:59 +0000657 IIC_iALUi, "adr$p\t$dst, #${label}_${id}", []>;
Evan Chengd85ac4d2007-01-27 02:29:45 +0000658
Evan Chenga8e29892007-01-19 07:51:42 +0000659//===----------------------------------------------------------------------===//
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000660// TLS Instructions
661//
662
663// __aeabi_read_tp preserves the registers r1-r3.
664let isCall = 1,
665 Defs = [R0, LR] in {
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000666 def tTPsoft : TIx2<(outs), (ins), IIC_Br,
Evan Cheng699beba2009-10-27 00:08:59 +0000667 "bl\t__aeabi_read_tp",
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000668 [(set R0, ARMthread_pointer)]>;
669}
670
671//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000672// Non-Instruction Patterns
673//
674
Evan Cheng892837a2009-07-10 02:09:04 +0000675// Add with carry
David Goodwinc9d138f2009-07-27 19:59:26 +0000676def : T1Pat<(addc tGPR:$lhs, imm0_7:$rhs),
677 (tADDi3 tGPR:$lhs, imm0_7:$rhs)>;
678def : T1Pat<(addc tGPR:$lhs, imm8_255:$rhs),
Evan Cheng89d177f2009-08-20 17:01:04 +0000679 (tADDi8 tGPR:$lhs, imm8_255:$rhs)>;
David Goodwinc9d138f2009-07-27 19:59:26 +0000680def : T1Pat<(addc tGPR:$lhs, tGPR:$rhs),
681 (tADDrr tGPR:$lhs, tGPR:$rhs)>;
Evan Cheng892837a2009-07-10 02:09:04 +0000682
683// Subtract with carry
David Goodwinc9d138f2009-07-27 19:59:26 +0000684def : T1Pat<(addc tGPR:$lhs, imm0_7_neg:$rhs),
685 (tSUBi3 tGPR:$lhs, imm0_7_neg:$rhs)>;
686def : T1Pat<(addc tGPR:$lhs, imm8_255_neg:$rhs),
687 (tSUBi8 tGPR:$lhs, imm8_255_neg:$rhs)>;
688def : T1Pat<(subc tGPR:$lhs, tGPR:$rhs),
689 (tSUBrr tGPR:$lhs, tGPR:$rhs)>;
Evan Cheng892837a2009-07-10 02:09:04 +0000690
Evan Chenga8e29892007-01-19 07:51:42 +0000691// ConstantPool, GlobalAddress
David Goodwinc9d138f2009-07-27 19:59:26 +0000692def : T1Pat<(ARMWrapper tglobaladdr :$dst), (tLEApcrel tglobaladdr :$dst)>;
693def : T1Pat<(ARMWrapper tconstpool :$dst), (tLEApcrel tconstpool :$dst)>;
Evan Chenga8e29892007-01-19 07:51:42 +0000694
Evan Chengd85ac4d2007-01-27 02:29:45 +0000695// JumpTable
David Goodwinc9d138f2009-07-27 19:59:26 +0000696def : T1Pat<(ARMWrapperJT tjumptable:$dst, imm:$id),
697 (tLEApcrelJT tjumptable:$dst, imm:$id)>;
Evan Chengd85ac4d2007-01-27 02:29:45 +0000698
Evan Chenga8e29892007-01-19 07:51:42 +0000699// Direct calls
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000700def : T1Pat<(ARMtcall texternalsym:$func), (tBL texternalsym:$func)>,
Evan Chengb6207242009-08-01 00:16:10 +0000701 Requires<[IsThumb, IsNotDarwin]>;
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000702def : T1Pat<(ARMtcall texternalsym:$func), (tBLr9 texternalsym:$func)>,
Evan Chengb6207242009-08-01 00:16:10 +0000703 Requires<[IsThumb, IsDarwin]>;
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000704
705def : Tv5Pat<(ARMcall texternalsym:$func), (tBLXi texternalsym:$func)>,
Evan Chengb6207242009-08-01 00:16:10 +0000706 Requires<[IsThumb, HasV5T, IsNotDarwin]>;
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000707def : Tv5Pat<(ARMcall texternalsym:$func), (tBLXi_r9 texternalsym:$func)>,
Evan Chengb6207242009-08-01 00:16:10 +0000708 Requires<[IsThumb, HasV5T, IsDarwin]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000709
710// Indirect calls to ARM routines
Evan Chengb6207242009-08-01 00:16:10 +0000711def : Tv5Pat<(ARMcall GPR:$dst), (tBLXr GPR:$dst)>,
712 Requires<[IsThumb, HasV5T, IsNotDarwin]>;
713def : Tv5Pat<(ARMcall GPR:$dst), (tBLXr_r9 GPR:$dst)>,
714 Requires<[IsThumb, HasV5T, IsDarwin]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000715
716// zextload i1 -> zextload i8
Evan Chengf3c21b82009-06-30 02:15:48 +0000717def : T1Pat<(zextloadi1 t_addrmode_s1:$addr),
718 (tLDRB t_addrmode_s1:$addr)>;
Jim Grosbach0ede14f2009-03-27 23:06:27 +0000719
Evan Chengb60c02e2007-01-26 19:13:16 +0000720// extload -> zextload
Evan Chengf3c21b82009-06-30 02:15:48 +0000721def : T1Pat<(extloadi1 t_addrmode_s1:$addr), (tLDRB t_addrmode_s1:$addr)>;
722def : T1Pat<(extloadi8 t_addrmode_s1:$addr), (tLDRB t_addrmode_s1:$addr)>;
723def : T1Pat<(extloadi16 t_addrmode_s2:$addr), (tLDRH t_addrmode_s2:$addr)>;
Evan Chengb60c02e2007-01-26 19:13:16 +0000724
Evan Cheng0e87e232009-08-28 00:31:43 +0000725// If it's impossible to use [r,r] address mode for sextload, select to
Evan Cheng2f297df2009-07-11 07:08:13 +0000726// ldr{b|h} + sxt{b|h} instead.
Evan Cheng3ecadc82009-07-21 18:15:26 +0000727def : T1Pat<(sextloadi8 t_addrmode_s1:$addr),
Evan Cheng0e87e232009-08-28 00:31:43 +0000728 (tSXTB (tLDRB t_addrmode_s1:$addr))>,
729 Requires<[IsThumb1Only, HasV6]>;
Evan Cheng3ecadc82009-07-21 18:15:26 +0000730def : T1Pat<(sextloadi16 t_addrmode_s2:$addr),
Evan Cheng0e87e232009-08-28 00:31:43 +0000731 (tSXTH (tLDRH t_addrmode_s2:$addr))>,
732 Requires<[IsThumb1Only, HasV6]>;
Evan Cheng2f297df2009-07-11 07:08:13 +0000733
Evan Cheng0e87e232009-08-28 00:31:43 +0000734def : T1Pat<(sextloadi8 t_addrmode_s1:$addr),
735 (tASRri (tLSLri (tLDRB t_addrmode_s1:$addr), 24), 24)>;
736def : T1Pat<(sextloadi16 t_addrmode_s1:$addr),
737 (tASRri (tLSLri (tLDRH t_addrmode_s1:$addr), 16), 16)>;
Evan Cheng2f297df2009-07-11 07:08:13 +0000738
Evan Chenga8e29892007-01-19 07:51:42 +0000739// Large immediate handling.
740
741// Two piece imms.
Evan Cheng9cb9e672009-06-27 02:26:13 +0000742def : T1Pat<(i32 thumb_immshifted:$src),
743 (tLSLri (tMOVi8 (thumb_immshifted_val imm:$src)),
744 (thumb_immshifted_shamt imm:$src))>;
Evan Chenga8e29892007-01-19 07:51:42 +0000745
Evan Cheng9cb9e672009-06-27 02:26:13 +0000746def : T1Pat<(i32 imm0_255_comp:$src),
747 (tMVN (tMOVi8 (imm_comp_XFORM imm:$src)))>;
Evan Chengb9803a82009-11-06 23:52:48 +0000748
749// Pseudo instruction that combines ldr from constpool and add pc. This should
750// be expanded into two instructions late to allow if-conversion and
751// scheduling.
752let isReMaterializable = 1 in
753def tLDRpci_pic : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr, pclabel:$cp),
754 NoItinerary, "@ ldr.n\t$dst, $addr\n$cp:\n\tadd\t$dst, pc",
755 [(set GPR:$dst, (ARMpic_add (load (ARMWrapper tconstpool:$addr)),
756 imm:$cp))]>,
757 Requires<[IsThumb1Only]>;