Chris Lattner | 2de8d2b | 2008-01-10 05:50:42 +0000 | [diff] [blame] | 1 | //====- X86Instr64bit.td - Describe X86-64 Instructions ----*- tablegen -*-===// |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
Chris Lattner | 081ce94 | 2007-12-29 20:36:04 +0000 | [diff] [blame] | 5 | // This file is distributed under the University of Illinois Open Source |
| 6 | // License. See LICENSE.TXT for details. |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 7 | // |
| 8 | //===----------------------------------------------------------------------===// |
| 9 | // |
| 10 | // This file describes the X86-64 instruction set, defining the instructions, |
| 11 | // and properties of the instructions which are needed for code generation, |
| 12 | // machine code emission, and analysis. |
| 13 | // |
| 14 | //===----------------------------------------------------------------------===// |
| 15 | |
| 16 | //===----------------------------------------------------------------------===// |
Chris Lattner | 2de8d2b | 2008-01-10 05:50:42 +0000 | [diff] [blame] | 17 | // Operand Definitions. |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 18 | // |
| 19 | |
| 20 | // 64-bits but only 32 bits are significant. |
| 21 | def i64i32imm : Operand<i64>; |
Chris Lattner | 357a0ca | 2009-06-20 19:34:09 +0000 | [diff] [blame] | 22 | |
| 23 | // 64-bits but only 32 bits are significant, and those bits are treated as being |
| 24 | // pc relative. |
| 25 | def i64i32imm_pcrel : Operand<i64> { |
| 26 | let PrintMethod = "print_pcrel_imm"; |
| 27 | } |
| 28 | |
| 29 | |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 30 | // 64-bits but only 8 bits are significant. |
Daniel Dunbar | aa097b6 | 2009-08-10 21:06:41 +0000 | [diff] [blame] | 31 | def i64i8imm : Operand<i64> { |
| 32 | let ParserMatchClass = ImmSExt8AsmOperand; |
| 33 | } |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 34 | |
| 35 | def lea64mem : Operand<i64> { |
Rafael Espindola | bca99f7 | 2009-04-08 21:14:34 +0000 | [diff] [blame] | 36 | let PrintMethod = "printlea64mem"; |
Dan Gohman | efbd3bc | 2009-08-05 17:40:24 +0000 | [diff] [blame] | 37 | let MIOperandInfo = (ops GR64, i8imm, GR64_NOSP, i32imm); |
Daniel Dunbar | 0f10cbf | 2009-08-10 18:41:10 +0000 | [diff] [blame] | 38 | let ParserMatchClass = X86MemAsmOperand; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 39 | } |
| 40 | |
| 41 | def lea64_32mem : Operand<i32> { |
| 42 | let PrintMethod = "printlea64_32mem"; |
Chris Lattner | f5da590 | 2009-06-20 07:03:18 +0000 | [diff] [blame] | 43 | let AsmOperandLowerMethod = "lower_lea64_32mem"; |
Dan Gohman | efbd3bc | 2009-08-05 17:40:24 +0000 | [diff] [blame] | 44 | let MIOperandInfo = (ops GR32, i8imm, GR32_NOSP, i32imm); |
Daniel Dunbar | 0f10cbf | 2009-08-10 18:41:10 +0000 | [diff] [blame] | 45 | let ParserMatchClass = X86MemAsmOperand; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 46 | } |
| 47 | |
| 48 | //===----------------------------------------------------------------------===// |
Chris Lattner | 2de8d2b | 2008-01-10 05:50:42 +0000 | [diff] [blame] | 49 | // Complex Pattern Definitions. |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 50 | // |
| 51 | def lea64addr : ComplexPattern<i64, 4, "SelectLEAAddr", |
Dan Gohman | 0c0d741 | 2009-08-02 16:09:17 +0000 | [diff] [blame] | 52 | [add, sub, mul, X86mul_imm, shl, or, frameindex, |
Chris Lattner | c04cd04 | 2009-07-11 23:17:29 +0000 | [diff] [blame] | 53 | X86WrapperRIP], []>; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 54 | |
Chris Lattner | f194074 | 2009-06-20 20:38:48 +0000 | [diff] [blame] | 55 | def tls64addr : ComplexPattern<i64, 4, "SelectTLSADDRAddr", |
| 56 | [tglobaltlsaddr], []>; |
| 57 | |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 58 | //===----------------------------------------------------------------------===// |
Chris Lattner | 2de8d2b | 2008-01-10 05:50:42 +0000 | [diff] [blame] | 59 | // Pattern fragments. |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 60 | // |
| 61 | |
Dan Gohman | d16fdc0 | 2008-12-19 18:25:21 +0000 | [diff] [blame] | 62 | def i64immSExt8 : PatLeaf<(i64 imm), [{ |
| 63 | // i64immSExt8 predicate - True if the 64-bit immediate fits in a 8-bit |
| 64 | // sign extended field. |
| 65 | return (int64_t)N->getZExtValue() == (int8_t)N->getZExtValue(); |
| 66 | }]>; |
| 67 | |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 68 | def i64immSExt32 : PatLeaf<(i64 imm), [{ |
| 69 | // i64immSExt32 predicate - True if the 64-bit immediate fits in a 32-bit |
| 70 | // sign extended field. |
Dan Gohman | faeb4a3 | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 71 | return (int64_t)N->getZExtValue() == (int32_t)N->getZExtValue(); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 72 | }]>; |
| 73 | |
| 74 | def i64immZExt32 : PatLeaf<(i64 imm), [{ |
| 75 | // i64immZExt32 predicate - True if the 64-bit immediate fits in a 32-bit |
| 76 | // unsignedsign extended field. |
Dan Gohman | faeb4a3 | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 77 | return (uint64_t)N->getZExtValue() == (uint32_t)N->getZExtValue(); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 78 | }]>; |
| 79 | |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 80 | def sextloadi64i8 : PatFrag<(ops node:$ptr), (i64 (sextloadi8 node:$ptr))>; |
| 81 | def sextloadi64i16 : PatFrag<(ops node:$ptr), (i64 (sextloadi16 node:$ptr))>; |
| 82 | def sextloadi64i32 : PatFrag<(ops node:$ptr), (i64 (sextloadi32 node:$ptr))>; |
| 83 | |
| 84 | def zextloadi64i1 : PatFrag<(ops node:$ptr), (i64 (zextloadi1 node:$ptr))>; |
| 85 | def zextloadi64i8 : PatFrag<(ops node:$ptr), (i64 (zextloadi8 node:$ptr))>; |
| 86 | def zextloadi64i16 : PatFrag<(ops node:$ptr), (i64 (zextloadi16 node:$ptr))>; |
| 87 | def zextloadi64i32 : PatFrag<(ops node:$ptr), (i64 (zextloadi32 node:$ptr))>; |
| 88 | |
| 89 | def extloadi64i1 : PatFrag<(ops node:$ptr), (i64 (extloadi1 node:$ptr))>; |
| 90 | def extloadi64i8 : PatFrag<(ops node:$ptr), (i64 (extloadi8 node:$ptr))>; |
| 91 | def extloadi64i16 : PatFrag<(ops node:$ptr), (i64 (extloadi16 node:$ptr))>; |
| 92 | def extloadi64i32 : PatFrag<(ops node:$ptr), (i64 (extloadi32 node:$ptr))>; |
| 93 | |
| 94 | //===----------------------------------------------------------------------===// |
| 95 | // Instruction list... |
| 96 | // |
| 97 | |
Dan Gohman | 01c9f77 | 2008-10-01 18:28:06 +0000 | [diff] [blame] | 98 | // ADJCALLSTACKDOWN/UP implicitly use/def RSP because they may be expanded into |
| 99 | // a stack adjustment and the codegen must know that they may modify the stack |
| 100 | // pointer before prolog-epilog rewriting occurs. |
| 101 | // Pessimistically assume ADJCALLSTACKDOWN / ADJCALLSTACKUP will become |
| 102 | // sub / add which can clobber EFLAGS. |
| 103 | let Defs = [RSP, EFLAGS], Uses = [RSP] in { |
| 104 | def ADJCALLSTACKDOWN64 : I<0, Pseudo, (outs), (ins i32imm:$amt), |
| 105 | "#ADJCALLSTACKDOWN", |
Chris Lattner | fe5d402 | 2008-10-11 22:08:30 +0000 | [diff] [blame] | 106 | [(X86callseq_start timm:$amt)]>, |
Dan Gohman | 01c9f77 | 2008-10-01 18:28:06 +0000 | [diff] [blame] | 107 | Requires<[In64BitMode]>; |
| 108 | def ADJCALLSTACKUP64 : I<0, Pseudo, (outs), (ins i32imm:$amt1, i32imm:$amt2), |
| 109 | "#ADJCALLSTACKUP", |
Chris Lattner | fe5d402 | 2008-10-11 22:08:30 +0000 | [diff] [blame] | 110 | [(X86callseq_end timm:$amt1, timm:$amt2)]>, |
Dan Gohman | 01c9f77 | 2008-10-01 18:28:06 +0000 | [diff] [blame] | 111 | Requires<[In64BitMode]>; |
| 112 | } |
| 113 | |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 114 | //===----------------------------------------------------------------------===// |
| 115 | // Call Instructions... |
| 116 | // |
Evan Cheng | 37e7c75 | 2007-07-21 00:34:19 +0000 | [diff] [blame] | 117 | let isCall = 1 in |
Dan Gohman | 01c9f77 | 2008-10-01 18:28:06 +0000 | [diff] [blame] | 118 | // All calls clobber the non-callee saved registers. RSP is marked as |
| 119 | // a use to prevent stack-pointer assignments that appear immediately |
| 120 | // before calls from potentially appearing dead. Uses for argument |
| 121 | // registers are added manually. |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 122 | let Defs = [RAX, RCX, RDX, RSI, RDI, R8, R9, R10, R11, |
Evan Cheng | 931a8f4 | 2008-01-29 19:34:22 +0000 | [diff] [blame] | 123 | FP0, FP1, FP2, FP3, FP4, FP5, FP6, ST0, ST1, |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 124 | MM0, MM1, MM2, MM3, MM4, MM5, MM6, MM7, |
| 125 | XMM0, XMM1, XMM2, XMM3, XMM4, XMM5, XMM6, XMM7, |
Dan Gohman | 9499cfe | 2008-10-01 04:14:30 +0000 | [diff] [blame] | 126 | XMM8, XMM9, XMM10, XMM11, XMM12, XMM13, XMM14, XMM15, EFLAGS], |
| 127 | Uses = [RSP] in { |
Chris Lattner | 7955239 | 2009-03-18 00:43:52 +0000 | [diff] [blame] | 128 | |
| 129 | // NOTE: this pattern doesn't match "X86call imm", because we do not know |
| 130 | // that the offset between an arbitrary immediate and the call will fit in |
| 131 | // the 32-bit pcrel field that we have. |
Evan Cheng | fa4b3bd | 2009-06-16 19:44:27 +0000 | [diff] [blame] | 132 | def CALL64pcrel32 : Ii32<0xE8, RawFrm, |
Chris Lattner | 357a0ca | 2009-06-20 19:34:09 +0000 | [diff] [blame] | 133 | (outs), (ins i64i32imm_pcrel:$dst, variable_ops), |
| 134 | "call\t$dst", []>, |
Anton Korobeynikov | 2cbcdb7 | 2009-08-03 08:12:53 +0000 | [diff] [blame] | 135 | Requires<[In64BitMode, NotWin64]>; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 136 | def CALL64r : I<0xFF, MRM2r, (outs), (ins GR64:$dst, variable_ops), |
Anton Korobeynikov | 2cbcdb7 | 2009-08-03 08:12:53 +0000 | [diff] [blame] | 137 | "call\t{*}$dst", [(X86call GR64:$dst)]>, |
| 138 | Requires<[NotWin64]>; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 139 | def CALL64m : I<0xFF, MRM2m, (outs), (ins i64mem:$dst, variable_ops), |
Anton Korobeynikov | 2cbcdb7 | 2009-08-03 08:12:53 +0000 | [diff] [blame] | 140 | "call\t{*}$dst", [(X86call (loadi64 addr:$dst))]>, |
| 141 | Requires<[NotWin64]>; |
Sean Callanan | 66fdfa0 | 2009-09-03 00:04:47 +0000 | [diff] [blame] | 142 | |
| 143 | def FARCALL64 : RI<0xFF, MRM3m, (outs), (ins opaque80mem:$dst), |
| 144 | "lcall{q}\t{*}$dst", []>; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 145 | } |
| 146 | |
Anton Korobeynikov | 2cbcdb7 | 2009-08-03 08:12:53 +0000 | [diff] [blame] | 147 | // FIXME: We need to teach codegen about single list of call-clobbered registers. |
| 148 | let isCall = 1 in |
| 149 | // All calls clobber the non-callee saved registers. RSP is marked as |
| 150 | // a use to prevent stack-pointer assignments that appear immediately |
| 151 | // before calls from potentially appearing dead. Uses for argument |
| 152 | // registers are added manually. |
| 153 | let Defs = [RAX, RCX, RDX, R8, R9, R10, R11, |
| 154 | FP0, FP1, FP2, FP3, FP4, FP5, FP6, ST0, ST1, |
| 155 | MM0, MM1, MM2, MM3, MM4, MM5, MM6, MM7, |
| 156 | XMM0, XMM1, XMM2, XMM3, XMM4, XMM5, EFLAGS], |
| 157 | Uses = [RSP] in { |
| 158 | def WINCALL64pcrel32 : I<0xE8, RawFrm, |
Anton Korobeynikov | 1c95afc | 2009-08-07 23:59:21 +0000 | [diff] [blame] | 159 | (outs), (ins i64i32imm_pcrel:$dst, variable_ops), |
| 160 | "call\t$dst", []>, |
Anton Korobeynikov | 2cbcdb7 | 2009-08-03 08:12:53 +0000 | [diff] [blame] | 161 | Requires<[IsWin64]>; |
| 162 | def WINCALL64r : I<0xFF, MRM2r, (outs), (ins GR64:$dst, variable_ops), |
| 163 | "call\t{*}$dst", |
| 164 | [(X86call GR64:$dst)]>, Requires<[IsWin64]>; |
| 165 | def WINCALL64m : I<0xFF, MRM2m, (outs), (ins i64mem:$dst, variable_ops), |
| 166 | "call\t{*}$dst", |
| 167 | [(X86call (loadi64 addr:$dst))]>, Requires<[IsWin64]>; |
| 168 | } |
Arnold Schwaighofer | e2d6bbb | 2007-10-11 19:40:01 +0000 | [diff] [blame] | 169 | |
| 170 | |
| 171 | let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in |
Evan Cheng | bd780d2 | 2009-02-10 21:39:44 +0000 | [diff] [blame] | 172 | def TCRETURNdi64 : I<0, Pseudo, (outs), (ins i64imm:$dst, i32imm:$offset, |
| 173 | variable_ops), |
Arnold Schwaighofer | e2d6bbb | 2007-10-11 19:40:01 +0000 | [diff] [blame] | 174 | "#TC_RETURN $dst $offset", |
| 175 | []>; |
| 176 | |
| 177 | let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in |
Evan Cheng | bd780d2 | 2009-02-10 21:39:44 +0000 | [diff] [blame] | 178 | def TCRETURNri64 : I<0, Pseudo, (outs), (ins GR64:$dst, i32imm:$offset, |
| 179 | variable_ops), |
Arnold Schwaighofer | e2d6bbb | 2007-10-11 19:40:01 +0000 | [diff] [blame] | 180 | "#TC_RETURN $dst $offset", |
| 181 | []>; |
| 182 | |
| 183 | |
| 184 | let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in |
Evan Cheng | bd780d2 | 2009-02-10 21:39:44 +0000 | [diff] [blame] | 185 | def TAILJMPr64 : I<0xFF, MRM4r, (outs), (ins GR64:$dst), |
| 186 | "jmp{q}\t{*}$dst # TAILCALL", |
| 187 | []>; |
Arnold Schwaighofer | e2d6bbb | 2007-10-11 19:40:01 +0000 | [diff] [blame] | 188 | |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 189 | // Branches |
Owen Anderson | f805308 | 2007-11-12 07:39:39 +0000 | [diff] [blame] | 190 | let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in { |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 191 | def JMP64r : I<0xFF, MRM4r, (outs), (ins GR64:$dst), "jmp{q}\t{*}$dst", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 192 | [(brind GR64:$dst)]>; |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 193 | def JMP64m : I<0xFF, MRM4m, (outs), (ins i64mem:$dst), "jmp{q}\t{*}$dst", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 194 | [(brind (loadi64 addr:$dst))]>; |
Sean Callanan | 66fdfa0 | 2009-09-03 00:04:47 +0000 | [diff] [blame] | 195 | def FARJMP64 : RI<0xFF, MRM5m, (outs), (ins opaque80mem:$dst), |
| 196 | "ljmp{q}\t{*}$dst", []>; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 197 | } |
| 198 | |
| 199 | //===----------------------------------------------------------------------===// |
Anton Korobeynikov | 1ec04ee | 2008-09-08 21:12:47 +0000 | [diff] [blame] | 200 | // EH Pseudo Instructions |
| 201 | // |
| 202 | let isTerminator = 1, isReturn = 1, isBarrier = 1, |
| 203 | hasCtrlDep = 1 in { |
| 204 | def EH_RETURN64 : I<0xC3, RawFrm, (outs), (ins GR64:$addr), |
| 205 | "ret\t#eh_return, addr: $addr", |
| 206 | [(X86ehret GR64:$addr)]>; |
| 207 | |
| 208 | } |
| 209 | |
| 210 | //===----------------------------------------------------------------------===// |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 211 | // Miscellaneous Instructions... |
| 212 | // |
Chris Lattner | c90ee9c | 2008-01-10 07:59:24 +0000 | [diff] [blame] | 213 | let Defs = [RBP,RSP], Uses = [RBP,RSP], mayLoad = 1, neverHasSideEffects = 1 in |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 214 | def LEAVE64 : I<0xC9, RawFrm, |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 215 | (outs), (ins), "leave", []>; |
Chris Lattner | c90ee9c | 2008-01-10 07:59:24 +0000 | [diff] [blame] | 216 | let Defs = [RSP], Uses = [RSP], neverHasSideEffects=1 in { |
Sean Callanan | 9f3c3f5 | 2009-09-10 18:29:13 +0000 | [diff] [blame] | 217 | let mayLoad = 1 in { |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 218 | def POP64r : I<0x58, AddRegFrm, |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 219 | (outs GR64:$reg), (ins), "pop{q}\t$reg", []>; |
Sean Callanan | 9f3c3f5 | 2009-09-10 18:29:13 +0000 | [diff] [blame] | 220 | def POP64rmr: I<0x8F, MRM0r, (outs GR64:$reg), (ins), "pop{q}\t$reg", []>; |
| 221 | def POP64rmm: I<0x8F, MRM0m, (outs i64mem:$dst), (ins), "pop{q}\t$dst", []>; |
| 222 | } |
| 223 | let mayStore = 1 in { |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 224 | def PUSH64r : I<0x50, AddRegFrm, |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 225 | (outs), (ins GR64:$reg), "push{q}\t$reg", []>; |
Sean Callanan | 9f3c3f5 | 2009-09-10 18:29:13 +0000 | [diff] [blame] | 226 | def PUSH64rmr: I<0xFF, MRM6r, (outs), (ins GR64:$reg), "push{q}\t$reg", []>; |
| 227 | def PUSH64rmm: I<0xFF, MRM6m, (outs), (ins i64mem:$src), "push{q}\t$src", []>; |
| 228 | } |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 229 | } |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 230 | |
Bill Wendling | 4c2638c | 2009-06-15 19:39:04 +0000 | [diff] [blame] | 231 | let Defs = [RSP], Uses = [RSP], neverHasSideEffects = 1, mayStore = 1 in { |
| 232 | def PUSH64i8 : Ii8<0x6a, RawFrm, (outs), (ins i8imm:$imm), |
Bill Wendling | 0b0437f | 2009-06-15 20:59:31 +0000 | [diff] [blame] | 233 | "push{q}\t$imm", []>; |
Bill Wendling | 4c2638c | 2009-06-15 19:39:04 +0000 | [diff] [blame] | 234 | def PUSH64i16 : Ii16<0x68, RawFrm, (outs), (ins i16imm:$imm), |
Bill Wendling | 0b0437f | 2009-06-15 20:59:31 +0000 | [diff] [blame] | 235 | "push{q}\t$imm", []>; |
Bill Wendling | 4c2638c | 2009-06-15 19:39:04 +0000 | [diff] [blame] | 236 | def PUSH64i32 : Ii32<0x68, RawFrm, (outs), (ins i32imm:$imm), |
Bill Wendling | 0b0437f | 2009-06-15 20:59:31 +0000 | [diff] [blame] | 237 | "push{q}\t$imm", []>; |
Bill Wendling | 4c2638c | 2009-06-15 19:39:04 +0000 | [diff] [blame] | 238 | } |
| 239 | |
Chris Lattner | c90ee9c | 2008-01-10 07:59:24 +0000 | [diff] [blame] | 240 | let Defs = [RSP, EFLAGS], Uses = [RSP], mayLoad = 1 in |
Evan Cheng | f134131 | 2007-09-26 21:28:00 +0000 | [diff] [blame] | 241 | def POPFQ : I<0x9D, RawFrm, (outs), (ins), "popf", []>, REX_W; |
Chris Lattner | c90ee9c | 2008-01-10 07:59:24 +0000 | [diff] [blame] | 242 | let Defs = [RSP], Uses = [RSP, EFLAGS], mayStore = 1 in |
Evan Cheng | f134131 | 2007-09-26 21:28:00 +0000 | [diff] [blame] | 243 | def PUSHFQ : I<0x9C, RawFrm, (outs), (ins), "pushf", []>; |
Evan Cheng | d843433 | 2007-09-26 01:29:06 +0000 | [diff] [blame] | 244 | |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 245 | def LEA64_32r : I<0x8D, MRMSrcMem, |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 246 | (outs GR32:$dst), (ins lea64_32mem:$src), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 247 | "lea{l}\t{$src|$dst}, {$dst|$src}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 248 | [(set GR32:$dst, lea32addr:$src)]>, Requires<[In64BitMode]>; |
| 249 | |
Evan Cheng | 1ea8e6b | 2008-03-27 01:41:09 +0000 | [diff] [blame] | 250 | let isReMaterializable = 1 in |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 251 | def LEA64r : RI<0x8D, MRMSrcMem, (outs GR64:$dst), (ins lea64mem:$src), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 252 | "lea{q}\t{$src|$dst}, {$dst|$src}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 253 | [(set GR64:$dst, lea64addr:$src)]>; |
| 254 | |
| 255 | let isTwoAddress = 1 in |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 256 | def BSWAP64r : RI<0xC8, AddRegFrm, (outs GR64:$dst), (ins GR64:$src), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 257 | "bswap{q}\t$dst", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 258 | [(set GR64:$dst, (bswap GR64:$src))]>, TB; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 259 | |
Evan Cheng | 48679f4 | 2007-12-14 02:13:44 +0000 | [diff] [blame] | 260 | // Bit scan instructions. |
| 261 | let Defs = [EFLAGS] in { |
Evan Cheng | 4e33de9 | 2007-12-14 18:49:43 +0000 | [diff] [blame] | 262 | def BSF64rr : RI<0xBC, MRMSrcReg, (outs GR64:$dst), (ins GR64:$src), |
Dan Gohman | cdb54c6 | 2007-12-14 15:10:00 +0000 | [diff] [blame] | 263 | "bsf{q}\t{$src, $dst|$dst, $src}", |
Evan Cheng | 9a8ffd5 | 2007-12-14 18:25:34 +0000 | [diff] [blame] | 264 | [(set GR64:$dst, (X86bsf GR64:$src)), (implicit EFLAGS)]>, TB; |
Evan Cheng | 48679f4 | 2007-12-14 02:13:44 +0000 | [diff] [blame] | 265 | def BSF64rm : RI<0xBC, MRMSrcMem, (outs GR64:$dst), (ins i64mem:$src), |
Dan Gohman | cdb54c6 | 2007-12-14 15:10:00 +0000 | [diff] [blame] | 266 | "bsf{q}\t{$src, $dst|$dst, $src}", |
Evan Cheng | 9a8ffd5 | 2007-12-14 18:25:34 +0000 | [diff] [blame] | 267 | [(set GR64:$dst, (X86bsf (loadi64 addr:$src))), |
| 268 | (implicit EFLAGS)]>, TB; |
Evan Cheng | 48679f4 | 2007-12-14 02:13:44 +0000 | [diff] [blame] | 269 | |
Evan Cheng | 4e33de9 | 2007-12-14 18:49:43 +0000 | [diff] [blame] | 270 | def BSR64rr : RI<0xBD, MRMSrcReg, (outs GR64:$dst), (ins GR64:$src), |
Dan Gohman | cdb54c6 | 2007-12-14 15:10:00 +0000 | [diff] [blame] | 271 | "bsr{q}\t{$src, $dst|$dst, $src}", |
Evan Cheng | 9a8ffd5 | 2007-12-14 18:25:34 +0000 | [diff] [blame] | 272 | [(set GR64:$dst, (X86bsr GR64:$src)), (implicit EFLAGS)]>, TB; |
Evan Cheng | 48679f4 | 2007-12-14 02:13:44 +0000 | [diff] [blame] | 273 | def BSR64rm : RI<0xBD, MRMSrcMem, (outs GR64:$dst), (ins i64mem:$src), |
Dan Gohman | cdb54c6 | 2007-12-14 15:10:00 +0000 | [diff] [blame] | 274 | "bsr{q}\t{$src, $dst|$dst, $src}", |
Evan Cheng | 9a8ffd5 | 2007-12-14 18:25:34 +0000 | [diff] [blame] | 275 | [(set GR64:$dst, (X86bsr (loadi64 addr:$src))), |
| 276 | (implicit EFLAGS)]>, TB; |
Evan Cheng | 48679f4 | 2007-12-14 02:13:44 +0000 | [diff] [blame] | 277 | } // Defs = [EFLAGS] |
| 278 | |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 279 | // Repeat string ops |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 280 | let Defs = [RCX,RDI,RSI], Uses = [RCX,RDI,RSI] in |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 281 | def REP_MOVSQ : RI<0xA5, RawFrm, (outs), (ins), "{rep;movsq|rep movsq}", |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 282 | [(X86rep_movs i64)]>, REP; |
| 283 | let Defs = [RCX,RDI], Uses = [RAX,RCX,RDI] in |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 284 | def REP_STOSQ : RI<0xAB, RawFrm, (outs), (ins), "{rep;stosq|rep stosq}", |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 285 | [(X86rep_stos i64)]>, REP; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 286 | |
Sean Callanan | 481f06d | 2009-09-12 00:37:19 +0000 | [diff] [blame] | 287 | def SCAS64 : RI<0xAF, RawFrm, (outs), (ins), "scas{q}", []>; |
| 288 | |
Sean Callanan | 25220d6 | 2009-09-12 02:25:20 +0000 | [diff] [blame] | 289 | def CMPS64 : RI<0xA7, RawFrm, (outs), (ins), "cmps{q}", []>; |
| 290 | |
Bill Wendling | a7431ad | 2009-07-21 01:07:24 +0000 | [diff] [blame] | 291 | // Fast system-call instructions |
Bill Wendling | a7431ad | 2009-07-21 01:07:24 +0000 | [diff] [blame] | 292 | def SYSEXIT64 : RI<0x35, RawFrm, |
| 293 | (outs), (ins), "sysexit", []>, TB; |
Bill Wendling | a7431ad | 2009-07-21 01:07:24 +0000 | [diff] [blame] | 294 | |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 295 | //===----------------------------------------------------------------------===// |
| 296 | // Move Instructions... |
| 297 | // |
| 298 | |
Chris Lattner | c90ee9c | 2008-01-10 07:59:24 +0000 | [diff] [blame] | 299 | let neverHasSideEffects = 1 in |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 300 | def MOV64rr : RI<0x89, MRMDestReg, (outs GR64:$dst), (ins GR64:$src), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 301 | "mov{q}\t{$src, $dst|$dst, $src}", []>; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 302 | |
Evan Cheng | d2b9d30 | 2008-06-25 01:16:38 +0000 | [diff] [blame] | 303 | let isReMaterializable = 1, isAsCheapAsAMove = 1 in { |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 304 | def MOV64ri : RIi64<0xB8, AddRegFrm, (outs GR64:$dst), (ins i64imm:$src), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 305 | "movabs{q}\t{$src, $dst|$dst, $src}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 306 | [(set GR64:$dst, imm:$src)]>; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 307 | def MOV64ri32 : RIi32<0xC7, MRM0r, (outs GR64:$dst), (ins i64i32imm:$src), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 308 | "mov{q}\t{$src, $dst|$dst, $src}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 309 | [(set GR64:$dst, i64immSExt32:$src)]>; |
Dan Gohman | 8aef09b | 2007-09-07 21:32:51 +0000 | [diff] [blame] | 310 | } |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 311 | |
Dan Gohman | 5574cc7 | 2008-12-03 18:15:48 +0000 | [diff] [blame] | 312 | let canFoldAsLoad = 1 in |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 313 | def MOV64rm : RI<0x8B, MRMSrcMem, (outs GR64:$dst), (ins i64mem:$src), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 314 | "mov{q}\t{$src, $dst|$dst, $src}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 315 | [(set GR64:$dst, (load addr:$src))]>; |
| 316 | |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 317 | def MOV64mr : RI<0x89, MRMDestMem, (outs), (ins i64mem:$dst, GR64:$src), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 318 | "mov{q}\t{$src, $dst|$dst, $src}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 319 | [(store GR64:$src, addr:$dst)]>; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 320 | def MOV64mi32 : RIi32<0xC7, MRM0m, (outs), (ins i64mem:$dst, i64i32imm:$src), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 321 | "mov{q}\t{$src, $dst|$dst, $src}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 322 | [(store i64immSExt32:$src, addr:$dst)]>; |
| 323 | |
Sean Callanan | 70953a5 | 2009-09-10 18:33:42 +0000 | [diff] [blame] | 324 | def MOV64o8a : RIi8<0xA0, RawFrm, (outs), (ins i8imm:$src), |
| 325 | "mov{q}\t{$src, %rax|%rax, $src}", []>; |
| 326 | def MOV64o32a : RIi32<0xA1, RawFrm, (outs), (ins i32imm:$src), |
| 327 | "mov{q}\t{$src, %rax|%rax, $src}", []>; |
| 328 | def MOV64ao8 : RIi8<0xA2, RawFrm, (outs i8imm:$dst), (ins), |
| 329 | "mov{q}\t{%rax, $dst|$dst, %rax}", []>; |
| 330 | def MOV64ao32 : RIi32<0xA3, RawFrm, (outs i32imm:$dst), (ins), |
| 331 | "mov{q}\t{%rax, $dst|$dst, %rax}", []>; |
| 332 | |
Sean Callanan | ad87a3a | 2009-09-15 18:47:29 +0000 | [diff] [blame] | 333 | // Moves to and from segment registers |
| 334 | def MOV64rs : RI<0x8C, MRMDestReg, (outs GR64:$dst), (ins SEGMENT_REG:$src), |
| 335 | "mov{w}\t{$src, $dst|$dst, $src}", []>; |
| 336 | def MOV64ms : RI<0x8C, MRMDestMem, (outs i64mem:$dst), (ins SEGMENT_REG:$src), |
| 337 | "mov{w}\t{$src, $dst|$dst, $src}", []>; |
| 338 | def MOV64sr : RI<0x8E, MRMSrcReg, (outs SEGMENT_REG:$dst), (ins GR64:$src), |
| 339 | "mov{w}\t{$src, $dst|$dst, $src}", []>; |
| 340 | def MOV64sm : RI<0x8E, MRMSrcMem, (outs SEGMENT_REG:$dst), (ins i64mem:$src), |
| 341 | "mov{w}\t{$src, $dst|$dst, $src}", []>; |
| 342 | |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 343 | // Sign/Zero extenders |
| 344 | |
Dan Gohman | edde199 | 2009-04-13 15:13:28 +0000 | [diff] [blame] | 345 | // MOVSX64rr8 always has a REX prefix and it has an 8-bit register |
| 346 | // operand, which makes it a rare instruction with an 8-bit register |
| 347 | // operand that can never access an h register. If support for h registers |
| 348 | // were generalized, this would require a special register class. |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 349 | def MOVSX64rr8 : RI<0xBE, MRMSrcReg, (outs GR64:$dst), (ins GR8 :$src), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 350 | "movs{bq|x}\t{$src, $dst|$dst, $src}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 351 | [(set GR64:$dst, (sext GR8:$src))]>, TB; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 352 | def MOVSX64rm8 : RI<0xBE, MRMSrcMem, (outs GR64:$dst), (ins i8mem :$src), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 353 | "movs{bq|x}\t{$src, $dst|$dst, $src}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 354 | [(set GR64:$dst, (sextloadi64i8 addr:$src))]>, TB; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 355 | def MOVSX64rr16: RI<0xBF, MRMSrcReg, (outs GR64:$dst), (ins GR16:$src), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 356 | "movs{wq|x}\t{$src, $dst|$dst, $src}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 357 | [(set GR64:$dst, (sext GR16:$src))]>, TB; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 358 | def MOVSX64rm16: RI<0xBF, MRMSrcMem, (outs GR64:$dst), (ins i16mem:$src), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 359 | "movs{wq|x}\t{$src, $dst|$dst, $src}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 360 | [(set GR64:$dst, (sextloadi64i16 addr:$src))]>, TB; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 361 | def MOVSX64rr32: RI<0x63, MRMSrcReg, (outs GR64:$dst), (ins GR32:$src), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 362 | "movs{lq|xd}\t{$src, $dst|$dst, $src}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 363 | [(set GR64:$dst, (sext GR32:$src))]>; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 364 | def MOVSX64rm32: RI<0x63, MRMSrcMem, (outs GR64:$dst), (ins i32mem:$src), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 365 | "movs{lq|xd}\t{$src, $dst|$dst, $src}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 366 | [(set GR64:$dst, (sextloadi64i32 addr:$src))]>; |
| 367 | |
Dan Gohman | 9203ab4 | 2008-07-30 18:09:17 +0000 | [diff] [blame] | 368 | // Use movzbl instead of movzbq when the destination is a register; it's |
| 369 | // equivalent due to implicit zero-extending, and it has a smaller encoding. |
| 370 | def MOVZX64rr8 : I<0xB6, MRMSrcReg, (outs GR64:$dst), (ins GR8 :$src), |
Chris Lattner | be7efcc | 2009-10-19 19:51:42 +0000 | [diff] [blame] | 371 | "", [(set GR64:$dst, (zext GR8:$src))]>, TB; |
Dan Gohman | 9203ab4 | 2008-07-30 18:09:17 +0000 | [diff] [blame] | 372 | def MOVZX64rm8 : I<0xB6, MRMSrcMem, (outs GR64:$dst), (ins i8mem :$src), |
Chris Lattner | be7efcc | 2009-10-19 19:51:42 +0000 | [diff] [blame] | 373 | "", [(set GR64:$dst, (zextloadi64i8 addr:$src))]>, TB; |
Dan Gohman | 9203ab4 | 2008-07-30 18:09:17 +0000 | [diff] [blame] | 374 | // Use movzwl instead of movzwq when the destination is a register; it's |
| 375 | // equivalent due to implicit zero-extending, and it has a smaller encoding. |
| 376 | def MOVZX64rr16: I<0xB7, MRMSrcReg, (outs GR64:$dst), (ins GR16:$src), |
Chris Lattner | be7efcc | 2009-10-19 19:51:42 +0000 | [diff] [blame] | 377 | "", [(set GR64:$dst, (zext GR16:$src))]>, TB; |
Dan Gohman | 9203ab4 | 2008-07-30 18:09:17 +0000 | [diff] [blame] | 378 | def MOVZX64rm16: I<0xB7, MRMSrcMem, (outs GR64:$dst), (ins i16mem:$src), |
Chris Lattner | be7efcc | 2009-10-19 19:51:42 +0000 | [diff] [blame] | 379 | "", [(set GR64:$dst, (zextloadi64i16 addr:$src))]>, TB; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 380 | |
Dan Gohman | 47a419d | 2008-08-07 02:54:50 +0000 | [diff] [blame] | 381 | // There's no movzlq instruction, but movl can be used for this purpose, using |
Dan Gohman | 4cedb1c | 2009-04-08 00:15:30 +0000 | [diff] [blame] | 382 | // implicit zero-extension. The preferred way to do 32-bit-to-64-bit zero |
| 383 | // extension on x86-64 is to use a SUBREG_TO_REG to utilize implicit |
| 384 | // zero-extension, however this isn't possible when the 32-bit value is |
| 385 | // defined by a truncate or is copied from something where the high bits aren't |
| 386 | // necessarily all zero. In such cases, we fall back to these explicit zext |
| 387 | // instructions. |
Dan Gohman | 47a419d | 2008-08-07 02:54:50 +0000 | [diff] [blame] | 388 | def MOVZX64rr32 : I<0x89, MRMDestReg, (outs GR64:$dst), (ins GR32:$src), |
Chris Lattner | be7efcc | 2009-10-19 19:51:42 +0000 | [diff] [blame] | 389 | "", [(set GR64:$dst, (zext GR32:$src))]>; |
Dan Gohman | 47a419d | 2008-08-07 02:54:50 +0000 | [diff] [blame] | 390 | def MOVZX64rm32 : I<0x8B, MRMSrcMem, (outs GR64:$dst), (ins i32mem:$src), |
Chris Lattner | be7efcc | 2009-10-19 19:51:42 +0000 | [diff] [blame] | 391 | "", [(set GR64:$dst, (zextloadi64i32 addr:$src))]>; |
Dan Gohman | 47a419d | 2008-08-07 02:54:50 +0000 | [diff] [blame] | 392 | |
Dan Gohman | 4cedb1c | 2009-04-08 00:15:30 +0000 | [diff] [blame] | 393 | // Any instruction that defines a 32-bit result leaves the high half of the |
Dan Gohman | 5d38ee4 | 2009-09-15 00:14:11 +0000 | [diff] [blame] | 394 | // register. Truncate can be lowered to EXTRACT_SUBREG. CopyFromReg may |
| 395 | // be copying from a truncate. And x86's cmov doesn't do anything if the |
| 396 | // condition is false. But any other 32-bit operation will zero-extend |
Dan Gohman | 4cedb1c | 2009-04-08 00:15:30 +0000 | [diff] [blame] | 397 | // up to 64 bits. |
| 398 | def def32 : PatLeaf<(i32 GR32:$src), [{ |
| 399 | return N->getOpcode() != ISD::TRUNCATE && |
| 400 | N->getOpcode() != TargetInstrInfo::EXTRACT_SUBREG && |
Dan Gohman | 5d38ee4 | 2009-09-15 00:14:11 +0000 | [diff] [blame] | 401 | N->getOpcode() != ISD::CopyFromReg && |
| 402 | N->getOpcode() != X86ISD::CMOV; |
Dan Gohman | 4cedb1c | 2009-04-08 00:15:30 +0000 | [diff] [blame] | 403 | }]>; |
| 404 | |
| 405 | // In the case of a 32-bit def that is known to implicitly zero-extend, |
| 406 | // we can use a SUBREG_TO_REG. |
| 407 | def : Pat<(i64 (zext def32:$src)), |
| 408 | (SUBREG_TO_REG (i64 0), GR32:$src, x86_subreg_32bit)>; |
| 409 | |
Chris Lattner | c90ee9c | 2008-01-10 07:59:24 +0000 | [diff] [blame] | 410 | let neverHasSideEffects = 1 in { |
| 411 | let Defs = [RAX], Uses = [EAX] in |
| 412 | def CDQE : RI<0x98, RawFrm, (outs), (ins), |
| 413 | "{cltq|cdqe}", []>; // RAX = signext(EAX) |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 414 | |
Chris Lattner | c90ee9c | 2008-01-10 07:59:24 +0000 | [diff] [blame] | 415 | let Defs = [RAX,RDX], Uses = [RAX] in |
| 416 | def CQO : RI<0x99, RawFrm, (outs), (ins), |
| 417 | "{cqto|cqo}", []>; // RDX:RAX = signext(RAX) |
| 418 | } |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 419 | |
| 420 | //===----------------------------------------------------------------------===// |
| 421 | // Arithmetic Instructions... |
| 422 | // |
| 423 | |
Evan Cheng | 5568707 | 2007-09-14 21:48:26 +0000 | [diff] [blame] | 424 | let Defs = [EFLAGS] in { |
Sean Callanan | 251676e | 2009-09-02 00:55:49 +0000 | [diff] [blame] | 425 | |
| 426 | def ADD64i32 : RI<0x05, RawFrm, (outs), (ins i32imm:$src), |
| 427 | "add{q}\t{$src, %rax|%rax, $src}", []>; |
| 428 | |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 429 | let isTwoAddress = 1 in { |
| 430 | let isConvertibleToThreeAddress = 1 in { |
| 431 | let isCommutable = 1 in |
Bill Wendling | ae034ed | 2008-12-12 00:56:36 +0000 | [diff] [blame] | 432 | // Register-Register Addition |
| 433 | def ADD64rr : RI<0x01, MRMDestReg, (outs GR64:$dst), (ins GR64:$src1, GR64:$src2), |
| 434 | "add{q}\t{$src2, $dst|$dst, $src2}", |
Bill Wendling | f539903 | 2008-12-12 21:15:41 +0000 | [diff] [blame] | 435 | [(set GR64:$dst, (add GR64:$src1, GR64:$src2)), |
Bill Wendling | ae034ed | 2008-12-12 00:56:36 +0000 | [diff] [blame] | 436 | (implicit EFLAGS)]>; |
| 437 | |
| 438 | // Register-Integer Addition |
Bill Wendling | ae034ed | 2008-12-12 00:56:36 +0000 | [diff] [blame] | 439 | def ADD64ri8 : RIi8<0x83, MRM0r, (outs GR64:$dst), (ins GR64:$src1, i64i8imm:$src2), |
| 440 | "add{q}\t{$src2, $dst|$dst, $src2}", |
Bill Wendling | f539903 | 2008-12-12 21:15:41 +0000 | [diff] [blame] | 441 | [(set GR64:$dst, (add GR64:$src1, i64immSExt8:$src2)), |
| 442 | (implicit EFLAGS)]>; |
Dan Gohman | d16fdc0 | 2008-12-19 18:25:21 +0000 | [diff] [blame] | 443 | def ADD64ri32 : RIi32<0x81, MRM0r, (outs GR64:$dst), (ins GR64:$src1, i64i32imm:$src2), |
| 444 | "add{q}\t{$src2, $dst|$dst, $src2}", |
| 445 | [(set GR64:$dst, (add GR64:$src1, i64immSExt32:$src2)), |
| 446 | (implicit EFLAGS)]>; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 447 | } // isConvertibleToThreeAddress |
| 448 | |
Bill Wendling | ae034ed | 2008-12-12 00:56:36 +0000 | [diff] [blame] | 449 | // Register-Memory Addition |
| 450 | def ADD64rm : RI<0x03, MRMSrcMem, (outs GR64:$dst), (ins GR64:$src1, i64mem:$src2), |
| 451 | "add{q}\t{$src2, $dst|$dst, $src2}", |
Bill Wendling | f539903 | 2008-12-12 21:15:41 +0000 | [diff] [blame] | 452 | [(set GR64:$dst, (add GR64:$src1, (load addr:$src2))), |
Bill Wendling | ae034ed | 2008-12-12 00:56:36 +0000 | [diff] [blame] | 453 | (implicit EFLAGS)]>; |
Sean Callanan | 7e7df0e | 2009-09-15 20:53:57 +0000 | [diff] [blame] | 454 | |
Sean Callanan | 84df931 | 2009-09-15 21:43:27 +0000 | [diff] [blame] | 455 | // Register-Register Addition - Equivalent to the normal rr form (ADD64rr), but |
| 456 | // differently encoded. |
Sean Callanan | 7e7df0e | 2009-09-15 20:53:57 +0000 | [diff] [blame] | 457 | def ADD64mrmrr : RI<0x03, MRMSrcReg, (outs GR64:$dst), (ins GR64:$src1, GR64:$src2), |
| 458 | "add{l}\t{$src2, $dst|$dst, $src2}", []>; |
| 459 | |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 460 | } // isTwoAddress |
| 461 | |
Bill Wendling | ae034ed | 2008-12-12 00:56:36 +0000 | [diff] [blame] | 462 | // Memory-Register Addition |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 463 | def ADD64mr : RI<0x01, MRMDestMem, (outs), (ins i64mem:$dst, GR64:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 464 | "add{q}\t{$src2, $dst|$dst, $src2}", |
Bill Wendling | f539903 | 2008-12-12 21:15:41 +0000 | [diff] [blame] | 465 | [(store (add (load addr:$dst), GR64:$src2), addr:$dst), |
| 466 | (implicit EFLAGS)]>; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 467 | def ADD64mi8 : RIi8<0x83, MRM0m, (outs), (ins i64mem:$dst, i64i8imm :$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 468 | "add{q}\t{$src2, $dst|$dst, $src2}", |
Bill Wendling | f539903 | 2008-12-12 21:15:41 +0000 | [diff] [blame] | 469 | [(store (add (load addr:$dst), i64immSExt8:$src2), addr:$dst), |
| 470 | (implicit EFLAGS)]>; |
Dan Gohman | d16fdc0 | 2008-12-19 18:25:21 +0000 | [diff] [blame] | 471 | def ADD64mi32 : RIi32<0x81, MRM0m, (outs), (ins i64mem:$dst, i64i32imm :$src2), |
| 472 | "add{q}\t{$src2, $dst|$dst, $src2}", |
| 473 | [(store (add (load addr:$dst), i64immSExt32:$src2), addr:$dst), |
| 474 | (implicit EFLAGS)]>; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 475 | |
Evan Cheng | 259471d | 2007-10-05 17:59:57 +0000 | [diff] [blame] | 476 | let Uses = [EFLAGS] in { |
Sean Callanan | 8562bef | 2009-09-11 19:01:56 +0000 | [diff] [blame] | 477 | |
| 478 | def ADC64i32 : RI<0x15, RawFrm, (outs), (ins i32imm:$src), |
| 479 | "adc{q}\t{$src, %rax|%rax, $src}", []>; |
| 480 | |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 481 | let isTwoAddress = 1 in { |
| 482 | let isCommutable = 1 in |
Dale Johannesen | 747fe52 | 2009-06-02 03:12:52 +0000 | [diff] [blame] | 483 | def ADC64rr : RI<0x11, MRMDestReg, (outs GR64:$dst), (ins GR64:$src1, GR64:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 484 | "adc{q}\t{$src2, $dst|$dst, $src2}", |
Dale Johannesen | 747fe52 | 2009-06-02 03:12:52 +0000 | [diff] [blame] | 485 | [(set GR64:$dst, (adde GR64:$src1, GR64:$src2))]>; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 486 | |
Dale Johannesen | 747fe52 | 2009-06-02 03:12:52 +0000 | [diff] [blame] | 487 | def ADC64rm : RI<0x13, MRMSrcMem , (outs GR64:$dst), (ins GR64:$src1, i64mem:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 488 | "adc{q}\t{$src2, $dst|$dst, $src2}", |
Dale Johannesen | 747fe52 | 2009-06-02 03:12:52 +0000 | [diff] [blame] | 489 | [(set GR64:$dst, (adde GR64:$src1, (load addr:$src2)))]>; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 490 | |
Dale Johannesen | 747fe52 | 2009-06-02 03:12:52 +0000 | [diff] [blame] | 491 | def ADC64ri8 : RIi8<0x83, MRM2r, (outs GR64:$dst), (ins GR64:$src1, i64i8imm:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 492 | "adc{q}\t{$src2, $dst|$dst, $src2}", |
Dale Johannesen | 747fe52 | 2009-06-02 03:12:52 +0000 | [diff] [blame] | 493 | [(set GR64:$dst, (adde GR64:$src1, i64immSExt8:$src2))]>; |
| 494 | def ADC64ri32 : RIi32<0x81, MRM2r, (outs GR64:$dst), (ins GR64:$src1, i64i32imm:$src2), |
Dan Gohman | d16fdc0 | 2008-12-19 18:25:21 +0000 | [diff] [blame] | 495 | "adc{q}\t{$src2, $dst|$dst, $src2}", |
Dale Johannesen | 747fe52 | 2009-06-02 03:12:52 +0000 | [diff] [blame] | 496 | [(set GR64:$dst, (adde GR64:$src1, i64immSExt32:$src2))]>; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 497 | } // isTwoAddress |
| 498 | |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 499 | def ADC64mr : RI<0x11, MRMDestMem, (outs), (ins i64mem:$dst, GR64:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 500 | "adc{q}\t{$src2, $dst|$dst, $src2}", |
Dale Johannesen | 747fe52 | 2009-06-02 03:12:52 +0000 | [diff] [blame] | 501 | [(store (adde (load addr:$dst), GR64:$src2), addr:$dst)]>; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 502 | def ADC64mi8 : RIi8<0x83, MRM2m, (outs), (ins i64mem:$dst, i64i8imm :$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 503 | "adc{q}\t{$src2, $dst|$dst, $src2}", |
Dale Johannesen | 747fe52 | 2009-06-02 03:12:52 +0000 | [diff] [blame] | 504 | [(store (adde (load addr:$dst), i64immSExt8:$src2), addr:$dst)]>; |
Dan Gohman | d16fdc0 | 2008-12-19 18:25:21 +0000 | [diff] [blame] | 505 | def ADC64mi32 : RIi32<0x81, MRM2m, (outs), (ins i64mem:$dst, i64i32imm:$src2), |
| 506 | "adc{q}\t{$src2, $dst|$dst, $src2}", |
Dale Johannesen | 747fe52 | 2009-06-02 03:12:52 +0000 | [diff] [blame] | 507 | [(store (adde (load addr:$dst), i64immSExt8:$src2), addr:$dst)]>; |
Evan Cheng | 259471d | 2007-10-05 17:59:57 +0000 | [diff] [blame] | 508 | } // Uses = [EFLAGS] |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 509 | |
| 510 | let isTwoAddress = 1 in { |
Bill Wendling | ae034ed | 2008-12-12 00:56:36 +0000 | [diff] [blame] | 511 | // Register-Register Subtraction |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 512 | def SUB64rr : RI<0x29, MRMDestReg, (outs GR64:$dst), (ins GR64:$src1, GR64:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 513 | "sub{q}\t{$src2, $dst|$dst, $src2}", |
Bill Wendling | f539903 | 2008-12-12 21:15:41 +0000 | [diff] [blame] | 514 | [(set GR64:$dst, (sub GR64:$src1, GR64:$src2)), |
| 515 | (implicit EFLAGS)]>; |
Bill Wendling | ae034ed | 2008-12-12 00:56:36 +0000 | [diff] [blame] | 516 | |
| 517 | // Register-Memory Subtraction |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 518 | def SUB64rm : RI<0x2B, MRMSrcMem, (outs GR64:$dst), (ins GR64:$src1, i64mem:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 519 | "sub{q}\t{$src2, $dst|$dst, $src2}", |
Bill Wendling | f539903 | 2008-12-12 21:15:41 +0000 | [diff] [blame] | 520 | [(set GR64:$dst, (sub GR64:$src1, (load addr:$src2))), |
| 521 | (implicit EFLAGS)]>; |
Bill Wendling | ae034ed | 2008-12-12 00:56:36 +0000 | [diff] [blame] | 522 | |
| 523 | // Register-Integer Subtraction |
Bill Wendling | ae034ed | 2008-12-12 00:56:36 +0000 | [diff] [blame] | 524 | def SUB64ri8 : RIi8<0x83, MRM5r, (outs GR64:$dst), |
| 525 | (ins GR64:$src1, i64i8imm:$src2), |
| 526 | "sub{q}\t{$src2, $dst|$dst, $src2}", |
Bill Wendling | f539903 | 2008-12-12 21:15:41 +0000 | [diff] [blame] | 527 | [(set GR64:$dst, (sub GR64:$src1, i64immSExt8:$src2)), |
| 528 | (implicit EFLAGS)]>; |
Dan Gohman | d16fdc0 | 2008-12-19 18:25:21 +0000 | [diff] [blame] | 529 | def SUB64ri32 : RIi32<0x81, MRM5r, (outs GR64:$dst), |
| 530 | (ins GR64:$src1, i64i32imm:$src2), |
| 531 | "sub{q}\t{$src2, $dst|$dst, $src2}", |
| 532 | [(set GR64:$dst, (sub GR64:$src1, i64immSExt32:$src2)), |
| 533 | (implicit EFLAGS)]>; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 534 | } // isTwoAddress |
| 535 | |
Sean Callanan | 8562bef | 2009-09-11 19:01:56 +0000 | [diff] [blame] | 536 | def SUB64i32 : RI<0x2D, RawFrm, (outs), (ins i32imm:$src), |
| 537 | "sub{q}\t{$src, %rax|%rax, $src}", []>; |
| 538 | |
Bill Wendling | ae034ed | 2008-12-12 00:56:36 +0000 | [diff] [blame] | 539 | // Memory-Register Subtraction |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 540 | def SUB64mr : RI<0x29, MRMDestMem, (outs), (ins i64mem:$dst, GR64:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 541 | "sub{q}\t{$src2, $dst|$dst, $src2}", |
Bill Wendling | f539903 | 2008-12-12 21:15:41 +0000 | [diff] [blame] | 542 | [(store (sub (load addr:$dst), GR64:$src2), addr:$dst), |
| 543 | (implicit EFLAGS)]>; |
Bill Wendling | ae034ed | 2008-12-12 00:56:36 +0000 | [diff] [blame] | 544 | |
| 545 | // Memory-Integer Subtraction |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 546 | def SUB64mi8 : RIi8<0x83, MRM5m, (outs), (ins i64mem:$dst, i64i8imm :$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 547 | "sub{q}\t{$src2, $dst|$dst, $src2}", |
Bill Wendling | ae034ed | 2008-12-12 00:56:36 +0000 | [diff] [blame] | 548 | [(store (sub (load addr:$dst), i64immSExt8:$src2), |
Bill Wendling | f539903 | 2008-12-12 21:15:41 +0000 | [diff] [blame] | 549 | addr:$dst), |
| 550 | (implicit EFLAGS)]>; |
Dan Gohman | d16fdc0 | 2008-12-19 18:25:21 +0000 | [diff] [blame] | 551 | def SUB64mi32 : RIi32<0x81, MRM5m, (outs), (ins i64mem:$dst, i64i32imm:$src2), |
| 552 | "sub{q}\t{$src2, $dst|$dst, $src2}", |
| 553 | [(store (sub (load addr:$dst), i64immSExt32:$src2), |
| 554 | addr:$dst), |
| 555 | (implicit EFLAGS)]>; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 556 | |
Evan Cheng | 259471d | 2007-10-05 17:59:57 +0000 | [diff] [blame] | 557 | let Uses = [EFLAGS] in { |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 558 | let isTwoAddress = 1 in { |
Dale Johannesen | 747fe52 | 2009-06-02 03:12:52 +0000 | [diff] [blame] | 559 | def SBB64rr : RI<0x19, MRMDestReg, (outs GR64:$dst), (ins GR64:$src1, GR64:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 560 | "sbb{q}\t{$src2, $dst|$dst, $src2}", |
Dale Johannesen | 747fe52 | 2009-06-02 03:12:52 +0000 | [diff] [blame] | 561 | [(set GR64:$dst, (sube GR64:$src1, GR64:$src2))]>; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 562 | |
Dale Johannesen | 747fe52 | 2009-06-02 03:12:52 +0000 | [diff] [blame] | 563 | def SBB64rm : RI<0x1B, MRMSrcMem, (outs GR64:$dst), (ins GR64:$src1, i64mem:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 564 | "sbb{q}\t{$src2, $dst|$dst, $src2}", |
Dale Johannesen | 747fe52 | 2009-06-02 03:12:52 +0000 | [diff] [blame] | 565 | [(set GR64:$dst, (sube GR64:$src1, (load addr:$src2)))]>; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 566 | |
Dale Johannesen | 747fe52 | 2009-06-02 03:12:52 +0000 | [diff] [blame] | 567 | def SBB64ri8 : RIi8<0x83, MRM3r, (outs GR64:$dst), (ins GR64:$src1, i64i8imm:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 568 | "sbb{q}\t{$src2, $dst|$dst, $src2}", |
Dale Johannesen | 747fe52 | 2009-06-02 03:12:52 +0000 | [diff] [blame] | 569 | [(set GR64:$dst, (sube GR64:$src1, i64immSExt8:$src2))]>; |
| 570 | def SBB64ri32 : RIi32<0x81, MRM3r, (outs GR64:$dst), (ins GR64:$src1, i64i32imm:$src2), |
Dan Gohman | d16fdc0 | 2008-12-19 18:25:21 +0000 | [diff] [blame] | 571 | "sbb{q}\t{$src2, $dst|$dst, $src2}", |
Dale Johannesen | 747fe52 | 2009-06-02 03:12:52 +0000 | [diff] [blame] | 572 | [(set GR64:$dst, (sube GR64:$src1, i64immSExt32:$src2))]>; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 573 | } // isTwoAddress |
| 574 | |
Sean Callanan | 8562bef | 2009-09-11 19:01:56 +0000 | [diff] [blame] | 575 | def SBB64i32 : RI<0x1D, RawFrm, (outs), (ins i32imm:$src), |
| 576 | "sbb{q}\t{$src, %rax|%rax, $src}", []>; |
| 577 | |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 578 | def SBB64mr : RI<0x19, MRMDestMem, (outs), (ins i64mem:$dst, GR64:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 579 | "sbb{q}\t{$src2, $dst|$dst, $src2}", |
Dale Johannesen | 747fe52 | 2009-06-02 03:12:52 +0000 | [diff] [blame] | 580 | [(store (sube (load addr:$dst), GR64:$src2), addr:$dst)]>; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 581 | def SBB64mi8 : RIi8<0x83, MRM3m, (outs), (ins i64mem:$dst, i64i8imm :$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 582 | "sbb{q}\t{$src2, $dst|$dst, $src2}", |
Dale Johannesen | 747fe52 | 2009-06-02 03:12:52 +0000 | [diff] [blame] | 583 | [(store (sube (load addr:$dst), i64immSExt8:$src2), addr:$dst)]>; |
Dan Gohman | d16fdc0 | 2008-12-19 18:25:21 +0000 | [diff] [blame] | 584 | def SBB64mi32 : RIi32<0x81, MRM3m, (outs), (ins i64mem:$dst, i64i32imm:$src2), |
| 585 | "sbb{q}\t{$src2, $dst|$dst, $src2}", |
Dale Johannesen | 747fe52 | 2009-06-02 03:12:52 +0000 | [diff] [blame] | 586 | [(store (sube (load addr:$dst), i64immSExt32:$src2), addr:$dst)]>; |
Evan Cheng | 259471d | 2007-10-05 17:59:57 +0000 | [diff] [blame] | 587 | } // Uses = [EFLAGS] |
Evan Cheng | 5568707 | 2007-09-14 21:48:26 +0000 | [diff] [blame] | 588 | } // Defs = [EFLAGS] |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 589 | |
| 590 | // Unsigned multiplication |
Chris Lattner | c90ee9c | 2008-01-10 07:59:24 +0000 | [diff] [blame] | 591 | let Defs = [RAX,RDX,EFLAGS], Uses = [RAX], neverHasSideEffects = 1 in { |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 592 | def MUL64r : RI<0xF7, MRM4r, (outs), (ins GR64:$src), |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 593 | "mul{q}\t$src", []>; // RAX,RDX = RAX*GR64 |
Chris Lattner | c90ee9c | 2008-01-10 07:59:24 +0000 | [diff] [blame] | 594 | let mayLoad = 1 in |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 595 | def MUL64m : RI<0xF7, MRM4m, (outs), (ins i64mem:$src), |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 596 | "mul{q}\t$src", []>; // RAX,RDX = RAX*[mem64] |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 597 | |
| 598 | // Signed multiplication |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 599 | def IMUL64r : RI<0xF7, MRM5r, (outs), (ins GR64:$src), |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 600 | "imul{q}\t$src", []>; // RAX,RDX = RAX*GR64 |
Chris Lattner | c90ee9c | 2008-01-10 07:59:24 +0000 | [diff] [blame] | 601 | let mayLoad = 1 in |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 602 | def IMUL64m : RI<0xF7, MRM5m, (outs), (ins i64mem:$src), |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 603 | "imul{q}\t$src", []>; // RAX,RDX = RAX*[mem64] |
| 604 | } |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 605 | |
Evan Cheng | 5568707 | 2007-09-14 21:48:26 +0000 | [diff] [blame] | 606 | let Defs = [EFLAGS] in { |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 607 | let isTwoAddress = 1 in { |
| 608 | let isCommutable = 1 in |
Bill Wendling | f539903 | 2008-12-12 21:15:41 +0000 | [diff] [blame] | 609 | // Register-Register Signed Integer Multiplication |
Bill Wendling | ae034ed | 2008-12-12 00:56:36 +0000 | [diff] [blame] | 610 | def IMUL64rr : RI<0xAF, MRMSrcReg, (outs GR64:$dst), |
| 611 | (ins GR64:$src1, GR64:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 612 | "imul{q}\t{$src2, $dst|$dst, $src2}", |
Bill Wendling | f539903 | 2008-12-12 21:15:41 +0000 | [diff] [blame] | 613 | [(set GR64:$dst, (mul GR64:$src1, GR64:$src2)), |
| 614 | (implicit EFLAGS)]>, TB; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 615 | |
Bill Wendling | f539903 | 2008-12-12 21:15:41 +0000 | [diff] [blame] | 616 | // Register-Memory Signed Integer Multiplication |
Bill Wendling | ae034ed | 2008-12-12 00:56:36 +0000 | [diff] [blame] | 617 | def IMUL64rm : RI<0xAF, MRMSrcMem, (outs GR64:$dst), |
| 618 | (ins GR64:$src1, i64mem:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 619 | "imul{q}\t{$src2, $dst|$dst, $src2}", |
Bill Wendling | f539903 | 2008-12-12 21:15:41 +0000 | [diff] [blame] | 620 | [(set GR64:$dst, (mul GR64:$src1, (load addr:$src2))), |
| 621 | (implicit EFLAGS)]>, TB; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 622 | } // isTwoAddress |
| 623 | |
| 624 | // Suprisingly enough, these are not two address instructions! |
Bill Wendling | ae034ed | 2008-12-12 00:56:36 +0000 | [diff] [blame] | 625 | |
Bill Wendling | f539903 | 2008-12-12 21:15:41 +0000 | [diff] [blame] | 626 | // Register-Integer Signed Integer Multiplication |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 627 | def IMUL64rri8 : RIi8<0x6B, MRMSrcReg, // GR64 = GR64*I8 |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 628 | (outs GR64:$dst), (ins GR64:$src1, i64i8imm:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 629 | "imul{q}\t{$src2, $src1, $dst|$dst, $src1, $src2}", |
Bill Wendling | f539903 | 2008-12-12 21:15:41 +0000 | [diff] [blame] | 630 | [(set GR64:$dst, (mul GR64:$src1, i64immSExt8:$src2)), |
| 631 | (implicit EFLAGS)]>; |
Dan Gohman | d16fdc0 | 2008-12-19 18:25:21 +0000 | [diff] [blame] | 632 | def IMUL64rri32 : RIi32<0x69, MRMSrcReg, // GR64 = GR64*I32 |
| 633 | (outs GR64:$dst), (ins GR64:$src1, i64i32imm:$src2), |
| 634 | "imul{q}\t{$src2, $src1, $dst|$dst, $src1, $src2}", |
| 635 | [(set GR64:$dst, (mul GR64:$src1, i64immSExt32:$src2)), |
| 636 | (implicit EFLAGS)]>; |
Bill Wendling | ae034ed | 2008-12-12 00:56:36 +0000 | [diff] [blame] | 637 | |
Bill Wendling | f539903 | 2008-12-12 21:15:41 +0000 | [diff] [blame] | 638 | // Memory-Integer Signed Integer Multiplication |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 639 | def IMUL64rmi8 : RIi8<0x6B, MRMSrcMem, // GR64 = [mem64]*I8 |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 640 | (outs GR64:$dst), (ins i64mem:$src1, i64i8imm: $src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 641 | "imul{q}\t{$src2, $src1, $dst|$dst, $src1, $src2}", |
Bill Wendling | ae034ed | 2008-12-12 00:56:36 +0000 | [diff] [blame] | 642 | [(set GR64:$dst, (mul (load addr:$src1), |
Bill Wendling | f539903 | 2008-12-12 21:15:41 +0000 | [diff] [blame] | 643 | i64immSExt8:$src2)), |
| 644 | (implicit EFLAGS)]>; |
Dan Gohman | d16fdc0 | 2008-12-19 18:25:21 +0000 | [diff] [blame] | 645 | def IMUL64rmi32 : RIi32<0x69, MRMSrcMem, // GR64 = [mem64]*I32 |
| 646 | (outs GR64:$dst), (ins i64mem:$src1, i64i32imm:$src2), |
| 647 | "imul{q}\t{$src2, $src1, $dst|$dst, $src1, $src2}", |
| 648 | [(set GR64:$dst, (mul (load addr:$src1), |
| 649 | i64immSExt32:$src2)), |
| 650 | (implicit EFLAGS)]>; |
Evan Cheng | 5568707 | 2007-09-14 21:48:26 +0000 | [diff] [blame] | 651 | } // Defs = [EFLAGS] |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 652 | |
| 653 | // Unsigned division / remainder |
Evan Cheng | 5568707 | 2007-09-14 21:48:26 +0000 | [diff] [blame] | 654 | let Defs = [RAX,RDX,EFLAGS], Uses = [RAX,RDX] in { |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 655 | def DIV64r : RI<0xF7, MRM6r, (outs), (ins GR64:$src), // RDX:RAX/r64 = RAX,RDX |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 656 | "div{q}\t$src", []>; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 657 | // Signed division / remainder |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 658 | def IDIV64r: RI<0xF7, MRM7r, (outs), (ins GR64:$src), // RDX:RAX/r64 = RAX,RDX |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 659 | "idiv{q}\t$src", []>; |
Chris Lattner | c90ee9c | 2008-01-10 07:59:24 +0000 | [diff] [blame] | 660 | let mayLoad = 1 in { |
| 661 | def DIV64m : RI<0xF7, MRM6m, (outs), (ins i64mem:$src), // RDX:RAX/[mem64] = RAX,RDX |
| 662 | "div{q}\t$src", []>; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 663 | def IDIV64m: RI<0xF7, MRM7m, (outs), (ins i64mem:$src), // RDX:RAX/[mem64] = RAX,RDX |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 664 | "idiv{q}\t$src", []>; |
| 665 | } |
Chris Lattner | c90ee9c | 2008-01-10 07:59:24 +0000 | [diff] [blame] | 666 | } |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 667 | |
| 668 | // Unary instructions |
Evan Cheng | 5568707 | 2007-09-14 21:48:26 +0000 | [diff] [blame] | 669 | let Defs = [EFLAGS], CodeSize = 2 in { |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 670 | let isTwoAddress = 1 in |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 671 | def NEG64r : RI<0xF7, MRM3r, (outs GR64:$dst), (ins GR64:$src), "neg{q}\t$dst", |
Dan Gohman | 7b93f1c | 2009-03-03 19:53:46 +0000 | [diff] [blame] | 672 | [(set GR64:$dst, (ineg GR64:$src)), |
| 673 | (implicit EFLAGS)]>; |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 674 | def NEG64m : RI<0xF7, MRM3m, (outs), (ins i64mem:$dst), "neg{q}\t$dst", |
Dan Gohman | 7b93f1c | 2009-03-03 19:53:46 +0000 | [diff] [blame] | 675 | [(store (ineg (loadi64 addr:$dst)), addr:$dst), |
| 676 | (implicit EFLAGS)]>; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 677 | |
| 678 | let isTwoAddress = 1, isConvertibleToThreeAddress = 1 in |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 679 | def INC64r : RI<0xFF, MRM0r, (outs GR64:$dst), (ins GR64:$src), "inc{q}\t$dst", |
Dan Gohman | 7b93f1c | 2009-03-03 19:53:46 +0000 | [diff] [blame] | 680 | [(set GR64:$dst, (add GR64:$src, 1)), |
| 681 | (implicit EFLAGS)]>; |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 682 | def INC64m : RI<0xFF, MRM0m, (outs), (ins i64mem:$dst), "inc{q}\t$dst", |
Dan Gohman | 7b93f1c | 2009-03-03 19:53:46 +0000 | [diff] [blame] | 683 | [(store (add (loadi64 addr:$dst), 1), addr:$dst), |
| 684 | (implicit EFLAGS)]>; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 685 | |
| 686 | let isTwoAddress = 1, isConvertibleToThreeAddress = 1 in |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 687 | def DEC64r : RI<0xFF, MRM1r, (outs GR64:$dst), (ins GR64:$src), "dec{q}\t$dst", |
Dan Gohman | 7b93f1c | 2009-03-03 19:53:46 +0000 | [diff] [blame] | 688 | [(set GR64:$dst, (add GR64:$src, -1)), |
| 689 | (implicit EFLAGS)]>; |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 690 | def DEC64m : RI<0xFF, MRM1m, (outs), (ins i64mem:$dst), "dec{q}\t$dst", |
Dan Gohman | 7b93f1c | 2009-03-03 19:53:46 +0000 | [diff] [blame] | 691 | [(store (add (loadi64 addr:$dst), -1), addr:$dst), |
| 692 | (implicit EFLAGS)]>; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 693 | |
| 694 | // In 64-bit mode, single byte INC and DEC cannot be encoded. |
| 695 | let isTwoAddress = 1, isConvertibleToThreeAddress = 1 in { |
| 696 | // Can transform into LEA. |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 697 | def INC64_16r : I<0xFF, MRM0r, (outs GR16:$dst), (ins GR16:$src), "inc{w}\t$dst", |
Dan Gohman | 7b93f1c | 2009-03-03 19:53:46 +0000 | [diff] [blame] | 698 | [(set GR16:$dst, (add GR16:$src, 1)), |
| 699 | (implicit EFLAGS)]>, |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 700 | OpSize, Requires<[In64BitMode]>; |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 701 | def INC64_32r : I<0xFF, MRM0r, (outs GR32:$dst), (ins GR32:$src), "inc{l}\t$dst", |
Dan Gohman | 7b93f1c | 2009-03-03 19:53:46 +0000 | [diff] [blame] | 702 | [(set GR32:$dst, (add GR32:$src, 1)), |
| 703 | (implicit EFLAGS)]>, |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 704 | Requires<[In64BitMode]>; |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 705 | def DEC64_16r : I<0xFF, MRM1r, (outs GR16:$dst), (ins GR16:$src), "dec{w}\t$dst", |
Dan Gohman | 7b93f1c | 2009-03-03 19:53:46 +0000 | [diff] [blame] | 706 | [(set GR16:$dst, (add GR16:$src, -1)), |
| 707 | (implicit EFLAGS)]>, |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 708 | OpSize, Requires<[In64BitMode]>; |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 709 | def DEC64_32r : I<0xFF, MRM1r, (outs GR32:$dst), (ins GR32:$src), "dec{l}\t$dst", |
Dan Gohman | 7b93f1c | 2009-03-03 19:53:46 +0000 | [diff] [blame] | 710 | [(set GR32:$dst, (add GR32:$src, -1)), |
| 711 | (implicit EFLAGS)]>, |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 712 | Requires<[In64BitMode]>; |
| 713 | } // isConvertibleToThreeAddress |
Evan Cheng | 4a7e72f | 2007-10-19 21:23:22 +0000 | [diff] [blame] | 714 | |
| 715 | // These are duplicates of their 32-bit counterparts. Only needed so X86 knows |
| 716 | // how to unfold them. |
| 717 | let isTwoAddress = 0, CodeSize = 2 in { |
| 718 | def INC64_16m : I<0xFF, MRM0m, (outs), (ins i16mem:$dst), "inc{w}\t$dst", |
Dan Gohman | 7b93f1c | 2009-03-03 19:53:46 +0000 | [diff] [blame] | 719 | [(store (add (loadi16 addr:$dst), 1), addr:$dst), |
| 720 | (implicit EFLAGS)]>, |
Evan Cheng | 4a7e72f | 2007-10-19 21:23:22 +0000 | [diff] [blame] | 721 | OpSize, Requires<[In64BitMode]>; |
| 722 | def INC64_32m : I<0xFF, MRM0m, (outs), (ins i32mem:$dst), "inc{l}\t$dst", |
Dan Gohman | 7b93f1c | 2009-03-03 19:53:46 +0000 | [diff] [blame] | 723 | [(store (add (loadi32 addr:$dst), 1), addr:$dst), |
| 724 | (implicit EFLAGS)]>, |
Evan Cheng | 4a7e72f | 2007-10-19 21:23:22 +0000 | [diff] [blame] | 725 | Requires<[In64BitMode]>; |
| 726 | def DEC64_16m : I<0xFF, MRM1m, (outs), (ins i16mem:$dst), "dec{w}\t$dst", |
Dan Gohman | 7b93f1c | 2009-03-03 19:53:46 +0000 | [diff] [blame] | 727 | [(store (add (loadi16 addr:$dst), -1), addr:$dst), |
| 728 | (implicit EFLAGS)]>, |
Evan Cheng | 4a7e72f | 2007-10-19 21:23:22 +0000 | [diff] [blame] | 729 | OpSize, Requires<[In64BitMode]>; |
| 730 | def DEC64_32m : I<0xFF, MRM1m, (outs), (ins i32mem:$dst), "dec{l}\t$dst", |
Dan Gohman | 7b93f1c | 2009-03-03 19:53:46 +0000 | [diff] [blame] | 731 | [(store (add (loadi32 addr:$dst), -1), addr:$dst), |
| 732 | (implicit EFLAGS)]>, |
Evan Cheng | 4a7e72f | 2007-10-19 21:23:22 +0000 | [diff] [blame] | 733 | Requires<[In64BitMode]>; |
| 734 | } |
Evan Cheng | 5568707 | 2007-09-14 21:48:26 +0000 | [diff] [blame] | 735 | } // Defs = [EFLAGS], CodeSize |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 736 | |
| 737 | |
Evan Cheng | 5568707 | 2007-09-14 21:48:26 +0000 | [diff] [blame] | 738 | let Defs = [EFLAGS] in { |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 739 | // Shift instructions |
| 740 | let isTwoAddress = 1 in { |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 741 | let Uses = [CL] in |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 742 | def SHL64rCL : RI<0xD3, MRM4r, (outs GR64:$dst), (ins GR64:$src), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 743 | "shl{q}\t{%cl, $dst|$dst, %CL}", |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 744 | [(set GR64:$dst, (shl GR64:$src, CL))]>; |
Evan Cheng | a98f627 | 2007-10-05 18:20:36 +0000 | [diff] [blame] | 745 | let isConvertibleToThreeAddress = 1 in // Can transform into LEA. |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 746 | def SHL64ri : RIi8<0xC1, MRM4r, (outs GR64:$dst), (ins GR64:$src1, i8imm:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 747 | "shl{q}\t{$src2, $dst|$dst, $src2}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 748 | [(set GR64:$dst, (shl GR64:$src1, (i8 imm:$src2)))]>; |
Sean Callanan | ca503e0 | 2009-09-16 02:28:43 +0000 | [diff] [blame] | 749 | // NOTE: We don't include patterns for shifts of a register by one, because |
| 750 | // 'add reg,reg' is cheaper. |
| 751 | def SHL64r1 : RI<0xD1, MRM4r, (outs GR64:$dst), (ins GR64:$src1), |
| 752 | "shr{q}\t$dst", []>; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 753 | } // isTwoAddress |
| 754 | |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 755 | let Uses = [CL] in |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 756 | def SHL64mCL : RI<0xD3, MRM4m, (outs), (ins i64mem:$dst), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 757 | "shl{q}\t{%cl, $dst|$dst, %CL}", |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 758 | [(store (shl (loadi64 addr:$dst), CL), addr:$dst)]>; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 759 | def SHL64mi : RIi8<0xC1, MRM4m, (outs), (ins i64mem:$dst, i8imm:$src), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 760 | "shl{q}\t{$src, $dst|$dst, $src}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 761 | [(store (shl (loadi64 addr:$dst), (i8 imm:$src)), addr:$dst)]>; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 762 | def SHL64m1 : RI<0xD1, MRM4m, (outs), (ins i64mem:$dst), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 763 | "shl{q}\t$dst", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 764 | [(store (shl (loadi64 addr:$dst), (i8 1)), addr:$dst)]>; |
| 765 | |
| 766 | let isTwoAddress = 1 in { |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 767 | let Uses = [CL] in |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 768 | def SHR64rCL : RI<0xD3, MRM5r, (outs GR64:$dst), (ins GR64:$src), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 769 | "shr{q}\t{%cl, $dst|$dst, %CL}", |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 770 | [(set GR64:$dst, (srl GR64:$src, CL))]>; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 771 | def SHR64ri : RIi8<0xC1, MRM5r, (outs GR64:$dst), (ins GR64:$src1, i8imm:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 772 | "shr{q}\t{$src2, $dst|$dst, $src2}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 773 | [(set GR64:$dst, (srl GR64:$src1, (i8 imm:$src2)))]>; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 774 | def SHR64r1 : RI<0xD1, MRM5r, (outs GR64:$dst), (ins GR64:$src1), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 775 | "shr{q}\t$dst", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 776 | [(set GR64:$dst, (srl GR64:$src1, (i8 1)))]>; |
| 777 | } // isTwoAddress |
| 778 | |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 779 | let Uses = [CL] in |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 780 | def SHR64mCL : RI<0xD3, MRM5m, (outs), (ins i64mem:$dst), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 781 | "shr{q}\t{%cl, $dst|$dst, %CL}", |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 782 | [(store (srl (loadi64 addr:$dst), CL), addr:$dst)]>; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 783 | def SHR64mi : RIi8<0xC1, MRM5m, (outs), (ins i64mem:$dst, i8imm:$src), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 784 | "shr{q}\t{$src, $dst|$dst, $src}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 785 | [(store (srl (loadi64 addr:$dst), (i8 imm:$src)), addr:$dst)]>; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 786 | def SHR64m1 : RI<0xD1, MRM5m, (outs), (ins i64mem:$dst), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 787 | "shr{q}\t$dst", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 788 | [(store (srl (loadi64 addr:$dst), (i8 1)), addr:$dst)]>; |
| 789 | |
| 790 | let isTwoAddress = 1 in { |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 791 | let Uses = [CL] in |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 792 | def SAR64rCL : RI<0xD3, MRM7r, (outs GR64:$dst), (ins GR64:$src), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 793 | "sar{q}\t{%cl, $dst|$dst, %CL}", |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 794 | [(set GR64:$dst, (sra GR64:$src, CL))]>; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 795 | def SAR64ri : RIi8<0xC1, MRM7r, (outs GR64:$dst), (ins GR64:$src1, i8imm:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 796 | "sar{q}\t{$src2, $dst|$dst, $src2}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 797 | [(set GR64:$dst, (sra GR64:$src1, (i8 imm:$src2)))]>; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 798 | def SAR64r1 : RI<0xD1, MRM7r, (outs GR64:$dst), (ins GR64:$src1), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 799 | "sar{q}\t$dst", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 800 | [(set GR64:$dst, (sra GR64:$src1, (i8 1)))]>; |
| 801 | } // isTwoAddress |
| 802 | |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 803 | let Uses = [CL] in |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 804 | def SAR64mCL : RI<0xD3, MRM7m, (outs), (ins i64mem:$dst), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 805 | "sar{q}\t{%cl, $dst|$dst, %CL}", |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 806 | [(store (sra (loadi64 addr:$dst), CL), addr:$dst)]>; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 807 | def SAR64mi : RIi8<0xC1, MRM7m, (outs), (ins i64mem:$dst, i8imm:$src), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 808 | "sar{q}\t{$src, $dst|$dst, $src}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 809 | [(store (sra (loadi64 addr:$dst), (i8 imm:$src)), addr:$dst)]>; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 810 | def SAR64m1 : RI<0xD1, MRM7m, (outs), (ins i64mem:$dst), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 811 | "sar{q}\t$dst", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 812 | [(store (sra (loadi64 addr:$dst), (i8 1)), addr:$dst)]>; |
| 813 | |
| 814 | // Rotate instructions |
Sean Callanan | 3c8eecd | 2009-09-18 19:35:23 +0000 | [diff] [blame] | 815 | |
| 816 | let isTwoAddress = 1 in { |
| 817 | def RCL64r1 : RI<0xD1, MRM2r, (outs GR64:$dst), (ins GR64:$src), |
| 818 | "rcl{q}\t{1, $dst|$dst, 1}", []>; |
| 819 | def RCL64m1 : RI<0xD1, MRM2m, (outs i64mem:$dst), (ins i64mem:$src), |
| 820 | "rcl{q}\t{1, $dst|$dst, 1}", []>; |
| 821 | let Uses = [CL] in { |
| 822 | def RCL64rCL : RI<0xD3, MRM2r, (outs GR64:$dst), (ins GR64:$src), |
| 823 | "rcl{q}\t{%cl, $dst|$dst, CL}", []>; |
| 824 | def RCL64mCL : RI<0xD3, MRM2m, (outs i64mem:$dst), (ins i64mem:$src), |
| 825 | "rcl{q}\t{%cl, $dst|$dst, CL}", []>; |
| 826 | } |
| 827 | def RCL64ri : RIi8<0xC1, MRM2r, (outs GR64:$dst), (ins GR64:$src, i8imm:$cnt), |
| 828 | "rcl{q}\t{$cnt, $dst|$dst, $cnt}", []>; |
| 829 | def RCL64mi : RIi8<0xC1, MRM2m, (outs i64mem:$dst), (ins i64mem:$src, i8imm:$cnt), |
| 830 | "rcl{q}\t{$cnt, $dst|$dst, $cnt}", []>; |
| 831 | |
| 832 | def RCR64r1 : RI<0xD1, MRM3r, (outs GR64:$dst), (ins GR64:$src), |
| 833 | "rcr{q}\t{1, $dst|$dst, 1}", []>; |
| 834 | def RCR64m1 : RI<0xD1, MRM3m, (outs i64mem:$dst), (ins i64mem:$src), |
| 835 | "rcr{q}\t{1, $dst|$dst, 1}", []>; |
| 836 | let Uses = [CL] in { |
| 837 | def RCR64rCL : RI<0xD3, MRM3r, (outs GR64:$dst), (ins GR64:$src), |
| 838 | "rcr{q}\t{%cl, $dst|$dst, CL}", []>; |
| 839 | def RCR64mCL : RI<0xD3, MRM3m, (outs i64mem:$dst), (ins i64mem:$src), |
| 840 | "rcr{q}\t{%cl, $dst|$dst, CL}", []>; |
| 841 | } |
| 842 | def RCR64ri : RIi8<0xC1, MRM3r, (outs GR64:$dst), (ins GR64:$src, i8imm:$cnt), |
| 843 | "rcr{q}\t{$cnt, $dst|$dst, $cnt}", []>; |
| 844 | def RCR64mi : RIi8<0xC1, MRM3m, (outs i64mem:$dst), (ins i64mem:$src, i8imm:$cnt), |
| 845 | "rcr{q}\t{$cnt, $dst|$dst, $cnt}", []>; |
| 846 | } |
| 847 | |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 848 | let isTwoAddress = 1 in { |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 849 | let Uses = [CL] in |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 850 | def ROL64rCL : RI<0xD3, MRM0r, (outs GR64:$dst), (ins GR64:$src), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 851 | "rol{q}\t{%cl, $dst|$dst, %CL}", |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 852 | [(set GR64:$dst, (rotl GR64:$src, CL))]>; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 853 | def ROL64ri : RIi8<0xC1, MRM0r, (outs GR64:$dst), (ins GR64:$src1, i8imm:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 854 | "rol{q}\t{$src2, $dst|$dst, $src2}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 855 | [(set GR64:$dst, (rotl GR64:$src1, (i8 imm:$src2)))]>; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 856 | def ROL64r1 : RI<0xD1, MRM0r, (outs GR64:$dst), (ins GR64:$src1), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 857 | "rol{q}\t$dst", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 858 | [(set GR64:$dst, (rotl GR64:$src1, (i8 1)))]>; |
| 859 | } // isTwoAddress |
| 860 | |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 861 | let Uses = [CL] in |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 862 | def ROL64mCL : I<0xD3, MRM0m, (outs), (ins i64mem:$dst), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 863 | "rol{q}\t{%cl, $dst|$dst, %CL}", |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 864 | [(store (rotl (loadi64 addr:$dst), CL), addr:$dst)]>; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 865 | def ROL64mi : RIi8<0xC1, MRM0m, (outs), (ins i64mem:$dst, i8imm:$src), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 866 | "rol{q}\t{$src, $dst|$dst, $src}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 867 | [(store (rotl (loadi64 addr:$dst), (i8 imm:$src)), addr:$dst)]>; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 868 | def ROL64m1 : RI<0xD1, MRM0m, (outs), (ins i64mem:$dst), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 869 | "rol{q}\t$dst", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 870 | [(store (rotl (loadi64 addr:$dst), (i8 1)), addr:$dst)]>; |
| 871 | |
| 872 | let isTwoAddress = 1 in { |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 873 | let Uses = [CL] in |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 874 | def ROR64rCL : RI<0xD3, MRM1r, (outs GR64:$dst), (ins GR64:$src), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 875 | "ror{q}\t{%cl, $dst|$dst, %CL}", |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 876 | [(set GR64:$dst, (rotr GR64:$src, CL))]>; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 877 | def ROR64ri : RIi8<0xC1, MRM1r, (outs GR64:$dst), (ins GR64:$src1, i8imm:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 878 | "ror{q}\t{$src2, $dst|$dst, $src2}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 879 | [(set GR64:$dst, (rotr GR64:$src1, (i8 imm:$src2)))]>; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 880 | def ROR64r1 : RI<0xD1, MRM1r, (outs GR64:$dst), (ins GR64:$src1), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 881 | "ror{q}\t$dst", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 882 | [(set GR64:$dst, (rotr GR64:$src1, (i8 1)))]>; |
| 883 | } // isTwoAddress |
| 884 | |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 885 | let Uses = [CL] in |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 886 | def ROR64mCL : RI<0xD3, MRM1m, (outs), (ins i64mem:$dst), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 887 | "ror{q}\t{%cl, $dst|$dst, %CL}", |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 888 | [(store (rotr (loadi64 addr:$dst), CL), addr:$dst)]>; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 889 | def ROR64mi : RIi8<0xC1, MRM1m, (outs), (ins i64mem:$dst, i8imm:$src), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 890 | "ror{q}\t{$src, $dst|$dst, $src}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 891 | [(store (rotr (loadi64 addr:$dst), (i8 imm:$src)), addr:$dst)]>; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 892 | def ROR64m1 : RI<0xD1, MRM1m, (outs), (ins i64mem:$dst), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 893 | "ror{q}\t$dst", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 894 | [(store (rotr (loadi64 addr:$dst), (i8 1)), addr:$dst)]>; |
| 895 | |
| 896 | // Double shift instructions (generalizations of rotate) |
| 897 | let isTwoAddress = 1 in { |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 898 | let Uses = [CL] in { |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 899 | def SHLD64rrCL : RI<0xA5, MRMDestReg, (outs GR64:$dst), (ins GR64:$src1, GR64:$src2), |
Dan Gohman | 4d9fc4a | 2007-09-14 23:17:45 +0000 | [diff] [blame] | 900 | "shld{q}\t{%cl, $src2, $dst|$dst, $src2, %CL}", |
| 901 | [(set GR64:$dst, (X86shld GR64:$src1, GR64:$src2, CL))]>, TB; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 902 | def SHRD64rrCL : RI<0xAD, MRMDestReg, (outs GR64:$dst), (ins GR64:$src1, GR64:$src2), |
Dan Gohman | 4d9fc4a | 2007-09-14 23:17:45 +0000 | [diff] [blame] | 903 | "shrd{q}\t{%cl, $src2, $dst|$dst, $src2, %CL}", |
| 904 | [(set GR64:$dst, (X86shrd GR64:$src1, GR64:$src2, CL))]>, TB; |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 905 | } |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 906 | |
| 907 | let isCommutable = 1 in { // FIXME: Update X86InstrInfo::commuteInstruction |
| 908 | def SHLD64rri8 : RIi8<0xA4, MRMDestReg, |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 909 | (outs GR64:$dst), (ins GR64:$src1, GR64:$src2, i8imm:$src3), |
Dan Gohman | 4d9fc4a | 2007-09-14 23:17:45 +0000 | [diff] [blame] | 910 | "shld{q}\t{$src3, $src2, $dst|$dst, $src2, $src3}", |
| 911 | [(set GR64:$dst, (X86shld GR64:$src1, GR64:$src2, |
| 912 | (i8 imm:$src3)))]>, |
| 913 | TB; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 914 | def SHRD64rri8 : RIi8<0xAC, MRMDestReg, |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 915 | (outs GR64:$dst), (ins GR64:$src1, GR64:$src2, i8imm:$src3), |
Dan Gohman | 4d9fc4a | 2007-09-14 23:17:45 +0000 | [diff] [blame] | 916 | "shrd{q}\t{$src3, $src2, $dst|$dst, $src2, $src3}", |
| 917 | [(set GR64:$dst, (X86shrd GR64:$src1, GR64:$src2, |
| 918 | (i8 imm:$src3)))]>, |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 919 | TB; |
| 920 | } // isCommutable |
| 921 | } // isTwoAddress |
| 922 | |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 923 | let Uses = [CL] in { |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 924 | def SHLD64mrCL : RI<0xA5, MRMDestMem, (outs), (ins i64mem:$dst, GR64:$src2), |
Dan Gohman | 4d9fc4a | 2007-09-14 23:17:45 +0000 | [diff] [blame] | 925 | "shld{q}\t{%cl, $src2, $dst|$dst, $src2, %CL}", |
| 926 | [(store (X86shld (loadi64 addr:$dst), GR64:$src2, CL), |
| 927 | addr:$dst)]>, TB; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 928 | def SHRD64mrCL : RI<0xAD, MRMDestMem, (outs), (ins i64mem:$dst, GR64:$src2), |
Dan Gohman | 4d9fc4a | 2007-09-14 23:17:45 +0000 | [diff] [blame] | 929 | "shrd{q}\t{%cl, $src2, $dst|$dst, $src2, %CL}", |
| 930 | [(store (X86shrd (loadi64 addr:$dst), GR64:$src2, CL), |
| 931 | addr:$dst)]>, TB; |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 932 | } |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 933 | def SHLD64mri8 : RIi8<0xA4, MRMDestMem, |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 934 | (outs), (ins i64mem:$dst, GR64:$src2, i8imm:$src3), |
Dan Gohman | 4d9fc4a | 2007-09-14 23:17:45 +0000 | [diff] [blame] | 935 | "shld{q}\t{$src3, $src2, $dst|$dst, $src2, $src3}", |
| 936 | [(store (X86shld (loadi64 addr:$dst), GR64:$src2, |
| 937 | (i8 imm:$src3)), addr:$dst)]>, |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 938 | TB; |
| 939 | def SHRD64mri8 : RIi8<0xAC, MRMDestMem, |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 940 | (outs), (ins i64mem:$dst, GR64:$src2, i8imm:$src3), |
Dan Gohman | 4d9fc4a | 2007-09-14 23:17:45 +0000 | [diff] [blame] | 941 | "shrd{q}\t{$src3, $src2, $dst|$dst, $src2, $src3}", |
| 942 | [(store (X86shrd (loadi64 addr:$dst), GR64:$src2, |
| 943 | (i8 imm:$src3)), addr:$dst)]>, |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 944 | TB; |
Evan Cheng | 5568707 | 2007-09-14 21:48:26 +0000 | [diff] [blame] | 945 | } // Defs = [EFLAGS] |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 946 | |
| 947 | //===----------------------------------------------------------------------===// |
| 948 | // Logical Instructions... |
| 949 | // |
| 950 | |
Evan Cheng | 5b51c24 | 2009-01-21 19:45:31 +0000 | [diff] [blame] | 951 | let isTwoAddress = 1 , AddedComplexity = 15 in |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 952 | def NOT64r : RI<0xF7, MRM2r, (outs GR64:$dst), (ins GR64:$src), "not{q}\t$dst", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 953 | [(set GR64:$dst, (not GR64:$src))]>; |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 954 | def NOT64m : RI<0xF7, MRM2m, (outs), (ins i64mem:$dst), "not{q}\t$dst", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 955 | [(store (not (loadi64 addr:$dst)), addr:$dst)]>; |
| 956 | |
Evan Cheng | 5568707 | 2007-09-14 21:48:26 +0000 | [diff] [blame] | 957 | let Defs = [EFLAGS] in { |
Sean Callanan | 251676e | 2009-09-02 00:55:49 +0000 | [diff] [blame] | 958 | def AND64i32 : RI<0x25, RawFrm, (outs), (ins i32imm:$src), |
| 959 | "and{q}\t{$src, %rax|%rax, $src}", []>; |
| 960 | |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 961 | let isTwoAddress = 1 in { |
| 962 | let isCommutable = 1 in |
| 963 | def AND64rr : RI<0x21, MRMDestReg, |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 964 | (outs GR64:$dst), (ins GR64:$src1, GR64:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 965 | "and{q}\t{$src2, $dst|$dst, $src2}", |
Dan Gohman | 7b93f1c | 2009-03-03 19:53:46 +0000 | [diff] [blame] | 966 | [(set GR64:$dst, (and GR64:$src1, GR64:$src2)), |
| 967 | (implicit EFLAGS)]>; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 968 | def AND64rm : RI<0x23, MRMSrcMem, |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 969 | (outs GR64:$dst), (ins GR64:$src1, i64mem:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 970 | "and{q}\t{$src2, $dst|$dst, $src2}", |
Dan Gohman | 7b93f1c | 2009-03-03 19:53:46 +0000 | [diff] [blame] | 971 | [(set GR64:$dst, (and GR64:$src1, (load addr:$src2))), |
| 972 | (implicit EFLAGS)]>; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 973 | def AND64ri8 : RIi8<0x83, MRM4r, |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 974 | (outs GR64:$dst), (ins GR64:$src1, i64i8imm:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 975 | "and{q}\t{$src2, $dst|$dst, $src2}", |
Dan Gohman | 7b93f1c | 2009-03-03 19:53:46 +0000 | [diff] [blame] | 976 | [(set GR64:$dst, (and GR64:$src1, i64immSExt8:$src2)), |
| 977 | (implicit EFLAGS)]>; |
Dan Gohman | d16fdc0 | 2008-12-19 18:25:21 +0000 | [diff] [blame] | 978 | def AND64ri32 : RIi32<0x81, MRM4r, |
| 979 | (outs GR64:$dst), (ins GR64:$src1, i64i32imm:$src2), |
| 980 | "and{q}\t{$src2, $dst|$dst, $src2}", |
Dan Gohman | 7b93f1c | 2009-03-03 19:53:46 +0000 | [diff] [blame] | 981 | [(set GR64:$dst, (and GR64:$src1, i64immSExt32:$src2)), |
| 982 | (implicit EFLAGS)]>; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 983 | } // isTwoAddress |
| 984 | |
| 985 | def AND64mr : RI<0x21, MRMDestMem, |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 986 | (outs), (ins i64mem:$dst, GR64:$src), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 987 | "and{q}\t{$src, $dst|$dst, $src}", |
Dan Gohman | 7b93f1c | 2009-03-03 19:53:46 +0000 | [diff] [blame] | 988 | [(store (and (load addr:$dst), GR64:$src), addr:$dst), |
| 989 | (implicit EFLAGS)]>; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 990 | def AND64mi8 : RIi8<0x83, MRM4m, |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 991 | (outs), (ins i64mem:$dst, i64i8imm :$src), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 992 | "and{q}\t{$src, $dst|$dst, $src}", |
Dan Gohman | 7b93f1c | 2009-03-03 19:53:46 +0000 | [diff] [blame] | 993 | [(store (and (load addr:$dst), i64immSExt8:$src), addr:$dst), |
| 994 | (implicit EFLAGS)]>; |
Dan Gohman | d16fdc0 | 2008-12-19 18:25:21 +0000 | [diff] [blame] | 995 | def AND64mi32 : RIi32<0x81, MRM4m, |
| 996 | (outs), (ins i64mem:$dst, i64i32imm:$src), |
| 997 | "and{q}\t{$src, $dst|$dst, $src}", |
Dan Gohman | 7b93f1c | 2009-03-03 19:53:46 +0000 | [diff] [blame] | 998 | [(store (and (loadi64 addr:$dst), i64immSExt32:$src), addr:$dst), |
| 999 | (implicit EFLAGS)]>; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1000 | |
| 1001 | let isTwoAddress = 1 in { |
| 1002 | let isCommutable = 1 in |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1003 | def OR64rr : RI<0x09, MRMDestReg, (outs GR64:$dst), (ins GR64:$src1, GR64:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1004 | "or{q}\t{$src2, $dst|$dst, $src2}", |
Dan Gohman | 7b93f1c | 2009-03-03 19:53:46 +0000 | [diff] [blame] | 1005 | [(set GR64:$dst, (or GR64:$src1, GR64:$src2)), |
| 1006 | (implicit EFLAGS)]>; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1007 | def OR64rm : RI<0x0B, MRMSrcMem , (outs GR64:$dst), (ins GR64:$src1, i64mem:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1008 | "or{q}\t{$src2, $dst|$dst, $src2}", |
Dan Gohman | 7b93f1c | 2009-03-03 19:53:46 +0000 | [diff] [blame] | 1009 | [(set GR64:$dst, (or GR64:$src1, (load addr:$src2))), |
| 1010 | (implicit EFLAGS)]>; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1011 | def OR64ri8 : RIi8<0x83, MRM1r, (outs GR64:$dst), (ins GR64:$src1, i64i8imm:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1012 | "or{q}\t{$src2, $dst|$dst, $src2}", |
Dan Gohman | 7b93f1c | 2009-03-03 19:53:46 +0000 | [diff] [blame] | 1013 | [(set GR64:$dst, (or GR64:$src1, i64immSExt8:$src2)), |
| 1014 | (implicit EFLAGS)]>; |
Dan Gohman | d16fdc0 | 2008-12-19 18:25:21 +0000 | [diff] [blame] | 1015 | def OR64ri32 : RIi32<0x81, MRM1r, (outs GR64:$dst), (ins GR64:$src1, i64i32imm:$src2), |
| 1016 | "or{q}\t{$src2, $dst|$dst, $src2}", |
Dan Gohman | 7b93f1c | 2009-03-03 19:53:46 +0000 | [diff] [blame] | 1017 | [(set GR64:$dst, (or GR64:$src1, i64immSExt32:$src2)), |
| 1018 | (implicit EFLAGS)]>; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1019 | } // isTwoAddress |
| 1020 | |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1021 | def OR64mr : RI<0x09, MRMDestMem, (outs), (ins i64mem:$dst, GR64:$src), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1022 | "or{q}\t{$src, $dst|$dst, $src}", |
Dan Gohman | 7b93f1c | 2009-03-03 19:53:46 +0000 | [diff] [blame] | 1023 | [(store (or (load addr:$dst), GR64:$src), addr:$dst), |
| 1024 | (implicit EFLAGS)]>; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1025 | def OR64mi8 : RIi8<0x83, MRM1m, (outs), (ins i64mem:$dst, i64i8imm:$src), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1026 | "or{q}\t{$src, $dst|$dst, $src}", |
Dan Gohman | 7b93f1c | 2009-03-03 19:53:46 +0000 | [diff] [blame] | 1027 | [(store (or (load addr:$dst), i64immSExt8:$src), addr:$dst), |
| 1028 | (implicit EFLAGS)]>; |
Dan Gohman | d16fdc0 | 2008-12-19 18:25:21 +0000 | [diff] [blame] | 1029 | def OR64mi32 : RIi32<0x81, MRM1m, (outs), (ins i64mem:$dst, i64i32imm:$src), |
| 1030 | "or{q}\t{$src, $dst|$dst, $src}", |
Dan Gohman | 7b93f1c | 2009-03-03 19:53:46 +0000 | [diff] [blame] | 1031 | [(store (or (loadi64 addr:$dst), i64immSExt32:$src), addr:$dst), |
| 1032 | (implicit EFLAGS)]>; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1033 | |
Sean Callanan | 8562bef | 2009-09-11 19:01:56 +0000 | [diff] [blame] | 1034 | def OR64i32 : RIi32<0x0D, RawFrm, (outs), (ins i32imm:$src), |
| 1035 | "or{q}\t{$src, %rax|%rax, $src}", []>; |
| 1036 | |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1037 | let isTwoAddress = 1 in { |
Evan Cheng | 0685efa | 2008-08-30 08:54:22 +0000 | [diff] [blame] | 1038 | let isCommutable = 1 in |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1039 | def XOR64rr : RI<0x31, MRMDestReg, (outs GR64:$dst), (ins GR64:$src1, GR64:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1040 | "xor{q}\t{$src2, $dst|$dst, $src2}", |
Dan Gohman | 7b93f1c | 2009-03-03 19:53:46 +0000 | [diff] [blame] | 1041 | [(set GR64:$dst, (xor GR64:$src1, GR64:$src2)), |
| 1042 | (implicit EFLAGS)]>; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1043 | def XOR64rm : RI<0x33, MRMSrcMem, (outs GR64:$dst), (ins GR64:$src1, i64mem:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1044 | "xor{q}\t{$src2, $dst|$dst, $src2}", |
Dan Gohman | 7b93f1c | 2009-03-03 19:53:46 +0000 | [diff] [blame] | 1045 | [(set GR64:$dst, (xor GR64:$src1, (load addr:$src2))), |
| 1046 | (implicit EFLAGS)]>; |
Dan Gohman | d16fdc0 | 2008-12-19 18:25:21 +0000 | [diff] [blame] | 1047 | def XOR64ri8 : RIi8<0x83, MRM6r, (outs GR64:$dst), (ins GR64:$src1, i64i8imm:$src2), |
| 1048 | "xor{q}\t{$src2, $dst|$dst, $src2}", |
Dan Gohman | 7b93f1c | 2009-03-03 19:53:46 +0000 | [diff] [blame] | 1049 | [(set GR64:$dst, (xor GR64:$src1, i64immSExt8:$src2)), |
| 1050 | (implicit EFLAGS)]>; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1051 | def XOR64ri32 : RIi32<0x81, MRM6r, |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1052 | (outs GR64:$dst), (ins GR64:$src1, i64i32imm:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1053 | "xor{q}\t{$src2, $dst|$dst, $src2}", |
Dan Gohman | 7b93f1c | 2009-03-03 19:53:46 +0000 | [diff] [blame] | 1054 | [(set GR64:$dst, (xor GR64:$src1, i64immSExt32:$src2)), |
| 1055 | (implicit EFLAGS)]>; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1056 | } // isTwoAddress |
| 1057 | |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1058 | def XOR64mr : RI<0x31, MRMDestMem, (outs), (ins i64mem:$dst, GR64:$src), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1059 | "xor{q}\t{$src, $dst|$dst, $src}", |
Dan Gohman | 7b93f1c | 2009-03-03 19:53:46 +0000 | [diff] [blame] | 1060 | [(store (xor (load addr:$dst), GR64:$src), addr:$dst), |
| 1061 | (implicit EFLAGS)]>; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1062 | def XOR64mi8 : RIi8<0x83, MRM6m, (outs), (ins i64mem:$dst, i64i8imm :$src), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1063 | "xor{q}\t{$src, $dst|$dst, $src}", |
Dan Gohman | 7b93f1c | 2009-03-03 19:53:46 +0000 | [diff] [blame] | 1064 | [(store (xor (load addr:$dst), i64immSExt8:$src), addr:$dst), |
| 1065 | (implicit EFLAGS)]>; |
Dan Gohman | d16fdc0 | 2008-12-19 18:25:21 +0000 | [diff] [blame] | 1066 | def XOR64mi32 : RIi32<0x81, MRM6m, (outs), (ins i64mem:$dst, i64i32imm:$src), |
| 1067 | "xor{q}\t{$src, $dst|$dst, $src}", |
Dan Gohman | 7b93f1c | 2009-03-03 19:53:46 +0000 | [diff] [blame] | 1068 | [(store (xor (loadi64 addr:$dst), i64immSExt32:$src), addr:$dst), |
| 1069 | (implicit EFLAGS)]>; |
Sean Callanan | 794457a | 2009-09-10 19:52:26 +0000 | [diff] [blame] | 1070 | |
| 1071 | def XOR64i32 : RIi32<0x35, RawFrm, (outs), (ins i32imm:$src), |
| 1072 | "xor{q}\t{$src, %rax|%rax, $src}", []>; |
| 1073 | |
Evan Cheng | 5568707 | 2007-09-14 21:48:26 +0000 | [diff] [blame] | 1074 | } // Defs = [EFLAGS] |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1075 | |
| 1076 | //===----------------------------------------------------------------------===// |
| 1077 | // Comparison Instructions... |
| 1078 | // |
| 1079 | |
| 1080 | // Integer comparison |
Evan Cheng | 5568707 | 2007-09-14 21:48:26 +0000 | [diff] [blame] | 1081 | let Defs = [EFLAGS] in { |
Sean Callanan | 3e4b1a3 | 2009-09-01 18:14:18 +0000 | [diff] [blame] | 1082 | def TEST64i32 : RI<0xa9, RawFrm, (outs), (ins i32imm:$src), |
| 1083 | "test{q}\t{$src, %rax|%rax, $src}", []>; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1084 | let isCommutable = 1 in |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1085 | def TEST64rr : RI<0x85, MRMDestReg, (outs), (ins GR64:$src1, GR64:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1086 | "test{q}\t{$src2, $src1|$src1, $src2}", |
Evan Cheng | 621216e | 2007-09-29 00:00:36 +0000 | [diff] [blame] | 1087 | [(X86cmp (and GR64:$src1, GR64:$src2), 0), |
| 1088 | (implicit EFLAGS)]>; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1089 | def TEST64rm : RI<0x85, MRMSrcMem, (outs), (ins GR64:$src1, i64mem:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1090 | "test{q}\t{$src2, $src1|$src1, $src2}", |
Evan Cheng | 621216e | 2007-09-29 00:00:36 +0000 | [diff] [blame] | 1091 | [(X86cmp (and GR64:$src1, (loadi64 addr:$src2)), 0), |
| 1092 | (implicit EFLAGS)]>; |
| 1093 | def TEST64ri32 : RIi32<0xF7, MRM0r, (outs), |
| 1094 | (ins GR64:$src1, i64i32imm:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1095 | "test{q}\t{$src2, $src1|$src1, $src2}", |
Evan Cheng | 621216e | 2007-09-29 00:00:36 +0000 | [diff] [blame] | 1096 | [(X86cmp (and GR64:$src1, i64immSExt32:$src2), 0), |
| 1097 | (implicit EFLAGS)]>; |
| 1098 | def TEST64mi32 : RIi32<0xF7, MRM0m, (outs), |
| 1099 | (ins i64mem:$src1, i64i32imm:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1100 | "test{q}\t{$src2, $src1|$src1, $src2}", |
Evan Cheng | 621216e | 2007-09-29 00:00:36 +0000 | [diff] [blame] | 1101 | [(X86cmp (and (loadi64 addr:$src1), i64immSExt32:$src2), 0), |
| 1102 | (implicit EFLAGS)]>; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1103 | |
Sean Callanan | 251676e | 2009-09-02 00:55:49 +0000 | [diff] [blame] | 1104 | |
| 1105 | def CMP64i32 : RI<0x3D, RawFrm, (outs), (ins i32imm:$src), |
| 1106 | "cmp{q}\t{$src, %rax|%rax, $src}", []>; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1107 | def CMP64rr : RI<0x39, MRMDestReg, (outs), (ins GR64:$src1, GR64:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1108 | "cmp{q}\t{$src2, $src1|$src1, $src2}", |
Evan Cheng | 621216e | 2007-09-29 00:00:36 +0000 | [diff] [blame] | 1109 | [(X86cmp GR64:$src1, GR64:$src2), |
| 1110 | (implicit EFLAGS)]>; |
Sean Callanan | 11490dc | 2009-09-16 21:11:23 +0000 | [diff] [blame] | 1111 | def CMP64mrmrr : RI<0x3B, MRMSrcReg, (outs), (ins GR64:$src1, GR64:$src2), |
| 1112 | "cmp{q}\t{$src2, $src1|$src1, $src2}", []>; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1113 | def CMP64mr : RI<0x39, MRMDestMem, (outs), (ins i64mem:$src1, GR64:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1114 | "cmp{q}\t{$src2, $src1|$src1, $src2}", |
Evan Cheng | 621216e | 2007-09-29 00:00:36 +0000 | [diff] [blame] | 1115 | [(X86cmp (loadi64 addr:$src1), GR64:$src2), |
| 1116 | (implicit EFLAGS)]>; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1117 | def CMP64rm : RI<0x3B, MRMSrcMem, (outs), (ins GR64:$src1, i64mem:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1118 | "cmp{q}\t{$src2, $src1|$src1, $src2}", |
Evan Cheng | 621216e | 2007-09-29 00:00:36 +0000 | [diff] [blame] | 1119 | [(X86cmp GR64:$src1, (loadi64 addr:$src2)), |
| 1120 | (implicit EFLAGS)]>; |
Dan Gohman | d16fdc0 | 2008-12-19 18:25:21 +0000 | [diff] [blame] | 1121 | def CMP64ri8 : RIi8<0x83, MRM7r, (outs), (ins GR64:$src1, i64i8imm:$src2), |
| 1122 | "cmp{q}\t{$src2, $src1|$src1, $src2}", |
| 1123 | [(X86cmp GR64:$src1, i64immSExt8:$src2), |
| 1124 | (implicit EFLAGS)]>; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1125 | def CMP64ri32 : RIi32<0x81, MRM7r, (outs), (ins GR64:$src1, i64i32imm:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1126 | "cmp{q}\t{$src2, $src1|$src1, $src2}", |
Evan Cheng | 621216e | 2007-09-29 00:00:36 +0000 | [diff] [blame] | 1127 | [(X86cmp GR64:$src1, i64immSExt32:$src2), |
Evan Cheng | 950aac0 | 2007-09-25 01:57:46 +0000 | [diff] [blame] | 1128 | (implicit EFLAGS)]>; |
Evan Cheng | 621216e | 2007-09-29 00:00:36 +0000 | [diff] [blame] | 1129 | def CMP64mi8 : RIi8<0x83, MRM7m, (outs), (ins i64mem:$src1, i64i8imm:$src2), |
Evan Cheng | 950aac0 | 2007-09-25 01:57:46 +0000 | [diff] [blame] | 1130 | "cmp{q}\t{$src2, $src1|$src1, $src2}", |
Evan Cheng | 621216e | 2007-09-29 00:00:36 +0000 | [diff] [blame] | 1131 | [(X86cmp (loadi64 addr:$src1), i64immSExt8:$src2), |
Evan Cheng | 950aac0 | 2007-09-25 01:57:46 +0000 | [diff] [blame] | 1132 | (implicit EFLAGS)]>; |
Dan Gohman | d16fdc0 | 2008-12-19 18:25:21 +0000 | [diff] [blame] | 1133 | def CMP64mi32 : RIi32<0x81, MRM7m, (outs), |
| 1134 | (ins i64mem:$src1, i64i32imm:$src2), |
| 1135 | "cmp{q}\t{$src2, $src1|$src1, $src2}", |
| 1136 | [(X86cmp (loadi64 addr:$src1), i64immSExt32:$src2), |
| 1137 | (implicit EFLAGS)]>; |
Evan Cheng | 950aac0 | 2007-09-25 01:57:46 +0000 | [diff] [blame] | 1138 | } // Defs = [EFLAGS] |
| 1139 | |
Dan Gohman | 7fe9b7f | 2008-12-23 22:45:23 +0000 | [diff] [blame] | 1140 | // Bit tests. |
Dan Gohman | 7fe9b7f | 2008-12-23 22:45:23 +0000 | [diff] [blame] | 1141 | // TODO: BTC, BTR, and BTS |
| 1142 | let Defs = [EFLAGS] in { |
Chris Lattner | 5a95cde | 2008-12-25 01:32:49 +0000 | [diff] [blame] | 1143 | def BT64rr : RI<0xA3, MRMDestReg, (outs), (ins GR64:$src1, GR64:$src2), |
Dan Gohman | 7fe9b7f | 2008-12-23 22:45:23 +0000 | [diff] [blame] | 1144 | "bt{q}\t{$src2, $src1|$src1, $src2}", |
| 1145 | [(X86bt GR64:$src1, GR64:$src2), |
Chris Lattner | 5a95cde | 2008-12-25 01:32:49 +0000 | [diff] [blame] | 1146 | (implicit EFLAGS)]>, TB; |
Dan Gohman | 85a228c | 2009-01-13 23:23:30 +0000 | [diff] [blame] | 1147 | |
| 1148 | // Unlike with the register+register form, the memory+register form of the |
| 1149 | // bt instruction does not ignore the high bits of the index. From ISel's |
| 1150 | // perspective, this is pretty bizarre. Disable these instructions for now. |
| 1151 | //def BT64mr : RI<0xA3, MRMDestMem, (outs), (ins i64mem:$src1, GR64:$src2), |
| 1152 | // "bt{q}\t{$src2, $src1|$src1, $src2}", |
| 1153 | // [(X86bt (loadi64 addr:$src1), GR64:$src2), |
| 1154 | // (implicit EFLAGS)]>, TB; |
Dan Gohman | 46fb1cf | 2009-01-13 20:33:23 +0000 | [diff] [blame] | 1155 | |
| 1156 | def BT64ri8 : Ii8<0xBA, MRM4r, (outs), (ins GR64:$src1, i64i8imm:$src2), |
| 1157 | "bt{q}\t{$src2, $src1|$src1, $src2}", |
| 1158 | [(X86bt GR64:$src1, i64immSExt8:$src2), |
| 1159 | (implicit EFLAGS)]>, TB; |
| 1160 | // Note that these instructions don't need FastBTMem because that |
| 1161 | // only applies when the other operand is in a register. When it's |
| 1162 | // an immediate, bt is still fast. |
| 1163 | def BT64mi8 : Ii8<0xBA, MRM4m, (outs), (ins i64mem:$src1, i64i8imm:$src2), |
| 1164 | "bt{q}\t{$src2, $src1|$src1, $src2}", |
| 1165 | [(X86bt (loadi64 addr:$src1), i64immSExt8:$src2), |
| 1166 | (implicit EFLAGS)]>, TB; |
Dan Gohman | 7fe9b7f | 2008-12-23 22:45:23 +0000 | [diff] [blame] | 1167 | } // Defs = [EFLAGS] |
| 1168 | |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1169 | // Conditional moves |
Evan Cheng | 950aac0 | 2007-09-25 01:57:46 +0000 | [diff] [blame] | 1170 | let Uses = [EFLAGS], isTwoAddress = 1 in { |
Evan Cheng | 926658c | 2007-10-05 23:13:21 +0000 | [diff] [blame] | 1171 | let isCommutable = 1 in { |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1172 | def CMOVB64rr : RI<0x42, MRMSrcReg, // if <u, GR64 = GR64 |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1173 | (outs GR64:$dst), (ins GR64:$src1, GR64:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1174 | "cmovb\t{$src2, $dst|$dst, $src2}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1175 | [(set GR64:$dst, (X86cmov GR64:$src1, GR64:$src2, |
Evan Cheng | 621216e | 2007-09-29 00:00:36 +0000 | [diff] [blame] | 1176 | X86_COND_B, EFLAGS))]>, TB; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1177 | def CMOVAE64rr: RI<0x43, MRMSrcReg, // if >=u, GR64 = GR64 |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1178 | (outs GR64:$dst), (ins GR64:$src1, GR64:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1179 | "cmovae\t{$src2, $dst|$dst, $src2}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1180 | [(set GR64:$dst, (X86cmov GR64:$src1, GR64:$src2, |
Evan Cheng | 621216e | 2007-09-29 00:00:36 +0000 | [diff] [blame] | 1181 | X86_COND_AE, EFLAGS))]>, TB; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1182 | def CMOVE64rr : RI<0x44, MRMSrcReg, // if ==, GR64 = GR64 |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1183 | (outs GR64:$dst), (ins GR64:$src1, GR64:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1184 | "cmove\t{$src2, $dst|$dst, $src2}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1185 | [(set GR64:$dst, (X86cmov GR64:$src1, GR64:$src2, |
Evan Cheng | 621216e | 2007-09-29 00:00:36 +0000 | [diff] [blame] | 1186 | X86_COND_E, EFLAGS))]>, TB; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1187 | def CMOVNE64rr: RI<0x45, MRMSrcReg, // if !=, GR64 = GR64 |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1188 | (outs GR64:$dst), (ins GR64:$src1, GR64:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1189 | "cmovne\t{$src2, $dst|$dst, $src2}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1190 | [(set GR64:$dst, (X86cmov GR64:$src1, GR64:$src2, |
Evan Cheng | 621216e | 2007-09-29 00:00:36 +0000 | [diff] [blame] | 1191 | X86_COND_NE, EFLAGS))]>, TB; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1192 | def CMOVBE64rr: RI<0x46, MRMSrcReg, // if <=u, GR64 = GR64 |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1193 | (outs GR64:$dst), (ins GR64:$src1, GR64:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1194 | "cmovbe\t{$src2, $dst|$dst, $src2}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1195 | [(set GR64:$dst, (X86cmov GR64:$src1, GR64:$src2, |
Evan Cheng | 621216e | 2007-09-29 00:00:36 +0000 | [diff] [blame] | 1196 | X86_COND_BE, EFLAGS))]>, TB; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1197 | def CMOVA64rr : RI<0x47, MRMSrcReg, // if >u, GR64 = GR64 |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1198 | (outs GR64:$dst), (ins GR64:$src1, GR64:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1199 | "cmova\t{$src2, $dst|$dst, $src2}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1200 | [(set GR64:$dst, (X86cmov GR64:$src1, GR64:$src2, |
Evan Cheng | 621216e | 2007-09-29 00:00:36 +0000 | [diff] [blame] | 1201 | X86_COND_A, EFLAGS))]>, TB; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1202 | def CMOVL64rr : RI<0x4C, MRMSrcReg, // if <s, GR64 = GR64 |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1203 | (outs GR64:$dst), (ins GR64:$src1, GR64:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1204 | "cmovl\t{$src2, $dst|$dst, $src2}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1205 | [(set GR64:$dst, (X86cmov GR64:$src1, GR64:$src2, |
Evan Cheng | 621216e | 2007-09-29 00:00:36 +0000 | [diff] [blame] | 1206 | X86_COND_L, EFLAGS))]>, TB; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1207 | def CMOVGE64rr: RI<0x4D, MRMSrcReg, // if >=s, GR64 = GR64 |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1208 | (outs GR64:$dst), (ins GR64:$src1, GR64:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1209 | "cmovge\t{$src2, $dst|$dst, $src2}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1210 | [(set GR64:$dst, (X86cmov GR64:$src1, GR64:$src2, |
Evan Cheng | 621216e | 2007-09-29 00:00:36 +0000 | [diff] [blame] | 1211 | X86_COND_GE, EFLAGS))]>, TB; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1212 | def CMOVLE64rr: RI<0x4E, MRMSrcReg, // if <=s, GR64 = GR64 |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1213 | (outs GR64:$dst), (ins GR64:$src1, GR64:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1214 | "cmovle\t{$src2, $dst|$dst, $src2}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1215 | [(set GR64:$dst, (X86cmov GR64:$src1, GR64:$src2, |
Evan Cheng | 621216e | 2007-09-29 00:00:36 +0000 | [diff] [blame] | 1216 | X86_COND_LE, EFLAGS))]>, TB; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1217 | def CMOVG64rr : RI<0x4F, MRMSrcReg, // if >s, GR64 = GR64 |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1218 | (outs GR64:$dst), (ins GR64:$src1, GR64:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1219 | "cmovg\t{$src2, $dst|$dst, $src2}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1220 | [(set GR64:$dst, (X86cmov GR64:$src1, GR64:$src2, |
Evan Cheng | 621216e | 2007-09-29 00:00:36 +0000 | [diff] [blame] | 1221 | X86_COND_G, EFLAGS))]>, TB; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1222 | def CMOVS64rr : RI<0x48, MRMSrcReg, // if signed, GR64 = GR64 |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1223 | (outs GR64:$dst), (ins GR64:$src1, GR64:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1224 | "cmovs\t{$src2, $dst|$dst, $src2}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1225 | [(set GR64:$dst, (X86cmov GR64:$src1, GR64:$src2, |
Evan Cheng | 621216e | 2007-09-29 00:00:36 +0000 | [diff] [blame] | 1226 | X86_COND_S, EFLAGS))]>, TB; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1227 | def CMOVNS64rr: RI<0x49, MRMSrcReg, // if !signed, GR64 = GR64 |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1228 | (outs GR64:$dst), (ins GR64:$src1, GR64:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1229 | "cmovns\t{$src2, $dst|$dst, $src2}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1230 | [(set GR64:$dst, (X86cmov GR64:$src1, GR64:$src2, |
Evan Cheng | 621216e | 2007-09-29 00:00:36 +0000 | [diff] [blame] | 1231 | X86_COND_NS, EFLAGS))]>, TB; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1232 | def CMOVP64rr : RI<0x4A, MRMSrcReg, // if parity, GR64 = GR64 |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1233 | (outs GR64:$dst), (ins GR64:$src1, GR64:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1234 | "cmovp\t{$src2, $dst|$dst, $src2}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1235 | [(set GR64:$dst, (X86cmov GR64:$src1, GR64:$src2, |
Evan Cheng | 621216e | 2007-09-29 00:00:36 +0000 | [diff] [blame] | 1236 | X86_COND_P, EFLAGS))]>, TB; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1237 | def CMOVNP64rr : RI<0x4B, MRMSrcReg, // if !parity, GR64 = GR64 |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1238 | (outs GR64:$dst), (ins GR64:$src1, GR64:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1239 | "cmovnp\t{$src2, $dst|$dst, $src2}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1240 | [(set GR64:$dst, (X86cmov GR64:$src1, GR64:$src2, |
Evan Cheng | 621216e | 2007-09-29 00:00:36 +0000 | [diff] [blame] | 1241 | X86_COND_NP, EFLAGS))]>, TB; |
Dan Gohman | 12fd4d7 | 2009-01-07 00:35:10 +0000 | [diff] [blame] | 1242 | def CMOVO64rr : RI<0x40, MRMSrcReg, // if overflow, GR64 = GR64 |
| 1243 | (outs GR64:$dst), (ins GR64:$src1, GR64:$src2), |
| 1244 | "cmovo\t{$src2, $dst|$dst, $src2}", |
| 1245 | [(set GR64:$dst, (X86cmov GR64:$src1, GR64:$src2, |
| 1246 | X86_COND_O, EFLAGS))]>, TB; |
| 1247 | def CMOVNO64rr : RI<0x41, MRMSrcReg, // if !overflow, GR64 = GR64 |
| 1248 | (outs GR64:$dst), (ins GR64:$src1, GR64:$src2), |
| 1249 | "cmovno\t{$src2, $dst|$dst, $src2}", |
| 1250 | [(set GR64:$dst, (X86cmov GR64:$src1, GR64:$src2, |
| 1251 | X86_COND_NO, EFLAGS))]>, TB; |
Evan Cheng | 926658c | 2007-10-05 23:13:21 +0000 | [diff] [blame] | 1252 | } // isCommutable = 1 |
| 1253 | |
| 1254 | def CMOVB64rm : RI<0x42, MRMSrcMem, // if <u, GR64 = [mem64] |
| 1255 | (outs GR64:$dst), (ins GR64:$src1, i64mem:$src2), |
| 1256 | "cmovb\t{$src2, $dst|$dst, $src2}", |
| 1257 | [(set GR64:$dst, (X86cmov GR64:$src1, (loadi64 addr:$src2), |
| 1258 | X86_COND_B, EFLAGS))]>, TB; |
| 1259 | def CMOVAE64rm: RI<0x43, MRMSrcMem, // if >=u, GR64 = [mem64] |
| 1260 | (outs GR64:$dst), (ins GR64:$src1, i64mem:$src2), |
| 1261 | "cmovae\t{$src2, $dst|$dst, $src2}", |
| 1262 | [(set GR64:$dst, (X86cmov GR64:$src1, (loadi64 addr:$src2), |
| 1263 | X86_COND_AE, EFLAGS))]>, TB; |
| 1264 | def CMOVE64rm : RI<0x44, MRMSrcMem, // if ==, GR64 = [mem64] |
| 1265 | (outs GR64:$dst), (ins GR64:$src1, i64mem:$src2), |
| 1266 | "cmove\t{$src2, $dst|$dst, $src2}", |
| 1267 | [(set GR64:$dst, (X86cmov GR64:$src1, (loadi64 addr:$src2), |
| 1268 | X86_COND_E, EFLAGS))]>, TB; |
| 1269 | def CMOVNE64rm: RI<0x45, MRMSrcMem, // if !=, GR64 = [mem64] |
| 1270 | (outs GR64:$dst), (ins GR64:$src1, i64mem:$src2), |
| 1271 | "cmovne\t{$src2, $dst|$dst, $src2}", |
| 1272 | [(set GR64:$dst, (X86cmov GR64:$src1, (loadi64 addr:$src2), |
| 1273 | X86_COND_NE, EFLAGS))]>, TB; |
| 1274 | def CMOVBE64rm: RI<0x46, MRMSrcMem, // if <=u, GR64 = [mem64] |
| 1275 | (outs GR64:$dst), (ins GR64:$src1, i64mem:$src2), |
| 1276 | "cmovbe\t{$src2, $dst|$dst, $src2}", |
| 1277 | [(set GR64:$dst, (X86cmov GR64:$src1, (loadi64 addr:$src2), |
| 1278 | X86_COND_BE, EFLAGS))]>, TB; |
| 1279 | def CMOVA64rm : RI<0x47, MRMSrcMem, // if >u, GR64 = [mem64] |
| 1280 | (outs GR64:$dst), (ins GR64:$src1, i64mem:$src2), |
| 1281 | "cmova\t{$src2, $dst|$dst, $src2}", |
| 1282 | [(set GR64:$dst, (X86cmov GR64:$src1, (loadi64 addr:$src2), |
| 1283 | X86_COND_A, EFLAGS))]>, TB; |
| 1284 | def CMOVL64rm : RI<0x4C, MRMSrcMem, // if <s, GR64 = [mem64] |
| 1285 | (outs GR64:$dst), (ins GR64:$src1, i64mem:$src2), |
| 1286 | "cmovl\t{$src2, $dst|$dst, $src2}", |
| 1287 | [(set GR64:$dst, (X86cmov GR64:$src1, (loadi64 addr:$src2), |
| 1288 | X86_COND_L, EFLAGS))]>, TB; |
| 1289 | def CMOVGE64rm: RI<0x4D, MRMSrcMem, // if >=s, GR64 = [mem64] |
| 1290 | (outs GR64:$dst), (ins GR64:$src1, i64mem:$src2), |
| 1291 | "cmovge\t{$src2, $dst|$dst, $src2}", |
| 1292 | [(set GR64:$dst, (X86cmov GR64:$src1, (loadi64 addr:$src2), |
| 1293 | X86_COND_GE, EFLAGS))]>, TB; |
| 1294 | def CMOVLE64rm: RI<0x4E, MRMSrcMem, // if <=s, GR64 = [mem64] |
| 1295 | (outs GR64:$dst), (ins GR64:$src1, i64mem:$src2), |
| 1296 | "cmovle\t{$src2, $dst|$dst, $src2}", |
| 1297 | [(set GR64:$dst, (X86cmov GR64:$src1, (loadi64 addr:$src2), |
| 1298 | X86_COND_LE, EFLAGS))]>, TB; |
| 1299 | def CMOVG64rm : RI<0x4F, MRMSrcMem, // if >s, GR64 = [mem64] |
| 1300 | (outs GR64:$dst), (ins GR64:$src1, i64mem:$src2), |
| 1301 | "cmovg\t{$src2, $dst|$dst, $src2}", |
| 1302 | [(set GR64:$dst, (X86cmov GR64:$src1, (loadi64 addr:$src2), |
| 1303 | X86_COND_G, EFLAGS))]>, TB; |
| 1304 | def CMOVS64rm : RI<0x48, MRMSrcMem, // if signed, GR64 = [mem64] |
| 1305 | (outs GR64:$dst), (ins GR64:$src1, i64mem:$src2), |
| 1306 | "cmovs\t{$src2, $dst|$dst, $src2}", |
| 1307 | [(set GR64:$dst, (X86cmov GR64:$src1, (loadi64 addr:$src2), |
| 1308 | X86_COND_S, EFLAGS))]>, TB; |
| 1309 | def CMOVNS64rm: RI<0x49, MRMSrcMem, // if !signed, GR64 = [mem64] |
| 1310 | (outs GR64:$dst), (ins GR64:$src1, i64mem:$src2), |
| 1311 | "cmovns\t{$src2, $dst|$dst, $src2}", |
| 1312 | [(set GR64:$dst, (X86cmov GR64:$src1, (loadi64 addr:$src2), |
| 1313 | X86_COND_NS, EFLAGS))]>, TB; |
| 1314 | def CMOVP64rm : RI<0x4A, MRMSrcMem, // if parity, GR64 = [mem64] |
| 1315 | (outs GR64:$dst), (ins GR64:$src1, i64mem:$src2), |
| 1316 | "cmovp\t{$src2, $dst|$dst, $src2}", |
| 1317 | [(set GR64:$dst, (X86cmov GR64:$src1, (loadi64 addr:$src2), |
| 1318 | X86_COND_P, EFLAGS))]>, TB; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1319 | def CMOVNP64rm : RI<0x4B, MRMSrcMem, // if !parity, GR64 = [mem64] |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1320 | (outs GR64:$dst), (ins GR64:$src1, i64mem:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1321 | "cmovnp\t{$src2, $dst|$dst, $src2}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1322 | [(set GR64:$dst, (X86cmov GR64:$src1, (loadi64 addr:$src2), |
Evan Cheng | 950aac0 | 2007-09-25 01:57:46 +0000 | [diff] [blame] | 1323 | X86_COND_NP, EFLAGS))]>, TB; |
Dan Gohman | 12fd4d7 | 2009-01-07 00:35:10 +0000 | [diff] [blame] | 1324 | def CMOVO64rm : RI<0x40, MRMSrcMem, // if overflow, GR64 = [mem64] |
| 1325 | (outs GR64:$dst), (ins GR64:$src1, i64mem:$src2), |
| 1326 | "cmovo\t{$src2, $dst|$dst, $src2}", |
| 1327 | [(set GR64:$dst, (X86cmov GR64:$src1, (loadi64 addr:$src2), |
| 1328 | X86_COND_O, EFLAGS))]>, TB; |
| 1329 | def CMOVNO64rm : RI<0x41, MRMSrcMem, // if !overflow, GR64 = [mem64] |
| 1330 | (outs GR64:$dst), (ins GR64:$src1, i64mem:$src2), |
| 1331 | "cmovno\t{$src2, $dst|$dst, $src2}", |
| 1332 | [(set GR64:$dst, (X86cmov GR64:$src1, (loadi64 addr:$src2), |
| 1333 | X86_COND_NO, EFLAGS))]>, TB; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1334 | } // isTwoAddress |
| 1335 | |
| 1336 | //===----------------------------------------------------------------------===// |
| 1337 | // Conversion Instructions... |
| 1338 | // |
| 1339 | |
| 1340 | // f64 -> signed i64 |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1341 | def Int_CVTSD2SI64rr: RSDI<0x2D, MRMSrcReg, (outs GR64:$dst), (ins VR128:$src), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1342 | "cvtsd2si{q}\t{$src, $dst|$dst, $src}", |
Bill Wendling | 6227d46 | 2007-07-23 03:07:27 +0000 | [diff] [blame] | 1343 | [(set GR64:$dst, |
| 1344 | (int_x86_sse2_cvtsd2si64 VR128:$src))]>; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1345 | def Int_CVTSD2SI64rm: RSDI<0x2D, MRMSrcMem, (outs GR64:$dst), (ins f128mem:$src), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1346 | "cvtsd2si{q}\t{$src, $dst|$dst, $src}", |
Bill Wendling | 6227d46 | 2007-07-23 03:07:27 +0000 | [diff] [blame] | 1347 | [(set GR64:$dst, (int_x86_sse2_cvtsd2si64 |
| 1348 | (load addr:$src)))]>; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1349 | def CVTTSD2SI64rr: RSDI<0x2C, MRMSrcReg, (outs GR64:$dst), (ins FR64:$src), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1350 | "cvttsd2si{q}\t{$src, $dst|$dst, $src}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1351 | [(set GR64:$dst, (fp_to_sint FR64:$src))]>; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1352 | def CVTTSD2SI64rm: RSDI<0x2C, MRMSrcMem, (outs GR64:$dst), (ins f64mem:$src), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1353 | "cvttsd2si{q}\t{$src, $dst|$dst, $src}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1354 | [(set GR64:$dst, (fp_to_sint (loadf64 addr:$src)))]>; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1355 | def Int_CVTTSD2SI64rr: RSDI<0x2C, MRMSrcReg, (outs GR64:$dst), (ins VR128:$src), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1356 | "cvttsd2si{q}\t{$src, $dst|$dst, $src}", |
Bill Wendling | 6227d46 | 2007-07-23 03:07:27 +0000 | [diff] [blame] | 1357 | [(set GR64:$dst, |
| 1358 | (int_x86_sse2_cvttsd2si64 VR128:$src))]>; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1359 | def Int_CVTTSD2SI64rm: RSDI<0x2C, MRMSrcMem, (outs GR64:$dst), (ins f128mem:$src), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1360 | "cvttsd2si{q}\t{$src, $dst|$dst, $src}", |
Bill Wendling | 6227d46 | 2007-07-23 03:07:27 +0000 | [diff] [blame] | 1361 | [(set GR64:$dst, |
| 1362 | (int_x86_sse2_cvttsd2si64 |
| 1363 | (load addr:$src)))]>; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1364 | |
| 1365 | // Signed i64 -> f64 |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1366 | def CVTSI2SD64rr: RSDI<0x2A, MRMSrcReg, (outs FR64:$dst), (ins GR64:$src), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1367 | "cvtsi2sd{q}\t{$src, $dst|$dst, $src}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1368 | [(set FR64:$dst, (sint_to_fp GR64:$src))]>; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1369 | def CVTSI2SD64rm: RSDI<0x2A, MRMSrcMem, (outs FR64:$dst), (ins i64mem:$src), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1370 | "cvtsi2sd{q}\t{$src, $dst|$dst, $src}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1371 | [(set FR64:$dst, (sint_to_fp (loadi64 addr:$src)))]>; |
Evan Cheng | 1d5832e | 2008-01-11 07:37:44 +0000 | [diff] [blame] | 1372 | |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1373 | let isTwoAddress = 1 in { |
| 1374 | def Int_CVTSI2SD64rr: RSDI<0x2A, MRMSrcReg, |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1375 | (outs VR128:$dst), (ins VR128:$src1, GR64:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1376 | "cvtsi2sd{q}\t{$src2, $dst|$dst, $src2}", |
Bill Wendling | 6227d46 | 2007-07-23 03:07:27 +0000 | [diff] [blame] | 1377 | [(set VR128:$dst, |
| 1378 | (int_x86_sse2_cvtsi642sd VR128:$src1, |
| 1379 | GR64:$src2))]>; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1380 | def Int_CVTSI2SD64rm: RSDI<0x2A, MRMSrcMem, |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1381 | (outs VR128:$dst), (ins VR128:$src1, i64mem:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1382 | "cvtsi2sd{q}\t{$src2, $dst|$dst, $src2}", |
Bill Wendling | 6227d46 | 2007-07-23 03:07:27 +0000 | [diff] [blame] | 1383 | [(set VR128:$dst, |
| 1384 | (int_x86_sse2_cvtsi642sd VR128:$src1, |
| 1385 | (loadi64 addr:$src2)))]>; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1386 | } // isTwoAddress |
| 1387 | |
| 1388 | // Signed i64 -> f32 |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1389 | def CVTSI2SS64rr: RSSI<0x2A, MRMSrcReg, (outs FR32:$dst), (ins GR64:$src), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1390 | "cvtsi2ss{q}\t{$src, $dst|$dst, $src}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1391 | [(set FR32:$dst, (sint_to_fp GR64:$src))]>; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1392 | def CVTSI2SS64rm: RSSI<0x2A, MRMSrcMem, (outs FR32:$dst), (ins i64mem:$src), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1393 | "cvtsi2ss{q}\t{$src, $dst|$dst, $src}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1394 | [(set FR32:$dst, (sint_to_fp (loadi64 addr:$src)))]>; |
Evan Cheng | 1d5832e | 2008-01-11 07:37:44 +0000 | [diff] [blame] | 1395 | |
| 1396 | let isTwoAddress = 1 in { |
| 1397 | def Int_CVTSI2SS64rr : RSSI<0x2A, MRMSrcReg, |
| 1398 | (outs VR128:$dst), (ins VR128:$src1, GR64:$src2), |
| 1399 | "cvtsi2ss{q}\t{$src2, $dst|$dst, $src2}", |
| 1400 | [(set VR128:$dst, |
| 1401 | (int_x86_sse_cvtsi642ss VR128:$src1, |
| 1402 | GR64:$src2))]>; |
| 1403 | def Int_CVTSI2SS64rm : RSSI<0x2A, MRMSrcMem, |
| 1404 | (outs VR128:$dst), (ins VR128:$src1, i64mem:$src2), |
| 1405 | "cvtsi2ss{q}\t{$src2, $dst|$dst, $src2}", |
| 1406 | [(set VR128:$dst, |
| 1407 | (int_x86_sse_cvtsi642ss VR128:$src1, |
| 1408 | (loadi64 addr:$src2)))]>; |
| 1409 | } |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1410 | |
| 1411 | // f32 -> signed i64 |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1412 | def Int_CVTSS2SI64rr: RSSI<0x2D, MRMSrcReg, (outs GR64:$dst), (ins VR128:$src), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1413 | "cvtss2si{q}\t{$src, $dst|$dst, $src}", |
Bill Wendling | 6227d46 | 2007-07-23 03:07:27 +0000 | [diff] [blame] | 1414 | [(set GR64:$dst, |
| 1415 | (int_x86_sse_cvtss2si64 VR128:$src))]>; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1416 | def Int_CVTSS2SI64rm: RSSI<0x2D, MRMSrcMem, (outs GR64:$dst), (ins f32mem:$src), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1417 | "cvtss2si{q}\t{$src, $dst|$dst, $src}", |
Bill Wendling | 6227d46 | 2007-07-23 03:07:27 +0000 | [diff] [blame] | 1418 | [(set GR64:$dst, (int_x86_sse_cvtss2si64 |
| 1419 | (load addr:$src)))]>; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1420 | def CVTTSS2SI64rr: RSSI<0x2C, MRMSrcReg, (outs GR64:$dst), (ins FR32:$src), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1421 | "cvttss2si{q}\t{$src, $dst|$dst, $src}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1422 | [(set GR64:$dst, (fp_to_sint FR32:$src))]>; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1423 | def CVTTSS2SI64rm: RSSI<0x2C, MRMSrcMem, (outs GR64:$dst), (ins f32mem:$src), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1424 | "cvttss2si{q}\t{$src, $dst|$dst, $src}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1425 | [(set GR64:$dst, (fp_to_sint (loadf32 addr:$src)))]>; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1426 | def Int_CVTTSS2SI64rr: RSSI<0x2C, MRMSrcReg, (outs GR64:$dst), (ins VR128:$src), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1427 | "cvttss2si{q}\t{$src, $dst|$dst, $src}", |
Bill Wendling | 6227d46 | 2007-07-23 03:07:27 +0000 | [diff] [blame] | 1428 | [(set GR64:$dst, |
| 1429 | (int_x86_sse_cvttss2si64 VR128:$src))]>; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1430 | def Int_CVTTSS2SI64rm: RSSI<0x2C, MRMSrcMem, (outs GR64:$dst), (ins f32mem:$src), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1431 | "cvttss2si{q}\t{$src, $dst|$dst, $src}", |
Bill Wendling | 6227d46 | 2007-07-23 03:07:27 +0000 | [diff] [blame] | 1432 | [(set GR64:$dst, |
| 1433 | (int_x86_sse_cvttss2si64 (load addr:$src)))]>; |
| 1434 | |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1435 | //===----------------------------------------------------------------------===// |
| 1436 | // Alias Instructions |
| 1437 | //===----------------------------------------------------------------------===// |
| 1438 | |
Dan Gohman | 027cd11 | 2007-09-17 14:55:08 +0000 | [diff] [blame] | 1439 | // Alias instructions that map movr0 to xor. Use xorl instead of xorq; it's |
| 1440 | // equivalent due to implicit zero-extending, and it sometimes has a smaller |
| 1441 | // encoding. |
Chris Lattner | 17f6225 | 2009-07-14 20:19:57 +0000 | [diff] [blame] | 1442 | // FIXME: AddedComplexity gives this a higher priority than MOV64ri32. Remove |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1443 | // when we have a better way to specify isel priority. |
Chris Lattner | 17f6225 | 2009-07-14 20:19:57 +0000 | [diff] [blame] | 1444 | let AddedComplexity = 1 in |
| 1445 | def : Pat<(i64 0), |
Chris Lattner | 3e6fe06 | 2009-07-16 06:31:37 +0000 | [diff] [blame] | 1446 | (SUBREG_TO_REG (i64 0), (MOV32r0), x86_subreg_32bit)>; |
Chris Lattner | 17f6225 | 2009-07-14 20:19:57 +0000 | [diff] [blame] | 1447 | |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1448 | |
| 1449 | // Materialize i64 constant where top 32-bits are zero. |
Evan Cheng | bd0ca9c | 2009-02-05 08:42:55 +0000 | [diff] [blame] | 1450 | let AddedComplexity = 1, isReMaterializable = 1, isAsCheapAsAMove = 1 in |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1451 | def MOV64ri64i32 : Ii32<0xB8, AddRegFrm, (outs GR64:$dst), (ins i64i32imm:$src), |
Chris Lattner | be7efcc | 2009-10-19 19:51:42 +0000 | [diff] [blame] | 1452 | "", [(set GR64:$dst, i64immZExt32:$src)]>; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1453 | |
Anton Korobeynikov | 4fbf00b | 2008-05-04 21:36:32 +0000 | [diff] [blame] | 1454 | //===----------------------------------------------------------------------===// |
| 1455 | // Thread Local Storage Instructions |
| 1456 | //===----------------------------------------------------------------------===// |
| 1457 | |
Rafael Espindola | 7fc4b8d | 2009-04-24 12:59:40 +0000 | [diff] [blame] | 1458 | // All calls clobber the non-callee saved registers. RSP is marked as |
| 1459 | // a use to prevent stack-pointer assignments that appear immediately |
| 1460 | // before calls from potentially appearing dead. |
| 1461 | let Defs = [RAX, RCX, RDX, RSI, RDI, R8, R9, R10, R11, |
| 1462 | FP0, FP1, FP2, FP3, FP4, FP5, FP6, ST0, ST1, |
| 1463 | MM0, MM1, MM2, MM3, MM4, MM5, MM6, MM7, |
| 1464 | XMM0, XMM1, XMM2, XMM3, XMM4, XMM5, XMM6, XMM7, |
| 1465 | XMM8, XMM9, XMM10, XMM11, XMM12, XMM13, XMM14, XMM15, EFLAGS], |
| 1466 | Uses = [RSP] in |
Chris Lattner | f194074 | 2009-06-20 20:38:48 +0000 | [diff] [blame] | 1467 | def TLS_addr64 : I<0, Pseudo, (outs), (ins lea64mem:$sym), |
Dan Gohman | 70a8a11 | 2009-04-27 15:13:28 +0000 | [diff] [blame] | 1468 | ".byte\t0x66; " |
Chris Lattner | f194074 | 2009-06-20 20:38:48 +0000 | [diff] [blame] | 1469 | "leaq\t$sym(%rip), %rdi; " |
Dan Gohman | 70a8a11 | 2009-04-27 15:13:28 +0000 | [diff] [blame] | 1470 | ".word\t0x6666; " |
| 1471 | "rex64; " |
| 1472 | "call\t__tls_get_addr@PLT", |
Chris Lattner | f194074 | 2009-06-20 20:38:48 +0000 | [diff] [blame] | 1473 | [(X86tlsaddr tls64addr:$sym)]>, |
Rafael Espindola | af759ab | 2009-04-17 14:35:58 +0000 | [diff] [blame] | 1474 | Requires<[In64BitMode]>; |
Andrew Lenharth | bd7d326 | 2008-03-04 21:13:33 +0000 | [diff] [blame] | 1475 | |
Daniel Dunbar | 75a0730 | 2009-08-11 22:24:40 +0000 | [diff] [blame] | 1476 | let AddedComplexity = 5, isCodeGenOnly = 1 in |
sampo | 9cc09a3 | 2009-01-26 01:24:32 +0000 | [diff] [blame] | 1477 | def MOV64GSrm : RI<0x8B, MRMSrcMem, (outs GR64:$dst), (ins i64mem:$src), |
| 1478 | "movq\t%gs:$src, $dst", |
| 1479 | [(set GR64:$dst, (gsload addr:$src))]>, SegGS; |
| 1480 | |
Daniel Dunbar | 75a0730 | 2009-08-11 22:24:40 +0000 | [diff] [blame] | 1481 | let AddedComplexity = 5, isCodeGenOnly = 1 in |
Chris Lattner | a7c2d8a | 2009-05-05 18:52:19 +0000 | [diff] [blame] | 1482 | def MOV64FSrm : RI<0x8B, MRMSrcMem, (outs GR64:$dst), (ins i64mem:$src), |
| 1483 | "movq\t%fs:$src, $dst", |
| 1484 | [(set GR64:$dst, (fsload addr:$src))]>, SegFS; |
| 1485 | |
Andrew Lenharth | bd7d326 | 2008-03-04 21:13:33 +0000 | [diff] [blame] | 1486 | //===----------------------------------------------------------------------===// |
| 1487 | // Atomic Instructions |
| 1488 | //===----------------------------------------------------------------------===// |
| 1489 | |
Andrew Lenharth | bd7d326 | 2008-03-04 21:13:33 +0000 | [diff] [blame] | 1490 | let Defs = [RAX, EFLAGS], Uses = [RAX] in { |
Evan Cheng | d49dbb8 | 2008-04-18 20:55:36 +0000 | [diff] [blame] | 1491 | def LCMPXCHG64 : RI<0xB1, MRMDestMem, (outs), (ins i64mem:$ptr, GR64:$swap), |
Dan Gohman | 70a8a11 | 2009-04-27 15:13:28 +0000 | [diff] [blame] | 1492 | "lock\n\t" |
| 1493 | "cmpxchgq\t$swap,$ptr", |
Andrew Lenharth | bd7d326 | 2008-03-04 21:13:33 +0000 | [diff] [blame] | 1494 | [(X86cas addr:$ptr, GR64:$swap, 8)]>, TB, LOCK; |
| 1495 | } |
| 1496 | |
Dan Gohman | a41a1c09 | 2008-08-06 15:52:50 +0000 | [diff] [blame] | 1497 | let Constraints = "$val = $dst" in { |
| 1498 | let Defs = [EFLAGS] in |
Evan Cheng | d49dbb8 | 2008-04-18 20:55:36 +0000 | [diff] [blame] | 1499 | def LXADD64 : RI<0xC1, MRMSrcMem, (outs GR64:$dst), (ins i64mem:$ptr,GR64:$val), |
Dan Gohman | 70a8a11 | 2009-04-27 15:13:28 +0000 | [diff] [blame] | 1500 | "lock\n\t" |
| 1501 | "xadd\t$val, $ptr", |
Mon P Wang | 6bde9ec | 2008-06-25 08:15:39 +0000 | [diff] [blame] | 1502 | [(set GR64:$dst, (atomic_load_add_64 addr:$ptr, GR64:$val))]>, |
Andrew Lenharth | bd7d326 | 2008-03-04 21:13:33 +0000 | [diff] [blame] | 1503 | TB, LOCK; |
Evan Cheng | b723fb5 | 2009-07-30 08:33:02 +0000 | [diff] [blame] | 1504 | |
Evan Cheng | a1e8060 | 2008-04-19 02:05:42 +0000 | [diff] [blame] | 1505 | def XCHG64rm : RI<0x87, MRMSrcMem, (outs GR64:$dst), (ins i64mem:$ptr,GR64:$val), |
Bill Wendling | 6f189e2 | 2008-08-19 23:09:18 +0000 | [diff] [blame] | 1506 | "xchg\t$val, $ptr", |
Evan Cheng | a1e8060 | 2008-04-19 02:05:42 +0000 | [diff] [blame] | 1507 | [(set GR64:$dst, (atomic_swap_64 addr:$ptr, GR64:$val))]>; |
Andrew Lenharth | bd7d326 | 2008-03-04 21:13:33 +0000 | [diff] [blame] | 1508 | } |
| 1509 | |
Evan Cheng | b723fb5 | 2009-07-30 08:33:02 +0000 | [diff] [blame] | 1510 | // Optimized codegen when the non-memory output is not used. |
Edwin Török | ce819f1 | 2009-10-19 11:00:58 +0000 | [diff] [blame] | 1511 | let Defs = [EFLAGS] in { |
Evan Cheng | b723fb5 | 2009-07-30 08:33:02 +0000 | [diff] [blame] | 1512 | // FIXME: Use normal add / sub instructions and add lock prefix dynamically. |
| 1513 | def LOCK_ADD64mr : RI<0x03, MRMDestMem, (outs), (ins i64mem:$dst, GR64:$src2), |
| 1514 | "lock\n\t" |
| 1515 | "add{q}\t{$src2, $dst|$dst, $src2}", []>, LOCK; |
| 1516 | def LOCK_ADD64mi8 : RIi8<0x83, MRM0m, (outs), |
| 1517 | (ins i64mem:$dst, i64i8imm :$src2), |
| 1518 | "lock\n\t" |
| 1519 | "add{q}\t{$src2, $dst|$dst, $src2}", []>, LOCK; |
| 1520 | def LOCK_ADD64mi32 : RIi32<0x81, MRM0m, (outs), |
| 1521 | (ins i64mem:$dst, i64i32imm :$src2), |
| 1522 | "lock\n\t" |
| 1523 | "add{q}\t{$src2, $dst|$dst, $src2}", []>, LOCK; |
| 1524 | def LOCK_SUB64mr : RI<0x29, MRMDestMem, (outs), (ins i64mem:$dst, GR64:$src2), |
| 1525 | "lock\n\t" |
| 1526 | "sub{q}\t{$src2, $dst|$dst, $src2}", []>, LOCK; |
| 1527 | def LOCK_SUB64mi8 : RIi8<0x83, MRM5m, (outs), |
| 1528 | (ins i64mem:$dst, i64i8imm :$src2), |
| 1529 | "lock\n\t" |
| 1530 | "sub{q}\t{$src2, $dst|$dst, $src2}", []>, LOCK; |
| 1531 | def LOCK_SUB64mi32 : RIi32<0x81, MRM5m, (outs), |
| 1532 | (ins i64mem:$dst, i64i32imm:$src2), |
| 1533 | "lock\n\t" |
| 1534 | "sub{q}\t{$src2, $dst|$dst, $src2}", []>, LOCK; |
| 1535 | def LOCK_INC64m : RI<0xFF, MRM0m, (outs), (ins i64mem:$dst), |
| 1536 | "lock\n\t" |
| 1537 | "inc{q}\t$dst", []>, LOCK; |
| 1538 | def LOCK_DEC64m : RI<0xFF, MRM1m, (outs), (ins i64mem:$dst), |
| 1539 | "lock\n\t" |
| 1540 | "dec{q}\t$dst", []>, LOCK; |
Edwin Török | ce819f1 | 2009-10-19 11:00:58 +0000 | [diff] [blame] | 1541 | } |
Dale Johannesen | 6b60eca | 2008-08-20 00:48:50 +0000 | [diff] [blame] | 1542 | // Atomic exchange, and, or, xor |
| 1543 | let Constraints = "$val = $dst", Defs = [EFLAGS], |
Dan Gohman | 30afe01 | 2009-10-29 18:10:34 +0000 | [diff] [blame^] | 1544 | usesCustomInserter = 1 in { |
Dale Johannesen | 6b60eca | 2008-08-20 00:48:50 +0000 | [diff] [blame] | 1545 | def ATOMAND64 : I<0, Pseudo, (outs GR64:$dst),(ins i64mem:$ptr, GR64:$val), |
Nick Lewycky | bfb9fd2 | 2008-12-07 03:49:52 +0000 | [diff] [blame] | 1546 | "#ATOMAND64 PSEUDO!", |
Dale Johannesen | bc18766 | 2008-08-28 02:44:49 +0000 | [diff] [blame] | 1547 | [(set GR64:$dst, (atomic_load_and_64 addr:$ptr, GR64:$val))]>; |
Dale Johannesen | 6b60eca | 2008-08-20 00:48:50 +0000 | [diff] [blame] | 1548 | def ATOMOR64 : I<0, Pseudo, (outs GR64:$dst),(ins i64mem:$ptr, GR64:$val), |
Nick Lewycky | bfb9fd2 | 2008-12-07 03:49:52 +0000 | [diff] [blame] | 1549 | "#ATOMOR64 PSEUDO!", |
Dale Johannesen | bc18766 | 2008-08-28 02:44:49 +0000 | [diff] [blame] | 1550 | [(set GR64:$dst, (atomic_load_or_64 addr:$ptr, GR64:$val))]>; |
Dale Johannesen | 6b60eca | 2008-08-20 00:48:50 +0000 | [diff] [blame] | 1551 | def ATOMXOR64 : I<0, Pseudo,(outs GR64:$dst),(ins i64mem:$ptr, GR64:$val), |
Nick Lewycky | bfb9fd2 | 2008-12-07 03:49:52 +0000 | [diff] [blame] | 1552 | "#ATOMXOR64 PSEUDO!", |
Dale Johannesen | bc18766 | 2008-08-28 02:44:49 +0000 | [diff] [blame] | 1553 | [(set GR64:$dst, (atomic_load_xor_64 addr:$ptr, GR64:$val))]>; |
Dale Johannesen | 6b60eca | 2008-08-20 00:48:50 +0000 | [diff] [blame] | 1554 | def ATOMNAND64 : I<0, Pseudo,(outs GR64:$dst),(ins i64mem:$ptr, GR64:$val), |
Nick Lewycky | bfb9fd2 | 2008-12-07 03:49:52 +0000 | [diff] [blame] | 1555 | "#ATOMNAND64 PSEUDO!", |
Dale Johannesen | bc18766 | 2008-08-28 02:44:49 +0000 | [diff] [blame] | 1556 | [(set GR64:$dst, (atomic_load_nand_64 addr:$ptr, GR64:$val))]>; |
Dale Johannesen | 6b60eca | 2008-08-20 00:48:50 +0000 | [diff] [blame] | 1557 | def ATOMMIN64: I<0, Pseudo, (outs GR64:$dst), (ins i64mem:$ptr, GR64:$val), |
Nick Lewycky | bfb9fd2 | 2008-12-07 03:49:52 +0000 | [diff] [blame] | 1558 | "#ATOMMIN64 PSEUDO!", |
Dale Johannesen | bc18766 | 2008-08-28 02:44:49 +0000 | [diff] [blame] | 1559 | [(set GR64:$dst, (atomic_load_min_64 addr:$ptr, GR64:$val))]>; |
Dale Johannesen | 6b60eca | 2008-08-20 00:48:50 +0000 | [diff] [blame] | 1560 | def ATOMMAX64: I<0, Pseudo, (outs GR64:$dst),(ins i64mem:$ptr, GR64:$val), |
Nick Lewycky | bfb9fd2 | 2008-12-07 03:49:52 +0000 | [diff] [blame] | 1561 | "#ATOMMAX64 PSEUDO!", |
Dale Johannesen | bc18766 | 2008-08-28 02:44:49 +0000 | [diff] [blame] | 1562 | [(set GR64:$dst, (atomic_load_max_64 addr:$ptr, GR64:$val))]>; |
Dale Johannesen | 6b60eca | 2008-08-20 00:48:50 +0000 | [diff] [blame] | 1563 | def ATOMUMIN64: I<0, Pseudo, (outs GR64:$dst),(ins i64mem:$ptr, GR64:$val), |
Nick Lewycky | bfb9fd2 | 2008-12-07 03:49:52 +0000 | [diff] [blame] | 1564 | "#ATOMUMIN64 PSEUDO!", |
Dale Johannesen | bc18766 | 2008-08-28 02:44:49 +0000 | [diff] [blame] | 1565 | [(set GR64:$dst, (atomic_load_umin_64 addr:$ptr, GR64:$val))]>; |
Dale Johannesen | 6b60eca | 2008-08-20 00:48:50 +0000 | [diff] [blame] | 1566 | def ATOMUMAX64: I<0, Pseudo, (outs GR64:$dst),(ins i64mem:$ptr, GR64:$val), |
Nick Lewycky | bfb9fd2 | 2008-12-07 03:49:52 +0000 | [diff] [blame] | 1567 | "#ATOMUMAX64 PSEUDO!", |
Dale Johannesen | bc18766 | 2008-08-28 02:44:49 +0000 | [diff] [blame] | 1568 | [(set GR64:$dst, (atomic_load_umax_64 addr:$ptr, GR64:$val))]>; |
Dale Johannesen | 6b60eca | 2008-08-20 00:48:50 +0000 | [diff] [blame] | 1569 | } |
Andrew Lenharth | bd7d326 | 2008-03-04 21:13:33 +0000 | [diff] [blame] | 1570 | |
Sean Callanan | 2eddf5d | 2009-09-16 21:55:34 +0000 | [diff] [blame] | 1571 | // Segmentation support instructions |
| 1572 | |
| 1573 | // i16mem operand in LAR64rm and GR32 operand in LAR32rr is not a typo. |
| 1574 | def LAR64rm : RI<0x02, MRMSrcMem, (outs GR64:$dst), (ins i16mem:$src), |
| 1575 | "lar{q}\t{$src, $dst|$dst, $src}", []>, TB; |
| 1576 | def LAR64rr : RI<0x02, MRMSrcReg, (outs GR64:$dst), (ins GR32:$src), |
| 1577 | "lar{q}\t{$src, $dst|$dst, $src}", []>, TB; |
Sean Callanan | 23f33d7 | 2009-09-16 22:59:28 +0000 | [diff] [blame] | 1578 | |
| 1579 | // String manipulation instructions |
| 1580 | |
| 1581 | def LODSQ : RI<0xAD, RawFrm, (outs), (ins), "lodsq", []>; |
Sean Callanan | 2eddf5d | 2009-09-16 21:55:34 +0000 | [diff] [blame] | 1582 | |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1583 | //===----------------------------------------------------------------------===// |
| 1584 | // Non-Instruction Patterns |
| 1585 | //===----------------------------------------------------------------------===// |
| 1586 | |
Chris Lattner | 0d2dad6 | 2009-07-11 22:50:33 +0000 | [diff] [blame] | 1587 | // ConstantPool GlobalAddress, ExternalSymbol, and JumpTable when not in small |
| 1588 | // code model mode, should use 'movabs'. FIXME: This is really a hack, the |
| 1589 | // 'movabs' predicate should handle this sort of thing. |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1590 | def : Pat<(i64 (X86Wrapper tconstpool :$dst)), |
Anton Korobeynikov | 68d4eca | 2009-08-06 11:23:24 +0000 | [diff] [blame] | 1591 | (MOV64ri tconstpool :$dst)>, Requires<[FarData]>; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1592 | def : Pat<(i64 (X86Wrapper tjumptable :$dst)), |
Anton Korobeynikov | 68d4eca | 2009-08-06 11:23:24 +0000 | [diff] [blame] | 1593 | (MOV64ri tjumptable :$dst)>, Requires<[FarData]>; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1594 | def : Pat<(i64 (X86Wrapper tglobaladdr :$dst)), |
Anton Korobeynikov | 68d4eca | 2009-08-06 11:23:24 +0000 | [diff] [blame] | 1595 | (MOV64ri tglobaladdr :$dst)>, Requires<[FarData]>; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1596 | def : Pat<(i64 (X86Wrapper texternalsym:$dst)), |
Anton Korobeynikov | 68d4eca | 2009-08-06 11:23:24 +0000 | [diff] [blame] | 1597 | (MOV64ri texternalsym:$dst)>, Requires<[FarData]>; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1598 | |
Chris Lattner | c04cd04 | 2009-07-11 23:17:29 +0000 | [diff] [blame] | 1599 | // In static codegen with small code model, we can get the address of a label |
| 1600 | // into a register with 'movl'. FIXME: This is a hack, the 'imm' predicate of |
| 1601 | // the MOV64ri64i32 should accept these. |
| 1602 | def : Pat<(i64 (X86Wrapper tconstpool :$dst)), |
| 1603 | (MOV64ri64i32 tconstpool :$dst)>, Requires<[SmallCode]>; |
| 1604 | def : Pat<(i64 (X86Wrapper tjumptable :$dst)), |
| 1605 | (MOV64ri64i32 tjumptable :$dst)>, Requires<[SmallCode]>; |
| 1606 | def : Pat<(i64 (X86Wrapper tglobaladdr :$dst)), |
| 1607 | (MOV64ri64i32 tglobaladdr :$dst)>, Requires<[SmallCode]>; |
| 1608 | def : Pat<(i64 (X86Wrapper texternalsym:$dst)), |
| 1609 | (MOV64ri64i32 texternalsym:$dst)>, Requires<[SmallCode]>; |
| 1610 | |
Anton Korobeynikov | 68d4eca | 2009-08-06 11:23:24 +0000 | [diff] [blame] | 1611 | // In kernel code model, we can get the address of a label |
| 1612 | // into a register with 'movq'. FIXME: This is a hack, the 'imm' predicate of |
| 1613 | // the MOV64ri32 should accept these. |
| 1614 | def : Pat<(i64 (X86Wrapper tconstpool :$dst)), |
| 1615 | (MOV64ri32 tconstpool :$dst)>, Requires<[KernelCode]>; |
| 1616 | def : Pat<(i64 (X86Wrapper tjumptable :$dst)), |
| 1617 | (MOV64ri32 tjumptable :$dst)>, Requires<[KernelCode]>; |
| 1618 | def : Pat<(i64 (X86Wrapper tglobaladdr :$dst)), |
| 1619 | (MOV64ri32 tglobaladdr :$dst)>, Requires<[KernelCode]>; |
| 1620 | def : Pat<(i64 (X86Wrapper texternalsym:$dst)), |
| 1621 | (MOV64ri32 texternalsym:$dst)>, Requires<[KernelCode]>; |
Chris Lattner | c04cd04 | 2009-07-11 23:17:29 +0000 | [diff] [blame] | 1622 | |
Chris Lattner | dc6fc47 | 2009-06-27 04:16:01 +0000 | [diff] [blame] | 1623 | // If we have small model and -static mode, it is safe to store global addresses |
| 1624 | // directly as immediates. FIXME: This is really a hack, the 'imm' predicate |
Chris Lattner | 0d2dad6 | 2009-07-11 22:50:33 +0000 | [diff] [blame] | 1625 | // for MOV64mi32 should handle this sort of thing. |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1626 | def : Pat<(store (i64 (X86Wrapper tconstpool:$src)), addr:$dst), |
| 1627 | (MOV64mi32 addr:$dst, tconstpool:$src)>, |
Anton Korobeynikov | 68d4eca | 2009-08-06 11:23:24 +0000 | [diff] [blame] | 1628 | Requires<[NearData, IsStatic]>; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1629 | def : Pat<(store (i64 (X86Wrapper tjumptable:$src)), addr:$dst), |
| 1630 | (MOV64mi32 addr:$dst, tjumptable:$src)>, |
Anton Korobeynikov | 68d4eca | 2009-08-06 11:23:24 +0000 | [diff] [blame] | 1631 | Requires<[NearData, IsStatic]>; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1632 | def : Pat<(store (i64 (X86Wrapper tglobaladdr:$src)), addr:$dst), |
| 1633 | (MOV64mi32 addr:$dst, tglobaladdr:$src)>, |
Anton Korobeynikov | 68d4eca | 2009-08-06 11:23:24 +0000 | [diff] [blame] | 1634 | Requires<[NearData, IsStatic]>; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1635 | def : Pat<(store (i64 (X86Wrapper texternalsym:$src)), addr:$dst), |
| 1636 | (MOV64mi32 addr:$dst, texternalsym:$src)>, |
Anton Korobeynikov | 68d4eca | 2009-08-06 11:23:24 +0000 | [diff] [blame] | 1637 | Requires<[NearData, IsStatic]>; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1638 | |
| 1639 | // Calls |
| 1640 | // Direct PC relative function call for small code model. 32-bit displacement |
| 1641 | // sign extended to 64-bit. |
| 1642 | def : Pat<(X86call (i64 tglobaladdr:$dst)), |
Anton Korobeynikov | 2cbcdb7 | 2009-08-03 08:12:53 +0000 | [diff] [blame] | 1643 | (CALL64pcrel32 tglobaladdr:$dst)>, Requires<[NotWin64]>; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1644 | def : Pat<(X86call (i64 texternalsym:$dst)), |
Anton Korobeynikov | 2cbcdb7 | 2009-08-03 08:12:53 +0000 | [diff] [blame] | 1645 | (CALL64pcrel32 texternalsym:$dst)>, Requires<[NotWin64]>; |
| 1646 | |
| 1647 | def : Pat<(X86call (i64 tglobaladdr:$dst)), |
| 1648 | (WINCALL64pcrel32 tglobaladdr:$dst)>, Requires<[IsWin64]>; |
| 1649 | def : Pat<(X86call (i64 texternalsym:$dst)), |
| 1650 | (WINCALL64pcrel32 texternalsym:$dst)>, Requires<[IsWin64]>; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1651 | |
Arnold Schwaighofer | e2d6bbb | 2007-10-11 19:40:01 +0000 | [diff] [blame] | 1652 | // tailcall stuff |
Arnold Schwaighofer | e2d6bbb | 2007-10-11 19:40:01 +0000 | [diff] [blame] | 1653 | def : Pat<(X86tcret GR64:$dst, imm:$off), |
| 1654 | (TCRETURNri64 GR64:$dst, imm:$off)>; |
| 1655 | |
| 1656 | def : Pat<(X86tcret (i64 tglobaladdr:$dst), imm:$off), |
| 1657 | (TCRETURNdi64 texternalsym:$dst, imm:$off)>; |
| 1658 | |
| 1659 | def : Pat<(X86tcret (i64 texternalsym:$dst), imm:$off), |
| 1660 | (TCRETURNdi64 texternalsym:$dst, imm:$off)>; |
| 1661 | |
Dan Gohman | ec59604 | 2007-09-17 14:35:24 +0000 | [diff] [blame] | 1662 | // Comparisons. |
| 1663 | |
| 1664 | // TEST R,R is smaller than CMP R,0 |
Evan Cheng | 621216e | 2007-09-29 00:00:36 +0000 | [diff] [blame] | 1665 | def : Pat<(parallel (X86cmp GR64:$src1, 0), (implicit EFLAGS)), |
Dan Gohman | ec59604 | 2007-09-17 14:35:24 +0000 | [diff] [blame] | 1666 | (TEST64rr GR64:$src1, GR64:$src1)>; |
| 1667 | |
Dan Gohman | 0a3c522 | 2009-01-07 01:00:24 +0000 | [diff] [blame] | 1668 | // Conditional moves with folded loads with operands swapped and conditions |
| 1669 | // inverted. |
| 1670 | def : Pat<(X86cmov (loadi64 addr:$src1), GR64:$src2, X86_COND_B, EFLAGS), |
| 1671 | (CMOVAE64rm GR64:$src2, addr:$src1)>; |
| 1672 | def : Pat<(X86cmov (loadi64 addr:$src1), GR64:$src2, X86_COND_AE, EFLAGS), |
| 1673 | (CMOVB64rm GR64:$src2, addr:$src1)>; |
| 1674 | def : Pat<(X86cmov (loadi64 addr:$src1), GR64:$src2, X86_COND_E, EFLAGS), |
| 1675 | (CMOVNE64rm GR64:$src2, addr:$src1)>; |
| 1676 | def : Pat<(X86cmov (loadi64 addr:$src1), GR64:$src2, X86_COND_NE, EFLAGS), |
| 1677 | (CMOVE64rm GR64:$src2, addr:$src1)>; |
| 1678 | def : Pat<(X86cmov (loadi64 addr:$src1), GR64:$src2, X86_COND_BE, EFLAGS), |
| 1679 | (CMOVA64rm GR64:$src2, addr:$src1)>; |
| 1680 | def : Pat<(X86cmov (loadi64 addr:$src1), GR64:$src2, X86_COND_A, EFLAGS), |
| 1681 | (CMOVBE64rm GR64:$src2, addr:$src1)>; |
| 1682 | def : Pat<(X86cmov (loadi64 addr:$src1), GR64:$src2, X86_COND_L, EFLAGS), |
| 1683 | (CMOVGE64rm GR64:$src2, addr:$src1)>; |
| 1684 | def : Pat<(X86cmov (loadi64 addr:$src1), GR64:$src2, X86_COND_GE, EFLAGS), |
| 1685 | (CMOVL64rm GR64:$src2, addr:$src1)>; |
| 1686 | def : Pat<(X86cmov (loadi64 addr:$src1), GR64:$src2, X86_COND_LE, EFLAGS), |
| 1687 | (CMOVG64rm GR64:$src2, addr:$src1)>; |
| 1688 | def : Pat<(X86cmov (loadi64 addr:$src1), GR64:$src2, X86_COND_G, EFLAGS), |
| 1689 | (CMOVLE64rm GR64:$src2, addr:$src1)>; |
| 1690 | def : Pat<(X86cmov (loadi64 addr:$src1), GR64:$src2, X86_COND_P, EFLAGS), |
| 1691 | (CMOVNP64rm GR64:$src2, addr:$src1)>; |
| 1692 | def : Pat<(X86cmov (loadi64 addr:$src1), GR64:$src2, X86_COND_NP, EFLAGS), |
| 1693 | (CMOVP64rm GR64:$src2, addr:$src1)>; |
| 1694 | def : Pat<(X86cmov (loadi64 addr:$src1), GR64:$src2, X86_COND_S, EFLAGS), |
| 1695 | (CMOVNS64rm GR64:$src2, addr:$src1)>; |
| 1696 | def : Pat<(X86cmov (loadi64 addr:$src1), GR64:$src2, X86_COND_NS, EFLAGS), |
| 1697 | (CMOVS64rm GR64:$src2, addr:$src1)>; |
| 1698 | def : Pat<(X86cmov (loadi64 addr:$src1), GR64:$src2, X86_COND_O, EFLAGS), |
| 1699 | (CMOVNO64rm GR64:$src2, addr:$src1)>; |
| 1700 | def : Pat<(X86cmov (loadi64 addr:$src1), GR64:$src2, X86_COND_NO, EFLAGS), |
| 1701 | (CMOVO64rm GR64:$src2, addr:$src1)>; |
Christopher Lamb | b371e03 | 2008-03-13 05:47:01 +0000 | [diff] [blame] | 1702 | |
Duncan Sands | 082524c | 2008-01-23 20:39:46 +0000 | [diff] [blame] | 1703 | // zextload bool -> zextload byte |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1704 | def : Pat<(zextloadi64i1 addr:$src), (MOVZX64rm8 addr:$src)>; |
| 1705 | |
| 1706 | // extload |
Dan Gohman | ab460da | 2008-08-27 17:33:15 +0000 | [diff] [blame] | 1707 | // When extloading from 16-bit and smaller memory locations into 64-bit registers, |
| 1708 | // use zero-extending loads so that the entire 64-bit register is defined, avoiding |
| 1709 | // partial-register updates. |
| 1710 | def : Pat<(extloadi64i1 addr:$src), (MOVZX64rm8 addr:$src)>; |
| 1711 | def : Pat<(extloadi64i8 addr:$src), (MOVZX64rm8 addr:$src)>; |
| 1712 | def : Pat<(extloadi64i16 addr:$src), (MOVZX64rm16 addr:$src)>; |
| 1713 | // For other extloads, use subregs, since the high contents of the register are |
| 1714 | // defined after an extload. |
Dan Gohman | dd612bb | 2008-08-20 21:27:32 +0000 | [diff] [blame] | 1715 | def : Pat<(extloadi64i32 addr:$src), |
Dan Gohman | 9959b05 | 2009-08-26 14:59:13 +0000 | [diff] [blame] | 1716 | (SUBREG_TO_REG (i64 0), (MOV32rm addr:$src), |
Dan Gohman | dd612bb | 2008-08-20 21:27:32 +0000 | [diff] [blame] | 1717 | x86_subreg_32bit)>; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1718 | |
Dan Gohman | 9959b05 | 2009-08-26 14:59:13 +0000 | [diff] [blame] | 1719 | // anyext. Define these to do an explicit zero-extend to |
| 1720 | // avoid partial-register updates. |
| 1721 | def : Pat<(i64 (anyext GR8 :$src)), (MOVZX64rr8 GR8 :$src)>; |
| 1722 | def : Pat<(i64 (anyext GR16:$src)), (MOVZX64rr16 GR16 :$src)>; |
| 1723 | def : Pat<(i64 (anyext GR32:$src)), |
| 1724 | (SUBREG_TO_REG (i64 0), GR32:$src, x86_subreg_32bit)>; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1725 | |
| 1726 | //===----------------------------------------------------------------------===// |
| 1727 | // Some peepholes |
| 1728 | //===----------------------------------------------------------------------===// |
| 1729 | |
Dan Gohman | 5a5e6e9 | 2008-10-17 01:33:43 +0000 | [diff] [blame] | 1730 | // Odd encoding trick: -128 fits into an 8-bit immediate field while |
| 1731 | // +128 doesn't, so in this special case use a sub instead of an add. |
| 1732 | def : Pat<(add GR64:$src1, 128), |
| 1733 | (SUB64ri8 GR64:$src1, -128)>; |
| 1734 | def : Pat<(store (add (loadi64 addr:$dst), 128), addr:$dst), |
| 1735 | (SUB64mi8 addr:$dst, -128)>; |
| 1736 | |
| 1737 | // The same trick applies for 32-bit immediate fields in 64-bit |
| 1738 | // instructions. |
| 1739 | def : Pat<(add GR64:$src1, 0x0000000080000000), |
| 1740 | (SUB64ri32 GR64:$src1, 0xffffffff80000000)>; |
| 1741 | def : Pat<(store (add (loadi64 addr:$dst), 0x00000000800000000), addr:$dst), |
| 1742 | (SUB64mi32 addr:$dst, 0xffffffff80000000)>; |
| 1743 | |
Dan Gohman | 47a419d | 2008-08-07 02:54:50 +0000 | [diff] [blame] | 1744 | // r & (2^32-1) ==> movz |
Dan Gohman | 5a5e6e9 | 2008-10-17 01:33:43 +0000 | [diff] [blame] | 1745 | def : Pat<(and GR64:$src, 0x00000000FFFFFFFF), |
Dan Gohman | 744d462 | 2009-04-13 16:09:41 +0000 | [diff] [blame] | 1746 | (MOVZX64rr32 (EXTRACT_SUBREG GR64:$src, x86_subreg_32bit))>; |
Dan Gohman | 9203ab4 | 2008-07-30 18:09:17 +0000 | [diff] [blame] | 1747 | // r & (2^16-1) ==> movz |
| 1748 | def : Pat<(and GR64:$src, 0xffff), |
| 1749 | (MOVZX64rr16 (i16 (EXTRACT_SUBREG GR64:$src, x86_subreg_16bit)))>; |
| 1750 | // r & (2^8-1) ==> movz |
| 1751 | def : Pat<(and GR64:$src, 0xff), |
| 1752 | (MOVZX64rr8 (i8 (EXTRACT_SUBREG GR64:$src, x86_subreg_8bit)))>; |
Dan Gohman | 9203ab4 | 2008-07-30 18:09:17 +0000 | [diff] [blame] | 1753 | // r & (2^8-1) ==> movz |
| 1754 | def : Pat<(and GR32:$src1, 0xff), |
Dan Gohman | 744d462 | 2009-04-13 16:09:41 +0000 | [diff] [blame] | 1755 | (MOVZX32rr8 (EXTRACT_SUBREG GR32:$src1, x86_subreg_8bit))>, |
Dan Gohman | 9203ab4 | 2008-07-30 18:09:17 +0000 | [diff] [blame] | 1756 | Requires<[In64BitMode]>; |
| 1757 | // r & (2^8-1) ==> movz |
| 1758 | def : Pat<(and GR16:$src1, 0xff), |
| 1759 | (MOVZX16rr8 (i8 (EXTRACT_SUBREG GR16:$src1, x86_subreg_8bit)))>, |
| 1760 | Requires<[In64BitMode]>; |
Christopher Lamb | b371e03 | 2008-03-13 05:47:01 +0000 | [diff] [blame] | 1761 | |
Dan Gohman | dd612bb | 2008-08-20 21:27:32 +0000 | [diff] [blame] | 1762 | // sext_inreg patterns |
| 1763 | def : Pat<(sext_inreg GR64:$src, i32), |
Dan Gohman | 744d462 | 2009-04-13 16:09:41 +0000 | [diff] [blame] | 1764 | (MOVSX64rr32 (EXTRACT_SUBREG GR64:$src, x86_subreg_32bit))>; |
Dan Gohman | dd612bb | 2008-08-20 21:27:32 +0000 | [diff] [blame] | 1765 | def : Pat<(sext_inreg GR64:$src, i16), |
Dan Gohman | 744d462 | 2009-04-13 16:09:41 +0000 | [diff] [blame] | 1766 | (MOVSX64rr16 (EXTRACT_SUBREG GR64:$src, x86_subreg_16bit))>; |
Dan Gohman | dd612bb | 2008-08-20 21:27:32 +0000 | [diff] [blame] | 1767 | def : Pat<(sext_inreg GR64:$src, i8), |
Dan Gohman | 744d462 | 2009-04-13 16:09:41 +0000 | [diff] [blame] | 1768 | (MOVSX64rr8 (EXTRACT_SUBREG GR64:$src, x86_subreg_8bit))>; |
Dan Gohman | dd612bb | 2008-08-20 21:27:32 +0000 | [diff] [blame] | 1769 | def : Pat<(sext_inreg GR32:$src, i8), |
Dan Gohman | 744d462 | 2009-04-13 16:09:41 +0000 | [diff] [blame] | 1770 | (MOVSX32rr8 (EXTRACT_SUBREG GR32:$src, x86_subreg_8bit))>, |
Dan Gohman | dd612bb | 2008-08-20 21:27:32 +0000 | [diff] [blame] | 1771 | Requires<[In64BitMode]>; |
| 1772 | def : Pat<(sext_inreg GR16:$src, i8), |
| 1773 | (MOVSX16rr8 (i8 (EXTRACT_SUBREG GR16:$src, x86_subreg_8bit)))>, |
| 1774 | Requires<[In64BitMode]>; |
| 1775 | |
| 1776 | // trunc patterns |
| 1777 | def : Pat<(i32 (trunc GR64:$src)), |
Dan Gohman | 744d462 | 2009-04-13 16:09:41 +0000 | [diff] [blame] | 1778 | (EXTRACT_SUBREG GR64:$src, x86_subreg_32bit)>; |
Dan Gohman | dd612bb | 2008-08-20 21:27:32 +0000 | [diff] [blame] | 1779 | def : Pat<(i16 (trunc GR64:$src)), |
Dan Gohman | 744d462 | 2009-04-13 16:09:41 +0000 | [diff] [blame] | 1780 | (EXTRACT_SUBREG GR64:$src, x86_subreg_16bit)>; |
Dan Gohman | dd612bb | 2008-08-20 21:27:32 +0000 | [diff] [blame] | 1781 | def : Pat<(i8 (trunc GR64:$src)), |
Dan Gohman | 744d462 | 2009-04-13 16:09:41 +0000 | [diff] [blame] | 1782 | (EXTRACT_SUBREG GR64:$src, x86_subreg_8bit)>; |
Dan Gohman | dd612bb | 2008-08-20 21:27:32 +0000 | [diff] [blame] | 1783 | def : Pat<(i8 (trunc GR32:$src)), |
Dan Gohman | 744d462 | 2009-04-13 16:09:41 +0000 | [diff] [blame] | 1784 | (EXTRACT_SUBREG GR32:$src, x86_subreg_8bit)>, |
Dan Gohman | dd612bb | 2008-08-20 21:27:32 +0000 | [diff] [blame] | 1785 | Requires<[In64BitMode]>; |
| 1786 | def : Pat<(i8 (trunc GR16:$src)), |
Dan Gohman | 744d462 | 2009-04-13 16:09:41 +0000 | [diff] [blame] | 1787 | (EXTRACT_SUBREG GR16:$src, x86_subreg_8bit)>, |
| 1788 | Requires<[In64BitMode]>; |
| 1789 | |
| 1790 | // h-register tricks. |
Dan Gohman | 3aa0b18 | 2009-05-31 17:52:18 +0000 | [diff] [blame] | 1791 | // For now, be conservative on x86-64 and use an h-register extract only if the |
| 1792 | // value is immediately zero-extended or stored, which are somewhat common |
| 1793 | // cases. This uses a bunch of code to prevent a register requiring a REX prefix |
| 1794 | // from being allocated in the same instruction as the h register, as there's |
| 1795 | // currently no way to describe this requirement to the register allocator. |
Dan Gohman | 744d462 | 2009-04-13 16:09:41 +0000 | [diff] [blame] | 1796 | |
| 1797 | // h-register extract and zero-extend. |
| 1798 | def : Pat<(and (srl_su GR64:$src, (i8 8)), (i64 255)), |
| 1799 | (SUBREG_TO_REG |
| 1800 | (i64 0), |
| 1801 | (MOVZX32_NOREXrr8 |
Dan Gohman | 6e43870 | 2009-04-27 16:33:14 +0000 | [diff] [blame] | 1802 | (EXTRACT_SUBREG (COPY_TO_REGCLASS GR64:$src, GR64_ABCD), |
Dan Gohman | 744d462 | 2009-04-13 16:09:41 +0000 | [diff] [blame] | 1803 | x86_subreg_8bit_hi)), |
| 1804 | x86_subreg_32bit)>; |
| 1805 | def : Pat<(and (srl_su GR32:$src, (i8 8)), (i32 255)), |
| 1806 | (MOVZX32_NOREXrr8 |
Dan Gohman | 6e43870 | 2009-04-27 16:33:14 +0000 | [diff] [blame] | 1807 | (EXTRACT_SUBREG (COPY_TO_REGCLASS GR32:$src, GR32_ABCD), |
Dan Gohman | 744d462 | 2009-04-13 16:09:41 +0000 | [diff] [blame] | 1808 | x86_subreg_8bit_hi))>, |
| 1809 | Requires<[In64BitMode]>; |
| 1810 | def : Pat<(srl_su GR16:$src, (i8 8)), |
| 1811 | (EXTRACT_SUBREG |
| 1812 | (MOVZX32_NOREXrr8 |
Dan Gohman | 6e43870 | 2009-04-27 16:33:14 +0000 | [diff] [blame] | 1813 | (EXTRACT_SUBREG (COPY_TO_REGCLASS GR16:$src, GR16_ABCD), |
Dan Gohman | 744d462 | 2009-04-13 16:09:41 +0000 | [diff] [blame] | 1814 | x86_subreg_8bit_hi)), |
| 1815 | x86_subreg_16bit)>, |
| 1816 | Requires<[In64BitMode]>; |
Evan Cheng | 957ca28 | 2009-05-29 01:44:43 +0000 | [diff] [blame] | 1817 | def : Pat<(i32 (zext (srl_su GR16:$src, (i8 8)))), |
| 1818 | (MOVZX32_NOREXrr8 |
| 1819 | (EXTRACT_SUBREG (COPY_TO_REGCLASS GR16:$src, GR16_ABCD), |
| 1820 | x86_subreg_8bit_hi))>, |
| 1821 | Requires<[In64BitMode]>; |
Dan Gohman | 9959b05 | 2009-08-26 14:59:13 +0000 | [diff] [blame] | 1822 | def : Pat<(i32 (anyext (srl_su GR16:$src, (i8 8)))), |
| 1823 | (MOVZX32_NOREXrr8 |
| 1824 | (EXTRACT_SUBREG (COPY_TO_REGCLASS GR16:$src, GR16_ABCD), |
| 1825 | x86_subreg_8bit_hi))>, |
| 1826 | Requires<[In64BitMode]>; |
Evan Cheng | 957ca28 | 2009-05-29 01:44:43 +0000 | [diff] [blame] | 1827 | def : Pat<(i64 (zext (srl_su GR16:$src, (i8 8)))), |
| 1828 | (SUBREG_TO_REG |
| 1829 | (i64 0), |
| 1830 | (MOVZX32_NOREXrr8 |
| 1831 | (EXTRACT_SUBREG (COPY_TO_REGCLASS GR16:$src, GR16_ABCD), |
| 1832 | x86_subreg_8bit_hi)), |
| 1833 | x86_subreg_32bit)>; |
Dan Gohman | 9959b05 | 2009-08-26 14:59:13 +0000 | [diff] [blame] | 1834 | def : Pat<(i64 (anyext (srl_su GR16:$src, (i8 8)))), |
| 1835 | (SUBREG_TO_REG |
| 1836 | (i64 0), |
| 1837 | (MOVZX32_NOREXrr8 |
| 1838 | (EXTRACT_SUBREG (COPY_TO_REGCLASS GR16:$src, GR16_ABCD), |
| 1839 | x86_subreg_8bit_hi)), |
| 1840 | x86_subreg_32bit)>; |
Dan Gohman | 744d462 | 2009-04-13 16:09:41 +0000 | [diff] [blame] | 1841 | |
| 1842 | // h-register extract and store. |
| 1843 | def : Pat<(store (i8 (trunc_su (srl_su GR64:$src, (i8 8)))), addr:$dst), |
| 1844 | (MOV8mr_NOREX |
| 1845 | addr:$dst, |
Dan Gohman | 6e43870 | 2009-04-27 16:33:14 +0000 | [diff] [blame] | 1846 | (EXTRACT_SUBREG (COPY_TO_REGCLASS GR64:$src, GR64_ABCD), |
Dan Gohman | 744d462 | 2009-04-13 16:09:41 +0000 | [diff] [blame] | 1847 | x86_subreg_8bit_hi))>; |
| 1848 | def : Pat<(store (i8 (trunc_su (srl_su GR32:$src, (i8 8)))), addr:$dst), |
| 1849 | (MOV8mr_NOREX |
| 1850 | addr:$dst, |
Dan Gohman | 6e43870 | 2009-04-27 16:33:14 +0000 | [diff] [blame] | 1851 | (EXTRACT_SUBREG (COPY_TO_REGCLASS GR32:$src, GR32_ABCD), |
Dan Gohman | 744d462 | 2009-04-13 16:09:41 +0000 | [diff] [blame] | 1852 | x86_subreg_8bit_hi))>, |
| 1853 | Requires<[In64BitMode]>; |
| 1854 | def : Pat<(store (i8 (trunc_su (srl_su GR16:$src, (i8 8)))), addr:$dst), |
| 1855 | (MOV8mr_NOREX |
| 1856 | addr:$dst, |
Dan Gohman | 6e43870 | 2009-04-27 16:33:14 +0000 | [diff] [blame] | 1857 | (EXTRACT_SUBREG (COPY_TO_REGCLASS GR16:$src, GR16_ABCD), |
Dan Gohman | 744d462 | 2009-04-13 16:09:41 +0000 | [diff] [blame] | 1858 | x86_subreg_8bit_hi))>, |
Dan Gohman | dd612bb | 2008-08-20 21:27:32 +0000 | [diff] [blame] | 1859 | Requires<[In64BitMode]>; |
| 1860 | |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1861 | // (shl x, 1) ==> (add x, x) |
| 1862 | def : Pat<(shl GR64:$src1, (i8 1)), (ADD64rr GR64:$src1, GR64:$src1)>; |
| 1863 | |
Evan Cheng | 76a64c7 | 2008-08-30 02:03:58 +0000 | [diff] [blame] | 1864 | // (shl x (and y, 63)) ==> (shl x, y) |
| 1865 | def : Pat<(shl GR64:$src1, (and CL:$amt, 63)), |
| 1866 | (SHL64rCL GR64:$src1)>; |
| 1867 | def : Pat<(store (shl (loadi64 addr:$dst), (and CL:$amt, 63)), addr:$dst), |
| 1868 | (SHL64mCL addr:$dst)>; |
| 1869 | |
| 1870 | def : Pat<(srl GR64:$src1, (and CL:$amt, 63)), |
| 1871 | (SHR64rCL GR64:$src1)>; |
| 1872 | def : Pat<(store (srl (loadi64 addr:$dst), (and CL:$amt, 63)), addr:$dst), |
| 1873 | (SHR64mCL addr:$dst)>; |
| 1874 | |
| 1875 | def : Pat<(sra GR64:$src1, (and CL:$amt, 63)), |
| 1876 | (SAR64rCL GR64:$src1)>; |
| 1877 | def : Pat<(store (sra (loadi64 addr:$dst), (and CL:$amt, 63)), addr:$dst), |
| 1878 | (SAR64mCL addr:$dst)>; |
| 1879 | |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1880 | // (or (x >> c) | (y << (64 - c))) ==> (shrd64 x, y, c) |
| 1881 | def : Pat<(or (srl GR64:$src1, CL:$amt), |
| 1882 | (shl GR64:$src2, (sub 64, CL:$amt))), |
| 1883 | (SHRD64rrCL GR64:$src1, GR64:$src2)>; |
| 1884 | |
| 1885 | def : Pat<(store (or (srl (loadi64 addr:$dst), CL:$amt), |
| 1886 | (shl GR64:$src2, (sub 64, CL:$amt))), addr:$dst), |
| 1887 | (SHRD64mrCL addr:$dst, GR64:$src2)>; |
| 1888 | |
Dan Gohman | 921581d | 2008-10-17 01:23:35 +0000 | [diff] [blame] | 1889 | def : Pat<(or (srl GR64:$src1, (i8 (trunc RCX:$amt))), |
| 1890 | (shl GR64:$src2, (i8 (trunc (sub 64, RCX:$amt))))), |
| 1891 | (SHRD64rrCL GR64:$src1, GR64:$src2)>; |
| 1892 | |
| 1893 | def : Pat<(store (or (srl (loadi64 addr:$dst), (i8 (trunc RCX:$amt))), |
| 1894 | (shl GR64:$src2, (i8 (trunc (sub 64, RCX:$amt))))), |
| 1895 | addr:$dst), |
| 1896 | (SHRD64mrCL addr:$dst, GR64:$src2)>; |
| 1897 | |
| 1898 | def : Pat<(shrd GR64:$src1, (i8 imm:$amt1), GR64:$src2, (i8 imm:$amt2)), |
| 1899 | (SHRD64rri8 GR64:$src1, GR64:$src2, (i8 imm:$amt1))>; |
| 1900 | |
| 1901 | def : Pat<(store (shrd (loadi64 addr:$dst), (i8 imm:$amt1), |
| 1902 | GR64:$src2, (i8 imm:$amt2)), addr:$dst), |
| 1903 | (SHRD64mri8 addr:$dst, GR64:$src2, (i8 imm:$amt1))>; |
| 1904 | |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1905 | // (or (x << c) | (y >> (64 - c))) ==> (shld64 x, y, c) |
| 1906 | def : Pat<(or (shl GR64:$src1, CL:$amt), |
| 1907 | (srl GR64:$src2, (sub 64, CL:$amt))), |
| 1908 | (SHLD64rrCL GR64:$src1, GR64:$src2)>; |
| 1909 | |
| 1910 | def : Pat<(store (or (shl (loadi64 addr:$dst), CL:$amt), |
| 1911 | (srl GR64:$src2, (sub 64, CL:$amt))), addr:$dst), |
| 1912 | (SHLD64mrCL addr:$dst, GR64:$src2)>; |
| 1913 | |
Dan Gohman | 921581d | 2008-10-17 01:23:35 +0000 | [diff] [blame] | 1914 | def : Pat<(or (shl GR64:$src1, (i8 (trunc RCX:$amt))), |
| 1915 | (srl GR64:$src2, (i8 (trunc (sub 64, RCX:$amt))))), |
| 1916 | (SHLD64rrCL GR64:$src1, GR64:$src2)>; |
| 1917 | |
| 1918 | def : Pat<(store (or (shl (loadi64 addr:$dst), (i8 (trunc RCX:$amt))), |
| 1919 | (srl GR64:$src2, (i8 (trunc (sub 64, RCX:$amt))))), |
| 1920 | addr:$dst), |
| 1921 | (SHLD64mrCL addr:$dst, GR64:$src2)>; |
| 1922 | |
| 1923 | def : Pat<(shld GR64:$src1, (i8 imm:$amt1), GR64:$src2, (i8 imm:$amt2)), |
| 1924 | (SHLD64rri8 GR64:$src1, GR64:$src2, (i8 imm:$amt1))>; |
| 1925 | |
| 1926 | def : Pat<(store (shld (loadi64 addr:$dst), (i8 imm:$amt1), |
| 1927 | GR64:$src2, (i8 imm:$amt2)), addr:$dst), |
| 1928 | (SHLD64mri8 addr:$dst, GR64:$src2, (i8 imm:$amt1))>; |
| 1929 | |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1930 | // X86 specific add which produces a flag. |
| 1931 | def : Pat<(addc GR64:$src1, GR64:$src2), |
| 1932 | (ADD64rr GR64:$src1, GR64:$src2)>; |
| 1933 | def : Pat<(addc GR64:$src1, (load addr:$src2)), |
| 1934 | (ADD64rm GR64:$src1, addr:$src2)>; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1935 | def : Pat<(addc GR64:$src1, i64immSExt8:$src2), |
| 1936 | (ADD64ri8 GR64:$src1, i64immSExt8:$src2)>; |
Dan Gohman | d16fdc0 | 2008-12-19 18:25:21 +0000 | [diff] [blame] | 1937 | def : Pat<(addc GR64:$src1, i64immSExt32:$src2), |
| 1938 | (ADD64ri32 GR64:$src1, imm:$src2)>; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1939 | |
| 1940 | def : Pat<(subc GR64:$src1, GR64:$src2), |
| 1941 | (SUB64rr GR64:$src1, GR64:$src2)>; |
| 1942 | def : Pat<(subc GR64:$src1, (load addr:$src2)), |
| 1943 | (SUB64rm GR64:$src1, addr:$src2)>; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1944 | def : Pat<(subc GR64:$src1, i64immSExt8:$src2), |
| 1945 | (SUB64ri8 GR64:$src1, i64immSExt8:$src2)>; |
Dan Gohman | d16fdc0 | 2008-12-19 18:25:21 +0000 | [diff] [blame] | 1946 | def : Pat<(subc GR64:$src1, imm:$src2), |
| 1947 | (SUB64ri32 GR64:$src1, i64immSExt32:$src2)>; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1948 | |
Bill Wendling | f539903 | 2008-12-12 21:15:41 +0000 | [diff] [blame] | 1949 | //===----------------------------------------------------------------------===// |
Dan Gohman | 99a1219 | 2009-03-04 19:44:21 +0000 | [diff] [blame] | 1950 | // EFLAGS-defining Patterns |
Bill Wendling | f539903 | 2008-12-12 21:15:41 +0000 | [diff] [blame] | 1951 | //===----------------------------------------------------------------------===// |
| 1952 | |
Dan Gohman | 99a1219 | 2009-03-04 19:44:21 +0000 | [diff] [blame] | 1953 | // Register-Register Addition with EFLAGS result |
| 1954 | def : Pat<(parallel (X86add_flag GR64:$src1, GR64:$src2), |
Bill Wendling | f539903 | 2008-12-12 21:15:41 +0000 | [diff] [blame] | 1955 | (implicit EFLAGS)), |
| 1956 | (ADD64rr GR64:$src1, GR64:$src2)>; |
| 1957 | |
Dan Gohman | 99a1219 | 2009-03-04 19:44:21 +0000 | [diff] [blame] | 1958 | // Register-Integer Addition with EFLAGS result |
| 1959 | def : Pat<(parallel (X86add_flag GR64:$src1, i64immSExt8:$src2), |
Bill Wendling | f539903 | 2008-12-12 21:15:41 +0000 | [diff] [blame] | 1960 | (implicit EFLAGS)), |
| 1961 | (ADD64ri8 GR64:$src1, i64immSExt8:$src2)>; |
Dan Gohman | 99a1219 | 2009-03-04 19:44:21 +0000 | [diff] [blame] | 1962 | def : Pat<(parallel (X86add_flag GR64:$src1, i64immSExt32:$src2), |
Dan Gohman | d16fdc0 | 2008-12-19 18:25:21 +0000 | [diff] [blame] | 1963 | (implicit EFLAGS)), |
| 1964 | (ADD64ri32 GR64:$src1, i64immSExt32:$src2)>; |
Bill Wendling | f539903 | 2008-12-12 21:15:41 +0000 | [diff] [blame] | 1965 | |
Dan Gohman | 99a1219 | 2009-03-04 19:44:21 +0000 | [diff] [blame] | 1966 | // Register-Memory Addition with EFLAGS result |
| 1967 | def : Pat<(parallel (X86add_flag GR64:$src1, (loadi64 addr:$src2)), |
Bill Wendling | f539903 | 2008-12-12 21:15:41 +0000 | [diff] [blame] | 1968 | (implicit EFLAGS)), |
| 1969 | (ADD64rm GR64:$src1, addr:$src2)>; |
| 1970 | |
Dan Gohman | 99a1219 | 2009-03-04 19:44:21 +0000 | [diff] [blame] | 1971 | // Memory-Register Addition with EFLAGS result |
| 1972 | def : Pat<(parallel (store (X86add_flag (loadi64 addr:$dst), GR64:$src2), |
Bill Wendling | f539903 | 2008-12-12 21:15:41 +0000 | [diff] [blame] | 1973 | addr:$dst), |
| 1974 | (implicit EFLAGS)), |
| 1975 | (ADD64mr addr:$dst, GR64:$src2)>; |
Dan Gohman | 99a1219 | 2009-03-04 19:44:21 +0000 | [diff] [blame] | 1976 | def : Pat<(parallel (store (X86add_flag (loadi64 addr:$dst), i64immSExt8:$src2), |
Bill Wendling | f539903 | 2008-12-12 21:15:41 +0000 | [diff] [blame] | 1977 | addr:$dst), |
| 1978 | (implicit EFLAGS)), |
| 1979 | (ADD64mi8 addr:$dst, i64immSExt8:$src2)>; |
Dan Gohman | 99a1219 | 2009-03-04 19:44:21 +0000 | [diff] [blame] | 1980 | def : Pat<(parallel (store (X86add_flag (loadi64 addr:$dst), i64immSExt32:$src2), |
Dan Gohman | d16fdc0 | 2008-12-19 18:25:21 +0000 | [diff] [blame] | 1981 | addr:$dst), |
| 1982 | (implicit EFLAGS)), |
| 1983 | (ADD64mi32 addr:$dst, i64immSExt32:$src2)>; |
Bill Wendling | f539903 | 2008-12-12 21:15:41 +0000 | [diff] [blame] | 1984 | |
Dan Gohman | 99a1219 | 2009-03-04 19:44:21 +0000 | [diff] [blame] | 1985 | // Register-Register Subtraction with EFLAGS result |
| 1986 | def : Pat<(parallel (X86sub_flag GR64:$src1, GR64:$src2), |
Bill Wendling | f539903 | 2008-12-12 21:15:41 +0000 | [diff] [blame] | 1987 | (implicit EFLAGS)), |
| 1988 | (SUB64rr GR64:$src1, GR64:$src2)>; |
| 1989 | |
Dan Gohman | 99a1219 | 2009-03-04 19:44:21 +0000 | [diff] [blame] | 1990 | // Register-Memory Subtraction with EFLAGS result |
| 1991 | def : Pat<(parallel (X86sub_flag GR64:$src1, (loadi64 addr:$src2)), |
Bill Wendling | f539903 | 2008-12-12 21:15:41 +0000 | [diff] [blame] | 1992 | (implicit EFLAGS)), |
| 1993 | (SUB64rm GR64:$src1, addr:$src2)>; |
| 1994 | |
Dan Gohman | 99a1219 | 2009-03-04 19:44:21 +0000 | [diff] [blame] | 1995 | // Register-Integer Subtraction with EFLAGS result |
| 1996 | def : Pat<(parallel (X86sub_flag GR64:$src1, i64immSExt8:$src2), |
Bill Wendling | f539903 | 2008-12-12 21:15:41 +0000 | [diff] [blame] | 1997 | (implicit EFLAGS)), |
| 1998 | (SUB64ri8 GR64:$src1, i64immSExt8:$src2)>; |
Dan Gohman | 99a1219 | 2009-03-04 19:44:21 +0000 | [diff] [blame] | 1999 | def : Pat<(parallel (X86sub_flag GR64:$src1, i64immSExt32:$src2), |
Dan Gohman | d16fdc0 | 2008-12-19 18:25:21 +0000 | [diff] [blame] | 2000 | (implicit EFLAGS)), |
| 2001 | (SUB64ri32 GR64:$src1, i64immSExt32:$src2)>; |
Bill Wendling | f539903 | 2008-12-12 21:15:41 +0000 | [diff] [blame] | 2002 | |
Dan Gohman | 99a1219 | 2009-03-04 19:44:21 +0000 | [diff] [blame] | 2003 | // Memory-Register Subtraction with EFLAGS result |
| 2004 | def : Pat<(parallel (store (X86sub_flag (loadi64 addr:$dst), GR64:$src2), |
Bill Wendling | f539903 | 2008-12-12 21:15:41 +0000 | [diff] [blame] | 2005 | addr:$dst), |
| 2006 | (implicit EFLAGS)), |
| 2007 | (SUB64mr addr:$dst, GR64:$src2)>; |
| 2008 | |
Dan Gohman | 99a1219 | 2009-03-04 19:44:21 +0000 | [diff] [blame] | 2009 | // Memory-Integer Subtraction with EFLAGS result |
| 2010 | def : Pat<(parallel (store (X86sub_flag (loadi64 addr:$dst), i64immSExt8:$src2), |
Bill Wendling | f539903 | 2008-12-12 21:15:41 +0000 | [diff] [blame] | 2011 | addr:$dst), |
| 2012 | (implicit EFLAGS)), |
| 2013 | (SUB64mi8 addr:$dst, i64immSExt8:$src2)>; |
Dan Gohman | 99a1219 | 2009-03-04 19:44:21 +0000 | [diff] [blame] | 2014 | def : Pat<(parallel (store (X86sub_flag (loadi64 addr:$dst), i64immSExt32:$src2), |
Dan Gohman | d16fdc0 | 2008-12-19 18:25:21 +0000 | [diff] [blame] | 2015 | addr:$dst), |
| 2016 | (implicit EFLAGS)), |
| 2017 | (SUB64mi32 addr:$dst, i64immSExt32:$src2)>; |
Bill Wendling | f539903 | 2008-12-12 21:15:41 +0000 | [diff] [blame] | 2018 | |
Dan Gohman | 99a1219 | 2009-03-04 19:44:21 +0000 | [diff] [blame] | 2019 | // Register-Register Signed Integer Multiplication with EFLAGS result |
| 2020 | def : Pat<(parallel (X86smul_flag GR64:$src1, GR64:$src2), |
Bill Wendling | f539903 | 2008-12-12 21:15:41 +0000 | [diff] [blame] | 2021 | (implicit EFLAGS)), |
| 2022 | (IMUL64rr GR64:$src1, GR64:$src2)>; |
| 2023 | |
Dan Gohman | 99a1219 | 2009-03-04 19:44:21 +0000 | [diff] [blame] | 2024 | // Register-Memory Signed Integer Multiplication with EFLAGS result |
| 2025 | def : Pat<(parallel (X86smul_flag GR64:$src1, (loadi64 addr:$src2)), |
Bill Wendling | f539903 | 2008-12-12 21:15:41 +0000 | [diff] [blame] | 2026 | (implicit EFLAGS)), |
| 2027 | (IMUL64rm GR64:$src1, addr:$src2)>; |
| 2028 | |
Dan Gohman | 99a1219 | 2009-03-04 19:44:21 +0000 | [diff] [blame] | 2029 | // Register-Integer Signed Integer Multiplication with EFLAGS result |
| 2030 | def : Pat<(parallel (X86smul_flag GR64:$src1, i64immSExt8:$src2), |
Bill Wendling | f539903 | 2008-12-12 21:15:41 +0000 | [diff] [blame] | 2031 | (implicit EFLAGS)), |
| 2032 | (IMUL64rri8 GR64:$src1, i64immSExt8:$src2)>; |
Dan Gohman | 99a1219 | 2009-03-04 19:44:21 +0000 | [diff] [blame] | 2033 | def : Pat<(parallel (X86smul_flag GR64:$src1, i64immSExt32:$src2), |
Dan Gohman | d16fdc0 | 2008-12-19 18:25:21 +0000 | [diff] [blame] | 2034 | (implicit EFLAGS)), |
| 2035 | (IMUL64rri32 GR64:$src1, i64immSExt32:$src2)>; |
Bill Wendling | f539903 | 2008-12-12 21:15:41 +0000 | [diff] [blame] | 2036 | |
Dan Gohman | 99a1219 | 2009-03-04 19:44:21 +0000 | [diff] [blame] | 2037 | // Memory-Integer Signed Integer Multiplication with EFLAGS result |
| 2038 | def : Pat<(parallel (X86smul_flag (loadi64 addr:$src1), i64immSExt8:$src2), |
Bill Wendling | f539903 | 2008-12-12 21:15:41 +0000 | [diff] [blame] | 2039 | (implicit EFLAGS)), |
| 2040 | (IMUL64rmi8 addr:$src1, i64immSExt8:$src2)>; |
Dan Gohman | 99a1219 | 2009-03-04 19:44:21 +0000 | [diff] [blame] | 2041 | def : Pat<(parallel (X86smul_flag (loadi64 addr:$src1), i64immSExt32:$src2), |
Dan Gohman | d16fdc0 | 2008-12-19 18:25:21 +0000 | [diff] [blame] | 2042 | (implicit EFLAGS)), |
| 2043 | (IMUL64rmi32 addr:$src1, i64immSExt32:$src2)>; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2044 | |
Dan Gohman | 99a1219 | 2009-03-04 19:44:21 +0000 | [diff] [blame] | 2045 | // INC and DEC with EFLAGS result. Note that these do not set CF. |
Dan Gohman | eebcac7 | 2009-03-05 21:32:23 +0000 | [diff] [blame] | 2046 | def : Pat<(parallel (X86inc_flag GR16:$src), (implicit EFLAGS)), |
| 2047 | (INC64_16r GR16:$src)>, Requires<[In64BitMode]>; |
| 2048 | def : Pat<(parallel (store (i16 (X86inc_flag (loadi16 addr:$dst))), addr:$dst), |
| 2049 | (implicit EFLAGS)), |
| 2050 | (INC64_16m addr:$dst)>, Requires<[In64BitMode]>; |
| 2051 | def : Pat<(parallel (X86dec_flag GR16:$src), (implicit EFLAGS)), |
| 2052 | (DEC64_16r GR16:$src)>, Requires<[In64BitMode]>; |
| 2053 | def : Pat<(parallel (store (i16 (X86dec_flag (loadi16 addr:$dst))), addr:$dst), |
| 2054 | (implicit EFLAGS)), |
| 2055 | (DEC64_16m addr:$dst)>, Requires<[In64BitMode]>; |
| 2056 | |
| 2057 | def : Pat<(parallel (X86inc_flag GR32:$src), (implicit EFLAGS)), |
| 2058 | (INC64_32r GR32:$src)>, Requires<[In64BitMode]>; |
| 2059 | def : Pat<(parallel (store (i32 (X86inc_flag (loadi32 addr:$dst))), addr:$dst), |
| 2060 | (implicit EFLAGS)), |
| 2061 | (INC64_32m addr:$dst)>, Requires<[In64BitMode]>; |
| 2062 | def : Pat<(parallel (X86dec_flag GR32:$src), (implicit EFLAGS)), |
| 2063 | (DEC64_32r GR32:$src)>, Requires<[In64BitMode]>; |
| 2064 | def : Pat<(parallel (store (i32 (X86dec_flag (loadi32 addr:$dst))), addr:$dst), |
| 2065 | (implicit EFLAGS)), |
| 2066 | (DEC64_32m addr:$dst)>, Requires<[In64BitMode]>; |
| 2067 | |
Dan Gohman | 99a1219 | 2009-03-04 19:44:21 +0000 | [diff] [blame] | 2068 | def : Pat<(parallel (X86inc_flag GR64:$src), (implicit EFLAGS)), |
| 2069 | (INC64r GR64:$src)>; |
| 2070 | def : Pat<(parallel (store (i64 (X86inc_flag (loadi64 addr:$dst))), addr:$dst), |
| 2071 | (implicit EFLAGS)), |
| 2072 | (INC64m addr:$dst)>; |
| 2073 | def : Pat<(parallel (X86dec_flag GR64:$src), (implicit EFLAGS)), |
| 2074 | (DEC64r GR64:$src)>; |
| 2075 | def : Pat<(parallel (store (i64 (X86dec_flag (loadi64 addr:$dst))), addr:$dst), |
| 2076 | (implicit EFLAGS)), |
| 2077 | (DEC64m addr:$dst)>; |
| 2078 | |
Dan Gohman | 12e0329 | 2009-09-18 19:59:53 +0000 | [diff] [blame] | 2079 | // Register-Register Logical Or with EFLAGS result |
| 2080 | def : Pat<(parallel (X86or_flag GR64:$src1, GR64:$src2), |
| 2081 | (implicit EFLAGS)), |
| 2082 | (OR64rr GR64:$src1, GR64:$src2)>; |
| 2083 | |
| 2084 | // Register-Integer Logical Or with EFLAGS result |
| 2085 | def : Pat<(parallel (X86or_flag GR64:$src1, i64immSExt8:$src2), |
| 2086 | (implicit EFLAGS)), |
| 2087 | (OR64ri8 GR64:$src1, i64immSExt8:$src2)>; |
| 2088 | def : Pat<(parallel (X86or_flag GR64:$src1, i64immSExt32:$src2), |
| 2089 | (implicit EFLAGS)), |
| 2090 | (OR64ri32 GR64:$src1, i64immSExt32:$src2)>; |
| 2091 | |
| 2092 | // Register-Memory Logical Or with EFLAGS result |
| 2093 | def : Pat<(parallel (X86or_flag GR64:$src1, (loadi64 addr:$src2)), |
| 2094 | (implicit EFLAGS)), |
| 2095 | (OR64rm GR64:$src1, addr:$src2)>; |
| 2096 | |
| 2097 | // Memory-Register Logical Or with EFLAGS result |
| 2098 | def : Pat<(parallel (store (X86or_flag (loadi64 addr:$dst), GR64:$src2), |
| 2099 | addr:$dst), |
| 2100 | (implicit EFLAGS)), |
| 2101 | (OR64mr addr:$dst, GR64:$src2)>; |
| 2102 | def : Pat<(parallel (store (X86or_flag (loadi64 addr:$dst), i64immSExt8:$src2), |
| 2103 | addr:$dst), |
| 2104 | (implicit EFLAGS)), |
| 2105 | (OR64mi8 addr:$dst, i64immSExt8:$src2)>; |
| 2106 | def : Pat<(parallel (store (X86or_flag (loadi64 addr:$dst), i64immSExt32:$src2), |
| 2107 | addr:$dst), |
| 2108 | (implicit EFLAGS)), |
| 2109 | (OR64mi32 addr:$dst, i64immSExt32:$src2)>; |
| 2110 | |
| 2111 | // Register-Register Logical XOr with EFLAGS result |
| 2112 | def : Pat<(parallel (X86xor_flag GR64:$src1, GR64:$src2), |
| 2113 | (implicit EFLAGS)), |
| 2114 | (XOR64rr GR64:$src1, GR64:$src2)>; |
| 2115 | |
| 2116 | // Register-Integer Logical XOr with EFLAGS result |
| 2117 | def : Pat<(parallel (X86xor_flag GR64:$src1, i64immSExt8:$src2), |
| 2118 | (implicit EFLAGS)), |
| 2119 | (XOR64ri8 GR64:$src1, i64immSExt8:$src2)>; |
| 2120 | def : Pat<(parallel (X86xor_flag GR64:$src1, i64immSExt32:$src2), |
| 2121 | (implicit EFLAGS)), |
| 2122 | (XOR64ri32 GR64:$src1, i64immSExt32:$src2)>; |
| 2123 | |
| 2124 | // Register-Memory Logical XOr with EFLAGS result |
| 2125 | def : Pat<(parallel (X86xor_flag GR64:$src1, (loadi64 addr:$src2)), |
| 2126 | (implicit EFLAGS)), |
| 2127 | (XOR64rm GR64:$src1, addr:$src2)>; |
| 2128 | |
| 2129 | // Memory-Register Logical XOr with EFLAGS result |
| 2130 | def : Pat<(parallel (store (X86xor_flag (loadi64 addr:$dst), GR64:$src2), |
| 2131 | addr:$dst), |
| 2132 | (implicit EFLAGS)), |
| 2133 | (XOR64mr addr:$dst, GR64:$src2)>; |
| 2134 | def : Pat<(parallel (store (X86xor_flag (loadi64 addr:$dst), i64immSExt8:$src2), |
| 2135 | addr:$dst), |
| 2136 | (implicit EFLAGS)), |
| 2137 | (XOR64mi8 addr:$dst, i64immSExt8:$src2)>; |
| 2138 | def : Pat<(parallel (store (X86xor_flag (loadi64 addr:$dst), i64immSExt32:$src2), |
| 2139 | addr:$dst), |
| 2140 | (implicit EFLAGS)), |
| 2141 | (XOR64mi32 addr:$dst, i64immSExt32:$src2)>; |
| 2142 | |
| 2143 | // Register-Register Logical And with EFLAGS result |
| 2144 | def : Pat<(parallel (X86and_flag GR64:$src1, GR64:$src2), |
| 2145 | (implicit EFLAGS)), |
| 2146 | (AND64rr GR64:$src1, GR64:$src2)>; |
| 2147 | |
| 2148 | // Register-Integer Logical And with EFLAGS result |
| 2149 | def : Pat<(parallel (X86and_flag GR64:$src1, i64immSExt8:$src2), |
| 2150 | (implicit EFLAGS)), |
| 2151 | (AND64ri8 GR64:$src1, i64immSExt8:$src2)>; |
| 2152 | def : Pat<(parallel (X86and_flag GR64:$src1, i64immSExt32:$src2), |
| 2153 | (implicit EFLAGS)), |
| 2154 | (AND64ri32 GR64:$src1, i64immSExt32:$src2)>; |
| 2155 | |
| 2156 | // Register-Memory Logical And with EFLAGS result |
| 2157 | def : Pat<(parallel (X86and_flag GR64:$src1, (loadi64 addr:$src2)), |
| 2158 | (implicit EFLAGS)), |
| 2159 | (AND64rm GR64:$src1, addr:$src2)>; |
| 2160 | |
| 2161 | // Memory-Register Logical And with EFLAGS result |
| 2162 | def : Pat<(parallel (store (X86and_flag (loadi64 addr:$dst), GR64:$src2), |
| 2163 | addr:$dst), |
| 2164 | (implicit EFLAGS)), |
| 2165 | (AND64mr addr:$dst, GR64:$src2)>; |
| 2166 | def : Pat<(parallel (store (X86and_flag (loadi64 addr:$dst), i64immSExt8:$src2), |
| 2167 | addr:$dst), |
| 2168 | (implicit EFLAGS)), |
| 2169 | (AND64mi8 addr:$dst, i64immSExt8:$src2)>; |
| 2170 | def : Pat<(parallel (store (X86and_flag (loadi64 addr:$dst), i64immSExt32:$src2), |
| 2171 | addr:$dst), |
| 2172 | (implicit EFLAGS)), |
| 2173 | (AND64mi32 addr:$dst, i64immSExt32:$src2)>; |
| 2174 | |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2175 | //===----------------------------------------------------------------------===// |
| 2176 | // X86-64 SSE Instructions |
| 2177 | //===----------------------------------------------------------------------===// |
| 2178 | |
| 2179 | // Move instructions... |
| 2180 | |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2181 | def MOV64toPQIrr : RPDI<0x6E, MRMSrcReg, (outs VR128:$dst), (ins GR64:$src), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2182 | "mov{d|q}\t{$src, $dst|$dst, $src}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2183 | [(set VR128:$dst, |
| 2184 | (v2i64 (scalar_to_vector GR64:$src)))]>; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2185 | def MOVPQIto64rr : RPDI<0x7E, MRMDestReg, (outs GR64:$dst), (ins VR128:$src), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2186 | "mov{d|q}\t{$src, $dst|$dst, $src}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2187 | [(set GR64:$dst, (vector_extract (v2i64 VR128:$src), |
| 2188 | (iPTR 0)))]>; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2189 | |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2190 | def MOV64toSDrr : RPDI<0x6E, MRMSrcReg, (outs FR64:$dst), (ins GR64:$src), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2191 | "mov{d|q}\t{$src, $dst|$dst, $src}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2192 | [(set FR64:$dst, (bitconvert GR64:$src))]>; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2193 | def MOV64toSDrm : RPDI<0x6E, MRMSrcMem, (outs FR64:$dst), (ins i64mem:$src), |
Evan Cheng | 69ca4da | 2008-08-25 04:11:42 +0000 | [diff] [blame] | 2194 | "movq\t{$src, $dst|$dst, $src}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2195 | [(set FR64:$dst, (bitconvert (loadi64 addr:$src)))]>; |
| 2196 | |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2197 | def MOVSDto64rr : RPDI<0x7E, MRMDestReg, (outs GR64:$dst), (ins FR64:$src), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2198 | "mov{d|q}\t{$src, $dst|$dst, $src}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2199 | [(set GR64:$dst, (bitconvert FR64:$src))]>; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2200 | def MOVSDto64mr : RPDI<0x7E, MRMDestMem, (outs), (ins i64mem:$dst, FR64:$src), |
Evan Cheng | 69ca4da | 2008-08-25 04:11:42 +0000 | [diff] [blame] | 2201 | "movq\t{$src, $dst|$dst, $src}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2202 | [(store (i64 (bitconvert FR64:$src)), addr:$dst)]>; |
Nate Begeman | b297556 | 2008-02-03 07:18:54 +0000 | [diff] [blame] | 2203 | |
| 2204 | //===----------------------------------------------------------------------===// |
| 2205 | // X86-64 SSE4.1 Instructions |
| 2206 | //===----------------------------------------------------------------------===// |
| 2207 | |
Nate Begeman | 4294c1f | 2008-02-12 22:51:28 +0000 | [diff] [blame] | 2208 | /// SS41I_extract32 - SSE 4.1 extract 32 bits to int reg or memory destination |
| 2209 | multiclass SS41I_extract64<bits<8> opc, string OpcodeStr> { |
Nate Begeman | 0050ab5 | 2008-10-29 23:07:17 +0000 | [diff] [blame] | 2210 | def rr : SS4AIi8<opc, MRMDestReg, (outs GR64:$dst), |
Nate Begeman | 4294c1f | 2008-02-12 22:51:28 +0000 | [diff] [blame] | 2211 | (ins VR128:$src1, i32i8imm:$src2), |
| 2212 | !strconcat(OpcodeStr, |
| 2213 | "\t{$src2, $src1, $dst|$dst, $src1, $src2}"), |
| 2214 | [(set GR64:$dst, |
| 2215 | (extractelt (v2i64 VR128:$src1), imm:$src2))]>, OpSize, REX_W; |
Evan Cheng | 78d0061 | 2008-03-14 07:39:27 +0000 | [diff] [blame] | 2216 | def mr : SS4AIi8<opc, MRMDestMem, (outs), |
Nate Begeman | 4294c1f | 2008-02-12 22:51:28 +0000 | [diff] [blame] | 2217 | (ins i64mem:$dst, VR128:$src1, i32i8imm:$src2), |
| 2218 | !strconcat(OpcodeStr, |
| 2219 | "\t{$src2, $src1, $dst|$dst, $src1, $src2}"), |
| 2220 | [(store (extractelt (v2i64 VR128:$src1), imm:$src2), |
| 2221 | addr:$dst)]>, OpSize, REX_W; |
| 2222 | } |
| 2223 | |
| 2224 | defm PEXTRQ : SS41I_extract64<0x16, "pextrq">; |
| 2225 | |
| 2226 | let isTwoAddress = 1 in { |
| 2227 | multiclass SS41I_insert64<bits<8> opc, string OpcodeStr> { |
Evan Cheng | 78d0061 | 2008-03-14 07:39:27 +0000 | [diff] [blame] | 2228 | def rr : SS4AIi8<opc, MRMSrcReg, (outs VR128:$dst), |
Nate Begeman | 4294c1f | 2008-02-12 22:51:28 +0000 | [diff] [blame] | 2229 | (ins VR128:$src1, GR64:$src2, i32i8imm:$src3), |
| 2230 | !strconcat(OpcodeStr, |
| 2231 | "\t{$src3, $src2, $dst|$dst, $src2, $src3}"), |
| 2232 | [(set VR128:$dst, |
| 2233 | (v2i64 (insertelt VR128:$src1, GR64:$src2, imm:$src3)))]>, |
| 2234 | OpSize, REX_W; |
Evan Cheng | 78d0061 | 2008-03-14 07:39:27 +0000 | [diff] [blame] | 2235 | def rm : SS4AIi8<opc, MRMSrcMem, (outs VR128:$dst), |
Nate Begeman | 4294c1f | 2008-02-12 22:51:28 +0000 | [diff] [blame] | 2236 | (ins VR128:$src1, i64mem:$src2, i32i8imm:$src3), |
| 2237 | !strconcat(OpcodeStr, |
| 2238 | "\t{$src3, $src2, $dst|$dst, $src2, $src3}"), |
| 2239 | [(set VR128:$dst, |
| 2240 | (v2i64 (insertelt VR128:$src1, (loadi64 addr:$src2), |
| 2241 | imm:$src3)))]>, OpSize, REX_W; |
| 2242 | } |
| 2243 | } |
| 2244 | |
| 2245 | defm PINSRQ : SS41I_insert64<0x22, "pinsrq">; |
Dan Gohman | e84197b | 2009-09-03 17:18:51 +0000 | [diff] [blame] | 2246 | |
| 2247 | // -disable-16bit support. |
| 2248 | def : Pat<(truncstorei16 (i64 imm:$src), addr:$dst), |
| 2249 | (MOV16mi addr:$dst, imm:$src)>; |
| 2250 | def : Pat<(truncstorei16 GR64:$src, addr:$dst), |
| 2251 | (MOV16mr addr:$dst, (EXTRACT_SUBREG GR64:$src, x86_subreg_16bit))>; |
| 2252 | def : Pat<(i64 (sextloadi16 addr:$dst)), |
| 2253 | (MOVSX64rm16 addr:$dst)>; |
| 2254 | def : Pat<(i64 (zextloadi16 addr:$dst)), |
| 2255 | (MOVZX64rm16 addr:$dst)>; |
| 2256 | def : Pat<(i64 (extloadi16 addr:$dst)), |
| 2257 | (MOVZX64rm16 addr:$dst)>; |