blob: 3235f4aa49214918c3d303edd595147408bc776f [file] [log] [blame]
Evan Chenga9c20912006-01-21 02:32:06 +00001//===---- ScheduleDAG.cpp - Implement the ScheduleDAG class ---------------===//
Chris Lattnerd32b2362005-08-18 18:45:24 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattnerd32b2362005-08-18 18:45:24 +00007//
8//===----------------------------------------------------------------------===//
9//
Jim Laskeye6b90fb2005-09-26 21:57:04 +000010// This implements a simple two pass scheduler. The first pass attempts to push
11// backward any lengthy instructions and critical paths. The second pass packs
12// instructions into semi-optimal time slots.
Chris Lattnerd32b2362005-08-18 18:45:24 +000013//
14//===----------------------------------------------------------------------===//
15
Dale Johannesene7e7d0d2007-07-13 17:13:54 +000016#define DEBUG_TYPE "pre-RA-sched"
Reid Spencere5530da2007-01-12 23:31:12 +000017#include "llvm/Type.h"
Chris Lattnerb0d21ef2006-03-08 04:25:59 +000018#include "llvm/CodeGen/ScheduleDAG.h"
Chris Lattner5839bf22005-08-26 17:15:30 +000019#include "llvm/CodeGen/MachineConstantPool.h"
Chris Lattner4ccd4062005-08-19 20:45:43 +000020#include "llvm/CodeGen/MachineFunction.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000021#include "llvm/CodeGen/MachineRegisterInfo.h"
Owen Anderson07000c62006-05-12 06:33:49 +000022#include "llvm/Target/TargetData.h"
Chris Lattner2d973e42005-08-18 20:07:59 +000023#include "llvm/Target/TargetMachine.h"
24#include "llvm/Target/TargetInstrInfo.h"
Chris Lattner025c39b2005-08-26 20:54:47 +000025#include "llvm/Target/TargetLowering.h"
Evan Chenge165a782006-05-11 23:55:42 +000026#include "llvm/Support/Debug.h"
Chris Lattner54a30b92006-03-20 01:51:46 +000027#include "llvm/Support/MathExtras.h"
Chris Lattnerd32b2362005-08-18 18:45:24 +000028using namespace llvm;
29
Chris Lattner84bc5422007-12-31 04:13:23 +000030ScheduleDAG::ScheduleDAG(SelectionDAG &dag, MachineBasicBlock *bb,
31 const TargetMachine &tm)
32 : DAG(dag), BB(bb), TM(tm), RegInfo(BB->getParent()->getRegInfo()) {
33 TII = TM.getInstrInfo();
34 MRI = TM.getRegisterInfo();
35 ConstPool = BB->getParent()->getConstantPool();
36}
Evan Chenga6fb1b62007-09-25 01:54:36 +000037
Evan Chenga6fb1b62007-09-25 01:54:36 +000038/// CheckForPhysRegDependency - Check if the dependency between def and use of
39/// a specified operand is a physical register dependency. If so, returns the
40/// register and the cost of copying the register.
41static void CheckForPhysRegDependency(SDNode *Def, SDNode *Use, unsigned Op,
42 const MRegisterInfo *MRI,
43 const TargetInstrInfo *TII,
44 unsigned &PhysReg, int &Cost) {
45 if (Op != 2 || Use->getOpcode() != ISD::CopyToReg)
46 return;
47
48 unsigned Reg = cast<RegisterSDNode>(Use->getOperand(1))->getReg();
49 if (MRegisterInfo::isVirtualRegister(Reg))
50 return;
51
52 unsigned ResNo = Use->getOperand(2).ResNo;
53 if (Def->isTargetOpcode()) {
54 const TargetInstrDescriptor &II = TII->get(Def->getTargetOpcode());
55 if (ResNo >= II.numDefs &&
56 II.ImplicitDefs[ResNo - II.numDefs] == Reg) {
57 PhysReg = Reg;
58 const TargetRegisterClass *RC =
Evan Cheng42d60272007-09-26 21:36:17 +000059 MRI->getPhysicalRegisterRegClass(Def->getValueType(ResNo), Reg);
Evan Chenga6fb1b62007-09-25 01:54:36 +000060 Cost = RC->getCopyCost();
61 }
62 }
63}
64
65SUnit *ScheduleDAG::Clone(SUnit *Old) {
66 SUnit *SU = NewSUnit(Old->Node);
67 for (unsigned i = 0, e = SU->FlaggedNodes.size(); i != e; ++i)
68 SU->FlaggedNodes.push_back(SU->FlaggedNodes[i]);
69 SU->InstanceNo = SUnitMap[Old->Node].size();
70 SU->Latency = Old->Latency;
71 SU->isTwoAddress = Old->isTwoAddress;
72 SU->isCommutable = Old->isCommutable;
Evan Cheng22a52992007-09-28 22:32:30 +000073 SU->hasPhysRegDefs = Old->hasPhysRegDefs;
Evan Chenga6fb1b62007-09-25 01:54:36 +000074 SUnitMap[Old->Node].push_back(SU);
75 return SU;
76}
77
Evan Chengf10c9732007-10-05 01:39:18 +000078
Evan Chenge165a782006-05-11 23:55:42 +000079/// BuildSchedUnits - Build SUnits from the selection dag that we are input.
80/// This SUnit graph is similar to the SelectionDAG, but represents flagged
81/// together nodes with a single SUnit.
82void ScheduleDAG::BuildSchedUnits() {
83 // Reserve entries in the vector for each of the SUnits we are creating. This
84 // ensure that reallocation of the vector won't happen, so SUnit*'s won't get
85 // invalidated.
86 SUnits.reserve(std::distance(DAG.allnodes_begin(), DAG.allnodes_end()));
87
Evan Chenge165a782006-05-11 23:55:42 +000088 for (SelectionDAG::allnodes_iterator NI = DAG.allnodes_begin(),
89 E = DAG.allnodes_end(); NI != E; ++NI) {
90 if (isPassiveNode(NI)) // Leaf node, e.g. a TargetImmediate.
91 continue;
92
93 // If this node has already been processed, stop now.
Evan Chenga6fb1b62007-09-25 01:54:36 +000094 if (SUnitMap[NI].size()) continue;
Evan Chenge165a782006-05-11 23:55:42 +000095
96 SUnit *NodeSUnit = NewSUnit(NI);
97
98 // See if anything is flagged to this node, if so, add them to flagged
99 // nodes. Nodes can have at most one flag input and one flag output. Flags
100 // are required the be the last operand and result of a node.
101
102 // Scan up, adding flagged preds to FlaggedNodes.
103 SDNode *N = NI;
Evan Cheng3b97acd2006-08-07 22:12:12 +0000104 if (N->getNumOperands() &&
105 N->getOperand(N->getNumOperands()-1).getValueType() == MVT::Flag) {
106 do {
107 N = N->getOperand(N->getNumOperands()-1).Val;
108 NodeSUnit->FlaggedNodes.push_back(N);
Evan Chenga6fb1b62007-09-25 01:54:36 +0000109 SUnitMap[N].push_back(NodeSUnit);
Evan Cheng3b97acd2006-08-07 22:12:12 +0000110 } while (N->getNumOperands() &&
111 N->getOperand(N->getNumOperands()-1).getValueType()== MVT::Flag);
112 std::reverse(NodeSUnit->FlaggedNodes.begin(),
113 NodeSUnit->FlaggedNodes.end());
Evan Chenge165a782006-05-11 23:55:42 +0000114 }
115
116 // Scan down, adding this node and any flagged succs to FlaggedNodes if they
117 // have a user of the flag operand.
118 N = NI;
119 while (N->getValueType(N->getNumValues()-1) == MVT::Flag) {
120 SDOperand FlagVal(N, N->getNumValues()-1);
121
122 // There are either zero or one users of the Flag result.
123 bool HasFlagUse = false;
124 for (SDNode::use_iterator UI = N->use_begin(), E = N->use_end();
125 UI != E; ++UI)
126 if (FlagVal.isOperand(*UI)) {
127 HasFlagUse = true;
128 NodeSUnit->FlaggedNodes.push_back(N);
Evan Chenga6fb1b62007-09-25 01:54:36 +0000129 SUnitMap[N].push_back(NodeSUnit);
Evan Chenge165a782006-05-11 23:55:42 +0000130 N = *UI;
131 break;
132 }
Chris Lattner228a18e2006-08-17 00:09:56 +0000133 if (!HasFlagUse) break;
Evan Chenge165a782006-05-11 23:55:42 +0000134 }
135
136 // Now all flagged nodes are in FlaggedNodes and N is the bottom-most node.
137 // Update the SUnit
138 NodeSUnit->Node = N;
Evan Chenga6fb1b62007-09-25 01:54:36 +0000139 SUnitMap[N].push_back(NodeSUnit);
Evan Chengf10c9732007-10-05 01:39:18 +0000140
141 ComputeLatency(NodeSUnit);
Evan Chenge165a782006-05-11 23:55:42 +0000142 }
143
144 // Pass 2: add the preds, succs, etc.
145 for (unsigned su = 0, e = SUnits.size(); su != e; ++su) {
146 SUnit *SU = &SUnits[su];
147 SDNode *MainNode = SU->Node;
148
149 if (MainNode->isTargetOpcode()) {
150 unsigned Opc = MainNode->getTargetOpcode();
Evan Chenga6fb1b62007-09-25 01:54:36 +0000151 const TargetInstrDescriptor &TID = TII->get(Opc);
Evan Chenga6fb1b62007-09-25 01:54:36 +0000152 for (unsigned i = 0; i != TID.numOperands; ++i) {
153 if (TID.getOperandConstraint(i, TOI::TIED_TO) != -1) {
Evan Cheng95f6ede2006-11-04 09:44:31 +0000154 SU->isTwoAddress = true;
155 break;
156 }
157 }
Evan Chenga6fb1b62007-09-25 01:54:36 +0000158 if (TID.Flags & M_COMMUTABLE)
Evan Cheng13d41b92006-05-12 01:58:24 +0000159 SU->isCommutable = true;
Evan Chenge165a782006-05-11 23:55:42 +0000160 }
161
162 // Find all predecessors and successors of the group.
163 // Temporarily add N to make code simpler.
164 SU->FlaggedNodes.push_back(MainNode);
165
166 for (unsigned n = 0, e = SU->FlaggedNodes.size(); n != e; ++n) {
167 SDNode *N = SU->FlaggedNodes[n];
Evan Cheng22a52992007-09-28 22:32:30 +0000168 if (N->isTargetOpcode() &&
169 TII->getImplicitDefs(N->getTargetOpcode()) &&
170 CountResults(N) > (unsigned)TII->getNumDefs(N->getTargetOpcode()))
171 SU->hasPhysRegDefs = true;
Evan Chenge165a782006-05-11 23:55:42 +0000172
173 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
174 SDNode *OpN = N->getOperand(i).Val;
175 if (isPassiveNode(OpN)) continue; // Not scheduled.
Evan Chenga6fb1b62007-09-25 01:54:36 +0000176 SUnit *OpSU = SUnitMap[OpN].front();
Evan Chenge165a782006-05-11 23:55:42 +0000177 assert(OpSU && "Node has no SUnit!");
178 if (OpSU == SU) continue; // In the same group.
179
180 MVT::ValueType OpVT = N->getOperand(i).getValueType();
181 assert(OpVT != MVT::Flag && "Flagged nodes should be in same sunit!");
182 bool isChain = OpVT == MVT::Other;
Evan Chenga6fb1b62007-09-25 01:54:36 +0000183
184 unsigned PhysReg = 0;
185 int Cost = 1;
186 // Determine if this is a physical register dependency.
187 CheckForPhysRegDependency(OpN, N, i, MRI, TII, PhysReg, Cost);
188 SU->addPred(OpSU, isChain, false, PhysReg, Cost);
Evan Chenge165a782006-05-11 23:55:42 +0000189 }
190 }
191
192 // Remove MainNode from FlaggedNodes again.
193 SU->FlaggedNodes.pop_back();
194 }
195
196 return;
197}
198
Evan Chengf10c9732007-10-05 01:39:18 +0000199void ScheduleDAG::ComputeLatency(SUnit *SU) {
200 const InstrItineraryData &InstrItins = TM.getInstrItineraryData();
201
202 // Compute the latency for the node. We use the sum of the latencies for
203 // all nodes flagged together into this SUnit.
204 if (InstrItins.isEmpty()) {
205 // No latency information.
206 SU->Latency = 1;
207 } else {
208 SU->Latency = 0;
209 if (SU->Node->isTargetOpcode()) {
Chris Lattnerba6da5d2008-01-07 02:46:03 +0000210 unsigned SchedClass =
211 TII->get(SU->Node->getTargetOpcode()).getSchedClass();
Evan Chengf10c9732007-10-05 01:39:18 +0000212 InstrStage *S = InstrItins.begin(SchedClass);
213 InstrStage *E = InstrItins.end(SchedClass);
214 for (; S != E; ++S)
215 SU->Latency += S->Cycles;
216 }
217 for (unsigned i = 0, e = SU->FlaggedNodes.size(); i != e; ++i) {
218 SDNode *FNode = SU->FlaggedNodes[i];
219 if (FNode->isTargetOpcode()) {
Chris Lattnerba6da5d2008-01-07 02:46:03 +0000220 unsigned SchedClass =TII->get(FNode->getTargetOpcode()).getSchedClass();
Evan Chengf10c9732007-10-05 01:39:18 +0000221 InstrStage *S = InstrItins.begin(SchedClass);
222 InstrStage *E = InstrItins.end(SchedClass);
223 for (; S != E; ++S)
224 SU->Latency += S->Cycles;
225 }
226 }
227 }
228}
229
Evan Chenge165a782006-05-11 23:55:42 +0000230void ScheduleDAG::CalculateDepths() {
Evan Cheng99126282007-07-06 01:37:28 +0000231 std::vector<std::pair<SUnit*, unsigned> > WorkList;
Evan Chenge165a782006-05-11 23:55:42 +0000232 for (unsigned i = 0, e = SUnits.size(); i != e; ++i)
Evan Cheng69001322007-09-12 23:45:46 +0000233 if (SUnits[i].Preds.size() == 0)
Evan Cheng99126282007-07-06 01:37:28 +0000234 WorkList.push_back(std::make_pair(&SUnits[i], 0U));
Evan Chenge165a782006-05-11 23:55:42 +0000235
Evan Cheng99126282007-07-06 01:37:28 +0000236 while (!WorkList.empty()) {
237 SUnit *SU = WorkList.back().first;
238 unsigned Depth = WorkList.back().second;
239 WorkList.pop_back();
240 if (SU->Depth == 0 || Depth > SU->Depth) {
241 SU->Depth = Depth;
242 for (SUnit::succ_iterator I = SU->Succs.begin(), E = SU->Succs.end();
243 I != E; ++I)
Evan Cheng713a98d2007-09-19 01:38:40 +0000244 WorkList.push_back(std::make_pair(I->Dep, Depth+1));
Evan Cheng99126282007-07-06 01:37:28 +0000245 }
Evan Cheng626da3d2006-05-12 06:05:18 +0000246 }
Evan Chenge165a782006-05-11 23:55:42 +0000247}
Evan Cheng99126282007-07-06 01:37:28 +0000248
Evan Chenge165a782006-05-11 23:55:42 +0000249void ScheduleDAG::CalculateHeights() {
Evan Cheng99126282007-07-06 01:37:28 +0000250 std::vector<std::pair<SUnit*, unsigned> > WorkList;
Evan Chenga6fb1b62007-09-25 01:54:36 +0000251 SUnit *Root = SUnitMap[DAG.getRoot().Val].front();
Evan Cheng99126282007-07-06 01:37:28 +0000252 WorkList.push_back(std::make_pair(Root, 0U));
253
254 while (!WorkList.empty()) {
255 SUnit *SU = WorkList.back().first;
256 unsigned Height = WorkList.back().second;
257 WorkList.pop_back();
258 if (SU->Height == 0 || Height > SU->Height) {
259 SU->Height = Height;
260 for (SUnit::pred_iterator I = SU->Preds.begin(), E = SU->Preds.end();
261 I != E; ++I)
Evan Cheng713a98d2007-09-19 01:38:40 +0000262 WorkList.push_back(std::make_pair(I->Dep, Height+1));
Evan Cheng99126282007-07-06 01:37:28 +0000263 }
264 }
Evan Chenge165a782006-05-11 23:55:42 +0000265}
266
Jim Laskeye6b90fb2005-09-26 21:57:04 +0000267/// CountResults - The results of target nodes have register or immediate
268/// operands first, then an optional chain, and optional flag operands (which do
269/// not go into the machine instrs.)
Evan Cheng95f6ede2006-11-04 09:44:31 +0000270unsigned ScheduleDAG::CountResults(SDNode *Node) {
Jim Laskeyb6d4c2c2005-09-30 19:15:27 +0000271 unsigned N = Node->getNumValues();
272 while (N && Node->getValueType(N - 1) == MVT::Flag)
Jim Laskeye6b90fb2005-09-26 21:57:04 +0000273 --N;
Jim Laskeyb6d4c2c2005-09-30 19:15:27 +0000274 if (N && Node->getValueType(N - 1) == MVT::Other)
Jim Laskeye6b90fb2005-09-26 21:57:04 +0000275 --N; // Skip over chain result.
276 return N;
277}
278
279/// CountOperands The inputs to target nodes have any actual inputs first,
280/// followed by an optional chain operand, then flag operands. Compute the
281/// number of actual operands that will go into the machine instr.
Evan Cheng95f6ede2006-11-04 09:44:31 +0000282unsigned ScheduleDAG::CountOperands(SDNode *Node) {
Jim Laskeyb6d4c2c2005-09-30 19:15:27 +0000283 unsigned N = Node->getNumOperands();
284 while (N && Node->getOperand(N - 1).getValueType() == MVT::Flag)
Jim Laskeye6b90fb2005-09-26 21:57:04 +0000285 --N;
Jim Laskeyb6d4c2c2005-09-30 19:15:27 +0000286 if (N && Node->getOperand(N - 1).getValueType() == MVT::Other)
Jim Laskeye6b90fb2005-09-26 21:57:04 +0000287 --N; // Ignore chain if it exists.
288 return N;
289}
290
Jim Laskey60f09922006-07-21 20:57:35 +0000291static const TargetRegisterClass *getInstrOperandRegClass(
292 const MRegisterInfo *MRI,
293 const TargetInstrInfo *TII,
294 const TargetInstrDescriptor *II,
295 unsigned Op) {
296 if (Op >= II->numOperands) {
297 assert((II->Flags & M_VARIABLE_OPS)&& "Invalid operand # of instruction");
298 return NULL;
299 }
Chris Lattner8ca5c672008-01-07 02:39:19 +0000300 if (II->OpInfo[Op].isLookupPtrRegClass())
301 return TII->getPointerRegClass();
302 return MRI->getRegClass(II->OpInfo[Op].RegClass);
Jim Laskey60f09922006-07-21 20:57:35 +0000303}
304
Evan Chenga6fb1b62007-09-25 01:54:36 +0000305void ScheduleDAG::EmitCopyFromReg(SDNode *Node, unsigned ResNo,
306 unsigned InstanceNo, unsigned SrcReg,
Evan Cheng84097472007-08-02 00:28:15 +0000307 DenseMap<SDOperand, unsigned> &VRBaseMap) {
308 unsigned VRBase = 0;
309 if (MRegisterInfo::isVirtualRegister(SrcReg)) {
310 // Just use the input register directly!
Evan Chenga6fb1b62007-09-25 01:54:36 +0000311 if (InstanceNo > 0)
312 VRBaseMap.erase(SDOperand(Node, ResNo));
Evan Cheng84097472007-08-02 00:28:15 +0000313 bool isNew = VRBaseMap.insert(std::make_pair(SDOperand(Node,ResNo),SrcReg));
314 assert(isNew && "Node emitted out of order - early");
315 return;
316 }
317
318 // If the node is only used by a CopyToReg and the dest reg is a vreg, use
319 // the CopyToReg'd destination register instead of creating a new vreg.
Evan Chenga6fb1b62007-09-25 01:54:36 +0000320 bool MatchReg = true;
Evan Cheng84097472007-08-02 00:28:15 +0000321 for (SDNode::use_iterator UI = Node->use_begin(), E = Node->use_end();
322 UI != E; ++UI) {
323 SDNode *Use = *UI;
Evan Chenga6fb1b62007-09-25 01:54:36 +0000324 bool Match = true;
Evan Cheng84097472007-08-02 00:28:15 +0000325 if (Use->getOpcode() == ISD::CopyToReg &&
326 Use->getOperand(2).Val == Node &&
327 Use->getOperand(2).ResNo == ResNo) {
328 unsigned DestReg = cast<RegisterSDNode>(Use->getOperand(1))->getReg();
329 if (MRegisterInfo::isVirtualRegister(DestReg)) {
330 VRBase = DestReg;
Evan Chenga6fb1b62007-09-25 01:54:36 +0000331 Match = false;
332 } else if (DestReg != SrcReg)
333 Match = false;
334 } else {
335 for (unsigned i = 0, e = Use->getNumOperands(); i != e; ++i) {
336 SDOperand Op = Use->getOperand(i);
Evan Cheng7c07aeb2007-12-14 08:25:15 +0000337 if (Op.Val != Node || Op.ResNo != ResNo)
Evan Chenga6fb1b62007-09-25 01:54:36 +0000338 continue;
339 MVT::ValueType VT = Node->getValueType(Op.ResNo);
340 if (VT != MVT::Other && VT != MVT::Flag)
341 Match = false;
Evan Cheng84097472007-08-02 00:28:15 +0000342 }
343 }
Evan Chenga6fb1b62007-09-25 01:54:36 +0000344 MatchReg &= Match;
345 if (VRBase)
346 break;
Evan Cheng84097472007-08-02 00:28:15 +0000347 }
348
Evan Cheng84097472007-08-02 00:28:15 +0000349 const TargetRegisterClass *TRC = 0;
Evan Chenga6fb1b62007-09-25 01:54:36 +0000350 // Figure out the register class to create for the destreg.
351 if (VRBase)
Chris Lattner84bc5422007-12-31 04:13:23 +0000352 TRC = RegInfo.getRegClass(VRBase);
Evan Chenga6fb1b62007-09-25 01:54:36 +0000353 else
Evan Cheng42d60272007-09-26 21:36:17 +0000354 TRC = MRI->getPhysicalRegisterRegClass(Node->getValueType(ResNo), SrcReg);
Evan Chenga6fb1b62007-09-25 01:54:36 +0000355
356 // If all uses are reading from the src physical register and copying the
357 // register is either impossible or very expensive, then don't create a copy.
358 if (MatchReg && TRC->getCopyCost() < 0) {
359 VRBase = SrcReg;
360 } else {
Evan Cheng84097472007-08-02 00:28:15 +0000361 // Create the reg, emit the copy.
Chris Lattner84bc5422007-12-31 04:13:23 +0000362 VRBase = RegInfo.createVirtualRegister(TRC);
Owen Andersond10fd972007-12-31 06:32:00 +0000363 TII->copyRegToReg(*BB, BB->end(), VRBase, SrcReg, TRC, TRC);
Evan Cheng84097472007-08-02 00:28:15 +0000364 }
Evan Cheng84097472007-08-02 00:28:15 +0000365
Evan Chenga6fb1b62007-09-25 01:54:36 +0000366 if (InstanceNo > 0)
367 VRBaseMap.erase(SDOperand(Node, ResNo));
Evan Cheng84097472007-08-02 00:28:15 +0000368 bool isNew = VRBaseMap.insert(std::make_pair(SDOperand(Node,ResNo), VRBase));
369 assert(isNew && "Node emitted out of order - early");
370}
371
372void ScheduleDAG::CreateVirtualRegisters(SDNode *Node,
373 MachineInstr *MI,
374 const TargetInstrDescriptor &II,
375 DenseMap<SDOperand, unsigned> &VRBaseMap) {
376 for (unsigned i = 0; i < II.numDefs; ++i) {
Evan Chengaf825c82007-07-10 07:08:32 +0000377 // If the specific node value is only used by a CopyToReg and the dest reg
378 // is a vreg, use the CopyToReg'd destination register instead of creating
379 // a new vreg.
380 unsigned VRBase = 0;
381 for (SDNode::use_iterator UI = Node->use_begin(), E = Node->use_end();
382 UI != E; ++UI) {
383 SDNode *Use = *UI;
384 if (Use->getOpcode() == ISD::CopyToReg &&
385 Use->getOperand(2).Val == Node &&
386 Use->getOperand(2).ResNo == i) {
387 unsigned Reg = cast<RegisterSDNode>(Use->getOperand(1))->getReg();
388 if (MRegisterInfo::isVirtualRegister(Reg)) {
389 VRBase = Reg;
Chris Lattner8019f412007-12-30 00:41:17 +0000390 MI->addOperand(MachineOperand::CreateReg(Reg, true));
Evan Chengaf825c82007-07-10 07:08:32 +0000391 break;
392 }
393 }
394 }
395
Evan Cheng84097472007-08-02 00:28:15 +0000396 // Create the result registers for this node and add the result regs to
397 // the machine instruction.
Evan Chengaf825c82007-07-10 07:08:32 +0000398 if (VRBase == 0) {
Evan Chengaf825c82007-07-10 07:08:32 +0000399 const TargetRegisterClass *RC = getInstrOperandRegClass(MRI, TII, &II, i);
400 assert(RC && "Isn't a register operand!");
Chris Lattner84bc5422007-12-31 04:13:23 +0000401 VRBase = RegInfo.createVirtualRegister(RC);
Chris Lattner8019f412007-12-30 00:41:17 +0000402 MI->addOperand(MachineOperand::CreateReg(VRBase, true));
Evan Chengaf825c82007-07-10 07:08:32 +0000403 }
404
405 bool isNew = VRBaseMap.insert(std::make_pair(SDOperand(Node,i), VRBase));
406 assert(isNew && "Node emitted out of order - early");
Jim Laskeye6b90fb2005-09-26 21:57:04 +0000407 }
Jim Laskeye6b90fb2005-09-26 21:57:04 +0000408}
409
Chris Lattnerdf375062006-03-10 07:25:12 +0000410/// getVR - Return the virtual register corresponding to the specified result
411/// of the specified node.
Evan Chengaf825c82007-07-10 07:08:32 +0000412static unsigned getVR(SDOperand Op, DenseMap<SDOperand, unsigned> &VRBaseMap) {
413 DenseMap<SDOperand, unsigned>::iterator I = VRBaseMap.find(Op);
Chris Lattnerdf375062006-03-10 07:25:12 +0000414 assert(I != VRBaseMap.end() && "Node emitted out of order - late");
Evan Chengaf825c82007-07-10 07:08:32 +0000415 return I->second;
Chris Lattnerdf375062006-03-10 07:25:12 +0000416}
417
418
Chris Lattnered18b682006-02-24 18:54:03 +0000419/// AddOperand - Add the specified operand to the specified machine instr. II
420/// specifies the instruction information for the node, and IIOpNum is the
421/// operand number (in the II) that we are adding. IIOpNum and II are used for
422/// assertions only.
423void ScheduleDAG::AddOperand(MachineInstr *MI, SDOperand Op,
424 unsigned IIOpNum,
Chris Lattnerdf375062006-03-10 07:25:12 +0000425 const TargetInstrDescriptor *II,
Evan Chengaf825c82007-07-10 07:08:32 +0000426 DenseMap<SDOperand, unsigned> &VRBaseMap) {
Chris Lattnered18b682006-02-24 18:54:03 +0000427 if (Op.isTargetOpcode()) {
428 // Note that this case is redundant with the final else block, but we
429 // include it because it is the most common and it makes the logic
430 // simpler here.
431 assert(Op.getValueType() != MVT::Other &&
432 Op.getValueType() != MVT::Flag &&
433 "Chain and flag operands should occur at end of operand list!");
434
435 // Get/emit the operand.
Chris Lattnerdf375062006-03-10 07:25:12 +0000436 unsigned VReg = getVR(Op, VRBaseMap);
Chris Lattner69244302008-01-07 01:56:04 +0000437 const TargetInstrDescriptor *TID = MI->getDesc();
Evan Cheng5e2456c2007-07-10 17:52:20 +0000438 bool isOptDef = (IIOpNum < TID->numOperands)
Chris Lattner8ca5c672008-01-07 02:39:19 +0000439 ? (TID->OpInfo[IIOpNum].isOptionalDef()) : false;
Chris Lattner8019f412007-12-30 00:41:17 +0000440 MI->addOperand(MachineOperand::CreateReg(VReg, isOptDef));
Chris Lattnered18b682006-02-24 18:54:03 +0000441
442 // Verify that it is right.
443 assert(MRegisterInfo::isVirtualRegister(VReg) && "Not a vreg?");
444 if (II) {
Jim Laskey60f09922006-07-21 20:57:35 +0000445 const TargetRegisterClass *RC =
446 getInstrOperandRegClass(MRI, TII, II, IIOpNum);
Evan Cheng21d03f22006-05-18 20:42:07 +0000447 assert(RC && "Don't have operand info for this instruction!");
Chris Lattner84bc5422007-12-31 04:13:23 +0000448 const TargetRegisterClass *VRC = RegInfo.getRegClass(VReg);
Chris Lattner01528292007-02-15 18:17:56 +0000449 if (VRC != RC) {
450 cerr << "Register class of operand and regclass of use don't agree!\n";
451#ifndef NDEBUG
452 cerr << "Operand = " << IIOpNum << "\n";
Chris Lattner95ad9432007-02-17 06:38:37 +0000453 cerr << "Op->Val = "; Op.Val->dump(&DAG); cerr << "\n";
Chris Lattner01528292007-02-15 18:17:56 +0000454 cerr << "MI = "; MI->print(cerr);
455 cerr << "VReg = " << VReg << "\n";
456 cerr << "VReg RegClass size = " << VRC->getSize()
Chris Lattner5d4a9f72007-02-15 18:19:15 +0000457 << ", align = " << VRC->getAlignment() << "\n";
Chris Lattner01528292007-02-15 18:17:56 +0000458 cerr << "Expected RegClass size = " << RC->getSize()
Chris Lattner5d4a9f72007-02-15 18:19:15 +0000459 << ", align = " << RC->getAlignment() << "\n";
Chris Lattner01528292007-02-15 18:17:56 +0000460#endif
461 cerr << "Fatal error, aborting.\n";
462 abort();
463 }
Chris Lattnered18b682006-02-24 18:54:03 +0000464 }
Chris Lattnerfec65d52007-12-30 00:51:11 +0000465 } else if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner8019f412007-12-30 00:41:17 +0000466 MI->addOperand(MachineOperand::CreateImm(C->getValue()));
Chris Lattnerfec65d52007-12-30 00:51:11 +0000467 } else if (RegisterSDNode *R = dyn_cast<RegisterSDNode>(Op)) {
Chris Lattner8019f412007-12-30 00:41:17 +0000468 MI->addOperand(MachineOperand::CreateReg(R->getReg(), false));
Chris Lattnerfec65d52007-12-30 00:51:11 +0000469 } else if (GlobalAddressSDNode *TGA = dyn_cast<GlobalAddressSDNode>(Op)) {
470 MI->addOperand(MachineOperand::CreateGA(TGA->getGlobal(),TGA->getOffset()));
471 } else if (BasicBlockSDNode *BB = dyn_cast<BasicBlockSDNode>(Op)) {
472 MI->addOperand(MachineOperand::CreateMBB(BB->getBasicBlock()));
473 } else if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(Op)) {
474 MI->addOperand(MachineOperand::CreateFI(FI->getIndex()));
475 } else if (JumpTableSDNode *JT = dyn_cast<JumpTableSDNode>(Op)) {
476 MI->addOperand(MachineOperand::CreateJTI(JT->getIndex()));
477 } else if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(Op)) {
Evan Cheng404cb4f2006-02-25 09:54:52 +0000478 int Offset = CP->getOffset();
Chris Lattnered18b682006-02-24 18:54:03 +0000479 unsigned Align = CP->getAlignment();
Evan Chengd6594ae2006-09-12 21:00:35 +0000480 const Type *Type = CP->getType();
Chris Lattnered18b682006-02-24 18:54:03 +0000481 // MachineConstantPool wants an explicit alignment.
482 if (Align == 0) {
Evan Chengde268f72007-01-24 07:03:39 +0000483 Align = TM.getTargetData()->getPreferredTypeAlignmentShift(Type);
Evan Chengf6d039a2007-01-22 23:13:55 +0000484 if (Align == 0) {
Reid Spencerac9dcb92007-02-15 03:39:18 +0000485 // Alignment of vector types. FIXME!
Duncan Sands514ab342007-11-01 20:53:16 +0000486 Align = TM.getTargetData()->getABITypeSize(Type);
Evan Chengf6d039a2007-01-22 23:13:55 +0000487 Align = Log2_64(Align);
Chris Lattner54a30b92006-03-20 01:51:46 +0000488 }
Chris Lattnered18b682006-02-24 18:54:03 +0000489 }
490
Evan Chengd6594ae2006-09-12 21:00:35 +0000491 unsigned Idx;
492 if (CP->isMachineConstantPoolEntry())
493 Idx = ConstPool->getConstantPoolIndex(CP->getMachineCPVal(), Align);
494 else
495 Idx = ConstPool->getConstantPoolIndex(CP->getConstVal(), Align);
Chris Lattnerfec65d52007-12-30 00:51:11 +0000496 MI->addOperand(MachineOperand::CreateCPI(Idx, Offset));
497 } else if (ExternalSymbolSDNode *ES = dyn_cast<ExternalSymbolSDNode>(Op)) {
498 MI->addOperand(MachineOperand::CreateES(ES->getSymbol()));
Chris Lattnered18b682006-02-24 18:54:03 +0000499 } else {
500 assert(Op.getValueType() != MVT::Other &&
501 Op.getValueType() != MVT::Flag &&
502 "Chain and flag operands should occur at end of operand list!");
Chris Lattnerdf375062006-03-10 07:25:12 +0000503 unsigned VReg = getVR(Op, VRBaseMap);
Chris Lattner8019f412007-12-30 00:41:17 +0000504 MI->addOperand(MachineOperand::CreateReg(VReg, false));
Chris Lattnered18b682006-02-24 18:54:03 +0000505
506 // Verify that it is right.
507 assert(MRegisterInfo::isVirtualRegister(VReg) && "Not a vreg?");
508 if (II) {
Jim Laskey60f09922006-07-21 20:57:35 +0000509 const TargetRegisterClass *RC =
510 getInstrOperandRegClass(MRI, TII, II, IIOpNum);
Evan Cheng21d03f22006-05-18 20:42:07 +0000511 assert(RC && "Don't have operand info for this instruction!");
Chris Lattner84bc5422007-12-31 04:13:23 +0000512 assert(RegInfo.getRegClass(VReg) == RC &&
Chris Lattnered18b682006-02-24 18:54:03 +0000513 "Register class of operand and regclass of use don't agree!");
514 }
515 }
516
517}
518
Christopher Lambe24f8f12007-07-26 08:12:07 +0000519// Returns the Register Class of a subregister
520static const TargetRegisterClass *getSubRegisterRegClass(
521 const TargetRegisterClass *TRC,
522 unsigned SubIdx) {
523 // Pick the register class of the subregister
524 MRegisterInfo::regclass_iterator I = TRC->subregclasses_begin() + SubIdx-1;
525 assert(I < TRC->subregclasses_end() &&
526 "Invalid subregister index for register class");
527 return *I;
528}
529
530static const TargetRegisterClass *getSuperregRegisterClass(
531 const TargetRegisterClass *TRC,
532 unsigned SubIdx,
533 MVT::ValueType VT) {
534 // Pick the register class of the superegister for this type
535 for (MRegisterInfo::regclass_iterator I = TRC->superregclasses_begin(),
536 E = TRC->superregclasses_end(); I != E; ++I)
537 if ((*I)->hasType(VT) && getSubRegisterRegClass(*I, SubIdx) == TRC)
538 return *I;
539 assert(false && "Couldn't find the register class");
540 return 0;
541}
542
543/// EmitSubregNode - Generate machine code for subreg nodes.
544///
545void ScheduleDAG::EmitSubregNode(SDNode *Node,
546 DenseMap<SDOperand, unsigned> &VRBaseMap) {
547 unsigned VRBase = 0;
548 unsigned Opc = Node->getTargetOpcode();
549 if (Opc == TargetInstrInfo::EXTRACT_SUBREG) {
550 // If the node is only used by a CopyToReg and the dest reg is a vreg, use
551 // the CopyToReg'd destination register instead of creating a new vreg.
552 for (SDNode::use_iterator UI = Node->use_begin(), E = Node->use_end();
553 UI != E; ++UI) {
554 SDNode *Use = *UI;
555 if (Use->getOpcode() == ISD::CopyToReg &&
556 Use->getOperand(2).Val == Node) {
557 unsigned DestReg = cast<RegisterSDNode>(Use->getOperand(1))->getReg();
558 if (MRegisterInfo::isVirtualRegister(DestReg)) {
559 VRBase = DestReg;
560 break;
561 }
562 }
563 }
564
565 unsigned SubIdx = cast<ConstantSDNode>(Node->getOperand(1))->getValue();
566
567 // TODO: If the node is a use of a CopyFromReg from a physical register
568 // fold the extract into the copy now
569
Christopher Lambe24f8f12007-07-26 08:12:07 +0000570 // Create the extract_subreg machine instruction.
571 MachineInstr *MI =
572 new MachineInstr(BB, TII->get(TargetInstrInfo::EXTRACT_SUBREG));
573
574 // Figure out the register class to create for the destreg.
575 unsigned VReg = getVR(Node->getOperand(0), VRBaseMap);
Chris Lattner84bc5422007-12-31 04:13:23 +0000576 const TargetRegisterClass *TRC = RegInfo.getRegClass(VReg);
Christopher Lambe24f8f12007-07-26 08:12:07 +0000577 const TargetRegisterClass *SRC = getSubRegisterRegClass(TRC, SubIdx);
578
579 if (VRBase) {
580 // Grab the destination register
581 const TargetRegisterClass *DRC = 0;
Chris Lattner84bc5422007-12-31 04:13:23 +0000582 DRC = RegInfo.getRegClass(VRBase);
Christopher Lambe24f8f12007-07-26 08:12:07 +0000583 assert(SRC == DRC &&
584 "Source subregister and destination must have the same class");
585 } else {
586 // Create the reg
Chris Lattner84bc5422007-12-31 04:13:23 +0000587 VRBase = RegInfo.createVirtualRegister(SRC);
Christopher Lambe24f8f12007-07-26 08:12:07 +0000588 }
589
590 // Add def, source, and subreg index
Chris Lattner8019f412007-12-30 00:41:17 +0000591 MI->addOperand(MachineOperand::CreateReg(VRBase, true));
Christopher Lambe24f8f12007-07-26 08:12:07 +0000592 AddOperand(MI, Node->getOperand(0), 0, 0, VRBaseMap);
Chris Lattnerfec65d52007-12-30 00:51:11 +0000593 MI->addOperand(MachineOperand::CreateImm(SubIdx));
Christopher Lambe24f8f12007-07-26 08:12:07 +0000594
595 } else if (Opc == TargetInstrInfo::INSERT_SUBREG) {
596 assert((Node->getNumOperands() == 2 || Node->getNumOperands() == 3) &&
597 "Malformed insert_subreg node");
598 bool isUndefInput = (Node->getNumOperands() == 2);
599 unsigned SubReg = 0;
600 unsigned SubIdx = 0;
601
602 if (isUndefInput) {
603 SubReg = getVR(Node->getOperand(0), VRBaseMap);
604 SubIdx = cast<ConstantSDNode>(Node->getOperand(1))->getValue();
605 } else {
606 SubReg = getVR(Node->getOperand(1), VRBaseMap);
607 SubIdx = cast<ConstantSDNode>(Node->getOperand(2))->getValue();
608 }
609
Chris Lattner534bcfb2007-12-31 04:16:08 +0000610 // TODO: Add tracking info to MachineRegisterInfo of which vregs are subregs
Christopher Lambe24f8f12007-07-26 08:12:07 +0000611 // to allow coalescing in the allocator
612
613 // If the node is only used by a CopyToReg and the dest reg is a vreg, use
614 // the CopyToReg'd destination register instead of creating a new vreg.
615 // If the CopyToReg'd destination register is physical, then fold the
616 // insert into the copy
617 for (SDNode::use_iterator UI = Node->use_begin(), E = Node->use_end();
618 UI != E; ++UI) {
619 SDNode *Use = *UI;
620 if (Use->getOpcode() == ISD::CopyToReg &&
621 Use->getOperand(2).Val == Node) {
622 unsigned DestReg = cast<RegisterSDNode>(Use->getOperand(1))->getReg();
623 if (MRegisterInfo::isVirtualRegister(DestReg)) {
624 VRBase = DestReg;
625 break;
626 }
627 }
628 }
629
630 // Create the insert_subreg machine instruction.
631 MachineInstr *MI =
632 new MachineInstr(BB, TII->get(TargetInstrInfo::INSERT_SUBREG));
633
634 // Figure out the register class to create for the destreg.
635 const TargetRegisterClass *TRC = 0;
636 if (VRBase) {
Chris Lattner84bc5422007-12-31 04:13:23 +0000637 TRC = RegInfo.getRegClass(VRBase);
Christopher Lambe24f8f12007-07-26 08:12:07 +0000638 } else {
Chris Lattner84bc5422007-12-31 04:13:23 +0000639 TRC = getSuperregRegisterClass(RegInfo.getRegClass(SubReg), SubIdx,
Christopher Lambe24f8f12007-07-26 08:12:07 +0000640 Node->getValueType(0));
641 assert(TRC && "Couldn't determine register class for insert_subreg");
Chris Lattner84bc5422007-12-31 04:13:23 +0000642 VRBase = RegInfo.createVirtualRegister(TRC); // Create the reg
Christopher Lambe24f8f12007-07-26 08:12:07 +0000643 }
644
Chris Lattner8019f412007-12-30 00:41:17 +0000645 MI->addOperand(MachineOperand::CreateReg(VRBase, true));
Christopher Lambe24f8f12007-07-26 08:12:07 +0000646 AddOperand(MI, Node->getOperand(0), 0, 0, VRBaseMap);
647 if (!isUndefInput)
648 AddOperand(MI, Node->getOperand(1), 0, 0, VRBaseMap);
Chris Lattnerfec65d52007-12-30 00:51:11 +0000649 MI->addOperand(MachineOperand::CreateImm(SubIdx));
Christopher Lambe24f8f12007-07-26 08:12:07 +0000650 } else
651 assert(0 && "Node is not a subreg insert or extract");
652
653 bool isNew = VRBaseMap.insert(std::make_pair(SDOperand(Node,0), VRBase));
654 assert(isNew && "Node emitted out of order - early");
655}
656
Jim Laskeyb6d4c2c2005-09-30 19:15:27 +0000657/// EmitNode - Generate machine code for an node and needed dependencies.
Jim Laskeye6b90fb2005-09-26 21:57:04 +0000658///
Evan Chenga6fb1b62007-09-25 01:54:36 +0000659void ScheduleDAG::EmitNode(SDNode *Node, unsigned InstanceNo,
Evan Chengaf825c82007-07-10 07:08:32 +0000660 DenseMap<SDOperand, unsigned> &VRBaseMap) {
Jim Laskeyb6d4c2c2005-09-30 19:15:27 +0000661 // If machine instruction
662 if (Node->isTargetOpcode()) {
663 unsigned Opc = Node->getTargetOpcode();
Christopher Lambe24f8f12007-07-26 08:12:07 +0000664
665 // Handle subreg insert/extract specially
666 if (Opc == TargetInstrInfo::EXTRACT_SUBREG ||
667 Opc == TargetInstrInfo::INSERT_SUBREG) {
668 EmitSubregNode(Node, VRBaseMap);
669 return;
670 }
671
Evan Chenga9c20912006-01-21 02:32:06 +0000672 const TargetInstrDescriptor &II = TII->get(Opc);
Chris Lattner2d973e42005-08-18 20:07:59 +0000673
Jim Laskeyb6d4c2c2005-09-30 19:15:27 +0000674 unsigned NumResults = CountResults(Node);
675 unsigned NodeOperands = CountOperands(Node);
Jim Laskeye6b90fb2005-09-26 21:57:04 +0000676 unsigned NumMIOperands = NodeOperands + NumResults;
Evan Cheng84097472007-08-02 00:28:15 +0000677 bool HasPhysRegOuts = (NumResults > II.numDefs) && II.ImplicitDefs;
Chris Lattnerda8abb02005-09-01 18:44:10 +0000678#ifndef NDEBUG
Evan Cheng8d3af5e2006-06-15 07:22:16 +0000679 assert((unsigned(II.numOperands) == NumMIOperands ||
Evan Cheng84097472007-08-02 00:28:15 +0000680 HasPhysRegOuts || (II.Flags & M_VARIABLE_OPS)) &&
Chris Lattner2d973e42005-08-18 20:07:59 +0000681 "#operands for dag node doesn't match .td file!");
Chris Lattnerca6aa2f2005-08-19 01:01:34 +0000682#endif
Chris Lattner2d973e42005-08-18 20:07:59 +0000683
684 // Create the new machine instruction.
Evan Chengc0f64ff2006-11-27 23:37:22 +0000685 MachineInstr *MI = new MachineInstr(II);
Chris Lattner2d973e42005-08-18 20:07:59 +0000686
687 // Add result register values for things that are defined by this
688 // instruction.
Evan Chengaf825c82007-07-10 07:08:32 +0000689 if (NumResults)
Evan Cheng84097472007-08-02 00:28:15 +0000690 CreateVirtualRegisters(Node, MI, II, VRBaseMap);
Jim Laskeyb6d4c2c2005-09-30 19:15:27 +0000691
692 // Emit all of the actual operands of this instruction, adding them to the
693 // instruction as appropriate.
Chris Lattnered18b682006-02-24 18:54:03 +0000694 for (unsigned i = 0; i != NodeOperands; ++i)
Evan Cheng84097472007-08-02 00:28:15 +0000695 AddOperand(MI, Node->getOperand(i), i+II.numDefs, &II, VRBaseMap);
Evan Cheng13d41b92006-05-12 01:58:24 +0000696
697 // Commute node if it has been determined to be profitable.
698 if (CommuteSet.count(Node)) {
699 MachineInstr *NewMI = TII->commuteInstruction(MI);
700 if (NewMI == 0)
Bill Wendling832171c2006-12-07 20:04:42 +0000701 DOUT << "Sched: COMMUTING FAILED!\n";
Evan Cheng13d41b92006-05-12 01:58:24 +0000702 else {
Bill Wendling832171c2006-12-07 20:04:42 +0000703 DOUT << "Sched: COMMUTED TO: " << *NewMI;
Evan Cheng4c6f2f92006-05-31 18:03:39 +0000704 if (MI != NewMI) {
705 delete MI;
706 MI = NewMI;
707 }
Evan Cheng13d41b92006-05-12 01:58:24 +0000708 }
709 }
710
Jim Laskeyb6d4c2c2005-09-30 19:15:27 +0000711 // Now that we have emitted all operands, emit this instruction itself.
712 if ((II.Flags & M_USES_CUSTOM_DAG_SCHED_INSERTION) == 0) {
713 BB->insert(BB->end(), MI);
714 } else {
715 // Insert this instruction into the end of the basic block, potentially
716 // taking some custom action.
717 BB = DAG.getTargetLoweringInfo().InsertAtEndOfBasicBlock(MI, BB);
718 }
Evan Cheng84097472007-08-02 00:28:15 +0000719
720 // Additional results must be an physical register def.
721 if (HasPhysRegOuts) {
722 for (unsigned i = II.numDefs; i < NumResults; ++i) {
723 unsigned Reg = II.ImplicitDefs[i - II.numDefs];
Evan Cheng33d55952007-08-02 05:29:38 +0000724 if (Node->hasAnyUseOfValue(i))
Evan Chenga6fb1b62007-09-25 01:54:36 +0000725 EmitCopyFromReg(Node, i, InstanceNo, Reg, VRBaseMap);
Evan Cheng84097472007-08-02 00:28:15 +0000726 }
727 }
Jim Laskeyb6d4c2c2005-09-30 19:15:27 +0000728 } else {
729 switch (Node->getOpcode()) {
730 default:
Jim Laskey16d42c62006-07-11 18:25:13 +0000731#ifndef NDEBUG
Dan Gohmanb5bec2b2007-06-19 14:13:56 +0000732 Node->dump(&DAG);
Jim Laskey16d42c62006-07-11 18:25:13 +0000733#endif
Jim Laskeyb6d4c2c2005-09-30 19:15:27 +0000734 assert(0 && "This target-independent node should have been selected!");
735 case ISD::EntryToken: // fall thru
736 case ISD::TokenFactor:
Jim Laskey1ee29252007-01-26 14:34:52 +0000737 case ISD::LABEL:
Jim Laskeyb6d4c2c2005-09-30 19:15:27 +0000738 break;
739 case ISD::CopyToReg: {
Evan Cheng489a87c2007-01-05 20:59:06 +0000740 unsigned InReg;
741 if (RegisterSDNode *R = dyn_cast<RegisterSDNode>(Node->getOperand(2)))
742 InReg = R->getReg();
743 else
744 InReg = getVR(Node->getOperand(2), VRBaseMap);
Chris Lattnera4176522005-10-30 18:54:27 +0000745 unsigned DestReg = cast<RegisterSDNode>(Node->getOperand(1))->getReg();
Lauro Ramos Venancio8334b9f2007-03-20 16:46:44 +0000746 if (InReg != DestReg) {// Coalesced away the copy?
747 const TargetRegisterClass *TRC = 0;
748 // Get the target register class
Lauro Ramos Venancioa0a26b72007-03-20 20:09:03 +0000749 if (MRegisterInfo::isVirtualRegister(InReg))
Chris Lattner84bc5422007-12-31 04:13:23 +0000750 TRC = RegInfo.getRegClass(InReg);
Lauro Ramos Venancioa0a26b72007-03-20 20:09:03 +0000751 else
Evan Cheng42d60272007-09-26 21:36:17 +0000752 TRC =
753 MRI->getPhysicalRegisterRegClass(Node->getOperand(2).getValueType(),
Lauro Ramos Venancioa0a26b72007-03-20 20:09:03 +0000754 InReg);
Owen Andersond10fd972007-12-31 06:32:00 +0000755 TII->copyRegToReg(*BB, BB->end(), DestReg, InReg, TRC, TRC);
Lauro Ramos Venancio8334b9f2007-03-20 16:46:44 +0000756 }
Jim Laskeyb6d4c2c2005-09-30 19:15:27 +0000757 break;
758 }
759 case ISD::CopyFromReg: {
760 unsigned SrcReg = cast<RegisterSDNode>(Node->getOperand(1))->getReg();
Evan Chenga6fb1b62007-09-25 01:54:36 +0000761 EmitCopyFromReg(Node, 0, InstanceNo, SrcReg, VRBaseMap);
Jim Laskeyb6d4c2c2005-09-30 19:15:27 +0000762 break;
763 }
Chris Lattneracc43bf2006-01-26 23:28:04 +0000764 case ISD::INLINEASM: {
765 unsigned NumOps = Node->getNumOperands();
766 if (Node->getOperand(NumOps-1).getValueType() == MVT::Flag)
767 --NumOps; // Ignore the flag operand.
768
769 // Create the inline asm machine instruction.
770 MachineInstr *MI =
Evan Chengc0f64ff2006-11-27 23:37:22 +0000771 new MachineInstr(BB, TII->get(TargetInstrInfo::INLINEASM));
Chris Lattneracc43bf2006-01-26 23:28:04 +0000772
773 // Add the asm string as an external symbol operand.
774 const char *AsmStr =
775 cast<ExternalSymbolSDNode>(Node->getOperand(1))->getSymbol();
Chris Lattnerfec65d52007-12-30 00:51:11 +0000776 MI->addOperand(MachineOperand::CreateES(AsmStr));
Chris Lattneracc43bf2006-01-26 23:28:04 +0000777
778 // Add all of the operand registers to the instruction.
Chris Lattnerc3a9f8d2006-02-23 19:21:04 +0000779 for (unsigned i = 2; i != NumOps;) {
780 unsigned Flags = cast<ConstantSDNode>(Node->getOperand(i))->getValue();
Chris Lattnerfd6d2822006-02-24 19:18:20 +0000781 unsigned NumVals = Flags >> 3;
Chris Lattnerc3a9f8d2006-02-23 19:21:04 +0000782
Chris Lattnerfec65d52007-12-30 00:51:11 +0000783 MI->addOperand(MachineOperand::CreateImm(Flags));
Chris Lattnerc3a9f8d2006-02-23 19:21:04 +0000784 ++i; // Skip the ID value.
785
786 switch (Flags & 7) {
Chris Lattneracc43bf2006-01-26 23:28:04 +0000787 default: assert(0 && "Bad flags!");
Chris Lattnerc3a9f8d2006-02-23 19:21:04 +0000788 case 1: // Use of register.
Chris Lattnerfd6d2822006-02-24 19:18:20 +0000789 for (; NumVals; --NumVals, ++i) {
Chris Lattnerc3a9f8d2006-02-23 19:21:04 +0000790 unsigned Reg = cast<RegisterSDNode>(Node->getOperand(i))->getReg();
Chris Lattner8019f412007-12-30 00:41:17 +0000791 MI->addOperand(MachineOperand::CreateReg(Reg, false));
Chris Lattnerc3a9f8d2006-02-23 19:21:04 +0000792 }
Chris Lattnerdc19b702006-02-04 02:26:14 +0000793 break;
Chris Lattnerc3a9f8d2006-02-23 19:21:04 +0000794 case 2: // Def of register.
Chris Lattnerfd6d2822006-02-24 19:18:20 +0000795 for (; NumVals; --NumVals, ++i) {
Chris Lattnerc3a9f8d2006-02-23 19:21:04 +0000796 unsigned Reg = cast<RegisterSDNode>(Node->getOperand(i))->getReg();
Chris Lattner8019f412007-12-30 00:41:17 +0000797 MI->addOperand(MachineOperand::CreateReg(Reg, true));
Chris Lattnerc3a9f8d2006-02-23 19:21:04 +0000798 }
Chris Lattnerdc19b702006-02-04 02:26:14 +0000799 break;
Chris Lattnerdc19b702006-02-04 02:26:14 +0000800 case 3: { // Immediate.
Chris Lattner7df31dc2007-08-25 00:53:07 +0000801 for (; NumVals; --NumVals, ++i) {
802 if (ConstantSDNode *CS =
803 dyn_cast<ConstantSDNode>(Node->getOperand(i))) {
Chris Lattner8019f412007-12-30 00:41:17 +0000804 MI->addOperand(MachineOperand::CreateImm(CS->getValue()));
Dale Johanneseneb57ea72007-11-05 21:20:28 +0000805 } else if (GlobalAddressSDNode *GA =
806 dyn_cast<GlobalAddressSDNode>(Node->getOperand(i))) {
Chris Lattnerfec65d52007-12-30 00:51:11 +0000807 MI->addOperand(MachineOperand::CreateGA(GA->getGlobal(),
808 GA->getOffset()));
Dale Johanneseneb57ea72007-11-05 21:20:28 +0000809 } else {
Chris Lattnerfec65d52007-12-30 00:51:11 +0000810 BasicBlockSDNode *BB =cast<BasicBlockSDNode>(Node->getOperand(i));
811 MI->addOperand(MachineOperand::CreateMBB(BB->getBasicBlock()));
Chris Lattner7df31dc2007-08-25 00:53:07 +0000812 }
Chris Lattnerefa46ce2006-10-31 20:01:56 +0000813 }
Chris Lattnerdc19b702006-02-04 02:26:14 +0000814 break;
815 }
Chris Lattnerfd6d2822006-02-24 19:18:20 +0000816 case 4: // Addressing mode.
817 // The addressing mode has been selected, just add all of the
818 // operands to the machine instruction.
819 for (; NumVals; --NumVals, ++i)
Chris Lattnerdf375062006-03-10 07:25:12 +0000820 AddOperand(MI, Node->getOperand(i), 0, 0, VRBaseMap);
Chris Lattnerfd6d2822006-02-24 19:18:20 +0000821 break;
Chris Lattnerdc19b702006-02-04 02:26:14 +0000822 }
Chris Lattneracc43bf2006-01-26 23:28:04 +0000823 }
824 break;
825 }
Jim Laskeyb6d4c2c2005-09-30 19:15:27 +0000826 }
827 }
Jim Laskeyb6d4c2c2005-09-30 19:15:27 +0000828}
829
Chris Lattnera93dfcd2006-03-05 23:51:47 +0000830void ScheduleDAG::EmitNoop() {
831 TII->insertNoop(*BB, BB->end());
832}
833
Evan Cheng42d60272007-09-26 21:36:17 +0000834void ScheduleDAG::EmitCrossRCCopy(SUnit *SU, DenseMap<SUnit*, unsigned> &VRBaseMap) {
835 for (SUnit::const_pred_iterator I = SU->Preds.begin(), E = SU->Preds.end();
836 I != E; ++I) {
837 if (I->isCtrl) continue; // ignore chain preds
838 if (!I->Dep->Node) {
839 // Copy to physical register.
840 DenseMap<SUnit*, unsigned>::iterator VRI = VRBaseMap.find(I->Dep);
841 assert(VRI != VRBaseMap.end() && "Node emitted out of order - late");
842 // Find the destination physical register.
843 unsigned Reg = 0;
844 for (SUnit::const_succ_iterator II = SU->Succs.begin(),
845 EE = SU->Succs.end(); II != EE; ++II) {
846 if (I->Reg) {
847 Reg = I->Reg;
848 break;
849 }
850 }
851 assert(I->Reg && "Unknown physical register!");
Owen Andersond10fd972007-12-31 06:32:00 +0000852 TII->copyRegToReg(*BB, BB->end(), Reg, VRI->second,
Evan Cheng42d60272007-09-26 21:36:17 +0000853 SU->CopyDstRC, SU->CopySrcRC);
854 } else {
855 // Copy from physical register.
856 assert(I->Reg && "Unknown physical register!");
Chris Lattner84bc5422007-12-31 04:13:23 +0000857 unsigned VRBase = RegInfo.createVirtualRegister(SU->CopyDstRC);
Evan Cheng42d60272007-09-26 21:36:17 +0000858 bool isNew = VRBaseMap.insert(std::make_pair(SU, VRBase));
859 assert(isNew && "Node emitted out of order - early");
Owen Andersond10fd972007-12-31 06:32:00 +0000860 TII->copyRegToReg(*BB, BB->end(), VRBase, I->Reg,
Evan Cheng42d60272007-09-26 21:36:17 +0000861 SU->CopyDstRC, SU->CopySrcRC);
862 }
863 break;
864 }
865}
866
Evan Chenge165a782006-05-11 23:55:42 +0000867/// EmitSchedule - Emit the machine code in scheduled order.
868void ScheduleDAG::EmitSchedule() {
Chris Lattner96645412006-05-16 06:10:58 +0000869 // If this is the first basic block in the function, and if it has live ins
870 // that need to be copied into vregs, emit the copies into the top of the
871 // block before emitting the code for the block.
872 MachineFunction &MF = DAG.getMachineFunction();
Dan Gohmancb406c22007-10-03 19:26:29 +0000873 if (&MF.front() == BB) {
Chris Lattner84bc5422007-12-31 04:13:23 +0000874 for (MachineRegisterInfo::livein_iterator LI = RegInfo.livein_begin(),
875 E = RegInfo.livein_end(); LI != E; ++LI)
Evan Cheng9efce632007-09-26 06:25:56 +0000876 if (LI->second) {
Chris Lattner84bc5422007-12-31 04:13:23 +0000877 const TargetRegisterClass *RC = RegInfo.getRegClass(LI->second);
Owen Andersond10fd972007-12-31 06:32:00 +0000878 TII->copyRegToReg(*MF.begin(), MF.begin()->end(), LI->second,
Evan Cheng9efce632007-09-26 06:25:56 +0000879 LI->first, RC, RC);
880 }
Chris Lattner96645412006-05-16 06:10:58 +0000881 }
882
883
884 // Finally, emit the code for all of the scheduled instructions.
Evan Chengaf825c82007-07-10 07:08:32 +0000885 DenseMap<SDOperand, unsigned> VRBaseMap;
Evan Cheng42d60272007-09-26 21:36:17 +0000886 DenseMap<SUnit*, unsigned> CopyVRBaseMap;
Evan Chenge165a782006-05-11 23:55:42 +0000887 for (unsigned i = 0, e = Sequence.size(); i != e; i++) {
888 if (SUnit *SU = Sequence[i]) {
Evan Chenga6fb1b62007-09-25 01:54:36 +0000889 for (unsigned j = 0, ee = SU->FlaggedNodes.size(); j != ee; ++j)
890 EmitNode(SU->FlaggedNodes[j], SU->InstanceNo, VRBaseMap);
Evan Cheng42d60272007-09-26 21:36:17 +0000891 if (SU->Node)
892 EmitNode(SU->Node, SU->InstanceNo, VRBaseMap);
893 else
894 EmitCrossRCCopy(SU, CopyVRBaseMap);
Evan Chenge165a782006-05-11 23:55:42 +0000895 } else {
896 // Null SUnit* is a noop.
897 EmitNoop();
898 }
899 }
900}
901
902/// dump - dump the schedule.
903void ScheduleDAG::dumpSchedule() const {
904 for (unsigned i = 0, e = Sequence.size(); i != e; i++) {
905 if (SUnit *SU = Sequence[i])
906 SU->dump(&DAG);
907 else
Bill Wendling832171c2006-12-07 20:04:42 +0000908 cerr << "**** NOOP ****\n";
Evan Chenge165a782006-05-11 23:55:42 +0000909 }
910}
911
912
Evan Chenga9c20912006-01-21 02:32:06 +0000913/// Run - perform scheduling.
914///
915MachineBasicBlock *ScheduleDAG::Run() {
Evan Chenga9c20912006-01-21 02:32:06 +0000916 Schedule();
917 return BB;
Chris Lattnerd32b2362005-08-18 18:45:24 +0000918}
Evan Cheng4ef10862006-01-23 07:01:07 +0000919
Evan Chenge165a782006-05-11 23:55:42 +0000920/// SUnit - Scheduling unit. It's an wrapper around either a single SDNode or
921/// a group of nodes flagged together.
922void SUnit::dump(const SelectionDAG *G) const {
Bill Wendling832171c2006-12-07 20:04:42 +0000923 cerr << "SU(" << NodeNum << "): ";
Evan Cheng42d60272007-09-26 21:36:17 +0000924 if (Node)
925 Node->dump(G);
926 else
927 cerr << "CROSS RC COPY ";
Bill Wendling832171c2006-12-07 20:04:42 +0000928 cerr << "\n";
Evan Chenge165a782006-05-11 23:55:42 +0000929 if (FlaggedNodes.size() != 0) {
930 for (unsigned i = 0, e = FlaggedNodes.size(); i != e; i++) {
Bill Wendling832171c2006-12-07 20:04:42 +0000931 cerr << " ";
Evan Chenge165a782006-05-11 23:55:42 +0000932 FlaggedNodes[i]->dump(G);
Bill Wendling832171c2006-12-07 20:04:42 +0000933 cerr << "\n";
Evan Chenge165a782006-05-11 23:55:42 +0000934 }
935 }
936}
Evan Cheng4ef10862006-01-23 07:01:07 +0000937
Evan Chenge165a782006-05-11 23:55:42 +0000938void SUnit::dumpAll(const SelectionDAG *G) const {
939 dump(G);
940
Bill Wendling832171c2006-12-07 20:04:42 +0000941 cerr << " # preds left : " << NumPredsLeft << "\n";
942 cerr << " # succs left : " << NumSuccsLeft << "\n";
Bill Wendling832171c2006-12-07 20:04:42 +0000943 cerr << " Latency : " << Latency << "\n";
944 cerr << " Depth : " << Depth << "\n";
945 cerr << " Height : " << Height << "\n";
Evan Chenge165a782006-05-11 23:55:42 +0000946
947 if (Preds.size() != 0) {
Bill Wendling832171c2006-12-07 20:04:42 +0000948 cerr << " Predecessors:\n";
Chris Lattner228a18e2006-08-17 00:09:56 +0000949 for (SUnit::const_succ_iterator I = Preds.begin(), E = Preds.end();
950 I != E; ++I) {
Evan Cheng713a98d2007-09-19 01:38:40 +0000951 if (I->isCtrl)
Bill Wendling832171c2006-12-07 20:04:42 +0000952 cerr << " ch #";
Evan Chenge165a782006-05-11 23:55:42 +0000953 else
Bill Wendling832171c2006-12-07 20:04:42 +0000954 cerr << " val #";
Evan Chenga6fb1b62007-09-25 01:54:36 +0000955 cerr << I->Dep << " - SU(" << I->Dep->NodeNum << ")";
956 if (I->isSpecial)
957 cerr << " *";
958 cerr << "\n";
Evan Chenge165a782006-05-11 23:55:42 +0000959 }
960 }
961 if (Succs.size() != 0) {
Bill Wendling832171c2006-12-07 20:04:42 +0000962 cerr << " Successors:\n";
Chris Lattner228a18e2006-08-17 00:09:56 +0000963 for (SUnit::const_succ_iterator I = Succs.begin(), E = Succs.end();
964 I != E; ++I) {
Evan Cheng713a98d2007-09-19 01:38:40 +0000965 if (I->isCtrl)
Bill Wendling832171c2006-12-07 20:04:42 +0000966 cerr << " ch #";
Evan Chenge165a782006-05-11 23:55:42 +0000967 else
Bill Wendling832171c2006-12-07 20:04:42 +0000968 cerr << " val #";
Evan Chenga6fb1b62007-09-25 01:54:36 +0000969 cerr << I->Dep << " - SU(" << I->Dep->NodeNum << ")";
970 if (I->isSpecial)
971 cerr << " *";
972 cerr << "\n";
Evan Chenge165a782006-05-11 23:55:42 +0000973 }
974 }
Bill Wendling832171c2006-12-07 20:04:42 +0000975 cerr << "\n";
Evan Chenge165a782006-05-11 23:55:42 +0000976}