Evan Cheng | a9c2091 | 2006-01-21 02:32:06 +0000 | [diff] [blame] | 1 | //===---- ScheduleDAG.cpp - Implement the ScheduleDAG class ---------------===// |
Chris Lattner | d32b236 | 2005-08-18 18:45:24 +0000 | [diff] [blame] | 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
Jim Laskey | 5a608dd | 2005-10-31 12:49:09 +0000 | [diff] [blame] | 5 | // This file was developed by James M. Laskey and is distributed under the |
Chris Lattner | d32b236 | 2005-08-18 18:45:24 +0000 | [diff] [blame] | 6 | // University of Illinois Open Source License. See LICENSE.TXT for details. |
| 7 | // |
| 8 | //===----------------------------------------------------------------------===// |
| 9 | // |
Jim Laskey | e6b90fb | 2005-09-26 21:57:04 +0000 | [diff] [blame] | 10 | // This implements a simple two pass scheduler. The first pass attempts to push |
| 11 | // backward any lengthy instructions and critical paths. The second pass packs |
| 12 | // instructions into semi-optimal time slots. |
Chris Lattner | d32b236 | 2005-08-18 18:45:24 +0000 | [diff] [blame] | 13 | // |
| 14 | //===----------------------------------------------------------------------===// |
| 15 | |
Evan Cheng | e165a78 | 2006-05-11 23:55:42 +0000 | [diff] [blame] | 16 | #define DEBUG_TYPE "sched" |
Reid Spencer | e5530da | 2007-01-12 23:31:12 +0000 | [diff] [blame] | 17 | #include "llvm/Type.h" |
Chris Lattner | b0d21ef | 2006-03-08 04:25:59 +0000 | [diff] [blame] | 18 | #include "llvm/CodeGen/ScheduleDAG.h" |
Chris Lattner | 5839bf2 | 2005-08-26 17:15:30 +0000 | [diff] [blame] | 19 | #include "llvm/CodeGen/MachineConstantPool.h" |
Chris Lattner | 4ccd406 | 2005-08-19 20:45:43 +0000 | [diff] [blame] | 20 | #include "llvm/CodeGen/MachineFunction.h" |
Chris Lattner | 4ccd406 | 2005-08-19 20:45:43 +0000 | [diff] [blame] | 21 | #include "llvm/CodeGen/SSARegMap.h" |
Owen Anderson | 07000c6 | 2006-05-12 06:33:49 +0000 | [diff] [blame] | 22 | #include "llvm/Target/TargetData.h" |
Chris Lattner | 2d973e4 | 2005-08-18 20:07:59 +0000 | [diff] [blame] | 23 | #include "llvm/Target/TargetMachine.h" |
| 24 | #include "llvm/Target/TargetInstrInfo.h" |
Chris Lattner | 025c39b | 2005-08-26 20:54:47 +0000 | [diff] [blame] | 25 | #include "llvm/Target/TargetLowering.h" |
Evan Cheng | e165a78 | 2006-05-11 23:55:42 +0000 | [diff] [blame] | 26 | #include "llvm/Support/Debug.h" |
Chris Lattner | 54a30b9 | 2006-03-20 01:51:46 +0000 | [diff] [blame] | 27 | #include "llvm/Support/MathExtras.h" |
Chris Lattner | d32b236 | 2005-08-18 18:45:24 +0000 | [diff] [blame] | 28 | using namespace llvm; |
| 29 | |
Evan Cheng | e165a78 | 2006-05-11 23:55:42 +0000 | [diff] [blame] | 30 | /// BuildSchedUnits - Build SUnits from the selection dag that we are input. |
| 31 | /// This SUnit graph is similar to the SelectionDAG, but represents flagged |
| 32 | /// together nodes with a single SUnit. |
| 33 | void ScheduleDAG::BuildSchedUnits() { |
| 34 | // Reserve entries in the vector for each of the SUnits we are creating. This |
| 35 | // ensure that reallocation of the vector won't happen, so SUnit*'s won't get |
| 36 | // invalidated. |
| 37 | SUnits.reserve(std::distance(DAG.allnodes_begin(), DAG.allnodes_end())); |
| 38 | |
| 39 | const InstrItineraryData &InstrItins = TM.getInstrItineraryData(); |
| 40 | |
| 41 | for (SelectionDAG::allnodes_iterator NI = DAG.allnodes_begin(), |
| 42 | E = DAG.allnodes_end(); NI != E; ++NI) { |
| 43 | if (isPassiveNode(NI)) // Leaf node, e.g. a TargetImmediate. |
| 44 | continue; |
| 45 | |
| 46 | // If this node has already been processed, stop now. |
| 47 | if (SUnitMap[NI]) continue; |
| 48 | |
| 49 | SUnit *NodeSUnit = NewSUnit(NI); |
| 50 | |
| 51 | // See if anything is flagged to this node, if so, add them to flagged |
| 52 | // nodes. Nodes can have at most one flag input and one flag output. Flags |
| 53 | // are required the be the last operand and result of a node. |
| 54 | |
| 55 | // Scan up, adding flagged preds to FlaggedNodes. |
| 56 | SDNode *N = NI; |
Evan Cheng | 3b97acd | 2006-08-07 22:12:12 +0000 | [diff] [blame] | 57 | if (N->getNumOperands() && |
| 58 | N->getOperand(N->getNumOperands()-1).getValueType() == MVT::Flag) { |
| 59 | do { |
| 60 | N = N->getOperand(N->getNumOperands()-1).Val; |
| 61 | NodeSUnit->FlaggedNodes.push_back(N); |
| 62 | SUnitMap[N] = NodeSUnit; |
| 63 | } while (N->getNumOperands() && |
| 64 | N->getOperand(N->getNumOperands()-1).getValueType()== MVT::Flag); |
| 65 | std::reverse(NodeSUnit->FlaggedNodes.begin(), |
| 66 | NodeSUnit->FlaggedNodes.end()); |
Evan Cheng | e165a78 | 2006-05-11 23:55:42 +0000 | [diff] [blame] | 67 | } |
| 68 | |
| 69 | // Scan down, adding this node and any flagged succs to FlaggedNodes if they |
| 70 | // have a user of the flag operand. |
| 71 | N = NI; |
| 72 | while (N->getValueType(N->getNumValues()-1) == MVT::Flag) { |
| 73 | SDOperand FlagVal(N, N->getNumValues()-1); |
| 74 | |
| 75 | // There are either zero or one users of the Flag result. |
| 76 | bool HasFlagUse = false; |
| 77 | for (SDNode::use_iterator UI = N->use_begin(), E = N->use_end(); |
| 78 | UI != E; ++UI) |
| 79 | if (FlagVal.isOperand(*UI)) { |
| 80 | HasFlagUse = true; |
| 81 | NodeSUnit->FlaggedNodes.push_back(N); |
| 82 | SUnitMap[N] = NodeSUnit; |
| 83 | N = *UI; |
| 84 | break; |
| 85 | } |
Chris Lattner | 228a18e | 2006-08-17 00:09:56 +0000 | [diff] [blame] | 86 | if (!HasFlagUse) break; |
Evan Cheng | e165a78 | 2006-05-11 23:55:42 +0000 | [diff] [blame] | 87 | } |
| 88 | |
| 89 | // Now all flagged nodes are in FlaggedNodes and N is the bottom-most node. |
| 90 | // Update the SUnit |
| 91 | NodeSUnit->Node = N; |
| 92 | SUnitMap[N] = NodeSUnit; |
| 93 | |
| 94 | // Compute the latency for the node. We use the sum of the latencies for |
| 95 | // all nodes flagged together into this SUnit. |
| 96 | if (InstrItins.isEmpty()) { |
| 97 | // No latency information. |
| 98 | NodeSUnit->Latency = 1; |
| 99 | } else { |
| 100 | NodeSUnit->Latency = 0; |
| 101 | if (N->isTargetOpcode()) { |
| 102 | unsigned SchedClass = TII->getSchedClass(N->getTargetOpcode()); |
| 103 | InstrStage *S = InstrItins.begin(SchedClass); |
| 104 | InstrStage *E = InstrItins.end(SchedClass); |
| 105 | for (; S != E; ++S) |
| 106 | NodeSUnit->Latency += S->Cycles; |
| 107 | } |
| 108 | for (unsigned i = 0, e = NodeSUnit->FlaggedNodes.size(); i != e; ++i) { |
| 109 | SDNode *FNode = NodeSUnit->FlaggedNodes[i]; |
| 110 | if (FNode->isTargetOpcode()) { |
| 111 | unsigned SchedClass = TII->getSchedClass(FNode->getTargetOpcode()); |
| 112 | InstrStage *S = InstrItins.begin(SchedClass); |
| 113 | InstrStage *E = InstrItins.end(SchedClass); |
| 114 | for (; S != E; ++S) |
| 115 | NodeSUnit->Latency += S->Cycles; |
| 116 | } |
| 117 | } |
| 118 | } |
| 119 | } |
| 120 | |
| 121 | // Pass 2: add the preds, succs, etc. |
| 122 | for (unsigned su = 0, e = SUnits.size(); su != e; ++su) { |
| 123 | SUnit *SU = &SUnits[su]; |
| 124 | SDNode *MainNode = SU->Node; |
| 125 | |
| 126 | if (MainNode->isTargetOpcode()) { |
| 127 | unsigned Opc = MainNode->getTargetOpcode(); |
Evan Cheng | 95f6ede | 2006-11-04 09:44:31 +0000 | [diff] [blame] | 128 | for (unsigned i = 0, ee = TII->getNumOperands(Opc); i != ee; ++i) { |
Evan Cheng | ba59a1e | 2006-12-01 21:52:58 +0000 | [diff] [blame] | 129 | if (TII->getOperandConstraint(Opc, i, TOI::TIED_TO) != -1) { |
Evan Cheng | 95f6ede | 2006-11-04 09:44:31 +0000 | [diff] [blame] | 130 | SU->isTwoAddress = true; |
| 131 | break; |
| 132 | } |
| 133 | } |
Evan Cheng | 13d41b9 | 2006-05-12 01:58:24 +0000 | [diff] [blame] | 134 | if (TII->isCommutableInstr(Opc)) |
| 135 | SU->isCommutable = true; |
Evan Cheng | e165a78 | 2006-05-11 23:55:42 +0000 | [diff] [blame] | 136 | } |
| 137 | |
| 138 | // Find all predecessors and successors of the group. |
| 139 | // Temporarily add N to make code simpler. |
| 140 | SU->FlaggedNodes.push_back(MainNode); |
| 141 | |
| 142 | for (unsigned n = 0, e = SU->FlaggedNodes.size(); n != e; ++n) { |
| 143 | SDNode *N = SU->FlaggedNodes[n]; |
| 144 | |
| 145 | for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) { |
| 146 | SDNode *OpN = N->getOperand(i).Val; |
| 147 | if (isPassiveNode(OpN)) continue; // Not scheduled. |
| 148 | SUnit *OpSU = SUnitMap[OpN]; |
| 149 | assert(OpSU && "Node has no SUnit!"); |
| 150 | if (OpSU == SU) continue; // In the same group. |
| 151 | |
| 152 | MVT::ValueType OpVT = N->getOperand(i).getValueType(); |
| 153 | assert(OpVT != MVT::Flag && "Flagged nodes should be in same sunit!"); |
| 154 | bool isChain = OpVT == MVT::Other; |
| 155 | |
Chris Lattner | 228a18e | 2006-08-17 00:09:56 +0000 | [diff] [blame] | 156 | if (SU->addPred(OpSU, isChain)) { |
Evan Cheng | e165a78 | 2006-05-11 23:55:42 +0000 | [diff] [blame] | 157 | if (!isChain) { |
| 158 | SU->NumPreds++; |
| 159 | SU->NumPredsLeft++; |
| 160 | } else { |
| 161 | SU->NumChainPredsLeft++; |
| 162 | } |
| 163 | } |
Chris Lattner | 228a18e | 2006-08-17 00:09:56 +0000 | [diff] [blame] | 164 | if (OpSU->addSucc(SU, isChain)) { |
Evan Cheng | e165a78 | 2006-05-11 23:55:42 +0000 | [diff] [blame] | 165 | if (!isChain) { |
| 166 | OpSU->NumSuccs++; |
| 167 | OpSU->NumSuccsLeft++; |
| 168 | } else { |
| 169 | OpSU->NumChainSuccsLeft++; |
| 170 | } |
| 171 | } |
| 172 | } |
| 173 | } |
| 174 | |
| 175 | // Remove MainNode from FlaggedNodes again. |
| 176 | SU->FlaggedNodes.pop_back(); |
| 177 | } |
| 178 | |
| 179 | return; |
| 180 | } |
| 181 | |
Evan Cheng | e165a78 | 2006-05-11 23:55:42 +0000 | [diff] [blame] | 182 | void ScheduleDAG::CalculateDepths() { |
Evan Cheng | 9912628 | 2007-07-06 01:37:28 +0000 | [diff] [blame] | 183 | std::vector<std::pair<SUnit*, unsigned> > WorkList; |
Evan Cheng | e165a78 | 2006-05-11 23:55:42 +0000 | [diff] [blame] | 184 | for (unsigned i = 0, e = SUnits.size(); i != e; ++i) |
Evan Cheng | 9912628 | 2007-07-06 01:37:28 +0000 | [diff] [blame] | 185 | if (SUnits[i].Preds.size() == 0/* && &SUnits[i] != Entry*/) |
| 186 | WorkList.push_back(std::make_pair(&SUnits[i], 0U)); |
Evan Cheng | e165a78 | 2006-05-11 23:55:42 +0000 | [diff] [blame] | 187 | |
Evan Cheng | 9912628 | 2007-07-06 01:37:28 +0000 | [diff] [blame] | 188 | while (!WorkList.empty()) { |
| 189 | SUnit *SU = WorkList.back().first; |
| 190 | unsigned Depth = WorkList.back().second; |
| 191 | WorkList.pop_back(); |
| 192 | if (SU->Depth == 0 || Depth > SU->Depth) { |
| 193 | SU->Depth = Depth; |
| 194 | for (SUnit::succ_iterator I = SU->Succs.begin(), E = SU->Succs.end(); |
| 195 | I != E; ++I) |
| 196 | WorkList.push_back(std::make_pair(I->first, Depth+1)); |
| 197 | } |
Evan Cheng | 626da3d | 2006-05-12 06:05:18 +0000 | [diff] [blame] | 198 | } |
Evan Cheng | e165a78 | 2006-05-11 23:55:42 +0000 | [diff] [blame] | 199 | } |
Evan Cheng | 9912628 | 2007-07-06 01:37:28 +0000 | [diff] [blame] | 200 | |
Evan Cheng | e165a78 | 2006-05-11 23:55:42 +0000 | [diff] [blame] | 201 | void ScheduleDAG::CalculateHeights() { |
Evan Cheng | 9912628 | 2007-07-06 01:37:28 +0000 | [diff] [blame] | 202 | std::vector<std::pair<SUnit*, unsigned> > WorkList; |
Evan Cheng | e165a78 | 2006-05-11 23:55:42 +0000 | [diff] [blame] | 203 | SUnit *Root = SUnitMap[DAG.getRoot().Val]; |
Evan Cheng | 9912628 | 2007-07-06 01:37:28 +0000 | [diff] [blame] | 204 | WorkList.push_back(std::make_pair(Root, 0U)); |
| 205 | |
| 206 | while (!WorkList.empty()) { |
| 207 | SUnit *SU = WorkList.back().first; |
| 208 | unsigned Height = WorkList.back().second; |
| 209 | WorkList.pop_back(); |
| 210 | if (SU->Height == 0 || Height > SU->Height) { |
| 211 | SU->Height = Height; |
| 212 | for (SUnit::pred_iterator I = SU->Preds.begin(), E = SU->Preds.end(); |
| 213 | I != E; ++I) |
| 214 | WorkList.push_back(std::make_pair(I->first, Height+1)); |
| 215 | } |
| 216 | } |
Evan Cheng | e165a78 | 2006-05-11 23:55:42 +0000 | [diff] [blame] | 217 | } |
| 218 | |
Jim Laskey | e6b90fb | 2005-09-26 21:57:04 +0000 | [diff] [blame] | 219 | /// CountResults - The results of target nodes have register or immediate |
| 220 | /// operands first, then an optional chain, and optional flag operands (which do |
| 221 | /// not go into the machine instrs.) |
Evan Cheng | 95f6ede | 2006-11-04 09:44:31 +0000 | [diff] [blame] | 222 | unsigned ScheduleDAG::CountResults(SDNode *Node) { |
Jim Laskey | b6d4c2c | 2005-09-30 19:15:27 +0000 | [diff] [blame] | 223 | unsigned N = Node->getNumValues(); |
| 224 | while (N && Node->getValueType(N - 1) == MVT::Flag) |
Jim Laskey | e6b90fb | 2005-09-26 21:57:04 +0000 | [diff] [blame] | 225 | --N; |
Jim Laskey | b6d4c2c | 2005-09-30 19:15:27 +0000 | [diff] [blame] | 226 | if (N && Node->getValueType(N - 1) == MVT::Other) |
Jim Laskey | e6b90fb | 2005-09-26 21:57:04 +0000 | [diff] [blame] | 227 | --N; // Skip over chain result. |
| 228 | return N; |
| 229 | } |
| 230 | |
| 231 | /// CountOperands The inputs to target nodes have any actual inputs first, |
| 232 | /// followed by an optional chain operand, then flag operands. Compute the |
| 233 | /// number of actual operands that will go into the machine instr. |
Evan Cheng | 95f6ede | 2006-11-04 09:44:31 +0000 | [diff] [blame] | 234 | unsigned ScheduleDAG::CountOperands(SDNode *Node) { |
Jim Laskey | b6d4c2c | 2005-09-30 19:15:27 +0000 | [diff] [blame] | 235 | unsigned N = Node->getNumOperands(); |
| 236 | while (N && Node->getOperand(N - 1).getValueType() == MVT::Flag) |
Jim Laskey | e6b90fb | 2005-09-26 21:57:04 +0000 | [diff] [blame] | 237 | --N; |
Jim Laskey | b6d4c2c | 2005-09-30 19:15:27 +0000 | [diff] [blame] | 238 | if (N && Node->getOperand(N - 1).getValueType() == MVT::Other) |
Jim Laskey | e6b90fb | 2005-09-26 21:57:04 +0000 | [diff] [blame] | 239 | --N; // Ignore chain if it exists. |
| 240 | return N; |
| 241 | } |
| 242 | |
Jim Laskey | 60f0992 | 2006-07-21 20:57:35 +0000 | [diff] [blame] | 243 | static const TargetRegisterClass *getInstrOperandRegClass( |
| 244 | const MRegisterInfo *MRI, |
| 245 | const TargetInstrInfo *TII, |
| 246 | const TargetInstrDescriptor *II, |
| 247 | unsigned Op) { |
| 248 | if (Op >= II->numOperands) { |
| 249 | assert((II->Flags & M_VARIABLE_OPS)&& "Invalid operand # of instruction"); |
| 250 | return NULL; |
| 251 | } |
| 252 | const TargetOperandInfo &toi = II->OpInfo[Op]; |
| 253 | return (toi.Flags & M_LOOK_UP_PTR_REG_CLASS) |
| 254 | ? TII->getPointerRegClass() : MRI->getRegClass(toi.RegClass); |
| 255 | } |
| 256 | |
Evan Cheng | af825c8 | 2007-07-10 07:08:32 +0000 | [diff] [blame] | 257 | static void CreateVirtualRegisters(SDNode *Node, |
| 258 | unsigned NumResults, |
| 259 | const MRegisterInfo *MRI, |
| 260 | MachineInstr *MI, |
| 261 | SSARegMap *RegMap, |
| 262 | const TargetInstrInfo *TII, |
| 263 | const TargetInstrDescriptor &II, |
| 264 | DenseMap<SDOperand, unsigned> &VRBaseMap) { |
| 265 | for (unsigned i = 0; i < NumResults; ++i) { |
| 266 | // If the specific node value is only used by a CopyToReg and the dest reg |
| 267 | // is a vreg, use the CopyToReg'd destination register instead of creating |
| 268 | // a new vreg. |
| 269 | unsigned VRBase = 0; |
| 270 | for (SDNode::use_iterator UI = Node->use_begin(), E = Node->use_end(); |
| 271 | UI != E; ++UI) { |
| 272 | SDNode *Use = *UI; |
| 273 | if (Use->getOpcode() == ISD::CopyToReg && |
| 274 | Use->getOperand(2).Val == Node && |
| 275 | Use->getOperand(2).ResNo == i) { |
| 276 | unsigned Reg = cast<RegisterSDNode>(Use->getOperand(1))->getReg(); |
| 277 | if (MRegisterInfo::isVirtualRegister(Reg)) { |
| 278 | VRBase = Reg; |
| 279 | MI->addRegOperand(Reg, true); |
| 280 | break; |
| 281 | } |
| 282 | } |
| 283 | } |
| 284 | |
| 285 | if (VRBase == 0) { |
| 286 | // Create the result registers for this node and add the result regs to |
| 287 | // the machine instruction. |
| 288 | const TargetRegisterClass *RC = getInstrOperandRegClass(MRI, TII, &II, i); |
| 289 | assert(RC && "Isn't a register operand!"); |
| 290 | VRBase = RegMap->createVirtualRegister(RC); |
| 291 | MI->addRegOperand(VRBase, true); |
| 292 | } |
| 293 | |
| 294 | bool isNew = VRBaseMap.insert(std::make_pair(SDOperand(Node,i), VRBase)); |
| 295 | assert(isNew && "Node emitted out of order - early"); |
Jim Laskey | e6b90fb | 2005-09-26 21:57:04 +0000 | [diff] [blame] | 296 | } |
Jim Laskey | e6b90fb | 2005-09-26 21:57:04 +0000 | [diff] [blame] | 297 | } |
| 298 | |
Chris Lattner | df37506 | 2006-03-10 07:25:12 +0000 | [diff] [blame] | 299 | /// getVR - Return the virtual register corresponding to the specified result |
| 300 | /// of the specified node. |
Evan Cheng | af825c8 | 2007-07-10 07:08:32 +0000 | [diff] [blame] | 301 | static unsigned getVR(SDOperand Op, DenseMap<SDOperand, unsigned> &VRBaseMap) { |
| 302 | DenseMap<SDOperand, unsigned>::iterator I = VRBaseMap.find(Op); |
Chris Lattner | df37506 | 2006-03-10 07:25:12 +0000 | [diff] [blame] | 303 | assert(I != VRBaseMap.end() && "Node emitted out of order - late"); |
Evan Cheng | af825c8 | 2007-07-10 07:08:32 +0000 | [diff] [blame] | 304 | return I->second; |
Chris Lattner | df37506 | 2006-03-10 07:25:12 +0000 | [diff] [blame] | 305 | } |
| 306 | |
| 307 | |
Chris Lattner | ed18b68 | 2006-02-24 18:54:03 +0000 | [diff] [blame] | 308 | /// AddOperand - Add the specified operand to the specified machine instr. II |
| 309 | /// specifies the instruction information for the node, and IIOpNum is the |
| 310 | /// operand number (in the II) that we are adding. IIOpNum and II are used for |
| 311 | /// assertions only. |
| 312 | void ScheduleDAG::AddOperand(MachineInstr *MI, SDOperand Op, |
| 313 | unsigned IIOpNum, |
Chris Lattner | df37506 | 2006-03-10 07:25:12 +0000 | [diff] [blame] | 314 | const TargetInstrDescriptor *II, |
Evan Cheng | af825c8 | 2007-07-10 07:08:32 +0000 | [diff] [blame] | 315 | DenseMap<SDOperand, unsigned> &VRBaseMap) { |
Chris Lattner | ed18b68 | 2006-02-24 18:54:03 +0000 | [diff] [blame] | 316 | if (Op.isTargetOpcode()) { |
| 317 | // Note that this case is redundant with the final else block, but we |
| 318 | // include it because it is the most common and it makes the logic |
| 319 | // simpler here. |
| 320 | assert(Op.getValueType() != MVT::Other && |
| 321 | Op.getValueType() != MVT::Flag && |
| 322 | "Chain and flag operands should occur at end of operand list!"); |
| 323 | |
| 324 | // Get/emit the operand. |
Chris Lattner | df37506 | 2006-03-10 07:25:12 +0000 | [diff] [blame] | 325 | unsigned VReg = getVR(Op, VRBaseMap); |
Evan Cheng | 5e2456c | 2007-07-10 17:52:20 +0000 | [diff] [blame^] | 326 | const TargetInstrDescriptor *TID = MI->getInstrDescriptor(); |
| 327 | bool isOptDef = (IIOpNum < TID->numOperands) |
| 328 | ? (TID->OpInfo[IIOpNum].Flags & M_OPTIONAL_DEF_OPERAND) : false; |
| 329 | MI->addRegOperand(VReg, isOptDef); |
Chris Lattner | ed18b68 | 2006-02-24 18:54:03 +0000 | [diff] [blame] | 330 | |
| 331 | // Verify that it is right. |
| 332 | assert(MRegisterInfo::isVirtualRegister(VReg) && "Not a vreg?"); |
| 333 | if (II) { |
Jim Laskey | 60f0992 | 2006-07-21 20:57:35 +0000 | [diff] [blame] | 334 | const TargetRegisterClass *RC = |
| 335 | getInstrOperandRegClass(MRI, TII, II, IIOpNum); |
Evan Cheng | 21d03f2 | 2006-05-18 20:42:07 +0000 | [diff] [blame] | 336 | assert(RC && "Don't have operand info for this instruction!"); |
Chris Lattner | 0152829 | 2007-02-15 18:17:56 +0000 | [diff] [blame] | 337 | const TargetRegisterClass *VRC = RegMap->getRegClass(VReg); |
| 338 | if (VRC != RC) { |
| 339 | cerr << "Register class of operand and regclass of use don't agree!\n"; |
| 340 | #ifndef NDEBUG |
| 341 | cerr << "Operand = " << IIOpNum << "\n"; |
Chris Lattner | 95ad943 | 2007-02-17 06:38:37 +0000 | [diff] [blame] | 342 | cerr << "Op->Val = "; Op.Val->dump(&DAG); cerr << "\n"; |
Chris Lattner | 0152829 | 2007-02-15 18:17:56 +0000 | [diff] [blame] | 343 | cerr << "MI = "; MI->print(cerr); |
| 344 | cerr << "VReg = " << VReg << "\n"; |
| 345 | cerr << "VReg RegClass size = " << VRC->getSize() |
Chris Lattner | 5d4a9f7 | 2007-02-15 18:19:15 +0000 | [diff] [blame] | 346 | << ", align = " << VRC->getAlignment() << "\n"; |
Chris Lattner | 0152829 | 2007-02-15 18:17:56 +0000 | [diff] [blame] | 347 | cerr << "Expected RegClass size = " << RC->getSize() |
Chris Lattner | 5d4a9f7 | 2007-02-15 18:19:15 +0000 | [diff] [blame] | 348 | << ", align = " << RC->getAlignment() << "\n"; |
Chris Lattner | 0152829 | 2007-02-15 18:17:56 +0000 | [diff] [blame] | 349 | #endif |
| 350 | cerr << "Fatal error, aborting.\n"; |
| 351 | abort(); |
| 352 | } |
Chris Lattner | ed18b68 | 2006-02-24 18:54:03 +0000 | [diff] [blame] | 353 | } |
| 354 | } else if (ConstantSDNode *C = |
| 355 | dyn_cast<ConstantSDNode>(Op)) { |
Chris Lattner | 2d90ac7 | 2006-05-04 18:05:43 +0000 | [diff] [blame] | 356 | MI->addImmOperand(C->getValue()); |
Evan Cheng | 489a87c | 2007-01-05 20:59:06 +0000 | [diff] [blame] | 357 | } else if (RegisterSDNode *R = |
Chris Lattner | ed18b68 | 2006-02-24 18:54:03 +0000 | [diff] [blame] | 358 | dyn_cast<RegisterSDNode>(Op)) { |
Chris Lattner | 09e4606 | 2006-09-05 02:31:13 +0000 | [diff] [blame] | 359 | MI->addRegOperand(R->getReg(), false); |
Chris Lattner | ed18b68 | 2006-02-24 18:54:03 +0000 | [diff] [blame] | 360 | } else if (GlobalAddressSDNode *TGA = |
| 361 | dyn_cast<GlobalAddressSDNode>(Op)) { |
Chris Lattner | ea50fab | 2006-05-04 01:15:02 +0000 | [diff] [blame] | 362 | MI->addGlobalAddressOperand(TGA->getGlobal(), TGA->getOffset()); |
Chris Lattner | ed18b68 | 2006-02-24 18:54:03 +0000 | [diff] [blame] | 363 | } else if (BasicBlockSDNode *BB = |
| 364 | dyn_cast<BasicBlockSDNode>(Op)) { |
| 365 | MI->addMachineBasicBlockOperand(BB->getBasicBlock()); |
| 366 | } else if (FrameIndexSDNode *FI = |
| 367 | dyn_cast<FrameIndexSDNode>(Op)) { |
| 368 | MI->addFrameIndexOperand(FI->getIndex()); |
Nate Begeman | 37efe67 | 2006-04-22 18:53:45 +0000 | [diff] [blame] | 369 | } else if (JumpTableSDNode *JT = |
| 370 | dyn_cast<JumpTableSDNode>(Op)) { |
| 371 | MI->addJumpTableIndexOperand(JT->getIndex()); |
Chris Lattner | ed18b68 | 2006-02-24 18:54:03 +0000 | [diff] [blame] | 372 | } else if (ConstantPoolSDNode *CP = |
| 373 | dyn_cast<ConstantPoolSDNode>(Op)) { |
Evan Cheng | 404cb4f | 2006-02-25 09:54:52 +0000 | [diff] [blame] | 374 | int Offset = CP->getOffset(); |
Chris Lattner | ed18b68 | 2006-02-24 18:54:03 +0000 | [diff] [blame] | 375 | unsigned Align = CP->getAlignment(); |
Evan Cheng | d6594ae | 2006-09-12 21:00:35 +0000 | [diff] [blame] | 376 | const Type *Type = CP->getType(); |
Chris Lattner | ed18b68 | 2006-02-24 18:54:03 +0000 | [diff] [blame] | 377 | // MachineConstantPool wants an explicit alignment. |
| 378 | if (Align == 0) { |
Evan Cheng | de268f7 | 2007-01-24 07:03:39 +0000 | [diff] [blame] | 379 | Align = TM.getTargetData()->getPreferredTypeAlignmentShift(Type); |
Evan Cheng | f6d039a | 2007-01-22 23:13:55 +0000 | [diff] [blame] | 380 | if (Align == 0) { |
Reid Spencer | ac9dcb9 | 2007-02-15 03:39:18 +0000 | [diff] [blame] | 381 | // Alignment of vector types. FIXME! |
Evan Cheng | f6d039a | 2007-01-22 23:13:55 +0000 | [diff] [blame] | 382 | Align = TM.getTargetData()->getTypeSize(Type); |
| 383 | Align = Log2_64(Align); |
Chris Lattner | 54a30b9 | 2006-03-20 01:51:46 +0000 | [diff] [blame] | 384 | } |
Chris Lattner | ed18b68 | 2006-02-24 18:54:03 +0000 | [diff] [blame] | 385 | } |
| 386 | |
Evan Cheng | d6594ae | 2006-09-12 21:00:35 +0000 | [diff] [blame] | 387 | unsigned Idx; |
| 388 | if (CP->isMachineConstantPoolEntry()) |
| 389 | Idx = ConstPool->getConstantPoolIndex(CP->getMachineCPVal(), Align); |
| 390 | else |
| 391 | Idx = ConstPool->getConstantPoolIndex(CP->getConstVal(), Align); |
Evan Cheng | 404cb4f | 2006-02-25 09:54:52 +0000 | [diff] [blame] | 392 | MI->addConstantPoolIndexOperand(Idx, Offset); |
Chris Lattner | ed18b68 | 2006-02-24 18:54:03 +0000 | [diff] [blame] | 393 | } else if (ExternalSymbolSDNode *ES = |
| 394 | dyn_cast<ExternalSymbolSDNode>(Op)) { |
Chris Lattner | ea50fab | 2006-05-04 01:15:02 +0000 | [diff] [blame] | 395 | MI->addExternalSymbolOperand(ES->getSymbol()); |
Chris Lattner | ed18b68 | 2006-02-24 18:54:03 +0000 | [diff] [blame] | 396 | } else { |
| 397 | assert(Op.getValueType() != MVT::Other && |
| 398 | Op.getValueType() != MVT::Flag && |
| 399 | "Chain and flag operands should occur at end of operand list!"); |
Chris Lattner | df37506 | 2006-03-10 07:25:12 +0000 | [diff] [blame] | 400 | unsigned VReg = getVR(Op, VRBaseMap); |
Chris Lattner | 09e4606 | 2006-09-05 02:31:13 +0000 | [diff] [blame] | 401 | MI->addRegOperand(VReg, false); |
Chris Lattner | ed18b68 | 2006-02-24 18:54:03 +0000 | [diff] [blame] | 402 | |
| 403 | // Verify that it is right. |
| 404 | assert(MRegisterInfo::isVirtualRegister(VReg) && "Not a vreg?"); |
| 405 | if (II) { |
Jim Laskey | 60f0992 | 2006-07-21 20:57:35 +0000 | [diff] [blame] | 406 | const TargetRegisterClass *RC = |
| 407 | getInstrOperandRegClass(MRI, TII, II, IIOpNum); |
Evan Cheng | 21d03f2 | 2006-05-18 20:42:07 +0000 | [diff] [blame] | 408 | assert(RC && "Don't have operand info for this instruction!"); |
| 409 | assert(RegMap->getRegClass(VReg) == RC && |
Chris Lattner | ed18b68 | 2006-02-24 18:54:03 +0000 | [diff] [blame] | 410 | "Register class of operand and regclass of use don't agree!"); |
| 411 | } |
| 412 | } |
| 413 | |
| 414 | } |
| 415 | |
Lauro Ramos Venancio | a0a26b7 | 2007-03-20 20:09:03 +0000 | [diff] [blame] | 416 | // Returns the Register Class of a physical register |
| 417 | static const TargetRegisterClass *getPhysicalRegisterRegClass( |
| 418 | const MRegisterInfo *MRI, |
| 419 | MVT::ValueType VT, |
| 420 | unsigned reg) { |
| 421 | assert(MRegisterInfo::isPhysicalRegister(reg) && |
| 422 | "reg must be a physical register"); |
| 423 | // Pick the register class of the right type that contains this physreg. |
| 424 | for (MRegisterInfo::regclass_iterator I = MRI->regclass_begin(), |
| 425 | E = MRI->regclass_end(); I != E; ++I) |
| 426 | if ((*I)->hasType(VT) && (*I)->contains(reg)) |
| 427 | return *I; |
| 428 | assert(false && "Couldn't find the register class"); |
Jeff Cohen | c01a530 | 2007-03-20 20:43:18 +0000 | [diff] [blame] | 429 | return 0; |
Lauro Ramos Venancio | a0a26b7 | 2007-03-20 20:09:03 +0000 | [diff] [blame] | 430 | } |
Chris Lattner | ed18b68 | 2006-02-24 18:54:03 +0000 | [diff] [blame] | 431 | |
Jim Laskey | b6d4c2c | 2005-09-30 19:15:27 +0000 | [diff] [blame] | 432 | /// EmitNode - Generate machine code for an node and needed dependencies. |
Jim Laskey | e6b90fb | 2005-09-26 21:57:04 +0000 | [diff] [blame] | 433 | /// |
Chris Lattner | 8c7ef05 | 2006-03-10 07:28:36 +0000 | [diff] [blame] | 434 | void ScheduleDAG::EmitNode(SDNode *Node, |
Evan Cheng | af825c8 | 2007-07-10 07:08:32 +0000 | [diff] [blame] | 435 | DenseMap<SDOperand, unsigned> &VRBaseMap) { |
Jim Laskey | b6d4c2c | 2005-09-30 19:15:27 +0000 | [diff] [blame] | 436 | // If machine instruction |
| 437 | if (Node->isTargetOpcode()) { |
| 438 | unsigned Opc = Node->getTargetOpcode(); |
Evan Cheng | a9c2091 | 2006-01-21 02:32:06 +0000 | [diff] [blame] | 439 | const TargetInstrDescriptor &II = TII->get(Opc); |
Chris Lattner | 2d973e4 | 2005-08-18 20:07:59 +0000 | [diff] [blame] | 440 | |
Jim Laskey | b6d4c2c | 2005-09-30 19:15:27 +0000 | [diff] [blame] | 441 | unsigned NumResults = CountResults(Node); |
| 442 | unsigned NodeOperands = CountOperands(Node); |
Jim Laskey | e6b90fb | 2005-09-26 21:57:04 +0000 | [diff] [blame] | 443 | unsigned NumMIOperands = NodeOperands + NumResults; |
Chris Lattner | da8abb0 | 2005-09-01 18:44:10 +0000 | [diff] [blame] | 444 | #ifndef NDEBUG |
Evan Cheng | 8d3af5e | 2006-06-15 07:22:16 +0000 | [diff] [blame] | 445 | assert((unsigned(II.numOperands) == NumMIOperands || |
| 446 | (II.Flags & M_VARIABLE_OPS)) && |
Chris Lattner | 2d973e4 | 2005-08-18 20:07:59 +0000 | [diff] [blame] | 447 | "#operands for dag node doesn't match .td file!"); |
Chris Lattner | ca6aa2f | 2005-08-19 01:01:34 +0000 | [diff] [blame] | 448 | #endif |
Chris Lattner | 2d973e4 | 2005-08-18 20:07:59 +0000 | [diff] [blame] | 449 | |
| 450 | // Create the new machine instruction. |
Evan Cheng | c0f64ff | 2006-11-27 23:37:22 +0000 | [diff] [blame] | 451 | MachineInstr *MI = new MachineInstr(II); |
Chris Lattner | 2d973e4 | 2005-08-18 20:07:59 +0000 | [diff] [blame] | 452 | |
| 453 | // Add result register values for things that are defined by this |
| 454 | // instruction. |
Evan Cheng | af825c8 | 2007-07-10 07:08:32 +0000 | [diff] [blame] | 455 | if (NumResults) |
| 456 | CreateVirtualRegisters(Node, NumResults, MRI, MI, RegMap, |
| 457 | TII, II, VRBaseMap); |
Jim Laskey | b6d4c2c | 2005-09-30 19:15:27 +0000 | [diff] [blame] | 458 | |
| 459 | // Emit all of the actual operands of this instruction, adding them to the |
| 460 | // instruction as appropriate. |
Chris Lattner | ed18b68 | 2006-02-24 18:54:03 +0000 | [diff] [blame] | 461 | for (unsigned i = 0; i != NodeOperands; ++i) |
Chris Lattner | df37506 | 2006-03-10 07:25:12 +0000 | [diff] [blame] | 462 | AddOperand(MI, Node->getOperand(i), i+NumResults, &II, VRBaseMap); |
Evan Cheng | 13d41b9 | 2006-05-12 01:58:24 +0000 | [diff] [blame] | 463 | |
| 464 | // Commute node if it has been determined to be profitable. |
| 465 | if (CommuteSet.count(Node)) { |
| 466 | MachineInstr *NewMI = TII->commuteInstruction(MI); |
| 467 | if (NewMI == 0) |
Bill Wendling | 832171c | 2006-12-07 20:04:42 +0000 | [diff] [blame] | 468 | DOUT << "Sched: COMMUTING FAILED!\n"; |
Evan Cheng | 13d41b9 | 2006-05-12 01:58:24 +0000 | [diff] [blame] | 469 | else { |
Bill Wendling | 832171c | 2006-12-07 20:04:42 +0000 | [diff] [blame] | 470 | DOUT << "Sched: COMMUTED TO: " << *NewMI; |
Evan Cheng | 4c6f2f9 | 2006-05-31 18:03:39 +0000 | [diff] [blame] | 471 | if (MI != NewMI) { |
| 472 | delete MI; |
| 473 | MI = NewMI; |
| 474 | } |
Evan Cheng | 13d41b9 | 2006-05-12 01:58:24 +0000 | [diff] [blame] | 475 | } |
| 476 | } |
| 477 | |
Jim Laskey | b6d4c2c | 2005-09-30 19:15:27 +0000 | [diff] [blame] | 478 | // Now that we have emitted all operands, emit this instruction itself. |
| 479 | if ((II.Flags & M_USES_CUSTOM_DAG_SCHED_INSERTION) == 0) { |
| 480 | BB->insert(BB->end(), MI); |
| 481 | } else { |
| 482 | // Insert this instruction into the end of the basic block, potentially |
| 483 | // taking some custom action. |
| 484 | BB = DAG.getTargetLoweringInfo().InsertAtEndOfBasicBlock(MI, BB); |
| 485 | } |
| 486 | } else { |
| 487 | switch (Node->getOpcode()) { |
| 488 | default: |
Jim Laskey | 16d42c6 | 2006-07-11 18:25:13 +0000 | [diff] [blame] | 489 | #ifndef NDEBUG |
Dan Gohman | b5bec2b | 2007-06-19 14:13:56 +0000 | [diff] [blame] | 490 | Node->dump(&DAG); |
Jim Laskey | 16d42c6 | 2006-07-11 18:25:13 +0000 | [diff] [blame] | 491 | #endif |
Jim Laskey | b6d4c2c | 2005-09-30 19:15:27 +0000 | [diff] [blame] | 492 | assert(0 && "This target-independent node should have been selected!"); |
| 493 | case ISD::EntryToken: // fall thru |
| 494 | case ISD::TokenFactor: |
Jim Laskey | 1ee2925 | 2007-01-26 14:34:52 +0000 | [diff] [blame] | 495 | case ISD::LABEL: |
Jim Laskey | b6d4c2c | 2005-09-30 19:15:27 +0000 | [diff] [blame] | 496 | break; |
| 497 | case ISD::CopyToReg: { |
Evan Cheng | 489a87c | 2007-01-05 20:59:06 +0000 | [diff] [blame] | 498 | unsigned InReg; |
| 499 | if (RegisterSDNode *R = dyn_cast<RegisterSDNode>(Node->getOperand(2))) |
| 500 | InReg = R->getReg(); |
| 501 | else |
| 502 | InReg = getVR(Node->getOperand(2), VRBaseMap); |
Chris Lattner | a417652 | 2005-10-30 18:54:27 +0000 | [diff] [blame] | 503 | unsigned DestReg = cast<RegisterSDNode>(Node->getOperand(1))->getReg(); |
Lauro Ramos Venancio | 8334b9f | 2007-03-20 16:46:44 +0000 | [diff] [blame] | 504 | if (InReg != DestReg) {// Coalesced away the copy? |
| 505 | const TargetRegisterClass *TRC = 0; |
| 506 | // Get the target register class |
Lauro Ramos Venancio | a0a26b7 | 2007-03-20 20:09:03 +0000 | [diff] [blame] | 507 | if (MRegisterInfo::isVirtualRegister(InReg)) |
Lauro Ramos Venancio | 8334b9f | 2007-03-20 16:46:44 +0000 | [diff] [blame] | 508 | TRC = RegMap->getRegClass(InReg); |
Lauro Ramos Venancio | a0a26b7 | 2007-03-20 20:09:03 +0000 | [diff] [blame] | 509 | else |
| 510 | TRC = getPhysicalRegisterRegClass(MRI, |
| 511 | Node->getOperand(2).getValueType(), |
| 512 | InReg); |
Lauro Ramos Venancio | 8334b9f | 2007-03-20 16:46:44 +0000 | [diff] [blame] | 513 | MRI->copyRegToReg(*BB, BB->end(), DestReg, InReg, TRC); |
| 514 | } |
Jim Laskey | b6d4c2c | 2005-09-30 19:15:27 +0000 | [diff] [blame] | 515 | break; |
| 516 | } |
| 517 | case ISD::CopyFromReg: { |
Evan Cheng | af825c8 | 2007-07-10 07:08:32 +0000 | [diff] [blame] | 518 | unsigned VRBase = 0; |
Jim Laskey | b6d4c2c | 2005-09-30 19:15:27 +0000 | [diff] [blame] | 519 | unsigned SrcReg = cast<RegisterSDNode>(Node->getOperand(1))->getReg(); |
Chris Lattner | 089c25c | 2005-10-09 05:58:56 +0000 | [diff] [blame] | 520 | if (MRegisterInfo::isVirtualRegister(SrcReg)) { |
Evan Cheng | af825c8 | 2007-07-10 07:08:32 +0000 | [diff] [blame] | 521 | // Just use the input register directly! |
| 522 | bool isNew = VRBaseMap.insert(std::make_pair(SDOperand(Node,0),SrcReg)); |
| 523 | assert(isNew && "Node emitted out of order - early"); |
Chris Lattner | 089c25c | 2005-10-09 05:58:56 +0000 | [diff] [blame] | 524 | break; |
| 525 | } |
| 526 | |
Chris Lattner | a417652 | 2005-10-30 18:54:27 +0000 | [diff] [blame] | 527 | // If the node is only used by a CopyToReg and the dest reg is a vreg, use |
| 528 | // the CopyToReg'd destination register instead of creating a new vreg. |
| 529 | for (SDNode::use_iterator UI = Node->use_begin(), E = Node->use_end(); |
| 530 | UI != E; ++UI) { |
| 531 | SDNode *Use = *UI; |
| 532 | if (Use->getOpcode() == ISD::CopyToReg && |
| 533 | Use->getOperand(2).Val == Node) { |
| 534 | unsigned DestReg = cast<RegisterSDNode>(Use->getOperand(1))->getReg(); |
| 535 | if (MRegisterInfo::isVirtualRegister(DestReg)) { |
| 536 | VRBase = DestReg; |
| 537 | break; |
| 538 | } |
| 539 | } |
| 540 | } |
| 541 | |
Jim Laskey | b6d4c2c | 2005-09-30 19:15:27 +0000 | [diff] [blame] | 542 | // Figure out the register class to create for the destreg. |
| 543 | const TargetRegisterClass *TRC = 0; |
Chris Lattner | a417652 | 2005-10-30 18:54:27 +0000 | [diff] [blame] | 544 | if (VRBase) { |
| 545 | TRC = RegMap->getRegClass(VRBase); |
| 546 | } else { |
Lauro Ramos Venancio | a0a26b7 | 2007-03-20 20:09:03 +0000 | [diff] [blame] | 547 | TRC = getPhysicalRegisterRegClass(MRI, Node->getValueType(0), SrcReg); |
Chris Lattner | 089c25c | 2005-10-09 05:58:56 +0000 | [diff] [blame] | 548 | |
Chris Lattner | a417652 | 2005-10-30 18:54:27 +0000 | [diff] [blame] | 549 | // Create the reg, emit the copy. |
| 550 | VRBase = RegMap->createVirtualRegister(TRC); |
| 551 | } |
Evan Cheng | a9c2091 | 2006-01-21 02:32:06 +0000 | [diff] [blame] | 552 | MRI->copyRegToReg(*BB, BB->end(), VRBase, SrcReg, TRC); |
Evan Cheng | af825c8 | 2007-07-10 07:08:32 +0000 | [diff] [blame] | 553 | |
| 554 | bool isNew = VRBaseMap.insert(std::make_pair(SDOperand(Node,0), VRBase)); |
| 555 | assert(isNew && "Node emitted out of order - early"); |
Jim Laskey | b6d4c2c | 2005-09-30 19:15:27 +0000 | [diff] [blame] | 556 | break; |
| 557 | } |
Chris Lattner | acc43bf | 2006-01-26 23:28:04 +0000 | [diff] [blame] | 558 | case ISD::INLINEASM: { |
| 559 | unsigned NumOps = Node->getNumOperands(); |
| 560 | if (Node->getOperand(NumOps-1).getValueType() == MVT::Flag) |
| 561 | --NumOps; // Ignore the flag operand. |
| 562 | |
| 563 | // Create the inline asm machine instruction. |
| 564 | MachineInstr *MI = |
Evan Cheng | c0f64ff | 2006-11-27 23:37:22 +0000 | [diff] [blame] | 565 | new MachineInstr(BB, TII->get(TargetInstrInfo::INLINEASM)); |
Chris Lattner | acc43bf | 2006-01-26 23:28:04 +0000 | [diff] [blame] | 566 | |
| 567 | // Add the asm string as an external symbol operand. |
| 568 | const char *AsmStr = |
| 569 | cast<ExternalSymbolSDNode>(Node->getOperand(1))->getSymbol(); |
Chris Lattner | ea50fab | 2006-05-04 01:15:02 +0000 | [diff] [blame] | 570 | MI->addExternalSymbolOperand(AsmStr); |
Chris Lattner | acc43bf | 2006-01-26 23:28:04 +0000 | [diff] [blame] | 571 | |
| 572 | // Add all of the operand registers to the instruction. |
Chris Lattner | c3a9f8d | 2006-02-23 19:21:04 +0000 | [diff] [blame] | 573 | for (unsigned i = 2; i != NumOps;) { |
| 574 | unsigned Flags = cast<ConstantSDNode>(Node->getOperand(i))->getValue(); |
Chris Lattner | fd6d282 | 2006-02-24 19:18:20 +0000 | [diff] [blame] | 575 | unsigned NumVals = Flags >> 3; |
Chris Lattner | c3a9f8d | 2006-02-23 19:21:04 +0000 | [diff] [blame] | 576 | |
Chris Lattner | 2d90ac7 | 2006-05-04 18:05:43 +0000 | [diff] [blame] | 577 | MI->addImmOperand(Flags); |
Chris Lattner | c3a9f8d | 2006-02-23 19:21:04 +0000 | [diff] [blame] | 578 | ++i; // Skip the ID value. |
| 579 | |
| 580 | switch (Flags & 7) { |
Chris Lattner | acc43bf | 2006-01-26 23:28:04 +0000 | [diff] [blame] | 581 | default: assert(0 && "Bad flags!"); |
Chris Lattner | c3a9f8d | 2006-02-23 19:21:04 +0000 | [diff] [blame] | 582 | case 1: // Use of register. |
Chris Lattner | fd6d282 | 2006-02-24 19:18:20 +0000 | [diff] [blame] | 583 | for (; NumVals; --NumVals, ++i) { |
Chris Lattner | c3a9f8d | 2006-02-23 19:21:04 +0000 | [diff] [blame] | 584 | unsigned Reg = cast<RegisterSDNode>(Node->getOperand(i))->getReg(); |
Chris Lattner | 09e4606 | 2006-09-05 02:31:13 +0000 | [diff] [blame] | 585 | MI->addRegOperand(Reg, false); |
Chris Lattner | c3a9f8d | 2006-02-23 19:21:04 +0000 | [diff] [blame] | 586 | } |
Chris Lattner | dc19b70 | 2006-02-04 02:26:14 +0000 | [diff] [blame] | 587 | break; |
Chris Lattner | c3a9f8d | 2006-02-23 19:21:04 +0000 | [diff] [blame] | 588 | case 2: // Def of register. |
Chris Lattner | fd6d282 | 2006-02-24 19:18:20 +0000 | [diff] [blame] | 589 | for (; NumVals; --NumVals, ++i) { |
Chris Lattner | c3a9f8d | 2006-02-23 19:21:04 +0000 | [diff] [blame] | 590 | unsigned Reg = cast<RegisterSDNode>(Node->getOperand(i))->getReg(); |
Chris Lattner | 09e4606 | 2006-09-05 02:31:13 +0000 | [diff] [blame] | 591 | MI->addRegOperand(Reg, true); |
Chris Lattner | c3a9f8d | 2006-02-23 19:21:04 +0000 | [diff] [blame] | 592 | } |
Chris Lattner | dc19b70 | 2006-02-04 02:26:14 +0000 | [diff] [blame] | 593 | break; |
Chris Lattner | dc19b70 | 2006-02-04 02:26:14 +0000 | [diff] [blame] | 594 | case 3: { // Immediate. |
Chris Lattner | fd6d282 | 2006-02-24 19:18:20 +0000 | [diff] [blame] | 595 | assert(NumVals == 1 && "Unknown immediate value!"); |
Chris Lattner | efa46ce | 2006-10-31 20:01:56 +0000 | [diff] [blame] | 596 | if (ConstantSDNode *CS=dyn_cast<ConstantSDNode>(Node->getOperand(i))){ |
| 597 | MI->addImmOperand(CS->getValue()); |
| 598 | } else { |
| 599 | GlobalAddressSDNode *GA = |
| 600 | cast<GlobalAddressSDNode>(Node->getOperand(i)); |
| 601 | MI->addGlobalAddressOperand(GA->getGlobal(), GA->getOffset()); |
| 602 | } |
Chris Lattner | c3a9f8d | 2006-02-23 19:21:04 +0000 | [diff] [blame] | 603 | ++i; |
Chris Lattner | dc19b70 | 2006-02-04 02:26:14 +0000 | [diff] [blame] | 604 | break; |
| 605 | } |
Chris Lattner | fd6d282 | 2006-02-24 19:18:20 +0000 | [diff] [blame] | 606 | case 4: // Addressing mode. |
| 607 | // The addressing mode has been selected, just add all of the |
| 608 | // operands to the machine instruction. |
| 609 | for (; NumVals; --NumVals, ++i) |
Chris Lattner | df37506 | 2006-03-10 07:25:12 +0000 | [diff] [blame] | 610 | AddOperand(MI, Node->getOperand(i), 0, 0, VRBaseMap); |
Chris Lattner | fd6d282 | 2006-02-24 19:18:20 +0000 | [diff] [blame] | 611 | break; |
Chris Lattner | dc19b70 | 2006-02-04 02:26:14 +0000 | [diff] [blame] | 612 | } |
Chris Lattner | acc43bf | 2006-01-26 23:28:04 +0000 | [diff] [blame] | 613 | } |
| 614 | break; |
| 615 | } |
Jim Laskey | b6d4c2c | 2005-09-30 19:15:27 +0000 | [diff] [blame] | 616 | } |
| 617 | } |
Jim Laskey | b6d4c2c | 2005-09-30 19:15:27 +0000 | [diff] [blame] | 618 | } |
| 619 | |
Chris Lattner | a93dfcd | 2006-03-05 23:51:47 +0000 | [diff] [blame] | 620 | void ScheduleDAG::EmitNoop() { |
| 621 | TII->insertNoop(*BB, BB->end()); |
| 622 | } |
| 623 | |
Evan Cheng | e165a78 | 2006-05-11 23:55:42 +0000 | [diff] [blame] | 624 | /// EmitSchedule - Emit the machine code in scheduled order. |
| 625 | void ScheduleDAG::EmitSchedule() { |
Chris Lattner | 9664541 | 2006-05-16 06:10:58 +0000 | [diff] [blame] | 626 | // If this is the first basic block in the function, and if it has live ins |
| 627 | // that need to be copied into vregs, emit the copies into the top of the |
| 628 | // block before emitting the code for the block. |
| 629 | MachineFunction &MF = DAG.getMachineFunction(); |
| 630 | if (&MF.front() == BB && MF.livein_begin() != MF.livein_end()) { |
| 631 | for (MachineFunction::livein_iterator LI = MF.livein_begin(), |
| 632 | E = MF.livein_end(); LI != E; ++LI) |
| 633 | if (LI->second) |
| 634 | MRI->copyRegToReg(*MF.begin(), MF.begin()->end(), LI->second, |
| 635 | LI->first, RegMap->getRegClass(LI->second)); |
| 636 | } |
| 637 | |
| 638 | |
| 639 | // Finally, emit the code for all of the scheduled instructions. |
Evan Cheng | af825c8 | 2007-07-10 07:08:32 +0000 | [diff] [blame] | 640 | DenseMap<SDOperand, unsigned> VRBaseMap; |
Evan Cheng | e165a78 | 2006-05-11 23:55:42 +0000 | [diff] [blame] | 641 | for (unsigned i = 0, e = Sequence.size(); i != e; i++) { |
| 642 | if (SUnit *SU = Sequence[i]) { |
| 643 | for (unsigned j = 0, ee = SU->FlaggedNodes.size(); j != ee; j++) |
| 644 | EmitNode(SU->FlaggedNodes[j], VRBaseMap); |
| 645 | EmitNode(SU->Node, VRBaseMap); |
| 646 | } else { |
| 647 | // Null SUnit* is a noop. |
| 648 | EmitNoop(); |
| 649 | } |
| 650 | } |
| 651 | } |
| 652 | |
| 653 | /// dump - dump the schedule. |
| 654 | void ScheduleDAG::dumpSchedule() const { |
| 655 | for (unsigned i = 0, e = Sequence.size(); i != e; i++) { |
| 656 | if (SUnit *SU = Sequence[i]) |
| 657 | SU->dump(&DAG); |
| 658 | else |
Bill Wendling | 832171c | 2006-12-07 20:04:42 +0000 | [diff] [blame] | 659 | cerr << "**** NOOP ****\n"; |
Evan Cheng | e165a78 | 2006-05-11 23:55:42 +0000 | [diff] [blame] | 660 | } |
| 661 | } |
| 662 | |
| 663 | |
Evan Cheng | a9c2091 | 2006-01-21 02:32:06 +0000 | [diff] [blame] | 664 | /// Run - perform scheduling. |
| 665 | /// |
| 666 | MachineBasicBlock *ScheduleDAG::Run() { |
| 667 | TII = TM.getInstrInfo(); |
| 668 | MRI = TM.getRegisterInfo(); |
| 669 | RegMap = BB->getParent()->getSSARegMap(); |
| 670 | ConstPool = BB->getParent()->getConstantPool(); |
Evan Cheng | 4ef1086 | 2006-01-23 07:01:07 +0000 | [diff] [blame] | 671 | |
Evan Cheng | a9c2091 | 2006-01-21 02:32:06 +0000 | [diff] [blame] | 672 | Schedule(); |
| 673 | return BB; |
Chris Lattner | d32b236 | 2005-08-18 18:45:24 +0000 | [diff] [blame] | 674 | } |
Evan Cheng | 4ef1086 | 2006-01-23 07:01:07 +0000 | [diff] [blame] | 675 | |
Evan Cheng | e165a78 | 2006-05-11 23:55:42 +0000 | [diff] [blame] | 676 | /// SUnit - Scheduling unit. It's an wrapper around either a single SDNode or |
| 677 | /// a group of nodes flagged together. |
| 678 | void SUnit::dump(const SelectionDAG *G) const { |
Bill Wendling | 832171c | 2006-12-07 20:04:42 +0000 | [diff] [blame] | 679 | cerr << "SU(" << NodeNum << "): "; |
Evan Cheng | e165a78 | 2006-05-11 23:55:42 +0000 | [diff] [blame] | 680 | Node->dump(G); |
Bill Wendling | 832171c | 2006-12-07 20:04:42 +0000 | [diff] [blame] | 681 | cerr << "\n"; |
Evan Cheng | e165a78 | 2006-05-11 23:55:42 +0000 | [diff] [blame] | 682 | if (FlaggedNodes.size() != 0) { |
| 683 | for (unsigned i = 0, e = FlaggedNodes.size(); i != e; i++) { |
Bill Wendling | 832171c | 2006-12-07 20:04:42 +0000 | [diff] [blame] | 684 | cerr << " "; |
Evan Cheng | e165a78 | 2006-05-11 23:55:42 +0000 | [diff] [blame] | 685 | FlaggedNodes[i]->dump(G); |
Bill Wendling | 832171c | 2006-12-07 20:04:42 +0000 | [diff] [blame] | 686 | cerr << "\n"; |
Evan Cheng | e165a78 | 2006-05-11 23:55:42 +0000 | [diff] [blame] | 687 | } |
| 688 | } |
| 689 | } |
Evan Cheng | 4ef1086 | 2006-01-23 07:01:07 +0000 | [diff] [blame] | 690 | |
Evan Cheng | e165a78 | 2006-05-11 23:55:42 +0000 | [diff] [blame] | 691 | void SUnit::dumpAll(const SelectionDAG *G) const { |
| 692 | dump(G); |
| 693 | |
Bill Wendling | 832171c | 2006-12-07 20:04:42 +0000 | [diff] [blame] | 694 | cerr << " # preds left : " << NumPredsLeft << "\n"; |
| 695 | cerr << " # succs left : " << NumSuccsLeft << "\n"; |
| 696 | cerr << " # chain preds left : " << NumChainPredsLeft << "\n"; |
| 697 | cerr << " # chain succs left : " << NumChainSuccsLeft << "\n"; |
| 698 | cerr << " Latency : " << Latency << "\n"; |
| 699 | cerr << " Depth : " << Depth << "\n"; |
| 700 | cerr << " Height : " << Height << "\n"; |
Evan Cheng | e165a78 | 2006-05-11 23:55:42 +0000 | [diff] [blame] | 701 | |
| 702 | if (Preds.size() != 0) { |
Bill Wendling | 832171c | 2006-12-07 20:04:42 +0000 | [diff] [blame] | 703 | cerr << " Predecessors:\n"; |
Chris Lattner | 228a18e | 2006-08-17 00:09:56 +0000 | [diff] [blame] | 704 | for (SUnit::const_succ_iterator I = Preds.begin(), E = Preds.end(); |
| 705 | I != E; ++I) { |
Evan Cheng | e165a78 | 2006-05-11 23:55:42 +0000 | [diff] [blame] | 706 | if (I->second) |
Bill Wendling | 832171c | 2006-12-07 20:04:42 +0000 | [diff] [blame] | 707 | cerr << " ch #"; |
Evan Cheng | e165a78 | 2006-05-11 23:55:42 +0000 | [diff] [blame] | 708 | else |
Bill Wendling | 832171c | 2006-12-07 20:04:42 +0000 | [diff] [blame] | 709 | cerr << " val #"; |
| 710 | cerr << I->first << " - SU(" << I->first->NodeNum << ")\n"; |
Evan Cheng | e165a78 | 2006-05-11 23:55:42 +0000 | [diff] [blame] | 711 | } |
| 712 | } |
| 713 | if (Succs.size() != 0) { |
Bill Wendling | 832171c | 2006-12-07 20:04:42 +0000 | [diff] [blame] | 714 | cerr << " Successors:\n"; |
Chris Lattner | 228a18e | 2006-08-17 00:09:56 +0000 | [diff] [blame] | 715 | for (SUnit::const_succ_iterator I = Succs.begin(), E = Succs.end(); |
| 716 | I != E; ++I) { |
Evan Cheng | e165a78 | 2006-05-11 23:55:42 +0000 | [diff] [blame] | 717 | if (I->second) |
Bill Wendling | 832171c | 2006-12-07 20:04:42 +0000 | [diff] [blame] | 718 | cerr << " ch #"; |
Evan Cheng | e165a78 | 2006-05-11 23:55:42 +0000 | [diff] [blame] | 719 | else |
Bill Wendling | 832171c | 2006-12-07 20:04:42 +0000 | [diff] [blame] | 720 | cerr << " val #"; |
| 721 | cerr << I->first << " - SU(" << I->first->NodeNum << ")\n"; |
Evan Cheng | e165a78 | 2006-05-11 23:55:42 +0000 | [diff] [blame] | 722 | } |
| 723 | } |
Bill Wendling | 832171c | 2006-12-07 20:04:42 +0000 | [diff] [blame] | 724 | cerr << "\n"; |
Evan Cheng | e165a78 | 2006-05-11 23:55:42 +0000 | [diff] [blame] | 725 | } |