blob: 108a96e4d022c873ece47704412ac1d2c92c7a50 [file] [log] [blame]
Anton Korobeynikovd4022c32009-05-29 23:41:08 +00001//===- ARMInstrThumb2.td - Thumb2 support for ARM -------------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the Thumb2 instruction set.
11//
12//===----------------------------------------------------------------------===//
Anton Korobeynikov52237112009-06-17 18:13:58 +000013
Evan Cheng06e16582009-07-10 01:54:42 +000014// IT block predicate field
15def it_pred : Operand<i32> {
Johnny Chen9d3acaa2010-03-02 17:57:15 +000016 let PrintMethod = "printMandatoryPredicateOperand";
Evan Cheng06e16582009-07-10 01:54:42 +000017}
18
19// IT block condition mask
20def it_mask : Operand<i32> {
21 let PrintMethod = "printThumbITMask";
22}
23
Anton Korobeynikov52237112009-06-17 18:13:58 +000024// Shifted operands. No register controlled shifts for Thumb2.
25// Note: We do not support rrx shifted operands yet.
26def t2_so_reg : Operand<i32>, // reg imm
Evan Cheng9cb9e672009-06-27 02:26:13 +000027 ComplexPattern<i32, 2, "SelectT2ShifterOperandReg",
Anton Korobeynikov52237112009-06-17 18:13:58 +000028 [shl,srl,sra,rotr]> {
Chris Lattner2ac19022010-11-15 05:19:05 +000029 let EncoderMethod = "getT2SORegOpValue";
Evan Cheng9cb9e672009-06-27 02:26:13 +000030 let PrintMethod = "printT2SOOperand";
Jim Grosbach6ccfc502010-07-30 02:41:01 +000031 let MIOperandInfo = (ops rGPR, i32imm);
Anton Korobeynikov52237112009-06-17 18:13:58 +000032}
33
Evan Chengf49810c2009-06-23 17:48:47 +000034// t2_so_imm_not_XFORM - Return the complement of a t2_so_imm value
35def t2_so_imm_not_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +000036 return CurDAG->getTargetConstant(~((uint32_t)N->getZExtValue()), MVT::i32);
Anton Korobeynikov52237112009-06-17 18:13:58 +000037}]>;
38
Evan Chengf49810c2009-06-23 17:48:47 +000039// t2_so_imm_neg_XFORM - Return the negation of a t2_so_imm value
40def t2_so_imm_neg_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +000041 return CurDAG->getTargetConstant(-((int)N->getZExtValue()), MVT::i32);
Evan Chengf49810c2009-06-23 17:48:47 +000042}]>;
Anton Korobeynikov52237112009-06-17 18:13:58 +000043
Evan Chengf49810c2009-06-23 17:48:47 +000044// t2_so_imm - Match a 32-bit immediate operand, which is an
45// 8-bit immediate rotated by an arbitrary number of bits, or an 8-bit
46// immediate splatted into multiple bytes of the word. t2_so_imm values are
47// represented in the imm field in the same 12-bit form that they are encoded
Jim Grosbach6935efc2009-11-24 00:20:27 +000048// into t2_so_imm instructions: the 8-bit immediate is the least significant
49// bits [bits 0-7], the 4-bit shift/splat amount is the next 4 bits [bits 8-11].
Owen Anderson5de6d842010-11-12 21:12:40 +000050def t2_so_imm : Operand<i32>, PatLeaf<(imm), [{ return Pred_t2_so_imm(N); }]> {
Chris Lattner2ac19022010-11-15 05:19:05 +000051 let EncoderMethod = "getT2SOImmOpValue";
Owen Anderson5de6d842010-11-12 21:12:40 +000052}
Anton Korobeynikov52237112009-06-17 18:13:58 +000053
Jim Grosbach64171712010-02-16 21:07:46 +000054// t2_so_imm_not - Match an immediate that is a complement
Evan Chengf49810c2009-06-23 17:48:47 +000055// of a t2_so_imm.
56def t2_so_imm_not : Operand<i32>,
57 PatLeaf<(imm), [{
Evan Chenge7cbe412009-07-08 21:03:57 +000058 return ARM_AM::getT2SOImmVal(~((uint32_t)N->getZExtValue())) != -1;
59}], t2_so_imm_not_XFORM>;
Evan Chengf49810c2009-06-23 17:48:47 +000060
61// t2_so_imm_neg - Match an immediate that is a negation of a t2_so_imm.
62def t2_so_imm_neg : Operand<i32>,
63 PatLeaf<(imm), [{
Evan Cheng875a6ac2010-11-12 22:42:47 +000064 return ARM_AM::getT2SOImmVal(-((uint32_t)N->getZExtValue())) != -1;
Evan Chenge7cbe412009-07-08 21:03:57 +000065}], t2_so_imm_neg_XFORM>;
Evan Chengf49810c2009-06-23 17:48:47 +000066
Jim Grosbach65b7f3a2009-10-21 20:44:34 +000067// Break t2_so_imm's up into two pieces. This handles immediates with up to 16
68// bits set in them. This uses t2_so_imm2part to match and t2_so_imm2part_[12]
69// to get the first/second pieces.
70def t2_so_imm2part : Operand<i32>,
71 PatLeaf<(imm), [{
72 return ARM_AM::isT2SOImmTwoPartVal((unsigned)N->getZExtValue());
73 }]> {
74}
75
76def t2_so_imm2part_1 : SDNodeXForm<imm, [{
77 unsigned V = ARM_AM::getT2SOImmTwoPartFirst((unsigned)N->getZExtValue());
78 return CurDAG->getTargetConstant(V, MVT::i32);
79}]>;
80
81def t2_so_imm2part_2 : SDNodeXForm<imm, [{
82 unsigned V = ARM_AM::getT2SOImmTwoPartSecond((unsigned)N->getZExtValue());
83 return CurDAG->getTargetConstant(V, MVT::i32);
84}]>;
85
Jim Grosbach15e6ef82009-11-23 20:35:53 +000086def t2_so_neg_imm2part : Operand<i32>, PatLeaf<(imm), [{
87 return ARM_AM::isT2SOImmTwoPartVal(-(int)N->getZExtValue());
88 }]> {
89}
90
91def t2_so_neg_imm2part_1 : SDNodeXForm<imm, [{
92 unsigned V = ARM_AM::getT2SOImmTwoPartFirst(-(int)N->getZExtValue());
93 return CurDAG->getTargetConstant(V, MVT::i32);
94}]>;
95
96def t2_so_neg_imm2part_2 : SDNodeXForm<imm, [{
97 unsigned V = ARM_AM::getT2SOImmTwoPartSecond(-(int)N->getZExtValue());
98 return CurDAG->getTargetConstant(V, MVT::i32);
99}]>;
100
Evan Chenga67efd12009-06-23 19:39:13 +0000101/// imm1_31 predicate - True if the 32-bit immediate is in the range [1,31].
102def imm1_31 : PatLeaf<(i32 imm), [{
103 return (int32_t)N->getZExtValue() >= 1 && (int32_t)N->getZExtValue() < 32;
104}]>;
105
Evan Chengf49810c2009-06-23 17:48:47 +0000106/// imm0_4095 predicate - True if the 32-bit immediate is in the range [0.4095].
Evan Cheng86198642009-08-07 00:34:42 +0000107def imm0_4095 : Operand<i32>,
108 PatLeaf<(i32 imm), [{
Evan Chengf49810c2009-06-23 17:48:47 +0000109 return (uint32_t)N->getZExtValue() < 4096;
110}]>;
Anton Korobeynikov52237112009-06-17 18:13:58 +0000111
Jim Grosbach64171712010-02-16 21:07:46 +0000112def imm0_4095_neg : PatLeaf<(i32 imm), [{
113 return (uint32_t)(-N->getZExtValue()) < 4096;
114}], imm_neg_XFORM>;
Anton Korobeynikov52237112009-06-17 18:13:58 +0000115
Evan Chengfa2ea1a2009-08-04 01:41:15 +0000116def imm0_255_neg : PatLeaf<(i32 imm), [{
117 return (uint32_t)(-N->getZExtValue()) < 255;
Jim Grosbach64171712010-02-16 21:07:46 +0000118}], imm_neg_XFORM>;
Evan Chengfa2ea1a2009-08-04 01:41:15 +0000119
Jim Grosbach502e0aa2010-07-14 17:45:16 +0000120def imm0_255_not : PatLeaf<(i32 imm), [{
121 return (uint32_t)(~N->getZExtValue()) < 255;
122}], imm_comp_XFORM>;
123
Evan Cheng055b0312009-06-29 07:51:04 +0000124// Define Thumb2 specific addressing modes.
125
126// t2addrmode_imm12 := reg + imm12
127def t2addrmode_imm12 : Operand<i32>,
128 ComplexPattern<i32, 2, "SelectT2AddrModeImm12", []> {
Jim Grosbach458f2dc2010-10-25 20:00:01 +0000129 let PrintMethod = "printAddrModeImm12Operand";
Owen Anderson80dd3e02010-11-30 22:45:47 +0000130 string EncoderMethod = "getAddrModeImm12OpValue";
Evan Cheng055b0312009-06-29 07:51:04 +0000131 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
132}
133
Johnny Chen0635fc52010-03-04 17:40:44 +0000134// t2addrmode_imm8 := reg +/- imm8
Evan Cheng055b0312009-06-29 07:51:04 +0000135def t2addrmode_imm8 : Operand<i32>,
136 ComplexPattern<i32, 2, "SelectT2AddrModeImm8", []> {
137 let PrintMethod = "printT2AddrModeImm8Operand";
Owen Anderson75579f72010-11-29 22:44:32 +0000138 string EncoderMethod = "getT2AddrModeImm8OpValue";
Evan Cheng055b0312009-06-29 07:51:04 +0000139 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
140}
141
Evan Cheng6d94f112009-07-03 00:06:39 +0000142def t2am_imm8_offset : Operand<i32>,
Chris Lattner52a261b2010-09-21 20:31:19 +0000143 ComplexPattern<i32, 1, "SelectT2AddrModeImm8Offset",
144 [], [SDNPWantRoot]> {
Evan Chenge88d5ce2009-07-02 07:28:31 +0000145 let PrintMethod = "printT2AddrModeImm8OffsetOperand";
Owen Anderson6af50f72010-11-30 00:14:31 +0000146 string EncoderMethod = "getT2AddrModeImm8OffsetOpValue";
Evan Chenge88d5ce2009-07-02 07:28:31 +0000147}
148
Evan Cheng5c874172009-07-09 22:21:59 +0000149// t2addrmode_imm8s4 := reg +/- (imm8 << 2)
Chris Lattner979b0612010-09-05 22:51:11 +0000150def t2addrmode_imm8s4 : Operand<i32> {
Evan Cheng5c874172009-07-09 22:21:59 +0000151 let PrintMethod = "printT2AddrModeImm8s4Operand";
Owen Anderson9d63d902010-12-01 19:18:46 +0000152 string EncoderMethod = "getT2AddrModeImm8s4OpValue";
David Goodwin6647cea2009-06-30 22:50:01 +0000153 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
154}
155
Johnny Chenae1757b2010-03-11 01:13:36 +0000156def t2am_imm8s4_offset : Operand<i32> {
157 let PrintMethod = "printT2AddrModeImm8s4OffsetOperand";
158}
159
Evan Chengcba962d2009-07-09 20:40:44 +0000160// t2addrmode_so_reg := reg + (reg << imm2)
Evan Cheng055b0312009-06-29 07:51:04 +0000161def t2addrmode_so_reg : Operand<i32>,
162 ComplexPattern<i32, 3, "SelectT2AddrModeSoReg", []> {
163 let PrintMethod = "printT2AddrModeSoRegOperand";
Owen Anderson75579f72010-11-29 22:44:32 +0000164 string EncoderMethod = "getT2AddrModeSORegOpValue";
Jim Grosbach6ccfc502010-07-30 02:41:01 +0000165 let MIOperandInfo = (ops GPR:$base, rGPR:$offsreg, i32imm:$offsimm);
Evan Cheng055b0312009-06-29 07:51:04 +0000166}
167
168
Anton Korobeynikov52237112009-06-17 18:13:58 +0000169//===----------------------------------------------------------------------===//
Evan Cheng9cb9e672009-06-27 02:26:13 +0000170// Multiclass helpers...
Anton Korobeynikov52237112009-06-17 18:13:58 +0000171//
172
Owen Andersona99e7782010-11-15 18:45:17 +0000173
174class T2OneRegImm<dag oops, dag iops, InstrItinClass itin,
Owen Anderson83da6cd2010-11-14 05:37:38 +0000175 string opc, string asm, list<dag> pattern>
176 : T2I<oops, iops, itin, opc, asm, pattern> {
177 bits<4> Rd;
Owen Andersona99e7782010-11-15 18:45:17 +0000178 bits<12> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000179
Jim Grosbach86386922010-12-08 22:10:43 +0000180 let Inst{11-8} = Rd;
Owen Andersona99e7782010-11-15 18:45:17 +0000181 let Inst{26} = imm{11};
182 let Inst{14-12} = imm{10-8};
183 let Inst{7-0} = imm{7-0};
184}
185
Owen Andersonbb6315d2010-11-15 19:58:36 +0000186
Owen Andersona99e7782010-11-15 18:45:17 +0000187class T2sOneRegImm<dag oops, dag iops, InstrItinClass itin,
188 string opc, string asm, list<dag> pattern>
189 : T2sI<oops, iops, itin, opc, asm, pattern> {
190 bits<4> Rd;
Owen Anderson83da6cd2010-11-14 05:37:38 +0000191 bits<4> Rn;
192 bits<12> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000193
Jim Grosbach86386922010-12-08 22:10:43 +0000194 let Inst{11-8} = Rd;
Owen Anderson83da6cd2010-11-14 05:37:38 +0000195 let Inst{26} = imm{11};
196 let Inst{14-12} = imm{10-8};
197 let Inst{7-0} = imm{7-0};
198}
199
Owen Andersonbb6315d2010-11-15 19:58:36 +0000200class T2OneRegCmpImm<dag oops, dag iops, InstrItinClass itin,
201 string opc, string asm, list<dag> pattern>
202 : T2I<oops, iops, itin, opc, asm, pattern> {
203 bits<4> Rn;
204 bits<12> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000205
Jim Grosbach86386922010-12-08 22:10:43 +0000206 let Inst{19-16} = Rn;
Owen Andersonbb6315d2010-11-15 19:58:36 +0000207 let Inst{26} = imm{11};
208 let Inst{14-12} = imm{10-8};
209 let Inst{7-0} = imm{7-0};
210}
211
212
Owen Andersona99e7782010-11-15 18:45:17 +0000213class T2OneRegShiftedReg<dag oops, dag iops, InstrItinClass itin,
214 string opc, string asm, list<dag> pattern>
215 : T2I<oops, iops, itin, opc, asm, pattern> {
216 bits<4> Rd;
217 bits<12> ShiftedRm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000218
Jim Grosbach86386922010-12-08 22:10:43 +0000219 let Inst{11-8} = Rd;
Owen Andersona99e7782010-11-15 18:45:17 +0000220 let Inst{3-0} = ShiftedRm{3-0};
221 let Inst{5-4} = ShiftedRm{6-5};
222 let Inst{14-12} = ShiftedRm{11-9};
223 let Inst{7-6} = ShiftedRm{8-7};
224}
225
226class T2sOneRegShiftedReg<dag oops, dag iops, InstrItinClass itin,
227 string opc, string asm, list<dag> pattern>
Owen Andersonbdf71442010-12-07 20:50:15 +0000228 : T2sI<oops, iops, itin, opc, asm, pattern> {
Owen Andersona99e7782010-11-15 18:45:17 +0000229 bits<4> Rd;
230 bits<12> ShiftedRm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000231
Jim Grosbach86386922010-12-08 22:10:43 +0000232 let Inst{11-8} = Rd;
Owen Andersona99e7782010-11-15 18:45:17 +0000233 let Inst{3-0} = ShiftedRm{3-0};
234 let Inst{5-4} = ShiftedRm{6-5};
235 let Inst{14-12} = ShiftedRm{11-9};
236 let Inst{7-6} = ShiftedRm{8-7};
237}
238
Owen Andersonbb6315d2010-11-15 19:58:36 +0000239class T2OneRegCmpShiftedReg<dag oops, dag iops, InstrItinClass itin,
240 string opc, string asm, list<dag> pattern>
241 : T2I<oops, iops, itin, opc, asm, pattern> {
242 bits<4> Rn;
243 bits<12> ShiftedRm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000244
Jim Grosbach86386922010-12-08 22:10:43 +0000245 let Inst{19-16} = Rn;
Owen Andersonbb6315d2010-11-15 19:58:36 +0000246 let Inst{3-0} = ShiftedRm{3-0};
247 let Inst{5-4} = ShiftedRm{6-5};
248 let Inst{14-12} = ShiftedRm{11-9};
249 let Inst{7-6} = ShiftedRm{8-7};
250}
251
Owen Andersona99e7782010-11-15 18:45:17 +0000252class T2TwoReg<dag oops, dag iops, InstrItinClass itin,
253 string opc, string asm, list<dag> pattern>
Jim Grosbach7a088642010-11-19 17:11:02 +0000254 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Andersona99e7782010-11-15 18:45:17 +0000255 bits<4> Rd;
256 bits<4> Rm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000257
Jim Grosbach86386922010-12-08 22:10:43 +0000258 let Inst{11-8} = Rd;
259 let Inst{3-0} = Rm;
Owen Andersona99e7782010-11-15 18:45:17 +0000260}
261
262class T2sTwoReg<dag oops, dag iops, InstrItinClass itin,
263 string opc, string asm, list<dag> pattern>
Jim Grosbach7a088642010-11-19 17:11:02 +0000264 : T2sI<oops, iops, itin, opc, asm, pattern> {
Owen Andersona99e7782010-11-15 18:45:17 +0000265 bits<4> Rd;
266 bits<4> Rm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000267
Jim Grosbach86386922010-12-08 22:10:43 +0000268 let Inst{11-8} = Rd;
269 let Inst{3-0} = Rm;
Owen Andersona99e7782010-11-15 18:45:17 +0000270}
271
Owen Andersonbb6315d2010-11-15 19:58:36 +0000272class T2TwoRegCmp<dag oops, dag iops, InstrItinClass itin,
273 string opc, string asm, list<dag> pattern>
Jim Grosbach7a088642010-11-19 17:11:02 +0000274 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Andersonbb6315d2010-11-15 19:58:36 +0000275 bits<4> Rn;
276 bits<4> Rm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000277
Jim Grosbach86386922010-12-08 22:10:43 +0000278 let Inst{19-16} = Rn;
279 let Inst{3-0} = Rm;
Owen Andersonbb6315d2010-11-15 19:58:36 +0000280}
281
Owen Andersona99e7782010-11-15 18:45:17 +0000282
283class T2TwoRegImm<dag oops, dag iops, InstrItinClass itin,
284 string opc, string asm, list<dag> pattern>
285 : T2I<oops, iops, itin, opc, asm, pattern> {
286 bits<4> Rd;
Jim Grosbach07e9b262010-12-08 23:04:16 +0000287 bits<4> Rn;
Jim Grosbach7a088642010-11-19 17:11:02 +0000288
Jim Grosbach86386922010-12-08 22:10:43 +0000289 let Inst{11-8} = Rd;
Jim Grosbach07e9b262010-12-08 23:04:16 +0000290 let Inst{3-0} = Rn;
Owen Andersona99e7782010-11-15 18:45:17 +0000291}
292
Owen Anderson83da6cd2010-11-14 05:37:38 +0000293class T2sTwoRegImm<dag oops, dag iops, InstrItinClass itin,
Owen Anderson5de6d842010-11-12 21:12:40 +0000294 string opc, string asm, list<dag> pattern>
295 : T2sI<oops, iops, itin, opc, asm, pattern> {
296 bits<4> Rd;
297 bits<4> Rn;
298 bits<12> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000299
Jim Grosbach86386922010-12-08 22:10:43 +0000300 let Inst{11-8} = Rd;
301 let Inst{19-16} = Rn;
Owen Anderson5de6d842010-11-12 21:12:40 +0000302 let Inst{26} = imm{11};
303 let Inst{14-12} = imm{10-8};
304 let Inst{7-0} = imm{7-0};
305}
306
Owen Andersonbb6315d2010-11-15 19:58:36 +0000307class T2TwoRegShiftImm<dag oops, dag iops, InstrItinClass itin,
308 string opc, string asm, list<dag> pattern>
309 : T2I<oops, iops, itin, opc, asm, pattern> {
310 bits<4> Rd;
311 bits<4> Rm;
312 bits<5> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000313
Jim Grosbach86386922010-12-08 22:10:43 +0000314 let Inst{11-8} = Rd;
315 let Inst{3-0} = Rm;
Owen Andersonbb6315d2010-11-15 19:58:36 +0000316 let Inst{14-12} = imm{4-2};
317 let Inst{7-6} = imm{1-0};
318}
319
320class T2sTwoRegShiftImm<dag oops, dag iops, InstrItinClass itin,
321 string opc, string asm, list<dag> pattern>
322 : T2sI<oops, iops, itin, opc, asm, pattern> {
323 bits<4> Rd;
324 bits<4> Rm;
325 bits<5> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000326
Jim Grosbach86386922010-12-08 22:10:43 +0000327 let Inst{11-8} = Rd;
328 let Inst{3-0} = Rm;
Owen Andersonbb6315d2010-11-15 19:58:36 +0000329 let Inst{14-12} = imm{4-2};
330 let Inst{7-6} = imm{1-0};
331}
332
Owen Anderson5de6d842010-11-12 21:12:40 +0000333class T2ThreeReg<dag oops, dag iops, InstrItinClass itin,
334 string opc, string asm, list<dag> pattern>
Jim Grosbach7a088642010-11-19 17:11:02 +0000335 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Anderson83da6cd2010-11-14 05:37:38 +0000336 bits<4> Rd;
337 bits<4> Rn;
338 bits<4> Rm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000339
Jim Grosbach86386922010-12-08 22:10:43 +0000340 let Inst{11-8} = Rd;
341 let Inst{19-16} = Rn;
342 let Inst{3-0} = Rm;
Owen Anderson83da6cd2010-11-14 05:37:38 +0000343}
344
345class T2sThreeReg<dag oops, dag iops, InstrItinClass itin,
346 string opc, string asm, list<dag> pattern>
Jim Grosbach7a088642010-11-19 17:11:02 +0000347 : T2sI<oops, iops, itin, opc, asm, pattern> {
Owen Anderson5de6d842010-11-12 21:12:40 +0000348 bits<4> Rd;
349 bits<4> Rn;
350 bits<4> Rm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000351
Jim Grosbach86386922010-12-08 22:10:43 +0000352 let Inst{11-8} = Rd;
353 let Inst{19-16} = Rn;
354 let Inst{3-0} = Rm;
Owen Anderson5de6d842010-11-12 21:12:40 +0000355}
356
357class T2TwoRegShiftedReg<dag oops, dag iops, InstrItinClass itin,
358 string opc, string asm, list<dag> pattern>
Owen Anderson83da6cd2010-11-14 05:37:38 +0000359 : T2I<oops, iops, itin, opc, asm, pattern> {
360 bits<4> Rd;
361 bits<4> Rn;
362 bits<12> ShiftedRm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000363
Jim Grosbach86386922010-12-08 22:10:43 +0000364 let Inst{11-8} = Rd;
365 let Inst{19-16} = Rn;
Owen Anderson83da6cd2010-11-14 05:37:38 +0000366 let Inst{3-0} = ShiftedRm{3-0};
367 let Inst{5-4} = ShiftedRm{6-5};
368 let Inst{14-12} = ShiftedRm{11-9};
369 let Inst{7-6} = ShiftedRm{8-7};
370}
371
372class T2sTwoRegShiftedReg<dag oops, dag iops, InstrItinClass itin,
373 string opc, string asm, list<dag> pattern>
Owen Anderson5de6d842010-11-12 21:12:40 +0000374 : T2sI<oops, iops, itin, opc, asm, pattern> {
375 bits<4> Rd;
376 bits<4> Rn;
377 bits<12> ShiftedRm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000378
Jim Grosbach86386922010-12-08 22:10:43 +0000379 let Inst{11-8} = Rd;
380 let Inst{19-16} = Rn;
Owen Anderson5de6d842010-11-12 21:12:40 +0000381 let Inst{3-0} = ShiftedRm{3-0};
382 let Inst{5-4} = ShiftedRm{6-5};
383 let Inst{14-12} = ShiftedRm{11-9};
384 let Inst{7-6} = ShiftedRm{8-7};
385}
386
Owen Anderson35141a92010-11-18 01:08:42 +0000387class T2FourReg<dag oops, dag iops, InstrItinClass itin,
388 string opc, string asm, list<dag> pattern>
Jim Grosbach7a088642010-11-19 17:11:02 +0000389 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Anderson35141a92010-11-18 01:08:42 +0000390 bits<4> Rd;
391 bits<4> Rn;
392 bits<4> Rm;
393 bits<4> Ra;
Jim Grosbach7a088642010-11-19 17:11:02 +0000394
Jim Grosbach86386922010-12-08 22:10:43 +0000395 let Inst{19-16} = Rn;
396 let Inst{15-12} = Ra;
397 let Inst{11-8} = Rd;
398 let Inst{3-0} = Rm;
Owen Anderson35141a92010-11-18 01:08:42 +0000399}
400
Jim Grosbach7c6d85a2010-12-08 22:38:41 +0000401class T2MulLong<bits<3> opc22_20, bits<4> opc7_4,
402 dag oops, dag iops, InstrItinClass itin,
403 string opc, string asm, list<dag> pattern>
Jim Grosbach52082042010-12-08 22:29:28 +0000404 : T2I<oops, iops, itin, opc, asm, pattern> {
405 bits<4> RdLo;
406 bits<4> RdHi;
407 bits<4> Rn;
408 bits<4> Rm;
409
Jim Grosbach7c6d85a2010-12-08 22:38:41 +0000410 let Inst{31-23} = 0b111110111;
411 let Inst{22-20} = opc22_20;
Jim Grosbach52082042010-12-08 22:29:28 +0000412 let Inst{19-16} = Rn;
413 let Inst{15-12} = RdLo;
414 let Inst{11-8} = RdHi;
Jim Grosbach7c6d85a2010-12-08 22:38:41 +0000415 let Inst{7-4} = opc7_4;
Jim Grosbach52082042010-12-08 22:29:28 +0000416 let Inst{3-0} = Rm;
417}
418
Owen Anderson35141a92010-11-18 01:08:42 +0000419
Evan Chenga67efd12009-06-23 19:39:13 +0000420/// T2I_un_irs - Defines a set of (op reg, {so_imm|r|so_reg}) patterns for a
Evan Cheng0aa1d8c2009-06-25 02:08:06 +0000421/// unary operation that produces a value. These are predicable and can be
422/// changed to modify CPSR.
Evan Cheng5d42c562010-09-29 00:49:25 +0000423multiclass T2I_un_irs<bits<4> opcod, string opc,
424 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
425 PatFrag opnode, bit Cheap = 0, bit ReMat = 0> {
Evan Chenga67efd12009-06-23 19:39:13 +0000426 // shifted imm
Owen Andersona99e7782010-11-15 18:45:17 +0000427 def i : T2sOneRegImm<(outs rGPR:$Rd), (ins t2_so_imm:$imm), iii,
428 opc, "\t$Rd, $imm",
429 [(set rGPR:$Rd, (opnode t2_so_imm:$imm))]> {
Evan Chenga67efd12009-06-23 19:39:13 +0000430 let isAsCheapAsAMove = Cheap;
431 let isReMaterializable = ReMat;
Johnny Chend68e1192009-12-15 17:24:14 +0000432 let Inst{31-27} = 0b11110;
433 let Inst{25} = 0;
434 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000435 let Inst{19-16} = 0b1111; // Rn
436 let Inst{15} = 0;
Evan Chenga67efd12009-06-23 19:39:13 +0000437 }
438 // register
Owen Andersona99e7782010-11-15 18:45:17 +0000439 def r : T2sTwoReg<(outs rGPR:$Rd), (ins rGPR:$Rm), iir,
440 opc, ".w\t$Rd, $Rm",
441 [(set rGPR:$Rd, (opnode rGPR:$Rm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000442 let Inst{31-27} = 0b11101;
443 let Inst{26-25} = 0b01;
444 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000445 let Inst{19-16} = 0b1111; // Rn
446 let Inst{14-12} = 0b000; // imm3
447 let Inst{7-6} = 0b00; // imm2
448 let Inst{5-4} = 0b00; // type
449 }
Evan Chenga67efd12009-06-23 19:39:13 +0000450 // shifted register
Owen Andersona99e7782010-11-15 18:45:17 +0000451 def s : T2sOneRegShiftedReg<(outs rGPR:$Rd), (ins t2_so_reg:$ShiftedRm), iis,
452 opc, ".w\t$Rd, $ShiftedRm",
453 [(set rGPR:$Rd, (opnode t2_so_reg:$ShiftedRm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000454 let Inst{31-27} = 0b11101;
455 let Inst{26-25} = 0b01;
456 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000457 let Inst{19-16} = 0b1111; // Rn
458 }
Evan Chenga67efd12009-06-23 19:39:13 +0000459}
460
461/// T2I_bin_irs - Defines a set of (op reg, {so_imm|r|so_reg}) patterns for a
Bob Wilson4876bdb2010-05-25 04:43:08 +0000462/// binary operation that produces a value. These are predicable and can be
Evan Cheng0aa1d8c2009-06-25 02:08:06 +0000463/// changed to modify CPSR.
Evan Cheng7e1bf302010-09-29 00:27:46 +0000464multiclass T2I_bin_irs<bits<4> opcod, string opc,
465 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
466 PatFrag opnode, bit Commutable = 0, string wide = ""> {
Anton Korobeynikov52237112009-06-17 18:13:58 +0000467 // shifted imm
Owen Anderson83da6cd2010-11-14 05:37:38 +0000468 def ri : T2sTwoRegImm<
469 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_imm:$imm), iii,
470 opc, "\t$Rd, $Rn, $imm",
471 [(set rGPR:$Rd, (opnode rGPR:$Rn, t2_so_imm:$imm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000472 let Inst{31-27} = 0b11110;
473 let Inst{25} = 0;
474 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000475 let Inst{15} = 0;
476 }
Evan Chenga67efd12009-06-23 19:39:13 +0000477 // register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000478 def rr : T2sThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), iir,
479 opc, !strconcat(wide, "\t$Rd, $Rn, $Rm"),
480 [(set rGPR:$Rd, (opnode rGPR:$Rn, rGPR:$Rm))]> {
Evan Cheng8de898a2009-06-26 00:19:44 +0000481 let isCommutable = Commutable;
Johnny Chend68e1192009-12-15 17:24:14 +0000482 let Inst{31-27} = 0b11101;
483 let Inst{26-25} = 0b01;
484 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000485 let Inst{14-12} = 0b000; // imm3
486 let Inst{7-6} = 0b00; // imm2
487 let Inst{5-4} = 0b00; // type
Evan Cheng8de898a2009-06-26 00:19:44 +0000488 }
Anton Korobeynikov52237112009-06-17 18:13:58 +0000489 // shifted register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000490 def rs : T2sTwoRegShiftedReg<
491 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_reg:$ShiftedRm), iis,
492 opc, !strconcat(wide, "\t$Rd, $Rn, $ShiftedRm"),
493 [(set rGPR:$Rd, (opnode rGPR:$Rn, t2_so_reg:$ShiftedRm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000494 let Inst{31-27} = 0b11101;
495 let Inst{26-25} = 0b01;
496 let Inst{24-21} = opcod;
Bill Wendling4822bce2010-08-30 01:47:35 +0000497 }
498}
499
David Goodwin1f096272009-07-27 23:34:12 +0000500/// T2I_bin_w_irs - Same as T2I_bin_irs except these operations need
501// the ".w" prefix to indicate that they are wide.
Evan Cheng7e1bf302010-09-29 00:27:46 +0000502multiclass T2I_bin_w_irs<bits<4> opcod, string opc,
503 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
504 PatFrag opnode, bit Commutable = 0> :
505 T2I_bin_irs<opcod, opc, iii, iir, iis, opnode, Commutable, ".w">;
Bill Wendling1f7bf0e2010-08-29 03:55:31 +0000506
Evan Cheng1e249e32009-06-25 20:59:23 +0000507/// T2I_rbin_is - Same as T2I_bin_irs except the order of operands are
Bob Wilson20d8e4e2010-08-13 23:24:25 +0000508/// reversed. The 'rr' form is only defined for the disassembler; for codegen
509/// it is equivalent to the T2I_bin_irs counterpart.
510multiclass T2I_rbin_irs<bits<4> opcod, string opc, PatFrag opnode> {
Evan Chengf49810c2009-06-23 17:48:47 +0000511 // shifted imm
Owen Anderson83da6cd2010-11-14 05:37:38 +0000512 def ri : T2sTwoRegImm<
513 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_imm:$imm), IIC_iALUi,
514 opc, ".w\t$Rd, $Rn, $imm",
515 [(set rGPR:$Rd, (opnode t2_so_imm:$imm, rGPR:$Rn))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000516 let Inst{31-27} = 0b11110;
517 let Inst{25} = 0;
518 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000519 let Inst{15} = 0;
520 }
Bob Wilson20d8e4e2010-08-13 23:24:25 +0000521 // register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000522 def rr : T2sThreeReg<
523 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iALUr,
524 opc, "\t$Rd, $Rn, $Rm",
Bob Wilson136e4912010-08-14 03:18:29 +0000525 [/* For disassembly only; pattern left blank */]> {
Bob Wilson20d8e4e2010-08-13 23:24:25 +0000526 let Inst{31-27} = 0b11101;
527 let Inst{26-25} = 0b01;
528 let Inst{24-21} = opcod;
Bob Wilson20d8e4e2010-08-13 23:24:25 +0000529 let Inst{14-12} = 0b000; // imm3
530 let Inst{7-6} = 0b00; // imm2
531 let Inst{5-4} = 0b00; // type
532 }
Evan Chengf49810c2009-06-23 17:48:47 +0000533 // shifted register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000534 def rs : T2sTwoRegShiftedReg<
535 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_reg:$ShiftedRm),
536 IIC_iALUsir, opc, "\t$Rd, $Rn, $ShiftedRm",
537 [(set rGPR:$Rd, (opnode t2_so_reg:$ShiftedRm, rGPR:$Rn))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000538 let Inst{31-27} = 0b11101;
539 let Inst{26-25} = 0b01;
540 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000541 }
Evan Chengf49810c2009-06-23 17:48:47 +0000542}
543
Evan Chenga67efd12009-06-23 19:39:13 +0000544/// T2I_bin_s_irs - Similar to T2I_bin_irs except it sets the 's' bit so the
Anton Korobeynikov52237112009-06-17 18:13:58 +0000545/// instruction modifies the CPSR register.
546let Defs = [CPSR] in {
Evan Cheng7e1bf302010-09-29 00:27:46 +0000547multiclass T2I_bin_s_irs<bits<4> opcod, string opc,
548 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
549 PatFrag opnode, bit Commutable = 0> {
Anton Korobeynikov52237112009-06-17 18:13:58 +0000550 // shifted imm
Owen Anderson83da6cd2010-11-14 05:37:38 +0000551 def ri : T2TwoRegImm<
552 (outs rGPR:$Rd), (ins GPR:$Rn, t2_so_imm:$imm), iii,
553 !strconcat(opc, "s"), ".w\t$Rd, $Rn, $imm",
554 [(set rGPR:$Rd, (opnode GPR:$Rn, t2_so_imm:$imm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000555 let Inst{31-27} = 0b11110;
556 let Inst{25} = 0;
557 let Inst{24-21} = opcod;
558 let Inst{20} = 1; // The S bit.
559 let Inst{15} = 0;
560 }
Evan Chenga67efd12009-06-23 19:39:13 +0000561 // register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000562 def rr : T2ThreeReg<
563 (outs rGPR:$Rd), (ins GPR:$Rn, rGPR:$Rm), iir,
564 !strconcat(opc, "s"), ".w\t$Rd, $Rn, $Rm",
565 [(set rGPR:$Rd, (opnode GPR:$Rn, rGPR:$Rm))]> {
Evan Cheng8de898a2009-06-26 00:19:44 +0000566 let isCommutable = Commutable;
Johnny Chend68e1192009-12-15 17:24:14 +0000567 let Inst{31-27} = 0b11101;
568 let Inst{26-25} = 0b01;
569 let Inst{24-21} = opcod;
570 let Inst{20} = 1; // The S bit.
571 let Inst{14-12} = 0b000; // imm3
572 let Inst{7-6} = 0b00; // imm2
573 let Inst{5-4} = 0b00; // type
Evan Cheng8de898a2009-06-26 00:19:44 +0000574 }
Anton Korobeynikov52237112009-06-17 18:13:58 +0000575 // shifted register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000576 def rs : T2TwoRegShiftedReg<
577 (outs rGPR:$Rd), (ins GPR:$Rn, t2_so_reg:$ShiftedRm), iis,
578 !strconcat(opc, "s"), ".w\t$Rd, $Rn, $ShiftedRm",
579 [(set rGPR:$Rd, (opnode GPR:$Rn, t2_so_reg:$ShiftedRm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000580 let Inst{31-27} = 0b11101;
581 let Inst{26-25} = 0b01;
582 let Inst{24-21} = opcod;
583 let Inst{20} = 1; // The S bit.
584 }
Anton Korobeynikov52237112009-06-17 18:13:58 +0000585}
586}
587
Evan Chenga67efd12009-06-23 19:39:13 +0000588/// T2I_bin_ii12rs - Defines a set of (op reg, {so_imm|imm0_4095|r|so_reg})
589/// patterns for a binary operation that produces a value.
Johnny Chend68e1192009-12-15 17:24:14 +0000590multiclass T2I_bin_ii12rs<bits<3> op23_21, string opc, PatFrag opnode,
591 bit Commutable = 0> {
Evan Chengf49810c2009-06-23 17:48:47 +0000592 // shifted imm
Jim Grosbach663e3392010-08-30 19:49:58 +0000593 // The register-immediate version is re-materializable. This is useful
594 // in particular for taking the address of a local.
595 let isReMaterializable = 1 in {
Owen Anderson83da6cd2010-11-14 05:37:38 +0000596 def ri : T2sTwoRegImm<
597 (outs rGPR:$Rd), (ins GPR:$Rn, t2_so_imm:$imm), IIC_iALUi,
598 opc, ".w\t$Rd, $Rn, $imm",
599 [(set rGPR:$Rd, (opnode GPR:$Rn, t2_so_imm:$imm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000600 let Inst{31-27} = 0b11110;
601 let Inst{25} = 0;
602 let Inst{24} = 1;
603 let Inst{23-21} = op23_21;
Johnny Chend68e1192009-12-15 17:24:14 +0000604 let Inst{15} = 0;
605 }
Jim Grosbach663e3392010-08-30 19:49:58 +0000606 }
Evan Chengf49810c2009-06-23 17:48:47 +0000607 // 12-bit imm
Jim Grosbach07e9b262010-12-08 23:04:16 +0000608 def ri12 : T2I<
Owen Anderson83da6cd2010-11-14 05:37:38 +0000609 (outs rGPR:$Rd), (ins GPR:$Rn, imm0_4095:$imm), IIC_iALUi,
610 !strconcat(opc, "w"), "\t$Rd, $Rn, $imm",
611 [(set rGPR:$Rd, (opnode GPR:$Rn, imm0_4095:$imm))]> {
Jim Grosbach07e9b262010-12-08 23:04:16 +0000612 bits<4> Rd;
613 bits<4> Rn;
614 bits<12> imm;
Johnny Chend68e1192009-12-15 17:24:14 +0000615 let Inst{31-27} = 0b11110;
Jim Grosbach07e9b262010-12-08 23:04:16 +0000616 let Inst{26} = imm{11};
617 let Inst{25-24} = 0b10;
Johnny Chend68e1192009-12-15 17:24:14 +0000618 let Inst{23-21} = op23_21;
619 let Inst{20} = 0; // The S bit.
Jim Grosbach07e9b262010-12-08 23:04:16 +0000620 let Inst{19-16} = Rn;
Johnny Chend68e1192009-12-15 17:24:14 +0000621 let Inst{15} = 0;
Jim Grosbach07e9b262010-12-08 23:04:16 +0000622 let Inst{14-12} = imm{10-8};
623 let Inst{11-8} = Rd;
624 let Inst{7-0} = imm{7-0};
Johnny Chend68e1192009-12-15 17:24:14 +0000625 }
Evan Chenga67efd12009-06-23 19:39:13 +0000626 // register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000627 def rr : T2sThreeReg<(outs rGPR:$Rd), (ins GPR:$Rn, rGPR:$Rm), IIC_iALUr,
628 opc, ".w\t$Rd, $Rn, $Rm",
629 [(set rGPR:$Rd, (opnode GPR:$Rn, rGPR:$Rm))]> {
Evan Cheng8de898a2009-06-26 00:19:44 +0000630 let isCommutable = Commutable;
Johnny Chend68e1192009-12-15 17:24:14 +0000631 let Inst{31-27} = 0b11101;
632 let Inst{26-25} = 0b01;
633 let Inst{24} = 1;
634 let Inst{23-21} = op23_21;
Johnny Chend68e1192009-12-15 17:24:14 +0000635 let Inst{14-12} = 0b000; // imm3
636 let Inst{7-6} = 0b00; // imm2
637 let Inst{5-4} = 0b00; // type
Evan Cheng8de898a2009-06-26 00:19:44 +0000638 }
Evan Chengf49810c2009-06-23 17:48:47 +0000639 // shifted register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000640 def rs : T2sTwoRegShiftedReg<
Jim Grosbach7a088642010-11-19 17:11:02 +0000641 (outs rGPR:$Rd), (ins GPR:$Rn, t2_so_reg:$ShiftedRm),
Owen Anderson83da6cd2010-11-14 05:37:38 +0000642 IIC_iALUsi, opc, ".w\t$Rd, $Rn, $ShiftedRm",
643 [(set rGPR:$Rd, (opnode GPR:$Rn, t2_so_reg:$ShiftedRm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000644 let Inst{31-27} = 0b11101;
Johnny Chend68e1192009-12-15 17:24:14 +0000645 let Inst{26-25} = 0b01;
Johnny Chend248ffb2010-01-08 17:41:33 +0000646 let Inst{24} = 1;
Johnny Chend68e1192009-12-15 17:24:14 +0000647 let Inst{23-21} = op23_21;
Johnny Chend68e1192009-12-15 17:24:14 +0000648 }
Evan Chengf49810c2009-06-23 17:48:47 +0000649}
650
Jim Grosbach6935efc2009-11-24 00:20:27 +0000651/// T2I_adde_sube_irs - Defines a set of (op reg, {so_imm|r|so_reg}) patterns
Jim Grosbach39be8fc2010-02-16 20:42:29 +0000652/// for a binary operation that produces a value and use the carry
Jim Grosbach6935efc2009-11-24 00:20:27 +0000653/// bit. It's not predicable.
Evan Cheng62674222009-06-25 23:34:10 +0000654let Uses = [CPSR] in {
Jim Grosbach80dc1162010-02-16 21:23:02 +0000655multiclass T2I_adde_sube_irs<bits<4> opcod, string opc, PatFrag opnode,
656 bit Commutable = 0> {
Anton Korobeynikov52237112009-06-17 18:13:58 +0000657 // shifted imm
Owen Anderson83da6cd2010-11-14 05:37:38 +0000658 def ri : T2sTwoRegImm<(outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_imm:$imm),
Owen Anderson5de6d842010-11-12 21:12:40 +0000659 IIC_iALUi, opc, "\t$Rd, $Rn, $imm",
660 [(set rGPR:$Rd, (opnode rGPR:$Rn, t2_so_imm:$imm))]>,
Jim Grosbach39be8fc2010-02-16 20:42:29 +0000661 Requires<[IsThumb2]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000662 let Inst{31-27} = 0b11110;
663 let Inst{25} = 0;
664 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000665 let Inst{15} = 0;
666 }
Evan Chenga67efd12009-06-23 19:39:13 +0000667 // register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000668 def rr : T2sThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iALUr,
Owen Anderson5de6d842010-11-12 21:12:40 +0000669 opc, ".w\t$Rd, $Rn, $Rm",
670 [(set rGPR:$Rd, (opnode rGPR:$Rn, rGPR:$Rm))]>,
Jim Grosbach39be8fc2010-02-16 20:42:29 +0000671 Requires<[IsThumb2]> {
Evan Cheng8de898a2009-06-26 00:19:44 +0000672 let isCommutable = Commutable;
Johnny Chend68e1192009-12-15 17:24:14 +0000673 let Inst{31-27} = 0b11101;
674 let Inst{26-25} = 0b01;
675 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000676 let Inst{14-12} = 0b000; // imm3
677 let Inst{7-6} = 0b00; // imm2
678 let Inst{5-4} = 0b00; // type
Evan Cheng8de898a2009-06-26 00:19:44 +0000679 }
Anton Korobeynikov52237112009-06-17 18:13:58 +0000680 // shifted register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000681 def rs : T2sTwoRegShiftedReg<
Jim Grosbach7a088642010-11-19 17:11:02 +0000682 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_reg:$ShiftedRm),
Owen Anderson5de6d842010-11-12 21:12:40 +0000683 IIC_iALUsi, opc, ".w\t$Rd, $Rn, $ShiftedRm",
684 [(set rGPR:$Rd, (opnode rGPR:$Rn, t2_so_reg:$ShiftedRm))]>,
Jim Grosbach39be8fc2010-02-16 20:42:29 +0000685 Requires<[IsThumb2]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000686 let Inst{31-27} = 0b11101;
687 let Inst{26-25} = 0b01;
688 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000689 }
Jim Grosbach39be8fc2010-02-16 20:42:29 +0000690}
691
692// Carry setting variants
693let Defs = [CPSR] in {
Jim Grosbach80dc1162010-02-16 21:23:02 +0000694multiclass T2I_adde_sube_s_irs<bits<4> opcod, string opc, PatFrag opnode,
695 bit Commutable = 0> {
Evan Cheng62674222009-06-25 23:34:10 +0000696 // shifted imm
Owen Anderson83da6cd2010-11-14 05:37:38 +0000697 def ri : T2sTwoRegImm<
Owen Anderson5de6d842010-11-12 21:12:40 +0000698 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_imm:$imm), IIC_iALUi,
699 opc, "\t$Rd, $Rn, $imm",
700 [(set rGPR:$Rd, (opnode rGPR:$Rn, t2_so_imm:$imm))]>,
Johnny Chenb5031ad2010-03-02 19:38:59 +0000701 Requires<[IsThumb2]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000702 let Inst{31-27} = 0b11110;
703 let Inst{25} = 0;
704 let Inst{24-21} = opcod;
705 let Inst{20} = 1; // The S bit.
706 let Inst{15} = 0;
707 }
Evan Cheng62674222009-06-25 23:34:10 +0000708 // register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000709 def rr : T2sThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iALUr,
Owen Anderson5de6d842010-11-12 21:12:40 +0000710 opc, ".w\t$Rd, $Rn, $Rm",
711 [(set rGPR:$Rd, (opnode rGPR:$Rn, rGPR:$Rm))]>,
Johnny Chenb5031ad2010-03-02 19:38:59 +0000712 Requires<[IsThumb2]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000713 let isCommutable = Commutable;
714 let Inst{31-27} = 0b11101;
715 let Inst{26-25} = 0b01;
716 let Inst{24-21} = opcod;
717 let Inst{20} = 1; // The S bit.
718 let Inst{14-12} = 0b000; // imm3
719 let Inst{7-6} = 0b00; // imm2
720 let Inst{5-4} = 0b00; // type
Evan Cheng8de898a2009-06-26 00:19:44 +0000721 }
Evan Cheng62674222009-06-25 23:34:10 +0000722 // shifted register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000723 def rs : T2sTwoRegShiftedReg<
Owen Anderson5de6d842010-11-12 21:12:40 +0000724 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_reg:$ShiftedRm),
725 IIC_iALUsi, opc, ".w\t$Rd, $Rn, $ShiftedRm",
726 [(set rGPR:$Rd, (opnode rGPR:$Rn, t2_so_reg:$ShiftedRm))]>,
Johnny Chenb5031ad2010-03-02 19:38:59 +0000727 Requires<[IsThumb2]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000728 let Inst{31-27} = 0b11101;
729 let Inst{26-25} = 0b01;
730 let Inst{24-21} = opcod;
731 let Inst{20} = 1; // The S bit.
Evan Cheng8de898a2009-06-26 00:19:44 +0000732 }
Evan Chengf49810c2009-06-23 17:48:47 +0000733}
734}
Jim Grosbach39be8fc2010-02-16 20:42:29 +0000735}
Evan Chengf49810c2009-06-23 17:48:47 +0000736
Bob Wilson20d8e4e2010-08-13 23:24:25 +0000737/// T2I_rbin_s_is - Same as T2I_rbin_irs except sets 's' bit and the register
738/// version is not needed since this is only for codegen.
Evan Cheng1e249e32009-06-25 20:59:23 +0000739let Defs = [CPSR] in {
Johnny Chend68e1192009-12-15 17:24:14 +0000740multiclass T2I_rbin_s_is<bits<4> opcod, string opc, PatFrag opnode> {
Evan Chengf49810c2009-06-23 17:48:47 +0000741 // shifted imm
Owen Anderson83da6cd2010-11-14 05:37:38 +0000742 def ri : T2TwoRegImm<
743 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_imm:$imm), IIC_iALUi,
744 !strconcat(opc, "s"), ".w\t$Rd, $Rn, $imm",
745 [(set rGPR:$Rd, (opnode t2_so_imm:$imm, rGPR:$Rn))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000746 let Inst{31-27} = 0b11110;
747 let Inst{25} = 0;
748 let Inst{24-21} = opcod;
749 let Inst{20} = 1; // The S bit.
750 let Inst{15} = 0;
751 }
Evan Chengf49810c2009-06-23 17:48:47 +0000752 // shifted register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000753 def rs : T2TwoRegShiftedReg<
754 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_reg:$ShiftedRm),
755 IIC_iALUsi, !strconcat(opc, "s"), "\t$Rd, $Rn, $ShiftedRm",
756 [(set rGPR:$Rd, (opnode t2_so_reg:$ShiftedRm, rGPR:$Rn))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000757 let Inst{31-27} = 0b11101;
758 let Inst{26-25} = 0b01;
759 let Inst{24-21} = opcod;
760 let Inst{20} = 1; // The S bit.
761 }
Evan Chengf49810c2009-06-23 17:48:47 +0000762}
763}
764
Evan Chenga67efd12009-06-23 19:39:13 +0000765/// T2I_sh_ir - Defines a set of (op reg, {so_imm|r}) patterns for a shift /
766// rotate operation that produces a value.
Johnny Chend68e1192009-12-15 17:24:14 +0000767multiclass T2I_sh_ir<bits<2> opcod, string opc, PatFrag opnode> {
Evan Chenga67efd12009-06-23 19:39:13 +0000768 // 5-bit imm
Owen Andersonbb6315d2010-11-15 19:58:36 +0000769 def ri : T2sTwoRegShiftImm<
770 (outs rGPR:$Rd), (ins rGPR:$Rm, i32imm:$imm), IIC_iMOVsi,
771 opc, ".w\t$Rd, $Rm, $imm",
772 [(set rGPR:$Rd, (opnode rGPR:$Rm, imm1_31:$imm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000773 let Inst{31-27} = 0b11101;
774 let Inst{26-21} = 0b010010;
775 let Inst{19-16} = 0b1111; // Rn
776 let Inst{5-4} = opcod;
777 }
Evan Chenga67efd12009-06-23 19:39:13 +0000778 // register
Owen Andersonbb6315d2010-11-15 19:58:36 +0000779 def rr : T2sThreeReg<
780 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMOVsr,
781 opc, ".w\t$Rd, $Rn, $Rm",
782 [(set rGPR:$Rd, (opnode rGPR:$Rn, rGPR:$Rm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000783 let Inst{31-27} = 0b11111;
784 let Inst{26-23} = 0b0100;
785 let Inst{22-21} = opcod;
786 let Inst{15-12} = 0b1111;
787 let Inst{7-4} = 0b0000;
788 }
Evan Chenga67efd12009-06-23 19:39:13 +0000789}
Evan Chengf49810c2009-06-23 17:48:47 +0000790
Johnny Chend68e1192009-12-15 17:24:14 +0000791/// T2I_cmp_irs - Defines a set of (op r, {so_imm|r|so_reg}) cmp / test
Evan Chenga67efd12009-06-23 19:39:13 +0000792/// patterns. Similar to T2I_bin_irs except the instruction does not produce
Evan Chengf49810c2009-06-23 17:48:47 +0000793/// a explicit result, only implicitly set CPSR.
Bill Wendlingf0e132c2010-08-19 00:05:48 +0000794let isCompare = 1, Defs = [CPSR] in {
Evan Cheng5d42c562010-09-29 00:49:25 +0000795multiclass T2I_cmp_irs<bits<4> opcod, string opc,
796 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
797 PatFrag opnode> {
Evan Chengf49810c2009-06-23 17:48:47 +0000798 // shifted imm
Owen Andersonbb6315d2010-11-15 19:58:36 +0000799 def ri : T2OneRegCmpImm<
800 (outs), (ins GPR:$Rn, t2_so_imm:$imm), iii,
801 opc, ".w\t$Rn, $imm",
802 [(opnode GPR:$Rn, t2_so_imm:$imm)]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000803 let Inst{31-27} = 0b11110;
804 let Inst{25} = 0;
805 let Inst{24-21} = opcod;
806 let Inst{20} = 1; // The S bit.
807 let Inst{15} = 0;
808 let Inst{11-8} = 0b1111; // Rd
809 }
Evan Chenga67efd12009-06-23 19:39:13 +0000810 // register
Owen Andersonbb6315d2010-11-15 19:58:36 +0000811 def rr : T2TwoRegCmp<
812 (outs), (ins GPR:$lhs, rGPR:$rhs), iir,
Evan Cheng699beba2009-10-27 00:08:59 +0000813 opc, ".w\t$lhs, $rhs",
Jim Grosbach6ccfc502010-07-30 02:41:01 +0000814 [(opnode GPR:$lhs, rGPR:$rhs)]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000815 let Inst{31-27} = 0b11101;
816 let Inst{26-25} = 0b01;
817 let Inst{24-21} = opcod;
818 let Inst{20} = 1; // The S bit.
819 let Inst{14-12} = 0b000; // imm3
820 let Inst{11-8} = 0b1111; // Rd
821 let Inst{7-6} = 0b00; // imm2
822 let Inst{5-4} = 0b00; // type
823 }
Evan Chengf49810c2009-06-23 17:48:47 +0000824 // shifted register
Owen Andersonbb6315d2010-11-15 19:58:36 +0000825 def rs : T2OneRegCmpShiftedReg<
826 (outs), (ins GPR:$Rn, t2_so_reg:$ShiftedRm), iis,
827 opc, ".w\t$Rn, $ShiftedRm",
828 [(opnode GPR:$Rn, t2_so_reg:$ShiftedRm)]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000829 let Inst{31-27} = 0b11101;
830 let Inst{26-25} = 0b01;
831 let Inst{24-21} = opcod;
832 let Inst{20} = 1; // The S bit.
833 let Inst{11-8} = 0b1111; // Rd
834 }
Anton Korobeynikov52237112009-06-17 18:13:58 +0000835}
836}
837
Evan Chengf3c21b82009-06-30 02:15:48 +0000838/// T2I_ld - Defines a set of (op r, {imm12|imm8|so_reg}) load patterns.
Evan Cheng0e55fd62010-09-30 01:08:25 +0000839multiclass T2I_ld<bit signed, bits<2> opcod, string opc,
Evan Cheng7e2fe912010-10-28 06:47:08 +0000840 InstrItinClass iii, InstrItinClass iis, PatFrag opnode> {
Owen Anderson75579f72010-11-29 22:44:32 +0000841 def i12 : T2Ii12<(outs GPR:$Rt), (ins t2addrmode_imm12:$addr), iii,
842 opc, ".w\t$Rt, $addr",
843 [(set GPR:$Rt, (opnode t2addrmode_imm12:$addr))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000844 let Inst{31-27} = 0b11111;
845 let Inst{26-25} = 0b00;
846 let Inst{24} = signed;
847 let Inst{23} = 1;
848 let Inst{22-21} = opcod;
849 let Inst{20} = 1; // load
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000850
Owen Anderson75579f72010-11-29 22:44:32 +0000851 bits<4> Rt;
Jim Grosbach86386922010-12-08 22:10:43 +0000852 let Inst{15-12} = Rt;
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000853
Owen Anderson80dd3e02010-11-30 22:45:47 +0000854 bits<17> addr;
855 let Inst{19-16} = addr{16-13}; // Rn
856 let Inst{23} = addr{12}; // U
857 let Inst{11-0} = addr{11-0}; // imm
Johnny Chend68e1192009-12-15 17:24:14 +0000858 }
Owen Anderson75579f72010-11-29 22:44:32 +0000859 def i8 : T2Ii8 <(outs GPR:$Rt), (ins t2addrmode_imm8:$addr), iii,
860 opc, "\t$Rt, $addr",
861 [(set GPR:$Rt, (opnode t2addrmode_imm8:$addr))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000862 let Inst{31-27} = 0b11111;
863 let Inst{26-25} = 0b00;
864 let Inst{24} = signed;
865 let Inst{23} = 0;
866 let Inst{22-21} = opcod;
867 let Inst{20} = 1; // load
868 let Inst{11} = 1;
869 // Offset: index==TRUE, wback==FALSE
870 let Inst{10} = 1; // The P bit.
871 let Inst{8} = 0; // The W bit.
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000872
Owen Anderson75579f72010-11-29 22:44:32 +0000873 bits<4> Rt;
Jim Grosbach86386922010-12-08 22:10:43 +0000874 let Inst{15-12} = Rt;
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000875
Owen Anderson75579f72010-11-29 22:44:32 +0000876 bits<13> addr;
877 let Inst{19-16} = addr{12-9}; // Rn
878 let Inst{9} = addr{8}; // U
879 let Inst{7-0} = addr{7-0}; // imm
Johnny Chend68e1192009-12-15 17:24:14 +0000880 }
Owen Anderson75579f72010-11-29 22:44:32 +0000881 def s : T2Iso <(outs GPR:$Rt), (ins t2addrmode_so_reg:$addr), iis,
882 opc, ".w\t$Rt, $addr",
883 [(set GPR:$Rt, (opnode t2addrmode_so_reg:$addr))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000884 let Inst{31-27} = 0b11111;
885 let Inst{26-25} = 0b00;
886 let Inst{24} = signed;
887 let Inst{23} = 0;
888 let Inst{22-21} = opcod;
889 let Inst{20} = 1; // load
890 let Inst{11-6} = 0b000000;
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000891
Owen Anderson75579f72010-11-29 22:44:32 +0000892 bits<4> Rt;
Jim Grosbach86386922010-12-08 22:10:43 +0000893 let Inst{15-12} = Rt;
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000894
Owen Anderson75579f72010-11-29 22:44:32 +0000895 bits<10> addr;
896 let Inst{19-16} = addr{9-6}; // Rn
897 let Inst{3-0} = addr{5-2}; // Rm
898 let Inst{5-4} = addr{1-0}; // imm
Johnny Chend68e1192009-12-15 17:24:14 +0000899 }
Evan Chengbc7deb02010-11-03 05:14:24 +0000900
Owen Andersoneb6779c2010-12-07 00:45:21 +0000901 def pci : tPseudoInst<(outs GPR:$Rt), (ins i32imm:$addr), Size4Bytes, iis,
902 [(set GPR:$Rt, (opnode (ARMWrapper tconstpool:$addr)))]>;
Evan Chengf3c21b82009-06-30 02:15:48 +0000903}
904
David Goodwin73b8f162009-06-30 22:11:34 +0000905/// T2I_st - Defines a set of (op r, {imm12|imm8|so_reg}) store patterns.
Evan Cheng0e55fd62010-09-30 01:08:25 +0000906multiclass T2I_st<bits<2> opcod, string opc,
Evan Cheng7e2fe912010-10-28 06:47:08 +0000907 InstrItinClass iii, InstrItinClass iis, PatFrag opnode> {
Owen Anderson75579f72010-11-29 22:44:32 +0000908 def i12 : T2Ii12<(outs), (ins GPR:$Rt, t2addrmode_imm12:$addr), iii,
909 opc, ".w\t$Rt, $addr",
910 [(opnode GPR:$Rt, t2addrmode_imm12:$addr)]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000911 let Inst{31-27} = 0b11111;
912 let Inst{26-23} = 0b0001;
913 let Inst{22-21} = opcod;
914 let Inst{20} = 0; // !load
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000915
Owen Anderson75579f72010-11-29 22:44:32 +0000916 bits<4> Rt;
Jim Grosbach86386922010-12-08 22:10:43 +0000917 let Inst{15-12} = Rt;
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000918
Owen Anderson80dd3e02010-11-30 22:45:47 +0000919 bits<17> addr;
920 let Inst{19-16} = addr{16-13}; // Rn
921 let Inst{23} = addr{12}; // U
922 let Inst{11-0} = addr{11-0}; // imm
Johnny Chend68e1192009-12-15 17:24:14 +0000923 }
Owen Anderson75579f72010-11-29 22:44:32 +0000924 def i8 : T2Ii8 <(outs), (ins GPR:$Rt, t2addrmode_imm8:$addr), iii,
925 opc, "\t$Rt, $addr",
926 [(opnode GPR:$Rt, t2addrmode_imm8:$addr)]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000927 let Inst{31-27} = 0b11111;
928 let Inst{26-23} = 0b0000;
929 let Inst{22-21} = opcod;
930 let Inst{20} = 0; // !load
931 let Inst{11} = 1;
932 // Offset: index==TRUE, wback==FALSE
933 let Inst{10} = 1; // The P bit.
934 let Inst{8} = 0; // The W bit.
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000935
Owen Anderson75579f72010-11-29 22:44:32 +0000936 bits<4> Rt;
Jim Grosbach86386922010-12-08 22:10:43 +0000937 let Inst{15-12} = Rt;
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000938
Owen Anderson75579f72010-11-29 22:44:32 +0000939 bits<13> addr;
940 let Inst{19-16} = addr{12-9}; // Rn
941 let Inst{9} = addr{8}; // U
942 let Inst{7-0} = addr{7-0}; // imm
Johnny Chend68e1192009-12-15 17:24:14 +0000943 }
Owen Anderson75579f72010-11-29 22:44:32 +0000944 def s : T2Iso <(outs), (ins GPR:$Rt, t2addrmode_so_reg:$addr), iis,
945 opc, ".w\t$Rt, $addr",
946 [(opnode GPR:$Rt, t2addrmode_so_reg:$addr)]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000947 let Inst{31-27} = 0b11111;
948 let Inst{26-23} = 0b0000;
949 let Inst{22-21} = opcod;
950 let Inst{20} = 0; // !load
951 let Inst{11-6} = 0b000000;
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000952
Owen Anderson75579f72010-11-29 22:44:32 +0000953 bits<4> Rt;
Jim Grosbach86386922010-12-08 22:10:43 +0000954 let Inst{15-12} = Rt;
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000955
Owen Anderson75579f72010-11-29 22:44:32 +0000956 bits<10> addr;
957 let Inst{19-16} = addr{9-6}; // Rn
958 let Inst{3-0} = addr{5-2}; // Rm
959 let Inst{5-4} = addr{1-0}; // imm
Johnny Chend68e1192009-12-15 17:24:14 +0000960 }
David Goodwin73b8f162009-06-30 22:11:34 +0000961}
962
Evan Cheng0e55fd62010-09-30 01:08:25 +0000963/// T2I_ext_rrot - A unary operation with two forms: one whose operand is a
Evan Chengd27c9fc2009-07-03 01:43:10 +0000964/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng0e55fd62010-09-30 01:08:25 +0000965multiclass T2I_ext_rrot<bits<3> opcod, string opc, PatFrag opnode> {
Owen Anderson2c4c45d2010-11-15 21:12:05 +0000966 def r : T2TwoReg<(outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iEXTr,
967 opc, ".w\t$Rd, $Rm",
968 [(set rGPR:$Rd, (opnode rGPR:$Rm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000969 let Inst{31-27} = 0b11111;
970 let Inst{26-23} = 0b0100;
971 let Inst{22-20} = opcod;
972 let Inst{19-16} = 0b1111; // Rn
973 let Inst{15-12} = 0b1111;
974 let Inst{7} = 1;
975 let Inst{5-4} = 0b00; // rotate
976 }
Owen Anderson2c4c45d2010-11-15 21:12:05 +0000977 def r_rot : T2TwoReg<(outs rGPR:$Rd), (ins rGPR:$Rm, i32imm:$rot), IIC_iEXTr,
978 opc, ".w\t$Rd, $Rm, ror $rot",
979 [(set rGPR:$Rd, (opnode (rotr rGPR:$Rm, rot_imm:$rot)))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000980 let Inst{31-27} = 0b11111;
981 let Inst{26-23} = 0b0100;
982 let Inst{22-20} = opcod;
983 let Inst{19-16} = 0b1111; // Rn
984 let Inst{15-12} = 0b1111;
985 let Inst{7} = 1;
Jim Grosbach7a088642010-11-19 17:11:02 +0000986
Owen Anderson2c4c45d2010-11-15 21:12:05 +0000987 bits<2> rot;
988 let Inst{5-4} = rot{1-0}; // rotate
Johnny Chend68e1192009-12-15 17:24:14 +0000989 }
Evan Chengd27c9fc2009-07-03 01:43:10 +0000990}
991
Eli Friedman761fa7a2010-06-24 18:20:04 +0000992// UXTB16 - Requres T2ExtractPack, does not need the .w qualifier.
Evan Cheng0e55fd62010-09-30 01:08:25 +0000993multiclass T2I_ext_rrot_uxtb16<bits<3> opcod, string opc, PatFrag opnode> {
Owen Anderson2c4c45d2010-11-15 21:12:05 +0000994 def r : T2TwoReg<(outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iEXTr,
995 opc, "\t$Rd, $Rm",
996 [(set rGPR:$Rd, (opnode rGPR:$Rm))]>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +0000997 Requires<[HasT2ExtractPack, IsThumb2]> {
Johnny Chen267124c2010-03-04 22:24:41 +0000998 let Inst{31-27} = 0b11111;
999 let Inst{26-23} = 0b0100;
1000 let Inst{22-20} = opcod;
1001 let Inst{19-16} = 0b1111; // Rn
1002 let Inst{15-12} = 0b1111;
1003 let Inst{7} = 1;
1004 let Inst{5-4} = 0b00; // rotate
1005 }
Owen Anderson2c4c45d2010-11-15 21:12:05 +00001006 def r_rot : T2TwoReg<(outs rGPR:$dst), (ins rGPR:$Rm, i32imm:$rot), IIC_iEXTr,
1007 opc, "\t$dst, $Rm, ror $rot",
1008 [(set rGPR:$dst, (opnode (rotr rGPR:$Rm, rot_imm:$rot)))]>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00001009 Requires<[HasT2ExtractPack, IsThumb2]> {
Johnny Chen267124c2010-03-04 22:24:41 +00001010 let Inst{31-27} = 0b11111;
1011 let Inst{26-23} = 0b0100;
1012 let Inst{22-20} = opcod;
1013 let Inst{19-16} = 0b1111; // Rn
1014 let Inst{15-12} = 0b1111;
1015 let Inst{7} = 1;
Jim Grosbach7a088642010-11-19 17:11:02 +00001016
Owen Anderson2c4c45d2010-11-15 21:12:05 +00001017 bits<2> rot;
1018 let Inst{5-4} = rot{1-0}; // rotate
Johnny Chen267124c2010-03-04 22:24:41 +00001019 }
1020}
1021
Eli Friedman761fa7a2010-06-24 18:20:04 +00001022// SXTB16 - Requres T2ExtractPack, does not need the .w qualifier, no pattern
1023// supported yet.
Evan Cheng0e55fd62010-09-30 01:08:25 +00001024multiclass T2I_ext_rrot_sxtb16<bits<3> opcod, string opc> {
Owen Anderson2c4c45d2010-11-15 21:12:05 +00001025 def r : T2TwoReg<(outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iEXTr,
1026 opc, "\t$Rd, $Rm", []> {
Johnny Chen93042d12010-03-02 18:14:57 +00001027 let Inst{31-27} = 0b11111;
1028 let Inst{26-23} = 0b0100;
1029 let Inst{22-20} = opcod;
1030 let Inst{19-16} = 0b1111; // Rn
1031 let Inst{15-12} = 0b1111;
1032 let Inst{7} = 1;
1033 let Inst{5-4} = 0b00; // rotate
1034 }
Owen Anderson2c4c45d2010-11-15 21:12:05 +00001035 def r_rot : T2TwoReg<(outs rGPR:$Rd), (ins rGPR:$Rm, i32imm:$rot), IIC_iEXTr,
1036 opc, "\t$Rd, $Rm, ror $rot", []> {
Johnny Chen93042d12010-03-02 18:14:57 +00001037 let Inst{31-27} = 0b11111;
1038 let Inst{26-23} = 0b0100;
1039 let Inst{22-20} = opcod;
1040 let Inst{19-16} = 0b1111; // Rn
1041 let Inst{15-12} = 0b1111;
1042 let Inst{7} = 1;
Jim Grosbach7a088642010-11-19 17:11:02 +00001043
Owen Anderson2c4c45d2010-11-15 21:12:05 +00001044 bits<2> rot;
1045 let Inst{5-4} = rot{1-0}; // rotate
Johnny Chen93042d12010-03-02 18:14:57 +00001046 }
1047}
1048
Evan Cheng0e55fd62010-09-30 01:08:25 +00001049/// T2I_exta_rrot - A binary operation with two forms: one whose operand is a
Evan Chengd27c9fc2009-07-03 01:43:10 +00001050/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng0e55fd62010-09-30 01:08:25 +00001051multiclass T2I_exta_rrot<bits<3> opcod, string opc, PatFrag opnode> {
Owen Anderson2c4c45d2010-11-15 21:12:05 +00001052 def rr : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iEXTAr,
1053 opc, "\t$Rd, $Rn, $Rm",
1054 [(set rGPR:$Rd, (opnode rGPR:$Rn, rGPR:$Rm))]>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00001055 Requires<[HasT2ExtractPack, IsThumb2]> {
Johnny Chend68e1192009-12-15 17:24:14 +00001056 let Inst{31-27} = 0b11111;
1057 let Inst{26-23} = 0b0100;
1058 let Inst{22-20} = opcod;
1059 let Inst{15-12} = 0b1111;
1060 let Inst{7} = 1;
1061 let Inst{5-4} = 0b00; // rotate
1062 }
Owen Anderson2c4c45d2010-11-15 21:12:05 +00001063 def rr_rot : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, i32imm:$rot),
1064 IIC_iEXTAsr, opc, "\t$Rd, $Rn, $Rm, ror $rot",
1065 [(set rGPR:$Rd, (opnode rGPR:$Rn,
1066 (rotr rGPR:$Rm, rot_imm:$rot)))]>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00001067 Requires<[HasT2ExtractPack, IsThumb2]> {
Johnny Chend68e1192009-12-15 17:24:14 +00001068 let Inst{31-27} = 0b11111;
1069 let Inst{26-23} = 0b0100;
1070 let Inst{22-20} = opcod;
1071 let Inst{15-12} = 0b1111;
1072 let Inst{7} = 1;
Jim Grosbach7a088642010-11-19 17:11:02 +00001073
Owen Anderson2c4c45d2010-11-15 21:12:05 +00001074 bits<2> rot;
1075 let Inst{5-4} = rot{1-0}; // rotate
Johnny Chend68e1192009-12-15 17:24:14 +00001076 }
Evan Chengd27c9fc2009-07-03 01:43:10 +00001077}
1078
Johnny Chen93042d12010-03-02 18:14:57 +00001079// DO variant - disassembly only, no pattern
1080
Evan Cheng0e55fd62010-09-30 01:08:25 +00001081multiclass T2I_exta_rrot_DO<bits<3> opcod, string opc> {
Owen Anderson2c4c45d2010-11-15 21:12:05 +00001082 def rr : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iEXTAr,
1083 opc, "\t$Rd, $Rn, $Rm", []> {
Johnny Chen93042d12010-03-02 18:14:57 +00001084 let Inst{31-27} = 0b11111;
1085 let Inst{26-23} = 0b0100;
1086 let Inst{22-20} = opcod;
1087 let Inst{15-12} = 0b1111;
1088 let Inst{7} = 1;
1089 let Inst{5-4} = 0b00; // rotate
1090 }
Owen Anderson2c4c45d2010-11-15 21:12:05 +00001091 def rr_rot : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, i32imm:$rot),
1092 IIC_iEXTAsr, opc, "\t$Rd, $Rn, $Rm, ror $rot", []> {
Johnny Chen93042d12010-03-02 18:14:57 +00001093 let Inst{31-27} = 0b11111;
1094 let Inst{26-23} = 0b0100;
1095 let Inst{22-20} = opcod;
1096 let Inst{15-12} = 0b1111;
1097 let Inst{7} = 1;
Jim Grosbach7a088642010-11-19 17:11:02 +00001098
Owen Anderson2c4c45d2010-11-15 21:12:05 +00001099 bits<2> rot;
1100 let Inst{5-4} = rot{1-0}; // rotate
Johnny Chen93042d12010-03-02 18:14:57 +00001101 }
1102}
1103
Anton Korobeynikov52237112009-06-17 18:13:58 +00001104//===----------------------------------------------------------------------===//
Evan Cheng9cb9e672009-06-27 02:26:13 +00001105// Instructions
1106//===----------------------------------------------------------------------===//
1107
1108//===----------------------------------------------------------------------===//
Evan Chenga09b9ca2009-06-24 23:47:58 +00001109// Miscellaneous Instructions.
1110//
1111
Owen Andersonda663f72010-11-15 21:30:39 +00001112class T2PCOneRegImm<dag oops, dag iops, InstrItinClass itin,
1113 string asm, list<dag> pattern>
1114 : T2XI<oops, iops, itin, asm, pattern> {
1115 bits<4> Rd;
1116 bits<12> label;
Jim Grosbach7a088642010-11-19 17:11:02 +00001117
Jim Grosbach86386922010-12-08 22:10:43 +00001118 let Inst{11-8} = Rd;
Owen Andersonda663f72010-11-15 21:30:39 +00001119 let Inst{26} = label{11};
1120 let Inst{14-12} = label{10-8};
1121 let Inst{7-0} = label{7-0};
1122}
1123
Evan Chenga09b9ca2009-06-24 23:47:58 +00001124// LEApcrel - Load a pc-relative address into a register without offending the
1125// assembler.
Evan Chengea420b22010-05-19 01:52:25 +00001126let neverHasSideEffects = 1 in {
Evan Cheng9085f982010-05-19 07:28:01 +00001127let isReMaterializable = 1 in
Owen Andersonda663f72010-11-15 21:30:39 +00001128def t2LEApcrel : T2PCOneRegImm<(outs rGPR:$Rd), (ins i32imm:$label, pred:$p), IIC_iALUi,
1129 "adr${p}.w\t$Rd, #$label", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00001130 let Inst{31-27} = 0b11110;
1131 let Inst{25-24} = 0b10;
1132 // Inst{23:21} = '11' (add = FALSE) or '00' (add = TRUE)
1133 let Inst{22} = 0;
1134 let Inst{20} = 0;
1135 let Inst{19-16} = 0b1111; // Rn
1136 let Inst{15} = 0;
Jim Grosbach7a088642010-11-19 17:11:02 +00001137
1138
Johnny Chend68e1192009-12-15 17:24:14 +00001139}
Jim Grosbacha967d112010-06-21 21:27:27 +00001140} // neverHasSideEffects
Owen Andersonda663f72010-11-15 21:30:39 +00001141def t2LEApcrelJT : T2PCOneRegImm<(outs rGPR:$Rd),
Bob Wilson4f38b382009-08-21 21:58:55 +00001142 (ins i32imm:$label, nohash_imm:$id, pred:$p), IIC_iALUi,
Owen Andersonda663f72010-11-15 21:30:39 +00001143 "adr${p}.w\t$Rd, #${label}_${id}", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00001144 let Inst{31-27} = 0b11110;
1145 let Inst{25-24} = 0b10;
1146 // Inst{23:21} = '11' (add = FALSE) or '00' (add = TRUE)
1147 let Inst{22} = 0;
1148 let Inst{20} = 0;
1149 let Inst{19-16} = 0b1111; // Rn
1150 let Inst{15} = 0;
1151}
Evan Chenga09b9ca2009-06-24 23:47:58 +00001152
Evan Cheng86198642009-08-07 00:34:42 +00001153// ADD r, sp, {so_imm|i12}
Owen Andersonda663f72010-11-15 21:30:39 +00001154def t2ADDrSPi : T2sTwoRegImm<(outs GPR:$Rd), (ins GPR:$sp, t2_so_imm:$imm),
1155 IIC_iALUi, "add", ".w\t$Rd, $sp, $imm", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00001156 let Inst{31-27} = 0b11110;
1157 let Inst{25} = 0;
1158 let Inst{24-21} = 0b1000;
Owen Andersonb9a643e2010-11-12 23:36:03 +00001159 let Inst{19-16} = 0b1101; // Rn = sp
Johnny Chend68e1192009-12-15 17:24:14 +00001160 let Inst{15} = 0;
1161}
Jim Grosbachb76dfe02010-12-08 22:50:19 +00001162def t2ADDrSPi12 : T2I<(outs GPR:$Rd), (ins GPR:$sp, imm0_4095:$imm),
Owen Andersonda663f72010-11-15 21:30:39 +00001163 IIC_iALUi, "addw", "\t$Rd, $sp, $imm", []> {
Jim Grosbachb76dfe02010-12-08 22:50:19 +00001164 bits<4> Rd;
1165 bits<12> imm;
Johnny Chend68e1192009-12-15 17:24:14 +00001166 let Inst{31-27} = 0b11110;
Jim Grosbachb76dfe02010-12-08 22:50:19 +00001167 let Inst{26} = imm{11};
1168 let Inst{25-20} = 0b100000;
Johnny Chend68e1192009-12-15 17:24:14 +00001169 let Inst{19-16} = 0b1101; // Rn = sp
1170 let Inst{15} = 0;
Jim Grosbachb76dfe02010-12-08 22:50:19 +00001171 let Inst{14-12} = imm{10-8};
1172 let Inst{11-8} = Rd;
1173 let Inst{7-0} = imm{7-0};
Johnny Chend68e1192009-12-15 17:24:14 +00001174}
Evan Cheng86198642009-08-07 00:34:42 +00001175
1176// ADD r, sp, so_reg
Owen Andersonda663f72010-11-15 21:30:39 +00001177def t2ADDrSPs : T2sTwoRegShiftedReg<
1178 (outs GPR:$Rd), (ins GPR:$sp, t2_so_reg:$ShiftedRm),
1179 IIC_iALUsi, "add", ".w\t$Rd, $sp, $ShiftedRm", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00001180 let Inst{31-27} = 0b11101;
1181 let Inst{26-25} = 0b01;
1182 let Inst{24-21} = 0b1000;
Johnny Chend68e1192009-12-15 17:24:14 +00001183 let Inst{19-16} = 0b1101; // Rn = sp
1184 let Inst{15} = 0;
1185}
Evan Cheng86198642009-08-07 00:34:42 +00001186
1187// SUB r, sp, {so_imm|i12}
Owen Andersonda663f72010-11-15 21:30:39 +00001188def t2SUBrSPi : T2sTwoRegImm<(outs GPR:$Rd), (ins GPR:$sp, t2_so_imm:$imm),
1189 IIC_iALUi, "sub", ".w\t$Rd, $sp, $imm", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00001190 let Inst{31-27} = 0b11110;
1191 let Inst{25} = 0;
1192 let Inst{24-21} = 0b1101;
Johnny Chend68e1192009-12-15 17:24:14 +00001193 let Inst{19-16} = 0b1101; // Rn = sp
1194 let Inst{15} = 0;
1195}
Owen Andersonda663f72010-11-15 21:30:39 +00001196def t2SUBrSPi12 : T2TwoRegImm<(outs GPR:$Rd), (ins GPR:$sp, imm0_4095:$imm),
1197 IIC_iALUi, "subw", "\t$Rd, $sp, $imm", []> {
Jim Grosbach37474e62010-12-08 23:12:09 +00001198 bits<4> Rd;
1199 bits<12> imm;
Johnny Chend68e1192009-12-15 17:24:14 +00001200 let Inst{31-27} = 0b11110;
Jim Grosbach37474e62010-12-08 23:12:09 +00001201 let Inst{26} = imm{11};
1202 let Inst{25-20} = 0b101010;
Johnny Chend68e1192009-12-15 17:24:14 +00001203 let Inst{19-16} = 0b1101; // Rn = sp
1204 let Inst{15} = 0;
Jim Grosbach37474e62010-12-08 23:12:09 +00001205 let Inst{14-12} = imm{10-8};
1206 let Inst{11-8} = Rd;
1207 let Inst{7-0} = imm{7-0};
Johnny Chend68e1192009-12-15 17:24:14 +00001208}
Evan Cheng86198642009-08-07 00:34:42 +00001209
1210// SUB r, sp, so_reg
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001211def t2SUBrSPs : T2sTwoRegImm<(outs GPR:$Rd), (ins GPR:$sp, t2_so_reg:$imm),
David Goodwin5d598aa2009-08-19 18:00:44 +00001212 IIC_iALUsi,
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001213 "sub", "\t$Rd, $sp, $imm", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00001214 let Inst{31-27} = 0b11101;
1215 let Inst{26-25} = 0b01;
1216 let Inst{24-21} = 0b1101;
Johnny Chend68e1192009-12-15 17:24:14 +00001217 let Inst{19-16} = 0b1101; // Rn = sp
1218 let Inst{15} = 0;
1219}
Evan Cheng86198642009-08-07 00:34:42 +00001220
Jim Grosbachb1dc3932010-05-05 20:44:35 +00001221// Signed and unsigned division on v7-M
Jim Grosbach7a088642010-11-19 17:11:02 +00001222def t2SDIV : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iALUi,
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001223 "sdiv", "\t$Rd, $Rn, $Rm",
1224 [(set rGPR:$Rd, (sdiv rGPR:$Rn, rGPR:$Rm))]>,
Evan Chenge8e67e12010-11-19 06:15:10 +00001225 Requires<[HasDivide, IsThumb2]> {
Johnny Chen93042d12010-03-02 18:14:57 +00001226 let Inst{31-27} = 0b11111;
1227 let Inst{26-21} = 0b011100;
1228 let Inst{20} = 0b1;
1229 let Inst{15-12} = 0b1111;
1230 let Inst{7-4} = 0b1111;
1231}
1232
Jim Grosbach7a088642010-11-19 17:11:02 +00001233def t2UDIV : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iALUi,
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001234 "udiv", "\t$Rd, $Rn, $Rm",
1235 [(set rGPR:$Rd, (udiv rGPR:$Rn, rGPR:$Rm))]>,
Evan Chenge8e67e12010-11-19 06:15:10 +00001236 Requires<[HasDivide, IsThumb2]> {
Johnny Chen93042d12010-03-02 18:14:57 +00001237 let Inst{31-27} = 0b11111;
1238 let Inst{26-21} = 0b011101;
1239 let Inst{20} = 0b1;
1240 let Inst{15-12} = 0b1111;
1241 let Inst{7-4} = 0b1111;
1242}
1243
Evan Chenga09b9ca2009-06-24 23:47:58 +00001244//===----------------------------------------------------------------------===//
Evan Cheng9cb9e672009-06-27 02:26:13 +00001245// Load / store Instructions.
1246//
1247
Evan Cheng055b0312009-06-29 07:51:04 +00001248// Load
Dan Gohmanbc9d98b2010-02-27 23:47:46 +00001249let canFoldAsLoad = 1, isReMaterializable = 1 in
Evan Cheng7e2fe912010-10-28 06:47:08 +00001250defm t2LDR : T2I_ld<0, 0b10, "ldr", IIC_iLoad_i, IIC_iLoad_si,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001251 UnOpFrag<(load node:$Src)>>;
Evan Cheng055b0312009-06-29 07:51:04 +00001252
Evan Chengf3c21b82009-06-30 02:15:48 +00001253// Loads with zero extension
Evan Cheng7e2fe912010-10-28 06:47:08 +00001254defm t2LDRH : T2I_ld<0, 0b01, "ldrh", IIC_iLoad_bh_i, IIC_iLoad_bh_si,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001255 UnOpFrag<(zextloadi16 node:$Src)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001256defm t2LDRB : T2I_ld<0, 0b00, "ldrb", IIC_iLoad_bh_i, IIC_iLoad_bh_si,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001257 UnOpFrag<(zextloadi8 node:$Src)>>;
Evan Cheng055b0312009-06-29 07:51:04 +00001258
Evan Chengf3c21b82009-06-30 02:15:48 +00001259// Loads with sign extension
Evan Cheng7e2fe912010-10-28 06:47:08 +00001260defm t2LDRSH : T2I_ld<1, 0b01, "ldrsh", IIC_iLoad_bh_i, IIC_iLoad_bh_si,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001261 UnOpFrag<(sextloadi16 node:$Src)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001262defm t2LDRSB : T2I_ld<1, 0b00, "ldrsb", IIC_iLoad_bh_i, IIC_iLoad_bh_si,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001263 UnOpFrag<(sextloadi8 node:$Src)>>;
Evan Cheng055b0312009-06-29 07:51:04 +00001264
Owen Anderson9d63d902010-12-01 19:18:46 +00001265let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
Evan Chengf3c21b82009-06-30 02:15:48 +00001266// Load doubleword
Owen Anderson9d63d902010-12-01 19:18:46 +00001267def t2LDRDi8 : T2Ii8s4<1, 0, 1, (outs rGPR:$Rt, rGPR:$Rt2),
Evan Chenge298ab22009-09-27 09:46:04 +00001268 (ins t2addrmode_imm8s4:$addr),
Owen Anderson9d63d902010-12-01 19:18:46 +00001269 IIC_iLoad_d_i, "ldrd", "\t$Rt, $Rt2, $addr", []>;
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001270} // mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1
Evan Chengf3c21b82009-06-30 02:15:48 +00001271
1272// zextload i1 -> zextload i8
1273def : T2Pat<(zextloadi1 t2addrmode_imm12:$addr),
1274 (t2LDRBi12 t2addrmode_imm12:$addr)>;
1275def : T2Pat<(zextloadi1 t2addrmode_imm8:$addr),
1276 (t2LDRBi8 t2addrmode_imm8:$addr)>;
1277def : T2Pat<(zextloadi1 t2addrmode_so_reg:$addr),
1278 (t2LDRBs t2addrmode_so_reg:$addr)>;
1279def : T2Pat<(zextloadi1 (ARMWrapper tconstpool:$addr)),
1280 (t2LDRBpci tconstpool:$addr)>;
1281
1282// extload -> zextload
1283// FIXME: Reduce the number of patterns by legalizing extload to zextload
1284// earlier?
1285def : T2Pat<(extloadi1 t2addrmode_imm12:$addr),
1286 (t2LDRBi12 t2addrmode_imm12:$addr)>;
1287def : T2Pat<(extloadi1 t2addrmode_imm8:$addr),
1288 (t2LDRBi8 t2addrmode_imm8:$addr)>;
1289def : T2Pat<(extloadi1 t2addrmode_so_reg:$addr),
1290 (t2LDRBs t2addrmode_so_reg:$addr)>;
1291def : T2Pat<(extloadi1 (ARMWrapper tconstpool:$addr)),
1292 (t2LDRBpci tconstpool:$addr)>;
1293
1294def : T2Pat<(extloadi8 t2addrmode_imm12:$addr),
1295 (t2LDRBi12 t2addrmode_imm12:$addr)>;
1296def : T2Pat<(extloadi8 t2addrmode_imm8:$addr),
1297 (t2LDRBi8 t2addrmode_imm8:$addr)>;
1298def : T2Pat<(extloadi8 t2addrmode_so_reg:$addr),
1299 (t2LDRBs t2addrmode_so_reg:$addr)>;
1300def : T2Pat<(extloadi8 (ARMWrapper tconstpool:$addr)),
1301 (t2LDRBpci tconstpool:$addr)>;
1302
1303def : T2Pat<(extloadi16 t2addrmode_imm12:$addr),
1304 (t2LDRHi12 t2addrmode_imm12:$addr)>;
1305def : T2Pat<(extloadi16 t2addrmode_imm8:$addr),
1306 (t2LDRHi8 t2addrmode_imm8:$addr)>;
1307def : T2Pat<(extloadi16 t2addrmode_so_reg:$addr),
1308 (t2LDRHs t2addrmode_so_reg:$addr)>;
1309def : T2Pat<(extloadi16 (ARMWrapper tconstpool:$addr)),
1310 (t2LDRHpci tconstpool:$addr)>;
Evan Cheng055b0312009-06-29 07:51:04 +00001311
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001312// FIXME: The destination register of the loads and stores can't be PC, but
1313// can be SP. We need another regclass (similar to rGPR) to represent
1314// that. Not a pressing issue since these are selected manually,
1315// not via pattern.
1316
Evan Chenge88d5ce2009-07-02 07:28:31 +00001317// Indexed loads
Owen Anderson6af50f72010-11-30 00:14:31 +00001318
1319class T2Iidxld<bit signed, bits<2> opcod, bit pre,
1320 dag oops, dag iops,
1321 AddrMode am, IndexMode im, InstrItinClass itin,
1322 string opc, string asm, string cstr, list<dag> pattern>
1323 : T2Iidxldst<signed, opcod, 1, pre, oops,
1324 iops, am,im,itin, opc, asm, cstr, pattern>;
1325class T2Iidxst<bit signed, bits<2> opcod, bit pre,
1326 dag oops, dag iops,
1327 AddrMode am, IndexMode im, InstrItinClass itin,
1328 string opc, string asm, string cstr, list<dag> pattern>
1329 : T2Iidxldst<signed, opcod, 0, pre, oops,
1330 iops, am,im,itin, opc, asm, cstr, pattern>;
1331
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001332let mayLoad = 1, neverHasSideEffects = 1 in {
Owen Anderson6af50f72010-11-30 00:14:31 +00001333def t2LDR_PRE : T2Iidxld<0, 0b10, 1, (outs GPR:$Rt, GPR:$Rn),
Evan Chenge88d5ce2009-07-02 07:28:31 +00001334 (ins t2addrmode_imm8:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001335 AddrModeT2_i8, IndexModePre, IIC_iLoad_iu,
Owen Anderson6af50f72010-11-30 00:14:31 +00001336 "ldr", "\t$Rt, $addr!", "$addr.base = $Rn",
Evan Chenge88d5ce2009-07-02 07:28:31 +00001337 []>;
1338
Owen Anderson6af50f72010-11-30 00:14:31 +00001339def t2LDR_POST : T2Iidxld<0, 0b10, 0, (outs GPR:$Rt, GPR:$Rn),
Evan Chenge88d5ce2009-07-02 07:28:31 +00001340 (ins GPR:$base, t2am_imm8_offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001341 AddrModeT2_i8, IndexModePost, IIC_iLoad_iu,
Owen Anderson6af50f72010-11-30 00:14:31 +00001342 "ldr", "\t$Rt, [$Rn], $offset", "$base = $Rn",
Evan Chenge88d5ce2009-07-02 07:28:31 +00001343 []>;
1344
Owen Anderson6af50f72010-11-30 00:14:31 +00001345def t2LDRB_PRE : T2Iidxld<0, 0b00, 1, (outs GPR:$Rt, GPR:$Rn),
Evan Chenge88d5ce2009-07-02 07:28:31 +00001346 (ins t2addrmode_imm8:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001347 AddrModeT2_i8, IndexModePre, IIC_iLoad_bh_iu,
Owen Anderson6af50f72010-11-30 00:14:31 +00001348 "ldrb", "\t$Rt, $addr!", "$addr.base = $Rn",
Evan Chenge88d5ce2009-07-02 07:28:31 +00001349 []>;
Owen Anderson6af50f72010-11-30 00:14:31 +00001350def t2LDRB_POST : T2Iidxld<0, 0b00, 0, (outs GPR:$Rt, GPR:$Rn),
Evan Chenge88d5ce2009-07-02 07:28:31 +00001351 (ins GPR:$base, t2am_imm8_offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001352 AddrModeT2_i8, IndexModePost, IIC_iLoad_bh_iu,
Owen Anderson6af50f72010-11-30 00:14:31 +00001353 "ldrb", "\t$Rt, [$Rn], $offset", "$base = $Rn",
Evan Chenge88d5ce2009-07-02 07:28:31 +00001354 []>;
1355
Owen Anderson6af50f72010-11-30 00:14:31 +00001356def t2LDRH_PRE : T2Iidxld<0, 0b01, 1, (outs GPR:$Rt, GPR:$Rn),
Evan Chenge88d5ce2009-07-02 07:28:31 +00001357 (ins t2addrmode_imm8:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001358 AddrModeT2_i8, IndexModePre, IIC_iLoad_bh_iu,
Owen Anderson6af50f72010-11-30 00:14:31 +00001359 "ldrh", "\t$Rt, $addr!", "$addr.base = $Rn",
Evan Chenge88d5ce2009-07-02 07:28:31 +00001360 []>;
Owen Anderson6af50f72010-11-30 00:14:31 +00001361def t2LDRH_POST : T2Iidxld<0, 0b01, 0, (outs GPR:$Rt, GPR:$Rn),
Evan Chenge88d5ce2009-07-02 07:28:31 +00001362 (ins GPR:$base, t2am_imm8_offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001363 AddrModeT2_i8, IndexModePost, IIC_iLoad_bh_iu,
Owen Anderson6af50f72010-11-30 00:14:31 +00001364 "ldrh", "\t$Rt, [$Rn], $offset", "$base = $Rn",
Evan Chenge88d5ce2009-07-02 07:28:31 +00001365 []>;
1366
Owen Anderson6af50f72010-11-30 00:14:31 +00001367def t2LDRSB_PRE : T2Iidxld<1, 0b00, 1, (outs GPR:$Rt, GPR:$Rn),
Evan Cheng4fbb9962009-07-02 23:16:11 +00001368 (ins t2addrmode_imm8:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001369 AddrModeT2_i8, IndexModePre, IIC_iLoad_bh_iu,
Owen Anderson6af50f72010-11-30 00:14:31 +00001370 "ldrsb", "\t$Rt, $addr!", "$addr.base = $Rn",
Evan Cheng4fbb9962009-07-02 23:16:11 +00001371 []>;
Owen Anderson6af50f72010-11-30 00:14:31 +00001372def t2LDRSB_POST : T2Iidxld<1, 0b00, 0, (outs GPR:$Rt, GPR:$Rn),
Evan Cheng4fbb9962009-07-02 23:16:11 +00001373 (ins GPR:$base, t2am_imm8_offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001374 AddrModeT2_i8, IndexModePost, IIC_iLoad_bh_iu,
Owen Anderson6af50f72010-11-30 00:14:31 +00001375 "ldrsb", "\t$Rt, [$Rn], $offset", "$base = $Rn",
Evan Cheng4fbb9962009-07-02 23:16:11 +00001376 []>;
1377
Owen Anderson6af50f72010-11-30 00:14:31 +00001378def t2LDRSH_PRE : T2Iidxld<1, 0b01, 1, (outs GPR:$Rt, GPR:$Rn),
Evan Cheng4fbb9962009-07-02 23:16:11 +00001379 (ins t2addrmode_imm8:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001380 AddrModeT2_i8, IndexModePre, IIC_iLoad_bh_iu,
Owen Anderson6af50f72010-11-30 00:14:31 +00001381 "ldrsh", "\t$Rt, $addr!", "$addr.base = $Rn",
Evan Cheng4fbb9962009-07-02 23:16:11 +00001382 []>;
Owen Anderson6af50f72010-11-30 00:14:31 +00001383def t2LDRSH_POST : T2Iidxld<1, 0b01, 0, (outs GPR:$dst, GPR:$Rn),
Evan Cheng4fbb9962009-07-02 23:16:11 +00001384 (ins GPR:$base, t2am_imm8_offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001385 AddrModeT2_i8, IndexModePost, IIC_iLoad_bh_iu,
Owen Anderson6af50f72010-11-30 00:14:31 +00001386 "ldrsh", "\t$dst, [$Rn], $offset", "$base = $Rn",
Evan Cheng4fbb9962009-07-02 23:16:11 +00001387 []>;
Jim Grosbach7a088642010-11-19 17:11:02 +00001388} // mayLoad = 1, neverHasSideEffects = 1
Evan Cheng4fbb9962009-07-02 23:16:11 +00001389
Johnny Chene54a3ef2010-03-03 18:45:36 +00001390// LDRT, LDRBT, LDRHT, LDRSBT, LDRSHT all have offset mode (PUW=0b110) and are
1391// for disassembly only.
1392// Ref: A8.6.57 LDR (immediate, Thumb) Encoding T4
Evan Cheng0e55fd62010-09-30 01:08:25 +00001393class T2IldT<bit signed, bits<2> type, string opc, InstrItinClass ii>
Owen Andersoneb05a8d2010-11-30 18:38:28 +00001394 : T2Ii8<(outs GPR:$Rt), (ins t2addrmode_imm8:$addr), ii, opc,
1395 "\t$Rt, $addr", []> {
Johnny Chene54a3ef2010-03-03 18:45:36 +00001396 let Inst{31-27} = 0b11111;
1397 let Inst{26-25} = 0b00;
1398 let Inst{24} = signed;
1399 let Inst{23} = 0;
1400 let Inst{22-21} = type;
1401 let Inst{20} = 1; // load
1402 let Inst{11} = 1;
1403 let Inst{10-8} = 0b110; // PUW.
Jim Grosbach7721e7f2010-12-02 23:05:38 +00001404
Owen Andersoneb05a8d2010-11-30 18:38:28 +00001405 bits<4> Rt;
1406 bits<13> addr;
Jim Grosbach86386922010-12-08 22:10:43 +00001407 let Inst{15-12} = Rt;
Owen Andersoneb05a8d2010-11-30 18:38:28 +00001408 let Inst{19-16} = addr{12-9};
1409 let Inst{7-0} = addr{7-0};
Johnny Chene54a3ef2010-03-03 18:45:36 +00001410}
1411
Evan Cheng0e55fd62010-09-30 01:08:25 +00001412def t2LDRT : T2IldT<0, 0b10, "ldrt", IIC_iLoad_i>;
1413def t2LDRBT : T2IldT<0, 0b00, "ldrbt", IIC_iLoad_bh_i>;
1414def t2LDRHT : T2IldT<0, 0b01, "ldrht", IIC_iLoad_bh_i>;
1415def t2LDRSBT : T2IldT<1, 0b00, "ldrsbt", IIC_iLoad_bh_i>;
1416def t2LDRSHT : T2IldT<1, 0b01, "ldrsht", IIC_iLoad_bh_i>;
Johnny Chene54a3ef2010-03-03 18:45:36 +00001417
David Goodwin73b8f162009-06-30 22:11:34 +00001418// Store
Evan Cheng7e2fe912010-10-28 06:47:08 +00001419defm t2STR :T2I_st<0b10,"str", IIC_iStore_i, IIC_iStore_si,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001420 BinOpFrag<(store node:$LHS, node:$RHS)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001421defm t2STRB:T2I_st<0b00,"strb", IIC_iStore_bh_i, IIC_iStore_bh_si,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001422 BinOpFrag<(truncstorei8 node:$LHS, node:$RHS)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001423defm t2STRH:T2I_st<0b01,"strh", IIC_iStore_bh_i, IIC_iStore_bh_si,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001424 BinOpFrag<(truncstorei16 node:$LHS, node:$RHS)>>;
David Goodwin73b8f162009-06-30 22:11:34 +00001425
David Goodwin6647cea2009-06-30 22:50:01 +00001426// Store doubleword
Owen Anderson9d63d902010-12-01 19:18:46 +00001427let mayLoad = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in
Johnny Chend68e1192009-12-15 17:24:14 +00001428def t2STRDi8 : T2Ii8s4<1, 0, 0, (outs),
Owen Anderson9d63d902010-12-01 19:18:46 +00001429 (ins GPR:$Rt, GPR:$Rt2, t2addrmode_imm8s4:$addr),
1430 IIC_iStore_d_r, "strd", "\t$Rt, $Rt2, $addr", []>;
David Goodwin6647cea2009-06-30 22:50:01 +00001431
Evan Cheng6d94f112009-07-03 00:06:39 +00001432// Indexed stores
Owen Anderson6af50f72010-11-30 00:14:31 +00001433def t2STR_PRE : T2Iidxst<0, 0b10, 1, (outs GPR:$base_wb),
1434 (ins GPR:$Rt, GPR:$Rn, t2am_imm8_offset:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001435 AddrModeT2_i8, IndexModePre, IIC_iStore_iu,
Owen Anderson6af50f72010-11-30 00:14:31 +00001436 "str", "\t$Rt, [$Rn, $addr]!", "$Rn = $base_wb",
Evan Cheng6d94f112009-07-03 00:06:39 +00001437 [(set GPR:$base_wb,
Owen Anderson6af50f72010-11-30 00:14:31 +00001438 (pre_store GPR:$Rt, GPR:$Rn, t2am_imm8_offset:$addr))]>;
Evan Cheng6d94f112009-07-03 00:06:39 +00001439
Owen Anderson6af50f72010-11-30 00:14:31 +00001440def t2STR_POST : T2Iidxst<0, 0b10, 0, (outs GPR:$base_wb),
1441 (ins GPR:$Rt, GPR:$Rn, t2am_imm8_offset:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001442 AddrModeT2_i8, IndexModePost, IIC_iStore_iu,
Owen Anderson6af50f72010-11-30 00:14:31 +00001443 "str", "\t$Rt, [$Rn], $addr", "$Rn = $base_wb",
Evan Cheng6d94f112009-07-03 00:06:39 +00001444 [(set GPR:$base_wb,
Owen Anderson6af50f72010-11-30 00:14:31 +00001445 (post_store GPR:$Rt, GPR:$Rn, t2am_imm8_offset:$addr))]>;
Evan Cheng6d94f112009-07-03 00:06:39 +00001446
Owen Anderson6af50f72010-11-30 00:14:31 +00001447def t2STRH_PRE : T2Iidxst<0, 0b01, 1, (outs GPR:$base_wb),
1448 (ins GPR:$Rt, GPR:$Rn, t2am_imm8_offset:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001449 AddrModeT2_i8, IndexModePre, IIC_iStore_iu,
Owen Anderson6af50f72010-11-30 00:14:31 +00001450 "strh", "\t$Rt, [$Rn, $addr]!", "$Rn = $base_wb",
Evan Cheng6d94f112009-07-03 00:06:39 +00001451 [(set GPR:$base_wb,
Owen Anderson6af50f72010-11-30 00:14:31 +00001452 (pre_truncsti16 GPR:$Rt, GPR:$Rn, t2am_imm8_offset:$addr))]>;
Evan Cheng6d94f112009-07-03 00:06:39 +00001453
Owen Anderson6af50f72010-11-30 00:14:31 +00001454def t2STRH_POST : T2Iidxst<0, 0b01, 0, (outs GPR:$base_wb),
1455 (ins GPR:$Rt, GPR:$Rn, t2am_imm8_offset:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001456 AddrModeT2_i8, IndexModePost, IIC_iStore_bh_iu,
Owen Anderson6af50f72010-11-30 00:14:31 +00001457 "strh", "\t$Rt, [$Rn], $addr", "$Rn = $base_wb",
Evan Cheng6d94f112009-07-03 00:06:39 +00001458 [(set GPR:$base_wb,
Owen Anderson6af50f72010-11-30 00:14:31 +00001459 (post_truncsti16 GPR:$Rt, GPR:$Rn, t2am_imm8_offset:$addr))]>;
Evan Cheng6d94f112009-07-03 00:06:39 +00001460
Owen Anderson6af50f72010-11-30 00:14:31 +00001461def t2STRB_PRE : T2Iidxst<0, 0b00, 1, (outs GPR:$base_wb),
1462 (ins GPR:$Rt, GPR:$Rn, t2am_imm8_offset:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001463 AddrModeT2_i8, IndexModePre, IIC_iStore_bh_iu,
Owen Anderson6af50f72010-11-30 00:14:31 +00001464 "strb", "\t$Rt, [$Rn, $addr]!", "$Rn = $base_wb",
Evan Cheng6d94f112009-07-03 00:06:39 +00001465 [(set GPR:$base_wb,
Owen Anderson6af50f72010-11-30 00:14:31 +00001466 (pre_truncsti8 GPR:$Rt, GPR:$Rn, t2am_imm8_offset:$addr))]>;
Evan Cheng6d94f112009-07-03 00:06:39 +00001467
Owen Anderson6af50f72010-11-30 00:14:31 +00001468def t2STRB_POST : T2Iidxst<0, 0b00, 0, (outs GPR:$base_wb),
1469 (ins GPR:$Rt, GPR:$Rn, t2am_imm8_offset:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001470 AddrModeT2_i8, IndexModePost, IIC_iStore_bh_iu,
Owen Anderson6af50f72010-11-30 00:14:31 +00001471 "strb", "\t$Rt, [$Rn], $addr", "$Rn = $base_wb",
Evan Cheng6d94f112009-07-03 00:06:39 +00001472 [(set GPR:$base_wb,
Owen Anderson6af50f72010-11-30 00:14:31 +00001473 (post_truncsti8 GPR:$Rt, GPR:$Rn, t2am_imm8_offset:$addr))]>;
Evan Cheng6d94f112009-07-03 00:06:39 +00001474
Johnny Chene54a3ef2010-03-03 18:45:36 +00001475// STRT, STRBT, STRHT all have offset mode (PUW=0b110) and are for disassembly
1476// only.
1477// Ref: A8.6.193 STR (immediate, Thumb) Encoding T4
Evan Cheng0e55fd62010-09-30 01:08:25 +00001478class T2IstT<bits<2> type, string opc, InstrItinClass ii>
Owen Andersoneb05a8d2010-11-30 18:38:28 +00001479 : T2Ii8<(outs GPR:$Rt), (ins t2addrmode_imm8:$addr), ii, opc,
1480 "\t$Rt, $addr", []> {
Johnny Chene54a3ef2010-03-03 18:45:36 +00001481 let Inst{31-27} = 0b11111;
1482 let Inst{26-25} = 0b00;
1483 let Inst{24} = 0; // not signed
1484 let Inst{23} = 0;
1485 let Inst{22-21} = type;
1486 let Inst{20} = 0; // store
1487 let Inst{11} = 1;
1488 let Inst{10-8} = 0b110; // PUW
Jim Grosbach7721e7f2010-12-02 23:05:38 +00001489
Owen Andersoneb05a8d2010-11-30 18:38:28 +00001490 bits<4> Rt;
1491 bits<13> addr;
Jim Grosbach86386922010-12-08 22:10:43 +00001492 let Inst{15-12} = Rt;
Owen Andersoneb05a8d2010-11-30 18:38:28 +00001493 let Inst{19-16} = addr{12-9};
1494 let Inst{7-0} = addr{7-0};
Johnny Chene54a3ef2010-03-03 18:45:36 +00001495}
1496
Evan Cheng0e55fd62010-09-30 01:08:25 +00001497def t2STRT : T2IstT<0b10, "strt", IIC_iStore_i>;
1498def t2STRBT : T2IstT<0b00, "strbt", IIC_iStore_bh_i>;
1499def t2STRHT : T2IstT<0b01, "strht", IIC_iStore_bh_i>;
David Goodwind1fa1202009-07-01 00:01:13 +00001500
Johnny Chenae1757b2010-03-11 01:13:36 +00001501// ldrd / strd pre / post variants
1502// For disassembly only.
1503
Owen Anderson9d63d902010-12-01 19:18:46 +00001504def t2LDRD_PRE : T2Ii8s4<1, 1, 1, (outs GPR:$Rt, GPR:$Rt2),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001505 (ins GPR:$base, t2am_imm8s4_offset:$imm), IIC_iLoad_d_ru,
Owen Anderson9d63d902010-12-01 19:18:46 +00001506 "ldrd", "\t$Rt, $Rt2, [$base, $imm]!", []>;
Johnny Chenae1757b2010-03-11 01:13:36 +00001507
Owen Anderson9d63d902010-12-01 19:18:46 +00001508def t2LDRD_POST : T2Ii8s4<0, 1, 1, (outs GPR:$Rt, GPR:$Rt2),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001509 (ins GPR:$base, t2am_imm8s4_offset:$imm), IIC_iLoad_d_ru,
Owen Anderson9d63d902010-12-01 19:18:46 +00001510 "ldrd", "\t$Rt, $Rt2, [$base], $imm", []>;
Johnny Chenae1757b2010-03-11 01:13:36 +00001511
1512def t2STRD_PRE : T2Ii8s4<1, 1, 0, (outs),
Owen Anderson9d63d902010-12-01 19:18:46 +00001513 (ins GPR:$Rt, GPR:$Rt2, GPR:$base, t2am_imm8s4_offset:$imm),
1514 IIC_iStore_d_ru, "strd", "\t$Rt, $Rt2, [$base, $imm]!", []>;
Johnny Chenae1757b2010-03-11 01:13:36 +00001515
1516def t2STRD_POST : T2Ii8s4<0, 1, 0, (outs),
Owen Anderson9d63d902010-12-01 19:18:46 +00001517 (ins GPR:$Rt, GPR:$Rt2, GPR:$base, t2am_imm8s4_offset:$imm),
1518 IIC_iStore_d_ru, "strd", "\t$Rt, $Rt2, [$base], $imm", []>;
Evan Cheng2889cce2009-07-03 00:18:36 +00001519
Johnny Chen0635fc52010-03-04 17:40:44 +00001520// T2Ipl (Preload Data/Instruction) signals the memory system of possible future
1521// data/instruction access. These are for disassembly only.
Evan Chengdfed19f2010-11-03 06:34:55 +00001522// instr_write is inverted for Thumb mode: (prefetch 3) -> (preload 0),
1523// (prefetch 1) -> (preload 2), (prefetch 2) -> (preload 1).
Evan Cheng416941d2010-11-04 05:19:35 +00001524multiclass T2Ipl<bits<1> write, bits<1> instr, string opc> {
Johnny Chen0635fc52010-03-04 17:40:44 +00001525
Evan Chengdfed19f2010-11-03 06:34:55 +00001526 def i12 : T2Ii12<(outs), (ins t2addrmode_imm12:$addr), IIC_Preload, opc,
Evan Chengbc7deb02010-11-03 05:14:24 +00001527 "\t$addr",
Evan Cheng416941d2010-11-04 05:19:35 +00001528 [(ARMPreload t2addrmode_imm12:$addr, (i32 write), (i32 instr))]> {
Johnny Chen0635fc52010-03-04 17:40:44 +00001529 let Inst{31-25} = 0b1111100;
Evan Cheng416941d2010-11-04 05:19:35 +00001530 let Inst{24} = instr;
Johnny Chen0635fc52010-03-04 17:40:44 +00001531 let Inst{22} = 0;
Evan Cheng416941d2010-11-04 05:19:35 +00001532 let Inst{21} = write;
Johnny Chen0635fc52010-03-04 17:40:44 +00001533 let Inst{20} = 1;
1534 let Inst{15-12} = 0b1111;
Jim Grosbach7721e7f2010-12-02 23:05:38 +00001535
Owen Anderson80dd3e02010-11-30 22:45:47 +00001536 bits<17> addr;
1537 let Inst{19-16} = addr{16-13}; // Rn
1538 let Inst{23} = addr{12}; // U
Owen Anderson0e1bcdf2010-11-30 19:19:31 +00001539 let Inst{11-0} = addr{11-0}; // imm12
Johnny Chen0635fc52010-03-04 17:40:44 +00001540 }
1541
Evan Chengdfed19f2010-11-03 06:34:55 +00001542 def i8 : T2Ii8<(outs), (ins t2addrmode_imm8:$addr), IIC_Preload, opc,
Evan Chengbc7deb02010-11-03 05:14:24 +00001543 "\t$addr",
Evan Cheng416941d2010-11-04 05:19:35 +00001544 [(ARMPreload t2addrmode_imm8:$addr, (i32 write), (i32 instr))]> {
Johnny Chen0635fc52010-03-04 17:40:44 +00001545 let Inst{31-25} = 0b1111100;
Evan Cheng416941d2010-11-04 05:19:35 +00001546 let Inst{24} = instr;
Johnny Chen0635fc52010-03-04 17:40:44 +00001547 let Inst{23} = 0; // U = 0
1548 let Inst{22} = 0;
Evan Cheng416941d2010-11-04 05:19:35 +00001549 let Inst{21} = write;
Johnny Chen0635fc52010-03-04 17:40:44 +00001550 let Inst{20} = 1;
1551 let Inst{15-12} = 0b1111;
1552 let Inst{11-8} = 0b1100;
Jim Grosbach7721e7f2010-12-02 23:05:38 +00001553
Owen Anderson0e1bcdf2010-11-30 19:19:31 +00001554 bits<13> addr;
1555 let Inst{19-16} = addr{12-9}; // Rn
1556 let Inst{7-0} = addr{7-0}; // imm8
Johnny Chen0635fc52010-03-04 17:40:44 +00001557 }
1558
Evan Chengdfed19f2010-11-03 06:34:55 +00001559 def s : T2Iso<(outs), (ins t2addrmode_so_reg:$addr), IIC_Preload, opc,
Evan Chengbc7deb02010-11-03 05:14:24 +00001560 "\t$addr",
Evan Cheng416941d2010-11-04 05:19:35 +00001561 [(ARMPreload t2addrmode_so_reg:$addr, (i32 write), (i32 instr))]> {
Evan Chengbc7deb02010-11-03 05:14:24 +00001562 let Inst{31-25} = 0b1111100;
Evan Cheng416941d2010-11-04 05:19:35 +00001563 let Inst{24} = instr;
Evan Chengbc7deb02010-11-03 05:14:24 +00001564 let Inst{23} = 0; // add = TRUE for T1
1565 let Inst{22} = 0;
Evan Cheng416941d2010-11-04 05:19:35 +00001566 let Inst{21} = write;
Evan Chengbc7deb02010-11-03 05:14:24 +00001567 let Inst{20} = 1;
1568 let Inst{15-12} = 0b1111;
1569 let Inst{11-6} = 0000000;
Jim Grosbach7721e7f2010-12-02 23:05:38 +00001570
Owen Anderson0e1bcdf2010-11-30 19:19:31 +00001571 bits<10> addr;
1572 let Inst{19-16} = addr{9-6}; // Rn
1573 let Inst{3-0} = addr{5-2}; // Rm
1574 let Inst{5-4} = addr{1-0}; // imm2
Evan Chengbc7deb02010-11-03 05:14:24 +00001575 }
Johnny Chen0635fc52010-03-04 17:40:44 +00001576}
1577
Evan Cheng416941d2010-11-04 05:19:35 +00001578defm t2PLD : T2Ipl<0, 0, "pld">, Requires<[IsThumb2]>;
1579defm t2PLDW : T2Ipl<1, 0, "pldw">, Requires<[IsThumb2,HasV7,HasMP]>;
1580defm t2PLI : T2Ipl<0, 1, "pli">, Requires<[IsThumb2,HasV7]>;
Johnny Chen0635fc52010-03-04 17:40:44 +00001581
Evan Cheng2889cce2009-07-03 00:18:36 +00001582//===----------------------------------------------------------------------===//
1583// Load / store multiple Instructions.
1584//
1585
Bill Wendling6c470b82010-11-13 09:09:38 +00001586multiclass thumb2_ldst_mult<string asm, InstrItinClass itin,
1587 InstrItinClass itin_upd, bit L_bit> {
Bill Wendling73fe34a2010-11-16 01:16:36 +00001588 def IA :
Bill Wendling6c470b82010-11-13 09:09:38 +00001589 T2XI<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
Bill Wendling73fe34a2010-11-16 01:16:36 +00001590 itin, !strconcat(asm, "ia${p}.w\t$Rn, $regs"), []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00001591 bits<4> Rn;
1592 bits<16> regs;
Jim Grosbach7a088642010-11-19 17:11:02 +00001593
Bill Wendling6c470b82010-11-13 09:09:38 +00001594 let Inst{31-27} = 0b11101;
1595 let Inst{26-25} = 0b00;
1596 let Inst{24-23} = 0b01; // Increment After
1597 let Inst{22} = 0;
1598 let Inst{21} = 0; // No writeback
1599 let Inst{20} = L_bit;
1600 let Inst{19-16} = Rn;
1601 let Inst{15-0} = regs;
1602 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001603 def IA_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00001604 T2XIt<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
Bill Wendling73fe34a2010-11-16 01:16:36 +00001605 itin_upd, !strconcat(asm, "ia${p}.w\t$Rn!, $regs"), "$Rn = $wb", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00001606 bits<4> Rn;
1607 bits<16> regs;
Jim Grosbach7a088642010-11-19 17:11:02 +00001608
Bill Wendling6c470b82010-11-13 09:09:38 +00001609 let Inst{31-27} = 0b11101;
1610 let Inst{26-25} = 0b00;
1611 let Inst{24-23} = 0b01; // Increment After
1612 let Inst{22} = 0;
1613 let Inst{21} = 1; // Writeback
1614 let Inst{20} = L_bit;
1615 let Inst{19-16} = Rn;
1616 let Inst{15-0} = regs;
1617 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001618 def DB :
Bill Wendling6c470b82010-11-13 09:09:38 +00001619 T2XI<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1620 itin, !strconcat(asm, "db${p}.w\t$Rn, $regs"), []> {
1621 bits<4> Rn;
1622 bits<16> regs;
1623
1624 let Inst{31-27} = 0b11101;
1625 let Inst{26-25} = 0b00;
1626 let Inst{24-23} = 0b10; // Decrement Before
1627 let Inst{22} = 0;
1628 let Inst{21} = 0; // No writeback
1629 let Inst{20} = L_bit;
1630 let Inst{19-16} = Rn;
1631 let Inst{15-0} = regs;
1632 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001633 def DB_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00001634 T2XIt<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1635 itin_upd, !strconcat(asm, "db${p}.w\t$Rn, $regs"), "$Rn = $wb", []> {
1636 bits<4> Rn;
1637 bits<16> regs;
1638
1639 let Inst{31-27} = 0b11101;
1640 let Inst{26-25} = 0b00;
1641 let Inst{24-23} = 0b10; // Decrement Before
1642 let Inst{22} = 0;
1643 let Inst{21} = 1; // Writeback
1644 let Inst{20} = L_bit;
1645 let Inst{19-16} = Rn;
1646 let Inst{15-0} = regs;
1647 }
1648}
1649
Bill Wendlingc93989a2010-11-13 11:20:05 +00001650let neverHasSideEffects = 1 in {
Bill Wendlingddc918b2010-11-13 10:57:02 +00001651
1652let mayLoad = 1, hasExtraDefRegAllocReq = 1 in
1653defm t2LDM : thumb2_ldst_mult<"ldm", IIC_iLoad_m, IIC_iLoad_mu, 1>;
1654
1655let mayStore = 1, hasExtraSrcRegAllocReq = 1 in
1656defm t2STM : thumb2_ldst_mult<"stm", IIC_iStore_m, IIC_iStore_mu, 0>;
1657
1658} // neverHasSideEffects
1659
Bob Wilson815baeb2010-03-13 01:08:20 +00001660
Evan Cheng9cb9e672009-06-27 02:26:13 +00001661//===----------------------------------------------------------------------===//
Anton Korobeynikov52237112009-06-17 18:13:58 +00001662// Move Instructions.
1663//
Anton Korobeynikov52237112009-06-17 18:13:58 +00001664
Evan Chengf49810c2009-06-23 17:48:47 +00001665let neverHasSideEffects = 1 in
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001666def t2MOVr : T2sTwoReg<(outs GPR:$Rd), (ins GPR:$Rm), IIC_iMOVr,
1667 "mov", ".w\t$Rd, $Rm", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00001668 let Inst{31-27} = 0b11101;
1669 let Inst{26-25} = 0b01;
1670 let Inst{24-21} = 0b0010;
Johnny Chend68e1192009-12-15 17:24:14 +00001671 let Inst{19-16} = 0b1111; // Rn
1672 let Inst{14-12} = 0b000;
1673 let Inst{7-4} = 0b0000;
1674}
Evan Chengf49810c2009-06-23 17:48:47 +00001675
Evan Cheng5adb66a2009-09-28 09:14:39 +00001676// AddedComplexity to ensure isel tries t2MOVi before t2MOVi16.
Evan Chengc4af4632010-11-17 20:13:28 +00001677let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1,
1678 AddedComplexity = 1 in
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001679def t2MOVi : T2sOneRegImm<(outs rGPR:$Rd), (ins t2_so_imm:$imm), IIC_iMOVi,
1680 "mov", ".w\t$Rd, $imm",
1681 [(set rGPR:$Rd, t2_so_imm:$imm)]> {
Johnny Chend68e1192009-12-15 17:24:14 +00001682 let Inst{31-27} = 0b11110;
1683 let Inst{25} = 0;
1684 let Inst{24-21} = 0b0010;
Johnny Chend68e1192009-12-15 17:24:14 +00001685 let Inst{19-16} = 0b1111; // Rn
1686 let Inst{15} = 0;
1687}
David Goodwin83b35932009-06-26 16:10:07 +00001688
Evan Chengc4af4632010-11-17 20:13:28 +00001689let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001690def t2MOVi16 : T2I<(outs rGPR:$Rd), (ins i32imm:$imm), IIC_iMOVi,
1691 "movw", "\t$Rd, $imm",
1692 [(set rGPR:$Rd, imm0_65535:$imm)]> {
Johnny Chend68e1192009-12-15 17:24:14 +00001693 let Inst{31-27} = 0b11110;
1694 let Inst{25} = 1;
1695 let Inst{24-21} = 0b0010;
1696 let Inst{20} = 0; // The S bit.
1697 let Inst{15} = 0;
Jim Grosbach7a088642010-11-19 17:11:02 +00001698
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001699 bits<4> Rd;
1700 bits<16> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +00001701
Jim Grosbach86386922010-12-08 22:10:43 +00001702 let Inst{11-8} = Rd;
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001703 let Inst{19-16} = imm{15-12};
1704 let Inst{26} = imm{11};
1705 let Inst{14-12} = imm{10-8};
1706 let Inst{7-0} = imm{7-0};
Johnny Chend68e1192009-12-15 17:24:14 +00001707}
Evan Chengf49810c2009-06-23 17:48:47 +00001708
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001709let Constraints = "$src = $Rd" in
1710def t2MOVTi16 : T2I<(outs rGPR:$Rd), (ins rGPR:$src, i32imm:$imm), IIC_iMOVi,
1711 "movt", "\t$Rd, $imm",
1712 [(set rGPR:$Rd,
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001713 (or (and rGPR:$src, 0xffff), lo16AllZero:$imm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00001714 let Inst{31-27} = 0b11110;
1715 let Inst{25} = 1;
1716 let Inst{24-21} = 0b0110;
1717 let Inst{20} = 0; // The S bit.
1718 let Inst{15} = 0;
Jim Grosbach7a088642010-11-19 17:11:02 +00001719
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001720 bits<4> Rd;
1721 bits<16> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +00001722
Jim Grosbach86386922010-12-08 22:10:43 +00001723 let Inst{11-8} = Rd;
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001724 let Inst{19-16} = imm{15-12};
1725 let Inst{26} = imm{11};
1726 let Inst{14-12} = imm{10-8};
1727 let Inst{7-0} = imm{7-0};
Johnny Chend68e1192009-12-15 17:24:14 +00001728}
Anton Korobeynikov52237112009-06-17 18:13:58 +00001729
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001730def : T2Pat<(or rGPR:$src, 0xffff0000), (t2MOVTi16 rGPR:$src, 0xffff)>;
Evan Cheng20956592009-10-21 08:15:52 +00001731
Anton Korobeynikov52237112009-06-17 18:13:58 +00001732//===----------------------------------------------------------------------===//
Evan Chengd27c9fc2009-07-03 01:43:10 +00001733// Extend Instructions.
1734//
1735
1736// Sign extenders
1737
Evan Cheng0e55fd62010-09-30 01:08:25 +00001738defm t2SXTB : T2I_ext_rrot<0b100, "sxtb",
Johnny Chend68e1192009-12-15 17:24:14 +00001739 UnOpFrag<(sext_inreg node:$Src, i8)>>;
Evan Cheng0e55fd62010-09-30 01:08:25 +00001740defm t2SXTH : T2I_ext_rrot<0b000, "sxth",
Johnny Chend68e1192009-12-15 17:24:14 +00001741 UnOpFrag<(sext_inreg node:$Src, i16)>>;
Evan Cheng0e55fd62010-09-30 01:08:25 +00001742defm t2SXTB16 : T2I_ext_rrot_sxtb16<0b010, "sxtb16">;
Evan Chengd27c9fc2009-07-03 01:43:10 +00001743
Evan Cheng0e55fd62010-09-30 01:08:25 +00001744defm t2SXTAB : T2I_exta_rrot<0b100, "sxtab",
Evan Chengd27c9fc2009-07-03 01:43:10 +00001745 BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS, i8))>>;
Evan Cheng0e55fd62010-09-30 01:08:25 +00001746defm t2SXTAH : T2I_exta_rrot<0b000, "sxtah",
Evan Chengd27c9fc2009-07-03 01:43:10 +00001747 BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS,i16))>>;
Evan Cheng0e55fd62010-09-30 01:08:25 +00001748defm t2SXTAB16 : T2I_exta_rrot_DO<0b010, "sxtab16">;
Evan Chengd27c9fc2009-07-03 01:43:10 +00001749
Johnny Chen93042d12010-03-02 18:14:57 +00001750// TODO: SXT(A){B|H}16 - done for disassembly only
Evan Chengd27c9fc2009-07-03 01:43:10 +00001751
1752// Zero extenders
1753
1754let AddedComplexity = 16 in {
Evan Cheng0e55fd62010-09-30 01:08:25 +00001755defm t2UXTB : T2I_ext_rrot<0b101, "uxtb",
Johnny Chend68e1192009-12-15 17:24:14 +00001756 UnOpFrag<(and node:$Src, 0x000000FF)>>;
Evan Cheng0e55fd62010-09-30 01:08:25 +00001757defm t2UXTH : T2I_ext_rrot<0b001, "uxth",
Johnny Chend68e1192009-12-15 17:24:14 +00001758 UnOpFrag<(and node:$Src, 0x0000FFFF)>>;
Evan Cheng0e55fd62010-09-30 01:08:25 +00001759defm t2UXTB16 : T2I_ext_rrot_uxtb16<0b011, "uxtb16",
Johnny Chend68e1192009-12-15 17:24:14 +00001760 UnOpFrag<(and node:$Src, 0x00FF00FF)>>;
Evan Chengd27c9fc2009-07-03 01:43:10 +00001761
Jim Grosbach79464942010-07-28 23:17:45 +00001762// FIXME: This pattern incorrectly assumes the shl operator is a rotate.
1763// The transformation should probably be done as a combiner action
1764// instead so we can include a check for masking back in the upper
1765// eight bits of the source into the lower eight bits of the result.
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001766//def : T2Pat<(and (shl rGPR:$Src, (i32 8)), 0xFF00FF),
Jim Grosbach9729d2e2010-11-01 15:59:52 +00001767// (t2UXTB16r_rot rGPR:$Src, 24)>,
1768// Requires<[HasT2ExtractPack, IsThumb2]>;
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001769def : T2Pat<(and (srl rGPR:$Src, (i32 8)), 0xFF00FF),
Jim Grosbach9729d2e2010-11-01 15:59:52 +00001770 (t2UXTB16r_rot rGPR:$Src, 8)>,
1771 Requires<[HasT2ExtractPack, IsThumb2]>;
Evan Chengd27c9fc2009-07-03 01:43:10 +00001772
Evan Cheng0e55fd62010-09-30 01:08:25 +00001773defm t2UXTAB : T2I_exta_rrot<0b101, "uxtab",
Jim Grosbach6935efc2009-11-24 00:20:27 +00001774 BinOpFrag<(add node:$LHS, (and node:$RHS, 0x00FF))>>;
Evan Cheng0e55fd62010-09-30 01:08:25 +00001775defm t2UXTAH : T2I_exta_rrot<0b001, "uxtah",
Jim Grosbach6935efc2009-11-24 00:20:27 +00001776 BinOpFrag<(add node:$LHS, (and node:$RHS, 0xFFFF))>>;
Evan Cheng0e55fd62010-09-30 01:08:25 +00001777defm t2UXTAB16 : T2I_exta_rrot_DO<0b011, "uxtab16">;
Evan Chengd27c9fc2009-07-03 01:43:10 +00001778}
1779
1780//===----------------------------------------------------------------------===//
Anton Korobeynikov52237112009-06-17 18:13:58 +00001781// Arithmetic Instructions.
1782//
Anton Korobeynikov52237112009-06-17 18:13:58 +00001783
Johnny Chend68e1192009-12-15 17:24:14 +00001784defm t2ADD : T2I_bin_ii12rs<0b000, "add",
1785 BinOpFrag<(add node:$LHS, node:$RHS)>, 1>;
1786defm t2SUB : T2I_bin_ii12rs<0b101, "sub",
1787 BinOpFrag<(sub node:$LHS, node:$RHS)>>;
Anton Korobeynikov52237112009-06-17 18:13:58 +00001788
Evan Chengf49810c2009-06-23 17:48:47 +00001789// ADD and SUB with 's' bit set. No 12-bit immediate (T4) variants.
Johnny Chend68e1192009-12-15 17:24:14 +00001790defm t2ADDS : T2I_bin_s_irs <0b1000, "add",
Evan Cheng7e1bf302010-09-29 00:27:46 +00001791 IIC_iALUi, IIC_iALUr, IIC_iALUsi,
Johnny Chend68e1192009-12-15 17:24:14 +00001792 BinOpFrag<(addc node:$LHS, node:$RHS)>, 1>;
1793defm t2SUBS : T2I_bin_s_irs <0b1101, "sub",
Evan Cheng7e1bf302010-09-29 00:27:46 +00001794 IIC_iALUi, IIC_iALUr, IIC_iALUsi,
Johnny Chend68e1192009-12-15 17:24:14 +00001795 BinOpFrag<(subc node:$LHS, node:$RHS)>>;
Anton Korobeynikov52237112009-06-17 18:13:58 +00001796
Johnny Chend68e1192009-12-15 17:24:14 +00001797defm t2ADC : T2I_adde_sube_irs<0b1010, "adc",
Jim Grosbach39be8fc2010-02-16 20:42:29 +00001798 BinOpFrag<(adde_dead_carry node:$LHS, node:$RHS)>, 1>;
Johnny Chend68e1192009-12-15 17:24:14 +00001799defm t2SBC : T2I_adde_sube_irs<0b1011, "sbc",
Jim Grosbach39be8fc2010-02-16 20:42:29 +00001800 BinOpFrag<(sube_dead_carry node:$LHS, node:$RHS)>>;
Johnny Chenb5031ad2010-03-02 19:38:59 +00001801defm t2ADCS : T2I_adde_sube_s_irs<0b1010, "adc",
Jim Grosbach39be8fc2010-02-16 20:42:29 +00001802 BinOpFrag<(adde_live_carry node:$LHS, node:$RHS)>, 1>;
Johnny Chenb5031ad2010-03-02 19:38:59 +00001803defm t2SBCS : T2I_adde_sube_s_irs<0b1011, "sbc",
Jim Grosbach39be8fc2010-02-16 20:42:29 +00001804 BinOpFrag<(sube_live_carry node:$LHS, node:$RHS)>>;
Evan Chengf49810c2009-06-23 17:48:47 +00001805
David Goodwin752aa7d2009-07-27 16:39:05 +00001806// RSB
Bob Wilson20d8e4e2010-08-13 23:24:25 +00001807defm t2RSB : T2I_rbin_irs <0b1110, "rsb",
Johnny Chend68e1192009-12-15 17:24:14 +00001808 BinOpFrag<(sub node:$LHS, node:$RHS)>>;
1809defm t2RSBS : T2I_rbin_s_is <0b1110, "rsb",
1810 BinOpFrag<(subc node:$LHS, node:$RHS)>>;
Evan Chengf49810c2009-06-23 17:48:47 +00001811
1812// (sub X, imm) gets canonicalized to (add X, -imm). Match this form.
Jim Grosbach502e0aa2010-07-14 17:45:16 +00001813// The assume-no-carry-in form uses the negation of the input since add/sub
1814// assume opposite meanings of the carry flag (i.e., carry == !borrow).
1815// See the definition of AddWithCarry() in the ARM ARM A2.2.1 for the gory
1816// details.
1817// The AddedComplexity preferences the first variant over the others since
1818// it can be shrunk to a 16-bit wide encoding, while the others cannot.
Evan Chengfa2ea1a2009-08-04 01:41:15 +00001819let AddedComplexity = 1 in
Jim Grosbach502e0aa2010-07-14 17:45:16 +00001820def : T2Pat<(add GPR:$src, imm0_255_neg:$imm),
1821 (t2SUBri GPR:$src, imm0_255_neg:$imm)>;
1822def : T2Pat<(add GPR:$src, t2_so_imm_neg:$imm),
1823 (t2SUBri GPR:$src, t2_so_imm_neg:$imm)>;
1824def : T2Pat<(add GPR:$src, imm0_4095_neg:$imm),
1825 (t2SUBri12 GPR:$src, imm0_4095_neg:$imm)>;
1826let AddedComplexity = 1 in
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001827def : T2Pat<(addc rGPR:$src, imm0_255_neg:$imm),
1828 (t2SUBSri rGPR:$src, imm0_255_neg:$imm)>;
1829def : T2Pat<(addc rGPR:$src, t2_so_imm_neg:$imm),
1830 (t2SUBSri rGPR:$src, t2_so_imm_neg:$imm)>;
Jim Grosbach502e0aa2010-07-14 17:45:16 +00001831// The with-carry-in form matches bitwise not instead of the negation.
1832// Effectively, the inverse interpretation of the carry flag already accounts
1833// for part of the negation.
1834let AddedComplexity = 1 in
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001835def : T2Pat<(adde rGPR:$src, imm0_255_not:$imm),
1836 (t2SBCSri rGPR:$src, imm0_255_not:$imm)>;
1837def : T2Pat<(adde rGPR:$src, t2_so_imm_not:$imm),
1838 (t2SBCSri rGPR:$src, t2_so_imm_not:$imm)>;
Anton Korobeynikov52237112009-06-17 18:13:58 +00001839
Johnny Chen93042d12010-03-02 18:14:57 +00001840// Select Bytes -- for disassembly only
1841
Owen Andersonc7373f82010-11-30 20:00:01 +00001842def t2SEL : T2ThreeReg<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
1843 NoItinerary, "sel", "\t$Rd, $Rn, $Rm", []> {
Johnny Chen93042d12010-03-02 18:14:57 +00001844 let Inst{31-27} = 0b11111;
1845 let Inst{26-24} = 0b010;
1846 let Inst{23} = 0b1;
1847 let Inst{22-20} = 0b010;
1848 let Inst{15-12} = 0b1111;
1849 let Inst{7} = 0b1;
1850 let Inst{6-4} = 0b000;
1851}
1852
Johnny Chenadc77332010-02-26 22:04:29 +00001853// A6.3.13, A6.3.14, A6.3.15 Parallel addition and subtraction (signed/unsigned)
1854// And Miscellaneous operations -- for disassembly only
Nate Begeman692433b2010-07-29 17:56:55 +00001855class T2I_pam<bits<3> op22_20, bits<4> op7_4, string opc,
1856 list<dag> pat = [/* For disassembly only; pattern left blank */]>
Owen Anderson46c478e2010-11-17 19:57:38 +00001857 : T2I<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), NoItinerary, opc,
1858 "\t$Rd, $Rn, $Rm", pat> {
Johnny Chenadc77332010-02-26 22:04:29 +00001859 let Inst{31-27} = 0b11111;
1860 let Inst{26-23} = 0b0101;
1861 let Inst{22-20} = op22_20;
1862 let Inst{15-12} = 0b1111;
1863 let Inst{7-4} = op7_4;
Jim Grosbach7a088642010-11-19 17:11:02 +00001864
Owen Anderson46c478e2010-11-17 19:57:38 +00001865 bits<4> Rd;
1866 bits<4> Rn;
1867 bits<4> Rm;
Jim Grosbach7a088642010-11-19 17:11:02 +00001868
Jim Grosbach86386922010-12-08 22:10:43 +00001869 let Inst{11-8} = Rd;
1870 let Inst{19-16} = Rn;
1871 let Inst{3-0} = Rm;
Johnny Chenadc77332010-02-26 22:04:29 +00001872}
1873
1874// Saturating add/subtract -- for disassembly only
1875
Nate Begeman692433b2010-07-29 17:56:55 +00001876def t2QADD : T2I_pam<0b000, 0b1000, "qadd",
Owen Anderson46c478e2010-11-17 19:57:38 +00001877 [(set rGPR:$Rd, (int_arm_qadd rGPR:$Rn, rGPR:$Rm))]>;
Johnny Chenadc77332010-02-26 22:04:29 +00001878def t2QADD16 : T2I_pam<0b001, 0b0001, "qadd16">;
1879def t2QADD8 : T2I_pam<0b000, 0b0001, "qadd8">;
1880def t2QASX : T2I_pam<0b010, 0b0001, "qasx">;
1881def t2QDADD : T2I_pam<0b000, 0b1001, "qdadd">;
1882def t2QDSUB : T2I_pam<0b000, 0b1011, "qdsub">;
1883def t2QSAX : T2I_pam<0b110, 0b0001, "qsax">;
Nate Begeman692433b2010-07-29 17:56:55 +00001884def t2QSUB : T2I_pam<0b000, 0b1010, "qsub",
Owen Anderson46c478e2010-11-17 19:57:38 +00001885 [(set rGPR:$Rd, (int_arm_qsub rGPR:$Rn, rGPR:$Rm))]>;
Johnny Chenadc77332010-02-26 22:04:29 +00001886def t2QSUB16 : T2I_pam<0b101, 0b0001, "qsub16">;
1887def t2QSUB8 : T2I_pam<0b100, 0b0001, "qsub8">;
1888def t2UQADD16 : T2I_pam<0b001, 0b0101, "uqadd16">;
1889def t2UQADD8 : T2I_pam<0b000, 0b0101, "uqadd8">;
1890def t2UQASX : T2I_pam<0b010, 0b0101, "uqasx">;
1891def t2UQSAX : T2I_pam<0b110, 0b0101, "uqsax">;
1892def t2UQSUB16 : T2I_pam<0b101, 0b0101, "uqsub16">;
1893def t2UQSUB8 : T2I_pam<0b100, 0b0101, "uqsub8">;
1894
1895// Signed/Unsigned add/subtract -- for disassembly only
1896
1897def t2SASX : T2I_pam<0b010, 0b0000, "sasx">;
1898def t2SADD16 : T2I_pam<0b001, 0b0000, "sadd16">;
1899def t2SADD8 : T2I_pam<0b000, 0b0000, "sadd8">;
1900def t2SSAX : T2I_pam<0b110, 0b0000, "ssax">;
1901def t2SSUB16 : T2I_pam<0b101, 0b0000, "ssub16">;
1902def t2SSUB8 : T2I_pam<0b100, 0b0000, "ssub8">;
1903def t2UASX : T2I_pam<0b010, 0b0100, "uasx">;
1904def t2UADD16 : T2I_pam<0b001, 0b0100, "uadd16">;
1905def t2UADD8 : T2I_pam<0b000, 0b0100, "uadd8">;
1906def t2USAX : T2I_pam<0b110, 0b0100, "usax">;
1907def t2USUB16 : T2I_pam<0b101, 0b0100, "usub16">;
1908def t2USUB8 : T2I_pam<0b100, 0b0100, "usub8">;
1909
1910// Signed/Unsigned halving add/subtract -- for disassembly only
1911
1912def t2SHASX : T2I_pam<0b010, 0b0010, "shasx">;
1913def t2SHADD16 : T2I_pam<0b001, 0b0010, "shadd16">;
1914def t2SHADD8 : T2I_pam<0b000, 0b0010, "shadd8">;
1915def t2SHSAX : T2I_pam<0b110, 0b0010, "shsax">;
1916def t2SHSUB16 : T2I_pam<0b101, 0b0010, "shsub16">;
1917def t2SHSUB8 : T2I_pam<0b100, 0b0010, "shsub8">;
1918def t2UHASX : T2I_pam<0b010, 0b0110, "uhasx">;
1919def t2UHADD16 : T2I_pam<0b001, 0b0110, "uhadd16">;
1920def t2UHADD8 : T2I_pam<0b000, 0b0110, "uhadd8">;
1921def t2UHSAX : T2I_pam<0b110, 0b0110, "uhsax">;
1922def t2UHSUB16 : T2I_pam<0b101, 0b0110, "uhsub16">;
1923def t2UHSUB8 : T2I_pam<0b100, 0b0110, "uhsub8">;
1924
Owen Anderson821752e2010-11-18 20:32:18 +00001925// Helper class for disassembly only
1926// A6.3.16 & A6.3.17
1927// T2Imac - Thumb2 multiply [accumulate, and absolute difference] instructions.
1928class T2ThreeReg_mac<bit long, bits<3> op22_20, bits<4> op7_4, dag oops,
1929 dag iops, InstrItinClass itin, string opc, string asm, list<dag> pattern>
1930 : T2ThreeReg<oops, iops, itin, opc, asm, pattern> {
1931 let Inst{31-27} = 0b11111;
1932 let Inst{26-24} = 0b011;
1933 let Inst{23} = long;
1934 let Inst{22-20} = op22_20;
1935 let Inst{7-4} = op7_4;
1936}
1937
1938class T2FourReg_mac<bit long, bits<3> op22_20, bits<4> op7_4, dag oops,
1939 dag iops, InstrItinClass itin, string opc, string asm, list<dag> pattern>
1940 : T2FourReg<oops, iops, itin, opc, asm, pattern> {
1941 let Inst{31-27} = 0b11111;
1942 let Inst{26-24} = 0b011;
1943 let Inst{23} = long;
1944 let Inst{22-20} = op22_20;
1945 let Inst{7-4} = op7_4;
1946}
1947
Johnny Chenadc77332010-02-26 22:04:29 +00001948// Unsigned Sum of Absolute Differences [and Accumulate] -- for disassembly only
1949
Owen Anderson821752e2010-11-18 20:32:18 +00001950def t2USAD8 : T2ThreeReg_mac<0, 0b111, 0b0000, (outs rGPR:$Rd),
1951 (ins rGPR:$Rn, rGPR:$Rm),
1952 NoItinerary, "usad8", "\t$Rd, $Rn, $Rm", []> {
Johnny Chenadc77332010-02-26 22:04:29 +00001953 let Inst{15-12} = 0b1111;
1954}
Owen Anderson821752e2010-11-18 20:32:18 +00001955def t2USADA8 : T2FourReg_mac<0, 0b111, 0b0000, (outs rGPR:$Rd),
Jim Grosbach7a088642010-11-19 17:11:02 +00001956 (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), NoItinerary,
Owen Anderson821752e2010-11-18 20:32:18 +00001957 "usada8", "\t$Rd, $Rn, $Rm, $Ra", []>;
Johnny Chenadc77332010-02-26 22:04:29 +00001958
1959// Signed/Unsigned saturate -- for disassembly only
1960
Owen Anderson46c478e2010-11-17 19:57:38 +00001961class T2SatI<dag oops, dag iops, InstrItinClass itin,
1962 string opc, string asm, list<dag> pattern>
Jim Grosbach7a088642010-11-19 17:11:02 +00001963 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Anderson46c478e2010-11-17 19:57:38 +00001964 bits<4> Rd;
1965 bits<4> Rn;
1966 bits<5> sat_imm;
1967 bits<7> sh;
Jim Grosbach7a088642010-11-19 17:11:02 +00001968
Jim Grosbach86386922010-12-08 22:10:43 +00001969 let Inst{11-8} = Rd;
1970 let Inst{19-16} = Rn;
Owen Anderson46c478e2010-11-17 19:57:38 +00001971 let Inst{4-0} = sat_imm{4-0};
1972 let Inst{21} = sh{6};
1973 let Inst{14-12} = sh{4-2};
1974 let Inst{7-6} = sh{1-0};
1975}
1976
Owen Andersonc7373f82010-11-30 20:00:01 +00001977def t2SSAT: T2SatI<
1978 (outs rGPR:$Rd), (ins i32imm:$sat_imm, rGPR:$Rn, shift_imm:$sh),
Owen Anderson46c478e2010-11-17 19:57:38 +00001979 NoItinerary, "ssat", "\t$Rd, $sat_imm, $Rn$sh",
Bob Wilson38aa2872010-08-13 21:48:10 +00001980 [/* For disassembly only; pattern left blank */]> {
Johnny Chenadc77332010-02-26 22:04:29 +00001981 let Inst{31-27} = 0b11110;
1982 let Inst{25-22} = 0b1100;
1983 let Inst{20} = 0;
1984 let Inst{15} = 0;
Johnny Chenadc77332010-02-26 22:04:29 +00001985}
1986
Owen Andersonc7373f82010-11-30 20:00:01 +00001987def t2SSAT16: T2SatI<
1988 (outs rGPR:$Rd), (ins i32imm:$sat_imm, rGPR:$Rn), NoItinerary,
Owen Anderson46c478e2010-11-17 19:57:38 +00001989 "ssat16", "\t$Rd, $sat_imm, $Rn",
Johnny Chenadc77332010-02-26 22:04:29 +00001990 [/* For disassembly only; pattern left blank */]> {
1991 let Inst{31-27} = 0b11110;
1992 let Inst{25-22} = 0b1100;
1993 let Inst{20} = 0;
1994 let Inst{15} = 0;
1995 let Inst{21} = 1; // sh = '1'
1996 let Inst{14-12} = 0b000; // imm3 = '000'
1997 let Inst{7-6} = 0b00; // imm2 = '00'
1998}
1999
Owen Andersonc7373f82010-11-30 20:00:01 +00002000def t2USAT: T2SatI<
2001 (outs rGPR:$Rd), (ins i32imm:$sat_imm, rGPR:$Rn, shift_imm:$sh),
2002 NoItinerary, "usat", "\t$Rd, $sat_imm, $Rn$sh",
Bob Wilson38aa2872010-08-13 21:48:10 +00002003 [/* For disassembly only; pattern left blank */]> {
Johnny Chenadc77332010-02-26 22:04:29 +00002004 let Inst{31-27} = 0b11110;
2005 let Inst{25-22} = 0b1110;
2006 let Inst{20} = 0;
2007 let Inst{15} = 0;
Johnny Chenadc77332010-02-26 22:04:29 +00002008}
2009
Owen Andersonc7373f82010-11-30 20:00:01 +00002010def t2USAT16: T2SatI<
2011 (outs rGPR:$dst), (ins i32imm:$sat_imm, rGPR:$Rn), NoItinerary,
2012 "usat16", "\t$dst, $sat_imm, $Rn",
Johnny Chenadc77332010-02-26 22:04:29 +00002013 [/* For disassembly only; pattern left blank */]> {
2014 let Inst{31-27} = 0b11110;
2015 let Inst{25-22} = 0b1110;
2016 let Inst{20} = 0;
2017 let Inst{15} = 0;
2018 let Inst{21} = 1; // sh = '1'
2019 let Inst{14-12} = 0b000; // imm3 = '000'
2020 let Inst{7-6} = 0b00; // imm2 = '00'
2021}
Anton Korobeynikov52237112009-06-17 18:13:58 +00002022
Bob Wilson38aa2872010-08-13 21:48:10 +00002023def : T2Pat<(int_arm_ssat GPR:$a, imm:$pos), (t2SSAT imm:$pos, GPR:$a, 0)>;
2024def : T2Pat<(int_arm_usat GPR:$a, imm:$pos), (t2USAT imm:$pos, GPR:$a, 0)>;
Nate Begeman0e0a20e2010-07-29 22:48:09 +00002025
Evan Chengf49810c2009-06-23 17:48:47 +00002026//===----------------------------------------------------------------------===//
Evan Chenga67efd12009-06-23 19:39:13 +00002027// Shift and rotate Instructions.
2028//
2029
Johnny Chend68e1192009-12-15 17:24:14 +00002030defm t2LSL : T2I_sh_ir<0b00, "lsl", BinOpFrag<(shl node:$LHS, node:$RHS)>>;
2031defm t2LSR : T2I_sh_ir<0b01, "lsr", BinOpFrag<(srl node:$LHS, node:$RHS)>>;
2032defm t2ASR : T2I_sh_ir<0b10, "asr", BinOpFrag<(sra node:$LHS, node:$RHS)>>;
2033defm t2ROR : T2I_sh_ir<0b11, "ror", BinOpFrag<(rotr node:$LHS, node:$RHS)>>;
Evan Chenga67efd12009-06-23 19:39:13 +00002034
David Goodwinca01a8d2009-09-01 18:32:09 +00002035let Uses = [CPSR] in {
Owen Anderson46c478e2010-11-17 19:57:38 +00002036def t2RRX : T2sTwoReg<(outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iMOVsi,
2037 "rrx", "\t$Rd, $Rm",
2038 [(set rGPR:$Rd, (ARMrrx rGPR:$Rm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002039 let Inst{31-27} = 0b11101;
2040 let Inst{26-25} = 0b01;
2041 let Inst{24-21} = 0b0010;
Johnny Chend68e1192009-12-15 17:24:14 +00002042 let Inst{19-16} = 0b1111; // Rn
2043 let Inst{14-12} = 0b000;
2044 let Inst{7-4} = 0b0011;
2045}
David Goodwinca01a8d2009-09-01 18:32:09 +00002046}
Evan Chenga67efd12009-06-23 19:39:13 +00002047
David Goodwin3583df72009-07-28 17:06:49 +00002048let Defs = [CPSR] in {
Owen Andersonbb6315d2010-11-15 19:58:36 +00002049def t2MOVsrl_flag : T2TwoRegShiftImm<
2050 (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iMOVsi,
2051 "lsrs", ".w\t$Rd, $Rm, #1",
2052 [(set rGPR:$Rd, (ARMsrl_flag rGPR:$Rm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002053 let Inst{31-27} = 0b11101;
2054 let Inst{26-25} = 0b01;
2055 let Inst{24-21} = 0b0010;
2056 let Inst{20} = 1; // The S bit.
2057 let Inst{19-16} = 0b1111; // Rn
2058 let Inst{5-4} = 0b01; // Shift type.
2059 // Shift amount = Inst{14-12:7-6} = 1.
2060 let Inst{14-12} = 0b000;
2061 let Inst{7-6} = 0b01;
2062}
Owen Andersonbb6315d2010-11-15 19:58:36 +00002063def t2MOVsra_flag : T2TwoRegShiftImm<
2064 (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iMOVsi,
2065 "asrs", ".w\t$Rd, $Rm, #1",
2066 [(set rGPR:$Rd, (ARMsra_flag rGPR:$Rm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002067 let Inst{31-27} = 0b11101;
2068 let Inst{26-25} = 0b01;
2069 let Inst{24-21} = 0b0010;
2070 let Inst{20} = 1; // The S bit.
2071 let Inst{19-16} = 0b1111; // Rn
2072 let Inst{5-4} = 0b10; // Shift type.
2073 // Shift amount = Inst{14-12:7-6} = 1.
2074 let Inst{14-12} = 0b000;
2075 let Inst{7-6} = 0b01;
2076}
David Goodwin3583df72009-07-28 17:06:49 +00002077}
2078
Evan Chenga67efd12009-06-23 19:39:13 +00002079//===----------------------------------------------------------------------===//
Evan Chengf49810c2009-06-23 17:48:47 +00002080// Bitwise Instructions.
2081//
Anton Korobeynikov52237112009-06-17 18:13:58 +00002082
Johnny Chend68e1192009-12-15 17:24:14 +00002083defm t2AND : T2I_bin_w_irs<0b0000, "and",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002084 IIC_iBITi, IIC_iBITr, IIC_iBITsi,
Johnny Chend68e1192009-12-15 17:24:14 +00002085 BinOpFrag<(and node:$LHS, node:$RHS)>, 1>;
2086defm t2ORR : T2I_bin_w_irs<0b0010, "orr",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002087 IIC_iBITi, IIC_iBITr, IIC_iBITsi,
Johnny Chend68e1192009-12-15 17:24:14 +00002088 BinOpFrag<(or node:$LHS, node:$RHS)>, 1>;
2089defm t2EOR : T2I_bin_w_irs<0b0100, "eor",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002090 IIC_iBITi, IIC_iBITr, IIC_iBITsi,
Johnny Chend68e1192009-12-15 17:24:14 +00002091 BinOpFrag<(xor node:$LHS, node:$RHS)>, 1>;
Evan Chengf49810c2009-06-23 17:48:47 +00002092
Johnny Chend68e1192009-12-15 17:24:14 +00002093defm t2BIC : T2I_bin_w_irs<0b0001, "bic",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002094 IIC_iBITi, IIC_iBITr, IIC_iBITsi,
Johnny Chend68e1192009-12-15 17:24:14 +00002095 BinOpFrag<(and node:$LHS, (not node:$RHS))>>;
Evan Chengf49810c2009-06-23 17:48:47 +00002096
Owen Anderson2f7aed32010-11-17 22:16:31 +00002097class T2BitFI<dag oops, dag iops, InstrItinClass itin,
2098 string opc, string asm, list<dag> pattern>
Jim Grosbach7a088642010-11-19 17:11:02 +00002099 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Anderson2f7aed32010-11-17 22:16:31 +00002100 bits<4> Rd;
2101 bits<5> msb;
2102 bits<5> lsb;
Jim Grosbach7a088642010-11-19 17:11:02 +00002103
Jim Grosbach86386922010-12-08 22:10:43 +00002104 let Inst{11-8} = Rd;
Owen Anderson2f7aed32010-11-17 22:16:31 +00002105 let Inst{4-0} = msb{4-0};
2106 let Inst{14-12} = lsb{4-2};
2107 let Inst{7-6} = lsb{1-0};
2108}
2109
2110class T2TwoRegBitFI<dag oops, dag iops, InstrItinClass itin,
2111 string opc, string asm, list<dag> pattern>
2112 : T2BitFI<oops, iops, itin, opc, asm, pattern> {
2113 bits<4> Rn;
Jim Grosbach7a088642010-11-19 17:11:02 +00002114
Jim Grosbach86386922010-12-08 22:10:43 +00002115 let Inst{19-16} = Rn;
Owen Anderson2f7aed32010-11-17 22:16:31 +00002116}
2117
2118let Constraints = "$src = $Rd" in
2119def t2BFC : T2BitFI<(outs rGPR:$Rd), (ins rGPR:$src, bf_inv_mask_imm:$imm),
2120 IIC_iUNAsi, "bfc", "\t$Rd, $imm",
2121 [(set rGPR:$Rd, (and rGPR:$src, bf_inv_mask_imm:$imm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002122 let Inst{31-27} = 0b11110;
2123 let Inst{25} = 1;
2124 let Inst{24-20} = 0b10110;
2125 let Inst{19-16} = 0b1111; // Rn
2126 let Inst{15} = 0;
Jim Grosbach7a088642010-11-19 17:11:02 +00002127
Owen Anderson2f7aed32010-11-17 22:16:31 +00002128 bits<10> imm;
2129 let msb{4-0} = imm{9-5};
2130 let lsb{4-0} = imm{4-0};
Johnny Chend68e1192009-12-15 17:24:14 +00002131}
Evan Chengf49810c2009-06-23 17:48:47 +00002132
Owen Anderson2f7aed32010-11-17 22:16:31 +00002133def t2SBFX: T2TwoRegBitFI<
2134 (outs rGPR:$Rd), (ins rGPR:$Rn, imm0_31:$lsb, imm0_31_m1:$msb),
2135 IIC_iUNAsi, "sbfx", "\t$Rd, $Rn, $lsb, $msb", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00002136 let Inst{31-27} = 0b11110;
2137 let Inst{25} = 1;
2138 let Inst{24-20} = 0b10100;
2139 let Inst{15} = 0;
2140}
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002141
Owen Anderson2f7aed32010-11-17 22:16:31 +00002142def t2UBFX: T2TwoRegBitFI<
2143 (outs rGPR:$Rd), (ins rGPR:$Rn, imm0_31:$lsb, imm0_31_m1:$msb),
2144 IIC_iUNAsi, "ubfx", "\t$Rd, $Rn, $lsb, $msb", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00002145 let Inst{31-27} = 0b11110;
2146 let Inst{25} = 1;
2147 let Inst{24-20} = 0b11100;
2148 let Inst{15} = 0;
2149}
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002150
Johnny Chen9474d552010-02-02 19:31:58 +00002151// A8.6.18 BFI - Bitfield insert (Encoding T1)
Owen Anderson2f7aed32010-11-17 22:16:31 +00002152let Constraints = "$src = $Rd" in
2153def t2BFI : T2TwoRegBitFI<(outs rGPR:$Rd),
2154 (ins rGPR:$src, rGPR:$Rn, bf_inv_mask_imm:$imm),
2155 IIC_iBITi, "bfi", "\t$Rd, $Rn, $imm",
2156 [(set rGPR:$Rd, (ARMbfi rGPR:$src, rGPR:$Rn,
Jim Grosbach469bbdb2010-07-16 23:05:05 +00002157 bf_inv_mask_imm:$imm))]> {
Johnny Chen9474d552010-02-02 19:31:58 +00002158 let Inst{31-27} = 0b11110;
2159 let Inst{25} = 1;
2160 let Inst{24-20} = 0b10110;
2161 let Inst{15} = 0;
Jim Grosbach7a088642010-11-19 17:11:02 +00002162
Owen Anderson2f7aed32010-11-17 22:16:31 +00002163 bits<10> imm;
2164 let msb{4-0} = imm{9-5};
2165 let lsb{4-0} = imm{4-0};
Johnny Chen9474d552010-02-02 19:31:58 +00002166}
Evan Chengf49810c2009-06-23 17:48:47 +00002167
Evan Cheng7e1bf302010-09-29 00:27:46 +00002168defm t2ORN : T2I_bin_irs<0b0011, "orn",
2169 IIC_iBITi, IIC_iBITr, IIC_iBITsi,
2170 BinOpFrag<(or node:$LHS, (not node:$RHS))>, 0, "">;
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002171
2172// Prefer over of t2EORri ra, rb, -1 because mvn has 16-bit version
2173let AddedComplexity = 1 in
Evan Cheng5d42c562010-09-29 00:49:25 +00002174defm t2MVN : T2I_un_irs <0b0011, "mvn",
Evan Cheng3881cb72010-09-29 22:42:35 +00002175 IIC_iMVNi, IIC_iMVNr, IIC_iMVNsi,
Evan Cheng5d42c562010-09-29 00:49:25 +00002176 UnOpFrag<(not node:$Src)>, 1, 1>;
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002177
2178
Jim Grosbachf084a5e2010-07-20 16:07:04 +00002179let AddedComplexity = 1 in
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002180def : T2Pat<(and rGPR:$src, t2_so_imm_not:$imm),
2181 (t2BICri rGPR:$src, t2_so_imm_not:$imm)>;
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002182
Evan Cheng25f7cfc2009-08-01 06:13:52 +00002183// FIXME: Disable this pattern on Darwin to workaround an assembler bug.
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002184def : T2Pat<(or rGPR:$src, t2_so_imm_not:$imm),
2185 (t2ORNri rGPR:$src, t2_so_imm_not:$imm)>,
Evan Chengea253b92009-08-12 01:56:42 +00002186 Requires<[IsThumb2]>;
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002187
2188def : T2Pat<(t2_so_imm_not:$src),
2189 (t2MVNi t2_so_imm_not:$src)>;
2190
Evan Chengf49810c2009-06-23 17:48:47 +00002191//===----------------------------------------------------------------------===//
2192// Multiply Instructions.
2193//
Evan Cheng8de898a2009-06-26 00:19:44 +00002194let isCommutable = 1 in
Owen Anderson35141a92010-11-18 01:08:42 +00002195def t2MUL: T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL32,
2196 "mul", "\t$Rd, $Rn, $Rm",
2197 [(set rGPR:$Rd, (mul rGPR:$Rn, rGPR:$Rm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002198 let Inst{31-27} = 0b11111;
2199 let Inst{26-23} = 0b0110;
2200 let Inst{22-20} = 0b000;
2201 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2202 let Inst{7-4} = 0b0000; // Multiply
2203}
Evan Chengf49810c2009-06-23 17:48:47 +00002204
Owen Anderson35141a92010-11-18 01:08:42 +00002205def t2MLA: T2FourReg<
2206 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32,
2207 "mla", "\t$Rd, $Rn, $Rm, $Ra",
2208 [(set rGPR:$Rd, (add (mul rGPR:$Rn, rGPR:$Rm), rGPR:$Ra))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002209 let Inst{31-27} = 0b11111;
2210 let Inst{26-23} = 0b0110;
2211 let Inst{22-20} = 0b000;
Johnny Chend68e1192009-12-15 17:24:14 +00002212 let Inst{7-4} = 0b0000; // Multiply
2213}
Evan Chengf49810c2009-06-23 17:48:47 +00002214
Owen Anderson35141a92010-11-18 01:08:42 +00002215def t2MLS: T2FourReg<
2216 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32,
2217 "mls", "\t$Rd, $Rn, $Rm, $Ra",
2218 [(set rGPR:$Rd, (sub rGPR:$Ra, (mul rGPR:$Rn, rGPR:$Rm)))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002219 let Inst{31-27} = 0b11111;
2220 let Inst{26-23} = 0b0110;
2221 let Inst{22-20} = 0b000;
Johnny Chend68e1192009-12-15 17:24:14 +00002222 let Inst{7-4} = 0b0001; // Multiply and Subtract
2223}
Evan Chengf49810c2009-06-23 17:48:47 +00002224
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002225// Extra precision multiplies with low / high results
2226let neverHasSideEffects = 1 in {
2227let isCommutable = 1 in {
Jim Grosbach7c6d85a2010-12-08 22:38:41 +00002228def t2SMULL : T2MulLong<0b000, 0b0000,
Owen Anderson35141a92010-11-18 01:08:42 +00002229 (outs rGPR:$Rd, rGPR:$Ra),
2230 (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL64,
Jim Grosbach7c6d85a2010-12-08 22:38:41 +00002231 "smull", "\t$Rd, $Ra, $Rn, $Rm", []>;
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002232
Jim Grosbach7c6d85a2010-12-08 22:38:41 +00002233def t2UMULL : T2MulLong<0b010, 0b0000,
Jim Grosbach52082042010-12-08 22:29:28 +00002234 (outs rGPR:$RdLo, rGPR:$RdHi),
Owen Anderson35141a92010-11-18 01:08:42 +00002235 (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL64,
Jim Grosbach7c6d85a2010-12-08 22:38:41 +00002236 "umull", "\t$RdLo, $RdHi, $Rn, $Rm", []>;
Johnny Chend68e1192009-12-15 17:24:14 +00002237} // isCommutable
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002238
2239// Multiply + accumulate
Jim Grosbach7c6d85a2010-12-08 22:38:41 +00002240def t2SMLAL : T2MulLong<0b100, 0b0000,
2241 (outs rGPR:$RdLo, rGPR:$RdHi),
Owen Anderson35141a92010-11-18 01:08:42 +00002242 (ins rGPR:$Rn, rGPR:$Rm), IIC_iMAC64,
Jim Grosbach7c6d85a2010-12-08 22:38:41 +00002243 "smlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>;
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002244
Jim Grosbach7c6d85a2010-12-08 22:38:41 +00002245def t2UMLAL : T2MulLong<0b110, 0b0000,
2246 (outs rGPR:$RdLo, rGPR:$RdHi),
Owen Anderson35141a92010-11-18 01:08:42 +00002247 (ins rGPR:$Rn, rGPR:$Rm), IIC_iMAC64,
Jim Grosbach7c6d85a2010-12-08 22:38:41 +00002248 "umlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>;
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002249
Jim Grosbach7c6d85a2010-12-08 22:38:41 +00002250def t2UMAAL : T2MulLong<0b110, 0b0110,
2251 (outs rGPR:$RdLo, rGPR:$RdHi),
Owen Anderson35141a92010-11-18 01:08:42 +00002252 (ins rGPR:$Rn, rGPR:$Rm), IIC_iMAC64,
Jim Grosbach7c6d85a2010-12-08 22:38:41 +00002253 "umaal", "\t$RdLo, $RdHi, $Rn, $Rm", []>;
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002254} // neverHasSideEffects
2255
Johnny Chen93042d12010-03-02 18:14:57 +00002256// Rounding variants of the below included for disassembly only
2257
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002258// Most significant word multiply
Owen Anderson821752e2010-11-18 20:32:18 +00002259def t2SMMUL : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL32,
2260 "smmul", "\t$Rd, $Rn, $Rm",
2261 [(set rGPR:$Rd, (mulhs rGPR:$Rn, rGPR:$Rm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002262 let Inst{31-27} = 0b11111;
2263 let Inst{26-23} = 0b0110;
2264 let Inst{22-20} = 0b101;
2265 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2266 let Inst{7-4} = 0b0000; // No Rounding (Inst{4} = 0)
2267}
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002268
Owen Anderson821752e2010-11-18 20:32:18 +00002269def t2SMMULR : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL32,
2270 "smmulr", "\t$Rd, $Rn, $Rm", []> {
Johnny Chen93042d12010-03-02 18:14:57 +00002271 let Inst{31-27} = 0b11111;
2272 let Inst{26-23} = 0b0110;
2273 let Inst{22-20} = 0b101;
2274 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2275 let Inst{7-4} = 0b0001; // Rounding (Inst{4} = 1)
2276}
2277
Owen Anderson821752e2010-11-18 20:32:18 +00002278def t2SMMLA : T2FourReg<
2279 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32,
2280 "smmla", "\t$Rd, $Rn, $Rm, $Ra",
2281 [(set rGPR:$Rd, (add (mulhs rGPR:$Rm, rGPR:$Rn), rGPR:$Ra))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002282 let Inst{31-27} = 0b11111;
2283 let Inst{26-23} = 0b0110;
2284 let Inst{22-20} = 0b101;
Johnny Chend68e1192009-12-15 17:24:14 +00002285 let Inst{7-4} = 0b0000; // No Rounding (Inst{4} = 0)
2286}
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002287
Owen Anderson821752e2010-11-18 20:32:18 +00002288def t2SMMLAR: T2FourReg<
2289 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32,
2290 "smmlar", "\t$Rd, $Rn, $Rm, $Ra", []> {
Johnny Chen93042d12010-03-02 18:14:57 +00002291 let Inst{31-27} = 0b11111;
2292 let Inst{26-23} = 0b0110;
2293 let Inst{22-20} = 0b101;
Johnny Chen93042d12010-03-02 18:14:57 +00002294 let Inst{7-4} = 0b0001; // Rounding (Inst{4} = 1)
2295}
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002296
Owen Anderson821752e2010-11-18 20:32:18 +00002297def t2SMMLS: T2FourReg<
2298 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32,
2299 "smmls", "\t$Rd, $Rn, $Rm, $Ra",
2300 [(set rGPR:$Rd, (sub rGPR:$Ra, (mulhs rGPR:$Rn, rGPR:$Rm)))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002301 let Inst{31-27} = 0b11111;
2302 let Inst{26-23} = 0b0110;
2303 let Inst{22-20} = 0b110;
Johnny Chend68e1192009-12-15 17:24:14 +00002304 let Inst{7-4} = 0b0000; // No Rounding (Inst{4} = 0)
2305}
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002306
Owen Anderson821752e2010-11-18 20:32:18 +00002307def t2SMMLSR:T2FourReg<
2308 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32,
2309 "smmlsr", "\t$Rd, $Rn, $Rm, $Ra", []> {
Johnny Chen93042d12010-03-02 18:14:57 +00002310 let Inst{31-27} = 0b11111;
2311 let Inst{26-23} = 0b0110;
2312 let Inst{22-20} = 0b110;
Johnny Chen93042d12010-03-02 18:14:57 +00002313 let Inst{7-4} = 0b0001; // Rounding (Inst{4} = 1)
2314}
2315
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002316multiclass T2I_smul<string opc, PatFrag opnode> {
Owen Anderson821752e2010-11-18 20:32:18 +00002317 def BB : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL16,
2318 !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm",
2319 [(set rGPR:$Rd, (opnode (sext_inreg rGPR:$Rn, i16),
2320 (sext_inreg rGPR:$Rm, i16)))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002321 let Inst{31-27} = 0b11111;
2322 let Inst{26-23} = 0b0110;
2323 let Inst{22-20} = 0b001;
2324 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2325 let Inst{7-6} = 0b00;
2326 let Inst{5-4} = 0b00;
2327 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002328
Owen Anderson821752e2010-11-18 20:32:18 +00002329 def BT : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL16,
2330 !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm",
2331 [(set rGPR:$Rd, (opnode (sext_inreg rGPR:$Rn, i16),
2332 (sra rGPR:$Rm, (i32 16))))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002333 let Inst{31-27} = 0b11111;
2334 let Inst{26-23} = 0b0110;
2335 let Inst{22-20} = 0b001;
2336 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2337 let Inst{7-6} = 0b00;
2338 let Inst{5-4} = 0b01;
2339 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002340
Owen Anderson821752e2010-11-18 20:32:18 +00002341 def TB : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL16,
2342 !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm",
2343 [(set rGPR:$Rd, (opnode (sra rGPR:$Rn, (i32 16)),
2344 (sext_inreg rGPR:$Rm, i16)))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002345 let Inst{31-27} = 0b11111;
2346 let Inst{26-23} = 0b0110;
2347 let Inst{22-20} = 0b001;
2348 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2349 let Inst{7-6} = 0b00;
2350 let Inst{5-4} = 0b10;
2351 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002352
Owen Anderson821752e2010-11-18 20:32:18 +00002353 def TT : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL16,
2354 !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm",
2355 [(set rGPR:$Rd, (opnode (sra rGPR:$Rn, (i32 16)),
2356 (sra rGPR:$Rm, (i32 16))))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002357 let Inst{31-27} = 0b11111;
2358 let Inst{26-23} = 0b0110;
2359 let Inst{22-20} = 0b001;
2360 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2361 let Inst{7-6} = 0b00;
2362 let Inst{5-4} = 0b11;
2363 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002364
Owen Anderson821752e2010-11-18 20:32:18 +00002365 def WB : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL16,
2366 !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm",
2367 [(set rGPR:$Rd, (sra (opnode rGPR:$Rn,
2368 (sext_inreg rGPR:$Rm, i16)), (i32 16)))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002369 let Inst{31-27} = 0b11111;
2370 let Inst{26-23} = 0b0110;
2371 let Inst{22-20} = 0b011;
2372 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2373 let Inst{7-6} = 0b00;
2374 let Inst{5-4} = 0b00;
2375 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002376
Owen Anderson821752e2010-11-18 20:32:18 +00002377 def WT : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL16,
2378 !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm",
2379 [(set rGPR:$Rd, (sra (opnode rGPR:$Rn,
2380 (sra rGPR:$Rm, (i32 16))), (i32 16)))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002381 let Inst{31-27} = 0b11111;
2382 let Inst{26-23} = 0b0110;
2383 let Inst{22-20} = 0b011;
2384 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2385 let Inst{7-6} = 0b00;
2386 let Inst{5-4} = 0b01;
2387 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002388}
2389
2390
2391multiclass T2I_smla<string opc, PatFrag opnode> {
Owen Anderson821752e2010-11-18 20:32:18 +00002392 def BB : T2FourReg<
2393 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC16,
2394 !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm, $Ra",
2395 [(set rGPR:$Rd, (add rGPR:$Ra,
2396 (opnode (sext_inreg rGPR:$Rn, i16),
2397 (sext_inreg rGPR:$Rm, i16))))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002398 let Inst{31-27} = 0b11111;
2399 let Inst{26-23} = 0b0110;
2400 let Inst{22-20} = 0b001;
Johnny Chend68e1192009-12-15 17:24:14 +00002401 let Inst{7-6} = 0b00;
2402 let Inst{5-4} = 0b00;
2403 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002404
Owen Anderson821752e2010-11-18 20:32:18 +00002405 def BT : T2FourReg<
2406 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC16,
2407 !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm, $Ra",
2408 [(set rGPR:$Rd, (add rGPR:$Ra, (opnode (sext_inreg rGPR:$Rn, i16),
2409 (sra rGPR:$Rm, (i32 16)))))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002410 let Inst{31-27} = 0b11111;
2411 let Inst{26-23} = 0b0110;
2412 let Inst{22-20} = 0b001;
Johnny Chend68e1192009-12-15 17:24:14 +00002413 let Inst{7-6} = 0b00;
2414 let Inst{5-4} = 0b01;
2415 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002416
Owen Anderson821752e2010-11-18 20:32:18 +00002417 def TB : T2FourReg<
2418 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC16,
2419 !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm, $Ra",
2420 [(set rGPR:$Rd, (add rGPR:$Ra, (opnode (sra rGPR:$Rn, (i32 16)),
2421 (sext_inreg rGPR:$Rm, i16))))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002422 let Inst{31-27} = 0b11111;
2423 let Inst{26-23} = 0b0110;
2424 let Inst{22-20} = 0b001;
Johnny Chend68e1192009-12-15 17:24:14 +00002425 let Inst{7-6} = 0b00;
2426 let Inst{5-4} = 0b10;
2427 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002428
Owen Anderson821752e2010-11-18 20:32:18 +00002429 def TT : T2FourReg<
2430 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC16,
2431 !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm, $Ra",
2432 [(set rGPR:$Rd, (add rGPR:$Ra, (opnode (sra rGPR:$Rn, (i32 16)),
2433 (sra rGPR:$Rm, (i32 16)))))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002434 let Inst{31-27} = 0b11111;
2435 let Inst{26-23} = 0b0110;
2436 let Inst{22-20} = 0b001;
Johnny Chend68e1192009-12-15 17:24:14 +00002437 let Inst{7-6} = 0b00;
2438 let Inst{5-4} = 0b11;
2439 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002440
Owen Anderson821752e2010-11-18 20:32:18 +00002441 def WB : T2FourReg<
2442 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC16,
2443 !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm, $Ra",
2444 [(set rGPR:$Rd, (add rGPR:$Ra, (sra (opnode rGPR:$Rn,
2445 (sext_inreg rGPR:$Rm, i16)), (i32 16))))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002446 let Inst{31-27} = 0b11111;
2447 let Inst{26-23} = 0b0110;
2448 let Inst{22-20} = 0b011;
Johnny Chend68e1192009-12-15 17:24:14 +00002449 let Inst{7-6} = 0b00;
2450 let Inst{5-4} = 0b00;
2451 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002452
Owen Anderson821752e2010-11-18 20:32:18 +00002453 def WT : T2FourReg<
2454 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC16,
2455 !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm, $Ra",
2456 [(set rGPR:$Rd, (add rGPR:$Ra, (sra (opnode rGPR:$Rn,
2457 (sra rGPR:$Rm, (i32 16))), (i32 16))))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002458 let Inst{31-27} = 0b11111;
2459 let Inst{26-23} = 0b0110;
2460 let Inst{22-20} = 0b011;
Johnny Chend68e1192009-12-15 17:24:14 +00002461 let Inst{7-6} = 0b00;
2462 let Inst{5-4} = 0b01;
2463 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002464}
2465
2466defm t2SMUL : T2I_smul<"smul", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
2467defm t2SMLA : T2I_smla<"smla", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
2468
Johnny Chenadc77332010-02-26 22:04:29 +00002469// Halfword multiple accumulate long: SMLAL<x><y> -- for disassembly only
Owen Anderson821752e2010-11-18 20:32:18 +00002470def t2SMLALBB : T2FourReg_mac<1, 0b100, 0b1000, (outs rGPR:$Ra,rGPR:$Rd),
2471 (ins rGPR:$Rn,rGPR:$Rm), IIC_iMAC64, "smlalbb", "\t$Ra, $Rd, $Rn, $Rm",
Johnny Chenadc77332010-02-26 22:04:29 +00002472 [/* For disassembly only; pattern left blank */]>;
Owen Anderson821752e2010-11-18 20:32:18 +00002473def t2SMLALBT : T2FourReg_mac<1, 0b100, 0b1001, (outs rGPR:$Ra,rGPR:$Rd),
2474 (ins rGPR:$Rn,rGPR:$Rm), IIC_iMAC64, "smlalbt", "\t$Ra, $Rd, $Rn, $Rm",
Johnny Chenadc77332010-02-26 22:04:29 +00002475 [/* For disassembly only; pattern left blank */]>;
Owen Anderson821752e2010-11-18 20:32:18 +00002476def t2SMLALTB : T2FourReg_mac<1, 0b100, 0b1010, (outs rGPR:$Ra,rGPR:$Rd),
2477 (ins rGPR:$Rn,rGPR:$Rm), IIC_iMAC64, "smlaltb", "\t$Ra, $Rd, $Rn, $Rm",
Johnny Chenadc77332010-02-26 22:04:29 +00002478 [/* For disassembly only; pattern left blank */]>;
Owen Anderson821752e2010-11-18 20:32:18 +00002479def t2SMLALTT : T2FourReg_mac<1, 0b100, 0b1011, (outs rGPR:$Ra,rGPR:$Rd),
2480 (ins rGPR:$Rn,rGPR:$Rm), IIC_iMAC64, "smlaltt", "\t$Ra, $Rd, $Rn, $Rm",
Johnny Chenadc77332010-02-26 22:04:29 +00002481 [/* For disassembly only; pattern left blank */]>;
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002482
Johnny Chenadc77332010-02-26 22:04:29 +00002483// Dual halfword multiple: SMUAD, SMUSD, SMLAD, SMLSD, SMLALD, SMLSLD
2484// These are for disassembly only.
Jim Grosbach7a088642010-11-19 17:11:02 +00002485
Owen Anderson821752e2010-11-18 20:32:18 +00002486def t2SMUAD: T2ThreeReg_mac<
2487 0, 0b010, 0b0000, (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm),
2488 IIC_iMAC32, "smuad", "\t$Rd, $Rn, $Rm", []> {
Johnny Chenadc77332010-02-26 22:04:29 +00002489 let Inst{15-12} = 0b1111;
2490}
Owen Anderson821752e2010-11-18 20:32:18 +00002491def t2SMUADX:T2ThreeReg_mac<
2492 0, 0b010, 0b0001, (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm),
2493 IIC_iMAC32, "smuadx", "\t$Rd, $Rn, $Rm", []> {
Johnny Chenadc77332010-02-26 22:04:29 +00002494 let Inst{15-12} = 0b1111;
2495}
Owen Anderson821752e2010-11-18 20:32:18 +00002496def t2SMUSD: T2ThreeReg_mac<
2497 0, 0b100, 0b0000, (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm),
2498 IIC_iMAC32, "smusd", "\t$Rd, $Rn, $Rm", []> {
Johnny Chenadc77332010-02-26 22:04:29 +00002499 let Inst{15-12} = 0b1111;
2500}
Owen Anderson821752e2010-11-18 20:32:18 +00002501def t2SMUSDX:T2ThreeReg_mac<
2502 0, 0b100, 0b0001, (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm),
2503 IIC_iMAC32, "smusdx", "\t$Rd, $Rn, $Rm", []> {
Johnny Chenadc77332010-02-26 22:04:29 +00002504 let Inst{15-12} = 0b1111;
2505}
Owen Anderson821752e2010-11-18 20:32:18 +00002506def t2SMLAD : T2ThreeReg_mac<
2507 0, 0b010, 0b0000, (outs rGPR:$Rd),
2508 (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32, "smlad",
2509 "\t$Rd, $Rn, $Rm, $Ra", []>;
2510def t2SMLADX : T2FourReg_mac<
2511 0, 0b010, 0b0001, (outs rGPR:$Rd),
2512 (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32, "smladx",
2513 "\t$Rd, $Rn, $Rm, $Ra", []>;
2514def t2SMLSD : T2FourReg_mac<0, 0b100, 0b0000, (outs rGPR:$Rd),
2515 (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32, "smlsd",
2516 "\t$Rd, $Rn, $Rm, $Ra", []>;
2517def t2SMLSDX : T2FourReg_mac<0, 0b100, 0b0001, (outs rGPR:$Rd),
2518 (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32, "smlsdx",
2519 "\t$Rd, $Rn, $Rm, $Ra", []>;
2520def t2SMLALD : T2FourReg_mac<1, 0b100, 0b1100, (outs rGPR:$Ra,rGPR:$Rd),
2521 (ins rGPR:$Rm, rGPR:$Rn), IIC_iMAC64, "smlald",
2522 "\t$Ra, $Rd, $Rm, $Rn", []>;
2523def t2SMLALDX : T2FourReg_mac<1, 0b100, 0b1101, (outs rGPR:$Ra,rGPR:$Rd),
2524 (ins rGPR:$Rm,rGPR:$Rn), IIC_iMAC64, "smlaldx",
2525 "\t$Ra, $Rd, $Rm, $Rn", []>;
2526def t2SMLSLD : T2FourReg_mac<1, 0b101, 0b1100, (outs rGPR:$Ra,rGPR:$Rd),
2527 (ins rGPR:$Rm,rGPR:$Rn), IIC_iMAC64, "smlsld",
2528 "\t$Ra, $Rd, $Rm, $Rn", []>;
2529def t2SMLSLDX : T2FourReg_mac<1, 0b101, 0b1101, (outs rGPR:$Ra,rGPR:$Rd),
2530 (ins rGPR:$Rm,rGPR:$Rn), IIC_iMAC64, "smlsldx",
2531 "\t$Ra, $Rd, $Rm, $Rn", []>;
Evan Chengf49810c2009-06-23 17:48:47 +00002532
2533//===----------------------------------------------------------------------===//
2534// Misc. Arithmetic Instructions.
2535//
2536
Jim Grosbach80dc1162010-02-16 21:23:02 +00002537class T2I_misc<bits<2> op1, bits<2> op2, dag oops, dag iops,
2538 InstrItinClass itin, string opc, string asm, list<dag> pattern>
Owen Anderson612fb5b2010-11-18 21:15:19 +00002539 : T2ThreeReg<oops, iops, itin, opc, asm, pattern> {
Johnny Chend68e1192009-12-15 17:24:14 +00002540 let Inst{31-27} = 0b11111;
2541 let Inst{26-22} = 0b01010;
2542 let Inst{21-20} = op1;
2543 let Inst{15-12} = 0b1111;
2544 let Inst{7-6} = 0b10;
2545 let Inst{5-4} = op2;
Jim Grosbach86386922010-12-08 22:10:43 +00002546 let Rn{3-0} = Rm;
Johnny Chend68e1192009-12-15 17:24:14 +00002547}
Evan Chengf49810c2009-06-23 17:48:47 +00002548
Owen Anderson612fb5b2010-11-18 21:15:19 +00002549def t2CLZ : T2I_misc<0b11, 0b00, (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iUNAr,
2550 "clz", "\t$Rd, $Rm", [(set rGPR:$Rd, (ctlz rGPR:$Rm))]>;
Evan Chengf49810c2009-06-23 17:48:47 +00002551
Owen Anderson612fb5b2010-11-18 21:15:19 +00002552def t2RBIT : T2I_misc<0b01, 0b10, (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iUNAr,
2553 "rbit", "\t$Rd, $Rm",
2554 [(set rGPR:$Rd, (ARMrbit rGPR:$Rm))]>;
Jim Grosbach3482c802010-01-18 19:58:49 +00002555
Owen Anderson612fb5b2010-11-18 21:15:19 +00002556def t2REV : T2I_misc<0b01, 0b00, (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iUNAr,
2557 "rev", ".w\t$Rd, $Rm", [(set rGPR:$Rd, (bswap rGPR:$Rm))]>;
Johnny Chend68e1192009-12-15 17:24:14 +00002558
Owen Anderson612fb5b2010-11-18 21:15:19 +00002559def t2REV16 : T2I_misc<0b01, 0b01, (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iUNAr,
2560 "rev16", ".w\t$Rd, $Rm",
2561 [(set rGPR:$Rd,
2562 (or (and (srl rGPR:$Rm, (i32 8)), 0xFF),
2563 (or (and (shl rGPR:$Rm, (i32 8)), 0xFF00),
2564 (or (and (srl rGPR:$Rm, (i32 8)), 0xFF0000),
2565 (and (shl rGPR:$Rm, (i32 8)), 0xFF000000)))))]>;
Evan Chengf49810c2009-06-23 17:48:47 +00002566
Owen Anderson612fb5b2010-11-18 21:15:19 +00002567def t2REVSH : T2I_misc<0b01, 0b11, (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iUNAr,
2568 "revsh", ".w\t$Rd, $Rm",
2569 [(set rGPR:$Rd,
Evan Chengf49810c2009-06-23 17:48:47 +00002570 (sext_inreg
Owen Anderson612fb5b2010-11-18 21:15:19 +00002571 (or (srl (and rGPR:$Rm, 0xFF00), (i32 8)),
2572 (shl rGPR:$Rm, (i32 8))), i16))]>;
Evan Chengf49810c2009-06-23 17:48:47 +00002573
Owen Anderson612fb5b2010-11-18 21:15:19 +00002574def t2PKHBT : T2ThreeReg<
2575 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, shift_imm:$sh),
2576 IIC_iBITsi, "pkhbt", "\t$Rd, $Rn, $Rm$sh",
2577 [(set rGPR:$Rd, (or (and rGPR:$Rn, 0xFFFF),
2578 (and (shl rGPR:$Rm, lsl_amt:$sh),
Jim Grosbachb1dc3932010-05-05 20:44:35 +00002579 0xFFFF0000)))]>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00002580 Requires<[HasT2ExtractPack, IsThumb2]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002581 let Inst{31-27} = 0b11101;
2582 let Inst{26-25} = 0b01;
2583 let Inst{24-20} = 0b01100;
2584 let Inst{5} = 0; // BT form
2585 let Inst{4} = 0;
Jim Grosbach7a088642010-11-19 17:11:02 +00002586
Owen Anderson71c11822010-11-18 23:29:56 +00002587 bits<8> sh;
2588 let Inst{14-12} = sh{7-5};
2589 let Inst{7-6} = sh{4-3};
Johnny Chend68e1192009-12-15 17:24:14 +00002590}
Evan Cheng40289b02009-07-07 05:35:52 +00002591
2592// Alternate cases for PKHBT where identities eliminate some nodes.
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002593def : T2Pat<(or (and rGPR:$src1, 0xFFFF), (and rGPR:$src2, 0xFFFF0000)),
2594 (t2PKHBT rGPR:$src1, rGPR:$src2, 0)>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00002595 Requires<[HasT2ExtractPack, IsThumb2]>;
Bob Wilsonf955f292010-08-17 17:23:19 +00002596def : T2Pat<(or (and rGPR:$src1, 0xFFFF), (shl rGPR:$src2, imm16_31:$sh)),
2597 (t2PKHBT rGPR:$src1, rGPR:$src2, (lsl_shift_imm imm16_31:$sh))>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00002598 Requires<[HasT2ExtractPack, IsThumb2]>;
Evan Cheng40289b02009-07-07 05:35:52 +00002599
Bob Wilsondc66eda2010-08-16 22:26:55 +00002600// Note: Shifts of 1-15 bits will be transformed to srl instead of sra and
2601// will match the pattern below.
Owen Anderson612fb5b2010-11-18 21:15:19 +00002602def t2PKHTB : T2ThreeReg<
2603 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, shift_imm:$sh),
2604 IIC_iBITsi, "pkhtb", "\t$Rd, $Rn, $Rm$sh",
2605 [(set rGPR:$Rd, (or (and rGPR:$Rn, 0xFFFF0000),
2606 (and (sra rGPR:$Rm, asr_amt:$sh),
Bob Wilsonf955f292010-08-17 17:23:19 +00002607 0xFFFF)))]>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00002608 Requires<[HasT2ExtractPack, IsThumb2]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002609 let Inst{31-27} = 0b11101;
2610 let Inst{26-25} = 0b01;
2611 let Inst{24-20} = 0b01100;
2612 let Inst{5} = 1; // TB form
2613 let Inst{4} = 0;
Jim Grosbach7a088642010-11-19 17:11:02 +00002614
Owen Anderson71c11822010-11-18 23:29:56 +00002615 bits<8> sh;
2616 let Inst{14-12} = sh{7-5};
2617 let Inst{7-6} = sh{4-3};
Johnny Chend68e1192009-12-15 17:24:14 +00002618}
Evan Cheng40289b02009-07-07 05:35:52 +00002619
2620// Alternate cases for PKHTB where identities eliminate some nodes. Note that
2621// a shift amount of 0 is *not legal* here, it is PKHBT instead.
Bob Wilsondc66eda2010-08-16 22:26:55 +00002622def : T2Pat<(or (and rGPR:$src1, 0xFFFF0000), (srl rGPR:$src2, imm16_31:$sh)),
Bob Wilsonf955f292010-08-17 17:23:19 +00002623 (t2PKHTB rGPR:$src1, rGPR:$src2, (asr_shift_imm imm16_31:$sh))>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00002624 Requires<[HasT2ExtractPack, IsThumb2]>;
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002625def : T2Pat<(or (and rGPR:$src1, 0xFFFF0000),
Bob Wilsonf955f292010-08-17 17:23:19 +00002626 (and (srl rGPR:$src2, imm1_15:$sh), 0xFFFF)),
2627 (t2PKHTB rGPR:$src1, rGPR:$src2, (asr_shift_imm imm1_15:$sh))>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00002628 Requires<[HasT2ExtractPack, IsThumb2]>;
Evan Chengf49810c2009-06-23 17:48:47 +00002629
2630//===----------------------------------------------------------------------===//
2631// Comparison Instructions...
2632//
Johnny Chend68e1192009-12-15 17:24:14 +00002633defm t2CMP : T2I_cmp_irs<0b1101, "cmp",
Evan Cheng5d42c562010-09-29 00:49:25 +00002634 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsi,
Johnny Chend68e1192009-12-15 17:24:14 +00002635 BinOpFrag<(ARMcmp node:$LHS, node:$RHS)>>;
Jim Grosbach97a884d2010-12-07 20:41:06 +00002636
2637def : T2Pat<(ARMcmpZ GPR:$lhs, t2_so_imm:$imm),
2638 (t2CMPri GPR:$lhs, t2_so_imm:$imm)>;
2639def : T2Pat<(ARMcmpZ GPR:$lhs, rGPR:$rhs),
2640 (t2CMPrr GPR:$lhs, rGPR:$rhs)>;
2641def : T2Pat<(ARMcmpZ GPR:$lhs, t2_so_reg:$rhs),
2642 (t2CMPrs GPR:$lhs, t2_so_reg:$rhs)>;
Evan Chengf49810c2009-06-23 17:48:47 +00002643
Dan Gohman4b7dff92010-08-26 15:50:25 +00002644//FIXME: Disable CMN, as CCodes are backwards from compare expectations
2645// Compare-to-zero still works out, just not the relationals
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00002646//defm t2CMN : T2I_cmp_irs<0b1000, "cmn",
2647// BinOpFrag<(ARMcmp node:$LHS,(ineg node:$RHS))>>;
Dan Gohman4b7dff92010-08-26 15:50:25 +00002648defm t2CMNz : T2I_cmp_irs<0b1000, "cmn",
Evan Cheng5d42c562010-09-29 00:49:25 +00002649 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsi,
Dan Gohman4b7dff92010-08-26 15:50:25 +00002650 BinOpFrag<(ARMcmpZ node:$LHS,(ineg node:$RHS))>>;
2651
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00002652//def : T2Pat<(ARMcmp GPR:$src, t2_so_imm_neg:$imm),
2653// (t2CMNri GPR:$src, t2_so_imm_neg:$imm)>;
Dan Gohman4b7dff92010-08-26 15:50:25 +00002654
2655def : T2Pat<(ARMcmpZ GPR:$src, t2_so_imm_neg:$imm),
2656 (t2CMNzri GPR:$src, t2_so_imm_neg:$imm)>;
Evan Chengf49810c2009-06-23 17:48:47 +00002657
Johnny Chend68e1192009-12-15 17:24:14 +00002658defm t2TST : T2I_cmp_irs<0b0000, "tst",
Evan Cheng5d42c562010-09-29 00:49:25 +00002659 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsi,
Evan Chengc4af4632010-11-17 20:13:28 +00002660 BinOpFrag<(ARMcmpZ (and_su node:$LHS, node:$RHS), 0)>>;
Johnny Chend68e1192009-12-15 17:24:14 +00002661defm t2TEQ : T2I_cmp_irs<0b0100, "teq",
Evan Cheng5d42c562010-09-29 00:49:25 +00002662 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsi,
Evan Chengc4af4632010-11-17 20:13:28 +00002663 BinOpFrag<(ARMcmpZ (xor_su node:$LHS, node:$RHS), 0)>>;
Evan Chengf49810c2009-06-23 17:48:47 +00002664
Evan Chenge253c952009-07-07 20:39:03 +00002665// Conditional moves
2666// FIXME: should be able to write a pattern for ARMcmov, but can't use
Jim Grosbach64171712010-02-16 21:07:46 +00002667// a two-value operand where a dag node expects two operands. :(
Evan Cheng63f35442010-11-13 02:25:14 +00002668let neverHasSideEffects = 1 in {
Owen Anderson8ee97792010-11-18 21:46:31 +00002669def t2MOVCCr : T2TwoReg<
2670 (outs rGPR:$Rd), (ins rGPR:$false, rGPR:$Rm), IIC_iCMOVr,
2671 "mov", ".w\t$Rd, $Rm",
2672 [/*(set rGPR:$Rd, (ARMcmov rGPR:$false, rGPR:$Rm, imm:$cc, CCR:$ccr))*/]>,
2673 RegConstraint<"$false = $Rd"> {
Johnny Chend68e1192009-12-15 17:24:14 +00002674 let Inst{31-27} = 0b11101;
2675 let Inst{26-25} = 0b01;
2676 let Inst{24-21} = 0b0010;
2677 let Inst{20} = 0; // The S bit.
2678 let Inst{19-16} = 0b1111; // Rn
2679 let Inst{14-12} = 0b000;
2680 let Inst{7-4} = 0b0000;
2681}
Evan Chenge253c952009-07-07 20:39:03 +00002682
Evan Chengc4af4632010-11-17 20:13:28 +00002683let isMoveImm = 1 in
Owen Anderson8ee97792010-11-18 21:46:31 +00002684def t2MOVCCi : T2OneRegImm<(outs rGPR:$Rd), (ins rGPR:$false, t2_so_imm:$imm),
2685 IIC_iCMOVi, "mov", ".w\t$Rd, $imm",
2686[/*(set rGPR:$Rd,(ARMcmov rGPR:$false,t2_so_imm:$imm, imm:$cc, CCR:$ccr))*/]>,
2687 RegConstraint<"$false = $Rd"> {
Johnny Chend68e1192009-12-15 17:24:14 +00002688 let Inst{31-27} = 0b11110;
2689 let Inst{25} = 0;
2690 let Inst{24-21} = 0b0010;
2691 let Inst{20} = 0; // The S bit.
2692 let Inst{19-16} = 0b1111; // Rn
2693 let Inst{15} = 0;
2694}
Evan Chengf49810c2009-06-23 17:48:47 +00002695
Evan Chengc4af4632010-11-17 20:13:28 +00002696let isMoveImm = 1 in
Owen Andersonc56dcbf2010-11-16 00:29:56 +00002697def t2MOVCCi16 : T2I<(outs rGPR:$Rd), (ins rGPR:$false, i32imm:$imm),
Evan Cheng875a6ac2010-11-12 22:42:47 +00002698 IIC_iCMOVi,
Owen Andersonc56dcbf2010-11-16 00:29:56 +00002699 "movw", "\t$Rd, $imm", []>,
2700 RegConstraint<"$false = $Rd"> {
Jim Grosbacha4257162010-10-07 00:53:56 +00002701 let Inst{31-27} = 0b11110;
2702 let Inst{25} = 1;
2703 let Inst{24-21} = 0b0010;
2704 let Inst{20} = 0; // The S bit.
2705 let Inst{15} = 0;
Jim Grosbach7a088642010-11-19 17:11:02 +00002706
Owen Andersonc56dcbf2010-11-16 00:29:56 +00002707 bits<4> Rd;
2708 bits<16> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +00002709
Jim Grosbach86386922010-12-08 22:10:43 +00002710 let Inst{11-8} = Rd;
Owen Andersonc56dcbf2010-11-16 00:29:56 +00002711 let Inst{19-16} = imm{15-12};
2712 let Inst{26} = imm{11};
2713 let Inst{14-12} = imm{10-8};
2714 let Inst{7-0} = imm{7-0};
Jim Grosbacha4257162010-10-07 00:53:56 +00002715}
2716
Evan Chengc4af4632010-11-17 20:13:28 +00002717let isMoveImm = 1 in
Evan Cheng63f35442010-11-13 02:25:14 +00002718def t2MOVCCi32imm : PseudoInst<(outs rGPR:$dst),
2719 (ins rGPR:$false, i32imm:$src, pred:$p),
Jim Grosbach99594eb2010-11-18 01:38:26 +00002720 IIC_iCMOVix2, []>, RegConstraint<"$false = $dst">;
Evan Cheng63f35442010-11-13 02:25:14 +00002721
Evan Chengc4af4632010-11-17 20:13:28 +00002722let isMoveImm = 1 in
Owen Anderson8ee97792010-11-18 21:46:31 +00002723def t2MVNCCi : T2OneRegImm<(outs rGPR:$Rd), (ins rGPR:$false, t2_so_imm:$imm),
2724 IIC_iCMOVi, "mvn", ".w\t$Rd, $imm",
2725[/*(set rGPR:$Rd,(ARMcmov rGPR:$false,t2_so_imm_not:$imm,
Evan Cheng875a6ac2010-11-12 22:42:47 +00002726 imm:$cc, CCR:$ccr))*/]>,
Owen Anderson8ee97792010-11-18 21:46:31 +00002727 RegConstraint<"$false = $Rd"> {
Evan Cheng875a6ac2010-11-12 22:42:47 +00002728 let Inst{31-27} = 0b11110;
2729 let Inst{25} = 0;
2730 let Inst{24-21} = 0b0011;
2731 let Inst{20} = 0; // The S bit.
2732 let Inst{19-16} = 0b1111; // Rn
2733 let Inst{15} = 0;
2734}
2735
Johnny Chend68e1192009-12-15 17:24:14 +00002736class T2I_movcc_sh<bits<2> opcod, dag oops, dag iops, InstrItinClass itin,
2737 string opc, string asm, list<dag> pattern>
Owen Andersonbb6315d2010-11-15 19:58:36 +00002738 : T2TwoRegShiftImm<oops, iops, itin, opc, asm, pattern> {
Johnny Chend68e1192009-12-15 17:24:14 +00002739 let Inst{31-27} = 0b11101;
2740 let Inst{26-25} = 0b01;
2741 let Inst{24-21} = 0b0010;
2742 let Inst{20} = 0; // The S bit.
2743 let Inst{19-16} = 0b1111; // Rn
2744 let Inst{5-4} = opcod; // Shift type.
2745}
Owen Andersonbb6315d2010-11-15 19:58:36 +00002746def t2MOVCClsl : T2I_movcc_sh<0b00, (outs rGPR:$Rd),
2747 (ins rGPR:$false, rGPR:$Rm, i32imm:$imm),
2748 IIC_iCMOVsi, "lsl", ".w\t$Rd, $Rm, $imm", []>,
2749 RegConstraint<"$false = $Rd">;
2750def t2MOVCClsr : T2I_movcc_sh<0b01, (outs rGPR:$Rd),
2751 (ins rGPR:$false, rGPR:$Rm, i32imm:$imm),
2752 IIC_iCMOVsi, "lsr", ".w\t$Rd, $Rm, $imm", []>,
2753 RegConstraint<"$false = $Rd">;
2754def t2MOVCCasr : T2I_movcc_sh<0b10, (outs rGPR:$Rd),
2755 (ins rGPR:$false, rGPR:$Rm, i32imm:$imm),
2756 IIC_iCMOVsi, "asr", ".w\t$Rd, $Rm, $imm", []>,
2757 RegConstraint<"$false = $Rd">;
2758def t2MOVCCror : T2I_movcc_sh<0b11, (outs rGPR:$Rd),
2759 (ins rGPR:$false, rGPR:$Rm, i32imm:$imm),
2760 IIC_iCMOVsi, "ror", ".w\t$Rd, $Rm, $imm", []>,
2761 RegConstraint<"$false = $Rd">;
Owen Andersonf523e472010-09-23 23:45:25 +00002762} // neverHasSideEffects
Evan Cheng13f8b362009-08-01 01:43:45 +00002763
David Goodwin5e47a9a2009-06-30 18:04:13 +00002764//===----------------------------------------------------------------------===//
Jim Grosbachc219e4d2009-12-14 18:56:47 +00002765// Atomic operations intrinsics
2766//
2767
2768// memory barriers protect the atomic sequences
2769let hasSideEffects = 1 in {
Bob Wilsonf74a4292010-10-30 00:54:37 +00002770def t2DMB : AInoP<(outs), (ins memb_opt:$opt), ThumbFrm, NoItinerary,
2771 "dmb", "\t$opt", [(ARMMemBarrier (i32 imm:$opt))]>,
2772 Requires<[IsThumb, HasDB]> {
2773 bits<4> opt;
2774 let Inst{31-4} = 0xf3bf8f5;
2775 let Inst{3-0} = opt;
Jim Grosbachc219e4d2009-12-14 18:56:47 +00002776}
2777}
2778
Bob Wilsonf74a4292010-10-30 00:54:37 +00002779def t2DSB : AInoP<(outs), (ins memb_opt:$opt), ThumbFrm, NoItinerary,
2780 "dsb", "\t$opt",
2781 [/* For disassembly only; pattern left blank */]>,
2782 Requires<[IsThumb, HasDB]> {
2783 bits<4> opt;
2784 let Inst{31-4} = 0xf3bf8f4;
2785 let Inst{3-0} = opt;
Johnny Chena4339822010-03-03 00:16:28 +00002786}
2787
Johnny Chena4339822010-03-03 00:16:28 +00002788// ISB has only full system option -- for disassembly only
Bob Wilsonf74a4292010-10-30 00:54:37 +00002789def t2ISB : T2I<(outs), (ins), NoItinerary, "isb", "",
2790 [/* For disassembly only; pattern left blank */]>,
2791 Requires<[IsThumb2, HasV7]> {
2792 let Inst{31-4} = 0xf3bf8f6;
Johnny Chena4339822010-03-03 00:16:28 +00002793 let Inst{3-0} = 0b1111;
2794}
2795
Johnny Chend68e1192009-12-15 17:24:14 +00002796class T2I_ldrex<bits<2> opcod, dag oops, dag iops, AddrMode am, SizeFlagVal sz,
2797 InstrItinClass itin, string opc, string asm, string cstr,
2798 list<dag> pattern, bits<4> rt2 = 0b1111>
2799 : Thumb2I<oops, iops, am, sz, itin, opc, asm, cstr, pattern> {
2800 let Inst{31-27} = 0b11101;
2801 let Inst{26-20} = 0b0001101;
2802 let Inst{11-8} = rt2;
2803 let Inst{7-6} = 0b01;
2804 let Inst{5-4} = opcod;
2805 let Inst{3-0} = 0b1111;
Jim Grosbach7a088642010-11-19 17:11:02 +00002806
Owen Anderson91a7c592010-11-19 00:28:38 +00002807 bits<4> Rn;
2808 bits<4> Rt;
Jim Grosbach86386922010-12-08 22:10:43 +00002809 let Inst{19-16} = Rn;
2810 let Inst{15-12} = Rt;
Johnny Chend68e1192009-12-15 17:24:14 +00002811}
2812class T2I_strex<bits<2> opcod, dag oops, dag iops, AddrMode am, SizeFlagVal sz,
2813 InstrItinClass itin, string opc, string asm, string cstr,
2814 list<dag> pattern, bits<4> rt2 = 0b1111>
2815 : Thumb2I<oops, iops, am, sz, itin, opc, asm, cstr, pattern> {
2816 let Inst{31-27} = 0b11101;
2817 let Inst{26-20} = 0b0001100;
2818 let Inst{11-8} = rt2;
2819 let Inst{7-6} = 0b01;
2820 let Inst{5-4} = opcod;
Jim Grosbach7a088642010-11-19 17:11:02 +00002821
Owen Anderson91a7c592010-11-19 00:28:38 +00002822 bits<4> Rd;
2823 bits<4> Rn;
2824 bits<4> Rt;
Jim Grosbach86386922010-12-08 22:10:43 +00002825 let Inst{11-8} = Rd;
2826 let Inst{19-16} = Rn;
2827 let Inst{15-12} = Rt;
Johnny Chend68e1192009-12-15 17:24:14 +00002828}
2829
Jim Grosbachc219e4d2009-12-14 18:56:47 +00002830let mayLoad = 1 in {
Owen Anderson91a7c592010-11-19 00:28:38 +00002831def t2LDREXB : T2I_ldrex<0b00, (outs rGPR:$Rt), (ins rGPR:$Rn), AddrModeNone,
2832 Size4Bytes, NoItinerary, "ldrexb", "\t$Rt, [$Rn]",
Johnny Chend68e1192009-12-15 17:24:14 +00002833 "", []>;
Owen Anderson91a7c592010-11-19 00:28:38 +00002834def t2LDREXH : T2I_ldrex<0b01, (outs rGPR:$Rt), (ins rGPR:$Rn), AddrModeNone,
2835 Size4Bytes, NoItinerary, "ldrexh", "\t$Rt, [$Rn]",
Johnny Chend68e1192009-12-15 17:24:14 +00002836 "", []>;
Owen Anderson91a7c592010-11-19 00:28:38 +00002837def t2LDREX : Thumb2I<(outs rGPR:$Rt), (ins rGPR:$Rn), AddrModeNone,
Johnny Chend68e1192009-12-15 17:24:14 +00002838 Size4Bytes, NoItinerary,
Owen Anderson91a7c592010-11-19 00:28:38 +00002839 "ldrex", "\t$Rt, [$Rn]", "",
Johnny Chend68e1192009-12-15 17:24:14 +00002840 []> {
2841 let Inst{31-27} = 0b11101;
2842 let Inst{26-20} = 0b0000101;
2843 let Inst{11-8} = 0b1111;
2844 let Inst{7-0} = 0b00000000; // imm8 = 0
2845}
Owen Anderson91a7c592010-11-19 00:28:38 +00002846def t2LDREXD : T2I_ldrex<0b11, (outs rGPR:$Rt, rGPR:$Rt2), (ins rGPR:$Rn),
Johnny Chend68e1192009-12-15 17:24:14 +00002847 AddrModeNone, Size4Bytes, NoItinerary,
Owen Anderson91a7c592010-11-19 00:28:38 +00002848 "ldrexd", "\t$Rt, $Rt2, [$Rn]", "",
2849 [], {?, ?, ?, ?}> {
2850 bits<4> Rt2;
Jim Grosbach86386922010-12-08 22:10:43 +00002851 let Inst{11-8} = Rt2;
Owen Anderson91a7c592010-11-19 00:28:38 +00002852}
Jim Grosbachc219e4d2009-12-14 18:56:47 +00002853}
2854
Owen Anderson91a7c592010-11-19 00:28:38 +00002855let mayStore = 1, Constraints = "@earlyclobber $Rd" in {
2856def t2STREXB : T2I_strex<0b00, (outs rGPR:$Rd), (ins rGPR:$Rt, rGPR:$Rn),
Johnny Chend68e1192009-12-15 17:24:14 +00002857 AddrModeNone, Size4Bytes, NoItinerary,
Owen Anderson91a7c592010-11-19 00:28:38 +00002858 "strexb", "\t$Rd, $Rt, [$Rn]", "", []>;
2859def t2STREXH : T2I_strex<0b01, (outs rGPR:$Rd), (ins rGPR:$Rt, rGPR:$Rn),
Johnny Chend68e1192009-12-15 17:24:14 +00002860 AddrModeNone, Size4Bytes, NoItinerary,
Owen Anderson91a7c592010-11-19 00:28:38 +00002861 "strexh", "\t$Rd, $Rt, [$Rn]", "", []>;
2862def t2STREX : Thumb2I<(outs rGPR:$Rd), (ins rGPR:$Rt, rGPR:$Rn),
Johnny Chend68e1192009-12-15 17:24:14 +00002863 AddrModeNone, Size4Bytes, NoItinerary,
Owen Anderson91a7c592010-11-19 00:28:38 +00002864 "strex", "\t$Rd, $Rt, [$Rn]", "",
Johnny Chend68e1192009-12-15 17:24:14 +00002865 []> {
2866 let Inst{31-27} = 0b11101;
2867 let Inst{26-20} = 0b0000100;
2868 let Inst{7-0} = 0b00000000; // imm8 = 0
2869}
Owen Anderson91a7c592010-11-19 00:28:38 +00002870def t2STREXD : T2I_strex<0b11, (outs rGPR:$Rd),
2871 (ins rGPR:$Rt, rGPR:$Rt2, rGPR:$Rn),
Johnny Chend68e1192009-12-15 17:24:14 +00002872 AddrModeNone, Size4Bytes, NoItinerary,
Owen Anderson91a7c592010-11-19 00:28:38 +00002873 "strexd", "\t$Rd, $Rt, $Rt2, [$Rn]", "", [],
2874 {?, ?, ?, ?}> {
2875 bits<4> Rt2;
Jim Grosbach86386922010-12-08 22:10:43 +00002876 let Inst{11-8} = Rt2;
Owen Anderson91a7c592010-11-19 00:28:38 +00002877}
Jim Grosbachc219e4d2009-12-14 18:56:47 +00002878}
2879
Johnny Chen10a77e12010-03-02 22:11:06 +00002880// Clear-Exclusive is for disassembly only.
2881def t2CLREX : T2I<(outs), (ins), NoItinerary, "clrex", "",
2882 [/* For disassembly only; pattern left blank */]>,
2883 Requires<[IsARM, HasV7]> {
2884 let Inst{31-20} = 0xf3b;
2885 let Inst{15-14} = 0b10;
2886 let Inst{12} = 0;
2887 let Inst{7-4} = 0b0010;
2888}
2889
Jim Grosbachc219e4d2009-12-14 18:56:47 +00002890//===----------------------------------------------------------------------===//
David Goodwin334c2642009-07-08 16:09:28 +00002891// TLS Instructions
2892//
2893
2894// __aeabi_read_tp preserves the registers r1-r3.
2895let isCall = 1,
Evan Cheng1e0eab12010-11-29 22:43:27 +00002896 Defs = [R0, R12, LR, CPSR], Uses = [SP] in {
David Goodwin8b7d7ad2009-08-06 16:52:47 +00002897 def t2TPsoft : T2XI<(outs), (ins), IIC_Br,
Evan Cheng699beba2009-10-27 00:08:59 +00002898 "bl\t__aeabi_read_tp",
Johnny Chend68e1192009-12-15 17:24:14 +00002899 [(set R0, ARMthread_pointer)]> {
2900 let Inst{31-27} = 0b11110;
2901 let Inst{15-14} = 0b11;
2902 let Inst{12} = 1;
2903 }
David Goodwin334c2642009-07-08 16:09:28 +00002904}
2905
2906//===----------------------------------------------------------------------===//
Jim Grosbach5aa16842009-08-11 19:42:21 +00002907// SJLJ Exception handling intrinsics
Jim Grosbach1add6592009-08-13 15:11:43 +00002908// eh_sjlj_setjmp() is an instruction sequence to store the return
Jim Grosbach5aa16842009-08-11 19:42:21 +00002909// address and save #0 in R0 for the non-longjmp case.
2910// Since by its nature we may be coming from some other function to get
2911// here, and we're using the stack frame for the containing function to
2912// save/restore registers, we can't keep anything live in regs across
2913// the eh_sjlj_setjmp(), else it will almost certainly have been tromped upon
2914// when we get here from a longjmp(). We force everthing out of registers
2915// except for our own input by listing the relevant registers in Defs. By
2916// doing so, we also cause the prologue/epilogue code to actively preserve
2917// all of the callee-saved resgisters, which is exactly what we want.
Jim Grosbach0798edd2010-05-27 23:49:24 +00002918// $val is a scratch register for our use.
Jim Grosbacha87ded22010-02-08 23:22:00 +00002919let Defs =
Jim Grosbachf35d2162009-08-13 16:59:44 +00002920 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, D0,
2921 D1, D2, D3, D4, D5, D6, D7, D8, D9, D10, D11, D12, D13, D14, D15,
Jim Grosbach5aa16842009-08-11 19:42:21 +00002922 D16, D17, D18, D19, D20, D21, D22, D23, D24, D25, D26, D27, D28, D29, D30,
Chris Lattnera4a3a5e2010-10-31 19:15:18 +00002923 D31 ], hasSideEffects = 1, isBarrier = 1, isCodeGenOnly = 1 in {
Jim Grosbach9f134b52010-08-26 17:02:47 +00002924 def t2Int_eh_sjlj_setjmp : Thumb2XI<(outs), (ins tGPR:$src, tGPR:$val),
Jim Grosbach71d933a2010-09-30 16:56:53 +00002925 AddrModeNone, SizeSpecial, NoItinerary, "", "",
Jim Grosbach9f134b52010-08-26 17:02:47 +00002926 [(set R0, (ARMeh_sjlj_setjmp tGPR:$src, tGPR:$val))]>,
Bob Wilsonec80e262010-04-09 20:41:18 +00002927 Requires<[IsThumb2, HasVFP2]>;
Jim Grosbach5aa16842009-08-11 19:42:21 +00002928}
2929
Bob Wilsonec80e262010-04-09 20:41:18 +00002930let Defs =
Jim Grosbach5caeff52010-05-28 17:37:40 +00002931 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR ],
Chris Lattnera4a3a5e2010-10-31 19:15:18 +00002932 hasSideEffects = 1, isBarrier = 1, isCodeGenOnly = 1 in {
Jim Grosbach9f134b52010-08-26 17:02:47 +00002933 def t2Int_eh_sjlj_setjmp_nofp : Thumb2XI<(outs), (ins tGPR:$src, tGPR:$val),
Jim Grosbach71d933a2010-09-30 16:56:53 +00002934 AddrModeNone, SizeSpecial, NoItinerary, "", "",
Jim Grosbach9f134b52010-08-26 17:02:47 +00002935 [(set R0, (ARMeh_sjlj_setjmp tGPR:$src, tGPR:$val))]>,
Bob Wilsonec80e262010-04-09 20:41:18 +00002936 Requires<[IsThumb2, NoVFP]>;
2937}
Jim Grosbach5aa16842009-08-11 19:42:21 +00002938
2939
2940//===----------------------------------------------------------------------===//
David Goodwin5e47a9a2009-06-30 18:04:13 +00002941// Control-Flow Instructions
2942//
2943
Evan Chengc50a1cb2009-07-09 22:58:39 +00002944// FIXME: remove when we have a way to marking a MI with these properties.
2945// FIXME: $dst1 should be a def. But the extra ops must be in the end of the
2946// operand list.
2947// FIXME: Should pc be an implicit operand like PICADD, etc?
Evan Cheng0d92f5f2009-10-01 08:22:27 +00002948let isReturn = 1, isTerminator = 1, isBarrier = 1, mayLoad = 1,
Chris Lattner39ee0362010-10-31 19:10:56 +00002949 hasExtraDefRegAllocReq = 1, isCodeGenOnly = 1 in
Bill Wendling73fe34a2010-11-16 01:16:36 +00002950def t2LDMIA_RET: T2XIt<(outs GPR:$wb), (ins GPR:$Rn, pred:$p,
Bill Wendling3380f6a2010-11-16 23:44:49 +00002951 reglist:$regs, variable_ops),
Evan Chenga0792de2010-10-06 06:27:31 +00002952 IIC_iLoad_mBr,
Bill Wendling3380f6a2010-11-16 23:44:49 +00002953 "ldmia${p}.w\t$Rn!, $regs",
Jim Grosbache6913602010-11-03 01:01:43 +00002954 "$Rn = $wb", []> {
Bill Wendling7b718782010-11-16 02:08:45 +00002955 bits<4> Rn;
2956 bits<16> regs;
Jim Grosbach7a088642010-11-19 17:11:02 +00002957
Bill Wendling7b718782010-11-16 02:08:45 +00002958 let Inst{31-27} = 0b11101;
2959 let Inst{26-25} = 0b00;
2960 let Inst{24-23} = 0b01; // Increment After
2961 let Inst{22} = 0;
2962 let Inst{21} = 1; // Writeback
Bill Wendling1eeb2802010-11-16 02:20:22 +00002963 let Inst{20} = 1;
Bill Wendling7b718782010-11-16 02:08:45 +00002964 let Inst{19-16} = Rn;
2965 let Inst{15-0} = regs;
Johnny Chend68e1192009-12-15 17:24:14 +00002966}
Evan Chengc50a1cb2009-07-09 22:58:39 +00002967
David Goodwin5e47a9a2009-06-30 18:04:13 +00002968let isBranch = 1, isTerminator = 1, isBarrier = 1 in {
2969let isPredicable = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +00002970def t2B : T2XI<(outs), (ins brtarget:$target), IIC_Br,
Evan Cheng699beba2009-10-27 00:08:59 +00002971 "b.w\t$target",
Johnny Chend68e1192009-12-15 17:24:14 +00002972 [(br bb:$target)]> {
2973 let Inst{31-27} = 0b11110;
2974 let Inst{15-14} = 0b10;
2975 let Inst{12} = 1;
Owen Anderson05bf5952010-11-29 18:54:38 +00002976
2977 bits<20> target;
2978 let Inst{26} = target{19};
2979 let Inst{11} = target{18};
2980 let Inst{13} = target{17};
2981 let Inst{21-16} = target{16-11};
2982 let Inst{10-0} = target{10-0};
Johnny Chend68e1192009-12-15 17:24:14 +00002983}
David Goodwin5e47a9a2009-06-30 18:04:13 +00002984
Jim Grosbacha0bb2532010-11-29 22:40:58 +00002985let isNotDuplicable = 1, isIndirectBranch = 1 in {
Jim Grosbachfbf0cb12010-11-29 22:38:48 +00002986def t2BR_JT : tPseudoInst<(outs),
Jim Grosbach5ca66692010-11-29 22:37:40 +00002987 (ins GPR:$target, GPR:$index, i32imm:$jt, i32imm:$id),
Jim Grosbacha0bb2532010-11-29 22:40:58 +00002988 SizeSpecial, IIC_Br,
Jim Grosbach5ca66692010-11-29 22:37:40 +00002989 [(ARMbr2jt GPR:$target, GPR:$index, tjumptable:$jt, imm:$id)]>;
Evan Cheng5657c012009-07-29 02:18:14 +00002990
Evan Cheng25f7cfc2009-08-01 06:13:52 +00002991// FIXME: Add a non-pc based case that can be predicated.
Jim Grosbach5ca66692010-11-29 22:37:40 +00002992def t2TBB_JT : tPseudoInst<(outs),
2993 (ins GPR:$index, i32imm:$jt, i32imm:$id),
2994 SizeSpecial, IIC_Br, []>;
2995
2996def t2TBH_JT : tPseudoInst<(outs),
2997 (ins GPR:$index, i32imm:$jt, i32imm:$id),
2998 SizeSpecial, IIC_Br, []>;
2999
3000def t2TBB : T2I<(outs), (ins GPR:$Rn, GPR:$Rm), IIC_Br,
3001 "tbb", "\t[$Rn, $Rm]", []> {
3002 bits<4> Rn;
3003 bits<4> Rm;
3004 let Inst{27-20} = 0b10001101;
3005 let Inst{19-16} = Rn;
3006 let Inst{15-5} = 0b11110000000;
3007 let Inst{4} = 0; // B form
3008 let Inst{3-0} = Rm;
Johnny Chend68e1192009-12-15 17:24:14 +00003009}
Evan Cheng5657c012009-07-29 02:18:14 +00003010
Jim Grosbach5ca66692010-11-29 22:37:40 +00003011def t2TBH : T2I<(outs), (ins GPR:$Rn, GPR:$Rm), IIC_Br,
3012 "tbh", "\t[$Rn, $Rm, lsl #1]", []> {
3013 bits<4> Rn;
3014 bits<4> Rm;
3015 let Inst{27-20} = 0b10001101;
3016 let Inst{19-16} = Rn;
3017 let Inst{15-5} = 0b11110000000;
3018 let Inst{4} = 1; // H form
3019 let Inst{3-0} = Rm;
Johnny Chen93042d12010-03-02 18:14:57 +00003020}
Evan Cheng5657c012009-07-29 02:18:14 +00003021} // isNotDuplicable, isIndirectBranch
3022
David Goodwinc9a59b52009-06-30 19:50:22 +00003023} // isBranch, isTerminator, isBarrier
David Goodwin5e47a9a2009-06-30 18:04:13 +00003024
3025// FIXME: should be able to write a pattern for ARMBrcond, but can't use
3026// a two-value operand where a dag node expects two operands. :(
3027let isBranch = 1, isTerminator = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +00003028def t2Bcc : T2I<(outs), (ins brtarget:$target), IIC_Br,
Evan Cheng699beba2009-10-27 00:08:59 +00003029 "b", ".w\t$target",
Johnny Chend68e1192009-12-15 17:24:14 +00003030 [/*(ARMbrcond bb:$target, imm:$cc)*/]> {
3031 let Inst{31-27} = 0b11110;
3032 let Inst{15-14} = 0b10;
3033 let Inst{12} = 0;
Jim Grosbach7721e7f2010-12-02 23:05:38 +00003034
Owen Andersonc7373f82010-11-30 20:00:01 +00003035 bits<20> target;
3036 let Inst{26} = target{19};
3037 let Inst{11} = target{18};
3038 let Inst{13} = target{17};
3039 let Inst{21-16} = target{16-11};
3040 let Inst{10-0} = target{10-0};
Johnny Chend68e1192009-12-15 17:24:14 +00003041}
Evan Chengf49810c2009-06-23 17:48:47 +00003042
Evan Cheng06e16582009-07-10 01:54:42 +00003043
3044// IT block
Evan Cheng86050dc2010-06-18 23:09:54 +00003045let Defs = [ITSTATE] in
Evan Cheng06e16582009-07-10 01:54:42 +00003046def t2IT : Thumb2XI<(outs), (ins it_pred:$cc, it_mask:$mask),
David Goodwin5d598aa2009-08-19 18:00:44 +00003047 AddrModeNone, Size2Bytes, IIC_iALUx,
Johnny Chend68e1192009-12-15 17:24:14 +00003048 "it$mask\t$cc", "", []> {
3049 // 16-bit instruction.
Johnny Chenbbc71b22009-12-16 02:32:54 +00003050 let Inst{31-16} = 0x0000;
Johnny Chend68e1192009-12-15 17:24:14 +00003051 let Inst{15-8} = 0b10111111;
Owen Anderson05bf5952010-11-29 18:54:38 +00003052
3053 bits<4> cc;
3054 bits<4> mask;
Jim Grosbach86386922010-12-08 22:10:43 +00003055 let Inst{7-4} = cc;
3056 let Inst{3-0} = mask;
Johnny Chend68e1192009-12-15 17:24:14 +00003057}
Evan Cheng06e16582009-07-10 01:54:42 +00003058
Johnny Chence6275f2010-02-25 19:05:29 +00003059// Branch and Exchange Jazelle -- for disassembly only
3060// Rm = Inst{19-16}
Jim Grosbach6ccfc502010-07-30 02:41:01 +00003061def t2BXJ : T2I<(outs), (ins rGPR:$func), NoItinerary, "bxj", "\t$func",
Johnny Chence6275f2010-02-25 19:05:29 +00003062 [/* For disassembly only; pattern left blank */]> {
3063 let Inst{31-27} = 0b11110;
3064 let Inst{26} = 0;
3065 let Inst{25-20} = 0b111100;
3066 let Inst{15-14} = 0b10;
3067 let Inst{12} = 0;
Jim Grosbach7721e7f2010-12-02 23:05:38 +00003068
Owen Anderson05bf5952010-11-29 18:54:38 +00003069 bits<4> func;
Jim Grosbach86386922010-12-08 22:10:43 +00003070 let Inst{19-16} = func;
Johnny Chence6275f2010-02-25 19:05:29 +00003071}
3072
Johnny Chen93042d12010-03-02 18:14:57 +00003073// Change Processor State is a system instruction -- for disassembly only.
3074// The singleton $opt operand contains the following information:
3075// opt{4-0} = mode from Inst{4-0}
3076// opt{5} = changemode from Inst{17}
3077// opt{8-6} = AIF from Inst{8-6}
3078// opt{10-9} = imod from Inst{19-18} with 0b10 as enable and 0b11 as disable
Johnny Chendd0f3cf2010-03-10 18:59:38 +00003079def t2CPS : T2XI<(outs),(ins cps_opt:$opt), NoItinerary, "cps$opt",
Johnny Chen93042d12010-03-02 18:14:57 +00003080 [/* For disassembly only; pattern left blank */]> {
3081 let Inst{31-27} = 0b11110;
3082 let Inst{26} = 0;
3083 let Inst{25-20} = 0b111010;
3084 let Inst{15-14} = 0b10;
3085 let Inst{12} = 0;
Jim Grosbach7721e7f2010-12-02 23:05:38 +00003086
Owen Andersond18a9c92010-11-29 19:22:08 +00003087 bits<11> opt;
Jim Grosbach7721e7f2010-12-02 23:05:38 +00003088
Owen Andersond18a9c92010-11-29 19:22:08 +00003089 // mode number
3090 let Inst{4-0} = opt{4-0};
Jim Grosbach7721e7f2010-12-02 23:05:38 +00003091
Owen Andersond18a9c92010-11-29 19:22:08 +00003092 // M flag
3093 let Inst{8} = opt{5};
Jim Grosbach7721e7f2010-12-02 23:05:38 +00003094
Owen Andersond18a9c92010-11-29 19:22:08 +00003095 // F flag
3096 let Inst{5} = opt{6};
Jim Grosbach7721e7f2010-12-02 23:05:38 +00003097
Owen Andersond18a9c92010-11-29 19:22:08 +00003098 // I flag
3099 let Inst{6} = opt{7};
Jim Grosbach7721e7f2010-12-02 23:05:38 +00003100
Owen Andersond18a9c92010-11-29 19:22:08 +00003101 // A flag
3102 let Inst{7} = opt{8};
Jim Grosbach7721e7f2010-12-02 23:05:38 +00003103
Owen Andersond18a9c92010-11-29 19:22:08 +00003104 // imod flag
3105 let Inst{10-9} = opt{10-9};
Johnny Chen93042d12010-03-02 18:14:57 +00003106}
3107
Johnny Chen0f7866e2010-03-03 02:09:43 +00003108// A6.3.4 Branches and miscellaneous control
3109// Table A6-14 Change Processor State, and hint instructions
3110// Helper class for disassembly only.
3111class T2I_hint<bits<8> op7_0, string opc, string asm>
3112 : T2I<(outs), (ins), NoItinerary, opc, asm,
3113 [/* For disassembly only; pattern left blank */]> {
3114 let Inst{31-20} = 0xf3a;
3115 let Inst{15-14} = 0b10;
3116 let Inst{12} = 0;
3117 let Inst{10-8} = 0b000;
3118 let Inst{7-0} = op7_0;
3119}
3120
3121def t2NOP : T2I_hint<0b00000000, "nop", ".w">;
3122def t2YIELD : T2I_hint<0b00000001, "yield", ".w">;
3123def t2WFE : T2I_hint<0b00000010, "wfe", ".w">;
3124def t2WFI : T2I_hint<0b00000011, "wfi", ".w">;
3125def t2SEV : T2I_hint<0b00000100, "sev", ".w">;
3126
3127def t2DBG : T2I<(outs),(ins i32imm:$opt), NoItinerary, "dbg", "\t$opt",
3128 [/* For disassembly only; pattern left blank */]> {
3129 let Inst{31-20} = 0xf3a;
3130 let Inst{15-14} = 0b10;
3131 let Inst{12} = 0;
3132 let Inst{10-8} = 0b000;
3133 let Inst{7-4} = 0b1111;
Jim Grosbach7721e7f2010-12-02 23:05:38 +00003134
Owen Andersonc7373f82010-11-30 20:00:01 +00003135 bits<4> opt;
Jim Grosbach86386922010-12-08 22:10:43 +00003136 let Inst{3-0} = opt;
Johnny Chen0f7866e2010-03-03 02:09:43 +00003137}
3138
Johnny Chen6341c5a2010-02-25 20:25:24 +00003139// Secure Monitor Call is a system instruction -- for disassembly only
3140// Option = Inst{19-16}
3141def t2SMC : T2I<(outs), (ins i32imm:$opt), NoItinerary, "smc", "\t$opt",
3142 [/* For disassembly only; pattern left blank */]> {
3143 let Inst{31-27} = 0b11110;
3144 let Inst{26-20} = 0b1111111;
3145 let Inst{15-12} = 0b1000;
Jim Grosbach7721e7f2010-12-02 23:05:38 +00003146
Owen Andersond18a9c92010-11-29 19:22:08 +00003147 bits<4> opt;
Jim Grosbach86386922010-12-08 22:10:43 +00003148 let Inst{19-16} = opt;
Owen Andersond18a9c92010-11-29 19:22:08 +00003149}
3150
Jim Grosbach7721e7f2010-12-02 23:05:38 +00003151class T2SRS<bits<12> op31_20,
Owen Anderson5404c2b2010-11-29 20:38:48 +00003152 dag oops, dag iops, InstrItinClass itin,
Owen Andersond18a9c92010-11-29 19:22:08 +00003153 string opc, string asm, list<dag> pattern>
3154 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Anderson5404c2b2010-11-29 20:38:48 +00003155 let Inst{31-20} = op31_20{11-0};
Jim Grosbach7721e7f2010-12-02 23:05:38 +00003156
Owen Andersond18a9c92010-11-29 19:22:08 +00003157 bits<5> mode;
3158 let Inst{4-0} = mode{4-0};
Johnny Chen6341c5a2010-02-25 20:25:24 +00003159}
3160
3161// Store Return State is a system instruction -- for disassembly only
Owen Anderson5404c2b2010-11-29 20:38:48 +00003162def t2SRSDBW : T2SRS<0b111010000010,
Owen Andersond18a9c92010-11-29 19:22:08 +00003163 (outs),(ins i32imm:$mode),NoItinerary,"srsdb","\tsp!, $mode",
Owen Anderson5404c2b2010-11-29 20:38:48 +00003164 [/* For disassembly only; pattern left blank */]>;
3165def t2SRSDB : T2SRS<0b111010000000,
Owen Andersond18a9c92010-11-29 19:22:08 +00003166 (outs),(ins i32imm:$mode),NoItinerary,"srsdb","\tsp, $mode",
Owen Anderson5404c2b2010-11-29 20:38:48 +00003167 [/* For disassembly only; pattern left blank */]>;
3168def t2SRSIAW : T2SRS<0b111010011010,
Owen Andersond18a9c92010-11-29 19:22:08 +00003169 (outs),(ins i32imm:$mode),NoItinerary,"srsia","\tsp!, $mode",
Owen Anderson5404c2b2010-11-29 20:38:48 +00003170 [/* For disassembly only; pattern left blank */]>;
3171def t2SRSIA : T2SRS<0b111010011000,
Owen Andersond18a9c92010-11-29 19:22:08 +00003172 (outs), (ins i32imm:$mode),NoItinerary,"srsia","\tsp, $mode",
Owen Anderson5404c2b2010-11-29 20:38:48 +00003173 [/* For disassembly only; pattern left blank */]>;
Johnny Chen6341c5a2010-02-25 20:25:24 +00003174
3175// Return From Exception is a system instruction -- for disassembly only
Owen Andersond18a9c92010-11-29 19:22:08 +00003176
Owen Anderson5404c2b2010-11-29 20:38:48 +00003177class T2RFE<bits<12> op31_20, dag oops, dag iops, InstrItinClass itin,
Owen Andersond18a9c92010-11-29 19:22:08 +00003178 string opc, string asm, list<dag> pattern>
3179 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Anderson5404c2b2010-11-29 20:38:48 +00003180 let Inst{31-20} = op31_20{11-0};
Jim Grosbach7721e7f2010-12-02 23:05:38 +00003181
Owen Andersond18a9c92010-11-29 19:22:08 +00003182 bits<4> Rn;
Jim Grosbach86386922010-12-08 22:10:43 +00003183 let Inst{19-16} = Rn;
Owen Andersond18a9c92010-11-29 19:22:08 +00003184}
3185
Owen Anderson5404c2b2010-11-29 20:38:48 +00003186def t2RFEDBW : T2RFE<0b111010000011,
3187 (outs), (ins rGPR:$Rn), NoItinerary, "rfedb", "\t$Rn!",
3188 [/* For disassembly only; pattern left blank */]>;
3189def t2RFEDB : T2RFE<0b111010000001,
3190 (outs), (ins rGPR:$Rn), NoItinerary, "rfeab", "\t$Rn",
3191 [/* For disassembly only; pattern left blank */]>;
3192def t2RFEIAW : T2RFE<0b111010011011,
3193 (outs), (ins rGPR:$Rn), NoItinerary, "rfeia", "\t$Rn!",
3194 [/* For disassembly only; pattern left blank */]>;
3195def t2RFEIA : T2RFE<0b111010011001,
3196 (outs), (ins rGPR:$Rn), NoItinerary, "rfeia", "\t$Rn",
3197 [/* For disassembly only; pattern left blank */]>;
Johnny Chen6341c5a2010-02-25 20:25:24 +00003198
Evan Chengf49810c2009-06-23 17:48:47 +00003199//===----------------------------------------------------------------------===//
3200// Non-Instruction Patterns
3201//
3202
Evan Cheng5adb66a2009-09-28 09:14:39 +00003203// 32-bit immediate using movw + movt.
Evan Cheng5be39222010-09-24 22:03:46 +00003204// This is a single pseudo instruction to make it re-materializable.
3205// FIXME: Remove this when we can do generalized remat.
Evan Chengc4af4632010-11-17 20:13:28 +00003206let isReMaterializable = 1, isMoveImm = 1 in
Jim Grosbach3c38f962010-10-06 22:01:26 +00003207def t2MOVi32imm : PseudoInst<(outs rGPR:$dst), (ins i32imm:$src), IIC_iMOVix2,
Jim Grosbach99594eb2010-11-18 01:38:26 +00003208 [(set rGPR:$dst, (i32 imm:$src))]>,
Jim Grosbach3c38f962010-10-06 22:01:26 +00003209 Requires<[IsThumb, HasV6T2]>;
Evan Chengb9803a82009-11-06 23:52:48 +00003210
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +00003211// ConstantPool, GlobalAddress, and JumpTable
3212def : T2Pat<(ARMWrapper tglobaladdr :$dst), (t2LEApcrel tglobaladdr :$dst)>,
3213 Requires<[IsThumb2, DontUseMovt]>;
3214def : T2Pat<(ARMWrapper tconstpool :$dst), (t2LEApcrel tconstpool :$dst)>;
3215def : T2Pat<(ARMWrapper tglobaladdr :$dst), (t2MOVi32imm tglobaladdr :$dst)>,
3216 Requires<[IsThumb2, UseMovt]>;
3217
3218def : T2Pat<(ARMWrapperJT tjumptable:$dst, imm:$id),
3219 (t2LEApcrelJT tjumptable:$dst, imm:$id)>;
3220
Evan Chengb9803a82009-11-06 23:52:48 +00003221// Pseudo instruction that combines ldr from constpool and add pc. This should
3222// be expanded into two instructions late to allow if-conversion and
3223// scheduling.
Dan Gohmanbc9d98b2010-02-27 23:47:46 +00003224let canFoldAsLoad = 1, isReMaterializable = 1 in
Evan Chengb9803a82009-11-06 23:52:48 +00003225def t2LDRpci_pic : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr, pclabel:$cp),
Jim Grosbach99594eb2010-11-18 01:38:26 +00003226 IIC_iLoadiALU,
Evan Chengb9803a82009-11-06 23:52:48 +00003227 [(set GPR:$dst, (ARMpic_add (load (ARMWrapper tconstpool:$addr)),
3228 imm:$cp))]>,
3229 Requires<[IsThumb2]>;
Johnny Chen23336552010-02-25 18:46:43 +00003230
3231//===----------------------------------------------------------------------===//
3232// Move between special register and ARM core register -- for disassembly only
3233//
3234
Owen Anderson5404c2b2010-11-29 20:38:48 +00003235class T2SpecialReg<bits<12> op31_20, bits<2> op15_14, bits<1> op12,
3236 dag oops, dag iops, InstrItinClass itin,
Owen Anderson00a035f2010-11-29 19:29:15 +00003237 string opc, string asm, list<dag> pattern>
3238 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Anderson5404c2b2010-11-29 20:38:48 +00003239 let Inst{31-20} = op31_20{11-0};
3240 let Inst{15-14} = op15_14{1-0};
3241 let Inst{12} = op12{0};
3242}
3243
3244class T2MRS<bits<12> op31_20, bits<2> op15_14, bits<1> op12,
3245 dag oops, dag iops, InstrItinClass itin,
3246 string opc, string asm, list<dag> pattern>
3247 : T2SpecialReg<op31_20, op15_14, op12, oops, iops, itin, opc, asm, pattern> {
Owen Anderson00a035f2010-11-29 19:29:15 +00003248 bits<4> Rd;
Jim Grosbach86386922010-12-08 22:10:43 +00003249 let Inst{11-8} = Rd;
Owen Anderson00a035f2010-11-29 19:29:15 +00003250}
3251
Owen Anderson5404c2b2010-11-29 20:38:48 +00003252def t2MRS : T2MRS<0b111100111110, 0b10, 0,
3253 (outs rGPR:$Rd), (ins), NoItinerary, "mrs", "\t$Rd, cpsr",
3254 [/* For disassembly only; pattern left blank */]>;
3255def t2MRSsys : T2MRS<0b111100111111, 0b10, 0,
Owen Anderson00a035f2010-11-29 19:29:15 +00003256 (outs rGPR:$Rd), (ins), NoItinerary, "mrs", "\t$Rd, spsr",
Owen Anderson5404c2b2010-11-29 20:38:48 +00003257 [/* For disassembly only; pattern left blank */]>;
Johnny Chen23336552010-02-25 18:46:43 +00003258
Owen Anderson5404c2b2010-11-29 20:38:48 +00003259class T2MSR<bits<12> op31_20, bits<2> op15_14, bits<1> op12,
3260 dag oops, dag iops, InstrItinClass itin,
Owen Anderson00a035f2010-11-29 19:29:15 +00003261 string opc, string asm, list<dag> pattern>
Owen Anderson5404c2b2010-11-29 20:38:48 +00003262 : T2SpecialReg<op31_20, op15_14, op12, oops, iops, itin, opc, asm, pattern> {
Owen Anderson00a035f2010-11-29 19:29:15 +00003263 bits<4> Rn;
3264 bits<4> mask;
Jim Grosbach86386922010-12-08 22:10:43 +00003265 let Inst{19-16} = Rn;
3266 let Inst{11-8} = mask;
Owen Anderson00a035f2010-11-29 19:29:15 +00003267}
3268
Owen Anderson5404c2b2010-11-29 20:38:48 +00003269def t2MSR : T2MSR<0b111100111000, 0b10, 0,
3270 (outs), (ins rGPR:$Rn, msr_mask:$mask), NoItinerary, "msr",
Owen Anderson00a035f2010-11-29 19:29:15 +00003271 "\tcpsr$mask, $Rn",
Owen Anderson5404c2b2010-11-29 20:38:48 +00003272 [/* For disassembly only; pattern left blank */]>;
3273def t2MSRsys : T2MSR<0b111100111001, 0b10, 0,
Owen Anderson00a035f2010-11-29 19:29:15 +00003274 (outs), (ins rGPR:$Rn, msr_mask:$mask), NoItinerary, "msr",
3275 "\tspsr$mask, $Rn",
Owen Anderson5404c2b2010-11-29 20:38:48 +00003276 [/* For disassembly only; pattern left blank */]>;