blob: f5d5248d36a28078c6cb8760b1083b2f38b30cf5 [file] [log] [blame]
Chris Lattner97f06932009-10-19 20:20:46 +00001//===-- ARMAsmPrinter.cpp - Print machine code to an ARM .s file ----------===//
2//
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00006// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file contains a printer that converts from our internal representation
11// of machine-dependent LLVM code to GAS-format ARM assembly language.
12//
13//===----------------------------------------------------------------------===//
14
Chris Lattner95b2c7d2006-12-19 22:59:26 +000015#define DEBUG_TYPE "asm-printer"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000016#include "ARM.h"
Jim Grosbachbaf120f2010-12-01 03:45:07 +000017#include "ARMAsmPrinter.h"
Evan Chengb72d2a92011-01-11 21:46:47 +000018#include "ARMBuildAttrs.h"
19#include "ARMBaseRegisterInfo.h"
20#include "ARMConstantPoolValue.h"
Chris Lattner97f06932009-10-19 20:20:46 +000021#include "ARMMachineFunctionInfo.h"
Chris Lattner97f06932009-10-19 20:20:46 +000022#include "ARMTargetMachine.h"
Jason W Kim17b443d2010-10-11 23:01:44 +000023#include "ARMTargetObjectFile.h"
Evan Chengb72d2a92011-01-11 21:46:47 +000024#include "InstPrinter/ARMInstPrinter.h"
Evan Chengee04a6d2011-07-20 23:34:39 +000025#include "MCTargetDesc/ARMAddressingModes.h"
26#include "MCTargetDesc/ARMMCExpr.h"
Dale Johannesen3f282aa2010-04-26 20:07:31 +000027#include "llvm/Analysis/DebugInfo.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000028#include "llvm/Constants.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000029#include "llvm/Module.h"
Benjamin Kramere55b15f2009-12-28 12:27:56 +000030#include "llvm/Type.h"
Dan Gohmancf20ac42009-08-13 01:36:44 +000031#include "llvm/Assembly/Writer.h"
Chris Lattnerb0f294c2009-10-19 18:38:33 +000032#include "llvm/CodeGen/MachineModuleInfoImpls.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000033#include "llvm/CodeGen/MachineFunctionPass.h"
Evan Chenga8e29892007-01-19 07:51:42 +000034#include "llvm/CodeGen/MachineJumpTableInfo.h"
Chris Lattnerb0f294c2009-10-19 18:38:33 +000035#include "llvm/MC/MCAsmInfo.h"
Rafael Espindolacecbc3d2010-10-25 17:50:35 +000036#include "llvm/MC/MCAssembler.h"
Chris Lattnerb0f294c2009-10-19 18:38:33 +000037#include "llvm/MC/MCContext.h"
Bill Wendlingbecd83e2010-03-09 00:40:17 +000038#include "llvm/MC/MCExpr.h"
Chris Lattner97f06932009-10-19 20:20:46 +000039#include "llvm/MC/MCInst.h"
Chris Lattnerf9bdedd2009-08-10 18:15:01 +000040#include "llvm/MC/MCSectionMachO.h"
Rafael Espindolacecbc3d2010-10-25 17:50:35 +000041#include "llvm/MC/MCObjectStreamer.h"
Chris Lattner6c2f9e12009-08-19 05:49:37 +000042#include "llvm/MC/MCStreamer.h"
Chris Lattner325d3dc2009-09-13 17:14:04 +000043#include "llvm/MC/MCSymbol.h"
Chris Lattnerd62f1b42010-03-12 21:19:23 +000044#include "llvm/Target/Mangler.h"
Rafael Espindolab01c4bb2006-07-27 11:38:51 +000045#include "llvm/Target/TargetData.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000046#include "llvm/Target/TargetMachine.h"
Evan Cheng5be54b02007-01-19 19:25:36 +000047#include "llvm/Target/TargetOptions.h"
Evan Chengc324ecb2009-07-24 18:19:46 +000048#include "llvm/ADT/SmallPtrSet.h"
Jim Grosbachc40d9f92009-09-01 18:49:12 +000049#include "llvm/ADT/SmallString.h"
Bob Wilson54c78ef2009-11-06 23:33:28 +000050#include "llvm/ADT/StringExtras.h"
Chris Lattner97f06932009-10-19 20:20:46 +000051#include "llvm/Support/CommandLine.h"
Devang Patel59135f42010-08-04 22:39:39 +000052#include "llvm/Support/Debug.h"
Torok Edwin30464702009-07-08 20:55:50 +000053#include "llvm/Support/ErrorHandling.h"
Evan Cheng3e74d6f2011-08-24 18:08:43 +000054#include "llvm/Support/TargetRegistry.h"
Chris Lattnerb23569a2010-04-04 08:18:47 +000055#include "llvm/Support/raw_ostream.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000056#include <cctype>
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000057using namespace llvm;
58
Chris Lattner95b2c7d2006-12-19 22:59:26 +000059namespace {
Rafael Espindolacecbc3d2010-10-25 17:50:35 +000060
61 // Per section and per symbol attributes are not supported.
62 // To implement them we would need the ability to delay this emission
63 // until the assembly file is fully parsed/generated as only then do we
64 // know the symbol and section numbers.
65 class AttributeEmitter {
66 public:
67 virtual void MaybeSwitchVendor(StringRef Vendor) = 0;
68 virtual void EmitAttribute(unsigned Attribute, unsigned Value) = 0;
Jason W Kimf009a962011-02-07 00:49:53 +000069 virtual void EmitTextAttribute(unsigned Attribute, StringRef String) = 0;
Rafael Espindolacecbc3d2010-10-25 17:50:35 +000070 virtual void Finish() = 0;
Rafael Espindola4921e232010-10-25 18:38:32 +000071 virtual ~AttributeEmitter() {}
Rafael Espindolacecbc3d2010-10-25 17:50:35 +000072 };
73
74 class AsmAttributeEmitter : public AttributeEmitter {
75 MCStreamer &Streamer;
76
77 public:
78 AsmAttributeEmitter(MCStreamer &Streamer_) : Streamer(Streamer_) {}
79 void MaybeSwitchVendor(StringRef Vendor) { }
80
81 void EmitAttribute(unsigned Attribute, unsigned Value) {
82 Streamer.EmitRawText("\t.eabi_attribute " +
83 Twine(Attribute) + ", " + Twine(Value));
84 }
85
Jason W Kimf009a962011-02-07 00:49:53 +000086 void EmitTextAttribute(unsigned Attribute, StringRef String) {
87 switch (Attribute) {
88 case ARMBuildAttrs::CPU_name:
Jason W Kimc046d642011-02-07 19:07:11 +000089 Streamer.EmitRawText(StringRef("\t.cpu ") + LowercaseString(String));
Jason W Kimf009a962011-02-07 00:49:53 +000090 break;
Renato Golin728ff0d2011-02-28 22:04:27 +000091 /* GAS requires .fpu to be emitted regardless of EABI attribute */
92 case ARMBuildAttrs::Advanced_SIMD_arch:
93 case ARMBuildAttrs::VFP_arch:
94 Streamer.EmitRawText(StringRef("\t.fpu ") + LowercaseString(String));
Jim Grosbach8e0c7692011-09-02 18:46:15 +000095 break;
Jason W Kimf009a962011-02-07 00:49:53 +000096 default: assert(0 && "Unsupported Text attribute in ASM Mode"); break;
97 }
98 }
Rafael Espindolacecbc3d2010-10-25 17:50:35 +000099 void Finish() { }
100 };
101
102 class ObjectAttributeEmitter : public AttributeEmitter {
Renato Golin719927a2011-08-09 09:50:10 +0000103 // This structure holds all attributes, accounting for
104 // their string/numeric value, so we can later emmit them
105 // in declaration order, keeping all in the same vector
106 struct AttributeItemType {
107 enum {
108 HiddenAttribute = 0,
109 NumericAttribute,
110 TextAttribute
111 } Type;
112 unsigned Tag;
113 unsigned IntValue;
114 StringRef StringValue;
115 } AttributeItem;
116
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000117 MCObjectStreamer &Streamer;
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000118 StringRef CurrentVendor;
Renato Golin719927a2011-08-09 09:50:10 +0000119 SmallVector<AttributeItemType, 64> Contents;
120
121 // Account for the ULEB/String size of each item,
122 // not just the number of items
123 size_t ContentsSize;
124 // FIXME: this should be in a more generic place, but
125 // getULEBSize() is in MCAsmInfo and will be moved to MCDwarf
126 size_t getULEBSize(int Value) {
127 size_t Size = 0;
128 do {
129 Value >>= 7;
130 Size += sizeof(int8_t); // Is this really necessary?
131 } while (Value);
132 return Size;
133 }
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000134
135 public:
136 ObjectAttributeEmitter(MCObjectStreamer &Streamer_) :
Renato Golin719927a2011-08-09 09:50:10 +0000137 Streamer(Streamer_), CurrentVendor(""), ContentsSize(0) { }
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000138
139 void MaybeSwitchVendor(StringRef Vendor) {
140 assert(!Vendor.empty() && "Vendor cannot be empty.");
141
142 if (CurrentVendor.empty())
143 CurrentVendor = Vendor;
144 else if (CurrentVendor == Vendor)
145 return;
146 else
147 Finish();
148
149 CurrentVendor = Vendor;
150
Rafael Espindola33363842010-10-25 22:26:55 +0000151 assert(Contents.size() == 0);
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000152 }
153
154 void EmitAttribute(unsigned Attribute, unsigned Value) {
Renato Golin719927a2011-08-09 09:50:10 +0000155 AttributeItemType attr = {
156 AttributeItemType::NumericAttribute,
157 Attribute,
158 Value,
159 StringRef("")
160 };
161 ContentsSize += getULEBSize(Attribute);
162 ContentsSize += getULEBSize(Value);
163 Contents.push_back(attr);
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000164 }
165
Jason W Kimf009a962011-02-07 00:49:53 +0000166 void EmitTextAttribute(unsigned Attribute, StringRef String) {
Renato Golin719927a2011-08-09 09:50:10 +0000167 AttributeItemType attr = {
168 AttributeItemType::TextAttribute,
169 Attribute,
170 0,
171 String
172 };
173 ContentsSize += getULEBSize(Attribute);
174 // String + \0
175 ContentsSize += String.size()+1;
176
177 Contents.push_back(attr);
Jason W Kimf009a962011-02-07 00:49:53 +0000178 }
179
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000180 void Finish() {
Rafael Espindola33363842010-10-25 22:26:55 +0000181 // Vendor size + Vendor name + '\0'
182 const size_t VendorHeaderSize = 4 + CurrentVendor.size() + 1;
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000183
Rafael Espindola33363842010-10-25 22:26:55 +0000184 // Tag + Tag Size
185 const size_t TagHeaderSize = 1 + 4;
186
187 Streamer.EmitIntValue(VendorHeaderSize + TagHeaderSize + ContentsSize, 4);
188 Streamer.EmitBytes(CurrentVendor, 0);
189 Streamer.EmitIntValue(0, 1); // '\0'
190
191 Streamer.EmitIntValue(ARMBuildAttrs::File, 1);
192 Streamer.EmitIntValue(TagHeaderSize + ContentsSize, 4);
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000193
Renato Golin719927a2011-08-09 09:50:10 +0000194 // Size should have been accounted for already, now
195 // emit each field as its type (ULEB or String)
196 for (unsigned int i=0; i<Contents.size(); ++i) {
197 AttributeItemType item = Contents[i];
198 Streamer.EmitULEB128IntValue(item.Tag, 0);
199 switch (item.Type) {
200 case AttributeItemType::NumericAttribute:
201 Streamer.EmitULEB128IntValue(item.IntValue, 0);
202 break;
203 case AttributeItemType::TextAttribute:
204 Streamer.EmitBytes(UppercaseString(item.StringValue), 0);
205 Streamer.EmitIntValue(0, 1); // '\0'
206 break;
207 default:
208 assert(0 && "Invalid attribute type");
209 }
210 }
Rafael Espindola33363842010-10-25 22:26:55 +0000211
212 Contents.clear();
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000213 }
214 };
215
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000216} // end of anonymous namespace
217
Jim Grosbachbaf120f2010-12-01 03:45:07 +0000218MachineLocation ARMAsmPrinter::
219getDebugValueLocation(const MachineInstr *MI) const {
220 MachineLocation Location;
221 assert(MI->getNumOperands() == 4 && "Invalid no. of machine operands!");
222 // Frame address. Currently handles register +- offset only.
223 if (MI->getOperand(0).isReg() && MI->getOperand(1).isImm())
224 Location.set(MI->getOperand(0).getReg(), MI->getOperand(1).getImm());
225 else {
226 DEBUG(dbgs() << "DBG_VALUE instruction ignored! " << *MI << "\n");
227 }
228 return Location;
229}
230
Devang Patel27f5acb2011-04-21 22:48:26 +0000231/// EmitDwarfRegOp - Emit dwarf register operation.
Devang Patel0be77df2011-04-27 20:29:27 +0000232void ARMAsmPrinter::EmitDwarfRegOp(const MachineLocation &MLoc) const {
Devang Patel27f5acb2011-04-21 22:48:26 +0000233 const TargetRegisterInfo *RI = TM.getRegisterInfo();
234 if (RI->getDwarfRegNum(MLoc.getReg(), false) != -1)
Devang Patel0be77df2011-04-27 20:29:27 +0000235 AsmPrinter::EmitDwarfRegOp(MLoc);
Devang Patel27f5acb2011-04-21 22:48:26 +0000236 else {
237 unsigned Reg = MLoc.getReg();
238 if (Reg >= ARM::S0 && Reg <= ARM::S31) {
Devang Patel0a6ea832011-04-22 16:44:29 +0000239 assert(ARM::S0 + 31 == ARM::S31 && "Unexpected ARM S register numbering");
Devang Patel27f5acb2011-04-21 22:48:26 +0000240 // S registers are described as bit-pieces of a register
241 // S[2x] = DW_OP_regx(256 + (x>>1)) DW_OP_bit_piece(32, 0)
242 // S[2x+1] = DW_OP_regx(256 + (x>>1)) DW_OP_bit_piece(32, 32)
Jim Grosbach8e0c7692011-09-02 18:46:15 +0000243
Devang Patel27f5acb2011-04-21 22:48:26 +0000244 unsigned SReg = Reg - ARM::S0;
245 bool odd = SReg & 0x1;
246 unsigned Rx = 256 + (SReg >> 1);
Devang Patel27f5acb2011-04-21 22:48:26 +0000247
248 OutStreamer.AddComment("DW_OP_regx for S register");
249 EmitInt8(dwarf::DW_OP_regx);
250
251 OutStreamer.AddComment(Twine(SReg));
252 EmitULEB128(Rx);
253
254 if (odd) {
255 OutStreamer.AddComment("DW_OP_bit_piece 32 32");
256 EmitInt8(dwarf::DW_OP_bit_piece);
257 EmitULEB128(32);
258 EmitULEB128(32);
259 } else {
260 OutStreamer.AddComment("DW_OP_bit_piece 32 0");
261 EmitInt8(dwarf::DW_OP_bit_piece);
262 EmitULEB128(32);
263 EmitULEB128(0);
264 }
Devang Patel71f3f112011-04-21 23:22:35 +0000265 } else if (Reg >= ARM::Q0 && Reg <= ARM::Q15) {
Devang Patel0a6ea832011-04-22 16:44:29 +0000266 assert(ARM::Q0 + 15 == ARM::Q15 && "Unexpected ARM Q register numbering");
Devang Patel71f3f112011-04-21 23:22:35 +0000267 // Q registers Q0-Q15 are described by composing two D registers together.
Jim Grosbach8e0c7692011-09-02 18:46:15 +0000268 // Qx = DW_OP_regx(256+2x) DW_OP_piece(8) DW_OP_regx(256+2x+1)
269 // DW_OP_piece(8)
Devang Patel71f3f112011-04-21 23:22:35 +0000270
271 unsigned QReg = Reg - ARM::Q0;
272 unsigned D1 = 256 + 2 * QReg;
273 unsigned D2 = D1 + 1;
Jim Grosbach8e0c7692011-09-02 18:46:15 +0000274
Devang Patel71f3f112011-04-21 23:22:35 +0000275 OutStreamer.AddComment("DW_OP_regx for Q register: D1");
276 EmitInt8(dwarf::DW_OP_regx);
277 EmitULEB128(D1);
278 OutStreamer.AddComment("DW_OP_piece 8");
279 EmitInt8(dwarf::DW_OP_piece);
280 EmitULEB128(8);
281
282 OutStreamer.AddComment("DW_OP_regx for Q register: D2");
283 EmitInt8(dwarf::DW_OP_regx);
284 EmitULEB128(D2);
285 OutStreamer.AddComment("DW_OP_piece 8");
286 EmitInt8(dwarf::DW_OP_piece);
287 EmitULEB128(8);
Devang Patel27f5acb2011-04-21 22:48:26 +0000288 }
289 }
290}
291
Chris Lattner953ebb72010-01-27 23:58:11 +0000292void ARMAsmPrinter::EmitFunctionEntryLabel() {
293 if (AFI->isThumbFunction()) {
Jim Grosbachce792992010-11-05 22:08:08 +0000294 OutStreamer.EmitAssemblerFlag(MCAF_Code16);
Rafael Espindola64695402011-05-16 16:17:21 +0000295 OutStreamer.EmitThumbFunc(CurrentFnSym);
Chris Lattner953ebb72010-01-27 23:58:11 +0000296 }
Jim Grosbachb0739b72010-09-02 01:02:06 +0000297
Chris Lattner953ebb72010-01-27 23:58:11 +0000298 OutStreamer.EmitLabel(CurrentFnSym);
299}
300
Jim Grosbach2317e402010-09-30 01:57:53 +0000301/// runOnMachineFunction - This uses the EmitInstruction()
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000302/// method to print assembly for each instruction.
303///
304bool ARMAsmPrinter::runOnMachineFunction(MachineFunction &MF) {
Evan Chenga8e29892007-01-19 07:51:42 +0000305 AFI = MF.getInfo<ARMFunctionInfo>();
Evan Cheng6d63a722008-09-18 07:27:23 +0000306 MCP = MF.getConstantPool();
Rafael Espindola4b442b52006-05-23 02:48:20 +0000307
Chris Lattnerd49fe1b2010-01-28 01:28:58 +0000308 return AsmPrinter::runOnMachineFunction(MF);
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000309}
310
Evan Cheng055b0312009-06-29 07:51:04 +0000311void ARMAsmPrinter::printOperand(const MachineInstr *MI, int OpNum,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000312 raw_ostream &O, const char *Modifier) {
Evan Cheng055b0312009-06-29 07:51:04 +0000313 const MachineOperand &MO = MI->getOperand(OpNum);
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000314 unsigned TF = MO.getTargetFlags();
315
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000316 switch (MO.getType()) {
Chris Lattner8bc86cb2009-10-19 20:59:55 +0000317 default:
318 assert(0 && "<unknown operand type>");
Bob Wilson5bafff32009-06-22 23:27:02 +0000319 case MachineOperand::MO_Register: {
320 unsigned Reg = MO.getReg();
Chris Lattner8bc86cb2009-10-19 20:59:55 +0000321 assert(TargetRegisterInfo::isPhysicalRegister(Reg));
Jim Grosbach35636282010-10-06 21:22:32 +0000322 assert(!MO.getSubReg() && "Subregs should be eliminated!");
323 O << ARMInstPrinter::getRegisterName(Reg);
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000324 break;
Bob Wilson5bafff32009-06-22 23:27:02 +0000325 }
Evan Chenga8e29892007-01-19 07:51:42 +0000326 case MachineOperand::MO_Immediate: {
Evan Cheng5adb66a2009-09-28 09:14:39 +0000327 int64_t Imm = MO.getImm();
Anton Korobeynikov632606c2009-10-08 20:43:22 +0000328 O << '#';
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000329 if ((Modifier && strcmp(Modifier, "lo16") == 0) ||
Jason W Kim650b7d72011-01-12 23:21:49 +0000330 (TF == ARMII::MO_LO16))
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000331 O << ":lower16:";
332 else if ((Modifier && strcmp(Modifier, "hi16") == 0) ||
Jason W Kim650b7d72011-01-12 23:21:49 +0000333 (TF == ARMII::MO_HI16))
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000334 O << ":upper16:";
Anton Korobeynikov632606c2009-10-08 20:43:22 +0000335 O << Imm;
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000336 break;
Evan Chenga8e29892007-01-19 07:51:42 +0000337 }
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000338 case MachineOperand::MO_MachineBasicBlock:
Chris Lattner1b2eb0e2010-03-13 21:04:28 +0000339 O << *MO.getMBB()->getSymbol();
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000340 return;
Rafael Espindola84b19be2006-07-16 01:02:57 +0000341 case MachineOperand::MO_GlobalAddress: {
Dan Gohman46510a72010-04-15 01:51:59 +0000342 const GlobalValue *GV = MO.getGlobal();
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000343 if ((Modifier && strcmp(Modifier, "lo16") == 0) ||
344 (TF & ARMII::MO_LO16))
345 O << ":lower16:";
346 else if ((Modifier && strcmp(Modifier, "hi16") == 0) ||
347 (TF & ARMII::MO_HI16))
348 O << ":upper16:";
Chris Lattnerd62f1b42010-03-12 21:19:23 +0000349 O << *Mang->getSymbol(GV);
Anton Korobeynikov7751ad92008-11-22 16:15:34 +0000350
Chris Lattner0c08d092010-04-03 22:28:33 +0000351 printOffset(MO.getOffset(), O);
Jim Grosbach1d6111c2010-10-06 21:36:43 +0000352 if (TF == ARMII::MO_PLT)
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +0000353 O << "(PLT)";
Evan Chenga8e29892007-01-19 07:51:42 +0000354 break;
Rafael Espindola84b19be2006-07-16 01:02:57 +0000355 }
Evan Chenga8e29892007-01-19 07:51:42 +0000356 case MachineOperand::MO_ExternalSymbol: {
Chris Lattner10b318b2010-01-17 21:43:43 +0000357 O << *GetExternalSymbolSymbol(MO.getSymbolName());
Jim Grosbach1d6111c2010-10-06 21:36:43 +0000358 if (TF == ARMII::MO_PLT)
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +0000359 O << "(PLT)";
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000360 break;
Evan Chenga8e29892007-01-19 07:51:42 +0000361 }
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000362 case MachineOperand::MO_ConstantPoolIndex:
Chris Lattner1b46f432010-01-23 07:00:21 +0000363 O << *GetCPISymbol(MO.getIndex());
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000364 break;
Evan Chenga8e29892007-01-19 07:51:42 +0000365 case MachineOperand::MO_JumpTableIndex:
Chris Lattner1b46f432010-01-23 07:00:21 +0000366 O << *GetJTISymbol(MO.getIndex());
Evan Chenga8e29892007-01-19 07:51:42 +0000367 break;
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000368 }
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000369}
370
Evan Cheng055b0312009-06-29 07:51:04 +0000371//===--------------------------------------------------------------------===//
372
Chris Lattner0890cf12010-01-25 19:51:38 +0000373MCSymbol *ARMAsmPrinter::
374GetARMSetPICJumpTableLabel2(unsigned uid, unsigned uid2,
375 const MachineBasicBlock *MBB) const {
376 SmallString<60> Name;
377 raw_svector_ostream(Name) << MAI->getPrivateGlobalPrefix()
Chris Lattnerbfcb0962010-01-25 19:39:52 +0000378 << getFunctionNumber() << '_' << uid << '_' << uid2
Chris Lattner0890cf12010-01-25 19:51:38 +0000379 << "_set_" << MBB->getNumber();
Chris Lattner9b97a732010-03-30 18:10:53 +0000380 return OutContext.GetOrCreateSymbol(Name.str());
Chris Lattner0890cf12010-01-25 19:51:38 +0000381}
382
383MCSymbol *ARMAsmPrinter::
384GetARMJTIPICJumpTableLabel2(unsigned uid, unsigned uid2) const {
385 SmallString<60> Name;
386 raw_svector_ostream(Name) << MAI->getPrivateGlobalPrefix() << "JTI"
Chris Lattner281e7762010-01-25 23:28:03 +0000387 << getFunctionNumber() << '_' << uid << '_' << uid2;
Chris Lattner9b97a732010-03-30 18:10:53 +0000388 return OutContext.GetOrCreateSymbol(Name.str());
Chris Lattnerbfcb0962010-01-25 19:39:52 +0000389}
390
Jim Grosbach433a5782010-09-24 20:47:58 +0000391
392MCSymbol *ARMAsmPrinter::GetARMSJLJEHLabel(void) const {
393 SmallString<60> Name;
394 raw_svector_ostream(Name) << MAI->getPrivateGlobalPrefix() << "SJLJEH"
395 << getFunctionNumber();
396 return OutContext.GetOrCreateSymbol(Name.str());
397}
398
Evan Cheng055b0312009-06-29 07:51:04 +0000399bool ARMAsmPrinter::PrintAsmOperand(const MachineInstr *MI, unsigned OpNum,
Chris Lattnerc75c0282010-04-04 05:29:35 +0000400 unsigned AsmVariant, const char *ExtraCode,
401 raw_ostream &O) {
Evan Chenga8e29892007-01-19 07:51:42 +0000402 // Does this asm operand have a single letter operand modifier?
403 if (ExtraCode && ExtraCode[0]) {
404 if (ExtraCode[1] != 0) return true; // Unknown modifier.
Anton Korobeynikov8e9ece72009-08-08 23:10:41 +0000405
Evan Chenga8e29892007-01-19 07:51:42 +0000406 switch (ExtraCode[0]) {
407 default: return true; // Unknown modifier.
Bob Wilson9b4b00a2009-07-09 23:54:51 +0000408 case 'a': // Print as a memory address.
409 if (MI->getOperand(OpNum).isReg()) {
Jim Grosbach2f24c4e2010-09-30 15:25:22 +0000410 O << "["
411 << ARMInstPrinter::getRegisterName(MI->getOperand(OpNum).getReg())
412 << "]";
Bob Wilson9b4b00a2009-07-09 23:54:51 +0000413 return false;
414 }
415 // Fallthrough
416 case 'c': // Don't print "#" before an immediate operand.
Bob Wilson4f38b382009-08-21 21:58:55 +0000417 if (!MI->getOperand(OpNum).isImm())
418 return true;
Jim Grosbach2317e402010-09-30 01:57:53 +0000419 O << MI->getOperand(OpNum).getImm();
Bob Wilson8f343462009-04-06 21:46:51 +0000420 return false;
Evan Chenge21e3962007-04-04 00:13:29 +0000421 case 'P': // Print a VFP double precision register.
Evan Chengd831cda2009-12-08 23:06:22 +0000422 case 'q': // Print a NEON quad precision register.
Chris Lattner35c33bd2010-04-04 04:47:45 +0000423 printOperand(MI, OpNum, O);
Evan Cheng23a95702007-03-08 22:42:46 +0000424 return false;
Eric Christopher0628d382011-05-24 22:10:34 +0000425 case 'y': // Print a VFP single precision register as indexed double.
426 // This uses the ordering of the alias table to get the first 'd' register
427 // that overlaps the 's' register. Also, s0 is an odd register, hence the
428 // odd modulus check below.
429 if (MI->getOperand(OpNum).isReg()) {
430 unsigned Reg = MI->getOperand(OpNum).getReg();
431 const TargetRegisterInfo *TRI = MF->getTarget().getRegisterInfo();
432 O << ARMInstPrinter::getRegisterName(TRI->getAliasSet(Reg)[0]) <<
433 (((Reg % 2) == 1) ? "[0]" : "[1]");
434 return false;
435 }
Eric Christopher4db7dec2011-05-24 23:27:13 +0000436 return true;
Eric Christopherfef50062011-05-24 22:27:43 +0000437 case 'B': // Bitwise inverse of integer or symbol without a preceding #.
Eric Christophere1739d52011-05-24 23:15:43 +0000438 if (!MI->getOperand(OpNum).isImm())
439 return true;
440 O << ~(MI->getOperand(OpNum).getImm());
441 return false;
Eric Christopherfef50062011-05-24 22:27:43 +0000442 case 'L': // The low 16 bits of an immediate constant.
Eric Christopher4db7dec2011-05-24 23:27:13 +0000443 if (!MI->getOperand(OpNum).isImm())
444 return true;
445 O << (MI->getOperand(OpNum).getImm() & 0xffff);
446 return false;
Eric Christopher3c14f242011-05-28 01:40:44 +0000447 case 'M': { // A register range suitable for LDM/STM.
448 if (!MI->getOperand(OpNum).isReg())
449 return true;
450 const MachineOperand &MO = MI->getOperand(OpNum);
451 unsigned RegBegin = MO.getReg();
452 // This takes advantage of the 2 operand-ness of ldm/stm and that we've
453 // already got the operands in registers that are operands to the
454 // inline asm statement.
Jim Grosbach8e0c7692011-09-02 18:46:15 +0000455
Eric Christopher3c14f242011-05-28 01:40:44 +0000456 O << "{" << ARMInstPrinter::getRegisterName(RegBegin);
Jim Grosbach8e0c7692011-09-02 18:46:15 +0000457
Eric Christopher3c14f242011-05-28 01:40:44 +0000458 // FIXME: The register allocator not only may not have given us the
459 // registers in sequence, but may not be in ascending registers. This
460 // will require changes in the register allocator that'll need to be
461 // propagated down here if the operands change.
462 unsigned RegOps = OpNum + 1;
463 while (MI->getOperand(RegOps).isReg()) {
Jim Grosbach8e0c7692011-09-02 18:46:15 +0000464 O << ", "
Eric Christopher3c14f242011-05-28 01:40:44 +0000465 << ARMInstPrinter::getRegisterName(MI->getOperand(RegOps).getReg());
466 RegOps++;
467 }
468
469 O << "}";
470
471 return false;
472 }
Rafael Espindolaf5ade5d2011-08-10 16:26:42 +0000473 case 'R': // The most significant register of a pair.
474 case 'Q': { // The least significant register of a pair.
475 if (OpNum == 0)
476 return true;
477 const MachineOperand &FlagsOP = MI->getOperand(OpNum - 1);
478 if (!FlagsOP.isImm())
479 return true;
480 unsigned Flags = FlagsOP.getImm();
481 unsigned NumVals = InlineAsm::getNumOperandRegisters(Flags);
482 if (NumVals != 2)
483 return true;
484 unsigned RegOp = ExtraCode[0] == 'Q' ? OpNum : OpNum + 1;
485 if (RegOp >= MI->getNumOperands())
486 return true;
487 const MachineOperand &MO = MI->getOperand(RegOp);
488 if (!MO.isReg())
489 return true;
490 unsigned Reg = MO.getReg();
491 O << ARMInstPrinter::getRegisterName(Reg);
492 return false;
493 }
494
Eric Christopher3c14f242011-05-28 01:40:44 +0000495 // These modifiers are not yet supported.
Eric Christopherfef50062011-05-24 22:27:43 +0000496 case 'p': // The high single-precision register of a VFP double-precision
497 // register.
498 case 'e': // The low doubleword register of a NEON quad register.
499 case 'f': // The high doubleword register of a NEON quad register.
500 case 'h': // A range of VFP/NEON registers suitable for VLD1/VST1.
Eric Christopherfef50062011-05-24 22:27:43 +0000501 case 'H': // The highest-numbered register of a pair.
Bob Wilsond984eb62010-05-27 20:23:42 +0000502 return true;
Evan Cheng84f60b72010-05-27 22:08:38 +0000503 }
Evan Chenga8e29892007-01-19 07:51:42 +0000504 }
Jim Grosbache9952212009-09-04 01:38:51 +0000505
Chris Lattner35c33bd2010-04-04 04:47:45 +0000506 printOperand(MI, OpNum, O);
Evan Chenga8e29892007-01-19 07:51:42 +0000507 return false;
508}
509
Bob Wilson224c2442009-05-19 05:53:42 +0000510bool ARMAsmPrinter::PrintAsmMemoryOperand(const MachineInstr *MI,
Evan Cheng055b0312009-06-29 07:51:04 +0000511 unsigned OpNum, unsigned AsmVariant,
Chris Lattnerc75c0282010-04-04 05:29:35 +0000512 const char *ExtraCode,
513 raw_ostream &O) {
Eric Christopher8f894632011-05-25 20:51:58 +0000514 // Does this asm operand have a single letter operand modifier?
515 if (ExtraCode && ExtraCode[0]) {
516 if (ExtraCode[1] != 0) return true; // Unknown modifier.
Jim Grosbach8e0c7692011-09-02 18:46:15 +0000517
Eric Christopher8f894632011-05-25 20:51:58 +0000518 switch (ExtraCode[0]) {
Eric Christopher32bfb2c2011-05-26 18:22:26 +0000519 case 'A': // A memory operand for a VLD1/VST1 instruction.
Eric Christopher8f894632011-05-25 20:51:58 +0000520 default: return true; // Unknown modifier.
521 case 'm': // The base register of a memory operand.
522 if (!MI->getOperand(OpNum).isReg())
523 return true;
524 O << ARMInstPrinter::getRegisterName(MI->getOperand(OpNum).getReg());
525 return false;
526 }
527 }
Jim Grosbach8e0c7692011-09-02 18:46:15 +0000528
Bob Wilson765cc0b2009-10-13 20:50:28 +0000529 const MachineOperand &MO = MI->getOperand(OpNum);
530 assert(MO.isReg() && "unexpected inline asm memory operand");
Jim Grosbach2317e402010-09-30 01:57:53 +0000531 O << "[" << ARMInstPrinter::getRegisterName(MO.getReg()) << "]";
Bob Wilson224c2442009-05-19 05:53:42 +0000532 return false;
533}
534
Bob Wilson812209a2009-09-30 22:06:26 +0000535void ARMAsmPrinter::EmitStartOfAsmFile(Module &M) {
Bob Wilson0fb34682009-09-30 00:23:42 +0000536 if (Subtarget->isTargetDarwin()) {
537 Reloc::Model RelocM = TM.getRelocationModel();
538 if (RelocM == Reloc::PIC_ || RelocM == Reloc::DynamicNoPIC) {
539 // Declare all the text sections up front (before the DWARF sections
540 // emitted by AsmPrinter::doInitialization) so the assembler will keep
541 // them together at the beginning of the object file. This helps
542 // avoid out-of-range branches that are due a fundamental limitation of
543 // the way symbol offsets are encoded with the current Darwin ARM
544 // relocations.
Jim Grosbachb0739b72010-09-02 01:02:06 +0000545 const TargetLoweringObjectFileMachO &TLOFMacho =
Dan Gohman0d805c32010-04-17 16:44:48 +0000546 static_cast<const TargetLoweringObjectFileMachO &>(
547 getObjFileLowering());
Bob Wilson29e06692009-09-30 22:25:37 +0000548 OutStreamer.SwitchSection(TLOFMacho.getTextSection());
549 OutStreamer.SwitchSection(TLOFMacho.getTextCoalSection());
550 OutStreamer.SwitchSection(TLOFMacho.getConstTextCoalSection());
551 if (RelocM == Reloc::DynamicNoPIC) {
552 const MCSection *sect =
Chris Lattner22772212010-04-08 20:40:11 +0000553 OutContext.getMachOSection("__TEXT", "__symbol_stub4",
554 MCSectionMachO::S_SYMBOL_STUBS,
555 12, SectionKind::getText());
Bob Wilson29e06692009-09-30 22:25:37 +0000556 OutStreamer.SwitchSection(sect);
557 } else {
558 const MCSection *sect =
Chris Lattner22772212010-04-08 20:40:11 +0000559 OutContext.getMachOSection("__TEXT", "__picsymbolstub4",
560 MCSectionMachO::S_SYMBOL_STUBS,
561 16, SectionKind::getText());
Bob Wilson29e06692009-09-30 22:25:37 +0000562 OutStreamer.SwitchSection(sect);
563 }
Bob Wilson63db5942010-07-30 19:55:47 +0000564 const MCSection *StaticInitSect =
565 OutContext.getMachOSection("__TEXT", "__StaticInit",
566 MCSectionMachO::S_REGULAR |
567 MCSectionMachO::S_ATTR_PURE_INSTRUCTIONS,
568 SectionKind::getText());
569 OutStreamer.SwitchSection(StaticInitSect);
Bob Wilson0fb34682009-09-30 00:23:42 +0000570 }
571 }
572
Jim Grosbache5165492009-11-09 00:11:35 +0000573 // Use unified assembler syntax.
Jason W Kimafd1cc22010-09-30 02:45:56 +0000574 OutStreamer.EmitAssemblerFlag(MCAF_SyntaxUnified);
Anton Korobeynikovd61eca52009-06-17 23:43:18 +0000575
Anton Korobeynikov88ce6672009-05-23 19:51:20 +0000576 // Emit ARM Build Attributes
577 if (Subtarget->isTargetELF()) {
Anton Korobeynikov88ce6672009-05-23 19:51:20 +0000578
Jason W Kimdef9ac42010-10-06 22:36:46 +0000579 emitAttributes();
Anton Korobeynikov88ce6672009-05-23 19:51:20 +0000580 }
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000581}
582
Anton Korobeynikov0f3cc652008-08-07 09:54:23 +0000583
Chris Lattner4a071d62009-10-19 17:59:19 +0000584void ARMAsmPrinter::EmitEndOfAsmFile(Module &M) {
Evan Cheng5be54b02007-01-19 19:25:36 +0000585 if (Subtarget->isTargetDarwin()) {
Chris Lattnerf61159b2009-08-03 22:18:15 +0000586 // All darwin targets use mach-o.
Dan Gohman0d805c32010-04-17 16:44:48 +0000587 const TargetLoweringObjectFileMachO &TLOFMacho =
588 static_cast<const TargetLoweringObjectFileMachO &>(getObjFileLowering());
Chris Lattnerb0f294c2009-10-19 18:38:33 +0000589 MachineModuleInfoMachO &MMIMacho =
590 MMI->getObjFileInfo<MachineModuleInfoMachO>();
Jim Grosbache9952212009-09-04 01:38:51 +0000591
Evan Chenga8e29892007-01-19 07:51:42 +0000592 // Output non-lazy-pointers for external and common global variables.
Chris Lattnerb0f294c2009-10-19 18:38:33 +0000593 MachineModuleInfoMachO::SymbolListTy Stubs = MMIMacho.GetGVStubList();
Bill Wendlingcebae362010-03-10 22:34:10 +0000594
Chris Lattnerb0f294c2009-10-19 18:38:33 +0000595 if (!Stubs.empty()) {
Chris Lattnerff4bc462009-08-10 01:39:42 +0000596 // Switch with ".non_lazy_symbol_pointer" directive.
Chris Lattner6c2f9e12009-08-19 05:49:37 +0000597 OutStreamer.SwitchSection(TLOFMacho.getNonLazySymbolPointerSection());
Chris Lattnerc076a972009-08-10 18:01:34 +0000598 EmitAlignment(2);
Chris Lattnerb0f294c2009-10-19 18:38:33 +0000599 for (unsigned i = 0, e = Stubs.size(); i != e; ++i) {
Bill Wendlingbecd83e2010-03-09 00:40:17 +0000600 // L_foo$stub:
601 OutStreamer.EmitLabel(Stubs[i].first);
602 // .indirect_symbol _foo
Bill Wendling52a50e52010-03-11 01:18:13 +0000603 MachineModuleInfoImpl::StubValueTy &MCSym = Stubs[i].second;
604 OutStreamer.EmitSymbolAttribute(MCSym.getPointer(),MCSA_IndirectSymbol);
Bill Wendlingcf6f28d2010-03-09 00:43:34 +0000605
Bill Wendling52a50e52010-03-11 01:18:13 +0000606 if (MCSym.getInt())
Bill Wendlingcf6f28d2010-03-09 00:43:34 +0000607 // External to current translation unit.
608 OutStreamer.EmitIntValue(0, 4/*size*/, 0/*addrspace*/);
609 else
610 // Internal to current translation unit.
Bill Wendling5e1b55d2010-03-31 18:47:10 +0000611 //
Jim Grosbach1b935a32010-09-22 16:45:13 +0000612 // When we place the LSDA into the TEXT section, the type info
613 // pointers need to be indirect and pc-rel. We accomplish this by
614 // using NLPs; however, sometimes the types are local to the file.
615 // We need to fill in the value for the NLP in those cases.
Bill Wendling52a50e52010-03-11 01:18:13 +0000616 OutStreamer.EmitValue(MCSymbolRefExpr::Create(MCSym.getPointer(),
617 OutContext),
Bill Wendlingcf6f28d2010-03-09 00:43:34 +0000618 4/*size*/, 0/*addrspace*/);
Evan Chengae94e592008-12-05 01:06:39 +0000619 }
Bill Wendlingbecd83e2010-03-09 00:40:17 +0000620
621 Stubs.clear();
622 OutStreamer.AddBlankLine();
Evan Chenga8e29892007-01-19 07:51:42 +0000623 }
624
Chris Lattnere4d9ea82009-10-19 18:44:38 +0000625 Stubs = MMIMacho.GetHiddenGVStubList();
626 if (!Stubs.empty()) {
Chris Lattner6c2f9e12009-08-19 05:49:37 +0000627 OutStreamer.SwitchSection(getObjFileLowering().getDataSection());
Chris Lattnerf3231de2009-08-10 18:02:16 +0000628 EmitAlignment(2);
Bill Wendlingbecd83e2010-03-09 00:40:17 +0000629 for (unsigned i = 0, e = Stubs.size(); i != e; ++i) {
630 // L_foo$stub:
631 OutStreamer.EmitLabel(Stubs[i].first);
632 // .long _foo
Bill Wendlingcebae362010-03-10 22:34:10 +0000633 OutStreamer.EmitValue(MCSymbolRefExpr::
634 Create(Stubs[i].second.getPointer(),
635 OutContext),
Bill Wendlingbecd83e2010-03-09 00:40:17 +0000636 4/*size*/, 0/*addrspace*/);
637 }
Bill Wendlingcf6f28d2010-03-09 00:43:34 +0000638
639 Stubs.clear();
640 OutStreamer.AddBlankLine();
Evan Chengae94e592008-12-05 01:06:39 +0000641 }
642
Evan Chenga8e29892007-01-19 07:51:42 +0000643 // Funny Darwin hack: This flag tells the linker that no global symbols
644 // contain code that falls through to other global symbols (e.g. the obvious
645 // implementation of multiple entry points). If this doesn't occur, the
646 // linker can safely perform dead code stripping. Since LLVM never
647 // generates code that does this, it is always safe to set.
Chris Lattnera5ad93a2010-01-23 06:39:22 +0000648 OutStreamer.EmitAssemblerFlag(MCAF_SubsectionsViaSymbols);
Rafael Espindolab01c4bb2006-07-27 11:38:51 +0000649 }
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000650}
Anton Korobeynikov0bd89712008-08-17 13:55:10 +0000651
Chris Lattner97f06932009-10-19 20:20:46 +0000652//===----------------------------------------------------------------------===//
Jason W Kimdef9ac42010-10-06 22:36:46 +0000653// Helper routines for EmitStartOfAsmFile() and EmitEndOfAsmFile()
654// FIXME:
655// The following seem like one-off assembler flags, but they actually need
Jim Grosbachfa7fb642010-10-06 22:46:47 +0000656// to appear in the .ARM.attributes section in ELF.
Jason W Kimdef9ac42010-10-06 22:36:46 +0000657// Instead of subclassing the MCELFStreamer, we do the work here.
658
659void ARMAsmPrinter::emitAttributes() {
Jim Grosbachfa7fb642010-10-06 22:46:47 +0000660
Jason W Kim17b443d2010-10-11 23:01:44 +0000661 emitARMAttributeSection();
662
Renato Golin728ff0d2011-02-28 22:04:27 +0000663 /* GAS expect .fpu to be emitted, regardless of VFP build attribute */
664 bool emitFPU = false;
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000665 AttributeEmitter *AttrEmitter;
Renato Golin728ff0d2011-02-28 22:04:27 +0000666 if (OutStreamer.hasRawTextSupport()) {
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000667 AttrEmitter = new AsmAttributeEmitter(OutStreamer);
Renato Golin728ff0d2011-02-28 22:04:27 +0000668 emitFPU = true;
669 } else {
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000670 MCObjectStreamer &O = static_cast<MCObjectStreamer&>(OutStreamer);
671 AttrEmitter = new ObjectAttributeEmitter(O);
672 }
673
674 AttrEmitter->MaybeSwitchVendor("aeabi");
675
Jason W Kimdef9ac42010-10-06 22:36:46 +0000676 std::string CPUString = Subtarget->getCPUString();
Jason W Kimf009a962011-02-07 00:49:53 +0000677
678 if (CPUString == "cortex-a8" ||
679 Subtarget->isCortexA8()) {
Jason W Kimc046d642011-02-07 19:07:11 +0000680 AttrEmitter->EmitTextAttribute(ARMBuildAttrs::CPU_name, "cortex-a8");
Jason W Kimf009a962011-02-07 00:49:53 +0000681 AttrEmitter->EmitAttribute(ARMBuildAttrs::CPU_arch, ARMBuildAttrs::v7);
682 AttrEmitter->EmitAttribute(ARMBuildAttrs::CPU_arch_profile,
683 ARMBuildAttrs::ApplicationProfile);
684 AttrEmitter->EmitAttribute(ARMBuildAttrs::ARM_ISA_use,
685 ARMBuildAttrs::Allowed);
686 AttrEmitter->EmitAttribute(ARMBuildAttrs::THUMB_ISA_use,
687 ARMBuildAttrs::AllowThumb32);
688 // Fixme: figure out when this is emitted.
689 //AttrEmitter->EmitAttribute(ARMBuildAttrs::WMMX_arch,
690 // ARMBuildAttrs::AllowWMMXv1);
691 //
692
693 /// ADD additional Else-cases here!
Rafael Espindolab8adb8a2011-05-20 20:10:34 +0000694 } else if (CPUString == "xscale") {
695 AttrEmitter->EmitAttribute(ARMBuildAttrs::CPU_arch, ARMBuildAttrs::v5TEJ);
696 AttrEmitter->EmitAttribute(ARMBuildAttrs::ARM_ISA_use,
697 ARMBuildAttrs::Allowed);
698 AttrEmitter->EmitAttribute(ARMBuildAttrs::THUMB_ISA_use,
699 ARMBuildAttrs::Allowed);
Jason W Kimf009a962011-02-07 00:49:53 +0000700 } else if (CPUString == "generic") {
Dale Johannesen7179d1e2010-11-08 19:17:22 +0000701 // FIXME: Why these defaults?
702 AttrEmitter->EmitAttribute(ARMBuildAttrs::CPU_arch, ARMBuildAttrs::v4T);
Jason W Kimf009a962011-02-07 00:49:53 +0000703 AttrEmitter->EmitAttribute(ARMBuildAttrs::ARM_ISA_use,
704 ARMBuildAttrs::Allowed);
705 AttrEmitter->EmitAttribute(ARMBuildAttrs::THUMB_ISA_use,
706 ARMBuildAttrs::Allowed);
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000707 }
Jason W Kimdef9ac42010-10-06 22:36:46 +0000708
Renato Goline89a0532011-03-02 21:20:09 +0000709 if (Subtarget->hasNEON() && emitFPU) {
Renato Golin728ff0d2011-02-28 22:04:27 +0000710 /* NEON is not exactly a VFP architecture, but GAS emit one of
711 * neon/vfpv3/vfpv2 for .fpu parameters */
712 AttrEmitter->EmitTextAttribute(ARMBuildAttrs::Advanced_SIMD_arch, "neon");
713 /* If emitted for NEON, omit from VFP below, since you can have both
714 * NEON and VFP in build attributes but only one .fpu */
715 emitFPU = false;
716 }
717
718 /* VFPv3 + .fpu */
719 if (Subtarget->hasVFP3()) {
720 AttrEmitter->EmitAttribute(ARMBuildAttrs::VFP_arch,
721 ARMBuildAttrs::AllowFPv3A);
722 if (emitFPU)
723 AttrEmitter->EmitTextAttribute(ARMBuildAttrs::VFP_arch, "vfpv3");
724
725 /* VFPv2 + .fpu */
726 } else if (Subtarget->hasVFP2()) {
Jason W Kimf009a962011-02-07 00:49:53 +0000727 AttrEmitter->EmitAttribute(ARMBuildAttrs::VFP_arch,
728 ARMBuildAttrs::AllowFPv2);
Renato Golin728ff0d2011-02-28 22:04:27 +0000729 if (emitFPU)
730 AttrEmitter->EmitTextAttribute(ARMBuildAttrs::VFP_arch, "vfpv2");
731 }
732
733 /* TODO: ARMBuildAttrs::Allowed is not completely accurate,
Cameron Zwarich375db7f2011-07-07 08:28:52 +0000734 * since NEON can have 1 (allowed) or 2 (MAC operations) */
Renato Golin728ff0d2011-02-28 22:04:27 +0000735 if (Subtarget->hasNEON()) {
736 AttrEmitter->EmitAttribute(ARMBuildAttrs::Advanced_SIMD_arch,
737 ARMBuildAttrs::Allowed);
738 }
Jason W Kimdef9ac42010-10-06 22:36:46 +0000739
740 // Signal various FP modes.
741 if (!UnsafeFPMath) {
Jason W Kimf009a962011-02-07 00:49:53 +0000742 AttrEmitter->EmitAttribute(ARMBuildAttrs::ABI_FP_denormal,
743 ARMBuildAttrs::Allowed);
744 AttrEmitter->EmitAttribute(ARMBuildAttrs::ABI_FP_exceptions,
745 ARMBuildAttrs::Allowed);
Jason W Kimdef9ac42010-10-06 22:36:46 +0000746 }
747
748 if (NoInfsFPMath && NoNaNsFPMath)
Jason W Kimf009a962011-02-07 00:49:53 +0000749 AttrEmitter->EmitAttribute(ARMBuildAttrs::ABI_FP_number_model,
750 ARMBuildAttrs::Allowed);
Jason W Kimdef9ac42010-10-06 22:36:46 +0000751 else
Jason W Kimf009a962011-02-07 00:49:53 +0000752 AttrEmitter->EmitAttribute(ARMBuildAttrs::ABI_FP_number_model,
753 ARMBuildAttrs::AllowIEE754);
Jason W Kimdef9ac42010-10-06 22:36:46 +0000754
Jason W Kimf009a962011-02-07 00:49:53 +0000755 // FIXME: add more flags to ARMBuildAttrs.h
Jason W Kimdef9ac42010-10-06 22:36:46 +0000756 // 8-bytes alignment stuff.
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000757 AttrEmitter->EmitAttribute(ARMBuildAttrs::ABI_align8_needed, 1);
758 AttrEmitter->EmitAttribute(ARMBuildAttrs::ABI_align8_preserved, 1);
Jason W Kimdef9ac42010-10-06 22:36:46 +0000759
760 // Hard float. Use both S and D registers and conform to AAPCS-VFP.
761 if (Subtarget->isAAPCS_ABI() && FloatABIType == FloatABI::Hard) {
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000762 AttrEmitter->EmitAttribute(ARMBuildAttrs::ABI_HardFP_use, 3);
763 AttrEmitter->EmitAttribute(ARMBuildAttrs::ABI_VFP_args, 1);
Jason W Kimdef9ac42010-10-06 22:36:46 +0000764 }
765 // FIXME: Should we signal R9 usage?
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000766
Jason W Kimf009a962011-02-07 00:49:53 +0000767 if (Subtarget->hasDivide())
768 AttrEmitter->EmitAttribute(ARMBuildAttrs::DIV_use, 1);
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000769
770 AttrEmitter->Finish();
771 delete AttrEmitter;
Jason W Kimdef9ac42010-10-06 22:36:46 +0000772}
773
Jason W Kim17b443d2010-10-11 23:01:44 +0000774void ARMAsmPrinter::emitARMAttributeSection() {
775 // <format-version>
776 // [ <section-length> "vendor-name"
777 // [ <file-tag> <size> <attribute>*
778 // | <section-tag> <size> <section-number>* 0 <attribute>*
779 // | <symbol-tag> <size> <symbol-number>* 0 <attribute>*
780 // ]+
781 // ]*
782
783 if (OutStreamer.hasRawTextSupport())
784 return;
785
786 const ARMElfTargetObjectFile &TLOFELF =
787 static_cast<const ARMElfTargetObjectFile &>
788 (getObjFileLowering());
789
790 OutStreamer.SwitchSection(TLOFELF.getAttributesSection());
Jason W Kim17b443d2010-10-11 23:01:44 +0000791
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000792 // Format version
793 OutStreamer.EmitIntValue(0x41, 1);
Jason W Kim17b443d2010-10-11 23:01:44 +0000794}
795
Jason W Kimdef9ac42010-10-06 22:36:46 +0000796//===----------------------------------------------------------------------===//
Chris Lattner97f06932009-10-19 20:20:46 +0000797
Jim Grosbach988ce092010-09-18 00:05:05 +0000798static MCSymbol *getPICLabel(const char *Prefix, unsigned FunctionNumber,
799 unsigned LabelId, MCContext &Ctx) {
800
801 MCSymbol *Label = Ctx.GetOrCreateSymbol(Twine(Prefix)
802 + "PC" + Twine(FunctionNumber) + "_" + Twine(LabelId));
803 return Label;
804}
805
Jim Grosbach2c4d5122010-11-10 03:26:07 +0000806static MCSymbolRefExpr::VariantKind
807getModifierVariantKind(ARMCP::ARMCPModifier Modifier) {
808 switch (Modifier) {
809 default: llvm_unreachable("Unknown modifier!");
810 case ARMCP::no_modifier: return MCSymbolRefExpr::VK_None;
811 case ARMCP::TLSGD: return MCSymbolRefExpr::VK_ARM_TLSGD;
812 case ARMCP::TPOFF: return MCSymbolRefExpr::VK_ARM_TPOFF;
813 case ARMCP::GOTTPOFF: return MCSymbolRefExpr::VK_ARM_GOTTPOFF;
814 case ARMCP::GOT: return MCSymbolRefExpr::VK_ARM_GOT;
815 case ARMCP::GOTOFF: return MCSymbolRefExpr::VK_ARM_GOTOFF;
816 }
817 return MCSymbolRefExpr::VK_None;
818}
819
Evan Cheng5de5d4b2011-01-17 08:03:18 +0000820MCSymbol *ARMAsmPrinter::GetARMGVSymbol(const GlobalValue *GV) {
821 bool isIndirect = Subtarget->isTargetDarwin() &&
822 Subtarget->GVIsIndirectSymbol(GV, TM.getRelocationModel());
823 if (!isIndirect)
824 return Mang->getSymbol(GV);
825
826 // FIXME: Remove this when Darwin transition to @GOT like syntax.
827 MCSymbol *MCSym = GetSymbolWithGlobalValueBase(GV, "$non_lazy_ptr");
828 MachineModuleInfoMachO &MMIMachO =
829 MMI->getObjFileInfo<MachineModuleInfoMachO>();
830 MachineModuleInfoImpl::StubValueTy &StubSym =
831 GV->hasHiddenVisibility() ? MMIMachO.getHiddenGVStubEntry(MCSym) :
832 MMIMachO.getGVStubEntry(MCSym);
833 if (StubSym.getPointer() == 0)
834 StubSym = MachineModuleInfoImpl::
835 StubValueTy(Mang->getSymbol(GV), !GV->hasInternalLinkage());
836 return MCSym;
837}
838
Jim Grosbach5df08d82010-11-09 18:45:04 +0000839void ARMAsmPrinter::
840EmitMachineConstantPoolValue(MachineConstantPoolValue *MCPV) {
841 int Size = TM.getTargetData()->getTypeAllocSize(MCPV->getType());
842
843 ARMConstantPoolValue *ACPV = static_cast<ARMConstantPoolValue*>(MCPV);
Jim Grosbach5df08d82010-11-09 18:45:04 +0000844
Jim Grosbach7c7ddb22010-11-10 17:59:10 +0000845 MCSymbol *MCSym;
Jim Grosbach5df08d82010-11-09 18:45:04 +0000846 if (ACPV->isLSDA()) {
Jim Grosbach7c7ddb22010-11-10 17:59:10 +0000847 SmallString<128> Str;
848 raw_svector_ostream OS(Str);
Jim Grosbach5df08d82010-11-09 18:45:04 +0000849 OS << MAI->getPrivateGlobalPrefix() << "_LSDA_" << getFunctionNumber();
Jim Grosbach7c7ddb22010-11-10 17:59:10 +0000850 MCSym = OutContext.GetOrCreateSymbol(OS.str());
Jim Grosbach5df08d82010-11-09 18:45:04 +0000851 } else if (ACPV->isBlockAddress()) {
Jim Grosbach7c7ddb22010-11-10 17:59:10 +0000852 MCSym = GetBlockAddressSymbol(ACPV->getBlockAddress());
Jim Grosbach5df08d82010-11-09 18:45:04 +0000853 } else if (ACPV->isGlobalValue()) {
854 const GlobalValue *GV = ACPV->getGV();
Evan Cheng5de5d4b2011-01-17 08:03:18 +0000855 MCSym = GetARMGVSymbol(GV);
Bill Wendlinge00897c2011-09-29 23:50:42 +0000856 } else if (ACPV->isMachineBasicBlock()) {
857 const MachineBasicBlock *MBB = ACPV->getMBB();
858 MCSym = MBB->getSymbol();
Jim Grosbach5df08d82010-11-09 18:45:04 +0000859 } else {
860 assert(ACPV->isExtSymbol() && "unrecognized constant pool value");
Jim Grosbach7c7ddb22010-11-10 17:59:10 +0000861 MCSym = GetExternalSymbolSymbol(ACPV->getSymbol());
Jim Grosbach5df08d82010-11-09 18:45:04 +0000862 }
863
864 // Create an MCSymbol for the reference.
Jim Grosbach2c4d5122010-11-10 03:26:07 +0000865 const MCExpr *Expr =
866 MCSymbolRefExpr::Create(MCSym, getModifierVariantKind(ACPV->getModifier()),
867 OutContext);
Jim Grosbach5df08d82010-11-09 18:45:04 +0000868
Jim Grosbach2c4d5122010-11-10 03:26:07 +0000869 if (ACPV->getPCAdjustment()) {
870 MCSymbol *PCLabel = getPICLabel(MAI->getPrivateGlobalPrefix(),
871 getFunctionNumber(),
872 ACPV->getLabelId(),
873 OutContext);
874 const MCExpr *PCRelExpr = MCSymbolRefExpr::Create(PCLabel, OutContext);
875 PCRelExpr =
876 MCBinaryExpr::CreateAdd(PCRelExpr,
877 MCConstantExpr::Create(ACPV->getPCAdjustment(),
878 OutContext),
879 OutContext);
880 if (ACPV->mustAddCurrentAddress()) {
881 // We want "(<expr> - .)", but MC doesn't have a concept of the '.'
882 // label, so just emit a local label end reference that instead.
883 MCSymbol *DotSym = OutContext.CreateTempSymbol();
884 OutStreamer.EmitLabel(DotSym);
885 const MCExpr *DotExpr = MCSymbolRefExpr::Create(DotSym, OutContext);
886 PCRelExpr = MCBinaryExpr::CreateSub(PCRelExpr, DotExpr, OutContext);
Jim Grosbach5df08d82010-11-09 18:45:04 +0000887 }
Jim Grosbach2c4d5122010-11-10 03:26:07 +0000888 Expr = MCBinaryExpr::CreateSub(Expr, PCRelExpr, OutContext);
Jim Grosbach5df08d82010-11-09 18:45:04 +0000889 }
Jim Grosbach2c4d5122010-11-10 03:26:07 +0000890 OutStreamer.EmitValue(Expr, Size);
Jim Grosbach5df08d82010-11-09 18:45:04 +0000891}
892
Jim Grosbacha2244cb2010-09-22 17:39:48 +0000893void ARMAsmPrinter::EmitJumpTable(const MachineInstr *MI) {
894 unsigned Opcode = MI->getOpcode();
895 int OpNum = 1;
896 if (Opcode == ARM::BR_JTadd)
897 OpNum = 2;
898 else if (Opcode == ARM::BR_JTm)
899 OpNum = 3;
900
901 const MachineOperand &MO1 = MI->getOperand(OpNum);
902 const MachineOperand &MO2 = MI->getOperand(OpNum+1); // Unique Id
903 unsigned JTI = MO1.getIndex();
904
905 // Emit a label for the jump table.
906 MCSymbol *JTISymbol = GetARMJTIPICJumpTableLabel2(JTI, MO2.getImm());
907 OutStreamer.EmitLabel(JTISymbol);
908
909 // Emit each entry of the table.
910 const MachineJumpTableInfo *MJTI = MF->getJumpTableInfo();
911 const std::vector<MachineJumpTableEntry> &JT = MJTI->getJumpTables();
912 const std::vector<MachineBasicBlock*> &JTBBs = JT[JTI].MBBs;
913
914 for (unsigned i = 0, e = JTBBs.size(); i != e; ++i) {
915 MachineBasicBlock *MBB = JTBBs[i];
916 // Construct an MCExpr for the entry. We want a value of the form:
917 // (BasicBlockAddr - TableBeginAddr)
918 //
919 // For example, a table with entries jumping to basic blocks BB0 and BB1
920 // would look like:
921 // LJTI_0_0:
922 // .word (LBB0 - LJTI_0_0)
923 // .word (LBB1 - LJTI_0_0)
924 const MCExpr *Expr = MCSymbolRefExpr::Create(MBB->getSymbol(), OutContext);
925
926 if (TM.getRelocationModel() == Reloc::PIC_)
927 Expr = MCBinaryExpr::CreateSub(Expr, MCSymbolRefExpr::Create(JTISymbol,
928 OutContext),
929 OutContext);
Jim Grosbachde982732011-08-31 22:23:09 +0000930 // If we're generating a table of Thumb addresses in static relocation
931 // model, we need to add one to keep interworking correctly.
932 else if (AFI->isThumbFunction())
933 Expr = MCBinaryExpr::CreateAdd(Expr, MCConstantExpr::Create(1,OutContext),
934 OutContext);
Jim Grosbacha2244cb2010-09-22 17:39:48 +0000935 OutStreamer.EmitValue(Expr, 4);
936 }
937}
938
Jim Grosbach882ef2b2010-09-21 23:28:16 +0000939void ARMAsmPrinter::EmitJump2Table(const MachineInstr *MI) {
940 unsigned Opcode = MI->getOpcode();
941 int OpNum = (Opcode == ARM::t2BR_JT) ? 2 : 1;
942 const MachineOperand &MO1 = MI->getOperand(OpNum);
943 const MachineOperand &MO2 = MI->getOperand(OpNum+1); // Unique Id
944 unsigned JTI = MO1.getIndex();
945
946 // Emit a label for the jump table.
947 MCSymbol *JTISymbol = GetARMJTIPICJumpTableLabel2(JTI, MO2.getImm());
948 OutStreamer.EmitLabel(JTISymbol);
949
950 // Emit each entry of the table.
951 const MachineJumpTableInfo *MJTI = MF->getJumpTableInfo();
952 const std::vector<MachineJumpTableEntry> &JT = MJTI->getJumpTables();
953 const std::vector<MachineBasicBlock*> &JTBBs = JT[JTI].MBBs;
Jim Grosbach205a5fa2010-09-22 17:15:35 +0000954 unsigned OffsetWidth = 4;
Jim Grosbachd092a872010-11-29 21:28:32 +0000955 if (MI->getOpcode() == ARM::t2TBB_JT)
Jim Grosbach205a5fa2010-09-22 17:15:35 +0000956 OffsetWidth = 1;
Jim Grosbachd092a872010-11-29 21:28:32 +0000957 else if (MI->getOpcode() == ARM::t2TBH_JT)
Jim Grosbach205a5fa2010-09-22 17:15:35 +0000958 OffsetWidth = 2;
Jim Grosbach882ef2b2010-09-21 23:28:16 +0000959
960 for (unsigned i = 0, e = JTBBs.size(); i != e; ++i) {
961 MachineBasicBlock *MBB = JTBBs[i];
Jim Grosbach205a5fa2010-09-22 17:15:35 +0000962 const MCExpr *MBBSymbolExpr = MCSymbolRefExpr::Create(MBB->getSymbol(),
963 OutContext);
Jim Grosbach882ef2b2010-09-21 23:28:16 +0000964 // If this isn't a TBB or TBH, the entries are direct branch instructions.
Jim Grosbach205a5fa2010-09-22 17:15:35 +0000965 if (OffsetWidth == 4) {
Jim Grosbach882ef2b2010-09-21 23:28:16 +0000966 MCInst BrInst;
967 BrInst.setOpcode(ARM::t2B);
Jim Grosbach205a5fa2010-09-22 17:15:35 +0000968 BrInst.addOperand(MCOperand::CreateExpr(MBBSymbolExpr));
Owen Anderson51f6a7a2011-09-09 21:48:23 +0000969 BrInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
970 BrInst.addOperand(MCOperand::CreateReg(0));
Jim Grosbach882ef2b2010-09-21 23:28:16 +0000971 OutStreamer.EmitInstruction(BrInst);
972 continue;
973 }
974 // Otherwise it's an offset from the dispatch instruction. Construct an
Jim Grosbach205a5fa2010-09-22 17:15:35 +0000975 // MCExpr for the entry. We want a value of the form:
976 // (BasicBlockAddr - TableBeginAddr) / 2
977 //
978 // For example, a TBB table with entries jumping to basic blocks BB0 and BB1
979 // would look like:
980 // LJTI_0_0:
981 // .byte (LBB0 - LJTI_0_0) / 2
982 // .byte (LBB1 - LJTI_0_0) / 2
983 const MCExpr *Expr =
984 MCBinaryExpr::CreateSub(MBBSymbolExpr,
985 MCSymbolRefExpr::Create(JTISymbol, OutContext),
986 OutContext);
987 Expr = MCBinaryExpr::CreateDiv(Expr, MCConstantExpr::Create(2, OutContext),
988 OutContext);
989 OutStreamer.EmitValue(Expr, OffsetWidth);
Jim Grosbach882ef2b2010-09-21 23:28:16 +0000990 }
991}
992
Jim Grosbach2d0f53b2010-09-28 17:05:56 +0000993void ARMAsmPrinter::PrintDebugValueComment(const MachineInstr *MI,
994 raw_ostream &OS) {
995 unsigned NOps = MI->getNumOperands();
996 assert(NOps==4);
997 OS << '\t' << MAI->getCommentString() << "DEBUG_VALUE: ";
998 // cast away const; DIetc do not take const operands for some reason.
999 DIVariable V(const_cast<MDNode *>(MI->getOperand(NOps-1).getMetadata()));
1000 OS << V.getName();
1001 OS << " <- ";
1002 // Frame address. Currently handles register +- offset only.
1003 assert(MI->getOperand(0).isReg() && MI->getOperand(1).isImm());
1004 OS << '['; printOperand(MI, 0, OS); OS << '+'; printOperand(MI, 1, OS);
1005 OS << ']';
1006 OS << "+";
1007 printOperand(MI, NOps-2, OS);
1008}
1009
Jim Grosbach40edf732010-12-14 21:10:47 +00001010static void populateADROperands(MCInst &Inst, unsigned Dest,
1011 const MCSymbol *Label,
1012 unsigned pred, unsigned ccreg,
1013 MCContext &Ctx) {
1014 const MCExpr *SymbolExpr = MCSymbolRefExpr::Create(Label, Ctx);
1015 Inst.addOperand(MCOperand::CreateReg(Dest));
1016 Inst.addOperand(MCOperand::CreateExpr(SymbolExpr));
1017 // Add predicate operands.
1018 Inst.addOperand(MCOperand::CreateImm(pred));
1019 Inst.addOperand(MCOperand::CreateReg(ccreg));
1020}
1021
Anton Korobeynikov4d728602011-01-01 20:38:38 +00001022void ARMAsmPrinter::EmitPatchedInstruction(const MachineInstr *MI,
1023 unsigned Opcode) {
1024 MCInst TmpInst;
1025
1026 // Emit the instruction as usual, just patch the opcode.
1027 LowerARMMachineInstrToMCInst(MI, TmpInst, *this);
1028 TmpInst.setOpcode(Opcode);
1029 OutStreamer.EmitInstruction(TmpInst);
1030}
1031
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001032void ARMAsmPrinter::EmitUnwindingInstruction(const MachineInstr *MI) {
1033 assert(MI->getFlag(MachineInstr::FrameSetup) &&
1034 "Only instruction which are involved into frame setup code are allowed");
1035
1036 const MachineFunction &MF = *MI->getParent()->getParent();
1037 const TargetRegisterInfo *RegInfo = MF.getTarget().getRegisterInfo();
Anton Korobeynikovb3fcc062011-03-05 18:43:55 +00001038 const ARMFunctionInfo &AFI = *MF.getInfo<ARMFunctionInfo>();
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001039
1040 unsigned FramePtr = RegInfo->getFrameRegister(MF);
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001041 unsigned Opc = MI->getOpcode();
Anton Korobeynikov7a764162011-03-05 18:43:43 +00001042 unsigned SrcReg, DstReg;
1043
Anton Korobeynikov3daccd82011-03-05 18:43:50 +00001044 if (Opc == ARM::tPUSH || Opc == ARM::tLDRpci) {
1045 // Two special cases:
1046 // 1) tPUSH does not have src/dst regs.
1047 // 2) for Thumb1 code we sometimes materialize the constant via constpool
1048 // load. Yes, this is pretty fragile, but for now I don't see better
1049 // way... :(
Anton Korobeynikov7a764162011-03-05 18:43:43 +00001050 SrcReg = DstReg = ARM::SP;
1051 } else {
Anton Korobeynikov3daccd82011-03-05 18:43:50 +00001052 SrcReg = MI->getOperand(1).getReg();
Anton Korobeynikov7a764162011-03-05 18:43:43 +00001053 DstReg = MI->getOperand(0).getReg();
1054 }
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001055
1056 // Try to figure out the unwinding opcode out of src / dst regs.
1057 if (MI->getDesc().mayStore()) {
1058 // Register saves.
1059 assert(DstReg == ARM::SP &&
1060 "Only stack pointer as a destination reg is supported");
1061
1062 SmallVector<unsigned, 4> RegList;
Anton Korobeynikov7a764162011-03-05 18:43:43 +00001063 // Skip src & dst reg, and pred ops.
1064 unsigned StartOp = 2 + 2;
1065 // Use all the operands.
1066 unsigned NumOffset = 0;
1067
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001068 switch (Opc) {
1069 default:
1070 MI->dump();
1071 assert(0 && "Unsupported opcode for unwinding information");
Anton Korobeynikov7a764162011-03-05 18:43:43 +00001072 case ARM::tPUSH:
1073 // Special case here: no src & dst reg, but two extra imp ops.
1074 StartOp = 2; NumOffset = 2;
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001075 case ARM::STMDB_UPD:
Anton Korobeynikov7a764162011-03-05 18:43:43 +00001076 case ARM::t2STMDB_UPD:
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001077 case ARM::VSTMDDB_UPD:
1078 assert(SrcReg == ARM::SP &&
1079 "Only stack pointer as a source reg is supported");
Anton Korobeynikov7a764162011-03-05 18:43:43 +00001080 for (unsigned i = StartOp, NumOps = MI->getNumOperands() - NumOffset;
1081 i != NumOps; ++i)
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001082 RegList.push_back(MI->getOperand(i).getReg());
1083 break;
Owen Anderson793e7962011-07-26 20:54:26 +00001084 case ARM::STR_PRE_IMM:
1085 case ARM::STR_PRE_REG:
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001086 assert(MI->getOperand(2).getReg() == ARM::SP &&
1087 "Only stack pointer as a source reg is supported");
1088 RegList.push_back(SrcReg);
1089 break;
1090 }
1091 OutStreamer.EmitRegSave(RegList, Opc == ARM::VSTMDDB_UPD);
1092 } else {
1093 // Changes of stack / frame pointer.
1094 if (SrcReg == ARM::SP) {
1095 int64_t Offset = 0;
1096 switch (Opc) {
1097 default:
1098 MI->dump();
1099 assert(0 && "Unsupported opcode for unwinding information");
1100 case ARM::MOVr:
1101 Offset = 0;
1102 break;
1103 case ARM::ADDri:
1104 Offset = -MI->getOperand(2).getImm();
1105 break;
1106 case ARM::SUBri:
Jim Grosbachf6fd9092011-06-29 23:25:04 +00001107 Offset = MI->getOperand(2).getImm();
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001108 break;
Anton Korobeynikov7a764162011-03-05 18:43:43 +00001109 case ARM::tSUBspi:
Jim Grosbachf6fd9092011-06-29 23:25:04 +00001110 Offset = MI->getOperand(2).getImm()*4;
Anton Korobeynikov7a764162011-03-05 18:43:43 +00001111 break;
1112 case ARM::tADDspi:
1113 case ARM::tADDrSPi:
1114 Offset = -MI->getOperand(2).getImm()*4;
1115 break;
Anton Korobeynikovb3fcc062011-03-05 18:43:55 +00001116 case ARM::tLDRpci: {
1117 // Grab the constpool index and check, whether it corresponds to
1118 // original or cloned constpool entry.
1119 unsigned CPI = MI->getOperand(1).getIndex();
1120 const MachineConstantPool *MCP = MF.getConstantPool();
1121 if (CPI >= MCP->getConstants().size())
1122 CPI = AFI.getOriginalCPIdx(CPI);
1123 assert(CPI != -1U && "Invalid constpool index");
1124
1125 // Derive the actual offset.
1126 const MachineConstantPoolEntry &CPE = MCP->getConstants()[CPI];
1127 assert(!CPE.isMachineConstantPoolEntry() && "Invalid constpool entry");
1128 // FIXME: Check for user, it should be "add" instruction!
1129 Offset = -cast<ConstantInt>(CPE.Val.ConstVal)->getSExtValue();
Anton Korobeynikov3daccd82011-03-05 18:43:50 +00001130 break;
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001131 }
Anton Korobeynikovb3fcc062011-03-05 18:43:55 +00001132 }
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001133
1134 if (DstReg == FramePtr && FramePtr != ARM::SP)
Anton Korobeynikove5163792011-03-05 18:44:00 +00001135 // Set-up of the frame pointer. Positive values correspond to "add"
1136 // instruction.
1137 OutStreamer.EmitSetFP(FramePtr, ARM::SP, -Offset);
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001138 else if (DstReg == ARM::SP) {
Anton Korobeynikove5163792011-03-05 18:44:00 +00001139 // Change of SP by an offset. Positive values correspond to "sub"
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001140 // instruction.
1141 OutStreamer.EmitPad(Offset);
1142 } else {
1143 MI->dump();
1144 assert(0 && "Unsupported opcode for unwinding information");
1145 }
1146 } else if (DstReg == ARM::SP) {
1147 // FIXME: .movsp goes here
1148 MI->dump();
1149 assert(0 && "Unsupported opcode for unwinding information");
1150 }
1151 else {
1152 MI->dump();
1153 assert(0 && "Unsupported opcode for unwinding information");
1154 }
1155 }
1156}
1157
1158extern cl::opt<bool> EnableARMEHABI;
1159
Jim Grosbach53e3fc42011-07-08 17:40:42 +00001160// Simple pseudo-instructions have their lowering (with expansion to real
1161// instructions) auto-generated.
1162#include "ARMGenMCPseudoLowering.inc"
1163
Jim Grosbachb454cda2010-09-29 15:23:40 +00001164void ARMAsmPrinter::EmitInstruction(const MachineInstr *MI) {
Jim Grosbach5aa29a02011-08-23 21:32:34 +00001165 // Emit unwinding stuff for frame-related instructions
1166 if (EnableARMEHABI && MI->getFlag(MachineInstr::FrameSetup))
1167 EmitUnwindingInstruction(MI);
1168
Jim Grosbach53e3fc42011-07-08 17:40:42 +00001169 // Do any auto-generated pseudo lowerings.
1170 if (emitPseudoExpansionLowering(OutStreamer, MI))
1171 return;
1172
Andrew Trick3be654f2011-09-21 02:20:46 +00001173 assert(!convertAddSubFlagsOpcode(MI->getOpcode()) &&
1174 "Pseudo flag setting opcode should be expanded early");
1175
Jim Grosbach53e3fc42011-07-08 17:40:42 +00001176 // Check for manual lowerings.
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001177 unsigned Opc = MI->getOpcode();
1178 switch (Opc) {
Chris Lattner112f2392010-11-14 20:31:06 +00001179 case ARM::t2MOVi32imm: assert(0 && "Should be lowered by thumb2it pass");
Jim Grosbach2d0f53b2010-09-28 17:05:56 +00001180 case ARM::DBG_VALUE: {
1181 if (isVerbose() && OutStreamer.hasRawTextSupport()) {
1182 SmallString<128> TmpStr;
1183 raw_svector_ostream OS(TmpStr);
1184 PrintDebugValueComment(MI, OS);
1185 OutStreamer.EmitRawText(StringRef(OS.str()));
1186 }
1187 return;
1188 }
Jim Grosbach40edf732010-12-14 21:10:47 +00001189 case ARM::LEApcrel:
Jim Grosbachd40963c2010-12-14 22:28:03 +00001190 case ARM::tLEApcrel:
Jim Grosbach40edf732010-12-14 21:10:47 +00001191 case ARM::t2LEApcrel: {
Jim Grosbachdff84b02010-12-02 00:28:45 +00001192 // FIXME: Need to also handle globals and externals
Jim Grosbachdff84b02010-12-02 00:28:45 +00001193 MCInst TmpInst;
Jim Grosbachd40963c2010-12-14 22:28:03 +00001194 TmpInst.setOpcode(MI->getOpcode() == ARM::t2LEApcrel ? ARM::t2ADR
1195 : (MI->getOpcode() == ARM::tLEApcrel ? ARM::tADR
1196 : ARM::ADR));
Jim Grosbach40edf732010-12-14 21:10:47 +00001197 populateADROperands(TmpInst, MI->getOperand(0).getReg(),
1198 GetCPISymbol(MI->getOperand(1).getIndex()),
1199 MI->getOperand(2).getImm(), MI->getOperand(3).getReg(),
1200 OutContext);
Jim Grosbachdff84b02010-12-02 00:28:45 +00001201 OutStreamer.EmitInstruction(TmpInst);
1202 return;
1203 }
Jim Grosbachd40963c2010-12-14 22:28:03 +00001204 case ARM::LEApcrelJT:
1205 case ARM::tLEApcrelJT:
1206 case ARM::t2LEApcrelJT: {
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001207 MCInst TmpInst;
Jim Grosbachd40963c2010-12-14 22:28:03 +00001208 TmpInst.setOpcode(MI->getOpcode() == ARM::t2LEApcrelJT ? ARM::t2ADR
1209 : (MI->getOpcode() == ARM::tLEApcrelJT ? ARM::tADR
1210 : ARM::ADR));
Jim Grosbach40edf732010-12-14 21:10:47 +00001211 populateADROperands(TmpInst, MI->getOperand(0).getReg(),
1212 GetARMJTIPICJumpTableLabel2(MI->getOperand(1).getIndex(),
1213 MI->getOperand(2).getImm()),
1214 MI->getOperand(3).getImm(), MI->getOperand(4).getReg(),
1215 OutContext);
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001216 OutStreamer.EmitInstruction(TmpInst);
1217 return;
1218 }
Jim Grosbachf859a542011-03-12 00:45:26 +00001219 // Darwin call instructions are just normal call instructions with different
1220 // clobber semantics (they clobber R9).
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001221 case ARM::BXr9_CALL:
1222 case ARM::BX_CALL: {
1223 {
1224 MCInst TmpInst;
1225 TmpInst.setOpcode(ARM::MOVr);
1226 TmpInst.addOperand(MCOperand::CreateReg(ARM::LR));
1227 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1228 // Add predicate operands.
1229 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1230 TmpInst.addOperand(MCOperand::CreateReg(0));
1231 // Add 's' bit operand (always reg0 for this)
1232 TmpInst.addOperand(MCOperand::CreateReg(0));
1233 OutStreamer.EmitInstruction(TmpInst);
1234 }
1235 {
1236 MCInst TmpInst;
1237 TmpInst.setOpcode(ARM::BX);
1238 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1239 OutStreamer.EmitInstruction(TmpInst);
1240 }
1241 return;
1242 }
Cameron Zwarichad70f6d2011-05-25 21:53:50 +00001243 case ARM::tBXr9_CALL:
1244 case ARM::tBX_CALL: {
1245 {
1246 MCInst TmpInst;
1247 TmpInst.setOpcode(ARM::tMOVr);
1248 TmpInst.addOperand(MCOperand::CreateReg(ARM::LR));
1249 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
Jim Grosbach63b46fa2011-06-30 22:10:46 +00001250 // Add predicate operands.
1251 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1252 TmpInst.addOperand(MCOperand::CreateReg(0));
Cameron Zwarichad70f6d2011-05-25 21:53:50 +00001253 OutStreamer.EmitInstruction(TmpInst);
1254 }
1255 {
1256 MCInst TmpInst;
1257 TmpInst.setOpcode(ARM::tBX);
1258 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1259 // Add predicate operands.
1260 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1261 TmpInst.addOperand(MCOperand::CreateReg(0));
1262 OutStreamer.EmitInstruction(TmpInst);
1263 }
1264 return;
1265 }
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001266 case ARM::BMOVPCRXr9_CALL:
1267 case ARM::BMOVPCRX_CALL: {
1268 {
1269 MCInst TmpInst;
1270 TmpInst.setOpcode(ARM::MOVr);
1271 TmpInst.addOperand(MCOperand::CreateReg(ARM::LR));
1272 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1273 // Add predicate operands.
1274 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1275 TmpInst.addOperand(MCOperand::CreateReg(0));
1276 // Add 's' bit operand (always reg0 for this)
1277 TmpInst.addOperand(MCOperand::CreateReg(0));
1278 OutStreamer.EmitInstruction(TmpInst);
1279 }
1280 {
1281 MCInst TmpInst;
1282 TmpInst.setOpcode(ARM::MOVr);
1283 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1284 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1285 // Add predicate operands.
1286 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1287 TmpInst.addOperand(MCOperand::CreateReg(0));
1288 // Add 's' bit operand (always reg0 for this)
1289 TmpInst.addOperand(MCOperand::CreateReg(0));
1290 OutStreamer.EmitInstruction(TmpInst);
1291 }
1292 return;
1293 }
Evan Cheng53519f02011-01-21 18:55:51 +00001294 case ARM::MOVi16_ga_pcrel:
1295 case ARM::t2MOVi16_ga_pcrel: {
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001296 MCInst TmpInst;
Evan Cheng53519f02011-01-21 18:55:51 +00001297 TmpInst.setOpcode(Opc == ARM::MOVi16_ga_pcrel? ARM::MOVi16 : ARM::t2MOVi16);
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001298 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1299
Evan Cheng53519f02011-01-21 18:55:51 +00001300 unsigned TF = MI->getOperand(1).getTargetFlags();
1301 bool isPIC = TF == ARMII::MO_LO16_NONLAZY_PIC;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001302 const GlobalValue *GV = MI->getOperand(1).getGlobal();
1303 MCSymbol *GVSym = GetARMGVSymbol(GV);
1304 const MCExpr *GVSymExpr = MCSymbolRefExpr::Create(GVSym, OutContext);
Evan Cheng53519f02011-01-21 18:55:51 +00001305 if (isPIC) {
1306 MCSymbol *LabelSym = getPICLabel(MAI->getPrivateGlobalPrefix(),
1307 getFunctionNumber(),
1308 MI->getOperand(2).getImm(), OutContext);
1309 const MCExpr *LabelSymExpr= MCSymbolRefExpr::Create(LabelSym, OutContext);
1310 unsigned PCAdj = (Opc == ARM::MOVi16_ga_pcrel) ? 8 : 4;
1311 const MCExpr *PCRelExpr =
1312 ARMMCExpr::CreateLower16(MCBinaryExpr::CreateSub(GVSymExpr,
1313 MCBinaryExpr::CreateAdd(LabelSymExpr,
1314 MCConstantExpr::Create(PCAdj, OutContext),
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001315 OutContext), OutContext), OutContext);
Evan Cheng53519f02011-01-21 18:55:51 +00001316 TmpInst.addOperand(MCOperand::CreateExpr(PCRelExpr));
1317 } else {
1318 const MCExpr *RefExpr= ARMMCExpr::CreateLower16(GVSymExpr, OutContext);
1319 TmpInst.addOperand(MCOperand::CreateExpr(RefExpr));
1320 }
1321
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001322 // Add predicate operands.
1323 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1324 TmpInst.addOperand(MCOperand::CreateReg(0));
1325 // Add 's' bit operand (always reg0 for this)
1326 TmpInst.addOperand(MCOperand::CreateReg(0));
1327 OutStreamer.EmitInstruction(TmpInst);
1328 return;
1329 }
Evan Cheng53519f02011-01-21 18:55:51 +00001330 case ARM::MOVTi16_ga_pcrel:
1331 case ARM::t2MOVTi16_ga_pcrel: {
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001332 MCInst TmpInst;
Evan Cheng53519f02011-01-21 18:55:51 +00001333 TmpInst.setOpcode(Opc == ARM::MOVTi16_ga_pcrel
1334 ? ARM::MOVTi16 : ARM::t2MOVTi16);
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001335 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1336 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(1).getReg()));
1337
Evan Cheng53519f02011-01-21 18:55:51 +00001338 unsigned TF = MI->getOperand(2).getTargetFlags();
1339 bool isPIC = TF == ARMII::MO_HI16_NONLAZY_PIC;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001340 const GlobalValue *GV = MI->getOperand(2).getGlobal();
1341 MCSymbol *GVSym = GetARMGVSymbol(GV);
1342 const MCExpr *GVSymExpr = MCSymbolRefExpr::Create(GVSym, OutContext);
Evan Cheng53519f02011-01-21 18:55:51 +00001343 if (isPIC) {
1344 MCSymbol *LabelSym = getPICLabel(MAI->getPrivateGlobalPrefix(),
1345 getFunctionNumber(),
1346 MI->getOperand(3).getImm(), OutContext);
1347 const MCExpr *LabelSymExpr= MCSymbolRefExpr::Create(LabelSym, OutContext);
1348 unsigned PCAdj = (Opc == ARM::MOVTi16_ga_pcrel) ? 8 : 4;
1349 const MCExpr *PCRelExpr =
1350 ARMMCExpr::CreateUpper16(MCBinaryExpr::CreateSub(GVSymExpr,
1351 MCBinaryExpr::CreateAdd(LabelSymExpr,
1352 MCConstantExpr::Create(PCAdj, OutContext),
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001353 OutContext), OutContext), OutContext);
Evan Cheng53519f02011-01-21 18:55:51 +00001354 TmpInst.addOperand(MCOperand::CreateExpr(PCRelExpr));
1355 } else {
1356 const MCExpr *RefExpr= ARMMCExpr::CreateUpper16(GVSymExpr, OutContext);
1357 TmpInst.addOperand(MCOperand::CreateExpr(RefExpr));
1358 }
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001359 // Add predicate operands.
1360 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1361 TmpInst.addOperand(MCOperand::CreateReg(0));
1362 // Add 's' bit operand (always reg0 for this)
1363 TmpInst.addOperand(MCOperand::CreateReg(0));
1364 OutStreamer.EmitInstruction(TmpInst);
1365 return;
1366 }
Jim Grosbachfbd18732010-09-17 23:41:53 +00001367 case ARM::tPICADD: {
1368 // This is a pseudo op for a label + instruction sequence, which looks like:
1369 // LPC0:
1370 // add r0, pc
1371 // This adds the address of LPC0 to r0.
1372
1373 // Emit the label.
Jim Grosbach988ce092010-09-18 00:05:05 +00001374 OutStreamer.EmitLabel(getPICLabel(MAI->getPrivateGlobalPrefix(),
1375 getFunctionNumber(), MI->getOperand(2).getImm(),
1376 OutContext));
Jim Grosbachfbd18732010-09-17 23:41:53 +00001377
1378 // Form and emit the add.
1379 MCInst AddInst;
1380 AddInst.setOpcode(ARM::tADDhirr);
1381 AddInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1382 AddInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1383 AddInst.addOperand(MCOperand::CreateReg(ARM::PC));
1384 // Add predicate operands.
1385 AddInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1386 AddInst.addOperand(MCOperand::CreateReg(0));
1387 OutStreamer.EmitInstruction(AddInst);
1388 return;
1389 }
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001390 case ARM::PICADD: {
Chris Lattner4d152222009-10-19 22:23:04 +00001391 // This is a pseudo op for a label + instruction sequence, which looks like:
1392 // LPC0:
1393 // add r0, pc, r0
1394 // This adds the address of LPC0 to r0.
Jim Grosbachb0739b72010-09-02 01:02:06 +00001395
Chris Lattner4d152222009-10-19 22:23:04 +00001396 // Emit the label.
Jim Grosbach988ce092010-09-18 00:05:05 +00001397 OutStreamer.EmitLabel(getPICLabel(MAI->getPrivateGlobalPrefix(),
1398 getFunctionNumber(), MI->getOperand(2).getImm(),
1399 OutContext));
Jim Grosbachb0739b72010-09-02 01:02:06 +00001400
Jim Grosbachf3f09522010-09-14 21:05:34 +00001401 // Form and emit the add.
Chris Lattner4d152222009-10-19 22:23:04 +00001402 MCInst AddInst;
1403 AddInst.setOpcode(ARM::ADDrr);
1404 AddInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1405 AddInst.addOperand(MCOperand::CreateReg(ARM::PC));
1406 AddInst.addOperand(MCOperand::CreateReg(MI->getOperand(1).getReg()));
Jim Grosbach5b46d622010-09-14 21:28:17 +00001407 // Add predicate operands.
1408 AddInst.addOperand(MCOperand::CreateImm(MI->getOperand(3).getImm()));
1409 AddInst.addOperand(MCOperand::CreateReg(MI->getOperand(4).getReg()));
1410 // Add 's' bit operand (always reg0 for this)
1411 AddInst.addOperand(MCOperand::CreateReg(0));
Chris Lattner850d2e22010-02-03 01:16:28 +00001412 OutStreamer.EmitInstruction(AddInst);
Chris Lattner4d152222009-10-19 22:23:04 +00001413 return;
1414 }
Jim Grosbacha28abbe2010-09-17 16:25:52 +00001415 case ARM::PICSTR:
1416 case ARM::PICSTRB:
1417 case ARM::PICSTRH:
1418 case ARM::PICLDR:
1419 case ARM::PICLDRB:
1420 case ARM::PICLDRH:
1421 case ARM::PICLDRSB:
1422 case ARM::PICLDRSH: {
Jim Grosbachb74ca9d2010-09-16 17:43:25 +00001423 // This is a pseudo op for a label + instruction sequence, which looks like:
1424 // LPC0:
Jim Grosbacha28abbe2010-09-17 16:25:52 +00001425 // OP r0, [pc, r0]
Jim Grosbachb74ca9d2010-09-16 17:43:25 +00001426 // The LCP0 label is referenced by a constant pool entry in order to get
1427 // a PC-relative address at the ldr instruction.
1428
1429 // Emit the label.
Jim Grosbach988ce092010-09-18 00:05:05 +00001430 OutStreamer.EmitLabel(getPICLabel(MAI->getPrivateGlobalPrefix(),
1431 getFunctionNumber(), MI->getOperand(2).getImm(),
1432 OutContext));
Jim Grosbachb74ca9d2010-09-16 17:43:25 +00001433
1434 // Form and emit the load
Jim Grosbacha28abbe2010-09-17 16:25:52 +00001435 unsigned Opcode;
1436 switch (MI->getOpcode()) {
1437 default:
1438 llvm_unreachable("Unexpected opcode!");
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001439 case ARM::PICSTR: Opcode = ARM::STRrs; break;
1440 case ARM::PICSTRB: Opcode = ARM::STRBrs; break;
Jim Grosbacha28abbe2010-09-17 16:25:52 +00001441 case ARM::PICSTRH: Opcode = ARM::STRH; break;
Jim Grosbach3e556122010-10-26 22:37:02 +00001442 case ARM::PICLDR: Opcode = ARM::LDRrs; break;
Jim Grosbachc1d30212010-10-27 00:19:44 +00001443 case ARM::PICLDRB: Opcode = ARM::LDRBrs; break;
Jim Grosbacha28abbe2010-09-17 16:25:52 +00001444 case ARM::PICLDRH: Opcode = ARM::LDRH; break;
1445 case ARM::PICLDRSB: Opcode = ARM::LDRSB; break;
1446 case ARM::PICLDRSH: Opcode = ARM::LDRSH; break;
1447 }
1448 MCInst LdStInst;
1449 LdStInst.setOpcode(Opcode);
1450 LdStInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1451 LdStInst.addOperand(MCOperand::CreateReg(ARM::PC));
1452 LdStInst.addOperand(MCOperand::CreateReg(MI->getOperand(1).getReg()));
1453 LdStInst.addOperand(MCOperand::CreateImm(0));
Jim Grosbachb74ca9d2010-09-16 17:43:25 +00001454 // Add predicate operands.
Jim Grosbacha28abbe2010-09-17 16:25:52 +00001455 LdStInst.addOperand(MCOperand::CreateImm(MI->getOperand(3).getImm()));
1456 LdStInst.addOperand(MCOperand::CreateReg(MI->getOperand(4).getReg()));
1457 OutStreamer.EmitInstruction(LdStInst);
Jim Grosbachb74ca9d2010-09-16 17:43:25 +00001458
1459 return;
1460 }
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001461 case ARM::CONSTPOOL_ENTRY: {
Chris Lattnera70e6442009-10-19 22:33:05 +00001462 /// CONSTPOOL_ENTRY - This instruction represents a floating constant pool
1463 /// in the function. The first operand is the ID# for this instruction, the
1464 /// second is the index into the MachineConstantPool that this is, the third
1465 /// is the size in bytes of this constant pool entry.
1466 unsigned LabelId = (unsigned)MI->getOperand(0).getImm();
1467 unsigned CPIdx = (unsigned)MI->getOperand(1).getIndex();
1468
1469 EmitAlignment(2);
Chris Lattner1b46f432010-01-23 07:00:21 +00001470 OutStreamer.EmitLabel(GetCPISymbol(LabelId));
Chris Lattnera70e6442009-10-19 22:33:05 +00001471
1472 const MachineConstantPoolEntry &MCPE = MCP->getConstants()[CPIdx];
1473 if (MCPE.isMachineConstantPoolEntry())
1474 EmitMachineConstantPoolValue(MCPE.Val.MachineCPVal);
1475 else
1476 EmitGlobalConstant(MCPE.Val.ConstVal);
Jim Grosbachb0739b72010-09-02 01:02:06 +00001477
Chris Lattnera70e6442009-10-19 22:33:05 +00001478 return;
1479 }
Jim Grosbach882ef2b2010-09-21 23:28:16 +00001480 case ARM::t2BR_JT: {
1481 // Lower and emit the instruction itself, then the jump table following it.
1482 MCInst TmpInst;
Jim Grosbach2a7b41b2011-06-30 23:38:17 +00001483 TmpInst.setOpcode(ARM::tMOVr);
Jim Grosbach5ca66692010-11-29 22:37:40 +00001484 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1485 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1486 // Add predicate operands.
1487 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1488 TmpInst.addOperand(MCOperand::CreateReg(0));
Jim Grosbach882ef2b2010-09-21 23:28:16 +00001489 OutStreamer.EmitInstruction(TmpInst);
Jim Grosbach5ca66692010-11-29 22:37:40 +00001490 // Output the data for the jump table itself
1491 EmitJump2Table(MI);
1492 return;
1493 }
1494 case ARM::t2TBB_JT: {
1495 // Lower and emit the instruction itself, then the jump table following it.
1496 MCInst TmpInst;
1497
1498 TmpInst.setOpcode(ARM::t2TBB);
1499 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1500 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1501 // Add predicate operands.
1502 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1503 TmpInst.addOperand(MCOperand::CreateReg(0));
1504 OutStreamer.EmitInstruction(TmpInst);
1505 // Output the data for the jump table itself
1506 EmitJump2Table(MI);
1507 // Make sure the next instruction is 2-byte aligned.
1508 EmitAlignment(1);
1509 return;
1510 }
1511 case ARM::t2TBH_JT: {
1512 // Lower and emit the instruction itself, then the jump table following it.
1513 MCInst TmpInst;
1514
1515 TmpInst.setOpcode(ARM::t2TBH);
1516 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1517 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1518 // Add predicate operands.
1519 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1520 TmpInst.addOperand(MCOperand::CreateReg(0));
1521 OutStreamer.EmitInstruction(TmpInst);
1522 // Output the data for the jump table itself
Jim Grosbach882ef2b2010-09-21 23:28:16 +00001523 EmitJump2Table(MI);
1524 return;
1525 }
Jim Grosbachf1aa47d2010-11-29 19:32:47 +00001526 case ARM::tBR_JTr:
Jim Grosbach2dc77682010-11-29 18:37:44 +00001527 case ARM::BR_JTr: {
1528 // Lower and emit the instruction itself, then the jump table following it.
1529 // mov pc, target
1530 MCInst TmpInst;
Jim Grosbach5ca66692010-11-29 22:37:40 +00001531 unsigned Opc = MI->getOpcode() == ARM::BR_JTr ?
Jim Grosbach2a7b41b2011-06-30 23:38:17 +00001532 ARM::MOVr : ARM::tMOVr;
Jim Grosbachf1aa47d2010-11-29 19:32:47 +00001533 TmpInst.setOpcode(Opc);
Jim Grosbach2dc77682010-11-29 18:37:44 +00001534 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1535 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1536 // Add predicate operands.
1537 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1538 TmpInst.addOperand(MCOperand::CreateReg(0));
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001539 // Add 's' bit operand (always reg0 for this)
1540 if (Opc == ARM::MOVr)
1541 TmpInst.addOperand(MCOperand::CreateReg(0));
Jim Grosbach2dc77682010-11-29 18:37:44 +00001542 OutStreamer.EmitInstruction(TmpInst);
1543
Jim Grosbachf1aa47d2010-11-29 19:32:47 +00001544 // Make sure the Thumb jump table is 4-byte aligned.
Jim Grosbach2a7b41b2011-06-30 23:38:17 +00001545 if (Opc == ARM::tMOVr)
Jim Grosbachf1aa47d2010-11-29 19:32:47 +00001546 EmitAlignment(2);
1547
Jim Grosbach2dc77682010-11-29 18:37:44 +00001548 // Output the data for the jump table itself
1549 EmitJumpTable(MI);
1550 return;
1551 }
1552 case ARM::BR_JTm: {
1553 // Lower and emit the instruction itself, then the jump table following it.
1554 // ldr pc, target
1555 MCInst TmpInst;
1556 if (MI->getOperand(1).getReg() == 0) {
1557 // literal offset
1558 TmpInst.setOpcode(ARM::LDRi12);
1559 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1560 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1561 TmpInst.addOperand(MCOperand::CreateImm(MI->getOperand(2).getImm()));
1562 } else {
1563 TmpInst.setOpcode(ARM::LDRrs);
1564 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1565 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1566 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(1).getReg()));
1567 TmpInst.addOperand(MCOperand::CreateImm(0));
1568 }
1569 // Add predicate operands.
1570 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1571 TmpInst.addOperand(MCOperand::CreateReg(0));
1572 OutStreamer.EmitInstruction(TmpInst);
1573
1574 // Output the data for the jump table itself
Jim Grosbacha2244cb2010-09-22 17:39:48 +00001575 EmitJumpTable(MI);
1576 return;
1577 }
Jim Grosbachf8dabac2010-11-17 21:05:55 +00001578 case ARM::BR_JTadd: {
1579 // Lower and emit the instruction itself, then the jump table following it.
1580 // add pc, target, idx
Jim Grosbach2dc77682010-11-29 18:37:44 +00001581 MCInst TmpInst;
1582 TmpInst.setOpcode(ARM::ADDrr);
1583 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1584 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1585 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(1).getReg()));
Jim Grosbachf8dabac2010-11-17 21:05:55 +00001586 // Add predicate operands.
Jim Grosbach2dc77682010-11-29 18:37:44 +00001587 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1588 TmpInst.addOperand(MCOperand::CreateReg(0));
Jim Grosbachf8dabac2010-11-17 21:05:55 +00001589 // Add 's' bit operand (always reg0 for this)
Jim Grosbach2dc77682010-11-29 18:37:44 +00001590 TmpInst.addOperand(MCOperand::CreateReg(0));
1591 OutStreamer.EmitInstruction(TmpInst);
Jim Grosbachf8dabac2010-11-17 21:05:55 +00001592
1593 // Output the data for the jump table itself
1594 EmitJumpTable(MI);
1595 return;
1596 }
Jim Grosbach2e6ae132010-09-23 18:05:37 +00001597 case ARM::TRAP: {
1598 // Non-Darwin binutils don't yet support the "trap" mnemonic.
1599 // FIXME: Remove this special case when they do.
1600 if (!Subtarget->isTargetDarwin()) {
Jim Grosbach78890f42010-10-01 23:21:38 +00001601 //.long 0xe7ffdefe @ trap
Jim Grosbachb2dda4b2010-09-23 19:42:17 +00001602 uint32_t Val = 0xe7ffdefeUL;
Jim Grosbach2e6ae132010-09-23 18:05:37 +00001603 OutStreamer.AddComment("trap");
1604 OutStreamer.EmitIntValue(Val, 4);
1605 return;
1606 }
1607 break;
1608 }
1609 case ARM::tTRAP: {
1610 // Non-Darwin binutils don't yet support the "trap" mnemonic.
1611 // FIXME: Remove this special case when they do.
1612 if (!Subtarget->isTargetDarwin()) {
Jim Grosbach78890f42010-10-01 23:21:38 +00001613 //.short 57086 @ trap
Benjamin Kramerc8ab9eb2010-09-23 18:57:26 +00001614 uint16_t Val = 0xdefe;
Jim Grosbach2e6ae132010-09-23 18:05:37 +00001615 OutStreamer.AddComment("trap");
1616 OutStreamer.EmitIntValue(Val, 2);
1617 return;
1618 }
1619 break;
1620 }
Jim Grosbach433a5782010-09-24 20:47:58 +00001621 case ARM::t2Int_eh_sjlj_setjmp:
1622 case ARM::t2Int_eh_sjlj_setjmp_nofp:
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001623 case ARM::tInt_eh_sjlj_setjmp: {
Jim Grosbach433a5782010-09-24 20:47:58 +00001624 // Two incoming args: GPR:$src, GPR:$val
1625 // mov $val, pc
1626 // adds $val, #7
1627 // str $val, [$src, #4]
1628 // movs r0, #0
1629 // b 1f
1630 // movs r0, #1
1631 // 1:
1632 unsigned SrcReg = MI->getOperand(0).getReg();
1633 unsigned ValReg = MI->getOperand(1).getReg();
1634 MCSymbol *Label = GetARMSJLJEHLabel();
1635 {
1636 MCInst TmpInst;
Jim Grosbach2a7b41b2011-06-30 23:38:17 +00001637 TmpInst.setOpcode(ARM::tMOVr);
Jim Grosbach433a5782010-09-24 20:47:58 +00001638 TmpInst.addOperand(MCOperand::CreateReg(ValReg));
1639 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
Jim Grosbach63b46fa2011-06-30 22:10:46 +00001640 // Predicate.
1641 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1642 TmpInst.addOperand(MCOperand::CreateReg(0));
Jim Grosbach433a5782010-09-24 20:47:58 +00001643 OutStreamer.AddComment("eh_setjmp begin");
1644 OutStreamer.EmitInstruction(TmpInst);
1645 }
1646 {
1647 MCInst TmpInst;
1648 TmpInst.setOpcode(ARM::tADDi3);
1649 TmpInst.addOperand(MCOperand::CreateReg(ValReg));
1650 // 's' bit operand
1651 TmpInst.addOperand(MCOperand::CreateReg(ARM::CPSR));
1652 TmpInst.addOperand(MCOperand::CreateReg(ValReg));
1653 TmpInst.addOperand(MCOperand::CreateImm(7));
1654 // Predicate.
1655 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1656 TmpInst.addOperand(MCOperand::CreateReg(0));
1657 OutStreamer.EmitInstruction(TmpInst);
1658 }
1659 {
1660 MCInst TmpInst;
Bill Wendlingf4caf692010-12-14 03:36:38 +00001661 TmpInst.setOpcode(ARM::tSTRi);
Jim Grosbach433a5782010-09-24 20:47:58 +00001662 TmpInst.addOperand(MCOperand::CreateReg(ValReg));
1663 TmpInst.addOperand(MCOperand::CreateReg(SrcReg));
1664 // The offset immediate is #4. The operand value is scaled by 4 for the
1665 // tSTR instruction.
1666 TmpInst.addOperand(MCOperand::CreateImm(1));
Jim Grosbach433a5782010-09-24 20:47:58 +00001667 // Predicate.
1668 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1669 TmpInst.addOperand(MCOperand::CreateReg(0));
1670 OutStreamer.EmitInstruction(TmpInst);
1671 }
1672 {
1673 MCInst TmpInst;
1674 TmpInst.setOpcode(ARM::tMOVi8);
1675 TmpInst.addOperand(MCOperand::CreateReg(ARM::R0));
1676 TmpInst.addOperand(MCOperand::CreateReg(ARM::CPSR));
1677 TmpInst.addOperand(MCOperand::CreateImm(0));
1678 // Predicate.
1679 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1680 TmpInst.addOperand(MCOperand::CreateReg(0));
1681 OutStreamer.EmitInstruction(TmpInst);
1682 }
1683 {
1684 const MCExpr *SymbolExpr = MCSymbolRefExpr::Create(Label, OutContext);
1685 MCInst TmpInst;
1686 TmpInst.setOpcode(ARM::tB);
1687 TmpInst.addOperand(MCOperand::CreateExpr(SymbolExpr));
Owen Anderson51f6a7a2011-09-09 21:48:23 +00001688 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1689 TmpInst.addOperand(MCOperand::CreateReg(0));
Jim Grosbach433a5782010-09-24 20:47:58 +00001690 OutStreamer.EmitInstruction(TmpInst);
1691 }
1692 {
1693 MCInst TmpInst;
1694 TmpInst.setOpcode(ARM::tMOVi8);
1695 TmpInst.addOperand(MCOperand::CreateReg(ARM::R0));
1696 TmpInst.addOperand(MCOperand::CreateReg(ARM::CPSR));
1697 TmpInst.addOperand(MCOperand::CreateImm(1));
1698 // Predicate.
1699 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1700 TmpInst.addOperand(MCOperand::CreateReg(0));
1701 OutStreamer.AddComment("eh_setjmp end");
1702 OutStreamer.EmitInstruction(TmpInst);
1703 }
1704 OutStreamer.EmitLabel(Label);
1705 return;
1706 }
1707
Jim Grosbach45390082010-09-23 23:33:56 +00001708 case ARM::Int_eh_sjlj_setjmp_nofp:
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001709 case ARM::Int_eh_sjlj_setjmp: {
Jim Grosbach45390082010-09-23 23:33:56 +00001710 // Two incoming args: GPR:$src, GPR:$val
1711 // add $val, pc, #8
1712 // str $val, [$src, #+4]
1713 // mov r0, #0
1714 // add pc, pc, #0
1715 // mov r0, #1
1716 unsigned SrcReg = MI->getOperand(0).getReg();
1717 unsigned ValReg = MI->getOperand(1).getReg();
1718
1719 {
1720 MCInst TmpInst;
1721 TmpInst.setOpcode(ARM::ADDri);
1722 TmpInst.addOperand(MCOperand::CreateReg(ValReg));
1723 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1724 TmpInst.addOperand(MCOperand::CreateImm(8));
1725 // Predicate.
1726 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1727 TmpInst.addOperand(MCOperand::CreateReg(0));
1728 // 's' bit operand (always reg0 for this).
1729 TmpInst.addOperand(MCOperand::CreateReg(0));
1730 OutStreamer.AddComment("eh_setjmp begin");
1731 OutStreamer.EmitInstruction(TmpInst);
1732 }
1733 {
1734 MCInst TmpInst;
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001735 TmpInst.setOpcode(ARM::STRi12);
Jim Grosbach45390082010-09-23 23:33:56 +00001736 TmpInst.addOperand(MCOperand::CreateReg(ValReg));
1737 TmpInst.addOperand(MCOperand::CreateReg(SrcReg));
Jim Grosbach45390082010-09-23 23:33:56 +00001738 TmpInst.addOperand(MCOperand::CreateImm(4));
1739 // Predicate.
1740 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1741 TmpInst.addOperand(MCOperand::CreateReg(0));
1742 OutStreamer.EmitInstruction(TmpInst);
1743 }
1744 {
1745 MCInst TmpInst;
1746 TmpInst.setOpcode(ARM::MOVi);
1747 TmpInst.addOperand(MCOperand::CreateReg(ARM::R0));
1748 TmpInst.addOperand(MCOperand::CreateImm(0));
1749 // Predicate.
1750 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1751 TmpInst.addOperand(MCOperand::CreateReg(0));
1752 // 's' bit operand (always reg0 for this).
1753 TmpInst.addOperand(MCOperand::CreateReg(0));
1754 OutStreamer.EmitInstruction(TmpInst);
1755 }
1756 {
1757 MCInst TmpInst;
1758 TmpInst.setOpcode(ARM::ADDri);
1759 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1760 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1761 TmpInst.addOperand(MCOperand::CreateImm(0));
1762 // Predicate.
1763 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1764 TmpInst.addOperand(MCOperand::CreateReg(0));
1765 // 's' bit operand (always reg0 for this).
1766 TmpInst.addOperand(MCOperand::CreateReg(0));
1767 OutStreamer.EmitInstruction(TmpInst);
1768 }
1769 {
1770 MCInst TmpInst;
1771 TmpInst.setOpcode(ARM::MOVi);
1772 TmpInst.addOperand(MCOperand::CreateReg(ARM::R0));
1773 TmpInst.addOperand(MCOperand::CreateImm(1));
1774 // Predicate.
1775 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1776 TmpInst.addOperand(MCOperand::CreateReg(0));
1777 // 's' bit operand (always reg0 for this).
1778 TmpInst.addOperand(MCOperand::CreateReg(0));
1779 OutStreamer.AddComment("eh_setjmp end");
1780 OutStreamer.EmitInstruction(TmpInst);
1781 }
1782 return;
1783 }
Jim Grosbach5acb3de2010-09-27 21:47:04 +00001784 case ARM::Int_eh_sjlj_longjmp: {
1785 // ldr sp, [$src, #8]
1786 // ldr $scratch, [$src, #4]
1787 // ldr r7, [$src]
1788 // bx $scratch
1789 unsigned SrcReg = MI->getOperand(0).getReg();
1790 unsigned ScratchReg = MI->getOperand(1).getReg();
1791 {
1792 MCInst TmpInst;
Jim Grosbach3e556122010-10-26 22:37:02 +00001793 TmpInst.setOpcode(ARM::LDRi12);
Jim Grosbach5acb3de2010-09-27 21:47:04 +00001794 TmpInst.addOperand(MCOperand::CreateReg(ARM::SP));
1795 TmpInst.addOperand(MCOperand::CreateReg(SrcReg));
Jim Grosbach5acb3de2010-09-27 21:47:04 +00001796 TmpInst.addOperand(MCOperand::CreateImm(8));
1797 // Predicate.
1798 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1799 TmpInst.addOperand(MCOperand::CreateReg(0));
1800 OutStreamer.EmitInstruction(TmpInst);
1801 }
1802 {
1803 MCInst TmpInst;
Jim Grosbach3e556122010-10-26 22:37:02 +00001804 TmpInst.setOpcode(ARM::LDRi12);
Jim Grosbach5acb3de2010-09-27 21:47:04 +00001805 TmpInst.addOperand(MCOperand::CreateReg(ScratchReg));
1806 TmpInst.addOperand(MCOperand::CreateReg(SrcReg));
Jim Grosbach5acb3de2010-09-27 21:47:04 +00001807 TmpInst.addOperand(MCOperand::CreateImm(4));
1808 // Predicate.
1809 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1810 TmpInst.addOperand(MCOperand::CreateReg(0));
1811 OutStreamer.EmitInstruction(TmpInst);
1812 }
1813 {
1814 MCInst TmpInst;
Jim Grosbach3e556122010-10-26 22:37:02 +00001815 TmpInst.setOpcode(ARM::LDRi12);
Jim Grosbach5acb3de2010-09-27 21:47:04 +00001816 TmpInst.addOperand(MCOperand::CreateReg(ARM::R7));
1817 TmpInst.addOperand(MCOperand::CreateReg(SrcReg));
Jim Grosbach5acb3de2010-09-27 21:47:04 +00001818 TmpInst.addOperand(MCOperand::CreateImm(0));
1819 // Predicate.
1820 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1821 TmpInst.addOperand(MCOperand::CreateReg(0));
1822 OutStreamer.EmitInstruction(TmpInst);
1823 }
1824 {
1825 MCInst TmpInst;
Bill Wendling6e46d842010-11-30 00:48:15 +00001826 TmpInst.setOpcode(ARM::BX);
Jim Grosbach5acb3de2010-09-27 21:47:04 +00001827 TmpInst.addOperand(MCOperand::CreateReg(ScratchReg));
1828 // Predicate.
1829 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1830 TmpInst.addOperand(MCOperand::CreateReg(0));
1831 OutStreamer.EmitInstruction(TmpInst);
1832 }
1833 return;
1834 }
Jim Grosbach385cc5e2010-09-27 22:28:11 +00001835 case ARM::tInt_eh_sjlj_longjmp: {
1836 // ldr $scratch, [$src, #8]
1837 // mov sp, $scratch
1838 // ldr $scratch, [$src, #4]
1839 // ldr r7, [$src]
1840 // bx $scratch
1841 unsigned SrcReg = MI->getOperand(0).getReg();
1842 unsigned ScratchReg = MI->getOperand(1).getReg();
1843 {
1844 MCInst TmpInst;
Bill Wendlingf4caf692010-12-14 03:36:38 +00001845 TmpInst.setOpcode(ARM::tLDRi);
Jim Grosbach385cc5e2010-09-27 22:28:11 +00001846 TmpInst.addOperand(MCOperand::CreateReg(ScratchReg));
1847 TmpInst.addOperand(MCOperand::CreateReg(SrcReg));
1848 // The offset immediate is #8. The operand value is scaled by 4 for the
Bill Wendlingf4caf692010-12-14 03:36:38 +00001849 // tLDR instruction.
Jim Grosbach385cc5e2010-09-27 22:28:11 +00001850 TmpInst.addOperand(MCOperand::CreateImm(2));
Jim Grosbach385cc5e2010-09-27 22:28:11 +00001851 // Predicate.
1852 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1853 TmpInst.addOperand(MCOperand::CreateReg(0));
1854 OutStreamer.EmitInstruction(TmpInst);
1855 }
1856 {
1857 MCInst TmpInst;
Jim Grosbach2a7b41b2011-06-30 23:38:17 +00001858 TmpInst.setOpcode(ARM::tMOVr);
Jim Grosbach385cc5e2010-09-27 22:28:11 +00001859 TmpInst.addOperand(MCOperand::CreateReg(ARM::SP));
1860 TmpInst.addOperand(MCOperand::CreateReg(ScratchReg));
1861 // Predicate.
1862 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1863 TmpInst.addOperand(MCOperand::CreateReg(0));
1864 OutStreamer.EmitInstruction(TmpInst);
1865 }
1866 {
1867 MCInst TmpInst;
Bill Wendlingf4caf692010-12-14 03:36:38 +00001868 TmpInst.setOpcode(ARM::tLDRi);
Jim Grosbach385cc5e2010-09-27 22:28:11 +00001869 TmpInst.addOperand(MCOperand::CreateReg(ScratchReg));
1870 TmpInst.addOperand(MCOperand::CreateReg(SrcReg));
1871 TmpInst.addOperand(MCOperand::CreateImm(1));
Jim Grosbach385cc5e2010-09-27 22:28:11 +00001872 // Predicate.
1873 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1874 TmpInst.addOperand(MCOperand::CreateReg(0));
1875 OutStreamer.EmitInstruction(TmpInst);
1876 }
1877 {
1878 MCInst TmpInst;
Bill Wendlingf4caf692010-12-14 03:36:38 +00001879 TmpInst.setOpcode(ARM::tLDRr);
Jim Grosbach385cc5e2010-09-27 22:28:11 +00001880 TmpInst.addOperand(MCOperand::CreateReg(ARM::R7));
1881 TmpInst.addOperand(MCOperand::CreateReg(SrcReg));
Jim Grosbach385cc5e2010-09-27 22:28:11 +00001882 TmpInst.addOperand(MCOperand::CreateReg(0));
1883 // Predicate.
1884 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1885 TmpInst.addOperand(MCOperand::CreateReg(0));
1886 OutStreamer.EmitInstruction(TmpInst);
1887 }
1888 {
1889 MCInst TmpInst;
Cameron Zwarich421b1062011-05-26 03:41:12 +00001890 TmpInst.setOpcode(ARM::tBX);
Jim Grosbach385cc5e2010-09-27 22:28:11 +00001891 TmpInst.addOperand(MCOperand::CreateReg(ScratchReg));
1892 // Predicate.
1893 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1894 TmpInst.addOperand(MCOperand::CreateReg(0));
1895 OutStreamer.EmitInstruction(TmpInst);
1896 }
1897 return;
1898 }
Chris Lattner97f06932009-10-19 20:20:46 +00001899 }
Jim Grosbachb0739b72010-09-02 01:02:06 +00001900
Chris Lattner97f06932009-10-19 20:20:46 +00001901 MCInst TmpInst;
Chris Lattner30e2cc22010-11-14 21:00:02 +00001902 LowerARMMachineInstrToMCInst(MI, TmpInst, *this);
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001903
Chris Lattner850d2e22010-02-03 01:16:28 +00001904 OutStreamer.EmitInstruction(TmpInst);
Chris Lattner97f06932009-10-19 20:20:46 +00001905}
Daniel Dunbar2685a292009-10-20 05:15:36 +00001906
1907//===----------------------------------------------------------------------===//
1908// Target Registry Stuff
1909//===----------------------------------------------------------------------===//
1910
Daniel Dunbar2685a292009-10-20 05:15:36 +00001911// Force static initialization.
1912extern "C" void LLVMInitializeARMAsmPrinter() {
1913 RegisterAsmPrinter<ARMAsmPrinter> X(TheARMTarget);
1914 RegisterAsmPrinter<ARMAsmPrinter> Y(TheThumbTarget);
Daniel Dunbar2685a292009-10-20 05:15:36 +00001915}
1916