blob: 375d0add62a2124d6fc5177f409f07772e30196a [file] [log] [blame]
Arnold Schwaighofer373e8652007-10-12 21:30:57 +00001//====- X86InstrSSE.td - Describe the X86 Instruction Set --*- tablegen -*-===//
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner081ce942007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the X86 SSE instruction set, defining the instructions,
11// and properties of the instructions which are needed for code generation,
12// machine code emission, and analysis.
13//
14//===----------------------------------------------------------------------===//
15
16
17//===----------------------------------------------------------------------===//
18// SSE specific DAG Nodes.
19//===----------------------------------------------------------------------===//
20
21def SDTX86FPShiftOp : SDTypeProfile<1, 2, [ SDTCisSameAs<0, 1>,
22 SDTCisFP<0>, SDTCisInt<2> ]>;
23
Dan Gohmanf17a25c2007-07-18 16:29:46 +000024def X86fmin : SDNode<"X86ISD::FMIN", SDTFPBinOp>;
25def X86fmax : SDNode<"X86ISD::FMAX", SDTFPBinOp>;
26def X86fand : SDNode<"X86ISD::FAND", SDTFPBinOp,
27 [SDNPCommutative, SDNPAssociative]>;
28def X86for : SDNode<"X86ISD::FOR", SDTFPBinOp,
29 [SDNPCommutative, SDNPAssociative]>;
30def X86fxor : SDNode<"X86ISD::FXOR", SDTFPBinOp,
31 [SDNPCommutative, SDNPAssociative]>;
32def X86frsqrt : SDNode<"X86ISD::FRSQRT", SDTFPUnaryOp>;
33def X86frcp : SDNode<"X86ISD::FRCP", SDTFPUnaryOp>;
34def X86fsrl : SDNode<"X86ISD::FSRL", SDTX86FPShiftOp>;
Evan Chengf37bf452007-10-01 18:12:48 +000035def X86comi : SDNode<"X86ISD::COMI", SDTX86CmpTest>;
Evan Cheng621216e2007-09-29 00:00:36 +000036def X86ucomi : SDNode<"X86ISD::UCOMI", SDTX86CmpTest>;
Nate Begemand77e59e2008-02-11 04:19:36 +000037def X86pextrb : SDNode<"X86ISD::PEXTRB",
38 SDTypeProfile<1, 2, [SDTCisVT<0, i32>, SDTCisPtrTy<2>]>>;
39def X86pextrw : SDNode<"X86ISD::PEXTRW",
40 SDTypeProfile<1, 2, [SDTCisVT<0, i32>, SDTCisPtrTy<2>]>>;
41def X86pinsrb : SDNode<"X86ISD::PINSRB",
42 SDTypeProfile<1, 3, [SDTCisVT<0, v16i8>, SDTCisSameAs<0,1>,
43 SDTCisVT<2, i32>, SDTCisPtrTy<3>]>>;
44def X86pinsrw : SDNode<"X86ISD::PINSRW",
45 SDTypeProfile<1, 3, [SDTCisVT<0, v8i16>, SDTCisSameAs<0,1>,
46 SDTCisVT<2, i32>, SDTCisPtrTy<3>]>>;
47def X86insrtps : SDNode<"X86ISD::INSERTPS",
48 SDTypeProfile<1, 3, [SDTCisVT<0, v4f32>, SDTCisSameAs<0,1>,
49 SDTCisVT<2, f32>, SDTCisPtrTy<3>]>>;
Evan Cheng40ee6e52008-05-08 00:57:18 +000050def X86zvmovl : SDNode<"X86ISD::ZEXT_VMOVL", SDTUnaryOp>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000051
52//===----------------------------------------------------------------------===//
Dan Gohmanf17a25c2007-07-18 16:29:46 +000053// SSE Complex Patterns
54//===----------------------------------------------------------------------===//
55
56// These are 'extloads' from a scalar to the low element of a vector, zeroing
57// the top elements. These are used for the SSE 'ss' and 'sd' instruction
58// forms.
59def sse_load_f32 : ComplexPattern<v4f32, 4, "SelectScalarSSELoad", [],
Chris Lattnerc90ee9c2008-01-10 07:59:24 +000060 [SDNPHasChain, SDNPMayLoad]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000061def sse_load_f64 : ComplexPattern<v2f64, 4, "SelectScalarSSELoad", [],
Chris Lattnerc90ee9c2008-01-10 07:59:24 +000062 [SDNPHasChain, SDNPMayLoad]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000063
64def ssmem : Operand<v4f32> {
65 let PrintMethod = "printf32mem";
66 let MIOperandInfo = (ops ptr_rc, i8imm, ptr_rc, i32imm);
67}
68def sdmem : Operand<v2f64> {
69 let PrintMethod = "printf64mem";
70 let MIOperandInfo = (ops ptr_rc, i8imm, ptr_rc, i32imm);
71}
72
73//===----------------------------------------------------------------------===//
74// SSE pattern fragments
75//===----------------------------------------------------------------------===//
76
Dan Gohmanf17a25c2007-07-18 16:29:46 +000077def loadv4f32 : PatFrag<(ops node:$ptr), (v4f32 (load node:$ptr))>;
78def loadv2f64 : PatFrag<(ops node:$ptr), (v2f64 (load node:$ptr))>;
79def loadv4i32 : PatFrag<(ops node:$ptr), (v4i32 (load node:$ptr))>;
80def loadv2i64 : PatFrag<(ops node:$ptr), (v2i64 (load node:$ptr))>;
81
Dan Gohman11821702007-07-27 17:16:43 +000082// Like 'store', but always requires vector alignment.
Dan Gohman4a4f1512007-07-18 20:23:34 +000083def alignedstore : PatFrag<(ops node:$val, node:$ptr),
84 (st node:$val, node:$ptr), [{
85 if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N))
86 return !ST->isTruncatingStore() &&
87 ST->getAddressingMode() == ISD::UNINDEXED &&
Dan Gohman11821702007-07-27 17:16:43 +000088 ST->getAlignment() >= 16;
Dan Gohman4a4f1512007-07-18 20:23:34 +000089 return false;
90}]>;
91
Dan Gohman11821702007-07-27 17:16:43 +000092// Like 'load', but always requires vector alignment.
Dan Gohman4a4f1512007-07-18 20:23:34 +000093def alignedload : PatFrag<(ops node:$ptr), (ld node:$ptr), [{
94 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N))
95 return LD->getExtensionType() == ISD::NON_EXTLOAD &&
96 LD->getAddressingMode() == ISD::UNINDEXED &&
Dan Gohman11821702007-07-27 17:16:43 +000097 LD->getAlignment() >= 16;
Dan Gohman4a4f1512007-07-18 20:23:34 +000098 return false;
99}]>;
100
Dan Gohman11821702007-07-27 17:16:43 +0000101def alignedloadfsf32 : PatFrag<(ops node:$ptr), (f32 (alignedload node:$ptr))>;
102def alignedloadfsf64 : PatFrag<(ops node:$ptr), (f64 (alignedload node:$ptr))>;
Dan Gohman4a4f1512007-07-18 20:23:34 +0000103def alignedloadv4f32 : PatFrag<(ops node:$ptr), (v4f32 (alignedload node:$ptr))>;
104def alignedloadv2f64 : PatFrag<(ops node:$ptr), (v2f64 (alignedload node:$ptr))>;
105def alignedloadv4i32 : PatFrag<(ops node:$ptr), (v4i32 (alignedload node:$ptr))>;
106def alignedloadv2i64 : PatFrag<(ops node:$ptr), (v2i64 (alignedload node:$ptr))>;
107
108// Like 'load', but uses special alignment checks suitable for use in
109// memory operands in most SSE instructions, which are required to
110// be naturally aligned on some targets but not on others.
111// FIXME: Actually implement support for targets that don't require the
112// alignment. This probably wants a subtarget predicate.
113def memop : PatFrag<(ops node:$ptr), (ld node:$ptr), [{
114 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N))
115 return LD->getExtensionType() == ISD::NON_EXTLOAD &&
116 LD->getAddressingMode() == ISD::UNINDEXED &&
Dan Gohman11821702007-07-27 17:16:43 +0000117 LD->getAlignment() >= 16;
Dan Gohman4a4f1512007-07-18 20:23:34 +0000118 return false;
119}]>;
120
Dan Gohman11821702007-07-27 17:16:43 +0000121def memopfsf32 : PatFrag<(ops node:$ptr), (f32 (memop node:$ptr))>;
122def memopfsf64 : PatFrag<(ops node:$ptr), (f64 (memop node:$ptr))>;
Dan Gohman4a4f1512007-07-18 20:23:34 +0000123def memopv4f32 : PatFrag<(ops node:$ptr), (v4f32 (memop node:$ptr))>;
124def memopv2f64 : PatFrag<(ops node:$ptr), (v2f64 (memop node:$ptr))>;
125def memopv4i32 : PatFrag<(ops node:$ptr), (v4i32 (memop node:$ptr))>;
126def memopv2i64 : PatFrag<(ops node:$ptr), (v2i64 (memop node:$ptr))>;
Nate Begeman9a58b8a2008-02-09 23:46:37 +0000127def memopv16i8 : PatFrag<(ops node:$ptr), (v16i8 (memop node:$ptr))>;
Dan Gohman4a4f1512007-07-18 20:23:34 +0000128
Bill Wendling3b15d722007-08-11 09:52:53 +0000129// SSSE3 uses MMX registers for some instructions. They aren't aligned on a
130// 16-byte boundary.
Nate Begeman9a58b8a2008-02-09 23:46:37 +0000131// FIXME: 8 byte alignment for mmx reads is not required
Bill Wendling3b15d722007-08-11 09:52:53 +0000132def memop64 : PatFrag<(ops node:$ptr), (ld node:$ptr), [{
133 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N))
134 return LD->getExtensionType() == ISD::NON_EXTLOAD &&
135 LD->getAddressingMode() == ISD::UNINDEXED &&
136 LD->getAlignment() >= 8;
137 return false;
138}]>;
139
140def memopv8i8 : PatFrag<(ops node:$ptr), (v8i8 (memop64 node:$ptr))>;
Bill Wendling3b15d722007-08-11 09:52:53 +0000141def memopv4i16 : PatFrag<(ops node:$ptr), (v4i16 (memop64 node:$ptr))>;
142def memopv8i16 : PatFrag<(ops node:$ptr), (v8i16 (memop64 node:$ptr))>;
143def memopv2i32 : PatFrag<(ops node:$ptr), (v2i32 (memop64 node:$ptr))>;
144
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000145def bc_v4f32 : PatFrag<(ops node:$in), (v4f32 (bitconvert node:$in))>;
146def bc_v2f64 : PatFrag<(ops node:$in), (v2f64 (bitconvert node:$in))>;
147def bc_v16i8 : PatFrag<(ops node:$in), (v16i8 (bitconvert node:$in))>;
148def bc_v8i16 : PatFrag<(ops node:$in), (v8i16 (bitconvert node:$in))>;
149def bc_v4i32 : PatFrag<(ops node:$in), (v4i32 (bitconvert node:$in))>;
150def bc_v2i64 : PatFrag<(ops node:$in), (v2i64 (bitconvert node:$in))>;
151
152def fp32imm0 : PatLeaf<(f32 fpimm), [{
153 return N->isExactlyValue(+0.0);
154}]>;
155
156def PSxLDQ_imm : SDNodeXForm<imm, [{
157 // Transformation function: imm >> 3
158 return getI32Imm(N->getValue() >> 3);
159}]>;
160
161// SHUFFLE_get_shuf_imm xform function: convert vector_shuffle mask to PSHUF*,
162// SHUFP* etc. imm.
163def SHUFFLE_get_shuf_imm : SDNodeXForm<build_vector, [{
164 return getI8Imm(X86::getShuffleSHUFImmediate(N));
165}]>;
166
167// SHUFFLE_get_pshufhw_imm xform function: convert vector_shuffle mask to
168// PSHUFHW imm.
169def SHUFFLE_get_pshufhw_imm : SDNodeXForm<build_vector, [{
170 return getI8Imm(X86::getShufflePSHUFHWImmediate(N));
171}]>;
172
173// SHUFFLE_get_pshuflw_imm xform function: convert vector_shuffle mask to
174// PSHUFLW imm.
175def SHUFFLE_get_pshuflw_imm : SDNodeXForm<build_vector, [{
176 return getI8Imm(X86::getShufflePSHUFLWImmediate(N));
177}]>;
178
179def SSE_splat_mask : PatLeaf<(build_vector), [{
180 return X86::isSplatMask(N);
181}], SHUFFLE_get_shuf_imm>;
182
183def SSE_splat_lo_mask : PatLeaf<(build_vector), [{
184 return X86::isSplatLoMask(N);
185}]>;
186
187def MOVHLPS_shuffle_mask : PatLeaf<(build_vector), [{
188 return X86::isMOVHLPSMask(N);
189}]>;
190
191def MOVHLPS_v_undef_shuffle_mask : PatLeaf<(build_vector), [{
192 return X86::isMOVHLPS_v_undef_Mask(N);
193}]>;
194
195def MOVHP_shuffle_mask : PatLeaf<(build_vector), [{
196 return X86::isMOVHPMask(N);
197}]>;
198
199def MOVLP_shuffle_mask : PatLeaf<(build_vector), [{
200 return X86::isMOVLPMask(N);
201}]>;
202
203def MOVL_shuffle_mask : PatLeaf<(build_vector), [{
204 return X86::isMOVLMask(N);
205}]>;
206
207def MOVSHDUP_shuffle_mask : PatLeaf<(build_vector), [{
208 return X86::isMOVSHDUPMask(N);
209}]>;
210
211def MOVSLDUP_shuffle_mask : PatLeaf<(build_vector), [{
212 return X86::isMOVSLDUPMask(N);
213}]>;
214
215def UNPCKL_shuffle_mask : PatLeaf<(build_vector), [{
216 return X86::isUNPCKLMask(N);
217}]>;
218
219def UNPCKH_shuffle_mask : PatLeaf<(build_vector), [{
220 return X86::isUNPCKHMask(N);
221}]>;
222
223def UNPCKL_v_undef_shuffle_mask : PatLeaf<(build_vector), [{
224 return X86::isUNPCKL_v_undef_Mask(N);
225}]>;
226
227def UNPCKH_v_undef_shuffle_mask : PatLeaf<(build_vector), [{
228 return X86::isUNPCKH_v_undef_Mask(N);
229}]>;
230
231def PSHUFD_shuffle_mask : PatLeaf<(build_vector), [{
232 return X86::isPSHUFDMask(N);
233}], SHUFFLE_get_shuf_imm>;
234
235def PSHUFHW_shuffle_mask : PatLeaf<(build_vector), [{
236 return X86::isPSHUFHWMask(N);
237}], SHUFFLE_get_pshufhw_imm>;
238
239def PSHUFLW_shuffle_mask : PatLeaf<(build_vector), [{
240 return X86::isPSHUFLWMask(N);
241}], SHUFFLE_get_pshuflw_imm>;
242
243def SHUFP_unary_shuffle_mask : PatLeaf<(build_vector), [{
244 return X86::isPSHUFDMask(N);
245}], SHUFFLE_get_shuf_imm>;
246
247def SHUFP_shuffle_mask : PatLeaf<(build_vector), [{
248 return X86::isSHUFPMask(N);
249}], SHUFFLE_get_shuf_imm>;
250
251def PSHUFD_binary_shuffle_mask : PatLeaf<(build_vector), [{
252 return X86::isSHUFPMask(N);
253}], SHUFFLE_get_shuf_imm>;
254
255//===----------------------------------------------------------------------===//
256// SSE scalar FP Instructions
257//===----------------------------------------------------------------------===//
258
259// CMOV* - Used to implement the SSE SELECT DAG operation. Expanded by the
260// scheduler into a branch sequence.
Evan Cheng950aac02007-09-25 01:57:46 +0000261// These are expanded by the scheduler.
262let Uses = [EFLAGS], usesCustomDAGSchedInserter = 1 in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000263 def CMOV_FR32 : I<0, Pseudo,
Evan Chengb783fa32007-07-19 01:14:50 +0000264 (outs FR32:$dst), (ins FR32:$t, FR32:$f, i8imm:$cond),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000265 "#CMOV_FR32 PSEUDO!",
Evan Cheng621216e2007-09-29 00:00:36 +0000266 [(set FR32:$dst, (X86cmov FR32:$t, FR32:$f, imm:$cond,
267 EFLAGS))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000268 def CMOV_FR64 : I<0, Pseudo,
Evan Chengb783fa32007-07-19 01:14:50 +0000269 (outs FR64:$dst), (ins FR64:$t, FR64:$f, i8imm:$cond),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000270 "#CMOV_FR64 PSEUDO!",
Evan Cheng621216e2007-09-29 00:00:36 +0000271 [(set FR64:$dst, (X86cmov FR64:$t, FR64:$f, imm:$cond,
272 EFLAGS))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000273 def CMOV_V4F32 : I<0, Pseudo,
Evan Chengb783fa32007-07-19 01:14:50 +0000274 (outs VR128:$dst), (ins VR128:$t, VR128:$f, i8imm:$cond),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000275 "#CMOV_V4F32 PSEUDO!",
276 [(set VR128:$dst,
Evan Cheng621216e2007-09-29 00:00:36 +0000277 (v4f32 (X86cmov VR128:$t, VR128:$f, imm:$cond,
278 EFLAGS)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000279 def CMOV_V2F64 : I<0, Pseudo,
Evan Chengb783fa32007-07-19 01:14:50 +0000280 (outs VR128:$dst), (ins VR128:$t, VR128:$f, i8imm:$cond),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000281 "#CMOV_V2F64 PSEUDO!",
282 [(set VR128:$dst,
Evan Cheng621216e2007-09-29 00:00:36 +0000283 (v2f64 (X86cmov VR128:$t, VR128:$f, imm:$cond,
284 EFLAGS)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000285 def CMOV_V2I64 : I<0, Pseudo,
Evan Chengb783fa32007-07-19 01:14:50 +0000286 (outs VR128:$dst), (ins VR128:$t, VR128:$f, i8imm:$cond),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000287 "#CMOV_V2I64 PSEUDO!",
288 [(set VR128:$dst,
Evan Cheng621216e2007-09-29 00:00:36 +0000289 (v2i64 (X86cmov VR128:$t, VR128:$f, imm:$cond,
Evan Cheng950aac02007-09-25 01:57:46 +0000290 EFLAGS)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000291}
292
293//===----------------------------------------------------------------------===//
294// SSE1 Instructions
295//===----------------------------------------------------------------------===//
296
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000297// Move Instructions
Chris Lattnerd1a9eb62008-01-11 06:59:07 +0000298let neverHasSideEffects = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000299def MOVSSrr : SSI<0x10, MRMSrcReg, (outs FR32:$dst), (ins FR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000300 "movss\t{$src, $dst|$dst, $src}", []>;
Chris Lattner1a1932c2008-01-06 23:38:27 +0000301let isSimpleLoad = 1, isReMaterializable = 1, mayHaveSideEffects = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000302def MOVSSrm : SSI<0x10, MRMSrcMem, (outs FR32:$dst), (ins f32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000303 "movss\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000304 [(set FR32:$dst, (loadf32 addr:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000305def MOVSSmr : SSI<0x11, MRMDestMem, (outs), (ins f32mem:$dst, FR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000306 "movss\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000307 [(store FR32:$src, addr:$dst)]>;
308
309// Conversion instructions
Evan Chengb783fa32007-07-19 01:14:50 +0000310def CVTTSS2SIrr : SSI<0x2C, MRMSrcReg, (outs GR32:$dst), (ins FR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000311 "cvttss2si\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000312 [(set GR32:$dst, (fp_to_sint FR32:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000313def CVTTSS2SIrm : SSI<0x2C, MRMSrcMem, (outs GR32:$dst), (ins f32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000314 "cvttss2si\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000315 [(set GR32:$dst, (fp_to_sint (loadf32 addr:$src)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000316def CVTSI2SSrr : SSI<0x2A, MRMSrcReg, (outs FR32:$dst), (ins GR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000317 "cvtsi2ss\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000318 [(set FR32:$dst, (sint_to_fp GR32:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000319def CVTSI2SSrm : SSI<0x2A, MRMSrcMem, (outs FR32:$dst), (ins i32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000320 "cvtsi2ss\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000321 [(set FR32:$dst, (sint_to_fp (loadi32 addr:$src)))]>;
322
323// Match intrinsics which expect XMM operand(s).
Evan Chengb783fa32007-07-19 01:14:50 +0000324def Int_CVTSS2SIrr : SSI<0x2D, MRMSrcReg, (outs GR32:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000325 "cvtss2si\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000326 [(set GR32:$dst, (int_x86_sse_cvtss2si VR128:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000327def Int_CVTSS2SIrm : SSI<0x2D, MRMSrcMem, (outs GR32:$dst), (ins f32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000328 "cvtss2si\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000329 [(set GR32:$dst, (int_x86_sse_cvtss2si
330 (load addr:$src)))]>;
331
Dale Johannesen1fbb4a52007-10-30 22:15:38 +0000332// Match intrinisics which expect MM and XMM operand(s).
333def Int_CVTPS2PIrr : PSI<0x2D, MRMSrcReg, (outs VR64:$dst), (ins VR128:$src),
334 "cvtps2pi\t{$src, $dst|$dst, $src}",
335 [(set VR64:$dst, (int_x86_sse_cvtps2pi VR128:$src))]>;
336def Int_CVTPS2PIrm : PSI<0x2D, MRMSrcMem, (outs VR64:$dst), (ins f64mem:$src),
337 "cvtps2pi\t{$src, $dst|$dst, $src}",
338 [(set VR64:$dst, (int_x86_sse_cvtps2pi
339 (load addr:$src)))]>;
340def Int_CVTTPS2PIrr: PSI<0x2C, MRMSrcReg, (outs VR64:$dst), (ins VR128:$src),
341 "cvttps2pi\t{$src, $dst|$dst, $src}",
342 [(set VR64:$dst, (int_x86_sse_cvttps2pi VR128:$src))]>;
343def Int_CVTTPS2PIrm: PSI<0x2C, MRMSrcMem, (outs VR64:$dst), (ins f64mem:$src),
344 "cvttps2pi\t{$src, $dst|$dst, $src}",
345 [(set VR64:$dst, (int_x86_sse_cvttps2pi
346 (load addr:$src)))]>;
Evan Cheng3ea4d672008-03-05 08:19:16 +0000347let Constraints = "$src1 = $dst" in {
Dale Johannesen1fbb4a52007-10-30 22:15:38 +0000348 def Int_CVTPI2PSrr : PSI<0x2A, MRMSrcReg,
349 (outs VR128:$dst), (ins VR128:$src1, VR64:$src2),
350 "cvtpi2ps\t{$src2, $dst|$dst, $src2}",
351 [(set VR128:$dst, (int_x86_sse_cvtpi2ps VR128:$src1,
352 VR64:$src2))]>;
353 def Int_CVTPI2PSrm : PSI<0x2A, MRMSrcMem,
354 (outs VR128:$dst), (ins VR128:$src1, i64mem:$src2),
355 "cvtpi2ps\t{$src2, $dst|$dst, $src2}",
356 [(set VR128:$dst, (int_x86_sse_cvtpi2ps VR128:$src1,
357 (load addr:$src2)))]>;
358}
359
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000360// Aliases for intrinsics
Evan Chengb783fa32007-07-19 01:14:50 +0000361def Int_CVTTSS2SIrr : SSI<0x2C, MRMSrcReg, (outs GR32:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000362 "cvttss2si\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000363 [(set GR32:$dst,
364 (int_x86_sse_cvttss2si VR128:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000365def Int_CVTTSS2SIrm : SSI<0x2C, MRMSrcMem, (outs GR32:$dst), (ins f32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000366 "cvttss2si\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000367 [(set GR32:$dst,
368 (int_x86_sse_cvttss2si(load addr:$src)))]>;
369
Evan Cheng3ea4d672008-03-05 08:19:16 +0000370let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000371 def Int_CVTSI2SSrr : SSI<0x2A, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000372 (outs VR128:$dst), (ins VR128:$src1, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000373 "cvtsi2ss\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000374 [(set VR128:$dst, (int_x86_sse_cvtsi2ss VR128:$src1,
375 GR32:$src2))]>;
376 def Int_CVTSI2SSrm : SSI<0x2A, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000377 (outs VR128:$dst), (ins VR128:$src1, i32mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000378 "cvtsi2ss\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000379 [(set VR128:$dst, (int_x86_sse_cvtsi2ss VR128:$src1,
380 (loadi32 addr:$src2)))]>;
381}
382
383// Comparison instructions
Evan Cheng3ea4d672008-03-05 08:19:16 +0000384let Constraints = "$src1 = $dst" in {
Chris Lattnerd1a9eb62008-01-11 06:59:07 +0000385let neverHasSideEffects = 1 in
Chris Lattnera9f545f2007-12-16 20:12:41 +0000386 def CMPSSrr : SSIi8<0xC2, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000387 (outs FR32:$dst), (ins FR32:$src1, FR32:$src, SSECC:$cc),
Dan Gohman91888f02007-07-31 20:11:57 +0000388 "cmp${cc}ss\t{$src, $dst|$dst, $src}", []>;
Chris Lattnerd1a9eb62008-01-11 06:59:07 +0000389let neverHasSideEffects = 1, mayLoad = 1 in
Chris Lattnera9f545f2007-12-16 20:12:41 +0000390 def CMPSSrm : SSIi8<0xC2, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000391 (outs FR32:$dst), (ins FR32:$src1, f32mem:$src, SSECC:$cc),
Dan Gohman91888f02007-07-31 20:11:57 +0000392 "cmp${cc}ss\t{$src, $dst|$dst, $src}", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000393}
394
Evan Cheng55687072007-09-14 21:48:26 +0000395let Defs = [EFLAGS] in {
Evan Chengb783fa32007-07-19 01:14:50 +0000396def UCOMISSrr: PSI<0x2E, MRMSrcReg, (outs), (ins FR32:$src1, FR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000397 "ucomiss\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +0000398 [(X86cmp FR32:$src1, FR32:$src2), (implicit EFLAGS)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000399def UCOMISSrm: PSI<0x2E, MRMSrcMem, (outs), (ins FR32:$src1, f32mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000400 "ucomiss\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +0000401 [(X86cmp FR32:$src1, (loadf32 addr:$src2)),
Evan Cheng950aac02007-09-25 01:57:46 +0000402 (implicit EFLAGS)]>;
Evan Cheng55687072007-09-14 21:48:26 +0000403} // Defs = [EFLAGS]
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000404
405// Aliases to match intrinsics which expect XMM operand(s).
Evan Cheng3ea4d672008-03-05 08:19:16 +0000406let Constraints = "$src1 = $dst" in {
Chris Lattnera9f545f2007-12-16 20:12:41 +0000407 def Int_CMPSSrr : SSIi8<0xC2, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000408 (outs VR128:$dst), (ins VR128:$src1, VR128:$src, SSECC:$cc),
Dan Gohman91888f02007-07-31 20:11:57 +0000409 "cmp${cc}ss\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000410 [(set VR128:$dst, (int_x86_sse_cmp_ss VR128:$src1,
411 VR128:$src, imm:$cc))]>;
Chris Lattnera9f545f2007-12-16 20:12:41 +0000412 def Int_CMPSSrm : SSIi8<0xC2, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000413 (outs VR128:$dst), (ins VR128:$src1, f32mem:$src, SSECC:$cc),
Dan Gohman91888f02007-07-31 20:11:57 +0000414 "cmp${cc}ss\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000415 [(set VR128:$dst, (int_x86_sse_cmp_ss VR128:$src1,
416 (load addr:$src), imm:$cc))]>;
417}
418
Evan Cheng55687072007-09-14 21:48:26 +0000419let Defs = [EFLAGS] in {
Evan Cheng621216e2007-09-29 00:00:36 +0000420def Int_UCOMISSrr: PSI<0x2E, MRMSrcReg, (outs),
Evan Cheng950aac02007-09-25 01:57:46 +0000421 (ins VR128:$src1, VR128:$src2),
422 "ucomiss\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +0000423 [(X86ucomi (v4f32 VR128:$src1), VR128:$src2),
Evan Cheng950aac02007-09-25 01:57:46 +0000424 (implicit EFLAGS)]>;
Evan Cheng621216e2007-09-29 00:00:36 +0000425def Int_UCOMISSrm: PSI<0x2E, MRMSrcMem, (outs),
Evan Cheng950aac02007-09-25 01:57:46 +0000426 (ins VR128:$src1, f128mem:$src2),
427 "ucomiss\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +0000428 [(X86ucomi (v4f32 VR128:$src1), (load addr:$src2)),
Evan Cheng950aac02007-09-25 01:57:46 +0000429 (implicit EFLAGS)]>;
430
Evan Cheng621216e2007-09-29 00:00:36 +0000431def Int_COMISSrr: PSI<0x2F, MRMSrcReg, (outs),
Evan Cheng950aac02007-09-25 01:57:46 +0000432 (ins VR128:$src1, VR128:$src2),
433 "comiss\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +0000434 [(X86comi (v4f32 VR128:$src1), VR128:$src2),
Evan Cheng950aac02007-09-25 01:57:46 +0000435 (implicit EFLAGS)]>;
Evan Cheng621216e2007-09-29 00:00:36 +0000436def Int_COMISSrm: PSI<0x2F, MRMSrcMem, (outs),
Evan Cheng950aac02007-09-25 01:57:46 +0000437 (ins VR128:$src1, f128mem:$src2),
438 "comiss\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +0000439 [(X86comi (v4f32 VR128:$src1), (load addr:$src2)),
Evan Cheng950aac02007-09-25 01:57:46 +0000440 (implicit EFLAGS)]>;
Evan Cheng55687072007-09-14 21:48:26 +0000441} // Defs = [EFLAGS]
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000442
443// Aliases of packed SSE1 instructions for scalar use. These all have names that
444// start with 'Fs'.
445
446// Alias instructions that map fld0 to pxor for sse.
Chris Lattner17dab4a2008-01-10 05:45:39 +0000447let isReMaterializable = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000448def FsFLD0SS : I<0xEF, MRMInitReg, (outs FR32:$dst), (ins),
Dan Gohman91888f02007-07-31 20:11:57 +0000449 "pxor\t$dst, $dst", [(set FR32:$dst, fp32imm0)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000450 Requires<[HasSSE1]>, TB, OpSize;
451
452// Alias instruction to do FR32 reg-to-reg copy using movaps. Upper bits are
453// disregarded.
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000454let neverHasSideEffects = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000455def FsMOVAPSrr : PSI<0x28, MRMSrcReg, (outs FR32:$dst), (ins FR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000456 "movaps\t{$src, $dst|$dst, $src}", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000457
458// Alias instruction to load FR32 from f128mem using movaps. Upper bits are
459// disregarded.
Chris Lattner1a1932c2008-01-06 23:38:27 +0000460let isSimpleLoad = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000461def FsMOVAPSrm : PSI<0x28, MRMSrcMem, (outs FR32:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000462 "movaps\t{$src, $dst|$dst, $src}",
Dan Gohman11821702007-07-27 17:16:43 +0000463 [(set FR32:$dst, (alignedloadfsf32 addr:$src))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000464
465// Alias bitwise logical operations using SSE logical ops on packed FP values.
Evan Cheng3ea4d672008-03-05 08:19:16 +0000466let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000467let isCommutable = 1 in {
Evan Chengb783fa32007-07-19 01:14:50 +0000468 def FsANDPSrr : PSI<0x54, MRMSrcReg, (outs FR32:$dst), (ins FR32:$src1, FR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000469 "andps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000470 [(set FR32:$dst, (X86fand FR32:$src1, FR32:$src2))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000471 def FsORPSrr : PSI<0x56, MRMSrcReg, (outs FR32:$dst), (ins FR32:$src1, FR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000472 "orps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000473 [(set FR32:$dst, (X86for FR32:$src1, FR32:$src2))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000474 def FsXORPSrr : PSI<0x57, MRMSrcReg, (outs FR32:$dst), (ins FR32:$src1, FR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000475 "xorps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000476 [(set FR32:$dst, (X86fxor FR32:$src1, FR32:$src2))]>;
477}
478
Evan Chengb783fa32007-07-19 01:14:50 +0000479def FsANDPSrm : PSI<0x54, MRMSrcMem, (outs FR32:$dst), (ins FR32:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000480 "andps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000481 [(set FR32:$dst, (X86fand FR32:$src1,
Dan Gohman11821702007-07-27 17:16:43 +0000482 (memopfsf32 addr:$src2)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000483def FsORPSrm : PSI<0x56, MRMSrcMem, (outs FR32:$dst), (ins FR32:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000484 "orps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000485 [(set FR32:$dst, (X86for FR32:$src1,
Dan Gohman11821702007-07-27 17:16:43 +0000486 (memopfsf32 addr:$src2)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000487def FsXORPSrm : PSI<0x57, MRMSrcMem, (outs FR32:$dst), (ins FR32:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000488 "xorps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000489 [(set FR32:$dst, (X86fxor FR32:$src1,
Dan Gohman11821702007-07-27 17:16:43 +0000490 (memopfsf32 addr:$src2)))]>;
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000491let neverHasSideEffects = 1 in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000492def FsANDNPSrr : PSI<0x55, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000493 (outs FR32:$dst), (ins FR32:$src1, FR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000494 "andnps\t{$src2, $dst|$dst, $src2}", []>;
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000495
496let mayLoad = 1 in
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000497def FsANDNPSrm : PSI<0x55, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000498 (outs FR32:$dst), (ins FR32:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000499 "andnps\t{$src2, $dst|$dst, $src2}", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000500}
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000501}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000502
503/// basic_sse1_fp_binop_rm - SSE1 binops come in both scalar and vector forms.
504///
505/// In addition, we also have a special variant of the scalar form here to
506/// represent the associated intrinsic operation. This form is unlike the
507/// plain scalar form, in that it takes an entire vector (instead of a scalar)
508/// and leaves the top elements undefined.
509///
510/// These three forms can each be reg+reg or reg+mem, so there are a total of
511/// six "instructions".
512///
Evan Cheng3ea4d672008-03-05 08:19:16 +0000513let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000514multiclass basic_sse1_fp_binop_rm<bits<8> opc, string OpcodeStr,
515 SDNode OpNode, Intrinsic F32Int,
516 bit Commutable = 0> {
517 // Scalar operation, reg+reg.
Evan Chengb783fa32007-07-19 01:14:50 +0000518 def SSrr : SSI<opc, MRMSrcReg, (outs FR32:$dst), (ins FR32:$src1, FR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000519 !strconcat(OpcodeStr, "ss\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000520 [(set FR32:$dst, (OpNode FR32:$src1, FR32:$src2))]> {
521 let isCommutable = Commutable;
522 }
523
524 // Scalar operation, reg+mem.
Evan Chengb783fa32007-07-19 01:14:50 +0000525 def SSrm : SSI<opc, MRMSrcMem, (outs FR32:$dst), (ins FR32:$src1, f32mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000526 !strconcat(OpcodeStr, "ss\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000527 [(set FR32:$dst, (OpNode FR32:$src1, (load addr:$src2)))]>;
528
529 // Vector operation, reg+reg.
Evan Chengb783fa32007-07-19 01:14:50 +0000530 def PSrr : PSI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000531 !strconcat(OpcodeStr, "ps\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000532 [(set VR128:$dst, (v4f32 (OpNode VR128:$src1, VR128:$src2)))]> {
533 let isCommutable = Commutable;
534 }
535
536 // Vector operation, reg+mem.
Evan Chengb783fa32007-07-19 01:14:50 +0000537 def PSrm : PSI<opc, MRMSrcMem, (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000538 !strconcat(OpcodeStr, "ps\t{$src2, $dst|$dst, $src2}"),
Dan Gohman4a4f1512007-07-18 20:23:34 +0000539 [(set VR128:$dst, (OpNode VR128:$src1, (memopv4f32 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000540
541 // Intrinsic operation, reg+reg.
Evan Chengb783fa32007-07-19 01:14:50 +0000542 def SSrr_Int : SSI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000543 !strconcat(OpcodeStr, "ss\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000544 [(set VR128:$dst, (F32Int VR128:$src1, VR128:$src2))]> {
545 let isCommutable = Commutable;
546 }
547
548 // Intrinsic operation, reg+mem.
Evan Chengb783fa32007-07-19 01:14:50 +0000549 def SSrm_Int : SSI<opc, MRMSrcMem, (outs VR128:$dst), (ins VR128:$src1, ssmem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000550 !strconcat(OpcodeStr, "ss\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000551 [(set VR128:$dst, (F32Int VR128:$src1,
552 sse_load_f32:$src2))]>;
553}
554}
555
556// Arithmetic instructions
557defm ADD : basic_sse1_fp_binop_rm<0x58, "add", fadd, int_x86_sse_add_ss, 1>;
558defm MUL : basic_sse1_fp_binop_rm<0x59, "mul", fmul, int_x86_sse_mul_ss, 1>;
559defm SUB : basic_sse1_fp_binop_rm<0x5C, "sub", fsub, int_x86_sse_sub_ss>;
560defm DIV : basic_sse1_fp_binop_rm<0x5E, "div", fdiv, int_x86_sse_div_ss>;
561
562/// sse1_fp_binop_rm - Other SSE1 binops
563///
564/// This multiclass is like basic_sse1_fp_binop_rm, with the addition of
565/// instructions for a full-vector intrinsic form. Operations that map
566/// onto C operators don't use this form since they just use the plain
567/// vector form instead of having a separate vector intrinsic form.
568///
569/// This provides a total of eight "instructions".
570///
Evan Cheng3ea4d672008-03-05 08:19:16 +0000571let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000572multiclass sse1_fp_binop_rm<bits<8> opc, string OpcodeStr,
573 SDNode OpNode,
574 Intrinsic F32Int,
575 Intrinsic V4F32Int,
576 bit Commutable = 0> {
577
578 // Scalar operation, reg+reg.
Evan Chengb783fa32007-07-19 01:14:50 +0000579 def SSrr : SSI<opc, MRMSrcReg, (outs FR32:$dst), (ins FR32:$src1, FR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000580 !strconcat(OpcodeStr, "ss\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000581 [(set FR32:$dst, (OpNode FR32:$src1, FR32:$src2))]> {
582 let isCommutable = Commutable;
583 }
584
585 // Scalar operation, reg+mem.
Evan Chengb783fa32007-07-19 01:14:50 +0000586 def SSrm : SSI<opc, MRMSrcMem, (outs FR32:$dst), (ins FR32:$src1, f32mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000587 !strconcat(OpcodeStr, "ss\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000588 [(set FR32:$dst, (OpNode FR32:$src1, (load addr:$src2)))]>;
589
590 // Vector operation, reg+reg.
Evan Chengb783fa32007-07-19 01:14:50 +0000591 def PSrr : PSI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000592 !strconcat(OpcodeStr, "ps\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000593 [(set VR128:$dst, (v4f32 (OpNode VR128:$src1, VR128:$src2)))]> {
594 let isCommutable = Commutable;
595 }
596
597 // Vector operation, reg+mem.
Evan Chengb783fa32007-07-19 01:14:50 +0000598 def PSrm : PSI<opc, MRMSrcMem, (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000599 !strconcat(OpcodeStr, "ps\t{$src2, $dst|$dst, $src2}"),
Dan Gohman4a4f1512007-07-18 20:23:34 +0000600 [(set VR128:$dst, (OpNode VR128:$src1, (memopv4f32 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000601
602 // Intrinsic operation, reg+reg.
Evan Chengb783fa32007-07-19 01:14:50 +0000603 def SSrr_Int : SSI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000604 !strconcat(OpcodeStr, "ss\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000605 [(set VR128:$dst, (F32Int VR128:$src1, VR128:$src2))]> {
606 let isCommutable = Commutable;
607 }
608
609 // Intrinsic operation, reg+mem.
Evan Chengb783fa32007-07-19 01:14:50 +0000610 def SSrm_Int : SSI<opc, MRMSrcMem, (outs VR128:$dst), (ins VR128:$src1, ssmem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000611 !strconcat(OpcodeStr, "ss\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000612 [(set VR128:$dst, (F32Int VR128:$src1,
613 sse_load_f32:$src2))]>;
614
615 // Vector intrinsic operation, reg+reg.
Evan Chengb783fa32007-07-19 01:14:50 +0000616 def PSrr_Int : PSI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000617 !strconcat(OpcodeStr, "ps\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000618 [(set VR128:$dst, (V4F32Int VR128:$src1, VR128:$src2))]> {
619 let isCommutable = Commutable;
620 }
621
622 // Vector intrinsic operation, reg+mem.
Dan Gohmanc747be52007-08-02 21:06:40 +0000623 def PSrm_Int : PSI<opc, MRMSrcMem, (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000624 !strconcat(OpcodeStr, "ps\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000625 [(set VR128:$dst, (V4F32Int VR128:$src1, (load addr:$src2)))]>;
626}
627}
628
629defm MAX : sse1_fp_binop_rm<0x5F, "max", X86fmax,
630 int_x86_sse_max_ss, int_x86_sse_max_ps>;
631defm MIN : sse1_fp_binop_rm<0x5D, "min", X86fmin,
632 int_x86_sse_min_ss, int_x86_sse_min_ps>;
633
634//===----------------------------------------------------------------------===//
635// SSE packed FP Instructions
636
637// Move Instructions
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000638let neverHasSideEffects = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000639def MOVAPSrr : PSI<0x28, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000640 "movaps\t{$src, $dst|$dst, $src}", []>;
Chris Lattner1a1932c2008-01-06 23:38:27 +0000641let isSimpleLoad = 1, isReMaterializable = 1, mayHaveSideEffects = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000642def MOVAPSrm : PSI<0x28, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000643 "movaps\t{$src, $dst|$dst, $src}",
Dan Gohman4a4f1512007-07-18 20:23:34 +0000644 [(set VR128:$dst, (alignedloadv4f32 addr:$src))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000645
Evan Chengb783fa32007-07-19 01:14:50 +0000646def MOVAPSmr : PSI<0x29, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000647 "movaps\t{$src, $dst|$dst, $src}",
Dan Gohman4a4f1512007-07-18 20:23:34 +0000648 [(alignedstore (v4f32 VR128:$src), addr:$dst)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000649
Chris Lattnerd1a9eb62008-01-11 06:59:07 +0000650let neverHasSideEffects = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000651def MOVUPSrr : PSI<0x10, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000652 "movups\t{$src, $dst|$dst, $src}", []>;
Chris Lattner1a1932c2008-01-06 23:38:27 +0000653let isSimpleLoad = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000654def MOVUPSrm : PSI<0x10, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000655 "movups\t{$src, $dst|$dst, $src}",
Dan Gohman4a4f1512007-07-18 20:23:34 +0000656 [(set VR128:$dst, (loadv4f32 addr:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000657def MOVUPSmr : PSI<0x11, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000658 "movups\t{$src, $dst|$dst, $src}",
Dan Gohman4a4f1512007-07-18 20:23:34 +0000659 [(store (v4f32 VR128:$src), addr:$dst)]>;
660
661// Intrinsic forms of MOVUPS load and store
Chris Lattner1a1932c2008-01-06 23:38:27 +0000662let isSimpleLoad = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000663def MOVUPSrm_Int : PSI<0x10, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000664 "movups\t{$src, $dst|$dst, $src}",
Dan Gohman4a4f1512007-07-18 20:23:34 +0000665 [(set VR128:$dst, (int_x86_sse_loadu_ps addr:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000666def MOVUPSmr_Int : PSI<0x11, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000667 "movups\t{$src, $dst|$dst, $src}",
Dan Gohman4a4f1512007-07-18 20:23:34 +0000668 [(int_x86_sse_storeu_ps addr:$dst, VR128:$src)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000669
Evan Cheng3ea4d672008-03-05 08:19:16 +0000670let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000671 let AddedComplexity = 20 in {
672 def MOVLPSrm : PSI<0x12, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000673 (outs VR128:$dst), (ins VR128:$src1, f64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000674 "movlps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000675 [(set VR128:$dst,
676 (v4f32 (vector_shuffle VR128:$src1,
677 (bc_v4f32 (v2f64 (scalar_to_vector (loadf64 addr:$src2)))),
678 MOVLP_shuffle_mask)))]>;
679 def MOVHPSrm : PSI<0x16, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000680 (outs VR128:$dst), (ins VR128:$src1, f64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000681 "movhps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000682 [(set VR128:$dst,
683 (v4f32 (vector_shuffle VR128:$src1,
684 (bc_v4f32 (v2f64 (scalar_to_vector (loadf64 addr:$src2)))),
685 MOVHP_shuffle_mask)))]>;
686 } // AddedComplexity
Evan Cheng3ea4d672008-03-05 08:19:16 +0000687} // Constraints = "$src1 = $dst"
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000688
Evan Chengb783fa32007-07-19 01:14:50 +0000689def MOVLPSmr : PSI<0x13, MRMDestMem, (outs), (ins f64mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000690 "movlps\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000691 [(store (f64 (vector_extract (bc_v2f64 (v4f32 VR128:$src)),
692 (iPTR 0))), addr:$dst)]>;
693
694// v2f64 extract element 1 is always custom lowered to unpack high to low
695// and extract element 0 so the non-store version isn't too horrible.
Evan Chengb783fa32007-07-19 01:14:50 +0000696def MOVHPSmr : PSI<0x17, MRMDestMem, (outs), (ins f64mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000697 "movhps\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000698 [(store (f64 (vector_extract
699 (v2f64 (vector_shuffle
700 (bc_v2f64 (v4f32 VR128:$src)), (undef),
701 UNPCKH_shuffle_mask)), (iPTR 0))),
702 addr:$dst)]>;
703
Evan Cheng3ea4d672008-03-05 08:19:16 +0000704let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000705let AddedComplexity = 15 in {
Evan Chengb783fa32007-07-19 01:14:50 +0000706def MOVLHPSrr : PSI<0x16, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000707 "movlhps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000708 [(set VR128:$dst,
709 (v4f32 (vector_shuffle VR128:$src1, VR128:$src2,
710 MOVHP_shuffle_mask)))]>;
711
Evan Chengb783fa32007-07-19 01:14:50 +0000712def MOVHLPSrr : PSI<0x12, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000713 "movhlps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000714 [(set VR128:$dst,
715 (v4f32 (vector_shuffle VR128:$src1, VR128:$src2,
716 MOVHLPS_shuffle_mask)))]>;
717} // AddedComplexity
Evan Cheng3ea4d672008-03-05 08:19:16 +0000718} // Constraints = "$src1 = $dst"
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000719
720
721
722// Arithmetic
723
724/// sse1_fp_unop_rm - SSE1 unops come in both scalar and vector forms.
725///
726/// In addition, we also have a special variant of the scalar form here to
727/// represent the associated intrinsic operation. This form is unlike the
728/// plain scalar form, in that it takes an entire vector (instead of a
729/// scalar) and leaves the top elements undefined.
730///
731/// And, we have a special variant form for a full-vector intrinsic form.
732///
733/// These four forms can each have a reg or a mem operand, so there are a
734/// total of eight "instructions".
735///
736multiclass sse1_fp_unop_rm<bits<8> opc, string OpcodeStr,
737 SDNode OpNode,
738 Intrinsic F32Int,
739 Intrinsic V4F32Int,
740 bit Commutable = 0> {
741 // Scalar operation, reg.
Evan Chengb783fa32007-07-19 01:14:50 +0000742 def SSr : SSI<opc, MRMSrcReg, (outs FR32:$dst), (ins FR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000743 !strconcat(OpcodeStr, "ss\t{$src, $dst|$dst, $src}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000744 [(set FR32:$dst, (OpNode FR32:$src))]> {
745 let isCommutable = Commutable;
746 }
747
748 // Scalar operation, mem.
Evan Chengb783fa32007-07-19 01:14:50 +0000749 def SSm : SSI<opc, MRMSrcMem, (outs FR32:$dst), (ins f32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000750 !strconcat(OpcodeStr, "ss\t{$src, $dst|$dst, $src}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000751 [(set FR32:$dst, (OpNode (load addr:$src)))]>;
752
753 // Vector operation, reg.
Evan Chengb783fa32007-07-19 01:14:50 +0000754 def PSr : PSI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000755 !strconcat(OpcodeStr, "ps\t{$src, $dst|$dst, $src}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000756 [(set VR128:$dst, (v4f32 (OpNode VR128:$src)))]> {
757 let isCommutable = Commutable;
758 }
759
760 // Vector operation, mem.
Evan Chengb783fa32007-07-19 01:14:50 +0000761 def PSm : PSI<opc, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000762 !strconcat(OpcodeStr, "ps\t{$src, $dst|$dst, $src}"),
Dan Gohman4a4f1512007-07-18 20:23:34 +0000763 [(set VR128:$dst, (OpNode (memopv4f32 addr:$src)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000764
765 // Intrinsic operation, reg.
Evan Chengb783fa32007-07-19 01:14:50 +0000766 def SSr_Int : SSI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000767 !strconcat(OpcodeStr, "ss\t{$src, $dst|$dst, $src}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000768 [(set VR128:$dst, (F32Int VR128:$src))]> {
769 let isCommutable = Commutable;
770 }
771
772 // Intrinsic operation, mem.
Evan Chengb783fa32007-07-19 01:14:50 +0000773 def SSm_Int : SSI<opc, MRMSrcMem, (outs VR128:$dst), (ins ssmem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000774 !strconcat(OpcodeStr, "ss\t{$src, $dst|$dst, $src}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000775 [(set VR128:$dst, (F32Int sse_load_f32:$src))]>;
776
777 // Vector intrinsic operation, reg
Evan Chengb783fa32007-07-19 01:14:50 +0000778 def PSr_Int : PSI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000779 !strconcat(OpcodeStr, "ps\t{$src, $dst|$dst, $src}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000780 [(set VR128:$dst, (V4F32Int VR128:$src))]> {
781 let isCommutable = Commutable;
782 }
783
784 // Vector intrinsic operation, mem
Dan Gohmanc747be52007-08-02 21:06:40 +0000785 def PSm_Int : PSI<opc, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000786 !strconcat(OpcodeStr, "ps\t{$src, $dst|$dst, $src}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000787 [(set VR128:$dst, (V4F32Int (load addr:$src)))]>;
788}
789
790// Square root.
791defm SQRT : sse1_fp_unop_rm<0x51, "sqrt", fsqrt,
792 int_x86_sse_sqrt_ss, int_x86_sse_sqrt_ps>;
793
794// Reciprocal approximations. Note that these typically require refinement
795// in order to obtain suitable precision.
796defm RSQRT : sse1_fp_unop_rm<0x52, "rsqrt", X86frsqrt,
797 int_x86_sse_rsqrt_ss, int_x86_sse_rsqrt_ps>;
798defm RCP : sse1_fp_unop_rm<0x53, "rcp", X86frcp,
799 int_x86_sse_rcp_ss, int_x86_sse_rcp_ps>;
800
801// Logical
Evan Cheng3ea4d672008-03-05 08:19:16 +0000802let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000803 let isCommutable = 1 in {
804 def ANDPSrr : PSI<0x54, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000805 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000806 "andps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000807 [(set VR128:$dst, (v2i64
808 (and VR128:$src1, VR128:$src2)))]>;
809 def ORPSrr : PSI<0x56, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000810 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000811 "orps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000812 [(set VR128:$dst, (v2i64
813 (or VR128:$src1, VR128:$src2)))]>;
814 def XORPSrr : PSI<0x57, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000815 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000816 "xorps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000817 [(set VR128:$dst, (v2i64
818 (xor VR128:$src1, VR128:$src2)))]>;
819 }
820
821 def ANDPSrm : PSI<0x54, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000822 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000823 "andps\t{$src2, $dst|$dst, $src2}",
Evan Cheng8e92cd12007-07-19 23:34:10 +0000824 [(set VR128:$dst, (and (bc_v2i64 (v4f32 VR128:$src1)),
825 (memopv2i64 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000826 def ORPSrm : PSI<0x56, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000827 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000828 "orps\t{$src2, $dst|$dst, $src2}",
Evan Cheng8e92cd12007-07-19 23:34:10 +0000829 [(set VR128:$dst, (or (bc_v2i64 (v4f32 VR128:$src1)),
830 (memopv2i64 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000831 def XORPSrm : PSI<0x57, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000832 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000833 "xorps\t{$src2, $dst|$dst, $src2}",
Evan Cheng8e92cd12007-07-19 23:34:10 +0000834 [(set VR128:$dst, (xor (bc_v2i64 (v4f32 VR128:$src1)),
835 (memopv2i64 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000836 def ANDNPSrr : PSI<0x55, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000837 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000838 "andnps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000839 [(set VR128:$dst,
840 (v2i64 (and (xor VR128:$src1,
841 (bc_v2i64 (v4i32 immAllOnesV))),
842 VR128:$src2)))]>;
843 def ANDNPSrm : PSI<0x55, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000844 (outs VR128:$dst), (ins VR128:$src1,f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000845 "andnps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000846 [(set VR128:$dst,
Evan Cheng8e92cd12007-07-19 23:34:10 +0000847 (v2i64 (and (xor (bc_v2i64 (v4f32 VR128:$src1)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000848 (bc_v2i64 (v4i32 immAllOnesV))),
Evan Cheng8e92cd12007-07-19 23:34:10 +0000849 (memopv2i64 addr:$src2))))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000850}
851
Evan Cheng3ea4d672008-03-05 08:19:16 +0000852let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000853 def CMPPSrri : PSIi8<0xC2, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000854 (outs VR128:$dst), (ins VR128:$src1, VR128:$src, SSECC:$cc),
Dan Gohman91888f02007-07-31 20:11:57 +0000855 "cmp${cc}ps\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000856 [(set VR128:$dst, (int_x86_sse_cmp_ps VR128:$src1,
857 VR128:$src, imm:$cc))]>;
858 def CMPPSrmi : PSIi8<0xC2, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000859 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src, SSECC:$cc),
Dan Gohman91888f02007-07-31 20:11:57 +0000860 "cmp${cc}ps\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000861 [(set VR128:$dst, (int_x86_sse_cmp_ps VR128:$src1,
862 (load addr:$src), imm:$cc))]>;
863}
864
865// Shuffle and unpack instructions
Evan Cheng3ea4d672008-03-05 08:19:16 +0000866let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000867 let isConvertibleToThreeAddress = 1 in // Convert to pshufd
868 def SHUFPSrri : PSIi8<0xC6, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000869 (outs VR128:$dst), (ins VR128:$src1,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000870 VR128:$src2, i32i8imm:$src3),
Dan Gohman91888f02007-07-31 20:11:57 +0000871 "shufps\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000872 [(set VR128:$dst,
873 (v4f32 (vector_shuffle
874 VR128:$src1, VR128:$src2,
875 SHUFP_shuffle_mask:$src3)))]>;
876 def SHUFPSrmi : PSIi8<0xC6, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000877 (outs VR128:$dst), (ins VR128:$src1,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000878 f128mem:$src2, i32i8imm:$src3),
Dan Gohman91888f02007-07-31 20:11:57 +0000879 "shufps\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000880 [(set VR128:$dst,
881 (v4f32 (vector_shuffle
Dan Gohman7dc19012007-08-02 21:17:01 +0000882 VR128:$src1, (memopv4f32 addr:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000883 SHUFP_shuffle_mask:$src3)))]>;
884
885 let AddedComplexity = 10 in {
886 def UNPCKHPSrr : PSI<0x15, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000887 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000888 "unpckhps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000889 [(set VR128:$dst,
890 (v4f32 (vector_shuffle
891 VR128:$src1, VR128:$src2,
892 UNPCKH_shuffle_mask)))]>;
893 def UNPCKHPSrm : PSI<0x15, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000894 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000895 "unpckhps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000896 [(set VR128:$dst,
897 (v4f32 (vector_shuffle
Dan Gohman7dc19012007-08-02 21:17:01 +0000898 VR128:$src1, (memopv4f32 addr:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000899 UNPCKH_shuffle_mask)))]>;
900
901 def UNPCKLPSrr : PSI<0x14, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000902 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000903 "unpcklps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000904 [(set VR128:$dst,
905 (v4f32 (vector_shuffle
906 VR128:$src1, VR128:$src2,
907 UNPCKL_shuffle_mask)))]>;
908 def UNPCKLPSrm : PSI<0x14, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000909 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000910 "unpcklps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000911 [(set VR128:$dst,
912 (v4f32 (vector_shuffle
Dan Gohman7dc19012007-08-02 21:17:01 +0000913 VR128:$src1, (memopv4f32 addr:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000914 UNPCKL_shuffle_mask)))]>;
915 } // AddedComplexity
Evan Cheng3ea4d672008-03-05 08:19:16 +0000916} // Constraints = "$src1 = $dst"
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000917
918// Mask creation
Evan Chengb783fa32007-07-19 01:14:50 +0000919def MOVMSKPSrr : PSI<0x50, MRMSrcReg, (outs GR32:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000920 "movmskps\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000921 [(set GR32:$dst, (int_x86_sse_movmsk_ps VR128:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000922def MOVMSKPDrr : PSI<0x50, MRMSrcReg, (outs GR32:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000923 "movmskpd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000924 [(set GR32:$dst, (int_x86_sse2_movmsk_pd VR128:$src))]>;
925
Evan Chengd1d68072008-03-08 00:58:38 +0000926// Prefetch intrinsic.
927def PREFETCHT0 : PSI<0x18, MRM1m, (outs), (ins i8mem:$src),
928 "prefetcht0\t$src", [(prefetch addr:$src, imm, (i32 3))]>;
929def PREFETCHT1 : PSI<0x18, MRM2m, (outs), (ins i8mem:$src),
930 "prefetcht1\t$src", [(prefetch addr:$src, imm, (i32 2))]>;
931def PREFETCHT2 : PSI<0x18, MRM3m, (outs), (ins i8mem:$src),
932 "prefetcht2\t$src", [(prefetch addr:$src, imm, (i32 1))]>;
933def PREFETCHNTA : PSI<0x18, MRM0m, (outs), (ins i8mem:$src),
934 "prefetchnta\t$src", [(prefetch addr:$src, imm, (i32 0))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000935
936// Non-temporal stores
Evan Chengb783fa32007-07-19 01:14:50 +0000937def MOVNTPSmr : PSI<0x2B, MRMDestMem, (outs), (ins i128mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000938 "movntps\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000939 [(int_x86_sse_movnt_ps addr:$dst, VR128:$src)]>;
940
941// Load, store, and memory fence
Evan Chengb783fa32007-07-19 01:14:50 +0000942def SFENCE : PSI<0xAE, MRM7m, (outs), (ins), "sfence", [(int_x86_sse_sfence)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000943
944// MXCSR register
Evan Chengb783fa32007-07-19 01:14:50 +0000945def LDMXCSR : PSI<0xAE, MRM2m, (outs), (ins i32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000946 "ldmxcsr\t$src", [(int_x86_sse_ldmxcsr addr:$src)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000947def STMXCSR : PSI<0xAE, MRM3m, (outs), (ins i32mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +0000948 "stmxcsr\t$dst", [(int_x86_sse_stmxcsr addr:$dst)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000949
950// Alias instructions that map zero vector to pxor / xorp* for sse.
Chris Lattner17dab4a2008-01-10 05:45:39 +0000951let isReMaterializable = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000952def V_SET0 : PSI<0x57, MRMInitReg, (outs VR128:$dst), (ins),
Dan Gohman91888f02007-07-31 20:11:57 +0000953 "xorps\t$dst, $dst",
Chris Lattnere6aa3862007-11-25 00:24:49 +0000954 [(set VR128:$dst, (v4i32 immAllZerosV))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000955
Evan Chenga15896e2008-03-12 07:02:50 +0000956let Predicates = [HasSSE1] in {
957 def : Pat<(v2i64 immAllZerosV), (V_SET0)>;
958 def : Pat<(v8i16 immAllZerosV), (V_SET0)>;
959 def : Pat<(v16i8 immAllZerosV), (V_SET0)>;
960 def : Pat<(v2f64 immAllZerosV), (V_SET0)>;
961 def : Pat<(v4f32 immAllZerosV), (V_SET0)>;
962}
963
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000964// FR32 to 128-bit vector conversion.
Evan Chengb783fa32007-07-19 01:14:50 +0000965def MOVSS2PSrr : SSI<0x10, MRMSrcReg, (outs VR128:$dst), (ins FR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000966 "movss\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000967 [(set VR128:$dst,
968 (v4f32 (scalar_to_vector FR32:$src)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000969def MOVSS2PSrm : SSI<0x10, MRMSrcMem, (outs VR128:$dst), (ins f32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000970 "movss\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000971 [(set VR128:$dst,
972 (v4f32 (scalar_to_vector (loadf32 addr:$src))))]>;
973
974// FIXME: may not be able to eliminate this movss with coalescing the src and
975// dest register classes are different. We really want to write this pattern
976// like this:
977// def : Pat<(f32 (vector_extract (v4f32 VR128:$src), (iPTR 0))),
978// (f32 FR32:$src)>;
Evan Chengb783fa32007-07-19 01:14:50 +0000979def MOVPS2SSrr : SSI<0x10, MRMSrcReg, (outs FR32:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000980 "movss\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000981 [(set FR32:$dst, (vector_extract (v4f32 VR128:$src),
982 (iPTR 0)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000983def MOVPS2SSmr : SSI<0x11, MRMDestMem, (outs), (ins f32mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000984 "movss\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000985 [(store (f32 (vector_extract (v4f32 VR128:$src),
986 (iPTR 0))), addr:$dst)]>;
987
988
989// Move to lower bits of a VR128, leaving upper bits alone.
990// Three operand (but two address) aliases.
Evan Cheng3ea4d672008-03-05 08:19:16 +0000991let Constraints = "$src1 = $dst" in {
Chris Lattnerd1a9eb62008-01-11 06:59:07 +0000992let neverHasSideEffects = 1 in
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000993 def MOVLSS2PSrr : SSI<0x10, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000994 (outs VR128:$dst), (ins VR128:$src1, FR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000995 "movss\t{$src2, $dst|$dst, $src2}", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000996
997 let AddedComplexity = 15 in
998 def MOVLPSrr : SSI<0x10, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000999 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001000 "movss\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001001 [(set VR128:$dst,
1002 (v4f32 (vector_shuffle VR128:$src1, VR128:$src2,
1003 MOVL_shuffle_mask)))]>;
1004}
1005
1006// Move to lower bits of a VR128 and zeroing upper bits.
1007// Loading from memory automatically zeroing upper bits.
1008let AddedComplexity = 20 in
Evan Chengb783fa32007-07-19 01:14:50 +00001009def MOVZSS2PSrm : SSI<0x10, MRMSrcMem, (outs VR128:$dst), (ins f32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001010 "movss\t{$src, $dst|$dst, $src}",
Evan Cheng40ee6e52008-05-08 00:57:18 +00001011 [(set VR128:$dst, (v4f32 (X86zvmovl (v4f32 (scalar_to_vector
1012 (loadf32 addr:$src))))))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001013
Evan Cheng40ee6e52008-05-08 00:57:18 +00001014def : Pat<(v4f32 (X86zvmovl (memopv4f32 addr:$src))),
1015 (MOVZSS2PSrm addr:$src)>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001016
1017//===----------------------------------------------------------------------===//
1018// SSE2 Instructions
1019//===----------------------------------------------------------------------===//
1020
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001021// Move Instructions
Chris Lattnerd1a9eb62008-01-11 06:59:07 +00001022let neverHasSideEffects = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001023def MOVSDrr : SDI<0x10, MRMSrcReg, (outs FR64:$dst), (ins FR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001024 "movsd\t{$src, $dst|$dst, $src}", []>;
Chris Lattner1a1932c2008-01-06 23:38:27 +00001025let isSimpleLoad = 1, isReMaterializable = 1, mayHaveSideEffects = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001026def MOVSDrm : SDI<0x10, MRMSrcMem, (outs FR64:$dst), (ins f64mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001027 "movsd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001028 [(set FR64:$dst, (loadf64 addr:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001029def MOVSDmr : SDI<0x11, MRMDestMem, (outs), (ins f64mem:$dst, FR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001030 "movsd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001031 [(store FR64:$src, addr:$dst)]>;
1032
1033// Conversion instructions
Evan Chengb783fa32007-07-19 01:14:50 +00001034def CVTTSD2SIrr : SDI<0x2C, MRMSrcReg, (outs GR32:$dst), (ins FR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001035 "cvttsd2si\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001036 [(set GR32:$dst, (fp_to_sint FR64:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001037def CVTTSD2SIrm : SDI<0x2C, MRMSrcMem, (outs GR32:$dst), (ins f64mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001038 "cvttsd2si\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001039 [(set GR32:$dst, (fp_to_sint (loadf64 addr:$src)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001040def CVTSD2SSrr : SDI<0x5A, MRMSrcReg, (outs FR32:$dst), (ins FR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001041 "cvtsd2ss\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001042 [(set FR32:$dst, (fround FR64:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001043def CVTSD2SSrm : SDI<0x5A, MRMSrcMem, (outs FR32:$dst), (ins f64mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001044 "cvtsd2ss\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001045 [(set FR32:$dst, (fround (loadf64 addr:$src)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001046def CVTSI2SDrr : SDI<0x2A, MRMSrcReg, (outs FR64:$dst), (ins GR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001047 "cvtsi2sd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001048 [(set FR64:$dst, (sint_to_fp GR32:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001049def CVTSI2SDrm : SDI<0x2A, MRMSrcMem, (outs FR64:$dst), (ins i32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001050 "cvtsi2sd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001051 [(set FR64:$dst, (sint_to_fp (loadi32 addr:$src)))]>;
1052
1053// SSE2 instructions with XS prefix
Evan Chengb783fa32007-07-19 01:14:50 +00001054def CVTSS2SDrr : I<0x5A, MRMSrcReg, (outs FR64:$dst), (ins FR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001055 "cvtss2sd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001056 [(set FR64:$dst, (fextend FR32:$src))]>, XS,
1057 Requires<[HasSSE2]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001058def CVTSS2SDrm : I<0x5A, MRMSrcMem, (outs FR64:$dst), (ins f32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001059 "cvtss2sd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001060 [(set FR64:$dst, (extloadf32 addr:$src))]>, XS,
1061 Requires<[HasSSE2]>;
1062
1063// Match intrinsics which expect XMM operand(s).
Evan Chengb783fa32007-07-19 01:14:50 +00001064def Int_CVTSD2SIrr : SDI<0x2D, MRMSrcReg, (outs GR32:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001065 "cvtsd2si\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001066 [(set GR32:$dst, (int_x86_sse2_cvtsd2si VR128:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001067def Int_CVTSD2SIrm : SDI<0x2D, MRMSrcMem, (outs GR32:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001068 "cvtsd2si\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001069 [(set GR32:$dst, (int_x86_sse2_cvtsd2si
1070 (load addr:$src)))]>;
1071
Dale Johannesen1fbb4a52007-10-30 22:15:38 +00001072// Match intrinisics which expect MM and XMM operand(s).
1073def Int_CVTPD2PIrr : PDI<0x2D, MRMSrcReg, (outs VR64:$dst), (ins VR128:$src),
1074 "cvtpd2pi\t{$src, $dst|$dst, $src}",
1075 [(set VR64:$dst, (int_x86_sse_cvtpd2pi VR128:$src))]>;
1076def Int_CVTPD2PIrm : PDI<0x2D, MRMSrcMem, (outs VR64:$dst), (ins f128mem:$src),
1077 "cvtpd2pi\t{$src, $dst|$dst, $src}",
1078 [(set VR64:$dst, (int_x86_sse_cvtpd2pi
1079 (load addr:$src)))]>;
1080def Int_CVTTPD2PIrr: PDI<0x2C, MRMSrcReg, (outs VR64:$dst), (ins VR128:$src),
1081 "cvttpd2pi\t{$src, $dst|$dst, $src}",
1082 [(set VR64:$dst, (int_x86_sse_cvttpd2pi VR128:$src))]>;
1083def Int_CVTTPD2PIrm: PDI<0x2C, MRMSrcMem, (outs VR64:$dst), (ins f128mem:$src),
1084 "cvttpd2pi\t{$src, $dst|$dst, $src}",
1085 [(set VR64:$dst, (int_x86_sse_cvttpd2pi
1086 (load addr:$src)))]>;
1087def Int_CVTPI2PDrr : PDI<0x2A, MRMSrcReg, (outs VR128:$dst), (ins VR64:$src),
1088 "cvtpi2pd\t{$src, $dst|$dst, $src}",
1089 [(set VR128:$dst, (int_x86_sse_cvtpi2pd VR64:$src))]>;
1090def Int_CVTPI2PDrm : PDI<0x2A, MRMSrcMem, (outs VR128:$dst), (ins i64mem:$src),
1091 "cvtpi2pd\t{$src, $dst|$dst, $src}",
1092 [(set VR128:$dst, (int_x86_sse_cvtpi2pd
1093 (load addr:$src)))]>;
1094
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001095// Aliases for intrinsics
Evan Chengb783fa32007-07-19 01:14:50 +00001096def Int_CVTTSD2SIrr : SDI<0x2C, MRMSrcReg, (outs GR32:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001097 "cvttsd2si\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001098 [(set GR32:$dst,
1099 (int_x86_sse2_cvttsd2si VR128:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001100def Int_CVTTSD2SIrm : SDI<0x2C, MRMSrcMem, (outs GR32:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001101 "cvttsd2si\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001102 [(set GR32:$dst, (int_x86_sse2_cvttsd2si
1103 (load addr:$src)))]>;
1104
1105// Comparison instructions
Evan Cheng3ea4d672008-03-05 08:19:16 +00001106let Constraints = "$src1 = $dst", neverHasSideEffects = 1 in {
Evan Cheng653c7ac2007-12-20 19:57:09 +00001107 def CMPSDrr : SDIi8<0xC2, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001108 (outs FR64:$dst), (ins FR64:$src1, FR64:$src, SSECC:$cc),
Dan Gohman91888f02007-07-31 20:11:57 +00001109 "cmp${cc}sd\t{$src, $dst|$dst, $src}", []>;
Chris Lattnerd1a9eb62008-01-11 06:59:07 +00001110let mayLoad = 1 in
Evan Cheng653c7ac2007-12-20 19:57:09 +00001111 def CMPSDrm : SDIi8<0xC2, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001112 (outs FR64:$dst), (ins FR64:$src1, f64mem:$src, SSECC:$cc),
Dan Gohman91888f02007-07-31 20:11:57 +00001113 "cmp${cc}sd\t{$src, $dst|$dst, $src}", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001114}
1115
Evan Cheng950aac02007-09-25 01:57:46 +00001116let Defs = [EFLAGS] in {
Evan Chengb783fa32007-07-19 01:14:50 +00001117def UCOMISDrr: PDI<0x2E, MRMSrcReg, (outs), (ins FR64:$src1, FR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001118 "ucomisd\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00001119 [(X86cmp FR64:$src1, FR64:$src2), (implicit EFLAGS)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001120def UCOMISDrm: PDI<0x2E, MRMSrcMem, (outs), (ins FR64:$src1, f64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001121 "ucomisd\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00001122 [(X86cmp FR64:$src1, (loadf64 addr:$src2)),
Evan Cheng950aac02007-09-25 01:57:46 +00001123 (implicit EFLAGS)]>;
1124}
1125
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001126// Aliases to match intrinsics which expect XMM operand(s).
Evan Cheng3ea4d672008-03-05 08:19:16 +00001127let Constraints = "$src1 = $dst" in {
Evan Cheng653c7ac2007-12-20 19:57:09 +00001128 def Int_CMPSDrr : SDIi8<0xC2, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001129 (outs VR128:$dst), (ins VR128:$src1, VR128:$src, SSECC:$cc),
Dan Gohman91888f02007-07-31 20:11:57 +00001130 "cmp${cc}sd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001131 [(set VR128:$dst, (int_x86_sse2_cmp_sd VR128:$src1,
1132 VR128:$src, imm:$cc))]>;
Evan Cheng653c7ac2007-12-20 19:57:09 +00001133 def Int_CMPSDrm : SDIi8<0xC2, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001134 (outs VR128:$dst), (ins VR128:$src1, f64mem:$src, SSECC:$cc),
Dan Gohman91888f02007-07-31 20:11:57 +00001135 "cmp${cc}sd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001136 [(set VR128:$dst, (int_x86_sse2_cmp_sd VR128:$src1,
1137 (load addr:$src), imm:$cc))]>;
1138}
1139
Evan Cheng950aac02007-09-25 01:57:46 +00001140let Defs = [EFLAGS] in {
Evan Chengb783fa32007-07-19 01:14:50 +00001141def Int_UCOMISDrr: PDI<0x2E, MRMSrcReg, (outs), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001142 "ucomisd\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00001143 [(X86ucomi (v2f64 VR128:$src1), (v2f64 VR128:$src2)),
1144 (implicit EFLAGS)]>;
1145def Int_UCOMISDrm: PDI<0x2E, MRMSrcMem, (outs),(ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001146 "ucomisd\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00001147 [(X86ucomi (v2f64 VR128:$src1), (load addr:$src2)),
1148 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001149
Evan Chengb783fa32007-07-19 01:14:50 +00001150def Int_COMISDrr: PDI<0x2F, MRMSrcReg, (outs), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001151 "comisd\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00001152 [(X86comi (v2f64 VR128:$src1), (v2f64 VR128:$src2)),
1153 (implicit EFLAGS)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001154def Int_COMISDrm: PDI<0x2F, MRMSrcMem, (outs), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001155 "comisd\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00001156 [(X86comi (v2f64 VR128:$src1), (load addr:$src2)),
Evan Cheng950aac02007-09-25 01:57:46 +00001157 (implicit EFLAGS)]>;
1158} // Defs = EFLAGS]
1159
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001160// Aliases of packed SSE2 instructions for scalar use. These all have names that
1161// start with 'Fs'.
1162
1163// Alias instructions that map fld0 to pxor for sse.
Chris Lattner17dab4a2008-01-10 05:45:39 +00001164let isReMaterializable = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001165def FsFLD0SD : I<0xEF, MRMInitReg, (outs FR64:$dst), (ins),
Dan Gohman91888f02007-07-31 20:11:57 +00001166 "pxor\t$dst, $dst", [(set FR64:$dst, fpimm0)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001167 Requires<[HasSSE2]>, TB, OpSize;
1168
1169// Alias instruction to do FR64 reg-to-reg copy using movapd. Upper bits are
1170// disregarded.
Chris Lattnerc90ee9c2008-01-10 07:59:24 +00001171let neverHasSideEffects = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001172def FsMOVAPDrr : PDI<0x28, MRMSrcReg, (outs FR64:$dst), (ins FR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001173 "movapd\t{$src, $dst|$dst, $src}", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001174
1175// Alias instruction to load FR64 from f128mem using movapd. Upper bits are
1176// disregarded.
Chris Lattner1a1932c2008-01-06 23:38:27 +00001177let isSimpleLoad = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001178def FsMOVAPDrm : PDI<0x28, MRMSrcMem, (outs FR64:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001179 "movapd\t{$src, $dst|$dst, $src}",
Dan Gohman11821702007-07-27 17:16:43 +00001180 [(set FR64:$dst, (alignedloadfsf64 addr:$src))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001181
1182// Alias bitwise logical operations using SSE logical ops on packed FP values.
Evan Cheng3ea4d672008-03-05 08:19:16 +00001183let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001184let isCommutable = 1 in {
Evan Cheng0e3e01d2008-05-02 07:53:32 +00001185 def FsANDPDrr : PDI<0x54, MRMSrcReg, (outs FR64:$dst),
1186 (ins FR64:$src1, FR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001187 "andpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001188 [(set FR64:$dst, (X86fand FR64:$src1, FR64:$src2))]>;
Evan Cheng0e3e01d2008-05-02 07:53:32 +00001189 def FsORPDrr : PDI<0x56, MRMSrcReg, (outs FR64:$dst),
1190 (ins FR64:$src1, FR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001191 "orpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001192 [(set FR64:$dst, (X86for FR64:$src1, FR64:$src2))]>;
Evan Cheng0e3e01d2008-05-02 07:53:32 +00001193 def FsXORPDrr : PDI<0x57, MRMSrcReg, (outs FR64:$dst),
1194 (ins FR64:$src1, FR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001195 "xorpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001196 [(set FR64:$dst, (X86fxor FR64:$src1, FR64:$src2))]>;
1197}
1198
Evan Cheng0e3e01d2008-05-02 07:53:32 +00001199def FsANDPDrm : PDI<0x54, MRMSrcMem, (outs FR64:$dst),
1200 (ins FR64:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001201 "andpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001202 [(set FR64:$dst, (X86fand FR64:$src1,
Dan Gohman11821702007-07-27 17:16:43 +00001203 (memopfsf64 addr:$src2)))]>;
Evan Cheng0e3e01d2008-05-02 07:53:32 +00001204def FsORPDrm : PDI<0x56, MRMSrcMem, (outs FR64:$dst),
1205 (ins FR64:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001206 "orpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001207 [(set FR64:$dst, (X86for FR64:$src1,
Dan Gohman11821702007-07-27 17:16:43 +00001208 (memopfsf64 addr:$src2)))]>;
Evan Cheng0e3e01d2008-05-02 07:53:32 +00001209def FsXORPDrm : PDI<0x57, MRMSrcMem, (outs FR64:$dst),
1210 (ins FR64:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001211 "xorpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001212 [(set FR64:$dst, (X86fxor FR64:$src1,
Dan Gohman11821702007-07-27 17:16:43 +00001213 (memopfsf64 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001214
Chris Lattnerc90ee9c2008-01-10 07:59:24 +00001215let neverHasSideEffects = 1 in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001216def FsANDNPDrr : PDI<0x55, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001217 (outs FR64:$dst), (ins FR64:$src1, FR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001218 "andnpd\t{$src2, $dst|$dst, $src2}", []>;
Chris Lattnerc90ee9c2008-01-10 07:59:24 +00001219let mayLoad = 1 in
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001220def FsANDNPDrm : PDI<0x55, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001221 (outs FR64:$dst), (ins FR64:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001222 "andnpd\t{$src2, $dst|$dst, $src2}", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001223}
Chris Lattnerc90ee9c2008-01-10 07:59:24 +00001224}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001225
1226/// basic_sse2_fp_binop_rm - SSE2 binops come in both scalar and vector forms.
1227///
1228/// In addition, we also have a special variant of the scalar form here to
1229/// represent the associated intrinsic operation. This form is unlike the
1230/// plain scalar form, in that it takes an entire vector (instead of a scalar)
1231/// and leaves the top elements undefined.
1232///
1233/// These three forms can each be reg+reg or reg+mem, so there are a total of
1234/// six "instructions".
1235///
Evan Cheng3ea4d672008-03-05 08:19:16 +00001236let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001237multiclass basic_sse2_fp_binop_rm<bits<8> opc, string OpcodeStr,
1238 SDNode OpNode, Intrinsic F64Int,
1239 bit Commutable = 0> {
1240 // Scalar operation, reg+reg.
Evan Chengb783fa32007-07-19 01:14:50 +00001241 def SDrr : SDI<opc, MRMSrcReg, (outs FR64:$dst), (ins FR64:$src1, FR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001242 !strconcat(OpcodeStr, "sd\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001243 [(set FR64:$dst, (OpNode FR64:$src1, FR64:$src2))]> {
1244 let isCommutable = Commutable;
1245 }
1246
1247 // Scalar operation, reg+mem.
Evan Chengb783fa32007-07-19 01:14:50 +00001248 def SDrm : SDI<opc, MRMSrcMem, (outs FR64:$dst), (ins FR64:$src1, f64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001249 !strconcat(OpcodeStr, "sd\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001250 [(set FR64:$dst, (OpNode FR64:$src1, (load addr:$src2)))]>;
1251
1252 // Vector operation, reg+reg.
Evan Chengb783fa32007-07-19 01:14:50 +00001253 def PDrr : PDI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001254 !strconcat(OpcodeStr, "pd\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001255 [(set VR128:$dst, (v2f64 (OpNode VR128:$src1, VR128:$src2)))]> {
1256 let isCommutable = Commutable;
1257 }
1258
1259 // Vector operation, reg+mem.
Evan Chengb783fa32007-07-19 01:14:50 +00001260 def PDrm : PDI<opc, MRMSrcMem, (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001261 !strconcat(OpcodeStr, "pd\t{$src2, $dst|$dst, $src2}"),
Dan Gohman4a4f1512007-07-18 20:23:34 +00001262 [(set VR128:$dst, (OpNode VR128:$src1, (memopv2f64 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001263
1264 // Intrinsic operation, reg+reg.
Evan Chengb783fa32007-07-19 01:14:50 +00001265 def SDrr_Int : SDI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001266 !strconcat(OpcodeStr, "sd\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001267 [(set VR128:$dst, (F64Int VR128:$src1, VR128:$src2))]> {
1268 let isCommutable = Commutable;
1269 }
1270
1271 // Intrinsic operation, reg+mem.
Evan Chengb783fa32007-07-19 01:14:50 +00001272 def SDrm_Int : SDI<opc, MRMSrcMem, (outs VR128:$dst), (ins VR128:$src1, sdmem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001273 !strconcat(OpcodeStr, "sd\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001274 [(set VR128:$dst, (F64Int VR128:$src1,
1275 sse_load_f64:$src2))]>;
1276}
1277}
1278
1279// Arithmetic instructions
1280defm ADD : basic_sse2_fp_binop_rm<0x58, "add", fadd, int_x86_sse2_add_sd, 1>;
1281defm MUL : basic_sse2_fp_binop_rm<0x59, "mul", fmul, int_x86_sse2_mul_sd, 1>;
1282defm SUB : basic_sse2_fp_binop_rm<0x5C, "sub", fsub, int_x86_sse2_sub_sd>;
1283defm DIV : basic_sse2_fp_binop_rm<0x5E, "div", fdiv, int_x86_sse2_div_sd>;
1284
1285/// sse2_fp_binop_rm - Other SSE2 binops
1286///
1287/// This multiclass is like basic_sse2_fp_binop_rm, with the addition of
1288/// instructions for a full-vector intrinsic form. Operations that map
1289/// onto C operators don't use this form since they just use the plain
1290/// vector form instead of having a separate vector intrinsic form.
1291///
1292/// This provides a total of eight "instructions".
1293///
Evan Cheng3ea4d672008-03-05 08:19:16 +00001294let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001295multiclass sse2_fp_binop_rm<bits<8> opc, string OpcodeStr,
1296 SDNode OpNode,
1297 Intrinsic F64Int,
1298 Intrinsic V2F64Int,
1299 bit Commutable = 0> {
1300
1301 // Scalar operation, reg+reg.
Evan Chengb783fa32007-07-19 01:14:50 +00001302 def SDrr : SDI<opc, MRMSrcReg, (outs FR64:$dst), (ins FR64:$src1, FR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001303 !strconcat(OpcodeStr, "sd\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001304 [(set FR64:$dst, (OpNode FR64:$src1, FR64:$src2))]> {
1305 let isCommutable = Commutable;
1306 }
1307
1308 // Scalar operation, reg+mem.
Evan Chengb783fa32007-07-19 01:14:50 +00001309 def SDrm : SDI<opc, MRMSrcMem, (outs FR64:$dst), (ins FR64:$src1, f64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001310 !strconcat(OpcodeStr, "sd\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001311 [(set FR64:$dst, (OpNode FR64:$src1, (load addr:$src2)))]>;
1312
1313 // Vector operation, reg+reg.
Evan Chengb783fa32007-07-19 01:14:50 +00001314 def PDrr : PDI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001315 !strconcat(OpcodeStr, "pd\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001316 [(set VR128:$dst, (v2f64 (OpNode VR128:$src1, VR128:$src2)))]> {
1317 let isCommutable = Commutable;
1318 }
1319
1320 // Vector operation, reg+mem.
Evan Chengb783fa32007-07-19 01:14:50 +00001321 def PDrm : PDI<opc, MRMSrcMem, (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001322 !strconcat(OpcodeStr, "pd\t{$src2, $dst|$dst, $src2}"),
Dan Gohman4a4f1512007-07-18 20:23:34 +00001323 [(set VR128:$dst, (OpNode VR128:$src1, (memopv2f64 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001324
1325 // Intrinsic operation, reg+reg.
Evan Chengb783fa32007-07-19 01:14:50 +00001326 def SDrr_Int : SDI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001327 !strconcat(OpcodeStr, "sd\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001328 [(set VR128:$dst, (F64Int VR128:$src1, VR128:$src2))]> {
1329 let isCommutable = Commutable;
1330 }
1331
1332 // Intrinsic operation, reg+mem.
Evan Chengb783fa32007-07-19 01:14:50 +00001333 def SDrm_Int : SDI<opc, MRMSrcMem, (outs VR128:$dst), (ins VR128:$src1, sdmem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001334 !strconcat(OpcodeStr, "sd\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001335 [(set VR128:$dst, (F64Int VR128:$src1,
1336 sse_load_f64:$src2))]>;
1337
1338 // Vector intrinsic operation, reg+reg.
Evan Chengb783fa32007-07-19 01:14:50 +00001339 def PDrr_Int : PDI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001340 !strconcat(OpcodeStr, "pd\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001341 [(set VR128:$dst, (V2F64Int VR128:$src1, VR128:$src2))]> {
1342 let isCommutable = Commutable;
1343 }
1344
1345 // Vector intrinsic operation, reg+mem.
Dan Gohmanc747be52007-08-02 21:06:40 +00001346 def PDrm_Int : PDI<opc, MRMSrcMem, (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001347 !strconcat(OpcodeStr, "pd\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001348 [(set VR128:$dst, (V2F64Int VR128:$src1, (load addr:$src2)))]>;
1349}
1350}
1351
1352defm MAX : sse2_fp_binop_rm<0x5F, "max", X86fmax,
1353 int_x86_sse2_max_sd, int_x86_sse2_max_pd>;
1354defm MIN : sse2_fp_binop_rm<0x5D, "min", X86fmin,
1355 int_x86_sse2_min_sd, int_x86_sse2_min_pd>;
1356
1357//===----------------------------------------------------------------------===//
1358// SSE packed FP Instructions
1359
1360// Move Instructions
Chris Lattnerc90ee9c2008-01-10 07:59:24 +00001361let neverHasSideEffects = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001362def MOVAPDrr : PDI<0x28, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001363 "movapd\t{$src, $dst|$dst, $src}", []>;
Chris Lattner1a1932c2008-01-06 23:38:27 +00001364let isSimpleLoad = 1, isReMaterializable = 1, mayHaveSideEffects = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001365def MOVAPDrm : PDI<0x28, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001366 "movapd\t{$src, $dst|$dst, $src}",
Dan Gohman4a4f1512007-07-18 20:23:34 +00001367 [(set VR128:$dst, (alignedloadv2f64 addr:$src))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001368
Evan Chengb783fa32007-07-19 01:14:50 +00001369def MOVAPDmr : PDI<0x29, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001370 "movapd\t{$src, $dst|$dst, $src}",
Dan Gohman4a4f1512007-07-18 20:23:34 +00001371 [(alignedstore (v2f64 VR128:$src), addr:$dst)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001372
Chris Lattnerd1a9eb62008-01-11 06:59:07 +00001373let neverHasSideEffects = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001374def MOVUPDrr : PDI<0x10, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001375 "movupd\t{$src, $dst|$dst, $src}", []>;
Chris Lattner1a1932c2008-01-06 23:38:27 +00001376let isSimpleLoad = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001377def MOVUPDrm : PDI<0x10, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001378 "movupd\t{$src, $dst|$dst, $src}",
Dan Gohman4a4f1512007-07-18 20:23:34 +00001379 [(set VR128:$dst, (loadv2f64 addr:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001380def MOVUPDmr : PDI<0x11, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001381 "movupd\t{$src, $dst|$dst, $src}",
Dan Gohman4a4f1512007-07-18 20:23:34 +00001382 [(store (v2f64 VR128:$src), addr:$dst)]>;
1383
1384// Intrinsic forms of MOVUPD load and store
Evan Chengb783fa32007-07-19 01:14:50 +00001385def MOVUPDrm_Int : PDI<0x10, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001386 "movupd\t{$src, $dst|$dst, $src}",
Dan Gohman4a4f1512007-07-18 20:23:34 +00001387 [(set VR128:$dst, (int_x86_sse2_loadu_pd addr:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001388def MOVUPDmr_Int : PDI<0x11, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001389 "movupd\t{$src, $dst|$dst, $src}",
Dan Gohman4a4f1512007-07-18 20:23:34 +00001390 [(int_x86_sse2_storeu_pd addr:$dst, VR128:$src)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001391
Evan Cheng3ea4d672008-03-05 08:19:16 +00001392let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001393 let AddedComplexity = 20 in {
1394 def MOVLPDrm : PDI<0x12, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001395 (outs VR128:$dst), (ins VR128:$src1, f64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001396 "movlpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001397 [(set VR128:$dst,
1398 (v2f64 (vector_shuffle VR128:$src1,
1399 (scalar_to_vector (loadf64 addr:$src2)),
1400 MOVLP_shuffle_mask)))]>;
1401 def MOVHPDrm : PDI<0x16, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001402 (outs VR128:$dst), (ins VR128:$src1, f64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001403 "movhpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001404 [(set VR128:$dst,
1405 (v2f64 (vector_shuffle VR128:$src1,
1406 (scalar_to_vector (loadf64 addr:$src2)),
1407 MOVHP_shuffle_mask)))]>;
1408 } // AddedComplexity
Evan Cheng3ea4d672008-03-05 08:19:16 +00001409} // Constraints = "$src1 = $dst"
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001410
Evan Chengb783fa32007-07-19 01:14:50 +00001411def MOVLPDmr : PDI<0x13, MRMDestMem, (outs), (ins f64mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001412 "movlpd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001413 [(store (f64 (vector_extract (v2f64 VR128:$src),
1414 (iPTR 0))), addr:$dst)]>;
1415
1416// v2f64 extract element 1 is always custom lowered to unpack high to low
1417// and extract element 0 so the non-store version isn't too horrible.
Evan Chengb783fa32007-07-19 01:14:50 +00001418def MOVHPDmr : PDI<0x17, MRMDestMem, (outs), (ins f64mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001419 "movhpd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001420 [(store (f64 (vector_extract
1421 (v2f64 (vector_shuffle VR128:$src, (undef),
1422 UNPCKH_shuffle_mask)), (iPTR 0))),
1423 addr:$dst)]>;
1424
1425// SSE2 instructions without OpSize prefix
Evan Chengb783fa32007-07-19 01:14:50 +00001426def Int_CVTDQ2PSrr : I<0x5B, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001427 "cvtdq2ps\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001428 [(set VR128:$dst, (int_x86_sse2_cvtdq2ps VR128:$src))]>,
1429 TB, Requires<[HasSSE2]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001430def Int_CVTDQ2PSrm : I<0x5B, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
Evan Cheng14c97c32008-03-14 07:46:48 +00001431 "cvtdq2ps\t{$src, $dst|$dst, $src}",
1432 [(set VR128:$dst, (int_x86_sse2_cvtdq2ps
1433 (bitconvert (memopv2i64 addr:$src))))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001434 TB, Requires<[HasSSE2]>;
1435
1436// SSE2 instructions with XS prefix
Evan Chengb783fa32007-07-19 01:14:50 +00001437def Int_CVTDQ2PDrr : I<0xE6, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001438 "cvtdq2pd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001439 [(set VR128:$dst, (int_x86_sse2_cvtdq2pd VR128:$src))]>,
1440 XS, Requires<[HasSSE2]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001441def Int_CVTDQ2PDrm : I<0xE6, MRMSrcMem, (outs VR128:$dst), (ins i64mem:$src),
Evan Cheng14c97c32008-03-14 07:46:48 +00001442 "cvtdq2pd\t{$src, $dst|$dst, $src}",
1443 [(set VR128:$dst, (int_x86_sse2_cvtdq2pd
1444 (bitconvert (memopv2i64 addr:$src))))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001445 XS, Requires<[HasSSE2]>;
1446
Evan Chengb783fa32007-07-19 01:14:50 +00001447def Int_CVTPS2DQrr : PDI<0x5B, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Evan Cheng14c97c32008-03-14 07:46:48 +00001448 "cvtps2dq\t{$src, $dst|$dst, $src}",
1449 [(set VR128:$dst, (int_x86_sse2_cvtps2dq VR128:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001450def Int_CVTPS2DQrm : PDI<0x5B, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001451 "cvtps2dq\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001452 [(set VR128:$dst, (int_x86_sse2_cvtps2dq
1453 (load addr:$src)))]>;
1454// SSE2 packed instructions with XS prefix
Evan Chengb783fa32007-07-19 01:14:50 +00001455def Int_CVTTPS2DQrr : I<0x5B, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001456 "cvttps2dq\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001457 [(set VR128:$dst, (int_x86_sse2_cvttps2dq VR128:$src))]>,
1458 XS, Requires<[HasSSE2]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001459def Int_CVTTPS2DQrm : I<0x5B, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001460 "cvttps2dq\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001461 [(set VR128:$dst, (int_x86_sse2_cvttps2dq
1462 (load addr:$src)))]>,
1463 XS, Requires<[HasSSE2]>;
1464
1465// SSE2 packed instructions with XD prefix
Evan Chengb783fa32007-07-19 01:14:50 +00001466def Int_CVTPD2DQrr : I<0xE6, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001467 "cvtpd2dq\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001468 [(set VR128:$dst, (int_x86_sse2_cvtpd2dq VR128:$src))]>,
1469 XD, Requires<[HasSSE2]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001470def Int_CVTPD2DQrm : I<0xE6, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001471 "cvtpd2dq\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001472 [(set VR128:$dst, (int_x86_sse2_cvtpd2dq
1473 (load addr:$src)))]>,
1474 XD, Requires<[HasSSE2]>;
1475
Evan Chengb783fa32007-07-19 01:14:50 +00001476def Int_CVTTPD2DQrr : PDI<0xE6, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001477 "cvttpd2dq\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001478 [(set VR128:$dst, (int_x86_sse2_cvttpd2dq VR128:$src))]>;
Evan Cheng14c97c32008-03-14 07:46:48 +00001479def Int_CVTTPD2DQrm : PDI<0xE6, MRMSrcMem, (outs VR128:$dst),(ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001480 "cvttpd2dq\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001481 [(set VR128:$dst, (int_x86_sse2_cvttpd2dq
1482 (load addr:$src)))]>;
1483
1484// SSE2 instructions without OpSize prefix
Evan Chengb783fa32007-07-19 01:14:50 +00001485def Int_CVTPS2PDrr : I<0x5A, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001486 "cvtps2pd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001487 [(set VR128:$dst, (int_x86_sse2_cvtps2pd VR128:$src))]>,
1488 TB, Requires<[HasSSE2]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001489def Int_CVTPS2PDrm : I<0x5A, MRMSrcReg, (outs VR128:$dst), (ins f64mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001490 "cvtps2pd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001491 [(set VR128:$dst, (int_x86_sse2_cvtps2pd
1492 (load addr:$src)))]>,
1493 TB, Requires<[HasSSE2]>;
1494
Evan Chengb783fa32007-07-19 01:14:50 +00001495def Int_CVTPD2PSrr : PDI<0x5A, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001496 "cvtpd2ps\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001497 [(set VR128:$dst, (int_x86_sse2_cvtpd2ps VR128:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001498def Int_CVTPD2PSrm : PDI<0x5A, MRMSrcReg, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001499 "cvtpd2ps\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001500 [(set VR128:$dst, (int_x86_sse2_cvtpd2ps
1501 (load addr:$src)))]>;
1502
1503// Match intrinsics which expect XMM operand(s).
1504// Aliases for intrinsics
Evan Cheng3ea4d672008-03-05 08:19:16 +00001505let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001506def Int_CVTSI2SDrr: SDI<0x2A, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001507 (outs VR128:$dst), (ins VR128:$src1, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001508 "cvtsi2sd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001509 [(set VR128:$dst, (int_x86_sse2_cvtsi2sd VR128:$src1,
1510 GR32:$src2))]>;
1511def Int_CVTSI2SDrm: SDI<0x2A, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001512 (outs VR128:$dst), (ins VR128:$src1, i32mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001513 "cvtsi2sd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001514 [(set VR128:$dst, (int_x86_sse2_cvtsi2sd VR128:$src1,
1515 (loadi32 addr:$src2)))]>;
1516def Int_CVTSD2SSrr: SDI<0x5A, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001517 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001518 "cvtsd2ss\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001519 [(set VR128:$dst, (int_x86_sse2_cvtsd2ss VR128:$src1,
1520 VR128:$src2))]>;
1521def Int_CVTSD2SSrm: SDI<0x5A, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001522 (outs VR128:$dst), (ins VR128:$src1, f64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001523 "cvtsd2ss\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001524 [(set VR128:$dst, (int_x86_sse2_cvtsd2ss VR128:$src1,
1525 (load addr:$src2)))]>;
1526def Int_CVTSS2SDrr: I<0x5A, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001527 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001528 "cvtss2sd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001529 [(set VR128:$dst, (int_x86_sse2_cvtss2sd VR128:$src1,
1530 VR128:$src2))]>, XS,
1531 Requires<[HasSSE2]>;
1532def Int_CVTSS2SDrm: I<0x5A, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001533 (outs VR128:$dst), (ins VR128:$src1, f32mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001534 "cvtss2sd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001535 [(set VR128:$dst, (int_x86_sse2_cvtss2sd VR128:$src1,
1536 (load addr:$src2)))]>, XS,
1537 Requires<[HasSSE2]>;
1538}
1539
1540// Arithmetic
1541
1542/// sse2_fp_unop_rm - SSE2 unops come in both scalar and vector forms.
1543///
1544/// In addition, we also have a special variant of the scalar form here to
1545/// represent the associated intrinsic operation. This form is unlike the
1546/// plain scalar form, in that it takes an entire vector (instead of a
1547/// scalar) and leaves the top elements undefined.
1548///
1549/// And, we have a special variant form for a full-vector intrinsic form.
1550///
1551/// These four forms can each have a reg or a mem operand, so there are a
1552/// total of eight "instructions".
1553///
1554multiclass sse2_fp_unop_rm<bits<8> opc, string OpcodeStr,
1555 SDNode OpNode,
1556 Intrinsic F64Int,
1557 Intrinsic V2F64Int,
1558 bit Commutable = 0> {
1559 // Scalar operation, reg.
Evan Chengb783fa32007-07-19 01:14:50 +00001560 def SDr : SDI<opc, MRMSrcReg, (outs FR64:$dst), (ins FR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001561 !strconcat(OpcodeStr, "sd\t{$src, $dst|$dst, $src}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001562 [(set FR64:$dst, (OpNode FR64:$src))]> {
1563 let isCommutable = Commutable;
1564 }
1565
1566 // Scalar operation, mem.
Evan Chengb783fa32007-07-19 01:14:50 +00001567 def SDm : SDI<opc, MRMSrcMem, (outs FR64:$dst), (ins f64mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001568 !strconcat(OpcodeStr, "sd\t{$src, $dst|$dst, $src}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001569 [(set FR64:$dst, (OpNode (load addr:$src)))]>;
1570
1571 // Vector operation, reg.
Evan Chengb783fa32007-07-19 01:14:50 +00001572 def PDr : PDI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001573 !strconcat(OpcodeStr, "pd\t{$src, $dst|$dst, $src}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001574 [(set VR128:$dst, (v2f64 (OpNode VR128:$src)))]> {
1575 let isCommutable = Commutable;
1576 }
1577
1578 // Vector operation, mem.
Evan Chengb783fa32007-07-19 01:14:50 +00001579 def PDm : PDI<opc, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001580 !strconcat(OpcodeStr, "pd\t{$src, $dst|$dst, $src}"),
Dan Gohman4a4f1512007-07-18 20:23:34 +00001581 [(set VR128:$dst, (OpNode (memopv2f64 addr:$src)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001582
1583 // Intrinsic operation, reg.
Evan Chengb783fa32007-07-19 01:14:50 +00001584 def SDr_Int : SDI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001585 !strconcat(OpcodeStr, "sd\t{$src, $dst|$dst, $src}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001586 [(set VR128:$dst, (F64Int VR128:$src))]> {
1587 let isCommutable = Commutable;
1588 }
1589
1590 // Intrinsic operation, mem.
Evan Chengb783fa32007-07-19 01:14:50 +00001591 def SDm_Int : SDI<opc, MRMSrcMem, (outs VR128:$dst), (ins sdmem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001592 !strconcat(OpcodeStr, "sd\t{$src, $dst|$dst, $src}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001593 [(set VR128:$dst, (F64Int sse_load_f64:$src))]>;
1594
1595 // Vector intrinsic operation, reg
Evan Chengb783fa32007-07-19 01:14:50 +00001596 def PDr_Int : PDI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001597 !strconcat(OpcodeStr, "pd\t{$src, $dst|$dst, $src}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001598 [(set VR128:$dst, (V2F64Int VR128:$src))]> {
1599 let isCommutable = Commutable;
1600 }
1601
1602 // Vector intrinsic operation, mem
Dan Gohmanc747be52007-08-02 21:06:40 +00001603 def PDm_Int : PDI<opc, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001604 !strconcat(OpcodeStr, "pd\t{$src, $dst|$dst, $src}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001605 [(set VR128:$dst, (V2F64Int (load addr:$src)))]>;
1606}
1607
1608// Square root.
1609defm SQRT : sse2_fp_unop_rm<0x51, "sqrt", fsqrt,
1610 int_x86_sse2_sqrt_sd, int_x86_sse2_sqrt_pd>;
1611
1612// There is no f64 version of the reciprocal approximation instructions.
1613
1614// Logical
Evan Cheng3ea4d672008-03-05 08:19:16 +00001615let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001616 let isCommutable = 1 in {
1617 def ANDPDrr : PDI<0x54, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001618 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001619 "andpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001620 [(set VR128:$dst,
1621 (and (bc_v2i64 (v2f64 VR128:$src1)),
1622 (bc_v2i64 (v2f64 VR128:$src2))))]>;
1623 def ORPDrr : PDI<0x56, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001624 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001625 "orpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001626 [(set VR128:$dst,
1627 (or (bc_v2i64 (v2f64 VR128:$src1)),
1628 (bc_v2i64 (v2f64 VR128:$src2))))]>;
1629 def XORPDrr : PDI<0x57, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001630 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001631 "xorpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001632 [(set VR128:$dst,
1633 (xor (bc_v2i64 (v2f64 VR128:$src1)),
1634 (bc_v2i64 (v2f64 VR128:$src2))))]>;
1635 }
1636
1637 def ANDPDrm : PDI<0x54, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001638 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001639 "andpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001640 [(set VR128:$dst,
1641 (and (bc_v2i64 (v2f64 VR128:$src1)),
Evan Cheng8e92cd12007-07-19 23:34:10 +00001642 (memopv2i64 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001643 def ORPDrm : PDI<0x56, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001644 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001645 "orpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001646 [(set VR128:$dst,
1647 (or (bc_v2i64 (v2f64 VR128:$src1)),
Evan Cheng8e92cd12007-07-19 23:34:10 +00001648 (memopv2i64 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001649 def XORPDrm : PDI<0x57, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001650 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001651 "xorpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001652 [(set VR128:$dst,
1653 (xor (bc_v2i64 (v2f64 VR128:$src1)),
Evan Cheng8e92cd12007-07-19 23:34:10 +00001654 (memopv2i64 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001655 def ANDNPDrr : PDI<0x55, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001656 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001657 "andnpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001658 [(set VR128:$dst,
1659 (and (vnot (bc_v2i64 (v2f64 VR128:$src1))),
1660 (bc_v2i64 (v2f64 VR128:$src2))))]>;
1661 def ANDNPDrm : PDI<0x55, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001662 (outs VR128:$dst), (ins VR128:$src1,f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001663 "andnpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001664 [(set VR128:$dst,
1665 (and (vnot (bc_v2i64 (v2f64 VR128:$src1))),
Evan Cheng8e92cd12007-07-19 23:34:10 +00001666 (memopv2i64 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001667}
1668
Evan Cheng3ea4d672008-03-05 08:19:16 +00001669let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001670 def CMPPDrri : PDIi8<0xC2, MRMSrcReg,
Evan Cheng14c97c32008-03-14 07:46:48 +00001671 (outs VR128:$dst), (ins VR128:$src1, VR128:$src, SSECC:$cc),
1672 "cmp${cc}pd\t{$src, $dst|$dst, $src}",
1673 [(set VR128:$dst, (int_x86_sse2_cmp_pd VR128:$src1,
1674 VR128:$src, imm:$cc))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001675 def CMPPDrmi : PDIi8<0xC2, MRMSrcMem,
Evan Cheng14c97c32008-03-14 07:46:48 +00001676 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src, SSECC:$cc),
1677 "cmp${cc}pd\t{$src, $dst|$dst, $src}",
1678 [(set VR128:$dst, (int_x86_sse2_cmp_pd VR128:$src1,
1679 (load addr:$src), imm:$cc))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001680}
1681
1682// Shuffle and unpack instructions
Evan Cheng3ea4d672008-03-05 08:19:16 +00001683let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001684 def SHUFPDrri : PDIi8<0xC6, MRMSrcReg,
Evan Cheng14c97c32008-03-14 07:46:48 +00001685 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2, i8imm:$src3),
1686 "shufpd\t{$src3, $src2, $dst|$dst, $src2, $src3}",
1687 [(set VR128:$dst, (v2f64 (vector_shuffle
1688 VR128:$src1, VR128:$src2,
1689 SHUFP_shuffle_mask:$src3)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001690 def SHUFPDrmi : PDIi8<0xC6, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001691 (outs VR128:$dst), (ins VR128:$src1,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001692 f128mem:$src2, i8imm:$src3),
Dan Gohman91888f02007-07-31 20:11:57 +00001693 "shufpd\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001694 [(set VR128:$dst,
1695 (v2f64 (vector_shuffle
Dan Gohman7dc19012007-08-02 21:17:01 +00001696 VR128:$src1, (memopv2f64 addr:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001697 SHUFP_shuffle_mask:$src3)))]>;
1698
1699 let AddedComplexity = 10 in {
1700 def UNPCKHPDrr : PDI<0x15, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001701 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001702 "unpckhpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001703 [(set VR128:$dst,
1704 (v2f64 (vector_shuffle
1705 VR128:$src1, VR128:$src2,
1706 UNPCKH_shuffle_mask)))]>;
1707 def UNPCKHPDrm : PDI<0x15, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001708 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001709 "unpckhpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001710 [(set VR128:$dst,
1711 (v2f64 (vector_shuffle
Dan Gohman7dc19012007-08-02 21:17:01 +00001712 VR128:$src1, (memopv2f64 addr:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001713 UNPCKH_shuffle_mask)))]>;
1714
1715 def UNPCKLPDrr : PDI<0x14, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001716 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001717 "unpcklpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001718 [(set VR128:$dst,
1719 (v2f64 (vector_shuffle
1720 VR128:$src1, VR128:$src2,
1721 UNPCKL_shuffle_mask)))]>;
1722 def UNPCKLPDrm : PDI<0x14, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001723 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001724 "unpcklpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001725 [(set VR128:$dst,
1726 (v2f64 (vector_shuffle
Dan Gohman7dc19012007-08-02 21:17:01 +00001727 VR128:$src1, (memopv2f64 addr:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001728 UNPCKL_shuffle_mask)))]>;
1729 } // AddedComplexity
Evan Cheng3ea4d672008-03-05 08:19:16 +00001730} // Constraints = "$src1 = $dst"
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001731
1732
1733//===----------------------------------------------------------------------===//
1734// SSE integer instructions
1735
1736// Move Instructions
Chris Lattnerd1a9eb62008-01-11 06:59:07 +00001737let neverHasSideEffects = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001738def MOVDQArr : PDI<0x6F, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001739 "movdqa\t{$src, $dst|$dst, $src}", []>;
Chris Lattnerd1a9eb62008-01-11 06:59:07 +00001740let isSimpleLoad = 1, mayLoad = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001741def MOVDQArm : PDI<0x6F, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001742 "movdqa\t{$src, $dst|$dst, $src}",
Evan Cheng51a49b22007-07-20 00:27:43 +00001743 [/*(set VR128:$dst, (alignedloadv2i64 addr:$src))*/]>;
Chris Lattnerd1a9eb62008-01-11 06:59:07 +00001744let mayStore = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001745def MOVDQAmr : PDI<0x7F, MRMDestMem, (outs), (ins i128mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001746 "movdqa\t{$src, $dst|$dst, $src}",
Evan Cheng51a49b22007-07-20 00:27:43 +00001747 [/*(alignedstore (v2i64 VR128:$src), addr:$dst)*/]>;
Chris Lattnerd1a9eb62008-01-11 06:59:07 +00001748let isSimpleLoad = 1, mayLoad = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001749def MOVDQUrm : I<0x6F, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001750 "movdqu\t{$src, $dst|$dst, $src}",
Evan Cheng51a49b22007-07-20 00:27:43 +00001751 [/*(set VR128:$dst, (loadv2i64 addr:$src))*/]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001752 XS, Requires<[HasSSE2]>;
Chris Lattnerd1a9eb62008-01-11 06:59:07 +00001753let mayStore = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001754def MOVDQUmr : I<0x7F, MRMDestMem, (outs), (ins i128mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001755 "movdqu\t{$src, $dst|$dst, $src}",
Evan Cheng51a49b22007-07-20 00:27:43 +00001756 [/*(store (v2i64 VR128:$src), addr:$dst)*/]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001757 XS, Requires<[HasSSE2]>;
1758
Dan Gohman4a4f1512007-07-18 20:23:34 +00001759// Intrinsic forms of MOVDQU load and store
Chris Lattner1a1932c2008-01-06 23:38:27 +00001760let isSimpleLoad = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001761def MOVDQUrm_Int : I<0x6F, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001762 "movdqu\t{$src, $dst|$dst, $src}",
Dan Gohman4a4f1512007-07-18 20:23:34 +00001763 [(set VR128:$dst, (int_x86_sse2_loadu_dq addr:$src))]>,
1764 XS, Requires<[HasSSE2]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001765def MOVDQUmr_Int : I<0x7F, MRMDestMem, (outs), (ins i128mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001766 "movdqu\t{$src, $dst|$dst, $src}",
Dan Gohman4a4f1512007-07-18 20:23:34 +00001767 [(int_x86_sse2_storeu_dq addr:$dst, VR128:$src)]>,
1768 XS, Requires<[HasSSE2]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001769
Evan Cheng88004752008-03-05 08:11:27 +00001770let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001771
1772multiclass PDI_binop_rm_int<bits<8> opc, string OpcodeStr, Intrinsic IntId,
1773 bit Commutable = 0> {
Evan Chengb783fa32007-07-19 01:14:50 +00001774 def rr : PDI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001775 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001776 [(set VR128:$dst, (IntId VR128:$src1, VR128:$src2))]> {
1777 let isCommutable = Commutable;
1778 }
Evan Chengb783fa32007-07-19 01:14:50 +00001779 def rm : PDI<opc, MRMSrcMem, (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001780 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001781 [(set VR128:$dst, (IntId VR128:$src1,
Dan Gohman4a4f1512007-07-18 20:23:34 +00001782 (bitconvert (memopv2i64 addr:$src2))))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001783}
1784
Evan Chengf90f8f82008-05-03 00:52:09 +00001785multiclass PDI_binop_rmi_int<bits<8> opc, bits<8> opc2, Format ImmForm,
1786 string OpcodeStr,
1787 Intrinsic IntId, Intrinsic IntId2> {
1788 def rr : PDI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
1789 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
1790 [(set VR128:$dst, (IntId VR128:$src1, VR128:$src2))]>;
1791 def rm : PDI<opc, MRMSrcMem, (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
1792 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
1793 [(set VR128:$dst, (IntId VR128:$src1,
1794 (bitconvert (memopv2i64 addr:$src2))))]>;
1795 def ri : PDIi8<opc2, ImmForm, (outs VR128:$dst), (ins VR128:$src1, i32i8imm:$src2),
1796 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
1797 [(set VR128:$dst, (IntId2 VR128:$src1, (i32 imm:$src2)))]>;
1798}
1799
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001800/// PDI_binop_rm - Simple SSE2 binary operator.
1801multiclass PDI_binop_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
1802 ValueType OpVT, bit Commutable = 0> {
Evan Chengb783fa32007-07-19 01:14:50 +00001803 def rr : PDI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001804 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001805 [(set VR128:$dst, (OpVT (OpNode VR128:$src1, VR128:$src2)))]> {
1806 let isCommutable = Commutable;
1807 }
Evan Chengb783fa32007-07-19 01:14:50 +00001808 def rm : PDI<opc, MRMSrcMem, (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001809 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001810 [(set VR128:$dst, (OpVT (OpNode VR128:$src1,
Dan Gohman4a4f1512007-07-18 20:23:34 +00001811 (bitconvert (memopv2i64 addr:$src2)))))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001812}
1813
1814/// PDI_binop_rm_v2i64 - Simple SSE2 binary operator whose type is v2i64.
1815///
1816/// FIXME: we could eliminate this and use PDI_binop_rm instead if tblgen knew
1817/// to collapse (bitconvert VT to VT) into its operand.
1818///
1819multiclass PDI_binop_rm_v2i64<bits<8> opc, string OpcodeStr, SDNode OpNode,
1820 bit Commutable = 0> {
Evan Chengb783fa32007-07-19 01:14:50 +00001821 def rr : PDI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001822 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001823 [(set VR128:$dst, (v2i64 (OpNode VR128:$src1, VR128:$src2)))]> {
1824 let isCommutable = Commutable;
1825 }
Evan Chengb783fa32007-07-19 01:14:50 +00001826 def rm : PDI<opc, MRMSrcMem, (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001827 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Dan Gohman4a4f1512007-07-18 20:23:34 +00001828 [(set VR128:$dst, (OpNode VR128:$src1,(memopv2i64 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001829}
1830
Evan Cheng3ea4d672008-03-05 08:19:16 +00001831} // Constraints = "$src1 = $dst"
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001832
1833// 128-bit Integer Arithmetic
1834
1835defm PADDB : PDI_binop_rm<0xFC, "paddb", add, v16i8, 1>;
1836defm PADDW : PDI_binop_rm<0xFD, "paddw", add, v8i16, 1>;
1837defm PADDD : PDI_binop_rm<0xFE, "paddd", add, v4i32, 1>;
1838defm PADDQ : PDI_binop_rm_v2i64<0xD4, "paddq", add, 1>;
1839
1840defm PADDSB : PDI_binop_rm_int<0xEC, "paddsb" , int_x86_sse2_padds_b, 1>;
1841defm PADDSW : PDI_binop_rm_int<0xED, "paddsw" , int_x86_sse2_padds_w, 1>;
1842defm PADDUSB : PDI_binop_rm_int<0xDC, "paddusb", int_x86_sse2_paddus_b, 1>;
1843defm PADDUSW : PDI_binop_rm_int<0xDD, "paddusw", int_x86_sse2_paddus_w, 1>;
1844
1845defm PSUBB : PDI_binop_rm<0xF8, "psubb", sub, v16i8>;
1846defm PSUBW : PDI_binop_rm<0xF9, "psubw", sub, v8i16>;
1847defm PSUBD : PDI_binop_rm<0xFA, "psubd", sub, v4i32>;
1848defm PSUBQ : PDI_binop_rm_v2i64<0xFB, "psubq", sub>;
1849
1850defm PSUBSB : PDI_binop_rm_int<0xE8, "psubsb" , int_x86_sse2_psubs_b>;
1851defm PSUBSW : PDI_binop_rm_int<0xE9, "psubsw" , int_x86_sse2_psubs_w>;
1852defm PSUBUSB : PDI_binop_rm_int<0xD8, "psubusb", int_x86_sse2_psubus_b>;
1853defm PSUBUSW : PDI_binop_rm_int<0xD9, "psubusw", int_x86_sse2_psubus_w>;
1854
1855defm PMULLW : PDI_binop_rm<0xD5, "pmullw", mul, v8i16, 1>;
1856
1857defm PMULHUW : PDI_binop_rm_int<0xE4, "pmulhuw", int_x86_sse2_pmulhu_w, 1>;
1858defm PMULHW : PDI_binop_rm_int<0xE5, "pmulhw" , int_x86_sse2_pmulh_w , 1>;
1859defm PMULUDQ : PDI_binop_rm_int<0xF4, "pmuludq", int_x86_sse2_pmulu_dq, 1>;
1860
1861defm PMADDWD : PDI_binop_rm_int<0xF5, "pmaddwd", int_x86_sse2_pmadd_wd, 1>;
1862
1863defm PAVGB : PDI_binop_rm_int<0xE0, "pavgb", int_x86_sse2_pavg_b, 1>;
1864defm PAVGW : PDI_binop_rm_int<0xE3, "pavgw", int_x86_sse2_pavg_w, 1>;
1865
1866
1867defm PMINUB : PDI_binop_rm_int<0xDA, "pminub", int_x86_sse2_pminu_b, 1>;
1868defm PMINSW : PDI_binop_rm_int<0xEA, "pminsw", int_x86_sse2_pmins_w, 1>;
1869defm PMAXUB : PDI_binop_rm_int<0xDE, "pmaxub", int_x86_sse2_pmaxu_b, 1>;
1870defm PMAXSW : PDI_binop_rm_int<0xEE, "pmaxsw", int_x86_sse2_pmaxs_w, 1>;
1871defm PSADBW : PDI_binop_rm_int<0xE0, "psadbw", int_x86_sse2_psad_bw, 1>;
1872
1873
Evan Chengf90f8f82008-05-03 00:52:09 +00001874defm PSLLW : PDI_binop_rmi_int<0xF1, 0x71, MRM6r, "psllw",
1875 int_x86_sse2_psll_w, int_x86_sse2_pslli_w>;
1876defm PSLLD : PDI_binop_rmi_int<0xF2, 0x72, MRM6r, "pslld",
1877 int_x86_sse2_psll_d, int_x86_sse2_pslli_d>;
1878defm PSLLQ : PDI_binop_rmi_int<0xF3, 0x73, MRM6r, "psllq",
1879 int_x86_sse2_psll_q, int_x86_sse2_pslli_q>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001880
Evan Chengf90f8f82008-05-03 00:52:09 +00001881defm PSRLW : PDI_binop_rmi_int<0xD1, 0x71, MRM2r, "psrlw",
1882 int_x86_sse2_psrl_w, int_x86_sse2_psrli_w>;
1883defm PSRLD : PDI_binop_rmi_int<0xD2, 0x72, MRM2r, "psrld",
1884 int_x86_sse2_psrl_d, int_x86_sse2_psrli_d>;
1885defm PSRLQ : PDI_binop_rmi_int<0xD3, 0x72, MRM2r, "psrlq",
1886 int_x86_sse2_psrl_q, int_x86_sse2_psrli_q>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001887
Evan Chengf90f8f82008-05-03 00:52:09 +00001888defm PSRAW : PDI_binop_rmi_int<0xE1, 0x71, MRM4r, "psraw",
1889 int_x86_sse2_psra_w, int_x86_sse2_psrai_w>;
1890defm PSRAD : PDI_binop_rmi_int<0xE2, 0x71, MRM4r, "psrad",
1891 int_x86_sse2_psra_d, int_x86_sse2_psrai_d>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001892
1893// 128-bit logical shifts.
Evan Cheng3ea4d672008-03-05 08:19:16 +00001894let Constraints = "$src1 = $dst", neverHasSideEffects = 1 in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001895 def PSLLDQri : PDIi8<0x73, MRM7r,
Evan Chengb783fa32007-07-19 01:14:50 +00001896 (outs VR128:$dst), (ins VR128:$src1, i32i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001897 "pslldq\t{$src2, $dst|$dst, $src2}", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001898 def PSRLDQri : PDIi8<0x73, MRM3r,
Evan Chengb783fa32007-07-19 01:14:50 +00001899 (outs VR128:$dst), (ins VR128:$src1, i32i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001900 "psrldq\t{$src2, $dst|$dst, $src2}", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001901 // PSRADQri doesn't exist in SSE[1-3].
1902}
1903
1904let Predicates = [HasSSE2] in {
1905 def : Pat<(int_x86_sse2_psll_dq VR128:$src1, imm:$src2),
1906 (v2i64 (PSLLDQri VR128:$src1, (PSxLDQ_imm imm:$src2)))>;
1907 def : Pat<(int_x86_sse2_psrl_dq VR128:$src1, imm:$src2),
1908 (v2i64 (PSRLDQri VR128:$src1, (PSxLDQ_imm imm:$src2)))>;
1909 def : Pat<(v2f64 (X86fsrl VR128:$src1, i32immSExt8:$src2)),
1910 (v2f64 (PSRLDQri VR128:$src1, (PSxLDQ_imm imm:$src2)))>;
1911}
1912
1913// Logical
1914defm PAND : PDI_binop_rm_v2i64<0xDB, "pand", and, 1>;
1915defm POR : PDI_binop_rm_v2i64<0xEB, "por" , or , 1>;
1916defm PXOR : PDI_binop_rm_v2i64<0xEF, "pxor", xor, 1>;
1917
Evan Cheng3ea4d672008-03-05 08:19:16 +00001918let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001919 def PANDNrr : PDI<0xDF, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001920 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001921 "pandn\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001922 [(set VR128:$dst, (v2i64 (and (vnot VR128:$src1),
1923 VR128:$src2)))]>;
1924
1925 def PANDNrm : PDI<0xDF, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001926 (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001927 "pandn\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001928 [(set VR128:$dst, (v2i64 (and (vnot VR128:$src1),
Dan Gohman7dc19012007-08-02 21:17:01 +00001929 (memopv2i64 addr:$src2))))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001930}
1931
1932// SSE2 Integer comparison
1933defm PCMPEQB : PDI_binop_rm_int<0x74, "pcmpeqb", int_x86_sse2_pcmpeq_b>;
1934defm PCMPEQW : PDI_binop_rm_int<0x75, "pcmpeqw", int_x86_sse2_pcmpeq_w>;
1935defm PCMPEQD : PDI_binop_rm_int<0x76, "pcmpeqd", int_x86_sse2_pcmpeq_d>;
1936defm PCMPGTB : PDI_binop_rm_int<0x64, "pcmpgtb", int_x86_sse2_pcmpgt_b>;
1937defm PCMPGTW : PDI_binop_rm_int<0x65, "pcmpgtw", int_x86_sse2_pcmpgt_w>;
1938defm PCMPGTD : PDI_binop_rm_int<0x66, "pcmpgtd", int_x86_sse2_pcmpgt_d>;
1939
1940// Pack instructions
1941defm PACKSSWB : PDI_binop_rm_int<0x63, "packsswb", int_x86_sse2_packsswb_128>;
1942defm PACKSSDW : PDI_binop_rm_int<0x6B, "packssdw", int_x86_sse2_packssdw_128>;
1943defm PACKUSWB : PDI_binop_rm_int<0x67, "packuswb", int_x86_sse2_packuswb_128>;
1944
1945// Shuffle and unpack instructions
1946def PSHUFDri : PDIi8<0x70, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001947 (outs VR128:$dst), (ins VR128:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001948 "pshufd\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001949 [(set VR128:$dst, (v4i32 (vector_shuffle
1950 VR128:$src1, (undef),
1951 PSHUFD_shuffle_mask:$src2)))]>;
1952def PSHUFDmi : PDIi8<0x70, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001953 (outs VR128:$dst), (ins i128mem:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001954 "pshufd\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001955 [(set VR128:$dst, (v4i32 (vector_shuffle
Dan Gohman4a4f1512007-07-18 20:23:34 +00001956 (bc_v4i32(memopv2i64 addr:$src1)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001957 (undef),
1958 PSHUFD_shuffle_mask:$src2)))]>;
1959
1960// SSE2 with ImmT == Imm8 and XS prefix.
1961def PSHUFHWri : Ii8<0x70, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001962 (outs VR128:$dst), (ins VR128:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001963 "pshufhw\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001964 [(set VR128:$dst, (v8i16 (vector_shuffle
1965 VR128:$src1, (undef),
1966 PSHUFHW_shuffle_mask:$src2)))]>,
1967 XS, Requires<[HasSSE2]>;
1968def PSHUFHWmi : Ii8<0x70, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001969 (outs VR128:$dst), (ins i128mem:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001970 "pshufhw\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001971 [(set VR128:$dst, (v8i16 (vector_shuffle
Dan Gohman4a4f1512007-07-18 20:23:34 +00001972 (bc_v8i16 (memopv2i64 addr:$src1)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001973 (undef),
1974 PSHUFHW_shuffle_mask:$src2)))]>,
1975 XS, Requires<[HasSSE2]>;
1976
1977// SSE2 with ImmT == Imm8 and XD prefix.
1978def PSHUFLWri : Ii8<0x70, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001979 (outs VR128:$dst), (ins VR128:$src1, i32i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001980 "pshuflw\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001981 [(set VR128:$dst, (v8i16 (vector_shuffle
1982 VR128:$src1, (undef),
1983 PSHUFLW_shuffle_mask:$src2)))]>,
1984 XD, Requires<[HasSSE2]>;
1985def PSHUFLWmi : Ii8<0x70, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001986 (outs VR128:$dst), (ins i128mem:$src1, i32i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001987 "pshuflw\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001988 [(set VR128:$dst, (v8i16 (vector_shuffle
Dan Gohman4a4f1512007-07-18 20:23:34 +00001989 (bc_v8i16 (memopv2i64 addr:$src1)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001990 (undef),
1991 PSHUFLW_shuffle_mask:$src2)))]>,
1992 XD, Requires<[HasSSE2]>;
1993
1994
Evan Cheng3ea4d672008-03-05 08:19:16 +00001995let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001996 def PUNPCKLBWrr : PDI<0x60, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001997 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001998 "punpcklbw\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001999 [(set VR128:$dst,
2000 (v16i8 (vector_shuffle VR128:$src1, VR128:$src2,
2001 UNPCKL_shuffle_mask)))]>;
2002 def PUNPCKLBWrm : PDI<0x60, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002003 (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002004 "punpcklbw\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002005 [(set VR128:$dst,
2006 (v16i8 (vector_shuffle VR128:$src1,
Dan Gohman4a4f1512007-07-18 20:23:34 +00002007 (bc_v16i8 (memopv2i64 addr:$src2)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002008 UNPCKL_shuffle_mask)))]>;
2009 def PUNPCKLWDrr : PDI<0x61, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002010 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002011 "punpcklwd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002012 [(set VR128:$dst,
2013 (v8i16 (vector_shuffle VR128:$src1, VR128:$src2,
2014 UNPCKL_shuffle_mask)))]>;
2015 def PUNPCKLWDrm : PDI<0x61, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002016 (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002017 "punpcklwd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002018 [(set VR128:$dst,
2019 (v8i16 (vector_shuffle VR128:$src1,
Dan Gohman4a4f1512007-07-18 20:23:34 +00002020 (bc_v8i16 (memopv2i64 addr:$src2)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002021 UNPCKL_shuffle_mask)))]>;
2022 def PUNPCKLDQrr : PDI<0x62, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002023 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002024 "punpckldq\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002025 [(set VR128:$dst,
2026 (v4i32 (vector_shuffle VR128:$src1, VR128:$src2,
2027 UNPCKL_shuffle_mask)))]>;
2028 def PUNPCKLDQrm : PDI<0x62, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002029 (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002030 "punpckldq\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002031 [(set VR128:$dst,
2032 (v4i32 (vector_shuffle VR128:$src1,
Dan Gohman4a4f1512007-07-18 20:23:34 +00002033 (bc_v4i32 (memopv2i64 addr:$src2)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002034 UNPCKL_shuffle_mask)))]>;
2035 def PUNPCKLQDQrr : PDI<0x6C, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002036 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002037 "punpcklqdq\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002038 [(set VR128:$dst,
2039 (v2i64 (vector_shuffle VR128:$src1, VR128:$src2,
2040 UNPCKL_shuffle_mask)))]>;
2041 def PUNPCKLQDQrm : PDI<0x6C, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002042 (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002043 "punpcklqdq\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002044 [(set VR128:$dst,
2045 (v2i64 (vector_shuffle VR128:$src1,
Dan Gohman4a4f1512007-07-18 20:23:34 +00002046 (memopv2i64 addr:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002047 UNPCKL_shuffle_mask)))]>;
2048
2049 def PUNPCKHBWrr : PDI<0x68, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002050 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002051 "punpckhbw\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002052 [(set VR128:$dst,
2053 (v16i8 (vector_shuffle VR128:$src1, VR128:$src2,
2054 UNPCKH_shuffle_mask)))]>;
2055 def PUNPCKHBWrm : PDI<0x68, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002056 (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002057 "punpckhbw\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002058 [(set VR128:$dst,
2059 (v16i8 (vector_shuffle VR128:$src1,
Dan Gohman4a4f1512007-07-18 20:23:34 +00002060 (bc_v16i8 (memopv2i64 addr:$src2)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002061 UNPCKH_shuffle_mask)))]>;
2062 def PUNPCKHWDrr : PDI<0x69, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002063 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002064 "punpckhwd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002065 [(set VR128:$dst,
2066 (v8i16 (vector_shuffle VR128:$src1, VR128:$src2,
2067 UNPCKH_shuffle_mask)))]>;
2068 def PUNPCKHWDrm : PDI<0x69, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002069 (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002070 "punpckhwd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002071 [(set VR128:$dst,
2072 (v8i16 (vector_shuffle VR128:$src1,
Dan Gohman4a4f1512007-07-18 20:23:34 +00002073 (bc_v8i16 (memopv2i64 addr:$src2)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002074 UNPCKH_shuffle_mask)))]>;
2075 def PUNPCKHDQrr : PDI<0x6A, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002076 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002077 "punpckhdq\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002078 [(set VR128:$dst,
2079 (v4i32 (vector_shuffle VR128:$src1, VR128:$src2,
2080 UNPCKH_shuffle_mask)))]>;
2081 def PUNPCKHDQrm : PDI<0x6A, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002082 (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002083 "punpckhdq\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002084 [(set VR128:$dst,
2085 (v4i32 (vector_shuffle VR128:$src1,
Dan Gohman4a4f1512007-07-18 20:23:34 +00002086 (bc_v4i32 (memopv2i64 addr:$src2)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002087 UNPCKH_shuffle_mask)))]>;
2088 def PUNPCKHQDQrr : PDI<0x6D, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002089 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002090 "punpckhqdq\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002091 [(set VR128:$dst,
2092 (v2i64 (vector_shuffle VR128:$src1, VR128:$src2,
2093 UNPCKH_shuffle_mask)))]>;
2094 def PUNPCKHQDQrm : PDI<0x6D, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002095 (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002096 "punpckhqdq\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002097 [(set VR128:$dst,
2098 (v2i64 (vector_shuffle VR128:$src1,
Dan Gohman4a4f1512007-07-18 20:23:34 +00002099 (memopv2i64 addr:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002100 UNPCKH_shuffle_mask)))]>;
2101}
2102
2103// Extract / Insert
2104def PEXTRWri : PDIi8<0xC5, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002105 (outs GR32:$dst), (ins VR128:$src1, i32i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002106 "pextrw\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002107 [(set GR32:$dst, (X86pextrw (v8i16 VR128:$src1),
Nate Begemand77e59e2008-02-11 04:19:36 +00002108 imm:$src2))]>;
Evan Cheng3ea4d672008-03-05 08:19:16 +00002109let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002110 def PINSRWrri : PDIi8<0xC4, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002111 (outs VR128:$dst), (ins VR128:$src1,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002112 GR32:$src2, i32i8imm:$src3),
Dan Gohman91888f02007-07-31 20:11:57 +00002113 "pinsrw\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002114 [(set VR128:$dst,
Nate Begemand77e59e2008-02-11 04:19:36 +00002115 (X86pinsrw VR128:$src1, GR32:$src2, imm:$src3))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002116 def PINSRWrmi : PDIi8<0xC4, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002117 (outs VR128:$dst), (ins VR128:$src1,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002118 i16mem:$src2, i32i8imm:$src3),
Dan Gohman91888f02007-07-31 20:11:57 +00002119 "pinsrw\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Nate Begemand77e59e2008-02-11 04:19:36 +00002120 [(set VR128:$dst,
2121 (X86pinsrw VR128:$src1, (extloadi16 addr:$src2),
2122 imm:$src3))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002123}
2124
2125// Mask creation
Evan Chengb783fa32007-07-19 01:14:50 +00002126def PMOVMSKBrr : PDI<0xD7, MRMSrcReg, (outs GR32:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002127 "pmovmskb\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002128 [(set GR32:$dst, (int_x86_sse2_pmovmskb_128 VR128:$src))]>;
2129
2130// Conditional store
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002131let Uses = [EDI] in
Evan Chengb783fa32007-07-19 01:14:50 +00002132def MASKMOVDQU : PDI<0xF7, MRMSrcReg, (outs), (ins VR128:$src, VR128:$mask),
Dan Gohman91888f02007-07-31 20:11:57 +00002133 "maskmovdqu\t{$mask, $src|$src, $mask}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002134 [(int_x86_sse2_maskmov_dqu VR128:$src, VR128:$mask, EDI)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002135
2136// Non-temporal stores
Evan Chengb783fa32007-07-19 01:14:50 +00002137def MOVNTPDmr : PDI<0x2B, MRMDestMem, (outs), (ins i128mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002138 "movntpd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002139 [(int_x86_sse2_movnt_pd addr:$dst, VR128:$src)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002140def MOVNTDQmr : PDI<0xE7, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002141 "movntdq\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002142 [(int_x86_sse2_movnt_dq addr:$dst, VR128:$src)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002143def MOVNTImr : I<0xC3, MRMDestMem, (outs), (ins i32mem:$dst, GR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002144 "movnti\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002145 [(int_x86_sse2_movnt_i addr:$dst, GR32:$src)]>,
2146 TB, Requires<[HasSSE2]>;
2147
2148// Flush cache
Evan Chengb783fa32007-07-19 01:14:50 +00002149def CLFLUSH : I<0xAE, MRM7m, (outs), (ins i8mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002150 "clflush\t$src", [(int_x86_sse2_clflush addr:$src)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002151 TB, Requires<[HasSSE2]>;
2152
2153// Load, store, and memory fence
Evan Chengb783fa32007-07-19 01:14:50 +00002154def LFENCE : I<0xAE, MRM5m, (outs), (ins),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002155 "lfence", [(int_x86_sse2_lfence)]>, TB, Requires<[HasSSE2]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002156def MFENCE : I<0xAE, MRM6m, (outs), (ins),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002157 "mfence", [(int_x86_sse2_mfence)]>, TB, Requires<[HasSSE2]>;
2158
Andrew Lenharth785610d2008-02-16 01:24:58 +00002159//TODO: custom lower this so as to never even generate the noop
2160def : Pat<(membarrier (i8 imm:$ll), (i8 imm:$ls), (i8 imm:$sl), (i8 imm:$ss),
2161 (i8 0)), (NOOP)>;
2162def : Pat<(membarrier (i8 0), (i8 0), (i8 0), (i8 1), (i8 1)), (SFENCE)>;
2163def : Pat<(membarrier (i8 1), (i8 0), (i8 0), (i8 0), (i8 1)), (LFENCE)>;
2164def : Pat<(membarrier (i8 imm:$ll), (i8 imm:$ls), (i8 imm:$sl), (i8 imm:$ss),
2165 (i8 1)), (MFENCE)>;
2166
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002167// Alias instructions that map zero vector to pxor / xorp* for sse.
Chris Lattner17dab4a2008-01-10 05:45:39 +00002168let isReMaterializable = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00002169 def V_SETALLONES : PDI<0x76, MRMInitReg, (outs VR128:$dst), (ins),
Dan Gohman91888f02007-07-31 20:11:57 +00002170 "pcmpeqd\t$dst, $dst",
Chris Lattnere6aa3862007-11-25 00:24:49 +00002171 [(set VR128:$dst, (v4i32 immAllOnesV))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002172
2173// FR64 to 128-bit vector conversion.
Evan Chengb783fa32007-07-19 01:14:50 +00002174def MOVSD2PDrr : SDI<0x10, MRMSrcReg, (outs VR128:$dst), (ins FR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002175 "movsd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002176 [(set VR128:$dst,
2177 (v2f64 (scalar_to_vector FR64:$src)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002178def MOVSD2PDrm : SDI<0x10, MRMSrcMem, (outs VR128:$dst), (ins f64mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002179 "movsd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002180 [(set VR128:$dst,
2181 (v2f64 (scalar_to_vector (loadf64 addr:$src))))]>;
2182
Evan Chengb783fa32007-07-19 01:14:50 +00002183def MOVDI2PDIrr : PDI<0x6E, MRMSrcReg, (outs VR128:$dst), (ins GR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002184 "movd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002185 [(set VR128:$dst,
2186 (v4i32 (scalar_to_vector GR32:$src)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002187def MOVDI2PDIrm : PDI<0x6E, MRMSrcMem, (outs VR128:$dst), (ins i32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002188 "movd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002189 [(set VR128:$dst,
2190 (v4i32 (scalar_to_vector (loadi32 addr:$src))))]>;
2191
Evan Chengb783fa32007-07-19 01:14:50 +00002192def MOVDI2SSrr : PDI<0x6E, MRMSrcReg, (outs FR32:$dst), (ins GR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002193 "movd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002194 [(set FR32:$dst, (bitconvert GR32:$src))]>;
2195
Evan Chengb783fa32007-07-19 01:14:50 +00002196def MOVDI2SSrm : PDI<0x6E, MRMSrcMem, (outs FR32:$dst), (ins i32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002197 "movd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002198 [(set FR32:$dst, (bitconvert (loadi32 addr:$src)))]>;
2199
2200// SSE2 instructions with XS prefix
Evan Chengb783fa32007-07-19 01:14:50 +00002201def MOVQI2PQIrm : I<0x7E, MRMSrcMem, (outs VR128:$dst), (ins i64mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002202 "movq\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002203 [(set VR128:$dst,
2204 (v2i64 (scalar_to_vector (loadi64 addr:$src))))]>, XS,
2205 Requires<[HasSSE2]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002206def MOVPQI2QImr : PDI<0xD6, MRMDestMem, (outs), (ins i64mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002207 "movq\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002208 [(store (i64 (vector_extract (v2i64 VR128:$src),
2209 (iPTR 0))), addr:$dst)]>;
2210
2211// FIXME: may not be able to eliminate this movss with coalescing the src and
2212// dest register classes are different. We really want to write this pattern
2213// like this:
2214// def : Pat<(f32 (vector_extract (v4f32 VR128:$src), (iPTR 0))),
2215// (f32 FR32:$src)>;
Evan Chengb783fa32007-07-19 01:14:50 +00002216def MOVPD2SDrr : SDI<0x10, MRMSrcReg, (outs FR64:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002217 "movsd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002218 [(set FR64:$dst, (vector_extract (v2f64 VR128:$src),
2219 (iPTR 0)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002220def MOVPD2SDmr : SDI<0x11, MRMDestMem, (outs), (ins f64mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002221 "movsd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002222 [(store (f64 (vector_extract (v2f64 VR128:$src),
2223 (iPTR 0))), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002224def MOVPDI2DIrr : PDI<0x7E, MRMDestReg, (outs GR32:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002225 "movd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002226 [(set GR32:$dst, (vector_extract (v4i32 VR128:$src),
2227 (iPTR 0)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002228def MOVPDI2DImr : PDI<0x7E, MRMDestMem, (outs), (ins i32mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002229 "movd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002230 [(store (i32 (vector_extract (v4i32 VR128:$src),
2231 (iPTR 0))), addr:$dst)]>;
2232
Evan Chengb783fa32007-07-19 01:14:50 +00002233def MOVSS2DIrr : PDI<0x7E, MRMDestReg, (outs GR32:$dst), (ins FR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002234 "movd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002235 [(set GR32:$dst, (bitconvert FR32:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002236def MOVSS2DImr : PDI<0x7E, MRMDestMem, (outs), (ins i32mem:$dst, FR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002237 "movd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002238 [(store (i32 (bitconvert FR32:$src)), addr:$dst)]>;
2239
2240
2241// Move to lower bits of a VR128, leaving upper bits alone.
2242// Three operand (but two address) aliases.
Evan Cheng3ea4d672008-03-05 08:19:16 +00002243let Constraints = "$src1 = $dst" in {
Chris Lattnerd1a9eb62008-01-11 06:59:07 +00002244 let neverHasSideEffects = 1 in
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002245 def MOVLSD2PDrr : SDI<0x10, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002246 (outs VR128:$dst), (ins VR128:$src1, FR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002247 "movsd\t{$src2, $dst|$dst, $src2}", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002248
2249 let AddedComplexity = 15 in
2250 def MOVLPDrr : SDI<0x10, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002251 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002252 "movsd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002253 [(set VR128:$dst,
2254 (v2f64 (vector_shuffle VR128:$src1, VR128:$src2,
2255 MOVL_shuffle_mask)))]>;
2256}
2257
2258// Store / copy lower 64-bits of a XMM register.
Evan Chengb783fa32007-07-19 01:14:50 +00002259def MOVLQ128mr : PDI<0xD6, MRMDestMem, (outs), (ins i64mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002260 "movq\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002261 [(int_x86_sse2_storel_dq addr:$dst, VR128:$src)]>;
2262
2263// Move to lower bits of a VR128 and zeroing upper bits.
2264// Loading from memory automatically zeroing upper bits.
2265let AddedComplexity = 20 in
Evan Chengb783fa32007-07-19 01:14:50 +00002266 def MOVZSD2PDrm : SDI<0x10, MRMSrcMem, (outs VR128:$dst), (ins f64mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002267 "movsd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002268 [(set VR128:$dst,
Evan Cheng40ee6e52008-05-08 00:57:18 +00002269 (v2f64 (X86zvmovl (v2f64 (scalar_to_vector
2270 (loadf64 addr:$src))))))]>;
2271
2272def : Pat<(v2f64 (X86zvmovl (memopv2f64 addr:$src))),
2273 (MOVZSD2PDrm addr:$src)>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002274
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002275// movd / movq to XMM register zero-extends
Evan Cheng15e8f5a2007-12-15 03:00:47 +00002276let AddedComplexity = 15 in {
Evan Chengb783fa32007-07-19 01:14:50 +00002277def MOVZDI2PDIrr : PDI<0x6E, MRMSrcReg, (outs VR128:$dst), (ins GR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002278 "movd\t{$src, $dst|$dst, $src}",
Evan Cheng40ee6e52008-05-08 00:57:18 +00002279 [(set VR128:$dst, (v4i32 (X86zvmovl
2280 (v4i32 (scalar_to_vector GR32:$src)))))]>;
Evan Cheng15e8f5a2007-12-15 03:00:47 +00002281// This is X86-64 only.
2282def MOVZQI2PQIrr : RPDI<0x6E, MRMSrcReg, (outs VR128:$dst), (ins GR64:$src),
2283 "mov{d|q}\t{$src, $dst|$dst, $src}",
Evan Cheng40ee6e52008-05-08 00:57:18 +00002284 [(set VR128:$dst, (v2i64 (X86zvmovl
2285 (v2i64 (scalar_to_vector GR64:$src)))))]>;
Evan Cheng15e8f5a2007-12-15 03:00:47 +00002286}
2287
2288let AddedComplexity = 20 in {
Evan Chengb783fa32007-07-19 01:14:50 +00002289def MOVZDI2PDIrm : PDI<0x6E, MRMSrcMem, (outs VR128:$dst), (ins i32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002290 "movd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002291 [(set VR128:$dst,
Evan Cheng40ee6e52008-05-08 00:57:18 +00002292 (v4i32 (X86zvmovl (v4i32 (scalar_to_vector
2293 (loadi32 addr:$src))))))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002294def MOVZQI2PQIrm : I<0x7E, MRMSrcMem, (outs VR128:$dst), (ins i64mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002295 "movq\t{$src, $dst|$dst, $src}",
Evan Cheng15e8f5a2007-12-15 03:00:47 +00002296 [(set VR128:$dst,
Evan Cheng40ee6e52008-05-08 00:57:18 +00002297 (v2i64 (X86zvmovl (v2i64 (scalar_to_vector
2298 (loadi64 addr:$src))))))]>, XS,
Evan Cheng15e8f5a2007-12-15 03:00:47 +00002299 Requires<[HasSSE2]>;
2300}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002301
Evan Cheng15e8f5a2007-12-15 03:00:47 +00002302// Moving from XMM to XMM and clear upper 64 bits. Note, there is a bug in
2303// IA32 document. movq xmm1, xmm2 does clear the high bits.
2304let AddedComplexity = 15 in
2305def MOVZPQILo2PQIrr : I<0x7E, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
2306 "movq\t{$src, $dst|$dst, $src}",
Evan Cheng40ee6e52008-05-08 00:57:18 +00002307 [(set VR128:$dst, (v2i64 (X86zvmovl (v2i64 VR128:$src))))]>,
Evan Cheng15e8f5a2007-12-15 03:00:47 +00002308 XS, Requires<[HasSSE2]>;
2309
2310let AddedComplexity = 20 in
2311def MOVZPQILo2PQIrm : I<0x7E, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
2312 "movq\t{$src, $dst|$dst, $src}",
Evan Cheng40ee6e52008-05-08 00:57:18 +00002313 [(set VR128:$dst, (v2i64 (X86zvmovl
2314 (memopv2i64 addr:$src))))]>,
Evan Cheng15e8f5a2007-12-15 03:00:47 +00002315 XS, Requires<[HasSSE2]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002316
2317//===----------------------------------------------------------------------===//
2318// SSE3 Instructions
2319//===----------------------------------------------------------------------===//
2320
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002321// Move Instructions
Evan Chengb783fa32007-07-19 01:14:50 +00002322def MOVSHDUPrr : S3SI<0x16, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002323 "movshdup\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002324 [(set VR128:$dst, (v4f32 (vector_shuffle
2325 VR128:$src, (undef),
2326 MOVSHDUP_shuffle_mask)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002327def MOVSHDUPrm : S3SI<0x16, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002328 "movshdup\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002329 [(set VR128:$dst, (v4f32 (vector_shuffle
Dan Gohman4a4f1512007-07-18 20:23:34 +00002330 (memopv4f32 addr:$src), (undef),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002331 MOVSHDUP_shuffle_mask)))]>;
2332
Evan Chengb783fa32007-07-19 01:14:50 +00002333def MOVSLDUPrr : S3SI<0x12, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002334 "movsldup\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002335 [(set VR128:$dst, (v4f32 (vector_shuffle
2336 VR128:$src, (undef),
2337 MOVSLDUP_shuffle_mask)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002338def MOVSLDUPrm : S3SI<0x12, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002339 "movsldup\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002340 [(set VR128:$dst, (v4f32 (vector_shuffle
Dan Gohman4a4f1512007-07-18 20:23:34 +00002341 (memopv4f32 addr:$src), (undef),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002342 MOVSLDUP_shuffle_mask)))]>;
2343
Evan Chengb783fa32007-07-19 01:14:50 +00002344def MOVDDUPrr : S3DI<0x12, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002345 "movddup\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002346 [(set VR128:$dst, (v2f64 (vector_shuffle
2347 VR128:$src, (undef),
2348 SSE_splat_lo_mask)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002349def MOVDDUPrm : S3DI<0x12, MRMSrcMem, (outs VR128:$dst), (ins f64mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002350 "movddup\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002351 [(set VR128:$dst,
2352 (v2f64 (vector_shuffle
2353 (scalar_to_vector (loadf64 addr:$src)),
2354 (undef),
2355 SSE_splat_lo_mask)))]>;
2356
2357// Arithmetic
Evan Cheng3ea4d672008-03-05 08:19:16 +00002358let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002359 def ADDSUBPSrr : S3DI<0xD0, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002360 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002361 "addsubps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002362 [(set VR128:$dst, (int_x86_sse3_addsub_ps VR128:$src1,
2363 VR128:$src2))]>;
2364 def ADDSUBPSrm : S3DI<0xD0, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002365 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002366 "addsubps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002367 [(set VR128:$dst, (int_x86_sse3_addsub_ps VR128:$src1,
2368 (load addr:$src2)))]>;
2369 def ADDSUBPDrr : S3I<0xD0, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002370 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002371 "addsubpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002372 [(set VR128:$dst, (int_x86_sse3_addsub_pd VR128:$src1,
2373 VR128:$src2))]>;
2374 def ADDSUBPDrm : S3I<0xD0, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002375 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002376 "addsubpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002377 [(set VR128:$dst, (int_x86_sse3_addsub_pd VR128:$src1,
2378 (load addr:$src2)))]>;
2379}
2380
Evan Chengb783fa32007-07-19 01:14:50 +00002381def LDDQUrm : S3DI<0xF0, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002382 "lddqu\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002383 [(set VR128:$dst, (int_x86_sse3_ldu_dq addr:$src))]>;
2384
2385// Horizontal ops
2386class S3D_Intrr<bits<8> o, string OpcodeStr, Intrinsic IntId>
Evan Chengb783fa32007-07-19 01:14:50 +00002387 : S3DI<o, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002388 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002389 [(set VR128:$dst, (v4f32 (IntId VR128:$src1, VR128:$src2)))]>;
2390class S3D_Intrm<bits<8> o, string OpcodeStr, Intrinsic IntId>
Evan Chengb783fa32007-07-19 01:14:50 +00002391 : S3DI<o, MRMSrcMem, (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002392 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002393 [(set VR128:$dst, (v4f32 (IntId VR128:$src1, (load addr:$src2))))]>;
2394class S3_Intrr<bits<8> o, string OpcodeStr, Intrinsic IntId>
Evan Chengb783fa32007-07-19 01:14:50 +00002395 : S3I<o, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002396 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002397 [(set VR128:$dst, (v2f64 (IntId VR128:$src1, VR128:$src2)))]>;
2398class S3_Intrm<bits<8> o, string OpcodeStr, Intrinsic IntId>
Evan Chengb783fa32007-07-19 01:14:50 +00002399 : S3I<o, MRMSrcMem, (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002400 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002401 [(set VR128:$dst, (v2f64 (IntId VR128:$src1, (load addr:$src2))))]>;
2402
Evan Cheng3ea4d672008-03-05 08:19:16 +00002403let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002404 def HADDPSrr : S3D_Intrr<0x7C, "haddps", int_x86_sse3_hadd_ps>;
2405 def HADDPSrm : S3D_Intrm<0x7C, "haddps", int_x86_sse3_hadd_ps>;
2406 def HADDPDrr : S3_Intrr <0x7C, "haddpd", int_x86_sse3_hadd_pd>;
2407 def HADDPDrm : S3_Intrm <0x7C, "haddpd", int_x86_sse3_hadd_pd>;
2408 def HSUBPSrr : S3D_Intrr<0x7D, "hsubps", int_x86_sse3_hsub_ps>;
2409 def HSUBPSrm : S3D_Intrm<0x7D, "hsubps", int_x86_sse3_hsub_ps>;
2410 def HSUBPDrr : S3_Intrr <0x7D, "hsubpd", int_x86_sse3_hsub_pd>;
2411 def HSUBPDrm : S3_Intrm <0x7D, "hsubpd", int_x86_sse3_hsub_pd>;
2412}
2413
2414// Thread synchronization
Evan Chengb783fa32007-07-19 01:14:50 +00002415def MONITOR : I<0xC8, RawFrm, (outs), (ins), "monitor",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002416 [(int_x86_sse3_monitor EAX, ECX, EDX)]>,TB, Requires<[HasSSE3]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002417def MWAIT : I<0xC9, RawFrm, (outs), (ins), "mwait",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002418 [(int_x86_sse3_mwait ECX, EAX)]>, TB, Requires<[HasSSE3]>;
2419
2420// vector_shuffle v1, <undef> <1, 1, 3, 3>
2421let AddedComplexity = 15 in
2422def : Pat<(v4i32 (vector_shuffle VR128:$src, (undef),
2423 MOVSHDUP_shuffle_mask)),
2424 (MOVSHDUPrr VR128:$src)>, Requires<[HasSSE3]>;
2425let AddedComplexity = 20 in
Dan Gohman4a4f1512007-07-18 20:23:34 +00002426def : Pat<(v4i32 (vector_shuffle (bc_v4i32 (memopv2i64 addr:$src)), (undef),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002427 MOVSHDUP_shuffle_mask)),
2428 (MOVSHDUPrm addr:$src)>, Requires<[HasSSE3]>;
2429
2430// vector_shuffle v1, <undef> <0, 0, 2, 2>
2431let AddedComplexity = 15 in
2432 def : Pat<(v4i32 (vector_shuffle VR128:$src, (undef),
2433 MOVSLDUP_shuffle_mask)),
2434 (MOVSLDUPrr VR128:$src)>, Requires<[HasSSE3]>;
2435let AddedComplexity = 20 in
Dan Gohman4a4f1512007-07-18 20:23:34 +00002436 def : Pat<(v4i32 (vector_shuffle (bc_v4i32 (memopv2i64 addr:$src)), (undef),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002437 MOVSLDUP_shuffle_mask)),
2438 (MOVSLDUPrm addr:$src)>, Requires<[HasSSE3]>;
2439
2440//===----------------------------------------------------------------------===//
2441// SSSE3 Instructions
2442//===----------------------------------------------------------------------===//
2443
Bill Wendling98680292007-08-10 06:22:27 +00002444/// SS3I_unop_rm_int_8 - Simple SSSE3 unary operator whose type is v*i8.
Nate Begeman9a58b8a2008-02-09 23:46:37 +00002445multiclass SS3I_unop_rm_int_8<bits<8> opc, string OpcodeStr,
2446 Intrinsic IntId64, Intrinsic IntId128> {
2447 def rr64 : SS38I<opc, MRMSrcReg, (outs VR64:$dst), (ins VR64:$src),
2448 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2449 [(set VR64:$dst, (IntId64 VR64:$src))]>;
Bill Wendling98680292007-08-10 06:22:27 +00002450
Nate Begeman9a58b8a2008-02-09 23:46:37 +00002451 def rm64 : SS38I<opc, MRMSrcMem, (outs VR64:$dst), (ins i64mem:$src),
2452 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2453 [(set VR64:$dst,
2454 (IntId64 (bitconvert (memopv8i8 addr:$src))))]>;
2455
2456 def rr128 : SS38I<opc, MRMSrcReg, (outs VR128:$dst),
2457 (ins VR128:$src),
2458 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2459 [(set VR128:$dst, (IntId128 VR128:$src))]>,
2460 OpSize;
2461
2462 def rm128 : SS38I<opc, MRMSrcMem, (outs VR128:$dst),
2463 (ins i128mem:$src),
2464 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2465 [(set VR128:$dst,
2466 (IntId128
2467 (bitconvert (memopv16i8 addr:$src))))]>, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002468}
2469
Bill Wendling98680292007-08-10 06:22:27 +00002470/// SS3I_unop_rm_int_16 - Simple SSSE3 unary operator whose type is v*i16.
Nate Begeman9a58b8a2008-02-09 23:46:37 +00002471multiclass SS3I_unop_rm_int_16<bits<8> opc, string OpcodeStr,
2472 Intrinsic IntId64, Intrinsic IntId128> {
2473 def rr64 : SS38I<opc, MRMSrcReg, (outs VR64:$dst),
2474 (ins VR64:$src),
2475 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2476 [(set VR64:$dst, (IntId64 VR64:$src))]>;
Bill Wendling98680292007-08-10 06:22:27 +00002477
Nate Begeman9a58b8a2008-02-09 23:46:37 +00002478 def rm64 : SS38I<opc, MRMSrcMem, (outs VR64:$dst),
2479 (ins i64mem:$src),
2480 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2481 [(set VR64:$dst,
2482 (IntId64
2483 (bitconvert (memopv4i16 addr:$src))))]>;
2484
2485 def rr128 : SS38I<opc, MRMSrcReg, (outs VR128:$dst),
2486 (ins VR128:$src),
2487 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2488 [(set VR128:$dst, (IntId128 VR128:$src))]>,
2489 OpSize;
2490
2491 def rm128 : SS38I<opc, MRMSrcMem, (outs VR128:$dst),
2492 (ins i128mem:$src),
2493 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2494 [(set VR128:$dst,
2495 (IntId128
2496 (bitconvert (memopv8i16 addr:$src))))]>, OpSize;
Bill Wendling98680292007-08-10 06:22:27 +00002497}
2498
2499/// SS3I_unop_rm_int_32 - Simple SSSE3 unary operator whose type is v*i32.
Nate Begeman9a58b8a2008-02-09 23:46:37 +00002500multiclass SS3I_unop_rm_int_32<bits<8> opc, string OpcodeStr,
2501 Intrinsic IntId64, Intrinsic IntId128> {
2502 def rr64 : SS38I<opc, MRMSrcReg, (outs VR64:$dst),
2503 (ins VR64:$src),
2504 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2505 [(set VR64:$dst, (IntId64 VR64:$src))]>;
Bill Wendling98680292007-08-10 06:22:27 +00002506
Nate Begeman9a58b8a2008-02-09 23:46:37 +00002507 def rm64 : SS38I<opc, MRMSrcMem, (outs VR64:$dst),
2508 (ins i64mem:$src),
2509 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2510 [(set VR64:$dst,
2511 (IntId64
2512 (bitconvert (memopv2i32 addr:$src))))]>;
2513
2514 def rr128 : SS38I<opc, MRMSrcReg, (outs VR128:$dst),
2515 (ins VR128:$src),
2516 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2517 [(set VR128:$dst, (IntId128 VR128:$src))]>,
2518 OpSize;
2519
2520 def rm128 : SS38I<opc, MRMSrcMem, (outs VR128:$dst),
2521 (ins i128mem:$src),
2522 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2523 [(set VR128:$dst,
2524 (IntId128
2525 (bitconvert (memopv4i32 addr:$src))))]>, OpSize;
Bill Wendling98680292007-08-10 06:22:27 +00002526}
2527
2528defm PABSB : SS3I_unop_rm_int_8 <0x1C, "pabsb",
2529 int_x86_ssse3_pabs_b,
2530 int_x86_ssse3_pabs_b_128>;
2531defm PABSW : SS3I_unop_rm_int_16<0x1D, "pabsw",
2532 int_x86_ssse3_pabs_w,
2533 int_x86_ssse3_pabs_w_128>;
2534defm PABSD : SS3I_unop_rm_int_32<0x1E, "pabsd",
2535 int_x86_ssse3_pabs_d,
2536 int_x86_ssse3_pabs_d_128>;
2537
2538/// SS3I_binop_rm_int_8 - Simple SSSE3 binary operator whose type is v*i8.
Evan Cheng3ea4d672008-03-05 08:19:16 +00002539let Constraints = "$src1 = $dst" in {
Bill Wendling98680292007-08-10 06:22:27 +00002540 multiclass SS3I_binop_rm_int_8<bits<8> opc, string OpcodeStr,
2541 Intrinsic IntId64, Intrinsic IntId128,
2542 bit Commutable = 0> {
2543 def rr64 : SS38I<opc, MRMSrcReg, (outs VR64:$dst),
2544 (ins VR64:$src1, VR64:$src2),
2545 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2546 [(set VR64:$dst, (IntId64 VR64:$src1, VR64:$src2))]> {
2547 let isCommutable = Commutable;
2548 }
2549 def rm64 : SS38I<opc, MRMSrcMem, (outs VR64:$dst),
2550 (ins VR64:$src1, i64mem:$src2),
2551 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2552 [(set VR64:$dst,
2553 (IntId64 VR64:$src1,
2554 (bitconvert (memopv8i8 addr:$src2))))]>;
2555
2556 def rr128 : SS38I<opc, MRMSrcReg, (outs VR128:$dst),
2557 (ins VR128:$src1, VR128:$src2),
2558 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2559 [(set VR128:$dst, (IntId128 VR128:$src1, VR128:$src2))]>,
2560 OpSize {
2561 let isCommutable = Commutable;
2562 }
2563 def rm128 : SS38I<opc, MRMSrcMem, (outs VR128:$dst),
2564 (ins VR128:$src1, i128mem:$src2),
2565 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2566 [(set VR128:$dst,
2567 (IntId128 VR128:$src1,
2568 (bitconvert (memopv16i8 addr:$src2))))]>, OpSize;
2569 }
2570}
2571
2572/// SS3I_binop_rm_int_16 - Simple SSSE3 binary operator whose type is v*i16.
Evan Cheng3ea4d672008-03-05 08:19:16 +00002573let Constraints = "$src1 = $dst" in {
Bill Wendling98680292007-08-10 06:22:27 +00002574 multiclass SS3I_binop_rm_int_16<bits<8> opc, string OpcodeStr,
2575 Intrinsic IntId64, Intrinsic IntId128,
2576 bit Commutable = 0> {
2577 def rr64 : SS38I<opc, MRMSrcReg, (outs VR64:$dst),
2578 (ins VR64:$src1, VR64:$src2),
2579 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2580 [(set VR64:$dst, (IntId64 VR64:$src1, VR64:$src2))]> {
2581 let isCommutable = Commutable;
2582 }
2583 def rm64 : SS38I<opc, MRMSrcMem, (outs VR64:$dst),
2584 (ins VR64:$src1, i64mem:$src2),
2585 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2586 [(set VR64:$dst,
2587 (IntId64 VR64:$src1,
2588 (bitconvert (memopv4i16 addr:$src2))))]>;
2589
2590 def rr128 : SS38I<opc, MRMSrcReg, (outs VR128:$dst),
2591 (ins VR128:$src1, VR128:$src2),
2592 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2593 [(set VR128:$dst, (IntId128 VR128:$src1, VR128:$src2))]>,
2594 OpSize {
2595 let isCommutable = Commutable;
2596 }
2597 def rm128 : SS38I<opc, MRMSrcMem, (outs VR128:$dst),
2598 (ins VR128:$src1, i128mem:$src2),
2599 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2600 [(set VR128:$dst,
2601 (IntId128 VR128:$src1,
2602 (bitconvert (memopv8i16 addr:$src2))))]>, OpSize;
2603 }
2604}
2605
2606/// SS3I_binop_rm_int_32 - Simple SSSE3 binary operator whose type is v*i32.
Evan Cheng3ea4d672008-03-05 08:19:16 +00002607let Constraints = "$src1 = $dst" in {
Bill Wendling98680292007-08-10 06:22:27 +00002608 multiclass SS3I_binop_rm_int_32<bits<8> opc, string OpcodeStr,
2609 Intrinsic IntId64, Intrinsic IntId128,
2610 bit Commutable = 0> {
2611 def rr64 : SS38I<opc, MRMSrcReg, (outs VR64:$dst),
2612 (ins VR64:$src1, VR64:$src2),
2613 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2614 [(set VR64:$dst, (IntId64 VR64:$src1, VR64:$src2))]> {
2615 let isCommutable = Commutable;
2616 }
2617 def rm64 : SS38I<opc, MRMSrcMem, (outs VR64:$dst),
2618 (ins VR64:$src1, i64mem:$src2),
2619 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2620 [(set VR64:$dst,
2621 (IntId64 VR64:$src1,
2622 (bitconvert (memopv2i32 addr:$src2))))]>;
2623
2624 def rr128 : SS38I<opc, MRMSrcReg, (outs VR128:$dst),
2625 (ins VR128:$src1, VR128:$src2),
2626 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2627 [(set VR128:$dst, (IntId128 VR128:$src1, VR128:$src2))]>,
2628 OpSize {
2629 let isCommutable = Commutable;
2630 }
2631 def rm128 : SS38I<opc, MRMSrcMem, (outs VR128:$dst),
2632 (ins VR128:$src1, i128mem:$src2),
2633 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2634 [(set VR128:$dst,
2635 (IntId128 VR128:$src1,
2636 (bitconvert (memopv4i32 addr:$src2))))]>, OpSize;
2637 }
2638}
2639
2640defm PHADDW : SS3I_binop_rm_int_16<0x01, "phaddw",
2641 int_x86_ssse3_phadd_w,
2642 int_x86_ssse3_phadd_w_128, 1>;
2643defm PHADDD : SS3I_binop_rm_int_32<0x02, "phaddd",
2644 int_x86_ssse3_phadd_d,
2645 int_x86_ssse3_phadd_d_128, 1>;
2646defm PHADDSW : SS3I_binop_rm_int_16<0x03, "phaddsw",
2647 int_x86_ssse3_phadd_sw,
2648 int_x86_ssse3_phadd_sw_128, 1>;
2649defm PHSUBW : SS3I_binop_rm_int_16<0x05, "phsubw",
2650 int_x86_ssse3_phsub_w,
2651 int_x86_ssse3_phsub_w_128>;
2652defm PHSUBD : SS3I_binop_rm_int_32<0x06, "phsubd",
2653 int_x86_ssse3_phsub_d,
2654 int_x86_ssse3_phsub_d_128>;
2655defm PHSUBSW : SS3I_binop_rm_int_16<0x07, "phsubsw",
2656 int_x86_ssse3_phsub_sw,
2657 int_x86_ssse3_phsub_sw_128>;
2658defm PMADDUBSW : SS3I_binop_rm_int_8 <0x04, "pmaddubsw",
2659 int_x86_ssse3_pmadd_ub_sw,
2660 int_x86_ssse3_pmadd_ub_sw_128, 1>;
2661defm PMULHRSW : SS3I_binop_rm_int_16<0x0B, "pmulhrsw",
2662 int_x86_ssse3_pmul_hr_sw,
2663 int_x86_ssse3_pmul_hr_sw_128, 1>;
2664defm PSHUFB : SS3I_binop_rm_int_8 <0x00, "pshufb",
2665 int_x86_ssse3_pshuf_b,
2666 int_x86_ssse3_pshuf_b_128>;
2667defm PSIGNB : SS3I_binop_rm_int_8 <0x08, "psignb",
2668 int_x86_ssse3_psign_b,
2669 int_x86_ssse3_psign_b_128>;
2670defm PSIGNW : SS3I_binop_rm_int_16<0x09, "psignw",
2671 int_x86_ssse3_psign_w,
2672 int_x86_ssse3_psign_w_128>;
2673defm PSIGND : SS3I_binop_rm_int_32<0x09, "psignd",
2674 int_x86_ssse3_psign_d,
2675 int_x86_ssse3_psign_d_128>;
2676
Evan Cheng3ea4d672008-03-05 08:19:16 +00002677let Constraints = "$src1 = $dst" in {
Bill Wendling1dc817c2007-08-10 09:00:17 +00002678 def PALIGNR64rr : SS3AI<0x0F, MRMSrcReg, (outs VR64:$dst),
2679 (ins VR64:$src1, VR64:$src2, i16imm:$src3),
Dale Johannesen576b27e2007-10-11 20:58:37 +00002680 "palignr\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Bill Wendling1dc817c2007-08-10 09:00:17 +00002681 [(set VR64:$dst,
2682 (int_x86_ssse3_palign_r
2683 VR64:$src1, VR64:$src2,
2684 imm:$src3))]>;
2685 def PALIGNR64rm : SS3AI<0x0F, MRMSrcReg, (outs VR64:$dst),
2686 (ins VR64:$src1, i64mem:$src2, i16imm:$src3),
Dale Johannesen576b27e2007-10-11 20:58:37 +00002687 "palignr\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Bill Wendling1dc817c2007-08-10 09:00:17 +00002688 [(set VR64:$dst,
2689 (int_x86_ssse3_palign_r
2690 VR64:$src1,
2691 (bitconvert (memopv2i32 addr:$src2)),
2692 imm:$src3))]>;
Bill Wendling98680292007-08-10 06:22:27 +00002693
Bill Wendling1dc817c2007-08-10 09:00:17 +00002694 def PALIGNR128rr : SS3AI<0x0F, MRMSrcReg, (outs VR128:$dst),
2695 (ins VR128:$src1, VR128:$src2, i32imm:$src3),
Dale Johannesen576b27e2007-10-11 20:58:37 +00002696 "palignr\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Bill Wendling1dc817c2007-08-10 09:00:17 +00002697 [(set VR128:$dst,
2698 (int_x86_ssse3_palign_r_128
2699 VR128:$src1, VR128:$src2,
2700 imm:$src3))]>, OpSize;
2701 def PALIGNR128rm : SS3AI<0x0F, MRMSrcReg, (outs VR128:$dst),
2702 (ins VR128:$src1, i128mem:$src2, i32imm:$src3),
Dale Johannesen576b27e2007-10-11 20:58:37 +00002703 "palignr\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Bill Wendling1dc817c2007-08-10 09:00:17 +00002704 [(set VR128:$dst,
2705 (int_x86_ssse3_palign_r_128
2706 VR128:$src1,
2707 (bitconvert (memopv4i32 addr:$src2)),
2708 imm:$src3))]>, OpSize;
Bill Wendling98680292007-08-10 06:22:27 +00002709}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002710
2711//===----------------------------------------------------------------------===//
2712// Non-Instruction Patterns
2713//===----------------------------------------------------------------------===//
2714
Chris Lattnerdec9cb52008-01-24 08:07:48 +00002715// extload f32 -> f64. This matches load+fextend because we have a hack in
2716// the isel (PreprocessForFPConvert) that can introduce loads after dag combine.
2717// Since these loads aren't folded into the fextend, we have to match it
2718// explicitly here.
2719let Predicates = [HasSSE2] in
2720 def : Pat<(fextend (loadf32 addr:$src)),
2721 (CVTSS2SDrm addr:$src)>;
2722
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002723// bit_convert
2724let Predicates = [HasSSE2] in {
2725 def : Pat<(v2i64 (bitconvert (v4i32 VR128:$src))), (v2i64 VR128:$src)>;
2726 def : Pat<(v2i64 (bitconvert (v8i16 VR128:$src))), (v2i64 VR128:$src)>;
2727 def : Pat<(v2i64 (bitconvert (v16i8 VR128:$src))), (v2i64 VR128:$src)>;
2728 def : Pat<(v2i64 (bitconvert (v2f64 VR128:$src))), (v2i64 VR128:$src)>;
2729 def : Pat<(v2i64 (bitconvert (v4f32 VR128:$src))), (v2i64 VR128:$src)>;
2730 def : Pat<(v4i32 (bitconvert (v2i64 VR128:$src))), (v4i32 VR128:$src)>;
2731 def : Pat<(v4i32 (bitconvert (v8i16 VR128:$src))), (v4i32 VR128:$src)>;
2732 def : Pat<(v4i32 (bitconvert (v16i8 VR128:$src))), (v4i32 VR128:$src)>;
2733 def : Pat<(v4i32 (bitconvert (v2f64 VR128:$src))), (v4i32 VR128:$src)>;
2734 def : Pat<(v4i32 (bitconvert (v4f32 VR128:$src))), (v4i32 VR128:$src)>;
2735 def : Pat<(v8i16 (bitconvert (v2i64 VR128:$src))), (v8i16 VR128:$src)>;
2736 def : Pat<(v8i16 (bitconvert (v4i32 VR128:$src))), (v8i16 VR128:$src)>;
2737 def : Pat<(v8i16 (bitconvert (v16i8 VR128:$src))), (v8i16 VR128:$src)>;
2738 def : Pat<(v8i16 (bitconvert (v2f64 VR128:$src))), (v8i16 VR128:$src)>;
2739 def : Pat<(v8i16 (bitconvert (v4f32 VR128:$src))), (v8i16 VR128:$src)>;
2740 def : Pat<(v16i8 (bitconvert (v2i64 VR128:$src))), (v16i8 VR128:$src)>;
2741 def : Pat<(v16i8 (bitconvert (v4i32 VR128:$src))), (v16i8 VR128:$src)>;
2742 def : Pat<(v16i8 (bitconvert (v8i16 VR128:$src))), (v16i8 VR128:$src)>;
2743 def : Pat<(v16i8 (bitconvert (v2f64 VR128:$src))), (v16i8 VR128:$src)>;
2744 def : Pat<(v16i8 (bitconvert (v4f32 VR128:$src))), (v16i8 VR128:$src)>;
2745 def : Pat<(v4f32 (bitconvert (v2i64 VR128:$src))), (v4f32 VR128:$src)>;
2746 def : Pat<(v4f32 (bitconvert (v4i32 VR128:$src))), (v4f32 VR128:$src)>;
2747 def : Pat<(v4f32 (bitconvert (v8i16 VR128:$src))), (v4f32 VR128:$src)>;
2748 def : Pat<(v4f32 (bitconvert (v16i8 VR128:$src))), (v4f32 VR128:$src)>;
2749 def : Pat<(v4f32 (bitconvert (v2f64 VR128:$src))), (v4f32 VR128:$src)>;
2750 def : Pat<(v2f64 (bitconvert (v2i64 VR128:$src))), (v2f64 VR128:$src)>;
2751 def : Pat<(v2f64 (bitconvert (v4i32 VR128:$src))), (v2f64 VR128:$src)>;
2752 def : Pat<(v2f64 (bitconvert (v8i16 VR128:$src))), (v2f64 VR128:$src)>;
2753 def : Pat<(v2f64 (bitconvert (v16i8 VR128:$src))), (v2f64 VR128:$src)>;
2754 def : Pat<(v2f64 (bitconvert (v4f32 VR128:$src))), (v2f64 VR128:$src)>;
2755}
2756
2757// Move scalar to XMM zero-extended
2758// movd to XMM register zero-extends
2759let AddedComplexity = 15 in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002760// Zeroing a VR128 then do a MOVS{S|D} to the lower bits.
Evan Cheng40ee6e52008-05-08 00:57:18 +00002761def : Pat<(v2f64 (X86zvmovl (v2f64 (scalar_to_vector FR64:$src)))),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002762 (MOVLSD2PDrr (V_SET0), FR64:$src)>, Requires<[HasSSE2]>;
Evan Cheng40ee6e52008-05-08 00:57:18 +00002763def : Pat<(v4f32 (X86zvmovl (v4f32 (scalar_to_vector FR32:$src)))),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002764 (MOVLSS2PSrr (V_SET0), FR32:$src)>, Requires<[HasSSE2]>;
2765}
2766
2767// Splat v2f64 / v2i64
2768let AddedComplexity = 10 in {
2769def : Pat<(vector_shuffle (v2f64 VR128:$src), (undef), SSE_splat_lo_mask:$sm),
2770 (UNPCKLPDrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>;
2771def : Pat<(vector_shuffle (v2f64 VR128:$src), (undef), UNPCKH_shuffle_mask:$sm),
2772 (UNPCKHPDrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>;
2773def : Pat<(vector_shuffle (v2i64 VR128:$src), (undef), SSE_splat_lo_mask:$sm),
2774 (PUNPCKLQDQrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>;
2775def : Pat<(vector_shuffle (v2i64 VR128:$src), (undef), UNPCKH_shuffle_mask:$sm),
2776 (PUNPCKHQDQrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>;
2777}
2778
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002779// Special unary SHUFPSrri case.
Evan Cheng15e8f5a2007-12-15 03:00:47 +00002780def : Pat<(v4f32 (vector_shuffle VR128:$src1, (undef),
2781 SHUFP_unary_shuffle_mask:$sm)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002782 (SHUFPSrri VR128:$src1, VR128:$src1, SHUFP_unary_shuffle_mask:$sm)>,
2783 Requires<[HasSSE1]>;
Dan Gohman7dc19012007-08-02 21:17:01 +00002784// Special unary SHUFPDrri case.
Evan Cheng15e8f5a2007-12-15 03:00:47 +00002785def : Pat<(v2f64 (vector_shuffle VR128:$src1, (undef),
2786 SHUFP_unary_shuffle_mask:$sm)),
Dan Gohman7dc19012007-08-02 21:17:01 +00002787 (SHUFPDrri VR128:$src1, VR128:$src1, SHUFP_unary_shuffle_mask:$sm)>,
2788 Requires<[HasSSE2]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002789// Unary v4f32 shuffle with PSHUF* in order to fold a load.
Evan Chengbf8b2c52008-04-05 00:30:36 +00002790def : Pat<(vector_shuffle (bc_v4i32 (memopv4f32 addr:$src1)), (undef),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002791 SHUFP_unary_shuffle_mask:$sm),
2792 (PSHUFDmi addr:$src1, SHUFP_unary_shuffle_mask:$sm)>,
2793 Requires<[HasSSE2]>;
2794// Special binary v4i32 shuffle cases with SHUFPS.
Evan Cheng15e8f5a2007-12-15 03:00:47 +00002795def : Pat<(v4i32 (vector_shuffle VR128:$src1, (v4i32 VR128:$src2),
2796 PSHUFD_binary_shuffle_mask:$sm)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002797 (SHUFPSrri VR128:$src1, VR128:$src2, PSHUFD_binary_shuffle_mask:$sm)>,
2798 Requires<[HasSSE2]>;
Evan Cheng15e8f5a2007-12-15 03:00:47 +00002799def : Pat<(v4i32 (vector_shuffle VR128:$src1,
2800 (bc_v4i32 (memopv2i64 addr:$src2)), PSHUFD_binary_shuffle_mask:$sm)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002801 (SHUFPSrmi VR128:$src1, addr:$src2, PSHUFD_binary_shuffle_mask:$sm)>,
2802 Requires<[HasSSE2]>;
Evan Cheng15e8f5a2007-12-15 03:00:47 +00002803// Special binary v2i64 shuffle cases using SHUFPDrri.
2804def : Pat<(v2i64 (vector_shuffle VR128:$src1, VR128:$src2,
2805 SHUFP_shuffle_mask:$sm)),
2806 (SHUFPDrri VR128:$src1, VR128:$src2, SHUFP_shuffle_mask:$sm)>,
2807 Requires<[HasSSE2]>;
2808// Special unary SHUFPDrri case.
2809def : Pat<(v2i64 (vector_shuffle VR128:$src1, (undef),
2810 SHUFP_unary_shuffle_mask:$sm)),
2811 (SHUFPDrri VR128:$src1, VR128:$src1, SHUFP_unary_shuffle_mask:$sm)>,
2812 Requires<[HasSSE2]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002813
2814// vector_shuffle v1, <undef>, <0, 0, 1, 1, ...>
2815let AddedComplexity = 10 in {
2816def : Pat<(v4f32 (vector_shuffle VR128:$src, (undef),
2817 UNPCKL_v_undef_shuffle_mask)),
2818 (UNPCKLPSrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>;
2819def : Pat<(v16i8 (vector_shuffle VR128:$src, (undef),
2820 UNPCKL_v_undef_shuffle_mask)),
2821 (PUNPCKLBWrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>;
2822def : Pat<(v8i16 (vector_shuffle VR128:$src, (undef),
2823 UNPCKL_v_undef_shuffle_mask)),
2824 (PUNPCKLWDrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>;
2825def : Pat<(v4i32 (vector_shuffle VR128:$src, (undef),
2826 UNPCKL_v_undef_shuffle_mask)),
2827 (PUNPCKLDQrr VR128:$src, VR128:$src)>, Requires<[HasSSE1]>;
2828}
2829
2830// vector_shuffle v1, <undef>, <2, 2, 3, 3, ...>
2831let AddedComplexity = 10 in {
2832def : Pat<(v4f32 (vector_shuffle VR128:$src, (undef),
2833 UNPCKH_v_undef_shuffle_mask)),
2834 (UNPCKHPSrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>;
2835def : Pat<(v16i8 (vector_shuffle VR128:$src, (undef),
2836 UNPCKH_v_undef_shuffle_mask)),
2837 (PUNPCKHBWrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>;
2838def : Pat<(v8i16 (vector_shuffle VR128:$src, (undef),
2839 UNPCKH_v_undef_shuffle_mask)),
2840 (PUNPCKHWDrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>;
2841def : Pat<(v4i32 (vector_shuffle VR128:$src, (undef),
2842 UNPCKH_v_undef_shuffle_mask)),
2843 (PUNPCKHDQrr VR128:$src, VR128:$src)>, Requires<[HasSSE1]>;
2844}
2845
2846let AddedComplexity = 15 in {
2847// vector_shuffle v1, v2 <0, 1, 4, 5> using MOVLHPS
2848def : Pat<(v4i32 (vector_shuffle VR128:$src1, VR128:$src2,
2849 MOVHP_shuffle_mask)),
2850 (MOVLHPSrr VR128:$src1, VR128:$src2)>;
2851
2852// vector_shuffle v1, v2 <6, 7, 2, 3> using MOVHLPS
2853def : Pat<(v4i32 (vector_shuffle VR128:$src1, VR128:$src2,
2854 MOVHLPS_shuffle_mask)),
2855 (MOVHLPSrr VR128:$src1, VR128:$src2)>;
2856
2857// vector_shuffle v1, undef <2, ?, ?, ?> using MOVHLPS
2858def : Pat<(v4f32 (vector_shuffle VR128:$src1, (undef),
2859 MOVHLPS_v_undef_shuffle_mask)),
2860 (MOVHLPSrr VR128:$src1, VR128:$src1)>;
2861def : Pat<(v4i32 (vector_shuffle VR128:$src1, (undef),
2862 MOVHLPS_v_undef_shuffle_mask)),
2863 (MOVHLPSrr VR128:$src1, VR128:$src1)>;
2864}
2865
2866let AddedComplexity = 20 in {
2867// vector_shuffle v1, (load v2) <4, 5, 2, 3> using MOVLPS
2868// vector_shuffle v1, (load v2) <0, 1, 4, 5> using MOVHPS
Dan Gohman4a4f1512007-07-18 20:23:34 +00002869def : Pat<(v4f32 (vector_shuffle VR128:$src1, (memopv4f32 addr:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002870 MOVLP_shuffle_mask)),
2871 (MOVLPSrm VR128:$src1, addr:$src2)>, Requires<[HasSSE1]>;
Dan Gohman4a4f1512007-07-18 20:23:34 +00002872def : Pat<(v2f64 (vector_shuffle VR128:$src1, (memopv2f64 addr:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002873 MOVLP_shuffle_mask)),
2874 (MOVLPDrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>;
Dan Gohman4a4f1512007-07-18 20:23:34 +00002875def : Pat<(v4f32 (vector_shuffle VR128:$src1, (memopv4f32 addr:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002876 MOVHP_shuffle_mask)),
2877 (MOVHPSrm VR128:$src1, addr:$src2)>, Requires<[HasSSE1]>;
Dan Gohman4a4f1512007-07-18 20:23:34 +00002878def : Pat<(v2f64 (vector_shuffle VR128:$src1, (memopv2f64 addr:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002879 MOVHP_shuffle_mask)),
2880 (MOVHPDrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>;
2881
Dan Gohman4a4f1512007-07-18 20:23:34 +00002882def : Pat<(v4i32 (vector_shuffle VR128:$src1, (bc_v4i32 (memopv2i64 addr:$src2)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002883 MOVLP_shuffle_mask)),
2884 (MOVLPSrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>;
Dan Gohman4a4f1512007-07-18 20:23:34 +00002885def : Pat<(v2i64 (vector_shuffle VR128:$src1, (memopv2i64 addr:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002886 MOVLP_shuffle_mask)),
2887 (MOVLPDrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>;
Dan Gohman4a4f1512007-07-18 20:23:34 +00002888def : Pat<(v4i32 (vector_shuffle VR128:$src1, (bc_v4i32 (memopv2i64 addr:$src2)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002889 MOVHP_shuffle_mask)),
2890 (MOVHPSrm VR128:$src1, addr:$src2)>, Requires<[HasSSE1]>;
Dan Gohman4a4f1512007-07-18 20:23:34 +00002891def : Pat<(v2i64 (vector_shuffle VR128:$src1, (memopv2i64 addr:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002892 MOVLP_shuffle_mask)),
2893 (MOVLPDrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>;
2894}
2895
2896let AddedComplexity = 15 in {
2897// Setting the lowest element in the vector.
2898def : Pat<(v4i32 (vector_shuffle VR128:$src1, VR128:$src2,
2899 MOVL_shuffle_mask)),
2900 (MOVLPSrr VR128:$src1, VR128:$src2)>, Requires<[HasSSE2]>;
2901def : Pat<(v2i64 (vector_shuffle VR128:$src1, VR128:$src2,
2902 MOVL_shuffle_mask)),
2903 (MOVLPDrr VR128:$src1, VR128:$src2)>, Requires<[HasSSE2]>;
2904
2905// vector_shuffle v1, v2 <4, 5, 2, 3> using MOVLPDrr (movsd)
2906def : Pat<(v4f32 (vector_shuffle VR128:$src1, VR128:$src2,
2907 MOVLP_shuffle_mask)),
2908 (MOVLPDrr VR128:$src1, VR128:$src2)>, Requires<[HasSSE2]>;
2909def : Pat<(v4i32 (vector_shuffle VR128:$src1, VR128:$src2,
2910 MOVLP_shuffle_mask)),
2911 (MOVLPDrr VR128:$src1, VR128:$src2)>, Requires<[HasSSE2]>;
2912}
2913
2914// Set lowest element and zero upper elements.
Evan Cheng15e8f5a2007-12-15 03:00:47 +00002915let AddedComplexity = 15 in
2916def : Pat<(v2f64 (vector_shuffle immAllZerosV_bc, VR128:$src,
2917 MOVL_shuffle_mask)),
2918 (MOVZPQILo2PQIrr VR128:$src)>, Requires<[HasSSE2]>;
2919
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002920
2921// FIXME: Temporary workaround since 2-wide shuffle is broken.
2922def : Pat<(int_x86_sse2_movs_d VR128:$src1, VR128:$src2),
2923 (v2f64 (MOVLPDrr VR128:$src1, VR128:$src2))>, Requires<[HasSSE2]>;
2924def : Pat<(int_x86_sse2_loadh_pd VR128:$src1, addr:$src2),
2925 (v2f64 (MOVHPDrm VR128:$src1, addr:$src2))>, Requires<[HasSSE2]>;
2926def : Pat<(int_x86_sse2_loadl_pd VR128:$src1, addr:$src2),
2927 (v2f64 (MOVLPDrm VR128:$src1, addr:$src2))>, Requires<[HasSSE2]>;
2928def : Pat<(int_x86_sse2_shuf_pd VR128:$src1, VR128:$src2, imm:$src3),
2929 (v2f64 (SHUFPDrri VR128:$src1, VR128:$src2, imm:$src3))>,
2930 Requires<[HasSSE2]>;
2931def : Pat<(int_x86_sse2_shuf_pd VR128:$src1, (load addr:$src2), imm:$src3),
2932 (v2f64 (SHUFPDrmi VR128:$src1, addr:$src2, imm:$src3))>,
2933 Requires<[HasSSE2]>;
2934def : Pat<(int_x86_sse2_unpckh_pd VR128:$src1, VR128:$src2),
2935 (v2f64 (UNPCKHPDrr VR128:$src1, VR128:$src2))>, Requires<[HasSSE2]>;
2936def : Pat<(int_x86_sse2_unpckh_pd VR128:$src1, (load addr:$src2)),
2937 (v2f64 (UNPCKHPDrm VR128:$src1, addr:$src2))>, Requires<[HasSSE2]>;
2938def : Pat<(int_x86_sse2_unpckl_pd VR128:$src1, VR128:$src2),
2939 (v2f64 (UNPCKLPDrr VR128:$src1, VR128:$src2))>, Requires<[HasSSE2]>;
2940def : Pat<(int_x86_sse2_unpckl_pd VR128:$src1, (load addr:$src2)),
2941 (v2f64 (UNPCKLPDrm VR128:$src1, addr:$src2))>, Requires<[HasSSE2]>;
2942def : Pat<(int_x86_sse2_punpckh_qdq VR128:$src1, VR128:$src2),
2943 (v2i64 (PUNPCKHQDQrr VR128:$src1, VR128:$src2))>, Requires<[HasSSE2]>;
2944def : Pat<(int_x86_sse2_punpckh_qdq VR128:$src1, (load addr:$src2)),
2945 (v2i64 (PUNPCKHQDQrm VR128:$src1, addr:$src2))>, Requires<[HasSSE2]>;
2946def : Pat<(int_x86_sse2_punpckl_qdq VR128:$src1, VR128:$src2),
2947 (v2i64 (PUNPCKLQDQrr VR128:$src1, VR128:$src2))>, Requires<[HasSSE2]>;
2948def : Pat<(int_x86_sse2_punpckl_qdq VR128:$src1, (load addr:$src2)),
2949 (PUNPCKLQDQrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>;
2950
2951// Some special case pandn patterns.
2952def : Pat<(v2i64 (and (xor VR128:$src1, (bc_v2i64 (v4i32 immAllOnesV))),
2953 VR128:$src2)),
2954 (PANDNrr VR128:$src1, VR128:$src2)>, Requires<[HasSSE2]>;
2955def : Pat<(v2i64 (and (xor VR128:$src1, (bc_v2i64 (v8i16 immAllOnesV))),
2956 VR128:$src2)),
2957 (PANDNrr VR128:$src1, VR128:$src2)>, Requires<[HasSSE2]>;
2958def : Pat<(v2i64 (and (xor VR128:$src1, (bc_v2i64 (v16i8 immAllOnesV))),
2959 VR128:$src2)),
2960 (PANDNrr VR128:$src1, VR128:$src2)>, Requires<[HasSSE2]>;
2961
2962def : Pat<(v2i64 (and (xor VR128:$src1, (bc_v2i64 (v4i32 immAllOnesV))),
Dan Gohman7dc19012007-08-02 21:17:01 +00002963 (memopv2i64 addr:$src2))),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002964 (PANDNrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>;
2965def : Pat<(v2i64 (and (xor VR128:$src1, (bc_v2i64 (v8i16 immAllOnesV))),
Dan Gohman7dc19012007-08-02 21:17:01 +00002966 (memopv2i64 addr:$src2))),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002967 (PANDNrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>;
2968def : Pat<(v2i64 (and (xor VR128:$src1, (bc_v2i64 (v16i8 immAllOnesV))),
Dan Gohman7dc19012007-08-02 21:17:01 +00002969 (memopv2i64 addr:$src2))),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002970 (PANDNrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>;
2971
Nate Begeman78246ca2007-11-17 03:58:34 +00002972// vector -> vector casts
2973def : Pat<(v4f32 (sint_to_fp (v4i32 VR128:$src))),
2974 (Int_CVTDQ2PSrr VR128:$src)>, Requires<[HasSSE2]>;
2975def : Pat<(v4i32 (fp_to_sint (v4f32 VR128:$src))),
2976 (Int_CVTTPS2DQrr VR128:$src)>, Requires<[HasSSE2]>;
2977
Evan Cheng51a49b22007-07-20 00:27:43 +00002978// Use movaps / movups for SSE integer load / store (one byte shorter).
Dan Gohman11821702007-07-27 17:16:43 +00002979def : Pat<(alignedloadv4i32 addr:$src),
2980 (MOVAPSrm addr:$src)>, Requires<[HasSSE1]>;
2981def : Pat<(loadv4i32 addr:$src),
2982 (MOVUPSrm addr:$src)>, Requires<[HasSSE1]>;
Evan Cheng51a49b22007-07-20 00:27:43 +00002983def : Pat<(alignedloadv2i64 addr:$src),
2984 (MOVAPSrm addr:$src)>, Requires<[HasSSE2]>;
2985def : Pat<(loadv2i64 addr:$src),
2986 (MOVUPSrm addr:$src)>, Requires<[HasSSE2]>;
2987
2988def : Pat<(alignedstore (v2i64 VR128:$src), addr:$dst),
2989 (MOVAPSmr addr:$dst, VR128:$src)>, Requires<[HasSSE2]>;
2990def : Pat<(alignedstore (v4i32 VR128:$src), addr:$dst),
2991 (MOVAPSmr addr:$dst, VR128:$src)>, Requires<[HasSSE2]>;
2992def : Pat<(alignedstore (v8i16 VR128:$src), addr:$dst),
2993 (MOVAPSmr addr:$dst, VR128:$src)>, Requires<[HasSSE2]>;
2994def : Pat<(alignedstore (v16i8 VR128:$src), addr:$dst),
2995 (MOVAPSmr addr:$dst, VR128:$src)>, Requires<[HasSSE2]>;
2996def : Pat<(store (v2i64 VR128:$src), addr:$dst),
2997 (MOVUPSmr addr:$dst, VR128:$src)>, Requires<[HasSSE2]>;
2998def : Pat<(store (v4i32 VR128:$src), addr:$dst),
2999 (MOVUPSmr addr:$dst, VR128:$src)>, Requires<[HasSSE2]>;
3000def : Pat<(store (v8i16 VR128:$src), addr:$dst),
3001 (MOVUPSmr addr:$dst, VR128:$src)>, Requires<[HasSSE2]>;
3002def : Pat<(store (v16i8 VR128:$src), addr:$dst),
3003 (MOVUPSmr addr:$dst, VR128:$src)>, Requires<[HasSSE2]>;
Nate Begemanb2975562008-02-03 07:18:54 +00003004
3005//===----------------------------------------------------------------------===//
3006// SSE4.1 Instructions
3007//===----------------------------------------------------------------------===//
3008
Nate Begemanb2975562008-02-03 07:18:54 +00003009multiclass sse41_fp_unop_rm<bits<8> opcss, bits<8> opcps,
3010 bits<8> opcsd, bits<8> opcpd,
3011 string OpcodeStr,
3012 Intrinsic F32Int,
3013 Intrinsic V4F32Int,
3014 Intrinsic F64Int,
Nate Begemaneb3f5432008-02-04 05:34:34 +00003015 Intrinsic V2F64Int> {
Nate Begemanb2975562008-02-03 07:18:54 +00003016 // Intrinsic operation, reg.
Evan Cheng78d00612008-03-14 07:39:27 +00003017 def SSr_Int : SS4AIi8<opcss, MRMSrcReg,
Nate Begeman72d802a2008-02-04 06:00:24 +00003018 (outs VR128:$dst), (ins VR128:$src1, i32i8imm:$src2),
Nate Begemanb2975562008-02-03 07:18:54 +00003019 !strconcat(OpcodeStr,
3020 "ss\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Nate Begemaneb3f5432008-02-04 05:34:34 +00003021 [(set VR128:$dst, (F32Int VR128:$src1, imm:$src2))]>,
3022 OpSize;
Nate Begemanb2975562008-02-03 07:18:54 +00003023
3024 // Intrinsic operation, mem.
Evan Cheng78d00612008-03-14 07:39:27 +00003025 def SSm_Int : SS4AIi8<opcss, MRMSrcMem,
Nate Begeman72d802a2008-02-04 06:00:24 +00003026 (outs VR128:$dst), (ins ssmem:$src1, i32i8imm:$src2),
Nate Begemanb2975562008-02-03 07:18:54 +00003027 !strconcat(OpcodeStr,
3028 "ss\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Nate Begemaneb3f5432008-02-04 05:34:34 +00003029 [(set VR128:$dst, (F32Int sse_load_f32:$src1, imm:$src2))]>,
3030 OpSize;
Nate Begemanb2975562008-02-03 07:18:54 +00003031
3032 // Vector intrinsic operation, reg
Evan Cheng78d00612008-03-14 07:39:27 +00003033 def PSr_Int : SS4AIi8<opcps, MRMSrcReg,
Nate Begeman72d802a2008-02-04 06:00:24 +00003034 (outs VR128:$dst), (ins VR128:$src1, i32i8imm:$src2),
Nate Begemanb2975562008-02-03 07:18:54 +00003035 !strconcat(OpcodeStr,
3036 "ps\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Nate Begemaneb3f5432008-02-04 05:34:34 +00003037 [(set VR128:$dst, (V4F32Int VR128:$src1, imm:$src2))]>,
3038 OpSize;
Nate Begemanb2975562008-02-03 07:18:54 +00003039
3040 // Vector intrinsic operation, mem
Evan Cheng78d00612008-03-14 07:39:27 +00003041 def PSm_Int : SS4AIi8<opcps, MRMSrcMem,
Nate Begeman72d802a2008-02-04 06:00:24 +00003042 (outs VR128:$dst), (ins f128mem:$src1, i32i8imm:$src2),
Nate Begemanb2975562008-02-03 07:18:54 +00003043 !strconcat(OpcodeStr,
3044 "ps\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Nate Begemaneb3f5432008-02-04 05:34:34 +00003045 [(set VR128:$dst, (V4F32Int (load addr:$src1),imm:$src2))]>,
3046 OpSize;
Nate Begemanb2975562008-02-03 07:18:54 +00003047
3048 // Intrinsic operation, reg.
Evan Cheng78d00612008-03-14 07:39:27 +00003049 def SDr_Int : SS4AIi8<opcsd, MRMSrcReg,
Nate Begeman72d802a2008-02-04 06:00:24 +00003050 (outs VR128:$dst), (ins VR128:$src1, i32i8imm:$src2),
Nate Begemanb2975562008-02-03 07:18:54 +00003051 !strconcat(OpcodeStr,
3052 "sd\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Nate Begemaneb3f5432008-02-04 05:34:34 +00003053 [(set VR128:$dst, (F64Int VR128:$src1, imm:$src2))]>,
3054 OpSize;
Nate Begemanb2975562008-02-03 07:18:54 +00003055
3056 // Intrinsic operation, mem.
Evan Cheng78d00612008-03-14 07:39:27 +00003057 def SDm_Int : SS4AIi8<opcsd, MRMSrcMem,
Nate Begeman72d802a2008-02-04 06:00:24 +00003058 (outs VR128:$dst), (ins sdmem:$src1, i32i8imm:$src2),
Nate Begemanb2975562008-02-03 07:18:54 +00003059 !strconcat(OpcodeStr,
3060 "sd\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Nate Begemaneb3f5432008-02-04 05:34:34 +00003061 [(set VR128:$dst, (F64Int sse_load_f64:$src1, imm:$src2))]>,
3062 OpSize;
Nate Begemanb2975562008-02-03 07:18:54 +00003063
3064 // Vector intrinsic operation, reg
Evan Cheng78d00612008-03-14 07:39:27 +00003065 def PDr_Int : SS4AIi8<opcpd, MRMSrcReg,
Nate Begeman72d802a2008-02-04 06:00:24 +00003066 (outs VR128:$dst), (ins VR128:$src1, i32i8imm:$src2),
Nate Begemanb2975562008-02-03 07:18:54 +00003067 !strconcat(OpcodeStr,
3068 "pd\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Nate Begemaneb3f5432008-02-04 05:34:34 +00003069 [(set VR128:$dst, (V2F64Int VR128:$src1, imm:$src2))]>,
3070 OpSize;
Nate Begemanb2975562008-02-03 07:18:54 +00003071
3072 // Vector intrinsic operation, mem
Evan Cheng78d00612008-03-14 07:39:27 +00003073 def PDm_Int : SS4AIi8<opcpd, MRMSrcMem,
Nate Begeman72d802a2008-02-04 06:00:24 +00003074 (outs VR128:$dst), (ins f128mem:$src1, i32i8imm:$src2),
Nate Begemanb2975562008-02-03 07:18:54 +00003075 !strconcat(OpcodeStr,
3076 "pd\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Nate Begemaneb3f5432008-02-04 05:34:34 +00003077 [(set VR128:$dst, (V2F64Int (load addr:$src1),imm:$src2))]>,
3078 OpSize;
Nate Begemanb2975562008-02-03 07:18:54 +00003079}
3080
3081// FP round - roundss, roundps, roundsd, roundpd
3082defm ROUND : sse41_fp_unop_rm<0x0A, 0x08, 0x0B, 0x09, "round",
3083 int_x86_sse41_round_ss, int_x86_sse41_round_ps,
3084 int_x86_sse41_round_sd, int_x86_sse41_round_pd>;
Nate Begemaneb3f5432008-02-04 05:34:34 +00003085
3086// SS41I_unop_rm_int_v16 - SSE 4.1 unary operator whose type is v8i16.
3087multiclass SS41I_unop_rm_int_v16<bits<8> opc, string OpcodeStr,
3088 Intrinsic IntId128> {
3089 def rr128 : SS48I<opc, MRMSrcReg, (outs VR128:$dst),
3090 (ins VR128:$src),
3091 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
3092 [(set VR128:$dst, (IntId128 VR128:$src))]>, OpSize;
3093 def rm128 : SS48I<opc, MRMSrcMem, (outs VR128:$dst),
3094 (ins i128mem:$src),
3095 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
3096 [(set VR128:$dst,
3097 (IntId128
3098 (bitconvert (memopv8i16 addr:$src))))]>, OpSize;
3099}
3100
3101defm PHMINPOSUW : SS41I_unop_rm_int_v16 <0x41, "phminposuw",
3102 int_x86_sse41_phminposuw>;
3103
3104/// SS41I_binop_rm_int - Simple SSE 4.1 binary operator
Evan Cheng3ea4d672008-03-05 08:19:16 +00003105let Constraints = "$src1 = $dst" in {
Nate Begemaneb3f5432008-02-04 05:34:34 +00003106 multiclass SS41I_binop_rm_int<bits<8> opc, string OpcodeStr,
3107 Intrinsic IntId128, bit Commutable = 0> {
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003108 def rr : SS48I<opc, MRMSrcReg, (outs VR128:$dst),
3109 (ins VR128:$src1, VR128:$src2),
3110 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
3111 [(set VR128:$dst, (IntId128 VR128:$src1, VR128:$src2))]>,
3112 OpSize {
Nate Begemaneb3f5432008-02-04 05:34:34 +00003113 let isCommutable = Commutable;
3114 }
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003115 def rm : SS48I<opc, MRMSrcMem, (outs VR128:$dst),
3116 (ins VR128:$src1, i128mem:$src2),
3117 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
3118 [(set VR128:$dst,
3119 (IntId128 VR128:$src1,
3120 (bitconvert (memopv16i8 addr:$src2))))]>, OpSize;
Nate Begemaneb3f5432008-02-04 05:34:34 +00003121 }
3122}
3123
3124defm PCMPEQQ : SS41I_binop_rm_int<0x29, "pcmpeqq",
3125 int_x86_sse41_pcmpeqq, 1>;
3126defm PACKUSDW : SS41I_binop_rm_int<0x2B, "packusdw",
3127 int_x86_sse41_packusdw, 0>;
3128defm PMINSB : SS41I_binop_rm_int<0x38, "pminsb",
3129 int_x86_sse41_pminsb, 1>;
3130defm PMINSD : SS41I_binop_rm_int<0x39, "pminsd",
3131 int_x86_sse41_pminsd, 1>;
3132defm PMINUD : SS41I_binop_rm_int<0x3B, "pminud",
3133 int_x86_sse41_pminud, 1>;
3134defm PMINUW : SS41I_binop_rm_int<0x3A, "pminuw",
3135 int_x86_sse41_pminuw, 1>;
3136defm PMAXSB : SS41I_binop_rm_int<0x3C, "pmaxsb",
3137 int_x86_sse41_pmaxsb, 1>;
3138defm PMAXSD : SS41I_binop_rm_int<0x3D, "pmaxsd",
3139 int_x86_sse41_pmaxsd, 1>;
3140defm PMAXUD : SS41I_binop_rm_int<0x3F, "pmaxud",
3141 int_x86_sse41_pmaxud, 1>;
3142defm PMAXUW : SS41I_binop_rm_int<0x3E, "pmaxuw",
3143 int_x86_sse41_pmaxuw, 1>;
Nate Begemaneb3f5432008-02-04 05:34:34 +00003144defm PMULDQ : SS41I_binop_rm_int<0x28, "pmuldq",
3145 int_x86_sse41_pmuldq, 1>;
Nate Begeman72d802a2008-02-04 06:00:24 +00003146
Nate Begeman58057962008-02-09 01:38:08 +00003147
3148/// SS41I_binop_rm_int - Simple SSE 4.1 binary operator
Evan Cheng3ea4d672008-03-05 08:19:16 +00003149let Constraints = "$src1 = $dst" in {
Nate Begeman58057962008-02-09 01:38:08 +00003150 multiclass SS41I_binop_patint<bits<8> opc, string OpcodeStr, SDNode OpNode,
3151 Intrinsic IntId128, bit Commutable = 0> {
3152 def rr : SS48I<opc, MRMSrcReg, (outs VR128:$dst),
3153 (ins VR128:$src1, VR128:$src2),
3154 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
3155 [(set VR128:$dst, (OpNode (v4i32 VR128:$src1),
3156 VR128:$src2))]>, OpSize {
3157 let isCommutable = Commutable;
3158 }
3159 def rr_int : SS48I<opc, MRMSrcReg, (outs VR128:$dst),
3160 (ins VR128:$src1, VR128:$src2),
3161 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
3162 [(set VR128:$dst, (IntId128 VR128:$src1, VR128:$src2))]>,
3163 OpSize {
3164 let isCommutable = Commutable;
3165 }
3166 def rm : SS48I<opc, MRMSrcMem, (outs VR128:$dst),
3167 (ins VR128:$src1, i128mem:$src2),
3168 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
3169 [(set VR128:$dst,
3170 (OpNode VR128:$src1, (memopv4i32 addr:$src2)))]>, OpSize;
3171 def rm_int : SS48I<opc, MRMSrcMem, (outs VR128:$dst),
3172 (ins VR128:$src1, i128mem:$src2),
3173 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
3174 [(set VR128:$dst,
3175 (IntId128 VR128:$src1, (memopv4i32 addr:$src2)))]>,
3176 OpSize;
3177 }
3178}
3179defm PMULLD : SS41I_binop_patint<0x40, "pmulld", mul,
3180 int_x86_sse41_pmulld, 1>;
3181
3182
Evan Cheng78d00612008-03-14 07:39:27 +00003183/// SS41I_binop_rmi_int - SSE 4.1 binary operator with 8-bit immediate
Evan Cheng3ea4d672008-03-05 08:19:16 +00003184let Constraints = "$src1 = $dst" in {
Nate Begeman72d802a2008-02-04 06:00:24 +00003185 multiclass SS41I_binop_rmi_int<bits<8> opc, string OpcodeStr,
3186 Intrinsic IntId128, bit Commutable = 0> {
Evan Cheng78d00612008-03-14 07:39:27 +00003187 def rri : SS4AIi8<opc, MRMSrcReg, (outs VR128:$dst),
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003188 (ins VR128:$src1, VR128:$src2, i32i8imm:$src3),
3189 !strconcat(OpcodeStr,
Nate Begemanb4e9a042008-02-10 18:47:57 +00003190 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003191 [(set VR128:$dst,
3192 (IntId128 VR128:$src1, VR128:$src2, imm:$src3))]>,
3193 OpSize {
Nate Begeman72d802a2008-02-04 06:00:24 +00003194 let isCommutable = Commutable;
3195 }
Evan Cheng78d00612008-03-14 07:39:27 +00003196 def rmi : SS4AIi8<opc, MRMSrcMem, (outs VR128:$dst),
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003197 (ins VR128:$src1, i128mem:$src2, i32i8imm:$src3),
3198 !strconcat(OpcodeStr,
Nate Begemanb4e9a042008-02-10 18:47:57 +00003199 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003200 [(set VR128:$dst,
3201 (IntId128 VR128:$src1,
3202 (bitconvert (memopv16i8 addr:$src2)), imm:$src3))]>,
3203 OpSize;
Nate Begeman72d802a2008-02-04 06:00:24 +00003204 }
3205}
3206
3207defm BLENDPS : SS41I_binop_rmi_int<0x0C, "blendps",
3208 int_x86_sse41_blendps, 0>;
3209defm BLENDPD : SS41I_binop_rmi_int<0x0D, "blendpd",
3210 int_x86_sse41_blendpd, 0>;
3211defm PBLENDW : SS41I_binop_rmi_int<0x0E, "pblendw",
3212 int_x86_sse41_pblendw, 0>;
3213defm DPPS : SS41I_binop_rmi_int<0x40, "dpps",
3214 int_x86_sse41_dpps, 1>;
3215defm DPPD : SS41I_binop_rmi_int<0x41, "dppd",
3216 int_x86_sse41_dppd, 1>;
3217defm MPSADBW : SS41I_binop_rmi_int<0x42, "mpsadbw",
3218 int_x86_sse41_mpsadbw, 0>;
Nate Begeman58057962008-02-09 01:38:08 +00003219
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003220
Evan Cheng78d00612008-03-14 07:39:27 +00003221/// SS41I_ternary_int - SSE 4.1 ternary operator
Evan Cheng3ea4d672008-03-05 08:19:16 +00003222let Uses = [XMM0], Constraints = "$src1 = $dst" in {
Nate Begemanb4e9a042008-02-10 18:47:57 +00003223 multiclass SS41I_ternary_int<bits<8> opc, string OpcodeStr, Intrinsic IntId> {
3224 def rr0 : SS48I<opc, MRMSrcReg, (outs VR128:$dst),
3225 (ins VR128:$src1, VR128:$src2),
3226 !strconcat(OpcodeStr,
3227 "\t{%xmm0, $src2, $dst|$dst, $src2, %xmm0}"),
3228 [(set VR128:$dst, (IntId VR128:$src1, VR128:$src2, XMM0))]>,
3229 OpSize;
3230
3231 def rm0 : SS48I<opc, MRMSrcMem, (outs VR128:$dst),
3232 (ins VR128:$src1, i128mem:$src2),
3233 !strconcat(OpcodeStr,
3234 "\t{%xmm0, $src2, $dst|$dst, $src2, %xmm0}"),
3235 [(set VR128:$dst,
3236 (IntId VR128:$src1,
3237 (bitconvert (memopv16i8 addr:$src2)), XMM0))]>, OpSize;
3238 }
3239}
3240
3241defm BLENDVPD : SS41I_ternary_int<0x15, "blendvpd", int_x86_sse41_blendvpd>;
3242defm BLENDVPS : SS41I_ternary_int<0x14, "blendvps", int_x86_sse41_blendvps>;
3243defm PBLENDVB : SS41I_ternary_int<0x10, "pblendvb", int_x86_sse41_pblendvb>;
3244
3245
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003246multiclass SS41I_binop_rm_int8<bits<8> opc, string OpcodeStr, Intrinsic IntId> {
3247 def rr : SS48I<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
3248 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
3249 [(set VR128:$dst, (IntId VR128:$src))]>, OpSize;
3250
3251 def rm : SS48I<opc, MRMSrcMem, (outs VR128:$dst), (ins i64mem:$src),
3252 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
3253 [(set VR128:$dst,
3254 (IntId (bitconvert (v4i32 (load addr:$src)))))]>, OpSize;
3255}
3256
3257defm PMOVSXBW : SS41I_binop_rm_int8<0x20, "pmovsxbw", int_x86_sse41_pmovsxbw>;
3258defm PMOVSXWD : SS41I_binop_rm_int8<0x23, "pmovsxwd", int_x86_sse41_pmovsxwd>;
3259defm PMOVSXDQ : SS41I_binop_rm_int8<0x25, "pmovsxdq", int_x86_sse41_pmovsxdq>;
3260defm PMOVZXBW : SS41I_binop_rm_int8<0x30, "pmovzxbw", int_x86_sse41_pmovzxbw>;
3261defm PMOVZXWD : SS41I_binop_rm_int8<0x33, "pmovzxwd", int_x86_sse41_pmovzxwd>;
3262defm PMOVZXDQ : SS41I_binop_rm_int8<0x35, "pmovzxdq", int_x86_sse41_pmovzxdq>;
3263
3264multiclass SS41I_binop_rm_int4<bits<8> opc, string OpcodeStr, Intrinsic IntId> {
3265 def rr : SS48I<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
3266 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
3267 [(set VR128:$dst, (IntId VR128:$src))]>, OpSize;
3268
3269 def rm : SS48I<opc, MRMSrcMem, (outs VR128:$dst), (ins i32mem:$src),
3270 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
3271 [(set VR128:$dst,
3272 (IntId (bitconvert (v4i32 (load addr:$src)))))]>, OpSize;
3273}
3274
3275defm PMOVSXBD : SS41I_binop_rm_int4<0x21, "pmovsxbd", int_x86_sse41_pmovsxbd>;
3276defm PMOVSXWQ : SS41I_binop_rm_int4<0x24, "pmovsxwq", int_x86_sse41_pmovsxwq>;
3277defm PMOVZXBD : SS41I_binop_rm_int4<0x31, "pmovzxbd", int_x86_sse41_pmovzxbd>;
3278defm PMOVZXWQ : SS41I_binop_rm_int4<0x34, "pmovzxwq", int_x86_sse41_pmovzxwq>;
3279
3280multiclass SS41I_binop_rm_int2<bits<8> opc, string OpcodeStr, Intrinsic IntId> {
3281 def rr : SS48I<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
3282 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
3283 [(set VR128:$dst, (IntId VR128:$src))]>, OpSize;
3284
3285 def rm : SS48I<opc, MRMSrcMem, (outs VR128:$dst), (ins i16mem:$src),
3286 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
3287 [(set VR128:$dst,
3288 (IntId (bitconvert (v4i32 (load addr:$src)))))]>, OpSize;
3289}
3290
3291defm PMOVSXBQ : SS41I_binop_rm_int2<0x22, "pmovsxbq", int_x86_sse41_pmovsxbq>;
3292defm PMOVZXBQ : SS41I_binop_rm_int2<0x32, "pmovsxbq", int_x86_sse41_pmovzxbq>;
3293
3294
Nate Begemand77e59e2008-02-11 04:19:36 +00003295/// SS41I_binop_ext8 - SSE 4.1 extract 8 bits to 32 bit reg or 8 bit mem
3296multiclass SS41I_extract8<bits<8> opc, string OpcodeStr> {
Evan Chengc2054be2008-03-26 08:11:49 +00003297 def rr : SS4AIi8<opc, MRMDestReg, (outs GR32:$dst),
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003298 (ins VR128:$src1, i32i8imm:$src2),
3299 !strconcat(OpcodeStr,
3300 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Nate Begemand77e59e2008-02-11 04:19:36 +00003301 [(set GR32:$dst, (X86pextrb (v16i8 VR128:$src1), imm:$src2))]>,
3302 OpSize;
Evan Cheng78d00612008-03-14 07:39:27 +00003303 def mr : SS4AIi8<opc, MRMDestMem, (outs),
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003304 (ins i8mem:$dst, VR128:$src1, i32i8imm:$src2),
3305 !strconcat(OpcodeStr,
3306 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Nate Begemand77e59e2008-02-11 04:19:36 +00003307 []>, OpSize;
3308// FIXME:
3309// There's an AssertZext in the way of writing the store pattern
3310// (store (i8 (trunc (X86pextrb (v16i8 VR128:$src1), imm:$src2))), addr:$dst)
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003311}
3312
Nate Begemand77e59e2008-02-11 04:19:36 +00003313defm PEXTRB : SS41I_extract8<0x14, "pextrb">;
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003314
Nate Begemand77e59e2008-02-11 04:19:36 +00003315
3316/// SS41I_extract16 - SSE 4.1 extract 16 bits to memory destination
3317multiclass SS41I_extract16<bits<8> opc, string OpcodeStr> {
Evan Cheng78d00612008-03-14 07:39:27 +00003318 def mr : SS4AIi8<opc, MRMDestMem, (outs),
Nate Begemand77e59e2008-02-11 04:19:36 +00003319 (ins i16mem:$dst, VR128:$src1, i32i8imm:$src2),
3320 !strconcat(OpcodeStr,
3321 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
3322 []>, OpSize;
3323// FIXME:
3324// There's an AssertZext in the way of writing the store pattern
3325// (store (i16 (trunc (X86pextrw (v16i8 VR128:$src1), imm:$src2))), addr:$dst)
3326}
3327
3328defm PEXTRW : SS41I_extract16<0x15, "pextrw">;
3329
3330
3331/// SS41I_extract32 - SSE 4.1 extract 32 bits to int reg or memory destination
3332multiclass SS41I_extract32<bits<8> opc, string OpcodeStr> {
Evan Chengc2054be2008-03-26 08:11:49 +00003333 def rr : SS4AIi8<opc, MRMDestReg, (outs GR32:$dst),
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003334 (ins VR128:$src1, i32i8imm:$src2),
3335 !strconcat(OpcodeStr,
3336 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
3337 [(set GR32:$dst,
3338 (extractelt (v4i32 VR128:$src1), imm:$src2))]>, OpSize;
Evan Cheng78d00612008-03-14 07:39:27 +00003339 def mr : SS4AIi8<opc, MRMDestMem, (outs),
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003340 (ins i32mem:$dst, VR128:$src1, i32i8imm:$src2),
3341 !strconcat(OpcodeStr,
3342 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
3343 [(store (extractelt (v4i32 VR128:$src1), imm:$src2),
3344 addr:$dst)]>, OpSize;
Nate Begeman58057962008-02-09 01:38:08 +00003345}
3346
Nate Begemand77e59e2008-02-11 04:19:36 +00003347defm PEXTRD : SS41I_extract32<0x16, "pextrd">;
Nate Begeman58057962008-02-09 01:38:08 +00003348
Nate Begemand77e59e2008-02-11 04:19:36 +00003349
Evan Cheng6c249332008-03-24 21:52:23 +00003350/// SS41I_extractf32 - SSE 4.1 extract 32 bits fp value to int reg or memory
3351/// destination
Nate Begemand77e59e2008-02-11 04:19:36 +00003352multiclass SS41I_extractf32<bits<8> opc, string OpcodeStr> {
Evan Chengc2054be2008-03-26 08:11:49 +00003353 def rr : SS4AIi8<opc, MRMDestReg, (outs GR32:$dst),
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003354 (ins VR128:$src1, i32i8imm:$src2),
3355 !strconcat(OpcodeStr,
3356 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Dan Gohman788db592008-04-16 02:32:24 +00003357 [(set GR32:$dst,
3358 (extractelt (bc_v4i32 (v4f32 VR128:$src1)), imm:$src2))]>,
Evan Cheng6c249332008-03-24 21:52:23 +00003359 OpSize;
Evan Cheng78d00612008-03-14 07:39:27 +00003360 def mr : SS4AIi8<opc, MRMDestMem, (outs),
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003361 (ins f32mem:$dst, VR128:$src1, i32i8imm:$src2),
3362 !strconcat(OpcodeStr,
3363 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Evan Cheng6c249332008-03-24 21:52:23 +00003364 [(store (extractelt (bc_v4i32 (v4f32 VR128:$src1)), imm:$src2),
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003365 addr:$dst)]>, OpSize;
Nate Begeman58057962008-02-09 01:38:08 +00003366}
3367
Nate Begemand77e59e2008-02-11 04:19:36 +00003368defm EXTRACTPS : SS41I_extractf32<0x17, "extractps">;
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003369
Evan Cheng3ea4d672008-03-05 08:19:16 +00003370let Constraints = "$src1 = $dst" in {
Nate Begemand77e59e2008-02-11 04:19:36 +00003371 multiclass SS41I_insert8<bits<8> opc, string OpcodeStr> {
Evan Cheng78d00612008-03-14 07:39:27 +00003372 def rr : SS4AIi8<opc, MRMSrcReg, (outs VR128:$dst),
Nate Begemand77e59e2008-02-11 04:19:36 +00003373 (ins VR128:$src1, GR32:$src2, i32i8imm:$src3),
3374 !strconcat(OpcodeStr,
3375 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
3376 [(set VR128:$dst,
3377 (X86pinsrb VR128:$src1, GR32:$src2, imm:$src3))]>, OpSize;
Evan Cheng78d00612008-03-14 07:39:27 +00003378 def rm : SS4AIi8<opc, MRMSrcMem, (outs VR128:$dst),
Nate Begemand77e59e2008-02-11 04:19:36 +00003379 (ins VR128:$src1, i8mem:$src2, i32i8imm:$src3),
3380 !strconcat(OpcodeStr,
3381 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
3382 [(set VR128:$dst,
3383 (X86pinsrb VR128:$src1, (extloadi8 addr:$src2),
3384 imm:$src3))]>, OpSize;
3385 }
3386}
3387
3388defm PINSRB : SS41I_insert8<0x20, "pinsrb">;
3389
Evan Cheng3ea4d672008-03-05 08:19:16 +00003390let Constraints = "$src1 = $dst" in {
Nate Begemand77e59e2008-02-11 04:19:36 +00003391 multiclass SS41I_insert32<bits<8> opc, string OpcodeStr> {
Evan Cheng78d00612008-03-14 07:39:27 +00003392 def rr : SS4AIi8<opc, MRMSrcReg, (outs VR128:$dst),
Nate Begemand77e59e2008-02-11 04:19:36 +00003393 (ins VR128:$src1, GR32:$src2, i32i8imm:$src3),
3394 !strconcat(OpcodeStr,
3395 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
3396 [(set VR128:$dst,
3397 (v4i32 (insertelt VR128:$src1, GR32:$src2, imm:$src3)))]>,
3398 OpSize;
Evan Cheng78d00612008-03-14 07:39:27 +00003399 def rm : SS4AIi8<opc, MRMSrcMem, (outs VR128:$dst),
Nate Begemand77e59e2008-02-11 04:19:36 +00003400 (ins VR128:$src1, i32mem:$src2, i32i8imm:$src3),
3401 !strconcat(OpcodeStr,
3402 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
3403 [(set VR128:$dst,
3404 (v4i32 (insertelt VR128:$src1, (loadi32 addr:$src2),
3405 imm:$src3)))]>, OpSize;
3406 }
3407}
3408
3409defm PINSRD : SS41I_insert32<0x22, "pinsrd">;
3410
Evan Cheng3ea4d672008-03-05 08:19:16 +00003411let Constraints = "$src1 = $dst" in {
Nate Begemand77e59e2008-02-11 04:19:36 +00003412 multiclass SS41I_insertf32<bits<8> opc, string OpcodeStr> {
Evan Cheng78d00612008-03-14 07:39:27 +00003413 def rr : SS4AIi8<opc, MRMSrcReg, (outs VR128:$dst),
Nate Begemand77e59e2008-02-11 04:19:36 +00003414 (ins VR128:$src1, FR32:$src2, i32i8imm:$src3),
3415 !strconcat(OpcodeStr,
3416 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
3417 [(set VR128:$dst,
3418 (X86insrtps VR128:$src1, FR32:$src2, imm:$src3))]>, OpSize;
Evan Cheng78d00612008-03-14 07:39:27 +00003419 def rm : SS4AIi8<opc, MRMSrcMem, (outs VR128:$dst),
Nate Begemand77e59e2008-02-11 04:19:36 +00003420 (ins VR128:$src1, f32mem:$src2, i32i8imm:$src3),
3421 !strconcat(OpcodeStr,
3422 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
3423 [(set VR128:$dst,
3424 (X86insrtps VR128:$src1, (loadf32 addr:$src2),
3425 imm:$src3))]>, OpSize;
3426 }
3427}
3428
Evan Chengc2054be2008-03-26 08:11:49 +00003429defm INSERTPS : SS41I_insertf32<0x21, "insertps">;
Nate Begeman0dd3cb52008-03-16 21:14:46 +00003430
3431let Defs = [EFLAGS] in {
3432def PTESTrr : SS48I<0x17, MRMSrcReg, (outs), (ins VR128:$src1, VR128:$src2),
3433 "ptest \t{$src2, $src1|$src1, $src2}", []>, OpSize;
3434def PTESTrm : SS48I<0x17, MRMSrcMem, (outs), (ins VR128:$src1, i128mem:$src2),
3435 "ptest \t{$src2, $src1|$src1, $src2}", []>, OpSize;
3436}
3437
3438def MOVNTDQArm : SS48I<0x2A, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
3439 "movntdqa\t{$src, $dst|$dst, $src}",
3440 [(set VR128:$dst, (int_x86_sse41_movntdqa addr:$src))]>;