blob: 2e85167a3bb577668f3242e3d2ec7ac1e114395a [file] [log] [blame]
Evan Chengffcb95b2006-02-21 19:13:53 +00001//====- X86InstrSSE.td - Describe the X86 Instruction Set -------*- C++ -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file was developed by the Evan Cheng and is distributed under
6// the University of Illinois Open Source License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the X86 SSE instruction set, defining the instructions,
11// and properties of the instructions which are needed for code generation,
12// machine code emission, and analysis.
13//
14//===----------------------------------------------------------------------===//
15
Chris Lattner3a7cd952006-10-07 21:55:32 +000016
Evan Cheng4e4c71e2006-02-21 20:00:20 +000017//===----------------------------------------------------------------------===//
Evan Cheng2246f842006-03-18 01:23:20 +000018// SSE specific DAG Nodes.
19//===----------------------------------------------------------------------===//
20
Chris Lattner6970eda2006-10-07 19:49:05 +000021def X86loadp : SDNode<"X86ISD::LOAD_PACK", SDTLoad, [SDNPHasChain]>;
22def X86loadu : SDNode<"X86ISD::LOAD_UA", SDTLoad, [SDNPHasChain]>;
Evan Cheng6be2c582006-04-05 23:38:46 +000023def X86fand : SDNode<"X86ISD::FAND", SDTFPBinOp,
Evan Chengb9df0ca2006-03-22 02:53:00 +000024 [SDNPCommutative, SDNPAssociative]>;
Evan Cheng6be2c582006-04-05 23:38:46 +000025def X86fxor : SDNode<"X86ISD::FXOR", SDTFPBinOp,
Evan Chengb9df0ca2006-03-22 02:53:00 +000026 [SDNPCommutative, SDNPAssociative]>;
Evan Cheng6be2c582006-04-05 23:38:46 +000027def X86comi : SDNode<"X86ISD::COMI", SDTX86CmpTest,
Evan Cheng734503b2006-09-11 02:19:56 +000028 [SDNPHasChain, SDNPOutFlag]>;
Evan Cheng6be2c582006-04-05 23:38:46 +000029def X86ucomi : SDNode<"X86ISD::UCOMI", SDTX86CmpTest,
Evan Cheng734503b2006-09-11 02:19:56 +000030 [SDNPHasChain, SDNPOutFlag]>;
Chris Lattner6970eda2006-10-07 19:49:05 +000031def X86s2vec : SDNode<"X86ISD::S2VEC", SDTypeProfile<1, 1, []>, []>;
32def X86pextrw : SDNode<"X86ISD::PEXTRW", SDTypeProfile<1, 2, []>, []>;
33def X86pinsrw : SDNode<"X86ISD::PINSRW", SDTypeProfile<1, 3, []>, []>;
Evan Chengc60bd972006-03-25 09:37:23 +000034
Evan Cheng2246f842006-03-18 01:23:20 +000035//===----------------------------------------------------------------------===//
Chris Lattner3a7cd952006-10-07 21:55:32 +000036// SSE Complex Patterns
37//===----------------------------------------------------------------------===//
38
39// These are 'extloads' from a scalar to the low element of a vector, zeroing
40// the top elements. These are used for the SSE 'ss' and 'sd' instruction
41// forms.
42def sse_load_f32 : ComplexPattern<v4f32, 4, "SelectScalarSSELoad", []>;
43def sse_load_f64 : ComplexPattern<v2f64, 4, "SelectScalarSSELoad", []>;
44
45def ssmem : Operand<v4f32> {
46 let PrintMethod = "printf32mem";
47 let NumMIOperands = 4;
48 let MIOperandInfo = (ops ptr_rc, i8imm, ptr_rc, i32imm);
49}
50def sdmem : Operand<v2f64> {
51 let PrintMethod = "printf64mem";
52 let NumMIOperands = 4;
53 let MIOperandInfo = (ops ptr_rc, i8imm, ptr_rc, i32imm);
54}
55
56//===----------------------------------------------------------------------===//
Evan Cheng06a8aa12006-03-17 19:55:52 +000057// SSE pattern fragments
58//===----------------------------------------------------------------------===//
59
60def X86loadpf32 : PatFrag<(ops node:$ptr), (f32 (X86loadp node:$ptr))>;
61def X86loadpf64 : PatFrag<(ops node:$ptr), (f64 (X86loadp node:$ptr))>;
62
Evan Cheng2246f842006-03-18 01:23:20 +000063def loadv4f32 : PatFrag<(ops node:$ptr), (v4f32 (load node:$ptr))>;
64def loadv2f64 : PatFrag<(ops node:$ptr), (v2f64 (load node:$ptr))>;
Evan Cheng24dc1f52006-03-23 07:44:07 +000065def loadv2i64 : PatFrag<(ops node:$ptr), (v2i64 (load node:$ptr))>;
Evan Cheng06a8aa12006-03-17 19:55:52 +000066
Evan Cheng1b32f222006-03-30 07:33:32 +000067def bc_v4f32 : PatFrag<(ops node:$in), (v4f32 (bitconvert node:$in))>;
68def bc_v2f64 : PatFrag<(ops node:$in), (v2f64 (bitconvert node:$in))>;
Evan Cheng506d3df2006-03-29 23:07:14 +000069def bc_v16i8 : PatFrag<(ops node:$in), (v16i8 (bitconvert node:$in))>;
70def bc_v8i16 : PatFrag<(ops node:$in), (v8i16 (bitconvert node:$in))>;
Evan Cheng5aa97b22006-03-29 18:47:40 +000071def bc_v4i32 : PatFrag<(ops node:$in), (v4i32 (bitconvert node:$in))>;
72def bc_v2i64 : PatFrag<(ops node:$in), (v2i64 (bitconvert node:$in))>;
73
Evan Cheng386031a2006-03-24 07:29:27 +000074def fp32imm0 : PatLeaf<(f32 fpimm), [{
75 return N->isExactlyValue(+0.0);
76}]>;
77
Evan Chengff65e382006-04-04 21:49:39 +000078def PSxLDQ_imm : SDNodeXForm<imm, [{
79 // Transformation function: imm >> 3
80 return getI32Imm(N->getValue() >> 3);
81}]>;
82
Evan Cheng63d33002006-03-22 08:01:21 +000083// SHUFFLE_get_shuf_imm xform function: convert vector_shuffle mask to PSHUF*,
84// SHUFP* etc. imm.
85def SHUFFLE_get_shuf_imm : SDNodeXForm<build_vector, [{
86 return getI8Imm(X86::getShuffleSHUFImmediate(N));
Evan Chengb9df0ca2006-03-22 02:53:00 +000087}]>;
88
Evan Cheng506d3df2006-03-29 23:07:14 +000089// SHUFFLE_get_pshufhw_imm xform function: convert vector_shuffle mask to
90// PSHUFHW imm.
91def SHUFFLE_get_pshufhw_imm : SDNodeXForm<build_vector, [{
92 return getI8Imm(X86::getShufflePSHUFHWImmediate(N));
93}]>;
94
95// SHUFFLE_get_pshuflw_imm xform function: convert vector_shuffle mask to
96// PSHUFLW imm.
97def SHUFFLE_get_pshuflw_imm : SDNodeXForm<build_vector, [{
98 return getI8Imm(X86::getShufflePSHUFLWImmediate(N));
99}]>;
100
Evan Cheng691c9232006-03-29 19:02:40 +0000101def SSE_splat_mask : PatLeaf<(build_vector), [{
Evan Cheng0188ecb2006-03-22 18:59:22 +0000102 return X86::isSplatMask(N);
Evan Cheng691c9232006-03-29 19:02:40 +0000103}], SHUFFLE_get_shuf_imm>;
Evan Cheng0188ecb2006-03-22 18:59:22 +0000104
Evan Chengd9539472006-04-14 21:59:03 +0000105def SSE_splat_v2_mask : PatLeaf<(build_vector), [{
106 return X86::isSplatMask(N);
107}]>;
108
Evan Cheng2c0dbd02006-03-24 02:58:06 +0000109def MOVHLPS_shuffle_mask : PatLeaf<(build_vector), [{
110 return X86::isMOVHLPSMask(N);
Evan Cheng4fcb9222006-03-28 02:43:26 +0000111}]>;
Evan Cheng2c0dbd02006-03-24 02:58:06 +0000112
Evan Cheng5ced1d82006-04-06 23:23:56 +0000113def MOVHP_shuffle_mask : PatLeaf<(build_vector), [{
114 return X86::isMOVHPMask(N);
115}]>;
116
117def MOVLP_shuffle_mask : PatLeaf<(build_vector), [{
118 return X86::isMOVLPMask(N);
119}]>;
120
Evan Cheng017dcc62006-04-21 01:05:10 +0000121def MOVL_shuffle_mask : PatLeaf<(build_vector), [{
122 return X86::isMOVLMask(N);
Evan Chengd6d1cbd2006-04-11 00:19:04 +0000123}]>;
124
Evan Chengd9539472006-04-14 21:59:03 +0000125def MOVSHDUP_shuffle_mask : PatLeaf<(build_vector), [{
126 return X86::isMOVSHDUPMask(N);
127}]>;
128
129def MOVSLDUP_shuffle_mask : PatLeaf<(build_vector), [{
130 return X86::isMOVSLDUPMask(N);
131}]>;
132
Evan Cheng0038e592006-03-28 00:39:58 +0000133def UNPCKL_shuffle_mask : PatLeaf<(build_vector), [{
134 return X86::isUNPCKLMask(N);
135}]>;
136
Evan Cheng4fcb9222006-03-28 02:43:26 +0000137def UNPCKH_shuffle_mask : PatLeaf<(build_vector), [{
138 return X86::isUNPCKHMask(N);
139}]>;
140
Evan Cheng1d5a8cc2006-04-05 07:20:06 +0000141def UNPCKL_v_undef_shuffle_mask : PatLeaf<(build_vector), [{
142 return X86::isUNPCKL_v_undef_Mask(N);
143}]>;
144
Evan Cheng0188ecb2006-03-22 18:59:22 +0000145def PSHUFD_shuffle_mask : PatLeaf<(build_vector), [{
Evan Cheng4f563382006-03-29 01:30:51 +0000146 return X86::isPSHUFDMask(N);
Evan Cheng14aed5e2006-03-24 01:18:28 +0000147}], SHUFFLE_get_shuf_imm>;
Evan Cheng0188ecb2006-03-22 18:59:22 +0000148
Evan Cheng506d3df2006-03-29 23:07:14 +0000149def PSHUFHW_shuffle_mask : PatLeaf<(build_vector), [{
150 return X86::isPSHUFHWMask(N);
151}], SHUFFLE_get_pshufhw_imm>;
152
153def PSHUFLW_shuffle_mask : PatLeaf<(build_vector), [{
154 return X86::isPSHUFLWMask(N);
155}], SHUFFLE_get_pshuflw_imm>;
156
Evan Cheng3d60df42006-04-10 22:35:16 +0000157def SHUFP_unary_shuffle_mask : PatLeaf<(build_vector), [{
158 return X86::isPSHUFDMask(N);
Evan Cheng7d9061e2006-03-30 19:54:57 +0000159}], SHUFFLE_get_shuf_imm>;
160
Evan Cheng14aed5e2006-03-24 01:18:28 +0000161def SHUFP_shuffle_mask : PatLeaf<(build_vector), [{
162 return X86::isSHUFPMask(N);
163}], SHUFFLE_get_shuf_imm>;
Evan Chengb9df0ca2006-03-22 02:53:00 +0000164
Evan Cheng3d60df42006-04-10 22:35:16 +0000165def PSHUFD_binary_shuffle_mask : PatLeaf<(build_vector), [{
166 return X86::isSHUFPMask(N);
Evan Cheng475aecf2006-03-29 03:04:49 +0000167}], SHUFFLE_get_shuf_imm>;
168
Evan Cheng06a8aa12006-03-17 19:55:52 +0000169//===----------------------------------------------------------------------===//
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000170// SSE scalar FP Instructions
171//===----------------------------------------------------------------------===//
172
Evan Cheng470a6ad2006-02-22 02:26:30 +0000173// Instruction templates
174// SSI - SSE1 instructions with XS prefix.
175// SDI - SSE2 instructions with XD prefix.
176// PSI - SSE1 instructions with TB prefix.
177// PDI - SSE2 instructions with TB and OpSize prefixes.
Evan Cheng2da953f2006-03-22 07:10:28 +0000178// PSIi8 - SSE1 instructions with ImmT == Imm8 and TB prefix.
179// PDIi8 - SSE2 instructions with ImmT == Imm8 and TB and OpSize prefixes.
Evan Chengd9539472006-04-14 21:59:03 +0000180// S3I - SSE3 instructions with TB and OpSize prefixes.
181// S3SI - SSE3 instructions with XS prefix.
Evan Cheng57ebe9f2006-04-15 05:37:34 +0000182// S3DI - SSE3 instructions with XD prefix.
Evan Cheng470a6ad2006-02-22 02:26:30 +0000183class SSI<bits<8> o, Format F, dag ops, string asm, list<dag> pattern>
184 : I<o, F, ops, asm, pattern>, XS, Requires<[HasSSE1]>;
185class SDI<bits<8> o, Format F, dag ops, string asm, list<dag> pattern>
186 : I<o, F, ops, asm, pattern>, XD, Requires<[HasSSE2]>;
187class PSI<bits<8> o, Format F, dag ops, string asm, list<dag> pattern>
188 : I<o, F, ops, asm, pattern>, TB, Requires<[HasSSE1]>;
189class PDI<bits<8> o, Format F, dag ops, string asm, list<dag> pattern>
190 : I<o, F, ops, asm, pattern>, TB, OpSize, Requires<[HasSSE2]>;
Evan Cheng2da953f2006-03-22 07:10:28 +0000191class PSIi8<bits<8> o, Format F, dag ops, string asm, list<dag> pattern>
Evan Chengb2149502006-06-19 19:25:30 +0000192 : Ii8<o, F, ops, asm, pattern>, TB, Requires<[HasSSE1]>;
Evan Cheng2da953f2006-03-22 07:10:28 +0000193class PDIi8<bits<8> o, Format F, dag ops, string asm, list<dag> pattern>
Evan Chengb2149502006-06-19 19:25:30 +0000194 : Ii8<o, F, ops, asm, pattern>, TB, OpSize, Requires<[HasSSE2]>;
195
Evan Cheng4b1734f2006-03-31 21:29:33 +0000196class S3SI<bits<8> o, Format F, dag ops, string asm, list<dag> pattern>
Evan Chengd9539472006-04-14 21:59:03 +0000197 : I<o, F, ops, asm, pattern>, XS, Requires<[HasSSE3]>;
Evan Cheng4b1734f2006-03-31 21:29:33 +0000198class S3DI<bits<8> o, Format F, dag ops, string asm, list<dag> pattern>
Evan Chengd9539472006-04-14 21:59:03 +0000199 : I<o, F, ops, asm, pattern>, XD, Requires<[HasSSE3]>;
200class S3I<bits<8> o, Format F, dag ops, string asm, list<dag> pattern>
Evan Cheng4b1734f2006-03-31 21:29:33 +0000201 : I<o, F, ops, asm, pattern>, TB, OpSize, Requires<[HasSSE3]>;
202
203//===----------------------------------------------------------------------===//
204// Helpers for defining instructions that directly correspond to intrinsics.
Chris Lattner9498ed82006-10-07 05:09:48 +0000205
Chris Lattner3b837852006-10-07 05:13:26 +0000206multiclass SS_IntUnary<bits<8> o, string OpcodeStr, Intrinsic IntId> {
207 def r : SSI<o, MRMSrcReg, (ops VR128:$dst, VR128:$src),
208 !strconcat(OpcodeStr, " {$src, $dst|$dst, $src"),
Chris Lattner9498ed82006-10-07 05:09:48 +0000209 [(set VR128:$dst, (v4f32 (IntId VR128:$src)))]>;
Chris Lattner3a7cd952006-10-07 21:55:32 +0000210 def m : SSI<o, MRMSrcMem, (ops VR128:$dst, ssmem:$src),
Chris Lattner3b837852006-10-07 05:13:26 +0000211 !strconcat(OpcodeStr, " {$src, $dst|$dst, $src"),
Chris Lattner3a7cd952006-10-07 21:55:32 +0000212 [(set VR128:$dst, (v4f32 (IntId sse_load_f32:$src)))]>;
Chris Lattner9498ed82006-10-07 05:09:48 +0000213}
214
Chris Lattner86c1b3a2006-10-07 05:19:31 +0000215multiclass SD_IntUnary<bits<8> o, string OpcodeStr, Intrinsic IntId> {
216 def r : SDI<o, MRMSrcReg, (ops VR128:$dst, VR128:$src),
217 !strconcat(OpcodeStr, " {$src, $dst|$dst, $src"),
218 [(set VR128:$dst, (v2f64 (IntId VR128:$src)))]>;
Chris Lattner3a7cd952006-10-07 21:55:32 +0000219 def m : SDI<o, MRMSrcMem, (ops VR128:$dst, sdmem:$src),
Chris Lattner86c1b3a2006-10-07 05:19:31 +0000220 !strconcat(OpcodeStr, " {$src, $dst|$dst, $src"),
Chris Lattner3a7cd952006-10-07 21:55:32 +0000221 [(set VR128:$dst, (v2f64 (IntId sse_load_f64:$src)))]>;
Chris Lattner86c1b3a2006-10-07 05:19:31 +0000222}
Evan Cheng6e967402006-04-04 00:10:53 +0000223
Chris Lattner845fb752006-10-07 05:50:25 +0000224class PS_Intr<bits<8> o, string OpcodeStr, Intrinsic IntId>
225 : PSI<o, MRMSrcReg, (ops VR128:$dst, VR128:$src),
226 !strconcat(OpcodeStr, " {$src, $dst|$dst, $src}"),
Evan Cheng97ac5fa2006-04-03 23:49:17 +0000227 [(set VR128:$dst, (IntId VR128:$src))]>;
Chris Lattner845fb752006-10-07 05:50:25 +0000228class PS_Intm<bits<8> o, string OpcodeStr, Intrinsic IntId>
229 : PSI<o, MRMSrcMem, (ops VR128:$dst, f32mem:$src),
230 !strconcat(OpcodeStr, " {$src, $dst|$dst, $src}"),
Chris Lattner15258d52006-10-07 06:17:43 +0000231 [(set VR128:$dst, (IntId (load addr:$src)))]>;
Chris Lattner845fb752006-10-07 05:50:25 +0000232class PD_Intr<bits<8> o, string OpcodeStr, Intrinsic IntId>
233 : PDI<o, MRMSrcReg, (ops VR128:$dst, VR128:$src),
234 !strconcat(OpcodeStr, " {$src, $dst|$dst, $src}"),
Evan Cheng97ac5fa2006-04-03 23:49:17 +0000235 [(set VR128:$dst, (IntId VR128:$src))]>;
Chris Lattner845fb752006-10-07 05:50:25 +0000236class PD_Intm<bits<8> o, string OpcodeStr, Intrinsic IntId>
237 : PDI<o, MRMSrcMem, (ops VR128:$dst, f64mem:$src),
238 !strconcat(OpcodeStr, " {$src, $dst|$dst, $src}"),
Chris Lattner15258d52006-10-07 06:17:43 +0000239 [(set VR128:$dst, (IntId (load addr:$src)))]>;
Evan Cheng97ac5fa2006-04-03 23:49:17 +0000240
Chris Lattnerd1b651d2006-10-07 05:47:20 +0000241class PS_Intrr<bits<8> o, string OpcodeStr, Intrinsic IntId>
242 : PSI<o, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
243 !strconcat(OpcodeStr, " {$src2, $dst|$dst, $src2}"),
Evan Cheng97ac5fa2006-04-03 23:49:17 +0000244 [(set VR128:$dst, (IntId VR128:$src1, VR128:$src2))]>;
Chris Lattnerd1b651d2006-10-07 05:47:20 +0000245class PS_Intrm<bits<8> o, string OpcodeStr, Intrinsic IntId>
246 : PSI<o, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f32mem:$src2),
247 !strconcat(OpcodeStr, " {$src2, $dst|$dst, $src2}"),
Chris Lattner15258d52006-10-07 06:17:43 +0000248 [(set VR128:$dst, (IntId VR128:$src1, (load addr:$src2)))]>;
Chris Lattnerd1b651d2006-10-07 05:47:20 +0000249class PD_Intrr<bits<8> o, string OpcodeStr, Intrinsic IntId>
250 : PDI<o, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
251 !strconcat(OpcodeStr, " {$src2, $dst|$dst, $src2}"),
Evan Cheng97ac5fa2006-04-03 23:49:17 +0000252 [(set VR128:$dst, (IntId VR128:$src1, VR128:$src2))]>;
Chris Lattnerd1b651d2006-10-07 05:47:20 +0000253class PD_Intrm<bits<8> o, string OpcodeStr, Intrinsic IntId>
254 : PDI<o, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f64mem:$src2),
255 !strconcat(OpcodeStr, " {$src2, $dst|$dst, $src2}"),
Chris Lattner15258d52006-10-07 06:17:43 +0000256 [(set VR128:$dst, (IntId VR128:$src1, (load addr:$src2)))]>;
Evan Cheng97ac5fa2006-04-03 23:49:17 +0000257
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000258// Some 'special' instructions
259def IMPLICIT_DEF_FR32 : I<0, Pseudo, (ops FR32:$dst),
260 "#IMPLICIT_DEF $dst",
261 [(set FR32:$dst, (undef))]>, Requires<[HasSSE2]>;
262def IMPLICIT_DEF_FR64 : I<0, Pseudo, (ops FR64:$dst),
263 "#IMPLICIT_DEF $dst",
264 [(set FR64:$dst, (undef))]>, Requires<[HasSSE2]>;
265
266// CMOV* - Used to implement the SSE SELECT DAG operation. Expanded by the
267// scheduler into a branch sequence.
268let usesCustomDAGSchedInserter = 1 in { // Expanded by the scheduler.
269 def CMOV_FR32 : I<0, Pseudo,
270 (ops FR32:$dst, FR32:$t, FR32:$f, i8imm:$cond),
271 "#CMOV_FR32 PSEUDO!",
272 [(set FR32:$dst, (X86cmov FR32:$t, FR32:$f, imm:$cond))]>;
273 def CMOV_FR64 : I<0, Pseudo,
274 (ops FR64:$dst, FR64:$t, FR64:$f, i8imm:$cond),
275 "#CMOV_FR64 PSEUDO!",
276 [(set FR64:$dst, (X86cmov FR64:$t, FR64:$f, imm:$cond))]>;
Evan Chengf7c378e2006-04-10 07:23:14 +0000277 def CMOV_V4F32 : I<0, Pseudo,
278 (ops VR128:$dst, VR128:$t, VR128:$f, i8imm:$cond),
279 "#CMOV_V4F32 PSEUDO!",
280 [(set VR128:$dst,
281 (v4f32 (X86cmov VR128:$t, VR128:$f, imm:$cond)))]>;
282 def CMOV_V2F64 : I<0, Pseudo,
283 (ops VR128:$dst, VR128:$t, VR128:$f, i8imm:$cond),
284 "#CMOV_V2F64 PSEUDO!",
285 [(set VR128:$dst,
286 (v2f64 (X86cmov VR128:$t, VR128:$f, imm:$cond)))]>;
287 def CMOV_V2I64 : I<0, Pseudo,
288 (ops VR128:$dst, VR128:$t, VR128:$f, i8imm:$cond),
289 "#CMOV_V2I64 PSEUDO!",
290 [(set VR128:$dst,
291 (v2i64 (X86cmov VR128:$t, VR128:$f, imm:$cond)))]>;
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000292}
293
294// Move Instructions
Evan Cheng470a6ad2006-02-22 02:26:30 +0000295def MOVSSrr : SSI<0x10, MRMSrcReg, (ops FR32:$dst, FR32:$src),
296 "movss {$src, $dst|$dst, $src}", []>;
297def MOVSSrm : SSI<0x10, MRMSrcMem, (ops FR32:$dst, f32mem:$src),
298 "movss {$src, $dst|$dst, $src}",
299 [(set FR32:$dst, (loadf32 addr:$src))]>;
300def MOVSDrr : SDI<0x10, MRMSrcReg, (ops FR64:$dst, FR64:$src),
301 "movsd {$src, $dst|$dst, $src}", []>;
302def MOVSDrm : SDI<0x10, MRMSrcMem, (ops FR64:$dst, f64mem:$src),
303 "movsd {$src, $dst|$dst, $src}",
304 [(set FR64:$dst, (loadf64 addr:$src))]>;
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000305
Evan Cheng470a6ad2006-02-22 02:26:30 +0000306def MOVSSmr : SSI<0x11, MRMDestMem, (ops f32mem:$dst, FR32:$src),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000307 "movss {$src, $dst|$dst, $src}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000308 [(store FR32:$src, addr:$dst)]>;
309def MOVSDmr : SDI<0x11, MRMDestMem, (ops f64mem:$dst, FR64:$src),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000310 "movsd {$src, $dst|$dst, $src}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000311 [(store FR64:$src, addr:$dst)]>;
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000312
Chris Lattner941cc4562006-10-07 20:55:57 +0000313/// scalar_sse12_fp_binop_rm - Scalar SSE binops come in four basic forms:
314/// 1. f32 vs f64 - These come in SSE1/SSE2 forms for float/doubles.
315/// 2. rr vs rm - They include a reg+reg form and a ref+mem form.
316///
317/// In addition, scalar SSE ops have an intrinsic form. This form is unlike the
318/// normal form, in that they take an entire vector (instead of a scalar) and
319/// leave the top elements undefined. This adds another two variants of the
320/// above permutations, giving us 8 forms for 'instruction'.
321///
Chris Lattner6f987732006-10-07 21:17:13 +0000322let isTwoAddress = 1 in {
Chris Lattnerd2c99d52006-10-07 20:35:44 +0000323multiclass scalar_sse12_fp_binop_rm<bits<8> opc, string OpcodeStr,
Chris Lattner941cc4562006-10-07 20:55:57 +0000324 SDNode OpNode, Intrinsic F32Int,
325 Intrinsic F64Int, bit Commutable = 0> {
326 // Scalar operation, reg+reg.
Chris Lattnerd2c99d52006-10-07 20:35:44 +0000327 def SSrr : SSI<opc, MRMSrcReg, (ops FR32:$dst, FR32:$src1, FR32:$src2),
328 !strconcat(OpcodeStr, "ss {$src2, $dst|$dst, $src2"),
329 [(set FR32:$dst, (OpNode FR32:$src1, FR32:$src2))]> {
330 let isCommutable = Commutable;
331 }
332 def SDrr : SDI<opc, MRMSrcReg, (ops FR64:$dst, FR64:$src1, FR64:$src2),
333 !strconcat(OpcodeStr, "sd {$src2, $dst|$dst, $src2"),
334 [(set FR64:$dst, (OpNode FR64:$src1, FR64:$src2))]> {
335 let isCommutable = Commutable;
336 }
Chris Lattner941cc4562006-10-07 20:55:57 +0000337 // Scalar operation, reg+mem.
Chris Lattnerd2c99d52006-10-07 20:35:44 +0000338 def SSrm : SSI<opc, MRMSrcMem, (ops FR32:$dst, FR32:$src1, f32mem:$src2),
339 !strconcat(OpcodeStr, "ss {$src2, $dst|$dst, $src2"),
Chris Lattner3a7cd952006-10-07 21:55:32 +0000340 [(set FR32:$dst, (OpNode FR32:$src1, (load addr:$src2)))]>;
Chris Lattnerd2c99d52006-10-07 20:35:44 +0000341 def SDrm : SDI<opc, MRMSrcMem, (ops FR64:$dst, FR64:$src1, f64mem:$src2),
342 !strconcat(OpcodeStr, "sd {$src2, $dst|$dst, $src2"),
Chris Lattner3a7cd952006-10-07 21:55:32 +0000343 [(set FR64:$dst, (OpNode FR64:$src1, (load addr:$src2)))]>;
Chris Lattner941cc4562006-10-07 20:55:57 +0000344
345 // Vector intrinsic operation, reg+reg.
346 def SSrr_Int : SSI<opc, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
347 !strconcat(OpcodeStr, "ss {$src2, $dst|$dst, $src2"),
348 [(set VR128:$dst, (F32Int VR128:$src1, VR128:$src2))]> {
349 let isCommutable = Commutable;
350 }
351 def SDrr_Int : SDI<opc, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
352 !strconcat(OpcodeStr, "sd {$src2, $dst|$dst, $src2"),
353 [(set VR128:$dst, (F64Int VR128:$src1, VR128:$src2))]> {
354 let isCommutable = Commutable;
355 }
356 // Vector intrinsic operation, reg+mem.
Chris Lattner3a7cd952006-10-07 21:55:32 +0000357 def SSrm_Int : SSI<opc, MRMSrcMem, (ops VR128:$dst, VR128:$src1, ssmem:$src2),
Chris Lattner941cc4562006-10-07 20:55:57 +0000358 !strconcat(OpcodeStr, "ss {$src2, $dst|$dst, $src2"),
359 [(set VR128:$dst, (F32Int VR128:$src1,
Chris Lattner3a7cd952006-10-07 21:55:32 +0000360 sse_load_f32:$src2))]>;
361 def SDrm_Int : SDI<opc, MRMSrcMem, (ops VR128:$dst, VR128:$src1, sdmem:$src2),
Chris Lattner941cc4562006-10-07 20:55:57 +0000362 !strconcat(OpcodeStr, "sd {$src2, $dst|$dst, $src2"),
363 [(set VR128:$dst, (F64Int VR128:$src1,
Chris Lattner3a7cd952006-10-07 21:55:32 +0000364 sse_load_f64:$src2))]>;
Chris Lattnerd2c99d52006-10-07 20:35:44 +0000365}
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000366}
367
Chris Lattnerd2c99d52006-10-07 20:35:44 +0000368// Arithmetic instructions
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000369
Chris Lattner941cc4562006-10-07 20:55:57 +0000370defm ADD : scalar_sse12_fp_binop_rm<0x58, "add", fadd,
371 int_x86_sse_add_ss, int_x86_sse2_add_sd, 1>;
372defm MUL : scalar_sse12_fp_binop_rm<0x59, "mul", fmul,
373 int_x86_sse_mul_ss, int_x86_sse2_mul_sd, 1>;
374defm SUB : scalar_sse12_fp_binop_rm<0x5C, "sub", fsub,
375 int_x86_sse_sub_ss, int_x86_sse2_sub_sd>;
376defm DIV : scalar_sse12_fp_binop_rm<0x5E, "div", fdiv,
377 int_x86_sse_div_ss, int_x86_sse2_div_sd>;
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000378
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000379
Evan Cheng8703be42006-04-04 19:12:30 +0000380def SQRTSSr : SSI<0x51, MRMSrcReg, (ops FR32:$dst, FR32:$src),
381 "sqrtss {$src, $dst|$dst, $src}",
382 [(set FR32:$dst, (fsqrt FR32:$src))]>;
383def SQRTSSm : SSI<0x51, MRMSrcMem, (ops FR32:$dst, f32mem:$src),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000384 "sqrtss {$src, $dst|$dst, $src}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000385 [(set FR32:$dst, (fsqrt (loadf32 addr:$src)))]>;
Evan Cheng8703be42006-04-04 19:12:30 +0000386def SQRTSDr : SDI<0x51, MRMSrcReg, (ops FR64:$dst, FR64:$src),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000387 "sqrtsd {$src, $dst|$dst, $src}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000388 [(set FR64:$dst, (fsqrt FR64:$src))]>;
Evan Cheng8703be42006-04-04 19:12:30 +0000389def SQRTSDm : SDI<0x51, MRMSrcMem, (ops FR64:$dst, f64mem:$src),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000390 "sqrtsd {$src, $dst|$dst, $src}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000391 [(set FR64:$dst, (fsqrt (loadf64 addr:$src)))]>;
392
Chris Lattner941cc4562006-10-07 20:55:57 +0000393class SS_Intrr<bits<8> o, string OpcodeStr, Intrinsic IntId>
394 : SSI<o, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
395 !strconcat(OpcodeStr, " {$src2, $dst|$dst, $src2}"),
396 [(set VR128:$dst, (v4f32 (IntId VR128:$src1, VR128:$src2)))]>;
397class SS_Intrm<bits<8> o, string OpcodeStr, Intrinsic IntId>
Chris Lattner3a7cd952006-10-07 21:55:32 +0000398 : SSI<o, MRMSrcMem, (ops VR128:$dst, VR128:$src1, ssmem:$src2),
Chris Lattner941cc4562006-10-07 20:55:57 +0000399 !strconcat(OpcodeStr, " {$src2, $dst|$dst, $src2}"),
Chris Lattner3a7cd952006-10-07 21:55:32 +0000400 [(set VR128:$dst, (v4f32 (IntId VR128:$src1, sse_load_f32:$src2)))]>;
Chris Lattner941cc4562006-10-07 20:55:57 +0000401class SD_Intrr<bits<8> o, string OpcodeStr, Intrinsic IntId>
402 : SDI<o, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
403 !strconcat(OpcodeStr, " {$src2, $dst|$dst, $src2}"),
404 [(set VR128:$dst, (v2f64 (IntId VR128:$src1, VR128:$src2)))]>;
405class SD_Intrm<bits<8> o, string OpcodeStr, Intrinsic IntId>
Chris Lattner3a7cd952006-10-07 21:55:32 +0000406 : SDI<o, MRMSrcMem, (ops VR128:$dst, VR128:$src1, sdmem:$src2),
Chris Lattner941cc4562006-10-07 20:55:57 +0000407 !strconcat(OpcodeStr, " {$src2, $dst|$dst, $src2}"),
Chris Lattner3a7cd952006-10-07 21:55:32 +0000408 [(set VR128:$dst, (v2f64 (IntId VR128:$src1, sse_load_f64:$src2)))]>;
Chris Lattner941cc4562006-10-07 20:55:57 +0000409
410
Evan Chengc46349d2006-03-28 23:51:43 +0000411// Aliases to match intrinsics which expect XMM operand(s).
Evan Chengc46349d2006-03-28 23:51:43 +0000412
Chris Lattner941cc4562006-10-07 20:55:57 +0000413defm SQRTSS_Int : SS_IntUnary<0x51, "sqrtss" , int_x86_sse_sqrt_ss>;
414defm SQRTSD_Int : SD_IntUnary<0x51, "sqrtsd" , int_x86_sse2_sqrt_sd>;
415defm RSQRTSS_Int : SS_IntUnary<0x52, "rsqrtss", int_x86_sse_rsqrt_ss>;
416defm RCPSS_Int : SS_IntUnary<0x53, "rcpss" , int_x86_sse_rcp_ss>;
Chris Lattner3b837852006-10-07 05:13:26 +0000417
Evan Chengc46349d2006-03-28 23:51:43 +0000418let isTwoAddress = 1 in {
Evan Chengb5e406a2006-05-30 23:47:30 +0000419let isCommutable = 1 in {
Chris Lattnera0ea63d2006-10-07 05:26:13 +0000420def Int_MAXSSrr : SS_Intrr<0x5F, "maxss", int_x86_sse_max_ss>;
421def Int_MAXSDrr : SD_Intrr<0x5F, "maxsd", int_x86_sse2_max_sd>;
422def Int_MINSSrr : SS_Intrr<0x5D, "minss", int_x86_sse_min_ss>;
423def Int_MINSDrr : SD_Intrr<0x5D, "minsd", int_x86_sse2_min_sd>;
Evan Chengb5e406a2006-05-30 23:47:30 +0000424}
Chris Lattnera0ea63d2006-10-07 05:26:13 +0000425def Int_MAXSSrm : SS_Intrm<0x5F, "maxss", int_x86_sse_max_ss>;
426def Int_MAXSDrm : SD_Intrm<0x5F, "maxsd", int_x86_sse2_max_sd>;
427def Int_MINSSrm : SS_Intrm<0x5D, "minss", int_x86_sse_min_ss>;
428def Int_MINSDrm : SD_Intrm<0x5D, "minsd", int_x86_sse2_min_sd>;
Evan Chengc46349d2006-03-28 23:51:43 +0000429}
430
431// Conversion instructions
Evan Cheng069287d2006-05-16 07:21:53 +0000432def CVTTSS2SIrr: SSI<0x2C, MRMSrcReg, (ops GR32:$dst, FR32:$src),
Evan Cheng8703be42006-04-04 19:12:30 +0000433 "cvttss2si {$src, $dst|$dst, $src}",
Evan Cheng069287d2006-05-16 07:21:53 +0000434 [(set GR32:$dst, (fp_to_sint FR32:$src))]>;
435def CVTTSS2SIrm: SSI<0x2C, MRMSrcMem, (ops GR32:$dst, f32mem:$src),
Evan Cheng8703be42006-04-04 19:12:30 +0000436 "cvttss2si {$src, $dst|$dst, $src}",
Evan Cheng069287d2006-05-16 07:21:53 +0000437 [(set GR32:$dst, (fp_to_sint (loadf32 addr:$src)))]>;
438def CVTTSD2SIrr: SDI<0x2C, MRMSrcReg, (ops GR32:$dst, FR64:$src),
Evan Cheng8703be42006-04-04 19:12:30 +0000439 "cvttsd2si {$src, $dst|$dst, $src}",
Evan Cheng069287d2006-05-16 07:21:53 +0000440 [(set GR32:$dst, (fp_to_sint FR64:$src))]>;
441def CVTTSD2SIrm: SDI<0x2C, MRMSrcMem, (ops GR32:$dst, f64mem:$src),
Evan Cheng8703be42006-04-04 19:12:30 +0000442 "cvttsd2si {$src, $dst|$dst, $src}",
Evan Cheng069287d2006-05-16 07:21:53 +0000443 [(set GR32:$dst, (fp_to_sint (loadf64 addr:$src)))]>;
Evan Chengc46349d2006-03-28 23:51:43 +0000444def CVTSD2SSrr: SDI<0x5A, MRMSrcReg, (ops FR32:$dst, FR64:$src),
Evan Cheng8703be42006-04-04 19:12:30 +0000445 "cvtsd2ss {$src, $dst|$dst, $src}",
446 [(set FR32:$dst, (fround FR64:$src))]>;
Evan Chengc46349d2006-03-28 23:51:43 +0000447def CVTSD2SSrm: SDI<0x5A, MRMSrcMem, (ops FR32:$dst, f64mem:$src),
Evan Cheng8703be42006-04-04 19:12:30 +0000448 "cvtsd2ss {$src, $dst|$dst, $src}",
449 [(set FR32:$dst, (fround (loadf64 addr:$src)))]>;
Evan Cheng069287d2006-05-16 07:21:53 +0000450def CVTSI2SSrr: SSI<0x2A, MRMSrcReg, (ops FR32:$dst, GR32:$src),
Evan Chengc46349d2006-03-28 23:51:43 +0000451 "cvtsi2ss {$src, $dst|$dst, $src}",
Evan Cheng069287d2006-05-16 07:21:53 +0000452 [(set FR32:$dst, (sint_to_fp GR32:$src))]>;
Evan Chengc46349d2006-03-28 23:51:43 +0000453def CVTSI2SSrm: SSI<0x2A, MRMSrcMem, (ops FR32:$dst, i32mem:$src),
Evan Cheng8703be42006-04-04 19:12:30 +0000454 "cvtsi2ss {$src, $dst|$dst, $src}",
455 [(set FR32:$dst, (sint_to_fp (loadi32 addr:$src)))]>;
Evan Cheng069287d2006-05-16 07:21:53 +0000456def CVTSI2SDrr: SDI<0x2A, MRMSrcReg, (ops FR64:$dst, GR32:$src),
Evan Cheng8703be42006-04-04 19:12:30 +0000457 "cvtsi2sd {$src, $dst|$dst, $src}",
Evan Cheng069287d2006-05-16 07:21:53 +0000458 [(set FR64:$dst, (sint_to_fp GR32:$src))]>;
Evan Chengc46349d2006-03-28 23:51:43 +0000459def CVTSI2SDrm: SDI<0x2A, MRMSrcMem, (ops FR64:$dst, i32mem:$src),
Evan Cheng8703be42006-04-04 19:12:30 +0000460 "cvtsi2sd {$src, $dst|$dst, $src}",
461 [(set FR64:$dst, (sint_to_fp (loadi32 addr:$src)))]>;
Evan Chengd2a6d542006-04-12 23:42:44 +0000462
Evan Chengc46349d2006-03-28 23:51:43 +0000463// SSE2 instructions with XS prefix
464def CVTSS2SDrr: I<0x5A, MRMSrcReg, (ops FR64:$dst, FR32:$src),
Evan Cheng8703be42006-04-04 19:12:30 +0000465 "cvtss2sd {$src, $dst|$dst, $src}",
466 [(set FR64:$dst, (fextend FR32:$src))]>, XS,
Evan Chengc46349d2006-03-28 23:51:43 +0000467 Requires<[HasSSE2]>;
468def CVTSS2SDrm: I<0x5A, MRMSrcMem, (ops FR64:$dst, f32mem:$src),
Evan Cheng8703be42006-04-04 19:12:30 +0000469 "cvtss2sd {$src, $dst|$dst, $src}",
Evan Cheng466685d2006-10-09 20:57:25 +0000470 [(set FR64:$dst, (extloadf32 addr:$src))]>, XS,
Evan Chengc46349d2006-03-28 23:51:43 +0000471 Requires<[HasSSE2]>;
472
Evan Chengd2a6d542006-04-12 23:42:44 +0000473// Match intrinsics which expect XMM operand(s).
Evan Cheng190717d2006-05-31 19:00:07 +0000474def Int_CVTSS2SIrr: SSI<0x2D, MRMSrcReg, (ops GR32:$dst, VR128:$src),
475 "cvtss2si {$src, $dst|$dst, $src}",
476 [(set GR32:$dst, (int_x86_sse_cvtss2si VR128:$src))]>;
477def Int_CVTSS2SIrm: SSI<0x2D, MRMSrcMem, (ops GR32:$dst, f32mem:$src),
478 "cvtss2si {$src, $dst|$dst, $src}",
479 [(set GR32:$dst, (int_x86_sse_cvtss2si
Chris Lattner15258d52006-10-07 06:17:43 +0000480 (load addr:$src)))]>;
Evan Cheng190717d2006-05-31 19:00:07 +0000481def Int_CVTSD2SIrr: SDI<0x2D, MRMSrcReg, (ops GR32:$dst, VR128:$src),
482 "cvtsd2si {$src, $dst|$dst, $src}",
483 [(set GR32:$dst, (int_x86_sse2_cvtsd2si VR128:$src))]>;
484def Int_CVTSD2SIrm: SDI<0x2D, MRMSrcMem, (ops GR32:$dst, f128mem:$src),
485 "cvtsd2si {$src, $dst|$dst, $src}",
486 [(set GR32:$dst, (int_x86_sse2_cvtsd2si
Chris Lattner15258d52006-10-07 06:17:43 +0000487 (load addr:$src)))]>;
Evan Chengd2a6d542006-04-12 23:42:44 +0000488
489// Aliases for intrinsics
Evan Cheng069287d2006-05-16 07:21:53 +0000490def Int_CVTTSS2SIrr: SSI<0x2C, MRMSrcReg, (ops GR32:$dst, VR128:$src),
Evan Chengd2a6d542006-04-12 23:42:44 +0000491 "cvttss2si {$src, $dst|$dst, $src}",
Evan Cheng069287d2006-05-16 07:21:53 +0000492 [(set GR32:$dst, (int_x86_sse_cvttss2si VR128:$src))]>;
493def Int_CVTTSS2SIrm: SSI<0x2C, MRMSrcMem, (ops GR32:$dst, f32mem:$src),
Evan Chengd2a6d542006-04-12 23:42:44 +0000494 "cvttss2si {$src, $dst|$dst, $src}",
Chris Lattner15258d52006-10-07 06:17:43 +0000495 [(set GR32:$dst, (int_x86_sse_cvttss2si(load addr:$src)))]>;
Evan Cheng069287d2006-05-16 07:21:53 +0000496def Int_CVTTSD2SIrr: SDI<0x2C, MRMSrcReg, (ops GR32:$dst, VR128:$src),
Evan Chengd03db7a2006-04-12 05:20:24 +0000497 "cvttsd2si {$src, $dst|$dst, $src}",
Evan Cheng069287d2006-05-16 07:21:53 +0000498 [(set GR32:$dst, (int_x86_sse2_cvttsd2si VR128:$src))]>;
499def Int_CVTTSD2SIrm: SDI<0x2C, MRMSrcMem, (ops GR32:$dst, f128mem:$src),
Evan Chengd03db7a2006-04-12 05:20:24 +0000500 "cvttsd2si {$src, $dst|$dst, $src}",
Evan Cheng069287d2006-05-16 07:21:53 +0000501 [(set GR32:$dst, (int_x86_sse2_cvttsd2si
Chris Lattner15258d52006-10-07 06:17:43 +0000502 (load addr:$src)))]>;
Evan Chengd03db7a2006-04-12 05:20:24 +0000503
Evan Chengd2a6d542006-04-12 23:42:44 +0000504let isTwoAddress = 1 in {
505def Int_CVTSI2SSrr: SSI<0x2A, MRMSrcReg,
Evan Cheng069287d2006-05-16 07:21:53 +0000506 (ops VR128:$dst, VR128:$src1, GR32:$src2),
Evan Chengd2a6d542006-04-12 23:42:44 +0000507 "cvtsi2ss {$src2, $dst|$dst, $src2}",
508 [(set VR128:$dst, (int_x86_sse_cvtsi2ss VR128:$src1,
Evan Cheng069287d2006-05-16 07:21:53 +0000509 GR32:$src2))]>;
Evan Chengd2a6d542006-04-12 23:42:44 +0000510def Int_CVTSI2SSrm: SSI<0x2A, MRMSrcMem,
511 (ops VR128:$dst, VR128:$src1, i32mem:$src2),
512 "cvtsi2ss {$src2, $dst|$dst, $src2}",
513 [(set VR128:$dst, (int_x86_sse_cvtsi2ss VR128:$src1,
514 (loadi32 addr:$src2)))]>;
515}
Evan Chengd03db7a2006-04-12 05:20:24 +0000516
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000517// Comparison instructions
518let isTwoAddress = 1 in {
Evan Cheng470a6ad2006-02-22 02:26:30 +0000519def CMPSSrr : SSI<0xC2, MRMSrcReg,
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000520 (ops FR32:$dst, FR32:$src1, FR32:$src, SSECC:$cc),
Evan Cheng0876aa52006-03-30 06:21:22 +0000521 "cmp${cc}ss {$src, $dst|$dst, $src}",
522 []>;
Evan Cheng470a6ad2006-02-22 02:26:30 +0000523def CMPSSrm : SSI<0xC2, MRMSrcMem,
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000524 (ops FR32:$dst, FR32:$src1, f32mem:$src, SSECC:$cc),
Evan Cheng470a6ad2006-02-22 02:26:30 +0000525 "cmp${cc}ss {$src, $dst|$dst, $src}", []>;
526def CMPSDrr : SDI<0xC2, MRMSrcReg,
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000527 (ops FR64:$dst, FR64:$src1, FR64:$src, SSECC:$cc),
Evan Cheng470a6ad2006-02-22 02:26:30 +0000528 "cmp${cc}sd {$src, $dst|$dst, $src}", []>;
529def CMPSDrm : SDI<0xC2, MRMSrcMem,
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000530 (ops FR64:$dst, FR64:$src1, f64mem:$src, SSECC:$cc),
Evan Cheng470a6ad2006-02-22 02:26:30 +0000531 "cmp${cc}sd {$src, $dst|$dst, $src}", []>;
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000532}
533
Evan Cheng470a6ad2006-02-22 02:26:30 +0000534def UCOMISSrr: PSI<0x2E, MRMSrcReg, (ops FR32:$src1, FR32:$src2),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000535 "ucomiss {$src2, $src1|$src1, $src2}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000536 [(X86cmp FR32:$src1, FR32:$src2)]>;
537def UCOMISSrm: PSI<0x2E, MRMSrcMem, (ops FR32:$src1, f32mem:$src2),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000538 "ucomiss {$src2, $src1|$src1, $src2}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000539 [(X86cmp FR32:$src1, (loadf32 addr:$src2))]>;
540def UCOMISDrr: PDI<0x2E, MRMSrcReg, (ops FR64:$src1, FR64:$src2),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000541 "ucomisd {$src2, $src1|$src1, $src2}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000542 [(X86cmp FR64:$src1, FR64:$src2)]>;
543def UCOMISDrm: PDI<0x2E, MRMSrcMem, (ops FR64:$src1, f64mem:$src2),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000544 "ucomisd {$src2, $src1|$src1, $src2}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000545 [(X86cmp FR64:$src1, (loadf64 addr:$src2))]>;
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000546
Evan Cheng0876aa52006-03-30 06:21:22 +0000547// Aliases to match intrinsics which expect XMM operand(s).
548let isTwoAddress = 1 in {
549def Int_CMPSSrr : SSI<0xC2, MRMSrcReg,
550 (ops VR128:$dst, VR128:$src1, VR128:$src, SSECC:$cc),
551 "cmp${cc}ss {$src, $dst|$dst, $src}",
552 [(set VR128:$dst, (int_x86_sse_cmp_ss VR128:$src1,
553 VR128:$src, imm:$cc))]>;
554def Int_CMPSSrm : SSI<0xC2, MRMSrcMem,
555 (ops VR128:$dst, VR128:$src1, f32mem:$src, SSECC:$cc),
556 "cmp${cc}ss {$src, $dst|$dst, $src}",
557 [(set VR128:$dst, (int_x86_sse_cmp_ss VR128:$src1,
558 (load addr:$src), imm:$cc))]>;
559def Int_CMPSDrr : SDI<0xC2, MRMSrcReg,
560 (ops VR128:$dst, VR128:$src1, VR128:$src, SSECC:$cc),
561 "cmp${cc}sd {$src, $dst|$dst, $src}", []>;
562def Int_CMPSDrm : SDI<0xC2, MRMSrcMem,
563 (ops VR128:$dst, VR128:$src1, f64mem:$src, SSECC:$cc),
564 "cmp${cc}sd {$src, $dst|$dst, $src}", []>;
565}
566
Evan Cheng6be2c582006-04-05 23:38:46 +0000567def Int_UCOMISSrr: PSI<0x2E, MRMSrcReg, (ops VR128:$src1, VR128:$src2),
568 "ucomiss {$src2, $src1|$src1, $src2}",
569 [(X86ucomi (v4f32 VR128:$src1), VR128:$src2)]>;
570def Int_UCOMISSrm: PSI<0x2E, MRMSrcMem, (ops VR128:$src1, f128mem:$src2),
571 "ucomiss {$src2, $src1|$src1, $src2}",
Chris Lattner15258d52006-10-07 06:17:43 +0000572 [(X86ucomi (v4f32 VR128:$src1), (load addr:$src2))]>;
Evan Cheng6be2c582006-04-05 23:38:46 +0000573def Int_UCOMISDrr: PDI<0x2E, MRMSrcReg, (ops VR128:$src1, VR128:$src2),
574 "ucomisd {$src2, $src1|$src1, $src2}",
575 [(X86ucomi (v2f64 VR128:$src1), (v2f64 VR128:$src2))]>;
576def Int_UCOMISDrm: PDI<0x2E, MRMSrcMem, (ops VR128:$src1, f128mem:$src2),
577 "ucomisd {$src2, $src1|$src1, $src2}",
Chris Lattner15258d52006-10-07 06:17:43 +0000578 [(X86ucomi (v2f64 VR128:$src1), (load addr:$src2))]>;
Evan Cheng6be2c582006-04-05 23:38:46 +0000579
580def Int_COMISSrr: PSI<0x2F, MRMSrcReg, (ops VR128:$src1, VR128:$src2),
581 "comiss {$src2, $src1|$src1, $src2}",
582 [(X86comi (v4f32 VR128:$src1), VR128:$src2)]>;
583def Int_COMISSrm: PSI<0x2F, MRMSrcMem, (ops VR128:$src1, f128mem:$src2),
584 "comiss {$src2, $src1|$src1, $src2}",
Chris Lattner15258d52006-10-07 06:17:43 +0000585 [(X86comi (v4f32 VR128:$src1), (load addr:$src2))]>;
Evan Cheng6be2c582006-04-05 23:38:46 +0000586def Int_COMISDrr: PDI<0x2F, MRMSrcReg, (ops VR128:$src1, VR128:$src2),
587 "comisd {$src2, $src1|$src1, $src2}",
588 [(X86comi (v2f64 VR128:$src1), (v2f64 VR128:$src2))]>;
589def Int_COMISDrm: PDI<0x2F, MRMSrcMem, (ops VR128:$src1, f128mem:$src2),
590 "comisd {$src2, $src1|$src1, $src2}",
Chris Lattner15258d52006-10-07 06:17:43 +0000591 [(X86comi (v2f64 VR128:$src1), (load addr:$src2))]>;
Evan Cheng0876aa52006-03-30 06:21:22 +0000592
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000593// Aliases of packed instructions for scalar use. These all have names that
594// start with 'Fs'.
595
596// Alias instructions that map fld0 to pxor for sse.
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000597def FsFLD0SS : I<0xEF, MRMInitReg, (ops FR32:$dst),
598 "pxor $dst, $dst", [(set FR32:$dst, fp32imm0)]>,
599 Requires<[HasSSE1]>, TB, OpSize;
600def FsFLD0SD : I<0xEF, MRMInitReg, (ops FR64:$dst),
601 "pxor $dst, $dst", [(set FR64:$dst, fp64imm0)]>,
602 Requires<[HasSSE2]>, TB, OpSize;
603
604// Alias instructions to do FR32 / FR64 reg-to-reg copy using movaps / movapd.
605// Upper bits are disregarded.
Evan Cheng470a6ad2006-02-22 02:26:30 +0000606def FsMOVAPSrr : PSI<0x28, MRMSrcReg, (ops FR32:$dst, FR32:$src),
607 "movaps {$src, $dst|$dst, $src}", []>;
608def FsMOVAPDrr : PDI<0x28, MRMSrcReg, (ops FR64:$dst, FR64:$src),
609 "movapd {$src, $dst|$dst, $src}", []>;
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000610
611// Alias instructions to load FR32 / FR64 from f128mem using movaps / movapd.
612// Upper bits are disregarded.
Evan Cheng470a6ad2006-02-22 02:26:30 +0000613def FsMOVAPSrm : PSI<0x28, MRMSrcMem, (ops FR32:$dst, f128mem:$src),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000614 "movaps {$src, $dst|$dst, $src}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000615 [(set FR32:$dst, (X86loadpf32 addr:$src))]>;
616def FsMOVAPDrm : PDI<0x28, MRMSrcMem, (ops FR64:$dst, f128mem:$src),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000617 "movapd {$src, $dst|$dst, $src}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000618 [(set FR64:$dst, (X86loadpf64 addr:$src))]>;
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000619
620// Alias bitwise logical operations using SSE logical ops on packed FP values.
621let isTwoAddress = 1 in {
622let isCommutable = 1 in {
Evan Cheng470a6ad2006-02-22 02:26:30 +0000623def FsANDPSrr : PSI<0x54, MRMSrcReg, (ops FR32:$dst, FR32:$src1, FR32:$src2),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000624 "andps {$src2, $dst|$dst, $src2}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000625 [(set FR32:$dst, (X86fand FR32:$src1, FR32:$src2))]>;
626def FsANDPDrr : PDI<0x54, MRMSrcReg, (ops FR64:$dst, FR64:$src1, FR64:$src2),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000627 "andpd {$src2, $dst|$dst, $src2}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000628 [(set FR64:$dst, (X86fand FR64:$src1, FR64:$src2))]>;
629def FsORPSrr : PSI<0x56, MRMSrcReg, (ops FR32:$dst, FR32:$src1, FR32:$src2),
630 "orps {$src2, $dst|$dst, $src2}", []>;
631def FsORPDrr : PDI<0x56, MRMSrcReg, (ops FR64:$dst, FR64:$src1, FR64:$src2),
632 "orpd {$src2, $dst|$dst, $src2}", []>;
633def FsXORPSrr : PSI<0x57, MRMSrcReg, (ops FR32:$dst, FR32:$src1, FR32:$src2),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000634 "xorps {$src2, $dst|$dst, $src2}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000635 [(set FR32:$dst, (X86fxor FR32:$src1, FR32:$src2))]>;
636def FsXORPDrr : PDI<0x57, MRMSrcReg, (ops FR64:$dst, FR64:$src1, FR64:$src2),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000637 "xorpd {$src2, $dst|$dst, $src2}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000638 [(set FR64:$dst, (X86fxor FR64:$src1, FR64:$src2))]>;
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000639}
Evan Cheng470a6ad2006-02-22 02:26:30 +0000640def FsANDPSrm : PSI<0x54, MRMSrcMem, (ops FR32:$dst, FR32:$src1, f128mem:$src2),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000641 "andps {$src2, $dst|$dst, $src2}",
642 [(set FR32:$dst, (X86fand FR32:$src1,
Evan Cheng470a6ad2006-02-22 02:26:30 +0000643 (X86loadpf32 addr:$src2)))]>;
644def FsANDPDrm : PDI<0x54, MRMSrcMem, (ops FR64:$dst, FR64:$src1, f128mem:$src2),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000645 "andpd {$src2, $dst|$dst, $src2}",
646 [(set FR64:$dst, (X86fand FR64:$src1,
Evan Cheng470a6ad2006-02-22 02:26:30 +0000647 (X86loadpf64 addr:$src2)))]>;
648def FsORPSrm : PSI<0x56, MRMSrcMem, (ops FR32:$dst, FR32:$src1, f128mem:$src2),
649 "orps {$src2, $dst|$dst, $src2}", []>;
650def FsORPDrm : PDI<0x56, MRMSrcMem, (ops FR64:$dst, FR64:$src1, f128mem:$src2),
651 "orpd {$src2, $dst|$dst, $src2}", []>;
652def FsXORPSrm : PSI<0x57, MRMSrcMem, (ops FR32:$dst, FR32:$src1, f128mem:$src2),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000653 "xorps {$src2, $dst|$dst, $src2}",
654 [(set FR32:$dst, (X86fxor FR32:$src1,
Evan Cheng470a6ad2006-02-22 02:26:30 +0000655 (X86loadpf32 addr:$src2)))]>;
656def FsXORPDrm : PDI<0x57, MRMSrcMem, (ops FR64:$dst, FR64:$src1, f128mem:$src2),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000657 "xorpd {$src2, $dst|$dst, $src2}",
658 [(set FR64:$dst, (X86fxor FR64:$src1,
Evan Cheng470a6ad2006-02-22 02:26:30 +0000659 (X86loadpf64 addr:$src2)))]>;
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000660
Evan Cheng470a6ad2006-02-22 02:26:30 +0000661def FsANDNPSrr : PSI<0x55, MRMSrcReg, (ops FR32:$dst, FR32:$src1, FR32:$src2),
662 "andnps {$src2, $dst|$dst, $src2}", []>;
663def FsANDNPSrm : PSI<0x55, MRMSrcMem, (ops FR32:$dst, FR32:$src1, f128mem:$src2),
664 "andnps {$src2, $dst|$dst, $src2}", []>;
665def FsANDNPDrr : PDI<0x55, MRMSrcReg, (ops FR64:$dst, FR64:$src1, FR64:$src2),
666 "andnpd {$src2, $dst|$dst, $src2}", []>;
667def FsANDNPDrm : PDI<0x55, MRMSrcMem, (ops FR64:$dst, FR64:$src1, f128mem:$src2),
668 "andnpd {$src2, $dst|$dst, $src2}", []>;
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000669}
670
671//===----------------------------------------------------------------------===//
Evan Cheng9ab1ac52006-04-14 23:32:40 +0000672// SSE packed FP Instructions
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000673//===----------------------------------------------------------------------===//
674
Evan Chengc12e6c42006-03-19 09:38:54 +0000675// Some 'special' instructions
676def IMPLICIT_DEF_VR128 : I<0, Pseudo, (ops VR128:$dst),
677 "#IMPLICIT_DEF $dst",
678 [(set VR128:$dst, (v4f32 (undef)))]>,
679 Requires<[HasSSE1]>;
680
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000681// Move Instructions
Evan Cheng2246f842006-03-18 01:23:20 +0000682def MOVAPSrr : PSI<0x28, MRMSrcReg, (ops VR128:$dst, VR128:$src),
Evan Cheng470a6ad2006-02-22 02:26:30 +0000683 "movaps {$src, $dst|$dst, $src}", []>;
Evan Cheng2246f842006-03-18 01:23:20 +0000684def MOVAPSrm : PSI<0x28, MRMSrcMem, (ops VR128:$dst, f128mem:$src),
Evan Cheng470a6ad2006-02-22 02:26:30 +0000685 "movaps {$src, $dst|$dst, $src}",
Evan Cheng2246f842006-03-18 01:23:20 +0000686 [(set VR128:$dst, (loadv4f32 addr:$src))]>;
687def MOVAPDrr : PDI<0x28, MRMSrcReg, (ops VR128:$dst, VR128:$src),
Evan Cheng470a6ad2006-02-22 02:26:30 +0000688 "movapd {$src, $dst|$dst, $src}", []>;
Evan Cheng2246f842006-03-18 01:23:20 +0000689def MOVAPDrm : PDI<0x28, MRMSrcMem, (ops VR128:$dst, f128mem:$src),
Evan Cheng470a6ad2006-02-22 02:26:30 +0000690 "movapd {$src, $dst|$dst, $src}",
Evan Cheng2246f842006-03-18 01:23:20 +0000691 [(set VR128:$dst, (loadv2f64 addr:$src))]>;
Evan Chengffcb95b2006-02-21 19:13:53 +0000692
Evan Cheng2246f842006-03-18 01:23:20 +0000693def MOVAPSmr : PSI<0x29, MRMDestMem, (ops f128mem:$dst, VR128:$src),
Evan Cheng470a6ad2006-02-22 02:26:30 +0000694 "movaps {$src, $dst|$dst, $src}",
Evan Cheng2246f842006-03-18 01:23:20 +0000695 [(store (v4f32 VR128:$src), addr:$dst)]>;
696def MOVAPDmr : PDI<0x29, MRMDestMem, (ops f128mem:$dst, VR128:$src),
Evan Cheng470a6ad2006-02-22 02:26:30 +0000697 "movapd {$src, $dst|$dst, $src}",
Evan Cheng2246f842006-03-18 01:23:20 +0000698 [(store (v2f64 VR128:$src), addr:$dst)]>;
Evan Cheng470a6ad2006-02-22 02:26:30 +0000699
Evan Cheng2246f842006-03-18 01:23:20 +0000700def MOVUPSrr : PSI<0x10, MRMSrcReg, (ops VR128:$dst, VR128:$src),
Evan Cheng470a6ad2006-02-22 02:26:30 +0000701 "movups {$src, $dst|$dst, $src}", []>;
Evan Chengd8e82232006-04-16 07:02:22 +0000702def MOVUPSrm : PSI<0x10, MRMSrcMem, (ops VR128:$dst, f128mem:$src),
Evan Chengaa9fb8c2006-04-10 21:11:06 +0000703 "movups {$src, $dst|$dst, $src}",
704 [(set VR128:$dst, (int_x86_sse_loadu_ps addr:$src))]>;
Evan Chengd8e82232006-04-16 07:02:22 +0000705def MOVUPSmr : PSI<0x11, MRMDestMem, (ops f128mem:$dst, VR128:$src),
Evan Chengaa9fb8c2006-04-10 21:11:06 +0000706 "movups {$src, $dst|$dst, $src}",
707 [(int_x86_sse_storeu_ps addr:$dst, VR128:$src)]>;
Evan Cheng2246f842006-03-18 01:23:20 +0000708def MOVUPDrr : PDI<0x10, MRMSrcReg, (ops VR128:$dst, VR128:$src),
Evan Cheng470a6ad2006-02-22 02:26:30 +0000709 "movupd {$src, $dst|$dst, $src}", []>;
Evan Cheng2246f842006-03-18 01:23:20 +0000710def MOVUPDrm : PDI<0x10, MRMSrcMem, (ops VR128:$dst, f128mem:$src),
Evan Chengaa9fb8c2006-04-10 21:11:06 +0000711 "movupd {$src, $dst|$dst, $src}",
712 [(set VR128:$dst, (int_x86_sse2_loadu_pd addr:$src))]>;
Evan Cheng2246f842006-03-18 01:23:20 +0000713def MOVUPDmr : PDI<0x11, MRMDestMem, (ops f128mem:$dst, VR128:$src),
Evan Chengaa9fb8c2006-04-10 21:11:06 +0000714 "movupd {$src, $dst|$dst, $src}",
715 [(int_x86_sse2_storeu_pd addr:$dst, VR128:$src)]>;
Evan Cheng470a6ad2006-02-22 02:26:30 +0000716
Evan Cheng4fcb9222006-03-28 02:43:26 +0000717let isTwoAddress = 1 in {
Evan Chengfd111b52006-04-19 21:15:24 +0000718let AddedComplexity = 20 in {
Evan Cheng9bbfd4f2006-03-28 07:01:28 +0000719def MOVLPSrm : PSI<0x12, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f64mem:$src2),
Evan Cheng5ced1d82006-04-06 23:23:56 +0000720 "movlps {$src2, $dst|$dst, $src2}",
721 [(set VR128:$dst,
722 (v4f32 (vector_shuffle VR128:$src1,
723 (bc_v4f32 (v2f64 (scalar_to_vector (loadf64 addr:$src2)))),
Evan Chengf66a0942006-04-19 18:20:17 +0000724 MOVLP_shuffle_mask)))]>;
Evan Cheng9bbfd4f2006-03-28 07:01:28 +0000725def MOVLPDrm : PDI<0x12, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f64mem:$src2),
Evan Cheng5ced1d82006-04-06 23:23:56 +0000726 "movlpd {$src2, $dst|$dst, $src2}",
727 [(set VR128:$dst,
728 (v2f64 (vector_shuffle VR128:$src1,
729 (scalar_to_vector (loadf64 addr:$src2)),
730 MOVLP_shuffle_mask)))]>;
Evan Cheng4fcb9222006-03-28 02:43:26 +0000731def MOVHPSrm : PSI<0x16, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f64mem:$src2),
Evan Cheng5ced1d82006-04-06 23:23:56 +0000732 "movhps {$src2, $dst|$dst, $src2}",
733 [(set VR128:$dst,
734 (v4f32 (vector_shuffle VR128:$src1,
735 (bc_v4f32 (v2f64 (scalar_to_vector (loadf64 addr:$src2)))),
Evan Chengf66a0942006-04-19 18:20:17 +0000736 MOVHP_shuffle_mask)))]>;
Evan Cheng4fcb9222006-03-28 02:43:26 +0000737def MOVHPDrm : PDI<0x16, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f64mem:$src2),
738 "movhpd {$src2, $dst|$dst, $src2}",
739 [(set VR128:$dst,
740 (v2f64 (vector_shuffle VR128:$src1,
741 (scalar_to_vector (loadf64 addr:$src2)),
Evan Cheng5ced1d82006-04-06 23:23:56 +0000742 MOVHP_shuffle_mask)))]>;
Evan Cheng2dadaea2006-04-19 20:37:34 +0000743} // AddedComplexity
Evan Cheng4fcb9222006-03-28 02:43:26 +0000744}
745
Evan Cheng9bbfd4f2006-03-28 07:01:28 +0000746def MOVLPSmr : PSI<0x13, MRMDestMem, (ops f64mem:$dst, VR128:$src),
Evan Cheng664ade72006-04-07 21:20:58 +0000747 "movlps {$src, $dst|$dst, $src}",
748 [(store (f64 (vector_extract (bc_v2f64 (v4f32 VR128:$src)),
Evan Cheng015188f2006-06-15 08:14:54 +0000749 (iPTR 0))), addr:$dst)]>;
Evan Cheng9bbfd4f2006-03-28 07:01:28 +0000750def MOVLPDmr : PDI<0x13, MRMDestMem, (ops f64mem:$dst, VR128:$src),
Evan Cheng20e3ed12006-04-03 22:30:54 +0000751 "movlpd {$src, $dst|$dst, $src}",
752 [(store (f64 (vector_extract (v2f64 VR128:$src),
Evan Cheng015188f2006-06-15 08:14:54 +0000753 (iPTR 0))), addr:$dst)]>;
Evan Cheng9bbfd4f2006-03-28 07:01:28 +0000754
Evan Cheng664ade72006-04-07 21:20:58 +0000755// v2f64 extract element 1 is always custom lowered to unpack high to low
756// and extract element 0 so the non-store version isn't too horrible.
Evan Cheng2246f842006-03-18 01:23:20 +0000757def MOVHPSmr : PSI<0x17, MRMDestMem, (ops f64mem:$dst, VR128:$src),
Evan Cheng664ade72006-04-07 21:20:58 +0000758 "movhps {$src, $dst|$dst, $src}",
759 [(store (f64 (vector_extract
760 (v2f64 (vector_shuffle
761 (bc_v2f64 (v4f32 VR128:$src)), (undef),
Evan Cheng015188f2006-06-15 08:14:54 +0000762 UNPCKH_shuffle_mask)), (iPTR 0))),
Evan Cheng664ade72006-04-07 21:20:58 +0000763 addr:$dst)]>;
Evan Cheng2246f842006-03-18 01:23:20 +0000764def MOVHPDmr : PDI<0x17, MRMDestMem, (ops f64mem:$dst, VR128:$src),
Evan Cheng20e3ed12006-04-03 22:30:54 +0000765 "movhpd {$src, $dst|$dst, $src}",
766 [(store (f64 (vector_extract
767 (v2f64 (vector_shuffle VR128:$src, (undef),
Evan Cheng015188f2006-06-15 08:14:54 +0000768 UNPCKH_shuffle_mask)), (iPTR 0))),
Evan Cheng20e3ed12006-04-03 22:30:54 +0000769 addr:$dst)]>;
Evan Cheng470a6ad2006-02-22 02:26:30 +0000770
Evan Cheng14aed5e2006-03-24 01:18:28 +0000771let isTwoAddress = 1 in {
Evan Chengfd111b52006-04-19 21:15:24 +0000772let AddedComplexity = 20 in {
Evan Cheng14aed5e2006-03-24 01:18:28 +0000773def MOVLHPSrr : PSI<0x16, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
Evan Cheng4fcb9222006-03-28 02:43:26 +0000774 "movlhps {$src2, $dst|$dst, $src2}",
775 [(set VR128:$dst,
Evan Cheng2064a2b2006-03-28 06:50:32 +0000776 (v4f32 (vector_shuffle VR128:$src1, VR128:$src2,
Evan Cheng2dadaea2006-04-19 20:37:34 +0000777 MOVHP_shuffle_mask)))]>;
Evan Cheng2c0dbd02006-03-24 02:58:06 +0000778
Evan Cheng14aed5e2006-03-24 01:18:28 +0000779def MOVHLPSrr : PSI<0x12, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
Evan Chengbe296ac2006-03-28 06:53:49 +0000780 "movhlps {$src2, $dst|$dst, $src2}",
Evan Cheng4fcb9222006-03-28 02:43:26 +0000781 [(set VR128:$dst,
Evan Cheng2064a2b2006-03-28 06:50:32 +0000782 (v4f32 (vector_shuffle VR128:$src1, VR128:$src2,
Evan Cheng4fcb9222006-03-28 02:43:26 +0000783 MOVHLPS_shuffle_mask)))]>;
Evan Cheng2dadaea2006-04-19 20:37:34 +0000784} // AddedComplexity
Evan Cheng14aed5e2006-03-24 01:18:28 +0000785}
Evan Cheng470a6ad2006-02-22 02:26:30 +0000786
Evan Chengd9539472006-04-14 21:59:03 +0000787def MOVSHDUPrr : S3SI<0x16, MRMSrcReg, (ops VR128:$dst, VR128:$src),
788 "movshdup {$src, $dst|$dst, $src}",
789 [(set VR128:$dst, (v4f32 (vector_shuffle
790 VR128:$src, (undef),
791 MOVSHDUP_shuffle_mask)))]>;
Evan Cheng06aef152006-04-16 18:11:28 +0000792def MOVSHDUPrm : S3SI<0x16, MRMSrcMem, (ops VR128:$dst, f128mem:$src),
Evan Chengd9539472006-04-14 21:59:03 +0000793 "movshdup {$src, $dst|$dst, $src}",
794 [(set VR128:$dst, (v4f32 (vector_shuffle
795 (loadv4f32 addr:$src), (undef),
796 MOVSHDUP_shuffle_mask)))]>;
797
798def MOVSLDUPrr : S3SI<0x12, MRMSrcReg, (ops VR128:$dst, VR128:$src),
799 "movsldup {$src, $dst|$dst, $src}",
800 [(set VR128:$dst, (v4f32 (vector_shuffle
801 VR128:$src, (undef),
802 MOVSLDUP_shuffle_mask)))]>;
Evan Cheng06aef152006-04-16 18:11:28 +0000803def MOVSLDUPrm : S3SI<0x12, MRMSrcMem, (ops VR128:$dst, f128mem:$src),
Evan Chengd9539472006-04-14 21:59:03 +0000804 "movsldup {$src, $dst|$dst, $src}",
805 [(set VR128:$dst, (v4f32 (vector_shuffle
806 (loadv4f32 addr:$src), (undef),
807 MOVSLDUP_shuffle_mask)))]>;
808
809def MOVDDUPrr : S3DI<0x12, MRMSrcReg, (ops VR128:$dst, VR128:$src),
810 "movddup {$src, $dst|$dst, $src}",
811 [(set VR128:$dst, (v2f64 (vector_shuffle
812 VR128:$src, (undef),
813 SSE_splat_v2_mask)))]>;
Evan Cheng06aef152006-04-16 18:11:28 +0000814def MOVDDUPrm : S3DI<0x12, MRMSrcMem, (ops VR128:$dst, f64mem:$src),
Evan Chengd9539472006-04-14 21:59:03 +0000815 "movddup {$src, $dst|$dst, $src}",
816 [(set VR128:$dst, (v2f64 (vector_shuffle
Evan Cheng06aef152006-04-16 18:11:28 +0000817 (scalar_to_vector (loadf64 addr:$src)),
818 (undef),
Evan Chengd9539472006-04-14 21:59:03 +0000819 SSE_splat_v2_mask)))]>;
820
Evan Cheng470a6ad2006-02-22 02:26:30 +0000821// SSE2 instructions without OpSize prefix
Evan Cheng190717d2006-05-31 19:00:07 +0000822def Int_CVTDQ2PSrr : I<0x5B, MRMSrcReg, (ops VR128:$dst, VR128:$src),
823 "cvtdq2ps {$src, $dst|$dst, $src}",
824 [(set VR128:$dst, (int_x86_sse2_cvtdq2ps VR128:$src))]>,
825 TB, Requires<[HasSSE2]>;
826def Int_CVTDQ2PSrm : I<0x5B, MRMSrcMem, (ops VR128:$dst, i128mem:$src),
827 "cvtdq2ps {$src, $dst|$dst, $src}",
828 [(set VR128:$dst, (int_x86_sse2_cvtdq2ps
Chris Lattner3b57a832006-10-07 06:27:03 +0000829 (bitconvert (loadv2i64 addr:$src))))]>,
Evan Cheng190717d2006-05-31 19:00:07 +0000830 TB, Requires<[HasSSE2]>;
Evan Cheng470a6ad2006-02-22 02:26:30 +0000831
832// SSE2 instructions with XS prefix
Evan Cheng190717d2006-05-31 19:00:07 +0000833def Int_CVTDQ2PDrr : I<0xE6, MRMSrcReg, (ops VR128:$dst, VR128:$src),
834 "cvtdq2pd {$src, $dst|$dst, $src}",
835 [(set VR128:$dst, (int_x86_sse2_cvtdq2pd VR128:$src))]>,
836 XS, Requires<[HasSSE2]>;
837def Int_CVTDQ2PDrm : I<0xE6, MRMSrcMem, (ops VR128:$dst, i64mem:$src),
838 "cvtdq2pd {$src, $dst|$dst, $src}",
839 [(set VR128:$dst, (int_x86_sse2_cvtdq2pd
Chris Lattner3b57a832006-10-07 06:27:03 +0000840 (bitconvert (loadv2i64 addr:$src))))]>,
Evan Cheng190717d2006-05-31 19:00:07 +0000841 XS, Requires<[HasSSE2]>;
Evan Cheng470a6ad2006-02-22 02:26:30 +0000842
Evan Cheng190717d2006-05-31 19:00:07 +0000843def Int_CVTPS2DQrr : PDI<0x5B, MRMSrcReg, (ops VR128:$dst, VR128:$src),
844 "cvtps2dq {$src, $dst|$dst, $src}",
845 [(set VR128:$dst, (int_x86_sse2_cvtps2dq VR128:$src))]>;
846def Int_CVTPS2DQrm : PDI<0x5B, MRMSrcMem, (ops VR128:$dst, f128mem:$src),
847 "cvtps2dq {$src, $dst|$dst, $src}",
848 [(set VR128:$dst, (int_x86_sse2_cvtps2dq
Chris Lattner15258d52006-10-07 06:17:43 +0000849 (load addr:$src)))]>;
Evan Chengd03db7a2006-04-12 05:20:24 +0000850// SSE2 packed instructions with XS prefix
Evan Cheng190717d2006-05-31 19:00:07 +0000851def Int_CVTTPS2DQrr : I<0x5B, MRMSrcReg, (ops VR128:$dst, VR128:$src),
852 "cvttps2dq {$src, $dst|$dst, $src}",
853 [(set VR128:$dst, (int_x86_sse2_cvttps2dq VR128:$src))]>,
854 XS, Requires<[HasSSE2]>;
855def Int_CVTTPS2DQrm : I<0x5B, MRMSrcMem, (ops VR128:$dst, f128mem:$src),
856 "cvttps2dq {$src, $dst|$dst, $src}",
857 [(set VR128:$dst, (int_x86_sse2_cvttps2dq
Chris Lattner15258d52006-10-07 06:17:43 +0000858 (load addr:$src)))]>,
Evan Cheng190717d2006-05-31 19:00:07 +0000859 XS, Requires<[HasSSE2]>;
Evan Chengd03db7a2006-04-12 05:20:24 +0000860
Evan Cheng470a6ad2006-02-22 02:26:30 +0000861// SSE2 packed instructions with XD prefix
Evan Cheng190717d2006-05-31 19:00:07 +0000862def Int_CVTPD2DQrr : I<0xE6, MRMSrcReg, (ops VR128:$dst, VR128:$src),
863 "cvtpd2dq {$src, $dst|$dst, $src}",
864 [(set VR128:$dst, (int_x86_sse2_cvtpd2dq VR128:$src))]>,
865 XD, Requires<[HasSSE2]>;
866def Int_CVTPD2DQrm : I<0xE6, MRMSrcMem, (ops VR128:$dst, f128mem:$src),
867 "cvtpd2dq {$src, $dst|$dst, $src}",
868 [(set VR128:$dst, (int_x86_sse2_cvtpd2dq
Chris Lattner15258d52006-10-07 06:17:43 +0000869 (load addr:$src)))]>,
Evan Cheng190717d2006-05-31 19:00:07 +0000870 XD, Requires<[HasSSE2]>;
871def Int_CVTTPD2DQrr : PDI<0xE6, MRMSrcReg, (ops VR128:$dst, VR128:$src),
872 "cvttpd2dq {$src, $dst|$dst, $src}",
873 [(set VR128:$dst, (int_x86_sse2_cvttpd2dq VR128:$src))]>;
874def Int_CVTTPD2DQrm : PDI<0xE6, MRMSrcMem, (ops VR128:$dst, f128mem:$src),
875 "cvttpd2dq {$src, $dst|$dst, $src}",
876 [(set VR128:$dst, (int_x86_sse2_cvttpd2dq
Chris Lattner15258d52006-10-07 06:17:43 +0000877 (load addr:$src)))]>;
Evan Cheng470a6ad2006-02-22 02:26:30 +0000878
879// SSE2 instructions without OpSize prefix
Evan Cheng190717d2006-05-31 19:00:07 +0000880def Int_CVTPS2PDrr : I<0x5A, MRMSrcReg, (ops VR128:$dst, VR128:$src),
881 "cvtps2pd {$src, $dst|$dst, $src}",
882 [(set VR128:$dst, (int_x86_sse2_cvtps2pd VR128:$src))]>,
883 TB, Requires<[HasSSE2]>;
884def Int_CVTPS2PDrm : I<0x5A, MRMSrcReg, (ops VR128:$dst, f64mem:$src),
885 "cvtps2pd {$src, $dst|$dst, $src}",
886 [(set VR128:$dst, (int_x86_sse2_cvtps2pd
Chris Lattner15258d52006-10-07 06:17:43 +0000887 (load addr:$src)))]>,
Evan Cheng190717d2006-05-31 19:00:07 +0000888 TB, Requires<[HasSSE2]>;
Evan Cheng470a6ad2006-02-22 02:26:30 +0000889
Evan Cheng190717d2006-05-31 19:00:07 +0000890def Int_CVTPD2PSrr : PDI<0x5A, MRMSrcReg, (ops VR128:$dst, VR128:$src),
891 "cvtpd2ps {$src, $dst|$dst, $src}",
892 [(set VR128:$dst, (int_x86_sse2_cvtpd2ps VR128:$src))]>;
893def Int_CVTPD2PSrm : PDI<0x5A, MRMSrcReg, (ops VR128:$dst, f128mem:$src),
894 "cvtpd2ps {$src, $dst|$dst, $src}",
895 [(set VR128:$dst, (int_x86_sse2_cvtpd2ps
Chris Lattner15258d52006-10-07 06:17:43 +0000896 (load addr:$src)))]>;
Evan Cheng470a6ad2006-02-22 02:26:30 +0000897
Evan Chengd2a6d542006-04-12 23:42:44 +0000898// Match intrinsics which expect XMM operand(s).
899// Aliases for intrinsics
900let isTwoAddress = 1 in {
901def Int_CVTSI2SDrr: SDI<0x2A, MRMSrcReg,
Evan Cheng069287d2006-05-16 07:21:53 +0000902 (ops VR128:$dst, VR128:$src1, GR32:$src2),
Evan Chengd2a6d542006-04-12 23:42:44 +0000903 "cvtsi2sd {$src2, $dst|$dst, $src2}",
904 [(set VR128:$dst, (int_x86_sse2_cvtsi2sd VR128:$src1,
Evan Cheng069287d2006-05-16 07:21:53 +0000905 GR32:$src2))]>;
Evan Chengd2a6d542006-04-12 23:42:44 +0000906def Int_CVTSI2SDrm: SDI<0x2A, MRMSrcMem,
907 (ops VR128:$dst, VR128:$src1, i32mem:$src2),
908 "cvtsi2sd {$src2, $dst|$dst, $src2}",
909 [(set VR128:$dst, (int_x86_sse2_cvtsi2sd VR128:$src1,
910 (loadi32 addr:$src2)))]>;
911def Int_CVTSD2SSrr: SDI<0x5A, MRMSrcReg,
912 (ops VR128:$dst, VR128:$src1, VR128:$src2),
913 "cvtsd2ss {$src2, $dst|$dst, $src2}",
914 [(set VR128:$dst, (int_x86_sse2_cvtsd2ss VR128:$src1,
915 VR128:$src2))]>;
916def Int_CVTSD2SSrm: SDI<0x5A, MRMSrcMem,
917 (ops VR128:$dst, VR128:$src1, f64mem:$src2),
918 "cvtsd2ss {$src2, $dst|$dst, $src2}",
919 [(set VR128:$dst, (int_x86_sse2_cvtsd2ss VR128:$src1,
Chris Lattner15258d52006-10-07 06:17:43 +0000920 (load addr:$src2)))]>;
Evan Chengd2a6d542006-04-12 23:42:44 +0000921def Int_CVTSS2SDrr: I<0x5A, MRMSrcReg,
922 (ops VR128:$dst, VR128:$src1, VR128:$src2),
923 "cvtss2sd {$src2, $dst|$dst, $src2}",
924 [(set VR128:$dst, (int_x86_sse2_cvtss2sd VR128:$src1,
925 VR128:$src2))]>, XS,
926 Requires<[HasSSE2]>;
927def Int_CVTSS2SDrm: I<0x5A, MRMSrcMem,
928 (ops VR128:$dst, VR128:$src1, f32mem:$src2),
929 "cvtss2sd {$src2, $dst|$dst, $src2}",
930 [(set VR128:$dst, (int_x86_sse2_cvtss2sd VR128:$src1,
Chris Lattner15258d52006-10-07 06:17:43 +0000931 (load addr:$src2)))]>, XS,
Evan Chengd2a6d542006-04-12 23:42:44 +0000932 Requires<[HasSSE2]>;
933}
934
Chris Lattner6f987732006-10-07 21:17:13 +0000935/// packed_sse12_fp_binop_rm - Packed SSE binops come in four basic forms:
936/// 1. v4f32 vs v2f64 - These come in SSE1/SSE2 forms for float/doubles.
937/// 2. rr vs rm - They include a reg+reg form and a ref+mem form.
938///
Evan Cheng470a6ad2006-02-22 02:26:30 +0000939let isTwoAddress = 1 in {
Chris Lattner6f987732006-10-07 21:17:13 +0000940multiclass packed_sse12_fp_binop_rm<bits<8> opc, string OpcodeStr,
941 SDNode OpNode, bit Commutable = 0> {
942 // Packed operation, reg+reg.
943 def PSrr : PSI<opc, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
944 !strconcat(OpcodeStr, "ps {$src2, $dst|$dst, $src2"),
945 [(set VR128:$dst, (v4f32 (OpNode VR128:$src1, VR128:$src2)))]> {
946 let isCommutable = Commutable;
947 }
948 def PDrr : PDI<opc, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
949 !strconcat(OpcodeStr, "pd {$src2, $dst|$dst, $src2"),
950 [(set VR128:$dst, (v2f64 (OpNode VR128:$src1, VR128:$src2)))]> {
951 let isCommutable = Commutable;
952 }
953 // Packed operation, reg+mem.
954 def PSrm : PSI<opc, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f128mem:$src2),
955 !strconcat(OpcodeStr, "ps {$src2, $dst|$dst, $src2"),
956 [(set VR128:$dst, (OpNode VR128:$src1, (loadv4f32 addr:$src2)))]>;
957 def PDrm : PDI<opc, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f128mem:$src2),
958 !strconcat(OpcodeStr, "pd {$src2, $dst|$dst, $src2"),
959 [(set VR128:$dst, (OpNode VR128:$src1, (loadv2f64 addr:$src2)))]>;
960}
Evan Cheng470a6ad2006-02-22 02:26:30 +0000961}
962
Chris Lattner6f987732006-10-07 21:17:13 +0000963defm ADD : packed_sse12_fp_binop_rm<0x58, "add", fadd, 1>;
964defm MUL : packed_sse12_fp_binop_rm<0x59, "mul", fmul, 1>;
965defm DIV : packed_sse12_fp_binop_rm<0x5E, "div", fdiv>;
966defm SUB : packed_sse12_fp_binop_rm<0x5C, "sub", fsub>;
Evan Cheng470a6ad2006-02-22 02:26:30 +0000967
Chris Lattner6f987732006-10-07 21:17:13 +0000968// Arithmetic
969let isTwoAddress = 1 in {
Evan Chengd9539472006-04-14 21:59:03 +0000970def ADDSUBPSrr : S3DI<0xD0, MRMSrcReg,
971 (ops VR128:$dst, VR128:$src1, VR128:$src2),
972 "addsubps {$src2, $dst|$dst, $src2}",
973 [(set VR128:$dst, (int_x86_sse3_addsub_ps VR128:$src1,
974 VR128:$src2))]>;
975def ADDSUBPSrm : S3DI<0xD0, MRMSrcMem,
976 (ops VR128:$dst, VR128:$src1, f128mem:$src2),
977 "addsubps {$src2, $dst|$dst, $src2}",
978 [(set VR128:$dst, (int_x86_sse3_addsub_ps VR128:$src1,
Chris Lattner15258d52006-10-07 06:17:43 +0000979 (load addr:$src2)))]>;
Evan Chengd9539472006-04-14 21:59:03 +0000980def ADDSUBPDrr : S3I<0xD0, MRMSrcReg,
981 (ops VR128:$dst, VR128:$src1, VR128:$src2),
982 "addsubpd {$src2, $dst|$dst, $src2}",
983 [(set VR128:$dst, (int_x86_sse3_addsub_pd VR128:$src1,
984 VR128:$src2))]>;
985def ADDSUBPDrm : S3I<0xD0, MRMSrcMem,
986 (ops VR128:$dst, VR128:$src1, f128mem:$src2),
987 "addsubpd {$src2, $dst|$dst, $src2}",
988 [(set VR128:$dst, (int_x86_sse3_addsub_pd VR128:$src1,
Chris Lattner15258d52006-10-07 06:17:43 +0000989 (load addr:$src2)))]>;
Evan Cheng470a6ad2006-02-22 02:26:30 +0000990}
991
Chris Lattner845fb752006-10-07 05:50:25 +0000992def SQRTPSr : PS_Intr<0x51, "sqrtps", int_x86_sse_sqrt_ps>;
993def SQRTPSm : PS_Intm<0x51, "sqrtps", int_x86_sse_sqrt_ps>;
994def SQRTPDr : PD_Intr<0x51, "sqrtpd", int_x86_sse2_sqrt_pd>;
995def SQRTPDm : PD_Intm<0x51, "sqrtpd", int_x86_sse2_sqrt_pd>;
Evan Cheng470a6ad2006-02-22 02:26:30 +0000996
Chris Lattner845fb752006-10-07 05:50:25 +0000997def RSQRTPSr : PS_Intr<0x52, "rsqrtps", int_x86_sse_rsqrt_ps>;
998def RSQRTPSm : PS_Intm<0x52, "rsqrtps", int_x86_sse_rsqrt_ps>;
999def RCPPSr : PS_Intr<0x53, "rcpps", int_x86_sse_rcp_ps>;
1000def RCPPSm : PS_Intm<0x53, "rcpps", int_x86_sse_rcp_ps>;
Evan Cheng470a6ad2006-02-22 02:26:30 +00001001
Evan Cheng97ac5fa2006-04-03 23:49:17 +00001002let isTwoAddress = 1 in {
Evan Chengb5e406a2006-05-30 23:47:30 +00001003let isCommutable = 1 in {
Chris Lattner845fb752006-10-07 05:50:25 +00001004def MAXPSrr : PS_Intrr<0x5F, "maxps", int_x86_sse_max_ps>;
1005def MAXPDrr : PD_Intrr<0x5F, "maxpd", int_x86_sse2_max_pd>;
1006def MINPSrr : PS_Intrr<0x5D, "minps", int_x86_sse_min_ps>;
1007def MINPDrr : PD_Intrr<0x5D, "minpd", int_x86_sse2_min_pd>;
Evan Chengb5e406a2006-05-30 23:47:30 +00001008}
Chris Lattner845fb752006-10-07 05:50:25 +00001009def MAXPSrm : PS_Intrm<0x5F, "maxps", int_x86_sse_max_ps>;
1010def MAXPDrm : PD_Intrm<0x5F, "maxpd", int_x86_sse2_max_pd>;
1011def MINPSrm : PS_Intrm<0x5D, "minps", int_x86_sse_min_ps>;
1012def MINPDrm : PD_Intrm<0x5D, "minpd", int_x86_sse2_min_pd>;
Evan Cheng97ac5fa2006-04-03 23:49:17 +00001013}
Evan Chengffcb95b2006-02-21 19:13:53 +00001014
1015// Logical
1016let isTwoAddress = 1 in {
1017let isCommutable = 1 in {
Evan Cheng2246f842006-03-18 01:23:20 +00001018def ANDPSrr : PSI<0x54, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1019 "andps {$src2, $dst|$dst, $src2}",
Evan Cheng2c3ae372006-04-12 21:21:57 +00001020 [(set VR128:$dst, (v2i64 (and VR128:$src1, VR128:$src2)))]>;
Evan Cheng2246f842006-03-18 01:23:20 +00001021def ANDPDrr : PDI<0x54, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
Evan Chengffcb95b2006-02-21 19:13:53 +00001022 "andpd {$src2, $dst|$dst, $src2}",
Evan Cheng5aa97b22006-03-29 18:47:40 +00001023 [(set VR128:$dst,
1024 (and (bc_v2i64 (v2f64 VR128:$src1)),
Chris Lattner3b57a832006-10-07 06:27:03 +00001025 (bc_v2i64 (v2f64 VR128:$src2))))]>;
Evan Cheng2246f842006-03-18 01:23:20 +00001026def ORPSrr : PSI<0x56, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1027 "orps {$src2, $dst|$dst, $src2}",
Evan Cheng2c3ae372006-04-12 21:21:57 +00001028 [(set VR128:$dst, (v2i64 (or VR128:$src1, VR128:$src2)))]>;
Evan Cheng2246f842006-03-18 01:23:20 +00001029def ORPDrr : PDI<0x56, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1030 "orpd {$src2, $dst|$dst, $src2}",
Evan Cheng5aa97b22006-03-29 18:47:40 +00001031 [(set VR128:$dst,
1032 (or (bc_v2i64 (v2f64 VR128:$src1)),
Chris Lattner3b57a832006-10-07 06:27:03 +00001033 (bc_v2i64 (v2f64 VR128:$src2))))]>;
Evan Cheng2246f842006-03-18 01:23:20 +00001034def XORPSrr : PSI<0x57, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1035 "xorps {$src2, $dst|$dst, $src2}",
Evan Cheng2c3ae372006-04-12 21:21:57 +00001036 [(set VR128:$dst, (v2i64 (xor VR128:$src1, VR128:$src2)))]>;
Evan Cheng2246f842006-03-18 01:23:20 +00001037def XORPDrr : PDI<0x57, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1038 "xorpd {$src2, $dst|$dst, $src2}",
Evan Cheng5aa97b22006-03-29 18:47:40 +00001039 [(set VR128:$dst,
1040 (xor (bc_v2i64 (v2f64 VR128:$src1)),
Chris Lattner3b57a832006-10-07 06:27:03 +00001041 (bc_v2i64 (v2f64 VR128:$src2))))]>;
Evan Chengffcb95b2006-02-21 19:13:53 +00001042}
Evan Cheng2246f842006-03-18 01:23:20 +00001043def ANDPSrm : PSI<0x54, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f128mem:$src2),
1044 "andps {$src2, $dst|$dst, $src2}",
Evan Cheng2c3ae372006-04-12 21:21:57 +00001045 [(set VR128:$dst, (and VR128:$src1,
1046 (bc_v2i64 (loadv4f32 addr:$src2))))]>;
Evan Cheng2246f842006-03-18 01:23:20 +00001047def ANDPDrm : PDI<0x54, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f128mem:$src2),
1048 "andpd {$src2, $dst|$dst, $src2}",
Evan Cheng5aa97b22006-03-29 18:47:40 +00001049 [(set VR128:$dst,
1050 (and (bc_v2i64 (v2f64 VR128:$src1)),
Chris Lattner15258d52006-10-07 06:17:43 +00001051 (bc_v2i64 (loadv2f64 addr:$src2))))]>;
Evan Cheng2246f842006-03-18 01:23:20 +00001052def ORPSrm : PSI<0x56, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f128mem:$src2),
1053 "orps {$src2, $dst|$dst, $src2}",
Evan Cheng2c3ae372006-04-12 21:21:57 +00001054 [(set VR128:$dst, (or VR128:$src1,
1055 (bc_v2i64 (loadv4f32 addr:$src2))))]>;
Evan Cheng2246f842006-03-18 01:23:20 +00001056def ORPDrm : PDI<0x56, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f128mem:$src2),
1057 "orpd {$src2, $dst|$dst, $src2}",
Evan Cheng5aa97b22006-03-29 18:47:40 +00001058 [(set VR128:$dst,
1059 (or (bc_v2i64 (v2f64 VR128:$src1)),
Chris Lattner15258d52006-10-07 06:17:43 +00001060 (bc_v2i64 (loadv2f64 addr:$src2))))]>;
Evan Cheng2246f842006-03-18 01:23:20 +00001061def XORPSrm : PSI<0x57, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f128mem:$src2),
1062 "xorps {$src2, $dst|$dst, $src2}",
Evan Cheng2c3ae372006-04-12 21:21:57 +00001063 [(set VR128:$dst, (xor VR128:$src1,
1064 (bc_v2i64 (loadv4f32 addr:$src2))))]>;
Evan Cheng2246f842006-03-18 01:23:20 +00001065def XORPDrm : PDI<0x57, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f128mem:$src2),
1066 "xorpd {$src2, $dst|$dst, $src2}",
Evan Cheng5aa97b22006-03-29 18:47:40 +00001067 [(set VR128:$dst,
1068 (xor (bc_v2i64 (v2f64 VR128:$src1)),
Chris Lattner15258d52006-10-07 06:17:43 +00001069 (bc_v2i64 (loadv2f64 addr:$src2))))]>;
Evan Cheng2246f842006-03-18 01:23:20 +00001070def ANDNPSrr : PSI<0x55, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1071 "andnps {$src2, $dst|$dst, $src2}",
Evan Cheng2c3ae372006-04-12 21:21:57 +00001072 [(set VR128:$dst, (v2i64 (and (xor VR128:$src1,
1073 (bc_v2i64 (v4i32 immAllOnesV))),
1074 VR128:$src2)))]>;
Evan Cheng5aa97b22006-03-29 18:47:40 +00001075def ANDNPSrm : PSI<0x55, MRMSrcMem, (ops VR128:$dst, VR128:$src1,f128mem:$src2),
Evan Cheng2246f842006-03-18 01:23:20 +00001076 "andnps {$src2, $dst|$dst, $src2}",
Evan Cheng2c3ae372006-04-12 21:21:57 +00001077 [(set VR128:$dst, (v2i64 (and (xor VR128:$src1,
1078 (bc_v2i64 (v4i32 immAllOnesV))),
1079 (bc_v2i64 (loadv4f32 addr:$src2)))))]>;
Evan Cheng2246f842006-03-18 01:23:20 +00001080def ANDNPDrr : PDI<0x55, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1081 "andnpd {$src2, $dst|$dst, $src2}",
Evan Cheng5aa97b22006-03-29 18:47:40 +00001082 [(set VR128:$dst,
1083 (and (vnot (bc_v2i64 (v2f64 VR128:$src1))),
Chris Lattner3b57a832006-10-07 06:27:03 +00001084 (bc_v2i64 (v2f64 VR128:$src2))))]>;
Evan Cheng5aa97b22006-03-29 18:47:40 +00001085def ANDNPDrm : PDI<0x55, MRMSrcMem, (ops VR128:$dst, VR128:$src1,f128mem:$src2),
Evan Cheng2246f842006-03-18 01:23:20 +00001086 "andnpd {$src2, $dst|$dst, $src2}",
Evan Cheng5aa97b22006-03-29 18:47:40 +00001087 [(set VR128:$dst,
1088 (and (vnot (bc_v2i64 (v2f64 VR128:$src1))),
Chris Lattner15258d52006-10-07 06:17:43 +00001089 (bc_v2i64 (loadv2f64 addr:$src2))))]>;
Evan Chengffcb95b2006-02-21 19:13:53 +00001090}
Evan Chengbf156d12006-02-21 19:26:52 +00001091
Evan Cheng470a6ad2006-02-22 02:26:30 +00001092let isTwoAddress = 1 in {
Evan Cheng7b7bd572006-04-18 21:29:50 +00001093def CMPPSrri : PSIi8<0xC2, MRMSrcReg,
Evan Cheng21760462006-04-04 03:04:07 +00001094 (ops VR128:$dst, VR128:$src1, VR128:$src, SSECC:$cc),
1095 "cmp${cc}ps {$src, $dst|$dst, $src}",
1096 [(set VR128:$dst, (int_x86_sse_cmp_ps VR128:$src1,
1097 VR128:$src, imm:$cc))]>;
Evan Cheng7b7bd572006-04-18 21:29:50 +00001098def CMPPSrmi : PSIi8<0xC2, MRMSrcMem,
Evan Cheng21760462006-04-04 03:04:07 +00001099 (ops VR128:$dst, VR128:$src1, f128mem:$src, SSECC:$cc),
1100 "cmp${cc}ps {$src, $dst|$dst, $src}",
1101 [(set VR128:$dst, (int_x86_sse_cmp_ps VR128:$src1,
1102 (load addr:$src), imm:$cc))]>;
Evan Cheng7b7bd572006-04-18 21:29:50 +00001103def CMPPDrri : PDIi8<0xC2, MRMSrcReg,
Evan Cheng21760462006-04-04 03:04:07 +00001104 (ops VR128:$dst, VR128:$src1, VR128:$src, SSECC:$cc),
Evan Chengbb5c43e2006-04-14 01:39:53 +00001105 "cmp${cc}pd {$src, $dst|$dst, $src}",
1106 [(set VR128:$dst, (int_x86_sse2_cmp_pd VR128:$src1,
1107 VR128:$src, imm:$cc))]>;
Evan Cheng7b7bd572006-04-18 21:29:50 +00001108def CMPPDrmi : PDIi8<0xC2, MRMSrcMem,
Evan Cheng21760462006-04-04 03:04:07 +00001109 (ops VR128:$dst, VR128:$src1, f128mem:$src, SSECC:$cc),
Evan Chengbb5c43e2006-04-14 01:39:53 +00001110 "cmp${cc}pd {$src, $dst|$dst, $src}",
1111 [(set VR128:$dst, (int_x86_sse2_cmp_pd VR128:$src1,
1112 (load addr:$src), imm:$cc))]>;
Evan Cheng470a6ad2006-02-22 02:26:30 +00001113}
1114
1115// Shuffle and unpack instructions
Evan Cheng0cea6d22006-03-22 20:08:18 +00001116let isTwoAddress = 1 in {
Evan Cheng55371732006-07-25 20:25:40 +00001117let isConvertibleToThreeAddress = 1 in // Convert to pshufd
Evan Chengb7a5c522006-04-18 21:55:35 +00001118def SHUFPSrri : PSIi8<0xC6, MRMSrcReg,
Evan Cheng0038e592006-03-28 00:39:58 +00001119 (ops VR128:$dst, VR128:$src1, VR128:$src2, i32i8imm:$src3),
Evan Cheng14aed5e2006-03-24 01:18:28 +00001120 "shufps {$src3, $src2, $dst|$dst, $src2, $src3}",
Evan Cheng4f563382006-03-29 01:30:51 +00001121 [(set VR128:$dst, (v4f32 (vector_shuffle
1122 VR128:$src1, VR128:$src2,
1123 SHUFP_shuffle_mask:$src3)))]>;
Evan Chengb7a5c522006-04-18 21:55:35 +00001124def SHUFPSrmi : PSIi8<0xC6, MRMSrcMem,
Evan Cheng0038e592006-03-28 00:39:58 +00001125 (ops VR128:$dst, VR128:$src1, f128mem:$src2, i32i8imm:$src3),
1126 "shufps {$src3, $src2, $dst|$dst, $src2, $src3}",
Evan Cheng4f563382006-03-29 01:30:51 +00001127 [(set VR128:$dst, (v4f32 (vector_shuffle
1128 VR128:$src1, (load addr:$src2),
1129 SHUFP_shuffle_mask:$src3)))]>;
Evan Chengb7a5c522006-04-18 21:55:35 +00001130def SHUFPDrri : PDIi8<0xC6, MRMSrcReg,
Evan Cheng2da953f2006-03-22 07:10:28 +00001131 (ops VR128:$dst, VR128:$src1, VR128:$src2, i8imm:$src3),
Evan Cheng14aed5e2006-03-24 01:18:28 +00001132 "shufpd {$src3, $src2, $dst|$dst, $src2, $src3}",
Evan Cheng4f563382006-03-29 01:30:51 +00001133 [(set VR128:$dst, (v2f64 (vector_shuffle
1134 VR128:$src1, VR128:$src2,
1135 SHUFP_shuffle_mask:$src3)))]>;
Evan Chengb7a5c522006-04-18 21:55:35 +00001136def SHUFPDrmi : PDIi8<0xC6, MRMSrcMem,
Evan Cheng2da953f2006-03-22 07:10:28 +00001137 (ops VR128:$dst, VR128:$src1, f128mem:$src2, i8imm:$src3),
Evan Cheng0038e592006-03-28 00:39:58 +00001138 "shufpd {$src3, $src2, $dst|$dst, $src2, $src3}",
Evan Cheng4f563382006-03-29 01:30:51 +00001139 [(set VR128:$dst, (v2f64 (vector_shuffle
1140 VR128:$src1, (load addr:$src2),
1141 SHUFP_shuffle_mask:$src3)))]>;
Evan Cheng470a6ad2006-02-22 02:26:30 +00001142
Evan Chengfd111b52006-04-19 21:15:24 +00001143let AddedComplexity = 10 in {
Evan Cheng470a6ad2006-02-22 02:26:30 +00001144def UNPCKHPSrr : PSI<0x15, MRMSrcReg,
Evan Cheng2246f842006-03-18 01:23:20 +00001145 (ops VR128:$dst, VR128:$src1, VR128:$src2),
Evan Cheng4fcb9222006-03-28 02:43:26 +00001146 "unpckhps {$src2, $dst|$dst, $src2}",
Evan Cheng4f563382006-03-29 01:30:51 +00001147 [(set VR128:$dst, (v4f32 (vector_shuffle
1148 VR128:$src1, VR128:$src2,
1149 UNPCKH_shuffle_mask)))]>;
Evan Cheng470a6ad2006-02-22 02:26:30 +00001150def UNPCKHPSrm : PSI<0x15, MRMSrcMem,
Evan Cheng2246f842006-03-18 01:23:20 +00001151 (ops VR128:$dst, VR128:$src1, f128mem:$src2),
Evan Cheng4fcb9222006-03-28 02:43:26 +00001152 "unpckhps {$src2, $dst|$dst, $src2}",
Evan Cheng4f563382006-03-29 01:30:51 +00001153 [(set VR128:$dst, (v4f32 (vector_shuffle
1154 VR128:$src1, (load addr:$src2),
1155 UNPCKH_shuffle_mask)))]>;
Evan Cheng470a6ad2006-02-22 02:26:30 +00001156def UNPCKHPDrr : PDI<0x15, MRMSrcReg,
Evan Cheng2246f842006-03-18 01:23:20 +00001157 (ops VR128:$dst, VR128:$src1, VR128:$src2),
Evan Cheng4fcb9222006-03-28 02:43:26 +00001158 "unpckhpd {$src2, $dst|$dst, $src2}",
Evan Cheng4f563382006-03-29 01:30:51 +00001159 [(set VR128:$dst, (v2f64 (vector_shuffle
1160 VR128:$src1, VR128:$src2,
1161 UNPCKH_shuffle_mask)))]>;
Evan Cheng470a6ad2006-02-22 02:26:30 +00001162def UNPCKHPDrm : PDI<0x15, MRMSrcMem,
Evan Cheng2246f842006-03-18 01:23:20 +00001163 (ops VR128:$dst, VR128:$src1, f128mem:$src2),
Evan Cheng4fcb9222006-03-28 02:43:26 +00001164 "unpckhpd {$src2, $dst|$dst, $src2}",
Evan Cheng4f563382006-03-29 01:30:51 +00001165 [(set VR128:$dst, (v2f64 (vector_shuffle
1166 VR128:$src1, (load addr:$src2),
1167 UNPCKH_shuffle_mask)))]>;
Evan Cheng4fcb9222006-03-28 02:43:26 +00001168
Evan Cheng470a6ad2006-02-22 02:26:30 +00001169def UNPCKLPSrr : PSI<0x14, MRMSrcReg,
Evan Cheng2246f842006-03-18 01:23:20 +00001170 (ops VR128:$dst, VR128:$src1, VR128:$src2),
Evan Chengc60bd972006-03-25 09:37:23 +00001171 "unpcklps {$src2, $dst|$dst, $src2}",
Evan Cheng4f563382006-03-29 01:30:51 +00001172 [(set VR128:$dst, (v4f32 (vector_shuffle
1173 VR128:$src1, VR128:$src2,
1174 UNPCKL_shuffle_mask)))]>;
Evan Cheng470a6ad2006-02-22 02:26:30 +00001175def UNPCKLPSrm : PSI<0x14, MRMSrcMem,
Evan Cheng2246f842006-03-18 01:23:20 +00001176 (ops VR128:$dst, VR128:$src1, f128mem:$src2),
Evan Chengc60bd972006-03-25 09:37:23 +00001177 "unpcklps {$src2, $dst|$dst, $src2}",
Evan Cheng4f563382006-03-29 01:30:51 +00001178 [(set VR128:$dst, (v4f32 (vector_shuffle
1179 VR128:$src1, (load addr:$src2),
1180 UNPCKL_shuffle_mask)))]>;
Evan Cheng470a6ad2006-02-22 02:26:30 +00001181def UNPCKLPDrr : PDI<0x14, MRMSrcReg,
Evan Cheng2246f842006-03-18 01:23:20 +00001182 (ops VR128:$dst, VR128:$src1, VR128:$src2),
Evan Cheng4fcb9222006-03-28 02:43:26 +00001183 "unpcklpd {$src2, $dst|$dst, $src2}",
Evan Cheng4f563382006-03-29 01:30:51 +00001184 [(set VR128:$dst, (v2f64 (vector_shuffle
1185 VR128:$src1, VR128:$src2,
1186 UNPCKL_shuffle_mask)))]>;
Evan Cheng470a6ad2006-02-22 02:26:30 +00001187def UNPCKLPDrm : PDI<0x14, MRMSrcMem,
Evan Cheng2246f842006-03-18 01:23:20 +00001188 (ops VR128:$dst, VR128:$src1, f128mem:$src2),
Evan Cheng4fcb9222006-03-28 02:43:26 +00001189 "unpcklpd {$src2, $dst|$dst, $src2}",
Evan Cheng4f563382006-03-29 01:30:51 +00001190 [(set VR128:$dst, (v2f64 (vector_shuffle
1191 VR128:$src1, (load addr:$src2),
1192 UNPCKL_shuffle_mask)))]>;
Evan Chengfd111b52006-04-19 21:15:24 +00001193} // AddedComplexity
Evan Cheng2c0dbd02006-03-24 02:58:06 +00001194}
Evan Cheng470a6ad2006-02-22 02:26:30 +00001195
Evan Cheng4b1734f2006-03-31 21:29:33 +00001196// Horizontal ops
Chris Lattner736c0202006-10-07 06:33:36 +00001197
1198class S3D_Intrr<bits<8> o, string OpcodeStr, Intrinsic IntId>
1199 : S3DI<o, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1200 !strconcat(OpcodeStr, " {$src2, $dst|$dst, $src2}"),
1201 [(set VR128:$dst, (v4f32 (IntId VR128:$src1, VR128:$src2)))]>;
1202class S3D_Intrm<bits<8> o, string OpcodeStr, Intrinsic IntId>
1203 : S3DI<o, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f128mem:$src2),
1204 !strconcat(OpcodeStr, " {$src2, $dst|$dst, $src2}"),
1205 [(set VR128:$dst, (v4f32 (IntId VR128:$src1, (load addr:$src2))))]>;
1206class S3_Intrr<bits<8> o, string OpcodeStr, Intrinsic IntId>
1207 : S3I<o, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1208 !strconcat(OpcodeStr, " {$src2, $dst|$dst, $src2}"),
1209 [(set VR128:$dst, (v2f64 (IntId VR128:$src1, VR128:$src2)))]>;
1210class S3_Intrm<bits<8> o, string OpcodeStr, Intrinsic IntId>
1211 : S3I<o, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f128mem:$src2),
1212 !strconcat(OpcodeStr, " {$src2, $dst|$dst, $src2}"),
1213 [(set VR128:$dst, (v2f64 (IntId VR128:$src1, (load addr:$src2))))]>;
1214
Evan Cheng4b1734f2006-03-31 21:29:33 +00001215let isTwoAddress = 1 in {
Chris Lattnerfb996ee2006-10-07 06:31:41 +00001216def HADDPSrr : S3D_Intrr<0x7C, "haddps", int_x86_sse3_hadd_ps>;
1217def HADDPSrm : S3D_Intrm<0x7C, "haddps", int_x86_sse3_hadd_ps>;
1218def HADDPDrr : S3_Intrr <0x7C, "haddpd", int_x86_sse3_hadd_pd>;
1219def HADDPDrm : S3_Intrm <0x7C, "haddpd", int_x86_sse3_hadd_pd>;
1220def HSUBPSrr : S3D_Intrr<0x7D, "hsubps", int_x86_sse3_hsub_ps>;
1221def HSUBPSrm : S3D_Intrm<0x7D, "hsubps", int_x86_sse3_hsub_ps>;
1222def HSUBPDrr : S3_Intrr <0x7D, "hsubpd", int_x86_sse3_hsub_pd>;
1223def HSUBPDrm : S3_Intrm <0x7D, "hsubpd", int_x86_sse3_hsub_pd>;
Evan Cheng4b1734f2006-03-31 21:29:33 +00001224}
1225
Evan Chengbf156d12006-02-21 19:26:52 +00001226//===----------------------------------------------------------------------===//
Evan Cheng4e4c71e2006-02-21 20:00:20 +00001227// SSE integer instructions
Evan Chengbf156d12006-02-21 19:26:52 +00001228//===----------------------------------------------------------------------===//
1229
Evan Cheng4e4c71e2006-02-21 20:00:20 +00001230// Move Instructions
Evan Cheng24dc1f52006-03-23 07:44:07 +00001231def MOVDQArr : PDI<0x6F, MRMSrcReg, (ops VR128:$dst, VR128:$src),
1232 "movdqa {$src, $dst|$dst, $src}", []>;
1233def MOVDQArm : PDI<0x6F, MRMSrcMem, (ops VR128:$dst, i128mem:$src),
1234 "movdqa {$src, $dst|$dst, $src}",
Evan Cheng91b740d2006-04-12 17:12:36 +00001235 [(set VR128:$dst, (loadv2i64 addr:$src))]>;
Evan Cheng24dc1f52006-03-23 07:44:07 +00001236def MOVDQAmr : PDI<0x7F, MRMDestMem, (ops i128mem:$dst, VR128:$src),
1237 "movdqa {$src, $dst|$dst, $src}",
Evan Cheng91b740d2006-04-12 17:12:36 +00001238 [(store (v2i64 VR128:$src), addr:$dst)]>;
Evan Cheng9ab1ac52006-04-14 23:32:40 +00001239def MOVDQUrm : I<0x6F, MRMSrcMem, (ops VR128:$dst, i128mem:$src),
1240 "movdqu {$src, $dst|$dst, $src}",
1241 [(set VR128:$dst, (int_x86_sse2_loadu_dq addr:$src))]>,
1242 XS, Requires<[HasSSE2]>;
1243def MOVDQUmr : I<0x7F, MRMDestMem, (ops i128mem:$dst, VR128:$src),
1244 "movdqu {$src, $dst|$dst, $src}",
1245 [(int_x86_sse2_storeu_dq addr:$dst, VR128:$src)]>,
1246 XS, Requires<[HasSSE2]>;
1247def LDDQUrm : S3DI<0xF0, MRMSrcMem, (ops VR128:$dst, i128mem:$src),
1248 "lddqu {$src, $dst|$dst, $src}",
1249 [(set VR128:$dst, (int_x86_sse3_ldu_dq addr:$src))]>;
Evan Cheng24dc1f52006-03-23 07:44:07 +00001250
Chris Lattner8139e282006-10-07 18:39:00 +00001251
1252let isTwoAddress = 1 in {
Chris Lattner45e123c2006-10-07 19:02:31 +00001253multiclass PDI_binop_rm_int<bits<8> opc, string OpcodeStr, Intrinsic IntId,
1254 bit Commutable = 0> {
Chris Lattner8139e282006-10-07 18:39:00 +00001255 def rr : PDI<opc, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1256 !strconcat(OpcodeStr, " {$src2, $dst|$dst, $src2"),
1257 [(set VR128:$dst, (IntId VR128:$src1, VR128:$src2))]> {
1258 let isCommutable = Commutable;
1259 }
1260 def rm : PDI<opc, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2),
1261 !strconcat(OpcodeStr, " {$src2, $dst|$dst, $src2"),
1262 [(set VR128:$dst, (IntId VR128:$src1,
1263 (bitconvert (loadv2i64 addr:$src2))))]>;
1264}
1265}
1266
1267let isTwoAddress = 1 in {
Chris Lattner45e123c2006-10-07 19:02:31 +00001268multiclass PDI_binop_rmi_int<bits<8> opc, bits<8> opc2, Format ImmForm,
1269 string OpcodeStr, Intrinsic IntId> {
Chris Lattner8139e282006-10-07 18:39:00 +00001270 def rr : PDI<opc, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1271 !strconcat(OpcodeStr, " {$src2, $dst|$dst, $src2"),
1272 [(set VR128:$dst, (IntId VR128:$src1, VR128:$src2))]>;
1273 def rm : PDI<opc, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2),
1274 !strconcat(OpcodeStr, " {$src2, $dst|$dst, $src2"),
1275 [(set VR128:$dst, (IntId VR128:$src1,
1276 (bitconvert (loadv2i64 addr:$src2))))]>;
1277 def ri : PDIi8<opc2, ImmForm, (ops VR128:$dst, VR128:$src1, i32i8imm:$src2),
1278 !strconcat(OpcodeStr, " {$src2, $dst|$dst, $src2"),
1279 [(set VR128:$dst, (IntId VR128:$src1,
1280 (scalar_to_vector (i32 imm:$src2))))]>;
1281}
1282}
1283
Evan Cheng506d3df2006-03-29 23:07:14 +00001284
Chris Lattner7c47f9a2006-10-07 19:14:49 +00001285let isTwoAddress = 1 in {
1286/// PDI_binop_rm - Simple SSE2 binary operator.
1287multiclass PDI_binop_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
1288 ValueType OpVT, bit Commutable = 0> {
1289 def rr : PDI<opc, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1290 !strconcat(OpcodeStr, " {$src2, $dst|$dst, $src2"),
1291 [(set VR128:$dst, (OpVT (OpNode VR128:$src1, VR128:$src2)))]> {
1292 let isCommutable = Commutable;
1293 }
1294 def rm : PDI<opc, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2),
1295 !strconcat(OpcodeStr, " {$src2, $dst|$dst, $src2"),
1296 [(set VR128:$dst, (OpVT (OpNode VR128:$src1,
1297 (bitconvert (loadv2i64 addr:$src2)))))]>;
1298}
Chris Lattner70f4f2e2006-10-07 19:34:33 +00001299
1300/// PDI_binop_rm_v2i64 - Simple SSE2 binary operator whose type is v2i64.
1301///
1302/// FIXME: we could eliminate this and use PDI_binop_rm instead if tblgen knew
1303/// to collapse (bitconvert VT to VT) into its operand.
1304///
1305multiclass PDI_binop_rm_v2i64<bits<8> opc, string OpcodeStr, SDNode OpNode,
1306 bit Commutable = 0> {
1307 def rr : PDI<opc, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1308 !strconcat(OpcodeStr, " {$src2, $dst|$dst, $src2"),
1309 [(set VR128:$dst, (v2i64 (OpNode VR128:$src1, VR128:$src2)))]> {
1310 let isCommutable = Commutable;
1311 }
1312 def rm : PDI<opc, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2),
1313 !strconcat(OpcodeStr, " {$src2, $dst|$dst, $src2"),
1314 [(set VR128:$dst, (OpNode VR128:$src1,(loadv2i64 addr:$src2)))]>;
1315}
Chris Lattner7c47f9a2006-10-07 19:14:49 +00001316}
1317
1318
1319// 128-bit Integer Arithmetic
1320
1321defm PADDB : PDI_binop_rm<0xFC, "paddb", add, v16i8, 1>;
1322defm PADDW : PDI_binop_rm<0xFD, "paddw", add, v8i16, 1>;
1323defm PADDD : PDI_binop_rm<0xFE, "paddd", add, v4i32, 1>;
Chris Lattner70f4f2e2006-10-07 19:34:33 +00001324defm PADDQ : PDI_binop_rm_v2i64<0xD4, "paddq", add, 1>;
Evan Cheng49ac1bf2006-04-13 00:43:35 +00001325
Chris Lattner45e123c2006-10-07 19:02:31 +00001326defm PADDSB : PDI_binop_rm_int<0xEC, "paddsb" , int_x86_sse2_padds_b, 1>;
1327defm PADDSW : PDI_binop_rm_int<0xED, "paddsw" , int_x86_sse2_padds_w, 1>;
1328defm PADDUSB : PDI_binop_rm_int<0xDC, "paddusb", int_x86_sse2_paddus_b, 1>;
1329defm PADDUSW : PDI_binop_rm_int<0xDD, "paddusw", int_x86_sse2_paddus_w, 1>;
Evan Cheng49ac1bf2006-04-13 00:43:35 +00001330
Chris Lattner7c47f9a2006-10-07 19:14:49 +00001331defm PSUBB : PDI_binop_rm<0xF8, "psubb", sub, v16i8>;
1332defm PSUBW : PDI_binop_rm<0xF9, "psubw", sub, v8i16>;
1333defm PSUBD : PDI_binop_rm<0xFA, "psubd", sub, v4i32>;
Chris Lattner70f4f2e2006-10-07 19:34:33 +00001334defm PSUBQ : PDI_binop_rm_v2i64<0xFB, "psubq", sub>;
Evan Cheng49ac1bf2006-04-13 00:43:35 +00001335
Chris Lattner45e123c2006-10-07 19:02:31 +00001336defm PSUBSB : PDI_binop_rm_int<0xE8, "psubsb" , int_x86_sse2_psubs_b>;
1337defm PSUBSW : PDI_binop_rm_int<0xE9, "psubsw" , int_x86_sse2_psubs_w>;
1338defm PSUBUSB : PDI_binop_rm_int<0xD8, "psubusb", int_x86_sse2_psubus_b>;
1339defm PSUBUSW : PDI_binop_rm_int<0xD9, "psubusw", int_x86_sse2_psubus_w>;
Evan Cheng49ac1bf2006-04-13 00:43:35 +00001340
Chris Lattner7c47f9a2006-10-07 19:14:49 +00001341defm PMULLW : PDI_binop_rm<0xD5, "pmullw", mul, v8i16, 1>;
Evan Cheng00586942006-04-13 06:11:45 +00001342
Chris Lattner45e123c2006-10-07 19:02:31 +00001343defm PMULHUW : PDI_binop_rm_int<0xE4, "pmulhuw", int_x86_sse2_pmulhu_w, 1>;
1344defm PMULHW : PDI_binop_rm_int<0xE5, "pmulhw" , int_x86_sse2_pmulh_w , 1>;
1345defm PMULUDQ : PDI_binop_rm_int<0xF4, "pmuludq", int_x86_sse2_pmulu_dq, 1>;
Evan Cheng00586942006-04-13 06:11:45 +00001346
Chris Lattner45e123c2006-10-07 19:02:31 +00001347defm PMADDWD : PDI_binop_rm_int<0xF5, "pmaddwd", int_x86_sse2_pmadd_wd, 1>;
Chris Lattner77337992006-10-07 07:06:17 +00001348
Chris Lattner45e123c2006-10-07 19:02:31 +00001349defm PAVGB : PDI_binop_rm_int<0xE0, "pavgb", int_x86_sse2_pavg_b, 1>;
1350defm PAVGW : PDI_binop_rm_int<0xE3, "pavgw", int_x86_sse2_pavg_w, 1>;
Chris Lattner8139e282006-10-07 18:39:00 +00001351
Chris Lattner77337992006-10-07 07:06:17 +00001352
Chris Lattner45e123c2006-10-07 19:02:31 +00001353defm PMINUB : PDI_binop_rm_int<0xDA, "pminub", int_x86_sse2_pminu_b, 1>;
1354defm PMINSW : PDI_binop_rm_int<0xEA, "pminsw", int_x86_sse2_pmins_w, 1>;
1355defm PMAXUB : PDI_binop_rm_int<0xDE, "pmaxub", int_x86_sse2_pmaxu_b, 1>;
1356defm PMAXSW : PDI_binop_rm_int<0xEE, "pmaxsw", int_x86_sse2_pmaxs_w, 1>;
1357defm PSADBW : PDI_binop_rm_int<0xE0, "psadbw", int_x86_sse2_psad_bw, 1>;
Evan Chengc60bd972006-03-25 09:37:23 +00001358
Chris Lattner77337992006-10-07 07:06:17 +00001359
Chris Lattner45e123c2006-10-07 19:02:31 +00001360defm PSLLW : PDI_binop_rmi_int<0xF1, 0x71, MRM6r, "psllw", int_x86_sse2_psll_w>;
1361defm PSLLD : PDI_binop_rmi_int<0xF2, 0x72, MRM6r, "pslld", int_x86_sse2_psll_d>;
1362defm PSLLQ : PDI_binop_rmi_int<0xF3, 0x73, MRM6r, "psllq", int_x86_sse2_psll_q>;
Chris Lattner77337992006-10-07 07:06:17 +00001363
Chris Lattner45e123c2006-10-07 19:02:31 +00001364defm PSRLW : PDI_binop_rmi_int<0xD1, 0x71, MRM2r, "psrlw", int_x86_sse2_psrl_w>;
1365defm PSRLD : PDI_binop_rmi_int<0xD2, 0x72, MRM2r, "psrld", int_x86_sse2_psrl_d>;
1366defm PSRLQ : PDI_binop_rmi_int<0xD3, 0x73, MRM2r, "psrlq", int_x86_sse2_psrl_q>;
Chris Lattner77337992006-10-07 07:06:17 +00001367
Chris Lattner45e123c2006-10-07 19:02:31 +00001368defm PSRAW : PDI_binop_rmi_int<0xE1, 0x71, MRM4r, "psraw", int_x86_sse2_psra_w>;
1369defm PSRAD : PDI_binop_rmi_int<0xE2, 0x72, MRM4r, "psrad", int_x86_sse2_psra_d>;
Chris Lattner77337992006-10-07 07:06:17 +00001370// PSRAQ doesn't exist in SSE[1-3].
1371
Chris Lattner6970eda2006-10-07 19:49:05 +00001372
1373// 128-bit logical shifts.
Evan Chengff65e382006-04-04 21:49:39 +00001374let isTwoAddress = 1 in {
1375def PSLLDQri : PDIi8<0x73, MRM7r, (ops VR128:$dst, VR128:$src1, i32i8imm:$src2),
1376 "pslldq {$src2, $dst|$dst, $src2}", []>;
Evan Cheng0ac8ea92006-04-14 00:14:05 +00001377def PSRLDQri : PDIi8<0x73, MRM3r, (ops VR128:$dst, VR128:$src1, i32i8imm:$src2),
Evan Chengff65e382006-04-04 21:49:39 +00001378 "psrldq {$src2, $dst|$dst, $src2}", []>;
Chris Lattner77337992006-10-07 07:06:17 +00001379// PSRADQri doesn't exist in SSE[1-3].
Evan Chengff65e382006-04-04 21:49:39 +00001380}
1381
Chris Lattner6970eda2006-10-07 19:49:05 +00001382let Predicates = [HasSSE2] in {
1383 def : Pat<(int_x86_sse2_psll_dq VR128:$src1, imm:$src2),
1384 (v2i64 (PSLLDQri VR128:$src1, (PSxLDQ_imm imm:$src2)))>;
1385 def : Pat<(int_x86_sse2_psrl_dq VR128:$src1, imm:$src2),
1386 (v2i64 (PSRLDQri VR128:$src1, (PSxLDQ_imm imm:$src2)))>;
1387}
1388
Evan Cheng506d3df2006-03-29 23:07:14 +00001389// Logical
Chris Lattnera7ebe552006-10-07 19:37:30 +00001390defm PAND : PDI_binop_rm_v2i64<0xDB, "pand", and, 1>;
1391defm POR : PDI_binop_rm_v2i64<0xEB, "por" , or , 1>;
1392defm PXOR : PDI_binop_rm_v2i64<0xEF, "pxor", xor, 1>;
1393
Evan Cheng506d3df2006-03-29 23:07:14 +00001394let isTwoAddress = 1 in {
Evan Cheng506d3df2006-03-29 23:07:14 +00001395def PANDNrr : PDI<0xDF, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1396 "pandn {$src2, $dst|$dst, $src2}",
1397 [(set VR128:$dst, (v2i64 (and (vnot VR128:$src1),
1398 VR128:$src2)))]>;
1399
1400def PANDNrm : PDI<0xDF, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2),
1401 "pandn {$src2, $dst|$dst, $src2}",
1402 [(set VR128:$dst, (v2i64 (and (vnot VR128:$src1),
1403 (load addr:$src2))))]>;
1404}
1405
Evan Cheng9ab1ac52006-04-14 23:32:40 +00001406// SSE2 Integer comparison
Chris Lattner45e123c2006-10-07 19:02:31 +00001407defm PCMPEQB : PDI_binop_rm_int<0x74, "pcmpeqb", int_x86_sse2_pcmpeq_b>;
1408defm PCMPEQW : PDI_binop_rm_int<0x75, "pcmpeqw", int_x86_sse2_pcmpeq_w>;
1409defm PCMPEQD : PDI_binop_rm_int<0x76, "pcmpeqd", int_x86_sse2_pcmpeq_d>;
1410defm PCMPGTB : PDI_binop_rm_int<0x64, "pcmpgtb", int_x86_sse2_pcmpgt_b>;
1411defm PCMPGTW : PDI_binop_rm_int<0x65, "pcmpgtw", int_x86_sse2_pcmpgt_w>;
1412defm PCMPGTD : PDI_binop_rm_int<0x66, "pcmpgtd", int_x86_sse2_pcmpgt_d>;
Evan Cheng9ab1ac52006-04-14 23:32:40 +00001413
Evan Cheng506d3df2006-03-29 23:07:14 +00001414// Pack instructions
Chris Lattner45e123c2006-10-07 19:02:31 +00001415defm PACKSSWB : PDI_binop_rm_int<0x63, "packsswb", int_x86_sse2_packsswb_128>;
1416defm PACKSSDW : PDI_binop_rm_int<0x6B, "packssdw", int_x86_sse2_packssdw_128>;
1417defm PACKUSWB : PDI_binop_rm_int<0x67, "packuswb", int_x86_sse2_packuswb_128>;
Evan Cheng506d3df2006-03-29 23:07:14 +00001418
1419// Shuffle and unpack instructions
Evan Cheng8703be42006-04-04 19:12:30 +00001420def PSHUFDri : PDIi8<0x70, MRMSrcReg,
Evan Cheng506d3df2006-03-29 23:07:14 +00001421 (ops VR128:$dst, VR128:$src1, i8imm:$src2),
1422 "pshufd {$src2, $src1, $dst|$dst, $src1, $src2}",
1423 [(set VR128:$dst, (v4i32 (vector_shuffle
1424 VR128:$src1, (undef),
1425 PSHUFD_shuffle_mask:$src2)))]>;
Evan Cheng8703be42006-04-04 19:12:30 +00001426def PSHUFDmi : PDIi8<0x70, MRMSrcMem,
Evan Cheng506d3df2006-03-29 23:07:14 +00001427 (ops VR128:$dst, i128mem:$src1, i8imm:$src2),
1428 "pshufd {$src2, $src1, $dst|$dst, $src1, $src2}",
1429 [(set VR128:$dst, (v4i32 (vector_shuffle
Chris Lattner3b57a832006-10-07 06:27:03 +00001430 (bc_v4i32(loadv2i64 addr:$src1)),
Evan Cheng91b740d2006-04-12 17:12:36 +00001431 (undef),
Evan Cheng506d3df2006-03-29 23:07:14 +00001432 PSHUFD_shuffle_mask:$src2)))]>;
1433
1434// SSE2 with ImmT == Imm8 and XS prefix.
Evan Cheng8703be42006-04-04 19:12:30 +00001435def PSHUFHWri : Ii8<0x70, MRMSrcReg,
Evan Cheng506d3df2006-03-29 23:07:14 +00001436 (ops VR128:$dst, VR128:$src1, i8imm:$src2),
1437 "pshufhw {$src2, $src1, $dst|$dst, $src1, $src2}",
1438 [(set VR128:$dst, (v8i16 (vector_shuffle
1439 VR128:$src1, (undef),
1440 PSHUFHW_shuffle_mask:$src2)))]>,
1441 XS, Requires<[HasSSE2]>;
Evan Cheng8703be42006-04-04 19:12:30 +00001442def PSHUFHWmi : Ii8<0x70, MRMSrcMem,
Evan Cheng506d3df2006-03-29 23:07:14 +00001443 (ops VR128:$dst, i128mem:$src1, i8imm:$src2),
1444 "pshufhw {$src2, $src1, $dst|$dst, $src1, $src2}",
1445 [(set VR128:$dst, (v8i16 (vector_shuffle
Evan Cheng91b740d2006-04-12 17:12:36 +00001446 (bc_v8i16 (loadv2i64 addr:$src1)),
1447 (undef),
Evan Cheng506d3df2006-03-29 23:07:14 +00001448 PSHUFHW_shuffle_mask:$src2)))]>,
1449 XS, Requires<[HasSSE2]>;
1450
1451// SSE2 with ImmT == Imm8 and XD prefix.
Evan Cheng8703be42006-04-04 19:12:30 +00001452def PSHUFLWri : Ii8<0x70, MRMSrcReg,
Evan Cheng506d3df2006-03-29 23:07:14 +00001453 (ops VR128:$dst, VR128:$src1, i32i8imm:$src2),
Evan Cheng7d9061e2006-03-30 19:54:57 +00001454 "pshuflw {$src2, $src1, $dst|$dst, $src1, $src2}",
Evan Cheng506d3df2006-03-29 23:07:14 +00001455 [(set VR128:$dst, (v8i16 (vector_shuffle
1456 VR128:$src1, (undef),
1457 PSHUFLW_shuffle_mask:$src2)))]>,
1458 XD, Requires<[HasSSE2]>;
Evan Cheng8703be42006-04-04 19:12:30 +00001459def PSHUFLWmi : Ii8<0x70, MRMSrcMem,
Evan Cheng506d3df2006-03-29 23:07:14 +00001460 (ops VR128:$dst, i128mem:$src1, i32i8imm:$src2),
Evan Cheng7d9061e2006-03-30 19:54:57 +00001461 "pshuflw {$src2, $src1, $dst|$dst, $src1, $src2}",
Evan Cheng506d3df2006-03-29 23:07:14 +00001462 [(set VR128:$dst, (v8i16 (vector_shuffle
Evan Cheng91b740d2006-04-12 17:12:36 +00001463 (bc_v8i16 (loadv2i64 addr:$src1)),
1464 (undef),
Evan Cheng506d3df2006-03-29 23:07:14 +00001465 PSHUFLW_shuffle_mask:$src2)))]>,
1466 XD, Requires<[HasSSE2]>;
1467
1468let isTwoAddress = 1 in {
Evan Chengc60bd972006-03-25 09:37:23 +00001469def PUNPCKLBWrr : PDI<0x60, MRMSrcReg,
1470 (ops VR128:$dst, VR128:$src1, VR128:$src2),
1471 "punpcklbw {$src2, $dst|$dst, $src2}",
Evan Cheng0038e592006-03-28 00:39:58 +00001472 [(set VR128:$dst,
1473 (v16i8 (vector_shuffle VR128:$src1, VR128:$src2,
1474 UNPCKL_shuffle_mask)))]>;
Evan Chengc60bd972006-03-25 09:37:23 +00001475def PUNPCKLBWrm : PDI<0x60, MRMSrcMem,
1476 (ops VR128:$dst, VR128:$src1, i128mem:$src2),
1477 "punpcklbw {$src2, $dst|$dst, $src2}",
Evan Cheng0038e592006-03-28 00:39:58 +00001478 [(set VR128:$dst,
Evan Cheng91b740d2006-04-12 17:12:36 +00001479 (v16i8 (vector_shuffle VR128:$src1,
1480 (bc_v16i8 (loadv2i64 addr:$src2)),
Evan Cheng0038e592006-03-28 00:39:58 +00001481 UNPCKL_shuffle_mask)))]>;
Evan Chengc60bd972006-03-25 09:37:23 +00001482def PUNPCKLWDrr : PDI<0x61, MRMSrcReg,
1483 (ops VR128:$dst, VR128:$src1, VR128:$src2),
1484 "punpcklwd {$src2, $dst|$dst, $src2}",
Evan Cheng0038e592006-03-28 00:39:58 +00001485 [(set VR128:$dst,
1486 (v8i16 (vector_shuffle VR128:$src1, VR128:$src2,
1487 UNPCKL_shuffle_mask)))]>;
Evan Chengc60bd972006-03-25 09:37:23 +00001488def PUNPCKLWDrm : PDI<0x61, MRMSrcMem,
1489 (ops VR128:$dst, VR128:$src1, i128mem:$src2),
1490 "punpcklwd {$src2, $dst|$dst, $src2}",
Evan Cheng0038e592006-03-28 00:39:58 +00001491 [(set VR128:$dst,
Evan Cheng91b740d2006-04-12 17:12:36 +00001492 (v8i16 (vector_shuffle VR128:$src1,
1493 (bc_v8i16 (loadv2i64 addr:$src2)),
Evan Cheng0038e592006-03-28 00:39:58 +00001494 UNPCKL_shuffle_mask)))]>;
Evan Chengc60bd972006-03-25 09:37:23 +00001495def PUNPCKLDQrr : PDI<0x62, MRMSrcReg,
1496 (ops VR128:$dst, VR128:$src1, VR128:$src2),
1497 "punpckldq {$src2, $dst|$dst, $src2}",
Evan Cheng0038e592006-03-28 00:39:58 +00001498 [(set VR128:$dst,
1499 (v4i32 (vector_shuffle VR128:$src1, VR128:$src2,
1500 UNPCKL_shuffle_mask)))]>;
Evan Chengc60bd972006-03-25 09:37:23 +00001501def PUNPCKLDQrm : PDI<0x62, MRMSrcMem,
1502 (ops VR128:$dst, VR128:$src1, i128mem:$src2),
1503 "punpckldq {$src2, $dst|$dst, $src2}",
Evan Cheng0038e592006-03-28 00:39:58 +00001504 [(set VR128:$dst,
Evan Cheng91b740d2006-04-12 17:12:36 +00001505 (v4i32 (vector_shuffle VR128:$src1,
1506 (bc_v4i32 (loadv2i64 addr:$src2)),
Evan Cheng0038e592006-03-28 00:39:58 +00001507 UNPCKL_shuffle_mask)))]>;
Evan Chengc60bd972006-03-25 09:37:23 +00001508def PUNPCKLQDQrr : PDI<0x6C, MRMSrcReg,
1509 (ops VR128:$dst, VR128:$src1, VR128:$src2),
Evan Cheng4fcb9222006-03-28 02:43:26 +00001510 "punpcklqdq {$src2, $dst|$dst, $src2}",
1511 [(set VR128:$dst,
1512 (v2i64 (vector_shuffle VR128:$src1, VR128:$src2,
1513 UNPCKL_shuffle_mask)))]>;
Evan Chengc60bd972006-03-25 09:37:23 +00001514def PUNPCKLQDQrm : PDI<0x6C, MRMSrcMem,
1515 (ops VR128:$dst, VR128:$src1, i128mem:$src2),
Evan Cheng4fcb9222006-03-28 02:43:26 +00001516 "punpcklqdq {$src2, $dst|$dst, $src2}",
1517 [(set VR128:$dst,
Evan Cheng91b740d2006-04-12 17:12:36 +00001518 (v2i64 (vector_shuffle VR128:$src1,
1519 (loadv2i64 addr:$src2),
Evan Cheng4fcb9222006-03-28 02:43:26 +00001520 UNPCKL_shuffle_mask)))]>;
Evan Chengc60bd972006-03-25 09:37:23 +00001521
1522def PUNPCKHBWrr : PDI<0x68, MRMSrcReg,
1523 (ops VR128:$dst, VR128:$src1, VR128:$src2),
Evan Cheng4fcb9222006-03-28 02:43:26 +00001524 "punpckhbw {$src2, $dst|$dst, $src2}",
1525 [(set VR128:$dst,
1526 (v16i8 (vector_shuffle VR128:$src1, VR128:$src2,
1527 UNPCKH_shuffle_mask)))]>;
Evan Chengc60bd972006-03-25 09:37:23 +00001528def PUNPCKHBWrm : PDI<0x68, MRMSrcMem,
1529 (ops VR128:$dst, VR128:$src1, i128mem:$src2),
Evan Cheng4fcb9222006-03-28 02:43:26 +00001530 "punpckhbw {$src2, $dst|$dst, $src2}",
1531 [(set VR128:$dst,
Evan Cheng91b740d2006-04-12 17:12:36 +00001532 (v16i8 (vector_shuffle VR128:$src1,
1533 (bc_v16i8 (loadv2i64 addr:$src2)),
Evan Cheng4fcb9222006-03-28 02:43:26 +00001534 UNPCKH_shuffle_mask)))]>;
Evan Chengc60bd972006-03-25 09:37:23 +00001535def PUNPCKHWDrr : PDI<0x69, MRMSrcReg,
1536 (ops VR128:$dst, VR128:$src1, VR128:$src2),
Evan Cheng4fcb9222006-03-28 02:43:26 +00001537 "punpckhwd {$src2, $dst|$dst, $src2}",
1538 [(set VR128:$dst,
1539 (v8i16 (vector_shuffle VR128:$src1, VR128:$src2,
1540 UNPCKH_shuffle_mask)))]>;
Evan Chengc60bd972006-03-25 09:37:23 +00001541def PUNPCKHWDrm : PDI<0x69, MRMSrcMem,
1542 (ops VR128:$dst, VR128:$src1, i128mem:$src2),
Evan Cheng4fcb9222006-03-28 02:43:26 +00001543 "punpckhwd {$src2, $dst|$dst, $src2}",
1544 [(set VR128:$dst,
Evan Cheng91b740d2006-04-12 17:12:36 +00001545 (v8i16 (vector_shuffle VR128:$src1,
1546 (bc_v8i16 (loadv2i64 addr:$src2)),
Evan Cheng4fcb9222006-03-28 02:43:26 +00001547 UNPCKH_shuffle_mask)))]>;
Evan Chengc60bd972006-03-25 09:37:23 +00001548def PUNPCKHDQrr : PDI<0x6A, MRMSrcReg,
1549 (ops VR128:$dst, VR128:$src1, VR128:$src2),
Evan Cheng4fcb9222006-03-28 02:43:26 +00001550 "punpckhdq {$src2, $dst|$dst, $src2}",
1551 [(set VR128:$dst,
1552 (v4i32 (vector_shuffle VR128:$src1, VR128:$src2,
1553 UNPCKH_shuffle_mask)))]>;
Evan Chengc60bd972006-03-25 09:37:23 +00001554def PUNPCKHDQrm : PDI<0x6A, MRMSrcMem,
1555 (ops VR128:$dst, VR128:$src1, i128mem:$src2),
Evan Cheng4fcb9222006-03-28 02:43:26 +00001556 "punpckhdq {$src2, $dst|$dst, $src2}",
1557 [(set VR128:$dst,
Evan Cheng91b740d2006-04-12 17:12:36 +00001558 (v4i32 (vector_shuffle VR128:$src1,
1559 (bc_v4i32 (loadv2i64 addr:$src2)),
Evan Cheng4fcb9222006-03-28 02:43:26 +00001560 UNPCKH_shuffle_mask)))]>;
Evan Chengc60bd972006-03-25 09:37:23 +00001561def PUNPCKHQDQrr : PDI<0x6D, MRMSrcReg,
1562 (ops VR128:$dst, VR128:$src1, VR128:$src2),
Evan Cheng3d1be072006-04-25 17:48:41 +00001563 "punpckhqdq {$src2, $dst|$dst, $src2}",
Evan Cheng4fcb9222006-03-28 02:43:26 +00001564 [(set VR128:$dst,
1565 (v2i64 (vector_shuffle VR128:$src1, VR128:$src2,
1566 UNPCKH_shuffle_mask)))]>;
Evan Chengc60bd972006-03-25 09:37:23 +00001567def PUNPCKHQDQrm : PDI<0x6D, MRMSrcMem,
1568 (ops VR128:$dst, VR128:$src1, i128mem:$src2),
Evan Cheng4fcb9222006-03-28 02:43:26 +00001569 "punpckhqdq {$src2, $dst|$dst, $src2}",
1570 [(set VR128:$dst,
Evan Cheng91b740d2006-04-12 17:12:36 +00001571 (v2i64 (vector_shuffle VR128:$src1,
1572 (loadv2i64 addr:$src2),
Evan Cheng4fcb9222006-03-28 02:43:26 +00001573 UNPCKH_shuffle_mask)))]>;
Evan Chenga971f6f2006-03-23 01:57:24 +00001574}
Evan Cheng82521dd2006-03-21 07:09:35 +00001575
Evan Chengb067a1e2006-03-31 19:22:53 +00001576// Extract / Insert
Evan Cheng9ab1ac52006-04-14 23:32:40 +00001577def PEXTRWri : PDIi8<0xC5, MRMSrcReg,
Evan Cheng069287d2006-05-16 07:21:53 +00001578 (ops GR32:$dst, VR128:$src1, i32i8imm:$src2),
Evan Cheng8703be42006-04-04 19:12:30 +00001579 "pextrw {$src2, $src1, $dst|$dst, $src1, $src2}",
Evan Cheng069287d2006-05-16 07:21:53 +00001580 [(set GR32:$dst, (X86pextrw (v8i16 VR128:$src1),
Evan Cheng8703be42006-04-04 19:12:30 +00001581 (i32 imm:$src2)))]>;
Evan Chengb067a1e2006-03-31 19:22:53 +00001582let isTwoAddress = 1 in {
Evan Cheng9ab1ac52006-04-14 23:32:40 +00001583def PINSRWrri : PDIi8<0xC4, MRMSrcReg,
Evan Cheng069287d2006-05-16 07:21:53 +00001584 (ops VR128:$dst, VR128:$src1, GR32:$src2, i32i8imm:$src3),
Evan Chengb067a1e2006-03-31 19:22:53 +00001585 "pinsrw {$src3, $src2, $dst|$dst, $src2, $src3}",
Evan Cheng653159f2006-03-31 21:55:24 +00001586 [(set VR128:$dst, (v8i16 (X86pinsrw (v8i16 VR128:$src1),
Evan Cheng015188f2006-06-15 08:14:54 +00001587 GR32:$src2, (iPTR imm:$src3))))]>;
Evan Cheng9ab1ac52006-04-14 23:32:40 +00001588def PINSRWrmi : PDIi8<0xC4, MRMSrcMem,
Evan Chengb067a1e2006-03-31 19:22:53 +00001589 (ops VR128:$dst, VR128:$src1, i16mem:$src2, i32i8imm:$src3),
1590 "pinsrw {$src3, $src2, $dst|$dst, $src2, $src3}",
1591 [(set VR128:$dst,
Evan Cheng653159f2006-03-31 21:55:24 +00001592 (v8i16 (X86pinsrw (v8i16 VR128:$src1),
Evan Chengb067a1e2006-03-31 19:22:53 +00001593 (i32 (anyext (loadi16 addr:$src2))),
Evan Cheng015188f2006-06-15 08:14:54 +00001594 (iPTR imm:$src3))))]>;
Evan Chengb067a1e2006-03-31 19:22:53 +00001595}
1596
Evan Cheng82521dd2006-03-21 07:09:35 +00001597//===----------------------------------------------------------------------===//
Evan Chengc653d482006-03-24 22:28:37 +00001598// Miscellaneous Instructions
1599//===----------------------------------------------------------------------===//
1600
Evan Chengc5fb2b12006-03-30 00:33:26 +00001601// Mask creation
Evan Cheng069287d2006-05-16 07:21:53 +00001602def MOVMSKPSrr : PSI<0x50, MRMSrcReg, (ops GR32:$dst, VR128:$src),
Evan Chengc5fb2b12006-03-30 00:33:26 +00001603 "movmskps {$src, $dst|$dst, $src}",
Evan Cheng069287d2006-05-16 07:21:53 +00001604 [(set GR32:$dst, (int_x86_sse_movmsk_ps VR128:$src))]>;
1605def MOVMSKPDrr : PSI<0x50, MRMSrcReg, (ops GR32:$dst, VR128:$src),
Evan Chengc5fb2b12006-03-30 00:33:26 +00001606 "movmskpd {$src, $dst|$dst, $src}",
Evan Cheng069287d2006-05-16 07:21:53 +00001607 [(set GR32:$dst, (int_x86_sse2_movmsk_pd VR128:$src))]>;
Evan Chengc5fb2b12006-03-30 00:33:26 +00001608
Evan Cheng069287d2006-05-16 07:21:53 +00001609def PMOVMSKBrr : PDI<0xD7, MRMSrcReg, (ops GR32:$dst, VR128:$src),
Evan Chengc5fb2b12006-03-30 00:33:26 +00001610 "pmovmskb {$src, $dst|$dst, $src}",
Evan Cheng069287d2006-05-16 07:21:53 +00001611 [(set GR32:$dst, (int_x86_sse2_pmovmskb_128 VR128:$src))]>;
Evan Chengc5fb2b12006-03-30 00:33:26 +00001612
Evan Chengfcf5e212006-04-11 06:57:30 +00001613// Conditional store
Evan Cheng23b31222006-09-05 05:59:25 +00001614def MASKMOVDQU : PDI<0xF7, MRMSrcReg, (ops VR128:$src, VR128:$mask),
Evan Chengfcf5e212006-04-11 06:57:30 +00001615 "maskmovdqu {$mask, $src|$src, $mask}",
1616 [(int_x86_sse2_maskmov_dqu VR128:$src, VR128:$mask, EDI)]>,
1617 Imp<[EDI],[]>;
1618
Chris Lattner6970eda2006-10-07 19:49:05 +00001619// Prefetching loads.
1620// TODO: no intrinsics for these?
1621def PREFETCHT0 : PSI<0x18, MRM1m, (ops i8mem:$src), "prefetcht0 $src", []>;
1622def PREFETCHT1 : PSI<0x18, MRM2m, (ops i8mem:$src), "prefetcht1 $src", []>;
1623def PREFETCHT2 : PSI<0x18, MRM3m, (ops i8mem:$src), "prefetcht2 $src", []>;
1624def PREFETCHTNTA : PSI<0x18, MRM0m, (ops i8mem:$src), "prefetchtnta $src", []>;
Evan Chengecac9cb2006-03-25 06:03:26 +00001625
1626// Non-temporal stores
Evan Chengfcf5e212006-04-11 06:57:30 +00001627def MOVNTPSmr : PSI<0x2B, MRMDestMem, (ops i128mem:$dst, VR128:$src),
1628 "movntps {$src, $dst|$dst, $src}",
1629 [(int_x86_sse_movnt_ps addr:$dst, VR128:$src)]>;
1630def MOVNTPDmr : PDI<0x2B, MRMDestMem, (ops i128mem:$dst, VR128:$src),
1631 "movntpd {$src, $dst|$dst, $src}",
1632 [(int_x86_sse2_movnt_pd addr:$dst, VR128:$src)]>;
1633def MOVNTDQmr : PDI<0xE7, MRMDestMem, (ops f128mem:$dst, VR128:$src),
1634 "movntdq {$src, $dst|$dst, $src}",
1635 [(int_x86_sse2_movnt_dq addr:$dst, VR128:$src)]>;
Evan Cheng069287d2006-05-16 07:21:53 +00001636def MOVNTImr : I<0xC3, MRMDestMem, (ops i32mem:$dst, GR32:$src),
Evan Chengfcf5e212006-04-11 06:57:30 +00001637 "movnti {$src, $dst|$dst, $src}",
Evan Cheng069287d2006-05-16 07:21:53 +00001638 [(int_x86_sse2_movnt_i addr:$dst, GR32:$src)]>,
Evan Chengfcf5e212006-04-11 06:57:30 +00001639 TB, Requires<[HasSSE2]>;
Evan Chengecac9cb2006-03-25 06:03:26 +00001640
Evan Chengf3e1b1d2006-04-14 07:43:12 +00001641// Flush cache
1642def CLFLUSH : I<0xAE, MRM7m, (ops i8mem:$src),
1643 "clflush $src", [(int_x86_sse2_clflush addr:$src)]>,
1644 TB, Requires<[HasSSE2]>;
1645
1646// Load, store, and memory fence
Chris Lattner6970eda2006-10-07 19:49:05 +00001647def SFENCE : PSI<0xAE, MRM7m, (ops), "sfence", [(int_x86_sse_sfence)]>;
Evan Chengf3e1b1d2006-04-14 07:43:12 +00001648def LFENCE : I<0xAE, MRM5m, (ops),
1649 "lfence", [(int_x86_sse2_lfence)]>, TB, Requires<[HasSSE2]>;
1650def MFENCE : I<0xAE, MRM6m, (ops),
1651 "mfence", [(int_x86_sse2_mfence)]>, TB, Requires<[HasSSE2]>;
Evan Chengecac9cb2006-03-25 06:03:26 +00001652
Evan Cheng372db542006-04-08 00:47:44 +00001653// MXCSR register
Evan Chengf3e1b1d2006-04-14 07:43:12 +00001654def LDMXCSR : I<0xAE, MRM5m, (ops i32mem:$src),
Evan Cheng372db542006-04-08 00:47:44 +00001655 "ldmxcsr $src",
1656 [(int_x86_sse_ldmxcsr addr:$src)]>, TB, Requires<[HasSSE1]>;
1657def STMXCSR : I<0xAE, MRM3m, (ops i32mem:$dst),
1658 "stmxcsr $dst",
1659 [(int_x86_sse_stmxcsr addr:$dst)]>, TB, Requires<[HasSSE1]>;
Evan Chengc653d482006-03-24 22:28:37 +00001660
Evan Chengd9539472006-04-14 21:59:03 +00001661// Thread synchronization
1662def MONITOR : I<0xC8, RawFrm, (ops), "monitor",
Chris Lattner6970eda2006-10-07 19:49:05 +00001663 [(int_x86_sse3_monitor EAX, ECX, EDX)]>,TB, Requires<[HasSSE3]>;
1664def MWAIT : I<0xC9, RawFrm, (ops), "mwait",
1665 [(int_x86_sse3_mwait ECX, EAX)]>, TB, Requires<[HasSSE3]>;
Evan Chengd9539472006-04-14 21:59:03 +00001666
Evan Chengc653d482006-03-24 22:28:37 +00001667//===----------------------------------------------------------------------===//
Evan Cheng82521dd2006-03-21 07:09:35 +00001668// Alias Instructions
1669//===----------------------------------------------------------------------===//
1670
Evan Chengffea91e2006-03-26 09:53:12 +00001671// Alias instructions that map zero vector to pxor / xorp* for sse.
Evan Cheng386031a2006-03-24 07:29:27 +00001672// FIXME: remove when we can teach regalloc that xor reg, reg is ok.
Evan Cheng775ff182006-06-29 18:04:54 +00001673def V_SET0 : PSI<0x57, MRMInitReg, (ops VR128:$dst),
1674 "xorps $dst, $dst",
1675 [(set VR128:$dst, (v4f32 immAllZerosV))]>;
Evan Cheng386031a2006-03-24 07:29:27 +00001676
Evan Chenga0b3afb2006-03-27 07:00:16 +00001677def V_SETALLONES : PDI<0x76, MRMInitReg, (ops VR128:$dst),
1678 "pcmpeqd $dst, $dst",
1679 [(set VR128:$dst, (v2f64 immAllOnesV))]>;
1680
Evan Cheng11e15b32006-04-03 20:53:28 +00001681// FR32 / FR64 to 128-bit vector conversion.
1682def MOVSS2PSrr : SSI<0x10, MRMSrcReg, (ops VR128:$dst, FR32:$src),
1683 "movss {$src, $dst|$dst, $src}",
1684 [(set VR128:$dst,
1685 (v4f32 (scalar_to_vector FR32:$src)))]>;
1686def MOVSS2PSrm : SSI<0x10, MRMSrcMem, (ops VR128:$dst, f32mem:$src),
1687 "movss {$src, $dst|$dst, $src}",
1688 [(set VR128:$dst,
1689 (v4f32 (scalar_to_vector (loadf32 addr:$src))))]>;
1690def MOVSD2PDrr : SDI<0x10, MRMSrcReg, (ops VR128:$dst, FR64:$src),
1691 "movsd {$src, $dst|$dst, $src}",
1692 [(set VR128:$dst,
1693 (v2f64 (scalar_to_vector FR64:$src)))]>;
1694def MOVSD2PDrm : SDI<0x10, MRMSrcMem, (ops VR128:$dst, f64mem:$src),
1695 "movsd {$src, $dst|$dst, $src}",
1696 [(set VR128:$dst,
1697 (v2f64 (scalar_to_vector (loadf64 addr:$src))))]>;
1698
Evan Cheng069287d2006-05-16 07:21:53 +00001699def MOVDI2PDIrr : PDI<0x6E, MRMSrcReg, (ops VR128:$dst, GR32:$src),
Evan Cheng11e15b32006-04-03 20:53:28 +00001700 "movd {$src, $dst|$dst, $src}",
1701 [(set VR128:$dst,
Evan Cheng069287d2006-05-16 07:21:53 +00001702 (v4i32 (scalar_to_vector GR32:$src)))]>;
Evan Cheng11e15b32006-04-03 20:53:28 +00001703def MOVDI2PDIrm : PDI<0x6E, MRMSrcMem, (ops VR128:$dst, i32mem:$src),
1704 "movd {$src, $dst|$dst, $src}",
1705 [(set VR128:$dst,
1706 (v4i32 (scalar_to_vector (loadi32 addr:$src))))]>;
1707// SSE2 instructions with XS prefix
1708def MOVQI2PQIrr : I<0x7E, MRMSrcReg, (ops VR128:$dst, VR64:$src),
1709 "movq {$src, $dst|$dst, $src}",
1710 [(set VR128:$dst,
1711 (v2i64 (scalar_to_vector VR64:$src)))]>, XS,
1712 Requires<[HasSSE2]>;
1713def MOVQI2PQIrm : I<0x7E, MRMSrcMem, (ops VR128:$dst, i64mem:$src),
1714 "movq {$src, $dst|$dst, $src}",
1715 [(set VR128:$dst,
1716 (v2i64 (scalar_to_vector (loadi64 addr:$src))))]>, XS,
1717 Requires<[HasSSE2]>;
1718// FIXME: may not be able to eliminate this movss with coalescing the src and
1719// dest register classes are different. We really want to write this pattern
1720// like this:
Evan Cheng015188f2006-06-15 08:14:54 +00001721// def : Pat<(f32 (vector_extract (v4f32 VR128:$src), (iPTR 0))),
Evan Cheng11e15b32006-04-03 20:53:28 +00001722// (f32 FR32:$src)>;
1723def MOVPS2SSrr : SSI<0x10, MRMSrcReg, (ops FR32:$dst, VR128:$src),
1724 "movss {$src, $dst|$dst, $src}",
1725 [(set FR32:$dst, (vector_extract (v4f32 VR128:$src),
Evan Cheng015188f2006-06-15 08:14:54 +00001726 (iPTR 0)))]>;
Evan Cheng85c09652006-04-06 23:53:29 +00001727def MOVPS2SSmr : SSI<0x11, MRMDestMem, (ops f32mem:$dst, VR128:$src),
Evan Cheng11e15b32006-04-03 20:53:28 +00001728 "movss {$src, $dst|$dst, $src}",
1729 [(store (f32 (vector_extract (v4f32 VR128:$src),
Evan Cheng015188f2006-06-15 08:14:54 +00001730 (iPTR 0))), addr:$dst)]>;
Evan Cheng11e15b32006-04-03 20:53:28 +00001731def MOVPD2SDrr : SDI<0x10, MRMSrcReg, (ops FR64:$dst, VR128:$src),
1732 "movsd {$src, $dst|$dst, $src}",
1733 [(set FR64:$dst, (vector_extract (v2f64 VR128:$src),
Evan Cheng015188f2006-06-15 08:14:54 +00001734 (iPTR 0)))]>;
Evan Chengfb2a3b22006-04-18 21:29:08 +00001735def MOVPD2SDmr : SDI<0x11, MRMDestMem, (ops f64mem:$dst, VR128:$src),
1736 "movsd {$src, $dst|$dst, $src}",
1737 [(store (f64 (vector_extract (v2f64 VR128:$src),
Evan Cheng015188f2006-06-15 08:14:54 +00001738 (iPTR 0))), addr:$dst)]>;
Evan Cheng069287d2006-05-16 07:21:53 +00001739def MOVPDI2DIrr : PDI<0x7E, MRMDestReg, (ops GR32:$dst, VR128:$src),
Evan Cheng11e15b32006-04-03 20:53:28 +00001740 "movd {$src, $dst|$dst, $src}",
Evan Cheng069287d2006-05-16 07:21:53 +00001741 [(set GR32:$dst, (vector_extract (v4i32 VR128:$src),
Evan Cheng015188f2006-06-15 08:14:54 +00001742 (iPTR 0)))]>;
Evan Cheng11e15b32006-04-03 20:53:28 +00001743def MOVPDI2DImr : PDI<0x7E, MRMDestMem, (ops i32mem:$dst, VR128:$src),
1744 "movd {$src, $dst|$dst, $src}",
1745 [(store (i32 (vector_extract (v4i32 VR128:$src),
Evan Cheng015188f2006-06-15 08:14:54 +00001746 (iPTR 0))), addr:$dst)]>;
Evan Cheng11e15b32006-04-03 20:53:28 +00001747
1748// Move to lower bits of a VR128, leaving upper bits alone.
Evan Chengbc4832b2006-03-24 23:15:12 +00001749// Three operand (but two address) aliases.
1750let isTwoAddress = 1 in {
Evan Cheng11e15b32006-04-03 20:53:28 +00001751def MOVLSS2PSrr : SSI<0x10, MRMSrcReg, (ops VR128:$dst, VR128:$src1, FR32:$src2),
Evan Chengbc4832b2006-03-24 23:15:12 +00001752 "movss {$src2, $dst|$dst, $src2}", []>;
Evan Cheng11e15b32006-04-03 20:53:28 +00001753def MOVLSD2PDrr : SDI<0x10, MRMSrcReg, (ops VR128:$dst, VR128:$src1, FR64:$src2),
Evan Chengbc4832b2006-03-24 23:15:12 +00001754 "movsd {$src2, $dst|$dst, $src2}", []>;
Evan Chengd6d1cbd2006-04-11 00:19:04 +00001755
Evan Chengfd111b52006-04-19 21:15:24 +00001756let AddedComplexity = 20 in {
Evan Chengd6d1cbd2006-04-11 00:19:04 +00001757def MOVLPSrr : SSI<0x10, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1758 "movss {$src2, $dst|$dst, $src2}",
1759 [(set VR128:$dst,
1760 (v4f32 (vector_shuffle VR128:$src1, VR128:$src2,
Evan Cheng017dcc62006-04-21 01:05:10 +00001761 MOVL_shuffle_mask)))]>;
Evan Chengd6d1cbd2006-04-11 00:19:04 +00001762def MOVLPDrr : SDI<0x10, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1763 "movsd {$src2, $dst|$dst, $src2}",
1764 [(set VR128:$dst,
1765 (v2f64 (vector_shuffle VR128:$src1, VR128:$src2,
Evan Cheng017dcc62006-04-21 01:05:10 +00001766 MOVL_shuffle_mask)))]>;
Evan Chengbc4832b2006-03-24 23:15:12 +00001767}
Evan Chengfd111b52006-04-19 21:15:24 +00001768}
Evan Cheng82521dd2006-03-21 07:09:35 +00001769
Evan Cheng397edef2006-04-11 22:28:25 +00001770// Store / copy lower 64-bits of a XMM register.
1771def MOVLQ128mr : PDI<0xD6, MRMDestMem, (ops i64mem:$dst, VR128:$src),
1772 "movq {$src, $dst|$dst, $src}",
1773 [(int_x86_sse2_storel_dq addr:$dst, VR128:$src)]>;
1774
Evan Cheng11e15b32006-04-03 20:53:28 +00001775// Move to lower bits of a VR128 and zeroing upper bits.
Evan Chengbc4832b2006-03-24 23:15:12 +00001776// Loading from memory automatically zeroing upper bits.
Evan Cheng017dcc62006-04-21 01:05:10 +00001777let AddedComplexity = 20 in {
Evan Cheng11e15b32006-04-03 20:53:28 +00001778def MOVZSS2PSrm : SSI<0x10, MRMSrcMem, (ops VR128:$dst, f32mem:$src),
Evan Chengbc4832b2006-03-24 23:15:12 +00001779 "movss {$src, $dst|$dst, $src}",
Evan Cheng017dcc62006-04-21 01:05:10 +00001780 [(set VR128:$dst, (v4f32 (vector_shuffle immAllZerosV,
1781 (v4f32 (scalar_to_vector (loadf32 addr:$src))),
1782 MOVL_shuffle_mask)))]>;
Evan Cheng11e15b32006-04-03 20:53:28 +00001783def MOVZSD2PDrm : SDI<0x10, MRMSrcMem, (ops VR128:$dst, f64mem:$src),
Evan Chengbc4832b2006-03-24 23:15:12 +00001784 "movsd {$src, $dst|$dst, $src}",
Evan Cheng017dcc62006-04-21 01:05:10 +00001785 [(set VR128:$dst, (v2f64 (vector_shuffle immAllZerosV,
1786 (v2f64 (scalar_to_vector (loadf64 addr:$src))),
1787 MOVL_shuffle_mask)))]>;
1788// movd / movq to XMM register zero-extends
Evan Cheng069287d2006-05-16 07:21:53 +00001789def MOVZDI2PDIrr : PDI<0x6E, MRMSrcReg, (ops VR128:$dst, GR32:$src),
Evan Cheng017dcc62006-04-21 01:05:10 +00001790 "movd {$src, $dst|$dst, $src}",
1791 [(set VR128:$dst, (v4i32 (vector_shuffle immAllZerosV,
Chris Lattner3b57a832006-10-07 06:27:03 +00001792 (v4i32 (scalar_to_vector GR32:$src)),
Evan Cheng017dcc62006-04-21 01:05:10 +00001793 MOVL_shuffle_mask)))]>;
Evan Cheng11e15b32006-04-03 20:53:28 +00001794def MOVZDI2PDIrm : PDI<0x6E, MRMSrcMem, (ops VR128:$dst, i32mem:$src),
1795 "movd {$src, $dst|$dst, $src}",
Evan Cheng017dcc62006-04-21 01:05:10 +00001796 [(set VR128:$dst, (v4i32 (vector_shuffle immAllZerosV,
1797 (v4i32 (scalar_to_vector (loadi32 addr:$src))),
1798 MOVL_shuffle_mask)))]>;
Evan Chenga7fc6422006-04-24 23:34:56 +00001799// Moving from XMM to XMM but still clear upper 64 bits.
1800def MOVZQI2PQIrr : I<0x7E, MRMSrcReg, (ops VR128:$dst, VR128:$src),
1801 "movq {$src, $dst|$dst, $src}",
1802 [(set VR128:$dst, (int_x86_sse2_movl_dq VR128:$src))]>,
1803 XS, Requires<[HasSSE2]>;
1804def MOVZQI2PQIrm : I<0x7E, MRMSrcMem, (ops VR128:$dst, i64mem:$src),
1805 "movq {$src, $dst|$dst, $src}",
1806 [(set VR128:$dst, (int_x86_sse2_movl_dq
Chris Lattner3b57a832006-10-07 06:27:03 +00001807 (bitconvert (loadv2i64 addr:$src))))]>,
Evan Chenga7fc6422006-04-24 23:34:56 +00001808 XS, Requires<[HasSSE2]>;
Evan Cheng017dcc62006-04-21 01:05:10 +00001809}
Evan Cheng48090aa2006-03-21 23:01:21 +00001810
1811//===----------------------------------------------------------------------===//
1812// Non-Instruction Patterns
1813//===----------------------------------------------------------------------===//
1814
1815// 128-bit vector undef's.
1816def : Pat<(v2f64 (undef)), (IMPLICIT_DEF_VR128)>, Requires<[HasSSE2]>;
1817def : Pat<(v16i8 (undef)), (IMPLICIT_DEF_VR128)>, Requires<[HasSSE2]>;
1818def : Pat<(v8i16 (undef)), (IMPLICIT_DEF_VR128)>, Requires<[HasSSE2]>;
1819def : Pat<(v4i32 (undef)), (IMPLICIT_DEF_VR128)>, Requires<[HasSSE2]>;
1820def : Pat<(v2i64 (undef)), (IMPLICIT_DEF_VR128)>, Requires<[HasSSE2]>;
1821
Evan Chengffea91e2006-03-26 09:53:12 +00001822// 128-bit vector all zero's.
Evan Cheng775ff182006-06-29 18:04:54 +00001823def : Pat<(v16i8 immAllZerosV), (V_SET0)>, Requires<[HasSSE2]>;
1824def : Pat<(v8i16 immAllZerosV), (V_SET0)>, Requires<[HasSSE2]>;
1825def : Pat<(v4i32 immAllZerosV), (V_SET0)>, Requires<[HasSSE2]>;
1826def : Pat<(v2i64 immAllZerosV), (V_SET0)>, Requires<[HasSSE2]>;
1827def : Pat<(v2f64 immAllZerosV), (V_SET0)>, Requires<[HasSSE2]>;
Evan Chengffea91e2006-03-26 09:53:12 +00001828
Evan Chenga0b3afb2006-03-27 07:00:16 +00001829// 128-bit vector all one's.
Chris Lattner30da68a2006-06-20 00:25:29 +00001830def : Pat<(v16i8 immAllOnesV), (V_SETALLONES)>, Requires<[HasSSE2]>;
1831def : Pat<(v8i16 immAllOnesV), (V_SETALLONES)>, Requires<[HasSSE2]>;
1832def : Pat<(v4i32 immAllOnesV), (V_SETALLONES)>, Requires<[HasSSE2]>;
1833def : Pat<(v2i64 immAllOnesV), (V_SETALLONES)>, Requires<[HasSSE2]>;
1834def : Pat<(v4f32 immAllOnesV), (V_SETALLONES)>, Requires<[HasSSE1]>;
Evan Chenga0b3afb2006-03-27 07:00:16 +00001835
Evan Cheng48090aa2006-03-21 23:01:21 +00001836// Store 128-bit integer vector values.
Evan Cheng24dc1f52006-03-23 07:44:07 +00001837def : Pat<(store (v16i8 VR128:$src), addr:$dst),
Evan Chengffea91e2006-03-26 09:53:12 +00001838 (MOVDQAmr addr:$dst, VR128:$src)>, Requires<[HasSSE2]>;
Evan Cheng24dc1f52006-03-23 07:44:07 +00001839def : Pat<(store (v8i16 VR128:$src), addr:$dst),
Evan Chengffea91e2006-03-26 09:53:12 +00001840 (MOVDQAmr addr:$dst, VR128:$src)>, Requires<[HasSSE2]>;
Evan Cheng24dc1f52006-03-23 07:44:07 +00001841def : Pat<(store (v4i32 VR128:$src), addr:$dst),
Evan Chengffea91e2006-03-26 09:53:12 +00001842 (MOVDQAmr addr:$dst, VR128:$src)>, Requires<[HasSSE2]>;
Evan Cheng48090aa2006-03-21 23:01:21 +00001843
Evan Cheng069287d2006-05-16 07:21:53 +00001844// Scalar to v8i16 / v16i8. The source may be a GR32, but only the lower 8 or
Evan Cheng48090aa2006-03-21 23:01:21 +00001845// 16-bits matter.
Chris Lattner30da68a2006-06-20 00:25:29 +00001846def : Pat<(v8i16 (X86s2vec GR32:$src)), (MOVDI2PDIrr GR32:$src)>,
Evan Chengffea91e2006-03-26 09:53:12 +00001847 Requires<[HasSSE2]>;
Chris Lattner30da68a2006-06-20 00:25:29 +00001848def : Pat<(v16i8 (X86s2vec GR32:$src)), (MOVDI2PDIrr GR32:$src)>,
Evan Chengffea91e2006-03-26 09:53:12 +00001849 Requires<[HasSSE2]>;
Evan Cheng48090aa2006-03-21 23:01:21 +00001850
Evan Cheng2c0dbd02006-03-24 02:58:06 +00001851// bit_convert
Chris Lattner4cc84ed2006-10-07 04:52:09 +00001852let Predicates = [HasSSE2] in {
1853 def : Pat<(v2i64 (bitconvert (v4i32 VR128:$src))), (v2i64 VR128:$src)>;
1854 def : Pat<(v2i64 (bitconvert (v8i16 VR128:$src))), (v2i64 VR128:$src)>;
1855 def : Pat<(v2i64 (bitconvert (v16i8 VR128:$src))), (v2i64 VR128:$src)>;
1856 def : Pat<(v2i64 (bitconvert (v2f64 VR128:$src))), (v2i64 VR128:$src)>;
1857 def : Pat<(v2i64 (bitconvert (v4f32 VR128:$src))), (v2i64 VR128:$src)>;
1858 def : Pat<(v4i32 (bitconvert (v2i64 VR128:$src))), (v4i32 VR128:$src)>;
1859 def : Pat<(v4i32 (bitconvert (v8i16 VR128:$src))), (v4i32 VR128:$src)>;
1860 def : Pat<(v4i32 (bitconvert (v16i8 VR128:$src))), (v4i32 VR128:$src)>;
1861 def : Pat<(v4i32 (bitconvert (v2f64 VR128:$src))), (v4i32 VR128:$src)>;
1862 def : Pat<(v4i32 (bitconvert (v4f32 VR128:$src))), (v4i32 VR128:$src)>;
1863 def : Pat<(v8i16 (bitconvert (v2i64 VR128:$src))), (v8i16 VR128:$src)>;
1864 def : Pat<(v8i16 (bitconvert (v4i32 VR128:$src))), (v8i16 VR128:$src)>;
1865 def : Pat<(v8i16 (bitconvert (v16i8 VR128:$src))), (v8i16 VR128:$src)>;
1866 def : Pat<(v8i16 (bitconvert (v2f64 VR128:$src))), (v8i16 VR128:$src)>;
1867 def : Pat<(v8i16 (bitconvert (v4f32 VR128:$src))), (v8i16 VR128:$src)>;
1868 def : Pat<(v16i8 (bitconvert (v2i64 VR128:$src))), (v16i8 VR128:$src)>;
1869 def : Pat<(v16i8 (bitconvert (v4i32 VR128:$src))), (v16i8 VR128:$src)>;
1870 def : Pat<(v16i8 (bitconvert (v8i16 VR128:$src))), (v16i8 VR128:$src)>;
1871 def : Pat<(v16i8 (bitconvert (v2f64 VR128:$src))), (v16i8 VR128:$src)>;
1872 def : Pat<(v16i8 (bitconvert (v4f32 VR128:$src))), (v16i8 VR128:$src)>;
1873 def : Pat<(v4f32 (bitconvert (v2i64 VR128:$src))), (v4f32 VR128:$src)>;
1874 def : Pat<(v4f32 (bitconvert (v4i32 VR128:$src))), (v4f32 VR128:$src)>;
1875 def : Pat<(v4f32 (bitconvert (v8i16 VR128:$src))), (v4f32 VR128:$src)>;
1876 def : Pat<(v4f32 (bitconvert (v16i8 VR128:$src))), (v4f32 VR128:$src)>;
1877 def : Pat<(v4f32 (bitconvert (v2f64 VR128:$src))), (v4f32 VR128:$src)>;
1878 def : Pat<(v2f64 (bitconvert (v2i64 VR128:$src))), (v2f64 VR128:$src)>;
1879 def : Pat<(v2f64 (bitconvert (v4i32 VR128:$src))), (v2f64 VR128:$src)>;
1880 def : Pat<(v2f64 (bitconvert (v8i16 VR128:$src))), (v2f64 VR128:$src)>;
1881 def : Pat<(v2f64 (bitconvert (v16i8 VR128:$src))), (v2f64 VR128:$src)>;
1882 def : Pat<(v2f64 (bitconvert (v4f32 VR128:$src))), (v2f64 VR128:$src)>;
1883}
Evan Chengb9df0ca2006-03-22 02:53:00 +00001884
Evan Cheng017dcc62006-04-21 01:05:10 +00001885// Move scalar to XMM zero-extended
1886// movd to XMM register zero-extends
1887let AddedComplexity = 20 in {
1888def : Pat<(v8i16 (vector_shuffle immAllZerosV,
Evan Cheng069287d2006-05-16 07:21:53 +00001889 (v8i16 (X86s2vec GR32:$src)), MOVL_shuffle_mask)),
Chris Lattner30da68a2006-06-20 00:25:29 +00001890 (MOVZDI2PDIrr GR32:$src)>, Requires<[HasSSE2]>;
Evan Cheng017dcc62006-04-21 01:05:10 +00001891def : Pat<(v16i8 (vector_shuffle immAllZerosV,
Evan Cheng069287d2006-05-16 07:21:53 +00001892 (v16i8 (X86s2vec GR32:$src)), MOVL_shuffle_mask)),
Chris Lattner30da68a2006-06-20 00:25:29 +00001893 (MOVZDI2PDIrr GR32:$src)>, Requires<[HasSSE2]>;
Evan Cheng017dcc62006-04-21 01:05:10 +00001894// Zeroing a VR128 then do a MOVS{S|D} to the lower bits.
1895def : Pat<(v2f64 (vector_shuffle immAllZerosV,
1896 (v2f64 (scalar_to_vector FR64:$src)), MOVL_shuffle_mask)),
Evan Cheng775ff182006-06-29 18:04:54 +00001897 (MOVLSD2PDrr (V_SET0), FR64:$src)>, Requires<[HasSSE2]>;
Evan Cheng017dcc62006-04-21 01:05:10 +00001898def : Pat<(v4f32 (vector_shuffle immAllZerosV,
1899 (v4f32 (scalar_to_vector FR32:$src)), MOVL_shuffle_mask)),
Evan Cheng775ff182006-06-29 18:04:54 +00001900 (MOVLSS2PSrr (V_SET0), FR32:$src)>, Requires<[HasSSE2]>;
Evan Cheng017dcc62006-04-21 01:05:10 +00001901}
Evan Chengbc4832b2006-03-24 23:15:12 +00001902
Evan Chengb9df0ca2006-03-22 02:53:00 +00001903// Splat v2f64 / v2i64
Evan Chengfd111b52006-04-19 21:15:24 +00001904let AddedComplexity = 10 in {
Evan Chengd9539472006-04-14 21:59:03 +00001905def : Pat<(vector_shuffle (v2f64 VR128:$src), (undef), SSE_splat_v2_mask:$sm),
Chris Lattner30da68a2006-06-20 00:25:29 +00001906 (UNPCKLPDrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>;
Evan Chengd9539472006-04-14 21:59:03 +00001907def : Pat<(vector_shuffle (v2i64 VR128:$src), (undef), SSE_splat_v2_mask:$sm),
Chris Lattner30da68a2006-06-20 00:25:29 +00001908 (PUNPCKLQDQrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>;
Evan Chengfd111b52006-04-19 21:15:24 +00001909}
Evan Cheng475aecf2006-03-29 03:04:49 +00001910
Evan Cheng691c9232006-03-29 19:02:40 +00001911// Splat v4f32
1912def : Pat<(vector_shuffle (v4f32 VR128:$src), (undef), SSE_splat_mask:$sm),
Chris Lattner30da68a2006-06-20 00:25:29 +00001913 (SHUFPSrri VR128:$src, VR128:$src, SSE_splat_mask:$sm)>,
Evan Cheng691c9232006-03-29 19:02:40 +00001914 Requires<[HasSSE1]>;
1915
Evan Chengb7a5c522006-04-18 21:55:35 +00001916// Special unary SHUFPSrri case.
Evan Cheng3d60df42006-04-10 22:35:16 +00001917// FIXME: when we want non two-address code, then we should use PSHUFD?
Evan Cheng7d9061e2006-03-30 19:54:57 +00001918def : Pat<(vector_shuffle (v4f32 VR128:$src1), (undef),
Evan Cheng3d60df42006-04-10 22:35:16 +00001919 SHUFP_unary_shuffle_mask:$sm),
Chris Lattner30da68a2006-06-20 00:25:29 +00001920 (SHUFPSrri VR128:$src1, VR128:$src1, SHUFP_unary_shuffle_mask:$sm)>,
Evan Cheng56e73012006-04-10 21:42:19 +00001921 Requires<[HasSSE1]>;
Evan Cheng3d60df42006-04-10 22:35:16 +00001922// Unary v4f32 shuffle with PSHUF* in order to fold a load.
Evan Cheng7d9061e2006-03-30 19:54:57 +00001923def : Pat<(vector_shuffle (loadv4f32 addr:$src1), (undef),
Evan Cheng3d60df42006-04-10 22:35:16 +00001924 SHUFP_unary_shuffle_mask:$sm),
Chris Lattner30da68a2006-06-20 00:25:29 +00001925 (PSHUFDmi addr:$src1, SHUFP_unary_shuffle_mask:$sm)>,
Evan Cheng7d9061e2006-03-30 19:54:57 +00001926 Requires<[HasSSE2]>;
Evan Cheng3d60df42006-04-10 22:35:16 +00001927// Special binary v4i32 shuffle cases with SHUFPS.
1928def : Pat<(vector_shuffle (v4i32 VR128:$src1), (v4i32 VR128:$src2),
1929 PSHUFD_binary_shuffle_mask:$sm),
Chris Lattner30da68a2006-06-20 00:25:29 +00001930 (SHUFPSrri VR128:$src1, VR128:$src2, PSHUFD_binary_shuffle_mask:$sm)>,
1931 Requires<[HasSSE2]>;
Evan Cheng91b740d2006-04-12 17:12:36 +00001932def : Pat<(vector_shuffle (v4i32 VR128:$src1),
1933 (bc_v4i32 (loadv2i64 addr:$src2)), PSHUFD_binary_shuffle_mask:$sm),
Chris Lattner30da68a2006-06-20 00:25:29 +00001934 (SHUFPSrmi VR128:$src1, addr:$src2, PSHUFD_binary_shuffle_mask:$sm)>,
1935 Requires<[HasSSE2]>;
Evan Cheng1b32f222006-03-30 07:33:32 +00001936
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00001937// vector_shuffle v1, <undef>, <0, 0, 1, 1, ...>
Evan Chengfd111b52006-04-19 21:15:24 +00001938let AddedComplexity = 10 in {
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00001939def : Pat<(v4f32 (vector_shuffle VR128:$src, (undef),
1940 UNPCKL_v_undef_shuffle_mask)),
Chris Lattner30da68a2006-06-20 00:25:29 +00001941 (UNPCKLPSrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>;
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00001942def : Pat<(v16i8 (vector_shuffle VR128:$src, (undef),
1943 UNPCKL_v_undef_shuffle_mask)),
Chris Lattner30da68a2006-06-20 00:25:29 +00001944 (PUNPCKLBWrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>;
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00001945def : Pat<(v8i16 (vector_shuffle VR128:$src, (undef),
1946 UNPCKL_v_undef_shuffle_mask)),
Chris Lattner30da68a2006-06-20 00:25:29 +00001947 (PUNPCKLWDrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>;
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00001948def : Pat<(v4i32 (vector_shuffle VR128:$src, (undef),
1949 UNPCKL_v_undef_shuffle_mask)),
Chris Lattner30da68a2006-06-20 00:25:29 +00001950 (PUNPCKLDQrr VR128:$src, VR128:$src)>, Requires<[HasSSE1]>;
Evan Chengfd111b52006-04-19 21:15:24 +00001951}
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00001952
Evan Chengfd111b52006-04-19 21:15:24 +00001953let AddedComplexity = 20 in {
Evan Chengd9539472006-04-14 21:59:03 +00001954// vector_shuffle v1, <undef> <1, 1, 3, 3>
1955def : Pat<(v4i32 (vector_shuffle VR128:$src, (undef),
1956 MOVSHDUP_shuffle_mask)),
Chris Lattner30da68a2006-06-20 00:25:29 +00001957 (MOVSHDUPrr VR128:$src)>, Requires<[HasSSE3]>;
Evan Chengd9539472006-04-14 21:59:03 +00001958def : Pat<(v4i32 (vector_shuffle (bc_v4i32 (loadv2i64 addr:$src)), (undef),
1959 MOVSHDUP_shuffle_mask)),
Chris Lattner30da68a2006-06-20 00:25:29 +00001960 (MOVSHDUPrm addr:$src)>, Requires<[HasSSE3]>;
Evan Chengd9539472006-04-14 21:59:03 +00001961
1962// vector_shuffle v1, <undef> <0, 0, 2, 2>
1963def : Pat<(v4i32 (vector_shuffle VR128:$src, (undef),
1964 MOVSLDUP_shuffle_mask)),
Chris Lattner30da68a2006-06-20 00:25:29 +00001965 (MOVSLDUPrr VR128:$src)>, Requires<[HasSSE3]>;
Evan Chengd9539472006-04-14 21:59:03 +00001966def : Pat<(v4i32 (vector_shuffle (bc_v4i32 (loadv2i64 addr:$src)), (undef),
1967 MOVSLDUP_shuffle_mask)),
Chris Lattner30da68a2006-06-20 00:25:29 +00001968 (MOVSLDUPrm addr:$src)>, Requires<[HasSSE3]>;
Evan Chengfd111b52006-04-19 21:15:24 +00001969}
Evan Chengd9539472006-04-14 21:59:03 +00001970
Evan Chengfd111b52006-04-19 21:15:24 +00001971let AddedComplexity = 20 in {
Evan Cheng2dadaea2006-04-19 20:37:34 +00001972// vector_shuffle v1, v2 <0, 1, 4, 5> using MOVLHPS
1973def : Pat<(v4i32 (vector_shuffle VR128:$src1, VR128:$src2,
1974 MOVHP_shuffle_mask)),
Chris Lattner30da68a2006-06-20 00:25:29 +00001975 (MOVLHPSrr VR128:$src1, VR128:$src2)>;
Evan Cheng2dadaea2006-04-19 20:37:34 +00001976
1977// vector_shuffle v1, v2 <6, 7, 2, 3> using MOVHLPS
1978def : Pat<(v4i32 (vector_shuffle VR128:$src1, VR128:$src2,
1979 MOVHLPS_shuffle_mask)),
Chris Lattner30da68a2006-06-20 00:25:29 +00001980 (MOVHLPSrr VR128:$src1, VR128:$src2)>;
Evan Cheng2dadaea2006-04-19 20:37:34 +00001981
Evan Cheng9d09b892006-05-31 00:51:37 +00001982// vector_shuffle v1, undef <2, 3, ?, ?> using MOVHLPS
1983def : Pat<(v4f32 (vector_shuffle VR128:$src1, (undef),
1984 UNPCKH_shuffle_mask)),
Chris Lattner30da68a2006-06-20 00:25:29 +00001985 (MOVHLPSrr VR128:$src1, VR128:$src1)>;
Evan Cheng9d09b892006-05-31 00:51:37 +00001986def : Pat<(v4i32 (vector_shuffle VR128:$src1, (undef),
1987 UNPCKH_shuffle_mask)),
Chris Lattner30da68a2006-06-20 00:25:29 +00001988 (MOVHLPSrr VR128:$src1, VR128:$src1)>;
Evan Cheng9d09b892006-05-31 00:51:37 +00001989
Evan Cheng2dadaea2006-04-19 20:37:34 +00001990// vector_shuffle v1, (load v2) <4, 5, 2, 3> using MOVLPS
1991// vector_shuffle v1, (load v2) <0, 1, 4, 5> using MOVHPS
Evan Chengf66a0942006-04-19 18:20:17 +00001992def : Pat<(v4f32 (vector_shuffle VR128:$src1, (loadv4f32 addr:$src2),
1993 MOVLP_shuffle_mask)),
Chris Lattner30da68a2006-06-20 00:25:29 +00001994 (MOVLPSrm VR128:$src1, addr:$src2)>, Requires<[HasSSE1]>;
Evan Chengf66a0942006-04-19 18:20:17 +00001995def : Pat<(v2f64 (vector_shuffle VR128:$src1, (loadv2f64 addr:$src2),
1996 MOVLP_shuffle_mask)),
Chris Lattner30da68a2006-06-20 00:25:29 +00001997 (MOVLPDrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>;
Evan Chengf66a0942006-04-19 18:20:17 +00001998def : Pat<(v4f32 (vector_shuffle VR128:$src1, (loadv4f32 addr:$src2),
1999 MOVHP_shuffle_mask)),
Chris Lattner30da68a2006-06-20 00:25:29 +00002000 (MOVHPSrm VR128:$src1, addr:$src2)>, Requires<[HasSSE1]>;
Evan Chengf66a0942006-04-19 18:20:17 +00002001def : Pat<(v2f64 (vector_shuffle VR128:$src1, (loadv2f64 addr:$src2),
2002 MOVHP_shuffle_mask)),
Chris Lattner30da68a2006-06-20 00:25:29 +00002003 (MOVHPDrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>;
Evan Chengf66a0942006-04-19 18:20:17 +00002004
Evan Chengf66a0942006-04-19 18:20:17 +00002005def : Pat<(v4i32 (vector_shuffle VR128:$src1, (bc_v4i32 (loadv2i64 addr:$src2)),
2006 MOVLP_shuffle_mask)),
Chris Lattner30da68a2006-06-20 00:25:29 +00002007 (MOVLPSrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>;
Evan Cheng64e97692006-04-24 21:58:20 +00002008def : Pat<(v2i64 (vector_shuffle VR128:$src1, (loadv2i64 addr:$src2),
2009 MOVLP_shuffle_mask)),
Chris Lattner30da68a2006-06-20 00:25:29 +00002010 (MOVLPDrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>;
Evan Cheng64e97692006-04-24 21:58:20 +00002011def : Pat<(v4i32 (vector_shuffle VR128:$src1, (bc_v4i32 (loadv2i64 addr:$src2)),
2012 MOVHP_shuffle_mask)),
Chris Lattner30da68a2006-06-20 00:25:29 +00002013 (MOVHPSrm VR128:$src1, addr:$src2)>, Requires<[HasSSE1]>;
Evan Cheng64e97692006-04-24 21:58:20 +00002014def : Pat<(v2i64 (vector_shuffle VR128:$src1, (loadv2i64 addr:$src2),
2015 MOVLP_shuffle_mask)),
Chris Lattner30da68a2006-06-20 00:25:29 +00002016 (MOVLPDrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>;
Evan Cheng64e97692006-04-24 21:58:20 +00002017
2018// Setting the lowest element in the vector.
2019def : Pat<(v4i32 (vector_shuffle VR128:$src1, VR128:$src2,
2020 MOVL_shuffle_mask)),
Chris Lattner30da68a2006-06-20 00:25:29 +00002021 (MOVLPSrr VR128:$src1, VR128:$src2)>, Requires<[HasSSE2]>;
Evan Chengcc0e98c2006-04-19 18:11:52 +00002022def : Pat<(v2i64 (vector_shuffle VR128:$src1, VR128:$src2,
Evan Cheng017dcc62006-04-21 01:05:10 +00002023 MOVL_shuffle_mask)),
Chris Lattner30da68a2006-06-20 00:25:29 +00002024 (MOVLPDrr VR128:$src1, VR128:$src2)>, Requires<[HasSSE2]>;
Evan Chenga7fc6422006-04-24 23:34:56 +00002025
Evan Cheng9e062ed2006-05-03 20:32:03 +00002026// vector_shuffle v1, v2 <4, 5, 2, 3> using MOVLPDrr (movsd)
2027def : Pat<(v4f32 (vector_shuffle VR128:$src1, VR128:$src2,
2028 MOVLP_shuffle_mask)),
Chris Lattner30da68a2006-06-20 00:25:29 +00002029 (MOVLPDrr VR128:$src1, VR128:$src2)>, Requires<[HasSSE2]>;
Evan Cheng9e062ed2006-05-03 20:32:03 +00002030def : Pat<(v4i32 (vector_shuffle VR128:$src1, VR128:$src2,
2031 MOVLP_shuffle_mask)),
Chris Lattner30da68a2006-06-20 00:25:29 +00002032 (MOVLPDrr VR128:$src1, VR128:$src2)>, Requires<[HasSSE2]>;
Evan Cheng9e062ed2006-05-03 20:32:03 +00002033
Evan Chenga7fc6422006-04-24 23:34:56 +00002034// Set lowest element and zero upper elements.
2035def : Pat<(bc_v2i64 (vector_shuffle immAllZerosV,
2036 (v2f64 (scalar_to_vector (loadf64 addr:$src))),
2037 MOVL_shuffle_mask)),
Chris Lattner30da68a2006-06-20 00:25:29 +00002038 (MOVZQI2PQIrm addr:$src)>, Requires<[HasSSE2]>;
Evan Chengf66a0942006-04-19 18:20:17 +00002039}
Evan Chengcdfc3c82006-04-17 22:45:49 +00002040
Evan Chenga7fc6422006-04-24 23:34:56 +00002041// FIXME: Temporary workaround since 2-wide shuffle is broken.
2042def : Pat<(int_x86_sse2_movs_d VR128:$src1, VR128:$src2),
Evan Chenga2137b52006-04-25 00:50:01 +00002043 (v2f64 (MOVLPDrr VR128:$src1, VR128:$src2))>, Requires<[HasSSE2]>;
Evan Chenga7fc6422006-04-24 23:34:56 +00002044def : Pat<(int_x86_sse2_loadh_pd VR128:$src1, addr:$src2),
Evan Chenga2137b52006-04-25 00:50:01 +00002045 (v2f64 (MOVHPDrm VR128:$src1, addr:$src2))>, Requires<[HasSSE2]>;
Evan Chenga7fc6422006-04-24 23:34:56 +00002046def : Pat<(int_x86_sse2_loadl_pd VR128:$src1, addr:$src2),
Evan Chenga2137b52006-04-25 00:50:01 +00002047 (v2f64 (MOVLPDrm VR128:$src1, addr:$src2))>, Requires<[HasSSE2]>;
Evan Chenga7fc6422006-04-24 23:34:56 +00002048def : Pat<(int_x86_sse2_shuf_pd VR128:$src1, VR128:$src2, imm:$src3),
Evan Chenga2137b52006-04-25 00:50:01 +00002049 (v2f64 (SHUFPDrri VR128:$src1, VR128:$src2, imm:$src3))>,
2050 Requires<[HasSSE2]>;
Evan Chenga7fc6422006-04-24 23:34:56 +00002051def : Pat<(int_x86_sse2_shuf_pd VR128:$src1, (load addr:$src2), imm:$src3),
Evan Chenga2137b52006-04-25 00:50:01 +00002052 (v2f64 (SHUFPDrmi VR128:$src1, addr:$src2, imm:$src3))>,
2053 Requires<[HasSSE2]>;
Evan Chenga7fc6422006-04-24 23:34:56 +00002054def : Pat<(int_x86_sse2_unpckh_pd VR128:$src1, VR128:$src2),
Evan Chenga2137b52006-04-25 00:50:01 +00002055 (v2f64 (UNPCKHPDrr VR128:$src1, VR128:$src2))>, Requires<[HasSSE2]>;
Evan Chenga7fc6422006-04-24 23:34:56 +00002056def : Pat<(int_x86_sse2_unpckh_pd VR128:$src1, (load addr:$src2)),
Evan Chenga2137b52006-04-25 00:50:01 +00002057 (v2f64 (UNPCKHPDrm VR128:$src1, addr:$src2))>, Requires<[HasSSE2]>;
Evan Chenga7fc6422006-04-24 23:34:56 +00002058def : Pat<(int_x86_sse2_unpckl_pd VR128:$src1, VR128:$src2),
Evan Chenga2137b52006-04-25 00:50:01 +00002059 (v2f64 (UNPCKLPDrr VR128:$src1, VR128:$src2))>, Requires<[HasSSE2]>;
Evan Chenga7fc6422006-04-24 23:34:56 +00002060def : Pat<(int_x86_sse2_unpckl_pd VR128:$src1, (load addr:$src2)),
Evan Chenga2137b52006-04-25 00:50:01 +00002061 (v2f64 (UNPCKLPDrm VR128:$src1, addr:$src2))>, Requires<[HasSSE2]>;
Evan Chenga7fc6422006-04-24 23:34:56 +00002062def : Pat<(int_x86_sse2_punpckh_qdq VR128:$src1, VR128:$src2),
Evan Chenga2137b52006-04-25 00:50:01 +00002063 (v2i64 (PUNPCKHQDQrr VR128:$src1, VR128:$src2))>, Requires<[HasSSE2]>;
Evan Chenga7fc6422006-04-24 23:34:56 +00002064def : Pat<(int_x86_sse2_punpckh_qdq VR128:$src1, (load addr:$src2)),
Evan Chenga2137b52006-04-25 00:50:01 +00002065 (v2i64 (PUNPCKHQDQrm VR128:$src1, addr:$src2))>, Requires<[HasSSE2]>;
Evan Chenga7fc6422006-04-24 23:34:56 +00002066def : Pat<(int_x86_sse2_punpckl_qdq VR128:$src1, VR128:$src2),
Evan Chenga2137b52006-04-25 00:50:01 +00002067 (v2i64 (PUNPCKLQDQrr VR128:$src1, VR128:$src2))>, Requires<[HasSSE2]>;
Evan Chenga7fc6422006-04-24 23:34:56 +00002068def : Pat<(int_x86_sse2_punpckl_qdq VR128:$src1, (load addr:$src2)),
2069 (PUNPCKLQDQrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>;
2070
Evan Cheng2c3ae372006-04-12 21:21:57 +00002071// Some special case pandn patterns.
2072def : Pat<(v2i64 (and (xor VR128:$src1, (bc_v2i64 (v4i32 immAllOnesV))),
2073 VR128:$src2)),
Chris Lattner30da68a2006-06-20 00:25:29 +00002074 (PANDNrr VR128:$src1, VR128:$src2)>, Requires<[HasSSE2]>;
Evan Cheng2c3ae372006-04-12 21:21:57 +00002075def : Pat<(v2i64 (and (xor VR128:$src1, (bc_v2i64 (v8i16 immAllOnesV))),
2076 VR128:$src2)),
Chris Lattner30da68a2006-06-20 00:25:29 +00002077 (PANDNrr VR128:$src1, VR128:$src2)>, Requires<[HasSSE2]>;
Evan Cheng2c3ae372006-04-12 21:21:57 +00002078def : Pat<(v2i64 (and (xor VR128:$src1, (bc_v2i64 (v16i8 immAllOnesV))),
2079 VR128:$src2)),
Chris Lattner30da68a2006-06-20 00:25:29 +00002080 (PANDNrr VR128:$src1, VR128:$src2)>, Requires<[HasSSE2]>;
Evan Cheng1b32f222006-03-30 07:33:32 +00002081
Evan Cheng2c3ae372006-04-12 21:21:57 +00002082def : Pat<(v2i64 (and (xor VR128:$src1, (bc_v2i64 (v4i32 immAllOnesV))),
2083 (load addr:$src2))),
Chris Lattner30da68a2006-06-20 00:25:29 +00002084 (PANDNrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>;
Evan Cheng2c3ae372006-04-12 21:21:57 +00002085def : Pat<(v2i64 (and (xor VR128:$src1, (bc_v2i64 (v8i16 immAllOnesV))),
2086 (load addr:$src2))),
Chris Lattner30da68a2006-06-20 00:25:29 +00002087 (PANDNrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>;
Evan Cheng2c3ae372006-04-12 21:21:57 +00002088def : Pat<(v2i64 (and (xor VR128:$src1, (bc_v2i64 (v16i8 immAllOnesV))),
2089 (load addr:$src2))),
Chris Lattner30da68a2006-06-20 00:25:29 +00002090 (PANDNrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>;
Evan Cheng206ee9d2006-07-07 08:33:52 +00002091
2092// Unaligned load
2093def : Pat<(v4f32 (X86loadu addr:$src)), (MOVUPSrm addr:$src)>,
2094 Requires<[HasSSE1]>;