blob: 12d30065b8a0313185f979113368477975aaf585 [file] [log] [blame]
Chris Lattnere138b3d2008-01-01 20:36:19 +00001//===-- lib/CodeGen/MachineInstr.cpp --------------------------------------===//
Misha Brukmanedf128a2005-04-21 22:36:52 +00002//
John Criswellb576c942003-10-20 19:43:21 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Misha Brukmanedf128a2005-04-21 22:36:52 +00007//
John Criswellb576c942003-10-20 19:43:21 +00008//===----------------------------------------------------------------------===//
Brian Gaeke21326fc2004-02-13 04:39:32 +00009//
10// Methods common to all machine instructions.
11//
Chris Lattner035dfbe2002-08-09 20:08:06 +000012//===----------------------------------------------------------------------===//
Vikram S. Adve70bc4b52001-07-21 12:41:50 +000013
Chris Lattner822b4fb2001-09-07 17:18:30 +000014#include "llvm/CodeGen/MachineInstr.h"
Evan Chengfb112882009-03-23 08:01:15 +000015#include "llvm/Constants.h"
Dan Gohman8c2b5252009-10-30 01:27:03 +000016#include "llvm/Function.h"
Evan Chengfb112882009-03-23 08:01:15 +000017#include "llvm/InlineAsm.h"
Chris Lattner5e9cd432009-12-28 08:30:43 +000018#include "llvm/Type.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000019#include "llvm/Value.h"
Dan Gohmancd26ec52009-09-23 01:33:16 +000020#include "llvm/Assembly/Writer.h"
Chris Lattner8517e1f2004-02-19 16:17:08 +000021#include "llvm/CodeGen/MachineFunction.h"
Dan Gohmanc76909a2009-09-25 20:36:54 +000022#include "llvm/CodeGen/MachineMemOperand.h"
Chris Lattner62ed6b92008-01-01 01:12:31 +000023#include "llvm/CodeGen/MachineRegisterInfo.h"
Dan Gohman69de1932008-02-06 22:27:42 +000024#include "llvm/CodeGen/PseudoSourceValue.h"
Chris Lattner10491642002-10-30 00:48:05 +000025#include "llvm/Target/TargetMachine.h"
Evan Chengbb81d972008-01-31 09:59:15 +000026#include "llvm/Target/TargetInstrInfo.h"
Chris Lattnerf14cf852008-01-07 07:42:25 +000027#include "llvm/Target/TargetInstrDesc.h"
Dan Gohman6f0d0242008-02-10 18:45:23 +000028#include "llvm/Target/TargetRegisterInfo.h"
Dan Gohmane33f44c2009-10-07 17:38:06 +000029#include "llvm/Analysis/AliasAnalysis.h"
Argyrios Kyrtzidisa26eae62009-04-30 23:22:31 +000030#include "llvm/Analysis/DebugInfo.h"
David Greene3b325332010-01-04 23:48:20 +000031#include "llvm/Support/Debug.h"
Torok Edwinc25e7582009-07-11 20:10:48 +000032#include "llvm/Support/ErrorHandling.h"
Dan Gohman2c3f7ae2008-07-17 23:49:46 +000033#include "llvm/Support/LeakDetector.h"
Dan Gohmance42e402008-07-07 20:32:02 +000034#include "llvm/Support/MathExtras.h"
Chris Lattneredfb72c2008-08-24 20:37:32 +000035#include "llvm/Support/raw_ostream.h"
Dan Gohmanb8d2f552008-08-20 15:58:01 +000036#include "llvm/ADT/FoldingSet.h"
Dale Johannesen5f72a5e2010-01-13 00:00:24 +000037#include "llvm/Metadata.h"
Chris Lattner0742b592004-02-23 18:38:20 +000038using namespace llvm;
Brian Gaeked0fde302003-11-11 22:41:34 +000039
Chris Lattnerf7382302007-12-30 21:56:09 +000040//===----------------------------------------------------------------------===//
41// MachineOperand Implementation
42//===----------------------------------------------------------------------===//
43
Chris Lattner62ed6b92008-01-01 01:12:31 +000044/// AddRegOperandToRegInfo - Add this register operand to the specified
45/// MachineRegisterInfo. If it is null, then the next/prev fields should be
46/// explicitly nulled out.
47void MachineOperand::AddRegOperandToRegInfo(MachineRegisterInfo *RegInfo) {
Dan Gohmand735b802008-10-03 15:45:36 +000048 assert(isReg() && "Can only add reg operand to use lists");
Chris Lattner62ed6b92008-01-01 01:12:31 +000049
50 // If the reginfo pointer is null, just explicitly null out or next/prev
51 // pointers, to ensure they are not garbage.
52 if (RegInfo == 0) {
53 Contents.Reg.Prev = 0;
54 Contents.Reg.Next = 0;
55 return;
56 }
57
58 // Otherwise, add this operand to the head of the registers use/def list.
Chris Lattner80fe5312008-01-01 21:08:22 +000059 MachineOperand **Head = &RegInfo->getRegUseDefListHead(getReg());
Chris Lattner62ed6b92008-01-01 01:12:31 +000060
Chris Lattner80fe5312008-01-01 21:08:22 +000061 // For SSA values, we prefer to keep the definition at the start of the list.
62 // we do this by skipping over the definition if it is at the head of the
63 // list.
64 if (*Head && (*Head)->isDef())
65 Head = &(*Head)->Contents.Reg.Next;
66
67 Contents.Reg.Next = *Head;
Chris Lattner62ed6b92008-01-01 01:12:31 +000068 if (Contents.Reg.Next) {
69 assert(getReg() == Contents.Reg.Next->getReg() &&
70 "Different regs on the same list!");
71 Contents.Reg.Next->Contents.Reg.Prev = &Contents.Reg.Next;
72 }
73
Chris Lattner80fe5312008-01-01 21:08:22 +000074 Contents.Reg.Prev = Head;
75 *Head = this;
Chris Lattner62ed6b92008-01-01 01:12:31 +000076}
77
Dan Gohman3bc1a372009-04-15 01:17:37 +000078/// RemoveRegOperandFromRegInfo - Remove this register operand from the
79/// MachineRegisterInfo it is linked with.
80void MachineOperand::RemoveRegOperandFromRegInfo() {
81 assert(isOnRegUseList() && "Reg operand is not on a use list");
82 // Unlink this from the doubly linked list of operands.
83 MachineOperand *NextOp = Contents.Reg.Next;
84 *Contents.Reg.Prev = NextOp;
85 if (NextOp) {
86 assert(NextOp->getReg() == getReg() && "Corrupt reg use/def chain!");
87 NextOp->Contents.Reg.Prev = Contents.Reg.Prev;
88 }
89 Contents.Reg.Prev = 0;
90 Contents.Reg.Next = 0;
91}
92
Chris Lattner62ed6b92008-01-01 01:12:31 +000093void MachineOperand::setReg(unsigned Reg) {
94 if (getReg() == Reg) return; // No change.
95
96 // Otherwise, we have to change the register. If this operand is embedded
97 // into a machine function, we need to update the old and new register's
98 // use/def lists.
99 if (MachineInstr *MI = getParent())
100 if (MachineBasicBlock *MBB = MI->getParent())
101 if (MachineFunction *MF = MBB->getParent()) {
102 RemoveRegOperandFromRegInfo();
103 Contents.Reg.RegNo = Reg;
104 AddRegOperandToRegInfo(&MF->getRegInfo());
105 return;
106 }
107
108 // Otherwise, just change the register, no problem. :)
109 Contents.Reg.RegNo = Reg;
110}
111
112/// ChangeToImmediate - Replace this operand with a new immediate operand of
113/// the specified value. If an operand is known to be an immediate already,
114/// the setImm method should be used.
115void MachineOperand::ChangeToImmediate(int64_t ImmVal) {
116 // If this operand is currently a register operand, and if this is in a
117 // function, deregister the operand from the register's use/def list.
Dan Gohmand735b802008-10-03 15:45:36 +0000118 if (isReg() && getParent() && getParent()->getParent() &&
Chris Lattner62ed6b92008-01-01 01:12:31 +0000119 getParent()->getParent()->getParent())
120 RemoveRegOperandFromRegInfo();
121
122 OpKind = MO_Immediate;
123 Contents.ImmVal = ImmVal;
124}
125
126/// ChangeToRegister - Replace this operand with a new register operand of
127/// the specified value. If an operand is known to be an register already,
128/// the setReg method should be used.
129void MachineOperand::ChangeToRegister(unsigned Reg, bool isDef, bool isImp,
Evan Cheng4784f1f2009-06-30 08:49:04 +0000130 bool isKill, bool isDead, bool isUndef) {
Chris Lattner62ed6b92008-01-01 01:12:31 +0000131 // If this operand is already a register operand, use setReg to update the
132 // register's use/def lists.
Dan Gohmand735b802008-10-03 15:45:36 +0000133 if (isReg()) {
Dale Johannesene0091802008-09-14 01:44:36 +0000134 assert(!isEarlyClobber());
Chris Lattner62ed6b92008-01-01 01:12:31 +0000135 setReg(Reg);
136 } else {
137 // Otherwise, change this to a register and set the reg#.
138 OpKind = MO_Register;
139 Contents.Reg.RegNo = Reg;
140
141 // If this operand is embedded in a function, add the operand to the
142 // register's use/def list.
143 if (MachineInstr *MI = getParent())
144 if (MachineBasicBlock *MBB = MI->getParent())
145 if (MachineFunction *MF = MBB->getParent())
146 AddRegOperandToRegInfo(&MF->getRegInfo());
147 }
148
149 IsDef = isDef;
150 IsImp = isImp;
151 IsKill = isKill;
152 IsDead = isDead;
Evan Cheng4784f1f2009-06-30 08:49:04 +0000153 IsUndef = isUndef;
Dale Johannesene0091802008-09-14 01:44:36 +0000154 IsEarlyClobber = false;
Chris Lattner62ed6b92008-01-01 01:12:31 +0000155 SubReg = 0;
156}
157
Chris Lattnerf7382302007-12-30 21:56:09 +0000158/// isIdenticalTo - Return true if this operand is identical to the specified
159/// operand.
160bool MachineOperand::isIdenticalTo(const MachineOperand &Other) const {
Chris Lattner31530612009-06-24 17:54:48 +0000161 if (getType() != Other.getType() ||
162 getTargetFlags() != Other.getTargetFlags())
163 return false;
Chris Lattnerf7382302007-12-30 21:56:09 +0000164
165 switch (getType()) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000166 default: llvm_unreachable("Unrecognized operand type");
Chris Lattnerf7382302007-12-30 21:56:09 +0000167 case MachineOperand::MO_Register:
168 return getReg() == Other.getReg() && isDef() == Other.isDef() &&
169 getSubReg() == Other.getSubReg();
170 case MachineOperand::MO_Immediate:
171 return getImm() == Other.getImm();
Nate Begemane8b7ccf2008-02-14 07:39:30 +0000172 case MachineOperand::MO_FPImmediate:
173 return getFPImm() == Other.getFPImm();
Chris Lattnerf7382302007-12-30 21:56:09 +0000174 case MachineOperand::MO_MachineBasicBlock:
175 return getMBB() == Other.getMBB();
176 case MachineOperand::MO_FrameIndex:
Chris Lattner8aa797a2007-12-30 23:10:15 +0000177 return getIndex() == Other.getIndex();
Chris Lattnerf7382302007-12-30 21:56:09 +0000178 case MachineOperand::MO_ConstantPoolIndex:
Chris Lattner8aa797a2007-12-30 23:10:15 +0000179 return getIndex() == Other.getIndex() && getOffset() == Other.getOffset();
Chris Lattnerf7382302007-12-30 21:56:09 +0000180 case MachineOperand::MO_JumpTableIndex:
Chris Lattner8aa797a2007-12-30 23:10:15 +0000181 return getIndex() == Other.getIndex();
Chris Lattnerf7382302007-12-30 21:56:09 +0000182 case MachineOperand::MO_GlobalAddress:
183 return getGlobal() == Other.getGlobal() && getOffset() == Other.getOffset();
184 case MachineOperand::MO_ExternalSymbol:
185 return !strcmp(getSymbolName(), Other.getSymbolName()) &&
186 getOffset() == Other.getOffset();
Dan Gohman8c2b5252009-10-30 01:27:03 +0000187 case MachineOperand::MO_BlockAddress:
188 return getBlockAddress() == Other.getBlockAddress();
Chris Lattnerf7382302007-12-30 21:56:09 +0000189 }
190}
191
192/// print - Print the specified machine operand.
193///
Mon P Wang5ca6bd12008-10-10 01:43:55 +0000194void MachineOperand::print(raw_ostream &OS, const TargetMachine *TM) const {
Dan Gohman80f6c582009-11-09 19:38:45 +0000195 // If the instruction is embedded into a basic block, we can find the
196 // target info for the instruction.
197 if (!TM)
198 if (const MachineInstr *MI = getParent())
199 if (const MachineBasicBlock *MBB = MI->getParent())
200 if (const MachineFunction *MF = MBB->getParent())
201 TM = &MF->getTarget();
202
Chris Lattnerf7382302007-12-30 21:56:09 +0000203 switch (getType()) {
204 case MachineOperand::MO_Register:
Dan Gohman6f0d0242008-02-10 18:45:23 +0000205 if (getReg() == 0 || TargetRegisterInfo::isVirtualRegister(getReg())) {
Chris Lattnerf7382302007-12-30 21:56:09 +0000206 OS << "%reg" << getReg();
207 } else {
Chris Lattnerf7382302007-12-30 21:56:09 +0000208 if (TM)
Bill Wendlinge6d088a2008-02-26 21:47:57 +0000209 OS << "%" << TM->getRegisterInfo()->get(getReg()).Name;
Chris Lattnerf7382302007-12-30 21:56:09 +0000210 else
Dan Gohman0ba90f32009-10-31 20:19:03 +0000211 OS << "%physreg" << getReg();
Chris Lattnerf7382302007-12-30 21:56:09 +0000212 }
Dan Gohman2ccc8392008-12-18 21:51:27 +0000213
Evan Cheng4784f1f2009-06-30 08:49:04 +0000214 if (getSubReg() != 0)
Chris Lattner31530612009-06-24 17:54:48 +0000215 OS << ':' << getSubReg();
Dan Gohman2ccc8392008-12-18 21:51:27 +0000216
Evan Cheng4784f1f2009-06-30 08:49:04 +0000217 if (isDef() || isKill() || isDead() || isImplicit() || isUndef() ||
218 isEarlyClobber()) {
Chris Lattner31530612009-06-24 17:54:48 +0000219 OS << '<';
Chris Lattnerf7382302007-12-30 21:56:09 +0000220 bool NeedComma = false;
Evan Cheng07897072009-10-14 23:37:31 +0000221 if (isDef()) {
Chris Lattner31530612009-06-24 17:54:48 +0000222 if (NeedComma) OS << ',';
Dale Johannesen913d3df2008-09-12 17:49:03 +0000223 if (isEarlyClobber())
224 OS << "earlyclobber,";
Evan Cheng07897072009-10-14 23:37:31 +0000225 if (isImplicit())
226 OS << "imp-";
Chris Lattnerf7382302007-12-30 21:56:09 +0000227 OS << "def";
228 NeedComma = true;
Evan Cheng5affca02009-10-21 07:56:02 +0000229 } else if (isImplicit()) {
Evan Cheng07897072009-10-14 23:37:31 +0000230 OS << "imp-use";
Evan Cheng5affca02009-10-21 07:56:02 +0000231 NeedComma = true;
232 }
Evan Cheng07897072009-10-14 23:37:31 +0000233
Evan Cheng4784f1f2009-06-30 08:49:04 +0000234 if (isKill() || isDead() || isUndef()) {
Chris Lattner31530612009-06-24 17:54:48 +0000235 if (NeedComma) OS << ',';
Bill Wendling181eb732008-02-24 00:56:13 +0000236 if (isKill()) OS << "kill";
237 if (isDead()) OS << "dead";
Evan Cheng4784f1f2009-06-30 08:49:04 +0000238 if (isUndef()) {
239 if (isKill() || isDead())
240 OS << ',';
241 OS << "undef";
242 }
Chris Lattnerf7382302007-12-30 21:56:09 +0000243 }
Chris Lattner31530612009-06-24 17:54:48 +0000244 OS << '>';
Chris Lattnerf7382302007-12-30 21:56:09 +0000245 }
246 break;
247 case MachineOperand::MO_Immediate:
248 OS << getImm();
249 break;
Nate Begemane8b7ccf2008-02-14 07:39:30 +0000250 case MachineOperand::MO_FPImmediate:
Chris Lattnercf0fe8d2009-10-05 05:54:46 +0000251 if (getFPImm()->getType()->isFloatTy())
Nate Begemane8b7ccf2008-02-14 07:39:30 +0000252 OS << getFPImm()->getValueAPF().convertToFloat();
Chris Lattner31530612009-06-24 17:54:48 +0000253 else
Nate Begemane8b7ccf2008-02-14 07:39:30 +0000254 OS << getFPImm()->getValueAPF().convertToDouble();
Nate Begemane8b7ccf2008-02-14 07:39:30 +0000255 break;
Chris Lattnerf7382302007-12-30 21:56:09 +0000256 case MachineOperand::MO_MachineBasicBlock:
Dan Gohman0ba90f32009-10-31 20:19:03 +0000257 OS << "<BB#" << getMBB()->getNumber() << ">";
Chris Lattnerf7382302007-12-30 21:56:09 +0000258 break;
259 case MachineOperand::MO_FrameIndex:
Chris Lattner31530612009-06-24 17:54:48 +0000260 OS << "<fi#" << getIndex() << '>';
Chris Lattnerf7382302007-12-30 21:56:09 +0000261 break;
262 case MachineOperand::MO_ConstantPoolIndex:
Chris Lattner8aa797a2007-12-30 23:10:15 +0000263 OS << "<cp#" << getIndex();
Chris Lattnerf7382302007-12-30 21:56:09 +0000264 if (getOffset()) OS << "+" << getOffset();
Chris Lattner31530612009-06-24 17:54:48 +0000265 OS << '>';
Chris Lattnerf7382302007-12-30 21:56:09 +0000266 break;
267 case MachineOperand::MO_JumpTableIndex:
Chris Lattner31530612009-06-24 17:54:48 +0000268 OS << "<jt#" << getIndex() << '>';
Chris Lattnerf7382302007-12-30 21:56:09 +0000269 break;
270 case MachineOperand::MO_GlobalAddress:
Dan Gohman8d4e3b52009-11-06 18:03:10 +0000271 OS << "<ga:";
272 WriteAsOperand(OS, getGlobal(), /*PrintType=*/false);
Chris Lattnerf7382302007-12-30 21:56:09 +0000273 if (getOffset()) OS << "+" << getOffset();
Chris Lattner31530612009-06-24 17:54:48 +0000274 OS << '>';
Chris Lattnerf7382302007-12-30 21:56:09 +0000275 break;
276 case MachineOperand::MO_ExternalSymbol:
277 OS << "<es:" << getSymbolName();
278 if (getOffset()) OS << "+" << getOffset();
Chris Lattner31530612009-06-24 17:54:48 +0000279 OS << '>';
Chris Lattnerf7382302007-12-30 21:56:09 +0000280 break;
Dan Gohman8c2b5252009-10-30 01:27:03 +0000281 case MachineOperand::MO_BlockAddress:
Dale Johannesen5f72a5e2010-01-13 00:00:24 +0000282 OS << '<';
Dan Gohman0ba90f32009-10-31 20:19:03 +0000283 WriteAsOperand(OS, getBlockAddress(), /*PrintType=*/false);
Dan Gohman8c2b5252009-10-30 01:27:03 +0000284 OS << '>';
285 break;
Dale Johannesen5f72a5e2010-01-13 00:00:24 +0000286 case MachineOperand::MO_Metadata:
287 OS << '<';
288 WriteAsOperand(OS, getMetadata(), /*PrintType=*/false);
289 OS << '>';
290 break;
Chris Lattnerf7382302007-12-30 21:56:09 +0000291 default:
Torok Edwinc23197a2009-07-14 16:55:14 +0000292 llvm_unreachable("Unrecognized operand type");
Chris Lattnerf7382302007-12-30 21:56:09 +0000293 }
Chris Lattner31530612009-06-24 17:54:48 +0000294
295 if (unsigned TF = getTargetFlags())
296 OS << "[TF=" << TF << ']';
Chris Lattnerf7382302007-12-30 21:56:09 +0000297}
298
299//===----------------------------------------------------------------------===//
Dan Gohmance42e402008-07-07 20:32:02 +0000300// MachineMemOperand Implementation
301//===----------------------------------------------------------------------===//
302
303MachineMemOperand::MachineMemOperand(const Value *v, unsigned int f,
304 int64_t o, uint64_t s, unsigned int a)
305 : Offset(o), Size(s), V(v),
306 Flags((f & 7) | ((Log2_32(a) + 1) << 3)) {
Dan Gohman28f02fd2009-09-21 19:47:04 +0000307 assert(getBaseAlignment() == a && "Alignment is not a power of 2!");
Dan Gohmanc5e1f982008-07-16 15:56:42 +0000308 assert((isLoad() || isStore()) && "Not a load/store!");
Dan Gohmance42e402008-07-07 20:32:02 +0000309}
310
Dan Gohmanb8d2f552008-08-20 15:58:01 +0000311/// Profile - Gather unique data for the object.
312///
313void MachineMemOperand::Profile(FoldingSetNodeID &ID) const {
314 ID.AddInteger(Offset);
315 ID.AddInteger(Size);
316 ID.AddPointer(V);
317 ID.AddInteger(Flags);
318}
319
Dan Gohmanc76909a2009-09-25 20:36:54 +0000320void MachineMemOperand::refineAlignment(const MachineMemOperand *MMO) {
321 // The Value and Offset may differ due to CSE. But the flags and size
322 // should be the same.
323 assert(MMO->getFlags() == getFlags() && "Flags mismatch!");
324 assert(MMO->getSize() == getSize() && "Size mismatch!");
325
326 if (MMO->getBaseAlignment() >= getBaseAlignment()) {
327 // Update the alignment value.
328 Flags = (Flags & 7) | ((Log2_32(MMO->getBaseAlignment()) + 1) << 3);
329 // Also update the base and offset, because the new alignment may
330 // not be applicable with the old ones.
331 V = MMO->getValue();
332 Offset = MMO->getOffset();
333 }
334}
335
Dan Gohman4b2ebc12009-09-25 23:33:20 +0000336/// getAlignment - Return the minimum known alignment in bytes of the
337/// actual memory reference.
338uint64_t MachineMemOperand::getAlignment() const {
339 return MinAlign(getBaseAlignment(), getOffset());
340}
341
Dan Gohmanc76909a2009-09-25 20:36:54 +0000342raw_ostream &llvm::operator<<(raw_ostream &OS, const MachineMemOperand &MMO) {
343 assert((MMO.isLoad() || MMO.isStore()) &&
Dan Gohmancd26ec52009-09-23 01:33:16 +0000344 "SV has to be a load, store or both.");
345
Dan Gohmanc76909a2009-09-25 20:36:54 +0000346 if (MMO.isVolatile())
Dan Gohmancd26ec52009-09-23 01:33:16 +0000347 OS << "Volatile ";
348
Dan Gohmanc76909a2009-09-25 20:36:54 +0000349 if (MMO.isLoad())
Dan Gohmancd26ec52009-09-23 01:33:16 +0000350 OS << "LD";
Dan Gohmanc76909a2009-09-25 20:36:54 +0000351 if (MMO.isStore())
Dan Gohmancd26ec52009-09-23 01:33:16 +0000352 OS << "ST";
Dan Gohmanc76909a2009-09-25 20:36:54 +0000353 OS << MMO.getSize();
Dan Gohmancd26ec52009-09-23 01:33:16 +0000354
355 // Print the address information.
356 OS << "[";
Dan Gohmanc76909a2009-09-25 20:36:54 +0000357 if (!MMO.getValue())
Dan Gohmancd26ec52009-09-23 01:33:16 +0000358 OS << "<unknown>";
359 else
Dan Gohmanc76909a2009-09-25 20:36:54 +0000360 WriteAsOperand(OS, MMO.getValue(), /*PrintType=*/false);
Dan Gohmancd26ec52009-09-23 01:33:16 +0000361
362 // If the alignment of the memory reference itself differs from the alignment
363 // of the base pointer, print the base alignment explicitly, next to the base
364 // pointer.
Dan Gohmanc76909a2009-09-25 20:36:54 +0000365 if (MMO.getBaseAlignment() != MMO.getAlignment())
366 OS << "(align=" << MMO.getBaseAlignment() << ")";
Dan Gohmancd26ec52009-09-23 01:33:16 +0000367
Dan Gohmanc76909a2009-09-25 20:36:54 +0000368 if (MMO.getOffset() != 0)
369 OS << "+" << MMO.getOffset();
Dan Gohmancd26ec52009-09-23 01:33:16 +0000370 OS << "]";
371
372 // Print the alignment of the reference.
Dan Gohmanc76909a2009-09-25 20:36:54 +0000373 if (MMO.getBaseAlignment() != MMO.getAlignment() ||
374 MMO.getBaseAlignment() != MMO.getSize())
375 OS << "(align=" << MMO.getAlignment() << ")";
Dan Gohmancd26ec52009-09-23 01:33:16 +0000376
377 return OS;
378}
379
Dan Gohmance42e402008-07-07 20:32:02 +0000380//===----------------------------------------------------------------------===//
Chris Lattnerf7382302007-12-30 21:56:09 +0000381// MachineInstr Implementation
382//===----------------------------------------------------------------------===//
383
Evan Chengc0f64ff2006-11-27 23:37:22 +0000384/// MachineInstr ctor - This constructor creates a dummy MachineInstr with
Evan Cheng67f660c2006-11-30 07:08:44 +0000385/// TID NULL and no operands.
Evan Chengc0f64ff2006-11-27 23:37:22 +0000386MachineInstr::MachineInstr()
Dan Gohman834651c2009-11-16 22:49:38 +0000387 : TID(0), NumImplicitOps(0), AsmPrinterFlags(0), MemRefs(0), MemRefsEnd(0),
Dan Gohmanc76909a2009-09-25 20:36:54 +0000388 Parent(0), debugLoc(DebugLoc::getUnknownLoc()) {
Dan Gohman2c3f7ae2008-07-17 23:49:46 +0000389 // Make sure that we get added to a machine basicblock
390 LeakDetector::addGarbageObject(this);
Chris Lattner72791222002-10-28 20:59:49 +0000391}
392
Evan Cheng67f660c2006-11-30 07:08:44 +0000393void MachineInstr::addImplicitDefUseOperands() {
394 if (TID->ImplicitDefs)
Chris Lattnera4161ee2007-12-30 00:12:25 +0000395 for (const unsigned *ImpDefs = TID->ImplicitDefs; *ImpDefs; ++ImpDefs)
Chris Lattner8019f412007-12-30 00:41:17 +0000396 addOperand(MachineOperand::CreateReg(*ImpDefs, true, true));
Evan Cheng67f660c2006-11-30 07:08:44 +0000397 if (TID->ImplicitUses)
Chris Lattnera4161ee2007-12-30 00:12:25 +0000398 for (const unsigned *ImpUses = TID->ImplicitUses; *ImpUses; ++ImpUses)
Chris Lattner8019f412007-12-30 00:41:17 +0000399 addOperand(MachineOperand::CreateReg(*ImpUses, false, true));
Evan Chengd7de4962006-11-13 23:34:06 +0000400}
401
402/// MachineInstr ctor - This constructor create a MachineInstr and add the
Evan Chengc0f64ff2006-11-27 23:37:22 +0000403/// implicit operands. It reserves space for number of operands specified by
Chris Lattner749c6f62008-01-07 07:27:27 +0000404/// TargetInstrDesc or the numOperands if it is not zero. (for
Evan Chengc0f64ff2006-11-27 23:37:22 +0000405/// instructions with variable number of operands).
Chris Lattner749c6f62008-01-07 07:27:27 +0000406MachineInstr::MachineInstr(const TargetInstrDesc &tid, bool NoImp)
Dan Gohman834651c2009-11-16 22:49:38 +0000407 : TID(&tid), NumImplicitOps(0), AsmPrinterFlags(0),
408 MemRefs(0), MemRefsEnd(0), Parent(0),
Dale Johannesen06efc022009-01-27 23:20:29 +0000409 debugLoc(DebugLoc::getUnknownLoc()) {
Chris Lattner349c4952008-01-07 03:13:06 +0000410 if (!NoImp && TID->getImplicitDefs())
411 for (const unsigned *ImpDefs = TID->getImplicitDefs(); *ImpDefs; ++ImpDefs)
Evan Chengd7de4962006-11-13 23:34:06 +0000412 NumImplicitOps++;
Chris Lattner349c4952008-01-07 03:13:06 +0000413 if (!NoImp && TID->getImplicitUses())
414 for (const unsigned *ImpUses = TID->getImplicitUses(); *ImpUses; ++ImpUses)
Evan Chengd7de4962006-11-13 23:34:06 +0000415 NumImplicitOps++;
Chris Lattner349c4952008-01-07 03:13:06 +0000416 Operands.reserve(NumImplicitOps + TID->getNumOperands());
Evan Chengfa945722007-10-13 02:23:01 +0000417 if (!NoImp)
418 addImplicitDefUseOperands();
Dan Gohman2c3f7ae2008-07-17 23:49:46 +0000419 // Make sure that we get added to a machine basicblock
420 LeakDetector::addGarbageObject(this);
Evan Chengd7de4962006-11-13 23:34:06 +0000421}
422
Dale Johannesen06efc022009-01-27 23:20:29 +0000423/// MachineInstr ctor - As above, but with a DebugLoc.
424MachineInstr::MachineInstr(const TargetInstrDesc &tid, const DebugLoc dl,
425 bool NoImp)
Dan Gohman834651c2009-11-16 22:49:38 +0000426 : TID(&tid), NumImplicitOps(0), AsmPrinterFlags(0), MemRefs(0), MemRefsEnd(0),
Dan Gohmanc76909a2009-09-25 20:36:54 +0000427 Parent(0), debugLoc(dl) {
Dale Johannesen06efc022009-01-27 23:20:29 +0000428 if (!NoImp && TID->getImplicitDefs())
429 for (const unsigned *ImpDefs = TID->getImplicitDefs(); *ImpDefs; ++ImpDefs)
430 NumImplicitOps++;
431 if (!NoImp && TID->getImplicitUses())
432 for (const unsigned *ImpUses = TID->getImplicitUses(); *ImpUses; ++ImpUses)
433 NumImplicitOps++;
434 Operands.reserve(NumImplicitOps + TID->getNumOperands());
435 if (!NoImp)
436 addImplicitDefUseOperands();
437 // Make sure that we get added to a machine basicblock
438 LeakDetector::addGarbageObject(this);
439}
440
441/// MachineInstr ctor - Work exactly the same as the ctor two above, except
442/// that the MachineInstr is created and added to the end of the specified
443/// basic block.
Chris Lattnerddd7fcb2002-10-29 23:19:00 +0000444///
Dale Johannesen06efc022009-01-27 23:20:29 +0000445MachineInstr::MachineInstr(MachineBasicBlock *MBB, const TargetInstrDesc &tid)
Dan Gohman834651c2009-11-16 22:49:38 +0000446 : TID(&tid), NumImplicitOps(0), AsmPrinterFlags(0),
447 MemRefs(0), MemRefsEnd(0), Parent(0),
Dale Johannesen06efc022009-01-27 23:20:29 +0000448 debugLoc(DebugLoc::getUnknownLoc()) {
449 assert(MBB && "Cannot use inserting ctor with null basic block!");
450 if (TID->ImplicitDefs)
451 for (const unsigned *ImpDefs = TID->getImplicitDefs(); *ImpDefs; ++ImpDefs)
452 NumImplicitOps++;
453 if (TID->ImplicitUses)
454 for (const unsigned *ImpUses = TID->getImplicitUses(); *ImpUses; ++ImpUses)
455 NumImplicitOps++;
456 Operands.reserve(NumImplicitOps + TID->getNumOperands());
457 addImplicitDefUseOperands();
458 // Make sure that we get added to a machine basicblock
459 LeakDetector::addGarbageObject(this);
460 MBB->push_back(this); // Add instruction to end of basic block!
461}
462
463/// MachineInstr ctor - As above, but with a DebugLoc.
464///
465MachineInstr::MachineInstr(MachineBasicBlock *MBB, const DebugLoc dl,
Chris Lattner749c6f62008-01-07 07:27:27 +0000466 const TargetInstrDesc &tid)
Dan Gohman834651c2009-11-16 22:49:38 +0000467 : TID(&tid), NumImplicitOps(0), AsmPrinterFlags(0), MemRefs(0), MemRefsEnd(0),
Dan Gohmanc76909a2009-09-25 20:36:54 +0000468 Parent(0), debugLoc(dl) {
Chris Lattnerddd7fcb2002-10-29 23:19:00 +0000469 assert(MBB && "Cannot use inserting ctor with null basic block!");
Evan Cheng67f660c2006-11-30 07:08:44 +0000470 if (TID->ImplicitDefs)
Chris Lattner349c4952008-01-07 03:13:06 +0000471 for (const unsigned *ImpDefs = TID->getImplicitDefs(); *ImpDefs; ++ImpDefs)
Evan Chengd7de4962006-11-13 23:34:06 +0000472 NumImplicitOps++;
Evan Cheng67f660c2006-11-30 07:08:44 +0000473 if (TID->ImplicitUses)
Chris Lattner349c4952008-01-07 03:13:06 +0000474 for (const unsigned *ImpUses = TID->getImplicitUses(); *ImpUses; ++ImpUses)
Evan Chengd7de4962006-11-13 23:34:06 +0000475 NumImplicitOps++;
Chris Lattner349c4952008-01-07 03:13:06 +0000476 Operands.reserve(NumImplicitOps + TID->getNumOperands());
Evan Cheng67f660c2006-11-30 07:08:44 +0000477 addImplicitDefUseOperands();
Dan Gohman2c3f7ae2008-07-17 23:49:46 +0000478 // Make sure that we get added to a machine basicblock
479 LeakDetector::addGarbageObject(this);
Chris Lattnerddd7fcb2002-10-29 23:19:00 +0000480 MBB->push_back(this); // Add instruction to end of basic block!
481}
482
Misha Brukmance22e762004-07-09 14:45:17 +0000483/// MachineInstr ctor - Copies MachineInstr arg exactly
484///
Evan Cheng1ed99222008-07-19 00:37:25 +0000485MachineInstr::MachineInstr(MachineFunction &MF, const MachineInstr &MI)
Dan Gohman834651c2009-11-16 22:49:38 +0000486 : TID(&MI.getDesc()), NumImplicitOps(0), AsmPrinterFlags(0),
Dan Gohmanc76909a2009-09-25 20:36:54 +0000487 MemRefs(MI.MemRefs), MemRefsEnd(MI.MemRefsEnd),
488 Parent(0), debugLoc(MI.getDebugLoc()) {
Chris Lattner943b5e12006-05-04 19:14:44 +0000489 Operands.reserve(MI.getNumOperands());
Tanya Lattnerb5159ed2004-05-23 20:58:02 +0000490
Misha Brukmance22e762004-07-09 14:45:17 +0000491 // Add operands
Evan Cheng1ed99222008-07-19 00:37:25 +0000492 for (unsigned i = 0; i != MI.getNumOperands(); ++i)
493 addOperand(MI.getOperand(i));
494 NumImplicitOps = MI.NumImplicitOps;
Tanya Lattner0c63e032004-05-24 03:14:18 +0000495
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000496 // Set parent to null.
Chris Lattnerf20c1a42007-12-31 04:56:33 +0000497 Parent = 0;
Dan Gohman6116a732008-07-21 18:47:29 +0000498
499 LeakDetector::addGarbageObject(this);
Tanya Lattner466b5342004-05-23 19:35:12 +0000500}
501
Misha Brukmance22e762004-07-09 14:45:17 +0000502MachineInstr::~MachineInstr() {
Dan Gohman2c3f7ae2008-07-17 23:49:46 +0000503 LeakDetector::removeGarbageObject(this);
Chris Lattnere12d6ab2007-12-30 06:11:04 +0000504#ifndef NDEBUG
Chris Lattner62ed6b92008-01-01 01:12:31 +0000505 for (unsigned i = 0, e = Operands.size(); i != e; ++i) {
Chris Lattnere12d6ab2007-12-30 06:11:04 +0000506 assert(Operands[i].ParentMI == this && "ParentMI mismatch!");
Dan Gohmand735b802008-10-03 15:45:36 +0000507 assert((!Operands[i].isReg() || !Operands[i].isOnRegUseList()) &&
Chris Lattner62ed6b92008-01-01 01:12:31 +0000508 "Reg operand def/use list corrupted");
509 }
Chris Lattnere12d6ab2007-12-30 06:11:04 +0000510#endif
Alkis Evlogimenosaad5c052004-02-16 07:17:43 +0000511}
512
Chris Lattner62ed6b92008-01-01 01:12:31 +0000513/// getRegInfo - If this instruction is embedded into a MachineFunction,
514/// return the MachineRegisterInfo object for the current function, otherwise
515/// return null.
516MachineRegisterInfo *MachineInstr::getRegInfo() {
517 if (MachineBasicBlock *MBB = getParent())
Dan Gohman4e526b92008-07-08 23:59:09 +0000518 return &MBB->getParent()->getRegInfo();
Chris Lattner62ed6b92008-01-01 01:12:31 +0000519 return 0;
520}
521
522/// RemoveRegOperandsFromUseLists - Unlink all of the register operands in
523/// this instruction from their respective use lists. This requires that the
524/// operands already be on their use lists.
525void MachineInstr::RemoveRegOperandsFromUseLists() {
526 for (unsigned i = 0, e = Operands.size(); i != e; ++i) {
Dan Gohmand735b802008-10-03 15:45:36 +0000527 if (Operands[i].isReg())
Chris Lattner62ed6b92008-01-01 01:12:31 +0000528 Operands[i].RemoveRegOperandFromRegInfo();
529 }
530}
531
532/// AddRegOperandsToUseLists - Add all of the register operands in
533/// this instruction from their respective use lists. This requires that the
534/// operands not be on their use lists yet.
535void MachineInstr::AddRegOperandsToUseLists(MachineRegisterInfo &RegInfo) {
536 for (unsigned i = 0, e = Operands.size(); i != e; ++i) {
Dan Gohmand735b802008-10-03 15:45:36 +0000537 if (Operands[i].isReg())
Chris Lattner62ed6b92008-01-01 01:12:31 +0000538 Operands[i].AddRegOperandToRegInfo(&RegInfo);
539 }
540}
541
542
543/// addOperand - Add the specified operand to the instruction. If it is an
544/// implicit operand, it is added to the end of the operand list. If it is
545/// an explicit operand it is added at the end of the explicit operand list
546/// (before the first implicit operand).
547void MachineInstr::addOperand(const MachineOperand &Op) {
Dan Gohmand735b802008-10-03 15:45:36 +0000548 bool isImpReg = Op.isReg() && Op.isImplicit();
Chris Lattner62ed6b92008-01-01 01:12:31 +0000549 assert((isImpReg || !OperandsComplete()) &&
550 "Trying to add an operand to a machine instr that is already done!");
551
Dan Gohmanbcf28c02008-12-09 22:45:08 +0000552 MachineRegisterInfo *RegInfo = getRegInfo();
553
Chris Lattner62ed6b92008-01-01 01:12:31 +0000554 // If we are adding the operand to the end of the list, our job is simpler.
555 // This is true most of the time, so this is a reasonable optimization.
556 if (isImpReg || NumImplicitOps == 0) {
557 // We can only do this optimization if we know that the operand list won't
558 // reallocate.
559 if (Operands.empty() || Operands.size()+1 <= Operands.capacity()) {
560 Operands.push_back(Op);
561
562 // Set the parent of the operand.
563 Operands.back().ParentMI = this;
564
565 // If the operand is a register, update the operand's use list.
Jim Grosbach06801722009-12-16 19:43:02 +0000566 if (Op.isReg()) {
Dan Gohmanbcf28c02008-12-09 22:45:08 +0000567 Operands.back().AddRegOperandToRegInfo(RegInfo);
Jim Grosbach06801722009-12-16 19:43:02 +0000568 // If the register operand is flagged as early, mark the operand as such
569 unsigned OpNo = Operands.size() - 1;
570 if (TID->getOperandConstraint(OpNo, TOI::EARLY_CLOBBER) != -1)
571 Operands[OpNo].setIsEarlyClobber(true);
572 }
Chris Lattner62ed6b92008-01-01 01:12:31 +0000573 return;
574 }
575 }
576
577 // Otherwise, we have to insert a real operand before any implicit ones.
578 unsigned OpNo = Operands.size()-NumImplicitOps;
579
Chris Lattner62ed6b92008-01-01 01:12:31 +0000580 // If this instruction isn't embedded into a function, then we don't need to
581 // update any operand lists.
582 if (RegInfo == 0) {
583 // Simple insertion, no reginfo update needed for other register operands.
584 Operands.insert(Operands.begin()+OpNo, Op);
585 Operands[OpNo].ParentMI = this;
586
587 // Do explicitly set the reginfo for this operand though, to ensure the
588 // next/prev fields are properly nulled out.
Jim Grosbach06801722009-12-16 19:43:02 +0000589 if (Operands[OpNo].isReg()) {
Chris Lattner62ed6b92008-01-01 01:12:31 +0000590 Operands[OpNo].AddRegOperandToRegInfo(0);
Jim Grosbach06801722009-12-16 19:43:02 +0000591 // If the register operand is flagged as early, mark the operand as such
592 if (TID->getOperandConstraint(OpNo, TOI::EARLY_CLOBBER) != -1)
593 Operands[OpNo].setIsEarlyClobber(true);
594 }
Chris Lattner62ed6b92008-01-01 01:12:31 +0000595
596 } else if (Operands.size()+1 <= Operands.capacity()) {
597 // Otherwise, we have to remove register operands from their register use
598 // list, add the operand, then add the register operands back to their use
599 // list. This also must handle the case when the operand list reallocates
600 // to somewhere else.
601
602 // If insertion of this operand won't cause reallocation of the operand
603 // list, just remove the implicit operands, add the operand, then re-add all
604 // the rest of the operands.
605 for (unsigned i = OpNo, e = Operands.size(); i != e; ++i) {
Dan Gohmand735b802008-10-03 15:45:36 +0000606 assert(Operands[i].isReg() && "Should only be an implicit reg!");
Chris Lattner62ed6b92008-01-01 01:12:31 +0000607 Operands[i].RemoveRegOperandFromRegInfo();
608 }
609
610 // Add the operand. If it is a register, add it to the reg list.
611 Operands.insert(Operands.begin()+OpNo, Op);
612 Operands[OpNo].ParentMI = this;
613
Jim Grosbach06801722009-12-16 19:43:02 +0000614 if (Operands[OpNo].isReg()) {
Chris Lattner62ed6b92008-01-01 01:12:31 +0000615 Operands[OpNo].AddRegOperandToRegInfo(RegInfo);
Jim Grosbach06801722009-12-16 19:43:02 +0000616 // If the register operand is flagged as early, mark the operand as such
617 if (TID->getOperandConstraint(OpNo, TOI::EARLY_CLOBBER) != -1)
618 Operands[OpNo].setIsEarlyClobber(true);
619 }
Chris Lattner62ed6b92008-01-01 01:12:31 +0000620
621 // Re-add all the implicit ops.
622 for (unsigned i = OpNo+1, e = Operands.size(); i != e; ++i) {
Dan Gohmand735b802008-10-03 15:45:36 +0000623 assert(Operands[i].isReg() && "Should only be an implicit reg!");
Chris Lattner62ed6b92008-01-01 01:12:31 +0000624 Operands[i].AddRegOperandToRegInfo(RegInfo);
625 }
626 } else {
627 // Otherwise, we will be reallocating the operand list. Remove all reg
628 // operands from their list, then readd them after the operand list is
629 // reallocated.
630 RemoveRegOperandsFromUseLists();
631
632 Operands.insert(Operands.begin()+OpNo, Op);
633 Operands[OpNo].ParentMI = this;
634
635 // Re-add all the operands.
636 AddRegOperandsToUseLists(*RegInfo);
Jim Grosbach06801722009-12-16 19:43:02 +0000637
638 // If the register operand is flagged as early, mark the operand as such
639 if (Operands[OpNo].isReg()
640 && TID->getOperandConstraint(OpNo, TOI::EARLY_CLOBBER) != -1)
641 Operands[OpNo].setIsEarlyClobber(true);
Chris Lattner62ed6b92008-01-01 01:12:31 +0000642 }
643}
644
645/// RemoveOperand - Erase an operand from an instruction, leaving it with one
646/// fewer operand than it started with.
647///
648void MachineInstr::RemoveOperand(unsigned OpNo) {
649 assert(OpNo < Operands.size() && "Invalid operand number");
650
651 // Special case removing the last one.
652 if (OpNo == Operands.size()-1) {
653 // If needed, remove from the reg def/use list.
Dan Gohmand735b802008-10-03 15:45:36 +0000654 if (Operands.back().isReg() && Operands.back().isOnRegUseList())
Chris Lattner62ed6b92008-01-01 01:12:31 +0000655 Operands.back().RemoveRegOperandFromRegInfo();
656
657 Operands.pop_back();
658 return;
659 }
660
661 // Otherwise, we are removing an interior operand. If we have reginfo to
662 // update, remove all operands that will be shifted down from their reg lists,
663 // move everything down, then re-add them.
664 MachineRegisterInfo *RegInfo = getRegInfo();
665 if (RegInfo) {
666 for (unsigned i = OpNo, e = Operands.size(); i != e; ++i) {
Dan Gohmand735b802008-10-03 15:45:36 +0000667 if (Operands[i].isReg())
Chris Lattner62ed6b92008-01-01 01:12:31 +0000668 Operands[i].RemoveRegOperandFromRegInfo();
669 }
670 }
671
672 Operands.erase(Operands.begin()+OpNo);
673
674 if (RegInfo) {
675 for (unsigned i = OpNo, e = Operands.size(); i != e; ++i) {
Dan Gohmand735b802008-10-03 15:45:36 +0000676 if (Operands[i].isReg())
Chris Lattner62ed6b92008-01-01 01:12:31 +0000677 Operands[i].AddRegOperandToRegInfo(RegInfo);
678 }
679 }
680}
681
Dan Gohmanc76909a2009-09-25 20:36:54 +0000682/// addMemOperand - Add a MachineMemOperand to the machine instruction.
683/// This function should be used only occasionally. The setMemRefs function
684/// is the primary method for setting up a MachineInstr's MemRefs list.
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000685void MachineInstr::addMemOperand(MachineFunction &MF,
Dan Gohmanc76909a2009-09-25 20:36:54 +0000686 MachineMemOperand *MO) {
687 mmo_iterator OldMemRefs = MemRefs;
688 mmo_iterator OldMemRefsEnd = MemRefsEnd;
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000689
Dan Gohmanc76909a2009-09-25 20:36:54 +0000690 size_t NewNum = (MemRefsEnd - MemRefs) + 1;
691 mmo_iterator NewMemRefs = MF.allocateMemRefsArray(NewNum);
692 mmo_iterator NewMemRefsEnd = NewMemRefs + NewNum;
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000693
Dan Gohmanc76909a2009-09-25 20:36:54 +0000694 std::copy(OldMemRefs, OldMemRefsEnd, NewMemRefs);
695 NewMemRefs[NewNum - 1] = MO;
696
697 MemRefs = NewMemRefs;
698 MemRefsEnd = NewMemRefsEnd;
699}
Chris Lattner62ed6b92008-01-01 01:12:31 +0000700
Chris Lattner48d7c062006-04-17 21:35:41 +0000701/// removeFromParent - This method unlinks 'this' from the containing basic
702/// block, and returns it, but does not delete it.
703MachineInstr *MachineInstr::removeFromParent() {
704 assert(getParent() && "Not embedded in a basic block!");
705 getParent()->remove(this);
706 return this;
707}
708
709
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000710/// eraseFromParent - This method unlinks 'this' from the containing basic
711/// block, and deletes it.
712void MachineInstr::eraseFromParent() {
713 assert(getParent() && "Not embedded in a basic block!");
714 getParent()->erase(this);
715}
716
717
Brian Gaeke21326fc2004-02-13 04:39:32 +0000718/// OperandComplete - Return true if it's illegal to add a new operand
719///
Chris Lattner2a90ba62004-02-12 16:09:53 +0000720bool MachineInstr::OperandsComplete() const {
Chris Lattner349c4952008-01-07 03:13:06 +0000721 unsigned short NumOperands = TID->getNumOperands();
Chris Lattner8f707e12008-01-07 05:19:29 +0000722 if (!TID->isVariadic() && getNumOperands()-NumImplicitOps >= NumOperands)
Vikram S. Adve34977822003-05-31 07:39:06 +0000723 return true; // Broken: we have all the operands of this instruction!
Chris Lattner413746e2002-10-28 20:48:39 +0000724 return false;
725}
726
Evan Cheng19e3f312007-05-15 01:26:09 +0000727/// getNumExplicitOperands - Returns the number of non-implicit operands.
728///
729unsigned MachineInstr::getNumExplicitOperands() const {
Chris Lattner349c4952008-01-07 03:13:06 +0000730 unsigned NumOperands = TID->getNumOperands();
Chris Lattner8f707e12008-01-07 05:19:29 +0000731 if (!TID->isVariadic())
Evan Cheng19e3f312007-05-15 01:26:09 +0000732 return NumOperands;
733
Dan Gohman9407cd42009-04-15 17:59:11 +0000734 for (unsigned i = NumOperands, e = getNumOperands(); i != e; ++i) {
735 const MachineOperand &MO = getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +0000736 if (!MO.isReg() || !MO.isImplicit())
Evan Cheng19e3f312007-05-15 01:26:09 +0000737 NumOperands++;
738 }
739 return NumOperands;
740}
741
Chris Lattner8ace2cd2006-10-20 22:39:59 +0000742
Evan Chengfaa51072007-04-26 19:00:32 +0000743/// findRegisterUseOperandIdx() - Returns the MachineOperand that is a use of
Jim Grosbachf9ca50e2009-09-17 17:57:26 +0000744/// the specific register or -1 if it is not found. It further tightens
Evan Cheng76d7e762007-02-23 01:04:26 +0000745/// the search criteria to a use that kills the register if isKill is true.
Evan Cheng6130f662008-03-05 00:59:57 +0000746int MachineInstr::findRegisterUseOperandIdx(unsigned Reg, bool isKill,
747 const TargetRegisterInfo *TRI) const {
Evan Cheng576d1232006-12-06 08:27:42 +0000748 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
Evan Chengf277ee42007-05-29 18:35:22 +0000749 const MachineOperand &MO = getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +0000750 if (!MO.isReg() || !MO.isUse())
Evan Cheng6130f662008-03-05 00:59:57 +0000751 continue;
752 unsigned MOReg = MO.getReg();
753 if (!MOReg)
754 continue;
755 if (MOReg == Reg ||
756 (TRI &&
757 TargetRegisterInfo::isPhysicalRegister(MOReg) &&
758 TargetRegisterInfo::isPhysicalRegister(Reg) &&
759 TRI->isSubRegister(MOReg, Reg)))
Evan Cheng76d7e762007-02-23 01:04:26 +0000760 if (!isKill || MO.isKill())
Evan Cheng32eb1f12007-03-26 22:37:45 +0000761 return i;
Evan Cheng576d1232006-12-06 08:27:42 +0000762 }
Evan Cheng32eb1f12007-03-26 22:37:45 +0000763 return -1;
Evan Cheng576d1232006-12-06 08:27:42 +0000764}
765
Evan Cheng6130f662008-03-05 00:59:57 +0000766/// findRegisterDefOperandIdx() - Returns the operand index that is a def of
Dan Gohman703bfe62008-05-06 00:20:10 +0000767/// the specified register or -1 if it is not found. If isDead is true, defs
768/// that are not dead are skipped. If TargetRegisterInfo is non-null, then it
769/// also checks if there is a def of a super-register.
Evan Cheng6130f662008-03-05 00:59:57 +0000770int MachineInstr::findRegisterDefOperandIdx(unsigned Reg, bool isDead,
771 const TargetRegisterInfo *TRI) const {
Evan Chengb371f452007-02-19 21:49:54 +0000772 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
Evan Cheng6130f662008-03-05 00:59:57 +0000773 const MachineOperand &MO = getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +0000774 if (!MO.isReg() || !MO.isDef())
Evan Cheng6130f662008-03-05 00:59:57 +0000775 continue;
776 unsigned MOReg = MO.getReg();
777 if (MOReg == Reg ||
778 (TRI &&
779 TargetRegisterInfo::isPhysicalRegister(MOReg) &&
780 TargetRegisterInfo::isPhysicalRegister(Reg) &&
781 TRI->isSubRegister(MOReg, Reg)))
782 if (!isDead || MO.isDead())
783 return i;
Evan Chengb371f452007-02-19 21:49:54 +0000784 }
Evan Cheng6130f662008-03-05 00:59:57 +0000785 return -1;
Evan Chengb371f452007-02-19 21:49:54 +0000786}
Evan Cheng19e3f312007-05-15 01:26:09 +0000787
Evan Chengf277ee42007-05-29 18:35:22 +0000788/// findFirstPredOperandIdx() - Find the index of the first operand in the
789/// operand list that is used to represent the predicate. It returns -1 if
790/// none is found.
791int MachineInstr::findFirstPredOperandIdx() const {
Chris Lattner749c6f62008-01-07 07:27:27 +0000792 const TargetInstrDesc &TID = getDesc();
793 if (TID.isPredicable()) {
Evan Cheng19e3f312007-05-15 01:26:09 +0000794 for (unsigned i = 0, e = getNumOperands(); i != e; ++i)
Chris Lattner749c6f62008-01-07 07:27:27 +0000795 if (TID.OpInfo[i].isPredicate())
Evan Chengf277ee42007-05-29 18:35:22 +0000796 return i;
Evan Cheng19e3f312007-05-15 01:26:09 +0000797 }
798
Evan Chengf277ee42007-05-29 18:35:22 +0000799 return -1;
Evan Cheng19e3f312007-05-15 01:26:09 +0000800}
Evan Chengb371f452007-02-19 21:49:54 +0000801
Bob Wilsond9df5012009-04-09 17:16:43 +0000802/// isRegTiedToUseOperand - Given the index of a register def operand,
803/// check if the register def is tied to a source operand, due to either
804/// two-address elimination or inline assembly constraints. Returns the
805/// first tied use operand index by reference is UseOpIdx is not null.
Jakob Stoklund Olesence9be2c2009-04-29 20:57:16 +0000806bool MachineInstr::
807isRegTiedToUseOperand(unsigned DefOpIdx, unsigned *UseOpIdx) const {
Chris Lattner518bb532010-02-09 19:54:29 +0000808 if (isInlineAsm()) {
Bob Wilsond9df5012009-04-09 17:16:43 +0000809 assert(DefOpIdx >= 2);
810 const MachineOperand &MO = getOperand(DefOpIdx);
Chris Lattnerc30aa7b2009-04-09 23:33:34 +0000811 if (!MO.isReg() || !MO.isDef() || MO.getReg() == 0)
Evan Chengfb112882009-03-23 08:01:15 +0000812 return false;
Evan Chengef5d0702009-06-24 02:05:51 +0000813 // Determine the actual operand index that corresponds to this index.
Evan Chengfb112882009-03-23 08:01:15 +0000814 unsigned DefNo = 0;
Evan Chengef5d0702009-06-24 02:05:51 +0000815 unsigned DefPart = 0;
Evan Chengfb112882009-03-23 08:01:15 +0000816 for (unsigned i = 1, e = getNumOperands(); i < e; ) {
817 const MachineOperand &FMO = getOperand(i);
Jakob Stoklund Olesen45d34fe2009-07-19 19:09:59 +0000818 // After the normal asm operands there may be additional imp-def regs.
819 if (!FMO.isImm())
820 return false;
Evan Chengfb112882009-03-23 08:01:15 +0000821 // Skip over this def.
Evan Chengef5d0702009-06-24 02:05:51 +0000822 unsigned NumOps = InlineAsm::getNumOperandRegisters(FMO.getImm());
823 unsigned PrevDef = i + 1;
824 i = PrevDef + NumOps;
825 if (i > DefOpIdx) {
826 DefPart = DefOpIdx - PrevDef;
Evan Chengfb112882009-03-23 08:01:15 +0000827 break;
Evan Chengef5d0702009-06-24 02:05:51 +0000828 }
Evan Chengfb112882009-03-23 08:01:15 +0000829 ++DefNo;
830 }
Evan Chengef5d0702009-06-24 02:05:51 +0000831 for (unsigned i = 1, e = getNumOperands(); i != e; ++i) {
Evan Chengfb112882009-03-23 08:01:15 +0000832 const MachineOperand &FMO = getOperand(i);
833 if (!FMO.isImm())
834 continue;
835 if (i+1 >= e || !getOperand(i+1).isReg() || !getOperand(i+1).isUse())
836 continue;
837 unsigned Idx;
Evan Chengef5d0702009-06-24 02:05:51 +0000838 if (InlineAsm::isUseOperandTiedToDef(FMO.getImm(), Idx) &&
Bob Wilsond9df5012009-04-09 17:16:43 +0000839 Idx == DefNo) {
840 if (UseOpIdx)
Evan Chengef5d0702009-06-24 02:05:51 +0000841 *UseOpIdx = (unsigned)i + 1 + DefPart;
Evan Chengfb112882009-03-23 08:01:15 +0000842 return true;
Bob Wilsond9df5012009-04-09 17:16:43 +0000843 }
Evan Chengfb112882009-03-23 08:01:15 +0000844 }
Evan Chengef5d0702009-06-24 02:05:51 +0000845 return false;
Evan Chengfb112882009-03-23 08:01:15 +0000846 }
847
Bob Wilsond9df5012009-04-09 17:16:43 +0000848 assert(getOperand(DefOpIdx).isDef() && "DefOpIdx is not a def!");
Chris Lattner749c6f62008-01-07 07:27:27 +0000849 const TargetInstrDesc &TID = getDesc();
Evan Chengef0732d2008-07-10 07:35:43 +0000850 for (unsigned i = 0, e = TID.getNumOperands(); i != e; ++i) {
851 const MachineOperand &MO = getOperand(i);
Dan Gohman2ce7f202008-12-05 05:45:42 +0000852 if (MO.isReg() && MO.isUse() &&
Bob Wilsond9df5012009-04-09 17:16:43 +0000853 TID.getOperandConstraint(i, TOI::TIED_TO) == (int)DefOpIdx) {
854 if (UseOpIdx)
855 *UseOpIdx = (unsigned)i;
Evan Chengef0732d2008-07-10 07:35:43 +0000856 return true;
Bob Wilsond9df5012009-04-09 17:16:43 +0000857 }
Evan Cheng32dfbea2007-10-12 08:50:34 +0000858 }
859 return false;
860}
861
Evan Chenga24752f2009-03-19 20:30:06 +0000862/// isRegTiedToDefOperand - Return true if the operand of the specified index
863/// is a register use and it is tied to an def operand. It also returns the def
864/// operand index by reference.
Jakob Stoklund Olesence9be2c2009-04-29 20:57:16 +0000865bool MachineInstr::
866isRegTiedToDefOperand(unsigned UseOpIdx, unsigned *DefOpIdx) const {
Chris Lattner518bb532010-02-09 19:54:29 +0000867 if (isInlineAsm()) {
Evan Chengfb112882009-03-23 08:01:15 +0000868 const MachineOperand &MO = getOperand(UseOpIdx);
Chris Lattner0c8382c2009-04-09 16:50:43 +0000869 if (!MO.isReg() || !MO.isUse() || MO.getReg() == 0)
Evan Chengfb112882009-03-23 08:01:15 +0000870 return false;
Jakob Stoklund Olesen57e599a2009-07-16 20:58:34 +0000871
872 // Find the flag operand corresponding to UseOpIdx
873 unsigned FlagIdx, NumOps=0;
874 for (FlagIdx = 1; FlagIdx < UseOpIdx; FlagIdx += NumOps+1) {
875 const MachineOperand &UFMO = getOperand(FlagIdx);
Jakob Stoklund Olesen45d34fe2009-07-19 19:09:59 +0000876 // After the normal asm operands there may be additional imp-def regs.
877 if (!UFMO.isImm())
878 return false;
Jakob Stoklund Olesen57e599a2009-07-16 20:58:34 +0000879 NumOps = InlineAsm::getNumOperandRegisters(UFMO.getImm());
880 assert(NumOps < getNumOperands() && "Invalid inline asm flag");
881 if (UseOpIdx < FlagIdx+NumOps+1)
882 break;
Evan Chengef5d0702009-06-24 02:05:51 +0000883 }
Jakob Stoklund Olesen57e599a2009-07-16 20:58:34 +0000884 if (FlagIdx >= UseOpIdx)
Evan Chengef5d0702009-06-24 02:05:51 +0000885 return false;
Jakob Stoklund Olesen57e599a2009-07-16 20:58:34 +0000886 const MachineOperand &UFMO = getOperand(FlagIdx);
Evan Chengfb112882009-03-23 08:01:15 +0000887 unsigned DefNo;
888 if (InlineAsm::isUseOperandTiedToDef(UFMO.getImm(), DefNo)) {
889 if (!DefOpIdx)
890 return true;
891
892 unsigned DefIdx = 1;
893 // Remember to adjust the index. First operand is asm string, then there
894 // is a flag for each.
895 while (DefNo) {
896 const MachineOperand &FMO = getOperand(DefIdx);
897 assert(FMO.isImm());
898 // Skip over this def.
899 DefIdx += InlineAsm::getNumOperandRegisters(FMO.getImm()) + 1;
900 --DefNo;
901 }
Evan Chengef5d0702009-06-24 02:05:51 +0000902 *DefOpIdx = DefIdx + UseOpIdx - FlagIdx;
Evan Chengfb112882009-03-23 08:01:15 +0000903 return true;
904 }
905 return false;
906 }
907
Evan Chenga24752f2009-03-19 20:30:06 +0000908 const TargetInstrDesc &TID = getDesc();
909 if (UseOpIdx >= TID.getNumOperands())
910 return false;
911 const MachineOperand &MO = getOperand(UseOpIdx);
912 if (!MO.isReg() || !MO.isUse())
913 return false;
914 int DefIdx = TID.getOperandConstraint(UseOpIdx, TOI::TIED_TO);
915 if (DefIdx == -1)
916 return false;
917 if (DefOpIdx)
918 *DefOpIdx = (unsigned)DefIdx;
919 return true;
920}
921
Evan Cheng576d1232006-12-06 08:27:42 +0000922/// copyKillDeadInfo - Copies kill / dead operand properties from MI.
923///
924void MachineInstr::copyKillDeadInfo(const MachineInstr *MI) {
925 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
926 const MachineOperand &MO = MI->getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +0000927 if (!MO.isReg() || (!MO.isKill() && !MO.isDead()))
Evan Cheng576d1232006-12-06 08:27:42 +0000928 continue;
929 for (unsigned j = 0, ee = getNumOperands(); j != ee; ++j) {
930 MachineOperand &MOp = getOperand(j);
931 if (!MOp.isIdenticalTo(MO))
932 continue;
933 if (MO.isKill())
934 MOp.setIsKill();
935 else
936 MOp.setIsDead();
937 break;
938 }
939 }
940}
941
Evan Cheng19e3f312007-05-15 01:26:09 +0000942/// copyPredicates - Copies predicate operand(s) from MI.
943void MachineInstr::copyPredicates(const MachineInstr *MI) {
Chris Lattner749c6f62008-01-07 07:27:27 +0000944 const TargetInstrDesc &TID = MI->getDesc();
Evan Chengb27087f2008-03-13 00:44:09 +0000945 if (!TID.isPredicable())
946 return;
947 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
948 if (TID.OpInfo[i].isPredicate()) {
949 // Predicated operands must be last operands.
950 addOperand(MI->getOperand(i));
Evan Cheng19e3f312007-05-15 01:26:09 +0000951 }
952 }
953}
954
Evan Cheng9f1c8312008-07-03 09:09:37 +0000955/// isSafeToMove - Return true if it is safe to move this instruction. If
956/// SawStore is set to true, it means that there is a store (or call) between
957/// the instruction's location and its intended destination.
Dan Gohmanb3b930a2008-11-18 19:04:29 +0000958bool MachineInstr::isSafeToMove(const TargetInstrInfo *TII,
Dan Gohmana70dca12009-10-09 23:27:56 +0000959 bool &SawStore,
960 AliasAnalysis *AA) const {
Evan Chengb27087f2008-03-13 00:44:09 +0000961 // Ignore stuff that we obviously can't move.
962 if (TID->mayStore() || TID->isCall()) {
963 SawStore = true;
964 return false;
965 }
Dan Gohman237dee12008-12-23 17:28:50 +0000966 if (TID->isTerminator() || TID->hasUnmodeledSideEffects())
Evan Chengb27087f2008-03-13 00:44:09 +0000967 return false;
968
969 // See if this instruction does a load. If so, we have to guarantee that the
970 // loaded value doesn't change between the load and the its intended
971 // destination. The check for isInvariantLoad gives the targe the chance to
972 // classify the load as always returning a constant, e.g. a constant pool
973 // load.
Dan Gohmana70dca12009-10-09 23:27:56 +0000974 if (TID->mayLoad() && !isInvariantLoad(AA))
Evan Chengb27087f2008-03-13 00:44:09 +0000975 // Otherwise, this is a real load. If there is a store between the load and
Evan Cheng7cc2c402009-07-28 21:49:18 +0000976 // end of block, or if the load is volatile, we can't move it.
Dan Gohmand790a5c2008-10-02 15:04:30 +0000977 return !SawStore && !hasVolatileMemoryRef();
Dan Gohman3e4fb702008-09-24 00:06:15 +0000978
Evan Chengb27087f2008-03-13 00:44:09 +0000979 return true;
980}
981
Evan Chengdf3b9932008-08-27 20:33:50 +0000982/// isSafeToReMat - Return true if it's safe to rematerialize the specified
983/// instruction which defined the specified register instead of copying it.
Dan Gohmanb3b930a2008-11-18 19:04:29 +0000984bool MachineInstr::isSafeToReMat(const TargetInstrInfo *TII,
Dan Gohmana70dca12009-10-09 23:27:56 +0000985 unsigned DstReg,
986 AliasAnalysis *AA) const {
Evan Chengdf3b9932008-08-27 20:33:50 +0000987 bool SawStore = false;
Dan Gohmana70dca12009-10-09 23:27:56 +0000988 if (!TII->isTriviallyReMaterializable(this, AA) ||
989 !isSafeToMove(TII, SawStore, AA))
Evan Chengdf3b9932008-08-27 20:33:50 +0000990 return false;
991 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
Dan Gohmancbad42c2008-11-18 19:49:32 +0000992 const MachineOperand &MO = getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +0000993 if (!MO.isReg())
Evan Chengdf3b9932008-08-27 20:33:50 +0000994 continue;
995 // FIXME: For now, do not remat any instruction with register operands.
996 // Later on, we can loosen the restriction is the register operands have
997 // not been modified between the def and use. Note, this is different from
Evan Cheng8763c1c2008-08-27 20:58:54 +0000998 // MachineSink because the code is no longer in two-address form (at least
Evan Chengdf3b9932008-08-27 20:33:50 +0000999 // partially).
1000 if (MO.isUse())
1001 return false;
1002 else if (!MO.isDead() && MO.getReg() != DstReg)
1003 return false;
1004 }
1005 return true;
1006}
1007
Dan Gohman3e4fb702008-09-24 00:06:15 +00001008/// hasVolatileMemoryRef - Return true if this instruction may have a
1009/// volatile memory reference, or if the information describing the
1010/// memory reference is not available. Return false if it is known to
1011/// have no volatile memory references.
1012bool MachineInstr::hasVolatileMemoryRef() const {
1013 // An instruction known never to access memory won't have a volatile access.
1014 if (!TID->mayStore() &&
1015 !TID->mayLoad() &&
1016 !TID->isCall() &&
1017 !TID->hasUnmodeledSideEffects())
1018 return false;
1019
1020 // Otherwise, if the instruction has no memory reference information,
1021 // conservatively assume it wasn't preserved.
1022 if (memoperands_empty())
1023 return true;
1024
1025 // Check the memory reference information for volatile references.
Dan Gohmanc76909a2009-09-25 20:36:54 +00001026 for (mmo_iterator I = memoperands_begin(), E = memoperands_end(); I != E; ++I)
1027 if ((*I)->isVolatile())
Dan Gohman3e4fb702008-09-24 00:06:15 +00001028 return true;
1029
1030 return false;
1031}
1032
Dan Gohmane33f44c2009-10-07 17:38:06 +00001033/// isInvariantLoad - Return true if this instruction is loading from a
1034/// location whose value is invariant across the function. For example,
1035/// loading a value from the constant pool or from from the argument area
1036/// of a function if it does not change. This should only return true of
1037/// *all* loads the instruction does are invariant (if it does multiple loads).
1038bool MachineInstr::isInvariantLoad(AliasAnalysis *AA) const {
1039 // If the instruction doesn't load at all, it isn't an invariant load.
1040 if (!TID->mayLoad())
1041 return false;
1042
1043 // If the instruction has lost its memoperands, conservatively assume that
1044 // it may not be an invariant load.
1045 if (memoperands_empty())
1046 return false;
1047
1048 const MachineFrameInfo *MFI = getParent()->getParent()->getFrameInfo();
1049
1050 for (mmo_iterator I = memoperands_begin(),
1051 E = memoperands_end(); I != E; ++I) {
1052 if ((*I)->isVolatile()) return false;
1053 if ((*I)->isStore()) return false;
1054
1055 if (const Value *V = (*I)->getValue()) {
1056 // A load from a constant PseudoSourceValue is invariant.
1057 if (const PseudoSourceValue *PSV = dyn_cast<PseudoSourceValue>(V))
1058 if (PSV->isConstant(MFI))
1059 continue;
1060 // If we have an AliasAnalysis, ask it whether the memory is constant.
1061 if (AA && AA->pointsToConstantMemory(V))
1062 continue;
1063 }
1064
1065 // Otherwise assume conservatively.
1066 return false;
1067 }
1068
1069 // Everything checks out.
1070 return true;
1071}
1072
Evan Cheng229694f2009-12-03 02:31:43 +00001073/// isConstantValuePHI - If the specified instruction is a PHI that always
1074/// merges together the same virtual register, return the register, otherwise
1075/// return 0.
1076unsigned MachineInstr::isConstantValuePHI() const {
Chris Lattner518bb532010-02-09 19:54:29 +00001077 if (!isPHI())
Evan Cheng229694f2009-12-03 02:31:43 +00001078 return 0;
Evan Chengd8f079c2009-12-07 23:10:34 +00001079 assert(getNumOperands() >= 3 &&
1080 "It's illegal to have a PHI without source operands");
Evan Cheng229694f2009-12-03 02:31:43 +00001081
1082 unsigned Reg = getOperand(1).getReg();
1083 for (unsigned i = 3, e = getNumOperands(); i < e; i += 2)
1084 if (getOperand(i).getReg() != Reg)
1085 return 0;
1086 return Reg;
1087}
1088
Brian Gaeke21326fc2004-02-13 04:39:32 +00001089void MachineInstr::dump() const {
David Greene3b325332010-01-04 23:48:20 +00001090 dbgs() << " " << *this;
Mon P Wang5ca6bd12008-10-10 01:43:55 +00001091}
1092
1093void MachineInstr::print(raw_ostream &OS, const TargetMachine *TM) const {
Dan Gohman80f6c582009-11-09 19:38:45 +00001094 // We can be a bit tidier if we know the TargetMachine and/or MachineFunction.
1095 const MachineFunction *MF = 0;
1096 if (const MachineBasicBlock *MBB = getParent()) {
1097 MF = MBB->getParent();
1098 if (!TM && MF)
1099 TM = &MF->getTarget();
1100 }
Dan Gohman0ba90f32009-10-31 20:19:03 +00001101
1102 // Print explicitly defined operands on the left of an assignment syntax.
Dan Gohman80f6c582009-11-09 19:38:45 +00001103 unsigned StartOp = 0, e = getNumOperands();
Dan Gohman0ba90f32009-10-31 20:19:03 +00001104 for (; StartOp < e && getOperand(StartOp).isReg() &&
1105 getOperand(StartOp).isDef() &&
1106 !getOperand(StartOp).isImplicit();
1107 ++StartOp) {
1108 if (StartOp != 0) OS << ", ";
1109 getOperand(StartOp).print(OS, TM);
Chris Lattner6a592272002-10-30 01:55:38 +00001110 }
Tanya Lattnerb1407622004-06-25 00:13:11 +00001111
Dan Gohman0ba90f32009-10-31 20:19:03 +00001112 if (StartOp != 0)
1113 OS << " = ";
1114
1115 // Print the opcode name.
Chris Lattner749c6f62008-01-07 07:27:27 +00001116 OS << getDesc().getName();
Misha Brukmanedf128a2005-04-21 22:36:52 +00001117
Dan Gohman0ba90f32009-10-31 20:19:03 +00001118 // Print the rest of the operands.
Dan Gohman80f6c582009-11-09 19:38:45 +00001119 bool OmittedAnyCallClobbers = false;
1120 bool FirstOp = true;
Chris Lattner6a592272002-10-30 01:55:38 +00001121 for (unsigned i = StartOp, e = getNumOperands(); i != e; ++i) {
Dan Gohman80f6c582009-11-09 19:38:45 +00001122 const MachineOperand &MO = getOperand(i);
1123
1124 // Omit call-clobbered registers which aren't used anywhere. This makes
1125 // call instructions much less noisy on targets where calls clobber lots
1126 // of registers. Don't rely on MO.isDead() because we may be called before
1127 // LiveVariables is run, or we may be looking at a non-allocatable reg.
1128 if (MF && getDesc().isCall() &&
1129 MO.isReg() && MO.isImplicit() && MO.isDef()) {
1130 unsigned Reg = MO.getReg();
1131 if (Reg != 0 && TargetRegisterInfo::isPhysicalRegister(Reg)) {
1132 const MachineRegisterInfo &MRI = MF->getRegInfo();
1133 if (MRI.use_empty(Reg) && !MRI.isLiveOut(Reg)) {
1134 bool HasAliasLive = false;
1135 for (const unsigned *Alias = TM->getRegisterInfo()->getAliasSet(Reg);
1136 unsigned AliasReg = *Alias; ++Alias)
1137 if (!MRI.use_empty(AliasReg) || MRI.isLiveOut(AliasReg)) {
1138 HasAliasLive = true;
1139 break;
1140 }
1141 if (!HasAliasLive) {
1142 OmittedAnyCallClobbers = true;
1143 continue;
1144 }
1145 }
1146 }
1147 }
1148
1149 if (FirstOp) FirstOp = false; else OS << ",";
Chris Lattner6a592272002-10-30 01:55:38 +00001150 OS << " ";
Jakob Stoklund Olesenb1bb4af2010-01-19 22:08:34 +00001151 if (i < getDesc().NumOperands) {
1152 const TargetOperandInfo &TOI = getDesc().OpInfo[i];
1153 if (TOI.isPredicate())
1154 OS << "pred:";
1155 if (TOI.isOptionalDef())
1156 OS << "opt:";
1157 }
Dan Gohman80f6c582009-11-09 19:38:45 +00001158 MO.print(OS, TM);
1159 }
1160
1161 // Briefly indicate whether any call clobbers were omitted.
1162 if (OmittedAnyCallClobbers) {
Bill Wendling164558e2009-12-25 13:45:50 +00001163 if (!FirstOp) OS << ",";
Dan Gohman80f6c582009-11-09 19:38:45 +00001164 OS << " ...";
Chris Lattner10491642002-10-30 00:48:05 +00001165 }
Misha Brukmanedf128a2005-04-21 22:36:52 +00001166
Dan Gohman0ba90f32009-10-31 20:19:03 +00001167 bool HaveSemi = false;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00001168 if (!memoperands_empty()) {
Dan Gohman0ba90f32009-10-31 20:19:03 +00001169 if (!HaveSemi) OS << ";"; HaveSemi = true;
1170
1171 OS << " mem:";
Dan Gohmanc76909a2009-09-25 20:36:54 +00001172 for (mmo_iterator i = memoperands_begin(), e = memoperands_end();
1173 i != e; ++i) {
1174 OS << **i;
Dan Gohmancd26ec52009-09-23 01:33:16 +00001175 if (next(i) != e)
1176 OS << " ";
Dan Gohman69de1932008-02-06 22:27:42 +00001177 }
1178 }
1179
Dan Gohman80f6c582009-11-09 19:38:45 +00001180 if (!debugLoc.isUnknown() && MF) {
Bill Wendlingad2cf9d2009-12-25 13:44:36 +00001181 if (!HaveSemi) OS << ";";
Dan Gohman0ba90f32009-10-31 20:19:03 +00001182
1183 // TODO: print InlinedAtLoc information
1184
Devang Patel6b61f582010-01-16 06:09:35 +00001185 DILocation DLT = MF->getDILocation(debugLoc);
1186 DIScope Scope = DLT.getScope();
Dan Gohman75ae5932009-11-23 21:29:08 +00001187 OS << " dbg:";
Dan Gohman4b808b02009-12-05 00:20:51 +00001188 // Omit the directory, since it's usually long and uninteresting.
Dan Gohman261a7d92009-12-01 00:45:56 +00001189 if (!Scope.isNull())
Dan Gohman4b808b02009-12-05 00:20:51 +00001190 OS << Scope.getFilename();
1191 else
1192 OS << "<unknown>";
Devang Patel6b61f582010-01-16 06:09:35 +00001193 OS << ':' << DLT.getLineNumber();
1194 if (DLT.getColumnNumber() != 0)
1195 OS << ':' << DLT.getColumnNumber();
Bill Wendlingb5ef2732009-02-19 21:44:55 +00001196 }
1197
Chris Lattner10491642002-10-30 00:48:05 +00001198 OS << "\n";
1199}
1200
Owen Andersonb487e722008-01-24 01:10:07 +00001201bool MachineInstr::addRegisterKilled(unsigned IncomingReg,
Dan Gohman6f0d0242008-02-10 18:45:23 +00001202 const TargetRegisterInfo *RegInfo,
Owen Andersonb487e722008-01-24 01:10:07 +00001203 bool AddIfNotFound) {
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001204 bool isPhysReg = TargetRegisterInfo::isPhysicalRegister(IncomingReg);
Dan Gohman2ebc11a2008-07-03 01:18:51 +00001205 bool hasAliases = isPhysReg && RegInfo->getAliasSet(IncomingReg);
Dan Gohman3f629402008-09-03 15:56:16 +00001206 bool Found = false;
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001207 SmallVector<unsigned,4> DeadOps;
Bill Wendling4a23d722008-03-03 22:14:33 +00001208 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
1209 MachineOperand &MO = getOperand(i);
Jakob Stoklund Olesenefb8e3e2009-08-04 20:09:25 +00001210 if (!MO.isReg() || !MO.isUse() || MO.isUndef())
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001211 continue;
1212 unsigned Reg = MO.getReg();
1213 if (!Reg)
1214 continue;
Bill Wendling4a23d722008-03-03 22:14:33 +00001215
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001216 if (Reg == IncomingReg) {
Dan Gohman3f629402008-09-03 15:56:16 +00001217 if (!Found) {
1218 if (MO.isKill())
1219 // The register is already marked kill.
1220 return true;
Jakob Stoklund Olesenece48182009-08-02 19:13:03 +00001221 if (isPhysReg && isRegTiedToDefOperand(i))
1222 // Two-address uses of physregs must not be marked kill.
1223 return true;
Dan Gohman3f629402008-09-03 15:56:16 +00001224 MO.setIsKill();
1225 Found = true;
1226 }
1227 } else if (hasAliases && MO.isKill() &&
1228 TargetRegisterInfo::isPhysicalRegister(Reg)) {
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001229 // A super-register kill already exists.
1230 if (RegInfo->isSuperRegister(IncomingReg, Reg))
Dan Gohman2ebc11a2008-07-03 01:18:51 +00001231 return true;
1232 if (RegInfo->isSubRegister(IncomingReg, Reg))
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001233 DeadOps.push_back(i);
Bill Wendling4a23d722008-03-03 22:14:33 +00001234 }
1235 }
1236
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001237 // Trim unneeded kill operands.
1238 while (!DeadOps.empty()) {
1239 unsigned OpIdx = DeadOps.back();
1240 if (getOperand(OpIdx).isImplicit())
1241 RemoveOperand(OpIdx);
1242 else
1243 getOperand(OpIdx).setIsKill(false);
1244 DeadOps.pop_back();
1245 }
1246
Bill Wendling4a23d722008-03-03 22:14:33 +00001247 // If not found, this means an alias of one of the operands is killed. Add a
Owen Andersonb487e722008-01-24 01:10:07 +00001248 // new implicit operand if required.
Dan Gohman3f629402008-09-03 15:56:16 +00001249 if (!Found && AddIfNotFound) {
Bill Wendling4a23d722008-03-03 22:14:33 +00001250 addOperand(MachineOperand::CreateReg(IncomingReg,
1251 false /*IsDef*/,
1252 true /*IsImp*/,
1253 true /*IsKill*/));
Owen Andersonb487e722008-01-24 01:10:07 +00001254 return true;
1255 }
Dan Gohman3f629402008-09-03 15:56:16 +00001256 return Found;
Owen Andersonb487e722008-01-24 01:10:07 +00001257}
1258
1259bool MachineInstr::addRegisterDead(unsigned IncomingReg,
Dan Gohman6f0d0242008-02-10 18:45:23 +00001260 const TargetRegisterInfo *RegInfo,
Owen Andersonb487e722008-01-24 01:10:07 +00001261 bool AddIfNotFound) {
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001262 bool isPhysReg = TargetRegisterInfo::isPhysicalRegister(IncomingReg);
Evan Cheng01b2e232008-06-27 22:11:49 +00001263 bool hasAliases = isPhysReg && RegInfo->getAliasSet(IncomingReg);
Dan Gohman3f629402008-09-03 15:56:16 +00001264 bool Found = false;
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001265 SmallVector<unsigned,4> DeadOps;
Owen Andersonb487e722008-01-24 01:10:07 +00001266 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
1267 MachineOperand &MO = getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +00001268 if (!MO.isReg() || !MO.isDef())
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001269 continue;
1270 unsigned Reg = MO.getReg();
Dan Gohman3f629402008-09-03 15:56:16 +00001271 if (!Reg)
1272 continue;
1273
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001274 if (Reg == IncomingReg) {
Dan Gohman3f629402008-09-03 15:56:16 +00001275 if (!Found) {
1276 if (MO.isDead())
1277 // The register is already marked dead.
1278 return true;
1279 MO.setIsDead();
1280 Found = true;
1281 }
1282 } else if (hasAliases && MO.isDead() &&
1283 TargetRegisterInfo::isPhysicalRegister(Reg)) {
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001284 // There exists a super-register that's marked dead.
1285 if (RegInfo->isSuperRegister(IncomingReg, Reg))
Dan Gohman2ebc11a2008-07-03 01:18:51 +00001286 return true;
Owen Anderson22ae9992008-08-14 18:34:18 +00001287 if (RegInfo->getSubRegisters(IncomingReg) &&
1288 RegInfo->getSuperRegisters(Reg) &&
1289 RegInfo->isSubRegister(IncomingReg, Reg))
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001290 DeadOps.push_back(i);
Owen Andersonb487e722008-01-24 01:10:07 +00001291 }
1292 }
1293
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001294 // Trim unneeded dead operands.
1295 while (!DeadOps.empty()) {
1296 unsigned OpIdx = DeadOps.back();
1297 if (getOperand(OpIdx).isImplicit())
1298 RemoveOperand(OpIdx);
1299 else
1300 getOperand(OpIdx).setIsDead(false);
1301 DeadOps.pop_back();
1302 }
1303
Dan Gohman3f629402008-09-03 15:56:16 +00001304 // If not found, this means an alias of one of the operands is dead. Add a
1305 // new implicit operand if required.
Chris Lattner31530612009-06-24 17:54:48 +00001306 if (Found || !AddIfNotFound)
1307 return Found;
1308
1309 addOperand(MachineOperand::CreateReg(IncomingReg,
1310 true /*IsDef*/,
1311 true /*IsImp*/,
1312 false /*IsKill*/,
1313 true /*IsDead*/));
1314 return true;
Owen Andersonb487e722008-01-24 01:10:07 +00001315}
Jakob Stoklund Olesen8efadf92010-01-06 00:29:28 +00001316
1317void MachineInstr::addRegisterDefined(unsigned IncomingReg,
1318 const TargetRegisterInfo *RegInfo) {
1319 MachineOperand *MO = findRegisterDefOperand(IncomingReg, false, RegInfo);
1320 if (!MO || MO->getSubReg())
1321 addOperand(MachineOperand::CreateReg(IncomingReg,
1322 true /*IsDef*/,
1323 true /*IsImp*/));
1324}