blob: 52dc63d4551a5ab9d54fbbd48fea86151300a9d6 [file] [log] [blame]
Bill Wendlingbc9bffa2007-03-07 05:43:18 +00001//====- X86InstrMMX.td - Describe the X86 Instruction Set --*- tablegen -*-===//
Eric Christophera8c69082009-08-10 22:37:37 +00002//
Evan Chengffcb95b2006-02-21 19:13:53 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Eric Christophera8c69082009-08-10 22:37:37 +00007//
Evan Chengffcb95b2006-02-21 19:13:53 +00008//===----------------------------------------------------------------------===//
9//
10// This file describes the X86 MMX instruction set, defining the instructions,
11// and properties of the instructions which are needed for code generation,
12// machine code emission, and analysis.
13//
14//===----------------------------------------------------------------------===//
15
Bill Wendlinga31bd272007-03-06 18:53:42 +000016//===----------------------------------------------------------------------===//
Bill Wendling2f88dcd2007-03-08 22:09:11 +000017// MMX Multiclasses
18//===----------------------------------------------------------------------===//
19
Eric Christophera8c69082009-08-10 22:37:37 +000020let Constraints = "$src1 = $dst" in {
Dale Johannesen86097c32010-09-07 18:10:56 +000021 // MMXI_binop_rm - Simple MMX binary operator based on llvm operator.
Bill Wendling2f88dcd2007-03-08 22:09:11 +000022 multiclass MMXI_binop_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
23 ValueType OpVT, bit Commutable = 0> {
Eric Christophera8c69082009-08-10 22:37:37 +000024 def rr : MMXI<opc, MRMSrcReg, (outs VR64:$dst),
Sean Callanan108934c2009-12-18 00:01:26 +000025 (ins VR64:$src1, VR64:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +000026 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Bill Wendling2f88dcd2007-03-08 22:09:11 +000027 [(set VR64:$dst, (OpVT (OpNode VR64:$src1, VR64:$src2)))]> {
28 let isCommutable = Commutable;
29 }
Eric Christophera8c69082009-08-10 22:37:37 +000030 def rm : MMXI<opc, MRMSrcMem, (outs VR64:$dst),
Sean Callanan108934c2009-12-18 00:01:26 +000031 (ins VR64:$src1, i64mem:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +000032 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Bill Wendling2f88dcd2007-03-08 22:09:11 +000033 [(set VR64:$dst, (OpVT (OpNode VR64:$src1,
34 (bitconvert
Bill Wendlingccc44ad2007-03-27 20:22:40 +000035 (load_mmx addr:$src2)))))]>;
Bill Wendling2f88dcd2007-03-08 22:09:11 +000036 }
Bill Wendling2f88dcd2007-03-08 22:09:11 +000037
Dale Johannesen246658f2010-09-08 20:54:00 +000038 // MMXI_binop_rm_int - Simple MMX binary operator based on intrinsic, with a
Dale Johannesen86097c32010-09-07 18:10:56 +000039 // different name for the generated instructions than MMXI_binop_rm uses.
Dale Johannesen246658f2010-09-08 20:54:00 +000040 // Thus int and rm can coexist for different implementations of the same
41 // instruction. This is temporary during transition to intrinsic-only
42 // implementation; eventually the non-intrinsic forms will go away. When
43 // When this is cleaned up, remove the FIXME from X86RecognizableInstr.cpp.
44 multiclass MMXI_binop_rm_int<bits<8> opc, string OpcodeStr, Intrinsic IntId,
Dale Johannesen86097c32010-09-07 18:10:56 +000045 bit Commutable = 0> {
46 def irr : MMXI<opc, MRMSrcReg, (outs VR64:$dst),
47 (ins VR64:$src1, VR64:$src2),
48 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
49 [(set VR64:$dst, (IntId VR64:$src1, VR64:$src2))]> {
50 let isCommutable = Commutable;
51 }
52 def irm : MMXI<opc, MRMSrcMem, (outs VR64:$dst),
53 (ins VR64:$src1, i64mem:$src2),
54 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
55 [(set VR64:$dst, (IntId VR64:$src1,
56 (bitconvert (load_mmx addr:$src2))))]>;
57 }
58
Bill Wendlingeebc8a12007-03-26 07:53:08 +000059 // MMXI_binop_rm_v1i64 - Simple MMX binary operator whose type is v1i64.
Bill Wendling1b7a81d2007-03-16 09:44:46 +000060 //
61 // FIXME: we could eliminate this and use MMXI_binop_rm instead if tblgen knew
62 // to collapse (bitconvert VT to VT) into its operand.
63 //
Bill Wendlingeebc8a12007-03-26 07:53:08 +000064 multiclass MMXI_binop_rm_v1i64<bits<8> opc, string OpcodeStr, SDNode OpNode,
Bill Wendling1b7a81d2007-03-16 09:44:46 +000065 bit Commutable = 0> {
Evan Chengfa5a91a2008-03-21 00:40:09 +000066 def rr : MMXI<opc, MRMSrcReg, (outs VR64:$dst),
67 (ins VR64:$src1, VR64:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +000068 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Bill Wendlingeebc8a12007-03-26 07:53:08 +000069 [(set VR64:$dst, (v1i64 (OpNode VR64:$src1, VR64:$src2)))]> {
Bill Wendling1b7a81d2007-03-16 09:44:46 +000070 let isCommutable = Commutable;
71 }
Evan Chengfa5a91a2008-03-21 00:40:09 +000072 def rm : MMXI<opc, MRMSrcMem, (outs VR64:$dst),
73 (ins VR64:$src1, i64mem:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +000074 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Bill Wendling1b7a81d2007-03-16 09:44:46 +000075 [(set VR64:$dst,
Bill Wendlingccc44ad2007-03-27 20:22:40 +000076 (OpNode VR64:$src1,(load_mmx addr:$src2)))]>;
Bill Wendling1b7a81d2007-03-16 09:44:46 +000077 }
Bill Wendlinga348c562007-03-22 18:42:45 +000078
79 multiclass MMXI_binop_rmi_int<bits<8> opc, bits<8> opc2, Format ImmForm,
Evan Cheng22b942a2008-05-03 00:52:09 +000080 string OpcodeStr, Intrinsic IntId,
81 Intrinsic IntId2> {
Evan Chengfa5a91a2008-03-21 00:40:09 +000082 def rr : MMXI<opc, MRMSrcReg, (outs VR64:$dst),
83 (ins VR64:$src1, VR64:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +000084 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Bill Wendlinga348c562007-03-22 18:42:45 +000085 [(set VR64:$dst, (IntId VR64:$src1, VR64:$src2))]>;
Evan Chengfa5a91a2008-03-21 00:40:09 +000086 def rm : MMXI<opc, MRMSrcMem, (outs VR64:$dst),
87 (ins VR64:$src1, i64mem:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +000088 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Bill Wendlinga348c562007-03-22 18:42:45 +000089 [(set VR64:$dst, (IntId VR64:$src1,
Bill Wendlingccc44ad2007-03-27 20:22:40 +000090 (bitconvert (load_mmx addr:$src2))))]>;
Evan Chengfa5a91a2008-03-21 00:40:09 +000091 def ri : MMXIi8<opc2, ImmForm, (outs VR64:$dst),
92 (ins VR64:$src1, i32i8imm:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +000093 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Evan Cheng22b942a2008-05-03 00:52:09 +000094 [(set VR64:$dst, (IntId2 VR64:$src1, (i32 imm:$src2)))]>;
Bill Wendlinga348c562007-03-22 18:42:45 +000095 }
Bill Wendling2f88dcd2007-03-08 22:09:11 +000096}
97
98//===----------------------------------------------------------------------===//
Bill Wendling823efee2007-04-03 06:00:37 +000099// MMX EMMS & FEMMS Instructions
Bill Wendlinga31bd272007-03-06 18:53:42 +0000100//===----------------------------------------------------------------------===//
101
Eric Christophera8c69082009-08-10 22:37:37 +0000102def MMX_EMMS : MMXI<0x77, RawFrm, (outs), (ins), "emms",
Sean Callanan108934c2009-12-18 00:01:26 +0000103 [(int_x86_mmx_emms)]>;
Eric Christophera8c69082009-08-10 22:37:37 +0000104def MMX_FEMMS : MMXI<0x0E, RawFrm, (outs), (ins), "femms",
Sean Callanan108934c2009-12-18 00:01:26 +0000105 [(int_x86_mmx_femms)]>;
Bill Wendlinga31bd272007-03-06 18:53:42 +0000106
107//===----------------------------------------------------------------------===//
108// MMX Scalar Instructions
109//===----------------------------------------------------------------------===//
Bill Wendling229baff2007-03-05 23:09:45 +0000110
Bill Wendling71bfd112007-04-03 23:48:32 +0000111// Data Transfer Instructions
Evan Cheng64d80e32007-07-19 01:14:50 +0000112def MMX_MOVD64rr : MMXI<0x6E, MRMSrcReg, (outs VR64:$dst), (ins GR32:$src),
Evan Chengefec7512008-02-18 23:04:32 +0000113 "movd\t{$src, $dst|$dst, $src}",
Sean Callanan108934c2009-12-18 00:01:26 +0000114 [(set VR64:$dst,
115 (v2i32 (scalar_to_vector GR32:$src)))]>;
Dan Gohman15511cf2008-12-03 18:15:48 +0000116let canFoldAsLoad = 1, isReMaterializable = 1 in
Evan Cheng64d80e32007-07-19 01:14:50 +0000117def MMX_MOVD64rm : MMXI<0x6E, MRMSrcMem, (outs VR64:$dst), (ins i32mem:$src),
Evan Chengefec7512008-02-18 23:04:32 +0000118 "movd\t{$src, $dst|$dst, $src}",
Eric Christophera8c69082009-08-10 22:37:37 +0000119 [(set VR64:$dst,
Sean Callanan108934c2009-12-18 00:01:26 +0000120 (v2i32 (scalar_to_vector (loadi32 addr:$src))))]>;
Eric Christophera8c69082009-08-10 22:37:37 +0000121let mayStore = 1 in
Evan Cheng64d80e32007-07-19 01:14:50 +0000122def MMX_MOVD64mr : MMXI<0x7E, MRMDestMem, (outs), (ins i32mem:$dst, VR64:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000123 "movd\t{$src, $dst|$dst, $src}", []>;
Sean Callanan108934c2009-12-18 00:01:26 +0000124def MMX_MOVD64grr : MMXI<0x7E, MRMDestReg, (outs), (ins GR32:$dst, VR64:$src),
125 "movd\t{$src, $dst|$dst, $src}", []>;
Bill Wendling71bfd112007-04-03 23:48:32 +0000126
Chris Lattnerba7e7562008-01-10 07:59:24 +0000127let neverHasSideEffects = 1 in
Evan Cheng64d80e32007-07-19 01:14:50 +0000128def MMX_MOVD64to64rr : MMXRI<0x6E, MRMSrcReg, (outs VR64:$dst), (ins GR64:$src),
Evan Cheng242b38b2009-02-23 09:03:22 +0000129 "movd\t{$src, $dst|$dst, $src}",
130 []>;
Bill Wendling93888422007-07-04 00:19:54 +0000131
Evan Chengd2aee8c2009-08-03 18:07:19 +0000132let neverHasSideEffects = 1 in
Rafael Espindola8d632c12009-08-03 05:21:05 +0000133// These are 64 bit moves, but since the OS X assembler doesn't
134// recognize a register-register movq, we write them as
135// movd.
Rafael Espindola0c794b82009-08-03 03:27:05 +0000136def MMX_MOVD64from64rr : MMXRI<0x7E, MRMDestReg,
Evan Cheng242b38b2009-02-23 09:03:22 +0000137 (outs GR64:$dst), (ins VR64:$src),
Rafael Espindola8d632c12009-08-03 05:21:05 +0000138 "movd\t{$src, $dst|$dst, $src}", []>;
Dan Gohmane3506902010-05-24 20:51:08 +0000139def MMX_MOVD64rrv164 : MMXRI<0x6E, MRMSrcReg, (outs VR64:$dst), (ins GR64:$src),
140 "movd\t{$src, $dst|$dst, $src}",
141 [(set VR64:$dst,
142 (v1i64 (scalar_to_vector GR64:$src)))]>;
Dan Gohmana630f4e2008-04-15 23:55:07 +0000143
144let neverHasSideEffects = 1 in
Evan Cheng64d80e32007-07-19 01:14:50 +0000145def MMX_MOVQ64rr : MMXI<0x6F, MRMSrcReg, (outs VR64:$dst), (ins VR64:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000146 "movq\t{$src, $dst|$dst, $src}", []>;
Dan Gohmanbc9d98b2010-02-27 23:47:46 +0000147let canFoldAsLoad = 1, isReMaterializable = 1 in
Evan Cheng64d80e32007-07-19 01:14:50 +0000148def MMX_MOVQ64rm : MMXI<0x6F, MRMSrcMem, (outs VR64:$dst), (ins i64mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000149 "movq\t{$src, $dst|$dst, $src}",
Bill Wendling71bfd112007-04-03 23:48:32 +0000150 [(set VR64:$dst, (load_mmx addr:$src))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000151def MMX_MOVQ64mr : MMXI<0x7F, MRMDestMem, (outs), (ins i64mem:$dst, VR64:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000152 "movq\t{$src, $dst|$dst, $src}",
Bill Wendling71bfd112007-04-03 23:48:32 +0000153 [(store (v1i64 VR64:$src), addr:$dst)]>;
154
Eli Friedman76750402009-07-09 16:49:25 +0000155def MMX_MOVDQ2Qrr : SDIi8<0xD6, MRMSrcReg, (outs VR64:$dst), (ins VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000156 "movdq2q\t{$src, $dst|$dst, $src}",
Bill Wendling69dc5332007-04-24 21:18:37 +0000157 [(set VR64:$dst,
Evan Cheng082948d2008-04-25 20:12:46 +0000158 (v1i64 (bitconvert
159 (i64 (vector_extract (v2i64 VR128:$src),
160 (iPTR 0))))))]>;
Bill Wendling69dc5332007-04-24 21:18:37 +0000161
Eli Friedman76750402009-07-09 16:49:25 +0000162def MMX_MOVQ2DQrr : SSDIi8<0xD6, MRMSrcReg, (outs VR128:$dst), (ins VR64:$src),
Bill Wendling1dd00862008-08-27 21:32:04 +0000163 "movq2dq\t{$src, $dst|$dst, $src}",
Evan Cheng80f54042008-04-25 18:19:54 +0000164 [(set VR128:$dst,
Nate Begeman9008ca62009-04-27 18:41:29 +0000165 (movl immAllZerosV,
Chris Lattner3485b512010-03-08 18:57:56 +0000166 (v2i64 (scalar_to_vector
167 (i64 (bitconvert (v1i64 VR64:$src)))))))]>;
Bill Wendling71bfd112007-04-03 23:48:32 +0000168
Evan Cheng242b38b2009-02-23 09:03:22 +0000169let neverHasSideEffects = 1 in
Eli Friedman76750402009-07-09 16:49:25 +0000170def MMX_MOVQ2FR64rr: SSDIi8<0xD6, MRMSrcReg, (outs FR64:$dst), (ins VR64:$src),
Evan Cheng242b38b2009-02-23 09:03:22 +0000171 "movq2dq\t{$src, $dst|$dst, $src}", []>;
172
Chris Lattnerd1c58cf2010-07-15 20:13:34 +0000173def MMX_MOVFR642Qrr: SDIi8<0xD6, MRMSrcReg, (outs VR64:$dst), (ins FR64:$src),
Stuart Hastingse3ff9ba2010-04-23 19:03:32 +0000174 "movdq2q\t{$src, $dst|$dst, $src}", []>;
175
Evan Cheng64d80e32007-07-19 01:14:50 +0000176def MMX_MOVNTQmr : MMXI<0xE7, MRMDestMem, (outs), (ins i64mem:$dst, VR64:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000177 "movntq\t{$src, $dst|$dst, $src}",
Bill Wendling69dc5332007-04-24 21:18:37 +0000178 [(int_x86_mmx_movnt_dq addr:$dst, VR64:$src)]>;
Bill Wendling71bfd112007-04-03 23:48:32 +0000179
Bill Wendling69dc5332007-04-24 21:18:37 +0000180let AddedComplexity = 15 in
181// movd to MMX register zero-extends
Anders Carlssonb26947e2008-02-29 01:35:12 +0000182def MMX_MOVZDI2PDIrr : MMXI<0x6E, MRMSrcReg, (outs VR64:$dst), (ins GR32:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000183 "movd\t{$src, $dst|$dst, $src}",
Evan Cheng7e2ff772008-05-08 00:57:18 +0000184 [(set VR64:$dst,
Evan Chengd880b972008-05-09 21:53:03 +0000185 (v2i32 (X86vzmovl (v2i32 (scalar_to_vector GR32:$src)))))]>;
Bill Wendling69dc5332007-04-24 21:18:37 +0000186let AddedComplexity = 20 in
Eric Christophera8c69082009-08-10 22:37:37 +0000187def MMX_MOVZDI2PDIrm : MMXI<0x6E, MRMSrcMem, (outs VR64:$dst),
Sean Callanan108934c2009-12-18 00:01:26 +0000188 (ins i32mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000189 "movd\t{$src, $dst|$dst, $src}",
Evan Cheng7e2ff772008-05-08 00:57:18 +0000190 [(set VR64:$dst,
Evan Chengd880b972008-05-09 21:53:03 +0000191 (v2i32 (X86vzmovl (v2i32
Evan Cheng7e2ff772008-05-08 00:57:18 +0000192 (scalar_to_vector (loadi32 addr:$src))))))]>;
Bill Wendling71bfd112007-04-03 23:48:32 +0000193
Bill Wendling2f88dcd2007-03-08 22:09:11 +0000194// Arithmetic Instructions
Bill Wendling6dc29ec2007-03-27 21:20:36 +0000195
196// -- Addition
Dale Johannesen86097c32010-09-07 18:10:56 +0000197defm MMX_PADDB : MMXI_binop_rm<0xFC, "paddb", add, v8i8, 1>,
Dale Johannesen246658f2010-09-08 20:54:00 +0000198 MMXI_binop_rm_int<0xFC, "paddb", int_x86_mmx_padd_b, 1>;
Dale Johannesen86097c32010-09-07 18:10:56 +0000199defm MMX_PADDW : MMXI_binop_rm<0xFD, "paddw", add, v4i16, 1>,
Dale Johannesen246658f2010-09-08 20:54:00 +0000200 MMXI_binop_rm_int<0xFD, "paddw", int_x86_mmx_padd_w, 1>;
Dale Johannesen86097c32010-09-07 18:10:56 +0000201defm MMX_PADDD : MMXI_binop_rm<0xFE, "paddd", add, v2i32, 1>,
Dale Johannesen246658f2010-09-08 20:54:00 +0000202 MMXI_binop_rm_int<0xFE, "paddd", int_x86_mmx_padd_d, 1>;
Dale Johannesen86097c32010-09-07 18:10:56 +0000203defm MMX_PADDQ : MMXI_binop_rm<0xD4, "paddq", add, v1i64, 1>,
Dale Johannesen246658f2010-09-08 20:54:00 +0000204 MMXI_binop_rm_int<0xD4, "paddq", int_x86_mmx_padd_q, 1>;
Bill Wendling2f88dcd2007-03-08 22:09:11 +0000205defm MMX_PADDSB : MMXI_binop_rm_int<0xEC, "paddsb" , int_x86_mmx_padds_b, 1>;
206defm MMX_PADDSW : MMXI_binop_rm_int<0xED, "paddsw" , int_x86_mmx_padds_w, 1>;
207
208defm MMX_PADDUSB : MMXI_binop_rm_int<0xDC, "paddusb", int_x86_mmx_paddus_b, 1>;
209defm MMX_PADDUSW : MMXI_binop_rm_int<0xDD, "paddusw", int_x86_mmx_paddus_w, 1>;
210
Bill Wendling6dc29ec2007-03-27 21:20:36 +0000211// -- Subtraction
Dale Johannesen86097c32010-09-07 18:10:56 +0000212defm MMX_PSUBB : MMXI_binop_rm<0xF8, "psubb", sub, v8i8>,
Dale Johannesen246658f2010-09-08 20:54:00 +0000213 MMXI_binop_rm_int<0xF8, "psubb", int_x86_mmx_psub_b>;
Dale Johannesen86097c32010-09-07 18:10:56 +0000214defm MMX_PSUBW : MMXI_binop_rm<0xF9, "psubw", sub, v4i16>,
Dale Johannesen246658f2010-09-08 20:54:00 +0000215 MMXI_binop_rm_int<0xF9, "psubw", int_x86_mmx_psub_w>;
Dale Johannesen86097c32010-09-07 18:10:56 +0000216defm MMX_PSUBD : MMXI_binop_rm<0xFA, "psubd", sub, v2i32>,
Dale Johannesen246658f2010-09-08 20:54:00 +0000217 MMXI_binop_rm_int<0xFA, "psubd", int_x86_mmx_psub_d>;
Dale Johannesen86097c32010-09-07 18:10:56 +0000218defm MMX_PSUBQ : MMXI_binop_rm<0xFB, "psubq", sub, v1i64>,
Dale Johannesen246658f2010-09-08 20:54:00 +0000219 MMXI_binop_rm_int<0xFB, "psubq", int_x86_mmx_psub_q>;
Bill Wendlingc1fb0472007-03-10 09:57:05 +0000220
221defm MMX_PSUBSB : MMXI_binop_rm_int<0xE8, "psubsb" , int_x86_mmx_psubs_b>;
222defm MMX_PSUBSW : MMXI_binop_rm_int<0xE9, "psubsw" , int_x86_mmx_psubs_w>;
223
224defm MMX_PSUBUSB : MMXI_binop_rm_int<0xD8, "psubusb", int_x86_mmx_psubus_b>;
225defm MMX_PSUBUSW : MMXI_binop_rm_int<0xD9, "psubusw", int_x86_mmx_psubus_w>;
226
Bill Wendling6dc29ec2007-03-27 21:20:36 +0000227// -- Multiplication
Dale Johannesen86097c32010-09-07 18:10:56 +0000228defm MMX_PMULLW : MMXI_binop_rm<0xD5, "pmullw", mul, v4i16, 1>,
Dale Johannesen246658f2010-09-08 20:54:00 +0000229 MMXI_binop_rm_int<0xD5, "pmullw", int_x86_mmx_pmull_w, 1>;
Bill Wendling6dc29ec2007-03-27 21:20:36 +0000230
Bill Wendling71bfd112007-04-03 23:48:32 +0000231defm MMX_PMULHW : MMXI_binop_rm_int<0xE5, "pmulhw", int_x86_mmx_pmulh_w, 1>;
232defm MMX_PMULHUW : MMXI_binop_rm_int<0xE4, "pmulhuw", int_x86_mmx_pmulhu_w, 1>;
233defm MMX_PMULUDQ : MMXI_binop_rm_int<0xF4, "pmuludq", int_x86_mmx_pmulu_dq, 1>;
234
235// -- Miscellanea
Bill Wendling74027e92007-03-15 21:24:36 +0000236defm MMX_PMADDWD : MMXI_binop_rm_int<0xF5, "pmaddwd", int_x86_mmx_pmadd_wd, 1>;
237
Bill Wendling71bfd112007-04-03 23:48:32 +0000238defm MMX_PAVGB : MMXI_binop_rm_int<0xE0, "pavgb", int_x86_mmx_pavg_b, 1>;
239defm MMX_PAVGW : MMXI_binop_rm_int<0xE3, "pavgw", int_x86_mmx_pavg_w, 1>;
240
241defm MMX_PMINUB : MMXI_binop_rm_int<0xDA, "pminub", int_x86_mmx_pminu_b, 1>;
242defm MMX_PMINSW : MMXI_binop_rm_int<0xEA, "pminsw", int_x86_mmx_pmins_w, 1>;
243
244defm MMX_PMAXUB : MMXI_binop_rm_int<0xDE, "pmaxub", int_x86_mmx_pmaxu_b, 1>;
245defm MMX_PMAXSW : MMXI_binop_rm_int<0xEE, "pmaxsw", int_x86_mmx_pmaxs_w, 1>;
246
Bill Wendling3b1259b2009-05-28 02:04:00 +0000247defm MMX_PSADBW : MMXI_binop_rm_int<0xF6, "psadbw", int_x86_mmx_psad_bw, 1>;
Bill Wendling71bfd112007-04-03 23:48:32 +0000248
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000249// Logical Instructions
Dale Johannesen86097c32010-09-07 18:10:56 +0000250defm MMX_PAND : MMXI_binop_rm_v1i64<0xDB, "pand", and, 1>,
Dale Johannesen246658f2010-09-08 20:54:00 +0000251 MMXI_binop_rm_int<0xDB, "pand", int_x86_mmx_pand, 1>;
Dale Johannesen86097c32010-09-07 18:10:56 +0000252defm MMX_POR : MMXI_binop_rm_v1i64<0xEB, "por" , or, 1>,
Dale Johannesen246658f2010-09-08 20:54:00 +0000253 MMXI_binop_rm_int<0xEB, "por" , int_x86_mmx_por, 1>;
Dale Johannesen86097c32010-09-07 18:10:56 +0000254defm MMX_PXOR : MMXI_binop_rm_v1i64<0xEF, "pxor", xor, 1>,
Dale Johannesen246658f2010-09-08 20:54:00 +0000255 MMXI_binop_rm_int<0xEF, "pxor", int_x86_mmx_pxor, 1>;
256defm MMX_PANDN : MMXI_binop_rm_int<0xDF, "pandn", int_x86_mmx_pandn, 1>;
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000257
Eric Christophera8c69082009-08-10 22:37:37 +0000258let Constraints = "$src1 = $dst" in {
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000259 def MMX_PANDNrr : MMXI<0xDF, MRMSrcReg,
Evan Cheng64d80e32007-07-19 01:14:50 +0000260 (outs VR64:$dst), (ins VR64:$src1, VR64:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000261 "pandn\t{$src2, $dst|$dst, $src2}",
Bill Wendlingeebc8a12007-03-26 07:53:08 +0000262 [(set VR64:$dst, (v1i64 (and (vnot VR64:$src1),
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000263 VR64:$src2)))]>;
264 def MMX_PANDNrm : MMXI<0xDF, MRMSrcMem,
Evan Cheng64d80e32007-07-19 01:14:50 +0000265 (outs VR64:$dst), (ins VR64:$src1, i64mem:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000266 "pandn\t{$src2, $dst|$dst, $src2}",
Bill Wendlingeebc8a12007-03-26 07:53:08 +0000267 [(set VR64:$dst, (v1i64 (and (vnot VR64:$src1),
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000268 (load addr:$src2))))]>;
269}
270
Bill Wendlinga348c562007-03-22 18:42:45 +0000271// Shift Instructions
272defm MMX_PSRLW : MMXI_binop_rmi_int<0xD1, 0x71, MRM2r, "psrlw",
Evan Cheng22b942a2008-05-03 00:52:09 +0000273 int_x86_mmx_psrl_w, int_x86_mmx_psrli_w>;
Bill Wendlinga348c562007-03-22 18:42:45 +0000274defm MMX_PSRLD : MMXI_binop_rmi_int<0xD2, 0x72, MRM2r, "psrld",
Evan Cheng22b942a2008-05-03 00:52:09 +0000275 int_x86_mmx_psrl_d, int_x86_mmx_psrli_d>;
Bill Wendlinga348c562007-03-22 18:42:45 +0000276defm MMX_PSRLQ : MMXI_binop_rmi_int<0xD3, 0x73, MRM2r, "psrlq",
Evan Cheng22b942a2008-05-03 00:52:09 +0000277 int_x86_mmx_psrl_q, int_x86_mmx_psrli_q>;
Bill Wendlinga348c562007-03-22 18:42:45 +0000278
279defm MMX_PSLLW : MMXI_binop_rmi_int<0xF1, 0x71, MRM6r, "psllw",
Evan Cheng22b942a2008-05-03 00:52:09 +0000280 int_x86_mmx_psll_w, int_x86_mmx_pslli_w>;
Bill Wendlinga348c562007-03-22 18:42:45 +0000281defm MMX_PSLLD : MMXI_binop_rmi_int<0xF2, 0x72, MRM6r, "pslld",
Evan Cheng22b942a2008-05-03 00:52:09 +0000282 int_x86_mmx_psll_d, int_x86_mmx_pslli_d>;
Bill Wendlinga348c562007-03-22 18:42:45 +0000283defm MMX_PSLLQ : MMXI_binop_rmi_int<0xF3, 0x73, MRM6r, "psllq",
Evan Cheng22b942a2008-05-03 00:52:09 +0000284 int_x86_mmx_psll_q, int_x86_mmx_pslli_q>;
Bill Wendlinga348c562007-03-22 18:42:45 +0000285
286defm MMX_PSRAW : MMXI_binop_rmi_int<0xE1, 0x71, MRM4r, "psraw",
Evan Cheng22b942a2008-05-03 00:52:09 +0000287 int_x86_mmx_psra_w, int_x86_mmx_psrai_w>;
Bill Wendlinga348c562007-03-22 18:42:45 +0000288defm MMX_PSRAD : MMXI_binop_rmi_int<0xE2, 0x72, MRM4r, "psrad",
Evan Cheng22b942a2008-05-03 00:52:09 +0000289 int_x86_mmx_psra_d, int_x86_mmx_psrai_d>;
Bill Wendlinga348c562007-03-22 18:42:45 +0000290
Evan Chengf26ffe92008-05-29 08:22:04 +0000291// Shift up / down and insert zero's.
292def : Pat<(v1i64 (X86vshl VR64:$src, (i8 imm:$amt))),
Chris Lattner3d005782010-03-15 05:53:30 +0000293 (MMX_PSLLQri VR64:$src, (GetLo32XForm imm:$amt))>;
Evan Chengf26ffe92008-05-29 08:22:04 +0000294def : Pat<(v1i64 (X86vshr VR64:$src, (i8 imm:$amt))),
Chris Lattner3d005782010-03-15 05:53:30 +0000295 (MMX_PSRLQri VR64:$src, (GetLo32XForm imm:$amt))>;
Evan Chengf26ffe92008-05-29 08:22:04 +0000296
Bill Wendling6dc29ec2007-03-27 21:20:36 +0000297// Comparison Instructions
Bill Wendlingccc44ad2007-03-27 20:22:40 +0000298defm MMX_PCMPEQB : MMXI_binop_rm_int<0x74, "pcmpeqb", int_x86_mmx_pcmpeq_b>;
299defm MMX_PCMPEQW : MMXI_binop_rm_int<0x75, "pcmpeqw", int_x86_mmx_pcmpeq_w>;
300defm MMX_PCMPEQD : MMXI_binop_rm_int<0x76, "pcmpeqd", int_x86_mmx_pcmpeq_d>;
301
302defm MMX_PCMPGTB : MMXI_binop_rm_int<0x64, "pcmpgtb", int_x86_mmx_pcmpgt_b>;
303defm MMX_PCMPGTW : MMXI_binop_rm_int<0x65, "pcmpgtw", int_x86_mmx_pcmpgt_w>;
304defm MMX_PCMPGTD : MMXI_binop_rm_int<0x66, "pcmpgtd", int_x86_mmx_pcmpgt_d>;
305
Bill Wendling6dc29ec2007-03-27 21:20:36 +0000306// Conversion Instructions
Bill Wendling6dc29ec2007-03-27 21:20:36 +0000307
308// -- Unpack Instructions
Eric Christophera8c69082009-08-10 22:37:37 +0000309let Constraints = "$src1 = $dst" in {
Bill Wendling6dc29ec2007-03-27 21:20:36 +0000310 // Unpack High Packed Data Instructions
Eric Christophera8c69082009-08-10 22:37:37 +0000311 def MMX_PUNPCKHBWrr : MMXI<0x68, MRMSrcReg,
Evan Cheng64d80e32007-07-19 01:14:50 +0000312 (outs VR64:$dst), (ins VR64:$src1, VR64:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000313 "punpckhbw\t{$src2, $dst|$dst, $src2}",
Bill Wendling6dc29ec2007-03-27 21:20:36 +0000314 [(set VR64:$dst,
Nate Begeman9008ca62009-04-27 18:41:29 +0000315 (v8i8 (mmx_unpckh VR64:$src1, VR64:$src2)))]>;
Eric Christophera8c69082009-08-10 22:37:37 +0000316 def MMX_PUNPCKHBWrm : MMXI<0x68, MRMSrcMem,
Evan Cheng64d80e32007-07-19 01:14:50 +0000317 (outs VR64:$dst), (ins VR64:$src1, i64mem:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000318 "punpckhbw\t{$src2, $dst|$dst, $src2}",
Bill Wendling6dc29ec2007-03-27 21:20:36 +0000319 [(set VR64:$dst,
Nate Begeman9008ca62009-04-27 18:41:29 +0000320 (v8i8 (mmx_unpckh VR64:$src1,
321 (bc_v8i8 (load_mmx addr:$src2)))))]>;
Bill Wendling6dc29ec2007-03-27 21:20:36 +0000322
Eric Christophera8c69082009-08-10 22:37:37 +0000323 def MMX_PUNPCKHWDrr : MMXI<0x69, MRMSrcReg,
Evan Cheng64d80e32007-07-19 01:14:50 +0000324 (outs VR64:$dst), (ins VR64:$src1, VR64:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000325 "punpckhwd\t{$src2, $dst|$dst, $src2}",
Bill Wendling6dc29ec2007-03-27 21:20:36 +0000326 [(set VR64:$dst,
Nate Begeman9008ca62009-04-27 18:41:29 +0000327 (v4i16 (mmx_unpckh VR64:$src1, VR64:$src2)))]>;
Eric Christophera8c69082009-08-10 22:37:37 +0000328 def MMX_PUNPCKHWDrm : MMXI<0x69, MRMSrcMem,
Evan Cheng64d80e32007-07-19 01:14:50 +0000329 (outs VR64:$dst), (ins VR64:$src1, i64mem:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000330 "punpckhwd\t{$src2, $dst|$dst, $src2}",
Bill Wendling6dc29ec2007-03-27 21:20:36 +0000331 [(set VR64:$dst,
Nate Begeman9008ca62009-04-27 18:41:29 +0000332 (v4i16 (mmx_unpckh VR64:$src1,
333 (bc_v4i16 (load_mmx addr:$src2)))))]>;
Bill Wendling6dc29ec2007-03-27 21:20:36 +0000334
Eric Christophera8c69082009-08-10 22:37:37 +0000335 def MMX_PUNPCKHDQrr : MMXI<0x6A, MRMSrcReg,
Evan Cheng64d80e32007-07-19 01:14:50 +0000336 (outs VR64:$dst), (ins VR64:$src1, VR64:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000337 "punpckhdq\t{$src2, $dst|$dst, $src2}",
Bill Wendling6dc29ec2007-03-27 21:20:36 +0000338 [(set VR64:$dst,
Nate Begeman9008ca62009-04-27 18:41:29 +0000339 (v2i32 (mmx_unpckh VR64:$src1, VR64:$src2)))]>;
Bill Wendling6dc29ec2007-03-27 21:20:36 +0000340 def MMX_PUNPCKHDQrm : MMXI<0x6A, MRMSrcMem,
Evan Cheng64d80e32007-07-19 01:14:50 +0000341 (outs VR64:$dst), (ins VR64:$src1, i64mem:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000342 "punpckhdq\t{$src2, $dst|$dst, $src2}",
Bill Wendling6dc29ec2007-03-27 21:20:36 +0000343 [(set VR64:$dst,
Nate Begeman9008ca62009-04-27 18:41:29 +0000344 (v2i32 (mmx_unpckh VR64:$src1,
345 (bc_v2i32 (load_mmx addr:$src2)))))]>;
Bill Wendling6dc29ec2007-03-27 21:20:36 +0000346
347 // Unpack Low Packed Data Instructions
348 def MMX_PUNPCKLBWrr : MMXI<0x60, MRMSrcReg,
Evan Cheng64d80e32007-07-19 01:14:50 +0000349 (outs VR64:$dst), (ins VR64:$src1, VR64:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000350 "punpcklbw\t{$src2, $dst|$dst, $src2}",
Bill Wendling6dc29ec2007-03-27 21:20:36 +0000351 [(set VR64:$dst,
Nate Begeman9008ca62009-04-27 18:41:29 +0000352 (v8i8 (mmx_unpckl VR64:$src1, VR64:$src2)))]>;
Bill Wendling6dc29ec2007-03-27 21:20:36 +0000353 def MMX_PUNPCKLBWrm : MMXI<0x60, MRMSrcMem,
Evan Cheng64d80e32007-07-19 01:14:50 +0000354 (outs VR64:$dst), (ins VR64:$src1, i64mem:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000355 "punpcklbw\t{$src2, $dst|$dst, $src2}",
Bill Wendling6dc29ec2007-03-27 21:20:36 +0000356 [(set VR64:$dst,
Nate Begeman9008ca62009-04-27 18:41:29 +0000357 (v8i8 (mmx_unpckl VR64:$src1,
358 (bc_v8i8 (load_mmx addr:$src2)))))]>;
Bill Wendling6dc29ec2007-03-27 21:20:36 +0000359
360 def MMX_PUNPCKLWDrr : MMXI<0x61, MRMSrcReg,
Evan Cheng64d80e32007-07-19 01:14:50 +0000361 (outs VR64:$dst), (ins VR64:$src1, VR64:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000362 "punpcklwd\t{$src2, $dst|$dst, $src2}",
Bill Wendling6dc29ec2007-03-27 21:20:36 +0000363 [(set VR64:$dst,
Nate Begeman9008ca62009-04-27 18:41:29 +0000364 (v4i16 (mmx_unpckl VR64:$src1, VR64:$src2)))]>;
Bill Wendling6dc29ec2007-03-27 21:20:36 +0000365 def MMX_PUNPCKLWDrm : MMXI<0x61, MRMSrcMem,
Evan Cheng64d80e32007-07-19 01:14:50 +0000366 (outs VR64:$dst), (ins VR64:$src1, i64mem:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000367 "punpcklwd\t{$src2, $dst|$dst, $src2}",
Bill Wendling6dc29ec2007-03-27 21:20:36 +0000368 [(set VR64:$dst,
Nate Begeman9008ca62009-04-27 18:41:29 +0000369 (v4i16 (mmx_unpckl VR64:$src1,
370 (bc_v4i16 (load_mmx addr:$src2)))))]>;
Bill Wendling6dc29ec2007-03-27 21:20:36 +0000371
Eric Christophera8c69082009-08-10 22:37:37 +0000372 def MMX_PUNPCKLDQrr : MMXI<0x62, MRMSrcReg,
Evan Cheng64d80e32007-07-19 01:14:50 +0000373 (outs VR64:$dst), (ins VR64:$src1, VR64:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000374 "punpckldq\t{$src2, $dst|$dst, $src2}",
Bill Wendling6dc29ec2007-03-27 21:20:36 +0000375 [(set VR64:$dst,
Nate Begeman9008ca62009-04-27 18:41:29 +0000376 (v2i32 (mmx_unpckl VR64:$src1, VR64:$src2)))]>;
Eric Christophera8c69082009-08-10 22:37:37 +0000377 def MMX_PUNPCKLDQrm : MMXI<0x62, MRMSrcMem,
Evan Cheng64d80e32007-07-19 01:14:50 +0000378 (outs VR64:$dst), (ins VR64:$src1, i64mem:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000379 "punpckldq\t{$src2, $dst|$dst, $src2}",
Bill Wendling6dc29ec2007-03-27 21:20:36 +0000380 [(set VR64:$dst,
Nate Begeman9008ca62009-04-27 18:41:29 +0000381 (v2i32 (mmx_unpckl VR64:$src1,
382 (bc_v2i32 (load_mmx addr:$src2)))))]>;
Bill Wendling6dc29ec2007-03-27 21:20:36 +0000383}
Dale Johannesen246658f2010-09-08 20:54:00 +0000384defm MMX_PUNPCKHBW : MMXI_binop_rm_int<0x68, "punpckhbw",
Dale Johannesen86097c32010-09-07 18:10:56 +0000385 int_x86_mmx_punpckhbw>;
Dale Johannesen246658f2010-09-08 20:54:00 +0000386defm MMX_PUNPCKHWD : MMXI_binop_rm_int<0x69, "punpckhwd",
Dale Johannesen86097c32010-09-07 18:10:56 +0000387 int_x86_mmx_punpckhwd>;
Dale Johannesen246658f2010-09-08 20:54:00 +0000388defm MMX_PUNPCKHDQ : MMXI_binop_rm_int<0x6A, "punpckhdq",
Dale Johannesen86097c32010-09-07 18:10:56 +0000389 int_x86_mmx_punpckhdq>;
Dale Johannesen246658f2010-09-08 20:54:00 +0000390defm MMX_PUNPCKLBW : MMXI_binop_rm_int<0x60, "punpcklbw",
Dale Johannesen86097c32010-09-07 18:10:56 +0000391 int_x86_mmx_punpcklbw>;
Dale Johannesen246658f2010-09-08 20:54:00 +0000392defm MMX_PUNPCKLWD : MMXI_binop_rm_int<0x61, "punpcklwd",
Dale Johannesen86097c32010-09-07 18:10:56 +0000393 int_x86_mmx_punpcklwd>;
Dale Johannesen246658f2010-09-08 20:54:00 +0000394defm MMX_PUNPCKLDQ : MMXI_binop_rm_int<0x62, "punpckldq",
Dale Johannesen86097c32010-09-07 18:10:56 +0000395 int_x86_mmx_punpckldq>;
Bill Wendling6dc29ec2007-03-27 21:20:36 +0000396
397// -- Pack Instructions
398defm MMX_PACKSSWB : MMXI_binop_rm_int<0x63, "packsswb", int_x86_mmx_packsswb>;
399defm MMX_PACKSSDW : MMXI_binop_rm_int<0x6B, "packssdw", int_x86_mmx_packssdw>;
400defm MMX_PACKUSWB : MMXI_binop_rm_int<0x67, "packuswb", int_x86_mmx_packuswb>;
401
Bill Wendling69dc5332007-04-24 21:18:37 +0000402// -- Shuffle Instructions
403def MMX_PSHUFWri : MMXIi8<0x70, MRMSrcReg,
Evan Cheng64d80e32007-07-19 01:14:50 +0000404 (outs VR64:$dst), (ins VR64:$src1, i8imm:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000405 "pshufw\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Bill Wendling69dc5332007-04-24 21:18:37 +0000406 [(set VR64:$dst,
Nate Begeman9008ca62009-04-27 18:41:29 +0000407 (v4i16 (mmx_pshufw:$src2 VR64:$src1, (undef))))]>;
Bill Wendling69dc5332007-04-24 21:18:37 +0000408def MMX_PSHUFWmi : MMXIi8<0x70, MRMSrcMem,
Evan Cheng64d80e32007-07-19 01:14:50 +0000409 (outs VR64:$dst), (ins i64mem:$src1, i8imm:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000410 "pshufw\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Bill Wendling69dc5332007-04-24 21:18:37 +0000411 [(set VR64:$dst,
Nate Begeman9008ca62009-04-27 18:41:29 +0000412 (mmx_pshufw:$src2 (bc_v4i16 (load_mmx addr:$src1)),
413 (undef)))]>;
Bill Wendling69dc5332007-04-24 21:18:37 +0000414
Bill Wendling71bfd112007-04-03 23:48:32 +0000415// -- Conversion Instructions
Chris Lattnerba7e7562008-01-10 07:59:24 +0000416let neverHasSideEffects = 1 in {
Evan Cheng64d80e32007-07-19 01:14:50 +0000417def MMX_CVTPD2PIrr : MMX2I<0x2D, MRMSrcReg, (outs VR64:$dst), (ins VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000418 "cvtpd2pi\t{$src, $dst|$dst, $src}", []>;
Chris Lattnerba7e7562008-01-10 07:59:24 +0000419let mayLoad = 1 in
Eric Christophera8c69082009-08-10 22:37:37 +0000420def MMX_CVTPD2PIrm : MMX2I<0x2D, MRMSrcMem, (outs VR64:$dst),
Sean Callanan108934c2009-12-18 00:01:26 +0000421 (ins f128mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000422 "cvtpd2pi\t{$src, $dst|$dst, $src}", []>;
Evan Chengffcb95b2006-02-21 19:13:53 +0000423
Evan Cheng64d80e32007-07-19 01:14:50 +0000424def MMX_CVTPI2PDrr : MMX2I<0x2A, MRMSrcReg, (outs VR128:$dst), (ins VR64:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000425 "cvtpi2pd\t{$src, $dst|$dst, $src}", []>;
Chris Lattnerba7e7562008-01-10 07:59:24 +0000426let mayLoad = 1 in
Eric Christophera8c69082009-08-10 22:37:37 +0000427def MMX_CVTPI2PDrm : MMX2I<0x2A, MRMSrcMem, (outs VR128:$dst),
Sean Callanan108934c2009-12-18 00:01:26 +0000428 (ins i64mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000429 "cvtpi2pd\t{$src, $dst|$dst, $src}", []>;
Evan Cheng3246e062006-03-25 01:31:59 +0000430
Evan Cheng64d80e32007-07-19 01:14:50 +0000431def MMX_CVTPI2PSrr : MMXI<0x2A, MRMSrcReg, (outs VR128:$dst), (ins VR64:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000432 "cvtpi2ps\t{$src, $dst|$dst, $src}", []>;
Chris Lattnerba7e7562008-01-10 07:59:24 +0000433let mayLoad = 1 in
Eric Christophera8c69082009-08-10 22:37:37 +0000434def MMX_CVTPI2PSrm : MMXI<0x2A, MRMSrcMem, (outs VR128:$dst),
Sean Callanan108934c2009-12-18 00:01:26 +0000435 (ins i64mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000436 "cvtpi2ps\t{$src, $dst|$dst, $src}", []>;
Bill Wendling823efee2007-04-03 06:00:37 +0000437
Evan Cheng64d80e32007-07-19 01:14:50 +0000438def MMX_CVTPS2PIrr : MMXI<0x2D, MRMSrcReg, (outs VR64:$dst), (ins VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000439 "cvtps2pi\t{$src, $dst|$dst, $src}", []>;
Chris Lattnerba7e7562008-01-10 07:59:24 +0000440let mayLoad = 1 in
Evan Cheng64d80e32007-07-19 01:14:50 +0000441def MMX_CVTPS2PIrm : MMXI<0x2D, MRMSrcMem, (outs VR64:$dst), (ins f64mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000442 "cvtps2pi\t{$src, $dst|$dst, $src}", []>;
Bill Wendling823efee2007-04-03 06:00:37 +0000443
Evan Cheng64d80e32007-07-19 01:14:50 +0000444def MMX_CVTTPD2PIrr : MMX2I<0x2C, MRMSrcReg, (outs VR64:$dst), (ins VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000445 "cvttpd2pi\t{$src, $dst|$dst, $src}", []>;
Chris Lattnerba7e7562008-01-10 07:59:24 +0000446let mayLoad = 1 in
Eric Christophera8c69082009-08-10 22:37:37 +0000447def MMX_CVTTPD2PIrm : MMX2I<0x2C, MRMSrcMem, (outs VR64:$dst),
Sean Callanan108934c2009-12-18 00:01:26 +0000448 (ins f128mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000449 "cvttpd2pi\t{$src, $dst|$dst, $src}", []>;
Bill Wendling823efee2007-04-03 06:00:37 +0000450
Evan Cheng64d80e32007-07-19 01:14:50 +0000451def MMX_CVTTPS2PIrr : MMXI<0x2C, MRMSrcReg, (outs VR64:$dst), (ins VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000452 "cvttps2pi\t{$src, $dst|$dst, $src}", []>;
Chris Lattnerba7e7562008-01-10 07:59:24 +0000453let mayLoad = 1 in
Evan Cheng64d80e32007-07-19 01:14:50 +0000454def MMX_CVTTPS2PIrm : MMXI<0x2C, MRMSrcMem, (outs VR64:$dst), (ins f64mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000455 "cvttps2pi\t{$src, $dst|$dst, $src}", []>;
Chris Lattnerba7e7562008-01-10 07:59:24 +0000456} // end neverHasSideEffects
457
Dale Johannesenaf474812010-09-08 19:15:38 +0000458// Intrinsic versions.
459def MMX_CVTPD2PIirr : MMX2I<0x2D, MRMSrcReg, (outs VR64:$dst), (ins VR128:$src),
460 "cvtpd2pi\t{$src, $dst|$dst, $src}",
461 [(set VR64:$dst, (int_x86_sse_cvtpd2pi VR128:$src))]>;
462def MMX_CVTPD2PIirm : MMX2I<0x2D, MRMSrcMem, (outs VR64:$dst),
463 (ins f128mem:$src),
464 "cvtpd2pi\t{$src, $dst|$dst, $src}",
465 [(set VR64:$dst,
466 (int_x86_sse_cvtpd2pi
467 (bitconvert (loadv2i64 addr:$src))))]>;
468def MMX_CVTPI2PDirr : MMX2I<0x2A, MRMSrcReg, (outs VR128:$dst), (ins VR64:$src),
469 "cvtpi2pd\t{$src, $dst|$dst, $src}",
470 [(set VR128:$dst, (int_x86_sse_cvtpi2pd VR64:$src))]>;
471let Constraints = "$src1 = $dst" in {
472def MMX_CVTPI2PSirr : MMXI<0x2A, MRMSrcReg, (outs VR128:$dst),
473 (ins VR128:$src1, VR64:$src2),
474 "cvtpi2ps\t{$src2, $dst|$dst, $src2}",
475 [(set VR128:$dst,
476 (int_x86_sse_cvtpi2ps VR128:$src1, VR64:$src2))]>;
477def MMX_CVTPI2PSirm : MMXI<0x2A, MRMSrcMem, (outs VR128:$dst),
478 (ins VR128:$src1, i64mem:$src2),
479 "cvtpi2ps\t{$src2, $dst|$dst, $src2}",
480 [(set VR128:$dst,
481 (int_x86_sse_cvtpi2ps VR128:$src1,
482 (bitconvert (load_mmx addr:$src2))))]>;
483}
484def MMX_CVTPS2PIirr : MMXI<0x2D, MRMSrcReg, (outs VR64:$dst), (ins VR128:$src),
485 "cvtps2pi\t{$src, $dst|$dst, $src}",
486 [(set VR64:$dst, (int_x86_sse_cvtps2pi VR128:$src))]>;
487def MMX_CVTPS2PIirm : MMXI<0x2D, MRMSrcMem, (outs VR64:$dst), (ins f64mem:$src),
488 "cvtps2pi\t{$src, $dst|$dst, $src}",
489 [(set VR64:$dst,
490 (int_x86_sse_cvtps2pi
491 (bitconvert (load_mmx addr:$src))))]>;
492def MMX_CVTTPD2PIirr: MMX2I<0x2C, MRMSrcReg, (outs VR64:$dst), (ins VR128:$src),
493 "cvttpd2pi\t{$src, $dst|$dst, $src}",
494 [(set VR64:$dst, (int_x86_sse_cvtpd2pi VR128:$src))]>;
495def MMX_CVTTPD2PIirm: MMX2I<0x2C, MRMSrcMem, (outs VR64:$dst),
496 (ins f128mem:$src),
497 "cvttpd2pi\t{$src, $dst|$dst, $src}",
498 [(set VR64:$dst,
499 (int_x86_sse_cvtpd2pi
500 (bitconvert (loadv2i64 addr:$src))))]>;
501def MMX_CVTTPS2PIirr: MMXI<0x2C, MRMSrcReg, (outs VR64:$dst), (ins VR128:$src),
502 "cvttps2pi\t{$src, $dst|$dst, $src}",
503 [(set VR64:$dst, (int_x86_sse_cvtps2pi VR128:$src))]>;
504def MMX_CVTTPS2PIirm: MMXI<0x2C, MRMSrcMem, (outs VR64:$dst), (ins f64mem:$src),
505 "cvttps2pi\t{$src, $dst|$dst, $src}",
506 [(set VR64:$dst,
507 (int_x86_sse_cvtpd2pi
508 (bitconvert (load_mmx addr:$src))))]>;
Evan Chengfcf5e212006-04-11 06:57:30 +0000509
Bill Wendling71bfd112007-04-03 23:48:32 +0000510// Extract / Insert
Chris Lattner8f2b4cc2010-02-23 02:07:48 +0000511def MMX_X86pinsrw : SDNode<"X86ISD::MMX_PINSRW",
512 SDTypeProfile<1, 3, [SDTCisVT<0, v4i16>, SDTCisSameAs<0,1>,
513 SDTCisVT<2, i32>, SDTCisPtrTy<3>]>>;
514
Evan Chengfcf5e212006-04-11 06:57:30 +0000515
Bill Wendling71bfd112007-04-03 23:48:32 +0000516def MMX_PEXTRWri : MMXIi8<0xC5, MRMSrcReg,
Evan Cheng64d80e32007-07-19 01:14:50 +0000517 (outs GR32:$dst), (ins VR64:$src1, i16i8imm:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000518 "pextrw\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Chris Lattner8f2b4cc2010-02-23 02:07:48 +0000519 [(set GR32:$dst, (X86pextrw (v4i16 VR64:$src1),
Bill Wendling71bfd112007-04-03 23:48:32 +0000520 (iPTR imm:$src2)))]>;
Dale Johannesen52664c82010-09-08 22:08:40 +0000521def MMX_PEXTRWirri: MMXIi8<0xC5, MRMSrcReg,
522 (outs GR32:$dst), (ins VR64:$src1, i32i8imm:$src2),
523 "pextrw\t{$src2, $src1, $dst|$dst, $src1, $src2}",
524 [(set GR32:$dst, (int_x86_mmx_pextr_w VR64:$src1,
525 (iPTR imm:$src2)))]>;
Eric Christophera8c69082009-08-10 22:37:37 +0000526let Constraints = "$src1 = $dst" in {
Bill Wendling71bfd112007-04-03 23:48:32 +0000527 def MMX_PINSRWrri : MMXIi8<0xC4, MRMSrcReg,
Sean Callanan108934c2009-12-18 00:01:26 +0000528 (outs VR64:$dst),
529 (ins VR64:$src1, GR32:$src2,i16i8imm:$src3),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000530 "pinsrw\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Bill Wendling71bfd112007-04-03 23:48:32 +0000531 [(set VR64:$dst, (v4i16 (MMX_X86pinsrw (v4i16 VR64:$src1),
Eric Christophera8c69082009-08-10 22:37:37 +0000532 GR32:$src2,(iPTR imm:$src3))))]>;
Bill Wendling71bfd112007-04-03 23:48:32 +0000533 def MMX_PINSRWrmi : MMXIi8<0xC4, MRMSrcMem,
Sean Callanan108934c2009-12-18 00:01:26 +0000534 (outs VR64:$dst),
535 (ins VR64:$src1, i16mem:$src2, i16i8imm:$src3),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000536 "pinsrw\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Bill Wendling71bfd112007-04-03 23:48:32 +0000537 [(set VR64:$dst,
538 (v4i16 (MMX_X86pinsrw (v4i16 VR64:$src1),
539 (i32 (anyext (loadi16 addr:$src2))),
540 (iPTR imm:$src3))))]>;
Dale Johannesen52664c82010-09-08 22:08:40 +0000541 def MMX_PINSRWirri : MMXIi8<0xC4, MRMSrcReg,
542 (outs VR64:$dst),
543 (ins VR64:$src1, GR32:$src2, i32i8imm:$src3),
544 "pinsrw\t{$src3, $src2, $dst|$dst, $src2, $src3}",
545 [(set VR64:$dst, (int_x86_mmx_pinsr_w VR64:$src1,
546 GR32:$src2, (iPTR imm:$src3)))]>;
547
548 def MMX_PINSRWirmi : MMXIi8<0xC4, MRMSrcMem,
549 (outs VR64:$dst),
550 (ins VR64:$src1, i16mem:$src2, i32i8imm:$src3),
551 "pinsrw\t{$src3, $src2, $dst|$dst, $src2, $src3}",
552 [(set VR64:$dst, (int_x86_mmx_pinsr_w VR64:$src1,
553 (i32 (anyext (loadi16 addr:$src2))),
554 (iPTR imm:$src3)))]>;
Bill Wendling71bfd112007-04-03 23:48:32 +0000555}
556
Mon P Wangeb38ebf2010-01-24 00:05:03 +0000557// MMX to XMM for vector types
558def MMX_X86movq2dq : SDNode<"X86ISD::MOVQ2DQ", SDTypeProfile<1, 1,
559 [SDTCisVT<0, v2i64>, SDTCisVT<1, v1i64>]>>;
560
561def : Pat<(v2i64 (MMX_X86movq2dq VR64:$src)),
562 (v2i64 (MMX_MOVQ2DQrr VR64:$src))>;
563
564def : Pat<(v2i64 (MMX_X86movq2dq (load_mmx addr:$src))),
565 (v2i64 (MOVQI2PQIrm addr:$src))>;
566
567def : Pat<(v2i64 (MMX_X86movq2dq (v1i64 (bitconvert
568 (v2i32 (scalar_to_vector (loadi32 addr:$src))))))),
569 (v2i64 (MOVDI2PDIrm addr:$src))>;
570
Bill Wendling71bfd112007-04-03 23:48:32 +0000571// Mask creation
Evan Cheng64d80e32007-07-19 01:14:50 +0000572def MMX_PMOVMSKBrr : MMXI<0xD7, MRMSrcReg, (outs GR32:$dst), (ins VR64:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000573 "pmovmskb\t{$src, $dst|$dst, $src}",
Bill Wendling71bfd112007-04-03 23:48:32 +0000574 [(set GR32:$dst, (int_x86_mmx_pmovmskb VR64:$src))]>;
575
576// Misc.
Evan Cheng071a2792007-09-11 19:55:27 +0000577let Uses = [EDI] in
Bill Wendling5c324d72009-06-23 19:52:59 +0000578def MMX_MASKMOVQ : MMXI<0xF7, MRMSrcReg, (outs), (ins VR64:$src, VR64:$mask),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000579 "maskmovq\t{$mask, $src|$src, $mask}",
Evan Cheng071a2792007-09-11 19:55:27 +0000580 [(int_x86_mmx_maskmovq VR64:$src, VR64:$mask, EDI)]>;
Anton Korobeynikov017c2602008-08-23 15:53:19 +0000581let Uses = [RDI] in
Bill Wendling5c324d72009-06-23 19:52:59 +0000582def MMX_MASKMOVQ64: MMXI64<0xF7, MRMSrcReg, (outs), (ins VR64:$src, VR64:$mask),
Anton Korobeynikov017c2602008-08-23 15:53:19 +0000583 "maskmovq\t{$mask, $src|$src, $mask}",
584 [(int_x86_mmx_maskmovq VR64:$src, VR64:$mask, RDI)]>;
Bill Wendlinga31bd272007-03-06 18:53:42 +0000585
586//===----------------------------------------------------------------------===//
Bill Wendlingeebc8a12007-03-26 07:53:08 +0000587// Alias Instructions
588//===----------------------------------------------------------------------===//
589
590// Alias instructions that map zero vector to pxor.
Daniel Dunbar7417b762009-08-11 22:17:52 +0000591let isReMaterializable = 1, isCodeGenOnly = 1 in {
Chris Lattner28c1d292010-02-05 21:30:49 +0000592 // FIXME: Change encoding to pseudo.
593 def MMX_V_SET0 : MMXI<0xEF, MRMInitReg, (outs VR64:$dst), (ins), "",
Chris Lattner8a594482007-11-25 00:24:49 +0000594 [(set VR64:$dst, (v2i32 immAllZerosV))]>;
Chris Lattner28c1d292010-02-05 21:30:49 +0000595 def MMX_V_SETALLONES : MMXI<0x76, MRMInitReg, (outs VR64:$dst), (ins), "",
Chris Lattner8a594482007-11-25 00:24:49 +0000596 [(set VR64:$dst, (v2i32 immAllOnesV))]>;
Dan Gohmand45eddd2007-06-26 00:48:07 +0000597}
Bill Wendlingeebc8a12007-03-26 07:53:08 +0000598
Evan Chengc8e3b142008-03-12 07:02:50 +0000599let Predicates = [HasMMX] in {
600 def : Pat<(v1i64 immAllZerosV), (MMX_V_SET0)>;
601 def : Pat<(v4i16 immAllZerosV), (MMX_V_SET0)>;
602 def : Pat<(v8i8 immAllZerosV), (MMX_V_SET0)>;
603}
604
Bill Wendlingeebc8a12007-03-26 07:53:08 +0000605//===----------------------------------------------------------------------===//
Bill Wendlinga31bd272007-03-06 18:53:42 +0000606// Non-Instruction Patterns
607//===----------------------------------------------------------------------===//
608
609// Store 64-bit integer vector values.
610def : Pat<(store (v8i8 VR64:$src), addr:$dst),
Bill Wendling823efee2007-04-03 06:00:37 +0000611 (MMX_MOVQ64mr addr:$dst, VR64:$src)>;
Bill Wendlinga31bd272007-03-06 18:53:42 +0000612def : Pat<(store (v4i16 VR64:$src), addr:$dst),
Bill Wendling823efee2007-04-03 06:00:37 +0000613 (MMX_MOVQ64mr addr:$dst, VR64:$src)>;
Bill Wendlingeebc8a12007-03-26 07:53:08 +0000614def : Pat<(store (v2i32 VR64:$src), addr:$dst),
Bill Wendling823efee2007-04-03 06:00:37 +0000615 (MMX_MOVQ64mr addr:$dst, VR64:$src)>;
616def : Pat<(store (v1i64 VR64:$src), addr:$dst),
617 (MMX_MOVQ64mr addr:$dst, VR64:$src)>;
Bill Wendlingeebc8a12007-03-26 07:53:08 +0000618
Bill Wendlingbc9bffa2007-03-07 05:43:18 +0000619// Bit convert.
Bill Wendlingeebc8a12007-03-26 07:53:08 +0000620def : Pat<(v8i8 (bitconvert (v1i64 VR64:$src))), (v8i8 VR64:$src)>;
Bill Wendlingbc9bffa2007-03-07 05:43:18 +0000621def : Pat<(v8i8 (bitconvert (v2i32 VR64:$src))), (v8i8 VR64:$src)>;
622def : Pat<(v8i8 (bitconvert (v4i16 VR64:$src))), (v8i8 VR64:$src)>;
Bill Wendlingeebc8a12007-03-26 07:53:08 +0000623def : Pat<(v4i16 (bitconvert (v1i64 VR64:$src))), (v4i16 VR64:$src)>;
Bill Wendlingbc9bffa2007-03-07 05:43:18 +0000624def : Pat<(v4i16 (bitconvert (v2i32 VR64:$src))), (v4i16 VR64:$src)>;
625def : Pat<(v4i16 (bitconvert (v8i8 VR64:$src))), (v4i16 VR64:$src)>;
Bill Wendlingeebc8a12007-03-26 07:53:08 +0000626def : Pat<(v2i32 (bitconvert (v1i64 VR64:$src))), (v2i32 VR64:$src)>;
Bill Wendlingbc9bffa2007-03-07 05:43:18 +0000627def : Pat<(v2i32 (bitconvert (v4i16 VR64:$src))), (v2i32 VR64:$src)>;
628def : Pat<(v2i32 (bitconvert (v8i8 VR64:$src))), (v2i32 VR64:$src)>;
Bill Wendlingeebc8a12007-03-26 07:53:08 +0000629def : Pat<(v1i64 (bitconvert (v2i32 VR64:$src))), (v1i64 VR64:$src)>;
630def : Pat<(v1i64 (bitconvert (v4i16 VR64:$src))), (v1i64 VR64:$src)>;
631def : Pat<(v1i64 (bitconvert (v8i8 VR64:$src))), (v1i64 VR64:$src)>;
Bill Wendlinga348c562007-03-22 18:42:45 +0000632
Bill Wendling93888422007-07-04 00:19:54 +0000633// 64-bit bit convert.
634def : Pat<(v1i64 (bitconvert (i64 GR64:$src))),
635 (MMX_MOVD64to64rr GR64:$src)>;
636def : Pat<(v2i32 (bitconvert (i64 GR64:$src))),
637 (MMX_MOVD64to64rr GR64:$src)>;
638def : Pat<(v4i16 (bitconvert (i64 GR64:$src))),
639 (MMX_MOVD64to64rr GR64:$src)>;
640def : Pat<(v8i8 (bitconvert (i64 GR64:$src))),
641 (MMX_MOVD64to64rr GR64:$src)>;
Dan Gohmana630f4e2008-04-15 23:55:07 +0000642def : Pat<(i64 (bitconvert (v1i64 VR64:$src))),
643 (MMX_MOVD64from64rr VR64:$src)>;
644def : Pat<(i64 (bitconvert (v2i32 VR64:$src))),
645 (MMX_MOVD64from64rr VR64:$src)>;
646def : Pat<(i64 (bitconvert (v4i16 VR64:$src))),
647 (MMX_MOVD64from64rr VR64:$src)>;
648def : Pat<(i64 (bitconvert (v8i8 VR64:$src))),
649 (MMX_MOVD64from64rr VR64:$src)>;
Evan Cheng242b38b2009-02-23 09:03:22 +0000650def : Pat<(f64 (bitconvert (v1i64 VR64:$src))),
651 (MMX_MOVQ2FR64rr VR64:$src)>;
652def : Pat<(f64 (bitconvert (v2i32 VR64:$src))),
653 (MMX_MOVQ2FR64rr VR64:$src)>;
654def : Pat<(f64 (bitconvert (v4i16 VR64:$src))),
655 (MMX_MOVQ2FR64rr VR64:$src)>;
656def : Pat<(f64 (bitconvert (v8i8 VR64:$src))),
657 (MMX_MOVQ2FR64rr VR64:$src)>;
Stuart Hastingse3ff9ba2010-04-23 19:03:32 +0000658def : Pat<(v1i64 (bitconvert (f64 FR64:$src))),
659 (MMX_MOVFR642Qrr FR64:$src)>;
660def : Pat<(v2i32 (bitconvert (f64 FR64:$src))),
661 (MMX_MOVFR642Qrr FR64:$src)>;
662def : Pat<(v4i16 (bitconvert (f64 FR64:$src))),
663 (MMX_MOVFR642Qrr FR64:$src)>;
664def : Pat<(v8i8 (bitconvert (f64 FR64:$src))),
665 (MMX_MOVFR642Qrr FR64:$src)>;
Bill Wendling93888422007-07-04 00:19:54 +0000666
Evan Chengb35ed922008-11-05 06:04:51 +0000667let AddedComplexity = 20 in {
Evan Chengb35ed922008-11-05 06:04:51 +0000668 def : Pat<(v2i32 (X86vzmovl (bc_v2i32 (load_mmx addr:$src)))),
Eric Christophera8c69082009-08-10 22:37:37 +0000669 (MMX_MOVZDI2PDIrm addr:$src)>;
Evan Cheng62fb4f22008-12-03 19:38:05 +0000670}
671
672// Clear top half.
673let AddedComplexity = 15 in {
Evan Cheng62fb4f22008-12-03 19:38:05 +0000674 def : Pat<(v2i32 (X86vzmovl VR64:$src)),
Chris Lattner3485b512010-03-08 18:57:56 +0000675 (MMX_PUNPCKLDQrr VR64:$src, (v2i32 (MMX_V_SET0)))>;
Evan Chengb35ed922008-11-05 06:04:51 +0000676}
677
Bill Wendling69dc5332007-04-24 21:18:37 +0000678// Patterns to perform canonical versions of vector shuffling.
Bill Wendling823efee2007-04-03 06:00:37 +0000679let AddedComplexity = 10 in {
Nate Begeman9008ca62009-04-27 18:41:29 +0000680 def : Pat<(v8i8 (mmx_unpckl_undef VR64:$src, (undef))),
Bill Wendling823efee2007-04-03 06:00:37 +0000681 (MMX_PUNPCKLBWrr VR64:$src, VR64:$src)>;
Nate Begeman9008ca62009-04-27 18:41:29 +0000682 def : Pat<(v4i16 (mmx_unpckl_undef VR64:$src, (undef))),
Bill Wendling823efee2007-04-03 06:00:37 +0000683 (MMX_PUNPCKLWDrr VR64:$src, VR64:$src)>;
Nate Begeman9008ca62009-04-27 18:41:29 +0000684 def : Pat<(v2i32 (mmx_unpckl_undef VR64:$src, (undef))),
Bill Wendling823efee2007-04-03 06:00:37 +0000685 (MMX_PUNPCKLDQrr VR64:$src, VR64:$src)>;
686}
687
Bill Wendling69dc5332007-04-24 21:18:37 +0000688let AddedComplexity = 10 in {
Nate Begeman9008ca62009-04-27 18:41:29 +0000689 def : Pat<(v8i8 (mmx_unpckh_undef VR64:$src, (undef))),
Bill Wendling69dc5332007-04-24 21:18:37 +0000690 (MMX_PUNPCKHBWrr VR64:$src, VR64:$src)>;
Nate Begeman9008ca62009-04-27 18:41:29 +0000691 def : Pat<(v4i16 (mmx_unpckh_undef VR64:$src, (undef))),
Bill Wendling69dc5332007-04-24 21:18:37 +0000692 (MMX_PUNPCKHWDrr VR64:$src, VR64:$src)>;
Nate Begeman9008ca62009-04-27 18:41:29 +0000693 def : Pat<(v2i32 (mmx_unpckh_undef VR64:$src, (undef))),
Bill Wendling69dc5332007-04-24 21:18:37 +0000694 (MMX_PUNPCKHDQrr VR64:$src, VR64:$src)>;
695}
696
Bill Wendling6dc29ec2007-03-27 21:20:36 +0000697// Some special case PANDN patterns.
Bill Wendling823efee2007-04-03 06:00:37 +0000698// FIXME: Get rid of these.
Bill Wendlingccc44ad2007-03-27 20:22:40 +0000699def : Pat<(v1i64 (and (xor VR64:$src1, (bc_v1i64 (v2i32 immAllOnesV))),
700 VR64:$src2)),
701 (MMX_PANDNrr VR64:$src1, VR64:$src2)>;
Bill Wendlingccc44ad2007-03-27 20:22:40 +0000702def : Pat<(v1i64 (and (xor VR64:$src1, (bc_v1i64 (v2i32 immAllOnesV))),
703 (load addr:$src2))),
704 (MMX_PANDNrm VR64:$src1, addr:$src2)>;
Evan Cheng10e86422008-04-25 19:11:04 +0000705
706// Move MMX to lower 64-bit of XMM
Evan Cheng242b38b2009-02-23 09:03:22 +0000707def : Pat<(v2i64 (scalar_to_vector (i64 (bitconvert (v8i8 VR64:$src))))),
708 (v2i64 (MMX_MOVQ2DQrr VR64:$src))>;
709def : Pat<(v2i64 (scalar_to_vector (i64 (bitconvert (v4i16 VR64:$src))))),
710 (v2i64 (MMX_MOVQ2DQrr VR64:$src))>;
711def : Pat<(v2i64 (scalar_to_vector (i64 (bitconvert (v2i32 VR64:$src))))),
712 (v2i64 (MMX_MOVQ2DQrr VR64:$src))>;
713def : Pat<(v2i64 (scalar_to_vector (i64 (bitconvert (v1i64 VR64:$src))))),
Evan Cheng10e86422008-04-25 19:11:04 +0000714 (v2i64 (MMX_MOVQ2DQrr VR64:$src))>;
Evan Cheng082948d2008-04-25 20:12:46 +0000715
716// Move lower 64-bit of XMM to MMX.
717def : Pat<(v2i32 (bitconvert (i64 (vector_extract (v2i64 VR128:$src),
718 (iPTR 0))))),
719 (v2i32 (MMX_MOVDQ2Qrr VR128:$src))>;
720def : Pat<(v4i16 (bitconvert (i64 (vector_extract (v2i64 VR128:$src),
721 (iPTR 0))))),
722 (v4i16 (MMX_MOVDQ2Qrr VR128:$src))>;
723def : Pat<(v8i8 (bitconvert (i64 (vector_extract (v2i64 VR128:$src),
724 (iPTR 0))))),
725 (v8i8 (MMX_MOVDQ2Qrr VR128:$src))>;
726
Eli Friedman3dae2842009-07-22 01:06:52 +0000727// Patterns for vector comparisons
728def : Pat<(v8i8 (X86pcmpeqb VR64:$src1, VR64:$src2)),
Dale Johannesen246658f2010-09-08 20:54:00 +0000729 (MMX_PCMPEQBirr VR64:$src1, VR64:$src2)>;
Eli Friedman3dae2842009-07-22 01:06:52 +0000730def : Pat<(v8i8 (X86pcmpeqb VR64:$src1, (bitconvert (load_mmx addr:$src2)))),
Dale Johannesen246658f2010-09-08 20:54:00 +0000731 (MMX_PCMPEQBirm VR64:$src1, addr:$src2)>;
Eli Friedman3dae2842009-07-22 01:06:52 +0000732def : Pat<(v4i16 (X86pcmpeqw VR64:$src1, VR64:$src2)),
Dale Johannesen246658f2010-09-08 20:54:00 +0000733 (MMX_PCMPEQWirr VR64:$src1, VR64:$src2)>;
Eli Friedman3dae2842009-07-22 01:06:52 +0000734def : Pat<(v4i16 (X86pcmpeqw VR64:$src1, (bitconvert (load_mmx addr:$src2)))),
Dale Johannesen246658f2010-09-08 20:54:00 +0000735 (MMX_PCMPEQWirm VR64:$src1, addr:$src2)>;
Eli Friedman3dae2842009-07-22 01:06:52 +0000736def : Pat<(v2i32 (X86pcmpeqd VR64:$src1, VR64:$src2)),
Dale Johannesen246658f2010-09-08 20:54:00 +0000737 (MMX_PCMPEQDirr VR64:$src1, VR64:$src2)>;
Eli Friedman3dae2842009-07-22 01:06:52 +0000738def : Pat<(v2i32 (X86pcmpeqd VR64:$src1, (bitconvert (load_mmx addr:$src2)))),
Dale Johannesen246658f2010-09-08 20:54:00 +0000739 (MMX_PCMPEQDirm VR64:$src1, addr:$src2)>;
Eli Friedman3dae2842009-07-22 01:06:52 +0000740
741def : Pat<(v8i8 (X86pcmpgtb VR64:$src1, VR64:$src2)),
Dale Johannesen246658f2010-09-08 20:54:00 +0000742 (MMX_PCMPGTBirr VR64:$src1, VR64:$src2)>;
Eli Friedman3dae2842009-07-22 01:06:52 +0000743def : Pat<(v8i8 (X86pcmpgtb VR64:$src1, (bitconvert (load_mmx addr:$src2)))),
Dale Johannesen246658f2010-09-08 20:54:00 +0000744 (MMX_PCMPGTBirm VR64:$src1, addr:$src2)>;
Eli Friedman3dae2842009-07-22 01:06:52 +0000745def : Pat<(v4i16 (X86pcmpgtw VR64:$src1, VR64:$src2)),
Dale Johannesen246658f2010-09-08 20:54:00 +0000746 (MMX_PCMPGTWirr VR64:$src1, VR64:$src2)>;
Eli Friedman3dae2842009-07-22 01:06:52 +0000747def : Pat<(v4i16 (X86pcmpgtw VR64:$src1, (bitconvert (load_mmx addr:$src2)))),
Dale Johannesen246658f2010-09-08 20:54:00 +0000748 (MMX_PCMPGTWirm VR64:$src1, addr:$src2)>;
Eli Friedman3dae2842009-07-22 01:06:52 +0000749def : Pat<(v2i32 (X86pcmpgtd VR64:$src1, VR64:$src2)),
Dale Johannesen246658f2010-09-08 20:54:00 +0000750 (MMX_PCMPGTDirr VR64:$src1, VR64:$src2)>;
Eli Friedman3dae2842009-07-22 01:06:52 +0000751def : Pat<(v2i32 (X86pcmpgtd VR64:$src1, (bitconvert (load_mmx addr:$src2)))),
Dale Johannesen246658f2010-09-08 20:54:00 +0000752 (MMX_PCMPGTDirm VR64:$src1, addr:$src2)>;
Eli Friedman3dae2842009-07-22 01:06:52 +0000753
Dan Gohman533297b2009-10-29 18:10:34 +0000754// CMOV* - Used to implement the SELECT DAG operation. Expanded after
755// instruction selection into a branch sequence.
756let Uses = [EFLAGS], usesCustomInserter = 1 in {
Mon P Wang9e5ecb82008-12-12 01:25:51 +0000757 def CMOV_V1I64 : I<0, Pseudo,
758 (outs VR64:$dst), (ins VR64:$t, VR64:$f, i8imm:$cond),
759 "#CMOV_V1I64 PSEUDO!",
760 [(set VR64:$dst,
761 (v1i64 (X86cmov VR64:$t, VR64:$f, imm:$cond,
762 EFLAGS)))]>;
763}