blob: 876575c4ba27565da84f0f8de936b9e809dcbbab [file] [log] [blame]
Chris Lattner97f06932009-10-19 20:20:46 +00001//===-- ARMAsmPrinter.cpp - Print machine code to an ARM .s file ----------===//
2//
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00006// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file contains a printer that converts from our internal representation
11// of machine-dependent LLVM code to GAS-format ARM assembly language.
12//
13//===----------------------------------------------------------------------===//
14
Chris Lattner95b2c7d2006-12-19 22:59:26 +000015#define DEBUG_TYPE "asm-printer"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000016#include "ARM.h"
Jim Grosbachbaf120f2010-12-01 03:45:07 +000017#include "ARMAsmPrinter.h"
Evan Chengb72d2a92011-01-11 21:46:47 +000018#include "ARMBuildAttrs.h"
19#include "ARMBaseRegisterInfo.h"
20#include "ARMConstantPoolValue.h"
Chris Lattner97f06932009-10-19 20:20:46 +000021#include "ARMMachineFunctionInfo.h"
Chris Lattner97f06932009-10-19 20:20:46 +000022#include "ARMTargetMachine.h"
Jason W Kim17b443d2010-10-11 23:01:44 +000023#include "ARMTargetObjectFile.h"
Evan Chengb72d2a92011-01-11 21:46:47 +000024#include "InstPrinter/ARMInstPrinter.h"
Evan Chengee04a6d2011-07-20 23:34:39 +000025#include "MCTargetDesc/ARMAddressingModes.h"
26#include "MCTargetDesc/ARMMCExpr.h"
Dale Johannesen3f282aa2010-04-26 20:07:31 +000027#include "llvm/Analysis/DebugInfo.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000028#include "llvm/Constants.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000029#include "llvm/Module.h"
Benjamin Kramere55b15f2009-12-28 12:27:56 +000030#include "llvm/Type.h"
Dan Gohmancf20ac42009-08-13 01:36:44 +000031#include "llvm/Assembly/Writer.h"
Chris Lattnerb0f294c2009-10-19 18:38:33 +000032#include "llvm/CodeGen/MachineModuleInfoImpls.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000033#include "llvm/CodeGen/MachineFunctionPass.h"
Evan Chenga8e29892007-01-19 07:51:42 +000034#include "llvm/CodeGen/MachineJumpTableInfo.h"
Chris Lattnerb0f294c2009-10-19 18:38:33 +000035#include "llvm/MC/MCAsmInfo.h"
Rafael Espindolacecbc3d2010-10-25 17:50:35 +000036#include "llvm/MC/MCAssembler.h"
Chris Lattnerb0f294c2009-10-19 18:38:33 +000037#include "llvm/MC/MCContext.h"
Bill Wendlingbecd83e2010-03-09 00:40:17 +000038#include "llvm/MC/MCExpr.h"
Chris Lattner97f06932009-10-19 20:20:46 +000039#include "llvm/MC/MCInst.h"
Chris Lattnerf9bdedd2009-08-10 18:15:01 +000040#include "llvm/MC/MCSectionMachO.h"
Rafael Espindolacecbc3d2010-10-25 17:50:35 +000041#include "llvm/MC/MCObjectStreamer.h"
Chris Lattner6c2f9e12009-08-19 05:49:37 +000042#include "llvm/MC/MCStreamer.h"
Chris Lattner325d3dc2009-09-13 17:14:04 +000043#include "llvm/MC/MCSymbol.h"
Chris Lattnerd62f1b42010-03-12 21:19:23 +000044#include "llvm/Target/Mangler.h"
Rafael Espindolab01c4bb2006-07-27 11:38:51 +000045#include "llvm/Target/TargetData.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000046#include "llvm/Target/TargetMachine.h"
Evan Cheng5be54b02007-01-19 19:25:36 +000047#include "llvm/Target/TargetOptions.h"
Evan Chengc324ecb2009-07-24 18:19:46 +000048#include "llvm/ADT/SmallPtrSet.h"
Jim Grosbachc40d9f92009-09-01 18:49:12 +000049#include "llvm/ADT/SmallString.h"
Chris Lattner97f06932009-10-19 20:20:46 +000050#include "llvm/Support/CommandLine.h"
Devang Patel59135f42010-08-04 22:39:39 +000051#include "llvm/Support/Debug.h"
Torok Edwin30464702009-07-08 20:55:50 +000052#include "llvm/Support/ErrorHandling.h"
Evan Cheng3e74d6f2011-08-24 18:08:43 +000053#include "llvm/Support/TargetRegistry.h"
Chris Lattnerb23569a2010-04-04 08:18:47 +000054#include "llvm/Support/raw_ostream.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000055#include <cctype>
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000056using namespace llvm;
57
Chris Lattner95b2c7d2006-12-19 22:59:26 +000058namespace {
Rafael Espindolacecbc3d2010-10-25 17:50:35 +000059
60 // Per section and per symbol attributes are not supported.
61 // To implement them we would need the ability to delay this emission
62 // until the assembly file is fully parsed/generated as only then do we
63 // know the symbol and section numbers.
64 class AttributeEmitter {
65 public:
66 virtual void MaybeSwitchVendor(StringRef Vendor) = 0;
67 virtual void EmitAttribute(unsigned Attribute, unsigned Value) = 0;
Jason W Kimf009a962011-02-07 00:49:53 +000068 virtual void EmitTextAttribute(unsigned Attribute, StringRef String) = 0;
Rafael Espindolacecbc3d2010-10-25 17:50:35 +000069 virtual void Finish() = 0;
Rafael Espindola4921e232010-10-25 18:38:32 +000070 virtual ~AttributeEmitter() {}
Rafael Espindolacecbc3d2010-10-25 17:50:35 +000071 };
72
73 class AsmAttributeEmitter : public AttributeEmitter {
74 MCStreamer &Streamer;
75
76 public:
77 AsmAttributeEmitter(MCStreamer &Streamer_) : Streamer(Streamer_) {}
78 void MaybeSwitchVendor(StringRef Vendor) { }
79
80 void EmitAttribute(unsigned Attribute, unsigned Value) {
81 Streamer.EmitRawText("\t.eabi_attribute " +
82 Twine(Attribute) + ", " + Twine(Value));
83 }
84
Jason W Kimf009a962011-02-07 00:49:53 +000085 void EmitTextAttribute(unsigned Attribute, StringRef String) {
86 switch (Attribute) {
87 case ARMBuildAttrs::CPU_name:
Benjamin Kramer59085362011-11-06 20:37:06 +000088 Streamer.EmitRawText(StringRef("\t.cpu ") + String.lower());
Jason W Kimf009a962011-02-07 00:49:53 +000089 break;
Renato Golin728ff0d2011-02-28 22:04:27 +000090 /* GAS requires .fpu to be emitted regardless of EABI attribute */
91 case ARMBuildAttrs::Advanced_SIMD_arch:
92 case ARMBuildAttrs::VFP_arch:
Benjamin Kramer59085362011-11-06 20:37:06 +000093 Streamer.EmitRawText(StringRef("\t.fpu ") + String.lower());
Jim Grosbach8e0c7692011-09-02 18:46:15 +000094 break;
Jason W Kimf009a962011-02-07 00:49:53 +000095 default: assert(0 && "Unsupported Text attribute in ASM Mode"); break;
96 }
97 }
Rafael Espindolacecbc3d2010-10-25 17:50:35 +000098 void Finish() { }
99 };
100
101 class ObjectAttributeEmitter : public AttributeEmitter {
Renato Golin719927a2011-08-09 09:50:10 +0000102 // This structure holds all attributes, accounting for
103 // their string/numeric value, so we can later emmit them
104 // in declaration order, keeping all in the same vector
105 struct AttributeItemType {
106 enum {
107 HiddenAttribute = 0,
108 NumericAttribute,
109 TextAttribute
110 } Type;
111 unsigned Tag;
112 unsigned IntValue;
113 StringRef StringValue;
114 } AttributeItem;
115
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000116 MCObjectStreamer &Streamer;
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000117 StringRef CurrentVendor;
Renato Golin719927a2011-08-09 09:50:10 +0000118 SmallVector<AttributeItemType, 64> Contents;
119
120 // Account for the ULEB/String size of each item,
121 // not just the number of items
122 size_t ContentsSize;
123 // FIXME: this should be in a more generic place, but
124 // getULEBSize() is in MCAsmInfo and will be moved to MCDwarf
125 size_t getULEBSize(int Value) {
126 size_t Size = 0;
127 do {
128 Value >>= 7;
129 Size += sizeof(int8_t); // Is this really necessary?
130 } while (Value);
131 return Size;
132 }
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000133
134 public:
135 ObjectAttributeEmitter(MCObjectStreamer &Streamer_) :
Renato Golin719927a2011-08-09 09:50:10 +0000136 Streamer(Streamer_), CurrentVendor(""), ContentsSize(0) { }
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000137
138 void MaybeSwitchVendor(StringRef Vendor) {
139 assert(!Vendor.empty() && "Vendor cannot be empty.");
140
141 if (CurrentVendor.empty())
142 CurrentVendor = Vendor;
143 else if (CurrentVendor == Vendor)
144 return;
145 else
146 Finish();
147
148 CurrentVendor = Vendor;
149
Rafael Espindola33363842010-10-25 22:26:55 +0000150 assert(Contents.size() == 0);
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000151 }
152
153 void EmitAttribute(unsigned Attribute, unsigned Value) {
Renato Golin719927a2011-08-09 09:50:10 +0000154 AttributeItemType attr = {
155 AttributeItemType::NumericAttribute,
156 Attribute,
157 Value,
158 StringRef("")
159 };
160 ContentsSize += getULEBSize(Attribute);
161 ContentsSize += getULEBSize(Value);
162 Contents.push_back(attr);
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000163 }
164
Jason W Kimf009a962011-02-07 00:49:53 +0000165 void EmitTextAttribute(unsigned Attribute, StringRef String) {
Renato Golin719927a2011-08-09 09:50:10 +0000166 AttributeItemType attr = {
167 AttributeItemType::TextAttribute,
168 Attribute,
169 0,
170 String
171 };
172 ContentsSize += getULEBSize(Attribute);
173 // String + \0
174 ContentsSize += String.size()+1;
175
176 Contents.push_back(attr);
Jason W Kimf009a962011-02-07 00:49:53 +0000177 }
178
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000179 void Finish() {
Rafael Espindola33363842010-10-25 22:26:55 +0000180 // Vendor size + Vendor name + '\0'
181 const size_t VendorHeaderSize = 4 + CurrentVendor.size() + 1;
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000182
Rafael Espindola33363842010-10-25 22:26:55 +0000183 // Tag + Tag Size
184 const size_t TagHeaderSize = 1 + 4;
185
186 Streamer.EmitIntValue(VendorHeaderSize + TagHeaderSize + ContentsSize, 4);
187 Streamer.EmitBytes(CurrentVendor, 0);
188 Streamer.EmitIntValue(0, 1); // '\0'
189
190 Streamer.EmitIntValue(ARMBuildAttrs::File, 1);
191 Streamer.EmitIntValue(TagHeaderSize + ContentsSize, 4);
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000192
Renato Golin719927a2011-08-09 09:50:10 +0000193 // Size should have been accounted for already, now
194 // emit each field as its type (ULEB or String)
195 for (unsigned int i=0; i<Contents.size(); ++i) {
196 AttributeItemType item = Contents[i];
197 Streamer.EmitULEB128IntValue(item.Tag, 0);
198 switch (item.Type) {
199 case AttributeItemType::NumericAttribute:
200 Streamer.EmitULEB128IntValue(item.IntValue, 0);
201 break;
202 case AttributeItemType::TextAttribute:
Benjamin Kramer59085362011-11-06 20:37:06 +0000203 Streamer.EmitBytes(item.StringValue.upper(), 0);
Renato Golin719927a2011-08-09 09:50:10 +0000204 Streamer.EmitIntValue(0, 1); // '\0'
205 break;
206 default:
207 assert(0 && "Invalid attribute type");
208 }
209 }
Rafael Espindola33363842010-10-25 22:26:55 +0000210
211 Contents.clear();
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000212 }
213 };
214
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000215} // end of anonymous namespace
216
Jim Grosbachbaf120f2010-12-01 03:45:07 +0000217MachineLocation ARMAsmPrinter::
218getDebugValueLocation(const MachineInstr *MI) const {
219 MachineLocation Location;
220 assert(MI->getNumOperands() == 4 && "Invalid no. of machine operands!");
221 // Frame address. Currently handles register +- offset only.
222 if (MI->getOperand(0).isReg() && MI->getOperand(1).isImm())
223 Location.set(MI->getOperand(0).getReg(), MI->getOperand(1).getImm());
224 else {
225 DEBUG(dbgs() << "DBG_VALUE instruction ignored! " << *MI << "\n");
226 }
227 return Location;
228}
229
Devang Patel27f5acb2011-04-21 22:48:26 +0000230/// EmitDwarfRegOp - Emit dwarf register operation.
Devang Patel0be77df2011-04-27 20:29:27 +0000231void ARMAsmPrinter::EmitDwarfRegOp(const MachineLocation &MLoc) const {
Devang Patel27f5acb2011-04-21 22:48:26 +0000232 const TargetRegisterInfo *RI = TM.getRegisterInfo();
233 if (RI->getDwarfRegNum(MLoc.getReg(), false) != -1)
Devang Patel0be77df2011-04-27 20:29:27 +0000234 AsmPrinter::EmitDwarfRegOp(MLoc);
Devang Patel27f5acb2011-04-21 22:48:26 +0000235 else {
236 unsigned Reg = MLoc.getReg();
237 if (Reg >= ARM::S0 && Reg <= ARM::S31) {
Devang Patel0a6ea832011-04-22 16:44:29 +0000238 assert(ARM::S0 + 31 == ARM::S31 && "Unexpected ARM S register numbering");
Devang Patel27f5acb2011-04-21 22:48:26 +0000239 // S registers are described as bit-pieces of a register
240 // S[2x] = DW_OP_regx(256 + (x>>1)) DW_OP_bit_piece(32, 0)
241 // S[2x+1] = DW_OP_regx(256 + (x>>1)) DW_OP_bit_piece(32, 32)
Jim Grosbach8e0c7692011-09-02 18:46:15 +0000242
Devang Patel27f5acb2011-04-21 22:48:26 +0000243 unsigned SReg = Reg - ARM::S0;
244 bool odd = SReg & 0x1;
245 unsigned Rx = 256 + (SReg >> 1);
Devang Patel27f5acb2011-04-21 22:48:26 +0000246
247 OutStreamer.AddComment("DW_OP_regx for S register");
248 EmitInt8(dwarf::DW_OP_regx);
249
250 OutStreamer.AddComment(Twine(SReg));
251 EmitULEB128(Rx);
252
253 if (odd) {
254 OutStreamer.AddComment("DW_OP_bit_piece 32 32");
255 EmitInt8(dwarf::DW_OP_bit_piece);
256 EmitULEB128(32);
257 EmitULEB128(32);
258 } else {
259 OutStreamer.AddComment("DW_OP_bit_piece 32 0");
260 EmitInt8(dwarf::DW_OP_bit_piece);
261 EmitULEB128(32);
262 EmitULEB128(0);
263 }
Devang Patel71f3f112011-04-21 23:22:35 +0000264 } else if (Reg >= ARM::Q0 && Reg <= ARM::Q15) {
Devang Patel0a6ea832011-04-22 16:44:29 +0000265 assert(ARM::Q0 + 15 == ARM::Q15 && "Unexpected ARM Q register numbering");
Devang Patel71f3f112011-04-21 23:22:35 +0000266 // Q registers Q0-Q15 are described by composing two D registers together.
Jim Grosbach8e0c7692011-09-02 18:46:15 +0000267 // Qx = DW_OP_regx(256+2x) DW_OP_piece(8) DW_OP_regx(256+2x+1)
268 // DW_OP_piece(8)
Devang Patel71f3f112011-04-21 23:22:35 +0000269
270 unsigned QReg = Reg - ARM::Q0;
271 unsigned D1 = 256 + 2 * QReg;
272 unsigned D2 = D1 + 1;
Jim Grosbach8e0c7692011-09-02 18:46:15 +0000273
Devang Patel71f3f112011-04-21 23:22:35 +0000274 OutStreamer.AddComment("DW_OP_regx for Q register: D1");
275 EmitInt8(dwarf::DW_OP_regx);
276 EmitULEB128(D1);
277 OutStreamer.AddComment("DW_OP_piece 8");
278 EmitInt8(dwarf::DW_OP_piece);
279 EmitULEB128(8);
280
281 OutStreamer.AddComment("DW_OP_regx for Q register: D2");
282 EmitInt8(dwarf::DW_OP_regx);
283 EmitULEB128(D2);
284 OutStreamer.AddComment("DW_OP_piece 8");
285 EmitInt8(dwarf::DW_OP_piece);
286 EmitULEB128(8);
Devang Patel27f5acb2011-04-21 22:48:26 +0000287 }
288 }
289}
290
Chris Lattner953ebb72010-01-27 23:58:11 +0000291void ARMAsmPrinter::EmitFunctionEntryLabel() {
Owen Anderson2fec6c52011-10-04 23:26:17 +0000292 OutStreamer.ForceCodeRegion();
293
Chris Lattner953ebb72010-01-27 23:58:11 +0000294 if (AFI->isThumbFunction()) {
Jim Grosbachce792992010-11-05 22:08:08 +0000295 OutStreamer.EmitAssemblerFlag(MCAF_Code16);
Rafael Espindola64695402011-05-16 16:17:21 +0000296 OutStreamer.EmitThumbFunc(CurrentFnSym);
Chris Lattner953ebb72010-01-27 23:58:11 +0000297 }
Jim Grosbachb0739b72010-09-02 01:02:06 +0000298
Chris Lattner953ebb72010-01-27 23:58:11 +0000299 OutStreamer.EmitLabel(CurrentFnSym);
300}
301
Jim Grosbach2317e402010-09-30 01:57:53 +0000302/// runOnMachineFunction - This uses the EmitInstruction()
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000303/// method to print assembly for each instruction.
304///
305bool ARMAsmPrinter::runOnMachineFunction(MachineFunction &MF) {
Evan Chenga8e29892007-01-19 07:51:42 +0000306 AFI = MF.getInfo<ARMFunctionInfo>();
Evan Cheng6d63a722008-09-18 07:27:23 +0000307 MCP = MF.getConstantPool();
Rafael Espindola4b442b52006-05-23 02:48:20 +0000308
Chris Lattnerd49fe1b2010-01-28 01:28:58 +0000309 return AsmPrinter::runOnMachineFunction(MF);
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000310}
311
Evan Cheng055b0312009-06-29 07:51:04 +0000312void ARMAsmPrinter::printOperand(const MachineInstr *MI, int OpNum,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000313 raw_ostream &O, const char *Modifier) {
Evan Cheng055b0312009-06-29 07:51:04 +0000314 const MachineOperand &MO = MI->getOperand(OpNum);
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000315 unsigned TF = MO.getTargetFlags();
316
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000317 switch (MO.getType()) {
Chris Lattner8bc86cb2009-10-19 20:59:55 +0000318 default:
319 assert(0 && "<unknown operand type>");
Bob Wilson5bafff32009-06-22 23:27:02 +0000320 case MachineOperand::MO_Register: {
321 unsigned Reg = MO.getReg();
Chris Lattner8bc86cb2009-10-19 20:59:55 +0000322 assert(TargetRegisterInfo::isPhysicalRegister(Reg));
Jim Grosbach35636282010-10-06 21:22:32 +0000323 assert(!MO.getSubReg() && "Subregs should be eliminated!");
324 O << ARMInstPrinter::getRegisterName(Reg);
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000325 break;
Bob Wilson5bafff32009-06-22 23:27:02 +0000326 }
Evan Chenga8e29892007-01-19 07:51:42 +0000327 case MachineOperand::MO_Immediate: {
Evan Cheng5adb66a2009-09-28 09:14:39 +0000328 int64_t Imm = MO.getImm();
Anton Korobeynikov632606c2009-10-08 20:43:22 +0000329 O << '#';
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000330 if ((Modifier && strcmp(Modifier, "lo16") == 0) ||
Jason W Kim650b7d72011-01-12 23:21:49 +0000331 (TF == ARMII::MO_LO16))
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000332 O << ":lower16:";
333 else if ((Modifier && strcmp(Modifier, "hi16") == 0) ||
Jason W Kim650b7d72011-01-12 23:21:49 +0000334 (TF == ARMII::MO_HI16))
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000335 O << ":upper16:";
Anton Korobeynikov632606c2009-10-08 20:43:22 +0000336 O << Imm;
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000337 break;
Evan Chenga8e29892007-01-19 07:51:42 +0000338 }
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000339 case MachineOperand::MO_MachineBasicBlock:
Chris Lattner1b2eb0e2010-03-13 21:04:28 +0000340 O << *MO.getMBB()->getSymbol();
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000341 return;
Rafael Espindola84b19be2006-07-16 01:02:57 +0000342 case MachineOperand::MO_GlobalAddress: {
Dan Gohman46510a72010-04-15 01:51:59 +0000343 const GlobalValue *GV = MO.getGlobal();
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000344 if ((Modifier && strcmp(Modifier, "lo16") == 0) ||
345 (TF & ARMII::MO_LO16))
346 O << ":lower16:";
347 else if ((Modifier && strcmp(Modifier, "hi16") == 0) ||
348 (TF & ARMII::MO_HI16))
349 O << ":upper16:";
Chris Lattnerd62f1b42010-03-12 21:19:23 +0000350 O << *Mang->getSymbol(GV);
Anton Korobeynikov7751ad92008-11-22 16:15:34 +0000351
Chris Lattner0c08d092010-04-03 22:28:33 +0000352 printOffset(MO.getOffset(), O);
Jim Grosbach1d6111c2010-10-06 21:36:43 +0000353 if (TF == ARMII::MO_PLT)
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +0000354 O << "(PLT)";
Evan Chenga8e29892007-01-19 07:51:42 +0000355 break;
Rafael Espindola84b19be2006-07-16 01:02:57 +0000356 }
Evan Chenga8e29892007-01-19 07:51:42 +0000357 case MachineOperand::MO_ExternalSymbol: {
Chris Lattner10b318b2010-01-17 21:43:43 +0000358 O << *GetExternalSymbolSymbol(MO.getSymbolName());
Jim Grosbach1d6111c2010-10-06 21:36:43 +0000359 if (TF == ARMII::MO_PLT)
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +0000360 O << "(PLT)";
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000361 break;
Evan Chenga8e29892007-01-19 07:51:42 +0000362 }
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000363 case MachineOperand::MO_ConstantPoolIndex:
Chris Lattner1b46f432010-01-23 07:00:21 +0000364 O << *GetCPISymbol(MO.getIndex());
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000365 break;
Evan Chenga8e29892007-01-19 07:51:42 +0000366 case MachineOperand::MO_JumpTableIndex:
Chris Lattner1b46f432010-01-23 07:00:21 +0000367 O << *GetJTISymbol(MO.getIndex());
Evan Chenga8e29892007-01-19 07:51:42 +0000368 break;
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000369 }
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000370}
371
Evan Cheng055b0312009-06-29 07:51:04 +0000372//===--------------------------------------------------------------------===//
373
Chris Lattner0890cf12010-01-25 19:51:38 +0000374MCSymbol *ARMAsmPrinter::
375GetARMSetPICJumpTableLabel2(unsigned uid, unsigned uid2,
376 const MachineBasicBlock *MBB) const {
377 SmallString<60> Name;
378 raw_svector_ostream(Name) << MAI->getPrivateGlobalPrefix()
Chris Lattnerbfcb0962010-01-25 19:39:52 +0000379 << getFunctionNumber() << '_' << uid << '_' << uid2
Chris Lattner0890cf12010-01-25 19:51:38 +0000380 << "_set_" << MBB->getNumber();
Chris Lattner9b97a732010-03-30 18:10:53 +0000381 return OutContext.GetOrCreateSymbol(Name.str());
Chris Lattner0890cf12010-01-25 19:51:38 +0000382}
383
384MCSymbol *ARMAsmPrinter::
385GetARMJTIPICJumpTableLabel2(unsigned uid, unsigned uid2) const {
386 SmallString<60> Name;
387 raw_svector_ostream(Name) << MAI->getPrivateGlobalPrefix() << "JTI"
Chris Lattner281e7762010-01-25 23:28:03 +0000388 << getFunctionNumber() << '_' << uid << '_' << uid2;
Chris Lattner9b97a732010-03-30 18:10:53 +0000389 return OutContext.GetOrCreateSymbol(Name.str());
Chris Lattnerbfcb0962010-01-25 19:39:52 +0000390}
391
Jim Grosbach433a5782010-09-24 20:47:58 +0000392
393MCSymbol *ARMAsmPrinter::GetARMSJLJEHLabel(void) const {
394 SmallString<60> Name;
395 raw_svector_ostream(Name) << MAI->getPrivateGlobalPrefix() << "SJLJEH"
396 << getFunctionNumber();
397 return OutContext.GetOrCreateSymbol(Name.str());
398}
399
Evan Cheng055b0312009-06-29 07:51:04 +0000400bool ARMAsmPrinter::PrintAsmOperand(const MachineInstr *MI, unsigned OpNum,
Chris Lattnerc75c0282010-04-04 05:29:35 +0000401 unsigned AsmVariant, const char *ExtraCode,
402 raw_ostream &O) {
Evan Chenga8e29892007-01-19 07:51:42 +0000403 // Does this asm operand have a single letter operand modifier?
404 if (ExtraCode && ExtraCode[0]) {
405 if (ExtraCode[1] != 0) return true; // Unknown modifier.
Anton Korobeynikov8e9ece72009-08-08 23:10:41 +0000406
Evan Chenga8e29892007-01-19 07:51:42 +0000407 switch (ExtraCode[0]) {
408 default: return true; // Unknown modifier.
Bob Wilson9b4b00a2009-07-09 23:54:51 +0000409 case 'a': // Print as a memory address.
410 if (MI->getOperand(OpNum).isReg()) {
Jim Grosbach2f24c4e2010-09-30 15:25:22 +0000411 O << "["
412 << ARMInstPrinter::getRegisterName(MI->getOperand(OpNum).getReg())
413 << "]";
Bob Wilson9b4b00a2009-07-09 23:54:51 +0000414 return false;
415 }
416 // Fallthrough
417 case 'c': // Don't print "#" before an immediate operand.
Bob Wilson4f38b382009-08-21 21:58:55 +0000418 if (!MI->getOperand(OpNum).isImm())
419 return true;
Jim Grosbach2317e402010-09-30 01:57:53 +0000420 O << MI->getOperand(OpNum).getImm();
Bob Wilson8f343462009-04-06 21:46:51 +0000421 return false;
Evan Chenge21e3962007-04-04 00:13:29 +0000422 case 'P': // Print a VFP double precision register.
Evan Chengd831cda2009-12-08 23:06:22 +0000423 case 'q': // Print a NEON quad precision register.
Chris Lattner35c33bd2010-04-04 04:47:45 +0000424 printOperand(MI, OpNum, O);
Evan Cheng23a95702007-03-08 22:42:46 +0000425 return false;
Eric Christopher0628d382011-05-24 22:10:34 +0000426 case 'y': // Print a VFP single precision register as indexed double.
427 // This uses the ordering of the alias table to get the first 'd' register
428 // that overlaps the 's' register. Also, s0 is an odd register, hence the
429 // odd modulus check below.
430 if (MI->getOperand(OpNum).isReg()) {
431 unsigned Reg = MI->getOperand(OpNum).getReg();
432 const TargetRegisterInfo *TRI = MF->getTarget().getRegisterInfo();
433 O << ARMInstPrinter::getRegisterName(TRI->getAliasSet(Reg)[0]) <<
434 (((Reg % 2) == 1) ? "[0]" : "[1]");
435 return false;
436 }
Eric Christopher4db7dec2011-05-24 23:27:13 +0000437 return true;
Eric Christopherfef50062011-05-24 22:27:43 +0000438 case 'B': // Bitwise inverse of integer or symbol without a preceding #.
Eric Christophere1739d52011-05-24 23:15:43 +0000439 if (!MI->getOperand(OpNum).isImm())
440 return true;
441 O << ~(MI->getOperand(OpNum).getImm());
442 return false;
Eric Christopherfef50062011-05-24 22:27:43 +0000443 case 'L': // The low 16 bits of an immediate constant.
Eric Christopher4db7dec2011-05-24 23:27:13 +0000444 if (!MI->getOperand(OpNum).isImm())
445 return true;
446 O << (MI->getOperand(OpNum).getImm() & 0xffff);
447 return false;
Eric Christopher3c14f242011-05-28 01:40:44 +0000448 case 'M': { // A register range suitable for LDM/STM.
449 if (!MI->getOperand(OpNum).isReg())
450 return true;
451 const MachineOperand &MO = MI->getOperand(OpNum);
452 unsigned RegBegin = MO.getReg();
453 // This takes advantage of the 2 operand-ness of ldm/stm and that we've
454 // already got the operands in registers that are operands to the
455 // inline asm statement.
Jim Grosbach8e0c7692011-09-02 18:46:15 +0000456
Eric Christopher3c14f242011-05-28 01:40:44 +0000457 O << "{" << ARMInstPrinter::getRegisterName(RegBegin);
Jim Grosbach8e0c7692011-09-02 18:46:15 +0000458
Eric Christopher3c14f242011-05-28 01:40:44 +0000459 // FIXME: The register allocator not only may not have given us the
460 // registers in sequence, but may not be in ascending registers. This
461 // will require changes in the register allocator that'll need to be
462 // propagated down here if the operands change.
463 unsigned RegOps = OpNum + 1;
464 while (MI->getOperand(RegOps).isReg()) {
Jim Grosbach8e0c7692011-09-02 18:46:15 +0000465 O << ", "
Eric Christopher3c14f242011-05-28 01:40:44 +0000466 << ARMInstPrinter::getRegisterName(MI->getOperand(RegOps).getReg());
467 RegOps++;
468 }
469
470 O << "}";
471
472 return false;
473 }
Rafael Espindolaf5ade5d2011-08-10 16:26:42 +0000474 case 'R': // The most significant register of a pair.
475 case 'Q': { // The least significant register of a pair.
476 if (OpNum == 0)
477 return true;
478 const MachineOperand &FlagsOP = MI->getOperand(OpNum - 1);
479 if (!FlagsOP.isImm())
480 return true;
481 unsigned Flags = FlagsOP.getImm();
482 unsigned NumVals = InlineAsm::getNumOperandRegisters(Flags);
483 if (NumVals != 2)
484 return true;
485 unsigned RegOp = ExtraCode[0] == 'Q' ? OpNum : OpNum + 1;
486 if (RegOp >= MI->getNumOperands())
487 return true;
488 const MachineOperand &MO = MI->getOperand(RegOp);
489 if (!MO.isReg())
490 return true;
491 unsigned Reg = MO.getReg();
492 O << ARMInstPrinter::getRegisterName(Reg);
493 return false;
494 }
495
Eric Christopher3c14f242011-05-28 01:40:44 +0000496 // These modifiers are not yet supported.
Eric Christopherfef50062011-05-24 22:27:43 +0000497 case 'p': // The high single-precision register of a VFP double-precision
498 // register.
499 case 'e': // The low doubleword register of a NEON quad register.
500 case 'f': // The high doubleword register of a NEON quad register.
501 case 'h': // A range of VFP/NEON registers suitable for VLD1/VST1.
Eric Christopherfef50062011-05-24 22:27:43 +0000502 case 'H': // The highest-numbered register of a pair.
Bob Wilsond984eb62010-05-27 20:23:42 +0000503 return true;
Evan Cheng84f60b72010-05-27 22:08:38 +0000504 }
Evan Chenga8e29892007-01-19 07:51:42 +0000505 }
Jim Grosbache9952212009-09-04 01:38:51 +0000506
Chris Lattner35c33bd2010-04-04 04:47:45 +0000507 printOperand(MI, OpNum, O);
Evan Chenga8e29892007-01-19 07:51:42 +0000508 return false;
509}
510
Bob Wilson224c2442009-05-19 05:53:42 +0000511bool ARMAsmPrinter::PrintAsmMemoryOperand(const MachineInstr *MI,
Evan Cheng055b0312009-06-29 07:51:04 +0000512 unsigned OpNum, unsigned AsmVariant,
Chris Lattnerc75c0282010-04-04 05:29:35 +0000513 const char *ExtraCode,
514 raw_ostream &O) {
Eric Christopher8f894632011-05-25 20:51:58 +0000515 // Does this asm operand have a single letter operand modifier?
516 if (ExtraCode && ExtraCode[0]) {
517 if (ExtraCode[1] != 0) return true; // Unknown modifier.
Jim Grosbach8e0c7692011-09-02 18:46:15 +0000518
Eric Christopher8f894632011-05-25 20:51:58 +0000519 switch (ExtraCode[0]) {
Eric Christopher32bfb2c2011-05-26 18:22:26 +0000520 case 'A': // A memory operand for a VLD1/VST1 instruction.
Eric Christopher8f894632011-05-25 20:51:58 +0000521 default: return true; // Unknown modifier.
522 case 'm': // The base register of a memory operand.
523 if (!MI->getOperand(OpNum).isReg())
524 return true;
525 O << ARMInstPrinter::getRegisterName(MI->getOperand(OpNum).getReg());
526 return false;
527 }
528 }
Jim Grosbach8e0c7692011-09-02 18:46:15 +0000529
Bob Wilson765cc0b2009-10-13 20:50:28 +0000530 const MachineOperand &MO = MI->getOperand(OpNum);
531 assert(MO.isReg() && "unexpected inline asm memory operand");
Jim Grosbach2317e402010-09-30 01:57:53 +0000532 O << "[" << ARMInstPrinter::getRegisterName(MO.getReg()) << "]";
Bob Wilson224c2442009-05-19 05:53:42 +0000533 return false;
534}
535
Bob Wilson812209a2009-09-30 22:06:26 +0000536void ARMAsmPrinter::EmitStartOfAsmFile(Module &M) {
Bob Wilson0fb34682009-09-30 00:23:42 +0000537 if (Subtarget->isTargetDarwin()) {
538 Reloc::Model RelocM = TM.getRelocationModel();
539 if (RelocM == Reloc::PIC_ || RelocM == Reloc::DynamicNoPIC) {
540 // Declare all the text sections up front (before the DWARF sections
541 // emitted by AsmPrinter::doInitialization) so the assembler will keep
542 // them together at the beginning of the object file. This helps
543 // avoid out-of-range branches that are due a fundamental limitation of
544 // the way symbol offsets are encoded with the current Darwin ARM
545 // relocations.
Jim Grosbachb0739b72010-09-02 01:02:06 +0000546 const TargetLoweringObjectFileMachO &TLOFMacho =
Dan Gohman0d805c32010-04-17 16:44:48 +0000547 static_cast<const TargetLoweringObjectFileMachO &>(
548 getObjFileLowering());
Bob Wilson29e06692009-09-30 22:25:37 +0000549 OutStreamer.SwitchSection(TLOFMacho.getTextSection());
550 OutStreamer.SwitchSection(TLOFMacho.getTextCoalSection());
551 OutStreamer.SwitchSection(TLOFMacho.getConstTextCoalSection());
552 if (RelocM == Reloc::DynamicNoPIC) {
553 const MCSection *sect =
Chris Lattner22772212010-04-08 20:40:11 +0000554 OutContext.getMachOSection("__TEXT", "__symbol_stub4",
555 MCSectionMachO::S_SYMBOL_STUBS,
556 12, SectionKind::getText());
Bob Wilson29e06692009-09-30 22:25:37 +0000557 OutStreamer.SwitchSection(sect);
558 } else {
559 const MCSection *sect =
Chris Lattner22772212010-04-08 20:40:11 +0000560 OutContext.getMachOSection("__TEXT", "__picsymbolstub4",
561 MCSectionMachO::S_SYMBOL_STUBS,
562 16, SectionKind::getText());
Bob Wilson29e06692009-09-30 22:25:37 +0000563 OutStreamer.SwitchSection(sect);
564 }
Bob Wilson63db5942010-07-30 19:55:47 +0000565 const MCSection *StaticInitSect =
566 OutContext.getMachOSection("__TEXT", "__StaticInit",
567 MCSectionMachO::S_REGULAR |
568 MCSectionMachO::S_ATTR_PURE_INSTRUCTIONS,
569 SectionKind::getText());
570 OutStreamer.SwitchSection(StaticInitSect);
Bob Wilson0fb34682009-09-30 00:23:42 +0000571 }
572 }
573
Jim Grosbache5165492009-11-09 00:11:35 +0000574 // Use unified assembler syntax.
Jason W Kimafd1cc22010-09-30 02:45:56 +0000575 OutStreamer.EmitAssemblerFlag(MCAF_SyntaxUnified);
Anton Korobeynikovd61eca52009-06-17 23:43:18 +0000576
Anton Korobeynikov88ce6672009-05-23 19:51:20 +0000577 // Emit ARM Build Attributes
578 if (Subtarget->isTargetELF()) {
Anton Korobeynikov88ce6672009-05-23 19:51:20 +0000579
Jason W Kimdef9ac42010-10-06 22:36:46 +0000580 emitAttributes();
Anton Korobeynikov88ce6672009-05-23 19:51:20 +0000581 }
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000582}
583
Anton Korobeynikov0f3cc652008-08-07 09:54:23 +0000584
Chris Lattner4a071d62009-10-19 17:59:19 +0000585void ARMAsmPrinter::EmitEndOfAsmFile(Module &M) {
Evan Cheng5be54b02007-01-19 19:25:36 +0000586 if (Subtarget->isTargetDarwin()) {
Chris Lattnerf61159b2009-08-03 22:18:15 +0000587 // All darwin targets use mach-o.
Dan Gohman0d805c32010-04-17 16:44:48 +0000588 const TargetLoweringObjectFileMachO &TLOFMacho =
589 static_cast<const TargetLoweringObjectFileMachO &>(getObjFileLowering());
Chris Lattnerb0f294c2009-10-19 18:38:33 +0000590 MachineModuleInfoMachO &MMIMacho =
591 MMI->getObjFileInfo<MachineModuleInfoMachO>();
Jim Grosbache9952212009-09-04 01:38:51 +0000592
Evan Chenga8e29892007-01-19 07:51:42 +0000593 // Output non-lazy-pointers for external and common global variables.
Chris Lattnerb0f294c2009-10-19 18:38:33 +0000594 MachineModuleInfoMachO::SymbolListTy Stubs = MMIMacho.GetGVStubList();
Bill Wendlingcebae362010-03-10 22:34:10 +0000595
Chris Lattnerb0f294c2009-10-19 18:38:33 +0000596 if (!Stubs.empty()) {
Chris Lattnerff4bc462009-08-10 01:39:42 +0000597 // Switch with ".non_lazy_symbol_pointer" directive.
Chris Lattner6c2f9e12009-08-19 05:49:37 +0000598 OutStreamer.SwitchSection(TLOFMacho.getNonLazySymbolPointerSection());
Chris Lattnerc076a972009-08-10 18:01:34 +0000599 EmitAlignment(2);
Chris Lattnerb0f294c2009-10-19 18:38:33 +0000600 for (unsigned i = 0, e = Stubs.size(); i != e; ++i) {
Bill Wendlingbecd83e2010-03-09 00:40:17 +0000601 // L_foo$stub:
602 OutStreamer.EmitLabel(Stubs[i].first);
603 // .indirect_symbol _foo
Bill Wendling52a50e52010-03-11 01:18:13 +0000604 MachineModuleInfoImpl::StubValueTy &MCSym = Stubs[i].second;
605 OutStreamer.EmitSymbolAttribute(MCSym.getPointer(),MCSA_IndirectSymbol);
Bill Wendlingcf6f28d2010-03-09 00:43:34 +0000606
Bill Wendling52a50e52010-03-11 01:18:13 +0000607 if (MCSym.getInt())
Bill Wendlingcf6f28d2010-03-09 00:43:34 +0000608 // External to current translation unit.
609 OutStreamer.EmitIntValue(0, 4/*size*/, 0/*addrspace*/);
610 else
611 // Internal to current translation unit.
Bill Wendling5e1b55d2010-03-31 18:47:10 +0000612 //
Jim Grosbach1b935a32010-09-22 16:45:13 +0000613 // When we place the LSDA into the TEXT section, the type info
614 // pointers need to be indirect and pc-rel. We accomplish this by
615 // using NLPs; however, sometimes the types are local to the file.
616 // We need to fill in the value for the NLP in those cases.
Bill Wendling52a50e52010-03-11 01:18:13 +0000617 OutStreamer.EmitValue(MCSymbolRefExpr::Create(MCSym.getPointer(),
618 OutContext),
Bill Wendlingcf6f28d2010-03-09 00:43:34 +0000619 4/*size*/, 0/*addrspace*/);
Evan Chengae94e592008-12-05 01:06:39 +0000620 }
Bill Wendlingbecd83e2010-03-09 00:40:17 +0000621
622 Stubs.clear();
623 OutStreamer.AddBlankLine();
Evan Chenga8e29892007-01-19 07:51:42 +0000624 }
625
Chris Lattnere4d9ea82009-10-19 18:44:38 +0000626 Stubs = MMIMacho.GetHiddenGVStubList();
627 if (!Stubs.empty()) {
Chris Lattner6c2f9e12009-08-19 05:49:37 +0000628 OutStreamer.SwitchSection(getObjFileLowering().getDataSection());
Chris Lattnerf3231de2009-08-10 18:02:16 +0000629 EmitAlignment(2);
Bill Wendlingbecd83e2010-03-09 00:40:17 +0000630 for (unsigned i = 0, e = Stubs.size(); i != e; ++i) {
631 // L_foo$stub:
632 OutStreamer.EmitLabel(Stubs[i].first);
633 // .long _foo
Bill Wendlingcebae362010-03-10 22:34:10 +0000634 OutStreamer.EmitValue(MCSymbolRefExpr::
635 Create(Stubs[i].second.getPointer(),
636 OutContext),
Bill Wendlingbecd83e2010-03-09 00:40:17 +0000637 4/*size*/, 0/*addrspace*/);
638 }
Bill Wendlingcf6f28d2010-03-09 00:43:34 +0000639
640 Stubs.clear();
641 OutStreamer.AddBlankLine();
Evan Chengae94e592008-12-05 01:06:39 +0000642 }
643
Evan Chenga8e29892007-01-19 07:51:42 +0000644 // Funny Darwin hack: This flag tells the linker that no global symbols
645 // contain code that falls through to other global symbols (e.g. the obvious
646 // implementation of multiple entry points). If this doesn't occur, the
647 // linker can safely perform dead code stripping. Since LLVM never
648 // generates code that does this, it is always safe to set.
Chris Lattnera5ad93a2010-01-23 06:39:22 +0000649 OutStreamer.EmitAssemblerFlag(MCAF_SubsectionsViaSymbols);
Rafael Espindolab01c4bb2006-07-27 11:38:51 +0000650 }
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000651}
Anton Korobeynikov0bd89712008-08-17 13:55:10 +0000652
Chris Lattner97f06932009-10-19 20:20:46 +0000653//===----------------------------------------------------------------------===//
Jason W Kimdef9ac42010-10-06 22:36:46 +0000654// Helper routines for EmitStartOfAsmFile() and EmitEndOfAsmFile()
655// FIXME:
656// The following seem like one-off assembler flags, but they actually need
Jim Grosbachfa7fb642010-10-06 22:46:47 +0000657// to appear in the .ARM.attributes section in ELF.
Jason W Kimdef9ac42010-10-06 22:36:46 +0000658// Instead of subclassing the MCELFStreamer, we do the work here.
659
660void ARMAsmPrinter::emitAttributes() {
Jim Grosbachfa7fb642010-10-06 22:46:47 +0000661
Jason W Kim17b443d2010-10-11 23:01:44 +0000662 emitARMAttributeSection();
663
Renato Golin728ff0d2011-02-28 22:04:27 +0000664 /* GAS expect .fpu to be emitted, regardless of VFP build attribute */
665 bool emitFPU = false;
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000666 AttributeEmitter *AttrEmitter;
Renato Golin728ff0d2011-02-28 22:04:27 +0000667 if (OutStreamer.hasRawTextSupport()) {
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000668 AttrEmitter = new AsmAttributeEmitter(OutStreamer);
Renato Golin728ff0d2011-02-28 22:04:27 +0000669 emitFPU = true;
670 } else {
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000671 MCObjectStreamer &O = static_cast<MCObjectStreamer&>(OutStreamer);
672 AttrEmitter = new ObjectAttributeEmitter(O);
673 }
674
675 AttrEmitter->MaybeSwitchVendor("aeabi");
676
Jason W Kimdef9ac42010-10-06 22:36:46 +0000677 std::string CPUString = Subtarget->getCPUString();
Jason W Kimf009a962011-02-07 00:49:53 +0000678
679 if (CPUString == "cortex-a8" ||
680 Subtarget->isCortexA8()) {
Jason W Kimc046d642011-02-07 19:07:11 +0000681 AttrEmitter->EmitTextAttribute(ARMBuildAttrs::CPU_name, "cortex-a8");
Jason W Kimf009a962011-02-07 00:49:53 +0000682 AttrEmitter->EmitAttribute(ARMBuildAttrs::CPU_arch, ARMBuildAttrs::v7);
683 AttrEmitter->EmitAttribute(ARMBuildAttrs::CPU_arch_profile,
684 ARMBuildAttrs::ApplicationProfile);
685 AttrEmitter->EmitAttribute(ARMBuildAttrs::ARM_ISA_use,
686 ARMBuildAttrs::Allowed);
687 AttrEmitter->EmitAttribute(ARMBuildAttrs::THUMB_ISA_use,
688 ARMBuildAttrs::AllowThumb32);
689 // Fixme: figure out when this is emitted.
690 //AttrEmitter->EmitAttribute(ARMBuildAttrs::WMMX_arch,
691 // ARMBuildAttrs::AllowWMMXv1);
692 //
693
694 /// ADD additional Else-cases here!
Rafael Espindolab8adb8a2011-05-20 20:10:34 +0000695 } else if (CPUString == "xscale") {
696 AttrEmitter->EmitAttribute(ARMBuildAttrs::CPU_arch, ARMBuildAttrs::v5TEJ);
697 AttrEmitter->EmitAttribute(ARMBuildAttrs::ARM_ISA_use,
698 ARMBuildAttrs::Allowed);
699 AttrEmitter->EmitAttribute(ARMBuildAttrs::THUMB_ISA_use,
700 ARMBuildAttrs::Allowed);
Jason W Kimf009a962011-02-07 00:49:53 +0000701 } else if (CPUString == "generic") {
Dale Johannesen7179d1e2010-11-08 19:17:22 +0000702 // FIXME: Why these defaults?
703 AttrEmitter->EmitAttribute(ARMBuildAttrs::CPU_arch, ARMBuildAttrs::v4T);
Jason W Kimf009a962011-02-07 00:49:53 +0000704 AttrEmitter->EmitAttribute(ARMBuildAttrs::ARM_ISA_use,
705 ARMBuildAttrs::Allowed);
706 AttrEmitter->EmitAttribute(ARMBuildAttrs::THUMB_ISA_use,
707 ARMBuildAttrs::Allowed);
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000708 }
Jason W Kimdef9ac42010-10-06 22:36:46 +0000709
Renato Goline89a0532011-03-02 21:20:09 +0000710 if (Subtarget->hasNEON() && emitFPU) {
Renato Golin728ff0d2011-02-28 22:04:27 +0000711 /* NEON is not exactly a VFP architecture, but GAS emit one of
712 * neon/vfpv3/vfpv2 for .fpu parameters */
713 AttrEmitter->EmitTextAttribute(ARMBuildAttrs::Advanced_SIMD_arch, "neon");
714 /* If emitted for NEON, omit from VFP below, since you can have both
715 * NEON and VFP in build attributes but only one .fpu */
716 emitFPU = false;
717 }
718
719 /* VFPv3 + .fpu */
720 if (Subtarget->hasVFP3()) {
721 AttrEmitter->EmitAttribute(ARMBuildAttrs::VFP_arch,
722 ARMBuildAttrs::AllowFPv3A);
723 if (emitFPU)
724 AttrEmitter->EmitTextAttribute(ARMBuildAttrs::VFP_arch, "vfpv3");
725
726 /* VFPv2 + .fpu */
727 } else if (Subtarget->hasVFP2()) {
Jason W Kimf009a962011-02-07 00:49:53 +0000728 AttrEmitter->EmitAttribute(ARMBuildAttrs::VFP_arch,
729 ARMBuildAttrs::AllowFPv2);
Renato Golin728ff0d2011-02-28 22:04:27 +0000730 if (emitFPU)
731 AttrEmitter->EmitTextAttribute(ARMBuildAttrs::VFP_arch, "vfpv2");
732 }
733
734 /* TODO: ARMBuildAttrs::Allowed is not completely accurate,
Cameron Zwarich375db7f2011-07-07 08:28:52 +0000735 * since NEON can have 1 (allowed) or 2 (MAC operations) */
Renato Golin728ff0d2011-02-28 22:04:27 +0000736 if (Subtarget->hasNEON()) {
737 AttrEmitter->EmitAttribute(ARMBuildAttrs::Advanced_SIMD_arch,
738 ARMBuildAttrs::Allowed);
739 }
Jason W Kimdef9ac42010-10-06 22:36:46 +0000740
741 // Signal various FP modes.
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000742 if (!TM.Options.UnsafeFPMath) {
Jason W Kimf009a962011-02-07 00:49:53 +0000743 AttrEmitter->EmitAttribute(ARMBuildAttrs::ABI_FP_denormal,
744 ARMBuildAttrs::Allowed);
745 AttrEmitter->EmitAttribute(ARMBuildAttrs::ABI_FP_exceptions,
746 ARMBuildAttrs::Allowed);
Jason W Kimdef9ac42010-10-06 22:36:46 +0000747 }
748
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000749 if (TM.Options.NoInfsFPMath && TM.Options.NoNaNsFPMath)
Jason W Kimf009a962011-02-07 00:49:53 +0000750 AttrEmitter->EmitAttribute(ARMBuildAttrs::ABI_FP_number_model,
751 ARMBuildAttrs::Allowed);
Jason W Kimdef9ac42010-10-06 22:36:46 +0000752 else
Jason W Kimf009a962011-02-07 00:49:53 +0000753 AttrEmitter->EmitAttribute(ARMBuildAttrs::ABI_FP_number_model,
754 ARMBuildAttrs::AllowIEE754);
Jason W Kimdef9ac42010-10-06 22:36:46 +0000755
Jason W Kimf009a962011-02-07 00:49:53 +0000756 // FIXME: add more flags to ARMBuildAttrs.h
Jason W Kimdef9ac42010-10-06 22:36:46 +0000757 // 8-bytes alignment stuff.
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000758 AttrEmitter->EmitAttribute(ARMBuildAttrs::ABI_align8_needed, 1);
759 AttrEmitter->EmitAttribute(ARMBuildAttrs::ABI_align8_preserved, 1);
Jason W Kimdef9ac42010-10-06 22:36:46 +0000760
761 // Hard float. Use both S and D registers and conform to AAPCS-VFP.
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000762 if (Subtarget->isAAPCS_ABI() && TM.Options.FloatABIType == FloatABI::Hard) {
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000763 AttrEmitter->EmitAttribute(ARMBuildAttrs::ABI_HardFP_use, 3);
764 AttrEmitter->EmitAttribute(ARMBuildAttrs::ABI_VFP_args, 1);
Jason W Kimdef9ac42010-10-06 22:36:46 +0000765 }
766 // FIXME: Should we signal R9 usage?
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000767
Jason W Kimf009a962011-02-07 00:49:53 +0000768 if (Subtarget->hasDivide())
769 AttrEmitter->EmitAttribute(ARMBuildAttrs::DIV_use, 1);
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000770
771 AttrEmitter->Finish();
772 delete AttrEmitter;
Jason W Kimdef9ac42010-10-06 22:36:46 +0000773}
774
Jason W Kim17b443d2010-10-11 23:01:44 +0000775void ARMAsmPrinter::emitARMAttributeSection() {
776 // <format-version>
777 // [ <section-length> "vendor-name"
778 // [ <file-tag> <size> <attribute>*
779 // | <section-tag> <size> <section-number>* 0 <attribute>*
780 // | <symbol-tag> <size> <symbol-number>* 0 <attribute>*
781 // ]+
782 // ]*
783
784 if (OutStreamer.hasRawTextSupport())
785 return;
786
787 const ARMElfTargetObjectFile &TLOFELF =
788 static_cast<const ARMElfTargetObjectFile &>
789 (getObjFileLowering());
790
791 OutStreamer.SwitchSection(TLOFELF.getAttributesSection());
Jason W Kim17b443d2010-10-11 23:01:44 +0000792
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000793 // Format version
794 OutStreamer.EmitIntValue(0x41, 1);
Jason W Kim17b443d2010-10-11 23:01:44 +0000795}
796
Jason W Kimdef9ac42010-10-06 22:36:46 +0000797//===----------------------------------------------------------------------===//
Chris Lattner97f06932009-10-19 20:20:46 +0000798
Jim Grosbach988ce092010-09-18 00:05:05 +0000799static MCSymbol *getPICLabel(const char *Prefix, unsigned FunctionNumber,
800 unsigned LabelId, MCContext &Ctx) {
801
802 MCSymbol *Label = Ctx.GetOrCreateSymbol(Twine(Prefix)
803 + "PC" + Twine(FunctionNumber) + "_" + Twine(LabelId));
804 return Label;
805}
806
Jim Grosbach2c4d5122010-11-10 03:26:07 +0000807static MCSymbolRefExpr::VariantKind
808getModifierVariantKind(ARMCP::ARMCPModifier Modifier) {
809 switch (Modifier) {
810 default: llvm_unreachable("Unknown modifier!");
811 case ARMCP::no_modifier: return MCSymbolRefExpr::VK_None;
812 case ARMCP::TLSGD: return MCSymbolRefExpr::VK_ARM_TLSGD;
813 case ARMCP::TPOFF: return MCSymbolRefExpr::VK_ARM_TPOFF;
814 case ARMCP::GOTTPOFF: return MCSymbolRefExpr::VK_ARM_GOTTPOFF;
815 case ARMCP::GOT: return MCSymbolRefExpr::VK_ARM_GOT;
816 case ARMCP::GOTOFF: return MCSymbolRefExpr::VK_ARM_GOTOFF;
817 }
818 return MCSymbolRefExpr::VK_None;
819}
820
Evan Cheng5de5d4b2011-01-17 08:03:18 +0000821MCSymbol *ARMAsmPrinter::GetARMGVSymbol(const GlobalValue *GV) {
822 bool isIndirect = Subtarget->isTargetDarwin() &&
823 Subtarget->GVIsIndirectSymbol(GV, TM.getRelocationModel());
824 if (!isIndirect)
825 return Mang->getSymbol(GV);
826
827 // FIXME: Remove this when Darwin transition to @GOT like syntax.
828 MCSymbol *MCSym = GetSymbolWithGlobalValueBase(GV, "$non_lazy_ptr");
829 MachineModuleInfoMachO &MMIMachO =
830 MMI->getObjFileInfo<MachineModuleInfoMachO>();
831 MachineModuleInfoImpl::StubValueTy &StubSym =
832 GV->hasHiddenVisibility() ? MMIMachO.getHiddenGVStubEntry(MCSym) :
833 MMIMachO.getGVStubEntry(MCSym);
834 if (StubSym.getPointer() == 0)
835 StubSym = MachineModuleInfoImpl::
836 StubValueTy(Mang->getSymbol(GV), !GV->hasInternalLinkage());
837 return MCSym;
838}
839
Jim Grosbach5df08d82010-11-09 18:45:04 +0000840void ARMAsmPrinter::
841EmitMachineConstantPoolValue(MachineConstantPoolValue *MCPV) {
842 int Size = TM.getTargetData()->getTypeAllocSize(MCPV->getType());
843
844 ARMConstantPoolValue *ACPV = static_cast<ARMConstantPoolValue*>(MCPV);
Jim Grosbach5df08d82010-11-09 18:45:04 +0000845
Jim Grosbach7c7ddb22010-11-10 17:59:10 +0000846 MCSymbol *MCSym;
Jim Grosbach5df08d82010-11-09 18:45:04 +0000847 if (ACPV->isLSDA()) {
Jim Grosbach7c7ddb22010-11-10 17:59:10 +0000848 SmallString<128> Str;
849 raw_svector_ostream OS(Str);
Jim Grosbach5df08d82010-11-09 18:45:04 +0000850 OS << MAI->getPrivateGlobalPrefix() << "_LSDA_" << getFunctionNumber();
Jim Grosbach7c7ddb22010-11-10 17:59:10 +0000851 MCSym = OutContext.GetOrCreateSymbol(OS.str());
Jim Grosbach5df08d82010-11-09 18:45:04 +0000852 } else if (ACPV->isBlockAddress()) {
Bill Wendling5bb77992011-10-01 08:00:54 +0000853 const BlockAddress *BA =
854 cast<ARMConstantPoolConstant>(ACPV)->getBlockAddress();
855 MCSym = GetBlockAddressSymbol(BA);
Jim Grosbach5df08d82010-11-09 18:45:04 +0000856 } else if (ACPV->isGlobalValue()) {
Bill Wendling5bb77992011-10-01 08:00:54 +0000857 const GlobalValue *GV = cast<ARMConstantPoolConstant>(ACPV)->getGV();
Evan Cheng5de5d4b2011-01-17 08:03:18 +0000858 MCSym = GetARMGVSymbol(GV);
Bill Wendlinge00897c2011-09-29 23:50:42 +0000859 } else if (ACPV->isMachineBasicBlock()) {
Bill Wendling3320f2a2011-10-01 09:30:42 +0000860 const MachineBasicBlock *MBB = cast<ARMConstantPoolMBB>(ACPV)->getMBB();
Bill Wendlinge00897c2011-09-29 23:50:42 +0000861 MCSym = MBB->getSymbol();
Jim Grosbach5df08d82010-11-09 18:45:04 +0000862 } else {
863 assert(ACPV->isExtSymbol() && "unrecognized constant pool value");
Bill Wendlingfe31e672011-10-01 08:58:29 +0000864 const char *Sym = cast<ARMConstantPoolSymbol>(ACPV)->getSymbol();
865 MCSym = GetExternalSymbolSymbol(Sym);
Jim Grosbach5df08d82010-11-09 18:45:04 +0000866 }
867
868 // Create an MCSymbol for the reference.
Jim Grosbach2c4d5122010-11-10 03:26:07 +0000869 const MCExpr *Expr =
870 MCSymbolRefExpr::Create(MCSym, getModifierVariantKind(ACPV->getModifier()),
871 OutContext);
Jim Grosbach5df08d82010-11-09 18:45:04 +0000872
Jim Grosbach2c4d5122010-11-10 03:26:07 +0000873 if (ACPV->getPCAdjustment()) {
874 MCSymbol *PCLabel = getPICLabel(MAI->getPrivateGlobalPrefix(),
875 getFunctionNumber(),
876 ACPV->getLabelId(),
877 OutContext);
878 const MCExpr *PCRelExpr = MCSymbolRefExpr::Create(PCLabel, OutContext);
879 PCRelExpr =
880 MCBinaryExpr::CreateAdd(PCRelExpr,
881 MCConstantExpr::Create(ACPV->getPCAdjustment(),
882 OutContext),
883 OutContext);
884 if (ACPV->mustAddCurrentAddress()) {
885 // We want "(<expr> - .)", but MC doesn't have a concept of the '.'
886 // label, so just emit a local label end reference that instead.
887 MCSymbol *DotSym = OutContext.CreateTempSymbol();
888 OutStreamer.EmitLabel(DotSym);
889 const MCExpr *DotExpr = MCSymbolRefExpr::Create(DotSym, OutContext);
890 PCRelExpr = MCBinaryExpr::CreateSub(PCRelExpr, DotExpr, OutContext);
Jim Grosbach5df08d82010-11-09 18:45:04 +0000891 }
Jim Grosbach2c4d5122010-11-10 03:26:07 +0000892 Expr = MCBinaryExpr::CreateSub(Expr, PCRelExpr, OutContext);
Jim Grosbach5df08d82010-11-09 18:45:04 +0000893 }
Jim Grosbach2c4d5122010-11-10 03:26:07 +0000894 OutStreamer.EmitValue(Expr, Size);
Jim Grosbach5df08d82010-11-09 18:45:04 +0000895}
896
Jim Grosbacha2244cb2010-09-22 17:39:48 +0000897void ARMAsmPrinter::EmitJumpTable(const MachineInstr *MI) {
898 unsigned Opcode = MI->getOpcode();
899 int OpNum = 1;
900 if (Opcode == ARM::BR_JTadd)
901 OpNum = 2;
902 else if (Opcode == ARM::BR_JTm)
903 OpNum = 3;
904
905 const MachineOperand &MO1 = MI->getOperand(OpNum);
906 const MachineOperand &MO2 = MI->getOperand(OpNum+1); // Unique Id
907 unsigned JTI = MO1.getIndex();
908
Owen Anderson2fec6c52011-10-04 23:26:17 +0000909 // Tag the jump table appropriately for precise disassembly.
910 OutStreamer.EmitJumpTable32Region();
911
Jim Grosbacha2244cb2010-09-22 17:39:48 +0000912 // Emit a label for the jump table.
913 MCSymbol *JTISymbol = GetARMJTIPICJumpTableLabel2(JTI, MO2.getImm());
914 OutStreamer.EmitLabel(JTISymbol);
915
916 // Emit each entry of the table.
917 const MachineJumpTableInfo *MJTI = MF->getJumpTableInfo();
918 const std::vector<MachineJumpTableEntry> &JT = MJTI->getJumpTables();
919 const std::vector<MachineBasicBlock*> &JTBBs = JT[JTI].MBBs;
920
921 for (unsigned i = 0, e = JTBBs.size(); i != e; ++i) {
922 MachineBasicBlock *MBB = JTBBs[i];
923 // Construct an MCExpr for the entry. We want a value of the form:
924 // (BasicBlockAddr - TableBeginAddr)
925 //
926 // For example, a table with entries jumping to basic blocks BB0 and BB1
927 // would look like:
928 // LJTI_0_0:
929 // .word (LBB0 - LJTI_0_0)
930 // .word (LBB1 - LJTI_0_0)
931 const MCExpr *Expr = MCSymbolRefExpr::Create(MBB->getSymbol(), OutContext);
932
933 if (TM.getRelocationModel() == Reloc::PIC_)
934 Expr = MCBinaryExpr::CreateSub(Expr, MCSymbolRefExpr::Create(JTISymbol,
935 OutContext),
936 OutContext);
Jim Grosbachde982732011-08-31 22:23:09 +0000937 // If we're generating a table of Thumb addresses in static relocation
938 // model, we need to add one to keep interworking correctly.
939 else if (AFI->isThumbFunction())
940 Expr = MCBinaryExpr::CreateAdd(Expr, MCConstantExpr::Create(1,OutContext),
941 OutContext);
Jim Grosbacha2244cb2010-09-22 17:39:48 +0000942 OutStreamer.EmitValue(Expr, 4);
943 }
944}
945
Jim Grosbach882ef2b2010-09-21 23:28:16 +0000946void ARMAsmPrinter::EmitJump2Table(const MachineInstr *MI) {
947 unsigned Opcode = MI->getOpcode();
948 int OpNum = (Opcode == ARM::t2BR_JT) ? 2 : 1;
949 const MachineOperand &MO1 = MI->getOperand(OpNum);
950 const MachineOperand &MO2 = MI->getOperand(OpNum+1); // Unique Id
951 unsigned JTI = MO1.getIndex();
952
953 // Emit a label for the jump table.
Owen Anderson2fec6c52011-10-04 23:26:17 +0000954 if (MI->getOpcode() == ARM::t2TBB_JT) {
955 OutStreamer.EmitJumpTable8Region();
956 } else if (MI->getOpcode() == ARM::t2TBH_JT) {
957 OutStreamer.EmitJumpTable16Region();
958 } else {
959 OutStreamer.EmitJumpTable32Region();
960 }
961
Jim Grosbach882ef2b2010-09-21 23:28:16 +0000962 MCSymbol *JTISymbol = GetARMJTIPICJumpTableLabel2(JTI, MO2.getImm());
963 OutStreamer.EmitLabel(JTISymbol);
964
965 // Emit each entry of the table.
966 const MachineJumpTableInfo *MJTI = MF->getJumpTableInfo();
967 const std::vector<MachineJumpTableEntry> &JT = MJTI->getJumpTables();
968 const std::vector<MachineBasicBlock*> &JTBBs = JT[JTI].MBBs;
Jim Grosbach205a5fa2010-09-22 17:15:35 +0000969 unsigned OffsetWidth = 4;
Jim Grosbachd092a872010-11-29 21:28:32 +0000970 if (MI->getOpcode() == ARM::t2TBB_JT)
Jim Grosbach205a5fa2010-09-22 17:15:35 +0000971 OffsetWidth = 1;
Jim Grosbachd092a872010-11-29 21:28:32 +0000972 else if (MI->getOpcode() == ARM::t2TBH_JT)
Jim Grosbach205a5fa2010-09-22 17:15:35 +0000973 OffsetWidth = 2;
Jim Grosbach882ef2b2010-09-21 23:28:16 +0000974
975 for (unsigned i = 0, e = JTBBs.size(); i != e; ++i) {
976 MachineBasicBlock *MBB = JTBBs[i];
Jim Grosbach205a5fa2010-09-22 17:15:35 +0000977 const MCExpr *MBBSymbolExpr = MCSymbolRefExpr::Create(MBB->getSymbol(),
978 OutContext);
Jim Grosbach882ef2b2010-09-21 23:28:16 +0000979 // If this isn't a TBB or TBH, the entries are direct branch instructions.
Jim Grosbach205a5fa2010-09-22 17:15:35 +0000980 if (OffsetWidth == 4) {
Jim Grosbach882ef2b2010-09-21 23:28:16 +0000981 MCInst BrInst;
982 BrInst.setOpcode(ARM::t2B);
Jim Grosbach205a5fa2010-09-22 17:15:35 +0000983 BrInst.addOperand(MCOperand::CreateExpr(MBBSymbolExpr));
Owen Anderson51f6a7a2011-09-09 21:48:23 +0000984 BrInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
985 BrInst.addOperand(MCOperand::CreateReg(0));
Jim Grosbach882ef2b2010-09-21 23:28:16 +0000986 OutStreamer.EmitInstruction(BrInst);
987 continue;
988 }
989 // Otherwise it's an offset from the dispatch instruction. Construct an
Jim Grosbach205a5fa2010-09-22 17:15:35 +0000990 // MCExpr for the entry. We want a value of the form:
991 // (BasicBlockAddr - TableBeginAddr) / 2
992 //
993 // For example, a TBB table with entries jumping to basic blocks BB0 and BB1
994 // would look like:
995 // LJTI_0_0:
996 // .byte (LBB0 - LJTI_0_0) / 2
997 // .byte (LBB1 - LJTI_0_0) / 2
998 const MCExpr *Expr =
999 MCBinaryExpr::CreateSub(MBBSymbolExpr,
1000 MCSymbolRefExpr::Create(JTISymbol, OutContext),
1001 OutContext);
1002 Expr = MCBinaryExpr::CreateDiv(Expr, MCConstantExpr::Create(2, OutContext),
1003 OutContext);
1004 OutStreamer.EmitValue(Expr, OffsetWidth);
Jim Grosbach882ef2b2010-09-21 23:28:16 +00001005 }
1006}
1007
Jim Grosbach2d0f53b2010-09-28 17:05:56 +00001008void ARMAsmPrinter::PrintDebugValueComment(const MachineInstr *MI,
1009 raw_ostream &OS) {
1010 unsigned NOps = MI->getNumOperands();
1011 assert(NOps==4);
1012 OS << '\t' << MAI->getCommentString() << "DEBUG_VALUE: ";
1013 // cast away const; DIetc do not take const operands for some reason.
1014 DIVariable V(const_cast<MDNode *>(MI->getOperand(NOps-1).getMetadata()));
1015 OS << V.getName();
1016 OS << " <- ";
1017 // Frame address. Currently handles register +- offset only.
1018 assert(MI->getOperand(0).isReg() && MI->getOperand(1).isImm());
1019 OS << '['; printOperand(MI, 0, OS); OS << '+'; printOperand(MI, 1, OS);
1020 OS << ']';
1021 OS << "+";
1022 printOperand(MI, NOps-2, OS);
1023}
1024
Jim Grosbach40edf732010-12-14 21:10:47 +00001025static void populateADROperands(MCInst &Inst, unsigned Dest,
1026 const MCSymbol *Label,
1027 unsigned pred, unsigned ccreg,
1028 MCContext &Ctx) {
1029 const MCExpr *SymbolExpr = MCSymbolRefExpr::Create(Label, Ctx);
1030 Inst.addOperand(MCOperand::CreateReg(Dest));
1031 Inst.addOperand(MCOperand::CreateExpr(SymbolExpr));
1032 // Add predicate operands.
1033 Inst.addOperand(MCOperand::CreateImm(pred));
1034 Inst.addOperand(MCOperand::CreateReg(ccreg));
1035}
1036
Anton Korobeynikov4d728602011-01-01 20:38:38 +00001037void ARMAsmPrinter::EmitPatchedInstruction(const MachineInstr *MI,
1038 unsigned Opcode) {
1039 MCInst TmpInst;
1040
1041 // Emit the instruction as usual, just patch the opcode.
1042 LowerARMMachineInstrToMCInst(MI, TmpInst, *this);
1043 TmpInst.setOpcode(Opcode);
1044 OutStreamer.EmitInstruction(TmpInst);
1045}
1046
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001047void ARMAsmPrinter::EmitUnwindingInstruction(const MachineInstr *MI) {
1048 assert(MI->getFlag(MachineInstr::FrameSetup) &&
1049 "Only instruction which are involved into frame setup code are allowed");
1050
1051 const MachineFunction &MF = *MI->getParent()->getParent();
1052 const TargetRegisterInfo *RegInfo = MF.getTarget().getRegisterInfo();
Anton Korobeynikovb3fcc062011-03-05 18:43:55 +00001053 const ARMFunctionInfo &AFI = *MF.getInfo<ARMFunctionInfo>();
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001054
1055 unsigned FramePtr = RegInfo->getFrameRegister(MF);
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001056 unsigned Opc = MI->getOpcode();
Anton Korobeynikov7a764162011-03-05 18:43:43 +00001057 unsigned SrcReg, DstReg;
1058
Anton Korobeynikov3daccd82011-03-05 18:43:50 +00001059 if (Opc == ARM::tPUSH || Opc == ARM::tLDRpci) {
1060 // Two special cases:
1061 // 1) tPUSH does not have src/dst regs.
1062 // 2) for Thumb1 code we sometimes materialize the constant via constpool
1063 // load. Yes, this is pretty fragile, but for now I don't see better
1064 // way... :(
Anton Korobeynikov7a764162011-03-05 18:43:43 +00001065 SrcReg = DstReg = ARM::SP;
1066 } else {
Anton Korobeynikov3daccd82011-03-05 18:43:50 +00001067 SrcReg = MI->getOperand(1).getReg();
Anton Korobeynikov7a764162011-03-05 18:43:43 +00001068 DstReg = MI->getOperand(0).getReg();
1069 }
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001070
1071 // Try to figure out the unwinding opcode out of src / dst regs.
Evan Cheng5a96b3d2011-12-07 07:15:52 +00001072 if (MI->mayStore()) {
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001073 // Register saves.
1074 assert(DstReg == ARM::SP &&
1075 "Only stack pointer as a destination reg is supported");
1076
1077 SmallVector<unsigned, 4> RegList;
Anton Korobeynikov7a764162011-03-05 18:43:43 +00001078 // Skip src & dst reg, and pred ops.
1079 unsigned StartOp = 2 + 2;
1080 // Use all the operands.
1081 unsigned NumOffset = 0;
1082
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001083 switch (Opc) {
1084 default:
1085 MI->dump();
1086 assert(0 && "Unsupported opcode for unwinding information");
Anton Korobeynikov7a764162011-03-05 18:43:43 +00001087 case ARM::tPUSH:
1088 // Special case here: no src & dst reg, but two extra imp ops.
1089 StartOp = 2; NumOffset = 2;
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001090 case ARM::STMDB_UPD:
Anton Korobeynikov7a764162011-03-05 18:43:43 +00001091 case ARM::t2STMDB_UPD:
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001092 case ARM::VSTMDDB_UPD:
1093 assert(SrcReg == ARM::SP &&
1094 "Only stack pointer as a source reg is supported");
Anton Korobeynikov7a764162011-03-05 18:43:43 +00001095 for (unsigned i = StartOp, NumOps = MI->getNumOperands() - NumOffset;
1096 i != NumOps; ++i)
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001097 RegList.push_back(MI->getOperand(i).getReg());
1098 break;
Owen Anderson793e7962011-07-26 20:54:26 +00001099 case ARM::STR_PRE_IMM:
1100 case ARM::STR_PRE_REG:
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001101 assert(MI->getOperand(2).getReg() == ARM::SP &&
1102 "Only stack pointer as a source reg is supported");
1103 RegList.push_back(SrcReg);
1104 break;
1105 }
1106 OutStreamer.EmitRegSave(RegList, Opc == ARM::VSTMDDB_UPD);
1107 } else {
1108 // Changes of stack / frame pointer.
1109 if (SrcReg == ARM::SP) {
1110 int64_t Offset = 0;
1111 switch (Opc) {
1112 default:
1113 MI->dump();
1114 assert(0 && "Unsupported opcode for unwinding information");
1115 case ARM::MOVr:
1116 Offset = 0;
1117 break;
1118 case ARM::ADDri:
1119 Offset = -MI->getOperand(2).getImm();
1120 break;
1121 case ARM::SUBri:
Jim Grosbachf6fd9092011-06-29 23:25:04 +00001122 Offset = MI->getOperand(2).getImm();
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001123 break;
Anton Korobeynikov7a764162011-03-05 18:43:43 +00001124 case ARM::tSUBspi:
Jim Grosbachf6fd9092011-06-29 23:25:04 +00001125 Offset = MI->getOperand(2).getImm()*4;
Anton Korobeynikov7a764162011-03-05 18:43:43 +00001126 break;
1127 case ARM::tADDspi:
1128 case ARM::tADDrSPi:
1129 Offset = -MI->getOperand(2).getImm()*4;
1130 break;
Anton Korobeynikovb3fcc062011-03-05 18:43:55 +00001131 case ARM::tLDRpci: {
1132 // Grab the constpool index and check, whether it corresponds to
1133 // original or cloned constpool entry.
1134 unsigned CPI = MI->getOperand(1).getIndex();
1135 const MachineConstantPool *MCP = MF.getConstantPool();
1136 if (CPI >= MCP->getConstants().size())
1137 CPI = AFI.getOriginalCPIdx(CPI);
1138 assert(CPI != -1U && "Invalid constpool index");
1139
1140 // Derive the actual offset.
1141 const MachineConstantPoolEntry &CPE = MCP->getConstants()[CPI];
1142 assert(!CPE.isMachineConstantPoolEntry() && "Invalid constpool entry");
1143 // FIXME: Check for user, it should be "add" instruction!
1144 Offset = -cast<ConstantInt>(CPE.Val.ConstVal)->getSExtValue();
Anton Korobeynikov3daccd82011-03-05 18:43:50 +00001145 break;
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001146 }
Anton Korobeynikovb3fcc062011-03-05 18:43:55 +00001147 }
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001148
1149 if (DstReg == FramePtr && FramePtr != ARM::SP)
Anton Korobeynikove5163792011-03-05 18:44:00 +00001150 // Set-up of the frame pointer. Positive values correspond to "add"
1151 // instruction.
1152 OutStreamer.EmitSetFP(FramePtr, ARM::SP, -Offset);
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001153 else if (DstReg == ARM::SP) {
Anton Korobeynikove5163792011-03-05 18:44:00 +00001154 // Change of SP by an offset. Positive values correspond to "sub"
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001155 // instruction.
1156 OutStreamer.EmitPad(Offset);
1157 } else {
1158 MI->dump();
1159 assert(0 && "Unsupported opcode for unwinding information");
1160 }
1161 } else if (DstReg == ARM::SP) {
1162 // FIXME: .movsp goes here
1163 MI->dump();
1164 assert(0 && "Unsupported opcode for unwinding information");
1165 }
1166 else {
1167 MI->dump();
1168 assert(0 && "Unsupported opcode for unwinding information");
1169 }
1170 }
1171}
1172
1173extern cl::opt<bool> EnableARMEHABI;
1174
Jim Grosbach53e3fc42011-07-08 17:40:42 +00001175// Simple pseudo-instructions have their lowering (with expansion to real
1176// instructions) auto-generated.
1177#include "ARMGenMCPseudoLowering.inc"
1178
Jim Grosbachb454cda2010-09-29 15:23:40 +00001179void ARMAsmPrinter::EmitInstruction(const MachineInstr *MI) {
Owen Anderson2fec6c52011-10-04 23:26:17 +00001180 if (MI->getOpcode() != ARM::CONSTPOOL_ENTRY)
1181 OutStreamer.EmitCodeRegion();
1182
Jim Grosbach5aa29a02011-08-23 21:32:34 +00001183 // Emit unwinding stuff for frame-related instructions
1184 if (EnableARMEHABI && MI->getFlag(MachineInstr::FrameSetup))
1185 EmitUnwindingInstruction(MI);
1186
Jim Grosbach53e3fc42011-07-08 17:40:42 +00001187 // Do any auto-generated pseudo lowerings.
1188 if (emitPseudoExpansionLowering(OutStreamer, MI))
1189 return;
1190
Andrew Trick3be654f2011-09-21 02:20:46 +00001191 assert(!convertAddSubFlagsOpcode(MI->getOpcode()) &&
1192 "Pseudo flag setting opcode should be expanded early");
1193
Jim Grosbach53e3fc42011-07-08 17:40:42 +00001194 // Check for manual lowerings.
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001195 unsigned Opc = MI->getOpcode();
1196 switch (Opc) {
Chris Lattner112f2392010-11-14 20:31:06 +00001197 case ARM::t2MOVi32imm: assert(0 && "Should be lowered by thumb2it pass");
Jim Grosbach2d0f53b2010-09-28 17:05:56 +00001198 case ARM::DBG_VALUE: {
1199 if (isVerbose() && OutStreamer.hasRawTextSupport()) {
1200 SmallString<128> TmpStr;
1201 raw_svector_ostream OS(TmpStr);
1202 PrintDebugValueComment(MI, OS);
1203 OutStreamer.EmitRawText(StringRef(OS.str()));
1204 }
1205 return;
1206 }
Jim Grosbach40edf732010-12-14 21:10:47 +00001207 case ARM::LEApcrel:
Jim Grosbachd40963c2010-12-14 22:28:03 +00001208 case ARM::tLEApcrel:
Jim Grosbach40edf732010-12-14 21:10:47 +00001209 case ARM::t2LEApcrel: {
Jim Grosbachdff84b02010-12-02 00:28:45 +00001210 // FIXME: Need to also handle globals and externals
Jim Grosbachdff84b02010-12-02 00:28:45 +00001211 MCInst TmpInst;
Jim Grosbachd40963c2010-12-14 22:28:03 +00001212 TmpInst.setOpcode(MI->getOpcode() == ARM::t2LEApcrel ? ARM::t2ADR
1213 : (MI->getOpcode() == ARM::tLEApcrel ? ARM::tADR
1214 : ARM::ADR));
Jim Grosbach40edf732010-12-14 21:10:47 +00001215 populateADROperands(TmpInst, MI->getOperand(0).getReg(),
1216 GetCPISymbol(MI->getOperand(1).getIndex()),
1217 MI->getOperand(2).getImm(), MI->getOperand(3).getReg(),
1218 OutContext);
Jim Grosbachdff84b02010-12-02 00:28:45 +00001219 OutStreamer.EmitInstruction(TmpInst);
1220 return;
1221 }
Jim Grosbachd40963c2010-12-14 22:28:03 +00001222 case ARM::LEApcrelJT:
1223 case ARM::tLEApcrelJT:
1224 case ARM::t2LEApcrelJT: {
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001225 MCInst TmpInst;
Jim Grosbachd40963c2010-12-14 22:28:03 +00001226 TmpInst.setOpcode(MI->getOpcode() == ARM::t2LEApcrelJT ? ARM::t2ADR
1227 : (MI->getOpcode() == ARM::tLEApcrelJT ? ARM::tADR
1228 : ARM::ADR));
Jim Grosbach40edf732010-12-14 21:10:47 +00001229 populateADROperands(TmpInst, MI->getOperand(0).getReg(),
1230 GetARMJTIPICJumpTableLabel2(MI->getOperand(1).getIndex(),
1231 MI->getOperand(2).getImm()),
1232 MI->getOperand(3).getImm(), MI->getOperand(4).getReg(),
1233 OutContext);
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001234 OutStreamer.EmitInstruction(TmpInst);
1235 return;
1236 }
Jim Grosbachf859a542011-03-12 00:45:26 +00001237 // Darwin call instructions are just normal call instructions with different
1238 // clobber semantics (they clobber R9).
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001239 case ARM::BXr9_CALL:
1240 case ARM::BX_CALL: {
1241 {
1242 MCInst TmpInst;
1243 TmpInst.setOpcode(ARM::MOVr);
1244 TmpInst.addOperand(MCOperand::CreateReg(ARM::LR));
1245 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1246 // Add predicate operands.
1247 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1248 TmpInst.addOperand(MCOperand::CreateReg(0));
1249 // Add 's' bit operand (always reg0 for this)
1250 TmpInst.addOperand(MCOperand::CreateReg(0));
1251 OutStreamer.EmitInstruction(TmpInst);
1252 }
1253 {
1254 MCInst TmpInst;
1255 TmpInst.setOpcode(ARM::BX);
1256 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1257 OutStreamer.EmitInstruction(TmpInst);
1258 }
1259 return;
1260 }
Cameron Zwarichad70f6d2011-05-25 21:53:50 +00001261 case ARM::tBXr9_CALL:
1262 case ARM::tBX_CALL: {
1263 {
1264 MCInst TmpInst;
1265 TmpInst.setOpcode(ARM::tMOVr);
1266 TmpInst.addOperand(MCOperand::CreateReg(ARM::LR));
1267 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
Jim Grosbach63b46fa2011-06-30 22:10:46 +00001268 // Add predicate operands.
1269 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1270 TmpInst.addOperand(MCOperand::CreateReg(0));
Cameron Zwarichad70f6d2011-05-25 21:53:50 +00001271 OutStreamer.EmitInstruction(TmpInst);
1272 }
1273 {
1274 MCInst TmpInst;
1275 TmpInst.setOpcode(ARM::tBX);
1276 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1277 // Add predicate operands.
1278 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1279 TmpInst.addOperand(MCOperand::CreateReg(0));
1280 OutStreamer.EmitInstruction(TmpInst);
1281 }
1282 return;
1283 }
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001284 case ARM::BMOVPCRXr9_CALL:
1285 case ARM::BMOVPCRX_CALL: {
1286 {
1287 MCInst TmpInst;
1288 TmpInst.setOpcode(ARM::MOVr);
1289 TmpInst.addOperand(MCOperand::CreateReg(ARM::LR));
1290 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1291 // Add predicate operands.
1292 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1293 TmpInst.addOperand(MCOperand::CreateReg(0));
1294 // Add 's' bit operand (always reg0 for this)
1295 TmpInst.addOperand(MCOperand::CreateReg(0));
1296 OutStreamer.EmitInstruction(TmpInst);
1297 }
1298 {
1299 MCInst TmpInst;
1300 TmpInst.setOpcode(ARM::MOVr);
1301 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1302 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1303 // Add predicate operands.
1304 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1305 TmpInst.addOperand(MCOperand::CreateReg(0));
1306 // Add 's' bit operand (always reg0 for this)
1307 TmpInst.addOperand(MCOperand::CreateReg(0));
1308 OutStreamer.EmitInstruction(TmpInst);
1309 }
1310 return;
1311 }
Evan Cheng53519f02011-01-21 18:55:51 +00001312 case ARM::MOVi16_ga_pcrel:
1313 case ARM::t2MOVi16_ga_pcrel: {
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001314 MCInst TmpInst;
Evan Cheng53519f02011-01-21 18:55:51 +00001315 TmpInst.setOpcode(Opc == ARM::MOVi16_ga_pcrel? ARM::MOVi16 : ARM::t2MOVi16);
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001316 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1317
Evan Cheng53519f02011-01-21 18:55:51 +00001318 unsigned TF = MI->getOperand(1).getTargetFlags();
1319 bool isPIC = TF == ARMII::MO_LO16_NONLAZY_PIC;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001320 const GlobalValue *GV = MI->getOperand(1).getGlobal();
1321 MCSymbol *GVSym = GetARMGVSymbol(GV);
1322 const MCExpr *GVSymExpr = MCSymbolRefExpr::Create(GVSym, OutContext);
Evan Cheng53519f02011-01-21 18:55:51 +00001323 if (isPIC) {
1324 MCSymbol *LabelSym = getPICLabel(MAI->getPrivateGlobalPrefix(),
1325 getFunctionNumber(),
1326 MI->getOperand(2).getImm(), OutContext);
1327 const MCExpr *LabelSymExpr= MCSymbolRefExpr::Create(LabelSym, OutContext);
1328 unsigned PCAdj = (Opc == ARM::MOVi16_ga_pcrel) ? 8 : 4;
1329 const MCExpr *PCRelExpr =
1330 ARMMCExpr::CreateLower16(MCBinaryExpr::CreateSub(GVSymExpr,
1331 MCBinaryExpr::CreateAdd(LabelSymExpr,
1332 MCConstantExpr::Create(PCAdj, OutContext),
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001333 OutContext), OutContext), OutContext);
Evan Cheng53519f02011-01-21 18:55:51 +00001334 TmpInst.addOperand(MCOperand::CreateExpr(PCRelExpr));
1335 } else {
1336 const MCExpr *RefExpr= ARMMCExpr::CreateLower16(GVSymExpr, OutContext);
1337 TmpInst.addOperand(MCOperand::CreateExpr(RefExpr));
1338 }
1339
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001340 // Add predicate operands.
1341 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1342 TmpInst.addOperand(MCOperand::CreateReg(0));
1343 // Add 's' bit operand (always reg0 for this)
1344 TmpInst.addOperand(MCOperand::CreateReg(0));
1345 OutStreamer.EmitInstruction(TmpInst);
1346 return;
1347 }
Evan Cheng53519f02011-01-21 18:55:51 +00001348 case ARM::MOVTi16_ga_pcrel:
1349 case ARM::t2MOVTi16_ga_pcrel: {
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001350 MCInst TmpInst;
Evan Cheng53519f02011-01-21 18:55:51 +00001351 TmpInst.setOpcode(Opc == ARM::MOVTi16_ga_pcrel
1352 ? ARM::MOVTi16 : ARM::t2MOVTi16);
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001353 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1354 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(1).getReg()));
1355
Evan Cheng53519f02011-01-21 18:55:51 +00001356 unsigned TF = MI->getOperand(2).getTargetFlags();
1357 bool isPIC = TF == ARMII::MO_HI16_NONLAZY_PIC;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001358 const GlobalValue *GV = MI->getOperand(2).getGlobal();
1359 MCSymbol *GVSym = GetARMGVSymbol(GV);
1360 const MCExpr *GVSymExpr = MCSymbolRefExpr::Create(GVSym, OutContext);
Evan Cheng53519f02011-01-21 18:55:51 +00001361 if (isPIC) {
1362 MCSymbol *LabelSym = getPICLabel(MAI->getPrivateGlobalPrefix(),
1363 getFunctionNumber(),
1364 MI->getOperand(3).getImm(), OutContext);
1365 const MCExpr *LabelSymExpr= MCSymbolRefExpr::Create(LabelSym, OutContext);
1366 unsigned PCAdj = (Opc == ARM::MOVTi16_ga_pcrel) ? 8 : 4;
1367 const MCExpr *PCRelExpr =
1368 ARMMCExpr::CreateUpper16(MCBinaryExpr::CreateSub(GVSymExpr,
1369 MCBinaryExpr::CreateAdd(LabelSymExpr,
1370 MCConstantExpr::Create(PCAdj, OutContext),
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001371 OutContext), OutContext), OutContext);
Evan Cheng53519f02011-01-21 18:55:51 +00001372 TmpInst.addOperand(MCOperand::CreateExpr(PCRelExpr));
1373 } else {
1374 const MCExpr *RefExpr= ARMMCExpr::CreateUpper16(GVSymExpr, OutContext);
1375 TmpInst.addOperand(MCOperand::CreateExpr(RefExpr));
1376 }
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001377 // Add predicate operands.
1378 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1379 TmpInst.addOperand(MCOperand::CreateReg(0));
1380 // Add 's' bit operand (always reg0 for this)
1381 TmpInst.addOperand(MCOperand::CreateReg(0));
1382 OutStreamer.EmitInstruction(TmpInst);
1383 return;
1384 }
Jim Grosbachfbd18732010-09-17 23:41:53 +00001385 case ARM::tPICADD: {
1386 // This is a pseudo op for a label + instruction sequence, which looks like:
1387 // LPC0:
1388 // add r0, pc
1389 // This adds the address of LPC0 to r0.
1390
1391 // Emit the label.
Jim Grosbach988ce092010-09-18 00:05:05 +00001392 OutStreamer.EmitLabel(getPICLabel(MAI->getPrivateGlobalPrefix(),
1393 getFunctionNumber(), MI->getOperand(2).getImm(),
1394 OutContext));
Jim Grosbachfbd18732010-09-17 23:41:53 +00001395
1396 // Form and emit the add.
1397 MCInst AddInst;
1398 AddInst.setOpcode(ARM::tADDhirr);
1399 AddInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1400 AddInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1401 AddInst.addOperand(MCOperand::CreateReg(ARM::PC));
1402 // Add predicate operands.
1403 AddInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1404 AddInst.addOperand(MCOperand::CreateReg(0));
1405 OutStreamer.EmitInstruction(AddInst);
1406 return;
1407 }
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001408 case ARM::PICADD: {
Chris Lattner4d152222009-10-19 22:23:04 +00001409 // This is a pseudo op for a label + instruction sequence, which looks like:
1410 // LPC0:
1411 // add r0, pc, r0
1412 // This adds the address of LPC0 to r0.
Jim Grosbachb0739b72010-09-02 01:02:06 +00001413
Chris Lattner4d152222009-10-19 22:23:04 +00001414 // Emit the label.
Jim Grosbach988ce092010-09-18 00:05:05 +00001415 OutStreamer.EmitLabel(getPICLabel(MAI->getPrivateGlobalPrefix(),
1416 getFunctionNumber(), MI->getOperand(2).getImm(),
1417 OutContext));
Jim Grosbachb0739b72010-09-02 01:02:06 +00001418
Jim Grosbachf3f09522010-09-14 21:05:34 +00001419 // Form and emit the add.
Chris Lattner4d152222009-10-19 22:23:04 +00001420 MCInst AddInst;
1421 AddInst.setOpcode(ARM::ADDrr);
1422 AddInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1423 AddInst.addOperand(MCOperand::CreateReg(ARM::PC));
1424 AddInst.addOperand(MCOperand::CreateReg(MI->getOperand(1).getReg()));
Jim Grosbach5b46d622010-09-14 21:28:17 +00001425 // Add predicate operands.
1426 AddInst.addOperand(MCOperand::CreateImm(MI->getOperand(3).getImm()));
1427 AddInst.addOperand(MCOperand::CreateReg(MI->getOperand(4).getReg()));
1428 // Add 's' bit operand (always reg0 for this)
1429 AddInst.addOperand(MCOperand::CreateReg(0));
Chris Lattner850d2e22010-02-03 01:16:28 +00001430 OutStreamer.EmitInstruction(AddInst);
Chris Lattner4d152222009-10-19 22:23:04 +00001431 return;
1432 }
Jim Grosbacha28abbe2010-09-17 16:25:52 +00001433 case ARM::PICSTR:
1434 case ARM::PICSTRB:
1435 case ARM::PICSTRH:
1436 case ARM::PICLDR:
1437 case ARM::PICLDRB:
1438 case ARM::PICLDRH:
1439 case ARM::PICLDRSB:
1440 case ARM::PICLDRSH: {
Jim Grosbachb74ca9d2010-09-16 17:43:25 +00001441 // This is a pseudo op for a label + instruction sequence, which looks like:
1442 // LPC0:
Jim Grosbacha28abbe2010-09-17 16:25:52 +00001443 // OP r0, [pc, r0]
Jim Grosbachb74ca9d2010-09-16 17:43:25 +00001444 // The LCP0 label is referenced by a constant pool entry in order to get
1445 // a PC-relative address at the ldr instruction.
1446
1447 // Emit the label.
Jim Grosbach988ce092010-09-18 00:05:05 +00001448 OutStreamer.EmitLabel(getPICLabel(MAI->getPrivateGlobalPrefix(),
1449 getFunctionNumber(), MI->getOperand(2).getImm(),
1450 OutContext));
Jim Grosbachb74ca9d2010-09-16 17:43:25 +00001451
1452 // Form and emit the load
Jim Grosbacha28abbe2010-09-17 16:25:52 +00001453 unsigned Opcode;
1454 switch (MI->getOpcode()) {
1455 default:
1456 llvm_unreachable("Unexpected opcode!");
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001457 case ARM::PICSTR: Opcode = ARM::STRrs; break;
1458 case ARM::PICSTRB: Opcode = ARM::STRBrs; break;
Jim Grosbacha28abbe2010-09-17 16:25:52 +00001459 case ARM::PICSTRH: Opcode = ARM::STRH; break;
Jim Grosbach3e556122010-10-26 22:37:02 +00001460 case ARM::PICLDR: Opcode = ARM::LDRrs; break;
Jim Grosbachc1d30212010-10-27 00:19:44 +00001461 case ARM::PICLDRB: Opcode = ARM::LDRBrs; break;
Jim Grosbacha28abbe2010-09-17 16:25:52 +00001462 case ARM::PICLDRH: Opcode = ARM::LDRH; break;
1463 case ARM::PICLDRSB: Opcode = ARM::LDRSB; break;
1464 case ARM::PICLDRSH: Opcode = ARM::LDRSH; break;
1465 }
1466 MCInst LdStInst;
1467 LdStInst.setOpcode(Opcode);
1468 LdStInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1469 LdStInst.addOperand(MCOperand::CreateReg(ARM::PC));
1470 LdStInst.addOperand(MCOperand::CreateReg(MI->getOperand(1).getReg()));
1471 LdStInst.addOperand(MCOperand::CreateImm(0));
Jim Grosbachb74ca9d2010-09-16 17:43:25 +00001472 // Add predicate operands.
Jim Grosbacha28abbe2010-09-17 16:25:52 +00001473 LdStInst.addOperand(MCOperand::CreateImm(MI->getOperand(3).getImm()));
1474 LdStInst.addOperand(MCOperand::CreateReg(MI->getOperand(4).getReg()));
1475 OutStreamer.EmitInstruction(LdStInst);
Jim Grosbachb74ca9d2010-09-16 17:43:25 +00001476
1477 return;
1478 }
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001479 case ARM::CONSTPOOL_ENTRY: {
Chris Lattnera70e6442009-10-19 22:33:05 +00001480 /// CONSTPOOL_ENTRY - This instruction represents a floating constant pool
1481 /// in the function. The first operand is the ID# for this instruction, the
1482 /// second is the index into the MachineConstantPool that this is, the third
1483 /// is the size in bytes of this constant pool entry.
Jakob Stoklund Olesen3e572ac2011-12-06 01:43:02 +00001484 /// The required alignment is specified on the basic block holding this MI.
Chris Lattnera70e6442009-10-19 22:33:05 +00001485 unsigned LabelId = (unsigned)MI->getOperand(0).getImm();
1486 unsigned CPIdx = (unsigned)MI->getOperand(1).getIndex();
1487
Owen Anderson2fec6c52011-10-04 23:26:17 +00001488 // Mark the constant pool entry as data if we're not already in a data
1489 // region.
1490 OutStreamer.EmitDataRegion();
Chris Lattner1b46f432010-01-23 07:00:21 +00001491 OutStreamer.EmitLabel(GetCPISymbol(LabelId));
Chris Lattnera70e6442009-10-19 22:33:05 +00001492
1493 const MachineConstantPoolEntry &MCPE = MCP->getConstants()[CPIdx];
1494 if (MCPE.isMachineConstantPoolEntry())
1495 EmitMachineConstantPoolValue(MCPE.Val.MachineCPVal);
1496 else
1497 EmitGlobalConstant(MCPE.Val.ConstVal);
Chris Lattnera70e6442009-10-19 22:33:05 +00001498 return;
1499 }
Jim Grosbach882ef2b2010-09-21 23:28:16 +00001500 case ARM::t2BR_JT: {
1501 // Lower and emit the instruction itself, then the jump table following it.
1502 MCInst TmpInst;
Jim Grosbach2a7b41b2011-06-30 23:38:17 +00001503 TmpInst.setOpcode(ARM::tMOVr);
Jim Grosbach5ca66692010-11-29 22:37:40 +00001504 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1505 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1506 // Add predicate operands.
1507 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1508 TmpInst.addOperand(MCOperand::CreateReg(0));
Jim Grosbach882ef2b2010-09-21 23:28:16 +00001509 OutStreamer.EmitInstruction(TmpInst);
Jim Grosbach5ca66692010-11-29 22:37:40 +00001510 // Output the data for the jump table itself
1511 EmitJump2Table(MI);
1512 return;
1513 }
1514 case ARM::t2TBB_JT: {
1515 // Lower and emit the instruction itself, then the jump table following it.
1516 MCInst TmpInst;
1517
1518 TmpInst.setOpcode(ARM::t2TBB);
1519 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1520 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1521 // Add predicate operands.
1522 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1523 TmpInst.addOperand(MCOperand::CreateReg(0));
1524 OutStreamer.EmitInstruction(TmpInst);
1525 // Output the data for the jump table itself
1526 EmitJump2Table(MI);
1527 // Make sure the next instruction is 2-byte aligned.
1528 EmitAlignment(1);
1529 return;
1530 }
1531 case ARM::t2TBH_JT: {
1532 // Lower and emit the instruction itself, then the jump table following it.
1533 MCInst TmpInst;
1534
1535 TmpInst.setOpcode(ARM::t2TBH);
1536 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1537 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1538 // Add predicate operands.
1539 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1540 TmpInst.addOperand(MCOperand::CreateReg(0));
1541 OutStreamer.EmitInstruction(TmpInst);
1542 // Output the data for the jump table itself
Jim Grosbach882ef2b2010-09-21 23:28:16 +00001543 EmitJump2Table(MI);
1544 return;
1545 }
Jim Grosbachf1aa47d2010-11-29 19:32:47 +00001546 case ARM::tBR_JTr:
Jim Grosbach2dc77682010-11-29 18:37:44 +00001547 case ARM::BR_JTr: {
1548 // Lower and emit the instruction itself, then the jump table following it.
1549 // mov pc, target
1550 MCInst TmpInst;
Jim Grosbach5ca66692010-11-29 22:37:40 +00001551 unsigned Opc = MI->getOpcode() == ARM::BR_JTr ?
Jim Grosbach2a7b41b2011-06-30 23:38:17 +00001552 ARM::MOVr : ARM::tMOVr;
Jim Grosbachf1aa47d2010-11-29 19:32:47 +00001553 TmpInst.setOpcode(Opc);
Jim Grosbach2dc77682010-11-29 18:37:44 +00001554 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1555 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1556 // Add predicate operands.
1557 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1558 TmpInst.addOperand(MCOperand::CreateReg(0));
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001559 // Add 's' bit operand (always reg0 for this)
1560 if (Opc == ARM::MOVr)
1561 TmpInst.addOperand(MCOperand::CreateReg(0));
Jim Grosbach2dc77682010-11-29 18:37:44 +00001562 OutStreamer.EmitInstruction(TmpInst);
1563
Jim Grosbachf1aa47d2010-11-29 19:32:47 +00001564 // Make sure the Thumb jump table is 4-byte aligned.
Jim Grosbach2a7b41b2011-06-30 23:38:17 +00001565 if (Opc == ARM::tMOVr)
Jim Grosbachf1aa47d2010-11-29 19:32:47 +00001566 EmitAlignment(2);
1567
Jim Grosbach2dc77682010-11-29 18:37:44 +00001568 // Output the data for the jump table itself
1569 EmitJumpTable(MI);
1570 return;
1571 }
1572 case ARM::BR_JTm: {
1573 // Lower and emit the instruction itself, then the jump table following it.
1574 // ldr pc, target
1575 MCInst TmpInst;
1576 if (MI->getOperand(1).getReg() == 0) {
1577 // literal offset
1578 TmpInst.setOpcode(ARM::LDRi12);
1579 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1580 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1581 TmpInst.addOperand(MCOperand::CreateImm(MI->getOperand(2).getImm()));
1582 } else {
1583 TmpInst.setOpcode(ARM::LDRrs);
1584 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1585 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1586 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(1).getReg()));
1587 TmpInst.addOperand(MCOperand::CreateImm(0));
1588 }
1589 // Add predicate operands.
1590 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1591 TmpInst.addOperand(MCOperand::CreateReg(0));
1592 OutStreamer.EmitInstruction(TmpInst);
1593
1594 // Output the data for the jump table itself
Jim Grosbacha2244cb2010-09-22 17:39:48 +00001595 EmitJumpTable(MI);
1596 return;
1597 }
Jim Grosbachf8dabac2010-11-17 21:05:55 +00001598 case ARM::BR_JTadd: {
1599 // Lower and emit the instruction itself, then the jump table following it.
1600 // add pc, target, idx
Jim Grosbach2dc77682010-11-29 18:37:44 +00001601 MCInst TmpInst;
1602 TmpInst.setOpcode(ARM::ADDrr);
1603 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1604 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1605 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(1).getReg()));
Jim Grosbachf8dabac2010-11-17 21:05:55 +00001606 // Add predicate operands.
Jim Grosbach2dc77682010-11-29 18:37:44 +00001607 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1608 TmpInst.addOperand(MCOperand::CreateReg(0));
Jim Grosbachf8dabac2010-11-17 21:05:55 +00001609 // Add 's' bit operand (always reg0 for this)
Jim Grosbach2dc77682010-11-29 18:37:44 +00001610 TmpInst.addOperand(MCOperand::CreateReg(0));
1611 OutStreamer.EmitInstruction(TmpInst);
Jim Grosbachf8dabac2010-11-17 21:05:55 +00001612
1613 // Output the data for the jump table itself
1614 EmitJumpTable(MI);
1615 return;
1616 }
Jim Grosbach2e6ae132010-09-23 18:05:37 +00001617 case ARM::TRAP: {
1618 // Non-Darwin binutils don't yet support the "trap" mnemonic.
1619 // FIXME: Remove this special case when they do.
1620 if (!Subtarget->isTargetDarwin()) {
Jim Grosbach78890f42010-10-01 23:21:38 +00001621 //.long 0xe7ffdefe @ trap
Jim Grosbachb2dda4b2010-09-23 19:42:17 +00001622 uint32_t Val = 0xe7ffdefeUL;
Jim Grosbach2e6ae132010-09-23 18:05:37 +00001623 OutStreamer.AddComment("trap");
1624 OutStreamer.EmitIntValue(Val, 4);
1625 return;
1626 }
1627 break;
1628 }
1629 case ARM::tTRAP: {
1630 // Non-Darwin binutils don't yet support the "trap" mnemonic.
1631 // FIXME: Remove this special case when they do.
1632 if (!Subtarget->isTargetDarwin()) {
Jim Grosbach78890f42010-10-01 23:21:38 +00001633 //.short 57086 @ trap
Benjamin Kramerc8ab9eb2010-09-23 18:57:26 +00001634 uint16_t Val = 0xdefe;
Jim Grosbach2e6ae132010-09-23 18:05:37 +00001635 OutStreamer.AddComment("trap");
1636 OutStreamer.EmitIntValue(Val, 2);
1637 return;
1638 }
1639 break;
1640 }
Jim Grosbach433a5782010-09-24 20:47:58 +00001641 case ARM::t2Int_eh_sjlj_setjmp:
1642 case ARM::t2Int_eh_sjlj_setjmp_nofp:
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001643 case ARM::tInt_eh_sjlj_setjmp: {
Jim Grosbach433a5782010-09-24 20:47:58 +00001644 // Two incoming args: GPR:$src, GPR:$val
1645 // mov $val, pc
1646 // adds $val, #7
1647 // str $val, [$src, #4]
1648 // movs r0, #0
1649 // b 1f
1650 // movs r0, #1
1651 // 1:
1652 unsigned SrcReg = MI->getOperand(0).getReg();
1653 unsigned ValReg = MI->getOperand(1).getReg();
1654 MCSymbol *Label = GetARMSJLJEHLabel();
1655 {
1656 MCInst TmpInst;
Jim Grosbach2a7b41b2011-06-30 23:38:17 +00001657 TmpInst.setOpcode(ARM::tMOVr);
Jim Grosbach433a5782010-09-24 20:47:58 +00001658 TmpInst.addOperand(MCOperand::CreateReg(ValReg));
1659 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
Jim Grosbach63b46fa2011-06-30 22:10:46 +00001660 // Predicate.
1661 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1662 TmpInst.addOperand(MCOperand::CreateReg(0));
Jim Grosbach433a5782010-09-24 20:47:58 +00001663 OutStreamer.AddComment("eh_setjmp begin");
1664 OutStreamer.EmitInstruction(TmpInst);
1665 }
1666 {
1667 MCInst TmpInst;
1668 TmpInst.setOpcode(ARM::tADDi3);
1669 TmpInst.addOperand(MCOperand::CreateReg(ValReg));
1670 // 's' bit operand
1671 TmpInst.addOperand(MCOperand::CreateReg(ARM::CPSR));
1672 TmpInst.addOperand(MCOperand::CreateReg(ValReg));
1673 TmpInst.addOperand(MCOperand::CreateImm(7));
1674 // Predicate.
1675 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1676 TmpInst.addOperand(MCOperand::CreateReg(0));
1677 OutStreamer.EmitInstruction(TmpInst);
1678 }
1679 {
1680 MCInst TmpInst;
Bill Wendlingf4caf692010-12-14 03:36:38 +00001681 TmpInst.setOpcode(ARM::tSTRi);
Jim Grosbach433a5782010-09-24 20:47:58 +00001682 TmpInst.addOperand(MCOperand::CreateReg(ValReg));
1683 TmpInst.addOperand(MCOperand::CreateReg(SrcReg));
1684 // The offset immediate is #4. The operand value is scaled by 4 for the
1685 // tSTR instruction.
1686 TmpInst.addOperand(MCOperand::CreateImm(1));
Jim Grosbach433a5782010-09-24 20:47:58 +00001687 // Predicate.
1688 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1689 TmpInst.addOperand(MCOperand::CreateReg(0));
1690 OutStreamer.EmitInstruction(TmpInst);
1691 }
1692 {
1693 MCInst TmpInst;
1694 TmpInst.setOpcode(ARM::tMOVi8);
1695 TmpInst.addOperand(MCOperand::CreateReg(ARM::R0));
1696 TmpInst.addOperand(MCOperand::CreateReg(ARM::CPSR));
1697 TmpInst.addOperand(MCOperand::CreateImm(0));
1698 // Predicate.
1699 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1700 TmpInst.addOperand(MCOperand::CreateReg(0));
1701 OutStreamer.EmitInstruction(TmpInst);
1702 }
1703 {
1704 const MCExpr *SymbolExpr = MCSymbolRefExpr::Create(Label, OutContext);
1705 MCInst TmpInst;
1706 TmpInst.setOpcode(ARM::tB);
1707 TmpInst.addOperand(MCOperand::CreateExpr(SymbolExpr));
Owen Anderson51f6a7a2011-09-09 21:48:23 +00001708 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1709 TmpInst.addOperand(MCOperand::CreateReg(0));
Jim Grosbach433a5782010-09-24 20:47:58 +00001710 OutStreamer.EmitInstruction(TmpInst);
1711 }
1712 {
1713 MCInst TmpInst;
1714 TmpInst.setOpcode(ARM::tMOVi8);
1715 TmpInst.addOperand(MCOperand::CreateReg(ARM::R0));
1716 TmpInst.addOperand(MCOperand::CreateReg(ARM::CPSR));
1717 TmpInst.addOperand(MCOperand::CreateImm(1));
1718 // Predicate.
1719 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1720 TmpInst.addOperand(MCOperand::CreateReg(0));
1721 OutStreamer.AddComment("eh_setjmp end");
1722 OutStreamer.EmitInstruction(TmpInst);
1723 }
1724 OutStreamer.EmitLabel(Label);
1725 return;
1726 }
1727
Jim Grosbach45390082010-09-23 23:33:56 +00001728 case ARM::Int_eh_sjlj_setjmp_nofp:
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001729 case ARM::Int_eh_sjlj_setjmp: {
Jim Grosbach45390082010-09-23 23:33:56 +00001730 // Two incoming args: GPR:$src, GPR:$val
1731 // add $val, pc, #8
1732 // str $val, [$src, #+4]
1733 // mov r0, #0
1734 // add pc, pc, #0
1735 // mov r0, #1
1736 unsigned SrcReg = MI->getOperand(0).getReg();
1737 unsigned ValReg = MI->getOperand(1).getReg();
1738
1739 {
1740 MCInst TmpInst;
1741 TmpInst.setOpcode(ARM::ADDri);
1742 TmpInst.addOperand(MCOperand::CreateReg(ValReg));
1743 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1744 TmpInst.addOperand(MCOperand::CreateImm(8));
1745 // Predicate.
1746 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1747 TmpInst.addOperand(MCOperand::CreateReg(0));
1748 // 's' bit operand (always reg0 for this).
1749 TmpInst.addOperand(MCOperand::CreateReg(0));
1750 OutStreamer.AddComment("eh_setjmp begin");
1751 OutStreamer.EmitInstruction(TmpInst);
1752 }
1753 {
1754 MCInst TmpInst;
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001755 TmpInst.setOpcode(ARM::STRi12);
Jim Grosbach45390082010-09-23 23:33:56 +00001756 TmpInst.addOperand(MCOperand::CreateReg(ValReg));
1757 TmpInst.addOperand(MCOperand::CreateReg(SrcReg));
Jim Grosbach45390082010-09-23 23:33:56 +00001758 TmpInst.addOperand(MCOperand::CreateImm(4));
1759 // Predicate.
1760 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1761 TmpInst.addOperand(MCOperand::CreateReg(0));
1762 OutStreamer.EmitInstruction(TmpInst);
1763 }
1764 {
1765 MCInst TmpInst;
1766 TmpInst.setOpcode(ARM::MOVi);
1767 TmpInst.addOperand(MCOperand::CreateReg(ARM::R0));
1768 TmpInst.addOperand(MCOperand::CreateImm(0));
1769 // Predicate.
1770 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1771 TmpInst.addOperand(MCOperand::CreateReg(0));
1772 // 's' bit operand (always reg0 for this).
1773 TmpInst.addOperand(MCOperand::CreateReg(0));
1774 OutStreamer.EmitInstruction(TmpInst);
1775 }
1776 {
1777 MCInst TmpInst;
1778 TmpInst.setOpcode(ARM::ADDri);
1779 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1780 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1781 TmpInst.addOperand(MCOperand::CreateImm(0));
1782 // Predicate.
1783 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1784 TmpInst.addOperand(MCOperand::CreateReg(0));
1785 // 's' bit operand (always reg0 for this).
1786 TmpInst.addOperand(MCOperand::CreateReg(0));
1787 OutStreamer.EmitInstruction(TmpInst);
1788 }
1789 {
1790 MCInst TmpInst;
1791 TmpInst.setOpcode(ARM::MOVi);
1792 TmpInst.addOperand(MCOperand::CreateReg(ARM::R0));
1793 TmpInst.addOperand(MCOperand::CreateImm(1));
1794 // Predicate.
1795 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1796 TmpInst.addOperand(MCOperand::CreateReg(0));
1797 // 's' bit operand (always reg0 for this).
1798 TmpInst.addOperand(MCOperand::CreateReg(0));
1799 OutStreamer.AddComment("eh_setjmp end");
1800 OutStreamer.EmitInstruction(TmpInst);
1801 }
1802 return;
1803 }
Jim Grosbach5acb3de2010-09-27 21:47:04 +00001804 case ARM::Int_eh_sjlj_longjmp: {
1805 // ldr sp, [$src, #8]
1806 // ldr $scratch, [$src, #4]
1807 // ldr r7, [$src]
1808 // bx $scratch
1809 unsigned SrcReg = MI->getOperand(0).getReg();
1810 unsigned ScratchReg = MI->getOperand(1).getReg();
1811 {
1812 MCInst TmpInst;
Jim Grosbach3e556122010-10-26 22:37:02 +00001813 TmpInst.setOpcode(ARM::LDRi12);
Jim Grosbach5acb3de2010-09-27 21:47:04 +00001814 TmpInst.addOperand(MCOperand::CreateReg(ARM::SP));
1815 TmpInst.addOperand(MCOperand::CreateReg(SrcReg));
Jim Grosbach5acb3de2010-09-27 21:47:04 +00001816 TmpInst.addOperand(MCOperand::CreateImm(8));
1817 // Predicate.
1818 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1819 TmpInst.addOperand(MCOperand::CreateReg(0));
1820 OutStreamer.EmitInstruction(TmpInst);
1821 }
1822 {
1823 MCInst TmpInst;
Jim Grosbach3e556122010-10-26 22:37:02 +00001824 TmpInst.setOpcode(ARM::LDRi12);
Jim Grosbach5acb3de2010-09-27 21:47:04 +00001825 TmpInst.addOperand(MCOperand::CreateReg(ScratchReg));
1826 TmpInst.addOperand(MCOperand::CreateReg(SrcReg));
Jim Grosbach5acb3de2010-09-27 21:47:04 +00001827 TmpInst.addOperand(MCOperand::CreateImm(4));
1828 // Predicate.
1829 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1830 TmpInst.addOperand(MCOperand::CreateReg(0));
1831 OutStreamer.EmitInstruction(TmpInst);
1832 }
1833 {
1834 MCInst TmpInst;
Jim Grosbach3e556122010-10-26 22:37:02 +00001835 TmpInst.setOpcode(ARM::LDRi12);
Jim Grosbach5acb3de2010-09-27 21:47:04 +00001836 TmpInst.addOperand(MCOperand::CreateReg(ARM::R7));
1837 TmpInst.addOperand(MCOperand::CreateReg(SrcReg));
Jim Grosbach5acb3de2010-09-27 21:47:04 +00001838 TmpInst.addOperand(MCOperand::CreateImm(0));
1839 // Predicate.
1840 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1841 TmpInst.addOperand(MCOperand::CreateReg(0));
1842 OutStreamer.EmitInstruction(TmpInst);
1843 }
1844 {
1845 MCInst TmpInst;
Bill Wendling6e46d842010-11-30 00:48:15 +00001846 TmpInst.setOpcode(ARM::BX);
Jim Grosbach5acb3de2010-09-27 21:47:04 +00001847 TmpInst.addOperand(MCOperand::CreateReg(ScratchReg));
1848 // Predicate.
1849 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1850 TmpInst.addOperand(MCOperand::CreateReg(0));
1851 OutStreamer.EmitInstruction(TmpInst);
1852 }
1853 return;
1854 }
Jim Grosbach385cc5e2010-09-27 22:28:11 +00001855 case ARM::tInt_eh_sjlj_longjmp: {
1856 // ldr $scratch, [$src, #8]
1857 // mov sp, $scratch
1858 // ldr $scratch, [$src, #4]
1859 // ldr r7, [$src]
1860 // bx $scratch
1861 unsigned SrcReg = MI->getOperand(0).getReg();
1862 unsigned ScratchReg = MI->getOperand(1).getReg();
1863 {
1864 MCInst TmpInst;
Bill Wendlingf4caf692010-12-14 03:36:38 +00001865 TmpInst.setOpcode(ARM::tLDRi);
Jim Grosbach385cc5e2010-09-27 22:28:11 +00001866 TmpInst.addOperand(MCOperand::CreateReg(ScratchReg));
1867 TmpInst.addOperand(MCOperand::CreateReg(SrcReg));
1868 // The offset immediate is #8. The operand value is scaled by 4 for the
Bill Wendlingf4caf692010-12-14 03:36:38 +00001869 // tLDR instruction.
Jim Grosbach385cc5e2010-09-27 22:28:11 +00001870 TmpInst.addOperand(MCOperand::CreateImm(2));
Jim Grosbach385cc5e2010-09-27 22:28:11 +00001871 // Predicate.
1872 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1873 TmpInst.addOperand(MCOperand::CreateReg(0));
1874 OutStreamer.EmitInstruction(TmpInst);
1875 }
1876 {
1877 MCInst TmpInst;
Jim Grosbach2a7b41b2011-06-30 23:38:17 +00001878 TmpInst.setOpcode(ARM::tMOVr);
Jim Grosbach385cc5e2010-09-27 22:28:11 +00001879 TmpInst.addOperand(MCOperand::CreateReg(ARM::SP));
1880 TmpInst.addOperand(MCOperand::CreateReg(ScratchReg));
1881 // Predicate.
1882 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1883 TmpInst.addOperand(MCOperand::CreateReg(0));
1884 OutStreamer.EmitInstruction(TmpInst);
1885 }
1886 {
1887 MCInst TmpInst;
Bill Wendlingf4caf692010-12-14 03:36:38 +00001888 TmpInst.setOpcode(ARM::tLDRi);
Jim Grosbach385cc5e2010-09-27 22:28:11 +00001889 TmpInst.addOperand(MCOperand::CreateReg(ScratchReg));
1890 TmpInst.addOperand(MCOperand::CreateReg(SrcReg));
1891 TmpInst.addOperand(MCOperand::CreateImm(1));
Jim Grosbach385cc5e2010-09-27 22:28:11 +00001892 // Predicate.
1893 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1894 TmpInst.addOperand(MCOperand::CreateReg(0));
1895 OutStreamer.EmitInstruction(TmpInst);
1896 }
1897 {
1898 MCInst TmpInst;
Bill Wendlingf4caf692010-12-14 03:36:38 +00001899 TmpInst.setOpcode(ARM::tLDRr);
Jim Grosbach385cc5e2010-09-27 22:28:11 +00001900 TmpInst.addOperand(MCOperand::CreateReg(ARM::R7));
1901 TmpInst.addOperand(MCOperand::CreateReg(SrcReg));
Jim Grosbach385cc5e2010-09-27 22:28:11 +00001902 TmpInst.addOperand(MCOperand::CreateReg(0));
1903 // Predicate.
1904 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1905 TmpInst.addOperand(MCOperand::CreateReg(0));
1906 OutStreamer.EmitInstruction(TmpInst);
1907 }
1908 {
1909 MCInst TmpInst;
Cameron Zwarich421b1062011-05-26 03:41:12 +00001910 TmpInst.setOpcode(ARM::tBX);
Jim Grosbach385cc5e2010-09-27 22:28:11 +00001911 TmpInst.addOperand(MCOperand::CreateReg(ScratchReg));
1912 // Predicate.
1913 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1914 TmpInst.addOperand(MCOperand::CreateReg(0));
1915 OutStreamer.EmitInstruction(TmpInst);
1916 }
1917 return;
1918 }
Chris Lattner97f06932009-10-19 20:20:46 +00001919 }
Jim Grosbachb0739b72010-09-02 01:02:06 +00001920
Chris Lattner97f06932009-10-19 20:20:46 +00001921 MCInst TmpInst;
Chris Lattner30e2cc22010-11-14 21:00:02 +00001922 LowerARMMachineInstrToMCInst(MI, TmpInst, *this);
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001923
Chris Lattner850d2e22010-02-03 01:16:28 +00001924 OutStreamer.EmitInstruction(TmpInst);
Chris Lattner97f06932009-10-19 20:20:46 +00001925}
Daniel Dunbar2685a292009-10-20 05:15:36 +00001926
1927//===----------------------------------------------------------------------===//
1928// Target Registry Stuff
1929//===----------------------------------------------------------------------===//
1930
Daniel Dunbar2685a292009-10-20 05:15:36 +00001931// Force static initialization.
1932extern "C" void LLVMInitializeARMAsmPrinter() {
1933 RegisterAsmPrinter<ARMAsmPrinter> X(TheARMTarget);
1934 RegisterAsmPrinter<ARMAsmPrinter> Y(TheThumbTarget);
Daniel Dunbar2685a292009-10-20 05:15:36 +00001935}