blob: b5bfe9d19eaec5373f64c58783887609a0fb01d6 [file] [log] [blame]
David Goodwin334c2642009-07-08 16:09:28 +00001//===- ARMBaseInstrInfo.cpp - ARM Instruction Information -----------*- C++ -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file contains the Base ARM implementation of the TargetInstrInfo class.
11//
12//===----------------------------------------------------------------------===//
13
14#include "ARMBaseInstrInfo.h"
15#include "ARM.h"
16#include "ARMAddressingModes.h"
17#include "ARMGenInstrInfo.inc"
18#include "ARMMachineFunctionInfo.h"
19#include "llvm/ADT/STLExtras.h"
20#include "llvm/CodeGen/LiveVariables.h"
21#include "llvm/CodeGen/MachineFrameInfo.h"
22#include "llvm/CodeGen/MachineInstrBuilder.h"
23#include "llvm/CodeGen/MachineJumpTableInfo.h"
24#include "llvm/Target/TargetAsmInfo.h"
25#include "llvm/Support/CommandLine.h"
Torok Edwinc25e7582009-07-11 20:10:48 +000026#include "llvm/Support/ErrorHandling.h"
David Goodwin334c2642009-07-08 16:09:28 +000027using namespace llvm;
28
29static cl::opt<bool>
30EnableARM3Addr("enable-arm-3-addr-conv", cl::Hidden,
31 cl::desc("Enable ARM 2-addr to 3-addr conv"));
32
Chris Lattnerd90183d2009-08-02 05:20:37 +000033ARMBaseInstrInfo::ARMBaseInstrInfo()
Evan Cheng6495f632009-07-28 05:48:47 +000034 : TargetInstrInfoImpl(ARMInsts, array_lengthof(ARMInsts)) {
David Goodwin334c2642009-07-08 16:09:28 +000035}
36
37MachineInstr *
38ARMBaseInstrInfo::convertToThreeAddress(MachineFunction::iterator &MFI,
39 MachineBasicBlock::iterator &MBBI,
40 LiveVariables *LV) const {
Evan Cheng78703dd2009-07-27 18:44:00 +000041 // FIXME: Thumb2 support.
42
David Goodwin334c2642009-07-08 16:09:28 +000043 if (!EnableARM3Addr)
44 return NULL;
45
46 MachineInstr *MI = MBBI;
47 MachineFunction &MF = *MI->getParent()->getParent();
48 unsigned TSFlags = MI->getDesc().TSFlags;
49 bool isPre = false;
50 switch ((TSFlags & ARMII::IndexModeMask) >> ARMII::IndexModeShift) {
51 default: return NULL;
52 case ARMII::IndexModePre:
53 isPre = true;
54 break;
55 case ARMII::IndexModePost:
56 break;
57 }
58
59 // Try splitting an indexed load/store to an un-indexed one plus an add/sub
60 // operation.
61 unsigned MemOpc = getUnindexedOpcode(MI->getOpcode());
62 if (MemOpc == 0)
63 return NULL;
64
65 MachineInstr *UpdateMI = NULL;
66 MachineInstr *MemMI = NULL;
67 unsigned AddrMode = (TSFlags & ARMII::AddrModeMask);
68 const TargetInstrDesc &TID = MI->getDesc();
69 unsigned NumOps = TID.getNumOperands();
70 bool isLoad = !TID.mayStore();
71 const MachineOperand &WB = isLoad ? MI->getOperand(1) : MI->getOperand(0);
72 const MachineOperand &Base = MI->getOperand(2);
73 const MachineOperand &Offset = MI->getOperand(NumOps-3);
74 unsigned WBReg = WB.getReg();
75 unsigned BaseReg = Base.getReg();
76 unsigned OffReg = Offset.getReg();
77 unsigned OffImm = MI->getOperand(NumOps-2).getImm();
78 ARMCC::CondCodes Pred = (ARMCC::CondCodes)MI->getOperand(NumOps-1).getImm();
79 switch (AddrMode) {
80 default:
81 assert(false && "Unknown indexed op!");
82 return NULL;
83 case ARMII::AddrMode2: {
84 bool isSub = ARM_AM::getAM2Op(OffImm) == ARM_AM::sub;
85 unsigned Amt = ARM_AM::getAM2Offset(OffImm);
86 if (OffReg == 0) {
Evan Chenge7cbe412009-07-08 21:03:57 +000087 if (ARM_AM::getSOImmVal(Amt) == -1)
David Goodwin334c2642009-07-08 16:09:28 +000088 // Can't encode it in a so_imm operand. This transformation will
89 // add more than 1 instruction. Abandon!
90 return NULL;
91 UpdateMI = BuildMI(MF, MI->getDebugLoc(),
Evan Cheng78703dd2009-07-27 18:44:00 +000092 get(isSub ? ARM::SUBri : ARM::ADDri), WBReg)
Evan Chenge7cbe412009-07-08 21:03:57 +000093 .addReg(BaseReg).addImm(Amt)
David Goodwin334c2642009-07-08 16:09:28 +000094 .addImm(Pred).addReg(0).addReg(0);
95 } else if (Amt != 0) {
96 ARM_AM::ShiftOpc ShOpc = ARM_AM::getAM2ShiftOpc(OffImm);
97 unsigned SOOpc = ARM_AM::getSORegOpc(ShOpc, Amt);
98 UpdateMI = BuildMI(MF, MI->getDebugLoc(),
Evan Cheng78703dd2009-07-27 18:44:00 +000099 get(isSub ? ARM::SUBrs : ARM::ADDrs), WBReg)
David Goodwin334c2642009-07-08 16:09:28 +0000100 .addReg(BaseReg).addReg(OffReg).addReg(0).addImm(SOOpc)
101 .addImm(Pred).addReg(0).addReg(0);
102 } else
103 UpdateMI = BuildMI(MF, MI->getDebugLoc(),
Evan Cheng78703dd2009-07-27 18:44:00 +0000104 get(isSub ? ARM::SUBrr : ARM::ADDrr), WBReg)
David Goodwin334c2642009-07-08 16:09:28 +0000105 .addReg(BaseReg).addReg(OffReg)
106 .addImm(Pred).addReg(0).addReg(0);
107 break;
108 }
109 case ARMII::AddrMode3 : {
110 bool isSub = ARM_AM::getAM3Op(OffImm) == ARM_AM::sub;
111 unsigned Amt = ARM_AM::getAM3Offset(OffImm);
112 if (OffReg == 0)
113 // Immediate is 8-bits. It's guaranteed to fit in a so_imm operand.
114 UpdateMI = BuildMI(MF, MI->getDebugLoc(),
Evan Cheng78703dd2009-07-27 18:44:00 +0000115 get(isSub ? ARM::SUBri : ARM::ADDri), WBReg)
David Goodwin334c2642009-07-08 16:09:28 +0000116 .addReg(BaseReg).addImm(Amt)
117 .addImm(Pred).addReg(0).addReg(0);
118 else
119 UpdateMI = BuildMI(MF, MI->getDebugLoc(),
Evan Cheng78703dd2009-07-27 18:44:00 +0000120 get(isSub ? ARM::SUBrr : ARM::ADDrr), WBReg)
David Goodwin334c2642009-07-08 16:09:28 +0000121 .addReg(BaseReg).addReg(OffReg)
122 .addImm(Pred).addReg(0).addReg(0);
123 break;
124 }
125 }
126
127 std::vector<MachineInstr*> NewMIs;
128 if (isPre) {
129 if (isLoad)
130 MemMI = BuildMI(MF, MI->getDebugLoc(),
131 get(MemOpc), MI->getOperand(0).getReg())
132 .addReg(WBReg).addReg(0).addImm(0).addImm(Pred);
133 else
134 MemMI = BuildMI(MF, MI->getDebugLoc(),
135 get(MemOpc)).addReg(MI->getOperand(1).getReg())
136 .addReg(WBReg).addReg(0).addImm(0).addImm(Pred);
137 NewMIs.push_back(MemMI);
138 NewMIs.push_back(UpdateMI);
139 } else {
140 if (isLoad)
141 MemMI = BuildMI(MF, MI->getDebugLoc(),
142 get(MemOpc), MI->getOperand(0).getReg())
143 .addReg(BaseReg).addReg(0).addImm(0).addImm(Pred);
144 else
145 MemMI = BuildMI(MF, MI->getDebugLoc(),
146 get(MemOpc)).addReg(MI->getOperand(1).getReg())
147 .addReg(BaseReg).addReg(0).addImm(0).addImm(Pred);
148 if (WB.isDead())
149 UpdateMI->getOperand(0).setIsDead();
150 NewMIs.push_back(UpdateMI);
151 NewMIs.push_back(MemMI);
152 }
153
154 // Transfer LiveVariables states, kill / dead info.
155 if (LV) {
156 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
157 MachineOperand &MO = MI->getOperand(i);
158 if (MO.isReg() && MO.getReg() &&
159 TargetRegisterInfo::isVirtualRegister(MO.getReg())) {
160 unsigned Reg = MO.getReg();
161
162 LiveVariables::VarInfo &VI = LV->getVarInfo(Reg);
163 if (MO.isDef()) {
164 MachineInstr *NewMI = (Reg == WBReg) ? UpdateMI : MemMI;
165 if (MO.isDead())
166 LV->addVirtualRegisterDead(Reg, NewMI);
167 }
168 if (MO.isUse() && MO.isKill()) {
169 for (unsigned j = 0; j < 2; ++j) {
170 // Look at the two new MI's in reverse order.
171 MachineInstr *NewMI = NewMIs[j];
172 if (!NewMI->readsRegister(Reg))
173 continue;
174 LV->addVirtualRegisterKilled(Reg, NewMI);
175 if (VI.removeKill(MI))
176 VI.Kills.push_back(NewMI);
177 break;
178 }
179 }
180 }
181 }
182 }
183
184 MFI->insert(MBBI, NewMIs[1]);
185 MFI->insert(MBBI, NewMIs[0]);
186 return NewMIs[0];
187}
188
189// Branch analysis.
190bool
191ARMBaseInstrInfo::AnalyzeBranch(MachineBasicBlock &MBB,MachineBasicBlock *&TBB,
192 MachineBasicBlock *&FBB,
193 SmallVectorImpl<MachineOperand> &Cond,
194 bool AllowModify) const {
195 // If the block has no terminators, it just falls into the block after it.
196 MachineBasicBlock::iterator I = MBB.end();
197 if (I == MBB.begin() || !isUnpredicatedTerminator(--I))
198 return false;
199
200 // Get the last instruction in the block.
201 MachineInstr *LastInst = I;
202
203 // If there is only one terminator instruction, process it.
204 unsigned LastOpc = LastInst->getOpcode();
205 if (I == MBB.begin() || !isUnpredicatedTerminator(--I)) {
Evan Cheng5ca53a72009-07-27 18:20:05 +0000206 if (isUncondBranchOpcode(LastOpc)) {
David Goodwin334c2642009-07-08 16:09:28 +0000207 TBB = LastInst->getOperand(0).getMBB();
208 return false;
209 }
Evan Cheng5ca53a72009-07-27 18:20:05 +0000210 if (isCondBranchOpcode(LastOpc)) {
David Goodwin334c2642009-07-08 16:09:28 +0000211 // Block ends with fall-through condbranch.
212 TBB = LastInst->getOperand(0).getMBB();
213 Cond.push_back(LastInst->getOperand(1));
214 Cond.push_back(LastInst->getOperand(2));
215 return false;
216 }
217 return true; // Can't handle indirect branch.
218 }
219
220 // Get the instruction before it if it is a terminator.
221 MachineInstr *SecondLastInst = I;
222
223 // If there are three terminators, we don't know what sort of block this is.
224 if (SecondLastInst && I != MBB.begin() && isUnpredicatedTerminator(--I))
225 return true;
226
Evan Cheng5ca53a72009-07-27 18:20:05 +0000227 // If the block ends with a B and a Bcc, handle it.
David Goodwin334c2642009-07-08 16:09:28 +0000228 unsigned SecondLastOpc = SecondLastInst->getOpcode();
Evan Cheng5ca53a72009-07-27 18:20:05 +0000229 if (isCondBranchOpcode(SecondLastOpc) && isUncondBranchOpcode(LastOpc)) {
David Goodwin334c2642009-07-08 16:09:28 +0000230 TBB = SecondLastInst->getOperand(0).getMBB();
231 Cond.push_back(SecondLastInst->getOperand(1));
232 Cond.push_back(SecondLastInst->getOperand(2));
233 FBB = LastInst->getOperand(0).getMBB();
234 return false;
235 }
236
237 // If the block ends with two unconditional branches, handle it. The second
238 // one is not executed, so remove it.
Evan Cheng5ca53a72009-07-27 18:20:05 +0000239 if (isUncondBranchOpcode(SecondLastOpc) && isUncondBranchOpcode(LastOpc)) {
David Goodwin334c2642009-07-08 16:09:28 +0000240 TBB = SecondLastInst->getOperand(0).getMBB();
241 I = LastInst;
242 if (AllowModify)
243 I->eraseFromParent();
244 return false;
245 }
246
247 // ...likewise if it ends with a branch table followed by an unconditional
248 // branch. The branch folder can create these, and we must get rid of them for
249 // correctness of Thumb constant islands.
Evan Cheng83e0e362009-07-27 18:25:24 +0000250 if (isJumpTableBranchOpcode(SecondLastOpc) &&
Evan Cheng5ca53a72009-07-27 18:20:05 +0000251 isUncondBranchOpcode(LastOpc)) {
David Goodwin334c2642009-07-08 16:09:28 +0000252 I = LastInst;
253 if (AllowModify)
254 I->eraseFromParent();
255 return true;
256 }
257
258 // Otherwise, can't handle this.
259 return true;
260}
261
262
263unsigned ARMBaseInstrInfo::RemoveBranch(MachineBasicBlock &MBB) const {
David Goodwin334c2642009-07-08 16:09:28 +0000264 MachineBasicBlock::iterator I = MBB.end();
265 if (I == MBB.begin()) return 0;
266 --I;
Evan Cheng5ca53a72009-07-27 18:20:05 +0000267 if (!isUncondBranchOpcode(I->getOpcode()) &&
268 !isCondBranchOpcode(I->getOpcode()))
David Goodwin334c2642009-07-08 16:09:28 +0000269 return 0;
270
271 // Remove the branch.
272 I->eraseFromParent();
273
274 I = MBB.end();
275
276 if (I == MBB.begin()) return 1;
277 --I;
Evan Cheng5ca53a72009-07-27 18:20:05 +0000278 if (!isCondBranchOpcode(I->getOpcode()))
David Goodwin334c2642009-07-08 16:09:28 +0000279 return 1;
280
281 // Remove the branch.
282 I->eraseFromParent();
283 return 2;
284}
285
286unsigned
287ARMBaseInstrInfo::InsertBranch(MachineBasicBlock &MBB, MachineBasicBlock *TBB,
288 MachineBasicBlock *FBB,
289 const SmallVectorImpl<MachineOperand> &Cond) const {
290 // FIXME this should probably have a DebugLoc argument
291 DebugLoc dl = DebugLoc::getUnknownLoc();
Evan Cheng6495f632009-07-28 05:48:47 +0000292
293 ARMFunctionInfo *AFI = MBB.getParent()->getInfo<ARMFunctionInfo>();
294 int BOpc = !AFI->isThumbFunction()
295 ? ARM::B : (AFI->isThumb2Function() ? ARM::t2B : ARM::tB);
296 int BccOpc = !AFI->isThumbFunction()
297 ? ARM::Bcc : (AFI->isThumb2Function() ? ARM::t2Bcc : ARM::tBcc);
David Goodwin334c2642009-07-08 16:09:28 +0000298
299 // Shouldn't be a fall through.
300 assert(TBB && "InsertBranch must not be told to insert a fallthrough");
301 assert((Cond.size() == 2 || Cond.size() == 0) &&
302 "ARM branch conditions have two components!");
303
304 if (FBB == 0) {
305 if (Cond.empty()) // Unconditional branch?
306 BuildMI(&MBB, dl, get(BOpc)).addMBB(TBB);
307 else
308 BuildMI(&MBB, dl, get(BccOpc)).addMBB(TBB)
309 .addImm(Cond[0].getImm()).addReg(Cond[1].getReg());
310 return 1;
311 }
312
313 // Two-way conditional branch.
314 BuildMI(&MBB, dl, get(BccOpc)).addMBB(TBB)
315 .addImm(Cond[0].getImm()).addReg(Cond[1].getReg());
316 BuildMI(&MBB, dl, get(BOpc)).addMBB(FBB);
317 return 2;
318}
319
320bool ARMBaseInstrInfo::
321ReverseBranchCondition(SmallVectorImpl<MachineOperand> &Cond) const {
322 ARMCC::CondCodes CC = (ARMCC::CondCodes)(int)Cond[0].getImm();
323 Cond[0].setImm(ARMCC::getOppositeCondition(CC));
324 return false;
325}
326
David Goodwin334c2642009-07-08 16:09:28 +0000327bool ARMBaseInstrInfo::
328PredicateInstruction(MachineInstr *MI,
329 const SmallVectorImpl<MachineOperand> &Pred) const {
330 unsigned Opc = MI->getOpcode();
Evan Cheng5ca53a72009-07-27 18:20:05 +0000331 if (isUncondBranchOpcode(Opc)) {
332 MI->setDesc(get(getMatchingCondBranchOpcode(Opc)));
David Goodwin334c2642009-07-08 16:09:28 +0000333 MI->addOperand(MachineOperand::CreateImm(Pred[0].getImm()));
334 MI->addOperand(MachineOperand::CreateReg(Pred[1].getReg(), false));
335 return true;
336 }
337
338 int PIdx = MI->findFirstPredOperandIdx();
339 if (PIdx != -1) {
340 MachineOperand &PMO = MI->getOperand(PIdx);
341 PMO.setImm(Pred[0].getImm());
342 MI->getOperand(PIdx+1).setReg(Pred[1].getReg());
343 return true;
344 }
345 return false;
346}
347
348bool ARMBaseInstrInfo::
349SubsumesPredicate(const SmallVectorImpl<MachineOperand> &Pred1,
350 const SmallVectorImpl<MachineOperand> &Pred2) const {
351 if (Pred1.size() > 2 || Pred2.size() > 2)
352 return false;
353
354 ARMCC::CondCodes CC1 = (ARMCC::CondCodes)Pred1[0].getImm();
355 ARMCC::CondCodes CC2 = (ARMCC::CondCodes)Pred2[0].getImm();
356 if (CC1 == CC2)
357 return true;
358
359 switch (CC1) {
360 default:
361 return false;
362 case ARMCC::AL:
363 return true;
364 case ARMCC::HS:
365 return CC2 == ARMCC::HI;
366 case ARMCC::LS:
367 return CC2 == ARMCC::LO || CC2 == ARMCC::EQ;
368 case ARMCC::GE:
369 return CC2 == ARMCC::GT;
370 case ARMCC::LE:
371 return CC2 == ARMCC::LT;
372 }
373}
374
375bool ARMBaseInstrInfo::DefinesPredicate(MachineInstr *MI,
376 std::vector<MachineOperand> &Pred) const {
Evan Cheng8fb90362009-08-08 03:20:32 +0000377 // FIXME: This confuses implicit_def with optional CPSR def.
David Goodwin334c2642009-07-08 16:09:28 +0000378 const TargetInstrDesc &TID = MI->getDesc();
379 if (!TID.getImplicitDefs() && !TID.hasOptionalDef())
380 return false;
381
382 bool Found = false;
383 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
384 const MachineOperand &MO = MI->getOperand(i);
385 if (MO.isReg() && MO.getReg() == ARM::CPSR) {
386 Pred.push_back(MO);
387 Found = true;
388 }
389 }
390
391 return Found;
392}
393
394
395/// FIXME: Works around a gcc miscompilation with -fstrict-aliasing
396static unsigned getNumJTEntries(const std::vector<MachineJumpTableEntry> &JT,
397 unsigned JTI) DISABLE_INLINE;
398static unsigned getNumJTEntries(const std::vector<MachineJumpTableEntry> &JT,
399 unsigned JTI) {
400 return JT[JTI].MBBs.size();
401}
402
403/// GetInstSize - Return the size of the specified MachineInstr.
404///
405unsigned ARMBaseInstrInfo::GetInstSizeInBytes(const MachineInstr *MI) const {
406 const MachineBasicBlock &MBB = *MI->getParent();
407 const MachineFunction *MF = MBB.getParent();
408 const TargetAsmInfo *TAI = MF->getTarget().getTargetAsmInfo();
409
410 // Basic size info comes from the TSFlags field.
411 const TargetInstrDesc &TID = MI->getDesc();
412 unsigned TSFlags = TID.TSFlags;
413
Evan Chenga0ee8622009-07-31 22:22:22 +0000414 unsigned Opc = MI->getOpcode();
David Goodwin334c2642009-07-08 16:09:28 +0000415 switch ((TSFlags & ARMII::SizeMask) >> ARMII::SizeShift) {
416 default: {
417 // If this machine instr is an inline asm, measure it.
418 if (MI->getOpcode() == ARM::INLINEASM)
Chris Lattnerd90183d2009-08-02 05:20:37 +0000419 return getInlineAsmLength(MI->getOperand(0).getSymbolName(), *TAI);
David Goodwin334c2642009-07-08 16:09:28 +0000420 if (MI->isLabel())
421 return 0;
Evan Chenga0ee8622009-07-31 22:22:22 +0000422 switch (Opc) {
David Goodwin334c2642009-07-08 16:09:28 +0000423 default:
Torok Edwinc23197a2009-07-14 16:55:14 +0000424 llvm_unreachable("Unknown or unset size field for instr!");
David Goodwin334c2642009-07-08 16:09:28 +0000425 case TargetInstrInfo::IMPLICIT_DEF:
426 case TargetInstrInfo::DECLARE:
427 case TargetInstrInfo::DBG_LABEL:
428 case TargetInstrInfo::EH_LABEL:
429 return 0;
430 }
431 break;
432 }
Evan Cheng78947622009-07-24 18:20:44 +0000433 case ARMII::Size8Bytes: return 8; // ARM instruction x 2.
434 case ARMII::Size4Bytes: return 4; // ARM / Thumb2 instruction.
435 case ARMII::Size2Bytes: return 2; // Thumb1 instruction.
David Goodwin334c2642009-07-08 16:09:28 +0000436 case ARMII::SizeSpecial: {
Evan Chenga0ee8622009-07-31 22:22:22 +0000437 switch (Opc) {
David Goodwin334c2642009-07-08 16:09:28 +0000438 case ARM::CONSTPOOL_ENTRY:
439 // If this machine instr is a constant pool entry, its size is recorded as
440 // operand #2.
441 return MI->getOperand(2).getImm();
Evan Cheng78947622009-07-24 18:20:44 +0000442 case ARM::Int_eh_sjlj_setjmp:
Jim Grosbachcdc17eb2009-08-11 17:08:15 +0000443 return 24;
Jim Grosbach5aa16842009-08-11 19:42:21 +0000444 case ARM::t2Int_eh_sjlj_setjmp:
445 return 20;
David Goodwin334c2642009-07-08 16:09:28 +0000446 case ARM::BR_JTr:
447 case ARM::BR_JTm:
448 case ARM::BR_JTadd:
Evan Chenga0ee8622009-07-31 22:22:22 +0000449 case ARM::tBR_JTr:
Evan Chengd26b14c2009-07-31 18:28:05 +0000450 case ARM::t2BR_JT:
451 case ARM::t2TBB:
452 case ARM::t2TBH: {
David Goodwin334c2642009-07-08 16:09:28 +0000453 // These are jumptable branches, i.e. a branch followed by an inlined
Evan Chengd26b14c2009-07-31 18:28:05 +0000454 // jumptable. The size is 4 + 4 * number of entries. For TBB, each
455 // entry is one byte; TBH two byte each.
Evan Chenga0ee8622009-07-31 22:22:22 +0000456 unsigned EntrySize = (Opc == ARM::t2TBB)
457 ? 1 : ((Opc == ARM::t2TBH) ? 2 : 4);
David Goodwin334c2642009-07-08 16:09:28 +0000458 unsigned NumOps = TID.getNumOperands();
459 MachineOperand JTOP =
460 MI->getOperand(NumOps - (TID.isPredicable() ? 3 : 2));
461 unsigned JTI = JTOP.getIndex();
462 const MachineJumpTableInfo *MJTI = MF->getJumpTableInfo();
463 const std::vector<MachineJumpTableEntry> &JT = MJTI->getJumpTables();
464 assert(JTI < JT.size());
465 // Thumb instructions are 2 byte aligned, but JT entries are 4 byte
466 // 4 aligned. The assembler / linker may add 2 byte padding just before
467 // the JT entries. The size does not include this padding; the
468 // constant islands pass does separate bookkeeping for it.
469 // FIXME: If we know the size of the function is less than (1 << 16) *2
470 // bytes, we can use 16-bit entries instead. Then there won't be an
471 // alignment issue.
Evan Cheng25f7cfc2009-08-01 06:13:52 +0000472 unsigned InstSize = (Opc == ARM::tBR_JTr || Opc == ARM::t2BR_JT) ? 2 : 4;
473 unsigned NumEntries = getNumJTEntries(JT, JTI);
474 if (Opc == ARM::t2TBB && (NumEntries & 1))
475 // Make sure the instruction that follows TBB is 2-byte aligned.
476 // FIXME: Constant island pass should insert an "ALIGN" instruction
477 // instead.
478 ++NumEntries;
479 return NumEntries * EntrySize + InstSize;
David Goodwin334c2642009-07-08 16:09:28 +0000480 }
481 default:
482 // Otherwise, pseudo-instruction sizes are zero.
483 return 0;
484 }
485 }
486 }
487 return 0; // Not reached
488}
489
490/// Return true if the instruction is a register to register move and
491/// leave the source and dest operands in the passed parameters.
492///
493bool
494ARMBaseInstrInfo::isMoveInstr(const MachineInstr &MI,
495 unsigned &SrcReg, unsigned &DstReg,
496 unsigned& SrcSubIdx, unsigned& DstSubIdx) const {
497 SrcSubIdx = DstSubIdx = 0; // No sub-registers.
498
Evan Cheng68e3c6a2009-07-27 00:05:15 +0000499 switch (MI.getOpcode()) {
Evan Chengdced03f2009-07-27 00:24:36 +0000500 default: break;
Evan Cheng68e3c6a2009-07-27 00:05:15 +0000501 case ARM::FCPYS:
502 case ARM::FCPYD:
503 case ARM::VMOVD:
504 case ARM::VMOVQ: {
David Goodwin334c2642009-07-08 16:09:28 +0000505 SrcReg = MI.getOperand(1).getReg();
506 DstReg = MI.getOperand(0).getReg();
507 return true;
508 }
Evan Cheng68e3c6a2009-07-27 00:05:15 +0000509 case ARM::MOVr:
510 case ARM::tMOVr:
511 case ARM::tMOVgpr2tgpr:
512 case ARM::tMOVtgpr2gpr:
513 case ARM::tMOVgpr2gpr:
514 case ARM::t2MOVr: {
David Goodwin334c2642009-07-08 16:09:28 +0000515 assert(MI.getDesc().getNumOperands() >= 2 &&
516 MI.getOperand(0).isReg() &&
517 MI.getOperand(1).isReg() &&
518 "Invalid ARM MOV instruction");
519 SrcReg = MI.getOperand(1).getReg();
520 DstReg = MI.getOperand(0).getReg();
521 return true;
522 }
Evan Cheng68e3c6a2009-07-27 00:05:15 +0000523 }
David Goodwin334c2642009-07-08 16:09:28 +0000524
525 return false;
526}
527
Jim Grosbach764ab522009-08-11 15:33:49 +0000528unsigned
David Goodwin334c2642009-07-08 16:09:28 +0000529ARMBaseInstrInfo::isLoadFromStackSlot(const MachineInstr *MI,
530 int &FrameIndex) const {
Evan Chengdced03f2009-07-27 00:24:36 +0000531 switch (MI->getOpcode()) {
532 default: break;
533 case ARM::LDR:
534 case ARM::t2LDRs: // FIXME: don't use t2LDRs to access frame.
David Goodwin334c2642009-07-08 16:09:28 +0000535 if (MI->getOperand(1).isFI() &&
536 MI->getOperand(2).isReg() &&
537 MI->getOperand(3).isImm() &&
538 MI->getOperand(2).getReg() == 0 &&
539 MI->getOperand(3).getImm() == 0) {
540 FrameIndex = MI->getOperand(1).getIndex();
541 return MI->getOperand(0).getReg();
542 }
Evan Chengdced03f2009-07-27 00:24:36 +0000543 break;
544 case ARM::t2LDRi12:
545 case ARM::tRestore:
David Goodwin5ff58b52009-07-24 00:16:18 +0000546 if (MI->getOperand(1).isFI() &&
547 MI->getOperand(2).isImm() &&
548 MI->getOperand(2).getImm() == 0) {
549 FrameIndex = MI->getOperand(1).getIndex();
550 return MI->getOperand(0).getReg();
551 }
Evan Chengdced03f2009-07-27 00:24:36 +0000552 break;
553 case ARM::FLDD:
554 case ARM::FLDS:
David Goodwin334c2642009-07-08 16:09:28 +0000555 if (MI->getOperand(1).isFI() &&
556 MI->getOperand(2).isImm() &&
557 MI->getOperand(2).getImm() == 0) {
558 FrameIndex = MI->getOperand(1).getIndex();
559 return MI->getOperand(0).getReg();
560 }
Evan Chengdced03f2009-07-27 00:24:36 +0000561 break;
David Goodwin334c2642009-07-08 16:09:28 +0000562 }
563
564 return 0;
565}
566
567unsigned
568ARMBaseInstrInfo::isStoreToStackSlot(const MachineInstr *MI,
569 int &FrameIndex) const {
Evan Chengdced03f2009-07-27 00:24:36 +0000570 switch (MI->getOpcode()) {
571 default: break;
572 case ARM::STR:
573 case ARM::t2STRs: // FIXME: don't use t2STRs to access frame.
David Goodwin334c2642009-07-08 16:09:28 +0000574 if (MI->getOperand(1).isFI() &&
575 MI->getOperand(2).isReg() &&
576 MI->getOperand(3).isImm() &&
577 MI->getOperand(2).getReg() == 0 &&
578 MI->getOperand(3).getImm() == 0) {
579 FrameIndex = MI->getOperand(1).getIndex();
580 return MI->getOperand(0).getReg();
581 }
Evan Chengdced03f2009-07-27 00:24:36 +0000582 break;
583 case ARM::t2STRi12:
584 case ARM::tSpill:
David Goodwin5ff58b52009-07-24 00:16:18 +0000585 if (MI->getOperand(1).isFI() &&
586 MI->getOperand(2).isImm() &&
587 MI->getOperand(2).getImm() == 0) {
588 FrameIndex = MI->getOperand(1).getIndex();
589 return MI->getOperand(0).getReg();
590 }
Evan Chengdced03f2009-07-27 00:24:36 +0000591 break;
592 case ARM::FSTD:
Evan Cheng1d2426c2009-08-07 19:30:41 +0000593 case ARM::FSTS:
David Goodwin334c2642009-07-08 16:09:28 +0000594 if (MI->getOperand(1).isFI() &&
595 MI->getOperand(2).isImm() &&
596 MI->getOperand(2).getImm() == 0) {
597 FrameIndex = MI->getOperand(1).getIndex();
598 return MI->getOperand(0).getReg();
599 }
Evan Chengdced03f2009-07-27 00:24:36 +0000600 break;
David Goodwin334c2642009-07-08 16:09:28 +0000601 }
602
603 return 0;
604}
605
606bool
607ARMBaseInstrInfo::copyRegToReg(MachineBasicBlock &MBB,
608 MachineBasicBlock::iterator I,
609 unsigned DestReg, unsigned SrcReg,
610 const TargetRegisterClass *DestRC,
611 const TargetRegisterClass *SrcRC) const {
612 DebugLoc DL = DebugLoc::getUnknownLoc();
613 if (I != MBB.end()) DL = I->getDebugLoc();
614
615 if (DestRC != SrcRC) {
Evan Cheng1d2426c2009-08-07 19:30:41 +0000616 if (((DestRC == ARM::DPRRegisterClass) &&
617 (SrcRC == ARM::DPR_VFP2RegisterClass)) ||
618 ((SrcRC == ARM::DPRRegisterClass) &&
619 (DestRC == ARM::DPR_VFP2RegisterClass))) {
David Goodwin7bfdca02009-08-05 21:02:22 +0000620 // Allow copy between DPR and DPR_VFP2.
621 } else {
622 return false;
623 }
David Goodwin334c2642009-07-08 16:09:28 +0000624 }
625
David Goodwin7bfdca02009-08-05 21:02:22 +0000626 if (DestRC == ARM::GPRRegisterClass) {
Evan Cheng08b93c62009-07-27 00:33:08 +0000627 AddDefaultCC(AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::MOVr),
Evan Chengdd6f6322009-07-11 06:37:27 +0000628 DestReg).addReg(SrcReg)));
David Goodwin7bfdca02009-08-05 21:02:22 +0000629 } else if (DestRC == ARM::SPRRegisterClass) {
Evan Chengb74bb1a2009-07-24 00:53:56 +0000630 AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::FCPYS), DestReg)
David Goodwin334c2642009-07-08 16:09:28 +0000631 .addReg(SrcReg));
David Goodwin7bfdca02009-08-05 21:02:22 +0000632 } else if ((DestRC == ARM::DPRRegisterClass) ||
633 (DestRC == ARM::DPR_VFP2RegisterClass)) {
Evan Chengb74bb1a2009-07-24 00:53:56 +0000634 AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::FCPYD), DestReg)
David Goodwin334c2642009-07-08 16:09:28 +0000635 .addReg(SrcReg));
David Goodwin7bfdca02009-08-05 21:02:22 +0000636 } else if (DestRC == ARM::QPRRegisterClass) {
Evan Chengb74bb1a2009-07-24 00:53:56 +0000637 BuildMI(MBB, I, DL, get(ARM::VMOVQ), DestReg).addReg(SrcReg);
David Goodwin7bfdca02009-08-05 21:02:22 +0000638 } else {
David Goodwin334c2642009-07-08 16:09:28 +0000639 return false;
David Goodwin7bfdca02009-08-05 21:02:22 +0000640 }
David Goodwin334c2642009-07-08 16:09:28 +0000641
642 return true;
643}
644
645void ARMBaseInstrInfo::
646storeRegToStackSlot(MachineBasicBlock &MBB, MachineBasicBlock::iterator I,
647 unsigned SrcReg, bool isKill, int FI,
648 const TargetRegisterClass *RC) const {
649 DebugLoc DL = DebugLoc::getUnknownLoc();
650 if (I != MBB.end()) DL = I->getDebugLoc();
651
652 if (RC == ARM::GPRRegisterClass) {
Evan Cheng5732ca02009-07-27 03:14:20 +0000653 AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::STR))
David Goodwin334c2642009-07-08 16:09:28 +0000654 .addReg(SrcReg, getKillRegState(isKill))
655 .addFrameIndex(FI).addReg(0).addImm(0));
Evan Cheng1d2426c2009-08-07 19:30:41 +0000656 } else if (RC == ARM::DPRRegisterClass || RC == ARM::DPR_VFP2RegisterClass) {
Evan Chengb74bb1a2009-07-24 00:53:56 +0000657 AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::FSTD))
David Goodwin334c2642009-07-08 16:09:28 +0000658 .addReg(SrcReg, getKillRegState(isKill))
659 .addFrameIndex(FI).addImm(0));
Anton Korobeynikovbaf31082009-08-08 13:35:48 +0000660 } else if (RC == ARM::SPRRegisterClass) {
Evan Chengb74bb1a2009-07-24 00:53:56 +0000661 AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::FSTS))
David Goodwin334c2642009-07-08 16:09:28 +0000662 .addReg(SrcReg, getKillRegState(isKill))
663 .addFrameIndex(FI).addImm(0));
Anton Korobeynikovbaf31082009-08-08 13:35:48 +0000664 } else {
665 assert(RC == ARM::QPRRegisterClass && "Unknown regclass!");
666 // FIXME: Neon instructions should support predicates
667 BuildMI(MBB, I, DL, get(ARM::VSTRQ)).addReg(SrcReg, getKillRegState(isKill))
668 .addFrameIndex(FI).addImm(0);
David Goodwin334c2642009-07-08 16:09:28 +0000669 }
670}
671
David Goodwin334c2642009-07-08 16:09:28 +0000672void ARMBaseInstrInfo::
673loadRegFromStackSlot(MachineBasicBlock &MBB, MachineBasicBlock::iterator I,
674 unsigned DestReg, int FI,
675 const TargetRegisterClass *RC) const {
676 DebugLoc DL = DebugLoc::getUnknownLoc();
677 if (I != MBB.end()) DL = I->getDebugLoc();
678
679 if (RC == ARM::GPRRegisterClass) {
Evan Cheng5732ca02009-07-27 03:14:20 +0000680 AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::LDR), DestReg)
David Goodwin334c2642009-07-08 16:09:28 +0000681 .addFrameIndex(FI).addReg(0).addImm(0));
Evan Cheng1d2426c2009-08-07 19:30:41 +0000682 } else if (RC == ARM::DPRRegisterClass || RC == ARM::DPR_VFP2RegisterClass) {
Evan Chengb74bb1a2009-07-24 00:53:56 +0000683 AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::FLDD), DestReg)
David Goodwin334c2642009-07-08 16:09:28 +0000684 .addFrameIndex(FI).addImm(0));
Anton Korobeynikovbaf31082009-08-08 13:35:48 +0000685 } else if (RC == ARM::SPRRegisterClass) {
Evan Chengb74bb1a2009-07-24 00:53:56 +0000686 AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::FLDS), DestReg)
David Goodwin334c2642009-07-08 16:09:28 +0000687 .addFrameIndex(FI).addImm(0));
Anton Korobeynikovbaf31082009-08-08 13:35:48 +0000688 } else {
689 assert(RC == ARM::QPRRegisterClass && "Unknown regclass!");
690 // FIXME: Neon instructions should support predicates
691 BuildMI(MBB, I, DL, get(ARM::VLDRQ), DestReg).addFrameIndex(FI).addImm(0);
David Goodwin334c2642009-07-08 16:09:28 +0000692 }
693}
694
David Goodwin334c2642009-07-08 16:09:28 +0000695MachineInstr *ARMBaseInstrInfo::
696foldMemoryOperandImpl(MachineFunction &MF, MachineInstr *MI,
697 const SmallVectorImpl<unsigned> &Ops, int FI) const {
698 if (Ops.size() != 1) return NULL;
699
700 unsigned OpNum = Ops[0];
701 unsigned Opc = MI->getOpcode();
702 MachineInstr *NewMI = NULL;
Evan Cheng19068ba2009-08-10 06:32:05 +0000703 if (Opc == ARM::MOVr || Opc == ARM::t2MOVr) {
David Goodwin334c2642009-07-08 16:09:28 +0000704 // If it is updating CPSR, then it cannot be folded.
Evan Cheng19068ba2009-08-10 06:32:05 +0000705 if (MI->getOperand(4).getReg() == ARM::CPSR && !MI->getOperand(4).isDead())
706 return NULL;
707 unsigned Pred = MI->getOperand(2).getImm();
708 unsigned PredReg = MI->getOperand(3).getReg();
709 if (OpNum == 0) { // move -> store
710 unsigned SrcReg = MI->getOperand(1).getReg();
711 bool isKill = MI->getOperand(1).isKill();
712 bool isUndef = MI->getOperand(1).isUndef();
713 if (Opc == ARM::MOVr)
714 NewMI = BuildMI(MF, MI->getDebugLoc(), get(ARM::STR))
715 .addReg(SrcReg, getKillRegState(isKill) | getUndefRegState(isUndef))
716 .addFrameIndex(FI).addReg(0).addImm(0).addImm(Pred).addReg(PredReg);
717 else // ARM::t2MOVr
718 NewMI = BuildMI(MF, MI->getDebugLoc(), get(ARM::t2STRi12))
719 .addReg(SrcReg, getKillRegState(isKill) | getUndefRegState(isUndef))
720 .addFrameIndex(FI).addImm(0).addImm(Pred).addReg(PredReg);
721 } else { // move -> load
722 unsigned DstReg = MI->getOperand(0).getReg();
723 bool isDead = MI->getOperand(0).isDead();
724 bool isUndef = MI->getOperand(0).isUndef();
725 if (Opc == ARM::MOVr)
726 NewMI = BuildMI(MF, MI->getDebugLoc(), get(ARM::LDR))
727 .addReg(DstReg,
728 RegState::Define |
729 getDeadRegState(isDead) |
730 getUndefRegState(isUndef))
731 .addFrameIndex(FI).addReg(0).addImm(0).addImm(Pred).addReg(PredReg);
732 else // ARM::t2MOVr
733 NewMI = BuildMI(MF, MI->getDebugLoc(), get(ARM::t2LDRi12))
734 .addReg(DstReg,
735 RegState::Define |
736 getDeadRegState(isDead) |
737 getUndefRegState(isUndef))
738 .addFrameIndex(FI).addImm(0).addImm(Pred).addReg(PredReg);
David Goodwin334c2642009-07-08 16:09:28 +0000739 }
Evan Cheng19068ba2009-08-10 06:32:05 +0000740 } else if (Opc == ARM::tMOVgpr2gpr ||
741 Opc == ARM::tMOVtgpr2gpr ||
742 Opc == ARM::tMOVgpr2tgpr) {
743 if (OpNum == 0) { // move -> store
744 unsigned SrcReg = MI->getOperand(1).getReg();
745 bool isKill = MI->getOperand(1).isKill();
746 bool isUndef = MI->getOperand(1).isUndef();
747 NewMI = BuildMI(MF, MI->getDebugLoc(), get(ARM::t2STRi12))
748 .addReg(SrcReg, getKillRegState(isKill) | getUndefRegState(isUndef))
749 .addFrameIndex(FI).addImm(0).addImm(ARMCC::AL).addReg(0);
750 } else { // move -> load
751 unsigned DstReg = MI->getOperand(0).getReg();
752 bool isDead = MI->getOperand(0).isDead();
753 bool isUndef = MI->getOperand(0).isUndef();
754 NewMI = BuildMI(MF, MI->getDebugLoc(), get(ARM::t2LDRi12))
755 .addReg(DstReg,
756 RegState::Define |
757 getDeadRegState(isDead) |
758 getUndefRegState(isUndef))
759 .addFrameIndex(FI).addImm(0).addImm(ARMCC::AL).addReg(0);
760 }
761 } else if (Opc == ARM::FCPYS) {
David Goodwin334c2642009-07-08 16:09:28 +0000762 unsigned Pred = MI->getOperand(2).getImm();
763 unsigned PredReg = MI->getOperand(3).getReg();
764 if (OpNum == 0) { // move -> store
765 unsigned SrcReg = MI->getOperand(1).getReg();
766 bool isKill = MI->getOperand(1).isKill();
767 bool isUndef = MI->getOperand(1).isUndef();
Evan Chengb74bb1a2009-07-24 00:53:56 +0000768 NewMI = BuildMI(MF, MI->getDebugLoc(), get(ARM::FSTS))
David Goodwin334c2642009-07-08 16:09:28 +0000769 .addReg(SrcReg, getKillRegState(isKill) | getUndefRegState(isUndef))
770 .addFrameIndex(FI)
771 .addImm(0).addImm(Pred).addReg(PredReg);
772 } else { // move -> load
773 unsigned DstReg = MI->getOperand(0).getReg();
774 bool isDead = MI->getOperand(0).isDead();
775 bool isUndef = MI->getOperand(0).isUndef();
Evan Chengb74bb1a2009-07-24 00:53:56 +0000776 NewMI = BuildMI(MF, MI->getDebugLoc(), get(ARM::FLDS))
David Goodwin334c2642009-07-08 16:09:28 +0000777 .addReg(DstReg,
778 RegState::Define |
779 getDeadRegState(isDead) |
780 getUndefRegState(isUndef))
781 .addFrameIndex(FI).addImm(0).addImm(Pred).addReg(PredReg);
782 }
783 }
Evan Chengb74bb1a2009-07-24 00:53:56 +0000784 else if (Opc == ARM::FCPYD) {
David Goodwin334c2642009-07-08 16:09:28 +0000785 unsigned Pred = MI->getOperand(2).getImm();
786 unsigned PredReg = MI->getOperand(3).getReg();
787 if (OpNum == 0) { // move -> store
788 unsigned SrcReg = MI->getOperand(1).getReg();
789 bool isKill = MI->getOperand(1).isKill();
790 bool isUndef = MI->getOperand(1).isUndef();
Evan Chengb74bb1a2009-07-24 00:53:56 +0000791 NewMI = BuildMI(MF, MI->getDebugLoc(), get(ARM::FSTD))
David Goodwin334c2642009-07-08 16:09:28 +0000792 .addReg(SrcReg, getKillRegState(isKill) | getUndefRegState(isUndef))
793 .addFrameIndex(FI).addImm(0).addImm(Pred).addReg(PredReg);
794 } else { // move -> load
795 unsigned DstReg = MI->getOperand(0).getReg();
796 bool isDead = MI->getOperand(0).isDead();
797 bool isUndef = MI->getOperand(0).isUndef();
Evan Chengb74bb1a2009-07-24 00:53:56 +0000798 NewMI = BuildMI(MF, MI->getDebugLoc(), get(ARM::FLDD))
David Goodwin334c2642009-07-08 16:09:28 +0000799 .addReg(DstReg,
800 RegState::Define |
801 getDeadRegState(isDead) |
802 getUndefRegState(isUndef))
803 .addFrameIndex(FI).addImm(0).addImm(Pred).addReg(PredReg);
804 }
805 }
806
807 return NewMI;
808}
809
Jim Grosbach764ab522009-08-11 15:33:49 +0000810MachineInstr*
David Goodwin334c2642009-07-08 16:09:28 +0000811ARMBaseInstrInfo::foldMemoryOperandImpl(MachineFunction &MF,
812 MachineInstr* MI,
813 const SmallVectorImpl<unsigned> &Ops,
814 MachineInstr* LoadMI) const {
Evan Cheng1f5c9882009-07-27 04:18:04 +0000815 // FIXME
David Goodwin334c2642009-07-08 16:09:28 +0000816 return 0;
817}
818
819bool
820ARMBaseInstrInfo::canFoldMemoryOperand(const MachineInstr *MI,
Evan Cheng22946452009-08-10 05:51:48 +0000821 const SmallVectorImpl<unsigned> &Ops) const {
David Goodwin334c2642009-07-08 16:09:28 +0000822 if (Ops.size() != 1) return false;
823
824 unsigned Opc = MI->getOpcode();
Evan Cheng5732ca02009-07-27 03:14:20 +0000825 if (Opc == ARM::MOVr || Opc == ARM::t2MOVr) {
David Goodwin334c2642009-07-08 16:09:28 +0000826 // If it is updating CPSR, then it cannot be folded.
Evan Cheng22946452009-08-10 05:51:48 +0000827 return MI->getOperand(4).getReg() != ARM::CPSR ||
828 MI->getOperand(4).isDead();
Evan Cheng19068ba2009-08-10 06:32:05 +0000829 } else if (Opc == ARM::tMOVgpr2gpr ||
830 Opc == ARM::tMOVtgpr2gpr ||
831 Opc == ARM::tMOVgpr2tgpr) {
832 return true;
Evan Chengb74bb1a2009-07-24 00:53:56 +0000833 } else if (Opc == ARM::FCPYS || Opc == ARM::FCPYD) {
David Goodwin334c2642009-07-08 16:09:28 +0000834 return true;
Evan Chengb74bb1a2009-07-24 00:53:56 +0000835 } else if (Opc == ARM::VMOVD || Opc == ARM::VMOVQ) {
David Goodwin334c2642009-07-08 16:09:28 +0000836 return false; // FIXME
837 }
838
839 return false;
840}
Evan Cheng5ca53a72009-07-27 18:20:05 +0000841
Evan Cheng8fb90362009-08-08 03:20:32 +0000842/// getInstrPredicate - If instruction is predicated, returns its predicate
843/// condition, otherwise returns AL. It also returns the condition code
844/// register by reference.
845ARMCC::CondCodes llvm::getInstrPredicate(MachineInstr *MI, unsigned &PredReg) {
846 int PIdx = MI->findFirstPredOperandIdx();
847 if (PIdx == -1) {
848 PredReg = 0;
849 return ARMCC::AL;
850 }
851
852 PredReg = MI->getOperand(PIdx+1).getReg();
853 return (ARMCC::CondCodes)MI->getOperand(PIdx).getImm();
854}
855
856
Evan Cheng6495f632009-07-28 05:48:47 +0000857int llvm::getMatchingCondBranchOpcode(int Opc) {
Evan Cheng5ca53a72009-07-27 18:20:05 +0000858 if (Opc == ARM::B)
859 return ARM::Bcc;
860 else if (Opc == ARM::tB)
861 return ARM::tBcc;
862 else if (Opc == ARM::t2B)
863 return ARM::t2Bcc;
864
865 llvm_unreachable("Unknown unconditional branch opcode!");
866 return 0;
867}
868
Evan Cheng6495f632009-07-28 05:48:47 +0000869
870void llvm::emitARMRegPlusImmediate(MachineBasicBlock &MBB,
871 MachineBasicBlock::iterator &MBBI, DebugLoc dl,
872 unsigned DestReg, unsigned BaseReg, int NumBytes,
873 ARMCC::CondCodes Pred, unsigned PredReg,
874 const ARMBaseInstrInfo &TII) {
875 bool isSub = NumBytes < 0;
876 if (isSub) NumBytes = -NumBytes;
877
878 while (NumBytes) {
879 unsigned RotAmt = ARM_AM::getSOImmValRotate(NumBytes);
880 unsigned ThisVal = NumBytes & ARM_AM::rotr32(0xFF, RotAmt);
881 assert(ThisVal && "Didn't extract field correctly");
882
883 // We will handle these bits from offset, clear them.
884 NumBytes &= ~ThisVal;
885
886 assert(ARM_AM::getSOImmVal(ThisVal) != -1 && "Bit extraction didn't work?");
887
888 // Build the new ADD / SUB.
889 unsigned Opc = isSub ? ARM::SUBri : ARM::ADDri;
890 BuildMI(MBB, MBBI, dl, TII.get(Opc), DestReg)
891 .addReg(BaseReg, RegState::Kill).addImm(ThisVal)
892 .addImm((unsigned)Pred).addReg(PredReg).addReg(0);
893 BaseReg = DestReg;
894 }
895}
896
897int llvm::rewriteARMFrameIndex(MachineInstr &MI, unsigned FrameRegIdx,
898 unsigned FrameReg, int Offset,
899 const ARMBaseInstrInfo &TII) {
900 unsigned Opcode = MI.getOpcode();
901 const TargetInstrDesc &Desc = MI.getDesc();
902 unsigned AddrMode = (Desc.TSFlags & ARMII::AddrModeMask);
903 bool isSub = false;
Jim Grosbach764ab522009-08-11 15:33:49 +0000904
Evan Cheng6495f632009-07-28 05:48:47 +0000905 // Memory operands in inline assembly always use AddrMode2.
906 if (Opcode == ARM::INLINEASM)
907 AddrMode = ARMII::AddrMode2;
Jim Grosbach764ab522009-08-11 15:33:49 +0000908
Evan Cheng6495f632009-07-28 05:48:47 +0000909 if (Opcode == ARM::ADDri) {
910 Offset += MI.getOperand(FrameRegIdx+1).getImm();
911 if (Offset == 0) {
912 // Turn it into a move.
913 MI.setDesc(TII.get(ARM::MOVr));
914 MI.getOperand(FrameRegIdx).ChangeToRegister(FrameReg, false);
915 MI.RemoveOperand(FrameRegIdx+1);
916 return 0;
917 } else if (Offset < 0) {
918 Offset = -Offset;
919 isSub = true;
920 MI.setDesc(TII.get(ARM::SUBri));
921 }
922
923 // Common case: small offset, fits into instruction.
924 if (ARM_AM::getSOImmVal(Offset) != -1) {
925 // Replace the FrameIndex with sp / fp
926 MI.getOperand(FrameRegIdx).ChangeToRegister(FrameReg, false);
927 MI.getOperand(FrameRegIdx+1).ChangeToImmediate(Offset);
928 return 0;
929 }
930
931 // Otherwise, pull as much of the immedidate into this ADDri/SUBri
932 // as possible.
933 unsigned RotAmt = ARM_AM::getSOImmValRotate(Offset);
934 unsigned ThisImmVal = Offset & ARM_AM::rotr32(0xFF, RotAmt);
935
936 // We will handle these bits from offset, clear them.
937 Offset &= ~ThisImmVal;
938
939 // Get the properly encoded SOImmVal field.
940 assert(ARM_AM::getSOImmVal(ThisImmVal) != -1 &&
941 "Bit extraction didn't work?");
942 MI.getOperand(FrameRegIdx+1).ChangeToImmediate(ThisImmVal);
943 } else {
944 unsigned ImmIdx = 0;
945 int InstrOffs = 0;
946 unsigned NumBits = 0;
947 unsigned Scale = 1;
948 switch (AddrMode) {
949 case ARMII::AddrMode2: {
950 ImmIdx = FrameRegIdx+2;
951 InstrOffs = ARM_AM::getAM2Offset(MI.getOperand(ImmIdx).getImm());
952 if (ARM_AM::getAM2Op(MI.getOperand(ImmIdx).getImm()) == ARM_AM::sub)
953 InstrOffs *= -1;
954 NumBits = 12;
955 break;
956 }
957 case ARMII::AddrMode3: {
958 ImmIdx = FrameRegIdx+2;
959 InstrOffs = ARM_AM::getAM3Offset(MI.getOperand(ImmIdx).getImm());
960 if (ARM_AM::getAM3Op(MI.getOperand(ImmIdx).getImm()) == ARM_AM::sub)
961 InstrOffs *= -1;
962 NumBits = 8;
963 break;
964 }
Anton Korobeynikovbaf31082009-08-08 13:35:48 +0000965 case ARMII::AddrMode4:
966 break;
Evan Cheng6495f632009-07-28 05:48:47 +0000967 case ARMII::AddrMode5: {
968 ImmIdx = FrameRegIdx+1;
969 InstrOffs = ARM_AM::getAM5Offset(MI.getOperand(ImmIdx).getImm());
970 if (ARM_AM::getAM5Op(MI.getOperand(ImmIdx).getImm()) == ARM_AM::sub)
971 InstrOffs *= -1;
972 NumBits = 8;
973 Scale = 4;
974 break;
975 }
976 default:
977 llvm_unreachable("Unsupported addressing mode!");
978 break;
979 }
980
981 Offset += InstrOffs * Scale;
982 assert((Offset & (Scale-1)) == 0 && "Can't encode this offset!");
983 if (Offset < 0) {
984 Offset = -Offset;
985 isSub = true;
986 }
987
988 // Attempt to fold address comp. if opcode has offset bits
989 if (NumBits > 0) {
990 // Common case: small offset, fits into instruction.
991 MachineOperand &ImmOp = MI.getOperand(ImmIdx);
992 int ImmedOffset = Offset / Scale;
993 unsigned Mask = (1 << NumBits) - 1;
994 if ((unsigned)Offset <= Mask * Scale) {
995 // Replace the FrameIndex with sp
996 MI.getOperand(FrameRegIdx).ChangeToRegister(FrameReg, false);
997 if (isSub)
998 ImmedOffset |= 1 << NumBits;
999 ImmOp.ChangeToImmediate(ImmedOffset);
1000 return 0;
1001 }
Jim Grosbach764ab522009-08-11 15:33:49 +00001002
Evan Cheng6495f632009-07-28 05:48:47 +00001003 // Otherwise, it didn't fit. Pull in what we can to simplify the immed.
1004 ImmedOffset = ImmedOffset & Mask;
1005 if (isSub)
1006 ImmedOffset |= 1 << NumBits;
1007 ImmOp.ChangeToImmediate(ImmedOffset);
1008 Offset &= ~(Mask*Scale);
1009 }
1010 }
1011
1012 return (isSub) ? -Offset : Offset;
1013}