blob: 8d1756557102be00cb0132421dda56c77847fa40 [file] [log] [blame]
Eric Christopherab695882010-07-21 22:26:11 +00001//===-- ARMFastISel.cpp - ARM FastISel implementation ---------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the ARM-specific support for the FastISel class. Some
11// of the target-specific code is generated by tablegen in the file
12// ARMGenFastISel.inc, which is #included here.
13//
14//===----------------------------------------------------------------------===//
15
16#include "ARM.h"
Eric Christopher456144e2010-08-19 00:37:05 +000017#include "ARMBaseInstrInfo.h"
Eric Christopherd10cd7b2010-09-10 23:18:12 +000018#include "ARMCallingConv.h"
Eric Christopherc9932f62010-10-01 23:24:42 +000019#include "ARMConstantPoolValue.h"
Chandler Carruthd04a8d42012-12-03 16:50:05 +000020#include "ARMSubtarget.h"
21#include "ARMTargetMachine.h"
Evan Chengee04a6d2011-07-20 23:34:39 +000022#include "MCTargetDesc/ARMAddressingModes.h"
Chandler Carruthd04a8d42012-12-03 16:50:05 +000023#include "llvm/CodeGen/Analysis.h"
24#include "llvm/CodeGen/FastISel.h"
25#include "llvm/CodeGen/FunctionLoweringInfo.h"
26#include "llvm/CodeGen/MachineConstantPool.h"
27#include "llvm/CodeGen/MachineFrameInfo.h"
28#include "llvm/CodeGen/MachineInstrBuilder.h"
29#include "llvm/CodeGen/MachineMemOperand.h"
30#include "llvm/CodeGen/MachineModuleInfo.h"
31#include "llvm/CodeGen/MachineRegisterInfo.h"
Chandler Carruth0b8c9a82013-01-02 11:36:10 +000032#include "llvm/IR/CallingConv.h"
33#include "llvm/IR/DataLayout.h"
34#include "llvm/IR/DerivedTypes.h"
35#include "llvm/IR/GlobalVariable.h"
36#include "llvm/IR/Instructions.h"
37#include "llvm/IR/IntrinsicInst.h"
38#include "llvm/IR/Module.h"
39#include "llvm/IR/Operator.h"
Eric Christopherab695882010-07-21 22:26:11 +000040#include "llvm/Support/CallSite.h"
Eric Christopher038fea52010-08-17 00:46:57 +000041#include "llvm/Support/CommandLine.h"
Eric Christopherab695882010-07-21 22:26:11 +000042#include "llvm/Support/ErrorHandling.h"
43#include "llvm/Support/GetElementPtrTypeIterator.h"
JF Bastien8fc760c2013-06-07 20:10:37 +000044#include "llvm/Support/MathExtras.h"
Eric Christopher0fe7d542010-08-17 01:25:29 +000045#include "llvm/Target/TargetInstrInfo.h"
46#include "llvm/Target/TargetLowering.h"
47#include "llvm/Target/TargetMachine.h"
Eric Christopherab695882010-07-21 22:26:11 +000048#include "llvm/Target/TargetOptions.h"
49using namespace llvm;
50
Eric Christopher836c6242010-12-15 23:47:29 +000051extern cl::opt<bool> EnableARMLongCalls;
52
Eric Christopherab695882010-07-21 22:26:11 +000053namespace {
Eric Christopher827656d2010-11-20 22:38:27 +000054
Eric Christopher0d581222010-11-19 22:30:02 +000055 // All possible address modes, plus some.
56 typedef struct Address {
57 enum {
58 RegBase,
59 FrameIndexBase
60 } BaseType;
Eric Christopher827656d2010-11-20 22:38:27 +000061
Eric Christopher0d581222010-11-19 22:30:02 +000062 union {
63 unsigned Reg;
64 int FI;
65 } Base;
Eric Christopher827656d2010-11-20 22:38:27 +000066
Eric Christopher0d581222010-11-19 22:30:02 +000067 int Offset;
Eric Christopher827656d2010-11-20 22:38:27 +000068
Eric Christopher0d581222010-11-19 22:30:02 +000069 // Innocuous defaults for our address.
70 Address()
Jim Grosbach0c720762011-05-16 22:24:07 +000071 : BaseType(RegBase), Offset(0) {
Eric Christopher0d581222010-11-19 22:30:02 +000072 Base.Reg = 0;
73 }
74 } Address;
Eric Christopherab695882010-07-21 22:26:11 +000075
76class ARMFastISel : public FastISel {
77
78 /// Subtarget - Keep a pointer to the ARMSubtarget around so that we can
79 /// make the right decision when generating code for different targets.
80 const ARMSubtarget *Subtarget;
Eric Christopher0fe7d542010-08-17 01:25:29 +000081 const TargetMachine &TM;
82 const TargetInstrInfo &TII;
83 const TargetLowering &TLI;
Eric Christopherc9932f62010-10-01 23:24:42 +000084 ARMFunctionInfo *AFI;
Eric Christopherab695882010-07-21 22:26:11 +000085
Eric Christopher8cf6c602010-09-29 22:24:45 +000086 // Convenience variables to avoid some queries.
Chad Rosier66dc8ca2011-11-08 21:12:00 +000087 bool isThumb2;
Eric Christopher8cf6c602010-09-29 22:24:45 +000088 LLVMContext *Context;
Eric Christophereaa204b2010-09-02 01:39:14 +000089
Eric Christopherab695882010-07-21 22:26:11 +000090 public:
Bob Wilsond49edb72012-08-03 04:06:28 +000091 explicit ARMFastISel(FunctionLoweringInfo &funcInfo,
92 const TargetLibraryInfo *libInfo)
93 : FastISel(funcInfo, libInfo),
Eric Christopher0fe7d542010-08-17 01:25:29 +000094 TM(funcInfo.MF->getTarget()),
95 TII(*TM.getInstrInfo()),
96 TLI(*TM.getTargetLowering()) {
Eric Christopherab695882010-07-21 22:26:11 +000097 Subtarget = &TM.getSubtarget<ARMSubtarget>();
Eric Christopher7fe55b72010-08-23 22:32:45 +000098 AFI = funcInfo.MF->getInfo<ARMFunctionInfo>();
Chad Rosier66dc8ca2011-11-08 21:12:00 +000099 isThumb2 = AFI->isThumbFunction();
Eric Christopher8cf6c602010-09-29 22:24:45 +0000100 Context = &funcInfo.Fn->getContext();
Eric Christopherab695882010-07-21 22:26:11 +0000101 }
102
Eric Christophercb592292010-08-20 00:20:31 +0000103 // Code from FastISel.cpp.
Craig Topper35fc62b2012-08-18 21:38:45 +0000104 private:
105 unsigned FastEmitInst_(unsigned MachineInstOpcode,
106 const TargetRegisterClass *RC);
107 unsigned FastEmitInst_r(unsigned MachineInstOpcode,
108 const TargetRegisterClass *RC,
109 unsigned Op0, bool Op0IsKill);
110 unsigned FastEmitInst_rr(unsigned MachineInstOpcode,
111 const TargetRegisterClass *RC,
112 unsigned Op0, bool Op0IsKill,
113 unsigned Op1, bool Op1IsKill);
114 unsigned FastEmitInst_rrr(unsigned MachineInstOpcode,
115 const TargetRegisterClass *RC,
116 unsigned Op0, bool Op0IsKill,
117 unsigned Op1, bool Op1IsKill,
118 unsigned Op2, bool Op2IsKill);
119 unsigned FastEmitInst_ri(unsigned MachineInstOpcode,
120 const TargetRegisterClass *RC,
121 unsigned Op0, bool Op0IsKill,
122 uint64_t Imm);
123 unsigned FastEmitInst_rf(unsigned MachineInstOpcode,
124 const TargetRegisterClass *RC,
125 unsigned Op0, bool Op0IsKill,
126 const ConstantFP *FPImm);
127 unsigned FastEmitInst_rri(unsigned MachineInstOpcode,
128 const TargetRegisterClass *RC,
129 unsigned Op0, bool Op0IsKill,
130 unsigned Op1, bool Op1IsKill,
131 uint64_t Imm);
132 unsigned FastEmitInst_i(unsigned MachineInstOpcode,
133 const TargetRegisterClass *RC,
134 uint64_t Imm);
135 unsigned FastEmitInst_ii(unsigned MachineInstOpcode,
136 const TargetRegisterClass *RC,
137 uint64_t Imm1, uint64_t Imm2);
Eric Christopheraf3dce52011-03-12 01:09:29 +0000138
Craig Topper35fc62b2012-08-18 21:38:45 +0000139 unsigned FastEmitInst_extractsubreg(MVT RetVT,
140 unsigned Op0, bool Op0IsKill,
141 uint32_t Idx);
Eric Christopherac1a19e2010-09-09 01:06:51 +0000142
Eric Christophercb592292010-08-20 00:20:31 +0000143 // Backend specific FastISel code.
Craig Topper35fc62b2012-08-18 21:38:45 +0000144 private:
Eric Christopherab695882010-07-21 22:26:11 +0000145 virtual bool TargetSelectInstruction(const Instruction *I);
Eric Christopher1b61ef42010-09-02 01:48:11 +0000146 virtual unsigned TargetMaterializeConstant(const Constant *C);
Eric Christopherf9764fa2010-09-30 20:49:44 +0000147 virtual unsigned TargetMaterializeAlloca(const AllocaInst *AI);
Eli Bendersky75299e32013-04-19 22:29:18 +0000148 virtual bool tryToFoldLoadIntoMI(MachineInstr *MI, unsigned OpNo,
149 const LoadInst *LI);
Evan Cheng092e5e72013-02-11 01:27:15 +0000150 virtual bool FastLowerArguments();
Craig Topper35fc62b2012-08-18 21:38:45 +0000151 private:
Eric Christopherab695882010-07-21 22:26:11 +0000152 #include "ARMGenFastISel.inc"
Eric Christopherac1a19e2010-09-09 01:06:51 +0000153
Eric Christopher83007122010-08-23 21:44:12 +0000154 // Instruction selection routines.
Eric Christopher44bff902010-09-10 23:10:30 +0000155 private:
Eric Christopher17787722010-10-21 21:47:51 +0000156 bool SelectLoad(const Instruction *I);
157 bool SelectStore(const Instruction *I);
158 bool SelectBranch(const Instruction *I);
Chad Rosier60c8fa62012-02-07 23:56:08 +0000159 bool SelectIndirectBr(const Instruction *I);
Eric Christopher17787722010-10-21 21:47:51 +0000160 bool SelectCmp(const Instruction *I);
161 bool SelectFPExt(const Instruction *I);
162 bool SelectFPTrunc(const Instruction *I);
Chad Rosier3901c3e2012-02-06 23:50:07 +0000163 bool SelectBinaryIntOp(const Instruction *I, unsigned ISDOpcode);
164 bool SelectBinaryFPOp(const Instruction *I, unsigned ISDOpcode);
Chad Rosierae46a332012-02-03 21:14:11 +0000165 bool SelectIToFP(const Instruction *I, bool isSigned);
166 bool SelectFPToI(const Instruction *I, bool isSigned);
Chad Rosier7ccb30b2012-02-03 21:07:27 +0000167 bool SelectDiv(const Instruction *I, bool isSigned);
Chad Rosier769422f2012-02-03 21:23:45 +0000168 bool SelectRem(const Instruction *I, bool isSigned);
Chad Rosier11add262011-11-11 23:31:03 +0000169 bool SelectCall(const Instruction *I, const char *IntrMemName);
170 bool SelectIntrinsicCall(const IntrinsicInst &I);
Eric Christopher17787722010-10-21 21:47:51 +0000171 bool SelectSelect(const Instruction *I);
Eric Christopher4f512ef2010-10-22 01:28:00 +0000172 bool SelectRet(const Instruction *I);
Chad Rosier0d7b2312011-11-02 00:18:48 +0000173 bool SelectTrunc(const Instruction *I);
174 bool SelectIntExt(const Instruction *I);
Jush Lu29465492012-08-03 02:37:48 +0000175 bool SelectShift(const Instruction *I, ARM_AM::ShiftOpc ShiftTy);
Eric Christopherab695882010-07-21 22:26:11 +0000176
Eric Christopher83007122010-08-23 21:44:12 +0000177 // Utility routines.
Eric Christopher456144e2010-08-19 00:37:05 +0000178 private:
Chris Lattnerdb125cf2011-07-18 04:54:35 +0000179 bool isTypeLegal(Type *Ty, MVT &VT);
180 bool isLoadTypeLegal(Type *Ty, MVT &VT);
Chad Rosiere07cd5e2011-11-02 18:08:25 +0000181 bool ARMEmitCmp(const Value *Src1Value, const Value *Src2Value,
182 bool isZExt);
Patrik Hagglunda61b17c2012-12-13 06:34:11 +0000183 bool ARMEmitLoad(MVT VT, unsigned &ResultReg, Address &Addr,
Chad Rosier404ed3c2011-12-14 17:26:05 +0000184 unsigned Alignment = 0, bool isZExt = true,
185 bool allocReg = true);
Patrik Hagglunda61b17c2012-12-13 06:34:11 +0000186 bool ARMEmitStore(MVT VT, unsigned SrcReg, Address &Addr,
Bob Wilson6ce2dea2011-12-04 00:52:23 +0000187 unsigned Alignment = 0);
Eric Christopher0d581222010-11-19 22:30:02 +0000188 bool ARMComputeAddress(const Value *Obj, Address &Addr);
Chad Rosier6290b932012-12-17 22:35:29 +0000189 void ARMSimplifyAddress(Address &Addr, MVT VT, bool useAM3);
Chad Rosier2c42b8c2011-11-14 23:04:09 +0000190 bool ARMIsMemCpySmall(uint64_t Len);
Chad Rosierc9758b12012-12-06 01:34:31 +0000191 bool ARMTryEmitSmallMemCpy(Address Dest, Address Src, uint64_t Len,
192 unsigned Alignment);
Chad Rosier316a5aa2012-12-17 19:59:43 +0000193 unsigned ARMEmitIntExt(MVT SrcVT, unsigned SrcReg, MVT DestVT, bool isZExt);
Patrik Hagglunda61b17c2012-12-13 06:34:11 +0000194 unsigned ARMMaterializeFP(const ConstantFP *CFP, MVT VT);
195 unsigned ARMMaterializeInt(const Constant *C, MVT VT);
196 unsigned ARMMaterializeGV(const GlobalValue *GV, MVT VT);
197 unsigned ARMMoveToFPReg(MVT VT, unsigned SrcReg);
198 unsigned ARMMoveToIntReg(MVT VT, unsigned SrcReg);
Chad Rosier49d6fc02012-06-12 19:25:13 +0000199 unsigned ARMSelectCallOp(bool UseReg);
Patrik Hagglunda61b17c2012-12-13 06:34:11 +0000200 unsigned ARMLowerPICELF(const GlobalValue *GV, unsigned Align, MVT VT);
Eric Christopherac1a19e2010-09-09 01:06:51 +0000201
Eric Christopherd10cd7b2010-09-10 23:18:12 +0000202 // Call handling routines.
203 private:
Jush Luee649832012-07-19 09:49:00 +0000204 CCAssignFn *CCAssignFnForCall(CallingConv::ID CC,
205 bool Return,
206 bool isVarArg);
Eric Christopherdccd2c32010-10-11 08:38:55 +0000207 bool ProcessCallArgs(SmallVectorImpl<Value*> &Args,
Eric Christophera9a7a1a2010-09-29 23:11:09 +0000208 SmallVectorImpl<unsigned> &ArgRegs,
Duncan Sands1440e8b2010-11-03 11:35:31 +0000209 SmallVectorImpl<MVT> &ArgVTs,
Eric Christophera9a7a1a2010-09-29 23:11:09 +0000210 SmallVectorImpl<ISD::ArgFlagsTy> &ArgFlags,
211 SmallVectorImpl<unsigned> &RegArgs,
212 CallingConv::ID CC,
Jush Luee649832012-07-19 09:49:00 +0000213 unsigned &NumBytes,
214 bool isVarArg);
Chad Rosier49d6fc02012-06-12 19:25:13 +0000215 unsigned getLibcallReg(const Twine &Name);
Duncan Sands1440e8b2010-11-03 11:35:31 +0000216 bool FinishCall(MVT RetVT, SmallVectorImpl<unsigned> &UsedRegs,
Eric Christophera9a7a1a2010-09-29 23:11:09 +0000217 const Instruction *I, CallingConv::ID CC,
Jush Luee649832012-07-19 09:49:00 +0000218 unsigned &NumBytes, bool isVarArg);
Eric Christopher7ed8ec92010-09-28 01:21:42 +0000219 bool ARMEmitLibcall(const Instruction *I, RTLIB::Libcall Call);
Eric Christopherd10cd7b2010-09-10 23:18:12 +0000220
221 // OptionalDef handling routines.
222 private:
Eric Christopheraf3dce52011-03-12 01:09:29 +0000223 bool isARMNEONPred(const MachineInstr *MI);
Eric Christopher456144e2010-08-19 00:37:05 +0000224 bool DefinesOptionalPredicate(MachineInstr *MI, bool *CPSR);
225 const MachineInstrBuilder &AddOptionalDefs(const MachineInstrBuilder &MIB);
Chad Rosier6290b932012-12-17 22:35:29 +0000226 void AddLoadStoreOperands(MVT VT, Address &Addr,
Cameron Zwarichc152aa62011-05-28 20:34:49 +0000227 const MachineInstrBuilder &MIB,
Chad Rosierb29b9502011-11-13 02:23:59 +0000228 unsigned Flags, bool useAM3);
Eric Christopher456144e2010-08-19 00:37:05 +0000229};
Eric Christopherab695882010-07-21 22:26:11 +0000230
231} // end anonymous namespace
232
Eric Christopherd10cd7b2010-09-10 23:18:12 +0000233#include "ARMGenCallingConv.inc"
Eric Christopherab695882010-07-21 22:26:11 +0000234
Eric Christopher456144e2010-08-19 00:37:05 +0000235// DefinesOptionalPredicate - This is different from DefinesPredicate in that
236// we don't care about implicit defs here, just places we'll need to add a
237// default CCReg argument. Sets CPSR if we're setting CPSR instead of CCR.
238bool ARMFastISel::DefinesOptionalPredicate(MachineInstr *MI, bool *CPSR) {
Evan Cheng5a96b3d2011-12-07 07:15:52 +0000239 if (!MI->hasOptionalDef())
Eric Christopher456144e2010-08-19 00:37:05 +0000240 return false;
241
242 // Look to see if our OptionalDef is defining CPSR or CCR.
243 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
244 const MachineOperand &MO = MI->getOperand(i);
Eric Christopherf762fbe2010-08-20 00:36:24 +0000245 if (!MO.isReg() || !MO.isDef()) continue;
246 if (MO.getReg() == ARM::CPSR)
Eric Christopher456144e2010-08-19 00:37:05 +0000247 *CPSR = true;
248 }
249 return true;
250}
251
Eric Christopheraf3dce52011-03-12 01:09:29 +0000252bool ARMFastISel::isARMNEONPred(const MachineInstr *MI) {
Evan Chenge837dea2011-06-28 19:10:37 +0000253 const MCInstrDesc &MCID = MI->getDesc();
Eric Christopher299bbb22011-04-29 00:03:10 +0000254
Eric Christopheraf3dce52011-03-12 01:09:29 +0000255 // If we're a thumb2 or not NEON function we were handled via isPredicable.
Evan Chenge837dea2011-06-28 19:10:37 +0000256 if ((MCID.TSFlags & ARMII::DomainMask) != ARMII::DomainNEON ||
Eric Christopheraf3dce52011-03-12 01:09:29 +0000257 AFI->isThumb2Function())
258 return false;
Eric Christopher299bbb22011-04-29 00:03:10 +0000259
Evan Chenge837dea2011-06-28 19:10:37 +0000260 for (unsigned i = 0, e = MCID.getNumOperands(); i != e; ++i)
261 if (MCID.OpInfo[i].isPredicate())
Eric Christopheraf3dce52011-03-12 01:09:29 +0000262 return true;
Eric Christopher299bbb22011-04-29 00:03:10 +0000263
Eric Christopheraf3dce52011-03-12 01:09:29 +0000264 return false;
265}
266
Eric Christopher456144e2010-08-19 00:37:05 +0000267// If the machine is predicable go ahead and add the predicate operands, if
268// it needs default CC operands add those.
Eric Christopheraaa8df42010-11-02 01:21:28 +0000269// TODO: If we want to support thumb1 then we'll need to deal with optional
270// CPSR defs that need to be added before the remaining operands. See s_cc_out
271// for descriptions why.
Eric Christopher456144e2010-08-19 00:37:05 +0000272const MachineInstrBuilder &
273ARMFastISel::AddOptionalDefs(const MachineInstrBuilder &MIB) {
274 MachineInstr *MI = &*MIB;
275
Eric Christopheraf3dce52011-03-12 01:09:29 +0000276 // Do we use a predicate? or...
277 // Are we NEON in ARM mode and have a predicate operand? If so, I know
278 // we're not predicable but add it anyways.
279 if (TII.isPredicable(MI) || isARMNEONPred(MI))
Eric Christopher456144e2010-08-19 00:37:05 +0000280 AddDefaultPred(MIB);
Eric Christopher299bbb22011-04-29 00:03:10 +0000281
Sylvestre Ledru94c22712012-09-27 10:14:43 +0000282 // Do we optionally set a predicate? Preds is size > 0 iff the predicate
Eric Christopher456144e2010-08-19 00:37:05 +0000283 // defines CPSR. All other OptionalDefines in ARM are the CCR register.
Eric Christopher979e0a12010-08-19 15:35:27 +0000284 bool CPSR = false;
Eric Christopher456144e2010-08-19 00:37:05 +0000285 if (DefinesOptionalPredicate(MI, &CPSR)) {
286 if (CPSR)
287 AddDefaultT1CC(MIB);
288 else
289 AddDefaultCC(MIB);
290 }
291 return MIB;
292}
293
Eric Christopher0fe7d542010-08-17 01:25:29 +0000294unsigned ARMFastISel::FastEmitInst_(unsigned MachineInstOpcode,
295 const TargetRegisterClass* RC) {
296 unsigned ResultReg = createResultReg(RC);
Evan Chenge837dea2011-06-28 19:10:37 +0000297 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Eric Christopher0fe7d542010-08-17 01:25:29 +0000298
Eric Christopher456144e2010-08-19 00:37:05 +0000299 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg));
Eric Christopher0fe7d542010-08-17 01:25:29 +0000300 return ResultReg;
301}
302
303unsigned ARMFastISel::FastEmitInst_r(unsigned MachineInstOpcode,
304 const TargetRegisterClass *RC,
305 unsigned Op0, bool Op0IsKill) {
306 unsigned ResultReg = createResultReg(RC);
Evan Chenge837dea2011-06-28 19:10:37 +0000307 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Eric Christopher0fe7d542010-08-17 01:25:29 +0000308
Chad Rosier40d552e2012-02-15 17:36:21 +0000309 if (II.getNumDefs() >= 1) {
Eric Christopher456144e2010-08-19 00:37:05 +0000310 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000311 .addReg(Op0, Op0IsKill * RegState::Kill));
Chad Rosier40d552e2012-02-15 17:36:21 +0000312 } else {
Eric Christopher456144e2010-08-19 00:37:05 +0000313 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000314 .addReg(Op0, Op0IsKill * RegState::Kill));
Eric Christopher456144e2010-08-19 00:37:05 +0000315 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopher0fe7d542010-08-17 01:25:29 +0000316 TII.get(TargetOpcode::COPY), ResultReg)
317 .addReg(II.ImplicitDefs[0]));
318 }
319 return ResultReg;
320}
321
322unsigned ARMFastISel::FastEmitInst_rr(unsigned MachineInstOpcode,
323 const TargetRegisterClass *RC,
324 unsigned Op0, bool Op0IsKill,
325 unsigned Op1, bool Op1IsKill) {
326 unsigned ResultReg = createResultReg(RC);
Evan Chenge837dea2011-06-28 19:10:37 +0000327 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Eric Christopher0fe7d542010-08-17 01:25:29 +0000328
Chad Rosier40d552e2012-02-15 17:36:21 +0000329 if (II.getNumDefs() >= 1) {
Eric Christopher456144e2010-08-19 00:37:05 +0000330 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000331 .addReg(Op0, Op0IsKill * RegState::Kill)
332 .addReg(Op1, Op1IsKill * RegState::Kill));
Chad Rosier40d552e2012-02-15 17:36:21 +0000333 } else {
Eric Christopher456144e2010-08-19 00:37:05 +0000334 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000335 .addReg(Op0, Op0IsKill * RegState::Kill)
336 .addReg(Op1, Op1IsKill * RegState::Kill));
Eric Christopher456144e2010-08-19 00:37:05 +0000337 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopher0fe7d542010-08-17 01:25:29 +0000338 TII.get(TargetOpcode::COPY), ResultReg)
339 .addReg(II.ImplicitDefs[0]));
340 }
341 return ResultReg;
342}
343
Cameron Zwarichc0e6d782011-03-30 23:01:21 +0000344unsigned ARMFastISel::FastEmitInst_rrr(unsigned MachineInstOpcode,
345 const TargetRegisterClass *RC,
346 unsigned Op0, bool Op0IsKill,
347 unsigned Op1, bool Op1IsKill,
348 unsigned Op2, bool Op2IsKill) {
349 unsigned ResultReg = createResultReg(RC);
Evan Chenge837dea2011-06-28 19:10:37 +0000350 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Cameron Zwarichc0e6d782011-03-30 23:01:21 +0000351
Chad Rosier40d552e2012-02-15 17:36:21 +0000352 if (II.getNumDefs() >= 1) {
Cameron Zwarichc0e6d782011-03-30 23:01:21 +0000353 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
354 .addReg(Op0, Op0IsKill * RegState::Kill)
355 .addReg(Op1, Op1IsKill * RegState::Kill)
356 .addReg(Op2, Op2IsKill * RegState::Kill));
Chad Rosier40d552e2012-02-15 17:36:21 +0000357 } else {
Cameron Zwarichc0e6d782011-03-30 23:01:21 +0000358 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
359 .addReg(Op0, Op0IsKill * RegState::Kill)
360 .addReg(Op1, Op1IsKill * RegState::Kill)
361 .addReg(Op2, Op2IsKill * RegState::Kill));
362 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
363 TII.get(TargetOpcode::COPY), ResultReg)
364 .addReg(II.ImplicitDefs[0]));
365 }
366 return ResultReg;
367}
368
Eric Christopher0fe7d542010-08-17 01:25:29 +0000369unsigned ARMFastISel::FastEmitInst_ri(unsigned MachineInstOpcode,
370 const TargetRegisterClass *RC,
371 unsigned Op0, bool Op0IsKill,
372 uint64_t Imm) {
373 unsigned ResultReg = createResultReg(RC);
Evan Chenge837dea2011-06-28 19:10:37 +0000374 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Eric Christopher0fe7d542010-08-17 01:25:29 +0000375
Chad Rosier40d552e2012-02-15 17:36:21 +0000376 if (II.getNumDefs() >= 1) {
Eric Christopher456144e2010-08-19 00:37:05 +0000377 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000378 .addReg(Op0, Op0IsKill * RegState::Kill)
379 .addImm(Imm));
Chad Rosier40d552e2012-02-15 17:36:21 +0000380 } else {
Eric Christopher456144e2010-08-19 00:37:05 +0000381 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000382 .addReg(Op0, Op0IsKill * RegState::Kill)
383 .addImm(Imm));
Eric Christopher456144e2010-08-19 00:37:05 +0000384 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopher0fe7d542010-08-17 01:25:29 +0000385 TII.get(TargetOpcode::COPY), ResultReg)
386 .addReg(II.ImplicitDefs[0]));
387 }
388 return ResultReg;
389}
390
391unsigned ARMFastISel::FastEmitInst_rf(unsigned MachineInstOpcode,
392 const TargetRegisterClass *RC,
393 unsigned Op0, bool Op0IsKill,
394 const ConstantFP *FPImm) {
395 unsigned ResultReg = createResultReg(RC);
Evan Chenge837dea2011-06-28 19:10:37 +0000396 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Eric Christopher0fe7d542010-08-17 01:25:29 +0000397
Chad Rosier40d552e2012-02-15 17:36:21 +0000398 if (II.getNumDefs() >= 1) {
Eric Christopher456144e2010-08-19 00:37:05 +0000399 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000400 .addReg(Op0, Op0IsKill * RegState::Kill)
401 .addFPImm(FPImm));
Chad Rosier40d552e2012-02-15 17:36:21 +0000402 } else {
Eric Christopher456144e2010-08-19 00:37:05 +0000403 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000404 .addReg(Op0, Op0IsKill * RegState::Kill)
405 .addFPImm(FPImm));
Eric Christopher456144e2010-08-19 00:37:05 +0000406 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopher0fe7d542010-08-17 01:25:29 +0000407 TII.get(TargetOpcode::COPY), ResultReg)
408 .addReg(II.ImplicitDefs[0]));
409 }
410 return ResultReg;
411}
412
413unsigned ARMFastISel::FastEmitInst_rri(unsigned MachineInstOpcode,
414 const TargetRegisterClass *RC,
415 unsigned Op0, bool Op0IsKill,
416 unsigned Op1, bool Op1IsKill,
417 uint64_t Imm) {
418 unsigned ResultReg = createResultReg(RC);
Evan Chenge837dea2011-06-28 19:10:37 +0000419 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Eric Christopher0fe7d542010-08-17 01:25:29 +0000420
Chad Rosier40d552e2012-02-15 17:36:21 +0000421 if (II.getNumDefs() >= 1) {
Eric Christopher456144e2010-08-19 00:37:05 +0000422 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000423 .addReg(Op0, Op0IsKill * RegState::Kill)
424 .addReg(Op1, Op1IsKill * RegState::Kill)
425 .addImm(Imm));
Chad Rosier40d552e2012-02-15 17:36:21 +0000426 } else {
Eric Christopher456144e2010-08-19 00:37:05 +0000427 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000428 .addReg(Op0, Op0IsKill * RegState::Kill)
429 .addReg(Op1, Op1IsKill * RegState::Kill)
430 .addImm(Imm));
Eric Christopher456144e2010-08-19 00:37:05 +0000431 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopher0fe7d542010-08-17 01:25:29 +0000432 TII.get(TargetOpcode::COPY), ResultReg)
433 .addReg(II.ImplicitDefs[0]));
434 }
435 return ResultReg;
436}
437
438unsigned ARMFastISel::FastEmitInst_i(unsigned MachineInstOpcode,
439 const TargetRegisterClass *RC,
440 uint64_t Imm) {
441 unsigned ResultReg = createResultReg(RC);
Evan Chenge837dea2011-06-28 19:10:37 +0000442 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Eric Christopherac1a19e2010-09-09 01:06:51 +0000443
Chad Rosier40d552e2012-02-15 17:36:21 +0000444 if (II.getNumDefs() >= 1) {
Eric Christopher456144e2010-08-19 00:37:05 +0000445 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000446 .addImm(Imm));
Chad Rosier40d552e2012-02-15 17:36:21 +0000447 } else {
Eric Christopher456144e2010-08-19 00:37:05 +0000448 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000449 .addImm(Imm));
Eric Christopher456144e2010-08-19 00:37:05 +0000450 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopher0fe7d542010-08-17 01:25:29 +0000451 TII.get(TargetOpcode::COPY), ResultReg)
452 .addReg(II.ImplicitDefs[0]));
453 }
454 return ResultReg;
455}
456
Eric Christopherd94bc542011-04-29 22:07:50 +0000457unsigned ARMFastISel::FastEmitInst_ii(unsigned MachineInstOpcode,
458 const TargetRegisterClass *RC,
459 uint64_t Imm1, uint64_t Imm2) {
460 unsigned ResultReg = createResultReg(RC);
Evan Chenge837dea2011-06-28 19:10:37 +0000461 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Eric Christopher471e4222011-06-08 23:55:35 +0000462
Chad Rosier40d552e2012-02-15 17:36:21 +0000463 if (II.getNumDefs() >= 1) {
Eric Christopherd94bc542011-04-29 22:07:50 +0000464 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
465 .addImm(Imm1).addImm(Imm2));
Chad Rosier40d552e2012-02-15 17:36:21 +0000466 } else {
Eric Christopherd94bc542011-04-29 22:07:50 +0000467 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
468 .addImm(Imm1).addImm(Imm2));
Eric Christopher471e4222011-06-08 23:55:35 +0000469 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopherd94bc542011-04-29 22:07:50 +0000470 TII.get(TargetOpcode::COPY),
471 ResultReg)
472 .addReg(II.ImplicitDefs[0]));
473 }
474 return ResultReg;
475}
476
Eric Christopher0fe7d542010-08-17 01:25:29 +0000477unsigned ARMFastISel::FastEmitInst_extractsubreg(MVT RetVT,
478 unsigned Op0, bool Op0IsKill,
479 uint32_t Idx) {
480 unsigned ResultReg = createResultReg(TLI.getRegClassFor(RetVT));
481 assert(TargetRegisterInfo::isVirtualRegister(Op0) &&
482 "Cannot yet extract from physregs");
Chad Rosier40d552e2012-02-15 17:36:21 +0000483
Eric Christopher456144e2010-08-19 00:37:05 +0000484 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt,
Chad Rosier40d552e2012-02-15 17:36:21 +0000485 DL, TII.get(TargetOpcode::COPY), ResultReg)
486 .addReg(Op0, getKillRegState(Op0IsKill), Idx));
Eric Christopher0fe7d542010-08-17 01:25:29 +0000487 return ResultReg;
488}
489
Eric Christopherdb12b2b2010-09-10 00:34:35 +0000490// TODO: Don't worry about 64-bit now, but when this is fixed remove the
491// checks from the various callers.
Patrik Hagglunda61b17c2012-12-13 06:34:11 +0000492unsigned ARMFastISel::ARMMoveToFPReg(MVT VT, unsigned SrcReg) {
Duncan Sandscdfad362010-11-03 12:17:33 +0000493 if (VT == MVT::f64) return 0;
Eric Christopherdccd2c32010-10-11 08:38:55 +0000494
Eric Christopher9ee4ce22010-09-09 21:44:45 +0000495 unsigned MoveReg = createResultReg(TLI.getRegClassFor(VT));
496 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Jim Grosbache751c002012-03-01 22:47:09 +0000497 TII.get(ARM::VMOVSR), MoveReg)
Eric Christopher9ee4ce22010-09-09 21:44:45 +0000498 .addReg(SrcReg));
499 return MoveReg;
500}
501
Patrik Hagglunda61b17c2012-12-13 06:34:11 +0000502unsigned ARMFastISel::ARMMoveToIntReg(MVT VT, unsigned SrcReg) {
Duncan Sandscdfad362010-11-03 12:17:33 +0000503 if (VT == MVT::i64) return 0;
Eric Christopherdccd2c32010-10-11 08:38:55 +0000504
Eric Christopheraa3ace12010-09-09 20:49:25 +0000505 unsigned MoveReg = createResultReg(TLI.getRegClassFor(VT));
506 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Jim Grosbache751c002012-03-01 22:47:09 +0000507 TII.get(ARM::VMOVRS), MoveReg)
Eric Christopheraa3ace12010-09-09 20:49:25 +0000508 .addReg(SrcReg));
509 return MoveReg;
510}
511
Eric Christopher9ed58df2010-09-09 00:19:41 +0000512// For double width floating point we need to materialize two constants
513// (the high and the low) into integer registers then use a move to get
514// the combined constant into an FP reg.
Patrik Hagglunda61b17c2012-12-13 06:34:11 +0000515unsigned ARMFastISel::ARMMaterializeFP(const ConstantFP *CFP, MVT VT) {
Eric Christopher9ed58df2010-09-09 00:19:41 +0000516 const APFloat Val = CFP->getValueAPF();
Duncan Sandscdfad362010-11-03 12:17:33 +0000517 bool is64bit = VT == MVT::f64;
Eric Christopherac1a19e2010-09-09 01:06:51 +0000518
Eric Christopher9ed58df2010-09-09 00:19:41 +0000519 // This checks to see if we can use VFP3 instructions to materialize
520 // a constant, otherwise we have to go through the constant pool.
521 if (TLI.isFPImmLegal(Val, VT)) {
Jim Grosbach4ebbf7b2011-09-30 00:50:06 +0000522 int Imm;
523 unsigned Opc;
524 if (is64bit) {
525 Imm = ARM_AM::getFP64Imm(Val);
526 Opc = ARM::FCONSTD;
527 } else {
528 Imm = ARM_AM::getFP32Imm(Val);
529 Opc = ARM::FCONSTS;
530 }
Eric Christopher9ed58df2010-09-09 00:19:41 +0000531 unsigned DestReg = createResultReg(TLI.getRegClassFor(VT));
532 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(Opc),
533 DestReg)
Jim Grosbach4ebbf7b2011-09-30 00:50:06 +0000534 .addImm(Imm));
Eric Christopher9ed58df2010-09-09 00:19:41 +0000535 return DestReg;
536 }
Eric Christopherdccd2c32010-10-11 08:38:55 +0000537
Eric Christopherdb12b2b2010-09-10 00:34:35 +0000538 // Require VFP2 for loading fp constants.
Eric Christopher238bb162010-09-09 23:50:00 +0000539 if (!Subtarget->hasVFP2()) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +0000540
Eric Christopher238bb162010-09-09 23:50:00 +0000541 // MachineConstantPool wants an explicit alignment.
542 unsigned Align = TD.getPrefTypeAlignment(CFP->getType());
543 if (Align == 0) {
544 // TODO: Figure out if this is correct.
545 Align = TD.getTypeAllocSize(CFP->getType());
546 }
547 unsigned Idx = MCP.getConstantPoolIndex(cast<Constant>(CFP), Align);
548 unsigned DestReg = createResultReg(TLI.getRegClassFor(VT));
549 unsigned Opc = is64bit ? ARM::VLDRD : ARM::VLDRS;
Eric Christopherdccd2c32010-10-11 08:38:55 +0000550
Eric Christopherdb12b2b2010-09-10 00:34:35 +0000551 // The extra reg is for addrmode5.
Eric Christopherf5732c42010-09-28 00:35:09 +0000552 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(Opc),
553 DestReg)
554 .addConstantPoolIndex(Idx)
Eric Christopher238bb162010-09-09 23:50:00 +0000555 .addReg(0));
556 return DestReg;
Eric Christopher9ed58df2010-09-09 00:19:41 +0000557}
558
Patrik Hagglunda61b17c2012-12-13 06:34:11 +0000559unsigned ARMFastISel::ARMMaterializeInt(const Constant *C, MVT VT) {
Eric Christopherdccd2c32010-10-11 08:38:55 +0000560
Chad Rosier44e89572011-11-04 22:29:00 +0000561 if (VT != MVT::i32 && VT != MVT::i16 && VT != MVT::i8 && VT != MVT::i1)
562 return false;
Eric Christophere5b13cf2010-11-03 20:21:17 +0000563
564 // If we can do this in a single instruction without a constant pool entry
565 // do so now.
566 const ConstantInt *CI = cast<ConstantInt>(C);
Chad Rosiera4e07272011-11-04 23:09:49 +0000567 if (Subtarget->hasV6T2Ops() && isUInt<16>(CI->getZExtValue())) {
Chad Rosier66dc8ca2011-11-08 21:12:00 +0000568 unsigned Opc = isThumb2 ? ARM::t2MOVi16 : ARM::MOVi16;
Chad Rosierfc17ddd2012-11-27 01:06:49 +0000569 const TargetRegisterClass *RC = isThumb2 ? &ARM::rGPRRegClass :
570 &ARM::GPRRegClass;
571 unsigned ImmReg = createResultReg(RC);
Eric Christophere5b13cf2010-11-03 20:21:17 +0000572 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Chad Rosier44e89572011-11-04 22:29:00 +0000573 TII.get(Opc), ImmReg)
Chad Rosier42536af2011-11-05 20:16:15 +0000574 .addImm(CI->getZExtValue()));
Chad Rosier44e89572011-11-04 22:29:00 +0000575 return ImmReg;
Eric Christophere5b13cf2010-11-03 20:21:17 +0000576 }
577
Chad Rosier4e89d972011-11-11 00:36:21 +0000578 // Use MVN to emit negative constants.
579 if (VT == MVT::i32 && Subtarget->hasV6T2Ops() && CI->isNegative()) {
580 unsigned Imm = (unsigned)~(CI->getSExtValue());
Chad Rosier1c47de82011-11-11 06:27:41 +0000581 bool UseImm = isThumb2 ? (ARM_AM::getT2SOImmVal(Imm) != -1) :
Chad Rosier4e89d972011-11-11 00:36:21 +0000582 (ARM_AM::getSOImmVal(Imm) != -1);
Chad Rosier1c47de82011-11-11 06:27:41 +0000583 if (UseImm) {
Chad Rosier4e89d972011-11-11 00:36:21 +0000584 unsigned Opc = isThumb2 ? ARM::t2MVNi : ARM::MVNi;
585 unsigned ImmReg = createResultReg(TLI.getRegClassFor(MVT::i32));
586 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
587 TII.get(Opc), ImmReg)
588 .addImm(Imm));
589 return ImmReg;
590 }
591 }
592
593 // Load from constant pool. For now 32-bit only.
Chad Rosier44e89572011-11-04 22:29:00 +0000594 if (VT != MVT::i32)
595 return false;
596
597 unsigned DestReg = createResultReg(TLI.getRegClassFor(VT));
598
Eric Christopher56d2b722010-09-02 23:43:26 +0000599 // MachineConstantPool wants an explicit alignment.
600 unsigned Align = TD.getPrefTypeAlignment(C->getType());
601 if (Align == 0) {
602 // TODO: Figure out if this is correct.
603 Align = TD.getTypeAllocSize(C->getType());
604 }
605 unsigned Idx = MCP.getConstantPoolIndex(C, Align);
Eric Christopherdccd2c32010-10-11 08:38:55 +0000606
Chad Rosier66dc8ca2011-11-08 21:12:00 +0000607 if (isThumb2)
Eric Christopher56d2b722010-09-02 23:43:26 +0000608 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopherfd609802010-09-28 21:55:34 +0000609 TII.get(ARM::t2LDRpci), DestReg)
610 .addConstantPoolIndex(Idx));
Eric Christopher56d2b722010-09-02 23:43:26 +0000611 else
Eric Christopherd0c82a62010-11-12 09:48:30 +0000612 // The extra immediate is for addrmode2.
Eric Christopher56d2b722010-09-02 23:43:26 +0000613 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopherfd609802010-09-28 21:55:34 +0000614 TII.get(ARM::LDRcp), DestReg)
615 .addConstantPoolIndex(Idx)
Jim Grosbach3e556122010-10-26 22:37:02 +0000616 .addImm(0));
Eric Christopherac1a19e2010-09-09 01:06:51 +0000617
Eric Christopher56d2b722010-09-02 23:43:26 +0000618 return DestReg;
Eric Christopher1b61ef42010-09-02 01:48:11 +0000619}
620
Patrik Hagglunda61b17c2012-12-13 06:34:11 +0000621unsigned ARMFastISel::ARMMaterializeGV(const GlobalValue *GV, MVT VT) {
Eric Christopher890dbbe2010-10-02 00:32:44 +0000622 // For now 32-bit only.
Duncan Sandscdfad362010-11-03 12:17:33 +0000623 if (VT != MVT::i32) return 0;
Eric Christopherdccd2c32010-10-11 08:38:55 +0000624
Eric Christopher890dbbe2010-10-02 00:32:44 +0000625 Reloc::Model RelocM = TM.getRelocationModel();
Jush Luc4dc2492012-08-29 02:41:21 +0000626 bool IsIndirect = Subtarget->GVIsIndirectSymbol(GV, RelocM);
Chad Rosier6aa6e5a2012-11-07 00:13:01 +0000627 const TargetRegisterClass *RC = isThumb2 ?
628 (const TargetRegisterClass*)&ARM::rGPRRegClass :
629 (const TargetRegisterClass*)&ARM::GPRRegClass;
630 unsigned DestReg = createResultReg(RC);
Jakob Stoklund Olesen45ca7c62012-01-07 01:47:05 +0000631
632 // Use movw+movt when possible, it avoids constant pool entries.
Jakob Stoklund Olesen8f37a242012-01-07 20:49:15 +0000633 // Darwin targets don't support movt with Reloc::Static, see
634 // ARMTargetLowering::LowerGlobalAddressDarwin. Other targets only support
635 // static movt relocations.
636 if (Subtarget->useMovt() &&
637 Subtarget->isTargetDarwin() == (RelocM != Reloc::Static)) {
Jakob Stoklund Olesen45ca7c62012-01-07 01:47:05 +0000638 unsigned Opc;
639 switch (RelocM) {
640 case Reloc::PIC_:
641 Opc = isThumb2 ? ARM::t2MOV_ga_pcrel : ARM::MOV_ga_pcrel;
642 break;
643 case Reloc::DynamicNoPIC:
644 Opc = isThumb2 ? ARM::t2MOV_ga_dyn : ARM::MOV_ga_dyn;
645 break;
646 default:
647 Opc = isThumb2 ? ARM::t2MOVi32imm : ARM::MOVi32imm;
648 break;
649 }
650 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(Opc),
651 DestReg).addGlobalAddress(GV));
Eric Christopher890dbbe2010-10-02 00:32:44 +0000652 } else {
Jakob Stoklund Olesen45ca7c62012-01-07 01:47:05 +0000653 // MachineConstantPool wants an explicit alignment.
654 unsigned Align = TD.getPrefTypeAlignment(GV->getType());
655 if (Align == 0) {
656 // TODO: Figure out if this is correct.
657 Align = TD.getTypeAllocSize(GV->getType());
658 }
659
Jush Lu8f506472012-09-27 05:21:41 +0000660 if (Subtarget->isTargetELF() && RelocM == Reloc::PIC_)
661 return ARMLowerPICELF(GV, Align, VT);
662
Jakob Stoklund Olesen45ca7c62012-01-07 01:47:05 +0000663 // Grab index.
664 unsigned PCAdj = (RelocM != Reloc::PIC_) ? 0 :
665 (Subtarget->isThumb() ? 4 : 8);
666 unsigned Id = AFI->createPICLabelUId();
667 ARMConstantPoolValue *CPV = ARMConstantPoolConstant::Create(GV, Id,
668 ARMCP::CPValue,
669 PCAdj);
670 unsigned Idx = MCP.getConstantPoolIndex(CPV, Align);
671
672 // Load value.
673 MachineInstrBuilder MIB;
674 if (isThumb2) {
675 unsigned Opc = (RelocM!=Reloc::PIC_) ? ARM::t2LDRpci : ARM::t2LDRpci_pic;
676 MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(Opc), DestReg)
677 .addConstantPoolIndex(Idx);
678 if (RelocM == Reloc::PIC_)
679 MIB.addImm(Id);
Jush Luc4dc2492012-08-29 02:41:21 +0000680 AddOptionalDefs(MIB);
Jakob Stoklund Olesen45ca7c62012-01-07 01:47:05 +0000681 } else {
682 // The extra immediate is for addrmode2.
683 MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(ARM::LDRcp),
684 DestReg)
685 .addConstantPoolIndex(Idx)
686 .addImm(0);
Jush Luc4dc2492012-08-29 02:41:21 +0000687 AddOptionalDefs(MIB);
688
689 if (RelocM == Reloc::PIC_) {
690 unsigned Opc = IsIndirect ? ARM::PICLDR : ARM::PICADD;
691 unsigned NewDestReg = createResultReg(TLI.getRegClassFor(VT));
692
693 MachineInstrBuilder MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt,
694 DL, TII.get(Opc), NewDestReg)
695 .addReg(DestReg)
696 .addImm(Id);
697 AddOptionalDefs(MIB);
698 return NewDestReg;
699 }
Jakob Stoklund Olesen45ca7c62012-01-07 01:47:05 +0000700 }
Eric Christopher890dbbe2010-10-02 00:32:44 +0000701 }
Eli Friedmand6412c92011-06-03 01:13:19 +0000702
Jush Luc4dc2492012-08-29 02:41:21 +0000703 if (IsIndirect) {
Jakob Stoklund Olesen45ca7c62012-01-07 01:47:05 +0000704 MachineInstrBuilder MIB;
Eli Friedmand6412c92011-06-03 01:13:19 +0000705 unsigned NewDestReg = createResultReg(TLI.getRegClassFor(VT));
Chad Rosier66dc8ca2011-11-08 21:12:00 +0000706 if (isThumb2)
Jim Grosbachb04546f2011-09-13 20:30:37 +0000707 MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
708 TII.get(ARM::t2LDRi12), NewDestReg)
Eli Friedmand6412c92011-06-03 01:13:19 +0000709 .addReg(DestReg)
710 .addImm(0);
711 else
712 MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(ARM::LDRi12),
713 NewDestReg)
714 .addReg(DestReg)
715 .addImm(0);
716 DestReg = NewDestReg;
717 AddOptionalDefs(MIB);
718 }
719
Eric Christopher890dbbe2010-10-02 00:32:44 +0000720 return DestReg;
Eric Christopherc9932f62010-10-01 23:24:42 +0000721}
722
Eric Christopher9ed58df2010-09-09 00:19:41 +0000723unsigned ARMFastISel::TargetMaterializeConstant(const Constant *C) {
Patrik Hagglund3d170e62012-12-17 14:30:06 +0000724 EVT CEVT = TLI.getValueType(C->getType(), true);
725
726 // Only handle simple types.
727 if (!CEVT.isSimple()) return 0;
728 MVT VT = CEVT.getSimpleVT();
Eric Christopher9ed58df2010-09-09 00:19:41 +0000729
730 if (const ConstantFP *CFP = dyn_cast<ConstantFP>(C))
731 return ARMMaterializeFP(CFP, VT);
Eric Christopherc9932f62010-10-01 23:24:42 +0000732 else if (const GlobalValue *GV = dyn_cast<GlobalValue>(C))
733 return ARMMaterializeGV(GV, VT);
734 else if (isa<ConstantInt>(C))
735 return ARMMaterializeInt(C, VT);
Eric Christopherdccd2c32010-10-11 08:38:55 +0000736
Eric Christopherc9932f62010-10-01 23:24:42 +0000737 return 0;
Eric Christopher9ed58df2010-09-09 00:19:41 +0000738}
739
Chad Rosier944d82b2011-11-17 21:46:13 +0000740// TODO: unsigned ARMFastISel::TargetMaterializeFloatZero(const ConstantFP *CF);
741
Eric Christopherf9764fa2010-09-30 20:49:44 +0000742unsigned ARMFastISel::TargetMaterializeAlloca(const AllocaInst *AI) {
743 // Don't handle dynamic allocas.
744 if (!FuncInfo.StaticAllocaMap.count(AI)) return 0;
Eric Christopherdccd2c32010-10-11 08:38:55 +0000745
Duncan Sands1440e8b2010-11-03 11:35:31 +0000746 MVT VT;
Chad Rosierf4bd21c2012-05-11 16:41:38 +0000747 if (!isLoadTypeLegal(AI->getType(), VT)) return 0;
Eric Christopherdccd2c32010-10-11 08:38:55 +0000748
Eric Christopherf9764fa2010-09-30 20:49:44 +0000749 DenseMap<const AllocaInst*, int>::iterator SI =
750 FuncInfo.StaticAllocaMap.find(AI);
751
752 // This will get lowered later into the correct offsets and registers
753 // via rewriteXFrameIndex.
754 if (SI != FuncInfo.StaticAllocaMap.end()) {
Craig Topper44d23822012-02-22 05:59:10 +0000755 const TargetRegisterClass* RC = TLI.getRegClassFor(VT);
Eric Christopherf9764fa2010-09-30 20:49:44 +0000756 unsigned ResultReg = createResultReg(RC);
Chad Rosier66dc8ca2011-11-08 21:12:00 +0000757 unsigned Opc = isThumb2 ? ARM::t2ADDri : ARM::ADDri;
Evan Chengddfd1372011-12-14 02:11:42 +0000758 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopherf9764fa2010-09-30 20:49:44 +0000759 TII.get(Opc), ResultReg)
760 .addFrameIndex(SI->second)
761 .addImm(0));
762 return ResultReg;
763 }
Eric Christopherdccd2c32010-10-11 08:38:55 +0000764
Eric Christopherf9764fa2010-09-30 20:49:44 +0000765 return 0;
766}
767
Chris Lattnerdb125cf2011-07-18 04:54:35 +0000768bool ARMFastISel::isTypeLegal(Type *Ty, MVT &VT) {
Duncan Sands1440e8b2010-11-03 11:35:31 +0000769 EVT evt = TLI.getValueType(Ty, true);
Eric Christopherac1a19e2010-09-09 01:06:51 +0000770
Eric Christopherb1cc8482010-08-25 07:23:49 +0000771 // Only handle simple types.
Duncan Sands1440e8b2010-11-03 11:35:31 +0000772 if (evt == MVT::Other || !evt.isSimple()) return false;
773 VT = evt.getSimpleVT();
Eric Christopherac1a19e2010-09-09 01:06:51 +0000774
Eric Christopherdc908042010-08-31 01:28:42 +0000775 // Handle all legal types, i.e. a register that will directly hold this
776 // value.
777 return TLI.isTypeLegal(VT);
Eric Christopherb1cc8482010-08-25 07:23:49 +0000778}
779
Chris Lattnerdb125cf2011-07-18 04:54:35 +0000780bool ARMFastISel::isLoadTypeLegal(Type *Ty, MVT &VT) {
Eric Christopher4e68c7c2010-09-01 18:01:32 +0000781 if (isTypeLegal(Ty, VT)) return true;
Eric Christopherac1a19e2010-09-09 01:06:51 +0000782
Eric Christopher4e68c7c2010-09-01 18:01:32 +0000783 // If this is a type than can be sign or zero-extended to a basic operation
784 // go ahead and accept it now.
Chad Rosierb29b9502011-11-13 02:23:59 +0000785 if (VT == MVT::i1 || VT == MVT::i8 || VT == MVT::i16)
Eric Christopher4e68c7c2010-09-01 18:01:32 +0000786 return true;
Eric Christopherac1a19e2010-09-09 01:06:51 +0000787
Eric Christopher4e68c7c2010-09-01 18:01:32 +0000788 return false;
789}
790
Eric Christopher88de86b2010-11-19 22:36:41 +0000791// Computes the address to get to an object.
Eric Christopher0d581222010-11-19 22:30:02 +0000792bool ARMFastISel::ARMComputeAddress(const Value *Obj, Address &Addr) {
Eric Christopher83007122010-08-23 21:44:12 +0000793 // Some boilerplate from the X86 FastISel.
794 const User *U = NULL;
Eric Christopher83007122010-08-23 21:44:12 +0000795 unsigned Opcode = Instruction::UserOp1;
Eric Christophercb0b04b2010-08-24 00:07:24 +0000796 if (const Instruction *I = dyn_cast<Instruction>(Obj)) {
Eric Christopher2d630d72010-11-19 22:37:58 +0000797 // Don't walk into other basic blocks unless the object is an alloca from
798 // another block, otherwise it may not have a virtual register assigned.
Eric Christopher76dda7e2010-11-15 21:11:06 +0000799 if (FuncInfo.StaticAllocaMap.count(static_cast<const AllocaInst *>(Obj)) ||
800 FuncInfo.MBBMap[I->getParent()] == FuncInfo.MBB) {
801 Opcode = I->getOpcode();
802 U = I;
803 }
Eric Christophercb0b04b2010-08-24 00:07:24 +0000804 } else if (const ConstantExpr *C = dyn_cast<ConstantExpr>(Obj)) {
Eric Christopher83007122010-08-23 21:44:12 +0000805 Opcode = C->getOpcode();
806 U = C;
807 }
808
Chris Lattnerdb125cf2011-07-18 04:54:35 +0000809 if (PointerType *Ty = dyn_cast<PointerType>(Obj->getType()))
Eric Christopher83007122010-08-23 21:44:12 +0000810 if (Ty->getAddressSpace() > 255)
811 // Fast instruction selection doesn't support the special
812 // address spaces.
813 return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +0000814
Eric Christopher83007122010-08-23 21:44:12 +0000815 switch (Opcode) {
Eric Christopherac1a19e2010-09-09 01:06:51 +0000816 default:
Eric Christopher83007122010-08-23 21:44:12 +0000817 break;
Eric Christopher55324332010-10-12 00:43:21 +0000818 case Instruction::BitCast: {
819 // Look through bitcasts.
Eric Christopher0d581222010-11-19 22:30:02 +0000820 return ARMComputeAddress(U->getOperand(0), Addr);
Eric Christopher55324332010-10-12 00:43:21 +0000821 }
822 case Instruction::IntToPtr: {
823 // Look past no-op inttoptrs.
824 if (TLI.getValueType(U->getOperand(0)->getType()) == TLI.getPointerTy())
Eric Christopher0d581222010-11-19 22:30:02 +0000825 return ARMComputeAddress(U->getOperand(0), Addr);
Eric Christopher55324332010-10-12 00:43:21 +0000826 break;
827 }
828 case Instruction::PtrToInt: {
829 // Look past no-op ptrtoints.
830 if (TLI.getValueType(U->getType()) == TLI.getPointerTy())
Eric Christopher0d581222010-11-19 22:30:02 +0000831 return ARMComputeAddress(U->getOperand(0), Addr);
Eric Christopher55324332010-10-12 00:43:21 +0000832 break;
833 }
Eric Christophereae84392010-10-14 09:29:41 +0000834 case Instruction::GetElementPtr: {
Eric Christopherb3716582010-11-19 22:39:56 +0000835 Address SavedAddr = Addr;
Eric Christopher0d581222010-11-19 22:30:02 +0000836 int TmpOffset = Addr.Offset;
Eric Christopher2896df82010-10-15 18:02:07 +0000837
Eric Christophereae84392010-10-14 09:29:41 +0000838 // Iterate through the GEP folding the constants into offsets where
839 // we can.
840 gep_type_iterator GTI = gep_type_begin(U);
841 for (User::const_op_iterator i = U->op_begin() + 1, e = U->op_end();
842 i != e; ++i, ++GTI) {
843 const Value *Op = *i;
Chris Lattnerdb125cf2011-07-18 04:54:35 +0000844 if (StructType *STy = dyn_cast<StructType>(*GTI)) {
Eric Christophereae84392010-10-14 09:29:41 +0000845 const StructLayout *SL = TD.getStructLayout(STy);
846 unsigned Idx = cast<ConstantInt>(Op)->getZExtValue();
847 TmpOffset += SL->getElementOffset(Idx);
848 } else {
Eric Christopher2896df82010-10-15 18:02:07 +0000849 uint64_t S = TD.getTypeAllocSize(GTI.getIndexedType());
Eric Christopher7244d7c2011-03-22 19:39:17 +0000850 for (;;) {
Eric Christopher2896df82010-10-15 18:02:07 +0000851 if (const ConstantInt *CI = dyn_cast<ConstantInt>(Op)) {
852 // Constant-offset addressing.
853 TmpOffset += CI->getSExtValue() * S;
Eric Christopher7244d7c2011-03-22 19:39:17 +0000854 break;
855 }
856 if (isa<AddOperator>(Op) &&
857 (!isa<Instruction>(Op) ||
858 FuncInfo.MBBMap[cast<Instruction>(Op)->getParent()]
859 == FuncInfo.MBB) &&
860 isa<ConstantInt>(cast<AddOperator>(Op)->getOperand(1))) {
Eric Christopher299bbb22011-04-29 00:03:10 +0000861 // An add (in the same block) with a constant operand. Fold the
Eric Christopher7244d7c2011-03-22 19:39:17 +0000862 // constant.
Eric Christopher2896df82010-10-15 18:02:07 +0000863 ConstantInt *CI =
Eric Christopher7244d7c2011-03-22 19:39:17 +0000864 cast<ConstantInt>(cast<AddOperator>(Op)->getOperand(1));
Eric Christopher2896df82010-10-15 18:02:07 +0000865 TmpOffset += CI->getSExtValue() * S;
Eric Christopher7244d7c2011-03-22 19:39:17 +0000866 // Iterate on the other operand.
867 Op = cast<AddOperator>(Op)->getOperand(0);
868 continue;
Eric Christopher299bbb22011-04-29 00:03:10 +0000869 }
Eric Christopher7244d7c2011-03-22 19:39:17 +0000870 // Unsupported
871 goto unsupported_gep;
872 }
Eric Christophereae84392010-10-14 09:29:41 +0000873 }
874 }
Eric Christopher2896df82010-10-15 18:02:07 +0000875
876 // Try to grab the base operand now.
Eric Christopher0d581222010-11-19 22:30:02 +0000877 Addr.Offset = TmpOffset;
878 if (ARMComputeAddress(U->getOperand(0), Addr)) return true;
Eric Christopher2896df82010-10-15 18:02:07 +0000879
880 // We failed, restore everything and try the other options.
Eric Christopherb3716582010-11-19 22:39:56 +0000881 Addr = SavedAddr;
Eric Christopher2896df82010-10-15 18:02:07 +0000882
Eric Christophereae84392010-10-14 09:29:41 +0000883 unsupported_gep:
Eric Christophereae84392010-10-14 09:29:41 +0000884 break;
885 }
Eric Christopher83007122010-08-23 21:44:12 +0000886 case Instruction::Alloca: {
Eric Christopher15418772010-10-12 05:39:06 +0000887 const AllocaInst *AI = cast<AllocaInst>(Obj);
Eric Christopher827656d2010-11-20 22:38:27 +0000888 DenseMap<const AllocaInst*, int>::iterator SI =
889 FuncInfo.StaticAllocaMap.find(AI);
890 if (SI != FuncInfo.StaticAllocaMap.end()) {
891 Addr.BaseType = Address::FrameIndexBase;
892 Addr.Base.FI = SI->second;
893 return true;
894 }
895 break;
Eric Christopher83007122010-08-23 21:44:12 +0000896 }
897 }
Eric Christopherac1a19e2010-09-09 01:06:51 +0000898
Eric Christophercb0b04b2010-08-24 00:07:24 +0000899 // Try to get this in a register if nothing else has worked.
Eric Christopher0d581222010-11-19 22:30:02 +0000900 if (Addr.Base.Reg == 0) Addr.Base.Reg = getRegForValue(Obj);
901 return Addr.Base.Reg != 0;
Eric Christophereae84392010-10-14 09:29:41 +0000902}
903
Chad Rosier6290b932012-12-17 22:35:29 +0000904void ARMFastISel::ARMSimplifyAddress(Address &Addr, MVT VT, bool useAM3) {
Eric Christopher212ae932010-10-21 19:40:30 +0000905 bool needsLowering = false;
Chad Rosier6290b932012-12-17 22:35:29 +0000906 switch (VT.SimpleTy) {
Craig Topperbc219812012-02-07 02:50:20 +0000907 default: llvm_unreachable("Unhandled load/store type!");
Eric Christopher212ae932010-10-21 19:40:30 +0000908 case MVT::i1:
909 case MVT::i8:
Chad Rosierb29b9502011-11-13 02:23:59 +0000910 case MVT::i16:
Eric Christopher212ae932010-10-21 19:40:30 +0000911 case MVT::i32:
Chad Rosier57b29972011-11-14 20:22:27 +0000912 if (!useAM3) {
Chad Rosierb29b9502011-11-13 02:23:59 +0000913 // Integer loads/stores handle 12-bit offsets.
914 needsLowering = ((Addr.Offset & 0xfff) != Addr.Offset);
Chad Rosier57b29972011-11-14 20:22:27 +0000915 // Handle negative offsets.
Chad Rosiere489af82011-11-14 22:34:48 +0000916 if (needsLowering && isThumb2)
917 needsLowering = !(Subtarget->hasV6T2Ops() && Addr.Offset < 0 &&
918 Addr.Offset > -256);
Chad Rosier57b29972011-11-14 20:22:27 +0000919 } else {
Chad Rosier5be833d2011-11-13 04:25:02 +0000920 // ARM halfword load/stores and signed byte loads use +/-imm8 offsets.
Chad Rosierdc9205d2011-11-14 04:09:28 +0000921 needsLowering = (Addr.Offset > 255 || Addr.Offset < -255);
Chad Rosier57b29972011-11-14 20:22:27 +0000922 }
Eric Christopher212ae932010-10-21 19:40:30 +0000923 break;
924 case MVT::f32:
925 case MVT::f64:
926 // Floating point operands handle 8-bit offsets.
Eric Christopher0d581222010-11-19 22:30:02 +0000927 needsLowering = ((Addr.Offset & 0xff) != Addr.Offset);
Eric Christopher212ae932010-10-21 19:40:30 +0000928 break;
929 }
Jim Grosbach6b156392010-10-27 21:39:08 +0000930
Eric Christopher827656d2010-11-20 22:38:27 +0000931 // If this is a stack pointer and the offset needs to be simplified then
932 // put the alloca address into a register, set the base type back to
933 // register and continue. This should almost never happen.
934 if (needsLowering && Addr.BaseType == Address::FrameIndexBase) {
Craig Topper420761a2012-04-20 07:30:17 +0000935 const TargetRegisterClass *RC = isThumb2 ?
936 (const TargetRegisterClass*)&ARM::tGPRRegClass :
937 (const TargetRegisterClass*)&ARM::GPRRegClass;
Eric Christopher827656d2010-11-20 22:38:27 +0000938 unsigned ResultReg = createResultReg(RC);
Chad Rosier66dc8ca2011-11-08 21:12:00 +0000939 unsigned Opc = isThumb2 ? ARM::t2ADDri : ARM::ADDri;
Evan Chengddfd1372011-12-14 02:11:42 +0000940 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopher827656d2010-11-20 22:38:27 +0000941 TII.get(Opc), ResultReg)
942 .addFrameIndex(Addr.Base.FI)
943 .addImm(0));
944 Addr.Base.Reg = ResultReg;
945 Addr.BaseType = Address::RegBase;
946 }
947
Eric Christopher212ae932010-10-21 19:40:30 +0000948 // Since the offset is too large for the load/store instruction
Eric Christopher318b6ee2010-09-02 00:53:56 +0000949 // get the reg+offset into a register.
Eric Christopher212ae932010-10-21 19:40:30 +0000950 if (needsLowering) {
Eli Friedman9ebf57a2011-04-29 21:22:56 +0000951 Addr.Base.Reg = FastEmit_ri_(MVT::i32, ISD::ADD, Addr.Base.Reg,
952 /*Op0IsKill*/false, Addr.Offset, MVT::i32);
Eric Christopher0d581222010-11-19 22:30:02 +0000953 Addr.Offset = 0;
Eric Christopher318b6ee2010-09-02 00:53:56 +0000954 }
Eric Christopher83007122010-08-23 21:44:12 +0000955}
956
Chad Rosier6290b932012-12-17 22:35:29 +0000957void ARMFastISel::AddLoadStoreOperands(MVT VT, Address &Addr,
Cameron Zwarichc152aa62011-05-28 20:34:49 +0000958 const MachineInstrBuilder &MIB,
Chad Rosierb29b9502011-11-13 02:23:59 +0000959 unsigned Flags, bool useAM3) {
Eric Christopher564857f2010-12-01 01:40:24 +0000960 // addrmode5 output depends on the selection dag addressing dividing the
961 // offset by 4 that it then later multiplies. Do this here as well.
Chad Rosier6290b932012-12-17 22:35:29 +0000962 if (VT.SimpleTy == MVT::f32 || VT.SimpleTy == MVT::f64)
Eric Christopher564857f2010-12-01 01:40:24 +0000963 Addr.Offset /= 4;
Eric Christopher299bbb22011-04-29 00:03:10 +0000964
Eric Christopher564857f2010-12-01 01:40:24 +0000965 // Frame base works a bit differently. Handle it separately.
966 if (Addr.BaseType == Address::FrameIndexBase) {
967 int FI = Addr.Base.FI;
968 int Offset = Addr.Offset;
969 MachineMemOperand *MMO =
970 FuncInfo.MF->getMachineMemOperand(
971 MachinePointerInfo::getFixedStack(FI, Offset),
Cameron Zwarichc152aa62011-05-28 20:34:49 +0000972 Flags,
Eric Christopher564857f2010-12-01 01:40:24 +0000973 MFI.getObjectSize(FI),
974 MFI.getObjectAlignment(FI));
975 // Now add the rest of the operands.
976 MIB.addFrameIndex(FI);
977
Bob Wilson6ce2dea2011-12-04 00:52:23 +0000978 // ARM halfword load/stores and signed byte loads need an additional
979 // operand.
Chad Rosierdc9205d2011-11-14 04:09:28 +0000980 if (useAM3) {
981 signed Imm = (Addr.Offset < 0) ? (0x100 | -Addr.Offset) : Addr.Offset;
982 MIB.addReg(0);
983 MIB.addImm(Imm);
984 } else {
985 MIB.addImm(Addr.Offset);
986 }
Eric Christopher564857f2010-12-01 01:40:24 +0000987 MIB.addMemOperand(MMO);
988 } else {
989 // Now add the rest of the operands.
990 MIB.addReg(Addr.Base.Reg);
Eric Christopher299bbb22011-04-29 00:03:10 +0000991
Bob Wilson6ce2dea2011-12-04 00:52:23 +0000992 // ARM halfword load/stores and signed byte loads need an additional
993 // operand.
Chad Rosierdc9205d2011-11-14 04:09:28 +0000994 if (useAM3) {
995 signed Imm = (Addr.Offset < 0) ? (0x100 | -Addr.Offset) : Addr.Offset;
996 MIB.addReg(0);
997 MIB.addImm(Imm);
998 } else {
999 MIB.addImm(Addr.Offset);
1000 }
Eric Christopher564857f2010-12-01 01:40:24 +00001001 }
1002 AddOptionalDefs(MIB);
1003}
1004
Patrik Hagglunda61b17c2012-12-13 06:34:11 +00001005bool ARMFastISel::ARMEmitLoad(MVT VT, unsigned &ResultReg, Address &Addr,
Chad Rosier8a9bce92011-12-13 19:22:14 +00001006 unsigned Alignment, bool isZExt, bool allocReg) {
Eric Christopherdc908042010-08-31 01:28:42 +00001007 unsigned Opc;
Chad Rosierb29b9502011-11-13 02:23:59 +00001008 bool useAM3 = false;
Chad Rosier8a9bce92011-12-13 19:22:14 +00001009 bool needVMOV = false;
Craig Topper44d23822012-02-22 05:59:10 +00001010 const TargetRegisterClass *RC;
Patrik Hagglunda61b17c2012-12-13 06:34:11 +00001011 switch (VT.SimpleTy) {
Eric Christopher564857f2010-12-01 01:40:24 +00001012 // This is mostly going to be Neon/vector support.
1013 default: return false;
Chad Rosier646abbf2011-11-11 02:38:59 +00001014 case MVT::i1:
Eric Christopher4e68c7c2010-09-01 18:01:32 +00001015 case MVT::i8:
Chad Rosier57b29972011-11-14 20:22:27 +00001016 if (isThumb2) {
1017 if (Addr.Offset < 0 && Addr.Offset > -256 && Subtarget->hasV6T2Ops())
1018 Opc = isZExt ? ARM::t2LDRBi8 : ARM::t2LDRSBi8;
1019 else
1020 Opc = isZExt ? ARM::t2LDRBi12 : ARM::t2LDRSBi12;
Chad Rosierb29b9502011-11-13 02:23:59 +00001021 } else {
Chad Rosier57b29972011-11-14 20:22:27 +00001022 if (isZExt) {
1023 Opc = ARM::LDRBi12;
1024 } else {
1025 Opc = ARM::LDRSB;
1026 useAM3 = true;
1027 }
Chad Rosierb29b9502011-11-13 02:23:59 +00001028 }
JF Bastien1fe907e2013-06-09 00:20:24 +00001029 RC = isThumb2 ? &ARM::rGPRRegClass : &ARM::GPRnopcRegClass;
Eric Christopher4e68c7c2010-09-01 18:01:32 +00001030 break;
Chad Rosier73463472011-11-09 21:30:12 +00001031 case MVT::i16:
Chad Rosierb3235b12012-11-09 18:25:27 +00001032 if (Alignment && Alignment < 2 && !Subtarget->allowsUnalignedMem())
Chad Rosierd70c98e2012-09-21 00:41:42 +00001033 return false;
1034
Chad Rosier57b29972011-11-14 20:22:27 +00001035 if (isThumb2) {
1036 if (Addr.Offset < 0 && Addr.Offset > -256 && Subtarget->hasV6T2Ops())
1037 Opc = isZExt ? ARM::t2LDRHi8 : ARM::t2LDRSHi8;
1038 else
1039 Opc = isZExt ? ARM::t2LDRHi12 : ARM::t2LDRSHi12;
1040 } else {
1041 Opc = isZExt ? ARM::LDRH : ARM::LDRSH;
1042 useAM3 = true;
1043 }
JF Bastien1fe907e2013-06-09 00:20:24 +00001044 RC = isThumb2 ? &ARM::rGPRRegClass : &ARM::GPRnopcRegClass;
Chad Rosier73463472011-11-09 21:30:12 +00001045 break;
Eric Christopherdc908042010-08-31 01:28:42 +00001046 case MVT::i32:
Chad Rosierb3235b12012-11-09 18:25:27 +00001047 if (Alignment && Alignment < 4 && !Subtarget->allowsUnalignedMem())
Chad Rosiere5e674b2012-09-21 16:58:35 +00001048 return false;
1049
Chad Rosier57b29972011-11-14 20:22:27 +00001050 if (isThumb2) {
1051 if (Addr.Offset < 0 && Addr.Offset > -256 && Subtarget->hasV6T2Ops())
1052 Opc = ARM::t2LDRi8;
1053 else
1054 Opc = ARM::t2LDRi12;
1055 } else {
1056 Opc = ARM::LDRi12;
1057 }
JF Bastien1fe907e2013-06-09 00:20:24 +00001058 RC = isThumb2 ? &ARM::rGPRRegClass : &ARM::GPRnopcRegClass;
Eric Christopherdc908042010-08-31 01:28:42 +00001059 break;
Eric Christopher6dab1372010-09-18 01:59:37 +00001060 case MVT::f32:
Chad Rosier6762f8f2011-12-14 17:55:03 +00001061 if (!Subtarget->hasVFP2()) return false;
Chad Rosier8a9bce92011-12-13 19:22:14 +00001062 // Unaligned loads need special handling. Floats require word-alignment.
1063 if (Alignment && Alignment < 4) {
1064 needVMOV = true;
1065 VT = MVT::i32;
1066 Opc = isThumb2 ? ARM::t2LDRi12 : ARM::LDRi12;
JF Bastien1fe907e2013-06-09 00:20:24 +00001067 RC = isThumb2 ? &ARM::rGPRRegClass : &ARM::GPRnopcRegClass;
Chad Rosier8a9bce92011-12-13 19:22:14 +00001068 } else {
1069 Opc = ARM::VLDRS;
1070 RC = TLI.getRegClassFor(VT);
1071 }
Eric Christopher6dab1372010-09-18 01:59:37 +00001072 break;
1073 case MVT::f64:
Chad Rosier6762f8f2011-12-14 17:55:03 +00001074 if (!Subtarget->hasVFP2()) return false;
Chad Rosier404ed3c2011-12-14 17:26:05 +00001075 // FIXME: Unaligned loads need special handling. Doublewords require
1076 // word-alignment.
1077 if (Alignment && Alignment < 4)
Chad Rosier8a9bce92011-12-13 19:22:14 +00001078 return false;
Chad Rosier404ed3c2011-12-14 17:26:05 +00001079
Eric Christopher6dab1372010-09-18 01:59:37 +00001080 Opc = ARM::VLDRD;
Eric Christopheree56ea62010-10-07 05:50:44 +00001081 RC = TLI.getRegClassFor(VT);
Eric Christopher6dab1372010-09-18 01:59:37 +00001082 break;
Eric Christopherb1cc8482010-08-25 07:23:49 +00001083 }
Eric Christopher564857f2010-12-01 01:40:24 +00001084 // Simplify this down to something we can handle.
Chad Rosierb29b9502011-11-13 02:23:59 +00001085 ARMSimplifyAddress(Addr, VT, useAM3);
Jim Grosbach6b156392010-10-27 21:39:08 +00001086
Eric Christopher564857f2010-12-01 01:40:24 +00001087 // Create the base instruction, then add the operands.
Chad Rosierb29b9502011-11-13 02:23:59 +00001088 if (allocReg)
1089 ResultReg = createResultReg(RC);
1090 assert (ResultReg > 255 && "Expected an allocated virtual register.");
Eric Christopher564857f2010-12-01 01:40:24 +00001091 MachineInstrBuilder MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1092 TII.get(Opc), ResultReg);
Chad Rosierb29b9502011-11-13 02:23:59 +00001093 AddLoadStoreOperands(VT, Addr, MIB, MachineMemOperand::MOLoad, useAM3);
Chad Rosier8a9bce92011-12-13 19:22:14 +00001094
1095 // If we had an unaligned load of a float we've converted it to an regular
1096 // load. Now we must move from the GRP to the FP register.
1097 if (needVMOV) {
1098 unsigned MoveReg = createResultReg(TLI.getRegClassFor(MVT::f32));
1099 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1100 TII.get(ARM::VMOVSR), MoveReg)
1101 .addReg(ResultReg));
1102 ResultReg = MoveReg;
1103 }
Eric Christopherdc908042010-08-31 01:28:42 +00001104 return true;
Eric Christopherb1cc8482010-08-25 07:23:49 +00001105}
1106
Eric Christopher43b62be2010-09-27 06:02:23 +00001107bool ARMFastISel::SelectLoad(const Instruction *I) {
Eli Friedman4136d232011-09-02 22:33:24 +00001108 // Atomic loads need special handling.
1109 if (cast<LoadInst>(I)->isAtomic())
1110 return false;
1111
Eric Christopherdb12b2b2010-09-10 00:34:35 +00001112 // Verify we have a legal type before going any further.
Duncan Sands1440e8b2010-11-03 11:35:31 +00001113 MVT VT;
Eric Christopherdb12b2b2010-09-10 00:34:35 +00001114 if (!isLoadTypeLegal(I->getType(), VT))
1115 return false;
1116
Eric Christopher564857f2010-12-01 01:40:24 +00001117 // See if we can handle this address.
Eric Christopher0d581222010-11-19 22:30:02 +00001118 Address Addr;
Eric Christopher564857f2010-12-01 01:40:24 +00001119 if (!ARMComputeAddress(I->getOperand(0), Addr)) return false;
Eric Christopherdb12b2b2010-09-10 00:34:35 +00001120
1121 unsigned ResultReg;
Chad Rosier8a9bce92011-12-13 19:22:14 +00001122 if (!ARMEmitLoad(VT, ResultReg, Addr, cast<LoadInst>(I)->getAlignment()))
1123 return false;
Eric Christopherdb12b2b2010-09-10 00:34:35 +00001124 UpdateValueMap(I, ResultReg);
1125 return true;
1126}
1127
Patrik Hagglunda61b17c2012-12-13 06:34:11 +00001128bool ARMFastISel::ARMEmitStore(MVT VT, unsigned SrcReg, Address &Addr,
Bob Wilson6ce2dea2011-12-04 00:52:23 +00001129 unsigned Alignment) {
Eric Christopher318b6ee2010-09-02 00:53:56 +00001130 unsigned StrOpc;
Chad Rosierb29b9502011-11-13 02:23:59 +00001131 bool useAM3 = false;
Patrik Hagglunda61b17c2012-12-13 06:34:11 +00001132 switch (VT.SimpleTy) {
Eric Christopher564857f2010-12-01 01:40:24 +00001133 // This is mostly going to be Neon/vector support.
Eric Christopher318b6ee2010-09-02 00:53:56 +00001134 default: return false;
Eric Christopher4c914122010-11-02 23:59:09 +00001135 case MVT::i1: {
Craig Topper420761a2012-04-20 07:30:17 +00001136 unsigned Res = createResultReg(isThumb2 ?
1137 (const TargetRegisterClass*)&ARM::tGPRRegClass :
1138 (const TargetRegisterClass*)&ARM::GPRRegClass);
Chad Rosier66dc8ca2011-11-08 21:12:00 +00001139 unsigned Opc = isThumb2 ? ARM::t2ANDri : ARM::ANDri;
Eric Christopher4c914122010-11-02 23:59:09 +00001140 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1141 TII.get(Opc), Res)
1142 .addReg(SrcReg).addImm(1));
1143 SrcReg = Res;
1144 } // Fallthrough here.
Eric Christopher2896df82010-10-15 18:02:07 +00001145 case MVT::i8:
Chad Rosier57b29972011-11-14 20:22:27 +00001146 if (isThumb2) {
1147 if (Addr.Offset < 0 && Addr.Offset > -256 && Subtarget->hasV6T2Ops())
1148 StrOpc = ARM::t2STRBi8;
1149 else
1150 StrOpc = ARM::t2STRBi12;
1151 } else {
1152 StrOpc = ARM::STRBi12;
1153 }
Eric Christopher15418772010-10-12 05:39:06 +00001154 break;
1155 case MVT::i16:
Chad Rosierb3235b12012-11-09 18:25:27 +00001156 if (Alignment && Alignment < 2 && !Subtarget->allowsUnalignedMem())
Chad Rosierd70c98e2012-09-21 00:41:42 +00001157 return false;
1158
Chad Rosier57b29972011-11-14 20:22:27 +00001159 if (isThumb2) {
1160 if (Addr.Offset < 0 && Addr.Offset > -256 && Subtarget->hasV6T2Ops())
1161 StrOpc = ARM::t2STRHi8;
1162 else
1163 StrOpc = ARM::t2STRHi12;
1164 } else {
1165 StrOpc = ARM::STRH;
1166 useAM3 = true;
1167 }
Eric Christopher15418772010-10-12 05:39:06 +00001168 break;
Eric Christopher47650ec2010-10-16 01:10:35 +00001169 case MVT::i32:
Chad Rosierb3235b12012-11-09 18:25:27 +00001170 if (Alignment && Alignment < 4 && !Subtarget->allowsUnalignedMem())
Chad Rosiere5e674b2012-09-21 16:58:35 +00001171 return false;
1172
Chad Rosier57b29972011-11-14 20:22:27 +00001173 if (isThumb2) {
1174 if (Addr.Offset < 0 && Addr.Offset > -256 && Subtarget->hasV6T2Ops())
1175 StrOpc = ARM::t2STRi8;
1176 else
1177 StrOpc = ARM::t2STRi12;
1178 } else {
1179 StrOpc = ARM::STRi12;
1180 }
Eric Christopher47650ec2010-10-16 01:10:35 +00001181 break;
Eric Christopher56d2b722010-09-02 23:43:26 +00001182 case MVT::f32:
1183 if (!Subtarget->hasVFP2()) return false;
Chad Rosiered42c5f2011-12-06 01:44:17 +00001184 // Unaligned stores need special handling. Floats require word-alignment.
Chad Rosier9eff1e32011-12-03 02:21:57 +00001185 if (Alignment && Alignment < 4) {
1186 unsigned MoveReg = createResultReg(TLI.getRegClassFor(MVT::i32));
1187 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1188 TII.get(ARM::VMOVRS), MoveReg)
1189 .addReg(SrcReg));
1190 SrcReg = MoveReg;
1191 VT = MVT::i32;
1192 StrOpc = isThumb2 ? ARM::t2STRi12 : ARM::STRi12;
Chad Rosier64ac91b2011-12-14 17:32:02 +00001193 } else {
1194 StrOpc = ARM::VSTRS;
Chad Rosier9eff1e32011-12-03 02:21:57 +00001195 }
Eric Christopher56d2b722010-09-02 23:43:26 +00001196 break;
1197 case MVT::f64:
1198 if (!Subtarget->hasVFP2()) return false;
Chad Rosiered42c5f2011-12-06 01:44:17 +00001199 // FIXME: Unaligned stores need special handling. Doublewords require
1200 // word-alignment.
Chad Rosier404ed3c2011-12-14 17:26:05 +00001201 if (Alignment && Alignment < 4)
Chad Rosier9eff1e32011-12-03 02:21:57 +00001202 return false;
Chad Rosier404ed3c2011-12-14 17:26:05 +00001203
Eric Christopher56d2b722010-09-02 23:43:26 +00001204 StrOpc = ARM::VSTRD;
1205 break;
Eric Christopher318b6ee2010-09-02 00:53:56 +00001206 }
Eric Christopher564857f2010-12-01 01:40:24 +00001207 // Simplify this down to something we can handle.
Chad Rosierb29b9502011-11-13 02:23:59 +00001208 ARMSimplifyAddress(Addr, VT, useAM3);
Jim Grosbach6b156392010-10-27 21:39:08 +00001209
Eric Christopher564857f2010-12-01 01:40:24 +00001210 // Create the base instruction, then add the operands.
1211 MachineInstrBuilder MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1212 TII.get(StrOpc))
Chad Rosier3bdb3c92011-11-17 01:16:53 +00001213 .addReg(SrcReg);
Chad Rosierb29b9502011-11-13 02:23:59 +00001214 AddLoadStoreOperands(VT, Addr, MIB, MachineMemOperand::MOStore, useAM3);
Eric Christopher318b6ee2010-09-02 00:53:56 +00001215 return true;
1216}
1217
Eric Christopher43b62be2010-09-27 06:02:23 +00001218bool ARMFastISel::SelectStore(const Instruction *I) {
Eric Christopher318b6ee2010-09-02 00:53:56 +00001219 Value *Op0 = I->getOperand(0);
1220 unsigned SrcReg = 0;
1221
Eli Friedman4136d232011-09-02 22:33:24 +00001222 // Atomic stores need special handling.
1223 if (cast<StoreInst>(I)->isAtomic())
1224 return false;
1225
Eric Christopher564857f2010-12-01 01:40:24 +00001226 // Verify we have a legal type before going any further.
Duncan Sands1440e8b2010-11-03 11:35:31 +00001227 MVT VT;
Eric Christopher318b6ee2010-09-02 00:53:56 +00001228 if (!isLoadTypeLegal(I->getOperand(0)->getType(), VT))
Eric Christopher543cf052010-09-01 22:16:27 +00001229 return false;
Eric Christopher318b6ee2010-09-02 00:53:56 +00001230
Eric Christopher1b61ef42010-09-02 01:48:11 +00001231 // Get the value to be stored into a register.
1232 SrcReg = getRegForValue(Op0);
Eric Christopher564857f2010-12-01 01:40:24 +00001233 if (SrcReg == 0) return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +00001234
Eric Christopher564857f2010-12-01 01:40:24 +00001235 // See if we can handle this address.
Eric Christopher0d581222010-11-19 22:30:02 +00001236 Address Addr;
Eric Christopher0d581222010-11-19 22:30:02 +00001237 if (!ARMComputeAddress(I->getOperand(1), Addr))
Eric Christopher318b6ee2010-09-02 00:53:56 +00001238 return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +00001239
Chad Rosier9eff1e32011-12-03 02:21:57 +00001240 if (!ARMEmitStore(VT, SrcReg, Addr, cast<StoreInst>(I)->getAlignment()))
1241 return false;
Eric Christophera5b1e682010-09-17 22:28:18 +00001242 return true;
1243}
1244
1245static ARMCC::CondCodes getComparePred(CmpInst::Predicate Pred) {
1246 switch (Pred) {
1247 // Needs two compares...
1248 case CmpInst::FCMP_ONE:
Eric Christopherdccd2c32010-10-11 08:38:55 +00001249 case CmpInst::FCMP_UEQ:
Eric Christophera5b1e682010-09-17 22:28:18 +00001250 default:
Eric Christopher4053e632010-11-02 01:24:49 +00001251 // AL is our "false" for now. The other two need more compares.
Eric Christophera5b1e682010-09-17 22:28:18 +00001252 return ARMCC::AL;
1253 case CmpInst::ICMP_EQ:
1254 case CmpInst::FCMP_OEQ:
1255 return ARMCC::EQ;
1256 case CmpInst::ICMP_SGT:
1257 case CmpInst::FCMP_OGT:
1258 return ARMCC::GT;
1259 case CmpInst::ICMP_SGE:
1260 case CmpInst::FCMP_OGE:
1261 return ARMCC::GE;
1262 case CmpInst::ICMP_UGT:
1263 case CmpInst::FCMP_UGT:
1264 return ARMCC::HI;
1265 case CmpInst::FCMP_OLT:
1266 return ARMCC::MI;
1267 case CmpInst::ICMP_ULE:
1268 case CmpInst::FCMP_OLE:
1269 return ARMCC::LS;
1270 case CmpInst::FCMP_ORD:
1271 return ARMCC::VC;
1272 case CmpInst::FCMP_UNO:
1273 return ARMCC::VS;
1274 case CmpInst::FCMP_UGE:
1275 return ARMCC::PL;
1276 case CmpInst::ICMP_SLT:
1277 case CmpInst::FCMP_ULT:
Eric Christopherdccd2c32010-10-11 08:38:55 +00001278 return ARMCC::LT;
Eric Christophera5b1e682010-09-17 22:28:18 +00001279 case CmpInst::ICMP_SLE:
1280 case CmpInst::FCMP_ULE:
1281 return ARMCC::LE;
1282 case CmpInst::FCMP_UNE:
1283 case CmpInst::ICMP_NE:
1284 return ARMCC::NE;
1285 case CmpInst::ICMP_UGE:
1286 return ARMCC::HS;
1287 case CmpInst::ICMP_ULT:
1288 return ARMCC::LO;
1289 }
Eric Christopher543cf052010-09-01 22:16:27 +00001290}
1291
Eric Christopher43b62be2010-09-27 06:02:23 +00001292bool ARMFastISel::SelectBranch(const Instruction *I) {
Eric Christophere5734102010-09-03 00:35:47 +00001293 const BranchInst *BI = cast<BranchInst>(I);
1294 MachineBasicBlock *TBB = FuncInfo.MBBMap[BI->getSuccessor(0)];
1295 MachineBasicBlock *FBB = FuncInfo.MBBMap[BI->getSuccessor(1)];
Eric Christopherac1a19e2010-09-09 01:06:51 +00001296
Eric Christophere5734102010-09-03 00:35:47 +00001297 // Simple branch support.
Jim Grosbach16cb3762010-11-09 19:22:26 +00001298
Eric Christopher0e6233b2010-10-29 21:08:19 +00001299 // If we can, avoid recomputing the compare - redoing it could lead to wonky
1300 // behavior.
Eric Christopher0e6233b2010-10-29 21:08:19 +00001301 if (const CmpInst *CI = dyn_cast<CmpInst>(BI->getCondition())) {
Chad Rosier75698f32011-10-26 23:17:28 +00001302 if (CI->hasOneUse() && (CI->getParent() == I->getParent())) {
Eric Christopher0e6233b2010-10-29 21:08:19 +00001303
1304 // Get the compare predicate.
Eric Christopher632ae892011-04-29 21:56:31 +00001305 // Try to take advantage of fallthrough opportunities.
1306 CmpInst::Predicate Predicate = CI->getPredicate();
1307 if (FuncInfo.MBB->isLayoutSuccessor(TBB)) {
1308 std::swap(TBB, FBB);
1309 Predicate = CmpInst::getInversePredicate(Predicate);
1310 }
1311
1312 ARMCC::CondCodes ARMPred = getComparePred(Predicate);
Eric Christopher0e6233b2010-10-29 21:08:19 +00001313
1314 // We may not handle every CC for now.
1315 if (ARMPred == ARMCC::AL) return false;
1316
Chad Rosier75698f32011-10-26 23:17:28 +00001317 // Emit the compare.
Chad Rosiere07cd5e2011-11-02 18:08:25 +00001318 if (!ARMEmitCmp(CI->getOperand(0), CI->getOperand(1), CI->isUnsigned()))
Chad Rosier75698f32011-10-26 23:17:28 +00001319 return false;
Jim Grosbach16cb3762010-11-09 19:22:26 +00001320
Chad Rosier66dc8ca2011-11-08 21:12:00 +00001321 unsigned BrOpc = isThumb2 ? ARM::t2Bcc : ARM::Bcc;
Eric Christopher0e6233b2010-10-29 21:08:19 +00001322 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(BrOpc))
1323 .addMBB(TBB).addImm(ARMPred).addReg(ARM::CPSR);
1324 FastEmitBranch(FBB, DL);
1325 FuncInfo.MBB->addSuccessor(TBB);
1326 return true;
1327 }
Eric Christopherbcf26ae2011-04-29 20:02:39 +00001328 } else if (TruncInst *TI = dyn_cast<TruncInst>(BI->getCondition())) {
1329 MVT SourceVT;
1330 if (TI->hasOneUse() && TI->getParent() == I->getParent() &&
Eli Friedman76927d732011-05-25 23:49:02 +00001331 (isLoadTypeLegal(TI->getOperand(0)->getType(), SourceVT))) {
Chad Rosier66dc8ca2011-11-08 21:12:00 +00001332 unsigned TstOpc = isThumb2 ? ARM::t2TSTri : ARM::TSTri;
Eric Christopherbcf26ae2011-04-29 20:02:39 +00001333 unsigned OpReg = getRegForValue(TI->getOperand(0));
1334 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1335 TII.get(TstOpc))
1336 .addReg(OpReg).addImm(1));
1337
1338 unsigned CCMode = ARMCC::NE;
1339 if (FuncInfo.MBB->isLayoutSuccessor(TBB)) {
1340 std::swap(TBB, FBB);
1341 CCMode = ARMCC::EQ;
1342 }
1343
Chad Rosier66dc8ca2011-11-08 21:12:00 +00001344 unsigned BrOpc = isThumb2 ? ARM::t2Bcc : ARM::Bcc;
Eric Christopherbcf26ae2011-04-29 20:02:39 +00001345 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(BrOpc))
1346 .addMBB(TBB).addImm(CCMode).addReg(ARM::CPSR);
1347
1348 FastEmitBranch(FBB, DL);
1349 FuncInfo.MBB->addSuccessor(TBB);
1350 return true;
1351 }
Chad Rosier6d64b3a2011-10-27 00:21:16 +00001352 } else if (const ConstantInt *CI =
1353 dyn_cast<ConstantInt>(BI->getCondition())) {
1354 uint64_t Imm = CI->getZExtValue();
1355 MachineBasicBlock *Target = (Imm == 0) ? FBB : TBB;
1356 FastEmitBranch(Target, DL);
1357 return true;
Eric Christopher0e6233b2010-10-29 21:08:19 +00001358 }
Jim Grosbach16cb3762010-11-09 19:22:26 +00001359
Eric Christopher0e6233b2010-10-29 21:08:19 +00001360 unsigned CmpReg = getRegForValue(BI->getCondition());
1361 if (CmpReg == 0) return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +00001362
Stuart Hastingsc5eecbc2011-04-16 03:31:26 +00001363 // We've been divorced from our compare! Our block was split, and
1364 // now our compare lives in a predecessor block. We musn't
1365 // re-compare here, as the children of the compare aren't guaranteed
1366 // live across the block boundary (we *could* check for this).
1367 // Regardless, the compare has been done in the predecessor block,
1368 // and it left a value for us in a virtual register. Ergo, we test
1369 // the one-bit value left in the virtual register.
Chad Rosier66dc8ca2011-11-08 21:12:00 +00001370 unsigned TstOpc = isThumb2 ? ARM::t2TSTri : ARM::TSTri;
Stuart Hastingsc5eecbc2011-04-16 03:31:26 +00001371 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(TstOpc))
1372 .addReg(CmpReg).addImm(1));
Eric Christopherdccd2c32010-10-11 08:38:55 +00001373
Eric Christopher7a20a372011-04-28 16:52:09 +00001374 unsigned CCMode = ARMCC::NE;
1375 if (FuncInfo.MBB->isLayoutSuccessor(TBB)) {
1376 std::swap(TBB, FBB);
1377 CCMode = ARMCC::EQ;
1378 }
1379
Chad Rosier66dc8ca2011-11-08 21:12:00 +00001380 unsigned BrOpc = isThumb2 ? ARM::t2Bcc : ARM::Bcc;
Eric Christophere5734102010-09-03 00:35:47 +00001381 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(BrOpc))
Eric Christopher7a20a372011-04-28 16:52:09 +00001382 .addMBB(TBB).addImm(CCMode).addReg(ARM::CPSR);
Eric Christophere5734102010-09-03 00:35:47 +00001383 FastEmitBranch(FBB, DL);
1384 FuncInfo.MBB->addSuccessor(TBB);
Eric Christopherdccd2c32010-10-11 08:38:55 +00001385 return true;
Eric Christophere5734102010-09-03 00:35:47 +00001386}
1387
Chad Rosier60c8fa62012-02-07 23:56:08 +00001388bool ARMFastISel::SelectIndirectBr(const Instruction *I) {
1389 unsigned AddrReg = getRegForValue(I->getOperand(0));
1390 if (AddrReg == 0) return false;
1391
1392 unsigned Opc = isThumb2 ? ARM::tBRIND : ARM::BX;
1393 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(Opc))
1394 .addReg(AddrReg));
Bill Wendling8f47fc82012-10-22 23:30:04 +00001395
1396 const IndirectBrInst *IB = cast<IndirectBrInst>(I);
1397 for (unsigned i = 0, e = IB->getNumSuccessors(); i != e; ++i)
1398 FuncInfo.MBB->addSuccessor(FuncInfo.MBBMap[IB->getSuccessor(i)]);
1399
Jush Luefc967e2012-06-14 06:08:19 +00001400 return true;
Chad Rosier60c8fa62012-02-07 23:56:08 +00001401}
1402
Chad Rosiere07cd5e2011-11-02 18:08:25 +00001403bool ARMFastISel::ARMEmitCmp(const Value *Src1Value, const Value *Src2Value,
1404 bool isZExt) {
Chad Rosierade62002011-10-26 23:25:44 +00001405 Type *Ty = Src1Value->getType();
Patrik Hagglund3d170e62012-12-17 14:30:06 +00001406 EVT SrcEVT = TLI.getValueType(Ty, true);
1407 if (!SrcEVT.isSimple()) return false;
1408 MVT SrcVT = SrcEVT.getSimpleVT();
Eric Christopherac1a19e2010-09-09 01:06:51 +00001409
Chad Rosierade62002011-10-26 23:25:44 +00001410 bool isFloat = (Ty->isFloatTy() || Ty->isDoubleTy());
1411 if (isFloat && !Subtarget->hasVFP2())
Eric Christopherd43393a2010-09-08 23:13:45 +00001412 return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +00001413
Chad Rosier2f2fe412011-11-09 03:22:02 +00001414 // Check to see if the 2nd operand is a constant that we can encode directly
1415 // in the compare.
Chad Rosier1c47de82011-11-11 06:27:41 +00001416 int Imm = 0;
1417 bool UseImm = false;
Chad Rosier2f2fe412011-11-09 03:22:02 +00001418 bool isNegativeImm = false;
Chad Rosierf56c60b2011-11-16 00:32:20 +00001419 // FIXME: At -O0 we don't have anything that canonicalizes operand order.
1420 // Thus, Src1Value may be a ConstantInt, but we're missing it.
Chad Rosier2f2fe412011-11-09 03:22:02 +00001421 if (const ConstantInt *ConstInt = dyn_cast<ConstantInt>(Src2Value)) {
1422 if (SrcVT == MVT::i32 || SrcVT == MVT::i16 || SrcVT == MVT::i8 ||
1423 SrcVT == MVT::i1) {
1424 const APInt &CIVal = ConstInt->getValue();
Chad Rosier1c47de82011-11-11 06:27:41 +00001425 Imm = (isZExt) ? (int)CIVal.getZExtValue() : (int)CIVal.getSExtValue();
Chad Rosier0ac754f2012-03-15 22:54:20 +00001426 // For INT_MIN/LONG_MIN (i.e., 0x80000000) we need to use a cmp, rather
1427 // then a cmn, because there is no way to represent 2147483648 as a
1428 // signed 32-bit int.
1429 if (Imm < 0 && Imm != (int)0x80000000) {
1430 isNegativeImm = true;
1431 Imm = -Imm;
Chad Rosier6cba97c2011-11-10 01:30:39 +00001432 }
Chad Rosier0ac754f2012-03-15 22:54:20 +00001433 UseImm = isThumb2 ? (ARM_AM::getT2SOImmVal(Imm) != -1) :
1434 (ARM_AM::getSOImmVal(Imm) != -1);
Chad Rosier2f2fe412011-11-09 03:22:02 +00001435 }
1436 } else if (const ConstantFP *ConstFP = dyn_cast<ConstantFP>(Src2Value)) {
1437 if (SrcVT == MVT::f32 || SrcVT == MVT::f64)
1438 if (ConstFP->isZero() && !ConstFP->isNegative())
Chad Rosier1c47de82011-11-11 06:27:41 +00001439 UseImm = true;
Chad Rosier2f2fe412011-11-09 03:22:02 +00001440 }
1441
Eric Christopherd43393a2010-09-08 23:13:45 +00001442 unsigned CmpOpc;
Chad Rosier2f2fe412011-11-09 03:22:02 +00001443 bool isICmp = true;
Chad Rosiere07cd5e2011-11-02 18:08:25 +00001444 bool needsExt = false;
Patrik Hagglunda61b17c2012-12-13 06:34:11 +00001445 switch (SrcVT.SimpleTy) {
Eric Christopherd43393a2010-09-08 23:13:45 +00001446 default: return false;
1447 // TODO: Verify compares.
1448 case MVT::f32:
Chad Rosier2f2fe412011-11-09 03:22:02 +00001449 isICmp = false;
Chad Rosier1c47de82011-11-11 06:27:41 +00001450 CmpOpc = UseImm ? ARM::VCMPEZS : ARM::VCMPES;
Eric Christopherd43393a2010-09-08 23:13:45 +00001451 break;
1452 case MVT::f64:
Chad Rosier2f2fe412011-11-09 03:22:02 +00001453 isICmp = false;
Chad Rosier1c47de82011-11-11 06:27:41 +00001454 CmpOpc = UseImm ? ARM::VCMPEZD : ARM::VCMPED;
Eric Christopherd43393a2010-09-08 23:13:45 +00001455 break;
Chad Rosiere07cd5e2011-11-02 18:08:25 +00001456 case MVT::i1:
1457 case MVT::i8:
1458 case MVT::i16:
1459 needsExt = true;
1460 // Intentional fall-through.
Eric Christopherd43393a2010-09-08 23:13:45 +00001461 case MVT::i32:
Chad Rosier2f2fe412011-11-09 03:22:02 +00001462 if (isThumb2) {
Chad Rosier1c47de82011-11-11 06:27:41 +00001463 if (!UseImm)
Chad Rosier2f2fe412011-11-09 03:22:02 +00001464 CmpOpc = ARM::t2CMPrr;
1465 else
Bill Wendlingad5c8802012-06-11 08:07:26 +00001466 CmpOpc = isNegativeImm ? ARM::t2CMNri : ARM::t2CMPri;
Chad Rosier2f2fe412011-11-09 03:22:02 +00001467 } else {
Chad Rosier1c47de82011-11-11 06:27:41 +00001468 if (!UseImm)
Chad Rosier2f2fe412011-11-09 03:22:02 +00001469 CmpOpc = ARM::CMPrr;
1470 else
Bill Wendlingad5c8802012-06-11 08:07:26 +00001471 CmpOpc = isNegativeImm ? ARM::CMNri : ARM::CMPri;
Chad Rosier2f2fe412011-11-09 03:22:02 +00001472 }
Eric Christopherd43393a2010-09-08 23:13:45 +00001473 break;
1474 }
1475
Chad Rosiere07cd5e2011-11-02 18:08:25 +00001476 unsigned SrcReg1 = getRegForValue(Src1Value);
1477 if (SrcReg1 == 0) return false;
Chad Rosier530f7ce2011-10-26 22:47:55 +00001478
Duncan Sands4c0c5452011-11-28 10:31:27 +00001479 unsigned SrcReg2 = 0;
Chad Rosier1c47de82011-11-11 06:27:41 +00001480 if (!UseImm) {
Chad Rosier2f2fe412011-11-09 03:22:02 +00001481 SrcReg2 = getRegForValue(Src2Value);
1482 if (SrcReg2 == 0) return false;
1483 }
Chad Rosiere07cd5e2011-11-02 18:08:25 +00001484
1485 // We have i1, i8, or i16, we need to either zero extend or sign extend.
1486 if (needsExt) {
Chad Rosiera69feb02012-02-16 22:45:33 +00001487 SrcReg1 = ARMEmitIntExt(SrcVT, SrcReg1, MVT::i32, isZExt);
1488 if (SrcReg1 == 0) return false;
Chad Rosier1c47de82011-11-11 06:27:41 +00001489 if (!UseImm) {
Chad Rosiera69feb02012-02-16 22:45:33 +00001490 SrcReg2 = ARMEmitIntExt(SrcVT, SrcReg2, MVT::i32, isZExt);
1491 if (SrcReg2 == 0) return false;
Chad Rosier2f2fe412011-11-09 03:22:02 +00001492 }
Chad Rosiere07cd5e2011-11-02 18:08:25 +00001493 }
Chad Rosier530f7ce2011-10-26 22:47:55 +00001494
Chad Rosier1c47de82011-11-11 06:27:41 +00001495 if (!UseImm) {
Chad Rosier2f2fe412011-11-09 03:22:02 +00001496 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1497 TII.get(CmpOpc))
1498 .addReg(SrcReg1).addReg(SrcReg2));
1499 } else {
1500 MachineInstrBuilder MIB;
1501 MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(CmpOpc))
1502 .addReg(SrcReg1);
1503
1504 // Only add immediate for icmp as the immediate for fcmp is an implicit 0.0.
1505 if (isICmp)
Chad Rosier1c47de82011-11-11 06:27:41 +00001506 MIB.addImm(Imm);
Chad Rosier2f2fe412011-11-09 03:22:02 +00001507 AddOptionalDefs(MIB);
1508 }
Chad Rosierade62002011-10-26 23:25:44 +00001509
1510 // For floating point we need to move the result to a comparison register
1511 // that we can then use for branches.
1512 if (Ty->isFloatTy() || Ty->isDoubleTy())
1513 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1514 TII.get(ARM::FMSTAT)));
Chad Rosier530f7ce2011-10-26 22:47:55 +00001515 return true;
1516}
1517
1518bool ARMFastISel::SelectCmp(const Instruction *I) {
1519 const CmpInst *CI = cast<CmpInst>(I);
1520
Eric Christopher229207a2010-09-29 01:14:47 +00001521 // Get the compare predicate.
1522 ARMCC::CondCodes ARMPred = getComparePred(CI->getPredicate());
Eric Christopherdccd2c32010-10-11 08:38:55 +00001523
Eric Christopher229207a2010-09-29 01:14:47 +00001524 // We may not handle every CC for now.
1525 if (ARMPred == ARMCC::AL) return false;
1526
Chad Rosier530f7ce2011-10-26 22:47:55 +00001527 // Emit the compare.
Chad Rosiere07cd5e2011-11-02 18:08:25 +00001528 if (!ARMEmitCmp(CI->getOperand(0), CI->getOperand(1), CI->isUnsigned()))
Chad Rosier530f7ce2011-10-26 22:47:55 +00001529 return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +00001530
Eric Christopher229207a2010-09-29 01:14:47 +00001531 // Now set a register based on the comparison. Explicitly set the predicates
1532 // here.
Chad Rosier66dc8ca2011-11-08 21:12:00 +00001533 unsigned MovCCOpc = isThumb2 ? ARM::t2MOVCCi : ARM::MOVCCi;
Craig Topper420761a2012-04-20 07:30:17 +00001534 const TargetRegisterClass *RC = isThumb2 ?
1535 (const TargetRegisterClass*)&ARM::rGPRRegClass :
1536 (const TargetRegisterClass*)&ARM::GPRRegClass;
Eric Christopher5d18d922010-10-07 05:39:19 +00001537 unsigned DestReg = createResultReg(RC);
Chad Rosierade62002011-10-26 23:25:44 +00001538 Constant *Zero = ConstantInt::get(Type::getInt32Ty(*Context), 0);
Eric Christopher229207a2010-09-29 01:14:47 +00001539 unsigned ZeroReg = TargetMaterializeConstant(Zero);
Chad Rosier44c98b72012-03-07 20:59:26 +00001540 // ARMEmitCmp emits a FMSTAT when necessary, so it's always safe to use CPSR.
Eric Christopher229207a2010-09-29 01:14:47 +00001541 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(MovCCOpc), DestReg)
1542 .addReg(ZeroReg).addImm(1)
Chad Rosier44c98b72012-03-07 20:59:26 +00001543 .addImm(ARMPred).addReg(ARM::CPSR);
Eric Christopher229207a2010-09-29 01:14:47 +00001544
Eric Christophera5b1e682010-09-17 22:28:18 +00001545 UpdateValueMap(I, DestReg);
Eric Christopherd43393a2010-09-08 23:13:45 +00001546 return true;
1547}
1548
Eric Christopher43b62be2010-09-27 06:02:23 +00001549bool ARMFastISel::SelectFPExt(const Instruction *I) {
Eric Christopher46203602010-09-09 00:26:48 +00001550 // Make sure we have VFP and that we're extending float to double.
1551 if (!Subtarget->hasVFP2()) return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +00001552
Eric Christopher46203602010-09-09 00:26:48 +00001553 Value *V = I->getOperand(0);
1554 if (!I->getType()->isDoubleTy() ||
1555 !V->getType()->isFloatTy()) return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +00001556
Eric Christopher46203602010-09-09 00:26:48 +00001557 unsigned Op = getRegForValue(V);
1558 if (Op == 0) return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +00001559
Craig Topper420761a2012-04-20 07:30:17 +00001560 unsigned Result = createResultReg(&ARM::DPRRegClass);
Eric Christopherac1a19e2010-09-09 01:06:51 +00001561 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopheref2fdd22010-09-09 20:36:19 +00001562 TII.get(ARM::VCVTDS), Result)
Eric Christopherce07b542010-09-09 20:26:31 +00001563 .addReg(Op));
1564 UpdateValueMap(I, Result);
1565 return true;
1566}
1567
Eric Christopher43b62be2010-09-27 06:02:23 +00001568bool ARMFastISel::SelectFPTrunc(const Instruction *I) {
Eric Christopherce07b542010-09-09 20:26:31 +00001569 // Make sure we have VFP and that we're truncating double to float.
1570 if (!Subtarget->hasVFP2()) return false;
1571
1572 Value *V = I->getOperand(0);
Eric Christopher022b7fb2010-10-05 23:13:24 +00001573 if (!(I->getType()->isFloatTy() &&
1574 V->getType()->isDoubleTy())) return false;
Eric Christopherce07b542010-09-09 20:26:31 +00001575
1576 unsigned Op = getRegForValue(V);
1577 if (Op == 0) return false;
1578
Craig Topper420761a2012-04-20 07:30:17 +00001579 unsigned Result = createResultReg(&ARM::SPRRegClass);
Eric Christopherce07b542010-09-09 20:26:31 +00001580 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopheref2fdd22010-09-09 20:36:19 +00001581 TII.get(ARM::VCVTSD), Result)
Eric Christopher46203602010-09-09 00:26:48 +00001582 .addReg(Op));
1583 UpdateValueMap(I, Result);
1584 return true;
1585}
1586
Chad Rosierae46a332012-02-03 21:14:11 +00001587bool ARMFastISel::SelectIToFP(const Instruction *I, bool isSigned) {
Eric Christopher9a040492010-09-09 18:54:59 +00001588 // Make sure we have VFP.
1589 if (!Subtarget->hasVFP2()) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001590
Duncan Sands1440e8b2010-11-03 11:35:31 +00001591 MVT DstVT;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001592 Type *Ty = I->getType();
Eric Christopher9ee4ce22010-09-09 21:44:45 +00001593 if (!isTypeLegal(Ty, DstVT))
Eric Christopher9a040492010-09-09 18:54:59 +00001594 return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001595
Chad Rosier463fe242011-11-03 02:04:59 +00001596 Value *Src = I->getOperand(0);
Patrik Hagglund3d170e62012-12-17 14:30:06 +00001597 EVT SrcEVT = TLI.getValueType(Src->getType(), true);
1598 if (!SrcEVT.isSimple())
1599 return false;
1600 MVT SrcVT = SrcEVT.getSimpleVT();
Chad Rosier463fe242011-11-03 02:04:59 +00001601 if (SrcVT != MVT::i32 && SrcVT != MVT::i16 && SrcVT != MVT::i8)
Eli Friedman783c6642011-05-25 19:09:45 +00001602 return false;
1603
Chad Rosier463fe242011-11-03 02:04:59 +00001604 unsigned SrcReg = getRegForValue(Src);
1605 if (SrcReg == 0) return false;
1606
1607 // Handle sign-extension.
1608 if (SrcVT == MVT::i16 || SrcVT == MVT::i8) {
Chad Rosier316a5aa2012-12-17 19:59:43 +00001609 SrcReg = ARMEmitIntExt(SrcVT, SrcReg, MVT::i32,
Chad Rosierae46a332012-02-03 21:14:11 +00001610 /*isZExt*/!isSigned);
Chad Rosiera69feb02012-02-16 22:45:33 +00001611 if (SrcReg == 0) return false;
Chad Rosier463fe242011-11-03 02:04:59 +00001612 }
Eric Christopherdccd2c32010-10-11 08:38:55 +00001613
Eric Christopherdb12b2b2010-09-10 00:34:35 +00001614 // The conversion routine works on fp-reg to fp-reg and the operand above
1615 // was an integer, move it to the fp registers if possible.
Chad Rosier463fe242011-11-03 02:04:59 +00001616 unsigned FP = ARMMoveToFPReg(MVT::f32, SrcReg);
Eric Christopher9ee4ce22010-09-09 21:44:45 +00001617 if (FP == 0) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001618
Eric Christopher9a040492010-09-09 18:54:59 +00001619 unsigned Opc;
Chad Rosierae46a332012-02-03 21:14:11 +00001620 if (Ty->isFloatTy()) Opc = isSigned ? ARM::VSITOS : ARM::VUITOS;
1621 else if (Ty->isDoubleTy()) Opc = isSigned ? ARM::VSITOD : ARM::VUITOD;
Chad Rosierdd1e7512011-08-31 23:49:05 +00001622 else return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001623
Eric Christopher9ee4ce22010-09-09 21:44:45 +00001624 unsigned ResultReg = createResultReg(TLI.getRegClassFor(DstVT));
Eric Christopher9a040492010-09-09 18:54:59 +00001625 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(Opc),
1626 ResultReg)
Eric Christopher9ee4ce22010-09-09 21:44:45 +00001627 .addReg(FP));
Eric Christopherce07b542010-09-09 20:26:31 +00001628 UpdateValueMap(I, ResultReg);
Eric Christopher9a040492010-09-09 18:54:59 +00001629 return true;
1630}
1631
Chad Rosierae46a332012-02-03 21:14:11 +00001632bool ARMFastISel::SelectFPToI(const Instruction *I, bool isSigned) {
Eric Christopher9a040492010-09-09 18:54:59 +00001633 // Make sure we have VFP.
1634 if (!Subtarget->hasVFP2()) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001635
Duncan Sands1440e8b2010-11-03 11:35:31 +00001636 MVT DstVT;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001637 Type *RetTy = I->getType();
Eric Christopher920a2082010-09-10 00:35:09 +00001638 if (!isTypeLegal(RetTy, DstVT))
Eric Christopher9a040492010-09-09 18:54:59 +00001639 return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001640
Eric Christopher9a040492010-09-09 18:54:59 +00001641 unsigned Op = getRegForValue(I->getOperand(0));
1642 if (Op == 0) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001643
Eric Christopher9a040492010-09-09 18:54:59 +00001644 unsigned Opc;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001645 Type *OpTy = I->getOperand(0)->getType();
Chad Rosierae46a332012-02-03 21:14:11 +00001646 if (OpTy->isFloatTy()) Opc = isSigned ? ARM::VTOSIZS : ARM::VTOUIZS;
1647 else if (OpTy->isDoubleTy()) Opc = isSigned ? ARM::VTOSIZD : ARM::VTOUIZD;
Chad Rosierdd1e7512011-08-31 23:49:05 +00001648 else return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001649
Chad Rosieree8901c2012-02-03 20:27:51 +00001650 // f64->s32/u32 or f32->s32/u32 both need an intermediate f32 reg.
Eric Christopher022b7fb2010-10-05 23:13:24 +00001651 unsigned ResultReg = createResultReg(TLI.getRegClassFor(MVT::f32));
Eric Christopher9a040492010-09-09 18:54:59 +00001652 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(Opc),
1653 ResultReg)
1654 .addReg(Op));
Eric Christopherdccd2c32010-10-11 08:38:55 +00001655
Eric Christopher9ee4ce22010-09-09 21:44:45 +00001656 // This result needs to be in an integer register, but the conversion only
1657 // takes place in fp-regs.
Eric Christopherdb12b2b2010-09-10 00:34:35 +00001658 unsigned IntReg = ARMMoveToIntReg(DstVT, ResultReg);
Eric Christopher9ee4ce22010-09-09 21:44:45 +00001659 if (IntReg == 0) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001660
Eric Christopher9ee4ce22010-09-09 21:44:45 +00001661 UpdateValueMap(I, IntReg);
Eric Christopher9a040492010-09-09 18:54:59 +00001662 return true;
1663}
1664
Eric Christopher3bbd3962010-10-11 08:27:59 +00001665bool ARMFastISel::SelectSelect(const Instruction *I) {
Duncan Sands1440e8b2010-11-03 11:35:31 +00001666 MVT VT;
1667 if (!isTypeLegal(I->getType(), VT))
Eric Christopher3bbd3962010-10-11 08:27:59 +00001668 return false;
1669
1670 // Things need to be register sized for register moves.
Duncan Sands1440e8b2010-11-03 11:35:31 +00001671 if (VT != MVT::i32) return false;
Eric Christopher3bbd3962010-10-11 08:27:59 +00001672
1673 unsigned CondReg = getRegForValue(I->getOperand(0));
1674 if (CondReg == 0) return false;
1675 unsigned Op1Reg = getRegForValue(I->getOperand(1));
1676 if (Op1Reg == 0) return false;
Eric Christopher3bbd3962010-10-11 08:27:59 +00001677
Chad Rosiera07d3fc2011-11-11 06:20:39 +00001678 // Check to see if we can use an immediate in the conditional move.
1679 int Imm = 0;
1680 bool UseImm = false;
1681 bool isNegativeImm = false;
1682 if (const ConstantInt *ConstInt = dyn_cast<ConstantInt>(I->getOperand(2))) {
1683 assert (VT == MVT::i32 && "Expecting an i32.");
1684 Imm = (int)ConstInt->getValue().getZExtValue();
1685 if (Imm < 0) {
1686 isNegativeImm = true;
1687 Imm = ~Imm;
1688 }
1689 UseImm = isThumb2 ? (ARM_AM::getT2SOImmVal(Imm) != -1) :
1690 (ARM_AM::getSOImmVal(Imm) != -1);
1691 }
1692
Duncan Sands4c0c5452011-11-28 10:31:27 +00001693 unsigned Op2Reg = 0;
Chad Rosiera07d3fc2011-11-11 06:20:39 +00001694 if (!UseImm) {
1695 Op2Reg = getRegForValue(I->getOperand(2));
1696 if (Op2Reg == 0) return false;
1697 }
1698
1699 unsigned CmpOpc = isThumb2 ? ARM::t2CMPri : ARM::CMPri;
Eric Christopher3bbd3962010-10-11 08:27:59 +00001700 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(CmpOpc))
Chad Rosiera07d3fc2011-11-11 06:20:39 +00001701 .addReg(CondReg).addImm(0));
1702
1703 unsigned MovCCOpc;
Chad Rosierac3158b2012-11-27 21:46:46 +00001704 const TargetRegisterClass *RC;
Chad Rosiera07d3fc2011-11-11 06:20:39 +00001705 if (!UseImm) {
Chad Rosierac3158b2012-11-27 21:46:46 +00001706 RC = isThumb2 ? &ARM::tGPRRegClass : &ARM::GPRRegClass;
Chad Rosiera07d3fc2011-11-11 06:20:39 +00001707 MovCCOpc = isThumb2 ? ARM::t2MOVCCr : ARM::MOVCCr;
1708 } else {
Chad Rosierac3158b2012-11-27 21:46:46 +00001709 RC = isThumb2 ? &ARM::rGPRRegClass : &ARM::GPRRegClass;
1710 if (!isNegativeImm)
Chad Rosiera07d3fc2011-11-11 06:20:39 +00001711 MovCCOpc = isThumb2 ? ARM::t2MOVCCi : ARM::MOVCCi;
Chad Rosierac3158b2012-11-27 21:46:46 +00001712 else
Chad Rosiera07d3fc2011-11-11 06:20:39 +00001713 MovCCOpc = isThumb2 ? ARM::t2MVNCCi : ARM::MVNCCi;
Chad Rosiera07d3fc2011-11-11 06:20:39 +00001714 }
Eric Christopher3bbd3962010-10-11 08:27:59 +00001715 unsigned ResultReg = createResultReg(RC);
Chad Rosiera07d3fc2011-11-11 06:20:39 +00001716 if (!UseImm)
1717 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(MovCCOpc), ResultReg)
1718 .addReg(Op2Reg).addReg(Op1Reg).addImm(ARMCC::NE).addReg(ARM::CPSR);
1719 else
1720 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(MovCCOpc), ResultReg)
1721 .addReg(Op1Reg).addImm(Imm).addImm(ARMCC::EQ).addReg(ARM::CPSR);
Eric Christopher3bbd3962010-10-11 08:27:59 +00001722 UpdateValueMap(I, ResultReg);
1723 return true;
1724}
1725
Chad Rosier7ccb30b2012-02-03 21:07:27 +00001726bool ARMFastISel::SelectDiv(const Instruction *I, bool isSigned) {
Duncan Sands1440e8b2010-11-03 11:35:31 +00001727 MVT VT;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001728 Type *Ty = I->getType();
Eric Christopher08637852010-09-30 22:34:19 +00001729 if (!isTypeLegal(Ty, VT))
1730 return false;
1731
1732 // If we have integer div support we should have selected this automagically.
1733 // In case we have a real miss go ahead and return false and we'll pick
1734 // it up later.
Eric Christopherdccd2c32010-10-11 08:38:55 +00001735 if (Subtarget->hasDivide()) return false;
1736
Eric Christopher08637852010-09-30 22:34:19 +00001737 // Otherwise emit a libcall.
1738 RTLIB::Libcall LC = RTLIB::UNKNOWN_LIBCALL;
Eric Christopher7bdc4de2010-10-11 08:31:54 +00001739 if (VT == MVT::i8)
Chad Rosier7ccb30b2012-02-03 21:07:27 +00001740 LC = isSigned ? RTLIB::SDIV_I8 : RTLIB::UDIV_I8;
Eric Christopher7bdc4de2010-10-11 08:31:54 +00001741 else if (VT == MVT::i16)
Chad Rosier7ccb30b2012-02-03 21:07:27 +00001742 LC = isSigned ? RTLIB::SDIV_I16 : RTLIB::UDIV_I16;
Eric Christopher08637852010-09-30 22:34:19 +00001743 else if (VT == MVT::i32)
Chad Rosier7ccb30b2012-02-03 21:07:27 +00001744 LC = isSigned ? RTLIB::SDIV_I32 : RTLIB::UDIV_I32;
Eric Christopher08637852010-09-30 22:34:19 +00001745 else if (VT == MVT::i64)
Chad Rosier7ccb30b2012-02-03 21:07:27 +00001746 LC = isSigned ? RTLIB::SDIV_I64 : RTLIB::UDIV_I64;
Eric Christopher08637852010-09-30 22:34:19 +00001747 else if (VT == MVT::i128)
Chad Rosier7ccb30b2012-02-03 21:07:27 +00001748 LC = isSigned ? RTLIB::SDIV_I128 : RTLIB::UDIV_I128;
Eric Christopher08637852010-09-30 22:34:19 +00001749 assert(LC != RTLIB::UNKNOWN_LIBCALL && "Unsupported SDIV!");
Eric Christopherdccd2c32010-10-11 08:38:55 +00001750
Eric Christopher08637852010-09-30 22:34:19 +00001751 return ARMEmitLibcall(I, LC);
1752}
1753
Chad Rosier769422f2012-02-03 21:23:45 +00001754bool ARMFastISel::SelectRem(const Instruction *I, bool isSigned) {
Duncan Sands1440e8b2010-11-03 11:35:31 +00001755 MVT VT;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001756 Type *Ty = I->getType();
Eric Christopher6a880d62010-10-11 08:37:26 +00001757 if (!isTypeLegal(Ty, VT))
1758 return false;
1759
1760 RTLIB::Libcall LC = RTLIB::UNKNOWN_LIBCALL;
1761 if (VT == MVT::i8)
Chad Rosier769422f2012-02-03 21:23:45 +00001762 LC = isSigned ? RTLIB::SREM_I8 : RTLIB::UREM_I8;
Eric Christopher6a880d62010-10-11 08:37:26 +00001763 else if (VT == MVT::i16)
Chad Rosier769422f2012-02-03 21:23:45 +00001764 LC = isSigned ? RTLIB::SREM_I16 : RTLIB::UREM_I16;
Eric Christopher6a880d62010-10-11 08:37:26 +00001765 else if (VT == MVT::i32)
Chad Rosier769422f2012-02-03 21:23:45 +00001766 LC = isSigned ? RTLIB::SREM_I32 : RTLIB::UREM_I32;
Eric Christopher6a880d62010-10-11 08:37:26 +00001767 else if (VT == MVT::i64)
Chad Rosier769422f2012-02-03 21:23:45 +00001768 LC = isSigned ? RTLIB::SREM_I64 : RTLIB::UREM_I64;
Eric Christopher6a880d62010-10-11 08:37:26 +00001769 else if (VT == MVT::i128)
Chad Rosier769422f2012-02-03 21:23:45 +00001770 LC = isSigned ? RTLIB::SREM_I128 : RTLIB::UREM_I128;
Eric Christophera1640d92010-10-11 08:40:05 +00001771 assert(LC != RTLIB::UNKNOWN_LIBCALL && "Unsupported SREM!");
Eric Christopher2896df82010-10-15 18:02:07 +00001772
Eric Christopher6a880d62010-10-11 08:37:26 +00001773 return ARMEmitLibcall(I, LC);
1774}
1775
Chad Rosier3901c3e2012-02-06 23:50:07 +00001776bool ARMFastISel::SelectBinaryIntOp(const Instruction *I, unsigned ISDOpcode) {
Chad Rosier3901c3e2012-02-06 23:50:07 +00001777 EVT DestVT = TLI.getValueType(I->getType(), true);
1778
1779 // We can get here in the case when we have a binary operation on a non-legal
1780 // type and the target independent selector doesn't know how to handle it.
1781 if (DestVT != MVT::i16 && DestVT != MVT::i8 && DestVT != MVT::i1)
1782 return false;
Jush Luefc967e2012-06-14 06:08:19 +00001783
Chad Rosier6fde8752012-02-08 02:29:21 +00001784 unsigned Opc;
1785 switch (ISDOpcode) {
1786 default: return false;
1787 case ISD::ADD:
1788 Opc = isThumb2 ? ARM::t2ADDrr : ARM::ADDrr;
1789 break;
1790 case ISD::OR:
1791 Opc = isThumb2 ? ARM::t2ORRrr : ARM::ORRrr;
1792 break;
Chad Rosier743e1992012-02-08 02:45:44 +00001793 case ISD::SUB:
1794 Opc = isThumb2 ? ARM::t2SUBrr : ARM::SUBrr;
1795 break;
Chad Rosier6fde8752012-02-08 02:29:21 +00001796 }
1797
Chad Rosier3901c3e2012-02-06 23:50:07 +00001798 unsigned SrcReg1 = getRegForValue(I->getOperand(0));
1799 if (SrcReg1 == 0) return false;
1800
1801 // TODO: Often the 2nd operand is an immediate, which can be encoded directly
1802 // in the instruction, rather then materializing the value in a register.
1803 unsigned SrcReg2 = getRegForValue(I->getOperand(1));
1804 if (SrcReg2 == 0) return false;
1805
JF Bastiena9a8a122013-05-29 15:45:47 +00001806 unsigned ResultReg = createResultReg(&ARM::GPRnopcRegClass);
Chad Rosier3901c3e2012-02-06 23:50:07 +00001807 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1808 TII.get(Opc), ResultReg)
1809 .addReg(SrcReg1).addReg(SrcReg2));
1810 UpdateValueMap(I, ResultReg);
1811 return true;
1812}
1813
1814bool ARMFastISel::SelectBinaryFPOp(const Instruction *I, unsigned ISDOpcode) {
Chad Rosier316a5aa2012-12-17 19:59:43 +00001815 EVT FPVT = TLI.getValueType(I->getType(), true);
1816 if (!FPVT.isSimple()) return false;
1817 MVT VT = FPVT.getSimpleVT();
Eric Christopherac1a19e2010-09-09 01:06:51 +00001818
Eric Christopherbc39b822010-09-09 00:53:57 +00001819 // We can get here in the case when we want to use NEON for our fp
1820 // operations, but can't figure out how to. Just use the vfp instructions
1821 // if we have them.
1822 // FIXME: It'd be nice to use NEON instructions.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001823 Type *Ty = I->getType();
Eric Christopherbd6bf082010-09-09 01:02:03 +00001824 bool isFloat = (Ty->isDoubleTy() || Ty->isFloatTy());
1825 if (isFloat && !Subtarget->hasVFP2())
1826 return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +00001827
Eric Christopherbc39b822010-09-09 00:53:57 +00001828 unsigned Opc;
Duncan Sandscdfad362010-11-03 12:17:33 +00001829 bool is64bit = VT == MVT::f64 || VT == MVT::i64;
Eric Christopherbc39b822010-09-09 00:53:57 +00001830 switch (ISDOpcode) {
1831 default: return false;
1832 case ISD::FADD:
Eric Christopherbd6bf082010-09-09 01:02:03 +00001833 Opc = is64bit ? ARM::VADDD : ARM::VADDS;
Eric Christopherbc39b822010-09-09 00:53:57 +00001834 break;
1835 case ISD::FSUB:
Eric Christopherbd6bf082010-09-09 01:02:03 +00001836 Opc = is64bit ? ARM::VSUBD : ARM::VSUBS;
Eric Christopherbc39b822010-09-09 00:53:57 +00001837 break;
1838 case ISD::FMUL:
Eric Christopherbd6bf082010-09-09 01:02:03 +00001839 Opc = is64bit ? ARM::VMULD : ARM::VMULS;
Eric Christopherbc39b822010-09-09 00:53:57 +00001840 break;
1841 }
Chad Rosier508a1f42011-11-16 18:39:44 +00001842 unsigned Op1 = getRegForValue(I->getOperand(0));
1843 if (Op1 == 0) return false;
1844
1845 unsigned Op2 = getRegForValue(I->getOperand(1));
1846 if (Op2 == 0) return false;
1847
Chad Rosier316a5aa2012-12-17 19:59:43 +00001848 unsigned ResultReg = createResultReg(TLI.getRegClassFor(VT.SimpleTy));
Eric Christopherbc39b822010-09-09 00:53:57 +00001849 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1850 TII.get(Opc), ResultReg)
1851 .addReg(Op1).addReg(Op2));
Eric Christopherce07b542010-09-09 20:26:31 +00001852 UpdateValueMap(I, ResultReg);
Eric Christopherbc39b822010-09-09 00:53:57 +00001853 return true;
1854}
1855
Eric Christopherd10cd7b2010-09-10 23:18:12 +00001856// Call Handling Code
1857
Jush Luee649832012-07-19 09:49:00 +00001858// This is largely taken directly from CCAssignFnForNode
Eric Christopherd10cd7b2010-09-10 23:18:12 +00001859// TODO: We may not support all of this.
Jush Luee649832012-07-19 09:49:00 +00001860CCAssignFn *ARMFastISel::CCAssignFnForCall(CallingConv::ID CC,
1861 bool Return,
1862 bool isVarArg) {
Eric Christopherd10cd7b2010-09-10 23:18:12 +00001863 switch (CC) {
1864 default:
1865 llvm_unreachable("Unsupported calling convention");
Eric Christopherd10cd7b2010-09-10 23:18:12 +00001866 case CallingConv::Fast:
Jush Lu2ff4e9d2012-08-16 05:15:53 +00001867 if (Subtarget->hasVFP2() && !isVarArg) {
1868 if (!Subtarget->isAAPCS_ABI())
1869 return (Return ? RetFastCC_ARM_APCS : FastCC_ARM_APCS);
1870 // For AAPCS ABI targets, just use VFP variant of the calling convention.
1871 return (Return ? RetCC_ARM_AAPCS_VFP : CC_ARM_AAPCS_VFP);
1872 }
Evan Cheng1f8b40d2010-10-22 18:57:05 +00001873 // Fallthrough
1874 case CallingConv::C:
Eric Christopherd10cd7b2010-09-10 23:18:12 +00001875 // Use target triple & subtarget features to do actual dispatch.
1876 if (Subtarget->isAAPCS_ABI()) {
1877 if (Subtarget->hasVFP2() &&
Jush Luee649832012-07-19 09:49:00 +00001878 TM.Options.FloatABIType == FloatABI::Hard && !isVarArg)
Eric Christopherd10cd7b2010-09-10 23:18:12 +00001879 return (Return ? RetCC_ARM_AAPCS_VFP: CC_ARM_AAPCS_VFP);
1880 else
1881 return (Return ? RetCC_ARM_AAPCS: CC_ARM_AAPCS);
1882 } else
1883 return (Return ? RetCC_ARM_APCS: CC_ARM_APCS);
1884 case CallingConv::ARM_AAPCS_VFP:
Jush Luee649832012-07-19 09:49:00 +00001885 if (!isVarArg)
1886 return (Return ? RetCC_ARM_AAPCS_VFP: CC_ARM_AAPCS_VFP);
1887 // Fall through to soft float variant, variadic functions don't
1888 // use hard floating point ABI.
Eric Christopherd10cd7b2010-09-10 23:18:12 +00001889 case CallingConv::ARM_AAPCS:
1890 return (Return ? RetCC_ARM_AAPCS: CC_ARM_AAPCS);
1891 case CallingConv::ARM_APCS:
1892 return (Return ? RetCC_ARM_APCS: CC_ARM_APCS);
Eric Christophere94ac882012-08-03 00:05:53 +00001893 case CallingConv::GHC:
1894 if (Return)
1895 llvm_unreachable("Can't return in GHC call convention");
1896 else
1897 return CC_ARM_APCS_GHC;
Eric Christopherd10cd7b2010-09-10 23:18:12 +00001898 }
1899}
1900
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001901bool ARMFastISel::ProcessCallArgs(SmallVectorImpl<Value*> &Args,
1902 SmallVectorImpl<unsigned> &ArgRegs,
Duncan Sands1440e8b2010-11-03 11:35:31 +00001903 SmallVectorImpl<MVT> &ArgVTs,
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001904 SmallVectorImpl<ISD::ArgFlagsTy> &ArgFlags,
1905 SmallVectorImpl<unsigned> &RegArgs,
1906 CallingConv::ID CC,
Jush Luee649832012-07-19 09:49:00 +00001907 unsigned &NumBytes,
1908 bool isVarArg) {
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001909 SmallVector<CCValAssign, 16> ArgLocs;
Jush Luee649832012-07-19 09:49:00 +00001910 CCState CCInfo(CC, isVarArg, *FuncInfo.MF, TM, ArgLocs, *Context);
1911 CCInfo.AnalyzeCallOperands(ArgVTs, ArgFlags,
1912 CCAssignFnForCall(CC, false, isVarArg));
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001913
Bill Wendling5aeff312012-03-16 23:11:07 +00001914 // Check that we can handle all of the arguments. If we can't, then bail out
1915 // now before we add code to the MBB.
1916 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1917 CCValAssign &VA = ArgLocs[i];
1918 MVT ArgVT = ArgVTs[VA.getValNo()];
1919
1920 // We don't handle NEON/vector parameters yet.
1921 if (ArgVT.isVector() || ArgVT.getSizeInBits() > 64)
1922 return false;
1923
1924 // Now copy/store arg to correct locations.
1925 if (VA.isRegLoc() && !VA.needsCustom()) {
1926 continue;
1927 } else if (VA.needsCustom()) {
1928 // TODO: We need custom lowering for vector (v2f64) args.
1929 if (VA.getLocVT() != MVT::f64 ||
1930 // TODO: Only handle register args for now.
1931 !VA.isRegLoc() || !ArgLocs[++i].isRegLoc())
1932 return false;
1933 } else {
1934 switch (static_cast<EVT>(ArgVT).getSimpleVT().SimpleTy) {
1935 default:
1936 return false;
1937 case MVT::i1:
1938 case MVT::i8:
1939 case MVT::i16:
1940 case MVT::i32:
1941 break;
1942 case MVT::f32:
1943 if (!Subtarget->hasVFP2())
1944 return false;
1945 break;
1946 case MVT::f64:
1947 if (!Subtarget->hasVFP2())
1948 return false;
1949 break;
1950 }
1951 }
1952 }
1953
1954 // At the point, we are able to handle the call's arguments in fast isel.
1955
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001956 // Get a count of how many bytes are to be pushed on the stack.
1957 NumBytes = CCInfo.getNextStackOffset();
1958
1959 // Issue CALLSEQ_START
Evan Chengd5b03f22011-06-28 21:14:33 +00001960 unsigned AdjStackDown = TII.getCallFrameSetupOpcode();
Eric Christopherfb0b8922010-10-11 21:20:02 +00001961 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1962 TII.get(AdjStackDown))
1963 .addImm(NumBytes));
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001964
1965 // Process the args.
1966 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1967 CCValAssign &VA = ArgLocs[i];
1968 unsigned Arg = ArgRegs[VA.getValNo()];
Duncan Sands1440e8b2010-11-03 11:35:31 +00001969 MVT ArgVT = ArgVTs[VA.getValNo()];
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001970
Bill Wendling5aeff312012-03-16 23:11:07 +00001971 assert((!ArgVT.isVector() && ArgVT.getSizeInBits() <= 64) &&
1972 "We don't handle NEON/vector parameters yet.");
Eric Christophera4633f52010-10-23 09:37:17 +00001973
Eric Christopherf9764fa2010-09-30 20:49:44 +00001974 // Handle arg promotion, etc.
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001975 switch (VA.getLocInfo()) {
1976 case CCValAssign::Full: break;
Eric Christopherfa87d662010-10-18 02:17:53 +00001977 case CCValAssign::SExt: {
Chad Rosierb74c8652011-12-02 20:25:18 +00001978 MVT DestVT = VA.getLocVT();
Chad Rosier5793a652012-02-14 22:29:48 +00001979 Arg = ARMEmitIntExt(ArgVT, Arg, DestVT, /*isZExt*/false);
1980 assert (Arg != 0 && "Failed to emit a sext");
Chad Rosierb74c8652011-12-02 20:25:18 +00001981 ArgVT = DestVT;
Eric Christopherfa87d662010-10-18 02:17:53 +00001982 break;
1983 }
Chad Rosier42536af2011-11-05 20:16:15 +00001984 case CCValAssign::AExt:
1985 // Intentional fall-through. Handle AExt and ZExt.
Eric Christopherfa87d662010-10-18 02:17:53 +00001986 case CCValAssign::ZExt: {
Chad Rosierb74c8652011-12-02 20:25:18 +00001987 MVT DestVT = VA.getLocVT();
Chad Rosier5793a652012-02-14 22:29:48 +00001988 Arg = ARMEmitIntExt(ArgVT, Arg, DestVT, /*isZExt*/true);
JF Bastien8fc760c2013-06-07 20:10:37 +00001989 assert (Arg != 0 && "Failed to emit a zext");
Chad Rosierb74c8652011-12-02 20:25:18 +00001990 ArgVT = DestVT;
Eric Christopherfa87d662010-10-18 02:17:53 +00001991 break;
1992 }
1993 case CCValAssign::BCvt: {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001994 unsigned BC = FastEmit_r(ArgVT, VA.getLocVT(), ISD::BITCAST, Arg,
Duncan Sands1440e8b2010-11-03 11:35:31 +00001995 /*TODO: Kill=*/false);
Eric Christopherfa87d662010-10-18 02:17:53 +00001996 assert(BC != 0 && "Failed to emit a bitcast!");
1997 Arg = BC;
1998 ArgVT = VA.getLocVT();
1999 break;
2000 }
2001 default: llvm_unreachable("Unknown arg promotion!");
Eric Christophera9a7a1a2010-09-29 23:11:09 +00002002 }
2003
2004 // Now copy/store arg to correct locations.
Eric Christopherfb0b8922010-10-11 21:20:02 +00002005 if (VA.isRegLoc() && !VA.needsCustom()) {
Eric Christophera9a7a1a2010-09-29 23:11:09 +00002006 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(TargetOpcode::COPY),
Eric Christopherf9764fa2010-09-30 20:49:44 +00002007 VA.getLocReg())
Chad Rosier42536af2011-11-05 20:16:15 +00002008 .addReg(Arg);
Eric Christophera9a7a1a2010-09-29 23:11:09 +00002009 RegArgs.push_back(VA.getLocReg());
Eric Christopher2d8f6fe2010-10-21 00:01:47 +00002010 } else if (VA.needsCustom()) {
2011 // TODO: We need custom lowering for vector (v2f64) args.
Bill Wendling5aeff312012-03-16 23:11:07 +00002012 assert(VA.getLocVT() == MVT::f64 &&
2013 "Custom lowering for v2f64 args not available");
Jim Grosbach6b156392010-10-27 21:39:08 +00002014
Eric Christopher2d8f6fe2010-10-21 00:01:47 +00002015 CCValAssign &NextVA = ArgLocs[++i];
2016
Bill Wendling5aeff312012-03-16 23:11:07 +00002017 assert(VA.isRegLoc() && NextVA.isRegLoc() &&
2018 "We only handle register args!");
Eric Christopher2d8f6fe2010-10-21 00:01:47 +00002019
2020 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
2021 TII.get(ARM::VMOVRRD), VA.getLocReg())
2022 .addReg(NextVA.getLocReg(), RegState::Define)
2023 .addReg(Arg));
2024 RegArgs.push_back(VA.getLocReg());
2025 RegArgs.push_back(NextVA.getLocReg());
Eric Christophera9a7a1a2010-09-29 23:11:09 +00002026 } else {
Eric Christopher5b924802010-10-21 20:09:54 +00002027 assert(VA.isMemLoc());
2028 // Need to store on the stack.
Eric Christopher0d581222010-11-19 22:30:02 +00002029 Address Addr;
2030 Addr.BaseType = Address::RegBase;
2031 Addr.Base.Reg = ARM::SP;
2032 Addr.Offset = VA.getLocMemOffset();
Eric Christopher5b924802010-10-21 20:09:54 +00002033
Bill Wendling5aeff312012-03-16 23:11:07 +00002034 bool EmitRet = ARMEmitStore(ArgVT, Arg, Addr); (void)EmitRet;
2035 assert(EmitRet && "Could not emit a store for argument!");
Eric Christophera9a7a1a2010-09-29 23:11:09 +00002036 }
2037 }
Bill Wendling5aeff312012-03-16 23:11:07 +00002038
Eric Christophera9a7a1a2010-09-29 23:11:09 +00002039 return true;
2040}
2041
Duncan Sands1440e8b2010-11-03 11:35:31 +00002042bool ARMFastISel::FinishCall(MVT RetVT, SmallVectorImpl<unsigned> &UsedRegs,
Eric Christophera9a7a1a2010-09-29 23:11:09 +00002043 const Instruction *I, CallingConv::ID CC,
Jush Luee649832012-07-19 09:49:00 +00002044 unsigned &NumBytes, bool isVarArg) {
Eric Christophera9a7a1a2010-09-29 23:11:09 +00002045 // Issue CALLSEQ_END
Evan Chengd5b03f22011-06-28 21:14:33 +00002046 unsigned AdjStackUp = TII.getCallFrameDestroyOpcode();
Eric Christopherfb0b8922010-10-11 21:20:02 +00002047 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
2048 TII.get(AdjStackUp))
2049 .addImm(NumBytes).addImm(0));
Eric Christophera9a7a1a2010-09-29 23:11:09 +00002050
2051 // Now the return value.
Duncan Sands1440e8b2010-11-03 11:35:31 +00002052 if (RetVT != MVT::isVoid) {
Eric Christophera9a7a1a2010-09-29 23:11:09 +00002053 SmallVector<CCValAssign, 16> RVLocs;
Jush Luee649832012-07-19 09:49:00 +00002054 CCState CCInfo(CC, isVarArg, *FuncInfo.MF, TM, RVLocs, *Context);
2055 CCInfo.AnalyzeCallResult(RetVT, CCAssignFnForCall(CC, true, isVarArg));
Eric Christophera9a7a1a2010-09-29 23:11:09 +00002056
2057 // Copy all of the result registers out of their specified physreg.
Duncan Sands1440e8b2010-11-03 11:35:31 +00002058 if (RVLocs.size() == 2 && RetVT == MVT::f64) {
Eric Christopher14df8822010-10-01 00:00:11 +00002059 // For this move we copy into two registers and then move into the
2060 // double fp reg we want.
Patrik Hagglunda61b17c2012-12-13 06:34:11 +00002061 MVT DestVT = RVLocs[0].getValVT();
Craig Topper44d23822012-02-22 05:59:10 +00002062 const TargetRegisterClass* DstRC = TLI.getRegClassFor(DestVT);
Eric Christopher14df8822010-10-01 00:00:11 +00002063 unsigned ResultReg = createResultReg(DstRC);
2064 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
2065 TII.get(ARM::VMOVDRR), ResultReg)
Eric Christopher3659ac22010-10-20 08:02:24 +00002066 .addReg(RVLocs[0].getLocReg())
2067 .addReg(RVLocs[1].getLocReg()));
Eric Christopherdccd2c32010-10-11 08:38:55 +00002068
Eric Christopher3659ac22010-10-20 08:02:24 +00002069 UsedRegs.push_back(RVLocs[0].getLocReg());
2070 UsedRegs.push_back(RVLocs[1].getLocReg());
Jim Grosbach6b156392010-10-27 21:39:08 +00002071
Eric Christopherdccd2c32010-10-11 08:38:55 +00002072 // Finally update the result.
Eric Christopher14df8822010-10-01 00:00:11 +00002073 UpdateValueMap(I, ResultReg);
Chad Rosier2a2e9d52012-05-11 18:51:55 +00002074 } else {
2075 assert(RVLocs.size() == 1 &&"Can't handle non-double multi-reg retvals!");
Patrik Hagglunda61b17c2012-12-13 06:34:11 +00002076 MVT CopyVT = RVLocs[0].getValVT();
Chad Rosier0eff39f2011-11-08 00:03:32 +00002077
2078 // Special handling for extended integers.
2079 if (RetVT == MVT::i1 || RetVT == MVT::i8 || RetVT == MVT::i16)
2080 CopyVT = MVT::i32;
2081
Craig Topper44d23822012-02-22 05:59:10 +00002082 const TargetRegisterClass* DstRC = TLI.getRegClassFor(CopyVT);
Eric Christophera9a7a1a2010-09-29 23:11:09 +00002083
Eric Christopher14df8822010-10-01 00:00:11 +00002084 unsigned ResultReg = createResultReg(DstRC);
2085 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(TargetOpcode::COPY),
2086 ResultReg).addReg(RVLocs[0].getLocReg());
2087 UsedRegs.push_back(RVLocs[0].getLocReg());
Eric Christophera9a7a1a2010-09-29 23:11:09 +00002088
Eric Christopherdccd2c32010-10-11 08:38:55 +00002089 // Finally update the result.
Eric Christopher14df8822010-10-01 00:00:11 +00002090 UpdateValueMap(I, ResultReg);
2091 }
Eric Christophera9a7a1a2010-09-29 23:11:09 +00002092 }
2093
Eric Christopherdccd2c32010-10-11 08:38:55 +00002094 return true;
Eric Christophera9a7a1a2010-09-29 23:11:09 +00002095}
2096
Eric Christopher4f512ef2010-10-22 01:28:00 +00002097bool ARMFastISel::SelectRet(const Instruction *I) {
2098 const ReturnInst *Ret = cast<ReturnInst>(I);
2099 const Function &F = *I->getParent()->getParent();
Jim Grosbach6b156392010-10-27 21:39:08 +00002100
Eric Christopher4f512ef2010-10-22 01:28:00 +00002101 if (!FuncInfo.CanLowerReturn)
2102 return false;
Jim Grosbach6b156392010-10-27 21:39:08 +00002103
Jakob Stoklund Olesenfc743272013-02-05 18:08:40 +00002104 // Build a list of return value registers.
2105 SmallVector<unsigned, 4> RetRegs;
2106
Eric Christopher4f512ef2010-10-22 01:28:00 +00002107 CallingConv::ID CC = F.getCallingConv();
2108 if (Ret->getNumOperands() > 0) {
2109 SmallVector<ISD::OutputArg, 4> Outs;
Bill Wendling8b62abd2012-12-30 13:01:51 +00002110 GetReturnInfo(F.getReturnType(), F.getAttributes(), Outs, TLI);
Eric Christopher4f512ef2010-10-22 01:28:00 +00002111
2112 // Analyze operands of the call, assigning locations to each operand.
2113 SmallVector<CCValAssign, 16> ValLocs;
Jim Grosbachb04546f2011-09-13 20:30:37 +00002114 CCState CCInfo(CC, F.isVarArg(), *FuncInfo.MF, TM, ValLocs,I->getContext());
Jush Luee649832012-07-19 09:49:00 +00002115 CCInfo.AnalyzeReturn(Outs, CCAssignFnForCall(CC, true /* is Ret */,
2116 F.isVarArg()));
Eric Christopher4f512ef2010-10-22 01:28:00 +00002117
2118 const Value *RV = Ret->getOperand(0);
2119 unsigned Reg = getRegForValue(RV);
2120 if (Reg == 0)
2121 return false;
2122
2123 // Only handle a single return value for now.
2124 if (ValLocs.size() != 1)
2125 return false;
2126
2127 CCValAssign &VA = ValLocs[0];
Jim Grosbach6b156392010-10-27 21:39:08 +00002128
Eric Christopher4f512ef2010-10-22 01:28:00 +00002129 // Don't bother handling odd stuff for now.
2130 if (VA.getLocInfo() != CCValAssign::Full)
2131 return false;
2132 // Only handle register returns for now.
2133 if (!VA.isRegLoc())
2134 return false;
Chad Rosierf470cbb2011-11-04 00:50:21 +00002135
2136 unsigned SrcReg = Reg + VA.getValNo();
Chad Rosier316a5aa2012-12-17 19:59:43 +00002137 EVT RVEVT = TLI.getValueType(RV->getType());
2138 if (!RVEVT.isSimple()) return false;
2139 MVT RVVT = RVEVT.getSimpleVT();
Patrik Hagglunda61b17c2012-12-13 06:34:11 +00002140 MVT DestVT = VA.getValVT();
Chad Rosierf470cbb2011-11-04 00:50:21 +00002141 // Special handling for extended integers.
2142 if (RVVT != DestVT) {
2143 if (RVVT != MVT::i1 && RVVT != MVT::i8 && RVVT != MVT::i16)
2144 return false;
2145
Chad Rosierf470cbb2011-11-04 00:50:21 +00002146 assert(DestVT == MVT::i32 && "ARM should always ext to i32");
2147
Chad Rosierb8703fe2012-02-17 01:21:28 +00002148 // Perform extension if flagged as either zext or sext. Otherwise, do
2149 // nothing.
2150 if (Outs[0].Flags.isZExt() || Outs[0].Flags.isSExt()) {
2151 SrcReg = ARMEmitIntExt(RVVT, SrcReg, DestVT, Outs[0].Flags.isZExt());
2152 if (SrcReg == 0) return false;
2153 }
Chad Rosierf470cbb2011-11-04 00:50:21 +00002154 }
Jim Grosbach6b156392010-10-27 21:39:08 +00002155
Eric Christopher4f512ef2010-10-22 01:28:00 +00002156 // Make the copy.
Eric Christopher4f512ef2010-10-22 01:28:00 +00002157 unsigned DstReg = VA.getLocReg();
2158 const TargetRegisterClass* SrcRC = MRI.getRegClass(SrcReg);
2159 // Avoid a cross-class copy. This is very unlikely.
2160 if (!SrcRC->contains(DstReg))
2161 return false;
2162 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(TargetOpcode::COPY),
2163 DstReg).addReg(SrcReg);
2164
Jakob Stoklund Olesenfc743272013-02-05 18:08:40 +00002165 // Add register to return instruction.
2166 RetRegs.push_back(VA.getLocReg());
Eric Christopher4f512ef2010-10-22 01:28:00 +00002167 }
Jim Grosbach6b156392010-10-27 21:39:08 +00002168
Chad Rosier66dc8ca2011-11-08 21:12:00 +00002169 unsigned RetOpc = isThumb2 ? ARM::tBX_RET : ARM::BX_RET;
Jakob Stoklund Olesenfc743272013-02-05 18:08:40 +00002170 MachineInstrBuilder MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
2171 TII.get(RetOpc));
2172 AddOptionalDefs(MIB);
2173 for (unsigned i = 0, e = RetRegs.size(); i != e; ++i)
2174 MIB.addReg(RetRegs[i], RegState::Implicit);
Eric Christopher4f512ef2010-10-22 01:28:00 +00002175 return true;
2176}
2177
Chad Rosier49d6fc02012-06-12 19:25:13 +00002178unsigned ARMFastISel::ARMSelectCallOp(bool UseReg) {
2179 if (UseReg)
2180 return isThumb2 ? ARM::tBLXr : ARM::BLX;
2181 else
2182 return isThumb2 ? ARM::tBL : ARM::BL;
2183}
2184
2185unsigned ARMFastISel::getLibcallReg(const Twine &Name) {
2186 GlobalValue *GV = new GlobalVariable(Type::getInt32Ty(*Context), false,
2187 GlobalValue::ExternalLinkage, 0, Name);
Chad Rosier316a5aa2012-12-17 19:59:43 +00002188 EVT LCREVT = TLI.getValueType(GV->getType());
2189 if (!LCREVT.isSimple()) return 0;
2190 return ARMMaterializeGV(GV, LCREVT.getSimpleVT());
Eric Christopher872f4a22011-02-22 01:37:10 +00002191}
2192
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002193// A quick function that will emit a call for a named libcall in F with the
2194// vector of passed arguments for the Instruction in I. We can assume that we
Eric Christopherdccd2c32010-10-11 08:38:55 +00002195// can emit a call for any libcall we can produce. This is an abridged version
2196// of the full call infrastructure since we won't need to worry about things
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002197// like computed function pointers or strange arguments at call sites.
2198// TODO: Try to unify this and the normal call bits for ARM, then try to unify
2199// with X86.
Eric Christopher7ed8ec92010-09-28 01:21:42 +00002200bool ARMFastISel::ARMEmitLibcall(const Instruction *I, RTLIB::Libcall Call) {
2201 CallingConv::ID CC = TLI.getLibcallCallingConv(Call);
Eric Christopherdccd2c32010-10-11 08:38:55 +00002202
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002203 // Handle *simple* calls for now.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00002204 Type *RetTy = I->getType();
Duncan Sands1440e8b2010-11-03 11:35:31 +00002205 MVT RetVT;
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002206 if (RetTy->isVoidTy())
2207 RetVT = MVT::isVoid;
2208 else if (!isTypeLegal(RetTy, RetVT))
2209 return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00002210
Chad Rosier2a2e9d52012-05-11 18:51:55 +00002211 // Can't handle non-double multi-reg retvals.
Jush Luefc967e2012-06-14 06:08:19 +00002212 if (RetVT != MVT::isVoid && RetVT != MVT::i32) {
Chad Rosier2a2e9d52012-05-11 18:51:55 +00002213 SmallVector<CCValAssign, 16> RVLocs;
2214 CCState CCInfo(CC, false, *FuncInfo.MF, TM, RVLocs, *Context);
Jush Luee649832012-07-19 09:49:00 +00002215 CCInfo.AnalyzeCallResult(RetVT, CCAssignFnForCall(CC, true, false));
Chad Rosier2a2e9d52012-05-11 18:51:55 +00002216 if (RVLocs.size() >= 2 && RetVT != MVT::f64)
2217 return false;
2218 }
2219
Eric Christophera9a7a1a2010-09-29 23:11:09 +00002220 // Set up the argument vectors.
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002221 SmallVector<Value*, 8> Args;
2222 SmallVector<unsigned, 8> ArgRegs;
Duncan Sands1440e8b2010-11-03 11:35:31 +00002223 SmallVector<MVT, 8> ArgVTs;
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002224 SmallVector<ISD::ArgFlagsTy, 8> ArgFlags;
2225 Args.reserve(I->getNumOperands());
2226 ArgRegs.reserve(I->getNumOperands());
2227 ArgVTs.reserve(I->getNumOperands());
2228 ArgFlags.reserve(I->getNumOperands());
Eric Christopher7ed8ec92010-09-28 01:21:42 +00002229 for (unsigned i = 0; i < I->getNumOperands(); ++i) {
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002230 Value *Op = I->getOperand(i);
2231 unsigned Arg = getRegForValue(Op);
2232 if (Arg == 0) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00002233
Chris Lattnerdb125cf2011-07-18 04:54:35 +00002234 Type *ArgTy = Op->getType();
Duncan Sands1440e8b2010-11-03 11:35:31 +00002235 MVT ArgVT;
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002236 if (!isTypeLegal(ArgTy, ArgVT)) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00002237
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002238 ISD::ArgFlagsTy Flags;
2239 unsigned OriginalAlignment = TD.getABITypeAlignment(ArgTy);
2240 Flags.setOrigAlign(OriginalAlignment);
Eric Christopherdccd2c32010-10-11 08:38:55 +00002241
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002242 Args.push_back(Op);
2243 ArgRegs.push_back(Arg);
2244 ArgVTs.push_back(ArgVT);
2245 ArgFlags.push_back(Flags);
2246 }
Eric Christopherdccd2c32010-10-11 08:38:55 +00002247
Eric Christophera9a7a1a2010-09-29 23:11:09 +00002248 // Handle the arguments now that we've gotten them.
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002249 SmallVector<unsigned, 4> RegArgs;
Eric Christophera9a7a1a2010-09-29 23:11:09 +00002250 unsigned NumBytes;
Jush Luee649832012-07-19 09:49:00 +00002251 if (!ProcessCallArgs(Args, ArgRegs, ArgVTs, ArgFlags,
2252 RegArgs, CC, NumBytes, false))
Eric Christophera9a7a1a2010-09-29 23:11:09 +00002253 return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00002254
Chad Rosier49d6fc02012-06-12 19:25:13 +00002255 unsigned CalleeReg = 0;
2256 if (EnableARMLongCalls) {
2257 CalleeReg = getLibcallReg(TLI.getLibcallName(Call));
2258 if (CalleeReg == 0) return false;
2259 }
Eric Christopherdccd2c32010-10-11 08:38:55 +00002260
Chad Rosier49d6fc02012-06-12 19:25:13 +00002261 // Issue the call.
2262 unsigned CallOpc = ARMSelectCallOp(EnableARMLongCalls);
2263 MachineInstrBuilder MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt,
2264 DL, TII.get(CallOpc));
Jakob Stoklund Olesen0745b642012-08-24 20:52:46 +00002265 // BL / BLX don't take a predicate, but tBL / tBLX do.
2266 if (isThumb2)
Chad Rosier49d6fc02012-06-12 19:25:13 +00002267 AddDefaultPred(MIB);
Jakob Stoklund Olesen0745b642012-08-24 20:52:46 +00002268 if (EnableARMLongCalls)
2269 MIB.addReg(CalleeReg);
2270 else
2271 MIB.addExternalSymbol(TLI.getLibcallName(Call));
Chad Rosier49d6fc02012-06-12 19:25:13 +00002272
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002273 // Add implicit physical register uses to the call.
2274 for (unsigned i = 0, e = RegArgs.size(); i != e; ++i)
Jakob Stoklund Olesen0745b642012-08-24 20:52:46 +00002275 MIB.addReg(RegArgs[i], RegState::Implicit);
Eric Christopherdccd2c32010-10-11 08:38:55 +00002276
Jakob Stoklund Olesenc54f6342012-02-24 01:19:29 +00002277 // Add a register mask with the call-preserved registers.
2278 // Proper defs for return values will be added by setPhysRegsDeadExcept().
2279 MIB.addRegMask(TRI.getCallPreservedMask(CC));
2280
Eric Christophera9a7a1a2010-09-29 23:11:09 +00002281 // Finish off the call including any return values.
Eric Christopherdccd2c32010-10-11 08:38:55 +00002282 SmallVector<unsigned, 4> UsedRegs;
Jush Luee649832012-07-19 09:49:00 +00002283 if (!FinishCall(RetVT, UsedRegs, I, CC, NumBytes, false)) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00002284
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002285 // Set all unused physreg defs as dead.
2286 static_cast<MachineInstr *>(MIB)->setPhysRegsDeadExcept(UsedRegs, TRI);
Eric Christopherdccd2c32010-10-11 08:38:55 +00002287
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002288 return true;
2289}
2290
Chad Rosier11add262011-11-11 23:31:03 +00002291bool ARMFastISel::SelectCall(const Instruction *I,
2292 const char *IntrMemName = 0) {
Eric Christopherf9764fa2010-09-30 20:49:44 +00002293 const CallInst *CI = cast<CallInst>(I);
2294 const Value *Callee = CI->getCalledValue();
2295
Chad Rosier11add262011-11-11 23:31:03 +00002296 // Can't handle inline asm.
2297 if (isa<InlineAsm>(Callee)) return false;
Eric Christopherf9764fa2010-09-30 20:49:44 +00002298
Chad Rosier425e9512012-12-11 00:18:02 +00002299 // Allow SelectionDAG isel to handle tail calls.
2300 if (CI->isTailCall()) return false;
2301
Eric Christopherf9764fa2010-09-30 20:49:44 +00002302 // Check the calling convention.
2303 ImmutableCallSite CS(CI);
2304 CallingConv::ID CC = CS.getCallingConv();
Eric Christopher4cf34c62010-10-18 06:49:12 +00002305
Eric Christopherf9764fa2010-09-30 20:49:44 +00002306 // TODO: Avoid some calling conventions?
Eric Christopherdccd2c32010-10-11 08:38:55 +00002307
Chris Lattnerdb125cf2011-07-18 04:54:35 +00002308 PointerType *PT = cast<PointerType>(CS.getCalledValue()->getType());
2309 FunctionType *FTy = cast<FunctionType>(PT->getElementType());
Jush Luee649832012-07-19 09:49:00 +00002310 bool isVarArg = FTy->isVarArg();
Eric Christopherdccd2c32010-10-11 08:38:55 +00002311
Eric Christopherf9764fa2010-09-30 20:49:44 +00002312 // Handle *simple* calls for now.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00002313 Type *RetTy = I->getType();
Duncan Sands1440e8b2010-11-03 11:35:31 +00002314 MVT RetVT;
Eric Christopherf9764fa2010-09-30 20:49:44 +00002315 if (RetTy->isVoidTy())
2316 RetVT = MVT::isVoid;
Chad Rosier0eff39f2011-11-08 00:03:32 +00002317 else if (!isTypeLegal(RetTy, RetVT) && RetVT != MVT::i16 &&
2318 RetVT != MVT::i8 && RetVT != MVT::i1)
Eric Christopherf9764fa2010-09-30 20:49:44 +00002319 return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00002320
Chad Rosier2a2e9d52012-05-11 18:51:55 +00002321 // Can't handle non-double multi-reg retvals.
2322 if (RetVT != MVT::isVoid && RetVT != MVT::i1 && RetVT != MVT::i8 &&
2323 RetVT != MVT::i16 && RetVT != MVT::i32) {
2324 SmallVector<CCValAssign, 16> RVLocs;
Jush Luee649832012-07-19 09:49:00 +00002325 CCState CCInfo(CC, isVarArg, *FuncInfo.MF, TM, RVLocs, *Context);
2326 CCInfo.AnalyzeCallResult(RetVT, CCAssignFnForCall(CC, true, isVarArg));
Chad Rosier2a2e9d52012-05-11 18:51:55 +00002327 if (RVLocs.size() >= 2 && RetVT != MVT::f64)
2328 return false;
2329 }
2330
Eric Christopherf9764fa2010-09-30 20:49:44 +00002331 // Set up the argument vectors.
2332 SmallVector<Value*, 8> Args;
2333 SmallVector<unsigned, 8> ArgRegs;
Duncan Sands1440e8b2010-11-03 11:35:31 +00002334 SmallVector<MVT, 8> ArgVTs;
Eric Christopherf9764fa2010-09-30 20:49:44 +00002335 SmallVector<ISD::ArgFlagsTy, 8> ArgFlags;
Chad Rosier92fd0172012-02-15 00:23:55 +00002336 unsigned arg_size = CS.arg_size();
2337 Args.reserve(arg_size);
2338 ArgRegs.reserve(arg_size);
2339 ArgVTs.reserve(arg_size);
2340 ArgFlags.reserve(arg_size);
Eric Christopherf9764fa2010-09-30 20:49:44 +00002341 for (ImmutableCallSite::arg_iterator i = CS.arg_begin(), e = CS.arg_end();
2342 i != e; ++i) {
Chad Rosier11add262011-11-11 23:31:03 +00002343 // If we're lowering a memory intrinsic instead of a regular call, skip the
2344 // last two arguments, which shouldn't be passed to the underlying function.
2345 if (IntrMemName && e-i <= 2)
2346 break;
Eric Christopherdccd2c32010-10-11 08:38:55 +00002347
Eric Christopherf9764fa2010-09-30 20:49:44 +00002348 ISD::ArgFlagsTy Flags;
2349 unsigned AttrInd = i - CS.arg_begin() + 1;
Bill Wendling034b94b2012-12-19 07:18:57 +00002350 if (CS.paramHasAttr(AttrInd, Attribute::SExt))
Eric Christopherf9764fa2010-09-30 20:49:44 +00002351 Flags.setSExt();
Bill Wendling034b94b2012-12-19 07:18:57 +00002352 if (CS.paramHasAttr(AttrInd, Attribute::ZExt))
Eric Christopherf9764fa2010-09-30 20:49:44 +00002353 Flags.setZExt();
2354
Chad Rosier8e4a2e42011-11-04 00:58:10 +00002355 // FIXME: Only handle *easy* calls for now.
Bill Wendling034b94b2012-12-19 07:18:57 +00002356 if (CS.paramHasAttr(AttrInd, Attribute::InReg) ||
2357 CS.paramHasAttr(AttrInd, Attribute::StructRet) ||
2358 CS.paramHasAttr(AttrInd, Attribute::Nest) ||
2359 CS.paramHasAttr(AttrInd, Attribute::ByVal))
Eric Christopherf9764fa2010-09-30 20:49:44 +00002360 return false;
2361
Chris Lattnerdb125cf2011-07-18 04:54:35 +00002362 Type *ArgTy = (*i)->getType();
Duncan Sands1440e8b2010-11-03 11:35:31 +00002363 MVT ArgVT;
Chad Rosier42536af2011-11-05 20:16:15 +00002364 if (!isTypeLegal(ArgTy, ArgVT) && ArgVT != MVT::i16 && ArgVT != MVT::i8 &&
2365 ArgVT != MVT::i1)
Eric Christopherf9764fa2010-09-30 20:49:44 +00002366 return false;
Chad Rosier424fe0e2011-11-18 01:17:34 +00002367
2368 unsigned Arg = getRegForValue(*i);
2369 if (Arg == 0)
2370 return false;
2371
Eric Christopherf9764fa2010-09-30 20:49:44 +00002372 unsigned OriginalAlignment = TD.getABITypeAlignment(ArgTy);
2373 Flags.setOrigAlign(OriginalAlignment);
Eric Christopherdccd2c32010-10-11 08:38:55 +00002374
Eric Christopherf9764fa2010-09-30 20:49:44 +00002375 Args.push_back(*i);
2376 ArgRegs.push_back(Arg);
2377 ArgVTs.push_back(ArgVT);
2378 ArgFlags.push_back(Flags);
2379 }
Eric Christopherdccd2c32010-10-11 08:38:55 +00002380
Eric Christopherf9764fa2010-09-30 20:49:44 +00002381 // Handle the arguments now that we've gotten them.
2382 SmallVector<unsigned, 4> RegArgs;
2383 unsigned NumBytes;
Jush Luee649832012-07-19 09:49:00 +00002384 if (!ProcessCallArgs(Args, ArgRegs, ArgVTs, ArgFlags,
2385 RegArgs, CC, NumBytes, isVarArg))
Eric Christopherf9764fa2010-09-30 20:49:44 +00002386 return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00002387
Chad Rosier49d6fc02012-06-12 19:25:13 +00002388 bool UseReg = false;
Chad Rosier1c8fccb2012-05-23 18:38:57 +00002389 const GlobalValue *GV = dyn_cast<GlobalValue>(Callee);
Chad Rosier49d6fc02012-06-12 19:25:13 +00002390 if (!GV || EnableARMLongCalls) UseReg = true;
Chad Rosier1c8fccb2012-05-23 18:38:57 +00002391
Chad Rosier49d6fc02012-06-12 19:25:13 +00002392 unsigned CalleeReg = 0;
2393 if (UseReg) {
2394 if (IntrMemName)
2395 CalleeReg = getLibcallReg(IntrMemName);
2396 else
2397 CalleeReg = getRegForValue(Callee);
2398
Chad Rosier1c8fccb2012-05-23 18:38:57 +00002399 if (CalleeReg == 0) return false;
2400 }
2401
Chad Rosier49d6fc02012-06-12 19:25:13 +00002402 // Issue the call.
2403 unsigned CallOpc = ARMSelectCallOp(UseReg);
2404 MachineInstrBuilder MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt,
2405 DL, TII.get(CallOpc));
Chad Rosier49d6fc02012-06-12 19:25:13 +00002406
Jakob Stoklund Olesen0745b642012-08-24 20:52:46 +00002407 // ARM calls don't take a predicate, but tBL / tBLX do.
2408 if(isThumb2)
Chad Rosier49d6fc02012-06-12 19:25:13 +00002409 AddDefaultPred(MIB);
Jakob Stoklund Olesen0745b642012-08-24 20:52:46 +00002410 if (UseReg)
2411 MIB.addReg(CalleeReg);
2412 else if (!IntrMemName)
2413 MIB.addGlobalAddress(GV, 0, 0);
2414 else
2415 MIB.addExternalSymbol(IntrMemName, 0);
Jush Luefc967e2012-06-14 06:08:19 +00002416
Eric Christopherf9764fa2010-09-30 20:49:44 +00002417 // Add implicit physical register uses to the call.
2418 for (unsigned i = 0, e = RegArgs.size(); i != e; ++i)
Jakob Stoklund Olesen0745b642012-08-24 20:52:46 +00002419 MIB.addReg(RegArgs[i], RegState::Implicit);
Eric Christopherdccd2c32010-10-11 08:38:55 +00002420
Jakob Stoklund Olesenc54f6342012-02-24 01:19:29 +00002421 // Add a register mask with the call-preserved registers.
2422 // Proper defs for return values will be added by setPhysRegsDeadExcept().
2423 MIB.addRegMask(TRI.getCallPreservedMask(CC));
2424
Eric Christopherf9764fa2010-09-30 20:49:44 +00002425 // Finish off the call including any return values.
Eric Christopherdccd2c32010-10-11 08:38:55 +00002426 SmallVector<unsigned, 4> UsedRegs;
Jush Luee649832012-07-19 09:49:00 +00002427 if (!FinishCall(RetVT, UsedRegs, I, CC, NumBytes, isVarArg))
2428 return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00002429
Eric Christopherf9764fa2010-09-30 20:49:44 +00002430 // Set all unused physreg defs as dead.
2431 static_cast<MachineInstr *>(MIB)->setPhysRegsDeadExcept(UsedRegs, TRI);
Eric Christopherdccd2c32010-10-11 08:38:55 +00002432
Eric Christopherf9764fa2010-09-30 20:49:44 +00002433 return true;
Eric Christopherf9764fa2010-09-30 20:49:44 +00002434}
2435
Chad Rosier2c42b8c2011-11-14 23:04:09 +00002436bool ARMFastISel::ARMIsMemCpySmall(uint64_t Len) {
Chad Rosier909cb4f2011-11-14 22:46:17 +00002437 return Len <= 16;
2438}
2439
Jim Grosbachd4f020a2012-04-06 23:43:50 +00002440bool ARMFastISel::ARMTryEmitSmallMemCpy(Address Dest, Address Src,
Chad Rosierc9758b12012-12-06 01:34:31 +00002441 uint64_t Len, unsigned Alignment) {
Chad Rosier909cb4f2011-11-14 22:46:17 +00002442 // Make sure we don't bloat code by inlining very large memcpy's.
Chad Rosier2c42b8c2011-11-14 23:04:09 +00002443 if (!ARMIsMemCpySmall(Len))
Chad Rosier909cb4f2011-11-14 22:46:17 +00002444 return false;
2445
Chad Rosier909cb4f2011-11-14 22:46:17 +00002446 while (Len) {
2447 MVT VT;
Chad Rosierc9758b12012-12-06 01:34:31 +00002448 if (!Alignment || Alignment >= 4) {
2449 if (Len >= 4)
2450 VT = MVT::i32;
2451 else if (Len >= 2)
2452 VT = MVT::i16;
2453 else {
2454 assert (Len == 1 && "Expected a length of 1!");
2455 VT = MVT::i8;
2456 }
2457 } else {
2458 // Bound based on alignment.
2459 if (Len >= 2 && Alignment == 2)
2460 VT = MVT::i16;
2461 else {
Chad Rosierc9758b12012-12-06 01:34:31 +00002462 VT = MVT::i8;
2463 }
Chad Rosier909cb4f2011-11-14 22:46:17 +00002464 }
2465
2466 bool RV;
2467 unsigned ResultReg;
2468 RV = ARMEmitLoad(VT, ResultReg, Src);
Eric Christopherfae699a2012-01-11 20:55:27 +00002469 assert (RV == true && "Should be able to handle this load.");
Chad Rosier909cb4f2011-11-14 22:46:17 +00002470 RV = ARMEmitStore(VT, ResultReg, Dest);
Eric Christopherfae699a2012-01-11 20:55:27 +00002471 assert (RV == true && "Should be able to handle this store.");
Duncan Sands5b8a1db2012-02-05 14:20:11 +00002472 (void)RV;
Chad Rosier909cb4f2011-11-14 22:46:17 +00002473
2474 unsigned Size = VT.getSizeInBits()/8;
2475 Len -= Size;
2476 Dest.Offset += Size;
2477 Src.Offset += Size;
2478 }
2479
2480 return true;
2481}
2482
Chad Rosier11add262011-11-11 23:31:03 +00002483bool ARMFastISel::SelectIntrinsicCall(const IntrinsicInst &I) {
2484 // FIXME: Handle more intrinsics.
2485 switch (I.getIntrinsicID()) {
2486 default: return false;
Chad Rosierada759d2012-05-30 17:23:22 +00002487 case Intrinsic::frameaddress: {
2488 MachineFrameInfo *MFI = FuncInfo.MF->getFrameInfo();
2489 MFI->setFrameAddressIsTaken(true);
2490
2491 unsigned LdrOpc;
2492 const TargetRegisterClass *RC;
2493 if (isThumb2) {
2494 LdrOpc = ARM::t2LDRi12;
2495 RC = (const TargetRegisterClass*)&ARM::tGPRRegClass;
2496 } else {
2497 LdrOpc = ARM::LDRi12;
2498 RC = (const TargetRegisterClass*)&ARM::GPRRegClass;
2499 }
2500
2501 const ARMBaseRegisterInfo *RegInfo =
2502 static_cast<const ARMBaseRegisterInfo*>(TM.getRegisterInfo());
2503 unsigned FramePtr = RegInfo->getFrameRegister(*(FuncInfo.MF));
2504 unsigned SrcReg = FramePtr;
2505
2506 // Recursively load frame address
2507 // ldr r0 [fp]
2508 // ldr r0 [r0]
2509 // ldr r0 [r0]
2510 // ...
2511 unsigned DestReg;
2512 unsigned Depth = cast<ConstantInt>(I.getOperand(0))->getZExtValue();
2513 while (Depth--) {
2514 DestReg = createResultReg(RC);
2515 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
2516 TII.get(LdrOpc), DestReg)
2517 .addReg(SrcReg).addImm(0));
2518 SrcReg = DestReg;
2519 }
Chad Rosierbbff4ee2012-06-01 21:12:31 +00002520 UpdateValueMap(&I, SrcReg);
Chad Rosierada759d2012-05-30 17:23:22 +00002521 return true;
2522 }
Chad Rosier11add262011-11-11 23:31:03 +00002523 case Intrinsic::memcpy:
2524 case Intrinsic::memmove: {
Chad Rosier11add262011-11-11 23:31:03 +00002525 const MemTransferInst &MTI = cast<MemTransferInst>(I);
2526 // Don't handle volatile.
2527 if (MTI.isVolatile())
2528 return false;
Chad Rosier909cb4f2011-11-14 22:46:17 +00002529
2530 // Disable inlining for memmove before calls to ComputeAddress. Otherwise,
2531 // we would emit dead code because we don't currently handle memmoves.
2532 bool isMemCpy = (I.getIntrinsicID() == Intrinsic::memcpy);
2533 if (isa<ConstantInt>(MTI.getLength()) && isMemCpy) {
Chad Rosier2c42b8c2011-11-14 23:04:09 +00002534 // Small memcpy's are common enough that we want to do them without a call
2535 // if possible.
Chad Rosier909cb4f2011-11-14 22:46:17 +00002536 uint64_t Len = cast<ConstantInt>(MTI.getLength())->getZExtValue();
Chad Rosier2c42b8c2011-11-14 23:04:09 +00002537 if (ARMIsMemCpySmall(Len)) {
Chad Rosier909cb4f2011-11-14 22:46:17 +00002538 Address Dest, Src;
2539 if (!ARMComputeAddress(MTI.getRawDest(), Dest) ||
2540 !ARMComputeAddress(MTI.getRawSource(), Src))
2541 return false;
Chad Rosierc9758b12012-12-06 01:34:31 +00002542 unsigned Alignment = MTI.getAlignment();
2543 if (ARMTryEmitSmallMemCpy(Dest, Src, Len, Alignment))
Chad Rosier909cb4f2011-11-14 22:46:17 +00002544 return true;
2545 }
2546 }
Jush Luefc967e2012-06-14 06:08:19 +00002547
Chad Rosier11add262011-11-11 23:31:03 +00002548 if (!MTI.getLength()->getType()->isIntegerTy(32))
2549 return false;
Jush Luefc967e2012-06-14 06:08:19 +00002550
Chad Rosier11add262011-11-11 23:31:03 +00002551 if (MTI.getSourceAddressSpace() > 255 || MTI.getDestAddressSpace() > 255)
2552 return false;
2553
2554 const char *IntrMemName = isa<MemCpyInst>(I) ? "memcpy" : "memmove";
2555 return SelectCall(&I, IntrMemName);
2556 }
2557 case Intrinsic::memset: {
2558 const MemSetInst &MSI = cast<MemSetInst>(I);
2559 // Don't handle volatile.
2560 if (MSI.isVolatile())
2561 return false;
Jush Luefc967e2012-06-14 06:08:19 +00002562
Chad Rosier11add262011-11-11 23:31:03 +00002563 if (!MSI.getLength()->getType()->isIntegerTy(32))
2564 return false;
Jush Luefc967e2012-06-14 06:08:19 +00002565
Chad Rosier11add262011-11-11 23:31:03 +00002566 if (MSI.getDestAddressSpace() > 255)
2567 return false;
Jush Luefc967e2012-06-14 06:08:19 +00002568
Chad Rosier11add262011-11-11 23:31:03 +00002569 return SelectCall(&I, "memset");
2570 }
Chad Rosier226ddf52012-05-11 21:33:49 +00002571 case Intrinsic::trap: {
Eli Bendersky0f156af2013-01-30 16:30:19 +00002572 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(
2573 Subtarget->useNaClTrap() ? ARM::TRAPNaCl : ARM::TRAP));
Chad Rosier226ddf52012-05-11 21:33:49 +00002574 return true;
2575 }
Chad Rosier11add262011-11-11 23:31:03 +00002576 }
Chad Rosier11add262011-11-11 23:31:03 +00002577}
2578
Chad Rosier0d7b2312011-11-02 00:18:48 +00002579bool ARMFastISel::SelectTrunc(const Instruction *I) {
Jush Luefc967e2012-06-14 06:08:19 +00002580 // The high bits for a type smaller than the register size are assumed to be
Chad Rosier0d7b2312011-11-02 00:18:48 +00002581 // undefined.
2582 Value *Op = I->getOperand(0);
2583
2584 EVT SrcVT, DestVT;
2585 SrcVT = TLI.getValueType(Op->getType(), true);
2586 DestVT = TLI.getValueType(I->getType(), true);
2587
2588 if (SrcVT != MVT::i32 && SrcVT != MVT::i16 && SrcVT != MVT::i8)
2589 return false;
2590 if (DestVT != MVT::i16 && DestVT != MVT::i8 && DestVT != MVT::i1)
2591 return false;
2592
2593 unsigned SrcReg = getRegForValue(Op);
2594 if (!SrcReg) return false;
2595
2596 // Because the high bits are undefined, a truncate doesn't generate
2597 // any code.
2598 UpdateValueMap(I, SrcReg);
2599 return true;
2600}
2601
Chad Rosier316a5aa2012-12-17 19:59:43 +00002602unsigned ARMFastISel::ARMEmitIntExt(MVT SrcVT, unsigned SrcReg, MVT DestVT,
Chad Rosier87633022011-11-02 17:20:24 +00002603 bool isZExt) {
Eli Friedman76927d732011-05-25 23:49:02 +00002604 if (DestVT != MVT::i32 && DestVT != MVT::i16 && DestVT != MVT::i8)
Chad Rosier87633022011-11-02 17:20:24 +00002605 return 0;
JF Bastien8fc760c2013-06-07 20:10:37 +00002606 if (SrcVT != MVT::i16 && SrcVT != MVT::i8 && SrcVT != MVT::i1)
Chad Rosier87633022011-11-02 17:20:24 +00002607 return 0;
JF Bastien8fc760c2013-06-07 20:10:37 +00002608
2609 // Table of which combinations can be emitted as a single instruction,
2610 // and which will require two.
2611 static const uint8_t isSingleInstrTbl[3][2][2][2] = {
2612 // ARM Thumb
2613 // !hasV6Ops hasV6Ops !hasV6Ops hasV6Ops
2614 // ext: s z s z s z s z
2615 /* 1 */ { { { 0, 1 }, { 0, 1 } }, { { 0, 0 }, { 0, 1 } } },
2616 /* 8 */ { { { 0, 1 }, { 1, 1 } }, { { 0, 0 }, { 1, 1 } } },
2617 /* 16 */ { { { 0, 0 }, { 1, 1 } }, { { 0, 0 }, { 1, 1 } } }
2618 };
2619
2620 // Target registers for:
2621 // - For ARM can never be PC.
2622 // - For 16-bit Thumb are restricted to lower 8 registers.
2623 // - For 32-bit Thumb are restricted to non-SP and non-PC.
2624 static const TargetRegisterClass *RCTbl[2][2] = {
2625 // Instructions: Two Single
2626 /* ARM */ { &ARM::GPRnopcRegClass, &ARM::GPRnopcRegClass },
2627 /* Thumb */ { &ARM::tGPRRegClass, &ARM::rGPRRegClass }
2628 };
2629
2630 // Table governing the instruction(s) to be emitted.
2631 static const struct {
2632 // First entry for each of the following is sext, second zext.
2633 uint16_t Opc[2];
2634 uint8_t Imm[2]; // All instructions have either a shift or a mask.
2635 uint8_t hasS[2]; // Some instructions have an S bit, always set it to 0.
2636 } OpcTbl[2][2][3] = {
2637 { // Two instructions (first is left shift, second is in this table).
2638 { // ARM
2639 /* 1 */ { { ARM::ASRi, ARM::LSRi }, { 31, 31 }, { 1, 1 } },
2640 /* 8 */ { { ARM::ASRi, ARM::LSRi }, { 24, 24 }, { 1, 1 } },
2641 /* 16 */ { { ARM::ASRi, ARM::LSRi }, { 16, 16 }, { 1, 1 } }
2642 },
2643 { // Thumb
2644 /* 1 */ { { ARM::tASRri, ARM::tLSRri }, { 31, 31 }, { 0, 0 } },
2645 /* 8 */ { { ARM::tASRri, ARM::tLSRri }, { 24, 24 }, { 0, 0 } },
2646 /* 16 */ { { ARM::tASRri, ARM::tLSRri }, { 16, 16 }, { 0, 0 } }
2647 }
2648 },
2649 { // Single instruction.
2650 { // ARM
2651 /* 1 */ { { ARM::KILL, ARM::ANDri }, { 0, 1 }, { 0, 1 } },
2652 /* 8 */ { { ARM::SXTB, ARM::ANDri }, { 0, 255 }, { 0, 1 } },
2653 /* 16 */ { { ARM::SXTH, ARM::UXTH }, { 0, 0 }, { 0, 0 } }
2654 },
2655 { // Thumb
2656 /* 1 */ { { ARM::KILL, ARM::t2ANDri }, { 0, 1 }, { 0, 1 } },
2657 /* 8 */ { { ARM::t2SXTB, ARM::t2ANDri }, { 0, 255 }, { 0, 1 } },
2658 /* 16 */ { { ARM::t2SXTH, ARM::t2UXTH }, { 0, 0 }, { 0, 0 } }
2659 }
2660 }
2661 };
2662
2663 unsigned SrcBits = SrcVT.getSizeInBits();
2664 unsigned DestBits = DestVT.getSizeInBits();
JF Bastien2c69e902013-06-08 00:51:51 +00002665 (void) DestBits;
JF Bastien8fc760c2013-06-07 20:10:37 +00002666 assert((SrcBits < DestBits) && "can only extend to larger types");
2667 assert((DestBits == 32 || DestBits == 16 || DestBits == 8) &&
2668 "other sizes unimplemented");
2669 assert((SrcBits == 16 || SrcBits == 8 || SrcBits == 1) &&
2670 "other sizes unimplemented");
2671
2672 bool hasV6Ops = Subtarget->hasV6Ops();
2673 unsigned Bitness = countTrailingZeros(SrcBits) >> 1; // {1,8,16}=>{0,1,2}
2674 assert((Bitness < 3) && "sanity-check table bounds");
2675
2676 bool isSingleInstr = isSingleInstrTbl[Bitness][isThumb2][hasV6Ops][isZExt];
2677 const TargetRegisterClass *RC = RCTbl[isThumb2][isSingleInstr];
2678 unsigned Opc = OpcTbl[isSingleInstr][isThumb2][Bitness].Opc[isZExt];
2679 assert(ARM::KILL != Opc && "Invalid table entry");
2680 unsigned Imm = OpcTbl[isSingleInstr][isThumb2][Bitness].Imm[isZExt];
2681 unsigned hasS = OpcTbl[isSingleInstr][isThumb2][Bitness].hasS[isZExt];
2682
2683 // 16-bit Thumb instructions always set CPSR (unless they're in an IT block).
2684 bool setsCPSR = &ARM::tGPRRegClass == RC;
2685 unsigned LSLOpc = isThumb2 ? ARM::tLSLri : ARM::LSLi;
2686 unsigned ResultReg;
2687
2688 // Either one or two instructions are emitted.
2689 // They're always of the form:
2690 // dst = in OP imm
2691 // CPSR is set only by 16-bit Thumb instructions.
2692 // Predicate, if any, is AL.
2693 // S bit, if available, is always 0.
2694 // When two are emitted the first's result will feed as the second's input,
2695 // that value is then dead.
2696 unsigned NumInstrsEmitted = isSingleInstr ? 1 : 2;
2697 for (unsigned Instr = 0; Instr != NumInstrsEmitted; ++Instr) {
2698 ResultReg = createResultReg(RC);
2699 unsigned Opcode = ((0 == Instr) && !isSingleInstr) ? LSLOpc : Opc;
2700 bool isKill = 1 == Instr;
2701 MachineInstrBuilder MIB = BuildMI(
2702 *FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(Opcode), ResultReg);
2703 if (setsCPSR)
2704 MIB.addReg(ARM::CPSR, RegState::Define);
2705 AddDefaultPred(MIB.addReg(SrcReg, isKill * RegState::Kill).addImm(Imm));
2706 if (hasS)
2707 AddDefaultCC(MIB);
2708 // Second instruction consumes the first's result.
2709 SrcReg = ResultReg;
Eli Friedman76927d732011-05-25 23:49:02 +00002710 }
2711
Chad Rosier87633022011-11-02 17:20:24 +00002712 return ResultReg;
2713}
2714
2715bool ARMFastISel::SelectIntExt(const Instruction *I) {
2716 // On ARM, in general, integer casts don't involve legal types; this code
2717 // handles promotable integers.
Chad Rosier87633022011-11-02 17:20:24 +00002718 Type *DestTy = I->getType();
2719 Value *Src = I->getOperand(0);
2720 Type *SrcTy = Src->getType();
2721
Chad Rosier87633022011-11-02 17:20:24 +00002722 bool isZExt = isa<ZExtInst>(I);
2723 unsigned SrcReg = getRegForValue(Src);
2724 if (!SrcReg) return false;
2725
Chad Rosier316a5aa2012-12-17 19:59:43 +00002726 EVT SrcEVT, DestEVT;
2727 SrcEVT = TLI.getValueType(SrcTy, true);
2728 DestEVT = TLI.getValueType(DestTy, true);
2729 if (!SrcEVT.isSimple()) return false;
2730 if (!DestEVT.isSimple()) return false;
Patrik Hagglund3d170e62012-12-17 14:30:06 +00002731
Chad Rosier316a5aa2012-12-17 19:59:43 +00002732 MVT SrcVT = SrcEVT.getSimpleVT();
2733 MVT DestVT = DestEVT.getSimpleVT();
Chad Rosier87633022011-11-02 17:20:24 +00002734 unsigned ResultReg = ARMEmitIntExt(SrcVT, SrcReg, DestVT, isZExt);
2735 if (ResultReg == 0) return false;
2736 UpdateValueMap(I, ResultReg);
Eli Friedman76927d732011-05-25 23:49:02 +00002737 return true;
2738}
2739
Jush Lu29465492012-08-03 02:37:48 +00002740bool ARMFastISel::SelectShift(const Instruction *I,
2741 ARM_AM::ShiftOpc ShiftTy) {
2742 // We handle thumb2 mode by target independent selector
2743 // or SelectionDAG ISel.
2744 if (isThumb2)
2745 return false;
2746
2747 // Only handle i32 now.
2748 EVT DestVT = TLI.getValueType(I->getType(), true);
2749 if (DestVT != MVT::i32)
2750 return false;
2751
2752 unsigned Opc = ARM::MOVsr;
2753 unsigned ShiftImm;
2754 Value *Src2Value = I->getOperand(1);
2755 if (const ConstantInt *CI = dyn_cast<ConstantInt>(Src2Value)) {
2756 ShiftImm = CI->getZExtValue();
2757
2758 // Fall back to selection DAG isel if the shift amount
2759 // is zero or greater than the width of the value type.
2760 if (ShiftImm == 0 || ShiftImm >=32)
2761 return false;
2762
2763 Opc = ARM::MOVsi;
2764 }
2765
2766 Value *Src1Value = I->getOperand(0);
2767 unsigned Reg1 = getRegForValue(Src1Value);
2768 if (Reg1 == 0) return false;
2769
Nadav Roteme7576402012-09-06 11:13:55 +00002770 unsigned Reg2 = 0;
Jush Lu29465492012-08-03 02:37:48 +00002771 if (Opc == ARM::MOVsr) {
2772 Reg2 = getRegForValue(Src2Value);
2773 if (Reg2 == 0) return false;
2774 }
2775
JF Bastiena9a8a122013-05-29 15:45:47 +00002776 unsigned ResultReg = createResultReg(&ARM::GPRnopcRegClass);
Jush Lu29465492012-08-03 02:37:48 +00002777 if(ResultReg == 0) return false;
2778
2779 MachineInstrBuilder MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
2780 TII.get(Opc), ResultReg)
2781 .addReg(Reg1);
2782
2783 if (Opc == ARM::MOVsi)
2784 MIB.addImm(ARM_AM::getSORegOpc(ShiftTy, ShiftImm));
2785 else if (Opc == ARM::MOVsr) {
2786 MIB.addReg(Reg2);
2787 MIB.addImm(ARM_AM::getSORegOpc(ShiftTy, 0));
2788 }
2789
2790 AddOptionalDefs(MIB);
2791 UpdateValueMap(I, ResultReg);
2792 return true;
2793}
2794
Eric Christopher56d2b722010-09-02 23:43:26 +00002795// TODO: SoftFP support.
Eric Christopherab695882010-07-21 22:26:11 +00002796bool ARMFastISel::TargetSelectInstruction(const Instruction *I) {
Eric Christopherac1a19e2010-09-09 01:06:51 +00002797
Eric Christopherab695882010-07-21 22:26:11 +00002798 switch (I->getOpcode()) {
Eric Christopher83007122010-08-23 21:44:12 +00002799 case Instruction::Load:
Eric Christopher43b62be2010-09-27 06:02:23 +00002800 return SelectLoad(I);
Eric Christopher543cf052010-09-01 22:16:27 +00002801 case Instruction::Store:
Eric Christopher43b62be2010-09-27 06:02:23 +00002802 return SelectStore(I);
Eric Christophere5734102010-09-03 00:35:47 +00002803 case Instruction::Br:
Eric Christopher43b62be2010-09-27 06:02:23 +00002804 return SelectBranch(I);
Chad Rosier60c8fa62012-02-07 23:56:08 +00002805 case Instruction::IndirectBr:
2806 return SelectIndirectBr(I);
Eric Christopherd43393a2010-09-08 23:13:45 +00002807 case Instruction::ICmp:
2808 case Instruction::FCmp:
Eric Christopher43b62be2010-09-27 06:02:23 +00002809 return SelectCmp(I);
Eric Christopher46203602010-09-09 00:26:48 +00002810 case Instruction::FPExt:
Eric Christopher43b62be2010-09-27 06:02:23 +00002811 return SelectFPExt(I);
Eric Christopherce07b542010-09-09 20:26:31 +00002812 case Instruction::FPTrunc:
Eric Christopher43b62be2010-09-27 06:02:23 +00002813 return SelectFPTrunc(I);
Eric Christopher9a040492010-09-09 18:54:59 +00002814 case Instruction::SIToFP:
Chad Rosierae46a332012-02-03 21:14:11 +00002815 return SelectIToFP(I, /*isSigned*/ true);
Chad Rosier36b7beb2012-02-03 19:42:52 +00002816 case Instruction::UIToFP:
Chad Rosierae46a332012-02-03 21:14:11 +00002817 return SelectIToFP(I, /*isSigned*/ false);
Eric Christopher9a040492010-09-09 18:54:59 +00002818 case Instruction::FPToSI:
Chad Rosierae46a332012-02-03 21:14:11 +00002819 return SelectFPToI(I, /*isSigned*/ true);
Chad Rosieree8901c2012-02-03 20:27:51 +00002820 case Instruction::FPToUI:
Chad Rosierae46a332012-02-03 21:14:11 +00002821 return SelectFPToI(I, /*isSigned*/ false);
Chad Rosier3901c3e2012-02-06 23:50:07 +00002822 case Instruction::Add:
2823 return SelectBinaryIntOp(I, ISD::ADD);
Chad Rosier6fde8752012-02-08 02:29:21 +00002824 case Instruction::Or:
2825 return SelectBinaryIntOp(I, ISD::OR);
Chad Rosier743e1992012-02-08 02:45:44 +00002826 case Instruction::Sub:
2827 return SelectBinaryIntOp(I, ISD::SUB);
Eric Christopherbc39b822010-09-09 00:53:57 +00002828 case Instruction::FAdd:
Chad Rosier3901c3e2012-02-06 23:50:07 +00002829 return SelectBinaryFPOp(I, ISD::FADD);
Eric Christopherbc39b822010-09-09 00:53:57 +00002830 case Instruction::FSub:
Chad Rosier3901c3e2012-02-06 23:50:07 +00002831 return SelectBinaryFPOp(I, ISD::FSUB);
Eric Christopherbc39b822010-09-09 00:53:57 +00002832 case Instruction::FMul:
Chad Rosier3901c3e2012-02-06 23:50:07 +00002833 return SelectBinaryFPOp(I, ISD::FMUL);
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002834 case Instruction::SDiv:
Chad Rosier7ccb30b2012-02-03 21:07:27 +00002835 return SelectDiv(I, /*isSigned*/ true);
2836 case Instruction::UDiv:
2837 return SelectDiv(I, /*isSigned*/ false);
Eric Christopher6a880d62010-10-11 08:37:26 +00002838 case Instruction::SRem:
Chad Rosier769422f2012-02-03 21:23:45 +00002839 return SelectRem(I, /*isSigned*/ true);
2840 case Instruction::URem:
2841 return SelectRem(I, /*isSigned*/ false);
Eric Christopherf9764fa2010-09-30 20:49:44 +00002842 case Instruction::Call:
Chad Rosier11add262011-11-11 23:31:03 +00002843 if (const IntrinsicInst *II = dyn_cast<IntrinsicInst>(I))
2844 return SelectIntrinsicCall(*II);
Eric Christopherf9764fa2010-09-30 20:49:44 +00002845 return SelectCall(I);
Eric Christopher3bbd3962010-10-11 08:27:59 +00002846 case Instruction::Select:
2847 return SelectSelect(I);
Eric Christopher4f512ef2010-10-22 01:28:00 +00002848 case Instruction::Ret:
2849 return SelectRet(I);
Eli Friedman76927d732011-05-25 23:49:02 +00002850 case Instruction::Trunc:
Chad Rosier0d7b2312011-11-02 00:18:48 +00002851 return SelectTrunc(I);
Eli Friedman76927d732011-05-25 23:49:02 +00002852 case Instruction::ZExt:
2853 case Instruction::SExt:
Chad Rosier0d7b2312011-11-02 00:18:48 +00002854 return SelectIntExt(I);
Jush Lu29465492012-08-03 02:37:48 +00002855 case Instruction::Shl:
2856 return SelectShift(I, ARM_AM::lsl);
2857 case Instruction::LShr:
2858 return SelectShift(I, ARM_AM::lsr);
2859 case Instruction::AShr:
2860 return SelectShift(I, ARM_AM::asr);
Eric Christopherab695882010-07-21 22:26:11 +00002861 default: break;
2862 }
2863 return false;
2864}
2865
Eli Bendersky75299e32013-04-19 22:29:18 +00002866/// \brief The specified machine instr operand is a vreg, and that
Chad Rosierb29b9502011-11-13 02:23:59 +00002867/// vreg is being provided by the specified load instruction. If possible,
2868/// try to fold the load as an operand to the instruction, returning true if
2869/// successful.
Eli Bendersky75299e32013-04-19 22:29:18 +00002870bool ARMFastISel::tryToFoldLoadIntoMI(MachineInstr *MI, unsigned OpNo,
2871 const LoadInst *LI) {
Chad Rosierb29b9502011-11-13 02:23:59 +00002872 // Verify we have a legal type before going any further.
2873 MVT VT;
2874 if (!isLoadTypeLegal(LI->getType(), VT))
2875 return false;
2876
2877 // Combine load followed by zero- or sign-extend.
2878 // ldrb r1, [r0] ldrb r1, [r0]
2879 // uxtb r2, r1 =>
2880 // mov r3, r2 mov r3, r1
2881 bool isZExt = true;
2882 switch(MI->getOpcode()) {
2883 default: return false;
2884 case ARM::SXTH:
2885 case ARM::t2SXTH:
2886 isZExt = false;
2887 case ARM::UXTH:
2888 case ARM::t2UXTH:
2889 if (VT != MVT::i16)
2890 return false;
2891 break;
2892 case ARM::SXTB:
2893 case ARM::t2SXTB:
2894 isZExt = false;
2895 case ARM::UXTB:
2896 case ARM::t2UXTB:
2897 if (VT != MVT::i8)
2898 return false;
2899 break;
2900 }
2901 // See if we can handle this address.
2902 Address Addr;
2903 if (!ARMComputeAddress(LI->getOperand(0), Addr)) return false;
Jush Luefc967e2012-06-14 06:08:19 +00002904
Chad Rosierb29b9502011-11-13 02:23:59 +00002905 unsigned ResultReg = MI->getOperand(0).getReg();
Chad Rosier8a9bce92011-12-13 19:22:14 +00002906 if (!ARMEmitLoad(VT, ResultReg, Addr, LI->getAlignment(), isZExt, false))
Chad Rosierb29b9502011-11-13 02:23:59 +00002907 return false;
2908 MI->eraseFromParent();
2909 return true;
2910}
2911
Jush Lu8f506472012-09-27 05:21:41 +00002912unsigned ARMFastISel::ARMLowerPICELF(const GlobalValue *GV,
Patrik Hagglunda61b17c2012-12-13 06:34:11 +00002913 unsigned Align, MVT VT) {
Jush Lu8f506472012-09-27 05:21:41 +00002914 bool UseGOTOFF = GV->hasLocalLinkage() || GV->hasHiddenVisibility();
2915 ARMConstantPoolConstant *CPV =
2916 ARMConstantPoolConstant::Create(GV, UseGOTOFF ? ARMCP::GOTOFF : ARMCP::GOT);
2917 unsigned Idx = MCP.getConstantPoolIndex(CPV, Align);
2918
2919 unsigned Opc;
2920 unsigned DestReg1 = createResultReg(TLI.getRegClassFor(VT));
2921 // Load value.
2922 if (isThumb2) {
2923 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
2924 TII.get(ARM::t2LDRpci), DestReg1)
2925 .addConstantPoolIndex(Idx));
2926 Opc = UseGOTOFF ? ARM::t2ADDrr : ARM::t2LDRs;
2927 } else {
2928 // The extra immediate is for addrmode2.
2929 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt,
2930 DL, TII.get(ARM::LDRcp), DestReg1)
2931 .addConstantPoolIndex(Idx).addImm(0));
2932 Opc = UseGOTOFF ? ARM::ADDrr : ARM::LDRrs;
2933 }
2934
2935 unsigned GlobalBaseReg = AFI->getGlobalBaseReg();
2936 if (GlobalBaseReg == 0) {
2937 GlobalBaseReg = MRI.createVirtualRegister(TLI.getRegClassFor(VT));
2938 AFI->setGlobalBaseReg(GlobalBaseReg);
2939 }
2940
2941 unsigned DestReg2 = createResultReg(TLI.getRegClassFor(VT));
2942 MachineInstrBuilder MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt,
2943 DL, TII.get(Opc), DestReg2)
2944 .addReg(DestReg1)
2945 .addReg(GlobalBaseReg);
2946 if (!UseGOTOFF)
2947 MIB.addImm(0);
2948 AddOptionalDefs(MIB);
2949
2950 return DestReg2;
2951}
2952
Evan Cheng092e5e72013-02-11 01:27:15 +00002953bool ARMFastISel::FastLowerArguments() {
2954 if (!FuncInfo.CanLowerReturn)
2955 return false;
2956
2957 const Function *F = FuncInfo.Fn;
2958 if (F->isVarArg())
2959 return false;
2960
2961 CallingConv::ID CC = F->getCallingConv();
2962 switch (CC) {
2963 default:
2964 return false;
2965 case CallingConv::Fast:
2966 case CallingConv::C:
2967 case CallingConv::ARM_AAPCS_VFP:
2968 case CallingConv::ARM_AAPCS:
2969 case CallingConv::ARM_APCS:
2970 break;
2971 }
2972
2973 // Only handle simple cases. i.e. Up to 4 i8/i16/i32 scalar arguments
2974 // which are passed in r0 - r3.
2975 unsigned Idx = 1;
2976 for (Function::const_arg_iterator I = F->arg_begin(), E = F->arg_end();
2977 I != E; ++I, ++Idx) {
2978 if (Idx > 4)
2979 return false;
2980
2981 if (F->getAttributes().hasAttribute(Idx, Attribute::InReg) ||
2982 F->getAttributes().hasAttribute(Idx, Attribute::StructRet) ||
2983 F->getAttributes().hasAttribute(Idx, Attribute::ByVal))
2984 return false;
2985
2986 Type *ArgTy = I->getType();
2987 if (ArgTy->isStructTy() || ArgTy->isArrayTy() || ArgTy->isVectorTy())
2988 return false;
2989
2990 EVT ArgVT = TLI.getValueType(ArgTy);
Chad Rosierfe88aa02013-02-26 01:05:31 +00002991 if (!ArgVT.isSimple()) return false;
Evan Cheng092e5e72013-02-11 01:27:15 +00002992 switch (ArgVT.getSimpleVT().SimpleTy) {
2993 case MVT::i8:
2994 case MVT::i16:
2995 case MVT::i32:
2996 break;
2997 default:
2998 return false;
2999 }
3000 }
3001
3002
3003 static const uint16_t GPRArgRegs[] = {
3004 ARM::R0, ARM::R1, ARM::R2, ARM::R3
3005 };
3006
3007 const TargetRegisterClass *RC = TLI.getRegClassFor(MVT::i32);
3008 Idx = 0;
3009 for (Function::const_arg_iterator I = F->arg_begin(), E = F->arg_end();
3010 I != E; ++I, ++Idx) {
3011 if (I->use_empty())
3012 continue;
3013 unsigned SrcReg = GPRArgRegs[Idx];
3014 unsigned DstReg = FuncInfo.MF->addLiveIn(SrcReg, RC);
3015 // FIXME: Unfortunately it's necessary to emit a copy from the livein copy.
3016 // Without this, EmitLiveInCopies may eliminate the livein if its only
3017 // use is a bitcast (which isn't turned into an instruction).
3018 unsigned ResultReg = createResultReg(RC);
3019 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(TargetOpcode::COPY),
3020 ResultReg).addReg(DstReg, getKillRegState(true));
3021 UpdateValueMap(I, ResultReg);
3022 }
3023
3024 return true;
3025}
3026
Eric Christopherab695882010-07-21 22:26:11 +00003027namespace llvm {
Bob Wilsond49edb72012-08-03 04:06:28 +00003028 FastISel *ARM::createFastISel(FunctionLoweringInfo &funcInfo,
3029 const TargetLibraryInfo *libInfo) {
Rafael Espindola9e3e7302013-05-30 20:37:52 +00003030 // Completely untested on non-iOS.
Eric Christopherfeadddd2010-10-11 20:05:22 +00003031 const TargetMachine &TM = funcInfo.MF->getTarget();
Jim Grosbach16cb3762010-11-09 19:22:26 +00003032
Rafael Espindola9e3e7302013-05-30 20:37:52 +00003033 // Darwin and thumb1 only for now.
Eric Christopherfeadddd2010-10-11 20:05:22 +00003034 const ARMSubtarget *Subtarget = &TM.getSubtarget<ARMSubtarget>();
Rafael Espindola9e3e7302013-05-30 20:37:52 +00003035 if (Subtarget->isTargetIOS() && !Subtarget->isThumb1Only())
Bob Wilsond49edb72012-08-03 04:06:28 +00003036 return new ARMFastISel(funcInfo, libInfo);
Evan Cheng09447952010-07-26 18:32:55 +00003037 return 0;
Eric Christopherab695882010-07-21 22:26:11 +00003038 }
3039}