blob: 1c0ad1b8a37e4126632293662a3ed2ae997344cd [file] [log] [blame]
Nate Begeman21e463b2005-10-16 05:39:50 +00001//===-- PPCISelLowering.h - PPC32 DAG Lowering Interface --------*- C++ -*-===//
Chris Lattner7c5a3d32005-08-16 17:14:42 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattner7c5a3d32005-08-16 17:14:42 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that PPC uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
15#ifndef LLVM_TARGET_POWERPC_PPC32ISELLOWERING_H
16#define LLVM_TARGET_POWERPC_PPC32ISELLOWERING_H
17
Chris Lattner26689592005-10-14 23:51:18 +000018#include "PPC.h"
Hal Finkelff56d1a2013-04-05 23:29:01 +000019#include "PPCInstrInfo.h"
Hal Finkel7ee74a62013-03-21 21:37:52 +000020#include "PPCRegisterInfo.h"
Chris Lattner331d1bc2006-11-02 01:44:04 +000021#include "PPCSubtarget.h"
Craig Topper79aa3412012-03-17 18:46:09 +000022#include "llvm/CodeGen/SelectionDAG.h"
Bill Schmidtd3f77662013-06-12 16:39:22 +000023#include "llvm/CodeGen/CallingConvLower.h"
Chandler Carrutha1514e22012-12-04 07:12:27 +000024#include "llvm/Target/TargetLowering.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000025
26namespace llvm {
Chris Lattner0bbea952005-08-26 20:25:03 +000027 namespace PPCISD {
28 enum NodeType {
Nate Begeman3c983c32007-01-26 22:40:50 +000029 // Start the numbering where the builtin ops and target ops leave off.
Dan Gohman0ba2bcf2008-09-23 18:42:32 +000030 FIRST_NUMBER = ISD::BUILTIN_OP_END,
Chris Lattner0bbea952005-08-26 20:25:03 +000031
32 /// FSEL - Traditional three-operand fsel node.
33 ///
34 FSEL,
Owen Anderson95771af2011-02-25 21:41:48 +000035
Nate Begemanc09eeec2005-09-06 22:03:27 +000036 /// FCFID - The FCFID instruction, taking an f64 operand and producing
37 /// and f64 value containing the FP representation of the integer that
38 /// was temporarily in the f64 operand.
39 FCFID,
Owen Anderson95771af2011-02-25 21:41:48 +000040
Hal Finkel46479192013-04-01 17:52:07 +000041 /// Newer FCFID[US] integer-to-floating-point conversion instructions for
42 /// unsigned integers and single-precision outputs.
43 FCFIDU, FCFIDS, FCFIDUS,
44
Owen Anderson95771af2011-02-25 21:41:48 +000045 /// FCTI[D,W]Z - The FCTIDZ and FCTIWZ instructions, taking an f32 or f64
Nate Begemanc09eeec2005-09-06 22:03:27 +000046 /// operand, producing an f64 value containing the integer representation
47 /// of that FP value.
48 FCTIDZ, FCTIWZ,
Owen Anderson95771af2011-02-25 21:41:48 +000049
Hal Finkel46479192013-04-01 17:52:07 +000050 /// Newer FCTI[D,W]UZ floating-point-to-integer conversion instructions for
51 /// unsigned integers.
52 FCTIDUZ, FCTIWUZ,
53
Hal Finkel827307b2013-04-03 04:01:11 +000054 /// Reciprocal estimate instructions (unary FP ops).
55 FRE, FRSQRTE,
56
Nate Begeman993aeb22005-12-13 22:55:22 +000057 // VMADDFP, VNMSUBFP - The VMADDFP and VNMSUBFP instructions, taking
58 // three v4f32 operands and producing a v4f32 result.
59 VMADDFP, VNMSUBFP,
Owen Anderson95771af2011-02-25 21:41:48 +000060
Chris Lattnerf1d0b2b2006-03-20 01:53:53 +000061 /// VPERM - The PPC VPERM Instruction.
62 ///
63 VPERM,
Owen Anderson95771af2011-02-25 21:41:48 +000064
Chris Lattner860e8862005-11-17 07:30:41 +000065 /// Hi/Lo - These represent the high and low 16-bit parts of a global
66 /// address respectively. These nodes have two operands, the first of
67 /// which must be a TargetGlobalAddress, and the second of which must be a
68 /// Constant. Selected naively, these turn into 'lis G+C' and 'li G+C',
69 /// though these are usually folded into other nodes.
70 Hi, Lo,
Owen Anderson95771af2011-02-25 21:41:48 +000071
Tilmann Scheller6b16eff2009-08-15 11:54:46 +000072 TOC_ENTRY,
73
Tilmann Scheller3a84dae2009-12-18 13:00:15 +000074 /// The following three target-specific nodes are used for calls through
75 /// function pointers in the 64-bit SVR4 ABI.
76
77 /// Restore the TOC from the TOC save area of the current stack frame.
78 /// This is basically a hard coded load instruction which additionally
79 /// takes/produces a flag.
80 TOC_RESTORE,
81
82 /// Like a regular LOAD but additionally taking/producing a flag.
83 LOAD,
84
85 /// LOAD into r2 (also taking/producing a flag). Like TOC_RESTORE, this is
86 /// a hard coded load instruction.
87 LOAD_TOC,
88
Jim Laskey2f616bf2006-11-16 22:43:37 +000089 /// OPRC, CHAIN = DYNALLOC(CHAIN, NEGSIZE, FRAME_INDEX)
90 /// This instruction is lowered in PPCRegisterInfo::eliminateFrameIndex to
91 /// compute an allocation on the stack.
92 DYNALLOC,
Owen Anderson95771af2011-02-25 21:41:48 +000093
Chris Lattner860e8862005-11-17 07:30:41 +000094 /// GlobalBaseReg - On Darwin, this node represents the result of the mflr
95 /// at function entry, used for PIC code.
96 GlobalBaseReg,
Owen Anderson95771af2011-02-25 21:41:48 +000097
Chris Lattner4172b102005-12-06 02:10:38 +000098 /// These nodes represent the 32-bit PPC shifts that operate on 6-bit
99 /// shift amounts. These nodes are generated by the multi-precision shift
100 /// code.
101 SRL, SRA, SHL,
Owen Anderson95771af2011-02-25 21:41:48 +0000102
Chris Lattnerc703a8f2006-05-17 19:00:46 +0000103 /// CALL - A direct function call.
Ulrich Weigand86765fb2013-03-22 15:24:13 +0000104 /// CALL_NOP is a call with the special NOP which follows 64-bit
Hal Finkel5b00cea2012-03-31 14:45:15 +0000105 /// SVR4 calls.
Ulrich Weigand86765fb2013-03-22 15:24:13 +0000106 CALL, CALL_NOP,
Tilmann Scheller6b16eff2009-08-15 11:54:46 +0000107
Chris Lattnerc703a8f2006-05-17 19:00:46 +0000108 /// CHAIN,FLAG = MTCTR(VAL, CHAIN[, INFLAG]) - Directly corresponds to a
109 /// MTCTR instruction.
110 MTCTR,
Owen Anderson95771af2011-02-25 21:41:48 +0000111
Chris Lattnerc703a8f2006-05-17 19:00:46 +0000112 /// CHAIN,FLAG = BCTRL(CHAIN, INFLAG) - Directly corresponds to a
113 /// BCTRL instruction.
Ulrich Weigand86765fb2013-03-22 15:24:13 +0000114 BCTRL,
Owen Anderson95771af2011-02-25 21:41:48 +0000115
Nate Begeman9e4dd9d2005-12-20 00:26:01 +0000116 /// Return with a flag operand, matched by 'blr'
117 RET_FLAG,
Owen Anderson95771af2011-02-25 21:41:48 +0000118
Dale Johannesen5f07d522010-05-20 17:48:26 +0000119 /// R32 = MFCR(CRREG, INFLAG) - Represents the MFCRpseud/MFOCRF
120 /// instructions. This copies the bits corresponding to the specified
121 /// CRREG into the resultant GPR. Bits corresponding to other CR regs
122 /// are undefined.
Chris Lattner6d92cad2006-03-26 10:06:40 +0000123 MFCR,
Chris Lattnera17b1552006-03-31 05:13:27 +0000124
Hal Finkel7ee74a62013-03-21 21:37:52 +0000125 // EH_SJLJ_SETJMP - SjLj exception handling setjmp.
126 EH_SJLJ_SETJMP,
127
128 // EH_SJLJ_LONGJMP - SjLj exception handling longjmp.
129 EH_SJLJ_LONGJMP,
130
Chris Lattnera17b1552006-03-31 05:13:27 +0000131 /// RESVEC = VCMP(LHS, RHS, OPC) - Represents one of the altivec VCMP*
132 /// instructions. For lack of better number, we use the opcode number
133 /// encoding for the OPC field to identify the compare. For example, 838
134 /// is VCMPGTSH.
135 VCMP,
Owen Anderson95771af2011-02-25 21:41:48 +0000136
Chris Lattner6d92cad2006-03-26 10:06:40 +0000137 /// RESVEC, OUTFLAG = VCMPo(LHS, RHS, OPC) - Represents one of the
Owen Anderson95771af2011-02-25 21:41:48 +0000138 /// altivec VCMP*o instructions. For lack of better number, we use the
Chris Lattner6d92cad2006-03-26 10:06:40 +0000139 /// opcode number encoding for the OPC field to identify the compare. For
140 /// example, 838 is VCMPGTSH.
Chris Lattner90564f22006-04-18 17:59:36 +0000141 VCMPo,
Owen Anderson95771af2011-02-25 21:41:48 +0000142
Chris Lattner90564f22006-04-18 17:59:36 +0000143 /// CHAIN = COND_BRANCH CHAIN, CRRC, OPC, DESTBB [, INFLAG] - This
144 /// corresponds to the COND_BRANCH pseudo instruction. CRRC is the
145 /// condition register to branch on, OPC is the branch opcode to use (e.g.
146 /// PPC::BLE), DESTBB is the destination block to branch to, and INFLAG is
147 /// an optional input flag argument.
Chris Lattnerd9989382006-07-10 20:56:58 +0000148 COND_BRANCH,
Owen Anderson95771af2011-02-25 21:41:48 +0000149
Hal Finkelb1fd3cd2013-05-15 21:37:41 +0000150 /// CHAIN = BDNZ CHAIN, DESTBB - These are used to create counter-based
151 /// loops.
152 BDNZ, BDZ,
153
Ulrich Weigand7d35d3f2013-03-26 10:56:22 +0000154 /// F8RC = FADDRTZ F8RC, F8RC - This is an FADD done with rounding
155 /// towards zero. Used only as part of the long double-to-int
156 /// conversion sequence.
Dale Johannesen6eaeff22007-10-10 01:01:31 +0000157 FADDRTZ,
158
Ulrich Weigand7d35d3f2013-03-26 10:56:22 +0000159 /// F8RC = MFFS - This moves the FPSCR (not modeled) into the register.
160 MFFS,
Evan Cheng54fc97d2008-04-19 01:30:48 +0000161
Evan Cheng8608f2e2008-04-19 02:30:38 +0000162 /// LARX = This corresponds to PPC l{w|d}arx instrcution: load and
Evan Cheng54fc97d2008-04-19 01:30:48 +0000163 /// reserve indexed. This is used to implement atomic operations.
Evan Cheng8608f2e2008-04-19 02:30:38 +0000164 LARX,
Evan Cheng54fc97d2008-04-19 01:30:48 +0000165
Evan Cheng8608f2e2008-04-19 02:30:38 +0000166 /// STCX = This corresponds to PPC stcx. instrcution: store conditional
167 /// indexed. This is used to implement atomic operations.
168 STCX,
Evan Cheng54fc97d2008-04-19 01:30:48 +0000169
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000170 /// TC_RETURN - A tail call return.
171 /// operand #0 chain
172 /// operand #1 callee (register or absolute)
173 /// operand #2 stack adjustment
174 /// operand #3 optional in flag
Dan Gohmanc76909a2009-09-25 20:36:54 +0000175 TC_RETURN,
176
Hal Finkel82b38212012-08-28 02:10:27 +0000177 /// ch, gl = CR6[UN]SET ch, inglue - Toggle CR bit 6 for SVR4 vararg calls
178 CR6SET,
179 CR6UNSET,
180
Bill Schmidtb453e162012-12-14 17:02:38 +0000181 /// G8RC = ADDIS_GOT_TPREL_HA %X2, Symbol - Used by the initial-exec
182 /// TLS model, produces an ADDIS8 instruction that adds the GOT
NAKAMURA Takumi9d86f9c2013-05-15 18:01:35 +0000183 /// base to sym\@got\@tprel\@ha.
Bill Schmidtb453e162012-12-14 17:02:38 +0000184 ADDIS_GOT_TPREL_HA,
185
186 /// G8RC = LD_GOT_TPREL_L Symbol, G8RReg - Used by the initial-exec
Bill Schmidtd7802bf2012-12-04 16:18:08 +0000187 /// TLS model, produces a LD instruction with base register G8RReg
NAKAMURA Takumi9d86f9c2013-05-15 18:01:35 +0000188 /// and offset sym\@got\@tprel\@l. This completes the addition that
Bill Schmidtb453e162012-12-14 17:02:38 +0000189 /// finds the offset of "sym" relative to the thread pointer.
190 LD_GOT_TPREL_L,
Bill Schmidtd7802bf2012-12-04 16:18:08 +0000191
192 /// G8RC = ADD_TLS G8RReg, Symbol - Used by the initial-exec TLS
193 /// model, produces an ADD instruction that adds the contents of
194 /// G8RReg to the thread pointer. Symbol contains a relocation
NAKAMURA Takumi9d86f9c2013-05-15 18:01:35 +0000195 /// sym\@tls which is to be replaced by the thread pointer and
Bill Schmidtd7802bf2012-12-04 16:18:08 +0000196 /// identifies to the linker that the instruction is part of a
197 /// TLS sequence.
198 ADD_TLS,
199
Bill Schmidt57ac1f42012-12-11 20:30:11 +0000200 /// G8RC = ADDIS_TLSGD_HA %X2, Symbol - For the general-dynamic TLS
201 /// model, produces an ADDIS8 instruction that adds the GOT base
NAKAMURA Takumi9d86f9c2013-05-15 18:01:35 +0000202 /// register to sym\@got\@tlsgd\@ha.
Bill Schmidt57ac1f42012-12-11 20:30:11 +0000203 ADDIS_TLSGD_HA,
204
205 /// G8RC = ADDI_TLSGD_L G8RReg, Symbol - For the general-dynamic TLS
206 /// model, produces an ADDI8 instruction that adds G8RReg to
NAKAMURA Takumi9d86f9c2013-05-15 18:01:35 +0000207 /// sym\@got\@tlsgd\@l.
Bill Schmidt57ac1f42012-12-11 20:30:11 +0000208 ADDI_TLSGD_L,
209
210 /// G8RC = GET_TLS_ADDR %X3, Symbol - For the general-dynamic TLS
NAKAMURA Takumi9d86f9c2013-05-15 18:01:35 +0000211 /// model, produces a call to __tls_get_addr(sym\@tlsgd).
Bill Schmidt57ac1f42012-12-11 20:30:11 +0000212 GET_TLS_ADDR,
213
Bill Schmidt349c2782012-12-12 19:29:35 +0000214 /// G8RC = ADDIS_TLSLD_HA %X2, Symbol - For the local-dynamic TLS
215 /// model, produces an ADDIS8 instruction that adds the GOT base
NAKAMURA Takumi9d86f9c2013-05-15 18:01:35 +0000216 /// register to sym\@got\@tlsld\@ha.
Bill Schmidt349c2782012-12-12 19:29:35 +0000217 ADDIS_TLSLD_HA,
218
219 /// G8RC = ADDI_TLSLD_L G8RReg, Symbol - For the local-dynamic TLS
220 /// model, produces an ADDI8 instruction that adds G8RReg to
NAKAMURA Takumi9d86f9c2013-05-15 18:01:35 +0000221 /// sym\@got\@tlsld\@l.
Bill Schmidt349c2782012-12-12 19:29:35 +0000222 ADDI_TLSLD_L,
223
224 /// G8RC = GET_TLSLD_ADDR %X3, Symbol - For the local-dynamic TLS
NAKAMURA Takumi9d86f9c2013-05-15 18:01:35 +0000225 /// model, produces a call to __tls_get_addr(sym\@tlsld).
Bill Schmidt349c2782012-12-12 19:29:35 +0000226 GET_TLSLD_ADDR,
227
228 /// G8RC = ADDIS_DTPREL_HA %X3, Symbol, Chain - For the
229 /// local-dynamic TLS model, produces an ADDIS8 instruction
Matt Arsenault225ed702013-05-18 00:21:46 +0000230 /// that adds X3 to sym\@dtprel\@ha. The Chain operand is needed
Bill Schmidt349c2782012-12-12 19:29:35 +0000231 /// to tie this in place following a copy to %X3 from the result
232 /// of a GET_TLSLD_ADDR.
233 ADDIS_DTPREL_HA,
234
235 /// G8RC = ADDI_DTPREL_L G8RReg, Symbol - For the local-dynamic TLS
236 /// model, produces an ADDI8 instruction that adds G8RReg to
NAKAMURA Takumi9d86f9c2013-05-15 18:01:35 +0000237 /// sym\@got\@dtprel\@l.
Bill Schmidt349c2782012-12-12 19:29:35 +0000238 ADDI_DTPREL_L,
239
Bill Schmidtb34c79e2013-02-20 15:50:31 +0000240 /// VRRC = VADD_SPLAT Elt, EltSize - Temporary node to be expanded
Bill Schmidtabc40282013-02-20 20:41:42 +0000241 /// during instruction selection to optimize a BUILD_VECTOR into
242 /// operations on splats. This is necessary to avoid losing these
243 /// optimizations due to constant folding.
Bill Schmidtb34c79e2013-02-20 15:50:31 +0000244 VADD_SPLAT,
245
Bill Schmidt5bbdb192013-05-14 19:35:45 +0000246 /// CHAIN = SC CHAIN, Imm128 - System call. The 7-bit unsigned
247 /// operand identifies the operating system entry point.
248 SC,
249
Owen Anderson95771af2011-02-25 21:41:48 +0000250 /// CHAIN = STBRX CHAIN, GPRC, Ptr, Type - This is a
Dan Gohmanc76909a2009-09-25 20:36:54 +0000251 /// byte-swapping store instruction. It byte-swaps the low "Type" bits of
252 /// the GPRC input, then stores it through Ptr. Type can be either i16 or
253 /// i32.
Hal Finkel9ad0f492013-03-31 01:58:02 +0000254 STBRX = ISD::FIRST_TARGET_MEMORY_OPCODE,
Owen Anderson95771af2011-02-25 21:41:48 +0000255
256 /// GPRC, CHAIN = LBRX CHAIN, Ptr, Type - This is a
Dan Gohmanc76909a2009-09-25 20:36:54 +0000257 /// byte-swapping load instruction. It loads "Type" bits, byte swaps it,
258 /// then puts it in the bottom bits of the GPRC. TYPE can be either i16
259 /// or i32.
Bill Schmidt34a9d4b2012-11-27 17:35:46 +0000260 LBRX,
261
Hal Finkelf170cc92013-04-01 15:37:53 +0000262 /// STFIWX - The STFIWX instruction. The first operand is an input token
263 /// chain, then an f64 value to store, then an address to store it to.
264 STFIWX,
265
Hal Finkel8049ab12013-03-31 10:12:51 +0000266 /// GPRC, CHAIN = LFIWAX CHAIN, Ptr - This is a floating-point
267 /// load which sign-extends from a 32-bit integer value into the
268 /// destination 64-bit register.
269 LFIWAX,
270
Hal Finkel46479192013-04-01 17:52:07 +0000271 /// GPRC, CHAIN = LFIWZX CHAIN, Ptr - This is a floating-point
272 /// load which zero-extends from a 32-bit integer value into the
273 /// destination 64-bit register.
274 LFIWZX,
275
Bill Schmidt53b0b0e2013-02-21 17:12:27 +0000276 /// G8RC = ADDIS_TOC_HA %X2, Symbol - For medium and large code model,
277 /// produces an ADDIS8 instruction that adds the TOC base register to
NAKAMURA Takumi9d86f9c2013-05-15 18:01:35 +0000278 /// sym\@toc\@ha.
Bill Schmidt34a9d4b2012-11-27 17:35:46 +0000279 ADDIS_TOC_HA,
280
Bill Schmidt53b0b0e2013-02-21 17:12:27 +0000281 /// G8RC = LD_TOC_L Symbol, G8RReg - For medium and large code model,
282 /// produces a LD instruction with base register G8RReg and offset
NAKAMURA Takumi9d86f9c2013-05-15 18:01:35 +0000283 /// sym\@toc\@l. Preceded by an ADDIS_TOC_HA to form a full 32-bit offset.
Bill Schmidt34a9d4b2012-11-27 17:35:46 +0000284 LD_TOC_L,
285
286 /// G8RC = ADDI_TOC_L G8RReg, Symbol - For medium code model, produces
NAKAMURA Takumi9d86f9c2013-05-15 18:01:35 +0000287 /// an ADDI8 instruction that adds G8RReg to sym\@toc\@l.
Bill Schmidt34a9d4b2012-11-27 17:35:46 +0000288 /// Preceded by an ADDIS_TOC_HA to form a full 32-bit offset.
289 ADDI_TOC_L
Chris Lattner281b55e2006-01-27 23:34:02 +0000290 };
Chris Lattner3c0f9cc2006-03-20 06:15:45 +0000291 }
292
293 /// Define some predicates that are used for node matching.
294 namespace PPC {
Chris Lattnerddb739e2006-04-06 17:23:16 +0000295 /// isVPKUHUMShuffleMask - Return true if this is the shuffle mask for a
296 /// VPKUHUM instruction.
Nate Begeman9008ca62009-04-27 18:41:29 +0000297 bool isVPKUHUMShuffleMask(ShuffleVectorSDNode *N, bool isUnary);
Owen Anderson95771af2011-02-25 21:41:48 +0000298
Chris Lattnerddb739e2006-04-06 17:23:16 +0000299 /// isVPKUWUMShuffleMask - Return true if this is the shuffle mask for a
300 /// VPKUWUM instruction.
Nate Begeman9008ca62009-04-27 18:41:29 +0000301 bool isVPKUWUMShuffleMask(ShuffleVectorSDNode *N, bool isUnary);
Chris Lattner116cc482006-04-06 21:11:54 +0000302
303 /// isVMRGLShuffleMask - Return true if this is a shuffle mask suitable for
304 /// a VRGL* instruction with the specified unit size (1,2 or 4 bytes).
Nate Begeman9008ca62009-04-27 18:41:29 +0000305 bool isVMRGLShuffleMask(ShuffleVectorSDNode *N, unsigned UnitSize,
306 bool isUnary);
Chris Lattner116cc482006-04-06 21:11:54 +0000307
308 /// isVMRGHShuffleMask - Return true if this is a shuffle mask suitable for
309 /// a VRGH* instruction with the specified unit size (1,2 or 4 bytes).
Nate Begeman9008ca62009-04-27 18:41:29 +0000310 bool isVMRGHShuffleMask(ShuffleVectorSDNode *N, unsigned UnitSize,
311 bool isUnary);
Owen Anderson95771af2011-02-25 21:41:48 +0000312
Chris Lattnerd0608e12006-04-06 18:26:28 +0000313 /// isVSLDOIShuffleMask - If this is a vsldoi shuffle mask, return the shift
314 /// amount, otherwise return -1.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000315 int isVSLDOIShuffleMask(SDNode *N, bool isUnary);
Owen Anderson95771af2011-02-25 21:41:48 +0000316
Chris Lattner3c0f9cc2006-03-20 06:15:45 +0000317 /// isSplatShuffleMask - Return true if the specified VECTOR_SHUFFLE operand
318 /// specifies a splat of a single element that is suitable for input to
319 /// VSPLTB/VSPLTH/VSPLTW.
Nate Begeman9008ca62009-04-27 18:41:29 +0000320 bool isSplatShuffleMask(ShuffleVectorSDNode *N, unsigned EltSize);
Owen Anderson95771af2011-02-25 21:41:48 +0000321
Evan Cheng66ffe6b2007-07-30 07:51:22 +0000322 /// isAllNegativeZeroVector - Returns true if all elements of build_vector
323 /// are -0.0.
324 bool isAllNegativeZeroVector(SDNode *N);
325
Chris Lattner3c0f9cc2006-03-20 06:15:45 +0000326 /// getVSPLTImmediate - Return the appropriate VSPLT* immediate to splat the
327 /// specified isSplatShuffleMask VECTOR_SHUFFLE mask.
Chris Lattner7ff7e672006-04-04 17:25:31 +0000328 unsigned getVSPLTImmediate(SDNode *N, unsigned EltSize);
Owen Anderson95771af2011-02-25 21:41:48 +0000329
Chris Lattnere87192a2006-04-12 17:37:20 +0000330 /// get_VSPLTI_elt - If this is a build_vector of constants which can be
Chris Lattner140a58f2006-04-08 06:46:53 +0000331 /// formed by using a vspltis[bhw] instruction of the specified element
332 /// size, return the constant being splatted. The ByteSize field indicates
333 /// the number of bytes of each element [124] -> [bhw].
Dan Gohman475871a2008-07-27 21:46:04 +0000334 SDValue get_VSPLTI_elt(SDNode *N, unsigned ByteSize, SelectionDAG &DAG);
Chris Lattner3c0f9cc2006-03-20 06:15:45 +0000335 }
Owen Anderson95771af2011-02-25 21:41:48 +0000336
Nate Begeman21e463b2005-10-16 05:39:50 +0000337 class PPCTargetLowering : public TargetLowering {
Chris Lattner331d1bc2006-11-02 01:44:04 +0000338 const PPCSubtarget &PPCSubTarget;
Dan Gohman1e93df62010-04-17 14:41:14 +0000339
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000340 public:
Dan Gohman61e729e2007-08-02 21:21:54 +0000341 explicit PPCTargetLowering(PPCTargetMachine &TM);
Owen Anderson95771af2011-02-25 21:41:48 +0000342
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000343 /// getTargetNodeName() - This method returns the name of a target specific
344 /// DAG node.
345 virtual const char *getTargetNodeName(unsigned Opcode) const;
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000346
Michael Liaoa6b20ce2013-03-01 18:40:30 +0000347 virtual MVT getScalarShiftAmountTy(EVT LHSTy) const { return MVT::i32; }
Owen Anderson95771af2011-02-25 21:41:48 +0000348
Scott Michel5b8f82e2008-03-10 15:42:14 +0000349 /// getSetCCResultType - Return the ISD::SETCC ValueType
Matt Arsenault225ed702013-05-18 00:21:46 +0000350 virtual EVT getSetCCResultType(LLVMContext &Context, EVT VT) const;
Scott Michel5b8f82e2008-03-10 15:42:14 +0000351
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000352 /// getPreIndexedAddressParts - returns true by value, base pointer and
353 /// offset pointer and addressing mode by reference if the node's address
354 /// can be legally represented as pre-indexed load / store address.
Dan Gohman475871a2008-07-27 21:46:04 +0000355 virtual bool getPreIndexedAddressParts(SDNode *N, SDValue &Base,
356 SDValue &Offset,
Evan Cheng144d8f02006-11-09 17:55:04 +0000357 ISD::MemIndexedMode &AM,
Dan Gohman73e09142009-01-15 16:29:45 +0000358 SelectionDAG &DAG) const;
Owen Anderson95771af2011-02-25 21:41:48 +0000359
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000360 /// SelectAddressRegReg - Given the specified addressed, check to see if it
361 /// can be represented as an indexed [r+r] operation. Returns false if it
362 /// can be more efficiently represented with [r+imm].
Dan Gohman475871a2008-07-27 21:46:04 +0000363 bool SelectAddressRegReg(SDValue N, SDValue &Base, SDValue &Index,
Dan Gohman73e09142009-01-15 16:29:45 +0000364 SelectionDAG &DAG) const;
Owen Anderson95771af2011-02-25 21:41:48 +0000365
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000366 /// SelectAddressRegImm - Returns true if the address N can be represented
367 /// by a base register plus a signed 16-bit displacement [r+imm], and if it
Ulrich Weigand347a5072013-05-16 17:58:02 +0000368 /// is not better represented as reg+reg. If Aligned is true, only accept
369 /// displacements suitable for STD and friends, i.e. multiples of 4.
Dan Gohman475871a2008-07-27 21:46:04 +0000370 bool SelectAddressRegImm(SDValue N, SDValue &Disp, SDValue &Base,
Ulrich Weigand347a5072013-05-16 17:58:02 +0000371 SelectionDAG &DAG, bool Aligned) const;
Owen Anderson95771af2011-02-25 21:41:48 +0000372
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000373 /// SelectAddressRegRegOnly - Given the specified addressed, force it to be
374 /// represented as an indexed [r+r] operation.
Dan Gohman475871a2008-07-27 21:46:04 +0000375 bool SelectAddressRegRegOnly(SDValue N, SDValue &Base, SDValue &Index,
Dan Gohman73e09142009-01-15 16:29:45 +0000376 SelectionDAG &DAG) const;
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000377
Hal Finkel3f31d492012-04-01 19:23:08 +0000378 Sched::Preference getSchedulingPreference(SDNode *N) const;
Owen Anderson95771af2011-02-25 21:41:48 +0000379
Chris Lattnere4bc9ea2005-08-26 00:52:45 +0000380 /// LowerOperation - Provide custom lowering hooks for some operations.
381 ///
Dan Gohmand858e902010-04-17 15:26:15 +0000382 virtual SDValue LowerOperation(SDValue Op, SelectionDAG &DAG) const;
Chris Lattner1f873002007-11-28 18:44:47 +0000383
Duncan Sands1607f052008-12-01 11:39:25 +0000384 /// ReplaceNodeResults - Replace the results of node with an illegal result
385 /// type with new values built out of custom code.
386 ///
387 virtual void ReplaceNodeResults(SDNode *N, SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +0000388 SelectionDAG &DAG) const;
Duncan Sands1607f052008-12-01 11:39:25 +0000389
Dan Gohman475871a2008-07-27 21:46:04 +0000390 virtual SDValue PerformDAGCombine(SDNode *N, DAGCombinerInfo &DCI) const;
Owen Anderson95771af2011-02-25 21:41:48 +0000391
Dan Gohman475871a2008-07-27 21:46:04 +0000392 virtual void computeMaskedBitsForTargetNode(const SDValue Op,
Owen Anderson95771af2011-02-25 21:41:48 +0000393 APInt &KnownZero,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +0000394 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +0000395 const SelectionDAG &DAG,
Chris Lattnerbbe77de2006-04-02 06:26:07 +0000396 unsigned Depth = 0) const;
Nate Begeman4a959452005-10-18 23:23:37 +0000397
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +0000398 virtual MachineBasicBlock *
399 EmitInstrWithCustomInserter(MachineInstr *MI,
400 MachineBasicBlock *MBB) const;
Owen Anderson95771af2011-02-25 21:41:48 +0000401 MachineBasicBlock *EmitAtomicBinary(MachineInstr *MI,
Dale Johannesenbdab93a2008-08-25 22:34:37 +0000402 MachineBasicBlock *MBB, bool is64Bit,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +0000403 unsigned BinOpcode) const;
Owen Anderson95771af2011-02-25 21:41:48 +0000404 MachineBasicBlock *EmitPartwordAtomicBinary(MachineInstr *MI,
405 MachineBasicBlock *MBB,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +0000406 bool is8bit, unsigned Opcode) const;
Owen Anderson95771af2011-02-25 21:41:48 +0000407
Hal Finkel7ee74a62013-03-21 21:37:52 +0000408 MachineBasicBlock *emitEHSjLjSetJmp(MachineInstr *MI,
409 MachineBasicBlock *MBB) const;
410
411 MachineBasicBlock *emitEHSjLjLongJmp(MachineInstr *MI,
412 MachineBasicBlock *MBB) const;
413
Chris Lattner4234f572007-03-25 02:14:49 +0000414 ConstraintType getConstraintType(const std::string &Constraint) const;
John Thompson44ab89e2010-10-29 17:29:13 +0000415
416 /// Examine constraint string and operand type and determine a weight value.
417 /// The operand object must already have been set up with the operand type.
418 ConstraintWeight getSingleConstraintMatchWeight(
419 AsmOperandInfo &info, const char *constraint) const;
420
Owen Anderson95771af2011-02-25 21:41:48 +0000421 std::pair<unsigned, const TargetRegisterClass*>
Chris Lattner331d1bc2006-11-02 01:44:04 +0000422 getRegForInlineAsmConstraint(const std::string &Constraint,
Chad Rosier5b3fca52013-06-22 18:37:38 +0000423 MVT VT) const;
Evan Chengc4c62572006-03-13 23:20:37 +0000424
Dale Johannesen28d08fd2008-02-28 22:31:51 +0000425 /// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
426 /// function arguments in the caller parameter area. This is the actual
427 /// alignment, not its logarithm.
Chris Lattnerdb125cf2011-07-18 04:54:35 +0000428 unsigned getByValTypeAlignment(Type *Ty) const;
Dale Johannesen28d08fd2008-02-28 22:31:51 +0000429
Chris Lattner48884cd2007-08-25 00:47:38 +0000430 /// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
Dale Johannesen1784d162010-06-25 21:55:36 +0000431 /// vector. If it is invalid, don't add anything to Ops.
Dan Gohman475871a2008-07-27 21:46:04 +0000432 virtual void LowerAsmOperandForConstraint(SDValue Op,
Eric Christopher100c8332011-06-02 23:16:42 +0000433 std::string &Constraint,
Dan Gohman475871a2008-07-27 21:46:04 +0000434 std::vector<SDValue> &Ops,
Chris Lattner5e764232008-04-26 23:02:14 +0000435 SelectionDAG &DAG) const;
Owen Anderson95771af2011-02-25 21:41:48 +0000436
Chris Lattnerc9addb72007-03-30 23:15:24 +0000437 /// isLegalAddressingMode - Return true if the addressing mode represented
438 /// by AM is legal for this target, for a load/store of the specified type.
Chris Lattnerdb125cf2011-07-18 04:54:35 +0000439 virtual bool isLegalAddressingMode(const AddrMode &AM, Type *Ty)const;
Owen Anderson95771af2011-02-25 21:41:48 +0000440
Dan Gohman54aeea32008-10-21 03:41:46 +0000441 virtual bool isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const;
Owen Anderson95771af2011-02-25 21:41:48 +0000442
Evan Cheng42642d02010-04-01 20:10:42 +0000443 /// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Chengf28f8bc2010-04-02 19:36:14 +0000444 /// and store operations as a result of memset, memcpy, and memmove
445 /// lowering. If DstAlign is zero that means it's safe to destination
446 /// alignment can satisfy any constraint. Similarly if SrcAlign is zero it
447 /// means there isn't a need to check it against alignment requirement,
Evan Cheng946a3a92012-12-12 02:34:41 +0000448 /// probably because the source does not need to be loaded. If 'IsMemset' is
449 /// true, that means it's expanding a memset. If 'ZeroMemset' is true, that
450 /// means it's a memset of zero. 'MemcpyStrSrc' indicates whether the memcpy
451 /// source is constant so it does not need to be loaded.
Dan Gohman37f32ee2010-04-16 20:11:05 +0000452 /// It returns EVT::Other if the type should be determined using generic
453 /// target-independent logic.
Evan Chengf28f8bc2010-04-02 19:36:14 +0000454 virtual EVT
NAKAMURA Takumi8108a802013-05-15 18:01:28 +0000455 getOptimalMemOpType(uint64_t Size, unsigned DstAlign, unsigned SrcAlign,
Evan Cheng946a3a92012-12-12 02:34:41 +0000456 bool IsMemset, bool ZeroMemset, bool MemcpyStrSrc,
Dan Gohman37f32ee2010-04-16 20:11:05 +0000457 MachineFunction &MF) const;
Dan Gohman54aeea32008-10-21 03:41:46 +0000458
Hal Finkel2d37f7b2013-03-15 15:27:13 +0000459 /// Is unaligned memory access allowed for the given type, and is it fast
460 /// relative to software emulation.
461 virtual bool allowsUnalignedMemoryAccesses(EVT VT, bool *Fast = 0) const;
462
Hal Finkel070b8db2012-06-22 00:49:52 +0000463 /// isFMAFasterThanMulAndAdd - Return true if an FMA operation is faster than
464 /// a pair of mul and add instructions. fmuladd intrinsics will be expanded to
465 /// FMAs when this method returns true (and FMAs are legal), otherwise fmuladd
466 /// is expanded to mul + add.
467 virtual bool isFMAFasterThanMulAndAdd(EVT VT) const;
468
Evan Cheng54fc97d2008-04-19 01:30:48 +0000469 private:
Dan Gohman475871a2008-07-27 21:46:04 +0000470 SDValue getFramePointerFrameIndex(SelectionDAG & DAG) const;
471 SDValue getReturnAddrFrameIndex(SelectionDAG & DAG) const;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000472
Evan Cheng0c439eb2010-01-27 00:07:07 +0000473 bool
474 IsEligibleForTailCallOptimization(SDValue Callee,
475 CallingConv::ID CalleeCC,
476 bool isVarArg,
477 const SmallVectorImpl<ISD::InputArg> &Ins,
478 SelectionDAG& DAG) const;
479
Dan Gohman475871a2008-07-27 21:46:04 +0000480 SDValue EmitTailCallLoadFPAndRetAddr(SelectionDAG & DAG,
Dale Johannesen33c960f2009-02-04 20:06:27 +0000481 int SPDiff,
482 SDValue Chain,
483 SDValue &LROpOut,
484 SDValue &FPOpOut,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000485 bool isDarwinABI,
Andrew Trickac6d9be2013-05-25 02:42:55 +0000486 SDLoc dl) const;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000487
Dan Gohmand858e902010-04-17 15:26:15 +0000488 SDValue LowerRETURNADDR(SDValue Op, SelectionDAG &DAG) const;
489 SDValue LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const;
490 SDValue LowerConstantPool(SDValue Op, SelectionDAG &DAG) const;
491 SDValue LowerBlockAddress(SDValue Op, SelectionDAG &DAG) const;
Roman Divackyfd42ed62012-06-04 17:36:38 +0000492 SDValue LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const;
Dan Gohmand858e902010-04-17 15:26:15 +0000493 SDValue LowerGlobalAddress(SDValue Op, SelectionDAG &DAG) const;
Dan Gohmand858e902010-04-17 15:26:15 +0000494 SDValue LowerJumpTable(SDValue Op, SelectionDAG &DAG) const;
495 SDValue LowerSETCC(SDValue Op, SelectionDAG &DAG) const;
Duncan Sands4a544a72011-09-06 13:37:06 +0000496 SDValue LowerINIT_TRAMPOLINE(SDValue Op, SelectionDAG &DAG) const;
497 SDValue LowerADJUST_TRAMPOLINE(SDValue Op, SelectionDAG &DAG) const;
Dan Gohman475871a2008-07-27 21:46:04 +0000498 SDValue LowerVASTART(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +0000499 const PPCSubtarget &Subtarget) const;
Dan Gohman1e93df62010-04-17 14:41:14 +0000500 SDValue LowerVAARG(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +0000501 const PPCSubtarget &Subtarget) const;
Dan Gohman475871a2008-07-27 21:46:04 +0000502 SDValue LowerSTACKRESTORE(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +0000503 const PPCSubtarget &Subtarget) const;
Dan Gohman475871a2008-07-27 21:46:04 +0000504 SDValue LowerDYNAMIC_STACKALLOC(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +0000505 const PPCSubtarget &Subtarget) const;
506 SDValue LowerSELECT_CC(SDValue Op, SelectionDAG &DAG) const;
Andrew Trickac6d9be2013-05-25 02:42:55 +0000507 SDValue LowerFP_TO_INT(SDValue Op, SelectionDAG &DAG, SDLoc dl) const;
Hal Finkel46479192013-04-01 17:52:07 +0000508 SDValue LowerINT_TO_FP(SDValue Op, SelectionDAG &DAG) const;
Dan Gohmand858e902010-04-17 15:26:15 +0000509 SDValue LowerFLT_ROUNDS_(SDValue Op, SelectionDAG &DAG) const;
510 SDValue LowerSHL_PARTS(SDValue Op, SelectionDAG &DAG) const;
511 SDValue LowerSRL_PARTS(SDValue Op, SelectionDAG &DAG) const;
512 SDValue LowerSRA_PARTS(SDValue Op, SelectionDAG &DAG) const;
513 SDValue LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) const;
514 SDValue LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) const;
515 SDValue LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG) const;
516 SDValue LowerSCALAR_TO_VECTOR(SDValue Op, SelectionDAG &DAG) const;
517 SDValue LowerMUL(SDValue Op, SelectionDAG &DAG) const;
Dan Gohman98ca4f22009-08-05 01:29:28 +0000518
519 SDValue LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +0000520 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +0000521 const SmallVectorImpl<ISD::InputArg> &Ins,
Andrew Trickac6d9be2013-05-25 02:42:55 +0000522 SDLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +0000523 SmallVectorImpl<SDValue> &InVals) const;
Andrew Trickac6d9be2013-05-25 02:42:55 +0000524 SDValue FinishCall(CallingConv::ID CallConv, SDLoc dl, bool isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +0000525 bool isVarArg,
526 SelectionDAG &DAG,
527 SmallVector<std::pair<unsigned, SDValue>, 8>
528 &RegsToPass,
529 SDValue InFlag, SDValue Chain,
530 SDValue &Callee,
531 int SPDiff, unsigned NumBytes,
532 const SmallVectorImpl<ISD::InputArg> &Ins,
Dan Gohmand858e902010-04-17 15:26:15 +0000533 SmallVectorImpl<SDValue> &InVals) const;
Dan Gohman98ca4f22009-08-05 01:29:28 +0000534
535 virtual SDValue
536 LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +0000537 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +0000538 const SmallVectorImpl<ISD::InputArg> &Ins,
Andrew Trickac6d9be2013-05-25 02:42:55 +0000539 SDLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +0000540 SmallVectorImpl<SDValue> &InVals) const;
Dan Gohman98ca4f22009-08-05 01:29:28 +0000541
542 virtual SDValue
Justin Holewinskid2ea0e12012-05-25 16:35:28 +0000543 LowerCall(TargetLowering::CallLoweringInfo &CLI,
Dan Gohmand858e902010-04-17 15:26:15 +0000544 SmallVectorImpl<SDValue> &InVals) const;
Dan Gohman98ca4f22009-08-05 01:29:28 +0000545
Hal Finkeld712f932011-10-14 19:51:36 +0000546 virtual bool
547 CanLowerReturn(CallingConv::ID CallConv, MachineFunction &MF,
548 bool isVarArg,
549 const SmallVectorImpl<ISD::OutputArg> &Outs,
550 LLVMContext &Context) const;
551
Dan Gohman98ca4f22009-08-05 01:29:28 +0000552 virtual SDValue
553 LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +0000554 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +0000555 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +0000556 const SmallVectorImpl<SDValue> &OutVals,
Andrew Trickac6d9be2013-05-25 02:42:55 +0000557 SDLoc dl, SelectionDAG &DAG) const;
Dan Gohman98ca4f22009-08-05 01:29:28 +0000558
559 SDValue
Bill Schmidt726c2372012-10-23 15:51:16 +0000560 extendArgForPPC64(ISD::ArgFlagsTy Flags, EVT ObjectVT, SelectionDAG &DAG,
Andrew Trickac6d9be2013-05-25 02:42:55 +0000561 SDValue ArgVal, SDLoc dl) const;
Bill Schmidt726c2372012-10-23 15:51:16 +0000562
563 void
564 setMinReservedArea(MachineFunction &MF, SelectionDAG &DAG,
565 unsigned nAltivecParamsAtEnd,
566 unsigned MinReservedArea, bool isPPC64) const;
567
568 SDValue
Bill Schmidtb2544ec2012-10-05 21:27:08 +0000569 LowerFormalArguments_Darwin(SDValue Chain,
570 CallingConv::ID CallConv, bool isVarArg,
571 const SmallVectorImpl<ISD::InputArg> &Ins,
Andrew Trickac6d9be2013-05-25 02:42:55 +0000572 SDLoc dl, SelectionDAG &DAG,
Bill Schmidtb2544ec2012-10-05 21:27:08 +0000573 SmallVectorImpl<SDValue> &InVals) const;
574 SDValue
575 LowerFormalArguments_64SVR4(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +0000576 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +0000577 const SmallVectorImpl<ISD::InputArg> &Ins,
Andrew Trickac6d9be2013-05-25 02:42:55 +0000578 SDLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +0000579 SmallVectorImpl<SDValue> &InVals) const;
Dan Gohman98ca4f22009-08-05 01:29:28 +0000580 SDValue
Bill Schmidt419f3762012-09-19 15:42:13 +0000581 LowerFormalArguments_32SVR4(SDValue Chain,
582 CallingConv::ID CallConv, bool isVarArg,
583 const SmallVectorImpl<ISD::InputArg> &Ins,
Andrew Trickac6d9be2013-05-25 02:42:55 +0000584 SDLoc dl, SelectionDAG &DAG,
Bill Schmidt419f3762012-09-19 15:42:13 +0000585 SmallVectorImpl<SDValue> &InVals) const;
Dan Gohman98ca4f22009-08-05 01:29:28 +0000586
587 SDValue
Bill Schmidt726c2372012-10-23 15:51:16 +0000588 createMemcpyOutsideCallSeq(SDValue Arg, SDValue PtrOff,
589 SDValue CallSeqStart, ISD::ArgFlagsTy Flags,
Andrew Trickac6d9be2013-05-25 02:42:55 +0000590 SelectionDAG &DAG, SDLoc dl) const;
Bill Schmidt726c2372012-10-23 15:51:16 +0000591
592 SDValue
593 LowerCall_Darwin(SDValue Chain, SDValue Callee,
594 CallingConv::ID CallConv,
595 bool isVarArg, bool isTailCall,
596 const SmallVectorImpl<ISD::OutputArg> &Outs,
597 const SmallVectorImpl<SDValue> &OutVals,
598 const SmallVectorImpl<ISD::InputArg> &Ins,
Andrew Trickac6d9be2013-05-25 02:42:55 +0000599 SDLoc dl, SelectionDAG &DAG,
Bill Schmidt726c2372012-10-23 15:51:16 +0000600 SmallVectorImpl<SDValue> &InVals) const;
601 SDValue
602 LowerCall_64SVR4(SDValue Chain, SDValue Callee,
Bill Schmidt419f3762012-09-19 15:42:13 +0000603 CallingConv::ID CallConv,
Evan Cheng4bfcd4a2012-02-28 18:51:51 +0000604 bool isVarArg, bool isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +0000605 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +0000606 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman98ca4f22009-08-05 01:29:28 +0000607 const SmallVectorImpl<ISD::InputArg> &Ins,
Andrew Trickac6d9be2013-05-25 02:42:55 +0000608 SDLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +0000609 SmallVectorImpl<SDValue> &InVals) const;
Dan Gohman98ca4f22009-08-05 01:29:28 +0000610 SDValue
Bill Schmidt419f3762012-09-19 15:42:13 +0000611 LowerCall_32SVR4(SDValue Chain, SDValue Callee, CallingConv::ID CallConv,
612 bool isVarArg, bool isTailCall,
613 const SmallVectorImpl<ISD::OutputArg> &Outs,
614 const SmallVectorImpl<SDValue> &OutVals,
615 const SmallVectorImpl<ISD::InputArg> &Ins,
Andrew Trickac6d9be2013-05-25 02:42:55 +0000616 SDLoc dl, SelectionDAG &DAG,
Bill Schmidt419f3762012-09-19 15:42:13 +0000617 SmallVectorImpl<SDValue> &InVals) const;
Hal Finkel7ee74a62013-03-21 21:37:52 +0000618
619 SDValue lowerEH_SJLJ_SETJMP(SDValue Op, SelectionDAG &DAG) const;
620 SDValue lowerEH_SJLJ_LONGJMP(SDValue Op, SelectionDAG &DAG) const;
Hal Finkel827307b2013-04-03 04:01:11 +0000621
Hal Finkel63c32a72013-04-03 17:44:56 +0000622 SDValue DAGCombineFastRecip(SDValue Op, DAGCombinerInfo &DCI) const;
623 SDValue DAGCombineFastRecipFSQRT(SDValue Op, DAGCombinerInfo &DCI) const;
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000624 };
Bill Schmidtd3f77662013-06-12 16:39:22 +0000625
626 bool CC_PPC32_SVR4_Custom_Dummy(unsigned &ValNo, MVT &ValVT, MVT &LocVT,
627 CCValAssign::LocInfo &LocInfo,
628 ISD::ArgFlagsTy &ArgFlags,
629 CCState &State);
630
631 bool CC_PPC32_SVR4_Custom_AlignArgRegs(unsigned &ValNo, MVT &ValVT,
632 MVT &LocVT,
633 CCValAssign::LocInfo &LocInfo,
634 ISD::ArgFlagsTy &ArgFlags,
635 CCState &State);
636
637 bool CC_PPC32_SVR4_Custom_AlignFPArgRegs(unsigned &ValNo, MVT &ValVT,
638 MVT &LocVT,
639 CCValAssign::LocInfo &LocInfo,
640 ISD::ArgFlagsTy &ArgFlags,
641 CCState &State);
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000642}
643
644#endif // LLVM_TARGET_POWERPC_PPC32ISELLOWERING_H