blob: 19e86d7e76fcf897b6d642fe08fecebb5a53bd86 [file] [log] [blame]
Andrew Trick5429a6b2012-05-17 22:37:09 +00001//===- MachineScheduler.cpp - Machine Instruction Scheduler ---------------===//
Andrew Trick96f678f2012-01-13 06:30:30 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// MachineScheduler schedules machine instructions after phi elimination. It
11// preserves LiveIntervals so it can be invoked before register allocation.
12//
13//===----------------------------------------------------------------------===//
14
15#define DEBUG_TYPE "misched"
16
Andrew Trickc174eaf2012-03-08 01:41:12 +000017#include "llvm/CodeGen/MachineScheduler.h"
Chandler Carruthd04a8d42012-12-03 16:50:05 +000018#include "llvm/ADT/OwningPtr.h"
19#include "llvm/ADT/PriorityQueue.h"
20#include "llvm/Analysis/AliasAnalysis.h"
21#include "llvm/CodeGen/LiveIntervalAnalysis.h"
Jakub Staszak760fa5d2013-03-10 13:11:23 +000022#include "llvm/CodeGen/MachineDominators.h"
23#include "llvm/CodeGen/MachineLoopInfo.h"
Andrew Trick1f8b48a2013-06-21 18:32:58 +000024#include "llvm/CodeGen/MachineRegisterInfo.h"
Andrew Trick96f678f2012-01-13 06:30:30 +000025#include "llvm/CodeGen/Passes.h"
Andrew Trick15252602012-06-06 20:29:31 +000026#include "llvm/CodeGen/RegisterClassInfo.h"
Andrew Trick53e98a22012-11-28 05:13:24 +000027#include "llvm/CodeGen/ScheduleDFS.h"
Andrew Trick0a39d4e2012-05-24 22:11:09 +000028#include "llvm/CodeGen/ScheduleHazardRecognizer.h"
Andrew Trick96f678f2012-01-13 06:30:30 +000029#include "llvm/Support/CommandLine.h"
30#include "llvm/Support/Debug.h"
31#include "llvm/Support/ErrorHandling.h"
Andrew Trick30849792013-01-25 07:45:29 +000032#include "llvm/Support/GraphWriter.h"
Andrew Trick96f678f2012-01-13 06:30:30 +000033#include "llvm/Support/raw_ostream.h"
Jakub Staszak38084db2013-06-14 00:00:13 +000034#include "llvm/Target/TargetInstrInfo.h"
Andrew Trickc6cf11b2012-01-17 06:55:07 +000035#include <queue>
36
Andrew Trick96f678f2012-01-13 06:30:30 +000037using namespace llvm;
38
Andrew Trick78e5efe2012-09-11 00:39:15 +000039namespace llvm {
40cl::opt<bool> ForceTopDown("misched-topdown", cl::Hidden,
41 cl::desc("Force top-down list scheduling"));
42cl::opt<bool> ForceBottomUp("misched-bottomup", cl::Hidden,
43 cl::desc("Force bottom-up list scheduling"));
44}
Andrew Trick17d35e52012-03-14 04:00:41 +000045
Andrew Trick0df7f882012-03-07 00:18:25 +000046#ifndef NDEBUG
47static cl::opt<bool> ViewMISchedDAGs("view-misched-dags", cl::Hidden,
48 cl::desc("Pop up a window to show MISched dags after they are processed"));
Lang Hames23f1cbb2012-03-19 18:38:38 +000049
50static cl::opt<unsigned> MISchedCutoff("misched-cutoff", cl::Hidden,
51 cl::desc("Stop scheduling after N instructions"), cl::init(~0U));
Andrew Trick0df7f882012-03-07 00:18:25 +000052#else
53static bool ViewMISchedDAGs = false;
54#endif // NDEBUG
55
Andrew Trick9b5caaa2012-11-12 19:40:10 +000056static cl::opt<bool> EnableLoadCluster("misched-cluster", cl::Hidden,
Andrew Trickad1cc1d2012-11-13 08:47:29 +000057 cl::desc("Enable load clustering."), cl::init(true));
Andrew Trick9b5caaa2012-11-12 19:40:10 +000058
Andrew Trick6996fd02012-11-12 19:52:20 +000059// Experimental heuristics
60static cl::opt<bool> EnableMacroFusion("misched-fusion", cl::Hidden,
Andrew Trickad1cc1d2012-11-13 08:47:29 +000061 cl::desc("Enable scheduling for macro fusion."), cl::init(true));
Andrew Trick6996fd02012-11-12 19:52:20 +000062
Andrew Trickfff2d3a2013-03-08 05:40:34 +000063static cl::opt<bool> VerifyScheduling("verify-misched", cl::Hidden,
64 cl::desc("Verify machine instrs before and after machine scheduling"));
65
Andrew Trick178f7d02013-01-25 04:01:04 +000066// DAG subtrees must have at least this many nodes.
67static const unsigned MinSubtreeSize = 8;
68
Andrew Trick5edf2f02012-01-14 02:17:06 +000069//===----------------------------------------------------------------------===//
70// Machine Instruction Scheduling Pass and Registry
71//===----------------------------------------------------------------------===//
72
Andrew Trick86b7e2a2012-04-24 20:36:19 +000073MachineSchedContext::MachineSchedContext():
74 MF(0), MLI(0), MDT(0), PassConfig(0), AA(0), LIS(0) {
75 RegClassInfo = new RegisterClassInfo();
76}
77
78MachineSchedContext::~MachineSchedContext() {
79 delete RegClassInfo;
80}
81
Andrew Trick96f678f2012-01-13 06:30:30 +000082namespace {
Andrew Trick42b7a712012-01-17 06:55:03 +000083/// MachineScheduler runs after coalescing and before register allocation.
Andrew Trickc174eaf2012-03-08 01:41:12 +000084class MachineScheduler : public MachineSchedContext,
85 public MachineFunctionPass {
Andrew Trick96f678f2012-01-13 06:30:30 +000086public:
Andrew Trick42b7a712012-01-17 06:55:03 +000087 MachineScheduler();
Andrew Trick96f678f2012-01-13 06:30:30 +000088
89 virtual void getAnalysisUsage(AnalysisUsage &AU) const;
90
91 virtual void releaseMemory() {}
92
93 virtual bool runOnMachineFunction(MachineFunction&);
94
95 virtual void print(raw_ostream &O, const Module* = 0) const;
96
97 static char ID; // Class identification, replacement for typeinfo
98};
99} // namespace
100
Andrew Trick42b7a712012-01-17 06:55:03 +0000101char MachineScheduler::ID = 0;
Andrew Trick96f678f2012-01-13 06:30:30 +0000102
Andrew Trick42b7a712012-01-17 06:55:03 +0000103char &llvm::MachineSchedulerID = MachineScheduler::ID;
Andrew Trick96f678f2012-01-13 06:30:30 +0000104
Andrew Trick42b7a712012-01-17 06:55:03 +0000105INITIALIZE_PASS_BEGIN(MachineScheduler, "misched",
Andrew Trick96f678f2012-01-13 06:30:30 +0000106 "Machine Instruction Scheduler", false, false)
107INITIALIZE_AG_DEPENDENCY(AliasAnalysis)
108INITIALIZE_PASS_DEPENDENCY(SlotIndexes)
109INITIALIZE_PASS_DEPENDENCY(LiveIntervals)
Andrew Trick42b7a712012-01-17 06:55:03 +0000110INITIALIZE_PASS_END(MachineScheduler, "misched",
Andrew Trick96f678f2012-01-13 06:30:30 +0000111 "Machine Instruction Scheduler", false, false)
112
Andrew Trick42b7a712012-01-17 06:55:03 +0000113MachineScheduler::MachineScheduler()
Andrew Trickc174eaf2012-03-08 01:41:12 +0000114: MachineFunctionPass(ID) {
Andrew Trick42b7a712012-01-17 06:55:03 +0000115 initializeMachineSchedulerPass(*PassRegistry::getPassRegistry());
Andrew Trick96f678f2012-01-13 06:30:30 +0000116}
117
Andrew Trick42b7a712012-01-17 06:55:03 +0000118void MachineScheduler::getAnalysisUsage(AnalysisUsage &AU) const {
Andrew Trick96f678f2012-01-13 06:30:30 +0000119 AU.setPreservesCFG();
120 AU.addRequiredID(MachineDominatorsID);
121 AU.addRequired<MachineLoopInfo>();
122 AU.addRequired<AliasAnalysis>();
Andrew Trickd04ec0c2012-03-09 00:52:20 +0000123 AU.addRequired<TargetPassConfig>();
Andrew Trick96f678f2012-01-13 06:30:30 +0000124 AU.addRequired<SlotIndexes>();
125 AU.addPreserved<SlotIndexes>();
126 AU.addRequired<LiveIntervals>();
127 AU.addPreserved<LiveIntervals>();
Andrew Trick96f678f2012-01-13 06:30:30 +0000128 MachineFunctionPass::getAnalysisUsage(AU);
129}
130
Andrew Trick96f678f2012-01-13 06:30:30 +0000131MachinePassRegistry MachineSchedRegistry::Registry;
132
Andrew Trickd04ec0c2012-03-09 00:52:20 +0000133/// A dummy default scheduler factory indicates whether the scheduler
134/// is overridden on the command line.
135static ScheduleDAGInstrs *useDefaultMachineSched(MachineSchedContext *C) {
136 return 0;
137}
Andrew Trick96f678f2012-01-13 06:30:30 +0000138
139/// MachineSchedOpt allows command line selection of the scheduler.
140static cl::opt<MachineSchedRegistry::ScheduleDAGCtor, false,
141 RegisterPassParser<MachineSchedRegistry> >
142MachineSchedOpt("misched",
Andrew Trickd04ec0c2012-03-09 00:52:20 +0000143 cl::init(&useDefaultMachineSched), cl::Hidden,
Andrew Trick96f678f2012-01-13 06:30:30 +0000144 cl::desc("Machine instruction scheduler to use"));
145
Andrew Trickd04ec0c2012-03-09 00:52:20 +0000146static MachineSchedRegistry
Andrew Trick17d35e52012-03-14 04:00:41 +0000147DefaultSchedRegistry("default", "Use the target's default scheduler choice.",
Andrew Trickd04ec0c2012-03-09 00:52:20 +0000148 useDefaultMachineSched);
149
Andrew Trick17d35e52012-03-14 04:00:41 +0000150/// Forward declare the standard machine scheduler. This will be used as the
Andrew Trickd04ec0c2012-03-09 00:52:20 +0000151/// default scheduler if the target does not set a default.
Andrew Trick17d35e52012-03-14 04:00:41 +0000152static ScheduleDAGInstrs *createConvergingSched(MachineSchedContext *C);
Andrew Trickd04ec0c2012-03-09 00:52:20 +0000153
Andrew Trickeb45ebb2012-04-24 18:04:34 +0000154
155/// Decrement this iterator until reaching the top or a non-debug instr.
156static MachineBasicBlock::iterator
157priorNonDebug(MachineBasicBlock::iterator I, MachineBasicBlock::iterator Beg) {
158 assert(I != Beg && "reached the top of the region, cannot decrement");
159 while (--I != Beg) {
160 if (!I->isDebugValue())
161 break;
162 }
163 return I;
164}
165
166/// If this iterator is a debug value, increment until reaching the End or a
167/// non-debug instruction.
168static MachineBasicBlock::iterator
169nextIfDebug(MachineBasicBlock::iterator I, MachineBasicBlock::iterator End) {
Andrew Trick811d92682012-05-17 18:35:03 +0000170 for(; I != End; ++I) {
Andrew Trickeb45ebb2012-04-24 18:04:34 +0000171 if (!I->isDebugValue())
172 break;
173 }
174 return I;
175}
176
Andrew Trickcb058d52012-03-14 04:00:38 +0000177/// Top-level MachineScheduler pass driver.
178///
179/// Visit blocks in function order. Divide each block into scheduling regions
Andrew Trick17d35e52012-03-14 04:00:41 +0000180/// and visit them bottom-up. Visiting regions bottom-up is not required, but is
181/// consistent with the DAG builder, which traverses the interior of the
182/// scheduling regions bottom-up.
Andrew Trickcb058d52012-03-14 04:00:38 +0000183///
184/// This design avoids exposing scheduling boundaries to the DAG builder,
Andrew Trick17d35e52012-03-14 04:00:41 +0000185/// simplifying the DAG builder's support for "special" target instructions.
186/// At the same time the design allows target schedulers to operate across
Andrew Trickcb058d52012-03-14 04:00:38 +0000187/// scheduling boundaries, for example to bundle the boudary instructions
188/// without reordering them. This creates complexity, because the target
189/// scheduler must update the RegionBegin and RegionEnd positions cached by
190/// ScheduleDAGInstrs whenever adding or removing instructions. A much simpler
191/// design would be to split blocks at scheduling boundaries, but LLVM has a
192/// general bias against block splitting purely for implementation simplicity.
Andrew Trick42b7a712012-01-17 06:55:03 +0000193bool MachineScheduler::runOnMachineFunction(MachineFunction &mf) {
Andrew Trick89c324b2012-05-10 21:06:21 +0000194 DEBUG(dbgs() << "Before MISsched:\n"; mf.print(dbgs()));
195
Andrew Trick96f678f2012-01-13 06:30:30 +0000196 // Initialize the context of the pass.
197 MF = &mf;
198 MLI = &getAnalysis<MachineLoopInfo>();
199 MDT = &getAnalysis<MachineDominatorTree>();
Andrew Trickd04ec0c2012-03-09 00:52:20 +0000200 PassConfig = &getAnalysis<TargetPassConfig>();
Andrew Trickc174eaf2012-03-08 01:41:12 +0000201 AA = &getAnalysis<AliasAnalysis>();
202
Lang Hames907cc8f2012-01-27 22:36:19 +0000203 LIS = &getAnalysis<LiveIntervals>();
Andrew Trickc174eaf2012-03-08 01:41:12 +0000204 const TargetInstrInfo *TII = MF->getTarget().getInstrInfo();
Andrew Trick96f678f2012-01-13 06:30:30 +0000205
Andrew Trickfff2d3a2013-03-08 05:40:34 +0000206 if (VerifyScheduling) {
Andrew Trick5dca6132013-07-25 07:26:26 +0000207 DEBUG(LIS->dump());
Andrew Trickfff2d3a2013-03-08 05:40:34 +0000208 MF->verify(this, "Before machine scheduling.");
209 }
Andrew Trick86b7e2a2012-04-24 20:36:19 +0000210 RegClassInfo->runOnMachineFunction(*MF);
Andrew Trick006e1ab2012-04-24 17:56:43 +0000211
Andrew Trick96f678f2012-01-13 06:30:30 +0000212 // Select the scheduler, or set the default.
Andrew Trickd04ec0c2012-03-09 00:52:20 +0000213 MachineSchedRegistry::ScheduleDAGCtor Ctor = MachineSchedOpt;
214 if (Ctor == useDefaultMachineSched) {
215 // Get the default scheduler set by the target.
216 Ctor = MachineSchedRegistry::getDefault();
217 if (!Ctor) {
Andrew Trick17d35e52012-03-14 04:00:41 +0000218 Ctor = createConvergingSched;
Andrew Trickd04ec0c2012-03-09 00:52:20 +0000219 MachineSchedRegistry::setDefault(Ctor);
220 }
Andrew Trick96f678f2012-01-13 06:30:30 +0000221 }
222 // Instantiate the selected scheduler.
223 OwningPtr<ScheduleDAGInstrs> Scheduler(Ctor(this));
224
225 // Visit all machine basic blocks.
Andrew Trick006e1ab2012-04-24 17:56:43 +0000226 //
227 // TODO: Visit blocks in global postorder or postorder within the bottom-up
228 // loop tree. Then we can optionally compute global RegPressure.
Andrew Trick96f678f2012-01-13 06:30:30 +0000229 for (MachineFunction::iterator MBB = MF->begin(), MBBEnd = MF->end();
230 MBB != MBBEnd; ++MBB) {
231
Andrew Trick1fabd9f2012-03-09 08:02:51 +0000232 Scheduler->startBlock(MBB);
233
Andrew Tricke9ef4ed2012-01-14 02:17:09 +0000234 // Break the block into scheduling regions [I, RegionEnd), and schedule each
Sylvestre Ledruc8e41c52012-07-23 08:51:15 +0000235 // region as soon as it is discovered. RegionEnd points the scheduling
Andrew Trickfe4d6df2012-03-09 22:34:56 +0000236 // boundary at the bottom of the region. The DAG does not include RegionEnd,
237 // but the region does (i.e. the next RegionEnd is above the previous
238 // RegionBegin). If the current block has no terminator then RegionEnd ==
239 // MBB->end() for the bottom region.
240 //
241 // The Scheduler may insert instructions during either schedule() or
242 // exitRegion(), even for empty regions. So the local iterators 'I' and
243 // 'RegionEnd' are invalid across these calls.
Andrew Trick22764532012-11-06 07:10:34 +0000244 unsigned RemainingInstrs = MBB->size();
Andrew Trick7799eb42012-03-09 03:46:39 +0000245 for(MachineBasicBlock::iterator RegionEnd = MBB->end();
Andrew Trickfe4d6df2012-03-09 22:34:56 +0000246 RegionEnd != MBB->begin(); RegionEnd = Scheduler->begin()) {
Andrew Trick006e1ab2012-04-24 17:56:43 +0000247
Andrew Trick1fabd9f2012-03-09 08:02:51 +0000248 // Avoid decrementing RegionEnd for blocks with no terminator.
249 if (RegionEnd != MBB->end()
250 || TII->isSchedulingBoundary(llvm::prior(RegionEnd), MBB, *MF)) {
251 --RegionEnd;
252 // Count the boundary instruction.
Andrew Trick22764532012-11-06 07:10:34 +0000253 --RemainingInstrs;
Andrew Trick1fabd9f2012-03-09 08:02:51 +0000254 }
255
Andrew Tricke9ef4ed2012-01-14 02:17:09 +0000256 // The next region starts above the previous region. Look backward in the
257 // instruction stream until we find the nearest boundary.
258 MachineBasicBlock::iterator I = RegionEnd;
Andrew Trick22764532012-11-06 07:10:34 +0000259 for(;I != MBB->begin(); --I, --RemainingInstrs) {
Andrew Tricke9ef4ed2012-01-14 02:17:09 +0000260 if (TII->isSchedulingBoundary(llvm::prior(I), MBB, *MF))
261 break;
262 }
Andrew Trick47c14452012-03-07 05:21:52 +0000263 // Notify the scheduler of the region, even if we may skip scheduling
264 // it. Perhaps it still needs to be bundled.
Andrew Trick22764532012-11-06 07:10:34 +0000265 Scheduler->enterRegion(MBB, I, RegionEnd, RemainingInstrs);
Andrew Trick47c14452012-03-07 05:21:52 +0000266
267 // Skip empty scheduling regions (0 or 1 schedulable instructions).
268 if (I == RegionEnd || I == llvm::prior(RegionEnd)) {
Andrew Trick47c14452012-03-07 05:21:52 +0000269 // Close the current region. Bundle the terminator if needed.
Andrew Trickfe4d6df2012-03-09 22:34:56 +0000270 // This invalidates 'RegionEnd' and 'I'.
Andrew Trick47c14452012-03-07 05:21:52 +0000271 Scheduler->exitRegion();
Andrew Trickc6cf11b2012-01-17 06:55:07 +0000272 continue;
Andrew Trick3c58ba82012-01-14 02:17:18 +0000273 }
Andrew Trickbb0a2422012-05-24 22:11:14 +0000274 DEBUG(dbgs() << "********** MI Scheduling **********\n");
Craig Topper96601ca2012-08-22 06:07:19 +0000275 DEBUG(dbgs() << MF->getName()
Andrew Trickc8554232013-01-25 07:45:31 +0000276 << ":BB#" << MBB->getNumber() << " " << MBB->getName()
277 << "\n From: " << *I << " To: ";
Andrew Trick291411c2012-02-08 02:17:21 +0000278 if (RegionEnd != MBB->end()) dbgs() << *RegionEnd;
279 else dbgs() << "End";
Andrew Trick22764532012-11-06 07:10:34 +0000280 dbgs() << " Remaining: " << RemainingInstrs << "\n");
Andrew Trickc6cf11b2012-01-17 06:55:07 +0000281
Andrew Trickd24da972012-03-09 03:46:42 +0000282 // Schedule a region: possibly reorder instructions.
Andrew Trickfe4d6df2012-03-09 22:34:56 +0000283 // This invalidates 'RegionEnd' and 'I'.
Andrew Trick953be892012-03-07 23:00:49 +0000284 Scheduler->schedule();
Andrew Trickd24da972012-03-09 03:46:42 +0000285
286 // Close the current region.
Andrew Trick47c14452012-03-07 05:21:52 +0000287 Scheduler->exitRegion();
288
289 // Scheduling has invalidated the current iterator 'I'. Ask the
290 // scheduler for the top of it's scheduled region.
291 RegionEnd = Scheduler->begin();
Andrew Tricke9ef4ed2012-01-14 02:17:09 +0000292 }
Andrew Trick22764532012-11-06 07:10:34 +0000293 assert(RemainingInstrs == 0 && "Instruction count mismatch!");
Andrew Trick953be892012-03-07 23:00:49 +0000294 Scheduler->finishBlock();
Andrew Trick96f678f2012-01-13 06:30:30 +0000295 }
Andrew Trick830da402012-04-01 07:24:23 +0000296 Scheduler->finalizeSchedule();
Andrew Trick5dca6132013-07-25 07:26:26 +0000297 DEBUG(LIS->dump());
Andrew Trickfff2d3a2013-03-08 05:40:34 +0000298 if (VerifyScheduling)
299 MF->verify(this, "After machine scheduling.");
Andrew Trick96f678f2012-01-13 06:30:30 +0000300 return true;
301}
302
Andrew Trick42b7a712012-01-17 06:55:03 +0000303void MachineScheduler::print(raw_ostream &O, const Module* m) const {
Andrew Trick96f678f2012-01-13 06:30:30 +0000304 // unimplemented
305}
306
Manman Renb720be62012-09-11 22:23:19 +0000307#if !defined(NDEBUG) || defined(LLVM_ENABLE_DUMP)
Andrew Trick78e5efe2012-09-11 00:39:15 +0000308void ReadyQueue::dump() {
Andrew Tricke52d5022013-06-17 21:45:05 +0000309 dbgs() << Name << ": ";
Andrew Trick78e5efe2012-09-11 00:39:15 +0000310 for (unsigned i = 0, e = Queue.size(); i < e; ++i)
311 dbgs() << Queue[i]->NodeNum << " ";
312 dbgs() << "\n";
313}
314#endif
Andrew Trick17d35e52012-03-14 04:00:41 +0000315
316//===----------------------------------------------------------------------===//
317// ScheduleDAGMI - Base class for MachineInstr scheduling with LiveIntervals
318// preservation.
319//===----------------------------------------------------------------------===//
320
Andrew Trick178f7d02013-01-25 04:01:04 +0000321ScheduleDAGMI::~ScheduleDAGMI() {
322 delete DFSResult;
323 DeleteContainerPointers(Mutations);
324 delete SchedImpl;
325}
326
Andrew Tricke38afe12013-04-24 15:54:43 +0000327bool ScheduleDAGMI::canAddEdge(SUnit *SuccSU, SUnit *PredSU) {
328 return SuccSU == &ExitSU || !Topo.IsReachable(PredSU, SuccSU);
329}
330
Andrew Trick9b5caaa2012-11-12 19:40:10 +0000331bool ScheduleDAGMI::addEdge(SUnit *SuccSU, const SDep &PredDep) {
Andrew Trick6996fd02012-11-12 19:52:20 +0000332 if (SuccSU != &ExitSU) {
333 // Do not use WillCreateCycle, it assumes SD scheduling.
334 // If Pred is reachable from Succ, then the edge creates a cycle.
335 if (Topo.IsReachable(PredDep.getSUnit(), SuccSU))
336 return false;
337 Topo.AddPred(SuccSU, PredDep.getSUnit());
338 }
Andrew Trick9b5caaa2012-11-12 19:40:10 +0000339 SuccSU->addPred(PredDep, /*Required=*/!PredDep.isArtificial());
340 // Return true regardless of whether a new edge needed to be inserted.
341 return true;
342}
343
Andrew Trickc174eaf2012-03-08 01:41:12 +0000344/// ReleaseSucc - Decrement the NumPredsLeft count of a successor. When
345/// NumPredsLeft reaches zero, release the successor node.
Andrew Trick0a39d4e2012-05-24 22:11:09 +0000346///
347/// FIXME: Adjust SuccSU height based on MinLatency.
Andrew Trick17d35e52012-03-14 04:00:41 +0000348void ScheduleDAGMI::releaseSucc(SUnit *SU, SDep *SuccEdge) {
Andrew Trickc174eaf2012-03-08 01:41:12 +0000349 SUnit *SuccSU = SuccEdge->getSUnit();
350
Andrew Trickae692f22012-11-12 19:28:57 +0000351 if (SuccEdge->isWeak()) {
352 --SuccSU->WeakPredsLeft;
Andrew Trick9b5caaa2012-11-12 19:40:10 +0000353 if (SuccEdge->isCluster())
354 NextClusterSucc = SuccSU;
Andrew Trickae692f22012-11-12 19:28:57 +0000355 return;
356 }
Andrew Trickc174eaf2012-03-08 01:41:12 +0000357#ifndef NDEBUG
358 if (SuccSU->NumPredsLeft == 0) {
359 dbgs() << "*** Scheduling failed! ***\n";
360 SuccSU->dump(this);
361 dbgs() << " has been released too many times!\n";
362 llvm_unreachable(0);
363 }
364#endif
365 --SuccSU->NumPredsLeft;
366 if (SuccSU->NumPredsLeft == 0 && SuccSU != &ExitSU)
Andrew Trick17d35e52012-03-14 04:00:41 +0000367 SchedImpl->releaseTopNode(SuccSU);
Andrew Trickc174eaf2012-03-08 01:41:12 +0000368}
369
370/// releaseSuccessors - Call releaseSucc on each of SU's successors.
Andrew Trick17d35e52012-03-14 04:00:41 +0000371void ScheduleDAGMI::releaseSuccessors(SUnit *SU) {
Andrew Trickc174eaf2012-03-08 01:41:12 +0000372 for (SUnit::succ_iterator I = SU->Succs.begin(), E = SU->Succs.end();
373 I != E; ++I) {
374 releaseSucc(SU, &*I);
375 }
376}
377
Andrew Trick17d35e52012-03-14 04:00:41 +0000378/// ReleasePred - Decrement the NumSuccsLeft count of a predecessor. When
379/// NumSuccsLeft reaches zero, release the predecessor node.
Andrew Trick0a39d4e2012-05-24 22:11:09 +0000380///
381/// FIXME: Adjust PredSU height based on MinLatency.
Andrew Trick17d35e52012-03-14 04:00:41 +0000382void ScheduleDAGMI::releasePred(SUnit *SU, SDep *PredEdge) {
383 SUnit *PredSU = PredEdge->getSUnit();
384
Andrew Trickae692f22012-11-12 19:28:57 +0000385 if (PredEdge->isWeak()) {
386 --PredSU->WeakSuccsLeft;
Andrew Trick9b5caaa2012-11-12 19:40:10 +0000387 if (PredEdge->isCluster())
388 NextClusterPred = PredSU;
Andrew Trickae692f22012-11-12 19:28:57 +0000389 return;
390 }
Andrew Trick17d35e52012-03-14 04:00:41 +0000391#ifndef NDEBUG
392 if (PredSU->NumSuccsLeft == 0) {
393 dbgs() << "*** Scheduling failed! ***\n";
394 PredSU->dump(this);
395 dbgs() << " has been released too many times!\n";
396 llvm_unreachable(0);
397 }
398#endif
399 --PredSU->NumSuccsLeft;
400 if (PredSU->NumSuccsLeft == 0 && PredSU != &EntrySU)
401 SchedImpl->releaseBottomNode(PredSU);
402}
403
404/// releasePredecessors - Call releasePred on each of SU's predecessors.
405void ScheduleDAGMI::releasePredecessors(SUnit *SU) {
406 for (SUnit::pred_iterator I = SU->Preds.begin(), E = SU->Preds.end();
407 I != E; ++I) {
408 releasePred(SU, &*I);
409 }
410}
411
Andrew Trick4392f0f2013-04-13 06:07:40 +0000412/// This is normally called from the main scheduler loop but may also be invoked
413/// by the scheduling strategy to perform additional code motion.
Andrew Trick17d35e52012-03-14 04:00:41 +0000414void ScheduleDAGMI::moveInstruction(MachineInstr *MI,
415 MachineBasicBlock::iterator InsertPos) {
Andrew Trick811d92682012-05-17 18:35:03 +0000416 // Advance RegionBegin if the first instruction moves down.
Andrew Trick1ce062f2012-03-21 04:12:10 +0000417 if (&*RegionBegin == MI)
Andrew Trick811d92682012-05-17 18:35:03 +0000418 ++RegionBegin;
419
420 // Update the instruction stream.
Andrew Trick17d35e52012-03-14 04:00:41 +0000421 BB->splice(InsertPos, BB, MI);
Andrew Trick811d92682012-05-17 18:35:03 +0000422
423 // Update LiveIntervals
Andrew Trick27c28ce2012-10-16 00:22:51 +0000424 LIS->handleMove(MI, /*UpdateFlags=*/true);
Andrew Trick811d92682012-05-17 18:35:03 +0000425
426 // Recede RegionBegin if an instruction moves above the first.
Andrew Trick17d35e52012-03-14 04:00:41 +0000427 if (RegionBegin == InsertPos)
428 RegionBegin = MI;
429}
430
Andrew Trick0b0d8992012-03-21 04:12:07 +0000431bool ScheduleDAGMI::checkSchedLimit() {
432#ifndef NDEBUG
433 if (NumInstrsScheduled == MISchedCutoff && MISchedCutoff != ~0U) {
434 CurrentTop = CurrentBottom;
435 return false;
436 }
437 ++NumInstrsScheduled;
438#endif
439 return true;
440}
441
Andrew Trick006e1ab2012-04-24 17:56:43 +0000442/// enterRegion - Called back from MachineScheduler::runOnMachineFunction after
443/// crossing a scheduling boundary. [begin, end) includes all instructions in
444/// the region, including the boundary itself and single-instruction regions
445/// that don't get scheduled.
446void ScheduleDAGMI::enterRegion(MachineBasicBlock *bb,
447 MachineBasicBlock::iterator begin,
448 MachineBasicBlock::iterator end,
449 unsigned endcount)
450{
451 ScheduleDAGInstrs::enterRegion(bb, begin, end, endcount);
Andrew Trick7f8ab782012-05-10 21:06:10 +0000452
453 // For convenience remember the end of the liveness region.
454 LiveRegionEnd =
455 (RegionEnd == bb->end()) ? RegionEnd : llvm::next(RegionEnd);
456}
457
458// Setup the register pressure trackers for the top scheduled top and bottom
459// scheduled regions.
460void ScheduleDAGMI::initRegPressure() {
461 TopRPTracker.init(&MF, RegClassInfo, LIS, BB, RegionBegin);
462 BotRPTracker.init(&MF, RegClassInfo, LIS, BB, LiveRegionEnd);
463
464 // Close the RPTracker to finalize live ins.
465 RPTracker.closeRegion();
466
Andrew Trickbb0a2422012-05-24 22:11:14 +0000467 DEBUG(RPTracker.getPressure().dump(TRI));
468
Andrew Trick7f8ab782012-05-10 21:06:10 +0000469 // Initialize the live ins and live outs.
470 TopRPTracker.addLiveRegs(RPTracker.getPressure().LiveInRegs);
471 BotRPTracker.addLiveRegs(RPTracker.getPressure().LiveOutRegs);
472
473 // Close one end of the tracker so we can call
474 // getMaxUpward/DownwardPressureDelta before advancing across any
475 // instructions. This converts currently live regs into live ins/outs.
476 TopRPTracker.closeTop();
477 BotRPTracker.closeBottom();
478
479 // Account for liveness generated by the region boundary.
480 if (LiveRegionEnd != RegionEnd)
481 BotRPTracker.recede();
482
483 assert(BotRPTracker.getPos() == RegionEnd && "Can't find the region bottom");
Andrew Trick73a0d8e2012-05-17 18:35:10 +0000484
485 // Cache the list of excess pressure sets in this region. This will also track
486 // the max pressure in the scheduled code for these sets.
487 RegionCriticalPSets.clear();
Jakub Staszakb74564a2013-01-25 21:44:27 +0000488 const std::vector<unsigned> &RegionPressure =
489 RPTracker.getPressure().MaxSetPressure;
Andrew Trick73a0d8e2012-05-17 18:35:10 +0000490 for (unsigned i = 0, e = RegionPressure.size(); i < e; ++i) {
Andrew Trick1f8b48a2013-06-21 18:32:58 +0000491 unsigned Limit = RegClassInfo->getRegPressureSetLimit(i);
Andrew Trick3bf23302013-06-21 18:33:01 +0000492 if (RegionPressure[i] > Limit) {
493 DEBUG(dbgs() << TRI->getRegPressureSetName(i)
494 << " Limit " << Limit
495 << " Actual " << RegionPressure[i] << "\n");
Andrew Trick73a0d8e2012-05-17 18:35:10 +0000496 RegionCriticalPSets.push_back(PressureElement(i, 0));
Andrew Trick3bf23302013-06-21 18:33:01 +0000497 }
Andrew Trick73a0d8e2012-05-17 18:35:10 +0000498 }
499 DEBUG(dbgs() << "Excess PSets: ";
500 for (unsigned i = 0, e = RegionCriticalPSets.size(); i != e; ++i)
501 dbgs() << TRI->getRegPressureSetName(
502 RegionCriticalPSets[i].PSetID) << " ";
503 dbgs() << "\n");
504}
505
506// FIXME: When the pressure tracker deals in pressure differences then we won't
507// iterate over all RegionCriticalPSets[i].
508void ScheduleDAGMI::
Jakub Staszakb717a502013-02-16 15:47:26 +0000509updateScheduledPressure(const std::vector<unsigned> &NewMaxPressure) {
Andrew Trick73a0d8e2012-05-17 18:35:10 +0000510 for (unsigned i = 0, e = RegionCriticalPSets.size(); i < e; ++i) {
511 unsigned ID = RegionCriticalPSets[i].PSetID;
512 int &MaxUnits = RegionCriticalPSets[i].UnitIncrease;
513 if ((int)NewMaxPressure[ID] > MaxUnits)
514 MaxUnits = NewMaxPressure[ID];
515 }
Andrew Trick811a3722013-04-24 15:54:36 +0000516 DEBUG(
517 for (unsigned i = 0, e = NewMaxPressure.size(); i < e; ++i) {
Andrew Trick1f8b48a2013-06-21 18:32:58 +0000518 unsigned Limit = RegClassInfo->getRegPressureSetLimit(i);
Andrew Trick811a3722013-04-24 15:54:36 +0000519 if (NewMaxPressure[i] > Limit ) {
520 dbgs() << " " << TRI->getRegPressureSetName(i) << ": "
521 << NewMaxPressure[i] << " > " << Limit << "\n";
522 }
523 });
Andrew Trick006e1ab2012-04-24 17:56:43 +0000524}
525
Andrew Trick17d35e52012-03-14 04:00:41 +0000526/// schedule - Called back from MachineScheduler::runOnMachineFunction
Andrew Trick006e1ab2012-04-24 17:56:43 +0000527/// after setting up the current scheduling region. [RegionBegin, RegionEnd)
528/// only includes instructions that have DAG nodes, not scheduling boundaries.
Andrew Trick78e5efe2012-09-11 00:39:15 +0000529///
530/// This is a skeletal driver, with all the functionality pushed into helpers,
531/// so that it can be easilly extended by experimental schedulers. Generally,
532/// implementing MachineSchedStrategy should be sufficient to implement a new
533/// scheduling algorithm. However, if a scheduler further subclasses
534/// ScheduleDAGMI then it will want to override this virtual method in order to
535/// update any specialized state.
Andrew Trick17d35e52012-03-14 04:00:41 +0000536void ScheduleDAGMI::schedule() {
Andrew Trick78e5efe2012-09-11 00:39:15 +0000537 buildDAGWithRegPressure();
538
Andrew Trick9b5caaa2012-11-12 19:40:10 +0000539 Topo.InitDAGTopologicalSorting();
540
Andrew Trickd039b382012-09-14 17:22:42 +0000541 postprocessDAG();
542
Andrew Trick4e1fb182013-01-25 06:33:57 +0000543 SmallVector<SUnit*, 8> TopRoots, BotRoots;
544 findRootsAndBiasEdges(TopRoots, BotRoots);
545
546 // Initialize the strategy before modifying the DAG.
547 // This may initialize a DFSResult to be used for queue priority.
548 SchedImpl->initialize(this);
549
Andrew Trick78e5efe2012-09-11 00:39:15 +0000550 DEBUG(for (unsigned su = 0, e = SUnits.size(); su != e; ++su)
551 SUnits[su].dumpAll(this));
Andrew Trick4e1fb182013-01-25 06:33:57 +0000552 if (ViewMISchedDAGs) viewGraph();
Andrew Trick78e5efe2012-09-11 00:39:15 +0000553
Andrew Trick4e1fb182013-01-25 06:33:57 +0000554 // Initialize ready queues now that the DAG and priority data are finalized.
555 initQueues(TopRoots, BotRoots);
Andrew Trick78e5efe2012-09-11 00:39:15 +0000556
557 bool IsTopNode = false;
558 while (SUnit *SU = SchedImpl->pickNode(IsTopNode)) {
Andrew Trick30c6ec22012-10-08 18:53:53 +0000559 assert(!SU->isScheduled && "Node already scheduled");
Andrew Trick78e5efe2012-09-11 00:39:15 +0000560 if (!checkSchedLimit())
561 break;
562
563 scheduleMI(SU, IsTopNode);
564
565 updateQueues(SU, IsTopNode);
566 }
567 assert(CurrentTop == CurrentBottom && "Nonempty unscheduled zone.");
568
569 placeDebugValues();
Andrew Trick3b87f622012-11-07 07:05:09 +0000570
571 DEBUG({
Andrew Trickb4221042012-11-28 03:42:47 +0000572 unsigned BBNum = begin()->getParent()->getNumber();
Andrew Trick3b87f622012-11-07 07:05:09 +0000573 dbgs() << "*** Final schedule for BB#" << BBNum << " ***\n";
574 dumpSchedule();
575 dbgs() << '\n';
576 });
Andrew Trick78e5efe2012-09-11 00:39:15 +0000577}
578
579/// Build the DAG and setup three register pressure trackers.
580void ScheduleDAGMI::buildDAGWithRegPressure() {
Andrew Trick7f8ab782012-05-10 21:06:10 +0000581 // Initialize the register pressure tracker used by buildSchedGraph.
582 RPTracker.init(&MF, RegClassInfo, LIS, BB, LiveRegionEnd);
Andrew Trick006e1ab2012-04-24 17:56:43 +0000583
Andrew Trick7f8ab782012-05-10 21:06:10 +0000584 // Account for liveness generate by the region boundary.
585 if (LiveRegionEnd != RegionEnd)
586 RPTracker.recede();
587
588 // Build the DAG, and compute current register pressure.
Andrew Trick006e1ab2012-04-24 17:56:43 +0000589 buildSchedGraph(AA, &RPTracker);
Andrew Trickc174eaf2012-03-08 01:41:12 +0000590
Andrew Trick7f8ab782012-05-10 21:06:10 +0000591 // Initialize top/bottom trackers after computing region pressure.
592 initRegPressure();
Andrew Trick78e5efe2012-09-11 00:39:15 +0000593}
Andrew Trick7f8ab782012-05-10 21:06:10 +0000594
Andrew Trickd039b382012-09-14 17:22:42 +0000595/// Apply each ScheduleDAGMutation step in order.
596void ScheduleDAGMI::postprocessDAG() {
597 for (unsigned i = 0, e = Mutations.size(); i < e; ++i) {
598 Mutations[i]->apply(this);
599 }
600}
601
Andrew Trick4e1fb182013-01-25 06:33:57 +0000602void ScheduleDAGMI::computeDFSResult() {
Andrew Trick178f7d02013-01-25 04:01:04 +0000603 if (!DFSResult)
604 DFSResult = new SchedDFSResult(/*BottomU*/true, MinSubtreeSize);
605 DFSResult->clear();
Andrew Trick178f7d02013-01-25 04:01:04 +0000606 ScheduledTrees.clear();
Andrew Trick4e1fb182013-01-25 06:33:57 +0000607 DFSResult->resize(SUnits.size());
608 DFSResult->compute(SUnits);
Andrew Trick178f7d02013-01-25 04:01:04 +0000609 ScheduledTrees.resize(DFSResult->getNumSubtrees());
610}
611
Andrew Trick4e1fb182013-01-25 06:33:57 +0000612void ScheduleDAGMI::findRootsAndBiasEdges(SmallVectorImpl<SUnit*> &TopRoots,
613 SmallVectorImpl<SUnit*> &BotRoots) {
Andrew Trick1e94e982012-10-15 18:02:27 +0000614 for (std::vector<SUnit>::iterator
615 I = SUnits.begin(), E = SUnits.end(); I != E; ++I) {
Andrew Trickae692f22012-11-12 19:28:57 +0000616 SUnit *SU = &(*I);
Andrew Trick4c6a2ba2013-01-29 06:26:35 +0000617 assert(!SU->isBoundaryNode() && "Boundary node should not be in SUnits");
Andrew Trickdb417062013-01-24 02:09:57 +0000618
619 // Order predecessors so DFSResult follows the critical path.
620 SU->biasCriticalPath();
621
Andrew Trick1e94e982012-10-15 18:02:27 +0000622 // A SUnit is ready to top schedule if it has no predecessors.
Andrew Trick4c6a2ba2013-01-29 06:26:35 +0000623 if (!I->NumPredsLeft)
Andrew Trick4e1fb182013-01-25 06:33:57 +0000624 TopRoots.push_back(SU);
Andrew Trick1e94e982012-10-15 18:02:27 +0000625 // A SUnit is ready to bottom schedule if it has no successors.
Andrew Trick4c6a2ba2013-01-29 06:26:35 +0000626 if (!I->NumSuccsLeft)
Andrew Trickae692f22012-11-12 19:28:57 +0000627 BotRoots.push_back(SU);
Andrew Trick1e94e982012-10-15 18:02:27 +0000628 }
Andrew Trick4c6a2ba2013-01-29 06:26:35 +0000629 ExitSU.biasCriticalPath();
Andrew Trick1e94e982012-10-15 18:02:27 +0000630}
631
Andrew Trick78e5efe2012-09-11 00:39:15 +0000632/// Identify DAG roots and setup scheduler queues.
Andrew Trick4e1fb182013-01-25 06:33:57 +0000633void ScheduleDAGMI::initQueues(ArrayRef<SUnit*> TopRoots,
634 ArrayRef<SUnit*> BotRoots) {
Andrew Trick9b5caaa2012-11-12 19:40:10 +0000635 NextClusterSucc = NULL;
636 NextClusterPred = NULL;
Andrew Trick1e94e982012-10-15 18:02:27 +0000637
Andrew Trickae692f22012-11-12 19:28:57 +0000638 // Release all DAG roots for scheduling, not including EntrySU/ExitSU.
Andrew Trick4e1fb182013-01-25 06:33:57 +0000639 //
640 // Nodes with unreleased weak edges can still be roots.
641 // Release top roots in forward order.
642 for (SmallVectorImpl<SUnit*>::const_iterator
643 I = TopRoots.begin(), E = TopRoots.end(); I != E; ++I) {
644 SchedImpl->releaseTopNode(*I);
645 }
646 // Release bottom roots in reverse order so the higher priority nodes appear
647 // first. This is more natural and slightly more efficient.
648 for (SmallVectorImpl<SUnit*>::const_reverse_iterator
649 I = BotRoots.rbegin(), E = BotRoots.rend(); I != E; ++I) {
650 SchedImpl->releaseBottomNode(*I);
651 }
Andrew Trickae692f22012-11-12 19:28:57 +0000652
Andrew Trickc174eaf2012-03-08 01:41:12 +0000653 releaseSuccessors(&EntrySU);
Andrew Trick17d35e52012-03-14 04:00:41 +0000654 releasePredecessors(&ExitSU);
Andrew Trickc174eaf2012-03-08 01:41:12 +0000655
Andrew Trick1e94e982012-10-15 18:02:27 +0000656 SchedImpl->registerRoots();
657
Andrew Trick657b75b2012-12-01 01:22:49 +0000658 // Advance past initial DebugValues.
659 assert(TopRPTracker.getPos() == RegionBegin && "bad initial Top tracker");
Andrew Trickeb45ebb2012-04-24 18:04:34 +0000660 CurrentTop = nextIfDebug(RegionBegin, RegionEnd);
Andrew Trick657b75b2012-12-01 01:22:49 +0000661 TopRPTracker.setPos(CurrentTop);
662
Andrew Trick17d35e52012-03-14 04:00:41 +0000663 CurrentBottom = RegionEnd;
Andrew Trick78e5efe2012-09-11 00:39:15 +0000664}
Andrew Trickc174eaf2012-03-08 01:41:12 +0000665
Andrew Trick78e5efe2012-09-11 00:39:15 +0000666/// Move an instruction and update register pressure.
667void ScheduleDAGMI::scheduleMI(SUnit *SU, bool IsTopNode) {
668 // Move the instruction to its new location in the instruction stream.
669 MachineInstr *MI = SU->getInstr();
Andrew Trickc174eaf2012-03-08 01:41:12 +0000670
Andrew Trick78e5efe2012-09-11 00:39:15 +0000671 if (IsTopNode) {
672 assert(SU->isTopReady() && "node still has unscheduled dependencies");
673 if (&*CurrentTop == MI)
674 CurrentTop = nextIfDebug(++CurrentTop, CurrentBottom);
Andrew Trick17d35e52012-03-14 04:00:41 +0000675 else {
Andrew Trick78e5efe2012-09-11 00:39:15 +0000676 moveInstruction(MI, CurrentTop);
677 TopRPTracker.setPos(MI);
Andrew Trick17d35e52012-03-14 04:00:41 +0000678 }
Andrew Trick000b2502012-04-24 18:04:37 +0000679
Andrew Trick78e5efe2012-09-11 00:39:15 +0000680 // Update top scheduled pressure.
681 TopRPTracker.advance();
682 assert(TopRPTracker.getPos() == CurrentTop && "out of sync");
683 updateScheduledPressure(TopRPTracker.getPressure().MaxSetPressure);
684 }
685 else {
686 assert(SU->isBottomReady() && "node still has unscheduled dependencies");
687 MachineBasicBlock::iterator priorII =
688 priorNonDebug(CurrentBottom, CurrentTop);
689 if (&*priorII == MI)
690 CurrentBottom = priorII;
691 else {
692 if (&*CurrentTop == MI) {
693 CurrentTop = nextIfDebug(++CurrentTop, priorII);
694 TopRPTracker.setPos(CurrentTop);
695 }
696 moveInstruction(MI, CurrentBottom);
697 CurrentBottom = MI;
698 }
699 // Update bottom scheduled pressure.
700 BotRPTracker.recede();
701 assert(BotRPTracker.getPos() == CurrentBottom && "out of sync");
702 updateScheduledPressure(BotRPTracker.getPressure().MaxSetPressure);
703 }
704}
705
706/// Update scheduler queues after scheduling an instruction.
707void ScheduleDAGMI::updateQueues(SUnit *SU, bool IsTopNode) {
708 // Release dependent instructions for scheduling.
709 if (IsTopNode)
710 releaseSuccessors(SU);
711 else
712 releasePredecessors(SU);
713
714 SU->isScheduled = true;
715
Andrew Trick178f7d02013-01-25 04:01:04 +0000716 if (DFSResult) {
717 unsigned SubtreeID = DFSResult->getSubtreeID(SU);
718 if (!ScheduledTrees.test(SubtreeID)) {
719 ScheduledTrees.set(SubtreeID);
720 DFSResult->scheduleTree(SubtreeID);
721 SchedImpl->scheduleTree(SubtreeID);
722 }
723 }
724
Andrew Trick78e5efe2012-09-11 00:39:15 +0000725 // Notify the scheduling strategy after updating the DAG.
726 SchedImpl->schedNode(SU, IsTopNode);
Andrew Trick000b2502012-04-24 18:04:37 +0000727}
728
729/// Reinsert any remaining debug_values, just like the PostRA scheduler.
730void ScheduleDAGMI::placeDebugValues() {
731 // If first instruction was a DBG_VALUE then put it back.
732 if (FirstDbgValue) {
733 BB->splice(RegionBegin, BB, FirstDbgValue);
734 RegionBegin = FirstDbgValue;
735 }
736
737 for (std::vector<std::pair<MachineInstr *, MachineInstr *> >::iterator
738 DI = DbgValues.end(), DE = DbgValues.begin(); DI != DE; --DI) {
739 std::pair<MachineInstr *, MachineInstr *> P = *prior(DI);
740 MachineInstr *DbgValue = P.first;
741 MachineBasicBlock::iterator OrigPrevMI = P.second;
Andrew Trick67bdd422012-12-01 01:22:38 +0000742 if (&*RegionBegin == DbgValue)
743 ++RegionBegin;
Andrew Trick000b2502012-04-24 18:04:37 +0000744 BB->splice(++OrigPrevMI, BB, DbgValue);
745 if (OrigPrevMI == llvm::prior(RegionEnd))
746 RegionEnd = DbgValue;
747 }
748 DbgValues.clear();
749 FirstDbgValue = NULL;
Andrew Trickc174eaf2012-03-08 01:41:12 +0000750}
751
Andrew Trick3b87f622012-11-07 07:05:09 +0000752#if !defined(NDEBUG) || defined(LLVM_ENABLE_DUMP)
753void ScheduleDAGMI::dumpSchedule() const {
754 for (MachineBasicBlock::iterator MI = begin(), ME = end(); MI != ME; ++MI) {
755 if (SUnit *SU = getSUnit(&(*MI)))
756 SU->dump(this);
757 else
758 dbgs() << "Missing SUnit\n";
759 }
760}
761#endif
762
Andrew Trick6996fd02012-11-12 19:52:20 +0000763//===----------------------------------------------------------------------===//
764// LoadClusterMutation - DAG post-processing to cluster loads.
765//===----------------------------------------------------------------------===//
766
Andrew Trick9b5caaa2012-11-12 19:40:10 +0000767namespace {
768/// \brief Post-process the DAG to create cluster edges between neighboring
769/// loads.
770class LoadClusterMutation : public ScheduleDAGMutation {
771 struct LoadInfo {
772 SUnit *SU;
773 unsigned BaseReg;
774 unsigned Offset;
775 LoadInfo(SUnit *su, unsigned reg, unsigned ofs)
776 : SU(su), BaseReg(reg), Offset(ofs) {}
777 };
778 static bool LoadInfoLess(const LoadClusterMutation::LoadInfo &LHS,
779 const LoadClusterMutation::LoadInfo &RHS);
780
781 const TargetInstrInfo *TII;
782 const TargetRegisterInfo *TRI;
783public:
784 LoadClusterMutation(const TargetInstrInfo *tii,
785 const TargetRegisterInfo *tri)
786 : TII(tii), TRI(tri) {}
787
788 virtual void apply(ScheduleDAGMI *DAG);
789protected:
790 void clusterNeighboringLoads(ArrayRef<SUnit*> Loads, ScheduleDAGMI *DAG);
791};
792} // anonymous
793
794bool LoadClusterMutation::LoadInfoLess(
795 const LoadClusterMutation::LoadInfo &LHS,
796 const LoadClusterMutation::LoadInfo &RHS) {
797 if (LHS.BaseReg != RHS.BaseReg)
798 return LHS.BaseReg < RHS.BaseReg;
799 return LHS.Offset < RHS.Offset;
800}
801
802void LoadClusterMutation::clusterNeighboringLoads(ArrayRef<SUnit*> Loads,
803 ScheduleDAGMI *DAG) {
804 SmallVector<LoadClusterMutation::LoadInfo,32> LoadRecords;
805 for (unsigned Idx = 0, End = Loads.size(); Idx != End; ++Idx) {
806 SUnit *SU = Loads[Idx];
807 unsigned BaseReg;
808 unsigned Offset;
809 if (TII->getLdStBaseRegImmOfs(SU->getInstr(), BaseReg, Offset, TRI))
810 LoadRecords.push_back(LoadInfo(SU, BaseReg, Offset));
811 }
812 if (LoadRecords.size() < 2)
813 return;
814 std::sort(LoadRecords.begin(), LoadRecords.end(), LoadInfoLess);
815 unsigned ClusterLength = 1;
816 for (unsigned Idx = 0, End = LoadRecords.size(); Idx < (End - 1); ++Idx) {
817 if (LoadRecords[Idx].BaseReg != LoadRecords[Idx+1].BaseReg) {
818 ClusterLength = 1;
819 continue;
820 }
821
822 SUnit *SUa = LoadRecords[Idx].SU;
823 SUnit *SUb = LoadRecords[Idx+1].SU;
Andrew Tricka7d2d562012-11-12 21:28:10 +0000824 if (TII->shouldClusterLoads(SUa->getInstr(), SUb->getInstr(), ClusterLength)
Andrew Trick9b5caaa2012-11-12 19:40:10 +0000825 && DAG->addEdge(SUb, SDep(SUa, SDep::Cluster))) {
826
827 DEBUG(dbgs() << "Cluster loads SU(" << SUa->NodeNum << ") - SU("
828 << SUb->NodeNum << ")\n");
829 // Copy successor edges from SUa to SUb. Interleaving computation
830 // dependent on SUa can prevent load combining due to register reuse.
831 // Predecessor edges do not need to be copied from SUb to SUa since nearby
832 // loads should have effectively the same inputs.
833 for (SUnit::const_succ_iterator
834 SI = SUa->Succs.begin(), SE = SUa->Succs.end(); SI != SE; ++SI) {
835 if (SI->getSUnit() == SUb)
836 continue;
837 DEBUG(dbgs() << " Copy Succ SU(" << SI->getSUnit()->NodeNum << ")\n");
838 DAG->addEdge(SI->getSUnit(), SDep(SUb, SDep::Artificial));
839 }
840 ++ClusterLength;
841 }
842 else
843 ClusterLength = 1;
844 }
845}
846
847/// \brief Callback from DAG postProcessing to create cluster edges for loads.
848void LoadClusterMutation::apply(ScheduleDAGMI *DAG) {
849 // Map DAG NodeNum to store chain ID.
850 DenseMap<unsigned, unsigned> StoreChainIDs;
851 // Map each store chain to a set of dependent loads.
852 SmallVector<SmallVector<SUnit*,4>, 32> StoreChainDependents;
853 for (unsigned Idx = 0, End = DAG->SUnits.size(); Idx != End; ++Idx) {
854 SUnit *SU = &DAG->SUnits[Idx];
855 if (!SU->getInstr()->mayLoad())
856 continue;
857 unsigned ChainPredID = DAG->SUnits.size();
858 for (SUnit::const_pred_iterator
859 PI = SU->Preds.begin(), PE = SU->Preds.end(); PI != PE; ++PI) {
860 if (PI->isCtrl()) {
861 ChainPredID = PI->getSUnit()->NodeNum;
862 break;
863 }
864 }
865 // Check if this chain-like pred has been seen
866 // before. ChainPredID==MaxNodeID for loads at the top of the schedule.
867 unsigned NumChains = StoreChainDependents.size();
868 std::pair<DenseMap<unsigned, unsigned>::iterator, bool> Result =
869 StoreChainIDs.insert(std::make_pair(ChainPredID, NumChains));
870 if (Result.second)
871 StoreChainDependents.resize(NumChains + 1);
872 StoreChainDependents[Result.first->second].push_back(SU);
873 }
874 // Iterate over the store chains.
875 for (unsigned Idx = 0, End = StoreChainDependents.size(); Idx != End; ++Idx)
876 clusterNeighboringLoads(StoreChainDependents[Idx], DAG);
877}
878
Andrew Trickc174eaf2012-03-08 01:41:12 +0000879//===----------------------------------------------------------------------===//
Andrew Trick6996fd02012-11-12 19:52:20 +0000880// MacroFusion - DAG post-processing to encourage fusion of macro ops.
881//===----------------------------------------------------------------------===//
882
883namespace {
884/// \brief Post-process the DAG to create cluster edges between instructions
885/// that may be fused by the processor into a single operation.
886class MacroFusion : public ScheduleDAGMutation {
887 const TargetInstrInfo *TII;
888public:
889 MacroFusion(const TargetInstrInfo *tii): TII(tii) {}
890
891 virtual void apply(ScheduleDAGMI *DAG);
892};
893} // anonymous
894
895/// \brief Callback from DAG postProcessing to create cluster edges to encourage
896/// fused operations.
897void MacroFusion::apply(ScheduleDAGMI *DAG) {
898 // For now, assume targets can only fuse with the branch.
899 MachineInstr *Branch = DAG->ExitSU.getInstr();
900 if (!Branch)
901 return;
902
903 for (unsigned Idx = DAG->SUnits.size(); Idx > 0;) {
904 SUnit *SU = &DAG->SUnits[--Idx];
905 if (!TII->shouldScheduleAdjacent(SU->getInstr(), Branch))
906 continue;
907
908 // Create a single weak edge from SU to ExitSU. The only effect is to cause
909 // bottom-up scheduling to heavily prioritize the clustered SU. There is no
910 // need to copy predecessor edges from ExitSU to SU, since top-down
911 // scheduling cannot prioritize ExitSU anyway. To defer top-down scheduling
912 // of SU, we could create an artificial edge from the deepest root, but it
913 // hasn't been needed yet.
914 bool Success = DAG->addEdge(&DAG->ExitSU, SDep(SU, SDep::Cluster));
915 (void)Success;
916 assert(Success && "No DAG nodes should be reachable from ExitSU");
917
918 DEBUG(dbgs() << "Macro Fuse SU(" << SU->NodeNum << ")\n");
919 break;
920 }
921}
922
923//===----------------------------------------------------------------------===//
Andrew Tricke38afe12013-04-24 15:54:43 +0000924// CopyConstrain - DAG post-processing to encourage copy elimination.
925//===----------------------------------------------------------------------===//
926
927namespace {
928/// \brief Post-process the DAG to create weak edges from all uses of a copy to
929/// the one use that defines the copy's source vreg, most likely an induction
930/// variable increment.
931class CopyConstrain : public ScheduleDAGMutation {
932 // Transient state.
933 SlotIndex RegionBeginIdx;
Andrew Tricka264a202013-04-24 23:19:56 +0000934 // RegionEndIdx is the slot index of the last non-debug instruction in the
935 // scheduling region. So we may have RegionBeginIdx == RegionEndIdx.
Andrew Tricke38afe12013-04-24 15:54:43 +0000936 SlotIndex RegionEndIdx;
937public:
938 CopyConstrain(const TargetInstrInfo *, const TargetRegisterInfo *) {}
939
940 virtual void apply(ScheduleDAGMI *DAG);
941
942protected:
943 void constrainLocalCopy(SUnit *CopySU, ScheduleDAGMI *DAG);
944};
945} // anonymous
946
947/// constrainLocalCopy handles two possibilities:
948/// 1) Local src:
949/// I0: = dst
950/// I1: src = ...
951/// I2: = dst
952/// I3: dst = src (copy)
953/// (create pred->succ edges I0->I1, I2->I1)
954///
955/// 2) Local copy:
956/// I0: dst = src (copy)
957/// I1: = dst
958/// I2: src = ...
959/// I3: = dst
960/// (create pred->succ edges I1->I2, I3->I2)
961///
962/// Although the MachineScheduler is currently constrained to single blocks,
963/// this algorithm should handle extended blocks. An EBB is a set of
964/// contiguously numbered blocks such that the previous block in the EBB is
965/// always the single predecessor.
966void CopyConstrain::constrainLocalCopy(SUnit *CopySU, ScheduleDAGMI *DAG) {
967 LiveIntervals *LIS = DAG->getLIS();
968 MachineInstr *Copy = CopySU->getInstr();
969
970 // Check for pure vreg copies.
971 unsigned SrcReg = Copy->getOperand(1).getReg();
972 if (!TargetRegisterInfo::isVirtualRegister(SrcReg))
973 return;
974
975 unsigned DstReg = Copy->getOperand(0).getReg();
976 if (!TargetRegisterInfo::isVirtualRegister(DstReg))
977 return;
978
979 // Check if either the dest or source is local. If it's live across a back
980 // edge, it's not local. Note that if both vregs are live across the back
981 // edge, we cannot successfully contrain the copy without cyclic scheduling.
982 unsigned LocalReg = DstReg;
983 unsigned GlobalReg = SrcReg;
984 LiveInterval *LocalLI = &LIS->getInterval(LocalReg);
985 if (!LocalLI->isLocal(RegionBeginIdx, RegionEndIdx)) {
986 LocalReg = SrcReg;
987 GlobalReg = DstReg;
988 LocalLI = &LIS->getInterval(LocalReg);
989 if (!LocalLI->isLocal(RegionBeginIdx, RegionEndIdx))
990 return;
991 }
992 LiveInterval *GlobalLI = &LIS->getInterval(GlobalReg);
993
994 // Find the global segment after the start of the local LI.
995 LiveInterval::iterator GlobalSegment = GlobalLI->find(LocalLI->beginIndex());
996 // If GlobalLI does not overlap LocalLI->start, then a copy directly feeds a
997 // local live range. We could create edges from other global uses to the local
998 // start, but the coalescer should have already eliminated these cases, so
999 // don't bother dealing with it.
1000 if (GlobalSegment == GlobalLI->end())
1001 return;
1002
1003 // If GlobalSegment is killed at the LocalLI->start, the call to find()
1004 // returned the next global segment. But if GlobalSegment overlaps with
1005 // LocalLI->start, then advance to the next segement. If a hole in GlobalLI
1006 // exists in LocalLI's vicinity, GlobalSegment will be the end of the hole.
1007 if (GlobalSegment->contains(LocalLI->beginIndex()))
1008 ++GlobalSegment;
1009
1010 if (GlobalSegment == GlobalLI->end())
1011 return;
1012
1013 // Check if GlobalLI contains a hole in the vicinity of LocalLI.
1014 if (GlobalSegment != GlobalLI->begin()) {
1015 // Two address defs have no hole.
1016 if (SlotIndex::isSameInstr(llvm::prior(GlobalSegment)->end,
1017 GlobalSegment->start)) {
1018 return;
1019 }
1020 // If GlobalLI has a prior segment, it must be live into the EBB. Otherwise
1021 // it would be a disconnected component in the live range.
1022 assert(llvm::prior(GlobalSegment)->start < LocalLI->beginIndex() &&
1023 "Disconnected LRG within the scheduling region.");
1024 }
1025 MachineInstr *GlobalDef = LIS->getInstructionFromIndex(GlobalSegment->start);
1026 if (!GlobalDef)
1027 return;
1028
1029 SUnit *GlobalSU = DAG->getSUnit(GlobalDef);
1030 if (!GlobalSU)
1031 return;
1032
1033 // GlobalDef is the bottom of the GlobalLI hole. Open the hole by
1034 // constraining the uses of the last local def to precede GlobalDef.
1035 SmallVector<SUnit*,8> LocalUses;
1036 const VNInfo *LastLocalVN = LocalLI->getVNInfoBefore(LocalLI->endIndex());
1037 MachineInstr *LastLocalDef = LIS->getInstructionFromIndex(LastLocalVN->def);
1038 SUnit *LastLocalSU = DAG->getSUnit(LastLocalDef);
1039 for (SUnit::const_succ_iterator
1040 I = LastLocalSU->Succs.begin(), E = LastLocalSU->Succs.end();
1041 I != E; ++I) {
1042 if (I->getKind() != SDep::Data || I->getReg() != LocalReg)
1043 continue;
1044 if (I->getSUnit() == GlobalSU)
1045 continue;
1046 if (!DAG->canAddEdge(GlobalSU, I->getSUnit()))
1047 return;
1048 LocalUses.push_back(I->getSUnit());
1049 }
1050 // Open the top of the GlobalLI hole by constraining any earlier global uses
1051 // to precede the start of LocalLI.
1052 SmallVector<SUnit*,8> GlobalUses;
1053 MachineInstr *FirstLocalDef =
1054 LIS->getInstructionFromIndex(LocalLI->beginIndex());
1055 SUnit *FirstLocalSU = DAG->getSUnit(FirstLocalDef);
1056 for (SUnit::const_pred_iterator
1057 I = GlobalSU->Preds.begin(), E = GlobalSU->Preds.end(); I != E; ++I) {
1058 if (I->getKind() != SDep::Anti || I->getReg() != GlobalReg)
1059 continue;
1060 if (I->getSUnit() == FirstLocalSU)
1061 continue;
1062 if (!DAG->canAddEdge(FirstLocalSU, I->getSUnit()))
1063 return;
1064 GlobalUses.push_back(I->getSUnit());
1065 }
1066 DEBUG(dbgs() << "Constraining copy SU(" << CopySU->NodeNum << ")\n");
1067 // Add the weak edges.
1068 for (SmallVectorImpl<SUnit*>::const_iterator
1069 I = LocalUses.begin(), E = LocalUses.end(); I != E; ++I) {
1070 DEBUG(dbgs() << " Local use SU(" << (*I)->NodeNum << ") -> SU("
1071 << GlobalSU->NodeNum << ")\n");
1072 DAG->addEdge(GlobalSU, SDep(*I, SDep::Weak));
1073 }
1074 for (SmallVectorImpl<SUnit*>::const_iterator
1075 I = GlobalUses.begin(), E = GlobalUses.end(); I != E; ++I) {
1076 DEBUG(dbgs() << " Global use SU(" << (*I)->NodeNum << ") -> SU("
1077 << FirstLocalSU->NodeNum << ")\n");
1078 DAG->addEdge(FirstLocalSU, SDep(*I, SDep::Weak));
1079 }
1080}
1081
1082/// \brief Callback from DAG postProcessing to create weak edges to encourage
1083/// copy elimination.
1084void CopyConstrain::apply(ScheduleDAGMI *DAG) {
Andrew Tricka264a202013-04-24 23:19:56 +00001085 MachineBasicBlock::iterator FirstPos = nextIfDebug(DAG->begin(), DAG->end());
1086 if (FirstPos == DAG->end())
1087 return;
1088 RegionBeginIdx = DAG->getLIS()->getInstructionIndex(&*FirstPos);
Andrew Tricke38afe12013-04-24 15:54:43 +00001089 RegionEndIdx = DAG->getLIS()->getInstructionIndex(
1090 &*priorNonDebug(DAG->end(), DAG->begin()));
1091
1092 for (unsigned Idx = 0, End = DAG->SUnits.size(); Idx != End; ++Idx) {
1093 SUnit *SU = &DAG->SUnits[Idx];
1094 if (!SU->getInstr()->isCopy())
1095 continue;
1096
1097 constrainLocalCopy(SU, DAG);
1098 }
1099}
1100
1101//===----------------------------------------------------------------------===//
Andrew Trickfa989e72013-06-15 05:39:19 +00001102// ConvergingScheduler - Implementation of the generic MachineSchedStrategy.
Andrew Trick42b7a712012-01-17 06:55:03 +00001103//===----------------------------------------------------------------------===//
1104
1105namespace {
Andrew Trick17d35e52012-03-14 04:00:41 +00001106/// ConvergingScheduler shrinks the unscheduled zone using heuristics to balance
1107/// the schedule.
1108class ConvergingScheduler : public MachineSchedStrategy {
Andrew Trick3b87f622012-11-07 07:05:09 +00001109public:
1110 /// Represent the type of SchedCandidate found within a single queue.
1111 /// pickNodeBidirectional depends on these listed by decreasing priority.
1112 enum CandReason {
Andrew Tricka626f502013-06-17 21:45:13 +00001113 NoCand, PhysRegCopy, RegExcess, RegCritical, Cluster, Weak, RegMax,
Andrew Trick9b5caaa2012-11-12 19:40:10 +00001114 ResourceReduce, ResourceDemand, BotHeightReduce, BotPathReduce,
Andrew Tricka626f502013-06-17 21:45:13 +00001115 TopDepthReduce, TopPathReduce, NextDefUse, NodeOrder};
Andrew Trick3b87f622012-11-07 07:05:09 +00001116
1117#ifndef NDEBUG
1118 static const char *getReasonStr(ConvergingScheduler::CandReason Reason);
1119#endif
1120
1121 /// Policy for scheduling the next instruction in the candidate's zone.
1122 struct CandPolicy {
1123 bool ReduceLatency;
1124 unsigned ReduceResIdx;
1125 unsigned DemandResIdx;
1126
1127 CandPolicy(): ReduceLatency(false), ReduceResIdx(0), DemandResIdx(0) {}
1128 };
1129
1130 /// Status of an instruction's critical resource consumption.
1131 struct SchedResourceDelta {
1132 // Count critical resources in the scheduled region required by SU.
1133 unsigned CritResources;
1134
1135 // Count critical resources from another region consumed by SU.
1136 unsigned DemandedResources;
1137
1138 SchedResourceDelta(): CritResources(0), DemandedResources(0) {}
1139
1140 bool operator==(const SchedResourceDelta &RHS) const {
1141 return CritResources == RHS.CritResources
1142 && DemandedResources == RHS.DemandedResources;
1143 }
1144 bool operator!=(const SchedResourceDelta &RHS) const {
1145 return !operator==(RHS);
1146 }
1147 };
Andrew Trick7196a8f2012-05-10 21:06:16 +00001148
1149 /// Store the state used by ConvergingScheduler heuristics, required for the
1150 /// lifetime of one invocation of pickNode().
1151 struct SchedCandidate {
Andrew Trick3b87f622012-11-07 07:05:09 +00001152 CandPolicy Policy;
1153
Andrew Trick7196a8f2012-05-10 21:06:16 +00001154 // The best SUnit candidate.
1155 SUnit *SU;
1156
Andrew Trick3b87f622012-11-07 07:05:09 +00001157 // The reason for this candidate.
1158 CandReason Reason;
1159
Andrew Tricke52d5022013-06-17 21:45:05 +00001160 // Set of reasons that apply to multiple candidates.
1161 uint32_t RepeatReasonSet;
1162
Andrew Trick7196a8f2012-05-10 21:06:16 +00001163 // Register pressure values for the best candidate.
1164 RegPressureDelta RPDelta;
1165
Andrew Trick3b87f622012-11-07 07:05:09 +00001166 // Critical resource consumption of the best candidate.
1167 SchedResourceDelta ResDelta;
1168
1169 SchedCandidate(const CandPolicy &policy)
Andrew Tricke52d5022013-06-17 21:45:05 +00001170 : Policy(policy), SU(NULL), Reason(NoCand), RepeatReasonSet(0) {}
Andrew Trick3b87f622012-11-07 07:05:09 +00001171
1172 bool isValid() const { return SU; }
1173
1174 // Copy the status of another candidate without changing policy.
1175 void setBest(SchedCandidate &Best) {
1176 assert(Best.Reason != NoCand && "uninitialized Sched candidate");
1177 SU = Best.SU;
1178 Reason = Best.Reason;
1179 RPDelta = Best.RPDelta;
1180 ResDelta = Best.ResDelta;
1181 }
1182
Andrew Tricke52d5022013-06-17 21:45:05 +00001183 bool isRepeat(CandReason R) { return RepeatReasonSet & (1 << R); }
1184 void setRepeat(CandReason R) { RepeatReasonSet |= (1 << R); }
1185
Andrew Trick3b87f622012-11-07 07:05:09 +00001186 void initResourceDelta(const ScheduleDAGMI *DAG,
1187 const TargetSchedModel *SchedModel);
Andrew Trick7196a8f2012-05-10 21:06:16 +00001188 };
Andrew Trick3b87f622012-11-07 07:05:09 +00001189
1190 /// Summarize the unscheduled region.
1191 struct SchedRemainder {
1192 // Critical path through the DAG in expected latency.
1193 unsigned CriticalPath;
1194
Andrew Trickfa989e72013-06-15 05:39:19 +00001195 // Scaled count of micro-ops left to schedule.
1196 unsigned RemIssueCount;
1197
Andrew Trick3b87f622012-11-07 07:05:09 +00001198 // Unscheduled resources
1199 SmallVector<unsigned, 16> RemainingCounts;
Andrew Trick3b87f622012-11-07 07:05:09 +00001200
Andrew Trick3b87f622012-11-07 07:05:09 +00001201 void reset() {
1202 CriticalPath = 0;
Andrew Trickfa989e72013-06-15 05:39:19 +00001203 RemIssueCount = 0;
Andrew Trick3b87f622012-11-07 07:05:09 +00001204 RemainingCounts.clear();
Andrew Trick3b87f622012-11-07 07:05:09 +00001205 }
1206
1207 SchedRemainder() { reset(); }
1208
1209 void init(ScheduleDAGMI *DAG, const TargetSchedModel *SchedModel);
1210 };
Andrew Trick7196a8f2012-05-10 21:06:16 +00001211
Andrew Trickf3234242012-05-24 22:11:12 +00001212 /// Each Scheduling boundary is associated with ready queues. It tracks the
Andrew Trick3b87f622012-11-07 07:05:09 +00001213 /// current cycle in the direction of movement, and maintains the state
Andrew Trickf3234242012-05-24 22:11:12 +00001214 /// of "hazards" and other interlocks at the current cycle.
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001215 struct SchedBoundary {
Andrew Trick7f8c74c2012-06-29 03:23:22 +00001216 ScheduleDAGMI *DAG;
Andrew Trick412cd2f2012-10-10 05:43:09 +00001217 const TargetSchedModel *SchedModel;
Andrew Trick3b87f622012-11-07 07:05:09 +00001218 SchedRemainder *Rem;
Andrew Trick7f8c74c2012-06-29 03:23:22 +00001219
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001220 ReadyQueue Available;
1221 ReadyQueue Pending;
1222 bool CheckPending;
1223
Andrew Trick3b87f622012-11-07 07:05:09 +00001224 // For heuristics, keep a list of the nodes that immediately depend on the
1225 // most recently scheduled node.
1226 SmallPtrSet<const SUnit*, 8> NextSUs;
1227
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001228 ScheduleHazardRecognizer *HazardRec;
1229
Andrew Trickfa989e72013-06-15 05:39:19 +00001230 /// Number of cycles it takes to issue the instructions scheduled in this
1231 /// zone. It is defined as: scheduled-micro-ops / issue-width + stalls.
1232 /// See getStalls().
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001233 unsigned CurrCycle;
Andrew Trickfa989e72013-06-15 05:39:19 +00001234
1235 /// Micro-ops issued in the current cycle
Andrew Trickbacb2492013-06-15 04:49:49 +00001236 unsigned CurrMOps;
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001237
1238 /// MinReadyCycle - Cycle of the soonest available instruction.
1239 unsigned MinReadyCycle;
1240
Andrew Trick3b87f622012-11-07 07:05:09 +00001241 // The expected latency of the critical path in this scheduled zone.
1242 unsigned ExpectedLatency;
1243
Andrew Trick2c465a32013-06-15 04:49:44 +00001244 // The latency of dependence chains leading into this zone.
Andrew Trickfa989e72013-06-15 05:39:19 +00001245 // For each node scheduled top-down: DLat = max DLat, N.Depth.
Andrew Trick2c465a32013-06-15 04:49:44 +00001246 // For each cycle scheduled: DLat -= 1.
1247 unsigned DependentLatency;
1248
Andrew Trickfa989e72013-06-15 05:39:19 +00001249 /// Count the scheduled (issued) micro-ops that can be retired by
1250 /// time=CurrCycle assuming the first scheduled instr is retired at time=0.
1251 unsigned RetiredMOps;
1252
1253 // Count scheduled resources that have been executed. Resources are
1254 // considered executed if they become ready in the time that it takes to
1255 // saturate any resource including the one in question. Counts are scaled
Andrew Trick4e389802013-07-19 00:20:07 +00001256 // for direct comparison with other resources. Counts can be compared with
Andrew Trickfa989e72013-06-15 05:39:19 +00001257 // MOps * getMicroOpFactor and Latency * getLatencyFactor.
1258 SmallVector<unsigned, 16> ExecutedResCounts;
1259
1260 /// Cache the max count for a single resource.
1261 unsigned MaxExecutedResCount;
Andrew Trick3b87f622012-11-07 07:05:09 +00001262
1263 // Cache the critical resources ID in this scheduled zone.
Andrew Trickfa989e72013-06-15 05:39:19 +00001264 unsigned ZoneCritResIdx;
Andrew Trick3b87f622012-11-07 07:05:09 +00001265
1266 // Is the scheduled region resource limited vs. latency limited.
1267 bool IsResourceLimited;
1268
Andrew Trick3b87f622012-11-07 07:05:09 +00001269#ifndef NDEBUG
Andrew Trickb86a0cd2013-06-15 04:49:57 +00001270 // Remember the greatest operand latency as an upper bound on the number of
1271 // times we should retry the pending queue because of a hazard.
1272 unsigned MaxObservedLatency;
Andrew Trick3b87f622012-11-07 07:05:09 +00001273#endif
1274
1275 void reset() {
Andrew Trickecb8c2b2013-02-13 19:22:27 +00001276 // A new HazardRec is created for each DAG and owned by SchedBoundary.
1277 delete HazardRec;
1278
Andrew Trick3b87f622012-11-07 07:05:09 +00001279 Available.clear();
1280 Pending.clear();
1281 CheckPending = false;
1282 NextSUs.clear();
1283 HazardRec = 0;
1284 CurrCycle = 0;
Andrew Trickbacb2492013-06-15 04:49:49 +00001285 CurrMOps = 0;
Andrew Trick3b87f622012-11-07 07:05:09 +00001286 MinReadyCycle = UINT_MAX;
1287 ExpectedLatency = 0;
Andrew Trick2c465a32013-06-15 04:49:44 +00001288 DependentLatency = 0;
Andrew Trickfa989e72013-06-15 05:39:19 +00001289 RetiredMOps = 0;
1290 MaxExecutedResCount = 0;
1291 ZoneCritResIdx = 0;
Andrew Trick3b87f622012-11-07 07:05:09 +00001292 IsResourceLimited = false;
Andrew Trick3b87f622012-11-07 07:05:09 +00001293#ifndef NDEBUG
Andrew Trickb86a0cd2013-06-15 04:49:57 +00001294 MaxObservedLatency = 0;
Andrew Trick3b87f622012-11-07 07:05:09 +00001295#endif
1296 // Reserve a zero-count for invalid CritResIdx.
Andrew Trickfa989e72013-06-15 05:39:19 +00001297 ExecutedResCounts.resize(1);
1298 assert(!ExecutedResCounts[0] && "nonzero count for bad resource");
Andrew Trick3b87f622012-11-07 07:05:09 +00001299 }
Andrew Trickb7e02892012-06-05 21:11:27 +00001300
Andrew Trickf3234242012-05-24 22:11:12 +00001301 /// Pending queues extend the ready queues with the same ID and the
1302 /// PendingFlag set.
1303 SchedBoundary(unsigned ID, const Twine &Name):
Andrew Trick3b87f622012-11-07 07:05:09 +00001304 DAG(0), SchedModel(0), Rem(0), Available(ID, Name+".A"),
Andrew Trickecb8c2b2013-02-13 19:22:27 +00001305 Pending(ID << ConvergingScheduler::LogMaxQID, Name+".P"),
1306 HazardRec(0) {
Andrew Trick3b87f622012-11-07 07:05:09 +00001307 reset();
1308 }
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001309
1310 ~SchedBoundary() { delete HazardRec; }
1311
Andrew Trick3b87f622012-11-07 07:05:09 +00001312 void init(ScheduleDAGMI *dag, const TargetSchedModel *smodel,
1313 SchedRemainder *rem);
Andrew Trick412cd2f2012-10-10 05:43:09 +00001314
Andrew Trickf3234242012-05-24 22:11:12 +00001315 bool isTop() const {
1316 return Available.getID() == ConvergingScheduler::TopQID;
1317 }
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001318
Andrew Trickaaaae512013-06-15 05:46:47 +00001319#ifndef NDEBUG
Andrew Trickfa989e72013-06-15 05:39:19 +00001320 const char *getResourceName(unsigned PIdx) {
1321 if (!PIdx)
1322 return "MOps";
1323 return SchedModel->getProcResource(PIdx)->Name;
Andrew Trick3b87f622012-11-07 07:05:09 +00001324 }
Andrew Trickaaaae512013-06-15 05:46:47 +00001325#endif
Andrew Trick3b87f622012-11-07 07:05:09 +00001326
Andrew Trickfa989e72013-06-15 05:39:19 +00001327 /// Get the number of latency cycles "covered" by the scheduled
1328 /// instructions. This is the larger of the critical path within the zone
1329 /// and the number of cycles required to issue the instructions.
1330 unsigned getScheduledLatency() const {
1331 return std::max(ExpectedLatency, CurrCycle);
1332 }
1333
1334 unsigned getUnscheduledLatency(SUnit *SU) const {
1335 return isTop() ? SU->getHeight() : SU->getDepth();
1336 }
1337
1338 unsigned getResourceCount(unsigned ResIdx) const {
1339 return ExecutedResCounts[ResIdx];
1340 }
1341
1342 /// Get the scaled count of scheduled micro-ops and resources, including
1343 /// executed resources.
Andrew Trick3b87f622012-11-07 07:05:09 +00001344 unsigned getCriticalCount() const {
Andrew Trickfa989e72013-06-15 05:39:19 +00001345 if (!ZoneCritResIdx)
1346 return RetiredMOps * SchedModel->getMicroOpFactor();
1347 return getResourceCount(ZoneCritResIdx);
1348 }
1349
1350 /// Get a scaled count for the minimum execution time of the scheduled
1351 /// micro-ops that are ready to execute by getExecutedCount. Notice the
1352 /// feedback loop.
1353 unsigned getExecutedCount() const {
1354 return std::max(CurrCycle * SchedModel->getLatencyFactor(),
1355 MaxExecutedResCount);
Andrew Trick3b87f622012-11-07 07:05:09 +00001356 }
1357
Andrew Trick5559ffa2012-06-29 03:23:24 +00001358 bool checkHazard(SUnit *SU);
1359
Andrew Trickfa989e72013-06-15 05:39:19 +00001360 unsigned findMaxLatency(ArrayRef<SUnit*> ReadySUs);
1361
1362 unsigned getOtherResourceCount(unsigned &OtherCritIdx);
1363
1364 void setPolicy(CandPolicy &Policy, SchedBoundary &OtherZone);
Andrew Trick3b87f622012-11-07 07:05:09 +00001365
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001366 void releaseNode(SUnit *SU, unsigned ReadyCycle);
1367
Andrew Trickfa989e72013-06-15 05:39:19 +00001368 void bumpCycle(unsigned NextCycle);
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001369
Andrew Trickfa989e72013-06-15 05:39:19 +00001370 void incExecutedResources(unsigned PIdx, unsigned Count);
1371
1372 unsigned countResource(unsigned PIdx, unsigned Cycles, unsigned ReadyCycle);
Andrew Trick3b87f622012-11-07 07:05:09 +00001373
Andrew Trick7f8c74c2012-06-29 03:23:22 +00001374 void bumpNode(SUnit *SU);
Andrew Trickb7e02892012-06-05 21:11:27 +00001375
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001376 void releasePending();
1377
1378 void removeReady(SUnit *SU);
1379
1380 SUnit *pickOnlyChoice();
Andrew Trickfa989e72013-06-15 05:39:19 +00001381
Andrew Trickaaaae512013-06-15 05:46:47 +00001382#ifndef NDEBUG
Andrew Trickfa989e72013-06-15 05:39:19 +00001383 void dumpScheduledState();
Andrew Trickaaaae512013-06-15 05:46:47 +00001384#endif
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001385 };
1386
Andrew Trick3b87f622012-11-07 07:05:09 +00001387private:
Andrew Trick17d35e52012-03-14 04:00:41 +00001388 ScheduleDAGMI *DAG;
Andrew Trick412cd2f2012-10-10 05:43:09 +00001389 const TargetSchedModel *SchedModel;
Andrew Trick7196a8f2012-05-10 21:06:16 +00001390 const TargetRegisterInfo *TRI;
Andrew Trick42b7a712012-01-17 06:55:03 +00001391
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001392 // State of the top and bottom scheduled instruction boundaries.
Andrew Trick3b87f622012-11-07 07:05:09 +00001393 SchedRemainder Rem;
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001394 SchedBoundary Top;
1395 SchedBoundary Bot;
Andrew Trick17d35e52012-03-14 04:00:41 +00001396
1397public:
Andrew Trickf3234242012-05-24 22:11:12 +00001398 /// SUnit::NodeQueueId: 0 (none), 1 (top), 2 (bot), 3 (both)
Andrew Trick7196a8f2012-05-10 21:06:16 +00001399 enum {
1400 TopQID = 1,
Andrew Trickf3234242012-05-24 22:11:12 +00001401 BotQID = 2,
1402 LogMaxQID = 2
Andrew Trick7196a8f2012-05-10 21:06:16 +00001403 };
1404
Andrew Trickf3234242012-05-24 22:11:12 +00001405 ConvergingScheduler():
Andrew Trick412cd2f2012-10-10 05:43:09 +00001406 DAG(0), SchedModel(0), TRI(0), Top(TopQID, "TopQ"), Bot(BotQID, "BotQ") {}
Andrew Trickd38f87e2012-05-10 21:06:12 +00001407
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001408 virtual void initialize(ScheduleDAGMI *dag);
Andrew Trick17d35e52012-03-14 04:00:41 +00001409
Andrew Trick7196a8f2012-05-10 21:06:16 +00001410 virtual SUnit *pickNode(bool &IsTopNode);
Andrew Trick17d35e52012-03-14 04:00:41 +00001411
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001412 virtual void schedNode(SUnit *SU, bool IsTopNode);
1413
1414 virtual void releaseTopNode(SUnit *SU);
1415
1416 virtual void releaseBottomNode(SUnit *SU);
1417
Andrew Trick3b87f622012-11-07 07:05:09 +00001418 virtual void registerRoots();
Andrew Trick73a0d8e2012-05-17 18:35:10 +00001419
Andrew Trick3b87f622012-11-07 07:05:09 +00001420protected:
Andrew Trick3b87f622012-11-07 07:05:09 +00001421 void tryCandidate(SchedCandidate &Cand,
1422 SchedCandidate &TryCand,
1423 SchedBoundary &Zone,
1424 const RegPressureTracker &RPTracker,
1425 RegPressureTracker &TempTracker);
1426
1427 SUnit *pickNodeBidirectional(bool &IsTopNode);
1428
1429 void pickNodeFromQueue(SchedBoundary &Zone,
1430 const RegPressureTracker &RPTracker,
1431 SchedCandidate &Candidate);
1432
Andrew Trick4392f0f2013-04-13 06:07:40 +00001433 void reschedulePhysRegCopies(SUnit *SU, bool isTop);
1434
Andrew Trick28ebc892012-05-10 21:06:19 +00001435#ifndef NDEBUG
Andrew Trick11189f72013-04-05 00:31:29 +00001436 void traceCandidate(const SchedCandidate &Cand);
Andrew Trick28ebc892012-05-10 21:06:19 +00001437#endif
Andrew Trick42b7a712012-01-17 06:55:03 +00001438};
1439} // namespace
1440
Andrew Trick3b87f622012-11-07 07:05:09 +00001441void ConvergingScheduler::SchedRemainder::
1442init(ScheduleDAGMI *DAG, const TargetSchedModel *SchedModel) {
1443 reset();
1444 if (!SchedModel->hasInstrSchedModel())
1445 return;
1446 RemainingCounts.resize(SchedModel->getNumProcResourceKinds());
1447 for (std::vector<SUnit>::iterator
1448 I = DAG->SUnits.begin(), E = DAG->SUnits.end(); I != E; ++I) {
1449 const MCSchedClassDesc *SC = DAG->getSchedClass(&*I);
Andrew Trickfa989e72013-06-15 05:39:19 +00001450 RemIssueCount += SchedModel->getNumMicroOps(I->getInstr(), SC)
1451 * SchedModel->getMicroOpFactor();
Andrew Trick3b87f622012-11-07 07:05:09 +00001452 for (TargetSchedModel::ProcResIter
1453 PI = SchedModel->getWriteProcResBegin(SC),
1454 PE = SchedModel->getWriteProcResEnd(SC); PI != PE; ++PI) {
1455 unsigned PIdx = PI->ProcResourceIdx;
1456 unsigned Factor = SchedModel->getResourceFactor(PIdx);
1457 RemainingCounts[PIdx] += (Factor * PI->Cycles);
1458 }
1459 }
1460}
1461
1462void ConvergingScheduler::SchedBoundary::
1463init(ScheduleDAGMI *dag, const TargetSchedModel *smodel, SchedRemainder *rem) {
1464 reset();
1465 DAG = dag;
1466 SchedModel = smodel;
1467 Rem = rem;
1468 if (SchedModel->hasInstrSchedModel())
Andrew Trickfa989e72013-06-15 05:39:19 +00001469 ExecutedResCounts.resize(SchedModel->getNumProcResourceKinds());
Andrew Trick3b87f622012-11-07 07:05:09 +00001470}
1471
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001472void ConvergingScheduler::initialize(ScheduleDAGMI *dag) {
1473 DAG = dag;
Andrew Trick412cd2f2012-10-10 05:43:09 +00001474 SchedModel = DAG->getSchedModel();
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001475 TRI = DAG->TRI;
Andrew Trickecb8c2b2013-02-13 19:22:27 +00001476
Andrew Trick3b87f622012-11-07 07:05:09 +00001477 Rem.init(DAG, SchedModel);
1478 Top.init(DAG, SchedModel, &Rem);
1479 Bot.init(DAG, SchedModel, &Rem);
1480
1481 // Initialize resource counts.
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001482
Andrew Trick412cd2f2012-10-10 05:43:09 +00001483 // Initialize the HazardRecognizers. If itineraries don't exist, are empty, or
1484 // are disabled, then these HazardRecs will be disabled.
1485 const InstrItineraryData *Itin = SchedModel->getInstrItineraries();
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001486 const TargetMachine &TM = DAG->MF.getTarget();
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001487 Top.HazardRec = TM.getInstrInfo()->CreateTargetMIHazardRecognizer(Itin, DAG);
1488 Bot.HazardRec = TM.getInstrInfo()->CreateTargetMIHazardRecognizer(Itin, DAG);
1489
1490 assert((!ForceTopDown || !ForceBottomUp) &&
1491 "-misched-topdown incompatible with -misched-bottomup");
1492}
1493
1494void ConvergingScheduler::releaseTopNode(SUnit *SU) {
Andrew Trickb7e02892012-06-05 21:11:27 +00001495 if (SU->isScheduled)
1496 return;
1497
Andrew Trickd4539602012-12-18 20:52:52 +00001498 for (SUnit::pred_iterator I = SU->Preds.begin(), E = SU->Preds.end();
Andrew Trickb7e02892012-06-05 21:11:27 +00001499 I != E; ++I) {
Andrew Trickb86a0cd2013-06-15 04:49:57 +00001500 if (I->isWeak())
1501 continue;
Andrew Trickb7e02892012-06-05 21:11:27 +00001502 unsigned PredReadyCycle = I->getSUnit()->TopReadyCycle;
Andrew Trickb86a0cd2013-06-15 04:49:57 +00001503 unsigned Latency = I->getLatency();
Andrew Trickb7e02892012-06-05 21:11:27 +00001504#ifndef NDEBUG
Andrew Trickb86a0cd2013-06-15 04:49:57 +00001505 Top.MaxObservedLatency = std::max(Latency, Top.MaxObservedLatency);
Andrew Trickb7e02892012-06-05 21:11:27 +00001506#endif
Andrew Trickb86a0cd2013-06-15 04:49:57 +00001507 if (SU->TopReadyCycle < PredReadyCycle + Latency)
1508 SU->TopReadyCycle = PredReadyCycle + Latency;
Andrew Trickb7e02892012-06-05 21:11:27 +00001509 }
1510 Top.releaseNode(SU, SU->TopReadyCycle);
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001511}
1512
1513void ConvergingScheduler::releaseBottomNode(SUnit *SU) {
Andrew Trickb7e02892012-06-05 21:11:27 +00001514 if (SU->isScheduled)
1515 return;
1516
1517 assert(SU->getInstr() && "Scheduled SUnit must have instr");
1518
1519 for (SUnit::succ_iterator I = SU->Succs.begin(), E = SU->Succs.end();
1520 I != E; ++I) {
Andrew Trick9b5caaa2012-11-12 19:40:10 +00001521 if (I->isWeak())
1522 continue;
Andrew Trickb7e02892012-06-05 21:11:27 +00001523 unsigned SuccReadyCycle = I->getSUnit()->BotReadyCycle;
Andrew Trickb86a0cd2013-06-15 04:49:57 +00001524 unsigned Latency = I->getLatency();
Andrew Trickb7e02892012-06-05 21:11:27 +00001525#ifndef NDEBUG
Andrew Trickb86a0cd2013-06-15 04:49:57 +00001526 Bot.MaxObservedLatency = std::max(Latency, Bot.MaxObservedLatency);
Andrew Trickb7e02892012-06-05 21:11:27 +00001527#endif
Andrew Trickb86a0cd2013-06-15 04:49:57 +00001528 if (SU->BotReadyCycle < SuccReadyCycle + Latency)
1529 SU->BotReadyCycle = SuccReadyCycle + Latency;
Andrew Trickb7e02892012-06-05 21:11:27 +00001530 }
1531 Bot.releaseNode(SU, SU->BotReadyCycle);
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001532}
1533
Andrew Trick3b87f622012-11-07 07:05:09 +00001534void ConvergingScheduler::registerRoots() {
1535 Rem.CriticalPath = DAG->ExitSU.getDepth();
1536 // Some roots may not feed into ExitSU. Check all of them in case.
1537 for (std::vector<SUnit*>::const_iterator
1538 I = Bot.Available.begin(), E = Bot.Available.end(); I != E; ++I) {
1539 if ((*I)->getDepth() > Rem.CriticalPath)
1540 Rem.CriticalPath = (*I)->getDepth();
1541 }
1542 DEBUG(dbgs() << "Critical Path: " << Rem.CriticalPath << '\n');
1543}
1544
Andrew Trick5559ffa2012-06-29 03:23:24 +00001545/// Does this SU have a hazard within the current instruction group.
1546///
1547/// The scheduler supports two modes of hazard recognition. The first is the
1548/// ScheduleHazardRecognizer API. It is a fully general hazard recognizer that
1549/// supports highly complicated in-order reservation tables
1550/// (ScoreboardHazardRecognizer) and arbitraty target-specific logic.
1551///
1552/// The second is a streamlined mechanism that checks for hazards based on
1553/// simple counters that the scheduler itself maintains. It explicitly checks
1554/// for instruction dispatch limitations, including the number of micro-ops that
1555/// can dispatch per cycle.
1556///
1557/// TODO: Also check whether the SU must start a new group.
1558bool ConvergingScheduler::SchedBoundary::checkHazard(SUnit *SU) {
1559 if (HazardRec->isEnabled())
1560 return HazardRec->getHazardType(SU) != ScheduleHazardRecognizer::NoHazard;
1561
Andrew Trick412cd2f2012-10-10 05:43:09 +00001562 unsigned uops = SchedModel->getNumMicroOps(SU->getInstr());
Andrew Trickbacb2492013-06-15 04:49:49 +00001563 if ((CurrMOps > 0) && (CurrMOps + uops > SchedModel->getIssueWidth())) {
Andrew Trick3b87f622012-11-07 07:05:09 +00001564 DEBUG(dbgs() << " SU(" << SU->NodeNum << ") uops="
1565 << SchedModel->getNumMicroOps(SU->getInstr()) << '\n');
Andrew Trick5559ffa2012-06-29 03:23:24 +00001566 return true;
Andrew Trick3b87f622012-11-07 07:05:09 +00001567 }
Andrew Trick5559ffa2012-06-29 03:23:24 +00001568 return false;
1569}
1570
Andrew Trickfa989e72013-06-15 05:39:19 +00001571// Find the unscheduled node in ReadySUs with the highest latency.
1572unsigned ConvergingScheduler::SchedBoundary::
1573findMaxLatency(ArrayRef<SUnit*> ReadySUs) {
1574 SUnit *LateSU = 0;
1575 unsigned RemLatency = 0;
1576 for (ArrayRef<SUnit*>::iterator I = ReadySUs.begin(), E = ReadySUs.end();
Andrew Trick44fd0bc2012-12-18 20:52:56 +00001577 I != E; ++I) {
1578 unsigned L = getUnscheduledLatency(*I);
Andrew Trick2c465a32013-06-15 04:49:44 +00001579 if (L > RemLatency) {
Andrew Trick44fd0bc2012-12-18 20:52:56 +00001580 RemLatency = L;
Andrew Trickfa989e72013-06-15 05:39:19 +00001581 LateSU = *I;
Andrew Trick2c465a32013-06-15 04:49:44 +00001582 }
Andrew Trick44fd0bc2012-12-18 20:52:56 +00001583 }
Andrew Trickfa989e72013-06-15 05:39:19 +00001584 if (LateSU) {
1585 DEBUG(dbgs() << Available.getName() << " RemLatency SU("
1586 << LateSU->NodeNum << ") " << RemLatency << "c\n");
Andrew Trick44fd0bc2012-12-18 20:52:56 +00001587 }
Andrew Trickfa989e72013-06-15 05:39:19 +00001588 return RemLatency;
1589}
Andrew Trick2c465a32013-06-15 04:49:44 +00001590
Andrew Trickfa989e72013-06-15 05:39:19 +00001591// Count resources in this zone and the remaining unscheduled
1592// instruction. Return the max count, scaled. Set OtherCritIdx to the critical
1593// resource index, or zero if the zone is issue limited.
1594unsigned ConvergingScheduler::SchedBoundary::
1595getOtherResourceCount(unsigned &OtherCritIdx) {
Alexey Samsonov86dc6f92013-07-19 08:55:18 +00001596 OtherCritIdx = 0;
Andrew Trickfa989e72013-06-15 05:39:19 +00001597 if (!SchedModel->hasInstrSchedModel())
1598 return 0;
1599
1600 unsigned OtherCritCount = Rem->RemIssueCount
1601 + (RetiredMOps * SchedModel->getMicroOpFactor());
1602 DEBUG(dbgs() << " " << Available.getName() << " + Remain MOps: "
1603 << OtherCritCount / SchedModel->getMicroOpFactor() << '\n');
Andrew Trickfa989e72013-06-15 05:39:19 +00001604 for (unsigned PIdx = 1, PEnd = SchedModel->getNumProcResourceKinds();
1605 PIdx != PEnd; ++PIdx) {
1606 unsigned OtherCount = getResourceCount(PIdx) + Rem->RemainingCounts[PIdx];
1607 if (OtherCount > OtherCritCount) {
1608 OtherCritCount = OtherCount;
1609 OtherCritIdx = PIdx;
1610 }
Andrew Trick3b87f622012-11-07 07:05:09 +00001611 }
Andrew Trickfa989e72013-06-15 05:39:19 +00001612 if (OtherCritIdx) {
1613 DEBUG(dbgs() << " " << Available.getName() << " + Remain CritRes: "
1614 << OtherCritCount / SchedModel->getResourceFactor(OtherCritIdx)
1615 << " " << getResourceName(OtherCritIdx) << "\n");
1616 }
1617 return OtherCritCount;
1618}
1619
1620/// Set the CandPolicy for this zone given the current resources and latencies
1621/// inside and outside the zone.
1622void ConvergingScheduler::SchedBoundary::setPolicy(CandPolicy &Policy,
1623 SchedBoundary &OtherZone) {
1624 // Now that potential stalls have been considered, apply preemptive heuristics
1625 // based on the the total latency and resources inside and outside this
1626 // zone.
1627
1628 // Compute remaining latency. We need this both to determine whether the
1629 // overall schedule has become latency-limited and whether the instructions
1630 // outside this zone are resource or latency limited.
1631 //
1632 // The "dependent" latency is updated incrementally during scheduling as the
1633 // max height/depth of scheduled nodes minus the cycles since it was
1634 // scheduled:
1635 // DLat = max (N.depth - (CurrCycle - N.ReadyCycle) for N in Zone
1636 //
1637 // The "independent" latency is the max ready queue depth:
1638 // ILat = max N.depth for N in Available|Pending
1639 //
1640 // RemainingLatency is the greater of independent and dependent latency.
1641 unsigned RemLatency = DependentLatency;
1642 RemLatency = std::max(RemLatency, findMaxLatency(Available.elements()));
1643 RemLatency = std::max(RemLatency, findMaxLatency(Pending.elements()));
1644
1645 // Compute the critical resource outside the zone.
1646 unsigned OtherCritIdx;
1647 unsigned OtherCount = OtherZone.getOtherResourceCount(OtherCritIdx);
1648
1649 bool OtherResLimited = false;
1650 if (SchedModel->hasInstrSchedModel()) {
1651 unsigned LFactor = SchedModel->getLatencyFactor();
1652 OtherResLimited = (int)(OtherCount - (RemLatency * LFactor)) > (int)LFactor;
1653 }
1654 if (!OtherResLimited && (RemLatency + CurrCycle > Rem->CriticalPath)) {
1655 Policy.ReduceLatency |= true;
1656 DEBUG(dbgs() << " " << Available.getName() << " RemainingLatency "
1657 << RemLatency << " + " << CurrCycle << "c > CritPath "
1658 << Rem->CriticalPath << "\n");
1659 }
1660 // If the same resource is limiting inside and outside the zone, do nothing.
Andrew Trick4e389802013-07-19 00:20:07 +00001661 if (ZoneCritResIdx == OtherCritIdx)
Andrew Trickfa989e72013-06-15 05:39:19 +00001662 return;
1663
1664 DEBUG(
1665 if (IsResourceLimited) {
1666 dbgs() << " " << Available.getName() << " ResourceLimited: "
1667 << getResourceName(ZoneCritResIdx) << "\n";
1668 }
1669 if (OtherResLimited)
Andrew Trick3bf23302013-06-21 18:33:01 +00001670 dbgs() << " RemainingLimit: " << getResourceName(OtherCritIdx) << "\n";
Andrew Trickfa989e72013-06-15 05:39:19 +00001671 if (!IsResourceLimited && !OtherResLimited)
1672 dbgs() << " Latency limited both directions.\n");
1673
1674 if (IsResourceLimited && !Policy.ReduceResIdx)
1675 Policy.ReduceResIdx = ZoneCritResIdx;
1676
1677 if (OtherResLimited)
1678 Policy.DemandResIdx = OtherCritIdx;
Andrew Trick3b87f622012-11-07 07:05:09 +00001679}
1680
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001681void ConvergingScheduler::SchedBoundary::releaseNode(SUnit *SU,
1682 unsigned ReadyCycle) {
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001683 if (ReadyCycle < MinReadyCycle)
1684 MinReadyCycle = ReadyCycle;
1685
1686 // Check for interlocks first. For the purpose of other heuristics, an
1687 // instruction that cannot issue appears as if it's not in the ReadyQueue.
Andrew Trickfa989e72013-06-15 05:39:19 +00001688 bool IsBuffered = SchedModel->getMicroOpBufferSize() != 0;
1689 if ((!IsBuffered && ReadyCycle > CurrCycle) || checkHazard(SU))
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001690 Pending.push(SU);
1691 else
1692 Available.push(SU);
Andrew Trick3b87f622012-11-07 07:05:09 +00001693
1694 // Record this node as an immediate dependent of the scheduled node.
1695 NextSUs.insert(SU);
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001696}
1697
1698/// Move the boundary of scheduled code by one cycle.
Andrew Trickfa989e72013-06-15 05:39:19 +00001699void ConvergingScheduler::SchedBoundary::bumpCycle(unsigned NextCycle) {
1700 if (SchedModel->getMicroOpBufferSize() == 0) {
1701 assert(MinReadyCycle < UINT_MAX && "MinReadyCycle uninitialized");
1702 if (MinReadyCycle > NextCycle)
1703 NextCycle = MinReadyCycle;
Andrew Trick3b87f622012-11-07 07:05:09 +00001704 }
Andrew Trickfa989e72013-06-15 05:39:19 +00001705 // Update the current micro-ops, which will issue in the next cycle.
1706 unsigned DecMOps = SchedModel->getIssueWidth() * (NextCycle - CurrCycle);
1707 CurrMOps = (CurrMOps <= DecMOps) ? 0 : CurrMOps - DecMOps;
1708
1709 // Decrement DependentLatency based on the next cycle.
Andrew Trick2c465a32013-06-15 04:49:44 +00001710 if ((NextCycle - CurrCycle) > DependentLatency)
1711 DependentLatency = 0;
1712 else
1713 DependentLatency -= (NextCycle - CurrCycle);
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001714
1715 if (!HazardRec->isEnabled()) {
Andrew Trickb7e02892012-06-05 21:11:27 +00001716 // Bypass HazardRec virtual calls.
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001717 CurrCycle = NextCycle;
1718 }
1719 else {
Andrew Trickb7e02892012-06-05 21:11:27 +00001720 // Bypass getHazardType calls in case of long latency.
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001721 for (; CurrCycle != NextCycle; ++CurrCycle) {
1722 if (isTop())
1723 HazardRec->AdvanceCycle();
1724 else
1725 HazardRec->RecedeCycle();
1726 }
1727 }
1728 CheckPending = true;
Andrew Trickfa989e72013-06-15 05:39:19 +00001729 unsigned LFactor = SchedModel->getLatencyFactor();
1730 IsResourceLimited =
1731 (int)(getCriticalCount() - (getScheduledLatency() * LFactor))
1732 > (int)LFactor;
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001733
Andrew Trickfa989e72013-06-15 05:39:19 +00001734 DEBUG(dbgs() << "Cycle: " << CurrCycle << ' ' << Available.getName() << '\n');
1735}
1736
1737void ConvergingScheduler::SchedBoundary::incExecutedResources(unsigned PIdx,
1738 unsigned Count) {
1739 ExecutedResCounts[PIdx] += Count;
1740 if (ExecutedResCounts[PIdx] > MaxExecutedResCount)
1741 MaxExecutedResCount = ExecutedResCounts[PIdx];
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001742}
1743
Andrew Trick3b87f622012-11-07 07:05:09 +00001744/// Add the given processor resource to this scheduled zone.
Andrew Trickfa989e72013-06-15 05:39:19 +00001745///
1746/// \param Cycles indicates the number of consecutive (non-pipelined) cycles
1747/// during which this resource is consumed.
1748///
1749/// \return the next cycle at which the instruction may execute without
1750/// oversubscribing resources.
1751unsigned ConvergingScheduler::SchedBoundary::
1752countResource(unsigned PIdx, unsigned Cycles, unsigned ReadyCycle) {
Andrew Trick3b87f622012-11-07 07:05:09 +00001753 unsigned Factor = SchedModel->getResourceFactor(PIdx);
Andrew Trick3b87f622012-11-07 07:05:09 +00001754 unsigned Count = Factor * Cycles;
Andrew Trickfa989e72013-06-15 05:39:19 +00001755 DEBUG(dbgs() << " " << getResourceName(PIdx)
1756 << " +" << Cycles << "x" << Factor << "u\n");
1757
1758 // Update Executed resources counts.
1759 incExecutedResources(PIdx, Count);
Andrew Trick3b87f622012-11-07 07:05:09 +00001760 assert(Rem->RemainingCounts[PIdx] >= Count && "resource double counted");
1761 Rem->RemainingCounts[PIdx] -= Count;
1762
Andrew Trick4e389802013-07-19 00:20:07 +00001763 // Check if this resource exceeds the current critical resource. If so, it
1764 // becomes the critical resource.
1765 if (ZoneCritResIdx != PIdx && (getResourceCount(PIdx) > getCriticalCount())) {
Andrew Trickfa989e72013-06-15 05:39:19 +00001766 ZoneCritResIdx = PIdx;
Andrew Trick3b87f622012-11-07 07:05:09 +00001767 DEBUG(dbgs() << " *** Critical resource "
Andrew Trickfa989e72013-06-15 05:39:19 +00001768 << getResourceName(PIdx) << ": "
1769 << getResourceCount(PIdx) / SchedModel->getLatencyFactor() << "c\n");
Andrew Trick3b87f622012-11-07 07:05:09 +00001770 }
Andrew Trickfa989e72013-06-15 05:39:19 +00001771 // TODO: We don't yet model reserved resources. It's not hard though.
1772 return CurrCycle;
Andrew Trick3b87f622012-11-07 07:05:09 +00001773}
1774
Andrew Trickb7e02892012-06-05 21:11:27 +00001775/// Move the boundary of scheduled code by one SUnit.
Andrew Trick7f8c74c2012-06-29 03:23:22 +00001776void ConvergingScheduler::SchedBoundary::bumpNode(SUnit *SU) {
Andrew Trickb7e02892012-06-05 21:11:27 +00001777 // Update the reservation table.
1778 if (HazardRec->isEnabled()) {
1779 if (!isTop() && SU->isCall) {
1780 // Calls are scheduled with their preceding instructions. For bottom-up
1781 // scheduling, clear the pipeline state before emitting.
1782 HazardRec->Reset();
1783 }
1784 HazardRec->EmitInstruction(SU);
1785 }
Andrew Trickfa989e72013-06-15 05:39:19 +00001786 const MCSchedClassDesc *SC = DAG->getSchedClass(SU);
1787 unsigned IncMOps = SchedModel->getNumMicroOps(SU->getInstr());
1788 CurrMOps += IncMOps;
Andrew Trick3b87f622012-11-07 07:05:09 +00001789 // checkHazard prevents scheduling multiple instructions per cycle that exceed
1790 // issue width. However, we commonly reach the maximum. In this case
1791 // opportunistically bump the cycle to avoid uselessly checking everything in
1792 // the readyQ. Furthermore, a single instruction may produce more than one
1793 // cycle's worth of micro-ops.
Andrew Trickfa989e72013-06-15 05:39:19 +00001794 //
1795 // TODO: Also check if this SU must end a dispatch group.
1796 unsigned NextCycle = CurrCycle;
Andrew Trickbacb2492013-06-15 04:49:49 +00001797 if (CurrMOps >= SchedModel->getIssueWidth()) {
Andrew Trickfa989e72013-06-15 05:39:19 +00001798 ++NextCycle;
1799 DEBUG(dbgs() << " *** Max MOps " << CurrMOps
1800 << " at cycle " << CurrCycle << '\n');
Andrew Trickb7e02892012-06-05 21:11:27 +00001801 }
Andrew Trickfa989e72013-06-15 05:39:19 +00001802 unsigned ReadyCycle = (isTop() ? SU->TopReadyCycle : SU->BotReadyCycle);
1803 DEBUG(dbgs() << " Ready @" << ReadyCycle << "c\n");
1804
1805 switch (SchedModel->getMicroOpBufferSize()) {
1806 case 0:
1807 assert(ReadyCycle <= CurrCycle && "Broken PendingQueue");
1808 break;
1809 case 1:
1810 if (ReadyCycle > NextCycle) {
1811 NextCycle = ReadyCycle;
1812 DEBUG(dbgs() << " *** Stall until: " << ReadyCycle << "\n");
1813 }
1814 break;
1815 default:
1816 // We don't currently model the OOO reorder buffer, so consider all
1817 // scheduled MOps to be "retired".
1818 break;
1819 }
1820 RetiredMOps += IncMOps;
1821
1822 // Update resource counts and critical resource.
1823 if (SchedModel->hasInstrSchedModel()) {
1824 unsigned DecRemIssue = IncMOps * SchedModel->getMicroOpFactor();
1825 assert(Rem->RemIssueCount >= DecRemIssue && "MOps double counted");
1826 Rem->RemIssueCount -= DecRemIssue;
1827 if (ZoneCritResIdx) {
1828 // Scale scheduled micro-ops for comparing with the critical resource.
1829 unsigned ScaledMOps =
1830 RetiredMOps * SchedModel->getMicroOpFactor();
1831
1832 // If scaled micro-ops are now more than the previous critical resource by
1833 // a full cycle, then micro-ops issue becomes critical.
1834 if ((int)(ScaledMOps - getResourceCount(ZoneCritResIdx))
1835 >= (int)SchedModel->getLatencyFactor()) {
1836 ZoneCritResIdx = 0;
1837 DEBUG(dbgs() << " *** Critical resource NumMicroOps: "
1838 << ScaledMOps / SchedModel->getLatencyFactor() << "c\n");
1839 }
1840 }
1841 for (TargetSchedModel::ProcResIter
1842 PI = SchedModel->getWriteProcResBegin(SC),
1843 PE = SchedModel->getWriteProcResEnd(SC); PI != PE; ++PI) {
1844 unsigned RCycle =
1845 countResource(PI->ProcResourceIdx, PI->Cycles, ReadyCycle);
1846 if (RCycle > NextCycle)
1847 NextCycle = RCycle;
1848 }
1849 }
1850 // Update ExpectedLatency and DependentLatency.
1851 unsigned &TopLatency = isTop() ? ExpectedLatency : DependentLatency;
1852 unsigned &BotLatency = isTop() ? DependentLatency : ExpectedLatency;
1853 if (SU->getDepth() > TopLatency) {
1854 TopLatency = SU->getDepth();
1855 DEBUG(dbgs() << " " << Available.getName()
1856 << " TopLatency SU(" << SU->NodeNum << ") " << TopLatency << "c\n");
1857 }
1858 if (SU->getHeight() > BotLatency) {
1859 BotLatency = SU->getHeight();
1860 DEBUG(dbgs() << " " << Available.getName()
1861 << " BotLatency SU(" << SU->NodeNum << ") " << BotLatency << "c\n");
1862 }
1863 // If we stall for any reason, bump the cycle.
1864 if (NextCycle > CurrCycle) {
1865 bumpCycle(NextCycle);
1866 }
1867 else {
1868 // After updating ZoneCritResIdx and ExpectedLatency, check if we're
1869 // resource limited. If a stall occured, bumpCycle does this.
1870 unsigned LFactor = SchedModel->getLatencyFactor();
1871 IsResourceLimited =
1872 (int)(getCriticalCount() - (getScheduledLatency() * LFactor))
1873 > (int)LFactor;
1874 }
1875 DEBUG(dumpScheduledState());
Andrew Trickb7e02892012-06-05 21:11:27 +00001876}
1877
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001878/// Release pending ready nodes in to the available queue. This makes them
1879/// visible to heuristics.
1880void ConvergingScheduler::SchedBoundary::releasePending() {
1881 // If the available queue is empty, it is safe to reset MinReadyCycle.
1882 if (Available.empty())
1883 MinReadyCycle = UINT_MAX;
1884
1885 // Check to see if any of the pending instructions are ready to issue. If
1886 // so, add them to the available queue.
Andrew Trickfa989e72013-06-15 05:39:19 +00001887 bool IsBuffered = SchedModel->getMicroOpBufferSize() != 0;
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001888 for (unsigned i = 0, e = Pending.size(); i != e; ++i) {
1889 SUnit *SU = *(Pending.begin()+i);
Andrew Trickb7e02892012-06-05 21:11:27 +00001890 unsigned ReadyCycle = isTop() ? SU->TopReadyCycle : SU->BotReadyCycle;
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001891
1892 if (ReadyCycle < MinReadyCycle)
1893 MinReadyCycle = ReadyCycle;
1894
Andrew Trickfa989e72013-06-15 05:39:19 +00001895 if (!IsBuffered && ReadyCycle > CurrCycle)
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001896 continue;
1897
Andrew Trick5559ffa2012-06-29 03:23:24 +00001898 if (checkHazard(SU))
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001899 continue;
1900
1901 Available.push(SU);
1902 Pending.remove(Pending.begin()+i);
1903 --i; --e;
1904 }
Andrew Trick3b87f622012-11-07 07:05:09 +00001905 DEBUG(if (!Pending.empty()) Pending.dump());
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001906 CheckPending = false;
1907}
1908
1909/// Remove SU from the ready set for this boundary.
1910void ConvergingScheduler::SchedBoundary::removeReady(SUnit *SU) {
1911 if (Available.isInQueue(SU))
1912 Available.remove(Available.find(SU));
1913 else {
1914 assert(Pending.isInQueue(SU) && "bad ready count");
1915 Pending.remove(Pending.find(SU));
1916 }
1917}
1918
1919/// If this queue only has one ready candidate, return it. As a side effect,
Andrew Trick3b87f622012-11-07 07:05:09 +00001920/// defer any nodes that now hit a hazard, and advance the cycle until at least
1921/// one node is ready. If multiple instructions are ready, return NULL.
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001922SUnit *ConvergingScheduler::SchedBoundary::pickOnlyChoice() {
1923 if (CheckPending)
1924 releasePending();
1925
Andrew Trickbacb2492013-06-15 04:49:49 +00001926 if (CurrMOps > 0) {
Andrew Trick3b87f622012-11-07 07:05:09 +00001927 // Defer any ready instrs that now have a hazard.
1928 for (ReadyQueue::iterator I = Available.begin(); I != Available.end();) {
1929 if (checkHazard(*I)) {
1930 Pending.push(*I);
1931 I = Available.remove(I);
1932 continue;
1933 }
1934 ++I;
1935 }
1936 }
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001937 for (unsigned i = 0; Available.empty(); ++i) {
Andrew Trickb86a0cd2013-06-15 04:49:57 +00001938 assert(i <= (HazardRec->getMaxLookAhead() + MaxObservedLatency) &&
Andrew Trickb7e02892012-06-05 21:11:27 +00001939 "permanent hazard"); (void)i;
Andrew Trickfa989e72013-06-15 05:39:19 +00001940 bumpCycle(CurrCycle + 1);
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001941 releasePending();
1942 }
1943 if (Available.size() == 1)
1944 return *Available.begin();
1945 return NULL;
1946}
1947
Andrew Trickaaaae512013-06-15 05:46:47 +00001948#ifndef NDEBUG
Andrew Trickfa989e72013-06-15 05:39:19 +00001949// This is useful information to dump after bumpNode.
1950// Note that the Queue contents are more useful before pickNodeFromQueue.
1951void ConvergingScheduler::SchedBoundary::dumpScheduledState() {
1952 unsigned ResFactor;
1953 unsigned ResCount;
1954 if (ZoneCritResIdx) {
1955 ResFactor = SchedModel->getResourceFactor(ZoneCritResIdx);
1956 ResCount = getResourceCount(ZoneCritResIdx);
Andrew Trick3b87f622012-11-07 07:05:09 +00001957 }
Andrew Trickfa989e72013-06-15 05:39:19 +00001958 else {
1959 ResFactor = SchedModel->getMicroOpFactor();
1960 ResCount = RetiredMOps * SchedModel->getMicroOpFactor();
Andrew Trick3b87f622012-11-07 07:05:09 +00001961 }
Andrew Trickfa989e72013-06-15 05:39:19 +00001962 unsigned LFactor = SchedModel->getLatencyFactor();
1963 dbgs() << Available.getName() << " @" << CurrCycle << "c\n"
1964 << " Retired: " << RetiredMOps;
1965 dbgs() << "\n Executed: " << getExecutedCount() / LFactor << "c";
1966 dbgs() << "\n Critical: " << ResCount / LFactor << "c, "
1967 << ResCount / ResFactor << " " << getResourceName(ZoneCritResIdx)
1968 << "\n ExpectedLatency: " << ExpectedLatency << "c\n"
1969 << (IsResourceLimited ? " - Resource" : " - Latency")
1970 << " limited.\n";
Andrew Trick3b87f622012-11-07 07:05:09 +00001971}
Andrew Trickaaaae512013-06-15 05:46:47 +00001972#endif
Andrew Trick3b87f622012-11-07 07:05:09 +00001973
1974void ConvergingScheduler::SchedCandidate::
1975initResourceDelta(const ScheduleDAGMI *DAG,
1976 const TargetSchedModel *SchedModel) {
1977 if (!Policy.ReduceResIdx && !Policy.DemandResIdx)
1978 return;
1979
1980 const MCSchedClassDesc *SC = DAG->getSchedClass(SU);
1981 for (TargetSchedModel::ProcResIter
1982 PI = SchedModel->getWriteProcResBegin(SC),
1983 PE = SchedModel->getWriteProcResEnd(SC); PI != PE; ++PI) {
1984 if (PI->ProcResourceIdx == Policy.ReduceResIdx)
1985 ResDelta.CritResources += PI->Cycles;
1986 if (PI->ProcResourceIdx == Policy.DemandResIdx)
1987 ResDelta.DemandedResources += PI->Cycles;
1988 }
1989}
1990
Andrew Tricke52d5022013-06-17 21:45:05 +00001991
Andrew Trick3b87f622012-11-07 07:05:09 +00001992/// Return true if this heuristic determines order.
Andrew Trick614dacc2013-04-05 00:31:34 +00001993static bool tryLess(int TryVal, int CandVal,
Andrew Trick3b87f622012-11-07 07:05:09 +00001994 ConvergingScheduler::SchedCandidate &TryCand,
1995 ConvergingScheduler::SchedCandidate &Cand,
1996 ConvergingScheduler::CandReason Reason) {
1997 if (TryVal < CandVal) {
1998 TryCand.Reason = Reason;
1999 return true;
2000 }
2001 if (TryVal > CandVal) {
2002 if (Cand.Reason > Reason)
2003 Cand.Reason = Reason;
2004 return true;
2005 }
Andrew Tricke52d5022013-06-17 21:45:05 +00002006 Cand.setRepeat(Reason);
Andrew Trick3b87f622012-11-07 07:05:09 +00002007 return false;
2008}
Andrew Trick9b5caaa2012-11-12 19:40:10 +00002009
Andrew Trick614dacc2013-04-05 00:31:34 +00002010static bool tryGreater(int TryVal, int CandVal,
Andrew Trick3b87f622012-11-07 07:05:09 +00002011 ConvergingScheduler::SchedCandidate &TryCand,
2012 ConvergingScheduler::SchedCandidate &Cand,
2013 ConvergingScheduler::CandReason Reason) {
2014 if (TryVal > CandVal) {
2015 TryCand.Reason = Reason;
2016 return true;
2017 }
2018 if (TryVal < CandVal) {
2019 if (Cand.Reason > Reason)
2020 Cand.Reason = Reason;
2021 return true;
2022 }
Andrew Tricke52d5022013-06-17 21:45:05 +00002023 Cand.setRepeat(Reason);
Andrew Trick3b87f622012-11-07 07:05:09 +00002024 return false;
2025}
2026
Andrew Trick9b5caaa2012-11-12 19:40:10 +00002027static unsigned getWeakLeft(const SUnit *SU, bool isTop) {
2028 return (isTop) ? SU->WeakPredsLeft : SU->WeakSuccsLeft;
2029}
2030
Andrew Trick4392f0f2013-04-13 06:07:40 +00002031/// Minimize physical register live ranges. Regalloc wants them adjacent to
2032/// their physreg def/use.
2033///
2034/// FIXME: This is an unnecessary check on the critical path. Most are root/leaf
2035/// copies which can be prescheduled. The rest (e.g. x86 MUL) could be bundled
2036/// with the operation that produces or consumes the physreg. We'll do this when
2037/// regalloc has support for parallel copies.
2038static int biasPhysRegCopy(const SUnit *SU, bool isTop) {
2039 const MachineInstr *MI = SU->getInstr();
2040 if (!MI->isCopy())
2041 return 0;
2042
2043 unsigned ScheduledOper = isTop ? 1 : 0;
2044 unsigned UnscheduledOper = isTop ? 0 : 1;
2045 // If we have already scheduled the physreg produce/consumer, immediately
2046 // schedule the copy.
2047 if (TargetRegisterInfo::isPhysicalRegister(
2048 MI->getOperand(ScheduledOper).getReg()))
2049 return 1;
2050 // If the physreg is at the boundary, defer it. Otherwise schedule it
2051 // immediately to free the dependent. We can hoist the copy later.
2052 bool AtBoundary = isTop ? !SU->NumSuccsLeft : !SU->NumPredsLeft;
2053 if (TargetRegisterInfo::isPhysicalRegister(
2054 MI->getOperand(UnscheduledOper).getReg()))
2055 return AtBoundary ? -1 : 1;
2056 return 0;
2057}
2058
Andrew Trick3b87f622012-11-07 07:05:09 +00002059/// Apply a set of heursitics to a new candidate. Heuristics are currently
2060/// hierarchical. This may be more efficient than a graduated cost model because
2061/// we don't need to evaluate all aspects of the model for each node in the
2062/// queue. But it's really done to make the heuristics easier to debug and
2063/// statistically analyze.
2064///
2065/// \param Cand provides the policy and current best candidate.
2066/// \param TryCand refers to the next SUnit candidate, otherwise uninitialized.
2067/// \param Zone describes the scheduled zone that we are extending.
2068/// \param RPTracker describes reg pressure within the scheduled zone.
2069/// \param TempTracker is a scratch pressure tracker to reuse in queries.
2070void ConvergingScheduler::tryCandidate(SchedCandidate &Cand,
2071 SchedCandidate &TryCand,
2072 SchedBoundary &Zone,
2073 const RegPressureTracker &RPTracker,
2074 RegPressureTracker &TempTracker) {
2075
2076 // Always initialize TryCand's RPDelta.
2077 TempTracker.getMaxPressureDelta(TryCand.SU->getInstr(), TryCand.RPDelta,
2078 DAG->getRegionCriticalPSets(),
2079 DAG->getRegPressure().MaxSetPressure);
2080
2081 // Initialize the candidate if needed.
2082 if (!Cand.isValid()) {
2083 TryCand.Reason = NodeOrder;
2084 return;
2085 }
Andrew Trick4392f0f2013-04-13 06:07:40 +00002086
2087 if (tryGreater(biasPhysRegCopy(TryCand.SU, Zone.isTop()),
2088 biasPhysRegCopy(Cand.SU, Zone.isTop()),
2089 TryCand, Cand, PhysRegCopy))
2090 return;
2091
Andrew Trick3b87f622012-11-07 07:05:09 +00002092 // Avoid exceeding the target's limit.
2093 if (tryLess(TryCand.RPDelta.Excess.UnitIncrease,
Andrew Tricke52d5022013-06-17 21:45:05 +00002094 Cand.RPDelta.Excess.UnitIncrease, TryCand, Cand, RegExcess))
Andrew Trick3b87f622012-11-07 07:05:09 +00002095 return;
Andrew Trick3b87f622012-11-07 07:05:09 +00002096
2097 // Avoid increasing the max critical pressure in the scheduled region.
2098 if (tryLess(TryCand.RPDelta.CriticalMax.UnitIncrease,
2099 Cand.RPDelta.CriticalMax.UnitIncrease,
Andrew Tricke52d5022013-06-17 21:45:05 +00002100 TryCand, Cand, RegCritical))
Andrew Trick3b87f622012-11-07 07:05:09 +00002101 return;
Andrew Trick3b87f622012-11-07 07:05:09 +00002102
Andrew Trick9b5caaa2012-11-12 19:40:10 +00002103 // Keep clustered nodes together to encourage downstream peephole
2104 // optimizations which may reduce resource requirements.
2105 //
2106 // This is a best effort to set things up for a post-RA pass. Optimizations
2107 // like generating loads of multiple registers should ideally be done within
2108 // the scheduler pass by combining the loads during DAG postprocessing.
2109 const SUnit *NextClusterSU =
2110 Zone.isTop() ? DAG->getNextClusterSucc() : DAG->getNextClusterPred();
2111 if (tryGreater(TryCand.SU == NextClusterSU, Cand.SU == NextClusterSU,
2112 TryCand, Cand, Cluster))
2113 return;
Andrew Tricke38afe12013-04-24 15:54:43 +00002114
2115 // Weak edges are for clustering and other constraints.
Andrew Trick9b5caaa2012-11-12 19:40:10 +00002116 if (tryLess(getWeakLeft(TryCand.SU, Zone.isTop()),
2117 getWeakLeft(Cand.SU, Zone.isTop()),
Andrew Tricke38afe12013-04-24 15:54:43 +00002118 TryCand, Cand, Weak)) {
Andrew Trick9b5caaa2012-11-12 19:40:10 +00002119 return;
2120 }
Andrew Tricka626f502013-06-17 21:45:13 +00002121 // Avoid increasing the max pressure of the entire region.
2122 if (tryLess(TryCand.RPDelta.CurrentMax.UnitIncrease,
2123 Cand.RPDelta.CurrentMax.UnitIncrease, TryCand, Cand, RegMax))
2124 return;
2125
Andrew Trick3b87f622012-11-07 07:05:09 +00002126 // Avoid critical resource consumption and balance the schedule.
2127 TryCand.initResourceDelta(DAG, SchedModel);
2128 if (tryLess(TryCand.ResDelta.CritResources, Cand.ResDelta.CritResources,
2129 TryCand, Cand, ResourceReduce))
2130 return;
2131 if (tryGreater(TryCand.ResDelta.DemandedResources,
2132 Cand.ResDelta.DemandedResources,
2133 TryCand, Cand, ResourceDemand))
2134 return;
2135
2136 // Avoid serializing long latency dependence chains.
2137 if (Cand.Policy.ReduceLatency) {
2138 if (Zone.isTop()) {
Andrew Trickfa989e72013-06-15 05:39:19 +00002139 if (Cand.SU->getDepth() > Zone.getScheduledLatency()) {
Andrew Trick3b87f622012-11-07 07:05:09 +00002140 if (tryLess(TryCand.SU->getDepth(), Cand.SU->getDepth(),
2141 TryCand, Cand, TopDepthReduce))
2142 return;
2143 }
2144 if (tryGreater(TryCand.SU->getHeight(), Cand.SU->getHeight(),
2145 TryCand, Cand, TopPathReduce))
2146 return;
2147 }
2148 else {
Andrew Trickfa989e72013-06-15 05:39:19 +00002149 if (Cand.SU->getHeight() > Zone.getScheduledLatency()) {
Andrew Trick3b87f622012-11-07 07:05:09 +00002150 if (tryLess(TryCand.SU->getHeight(), Cand.SU->getHeight(),
2151 TryCand, Cand, BotHeightReduce))
2152 return;
2153 }
2154 if (tryGreater(TryCand.SU->getDepth(), Cand.SU->getDepth(),
2155 TryCand, Cand, BotPathReduce))
2156 return;
2157 }
2158 }
2159
Andrew Trick3b87f622012-11-07 07:05:09 +00002160 // Prefer immediate defs/users of the last scheduled instruction. This is a
Andrew Trickfa989e72013-06-15 05:39:19 +00002161 // local pressure avoidance strategy that also makes the machine code
2162 // readable.
Andrew Trick9b5caaa2012-11-12 19:40:10 +00002163 if (tryGreater(Zone.NextSUs.count(TryCand.SU), Zone.NextSUs.count(Cand.SU),
2164 TryCand, Cand, NextDefUse))
Andrew Trick3b87f622012-11-07 07:05:09 +00002165 return;
Andrew Trick9b5caaa2012-11-12 19:40:10 +00002166
Andrew Trick3b87f622012-11-07 07:05:09 +00002167 // Fall through to original instruction order.
2168 if ((Zone.isTop() && TryCand.SU->NodeNum < Cand.SU->NodeNum)
2169 || (!Zone.isTop() && TryCand.SU->NodeNum > Cand.SU->NodeNum)) {
2170 TryCand.Reason = NodeOrder;
2171 }
2172}
Andrew Trick28ebc892012-05-10 21:06:19 +00002173
Andrew Trick3b87f622012-11-07 07:05:09 +00002174#ifndef NDEBUG
2175const char *ConvergingScheduler::getReasonStr(
2176 ConvergingScheduler::CandReason Reason) {
2177 switch (Reason) {
2178 case NoCand: return "NOCAND ";
Andrew Trick4392f0f2013-04-13 06:07:40 +00002179 case PhysRegCopy: return "PREG-COPY";
Andrew Tricke52d5022013-06-17 21:45:05 +00002180 case RegExcess: return "REG-EXCESS";
2181 case RegCritical: return "REG-CRIT ";
Andrew Trick9b5caaa2012-11-12 19:40:10 +00002182 case Cluster: return "CLUSTER ";
Andrew Tricke38afe12013-04-24 15:54:43 +00002183 case Weak: return "WEAK ";
Andrew Tricka626f502013-06-17 21:45:13 +00002184 case RegMax: return "REG-MAX ";
Andrew Trick3b87f622012-11-07 07:05:09 +00002185 case ResourceReduce: return "RES-REDUCE";
2186 case ResourceDemand: return "RES-DEMAND";
2187 case TopDepthReduce: return "TOP-DEPTH ";
2188 case TopPathReduce: return "TOP-PATH ";
2189 case BotHeightReduce:return "BOT-HEIGHT";
2190 case BotPathReduce: return "BOT-PATH ";
2191 case NextDefUse: return "DEF-USE ";
2192 case NodeOrder: return "ORDER ";
2193 };
Benjamin Kramerb7546872012-11-09 15:45:22 +00002194 llvm_unreachable("Unknown reason!");
Andrew Trick3b87f622012-11-07 07:05:09 +00002195}
2196
Andrew Trick11189f72013-04-05 00:31:29 +00002197void ConvergingScheduler::traceCandidate(const SchedCandidate &Cand) {
Andrew Trick3b87f622012-11-07 07:05:09 +00002198 PressureElement P;
2199 unsigned ResIdx = 0;
2200 unsigned Latency = 0;
2201 switch (Cand.Reason) {
2202 default:
2203 break;
Andrew Tricke52d5022013-06-17 21:45:05 +00002204 case RegExcess:
Andrew Trick3b87f622012-11-07 07:05:09 +00002205 P = Cand.RPDelta.Excess;
2206 break;
Andrew Tricke52d5022013-06-17 21:45:05 +00002207 case RegCritical:
Andrew Trick3b87f622012-11-07 07:05:09 +00002208 P = Cand.RPDelta.CriticalMax;
2209 break;
Andrew Tricka626f502013-06-17 21:45:13 +00002210 case RegMax:
Andrew Trick3b87f622012-11-07 07:05:09 +00002211 P = Cand.RPDelta.CurrentMax;
2212 break;
2213 case ResourceReduce:
2214 ResIdx = Cand.Policy.ReduceResIdx;
2215 break;
2216 case ResourceDemand:
2217 ResIdx = Cand.Policy.DemandResIdx;
2218 break;
2219 case TopDepthReduce:
2220 Latency = Cand.SU->getDepth();
2221 break;
2222 case TopPathReduce:
2223 Latency = Cand.SU->getHeight();
2224 break;
2225 case BotHeightReduce:
2226 Latency = Cand.SU->getHeight();
2227 break;
2228 case BotPathReduce:
2229 Latency = Cand.SU->getDepth();
2230 break;
2231 }
Andrew Trick11189f72013-04-05 00:31:29 +00002232 dbgs() << " SU(" << Cand.SU->NodeNum << ") " << getReasonStr(Cand.Reason);
Andrew Trick3b87f622012-11-07 07:05:09 +00002233 if (P.isValid())
Andrew Trick11189f72013-04-05 00:31:29 +00002234 dbgs() << " " << TRI->getRegPressureSetName(P.PSetID)
2235 << ":" << P.UnitIncrease << " ";
Andrew Trick3b87f622012-11-07 07:05:09 +00002236 else
Andrew Trick11189f72013-04-05 00:31:29 +00002237 dbgs() << " ";
Andrew Trick3b87f622012-11-07 07:05:09 +00002238 if (ResIdx)
Andrew Trick11189f72013-04-05 00:31:29 +00002239 dbgs() << " " << SchedModel->getProcResource(ResIdx)->Name << " ";
Andrew Trick3b87f622012-11-07 07:05:09 +00002240 else
2241 dbgs() << " ";
Andrew Trick11189f72013-04-05 00:31:29 +00002242 if (Latency)
2243 dbgs() << " " << Latency << " cycles ";
2244 else
2245 dbgs() << " ";
2246 dbgs() << '\n';
Andrew Trick3b87f622012-11-07 07:05:09 +00002247}
2248#endif
2249
Andrew Trick7196a8f2012-05-10 21:06:16 +00002250/// Pick the best candidate from the top queue.
2251///
2252/// TODO: getMaxPressureDelta results can be mostly cached for each SUnit during
2253/// DAG building. To adjust for the current scheduling location we need to
2254/// maintain the number of vreg uses remaining to be top-scheduled.
Andrew Trick3b87f622012-11-07 07:05:09 +00002255void ConvergingScheduler::pickNodeFromQueue(SchedBoundary &Zone,
2256 const RegPressureTracker &RPTracker,
2257 SchedCandidate &Cand) {
2258 ReadyQueue &Q = Zone.Available;
2259
Andrew Trickf3234242012-05-24 22:11:12 +00002260 DEBUG(Q.dump());
Andrew Trick73a0d8e2012-05-17 18:35:10 +00002261
Andrew Trick7196a8f2012-05-10 21:06:16 +00002262 // getMaxPressureDelta temporarily modifies the tracker.
2263 RegPressureTracker &TempTracker = const_cast<RegPressureTracker&>(RPTracker);
2264
Andrew Trick8c2d9212012-05-24 22:11:03 +00002265 for (ReadyQueue::iterator I = Q.begin(), E = Q.end(); I != E; ++I) {
Andrew Trick7196a8f2012-05-10 21:06:16 +00002266
Andrew Trick3b87f622012-11-07 07:05:09 +00002267 SchedCandidate TryCand(Cand.Policy);
2268 TryCand.SU = *I;
2269 tryCandidate(Cand, TryCand, Zone, RPTracker, TempTracker);
2270 if (TryCand.Reason != NoCand) {
2271 // Initialize resource delta if needed in case future heuristics query it.
2272 if (TryCand.ResDelta == SchedResourceDelta())
2273 TryCand.initResourceDelta(DAG, SchedModel);
2274 Cand.setBest(TryCand);
Andrew Trick11189f72013-04-05 00:31:29 +00002275 DEBUG(traceCandidate(Cand));
Andrew Trick73a0d8e2012-05-17 18:35:10 +00002276 }
Andrew Trick7196a8f2012-05-10 21:06:16 +00002277 }
Andrew Trick3b87f622012-11-07 07:05:09 +00002278}
2279
2280static void tracePick(const ConvergingScheduler::SchedCandidate &Cand,
2281 bool IsTop) {
Andrew Trickbaedcd72013-04-13 06:07:49 +00002282 DEBUG(dbgs() << "Pick " << (IsTop ? "Top " : "Bot ")
Andrew Trick3b87f622012-11-07 07:05:09 +00002283 << ConvergingScheduler::getReasonStr(Cand.Reason) << '\n');
Andrew Trick7196a8f2012-05-10 21:06:16 +00002284}
2285
Andrew Trick73a0d8e2012-05-17 18:35:10 +00002286/// Pick the best candidate node from either the top or bottom queue.
Andrew Trick3b87f622012-11-07 07:05:09 +00002287SUnit *ConvergingScheduler::pickNodeBidirectional(bool &IsTopNode) {
Andrew Trick73a0d8e2012-05-17 18:35:10 +00002288 // Schedule as far as possible in the direction of no choice. This is most
2289 // efficient, but also provides the best heuristics for CriticalPSets.
Andrew Trick0a39d4e2012-05-24 22:11:09 +00002290 if (SUnit *SU = Bot.pickOnlyChoice()) {
Andrew Trick73a0d8e2012-05-17 18:35:10 +00002291 IsTopNode = false;
Andrew Trickfa989e72013-06-15 05:39:19 +00002292 DEBUG(dbgs() << "Pick Bot NOCAND\n");
Andrew Trick0a39d4e2012-05-24 22:11:09 +00002293 return SU;
Andrew Trick73a0d8e2012-05-17 18:35:10 +00002294 }
Andrew Trick0a39d4e2012-05-24 22:11:09 +00002295 if (SUnit *SU = Top.pickOnlyChoice()) {
Andrew Trick73a0d8e2012-05-17 18:35:10 +00002296 IsTopNode = true;
Andrew Trickfa989e72013-06-15 05:39:19 +00002297 DEBUG(dbgs() << "Pick Top NOCAND\n");
Andrew Trick0a39d4e2012-05-24 22:11:09 +00002298 return SU;
Andrew Trick73a0d8e2012-05-17 18:35:10 +00002299 }
Andrew Trick3b87f622012-11-07 07:05:09 +00002300 CandPolicy NoPolicy;
2301 SchedCandidate BotCand(NoPolicy);
2302 SchedCandidate TopCand(NoPolicy);
Andrew Trickfa989e72013-06-15 05:39:19 +00002303 Bot.setPolicy(BotCand.Policy, Top);
2304 Top.setPolicy(TopCand.Policy, Bot);
Andrew Trick3b87f622012-11-07 07:05:09 +00002305
Andrew Trick73a0d8e2012-05-17 18:35:10 +00002306 // Prefer bottom scheduling when heuristics are silent.
Andrew Trick3b87f622012-11-07 07:05:09 +00002307 pickNodeFromQueue(Bot, DAG->getBotRPTracker(), BotCand);
2308 assert(BotCand.Reason != NoCand && "failed to find the first candidate");
Andrew Trick73a0d8e2012-05-17 18:35:10 +00002309
2310 // If either Q has a single candidate that provides the least increase in
2311 // Excess pressure, we can immediately schedule from that Q.
2312 //
2313 // RegionCriticalPSets summarizes the pressure within the scheduled region and
2314 // affects picking from either Q. If scheduling in one direction must
2315 // increase pressure for one of the excess PSets, then schedule in that
2316 // direction first to provide more freedom in the other direction.
Andrew Tricke52d5022013-06-17 21:45:05 +00002317 if ((BotCand.Reason == RegExcess && !BotCand.isRepeat(RegExcess))
2318 || (BotCand.Reason == RegCritical
2319 && !BotCand.isRepeat(RegCritical)))
2320 {
Andrew Trick73a0d8e2012-05-17 18:35:10 +00002321 IsTopNode = false;
Andrew Trick3b87f622012-11-07 07:05:09 +00002322 tracePick(BotCand, IsTopNode);
Andrew Trick0a39d4e2012-05-24 22:11:09 +00002323 return BotCand.SU;
Andrew Trick73a0d8e2012-05-17 18:35:10 +00002324 }
2325 // Check if the top Q has a better candidate.
Andrew Trick3b87f622012-11-07 07:05:09 +00002326 pickNodeFromQueue(Top, DAG->getTopRPTracker(), TopCand);
2327 assert(TopCand.Reason != NoCand && "failed to find the first candidate");
Andrew Trick73a0d8e2012-05-17 18:35:10 +00002328
Andrew Tricke52d5022013-06-17 21:45:05 +00002329 // Choose the queue with the most important (lowest enum) reason.
Andrew Trick3b87f622012-11-07 07:05:09 +00002330 if (TopCand.Reason < BotCand.Reason) {
2331 IsTopNode = true;
2332 tracePick(TopCand, IsTopNode);
2333 return TopCand.SU;
2334 }
Andrew Tricke52d5022013-06-17 21:45:05 +00002335 // Otherwise prefer the bottom candidate, in node order if all else failed.
Andrew Trick73a0d8e2012-05-17 18:35:10 +00002336 IsTopNode = false;
Andrew Trick3b87f622012-11-07 07:05:09 +00002337 tracePick(BotCand, IsTopNode);
Andrew Trick0a39d4e2012-05-24 22:11:09 +00002338 return BotCand.SU;
Andrew Trick73a0d8e2012-05-17 18:35:10 +00002339}
2340
2341/// Pick the best node to balance the schedule. Implements MachineSchedStrategy.
Andrew Trick7196a8f2012-05-10 21:06:16 +00002342SUnit *ConvergingScheduler::pickNode(bool &IsTopNode) {
2343 if (DAG->top() == DAG->bottom()) {
Andrew Trick0a39d4e2012-05-24 22:11:09 +00002344 assert(Top.Available.empty() && Top.Pending.empty() &&
2345 Bot.Available.empty() && Bot.Pending.empty() && "ReadyQ garbage");
Andrew Trick7196a8f2012-05-10 21:06:16 +00002346 return NULL;
2347 }
Andrew Trick7196a8f2012-05-10 21:06:16 +00002348 SUnit *SU;
Andrew Trick30c6ec22012-10-08 18:53:53 +00002349 do {
2350 if (ForceTopDown) {
2351 SU = Top.pickOnlyChoice();
2352 if (!SU) {
Andrew Trick3b87f622012-11-07 07:05:09 +00002353 CandPolicy NoPolicy;
2354 SchedCandidate TopCand(NoPolicy);
2355 pickNodeFromQueue(Top, DAG->getTopRPTracker(), TopCand);
2356 assert(TopCand.Reason != NoCand && "failed to find the first candidate");
Andrew Trick30c6ec22012-10-08 18:53:53 +00002357 SU = TopCand.SU;
2358 }
2359 IsTopNode = true;
Andrew Trick8ddd9d52012-05-24 23:11:17 +00002360 }
Andrew Trick30c6ec22012-10-08 18:53:53 +00002361 else if (ForceBottomUp) {
2362 SU = Bot.pickOnlyChoice();
2363 if (!SU) {
Andrew Trick3b87f622012-11-07 07:05:09 +00002364 CandPolicy NoPolicy;
2365 SchedCandidate BotCand(NoPolicy);
2366 pickNodeFromQueue(Bot, DAG->getBotRPTracker(), BotCand);
2367 assert(BotCand.Reason != NoCand && "failed to find the first candidate");
Andrew Trick30c6ec22012-10-08 18:53:53 +00002368 SU = BotCand.SU;
2369 }
2370 IsTopNode = false;
Andrew Trick8ddd9d52012-05-24 23:11:17 +00002371 }
Andrew Trick30c6ec22012-10-08 18:53:53 +00002372 else {
Andrew Trick3b87f622012-11-07 07:05:09 +00002373 SU = pickNodeBidirectional(IsTopNode);
Andrew Trick30c6ec22012-10-08 18:53:53 +00002374 }
2375 } while (SU->isScheduled);
2376
Andrew Trick0a39d4e2012-05-24 22:11:09 +00002377 if (SU->isTopReady())
2378 Top.removeReady(SU);
2379 if (SU->isBottomReady())
2380 Bot.removeReady(SU);
Andrew Trickc7a098f2012-05-25 02:02:39 +00002381
Andrew Trickbaedcd72013-04-13 06:07:49 +00002382 DEBUG(dbgs() << "Scheduling SU(" << SU->NodeNum << ") " << *SU->getInstr());
Andrew Trick7196a8f2012-05-10 21:06:16 +00002383 return SU;
2384}
2385
Andrew Trick4392f0f2013-04-13 06:07:40 +00002386void ConvergingScheduler::reschedulePhysRegCopies(SUnit *SU, bool isTop) {
2387
2388 MachineBasicBlock::iterator InsertPos = SU->getInstr();
2389 if (!isTop)
2390 ++InsertPos;
2391 SmallVectorImpl<SDep> &Deps = isTop ? SU->Preds : SU->Succs;
2392
2393 // Find already scheduled copies with a single physreg dependence and move
2394 // them just above the scheduled instruction.
2395 for (SmallVectorImpl<SDep>::iterator I = Deps.begin(), E = Deps.end();
2396 I != E; ++I) {
2397 if (I->getKind() != SDep::Data || !TRI->isPhysicalRegister(I->getReg()))
2398 continue;
2399 SUnit *DepSU = I->getSUnit();
2400 if (isTop ? DepSU->Succs.size() > 1 : DepSU->Preds.size() > 1)
2401 continue;
2402 MachineInstr *Copy = DepSU->getInstr();
2403 if (!Copy->isCopy())
2404 continue;
2405 DEBUG(dbgs() << " Rescheduling physreg copy ";
2406 I->getSUnit()->dump(DAG));
2407 DAG->moveInstruction(Copy, InsertPos);
2408 }
2409}
2410
Andrew Trick0a39d4e2012-05-24 22:11:09 +00002411/// Update the scheduler's state after scheduling a node. This is the same node
2412/// that was just returned by pickNode(). However, ScheduleDAGMI needs to update
Andrew Trickb7e02892012-06-05 21:11:27 +00002413/// it's state based on the current cycle before MachineSchedStrategy does.
Andrew Trick4392f0f2013-04-13 06:07:40 +00002414///
2415/// FIXME: Eventually, we may bundle physreg copies rather than rescheduling
2416/// them here. See comments in biasPhysRegCopy.
Andrew Trick0a39d4e2012-05-24 22:11:09 +00002417void ConvergingScheduler::schedNode(SUnit *SU, bool IsTopNode) {
Andrew Trickb7e02892012-06-05 21:11:27 +00002418 if (IsTopNode) {
Andrew Trickfa989e72013-06-15 05:39:19 +00002419 SU->TopReadyCycle = std::max(SU->TopReadyCycle, Top.CurrCycle);
Andrew Trick7f8c74c2012-06-29 03:23:22 +00002420 Top.bumpNode(SU);
Andrew Trick4392f0f2013-04-13 06:07:40 +00002421 if (SU->hasPhysRegUses)
2422 reschedulePhysRegCopies(SU, true);
Andrew Trick0a39d4e2012-05-24 22:11:09 +00002423 }
Andrew Trickb7e02892012-06-05 21:11:27 +00002424 else {
Andrew Trickfa989e72013-06-15 05:39:19 +00002425 SU->BotReadyCycle = std::max(SU->BotReadyCycle, Bot.CurrCycle);
Andrew Trick7f8c74c2012-06-29 03:23:22 +00002426 Bot.bumpNode(SU);
Andrew Trick4392f0f2013-04-13 06:07:40 +00002427 if (SU->hasPhysRegDefs)
2428 reschedulePhysRegCopies(SU, false);
Andrew Trick0a39d4e2012-05-24 22:11:09 +00002429 }
2430}
2431
Andrew Trick17d35e52012-03-14 04:00:41 +00002432/// Create the standard converging machine scheduler. This will be used as the
2433/// default scheduler if the target does not set a default.
2434static ScheduleDAGInstrs *createConvergingSched(MachineSchedContext *C) {
Benjamin Kramer689e0b42012-03-14 11:26:37 +00002435 assert((!ForceTopDown || !ForceBottomUp) &&
Andrew Trick17d35e52012-03-14 04:00:41 +00002436 "-misched-topdown incompatible with -misched-bottomup");
Andrew Trick9b5caaa2012-11-12 19:40:10 +00002437 ScheduleDAGMI *DAG = new ScheduleDAGMI(C, new ConvergingScheduler());
2438 // Register DAG post-processors.
Andrew Tricke38afe12013-04-24 15:54:43 +00002439 //
2440 // FIXME: extend the mutation API to allow earlier mutations to instantiate
2441 // data and pass it to later mutations. Have a single mutation that gathers
2442 // the interesting nodes in one pass.
Andrew Trick63a8d822013-06-15 04:49:46 +00002443 DAG->addMutation(new CopyConstrain(DAG->TII, DAG->TRI));
Andrew Trick9b5caaa2012-11-12 19:40:10 +00002444 if (EnableLoadCluster)
2445 DAG->addMutation(new LoadClusterMutation(DAG->TII, DAG->TRI));
Andrew Trick6996fd02012-11-12 19:52:20 +00002446 if (EnableMacroFusion)
2447 DAG->addMutation(new MacroFusion(DAG->TII));
Andrew Trick9b5caaa2012-11-12 19:40:10 +00002448 return DAG;
Andrew Trick42b7a712012-01-17 06:55:03 +00002449}
2450static MachineSchedRegistry
Andrew Trick17d35e52012-03-14 04:00:41 +00002451ConvergingSchedRegistry("converge", "Standard converging scheduler.",
2452 createConvergingSched);
Andrew Trick42b7a712012-01-17 06:55:03 +00002453
2454//===----------------------------------------------------------------------===//
Andrew Trick1e94e982012-10-15 18:02:27 +00002455// ILP Scheduler. Currently for experimental analysis of heuristics.
2456//===----------------------------------------------------------------------===//
2457
2458namespace {
2459/// \brief Order nodes by the ILP metric.
2460struct ILPOrder {
Andrew Trick178f7d02013-01-25 04:01:04 +00002461 const SchedDFSResult *DFSResult;
2462 const BitVector *ScheduledTrees;
Andrew Trick1e94e982012-10-15 18:02:27 +00002463 bool MaximizeILP;
2464
Andrew Trick178f7d02013-01-25 04:01:04 +00002465 ILPOrder(bool MaxILP): DFSResult(0), ScheduledTrees(0), MaximizeILP(MaxILP) {}
Andrew Trick1e94e982012-10-15 18:02:27 +00002466
2467 /// \brief Apply a less-than relation on node priority.
Andrew Trick8b1496c2012-11-28 05:13:28 +00002468 ///
2469 /// (Return true if A comes after B in the Q.)
Andrew Trick1e94e982012-10-15 18:02:27 +00002470 bool operator()(const SUnit *A, const SUnit *B) const {
Andrew Trick8b1496c2012-11-28 05:13:28 +00002471 unsigned SchedTreeA = DFSResult->getSubtreeID(A);
2472 unsigned SchedTreeB = DFSResult->getSubtreeID(B);
2473 if (SchedTreeA != SchedTreeB) {
2474 // Unscheduled trees have lower priority.
2475 if (ScheduledTrees->test(SchedTreeA) != ScheduledTrees->test(SchedTreeB))
2476 return ScheduledTrees->test(SchedTreeB);
2477
2478 // Trees with shallower connections have have lower priority.
2479 if (DFSResult->getSubtreeLevel(SchedTreeA)
2480 != DFSResult->getSubtreeLevel(SchedTreeB)) {
2481 return DFSResult->getSubtreeLevel(SchedTreeA)
2482 < DFSResult->getSubtreeLevel(SchedTreeB);
2483 }
2484 }
Andrew Trick1e94e982012-10-15 18:02:27 +00002485 if (MaximizeILP)
Andrew Trick8b1496c2012-11-28 05:13:28 +00002486 return DFSResult->getILP(A) < DFSResult->getILP(B);
Andrew Trick1e94e982012-10-15 18:02:27 +00002487 else
Andrew Trick8b1496c2012-11-28 05:13:28 +00002488 return DFSResult->getILP(A) > DFSResult->getILP(B);
Andrew Trick1e94e982012-10-15 18:02:27 +00002489 }
2490};
2491
2492/// \brief Schedule based on the ILP metric.
2493class ILPScheduler : public MachineSchedStrategy {
Andrew Trick8b1496c2012-11-28 05:13:28 +00002494 /// In case all subtrees are eventually connected to a common root through
2495 /// data dependence (e.g. reduction), place an upper limit on their size.
2496 ///
2497 /// FIXME: A subtree limit is generally good, but in the situation commented
2498 /// above, where multiple similar subtrees feed a common root, we should
2499 /// only split at a point where the resulting subtrees will be balanced.
2500 /// (a motivating test case must be found).
2501 static const unsigned SubtreeLimit = 16;
2502
Andrew Trick178f7d02013-01-25 04:01:04 +00002503 ScheduleDAGMI *DAG;
Andrew Trick1e94e982012-10-15 18:02:27 +00002504 ILPOrder Cmp;
2505
2506 std::vector<SUnit*> ReadyQ;
2507public:
Andrew Trick178f7d02013-01-25 04:01:04 +00002508 ILPScheduler(bool MaximizeILP): DAG(0), Cmp(MaximizeILP) {}
Andrew Trick1e94e982012-10-15 18:02:27 +00002509
Andrew Trick178f7d02013-01-25 04:01:04 +00002510 virtual void initialize(ScheduleDAGMI *dag) {
2511 DAG = dag;
Andrew Trick4e1fb182013-01-25 06:33:57 +00002512 DAG->computeDFSResult();
Andrew Trick178f7d02013-01-25 04:01:04 +00002513 Cmp.DFSResult = DAG->getDFSResult();
2514 Cmp.ScheduledTrees = &DAG->getScheduledTrees();
Andrew Trick1e94e982012-10-15 18:02:27 +00002515 ReadyQ.clear();
Andrew Trick1e94e982012-10-15 18:02:27 +00002516 }
2517
2518 virtual void registerRoots() {
Benjamin Kramer5175fd92012-11-29 14:36:26 +00002519 // Restore the heap in ReadyQ with the updated DFS results.
2520 std::make_heap(ReadyQ.begin(), ReadyQ.end(), Cmp);
Andrew Trick1e94e982012-10-15 18:02:27 +00002521 }
2522
2523 /// Implement MachineSchedStrategy interface.
2524 /// -----------------------------------------
2525
Andrew Trick8b1496c2012-11-28 05:13:28 +00002526 /// Callback to select the highest priority node from the ready Q.
Andrew Trick1e94e982012-10-15 18:02:27 +00002527 virtual SUnit *pickNode(bool &IsTopNode) {
2528 if (ReadyQ.empty()) return NULL;
Matt Arsenault26c417b2013-03-21 00:57:21 +00002529 std::pop_heap(ReadyQ.begin(), ReadyQ.end(), Cmp);
Andrew Trick1e94e982012-10-15 18:02:27 +00002530 SUnit *SU = ReadyQ.back();
2531 ReadyQ.pop_back();
2532 IsTopNode = false;
Andrew Trickbaedcd72013-04-13 06:07:49 +00002533 DEBUG(dbgs() << "Pick node " << "SU(" << SU->NodeNum << ") "
Andrew Trick178f7d02013-01-25 04:01:04 +00002534 << " ILP: " << DAG->getDFSResult()->getILP(SU)
2535 << " Tree: " << DAG->getDFSResult()->getSubtreeID(SU) << " @"
2536 << DAG->getDFSResult()->getSubtreeLevel(
Andrew Trickbaedcd72013-04-13 06:07:49 +00002537 DAG->getDFSResult()->getSubtreeID(SU)) << '\n'
2538 << "Scheduling " << *SU->getInstr());
Andrew Trick1e94e982012-10-15 18:02:27 +00002539 return SU;
2540 }
2541
Andrew Trick178f7d02013-01-25 04:01:04 +00002542 /// \brief Scheduler callback to notify that a new subtree is scheduled.
2543 virtual void scheduleTree(unsigned SubtreeID) {
2544 std::make_heap(ReadyQ.begin(), ReadyQ.end(), Cmp);
2545 }
2546
Andrew Trick8b1496c2012-11-28 05:13:28 +00002547 /// Callback after a node is scheduled. Mark a newly scheduled tree, notify
2548 /// DFSResults, and resort the priority Q.
2549 virtual void schedNode(SUnit *SU, bool IsTopNode) {
2550 assert(!IsTopNode && "SchedDFSResult needs bottom-up");
Andrew Trick8b1496c2012-11-28 05:13:28 +00002551 }
Andrew Trick1e94e982012-10-15 18:02:27 +00002552
2553 virtual void releaseTopNode(SUnit *) { /*only called for top roots*/ }
2554
2555 virtual void releaseBottomNode(SUnit *SU) {
2556 ReadyQ.push_back(SU);
2557 std::push_heap(ReadyQ.begin(), ReadyQ.end(), Cmp);
2558 }
2559};
2560} // namespace
2561
2562static ScheduleDAGInstrs *createILPMaxScheduler(MachineSchedContext *C) {
2563 return new ScheduleDAGMI(C, new ILPScheduler(true));
2564}
2565static ScheduleDAGInstrs *createILPMinScheduler(MachineSchedContext *C) {
2566 return new ScheduleDAGMI(C, new ILPScheduler(false));
2567}
2568static MachineSchedRegistry ILPMaxRegistry(
2569 "ilpmax", "Schedule bottom-up for max ILP", createILPMaxScheduler);
2570static MachineSchedRegistry ILPMinRegistry(
2571 "ilpmin", "Schedule bottom-up for min ILP", createILPMinScheduler);
2572
2573//===----------------------------------------------------------------------===//
Andrew Trick5edf2f02012-01-14 02:17:06 +00002574// Machine Instruction Shuffler for Correctness Testing
2575//===----------------------------------------------------------------------===//
2576
Andrew Trick96f678f2012-01-13 06:30:30 +00002577#ifndef NDEBUG
2578namespace {
Andrew Trick17d35e52012-03-14 04:00:41 +00002579/// Apply a less-than relation on the node order, which corresponds to the
2580/// instruction order prior to scheduling. IsReverse implements greater-than.
2581template<bool IsReverse>
2582struct SUnitOrder {
Andrew Trickc6cf11b2012-01-17 06:55:07 +00002583 bool operator()(SUnit *A, SUnit *B) const {
Andrew Trick17d35e52012-03-14 04:00:41 +00002584 if (IsReverse)
2585 return A->NodeNum > B->NodeNum;
2586 else
2587 return A->NodeNum < B->NodeNum;
Andrew Trickc6cf11b2012-01-17 06:55:07 +00002588 }
2589};
2590
Andrew Trick96f678f2012-01-13 06:30:30 +00002591/// Reorder instructions as much as possible.
Andrew Trick17d35e52012-03-14 04:00:41 +00002592class InstructionShuffler : public MachineSchedStrategy {
2593 bool IsAlternating;
2594 bool IsTopDown;
2595
2596 // Using a less-than relation (SUnitOrder<false>) for the TopQ priority
2597 // gives nodes with a higher number higher priority causing the latest
2598 // instructions to be scheduled first.
2599 PriorityQueue<SUnit*, std::vector<SUnit*>, SUnitOrder<false> >
2600 TopQ;
2601 // When scheduling bottom-up, use greater-than as the queue priority.
2602 PriorityQueue<SUnit*, std::vector<SUnit*>, SUnitOrder<true> >
2603 BottomQ;
Andrew Trick96f678f2012-01-13 06:30:30 +00002604public:
Andrew Trick17d35e52012-03-14 04:00:41 +00002605 InstructionShuffler(bool alternate, bool topdown)
2606 : IsAlternating(alternate), IsTopDown(topdown) {}
Andrew Trick96f678f2012-01-13 06:30:30 +00002607
Andrew Trick17d35e52012-03-14 04:00:41 +00002608 virtual void initialize(ScheduleDAGMI *) {
2609 TopQ.clear();
2610 BottomQ.clear();
2611 }
Andrew Trickc6cf11b2012-01-17 06:55:07 +00002612
Andrew Trick17d35e52012-03-14 04:00:41 +00002613 /// Implement MachineSchedStrategy interface.
2614 /// -----------------------------------------
2615
2616 virtual SUnit *pickNode(bool &IsTopNode) {
2617 SUnit *SU;
2618 if (IsTopDown) {
2619 do {
2620 if (TopQ.empty()) return NULL;
2621 SU = TopQ.top();
2622 TopQ.pop();
2623 } while (SU->isScheduled);
2624 IsTopNode = true;
2625 }
2626 else {
2627 do {
2628 if (BottomQ.empty()) return NULL;
2629 SU = BottomQ.top();
2630 BottomQ.pop();
2631 } while (SU->isScheduled);
2632 IsTopNode = false;
2633 }
2634 if (IsAlternating)
2635 IsTopDown = !IsTopDown;
Andrew Trickc6cf11b2012-01-17 06:55:07 +00002636 return SU;
2637 }
2638
Andrew Trick0a39d4e2012-05-24 22:11:09 +00002639 virtual void schedNode(SUnit *SU, bool IsTopNode) {}
2640
Andrew Trick17d35e52012-03-14 04:00:41 +00002641 virtual void releaseTopNode(SUnit *SU) {
2642 TopQ.push(SU);
2643 }
2644 virtual void releaseBottomNode(SUnit *SU) {
2645 BottomQ.push(SU);
Andrew Trick96f678f2012-01-13 06:30:30 +00002646 }
2647};
2648} // namespace
2649
Andrew Trickc174eaf2012-03-08 01:41:12 +00002650static ScheduleDAGInstrs *createInstructionShuffler(MachineSchedContext *C) {
Andrew Trick17d35e52012-03-14 04:00:41 +00002651 bool Alternate = !ForceTopDown && !ForceBottomUp;
2652 bool TopDown = !ForceBottomUp;
Benjamin Kramer689e0b42012-03-14 11:26:37 +00002653 assert((TopDown || !ForceTopDown) &&
Andrew Trick17d35e52012-03-14 04:00:41 +00002654 "-misched-topdown incompatible with -misched-bottomup");
2655 return new ScheduleDAGMI(C, new InstructionShuffler(Alternate, TopDown));
Andrew Trick96f678f2012-01-13 06:30:30 +00002656}
Andrew Trick17d35e52012-03-14 04:00:41 +00002657static MachineSchedRegistry ShufflerRegistry(
2658 "shuffle", "Shuffle machine instructions alternating directions",
2659 createInstructionShuffler);
Andrew Trick96f678f2012-01-13 06:30:30 +00002660#endif // !NDEBUG
Andrew Trick30849792013-01-25 07:45:29 +00002661
2662//===----------------------------------------------------------------------===//
2663// GraphWriter support for ScheduleDAGMI.
2664//===----------------------------------------------------------------------===//
2665
2666#ifndef NDEBUG
2667namespace llvm {
2668
2669template<> struct GraphTraits<
2670 ScheduleDAGMI*> : public GraphTraits<ScheduleDAG*> {};
2671
2672template<>
2673struct DOTGraphTraits<ScheduleDAGMI*> : public DefaultDOTGraphTraits {
2674
2675 DOTGraphTraits (bool isSimple=false) : DefaultDOTGraphTraits(isSimple) {}
2676
2677 static std::string getGraphName(const ScheduleDAG *G) {
2678 return G->MF.getName();
2679 }
2680
2681 static bool renderGraphFromBottomUp() {
2682 return true;
2683 }
2684
2685 static bool isNodeHidden(const SUnit *Node) {
2686 return (Node->NumPreds > 10 || Node->NumSuccs > 10);
2687 }
2688
2689 static bool hasNodeAddressLabel(const SUnit *Node,
2690 const ScheduleDAG *Graph) {
2691 return false;
2692 }
2693
2694 /// If you want to override the dot attributes printed for a particular
2695 /// edge, override this method.
2696 static std::string getEdgeAttributes(const SUnit *Node,
2697 SUnitIterator EI,
2698 const ScheduleDAG *Graph) {
2699 if (EI.isArtificialDep())
2700 return "color=cyan,style=dashed";
2701 if (EI.isCtrlDep())
2702 return "color=blue,style=dashed";
2703 return "";
2704 }
2705
2706 static std::string getNodeLabel(const SUnit *SU, const ScheduleDAG *G) {
2707 std::string Str;
2708 raw_string_ostream SS(Str);
2709 SS << "SU(" << SU->NodeNum << ')';
2710 return SS.str();
2711 }
2712 static std::string getNodeDescription(const SUnit *SU, const ScheduleDAG *G) {
2713 return G->getGraphNodeLabel(SU);
2714 }
2715
2716 static std::string getNodeAttributes(const SUnit *N,
2717 const ScheduleDAG *Graph) {
2718 std::string Str("shape=Mrecord");
2719 const SchedDFSResult *DFS =
2720 static_cast<const ScheduleDAGMI*>(Graph)->getDFSResult();
2721 if (DFS) {
2722 Str += ",style=filled,fillcolor=\"#";
2723 Str += DOT::getColorString(DFS->getSubtreeID(N));
2724 Str += '"';
2725 }
2726 return Str;
2727 }
2728};
2729} // namespace llvm
2730#endif // NDEBUG
2731
2732/// viewGraph - Pop up a ghostview window with the reachable parts of the DAG
2733/// rendered using 'dot'.
2734///
2735void ScheduleDAGMI::viewGraph(const Twine &Name, const Twine &Title) {
2736#ifndef NDEBUG
2737 ViewGraph(this, Name, false, Title);
2738#else
2739 errs() << "ScheduleDAGMI::viewGraph is only available in debug builds on "
2740 << "systems with Graphviz or gv!\n";
2741#endif // NDEBUG
2742}
2743
2744/// Out-of-line implementation with no arguments is handy for gdb.
2745void ScheduleDAGMI::viewGraph() {
2746 viewGraph(getDAGName(), "Scheduling-Units Graph for " + getDAGName());
2747}