blob: 283d0f18c796fea04341ba4189eff44cf21066fb [file] [log] [blame]
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001//===-- ARMISelDAGToDAG.cpp - A dag to dag inst selector for ARM ----------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file was developed by Chris Lattner and is distributed under
6// the University of Illinois Open Source License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file defines an instruction selector for the ARM target.
11//
12//===----------------------------------------------------------------------===//
13
14#include "ARM.h"
15#include "ARMTargetMachine.h"
Rafael Espindola84b19be2006-07-16 01:02:57 +000016#include "llvm/CallingConv.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000017#include "llvm/DerivedTypes.h"
18#include "llvm/Function.h"
Rafael Espindola7246d332006-09-21 11:29:52 +000019#include "llvm/Constants.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000020#include "llvm/Intrinsics.h"
21#include "llvm/CodeGen/MachineFrameInfo.h"
22#include "llvm/CodeGen/MachineFunction.h"
23#include "llvm/CodeGen/MachineInstrBuilder.h"
24#include "llvm/CodeGen/SelectionDAG.h"
25#include "llvm/CodeGen/SelectionDAGISel.h"
26#include "llvm/CodeGen/SSARegMap.h"
27#include "llvm/Target/TargetLowering.h"
28#include "llvm/Support/Debug.h"
29#include <iostream>
Rafael Espindolaa2845842006-10-05 16:48:49 +000030#include <vector>
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000031using namespace llvm;
32
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000033namespace {
34 class ARMTargetLowering : public TargetLowering {
Rafael Espindola755be9b2006-08-25 17:55:16 +000035 int VarArgsFrameIndex; // FrameIndex for start of varargs area.
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000036 public:
37 ARMTargetLowering(TargetMachine &TM);
38 virtual SDOperand LowerOperation(SDOperand Op, SelectionDAG &DAG);
Rafael Espindola84b19be2006-07-16 01:02:57 +000039 virtual const char *getTargetNodeName(unsigned Opcode) const;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000040 };
41
42}
43
44ARMTargetLowering::ARMTargetLowering(TargetMachine &TM)
45 : TargetLowering(TM) {
Rafael Espindola3717ca92006-08-20 01:49:49 +000046 addRegisterClass(MVT::i32, ARM::IntRegsRegisterClass);
Rafael Espindola27185192006-09-29 21:20:16 +000047 addRegisterClass(MVT::f32, ARM::FPRegsRegisterClass);
48 addRegisterClass(MVT::f64, ARM::DFPRegsRegisterClass);
Rafael Espindola3717ca92006-08-20 01:49:49 +000049
Rafael Espindolaad557f92006-10-09 14:13:40 +000050 setLoadXAction(ISD::EXTLOAD, MVT::f32, Expand);
51
Rafael Espindolab47e1d02006-10-10 18:55:14 +000052 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
Rafael Espindola27185192006-09-29 21:20:16 +000053 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
Rafael Espindola3717ca92006-08-20 01:49:49 +000054
Rafael Espindola493a7fc2006-10-10 20:38:57 +000055 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Custom);
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +000056 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Custom);
57
Rafael Espindola06c1e7e2006-08-01 12:58:43 +000058 setOperationAction(ISD::RET, MVT::Other, Custom);
59 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
60 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
Rafael Espindola341b8642006-08-04 12:48:42 +000061
Rafael Espindola48bc9fb2006-10-09 16:28:33 +000062 setOperationAction(ISD::SELECT, MVT::i32, Expand);
63
Rafael Espindola3c000bf2006-08-21 22:00:32 +000064 setOperationAction(ISD::SETCC, MVT::i32, Expand);
Rafael Espindola4b20fbc2006-10-10 12:56:00 +000065 setOperationAction(ISD::SETCC, MVT::f32, Expand);
66 setOperationAction(ISD::SETCC, MVT::f64, Expand);
67
Rafael Espindola3c000bf2006-08-21 22:00:32 +000068 setOperationAction(ISD::SELECT_CC, MVT::i32, Custom);
Rafael Espindola687bc492006-08-24 13:45:55 +000069 setOperationAction(ISD::BR_CC, MVT::i32, Custom);
Rafael Espindola4b20fbc2006-10-10 12:56:00 +000070 setOperationAction(ISD::BR_CC, MVT::f32, Custom);
71 setOperationAction(ISD::BR_CC, MVT::f64, Custom);
Rafael Espindola3c000bf2006-08-21 22:00:32 +000072
Rafael Espindolad2b56682006-10-14 17:59:54 +000073 setOperationAction(ISD::BRCOND, MVT::Other, Expand);
74
Rafael Espindola0505be02006-10-16 21:10:32 +000075 setOperationAction(ISD::SHL_PARTS, MVT::i32, Expand);
76 setOperationAction(ISD::SRA_PARTS, MVT::i32, Expand);
77 setOperationAction(ISD::SRL_PARTS, MVT::i32, Expand);
Rafael Espindola226f8bc2006-10-17 21:05:33 +000078 setOperationAction(ISD::SDIV, MVT::i32, Expand);
79 setOperationAction(ISD::UDIV, MVT::i32, Expand);
80 setOperationAction(ISD::SREM, MVT::i32, Expand);
81 setOperationAction(ISD::UREM, MVT::i32, Expand);
Rafael Espindola0505be02006-10-16 21:10:32 +000082
Rafael Espindola755be9b2006-08-25 17:55:16 +000083 setOperationAction(ISD::VASTART, MVT::Other, Custom);
84 setOperationAction(ISD::VAEND, MVT::Other, Expand);
85
Rafael Espindolacd71da52006-10-03 17:27:58 +000086 setOperationAction(ISD::ConstantFP, MVT::f64, Expand);
87 setOperationAction(ISD::ConstantFP, MVT::f32, Expand);
88
Rafael Espindola341b8642006-08-04 12:48:42 +000089 setSchedulingPreference(SchedulingForRegPressure);
Rafael Espindola3717ca92006-08-20 01:49:49 +000090 computeRegisterProperties();
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000091}
92
Rafael Espindola84b19be2006-07-16 01:02:57 +000093namespace llvm {
94 namespace ARMISD {
95 enum NodeType {
96 // Start the numbering where the builting ops and target ops leave off.
97 FIRST_NUMBER = ISD::BUILTIN_OP_END+ARM::INSTRUCTION_LIST_END,
98 /// CALL - A direct function call.
Rafael Espindolaf4fda802006-08-03 17:02:20 +000099 CALL,
100
101 /// Return with a flag operand.
Rafael Espindola3c000bf2006-08-21 22:00:32 +0000102 RET_FLAG,
103
104 CMP,
105
Rafael Espindola687bc492006-08-24 13:45:55 +0000106 SELECT,
107
Rafael Espindola27185192006-09-29 21:20:16 +0000108 BR,
109
Rafael Espindola9e071f02006-10-02 19:30:56 +0000110 FSITOS,
Rafael Espindolab47e1d02006-10-10 18:55:14 +0000111 FTOSIS,
Rafael Espindola9e071f02006-10-02 19:30:56 +0000112
113 FSITOD,
Rafael Espindolab47e1d02006-10-10 18:55:14 +0000114 FTOSID,
Rafael Espindola9e071f02006-10-02 19:30:56 +0000115
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +0000116 FUITOS,
Rafael Espindola493a7fc2006-10-10 20:38:57 +0000117 FTOUIS,
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +0000118
119 FUITOD,
Rafael Espindola493a7fc2006-10-10 20:38:57 +0000120 FTOUID,
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +0000121
Rafael Espindolaa2845842006-10-05 16:48:49 +0000122 FMRRD,
123
Rafael Espindola4b20fbc2006-10-10 12:56:00 +0000124 FMDRR,
125
126 FMSTAT
Rafael Espindola84b19be2006-07-16 01:02:57 +0000127 };
128 }
129}
130
Rafael Espindola42b62f32006-10-13 13:14:59 +0000131/// DAGFPCCToARMCC - Convert a DAG fp condition code to an ARM CC
Rafael Espindola6c5ae3e2006-10-14 13:42:53 +0000132// Unordered = !N & !Z & C & V = V
133// Ordered = N | Z | !C | !V = N | Z | !V
Rafael Espindola42b62f32006-10-13 13:14:59 +0000134static ARMCC::CondCodes DAGFPCCToARMCC(ISD::CondCode CC) {
Rafael Espindola6f602de2006-08-24 16:13:15 +0000135 switch (CC) {
Rafael Espindolaebdabda2006-09-21 13:06:26 +0000136 default:
Rafael Espindola42b62f32006-10-13 13:14:59 +0000137 assert(0 && "Unknown fp condition code!");
Rafael Espindola6c5ae3e2006-10-14 13:42:53 +0000138// SETOEQ = (N | Z | !V) & Z = Z = EQ
139 case ISD::SETEQ:
Rafael Espindola4b20fbc2006-10-10 12:56:00 +0000140 case ISD::SETOEQ: return ARMCC::EQ;
Rafael Espindola6c5ae3e2006-10-14 13:42:53 +0000141// SETOGT = (N | Z | !V) & !N & !Z = !V &!N &!Z = (N = V) & !Z = GT
142 case ISD::SETGT:
Rafael Espindola42b62f32006-10-13 13:14:59 +0000143 case ISD::SETOGT: return ARMCC::GT;
Rafael Espindola6c5ae3e2006-10-14 13:42:53 +0000144// SETOGE = (N | Z | !V) & !N = (Z | !V) & !N = !V & !N = GE
145 case ISD::SETGE:
Rafael Espindola4b20fbc2006-10-10 12:56:00 +0000146 case ISD::SETOGE: return ARMCC::GE;
Rafael Espindola6c5ae3e2006-10-14 13:42:53 +0000147// SETOLT = (N | Z | !V) & N = N = MI
148 case ISD::SETLT:
149 case ISD::SETOLT: return ARMCC::MI;
150// SETOLE = (N | Z | !V) & (N | Z) = N | Z = !C | Z = LS
151 case ISD::SETLE:
152 case ISD::SETOLE: return ARMCC::LS;
153// SETONE = (N | Z | !V) & !Z = (N | !V) & Z = !V & Z = Z = NE
154 case ISD::SETNE:
Rafael Espindola42b62f32006-10-13 13:14:59 +0000155 case ISD::SETONE: return ARMCC::NE;
Rafael Espindola6c5ae3e2006-10-14 13:42:53 +0000156// SETO = N | Z | !V = Z | !V = !V = VC
157 case ISD::SETO: return ARMCC::VC;
158// SETUO = V = VS
159 case ISD::SETUO: return ARMCC::VS;
160// SETUEQ = V | Z = ??
161// SETUGT = V | (!Z & !N) = !Z & !N = !Z & C = HI
162 case ISD::SETUGT: return ARMCC::HI;
163// SETUGE = V | !N = !N = PL
Rafael Espindola42b62f32006-10-13 13:14:59 +0000164 case ISD::SETUGE: return ARMCC::PL;
Rafael Espindola6c5ae3e2006-10-14 13:42:53 +0000165// SETULT = V | N = ??
166// SETULE = V | Z | N = ??
167// SETUNE = V | !Z = !Z = NE
Rafael Espindola42b62f32006-10-13 13:14:59 +0000168 case ISD::SETUNE: return ARMCC::NE;
169 }
170}
171
172/// DAGIntCCToARMCC - Convert a DAG integer condition code to an ARM CC
173static ARMCC::CondCodes DAGIntCCToARMCC(ISD::CondCode CC) {
174 switch (CC) {
175 default:
176 assert(0 && "Unknown integer condition code!");
177 case ISD::SETEQ: return ARMCC::EQ;
178 case ISD::SETNE: return ARMCC::NE;
179 case ISD::SETLT: return ARMCC::LT;
180 case ISD::SETLE: return ARMCC::LE;
181 case ISD::SETGT: return ARMCC::GT;
182 case ISD::SETGE: return ARMCC::GE;
Rafael Espindolabc4cec92006-09-03 13:19:16 +0000183 case ISD::SETULT: return ARMCC::CC;
Rafael Espindola42b62f32006-10-13 13:14:59 +0000184 case ISD::SETULE: return ARMCC::LS;
185 case ISD::SETUGT: return ARMCC::HI;
186 case ISD::SETUGE: return ARMCC::CS;
Rafael Espindola6f602de2006-08-24 16:13:15 +0000187 }
188}
189
Rafael Espindola84b19be2006-07-16 01:02:57 +0000190const char *ARMTargetLowering::getTargetNodeName(unsigned Opcode) const {
191 switch (Opcode) {
192 default: return 0;
193 case ARMISD::CALL: return "ARMISD::CALL";
Rafael Espindolaf4fda802006-08-03 17:02:20 +0000194 case ARMISD::RET_FLAG: return "ARMISD::RET_FLAG";
Rafael Espindola3c000bf2006-08-21 22:00:32 +0000195 case ARMISD::SELECT: return "ARMISD::SELECT";
196 case ARMISD::CMP: return "ARMISD::CMP";
Rafael Espindola687bc492006-08-24 13:45:55 +0000197 case ARMISD::BR: return "ARMISD::BR";
Rafael Espindola27185192006-09-29 21:20:16 +0000198 case ARMISD::FSITOS: return "ARMISD::FSITOS";
Rafael Espindolab47e1d02006-10-10 18:55:14 +0000199 case ARMISD::FTOSIS: return "ARMISD::FTOSIS";
Rafael Espindola9e071f02006-10-02 19:30:56 +0000200 case ARMISD::FSITOD: return "ARMISD::FSITOD";
Rafael Espindolab47e1d02006-10-10 18:55:14 +0000201 case ARMISD::FTOSID: return "ARMISD::FTOSID";
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +0000202 case ARMISD::FUITOS: return "ARMISD::FUITOS";
Rafael Espindola493a7fc2006-10-10 20:38:57 +0000203 case ARMISD::FTOUIS: return "ARMISD::FTOUIS";
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +0000204 case ARMISD::FUITOD: return "ARMISD::FUITOD";
Rafael Espindola493a7fc2006-10-10 20:38:57 +0000205 case ARMISD::FTOUID: return "ARMISD::FTOUID";
Rafael Espindola9e071f02006-10-02 19:30:56 +0000206 case ARMISD::FMRRD: return "ARMISD::FMRRD";
Rafael Espindolaa2845842006-10-05 16:48:49 +0000207 case ARMISD::FMDRR: return "ARMISD::FMDRR";
Rafael Espindola4b20fbc2006-10-10 12:56:00 +0000208 case ARMISD::FMSTAT: return "ARMISD::FMSTAT";
Rafael Espindola84b19be2006-07-16 01:02:57 +0000209 }
210}
211
Rafael Espindolaa2845842006-10-05 16:48:49 +0000212class ArgumentLayout {
213 std::vector<bool> is_reg;
214 std::vector<unsigned> pos;
215 std::vector<MVT::ValueType> types;
216public:
Rafael Espindola39b5a212006-10-05 17:46:48 +0000217 ArgumentLayout(const std::vector<MVT::ValueType> &Types) {
Rafael Espindolaa2845842006-10-05 16:48:49 +0000218 types = Types;
219
220 unsigned RegNum = 0;
221 unsigned StackOffset = 0;
Rafael Espindola39b5a212006-10-05 17:46:48 +0000222 for(std::vector<MVT::ValueType>::const_iterator I = Types.begin();
Rafael Espindolaa2845842006-10-05 16:48:49 +0000223 I != Types.end();
224 ++I) {
225 MVT::ValueType VT = *I;
226 assert(VT == MVT::i32 || VT == MVT::f32 || VT == MVT::f64);
227 unsigned size = MVT::getSizeInBits(VT)/32;
228
229 RegNum = ((RegNum + size - 1) / size) * size;
230 if (RegNum < 4) {
231 pos.push_back(RegNum);
232 is_reg.push_back(true);
233 RegNum += size;
234 } else {
235 unsigned bytes = size * 32/8;
236 StackOffset = ((StackOffset + bytes - 1) / bytes) * bytes;
237 pos.push_back(StackOffset);
238 is_reg.push_back(false);
239 StackOffset += bytes;
240 }
241 }
242 }
243 unsigned getRegisterNum(unsigned argNum) {
244 assert(isRegister(argNum));
245 return pos[argNum];
246 }
247 unsigned getOffset(unsigned argNum) {
248 assert(isOffset(argNum));
249 return pos[argNum];
250 }
251 unsigned isRegister(unsigned argNum) {
252 assert(argNum < is_reg.size());
253 return is_reg[argNum];
254 }
255 unsigned isOffset(unsigned argNum) {
256 return !isRegister(argNum);
257 }
258 MVT::ValueType getType(unsigned argNum) {
259 assert(argNum < types.size());
260 return types[argNum];
261 }
262 unsigned getStackSize(void) {
263 int last = is_reg.size() - 1;
Rafael Espindolaaf1dabe2006-10-06 17:26:30 +0000264 if (last < 0)
265 return 0;
Rafael Espindolaa2845842006-10-05 16:48:49 +0000266 if (isRegister(last))
267 return 0;
268 return getOffset(last) + MVT::getSizeInBits(getType(last))/8;
269 }
270 int lastRegArg(void) {
271 int size = is_reg.size();
272 int last = 0;
273 while(last < size && isRegister(last))
274 last++;
275 last--;
276 return last;
277 }
Rafael Espindolaaf1dabe2006-10-06 17:26:30 +0000278 int lastRegNum(void) {
Rafael Espindolaa2845842006-10-05 16:48:49 +0000279 int l = lastRegArg();
280 if (l < 0)
281 return -1;
282 unsigned r = getRegisterNum(l);
283 MVT::ValueType t = getType(l);
284 assert(t == MVT::i32 || t == MVT::f32 || t == MVT::f64);
285 if (t == MVT::f64)
286 return r + 1;
287 return r;
288 }
289};
290
Rafael Espindola84b19be2006-07-16 01:02:57 +0000291// This transforms a ISD::CALL node into a
292// callseq_star <- ARMISD:CALL <- callseq_end
293// chain
Rafael Espindolac3c1a862006-05-25 11:00:18 +0000294static SDOperand LowerCALL(SDOperand Op, SelectionDAG &DAG) {
Rafael Espindola84b19be2006-07-16 01:02:57 +0000295 SDOperand Chain = Op.getOperand(0);
296 unsigned CallConv = cast<ConstantSDNode>(Op.getOperand(1))->getValue();
Rafael Espindola5f1b6982006-10-18 12:03:07 +0000297 assert((CallConv == CallingConv::C ||
298 CallConv == CallingConv::Fast)
299 && "unknown calling convention");
Rafael Espindola84b19be2006-07-16 01:02:57 +0000300 bool isVarArg = cast<ConstantSDNode>(Op.getOperand(2))->getValue() != 0;
Rafael Espindola84b19be2006-07-16 01:02:57 +0000301 bool isTailCall = cast<ConstantSDNode>(Op.getOperand(3))->getValue() != 0;
Rafael Espindola84b19be2006-07-16 01:02:57 +0000302 SDOperand Callee = Op.getOperand(4);
303 unsigned NumOps = (Op.getNumOperands() - 5) / 2;
Rafael Espindola1a009462006-08-08 13:02:29 +0000304 SDOperand StackPtr = DAG.getRegister(ARM::R13, MVT::i32);
Rafael Espindolaa2845842006-10-05 16:48:49 +0000305 static const unsigned regs[] = {
Rafael Espindolafac00a92006-07-25 20:17:20 +0000306 ARM::R0, ARM::R1, ARM::R2, ARM::R3
307 };
308
Rafael Espindolaa2845842006-10-05 16:48:49 +0000309 std::vector<MVT::ValueType> Types;
310 for (unsigned i = 0; i < NumOps; ++i) {
311 MVT::ValueType VT = Op.getOperand(5+2*i).getValueType();
312 Types.push_back(VT);
313 }
314 ArgumentLayout Layout(Types);
Rafael Espindolafac00a92006-07-25 20:17:20 +0000315
Rafael Espindolaa2845842006-10-05 16:48:49 +0000316 unsigned NumBytes = Layout.getStackSize();
317
318 Chain = DAG.getCALLSEQ_START(Chain,
319 DAG.getConstant(NumBytes, MVT::i32));
320
321 //Build a sequence of stores
322 std::vector<SDOperand> MemOpChains;
323 for (unsigned i = Layout.lastRegArg() + 1; i < NumOps; ++i) {
324 SDOperand Arg = Op.getOperand(5+2*i);
325 unsigned ArgOffset = Layout.getOffset(i);
326 SDOperand PtrOff = DAG.getConstant(ArgOffset, StackPtr.getValueType());
327 PtrOff = DAG.getNode(ISD::ADD, MVT::i32, StackPtr, PtrOff);
Evan Cheng8b2794a2006-10-13 21:14:26 +0000328 MemOpChains.push_back(DAG.getStore(Chain, Arg, PtrOff, NULL, 0));
Rafael Espindolafac00a92006-07-25 20:17:20 +0000329 }
Rafael Espindola1a009462006-08-08 13:02:29 +0000330 if (!MemOpChains.empty())
Chris Lattnere2199452006-08-11 17:38:39 +0000331 Chain = DAG.getNode(ISD::TokenFactor, MVT::Other,
332 &MemOpChains[0], MemOpChains.size());
Rafael Espindolafac00a92006-07-25 20:17:20 +0000333
Rafael Espindola0505be02006-10-16 21:10:32 +0000334 // If the callee is a GlobalAddress node (quite common, every direct call is)
335 // turn it into a TargetGlobalAddress node so that legalize doesn't hack it.
336 // Likewise ExternalSymbol -> TargetExternalSymbol.
337 assert(Callee.getValueType() == MVT::i32);
Rafael Espindola84b19be2006-07-16 01:02:57 +0000338 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
Rafael Espindola0505be02006-10-16 21:10:32 +0000339 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), MVT::i32);
340 else if (ExternalSymbolSDNode *E = dyn_cast<ExternalSymbolSDNode>(Callee))
341 Callee = DAG.getTargetExternalSymbol(E->getSymbol(), MVT::i32);
Rafael Espindola84b19be2006-07-16 01:02:57 +0000342
343 // If this is a direct call, pass the chain and the callee.
344 assert (Callee.Val);
345 std::vector<SDOperand> Ops;
346 Ops.push_back(Chain);
347 Ops.push_back(Callee);
348
Rafael Espindolaa2845842006-10-05 16:48:49 +0000349 // Build a sequence of copy-to-reg nodes chained together with token chain
350 // and flag operands which copy the outgoing args into the appropriate regs.
351 SDOperand InFlag;
Rafael Espindolaaf1dabe2006-10-06 17:26:30 +0000352 for (int i = 0, e = Layout.lastRegArg(); i <= e; ++i) {
Rafael Espindola4a408d42006-10-06 12:50:22 +0000353 SDOperand Arg = Op.getOperand(5+2*i);
354 unsigned RegNum = Layout.getRegisterNum(i);
355 unsigned Reg1 = regs[RegNum];
356 MVT::ValueType VT = Layout.getType(i);
357 assert(VT == Arg.getValueType());
358 assert(VT == MVT::i32 || VT == MVT::f32 || VT == MVT::f64);
Rafael Espindolaa2845842006-10-05 16:48:49 +0000359
360 // Add argument register to the end of the list so that it is known live
361 // into the call.
Rafael Espindola4a408d42006-10-06 12:50:22 +0000362 Ops.push_back(DAG.getRegister(Reg1, MVT::i32));
363 if (VT == MVT::f64) {
364 unsigned Reg2 = regs[RegNum + 1];
365 SDOperand SDReg1 = DAG.getRegister(Reg1, MVT::i32);
366 SDOperand SDReg2 = DAG.getRegister(Reg2, MVT::i32);
367
368 Ops.push_back(DAG.getRegister(Reg2, MVT::i32));
369 SDVTList VTs = DAG.getVTList(MVT::Other, MVT::Flag);
Rafael Espindola935b1f82006-10-06 20:33:26 +0000370 SDOperand Ops[] = {Chain, SDReg1, SDReg2, Arg, InFlag};
371 Chain = DAG.getNode(ARMISD::FMRRD, VTs, Ops, InFlag.Val ? 5 : 4);
Rafael Espindola4a408d42006-10-06 12:50:22 +0000372 } else {
373 if (VT == MVT::f32)
374 Arg = DAG.getNode(ISD::BIT_CONVERT, MVT::i32, Arg);
375 Chain = DAG.getCopyToReg(Chain, Reg1, Arg, InFlag);
376 }
377 InFlag = Chain.getValue(1);
Rafael Espindolaa2845842006-10-05 16:48:49 +0000378 }
379
380 std::vector<MVT::ValueType> NodeTys;
381 NodeTys.push_back(MVT::Other); // Returns a chain
382 NodeTys.push_back(MVT::Flag); // Returns a flag for retval copy to use.
Rafael Espindola7a53bd02006-08-09 16:41:12 +0000383
Rafael Espindola84b19be2006-07-16 01:02:57 +0000384 unsigned CallOpc = ARMISD::CALL;
Rafael Espindolafac00a92006-07-25 20:17:20 +0000385 if (InFlag.Val)
386 Ops.push_back(InFlag);
Chris Lattner87428672006-08-11 17:22:35 +0000387 Chain = DAG.getNode(CallOpc, NodeTys, &Ops[0], Ops.size());
Rafael Espindolafac00a92006-07-25 20:17:20 +0000388 InFlag = Chain.getValue(1);
Rafael Espindola84b19be2006-07-16 01:02:57 +0000389
Rafael Espindolafac00a92006-07-25 20:17:20 +0000390 std::vector<SDOperand> ResultVals;
391 NodeTys.clear();
392
393 // If the call has results, copy the values out of the ret val registers.
Rafael Espindola614057b2006-10-06 19:10:05 +0000394 MVT::ValueType VT = Op.Val->getValueType(0);
395 if (VT != MVT::Other) {
396 assert(VT == MVT::i32 || VT == MVT::f32 || VT == MVT::f64);
Rafael Espindola614057b2006-10-06 19:10:05 +0000397
398 SDOperand Value1 = DAG.getCopyFromReg(Chain, ARM::R0, MVT::i32, InFlag);
399 Chain = Value1.getValue(1);
400 InFlag = Value1.getValue(2);
Rafael Espindola26a76d12006-10-13 16:47:22 +0000401 NodeTys.push_back(VT);
402 if (VT == MVT::i32) {
403 ResultVals.push_back(Value1);
404 if (Op.Val->getValueType(1) == MVT::i32) {
405 SDOperand Value2 = DAG.getCopyFromReg(Chain, ARM::R1, MVT::i32, InFlag);
406 Chain = Value2.getValue(1);
407 ResultVals.push_back(Value2);
408 NodeTys.push_back(VT);
409 }
410 }
411 if (VT == MVT::f32) {
412 SDOperand Value = DAG.getNode(ISD::BIT_CONVERT, MVT::f32, Value1);
413 ResultVals.push_back(Value);
414 }
Rafael Espindola614057b2006-10-06 19:10:05 +0000415 if (VT == MVT::f64) {
416 SDOperand Value2 = DAG.getCopyFromReg(Chain, ARM::R1, MVT::i32, InFlag);
417 Chain = Value2.getValue(1);
Rafael Espindola26a76d12006-10-13 16:47:22 +0000418 SDOperand Value = DAG.getNode(ARMISD::FMDRR, MVT::f64, Value1, Value2);
419 ResultVals.push_back(Value);
Rafael Espindola614057b2006-10-06 19:10:05 +0000420 }
Rafael Espindolafac00a92006-07-25 20:17:20 +0000421 }
Rafael Espindola84b19be2006-07-16 01:02:57 +0000422
423 Chain = DAG.getNode(ISD::CALLSEQ_END, MVT::Other, Chain,
424 DAG.getConstant(NumBytes, MVT::i32));
Rafael Espindolafac00a92006-07-25 20:17:20 +0000425 NodeTys.push_back(MVT::Other);
Rafael Espindola84b19be2006-07-16 01:02:57 +0000426
Rafael Espindolafac00a92006-07-25 20:17:20 +0000427 if (ResultVals.empty())
428 return Chain;
429
430 ResultVals.push_back(Chain);
Chris Lattner87428672006-08-11 17:22:35 +0000431 SDOperand Res = DAG.getNode(ISD::MERGE_VALUES, NodeTys, &ResultVals[0],
432 ResultVals.size());
Rafael Espindolafac00a92006-07-25 20:17:20 +0000433 return Res.getValue(Op.ResNo);
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000434}
435
436static SDOperand LowerRET(SDOperand Op, SelectionDAG &DAG) {
437 SDOperand Copy;
Rafael Espindola4b023672006-06-05 22:26:14 +0000438 SDOperand Chain = Op.getOperand(0);
Rafael Espindola9e071f02006-10-02 19:30:56 +0000439 SDOperand R0 = DAG.getRegister(ARM::R0, MVT::i32);
440 SDOperand R1 = DAG.getRegister(ARM::R1, MVT::i32);
441
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000442 switch(Op.getNumOperands()) {
443 default:
444 assert(0 && "Do not know how to return this many arguments!");
445 abort();
Rafael Espindola4b023672006-06-05 22:26:14 +0000446 case 1: {
447 SDOperand LR = DAG.getRegister(ARM::R14, MVT::i32);
Rafael Espindola6312da02006-08-03 22:50:11 +0000448 return DAG.getNode(ARMISD::RET_FLAG, MVT::Other, Chain);
Rafael Espindola4b023672006-06-05 22:26:14 +0000449 }
Rafael Espindola27185192006-09-29 21:20:16 +0000450 case 3: {
451 SDOperand Val = Op.getOperand(1);
452 assert(Val.getValueType() == MVT::i32 ||
Rafael Espindola9e071f02006-10-02 19:30:56 +0000453 Val.getValueType() == MVT::f32 ||
454 Val.getValueType() == MVT::f64);
Rafael Espindola27185192006-09-29 21:20:16 +0000455
Rafael Espindola9e071f02006-10-02 19:30:56 +0000456 if (Val.getValueType() == MVT::f64) {
457 SDVTList VTs = DAG.getVTList(MVT::Other, MVT::Flag);
458 SDOperand Ops[] = {Chain, R0, R1, Val};
459 Copy = DAG.getNode(ARMISD::FMRRD, VTs, Ops, 4);
460 } else {
461 if (Val.getValueType() == MVT::f32)
462 Val = DAG.getNode(ISD::BIT_CONVERT, MVT::i32, Val);
463 Copy = DAG.getCopyToReg(Chain, R0, Val, SDOperand());
464 }
465
466 if (DAG.getMachineFunction().liveout_empty()) {
Rafael Espindola4b023672006-06-05 22:26:14 +0000467 DAG.getMachineFunction().addLiveOut(ARM::R0);
Rafael Espindola9e071f02006-10-02 19:30:56 +0000468 if (Val.getValueType() == MVT::f64)
469 DAG.getMachineFunction().addLiveOut(ARM::R1);
470 }
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000471 break;
Rafael Espindola27185192006-09-29 21:20:16 +0000472 }
Rafael Espindola3a02f022006-09-04 19:05:01 +0000473 case 5:
474 Copy = DAG.getCopyToReg(Chain, ARM::R1, Op.getOperand(3), SDOperand());
475 Copy = DAG.getCopyToReg(Copy, ARM::R0, Op.getOperand(1), Copy.getValue(1));
476 // If we haven't noted the R0+R1 are live out, do so now.
477 if (DAG.getMachineFunction().liveout_empty()) {
478 DAG.getMachineFunction().addLiveOut(ARM::R0);
479 DAG.getMachineFunction().addLiveOut(ARM::R1);
480 }
481 break;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000482 }
Rafael Espindola4b023672006-06-05 22:26:14 +0000483
Rafael Espindolaf4fda802006-08-03 17:02:20 +0000484 //We must use RET_FLAG instead of BRIND because BRIND doesn't have a flag
485 return DAG.getNode(ARMISD::RET_FLAG, MVT::Other, Copy, Copy.getValue(1));
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000486}
487
Rafael Espindola06c1e7e2006-08-01 12:58:43 +0000488static SDOperand LowerConstantPool(SDOperand Op, SelectionDAG &DAG) {
489 MVT::ValueType PtrVT = Op.getValueType();
490 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Evan Chengc356a572006-09-12 21:04:05 +0000491 Constant *C = CP->getConstVal();
Rafael Espindola06c1e7e2006-08-01 12:58:43 +0000492 SDOperand CPI = DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment());
493
494 return CPI;
495}
496
497static SDOperand LowerGlobalAddress(SDOperand Op,
498 SelectionDAG &DAG) {
499 GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Rafael Espindola61369da2006-08-14 19:01:24 +0000500 int alignment = 2;
501 SDOperand CPAddr = DAG.getConstantPool(GV, MVT::i32, alignment);
Evan Cheng466685d2006-10-09 20:57:25 +0000502 return DAG.getLoad(MVT::i32, DAG.getEntryNode(), CPAddr, NULL, 0);
Rafael Espindola06c1e7e2006-08-01 12:58:43 +0000503}
504
Rafael Espindola755be9b2006-08-25 17:55:16 +0000505static SDOperand LowerVASTART(SDOperand Op, SelectionDAG &DAG,
506 unsigned VarArgsFrameIndex) {
507 // vastart just stores the address of the VarArgsFrameIndex slot into the
508 // memory location argument.
509 MVT::ValueType PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
510 SDOperand FR = DAG.getFrameIndex(VarArgsFrameIndex, PtrVT);
Evan Cheng8b2794a2006-10-13 21:14:26 +0000511 SrcValueSDNode *SV = cast<SrcValueSDNode>(Op.getOperand(2));
512 return DAG.getStore(Op.getOperand(0), FR, Op.getOperand(1), SV->getValue(),
513 SV->getOffset());
Rafael Espindola755be9b2006-08-25 17:55:16 +0000514}
515
516static SDOperand LowerFORMAL_ARGUMENTS(SDOperand Op, SelectionDAG &DAG,
517 int &VarArgsFrameIndex) {
Rafael Espindolaa2845842006-10-05 16:48:49 +0000518 MachineFunction &MF = DAG.getMachineFunction();
519 MachineFrameInfo *MFI = MF.getFrameInfo();
520 SSARegMap *RegMap = MF.getSSARegMap();
521 unsigned NumArgs = Op.Val->getNumValues()-1;
522 SDOperand Root = Op.getOperand(0);
523 bool isVarArg = cast<ConstantSDNode>(Op.getOperand(2))->getValue() != 0;
524 static const unsigned REGS[] = {
525 ARM::R0, ARM::R1, ARM::R2, ARM::R3
526 };
527
528 std::vector<MVT::ValueType> Types(Op.Val->value_begin(), Op.Val->value_end() - 1);
529 ArgumentLayout Layout(Types);
530
Rafael Espindola337c4ad62006-06-12 12:28:08 +0000531 std::vector<SDOperand> ArgValues;
Rafael Espindola755be9b2006-08-25 17:55:16 +0000532 for (unsigned ArgNo = 0; ArgNo < NumArgs; ++ArgNo) {
Rafael Espindolaa2845842006-10-05 16:48:49 +0000533 MVT::ValueType VT = Types[ArgNo];
Rafael Espindola4b442b52006-05-23 02:48:20 +0000534
Rafael Espindolaa2845842006-10-05 16:48:49 +0000535 SDOperand Value;
536 if (Layout.isRegister(ArgNo)) {
537 assert(VT == MVT::i32 || VT == MVT::f32 || VT == MVT::f64);
538 unsigned RegNum = Layout.getRegisterNum(ArgNo);
539 unsigned Reg1 = REGS[RegNum];
540 unsigned VReg1 = RegMap->createVirtualRegister(&ARM::IntRegsRegClass);
541 SDOperand Value1 = DAG.getCopyFromReg(Root, VReg1, MVT::i32);
542 MF.addLiveIn(Reg1, VReg1);
543 if (VT == MVT::f64) {
544 unsigned Reg2 = REGS[RegNum + 1];
545 unsigned VReg2 = RegMap->createVirtualRegister(&ARM::IntRegsRegClass);
546 SDOperand Value2 = DAG.getCopyFromReg(Root, VReg2, MVT::i32);
547 MF.addLiveIn(Reg2, VReg2);
548 Value = DAG.getNode(ARMISD::FMDRR, MVT::f64, Value1, Value2);
549 } else {
550 Value = Value1;
551 if (VT == MVT::f32)
552 Value = DAG.getNode(ISD::BIT_CONVERT, VT, Value);
553 }
554 } else {
555 // If the argument is actually used, emit a load from the right stack
556 // slot.
557 if (!Op.Val->hasNUsesOfValue(0, ArgNo)) {
558 unsigned Offset = Layout.getOffset(ArgNo);
559 unsigned Size = MVT::getSizeInBits(VT)/8;
560 int FI = MFI->CreateFixedObject(Size, Offset);
561 SDOperand FIN = DAG.getFrameIndex(FI, VT);
Evan Cheng466685d2006-10-09 20:57:25 +0000562 Value = DAG.getLoad(VT, Root, FIN, NULL, 0);
Rafael Espindolaa2845842006-10-05 16:48:49 +0000563 } else {
564 Value = DAG.getNode(ISD::UNDEF, VT);
565 }
566 }
567 ArgValues.push_back(Value);
Rafael Espindola4b442b52006-05-23 02:48:20 +0000568 }
569
Rafael Espindolaa2845842006-10-05 16:48:49 +0000570 unsigned NextRegNum = Layout.lastRegNum() + 1;
571
Rafael Espindola755be9b2006-08-25 17:55:16 +0000572 if (isVarArg) {
Rafael Espindolaa2845842006-10-05 16:48:49 +0000573 //If this function is vararg we must store the remaing
574 //registers so that they can be acessed with va_start
Rafael Espindola755be9b2006-08-25 17:55:16 +0000575 VarArgsFrameIndex = MFI->CreateFixedObject(MVT::getSizeInBits(MVT::i32)/8,
Rafael Espindolaa2845842006-10-05 16:48:49 +0000576 -16 + NextRegNum * 4);
Rafael Espindola755be9b2006-08-25 17:55:16 +0000577
Rafael Espindola755be9b2006-08-25 17:55:16 +0000578 SmallVector<SDOperand, 4> MemOps;
Rafael Espindolaa2845842006-10-05 16:48:49 +0000579 for (unsigned RegNo = NextRegNum; RegNo < 4; ++RegNo) {
580 int RegOffset = - (4 - RegNo) * 4;
Rafael Espindola755be9b2006-08-25 17:55:16 +0000581 int FI = MFI->CreateFixedObject(MVT::getSizeInBits(MVT::i32)/8,
Rafael Espindolaa2845842006-10-05 16:48:49 +0000582 RegOffset);
Rafael Espindola755be9b2006-08-25 17:55:16 +0000583 SDOperand FIN = DAG.getFrameIndex(FI, MVT::i32);
584
Rafael Espindolaa2845842006-10-05 16:48:49 +0000585 unsigned VReg = RegMap->createVirtualRegister(&ARM::IntRegsRegClass);
586 MF.addLiveIn(REGS[RegNo], VReg);
Rafael Espindola755be9b2006-08-25 17:55:16 +0000587
588 SDOperand Val = DAG.getCopyFromReg(Root, VReg, MVT::i32);
Evan Cheng8b2794a2006-10-13 21:14:26 +0000589 SDOperand Store = DAG.getStore(Val.getValue(1), Val, FIN, NULL, 0);
Rafael Espindola755be9b2006-08-25 17:55:16 +0000590 MemOps.push_back(Store);
591 }
592 Root = DAG.getNode(ISD::TokenFactor, MVT::Other,&MemOps[0],MemOps.size());
593 }
Rafael Espindola4b442b52006-05-23 02:48:20 +0000594
595 ArgValues.push_back(Root);
596
597 // Return the new list of results.
598 std::vector<MVT::ValueType> RetVT(Op.Val->value_begin(),
599 Op.Val->value_end());
Chris Lattner87428672006-08-11 17:22:35 +0000600 return DAG.getNode(ISD::MERGE_VALUES, RetVT, &ArgValues[0], ArgValues.size());
Rafael Espindoladc124a22006-05-18 21:45:49 +0000601}
602
Rafael Espindola4b20fbc2006-10-10 12:56:00 +0000603static SDOperand GetCMP(ISD::CondCode CC, SDOperand LHS, SDOperand RHS,
604 SelectionDAG &DAG) {
605 MVT::ValueType vt = LHS.getValueType();
Rafael Espindola0d9fe762006-10-10 16:33:47 +0000606 assert(vt == MVT::i32 || vt == MVT::f32 || vt == MVT::f64);
Rafael Espindola4b20fbc2006-10-10 12:56:00 +0000607
Rafael Espindola6c5ae3e2006-10-14 13:42:53 +0000608 SDOperand Cmp = DAG.getNode(ARMISD::CMP, MVT::Flag, LHS, RHS);
Rafael Espindola42b62f32006-10-13 13:14:59 +0000609
Rafael Espindola4b20fbc2006-10-10 12:56:00 +0000610 if (vt != MVT::i32)
611 Cmp = DAG.getNode(ARMISD::FMSTAT, MVT::Flag, Cmp);
612 return Cmp;
613}
614
Rafael Espindola42b62f32006-10-13 13:14:59 +0000615static SDOperand GetARMCC(ISD::CondCode CC, MVT::ValueType vt,
616 SelectionDAG &DAG) {
617 assert(vt == MVT::i32 || vt == MVT::f32 || vt == MVT::f64);
618 if (vt == MVT::i32)
619 return DAG.getConstant(DAGIntCCToARMCC(CC), MVT::i32);
620 else
621 return DAG.getConstant(DAGFPCCToARMCC(CC), MVT::i32);
622}
623
Rafael Espindola3c000bf2006-08-21 22:00:32 +0000624static SDOperand LowerSELECT_CC(SDOperand Op, SelectionDAG &DAG) {
625 SDOperand LHS = Op.getOperand(0);
626 SDOperand RHS = Op.getOperand(1);
627 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(4))->get();
628 SDOperand TrueVal = Op.getOperand(2);
629 SDOperand FalseVal = Op.getOperand(3);
Rafael Espindola4b20fbc2006-10-10 12:56:00 +0000630 SDOperand Cmp = GetCMP(CC, LHS, RHS, DAG);
Rafael Espindola42b62f32006-10-13 13:14:59 +0000631 SDOperand ARMCC = GetARMCC(CC, LHS.getValueType(), DAG);
Rafael Espindola7cca7c52006-09-11 17:25:40 +0000632 return DAG.getNode(ARMISD::SELECT, MVT::i32, TrueVal, FalseVal, ARMCC, Cmp);
Rafael Espindola3c000bf2006-08-21 22:00:32 +0000633}
634
Rafael Espindola687bc492006-08-24 13:45:55 +0000635static SDOperand LowerBR_CC(SDOperand Op, SelectionDAG &DAG) {
636 SDOperand Chain = Op.getOperand(0);
637 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(1))->get();
638 SDOperand LHS = Op.getOperand(2);
639 SDOperand RHS = Op.getOperand(3);
640 SDOperand Dest = Op.getOperand(4);
Rafael Espindola4b20fbc2006-10-10 12:56:00 +0000641 SDOperand Cmp = GetCMP(CC, LHS, RHS, DAG);
Rafael Espindola42b62f32006-10-13 13:14:59 +0000642 SDOperand ARMCC = GetARMCC(CC, LHS.getValueType(), DAG);
Rafael Espindola6f602de2006-08-24 16:13:15 +0000643 return DAG.getNode(ARMISD::BR, MVT::Other, Chain, Dest, ARMCC, Cmp);
Rafael Espindola687bc492006-08-24 13:45:55 +0000644}
645
Rafael Espindola27185192006-09-29 21:20:16 +0000646static SDOperand LowerSINT_TO_FP(SDOperand Op, SelectionDAG &DAG) {
Rafael Espindola9e071f02006-10-02 19:30:56 +0000647 SDOperand IntVal = Op.getOperand(0);
Rafael Espindola27185192006-09-29 21:20:16 +0000648 assert(IntVal.getValueType() == MVT::i32);
Rafael Espindola9e071f02006-10-02 19:30:56 +0000649 MVT::ValueType vt = Op.getValueType();
650 assert(vt == MVT::f32 ||
651 vt == MVT::f64);
Rafael Espindola27185192006-09-29 21:20:16 +0000652
653 SDOperand Tmp = DAG.getNode(ISD::BIT_CONVERT, MVT::f32, IntVal);
Rafael Espindola9e071f02006-10-02 19:30:56 +0000654 ARMISD::NodeType op = vt == MVT::f32 ? ARMISD::FSITOS : ARMISD::FSITOD;
655 return DAG.getNode(op, vt, Tmp);
Rafael Espindola27185192006-09-29 21:20:16 +0000656}
657
Rafael Espindolab47e1d02006-10-10 18:55:14 +0000658static SDOperand LowerFP_TO_SINT(SDOperand Op, SelectionDAG &DAG) {
659 assert(Op.getValueType() == MVT::i32);
660 SDOperand FloatVal = Op.getOperand(0);
661 MVT::ValueType vt = FloatVal.getValueType();
662 assert(vt == MVT::f32 || vt == MVT::f64);
663
664 ARMISD::NodeType op = vt == MVT::f32 ? ARMISD::FTOSIS : ARMISD::FTOSID;
665 SDOperand Tmp = DAG.getNode(op, MVT::f32, FloatVal);
666 return DAG.getNode(ISD::BIT_CONVERT, MVT::i32, Tmp);
667}
668
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +0000669static SDOperand LowerUINT_TO_FP(SDOperand Op, SelectionDAG &DAG) {
670 SDOperand IntVal = Op.getOperand(0);
671 assert(IntVal.getValueType() == MVT::i32);
672 MVT::ValueType vt = Op.getValueType();
673 assert(vt == MVT::f32 ||
674 vt == MVT::f64);
675
676 SDOperand Tmp = DAG.getNode(ISD::BIT_CONVERT, MVT::f32, IntVal);
677 ARMISD::NodeType op = vt == MVT::f32 ? ARMISD::FUITOS : ARMISD::FUITOD;
678 return DAG.getNode(op, vt, Tmp);
679}
680
Rafael Espindola493a7fc2006-10-10 20:38:57 +0000681static SDOperand LowerFP_TO_UINT(SDOperand Op, SelectionDAG &DAG) {
682 assert(Op.getValueType() == MVT::i32);
683 SDOperand FloatVal = Op.getOperand(0);
684 MVT::ValueType vt = FloatVal.getValueType();
685 assert(vt == MVT::f32 || vt == MVT::f64);
686
687 ARMISD::NodeType op = vt == MVT::f32 ? ARMISD::FTOUIS : ARMISD::FTOUID;
688 SDOperand Tmp = DAG.getNode(op, MVT::f32, FloatVal);
689 return DAG.getNode(ISD::BIT_CONVERT, MVT::i32, Tmp);
690}
691
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000692SDOperand ARMTargetLowering::LowerOperation(SDOperand Op, SelectionDAG &DAG) {
693 switch (Op.getOpcode()) {
694 default:
695 assert(0 && "Should not custom lower this!");
Rafael Espindola1c8f0532006-05-15 22:34:39 +0000696 abort();
Rafael Espindola06c1e7e2006-08-01 12:58:43 +0000697 case ISD::ConstantPool:
698 return LowerConstantPool(Op, DAG);
699 case ISD::GlobalAddress:
700 return LowerGlobalAddress(Op, DAG);
Rafael Espindolab47e1d02006-10-10 18:55:14 +0000701 case ISD::FP_TO_SINT:
702 return LowerFP_TO_SINT(Op, DAG);
Rafael Espindola27185192006-09-29 21:20:16 +0000703 case ISD::SINT_TO_FP:
704 return LowerSINT_TO_FP(Op, DAG);
Rafael Espindola493a7fc2006-10-10 20:38:57 +0000705 case ISD::FP_TO_UINT:
706 return LowerFP_TO_UINT(Op, DAG);
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +0000707 case ISD::UINT_TO_FP:
708 return LowerUINT_TO_FP(Op, DAG);
Rafael Espindoladc124a22006-05-18 21:45:49 +0000709 case ISD::FORMAL_ARGUMENTS:
Rafael Espindola755be9b2006-08-25 17:55:16 +0000710 return LowerFORMAL_ARGUMENTS(Op, DAG, VarArgsFrameIndex);
Rafael Espindolac3c1a862006-05-25 11:00:18 +0000711 case ISD::CALL:
712 return LowerCALL(Op, DAG);
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000713 case ISD::RET:
714 return LowerRET(Op, DAG);
Rafael Espindola3c000bf2006-08-21 22:00:32 +0000715 case ISD::SELECT_CC:
716 return LowerSELECT_CC(Op, DAG);
Rafael Espindola687bc492006-08-24 13:45:55 +0000717 case ISD::BR_CC:
718 return LowerBR_CC(Op, DAG);
Rafael Espindola755be9b2006-08-25 17:55:16 +0000719 case ISD::VASTART:
720 return LowerVASTART(Op, DAG, VarArgsFrameIndex);
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000721 }
722}
723
724//===----------------------------------------------------------------------===//
725// Instruction Selector Implementation
726//===----------------------------------------------------------------------===//
727
728//===--------------------------------------------------------------------===//
729/// ARMDAGToDAGISel - ARM specific code to select ARM machine
730/// instructions for SelectionDAG operations.
731///
732namespace {
733class ARMDAGToDAGISel : public SelectionDAGISel {
734 ARMTargetLowering Lowering;
735
736public:
737 ARMDAGToDAGISel(TargetMachine &TM)
738 : SelectionDAGISel(Lowering), Lowering(TM) {
739 }
740
Evan Cheng9ade2182006-08-26 05:34:46 +0000741 SDNode *Select(SDOperand Op);
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000742 virtual void InstructionSelectBasicBlock(SelectionDAG &DAG);
Rafael Espindolaa4e64352006-07-11 11:36:48 +0000743 bool SelectAddrRegImm(SDOperand N, SDOperand &Offset, SDOperand &Base);
Rafael Espindola3ad5e5c2006-09-13 12:09:43 +0000744 bool SelectAddrMode1(SDOperand N, SDOperand &Arg, SDOperand &Shift,
745 SDOperand &ShiftType);
Rafael Espindola32bd5f42006-10-17 18:04:53 +0000746 bool SelectAddrMode5(SDOperand N, SDOperand &Arg, SDOperand &Offset);
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000747
748 // Include the pieces autogenerated from the target description.
749#include "ARMGenDAGISel.inc"
750};
751
752void ARMDAGToDAGISel::InstructionSelectBasicBlock(SelectionDAG &DAG) {
753 DEBUG(BB->dump());
754
755 DAG.setRoot(SelectRoot(DAG.getRoot()));
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000756 DAG.RemoveDeadNodes();
757
758 ScheduleAndEmitDAG(DAG);
759}
760
Rafael Espindola61369da2006-08-14 19:01:24 +0000761static bool isInt12Immediate(SDNode *N, short &Imm) {
762 if (N->getOpcode() != ISD::Constant)
763 return false;
764
765 int32_t t = cast<ConstantSDNode>(N)->getValue();
Rafael Espindola7246d332006-09-21 11:29:52 +0000766 int max = 1<<12;
Rafael Espindola61369da2006-08-14 19:01:24 +0000767 int min = -max;
768 if (t > min && t < max) {
769 Imm = t;
770 return true;
771 }
772 else
773 return false;
774}
775
776static bool isInt12Immediate(SDOperand Op, short &Imm) {
777 return isInt12Immediate(Op.Val, Imm);
778}
779
Rafael Espindola7246d332006-09-21 11:29:52 +0000780static uint32_t rotateL(uint32_t x) {
781 uint32_t bit31 = (x & (1 << 31)) >> 31;
782 uint32_t t = x << 1;
783 return t | bit31;
784}
785
786static bool isUInt8Immediate(uint32_t x) {
787 return x < (1 << 8);
788}
789
790static bool isRotInt8Immediate(uint32_t x) {
791 int r;
792 for (r = 0; r < 16; r++) {
793 if (isUInt8Immediate(x))
794 return true;
795 x = rotateL(rotateL(x));
796 }
797 return false;
798}
799
Rafael Espindola7cca7c52006-09-11 17:25:40 +0000800bool ARMDAGToDAGISel::SelectAddrMode1(SDOperand N,
Rafael Espindola3ad5e5c2006-09-13 12:09:43 +0000801 SDOperand &Arg,
802 SDOperand &Shift,
803 SDOperand &ShiftType) {
Rafael Espindola7cca7c52006-09-11 17:25:40 +0000804 switch(N.getOpcode()) {
Rafael Espindola7cca7c52006-09-11 17:25:40 +0000805 case ISD::Constant: {
Rafael Espindola7246d332006-09-21 11:29:52 +0000806 uint32_t val = cast<ConstantSDNode>(N)->getValue();
807 if(!isRotInt8Immediate(val)) {
808 const Type *t = MVT::getTypeForValueType(MVT::i32);
809 Constant *C = ConstantUInt::get(t, val);
810 int alignment = 2;
811 SDOperand Addr = CurDAG->getTargetConstantPool(C, MVT::i32, alignment);
812 SDOperand Z = CurDAG->getTargetConstant(0, MVT::i32);
813 SDNode *n = CurDAG->getTargetNode(ARM::ldr, MVT::i32, Z, Addr);
814 Arg = SDOperand(n, 0);
815 } else
816 Arg = CurDAG->getTargetConstant(val, MVT::i32);
817
Rafael Espindola3ad5e5c2006-09-13 12:09:43 +0000818 Shift = CurDAG->getTargetConstant(0, MVT::i32);
819 ShiftType = CurDAG->getTargetConstant(ARMShift::LSL, MVT::i32);
Rafael Espindola7cca7c52006-09-11 17:25:40 +0000820 return true;
821 }
Rafael Espindola3ad5e5c2006-09-13 12:09:43 +0000822 case ISD::SRA:
823 Arg = N.getOperand(0);
824 Shift = N.getOperand(1);
825 ShiftType = CurDAG->getTargetConstant(ARMShift::ASR, MVT::i32);
826 return true;
827 case ISD::SRL:
828 Arg = N.getOperand(0);
829 Shift = N.getOperand(1);
830 ShiftType = CurDAG->getTargetConstant(ARMShift::LSR, MVT::i32);
831 return true;
832 case ISD::SHL:
833 Arg = N.getOperand(0);
834 Shift = N.getOperand(1);
835 ShiftType = CurDAG->getTargetConstant(ARMShift::LSL, MVT::i32);
836 return true;
Rafael Espindola7cca7c52006-09-11 17:25:40 +0000837 }
Rafael Espindola1b3956b2006-09-11 19:23:32 +0000838
Rafael Espindola3ad5e5c2006-09-13 12:09:43 +0000839 Arg = N;
840 Shift = CurDAG->getTargetConstant(0, MVT::i32);
841 ShiftType = CurDAG->getTargetConstant(ARMShift::LSL, MVT::i32);
Rafael Espindola1b3956b2006-09-11 19:23:32 +0000842 return true;
Rafael Espindola7cca7c52006-09-11 17:25:40 +0000843}
844
Rafael Espindola32bd5f42006-10-17 18:04:53 +0000845bool ARMDAGToDAGISel::SelectAddrMode5(SDOperand N, SDOperand &Arg,
846 SDOperand &Offset) {
847 //TODO: detect offset
848 Offset = CurDAG->getTargetConstant(0, MVT::i32);
849 Arg = N;
850 return true;
851}
852
Rafael Espindolaa4e64352006-07-11 11:36:48 +0000853//register plus/minus 12 bit offset
854bool ARMDAGToDAGISel::SelectAddrRegImm(SDOperand N, SDOperand &Offset,
855 SDOperand &Base) {
Rafael Espindolaf3a335c2006-08-17 17:09:40 +0000856 if (FrameIndexSDNode *FIN = dyn_cast<FrameIndexSDNode>(N)) {
857 Base = CurDAG->getTargetFrameIndex(FIN->getIndex(), MVT::i32);
858 Offset = CurDAG->getTargetConstant(0, MVT::i32);
859 return true;
860 }
Rafael Espindola61369da2006-08-14 19:01:24 +0000861 if (N.getOpcode() == ISD::ADD) {
862 short imm = 0;
863 if (isInt12Immediate(N.getOperand(1), imm)) {
864 Offset = CurDAG->getTargetConstant(imm, MVT::i32);
865 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N.getOperand(0))) {
866 Base = CurDAG->getTargetFrameIndex(FI->getIndex(), N.getValueType());
867 } else {
868 Base = N.getOperand(0);
869 }
870 return true; // [r+i]
871 }
872 }
873
Rafael Espindolaa4e64352006-07-11 11:36:48 +0000874 Offset = CurDAG->getTargetConstant(0, MVT::i32);
Rafael Espindolaaefe1422006-07-10 01:41:35 +0000875 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N)) {
876 Base = CurDAG->getTargetFrameIndex(FI->getIndex(), N.getValueType());
877 }
878 else
879 Base = N;
880 return true; //any address fits in a register
Rafael Espindola337c4ad62006-06-12 12:28:08 +0000881}
882
Evan Cheng9ade2182006-08-26 05:34:46 +0000883SDNode *ARMDAGToDAGISel::Select(SDOperand Op) {
Rafael Espindola337c4ad62006-06-12 12:28:08 +0000884 SDNode *N = Op.Val;
885
886 switch (N->getOpcode()) {
887 default:
Evan Cheng9ade2182006-08-26 05:34:46 +0000888 return SelectCode(Op);
Rafael Espindola337c4ad62006-06-12 12:28:08 +0000889 break;
Rafael Espindola337c4ad62006-06-12 12:28:08 +0000890 }
Evan Cheng64a752f2006-08-11 09:08:15 +0000891 return NULL;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000892}
893
894} // end anonymous namespace
895
896/// createARMISelDag - This pass converts a legalized DAG into a
897/// ARM-specific DAG, ready for instruction scheduling.
898///
899FunctionPass *llvm::createARMISelDag(TargetMachine &TM) {
900 return new ARMDAGToDAGISel(TM);
901}