blob: 04f4dd3ca4954a99375b1db4fdb2ac08883b6997 [file] [log] [blame]
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001//===-- ARMISelDAGToDAG.cpp - A dag to dag inst selector for ARM ----------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines an instruction selector for the ARM target.
11//
12//===----------------------------------------------------------------------===//
13
14#include "ARM.h"
Evan Chenge5ad88e2008-12-10 21:54:21 +000015#include "ARMAddressingModes.h"
16#include "ARMConstantPoolValue.h"
Evan Chenga8e29892007-01-19 07:51:42 +000017#include "ARMISelLowering.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000018#include "ARMTargetMachine.h"
Rafael Espindola84b19be2006-07-16 01:02:57 +000019#include "llvm/CallingConv.h"
Evan Chenga8e29892007-01-19 07:51:42 +000020#include "llvm/Constants.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000021#include "llvm/DerivedTypes.h"
22#include "llvm/Function.h"
23#include "llvm/Intrinsics.h"
Owen Anderson9adc0ab2009-07-14 23:09:55 +000024#include "llvm/LLVMContext.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000025#include "llvm/CodeGen/MachineFrameInfo.h"
26#include "llvm/CodeGen/MachineFunction.h"
27#include "llvm/CodeGen/MachineInstrBuilder.h"
28#include "llvm/CodeGen/SelectionDAG.h"
29#include "llvm/CodeGen/SelectionDAGISel.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000030#include "llvm/Target/TargetLowering.h"
Chris Lattner72939122007-05-03 00:32:00 +000031#include "llvm/Target/TargetOptions.h"
Chris Lattner3d62d782008-02-03 05:43:57 +000032#include "llvm/Support/Compiler.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000033#include "llvm/Support/Debug.h"
Torok Edwindac237e2009-07-08 20:53:28 +000034#include "llvm/Support/ErrorHandling.h"
35#include "llvm/Support/raw_ostream.h"
36
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000037using namespace llvm;
38
Bob Wilson5bafff32009-06-22 23:27:02 +000039static const unsigned arm_dsubreg_0 = 5;
40static const unsigned arm_dsubreg_1 = 6;
41
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000042//===--------------------------------------------------------------------===//
43/// ARMDAGToDAGISel - ARM specific code to select ARM machine
44/// instructions for SelectionDAG operations.
45///
46namespace {
47class ARMDAGToDAGISel : public SelectionDAGISel {
Anton Korobeynikovd49ea772009-06-26 21:28:53 +000048 ARMBaseTargetMachine &TM;
Evan Cheng3f7eb8e2008-09-18 07:24:33 +000049
Evan Chenga8e29892007-01-19 07:51:42 +000050 /// Subtarget - Keep a pointer to the ARMSubtarget around so that we can
51 /// make the right decision when generating code for different targets.
52 const ARMSubtarget *Subtarget;
53
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000054public:
Anton Korobeynikovd49ea772009-06-26 21:28:53 +000055 explicit ARMDAGToDAGISel(ARMBaseTargetMachine &tm)
Dan Gohman79ce2762009-01-15 19:20:50 +000056 : SelectionDAGISel(tm), TM(tm),
Evan Chenga8e29892007-01-19 07:51:42 +000057 Subtarget(&TM.getSubtarget<ARMSubtarget>()) {
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000058 }
59
Evan Chenga8e29892007-01-19 07:51:42 +000060 virtual const char *getPassName() const {
61 return "ARM Instruction Selection";
Anton Korobeynikov52237112009-06-17 18:13:58 +000062 }
63
64 /// getI32Imm - Return a target constant with the specified value, of type i32.
65 inline SDValue getI32Imm(unsigned Imm) {
66 return CurDAG->getTargetConstant(Imm, MVT::i32);
67 }
68
Dan Gohman475871a2008-07-27 21:46:04 +000069 SDNode *Select(SDValue Op);
Dan Gohmanf350b272008-08-23 02:25:05 +000070 virtual void InstructionSelect();
Evan Cheng055b0312009-06-29 07:51:04 +000071 bool SelectShifterOperandReg(SDValue Op, SDValue N, SDValue &A,
72 SDValue &B, SDValue &C);
Dan Gohman475871a2008-07-27 21:46:04 +000073 bool SelectAddrMode2(SDValue Op, SDValue N, SDValue &Base,
74 SDValue &Offset, SDValue &Opc);
75 bool SelectAddrMode2Offset(SDValue Op, SDValue N,
76 SDValue &Offset, SDValue &Opc);
77 bool SelectAddrMode3(SDValue Op, SDValue N, SDValue &Base,
78 SDValue &Offset, SDValue &Opc);
79 bool SelectAddrMode3Offset(SDValue Op, SDValue N,
80 SDValue &Offset, SDValue &Opc);
81 bool SelectAddrMode5(SDValue Op, SDValue N, SDValue &Base,
82 SDValue &Offset);
Bob Wilson8b024a52009-07-01 23:16:05 +000083 bool SelectAddrMode6(SDValue Op, SDValue N, SDValue &Addr, SDValue &Update,
84 SDValue &Opc);
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000085
Dan Gohman475871a2008-07-27 21:46:04 +000086 bool SelectAddrModePC(SDValue Op, SDValue N, SDValue &Offset,
Bob Wilson8b024a52009-07-01 23:16:05 +000087 SDValue &Label);
Evan Chenga8e29892007-01-19 07:51:42 +000088
Dan Gohman475871a2008-07-27 21:46:04 +000089 bool SelectThumbAddrModeRR(SDValue Op, SDValue N, SDValue &Base,
90 SDValue &Offset);
91 bool SelectThumbAddrModeRI5(SDValue Op, SDValue N, unsigned Scale,
92 SDValue &Base, SDValue &OffImm,
93 SDValue &Offset);
94 bool SelectThumbAddrModeS1(SDValue Op, SDValue N, SDValue &Base,
95 SDValue &OffImm, SDValue &Offset);
96 bool SelectThumbAddrModeS2(SDValue Op, SDValue N, SDValue &Base,
97 SDValue &OffImm, SDValue &Offset);
98 bool SelectThumbAddrModeS4(SDValue Op, SDValue N, SDValue &Base,
99 SDValue &OffImm, SDValue &Offset);
100 bool SelectThumbAddrModeSP(SDValue Op, SDValue N, SDValue &Base,
101 SDValue &OffImm);
Evan Chenga8e29892007-01-19 07:51:42 +0000102
Evan Cheng9cb9e672009-06-27 02:26:13 +0000103 bool SelectT2ShifterOperandReg(SDValue Op, SDValue N,
104 SDValue &BaseReg, SDValue &Opc);
Evan Cheng055b0312009-06-29 07:51:04 +0000105 bool SelectT2AddrModeImm12(SDValue Op, SDValue N, SDValue &Base,
106 SDValue &OffImm);
107 bool SelectT2AddrModeImm8(SDValue Op, SDValue N, SDValue &Base,
108 SDValue &OffImm);
Evan Chenge88d5ce2009-07-02 07:28:31 +0000109 bool SelectT2AddrModeImm8Offset(SDValue Op, SDValue N,
110 SDValue &OffImm);
David Goodwin6647cea2009-06-30 22:50:01 +0000111 bool SelectT2AddrModeImm8s4(SDValue Op, SDValue N, SDValue &Base,
112 SDValue &OffImm);
Evan Cheng055b0312009-06-29 07:51:04 +0000113 bool SelectT2AddrModeSoReg(SDValue Op, SDValue N, SDValue &Base,
114 SDValue &OffReg, SDValue &ShImm);
115
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000116 // Include the pieces autogenerated from the target description.
117#include "ARMGenDAGISel.inc"
Bob Wilson224c2442009-05-19 05:53:42 +0000118
119private:
Evan Chenge88d5ce2009-07-02 07:28:31 +0000120 /// SelectARMIndexedLoad - Indexed (pre/post inc/dec) load matching code for
121 /// ARM.
Evan Chengaf4550f2009-07-02 01:23:32 +0000122 SDNode *SelectARMIndexedLoad(SDValue Op);
Evan Chenge88d5ce2009-07-02 07:28:31 +0000123 SDNode *SelectT2IndexedLoad(SDValue Op);
124
Evan Cheng86198642009-08-07 00:34:42 +0000125 /// SelectDYN_ALLOC - Select dynamic alloc for Thumb.
126 SDNode *SelectDYN_ALLOC(SDValue Op);
Evan Chengaf4550f2009-07-02 01:23:32 +0000127
128 /// SelectInlineAsmMemoryOperand - Implement addressing mode selection for
129 /// inline asm expressions.
130 virtual bool SelectInlineAsmMemoryOperand(const SDValue &Op,
131 char ConstraintCode,
132 std::vector<SDValue> &OutOps);
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000133};
Evan Chenga8e29892007-01-19 07:51:42 +0000134}
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000135
Dan Gohmanf350b272008-08-23 02:25:05 +0000136void ARMDAGToDAGISel::InstructionSelect() {
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000137 DEBUG(BB->dump());
138
David Greene8ad4c002008-10-27 21:56:29 +0000139 SelectRoot(*CurDAG);
Dan Gohmanf350b272008-08-23 02:25:05 +0000140 CurDAG->RemoveDeadNodes();
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000141}
142
Evan Cheng055b0312009-06-29 07:51:04 +0000143bool ARMDAGToDAGISel::SelectShifterOperandReg(SDValue Op,
144 SDValue N,
145 SDValue &BaseReg,
146 SDValue &ShReg,
147 SDValue &Opc) {
148 ARM_AM::ShiftOpc ShOpcVal = ARM_AM::getShiftOpcForNode(N);
149
150 // Don't match base register only case. That is matched to a separate
151 // lower complexity pattern with explicit register operand.
152 if (ShOpcVal == ARM_AM::no_shift) return false;
153
154 BaseReg = N.getOperand(0);
155 unsigned ShImmVal = 0;
156 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
157 ShReg = CurDAG->getRegister(0, MVT::i32);
158 ShImmVal = RHS->getZExtValue() & 31;
159 } else {
160 ShReg = N.getOperand(1);
161 }
162 Opc = CurDAG->getTargetConstant(ARM_AM::getSORegOpc(ShOpcVal, ShImmVal),
163 MVT::i32);
164 return true;
165}
166
Dan Gohman475871a2008-07-27 21:46:04 +0000167bool ARMDAGToDAGISel::SelectAddrMode2(SDValue Op, SDValue N,
168 SDValue &Base, SDValue &Offset,
169 SDValue &Opc) {
Evan Chenga13fd102007-03-13 21:05:54 +0000170 if (N.getOpcode() == ISD::MUL) {
171 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
172 // X * [3,5,9] -> X + X * [2,4,8] etc.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000173 int RHSC = (int)RHS->getZExtValue();
Evan Chenga13fd102007-03-13 21:05:54 +0000174 if (RHSC & 1) {
175 RHSC = RHSC & ~1;
176 ARM_AM::AddrOpc AddSub = ARM_AM::add;
177 if (RHSC < 0) {
178 AddSub = ARM_AM::sub;
179 RHSC = - RHSC;
180 }
181 if (isPowerOf2_32(RHSC)) {
182 unsigned ShAmt = Log2_32(RHSC);
183 Base = Offset = N.getOperand(0);
184 Opc = CurDAG->getTargetConstant(ARM_AM::getAM2Opc(AddSub, ShAmt,
185 ARM_AM::lsl),
186 MVT::i32);
187 return true;
188 }
189 }
190 }
191 }
192
Evan Chenga8e29892007-01-19 07:51:42 +0000193 if (N.getOpcode() != ISD::ADD && N.getOpcode() != ISD::SUB) {
194 Base = N;
195 if (N.getOpcode() == ISD::FrameIndex) {
196 int FI = cast<FrameIndexSDNode>(N)->getIndex();
197 Base = CurDAG->getTargetFrameIndex(FI, TLI.getPointerTy());
198 } else if (N.getOpcode() == ARMISD::Wrapper) {
199 Base = N.getOperand(0);
200 }
201 Offset = CurDAG->getRegister(0, MVT::i32);
202 Opc = CurDAG->getTargetConstant(ARM_AM::getAM2Opc(ARM_AM::add, 0,
203 ARM_AM::no_shift),
204 MVT::i32);
Rafael Espindola6e8c6492006-11-08 17:07:32 +0000205 return true;
206 }
Evan Chenga8e29892007-01-19 07:51:42 +0000207
208 // Match simple R +/- imm12 operands.
209 if (N.getOpcode() == ISD::ADD)
210 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000211 int RHSC = (int)RHS->getZExtValue();
Evan Chenge966d642007-01-24 02:45:25 +0000212 if ((RHSC >= 0 && RHSC < 0x1000) ||
213 (RHSC < 0 && RHSC > -0x1000)) { // 12 bits.
Evan Chenga8e29892007-01-19 07:51:42 +0000214 Base = N.getOperand(0);
Evan Chenge966d642007-01-24 02:45:25 +0000215 if (Base.getOpcode() == ISD::FrameIndex) {
216 int FI = cast<FrameIndexSDNode>(Base)->getIndex();
217 Base = CurDAG->getTargetFrameIndex(FI, TLI.getPointerTy());
218 }
Evan Chenga8e29892007-01-19 07:51:42 +0000219 Offset = CurDAG->getRegister(0, MVT::i32);
Evan Chenge966d642007-01-24 02:45:25 +0000220
221 ARM_AM::AddrOpc AddSub = ARM_AM::add;
222 if (RHSC < 0) {
223 AddSub = ARM_AM::sub;
224 RHSC = - RHSC;
225 }
226 Opc = CurDAG->getTargetConstant(ARM_AM::getAM2Opc(AddSub, RHSC,
Evan Chenga8e29892007-01-19 07:51:42 +0000227 ARM_AM::no_shift),
228 MVT::i32);
229 return true;
Rafael Espindola6e8c6492006-11-08 17:07:32 +0000230 }
Evan Chenga8e29892007-01-19 07:51:42 +0000231 }
232
233 // Otherwise this is R +/- [possibly shifted] R
234 ARM_AM::AddrOpc AddSub = N.getOpcode() == ISD::ADD ? ARM_AM::add:ARM_AM::sub;
235 ARM_AM::ShiftOpc ShOpcVal = ARM_AM::getShiftOpcForNode(N.getOperand(1));
236 unsigned ShAmt = 0;
237
238 Base = N.getOperand(0);
239 Offset = N.getOperand(1);
240
241 if (ShOpcVal != ARM_AM::no_shift) {
242 // Check to see if the RHS of the shift is a constant, if not, we can't fold
243 // it.
244 if (ConstantSDNode *Sh =
245 dyn_cast<ConstantSDNode>(N.getOperand(1).getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000246 ShAmt = Sh->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +0000247 Offset = N.getOperand(1).getOperand(0);
248 } else {
249 ShOpcVal = ARM_AM::no_shift;
Rafael Espindola6e8c6492006-11-08 17:07:32 +0000250 }
251 }
Evan Chenga8e29892007-01-19 07:51:42 +0000252
253 // Try matching (R shl C) + (R).
254 if (N.getOpcode() == ISD::ADD && ShOpcVal == ARM_AM::no_shift) {
255 ShOpcVal = ARM_AM::getShiftOpcForNode(N.getOperand(0));
256 if (ShOpcVal != ARM_AM::no_shift) {
257 // Check to see if the RHS of the shift is a constant, if not, we can't
258 // fold it.
259 if (ConstantSDNode *Sh =
260 dyn_cast<ConstantSDNode>(N.getOperand(0).getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000261 ShAmt = Sh->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +0000262 Offset = N.getOperand(0).getOperand(0);
263 Base = N.getOperand(1);
264 } else {
265 ShOpcVal = ARM_AM::no_shift;
266 }
267 }
268 }
269
270 Opc = CurDAG->getTargetConstant(ARM_AM::getAM2Opc(AddSub, ShAmt, ShOpcVal),
271 MVT::i32);
Rafael Espindola6e8c6492006-11-08 17:07:32 +0000272 return true;
273}
274
Dan Gohman475871a2008-07-27 21:46:04 +0000275bool ARMDAGToDAGISel::SelectAddrMode2Offset(SDValue Op, SDValue N,
276 SDValue &Offset, SDValue &Opc) {
Evan Chenga8e29892007-01-19 07:51:42 +0000277 unsigned Opcode = Op.getOpcode();
278 ISD::MemIndexedMode AM = (Opcode == ISD::LOAD)
279 ? cast<LoadSDNode>(Op)->getAddressingMode()
280 : cast<StoreSDNode>(Op)->getAddressingMode();
281 ARM_AM::AddrOpc AddSub = (AM == ISD::PRE_INC || AM == ISD::POST_INC)
282 ? ARM_AM::add : ARM_AM::sub;
283 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000284 int Val = (int)C->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +0000285 if (Val >= 0 && Val < 0x1000) { // 12 bits.
286 Offset = CurDAG->getRegister(0, MVT::i32);
287 Opc = CurDAG->getTargetConstant(ARM_AM::getAM2Opc(AddSub, Val,
288 ARM_AM::no_shift),
289 MVT::i32);
290 return true;
291 }
292 }
293
294 Offset = N;
295 ARM_AM::ShiftOpc ShOpcVal = ARM_AM::getShiftOpcForNode(N);
296 unsigned ShAmt = 0;
297 if (ShOpcVal != ARM_AM::no_shift) {
298 // Check to see if the RHS of the shift is a constant, if not, we can't fold
299 // it.
300 if (ConstantSDNode *Sh = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000301 ShAmt = Sh->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +0000302 Offset = N.getOperand(0);
303 } else {
304 ShOpcVal = ARM_AM::no_shift;
305 }
306 }
307
308 Opc = CurDAG->getTargetConstant(ARM_AM::getAM2Opc(AddSub, ShAmt, ShOpcVal),
309 MVT::i32);
Rafael Espindola32bd5f42006-10-17 18:04:53 +0000310 return true;
311}
312
Evan Chenga8e29892007-01-19 07:51:42 +0000313
Dan Gohman475871a2008-07-27 21:46:04 +0000314bool ARMDAGToDAGISel::SelectAddrMode3(SDValue Op, SDValue N,
315 SDValue &Base, SDValue &Offset,
316 SDValue &Opc) {
Evan Chenga8e29892007-01-19 07:51:42 +0000317 if (N.getOpcode() == ISD::SUB) {
318 // X - C is canonicalize to X + -C, no need to handle it here.
319 Base = N.getOperand(0);
320 Offset = N.getOperand(1);
321 Opc = CurDAG->getTargetConstant(ARM_AM::getAM3Opc(ARM_AM::sub, 0),MVT::i32);
322 return true;
323 }
324
325 if (N.getOpcode() != ISD::ADD) {
326 Base = N;
327 if (N.getOpcode() == ISD::FrameIndex) {
328 int FI = cast<FrameIndexSDNode>(N)->getIndex();
329 Base = CurDAG->getTargetFrameIndex(FI, TLI.getPointerTy());
330 }
331 Offset = CurDAG->getRegister(0, MVT::i32);
332 Opc = CurDAG->getTargetConstant(ARM_AM::getAM3Opc(ARM_AM::add, 0),MVT::i32);
333 return true;
334 }
335
336 // If the RHS is +/- imm8, fold into addr mode.
337 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000338 int RHSC = (int)RHS->getZExtValue();
Evan Chenge966d642007-01-24 02:45:25 +0000339 if ((RHSC >= 0 && RHSC < 256) ||
340 (RHSC < 0 && RHSC > -256)) { // note -256 itself isn't allowed.
Evan Chenga8e29892007-01-19 07:51:42 +0000341 Base = N.getOperand(0);
Evan Chenge966d642007-01-24 02:45:25 +0000342 if (Base.getOpcode() == ISD::FrameIndex) {
343 int FI = cast<FrameIndexSDNode>(Base)->getIndex();
344 Base = CurDAG->getTargetFrameIndex(FI, TLI.getPointerTy());
345 }
Evan Chenga8e29892007-01-19 07:51:42 +0000346 Offset = CurDAG->getRegister(0, MVT::i32);
Evan Chenge966d642007-01-24 02:45:25 +0000347
348 ARM_AM::AddrOpc AddSub = ARM_AM::add;
349 if (RHSC < 0) {
350 AddSub = ARM_AM::sub;
351 RHSC = - RHSC;
352 }
353 Opc = CurDAG->getTargetConstant(ARM_AM::getAM3Opc(AddSub, RHSC),MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000354 return true;
355 }
356 }
357
358 Base = N.getOperand(0);
359 Offset = N.getOperand(1);
360 Opc = CurDAG->getTargetConstant(ARM_AM::getAM3Opc(ARM_AM::add, 0), MVT::i32);
361 return true;
362}
363
Dan Gohman475871a2008-07-27 21:46:04 +0000364bool ARMDAGToDAGISel::SelectAddrMode3Offset(SDValue Op, SDValue N,
365 SDValue &Offset, SDValue &Opc) {
Evan Chenga8e29892007-01-19 07:51:42 +0000366 unsigned Opcode = Op.getOpcode();
367 ISD::MemIndexedMode AM = (Opcode == ISD::LOAD)
368 ? cast<LoadSDNode>(Op)->getAddressingMode()
369 : cast<StoreSDNode>(Op)->getAddressingMode();
370 ARM_AM::AddrOpc AddSub = (AM == ISD::PRE_INC || AM == ISD::POST_INC)
371 ? ARM_AM::add : ARM_AM::sub;
372 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000373 int Val = (int)C->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +0000374 if (Val >= 0 && Val < 256) {
375 Offset = CurDAG->getRegister(0, MVT::i32);
376 Opc = CurDAG->getTargetConstant(ARM_AM::getAM3Opc(AddSub, Val), MVT::i32);
377 return true;
378 }
379 }
380
381 Offset = N;
382 Opc = CurDAG->getTargetConstant(ARM_AM::getAM3Opc(AddSub, 0), MVT::i32);
383 return true;
384}
385
386
Dan Gohman475871a2008-07-27 21:46:04 +0000387bool ARMDAGToDAGISel::SelectAddrMode5(SDValue Op, SDValue N,
388 SDValue &Base, SDValue &Offset) {
Evan Chenga8e29892007-01-19 07:51:42 +0000389 if (N.getOpcode() != ISD::ADD) {
390 Base = N;
391 if (N.getOpcode() == ISD::FrameIndex) {
392 int FI = cast<FrameIndexSDNode>(N)->getIndex();
393 Base = CurDAG->getTargetFrameIndex(FI, TLI.getPointerTy());
394 } else if (N.getOpcode() == ARMISD::Wrapper) {
395 Base = N.getOperand(0);
396 }
397 Offset = CurDAG->getTargetConstant(ARM_AM::getAM5Opc(ARM_AM::add, 0),
398 MVT::i32);
399 return true;
400 }
401
402 // If the RHS is +/- imm8, fold into addr mode.
403 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000404 int RHSC = (int)RHS->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +0000405 if ((RHSC & 3) == 0) { // The constant is implicitly multiplied by 4.
406 RHSC >>= 2;
Evan Chenge966d642007-01-24 02:45:25 +0000407 if ((RHSC >= 0 && RHSC < 256) ||
408 (RHSC < 0 && RHSC > -256)) { // note -256 itself isn't allowed.
Evan Chenga8e29892007-01-19 07:51:42 +0000409 Base = N.getOperand(0);
Evan Chenge966d642007-01-24 02:45:25 +0000410 if (Base.getOpcode() == ISD::FrameIndex) {
411 int FI = cast<FrameIndexSDNode>(Base)->getIndex();
412 Base = CurDAG->getTargetFrameIndex(FI, TLI.getPointerTy());
413 }
414
415 ARM_AM::AddrOpc AddSub = ARM_AM::add;
416 if (RHSC < 0) {
417 AddSub = ARM_AM::sub;
418 RHSC = - RHSC;
419 }
420 Offset = CurDAG->getTargetConstant(ARM_AM::getAM5Opc(AddSub, RHSC),
Evan Chenga8e29892007-01-19 07:51:42 +0000421 MVT::i32);
422 return true;
423 }
424 }
425 }
426
427 Base = N;
428 Offset = CurDAG->getTargetConstant(ARM_AM::getAM5Opc(ARM_AM::add, 0),
429 MVT::i32);
430 return true;
431}
432
Bob Wilson8b024a52009-07-01 23:16:05 +0000433bool ARMDAGToDAGISel::SelectAddrMode6(SDValue Op, SDValue N,
434 SDValue &Addr, SDValue &Update,
435 SDValue &Opc) {
436 Addr = N;
437 // The optional writeback is handled in ARMLoadStoreOpt.
438 Update = CurDAG->getRegister(0, MVT::i32);
439 Opc = CurDAG->getTargetConstant(ARM_AM::getAM6Opc(false), MVT::i32);
440 return true;
441}
442
Dan Gohman475871a2008-07-27 21:46:04 +0000443bool ARMDAGToDAGISel::SelectAddrModePC(SDValue Op, SDValue N,
444 SDValue &Offset, SDValue &Label) {
Evan Chenga8e29892007-01-19 07:51:42 +0000445 if (N.getOpcode() == ARMISD::PIC_ADD && N.hasOneUse()) {
446 Offset = N.getOperand(0);
Dan Gohman475871a2008-07-27 21:46:04 +0000447 SDValue N1 = N.getOperand(1);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000448 Label = CurDAG->getTargetConstant(cast<ConstantSDNode>(N1)->getZExtValue(),
Evan Chenga8e29892007-01-19 07:51:42 +0000449 MVT::i32);
450 return true;
451 }
452 return false;
453}
454
Dan Gohman475871a2008-07-27 21:46:04 +0000455bool ARMDAGToDAGISel::SelectThumbAddrModeRR(SDValue Op, SDValue N,
456 SDValue &Base, SDValue &Offset){
Dale Johannesenf5f5dce2009-02-06 19:16:40 +0000457 // FIXME dl should come from the parent load or store, not the address
458 DebugLoc dl = Op.getDebugLoc();
Evan Chengc38f2bc2007-01-23 22:59:13 +0000459 if (N.getOpcode() != ISD::ADD) {
Evan Cheng2f297df2009-07-11 07:08:13 +0000460 ConstantSDNode *NC = dyn_cast<ConstantSDNode>(N);
461 if (!NC || NC->getZExtValue() != 0)
462 return false;
463
464 Base = Offset = N;
Evan Chengc38f2bc2007-01-23 22:59:13 +0000465 return true;
466 }
467
Evan Chenga8e29892007-01-19 07:51:42 +0000468 Base = N.getOperand(0);
469 Offset = N.getOperand(1);
470 return true;
471}
472
Evan Cheng79d43262007-01-24 02:21:22 +0000473bool
Dan Gohman475871a2008-07-27 21:46:04 +0000474ARMDAGToDAGISel::SelectThumbAddrModeRI5(SDValue Op, SDValue N,
475 unsigned Scale, SDValue &Base,
476 SDValue &OffImm, SDValue &Offset) {
Evan Cheng79d43262007-01-24 02:21:22 +0000477 if (Scale == 4) {
Dan Gohman475871a2008-07-27 21:46:04 +0000478 SDValue TmpBase, TmpOffImm;
Evan Cheng79d43262007-01-24 02:21:22 +0000479 if (SelectThumbAddrModeSP(Op, N, TmpBase, TmpOffImm))
480 return false; // We want to select tLDRspi / tSTRspi instead.
Evan Cheng012f2d92007-01-24 08:53:17 +0000481 if (N.getOpcode() == ARMISD::Wrapper &&
482 N.getOperand(0).getOpcode() == ISD::TargetConstantPool)
483 return false; // We want to select tLDRpci instead.
Evan Cheng79d43262007-01-24 02:21:22 +0000484 }
485
Evan Chenga8e29892007-01-19 07:51:42 +0000486 if (N.getOpcode() != ISD::ADD) {
487 Base = (N.getOpcode() == ARMISD::Wrapper) ? N.getOperand(0) : N;
Evan Chengc38f2bc2007-01-23 22:59:13 +0000488 Offset = CurDAG->getRegister(0, MVT::i32);
489 OffImm = CurDAG->getTargetConstant(0, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000490 return true;
491 }
492
Evan Chengad0e4652007-02-06 00:22:06 +0000493 // Thumb does not have [sp, r] address mode.
494 RegisterSDNode *LHSR = dyn_cast<RegisterSDNode>(N.getOperand(0));
495 RegisterSDNode *RHSR = dyn_cast<RegisterSDNode>(N.getOperand(1));
496 if ((LHSR && LHSR->getReg() == ARM::SP) ||
497 (RHSR && RHSR->getReg() == ARM::SP)) {
498 Base = N;
499 Offset = CurDAG->getRegister(0, MVT::i32);
500 OffImm = CurDAG->getTargetConstant(0, MVT::i32);
501 return true;
502 }
503
Evan Chenga8e29892007-01-19 07:51:42 +0000504 // If the RHS is + imm5 * scale, fold into addr mode.
505 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000506 int RHSC = (int)RHS->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +0000507 if ((RHSC & (Scale-1)) == 0) { // The constant is implicitly multiplied.
508 RHSC /= Scale;
509 if (RHSC >= 0 && RHSC < 32) {
510 Base = N.getOperand(0);
Evan Chengc38f2bc2007-01-23 22:59:13 +0000511 Offset = CurDAG->getRegister(0, MVT::i32);
512 OffImm = CurDAG->getTargetConstant(RHSC, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000513 return true;
514 }
515 }
516 }
517
Evan Chengc38f2bc2007-01-23 22:59:13 +0000518 Base = N.getOperand(0);
519 Offset = N.getOperand(1);
520 OffImm = CurDAG->getTargetConstant(0, MVT::i32);
521 return true;
Evan Chenga8e29892007-01-19 07:51:42 +0000522}
523
Dan Gohman475871a2008-07-27 21:46:04 +0000524bool ARMDAGToDAGISel::SelectThumbAddrModeS1(SDValue Op, SDValue N,
525 SDValue &Base, SDValue &OffImm,
526 SDValue &Offset) {
Evan Chengcea117d2007-01-30 02:35:32 +0000527 return SelectThumbAddrModeRI5(Op, N, 1, Base, OffImm, Offset);
Evan Chenga8e29892007-01-19 07:51:42 +0000528}
529
Dan Gohman475871a2008-07-27 21:46:04 +0000530bool ARMDAGToDAGISel::SelectThumbAddrModeS2(SDValue Op, SDValue N,
531 SDValue &Base, SDValue &OffImm,
532 SDValue &Offset) {
Evan Chengcea117d2007-01-30 02:35:32 +0000533 return SelectThumbAddrModeRI5(Op, N, 2, Base, OffImm, Offset);
Evan Chenga8e29892007-01-19 07:51:42 +0000534}
535
Dan Gohman475871a2008-07-27 21:46:04 +0000536bool ARMDAGToDAGISel::SelectThumbAddrModeS4(SDValue Op, SDValue N,
537 SDValue &Base, SDValue &OffImm,
538 SDValue &Offset) {
Evan Chengcea117d2007-01-30 02:35:32 +0000539 return SelectThumbAddrModeRI5(Op, N, 4, Base, OffImm, Offset);
Evan Chenga8e29892007-01-19 07:51:42 +0000540}
541
Dan Gohman475871a2008-07-27 21:46:04 +0000542bool ARMDAGToDAGISel::SelectThumbAddrModeSP(SDValue Op, SDValue N,
543 SDValue &Base, SDValue &OffImm) {
Evan Chenga8e29892007-01-19 07:51:42 +0000544 if (N.getOpcode() == ISD::FrameIndex) {
545 int FI = cast<FrameIndexSDNode>(N)->getIndex();
546 Base = CurDAG->getTargetFrameIndex(FI, TLI.getPointerTy());
Evan Cheng79d43262007-01-24 02:21:22 +0000547 OffImm = CurDAG->getTargetConstant(0, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000548 return true;
549 }
Evan Cheng79d43262007-01-24 02:21:22 +0000550
Evan Chengad0e4652007-02-06 00:22:06 +0000551 if (N.getOpcode() != ISD::ADD)
552 return false;
553
554 RegisterSDNode *LHSR = dyn_cast<RegisterSDNode>(N.getOperand(0));
Evan Cheng8c1a73a2007-02-06 09:11:20 +0000555 if (N.getOperand(0).getOpcode() == ISD::FrameIndex ||
556 (LHSR && LHSR->getReg() == ARM::SP)) {
Evan Cheng79d43262007-01-24 02:21:22 +0000557 // If the RHS is + imm8 * scale, fold into addr mode.
558 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000559 int RHSC = (int)RHS->getZExtValue();
Evan Cheng79d43262007-01-24 02:21:22 +0000560 if ((RHSC & 3) == 0) { // The constant is implicitly multiplied.
561 RHSC >>= 2;
562 if (RHSC >= 0 && RHSC < 256) {
Evan Chengad0e4652007-02-06 00:22:06 +0000563 Base = N.getOperand(0);
Evan Cheng8c1a73a2007-02-06 09:11:20 +0000564 if (Base.getOpcode() == ISD::FrameIndex) {
565 int FI = cast<FrameIndexSDNode>(Base)->getIndex();
566 Base = CurDAG->getTargetFrameIndex(FI, TLI.getPointerTy());
567 }
Evan Cheng79d43262007-01-24 02:21:22 +0000568 OffImm = CurDAG->getTargetConstant(RHSC, MVT::i32);
569 return true;
570 }
571 }
572 }
573 }
Evan Chenga8e29892007-01-19 07:51:42 +0000574
575 return false;
576}
577
Evan Cheng9cb9e672009-06-27 02:26:13 +0000578bool ARMDAGToDAGISel::SelectT2ShifterOperandReg(SDValue Op, SDValue N,
579 SDValue &BaseReg,
580 SDValue &Opc) {
581 ARM_AM::ShiftOpc ShOpcVal = ARM_AM::getShiftOpcForNode(N);
582
583 // Don't match base register only case. That is matched to a separate
584 // lower complexity pattern with explicit register operand.
585 if (ShOpcVal == ARM_AM::no_shift) return false;
586
587 BaseReg = N.getOperand(0);
588 unsigned ShImmVal = 0;
589 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
590 ShImmVal = RHS->getZExtValue() & 31;
591 Opc = getI32Imm(ARM_AM::getSORegOpc(ShOpcVal, ShImmVal));
592 return true;
593 }
594
595 return false;
596}
597
Evan Cheng055b0312009-06-29 07:51:04 +0000598bool ARMDAGToDAGISel::SelectT2AddrModeImm12(SDValue Op, SDValue N,
599 SDValue &Base, SDValue &OffImm) {
600 // Match simple R + imm12 operands.
David Goodwin31e7eba2009-07-20 15:55:39 +0000601
602 // Match frame index...
David Goodwind8c95b52009-07-30 18:56:48 +0000603 if ((N.getOpcode() != ISD::ADD) && (N.getOpcode() != ISD::SUB)) {
David Goodwin31e7eba2009-07-20 15:55:39 +0000604 if (N.getOpcode() == ISD::FrameIndex) {
605 int FI = cast<FrameIndexSDNode>(N)->getIndex();
606 Base = CurDAG->getTargetFrameIndex(FI, TLI.getPointerTy());
607 OffImm = CurDAG->getTargetConstant(0, MVT::i32);
608 return true;
609 }
Evan Cheng055b0312009-06-29 07:51:04 +0000610 return false;
David Goodwin31e7eba2009-07-20 15:55:39 +0000611 }
Evan Cheng055b0312009-06-29 07:51:04 +0000612
613 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
614 int RHSC = (int)RHS->getZExtValue();
David Goodwind8c95b52009-07-30 18:56:48 +0000615 if (N.getOpcode() == ISD::SUB)
616 RHSC = -RHSC;
617
618 if (RHSC >= 0 && RHSC < 0x1000) { // 12 bits (unsigned)
Evan Cheng055b0312009-06-29 07:51:04 +0000619 Base = N.getOperand(0);
David Goodwind8c95b52009-07-30 18:56:48 +0000620 if (Base.getOpcode() == ISD::FrameIndex) {
621 int FI = cast<FrameIndexSDNode>(Base)->getIndex();
622 Base = CurDAG->getTargetFrameIndex(FI, TLI.getPointerTy());
623 }
Evan Cheng055b0312009-06-29 07:51:04 +0000624 OffImm = CurDAG->getTargetConstant(RHSC, MVT::i32);
625 return true;
626 }
627 }
628
629 return false;
630}
631
632bool ARMDAGToDAGISel::SelectT2AddrModeImm8(SDValue Op, SDValue N,
633 SDValue &Base, SDValue &OffImm) {
David Goodwind8c95b52009-07-30 18:56:48 +0000634 // Match simple R - imm8 operands.
David Goodwin07337c02009-07-30 22:45:52 +0000635 if ((N.getOpcode() == ISD::ADD) || (N.getOpcode() == ISD::SUB)) {
636 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
637 int RHSC = (int)RHS->getSExtValue();
638 if (N.getOpcode() == ISD::SUB)
639 RHSC = -RHSC;
640
641 if ((RHSC >= -255) && (RHSC <= 0)) { // 8 bits (always negative)
642 Base = N.getOperand(0);
643 if (Base.getOpcode() == ISD::FrameIndex) {
644 int FI = cast<FrameIndexSDNode>(Base)->getIndex();
645 Base = CurDAG->getTargetFrameIndex(FI, TLI.getPointerTy());
646 }
647 OffImm = CurDAG->getTargetConstant(RHSC, MVT::i32);
648 return true;
Evan Cheng055b0312009-06-29 07:51:04 +0000649 }
Evan Cheng055b0312009-06-29 07:51:04 +0000650 }
651 }
652
653 return false;
654}
655
Evan Chenge88d5ce2009-07-02 07:28:31 +0000656bool ARMDAGToDAGISel::SelectT2AddrModeImm8Offset(SDValue Op, SDValue N,
657 SDValue &OffImm){
658 unsigned Opcode = Op.getOpcode();
659 ISD::MemIndexedMode AM = (Opcode == ISD::LOAD)
660 ? cast<LoadSDNode>(Op)->getAddressingMode()
661 : cast<StoreSDNode>(Op)->getAddressingMode();
662 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N)) {
663 int RHSC = (int)RHS->getZExtValue();
664 if (RHSC >= 0 && RHSC < 0x100) { // 8 bits.
David Goodwin4cb73522009-07-14 21:29:29 +0000665 OffImm = ((AM == ISD::PRE_INC) || (AM == ISD::POST_INC))
Evan Chenge88d5ce2009-07-02 07:28:31 +0000666 ? CurDAG->getTargetConstant(RHSC, MVT::i32)
667 : CurDAG->getTargetConstant(-RHSC, MVT::i32);
668 return true;
669 }
670 }
671
672 return false;
673}
674
David Goodwin6647cea2009-06-30 22:50:01 +0000675bool ARMDAGToDAGISel::SelectT2AddrModeImm8s4(SDValue Op, SDValue N,
676 SDValue &Base, SDValue &OffImm) {
677 if (N.getOpcode() == ISD::ADD) {
678 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
679 int RHSC = (int)RHS->getZExtValue();
Evan Cheng5c874172009-07-09 22:21:59 +0000680 if (((RHSC & 0x3) == 0) &&
681 ((RHSC >= 0 && RHSC < 0x400) || (RHSC < 0 && RHSC > -0x400))) { // 8 bits.
David Goodwin6647cea2009-06-30 22:50:01 +0000682 Base = N.getOperand(0);
683 OffImm = CurDAG->getTargetConstant(RHSC, MVT::i32);
684 return true;
685 }
686 }
687 } else if (N.getOpcode() == ISD::SUB) {
688 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
689 int RHSC = (int)RHS->getZExtValue();
690 if (((RHSC & 0x3) == 0) && (RHSC >= 0 && RHSC < 0x400)) { // 8 bits.
691 Base = N.getOperand(0);
692 OffImm = CurDAG->getTargetConstant(-RHSC, MVT::i32);
693 return true;
694 }
695 }
696 }
697
698 return false;
699}
700
Evan Cheng055b0312009-06-29 07:51:04 +0000701bool ARMDAGToDAGISel::SelectT2AddrModeSoReg(SDValue Op, SDValue N,
702 SDValue &Base,
703 SDValue &OffReg, SDValue &ShImm) {
704 // Base only.
705 if (N.getOpcode() != ISD::ADD && N.getOpcode() != ISD::SUB) {
706 Base = N;
707 if (N.getOpcode() == ISD::FrameIndex) {
David Goodwin31e7eba2009-07-20 15:55:39 +0000708 return false; // we want to select t2LDRri12 instead
Evan Cheng055b0312009-06-29 07:51:04 +0000709 } else if (N.getOpcode() == ARMISD::Wrapper) {
710 Base = N.getOperand(0);
711 if (Base.getOpcode() == ISD::TargetConstantPool)
712 return false; // We want to select t2LDRpci instead.
713 }
714 OffReg = CurDAG->getRegister(0, MVT::i32);
715 ShImm = CurDAG->getTargetConstant(0, MVT::i32);
716 return true;
717 }
718
David Goodwind8c95b52009-07-30 18:56:48 +0000719 // Leave (R +/- imm) for other address modes... unless they can't
720 // handle them
721 if (dyn_cast<ConstantSDNode>(N.getOperand(1)) != NULL) {
722 SDValue OffImm;
723 if (SelectT2AddrModeImm12(Op, N, Base, OffImm) ||
724 SelectT2AddrModeImm8 (Op, N, Base, OffImm))
725 return false;
726 }
727
David Goodwin7ecc8502009-07-15 15:50:19 +0000728 // Thumb2 does not support (R - R) or (R - (R << [1,2,3])).
David Goodwind8c95b52009-07-30 18:56:48 +0000729 if (N.getOpcode() == ISD::SUB) {
730 Base = N;
731 OffReg = CurDAG->getRegister(0, MVT::i32);
732 ShImm = CurDAG->getTargetConstant(0, MVT::i32);
733 return true;
734 }
735
736 assert(N.getOpcode() == ISD::ADD);
David Goodwin7ecc8502009-07-15 15:50:19 +0000737
Evan Cheng055b0312009-06-29 07:51:04 +0000738 // Look for (R + R) or (R + (R << [1,2,3])).
739 unsigned ShAmt = 0;
740 Base = N.getOperand(0);
741 OffReg = N.getOperand(1);
742
743 // Swap if it is ((R << c) + R).
744 ARM_AM::ShiftOpc ShOpcVal = ARM_AM::getShiftOpcForNode(OffReg);
745 if (ShOpcVal != ARM_AM::lsl) {
746 ShOpcVal = ARM_AM::getShiftOpcForNode(Base);
747 if (ShOpcVal == ARM_AM::lsl)
748 std::swap(Base, OffReg);
749 }
750
751 if (ShOpcVal == ARM_AM::lsl) {
752 // Check to see if the RHS of the shift is a constant, if not, we can't fold
753 // it.
754 if (ConstantSDNode *Sh = dyn_cast<ConstantSDNode>(OffReg.getOperand(1))) {
755 ShAmt = Sh->getZExtValue();
756 if (ShAmt >= 4) {
757 ShAmt = 0;
758 ShOpcVal = ARM_AM::no_shift;
759 } else
760 OffReg = OffReg.getOperand(0);
761 } else {
762 ShOpcVal = ARM_AM::no_shift;
763 }
David Goodwin7ecc8502009-07-15 15:50:19 +0000764 }
Evan Cheng055b0312009-06-29 07:51:04 +0000765
766 ShImm = CurDAG->getTargetConstant(ShAmt, MVT::i32);
767
768 return true;
769}
770
771//===--------------------------------------------------------------------===//
772
Evan Chengee568cf2007-07-05 07:15:27 +0000773/// getAL - Returns a ARMCC::AL immediate node.
Dan Gohman475871a2008-07-27 21:46:04 +0000774static inline SDValue getAL(SelectionDAG *CurDAG) {
Evan Cheng44bec522007-05-15 01:29:07 +0000775 return CurDAG->getTargetConstant((uint64_t)ARMCC::AL, MVT::i32);
776}
777
Evan Chengaf4550f2009-07-02 01:23:32 +0000778SDNode *ARMDAGToDAGISel::SelectARMIndexedLoad(SDValue Op) {
779 LoadSDNode *LD = cast<LoadSDNode>(Op);
780 ISD::MemIndexedMode AM = LD->getAddressingMode();
781 if (AM == ISD::UNINDEXED)
782 return NULL;
783
784 MVT LoadedVT = LD->getMemoryVT();
785 SDValue Offset, AMOpc;
786 bool isPre = (AM == ISD::PRE_INC) || (AM == ISD::PRE_DEC);
787 unsigned Opcode = 0;
788 bool Match = false;
789 if (LoadedVT == MVT::i32 &&
790 SelectAddrMode2Offset(Op, LD->getOffset(), Offset, AMOpc)) {
791 Opcode = isPre ? ARM::LDR_PRE : ARM::LDR_POST;
792 Match = true;
793 } else if (LoadedVT == MVT::i16 &&
794 SelectAddrMode3Offset(Op, LD->getOffset(), Offset, AMOpc)) {
795 Match = true;
796 Opcode = (LD->getExtensionType() == ISD::SEXTLOAD)
797 ? (isPre ? ARM::LDRSH_PRE : ARM::LDRSH_POST)
798 : (isPre ? ARM::LDRH_PRE : ARM::LDRH_POST);
799 } else if (LoadedVT == MVT::i8 || LoadedVT == MVT::i1) {
800 if (LD->getExtensionType() == ISD::SEXTLOAD) {
801 if (SelectAddrMode3Offset(Op, LD->getOffset(), Offset, AMOpc)) {
802 Match = true;
803 Opcode = isPre ? ARM::LDRSB_PRE : ARM::LDRSB_POST;
804 }
805 } else {
806 if (SelectAddrMode2Offset(Op, LD->getOffset(), Offset, AMOpc)) {
807 Match = true;
808 Opcode = isPre ? ARM::LDRB_PRE : ARM::LDRB_POST;
809 }
810 }
811 }
812
813 if (Match) {
814 SDValue Chain = LD->getChain();
815 SDValue Base = LD->getBasePtr();
816 SDValue Ops[]= { Base, Offset, AMOpc, getAL(CurDAG),
817 CurDAG->getRegister(0, MVT::i32), Chain };
818 return CurDAG->getTargetNode(Opcode, Op.getDebugLoc(), MVT::i32, MVT::i32,
819 MVT::Other, Ops, 6);
820 }
821
822 return NULL;
823}
824
Evan Chenge88d5ce2009-07-02 07:28:31 +0000825SDNode *ARMDAGToDAGISel::SelectT2IndexedLoad(SDValue Op) {
826 LoadSDNode *LD = cast<LoadSDNode>(Op);
827 ISD::MemIndexedMode AM = LD->getAddressingMode();
828 if (AM == ISD::UNINDEXED)
829 return NULL;
830
831 MVT LoadedVT = LD->getMemoryVT();
Evan Cheng4fbb9962009-07-02 23:16:11 +0000832 bool isSExtLd = LD->getExtensionType() == ISD::SEXTLOAD;
Evan Chenge88d5ce2009-07-02 07:28:31 +0000833 SDValue Offset;
834 bool isPre = (AM == ISD::PRE_INC) || (AM == ISD::PRE_DEC);
835 unsigned Opcode = 0;
836 bool Match = false;
837 if (SelectT2AddrModeImm8Offset(Op, LD->getOffset(), Offset)) {
838 switch (LoadedVT.getSimpleVT()) {
839 case MVT::i32:
840 Opcode = isPre ? ARM::t2LDR_PRE : ARM::t2LDR_POST;
841 break;
842 case MVT::i16:
Evan Cheng4fbb9962009-07-02 23:16:11 +0000843 if (isSExtLd)
844 Opcode = isPre ? ARM::t2LDRSH_PRE : ARM::t2LDRSH_POST;
845 else
846 Opcode = isPre ? ARM::t2LDRH_PRE : ARM::t2LDRH_POST;
Evan Chenge88d5ce2009-07-02 07:28:31 +0000847 break;
848 case MVT::i8:
Evan Cheng4fbb9962009-07-02 23:16:11 +0000849 case MVT::i1:
850 if (isSExtLd)
851 Opcode = isPre ? ARM::t2LDRSB_PRE : ARM::t2LDRSB_POST;
852 else
853 Opcode = isPre ? ARM::t2LDRB_PRE : ARM::t2LDRB_POST;
Evan Chenge88d5ce2009-07-02 07:28:31 +0000854 break;
855 default:
856 return NULL;
857 }
858 Match = true;
859 }
860
861 if (Match) {
862 SDValue Chain = LD->getChain();
863 SDValue Base = LD->getBasePtr();
864 SDValue Ops[]= { Base, Offset, getAL(CurDAG),
865 CurDAG->getRegister(0, MVT::i32), Chain };
866 return CurDAG->getTargetNode(Opcode, Op.getDebugLoc(), MVT::i32, MVT::i32,
867 MVT::Other, Ops, 5);
868 }
869
870 return NULL;
871}
872
Evan Cheng86198642009-08-07 00:34:42 +0000873SDNode *ARMDAGToDAGISel::SelectDYN_ALLOC(SDValue Op) {
874 SDNode *N = Op.getNode();
875 DebugLoc dl = N->getDebugLoc();
876 MVT VT = Op.getValueType();
877 SDValue Chain = Op.getOperand(0);
878 SDValue Size = Op.getOperand(1);
879 SDValue Align = Op.getOperand(2);
880 SDValue SP = CurDAG->getRegister(ARM::SP, MVT::i32);
881 int32_t AlignVal = cast<ConstantSDNode>(Align)->getSExtValue();
882 if (AlignVal < 0)
883 // We need to align the stack. Use Thumb1 tAND which is the only thumb
884 // instruction that can read and write SP. This matches to a pseudo
885 // instruction that has a chain to ensure the result is written back to
886 // the stack pointer.
887 SP = SDValue(CurDAG->getTargetNode(ARM::tANDsp, dl, VT, SP, Align), 0);
888
889 bool isC = isa<ConstantSDNode>(Size);
890 uint32_t C = isC ? cast<ConstantSDNode>(Size)->getZExtValue() : ~0UL;
891 // Handle the most common case for both Thumb1 and Thumb2:
892 // tSUBspi - immediate is between 0 ... 508 inclusive.
893 if (C <= 508 && ((C & 3) == 0))
894 // FIXME: tSUBspi encode scale 4 implicitly.
895 return CurDAG->SelectNodeTo(N, ARM::tSUBspi_, VT, MVT::Other, SP,
896 CurDAG->getTargetConstant(C/4, MVT::i32),
897 Chain);
898
899 if (Subtarget->isThumb1Only()) {
900 // Use tADDrSPr since Thumb1 does not have a sub r, sp, r. ARMISelLowering
901 // should have negated the size operand already. FIXME: We can't insert
902 // new target independent node at this stage so we are forced to negate
903 // it earlier. Is there a better solution?
904 return CurDAG->SelectNodeTo(N, ARM::tADDspr_, VT, MVT::Other, SP, Size,
905 Chain);
906 } else if (Subtarget->isThumb2()) {
907 if (isC && Predicate_t2_so_imm(Size.getNode())) {
908 // t2SUBrSPi
909 SDValue Ops[] = { SP, CurDAG->getTargetConstant(C, MVT::i32), Chain };
910 return CurDAG->SelectNodeTo(N, ARM::t2SUBrSPi_, VT, MVT::Other, Ops, 3);
911 } else if (isC && Predicate_imm0_4095(Size.getNode())) {
912 // t2SUBrSPi12
913 SDValue Ops[] = { SP, CurDAG->getTargetConstant(C, MVT::i32), Chain };
914 return CurDAG->SelectNodeTo(N, ARM::t2SUBrSPi12_, VT, MVT::Other, Ops, 3);
915 } else {
916 // t2SUBrSPs
917 SDValue Ops[] = { SP, Size,
918 getI32Imm(ARM_AM::getSORegOpc(ARM_AM::lsl,0)), Chain };
919 return CurDAG->SelectNodeTo(N, ARM::t2SUBrSPs_, VT, MVT::Other, Ops, 4);
920 }
921 }
922
923 // FIXME: Add ADD / SUB sp instructions for ARM.
924 return 0;
925}
Evan Chenga8e29892007-01-19 07:51:42 +0000926
Dan Gohman475871a2008-07-27 21:46:04 +0000927SDNode *ARMDAGToDAGISel::Select(SDValue Op) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000928 SDNode *N = Op.getNode();
Dale Johannesened2eee62009-02-06 01:31:28 +0000929 DebugLoc dl = N->getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +0000930
Dan Gohmane8be6c62008-07-17 19:10:17 +0000931 if (N->isMachineOpcode())
Evan Chenga8e29892007-01-19 07:51:42 +0000932 return NULL; // Already selected.
Rafael Espindola337c4ad62006-06-12 12:28:08 +0000933
934 switch (N->getOpcode()) {
Evan Chenga8e29892007-01-19 07:51:42 +0000935 default: break;
936 case ISD::Constant: {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000937 unsigned Val = cast<ConstantSDNode>(N)->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +0000938 bool UseCP = true;
Bob Wilsone64e3cf2009-06-22 17:29:13 +0000939 if (Subtarget->isThumb()) {
940 if (Subtarget->hasThumb2())
941 // Thumb2 has the MOVT instruction, so all immediates can
942 // be done with MOV + MOVT, at worst.
943 UseCP = 0;
944 else
945 UseCP = (Val > 255 && // MOV
946 ~Val > 255 && // MOV + MVN
947 !ARM_AM::isThumbImmShiftedVal(Val)); // MOV + LSL
948 } else
Evan Chenga8e29892007-01-19 07:51:42 +0000949 UseCP = (ARM_AM::getSOImmVal(Val) == -1 && // MOV
950 ARM_AM::getSOImmVal(~Val) == -1 && // MVN
951 !ARM_AM::isSOImmTwoPartVal(Val)); // two instrs.
952 if (UseCP) {
Dan Gohman475871a2008-07-27 21:46:04 +0000953 SDValue CPIdx =
Owen Andersoneed707b2009-07-24 23:12:02 +0000954 CurDAG->getTargetConstantPool(ConstantInt::get(Type::Int32Ty, Val),
Evan Chenga8e29892007-01-19 07:51:42 +0000955 TLI.getPointerTy());
Evan Cheng012f2d92007-01-24 08:53:17 +0000956
957 SDNode *ResNode;
Evan Cheng446c4282009-07-11 06:43:01 +0000958 if (Subtarget->isThumb1Only()) {
959 SDValue Pred = CurDAG->getTargetConstant(0xEULL, MVT::i32);
960 SDValue PredReg = CurDAG->getRegister(0, MVT::i32);
961 SDValue Ops[] = { CPIdx, Pred, PredReg, CurDAG->getEntryNode() };
Dale Johannesened2eee62009-02-06 01:31:28 +0000962 ResNode = CurDAG->getTargetNode(ARM::tLDRcp, dl, MVT::i32, MVT::Other,
Evan Cheng446c4282009-07-11 06:43:01 +0000963 Ops, 4);
964 } else {
Dan Gohman475871a2008-07-27 21:46:04 +0000965 SDValue Ops[] = {
Anton Korobeynikovdada95b2009-06-08 22:57:18 +0000966 CPIdx,
Evan Cheng012f2d92007-01-24 08:53:17 +0000967 CurDAG->getRegister(0, MVT::i32),
968 CurDAG->getTargetConstant(0, MVT::i32),
Evan Chengee568cf2007-07-05 07:15:27 +0000969 getAL(CurDAG),
970 CurDAG->getRegister(0, MVT::i32),
Evan Cheng012f2d92007-01-24 08:53:17 +0000971 CurDAG->getEntryNode()
972 };
Dale Johannesened2eee62009-02-06 01:31:28 +0000973 ResNode=CurDAG->getTargetNode(ARM::LDRcp, dl, MVT::i32, MVT::Other,
974 Ops, 6);
Evan Cheng012f2d92007-01-24 08:53:17 +0000975 }
Dan Gohman475871a2008-07-27 21:46:04 +0000976 ReplaceUses(Op, SDValue(ResNode, 0));
Evan Chenga8e29892007-01-19 07:51:42 +0000977 return NULL;
978 }
Anton Korobeynikovdada95b2009-06-08 22:57:18 +0000979
Evan Chenga8e29892007-01-19 07:51:42 +0000980 // Other cases are autogenerated.
Rafael Espindola337c4ad62006-06-12 12:28:08 +0000981 break;
Evan Chenga8e29892007-01-19 07:51:42 +0000982 }
Rafael Espindolaf819a492006-11-09 13:58:55 +0000983 case ISD::FrameIndex: {
Evan Chenga8e29892007-01-19 07:51:42 +0000984 // Selects to ADDri FI, 0 which in turn will become ADDri SP, imm.
Rafael Espindolaf819a492006-11-09 13:58:55 +0000985 int FI = cast<FrameIndexSDNode>(N)->getIndex();
Dan Gohman475871a2008-07-27 21:46:04 +0000986 SDValue TFI = CurDAG->getTargetFrameIndex(FI, TLI.getPointerTy());
David Goodwinf1daf7d2009-07-08 23:10:31 +0000987 if (Subtarget->isThumb1Only()) {
Evan Cheng44bec522007-05-15 01:29:07 +0000988 return CurDAG->SelectNodeTo(N, ARM::tADDrSPi, MVT::i32, TFI,
989 CurDAG->getTargetConstant(0, MVT::i32));
Jim Grosbach30eae3c2009-04-07 20:34:09 +0000990 } else {
David Goodwin419c6152009-07-14 18:48:51 +0000991 unsigned Opc = ((Subtarget->isThumb() && Subtarget->hasThumb2()) ?
992 ARM::t2ADDri : ARM::ADDri);
Dan Gohman475871a2008-07-27 21:46:04 +0000993 SDValue Ops[] = { TFI, CurDAG->getTargetConstant(0, MVT::i32),
Evan Cheng446c4282009-07-11 06:43:01 +0000994 getAL(CurDAG), CurDAG->getRegister(0, MVT::i32),
995 CurDAG->getRegister(0, MVT::i32) };
996 return CurDAG->SelectNodeTo(N, Opc, MVT::i32, Ops, 5);
Evan Chengee568cf2007-07-05 07:15:27 +0000997 }
Evan Chenga8e29892007-01-19 07:51:42 +0000998 }
Evan Cheng86198642009-08-07 00:34:42 +0000999 case ARMISD::DYN_ALLOC:
1000 return SelectDYN_ALLOC(Op);
Evan Chenga8e29892007-01-19 07:51:42 +00001001 case ISD::MUL:
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001002 if (Subtarget->isThumb1Only())
Evan Cheng79d43262007-01-24 02:21:22 +00001003 break;
Evan Chenga8e29892007-01-19 07:51:42 +00001004 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001005 unsigned RHSV = C->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +00001006 if (!RHSV) break;
1007 if (isPowerOf2_32(RHSV-1)) { // 2^n+1?
Evan Chengaf9e7a72009-07-21 00:31:12 +00001008 unsigned ShImm = Log2_32(RHSV-1);
1009 if (ShImm >= 32)
1010 break;
Dan Gohman475871a2008-07-27 21:46:04 +00001011 SDValue V = Op.getOperand(0);
Evan Chengaf9e7a72009-07-21 00:31:12 +00001012 ShImm = ARM_AM::getSORegOpc(ARM_AM::lsl, ShImm);
Evan Chengeadf0492009-07-22 22:03:29 +00001013 SDValue ShImmOp = CurDAG->getTargetConstant(ShImm, MVT::i32);
Evan Chengaf9e7a72009-07-21 00:31:12 +00001014 SDValue Reg0 = CurDAG->getRegister(0, MVT::i32);
Evan Cheng78dd9db2009-07-22 18:08:05 +00001015 if (Subtarget->isThumb()) {
Evan Chengaf9e7a72009-07-21 00:31:12 +00001016 SDValue Ops[] = { V, V, ShImmOp, getAL(CurDAG), Reg0, Reg0 };
1017 return CurDAG->SelectNodeTo(N, ARM::t2ADDrs, MVT::i32, Ops, 6);
1018 } else {
1019 SDValue Ops[] = { V, V, Reg0, ShImmOp, getAL(CurDAG), Reg0, Reg0 };
1020 return CurDAG->SelectNodeTo(N, ARM::ADDrs, MVT::i32, Ops, 7);
1021 }
Evan Chenga8e29892007-01-19 07:51:42 +00001022 }
1023 if (isPowerOf2_32(RHSV+1)) { // 2^n-1?
Evan Chengaf9e7a72009-07-21 00:31:12 +00001024 unsigned ShImm = Log2_32(RHSV+1);
1025 if (ShImm >= 32)
1026 break;
Dan Gohman475871a2008-07-27 21:46:04 +00001027 SDValue V = Op.getOperand(0);
Evan Chengaf9e7a72009-07-21 00:31:12 +00001028 ShImm = ARM_AM::getSORegOpc(ARM_AM::lsl, ShImm);
Evan Chengeadf0492009-07-22 22:03:29 +00001029 SDValue ShImmOp = CurDAG->getTargetConstant(ShImm, MVT::i32);
Evan Chengaf9e7a72009-07-21 00:31:12 +00001030 SDValue Reg0 = CurDAG->getRegister(0, MVT::i32);
Evan Cheng78dd9db2009-07-22 18:08:05 +00001031 if (Subtarget->isThumb()) {
Evan Chengaf9e7a72009-07-21 00:31:12 +00001032 SDValue Ops[] = { V, V, ShImmOp, getAL(CurDAG), Reg0 };
1033 return CurDAG->SelectNodeTo(N, ARM::t2RSBrs, MVT::i32, Ops, 5);
1034 } else {
1035 SDValue Ops[] = { V, V, Reg0, ShImmOp, getAL(CurDAG), Reg0, Reg0 };
1036 return CurDAG->SelectNodeTo(N, ARM::RSBrs, MVT::i32, Ops, 7);
1037 }
Evan Chenga8e29892007-01-19 07:51:42 +00001038 }
1039 }
1040 break;
1041 case ARMISD::FMRRD:
Dale Johannesened2eee62009-02-06 01:31:28 +00001042 return CurDAG->getTargetNode(ARM::FMRRD, dl, MVT::i32, MVT::i32,
Evan Chengee568cf2007-07-05 07:15:27 +00001043 Op.getOperand(0), getAL(CurDAG),
1044 CurDAG->getRegister(0, MVT::i32));
Dan Gohman525178c2007-10-08 18:33:35 +00001045 case ISD::UMUL_LOHI: {
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001046 if (Subtarget->isThumb1Only())
1047 break;
1048 if (Subtarget->isThumb()) {
1049 SDValue Ops[] = { Op.getOperand(0), Op.getOperand(1),
Evan Cheng13ab0202007-07-10 18:08:01 +00001050 getAL(CurDAG), CurDAG->getRegister(0, MVT::i32),
1051 CurDAG->getRegister(0, MVT::i32) };
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001052 return CurDAG->getTargetNode(ARM::t2UMULL, dl, MVT::i32, MVT::i32, Ops,4);
1053 } else {
1054 SDValue Ops[] = { Op.getOperand(0), Op.getOperand(1),
1055 getAL(CurDAG), CurDAG->getRegister(0, MVT::i32),
1056 CurDAG->getRegister(0, MVT::i32) };
1057 return CurDAG->getTargetNode(ARM::UMULL, dl, MVT::i32, MVT::i32, Ops, 5);
1058 }
Evan Chengee568cf2007-07-05 07:15:27 +00001059 }
Dan Gohman525178c2007-10-08 18:33:35 +00001060 case ISD::SMUL_LOHI: {
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001061 if (Subtarget->isThumb1Only())
1062 break;
1063 if (Subtarget->isThumb()) {
1064 SDValue Ops[] = { Op.getOperand(0), Op.getOperand(1),
1065 getAL(CurDAG), CurDAG->getRegister(0, MVT::i32) };
1066 return CurDAG->getTargetNode(ARM::t2SMULL, dl, MVT::i32, MVT::i32, Ops,4);
1067 } else {
1068 SDValue Ops[] = { Op.getOperand(0), Op.getOperand(1),
Evan Cheng13ab0202007-07-10 18:08:01 +00001069 getAL(CurDAG), CurDAG->getRegister(0, MVT::i32),
1070 CurDAG->getRegister(0, MVT::i32) };
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001071 return CurDAG->getTargetNode(ARM::SMULL, dl, MVT::i32, MVT::i32, Ops, 5);
1072 }
Evan Chengee568cf2007-07-05 07:15:27 +00001073 }
Evan Chenga8e29892007-01-19 07:51:42 +00001074 case ISD::LOAD: {
Evan Chenge88d5ce2009-07-02 07:28:31 +00001075 SDNode *ResNode = 0;
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001076 if (Subtarget->isThumb() && Subtarget->hasThumb2())
Evan Chenge88d5ce2009-07-02 07:28:31 +00001077 ResNode = SelectT2IndexedLoad(Op);
1078 else
1079 ResNode = SelectARMIndexedLoad(Op);
Evan Chengaf4550f2009-07-02 01:23:32 +00001080 if (ResNode)
1081 return ResNode;
Evan Chenga8e29892007-01-19 07:51:42 +00001082 // Other cases are autogenerated.
Rafael Espindolaf819a492006-11-09 13:58:55 +00001083 break;
Rafael Espindola337c4ad62006-06-12 12:28:08 +00001084 }
Evan Chengee568cf2007-07-05 07:15:27 +00001085 case ARMISD::BRCOND: {
1086 // Pattern: (ARMbrcond:void (bb:Other):$dst, (imm:i32):$cc)
1087 // Emits: (Bcc:void (bb:Other):$dst, (imm:i32):$cc)
1088 // Pattern complexity = 6 cost = 1 size = 0
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001089
Evan Chengee568cf2007-07-05 07:15:27 +00001090 // Pattern: (ARMbrcond:void (bb:Other):$dst, (imm:i32):$cc)
1091 // Emits: (tBcc:void (bb:Other):$dst, (imm:i32):$cc)
1092 // Pattern complexity = 6 cost = 1 size = 0
1093
David Goodwin5e47a9a2009-06-30 18:04:13 +00001094 // Pattern: (ARMbrcond:void (bb:Other):$dst, (imm:i32):$cc)
1095 // Emits: (t2Bcc:void (bb:Other):$dst, (imm:i32):$cc)
1096 // Pattern complexity = 6 cost = 1 size = 0
1097
1098 unsigned Opc = Subtarget->isThumb() ?
1099 ((Subtarget->hasThumb2()) ? ARM::t2Bcc : ARM::tBcc) : ARM::Bcc;
Dan Gohman475871a2008-07-27 21:46:04 +00001100 SDValue Chain = Op.getOperand(0);
1101 SDValue N1 = Op.getOperand(1);
1102 SDValue N2 = Op.getOperand(2);
1103 SDValue N3 = Op.getOperand(3);
1104 SDValue InFlag = Op.getOperand(4);
Evan Chengee568cf2007-07-05 07:15:27 +00001105 assert(N1.getOpcode() == ISD::BasicBlock);
1106 assert(N2.getOpcode() == ISD::Constant);
1107 assert(N3.getOpcode() == ISD::Register);
1108
Dan Gohman475871a2008-07-27 21:46:04 +00001109 SDValue Tmp2 = CurDAG->getTargetConstant(((unsigned)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001110 cast<ConstantSDNode>(N2)->getZExtValue()),
1111 MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +00001112 SDValue Ops[] = { N1, Tmp2, N3, Chain, InFlag };
Dale Johannesenf90b2a72009-02-06 02:08:06 +00001113 SDNode *ResNode = CurDAG->getTargetNode(Opc, dl, MVT::Other,
1114 MVT::Flag, Ops, 5);
Dan Gohman475871a2008-07-27 21:46:04 +00001115 Chain = SDValue(ResNode, 0);
Gabor Greifba36cb52008-08-28 21:40:38 +00001116 if (Op.getNode()->getNumValues() == 2) {
Dan Gohman475871a2008-07-27 21:46:04 +00001117 InFlag = SDValue(ResNode, 1);
Gabor Greifba36cb52008-08-28 21:40:38 +00001118 ReplaceUses(SDValue(Op.getNode(), 1), InFlag);
Chris Lattnera47b9bc2008-02-03 03:20:59 +00001119 }
Gabor Greifba36cb52008-08-28 21:40:38 +00001120 ReplaceUses(SDValue(Op.getNode(), 0), SDValue(Chain.getNode(), Chain.getResNo()));
Evan Chengee568cf2007-07-05 07:15:27 +00001121 return NULL;
1122 }
1123 case ARMISD::CMOV: {
Duncan Sands83ec4b62008-06-06 12:08:01 +00001124 MVT VT = Op.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00001125 SDValue N0 = Op.getOperand(0);
1126 SDValue N1 = Op.getOperand(1);
1127 SDValue N2 = Op.getOperand(2);
1128 SDValue N3 = Op.getOperand(3);
1129 SDValue InFlag = Op.getOperand(4);
Evan Chengee568cf2007-07-05 07:15:27 +00001130 assert(N2.getOpcode() == ISD::Constant);
1131 assert(N3.getOpcode() == ISD::Register);
1132
Evan Chenge253c952009-07-07 20:39:03 +00001133 if (!Subtarget->isThumb1Only() && VT == MVT::i32) {
1134 // Pattern: (ARMcmov:i32 GPR:i32:$false, so_reg:i32:$true, (imm:i32):$cc)
1135 // Emits: (MOVCCs:i32 GPR:i32:$false, so_reg:i32:$true, (imm:i32):$cc)
1136 // Pattern complexity = 18 cost = 1 size = 0
1137 SDValue CPTmp0;
1138 SDValue CPTmp1;
1139 SDValue CPTmp2;
1140 if (Subtarget->isThumb()) {
1141 if (SelectT2ShifterOperandReg(Op, N1, CPTmp0, CPTmp1)) {
Evan Cheng13f8b362009-08-01 01:43:45 +00001142 unsigned SOVal = cast<ConstantSDNode>(CPTmp1)->getZExtValue();
1143 unsigned SOShOp = ARM_AM::getSORegShOp(SOVal);
1144 unsigned Opc = 0;
1145 switch (SOShOp) {
1146 case ARM_AM::lsl: Opc = ARM::t2MOVCClsl; break;
1147 case ARM_AM::lsr: Opc = ARM::t2MOVCClsr; break;
1148 case ARM_AM::asr: Opc = ARM::t2MOVCCasr; break;
1149 case ARM_AM::ror: Opc = ARM::t2MOVCCror; break;
1150 default:
1151 llvm_unreachable("Unknown so_reg opcode!");
1152 break;
1153 }
1154 SDValue SOShImm =
1155 CurDAG->getTargetConstant(ARM_AM::getSORegOffset(SOVal), MVT::i32);
Evan Chenge253c952009-07-07 20:39:03 +00001156 SDValue Tmp2 = CurDAG->getTargetConstant(((unsigned)
1157 cast<ConstantSDNode>(N2)->getZExtValue()),
1158 MVT::i32);
Evan Cheng13f8b362009-08-01 01:43:45 +00001159 SDValue Ops[] = { N0, CPTmp0, SOShImm, Tmp2, N3, InFlag };
1160 return CurDAG->SelectNodeTo(Op.getNode(), Opc, MVT::i32,Ops, 6);
Evan Chenge253c952009-07-07 20:39:03 +00001161 }
1162 } else {
1163 if (SelectShifterOperandReg(Op, N1, CPTmp0, CPTmp1, CPTmp2)) {
1164 SDValue Tmp2 = CurDAG->getTargetConstant(((unsigned)
1165 cast<ConstantSDNode>(N2)->getZExtValue()),
1166 MVT::i32);
1167 SDValue Ops[] = { N0, CPTmp0, CPTmp1, CPTmp2, Tmp2, N3, InFlag };
1168 return CurDAG->SelectNodeTo(Op.getNode(),
1169 ARM::MOVCCs, MVT::i32, Ops, 7);
1170 }
1171 }
Evan Chengee568cf2007-07-05 07:15:27 +00001172
Evan Chenge253c952009-07-07 20:39:03 +00001173 // Pattern: (ARMcmov:i32 GPR:i32:$false,
Evan Chenge7cbe412009-07-08 21:03:57 +00001174 // (imm:i32)<<P:Predicate_so_imm>>:$true,
Evan Chenge253c952009-07-07 20:39:03 +00001175 // (imm:i32):$cc)
1176 // Emits: (MOVCCi:i32 GPR:i32:$false,
Evan Chenge7cbe412009-07-08 21:03:57 +00001177 // (so_imm:i32 (imm:i32):$true), (imm:i32):$cc)
Evan Chenge253c952009-07-07 20:39:03 +00001178 // Pattern complexity = 10 cost = 1 size = 0
1179 if (N3.getOpcode() == ISD::Constant) {
1180 if (Subtarget->isThumb()) {
1181 if (Predicate_t2_so_imm(N3.getNode())) {
1182 SDValue Tmp1 = CurDAG->getTargetConstant(((unsigned)
1183 cast<ConstantSDNode>(N1)->getZExtValue()),
1184 MVT::i32);
Evan Chenge253c952009-07-07 20:39:03 +00001185 SDValue Tmp2 = CurDAG->getTargetConstant(((unsigned)
1186 cast<ConstantSDNode>(N2)->getZExtValue()),
1187 MVT::i32);
1188 SDValue Ops[] = { N0, Tmp1, Tmp2, N3, InFlag };
1189 return CurDAG->SelectNodeTo(Op.getNode(),
1190 ARM::t2MOVCCi, MVT::i32, Ops, 5);
1191 }
1192 } else {
1193 if (Predicate_so_imm(N3.getNode())) {
1194 SDValue Tmp1 = CurDAG->getTargetConstant(((unsigned)
1195 cast<ConstantSDNode>(N1)->getZExtValue()),
1196 MVT::i32);
Evan Chenge253c952009-07-07 20:39:03 +00001197 SDValue Tmp2 = CurDAG->getTargetConstant(((unsigned)
1198 cast<ConstantSDNode>(N2)->getZExtValue()),
1199 MVT::i32);
1200 SDValue Ops[] = { N0, Tmp1, Tmp2, N3, InFlag };
1201 return CurDAG->SelectNodeTo(Op.getNode(),
1202 ARM::MOVCCi, MVT::i32, Ops, 5);
1203 }
1204 }
1205 }
Evan Chengee568cf2007-07-05 07:15:27 +00001206 }
1207
1208 // Pattern: (ARMcmov:i32 GPR:i32:$false, GPR:i32:$true, (imm:i32):$cc)
1209 // Emits: (MOVCCr:i32 GPR:i32:$false, GPR:i32:$true, (imm:i32):$cc)
1210 // Pattern complexity = 6 cost = 1 size = 0
1211 //
1212 // Pattern: (ARMcmov:i32 GPR:i32:$false, GPR:i32:$true, (imm:i32):$cc)
1213 // Emits: (tMOVCCr:i32 GPR:i32:$false, GPR:i32:$true, (imm:i32):$cc)
1214 // Pattern complexity = 6 cost = 11 size = 0
1215 //
1216 // Also FCPYScc and FCPYDcc.
Dan Gohman475871a2008-07-27 21:46:04 +00001217 SDValue Tmp2 = CurDAG->getTargetConstant(((unsigned)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001218 cast<ConstantSDNode>(N2)->getZExtValue()),
1219 MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +00001220 SDValue Ops[] = { N0, N1, Tmp2, N3, InFlag };
Evan Chengee568cf2007-07-05 07:15:27 +00001221 unsigned Opc = 0;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001222 switch (VT.getSimpleVT()) {
Evan Chengee568cf2007-07-05 07:15:27 +00001223 default: assert(false && "Illegal conditional move type!");
1224 break;
1225 case MVT::i32:
Evan Chenge253c952009-07-07 20:39:03 +00001226 Opc = Subtarget->isThumb()
1227 ? (Subtarget->hasThumb2() ? ARM::t2MOVCCr : ARM::tMOVCCr)
1228 : ARM::MOVCCr;
Evan Chengee568cf2007-07-05 07:15:27 +00001229 break;
1230 case MVT::f32:
1231 Opc = ARM::FCPYScc;
1232 break;
1233 case MVT::f64:
1234 Opc = ARM::FCPYDcc;
1235 break;
1236 }
Gabor Greifba36cb52008-08-28 21:40:38 +00001237 return CurDAG->SelectNodeTo(Op.getNode(), Opc, VT, Ops, 5);
Evan Chengee568cf2007-07-05 07:15:27 +00001238 }
1239 case ARMISD::CNEG: {
Duncan Sands83ec4b62008-06-06 12:08:01 +00001240 MVT VT = Op.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00001241 SDValue N0 = Op.getOperand(0);
1242 SDValue N1 = Op.getOperand(1);
1243 SDValue N2 = Op.getOperand(2);
1244 SDValue N3 = Op.getOperand(3);
1245 SDValue InFlag = Op.getOperand(4);
Evan Chengee568cf2007-07-05 07:15:27 +00001246 assert(N2.getOpcode() == ISD::Constant);
1247 assert(N3.getOpcode() == ISD::Register);
1248
Dan Gohman475871a2008-07-27 21:46:04 +00001249 SDValue Tmp2 = CurDAG->getTargetConstant(((unsigned)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001250 cast<ConstantSDNode>(N2)->getZExtValue()),
1251 MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +00001252 SDValue Ops[] = { N0, N1, Tmp2, N3, InFlag };
Evan Chengee568cf2007-07-05 07:15:27 +00001253 unsigned Opc = 0;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001254 switch (VT.getSimpleVT()) {
Evan Chengee568cf2007-07-05 07:15:27 +00001255 default: assert(false && "Illegal conditional move type!");
1256 break;
1257 case MVT::f32:
1258 Opc = ARM::FNEGScc;
1259 break;
1260 case MVT::f64:
1261 Opc = ARM::FNEGDcc;
Evan Chenge5ad88e2008-12-10 21:54:21 +00001262 break;
Evan Chengee568cf2007-07-05 07:15:27 +00001263 }
Gabor Greifba36cb52008-08-28 21:40:38 +00001264 return CurDAG->SelectNodeTo(Op.getNode(), Opc, VT, Ops, 5);
Evan Chengee568cf2007-07-05 07:15:27 +00001265 }
Evan Chenge5ad88e2008-12-10 21:54:21 +00001266
1267 case ISD::DECLARE: {
1268 SDValue Chain = Op.getOperand(0);
1269 SDValue N1 = Op.getOperand(1);
1270 SDValue N2 = Op.getOperand(2);
1271 FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(N1);
Chris Lattner8c4d1b22009-02-12 17:38:23 +00001272 // FIXME: handle VLAs.
1273 if (!FINode) {
1274 ReplaceUses(Op.getValue(0), Chain);
1275 return NULL;
1276 }
Evan Chenge5ad88e2008-12-10 21:54:21 +00001277 if (N2.getOpcode() == ARMISD::PIC_ADD && isa<LoadSDNode>(N2.getOperand(0)))
1278 N2 = N2.getOperand(0);
1279 LoadSDNode *Ld = dyn_cast<LoadSDNode>(N2);
Chris Lattner8c4d1b22009-02-12 17:38:23 +00001280 if (!Ld) {
1281 ReplaceUses(Op.getValue(0), Chain);
1282 return NULL;
1283 }
Evan Chenge5ad88e2008-12-10 21:54:21 +00001284 SDValue BasePtr = Ld->getBasePtr();
1285 assert(BasePtr.getOpcode() == ARMISD::Wrapper &&
1286 isa<ConstantPoolSDNode>(BasePtr.getOperand(0)) &&
1287 "llvm.dbg.variable should be a constantpool node");
1288 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(BasePtr.getOperand(0));
1289 GlobalValue *GV = 0;
1290 if (CP->isMachineConstantPoolEntry()) {
1291 ARMConstantPoolValue *ACPV = (ARMConstantPoolValue*)CP->getMachineCPVal();
1292 GV = ACPV->getGV();
1293 } else
1294 GV = dyn_cast<GlobalValue>(CP->getConstVal());
Chris Lattner8c4d1b22009-02-12 17:38:23 +00001295 if (!GV) {
1296 ReplaceUses(Op.getValue(0), Chain);
1297 return NULL;
Evan Chenge5ad88e2008-12-10 21:54:21 +00001298 }
Chris Lattner8c4d1b22009-02-12 17:38:23 +00001299
1300 SDValue Tmp1 = CurDAG->getTargetFrameIndex(FINode->getIndex(),
1301 TLI.getPointerTy());
1302 SDValue Tmp2 = CurDAG->getTargetGlobalAddress(GV, TLI.getPointerTy());
1303 SDValue Ops[] = { Tmp1, Tmp2, Chain };
1304 return CurDAG->getTargetNode(TargetInstrInfo::DECLARE, dl,
1305 MVT::Other, Ops, 3);
Evan Chengee568cf2007-07-05 07:15:27 +00001306 }
Bob Wilson5bafff32009-06-22 23:27:02 +00001307
Bob Wilson5bafff32009-06-22 23:27:02 +00001308 case ISD::VECTOR_SHUFFLE: {
1309 MVT VT = Op.getValueType();
1310
1311 // Match 128-bit splat to VDUPLANEQ. (This could be done with a Pat in
1312 // ARMInstrNEON.td but it is awkward because the shuffle mask needs to be
1313 // transformed first into a lane number and then to both a subregister
1314 // index and an adjusted lane number.) If the source operand is a
1315 // SCALAR_TO_VECTOR, leave it so it will be matched later as a VDUP.
1316 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
1317 if (VT.is128BitVector() && SVOp->isSplat() &&
1318 Op.getOperand(0).getOpcode() != ISD::SCALAR_TO_VECTOR &&
1319 Op.getOperand(1).getOpcode() == ISD::UNDEF) {
1320 unsigned LaneVal = SVOp->getSplatIndex();
1321
1322 MVT HalfVT;
1323 unsigned Opc = 0;
1324 switch (VT.getVectorElementType().getSimpleVT()) {
Bob Wilson4a3d35a2009-08-05 00:49:09 +00001325 default: llvm_unreachable("unhandled VDUP splat type");
Bob Wilson5bafff32009-06-22 23:27:02 +00001326 case MVT::i8: Opc = ARM::VDUPLN8q; HalfVT = MVT::v8i8; break;
1327 case MVT::i16: Opc = ARM::VDUPLN16q; HalfVT = MVT::v4i16; break;
1328 case MVT::i32: Opc = ARM::VDUPLN32q; HalfVT = MVT::v2i32; break;
1329 case MVT::f32: Opc = ARM::VDUPLNfq; HalfVT = MVT::v2f32; break;
1330 }
1331
1332 // The source operand needs to be changed to a subreg of the original
1333 // 128-bit operand, and the lane number needs to be adjusted accordingly.
1334 unsigned NumElts = VT.getVectorNumElements() / 2;
1335 unsigned SRVal = (LaneVal < NumElts ? arm_dsubreg_0 : arm_dsubreg_1);
1336 SDValue SR = CurDAG->getTargetConstant(SRVal, MVT::i32);
1337 SDValue NewLane = CurDAG->getTargetConstant(LaneVal % NumElts, MVT::i32);
1338 SDNode *SubReg = CurDAG->getTargetNode(TargetInstrInfo::EXTRACT_SUBREG,
1339 dl, HalfVT, N->getOperand(0), SR);
1340 return CurDAG->SelectNodeTo(N, Opc, VT, SDValue(SubReg, 0), NewLane);
1341 }
1342
1343 break;
1344 }
Bob Wilson4a3d35a2009-08-05 00:49:09 +00001345
1346 case ARMISD::VLD2D: {
Bob Wilson4a3d35a2009-08-05 00:49:09 +00001347 SDValue MemAddr, MemUpdate, MemOpc;
1348 if (!SelectAddrMode6(Op, N->getOperand(1), MemAddr, MemUpdate, MemOpc))
1349 return NULL;
Bob Wilsonb36ec862009-08-06 18:47:44 +00001350 unsigned Opc = 0;
1351 MVT VT = Op.getValueType();
Bob Wilson4a3d35a2009-08-05 00:49:09 +00001352 switch (VT.getSimpleVT()) {
1353 default: llvm_unreachable("unhandled VLD2D type");
1354 case MVT::v8i8: Opc = ARM::VLD2d8; break;
1355 case MVT::v4i16: Opc = ARM::VLD2d16; break;
1356 case MVT::v2f32:
1357 case MVT::v2i32: Opc = ARM::VLD2d32; break;
Bob Wilson4a3d35a2009-08-05 00:49:09 +00001358 }
1359 const SDValue Ops[] = { MemAddr, MemUpdate, MemOpc };
1360 return CurDAG->getTargetNode(Opc, dl, VT, VT, MVT::Other, Ops, 3);
1361 }
1362
1363 case ARMISD::VLD3D: {
Bob Wilson4a3d35a2009-08-05 00:49:09 +00001364 SDValue MemAddr, MemUpdate, MemOpc;
1365 if (!SelectAddrMode6(Op, N->getOperand(1), MemAddr, MemUpdate, MemOpc))
1366 return NULL;
Bob Wilsonb36ec862009-08-06 18:47:44 +00001367 unsigned Opc = 0;
1368 MVT VT = Op.getValueType();
Bob Wilson4a3d35a2009-08-05 00:49:09 +00001369 switch (VT.getSimpleVT()) {
1370 default: llvm_unreachable("unhandled VLD3D type");
1371 case MVT::v8i8: Opc = ARM::VLD3d8; break;
1372 case MVT::v4i16: Opc = ARM::VLD3d16; break;
1373 case MVT::v2f32:
1374 case MVT::v2i32: Opc = ARM::VLD3d32; break;
Bob Wilson4a3d35a2009-08-05 00:49:09 +00001375 }
1376 const SDValue Ops[] = { MemAddr, MemUpdate, MemOpc };
1377 return CurDAG->getTargetNode(Opc, dl, VT, VT, VT, MVT::Other, Ops, 3);
1378 }
1379
1380 case ARMISD::VLD4D: {
Bob Wilson4a3d35a2009-08-05 00:49:09 +00001381 SDValue MemAddr, MemUpdate, MemOpc;
1382 if (!SelectAddrMode6(Op, N->getOperand(1), MemAddr, MemUpdate, MemOpc))
1383 return NULL;
Bob Wilsonb36ec862009-08-06 18:47:44 +00001384 unsigned Opc = 0;
1385 MVT VT = Op.getValueType();
Bob Wilson4a3d35a2009-08-05 00:49:09 +00001386 switch (VT.getSimpleVT()) {
1387 default: llvm_unreachable("unhandled VLD4D type");
1388 case MVT::v8i8: Opc = ARM::VLD4d8; break;
1389 case MVT::v4i16: Opc = ARM::VLD4d16; break;
1390 case MVT::v2f32:
1391 case MVT::v2i32: Opc = ARM::VLD4d32; break;
Bob Wilson4a3d35a2009-08-05 00:49:09 +00001392 }
1393 const SDValue Ops[] = { MemAddr, MemUpdate, MemOpc };
1394 std::vector<MVT> ResTys(4, VT);
1395 ResTys.push_back(MVT::Other);
1396 return CurDAG->getTargetNode(Opc, dl, ResTys, Ops, 3);
1397 }
Bob Wilsonb36ec862009-08-06 18:47:44 +00001398
1399 case ARMISD::VST2D: {
1400 SDValue MemAddr, MemUpdate, MemOpc;
1401 if (!SelectAddrMode6(Op, N->getOperand(1), MemAddr, MemUpdate, MemOpc))
1402 return NULL;
1403 unsigned Opc = 0;
1404 switch (N->getOperand(2).getValueType().getSimpleVT()) {
1405 default: llvm_unreachable("unhandled VST2D type");
1406 case MVT::v8i8: Opc = ARM::VST2d8; break;
1407 case MVT::v4i16: Opc = ARM::VST2d16; break;
1408 case MVT::v2f32:
1409 case MVT::v2i32: Opc = ARM::VST2d32; break;
1410 }
1411 const SDValue Ops[] = { MemAddr, MemUpdate, MemOpc,
1412 N->getOperand(2), N->getOperand(3) };
1413 return CurDAG->getTargetNode(Opc, dl, MVT::Other, Ops, 5);
1414 }
1415
1416 case ARMISD::VST3D: {
1417 SDValue MemAddr, MemUpdate, MemOpc;
1418 if (!SelectAddrMode6(Op, N->getOperand(1), MemAddr, MemUpdate, MemOpc))
1419 return NULL;
1420 unsigned Opc = 0;
1421 switch (N->getOperand(2).getValueType().getSimpleVT()) {
1422 default: llvm_unreachable("unhandled VST3D type");
1423 case MVT::v8i8: Opc = ARM::VST3d8; break;
1424 case MVT::v4i16: Opc = ARM::VST3d16; break;
1425 case MVT::v2f32:
1426 case MVT::v2i32: Opc = ARM::VST3d32; break;
1427 }
1428 const SDValue Ops[] = { MemAddr, MemUpdate, MemOpc,
1429 N->getOperand(2), N->getOperand(3),
1430 N->getOperand(4) };
1431 return CurDAG->getTargetNode(Opc, dl, MVT::Other, Ops, 6);
1432 }
1433
1434 case ARMISD::VST4D: {
1435 SDValue MemAddr, MemUpdate, MemOpc;
1436 if (!SelectAddrMode6(Op, N->getOperand(1), MemAddr, MemUpdate, MemOpc))
1437 return NULL;
1438 unsigned Opc = 0;
1439 switch (N->getOperand(2).getValueType().getSimpleVT()) {
1440 default: llvm_unreachable("unhandled VST4D type");
1441 case MVT::v8i8: Opc = ARM::VST4d8; break;
1442 case MVT::v4i16: Opc = ARM::VST4d16; break;
1443 case MVT::v2f32:
1444 case MVT::v2i32: Opc = ARM::VST4d32; break;
1445 }
1446 const SDValue Ops[] = { MemAddr, MemUpdate, MemOpc,
1447 N->getOperand(2), N->getOperand(3),
1448 N->getOperand(4), N->getOperand(5) };
1449 return CurDAG->getTargetNode(Opc, dl, MVT::Other, Ops, 7);
1450 }
Evan Chenge5ad88e2008-12-10 21:54:21 +00001451 }
1452
Evan Chenga8e29892007-01-19 07:51:42 +00001453 return SelectCode(Op);
1454}
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001455
Bob Wilson224c2442009-05-19 05:53:42 +00001456bool ARMDAGToDAGISel::
1457SelectInlineAsmMemoryOperand(const SDValue &Op, char ConstraintCode,
1458 std::vector<SDValue> &OutOps) {
1459 assert(ConstraintCode == 'm' && "unexpected asm memory constraint");
1460
1461 SDValue Base, Offset, Opc;
1462 if (!SelectAddrMode2(Op, Op, Base, Offset, Opc))
1463 return true;
1464
1465 OutOps.push_back(Base);
1466 OutOps.push_back(Offset);
1467 OutOps.push_back(Opc);
1468 return false;
1469}
1470
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001471/// createARMISelDag - This pass converts a legalized DAG into a
1472/// ARM-specific DAG, ready for instruction scheduling.
1473///
Anton Korobeynikovd49ea772009-06-26 21:28:53 +00001474FunctionPass *llvm::createARMISelDag(ARMBaseTargetMachine &TM) {
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001475 return new ARMDAGToDAGISel(TM);
1476}