blob: 46c2c707c37b5d8d8e2ad522ae1d97b89982fd6b [file] [log] [blame]
Arnold Schwaighofer373e8652007-10-12 21:30:57 +00001//===- X86InstrInfo.td - Describe the X86 Instruction Set --*- tablegen -*-===//
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner081ce942007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the X86 instruction set, defining the instructions, and
11// properties of the instructions which are needed for code generation, machine
12// code emission, and analysis.
13//
14//===----------------------------------------------------------------------===//
15
16//===----------------------------------------------------------------------===//
17// X86 specific DAG Nodes.
18//
19
20def SDTIntShiftDOp: SDTypeProfile<1, 3,
21 [SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>,
22 SDTCisInt<0>, SDTCisInt<3>]>;
23
24def SDTX86CmpTest : SDTypeProfile<0, 2, [SDTCisSameAs<0, 1>]>;
25
Evan Cheng621216e2007-09-29 00:00:36 +000026def SDTX86Cmov : SDTypeProfile<1, 4,
Evan Cheng950aac02007-09-25 01:57:46 +000027 [SDTCisSameAs<0, 1>, SDTCisSameAs<1, 2>,
28 SDTCisVT<3, i8>, SDTCisVT<4, i32>]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000029
Dan Gohman99a12192009-03-04 19:44:21 +000030// Unary and binary operator instructions that set EFLAGS as a side-effect.
31def SDTUnaryArithWithFlags : SDTypeProfile<1, 1,
32 [SDTCisInt<0>]>;
33def SDTBinaryArithWithFlags : SDTypeProfile<1, 2,
34 [SDTCisSameAs<0, 1>,
35 SDTCisSameAs<0, 2>,
36 SDTCisInt<0>]>;
Evan Cheng621216e2007-09-29 00:00:36 +000037def SDTX86BrCond : SDTypeProfile<0, 3,
Evan Cheng950aac02007-09-25 01:57:46 +000038 [SDTCisVT<0, OtherVT>,
39 SDTCisVT<1, i8>, SDTCisVT<2, i32>]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000040
Evan Cheng621216e2007-09-29 00:00:36 +000041def SDTX86SetCC : SDTypeProfile<1, 2,
Evan Cheng950aac02007-09-25 01:57:46 +000042 [SDTCisVT<0, i8>,
43 SDTCisVT<1, i8>, SDTCisVT<2, i32>]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000044
Andrew Lenharth7dfe23f2008-03-01 21:52:34 +000045def SDTX86cas : SDTypeProfile<0, 3, [SDTCisPtrTy<0>, SDTCisInt<1>,
46 SDTCisVT<2, i8>]>;
Andrew Lenharth81580822008-03-05 01:15:49 +000047def SDTX86cas8 : SDTypeProfile<0, 1, [SDTCisPtrTy<0>]>;
Andrew Lenharth7dfe23f2008-03-01 21:52:34 +000048
Dale Johannesenf160d802008-10-02 18:53:47 +000049def SDTX86atomicBinary : SDTypeProfile<2, 3, [SDTCisInt<0>, SDTCisInt<1>,
50 SDTCisPtrTy<2>, SDTCisInt<3>,SDTCisInt<4>]>;
Chris Lattnerb56cc342008-03-11 03:23:40 +000051def SDTX86Ret : SDTypeProfile<0, -1, [SDTCisVT<0, i16>]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000052
Sean Callanan2c8a2592009-06-23 23:25:37 +000053def SDT_X86CallSeqStart : SDCallSeqStart<[SDTCisVT<0, i32>]>;
54def SDT_X86CallSeqEnd : SDCallSeqEnd<[SDTCisVT<0, i32>,
55 SDTCisVT<1, i32>]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000056
Dan Gohman3329ffe2008-05-29 19:57:41 +000057def SDT_X86Call : SDTypeProfile<0, -1, [SDTCisVT<0, iPTR>]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000058
Dan Gohman34228bf2009-08-15 01:38:56 +000059def SDT_X86VASTART_SAVE_XMM_REGS : SDTypeProfile<0, -1, [SDTCisVT<0, i8>,
60 SDTCisVT<1, iPTR>,
61 SDTCisVT<2, iPTR>]>;
62
Dan Gohmanf17a25c2007-07-18 16:29:46 +000063def SDTX86RepStr : SDTypeProfile<0, 1, [SDTCisVT<0, OtherVT>]>;
64
65def SDTX86RdTsc : SDTypeProfile<0, 0, []>;
66
67def SDTX86Wrapper : SDTypeProfile<1, 1, [SDTCisSameAs<0, 1>, SDTCisPtrTy<0>]>;
68
Rafael Espindolaaf759ab2009-04-17 14:35:58 +000069def SDT_X86TLSADDR : SDTypeProfile<0, 1, [SDTCisInt<0>]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000070
Rafael Espindolabca99f72009-04-08 21:14:34 +000071def SDT_X86SegmentBaseAddress : SDTypeProfile<1, 1, [SDTCisPtrTy<0>]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000072
73def SDT_X86EHRET : SDTypeProfile<0, 1, [SDTCisInt<0>]>;
74
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +000075def SDT_X86TCRET : SDTypeProfile<0, 2, [SDTCisPtrTy<0>, SDTCisVT<1, i32>]>;
76
Evan Cheng48679f42007-12-14 02:13:44 +000077def X86bsf : SDNode<"X86ISD::BSF", SDTIntUnaryOp>;
78def X86bsr : SDNode<"X86ISD::BSR", SDTIntUnaryOp>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000079def X86shld : SDNode<"X86ISD::SHLD", SDTIntShiftDOp>;
80def X86shrd : SDNode<"X86ISD::SHRD", SDTIntShiftDOp>;
81
Evan Cheng621216e2007-09-29 00:00:36 +000082def X86cmp : SDNode<"X86ISD::CMP" , SDTX86CmpTest>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000083
Dan Gohman7fe9b7f2008-12-23 22:45:23 +000084def X86bt : SDNode<"X86ISD::BT", SDTX86CmpTest>;
85
Evan Cheng621216e2007-09-29 00:00:36 +000086def X86cmov : SDNode<"X86ISD::CMOV", SDTX86Cmov>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000087def X86brcond : SDNode<"X86ISD::BRCOND", SDTX86BrCond,
Evan Cheng950aac02007-09-25 01:57:46 +000088 [SDNPHasChain]>;
Evan Cheng621216e2007-09-29 00:00:36 +000089def X86setcc : SDNode<"X86ISD::SETCC", SDTX86SetCC>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000090
Andrew Lenharth7dfe23f2008-03-01 21:52:34 +000091def X86cas : SDNode<"X86ISD::LCMPXCHG_DAG", SDTX86cas,
92 [SDNPHasChain, SDNPInFlag, SDNPOutFlag, SDNPMayStore,
93 SDNPMayLoad]>;
Andrew Lenharth81580822008-03-05 01:15:49 +000094def X86cas8 : SDNode<"X86ISD::LCMPXCHG8_DAG", SDTX86cas8,
95 [SDNPHasChain, SDNPInFlag, SDNPOutFlag, SDNPMayStore,
96 SDNPMayLoad]>;
Dale Johannesenf160d802008-10-02 18:53:47 +000097def X86AtomAdd64 : SDNode<"X86ISD::ATOMADD64_DAG", SDTX86atomicBinary,
98 [SDNPHasChain, SDNPMayStore,
99 SDNPMayLoad, SDNPMemOperand]>;
100def X86AtomSub64 : SDNode<"X86ISD::ATOMSUB64_DAG", SDTX86atomicBinary,
101 [SDNPHasChain, SDNPMayStore,
102 SDNPMayLoad, SDNPMemOperand]>;
103def X86AtomOr64 : SDNode<"X86ISD::ATOMOR64_DAG", SDTX86atomicBinary,
104 [SDNPHasChain, SDNPMayStore,
105 SDNPMayLoad, SDNPMemOperand]>;
106def X86AtomXor64 : SDNode<"X86ISD::ATOMXOR64_DAG", SDTX86atomicBinary,
107 [SDNPHasChain, SDNPMayStore,
108 SDNPMayLoad, SDNPMemOperand]>;
109def X86AtomAnd64 : SDNode<"X86ISD::ATOMAND64_DAG", SDTX86atomicBinary,
110 [SDNPHasChain, SDNPMayStore,
111 SDNPMayLoad, SDNPMemOperand]>;
112def X86AtomNand64 : SDNode<"X86ISD::ATOMNAND64_DAG", SDTX86atomicBinary,
113 [SDNPHasChain, SDNPMayStore,
114 SDNPMayLoad, SDNPMemOperand]>;
Dale Johannesen51c58ee2008-10-03 22:25:52 +0000115def X86AtomSwap64 : SDNode<"X86ISD::ATOMSWAP64_DAG", SDTX86atomicBinary,
116 [SDNPHasChain, SDNPMayStore,
117 SDNPMayLoad, SDNPMemOperand]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000118def X86retflag : SDNode<"X86ISD::RET_FLAG", SDTX86Ret,
119 [SDNPHasChain, SDNPOptInFlag]>;
120
Dan Gohman34228bf2009-08-15 01:38:56 +0000121def X86vastart_save_xmm_regs :
122 SDNode<"X86ISD::VASTART_SAVE_XMM_REGS",
123 SDT_X86VASTART_SAVE_XMM_REGS,
124 [SDNPHasChain]>;
125
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000126def X86callseq_start :
127 SDNode<"ISD::CALLSEQ_START", SDT_X86CallSeqStart,
128 [SDNPHasChain, SDNPOutFlag]>;
129def X86callseq_end :
130 SDNode<"ISD::CALLSEQ_END", SDT_X86CallSeqEnd,
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +0000131 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000132
133def X86call : SDNode<"X86ISD::CALL", SDT_X86Call,
134 [SDNPHasChain, SDNPOutFlag, SDNPOptInFlag]>;
135
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000136def X86rep_stos: SDNode<"X86ISD::REP_STOS", SDTX86RepStr,
Chris Lattnerca4e0fe2008-01-10 05:12:37 +0000137 [SDNPHasChain, SDNPInFlag, SDNPOutFlag, SDNPMayStore]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000138def X86rep_movs: SDNode<"X86ISD::REP_MOVS", SDTX86RepStr,
Chris Lattnerca4e0fe2008-01-10 05:12:37 +0000139 [SDNPHasChain, SDNPInFlag, SDNPOutFlag, SDNPMayStore,
140 SDNPMayLoad]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000141
142def X86rdtsc : SDNode<"X86ISD::RDTSC_DAG",SDTX86RdTsc,
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000143 [SDNPHasChain, SDNPOutFlag, SDNPSideEffect]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000144
145def X86Wrapper : SDNode<"X86ISD::Wrapper", SDTX86Wrapper>;
146def X86WrapperRIP : SDNode<"X86ISD::WrapperRIP", SDTX86Wrapper>;
147
148def X86tlsaddr : SDNode<"X86ISD::TLSADDR", SDT_X86TLSADDR,
Anton Korobeynikov4fbf00b2008-05-04 21:36:32 +0000149 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
Rafael Espindolabca99f72009-04-08 21:14:34 +0000150def X86SegmentBaseAddress : SDNode<"X86ISD::SegmentBaseAddress",
151 SDT_X86SegmentBaseAddress, []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000152
153def X86ehret : SDNode<"X86ISD::EH_RETURN", SDT_X86EHRET,
154 [SDNPHasChain]>;
155
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +0000156def X86tcret : SDNode<"X86ISD::TC_RETURN", SDT_X86TCRET,
157 [SDNPHasChain, SDNPOptInFlag]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000158
Dan Gohman99a12192009-03-04 19:44:21 +0000159def X86add_flag : SDNode<"X86ISD::ADD", SDTBinaryArithWithFlags>;
160def X86sub_flag : SDNode<"X86ISD::SUB", SDTBinaryArithWithFlags>;
161def X86smul_flag : SDNode<"X86ISD::SMUL", SDTBinaryArithWithFlags>;
162def X86umul_flag : SDNode<"X86ISD::UMUL", SDTUnaryArithWithFlags>;
163def X86inc_flag : SDNode<"X86ISD::INC", SDTUnaryArithWithFlags>;
164def X86dec_flag : SDNode<"X86ISD::DEC", SDTUnaryArithWithFlags>;
Bill Wendlingae034ed2008-12-12 00:56:36 +0000165
Evan Chengc3495762009-03-30 21:36:47 +0000166def X86mul_imm : SDNode<"X86ISD::MUL_IMM", SDTIntBinOp>;
167
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000168//===----------------------------------------------------------------------===//
169// X86 Operand Definitions.
170//
171
Chris Lattner357a0ca2009-06-20 19:34:09 +0000172def i32imm_pcrel : Operand<i32> {
173 let PrintMethod = "print_pcrel_imm";
174}
175
Dan Gohmanfe606822009-07-30 01:56:29 +0000176// A version of ptr_rc which excludes SP, ESP, and RSP. This is used for
177// the index operand of an address, to conform to x86 encoding restrictions.
178def ptr_rc_nosp : PointerLikeRegClass<1>;
Chris Lattner357a0ca2009-06-20 19:34:09 +0000179
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000180// *mem - Operand definitions for the funky X86 addressing mode operands.
181//
Daniel Dunbar0f10cbf2009-08-10 18:41:10 +0000182def X86MemAsmOperand : AsmOperandClass {
183 let Name = "Mem";
Daniel Dunbar6e9ee792009-08-10 19:08:02 +0000184 let SuperClass = ?;
Daniel Dunbar0f10cbf2009-08-10 18:41:10 +0000185}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000186class X86MemOperand<string printMethod> : Operand<iPTR> {
187 let PrintMethod = printMethod;
Dan Gohmanfe606822009-07-30 01:56:29 +0000188 let MIOperandInfo = (ops ptr_rc, i8imm, ptr_rc_nosp, i32imm, i8imm);
Daniel Dunbar0f10cbf2009-08-10 18:41:10 +0000189 let ParserMatchClass = X86MemAsmOperand;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000190}
191
Sean Callanan66fdfa02009-09-03 00:04:47 +0000192def opaque32mem : X86MemOperand<"printopaquemem">;
193def opaque48mem : X86MemOperand<"printopaquemem">;
194def opaque80mem : X86MemOperand<"printopaquemem">;
195
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000196def i8mem : X86MemOperand<"printi8mem">;
197def i16mem : X86MemOperand<"printi16mem">;
198def i32mem : X86MemOperand<"printi32mem">;
199def i64mem : X86MemOperand<"printi64mem">;
200def i128mem : X86MemOperand<"printi128mem">;
David Greene6b75fca2009-06-30 19:24:59 +0000201def i256mem : X86MemOperand<"printi256mem">;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000202def f32mem : X86MemOperand<"printf32mem">;
203def f64mem : X86MemOperand<"printf64mem">;
Dale Johannesen4ab00bd2007-08-05 18:49:15 +0000204def f80mem : X86MemOperand<"printf80mem">;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000205def f128mem : X86MemOperand<"printf128mem">;
David Greene6b75fca2009-06-30 19:24:59 +0000206def f256mem : X86MemOperand<"printf256mem">;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000207
Dan Gohman744d4622009-04-13 16:09:41 +0000208// A version of i8mem for use on x86-64 that uses GR64_NOREX instead of
209// plain GR64, so that it doesn't potentially require a REX prefix.
210def i8mem_NOREX : Operand<i64> {
211 let PrintMethod = "printi8mem";
Dan Gohmanfe606822009-07-30 01:56:29 +0000212 let MIOperandInfo = (ops GR64_NOREX, i8imm, GR64_NOREX_NOSP, i32imm, i8imm);
Daniel Dunbar0f10cbf2009-08-10 18:41:10 +0000213 let ParserMatchClass = X86MemAsmOperand;
Dan Gohman744d4622009-04-13 16:09:41 +0000214}
215
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000216def lea32mem : Operand<i32> {
Rafael Espindolabca99f72009-04-08 21:14:34 +0000217 let PrintMethod = "printlea32mem";
Dan Gohmanefbd3bc2009-08-05 17:40:24 +0000218 let MIOperandInfo = (ops GR32, i8imm, GR32_NOSP, i32imm);
Daniel Dunbar0f10cbf2009-08-10 18:41:10 +0000219 let ParserMatchClass = X86MemAsmOperand;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000220}
221
222def SSECC : Operand<i8> {
223 let PrintMethod = "printSSECC";
224}
225
226def piclabel: Operand<i32> {
227 let PrintMethod = "printPICLabel";
228}
229
Daniel Dunbar0f10cbf2009-08-10 18:41:10 +0000230def ImmSExt8AsmOperand : AsmOperandClass {
231 let Name = "ImmSExt8";
232 let SuperClass = ImmAsmOperand;
233}
234
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000235// A couple of more descriptive operand definitions.
236// 16-bits but only 8 bits are significant.
Daniel Dunbar06d5cb62009-08-09 07:20:21 +0000237def i16i8imm : Operand<i16> {
Daniel Dunbar0f10cbf2009-08-10 18:41:10 +0000238 let ParserMatchClass = ImmSExt8AsmOperand;
Daniel Dunbar06d5cb62009-08-09 07:20:21 +0000239}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000240// 32-bits but only 8 bits are significant.
Daniel Dunbar06d5cb62009-08-09 07:20:21 +0000241def i32i8imm : Operand<i32> {
Daniel Dunbar0f10cbf2009-08-10 18:41:10 +0000242 let ParserMatchClass = ImmSExt8AsmOperand;
Daniel Dunbar06d5cb62009-08-09 07:20:21 +0000243}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000244
Chris Lattner357a0ca2009-06-20 19:34:09 +0000245// Branch targets have OtherVT type and print as pc-relative values.
246def brtarget : Operand<OtherVT> {
247 let PrintMethod = "print_pcrel_imm";
248}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000249
Evan Chengd11052b2009-07-21 06:00:18 +0000250def brtarget8 : Operand<OtherVT> {
251 let PrintMethod = "print_pcrel_imm";
252}
253
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000254//===----------------------------------------------------------------------===//
255// X86 Complex Pattern Definitions.
256//
257
258// Define X86 specific addressing mode.
Rafael Espindolabca99f72009-04-08 21:14:34 +0000259def addr : ComplexPattern<iPTR, 5, "SelectAddr", [], []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000260def lea32addr : ComplexPattern<i32, 4, "SelectLEAAddr",
Dan Gohman0c0d7412009-08-02 16:09:17 +0000261 [add, sub, mul, X86mul_imm, shl, or, frameindex],
262 []>;
Chris Lattnerf1940742009-06-20 20:38:48 +0000263def tls32addr : ComplexPattern<i32, 4, "SelectTLSADDRAddr",
264 [tglobaltlsaddr], []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000265
266//===----------------------------------------------------------------------===//
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000267// X86 Instruction Predicate Definitions.
268def HasMMX : Predicate<"Subtarget->hasMMX()">;
269def HasSSE1 : Predicate<"Subtarget->hasSSE1()">;
270def HasSSE2 : Predicate<"Subtarget->hasSSE2()">;
271def HasSSE3 : Predicate<"Subtarget->hasSSE3()">;
272def HasSSSE3 : Predicate<"Subtarget->hasSSSE3()">;
Nate Begemanb2975562008-02-03 07:18:54 +0000273def HasSSE41 : Predicate<"Subtarget->hasSSE41()">;
274def HasSSE42 : Predicate<"Subtarget->hasSSE42()">;
David Greene8bf22bc2009-06-26 22:46:54 +0000275def HasSSE4A : Predicate<"Subtarget->hasSSE4A()">;
276def HasAVX : Predicate<"Subtarget->hasAVX()">;
277def HasFMA3 : Predicate<"Subtarget->hasFMA3()">;
278def HasFMA4 : Predicate<"Subtarget->hasFMA4()">;
Dale Johannesene0e0fd02007-09-23 14:52:20 +0000279def FPStackf32 : Predicate<"!Subtarget->hasSSE1()">;
280def FPStackf64 : Predicate<"!Subtarget->hasSSE2()">;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000281def In32BitMode : Predicate<"!Subtarget->is64Bit()">;
282def In64BitMode : Predicate<"Subtarget->is64Bit()">;
Anton Korobeynikov2cbcdb72009-08-03 08:12:53 +0000283def IsWin64 : Predicate<"Subtarget->isTargetWin64()">;
284def NotWin64 : Predicate<"!Subtarget->isTargetWin64()">;
Anton Korobeynikov68d4eca2009-08-06 11:23:24 +0000285def SmallCode : Predicate<"TM.getCodeModel() == CodeModel::Small">;
286def KernelCode : Predicate<"TM.getCodeModel() == CodeModel::Kernel">;
287def FarData : Predicate<"TM.getCodeModel() != CodeModel::Small &&"
Anton Korobeynikov7e1178f2009-08-06 09:11:19 +0000288 "TM.getCodeModel() != CodeModel::Kernel">;
Anton Korobeynikov68d4eca2009-08-06 11:23:24 +0000289def NearData : Predicate<"TM.getCodeModel() == CodeModel::Small ||"
290 "TM.getCodeModel() == CodeModel::Kernel">;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000291def IsStatic : Predicate<"TM.getRelocationModel() == Reloc::Static">;
Evan Cheng13559d62008-09-26 23:41:32 +0000292def OptForSpeed : Predicate<"!OptForSize">;
Evan Cheng95a77fd2009-01-02 05:35:45 +0000293def FastBTMem : Predicate<"!Subtarget->isBTMemSlow()">;
Evan Cheng6d35a4d2009-05-20 04:53:57 +0000294def CallImmAddr : Predicate<"Subtarget->IsLegalToCallImmediateAddr(TM)">;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000295
296//===----------------------------------------------------------------------===//
Evan Cheng86ab7d32007-07-31 08:04:03 +0000297// X86 Instruction Format Definitions.
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000298//
299
Evan Cheng86ab7d32007-07-31 08:04:03 +0000300include "X86InstrFormats.td"
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000301
302//===----------------------------------------------------------------------===//
303// Pattern fragments...
304//
305
306// X86 specific condition code. These correspond to CondCode in
307// X86InstrInfo.h. They must be kept in synch.
Dan Gohman0fc9ed62009-01-07 00:15:08 +0000308def X86_COND_A : PatLeaf<(i8 0)>; // alt. COND_NBE
309def X86_COND_AE : PatLeaf<(i8 1)>; // alt. COND_NC
310def X86_COND_B : PatLeaf<(i8 2)>; // alt. COND_C
311def X86_COND_BE : PatLeaf<(i8 3)>; // alt. COND_NA
312def X86_COND_E : PatLeaf<(i8 4)>; // alt. COND_Z
313def X86_COND_G : PatLeaf<(i8 5)>; // alt. COND_NLE
314def X86_COND_GE : PatLeaf<(i8 6)>; // alt. COND_NL
315def X86_COND_L : PatLeaf<(i8 7)>; // alt. COND_NGE
316def X86_COND_LE : PatLeaf<(i8 8)>; // alt. COND_NG
317def X86_COND_NE : PatLeaf<(i8 9)>; // alt. COND_NZ
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000318def X86_COND_NO : PatLeaf<(i8 10)>;
Dan Gohman0fc9ed62009-01-07 00:15:08 +0000319def X86_COND_NP : PatLeaf<(i8 11)>; // alt. COND_PO
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000320def X86_COND_NS : PatLeaf<(i8 12)>;
Dan Gohman0fc9ed62009-01-07 00:15:08 +0000321def X86_COND_O : PatLeaf<(i8 13)>;
322def X86_COND_P : PatLeaf<(i8 14)>; // alt. COND_PE
323def X86_COND_S : PatLeaf<(i8 15)>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000324
325def i16immSExt8 : PatLeaf<(i16 imm), [{
326 // i16immSExt8 predicate - True if the 16-bit immediate fits in a 8-bit
327 // sign extended field.
Dan Gohmanfaeb4a32008-09-12 16:56:44 +0000328 return (int16_t)N->getZExtValue() == (int8_t)N->getZExtValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000329}]>;
330
331def i32immSExt8 : PatLeaf<(i32 imm), [{
332 // i32immSExt8 predicate - True if the 32-bit immediate fits in a 8-bit
333 // sign extended field.
Dan Gohmanfaeb4a32008-09-12 16:56:44 +0000334 return (int32_t)N->getZExtValue() == (int8_t)N->getZExtValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000335}]>;
336
337// Helper fragments for loads.
Evan Chengb3e25ea2008-05-13 18:59:59 +0000338// It's always safe to treat a anyext i16 load as a i32 load if the i16 is
339// known to be 32-bit aligned or better. Ditto for i8 to i16.
Dan Gohman2a174122008-10-15 06:50:19 +0000340def loadi16 : PatFrag<(ops node:$ptr), (i16 (unindexedload node:$ptr)), [{
Dan Gohman8335c412008-08-20 15:24:22 +0000341 LoadSDNode *LD = cast<LoadSDNode>(N);
Chris Lattner12208612009-04-10 00:16:23 +0000342 if (const Value *Src = LD->getSrcValue())
343 if (const PointerType *PT = dyn_cast<PointerType>(Src->getType()))
Mon P Wangdc97d5a2009-04-27 07:22:10 +0000344 if (PT->getAddressSpace() > 255)
Chris Lattner12208612009-04-10 00:16:23 +0000345 return false;
Dan Gohman8335c412008-08-20 15:24:22 +0000346 ISD::LoadExtType ExtType = LD->getExtensionType();
347 if (ExtType == ISD::NON_EXTLOAD)
348 return true;
349 if (ExtType == ISD::EXTLOAD)
350 return LD->getAlignment() >= 2 && !LD->isVolatile();
Evan Cheng8b765e92008-05-13 00:54:02 +0000351 return false;
352}]>;
353
Dan Gohman2a174122008-10-15 06:50:19 +0000354def loadi16_anyext : PatFrag<(ops node:$ptr), (i32 (unindexedload node:$ptr)), [{
Evan Cheng56ec77b2008-09-24 23:27:55 +0000355 LoadSDNode *LD = cast<LoadSDNode>(N);
Chris Lattner12208612009-04-10 00:16:23 +0000356 if (const Value *Src = LD->getSrcValue())
357 if (const PointerType *PT = dyn_cast<PointerType>(Src->getType()))
Mon P Wangdc97d5a2009-04-27 07:22:10 +0000358 if (PT->getAddressSpace() > 255)
Chris Lattner12208612009-04-10 00:16:23 +0000359 return false;
Evan Cheng56ec77b2008-09-24 23:27:55 +0000360 ISD::LoadExtType ExtType = LD->getExtensionType();
361 if (ExtType == ISD::EXTLOAD)
362 return LD->getAlignment() >= 2 && !LD->isVolatile();
363 return false;
364}]>;
365
Dan Gohman2a174122008-10-15 06:50:19 +0000366def loadi32 : PatFrag<(ops node:$ptr), (i32 (unindexedload node:$ptr)), [{
Dan Gohman8335c412008-08-20 15:24:22 +0000367 LoadSDNode *LD = cast<LoadSDNode>(N);
Chris Lattner12208612009-04-10 00:16:23 +0000368 if (const Value *Src = LD->getSrcValue())
369 if (const PointerType *PT = dyn_cast<PointerType>(Src->getType()))
Mon P Wangdc97d5a2009-04-27 07:22:10 +0000370 if (PT->getAddressSpace() > 255)
Chris Lattner12208612009-04-10 00:16:23 +0000371 return false;
Dan Gohman8335c412008-08-20 15:24:22 +0000372 ISD::LoadExtType ExtType = LD->getExtensionType();
373 if (ExtType == ISD::NON_EXTLOAD)
374 return true;
375 if (ExtType == ISD::EXTLOAD)
376 return LD->getAlignment() >= 4 && !LD->isVolatile();
Evan Cheng8b765e92008-05-13 00:54:02 +0000377 return false;
378}]>;
379
Dan Gohman2a174122008-10-15 06:50:19 +0000380def nvloadi32 : PatFrag<(ops node:$ptr), (i32 (unindexedload node:$ptr)), [{
Evan Cheng1e5e5452008-09-29 17:26:18 +0000381 LoadSDNode *LD = cast<LoadSDNode>(N);
Chris Lattner12208612009-04-10 00:16:23 +0000382 if (const Value *Src = LD->getSrcValue())
383 if (const PointerType *PT = dyn_cast<PointerType>(Src->getType()))
Mon P Wangdc97d5a2009-04-27 07:22:10 +0000384 if (PT->getAddressSpace() > 255)
Chris Lattner12208612009-04-10 00:16:23 +0000385 return false;
Evan Cheng1e5e5452008-09-29 17:26:18 +0000386 if (LD->isVolatile())
387 return false;
Evan Cheng1e5e5452008-09-29 17:26:18 +0000388 ISD::LoadExtType ExtType = LD->getExtensionType();
389 if (ExtType == ISD::NON_EXTLOAD)
390 return true;
391 if (ExtType == ISD::EXTLOAD)
392 return LD->getAlignment() >= 4;
393 return false;
394}]>;
395
sampo9cc09a32009-01-26 01:24:32 +0000396def gsload : PatFrag<(ops node:$ptr), (load node:$ptr), [{
Chris Lattner12208612009-04-10 00:16:23 +0000397 if (const Value *Src = cast<LoadSDNode>(N)->getSrcValue())
398 if (const PointerType *PT = dyn_cast<PointerType>(Src->getType()))
399 return PT->getAddressSpace() == 256;
sampo9cc09a32009-01-26 01:24:32 +0000400 return false;
401}]>;
402
Chris Lattnera7c2d8a2009-05-05 18:52:19 +0000403def fsload : PatFrag<(ops node:$ptr), (load node:$ptr), [{
404 if (const Value *Src = cast<LoadSDNode>(N)->getSrcValue())
405 if (const PointerType *PT = dyn_cast<PointerType>(Src->getType()))
406 return PT->getAddressSpace() == 257;
407 return false;
408}]>;
409
Chris Lattner12208612009-04-10 00:16:23 +0000410def loadi8 : PatFrag<(ops node:$ptr), (i8 (load node:$ptr)), [{
411 if (const Value *Src = cast<LoadSDNode>(N)->getSrcValue())
412 if (const PointerType *PT = dyn_cast<PointerType>(Src->getType()))
Mon P Wangdc97d5a2009-04-27 07:22:10 +0000413 if (PT->getAddressSpace() > 255)
Chris Lattner12208612009-04-10 00:16:23 +0000414 return false;
415 return true;
416}]>;
417def loadi64 : PatFrag<(ops node:$ptr), (i64 (load node:$ptr)), [{
418 if (const Value *Src = cast<LoadSDNode>(N)->getSrcValue())
419 if (const PointerType *PT = dyn_cast<PointerType>(Src->getType()))
Mon P Wangdc97d5a2009-04-27 07:22:10 +0000420 if (PT->getAddressSpace() > 255)
Chris Lattner12208612009-04-10 00:16:23 +0000421 return false;
422 return true;
423}]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000424
Chris Lattner12208612009-04-10 00:16:23 +0000425def loadf32 : PatFrag<(ops node:$ptr), (f32 (load node:$ptr)), [{
426 if (const Value *Src = cast<LoadSDNode>(N)->getSrcValue())
427 if (const PointerType *PT = dyn_cast<PointerType>(Src->getType()))
Mon P Wangdc97d5a2009-04-27 07:22:10 +0000428 if (PT->getAddressSpace() > 255)
Chris Lattner12208612009-04-10 00:16:23 +0000429 return false;
430 return true;
431}]>;
432def loadf64 : PatFrag<(ops node:$ptr), (f64 (load node:$ptr)), [{
433 if (const Value *Src = cast<LoadSDNode>(N)->getSrcValue())
434 if (const PointerType *PT = dyn_cast<PointerType>(Src->getType()))
Mon P Wangdc97d5a2009-04-27 07:22:10 +0000435 if (PT->getAddressSpace() > 255)
Chris Lattner12208612009-04-10 00:16:23 +0000436 return false;
437 return true;
438}]>;
439def loadf80 : PatFrag<(ops node:$ptr), (f80 (load node:$ptr)), [{
440 if (const Value *Src = cast<LoadSDNode>(N)->getSrcValue())
441 if (const PointerType *PT = dyn_cast<PointerType>(Src->getType()))
Mon P Wangdc97d5a2009-04-27 07:22:10 +0000442 if (PT->getAddressSpace() > 255)
Chris Lattner12208612009-04-10 00:16:23 +0000443 return false;
444 return true;
445}]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000446
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000447def sextloadi16i8 : PatFrag<(ops node:$ptr), (i16 (sextloadi8 node:$ptr))>;
448def sextloadi32i8 : PatFrag<(ops node:$ptr), (i32 (sextloadi8 node:$ptr))>;
449def sextloadi32i16 : PatFrag<(ops node:$ptr), (i32 (sextloadi16 node:$ptr))>;
450
451def zextloadi8i1 : PatFrag<(ops node:$ptr), (i8 (zextloadi1 node:$ptr))>;
452def zextloadi16i1 : PatFrag<(ops node:$ptr), (i16 (zextloadi1 node:$ptr))>;
453def zextloadi32i1 : PatFrag<(ops node:$ptr), (i32 (zextloadi1 node:$ptr))>;
454def zextloadi16i8 : PatFrag<(ops node:$ptr), (i16 (zextloadi8 node:$ptr))>;
455def zextloadi32i8 : PatFrag<(ops node:$ptr), (i32 (zextloadi8 node:$ptr))>;
456def zextloadi32i16 : PatFrag<(ops node:$ptr), (i32 (zextloadi16 node:$ptr))>;
457
458def extloadi8i1 : PatFrag<(ops node:$ptr), (i8 (extloadi1 node:$ptr))>;
459def extloadi16i1 : PatFrag<(ops node:$ptr), (i16 (extloadi1 node:$ptr))>;
460def extloadi32i1 : PatFrag<(ops node:$ptr), (i32 (extloadi1 node:$ptr))>;
461def extloadi16i8 : PatFrag<(ops node:$ptr), (i16 (extloadi8 node:$ptr))>;
462def extloadi32i8 : PatFrag<(ops node:$ptr), (i32 (extloadi8 node:$ptr))>;
463def extloadi32i16 : PatFrag<(ops node:$ptr), (i32 (extloadi16 node:$ptr))>;
464
Chris Lattner21da6382008-02-19 17:37:35 +0000465
466// An 'and' node with a single use.
467def and_su : PatFrag<(ops node:$lhs, node:$rhs), (and node:$lhs, node:$rhs), [{
Evan Cheng9123cfa2008-03-04 00:40:35 +0000468 return N->hasOneUse();
Chris Lattner21da6382008-02-19 17:37:35 +0000469}]>;
Dan Gohman744d4622009-04-13 16:09:41 +0000470// An 'srl' node with a single use.
471def srl_su : PatFrag<(ops node:$lhs, node:$rhs), (srl node:$lhs, node:$rhs), [{
472 return N->hasOneUse();
473}]>;
474// An 'trunc' node with a single use.
475def trunc_su : PatFrag<(ops node:$src), (trunc node:$src), [{
476 return N->hasOneUse();
477}]>;
Chris Lattner21da6382008-02-19 17:37:35 +0000478
Dan Gohman921581d2008-10-17 01:23:35 +0000479// 'shld' and 'shrd' instruction patterns. Note that even though these have
480// the srl and shl in their patterns, the C++ code must still check for them,
481// because predicates are tested before children nodes are explored.
482
483def shrd : PatFrag<(ops node:$src1, node:$amt1, node:$src2, node:$amt2),
484 (or (srl node:$src1, node:$amt1),
485 (shl node:$src2, node:$amt2)), [{
486 assert(N->getOpcode() == ISD::OR);
487 return N->getOperand(0).getOpcode() == ISD::SRL &&
488 N->getOperand(1).getOpcode() == ISD::SHL &&
489 isa<ConstantSDNode>(N->getOperand(0).getOperand(1)) &&
490 isa<ConstantSDNode>(N->getOperand(1).getOperand(1)) &&
491 N->getOperand(0).getConstantOperandVal(1) ==
492 N->getValueSizeInBits(0) - N->getOperand(1).getConstantOperandVal(1);
493}]>;
494
495def shld : PatFrag<(ops node:$src1, node:$amt1, node:$src2, node:$amt2),
496 (or (shl node:$src1, node:$amt1),
497 (srl node:$src2, node:$amt2)), [{
498 assert(N->getOpcode() == ISD::OR);
499 return N->getOperand(0).getOpcode() == ISD::SHL &&
500 N->getOperand(1).getOpcode() == ISD::SRL &&
501 isa<ConstantSDNode>(N->getOperand(0).getOperand(1)) &&
502 isa<ConstantSDNode>(N->getOperand(1).getOperand(1)) &&
503 N->getOperand(0).getConstantOperandVal(1) ==
504 N->getValueSizeInBits(0) - N->getOperand(1).getConstantOperandVal(1);
505}]>;
506
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000507//===----------------------------------------------------------------------===//
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000508// Instruction list...
509//
510
511// ADJCALLSTACKDOWN/UP implicitly use/def ESP because they may be expanded into
512// a stack adjustment and the codegen must know that they may modify the stack
513// pointer before prolog-epilog rewriting occurs.
Chris Lattnerb56cc342008-03-11 03:23:40 +0000514// Pessimistically assume ADJCALLSTACKDOWN / ADJCALLSTACKUP will become
515// sub / add which can clobber EFLAGS.
Evan Cheng037364a2007-09-28 01:19:48 +0000516let Defs = [ESP, EFLAGS], Uses = [ESP] in {
Dan Gohman01c9f772008-10-01 18:28:06 +0000517def ADJCALLSTACKDOWN32 : I<0, Pseudo, (outs), (ins i32imm:$amt),
518 "#ADJCALLSTACKDOWN",
Chris Lattnerfe5d4022008-10-11 22:08:30 +0000519 [(X86callseq_start timm:$amt)]>,
Dan Gohman01c9f772008-10-01 18:28:06 +0000520 Requires<[In32BitMode]>;
521def ADJCALLSTACKUP32 : I<0, Pseudo, (outs), (ins i32imm:$amt1, i32imm:$amt2),
522 "#ADJCALLSTACKUP",
Chris Lattnerfe5d4022008-10-11 22:08:30 +0000523 [(X86callseq_end timm:$amt1, timm:$amt2)]>,
Dan Gohman01c9f772008-10-01 18:28:06 +0000524 Requires<[In32BitMode]>;
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000525}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000526
Dan Gohman34228bf2009-08-15 01:38:56 +0000527// x86-64 va_start lowering magic.
528let usesCustomDAGSchedInserter = 1 in
529def VASTART_SAVE_XMM_REGS : I<0, Pseudo,
530 (outs),
531 (ins GR8:$al,
532 i64imm:$regsavefi, i64imm:$offset,
533 variable_ops),
534 "#VASTART_SAVE_XMM_REGS $al, $regsavefi, $offset",
535 [(X86vastart_save_xmm_regs GR8:$al,
536 imm:$regsavefi,
537 imm:$offset)]>;
538
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000539// Nop
Sean Callananf94a0542009-07-23 23:39:34 +0000540let neverHasSideEffects = 1 in {
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000541 def NOOP : I<0x90, RawFrm, (outs), (ins), "nop", []>;
Sean Callananf94a0542009-07-23 23:39:34 +0000542 def NOOPL : I<0x1f, MRM0m, (outs), (ins i32mem:$zero),
543 "nopl\t$zero", []>, TB;
544}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000545
Sean Callanan9b195f82009-08-11 01:09:06 +0000546// Trap
547def INT3 : I<0xcc, RawFrm, (outs), (ins), "int 3", []>;
548def INT : I<0xcd, RawFrm, (outs), (ins i8imm:$trap), "int\t$trap", []>;
549
Evan Cheng0729ccf2008-01-05 00:41:47 +0000550// PIC base
Dan Gohman9499cfe2008-10-01 04:14:30 +0000551let neverHasSideEffects = 1, isNotDuplicable = 1, Uses = [ESP] in
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000552 def MOVPC32r : Ii32<0xE8, Pseudo, (outs GR32:$reg), (ins piclabel:$label),
Dan Gohman70a8a112009-04-27 15:13:28 +0000553 "call\t$label\n\t"
554 "pop{l}\t$reg", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000555
556//===----------------------------------------------------------------------===//
557// Control Flow Instructions...
558//
559
560// Return instructions.
561let isTerminator = 1, isReturn = 1, isBarrier = 1,
Chris Lattnerb56cc342008-03-11 03:23:40 +0000562 hasCtrlDep = 1, FPForm = SpecialFP, FPFormBits = SpecialFP.Value in {
Dan Gohman2c4be2a2008-05-31 02:11:25 +0000563 def RET : I <0xC3, RawFrm, (outs), (ins variable_ops),
Chris Lattnerb56cc342008-03-11 03:23:40 +0000564 "ret",
Dan Gohman2c4be2a2008-05-31 02:11:25 +0000565 [(X86retflag 0)]>;
Chris Lattnerb56cc342008-03-11 03:23:40 +0000566 def RETI : Ii16<0xC2, RawFrm, (outs), (ins i16imm:$amt, variable_ops),
567 "ret\t$amt",
Dan Gohmane84197b2009-09-03 17:18:51 +0000568 [(X86retflag timm:$amt)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000569}
570
571// All branches are RawFrm, Void, Branch, and Terminators
Evan Cheng37e7c752007-07-21 00:34:19 +0000572let isBranch = 1, isTerminator = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000573 class IBr<bits<8> opcode, dag ins, string asm, list<dag> pattern> :
574 I<opcode, RawFrm, (outs), ins, asm, pattern>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000575
Sean Callananc0608152009-07-22 01:05:20 +0000576let isBranch = 1, isBarrier = 1 in {
Dan Gohman91888f02007-07-31 20:11:57 +0000577 def JMP : IBr<0xE9, (ins brtarget:$dst), "jmp\t$dst", [(br bb:$dst)]>;
Sean Callananc0608152009-07-22 01:05:20 +0000578 def JMP8 : IBr<0xEB, (ins brtarget8:$dst), "jmp\t$dst", []>;
579}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000580
Owen Andersonf8053082007-11-12 07:39:39 +0000581// Indirect branches
582let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in {
Dan Gohman91888f02007-07-31 20:11:57 +0000583 def JMP32r : I<0xFF, MRM4r, (outs), (ins GR32:$dst), "jmp{l}\t{*}$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000584 [(brind GR32:$dst)]>;
Dan Gohman91888f02007-07-31 20:11:57 +0000585 def JMP32m : I<0xFF, MRM4m, (outs), (ins i32mem:$dst), "jmp{l}\t{*}$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000586 [(brind (loadi32 addr:$dst))]>;
Sean Callanan66fdfa02009-09-03 00:04:47 +0000587 def FARJMP16 : I<0xFF, MRM5m, (outs), (ins opaque32mem:$dst),
588 "ljmp{w}\t{*}$dst", []>, OpSize;
589 def FARJMP32 : I<0xFF, MRM5m, (outs), (ins opaque48mem:$dst),
590 "ljmp{l}\t{*}$dst", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000591}
592
593// Conditional branches
Evan Cheng950aac02007-09-25 01:57:46 +0000594let Uses = [EFLAGS] in {
Evan Chengd11052b2009-07-21 06:00:18 +0000595// Short conditional jumps
596def JO8 : IBr<0x70, (ins brtarget8:$dst), "jo\t$dst", []>;
597def JNO8 : IBr<0x71, (ins brtarget8:$dst), "jno\t$dst", []>;
598def JB8 : IBr<0x72, (ins brtarget8:$dst), "jb\t$dst", []>;
599def JAE8 : IBr<0x73, (ins brtarget8:$dst), "jae\t$dst", []>;
600def JE8 : IBr<0x74, (ins brtarget8:$dst), "je\t$dst", []>;
601def JNE8 : IBr<0x75, (ins brtarget8:$dst), "jne\t$dst", []>;
602def JBE8 : IBr<0x76, (ins brtarget8:$dst), "jbe\t$dst", []>;
603def JA8 : IBr<0x77, (ins brtarget8:$dst), "ja\t$dst", []>;
604def JS8 : IBr<0x78, (ins brtarget8:$dst), "js\t$dst", []>;
605def JNS8 : IBr<0x79, (ins brtarget8:$dst), "jns\t$dst", []>;
606def JP8 : IBr<0x7A, (ins brtarget8:$dst), "jp\t$dst", []>;
607def JNP8 : IBr<0x7B, (ins brtarget8:$dst), "jnp\t$dst", []>;
608def JL8 : IBr<0x7C, (ins brtarget8:$dst), "jl\t$dst", []>;
609def JGE8 : IBr<0x7D, (ins brtarget8:$dst), "jge\t$dst", []>;
610def JLE8 : IBr<0x7E, (ins brtarget8:$dst), "jle\t$dst", []>;
611def JG8 : IBr<0x7F, (ins brtarget8:$dst), "jg\t$dst", []>;
612
613def JCXZ8 : IBr<0xE3, (ins brtarget8:$dst), "jcxz\t$dst", []>;
614
Dan Gohman91888f02007-07-31 20:11:57 +0000615def JE : IBr<0x84, (ins brtarget:$dst), "je\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +0000616 [(X86brcond bb:$dst, X86_COND_E, EFLAGS)]>, TB;
Dan Gohman91888f02007-07-31 20:11:57 +0000617def JNE : IBr<0x85, (ins brtarget:$dst), "jne\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +0000618 [(X86brcond bb:$dst, X86_COND_NE, EFLAGS)]>, TB;
Dan Gohman91888f02007-07-31 20:11:57 +0000619def JL : IBr<0x8C, (ins brtarget:$dst), "jl\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +0000620 [(X86brcond bb:$dst, X86_COND_L, EFLAGS)]>, TB;
Dan Gohman91888f02007-07-31 20:11:57 +0000621def JLE : IBr<0x8E, (ins brtarget:$dst), "jle\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +0000622 [(X86brcond bb:$dst, X86_COND_LE, EFLAGS)]>, TB;
Dan Gohman91888f02007-07-31 20:11:57 +0000623def JG : IBr<0x8F, (ins brtarget:$dst), "jg\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +0000624 [(X86brcond bb:$dst, X86_COND_G, EFLAGS)]>, TB;
Dan Gohman91888f02007-07-31 20:11:57 +0000625def JGE : IBr<0x8D, (ins brtarget:$dst), "jge\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +0000626 [(X86brcond bb:$dst, X86_COND_GE, EFLAGS)]>, TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000627
Dan Gohman91888f02007-07-31 20:11:57 +0000628def JB : IBr<0x82, (ins brtarget:$dst), "jb\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +0000629 [(X86brcond bb:$dst, X86_COND_B, EFLAGS)]>, TB;
Dan Gohman91888f02007-07-31 20:11:57 +0000630def JBE : IBr<0x86, (ins brtarget:$dst), "jbe\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +0000631 [(X86brcond bb:$dst, X86_COND_BE, EFLAGS)]>, TB;
Dan Gohman91888f02007-07-31 20:11:57 +0000632def JA : IBr<0x87, (ins brtarget:$dst), "ja\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +0000633 [(X86brcond bb:$dst, X86_COND_A, EFLAGS)]>, TB;
Dan Gohman91888f02007-07-31 20:11:57 +0000634def JAE : IBr<0x83, (ins brtarget:$dst), "jae\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +0000635 [(X86brcond bb:$dst, X86_COND_AE, EFLAGS)]>, TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000636
Dan Gohman91888f02007-07-31 20:11:57 +0000637def JS : IBr<0x88, (ins brtarget:$dst), "js\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +0000638 [(X86brcond bb:$dst, X86_COND_S, EFLAGS)]>, TB;
Dan Gohman91888f02007-07-31 20:11:57 +0000639def JNS : IBr<0x89, (ins brtarget:$dst), "jns\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +0000640 [(X86brcond bb:$dst, X86_COND_NS, EFLAGS)]>, TB;
Dan Gohman91888f02007-07-31 20:11:57 +0000641def JP : IBr<0x8A, (ins brtarget:$dst), "jp\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +0000642 [(X86brcond bb:$dst, X86_COND_P, EFLAGS)]>, TB;
Dan Gohman91888f02007-07-31 20:11:57 +0000643def JNP : IBr<0x8B, (ins brtarget:$dst), "jnp\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +0000644 [(X86brcond bb:$dst, X86_COND_NP, EFLAGS)]>, TB;
Dan Gohman91888f02007-07-31 20:11:57 +0000645def JO : IBr<0x80, (ins brtarget:$dst), "jo\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +0000646 [(X86brcond bb:$dst, X86_COND_O, EFLAGS)]>, TB;
Dan Gohman91888f02007-07-31 20:11:57 +0000647def JNO : IBr<0x81, (ins brtarget:$dst), "jno\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +0000648 [(X86brcond bb:$dst, X86_COND_NO, EFLAGS)]>, TB;
Evan Cheng950aac02007-09-25 01:57:46 +0000649} // Uses = [EFLAGS]
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000650
651//===----------------------------------------------------------------------===//
652// Call Instructions...
653//
Evan Cheng37e7c752007-07-21 00:34:19 +0000654let isCall = 1 in
Dan Gohman01c9f772008-10-01 18:28:06 +0000655 // All calls clobber the non-callee saved registers. ESP is marked as
656 // a use to prevent stack-pointer assignments that appear immediately
657 // before calls from potentially appearing dead. Uses for argument
658 // registers are added manually.
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000659 let Defs = [EAX, ECX, EDX, FP0, FP1, FP2, FP3, FP4, FP5, FP6, ST0,
660 MM0, MM1, MM2, MM3, MM4, MM5, MM6, MM7,
Evan Cheng2293b252008-10-17 21:02:22 +0000661 XMM0, XMM1, XMM2, XMM3, XMM4, XMM5, XMM6, XMM7,
662 XMM8, XMM9, XMM10, XMM11, XMM12, XMM13, XMM14, XMM15, EFLAGS],
Dan Gohman9499cfe2008-10-01 04:14:30 +0000663 Uses = [ESP] in {
Chris Lattner357a0ca2009-06-20 19:34:09 +0000664 def CALLpcrel32 : Ii32<0xE8, RawFrm,
665 (outs), (ins i32imm_pcrel:$dst,variable_ops),
666 "call\t$dst", []>;
Evan Chengb783fa32007-07-19 01:14:50 +0000667 def CALL32r : I<0xFF, MRM2r, (outs), (ins GR32:$dst, variable_ops),
Dan Gohman91888f02007-07-31 20:11:57 +0000668 "call\t{*}$dst", [(X86call GR32:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000669 def CALL32m : I<0xFF, MRM2m, (outs), (ins i32mem:$dst, variable_ops),
Dan Gohmanea4faba2008-05-29 21:50:34 +0000670 "call\t{*}$dst", [(X86call (loadi32 addr:$dst))]>;
Sean Callanan66fdfa02009-09-03 00:04:47 +0000671
672 def FARCALL16 : I<0xFF, MRM3m, (outs), (ins opaque32mem:$dst),
673 "lcall{w}\t{*}$dst", []>, OpSize;
674 def FARCALL32 : I<0xFF, MRM3m, (outs), (ins opaque48mem:$dst),
675 "lcall{l}\t{*}$dst", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000676 }
677
678// Tail call stuff.
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +0000679
Evan Cheng37e7c752007-07-21 00:34:19 +0000680let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in
Arnold Schwaighofer6fd37ac2008-03-19 16:39:45 +0000681def TCRETURNdi : I<0, Pseudo, (outs), (ins i32imm:$dst, i32imm:$offset, variable_ops),
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +0000682 "#TC_RETURN $dst $offset",
683 []>;
684
685let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in
Arnold Schwaighofer6fd37ac2008-03-19 16:39:45 +0000686def TCRETURNri : I<0, Pseudo, (outs), (ins GR32:$dst, i32imm:$offset, variable_ops),
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +0000687 "#TC_RETURN $dst $offset",
688 []>;
689
690let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in
Arnold Schwaighofera0032722008-04-30 09:16:33 +0000691
Chris Lattner357a0ca2009-06-20 19:34:09 +0000692 def TAILJMPd : IBr<0xE9, (ins i32imm_pcrel:$dst), "jmp\t$dst # TAILCALL",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000693 []>;
Evan Cheng37e7c752007-07-21 00:34:19 +0000694let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +0000695 def TAILJMPr : I<0xFF, MRM4r, (outs), (ins GR32:$dst), "jmp{l}\t{*}$dst # TAILCALL",
696 []>;
Evan Cheng37e7c752007-07-21 00:34:19 +0000697let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000698 def TAILJMPm : I<0xFF, MRM4m, (outs), (ins i32mem:$dst),
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +0000699 "jmp\t{*}$dst # TAILCALL", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000700
701//===----------------------------------------------------------------------===//
702// Miscellaneous Instructions...
703//
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000704let Defs = [EBP, ESP], Uses = [EBP, ESP], mayLoad = 1, neverHasSideEffects=1 in
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000705def LEAVE : I<0xC9, RawFrm,
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000706 (outs), (ins), "leave", []>;
707
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000708let Defs = [ESP], Uses = [ESP], neverHasSideEffects=1 in {
Sean Callanan9f3c3f52009-09-10 18:29:13 +0000709let mayLoad = 1 in {
710def POP16r : I<0x58, AddRegFrm, (outs GR16:$reg), (ins), "pop{w}\t$reg", []>,
711 OpSize;
712def POP32r : I<0x58, AddRegFrm, (outs GR32:$reg), (ins), "pop{l}\t$reg", []>;
713def POP16rmr: I<0x8F, MRM0r, (outs GR16:$reg), (ins), "pop{w}\t$reg", []>,
714 OpSize;
715def POP16rmm: I<0x8F, MRM0m, (outs i16mem:$dst), (ins), "pop{w}\t$dst", []>,
716 OpSize;
717def POP32rmr: I<0x8F, MRM0r, (outs GR32:$reg), (ins), "pop{l}\t$reg", []>;
718def POP32rmm: I<0x8F, MRM0m, (outs i32mem:$dst), (ins), "pop{l}\t$dst", []>;
719}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000720
Sean Callanan9f3c3f52009-09-10 18:29:13 +0000721let mayStore = 1 in {
722def PUSH16r : I<0x50, AddRegFrm, (outs), (ins GR16:$reg), "push{w}\t$reg",[]>,
723 OpSize;
Evan Chengd8434332007-09-26 01:29:06 +0000724def PUSH32r : I<0x50, AddRegFrm, (outs), (ins GR32:$reg), "push{l}\t$reg",[]>;
Sean Callanan9f3c3f52009-09-10 18:29:13 +0000725def PUSH16rmr: I<0xFF, MRM6r, (outs), (ins GR16:$reg), "push{w}\t$reg",[]>,
726 OpSize;
727def PUSH16rmm: I<0xFF, MRM6m, (outs), (ins i16mem:$src), "push{w}\t$src",[]>,
728 OpSize;
729def PUSH32rmr: I<0xFF, MRM6r, (outs), (ins GR32:$reg), "push{l}\t$reg",[]>;
730def PUSH32rmm: I<0xFF, MRM6m, (outs), (ins i32mem:$src), "push{l}\t$src",[]>;
731}
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000732}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000733
Bill Wendling4c2638c2009-06-15 19:39:04 +0000734let Defs = [ESP], Uses = [ESP], neverHasSideEffects = 1, mayStore = 1 in {
735def PUSH32i8 : Ii8<0x6a, RawFrm, (outs), (ins i8imm:$imm),
Bill Wendling0b0437f2009-06-15 20:59:31 +0000736 "push{l}\t$imm", []>;
Bill Wendling4c2638c2009-06-15 19:39:04 +0000737def PUSH32i16 : Ii16<0x68, RawFrm, (outs), (ins i16imm:$imm),
Bill Wendling0b0437f2009-06-15 20:59:31 +0000738 "push{l}\t$imm", []>;
Bill Wendling4c2638c2009-06-15 19:39:04 +0000739def PUSH32i32 : Ii32<0x68, RawFrm, (outs), (ins i32imm:$imm),
Bill Wendling0b0437f2009-06-15 20:59:31 +0000740 "push{l}\t$imm", []>;
Bill Wendling4c2638c2009-06-15 19:39:04 +0000741}
742
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000743let Defs = [ESP, EFLAGS], Uses = [ESP], mayLoad = 1, neverHasSideEffects=1 in
Evan Chengf1341312007-09-26 21:28:00 +0000744def POPFD : I<0x9D, RawFrm, (outs), (ins), "popf", []>;
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000745let Defs = [ESP], Uses = [ESP, EFLAGS], mayStore = 1, neverHasSideEffects=1 in
Evan Chengf1341312007-09-26 21:28:00 +0000746def PUSHFD : I<0x9C, RawFrm, (outs), (ins), "pushf", []>;
Evan Chengd8434332007-09-26 01:29:06 +0000747
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000748let isTwoAddress = 1 in // GR32 = bswap GR32
749 def BSWAP32r : I<0xC8, AddRegFrm,
Evan Chengb783fa32007-07-19 01:14:50 +0000750 (outs GR32:$dst), (ins GR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000751 "bswap{l}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000752 [(set GR32:$dst, (bswap GR32:$src))]>, TB;
753
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000754
Evan Cheng48679f42007-12-14 02:13:44 +0000755// Bit scan instructions.
756let Defs = [EFLAGS] in {
Evan Cheng4e33de92007-12-14 18:49:43 +0000757def BSF16rr : I<0xBC, MRMSrcReg, (outs GR16:$dst), (ins GR16:$src),
Dan Gohmancdb54c62007-12-14 15:10:00 +0000758 "bsf{w}\t{$src, $dst|$dst, $src}",
Evan Cheng7cfbfe32007-12-14 08:30:15 +0000759 [(set GR16:$dst, (X86bsf GR16:$src)), (implicit EFLAGS)]>, TB;
Evan Cheng48679f42007-12-14 02:13:44 +0000760def BSF16rm : I<0xBC, MRMSrcMem, (outs GR16:$dst), (ins i16mem:$src),
Dan Gohmancdb54c62007-12-14 15:10:00 +0000761 "bsf{w}\t{$src, $dst|$dst, $src}",
Evan Cheng7cfbfe32007-12-14 08:30:15 +0000762 [(set GR16:$dst, (X86bsf (loadi16 addr:$src))),
763 (implicit EFLAGS)]>, TB;
Evan Cheng4e33de92007-12-14 18:49:43 +0000764def BSF32rr : I<0xBC, MRMSrcReg, (outs GR32:$dst), (ins GR32:$src),
Dan Gohmancdb54c62007-12-14 15:10:00 +0000765 "bsf{l}\t{$src, $dst|$dst, $src}",
Evan Cheng7cfbfe32007-12-14 08:30:15 +0000766 [(set GR32:$dst, (X86bsf GR32:$src)), (implicit EFLAGS)]>, TB;
Evan Cheng48679f42007-12-14 02:13:44 +0000767def BSF32rm : I<0xBC, MRMSrcMem, (outs GR32:$dst), (ins i32mem:$src),
Dan Gohmancdb54c62007-12-14 15:10:00 +0000768 "bsf{l}\t{$src, $dst|$dst, $src}",
Evan Cheng7cfbfe32007-12-14 08:30:15 +0000769 [(set GR32:$dst, (X86bsf (loadi32 addr:$src))),
770 (implicit EFLAGS)]>, TB;
Evan Cheng48679f42007-12-14 02:13:44 +0000771
Evan Cheng4e33de92007-12-14 18:49:43 +0000772def BSR16rr : I<0xBD, MRMSrcReg, (outs GR16:$dst), (ins GR16:$src),
Dan Gohmancdb54c62007-12-14 15:10:00 +0000773 "bsr{w}\t{$src, $dst|$dst, $src}",
Evan Cheng7cfbfe32007-12-14 08:30:15 +0000774 [(set GR16:$dst, (X86bsr GR16:$src)), (implicit EFLAGS)]>, TB;
Evan Cheng48679f42007-12-14 02:13:44 +0000775def BSR16rm : I<0xBD, MRMSrcMem, (outs GR16:$dst), (ins i16mem:$src),
Dan Gohmancdb54c62007-12-14 15:10:00 +0000776 "bsr{w}\t{$src, $dst|$dst, $src}",
Evan Cheng7cfbfe32007-12-14 08:30:15 +0000777 [(set GR16:$dst, (X86bsr (loadi16 addr:$src))),
778 (implicit EFLAGS)]>, TB;
Evan Cheng4e33de92007-12-14 18:49:43 +0000779def BSR32rr : I<0xBD, MRMSrcReg, (outs GR32:$dst), (ins GR32:$src),
Dan Gohmancdb54c62007-12-14 15:10:00 +0000780 "bsr{l}\t{$src, $dst|$dst, $src}",
Evan Cheng7cfbfe32007-12-14 08:30:15 +0000781 [(set GR32:$dst, (X86bsr GR32:$src)), (implicit EFLAGS)]>, TB;
Evan Cheng48679f42007-12-14 02:13:44 +0000782def BSR32rm : I<0xBD, MRMSrcMem, (outs GR32:$dst), (ins i32mem:$src),
Dan Gohmancdb54c62007-12-14 15:10:00 +0000783 "bsr{l}\t{$src, $dst|$dst, $src}",
Evan Cheng7cfbfe32007-12-14 08:30:15 +0000784 [(set GR32:$dst, (X86bsr (loadi32 addr:$src))),
785 (implicit EFLAGS)]>, TB;
Evan Cheng48679f42007-12-14 02:13:44 +0000786} // Defs = [EFLAGS]
787
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000788let neverHasSideEffects = 1 in
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000789def LEA16r : I<0x8D, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000790 (outs GR16:$dst), (ins i32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000791 "lea{w}\t{$src|$dst}, {$dst|$src}", []>, OpSize;
Evan Cheng1ea8e6b2008-03-27 01:41:09 +0000792let isReMaterializable = 1 in
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000793def LEA32r : I<0x8D, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000794 (outs GR32:$dst), (ins lea32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000795 "lea{l}\t{$src|$dst}, {$dst|$src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000796 [(set GR32:$dst, lea32addr:$src)]>, Requires<[In32BitMode]>;
797
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000798let Defs = [ECX,EDI,ESI], Uses = [ECX,EDI,ESI] in {
Evan Chengb783fa32007-07-19 01:14:50 +0000799def REP_MOVSB : I<0xA4, RawFrm, (outs), (ins), "{rep;movsb|rep movsb}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000800 [(X86rep_movs i8)]>, REP;
Evan Chengb783fa32007-07-19 01:14:50 +0000801def REP_MOVSW : I<0xA5, RawFrm, (outs), (ins), "{rep;movsw|rep movsw}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000802 [(X86rep_movs i16)]>, REP, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +0000803def REP_MOVSD : I<0xA5, RawFrm, (outs), (ins), "{rep;movsl|rep movsd}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000804 [(X86rep_movs i32)]>, REP;
805}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000806
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000807let Defs = [ECX,EDI], Uses = [AL,ECX,EDI] in
Evan Chengb783fa32007-07-19 01:14:50 +0000808def REP_STOSB : I<0xAA, RawFrm, (outs), (ins), "{rep;stosb|rep stosb}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000809 [(X86rep_stos i8)]>, REP;
810let Defs = [ECX,EDI], Uses = [AX,ECX,EDI] in
Evan Chengb783fa32007-07-19 01:14:50 +0000811def REP_STOSW : I<0xAB, RawFrm, (outs), (ins), "{rep;stosw|rep stosw}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000812 [(X86rep_stos i16)]>, REP, OpSize;
813let Defs = [ECX,EDI], Uses = [EAX,ECX,EDI] in
Evan Chengb783fa32007-07-19 01:14:50 +0000814def REP_STOSD : I<0xAB, RawFrm, (outs), (ins), "{rep;stosl|rep stosd}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000815 [(X86rep_stos i32)]>, REP;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000816
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000817let Defs = [RAX, RDX] in
Evan Chengb783fa32007-07-19 01:14:50 +0000818def RDTSC : I<0x31, RawFrm, (outs), (ins), "rdtsc", [(X86rdtsc)]>,
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000819 TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000820
Anton Korobeynikov39d40ba2008-01-15 07:02:33 +0000821let isBarrier = 1, hasCtrlDep = 1 in {
Chris Lattner56b941f2008-01-15 21:58:22 +0000822def TRAP : I<0x0B, RawFrm, (outs), (ins), "ud2", [(trap)]>, TB;
Anton Korobeynikov39d40ba2008-01-15 07:02:33 +0000823}
824
Chris Lattnerc96e27c2009-08-11 16:58:39 +0000825def SYSCALL : I<0x05, RawFrm,
826 (outs), (ins), "syscall", []>, TB;
827def SYSRET : I<0x07, RawFrm,
828 (outs), (ins), "sysret", []>, TB;
829def SYSENTER : I<0x34, RawFrm,
830 (outs), (ins), "sysenter", []>, TB;
831def SYSEXIT : I<0x35, RawFrm,
832 (outs), (ins), "sysexit", []>, TB;
833
834
835
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000836//===----------------------------------------------------------------------===//
837// Input/Output Instructions...
838//
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000839let Defs = [AL], Uses = [DX] in
Evan Chengb783fa32007-07-19 01:14:50 +0000840def IN8rr : I<0xEC, RawFrm, (outs), (ins),
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000841 "in{b}\t{%dx, %al|%AL, %DX}", []>;
842let Defs = [AX], Uses = [DX] in
Evan Chengb783fa32007-07-19 01:14:50 +0000843def IN16rr : I<0xED, RawFrm, (outs), (ins),
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000844 "in{w}\t{%dx, %ax|%AX, %DX}", []>, OpSize;
845let Defs = [EAX], Uses = [DX] in
Evan Chengb783fa32007-07-19 01:14:50 +0000846def IN32rr : I<0xED, RawFrm, (outs), (ins),
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000847 "in{l}\t{%dx, %eax|%EAX, %DX}", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000848
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000849let Defs = [AL] in
Evan Chengb783fa32007-07-19 01:14:50 +0000850def IN8ri : Ii8<0xE4, RawFrm, (outs), (ins i16i8imm:$port),
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000851 "in{b}\t{$port, %al|%AL, $port}", []>;
852let Defs = [AX] in
Evan Chengb783fa32007-07-19 01:14:50 +0000853def IN16ri : Ii8<0xE5, RawFrm, (outs), (ins i16i8imm:$port),
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000854 "in{w}\t{$port, %ax|%AX, $port}", []>, OpSize;
855let Defs = [EAX] in
Evan Chengb783fa32007-07-19 01:14:50 +0000856def IN32ri : Ii8<0xE5, RawFrm, (outs), (ins i16i8imm:$port),
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000857 "in{l}\t{$port, %eax|%EAX, $port}", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000858
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000859let Uses = [DX, AL] in
Evan Chengb783fa32007-07-19 01:14:50 +0000860def OUT8rr : I<0xEE, RawFrm, (outs), (ins),
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000861 "out{b}\t{%al, %dx|%DX, %AL}", []>;
862let Uses = [DX, AX] in
Evan Chengb783fa32007-07-19 01:14:50 +0000863def OUT16rr : I<0xEF, RawFrm, (outs), (ins),
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000864 "out{w}\t{%ax, %dx|%DX, %AX}", []>, OpSize;
865let Uses = [DX, EAX] in
Evan Chengb783fa32007-07-19 01:14:50 +0000866def OUT32rr : I<0xEF, RawFrm, (outs), (ins),
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000867 "out{l}\t{%eax, %dx|%DX, %EAX}", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000868
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000869let Uses = [AL] in
Evan Chengb783fa32007-07-19 01:14:50 +0000870def OUT8ir : Ii8<0xE6, RawFrm, (outs), (ins i16i8imm:$port),
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000871 "out{b}\t{%al, $port|$port, %AL}", []>;
872let Uses = [AX] in
Evan Chengb783fa32007-07-19 01:14:50 +0000873def OUT16ir : Ii8<0xE7, RawFrm, (outs), (ins i16i8imm:$port),
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000874 "out{w}\t{%ax, $port|$port, %AX}", []>, OpSize;
875let Uses = [EAX] in
Evan Chengb783fa32007-07-19 01:14:50 +0000876def OUT32ir : Ii8<0xE7, RawFrm, (outs), (ins i16i8imm:$port),
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000877 "out{l}\t{%eax, $port|$port, %EAX}", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000878
879//===----------------------------------------------------------------------===//
880// Move Instructions...
881//
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000882let neverHasSideEffects = 1 in {
Evan Chengb783fa32007-07-19 01:14:50 +0000883def MOV8rr : I<0x88, MRMDestReg, (outs GR8 :$dst), (ins GR8 :$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000884 "mov{b}\t{$src, $dst|$dst, $src}", []>;
Evan Chengb783fa32007-07-19 01:14:50 +0000885def MOV16rr : I<0x89, MRMDestReg, (outs GR16:$dst), (ins GR16:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000886 "mov{w}\t{$src, $dst|$dst, $src}", []>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +0000887def MOV32rr : I<0x89, MRMDestReg, (outs GR32:$dst), (ins GR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000888 "mov{l}\t{$src, $dst|$dst, $src}", []>;
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000889}
Evan Cheng6f26e8b2008-06-18 08:13:07 +0000890let isReMaterializable = 1, isAsCheapAsAMove = 1 in {
Evan Chengb783fa32007-07-19 01:14:50 +0000891def MOV8ri : Ii8 <0xB0, AddRegFrm, (outs GR8 :$dst), (ins i8imm :$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000892 "mov{b}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000893 [(set GR8:$dst, imm:$src)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000894def MOV16ri : Ii16<0xB8, AddRegFrm, (outs GR16:$dst), (ins i16imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000895 "mov{w}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000896 [(set GR16:$dst, imm:$src)]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +0000897def MOV32ri : Ii32<0xB8, AddRegFrm, (outs GR32:$dst), (ins i32imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000898 "mov{l}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000899 [(set GR32:$dst, imm:$src)]>;
900}
Evan Chengb783fa32007-07-19 01:14:50 +0000901def MOV8mi : Ii8 <0xC6, MRM0m, (outs), (ins i8mem :$dst, i8imm :$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000902 "mov{b}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000903 [(store (i8 imm:$src), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000904def MOV16mi : Ii16<0xC7, MRM0m, (outs), (ins i16mem:$dst, i16imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000905 "mov{w}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000906 [(store (i16 imm:$src), addr:$dst)]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +0000907def MOV32mi : Ii32<0xC7, MRM0m, (outs), (ins i32mem:$dst, i32imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000908 "mov{l}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000909 [(store (i32 imm:$src), addr:$dst)]>;
910
Dan Gohman5574cc72008-12-03 18:15:48 +0000911let canFoldAsLoad = 1, isReMaterializable = 1, mayHaveSideEffects = 1 in {
Evan Chengb783fa32007-07-19 01:14:50 +0000912def MOV8rm : I<0x8A, MRMSrcMem, (outs GR8 :$dst), (ins i8mem :$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000913 "mov{b}\t{$src, $dst|$dst, $src}",
Chris Lattner12208612009-04-10 00:16:23 +0000914 [(set GR8:$dst, (loadi8 addr:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000915def MOV16rm : I<0x8B, MRMSrcMem, (outs GR16:$dst), (ins i16mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000916 "mov{w}\t{$src, $dst|$dst, $src}",
Chris Lattner12208612009-04-10 00:16:23 +0000917 [(set GR16:$dst, (loadi16 addr:$src))]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +0000918def MOV32rm : I<0x8B, MRMSrcMem, (outs GR32:$dst), (ins i32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000919 "mov{l}\t{$src, $dst|$dst, $src}",
Chris Lattner12208612009-04-10 00:16:23 +0000920 [(set GR32:$dst, (loadi32 addr:$src))]>;
Evan Cheng4e84e452007-08-30 05:49:43 +0000921}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000922
Evan Chengb783fa32007-07-19 01:14:50 +0000923def MOV8mr : I<0x88, MRMDestMem, (outs), (ins i8mem :$dst, GR8 :$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000924 "mov{b}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000925 [(store GR8:$src, addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000926def MOV16mr : I<0x89, MRMDestMem, (outs), (ins i16mem:$dst, GR16:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000927 "mov{w}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000928 [(store GR16:$src, addr:$dst)]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +0000929def MOV32mr : I<0x89, MRMDestMem, (outs), (ins i32mem:$dst, GR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000930 "mov{l}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000931 [(store GR32:$src, addr:$dst)]>;
Dan Gohman744d4622009-04-13 16:09:41 +0000932
Dan Gohman1d8ce9c2009-04-27 16:41:36 +0000933// Versions of MOV8rr, MOV8mr, and MOV8rm that use i8mem_NOREX and GR8_NOREX so
934// that they can be used for copying and storing h registers, which can't be
935// encoded when a REX prefix is present.
Dan Gohman2da0db32009-04-15 00:04:23 +0000936let neverHasSideEffects = 1 in
Dan Gohman40ddc362009-04-15 19:48:57 +0000937def MOV8rr_NOREX : I<0x88, MRMDestReg,
938 (outs GR8_NOREX:$dst), (ins GR8_NOREX:$src),
Dan Gohman2da0db32009-04-15 00:04:23 +0000939 "mov{b}\t{$src, $dst|$dst, $src} # NOREX", []>;
Evan Chengebc49402009-04-30 00:58:57 +0000940let mayStore = 1 in
Dan Gohman2da0db32009-04-15 00:04:23 +0000941def MOV8mr_NOREX : I<0x88, MRMDestMem,
942 (outs), (ins i8mem_NOREX:$dst, GR8_NOREX:$src),
943 "mov{b}\t{$src, $dst|$dst, $src} # NOREX", []>;
Evan Chengebc49402009-04-30 00:58:57 +0000944let mayLoad = 1,
945 canFoldAsLoad = 1, isReMaterializable = 1, mayHaveSideEffects = 1 in
Dan Gohman1d8ce9c2009-04-27 16:41:36 +0000946def MOV8rm_NOREX : I<0x8A, MRMSrcMem,
947 (outs GR8_NOREX:$dst), (ins i8mem_NOREX:$src),
948 "mov{b}\t{$src, $dst|$dst, $src} # NOREX", []>;
Dan Gohman744d4622009-04-13 16:09:41 +0000949
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000950//===----------------------------------------------------------------------===//
951// Fixed-Register Multiplication and Division Instructions...
952//
953
954// Extra precision multiplication
Evan Cheng55687072007-09-14 21:48:26 +0000955let Defs = [AL,AH,EFLAGS], Uses = [AL] in
Dan Gohman91888f02007-07-31 20:11:57 +0000956def MUL8r : I<0xF6, MRM4r, (outs), (ins GR8:$src), "mul{b}\t$src",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000957 // FIXME: Used for 8-bit mul, ignore result upper 8 bits.
958 // This probably ought to be moved to a def : Pat<> if the
959 // syntax can be accepted.
Bill Wendlingf5399032008-12-12 21:15:41 +0000960 [(set AL, (mul AL, GR8:$src)),
961 (implicit EFLAGS)]>; // AL,AH = AL*GR8
962
Chris Lattnerc7e96e72008-01-11 07:18:17 +0000963let Defs = [AX,DX,EFLAGS], Uses = [AX], neverHasSideEffects = 1 in
Bill Wendlingf5399032008-12-12 21:15:41 +0000964def MUL16r : I<0xF7, MRM4r, (outs), (ins GR16:$src),
965 "mul{w}\t$src",
966 []>, OpSize; // AX,DX = AX*GR16
967
Chris Lattnerc7e96e72008-01-11 07:18:17 +0000968let Defs = [EAX,EDX,EFLAGS], Uses = [EAX], neverHasSideEffects = 1 in
Bill Wendlingf5399032008-12-12 21:15:41 +0000969def MUL32r : I<0xF7, MRM4r, (outs), (ins GR32:$src),
970 "mul{l}\t$src",
971 []>; // EAX,EDX = EAX*GR32
972
Evan Cheng55687072007-09-14 21:48:26 +0000973let Defs = [AL,AH,EFLAGS], Uses = [AL] in
Evan Chengb783fa32007-07-19 01:14:50 +0000974def MUL8m : I<0xF6, MRM4m, (outs), (ins i8mem :$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000975 "mul{b}\t$src",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000976 // FIXME: Used for 8-bit mul, ignore result upper 8 bits.
977 // This probably ought to be moved to a def : Pat<> if the
978 // syntax can be accepted.
Bill Wendlingf5399032008-12-12 21:15:41 +0000979 [(set AL, (mul AL, (loadi8 addr:$src))),
980 (implicit EFLAGS)]>; // AL,AH = AL*[mem8]
981
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000982let mayLoad = 1, neverHasSideEffects = 1 in {
Evan Cheng55687072007-09-14 21:48:26 +0000983let Defs = [AX,DX,EFLAGS], Uses = [AX] in
Evan Chengb783fa32007-07-19 01:14:50 +0000984def MUL16m : I<0xF7, MRM4m, (outs), (ins i16mem:$src),
Bill Wendlingf5399032008-12-12 21:15:41 +0000985 "mul{w}\t$src",
986 []>, OpSize; // AX,DX = AX*[mem16]
987
Evan Cheng55687072007-09-14 21:48:26 +0000988let Defs = [EAX,EDX,EFLAGS], Uses = [EAX] in
Evan Chengb783fa32007-07-19 01:14:50 +0000989def MUL32m : I<0xF7, MRM4m, (outs), (ins i32mem:$src),
Bill Wendlingf5399032008-12-12 21:15:41 +0000990 "mul{l}\t$src",
991 []>; // EAX,EDX = EAX*[mem32]
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000992}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000993
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000994let neverHasSideEffects = 1 in {
Evan Cheng55687072007-09-14 21:48:26 +0000995let Defs = [AL,AH,EFLAGS], Uses = [AL] in
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000996def IMUL8r : I<0xF6, MRM5r, (outs), (ins GR8:$src), "imul{b}\t$src", []>;
997 // AL,AH = AL*GR8
Evan Cheng55687072007-09-14 21:48:26 +0000998let Defs = [AX,DX,EFLAGS], Uses = [AX] in
Dan Gohman91888f02007-07-31 20:11:57 +0000999def IMUL16r : I<0xF7, MRM5r, (outs), (ins GR16:$src), "imul{w}\t$src", []>,
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001000 OpSize; // AX,DX = AX*GR16
Evan Cheng55687072007-09-14 21:48:26 +00001001let Defs = [EAX,EDX,EFLAGS], Uses = [EAX] in
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001002def IMUL32r : I<0xF7, MRM5r, (outs), (ins GR32:$src), "imul{l}\t$src", []>;
1003 // EAX,EDX = EAX*GR32
Chris Lattnerc90ee9c2008-01-10 07:59:24 +00001004let mayLoad = 1 in {
Evan Cheng55687072007-09-14 21:48:26 +00001005let Defs = [AL,AH,EFLAGS], Uses = [AL] in
Evan Chengb783fa32007-07-19 01:14:50 +00001006def IMUL8m : I<0xF6, MRM5m, (outs), (ins i8mem :$src),
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001007 "imul{b}\t$src", []>; // AL,AH = AL*[mem8]
Evan Cheng55687072007-09-14 21:48:26 +00001008let Defs = [AX,DX,EFLAGS], Uses = [AX] in
Evan Chengb783fa32007-07-19 01:14:50 +00001009def IMUL16m : I<0xF7, MRM5m, (outs), (ins i16mem:$src),
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001010 "imul{w}\t$src", []>, OpSize; // AX,DX = AX*[mem16]
1011let Defs = [EAX,EDX], Uses = [EAX] in
Evan Chengb783fa32007-07-19 01:14:50 +00001012def IMUL32m : I<0xF7, MRM5m, (outs), (ins i32mem:$src),
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001013 "imul{l}\t$src", []>; // EAX,EDX = EAX*[mem32]
Chris Lattnerc90ee9c2008-01-10 07:59:24 +00001014}
Dan Gohmand44572d2008-11-18 21:29:14 +00001015} // neverHasSideEffects
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001016
1017// unsigned division/remainder
Dale Johannesend8fd3562008-10-07 18:54:28 +00001018let Defs = [AL,AH,EFLAGS], Uses = [AX] in
Evan Chengb783fa32007-07-19 01:14:50 +00001019def DIV8r : I<0xF6, MRM6r, (outs), (ins GR8:$src), // AX/r8 = AL,AH
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001020 "div{b}\t$src", []>;
Evan Cheng55687072007-09-14 21:48:26 +00001021let Defs = [AX,DX,EFLAGS], Uses = [AX,DX] in
Evan Chengb783fa32007-07-19 01:14:50 +00001022def DIV16r : I<0xF7, MRM6r, (outs), (ins GR16:$src), // DX:AX/r16 = AX,DX
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001023 "div{w}\t$src", []>, OpSize;
Evan Cheng55687072007-09-14 21:48:26 +00001024let Defs = [EAX,EDX,EFLAGS], Uses = [EAX,EDX] in
Evan Chengb783fa32007-07-19 01:14:50 +00001025def DIV32r : I<0xF7, MRM6r, (outs), (ins GR32:$src), // EDX:EAX/r32 = EAX,EDX
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001026 "div{l}\t$src", []>;
Chris Lattnerc90ee9c2008-01-10 07:59:24 +00001027let mayLoad = 1 in {
Dale Johannesend8fd3562008-10-07 18:54:28 +00001028let Defs = [AL,AH,EFLAGS], Uses = [AX] in
Evan Chengb783fa32007-07-19 01:14:50 +00001029def DIV8m : I<0xF6, MRM6m, (outs), (ins i8mem:$src), // AX/[mem8] = AL,AH
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001030 "div{b}\t$src", []>;
Evan Cheng55687072007-09-14 21:48:26 +00001031let Defs = [AX,DX,EFLAGS], Uses = [AX,DX] in
Evan Chengb783fa32007-07-19 01:14:50 +00001032def DIV16m : I<0xF7, MRM6m, (outs), (ins i16mem:$src), // DX:AX/[mem16] = AX,DX
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001033 "div{w}\t$src", []>, OpSize;
Evan Cheng55687072007-09-14 21:48:26 +00001034let Defs = [EAX,EDX,EFLAGS], Uses = [EAX,EDX] in
Evan Chengb783fa32007-07-19 01:14:50 +00001035def DIV32m : I<0xF7, MRM6m, (outs), (ins i32mem:$src), // EDX:EAX/[mem32] = EAX,EDX
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001036 "div{l}\t$src", []>;
Chris Lattnerc90ee9c2008-01-10 07:59:24 +00001037}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001038
1039// Signed division/remainder.
Dale Johannesend8fd3562008-10-07 18:54:28 +00001040let Defs = [AL,AH,EFLAGS], Uses = [AX] in
Evan Chengb783fa32007-07-19 01:14:50 +00001041def IDIV8r : I<0xF6, MRM7r, (outs), (ins GR8:$src), // AX/r8 = AL,AH
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001042 "idiv{b}\t$src", []>;
Evan Cheng55687072007-09-14 21:48:26 +00001043let Defs = [AX,DX,EFLAGS], Uses = [AX,DX] in
Evan Chengb783fa32007-07-19 01:14:50 +00001044def IDIV16r: I<0xF7, MRM7r, (outs), (ins GR16:$src), // DX:AX/r16 = AX,DX
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001045 "idiv{w}\t$src", []>, OpSize;
Evan Cheng55687072007-09-14 21:48:26 +00001046let Defs = [EAX,EDX,EFLAGS], Uses = [EAX,EDX] in
Evan Chengb783fa32007-07-19 01:14:50 +00001047def IDIV32r: I<0xF7, MRM7r, (outs), (ins GR32:$src), // EDX:EAX/r32 = EAX,EDX
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001048 "idiv{l}\t$src", []>;
Chris Lattnerc90ee9c2008-01-10 07:59:24 +00001049let mayLoad = 1, mayLoad = 1 in {
Dale Johannesend8fd3562008-10-07 18:54:28 +00001050let Defs = [AL,AH,EFLAGS], Uses = [AX] in
Evan Chengb783fa32007-07-19 01:14:50 +00001051def IDIV8m : I<0xF6, MRM7m, (outs), (ins i8mem:$src), // AX/[mem8] = AL,AH
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001052 "idiv{b}\t$src", []>;
Evan Cheng55687072007-09-14 21:48:26 +00001053let Defs = [AX,DX,EFLAGS], Uses = [AX,DX] in
Evan Chengb783fa32007-07-19 01:14:50 +00001054def IDIV16m: I<0xF7, MRM7m, (outs), (ins i16mem:$src), // DX:AX/[mem16] = AX,DX
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001055 "idiv{w}\t$src", []>, OpSize;
Evan Cheng55687072007-09-14 21:48:26 +00001056let Defs = [EAX,EDX,EFLAGS], Uses = [EAX,EDX] in
Evan Chengb783fa32007-07-19 01:14:50 +00001057def IDIV32m: I<0xF7, MRM7m, (outs), (ins i32mem:$src), // EDX:EAX/[mem32] = EAX,EDX
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001058 "idiv{l}\t$src", []>;
Chris Lattnerc90ee9c2008-01-10 07:59:24 +00001059}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001060
1061//===----------------------------------------------------------------------===//
Chris Lattnerc90ee9c2008-01-10 07:59:24 +00001062// Two address Instructions.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001063//
1064let isTwoAddress = 1 in {
1065
1066// Conditional moves
Evan Cheng950aac02007-09-25 01:57:46 +00001067let Uses = [EFLAGS] in {
Dan Gohman29b998f2009-08-27 00:14:12 +00001068
1069// X86 doesn't have 8-bit conditional moves. Use a customDAGSchedInserter to
1070// emit control flow. An alternative to this is to mark i8 SELECT as Promote,
1071// however that requires promoting the operands, and can induce additional
Dan Gohman1596dd22009-08-29 22:19:15 +00001072// i8 register pressure. Note that CMOV_GR8 is conservatively considered to
1073// clobber EFLAGS, because if one of the operands is zero, the expansion
1074// could involve an xor.
1075let usesCustomDAGSchedInserter = 1, isTwoAddress = 0, Defs = [EFLAGS] in
Dan Gohman29b998f2009-08-27 00:14:12 +00001076def CMOV_GR8 : I<0, Pseudo,
1077 (outs GR8:$dst), (ins GR8:$src1, GR8:$src2, i8imm:$cond),
1078 "#CMOV_GR8 PSEUDO!",
1079 [(set GR8:$dst, (X86cmov GR8:$src1, GR8:$src2,
1080 imm:$cond, EFLAGS))]>;
1081
Dan Gohman90adb6c2009-08-27 18:16:24 +00001082let isCommutable = 1 in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001083def CMOVB16rr : I<0x42, MRMSrcReg, // if <u, GR16 = GR16
Evan Chengb783fa32007-07-19 01:14:50 +00001084 (outs GR16:$dst), (ins GR16:$src1, GR16:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001085 "cmovb\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001086 [(set GR16:$dst, (X86cmov GR16:$src1, GR16:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +00001087 X86_COND_B, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001088 TB, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001089def CMOVB32rr : I<0x42, MRMSrcReg, // if <u, GR32 = GR32
Evan Chengb783fa32007-07-19 01:14:50 +00001090 (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001091 "cmovb\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001092 [(set GR32:$dst, (X86cmov GR32:$src1, GR32:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +00001093 X86_COND_B, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001094 TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001095def CMOVAE16rr: I<0x43, MRMSrcReg, // if >=u, GR16 = GR16
Evan Chengb783fa32007-07-19 01:14:50 +00001096 (outs GR16:$dst), (ins GR16:$src1, GR16:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001097 "cmovae\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001098 [(set GR16:$dst, (X86cmov GR16:$src1, GR16:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +00001099 X86_COND_AE, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001100 TB, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001101def CMOVAE32rr: I<0x43, MRMSrcReg, // if >=u, GR32 = GR32
Evan Chengb783fa32007-07-19 01:14:50 +00001102 (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001103 "cmovae\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001104 [(set GR32:$dst, (X86cmov GR32:$src1, GR32:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +00001105 X86_COND_AE, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001106 TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001107def CMOVE16rr : I<0x44, MRMSrcReg, // if ==, GR16 = GR16
Evan Chengb783fa32007-07-19 01:14:50 +00001108 (outs GR16:$dst), (ins GR16:$src1, GR16:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001109 "cmove\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001110 [(set GR16:$dst, (X86cmov GR16:$src1, GR16:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +00001111 X86_COND_E, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001112 TB, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001113def CMOVE32rr : I<0x44, MRMSrcReg, // if ==, GR32 = GR32
Evan Chengb783fa32007-07-19 01:14:50 +00001114 (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001115 "cmove\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001116 [(set GR32:$dst, (X86cmov GR32:$src1, GR32:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +00001117 X86_COND_E, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001118 TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001119def CMOVNE16rr: I<0x45, MRMSrcReg, // if !=, GR16 = GR16
Evan Chengb783fa32007-07-19 01:14:50 +00001120 (outs GR16:$dst), (ins GR16:$src1, GR16:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001121 "cmovne\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001122 [(set GR16:$dst, (X86cmov GR16:$src1, GR16:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +00001123 X86_COND_NE, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001124 TB, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001125def CMOVNE32rr: I<0x45, MRMSrcReg, // if !=, GR32 = GR32
Evan Chengb783fa32007-07-19 01:14:50 +00001126 (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001127 "cmovne\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001128 [(set GR32:$dst, (X86cmov GR32:$src1, GR32:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +00001129 X86_COND_NE, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001130 TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001131def CMOVBE16rr: I<0x46, MRMSrcReg, // if <=u, GR16 = GR16
Evan Chengb783fa32007-07-19 01:14:50 +00001132 (outs GR16:$dst), (ins GR16:$src1, GR16:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001133 "cmovbe\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001134 [(set GR16:$dst, (X86cmov GR16:$src1, GR16:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +00001135 X86_COND_BE, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001136 TB, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001137def CMOVBE32rr: I<0x46, MRMSrcReg, // if <=u, GR32 = GR32
Evan Chengb783fa32007-07-19 01:14:50 +00001138 (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001139 "cmovbe\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001140 [(set GR32:$dst, (X86cmov GR32:$src1, GR32:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +00001141 X86_COND_BE, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001142 TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001143def CMOVA16rr : I<0x47, MRMSrcReg, // if >u, GR16 = GR16
Evan Chengb783fa32007-07-19 01:14:50 +00001144 (outs GR16:$dst), (ins GR16:$src1, GR16:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001145 "cmova\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001146 [(set GR16:$dst, (X86cmov GR16:$src1, GR16:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +00001147 X86_COND_A, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001148 TB, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001149def CMOVA32rr : I<0x47, MRMSrcReg, // if >u, GR32 = GR32
Evan Chengb783fa32007-07-19 01:14:50 +00001150 (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001151 "cmova\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001152 [(set GR32:$dst, (X86cmov GR32:$src1, GR32:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +00001153 X86_COND_A, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001154 TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001155def CMOVL16rr : I<0x4C, MRMSrcReg, // if <s, GR16 = GR16
Evan Chengb783fa32007-07-19 01:14:50 +00001156 (outs GR16:$dst), (ins GR16:$src1, GR16:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001157 "cmovl\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001158 [(set GR16:$dst, (X86cmov GR16:$src1, GR16:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +00001159 X86_COND_L, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001160 TB, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001161def CMOVL32rr : I<0x4C, MRMSrcReg, // if <s, GR32 = GR32
Evan Chengb783fa32007-07-19 01:14:50 +00001162 (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001163 "cmovl\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001164 [(set GR32:$dst, (X86cmov GR32:$src1, GR32:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +00001165 X86_COND_L, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001166 TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001167def CMOVGE16rr: I<0x4D, MRMSrcReg, // if >=s, GR16 = GR16
Evan Chengb783fa32007-07-19 01:14:50 +00001168 (outs GR16:$dst), (ins GR16:$src1, GR16:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001169 "cmovge\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001170 [(set GR16:$dst, (X86cmov GR16:$src1, GR16:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +00001171 X86_COND_GE, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001172 TB, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001173def CMOVGE32rr: I<0x4D, MRMSrcReg, // if >=s, GR32 = GR32
Evan Chengb783fa32007-07-19 01:14:50 +00001174 (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001175 "cmovge\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001176 [(set GR32:$dst, (X86cmov GR32:$src1, GR32:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +00001177 X86_COND_GE, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001178 TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001179def CMOVLE16rr: I<0x4E, MRMSrcReg, // if <=s, GR16 = GR16
Evan Chengb783fa32007-07-19 01:14:50 +00001180 (outs GR16:$dst), (ins GR16:$src1, GR16:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001181 "cmovle\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001182 [(set GR16:$dst, (X86cmov GR16:$src1, GR16:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +00001183 X86_COND_LE, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001184 TB, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001185def CMOVLE32rr: I<0x4E, MRMSrcReg, // if <=s, GR32 = GR32
Evan Chengb783fa32007-07-19 01:14:50 +00001186 (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001187 "cmovle\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001188 [(set GR32:$dst, (X86cmov GR32:$src1, GR32:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +00001189 X86_COND_LE, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001190 TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001191def CMOVG16rr : I<0x4F, MRMSrcReg, // if >s, GR16 = GR16
Evan Chengb783fa32007-07-19 01:14:50 +00001192 (outs GR16:$dst), (ins GR16:$src1, GR16:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001193 "cmovg\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001194 [(set GR16:$dst, (X86cmov GR16:$src1, GR16:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +00001195 X86_COND_G, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001196 TB, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001197def CMOVG32rr : I<0x4F, MRMSrcReg, // if >s, GR32 = GR32
Evan Chengb783fa32007-07-19 01:14:50 +00001198 (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001199 "cmovg\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001200 [(set GR32:$dst, (X86cmov GR32:$src1, GR32:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +00001201 X86_COND_G, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001202 TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001203def CMOVS16rr : I<0x48, MRMSrcReg, // if signed, GR16 = GR16
Evan Chengb783fa32007-07-19 01:14:50 +00001204 (outs GR16:$dst), (ins GR16:$src1, GR16:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001205 "cmovs\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001206 [(set GR16:$dst, (X86cmov GR16:$src1, GR16:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +00001207 X86_COND_S, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001208 TB, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001209def CMOVS32rr : I<0x48, MRMSrcReg, // if signed, GR32 = GR32
Evan Chengb783fa32007-07-19 01:14:50 +00001210 (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001211 "cmovs\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001212 [(set GR32:$dst, (X86cmov GR32:$src1, GR32:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +00001213 X86_COND_S, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001214 TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001215def CMOVNS16rr: I<0x49, MRMSrcReg, // if !signed, GR16 = GR16
Evan Chengb783fa32007-07-19 01:14:50 +00001216 (outs GR16:$dst), (ins GR16:$src1, GR16:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001217 "cmovns\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001218 [(set GR16:$dst, (X86cmov GR16:$src1, GR16:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +00001219 X86_COND_NS, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001220 TB, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001221def CMOVNS32rr: I<0x49, MRMSrcReg, // if !signed, GR32 = GR32
Evan Chengb783fa32007-07-19 01:14:50 +00001222 (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001223 "cmovns\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001224 [(set GR32:$dst, (X86cmov GR32:$src1, GR32:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +00001225 X86_COND_NS, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001226 TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001227def CMOVP16rr : I<0x4A, MRMSrcReg, // if parity, GR16 = GR16
Evan Chengb783fa32007-07-19 01:14:50 +00001228 (outs GR16:$dst), (ins GR16:$src1, GR16:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001229 "cmovp\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001230 [(set GR16:$dst, (X86cmov GR16:$src1, GR16:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +00001231 X86_COND_P, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001232 TB, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001233def CMOVP32rr : I<0x4A, MRMSrcReg, // if parity, GR32 = GR32
Evan Chengb783fa32007-07-19 01:14:50 +00001234 (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001235 "cmovp\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001236 [(set GR32:$dst, (X86cmov GR32:$src1, GR32:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +00001237 X86_COND_P, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001238 TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001239def CMOVNP16rr : I<0x4B, MRMSrcReg, // if !parity, GR16 = GR16
Evan Chengb783fa32007-07-19 01:14:50 +00001240 (outs GR16:$dst), (ins GR16:$src1, GR16:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001241 "cmovnp\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001242 [(set GR16:$dst, (X86cmov GR16:$src1, GR16:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +00001243 X86_COND_NP, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001244 TB, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001245def CMOVNP32rr : I<0x4B, MRMSrcReg, // if !parity, GR32 = GR32
Evan Chengb783fa32007-07-19 01:14:50 +00001246 (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001247 "cmovnp\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001248 [(set GR32:$dst, (X86cmov GR32:$src1, GR32:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +00001249 X86_COND_NP, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001250 TB;
Dan Gohman12fd4d72009-01-07 00:35:10 +00001251def CMOVO16rr : I<0x40, MRMSrcReg, // if overflow, GR16 = GR16
1252 (outs GR16:$dst), (ins GR16:$src1, GR16:$src2),
1253 "cmovo\t{$src2, $dst|$dst, $src2}",
1254 [(set GR16:$dst, (X86cmov GR16:$src1, GR16:$src2,
1255 X86_COND_O, EFLAGS))]>,
1256 TB, OpSize;
1257def CMOVO32rr : I<0x40, MRMSrcReg, // if overflow, GR32 = GR32
1258 (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
1259 "cmovo\t{$src2, $dst|$dst, $src2}",
1260 [(set GR32:$dst, (X86cmov GR32:$src1, GR32:$src2,
1261 X86_COND_O, EFLAGS))]>,
Evan Cheng950aac02007-09-25 01:57:46 +00001262 TB;
Dan Gohman12fd4d72009-01-07 00:35:10 +00001263def CMOVNO16rr : I<0x41, MRMSrcReg, // if !overflow, GR16 = GR16
1264 (outs GR16:$dst), (ins GR16:$src1, GR16:$src2),
1265 "cmovno\t{$src2, $dst|$dst, $src2}",
1266 [(set GR16:$dst, (X86cmov GR16:$src1, GR16:$src2,
1267 X86_COND_NO, EFLAGS))]>,
1268 TB, OpSize;
1269def CMOVNO32rr : I<0x41, MRMSrcReg, // if !overflow, GR32 = GR32
1270 (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
1271 "cmovno\t{$src2, $dst|$dst, $src2}",
1272 [(set GR32:$dst, (X86cmov GR32:$src1, GR32:$src2,
1273 X86_COND_NO, EFLAGS))]>,
1274 TB;
1275} // isCommutable = 1
Evan Cheng926658c2007-10-05 23:13:21 +00001276
1277def CMOVB16rm : I<0x42, MRMSrcMem, // if <u, GR16 = [mem16]
1278 (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2),
1279 "cmovb\t{$src2, $dst|$dst, $src2}",
1280 [(set GR16:$dst, (X86cmov GR16:$src1, (loadi16 addr:$src2),
1281 X86_COND_B, EFLAGS))]>,
1282 TB, OpSize;
1283def CMOVB32rm : I<0x42, MRMSrcMem, // if <u, GR32 = [mem32]
1284 (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2),
1285 "cmovb\t{$src2, $dst|$dst, $src2}",
1286 [(set GR32:$dst, (X86cmov GR32:$src1, (loadi32 addr:$src2),
1287 X86_COND_B, EFLAGS))]>,
1288 TB;
1289def CMOVAE16rm: I<0x43, MRMSrcMem, // if >=u, GR16 = [mem16]
1290 (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2),
1291 "cmovae\t{$src2, $dst|$dst, $src2}",
1292 [(set GR16:$dst, (X86cmov GR16:$src1, (loadi16 addr:$src2),
1293 X86_COND_AE, EFLAGS))]>,
1294 TB, OpSize;
1295def CMOVAE32rm: I<0x43, MRMSrcMem, // if >=u, GR32 = [mem32]
1296 (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2),
1297 "cmovae\t{$src2, $dst|$dst, $src2}",
1298 [(set GR32:$dst, (X86cmov GR32:$src1, (loadi32 addr:$src2),
1299 X86_COND_AE, EFLAGS))]>,
1300 TB;
1301def CMOVE16rm : I<0x44, MRMSrcMem, // if ==, GR16 = [mem16]
1302 (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2),
1303 "cmove\t{$src2, $dst|$dst, $src2}",
1304 [(set GR16:$dst, (X86cmov GR16:$src1, (loadi16 addr:$src2),
1305 X86_COND_E, EFLAGS))]>,
1306 TB, OpSize;
1307def CMOVE32rm : I<0x44, MRMSrcMem, // if ==, GR32 = [mem32]
1308 (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2),
1309 "cmove\t{$src2, $dst|$dst, $src2}",
1310 [(set GR32:$dst, (X86cmov GR32:$src1, (loadi32 addr:$src2),
1311 X86_COND_E, EFLAGS))]>,
1312 TB;
1313def CMOVNE16rm: I<0x45, MRMSrcMem, // if !=, GR16 = [mem16]
1314 (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2),
1315 "cmovne\t{$src2, $dst|$dst, $src2}",
1316 [(set GR16:$dst, (X86cmov GR16:$src1, (loadi16 addr:$src2),
1317 X86_COND_NE, EFLAGS))]>,
1318 TB, OpSize;
1319def CMOVNE32rm: I<0x45, MRMSrcMem, // if !=, GR32 = [mem32]
1320 (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2),
1321 "cmovne\t{$src2, $dst|$dst, $src2}",
1322 [(set GR32:$dst, (X86cmov GR32:$src1, (loadi32 addr:$src2),
1323 X86_COND_NE, EFLAGS))]>,
1324 TB;
1325def CMOVBE16rm: I<0x46, MRMSrcMem, // if <=u, GR16 = [mem16]
1326 (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2),
1327 "cmovbe\t{$src2, $dst|$dst, $src2}",
1328 [(set GR16:$dst, (X86cmov GR16:$src1, (loadi16 addr:$src2),
1329 X86_COND_BE, EFLAGS))]>,
1330 TB, OpSize;
1331def CMOVBE32rm: I<0x46, MRMSrcMem, // if <=u, GR32 = [mem32]
1332 (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2),
1333 "cmovbe\t{$src2, $dst|$dst, $src2}",
1334 [(set GR32:$dst, (X86cmov GR32:$src1, (loadi32 addr:$src2),
1335 X86_COND_BE, EFLAGS))]>,
1336 TB;
1337def CMOVA16rm : I<0x47, MRMSrcMem, // if >u, GR16 = [mem16]
1338 (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2),
1339 "cmova\t{$src2, $dst|$dst, $src2}",
1340 [(set GR16:$dst, (X86cmov GR16:$src1, (loadi16 addr:$src2),
1341 X86_COND_A, EFLAGS))]>,
1342 TB, OpSize;
1343def CMOVA32rm : I<0x47, MRMSrcMem, // if >u, GR32 = [mem32]
1344 (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2),
1345 "cmova\t{$src2, $dst|$dst, $src2}",
1346 [(set GR32:$dst, (X86cmov GR32:$src1, (loadi32 addr:$src2),
1347 X86_COND_A, EFLAGS))]>,
1348 TB;
1349def CMOVL16rm : I<0x4C, MRMSrcMem, // if <s, GR16 = [mem16]
1350 (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2),
1351 "cmovl\t{$src2, $dst|$dst, $src2}",
1352 [(set GR16:$dst, (X86cmov GR16:$src1, (loadi16 addr:$src2),
1353 X86_COND_L, EFLAGS))]>,
1354 TB, OpSize;
1355def CMOVL32rm : I<0x4C, MRMSrcMem, // if <s, GR32 = [mem32]
1356 (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2),
1357 "cmovl\t{$src2, $dst|$dst, $src2}",
1358 [(set GR32:$dst, (X86cmov GR32:$src1, (loadi32 addr:$src2),
1359 X86_COND_L, EFLAGS))]>,
1360 TB;
1361def CMOVGE16rm: I<0x4D, MRMSrcMem, // if >=s, GR16 = [mem16]
1362 (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2),
1363 "cmovge\t{$src2, $dst|$dst, $src2}",
1364 [(set GR16:$dst, (X86cmov GR16:$src1, (loadi16 addr:$src2),
1365 X86_COND_GE, EFLAGS))]>,
1366 TB, OpSize;
1367def CMOVGE32rm: I<0x4D, MRMSrcMem, // if >=s, GR32 = [mem32]
1368 (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2),
1369 "cmovge\t{$src2, $dst|$dst, $src2}",
1370 [(set GR32:$dst, (X86cmov GR32:$src1, (loadi32 addr:$src2),
1371 X86_COND_GE, EFLAGS))]>,
1372 TB;
1373def CMOVLE16rm: I<0x4E, MRMSrcMem, // if <=s, GR16 = [mem16]
1374 (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2),
1375 "cmovle\t{$src2, $dst|$dst, $src2}",
1376 [(set GR16:$dst, (X86cmov GR16:$src1, (loadi16 addr:$src2),
1377 X86_COND_LE, EFLAGS))]>,
1378 TB, OpSize;
1379def CMOVLE32rm: I<0x4E, MRMSrcMem, // if <=s, GR32 = [mem32]
1380 (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2),
1381 "cmovle\t{$src2, $dst|$dst, $src2}",
1382 [(set GR32:$dst, (X86cmov GR32:$src1, (loadi32 addr:$src2),
1383 X86_COND_LE, EFLAGS))]>,
1384 TB;
1385def CMOVG16rm : I<0x4F, MRMSrcMem, // if >s, GR16 = [mem16]
1386 (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2),
1387 "cmovg\t{$src2, $dst|$dst, $src2}",
1388 [(set GR16:$dst, (X86cmov GR16:$src1, (loadi16 addr:$src2),
1389 X86_COND_G, EFLAGS))]>,
1390 TB, OpSize;
1391def CMOVG32rm : I<0x4F, MRMSrcMem, // if >s, GR32 = [mem32]
1392 (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2),
1393 "cmovg\t{$src2, $dst|$dst, $src2}",
1394 [(set GR32:$dst, (X86cmov GR32:$src1, (loadi32 addr:$src2),
1395 X86_COND_G, EFLAGS))]>,
1396 TB;
1397def CMOVS16rm : I<0x48, MRMSrcMem, // if signed, GR16 = [mem16]
1398 (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2),
1399 "cmovs\t{$src2, $dst|$dst, $src2}",
1400 [(set GR16:$dst, (X86cmov GR16:$src1, (loadi16 addr:$src2),
1401 X86_COND_S, EFLAGS))]>,
1402 TB, OpSize;
1403def CMOVS32rm : I<0x48, MRMSrcMem, // if signed, GR32 = [mem32]
1404 (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2),
1405 "cmovs\t{$src2, $dst|$dst, $src2}",
1406 [(set GR32:$dst, (X86cmov GR32:$src1, (loadi32 addr:$src2),
1407 X86_COND_S, EFLAGS))]>,
1408 TB;
1409def CMOVNS16rm: I<0x49, MRMSrcMem, // if !signed, GR16 = [mem16]
1410 (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2),
1411 "cmovns\t{$src2, $dst|$dst, $src2}",
1412 [(set GR16:$dst, (X86cmov GR16:$src1, (loadi16 addr:$src2),
1413 X86_COND_NS, EFLAGS))]>,
1414 TB, OpSize;
1415def CMOVNS32rm: I<0x49, MRMSrcMem, // if !signed, GR32 = [mem32]
1416 (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2),
1417 "cmovns\t{$src2, $dst|$dst, $src2}",
1418 [(set GR32:$dst, (X86cmov GR32:$src1, (loadi32 addr:$src2),
1419 X86_COND_NS, EFLAGS))]>,
1420 TB;
1421def CMOVP16rm : I<0x4A, MRMSrcMem, // if parity, GR16 = [mem16]
1422 (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2),
1423 "cmovp\t{$src2, $dst|$dst, $src2}",
1424 [(set GR16:$dst, (X86cmov GR16:$src1, (loadi16 addr:$src2),
1425 X86_COND_P, EFLAGS))]>,
1426 TB, OpSize;
1427def CMOVP32rm : I<0x4A, MRMSrcMem, // if parity, GR32 = [mem32]
1428 (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2),
1429 "cmovp\t{$src2, $dst|$dst, $src2}",
1430 [(set GR32:$dst, (X86cmov GR32:$src1, (loadi32 addr:$src2),
1431 X86_COND_P, EFLAGS))]>,
1432 TB;
1433def CMOVNP16rm : I<0x4B, MRMSrcMem, // if !parity, GR16 = [mem16]
1434 (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2),
1435 "cmovnp\t{$src2, $dst|$dst, $src2}",
1436 [(set GR16:$dst, (X86cmov GR16:$src1, (loadi16 addr:$src2),
1437 X86_COND_NP, EFLAGS))]>,
1438 TB, OpSize;
Dan Gohman12fd4d72009-01-07 00:35:10 +00001439def CMOVNP32rm : I<0x4B, MRMSrcMem, // if !parity, GR32 = [mem32]
1440 (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2),
1441 "cmovnp\t{$src2, $dst|$dst, $src2}",
1442 [(set GR32:$dst, (X86cmov GR32:$src1, (loadi32 addr:$src2),
1443 X86_COND_NP, EFLAGS))]>,
1444 TB;
1445def CMOVO16rm : I<0x40, MRMSrcMem, // if overflow, GR16 = [mem16]
1446 (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2),
1447 "cmovo\t{$src2, $dst|$dst, $src2}",
1448 [(set GR16:$dst, (X86cmov GR16:$src1, (loadi16 addr:$src2),
1449 X86_COND_O, EFLAGS))]>,
1450 TB, OpSize;
1451def CMOVO32rm : I<0x40, MRMSrcMem, // if overflow, GR32 = [mem32]
1452 (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2),
1453 "cmovo\t{$src2, $dst|$dst, $src2}",
1454 [(set GR32:$dst, (X86cmov GR32:$src1, (loadi32 addr:$src2),
1455 X86_COND_O, EFLAGS))]>,
1456 TB;
1457def CMOVNO16rm : I<0x41, MRMSrcMem, // if !overflow, GR16 = [mem16]
1458 (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2),
1459 "cmovno\t{$src2, $dst|$dst, $src2}",
1460 [(set GR16:$dst, (X86cmov GR16:$src1, (loadi16 addr:$src2),
1461 X86_COND_NO, EFLAGS))]>,
1462 TB, OpSize;
1463def CMOVNO32rm : I<0x41, MRMSrcMem, // if !overflow, GR32 = [mem32]
1464 (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2),
1465 "cmovno\t{$src2, $dst|$dst, $src2}",
1466 [(set GR32:$dst, (X86cmov GR32:$src1, (loadi32 addr:$src2),
1467 X86_COND_NO, EFLAGS))]>,
1468 TB;
Evan Cheng950aac02007-09-25 01:57:46 +00001469} // Uses = [EFLAGS]
1470
1471
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001472// unary instructions
1473let CodeSize = 2 in {
Evan Cheng55687072007-09-14 21:48:26 +00001474let Defs = [EFLAGS] in {
Dan Gohman91888f02007-07-31 20:11:57 +00001475def NEG8r : I<0xF6, MRM3r, (outs GR8 :$dst), (ins GR8 :$src), "neg{b}\t$dst",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001476 [(set GR8:$dst, (ineg GR8:$src)),
1477 (implicit EFLAGS)]>;
Dan Gohman91888f02007-07-31 20:11:57 +00001478def NEG16r : I<0xF7, MRM3r, (outs GR16:$dst), (ins GR16:$src), "neg{w}\t$dst",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001479 [(set GR16:$dst, (ineg GR16:$src)),
1480 (implicit EFLAGS)]>, OpSize;
Dan Gohman91888f02007-07-31 20:11:57 +00001481def NEG32r : I<0xF7, MRM3r, (outs GR32:$dst), (ins GR32:$src), "neg{l}\t$dst",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001482 [(set GR32:$dst, (ineg GR32:$src)),
1483 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001484let isTwoAddress = 0 in {
Dan Gohman91888f02007-07-31 20:11:57 +00001485 def NEG8m : I<0xF6, MRM3m, (outs), (ins i8mem :$dst), "neg{b}\t$dst",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001486 [(store (ineg (loadi8 addr:$dst)), addr:$dst),
1487 (implicit EFLAGS)]>;
Dan Gohman91888f02007-07-31 20:11:57 +00001488 def NEG16m : I<0xF7, MRM3m, (outs), (ins i16mem:$dst), "neg{w}\t$dst",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001489 [(store (ineg (loadi16 addr:$dst)), addr:$dst),
1490 (implicit EFLAGS)]>, OpSize;
Dan Gohman91888f02007-07-31 20:11:57 +00001491 def NEG32m : I<0xF7, MRM3m, (outs), (ins i32mem:$dst), "neg{l}\t$dst",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001492 [(store (ineg (loadi32 addr:$dst)), addr:$dst),
1493 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001494}
Evan Cheng55687072007-09-14 21:48:26 +00001495} // Defs = [EFLAGS]
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001496
Evan Chengc6cee682009-01-21 02:09:05 +00001497// Match xor -1 to not. Favors these over a move imm + xor to save code size.
1498let AddedComplexity = 15 in {
Dan Gohman91888f02007-07-31 20:11:57 +00001499def NOT8r : I<0xF6, MRM2r, (outs GR8 :$dst), (ins GR8 :$src), "not{b}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001500 [(set GR8:$dst, (not GR8:$src))]>;
Dan Gohman91888f02007-07-31 20:11:57 +00001501def NOT16r : I<0xF7, MRM2r, (outs GR16:$dst), (ins GR16:$src), "not{w}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001502 [(set GR16:$dst, (not GR16:$src))]>, OpSize;
Dan Gohman91888f02007-07-31 20:11:57 +00001503def NOT32r : I<0xF7, MRM2r, (outs GR32:$dst), (ins GR32:$src), "not{l}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001504 [(set GR32:$dst, (not GR32:$src))]>;
Evan Chengc6cee682009-01-21 02:09:05 +00001505}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001506let isTwoAddress = 0 in {
Dan Gohman91888f02007-07-31 20:11:57 +00001507 def NOT8m : I<0xF6, MRM2m, (outs), (ins i8mem :$dst), "not{b}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001508 [(store (not (loadi8 addr:$dst)), addr:$dst)]>;
Dan Gohman91888f02007-07-31 20:11:57 +00001509 def NOT16m : I<0xF7, MRM2m, (outs), (ins i16mem:$dst), "not{w}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001510 [(store (not (loadi16 addr:$dst)), addr:$dst)]>, OpSize;
Dan Gohman91888f02007-07-31 20:11:57 +00001511 def NOT32m : I<0xF7, MRM2m, (outs), (ins i32mem:$dst), "not{l}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001512 [(store (not (loadi32 addr:$dst)), addr:$dst)]>;
1513}
1514} // CodeSize
1515
1516// TODO: inc/dec is slow for P4, but fast for Pentium-M.
Evan Cheng55687072007-09-14 21:48:26 +00001517let Defs = [EFLAGS] in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001518let CodeSize = 2 in
Dan Gohman91888f02007-07-31 20:11:57 +00001519def INC8r : I<0xFE, MRM0r, (outs GR8 :$dst), (ins GR8 :$src), "inc{b}\t$dst",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001520 [(set GR8:$dst, (add GR8:$src, 1)),
1521 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001522let isConvertibleToThreeAddress = 1, CodeSize = 1 in { // Can xform into LEA.
Dan Gohman91888f02007-07-31 20:11:57 +00001523def INC16r : I<0x40, AddRegFrm, (outs GR16:$dst), (ins GR16:$src), "inc{w}\t$dst",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001524 [(set GR16:$dst, (add GR16:$src, 1)),
1525 (implicit EFLAGS)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001526 OpSize, Requires<[In32BitMode]>;
Dan Gohman91888f02007-07-31 20:11:57 +00001527def INC32r : I<0x40, AddRegFrm, (outs GR32:$dst), (ins GR32:$src), "inc{l}\t$dst",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001528 [(set GR32:$dst, (add GR32:$src, 1)),
1529 (implicit EFLAGS)]>, Requires<[In32BitMode]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001530}
1531let isTwoAddress = 0, CodeSize = 2 in {
Dan Gohman91888f02007-07-31 20:11:57 +00001532 def INC8m : I<0xFE, MRM0m, (outs), (ins i8mem :$dst), "inc{b}\t$dst",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001533 [(store (add (loadi8 addr:$dst), 1), addr:$dst),
1534 (implicit EFLAGS)]>;
Dan Gohman91888f02007-07-31 20:11:57 +00001535 def INC16m : I<0xFF, MRM0m, (outs), (ins i16mem:$dst), "inc{w}\t$dst",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001536 [(store (add (loadi16 addr:$dst), 1), addr:$dst),
1537 (implicit EFLAGS)]>,
Evan Cheng4a7e72f2007-10-19 21:23:22 +00001538 OpSize, Requires<[In32BitMode]>;
Dan Gohman91888f02007-07-31 20:11:57 +00001539 def INC32m : I<0xFF, MRM0m, (outs), (ins i32mem:$dst), "inc{l}\t$dst",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001540 [(store (add (loadi32 addr:$dst), 1), addr:$dst),
1541 (implicit EFLAGS)]>,
Evan Cheng4a7e72f2007-10-19 21:23:22 +00001542 Requires<[In32BitMode]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001543}
1544
1545let CodeSize = 2 in
Dan Gohman91888f02007-07-31 20:11:57 +00001546def DEC8r : I<0xFE, MRM1r, (outs GR8 :$dst), (ins GR8 :$src), "dec{b}\t$dst",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001547 [(set GR8:$dst, (add GR8:$src, -1)),
1548 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001549let isConvertibleToThreeAddress = 1, CodeSize = 1 in { // Can xform into LEA.
Dan Gohman91888f02007-07-31 20:11:57 +00001550def DEC16r : I<0x48, AddRegFrm, (outs GR16:$dst), (ins GR16:$src), "dec{w}\t$dst",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001551 [(set GR16:$dst, (add GR16:$src, -1)),
1552 (implicit EFLAGS)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001553 OpSize, Requires<[In32BitMode]>;
Dan Gohman91888f02007-07-31 20:11:57 +00001554def DEC32r : I<0x48, AddRegFrm, (outs GR32:$dst), (ins GR32:$src), "dec{l}\t$dst",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001555 [(set GR32:$dst, (add GR32:$src, -1)),
1556 (implicit EFLAGS)]>, Requires<[In32BitMode]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001557}
1558
1559let isTwoAddress = 0, CodeSize = 2 in {
Dan Gohman91888f02007-07-31 20:11:57 +00001560 def DEC8m : I<0xFE, MRM1m, (outs), (ins i8mem :$dst), "dec{b}\t$dst",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001561 [(store (add (loadi8 addr:$dst), -1), addr:$dst),
1562 (implicit EFLAGS)]>;
Dan Gohman91888f02007-07-31 20:11:57 +00001563 def DEC16m : I<0xFF, MRM1m, (outs), (ins i16mem:$dst), "dec{w}\t$dst",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001564 [(store (add (loadi16 addr:$dst), -1), addr:$dst),
1565 (implicit EFLAGS)]>,
Evan Cheng4a7e72f2007-10-19 21:23:22 +00001566 OpSize, Requires<[In32BitMode]>;
Dan Gohman91888f02007-07-31 20:11:57 +00001567 def DEC32m : I<0xFF, MRM1m, (outs), (ins i32mem:$dst), "dec{l}\t$dst",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001568 [(store (add (loadi32 addr:$dst), -1), addr:$dst),
1569 (implicit EFLAGS)]>,
Evan Cheng4a7e72f2007-10-19 21:23:22 +00001570 Requires<[In32BitMode]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001571}
Evan Cheng55687072007-09-14 21:48:26 +00001572} // Defs = [EFLAGS]
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001573
1574// Logical operators...
Evan Cheng55687072007-09-14 21:48:26 +00001575let Defs = [EFLAGS] in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001576let isCommutable = 1 in { // X = AND Y, Z --> X = AND Z, Y
1577def AND8rr : I<0x20, MRMDestReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001578 (outs GR8 :$dst), (ins GR8 :$src1, GR8 :$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001579 "and{b}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001580 [(set GR8:$dst, (and GR8:$src1, GR8:$src2)),
1581 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001582def AND16rr : I<0x21, MRMDestReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001583 (outs GR16:$dst), (ins GR16:$src1, GR16:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001584 "and{w}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001585 [(set GR16:$dst, (and GR16:$src1, GR16:$src2)),
1586 (implicit EFLAGS)]>, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001587def AND32rr : I<0x21, MRMDestReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001588 (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001589 "and{l}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001590 [(set GR32:$dst, (and GR32:$src1, GR32:$src2)),
1591 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001592}
1593
1594def AND8rm : I<0x22, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001595 (outs GR8 :$dst), (ins GR8 :$src1, i8mem :$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001596 "and{b}\t{$src2, $dst|$dst, $src2}",
Chris Lattner12208612009-04-10 00:16:23 +00001597 [(set GR8:$dst, (and GR8:$src1, (loadi8 addr:$src2))),
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001598 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001599def AND16rm : I<0x23, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001600 (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001601 "and{w}\t{$src2, $dst|$dst, $src2}",
Chris Lattner12208612009-04-10 00:16:23 +00001602 [(set GR16:$dst, (and GR16:$src1, (loadi16 addr:$src2))),
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001603 (implicit EFLAGS)]>, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001604def AND32rm : I<0x23, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001605 (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001606 "and{l}\t{$src2, $dst|$dst, $src2}",
Chris Lattner12208612009-04-10 00:16:23 +00001607 [(set GR32:$dst, (and GR32:$src1, (loadi32 addr:$src2))),
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001608 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001609
1610def AND8ri : Ii8<0x80, MRM4r,
Evan Chengb783fa32007-07-19 01:14:50 +00001611 (outs GR8 :$dst), (ins GR8 :$src1, i8imm :$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001612 "and{b}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001613 [(set GR8:$dst, (and GR8:$src1, imm:$src2)),
1614 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001615def AND16ri : Ii16<0x81, MRM4r,
Evan Chengb783fa32007-07-19 01:14:50 +00001616 (outs GR16:$dst), (ins GR16:$src1, i16imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001617 "and{w}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001618 [(set GR16:$dst, (and GR16:$src1, imm:$src2)),
1619 (implicit EFLAGS)]>, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001620def AND32ri : Ii32<0x81, MRM4r,
Evan Chengb783fa32007-07-19 01:14:50 +00001621 (outs GR32:$dst), (ins GR32:$src1, i32imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001622 "and{l}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001623 [(set GR32:$dst, (and GR32:$src1, imm:$src2)),
1624 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001625def AND16ri8 : Ii8<0x83, MRM4r,
Evan Chengb783fa32007-07-19 01:14:50 +00001626 (outs GR16:$dst), (ins GR16:$src1, i16i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001627 "and{w}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001628 [(set GR16:$dst, (and GR16:$src1, i16immSExt8:$src2)),
1629 (implicit EFLAGS)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001630 OpSize;
1631def AND32ri8 : Ii8<0x83, MRM4r,
Evan Chengb783fa32007-07-19 01:14:50 +00001632 (outs GR32:$dst), (ins GR32:$src1, i32i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001633 "and{l}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001634 [(set GR32:$dst, (and GR32:$src1, i32immSExt8:$src2)),
1635 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001636
1637let isTwoAddress = 0 in {
1638 def AND8mr : I<0x20, MRMDestMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001639 (outs), (ins i8mem :$dst, GR8 :$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001640 "and{b}\t{$src, $dst|$dst, $src}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001641 [(store (and (load addr:$dst), GR8:$src), addr:$dst),
1642 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001643 def AND16mr : I<0x21, MRMDestMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001644 (outs), (ins i16mem:$dst, GR16:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001645 "and{w}\t{$src, $dst|$dst, $src}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001646 [(store (and (load addr:$dst), GR16:$src), addr:$dst),
1647 (implicit EFLAGS)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001648 OpSize;
1649 def AND32mr : I<0x21, MRMDestMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001650 (outs), (ins i32mem:$dst, GR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001651 "and{l}\t{$src, $dst|$dst, $src}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001652 [(store (and (load addr:$dst), GR32:$src), addr:$dst),
1653 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001654 def AND8mi : Ii8<0x80, MRM4m,
Evan Chengb783fa32007-07-19 01:14:50 +00001655 (outs), (ins i8mem :$dst, i8imm :$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001656 "and{b}\t{$src, $dst|$dst, $src}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001657 [(store (and (loadi8 addr:$dst), imm:$src), addr:$dst),
1658 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001659 def AND16mi : Ii16<0x81, MRM4m,
Evan Chengb783fa32007-07-19 01:14:50 +00001660 (outs), (ins i16mem:$dst, i16imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001661 "and{w}\t{$src, $dst|$dst, $src}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001662 [(store (and (loadi16 addr:$dst), imm:$src), addr:$dst),
1663 (implicit EFLAGS)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001664 OpSize;
1665 def AND32mi : Ii32<0x81, MRM4m,
Evan Chengb783fa32007-07-19 01:14:50 +00001666 (outs), (ins i32mem:$dst, i32imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001667 "and{l}\t{$src, $dst|$dst, $src}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001668 [(store (and (loadi32 addr:$dst), imm:$src), addr:$dst),
1669 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001670 def AND16mi8 : Ii8<0x83, MRM4m,
Evan Chengb783fa32007-07-19 01:14:50 +00001671 (outs), (ins i16mem:$dst, i16i8imm :$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001672 "and{w}\t{$src, $dst|$dst, $src}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001673 [(store (and (load addr:$dst), i16immSExt8:$src), addr:$dst),
1674 (implicit EFLAGS)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001675 OpSize;
1676 def AND32mi8 : Ii8<0x83, MRM4m,
Evan Chengb783fa32007-07-19 01:14:50 +00001677 (outs), (ins i32mem:$dst, i32i8imm :$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001678 "and{l}\t{$src, $dst|$dst, $src}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001679 [(store (and (load addr:$dst), i32immSExt8:$src), addr:$dst),
1680 (implicit EFLAGS)]>;
Sean Callanan251676e2009-09-02 00:55:49 +00001681
1682 def AND8i8 : Ii8<0x24, RawFrm, (outs), (ins i8imm:$src),
1683 "and{b}\t{$src, %al|%al, $src}", []>;
1684 def AND16i16 : Ii16<0x25, RawFrm, (outs), (ins i16imm:$src),
1685 "and{w}\t{$src, %ax|%ax, $src}", []>, OpSize;
1686 def AND32i32 : Ii32<0x25, RawFrm, (outs), (ins i32imm:$src),
1687 "and{l}\t{$src, %eax|%eax, $src}", []>;
1688
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001689}
1690
1691
1692let isCommutable = 1 in { // X = OR Y, Z --> X = OR Z, Y
Evan Chengb783fa32007-07-19 01:14:50 +00001693def OR8rr : I<0x08, MRMDestReg, (outs GR8 :$dst), (ins GR8 :$src1, GR8 :$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001694 "or{b}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001695 [(set GR8:$dst, (or GR8:$src1, GR8:$src2)),
1696 (implicit EFLAGS)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001697def OR16rr : I<0x09, MRMDestReg, (outs GR16:$dst), (ins GR16:$src1, GR16:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001698 "or{w}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001699 [(set GR16:$dst, (or GR16:$src1, GR16:$src2)),
1700 (implicit EFLAGS)]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001701def OR32rr : I<0x09, MRMDestReg, (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001702 "or{l}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001703 [(set GR32:$dst, (or GR32:$src1, GR32:$src2)),
1704 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001705}
Evan Chengb783fa32007-07-19 01:14:50 +00001706def OR8rm : I<0x0A, MRMSrcMem , (outs GR8 :$dst), (ins GR8 :$src1, i8mem :$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001707 "or{b}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001708 [(set GR8:$dst, (or GR8:$src1, (load addr:$src2))),
1709 (implicit EFLAGS)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001710def OR16rm : I<0x0B, MRMSrcMem , (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001711 "or{w}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001712 [(set GR16:$dst, (or GR16:$src1, (load addr:$src2))),
1713 (implicit EFLAGS)]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001714def OR32rm : I<0x0B, MRMSrcMem , (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001715 "or{l}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001716 [(set GR32:$dst, (or GR32:$src1, (load addr:$src2))),
1717 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001718
Evan Chengb783fa32007-07-19 01:14:50 +00001719def OR8ri : Ii8 <0x80, MRM1r, (outs GR8 :$dst), (ins GR8 :$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001720 "or{b}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001721 [(set GR8:$dst, (or GR8:$src1, imm:$src2)),
1722 (implicit EFLAGS)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001723def OR16ri : Ii16<0x81, MRM1r, (outs GR16:$dst), (ins GR16:$src1, i16imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001724 "or{w}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001725 [(set GR16:$dst, (or GR16:$src1, imm:$src2)),
1726 (implicit EFLAGS)]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001727def OR32ri : Ii32<0x81, MRM1r, (outs GR32:$dst), (ins GR32:$src1, i32imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001728 "or{l}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001729 [(set GR32:$dst, (or GR32:$src1, imm:$src2)),
1730 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001731
Evan Chengb783fa32007-07-19 01:14:50 +00001732def OR16ri8 : Ii8<0x83, MRM1r, (outs GR16:$dst), (ins GR16:$src1, i16i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001733 "or{w}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001734 [(set GR16:$dst, (or GR16:$src1, i16immSExt8:$src2)),
1735 (implicit EFLAGS)]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001736def OR32ri8 : Ii8<0x83, MRM1r, (outs GR32:$dst), (ins GR32:$src1, i32i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001737 "or{l}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001738 [(set GR32:$dst, (or GR32:$src1, i32immSExt8:$src2)),
1739 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001740let isTwoAddress = 0 in {
Evan Chengb783fa32007-07-19 01:14:50 +00001741 def OR8mr : I<0x08, MRMDestMem, (outs), (ins i8mem:$dst, GR8:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001742 "or{b}\t{$src, $dst|$dst, $src}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001743 [(store (or (load addr:$dst), GR8:$src), addr:$dst),
1744 (implicit EFLAGS)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001745 def OR16mr : I<0x09, MRMDestMem, (outs), (ins i16mem:$dst, GR16:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001746 "or{w}\t{$src, $dst|$dst, $src}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001747 [(store (or (load addr:$dst), GR16:$src), addr:$dst),
1748 (implicit EFLAGS)]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001749 def OR32mr : I<0x09, MRMDestMem, (outs), (ins i32mem:$dst, GR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001750 "or{l}\t{$src, $dst|$dst, $src}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001751 [(store (or (load addr:$dst), GR32:$src), addr:$dst),
1752 (implicit EFLAGS)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001753 def OR8mi : Ii8<0x80, MRM1m, (outs), (ins i8mem :$dst, i8imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001754 "or{b}\t{$src, $dst|$dst, $src}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001755 [(store (or (loadi8 addr:$dst), imm:$src), addr:$dst),
1756 (implicit EFLAGS)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001757 def OR16mi : Ii16<0x81, MRM1m, (outs), (ins i16mem:$dst, i16imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001758 "or{w}\t{$src, $dst|$dst, $src}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001759 [(store (or (loadi16 addr:$dst), imm:$src), addr:$dst),
1760 (implicit EFLAGS)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001761 OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001762 def OR32mi : Ii32<0x81, MRM1m, (outs), (ins i32mem:$dst, i32imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001763 "or{l}\t{$src, $dst|$dst, $src}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001764 [(store (or (loadi32 addr:$dst), imm:$src), addr:$dst),
1765 (implicit EFLAGS)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001766 def OR16mi8 : Ii8<0x83, MRM1m, (outs), (ins i16mem:$dst, i16i8imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001767 "or{w}\t{$src, $dst|$dst, $src}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001768 [(store (or (load addr:$dst), i16immSExt8:$src), addr:$dst),
1769 (implicit EFLAGS)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001770 OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001771 def OR32mi8 : Ii8<0x83, MRM1m, (outs), (ins i32mem:$dst, i32i8imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001772 "or{l}\t{$src, $dst|$dst, $src}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001773 [(store (or (load addr:$dst), i32immSExt8:$src), addr:$dst),
1774 (implicit EFLAGS)]>;
Bill Wendlingba5d5b02008-05-29 01:02:09 +00001775} // isTwoAddress = 0
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001776
1777
Evan Cheng6f26e8b2008-06-18 08:13:07 +00001778let isCommutable = 1 in { // X = XOR Y, Z --> X = XOR Z, Y
Bill Wendlingba5d5b02008-05-29 01:02:09 +00001779 def XOR8rr : I<0x30, MRMDestReg,
1780 (outs GR8 :$dst), (ins GR8 :$src1, GR8 :$src2),
1781 "xor{b}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001782 [(set GR8:$dst, (xor GR8:$src1, GR8:$src2)),
1783 (implicit EFLAGS)]>;
Bill Wendlingba5d5b02008-05-29 01:02:09 +00001784 def XOR16rr : I<0x31, MRMDestReg,
1785 (outs GR16:$dst), (ins GR16:$src1, GR16:$src2),
1786 "xor{w}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001787 [(set GR16:$dst, (xor GR16:$src1, GR16:$src2)),
1788 (implicit EFLAGS)]>, OpSize;
Bill Wendlingba5d5b02008-05-29 01:02:09 +00001789 def XOR32rr : I<0x31, MRMDestReg,
1790 (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
1791 "xor{l}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001792 [(set GR32:$dst, (xor GR32:$src1, GR32:$src2)),
1793 (implicit EFLAGS)]>;
Evan Cheng6f26e8b2008-06-18 08:13:07 +00001794} // isCommutable = 1
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001795
1796def XOR8rm : I<0x32, MRMSrcMem ,
Evan Chengb783fa32007-07-19 01:14:50 +00001797 (outs GR8 :$dst), (ins GR8:$src1, i8mem :$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001798 "xor{b}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001799 [(set GR8:$dst, (xor GR8:$src1, (load addr:$src2))),
1800 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001801def XOR16rm : I<0x33, MRMSrcMem ,
Evan Chengb783fa32007-07-19 01:14:50 +00001802 (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001803 "xor{w}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001804 [(set GR16:$dst, (xor GR16:$src1, (load addr:$src2))),
1805 (implicit EFLAGS)]>,
Bill Wendlingba5d5b02008-05-29 01:02:09 +00001806 OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001807def XOR32rm : I<0x33, MRMSrcMem ,
Evan Chengb783fa32007-07-19 01:14:50 +00001808 (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001809 "xor{l}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001810 [(set GR32:$dst, (xor GR32:$src1, (load addr:$src2))),
1811 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001812
Bill Wendlingbac38eb2008-05-29 03:46:36 +00001813def XOR8ri : Ii8<0x80, MRM6r,
1814 (outs GR8:$dst), (ins GR8:$src1, i8imm:$src2),
1815 "xor{b}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001816 [(set GR8:$dst, (xor GR8:$src1, imm:$src2)),
1817 (implicit EFLAGS)]>;
Bill Wendlingbac38eb2008-05-29 03:46:36 +00001818def XOR16ri : Ii16<0x81, MRM6r,
1819 (outs GR16:$dst), (ins GR16:$src1, i16imm:$src2),
1820 "xor{w}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001821 [(set GR16:$dst, (xor GR16:$src1, imm:$src2)),
1822 (implicit EFLAGS)]>, OpSize;
Bill Wendlingbac38eb2008-05-29 03:46:36 +00001823def XOR32ri : Ii32<0x81, MRM6r,
1824 (outs GR32:$dst), (ins GR32:$src1, i32imm:$src2),
1825 "xor{l}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001826 [(set GR32:$dst, (xor GR32:$src1, imm:$src2)),
1827 (implicit EFLAGS)]>;
Bill Wendlingbac38eb2008-05-29 03:46:36 +00001828def XOR16ri8 : Ii8<0x83, MRM6r,
1829 (outs GR16:$dst), (ins GR16:$src1, i16i8imm:$src2),
1830 "xor{w}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001831 [(set GR16:$dst, (xor GR16:$src1, i16immSExt8:$src2)),
1832 (implicit EFLAGS)]>,
Bill Wendlingbac38eb2008-05-29 03:46:36 +00001833 OpSize;
1834def XOR32ri8 : Ii8<0x83, MRM6r,
1835 (outs GR32:$dst), (ins GR32:$src1, i32i8imm:$src2),
1836 "xor{l}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001837 [(set GR32:$dst, (xor GR32:$src1, i32immSExt8:$src2)),
1838 (implicit EFLAGS)]>;
Bill Wendlingba5d5b02008-05-29 01:02:09 +00001839
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001840let isTwoAddress = 0 in {
1841 def XOR8mr : I<0x30, MRMDestMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001842 (outs), (ins i8mem :$dst, GR8 :$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001843 "xor{b}\t{$src, $dst|$dst, $src}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001844 [(store (xor (load addr:$dst), GR8:$src), addr:$dst),
1845 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001846 def XOR16mr : I<0x31, MRMDestMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001847 (outs), (ins i16mem:$dst, GR16:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001848 "xor{w}\t{$src, $dst|$dst, $src}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001849 [(store (xor (load addr:$dst), GR16:$src), addr:$dst),
1850 (implicit EFLAGS)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001851 OpSize;
1852 def XOR32mr : I<0x31, MRMDestMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001853 (outs), (ins i32mem:$dst, GR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001854 "xor{l}\t{$src, $dst|$dst, $src}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001855 [(store (xor (load addr:$dst), GR32:$src), addr:$dst),
1856 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001857 def XOR8mi : Ii8<0x80, MRM6m,
Evan Chengb783fa32007-07-19 01:14:50 +00001858 (outs), (ins i8mem :$dst, i8imm :$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001859 "xor{b}\t{$src, $dst|$dst, $src}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001860 [(store (xor (loadi8 addr:$dst), imm:$src), addr:$dst),
1861 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001862 def XOR16mi : Ii16<0x81, MRM6m,
Evan Chengb783fa32007-07-19 01:14:50 +00001863 (outs), (ins i16mem:$dst, i16imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001864 "xor{w}\t{$src, $dst|$dst, $src}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001865 [(store (xor (loadi16 addr:$dst), imm:$src), addr:$dst),
1866 (implicit EFLAGS)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001867 OpSize;
1868 def XOR32mi : Ii32<0x81, MRM6m,
Evan Chengb783fa32007-07-19 01:14:50 +00001869 (outs), (ins i32mem:$dst, i32imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001870 "xor{l}\t{$src, $dst|$dst, $src}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001871 [(store (xor (loadi32 addr:$dst), imm:$src), addr:$dst),
1872 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001873 def XOR16mi8 : Ii8<0x83, MRM6m,
Evan Chengb783fa32007-07-19 01:14:50 +00001874 (outs), (ins i16mem:$dst, i16i8imm :$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001875 "xor{w}\t{$src, $dst|$dst, $src}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001876 [(store (xor (load addr:$dst), i16immSExt8:$src), addr:$dst),
1877 (implicit EFLAGS)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001878 OpSize;
1879 def XOR32mi8 : Ii8<0x83, MRM6m,
Evan Chengb783fa32007-07-19 01:14:50 +00001880 (outs), (ins i32mem:$dst, i32i8imm :$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001881 "xor{l}\t{$src, $dst|$dst, $src}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001882 [(store (xor (load addr:$dst), i32immSExt8:$src), addr:$dst),
1883 (implicit EFLAGS)]>;
Bill Wendlingba5d5b02008-05-29 01:02:09 +00001884} // isTwoAddress = 0
Evan Cheng55687072007-09-14 21:48:26 +00001885} // Defs = [EFLAGS]
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001886
1887// Shift instructions
Evan Cheng55687072007-09-14 21:48:26 +00001888let Defs = [EFLAGS] in {
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001889let Uses = [CL] in {
Evan Chengb783fa32007-07-19 01:14:50 +00001890def SHL8rCL : I<0xD2, MRM4r, (outs GR8 :$dst), (ins GR8 :$src),
Eli Friedman378ea832009-06-19 04:48:38 +00001891 "shl{b}\t{%cl, $dst|$dst, CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001892 [(set GR8:$dst, (shl GR8:$src, CL))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001893def SHL16rCL : I<0xD3, MRM4r, (outs GR16:$dst), (ins GR16:$src),
Eli Friedman378ea832009-06-19 04:48:38 +00001894 "shl{w}\t{%cl, $dst|$dst, CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001895 [(set GR16:$dst, (shl GR16:$src, CL))]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001896def SHL32rCL : I<0xD3, MRM4r, (outs GR32:$dst), (ins GR32:$src),
Eli Friedman378ea832009-06-19 04:48:38 +00001897 "shl{l}\t{%cl, $dst|$dst, CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001898 [(set GR32:$dst, (shl GR32:$src, CL))]>;
Bill Wendlingba5d5b02008-05-29 01:02:09 +00001899} // Uses = [CL]
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001900
Evan Chengb783fa32007-07-19 01:14:50 +00001901def SHL8ri : Ii8<0xC0, MRM4r, (outs GR8 :$dst), (ins GR8 :$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001902 "shl{b}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001903 [(set GR8:$dst, (shl GR8:$src1, (i8 imm:$src2)))]>;
1904let isConvertibleToThreeAddress = 1 in { // Can transform into LEA.
Evan Chengb783fa32007-07-19 01:14:50 +00001905def SHL16ri : Ii8<0xC1, MRM4r, (outs GR16:$dst), (ins GR16:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001906 "shl{w}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001907 [(set GR16:$dst, (shl GR16:$src1, (i8 imm:$src2)))]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001908def SHL32ri : Ii8<0xC1, MRM4r, (outs GR32:$dst), (ins GR32:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001909 "shl{l}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001910 [(set GR32:$dst, (shl GR32:$src1, (i8 imm:$src2)))]>;
Chris Lattnerf4005a82008-01-11 18:00:50 +00001911// NOTE: We don't use shifts of a register by one, because 'add reg,reg' is
1912// cheaper.
Bill Wendlingba5d5b02008-05-29 01:02:09 +00001913} // isConvertibleToThreeAddress = 1
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001914
1915let isTwoAddress = 0 in {
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001916 let Uses = [CL] in {
Evan Chengb783fa32007-07-19 01:14:50 +00001917 def SHL8mCL : I<0xD2, MRM4m, (outs), (ins i8mem :$dst),
Eli Friedman378ea832009-06-19 04:48:38 +00001918 "shl{b}\t{%cl, $dst|$dst, CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001919 [(store (shl (loadi8 addr:$dst), CL), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001920 def SHL16mCL : I<0xD3, MRM4m, (outs), (ins i16mem:$dst),
Eli Friedman378ea832009-06-19 04:48:38 +00001921 "shl{w}\t{%cl, $dst|$dst, CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001922 [(store (shl (loadi16 addr:$dst), CL), addr:$dst)]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001923 def SHL32mCL : I<0xD3, MRM4m, (outs), (ins i32mem:$dst),
Eli Friedman378ea832009-06-19 04:48:38 +00001924 "shl{l}\t{%cl, $dst|$dst, CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001925 [(store (shl (loadi32 addr:$dst), CL), addr:$dst)]>;
1926 }
Evan Chengb783fa32007-07-19 01:14:50 +00001927 def SHL8mi : Ii8<0xC0, MRM4m, (outs), (ins i8mem :$dst, i8imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001928 "shl{b}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001929 [(store (shl (loadi8 addr:$dst), (i8 imm:$src)), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001930 def SHL16mi : Ii8<0xC1, MRM4m, (outs), (ins i16mem:$dst, i8imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001931 "shl{w}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001932 [(store (shl (loadi16 addr:$dst), (i8 imm:$src)), addr:$dst)]>,
1933 OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001934 def SHL32mi : Ii8<0xC1, MRM4m, (outs), (ins i32mem:$dst, i8imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001935 "shl{l}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001936 [(store (shl (loadi32 addr:$dst), (i8 imm:$src)), addr:$dst)]>;
1937
1938 // Shift by 1
Evan Chengb783fa32007-07-19 01:14:50 +00001939 def SHL8m1 : I<0xD0, MRM4m, (outs), (ins i8mem :$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00001940 "shl{b}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001941 [(store (shl (loadi8 addr:$dst), (i8 1)), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001942 def SHL16m1 : I<0xD1, MRM4m, (outs), (ins i16mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00001943 "shl{w}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001944 [(store (shl (loadi16 addr:$dst), (i8 1)), addr:$dst)]>,
1945 OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001946 def SHL32m1 : I<0xD1, MRM4m, (outs), (ins i32mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00001947 "shl{l}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001948 [(store (shl (loadi32 addr:$dst), (i8 1)), addr:$dst)]>;
1949}
1950
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001951let Uses = [CL] in {
Evan Chengb783fa32007-07-19 01:14:50 +00001952def SHR8rCL : I<0xD2, MRM5r, (outs GR8 :$dst), (ins GR8 :$src),
Eli Friedman378ea832009-06-19 04:48:38 +00001953 "shr{b}\t{%cl, $dst|$dst, CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001954 [(set GR8:$dst, (srl GR8:$src, CL))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001955def SHR16rCL : I<0xD3, MRM5r, (outs GR16:$dst), (ins GR16:$src),
Eli Friedman378ea832009-06-19 04:48:38 +00001956 "shr{w}\t{%cl, $dst|$dst, CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001957 [(set GR16:$dst, (srl GR16:$src, CL))]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001958def SHR32rCL : I<0xD3, MRM5r, (outs GR32:$dst), (ins GR32:$src),
Eli Friedman378ea832009-06-19 04:48:38 +00001959 "shr{l}\t{%cl, $dst|$dst, CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001960 [(set GR32:$dst, (srl GR32:$src, CL))]>;
1961}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001962
Evan Chengb783fa32007-07-19 01:14:50 +00001963def SHR8ri : Ii8<0xC0, MRM5r, (outs GR8:$dst), (ins GR8:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001964 "shr{b}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001965 [(set GR8:$dst, (srl GR8:$src1, (i8 imm:$src2)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001966def SHR16ri : Ii8<0xC1, MRM5r, (outs GR16:$dst), (ins GR16:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001967 "shr{w}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001968 [(set GR16:$dst, (srl GR16:$src1, (i8 imm:$src2)))]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001969def SHR32ri : Ii8<0xC1, MRM5r, (outs GR32:$dst), (ins GR32:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001970 "shr{l}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001971 [(set GR32:$dst, (srl GR32:$src1, (i8 imm:$src2)))]>;
1972
1973// Shift by 1
Evan Chengb783fa32007-07-19 01:14:50 +00001974def SHR8r1 : I<0xD0, MRM5r, (outs GR8:$dst), (ins GR8:$src1),
Dan Gohman91888f02007-07-31 20:11:57 +00001975 "shr{b}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001976 [(set GR8:$dst, (srl GR8:$src1, (i8 1)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001977def SHR16r1 : I<0xD1, MRM5r, (outs GR16:$dst), (ins GR16:$src1),
Dan Gohman91888f02007-07-31 20:11:57 +00001978 "shr{w}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001979 [(set GR16:$dst, (srl GR16:$src1, (i8 1)))]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001980def SHR32r1 : I<0xD1, MRM5r, (outs GR32:$dst), (ins GR32:$src1),
Dan Gohman91888f02007-07-31 20:11:57 +00001981 "shr{l}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001982 [(set GR32:$dst, (srl GR32:$src1, (i8 1)))]>;
1983
1984let isTwoAddress = 0 in {
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001985 let Uses = [CL] in {
Evan Chengb783fa32007-07-19 01:14:50 +00001986 def SHR8mCL : I<0xD2, MRM5m, (outs), (ins i8mem :$dst),
Eli Friedman378ea832009-06-19 04:48:38 +00001987 "shr{b}\t{%cl, $dst|$dst, CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001988 [(store (srl (loadi8 addr:$dst), CL), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001989 def SHR16mCL : I<0xD3, MRM5m, (outs), (ins i16mem:$dst),
Eli Friedman378ea832009-06-19 04:48:38 +00001990 "shr{w}\t{%cl, $dst|$dst, CL}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001991 [(store (srl (loadi16 addr:$dst), CL), addr:$dst)]>,
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001992 OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001993 def SHR32mCL : I<0xD3, MRM5m, (outs), (ins i32mem:$dst),
Eli Friedman378ea832009-06-19 04:48:38 +00001994 "shr{l}\t{%cl, $dst|$dst, CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001995 [(store (srl (loadi32 addr:$dst), CL), addr:$dst)]>;
1996 }
Evan Chengb783fa32007-07-19 01:14:50 +00001997 def SHR8mi : Ii8<0xC0, MRM5m, (outs), (ins i8mem :$dst, i8imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001998 "shr{b}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001999 [(store (srl (loadi8 addr:$dst), (i8 imm:$src)), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002000 def SHR16mi : Ii8<0xC1, MRM5m, (outs), (ins i16mem:$dst, i8imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002001 "shr{w}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002002 [(store (srl (loadi16 addr:$dst), (i8 imm:$src)), addr:$dst)]>,
2003 OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002004 def SHR32mi : Ii8<0xC1, MRM5m, (outs), (ins i32mem:$dst, i8imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002005 "shr{l}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002006 [(store (srl (loadi32 addr:$dst), (i8 imm:$src)), addr:$dst)]>;
2007
2008 // Shift by 1
Evan Chengb783fa32007-07-19 01:14:50 +00002009 def SHR8m1 : I<0xD0, MRM5m, (outs), (ins i8mem :$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00002010 "shr{b}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002011 [(store (srl (loadi8 addr:$dst), (i8 1)), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002012 def SHR16m1 : I<0xD1, MRM5m, (outs), (ins i16mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00002013 "shr{w}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002014 [(store (srl (loadi16 addr:$dst), (i8 1)), addr:$dst)]>,OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002015 def SHR32m1 : I<0xD1, MRM5m, (outs), (ins i32mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00002016 "shr{l}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002017 [(store (srl (loadi32 addr:$dst), (i8 1)), addr:$dst)]>;
2018}
2019
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002020let Uses = [CL] in {
Evan Chengb783fa32007-07-19 01:14:50 +00002021def SAR8rCL : I<0xD2, MRM7r, (outs GR8 :$dst), (ins GR8 :$src),
Eli Friedman378ea832009-06-19 04:48:38 +00002022 "sar{b}\t{%cl, $dst|$dst, CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002023 [(set GR8:$dst, (sra GR8:$src, CL))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002024def SAR16rCL : I<0xD3, MRM7r, (outs GR16:$dst), (ins GR16:$src),
Eli Friedman378ea832009-06-19 04:48:38 +00002025 "sar{w}\t{%cl, $dst|$dst, CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002026 [(set GR16:$dst, (sra GR16:$src, CL))]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002027def SAR32rCL : I<0xD3, MRM7r, (outs GR32:$dst), (ins GR32:$src),
Eli Friedman378ea832009-06-19 04:48:38 +00002028 "sar{l}\t{%cl, $dst|$dst, CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002029 [(set GR32:$dst, (sra GR32:$src, CL))]>;
2030}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002031
Evan Chengb783fa32007-07-19 01:14:50 +00002032def SAR8ri : Ii8<0xC0, MRM7r, (outs GR8 :$dst), (ins GR8 :$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002033 "sar{b}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002034 [(set GR8:$dst, (sra GR8:$src1, (i8 imm:$src2)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002035def SAR16ri : Ii8<0xC1, MRM7r, (outs GR16:$dst), (ins GR16:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002036 "sar{w}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002037 [(set GR16:$dst, (sra GR16:$src1, (i8 imm:$src2)))]>,
2038 OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002039def SAR32ri : Ii8<0xC1, MRM7r, (outs GR32:$dst), (ins GR32:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002040 "sar{l}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002041 [(set GR32:$dst, (sra GR32:$src1, (i8 imm:$src2)))]>;
2042
2043// Shift by 1
Evan Chengb783fa32007-07-19 01:14:50 +00002044def SAR8r1 : I<0xD0, MRM7r, (outs GR8 :$dst), (ins GR8 :$src1),
Dan Gohman91888f02007-07-31 20:11:57 +00002045 "sar{b}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002046 [(set GR8:$dst, (sra GR8:$src1, (i8 1)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002047def SAR16r1 : I<0xD1, MRM7r, (outs GR16:$dst), (ins GR16:$src1),
Dan Gohman91888f02007-07-31 20:11:57 +00002048 "sar{w}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002049 [(set GR16:$dst, (sra GR16:$src1, (i8 1)))]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002050def SAR32r1 : I<0xD1, MRM7r, (outs GR32:$dst), (ins GR32:$src1),
Dan Gohman91888f02007-07-31 20:11:57 +00002051 "sar{l}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002052 [(set GR32:$dst, (sra GR32:$src1, (i8 1)))]>;
2053
2054let isTwoAddress = 0 in {
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002055 let Uses = [CL] in {
Evan Chengb783fa32007-07-19 01:14:50 +00002056 def SAR8mCL : I<0xD2, MRM7m, (outs), (ins i8mem :$dst),
Eli Friedman378ea832009-06-19 04:48:38 +00002057 "sar{b}\t{%cl, $dst|$dst, CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002058 [(store (sra (loadi8 addr:$dst), CL), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002059 def SAR16mCL : I<0xD3, MRM7m, (outs), (ins i16mem:$dst),
Eli Friedman378ea832009-06-19 04:48:38 +00002060 "sar{w}\t{%cl, $dst|$dst, CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002061 [(store (sra (loadi16 addr:$dst), CL), addr:$dst)]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002062 def SAR32mCL : I<0xD3, MRM7m, (outs), (ins i32mem:$dst),
Eli Friedman378ea832009-06-19 04:48:38 +00002063 "sar{l}\t{%cl, $dst|$dst, CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002064 [(store (sra (loadi32 addr:$dst), CL), addr:$dst)]>;
2065 }
Evan Chengb783fa32007-07-19 01:14:50 +00002066 def SAR8mi : Ii8<0xC0, MRM7m, (outs), (ins i8mem :$dst, i8imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002067 "sar{b}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002068 [(store (sra (loadi8 addr:$dst), (i8 imm:$src)), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002069 def SAR16mi : Ii8<0xC1, MRM7m, (outs), (ins i16mem:$dst, i8imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002070 "sar{w}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002071 [(store (sra (loadi16 addr:$dst), (i8 imm:$src)), addr:$dst)]>,
2072 OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002073 def SAR32mi : Ii8<0xC1, MRM7m, (outs), (ins i32mem:$dst, i8imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002074 "sar{l}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002075 [(store (sra (loadi32 addr:$dst), (i8 imm:$src)), addr:$dst)]>;
2076
2077 // Shift by 1
Evan Chengb783fa32007-07-19 01:14:50 +00002078 def SAR8m1 : I<0xD0, MRM7m, (outs), (ins i8mem :$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00002079 "sar{b}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002080 [(store (sra (loadi8 addr:$dst), (i8 1)), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002081 def SAR16m1 : I<0xD1, MRM7m, (outs), (ins i16mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00002082 "sar{w}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002083 [(store (sra (loadi16 addr:$dst), (i8 1)), addr:$dst)]>,
2084 OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002085 def SAR32m1 : I<0xD1, MRM7m, (outs), (ins i32mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00002086 "sar{l}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002087 [(store (sra (loadi32 addr:$dst), (i8 1)), addr:$dst)]>;
2088}
2089
2090// Rotate instructions
2091// FIXME: provide shorter instructions when imm8 == 1
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002092let Uses = [CL] in {
Evan Chengb783fa32007-07-19 01:14:50 +00002093def ROL8rCL : I<0xD2, MRM0r, (outs GR8 :$dst), (ins GR8 :$src),
Eli Friedman378ea832009-06-19 04:48:38 +00002094 "rol{b}\t{%cl, $dst|$dst, CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002095 [(set GR8:$dst, (rotl GR8:$src, CL))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002096def ROL16rCL : I<0xD3, MRM0r, (outs GR16:$dst), (ins GR16:$src),
Eli Friedman378ea832009-06-19 04:48:38 +00002097 "rol{w}\t{%cl, $dst|$dst, CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002098 [(set GR16:$dst, (rotl GR16:$src, CL))]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002099def ROL32rCL : I<0xD3, MRM0r, (outs GR32:$dst), (ins GR32:$src),
Eli Friedman378ea832009-06-19 04:48:38 +00002100 "rol{l}\t{%cl, $dst|$dst, CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002101 [(set GR32:$dst, (rotl GR32:$src, CL))]>;
2102}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002103
Evan Chengb783fa32007-07-19 01:14:50 +00002104def ROL8ri : Ii8<0xC0, MRM0r, (outs GR8 :$dst), (ins GR8 :$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002105 "rol{b}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002106 [(set GR8:$dst, (rotl GR8:$src1, (i8 imm:$src2)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002107def ROL16ri : Ii8<0xC1, MRM0r, (outs GR16:$dst), (ins GR16:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002108 "rol{w}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002109 [(set GR16:$dst, (rotl GR16:$src1, (i8 imm:$src2)))]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002110def ROL32ri : Ii8<0xC1, MRM0r, (outs GR32:$dst), (ins GR32:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002111 "rol{l}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002112 [(set GR32:$dst, (rotl GR32:$src1, (i8 imm:$src2)))]>;
2113
2114// Rotate by 1
Evan Chengb783fa32007-07-19 01:14:50 +00002115def ROL8r1 : I<0xD0, MRM0r, (outs GR8 :$dst), (ins GR8 :$src1),
Dan Gohman91888f02007-07-31 20:11:57 +00002116 "rol{b}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002117 [(set GR8:$dst, (rotl GR8:$src1, (i8 1)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002118def ROL16r1 : I<0xD1, MRM0r, (outs GR16:$dst), (ins GR16:$src1),
Dan Gohman91888f02007-07-31 20:11:57 +00002119 "rol{w}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002120 [(set GR16:$dst, (rotl GR16:$src1, (i8 1)))]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002121def ROL32r1 : I<0xD1, MRM0r, (outs GR32:$dst), (ins GR32:$src1),
Dan Gohman91888f02007-07-31 20:11:57 +00002122 "rol{l}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002123 [(set GR32:$dst, (rotl GR32:$src1, (i8 1)))]>;
2124
2125let isTwoAddress = 0 in {
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002126 let Uses = [CL] in {
Evan Chengb783fa32007-07-19 01:14:50 +00002127 def ROL8mCL : I<0xD2, MRM0m, (outs), (ins i8mem :$dst),
Eli Friedman378ea832009-06-19 04:48:38 +00002128 "rol{b}\t{%cl, $dst|$dst, CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002129 [(store (rotl (loadi8 addr:$dst), CL), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002130 def ROL16mCL : I<0xD3, MRM0m, (outs), (ins i16mem:$dst),
Eli Friedman378ea832009-06-19 04:48:38 +00002131 "rol{w}\t{%cl, $dst|$dst, CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002132 [(store (rotl (loadi16 addr:$dst), CL), addr:$dst)]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002133 def ROL32mCL : I<0xD3, MRM0m, (outs), (ins i32mem:$dst),
Eli Friedman378ea832009-06-19 04:48:38 +00002134 "rol{l}\t{%cl, $dst|$dst, CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002135 [(store (rotl (loadi32 addr:$dst), CL), addr:$dst)]>;
2136 }
Evan Chengb783fa32007-07-19 01:14:50 +00002137 def ROL8mi : Ii8<0xC0, MRM0m, (outs), (ins i8mem :$dst, i8imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002138 "rol{b}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002139 [(store (rotl (loadi8 addr:$dst), (i8 imm:$src)), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002140 def ROL16mi : Ii8<0xC1, MRM0m, (outs), (ins i16mem:$dst, i8imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002141 "rol{w}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002142 [(store (rotl (loadi16 addr:$dst), (i8 imm:$src)), addr:$dst)]>,
2143 OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002144 def ROL32mi : Ii8<0xC1, MRM0m, (outs), (ins i32mem:$dst, i8imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002145 "rol{l}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002146 [(store (rotl (loadi32 addr:$dst), (i8 imm:$src)), addr:$dst)]>;
2147
2148 // Rotate by 1
Evan Chengb783fa32007-07-19 01:14:50 +00002149 def ROL8m1 : I<0xD0, MRM0m, (outs), (ins i8mem :$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00002150 "rol{b}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002151 [(store (rotl (loadi8 addr:$dst), (i8 1)), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002152 def ROL16m1 : I<0xD1, MRM0m, (outs), (ins i16mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00002153 "rol{w}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002154 [(store (rotl (loadi16 addr:$dst), (i8 1)), addr:$dst)]>,
2155 OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002156 def ROL32m1 : I<0xD1, MRM0m, (outs), (ins i32mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00002157 "rol{l}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002158 [(store (rotl (loadi32 addr:$dst), (i8 1)), addr:$dst)]>;
2159}
2160
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002161let Uses = [CL] in {
Evan Chengb783fa32007-07-19 01:14:50 +00002162def ROR8rCL : I<0xD2, MRM1r, (outs GR8 :$dst), (ins GR8 :$src),
Eli Friedman378ea832009-06-19 04:48:38 +00002163 "ror{b}\t{%cl, $dst|$dst, CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002164 [(set GR8:$dst, (rotr GR8:$src, CL))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002165def ROR16rCL : I<0xD3, MRM1r, (outs GR16:$dst), (ins GR16:$src),
Eli Friedman378ea832009-06-19 04:48:38 +00002166 "ror{w}\t{%cl, $dst|$dst, CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002167 [(set GR16:$dst, (rotr GR16:$src, CL))]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002168def ROR32rCL : I<0xD3, MRM1r, (outs GR32:$dst), (ins GR32:$src),
Eli Friedman378ea832009-06-19 04:48:38 +00002169 "ror{l}\t{%cl, $dst|$dst, CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002170 [(set GR32:$dst, (rotr GR32:$src, CL))]>;
2171}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002172
Evan Chengb783fa32007-07-19 01:14:50 +00002173def ROR8ri : Ii8<0xC0, MRM1r, (outs GR8 :$dst), (ins GR8 :$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002174 "ror{b}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002175 [(set GR8:$dst, (rotr GR8:$src1, (i8 imm:$src2)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002176def ROR16ri : Ii8<0xC1, MRM1r, (outs GR16:$dst), (ins GR16:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002177 "ror{w}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002178 [(set GR16:$dst, (rotr GR16:$src1, (i8 imm:$src2)))]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002179def ROR32ri : Ii8<0xC1, MRM1r, (outs GR32:$dst), (ins GR32:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002180 "ror{l}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002181 [(set GR32:$dst, (rotr GR32:$src1, (i8 imm:$src2)))]>;
2182
2183// Rotate by 1
Evan Chengb783fa32007-07-19 01:14:50 +00002184def ROR8r1 : I<0xD0, MRM1r, (outs GR8 :$dst), (ins GR8 :$src1),
Dan Gohman91888f02007-07-31 20:11:57 +00002185 "ror{b}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002186 [(set GR8:$dst, (rotr GR8:$src1, (i8 1)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002187def ROR16r1 : I<0xD1, MRM1r, (outs GR16:$dst), (ins GR16:$src1),
Dan Gohman91888f02007-07-31 20:11:57 +00002188 "ror{w}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002189 [(set GR16:$dst, (rotr GR16:$src1, (i8 1)))]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002190def ROR32r1 : I<0xD1, MRM1r, (outs GR32:$dst), (ins GR32:$src1),
Dan Gohman91888f02007-07-31 20:11:57 +00002191 "ror{l}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002192 [(set GR32:$dst, (rotr GR32:$src1, (i8 1)))]>;
2193
2194let isTwoAddress = 0 in {
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002195 let Uses = [CL] in {
Evan Chengb783fa32007-07-19 01:14:50 +00002196 def ROR8mCL : I<0xD2, MRM1m, (outs), (ins i8mem :$dst),
Eli Friedman378ea832009-06-19 04:48:38 +00002197 "ror{b}\t{%cl, $dst|$dst, CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002198 [(store (rotr (loadi8 addr:$dst), CL), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002199 def ROR16mCL : I<0xD3, MRM1m, (outs), (ins i16mem:$dst),
Eli Friedman378ea832009-06-19 04:48:38 +00002200 "ror{w}\t{%cl, $dst|$dst, CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002201 [(store (rotr (loadi16 addr:$dst), CL), addr:$dst)]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002202 def ROR32mCL : I<0xD3, MRM1m, (outs), (ins i32mem:$dst),
Eli Friedman378ea832009-06-19 04:48:38 +00002203 "ror{l}\t{%cl, $dst|$dst, CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002204 [(store (rotr (loadi32 addr:$dst), CL), addr:$dst)]>;
2205 }
Evan Chengb783fa32007-07-19 01:14:50 +00002206 def ROR8mi : Ii8<0xC0, MRM1m, (outs), (ins i8mem :$dst, i8imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002207 "ror{b}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002208 [(store (rotr (loadi8 addr:$dst), (i8 imm:$src)), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002209 def ROR16mi : Ii8<0xC1, MRM1m, (outs), (ins i16mem:$dst, i8imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002210 "ror{w}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002211 [(store (rotr (loadi16 addr:$dst), (i8 imm:$src)), addr:$dst)]>,
2212 OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002213 def ROR32mi : Ii8<0xC1, MRM1m, (outs), (ins i32mem:$dst, i8imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002214 "ror{l}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002215 [(store (rotr (loadi32 addr:$dst), (i8 imm:$src)), addr:$dst)]>;
2216
2217 // Rotate by 1
Evan Chengb783fa32007-07-19 01:14:50 +00002218 def ROR8m1 : I<0xD0, MRM1m, (outs), (ins i8mem :$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00002219 "ror{b}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002220 [(store (rotr (loadi8 addr:$dst), (i8 1)), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002221 def ROR16m1 : I<0xD1, MRM1m, (outs), (ins i16mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00002222 "ror{w}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002223 [(store (rotr (loadi16 addr:$dst), (i8 1)), addr:$dst)]>,
2224 OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002225 def ROR32m1 : I<0xD1, MRM1m, (outs), (ins i32mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00002226 "ror{l}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002227 [(store (rotr (loadi32 addr:$dst), (i8 1)), addr:$dst)]>;
2228}
2229
2230
2231
2232// Double shift instructions (generalizations of rotate)
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002233let Uses = [CL] in {
Evan Chengb783fa32007-07-19 01:14:50 +00002234def SHLD32rrCL : I<0xA5, MRMDestReg, (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
Eli Friedman378ea832009-06-19 04:48:38 +00002235 "shld{l}\t{%cl, $src2, $dst|$dst, $src2, CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002236 [(set GR32:$dst, (X86shld GR32:$src1, GR32:$src2, CL))]>, TB;
Evan Chengb783fa32007-07-19 01:14:50 +00002237def SHRD32rrCL : I<0xAD, MRMDestReg, (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
Eli Friedman378ea832009-06-19 04:48:38 +00002238 "shrd{l}\t{%cl, $src2, $dst|$dst, $src2, CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002239 [(set GR32:$dst, (X86shrd GR32:$src1, GR32:$src2, CL))]>, TB;
Evan Chengb783fa32007-07-19 01:14:50 +00002240def SHLD16rrCL : I<0xA5, MRMDestReg, (outs GR16:$dst), (ins GR16:$src1, GR16:$src2),
Eli Friedman378ea832009-06-19 04:48:38 +00002241 "shld{w}\t{%cl, $src2, $dst|$dst, $src2, CL}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002242 [(set GR16:$dst, (X86shld GR16:$src1, GR16:$src2, CL))]>,
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002243 TB, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002244def SHRD16rrCL : I<0xAD, MRMDestReg, (outs GR16:$dst), (ins GR16:$src1, GR16:$src2),
Eli Friedman378ea832009-06-19 04:48:38 +00002245 "shrd{w}\t{%cl, $src2, $dst|$dst, $src2, CL}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002246 [(set GR16:$dst, (X86shrd GR16:$src1, GR16:$src2, CL))]>,
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002247 TB, OpSize;
2248}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002249
2250let isCommutable = 1 in { // These instructions commute to each other.
2251def SHLD32rri8 : Ii8<0xA4, MRMDestReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002252 (outs GR32:$dst), (ins GR32:$src1, GR32:$src2, i8imm:$src3),
Dan Gohman91888f02007-07-31 20:11:57 +00002253 "shld{l}\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002254 [(set GR32:$dst, (X86shld GR32:$src1, GR32:$src2,
2255 (i8 imm:$src3)))]>,
2256 TB;
2257def SHRD32rri8 : Ii8<0xAC, MRMDestReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002258 (outs GR32:$dst), (ins GR32:$src1, GR32:$src2, i8imm:$src3),
Dan Gohman91888f02007-07-31 20:11:57 +00002259 "shrd{l}\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002260 [(set GR32:$dst, (X86shrd GR32:$src1, GR32:$src2,
2261 (i8 imm:$src3)))]>,
2262 TB;
2263def SHLD16rri8 : Ii8<0xA4, MRMDestReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002264 (outs GR16:$dst), (ins GR16:$src1, GR16:$src2, i8imm:$src3),
Dan Gohman91888f02007-07-31 20:11:57 +00002265 "shld{w}\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002266 [(set GR16:$dst, (X86shld GR16:$src1, GR16:$src2,
2267 (i8 imm:$src3)))]>,
2268 TB, OpSize;
2269def SHRD16rri8 : Ii8<0xAC, MRMDestReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002270 (outs GR16:$dst), (ins GR16:$src1, GR16:$src2, i8imm:$src3),
Dan Gohman91888f02007-07-31 20:11:57 +00002271 "shrd{w}\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002272 [(set GR16:$dst, (X86shrd GR16:$src1, GR16:$src2,
2273 (i8 imm:$src3)))]>,
2274 TB, OpSize;
2275}
2276
2277let isTwoAddress = 0 in {
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002278 let Uses = [CL] in {
Evan Chengb783fa32007-07-19 01:14:50 +00002279 def SHLD32mrCL : I<0xA5, MRMDestMem, (outs), (ins i32mem:$dst, GR32:$src2),
Eli Friedman378ea832009-06-19 04:48:38 +00002280 "shld{l}\t{%cl, $src2, $dst|$dst, $src2, CL}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002281 [(store (X86shld (loadi32 addr:$dst), GR32:$src2, CL),
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002282 addr:$dst)]>, TB;
Evan Chengb783fa32007-07-19 01:14:50 +00002283 def SHRD32mrCL : I<0xAD, MRMDestMem, (outs), (ins i32mem:$dst, GR32:$src2),
Eli Friedman378ea832009-06-19 04:48:38 +00002284 "shrd{l}\t{%cl, $src2, $dst|$dst, $src2, CL}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002285 [(store (X86shrd (loadi32 addr:$dst), GR32:$src2, CL),
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002286 addr:$dst)]>, TB;
2287 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002288 def SHLD32mri8 : Ii8<0xA4, MRMDestMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002289 (outs), (ins i32mem:$dst, GR32:$src2, i8imm:$src3),
Dan Gohman91888f02007-07-31 20:11:57 +00002290 "shld{l}\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002291 [(store (X86shld (loadi32 addr:$dst), GR32:$src2,
2292 (i8 imm:$src3)), addr:$dst)]>,
2293 TB;
2294 def SHRD32mri8 : Ii8<0xAC, MRMDestMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002295 (outs), (ins i32mem:$dst, GR32:$src2, i8imm:$src3),
Dan Gohman91888f02007-07-31 20:11:57 +00002296 "shrd{l}\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002297 [(store (X86shrd (loadi32 addr:$dst), GR32:$src2,
2298 (i8 imm:$src3)), addr:$dst)]>,
2299 TB;
2300
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002301 let Uses = [CL] in {
Evan Chengb783fa32007-07-19 01:14:50 +00002302 def SHLD16mrCL : I<0xA5, MRMDestMem, (outs), (ins i16mem:$dst, GR16:$src2),
Eli Friedman378ea832009-06-19 04:48:38 +00002303 "shld{w}\t{%cl, $src2, $dst|$dst, $src2, CL}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002304 [(store (X86shld (loadi16 addr:$dst), GR16:$src2, CL),
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002305 addr:$dst)]>, TB, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002306 def SHRD16mrCL : I<0xAD, MRMDestMem, (outs), (ins i16mem:$dst, GR16:$src2),
Eli Friedman378ea832009-06-19 04:48:38 +00002307 "shrd{w}\t{%cl, $src2, $dst|$dst, $src2, CL}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002308 [(store (X86shrd (loadi16 addr:$dst), GR16:$src2, CL),
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002309 addr:$dst)]>, TB, OpSize;
2310 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002311 def SHLD16mri8 : Ii8<0xA4, MRMDestMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002312 (outs), (ins i16mem:$dst, GR16:$src2, i8imm:$src3),
Dan Gohman91888f02007-07-31 20:11:57 +00002313 "shld{w}\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002314 [(store (X86shld (loadi16 addr:$dst), GR16:$src2,
2315 (i8 imm:$src3)), addr:$dst)]>,
2316 TB, OpSize;
2317 def SHRD16mri8 : Ii8<0xAC, MRMDestMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002318 (outs), (ins i16mem:$dst, GR16:$src2, i8imm:$src3),
Dan Gohman91888f02007-07-31 20:11:57 +00002319 "shrd{w}\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002320 [(store (X86shrd (loadi16 addr:$dst), GR16:$src2,
2321 (i8 imm:$src3)), addr:$dst)]>,
2322 TB, OpSize;
2323}
Evan Cheng55687072007-09-14 21:48:26 +00002324} // Defs = [EFLAGS]
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002325
2326
2327// Arithmetic.
Evan Cheng55687072007-09-14 21:48:26 +00002328let Defs = [EFLAGS] in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002329let isCommutable = 1 in { // X = ADD Y, Z --> X = ADD Z, Y
Bill Wendlingae034ed2008-12-12 00:56:36 +00002330// Register-Register Addition
2331def ADD8rr : I<0x00, MRMDestReg, (outs GR8 :$dst),
2332 (ins GR8 :$src1, GR8 :$src2),
2333 "add{b}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002334 [(set GR8:$dst, (add GR8:$src1, GR8:$src2)),
Bill Wendlingae034ed2008-12-12 00:56:36 +00002335 (implicit EFLAGS)]>;
2336
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002337let isConvertibleToThreeAddress = 1 in { // Can transform into LEA.
Bill Wendlingae034ed2008-12-12 00:56:36 +00002338// Register-Register Addition
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002339def ADD16rr : I<0x01, MRMDestReg, (outs GR16:$dst),
2340 (ins GR16:$src1, GR16:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002341 "add{w}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002342 [(set GR16:$dst, (add GR16:$src1, GR16:$src2)),
2343 (implicit EFLAGS)]>, OpSize;
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002344def ADD32rr : I<0x01, MRMDestReg, (outs GR32:$dst),
2345 (ins GR32:$src1, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002346 "add{l}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002347 [(set GR32:$dst, (add GR32:$src1, GR32:$src2)),
2348 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002349} // end isConvertibleToThreeAddress
2350} // end isCommutable
Bill Wendlingae034ed2008-12-12 00:56:36 +00002351
2352// Register-Memory Addition
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002353def ADD8rm : I<0x02, MRMSrcMem, (outs GR8 :$dst),
2354 (ins GR8 :$src1, i8mem :$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002355 "add{b}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002356 [(set GR8:$dst, (add GR8:$src1, (load addr:$src2))),
2357 (implicit EFLAGS)]>;
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002358def ADD16rm : I<0x03, MRMSrcMem, (outs GR16:$dst),
2359 (ins GR16:$src1, i16mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002360 "add{w}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002361 [(set GR16:$dst, (add GR16:$src1, (load addr:$src2))),
2362 (implicit EFLAGS)]>, OpSize;
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002363def ADD32rm : I<0x03, MRMSrcMem, (outs GR32:$dst),
2364 (ins GR32:$src1, i32mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002365 "add{l}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002366 [(set GR32:$dst, (add GR32:$src1, (load addr:$src2))),
2367 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002368
Bill Wendlingae034ed2008-12-12 00:56:36 +00002369// Register-Integer Addition
2370def ADD8ri : Ii8<0x80, MRM0r, (outs GR8:$dst), (ins GR8:$src1, i8imm:$src2),
2371 "add{b}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002372 [(set GR8:$dst, (add GR8:$src1, imm:$src2)),
2373 (implicit EFLAGS)]>;
Bill Wendlingae034ed2008-12-12 00:56:36 +00002374
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002375let isConvertibleToThreeAddress = 1 in { // Can transform into LEA.
Bill Wendlingae034ed2008-12-12 00:56:36 +00002376// Register-Integer Addition
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002377def ADD16ri : Ii16<0x81, MRM0r, (outs GR16:$dst),
2378 (ins GR16:$src1, i16imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002379 "add{w}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002380 [(set GR16:$dst, (add GR16:$src1, imm:$src2)),
2381 (implicit EFLAGS)]>, OpSize;
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002382def ADD32ri : Ii32<0x81, MRM0r, (outs GR32:$dst),
2383 (ins GR32:$src1, i32imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002384 "add{l}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002385 [(set GR32:$dst, (add GR32:$src1, imm:$src2)),
2386 (implicit EFLAGS)]>;
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002387def ADD16ri8 : Ii8<0x83, MRM0r, (outs GR16:$dst),
2388 (ins GR16:$src1, i16i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002389 "add{w}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002390 [(set GR16:$dst, (add GR16:$src1, i16immSExt8:$src2)),
2391 (implicit EFLAGS)]>, OpSize;
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002392def ADD32ri8 : Ii8<0x83, MRM0r, (outs GR32:$dst),
2393 (ins GR32:$src1, i32i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002394 "add{l}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002395 [(set GR32:$dst, (add GR32:$src1, i32immSExt8:$src2)),
2396 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002397}
2398
2399let isTwoAddress = 0 in {
Bill Wendlingae034ed2008-12-12 00:56:36 +00002400 // Memory-Register Addition
Bill Wendlingf5399032008-12-12 21:15:41 +00002401 def ADD8mr : I<0x00, MRMDestMem, (outs), (ins i8mem:$dst, GR8:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002402 "add{b}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002403 [(store (add (load addr:$dst), GR8:$src2), addr:$dst),
2404 (implicit EFLAGS)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002405 def ADD16mr : I<0x01, MRMDestMem, (outs), (ins i16mem:$dst, GR16:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002406 "add{w}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002407 [(store (add (load addr:$dst), GR16:$src2), addr:$dst),
2408 (implicit EFLAGS)]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002409 def ADD32mr : I<0x01, MRMDestMem, (outs), (ins i32mem:$dst, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002410 "add{l}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002411 [(store (add (load addr:$dst), GR32:$src2), addr:$dst),
2412 (implicit EFLAGS)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002413 def ADD8mi : Ii8<0x80, MRM0m, (outs), (ins i8mem :$dst, i8imm :$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002414 "add{b}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002415 [(store (add (loadi8 addr:$dst), imm:$src2), addr:$dst),
2416 (implicit EFLAGS)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002417 def ADD16mi : Ii16<0x81, MRM0m, (outs), (ins i16mem:$dst, i16imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002418 "add{w}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002419 [(store (add (loadi16 addr:$dst), imm:$src2), addr:$dst),
2420 (implicit EFLAGS)]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002421 def ADD32mi : Ii32<0x81, MRM0m, (outs), (ins i32mem:$dst, i32imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002422 "add{l}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002423 [(store (add (loadi32 addr:$dst), imm:$src2), addr:$dst),
2424 (implicit EFLAGS)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002425 def ADD16mi8 : Ii8<0x83, MRM0m, (outs), (ins i16mem:$dst, i16i8imm :$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002426 "add{w}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002427 [(store (add (load addr:$dst), i16immSExt8:$src2),
2428 addr:$dst),
2429 (implicit EFLAGS)]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002430 def ADD32mi8 : Ii8<0x83, MRM0m, (outs), (ins i32mem:$dst, i32i8imm :$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002431 "add{l}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingae034ed2008-12-12 00:56:36 +00002432 [(store (add (load addr:$dst), i32immSExt8:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00002433 addr:$dst),
2434 (implicit EFLAGS)]>;
Sean Callanan0316b342009-08-11 21:26:06 +00002435
2436 // addition to rAX
2437 def ADD8i8 : Ii8<0x04, RawFrm, (outs), (ins i8imm:$src),
Sean Callanan251676e2009-09-02 00:55:49 +00002438 "add{b}\t{$src, %al|%al, $src}", []>;
Sean Callanan0316b342009-08-11 21:26:06 +00002439 def ADD16i16 : Ii16<0x05, RawFrm, (outs), (ins i16imm:$src),
Sean Callanan251676e2009-09-02 00:55:49 +00002440 "add{w}\t{$src, %ax|%ax, $src}", []>, OpSize;
Sean Callanan0316b342009-08-11 21:26:06 +00002441 def ADD32i32 : Ii32<0x05, RawFrm, (outs), (ins i32imm:$src),
Sean Callanan251676e2009-09-02 00:55:49 +00002442 "add{l}\t{$src, %eax|%eax, $src}", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002443}
2444
Evan Cheng259471d2007-10-05 17:59:57 +00002445let Uses = [EFLAGS] in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002446let isCommutable = 1 in { // X = ADC Y, Z --> X = ADC Z, Y
Dale Johannesen747fe522009-06-02 03:12:52 +00002447def ADC8rr : I<0x10, MRMDestReg, (outs GR8:$dst), (ins GR8:$src1, GR8:$src2),
Dale Johannesen06b83f12009-05-18 17:44:15 +00002448 "adc{b}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002449 [(set GR8:$dst, (adde GR8:$src1, GR8:$src2))]>;
Dale Johannesen06b83f12009-05-18 17:44:15 +00002450def ADC16rr : I<0x11, MRMDestReg, (outs GR16:$dst),
2451 (ins GR16:$src1, GR16:$src2),
2452 "adc{w}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002453 [(set GR16:$dst, (adde GR16:$src1, GR16:$src2))]>, OpSize;
Dale Johannesen06b83f12009-05-18 17:44:15 +00002454def ADC32rr : I<0x11, MRMDestReg, (outs GR32:$dst),
2455 (ins GR32:$src1, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002456 "adc{l}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002457 [(set GR32:$dst, (adde GR32:$src1, GR32:$src2))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002458}
Dale Johannesen06b83f12009-05-18 17:44:15 +00002459def ADC8rm : I<0x12, MRMSrcMem , (outs GR8:$dst),
2460 (ins GR8:$src1, i8mem:$src2),
2461 "adc{b}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002462 [(set GR8:$dst, (adde GR8:$src1, (load addr:$src2)))]>;
Dale Johannesen06b83f12009-05-18 17:44:15 +00002463def ADC16rm : I<0x13, MRMSrcMem , (outs GR16:$dst),
2464 (ins GR16:$src1, i16mem:$src2),
2465 "adc{w}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002466 [(set GR16:$dst, (adde GR16:$src1, (load addr:$src2)))]>,
Dale Johannesen067cfb22009-05-18 21:41:59 +00002467 OpSize;
Dale Johannesen06b83f12009-05-18 17:44:15 +00002468def ADC32rm : I<0x13, MRMSrcMem , (outs GR32:$dst),
2469 (ins GR32:$src1, i32mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002470 "adc{l}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002471 [(set GR32:$dst, (adde GR32:$src1, (load addr:$src2)))]>;
2472def ADC8ri : Ii8<0x80, MRM2r, (outs GR8:$dst), (ins GR8:$src1, i8imm:$src2),
Dale Johannesen06b83f12009-05-18 17:44:15 +00002473 "adc{b}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002474 [(set GR8:$dst, (adde GR8:$src1, imm:$src2))]>;
Dale Johannesen06b83f12009-05-18 17:44:15 +00002475def ADC16ri : Ii16<0x81, MRM2r, (outs GR16:$dst),
2476 (ins GR16:$src1, i16imm:$src2),
2477 "adc{w}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002478 [(set GR16:$dst, (adde GR16:$src1, imm:$src2))]>, OpSize;
Dale Johannesen06b83f12009-05-18 17:44:15 +00002479def ADC16ri8 : Ii8<0x83, MRM2r, (outs GR16:$dst),
2480 (ins GR16:$src1, i16i8imm:$src2),
2481 "adc{w}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002482 [(set GR16:$dst, (adde GR16:$src1, i16immSExt8:$src2))]>,
2483 OpSize;
Dale Johannesen06b83f12009-05-18 17:44:15 +00002484def ADC32ri : Ii32<0x81, MRM2r, (outs GR32:$dst),
2485 (ins GR32:$src1, i32imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002486 "adc{l}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002487 [(set GR32:$dst, (adde GR32:$src1, imm:$src2))]>;
Dale Johannesen06b83f12009-05-18 17:44:15 +00002488def ADC32ri8 : Ii8<0x83, MRM2r, (outs GR32:$dst),
2489 (ins GR32:$src1, i32i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002490 "adc{l}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002491 [(set GR32:$dst, (adde GR32:$src1, i32immSExt8:$src2))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002492
2493let isTwoAddress = 0 in {
Dale Johannesen747fe522009-06-02 03:12:52 +00002494 def ADC8mr : I<0x10, MRMDestMem, (outs), (ins i8mem:$dst, GR8:$src2),
Dale Johannesen06b83f12009-05-18 17:44:15 +00002495 "adc{b}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002496 [(store (adde (load addr:$dst), GR8:$src2), addr:$dst)]>;
2497 def ADC16mr : I<0x11, MRMDestMem, (outs), (ins i16mem:$dst, GR16:$src2),
Dale Johannesen06b83f12009-05-18 17:44:15 +00002498 "adc{w}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002499 [(store (adde (load addr:$dst), GR16:$src2), addr:$dst)]>,
2500 OpSize;
2501 def ADC32mr : I<0x11, MRMDestMem, (outs), (ins i32mem:$dst, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002502 "adc{l}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002503 [(store (adde (load addr:$dst), GR32:$src2), addr:$dst)]>;
2504 def ADC8mi : Ii8<0x80, MRM2m, (outs), (ins i8mem:$dst, i8imm:$src2),
Dale Johannesen06b83f12009-05-18 17:44:15 +00002505 "adc{b}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002506 [(store (adde (loadi8 addr:$dst), imm:$src2), addr:$dst)]>;
2507 def ADC16mi : Ii16<0x81, MRM2m, (outs), (ins i16mem:$dst, i16imm:$src2),
Dale Johannesen06b83f12009-05-18 17:44:15 +00002508 "adc{w}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002509 [(store (adde (loadi16 addr:$dst), imm:$src2), addr:$dst)]>,
2510 OpSize;
2511 def ADC16mi8 : Ii8<0x83, MRM2m, (outs), (ins i16mem:$dst, i16i8imm :$src2),
Dale Johannesen06b83f12009-05-18 17:44:15 +00002512 "adc{w}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002513 [(store (adde (load addr:$dst), i16immSExt8:$src2), addr:$dst)]>,
2514 OpSize;
2515 def ADC32mi : Ii32<0x81, MRM2m, (outs), (ins i32mem:$dst, i32imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002516 "adc{l}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002517 [(store (adde (loadi32 addr:$dst), imm:$src2), addr:$dst)]>;
2518 def ADC32mi8 : Ii8<0x83, MRM2m, (outs), (ins i32mem:$dst, i32i8imm :$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002519 "adc{l}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002520 [(store (adde (load addr:$dst), i32immSExt8:$src2), addr:$dst)]>;
2521}
Evan Cheng259471d2007-10-05 17:59:57 +00002522} // Uses = [EFLAGS]
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002523
Bill Wendlingae034ed2008-12-12 00:56:36 +00002524// Register-Register Subtraction
2525def SUB8rr : I<0x28, MRMDestReg, (outs GR8:$dst), (ins GR8:$src1, GR8:$src2),
2526 "sub{b}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002527 [(set GR8:$dst, (sub GR8:$src1, GR8:$src2)),
2528 (implicit EFLAGS)]>;
Bill Wendlingae034ed2008-12-12 00:56:36 +00002529def SUB16rr : I<0x29, MRMDestReg, (outs GR16:$dst), (ins GR16:$src1,GR16:$src2),
2530 "sub{w}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002531 [(set GR16:$dst, (sub GR16:$src1, GR16:$src2)),
2532 (implicit EFLAGS)]>, OpSize;
Bill Wendlingae034ed2008-12-12 00:56:36 +00002533def SUB32rr : I<0x29, MRMDestReg, (outs GR32:$dst), (ins GR32:$src1,GR32:$src2),
2534 "sub{l}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002535 [(set GR32:$dst, (sub GR32:$src1, GR32:$src2)),
2536 (implicit EFLAGS)]>;
Bill Wendlingae034ed2008-12-12 00:56:36 +00002537
2538// Register-Memory Subtraction
2539def SUB8rm : I<0x2A, MRMSrcMem, (outs GR8 :$dst),
2540 (ins GR8 :$src1, i8mem :$src2),
2541 "sub{b}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002542 [(set GR8:$dst, (sub GR8:$src1, (load addr:$src2))),
2543 (implicit EFLAGS)]>;
Bill Wendlingae034ed2008-12-12 00:56:36 +00002544def SUB16rm : I<0x2B, MRMSrcMem, (outs GR16:$dst),
2545 (ins GR16:$src1, i16mem:$src2),
2546 "sub{w}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002547 [(set GR16:$dst, (sub GR16:$src1, (load addr:$src2))),
2548 (implicit EFLAGS)]>, OpSize;
Bill Wendlingae034ed2008-12-12 00:56:36 +00002549def SUB32rm : I<0x2B, MRMSrcMem, (outs GR32:$dst),
2550 (ins GR32:$src1, i32mem:$src2),
2551 "sub{l}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002552 [(set GR32:$dst, (sub GR32:$src1, (load addr:$src2))),
2553 (implicit EFLAGS)]>;
Bill Wendlingae034ed2008-12-12 00:56:36 +00002554
2555// Register-Integer Subtraction
2556def SUB8ri : Ii8 <0x80, MRM5r, (outs GR8:$dst),
2557 (ins GR8:$src1, i8imm:$src2),
2558 "sub{b}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002559 [(set GR8:$dst, (sub GR8:$src1, imm:$src2)),
2560 (implicit EFLAGS)]>;
Bill Wendlingae034ed2008-12-12 00:56:36 +00002561def SUB16ri : Ii16<0x81, MRM5r, (outs GR16:$dst),
2562 (ins GR16:$src1, i16imm:$src2),
2563 "sub{w}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002564 [(set GR16:$dst, (sub GR16:$src1, imm:$src2)),
2565 (implicit EFLAGS)]>, OpSize;
Bill Wendlingae034ed2008-12-12 00:56:36 +00002566def SUB32ri : Ii32<0x81, MRM5r, (outs GR32:$dst),
2567 (ins GR32:$src1, i32imm:$src2),
2568 "sub{l}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002569 [(set GR32:$dst, (sub GR32:$src1, imm:$src2)),
2570 (implicit EFLAGS)]>;
Bill Wendlingae034ed2008-12-12 00:56:36 +00002571def SUB16ri8 : Ii8<0x83, MRM5r, (outs GR16:$dst),
2572 (ins GR16:$src1, i16i8imm:$src2),
2573 "sub{w}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002574 [(set GR16:$dst, (sub GR16:$src1, i16immSExt8:$src2)),
2575 (implicit EFLAGS)]>, OpSize;
Bill Wendlingae034ed2008-12-12 00:56:36 +00002576def SUB32ri8 : Ii8<0x83, MRM5r, (outs GR32:$dst),
2577 (ins GR32:$src1, i32i8imm:$src2),
2578 "sub{l}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002579 [(set GR32:$dst, (sub GR32:$src1, i32immSExt8:$src2)),
2580 (implicit EFLAGS)]>;
Bill Wendlingae034ed2008-12-12 00:56:36 +00002581
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002582let isTwoAddress = 0 in {
Bill Wendlingae034ed2008-12-12 00:56:36 +00002583 // Memory-Register Subtraction
Evan Chengb783fa32007-07-19 01:14:50 +00002584 def SUB8mr : I<0x28, MRMDestMem, (outs), (ins i8mem :$dst, GR8 :$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002585 "sub{b}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002586 [(store (sub (load addr:$dst), GR8:$src2), addr:$dst),
2587 (implicit EFLAGS)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002588 def SUB16mr : I<0x29, MRMDestMem, (outs), (ins i16mem:$dst, GR16:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002589 "sub{w}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002590 [(store (sub (load addr:$dst), GR16:$src2), addr:$dst),
2591 (implicit EFLAGS)]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002592 def SUB32mr : I<0x29, MRMDestMem, (outs), (ins i32mem:$dst, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002593 "sub{l}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002594 [(store (sub (load addr:$dst), GR32:$src2), addr:$dst),
2595 (implicit EFLAGS)]>;
Bill Wendlingae034ed2008-12-12 00:56:36 +00002596
2597 // Memory-Integer Subtraction
Evan Chengb783fa32007-07-19 01:14:50 +00002598 def SUB8mi : Ii8<0x80, MRM5m, (outs), (ins i8mem :$dst, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002599 "sub{b}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002600 [(store (sub (loadi8 addr:$dst), imm:$src2), addr:$dst),
2601 (implicit EFLAGS)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002602 def SUB16mi : Ii16<0x81, MRM5m, (outs), (ins i16mem:$dst, i16imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002603 "sub{w}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002604 [(store (sub (loadi16 addr:$dst), imm:$src2),addr:$dst),
2605 (implicit EFLAGS)]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002606 def SUB32mi : Ii32<0x81, MRM5m, (outs), (ins i32mem:$dst, i32imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002607 "sub{l}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002608 [(store (sub (loadi32 addr:$dst), imm:$src2),addr:$dst),
2609 (implicit EFLAGS)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002610 def SUB16mi8 : Ii8<0x83, MRM5m, (outs), (ins i16mem:$dst, i16i8imm :$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002611 "sub{w}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingae034ed2008-12-12 00:56:36 +00002612 [(store (sub (load addr:$dst), i16immSExt8:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00002613 addr:$dst),
2614 (implicit EFLAGS)]>, OpSize;
Bill Wendlingae034ed2008-12-12 00:56:36 +00002615 def SUB32mi8 : Ii8<0x83, MRM5m, (outs), (ins i32mem:$dst, i32i8imm :$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002616 "sub{l}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingae034ed2008-12-12 00:56:36 +00002617 [(store (sub (load addr:$dst), i32immSExt8:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00002618 addr:$dst),
2619 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002620}
2621
Evan Cheng259471d2007-10-05 17:59:57 +00002622let Uses = [EFLAGS] in {
Dale Johannesen06b83f12009-05-18 17:44:15 +00002623def SBB8rr : I<0x18, MRMDestReg, (outs GR8:$dst),
2624 (ins GR8:$src1, GR8:$src2),
2625 "sbb{b}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002626 [(set GR8:$dst, (sube GR8:$src1, GR8:$src2))]>;
Dale Johannesen06b83f12009-05-18 17:44:15 +00002627def SBB16rr : I<0x19, MRMDestReg, (outs GR16:$dst),
2628 (ins GR16:$src1, GR16:$src2),
2629 "sbb{w}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002630 [(set GR16:$dst, (sube GR16:$src1, GR16:$src2))]>, OpSize;
Dale Johannesen06b83f12009-05-18 17:44:15 +00002631def SBB32rr : I<0x19, MRMDestReg, (outs GR32:$dst),
2632 (ins GR32:$src1, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002633 "sbb{l}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002634 [(set GR32:$dst, (sube GR32:$src1, GR32:$src2))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002635
2636let isTwoAddress = 0 in {
Dale Johannesen06b83f12009-05-18 17:44:15 +00002637 def SBB8mr : I<0x18, MRMDestMem, (outs), (ins i8mem:$dst, GR8:$src2),
2638 "sbb{b}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002639 [(store (sube (load addr:$dst), GR8:$src2), addr:$dst)]>;
Dale Johannesen06b83f12009-05-18 17:44:15 +00002640 def SBB16mr : I<0x19, MRMDestMem, (outs), (ins i16mem:$dst, GR16:$src2),
2641 "sbb{w}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002642 [(store (sube (load addr:$dst), GR16:$src2), addr:$dst)]>,
Dale Johannesen067cfb22009-05-18 21:41:59 +00002643 OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002644 def SBB32mr : I<0x19, MRMDestMem, (outs), (ins i32mem:$dst, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002645 "sbb{l}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002646 [(store (sube (load addr:$dst), GR32:$src2), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002647 def SBB8mi : Ii32<0x80, MRM3m, (outs), (ins i8mem:$dst, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002648 "sbb{b}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002649 [(store (sube (loadi8 addr:$dst), imm:$src2), addr:$dst)]>;
Dale Johannesen06b83f12009-05-18 17:44:15 +00002650 def SBB16mi : Ii16<0x81, MRM3m, (outs), (ins i16mem:$dst, i16imm:$src2),
2651 "sbb{w}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002652 [(store (sube (loadi16 addr:$dst), imm:$src2), addr:$dst)]>,
Dale Johannesen067cfb22009-05-18 21:41:59 +00002653 OpSize;
Dale Johannesen06b83f12009-05-18 17:44:15 +00002654 def SBB16mi8 : Ii8<0x83, MRM3m, (outs), (ins i16mem:$dst, i16i8imm :$src2),
2655 "sbb{w}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002656 [(store (sube (load addr:$dst), i16immSExt8:$src2), addr:$dst)]>,
Dale Johannesen067cfb22009-05-18 21:41:59 +00002657 OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002658 def SBB32mi : Ii32<0x81, MRM3m, (outs), (ins i32mem:$dst, i32imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002659 "sbb{l}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002660 [(store (sube (loadi32 addr:$dst), imm:$src2), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002661 def SBB32mi8 : Ii8<0x83, MRM3m, (outs), (ins i32mem:$dst, i32i8imm :$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002662 "sbb{l}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002663 [(store (sube (load addr:$dst), i32immSExt8:$src2), addr:$dst)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002664}
Dale Johannesen06b83f12009-05-18 17:44:15 +00002665def SBB8rm : I<0x1A, MRMSrcMem, (outs GR8:$dst), (ins GR8:$src1, i8mem:$src2),
2666 "sbb{b}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002667 [(set GR8:$dst, (sube GR8:$src1, (load addr:$src2)))]>;
Dale Johannesen06b83f12009-05-18 17:44:15 +00002668def SBB16rm : I<0x1B, MRMSrcMem, (outs GR16:$dst),
2669 (ins GR16:$src1, i16mem:$src2),
2670 "sbb{w}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002671 [(set GR16:$dst, (sube GR16:$src1, (load addr:$src2)))]>,
Dale Johannesen067cfb22009-05-18 21:41:59 +00002672 OpSize;
Dale Johannesen06b83f12009-05-18 17:44:15 +00002673def SBB32rm : I<0x1B, MRMSrcMem, (outs GR32:$dst),
2674 (ins GR32:$src1, i32mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002675 "sbb{l}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002676 [(set GR32:$dst, (sube GR32:$src1, (load addr:$src2)))]>;
Dale Johannesen06b83f12009-05-18 17:44:15 +00002677def SBB8ri : Ii8<0x80, MRM3r, (outs GR8:$dst), (ins GR8:$src1, i8imm:$src2),
2678 "sbb{b}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002679 [(set GR8:$dst, (sube GR8:$src1, imm:$src2))]>;
Dale Johannesen06b83f12009-05-18 17:44:15 +00002680def SBB16ri : Ii16<0x81, MRM3r, (outs GR16:$dst),
2681 (ins GR16:$src1, i16imm:$src2),
2682 "sbb{w}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002683 [(set GR16:$dst, (sube GR16:$src1, imm:$src2))]>, OpSize;
Dale Johannesen06b83f12009-05-18 17:44:15 +00002684def SBB16ri8 : Ii8<0x83, MRM3r, (outs GR16:$dst),
2685 (ins GR16:$src1, i16i8imm:$src2),
2686 "sbb{w}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002687 [(set GR16:$dst, (sube GR16:$src1, i16immSExt8:$src2))]>,
2688 OpSize;
Dale Johannesen06b83f12009-05-18 17:44:15 +00002689def SBB32ri : Ii32<0x81, MRM3r, (outs GR32:$dst),
2690 (ins GR32:$src1, i32imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002691 "sbb{l}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002692 [(set GR32:$dst, (sube GR32:$src1, imm:$src2))]>;
Dale Johannesen06b83f12009-05-18 17:44:15 +00002693def SBB32ri8 : Ii8<0x83, MRM3r, (outs GR32:$dst),
2694 (ins GR32:$src1, i32i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002695 "sbb{l}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002696 [(set GR32:$dst, (sube GR32:$src1, i32immSExt8:$src2))]>;
Evan Cheng259471d2007-10-05 17:59:57 +00002697} // Uses = [EFLAGS]
Evan Cheng55687072007-09-14 21:48:26 +00002698} // Defs = [EFLAGS]
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002699
Evan Cheng55687072007-09-14 21:48:26 +00002700let Defs = [EFLAGS] in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002701let isCommutable = 1 in { // X = IMUL Y, Z --> X = IMUL Z, Y
Bill Wendlingf5399032008-12-12 21:15:41 +00002702// Register-Register Signed Integer Multiply
Bill Wendlingae034ed2008-12-12 00:56:36 +00002703def IMUL16rr : I<0xAF, MRMSrcReg, (outs GR16:$dst), (ins GR16:$src1,GR16:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002704 "imul{w}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002705 [(set GR16:$dst, (mul GR16:$src1, GR16:$src2)),
2706 (implicit EFLAGS)]>, TB, OpSize;
Bill Wendlingae034ed2008-12-12 00:56:36 +00002707def IMUL32rr : I<0xAF, MRMSrcReg, (outs GR32:$dst), (ins GR32:$src1,GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002708 "imul{l}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002709 [(set GR32:$dst, (mul GR32:$src1, GR32:$src2)),
2710 (implicit EFLAGS)]>, TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002711}
Bill Wendlingae034ed2008-12-12 00:56:36 +00002712
Bill Wendlingf5399032008-12-12 21:15:41 +00002713// Register-Memory Signed Integer Multiply
Bill Wendlingae034ed2008-12-12 00:56:36 +00002714def IMUL16rm : I<0xAF, MRMSrcMem, (outs GR16:$dst),
2715 (ins GR16:$src1, i16mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002716 "imul{w}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002717 [(set GR16:$dst, (mul GR16:$src1, (load addr:$src2))),
2718 (implicit EFLAGS)]>, TB, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002719def IMUL32rm : I<0xAF, MRMSrcMem, (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002720 "imul{l}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002721 [(set GR32:$dst, (mul GR32:$src1, (load addr:$src2))),
2722 (implicit EFLAGS)]>, TB;
Evan Cheng55687072007-09-14 21:48:26 +00002723} // Defs = [EFLAGS]
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002724} // end Two Address instructions
2725
2726// Suprisingly enough, these are not two address instructions!
Evan Cheng55687072007-09-14 21:48:26 +00002727let Defs = [EFLAGS] in {
Bill Wendlingf5399032008-12-12 21:15:41 +00002728// Register-Integer Signed Integer Multiply
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002729def IMUL16rri : Ii16<0x69, MRMSrcReg, // GR16 = GR16*I16
Evan Chengb783fa32007-07-19 01:14:50 +00002730 (outs GR16:$dst), (ins GR16:$src1, i16imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002731 "imul{w}\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002732 [(set GR16:$dst, (mul GR16:$src1, imm:$src2)),
2733 (implicit EFLAGS)]>, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002734def IMUL32rri : Ii32<0x69, MRMSrcReg, // GR32 = GR32*I32
Evan Chengb783fa32007-07-19 01:14:50 +00002735 (outs GR32:$dst), (ins GR32:$src1, i32imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002736 "imul{l}\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002737 [(set GR32:$dst, (mul GR32:$src1, imm:$src2)),
2738 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002739def IMUL16rri8 : Ii8<0x6B, MRMSrcReg, // GR16 = GR16*I8
Evan Chengb783fa32007-07-19 01:14:50 +00002740 (outs GR16:$dst), (ins GR16:$src1, i16i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002741 "imul{w}\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002742 [(set GR16:$dst, (mul GR16:$src1, i16immSExt8:$src2)),
2743 (implicit EFLAGS)]>, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002744def IMUL32rri8 : Ii8<0x6B, MRMSrcReg, // GR32 = GR32*I8
Evan Chengb783fa32007-07-19 01:14:50 +00002745 (outs GR32:$dst), (ins GR32:$src1, i32i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002746 "imul{l}\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002747 [(set GR32:$dst, (mul GR32:$src1, i32immSExt8:$src2)),
2748 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002749
Bill Wendlingf5399032008-12-12 21:15:41 +00002750// Memory-Integer Signed Integer Multiply
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002751def IMUL16rmi : Ii16<0x69, MRMSrcMem, // GR16 = [mem16]*I16
Evan Chengb783fa32007-07-19 01:14:50 +00002752 (outs GR16:$dst), (ins i16mem:$src1, i16imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002753 "imul{w}\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002754 [(set GR16:$dst, (mul (load addr:$src1), imm:$src2)),
2755 (implicit EFLAGS)]>, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002756def IMUL32rmi : Ii32<0x69, MRMSrcMem, // GR32 = [mem32]*I32
Evan Chengb783fa32007-07-19 01:14:50 +00002757 (outs GR32:$dst), (ins i32mem:$src1, i32imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002758 "imul{l}\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002759 [(set GR32:$dst, (mul (load addr:$src1), imm:$src2)),
2760 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002761def IMUL16rmi8 : Ii8<0x6B, MRMSrcMem, // GR16 = [mem16]*I8
Evan Chengb783fa32007-07-19 01:14:50 +00002762 (outs GR16:$dst), (ins i16mem:$src1, i16i8imm :$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002763 "imul{w}\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Bill Wendlingae034ed2008-12-12 00:56:36 +00002764 [(set GR16:$dst, (mul (load addr:$src1),
Bill Wendlingf5399032008-12-12 21:15:41 +00002765 i16immSExt8:$src2)),
2766 (implicit EFLAGS)]>, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002767def IMUL32rmi8 : Ii8<0x6B, MRMSrcMem, // GR32 = [mem32]*I8
Evan Chengb783fa32007-07-19 01:14:50 +00002768 (outs GR32:$dst), (ins i32mem:$src1, i32i8imm: $src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002769 "imul{l}\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Bill Wendlingae034ed2008-12-12 00:56:36 +00002770 [(set GR32:$dst, (mul (load addr:$src1),
Bill Wendlingf5399032008-12-12 21:15:41 +00002771 i32immSExt8:$src2)),
2772 (implicit EFLAGS)]>;
Evan Cheng55687072007-09-14 21:48:26 +00002773} // Defs = [EFLAGS]
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002774
2775//===----------------------------------------------------------------------===//
2776// Test instructions are just like AND, except they don't generate a result.
2777//
Evan Cheng950aac02007-09-25 01:57:46 +00002778let Defs = [EFLAGS] in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002779let isCommutable = 1 in { // TEST X, Y --> TEST Y, X
Evan Chengb783fa32007-07-19 01:14:50 +00002780def TEST8rr : I<0x84, MRMDestReg, (outs), (ins GR8:$src1, GR8:$src2),
Evan Cheng621216e2007-09-29 00:00:36 +00002781 "test{b}\t{$src2, $src1|$src1, $src2}",
Chris Lattner21da6382008-02-19 17:37:35 +00002782 [(X86cmp (and_su GR8:$src1, GR8:$src2), 0),
Evan Cheng621216e2007-09-29 00:00:36 +00002783 (implicit EFLAGS)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002784def TEST16rr : I<0x85, MRMDestReg, (outs), (ins GR16:$src1, GR16:$src2),
Evan Cheng621216e2007-09-29 00:00:36 +00002785 "test{w}\t{$src2, $src1|$src1, $src2}",
Chris Lattner21da6382008-02-19 17:37:35 +00002786 [(X86cmp (and_su GR16:$src1, GR16:$src2), 0),
Evan Cheng621216e2007-09-29 00:00:36 +00002787 (implicit EFLAGS)]>,
2788 OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002789def TEST32rr : I<0x85, MRMDestReg, (outs), (ins GR32:$src1, GR32:$src2),
Evan Cheng621216e2007-09-29 00:00:36 +00002790 "test{l}\t{$src2, $src1|$src1, $src2}",
Chris Lattner21da6382008-02-19 17:37:35 +00002791 [(X86cmp (and_su GR32:$src1, GR32:$src2), 0),
Evan Cheng621216e2007-09-29 00:00:36 +00002792 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002793}
2794
Sean Callanan3e4b1a32009-09-01 18:14:18 +00002795def TEST8i8 : Ii8<0xA8, RawFrm, (outs), (ins i8imm:$src),
2796 "test{b}\t{$src, %al|%al, $src}", []>;
2797def TEST16i16 : Ii16<0xA9, RawFrm, (outs), (ins i16imm:$src),
2798 "test{w}\t{$src, %ax|%ax, $src}", []>, OpSize;
2799def TEST32i32 : Ii32<0xA9, RawFrm, (outs), (ins i32imm:$src),
2800 "test{l}\t{$src, %eax|%eax, $src}", []>;
2801
Evan Chengb783fa32007-07-19 01:14:50 +00002802def TEST8rm : I<0x84, MRMSrcMem, (outs), (ins GR8 :$src1, i8mem :$src2),
Evan Cheng621216e2007-09-29 00:00:36 +00002803 "test{b}\t{$src2, $src1|$src1, $src2}",
2804 [(X86cmp (and GR8:$src1, (loadi8 addr:$src2)), 0),
2805 (implicit EFLAGS)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002806def TEST16rm : I<0x85, MRMSrcMem, (outs), (ins GR16:$src1, i16mem:$src2),
Evan Cheng621216e2007-09-29 00:00:36 +00002807 "test{w}\t{$src2, $src1|$src1, $src2}",
2808 [(X86cmp (and GR16:$src1, (loadi16 addr:$src2)), 0),
2809 (implicit EFLAGS)]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002810def TEST32rm : I<0x85, MRMSrcMem, (outs), (ins GR32:$src1, i32mem:$src2),
Evan Cheng621216e2007-09-29 00:00:36 +00002811 "test{l}\t{$src2, $src1|$src1, $src2}",
2812 [(X86cmp (and GR32:$src1, (loadi32 addr:$src2)), 0),
2813 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002814
2815def TEST8ri : Ii8 <0xF6, MRM0r, // flags = GR8 & imm8
Evan Chengb783fa32007-07-19 01:14:50 +00002816 (outs), (ins GR8:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002817 "test{b}\t{$src2, $src1|$src1, $src2}",
Chris Lattner21da6382008-02-19 17:37:35 +00002818 [(X86cmp (and_su GR8:$src1, imm:$src2), 0),
Evan Cheng621216e2007-09-29 00:00:36 +00002819 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002820def TEST16ri : Ii16<0xF7, MRM0r, // flags = GR16 & imm16
Evan Chengb783fa32007-07-19 01:14:50 +00002821 (outs), (ins GR16:$src1, i16imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002822 "test{w}\t{$src2, $src1|$src1, $src2}",
Chris Lattner21da6382008-02-19 17:37:35 +00002823 [(X86cmp (and_su GR16:$src1, imm:$src2), 0),
Evan Cheng621216e2007-09-29 00:00:36 +00002824 (implicit EFLAGS)]>, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002825def TEST32ri : Ii32<0xF7, MRM0r, // flags = GR32 & imm32
Evan Chengb783fa32007-07-19 01:14:50 +00002826 (outs), (ins GR32:$src1, i32imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002827 "test{l}\t{$src2, $src1|$src1, $src2}",
Chris Lattner21da6382008-02-19 17:37:35 +00002828 [(X86cmp (and_su GR32:$src1, imm:$src2), 0),
Evan Cheng621216e2007-09-29 00:00:36 +00002829 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002830
Evan Cheng621216e2007-09-29 00:00:36 +00002831def TEST8mi : Ii8 <0xF6, MRM0m, // flags = [mem8] & imm8
Evan Chengb783fa32007-07-19 01:14:50 +00002832 (outs), (ins i8mem:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002833 "test{b}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00002834 [(X86cmp (and (loadi8 addr:$src1), imm:$src2), 0),
2835 (implicit EFLAGS)]>;
2836def TEST16mi : Ii16<0xF7, MRM0m, // flags = [mem16] & imm16
Evan Chengb783fa32007-07-19 01:14:50 +00002837 (outs), (ins i16mem:$src1, i16imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002838 "test{w}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00002839 [(X86cmp (and (loadi16 addr:$src1), imm:$src2), 0),
2840 (implicit EFLAGS)]>, OpSize;
2841def TEST32mi : Ii32<0xF7, MRM0m, // flags = [mem32] & imm32
Evan Chengb783fa32007-07-19 01:14:50 +00002842 (outs), (ins i32mem:$src1, i32imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002843 "test{l}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00002844 [(X86cmp (and (loadi32 addr:$src1), imm:$src2), 0),
Evan Cheng950aac02007-09-25 01:57:46 +00002845 (implicit EFLAGS)]>;
2846} // Defs = [EFLAGS]
2847
2848
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002849// Condition code ops, incl. set if equal/not equal/...
Chris Lattnerc90ee9c2008-01-10 07:59:24 +00002850let Defs = [EFLAGS], Uses = [AH], neverHasSideEffects = 1 in
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002851def SAHF : I<0x9E, RawFrm, (outs), (ins), "sahf", []>; // flags = AH
Chris Lattnerc90ee9c2008-01-10 07:59:24 +00002852let Defs = [AH], Uses = [EFLAGS], neverHasSideEffects = 1 in
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002853def LAHF : I<0x9F, RawFrm, (outs), (ins), "lahf", []>; // AH = flags
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002854
Evan Cheng950aac02007-09-25 01:57:46 +00002855let Uses = [EFLAGS] in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002856def SETEr : I<0x94, MRM0r,
Evan Chengb783fa32007-07-19 01:14:50 +00002857 (outs GR8 :$dst), (ins),
Dan Gohman91888f02007-07-31 20:11:57 +00002858 "sete\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00002859 [(set GR8:$dst, (X86setcc X86_COND_E, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002860 TB; // GR8 = ==
2861def SETEm : I<0x94, MRM0m,
Evan Chengb783fa32007-07-19 01:14:50 +00002862 (outs), (ins i8mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00002863 "sete\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00002864 [(store (X86setcc X86_COND_E, EFLAGS), addr:$dst)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002865 TB; // [mem8] = ==
Bill Wendling0c52d0a2008-12-02 00:07:05 +00002866
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002867def SETNEr : I<0x95, MRM0r,
Evan Chengb783fa32007-07-19 01:14:50 +00002868 (outs GR8 :$dst), (ins),
Dan Gohman91888f02007-07-31 20:11:57 +00002869 "setne\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00002870 [(set GR8:$dst, (X86setcc X86_COND_NE, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002871 TB; // GR8 = !=
2872def SETNEm : I<0x95, MRM0m,
Evan Chengb783fa32007-07-19 01:14:50 +00002873 (outs), (ins i8mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00002874 "setne\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00002875 [(store (X86setcc X86_COND_NE, EFLAGS), addr:$dst)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002876 TB; // [mem8] = !=
Bill Wendling0c52d0a2008-12-02 00:07:05 +00002877
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002878def SETLr : I<0x9C, MRM0r,
Evan Chengb783fa32007-07-19 01:14:50 +00002879 (outs GR8 :$dst), (ins),
Dan Gohman91888f02007-07-31 20:11:57 +00002880 "setl\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00002881 [(set GR8:$dst, (X86setcc X86_COND_L, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002882 TB; // GR8 = < signed
2883def SETLm : I<0x9C, MRM0m,
Evan Chengb783fa32007-07-19 01:14:50 +00002884 (outs), (ins i8mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00002885 "setl\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00002886 [(store (X86setcc X86_COND_L, EFLAGS), addr:$dst)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002887 TB; // [mem8] = < signed
Bill Wendling0c52d0a2008-12-02 00:07:05 +00002888
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002889def SETGEr : I<0x9D, MRM0r,
Evan Chengb783fa32007-07-19 01:14:50 +00002890 (outs GR8 :$dst), (ins),
Dan Gohman91888f02007-07-31 20:11:57 +00002891 "setge\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00002892 [(set GR8:$dst, (X86setcc X86_COND_GE, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002893 TB; // GR8 = >= signed
2894def SETGEm : I<0x9D, MRM0m,
Evan Chengb783fa32007-07-19 01:14:50 +00002895 (outs), (ins i8mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00002896 "setge\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00002897 [(store (X86setcc X86_COND_GE, EFLAGS), addr:$dst)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002898 TB; // [mem8] = >= signed
Bill Wendling0c52d0a2008-12-02 00:07:05 +00002899
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002900def SETLEr : I<0x9E, MRM0r,
Evan Chengb783fa32007-07-19 01:14:50 +00002901 (outs GR8 :$dst), (ins),
Dan Gohman91888f02007-07-31 20:11:57 +00002902 "setle\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00002903 [(set GR8:$dst, (X86setcc X86_COND_LE, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002904 TB; // GR8 = <= signed
2905def SETLEm : I<0x9E, MRM0m,
Evan Chengb783fa32007-07-19 01:14:50 +00002906 (outs), (ins i8mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00002907 "setle\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00002908 [(store (X86setcc X86_COND_LE, EFLAGS), addr:$dst)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002909 TB; // [mem8] = <= signed
Bill Wendling0c52d0a2008-12-02 00:07:05 +00002910
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002911def SETGr : I<0x9F, MRM0r,
Evan Chengb783fa32007-07-19 01:14:50 +00002912 (outs GR8 :$dst), (ins),
Dan Gohman91888f02007-07-31 20:11:57 +00002913 "setg\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00002914 [(set GR8:$dst, (X86setcc X86_COND_G, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002915 TB; // GR8 = > signed
2916def SETGm : I<0x9F, MRM0m,
Evan Chengb783fa32007-07-19 01:14:50 +00002917 (outs), (ins i8mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00002918 "setg\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00002919 [(store (X86setcc X86_COND_G, EFLAGS), addr:$dst)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002920 TB; // [mem8] = > signed
2921
2922def SETBr : I<0x92, MRM0r,
Evan Chengb783fa32007-07-19 01:14:50 +00002923 (outs GR8 :$dst), (ins),
Dan Gohman91888f02007-07-31 20:11:57 +00002924 "setb\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00002925 [(set GR8:$dst, (X86setcc X86_COND_B, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002926 TB; // GR8 = < unsign
2927def SETBm : I<0x92, MRM0m,
Evan Chengb783fa32007-07-19 01:14:50 +00002928 (outs), (ins i8mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00002929 "setb\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00002930 [(store (X86setcc X86_COND_B, EFLAGS), addr:$dst)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002931 TB; // [mem8] = < unsign
Bill Wendling0c52d0a2008-12-02 00:07:05 +00002932
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002933def SETAEr : I<0x93, MRM0r,
Evan Chengb783fa32007-07-19 01:14:50 +00002934 (outs GR8 :$dst), (ins),
Dan Gohman91888f02007-07-31 20:11:57 +00002935 "setae\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00002936 [(set GR8:$dst, (X86setcc X86_COND_AE, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002937 TB; // GR8 = >= unsign
2938def SETAEm : I<0x93, MRM0m,
Evan Chengb783fa32007-07-19 01:14:50 +00002939 (outs), (ins i8mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00002940 "setae\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00002941 [(store (X86setcc X86_COND_AE, EFLAGS), addr:$dst)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002942 TB; // [mem8] = >= unsign
Bill Wendling0c52d0a2008-12-02 00:07:05 +00002943
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002944def SETBEr : I<0x96, MRM0r,
Evan Chengb783fa32007-07-19 01:14:50 +00002945 (outs GR8 :$dst), (ins),
Dan Gohman91888f02007-07-31 20:11:57 +00002946 "setbe\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00002947 [(set GR8:$dst, (X86setcc X86_COND_BE, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002948 TB; // GR8 = <= unsign
2949def SETBEm : I<0x96, MRM0m,
Evan Chengb783fa32007-07-19 01:14:50 +00002950 (outs), (ins i8mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00002951 "setbe\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00002952 [(store (X86setcc X86_COND_BE, EFLAGS), addr:$dst)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002953 TB; // [mem8] = <= unsign
Bill Wendling0c52d0a2008-12-02 00:07:05 +00002954
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002955def SETAr : I<0x97, MRM0r,
Evan Chengb783fa32007-07-19 01:14:50 +00002956 (outs GR8 :$dst), (ins),
Dan Gohman91888f02007-07-31 20:11:57 +00002957 "seta\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00002958 [(set GR8:$dst, (X86setcc X86_COND_A, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002959 TB; // GR8 = > signed
2960def SETAm : I<0x97, MRM0m,
Evan Chengb783fa32007-07-19 01:14:50 +00002961 (outs), (ins i8mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00002962 "seta\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00002963 [(store (X86setcc X86_COND_A, EFLAGS), addr:$dst)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002964 TB; // [mem8] = > signed
2965
2966def SETSr : I<0x98, MRM0r,
Evan Chengb783fa32007-07-19 01:14:50 +00002967 (outs GR8 :$dst), (ins),
Dan Gohman91888f02007-07-31 20:11:57 +00002968 "sets\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00002969 [(set GR8:$dst, (X86setcc X86_COND_S, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002970 TB; // GR8 = <sign bit>
2971def SETSm : I<0x98, MRM0m,
Evan Chengb783fa32007-07-19 01:14:50 +00002972 (outs), (ins i8mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00002973 "sets\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00002974 [(store (X86setcc X86_COND_S, EFLAGS), addr:$dst)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002975 TB; // [mem8] = <sign bit>
2976def SETNSr : I<0x99, MRM0r,
Evan Chengb783fa32007-07-19 01:14:50 +00002977 (outs GR8 :$dst), (ins),
Dan Gohman91888f02007-07-31 20:11:57 +00002978 "setns\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00002979 [(set GR8:$dst, (X86setcc X86_COND_NS, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002980 TB; // GR8 = !<sign bit>
2981def SETNSm : I<0x99, MRM0m,
Evan Chengb783fa32007-07-19 01:14:50 +00002982 (outs), (ins i8mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00002983 "setns\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00002984 [(store (X86setcc X86_COND_NS, EFLAGS), addr:$dst)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002985 TB; // [mem8] = !<sign bit>
Bill Wendling0c52d0a2008-12-02 00:07:05 +00002986
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002987def SETPr : I<0x9A, MRM0r,
Evan Chengb783fa32007-07-19 01:14:50 +00002988 (outs GR8 :$dst), (ins),
Dan Gohman91888f02007-07-31 20:11:57 +00002989 "setp\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00002990 [(set GR8:$dst, (X86setcc X86_COND_P, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002991 TB; // GR8 = parity
2992def SETPm : I<0x9A, MRM0m,
Evan Chengb783fa32007-07-19 01:14:50 +00002993 (outs), (ins i8mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00002994 "setp\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00002995 [(store (X86setcc X86_COND_P, EFLAGS), addr:$dst)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002996 TB; // [mem8] = parity
2997def SETNPr : I<0x9B, MRM0r,
Evan Chengb783fa32007-07-19 01:14:50 +00002998 (outs GR8 :$dst), (ins),
Dan Gohman91888f02007-07-31 20:11:57 +00002999 "setnp\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00003000 [(set GR8:$dst, (X86setcc X86_COND_NP, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003001 TB; // GR8 = not parity
3002def SETNPm : I<0x9B, MRM0m,
Evan Chengb783fa32007-07-19 01:14:50 +00003003 (outs), (ins i8mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00003004 "setnp\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00003005 [(store (X86setcc X86_COND_NP, EFLAGS), addr:$dst)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003006 TB; // [mem8] = not parity
Bill Wendling0c52d0a2008-12-02 00:07:05 +00003007
3008def SETOr : I<0x90, MRM0r,
3009 (outs GR8 :$dst), (ins),
3010 "seto\t$dst",
3011 [(set GR8:$dst, (X86setcc X86_COND_O, EFLAGS))]>,
3012 TB; // GR8 = overflow
3013def SETOm : I<0x90, MRM0m,
3014 (outs), (ins i8mem:$dst),
3015 "seto\t$dst",
3016 [(store (X86setcc X86_COND_O, EFLAGS), addr:$dst)]>,
3017 TB; // [mem8] = overflow
3018def SETNOr : I<0x91, MRM0r,
3019 (outs GR8 :$dst), (ins),
3020 "setno\t$dst",
3021 [(set GR8:$dst, (X86setcc X86_COND_NO, EFLAGS))]>,
3022 TB; // GR8 = not overflow
3023def SETNOm : I<0x91, MRM0m,
3024 (outs), (ins i8mem:$dst),
3025 "setno\t$dst",
3026 [(store (X86setcc X86_COND_NO, EFLAGS), addr:$dst)]>,
3027 TB; // [mem8] = not overflow
Evan Cheng950aac02007-09-25 01:57:46 +00003028} // Uses = [EFLAGS]
3029
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003030
3031// Integer comparisons
Evan Cheng55687072007-09-14 21:48:26 +00003032let Defs = [EFLAGS] in {
Sean Callanan251676e2009-09-02 00:55:49 +00003033def CMP8i8 : Ii8<0x3C, RawFrm, (outs), (ins i8imm:$src),
3034 "cmp{b}\t{$src, %al|%al, $src}", []>;
3035def CMP16i16 : Ii16<0x3D, RawFrm, (outs), (ins i16imm:$src),
3036 "cmp{w}\t{$src, %ax|%ax, $src}", []>, OpSize;
3037def CMP32i32 : Ii32<0x3D, RawFrm, (outs), (ins i32imm:$src),
3038 "cmp{l}\t{$src, %eax|%eax, $src}", []>;
3039
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003040def CMP8rr : I<0x38, MRMDestReg,
Evan Chengb783fa32007-07-19 01:14:50 +00003041 (outs), (ins GR8 :$src1, GR8 :$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00003042 "cmp{b}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00003043 [(X86cmp GR8:$src1, GR8:$src2), (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003044def CMP16rr : I<0x39, MRMDestReg,
Evan Chengb783fa32007-07-19 01:14:50 +00003045 (outs), (ins GR16:$src1, GR16:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00003046 "cmp{w}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00003047 [(X86cmp GR16:$src1, GR16:$src2), (implicit EFLAGS)]>, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003048def CMP32rr : I<0x39, MRMDestReg,
Evan Chengb783fa32007-07-19 01:14:50 +00003049 (outs), (ins GR32:$src1, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00003050 "cmp{l}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00003051 [(X86cmp GR32:$src1, GR32:$src2), (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003052def CMP8mr : I<0x38, MRMDestMem,
Evan Chengb783fa32007-07-19 01:14:50 +00003053 (outs), (ins i8mem :$src1, GR8 :$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00003054 "cmp{b}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00003055 [(X86cmp (loadi8 addr:$src1), GR8:$src2),
3056 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003057def CMP16mr : I<0x39, MRMDestMem,
Evan Chengb783fa32007-07-19 01:14:50 +00003058 (outs), (ins i16mem:$src1, GR16:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00003059 "cmp{w}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00003060 [(X86cmp (loadi16 addr:$src1), GR16:$src2),
3061 (implicit EFLAGS)]>, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003062def CMP32mr : I<0x39, MRMDestMem,
Evan Chengb783fa32007-07-19 01:14:50 +00003063 (outs), (ins i32mem:$src1, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00003064 "cmp{l}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00003065 [(X86cmp (loadi32 addr:$src1), GR32:$src2),
3066 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003067def CMP8rm : I<0x3A, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00003068 (outs), (ins GR8 :$src1, i8mem :$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00003069 "cmp{b}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00003070 [(X86cmp GR8:$src1, (loadi8 addr:$src2)),
3071 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003072def CMP16rm : I<0x3B, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00003073 (outs), (ins GR16:$src1, i16mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00003074 "cmp{w}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00003075 [(X86cmp GR16:$src1, (loadi16 addr:$src2)),
3076 (implicit EFLAGS)]>, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003077def CMP32rm : I<0x3B, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00003078 (outs), (ins GR32:$src1, i32mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00003079 "cmp{l}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00003080 [(X86cmp GR32:$src1, (loadi32 addr:$src2)),
3081 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003082def CMP8ri : Ii8<0x80, MRM7r,
Evan Chengb783fa32007-07-19 01:14:50 +00003083 (outs), (ins GR8:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00003084 "cmp{b}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00003085 [(X86cmp GR8:$src1, imm:$src2), (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003086def CMP16ri : Ii16<0x81, MRM7r,
Evan Chengb783fa32007-07-19 01:14:50 +00003087 (outs), (ins GR16:$src1, i16imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00003088 "cmp{w}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00003089 [(X86cmp GR16:$src1, imm:$src2),
3090 (implicit EFLAGS)]>, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003091def CMP32ri : Ii32<0x81, MRM7r,
Evan Chengb783fa32007-07-19 01:14:50 +00003092 (outs), (ins GR32:$src1, i32imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00003093 "cmp{l}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00003094 [(X86cmp GR32:$src1, imm:$src2), (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003095def CMP8mi : Ii8 <0x80, MRM7m,
Evan Chengb783fa32007-07-19 01:14:50 +00003096 (outs), (ins i8mem :$src1, i8imm :$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00003097 "cmp{b}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00003098 [(X86cmp (loadi8 addr:$src1), imm:$src2),
3099 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003100def CMP16mi : Ii16<0x81, MRM7m,
Evan Chengb783fa32007-07-19 01:14:50 +00003101 (outs), (ins i16mem:$src1, i16imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00003102 "cmp{w}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00003103 [(X86cmp (loadi16 addr:$src1), imm:$src2),
3104 (implicit EFLAGS)]>, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003105def CMP32mi : Ii32<0x81, MRM7m,
Evan Chengb783fa32007-07-19 01:14:50 +00003106 (outs), (ins i32mem:$src1, i32imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00003107 "cmp{l}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00003108 [(X86cmp (loadi32 addr:$src1), imm:$src2),
3109 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003110def CMP16ri8 : Ii8<0x83, MRM7r,
Evan Chengb783fa32007-07-19 01:14:50 +00003111 (outs), (ins GR16:$src1, i16i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00003112 "cmp{w}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00003113 [(X86cmp GR16:$src1, i16immSExt8:$src2),
3114 (implicit EFLAGS)]>, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003115def CMP16mi8 : Ii8<0x83, MRM7m,
Evan Chengb783fa32007-07-19 01:14:50 +00003116 (outs), (ins i16mem:$src1, i16i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00003117 "cmp{w}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00003118 [(X86cmp (loadi16 addr:$src1), i16immSExt8:$src2),
3119 (implicit EFLAGS)]>, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003120def CMP32mi8 : Ii8<0x83, MRM7m,
Evan Chengb783fa32007-07-19 01:14:50 +00003121 (outs), (ins i32mem:$src1, i32i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00003122 "cmp{l}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00003123 [(X86cmp (loadi32 addr:$src1), i32immSExt8:$src2),
3124 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003125def CMP32ri8 : Ii8<0x83, MRM7r,
Evan Chengb783fa32007-07-19 01:14:50 +00003126 (outs), (ins GR32:$src1, i32i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00003127 "cmp{l}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00003128 [(X86cmp GR32:$src1, i32immSExt8:$src2),
Evan Cheng950aac02007-09-25 01:57:46 +00003129 (implicit EFLAGS)]>;
3130} // Defs = [EFLAGS]
3131
Dan Gohman7fe9b7f2008-12-23 22:45:23 +00003132// Bit tests.
Dan Gohman7fe9b7f2008-12-23 22:45:23 +00003133// TODO: BTC, BTR, and BTS
3134let Defs = [EFLAGS] in {
Dan Gohmanfc4eddb2009-01-13 20:32:45 +00003135def BT16rr : I<0xA3, MRMDestReg, (outs), (ins GR16:$src1, GR16:$src2),
Dan Gohman7fe9b7f2008-12-23 22:45:23 +00003136 "bt{w}\t{$src2, $src1|$src1, $src2}",
3137 [(X86bt GR16:$src1, GR16:$src2),
Chris Lattner5a95cde2008-12-25 01:32:49 +00003138 (implicit EFLAGS)]>, OpSize, TB;
Dan Gohmanfc4eddb2009-01-13 20:32:45 +00003139def BT32rr : I<0xA3, MRMDestReg, (outs), (ins GR32:$src1, GR32:$src2),
Dan Gohman7fe9b7f2008-12-23 22:45:23 +00003140 "bt{l}\t{$src2, $src1|$src1, $src2}",
3141 [(X86bt GR32:$src1, GR32:$src2),
Chris Lattner5a95cde2008-12-25 01:32:49 +00003142 (implicit EFLAGS)]>, TB;
Dan Gohman85a228c2009-01-13 23:23:30 +00003143
3144// Unlike with the register+register form, the memory+register form of the
3145// bt instruction does not ignore the high bits of the index. From ISel's
3146// perspective, this is pretty bizarre. Disable these instructions for now.
3147//def BT16mr : I<0xA3, MRMDestMem, (outs), (ins i16mem:$src1, GR16:$src2),
3148// "bt{w}\t{$src2, $src1|$src1, $src2}",
3149// [(X86bt (loadi16 addr:$src1), GR16:$src2),
3150// (implicit EFLAGS)]>, OpSize, TB, Requires<[FastBTMem]>;
3151//def BT32mr : I<0xA3, MRMDestMem, (outs), (ins i32mem:$src1, GR32:$src2),
3152// "bt{l}\t{$src2, $src1|$src1, $src2}",
3153// [(X86bt (loadi32 addr:$src1), GR32:$src2),
3154// (implicit EFLAGS)]>, TB, Requires<[FastBTMem]>;
Dan Gohman46fb1cf2009-01-13 20:33:23 +00003155
3156def BT16ri8 : Ii8<0xBA, MRM4r, (outs), (ins GR16:$src1, i16i8imm:$src2),
3157 "bt{w}\t{$src2, $src1|$src1, $src2}",
3158 [(X86bt GR16:$src1, i16immSExt8:$src2),
3159 (implicit EFLAGS)]>, OpSize, TB;
3160def BT32ri8 : Ii8<0xBA, MRM4r, (outs), (ins GR32:$src1, i32i8imm:$src2),
3161 "bt{l}\t{$src2, $src1|$src1, $src2}",
3162 [(X86bt GR32:$src1, i32immSExt8:$src2),
3163 (implicit EFLAGS)]>, TB;
3164// Note that these instructions don't need FastBTMem because that
3165// only applies when the other operand is in a register. When it's
3166// an immediate, bt is still fast.
3167def BT16mi8 : Ii8<0xBA, MRM4m, (outs), (ins i16mem:$src1, i16i8imm:$src2),
3168 "bt{w}\t{$src2, $src1|$src1, $src2}",
3169 [(X86bt (loadi16 addr:$src1), i16immSExt8:$src2),
3170 (implicit EFLAGS)]>, OpSize, TB;
3171def BT32mi8 : Ii8<0xBA, MRM4m, (outs), (ins i32mem:$src1, i32i8imm:$src2),
3172 "bt{l}\t{$src2, $src1|$src1, $src2}",
3173 [(X86bt (loadi32 addr:$src1), i32immSExt8:$src2),
3174 (implicit EFLAGS)]>, TB;
Dan Gohman7fe9b7f2008-12-23 22:45:23 +00003175} // Defs = [EFLAGS]
3176
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003177// Sign/Zero extenders
Dan Gohman9203ab42008-07-30 18:09:17 +00003178// Use movsbl intead of movsbw; we don't care about the high 16 bits
3179// of the register here. This has a smaller encoding and avoids a
3180// partial-register update.
Evan Chengb783fa32007-07-19 01:14:50 +00003181def MOVSX16rr8 : I<0xBE, MRMSrcReg, (outs GR16:$dst), (ins GR8 :$src),
Dan Gohman9203ab42008-07-30 18:09:17 +00003182 "movs{bl|x}\t{$src, ${dst:subreg32}|${dst:subreg32}, $src}",
3183 [(set GR16:$dst, (sext GR8:$src))]>, TB;
Evan Chengb783fa32007-07-19 01:14:50 +00003184def MOVSX16rm8 : I<0xBE, MRMSrcMem, (outs GR16:$dst), (ins i8mem :$src),
Dan Gohman9203ab42008-07-30 18:09:17 +00003185 "movs{bl|x}\t{$src, ${dst:subreg32}|${dst:subreg32}, $src}",
3186 [(set GR16:$dst, (sextloadi16i8 addr:$src))]>, TB;
Evan Chengb783fa32007-07-19 01:14:50 +00003187def MOVSX32rr8 : I<0xBE, MRMSrcReg, (outs GR32:$dst), (ins GR8 :$src),
Dan Gohman91888f02007-07-31 20:11:57 +00003188 "movs{bl|x}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003189 [(set GR32:$dst, (sext GR8:$src))]>, TB;
Evan Chengb783fa32007-07-19 01:14:50 +00003190def MOVSX32rm8 : I<0xBE, MRMSrcMem, (outs GR32:$dst), (ins i8mem :$src),
Dan Gohman91888f02007-07-31 20:11:57 +00003191 "movs{bl|x}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003192 [(set GR32:$dst, (sextloadi32i8 addr:$src))]>, TB;
Evan Chengb783fa32007-07-19 01:14:50 +00003193def MOVSX32rr16: I<0xBF, MRMSrcReg, (outs GR32:$dst), (ins GR16:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00003194 "movs{wl|x}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003195 [(set GR32:$dst, (sext GR16:$src))]>, TB;
Evan Chengb783fa32007-07-19 01:14:50 +00003196def MOVSX32rm16: I<0xBF, MRMSrcMem, (outs GR32:$dst), (ins i16mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00003197 "movs{wl|x}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003198 [(set GR32:$dst, (sextloadi32i16 addr:$src))]>, TB;
3199
Dan Gohman9203ab42008-07-30 18:09:17 +00003200// Use movzbl intead of movzbw; we don't care about the high 16 bits
3201// of the register here. This has a smaller encoding and avoids a
3202// partial-register update.
Evan Chengb783fa32007-07-19 01:14:50 +00003203def MOVZX16rr8 : I<0xB6, MRMSrcReg, (outs GR16:$dst), (ins GR8 :$src),
Dan Gohman9203ab42008-07-30 18:09:17 +00003204 "movz{bl|x}\t{$src, ${dst:subreg32}|${dst:subreg32}, $src}",
3205 [(set GR16:$dst, (zext GR8:$src))]>, TB;
Evan Chengb783fa32007-07-19 01:14:50 +00003206def MOVZX16rm8 : I<0xB6, MRMSrcMem, (outs GR16:$dst), (ins i8mem :$src),
Dan Gohman9203ab42008-07-30 18:09:17 +00003207 "movz{bl|x}\t{$src, ${dst:subreg32}|${dst:subreg32}, $src}",
3208 [(set GR16:$dst, (zextloadi16i8 addr:$src))]>, TB;
Evan Chengb783fa32007-07-19 01:14:50 +00003209def MOVZX32rr8 : I<0xB6, MRMSrcReg, (outs GR32:$dst), (ins GR8 :$src),
Dan Gohman91888f02007-07-31 20:11:57 +00003210 "movz{bl|x}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003211 [(set GR32:$dst, (zext GR8:$src))]>, TB;
Evan Chengb783fa32007-07-19 01:14:50 +00003212def MOVZX32rm8 : I<0xB6, MRMSrcMem, (outs GR32:$dst), (ins i8mem :$src),
Dan Gohman91888f02007-07-31 20:11:57 +00003213 "movz{bl|x}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003214 [(set GR32:$dst, (zextloadi32i8 addr:$src))]>, TB;
Evan Chengb783fa32007-07-19 01:14:50 +00003215def MOVZX32rr16: I<0xB7, MRMSrcReg, (outs GR32:$dst), (ins GR16:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00003216 "movz{wl|x}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003217 [(set GR32:$dst, (zext GR16:$src))]>, TB;
Evan Chengb783fa32007-07-19 01:14:50 +00003218def MOVZX32rm16: I<0xB7, MRMSrcMem, (outs GR32:$dst), (ins i16mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00003219 "movz{wl|x}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003220 [(set GR32:$dst, (zextloadi32i16 addr:$src))]>, TB;
3221
Dan Gohman744d4622009-04-13 16:09:41 +00003222// These are the same as the regular regular MOVZX32rr8 and MOVZX32rm8
3223// except that they use GR32_NOREX for the output operand register class
3224// instead of GR32. This allows them to operate on h registers on x86-64.
3225def MOVZX32_NOREXrr8 : I<0xB6, MRMSrcReg,
3226 (outs GR32_NOREX:$dst), (ins GR8:$src),
3227 "movz{bl|x}\t{$src, $dst|$dst, $src} # NOREX",
3228 []>, TB;
Dan Gohman89f4cda2009-04-30 03:11:48 +00003229let mayLoad = 1 in
Dan Gohman744d4622009-04-13 16:09:41 +00003230def MOVZX32_NOREXrm8 : I<0xB6, MRMSrcMem,
3231 (outs GR32_NOREX:$dst), (ins i8mem:$src),
3232 "movz{bl|x}\t{$src, $dst|$dst, $src} # NOREX",
3233 []>, TB;
3234
Chris Lattnerc90ee9c2008-01-10 07:59:24 +00003235let neverHasSideEffects = 1 in {
3236 let Defs = [AX], Uses = [AL] in
3237 def CBW : I<0x98, RawFrm, (outs), (ins),
3238 "{cbtw|cbw}", []>, OpSize; // AX = signext(AL)
3239 let Defs = [EAX], Uses = [AX] in
3240 def CWDE : I<0x98, RawFrm, (outs), (ins),
3241 "{cwtl|cwde}", []>; // EAX = signext(AX)
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003242
Chris Lattnerc90ee9c2008-01-10 07:59:24 +00003243 let Defs = [AX,DX], Uses = [AX] in
3244 def CWD : I<0x99, RawFrm, (outs), (ins),
3245 "{cwtd|cwd}", []>, OpSize; // DX:AX = signext(AX)
3246 let Defs = [EAX,EDX], Uses = [EAX] in
3247 def CDQ : I<0x99, RawFrm, (outs), (ins),
3248 "{cltd|cdq}", []>; // EDX:EAX = signext(EAX)
3249}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003250
3251//===----------------------------------------------------------------------===//
3252// Alias Instructions
3253//===----------------------------------------------------------------------===//
3254
3255// Alias instructions that map movr0 to xor.
3256// FIXME: remove when we can teach regalloc that xor reg, reg is ok.
Daniel Dunbara0e62002009-08-11 22:17:52 +00003257let Defs = [EFLAGS], isReMaterializable = 1, isAsCheapAsAMove = 1,
3258 isCodeGenOnly = 1 in {
Evan Chengb783fa32007-07-19 01:14:50 +00003259def MOV8r0 : I<0x30, MRMInitReg, (outs GR8 :$dst), (ins),
Dan Gohman91888f02007-07-31 20:11:57 +00003260 "xor{b}\t$dst, $dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003261 [(set GR8:$dst, 0)]>;
Dan Gohman9203ab42008-07-30 18:09:17 +00003262// Use xorl instead of xorw since we don't care about the high 16 bits,
3263// it's smaller, and it avoids a partial-register update.
Evan Chengb783fa32007-07-19 01:14:50 +00003264def MOV16r0 : I<0x31, MRMInitReg, (outs GR16:$dst), (ins),
Dan Gohman9203ab42008-07-30 18:09:17 +00003265 "xor{l}\t${dst:subreg32}, ${dst:subreg32}",
3266 [(set GR16:$dst, 0)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00003267def MOV32r0 : I<0x31, MRMInitReg, (outs GR32:$dst), (ins),
Dan Gohman91888f02007-07-31 20:11:57 +00003268 "xor{l}\t$dst, $dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003269 [(set GR32:$dst, 0)]>;
Dan Gohman8aef09b2007-09-07 21:32:51 +00003270}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003271
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003272//===----------------------------------------------------------------------===//
3273// Thread Local Storage Instructions
3274//
3275
Rafael Espindola7fc4b8d2009-04-24 12:59:40 +00003276// All calls clobber the non-callee saved registers. ESP is marked as
3277// a use to prevent stack-pointer assignments that appear immediately
3278// before calls from potentially appearing dead.
3279let Defs = [EAX, ECX, EDX, FP0, FP1, FP2, FP3, FP4, FP5, FP6, ST0,
3280 MM0, MM1, MM2, MM3, MM4, MM5, MM6, MM7,
3281 XMM0, XMM1, XMM2, XMM3, XMM4, XMM5, XMM6, XMM7,
3282 XMM8, XMM9, XMM10, XMM11, XMM12, XMM13, XMM14, XMM15, EFLAGS],
Chris Lattnerf1940742009-06-20 20:38:48 +00003283 Uses = [ESP] in
3284def TLS_addr32 : I<0, Pseudo, (outs), (ins lea32mem:$sym),
3285 "leal\t$sym, %eax; "
Dan Gohman70a8a112009-04-27 15:13:28 +00003286 "call\t___tls_get_addr@PLT",
Chris Lattnerf1940742009-06-20 20:38:48 +00003287 [(X86tlsaddr tls32addr:$sym)]>,
Rafael Espindolaaf759ab2009-04-17 14:35:58 +00003288 Requires<[In32BitMode]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003289
Daniel Dunbar75a07302009-08-11 22:24:40 +00003290let AddedComplexity = 5, isCodeGenOnly = 1 in
sampo9cc09a32009-01-26 01:24:32 +00003291def GS_MOV32rm : I<0x8B, MRMSrcMem, (outs GR32:$dst), (ins i32mem:$src),
3292 "movl\t%gs:$src, $dst",
3293 [(set GR32:$dst, (gsload addr:$src))]>, SegGS;
3294
Daniel Dunbar75a07302009-08-11 22:24:40 +00003295let AddedComplexity = 5, isCodeGenOnly = 1 in
Chris Lattnera7c2d8a2009-05-05 18:52:19 +00003296def FS_MOV32rm : I<0x8B, MRMSrcMem, (outs GR32:$dst), (ins i32mem:$src),
3297 "movl\t%fs:$src, $dst",
3298 [(set GR32:$dst, (fsload addr:$src))]>, SegFS;
3299
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003300//===----------------------------------------------------------------------===//
3301// DWARF Pseudo Instructions
3302//
3303
Evan Chengb783fa32007-07-19 01:14:50 +00003304def DWARF_LOC : I<0, Pseudo, (outs),
3305 (ins i32imm:$line, i32imm:$col, i32imm:$file),
Chris Lattner64b54552009-07-10 22:34:11 +00003306 ".loc\t$file $line $col",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003307 [(dwarf_loc (i32 imm:$line), (i32 imm:$col),
3308 (i32 imm:$file))]>;
3309
3310//===----------------------------------------------------------------------===//
3311// EH Pseudo Instructions
3312//
3313let isTerminator = 1, isReturn = 1, isBarrier = 1,
Daniel Dunbar75513bd2009-08-27 07:58:05 +00003314 hasCtrlDep = 1, isCodeGenOnly = 1 in {
Evan Chengb783fa32007-07-19 01:14:50 +00003315def EH_RETURN : I<0xC3, RawFrm, (outs), (ins GR32:$addr),
Dan Gohman91888f02007-07-31 20:11:57 +00003316 "ret\t#eh_return, addr: $addr",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003317 [(X86ehret GR32:$addr)]>;
3318
3319}
3320
3321//===----------------------------------------------------------------------===//
Andrew Lenharthe44f3902008-02-21 06:45:13 +00003322// Atomic support
3323//
Andrew Lenharth7a5a4b22008-03-01 13:37:02 +00003324
Evan Cheng3e171562008-04-19 01:20:30 +00003325// Atomic swap. These are just normal xchg instructions. But since a memory
3326// operand is referenced, the atomicity is ensured.
Dan Gohmana41a1c092008-08-06 15:52:50 +00003327let Constraints = "$val = $dst" in {
Evan Cheng3e171562008-04-19 01:20:30 +00003328def XCHG32rm : I<0x87, MRMSrcMem, (outs GR32:$dst), (ins i32mem:$ptr, GR32:$val),
3329 "xchg{l}\t{$val, $ptr|$ptr, $val}",
3330 [(set GR32:$dst, (atomic_swap_32 addr:$ptr, GR32:$val))]>;
3331def XCHG16rm : I<0x87, MRMSrcMem, (outs GR16:$dst), (ins i16mem:$ptr, GR16:$val),
3332 "xchg{w}\t{$val, $ptr|$ptr, $val}",
3333 [(set GR16:$dst, (atomic_swap_16 addr:$ptr, GR16:$val))]>,
3334 OpSize;
3335def XCHG8rm : I<0x86, MRMSrcMem, (outs GR8:$dst), (ins i8mem:$ptr, GR8:$val),
3336 "xchg{b}\t{$val, $ptr|$ptr, $val}",
3337 [(set GR8:$dst, (atomic_swap_8 addr:$ptr, GR8:$val))]>;
3338}
3339
Evan Chengd49dbb82008-04-18 20:55:36 +00003340// Atomic compare and swap.
Andrew Lenharth7dfe23f2008-03-01 21:52:34 +00003341let Defs = [EAX, EFLAGS], Uses = [EAX] in {
Evan Chengd49dbb82008-04-18 20:55:36 +00003342def LCMPXCHG32 : I<0xB1, MRMDestMem, (outs), (ins i32mem:$ptr, GR32:$swap),
Dan Gohman70a8a112009-04-27 15:13:28 +00003343 "lock\n\t"
3344 "cmpxchg{l}\t{$swap, $ptr|$ptr, $swap}",
Evan Cheng09fbdee2008-03-04 03:20:06 +00003345 [(X86cas addr:$ptr, GR32:$swap, 4)]>, TB, LOCK;
Andrew Lenharth7a5a4b22008-03-01 13:37:02 +00003346}
Dale Johannesenf160d802008-10-02 18:53:47 +00003347let Defs = [EAX, EDX, EFLAGS], Uses = [EAX, EBX, ECX, EDX] in {
Anton Korobeynikovc4067392008-07-22 16:22:48 +00003348def LCMPXCHG8B : I<0xC7, MRM1m, (outs), (ins i32mem:$ptr),
Dan Gohman70a8a112009-04-27 15:13:28 +00003349 "lock\n\t"
3350 "cmpxchg8b\t$ptr",
Andrew Lenharth81580822008-03-05 01:15:49 +00003351 [(X86cas8 addr:$ptr)]>, TB, LOCK;
3352}
Andrew Lenharth7dfe23f2008-03-01 21:52:34 +00003353
3354let Defs = [AX, EFLAGS], Uses = [AX] in {
Evan Chengd49dbb82008-04-18 20:55:36 +00003355def LCMPXCHG16 : I<0xB1, MRMDestMem, (outs), (ins i16mem:$ptr, GR16:$swap),
Dan Gohman70a8a112009-04-27 15:13:28 +00003356 "lock\n\t"
3357 "cmpxchg{w}\t{$swap, $ptr|$ptr, $swap}",
Evan Cheng09fbdee2008-03-04 03:20:06 +00003358 [(X86cas addr:$ptr, GR16:$swap, 2)]>, TB, OpSize, LOCK;
Andrew Lenharth7a5a4b22008-03-01 13:37:02 +00003359}
Andrew Lenharth7dfe23f2008-03-01 21:52:34 +00003360let Defs = [AL, EFLAGS], Uses = [AL] in {
Evan Chengd49dbb82008-04-18 20:55:36 +00003361def LCMPXCHG8 : I<0xB0, MRMDestMem, (outs), (ins i8mem:$ptr, GR8:$swap),
Dan Gohman70a8a112009-04-27 15:13:28 +00003362 "lock\n\t"
3363 "cmpxchg{b}\t{$swap, $ptr|$ptr, $swap}",
Evan Cheng09fbdee2008-03-04 03:20:06 +00003364 [(X86cas addr:$ptr, GR8:$swap, 1)]>, TB, LOCK;
Andrew Lenharth7a5a4b22008-03-01 13:37:02 +00003365}
3366
Evan Chengd49dbb82008-04-18 20:55:36 +00003367// Atomic exchange and add
3368let Constraints = "$val = $dst", Defs = [EFLAGS] in {
3369def LXADD32 : I<0xC1, MRMSrcMem, (outs GR32:$dst), (ins i32mem:$ptr, GR32:$val),
Dan Gohman70a8a112009-04-27 15:13:28 +00003370 "lock\n\t"
3371 "xadd{l}\t{$val, $ptr|$ptr, $val}",
Mon P Wang6bde9ec2008-06-25 08:15:39 +00003372 [(set GR32:$dst, (atomic_load_add_32 addr:$ptr, GR32:$val))]>,
Evan Chengd49dbb82008-04-18 20:55:36 +00003373 TB, LOCK;
3374def LXADD16 : I<0xC1, MRMSrcMem, (outs GR16:$dst), (ins i16mem:$ptr, GR16:$val),
Dan Gohman70a8a112009-04-27 15:13:28 +00003375 "lock\n\t"
3376 "xadd{w}\t{$val, $ptr|$ptr, $val}",
Mon P Wang6bde9ec2008-06-25 08:15:39 +00003377 [(set GR16:$dst, (atomic_load_add_16 addr:$ptr, GR16:$val))]>,
Evan Chengd49dbb82008-04-18 20:55:36 +00003378 TB, OpSize, LOCK;
3379def LXADD8 : I<0xC0, MRMSrcMem, (outs GR8:$dst), (ins i8mem:$ptr, GR8:$val),
Dan Gohman70a8a112009-04-27 15:13:28 +00003380 "lock\n\t"
3381 "xadd{b}\t{$val, $ptr|$ptr, $val}",
Mon P Wang6bde9ec2008-06-25 08:15:39 +00003382 [(set GR8:$dst, (atomic_load_add_8 addr:$ptr, GR8:$val))]>,
Evan Chengd49dbb82008-04-18 20:55:36 +00003383 TB, LOCK;
Andrew Lenharth7a5a4b22008-03-01 13:37:02 +00003384}
3385
Evan Chengb723fb52009-07-30 08:33:02 +00003386// Optimized codegen when the non-memory output is not used.
3387// FIXME: Use normal add / sub instructions and add lock prefix dynamically.
3388def LOCK_ADD8mr : I<0x00, MRMDestMem, (outs), (ins i8mem:$dst, GR8:$src2),
3389 "lock\n\t"
3390 "add{b}\t{$src2, $dst|$dst, $src2}", []>, LOCK;
3391def LOCK_ADD16mr : I<0x01, MRMDestMem, (outs), (ins i16mem:$dst, GR16:$src2),
3392 "lock\n\t"
3393 "add{w}\t{$src2, $dst|$dst, $src2}", []>, OpSize, LOCK;
3394def LOCK_ADD32mr : I<0x01, MRMDestMem, (outs), (ins i32mem:$dst, GR32:$src2),
3395 "lock\n\t"
3396 "add{l}\t{$src2, $dst|$dst, $src2}", []>, LOCK;
3397def LOCK_ADD8mi : Ii8<0x80, MRM0m, (outs), (ins i8mem :$dst, i8imm :$src2),
3398 "lock\n\t"
3399 "add{b}\t{$src2, $dst|$dst, $src2}", []>, LOCK;
3400def LOCK_ADD16mi : Ii16<0x81, MRM0m, (outs), (ins i16mem:$dst, i16imm:$src2),
3401 "lock\n\t"
3402 "add{w}\t{$src2, $dst|$dst, $src2}", []>, LOCK;
3403def LOCK_ADD32mi : Ii32<0x81, MRM0m, (outs), (ins i32mem:$dst, i32imm:$src2),
3404 "lock\n\t"
3405 "add{l}\t{$src2, $dst|$dst, $src2}", []>, LOCK;
3406def LOCK_ADD16mi8 : Ii8<0x83, MRM0m, (outs), (ins i16mem:$dst, i16i8imm :$src2),
3407 "lock\n\t"
3408 "add{w}\t{$src2, $dst|$dst, $src2}", []>, OpSize, LOCK;
3409def LOCK_ADD32mi8 : Ii8<0x83, MRM0m, (outs), (ins i32mem:$dst, i32i8imm :$src2),
3410 "lock\n\t"
3411 "add{l}\t{$src2, $dst|$dst, $src2}", []>, LOCK;
3412
3413def LOCK_INC8m : I<0xFE, MRM0m, (outs), (ins i8mem :$dst),
3414 "lock\n\t"
3415 "inc{b}\t$dst", []>, LOCK;
3416def LOCK_INC16m : I<0xFF, MRM0m, (outs), (ins i16mem:$dst),
3417 "lock\n\t"
3418 "inc{w}\t$dst", []>, OpSize, LOCK;
3419def LOCK_INC32m : I<0xFF, MRM0m, (outs), (ins i32mem:$dst),
3420 "lock\n\t"
3421 "inc{l}\t$dst", []>, LOCK;
3422
3423def LOCK_SUB8mr : I<0x28, MRMDestMem, (outs), (ins i8mem :$dst, GR8 :$src2),
3424 "lock\n\t"
3425 "sub{b}\t{$src2, $dst|$dst, $src2}", []>, LOCK;
3426def LOCK_SUB16mr : I<0x29, MRMDestMem, (outs), (ins i16mem:$dst, GR16:$src2),
3427 "lock\n\t"
3428 "sub{w}\t{$src2, $dst|$dst, $src2}", []>, OpSize, LOCK;
3429def LOCK_SUB32mr : I<0x29, MRMDestMem, (outs), (ins i32mem:$dst, GR32:$src2),
3430 "lock\n\t"
3431 "sub{l}\t{$src2, $dst|$dst, $src2}", []>, LOCK;
3432def LOCK_SUB8mi : Ii8<0x80, MRM5m, (outs), (ins i8mem :$dst, i8imm:$src2),
3433 "lock\n\t"
3434 "sub{b}\t{$src2, $dst|$dst, $src2}", []>, LOCK;
3435def LOCK_SUB16mi : Ii16<0x81, MRM5m, (outs), (ins i16mem:$dst, i16imm:$src2),
3436 "lock\n\t"
3437 "sub{w}\t{$src2, $dst|$dst, $src2}", []>, OpSize, LOCK;
3438def LOCK_SUB32mi : Ii32<0x81, MRM5m, (outs), (ins i32mem:$dst, i32imm:$src2),
3439 "lock\n\t"
3440 "sub{l}\t{$src2, $dst|$dst, $src2}", []>, LOCK;
3441def LOCK_SUB16mi8 : Ii8<0x83, MRM5m, (outs), (ins i16mem:$dst, i16i8imm :$src2),
3442 "lock\n\t"
3443 "sub{w}\t{$src2, $dst|$dst, $src2}", []>, OpSize, LOCK;
3444def LOCK_SUB32mi8 : Ii8<0x83, MRM5m, (outs), (ins i32mem:$dst, i32i8imm :$src2),
3445 "lock\n\t"
3446 "sub{l}\t{$src2, $dst|$dst, $src2}", []>, LOCK;
3447
3448def LOCK_DEC8m : I<0xFE, MRM1m, (outs), (ins i8mem :$dst),
3449 "lock\n\t"
3450 "dec{b}\t$dst", []>, LOCK;
3451def LOCK_DEC16m : I<0xFF, MRM1m, (outs), (ins i16mem:$dst),
3452 "lock\n\t"
3453 "dec{w}\t$dst", []>, OpSize, LOCK;
3454def LOCK_DEC32m : I<0xFF, MRM1m, (outs), (ins i32mem:$dst),
3455 "lock\n\t"
3456 "dec{l}\t$dst", []>, LOCK;
3457
Mon P Wang6bde9ec2008-06-25 08:15:39 +00003458// Atomic exchange, and, or, xor
Mon P Wang078a62d2008-05-05 19:05:59 +00003459let Constraints = "$val = $dst", Defs = [EFLAGS],
3460 usesCustomDAGSchedInserter = 1 in {
Dan Gohman8aeb61f2008-05-12 20:22:45 +00003461def ATOMAND32 : I<0, Pseudo, (outs GR32:$dst),(ins i32mem:$ptr, GR32:$val),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00003462 "#ATOMAND32 PSEUDO!",
Dale Johannesenbc187662008-08-28 02:44:49 +00003463 [(set GR32:$dst, (atomic_load_and_32 addr:$ptr, GR32:$val))]>;
Dan Gohman8aeb61f2008-05-12 20:22:45 +00003464def ATOMOR32 : I<0, Pseudo, (outs GR32:$dst),(ins i32mem:$ptr, GR32:$val),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00003465 "#ATOMOR32 PSEUDO!",
Dale Johannesenbc187662008-08-28 02:44:49 +00003466 [(set GR32:$dst, (atomic_load_or_32 addr:$ptr, GR32:$val))]>;
Dan Gohman8aeb61f2008-05-12 20:22:45 +00003467def ATOMXOR32 : I<0, Pseudo,(outs GR32:$dst),(ins i32mem:$ptr, GR32:$val),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00003468 "#ATOMXOR32 PSEUDO!",
Dale Johannesenbc187662008-08-28 02:44:49 +00003469 [(set GR32:$dst, (atomic_load_xor_32 addr:$ptr, GR32:$val))]>;
Andrew Lenharthaf02d592008-06-14 05:48:15 +00003470def ATOMNAND32 : I<0, Pseudo,(outs GR32:$dst),(ins i32mem:$ptr, GR32:$val),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00003471 "#ATOMNAND32 PSEUDO!",
Dale Johannesenbc187662008-08-28 02:44:49 +00003472 [(set GR32:$dst, (atomic_load_nand_32 addr:$ptr, GR32:$val))]>;
Dan Gohman8aeb61f2008-05-12 20:22:45 +00003473def ATOMMIN32: I<0, Pseudo, (outs GR32:$dst), (ins i32mem:$ptr, GR32:$val),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00003474 "#ATOMMIN32 PSEUDO!",
Dale Johannesenbc187662008-08-28 02:44:49 +00003475 [(set GR32:$dst, (atomic_load_min_32 addr:$ptr, GR32:$val))]>;
Dan Gohman8aeb61f2008-05-12 20:22:45 +00003476def ATOMMAX32: I<0, Pseudo, (outs GR32:$dst),(ins i32mem:$ptr, GR32:$val),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00003477 "#ATOMMAX32 PSEUDO!",
Dale Johannesenbc187662008-08-28 02:44:49 +00003478 [(set GR32:$dst, (atomic_load_max_32 addr:$ptr, GR32:$val))]>;
Dan Gohman8aeb61f2008-05-12 20:22:45 +00003479def ATOMUMIN32: I<0, Pseudo, (outs GR32:$dst),(ins i32mem:$ptr, GR32:$val),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00003480 "#ATOMUMIN32 PSEUDO!",
Dale Johannesenbc187662008-08-28 02:44:49 +00003481 [(set GR32:$dst, (atomic_load_umin_32 addr:$ptr, GR32:$val))]>;
Dan Gohman8aeb61f2008-05-12 20:22:45 +00003482def ATOMUMAX32: I<0, Pseudo, (outs GR32:$dst),(ins i32mem:$ptr, GR32:$val),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00003483 "#ATOMUMAX32 PSEUDO!",
Dale Johannesenbc187662008-08-28 02:44:49 +00003484 [(set GR32:$dst, (atomic_load_umax_32 addr:$ptr, GR32:$val))]>;
Dale Johannesend20e4452008-08-19 18:47:28 +00003485
3486def ATOMAND16 : I<0, Pseudo, (outs GR16:$dst),(ins i16mem:$ptr, GR16:$val),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00003487 "#ATOMAND16 PSEUDO!",
Dale Johannesenbc187662008-08-28 02:44:49 +00003488 [(set GR16:$dst, (atomic_load_and_16 addr:$ptr, GR16:$val))]>;
Dale Johannesend20e4452008-08-19 18:47:28 +00003489def ATOMOR16 : I<0, Pseudo, (outs GR16:$dst),(ins i16mem:$ptr, GR16:$val),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00003490 "#ATOMOR16 PSEUDO!",
Dale Johannesenbc187662008-08-28 02:44:49 +00003491 [(set GR16:$dst, (atomic_load_or_16 addr:$ptr, GR16:$val))]>;
Dale Johannesend20e4452008-08-19 18:47:28 +00003492def ATOMXOR16 : I<0, Pseudo,(outs GR16:$dst),(ins i16mem:$ptr, GR16:$val),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00003493 "#ATOMXOR16 PSEUDO!",
Dale Johannesenbc187662008-08-28 02:44:49 +00003494 [(set GR16:$dst, (atomic_load_xor_16 addr:$ptr, GR16:$val))]>;
Dale Johannesend20e4452008-08-19 18:47:28 +00003495def ATOMNAND16 : I<0, Pseudo,(outs GR16:$dst),(ins i16mem:$ptr, GR16:$val),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00003496 "#ATOMNAND16 PSEUDO!",
Dale Johannesenbc187662008-08-28 02:44:49 +00003497 [(set GR16:$dst, (atomic_load_nand_16 addr:$ptr, GR16:$val))]>;
Dale Johannesend20e4452008-08-19 18:47:28 +00003498def ATOMMIN16: I<0, Pseudo, (outs GR16:$dst), (ins i16mem:$ptr, GR16:$val),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00003499 "#ATOMMIN16 PSEUDO!",
Dale Johannesenbc187662008-08-28 02:44:49 +00003500 [(set GR16:$dst, (atomic_load_min_16 addr:$ptr, GR16:$val))]>;
Dale Johannesend20e4452008-08-19 18:47:28 +00003501def ATOMMAX16: I<0, Pseudo, (outs GR16:$dst),(ins i16mem:$ptr, GR16:$val),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00003502 "#ATOMMAX16 PSEUDO!",
Dale Johannesenbc187662008-08-28 02:44:49 +00003503 [(set GR16:$dst, (atomic_load_max_16 addr:$ptr, GR16:$val))]>;
Dale Johannesend20e4452008-08-19 18:47:28 +00003504def ATOMUMIN16: I<0, Pseudo, (outs GR16:$dst),(ins i16mem:$ptr, GR16:$val),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00003505 "#ATOMUMIN16 PSEUDO!",
Dale Johannesenbc187662008-08-28 02:44:49 +00003506 [(set GR16:$dst, (atomic_load_umin_16 addr:$ptr, GR16:$val))]>;
Dale Johannesend20e4452008-08-19 18:47:28 +00003507def ATOMUMAX16: I<0, Pseudo, (outs GR16:$dst),(ins i16mem:$ptr, GR16:$val),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00003508 "#ATOMUMAX16 PSEUDO!",
Dale Johannesenbc187662008-08-28 02:44:49 +00003509 [(set GR16:$dst, (atomic_load_umax_16 addr:$ptr, GR16:$val))]>;
Dale Johannesend20e4452008-08-19 18:47:28 +00003510
3511def ATOMAND8 : I<0, Pseudo, (outs GR8:$dst),(ins i8mem:$ptr, GR8:$val),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00003512 "#ATOMAND8 PSEUDO!",
Dale Johannesenbc187662008-08-28 02:44:49 +00003513 [(set GR8:$dst, (atomic_load_and_8 addr:$ptr, GR8:$val))]>;
Dale Johannesend20e4452008-08-19 18:47:28 +00003514def ATOMOR8 : I<0, Pseudo, (outs GR8:$dst),(ins i8mem:$ptr, GR8:$val),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00003515 "#ATOMOR8 PSEUDO!",
Dale Johannesenbc187662008-08-28 02:44:49 +00003516 [(set GR8:$dst, (atomic_load_or_8 addr:$ptr, GR8:$val))]>;
Dale Johannesend20e4452008-08-19 18:47:28 +00003517def ATOMXOR8 : I<0, Pseudo,(outs GR8:$dst),(ins i8mem:$ptr, GR8:$val),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00003518 "#ATOMXOR8 PSEUDO!",
Dale Johannesenbc187662008-08-28 02:44:49 +00003519 [(set GR8:$dst, (atomic_load_xor_8 addr:$ptr, GR8:$val))]>;
Dale Johannesend20e4452008-08-19 18:47:28 +00003520def ATOMNAND8 : I<0, Pseudo,(outs GR8:$dst),(ins i8mem:$ptr, GR8:$val),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00003521 "#ATOMNAND8 PSEUDO!",
Dale Johannesenbc187662008-08-28 02:44:49 +00003522 [(set GR8:$dst, (atomic_load_nand_8 addr:$ptr, GR8:$val))]>;
Mon P Wang078a62d2008-05-05 19:05:59 +00003523}
3524
Dale Johannesenf160d802008-10-02 18:53:47 +00003525let Constraints = "$val1 = $dst1, $val2 = $dst2",
3526 Defs = [EFLAGS, EAX, EBX, ECX, EDX],
3527 Uses = [EAX, EBX, ECX, EDX],
Dale Johannesen44eb5372008-10-03 19:41:08 +00003528 mayLoad = 1, mayStore = 1,
Dale Johannesenf160d802008-10-02 18:53:47 +00003529 usesCustomDAGSchedInserter = 1 in {
3530def ATOMAND6432 : I<0, Pseudo, (outs GR32:$dst1, GR32:$dst2),
3531 (ins i64mem:$ptr, GR32:$val1, GR32:$val2),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00003532 "#ATOMAND6432 PSEUDO!", []>;
Dale Johannesenf160d802008-10-02 18:53:47 +00003533def ATOMOR6432 : I<0, Pseudo, (outs GR32:$dst1, GR32:$dst2),
3534 (ins i64mem:$ptr, GR32:$val1, GR32:$val2),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00003535 "#ATOMOR6432 PSEUDO!", []>;
Dale Johannesenf160d802008-10-02 18:53:47 +00003536def ATOMXOR6432 : I<0, Pseudo, (outs GR32:$dst1, GR32:$dst2),
3537 (ins i64mem:$ptr, GR32:$val1, GR32:$val2),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00003538 "#ATOMXOR6432 PSEUDO!", []>;
Dale Johannesenf160d802008-10-02 18:53:47 +00003539def ATOMNAND6432 : I<0, Pseudo, (outs GR32:$dst1, GR32:$dst2),
3540 (ins i64mem:$ptr, GR32:$val1, GR32:$val2),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00003541 "#ATOMNAND6432 PSEUDO!", []>;
Dale Johannesenf160d802008-10-02 18:53:47 +00003542def ATOMADD6432 : I<0, Pseudo, (outs GR32:$dst1, GR32:$dst2),
3543 (ins i64mem:$ptr, GR32:$val1, GR32:$val2),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00003544 "#ATOMADD6432 PSEUDO!", []>;
Dale Johannesenf160d802008-10-02 18:53:47 +00003545def ATOMSUB6432 : I<0, Pseudo, (outs GR32:$dst1, GR32:$dst2),
3546 (ins i64mem:$ptr, GR32:$val1, GR32:$val2),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00003547 "#ATOMSUB6432 PSEUDO!", []>;
Dale Johannesen51c58ee2008-10-03 22:25:52 +00003548def ATOMSWAP6432 : I<0, Pseudo, (outs GR32:$dst1, GR32:$dst2),
3549 (ins i64mem:$ptr, GR32:$val1, GR32:$val2),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00003550 "#ATOMSWAP6432 PSEUDO!", []>;
Dale Johannesenf160d802008-10-02 18:53:47 +00003551}
3552
Andrew Lenharthe44f3902008-02-21 06:45:13 +00003553//===----------------------------------------------------------------------===//
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003554// Non-Instruction Patterns
3555//===----------------------------------------------------------------------===//
3556
Bill Wendlingfef06052008-09-16 21:48:12 +00003557// ConstantPool GlobalAddress, ExternalSymbol, and JumpTable
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003558def : Pat<(i32 (X86Wrapper tconstpool :$dst)), (MOV32ri tconstpool :$dst)>;
3559def : Pat<(i32 (X86Wrapper tjumptable :$dst)), (MOV32ri tjumptable :$dst)>;
Nate Begemanb52948972008-04-12 00:47:57 +00003560def : Pat<(i32 (X86Wrapper tglobaltlsaddr:$dst)),(MOV32ri tglobaltlsaddr:$dst)>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003561def : Pat<(i32 (X86Wrapper tglobaladdr :$dst)), (MOV32ri tglobaladdr :$dst)>;
3562def : Pat<(i32 (X86Wrapper texternalsym:$dst)), (MOV32ri texternalsym:$dst)>;
3563
3564def : Pat<(add GR32:$src1, (X86Wrapper tconstpool:$src2)),
3565 (ADD32ri GR32:$src1, tconstpool:$src2)>;
3566def : Pat<(add GR32:$src1, (X86Wrapper tjumptable:$src2)),
3567 (ADD32ri GR32:$src1, tjumptable:$src2)>;
3568def : Pat<(add GR32:$src1, (X86Wrapper tglobaladdr :$src2)),
3569 (ADD32ri GR32:$src1, tglobaladdr:$src2)>;
3570def : Pat<(add GR32:$src1, (X86Wrapper texternalsym:$src2)),
3571 (ADD32ri GR32:$src1, texternalsym:$src2)>;
3572
3573def : Pat<(store (i32 (X86Wrapper tglobaladdr:$src)), addr:$dst),
3574 (MOV32mi addr:$dst, tglobaladdr:$src)>;
3575def : Pat<(store (i32 (X86Wrapper texternalsym:$src)), addr:$dst),
3576 (MOV32mi addr:$dst, texternalsym:$src)>;
3577
3578// Calls
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00003579// tailcall stuff
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00003580def : Pat<(X86tcret GR32:$dst, imm:$off),
3581 (TCRETURNri GR32:$dst, imm:$off)>;
3582
3583def : Pat<(X86tcret (i32 tglobaladdr:$dst), imm:$off),
3584 (TCRETURNdi texternalsym:$dst, imm:$off)>;
3585
3586def : Pat<(X86tcret (i32 texternalsym:$dst), imm:$off),
3587 (TCRETURNdi texternalsym:$dst, imm:$off)>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003588
Dan Gohmance5dbff2009-08-02 16:10:01 +00003589// Normal calls, with various flavors of addresses.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003590def : Pat<(X86call (i32 tglobaladdr:$dst)),
3591 (CALLpcrel32 tglobaladdr:$dst)>;
3592def : Pat<(X86call (i32 texternalsym:$dst)),
3593 (CALLpcrel32 texternalsym:$dst)>;
Evan Cheng6d35a4d2009-05-20 04:53:57 +00003594def : Pat<(X86call (i32 imm:$dst)),
3595 (CALLpcrel32 imm:$dst)>, Requires<[CallImmAddr]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003596
3597// X86 specific add which produces a flag.
3598def : Pat<(addc GR32:$src1, GR32:$src2),
3599 (ADD32rr GR32:$src1, GR32:$src2)>;
3600def : Pat<(addc GR32:$src1, (load addr:$src2)),
3601 (ADD32rm GR32:$src1, addr:$src2)>;
3602def : Pat<(addc GR32:$src1, imm:$src2),
3603 (ADD32ri GR32:$src1, imm:$src2)>;
3604def : Pat<(addc GR32:$src1, i32immSExt8:$src2),
3605 (ADD32ri8 GR32:$src1, i32immSExt8:$src2)>;
3606
3607def : Pat<(subc GR32:$src1, GR32:$src2),
3608 (SUB32rr GR32:$src1, GR32:$src2)>;
3609def : Pat<(subc GR32:$src1, (load addr:$src2)),
3610 (SUB32rm GR32:$src1, addr:$src2)>;
3611def : Pat<(subc GR32:$src1, imm:$src2),
3612 (SUB32ri GR32:$src1, imm:$src2)>;
3613def : Pat<(subc GR32:$src1, i32immSExt8:$src2),
3614 (SUB32ri8 GR32:$src1, i32immSExt8:$src2)>;
3615
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003616// Comparisons.
3617
3618// TEST R,R is smaller than CMP R,0
Evan Cheng621216e2007-09-29 00:00:36 +00003619def : Pat<(parallel (X86cmp GR8:$src1, 0), (implicit EFLAGS)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003620 (TEST8rr GR8:$src1, GR8:$src1)>;
Evan Cheng621216e2007-09-29 00:00:36 +00003621def : Pat<(parallel (X86cmp GR16:$src1, 0), (implicit EFLAGS)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003622 (TEST16rr GR16:$src1, GR16:$src1)>;
Evan Cheng621216e2007-09-29 00:00:36 +00003623def : Pat<(parallel (X86cmp GR32:$src1, 0), (implicit EFLAGS)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003624 (TEST32rr GR32:$src1, GR32:$src1)>;
3625
Dan Gohman0a3c5222009-01-07 01:00:24 +00003626// Conditional moves with folded loads with operands swapped and conditions
3627// inverted.
3628def : Pat<(X86cmov (loadi16 addr:$src1), GR16:$src2, X86_COND_B, EFLAGS),
3629 (CMOVAE16rm GR16:$src2, addr:$src1)>;
3630def : Pat<(X86cmov (loadi32 addr:$src1), GR32:$src2, X86_COND_B, EFLAGS),
3631 (CMOVAE32rm GR32:$src2, addr:$src1)>;
3632def : Pat<(X86cmov (loadi16 addr:$src1), GR16:$src2, X86_COND_AE, EFLAGS),
3633 (CMOVB16rm GR16:$src2, addr:$src1)>;
3634def : Pat<(X86cmov (loadi32 addr:$src1), GR32:$src2, X86_COND_AE, EFLAGS),
3635 (CMOVB32rm GR32:$src2, addr:$src1)>;
3636def : Pat<(X86cmov (loadi16 addr:$src1), GR16:$src2, X86_COND_E, EFLAGS),
3637 (CMOVNE16rm GR16:$src2, addr:$src1)>;
3638def : Pat<(X86cmov (loadi32 addr:$src1), GR32:$src2, X86_COND_E, EFLAGS),
3639 (CMOVNE32rm GR32:$src2, addr:$src1)>;
3640def : Pat<(X86cmov (loadi16 addr:$src1), GR16:$src2, X86_COND_NE, EFLAGS),
3641 (CMOVE16rm GR16:$src2, addr:$src1)>;
3642def : Pat<(X86cmov (loadi32 addr:$src1), GR32:$src2, X86_COND_NE, EFLAGS),
3643 (CMOVE32rm GR32:$src2, addr:$src1)>;
3644def : Pat<(X86cmov (loadi16 addr:$src1), GR16:$src2, X86_COND_BE, EFLAGS),
3645 (CMOVA16rm GR16:$src2, addr:$src1)>;
3646def : Pat<(X86cmov (loadi32 addr:$src1), GR32:$src2, X86_COND_BE, EFLAGS),
3647 (CMOVA32rm GR32:$src2, addr:$src1)>;
3648def : Pat<(X86cmov (loadi16 addr:$src1), GR16:$src2, X86_COND_A, EFLAGS),
3649 (CMOVBE16rm GR16:$src2, addr:$src1)>;
3650def : Pat<(X86cmov (loadi32 addr:$src1), GR32:$src2, X86_COND_A, EFLAGS),
3651 (CMOVBE32rm GR32:$src2, addr:$src1)>;
3652def : Pat<(X86cmov (loadi16 addr:$src1), GR16:$src2, X86_COND_L, EFLAGS),
3653 (CMOVGE16rm GR16:$src2, addr:$src1)>;
3654def : Pat<(X86cmov (loadi32 addr:$src1), GR32:$src2, X86_COND_L, EFLAGS),
3655 (CMOVGE32rm GR32:$src2, addr:$src1)>;
3656def : Pat<(X86cmov (loadi16 addr:$src1), GR16:$src2, X86_COND_GE, EFLAGS),
3657 (CMOVL16rm GR16:$src2, addr:$src1)>;
3658def : Pat<(X86cmov (loadi32 addr:$src1), GR32:$src2, X86_COND_GE, EFLAGS),
3659 (CMOVL32rm GR32:$src2, addr:$src1)>;
3660def : Pat<(X86cmov (loadi16 addr:$src1), GR16:$src2, X86_COND_LE, EFLAGS),
3661 (CMOVG16rm GR16:$src2, addr:$src1)>;
3662def : Pat<(X86cmov (loadi32 addr:$src1), GR32:$src2, X86_COND_LE, EFLAGS),
3663 (CMOVG32rm GR32:$src2, addr:$src1)>;
3664def : Pat<(X86cmov (loadi16 addr:$src1), GR16:$src2, X86_COND_G, EFLAGS),
3665 (CMOVLE16rm GR16:$src2, addr:$src1)>;
3666def : Pat<(X86cmov (loadi32 addr:$src1), GR32:$src2, X86_COND_G, EFLAGS),
3667 (CMOVLE32rm GR32:$src2, addr:$src1)>;
3668def : Pat<(X86cmov (loadi16 addr:$src1), GR16:$src2, X86_COND_P, EFLAGS),
3669 (CMOVNP16rm GR16:$src2, addr:$src1)>;
3670def : Pat<(X86cmov (loadi32 addr:$src1), GR32:$src2, X86_COND_P, EFLAGS),
3671 (CMOVNP32rm GR32:$src2, addr:$src1)>;
3672def : Pat<(X86cmov (loadi16 addr:$src1), GR16:$src2, X86_COND_NP, EFLAGS),
3673 (CMOVP16rm GR16:$src2, addr:$src1)>;
3674def : Pat<(X86cmov (loadi32 addr:$src1), GR32:$src2, X86_COND_NP, EFLAGS),
3675 (CMOVP32rm GR32:$src2, addr:$src1)>;
3676def : Pat<(X86cmov (loadi16 addr:$src1), GR16:$src2, X86_COND_S, EFLAGS),
3677 (CMOVNS16rm GR16:$src2, addr:$src1)>;
3678def : Pat<(X86cmov (loadi32 addr:$src1), GR32:$src2, X86_COND_S, EFLAGS),
3679 (CMOVNS32rm GR32:$src2, addr:$src1)>;
3680def : Pat<(X86cmov (loadi16 addr:$src1), GR16:$src2, X86_COND_NS, EFLAGS),
3681 (CMOVS16rm GR16:$src2, addr:$src1)>;
3682def : Pat<(X86cmov (loadi32 addr:$src1), GR32:$src2, X86_COND_NS, EFLAGS),
3683 (CMOVS32rm GR32:$src2, addr:$src1)>;
3684def : Pat<(X86cmov (loadi16 addr:$src1), GR16:$src2, X86_COND_O, EFLAGS),
3685 (CMOVNO16rm GR16:$src2, addr:$src1)>;
3686def : Pat<(X86cmov (loadi32 addr:$src1), GR32:$src2, X86_COND_O, EFLAGS),
3687 (CMOVNO32rm GR32:$src2, addr:$src1)>;
3688def : Pat<(X86cmov (loadi16 addr:$src1), GR16:$src2, X86_COND_NO, EFLAGS),
3689 (CMOVO16rm GR16:$src2, addr:$src1)>;
3690def : Pat<(X86cmov (loadi32 addr:$src1), GR32:$src2, X86_COND_NO, EFLAGS),
3691 (CMOVO32rm GR32:$src2, addr:$src1)>;
3692
Duncan Sands082524c2008-01-23 20:39:46 +00003693// zextload bool -> zextload byte
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003694def : Pat<(zextloadi8i1 addr:$src), (MOV8rm addr:$src)>;
3695def : Pat<(zextloadi16i1 addr:$src), (MOVZX16rm8 addr:$src)>;
3696def : Pat<(zextloadi32i1 addr:$src), (MOVZX32rm8 addr:$src)>;
3697
3698// extload bool -> extload byte
3699def : Pat<(extloadi8i1 addr:$src), (MOV8rm addr:$src)>;
Dan Gohman9959b052009-08-26 14:59:13 +00003700def : Pat<(extloadi16i1 addr:$src), (MOVZX16rm8 addr:$src)>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003701def : Pat<(extloadi32i1 addr:$src), (MOVZX32rm8 addr:$src)>;
Dan Gohman9959b052009-08-26 14:59:13 +00003702def : Pat<(extloadi16i8 addr:$src), (MOVZX16rm8 addr:$src)>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003703def : Pat<(extloadi32i8 addr:$src), (MOVZX32rm8 addr:$src)>;
3704def : Pat<(extloadi32i16 addr:$src), (MOVZX32rm16 addr:$src)>;
3705
Dan Gohman9959b052009-08-26 14:59:13 +00003706// anyext. Define these to do an explicit zero-extend to
3707// avoid partial-register updates.
3708def : Pat<(i16 (anyext GR8 :$src)), (MOVZX16rr8 GR8 :$src)>;
3709def : Pat<(i32 (anyext GR8 :$src)), (MOVZX32rr8 GR8 :$src)>;
3710def : Pat<(i32 (anyext GR16:$src)), (MOVZX32rr16 GR16:$src)>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003711
Evan Chengf2abee72007-12-13 00:43:27 +00003712// (and (i32 load), 255) -> (zextload i8)
Evan Cheng1e5e5452008-09-29 17:26:18 +00003713def : Pat<(i32 (and (nvloadi32 addr:$src), (i32 255))),
3714 (MOVZX32rm8 addr:$src)>;
3715def : Pat<(i32 (and (nvloadi32 addr:$src), (i32 65535))),
3716 (MOVZX32rm16 addr:$src)>;
Evan Chengf2abee72007-12-13 00:43:27 +00003717
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003718//===----------------------------------------------------------------------===//
3719// Some peepholes
3720//===----------------------------------------------------------------------===//
3721
Dan Gohman5a5e6e92008-10-17 01:33:43 +00003722// Odd encoding trick: -128 fits into an 8-bit immediate field while
3723// +128 doesn't, so in this special case use a sub instead of an add.
3724def : Pat<(add GR16:$src1, 128),
3725 (SUB16ri8 GR16:$src1, -128)>;
3726def : Pat<(store (add (loadi16 addr:$dst), 128), addr:$dst),
3727 (SUB16mi8 addr:$dst, -128)>;
3728def : Pat<(add GR32:$src1, 128),
3729 (SUB32ri8 GR32:$src1, -128)>;
3730def : Pat<(store (add (loadi32 addr:$dst), 128), addr:$dst),
3731 (SUB32mi8 addr:$dst, -128)>;
3732
Dan Gohman9203ab42008-07-30 18:09:17 +00003733// r & (2^16-1) ==> movz
3734def : Pat<(and GR32:$src1, 0xffff),
Dan Gohman744d4622009-04-13 16:09:41 +00003735 (MOVZX32rr16 (EXTRACT_SUBREG GR32:$src1, x86_subreg_16bit))>;
Dan Gohman5beb1ff2008-08-06 18:27:21 +00003736// r & (2^8-1) ==> movz
3737def : Pat<(and GR32:$src1, 0xff),
Dan Gohman6e438702009-04-27 16:33:14 +00003738 (MOVZX32rr8 (EXTRACT_SUBREG (COPY_TO_REGCLASS GR32:$src1, GR32_ABCD),
Dan Gohman744d4622009-04-13 16:09:41 +00003739 x86_subreg_8bit))>,
Dan Gohman5beb1ff2008-08-06 18:27:21 +00003740 Requires<[In32BitMode]>;
3741// r & (2^8-1) ==> movz
3742def : Pat<(and GR16:$src1, 0xff),
Dan Gohman6e438702009-04-27 16:33:14 +00003743 (MOVZX16rr8 (EXTRACT_SUBREG (COPY_TO_REGCLASS GR16:$src1, GR16_ABCD),
Dan Gohman744d4622009-04-13 16:09:41 +00003744 x86_subreg_8bit))>,
Dan Gohmandd612bb2008-08-20 21:27:32 +00003745 Requires<[In32BitMode]>;
3746
3747// sext_inreg patterns
3748def : Pat<(sext_inreg GR32:$src, i16),
Dan Gohman744d4622009-04-13 16:09:41 +00003749 (MOVSX32rr16 (EXTRACT_SUBREG GR32:$src, x86_subreg_16bit))>;
Dan Gohmandd612bb2008-08-20 21:27:32 +00003750def : Pat<(sext_inreg GR32:$src, i8),
Dan Gohman6e438702009-04-27 16:33:14 +00003751 (MOVSX32rr8 (EXTRACT_SUBREG (COPY_TO_REGCLASS GR32:$src, GR32_ABCD),
Dan Gohman744d4622009-04-13 16:09:41 +00003752 x86_subreg_8bit))>,
Dan Gohmandd612bb2008-08-20 21:27:32 +00003753 Requires<[In32BitMode]>;
3754def : Pat<(sext_inreg GR16:$src, i8),
Dan Gohman6e438702009-04-27 16:33:14 +00003755 (MOVSX16rr8 (EXTRACT_SUBREG (COPY_TO_REGCLASS GR16:$src, GR16_ABCD),
Dan Gohman744d4622009-04-13 16:09:41 +00003756 x86_subreg_8bit))>,
Dan Gohmandd612bb2008-08-20 21:27:32 +00003757 Requires<[In32BitMode]>;
3758
3759// trunc patterns
3760def : Pat<(i16 (trunc GR32:$src)),
Dan Gohman744d4622009-04-13 16:09:41 +00003761 (EXTRACT_SUBREG GR32:$src, x86_subreg_16bit)>;
Dan Gohmandd612bb2008-08-20 21:27:32 +00003762def : Pat<(i8 (trunc GR32:$src)),
Dan Gohman6e438702009-04-27 16:33:14 +00003763 (EXTRACT_SUBREG (COPY_TO_REGCLASS GR32:$src, GR32_ABCD),
Dan Gohman744d4622009-04-13 16:09:41 +00003764 x86_subreg_8bit)>,
Dan Gohmandd612bb2008-08-20 21:27:32 +00003765 Requires<[In32BitMode]>;
3766def : Pat<(i8 (trunc GR16:$src)),
Dan Gohman6e438702009-04-27 16:33:14 +00003767 (EXTRACT_SUBREG (COPY_TO_REGCLASS GR16:$src, GR16_ABCD),
Dan Gohman744d4622009-04-13 16:09:41 +00003768 x86_subreg_8bit)>,
3769 Requires<[In32BitMode]>;
3770
3771// h-register tricks
3772def : Pat<(i8 (trunc (srl_su GR16:$src, (i8 8)))),
Dan Gohman6e438702009-04-27 16:33:14 +00003773 (EXTRACT_SUBREG (COPY_TO_REGCLASS GR16:$src, GR16_ABCD),
Dan Gohman744d4622009-04-13 16:09:41 +00003774 x86_subreg_8bit_hi)>,
3775 Requires<[In32BitMode]>;
3776def : Pat<(i8 (trunc (srl_su GR32:$src, (i8 8)))),
Dan Gohman6e438702009-04-27 16:33:14 +00003777 (EXTRACT_SUBREG (COPY_TO_REGCLASS GR32:$src, GR32_ABCD),
Dan Gohman744d4622009-04-13 16:09:41 +00003778 x86_subreg_8bit_hi)>,
3779 Requires<[In32BitMode]>;
3780def : Pat<(srl_su GR16:$src, (i8 8)),
3781 (EXTRACT_SUBREG
3782 (MOVZX32rr8
Dan Gohman6e438702009-04-27 16:33:14 +00003783 (EXTRACT_SUBREG (COPY_TO_REGCLASS GR16:$src, GR16_ABCD),
Dan Gohman744d4622009-04-13 16:09:41 +00003784 x86_subreg_8bit_hi)),
3785 x86_subreg_16bit)>,
3786 Requires<[In32BitMode]>;
Evan Cheng957ca282009-05-29 01:44:43 +00003787def : Pat<(i32 (zext (srl_su GR16:$src, (i8 8)))),
3788 (MOVZX32rr8 (EXTRACT_SUBREG (COPY_TO_REGCLASS GR16:$src, GR16_ABCD),
3789 x86_subreg_8bit_hi))>,
3790 Requires<[In32BitMode]>;
Dan Gohman9959b052009-08-26 14:59:13 +00003791def : Pat<(i32 (anyext (srl_su GR16:$src, (i8 8)))),
3792 (MOVZX32rr8 (EXTRACT_SUBREG (COPY_TO_REGCLASS GR16:$src, GR16_ABCD),
3793 x86_subreg_8bit_hi))>,
3794 Requires<[In32BitMode]>;
Dan Gohman744d4622009-04-13 16:09:41 +00003795def : Pat<(and (srl_su GR32:$src, (i8 8)), (i32 255)),
Dan Gohman6e438702009-04-27 16:33:14 +00003796 (MOVZX32rr8 (EXTRACT_SUBREG (COPY_TO_REGCLASS GR32:$src, GR32_ABCD),
Dan Gohman744d4622009-04-13 16:09:41 +00003797 x86_subreg_8bit_hi))>,
Dan Gohman5beb1ff2008-08-06 18:27:21 +00003798 Requires<[In32BitMode]>;
Dan Gohman9203ab42008-07-30 18:09:17 +00003799
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003800// (shl x, 1) ==> (add x, x)
3801def : Pat<(shl GR8 :$src1, (i8 1)), (ADD8rr GR8 :$src1, GR8 :$src1)>;
3802def : Pat<(shl GR16:$src1, (i8 1)), (ADD16rr GR16:$src1, GR16:$src1)>;
3803def : Pat<(shl GR32:$src1, (i8 1)), (ADD32rr GR32:$src1, GR32:$src1)>;
3804
Evan Cheng76a64c72008-08-30 02:03:58 +00003805// (shl x (and y, 31)) ==> (shl x, y)
3806def : Pat<(shl GR8:$src1, (and CL:$amt, 31)),
3807 (SHL8rCL GR8:$src1)>;
3808def : Pat<(shl GR16:$src1, (and CL:$amt, 31)),
3809 (SHL16rCL GR16:$src1)>;
3810def : Pat<(shl GR32:$src1, (and CL:$amt, 31)),
3811 (SHL32rCL GR32:$src1)>;
3812def : Pat<(store (shl (loadi8 addr:$dst), (and CL:$amt, 31)), addr:$dst),
3813 (SHL8mCL addr:$dst)>;
3814def : Pat<(store (shl (loadi16 addr:$dst), (and CL:$amt, 31)), addr:$dst),
3815 (SHL16mCL addr:$dst)>;
3816def : Pat<(store (shl (loadi32 addr:$dst), (and CL:$amt, 31)), addr:$dst),
3817 (SHL32mCL addr:$dst)>;
3818
3819def : Pat<(srl GR8:$src1, (and CL:$amt, 31)),
3820 (SHR8rCL GR8:$src1)>;
3821def : Pat<(srl GR16:$src1, (and CL:$amt, 31)),
3822 (SHR16rCL GR16:$src1)>;
3823def : Pat<(srl GR32:$src1, (and CL:$amt, 31)),
3824 (SHR32rCL GR32:$src1)>;
3825def : Pat<(store (srl (loadi8 addr:$dst), (and CL:$amt, 31)), addr:$dst),
3826 (SHR8mCL addr:$dst)>;
3827def : Pat<(store (srl (loadi16 addr:$dst), (and CL:$amt, 31)), addr:$dst),
3828 (SHR16mCL addr:$dst)>;
3829def : Pat<(store (srl (loadi32 addr:$dst), (and CL:$amt, 31)), addr:$dst),
3830 (SHR32mCL addr:$dst)>;
3831
3832def : Pat<(sra GR8:$src1, (and CL:$amt, 31)),
3833 (SAR8rCL GR8:$src1)>;
3834def : Pat<(sra GR16:$src1, (and CL:$amt, 31)),
3835 (SAR16rCL GR16:$src1)>;
3836def : Pat<(sra GR32:$src1, (and CL:$amt, 31)),
3837 (SAR32rCL GR32:$src1)>;
3838def : Pat<(store (sra (loadi8 addr:$dst), (and CL:$amt, 31)), addr:$dst),
3839 (SAR8mCL addr:$dst)>;
3840def : Pat<(store (sra (loadi16 addr:$dst), (and CL:$amt, 31)), addr:$dst),
3841 (SAR16mCL addr:$dst)>;
3842def : Pat<(store (sra (loadi32 addr:$dst), (and CL:$amt, 31)), addr:$dst),
3843 (SAR32mCL addr:$dst)>;
3844
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003845// (or (x >> c) | (y << (32 - c))) ==> (shrd32 x, y, c)
3846def : Pat<(or (srl GR32:$src1, CL:$amt),
3847 (shl GR32:$src2, (sub 32, CL:$amt))),
3848 (SHRD32rrCL GR32:$src1, GR32:$src2)>;
3849
3850def : Pat<(store (or (srl (loadi32 addr:$dst), CL:$amt),
3851 (shl GR32:$src2, (sub 32, CL:$amt))), addr:$dst),
3852 (SHRD32mrCL addr:$dst, GR32:$src2)>;
3853
Dan Gohman921581d2008-10-17 01:23:35 +00003854def : Pat<(or (srl GR32:$src1, (i8 (trunc ECX:$amt))),
3855 (shl GR32:$src2, (i8 (trunc (sub 32, ECX:$amt))))),
3856 (SHRD32rrCL GR32:$src1, GR32:$src2)>;
3857
3858def : Pat<(store (or (srl (loadi32 addr:$dst), (i8 (trunc ECX:$amt))),
3859 (shl GR32:$src2, (i8 (trunc (sub 32, ECX:$amt))))),
3860 addr:$dst),
3861 (SHRD32mrCL addr:$dst, GR32:$src2)>;
3862
3863def : Pat<(shrd GR32:$src1, (i8 imm:$amt1), GR32:$src2, (i8 imm:$amt2)),
3864 (SHRD32rri8 GR32:$src1, GR32:$src2, (i8 imm:$amt1))>;
3865
3866def : Pat<(store (shrd (loadi32 addr:$dst), (i8 imm:$amt1),
3867 GR32:$src2, (i8 imm:$amt2)), addr:$dst),
3868 (SHRD32mri8 addr:$dst, GR32:$src2, (i8 imm:$amt1))>;
3869
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003870// (or (x << c) | (y >> (32 - c))) ==> (shld32 x, y, c)
3871def : Pat<(or (shl GR32:$src1, CL:$amt),
3872 (srl GR32:$src2, (sub 32, CL:$amt))),
3873 (SHLD32rrCL GR32:$src1, GR32:$src2)>;
3874
3875def : Pat<(store (or (shl (loadi32 addr:$dst), CL:$amt),
3876 (srl GR32:$src2, (sub 32, CL:$amt))), addr:$dst),
3877 (SHLD32mrCL addr:$dst, GR32:$src2)>;
3878
Dan Gohman921581d2008-10-17 01:23:35 +00003879def : Pat<(or (shl GR32:$src1, (i8 (trunc ECX:$amt))),
3880 (srl GR32:$src2, (i8 (trunc (sub 32, ECX:$amt))))),
3881 (SHLD32rrCL GR32:$src1, GR32:$src2)>;
3882
3883def : Pat<(store (or (shl (loadi32 addr:$dst), (i8 (trunc ECX:$amt))),
3884 (srl GR32:$src2, (i8 (trunc (sub 32, ECX:$amt))))),
3885 addr:$dst),
3886 (SHLD32mrCL addr:$dst, GR32:$src2)>;
3887
3888def : Pat<(shld GR32:$src1, (i8 imm:$amt1), GR32:$src2, (i8 imm:$amt2)),
3889 (SHLD32rri8 GR32:$src1, GR32:$src2, (i8 imm:$amt1))>;
3890
3891def : Pat<(store (shld (loadi32 addr:$dst), (i8 imm:$amt1),
3892 GR32:$src2, (i8 imm:$amt2)), addr:$dst),
3893 (SHLD32mri8 addr:$dst, GR32:$src2, (i8 imm:$amt1))>;
3894
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003895// (or (x >> c) | (y << (16 - c))) ==> (shrd16 x, y, c)
3896def : Pat<(or (srl GR16:$src1, CL:$amt),
3897 (shl GR16:$src2, (sub 16, CL:$amt))),
3898 (SHRD16rrCL GR16:$src1, GR16:$src2)>;
3899
3900def : Pat<(store (or (srl (loadi16 addr:$dst), CL:$amt),
3901 (shl GR16:$src2, (sub 16, CL:$amt))), addr:$dst),
3902 (SHRD16mrCL addr:$dst, GR16:$src2)>;
3903
Dan Gohman921581d2008-10-17 01:23:35 +00003904def : Pat<(or (srl GR16:$src1, (i8 (trunc CX:$amt))),
3905 (shl GR16:$src2, (i8 (trunc (sub 16, CX:$amt))))),
3906 (SHRD16rrCL GR16:$src1, GR16:$src2)>;
3907
3908def : Pat<(store (or (srl (loadi16 addr:$dst), (i8 (trunc CX:$amt))),
3909 (shl GR16:$src2, (i8 (trunc (sub 16, CX:$amt))))),
3910 addr:$dst),
3911 (SHRD16mrCL addr:$dst, GR16:$src2)>;
3912
3913def : Pat<(shrd GR16:$src1, (i8 imm:$amt1), GR16:$src2, (i8 imm:$amt2)),
3914 (SHRD16rri8 GR16:$src1, GR16:$src2, (i8 imm:$amt1))>;
3915
3916def : Pat<(store (shrd (loadi16 addr:$dst), (i8 imm:$amt1),
3917 GR16:$src2, (i8 imm:$amt2)), addr:$dst),
3918 (SHRD16mri8 addr:$dst, GR16:$src2, (i8 imm:$amt1))>;
3919
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003920// (or (x << c) | (y >> (16 - c))) ==> (shld16 x, y, c)
3921def : Pat<(or (shl GR16:$src1, CL:$amt),
3922 (srl GR16:$src2, (sub 16, CL:$amt))),
3923 (SHLD16rrCL GR16:$src1, GR16:$src2)>;
3924
3925def : Pat<(store (or (shl (loadi16 addr:$dst), CL:$amt),
3926 (srl GR16:$src2, (sub 16, CL:$amt))), addr:$dst),
3927 (SHLD16mrCL addr:$dst, GR16:$src2)>;
3928
Dan Gohman921581d2008-10-17 01:23:35 +00003929def : Pat<(or (shl GR16:$src1, (i8 (trunc CX:$amt))),
3930 (srl GR16:$src2, (i8 (trunc (sub 16, CX:$amt))))),
3931 (SHLD16rrCL GR16:$src1, GR16:$src2)>;
3932
3933def : Pat<(store (or (shl (loadi16 addr:$dst), (i8 (trunc CX:$amt))),
3934 (srl GR16:$src2, (i8 (trunc (sub 16, CX:$amt))))),
3935 addr:$dst),
3936 (SHLD16mrCL addr:$dst, GR16:$src2)>;
3937
3938def : Pat<(shld GR16:$src1, (i8 imm:$amt1), GR16:$src2, (i8 imm:$amt2)),
3939 (SHLD16rri8 GR16:$src1, GR16:$src2, (i8 imm:$amt1))>;
3940
3941def : Pat<(store (shld (loadi16 addr:$dst), (i8 imm:$amt1),
3942 GR16:$src2, (i8 imm:$amt2)), addr:$dst),
3943 (SHLD16mri8 addr:$dst, GR16:$src2, (i8 imm:$amt1))>;
3944
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003945//===----------------------------------------------------------------------===//
Dan Gohman99a12192009-03-04 19:44:21 +00003946// EFLAGS-defining Patterns
Bill Wendlingf5399032008-12-12 21:15:41 +00003947//===----------------------------------------------------------------------===//
3948
Dan Gohman99a12192009-03-04 19:44:21 +00003949// Register-Register Addition with EFLAGS result
3950def : Pat<(parallel (X86add_flag GR8:$src1, GR8:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00003951 (implicit EFLAGS)),
3952 (ADD8rr GR8:$src1, GR8:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00003953def : Pat<(parallel (X86add_flag GR16:$src1, GR16:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00003954 (implicit EFLAGS)),
3955 (ADD16rr GR16:$src1, GR16:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00003956def : Pat<(parallel (X86add_flag GR32:$src1, GR32:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00003957 (implicit EFLAGS)),
3958 (ADD32rr GR32:$src1, GR32:$src2)>;
3959
Dan Gohman99a12192009-03-04 19:44:21 +00003960// Register-Memory Addition with EFLAGS result
3961def : Pat<(parallel (X86add_flag GR8:$src1, (loadi8 addr:$src2)),
Bill Wendlingf5399032008-12-12 21:15:41 +00003962 (implicit EFLAGS)),
3963 (ADD8rm GR8:$src1, addr:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00003964def : Pat<(parallel (X86add_flag GR16:$src1, (loadi16 addr:$src2)),
Bill Wendlingf5399032008-12-12 21:15:41 +00003965 (implicit EFLAGS)),
3966 (ADD16rm GR16:$src1, addr:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00003967def : Pat<(parallel (X86add_flag GR32:$src1, (loadi32 addr:$src2)),
Bill Wendlingf5399032008-12-12 21:15:41 +00003968 (implicit EFLAGS)),
3969 (ADD32rm GR32:$src1, addr:$src2)>;
3970
Dan Gohman99a12192009-03-04 19:44:21 +00003971// Register-Integer Addition with EFLAGS result
3972def : Pat<(parallel (X86add_flag GR8:$src1, imm:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00003973 (implicit EFLAGS)),
3974 (ADD8ri GR8:$src1, imm:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00003975def : Pat<(parallel (X86add_flag GR16:$src1, imm:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00003976 (implicit EFLAGS)),
3977 (ADD16ri GR16:$src1, imm:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00003978def : Pat<(parallel (X86add_flag GR32:$src1, imm:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00003979 (implicit EFLAGS)),
3980 (ADD32ri GR32:$src1, imm:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00003981def : Pat<(parallel (X86add_flag GR16:$src1, i16immSExt8:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00003982 (implicit EFLAGS)),
3983 (ADD16ri8 GR16:$src1, i16immSExt8:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00003984def : Pat<(parallel (X86add_flag GR32:$src1, i32immSExt8:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00003985 (implicit EFLAGS)),
3986 (ADD32ri8 GR32:$src1, i32immSExt8:$src2)>;
3987
Dan Gohman99a12192009-03-04 19:44:21 +00003988// Memory-Register Addition with EFLAGS result
3989def : Pat<(parallel (store (X86add_flag (loadi8 addr:$dst), GR8:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00003990 addr:$dst),
3991 (implicit EFLAGS)),
3992 (ADD8mr addr:$dst, GR8:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00003993def : Pat<(parallel (store (X86add_flag (loadi16 addr:$dst), GR16:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00003994 addr:$dst),
3995 (implicit EFLAGS)),
3996 (ADD16mr addr:$dst, GR16:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00003997def : Pat<(parallel (store (X86add_flag (loadi32 addr:$dst), GR32:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00003998 addr:$dst),
3999 (implicit EFLAGS)),
4000 (ADD32mr addr:$dst, GR32:$src2)>;
Dale Johannesen06b83f12009-05-18 17:44:15 +00004001
4002// Memory-Integer Addition with EFLAGS result
Dan Gohman99a12192009-03-04 19:44:21 +00004003def : Pat<(parallel (store (X86add_flag (loadi8 addr:$dst), imm:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00004004 addr:$dst),
4005 (implicit EFLAGS)),
4006 (ADD8mi addr:$dst, imm:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00004007def : Pat<(parallel (store (X86add_flag (loadi16 addr:$dst), imm:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00004008 addr:$dst),
4009 (implicit EFLAGS)),
4010 (ADD16mi addr:$dst, imm:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00004011def : Pat<(parallel (store (X86add_flag (loadi32 addr:$dst), imm:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00004012 addr:$dst),
4013 (implicit EFLAGS)),
4014 (ADD32mi addr:$dst, imm:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00004015def : Pat<(parallel (store (X86add_flag (loadi16 addr:$dst), i16immSExt8:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00004016 addr:$dst),
4017 (implicit EFLAGS)),
4018 (ADD16mi8 addr:$dst, i16immSExt8:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00004019def : Pat<(parallel (store (X86add_flag (loadi32 addr:$dst), i32immSExt8:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00004020 addr:$dst),
4021 (implicit EFLAGS)),
4022 (ADD32mi8 addr:$dst, i32immSExt8:$src2)>;
4023
Dan Gohman99a12192009-03-04 19:44:21 +00004024// Register-Register Subtraction with EFLAGS result
4025def : Pat<(parallel (X86sub_flag GR8:$src1, GR8:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00004026 (implicit EFLAGS)),
4027 (SUB8rr GR8:$src1, GR8:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00004028def : Pat<(parallel (X86sub_flag GR16:$src1, GR16:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00004029 (implicit EFLAGS)),
4030 (SUB16rr GR16:$src1, GR16:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00004031def : Pat<(parallel (X86sub_flag GR32:$src1, GR32:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00004032 (implicit EFLAGS)),
4033 (SUB32rr GR32:$src1, GR32:$src2)>;
4034
Dan Gohman99a12192009-03-04 19:44:21 +00004035// Register-Memory Subtraction with EFLAGS result
4036def : Pat<(parallel (X86sub_flag GR8:$src1, (loadi8 addr:$src2)),
Bill Wendlingf5399032008-12-12 21:15:41 +00004037 (implicit EFLAGS)),
4038 (SUB8rm GR8:$src1, addr:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00004039def : Pat<(parallel (X86sub_flag GR16:$src1, (loadi16 addr:$src2)),
Bill Wendlingf5399032008-12-12 21:15:41 +00004040 (implicit EFLAGS)),
4041 (SUB16rm GR16:$src1, addr:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00004042def : Pat<(parallel (X86sub_flag GR32:$src1, (loadi32 addr:$src2)),
Bill Wendlingf5399032008-12-12 21:15:41 +00004043 (implicit EFLAGS)),
4044 (SUB32rm GR32:$src1, addr:$src2)>;
4045
Dan Gohman99a12192009-03-04 19:44:21 +00004046// Register-Integer Subtraction with EFLAGS result
4047def : Pat<(parallel (X86sub_flag GR8:$src1, imm:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00004048 (implicit EFLAGS)),
4049 (SUB8ri GR8:$src1, imm:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00004050def : Pat<(parallel (X86sub_flag GR16:$src1, imm:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00004051 (implicit EFLAGS)),
4052 (SUB16ri GR16:$src1, imm:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00004053def : Pat<(parallel (X86sub_flag GR32:$src1, imm:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00004054 (implicit EFLAGS)),
4055 (SUB32ri GR32:$src1, imm:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00004056def : Pat<(parallel (X86sub_flag GR16:$src1, i16immSExt8:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00004057 (implicit EFLAGS)),
4058 (SUB16ri8 GR16:$src1, i16immSExt8:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00004059def : Pat<(parallel (X86sub_flag GR32:$src1, i32immSExt8:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00004060 (implicit EFLAGS)),
4061 (SUB32ri8 GR32:$src1, i32immSExt8:$src2)>;
4062
Dan Gohman99a12192009-03-04 19:44:21 +00004063// Memory-Register Subtraction with EFLAGS result
4064def : Pat<(parallel (store (X86sub_flag (loadi8 addr:$dst), GR8:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00004065 addr:$dst),
4066 (implicit EFLAGS)),
4067 (SUB8mr addr:$dst, GR8:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00004068def : Pat<(parallel (store (X86sub_flag (loadi16 addr:$dst), GR16:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00004069 addr:$dst),
4070 (implicit EFLAGS)),
4071 (SUB16mr addr:$dst, GR16:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00004072def : Pat<(parallel (store (X86sub_flag (loadi32 addr:$dst), GR32:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00004073 addr:$dst),
4074 (implicit EFLAGS)),
4075 (SUB32mr addr:$dst, GR32:$src2)>;
4076
Dan Gohman99a12192009-03-04 19:44:21 +00004077// Memory-Integer Subtraction with EFLAGS result
4078def : Pat<(parallel (store (X86sub_flag (loadi8 addr:$dst), imm:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00004079 addr:$dst),
4080 (implicit EFLAGS)),
4081 (SUB8mi addr:$dst, imm:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00004082def : Pat<(parallel (store (X86sub_flag (loadi16 addr:$dst), imm:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00004083 addr:$dst),
4084 (implicit EFLAGS)),
4085 (SUB16mi addr:$dst, imm:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00004086def : Pat<(parallel (store (X86sub_flag (loadi32 addr:$dst), imm:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00004087 addr:$dst),
4088 (implicit EFLAGS)),
4089 (SUB32mi addr:$dst, imm:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00004090def : Pat<(parallel (store (X86sub_flag (loadi16 addr:$dst), i16immSExt8:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00004091 addr:$dst),
4092 (implicit EFLAGS)),
4093 (SUB16mi8 addr:$dst, i16immSExt8:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00004094def : Pat<(parallel (store (X86sub_flag (loadi32 addr:$dst), i32immSExt8:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00004095 addr:$dst),
4096 (implicit EFLAGS)),
4097 (SUB32mi8 addr:$dst, i32immSExt8:$src2)>;
4098
4099
Dan Gohman99a12192009-03-04 19:44:21 +00004100// Register-Register Signed Integer Multiply with EFLAGS result
4101def : Pat<(parallel (X86smul_flag GR16:$src1, GR16:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00004102 (implicit EFLAGS)),
4103 (IMUL16rr GR16:$src1, GR16:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00004104def : Pat<(parallel (X86smul_flag GR32:$src1, GR32:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00004105 (implicit EFLAGS)),
4106 (IMUL32rr GR32:$src1, GR32:$src2)>;
4107
Dan Gohman99a12192009-03-04 19:44:21 +00004108// Register-Memory Signed Integer Multiply with EFLAGS result
4109def : Pat<(parallel (X86smul_flag GR16:$src1, (loadi16 addr:$src2)),
Bill Wendlingf5399032008-12-12 21:15:41 +00004110 (implicit EFLAGS)),
4111 (IMUL16rm GR16:$src1, addr:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00004112def : Pat<(parallel (X86smul_flag GR32:$src1, (loadi32 addr:$src2)),
Bill Wendlingf5399032008-12-12 21:15:41 +00004113 (implicit EFLAGS)),
4114 (IMUL32rm GR32:$src1, addr:$src2)>;
4115
Dan Gohman99a12192009-03-04 19:44:21 +00004116// Register-Integer Signed Integer Multiply with EFLAGS result
4117def : Pat<(parallel (X86smul_flag GR16:$src1, imm:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00004118 (implicit EFLAGS)),
4119 (IMUL16rri GR16:$src1, imm:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00004120def : Pat<(parallel (X86smul_flag GR32:$src1, imm:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00004121 (implicit EFLAGS)),
4122 (IMUL32rri GR32:$src1, imm:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00004123def : Pat<(parallel (X86smul_flag GR16:$src1, i16immSExt8:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00004124 (implicit EFLAGS)),
4125 (IMUL16rri8 GR16:$src1, i16immSExt8:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00004126def : Pat<(parallel (X86smul_flag GR32:$src1, i32immSExt8:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00004127 (implicit EFLAGS)),
4128 (IMUL32rri8 GR32:$src1, i32immSExt8:$src2)>;
4129
Dan Gohman99a12192009-03-04 19:44:21 +00004130// Memory-Integer Signed Integer Multiply with EFLAGS result
4131def : Pat<(parallel (X86smul_flag (loadi16 addr:$src1), imm:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00004132 (implicit EFLAGS)),
4133 (IMUL16rmi addr:$src1, imm:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00004134def : Pat<(parallel (X86smul_flag (loadi32 addr:$src1), imm:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00004135 (implicit EFLAGS)),
4136 (IMUL32rmi addr:$src1, imm:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00004137def : Pat<(parallel (X86smul_flag (loadi16 addr:$src1), i16immSExt8:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00004138 (implicit EFLAGS)),
4139 (IMUL16rmi8 addr:$src1, i16immSExt8:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00004140def : Pat<(parallel (X86smul_flag (loadi32 addr:$src1), i32immSExt8:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00004141 (implicit EFLAGS)),
4142 (IMUL32rmi8 addr:$src1, i32immSExt8:$src2)>;
4143
Dan Gohman99a12192009-03-04 19:44:21 +00004144// Optimize multiply by 2 with EFLAGS result.
Evan Cheng00cf7932009-01-27 03:30:42 +00004145let AddedComplexity = 2 in {
Dan Gohman99a12192009-03-04 19:44:21 +00004146def : Pat<(parallel (X86smul_flag GR16:$src1, 2),
Evan Cheng00cf7932009-01-27 03:30:42 +00004147 (implicit EFLAGS)),
4148 (ADD16rr GR16:$src1, GR16:$src1)>;
4149
Dan Gohman99a12192009-03-04 19:44:21 +00004150def : Pat<(parallel (X86smul_flag GR32:$src1, 2),
Evan Cheng00cf7932009-01-27 03:30:42 +00004151 (implicit EFLAGS)),
4152 (ADD32rr GR32:$src1, GR32:$src1)>;
4153}
4154
Dan Gohman99a12192009-03-04 19:44:21 +00004155// INC and DEC with EFLAGS result. Note that these do not set CF.
4156def : Pat<(parallel (X86inc_flag GR8:$src), (implicit EFLAGS)),
4157 (INC8r GR8:$src)>;
4158def : Pat<(parallel (store (i8 (X86inc_flag (loadi8 addr:$dst))), addr:$dst),
4159 (implicit EFLAGS)),
4160 (INC8m addr:$dst)>;
4161def : Pat<(parallel (X86dec_flag GR8:$src), (implicit EFLAGS)),
4162 (DEC8r GR8:$src)>;
4163def : Pat<(parallel (store (i8 (X86dec_flag (loadi8 addr:$dst))), addr:$dst),
4164 (implicit EFLAGS)),
4165 (DEC8m addr:$dst)>;
4166
4167def : Pat<(parallel (X86inc_flag GR16:$src), (implicit EFLAGS)),
Dan Gohmaneebcac72009-03-05 21:32:23 +00004168 (INC16r GR16:$src)>, Requires<[In32BitMode]>;
Dan Gohman99a12192009-03-04 19:44:21 +00004169def : Pat<(parallel (store (i16 (X86inc_flag (loadi16 addr:$dst))), addr:$dst),
4170 (implicit EFLAGS)),
Dan Gohmaneebcac72009-03-05 21:32:23 +00004171 (INC16m addr:$dst)>, Requires<[In32BitMode]>;
Dan Gohman99a12192009-03-04 19:44:21 +00004172def : Pat<(parallel (X86dec_flag GR16:$src), (implicit EFLAGS)),
Dan Gohmaneebcac72009-03-05 21:32:23 +00004173 (DEC16r GR16:$src)>, Requires<[In32BitMode]>;
Dan Gohman99a12192009-03-04 19:44:21 +00004174def : Pat<(parallel (store (i16 (X86dec_flag (loadi16 addr:$dst))), addr:$dst),
4175 (implicit EFLAGS)),
Dan Gohmaneebcac72009-03-05 21:32:23 +00004176 (DEC16m addr:$dst)>, Requires<[In32BitMode]>;
Dan Gohman99a12192009-03-04 19:44:21 +00004177
4178def : Pat<(parallel (X86inc_flag GR32:$src), (implicit EFLAGS)),
Dan Gohmaneebcac72009-03-05 21:32:23 +00004179 (INC32r GR32:$src)>, Requires<[In32BitMode]>;
Dan Gohman99a12192009-03-04 19:44:21 +00004180def : Pat<(parallel (store (i32 (X86inc_flag (loadi32 addr:$dst))), addr:$dst),
4181 (implicit EFLAGS)),
Dan Gohmaneebcac72009-03-05 21:32:23 +00004182 (INC32m addr:$dst)>, Requires<[In32BitMode]>;
Dan Gohman99a12192009-03-04 19:44:21 +00004183def : Pat<(parallel (X86dec_flag GR32:$src), (implicit EFLAGS)),
Dan Gohmaneebcac72009-03-05 21:32:23 +00004184 (DEC32r GR32:$src)>, Requires<[In32BitMode]>;
Dan Gohman99a12192009-03-04 19:44:21 +00004185def : Pat<(parallel (store (i32 (X86dec_flag (loadi32 addr:$dst))), addr:$dst),
4186 (implicit EFLAGS)),
Dan Gohmaneebcac72009-03-05 21:32:23 +00004187 (DEC32m addr:$dst)>, Requires<[In32BitMode]>;
Dan Gohman99a12192009-03-04 19:44:21 +00004188
Dan Gohmane84197b2009-09-03 17:18:51 +00004189// -disable-16bit support.
4190def : Pat<(truncstorei16 (i32 imm:$src), addr:$dst),
4191 (MOV16mi addr:$dst, imm:$src)>;
4192def : Pat<(truncstorei16 GR32:$src, addr:$dst),
4193 (MOV16mr addr:$dst, (EXTRACT_SUBREG GR32:$src, x86_subreg_16bit))>;
4194def : Pat<(i32 (sextloadi16 addr:$dst)),
4195 (MOVSX32rm16 addr:$dst)>;
4196def : Pat<(i32 (zextloadi16 addr:$dst)),
4197 (MOVZX32rm16 addr:$dst)>;
4198def : Pat<(i32 (extloadi16 addr:$dst)),
4199 (MOVZX32rm16 addr:$dst)>;
4200
Bill Wendlingf5399032008-12-12 21:15:41 +00004201//===----------------------------------------------------------------------===//
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004202// Floating Point Stack Support
4203//===----------------------------------------------------------------------===//
4204
4205include "X86InstrFPStack.td"
4206
4207//===----------------------------------------------------------------------===//
Evan Cheng86ab7d32007-07-31 08:04:03 +00004208// X86-64 Support
4209//===----------------------------------------------------------------------===//
4210
Chris Lattner2de8d2b2008-01-10 05:50:42 +00004211include "X86Instr64bit.td"
Evan Cheng86ab7d32007-07-31 08:04:03 +00004212
4213//===----------------------------------------------------------------------===//
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004214// XMM Floating point support (requires SSE / SSE2)
4215//===----------------------------------------------------------------------===//
4216
4217include "X86InstrSSE.td"
Evan Cheng5e4d1e72008-04-25 18:19:54 +00004218
4219//===----------------------------------------------------------------------===//
4220// MMX and XMM Packed Integer support (requires MMX, SSE, and SSE2)
4221//===----------------------------------------------------------------------===//
4222
4223include "X86InstrMMX.td"