blob: a5ba25b00e0748bb7a4f199357f6006547abc021 [file] [log] [blame]
Jia Liu31d157a2012-02-18 12:03:15 +00001//===-- PPCInstr64Bit.td - The PowerPC 64-bit Support ------*- tablegen -*-===//
2//
Chris Lattner956f43c2006-06-16 20:22:01 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Jia Liu31d157a2012-02-18 12:03:15 +00007//
Chris Lattner956f43c2006-06-16 20:22:01 +00008//===----------------------------------------------------------------------===//
9//
10// This file describes the PowerPC 64-bit instructions. These patterns are used
11// both when in ppc64 mode and when in "use 64-bit extensions in 32-bit" mode.
12//
13//===----------------------------------------------------------------------===//
14
Chris Lattnerf27bb6d2006-06-20 21:23:06 +000015//===----------------------------------------------------------------------===//
16// 64-bit operands.
17//
Chris Lattner041e9d32006-06-26 23:53:10 +000018def s16imm64 : Operand<i64> {
19 let PrintMethod = "printS16ImmOperand";
20}
21def u16imm64 : Operand<i64> {
22 let PrintMethod = "printU16ImmOperand";
23}
Chris Lattnerf27bb6d2006-06-20 21:23:06 +000024def symbolHi64 : Operand<i64> {
25 let PrintMethod = "printSymbolHi";
Chris Lattner85cf7d72010-11-15 06:33:39 +000026 let EncoderMethod = "getHA16Encoding";
Chris Lattnerf27bb6d2006-06-20 21:23:06 +000027}
28def symbolLo64 : Operand<i64> {
29 let PrintMethod = "printSymbolLo";
Chris Lattner85cf7d72010-11-15 06:33:39 +000030 let EncoderMethod = "getLO16Encoding";
Chris Lattnerf27bb6d2006-06-20 21:23:06 +000031}
Hal Finkelc10d5e92012-09-05 19:22:27 +000032def tocentry : Operand<iPTR> {
Ulrich Weigand880d82e2013-03-19 19:50:30 +000033 let MIOperandInfo = (ops i64imm:$imm);
Hal Finkelc10d5e92012-09-05 19:22:27 +000034}
Bill Schmidt34a9d4b2012-11-27 17:35:46 +000035def memrs : Operand<iPTR> { // memri where the immediate is a symbolLo64
36 let PrintMethod = "printMemRegImm";
37 let EncoderMethod = "getMemRIXEncoding";
Hal Finkela548afc2013-03-19 18:51:05 +000038 let MIOperandInfo = (ops symbolLo64:$off, ptr_rc_nor0:$reg);
Bill Schmidt34a9d4b2012-11-27 17:35:46 +000039}
Bill Schmidtd7802bf2012-12-04 16:18:08 +000040def tlsreg : Operand<i64> {
41 let EncoderMethod = "getTLSRegEncoding";
42}
Bill Schmidt57ac1f42012-12-11 20:30:11 +000043def tlsgd : Operand<i64> {}
Chris Lattnerf27bb6d2006-06-20 21:23:06 +000044
Chris Lattnerb410dc92006-06-20 23:18:58 +000045//===----------------------------------------------------------------------===//
46// 64-bit transformation functions.
47//
Chris Lattnerf27bb6d2006-06-20 21:23:06 +000048
Chris Lattnerb410dc92006-06-20 23:18:58 +000049def SHL64 : SDNodeXForm<imm, [{
50 // Transformation function: 63 - imm
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000051 return getI32Imm(63 - N->getZExtValue());
Chris Lattnerb410dc92006-06-20 23:18:58 +000052}]>;
53
54def SRL64 : SDNodeXForm<imm, [{
55 // Transformation function: 64 - imm
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000056 return N->getZExtValue() ? getI32Imm(64 - N->getZExtValue()) : getI32Imm(0);
Chris Lattnerb410dc92006-06-20 23:18:58 +000057}]>;
58
59def HI32_48 : SDNodeXForm<imm, [{
60 // Transformation function: shift the immediate value down into the low bits.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000061 return getI32Imm((unsigned short)(N->getZExtValue() >> 32));
Chris Lattnerb410dc92006-06-20 23:18:58 +000062}]>;
63
64def HI48_64 : SDNodeXForm<imm, [{
65 // Transformation function: shift the immediate value down into the low bits.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000066 return getI32Imm((unsigned short)(N->getZExtValue() >> 48));
Chris Lattnerb410dc92006-06-20 23:18:58 +000067}]>;
Chris Lattnerf27bb6d2006-06-20 21:23:06 +000068
Chris Lattner956f43c2006-06-16 20:22:01 +000069
70//===----------------------------------------------------------------------===//
Chris Lattner6a5339b2006-11-14 18:44:47 +000071// Calls.
72//
73
74let Defs = [LR8] in
Will Schmidt91638152012-10-04 18:14:28 +000075 def MovePCtoLR8 : Pseudo<(outs), (ins), "#MovePCtoLR8", []>,
Chris Lattner6a5339b2006-11-14 18:44:47 +000076 PPC970_Unit_BRU;
77
Roman Divackye46137f2012-03-06 16:41:49 +000078let isCall = 1, PPC970_Unit = 7, Defs = [LR8] in {
Chris Lattner6a5339b2006-11-14 18:44:47 +000079 // Convenient aliases for call instructions
Dale Johannesenb384ab92008-10-29 18:26:45 +000080 let Uses = [RM] in {
Ulrich Weigand86765fb2013-03-22 15:24:13 +000081 def BL8 : IForm<18, 0, 1, (outs), (ins calltarget:$func),
82 "bl $func", BrB, []>; // See Pat patterns below.
Chris Lattner6a5339b2006-11-14 18:44:47 +000083
Ulrich Weigand86765fb2013-03-22 15:24:13 +000084 def BLA8 : IForm<18, 1, 1, (outs), (ins aaddr:$func),
85 "bla $func", BrB, [(PPCcall (i64 imm:$func))]>;
86 }
87 let Uses = [RM], isCodeGenOnly = 1 in {
88 def BL8_NOP : IForm_and_DForm_4_zero<18, 0, 1, 24,
Jakob Stoklund Olesen68c10a22012-07-13 20:44:29 +000089 (outs), (ins calltarget:$func),
Hal Finkel5b00cea2012-03-31 14:45:15 +000090 "bl $func\n\tnop", BrB, []>;
91
Ulrich Weigand86765fb2013-03-22 15:24:13 +000092 def BL8_NOP_TLSGD : IForm_and_DForm_4_zero<18, 0, 1, 24,
Bill Schmidt57ac1f42012-12-11 20:30:11 +000093 (outs), (ins calltarget:$func, tlsgd:$sym),
94 "bl $func($sym)\n\tnop", BrB, []>;
95
Ulrich Weigand86765fb2013-03-22 15:24:13 +000096 def BL8_NOP_TLSLD : IForm_and_DForm_4_zero<18, 0, 1, 24,
Bill Schmidt349c2782012-12-12 19:29:35 +000097 (outs), (ins calltarget:$func, tlsgd:$sym),
98 "bl $func($sym)\n\tnop", BrB, []>;
99
Ulrich Weigand86765fb2013-03-22 15:24:13 +0000100 def BLA8_NOP : IForm_and_DForm_4_zero<18, 1, 1, 24,
Jakob Stoklund Olesen68c10a22012-07-13 20:44:29 +0000101 (outs), (ins aaddr:$func),
Hal Finkel5b00cea2012-03-31 14:45:15 +0000102 "bla $func\n\tnop", BrB,
Ulrich Weigand86765fb2013-03-22 15:24:13 +0000103 [(PPCcall_nop (i64 imm:$func))]>;
Dale Johannesenb384ab92008-10-29 18:26:45 +0000104 }
Ulrich Weigand86765fb2013-03-22 15:24:13 +0000105 let Uses = [CTR8, RM] in {
106 def BCTRL8 : XLForm_2_ext<19, 528, 20, 0, 1, (outs), (ins),
107 "bctrl", BrB, [(PPCbctrl)]>,
108 Requires<[In64BitMode]>;
Dale Johannesen639076f2008-10-23 20:41:28 +0000109 }
Chris Lattner9f0bc652007-02-25 05:34:32 +0000110}
111
112
Chris Lattner6a5339b2006-11-14 18:44:47 +0000113// Calls
Ulrich Weigand86765fb2013-03-22 15:24:13 +0000114def : Pat<(PPCcall (i64 tglobaladdr:$dst)),
115 (BL8 tglobaladdr:$dst)>;
116def : Pat<(PPCcall_nop (i64 tglobaladdr:$dst)),
117 (BL8_NOP tglobaladdr:$dst)>;
Nicolas Geoffray63f8fb12007-02-27 13:01:19 +0000118
Ulrich Weigand86765fb2013-03-22 15:24:13 +0000119def : Pat<(PPCcall (i64 texternalsym:$dst)),
120 (BL8 texternalsym:$dst)>;
121def : Pat<(PPCcall_nop (i64 texternalsym:$dst)),
122 (BL8_NOP texternalsym:$dst)>;
Chris Lattner6a5339b2006-11-14 18:44:47 +0000123
Evan Cheng53301922008-07-12 02:23:19 +0000124// Atomic operations
Dan Gohman533297b2009-10-29 18:10:34 +0000125let usesCustomInserter = 1 in {
Jakob Stoklund Olesencf3a7482011-04-04 17:07:09 +0000126 let Defs = [CR0] in {
Evan Cheng53301922008-07-12 02:23:19 +0000127 def ATOMIC_LOAD_ADD_I64 : Pseudo<
Will Schmidt91638152012-10-04 18:14:28 +0000128 (outs G8RC:$dst), (ins memrr:$ptr, G8RC:$incr), "#ATOMIC_LOAD_ADD_I64",
Dale Johannesen140a8bb2008-08-25 21:09:52 +0000129 [(set G8RC:$dst, (atomic_load_add_64 xoaddr:$ptr, G8RC:$incr))]>;
Dale Johannesenbdab93a2008-08-25 22:34:37 +0000130 def ATOMIC_LOAD_SUB_I64 : Pseudo<
Will Schmidt91638152012-10-04 18:14:28 +0000131 (outs G8RC:$dst), (ins memrr:$ptr, G8RC:$incr), "#ATOMIC_LOAD_SUB_I64",
Dale Johannesenbdab93a2008-08-25 22:34:37 +0000132 [(set G8RC:$dst, (atomic_load_sub_64 xoaddr:$ptr, G8RC:$incr))]>;
133 def ATOMIC_LOAD_OR_I64 : Pseudo<
Will Schmidt91638152012-10-04 18:14:28 +0000134 (outs G8RC:$dst), (ins memrr:$ptr, G8RC:$incr), "#ATOMIC_LOAD_OR_I64",
Dale Johannesenbdab93a2008-08-25 22:34:37 +0000135 [(set G8RC:$dst, (atomic_load_or_64 xoaddr:$ptr, G8RC:$incr))]>;
136 def ATOMIC_LOAD_XOR_I64 : Pseudo<
Will Schmidt91638152012-10-04 18:14:28 +0000137 (outs G8RC:$dst), (ins memrr:$ptr, G8RC:$incr), "#ATOMIC_LOAD_XOR_I64",
Dale Johannesenbdab93a2008-08-25 22:34:37 +0000138 [(set G8RC:$dst, (atomic_load_xor_64 xoaddr:$ptr, G8RC:$incr))]>;
139 def ATOMIC_LOAD_AND_I64 : Pseudo<
Will Schmidt91638152012-10-04 18:14:28 +0000140 (outs G8RC:$dst), (ins memrr:$ptr, G8RC:$incr), "#ATOMIC_LOAD_AND_i64",
Dale Johannesenbdab93a2008-08-25 22:34:37 +0000141 [(set G8RC:$dst, (atomic_load_and_64 xoaddr:$ptr, G8RC:$incr))]>;
142 def ATOMIC_LOAD_NAND_I64 : Pseudo<
Will Schmidt91638152012-10-04 18:14:28 +0000143 (outs G8RC:$dst), (ins memrr:$ptr, G8RC:$incr), "#ATOMIC_LOAD_NAND_I64",
Dale Johannesenbdab93a2008-08-25 22:34:37 +0000144 [(set G8RC:$dst, (atomic_load_nand_64 xoaddr:$ptr, G8RC:$incr))]>;
145
Dale Johannesen5f0cfa22008-08-22 03:49:10 +0000146 def ATOMIC_CMP_SWAP_I64 : Pseudo<
Will Schmidt91638152012-10-04 18:14:28 +0000147 (outs G8RC:$dst), (ins memrr:$ptr, G8RC:$old, G8RC:$new), "#ATOMIC_CMP_SWAP_I64",
Dale Johannesen5f0cfa22008-08-22 03:49:10 +0000148 [(set G8RC:$dst,
Dale Johannesen140a8bb2008-08-25 21:09:52 +0000149 (atomic_cmp_swap_64 xoaddr:$ptr, G8RC:$old, G8RC:$new))]>;
Dale Johannesenbdab93a2008-08-25 22:34:37 +0000150
Dale Johannesen140a8bb2008-08-25 21:09:52 +0000151 def ATOMIC_SWAP_I64 : Pseudo<
Will Schmidt91638152012-10-04 18:14:28 +0000152 (outs G8RC:$dst), (ins memrr:$ptr, G8RC:$new), "#ATOMIC_SWAP_I64",
Dale Johannesen140a8bb2008-08-25 21:09:52 +0000153 [(set G8RC:$dst, (atomic_swap_64 xoaddr:$ptr, G8RC:$new))]>;
Dale Johannesen5f0cfa22008-08-22 03:49:10 +0000154 }
Evan Cheng8608f2e2008-04-19 02:30:38 +0000155}
156
Evan Cheng53301922008-07-12 02:23:19 +0000157// Instructions to support atomic operations
158def LDARX : XForm_1<31, 84, (outs G8RC:$rD), (ins memrr:$ptr),
159 "ldarx $rD, $ptr", LdStLDARX,
160 [(set G8RC:$rD, (PPClarx xoaddr:$ptr))]>;
161
162let Defs = [CR0] in
163def STDCX : XForm_1<31, 214, (outs), (ins G8RC:$rS, memrr:$dst),
164 "stdcx. $rS, $dst", LdStSTDCX,
165 [(PPCstcx G8RC:$rS, xoaddr:$dst)]>,
166 isDOT;
167
Dale Johannesenb384ab92008-10-29 18:26:45 +0000168let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1, Uses = [RM] in
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000169def TCRETURNdi8 :Pseudo< (outs),
Jakob Stoklund Olesen68c10a22012-07-13 20:44:29 +0000170 (ins calltarget:$dst, i32imm:$offset),
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000171 "#TC_RETURNd8 $dst $offset",
172 []>;
173
Dale Johannesenb384ab92008-10-29 18:26:45 +0000174let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1, Uses = [RM] in
Jakob Stoklund Olesen68c10a22012-07-13 20:44:29 +0000175def TCRETURNai8 :Pseudo<(outs), (ins aaddr:$func, i32imm:$offset),
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000176 "#TC_RETURNa8 $func $offset",
177 [(PPCtc_return (i64 imm:$func), imm:$offset)]>;
178
Dale Johannesenb384ab92008-10-29 18:26:45 +0000179let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1, Uses = [RM] in
Jakob Stoklund Olesen68c10a22012-07-13 20:44:29 +0000180def TCRETURNri8 : Pseudo<(outs), (ins CTRRC8:$dst, i32imm:$offset),
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000181 "#TC_RETURNr8 $dst $offset",
182 []>;
183
184
185let isTerminator = 1, isBarrier = 1, PPC970_Unit = 7, isBranch = 1,
Roman Divacky0c9b5592011-06-03 15:47:49 +0000186 isIndirectBranch = 1, isCall = 1, Uses = [CTR8, RM] in {
187 let isReturn = 1 in {
188 def TAILBCTR8 : XLForm_2_ext<19, 528, 20, 0, 0, (outs), (ins), "bctr", BrB, []>,
189 Requires<[In64BitMode]>;
190 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000191
Roman Divacky0c9b5592011-06-03 15:47:49 +0000192 def BCTR8 : XLForm_2_ext<19, 528, 20, 0, 0, (outs), (ins), "bctr", BrB, []>,
193 Requires<[In64BitMode]>;
194}
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000195
196
197let isBranch = 1, isTerminator = 1, hasCtrlDep = 1, PPC970_Unit = 7,
Dale Johannesenb384ab92008-10-29 18:26:45 +0000198 isBarrier = 1, isCall = 1, isReturn = 1, Uses = [RM] in
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000199def TAILB8 : IForm<18, 0, 0, (outs), (ins calltarget:$dst),
200 "b $dst", BrB,
201 []>;
202
203
204let isBranch = 1, isTerminator = 1, hasCtrlDep = 1, PPC970_Unit = 7,
Dale Johannesenb384ab92008-10-29 18:26:45 +0000205 isBarrier = 1, isCall = 1, isReturn = 1, Uses = [RM] in
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000206def TAILBA8 : IForm<18, 0, 0, (outs), (ins aaddr:$dst),
207 "ba $dst", BrB,
208 []>;
209
210def : Pat<(PPCtc_return (i64 tglobaladdr:$dst), imm:$imm),
211 (TCRETURNdi8 tglobaladdr:$dst, imm:$imm)>;
212
213def : Pat<(PPCtc_return (i64 texternalsym:$dst), imm:$imm),
214 (TCRETURNdi8 texternalsym:$dst, imm:$imm)>;
215
216def : Pat<(PPCtc_return CTRRC8:$dst, imm:$imm),
217 (TCRETURNri8 CTRRC8:$dst, imm:$imm)>;
218
Hal Finkel99f823f2012-06-08 15:38:21 +0000219let isBranch = 1, isTerminator = 1, hasCtrlDep = 1, PPC970_Unit = 7 in {
220 let Defs = [CTR8], Uses = [CTR8] in {
Ulrich Weigand18430432012-11-13 19:15:52 +0000221 def BDZ8 : BForm_1<16, 18, 0, 0, (outs), (ins condbrtarget:$dst),
222 "bdz $dst">;
223 def BDNZ8 : BForm_1<16, 16, 0, 0, (outs), (ins condbrtarget:$dst),
224 "bdnz $dst">;
Hal Finkel99f823f2012-06-08 15:38:21 +0000225 }
226}
227
Hal Finkel234bb382011-12-07 06:34:06 +0000228// 64-but CR instructions
229def MTCRF8 : XFXForm_5<31, 144, (outs crbitm:$FXM), (ins G8RC:$rS),
230 "mtcrf $FXM, $rS", BrMCRX>,
231 PPC970_MicroCode, PPC970_Unit_CRU;
232
233def MFCR8pseud: XFXForm_3<31, 19, (outs G8RC:$rT), (ins crbitm:$FXM),
Will Schmidt91638152012-10-04 18:14:28 +0000234 "#MFCR8pseud", SprMFCR>,
Hal Finkel234bb382011-12-07 06:34:06 +0000235 PPC970_MicroCode, PPC970_Unit_CRU;
236
237def MFCR8 : XFXForm_3<31, 19, (outs G8RC:$rT), (ins),
238 "mfcr $rT", SprMFCR>,
239 PPC970_MicroCode, PPC970_Unit_CRU;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000240
Hal Finkel7ee74a62013-03-21 21:37:52 +0000241let hasSideEffects = 1, isBarrier = 1, isCodeGenOnly = 1,
242 usesCustomInserter = 1 in {
243 def EH_SjLj_SetJmp64 : Pseudo<(outs GPRC:$dst), (ins memr:$buf),
244 "#EH_SJLJ_SETJMP64",
245 [(set GPRC:$dst, (PPCeh_sjlj_setjmp addr:$buf))]>,
246 Requires<[In64BitMode]>;
247 let isTerminator = 1 in
248 def EH_SjLj_LongJmp64 : Pseudo<(outs), (ins memr:$buf),
249 "#EH_SJLJ_LONGJMP64",
250 [(PPCeh_sjlj_longjmp addr:$buf)]>,
251 Requires<[In64BitMode]>;
252}
253
Chris Lattner6a5339b2006-11-14 18:44:47 +0000254//===----------------------------------------------------------------------===//
255// 64-bit SPR manipulation instrs.
256
Dale Johannesen639076f2008-10-23 20:41:28 +0000257let Uses = [CTR8] in {
Evan Cheng64d80e32007-07-19 01:14:50 +0000258def MFCTR8 : XFXForm_1_ext<31, 339, 9, (outs G8RC:$rT), (ins),
259 "mfctr $rT", SprMFSPR>,
Chris Lattner6a5339b2006-11-14 18:44:47 +0000260 PPC970_DGroup_First, PPC970_Unit_FXU;
Dale Johannesen639076f2008-10-23 20:41:28 +0000261}
262let Pattern = [(PPCmtctr G8RC:$rS)], Defs = [CTR8] in {
Evan Cheng64d80e32007-07-19 01:14:50 +0000263def MTCTR8 : XFXForm_7_ext<31, 467, 9, (outs), (ins G8RC:$rS),
264 "mtctr $rS", SprMTSPR>,
Chris Lattner6a5339b2006-11-14 18:44:47 +0000265 PPC970_DGroup_First, PPC970_Unit_FXU;
Chris Lattner2e6b77d2006-06-27 18:36:44 +0000266}
Chris Lattner563ecfb2006-06-27 18:18:41 +0000267
Hal Finkel8cc34742012-08-04 14:10:46 +0000268let Pattern = [(set G8RC:$rT, readcyclecounter)] in
Hal Finkelf45717e2012-08-06 21:21:44 +0000269def MFTB8 : XFXForm_1_ext<31, 339, 268, (outs G8RC:$rT), (ins),
270 "mfspr $rT, 268", SprMFTB>,
Hal Finkel8cc34742012-08-04 14:10:46 +0000271 PPC970_DGroup_First, PPC970_Unit_FXU;
Hal Finkel8da94ad2012-08-07 17:04:20 +0000272// Note that encoding mftb using mfspr is now the preferred form,
273// and has been since at least ISA v2.03. The mftb instruction has
274// now been phased out. Using mfspr, however, is known not to work on
275// the POWER3.
Hal Finkel8cc34742012-08-04 14:10:46 +0000276
Evan Cheng071a2792007-09-11 19:55:27 +0000277let Defs = [X1], Uses = [X1] in
Will Schmidt91638152012-10-04 18:14:28 +0000278def DYNALLOC8 : Pseudo<(outs G8RC:$result), (ins G8RC:$negsize, memri:$fpsi),"#DYNALLOC8",
Jim Laskey2f616bf2006-11-16 22:43:37 +0000279 [(set G8RC:$result,
Evan Cheng071a2792007-09-11 19:55:27 +0000280 (PPCdynalloc G8RC:$negsize, iaddr:$fpsi))]>;
Jim Laskey2f616bf2006-11-16 22:43:37 +0000281
Dale Johannesen639076f2008-10-23 20:41:28 +0000282let Defs = [LR8] in {
Evan Cheng64d80e32007-07-19 01:14:50 +0000283def MTLR8 : XFXForm_7_ext<31, 467, 8, (outs), (ins G8RC:$rS),
284 "mtlr $rS", SprMTSPR>,
Chris Lattner6a5339b2006-11-14 18:44:47 +0000285 PPC970_DGroup_First, PPC970_Unit_FXU;
Dale Johannesen639076f2008-10-23 20:41:28 +0000286}
287let Uses = [LR8] in {
Evan Cheng64d80e32007-07-19 01:14:50 +0000288def MFLR8 : XFXForm_1_ext<31, 339, 8, (outs G8RC:$rT), (ins),
289 "mflr $rT", SprMFSPR>,
Chris Lattner6a5339b2006-11-14 18:44:47 +0000290 PPC970_DGroup_First, PPC970_Unit_FXU;
Dale Johannesen639076f2008-10-23 20:41:28 +0000291}
Chris Lattner6a5339b2006-11-14 18:44:47 +0000292
Chris Lattner563ecfb2006-06-27 18:18:41 +0000293//===----------------------------------------------------------------------===//
Chris Lattner956f43c2006-06-16 20:22:01 +0000294// Fixed point instructions.
295//
296
297let PPC970_Unit = 1 in { // FXU Operations.
298
Hal Finkelf3c38282012-08-28 02:10:33 +0000299let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in {
Evan Cheng64d80e32007-07-19 01:14:50 +0000300def LI8 : DForm_2_r0<14, (outs G8RC:$rD), (ins symbolLo64:$imm),
Hal Finkel16803092012-06-12 19:01:24 +0000301 "li $rD, $imm", IntSimple,
Chris Lattner0ea70b22006-06-20 22:34:10 +0000302 [(set G8RC:$rD, immSExt16:$imm)]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000303def LIS8 : DForm_2_r0<15, (outs G8RC:$rD), (ins symbolHi64:$imm),
Hal Finkel16803092012-06-12 19:01:24 +0000304 "lis $rD, $imm", IntSimple,
Chris Lattner0ea70b22006-06-20 22:34:10 +0000305 [(set G8RC:$rD, imm16ShiftedSExt:$imm)]>;
Hal Finkelf3c38282012-08-28 02:10:33 +0000306}
Chris Lattner0ea70b22006-06-20 22:34:10 +0000307
308// Logical ops.
Evan Cheng64d80e32007-07-19 01:14:50 +0000309def NAND8: XForm_6<31, 476, (outs G8RC:$rA), (ins G8RC:$rS, G8RC:$rB),
Hal Finkel16803092012-06-12 19:01:24 +0000310 "nand $rA, $rS, $rB", IntSimple,
Chris Lattnerf2c5bca2006-06-20 23:11:59 +0000311 [(set G8RC:$rA, (not (and G8RC:$rS, G8RC:$rB)))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000312def AND8 : XForm_6<31, 28, (outs G8RC:$rA), (ins G8RC:$rS, G8RC:$rB),
Hal Finkel16803092012-06-12 19:01:24 +0000313 "and $rA, $rS, $rB", IntSimple,
Chris Lattnerf2c5bca2006-06-20 23:11:59 +0000314 [(set G8RC:$rA, (and G8RC:$rS, G8RC:$rB))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000315def ANDC8: XForm_6<31, 60, (outs G8RC:$rA), (ins G8RC:$rS, G8RC:$rB),
Hal Finkel16803092012-06-12 19:01:24 +0000316 "andc $rA, $rS, $rB", IntSimple,
Chris Lattnerf2c5bca2006-06-20 23:11:59 +0000317 [(set G8RC:$rA, (and G8RC:$rS, (not G8RC:$rB)))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000318def OR8 : XForm_6<31, 444, (outs G8RC:$rA), (ins G8RC:$rS, G8RC:$rB),
Hal Finkel16803092012-06-12 19:01:24 +0000319 "or $rA, $rS, $rB", IntSimple,
Chris Lattnerf2c5bca2006-06-20 23:11:59 +0000320 [(set G8RC:$rA, (or G8RC:$rS, G8RC:$rB))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000321def NOR8 : XForm_6<31, 124, (outs G8RC:$rA), (ins G8RC:$rS, G8RC:$rB),
Hal Finkel16803092012-06-12 19:01:24 +0000322 "nor $rA, $rS, $rB", IntSimple,
Chris Lattnerf2c5bca2006-06-20 23:11:59 +0000323 [(set G8RC:$rA, (not (or G8RC:$rS, G8RC:$rB)))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000324def ORC8 : XForm_6<31, 412, (outs G8RC:$rA), (ins G8RC:$rS, G8RC:$rB),
Hal Finkel16803092012-06-12 19:01:24 +0000325 "orc $rA, $rS, $rB", IntSimple,
Chris Lattnerf2c5bca2006-06-20 23:11:59 +0000326 [(set G8RC:$rA, (or G8RC:$rS, (not G8RC:$rB)))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000327def EQV8 : XForm_6<31, 284, (outs G8RC:$rA), (ins G8RC:$rS, G8RC:$rB),
Hal Finkel16803092012-06-12 19:01:24 +0000328 "eqv $rA, $rS, $rB", IntSimple,
Chris Lattnerf2c5bca2006-06-20 23:11:59 +0000329 [(set G8RC:$rA, (not (xor G8RC:$rS, G8RC:$rB)))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000330def XOR8 : XForm_6<31, 316, (outs G8RC:$rA), (ins G8RC:$rS, G8RC:$rB),
Hal Finkel16803092012-06-12 19:01:24 +0000331 "xor $rA, $rS, $rB", IntSimple,
Chris Lattnerf2c5bca2006-06-20 23:11:59 +0000332 [(set G8RC:$rA, (xor G8RC:$rS, G8RC:$rB))]>;
333
334// Logical ops with immediate.
Evan Cheng64d80e32007-07-19 01:14:50 +0000335def ANDIo8 : DForm_4<28, (outs G8RC:$dst), (ins G8RC:$src1, u16imm:$src2),
Chris Lattner0ea70b22006-06-20 22:34:10 +0000336 "andi. $dst, $src1, $src2", IntGeneral,
337 [(set G8RC:$dst, (and G8RC:$src1, immZExt16:$src2))]>,
338 isDOT;
Evan Cheng64d80e32007-07-19 01:14:50 +0000339def ANDISo8 : DForm_4<29, (outs G8RC:$dst), (ins G8RC:$src1, u16imm:$src2),
Chris Lattner0ea70b22006-06-20 22:34:10 +0000340 "andis. $dst, $src1, $src2", IntGeneral,
341 [(set G8RC:$dst, (and G8RC:$src1,imm16ShiftedZExt:$src2))]>,
342 isDOT;
Evan Cheng64d80e32007-07-19 01:14:50 +0000343def ORI8 : DForm_4<24, (outs G8RC:$dst), (ins G8RC:$src1, u16imm:$src2),
Hal Finkel16803092012-06-12 19:01:24 +0000344 "ori $dst, $src1, $src2", IntSimple,
Chris Lattner0ea70b22006-06-20 22:34:10 +0000345 [(set G8RC:$dst, (or G8RC:$src1, immZExt16:$src2))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000346def ORIS8 : DForm_4<25, (outs G8RC:$dst), (ins G8RC:$src1, u16imm:$src2),
Hal Finkel16803092012-06-12 19:01:24 +0000347 "oris $dst, $src1, $src2", IntSimple,
Chris Lattner0ea70b22006-06-20 22:34:10 +0000348 [(set G8RC:$dst, (or G8RC:$src1, imm16ShiftedZExt:$src2))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000349def XORI8 : DForm_4<26, (outs G8RC:$dst), (ins G8RC:$src1, u16imm:$src2),
Hal Finkel16803092012-06-12 19:01:24 +0000350 "xori $dst, $src1, $src2", IntSimple,
Chris Lattner0ea70b22006-06-20 22:34:10 +0000351 [(set G8RC:$dst, (xor G8RC:$src1, immZExt16:$src2))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000352def XORIS8 : DForm_4<27, (outs G8RC:$dst), (ins G8RC:$src1, u16imm:$src2),
Hal Finkel16803092012-06-12 19:01:24 +0000353 "xoris $dst, $src1, $src2", IntSimple,
Chris Lattner0ea70b22006-06-20 22:34:10 +0000354 [(set G8RC:$dst, (xor G8RC:$src1, imm16ShiftedZExt:$src2))]>;
355
Evan Cheng64d80e32007-07-19 01:14:50 +0000356def ADD8 : XOForm_1<31, 266, 0, (outs G8RC:$rT), (ins G8RC:$rA, G8RC:$rB),
Hal Finkel16803092012-06-12 19:01:24 +0000357 "add $rT, $rA, $rB", IntSimple,
Chris Lattner956f43c2006-06-16 20:22:01 +0000358 [(set G8RC:$rT, (add G8RC:$rA, G8RC:$rB))]>;
Bill Schmidtd7802bf2012-12-04 16:18:08 +0000359// ADD8 has a special form: reg = ADD8(reg, sym@tls) for use by the
360// initial-exec thread-local storage model.
361def ADD8TLS : XOForm_1<31, 266, 0, (outs G8RC:$rT), (ins G8RC:$rA, tlsreg:$rB),
Bill Schmidtdfebc4c2012-12-13 18:45:54 +0000362 "add $rT, $rA, $rB@tls", IntSimple,
Bill Schmidtd7802bf2012-12-04 16:18:08 +0000363 [(set G8RC:$rT, (add G8RC:$rA, tglobaltlsaddr:$rB))]>;
Chris Lattnerccde4cb2007-05-17 06:52:46 +0000364
Dale Johannesen8dffc812009-09-18 20:15:22 +0000365let Defs = [CARRY] in {
Evan Cheng64d80e32007-07-19 01:14:50 +0000366def ADDC8 : XOForm_1<31, 10, 0, (outs G8RC:$rT), (ins G8RC:$rA, G8RC:$rB),
Chris Lattnerccde4cb2007-05-17 06:52:46 +0000367 "addc $rT, $rA, $rB", IntGeneral,
368 [(set G8RC:$rT, (addc G8RC:$rA, G8RC:$rB))]>,
369 PPC970_DGroup_Cracked;
Dale Johannesen8dffc812009-09-18 20:15:22 +0000370def ADDIC8 : DForm_2<12, (outs G8RC:$rD), (ins G8RC:$rA, s16imm64:$imm),
371 "addic $rD, $rA, $imm", IntGeneral,
372 [(set G8RC:$rD, (addc G8RC:$rA, immSExt16:$imm))]>;
373}
Hal Finkela548afc2013-03-19 18:51:05 +0000374def ADDI8 : DForm_2<14, (outs G8RC:$rD), (ins G8RC_NOX0:$rA, s16imm64:$imm),
Hal Finkel16803092012-06-12 19:01:24 +0000375 "addi $rD, $rA, $imm", IntSimple,
Hal Finkela548afc2013-03-19 18:51:05 +0000376 [(set G8RC:$rD, (add G8RC_NOX0:$rA, immSExt16:$imm))]>;
377def ADDI8L : DForm_2<14, (outs G8RC:$rD), (ins G8RC_NOX0:$rA, symbolLo64:$imm),
Hal Finkel16803092012-06-12 19:01:24 +0000378 "addi $rD, $rA, $imm", IntSimple,
Hal Finkela548afc2013-03-19 18:51:05 +0000379 [(set G8RC:$rD, (add G8RC_NOX0:$rA, immSExt16:$imm))]>;
380def ADDIS8 : DForm_2<15, (outs G8RC:$rD), (ins G8RC_NOX0:$rA, symbolHi64:$imm),
Hal Finkel16803092012-06-12 19:01:24 +0000381 "addis $rD, $rA, $imm", IntSimple,
Hal Finkela548afc2013-03-19 18:51:05 +0000382 [(set G8RC:$rD, (add G8RC_NOX0:$rA,
383 imm16ShiftedSExt:$imm))]>;
Chris Lattner0ea70b22006-06-20 22:34:10 +0000384
Dale Johannesen8dffc812009-09-18 20:15:22 +0000385let Defs = [CARRY] in {
Evan Cheng64d80e32007-07-19 01:14:50 +0000386def SUBFIC8: DForm_2< 8, (outs G8RC:$rD), (ins G8RC:$rA, s16imm64:$imm),
Chris Lattner563ecfb2006-06-27 18:18:41 +0000387 "subfic $rD, $rA, $imm", IntGeneral,
388 [(set G8RC:$rD, (subc immSExt16:$imm, G8RC:$rA))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000389def SUBFC8 : XOForm_1<31, 8, 0, (outs G8RC:$rT), (ins G8RC:$rA, G8RC:$rB),
Chris Lattnerccde4cb2007-05-17 06:52:46 +0000390 "subfc $rT, $rA, $rB", IntGeneral,
391 [(set G8RC:$rT, (subc G8RC:$rB, G8RC:$rA))]>,
392 PPC970_DGroup_Cracked;
Dale Johannesen8dffc812009-09-18 20:15:22 +0000393}
394def SUBF8 : XOForm_1<31, 40, 0, (outs G8RC:$rT), (ins G8RC:$rA, G8RC:$rB),
395 "subf $rT, $rA, $rB", IntGeneral,
396 [(set G8RC:$rT, (sub G8RC:$rB, G8RC:$rA))]>;
397def NEG8 : XOForm_3<31, 104, 0, (outs G8RC:$rT), (ins G8RC:$rA),
Hal Finkel16803092012-06-12 19:01:24 +0000398 "neg $rT, $rA", IntSimple,
Dale Johannesen8dffc812009-09-18 20:15:22 +0000399 [(set G8RC:$rT, (ineg G8RC:$rA))]>;
400let Uses = [CARRY], Defs = [CARRY] in {
401def ADDE8 : XOForm_1<31, 138, 0, (outs G8RC:$rT), (ins G8RC:$rA, G8RC:$rB),
402 "adde $rT, $rA, $rB", IntGeneral,
403 [(set G8RC:$rT, (adde G8RC:$rA, G8RC:$rB))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000404def ADDME8 : XOForm_3<31, 234, 0, (outs G8RC:$rT), (ins G8RC:$rA),
Chris Lattnerccde4cb2007-05-17 06:52:46 +0000405 "addme $rT, $rA", IntGeneral,
Chris Lattner9f036412010-02-21 03:12:16 +0000406 [(set G8RC:$rT, (adde G8RC:$rA, -1))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000407def ADDZE8 : XOForm_3<31, 202, 0, (outs G8RC:$rT), (ins G8RC:$rA),
Chris Lattnerccde4cb2007-05-17 06:52:46 +0000408 "addze $rT, $rA", IntGeneral,
409 [(set G8RC:$rT, (adde G8RC:$rA, 0))]>;
Dale Johannesen8dffc812009-09-18 20:15:22 +0000410def SUBFE8 : XOForm_1<31, 136, 0, (outs G8RC:$rT), (ins G8RC:$rA, G8RC:$rB),
411 "subfe $rT, $rA, $rB", IntGeneral,
412 [(set G8RC:$rT, (sube G8RC:$rB, G8RC:$rA))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000413def SUBFME8 : XOForm_3<31, 232, 0, (outs G8RC:$rT), (ins G8RC:$rA),
Chris Lattnerccde4cb2007-05-17 06:52:46 +0000414 "subfme $rT, $rA", IntGeneral,
Chris Lattner9f036412010-02-21 03:12:16 +0000415 [(set G8RC:$rT, (sube -1, G8RC:$rA))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000416def SUBFZE8 : XOForm_3<31, 200, 0, (outs G8RC:$rT), (ins G8RC:$rA),
Chris Lattnerccde4cb2007-05-17 06:52:46 +0000417 "subfze $rT, $rA", IntGeneral,
418 [(set G8RC:$rT, (sube 0, G8RC:$rA))]>;
Dale Johannesen8dffc812009-09-18 20:15:22 +0000419}
Chris Lattnerccde4cb2007-05-17 06:52:46 +0000420
Chris Lattnerf27bb6d2006-06-20 21:23:06 +0000421
Evan Cheng64d80e32007-07-19 01:14:50 +0000422def MULHD : XOForm_1<31, 73, 0, (outs G8RC:$rT), (ins G8RC:$rA, G8RC:$rB),
Chris Lattner956f43c2006-06-16 20:22:01 +0000423 "mulhd $rT, $rA, $rB", IntMulHW,
424 [(set G8RC:$rT, (mulhs G8RC:$rA, G8RC:$rB))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000425def MULHDU : XOForm_1<31, 9, 0, (outs G8RC:$rT), (ins G8RC:$rA, G8RC:$rB),
Chris Lattner956f43c2006-06-16 20:22:01 +0000426 "mulhdu $rT, $rA, $rB", IntMulHWU,
427 [(set G8RC:$rT, (mulhu G8RC:$rA, G8RC:$rB))]>;
428
Evan Chengcaf778a2007-08-01 23:07:38 +0000429def CMPD : XForm_16_ext<31, 0, (outs CRRC:$crD), (ins G8RC:$rA, G8RC:$rB),
Chris Lattner956f43c2006-06-16 20:22:01 +0000430 "cmpd $crD, $rA, $rB", IntCompare>, isPPC64;
Evan Chengcaf778a2007-08-01 23:07:38 +0000431def CMPLD : XForm_16_ext<31, 32, (outs CRRC:$crD), (ins G8RC:$rA, G8RC:$rB),
Chris Lattner956f43c2006-06-16 20:22:01 +0000432 "cmpld $crD, $rA, $rB", IntCompare>, isPPC64;
Evan Chengcaf778a2007-08-01 23:07:38 +0000433def CMPDI : DForm_5_ext<11, (outs CRRC:$crD), (ins G8RC:$rA, s16imm:$imm),
Chris Lattner041e9d32006-06-26 23:53:10 +0000434 "cmpdi $crD, $rA, $imm", IntCompare>, isPPC64;
Evan Chengcaf778a2007-08-01 23:07:38 +0000435def CMPLDI : DForm_6_ext<10, (outs CRRC:$dst), (ins G8RC:$src1, u16imm:$src2),
Chris Lattner041e9d32006-06-26 23:53:10 +0000436 "cmpldi $dst, $src1, $src2", IntCompare>, isPPC64;
Chris Lattner956f43c2006-06-16 20:22:01 +0000437
Evan Cheng64d80e32007-07-19 01:14:50 +0000438def SLD : XForm_6<31, 27, (outs G8RC:$rA), (ins G8RC:$rS, GPRC:$rB),
Chris Lattner956f43c2006-06-16 20:22:01 +0000439 "sld $rA, $rS, $rB", IntRotateD,
Chris Lattneraf8ee842008-03-07 20:18:24 +0000440 [(set G8RC:$rA, (PPCshl G8RC:$rS, GPRC:$rB))]>, isPPC64;
Evan Cheng64d80e32007-07-19 01:14:50 +0000441def SRD : XForm_6<31, 539, (outs G8RC:$rA), (ins G8RC:$rS, GPRC:$rB),
Chris Lattner956f43c2006-06-16 20:22:01 +0000442 "srd $rA, $rS, $rB", IntRotateD,
Chris Lattneraf8ee842008-03-07 20:18:24 +0000443 [(set G8RC:$rA, (PPCsrl G8RC:$rS, GPRC:$rB))]>, isPPC64;
Dale Johannesen8dffc812009-09-18 20:15:22 +0000444let Defs = [CARRY] in {
Evan Cheng64d80e32007-07-19 01:14:50 +0000445def SRAD : XForm_6<31, 794, (outs G8RC:$rA), (ins G8RC:$rS, GPRC:$rB),
Chris Lattner956f43c2006-06-16 20:22:01 +0000446 "srad $rA, $rS, $rB", IntRotateD,
Chris Lattneraf8ee842008-03-07 20:18:24 +0000447 [(set G8RC:$rA, (PPCsra G8RC:$rS, GPRC:$rB))]>, isPPC64;
Dale Johannesen8dffc812009-09-18 20:15:22 +0000448}
Chris Lattner94c96cc2006-12-06 21:46:13 +0000449
Evan Cheng64d80e32007-07-19 01:14:50 +0000450def EXTSB8 : XForm_11<31, 954, (outs G8RC:$rA), (ins G8RC:$rS),
Hal Finkel16803092012-06-12 19:01:24 +0000451 "extsb $rA, $rS", IntSimple,
Chris Lattner94c96cc2006-12-06 21:46:13 +0000452 [(set G8RC:$rA, (sext_inreg G8RC:$rS, i8))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000453def EXTSH8 : XForm_11<31, 922, (outs G8RC:$rA), (ins G8RC:$rS),
Hal Finkel16803092012-06-12 19:01:24 +0000454 "extsh $rA, $rS", IntSimple,
Chris Lattner94c96cc2006-12-06 21:46:13 +0000455 [(set G8RC:$rA, (sext_inreg G8RC:$rS, i16))]>;
456
Evan Cheng64d80e32007-07-19 01:14:50 +0000457def EXTSW : XForm_11<31, 986, (outs G8RC:$rA), (ins G8RC:$rS),
Hal Finkel16803092012-06-12 19:01:24 +0000458 "extsw $rA, $rS", IntSimple,
Chris Lattner956f43c2006-06-16 20:22:01 +0000459 [(set G8RC:$rA, (sext_inreg G8RC:$rS, i32))]>, isPPC64;
460/// EXTSW_32 - Just like EXTSW, but works on '32-bit' registers.
Evan Cheng64d80e32007-07-19 01:14:50 +0000461def EXTSW_32 : XForm_11<31, 986, (outs GPRC:$rA), (ins GPRC:$rS),
Hal Finkel16803092012-06-12 19:01:24 +0000462 "extsw $rA, $rS", IntSimple,
Chris Lattner956f43c2006-06-16 20:22:01 +0000463 [(set GPRC:$rA, (PPCextsw_32 GPRC:$rS))]>, isPPC64;
Evan Cheng64d80e32007-07-19 01:14:50 +0000464def EXTSW_32_64 : XForm_11<31, 986, (outs G8RC:$rA), (ins GPRC:$rS),
Hal Finkel16803092012-06-12 19:01:24 +0000465 "extsw $rA, $rS", IntSimple,
Chris Lattner041e9d32006-06-26 23:53:10 +0000466 [(set G8RC:$rA, (sext GPRC:$rS))]>, isPPC64;
Chris Lattner956f43c2006-06-16 20:22:01 +0000467
Dale Johannesen8dffc812009-09-18 20:15:22 +0000468let Defs = [CARRY] in {
Evan Cheng64d80e32007-07-19 01:14:50 +0000469def SRADI : XSForm_1<31, 413, (outs G8RC:$rA), (ins G8RC:$rS, u6imm:$SH),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000470 "sradi $rA, $rS, $SH", IntRotateDI,
Chris Lattnere4172be2006-06-27 20:07:26 +0000471 [(set G8RC:$rA, (sra G8RC:$rS, (i32 imm:$SH)))]>, isPPC64;
Dale Johannesen8dffc812009-09-18 20:15:22 +0000472}
Evan Cheng64d80e32007-07-19 01:14:50 +0000473def CNTLZD : XForm_11<31, 58, (outs G8RC:$rA), (ins G8RC:$rS),
Chris Lattnerb6ead972007-03-25 04:44:03 +0000474 "cntlzd $rA, $rS", IntGeneral,
475 [(set G8RC:$rA, (ctlz G8RC:$rS))]>;
476
Evan Cheng64d80e32007-07-19 01:14:50 +0000477def DIVD : XOForm_1<31, 489, 0, (outs G8RC:$rT), (ins G8RC:$rA, G8RC:$rB),
Chris Lattner956f43c2006-06-16 20:22:01 +0000478 "divd $rT, $rA, $rB", IntDivD,
479 [(set G8RC:$rT, (sdiv G8RC:$rA, G8RC:$rB))]>, isPPC64,
480 PPC970_DGroup_First, PPC970_DGroup_Cracked;
Evan Cheng64d80e32007-07-19 01:14:50 +0000481def DIVDU : XOForm_1<31, 457, 0, (outs G8RC:$rT), (ins G8RC:$rA, G8RC:$rB),
Chris Lattner956f43c2006-06-16 20:22:01 +0000482 "divdu $rT, $rA, $rB", IntDivD,
483 [(set G8RC:$rT, (udiv G8RC:$rA, G8RC:$rB))]>, isPPC64,
484 PPC970_DGroup_First, PPC970_DGroup_Cracked;
Evan Cheng64d80e32007-07-19 01:14:50 +0000485def MULLD : XOForm_1<31, 233, 0, (outs G8RC:$rT), (ins G8RC:$rA, G8RC:$rB),
Chris Lattner956f43c2006-06-16 20:22:01 +0000486 "mulld $rT, $rA, $rB", IntMulHD,
487 [(set G8RC:$rT, (mul G8RC:$rA, G8RC:$rB))]>, isPPC64;
488
Chris Lattner041e9d32006-06-26 23:53:10 +0000489
Chris Lattner8e28b5c2006-11-15 23:24:18 +0000490let isCommutable = 1 in {
Chris Lattner956f43c2006-06-16 20:22:01 +0000491def RLDIMI : MDForm_1<30, 3,
Evan Cheng64d80e32007-07-19 01:14:50 +0000492 (outs G8RC:$rA), (ins G8RC:$rSi, G8RC:$rS, u6imm:$SH, u6imm:$MB),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000493 "rldimi $rA, $rS, $SH, $MB", IntRotateDI,
Chris Lattner8e28b5c2006-11-15 23:24:18 +0000494 []>, isPPC64, RegConstraint<"$rSi = $rA">,
495 NoEncode<"$rSi">;
Chris Lattner956f43c2006-06-16 20:22:01 +0000496}
497
498// Rotate instructions.
Evan Cheng67c906d2007-09-04 20:20:29 +0000499def RLDCL : MDForm_1<30, 0,
Adhemerval Zanellaedf5e9a2012-10-26 12:09:58 +0000500 (outs G8RC:$rA), (ins G8RC:$rS, GPRC:$rB, u6imm:$MBE),
501 "rldcl $rA, $rS, $rB, $MBE", IntRotateD,
Evan Cheng67c906d2007-09-04 20:20:29 +0000502 []>, isPPC64;
Chris Lattner956f43c2006-06-16 20:22:01 +0000503def RLDICL : MDForm_1<30, 0,
Adhemerval Zanellaedf5e9a2012-10-26 12:09:58 +0000504 (outs G8RC:$rA), (ins G8RC:$rS, u6imm:$SH, u6imm:$MBE),
505 "rldicl $rA, $rS, $SH, $MBE", IntRotateDI,
Chris Lattner956f43c2006-06-16 20:22:01 +0000506 []>, isPPC64;
507def RLDICR : MDForm_1<30, 1,
Adhemerval Zanellaedf5e9a2012-10-26 12:09:58 +0000508 (outs G8RC:$rA), (ins G8RC:$rS, u6imm:$SH, u6imm:$MBE),
509 "rldicr $rA, $rS, $SH, $MBE", IntRotateDI,
Chris Lattner956f43c2006-06-16 20:22:01 +0000510 []>, isPPC64;
Hal Finkel234bb382011-12-07 06:34:06 +0000511
512def RLWINM8 : MForm_2<21,
513 (outs G8RC:$rA), (ins G8RC:$rS, u5imm:$SH, u5imm:$MB, u5imm:$ME),
514 "rlwinm $rA, $rS, $SH, $MB, $ME", IntGeneral,
515 []>;
516
Ulrich Weigandbc40df32012-11-13 19:14:19 +0000517def ISEL8 : AForm_4<31, 15,
Hal Finkela548afc2013-03-19 18:51:05 +0000518 (outs G8RC:$rT), (ins G8RC_NOX0:$rA, G8RC:$rB, pred:$cond),
Hal Finkel009f7af2012-06-22 23:10:08 +0000519 "isel $rT, $rA, $rB, $cond", IntGeneral,
520 []>;
Chris Lattner041e9d32006-06-26 23:53:10 +0000521} // End FXU Operations.
Chris Lattner956f43c2006-06-16 20:22:01 +0000522
523
524//===----------------------------------------------------------------------===//
525// Load/Store instructions.
526//
527
528
Chris Lattner518f9c72006-07-14 04:42:02 +0000529// Sign extending loads.
Dan Gohman15511cf2008-12-03 18:15:48 +0000530let canFoldAsLoad = 1, PPC970_Unit = 2 in {
Evan Cheng64d80e32007-07-19 01:14:50 +0000531def LHA8: DForm_1<42, (outs G8RC:$rD), (ins memri:$src),
Chris Lattner518f9c72006-07-14 04:42:02 +0000532 "lha $rD, $src", LdStLHA,
Evan Cheng466685d2006-10-09 20:57:25 +0000533 [(set G8RC:$rD, (sextloadi16 iaddr:$src))]>,
Chris Lattner518f9c72006-07-14 04:42:02 +0000534 PPC970_DGroup_Cracked;
Evan Cheng64d80e32007-07-19 01:14:50 +0000535def LWA : DSForm_1<58, 2, (outs G8RC:$rD), (ins memrix:$src),
Chris Lattner047854f2006-06-20 00:38:36 +0000536 "lwa $rD, $src", LdStLWA,
Hal Finkel08a215c2013-03-18 23:00:58 +0000537 [(set G8RC:$rD,
538 (aligned4sextloadi32 ixaddr:$src))]>, isPPC64,
Chris Lattner047854f2006-06-20 00:38:36 +0000539 PPC970_DGroup_Cracked;
Evan Cheng64d80e32007-07-19 01:14:50 +0000540def LHAX8: XForm_1<31, 343, (outs G8RC:$rD), (ins memrr:$src),
Chris Lattner518f9c72006-07-14 04:42:02 +0000541 "lhax $rD, $src", LdStLHA,
Evan Cheng466685d2006-10-09 20:57:25 +0000542 [(set G8RC:$rD, (sextloadi16 xaddr:$src))]>,
Chris Lattner518f9c72006-07-14 04:42:02 +0000543 PPC970_DGroup_Cracked;
Evan Cheng64d80e32007-07-19 01:14:50 +0000544def LWAX : XForm_1<31, 341, (outs G8RC:$rD), (ins memrr:$src),
Chris Lattner956f43c2006-06-16 20:22:01 +0000545 "lwax $rD, $src", LdStLHA,
Evan Cheng466685d2006-10-09 20:57:25 +0000546 [(set G8RC:$rD, (sextloadi32 xaddr:$src))]>, isPPC64,
Chris Lattner956f43c2006-06-16 20:22:01 +0000547 PPC970_DGroup_Cracked;
Chris Lattner518f9c72006-07-14 04:42:02 +0000548
Chris Lattner94e509c2006-11-10 23:58:45 +0000549// Update forms.
Ulrich Weiganddff4d152013-03-19 19:53:27 +0000550let mayLoad = 1 in {
Ulrich Weigand8353d1e2013-03-19 19:52:30 +0000551def LHAU8 : DForm_1<43, (outs G8RC:$rD, ptr_rc_nor0:$ea_result),
552 (ins memri:$addr),
553 "lhau $rD, $addr", LdStLHAU,
554 []>, RegConstraint<"$addr.reg = $ea_result">,
Chris Lattner8e28b5c2006-11-15 23:24:18 +0000555 NoEncode<"$ea_result">;
Chris Lattner94e509c2006-11-10 23:58:45 +0000556// NO LWAU!
557
Hal Finkela548afc2013-03-19 18:51:05 +0000558def LHAUX8 : XForm_1<31, 375, (outs G8RC:$rD, ptr_rc_nor0:$ea_result),
Hal Finkel0fcdd8b2012-06-20 15:43:03 +0000559 (ins memrr:$addr),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000560 "lhaux $rD, $addr", LdStLHAU,
Ulrich Weigand89ec8472013-03-22 14:59:13 +0000561 []>, RegConstraint<"$addr.ptrreg = $ea_result">,
Hal Finkel0fcdd8b2012-06-20 15:43:03 +0000562 NoEncode<"$ea_result">;
Hal Finkela548afc2013-03-19 18:51:05 +0000563def LWAUX : XForm_1<31, 373, (outs G8RC:$rD, ptr_rc_nor0:$ea_result),
Hal Finkel0fcdd8b2012-06-20 15:43:03 +0000564 (ins memrr:$addr),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000565 "lwaux $rD, $addr", LdStLHAU,
Ulrich Weigand89ec8472013-03-22 14:59:13 +0000566 []>, RegConstraint<"$addr.ptrreg = $ea_result">,
Hal Finkel0fcdd8b2012-06-20 15:43:03 +0000567 NoEncode<"$ea_result">, isPPC64;
Chris Lattner94e509c2006-11-10 23:58:45 +0000568}
Ulrich Weiganddff4d152013-03-19 19:53:27 +0000569}
Chris Lattner94e509c2006-11-10 23:58:45 +0000570
Chris Lattner518f9c72006-07-14 04:42:02 +0000571// Zero extending loads.
Dan Gohman15511cf2008-12-03 18:15:48 +0000572let canFoldAsLoad = 1, PPC970_Unit = 2 in {
Evan Cheng64d80e32007-07-19 01:14:50 +0000573def LBZ8 : DForm_1<34, (outs G8RC:$rD), (ins memri:$src),
Hal Finkel20b529b2012-04-01 04:44:16 +0000574 "lbz $rD, $src", LdStLoad,
Evan Cheng466685d2006-10-09 20:57:25 +0000575 [(set G8RC:$rD, (zextloadi8 iaddr:$src))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000576def LHZ8 : DForm_1<40, (outs G8RC:$rD), (ins memri:$src),
Hal Finkel20b529b2012-04-01 04:44:16 +0000577 "lhz $rD, $src", LdStLoad,
Evan Cheng466685d2006-10-09 20:57:25 +0000578 [(set G8RC:$rD, (zextloadi16 iaddr:$src))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000579def LWZ8 : DForm_1<32, (outs G8RC:$rD), (ins memri:$src),
Hal Finkel20b529b2012-04-01 04:44:16 +0000580 "lwz $rD, $src", LdStLoad,
Evan Cheng466685d2006-10-09 20:57:25 +0000581 [(set G8RC:$rD, (zextloadi32 iaddr:$src))]>, isPPC64;
Chris Lattner518f9c72006-07-14 04:42:02 +0000582
Evan Cheng64d80e32007-07-19 01:14:50 +0000583def LBZX8 : XForm_1<31, 87, (outs G8RC:$rD), (ins memrr:$src),
Hal Finkel20b529b2012-04-01 04:44:16 +0000584 "lbzx $rD, $src", LdStLoad,
Evan Cheng466685d2006-10-09 20:57:25 +0000585 [(set G8RC:$rD, (zextloadi8 xaddr:$src))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000586def LHZX8 : XForm_1<31, 279, (outs G8RC:$rD), (ins memrr:$src),
Hal Finkel20b529b2012-04-01 04:44:16 +0000587 "lhzx $rD, $src", LdStLoad,
Evan Cheng466685d2006-10-09 20:57:25 +0000588 [(set G8RC:$rD, (zextloadi16 xaddr:$src))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000589def LWZX8 : XForm_1<31, 23, (outs G8RC:$rD), (ins memrr:$src),
Hal Finkel20b529b2012-04-01 04:44:16 +0000590 "lwzx $rD, $src", LdStLoad,
Evan Cheng466685d2006-10-09 20:57:25 +0000591 [(set G8RC:$rD, (zextloadi32 xaddr:$src))]>;
Chris Lattner94e509c2006-11-10 23:58:45 +0000592
593
594// Update forms.
Dan Gohman41474ba2008-12-03 02:30:17 +0000595let mayLoad = 1 in {
Hal Finkela548afc2013-03-19 18:51:05 +0000596def LBZU8 : DForm_1<35, (outs G8RC:$rD, ptr_rc_nor0:$ea_result), (ins memri:$addr),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000597 "lbzu $rD, $addr", LdStLoadUpd,
Chris Lattner8e28b5c2006-11-15 23:24:18 +0000598 []>, RegConstraint<"$addr.reg = $ea_result">,
599 NoEncode<"$ea_result">;
Hal Finkela548afc2013-03-19 18:51:05 +0000600def LHZU8 : DForm_1<41, (outs G8RC:$rD, ptr_rc_nor0:$ea_result), (ins memri:$addr),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000601 "lhzu $rD, $addr", LdStLoadUpd,
Chris Lattner8e28b5c2006-11-15 23:24:18 +0000602 []>, RegConstraint<"$addr.reg = $ea_result">,
603 NoEncode<"$ea_result">;
Hal Finkela548afc2013-03-19 18:51:05 +0000604def LWZU8 : DForm_1<33, (outs G8RC:$rD, ptr_rc_nor0:$ea_result), (ins memri:$addr),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000605 "lwzu $rD, $addr", LdStLoadUpd,
Chris Lattner8e28b5c2006-11-15 23:24:18 +0000606 []>, RegConstraint<"$addr.reg = $ea_result">,
607 NoEncode<"$ea_result">;
Hal Finkel0fcdd8b2012-06-20 15:43:03 +0000608
Hal Finkela548afc2013-03-19 18:51:05 +0000609def LBZUX8 : XForm_1<31, 119, (outs G8RC:$rD, ptr_rc_nor0:$ea_result),
Hal Finkel0fcdd8b2012-06-20 15:43:03 +0000610 (ins memrr:$addr),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000611 "lbzux $rD, $addr", LdStLoadUpd,
Ulrich Weigand89ec8472013-03-22 14:59:13 +0000612 []>, RegConstraint<"$addr.ptrreg = $ea_result">,
Hal Finkel0fcdd8b2012-06-20 15:43:03 +0000613 NoEncode<"$ea_result">;
Hal Finkela548afc2013-03-19 18:51:05 +0000614def LHZUX8 : XForm_1<31, 311, (outs G8RC:$rD, ptr_rc_nor0:$ea_result),
Hal Finkel0fcdd8b2012-06-20 15:43:03 +0000615 (ins memrr:$addr),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000616 "lhzux $rD, $addr", LdStLoadUpd,
Ulrich Weigand89ec8472013-03-22 14:59:13 +0000617 []>, RegConstraint<"$addr.ptrreg = $ea_result">,
Hal Finkel0fcdd8b2012-06-20 15:43:03 +0000618 NoEncode<"$ea_result">;
Hal Finkela548afc2013-03-19 18:51:05 +0000619def LWZUX8 : XForm_1<31, 55, (outs G8RC:$rD, ptr_rc_nor0:$ea_result),
Hal Finkel0fcdd8b2012-06-20 15:43:03 +0000620 (ins memrr:$addr),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000621 "lwzux $rD, $addr", LdStLoadUpd,
Ulrich Weigand89ec8472013-03-22 14:59:13 +0000622 []>, RegConstraint<"$addr.ptrreg = $ea_result">,
Hal Finkel0fcdd8b2012-06-20 15:43:03 +0000623 NoEncode<"$ea_result">;
Chris Lattner94e509c2006-11-10 23:58:45 +0000624}
Dan Gohman41474ba2008-12-03 02:30:17 +0000625}
Chris Lattner518f9c72006-07-14 04:42:02 +0000626
627
628// Full 8-byte loads.
Dan Gohman15511cf2008-12-03 18:15:48 +0000629let canFoldAsLoad = 1, PPC970_Unit = 2 in {
Evan Cheng64d80e32007-07-19 01:14:50 +0000630def LD : DSForm_1<58, 0, (outs G8RC:$rD), (ins memrix:$src),
Chris Lattner518f9c72006-07-14 04:42:02 +0000631 "ld $rD, $src", LdStLD,
Hal Finkel08a215c2013-03-18 23:00:58 +0000632 [(set G8RC:$rD, (aligned4load ixaddr:$src))]>, isPPC64;
Bill Schmidt34a9d4b2012-11-27 17:35:46 +0000633def LDrs : DSForm_1<58, 0, (outs G8RC:$rD), (ins memrs:$src),
634 "ld $rD, $src", LdStLD,
635 []>, isPPC64;
636// The following three definitions are selected for small code model only.
637// Otherwise, we need to create two instructions to form a 32-bit offset,
638// so we have a custom matcher for TOC_ENTRY in PPCDAGToDAGIsel::Select().
Chris Lattnerab638642010-11-15 03:48:58 +0000639def LDtoc: Pseudo<(outs G8RC:$rD), (ins tocentry:$disp, G8RC:$reg),
Will Schmidt91638152012-10-04 18:14:28 +0000640 "#LDtoc",
Chris Lattnerab638642010-11-15 03:48:58 +0000641 [(set G8RC:$rD,
Tilmann Scheller6b16eff2009-08-15 11:54:46 +0000642 (PPCtoc_entry tglobaladdr:$disp, G8RC:$reg))]>, isPPC64;
Roman Divacky9fb8b492012-08-24 16:26:02 +0000643def LDtocJTI: Pseudo<(outs G8RC:$rD), (ins tocentry:$disp, G8RC:$reg),
Will Schmidt91638152012-10-04 18:14:28 +0000644 "#LDtocJTI",
Roman Divacky9fb8b492012-08-24 16:26:02 +0000645 [(set G8RC:$rD,
646 (PPCtoc_entry tjumptable:$disp, G8RC:$reg))]>, isPPC64;
647def LDtocCPT: Pseudo<(outs G8RC:$rD), (ins tocentry:$disp, G8RC:$reg),
Will Schmidt91638152012-10-04 18:14:28 +0000648 "#LDtocCPT",
Roman Divacky9fb8b492012-08-24 16:26:02 +0000649 [(set G8RC:$rD,
650 (PPCtoc_entry tconstpool:$disp, G8RC:$reg))]>, isPPC64;
Hal Finkel31610392012-02-24 17:54:01 +0000651
652let hasSideEffects = 1 in {
Adhemerval Zanella18560fa2012-10-25 14:29:13 +0000653let RST = 2, DS = 2 in
654def LDinto_toc: DSForm_1a<58, 0, (outs), (ins G8RC:$reg),
Tilmann Scheller3a84dae2009-12-18 13:00:15 +0000655 "ld 2, 8($reg)", LdStLD,
656 [(PPCload_toc G8RC:$reg)]>, isPPC64;
Chris Lattner142b5312010-11-14 22:48:15 +0000657
Adhemerval Zanella18560fa2012-10-25 14:29:13 +0000658let RST = 2, DS = 10, RA = 1 in
659def LDtoc_restore : DSForm_1a<58, 0, (outs), (ins),
Tilmann Scheller3a84dae2009-12-18 13:00:15 +0000660 "ld 2, 40(1)", LdStLD,
Chris Lattner6135a962010-11-14 22:22:59 +0000661 [(PPCtoc_restore)]>, isPPC64;
Hal Finkel31610392012-02-24 17:54:01 +0000662}
Evan Cheng64d80e32007-07-19 01:14:50 +0000663def LDX : XForm_1<31, 21, (outs G8RC:$rD), (ins memrr:$src),
Chris Lattner518f9c72006-07-14 04:42:02 +0000664 "ldx $rD, $src", LdStLD,
665 [(set G8RC:$rD, (load xaddr:$src))]>, isPPC64;
Chris Lattner94e509c2006-11-10 23:58:45 +0000666
Dan Gohman41474ba2008-12-03 02:30:17 +0000667let mayLoad = 1 in
Hal Finkela548afc2013-03-19 18:51:05 +0000668def LDU : DSForm_1<58, 1, (outs G8RC:$rD, ptr_rc_nor0:$ea_result), (ins memrix:$addr),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000669 "ldu $rD, $addr", LdStLDU,
Chris Lattner8e28b5c2006-11-15 23:24:18 +0000670 []>, RegConstraint<"$addr.reg = $ea_result">, isPPC64,
671 NoEncode<"$ea_result">;
Chris Lattner94e509c2006-11-10 23:58:45 +0000672
Hal Finkela548afc2013-03-19 18:51:05 +0000673def LDUX : XForm_1<31, 53, (outs G8RC:$rD, ptr_rc_nor0:$ea_result),
Hal Finkel0fcdd8b2012-06-20 15:43:03 +0000674 (ins memrr:$addr),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000675 "ldux $rD, $addr", LdStLDU,
Ulrich Weigand89ec8472013-03-22 14:59:13 +0000676 []>, RegConstraint<"$addr.ptrreg = $ea_result">,
Hal Finkel0fcdd8b2012-06-20 15:43:03 +0000677 NoEncode<"$ea_result">, isPPC64;
Chris Lattner956f43c2006-06-16 20:22:01 +0000678}
Chris Lattner518f9c72006-07-14 04:42:02 +0000679
Tilmann Scheller3a84dae2009-12-18 13:00:15 +0000680def : Pat<(PPCload ixaddr:$src),
681 (LD ixaddr:$src)>;
682def : Pat<(PPCload xaddr:$src),
683 (LDX xaddr:$src)>;
684
Bill Schmidt53b0b0e2013-02-21 17:12:27 +0000685// Support for medium and large code model.
Bill Schmidt34a9d4b2012-11-27 17:35:46 +0000686def ADDIStocHA: Pseudo<(outs G8RC:$rD), (ins G8RC:$reg, tocentry:$disp),
687 "#ADDIStocHA",
688 [(set G8RC:$rD,
689 (PPCaddisTocHA G8RC:$reg, tglobaladdr:$disp))]>,
690 isPPC64;
691def LDtocL: Pseudo<(outs G8RC:$rD), (ins tocentry:$disp, G8RC:$reg),
692 "#LDtocL",
693 [(set G8RC:$rD,
694 (PPCldTocL tglobaladdr:$disp, G8RC:$reg))]>, isPPC64;
695def ADDItocL: Pseudo<(outs G8RC:$rD), (ins G8RC:$reg, tocentry:$disp),
696 "#ADDItocL",
697 [(set G8RC:$rD,
698 (PPCaddiTocL G8RC:$reg, tglobaladdr:$disp))]>, isPPC64;
699
Bill Schmidtd7802bf2012-12-04 16:18:08 +0000700// Support for thread-local storage.
Bill Schmidtb453e162012-12-14 17:02:38 +0000701def ADDISgotTprelHA: Pseudo<(outs G8RC:$rD), (ins G8RC:$reg, symbolHi64:$disp),
702 "#ADDISgotTprelHA",
703 [(set G8RC:$rD,
704 (PPCaddisGotTprelHA G8RC:$reg,
705 tglobaltlsaddr:$disp))]>,
706 isPPC64;
707def LDgotTprelL: Pseudo<(outs G8RC:$rD), (ins symbolLo64:$disp, G8RC:$reg),
708 "#LDgotTprelL",
709 [(set G8RC:$rD,
710 (PPCldGotTprelL tglobaltlsaddr:$disp, G8RC:$reg))]>,
711 isPPC64;
Bill Schmidtd7802bf2012-12-04 16:18:08 +0000712def : Pat<(PPCaddTls G8RC:$in, tglobaltlsaddr:$g),
713 (ADD8TLS G8RC:$in, tglobaltlsaddr:$g)>;
Bill Schmidt57ac1f42012-12-11 20:30:11 +0000714def ADDIStlsgdHA: Pseudo<(outs G8RC:$rD), (ins G8RC:$reg, symbolHi64:$disp),
715 "#ADDIStlsgdHA",
716 [(set G8RC:$rD,
Bill Schmidt1e18b862012-12-13 20:57:10 +0000717 (PPCaddisTlsgdHA G8RC:$reg, tglobaltlsaddr:$disp))]>,
Bill Schmidt57ac1f42012-12-11 20:30:11 +0000718 isPPC64;
719def ADDItlsgdL : Pseudo<(outs G8RC:$rD), (ins G8RC:$reg, symbolLo64:$disp),
720 "#ADDItlsgdL",
721 [(set G8RC:$rD,
Bill Schmidt1e18b862012-12-13 20:57:10 +0000722 (PPCaddiTlsgdL G8RC:$reg, tglobaltlsaddr:$disp))]>,
Bill Schmidt57ac1f42012-12-11 20:30:11 +0000723 isPPC64;
724def GETtlsADDR : Pseudo<(outs G8RC:$rD), (ins G8RC:$reg, tlsgd:$sym),
725 "#GETtlsADDR",
726 [(set G8RC:$rD,
Bill Schmidt1e18b862012-12-13 20:57:10 +0000727 (PPCgetTlsAddr G8RC:$reg, tglobaltlsaddr:$sym))]>,
Bill Schmidt57ac1f42012-12-11 20:30:11 +0000728 isPPC64;
Bill Schmidt349c2782012-12-12 19:29:35 +0000729def ADDIStlsldHA: Pseudo<(outs G8RC:$rD), (ins G8RC:$reg, symbolHi64:$disp),
730 "#ADDIStlsldHA",
731 [(set G8RC:$rD,
Bill Schmidt1e18b862012-12-13 20:57:10 +0000732 (PPCaddisTlsldHA G8RC:$reg, tglobaltlsaddr:$disp))]>,
Bill Schmidt349c2782012-12-12 19:29:35 +0000733 isPPC64;
734def ADDItlsldL : Pseudo<(outs G8RC:$rD), (ins G8RC:$reg, symbolLo64:$disp),
735 "#ADDItlsldL",
736 [(set G8RC:$rD,
Bill Schmidt1e18b862012-12-13 20:57:10 +0000737 (PPCaddiTlsldL G8RC:$reg, tglobaltlsaddr:$disp))]>,
Bill Schmidt349c2782012-12-12 19:29:35 +0000738 isPPC64;
739def GETtlsldADDR : Pseudo<(outs G8RC:$rD), (ins G8RC:$reg, tlsgd:$sym),
740 "#GETtlsldADDR",
741 [(set G8RC:$rD,
Bill Schmidt1e18b862012-12-13 20:57:10 +0000742 (PPCgetTlsldAddr G8RC:$reg, tglobaltlsaddr:$sym))]>,
Bill Schmidt349c2782012-12-12 19:29:35 +0000743 isPPC64;
744def ADDISdtprelHA: Pseudo<(outs G8RC:$rD), (ins G8RC:$reg, symbolHi64:$disp),
745 "#ADDISdtprelHA",
746 [(set G8RC:$rD,
Bill Schmidt1e18b862012-12-13 20:57:10 +0000747 (PPCaddisDtprelHA G8RC:$reg,
748 tglobaltlsaddr:$disp))]>,
Bill Schmidt349c2782012-12-12 19:29:35 +0000749 isPPC64;
750def ADDIdtprelL : Pseudo<(outs G8RC:$rD), (ins G8RC:$reg, symbolLo64:$disp),
751 "#ADDIdtprelL",
752 [(set G8RC:$rD,
Bill Schmidt1e18b862012-12-13 20:57:10 +0000753 (PPCaddiDtprelL G8RC:$reg, tglobaltlsaddr:$disp))]>,
Bill Schmidt349c2782012-12-12 19:29:35 +0000754 isPPC64;
Bill Schmidtd7802bf2012-12-04 16:18:08 +0000755
Chris Lattner9c9fbf82008-01-06 05:53:26 +0000756let PPC970_Unit = 2 in {
Chris Lattner518f9c72006-07-14 04:42:02 +0000757// Truncating stores.
Evan Cheng64d80e32007-07-19 01:14:50 +0000758def STB8 : DForm_1<38, (outs), (ins G8RC:$rS, memri:$src),
Hal Finkel20b529b2012-04-01 04:44:16 +0000759 "stb $rS, $src", LdStStore,
Evan Cheng8b2794a2006-10-13 21:14:26 +0000760 [(truncstorei8 G8RC:$rS, iaddr:$src)]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000761def STH8 : DForm_1<44, (outs), (ins G8RC:$rS, memri:$src),
Hal Finkel20b529b2012-04-01 04:44:16 +0000762 "sth $rS, $src", LdStStore,
Evan Cheng8b2794a2006-10-13 21:14:26 +0000763 [(truncstorei16 G8RC:$rS, iaddr:$src)]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000764def STW8 : DForm_1<36, (outs), (ins G8RC:$rS, memri:$src),
Hal Finkel20b529b2012-04-01 04:44:16 +0000765 "stw $rS, $src", LdStStore,
Evan Cheng8b2794a2006-10-13 21:14:26 +0000766 [(truncstorei32 G8RC:$rS, iaddr:$src)]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000767def STBX8 : XForm_8<31, 215, (outs), (ins G8RC:$rS, memrr:$dst),
Hal Finkel20b529b2012-04-01 04:44:16 +0000768 "stbx $rS, $dst", LdStStore,
Evan Cheng8b2794a2006-10-13 21:14:26 +0000769 [(truncstorei8 G8RC:$rS, xaddr:$dst)]>,
Chris Lattner518f9c72006-07-14 04:42:02 +0000770 PPC970_DGroup_Cracked;
Evan Cheng64d80e32007-07-19 01:14:50 +0000771def STHX8 : XForm_8<31, 407, (outs), (ins G8RC:$rS, memrr:$dst),
Hal Finkel20b529b2012-04-01 04:44:16 +0000772 "sthx $rS, $dst", LdStStore,
Evan Cheng8b2794a2006-10-13 21:14:26 +0000773 [(truncstorei16 G8RC:$rS, xaddr:$dst)]>,
Chris Lattner518f9c72006-07-14 04:42:02 +0000774 PPC970_DGroup_Cracked;
Evan Cheng64d80e32007-07-19 01:14:50 +0000775def STWX8 : XForm_8<31, 151, (outs), (ins G8RC:$rS, memrr:$dst),
Hal Finkel20b529b2012-04-01 04:44:16 +0000776 "stwx $rS, $dst", LdStStore,
Evan Cheng8b2794a2006-10-13 21:14:26 +0000777 [(truncstorei32 G8RC:$rS, xaddr:$dst)]>,
Chris Lattner518f9c72006-07-14 04:42:02 +0000778 PPC970_DGroup_Cracked;
Chris Lattner80df01d2006-11-16 00:57:19 +0000779// Normal 8-byte stores.
Evan Cheng64d80e32007-07-19 01:14:50 +0000780def STD : DSForm_1<62, 0, (outs), (ins G8RC:$rS, memrix:$dst),
Chris Lattner80df01d2006-11-16 00:57:19 +0000781 "std $rS, $dst", LdStSTD,
Hal Finkel08a215c2013-03-18 23:00:58 +0000782 [(aligned4store G8RC:$rS, ixaddr:$dst)]>, isPPC64;
Evan Cheng64d80e32007-07-19 01:14:50 +0000783def STDX : XForm_8<31, 149, (outs), (ins G8RC:$rS, memrr:$dst),
Chris Lattner80df01d2006-11-16 00:57:19 +0000784 "stdx $rS, $dst", LdStSTD,
785 [(store G8RC:$rS, xaddr:$dst)]>, isPPC64,
786 PPC970_DGroup_Cracked;
Chris Lattner80df01d2006-11-16 00:57:19 +0000787// STD_32/STDX_32 - Just like STD/STDX, but uses a '32-bit' input register.
Evan Cheng64d80e32007-07-19 01:14:50 +0000788def STD_32 : DSForm_1<62, 0, (outs), (ins GPRC:$rT, memrix:$dst),
Chris Lattner80df01d2006-11-16 00:57:19 +0000789 "std $rT, $dst", LdStSTD,
790 [(PPCstd_32 GPRC:$rT, ixaddr:$dst)]>, isPPC64;
Evan Cheng64d80e32007-07-19 01:14:50 +0000791def STDX_32 : XForm_8<31, 149, (outs), (ins GPRC:$rT, memrr:$dst),
Chris Lattner80df01d2006-11-16 00:57:19 +0000792 "stdx $rT, $dst", LdStSTD,
793 [(PPCstd_32 GPRC:$rT, xaddr:$dst)]>, isPPC64,
794 PPC970_DGroup_Cracked;
Chris Lattner956f43c2006-06-16 20:22:01 +0000795}
796
Ulrich Weigand5882e3d2013-03-19 19:52:04 +0000797// Stores with Update (pre-inc).
798let PPC970_Unit = 2, mayStore = 1 in {
799def STBU8 : DForm_1<39, (outs ptr_rc_nor0:$ea_res), (ins G8RC:$rS, memri:$dst),
800 "stbu $rS, $dst", LdStStoreUpd, []>,
801 RegConstraint<"$dst.reg = $ea_res">, NoEncode<"$ea_res">;
802def STHU8 : DForm_1<45, (outs ptr_rc_nor0:$ea_res), (ins G8RC:$rS, memri:$dst),
803 "sthu $rS, $dst", LdStStoreUpd, []>,
804 RegConstraint<"$dst.reg = $ea_res">, NoEncode<"$ea_res">;
805def STWU8 : DForm_1<37, (outs ptr_rc_nor0:$ea_res), (ins G8RC:$rS, memri:$dst),
806 "stwu $rS, $dst", LdStStoreUpd, []>,
807 RegConstraint<"$dst.reg = $ea_res">, NoEncode<"$ea_res">;
808def STDU : DSForm_1<62, 1, (outs ptr_rc_nor0:$ea_res), (ins G8RC:$rS, memrix:$dst),
809 "stdu $rS, $dst", LdStSTDU, []>,
810 RegConstraint<"$dst.reg = $ea_res">, NoEncode<"$ea_res">,
811 isPPC64;
812
813def STBUX8: XForm_8<31, 247, (outs ptr_rc_nor0:$ea_res), (ins G8RC:$rS, memrr:$dst),
814 "stbux $rS, $dst", LdStStoreUpd, []>,
Ulrich Weigand89ec8472013-03-22 14:59:13 +0000815 RegConstraint<"$dst.ptrreg = $ea_res">, NoEncode<"$ea_res">,
Ulrich Weigand5882e3d2013-03-19 19:52:04 +0000816 PPC970_DGroup_Cracked;
817def STHUX8: XForm_8<31, 439, (outs ptr_rc_nor0:$ea_res), (ins G8RC:$rS, memrr:$dst),
818 "sthux $rS, $dst", LdStStoreUpd, []>,
Ulrich Weigand89ec8472013-03-22 14:59:13 +0000819 RegConstraint<"$dst.ptrreg = $ea_res">, NoEncode<"$ea_res">,
Ulrich Weigand5882e3d2013-03-19 19:52:04 +0000820 PPC970_DGroup_Cracked;
821def STWUX8: XForm_8<31, 183, (outs ptr_rc_nor0:$ea_res), (ins G8RC:$rS, memrr:$dst),
822 "stwux $rS, $dst", LdStStoreUpd, []>,
Ulrich Weigand89ec8472013-03-22 14:59:13 +0000823 RegConstraint<"$dst.ptrreg = $ea_res">, NoEncode<"$ea_res">,
Ulrich Weigand5882e3d2013-03-19 19:52:04 +0000824 PPC970_DGroup_Cracked;
825def STDUX : XForm_8<31, 181, (outs ptr_rc_nor0:$ea_res), (ins G8RC:$rS, memrr:$dst),
826 "stdux $rS, $dst", LdStSTDU, []>,
Ulrich Weigand89ec8472013-03-22 14:59:13 +0000827 RegConstraint<"$dst.ptrreg = $ea_res">, NoEncode<"$ea_res">,
Ulrich Weigand5882e3d2013-03-19 19:52:04 +0000828 PPC970_DGroup_Cracked, isPPC64;
829}
830
831// Patterns to match the pre-inc stores. We can't put the patterns on
832// the instruction definitions directly as ISel wants the address base
833// and offset to be separate operands, not a single complex operand.
834def : Pat<(pre_truncsti8 G8RC:$rS, ptr_rc_nor0:$ptrreg, iaddroff:$ptroff),
835 (STBU8 G8RC:$rS, iaddroff:$ptroff, ptr_rc_nor0:$ptrreg)>;
836def : Pat<(pre_truncsti16 G8RC:$rS, ptr_rc_nor0:$ptrreg, iaddroff:$ptroff),
837 (STHU8 G8RC:$rS, iaddroff:$ptroff, ptr_rc_nor0:$ptrreg)>;
838def : Pat<(pre_truncsti32 G8RC:$rS, ptr_rc_nor0:$ptrreg, iaddroff:$ptroff),
839 (STWU8 G8RC:$rS, iaddroff:$ptroff, ptr_rc_nor0:$ptrreg)>;
840def : Pat<(aligned4pre_store G8RC:$rS, ptr_rc_nor0:$ptrreg, iaddroff:$ptroff),
841 (STDU G8RC:$rS, iaddroff:$ptroff, ptr_rc_nor0:$ptrreg)>;
842
Ulrich Weigand881a7152013-03-22 14:58:48 +0000843def : Pat<(pre_truncsti8 G8RC:$rS, ptr_rc_nor0:$ptrreg, ptr_rc:$ptroff),
844 (STBUX8 G8RC:$rS, ptr_rc_nor0:$ptrreg, ptr_rc:$ptroff)>;
845def : Pat<(pre_truncsti16 G8RC:$rS, ptr_rc_nor0:$ptrreg, ptr_rc:$ptroff),
846 (STHUX8 G8RC:$rS, ptr_rc_nor0:$ptrreg, ptr_rc:$ptroff)>;
847def : Pat<(pre_truncsti32 G8RC:$rS, ptr_rc_nor0:$ptrreg, ptr_rc:$ptroff),
848 (STWUX8 G8RC:$rS, ptr_rc_nor0:$ptrreg, ptr_rc:$ptroff)>;
849def : Pat<(pre_store G8RC:$rS, ptr_rc_nor0:$ptrreg, ptr_rc:$ptroff),
850 (STDUX G8RC:$rS, ptr_rc_nor0:$ptrreg, ptr_rc:$ptroff)>;
Chris Lattner956f43c2006-06-16 20:22:01 +0000851
852
853//===----------------------------------------------------------------------===//
854// Floating point instructions.
855//
856
857
Dale Johannesenb384ab92008-10-29 18:26:45 +0000858let PPC970_Unit = 3, Uses = [RM] in { // FPU Operations.
Evan Cheng64d80e32007-07-19 01:14:50 +0000859def FCFID : XForm_26<63, 846, (outs F8RC:$frD), (ins F8RC:$frB),
Chris Lattner956f43c2006-06-16 20:22:01 +0000860 "fcfid $frD, $frB", FPGeneral,
861 [(set F8RC:$frD, (PPCfcfid F8RC:$frB))]>, isPPC64;
Evan Cheng64d80e32007-07-19 01:14:50 +0000862def FCTIDZ : XForm_26<63, 815, (outs F8RC:$frD), (ins F8RC:$frB),
Chris Lattner956f43c2006-06-16 20:22:01 +0000863 "fctidz $frD, $frB", FPGeneral,
864 [(set F8RC:$frD, (PPCfctidz F8RC:$frB))]>, isPPC64;
865}
866
867
868//===----------------------------------------------------------------------===//
869// Instruction Patterns
870//
Chris Lattner0ea70b22006-06-20 22:34:10 +0000871
Chris Lattner956f43c2006-06-16 20:22:01 +0000872// Extensions and truncates to/from 32-bit regs.
873def : Pat<(i64 (zext GPRC:$in)),
Hal Finkel0a3e33b2012-06-09 22:10:19 +0000874 (RLDICL (INSERT_SUBREG (i64 (IMPLICIT_DEF)), GPRC:$in, sub_32),
875 0, 32)>;
Chris Lattner956f43c2006-06-16 20:22:01 +0000876def : Pat<(i64 (anyext GPRC:$in)),
Hal Finkel0a3e33b2012-06-09 22:10:19 +0000877 (INSERT_SUBREG (i64 (IMPLICIT_DEF)), GPRC:$in, sub_32)>;
Chris Lattner956f43c2006-06-16 20:22:01 +0000878def : Pat<(i32 (trunc G8RC:$in)),
Hal Finkel0a3e33b2012-06-09 22:10:19 +0000879 (EXTRACT_SUBREG G8RC:$in, sub_32)>;
Chris Lattner956f43c2006-06-16 20:22:01 +0000880
Chris Lattner518f9c72006-07-14 04:42:02 +0000881// Extending loads with i64 targets.
Evan Cheng466685d2006-10-09 20:57:25 +0000882def : Pat<(zextloadi1 iaddr:$src),
Chris Lattner518f9c72006-07-14 04:42:02 +0000883 (LBZ8 iaddr:$src)>;
Evan Cheng466685d2006-10-09 20:57:25 +0000884def : Pat<(zextloadi1 xaddr:$src),
Chris Lattner518f9c72006-07-14 04:42:02 +0000885 (LBZX8 xaddr:$src)>;
Evan Cheng466685d2006-10-09 20:57:25 +0000886def : Pat<(extloadi1 iaddr:$src),
Chris Lattner518f9c72006-07-14 04:42:02 +0000887 (LBZ8 iaddr:$src)>;
Evan Cheng466685d2006-10-09 20:57:25 +0000888def : Pat<(extloadi1 xaddr:$src),
Chris Lattner518f9c72006-07-14 04:42:02 +0000889 (LBZX8 xaddr:$src)>;
Evan Cheng466685d2006-10-09 20:57:25 +0000890def : Pat<(extloadi8 iaddr:$src),
Chris Lattner518f9c72006-07-14 04:42:02 +0000891 (LBZ8 iaddr:$src)>;
Evan Cheng466685d2006-10-09 20:57:25 +0000892def : Pat<(extloadi8 xaddr:$src),
Chris Lattner518f9c72006-07-14 04:42:02 +0000893 (LBZX8 xaddr:$src)>;
Evan Cheng466685d2006-10-09 20:57:25 +0000894def : Pat<(extloadi16 iaddr:$src),
Chris Lattner518f9c72006-07-14 04:42:02 +0000895 (LHZ8 iaddr:$src)>;
Evan Cheng466685d2006-10-09 20:57:25 +0000896def : Pat<(extloadi16 xaddr:$src),
Chris Lattner518f9c72006-07-14 04:42:02 +0000897 (LHZX8 xaddr:$src)>;
Evan Cheng466685d2006-10-09 20:57:25 +0000898def : Pat<(extloadi32 iaddr:$src),
Chris Lattner518f9c72006-07-14 04:42:02 +0000899 (LWZ8 iaddr:$src)>;
Evan Cheng466685d2006-10-09 20:57:25 +0000900def : Pat<(extloadi32 xaddr:$src),
Chris Lattner518f9c72006-07-14 04:42:02 +0000901 (LWZX8 xaddr:$src)>;
902
Chris Lattneraf8ee842008-03-07 20:18:24 +0000903// Standard shifts. These are represented separately from the real shifts above
904// so that we can distinguish between shifts that allow 6-bit and 7-bit shift
905// amounts.
906def : Pat<(sra G8RC:$rS, GPRC:$rB),
907 (SRAD G8RC:$rS, GPRC:$rB)>;
908def : Pat<(srl G8RC:$rS, GPRC:$rB),
909 (SRD G8RC:$rS, GPRC:$rB)>;
910def : Pat<(shl G8RC:$rS, GPRC:$rB),
911 (SLD G8RC:$rS, GPRC:$rB)>;
912
Chris Lattner956f43c2006-06-16 20:22:01 +0000913// SHL/SRL
Chris Lattner563ecfb2006-06-27 18:18:41 +0000914def : Pat<(shl G8RC:$in, (i32 imm:$imm)),
Chris Lattner956f43c2006-06-16 20:22:01 +0000915 (RLDICR G8RC:$in, imm:$imm, (SHL64 imm:$imm))>;
Chris Lattner563ecfb2006-06-27 18:18:41 +0000916def : Pat<(srl G8RC:$in, (i32 imm:$imm)),
Chris Lattner956f43c2006-06-16 20:22:01 +0000917 (RLDICL G8RC:$in, (SRL64 imm:$imm), imm:$imm)>;
Chris Lattnerf27bb6d2006-06-20 21:23:06 +0000918
Evan Cheng67c906d2007-09-04 20:20:29 +0000919// ROTL
920def : Pat<(rotl G8RC:$in, GPRC:$sh),
921 (RLDCL G8RC:$in, GPRC:$sh, 0)>;
922def : Pat<(rotl G8RC:$in, (i32 imm:$imm)),
923 (RLDICL G8RC:$in, imm:$imm, 0)>;
924
Chris Lattnerf27bb6d2006-06-20 21:23:06 +0000925// Hi and Lo for Darwin Global Addresses.
926def : Pat<(PPChi tglobaladdr:$in, 0), (LIS8 tglobaladdr:$in)>;
927def : Pat<(PPClo tglobaladdr:$in, 0), (LI8 tglobaladdr:$in)>;
928def : Pat<(PPChi tconstpool:$in , 0), (LIS8 tconstpool:$in)>;
929def : Pat<(PPClo tconstpool:$in , 0), (LI8 tconstpool:$in)>;
930def : Pat<(PPChi tjumptable:$in , 0), (LIS8 tjumptable:$in)>;
931def : Pat<(PPClo tjumptable:$in , 0), (LI8 tjumptable:$in)>;
Bob Wilson3d90dbe2009-11-04 21:31:18 +0000932def : Pat<(PPChi tblockaddress:$in, 0), (LIS8 tblockaddress:$in)>;
933def : Pat<(PPClo tblockaddress:$in, 0), (LI8 tblockaddress:$in)>;
Roman Divackyfd42ed62012-06-04 17:36:38 +0000934def : Pat<(PPChi tglobaltlsaddr:$g, G8RC:$in),
935 (ADDIS8 G8RC:$in, tglobaltlsaddr:$g)>;
936def : Pat<(PPClo tglobaltlsaddr:$g, G8RC:$in),
937 (ADDI8L G8RC:$in, tglobaltlsaddr:$g)>;
Chris Lattnerf27bb6d2006-06-20 21:23:06 +0000938def : Pat<(add G8RC:$in, (PPChi tglobaladdr:$g, 0)),
939 (ADDIS8 G8RC:$in, tglobaladdr:$g)>;
940def : Pat<(add G8RC:$in, (PPChi tconstpool:$g, 0)),
941 (ADDIS8 G8RC:$in, tconstpool:$g)>;
942def : Pat<(add G8RC:$in, (PPChi tjumptable:$g, 0)),
943 (ADDIS8 G8RC:$in, tjumptable:$g)>;
Bob Wilson3d90dbe2009-11-04 21:31:18 +0000944def : Pat<(add G8RC:$in, (PPChi tblockaddress:$g, 0)),
945 (ADDIS8 G8RC:$in, tblockaddress:$g)>;
Hal Finkel08a215c2013-03-18 23:00:58 +0000946
947// Patterns to match r+r indexed loads and stores for
948// addresses without at least 4-byte alignment.
949def : Pat<(i64 (unaligned4sextloadi32 xoaddr:$src)),
950 (LWAX xoaddr:$src)>;
951def : Pat<(i64 (unaligned4load xoaddr:$src)),
952 (LDX xoaddr:$src)>;
953def : Pat<(unaligned4store G8RC:$rS, xoaddr:$dst),
954 (STDX G8RC:$rS, xoaddr:$dst)>;
955