blob: a024d10200126688ef9ca7796227ae2d55b2c562 [file] [log] [blame]
Arnold Schwaighofer92226dd2007-10-12 21:53:12 +00001//===-- X86ISelLowering.cpp - X86 DAG Lowering Implementation -------------===//
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that X86 uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
15#include "X86.h"
Evan Cheng0cc39452006-01-16 21:21:29 +000016#include "X86InstrBuilder.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000017#include "X86ISelLowering.h"
18#include "X86TargetMachine.h"
19#include "llvm/CallingConv.h"
Evan Cheng223547a2006-01-31 22:28:30 +000020#include "llvm/Constants.h"
Evan Cheng347d5f72006-04-28 21:29:37 +000021#include "llvm/DerivedTypes.h"
Chris Lattnerb903bed2009-06-26 21:20:29 +000022#include "llvm/GlobalAlias.h"
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000023#include "llvm/GlobalVariable.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000024#include "llvm/Function.h"
Evan Cheng6be2c582006-04-05 23:38:46 +000025#include "llvm/Intrinsics.h"
Evan Cheng14b32e12007-12-11 01:46:18 +000026#include "llvm/ADT/BitVector.h"
Evan Cheng30b37b52006-03-13 23:18:16 +000027#include "llvm/ADT/VectorExtras.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000028#include "llvm/CodeGen/MachineFrameInfo.h"
Evan Cheng4a460802006-01-11 00:33:36 +000029#include "llvm/CodeGen/MachineFunction.h"
30#include "llvm/CodeGen/MachineInstrBuilder.h"
Evan Chenga844bde2008-02-02 04:07:54 +000031#include "llvm/CodeGen/MachineModuleInfo.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000032#include "llvm/CodeGen/MachineRegisterInfo.h"
Dan Gohman69de1932008-02-06 22:27:42 +000033#include "llvm/CodeGen/PseudoSourceValue.h"
Evan Chengef6ffb12006-01-31 03:14:29 +000034#include "llvm/Support/MathExtras.h"
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +000035#include "llvm/Support/Debug.h"
Torok Edwinab7c09b2009-07-08 18:01:40 +000036#include "llvm/Support/ErrorHandling.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000037#include "llvm/Target/TargetOptions.h"
Evan Cheng14b32e12007-12-11 01:46:18 +000038#include "llvm/ADT/SmallSet.h"
Chris Lattner1a60aa72006-10-31 19:42:44 +000039#include "llvm/ADT/StringExtras.h"
Mon P Wang3c81d352008-11-23 04:37:22 +000040#include "llvm/Support/CommandLine.h"
Torok Edwindac237e2009-07-08 20:53:28 +000041#include "llvm/Support/raw_ostream.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000042using namespace llvm;
43
Mon P Wang3c81d352008-11-23 04:37:22 +000044static cl::opt<bool>
Mon P Wang9f22a4a2008-11-24 02:10:43 +000045DisableMMX("disable-mmx", cl::Hidden, cl::desc("Disable use of MMX"));
Mon P Wang3c81d352008-11-23 04:37:22 +000046
Evan Cheng10e86422008-04-25 19:11:04 +000047// Forward declarations.
Nate Begeman9008ca62009-04-27 18:41:29 +000048static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, MVT VT, SDValue V1,
49 SDValue V2);
Evan Cheng10e86422008-04-25 19:11:04 +000050
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +000051X86TargetLowering::X86TargetLowering(X86TargetMachine &TM)
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000052 : TargetLowering(TM) {
Evan Cheng559806f2006-01-27 08:10:46 +000053 Subtarget = &TM.getSubtarget<X86Subtarget>();
Dale Johannesenf1fc3a82007-09-23 14:52:20 +000054 X86ScalarSSEf64 = Subtarget->hasSSE2();
55 X86ScalarSSEf32 = Subtarget->hasSSE1();
Evan Cheng25ab6902006-09-08 06:48:29 +000056 X86StackPtr = Subtarget->is64Bit() ? X86::RSP : X86::ESP;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +000057
Anton Korobeynikov2365f512007-07-14 14:06:15 +000058 RegInfo = TM.getRegisterInfo();
Anton Korobeynikovbff66b02008-09-09 18:22:57 +000059 TD = getTargetData();
Anton Korobeynikov2365f512007-07-14 14:06:15 +000060
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000061 // Set up the TargetLowering object.
62
63 // X86 is weird, it always uses i8 for shift amounts and setcc results.
64 setShiftAmountType(MVT::i8);
Duncan Sands03228082008-11-23 15:47:28 +000065 setBooleanContents(ZeroOrOneBooleanContent);
Evan Cheng0b2afbd2006-01-25 09:15:17 +000066 setSchedulingPreference(SchedulingForRegPressure);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000067 setShiftAmountFlavor(Mask); // shl X, 32 == shl X, 0
Evan Cheng25ab6902006-09-08 06:48:29 +000068 setStackPointerRegisterToSaveRestore(X86StackPtr);
Evan Cheng714554d2006-03-16 21:47:42 +000069
Anton Korobeynikovd27a2582006-12-10 23:12:42 +000070 if (Subtarget->isTargetDarwin()) {
Evan Chengdf57fa02006-03-17 20:31:41 +000071 // Darwin should use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikovd27a2582006-12-10 23:12:42 +000072 setUseUnderscoreSetJmp(false);
73 setUseUnderscoreLongJmp(false);
Anton Korobeynikov317848f2007-01-03 11:43:14 +000074 } else if (Subtarget->isTargetMingw()) {
Anton Korobeynikovd27a2582006-12-10 23:12:42 +000075 // MS runtime is weird: it exports _setjmp, but longjmp!
76 setUseUnderscoreSetJmp(true);
77 setUseUnderscoreLongJmp(false);
78 } else {
79 setUseUnderscoreSetJmp(true);
80 setUseUnderscoreLongJmp(true);
81 }
Scott Michelfdc40a02009-02-17 22:15:04 +000082
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000083 // Set up the register classes.
Evan Cheng069287d2006-05-16 07:21:53 +000084 addRegisterClass(MVT::i8, X86::GR8RegisterClass);
85 addRegisterClass(MVT::i16, X86::GR16RegisterClass);
86 addRegisterClass(MVT::i32, X86::GR32RegisterClass);
Evan Cheng25ab6902006-09-08 06:48:29 +000087 if (Subtarget->is64Bit())
88 addRegisterClass(MVT::i64, X86::GR64RegisterClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000089
Evan Cheng03294662008-10-14 21:26:46 +000090 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Evan Chengc5484282006-10-04 00:56:09 +000091
Scott Michelfdc40a02009-02-17 22:15:04 +000092 // We don't accept any truncstore of integer registers.
Chris Lattnerddf89562008-01-17 19:59:44 +000093 setTruncStoreAction(MVT::i64, MVT::i32, Expand);
94 setTruncStoreAction(MVT::i64, MVT::i16, Expand);
95 setTruncStoreAction(MVT::i64, MVT::i8 , Expand);
96 setTruncStoreAction(MVT::i32, MVT::i16, Expand);
97 setTruncStoreAction(MVT::i32, MVT::i8 , Expand);
Evan Cheng7f042682008-10-15 02:05:31 +000098 setTruncStoreAction(MVT::i16, MVT::i8, Expand);
99
100 // SETOEQ and SETUNE require checking two conditions.
101 setCondCodeAction(ISD::SETOEQ, MVT::f32, Expand);
102 setCondCodeAction(ISD::SETOEQ, MVT::f64, Expand);
103 setCondCodeAction(ISD::SETOEQ, MVT::f80, Expand);
104 setCondCodeAction(ISD::SETUNE, MVT::f32, Expand);
105 setCondCodeAction(ISD::SETUNE, MVT::f64, Expand);
106 setCondCodeAction(ISD::SETUNE, MVT::f80, Expand);
Chris Lattnerddf89562008-01-17 19:59:44 +0000107
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000108 // Promote all UINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have this
109 // operation.
110 setOperationAction(ISD::UINT_TO_FP , MVT::i1 , Promote);
111 setOperationAction(ISD::UINT_TO_FP , MVT::i8 , Promote);
112 setOperationAction(ISD::UINT_TO_FP , MVT::i16 , Promote);
Evan Cheng6892f282006-01-17 02:32:49 +0000113
Evan Cheng25ab6902006-09-08 06:48:29 +0000114 if (Subtarget->is64Bit()) {
Evan Cheng6892f282006-01-17 02:32:49 +0000115 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000116 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Expand);
Eli Friedman948e95a2009-05-23 09:59:16 +0000117 } else if (!UseSoftFloat) {
118 if (X86ScalarSSEf64) {
Dale Johannesen1c15bf52008-10-21 20:50:01 +0000119 // We have an impenetrably clever algorithm for ui64->double only.
120 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000121 }
Eli Friedman948e95a2009-05-23 09:59:16 +0000122 // We have an algorithm for SSE2, and we turn this into a 64-bit
123 // FILD for other targets.
124 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000125 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000126
127 // Promote i1/i8 SINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have
128 // this operation.
129 setOperationAction(ISD::SINT_TO_FP , MVT::i1 , Promote);
130 setOperationAction(ISD::SINT_TO_FP , MVT::i8 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000131
Devang Patel6a784892009-06-05 18:48:29 +0000132 if (!UseSoftFloat) {
Bill Wendling105be5a2009-03-13 08:41:47 +0000133 // SSE has no i16 to fp conversion, only i32
134 if (X86ScalarSSEf32) {
135 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
136 // f32 and f64 cases are Legal, f80 case is not
137 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
138 } else {
139 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Custom);
140 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
141 }
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000142 } else {
Bill Wendling105be5a2009-03-13 08:41:47 +0000143 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
144 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Promote);
Evan Cheng5298bcc2006-02-17 07:01:52 +0000145 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000146
Dale Johannesen73328d12007-09-19 23:55:34 +0000147 // In 32-bit mode these are custom lowered. In 64-bit mode F32 and F64
148 // are Legal, f80 is custom lowered.
149 setOperationAction(ISD::FP_TO_SINT , MVT::i64 , Custom);
150 setOperationAction(ISD::SINT_TO_FP , MVT::i64 , Custom);
Evan Cheng6dab0532006-01-30 08:02:57 +0000151
Evan Cheng02568ff2006-01-30 22:13:22 +0000152 // Promote i1/i8 FP_TO_SINT to larger FP_TO_SINTS's, as X86 doesn't have
153 // this operation.
154 setOperationAction(ISD::FP_TO_SINT , MVT::i1 , Promote);
155 setOperationAction(ISD::FP_TO_SINT , MVT::i8 , Promote);
156
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000157 if (X86ScalarSSEf32) {
Evan Cheng02568ff2006-01-30 22:13:22 +0000158 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Promote);
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000159 // f32 and f64 cases are Legal, f80 case is not
160 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Evan Cheng02568ff2006-01-30 22:13:22 +0000161 } else {
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000162 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Custom);
Evan Cheng02568ff2006-01-30 22:13:22 +0000163 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000164 }
165
166 // Handle FP_TO_UINT by promoting the destination to a larger signed
167 // conversion.
168 setOperationAction(ISD::FP_TO_UINT , MVT::i1 , Promote);
169 setOperationAction(ISD::FP_TO_UINT , MVT::i8 , Promote);
170 setOperationAction(ISD::FP_TO_UINT , MVT::i16 , Promote);
171
Evan Cheng25ab6902006-09-08 06:48:29 +0000172 if (Subtarget->is64Bit()) {
173 setOperationAction(ISD::FP_TO_UINT , MVT::i64 , Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000174 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Promote);
Eli Friedman948e95a2009-05-23 09:59:16 +0000175 } else if (!UseSoftFloat) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000176 if (X86ScalarSSEf32 && !Subtarget->hasSSE3())
Evan Cheng25ab6902006-09-08 06:48:29 +0000177 // Expand FP_TO_UINT into a select.
178 // FIXME: We would like to use a Custom expander here eventually to do
179 // the optimal thing for SSE vs. the default expansion in the legalizer.
180 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Expand);
181 else
Eli Friedman948e95a2009-05-23 09:59:16 +0000182 // With SSE3 we can use fisttpll to convert to a signed i64; without
183 // SSE, we're stuck with a fistpll.
184 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000185 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000186
Chris Lattner399610a2006-12-05 18:22:22 +0000187 // TODO: when we have SSE, these could be more efficient, by using movd/movq.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000188 if (!X86ScalarSSEf64) {
Chris Lattnerf3597a12006-12-05 18:45:06 +0000189 setOperationAction(ISD::BIT_CONVERT , MVT::f32 , Expand);
190 setOperationAction(ISD::BIT_CONVERT , MVT::i32 , Expand);
191 }
Chris Lattner21f66852005-12-23 05:15:23 +0000192
Dan Gohmanb00ee212008-02-18 19:34:53 +0000193 // Scalar integer divide and remainder are lowered to use operations that
194 // produce two results, to match the available instructions. This exposes
195 // the two-result form to trivial CSE, which is able to combine x/y and x%y
196 // into a single instruction.
197 //
198 // Scalar integer multiply-high is also lowered to use two-result
199 // operations, to match the available instructions. However, plain multiply
200 // (low) operations are left as Legal, as there are single-result
201 // instructions for this in x86. Using the two-result multiply instructions
202 // when both high and low results are needed must be arranged by dagcombine.
Dan Gohman525178c2007-10-08 18:33:35 +0000203 setOperationAction(ISD::MULHS , MVT::i8 , Expand);
204 setOperationAction(ISD::MULHU , MVT::i8 , Expand);
205 setOperationAction(ISD::SDIV , MVT::i8 , Expand);
206 setOperationAction(ISD::UDIV , MVT::i8 , Expand);
207 setOperationAction(ISD::SREM , MVT::i8 , Expand);
208 setOperationAction(ISD::UREM , MVT::i8 , Expand);
Dan Gohman525178c2007-10-08 18:33:35 +0000209 setOperationAction(ISD::MULHS , MVT::i16 , Expand);
210 setOperationAction(ISD::MULHU , MVT::i16 , Expand);
211 setOperationAction(ISD::SDIV , MVT::i16 , Expand);
212 setOperationAction(ISD::UDIV , MVT::i16 , Expand);
213 setOperationAction(ISD::SREM , MVT::i16 , Expand);
214 setOperationAction(ISD::UREM , MVT::i16 , Expand);
Dan Gohman525178c2007-10-08 18:33:35 +0000215 setOperationAction(ISD::MULHS , MVT::i32 , Expand);
216 setOperationAction(ISD::MULHU , MVT::i32 , Expand);
217 setOperationAction(ISD::SDIV , MVT::i32 , Expand);
218 setOperationAction(ISD::UDIV , MVT::i32 , Expand);
219 setOperationAction(ISD::SREM , MVT::i32 , Expand);
220 setOperationAction(ISD::UREM , MVT::i32 , Expand);
Dan Gohman525178c2007-10-08 18:33:35 +0000221 setOperationAction(ISD::MULHS , MVT::i64 , Expand);
222 setOperationAction(ISD::MULHU , MVT::i64 , Expand);
223 setOperationAction(ISD::SDIV , MVT::i64 , Expand);
224 setOperationAction(ISD::UDIV , MVT::i64 , Expand);
225 setOperationAction(ISD::SREM , MVT::i64 , Expand);
226 setOperationAction(ISD::UREM , MVT::i64 , Expand);
Dan Gohmana37c9f72007-09-25 18:23:27 +0000227
Evan Chengc35497f2006-10-30 08:02:39 +0000228 setOperationAction(ISD::BR_JT , MVT::Other, Expand);
Evan Cheng5298bcc2006-02-17 07:01:52 +0000229 setOperationAction(ISD::BRCOND , MVT::Other, Custom);
Nate Begeman750ac1b2006-02-01 07:19:44 +0000230 setOperationAction(ISD::BR_CC , MVT::Other, Expand);
231 setOperationAction(ISD::SELECT_CC , MVT::Other, Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000232 if (Subtarget->is64Bit())
Christopher Lambc59e5212007-08-10 21:48:46 +0000233 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i32, Legal);
234 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16 , Legal);
235 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8 , Legal);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000236 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1 , Expand);
237 setOperationAction(ISD::FP_ROUND_INREG , MVT::f32 , Expand);
Chris Lattnerd1108222008-03-07 06:36:32 +0000238 setOperationAction(ISD::FREM , MVT::f32 , Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000239 setOperationAction(ISD::FREM , MVT::f64 , Expand);
Chris Lattnerd1108222008-03-07 06:36:32 +0000240 setOperationAction(ISD::FREM , MVT::f80 , Expand);
Dan Gohman1a024862008-01-31 00:41:03 +0000241 setOperationAction(ISD::FLT_ROUNDS_ , MVT::i32 , Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000242
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000243 setOperationAction(ISD::CTPOP , MVT::i8 , Expand);
Evan Cheng18efe262007-12-14 02:13:44 +0000244 setOperationAction(ISD::CTTZ , MVT::i8 , Custom);
245 setOperationAction(ISD::CTLZ , MVT::i8 , Custom);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000246 setOperationAction(ISD::CTPOP , MVT::i16 , Expand);
Evan Cheng18efe262007-12-14 02:13:44 +0000247 setOperationAction(ISD::CTTZ , MVT::i16 , Custom);
248 setOperationAction(ISD::CTLZ , MVT::i16 , Custom);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000249 setOperationAction(ISD::CTPOP , MVT::i32 , Expand);
Evan Cheng18efe262007-12-14 02:13:44 +0000250 setOperationAction(ISD::CTTZ , MVT::i32 , Custom);
251 setOperationAction(ISD::CTLZ , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000252 if (Subtarget->is64Bit()) {
253 setOperationAction(ISD::CTPOP , MVT::i64 , Expand);
Evan Cheng18efe262007-12-14 02:13:44 +0000254 setOperationAction(ISD::CTTZ , MVT::i64 , Custom);
255 setOperationAction(ISD::CTLZ , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000256 }
257
Andrew Lenharthb873ff32005-11-20 21:41:10 +0000258 setOperationAction(ISD::READCYCLECOUNTER , MVT::i64 , Custom);
Nate Begemand88fc032006-01-14 03:14:10 +0000259 setOperationAction(ISD::BSWAP , MVT::i16 , Expand);
Nate Begeman35ef9132006-01-11 21:21:00 +0000260
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000261 // These should be promoted to a larger select which is supported.
262 setOperationAction(ISD::SELECT , MVT::i1 , Promote);
263 setOperationAction(ISD::SELECT , MVT::i8 , Promote);
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000264 // X86 wants to expand cmov itself.
Evan Cheng5298bcc2006-02-17 07:01:52 +0000265 setOperationAction(ISD::SELECT , MVT::i16 , Custom);
266 setOperationAction(ISD::SELECT , MVT::i32 , Custom);
267 setOperationAction(ISD::SELECT , MVT::f32 , Custom);
268 setOperationAction(ISD::SELECT , MVT::f64 , Custom);
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000269 setOperationAction(ISD::SELECT , MVT::f80 , Custom);
Evan Cheng5298bcc2006-02-17 07:01:52 +0000270 setOperationAction(ISD::SETCC , MVT::i8 , Custom);
271 setOperationAction(ISD::SETCC , MVT::i16 , Custom);
272 setOperationAction(ISD::SETCC , MVT::i32 , Custom);
273 setOperationAction(ISD::SETCC , MVT::f32 , Custom);
274 setOperationAction(ISD::SETCC , MVT::f64 , Custom);
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000275 setOperationAction(ISD::SETCC , MVT::f80 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000276 if (Subtarget->is64Bit()) {
277 setOperationAction(ISD::SELECT , MVT::i64 , Custom);
278 setOperationAction(ISD::SETCC , MVT::i64 , Custom);
279 }
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000280 // X86 ret instruction may pop stack.
Evan Cheng5298bcc2006-02-17 07:01:52 +0000281 setOperationAction(ISD::RET , MVT::Other, Custom);
Anton Korobeynikov260a6b82008-09-08 21:12:11 +0000282 setOperationAction(ISD::EH_RETURN , MVT::Other, Custom);
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000283
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000284 // Darwin ABI issue.
Evan Cheng7ccced62006-02-18 00:15:05 +0000285 setOperationAction(ISD::ConstantPool , MVT::i32 , Custom);
Nate Begeman37efe672006-04-22 18:53:45 +0000286 setOperationAction(ISD::JumpTable , MVT::i32 , Custom);
Evan Cheng5298bcc2006-02-17 07:01:52 +0000287 setOperationAction(ISD::GlobalAddress , MVT::i32 , Custom);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +0000288 setOperationAction(ISD::GlobalTLSAddress, MVT::i32 , Custom);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +0000289 if (Subtarget->is64Bit())
290 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
Bill Wendling056292f2008-09-16 21:48:12 +0000291 setOperationAction(ISD::ExternalSymbol , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000292 if (Subtarget->is64Bit()) {
293 setOperationAction(ISD::ConstantPool , MVT::i64 , Custom);
294 setOperationAction(ISD::JumpTable , MVT::i64 , Custom);
295 setOperationAction(ISD::GlobalAddress , MVT::i64 , Custom);
Bill Wendling056292f2008-09-16 21:48:12 +0000296 setOperationAction(ISD::ExternalSymbol, MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000297 }
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000298 // 64-bit addm sub, shl, sra, srl (iff 32-bit x86)
Evan Cheng5298bcc2006-02-17 07:01:52 +0000299 setOperationAction(ISD::SHL_PARTS , MVT::i32 , Custom);
300 setOperationAction(ISD::SRA_PARTS , MVT::i32 , Custom);
301 setOperationAction(ISD::SRL_PARTS , MVT::i32 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000302 if (Subtarget->is64Bit()) {
303 setOperationAction(ISD::SHL_PARTS , MVT::i64 , Custom);
304 setOperationAction(ISD::SRA_PARTS , MVT::i64 , Custom);
305 setOperationAction(ISD::SRL_PARTS , MVT::i64 , Custom);
306 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000307
Evan Chengd2cde682008-03-10 19:38:10 +0000308 if (Subtarget->hasSSE1())
309 setOperationAction(ISD::PREFETCH , MVT::Other, Legal);
Evan Cheng27b7db52008-03-08 00:58:38 +0000310
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000311 if (!Subtarget->hasSSE2())
312 setOperationAction(ISD::MEMBARRIER , MVT::Other, Expand);
313
Mon P Wang63307c32008-05-05 19:05:59 +0000314 // Expand certain atomics
Dan Gohman0b1d4a72008-12-23 21:37:04 +0000315 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i8, Custom);
316 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i16, Custom);
317 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i32, Custom);
318 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i64, Custom);
Bill Wendling5bf1b4e2008-08-20 00:28:16 +0000319
Dan Gohman0b1d4a72008-12-23 21:37:04 +0000320 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i8, Custom);
321 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i16, Custom);
322 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i32, Custom);
323 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom);
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000324
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000325 if (!Subtarget->is64Bit()) {
Dan Gohman0b1d4a72008-12-23 21:37:04 +0000326 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i64, Custom);
327 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom);
328 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i64, Custom);
329 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i64, Custom);
330 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i64, Custom);
331 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i64, Custom);
332 setOperationAction(ISD::ATOMIC_SWAP, MVT::i64, Custom);
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000333 }
334
Dan Gohman7f460202008-06-30 20:59:49 +0000335 // Use the default ISD::DBG_STOPPOINT, ISD::DECLARE expansion.
336 setOperationAction(ISD::DBG_STOPPOINT, MVT::Other, Expand);
Evan Cheng3c992d22006-03-07 02:02:57 +0000337 // FIXME - use subtarget debug flags
Anton Korobeynikovab4022f2006-10-31 08:31:24 +0000338 if (!Subtarget->isTargetDarwin() &&
339 !Subtarget->isTargetELF() &&
Dan Gohman44066042008-07-01 00:05:16 +0000340 !Subtarget->isTargetCygMing()) {
341 setOperationAction(ISD::DBG_LABEL, MVT::Other, Expand);
342 setOperationAction(ISD::EH_LABEL, MVT::Other, Expand);
343 }
Chris Lattnerf73bae12005-11-29 06:16:21 +0000344
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000345 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
346 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
347 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
348 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
349 if (Subtarget->is64Bit()) {
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000350 setExceptionPointerRegister(X86::RAX);
351 setExceptionSelectorRegister(X86::RDX);
352 } else {
353 setExceptionPointerRegister(X86::EAX);
354 setExceptionSelectorRegister(X86::EDX);
355 }
Anton Korobeynikov38252622007-09-03 00:36:06 +0000356 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i32, Custom);
Anton Korobeynikov260a6b82008-09-08 21:12:11 +0000357 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i64, Custom);
358
Duncan Sandsf7331b32007-09-11 14:10:23 +0000359 setOperationAction(ISD::TRAMPOLINE, MVT::Other, Custom);
Duncan Sandsb116fac2007-07-27 20:02:49 +0000360
Chris Lattnerda68d302008-01-15 21:58:22 +0000361 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Anton Korobeynikov66fac792008-01-15 07:02:33 +0000362
Nate Begemanacc398c2006-01-25 18:21:52 +0000363 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
364 setOperationAction(ISD::VASTART , MVT::Other, Custom);
Nate Begemanacc398c2006-01-25 18:21:52 +0000365 setOperationAction(ISD::VAEND , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000366 if (Subtarget->is64Bit()) {
367 setOperationAction(ISD::VAARG , MVT::Other, Custom);
Evan Chengae642192007-03-02 23:16:35 +0000368 setOperationAction(ISD::VACOPY , MVT::Other, Custom);
Dan Gohman9018e832008-05-10 01:26:14 +0000369 } else {
370 setOperationAction(ISD::VAARG , MVT::Other, Expand);
Evan Chengae642192007-03-02 23:16:35 +0000371 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000372 }
Evan Chengae642192007-03-02 23:16:35 +0000373
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000374 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
Chris Lattnere1125522006-01-15 09:00:21 +0000375 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000376 if (Subtarget->is64Bit())
377 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64, Expand);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +0000378 if (Subtarget->isTargetCygMing())
379 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Custom);
380 else
381 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Expand);
Chris Lattnerb99329e2006-01-13 02:42:53 +0000382
Evan Chengc7ce29b2009-02-13 22:36:38 +0000383 if (!UseSoftFloat && X86ScalarSSEf64) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000384 // f32 and f64 use SSE.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000385 // Set up the FP register classes.
Evan Cheng5ee4ccc2006-01-12 08:27:59 +0000386 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
387 addRegisterClass(MVT::f64, X86::FR64RegisterClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000388
Evan Cheng223547a2006-01-31 22:28:30 +0000389 // Use ANDPD to simulate FABS.
390 setOperationAction(ISD::FABS , MVT::f64, Custom);
391 setOperationAction(ISD::FABS , MVT::f32, Custom);
392
393 // Use XORP to simulate FNEG.
394 setOperationAction(ISD::FNEG , MVT::f64, Custom);
395 setOperationAction(ISD::FNEG , MVT::f32, Custom);
396
Evan Cheng68c47cb2007-01-05 07:55:56 +0000397 // Use ANDPD and ORPD to simulate FCOPYSIGN.
398 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
399 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
400
Evan Chengd25e9e82006-02-02 00:28:23 +0000401 // We don't support sin/cos/fmod
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000402 setOperationAction(ISD::FSIN , MVT::f64, Expand);
403 setOperationAction(ISD::FCOS , MVT::f64, Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000404 setOperationAction(ISD::FSIN , MVT::f32, Expand);
405 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000406
Chris Lattnera54aa942006-01-29 06:26:08 +0000407 // Expand FP immediates into loads from the stack, except for the special
408 // cases we handle.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000409 addLegalFPImmediate(APFloat(+0.0)); // xorpd
410 addLegalFPImmediate(APFloat(+0.0f)); // xorps
Evan Chengc7ce29b2009-02-13 22:36:38 +0000411 } else if (!UseSoftFloat && X86ScalarSSEf32) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000412 // Use SSE for f32, x87 for f64.
413 // Set up the FP register classes.
414 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
415 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
416
417 // Use ANDPS to simulate FABS.
418 setOperationAction(ISD::FABS , MVT::f32, Custom);
419
420 // Use XORP to simulate FNEG.
421 setOperationAction(ISD::FNEG , MVT::f32, Custom);
422
423 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
424
425 // Use ANDPS and ORPS to simulate FCOPYSIGN.
426 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
427 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
428
429 // We don't support sin/cos/fmod
430 setOperationAction(ISD::FSIN , MVT::f32, Expand);
431 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000432
Nate Begemane1795842008-02-14 08:57:00 +0000433 // Special cases we handle for FP constants.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000434 addLegalFPImmediate(APFloat(+0.0f)); // xorps
435 addLegalFPImmediate(APFloat(+0.0)); // FLD0
436 addLegalFPImmediate(APFloat(+1.0)); // FLD1
437 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
438 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
439
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000440 if (!UnsafeFPMath) {
441 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
442 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
443 }
Evan Chengc7ce29b2009-02-13 22:36:38 +0000444 } else if (!UseSoftFloat) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000445 // f32 and f64 in x87.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000446 // Set up the FP register classes.
Dale Johannesen849f2142007-07-03 00:53:03 +0000447 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
448 addRegisterClass(MVT::f32, X86::RFP32RegisterClass);
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000449
Evan Cheng68c47cb2007-01-05 07:55:56 +0000450 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
Dale Johannesen849f2142007-07-03 00:53:03 +0000451 setOperationAction(ISD::UNDEF, MVT::f32, Expand);
Evan Cheng68c47cb2007-01-05 07:55:56 +0000452 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
453 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Dale Johannesen5411a392007-08-09 01:04:01 +0000454
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000455 if (!UnsafeFPMath) {
456 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
457 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
458 }
Dale Johannesenf04afdb2007-08-30 00:23:21 +0000459 addLegalFPImmediate(APFloat(+0.0)); // FLD0
460 addLegalFPImmediate(APFloat(+1.0)); // FLD1
461 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
462 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000463 addLegalFPImmediate(APFloat(+0.0f)); // FLD0
464 addLegalFPImmediate(APFloat(+1.0f)); // FLD1
465 addLegalFPImmediate(APFloat(-0.0f)); // FLD0/FCHS
466 addLegalFPImmediate(APFloat(-1.0f)); // FLD1/FCHS
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000467 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000468
Dale Johannesen59a58732007-08-05 18:49:15 +0000469 // Long double always uses X87.
Evan Cheng92722532009-03-26 23:06:32 +0000470 if (!UseSoftFloat) {
Evan Chengc7ce29b2009-02-13 22:36:38 +0000471 addRegisterClass(MVT::f80, X86::RFP80RegisterClass);
472 setOperationAction(ISD::UNDEF, MVT::f80, Expand);
473 setOperationAction(ISD::FCOPYSIGN, MVT::f80, Expand);
474 {
475 bool ignored;
476 APFloat TmpFlt(+0.0);
477 TmpFlt.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven,
478 &ignored);
479 addLegalFPImmediate(TmpFlt); // FLD0
480 TmpFlt.changeSign();
481 addLegalFPImmediate(TmpFlt); // FLD0/FCHS
482 APFloat TmpFlt2(+1.0);
483 TmpFlt2.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven,
484 &ignored);
485 addLegalFPImmediate(TmpFlt2); // FLD1
486 TmpFlt2.changeSign();
487 addLegalFPImmediate(TmpFlt2); // FLD1/FCHS
488 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000489
Evan Chengc7ce29b2009-02-13 22:36:38 +0000490 if (!UnsafeFPMath) {
491 setOperationAction(ISD::FSIN , MVT::f80 , Expand);
492 setOperationAction(ISD::FCOS , MVT::f80 , Expand);
493 }
Dale Johannesen2f429012007-09-26 21:10:55 +0000494 }
Dale Johannesen59a58732007-08-05 18:49:15 +0000495
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000496 // Always use a library call for pow.
497 setOperationAction(ISD::FPOW , MVT::f32 , Expand);
498 setOperationAction(ISD::FPOW , MVT::f64 , Expand);
499 setOperationAction(ISD::FPOW , MVT::f80 , Expand);
500
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000501 setOperationAction(ISD::FLOG, MVT::f80, Expand);
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000502 setOperationAction(ISD::FLOG2, MVT::f80, Expand);
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000503 setOperationAction(ISD::FLOG10, MVT::f80, Expand);
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000504 setOperationAction(ISD::FEXP, MVT::f80, Expand);
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000505 setOperationAction(ISD::FEXP2, MVT::f80, Expand);
506
Mon P Wangf007a8b2008-11-06 05:31:54 +0000507 // First set operation action for all vector types to either promote
Mon P Wang0c397192008-10-30 08:01:45 +0000508 // (for widening) or expand (for scalarization). Then we will selectively
509 // turn on ones that can be effectively codegen'd.
Dan Gohmanfa0f77d2007-05-18 18:44:07 +0000510 for (unsigned VT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
511 VT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++VT) {
Duncan Sands83ec4b62008-06-06 12:08:01 +0000512 setOperationAction(ISD::ADD , (MVT::SimpleValueType)VT, Expand);
513 setOperationAction(ISD::SUB , (MVT::SimpleValueType)VT, Expand);
514 setOperationAction(ISD::FADD, (MVT::SimpleValueType)VT, Expand);
515 setOperationAction(ISD::FNEG, (MVT::SimpleValueType)VT, Expand);
516 setOperationAction(ISD::FSUB, (MVT::SimpleValueType)VT, Expand);
517 setOperationAction(ISD::MUL , (MVT::SimpleValueType)VT, Expand);
518 setOperationAction(ISD::FMUL, (MVT::SimpleValueType)VT, Expand);
519 setOperationAction(ISD::SDIV, (MVT::SimpleValueType)VT, Expand);
520 setOperationAction(ISD::UDIV, (MVT::SimpleValueType)VT, Expand);
521 setOperationAction(ISD::FDIV, (MVT::SimpleValueType)VT, Expand);
522 setOperationAction(ISD::SREM, (MVT::SimpleValueType)VT, Expand);
523 setOperationAction(ISD::UREM, (MVT::SimpleValueType)VT, Expand);
524 setOperationAction(ISD::LOAD, (MVT::SimpleValueType)VT, Expand);
Gabor Greif327ef032008-08-28 23:19:51 +0000525 setOperationAction(ISD::VECTOR_SHUFFLE, (MVT::SimpleValueType)VT, Expand);
526 setOperationAction(ISD::EXTRACT_VECTOR_ELT,(MVT::SimpleValueType)VT,Expand);
Eli Friedman108b5192009-05-23 22:44:52 +0000527 setOperationAction(ISD::EXTRACT_SUBVECTOR,(MVT::SimpleValueType)VT,Expand);
Gabor Greif327ef032008-08-28 23:19:51 +0000528 setOperationAction(ISD::INSERT_VECTOR_ELT,(MVT::SimpleValueType)VT, Expand);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000529 setOperationAction(ISD::FABS, (MVT::SimpleValueType)VT, Expand);
530 setOperationAction(ISD::FSIN, (MVT::SimpleValueType)VT, Expand);
531 setOperationAction(ISD::FCOS, (MVT::SimpleValueType)VT, Expand);
532 setOperationAction(ISD::FREM, (MVT::SimpleValueType)VT, Expand);
533 setOperationAction(ISD::FPOWI, (MVT::SimpleValueType)VT, Expand);
534 setOperationAction(ISD::FSQRT, (MVT::SimpleValueType)VT, Expand);
535 setOperationAction(ISD::FCOPYSIGN, (MVT::SimpleValueType)VT, Expand);
536 setOperationAction(ISD::SMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
537 setOperationAction(ISD::UMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
538 setOperationAction(ISD::SDIVREM, (MVT::SimpleValueType)VT, Expand);
539 setOperationAction(ISD::UDIVREM, (MVT::SimpleValueType)VT, Expand);
540 setOperationAction(ISD::FPOW, (MVT::SimpleValueType)VT, Expand);
541 setOperationAction(ISD::CTPOP, (MVT::SimpleValueType)VT, Expand);
542 setOperationAction(ISD::CTTZ, (MVT::SimpleValueType)VT, Expand);
543 setOperationAction(ISD::CTLZ, (MVT::SimpleValueType)VT, Expand);
544 setOperationAction(ISD::SHL, (MVT::SimpleValueType)VT, Expand);
545 setOperationAction(ISD::SRA, (MVT::SimpleValueType)VT, Expand);
546 setOperationAction(ISD::SRL, (MVT::SimpleValueType)VT, Expand);
547 setOperationAction(ISD::ROTL, (MVT::SimpleValueType)VT, Expand);
548 setOperationAction(ISD::ROTR, (MVT::SimpleValueType)VT, Expand);
549 setOperationAction(ISD::BSWAP, (MVT::SimpleValueType)VT, Expand);
550 setOperationAction(ISD::VSETCC, (MVT::SimpleValueType)VT, Expand);
Dale Johannesenfb0e1322008-09-10 17:31:40 +0000551 setOperationAction(ISD::FLOG, (MVT::SimpleValueType)VT, Expand);
552 setOperationAction(ISD::FLOG2, (MVT::SimpleValueType)VT, Expand);
553 setOperationAction(ISD::FLOG10, (MVT::SimpleValueType)VT, Expand);
554 setOperationAction(ISD::FEXP, (MVT::SimpleValueType)VT, Expand);
555 setOperationAction(ISD::FEXP2, (MVT::SimpleValueType)VT, Expand);
Eli Friedman23ef1052009-06-06 03:57:58 +0000556 setOperationAction(ISD::FP_TO_UINT, (MVT::SimpleValueType)VT, Expand);
557 setOperationAction(ISD::FP_TO_SINT, (MVT::SimpleValueType)VT, Expand);
558 setOperationAction(ISD::UINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
559 setOperationAction(ISD::SINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
Evan Chengd30bf012006-03-01 01:11:20 +0000560 }
561
Evan Chengc7ce29b2009-02-13 22:36:38 +0000562 // FIXME: In order to prevent SSE instructions being expanded to MMX ones
563 // with -msoft-float, disable use of MMX as well.
Evan Cheng92722532009-03-26 23:06:32 +0000564 if (!UseSoftFloat && !DisableMMX && Subtarget->hasMMX()) {
Evan Cheng470a6ad2006-02-22 02:26:30 +0000565 addRegisterClass(MVT::v8i8, X86::VR64RegisterClass);
566 addRegisterClass(MVT::v4i16, X86::VR64RegisterClass);
567 addRegisterClass(MVT::v2i32, X86::VR64RegisterClass);
Dale Johannesena68f9012008-06-24 22:01:44 +0000568 addRegisterClass(MVT::v2f32, X86::VR64RegisterClass);
Bill Wendlingeebc8a12007-03-26 07:53:08 +0000569 addRegisterClass(MVT::v1i64, X86::VR64RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000570
Bill Wendling2f88dcd2007-03-08 22:09:11 +0000571 setOperationAction(ISD::ADD, MVT::v8i8, Legal);
572 setOperationAction(ISD::ADD, MVT::v4i16, Legal);
573 setOperationAction(ISD::ADD, MVT::v2i32, Legal);
Chris Lattner6c284d72007-04-12 04:14:49 +0000574 setOperationAction(ISD::ADD, MVT::v1i64, Legal);
Bill Wendling2f88dcd2007-03-08 22:09:11 +0000575
Bill Wendlingc1fb0472007-03-10 09:57:05 +0000576 setOperationAction(ISD::SUB, MVT::v8i8, Legal);
577 setOperationAction(ISD::SUB, MVT::v4i16, Legal);
578 setOperationAction(ISD::SUB, MVT::v2i32, Legal);
Dale Johannesen8d26e592007-10-30 01:18:38 +0000579 setOperationAction(ISD::SUB, MVT::v1i64, Legal);
Bill Wendlingc1fb0472007-03-10 09:57:05 +0000580
Bill Wendling74027e92007-03-15 21:24:36 +0000581 setOperationAction(ISD::MULHS, MVT::v4i16, Legal);
582 setOperationAction(ISD::MUL, MVT::v4i16, Legal);
583
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000584 setOperationAction(ISD::AND, MVT::v8i8, Promote);
Bill Wendlingab5b49d2007-03-26 08:03:33 +0000585 AddPromotedToType (ISD::AND, MVT::v8i8, MVT::v1i64);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000586 setOperationAction(ISD::AND, MVT::v4i16, Promote);
Bill Wendlingab5b49d2007-03-26 08:03:33 +0000587 AddPromotedToType (ISD::AND, MVT::v4i16, MVT::v1i64);
588 setOperationAction(ISD::AND, MVT::v2i32, Promote);
589 AddPromotedToType (ISD::AND, MVT::v2i32, MVT::v1i64);
590 setOperationAction(ISD::AND, MVT::v1i64, Legal);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000591
592 setOperationAction(ISD::OR, MVT::v8i8, Promote);
Bill Wendlingab5b49d2007-03-26 08:03:33 +0000593 AddPromotedToType (ISD::OR, MVT::v8i8, MVT::v1i64);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000594 setOperationAction(ISD::OR, MVT::v4i16, Promote);
Bill Wendlingab5b49d2007-03-26 08:03:33 +0000595 AddPromotedToType (ISD::OR, MVT::v4i16, MVT::v1i64);
596 setOperationAction(ISD::OR, MVT::v2i32, Promote);
597 AddPromotedToType (ISD::OR, MVT::v2i32, MVT::v1i64);
598 setOperationAction(ISD::OR, MVT::v1i64, Legal);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000599
600 setOperationAction(ISD::XOR, MVT::v8i8, Promote);
Bill Wendlingab5b49d2007-03-26 08:03:33 +0000601 AddPromotedToType (ISD::XOR, MVT::v8i8, MVT::v1i64);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000602 setOperationAction(ISD::XOR, MVT::v4i16, Promote);
Bill Wendlingab5b49d2007-03-26 08:03:33 +0000603 AddPromotedToType (ISD::XOR, MVT::v4i16, MVT::v1i64);
604 setOperationAction(ISD::XOR, MVT::v2i32, Promote);
605 AddPromotedToType (ISD::XOR, MVT::v2i32, MVT::v1i64);
606 setOperationAction(ISD::XOR, MVT::v1i64, Legal);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000607
Bill Wendling2f88dcd2007-03-08 22:09:11 +0000608 setOperationAction(ISD::LOAD, MVT::v8i8, Promote);
Bill Wendlingeebc8a12007-03-26 07:53:08 +0000609 AddPromotedToType (ISD::LOAD, MVT::v8i8, MVT::v1i64);
Bill Wendling2f88dcd2007-03-08 22:09:11 +0000610 setOperationAction(ISD::LOAD, MVT::v4i16, Promote);
Bill Wendlingeebc8a12007-03-26 07:53:08 +0000611 AddPromotedToType (ISD::LOAD, MVT::v4i16, MVT::v1i64);
612 setOperationAction(ISD::LOAD, MVT::v2i32, Promote);
613 AddPromotedToType (ISD::LOAD, MVT::v2i32, MVT::v1i64);
Dale Johannesena68f9012008-06-24 22:01:44 +0000614 setOperationAction(ISD::LOAD, MVT::v2f32, Promote);
615 AddPromotedToType (ISD::LOAD, MVT::v2f32, MVT::v1i64);
Bill Wendlingeebc8a12007-03-26 07:53:08 +0000616 setOperationAction(ISD::LOAD, MVT::v1i64, Legal);
Bill Wendling2f88dcd2007-03-08 22:09:11 +0000617
Bill Wendlingccc44ad2007-03-27 20:22:40 +0000618 setOperationAction(ISD::BUILD_VECTOR, MVT::v8i8, Custom);
619 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i16, Custom);
620 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i32, Custom);
Dale Johannesena68f9012008-06-24 22:01:44 +0000621 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f32, Custom);
Bill Wendlingccc44ad2007-03-27 20:22:40 +0000622 setOperationAction(ISD::BUILD_VECTOR, MVT::v1i64, Custom);
Bill Wendlinga348c562007-03-22 18:42:45 +0000623
624 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v8i8, Custom);
625 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4i16, Custom);
626 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i32, Custom);
Bill Wendlingccc44ad2007-03-27 20:22:40 +0000627 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v1i64, Custom);
Bill Wendling826f36f2007-03-28 00:57:11 +0000628
Evan Cheng52672b82008-07-22 18:39:19 +0000629 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v2f32, Custom);
Bill Wendling826f36f2007-03-28 00:57:11 +0000630 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i8, Custom);
631 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i16, Custom);
Bill Wendling2f9bb1a2007-04-24 21:16:55 +0000632 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v1i64, Custom);
Bill Wendling3180e202008-07-20 02:32:23 +0000633
634 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i16, Custom);
Mon P Wang9e5ecb82008-12-12 01:25:51 +0000635
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000636 setTruncStoreAction(MVT::v8i16, MVT::v8i8, Expand);
Mon P Wang9e5ecb82008-12-12 01:25:51 +0000637 setOperationAction(ISD::TRUNCATE, MVT::v8i8, Expand);
638 setOperationAction(ISD::SELECT, MVT::v8i8, Promote);
639 setOperationAction(ISD::SELECT, MVT::v4i16, Promote);
640 setOperationAction(ISD::SELECT, MVT::v2i32, Promote);
641 setOperationAction(ISD::SELECT, MVT::v1i64, Custom);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000642 }
643
Evan Cheng92722532009-03-26 23:06:32 +0000644 if (!UseSoftFloat && Subtarget->hasSSE1()) {
Evan Cheng470a6ad2006-02-22 02:26:30 +0000645 addRegisterClass(MVT::v4f32, X86::VR128RegisterClass);
646
Evan Cheng6bdb3f62006-10-27 18:49:08 +0000647 setOperationAction(ISD::FADD, MVT::v4f32, Legal);
648 setOperationAction(ISD::FSUB, MVT::v4f32, Legal);
649 setOperationAction(ISD::FMUL, MVT::v4f32, Legal);
650 setOperationAction(ISD::FDIV, MVT::v4f32, Legal);
Dan Gohman20382522007-07-10 00:05:58 +0000651 setOperationAction(ISD::FSQRT, MVT::v4f32, Legal);
652 setOperationAction(ISD::FNEG, MVT::v4f32, Custom);
Evan Chengf7c378e2006-04-10 07:23:14 +0000653 setOperationAction(ISD::LOAD, MVT::v4f32, Legal);
654 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
655 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f32, Custom);
Evan Cheng11e15b32006-04-03 20:53:28 +0000656 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
Evan Chengf7c378e2006-04-10 07:23:14 +0000657 setOperationAction(ISD::SELECT, MVT::v4f32, Custom);
Nate Begeman30a0de92008-07-17 16:51:19 +0000658 setOperationAction(ISD::VSETCC, MVT::v4f32, Custom);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000659 }
660
Evan Cheng92722532009-03-26 23:06:32 +0000661 if (!UseSoftFloat && Subtarget->hasSSE2()) {
Evan Cheng470a6ad2006-02-22 02:26:30 +0000662 addRegisterClass(MVT::v2f64, X86::VR128RegisterClass);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000663
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000664 // FIXME: Unfortunately -soft-float and -no-implicit-float means XMM
665 // registers cannot be used even for integer operations.
Evan Cheng470a6ad2006-02-22 02:26:30 +0000666 addRegisterClass(MVT::v16i8, X86::VR128RegisterClass);
667 addRegisterClass(MVT::v8i16, X86::VR128RegisterClass);
668 addRegisterClass(MVT::v4i32, X86::VR128RegisterClass);
669 addRegisterClass(MVT::v2i64, X86::VR128RegisterClass);
670
Evan Chengf7c378e2006-04-10 07:23:14 +0000671 setOperationAction(ISD::ADD, MVT::v16i8, Legal);
672 setOperationAction(ISD::ADD, MVT::v8i16, Legal);
673 setOperationAction(ISD::ADD, MVT::v4i32, Legal);
Evan Cheng37e88562007-03-12 22:58:52 +0000674 setOperationAction(ISD::ADD, MVT::v2i64, Legal);
Mon P Wangaf9b9522008-12-18 21:42:19 +0000675 setOperationAction(ISD::MUL, MVT::v2i64, Custom);
Evan Chengf7c378e2006-04-10 07:23:14 +0000676 setOperationAction(ISD::SUB, MVT::v16i8, Legal);
677 setOperationAction(ISD::SUB, MVT::v8i16, Legal);
678 setOperationAction(ISD::SUB, MVT::v4i32, Legal);
Evan Cheng37e88562007-03-12 22:58:52 +0000679 setOperationAction(ISD::SUB, MVT::v2i64, Legal);
Evan Chengf9989842006-04-13 05:10:25 +0000680 setOperationAction(ISD::MUL, MVT::v8i16, Legal);
Evan Cheng6bdb3f62006-10-27 18:49:08 +0000681 setOperationAction(ISD::FADD, MVT::v2f64, Legal);
682 setOperationAction(ISD::FSUB, MVT::v2f64, Legal);
683 setOperationAction(ISD::FMUL, MVT::v2f64, Legal);
684 setOperationAction(ISD::FDIV, MVT::v2f64, Legal);
Dan Gohman20382522007-07-10 00:05:58 +0000685 setOperationAction(ISD::FSQRT, MVT::v2f64, Legal);
686 setOperationAction(ISD::FNEG, MVT::v2f64, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000687
Nate Begeman30a0de92008-07-17 16:51:19 +0000688 setOperationAction(ISD::VSETCC, MVT::v2f64, Custom);
689 setOperationAction(ISD::VSETCC, MVT::v16i8, Custom);
690 setOperationAction(ISD::VSETCC, MVT::v8i16, Custom);
691 setOperationAction(ISD::VSETCC, MVT::v4i32, Custom);
Nate Begemanc2616e42008-05-12 20:34:32 +0000692
Evan Chengf7c378e2006-04-10 07:23:14 +0000693 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i8, Custom);
694 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i16, Custom);
Evan Chengb067a1e2006-03-31 19:22:53 +0000695 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
Evan Cheng5edb8d22006-04-17 22:04:06 +0000696 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
Evan Cheng5edb8d22006-04-17 22:04:06 +0000697 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Evan Chengf7c378e2006-04-10 07:23:14 +0000698
Evan Cheng2c3ae372006-04-12 21:21:57 +0000699 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000700 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; ++i) {
701 MVT VT = (MVT::SimpleValueType)i;
Nate Begeman844e0f92007-12-11 01:41:33 +0000702 // Do not attempt to custom lower non-power-of-2 vectors
Duncan Sands83ec4b62008-06-06 12:08:01 +0000703 if (!isPowerOf2_32(VT.getVectorNumElements()))
Nate Begeman844e0f92007-12-11 01:41:33 +0000704 continue;
David Greene9b9838d2009-06-29 16:47:10 +0000705 // Do not attempt to custom lower non-128-bit vectors
706 if (!VT.is128BitVector())
707 continue;
Duncan Sands83ec4b62008-06-06 12:08:01 +0000708 setOperationAction(ISD::BUILD_VECTOR, VT, Custom);
709 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Custom);
710 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000711 }
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000712
Evan Cheng2c3ae372006-04-12 21:21:57 +0000713 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f64, Custom);
714 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i64, Custom);
715 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2f64, Custom);
716 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i64, Custom);
Nate Begemancdd1eec2008-02-12 22:51:28 +0000717 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2f64, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000718 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2f64, Custom);
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000719
Nate Begemancdd1eec2008-02-12 22:51:28 +0000720 if (Subtarget->is64Bit()) {
721 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Custom);
Dale Johannesen25f1d082007-10-31 00:32:36 +0000722 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Custom);
Nate Begemancdd1eec2008-02-12 22:51:28 +0000723 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000724
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000725 // Promote v16i8, v8i16, v4i32 load, select, and, or, xor to v2i64.
David Greene9b9838d2009-06-29 16:47:10 +0000726 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; i++) {
727 MVT VT = (MVT::SimpleValueType)i;
728
729 // Do not attempt to promote non-128-bit vectors
730 if (!VT.is128BitVector()) {
731 continue;
732 }
733 setOperationAction(ISD::AND, VT, Promote);
734 AddPromotedToType (ISD::AND, VT, MVT::v2i64);
735 setOperationAction(ISD::OR, VT, Promote);
736 AddPromotedToType (ISD::OR, VT, MVT::v2i64);
737 setOperationAction(ISD::XOR, VT, Promote);
738 AddPromotedToType (ISD::XOR, VT, MVT::v2i64);
739 setOperationAction(ISD::LOAD, VT, Promote);
740 AddPromotedToType (ISD::LOAD, VT, MVT::v2i64);
741 setOperationAction(ISD::SELECT, VT, Promote);
742 AddPromotedToType (ISD::SELECT, VT, MVT::v2i64);
Evan Chengf7c378e2006-04-10 07:23:14 +0000743 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000744
Chris Lattnerddf89562008-01-17 19:59:44 +0000745 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Chris Lattnerd43d00c2008-01-24 08:07:48 +0000746
Evan Cheng2c3ae372006-04-12 21:21:57 +0000747 // Custom lower v2i64 and v2f64 selects.
748 setOperationAction(ISD::LOAD, MVT::v2f64, Legal);
Evan Cheng91b740d2006-04-12 17:12:36 +0000749 setOperationAction(ISD::LOAD, MVT::v2i64, Legal);
Evan Chengf7c378e2006-04-10 07:23:14 +0000750 setOperationAction(ISD::SELECT, MVT::v2f64, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000751 setOperationAction(ISD::SELECT, MVT::v2i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000752
Eli Friedman23ef1052009-06-06 03:57:58 +0000753 setOperationAction(ISD::FP_TO_SINT, MVT::v4i32, Legal);
754 setOperationAction(ISD::SINT_TO_FP, MVT::v4i32, Legal);
755 if (!DisableMMX && Subtarget->hasMMX()) {
756 setOperationAction(ISD::FP_TO_SINT, MVT::v2i32, Custom);
757 setOperationAction(ISD::SINT_TO_FP, MVT::v2i32, Custom);
758 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000759 }
Evan Chengc7ce29b2009-02-13 22:36:38 +0000760
Nate Begeman14d12ca2008-02-11 04:19:36 +0000761 if (Subtarget->hasSSE41()) {
762 // FIXME: Do we need to handle scalar-to-vector here?
763 setOperationAction(ISD::MUL, MVT::v4i32, Legal);
764
765 // i8 and i16 vectors are custom , because the source register and source
766 // source memory operand types are not the same width. f32 vectors are
767 // custom since the immediate controlling the insert encodes additional
768 // information.
769 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i8, Custom);
770 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
Mon P Wangf0fcdd82009-01-15 21:10:20 +0000771 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000772 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
773
774 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v16i8, Custom);
775 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8i16, Custom);
Mon P Wangf0fcdd82009-01-15 21:10:20 +0000776 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i32, Custom);
Evan Cheng62a3f152008-03-24 21:52:23 +0000777 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000778
779 if (Subtarget->is64Bit()) {
Nate Begemancdd1eec2008-02-12 22:51:28 +0000780 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Legal);
781 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Legal);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000782 }
783 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000784
Nate Begeman30a0de92008-07-17 16:51:19 +0000785 if (Subtarget->hasSSE42()) {
786 setOperationAction(ISD::VSETCC, MVT::v2i64, Custom);
787 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000788
David Greene9b9838d2009-06-29 16:47:10 +0000789 if (!UseSoftFloat && Subtarget->hasAVX()) {
David Greened94c1012009-06-29 22:50:51 +0000790 addRegisterClass(MVT::v8f32, X86::VR256RegisterClass);
791 addRegisterClass(MVT::v4f64, X86::VR256RegisterClass);
792 addRegisterClass(MVT::v8i32, X86::VR256RegisterClass);
793 addRegisterClass(MVT::v4i64, X86::VR256RegisterClass);
794
David Greene9b9838d2009-06-29 16:47:10 +0000795 setOperationAction(ISD::LOAD, MVT::v8f32, Legal);
796 setOperationAction(ISD::LOAD, MVT::v8i32, Legal);
797 setOperationAction(ISD::LOAD, MVT::v4f64, Legal);
798 setOperationAction(ISD::LOAD, MVT::v4i64, Legal);
799 setOperationAction(ISD::FADD, MVT::v8f32, Legal);
800 setOperationAction(ISD::FSUB, MVT::v8f32, Legal);
801 setOperationAction(ISD::FMUL, MVT::v8f32, Legal);
802 setOperationAction(ISD::FDIV, MVT::v8f32, Legal);
803 setOperationAction(ISD::FSQRT, MVT::v8f32, Legal);
804 setOperationAction(ISD::FNEG, MVT::v8f32, Custom);
805 //setOperationAction(ISD::BUILD_VECTOR, MVT::v8f32, Custom);
806 //setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v8f32, Custom);
807 //setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8f32, Custom);
808 //setOperationAction(ISD::SELECT, MVT::v8f32, Custom);
809 //setOperationAction(ISD::VSETCC, MVT::v8f32, Custom);
810
811 // Operations to consider commented out -v16i16 v32i8
812 //setOperationAction(ISD::ADD, MVT::v16i16, Legal);
813 setOperationAction(ISD::ADD, MVT::v8i32, Custom);
814 setOperationAction(ISD::ADD, MVT::v4i64, Custom);
815 //setOperationAction(ISD::SUB, MVT::v32i8, Legal);
816 //setOperationAction(ISD::SUB, MVT::v16i16, Legal);
817 setOperationAction(ISD::SUB, MVT::v8i32, Custom);
818 setOperationAction(ISD::SUB, MVT::v4i64, Custom);
819 //setOperationAction(ISD::MUL, MVT::v16i16, Legal);
820 setOperationAction(ISD::FADD, MVT::v4f64, Legal);
821 setOperationAction(ISD::FSUB, MVT::v4f64, Legal);
822 setOperationAction(ISD::FMUL, MVT::v4f64, Legal);
823 setOperationAction(ISD::FDIV, MVT::v4f64, Legal);
824 setOperationAction(ISD::FSQRT, MVT::v4f64, Legal);
825 setOperationAction(ISD::FNEG, MVT::v4f64, Custom);
826
827 setOperationAction(ISD::VSETCC, MVT::v4f64, Custom);
828 // setOperationAction(ISD::VSETCC, MVT::v32i8, Custom);
829 // setOperationAction(ISD::VSETCC, MVT::v16i16, Custom);
830 setOperationAction(ISD::VSETCC, MVT::v8i32, Custom);
831
832 // setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v32i8, Custom);
833 // setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i16, Custom);
834 // setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i16, Custom);
835 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i32, Custom);
836 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8f32, Custom);
837
838 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f64, Custom);
839 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i64, Custom);
840 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f64, Custom);
841 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4i64, Custom);
842 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f64, Custom);
843 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f64, Custom);
844
845#if 0
846 // Not sure we want to do this since there are no 256-bit integer
847 // operations in AVX
848
849 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
850 // This includes 256-bit vectors
851 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v4i64; ++i) {
852 MVT VT = (MVT::SimpleValueType)i;
853
854 // Do not attempt to custom lower non-power-of-2 vectors
855 if (!isPowerOf2_32(VT.getVectorNumElements()))
856 continue;
857
858 setOperationAction(ISD::BUILD_VECTOR, VT, Custom);
859 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Custom);
860 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Custom);
861 }
862
863 if (Subtarget->is64Bit()) {
864 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i64, Custom);
865 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i64, Custom);
866 }
867#endif
868
869#if 0
870 // Not sure we want to do this since there are no 256-bit integer
871 // operations in AVX
872
873 // Promote v32i8, v16i16, v8i32 load, select, and, or, xor to v4i64.
874 // Including 256-bit vectors
875 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v4i64; i++) {
876 MVT VT = (MVT::SimpleValueType)i;
877
878 if (!VT.is256BitVector()) {
879 continue;
880 }
881 setOperationAction(ISD::AND, VT, Promote);
882 AddPromotedToType (ISD::AND, VT, MVT::v4i64);
883 setOperationAction(ISD::OR, VT, Promote);
884 AddPromotedToType (ISD::OR, VT, MVT::v4i64);
885 setOperationAction(ISD::XOR, VT, Promote);
886 AddPromotedToType (ISD::XOR, VT, MVT::v4i64);
887 setOperationAction(ISD::LOAD, VT, Promote);
888 AddPromotedToType (ISD::LOAD, VT, MVT::v4i64);
889 setOperationAction(ISD::SELECT, VT, Promote);
890 AddPromotedToType (ISD::SELECT, VT, MVT::v4i64);
891 }
892
893 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
894#endif
895 }
896
Evan Cheng6be2c582006-04-05 23:38:46 +0000897 // We want to custom lower some of our intrinsics.
898 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
899
Bill Wendling74c37652008-12-09 22:08:41 +0000900 // Add/Sub/Mul with overflow operations are custom lowered.
Bill Wendling41ea7e72008-11-24 19:21:46 +0000901 setOperationAction(ISD::SADDO, MVT::i32, Custom);
902 setOperationAction(ISD::SADDO, MVT::i64, Custom);
903 setOperationAction(ISD::UADDO, MVT::i32, Custom);
904 setOperationAction(ISD::UADDO, MVT::i64, Custom);
Bill Wendling74c37652008-12-09 22:08:41 +0000905 setOperationAction(ISD::SSUBO, MVT::i32, Custom);
906 setOperationAction(ISD::SSUBO, MVT::i64, Custom);
907 setOperationAction(ISD::USUBO, MVT::i32, Custom);
908 setOperationAction(ISD::USUBO, MVT::i64, Custom);
909 setOperationAction(ISD::SMULO, MVT::i32, Custom);
910 setOperationAction(ISD::SMULO, MVT::i64, Custom);
Bill Wendling41ea7e72008-11-24 19:21:46 +0000911
Evan Chengd54f2d52009-03-31 19:38:51 +0000912 if (!Subtarget->is64Bit()) {
913 // These libcalls are not available in 32-bit.
914 setLibcallName(RTLIB::SHL_I128, 0);
915 setLibcallName(RTLIB::SRL_I128, 0);
916 setLibcallName(RTLIB::SRA_I128, 0);
917 }
918
Evan Cheng206ee9d2006-07-07 08:33:52 +0000919 // We have target-specific dag combine patterns for the following nodes:
920 setTargetDAGCombine(ISD::VECTOR_SHUFFLE);
Evan Chengd880b972008-05-09 21:53:03 +0000921 setTargetDAGCombine(ISD::BUILD_VECTOR);
Chris Lattner83e6c992006-10-04 06:57:07 +0000922 setTargetDAGCombine(ISD::SELECT);
Nate Begeman740ab032009-01-26 00:52:55 +0000923 setTargetDAGCombine(ISD::SHL);
924 setTargetDAGCombine(ISD::SRA);
925 setTargetDAGCombine(ISD::SRL);
Chris Lattner149a4e52008-02-22 02:09:43 +0000926 setTargetDAGCombine(ISD::STORE);
Owen Anderson99177002009-06-29 18:04:45 +0000927 setTargetDAGCombine(ISD::MEMBARRIER);
Evan Cheng0b0cd912009-03-28 05:57:29 +0000928 if (Subtarget->is64Bit())
929 setTargetDAGCombine(ISD::MUL);
Evan Cheng206ee9d2006-07-07 08:33:52 +0000930
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000931 computeRegisterProperties();
932
Evan Cheng87ed7162006-02-14 08:25:08 +0000933 // FIXME: These should be based on subtarget info. Plus, the values should
934 // be smaller when we are in optimizing for size mode.
Dan Gohman87060f52008-06-30 21:00:56 +0000935 maxStoresPerMemset = 16; // For @llvm.memset -> sequence of stores
936 maxStoresPerMemcpy = 16; // For @llvm.memcpy -> sequence of stores
937 maxStoresPerMemmove = 3; // For @llvm.memmove -> sequence of stores
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000938 allowUnalignedMemoryAccesses = true; // x86 supports it!
Evan Chengfb8075d2008-02-28 00:43:03 +0000939 setPrefLoopAlignment(16);
Evan Cheng6ebf7bc2009-05-13 21:42:09 +0000940 benefitFromCodePlacementOpt = true;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000941}
942
Scott Michel5b8f82e2008-03-10 15:42:14 +0000943
Duncan Sands5480c042009-01-01 15:52:00 +0000944MVT X86TargetLowering::getSetCCResultType(MVT VT) const {
Scott Michel5b8f82e2008-03-10 15:42:14 +0000945 return MVT::i8;
946}
947
948
Evan Cheng29286502008-01-23 23:17:41 +0000949/// getMaxByValAlign - Helper for getByValTypeAlignment to determine
950/// the desired ByVal argument alignment.
951static void getMaxByValAlign(const Type *Ty, unsigned &MaxAlign) {
952 if (MaxAlign == 16)
953 return;
954 if (const VectorType *VTy = dyn_cast<VectorType>(Ty)) {
955 if (VTy->getBitWidth() == 128)
956 MaxAlign = 16;
Evan Cheng29286502008-01-23 23:17:41 +0000957 } else if (const ArrayType *ATy = dyn_cast<ArrayType>(Ty)) {
958 unsigned EltAlign = 0;
959 getMaxByValAlign(ATy->getElementType(), EltAlign);
960 if (EltAlign > MaxAlign)
961 MaxAlign = EltAlign;
962 } else if (const StructType *STy = dyn_cast<StructType>(Ty)) {
963 for (unsigned i = 0, e = STy->getNumElements(); i != e; ++i) {
964 unsigned EltAlign = 0;
965 getMaxByValAlign(STy->getElementType(i), EltAlign);
966 if (EltAlign > MaxAlign)
967 MaxAlign = EltAlign;
968 if (MaxAlign == 16)
969 break;
970 }
971 }
972 return;
973}
974
975/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
976/// function arguments in the caller parameter area. For X86, aggregates
Dale Johannesen0c191872008-02-08 19:48:20 +0000977/// that contain SSE vectors are placed at 16-byte boundaries while the rest
978/// are at 4-byte boundaries.
Evan Cheng29286502008-01-23 23:17:41 +0000979unsigned X86TargetLowering::getByValTypeAlignment(const Type *Ty) const {
Evan Cheng1887c1c2008-08-21 21:00:15 +0000980 if (Subtarget->is64Bit()) {
981 // Max of 8 and alignment of type.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +0000982 unsigned TyAlign = TD->getABITypeAlignment(Ty);
Evan Cheng1887c1c2008-08-21 21:00:15 +0000983 if (TyAlign > 8)
984 return TyAlign;
985 return 8;
986 }
987
Evan Cheng29286502008-01-23 23:17:41 +0000988 unsigned Align = 4;
Dale Johannesen0c191872008-02-08 19:48:20 +0000989 if (Subtarget->hasSSE1())
990 getMaxByValAlign(Ty, Align);
Evan Cheng29286502008-01-23 23:17:41 +0000991 return Align;
992}
Chris Lattner2b02a442007-02-25 08:29:00 +0000993
Evan Chengf0df0312008-05-15 08:39:06 +0000994/// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Cheng0ef8de32008-05-15 22:13:02 +0000995/// and store operations as a result of memset, memcpy, and memmove
996/// lowering. It returns MVT::iAny if SelectionDAG should be responsible for
Evan Chengf0df0312008-05-15 08:39:06 +0000997/// determining it.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000998MVT
Evan Chengf0df0312008-05-15 08:39:06 +0000999X86TargetLowering::getOptimalMemOpType(uint64_t Size, unsigned Align,
Devang Patel578efa92009-06-05 21:57:13 +00001000 bool isSrcConst, bool isSrcStr,
1001 SelectionDAG &DAG) const {
Chris Lattner4002a1b2008-10-28 05:49:35 +00001002 // FIXME: This turns off use of xmm stores for memset/memcpy on targets like
1003 // linux. This is because the stack realignment code can't handle certain
1004 // cases like PR2962. This should be removed when PR2962 is fixed.
Devang Patel578efa92009-06-05 21:57:13 +00001005 const Function *F = DAG.getMachineFunction().getFunction();
1006 bool NoImplicitFloatOps = F->hasFnAttr(Attribute::NoImplicitFloat);
1007 if (!NoImplicitFloatOps && Subtarget->getStackAlignment() >= 16) {
Chris Lattner4002a1b2008-10-28 05:49:35 +00001008 if ((isSrcConst || isSrcStr) && Subtarget->hasSSE2() && Size >= 16)
1009 return MVT::v4i32;
1010 if ((isSrcConst || isSrcStr) && Subtarget->hasSSE1() && Size >= 16)
1011 return MVT::v4f32;
1012 }
Evan Chengf0df0312008-05-15 08:39:06 +00001013 if (Subtarget->is64Bit() && Size >= 8)
1014 return MVT::i64;
1015 return MVT::i32;
1016}
1017
Evan Chengcc415862007-11-09 01:32:10 +00001018/// getPICJumpTableRelocaBase - Returns relocation base for the given PIC
1019/// jumptable.
Dan Gohman475871a2008-07-27 21:46:04 +00001020SDValue X86TargetLowering::getPICJumpTableRelocBase(SDValue Table,
Evan Chengcc415862007-11-09 01:32:10 +00001021 SelectionDAG &DAG) const {
1022 if (usesGlobalOffsetTable())
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001023 return DAG.getGLOBAL_OFFSET_TABLE(getPointerTy());
Evan Chengcc415862007-11-09 01:32:10 +00001024 if (!Subtarget->isPICStyleRIPRel())
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001025 // This doesn't have DebugLoc associated with it, but is not really the
1026 // same as a Register.
1027 return DAG.getNode(X86ISD::GlobalBaseReg, DebugLoc::getUnknownLoc(),
1028 getPointerTy());
Evan Chengcc415862007-11-09 01:32:10 +00001029 return Table;
1030}
1031
Bill Wendlingb4202b82009-07-01 18:50:55 +00001032/// getFunctionAlignment - Return the Log2 alignment of this function.
Bill Wendling20c568f2009-06-30 22:38:32 +00001033unsigned X86TargetLowering::getFunctionAlignment(const Function *F) const {
1034 return F->hasFnAttr(Attribute::OptimizeForSize) ? 1 : 4;
1035}
1036
Chris Lattner2b02a442007-02-25 08:29:00 +00001037//===----------------------------------------------------------------------===//
1038// Return Value Calling Convention Implementation
1039//===----------------------------------------------------------------------===//
1040
Chris Lattner59ed56b2007-02-28 04:55:35 +00001041#include "X86GenCallingConv.inc"
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001042
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001043/// LowerRET - Lower an ISD::RET node.
Dan Gohman475871a2008-07-27 21:46:04 +00001044SDValue X86TargetLowering::LowerRET(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00001045 DebugLoc dl = Op.getDebugLoc();
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001046 assert((Op.getNumOperands() & 1) == 1 && "ISD::RET should have odd # args");
Scott Michelfdc40a02009-02-17 22:15:04 +00001047
Chris Lattner9774c912007-02-27 05:28:59 +00001048 SmallVector<CCValAssign, 16> RVLocs;
1049 unsigned CC = DAG.getMachineFunction().getFunction()->getCallingConv();
Chris Lattner52387be2007-06-19 00:13:10 +00001050 bool isVarArg = DAG.getMachineFunction().getFunction()->isVarArg();
1051 CCState CCInfo(CC, isVarArg, getTargetMachine(), RVLocs);
Gabor Greifba36cb52008-08-28 21:40:38 +00001052 CCInfo.AnalyzeReturn(Op.getNode(), RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001053
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001054 // If this is the first return lowered for this function, add the regs to the
1055 // liveout set for the function.
Chris Lattner84bc5422007-12-31 04:13:23 +00001056 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
Chris Lattner9774c912007-02-27 05:28:59 +00001057 for (unsigned i = 0; i != RVLocs.size(); ++i)
1058 if (RVLocs[i].isRegLoc())
Chris Lattner84bc5422007-12-31 04:13:23 +00001059 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001060 }
Dan Gohman475871a2008-07-27 21:46:04 +00001061 SDValue Chain = Op.getOperand(0);
Scott Michelfdc40a02009-02-17 22:15:04 +00001062
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001063 // Handle tail call return.
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001064 Chain = GetPossiblePreceedingTailCall(Chain, X86ISD::TAILCALL);
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001065 if (Chain.getOpcode() == X86ISD::TAILCALL) {
Dan Gohman475871a2008-07-27 21:46:04 +00001066 SDValue TailCall = Chain;
1067 SDValue TargetAddress = TailCall.getOperand(1);
1068 SDValue StackAdjustment = TailCall.getOperand(2);
Chris Lattnerb4a6eaa2008-01-16 05:52:18 +00001069 assert(((TargetAddress.getOpcode() == ISD::Register &&
Arnold Schwaighofer290ae032008-09-22 14:50:07 +00001070 (cast<RegisterSDNode>(TargetAddress)->getReg() == X86::EAX ||
Arnold Schwaighoferbbd8c332009-06-12 16:26:57 +00001071 cast<RegisterSDNode>(TargetAddress)->getReg() == X86::R11)) ||
Bill Wendling056292f2008-09-16 21:48:12 +00001072 TargetAddress.getOpcode() == ISD::TargetExternalSymbol ||
Scott Michelfdc40a02009-02-17 22:15:04 +00001073 TargetAddress.getOpcode() == ISD::TargetGlobalAddress) &&
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001074 "Expecting an global address, external symbol, or register");
Chris Lattnerb4a6eaa2008-01-16 05:52:18 +00001075 assert(StackAdjustment.getOpcode() == ISD::Constant &&
1076 "Expecting a const value");
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001077
Dan Gohman475871a2008-07-27 21:46:04 +00001078 SmallVector<SDValue,8> Operands;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001079 Operands.push_back(Chain.getOperand(0));
1080 Operands.push_back(TargetAddress);
1081 Operands.push_back(StackAdjustment);
1082 // Copy registers used by the call. Last operand is a flag so it is not
1083 // copied.
Arnold Schwaighofer448175f2007-10-16 09:05:00 +00001084 for (unsigned i=3; i < TailCall.getNumOperands()-1; i++) {
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001085 Operands.push_back(Chain.getOperand(i));
1086 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001087 return DAG.getNode(X86ISD::TC_RETURN, dl, MVT::Other, &Operands[0],
Arnold Schwaighofer448175f2007-10-16 09:05:00 +00001088 Operands.size());
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001089 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001090
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001091 // Regular return.
Dan Gohman475871a2008-07-27 21:46:04 +00001092 SDValue Flag;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001093
Dan Gohman475871a2008-07-27 21:46:04 +00001094 SmallVector<SDValue, 6> RetOps;
Chris Lattner447ff682008-03-11 03:23:40 +00001095 RetOps.push_back(Chain); // Operand #0 = Chain (updated below)
1096 // Operand #1 = Bytes To Pop
1097 RetOps.push_back(DAG.getConstant(getBytesToPopOnReturn(), MVT::i16));
Scott Michelfdc40a02009-02-17 22:15:04 +00001098
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001099 // Copy the result values into the output registers.
Chris Lattner8e6da152008-03-10 21:08:41 +00001100 for (unsigned i = 0; i != RVLocs.size(); ++i) {
1101 CCValAssign &VA = RVLocs[i];
1102 assert(VA.isRegLoc() && "Can only return in registers!");
Dan Gohman475871a2008-07-27 21:46:04 +00001103 SDValue ValToCopy = Op.getOperand(i*2+1);
Scott Michelfdc40a02009-02-17 22:15:04 +00001104
Chris Lattner447ff682008-03-11 03:23:40 +00001105 // Returns in ST0/ST1 are handled specially: these are pushed as operands to
1106 // the RET instruction and handled by the FP Stackifier.
Dan Gohman37eed792009-02-04 17:28:58 +00001107 if (VA.getLocReg() == X86::ST0 ||
1108 VA.getLocReg() == X86::ST1) {
Chris Lattner447ff682008-03-11 03:23:40 +00001109 // If this is a copy from an xmm register to ST(0), use an FPExtend to
1110 // change the value to the FP stack register class.
Dan Gohman37eed792009-02-04 17:28:58 +00001111 if (isScalarFPTypeInSSEReg(VA.getValVT()))
Dale Johannesenace16102009-02-03 19:33:06 +00001112 ValToCopy = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f80, ValToCopy);
Chris Lattner447ff682008-03-11 03:23:40 +00001113 RetOps.push_back(ValToCopy);
1114 // Don't emit a copytoreg.
1115 continue;
1116 }
Dale Johannesena68f9012008-06-24 22:01:44 +00001117
Evan Cheng242b38b2009-02-23 09:03:22 +00001118 // 64-bit vector (MMX) values are returned in XMM0 / XMM1 except for v1i64
1119 // which is returned in RAX / RDX.
Evan Cheng6140a8b2009-02-22 08:05:12 +00001120 if (Subtarget->is64Bit()) {
1121 MVT ValVT = ValToCopy.getValueType();
Evan Cheng242b38b2009-02-23 09:03:22 +00001122 if (ValVT.isVector() && ValVT.getSizeInBits() == 64) {
Evan Cheng6140a8b2009-02-22 08:05:12 +00001123 ValToCopy = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i64, ValToCopy);
Evan Cheng242b38b2009-02-23 09:03:22 +00001124 if (VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1)
1125 ValToCopy = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64, ValToCopy);
1126 }
Evan Cheng6140a8b2009-02-22 08:05:12 +00001127 }
1128
Dale Johannesendd64c412009-02-04 00:33:20 +00001129 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), ValToCopy, Flag);
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001130 Flag = Chain.getValue(1);
1131 }
Dan Gohman61a92132008-04-21 23:59:07 +00001132
1133 // The x86-64 ABI for returning structs by value requires that we copy
1134 // the sret argument into %rax for the return. We saved the argument into
1135 // a virtual register in the entry block, so now we copy the value out
1136 // and into %rax.
1137 if (Subtarget->is64Bit() &&
1138 DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
1139 MachineFunction &MF = DAG.getMachineFunction();
1140 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1141 unsigned Reg = FuncInfo->getSRetReturnReg();
1142 if (!Reg) {
1143 Reg = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i64));
1144 FuncInfo->setSRetReturnReg(Reg);
1145 }
Dale Johannesendd64c412009-02-04 00:33:20 +00001146 SDValue Val = DAG.getCopyFromReg(Chain, dl, Reg, getPointerTy());
Dan Gohman61a92132008-04-21 23:59:07 +00001147
Dale Johannesendd64c412009-02-04 00:33:20 +00001148 Chain = DAG.getCopyToReg(Chain, dl, X86::RAX, Val, Flag);
Dan Gohman61a92132008-04-21 23:59:07 +00001149 Flag = Chain.getValue(1);
1150 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001151
Chris Lattner447ff682008-03-11 03:23:40 +00001152 RetOps[0] = Chain; // Update chain.
1153
1154 // Add the flag if we have it.
Gabor Greifba36cb52008-08-28 21:40:38 +00001155 if (Flag.getNode())
Chris Lattner447ff682008-03-11 03:23:40 +00001156 RetOps.push_back(Flag);
Scott Michelfdc40a02009-02-17 22:15:04 +00001157
1158 return DAG.getNode(X86ISD::RET_FLAG, dl,
Dale Johannesenace16102009-02-03 19:33:06 +00001159 MVT::Other, &RetOps[0], RetOps.size());
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001160}
1161
1162
Chris Lattner3085e152007-02-25 08:59:22 +00001163/// LowerCallResult - Lower the result values of an ISD::CALL into the
1164/// appropriate copies out of appropriate physical registers. This assumes that
1165/// Chain/InFlag are the input chain/flag to use, and that TheCall is the call
1166/// being lowered. The returns a SDNode with the same number of values as the
1167/// ISD::CALL.
1168SDNode *X86TargetLowering::
Scott Michelfdc40a02009-02-17 22:15:04 +00001169LowerCallResult(SDValue Chain, SDValue InFlag, CallSDNode *TheCall,
Chris Lattner3085e152007-02-25 08:59:22 +00001170 unsigned CallingConv, SelectionDAG &DAG) {
Dale Johannesenace16102009-02-03 19:33:06 +00001171
Scott Michelfdc40a02009-02-17 22:15:04 +00001172 DebugLoc dl = TheCall->getDebugLoc();
Chris Lattnere32bbf62007-02-28 07:09:55 +00001173 // Assign locations to each value returned by this call.
Chris Lattner9774c912007-02-27 05:28:59 +00001174 SmallVector<CCValAssign, 16> RVLocs;
Dan Gohman095cc292008-09-13 01:54:27 +00001175 bool isVarArg = TheCall->isVarArg();
Torok Edwin3f142c32009-02-01 18:15:56 +00001176 bool Is64Bit = Subtarget->is64Bit();
Chris Lattner52387be2007-06-19 00:13:10 +00001177 CCState CCInfo(CallingConv, isVarArg, getTargetMachine(), RVLocs);
Chris Lattnere32bbf62007-02-28 07:09:55 +00001178 CCInfo.AnalyzeCallResult(TheCall, RetCC_X86);
1179
Dan Gohman475871a2008-07-27 21:46:04 +00001180 SmallVector<SDValue, 8> ResultVals;
Scott Michelfdc40a02009-02-17 22:15:04 +00001181
Chris Lattner3085e152007-02-25 08:59:22 +00001182 // Copy all of the result registers out of their specified physreg.
Chris Lattner8e6da152008-03-10 21:08:41 +00001183 for (unsigned i = 0; i != RVLocs.size(); ++i) {
Dan Gohman37eed792009-02-04 17:28:58 +00001184 CCValAssign &VA = RVLocs[i];
1185 MVT CopyVT = VA.getValVT();
Scott Michelfdc40a02009-02-17 22:15:04 +00001186
Torok Edwin3f142c32009-02-01 18:15:56 +00001187 // If this is x86-64, and we disabled SSE, we can't return FP values
Scott Michelfdc40a02009-02-17 22:15:04 +00001188 if ((CopyVT == MVT::f32 || CopyVT == MVT::f64) &&
Torok Edwin3f142c32009-02-01 18:15:56 +00001189 ((Is64Bit || TheCall->isInreg()) && !Subtarget->hasSSE1())) {
Torok Edwin804e0fe2009-07-08 19:04:27 +00001190 llvm_report_error("SSE register return with SSE disabled");
Torok Edwin3f142c32009-02-01 18:15:56 +00001191 }
1192
Chris Lattner8e6da152008-03-10 21:08:41 +00001193 // If this is a call to a function that returns an fp value on the floating
1194 // point stack, but where we prefer to use the value in xmm registers, copy
1195 // it out as F80 and use a truncate to move it from fp stack reg to xmm reg.
Dan Gohman37eed792009-02-04 17:28:58 +00001196 if ((VA.getLocReg() == X86::ST0 ||
1197 VA.getLocReg() == X86::ST1) &&
1198 isScalarFPTypeInSSEReg(VA.getValVT())) {
Chris Lattner8e6da152008-03-10 21:08:41 +00001199 CopyVT = MVT::f80;
Chris Lattner3085e152007-02-25 08:59:22 +00001200 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001201
Evan Cheng79fb3b42009-02-20 20:43:02 +00001202 SDValue Val;
1203 if (Is64Bit && CopyVT.isVector() && CopyVT.getSizeInBits() == 64) {
Evan Cheng242b38b2009-02-23 09:03:22 +00001204 // For x86-64, MMX values are returned in XMM0 / XMM1 except for v1i64.
1205 if (VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1) {
1206 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
1207 MVT::v2i64, InFlag).getValue(1);
1208 Val = Chain.getValue(0);
1209 Val = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i64,
1210 Val, DAG.getConstant(0, MVT::i64));
1211 } else {
1212 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
1213 MVT::i64, InFlag).getValue(1);
1214 Val = Chain.getValue(0);
1215 }
Evan Cheng79fb3b42009-02-20 20:43:02 +00001216 Val = DAG.getNode(ISD::BIT_CONVERT, dl, CopyVT, Val);
1217 } else {
1218 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
1219 CopyVT, InFlag).getValue(1);
1220 Val = Chain.getValue(0);
1221 }
Chris Lattner8e6da152008-03-10 21:08:41 +00001222 InFlag = Chain.getValue(2);
Chris Lattner112dedc2007-12-29 06:41:28 +00001223
Dan Gohman37eed792009-02-04 17:28:58 +00001224 if (CopyVT != VA.getValVT()) {
Chris Lattner8e6da152008-03-10 21:08:41 +00001225 // Round the F80 the right size, which also moves to the appropriate xmm
1226 // register.
Dan Gohman37eed792009-02-04 17:28:58 +00001227 Val = DAG.getNode(ISD::FP_ROUND, dl, VA.getValVT(), Val,
Chris Lattner8e6da152008-03-10 21:08:41 +00001228 // This truncation won't change the value.
1229 DAG.getIntPtrConstant(1));
1230 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001231
Chris Lattner8e6da152008-03-10 21:08:41 +00001232 ResultVals.push_back(Val);
Chris Lattner3085e152007-02-25 08:59:22 +00001233 }
Duncan Sands4bdcb612008-07-02 17:40:58 +00001234
Chris Lattner3085e152007-02-25 08:59:22 +00001235 // Merge everything together with a MERGE_VALUES node.
1236 ResultVals.push_back(Chain);
Dale Johannesenace16102009-02-03 19:33:06 +00001237 return DAG.getNode(ISD::MERGE_VALUES, dl, TheCall->getVTList(),
1238 &ResultVals[0], ResultVals.size()).getNode();
Chris Lattner2b02a442007-02-25 08:29:00 +00001239}
1240
1241
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001242//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001243// C & StdCall & Fast Calling Convention implementation
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001244//===----------------------------------------------------------------------===//
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001245// StdCall calling convention seems to be standard for many Windows' API
1246// routines and around. It differs from C calling convention just a little:
1247// callee should clean up the stack, not caller. Symbols should be also
1248// decorated in some fancy way :) It doesn't support any vector arguments.
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001249// For info on fast calling convention see Fast Calling Convention (tail call)
1250// implementation LowerX86_32FastCCCallTo.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001251
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001252/// CallIsStructReturn - Determines whether a CALL node uses struct return
1253/// semantics.
Dan Gohman095cc292008-09-13 01:54:27 +00001254static bool CallIsStructReturn(CallSDNode *TheCall) {
1255 unsigned NumOps = TheCall->getNumArgs();
Gordon Henriksen86737662008-01-05 16:56:59 +00001256 if (!NumOps)
1257 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001258
Dan Gohman095cc292008-09-13 01:54:27 +00001259 return TheCall->getArgFlags(0).isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001260}
1261
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001262/// ArgsAreStructReturn - Determines whether a FORMAL_ARGUMENTS node uses struct
1263/// return semantics.
Dan Gohman475871a2008-07-27 21:46:04 +00001264static bool ArgsAreStructReturn(SDValue Op) {
Gabor Greifba36cb52008-08-28 21:40:38 +00001265 unsigned NumArgs = Op.getNode()->getNumValues() - 1;
Gordon Henriksen86737662008-01-05 16:56:59 +00001266 if (!NumArgs)
1267 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001268
1269 return cast<ARG_FLAGSSDNode>(Op.getOperand(3))->getArgFlags().isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001270}
1271
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001272/// IsCalleePop - Determines whether a CALL or FORMAL_ARGUMENTS node requires
1273/// the callee to pop its own arguments. Callee pop is necessary to support tail
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001274/// calls.
Dan Gohman095cc292008-09-13 01:54:27 +00001275bool X86TargetLowering::IsCalleePop(bool IsVarArg, unsigned CallingConv) {
Gordon Henriksen86737662008-01-05 16:56:59 +00001276 if (IsVarArg)
1277 return false;
1278
Dan Gohman095cc292008-09-13 01:54:27 +00001279 switch (CallingConv) {
Gordon Henriksen86737662008-01-05 16:56:59 +00001280 default:
1281 return false;
1282 case CallingConv::X86_StdCall:
1283 return !Subtarget->is64Bit();
1284 case CallingConv::X86_FastCall:
1285 return !Subtarget->is64Bit();
1286 case CallingConv::Fast:
1287 return PerformTailCallOpt;
1288 }
1289}
1290
Dan Gohman095cc292008-09-13 01:54:27 +00001291/// CCAssignFnForNode - Selects the correct CCAssignFn for a the
1292/// given CallingConvention value.
1293CCAssignFn *X86TargetLowering::CCAssignFnForNode(unsigned CC) const {
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00001294 if (Subtarget->is64Bit()) {
Anton Korobeynikov1a979d92008-03-22 20:57:27 +00001295 if (Subtarget->isTargetWin64())
Anton Korobeynikov8f88cb02008-03-22 20:37:30 +00001296 return CC_X86_Win64_C;
Evan Chenge9ac9e62008-09-07 09:07:23 +00001297 else
1298 return CC_X86_64_C;
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00001299 }
1300
Gordon Henriksen86737662008-01-05 16:56:59 +00001301 if (CC == CallingConv::X86_FastCall)
1302 return CC_X86_32_FastCall;
Evan Chengb188dd92008-09-10 18:25:29 +00001303 else if (CC == CallingConv::Fast)
1304 return CC_X86_32_FastCC;
Gordon Henriksen86737662008-01-05 16:56:59 +00001305 else
1306 return CC_X86_32_C;
1307}
1308
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001309/// NameDecorationForFORMAL_ARGUMENTS - Selects the appropriate decoration to
1310/// apply to a MachineFunction containing a given FORMAL_ARGUMENTS node.
Gordon Henriksen86737662008-01-05 16:56:59 +00001311NameDecorationStyle
Dan Gohman475871a2008-07-27 21:46:04 +00001312X86TargetLowering::NameDecorationForFORMAL_ARGUMENTS(SDValue Op) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001313 unsigned CC = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Gordon Henriksen86737662008-01-05 16:56:59 +00001314 if (CC == CallingConv::X86_FastCall)
1315 return FastCall;
1316 else if (CC == CallingConv::X86_StdCall)
1317 return StdCall;
1318 return None;
1319}
1320
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001321
Arnold Schwaighofer258bb1b2008-02-26 22:21:54 +00001322/// CallRequiresGOTInRegister - Check whether the call requires the GOT pointer
1323/// in a register before calling.
Chris Lattner951bf7d2009-07-09 02:44:11 +00001324static bool CallRequiresGOTPtrInReg(const TargetMachine &TM,
1325 bool IsTailCall) {
1326 const X86Subtarget &Subtarget = TM.getSubtarget<X86Subtarget>();
1327
1328 return !IsTailCall && !Subtarget.is64Bit() &&
1329 TM.getRelocationModel() == Reloc::PIC_ &&
1330 Subtarget.isPICStyleGOT();
Arnold Schwaighofer258bb1b2008-02-26 22:21:54 +00001331}
1332
Arnold Schwaighofer258bb1b2008-02-26 22:21:54 +00001333/// CallRequiresFnAddressInReg - Check whether the call requires the function
1334/// address to be loaded in a register.
Chris Lattner951bf7d2009-07-09 02:44:11 +00001335static bool CallRequiresFnAddressInReg(const TargetMachine &TM,
1336 bool IsTailCall) {
1337 const X86Subtarget &Subtarget = TM.getSubtarget<X86Subtarget>();
1338 return !Subtarget.is64Bit() && IsTailCall &&
1339 TM.getRelocationModel() == Reloc::PIC_ &&
1340 Subtarget.isPICStyleGOT();
Arnold Schwaighofer258bb1b2008-02-26 22:21:54 +00001341}
1342
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001343/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
1344/// by "Src" to address "Dst" with size and alignment information specified by
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001345/// the specific parameter attribute. The copy will be passed as a byval
1346/// function parameter.
Scott Michelfdc40a02009-02-17 22:15:04 +00001347static SDValue
Dan Gohman475871a2008-07-27 21:46:04 +00001348CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
Dale Johannesendd64c412009-02-04 00:33:20 +00001349 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
1350 DebugLoc dl) {
Dan Gohman475871a2008-07-27 21:46:04 +00001351 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Dale Johannesendd64c412009-02-04 00:33:20 +00001352 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001353 /*AlwaysInline=*/true, NULL, 0, NULL, 0);
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001354}
1355
Dan Gohman475871a2008-07-27 21:46:04 +00001356SDValue X86TargetLowering::LowerMemArgument(SDValue Op, SelectionDAG &DAG,
Rafael Espindola7effac52007-09-14 15:48:13 +00001357 const CCValAssign &VA,
1358 MachineFrameInfo *MFI,
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001359 unsigned CC,
Dan Gohman475871a2008-07-27 21:46:04 +00001360 SDValue Root, unsigned i) {
Rafael Espindola7effac52007-09-14 15:48:13 +00001361 // Create the nodes corresponding to a load from this parameter slot.
Duncan Sands276dcbd2008-03-21 09:14:45 +00001362 ISD::ArgFlagsTy Flags =
1363 cast<ARG_FLAGSSDNode>(Op.getOperand(3 + i))->getArgFlags();
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001364 bool AlwaysUseMutable = (CC==CallingConv::Fast) && PerformTailCallOpt;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001365 bool isImmutable = !AlwaysUseMutable && !Flags.isByVal();
Evan Chenge70bb592008-01-10 02:24:25 +00001366
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001367 // FIXME: For now, all byval parameter objects are marked mutable. This can be
Scott Michelfdc40a02009-02-17 22:15:04 +00001368 // changed with more analysis.
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001369 // In case of tail call optimization mark all arguments mutable. Since they
1370 // could be overwritten by lowering of arguments in case of a tail call.
Duncan Sands83ec4b62008-06-06 12:08:01 +00001371 int FI = MFI->CreateFixedObject(VA.getValVT().getSizeInBits()/8,
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001372 VA.getLocMemOffset(), isImmutable);
Dan Gohman475871a2008-07-27 21:46:04 +00001373 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
Duncan Sands276dcbd2008-03-21 09:14:45 +00001374 if (Flags.isByVal())
Rafael Espindola7effac52007-09-14 15:48:13 +00001375 return FIN;
Dale Johannesen6f38cb62009-02-07 19:59:05 +00001376 return DAG.getLoad(VA.getValVT(), Op.getDebugLoc(), Root, FIN,
Dan Gohmana54cf172008-07-11 22:44:52 +00001377 PseudoSourceValue::getFixedStack(FI), 0);
Rafael Espindola7effac52007-09-14 15:48:13 +00001378}
1379
Dan Gohman475871a2008-07-27 21:46:04 +00001380SDValue
1381X86TargetLowering::LowerFORMAL_ARGUMENTS(SDValue Op, SelectionDAG &DAG) {
Evan Cheng1bc78042006-04-26 01:20:17 +00001382 MachineFunction &MF = DAG.getMachineFunction();
Gordon Henriksen86737662008-01-05 16:56:59 +00001383 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00001384 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00001385
Gordon Henriksen86737662008-01-05 16:56:59 +00001386 const Function* Fn = MF.getFunction();
1387 if (Fn->hasExternalLinkage() &&
1388 Subtarget->isTargetCygMing() &&
1389 Fn->getName() == "main")
1390 FuncInfo->setForceFramePointer(true);
1391
1392 // Decorate the function name.
1393 FuncInfo->setDecorationStyle(NameDecorationForFORMAL_ARGUMENTS(Op));
Scott Michelfdc40a02009-02-17 22:15:04 +00001394
Evan Cheng1bc78042006-04-26 01:20:17 +00001395 MachineFrameInfo *MFI = MF.getFrameInfo();
Dan Gohman475871a2008-07-27 21:46:04 +00001396 SDValue Root = Op.getOperand(0);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001397 bool isVarArg = cast<ConstantSDNode>(Op.getOperand(2))->getZExtValue() != 0;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001398 unsigned CC = MF.getFunction()->getCallingConv();
Gordon Henriksen86737662008-01-05 16:56:59 +00001399 bool Is64Bit = Subtarget->is64Bit();
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001400 bool IsWin64 = Subtarget->isTargetWin64();
Gordon Henriksenae636f82008-01-03 16:47:34 +00001401
1402 assert(!(isVarArg && CC == CallingConv::Fast) &&
1403 "Var args not supported with calling convention fastcc");
1404
Chris Lattner638402b2007-02-28 07:00:42 +00001405 // Assign locations to all of the incoming arguments.
Chris Lattnerf39f7712007-02-28 05:46:49 +00001406 SmallVector<CCValAssign, 16> ArgLocs;
Gordon Henriksenae636f82008-01-03 16:47:34 +00001407 CCState CCInfo(CC, isVarArg, getTargetMachine(), ArgLocs);
Dan Gohman095cc292008-09-13 01:54:27 +00001408 CCInfo.AnalyzeFormalArguments(Op.getNode(), CCAssignFnForNode(CC));
Scott Michelfdc40a02009-02-17 22:15:04 +00001409
Dan Gohman475871a2008-07-27 21:46:04 +00001410 SmallVector<SDValue, 8> ArgValues;
Chris Lattnerf39f7712007-02-28 05:46:49 +00001411 unsigned LastVal = ~0U;
1412 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1413 CCValAssign &VA = ArgLocs[i];
1414 // TODO: If an arg is passed in two places (e.g. reg and stack), skip later
1415 // places.
1416 assert(VA.getValNo() != LastVal &&
1417 "Don't support value assigned to multiple locs yet");
1418 LastVal = VA.getValNo();
Scott Michelfdc40a02009-02-17 22:15:04 +00001419
Chris Lattnerf39f7712007-02-28 05:46:49 +00001420 if (VA.isRegLoc()) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00001421 MVT RegVT = VA.getLocVT();
Devang Patel8a84e442009-01-05 17:31:22 +00001422 TargetRegisterClass *RC = NULL;
Chris Lattnerf39f7712007-02-28 05:46:49 +00001423 if (RegVT == MVT::i32)
1424 RC = X86::GR32RegisterClass;
Gordon Henriksen86737662008-01-05 16:56:59 +00001425 else if (Is64Bit && RegVT == MVT::i64)
1426 RC = X86::GR64RegisterClass;
Dale Johannesene672af12008-02-05 20:46:33 +00001427 else if (RegVT == MVT::f32)
Gordon Henriksen86737662008-01-05 16:56:59 +00001428 RC = X86::FR32RegisterClass;
Dale Johannesene672af12008-02-05 20:46:33 +00001429 else if (RegVT == MVT::f64)
Gordon Henriksen86737662008-01-05 16:56:59 +00001430 RC = X86::FR64RegisterClass;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001431 else if (RegVT.isVector() && RegVT.getSizeInBits() == 128)
Evan Chengee472b12008-04-25 07:56:45 +00001432 RC = X86::VR128RegisterClass;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001433 else if (RegVT.isVector()) {
1434 assert(RegVT.getSizeInBits() == 64);
Evan Chengee472b12008-04-25 07:56:45 +00001435 if (!Is64Bit)
1436 RC = X86::VR64RegisterClass; // MMX values are passed in MMXs.
1437 else {
1438 // Darwin calling convention passes MMX values in either GPRs or
1439 // XMMs in x86-64. Other targets pass them in memory.
1440 if (RegVT != MVT::v1i64 && Subtarget->hasSSE2()) {
1441 RC = X86::VR128RegisterClass; // MMX values are passed in XMMs.
1442 RegVT = MVT::v2i64;
1443 } else {
1444 RC = X86::GR64RegisterClass; // v1i64 values are passed in GPRs.
1445 RegVT = MVT::i64;
1446 }
1447 }
1448 } else {
1449 assert(0 && "Unknown argument type!");
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001450 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001451
Bob Wilson998e1252009-04-20 18:36:57 +00001452 unsigned Reg = DAG.getMachineFunction().addLiveIn(VA.getLocReg(), RC);
Dale Johannesendd64c412009-02-04 00:33:20 +00001453 SDValue ArgValue = DAG.getCopyFromReg(Root, dl, Reg, RegVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001454
Chris Lattnerf39f7712007-02-28 05:46:49 +00001455 // If this is an 8 or 16-bit value, it is really passed promoted to 32
1456 // bits. Insert an assert[sz]ext to capture this, then truncate to the
1457 // right size.
1458 if (VA.getLocInfo() == CCValAssign::SExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001459 ArgValue = DAG.getNode(ISD::AssertSext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001460 DAG.getValueType(VA.getValVT()));
1461 else if (VA.getLocInfo() == CCValAssign::ZExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001462 ArgValue = DAG.getNode(ISD::AssertZext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001463 DAG.getValueType(VA.getValVT()));
Scott Michelfdc40a02009-02-17 22:15:04 +00001464
Chris Lattnerf39f7712007-02-28 05:46:49 +00001465 if (VA.getLocInfo() != CCValAssign::Full)
Dale Johannesenace16102009-02-03 19:33:06 +00001466 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
Scott Michelfdc40a02009-02-17 22:15:04 +00001467
Gordon Henriksen86737662008-01-05 16:56:59 +00001468 // Handle MMX values passed in GPRs.
Evan Cheng44c0fd12008-04-25 20:13:28 +00001469 if (Is64Bit && RegVT != VA.getLocVT()) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00001470 if (RegVT.getSizeInBits() == 64 && RC == X86::GR64RegisterClass)
Dale Johannesenace16102009-02-03 19:33:06 +00001471 ArgValue = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getLocVT(), ArgValue);
Evan Cheng44c0fd12008-04-25 20:13:28 +00001472 else if (RC == X86::VR128RegisterClass) {
Dale Johannesenace16102009-02-03 19:33:06 +00001473 ArgValue = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i64,
1474 ArgValue, DAG.getConstant(0, MVT::i64));
1475 ArgValue = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getLocVT(), ArgValue);
Evan Cheng44c0fd12008-04-25 20:13:28 +00001476 }
1477 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001478
Chris Lattnerf39f7712007-02-28 05:46:49 +00001479 ArgValues.push_back(ArgValue);
1480 } else {
1481 assert(VA.isMemLoc());
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001482 ArgValues.push_back(LowerMemArgument(Op, DAG, VA, MFI, CC, Root, i));
Evan Cheng1bc78042006-04-26 01:20:17 +00001483 }
Evan Cheng1bc78042006-04-26 01:20:17 +00001484 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001485
Dan Gohman61a92132008-04-21 23:59:07 +00001486 // The x86-64 ABI for returning structs by value requires that we copy
1487 // the sret argument into %rax for the return. Save the argument into
1488 // a virtual register so that we can access it from the return points.
1489 if (Is64Bit && DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
1490 MachineFunction &MF = DAG.getMachineFunction();
1491 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1492 unsigned Reg = FuncInfo->getSRetReturnReg();
1493 if (!Reg) {
1494 Reg = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i64));
1495 FuncInfo->setSRetReturnReg(Reg);
1496 }
Dale Johannesendd64c412009-02-04 00:33:20 +00001497 SDValue Copy = DAG.getCopyToReg(DAG.getEntryNode(), dl, Reg, ArgValues[0]);
Dale Johannesenace16102009-02-03 19:33:06 +00001498 Root = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Copy, Root);
Dan Gohman61a92132008-04-21 23:59:07 +00001499 }
1500
Chris Lattnerf39f7712007-02-28 05:46:49 +00001501 unsigned StackSize = CCInfo.getNextStackOffset();
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001502 // align stack specially for tail calls
Evan Chenge9ac9e62008-09-07 09:07:23 +00001503 if (PerformTailCallOpt && CC == CallingConv::Fast)
Gordon Henriksenae636f82008-01-03 16:47:34 +00001504 StackSize = GetAlignedArgumentStackSize(StackSize, DAG);
Evan Cheng25caf632006-05-23 21:06:34 +00001505
Evan Cheng1bc78042006-04-26 01:20:17 +00001506 // If the function takes variable number of arguments, make a frame index for
1507 // the start of the first vararg value... for expansion of llvm.va_start.
Gordon Henriksenae636f82008-01-03 16:47:34 +00001508 if (isVarArg) {
Gordon Henriksen86737662008-01-05 16:56:59 +00001509 if (Is64Bit || CC != CallingConv::X86_FastCall) {
1510 VarArgsFrameIndex = MFI->CreateFixedObject(1, StackSize);
1511 }
1512 if (Is64Bit) {
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001513 unsigned TotalNumIntRegs = 0, TotalNumXMMRegs = 0;
1514
1515 // FIXME: We should really autogenerate these arrays
1516 static const unsigned GPR64ArgRegsWin64[] = {
1517 X86::RCX, X86::RDX, X86::R8, X86::R9
Gordon Henriksen86737662008-01-05 16:56:59 +00001518 };
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001519 static const unsigned XMMArgRegsWin64[] = {
1520 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3
1521 };
1522 static const unsigned GPR64ArgRegs64Bit[] = {
1523 X86::RDI, X86::RSI, X86::RDX, X86::RCX, X86::R8, X86::R9
1524 };
1525 static const unsigned XMMArgRegs64Bit[] = {
Gordon Henriksen86737662008-01-05 16:56:59 +00001526 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1527 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1528 };
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001529 const unsigned *GPR64ArgRegs, *XMMArgRegs;
1530
1531 if (IsWin64) {
1532 TotalNumIntRegs = 4; TotalNumXMMRegs = 4;
1533 GPR64ArgRegs = GPR64ArgRegsWin64;
1534 XMMArgRegs = XMMArgRegsWin64;
1535 } else {
1536 TotalNumIntRegs = 6; TotalNumXMMRegs = 8;
1537 GPR64ArgRegs = GPR64ArgRegs64Bit;
1538 XMMArgRegs = XMMArgRegs64Bit;
1539 }
1540 unsigned NumIntRegs = CCInfo.getFirstUnallocated(GPR64ArgRegs,
1541 TotalNumIntRegs);
1542 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs,
1543 TotalNumXMMRegs);
1544
Devang Patel578efa92009-06-05 21:57:13 +00001545 bool NoImplicitFloatOps = Fn->hasFnAttr(Attribute::NoImplicitFloat);
Evan Chengc7ce29b2009-02-13 22:36:38 +00001546 assert(!(NumXMMRegs && !Subtarget->hasSSE1()) &&
Torok Edwin3f142c32009-02-01 18:15:56 +00001547 "SSE register cannot be used when SSE is disabled!");
Devang Patel578efa92009-06-05 21:57:13 +00001548 assert(!(NumXMMRegs && UseSoftFloat && NoImplicitFloatOps) &&
Evan Chengc7ce29b2009-02-13 22:36:38 +00001549 "SSE register cannot be used when SSE is disabled!");
Devang Patel578efa92009-06-05 21:57:13 +00001550 if (UseSoftFloat || NoImplicitFloatOps || !Subtarget->hasSSE1())
Torok Edwin3f142c32009-02-01 18:15:56 +00001551 // Kernel mode asks for SSE to be disabled, so don't push them
1552 // on the stack.
1553 TotalNumXMMRegs = 0;
Bill Wendlingf9abd7e2009-03-11 22:30:01 +00001554
Gordon Henriksen86737662008-01-05 16:56:59 +00001555 // For X86-64, if there are vararg parameters that are passed via
1556 // registers, then we must store them to their spots on the stack so they
1557 // may be loaded by deferencing the result of va_next.
1558 VarArgsGPOffset = NumIntRegs * 8;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001559 VarArgsFPOffset = TotalNumIntRegs * 8 + NumXMMRegs * 16;
1560 RegSaveFrameIndex = MFI->CreateStackObject(TotalNumIntRegs * 8 +
1561 TotalNumXMMRegs * 16, 16);
1562
Gordon Henriksen86737662008-01-05 16:56:59 +00001563 // Store the integer parameter registers.
Dan Gohman475871a2008-07-27 21:46:04 +00001564 SmallVector<SDValue, 8> MemOps;
1565 SDValue RSFIN = DAG.getFrameIndex(RegSaveFrameIndex, getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00001566 SDValue FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), RSFIN,
Chris Lattner0bd48932008-01-17 07:00:52 +00001567 DAG.getIntPtrConstant(VarArgsGPOffset));
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001568 for (; NumIntRegs != TotalNumIntRegs; ++NumIntRegs) {
Bob Wilson998e1252009-04-20 18:36:57 +00001569 unsigned VReg = MF.addLiveIn(GPR64ArgRegs[NumIntRegs],
1570 X86::GR64RegisterClass);
Dale Johannesendd64c412009-02-04 00:33:20 +00001571 SDValue Val = DAG.getCopyFromReg(Root, dl, VReg, MVT::i64);
Dan Gohman475871a2008-07-27 21:46:04 +00001572 SDValue Store =
Dale Johannesenace16102009-02-03 19:33:06 +00001573 DAG.getStore(Val.getValue(1), dl, Val, FIN,
Dan Gohmana54cf172008-07-11 22:44:52 +00001574 PseudoSourceValue::getFixedStack(RegSaveFrameIndex), 0);
Gordon Henriksen86737662008-01-05 16:56:59 +00001575 MemOps.push_back(Store);
Dale Johannesenace16102009-02-03 19:33:06 +00001576 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), FIN,
Chris Lattner0bd48932008-01-17 07:00:52 +00001577 DAG.getIntPtrConstant(8));
Gordon Henriksen86737662008-01-05 16:56:59 +00001578 }
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001579
Gordon Henriksen86737662008-01-05 16:56:59 +00001580 // Now store the XMM (fp + vector) parameter registers.
Dale Johannesenace16102009-02-03 19:33:06 +00001581 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), RSFIN,
Chris Lattner0bd48932008-01-17 07:00:52 +00001582 DAG.getIntPtrConstant(VarArgsFPOffset));
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001583 for (; NumXMMRegs != TotalNumXMMRegs; ++NumXMMRegs) {
Bob Wilson998e1252009-04-20 18:36:57 +00001584 unsigned VReg = MF.addLiveIn(XMMArgRegs[NumXMMRegs],
1585 X86::VR128RegisterClass);
Dale Johannesendd64c412009-02-04 00:33:20 +00001586 SDValue Val = DAG.getCopyFromReg(Root, dl, VReg, MVT::v4f32);
Dan Gohman475871a2008-07-27 21:46:04 +00001587 SDValue Store =
Dale Johannesenace16102009-02-03 19:33:06 +00001588 DAG.getStore(Val.getValue(1), dl, Val, FIN,
Dan Gohmana54cf172008-07-11 22:44:52 +00001589 PseudoSourceValue::getFixedStack(RegSaveFrameIndex), 0);
Gordon Henriksen86737662008-01-05 16:56:59 +00001590 MemOps.push_back(Store);
Dale Johannesenace16102009-02-03 19:33:06 +00001591 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), FIN,
Chris Lattner0bd48932008-01-17 07:00:52 +00001592 DAG.getIntPtrConstant(16));
Gordon Henriksen86737662008-01-05 16:56:59 +00001593 }
1594 if (!MemOps.empty())
Dale Johannesenace16102009-02-03 19:33:06 +00001595 Root = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Gordon Henriksen86737662008-01-05 16:56:59 +00001596 &MemOps[0], MemOps.size());
1597 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001598 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001599
Gordon Henriksenae636f82008-01-03 16:47:34 +00001600 ArgValues.push_back(Root);
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001601
Gordon Henriksen86737662008-01-05 16:56:59 +00001602 // Some CCs need callee pop.
Dan Gohman095cc292008-09-13 01:54:27 +00001603 if (IsCalleePop(isVarArg, CC)) {
Gordon Henriksen86737662008-01-05 16:56:59 +00001604 BytesToPopOnReturn = StackSize; // Callee pops everything.
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001605 BytesCallerReserves = 0;
1606 } else {
Anton Korobeynikov1d9bacc2007-03-06 08:12:33 +00001607 BytesToPopOnReturn = 0; // Callee pops nothing.
Chris Lattnerf39f7712007-02-28 05:46:49 +00001608 // If this is an sret function, the return should pop the hidden pointer.
Evan Chengb188dd92008-09-10 18:25:29 +00001609 if (!Is64Bit && CC != CallingConv::Fast && ArgsAreStructReturn(Op))
Scott Michelfdc40a02009-02-17 22:15:04 +00001610 BytesToPopOnReturn = 4;
Chris Lattnerf39f7712007-02-28 05:46:49 +00001611 BytesCallerReserves = StackSize;
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001612 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001613
Gordon Henriksen86737662008-01-05 16:56:59 +00001614 if (!Is64Bit) {
1615 RegSaveFrameIndex = 0xAAAAAAA; // RegSaveFrameIndex is X86-64 only.
1616 if (CC == CallingConv::X86_FastCall)
1617 VarArgsFrameIndex = 0xAAAAAAA; // fastcc functions can't have varargs.
1618 }
Evan Cheng25caf632006-05-23 21:06:34 +00001619
Anton Korobeynikova2780e12007-08-15 17:12:32 +00001620 FuncInfo->setBytesToPopOnReturn(BytesToPopOnReturn);
Evan Cheng1bc78042006-04-26 01:20:17 +00001621
Evan Cheng25caf632006-05-23 21:06:34 +00001622 // Return the new list of results.
Dale Johannesenace16102009-02-03 19:33:06 +00001623 return DAG.getNode(ISD::MERGE_VALUES, dl, Op.getNode()->getVTList(),
Duncan Sandsaaffa052008-12-01 11:41:29 +00001624 &ArgValues[0], ArgValues.size()).getValue(Op.getResNo());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001625}
1626
Dan Gohman475871a2008-07-27 21:46:04 +00001627SDValue
Dan Gohman095cc292008-09-13 01:54:27 +00001628X86TargetLowering::LowerMemOpCallTo(CallSDNode *TheCall, SelectionDAG &DAG,
Dan Gohman475871a2008-07-27 21:46:04 +00001629 const SDValue &StackPtr,
Evan Chengdffbd832008-01-10 00:09:10 +00001630 const CCValAssign &VA,
Dan Gohman475871a2008-07-27 21:46:04 +00001631 SDValue Chain,
Dan Gohman095cc292008-09-13 01:54:27 +00001632 SDValue Arg, ISD::ArgFlagsTy Flags) {
Dale Johannesenace16102009-02-03 19:33:06 +00001633 DebugLoc dl = TheCall->getDebugLoc();
Dan Gohman4fdad172008-02-07 16:28:05 +00001634 unsigned LocMemOffset = VA.getLocMemOffset();
Dan Gohman475871a2008-07-27 21:46:04 +00001635 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
Dale Johannesenace16102009-02-03 19:33:06 +00001636 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
Duncan Sands276dcbd2008-03-21 09:14:45 +00001637 if (Flags.isByVal()) {
Dale Johannesendd64c412009-02-04 00:33:20 +00001638 return CreateCopyOfByValArgument(Arg, PtrOff, Chain, Flags, DAG, dl);
Evan Chengdffbd832008-01-10 00:09:10 +00001639 }
Dale Johannesenace16102009-02-03 19:33:06 +00001640 return DAG.getStore(Chain, dl, Arg, PtrOff,
Dan Gohman3069b872008-02-07 18:41:25 +00001641 PseudoSourceValue::getStack(), LocMemOffset);
Evan Chengdffbd832008-01-10 00:09:10 +00001642}
1643
Bill Wendling64e87322009-01-16 19:25:27 +00001644/// EmitTailCallLoadRetAddr - Emit a load of return address if tail call
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001645/// optimization is performed and it is required.
Scott Michelfdc40a02009-02-17 22:15:04 +00001646SDValue
1647X86TargetLowering::EmitTailCallLoadRetAddr(SelectionDAG &DAG,
Dan Gohman475871a2008-07-27 21:46:04 +00001648 SDValue &OutRetAddr,
Scott Michelfdc40a02009-02-17 22:15:04 +00001649 SDValue Chain,
1650 bool IsTailCall,
1651 bool Is64Bit,
Dale Johannesenace16102009-02-03 19:33:06 +00001652 int FPDiff,
1653 DebugLoc dl) {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001654 if (!IsTailCall || FPDiff==0) return Chain;
1655
1656 // Adjust the Return address stack slot.
Duncan Sands83ec4b62008-06-06 12:08:01 +00001657 MVT VT = getPointerTy();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001658 OutRetAddr = getReturnAddressFrameIndex(DAG);
Bill Wendling64e87322009-01-16 19:25:27 +00001659
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001660 // Load the "old" Return address.
Dale Johannesenace16102009-02-03 19:33:06 +00001661 OutRetAddr = DAG.getLoad(VT, dl, Chain, OutRetAddr, NULL, 0);
Gabor Greifba36cb52008-08-28 21:40:38 +00001662 return SDValue(OutRetAddr.getNode(), 1);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001663}
1664
1665/// EmitTailCallStoreRetAddr - Emit a store of the return adress if tail call
1666/// optimization is performed and it is required (FPDiff!=0).
Scott Michelfdc40a02009-02-17 22:15:04 +00001667static SDValue
1668EmitTailCallStoreRetAddr(SelectionDAG & DAG, MachineFunction &MF,
Dan Gohman475871a2008-07-27 21:46:04 +00001669 SDValue Chain, SDValue RetAddrFrIdx,
Dale Johannesenace16102009-02-03 19:33:06 +00001670 bool Is64Bit, int FPDiff, DebugLoc dl) {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001671 // Store the return address to the appropriate stack slot.
1672 if (!FPDiff) return Chain;
1673 // Calculate the new stack slot for the return address.
1674 int SlotSize = Is64Bit ? 8 : 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00001675 int NewReturnAddrFI =
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001676 MF.getFrameInfo()->CreateFixedObject(SlotSize, FPDiff-SlotSize);
Duncan Sands83ec4b62008-06-06 12:08:01 +00001677 MVT VT = Is64Bit ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00001678 SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewReturnAddrFI, VT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001679 Chain = DAG.getStore(Chain, dl, RetAddrFrIdx, NewRetAddrFrIdx,
Dan Gohmana54cf172008-07-11 22:44:52 +00001680 PseudoSourceValue::getFixedStack(NewReturnAddrFI), 0);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001681 return Chain;
1682}
1683
Dan Gohman475871a2008-07-27 21:46:04 +00001684SDValue X86TargetLowering::LowerCALL(SDValue Op, SelectionDAG &DAG) {
Gordon Henriksen86737662008-01-05 16:56:59 +00001685 MachineFunction &MF = DAG.getMachineFunction();
Dan Gohman095cc292008-09-13 01:54:27 +00001686 CallSDNode *TheCall = cast<CallSDNode>(Op.getNode());
1687 SDValue Chain = TheCall->getChain();
1688 unsigned CC = TheCall->getCallingConv();
1689 bool isVarArg = TheCall->isVarArg();
1690 bool IsTailCall = TheCall->isTailCall() &&
1691 CC == CallingConv::Fast && PerformTailCallOpt;
1692 SDValue Callee = TheCall->getCallee();
Gordon Henriksen86737662008-01-05 16:56:59 +00001693 bool Is64Bit = Subtarget->is64Bit();
Dan Gohman095cc292008-09-13 01:54:27 +00001694 bool IsStructRet = CallIsStructReturn(TheCall);
Dale Johannesenace16102009-02-03 19:33:06 +00001695 DebugLoc dl = TheCall->getDebugLoc();
Gordon Henriksenae636f82008-01-03 16:47:34 +00001696
1697 assert(!(isVarArg && CC == CallingConv::Fast) &&
1698 "Var args not supported with calling convention fastcc");
1699
Chris Lattner638402b2007-02-28 07:00:42 +00001700 // Analyze operands of the call, assigning locations to each operand.
Chris Lattner423c5f42007-02-28 05:31:48 +00001701 SmallVector<CCValAssign, 16> ArgLocs;
Chris Lattner52387be2007-06-19 00:13:10 +00001702 CCState CCInfo(CC, isVarArg, getTargetMachine(), ArgLocs);
Dan Gohman095cc292008-09-13 01:54:27 +00001703 CCInfo.AnalyzeCallOperands(TheCall, CCAssignFnForNode(CC));
Scott Michelfdc40a02009-02-17 22:15:04 +00001704
Chris Lattner423c5f42007-02-28 05:31:48 +00001705 // Get a count of how many bytes are to be pushed on the stack.
1706 unsigned NumBytes = CCInfo.getNextStackOffset();
Arnold Schwaighofer1fdc40f2008-09-11 20:28:43 +00001707 if (PerformTailCallOpt && CC == CallingConv::Fast)
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001708 NumBytes = GetAlignedArgumentStackSize(NumBytes, DAG);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001709
Gordon Henriksen86737662008-01-05 16:56:59 +00001710 int FPDiff = 0;
1711 if (IsTailCall) {
1712 // Lower arguments at fp - stackoffset + fpdiff.
Scott Michelfdc40a02009-02-17 22:15:04 +00001713 unsigned NumBytesCallerPushed =
Gordon Henriksen86737662008-01-05 16:56:59 +00001714 MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn();
1715 FPDiff = NumBytesCallerPushed - NumBytes;
1716
1717 // Set the delta of movement of the returnaddr stackslot.
1718 // But only set if delta is greater than previous delta.
1719 if (FPDiff < (MF.getInfo<X86MachineFunctionInfo>()->getTCReturnAddrDelta()))
1720 MF.getInfo<X86MachineFunctionInfo>()->setTCReturnAddrDelta(FPDiff);
1721 }
1722
Chris Lattnere563bbc2008-10-11 22:08:30 +00001723 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001724
Dan Gohman475871a2008-07-27 21:46:04 +00001725 SDValue RetAddrFrIdx;
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001726 // Load return adress for tail calls.
1727 Chain = EmitTailCallLoadRetAddr(DAG, RetAddrFrIdx, Chain, IsTailCall, Is64Bit,
Dale Johannesenace16102009-02-03 19:33:06 +00001728 FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00001729
Dan Gohman475871a2008-07-27 21:46:04 +00001730 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
1731 SmallVector<SDValue, 8> MemOpChains;
1732 SDValue StackPtr;
Chris Lattner423c5f42007-02-28 05:31:48 +00001733
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001734 // Walk the register/memloc assignments, inserting copies/loads. In the case
1735 // of tail call optimization arguments are handle later.
Chris Lattner423c5f42007-02-28 05:31:48 +00001736 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1737 CCValAssign &VA = ArgLocs[i];
Dan Gohman095cc292008-09-13 01:54:27 +00001738 SDValue Arg = TheCall->getArg(i);
1739 ISD::ArgFlagsTy Flags = TheCall->getArgFlags(i);
1740 bool isByVal = Flags.isByVal();
Scott Michelfdc40a02009-02-17 22:15:04 +00001741
Chris Lattner423c5f42007-02-28 05:31:48 +00001742 // Promote the value if needed.
1743 switch (VA.getLocInfo()) {
1744 default: assert(0 && "Unknown loc info!");
1745 case CCValAssign::Full: break;
1746 case CCValAssign::SExt:
Dale Johannesenace16102009-02-03 19:33:06 +00001747 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, VA.getLocVT(), Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00001748 break;
1749 case CCValAssign::ZExt:
Dale Johannesenace16102009-02-03 19:33:06 +00001750 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, VA.getLocVT(), Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00001751 break;
1752 case CCValAssign::AExt:
Dale Johannesenace16102009-02-03 19:33:06 +00001753 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, VA.getLocVT(), Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00001754 break;
Evan Cheng6b5783d2006-05-25 18:56:34 +00001755 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001756
Chris Lattner423c5f42007-02-28 05:31:48 +00001757 if (VA.isRegLoc()) {
Evan Cheng10e86422008-04-25 19:11:04 +00001758 if (Is64Bit) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00001759 MVT RegVT = VA.getLocVT();
1760 if (RegVT.isVector() && RegVT.getSizeInBits() == 64)
Evan Cheng10e86422008-04-25 19:11:04 +00001761 switch (VA.getLocReg()) {
1762 default:
1763 break;
1764 case X86::RDI: case X86::RSI: case X86::RDX: case X86::RCX:
1765 case X86::R8: {
1766 // Special case: passing MMX values in GPR registers.
Dale Johannesenace16102009-02-03 19:33:06 +00001767 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i64, Arg);
Evan Cheng10e86422008-04-25 19:11:04 +00001768 break;
1769 }
1770 case X86::XMM0: case X86::XMM1: case X86::XMM2: case X86::XMM3:
1771 case X86::XMM4: case X86::XMM5: case X86::XMM6: case X86::XMM7: {
1772 // Special case: passing MMX values in XMM registers.
Dale Johannesenace16102009-02-03 19:33:06 +00001773 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i64, Arg);
1774 Arg = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64, Arg);
Nate Begeman9008ca62009-04-27 18:41:29 +00001775 Arg = getMOVL(DAG, dl, MVT::v2i64, DAG.getUNDEF(MVT::v2i64), Arg);
Evan Cheng10e86422008-04-25 19:11:04 +00001776 break;
1777 }
1778 }
1779 }
Chris Lattner423c5f42007-02-28 05:31:48 +00001780 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
1781 } else {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001782 if (!IsTailCall || (IsTailCall && isByVal)) {
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001783 assert(VA.isMemLoc());
Gabor Greifba36cb52008-08-28 21:40:38 +00001784 if (StackPtr.getNode() == 0)
Dale Johannesendd64c412009-02-04 00:33:20 +00001785 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr, getPointerTy());
Scott Michelfdc40a02009-02-17 22:15:04 +00001786
Dan Gohman095cc292008-09-13 01:54:27 +00001787 MemOpChains.push_back(LowerMemOpCallTo(TheCall, DAG, StackPtr, VA,
1788 Chain, Arg, Flags));
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001789 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001790 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001791 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001792
Evan Cheng32fe1032006-05-25 00:59:30 +00001793 if (!MemOpChains.empty())
Dale Johannesenace16102009-02-03 19:33:06 +00001794 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Chris Lattnerbd564bf2006-08-08 02:23:42 +00001795 &MemOpChains[0], MemOpChains.size());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001796
Evan Cheng347d5f72006-04-28 21:29:37 +00001797 // Build a sequence of copy-to-reg nodes chained together with token chain
1798 // and flag operands which copy the outgoing args into registers.
Dan Gohman475871a2008-07-27 21:46:04 +00001799 SDValue InFlag;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001800 // Tail call byval lowering might overwrite argument registers so in case of
1801 // tail call optimization the copies to registers are lowered later.
1802 if (!IsTailCall)
1803 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00001804 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00001805 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001806 InFlag = Chain.getValue(1);
1807 }
Gordon Henriksen86737662008-01-05 16:56:59 +00001808
Evan Chengf4684712007-02-21 21:18:14 +00001809 // ELF / PIC requires GOT in the EBX register before function calls via PLT
Scott Michelfdc40a02009-02-17 22:15:04 +00001810 // GOT pointer.
Chris Lattner951bf7d2009-07-09 02:44:11 +00001811 if (CallRequiresGOTPtrInReg(getTargetMachine(), IsTailCall)) {
Dale Johannesendd64c412009-02-04 00:33:20 +00001812 Chain = DAG.getCopyToReg(Chain, dl, X86::EBX,
Scott Michelfdc40a02009-02-17 22:15:04 +00001813 DAG.getNode(X86ISD::GlobalBaseReg,
1814 DebugLoc::getUnknownLoc(),
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001815 getPointerTy()),
Arnold Schwaighofer258bb1b2008-02-26 22:21:54 +00001816 InFlag);
1817 InFlag = Chain.getValue(1);
1818 }
Chris Lattner951bf7d2009-07-09 02:44:11 +00001819
Arnold Schwaighofera2a4b472008-02-26 10:21:54 +00001820 // If we are tail calling and generating PIC/GOT style code load the address
1821 // of the callee into ecx. The value in ecx is used as target of the tail
1822 // jump. This is done to circumvent the ebx/callee-saved problem for tail
1823 // calls on PIC/GOT architectures. Normally we would just put the address of
Chris Lattner951bf7d2009-07-09 02:44:11 +00001824 // GOT into ebx and then call target@PLT. But for tail calls ebx would be
Arnold Schwaighofera2a4b472008-02-26 10:21:54 +00001825 // restored (since ebx is callee saved) before jumping to the target@PLT.
Chris Lattner951bf7d2009-07-09 02:44:11 +00001826 if (CallRequiresFnAddressInReg(getTargetMachine(), IsTailCall)) {
Arnold Schwaighofera2a4b472008-02-26 10:21:54 +00001827 // Note: The actual moving to ecx is done further down.
1828 GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee);
Evan Chengda43bcf2008-09-24 00:05:32 +00001829 if (G && !G->getGlobal()->hasHiddenVisibility() &&
Arnold Schwaighofera2a4b472008-02-26 10:21:54 +00001830 !G->getGlobal()->hasProtectedVisibility())
1831 Callee = LowerGlobalAddress(Callee, DAG);
Bill Wendling056292f2008-09-16 21:48:12 +00001832 else if (isa<ExternalSymbolSDNode>(Callee))
1833 Callee = LowerExternalSymbol(Callee,DAG);
Anton Korobeynikov7f705592007-01-12 19:20:47 +00001834 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001835
Gordon Henriksen86737662008-01-05 16:56:59 +00001836 if (Is64Bit && isVarArg) {
1837 // From AMD64 ABI document:
1838 // For calls that may call functions that use varargs or stdargs
1839 // (prototype-less calls or calls to functions containing ellipsis (...) in
1840 // the declaration) %al is used as hidden argument to specify the number
1841 // of SSE registers used. The contents of %al do not need to match exactly
1842 // the number of registers, but must be an ubound on the number of SSE
1843 // registers used and is in the range 0 - 8 inclusive.
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001844
1845 // FIXME: Verify this on Win64
Gordon Henriksen86737662008-01-05 16:56:59 +00001846 // Count the number of XMM registers allocated.
1847 static const unsigned XMMArgRegs[] = {
1848 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1849 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1850 };
1851 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs, 8);
Scott Michelfdc40a02009-02-17 22:15:04 +00001852 assert((Subtarget->hasSSE1() || !NumXMMRegs)
Torok Edwin3f142c32009-02-01 18:15:56 +00001853 && "SSE registers cannot be used when SSE is disabled");
Scott Michelfdc40a02009-02-17 22:15:04 +00001854
Dale Johannesendd64c412009-02-04 00:33:20 +00001855 Chain = DAG.getCopyToReg(Chain, dl, X86::AL,
Gordon Henriksen86737662008-01-05 16:56:59 +00001856 DAG.getConstant(NumXMMRegs, MVT::i8), InFlag);
1857 InFlag = Chain.getValue(1);
1858 }
1859
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001860
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001861 // For tail calls lower the arguments to the 'real' stack slot.
Gordon Henriksen86737662008-01-05 16:56:59 +00001862 if (IsTailCall) {
Dan Gohman475871a2008-07-27 21:46:04 +00001863 SmallVector<SDValue, 8> MemOpChains2;
1864 SDValue FIN;
Gordon Henriksen86737662008-01-05 16:56:59 +00001865 int FI = 0;
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001866 // Do not flag preceeding copytoreg stuff together with the following stuff.
Dan Gohman475871a2008-07-27 21:46:04 +00001867 InFlag = SDValue();
Gordon Henriksen86737662008-01-05 16:56:59 +00001868 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1869 CCValAssign &VA = ArgLocs[i];
1870 if (!VA.isRegLoc()) {
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001871 assert(VA.isMemLoc());
Dan Gohman095cc292008-09-13 01:54:27 +00001872 SDValue Arg = TheCall->getArg(i);
1873 ISD::ArgFlagsTy Flags = TheCall->getArgFlags(i);
Gordon Henriksen86737662008-01-05 16:56:59 +00001874 // Create frame index.
1875 int32_t Offset = VA.getLocMemOffset()+FPDiff;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001876 uint32_t OpSize = (VA.getLocVT().getSizeInBits()+7)/8;
Gordon Henriksen86737662008-01-05 16:56:59 +00001877 FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001878 FIN = DAG.getFrameIndex(FI, getPointerTy());
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001879
Duncan Sands276dcbd2008-03-21 09:14:45 +00001880 if (Flags.isByVal()) {
Evan Cheng8e5712b2008-01-12 01:08:07 +00001881 // Copy relative to framepointer.
Dan Gohman475871a2008-07-27 21:46:04 +00001882 SDValue Source = DAG.getIntPtrConstant(VA.getLocMemOffset());
Gabor Greifba36cb52008-08-28 21:40:38 +00001883 if (StackPtr.getNode() == 0)
Scott Michelfdc40a02009-02-17 22:15:04 +00001884 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr,
Dale Johannesendd64c412009-02-04 00:33:20 +00001885 getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00001886 Source = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, Source);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001887
1888 MemOpChains2.push_back(CreateCopyOfByValArgument(Source, FIN, Chain,
Dale Johannesendd64c412009-02-04 00:33:20 +00001889 Flags, DAG, dl));
Gordon Henriksen86737662008-01-05 16:56:59 +00001890 } else {
Evan Cheng8e5712b2008-01-12 01:08:07 +00001891 // Store relative to framepointer.
Dan Gohman69de1932008-02-06 22:27:42 +00001892 MemOpChains2.push_back(
Dale Johannesenace16102009-02-03 19:33:06 +00001893 DAG.getStore(Chain, dl, Arg, FIN,
Dan Gohmana54cf172008-07-11 22:44:52 +00001894 PseudoSourceValue::getFixedStack(FI), 0));
Scott Michelfdc40a02009-02-17 22:15:04 +00001895 }
Gordon Henriksen86737662008-01-05 16:56:59 +00001896 }
1897 }
1898
1899 if (!MemOpChains2.empty())
Dale Johannesenace16102009-02-03 19:33:06 +00001900 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Arnold Schwaighofer719eb022008-01-11 14:34:56 +00001901 &MemOpChains2[0], MemOpChains2.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00001902
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001903 // Copy arguments to their registers.
1904 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00001905 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00001906 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001907 InFlag = Chain.getValue(1);
1908 }
Dan Gohman475871a2008-07-27 21:46:04 +00001909 InFlag =SDValue();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001910
Gordon Henriksen86737662008-01-05 16:56:59 +00001911 // Store the return address to the appropriate stack slot.
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001912 Chain = EmitTailCallStoreRetAddr(DAG, MF, Chain, RetAddrFrIdx, Is64Bit,
Dale Johannesenace16102009-02-03 19:33:06 +00001913 FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00001914 }
1915
Evan Cheng32fe1032006-05-25 00:59:30 +00001916 // If the callee is a GlobalAddress node (quite common, every direct call is)
1917 // turn it into a TargetGlobalAddress node so that legalize doesn't hack it.
Anton Korobeynikova5986852006-11-20 10:46:14 +00001918 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Anton Korobeynikov2b2bc682006-12-22 22:29:05 +00001919 // We should use extra load for direct calls to dllimported functions in
1920 // non-JIT mode.
Evan Cheng817a6a92008-07-16 01:34:02 +00001921 if (!Subtarget->GVRequiresExtraLoad(G->getGlobal(),
1922 getTargetMachine(), true))
Dan Gohman6520e202008-10-18 02:06:02 +00001923 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), getPointerTy(),
1924 G->getOffset());
Bill Wendling056292f2008-09-16 21:48:12 +00001925 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
1926 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy());
Gordon Henriksen86737662008-01-05 16:56:59 +00001927 } else if (IsTailCall) {
Arnold Schwaighoferbbd8c332009-06-12 16:26:57 +00001928 unsigned Opc = Is64Bit ? X86::R11 : X86::EAX;
Gordon Henriksen86737662008-01-05 16:56:59 +00001929
Dale Johannesendd64c412009-02-04 00:33:20 +00001930 Chain = DAG.getCopyToReg(Chain, dl,
Scott Michelfdc40a02009-02-17 22:15:04 +00001931 DAG.getRegister(Opc, getPointerTy()),
Gordon Henriksen86737662008-01-05 16:56:59 +00001932 Callee,InFlag);
1933 Callee = DAG.getRegister(Opc, getPointerTy());
1934 // Add register as live out.
1935 DAG.getMachineFunction().getRegInfo().addLiveOut(Opc);
Gordon Henriksenae636f82008-01-03 16:47:34 +00001936 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001937
Chris Lattnerd96d0722007-02-25 06:40:16 +00001938 // Returns a chain & a flag for retval copy to use.
1939 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +00001940 SmallVector<SDValue, 8> Ops;
Gordon Henriksen86737662008-01-05 16:56:59 +00001941
1942 if (IsTailCall) {
Dale Johannesene8d72302009-02-06 23:05:02 +00001943 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
1944 DAG.getIntPtrConstant(0, true), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00001945 InFlag = Chain.getValue(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00001946
Gordon Henriksen86737662008-01-05 16:56:59 +00001947 // Returns a chain & a flag for retval copy to use.
1948 NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
1949 Ops.clear();
1950 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001951
Nate Begeman4c5dcf52006-02-17 00:03:04 +00001952 Ops.push_back(Chain);
1953 Ops.push_back(Callee);
Evan Chengb69d1132006-06-14 18:17:40 +00001954
Gordon Henriksen86737662008-01-05 16:56:59 +00001955 if (IsTailCall)
1956 Ops.push_back(DAG.getConstant(FPDiff, MVT::i32));
Evan Chengf4684712007-02-21 21:18:14 +00001957
Gordon Henriksen86737662008-01-05 16:56:59 +00001958 // Add argument registers to the end of the list so that they are known live
1959 // into the call.
Evan Cheng9b449442008-01-07 23:08:23 +00001960 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
1961 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
1962 RegsToPass[i].second.getValueType()));
Scott Michelfdc40a02009-02-17 22:15:04 +00001963
Evan Cheng586ccac2008-03-18 23:36:35 +00001964 // Add an implicit use GOT pointer in EBX.
1965 if (!IsTailCall && !Is64Bit &&
1966 getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1967 Subtarget->isPICStyleGOT())
1968 Ops.push_back(DAG.getRegister(X86::EBX, getPointerTy()));
1969
1970 // Add an implicit use of AL for x86 vararg functions.
1971 if (Is64Bit && isVarArg)
1972 Ops.push_back(DAG.getRegister(X86::AL, MVT::i8));
1973
Gabor Greifba36cb52008-08-28 21:40:38 +00001974 if (InFlag.getNode())
Evan Cheng347d5f72006-04-28 21:29:37 +00001975 Ops.push_back(InFlag);
Gordon Henriksenae636f82008-01-03 16:47:34 +00001976
Gordon Henriksen86737662008-01-05 16:56:59 +00001977 if (IsTailCall) {
Scott Michelfdc40a02009-02-17 22:15:04 +00001978 assert(InFlag.getNode() &&
Gordon Henriksen86737662008-01-05 16:56:59 +00001979 "Flag must be set. Depend on flag being set in LowerRET");
Dale Johannesenace16102009-02-03 19:33:06 +00001980 Chain = DAG.getNode(X86ISD::TAILCALL, dl,
Dan Gohman095cc292008-09-13 01:54:27 +00001981 TheCall->getVTList(), &Ops[0], Ops.size());
Scott Michelfdc40a02009-02-17 22:15:04 +00001982
Gabor Greifba36cb52008-08-28 21:40:38 +00001983 return SDValue(Chain.getNode(), Op.getResNo());
Gordon Henriksen86737662008-01-05 16:56:59 +00001984 }
1985
Dale Johannesenace16102009-02-03 19:33:06 +00001986 Chain = DAG.getNode(X86ISD::CALL, dl, NodeTys, &Ops[0], Ops.size());
Evan Cheng347d5f72006-04-28 21:29:37 +00001987 InFlag = Chain.getValue(1);
Evan Chengd90eb7f2006-01-05 00:27:02 +00001988
Chris Lattner2d297092006-05-23 18:50:38 +00001989 // Create the CALLSEQ_END node.
Gordon Henriksen86737662008-01-05 16:56:59 +00001990 unsigned NumBytesForCalleeToPush;
Dan Gohman095cc292008-09-13 01:54:27 +00001991 if (IsCalleePop(isVarArg, CC))
Gordon Henriksen86737662008-01-05 16:56:59 +00001992 NumBytesForCalleeToPush = NumBytes; // Callee pops everything
Evan Chengb188dd92008-09-10 18:25:29 +00001993 else if (!Is64Bit && CC != CallingConv::Fast && IsStructRet)
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001994 // If this is is a call to a struct-return function, the callee
1995 // pops the hidden struct pointer, so we have to push it back.
1996 // This is common for Darwin/X86, Linux & Mingw32 targets.
Gordon Henriksenae636f82008-01-03 16:47:34 +00001997 NumBytesForCalleeToPush = 4;
Gordon Henriksen86737662008-01-05 16:56:59 +00001998 else
Gordon Henriksenae636f82008-01-03 16:47:34 +00001999 NumBytesForCalleeToPush = 0; // Callee pops nothing.
Scott Michelfdc40a02009-02-17 22:15:04 +00002000
Gordon Henriksenae636f82008-01-03 16:47:34 +00002001 // Returns a flag for retval copy to use.
Bill Wendling0f8d9c02007-11-13 00:44:25 +00002002 Chain = DAG.getCALLSEQ_END(Chain,
Chris Lattnere563bbc2008-10-11 22:08:30 +00002003 DAG.getIntPtrConstant(NumBytes, true),
2004 DAG.getIntPtrConstant(NumBytesForCalleeToPush,
2005 true),
Bill Wendling0f8d9c02007-11-13 00:44:25 +00002006 InFlag);
Chris Lattner3085e152007-02-25 08:59:22 +00002007 InFlag = Chain.getValue(1);
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002008
Chris Lattner3085e152007-02-25 08:59:22 +00002009 // Handle result values, copying them out of physregs into vregs that we
2010 // return.
Dan Gohman095cc292008-09-13 01:54:27 +00002011 return SDValue(LowerCallResult(Chain, InFlag, TheCall, CC, DAG),
Gabor Greif327ef032008-08-28 23:19:51 +00002012 Op.getResNo());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002013}
2014
Evan Cheng25ab6902006-09-08 06:48:29 +00002015
2016//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002017// Fast Calling Convention (tail call) implementation
2018//===----------------------------------------------------------------------===//
2019
2020// Like std call, callee cleans arguments, convention except that ECX is
2021// reserved for storing the tail called function address. Only 2 registers are
2022// free for argument passing (inreg). Tail call optimization is performed
2023// provided:
2024// * tailcallopt is enabled
2025// * caller/callee are fastcc
Arnold Schwaighofera2a4b472008-02-26 10:21:54 +00002026// On X86_64 architecture with GOT-style position independent code only local
2027// (within module) calls are supported at the moment.
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002028// To keep the stack aligned according to platform abi the function
2029// GetAlignedArgumentStackSize ensures that argument delta is always multiples
2030// of stack alignment. (Dynamic linkers need this - darwin's dyld for example)
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002031// If a tail called function callee has more arguments than the caller the
2032// caller needs to make sure that there is room to move the RETADDR to. This is
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002033// achieved by reserving an area the size of the argument delta right after the
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002034// original REtADDR, but before the saved framepointer or the spilled registers
2035// e.g. caller(arg1, arg2) calls callee(arg1, arg2,arg3,arg4)
2036// stack layout:
2037// arg1
2038// arg2
2039// RETADDR
Scott Michelfdc40a02009-02-17 22:15:04 +00002040// [ new RETADDR
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002041// move area ]
2042// (possible EBP)
2043// ESI
2044// EDI
2045// local1 ..
2046
2047/// GetAlignedArgumentStackSize - Make the stack size align e.g 16n + 12 aligned
2048/// for a 16 byte align requirement.
Scott Michelfdc40a02009-02-17 22:15:04 +00002049unsigned X86TargetLowering::GetAlignedArgumentStackSize(unsigned StackSize,
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002050 SelectionDAG& DAG) {
Evan Chenge9ac9e62008-09-07 09:07:23 +00002051 MachineFunction &MF = DAG.getMachineFunction();
2052 const TargetMachine &TM = MF.getTarget();
2053 const TargetFrameInfo &TFI = *TM.getFrameInfo();
2054 unsigned StackAlignment = TFI.getStackAlignment();
Scott Michelfdc40a02009-02-17 22:15:04 +00002055 uint64_t AlignMask = StackAlignment - 1;
Evan Chenge9ac9e62008-09-07 09:07:23 +00002056 int64_t Offset = StackSize;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00002057 uint64_t SlotSize = TD->getPointerSize();
Evan Chenge9ac9e62008-09-07 09:07:23 +00002058 if ( (Offset & AlignMask) <= (StackAlignment - SlotSize) ) {
2059 // Number smaller than 12 so just add the difference.
2060 Offset += ((StackAlignment - SlotSize) - (Offset & AlignMask));
2061 } else {
2062 // Mask out lower bits, add stackalignment once plus the 12 bytes.
Scott Michelfdc40a02009-02-17 22:15:04 +00002063 Offset = ((~AlignMask) & Offset) + StackAlignment +
Evan Chenge9ac9e62008-09-07 09:07:23 +00002064 (StackAlignment-SlotSize);
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002065 }
Evan Chenge9ac9e62008-09-07 09:07:23 +00002066 return Offset;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002067}
2068
2069/// IsEligibleForTailCallElimination - Check to see whether the next instruction
Evan Cheng9df7dc52007-11-02 01:26:22 +00002070/// following the call is a return. A function is eligible if caller/callee
2071/// calling conventions match, currently only fastcc supports tail calls, and
2072/// the function CALL is immediatly followed by a RET.
Dan Gohman095cc292008-09-13 01:54:27 +00002073bool X86TargetLowering::IsEligibleForTailCallOptimization(CallSDNode *TheCall,
Dan Gohman475871a2008-07-27 21:46:04 +00002074 SDValue Ret,
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002075 SelectionDAG& DAG) const {
Evan Cheng9df7dc52007-11-02 01:26:22 +00002076 if (!PerformTailCallOpt)
2077 return false;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002078
Dan Gohman095cc292008-09-13 01:54:27 +00002079 if (CheckTailCallReturnConstraints(TheCall, Ret)) {
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002080 MachineFunction &MF = DAG.getMachineFunction();
2081 unsigned CallerCC = MF.getFunction()->getCallingConv();
Dan Gohman095cc292008-09-13 01:54:27 +00002082 unsigned CalleeCC= TheCall->getCallingConv();
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002083 if (CalleeCC == CallingConv::Fast && CallerCC == CalleeCC) {
Dan Gohman095cc292008-09-13 01:54:27 +00002084 SDValue Callee = TheCall->getCallee();
Arnold Schwaighofera2a4b472008-02-26 10:21:54 +00002085 // On x86/32Bit PIC/GOT tail calls are supported.
Evan Cheng9df7dc52007-11-02 01:26:22 +00002086 if (getTargetMachine().getRelocationModel() != Reloc::PIC_ ||
Arnold Schwaighofera2a4b472008-02-26 10:21:54 +00002087 !Subtarget->isPICStyleGOT()|| !Subtarget->is64Bit())
Evan Cheng9df7dc52007-11-02 01:26:22 +00002088 return true;
2089
Arnold Schwaighofera2a4b472008-02-26 10:21:54 +00002090 // Can only do local tail calls (in same module, hidden or protected) on
2091 // x86_64 PIC/GOT at the moment.
Gordon Henriksen86737662008-01-05 16:56:59 +00002092 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
2093 return G->getGlobal()->hasHiddenVisibility()
2094 || G->getGlobal()->hasProtectedVisibility();
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002095 }
2096 }
Evan Cheng9df7dc52007-11-02 01:26:22 +00002097
2098 return false;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002099}
2100
Dan Gohman3df24e62008-09-03 23:12:08 +00002101FastISel *
2102X86TargetLowering::createFastISel(MachineFunction &mf,
Dan Gohmand57dd5f2008-09-23 21:53:34 +00002103 MachineModuleInfo *mmo,
Devang Patel83489bb2009-01-13 00:35:13 +00002104 DwarfWriter *dw,
Dan Gohman3df24e62008-09-03 23:12:08 +00002105 DenseMap<const Value *, unsigned> &vm,
2106 DenseMap<const BasicBlock *,
Dan Gohman0586d912008-09-10 20:11:02 +00002107 MachineBasicBlock *> &bm,
Dan Gohmandd5b58a2008-10-14 23:54:11 +00002108 DenseMap<const AllocaInst *, int> &am
2109#ifndef NDEBUG
2110 , SmallSet<Instruction*, 8> &cil
2111#endif
2112 ) {
Devang Patel83489bb2009-01-13 00:35:13 +00002113 return X86::createFastISel(mf, mmo, dw, vm, bm, am
Dan Gohmandd5b58a2008-10-14 23:54:11 +00002114#ifndef NDEBUG
2115 , cil
2116#endif
2117 );
Dan Gohmand9f3c482008-08-19 21:32:53 +00002118}
2119
2120
Chris Lattnerfcf1a3d2007-02-28 06:10:12 +00002121//===----------------------------------------------------------------------===//
2122// Other Lowering Hooks
2123//===----------------------------------------------------------------------===//
2124
2125
Dan Gohman475871a2008-07-27 21:46:04 +00002126SDValue X86TargetLowering::getReturnAddressFrameIndex(SelectionDAG &DAG) {
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002127 MachineFunction &MF = DAG.getMachineFunction();
2128 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
2129 int ReturnAddrIndex = FuncInfo->getRAIndex();
2130
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002131 if (ReturnAddrIndex == 0) {
2132 // Set up a frame object for the return address.
Bill Wendling64e87322009-01-16 19:25:27 +00002133 uint64_t SlotSize = TD->getPointerSize();
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00002134 ReturnAddrIndex = MF.getFrameInfo()->CreateFixedObject(SlotSize, -SlotSize);
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002135 FuncInfo->setRAIndex(ReturnAddrIndex);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002136 }
2137
Evan Cheng25ab6902006-09-08 06:48:29 +00002138 return DAG.getFrameIndex(ReturnAddrIndex, getPointerTy());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002139}
2140
2141
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002142/// TranslateX86CC - do a one to one translation of a ISD::CondCode to the X86
2143/// specific condition code, returning the condition code and the LHS/RHS of the
2144/// comparison to make.
2145static unsigned TranslateX86CC(ISD::CondCode SetCCOpcode, bool isFP,
2146 SDValue &LHS, SDValue &RHS, SelectionDAG &DAG) {
Evan Chengd9558e02006-01-06 00:43:03 +00002147 if (!isFP) {
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002148 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
2149 if (SetCCOpcode == ISD::SETGT && RHSC->isAllOnesValue()) {
2150 // X > -1 -> X == 0, jump !sign.
2151 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002152 return X86::COND_NS;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002153 } else if (SetCCOpcode == ISD::SETLT && RHSC->isNullValue()) {
2154 // X < 0 -> X == 0, jump on sign.
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002155 return X86::COND_S;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002156 } else if (SetCCOpcode == ISD::SETLT && RHSC->getZExtValue() == 1) {
Dan Gohman5f6913c2007-09-17 14:49:27 +00002157 // X < 1 -> X <= 0
2158 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002159 return X86::COND_LE;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002160 }
Chris Lattnerf9570512006-09-13 03:22:10 +00002161 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002162
Evan Chengd9558e02006-01-06 00:43:03 +00002163 switch (SetCCOpcode) {
Chris Lattner4c78e022008-12-23 23:42:27 +00002164 default: assert(0 && "Invalid integer condition!");
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002165 case ISD::SETEQ: return X86::COND_E;
2166 case ISD::SETGT: return X86::COND_G;
2167 case ISD::SETGE: return X86::COND_GE;
2168 case ISD::SETLT: return X86::COND_L;
2169 case ISD::SETLE: return X86::COND_LE;
2170 case ISD::SETNE: return X86::COND_NE;
2171 case ISD::SETULT: return X86::COND_B;
2172 case ISD::SETUGT: return X86::COND_A;
2173 case ISD::SETULE: return X86::COND_BE;
2174 case ISD::SETUGE: return X86::COND_AE;
Evan Chengd9558e02006-01-06 00:43:03 +00002175 }
Chris Lattner4c78e022008-12-23 23:42:27 +00002176 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002177
Chris Lattner4c78e022008-12-23 23:42:27 +00002178 // First determine if it is required or is profitable to flip the operands.
Duncan Sands4047f4a2008-10-24 13:03:10 +00002179
Chris Lattner4c78e022008-12-23 23:42:27 +00002180 // If LHS is a foldable load, but RHS is not, flip the condition.
2181 if ((ISD::isNON_EXTLoad(LHS.getNode()) && LHS.hasOneUse()) &&
2182 !(ISD::isNON_EXTLoad(RHS.getNode()) && RHS.hasOneUse())) {
2183 SetCCOpcode = getSetCCSwappedOperands(SetCCOpcode);
2184 std::swap(LHS, RHS);
Evan Cheng4d46d0a2008-08-28 23:48:31 +00002185 }
2186
Chris Lattner4c78e022008-12-23 23:42:27 +00002187 switch (SetCCOpcode) {
2188 default: break;
2189 case ISD::SETOLT:
2190 case ISD::SETOLE:
2191 case ISD::SETUGT:
2192 case ISD::SETUGE:
2193 std::swap(LHS, RHS);
2194 break;
2195 }
2196
2197 // On a floating point condition, the flags are set as follows:
2198 // ZF PF CF op
2199 // 0 | 0 | 0 | X > Y
2200 // 0 | 0 | 1 | X < Y
2201 // 1 | 0 | 0 | X == Y
2202 // 1 | 1 | 1 | unordered
2203 switch (SetCCOpcode) {
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002204 default: assert(0 && "Condcode should be pre-legalized away");
Chris Lattner4c78e022008-12-23 23:42:27 +00002205 case ISD::SETUEQ:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002206 case ISD::SETEQ: return X86::COND_E;
Chris Lattner4c78e022008-12-23 23:42:27 +00002207 case ISD::SETOLT: // flipped
2208 case ISD::SETOGT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002209 case ISD::SETGT: return X86::COND_A;
Chris Lattner4c78e022008-12-23 23:42:27 +00002210 case ISD::SETOLE: // flipped
2211 case ISD::SETOGE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002212 case ISD::SETGE: return X86::COND_AE;
Chris Lattner4c78e022008-12-23 23:42:27 +00002213 case ISD::SETUGT: // flipped
2214 case ISD::SETULT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002215 case ISD::SETLT: return X86::COND_B;
Chris Lattner4c78e022008-12-23 23:42:27 +00002216 case ISD::SETUGE: // flipped
2217 case ISD::SETULE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002218 case ISD::SETLE: return X86::COND_BE;
Chris Lattner4c78e022008-12-23 23:42:27 +00002219 case ISD::SETONE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002220 case ISD::SETNE: return X86::COND_NE;
2221 case ISD::SETUO: return X86::COND_P;
2222 case ISD::SETO: return X86::COND_NP;
Chris Lattner4c78e022008-12-23 23:42:27 +00002223 }
Evan Chengd9558e02006-01-06 00:43:03 +00002224}
2225
Evan Cheng4a460802006-01-11 00:33:36 +00002226/// hasFPCMov - is there a floating point cmov for the specific X86 condition
2227/// code. Current x86 isa includes the following FP cmov instructions:
Evan Chengaaca22c2006-01-10 20:26:56 +00002228/// fcmovb, fcomvbe, fcomve, fcmovu, fcmovae, fcmova, fcmovne, fcmovnu.
Evan Cheng4a460802006-01-11 00:33:36 +00002229static bool hasFPCMov(unsigned X86CC) {
Evan Chengaaca22c2006-01-10 20:26:56 +00002230 switch (X86CC) {
2231 default:
2232 return false;
Chris Lattner7fbe9722006-10-20 17:42:20 +00002233 case X86::COND_B:
2234 case X86::COND_BE:
2235 case X86::COND_E:
2236 case X86::COND_P:
2237 case X86::COND_A:
2238 case X86::COND_AE:
2239 case X86::COND_NE:
2240 case X86::COND_NP:
Evan Chengaaca22c2006-01-10 20:26:56 +00002241 return true;
2242 }
2243}
2244
Nate Begeman9008ca62009-04-27 18:41:29 +00002245/// isUndefOrInRange - Return true if Val is undef or if its value falls within
2246/// the specified range (L, H].
2247static bool isUndefOrInRange(int Val, int Low, int Hi) {
2248 return (Val < 0) || (Val >= Low && Val < Hi);
2249}
2250
2251/// isUndefOrEqual - Val is either less than zero (undef) or equal to the
2252/// specified value.
2253static bool isUndefOrEqual(int Val, int CmpVal) {
2254 if (Val < 0 || Val == CmpVal)
Evan Cheng5ced1d82006-04-06 23:23:56 +00002255 return true;
Nate Begeman9008ca62009-04-27 18:41:29 +00002256 return false;
Evan Chengc5cdff22006-04-07 21:53:05 +00002257}
2258
Nate Begeman9008ca62009-04-27 18:41:29 +00002259/// isPSHUFDMask - Return true if the node specifies a shuffle of elements that
2260/// is suitable for input to PSHUFD or PSHUFW. That is, it doesn't reference
2261/// the second operand.
Nate Begeman5a5ca152009-04-29 05:20:52 +00002262static bool isPSHUFDMask(const SmallVectorImpl<int> &Mask, MVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002263 if (VT == MVT::v4f32 || VT == MVT::v4i32 || VT == MVT::v4i16)
2264 return (Mask[0] < 4 && Mask[1] < 4 && Mask[2] < 4 && Mask[3] < 4);
2265 if (VT == MVT::v2f64 || VT == MVT::v2i64)
2266 return (Mask[0] < 2 && Mask[1] < 2);
2267 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002268}
2269
Nate Begeman9008ca62009-04-27 18:41:29 +00002270bool X86::isPSHUFDMask(ShuffleVectorSDNode *N) {
2271 SmallVector<int, 8> M;
2272 N->getMask(M);
2273 return ::isPSHUFDMask(M, N->getValueType(0));
2274}
Evan Cheng0188ecb2006-03-22 18:59:22 +00002275
Nate Begeman9008ca62009-04-27 18:41:29 +00002276/// isPSHUFHWMask - Return true if the node specifies a shuffle of elements that
2277/// is suitable for input to PSHUFHW.
Nate Begeman5a5ca152009-04-29 05:20:52 +00002278static bool isPSHUFHWMask(const SmallVectorImpl<int> &Mask, MVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002279 if (VT != MVT::v8i16)
Evan Cheng0188ecb2006-03-22 18:59:22 +00002280 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002281
2282 // Lower quadword copied in order or undef.
2283 for (int i = 0; i != 4; ++i)
2284 if (Mask[i] >= 0 && Mask[i] != i)
Evan Cheng506d3df2006-03-29 23:07:14 +00002285 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002286
Evan Cheng506d3df2006-03-29 23:07:14 +00002287 // Upper quadword shuffled.
Nate Begeman9008ca62009-04-27 18:41:29 +00002288 for (int i = 4; i != 8; ++i)
2289 if (Mask[i] >= 0 && (Mask[i] < 4 || Mask[i] > 7))
Evan Cheng506d3df2006-03-29 23:07:14 +00002290 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002291
Evan Cheng506d3df2006-03-29 23:07:14 +00002292 return true;
2293}
2294
Nate Begeman9008ca62009-04-27 18:41:29 +00002295bool X86::isPSHUFHWMask(ShuffleVectorSDNode *N) {
2296 SmallVector<int, 8> M;
2297 N->getMask(M);
2298 return ::isPSHUFHWMask(M, N->getValueType(0));
2299}
Evan Cheng506d3df2006-03-29 23:07:14 +00002300
Nate Begeman9008ca62009-04-27 18:41:29 +00002301/// isPSHUFLWMask - Return true if the node specifies a shuffle of elements that
2302/// is suitable for input to PSHUFLW.
Nate Begeman5a5ca152009-04-29 05:20:52 +00002303static bool isPSHUFLWMask(const SmallVectorImpl<int> &Mask, MVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002304 if (VT != MVT::v8i16)
Evan Cheng506d3df2006-03-29 23:07:14 +00002305 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002306
Rafael Espindola15684b22009-04-24 12:40:33 +00002307 // Upper quadword copied in order.
Nate Begeman9008ca62009-04-27 18:41:29 +00002308 for (int i = 4; i != 8; ++i)
2309 if (Mask[i] >= 0 && Mask[i] != i)
Rafael Espindola15684b22009-04-24 12:40:33 +00002310 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002311
Rafael Espindola15684b22009-04-24 12:40:33 +00002312 // Lower quadword shuffled.
Nate Begeman9008ca62009-04-27 18:41:29 +00002313 for (int i = 0; i != 4; ++i)
2314 if (Mask[i] >= 4)
Rafael Espindola15684b22009-04-24 12:40:33 +00002315 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002316
Rafael Espindola15684b22009-04-24 12:40:33 +00002317 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00002318}
2319
Nate Begeman9008ca62009-04-27 18:41:29 +00002320bool X86::isPSHUFLWMask(ShuffleVectorSDNode *N) {
2321 SmallVector<int, 8> M;
2322 N->getMask(M);
2323 return ::isPSHUFLWMask(M, N->getValueType(0));
2324}
2325
Evan Cheng14aed5e2006-03-24 01:18:28 +00002326/// isSHUFPMask - Return true if the specified VECTOR_SHUFFLE operand
2327/// specifies a shuffle of elements that is suitable for input to SHUFP*.
Nate Begeman5a5ca152009-04-29 05:20:52 +00002328static bool isSHUFPMask(const SmallVectorImpl<int> &Mask, MVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002329 int NumElems = VT.getVectorNumElements();
2330 if (NumElems != 2 && NumElems != 4)
2331 return false;
2332
2333 int Half = NumElems / 2;
2334 for (int i = 0; i < Half; ++i)
2335 if (!isUndefOrInRange(Mask[i], 0, NumElems))
Evan Cheng39623da2006-04-20 08:58:49 +00002336 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002337 for (int i = Half; i < NumElems; ++i)
2338 if (!isUndefOrInRange(Mask[i], NumElems, NumElems*2))
Evan Cheng39623da2006-04-20 08:58:49 +00002339 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002340
Evan Cheng14aed5e2006-03-24 01:18:28 +00002341 return true;
2342}
2343
Nate Begeman9008ca62009-04-27 18:41:29 +00002344bool X86::isSHUFPMask(ShuffleVectorSDNode *N) {
2345 SmallVector<int, 8> M;
2346 N->getMask(M);
2347 return ::isSHUFPMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00002348}
2349
Evan Cheng213d2cf2007-05-17 18:45:50 +00002350/// isCommutedSHUFP - Returns true if the shuffle mask is exactly
Evan Cheng39623da2006-04-20 08:58:49 +00002351/// the reverse of what x86 shuffles want. x86 shuffles requires the lower
2352/// half elements to come from vector 1 (which would equal the dest.) and
2353/// the upper half to come from vector 2.
Nate Begeman5a5ca152009-04-29 05:20:52 +00002354static bool isCommutedSHUFPMask(const SmallVectorImpl<int> &Mask, MVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002355 int NumElems = VT.getVectorNumElements();
2356
2357 if (NumElems != 2 && NumElems != 4)
2358 return false;
2359
2360 int Half = NumElems / 2;
2361 for (int i = 0; i < Half; ++i)
2362 if (!isUndefOrInRange(Mask[i], NumElems, NumElems*2))
Evan Cheng39623da2006-04-20 08:58:49 +00002363 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002364 for (int i = Half; i < NumElems; ++i)
2365 if (!isUndefOrInRange(Mask[i], 0, NumElems))
Evan Cheng39623da2006-04-20 08:58:49 +00002366 return false;
2367 return true;
2368}
2369
Nate Begeman9008ca62009-04-27 18:41:29 +00002370static bool isCommutedSHUFP(ShuffleVectorSDNode *N) {
2371 SmallVector<int, 8> M;
2372 N->getMask(M);
2373 return isCommutedSHUFPMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00002374}
2375
Evan Cheng2c0dbd02006-03-24 02:58:06 +00002376/// isMOVHLPSMask - Return true if the specified VECTOR_SHUFFLE operand
2377/// specifies a shuffle of elements that is suitable for input to MOVHLPS.
Nate Begeman9008ca62009-04-27 18:41:29 +00002378bool X86::isMOVHLPSMask(ShuffleVectorSDNode *N) {
2379 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Cheng2c0dbd02006-03-24 02:58:06 +00002380 return false;
2381
Evan Cheng2064a2b2006-03-28 06:50:32 +00002382 // Expect bit0 == 6, bit1 == 7, bit2 == 2, bit3 == 3
Nate Begeman9008ca62009-04-27 18:41:29 +00002383 return isUndefOrEqual(N->getMaskElt(0), 6) &&
2384 isUndefOrEqual(N->getMaskElt(1), 7) &&
2385 isUndefOrEqual(N->getMaskElt(2), 2) &&
2386 isUndefOrEqual(N->getMaskElt(3), 3);
Evan Cheng6e56e2c2006-11-07 22:14:24 +00002387}
2388
Evan Cheng5ced1d82006-04-06 23:23:56 +00002389/// isMOVLPMask - Return true if the specified VECTOR_SHUFFLE operand
2390/// specifies a shuffle of elements that is suitable for input to MOVLP{S|D}.
Nate Begeman9008ca62009-04-27 18:41:29 +00002391bool X86::isMOVLPMask(ShuffleVectorSDNode *N) {
2392 unsigned NumElems = N->getValueType(0).getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00002393
Evan Cheng5ced1d82006-04-06 23:23:56 +00002394 if (NumElems != 2 && NumElems != 4)
2395 return false;
2396
Evan Chengc5cdff22006-04-07 21:53:05 +00002397 for (unsigned i = 0; i < NumElems/2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002398 if (!isUndefOrEqual(N->getMaskElt(i), i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00002399 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002400
Evan Chengc5cdff22006-04-07 21:53:05 +00002401 for (unsigned i = NumElems/2; i < NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002402 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Chengc5cdff22006-04-07 21:53:05 +00002403 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002404
2405 return true;
2406}
2407
2408/// isMOVHPMask - Return true if the specified VECTOR_SHUFFLE operand
Evan Cheng533a0aa2006-04-19 20:35:22 +00002409/// specifies a shuffle of elements that is suitable for input to MOVHP{S|D}
2410/// and MOVLHPS.
Nate Begeman9008ca62009-04-27 18:41:29 +00002411bool X86::isMOVHPMask(ShuffleVectorSDNode *N) {
2412 unsigned NumElems = N->getValueType(0).getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00002413
Evan Cheng5ced1d82006-04-06 23:23:56 +00002414 if (NumElems != 2 && NumElems != 4)
2415 return false;
2416
Evan Chengc5cdff22006-04-07 21:53:05 +00002417 for (unsigned i = 0; i < NumElems/2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002418 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Chengc5cdff22006-04-07 21:53:05 +00002419 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002420
Nate Begeman9008ca62009-04-27 18:41:29 +00002421 for (unsigned i = 0; i < NumElems/2; ++i)
2422 if (!isUndefOrEqual(N->getMaskElt(i + NumElems/2), i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00002423 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002424
2425 return true;
2426}
2427
Nate Begeman9008ca62009-04-27 18:41:29 +00002428/// isMOVHLPS_v_undef_Mask - Special case of isMOVHLPSMask for canonical form
2429/// of vector_shuffle v, v, <2, 3, 2, 3>, i.e. vector_shuffle v, undef,
2430/// <2, 3, 2, 3>
2431bool X86::isMOVHLPS_v_undef_Mask(ShuffleVectorSDNode *N) {
2432 unsigned NumElems = N->getValueType(0).getVectorNumElements();
2433
2434 if (NumElems != 4)
2435 return false;
2436
2437 return isUndefOrEqual(N->getMaskElt(0), 2) &&
2438 isUndefOrEqual(N->getMaskElt(1), 3) &&
2439 isUndefOrEqual(N->getMaskElt(2), 2) &&
2440 isUndefOrEqual(N->getMaskElt(3), 3);
2441}
2442
Evan Cheng0038e592006-03-28 00:39:58 +00002443/// isUNPCKLMask - Return true if the specified VECTOR_SHUFFLE operand
2444/// specifies a shuffle of elements that is suitable for input to UNPCKL.
Nate Begeman5a5ca152009-04-29 05:20:52 +00002445static bool isUNPCKLMask(const SmallVectorImpl<int> &Mask, MVT VT,
Rafael Espindola15684b22009-04-24 12:40:33 +00002446 bool V2IsSplat = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002447 int NumElts = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00002448 if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16)
Evan Cheng0038e592006-03-28 00:39:58 +00002449 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002450
2451 for (int i = 0, j = 0; i != NumElts; i += 2, ++j) {
2452 int BitI = Mask[i];
2453 int BitI1 = Mask[i+1];
Evan Chengc5cdff22006-04-07 21:53:05 +00002454 if (!isUndefOrEqual(BitI, j))
2455 return false;
Evan Cheng39623da2006-04-20 08:58:49 +00002456 if (V2IsSplat) {
Mon P Wang7bcaefa2009-02-04 01:16:59 +00002457 if (!isUndefOrEqual(BitI1, NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002458 return false;
2459 } else {
Chris Lattner5a88b832007-02-25 07:10:00 +00002460 if (!isUndefOrEqual(BitI1, j + NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002461 return false;
2462 }
Evan Cheng0038e592006-03-28 00:39:58 +00002463 }
Evan Cheng0038e592006-03-28 00:39:58 +00002464 return true;
2465}
2466
Nate Begeman9008ca62009-04-27 18:41:29 +00002467bool X86::isUNPCKLMask(ShuffleVectorSDNode *N, bool V2IsSplat) {
2468 SmallVector<int, 8> M;
2469 N->getMask(M);
2470 return ::isUNPCKLMask(M, N->getValueType(0), V2IsSplat);
Evan Cheng39623da2006-04-20 08:58:49 +00002471}
2472
Evan Cheng4fcb9222006-03-28 02:43:26 +00002473/// isUNPCKHMask - Return true if the specified VECTOR_SHUFFLE operand
2474/// specifies a shuffle of elements that is suitable for input to UNPCKH.
Nate Begeman5a5ca152009-04-29 05:20:52 +00002475static bool isUNPCKHMask(const SmallVectorImpl<int> &Mask, MVT VT,
Rafael Espindola15684b22009-04-24 12:40:33 +00002476 bool V2IsSplat = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002477 int NumElts = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00002478 if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16)
Evan Cheng4fcb9222006-03-28 02:43:26 +00002479 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002480
2481 for (int i = 0, j = 0; i != NumElts; i += 2, ++j) {
2482 int BitI = Mask[i];
2483 int BitI1 = Mask[i+1];
Chris Lattner5a88b832007-02-25 07:10:00 +00002484 if (!isUndefOrEqual(BitI, j + NumElts/2))
Evan Chengc5cdff22006-04-07 21:53:05 +00002485 return false;
Evan Cheng39623da2006-04-20 08:58:49 +00002486 if (V2IsSplat) {
Chris Lattner5a88b832007-02-25 07:10:00 +00002487 if (isUndefOrEqual(BitI1, NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002488 return false;
2489 } else {
Chris Lattner5a88b832007-02-25 07:10:00 +00002490 if (!isUndefOrEqual(BitI1, j + NumElts/2 + NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002491 return false;
2492 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00002493 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00002494 return true;
2495}
2496
Nate Begeman9008ca62009-04-27 18:41:29 +00002497bool X86::isUNPCKHMask(ShuffleVectorSDNode *N, bool V2IsSplat) {
2498 SmallVector<int, 8> M;
2499 N->getMask(M);
2500 return ::isUNPCKHMask(M, N->getValueType(0), V2IsSplat);
Evan Cheng39623da2006-04-20 08:58:49 +00002501}
2502
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002503/// isUNPCKL_v_undef_Mask - Special case of isUNPCKLMask for canonical form
2504/// of vector_shuffle v, v, <0, 4, 1, 5>, i.e. vector_shuffle v, undef,
2505/// <0, 0, 1, 1>
Nate Begeman5a5ca152009-04-29 05:20:52 +00002506static bool isUNPCKL_v_undef_Mask(const SmallVectorImpl<int> &Mask, MVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002507 int NumElems = VT.getVectorNumElements();
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00002508 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002509 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002510
2511 for (int i = 0, j = 0; i != NumElems; i += 2, ++j) {
2512 int BitI = Mask[i];
2513 int BitI1 = Mask[i+1];
Evan Chengc5cdff22006-04-07 21:53:05 +00002514 if (!isUndefOrEqual(BitI, j))
2515 return false;
2516 if (!isUndefOrEqual(BitI1, j))
2517 return false;
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002518 }
Rafael Espindola15684b22009-04-24 12:40:33 +00002519 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00002520}
2521
Nate Begeman9008ca62009-04-27 18:41:29 +00002522bool X86::isUNPCKL_v_undef_Mask(ShuffleVectorSDNode *N) {
2523 SmallVector<int, 8> M;
2524 N->getMask(M);
2525 return ::isUNPCKL_v_undef_Mask(M, N->getValueType(0));
2526}
2527
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00002528/// isUNPCKH_v_undef_Mask - Special case of isUNPCKHMask for canonical form
2529/// of vector_shuffle v, v, <2, 6, 3, 7>, i.e. vector_shuffle v, undef,
2530/// <2, 2, 3, 3>
Nate Begeman5a5ca152009-04-29 05:20:52 +00002531static bool isUNPCKH_v_undef_Mask(const SmallVectorImpl<int> &Mask, MVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002532 int NumElems = VT.getVectorNumElements();
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00002533 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
2534 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002535
2536 for (int i = 0, j = NumElems / 2; i != NumElems; i += 2, ++j) {
2537 int BitI = Mask[i];
2538 int BitI1 = Mask[i+1];
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00002539 if (!isUndefOrEqual(BitI, j))
2540 return false;
2541 if (!isUndefOrEqual(BitI1, j))
2542 return false;
2543 }
Rafael Espindola15684b22009-04-24 12:40:33 +00002544 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00002545}
2546
Nate Begeman9008ca62009-04-27 18:41:29 +00002547bool X86::isUNPCKH_v_undef_Mask(ShuffleVectorSDNode *N) {
2548 SmallVector<int, 8> M;
2549 N->getMask(M);
2550 return ::isUNPCKH_v_undef_Mask(M, N->getValueType(0));
2551}
2552
Evan Cheng017dcc62006-04-21 01:05:10 +00002553/// isMOVLMask - Return true if the specified VECTOR_SHUFFLE operand
2554/// specifies a shuffle of elements that is suitable for input to MOVSS,
2555/// MOVSD, and MOVD, i.e. setting the lowest element.
Nate Begeman5a5ca152009-04-29 05:20:52 +00002556static bool isMOVLMask(const SmallVectorImpl<int> &Mask, MVT VT) {
Eli Friedman10415532009-06-06 06:05:10 +00002557 if (VT.getVectorElementType().getSizeInBits() < 32)
Evan Chengd6d1cbd2006-04-11 00:19:04 +00002558 return false;
Eli Friedman10415532009-06-06 06:05:10 +00002559
2560 int NumElts = VT.getVectorNumElements();
Nate Begeman9008ca62009-04-27 18:41:29 +00002561
2562 if (!isUndefOrEqual(Mask[0], NumElts))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00002563 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002564
2565 for (int i = 1; i < NumElts; ++i)
2566 if (!isUndefOrEqual(Mask[i], i))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00002567 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002568
Evan Chengd6d1cbd2006-04-11 00:19:04 +00002569 return true;
2570}
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002571
Nate Begeman9008ca62009-04-27 18:41:29 +00002572bool X86::isMOVLMask(ShuffleVectorSDNode *N) {
2573 SmallVector<int, 8> M;
2574 N->getMask(M);
2575 return ::isMOVLMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00002576}
2577
Evan Cheng017dcc62006-04-21 01:05:10 +00002578/// isCommutedMOVL - Returns true if the shuffle mask is except the reverse
2579/// of what x86 movss want. X86 movs requires the lowest element to be lowest
Evan Cheng39623da2006-04-20 08:58:49 +00002580/// element of vector 2 and the other elements to come from vector 1 in order.
Nate Begeman5a5ca152009-04-29 05:20:52 +00002581static bool isCommutedMOVLMask(const SmallVectorImpl<int> &Mask, MVT VT,
Nate Begeman9008ca62009-04-27 18:41:29 +00002582 bool V2IsSplat = false, bool V2IsUndef = false) {
2583 int NumOps = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00002584 if (NumOps != 2 && NumOps != 4 && NumOps != 8 && NumOps != 16)
Evan Cheng39623da2006-04-20 08:58:49 +00002585 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002586
2587 if (!isUndefOrEqual(Mask[0], 0))
Evan Cheng39623da2006-04-20 08:58:49 +00002588 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002589
2590 for (int i = 1; i < NumOps; ++i)
2591 if (!(isUndefOrEqual(Mask[i], i+NumOps) ||
2592 (V2IsUndef && isUndefOrInRange(Mask[i], NumOps, NumOps*2)) ||
2593 (V2IsSplat && isUndefOrEqual(Mask[i], NumOps))))
Evan Cheng8cf723d2006-09-08 01:50:06 +00002594 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002595
Evan Cheng39623da2006-04-20 08:58:49 +00002596 return true;
2597}
2598
Nate Begeman9008ca62009-04-27 18:41:29 +00002599static bool isCommutedMOVL(ShuffleVectorSDNode *N, bool V2IsSplat = false,
Evan Cheng8cf723d2006-09-08 01:50:06 +00002600 bool V2IsUndef = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002601 SmallVector<int, 8> M;
2602 N->getMask(M);
2603 return isCommutedMOVLMask(M, N->getValueType(0), V2IsSplat, V2IsUndef);
Evan Cheng39623da2006-04-20 08:58:49 +00002604}
2605
Evan Chengd9539472006-04-14 21:59:03 +00002606/// isMOVSHDUPMask - Return true if the specified VECTOR_SHUFFLE operand
2607/// specifies a shuffle of elements that is suitable for input to MOVSHDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00002608bool X86::isMOVSHDUPMask(ShuffleVectorSDNode *N) {
2609 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Chengd9539472006-04-14 21:59:03 +00002610 return false;
2611
2612 // Expect 1, 1, 3, 3
Rafael Espindola15684b22009-04-24 12:40:33 +00002613 for (unsigned i = 0; i < 2; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002614 int Elt = N->getMaskElt(i);
2615 if (Elt >= 0 && Elt != 1)
2616 return false;
Rafael Espindola15684b22009-04-24 12:40:33 +00002617 }
Evan Cheng57ebe9f2006-04-15 05:37:34 +00002618
2619 bool HasHi = false;
Evan Chengd9539472006-04-14 21:59:03 +00002620 for (unsigned i = 2; i < 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002621 int Elt = N->getMaskElt(i);
2622 if (Elt >= 0 && Elt != 3)
2623 return false;
2624 if (Elt == 3)
2625 HasHi = true;
Evan Chengd9539472006-04-14 21:59:03 +00002626 }
Evan Cheng57ebe9f2006-04-15 05:37:34 +00002627 // Don't use movshdup if it can be done with a shufps.
Nate Begeman9008ca62009-04-27 18:41:29 +00002628 // FIXME: verify that matching u, u, 3, 3 is what we want.
Evan Cheng57ebe9f2006-04-15 05:37:34 +00002629 return HasHi;
Evan Chengd9539472006-04-14 21:59:03 +00002630}
2631
2632/// isMOVSLDUPMask - Return true if the specified VECTOR_SHUFFLE operand
2633/// specifies a shuffle of elements that is suitable for input to MOVSLDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00002634bool X86::isMOVSLDUPMask(ShuffleVectorSDNode *N) {
2635 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Chengd9539472006-04-14 21:59:03 +00002636 return false;
2637
2638 // Expect 0, 0, 2, 2
Nate Begeman9008ca62009-04-27 18:41:29 +00002639 for (unsigned i = 0; i < 2; ++i)
2640 if (N->getMaskElt(i) > 0)
2641 return false;
Evan Cheng57ebe9f2006-04-15 05:37:34 +00002642
2643 bool HasHi = false;
Evan Chengd9539472006-04-14 21:59:03 +00002644 for (unsigned i = 2; i < 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002645 int Elt = N->getMaskElt(i);
2646 if (Elt >= 0 && Elt != 2)
2647 return false;
2648 if (Elt == 2)
2649 HasHi = true;
Evan Chengd9539472006-04-14 21:59:03 +00002650 }
Nate Begeman9008ca62009-04-27 18:41:29 +00002651 // Don't use movsldup if it can be done with a shufps.
Evan Cheng57ebe9f2006-04-15 05:37:34 +00002652 return HasHi;
Evan Chengd9539472006-04-14 21:59:03 +00002653}
2654
Evan Cheng0b457f02008-09-25 20:50:48 +00002655/// isMOVDDUPMask - Return true if the specified VECTOR_SHUFFLE operand
2656/// specifies a shuffle of elements that is suitable for input to MOVDDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00002657bool X86::isMOVDDUPMask(ShuffleVectorSDNode *N) {
2658 int e = N->getValueType(0).getVectorNumElements() / 2;
2659
2660 for (int i = 0; i < e; ++i)
2661 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Cheng0b457f02008-09-25 20:50:48 +00002662 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002663 for (int i = 0; i < e; ++i)
2664 if (!isUndefOrEqual(N->getMaskElt(e+i), i))
Evan Cheng0b457f02008-09-25 20:50:48 +00002665 return false;
2666 return true;
2667}
2668
Evan Cheng63d33002006-03-22 08:01:21 +00002669/// getShuffleSHUFImmediate - Return the appropriate immediate to shuffle
2670/// the specified isShuffleMask VECTOR_SHUFFLE mask with PSHUF* and SHUFP*
2671/// instructions.
2672unsigned X86::getShuffleSHUFImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002673 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
2674 int NumOperands = SVOp->getValueType(0).getVectorNumElements();
2675
Evan Chengb9df0ca2006-03-22 02:53:00 +00002676 unsigned Shift = (NumOperands == 4) ? 2 : 1;
2677 unsigned Mask = 0;
Nate Begeman9008ca62009-04-27 18:41:29 +00002678 for (int i = 0; i < NumOperands; ++i) {
2679 int Val = SVOp->getMaskElt(NumOperands-i-1);
2680 if (Val < 0) Val = 0;
Evan Cheng14aed5e2006-03-24 01:18:28 +00002681 if (Val >= NumOperands) Val -= NumOperands;
Evan Cheng63d33002006-03-22 08:01:21 +00002682 Mask |= Val;
Evan Cheng36b27f32006-03-28 23:41:33 +00002683 if (i != NumOperands - 1)
2684 Mask <<= Shift;
2685 }
Evan Cheng63d33002006-03-22 08:01:21 +00002686 return Mask;
2687}
2688
Evan Cheng506d3df2006-03-29 23:07:14 +00002689/// getShufflePSHUFHWImmediate - Return the appropriate immediate to shuffle
2690/// the specified isShuffleMask VECTOR_SHUFFLE mask with PSHUFHW
2691/// instructions.
2692unsigned X86::getShufflePSHUFHWImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002693 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Evan Cheng506d3df2006-03-29 23:07:14 +00002694 unsigned Mask = 0;
2695 // 8 nodes, but we only care about the last 4.
2696 for (unsigned i = 7; i >= 4; --i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002697 int Val = SVOp->getMaskElt(i);
2698 if (Val >= 0)
Mon P Wang7bcaefa2009-02-04 01:16:59 +00002699 Mask |= (Val - 4);
Evan Cheng506d3df2006-03-29 23:07:14 +00002700 if (i != 4)
2701 Mask <<= 2;
2702 }
Evan Cheng506d3df2006-03-29 23:07:14 +00002703 return Mask;
2704}
2705
2706/// getShufflePSHUFLWImmediate - Return the appropriate immediate to shuffle
2707/// the specified isShuffleMask VECTOR_SHUFFLE mask with PSHUFLW
2708/// instructions.
2709unsigned X86::getShufflePSHUFLWImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002710 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Evan Cheng506d3df2006-03-29 23:07:14 +00002711 unsigned Mask = 0;
2712 // 8 nodes, but we only care about the first 4.
2713 for (int i = 3; i >= 0; --i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002714 int Val = SVOp->getMaskElt(i);
2715 if (Val >= 0)
2716 Mask |= Val;
Evan Cheng506d3df2006-03-29 23:07:14 +00002717 if (i != 0)
2718 Mask <<= 2;
2719 }
Evan Cheng506d3df2006-03-29 23:07:14 +00002720 return Mask;
2721}
2722
Nate Begeman9008ca62009-04-27 18:41:29 +00002723/// CommuteVectorShuffle - Swap vector_shuffle operands as well as values in
2724/// their permute mask.
2725static SDValue CommuteVectorShuffle(ShuffleVectorSDNode *SVOp,
2726 SelectionDAG &DAG) {
2727 MVT VT = SVOp->getValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00002728 unsigned NumElems = VT.getVectorNumElements();
Nate Begeman9008ca62009-04-27 18:41:29 +00002729 SmallVector<int, 8> MaskVec;
2730
Nate Begeman5a5ca152009-04-29 05:20:52 +00002731 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002732 int idx = SVOp->getMaskElt(i);
2733 if (idx < 0)
2734 MaskVec.push_back(idx);
Nate Begeman5a5ca152009-04-29 05:20:52 +00002735 else if (idx < (int)NumElems)
Nate Begeman9008ca62009-04-27 18:41:29 +00002736 MaskVec.push_back(idx + NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00002737 else
Nate Begeman9008ca62009-04-27 18:41:29 +00002738 MaskVec.push_back(idx - NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00002739 }
Nate Begeman9008ca62009-04-27 18:41:29 +00002740 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(1),
2741 SVOp->getOperand(0), &MaskVec[0]);
Evan Cheng5ced1d82006-04-06 23:23:56 +00002742}
2743
Evan Cheng779ccea2007-12-07 21:30:01 +00002744/// CommuteVectorShuffleMask - Change values in a shuffle permute mask assuming
2745/// the two vector operands have swapped position.
Nate Begeman9008ca62009-04-27 18:41:29 +00002746static void CommuteVectorShuffleMask(SmallVectorImpl<int> &Mask, MVT VT) {
Nate Begeman5a5ca152009-04-29 05:20:52 +00002747 unsigned NumElems = VT.getVectorNumElements();
2748 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002749 int idx = Mask[i];
2750 if (idx < 0)
Evan Cheng8a86c3f2007-12-07 08:07:39 +00002751 continue;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002752 else if (idx < (int)NumElems)
Nate Begeman9008ca62009-04-27 18:41:29 +00002753 Mask[i] = idx + NumElems;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00002754 else
Nate Begeman9008ca62009-04-27 18:41:29 +00002755 Mask[i] = idx - NumElems;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00002756 }
Evan Cheng8a86c3f2007-12-07 08:07:39 +00002757}
2758
Evan Cheng533a0aa2006-04-19 20:35:22 +00002759/// ShouldXformToMOVHLPS - Return true if the node should be transformed to
2760/// match movhlps. The lower half elements should come from upper half of
2761/// V1 (and in order), and the upper half elements should come from the upper
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002762/// half of V2 (and in order).
Nate Begeman9008ca62009-04-27 18:41:29 +00002763static bool ShouldXformToMOVHLPS(ShuffleVectorSDNode *Op) {
2764 if (Op->getValueType(0).getVectorNumElements() != 4)
Evan Cheng533a0aa2006-04-19 20:35:22 +00002765 return false;
2766 for (unsigned i = 0, e = 2; i != e; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002767 if (!isUndefOrEqual(Op->getMaskElt(i), i+2))
Evan Cheng533a0aa2006-04-19 20:35:22 +00002768 return false;
2769 for (unsigned i = 2; i != 4; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002770 if (!isUndefOrEqual(Op->getMaskElt(i), i+4))
Evan Cheng533a0aa2006-04-19 20:35:22 +00002771 return false;
2772 return true;
2773}
2774
Evan Cheng5ced1d82006-04-06 23:23:56 +00002775/// isScalarLoadToVector - Returns true if the node is a scalar load that
Evan Cheng7e2ff772008-05-08 00:57:18 +00002776/// is promoted to a vector. It also returns the LoadSDNode by reference if
2777/// required.
2778static bool isScalarLoadToVector(SDNode *N, LoadSDNode **LD = NULL) {
Evan Cheng0b457f02008-09-25 20:50:48 +00002779 if (N->getOpcode() != ISD::SCALAR_TO_VECTOR)
2780 return false;
2781 N = N->getOperand(0).getNode();
2782 if (!ISD::isNON_EXTLoad(N))
2783 return false;
2784 if (LD)
2785 *LD = cast<LoadSDNode>(N);
2786 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002787}
2788
Evan Cheng533a0aa2006-04-19 20:35:22 +00002789/// ShouldXformToMOVLP{S|D} - Return true if the node should be transformed to
2790/// match movlp{s|d}. The lower half elements should come from lower half of
2791/// V1 (and in order), and the upper half elements should come from the upper
2792/// half of V2 (and in order). And since V1 will become the source of the
2793/// MOVLP, it must be either a vector load or a scalar load to vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00002794static bool ShouldXformToMOVLP(SDNode *V1, SDNode *V2,
2795 ShuffleVectorSDNode *Op) {
Evan Cheng466685d2006-10-09 20:57:25 +00002796 if (!ISD::isNON_EXTLoad(V1) && !isScalarLoadToVector(V1))
Evan Cheng533a0aa2006-04-19 20:35:22 +00002797 return false;
Evan Cheng23425f52006-10-09 21:39:25 +00002798 // Is V2 is a vector load, don't do this transformation. We will try to use
2799 // load folding shufps op.
2800 if (ISD::isNON_EXTLoad(V2))
2801 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002802
Nate Begeman5a5ca152009-04-29 05:20:52 +00002803 unsigned NumElems = Op->getValueType(0).getVectorNumElements();
Nate Begeman9008ca62009-04-27 18:41:29 +00002804
Evan Cheng533a0aa2006-04-19 20:35:22 +00002805 if (NumElems != 2 && NumElems != 4)
2806 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002807 for (unsigned i = 0, e = NumElems/2; i != e; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002808 if (!isUndefOrEqual(Op->getMaskElt(i), i))
Evan Cheng533a0aa2006-04-19 20:35:22 +00002809 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002810 for (unsigned i = NumElems/2; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002811 if (!isUndefOrEqual(Op->getMaskElt(i), i+NumElems))
Evan Cheng533a0aa2006-04-19 20:35:22 +00002812 return false;
2813 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002814}
2815
Evan Cheng39623da2006-04-20 08:58:49 +00002816/// isSplatVector - Returns true if N is a BUILD_VECTOR node whose elements are
2817/// all the same.
2818static bool isSplatVector(SDNode *N) {
2819 if (N->getOpcode() != ISD::BUILD_VECTOR)
2820 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002821
Dan Gohman475871a2008-07-27 21:46:04 +00002822 SDValue SplatValue = N->getOperand(0);
Evan Cheng39623da2006-04-20 08:58:49 +00002823 for (unsigned i = 1, e = N->getNumOperands(); i != e; ++i)
2824 if (N->getOperand(i) != SplatValue)
Evan Cheng5ced1d82006-04-06 23:23:56 +00002825 return false;
2826 return true;
2827}
2828
Evan Cheng213d2cf2007-05-17 18:45:50 +00002829/// isZeroNode - Returns true if Elt is a constant zero or a floating point
2830/// constant +0.0.
Dan Gohman475871a2008-07-27 21:46:04 +00002831static inline bool isZeroNode(SDValue Elt) {
Evan Cheng213d2cf2007-05-17 18:45:50 +00002832 return ((isa<ConstantSDNode>(Elt) &&
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002833 cast<ConstantSDNode>(Elt)->getZExtValue() == 0) ||
Evan Cheng213d2cf2007-05-17 18:45:50 +00002834 (isa<ConstantFPSDNode>(Elt) &&
Dale Johanneseneaf08942007-08-31 04:03:46 +00002835 cast<ConstantFPSDNode>(Elt)->getValueAPF().isPosZero()));
Evan Cheng213d2cf2007-05-17 18:45:50 +00002836}
2837
2838/// isZeroShuffle - Returns true if N is a VECTOR_SHUFFLE that can be resolved
Nate Begeman9008ca62009-04-27 18:41:29 +00002839/// to an zero vector.
Nate Begeman5a5ca152009-04-29 05:20:52 +00002840/// FIXME: move to dag combiner / method on ShuffleVectorSDNode
Nate Begeman9008ca62009-04-27 18:41:29 +00002841static bool isZeroShuffle(ShuffleVectorSDNode *N) {
Dan Gohman475871a2008-07-27 21:46:04 +00002842 SDValue V1 = N->getOperand(0);
2843 SDValue V2 = N->getOperand(1);
Nate Begeman5a5ca152009-04-29 05:20:52 +00002844 unsigned NumElems = N->getValueType(0).getVectorNumElements();
2845 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002846 int Idx = N->getMaskElt(i);
Nate Begeman5a5ca152009-04-29 05:20:52 +00002847 if (Idx >= (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002848 unsigned Opc = V2.getOpcode();
Rafael Espindola15684b22009-04-24 12:40:33 +00002849 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V2.getNode()))
2850 continue;
Nate Begeman9008ca62009-04-27 18:41:29 +00002851 if (Opc != ISD::BUILD_VECTOR || !isZeroNode(V2.getOperand(Idx-NumElems)))
2852 return false;
2853 } else if (Idx >= 0) {
2854 unsigned Opc = V1.getOpcode();
2855 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V1.getNode()))
2856 continue;
2857 if (Opc != ISD::BUILD_VECTOR || !isZeroNode(V1.getOperand(Idx)))
Chris Lattner8a594482007-11-25 00:24:49 +00002858 return false;
Evan Cheng213d2cf2007-05-17 18:45:50 +00002859 }
2860 }
2861 return true;
2862}
2863
2864/// getZeroVector - Returns a vector of specified type with all zero elements.
2865///
Dale Johannesenace16102009-02-03 19:33:06 +00002866static SDValue getZeroVector(MVT VT, bool HasSSE2, SelectionDAG &DAG,
2867 DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00002868 assert(VT.isVector() && "Expected a vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00002869
Chris Lattner8a594482007-11-25 00:24:49 +00002870 // Always build zero vectors as <4 x i32> or <2 x i32> bitcasted to their dest
2871 // type. This ensures they get CSE'd.
Dan Gohman475871a2008-07-27 21:46:04 +00002872 SDValue Vec;
Duncan Sands83ec4b62008-06-06 12:08:01 +00002873 if (VT.getSizeInBits() == 64) { // MMX
Dan Gohman475871a2008-07-27 21:46:04 +00002874 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
Evan Chenga87008d2009-02-25 22:49:59 +00002875 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i32, Cst, Cst);
Evan Chengf0df0312008-05-15 08:39:06 +00002876 } else if (HasSSE2) { // SSE2
Dan Gohman475871a2008-07-27 21:46:04 +00002877 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
Evan Chenga87008d2009-02-25 22:49:59 +00002878 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
Evan Chengf0df0312008-05-15 08:39:06 +00002879 } else { // SSE1
Dan Gohman475871a2008-07-27 21:46:04 +00002880 SDValue Cst = DAG.getTargetConstantFP(+0.0, MVT::f32);
Evan Chenga87008d2009-02-25 22:49:59 +00002881 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4f32, Cst, Cst, Cst, Cst);
Evan Chengf0df0312008-05-15 08:39:06 +00002882 }
Dale Johannesenace16102009-02-03 19:33:06 +00002883 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vec);
Evan Cheng213d2cf2007-05-17 18:45:50 +00002884}
2885
Chris Lattner8a594482007-11-25 00:24:49 +00002886/// getOnesVector - Returns a vector of specified type with all bits set.
2887///
Dale Johannesenace16102009-02-03 19:33:06 +00002888static SDValue getOnesVector(MVT VT, SelectionDAG &DAG, DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00002889 assert(VT.isVector() && "Expected a vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00002890
Chris Lattner8a594482007-11-25 00:24:49 +00002891 // Always build ones vectors as <4 x i32> or <2 x i32> bitcasted to their dest
2892 // type. This ensures they get CSE'd.
Dan Gohman475871a2008-07-27 21:46:04 +00002893 SDValue Cst = DAG.getTargetConstant(~0U, MVT::i32);
2894 SDValue Vec;
Duncan Sands83ec4b62008-06-06 12:08:01 +00002895 if (VT.getSizeInBits() == 64) // MMX
Evan Chenga87008d2009-02-25 22:49:59 +00002896 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i32, Cst, Cst);
Chris Lattner8a594482007-11-25 00:24:49 +00002897 else // SSE
Evan Chenga87008d2009-02-25 22:49:59 +00002898 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
Dale Johannesenace16102009-02-03 19:33:06 +00002899 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vec);
Chris Lattner8a594482007-11-25 00:24:49 +00002900}
2901
2902
Evan Cheng39623da2006-04-20 08:58:49 +00002903/// NormalizeMask - V2 is a splat, modify the mask (if needed) so all elements
2904/// that point to V2 points to its first element.
Nate Begeman9008ca62009-04-27 18:41:29 +00002905static SDValue NormalizeMask(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
2906 MVT VT = SVOp->getValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00002907 unsigned NumElems = VT.getVectorNumElements();
Nate Begeman9008ca62009-04-27 18:41:29 +00002908
Evan Cheng39623da2006-04-20 08:58:49 +00002909 bool Changed = false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002910 SmallVector<int, 8> MaskVec;
2911 SVOp->getMask(MaskVec);
2912
Nate Begeman5a5ca152009-04-29 05:20:52 +00002913 for (unsigned i = 0; i != NumElems; ++i) {
2914 if (MaskVec[i] > (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002915 MaskVec[i] = NumElems;
2916 Changed = true;
Evan Cheng39623da2006-04-20 08:58:49 +00002917 }
Evan Cheng39623da2006-04-20 08:58:49 +00002918 }
Evan Cheng39623da2006-04-20 08:58:49 +00002919 if (Changed)
Nate Begeman9008ca62009-04-27 18:41:29 +00002920 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(0),
2921 SVOp->getOperand(1), &MaskVec[0]);
2922 return SDValue(SVOp, 0);
Evan Cheng39623da2006-04-20 08:58:49 +00002923}
2924
Evan Cheng017dcc62006-04-21 01:05:10 +00002925/// getMOVLMask - Returns a vector_shuffle mask for an movs{s|d}, movd
2926/// operation of specified width.
Nate Begeman9008ca62009-04-27 18:41:29 +00002927static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, MVT VT, SDValue V1,
2928 SDValue V2) {
2929 unsigned NumElems = VT.getVectorNumElements();
2930 SmallVector<int, 8> Mask;
2931 Mask.push_back(NumElems);
Evan Cheng39623da2006-04-20 08:58:49 +00002932 for (unsigned i = 1; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002933 Mask.push_back(i);
2934 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Cheng39623da2006-04-20 08:58:49 +00002935}
2936
Nate Begeman9008ca62009-04-27 18:41:29 +00002937/// getUnpackl - Returns a vector_shuffle node for an unpackl operation.
2938static SDValue getUnpackl(SelectionDAG &DAG, DebugLoc dl, MVT VT, SDValue V1,
2939 SDValue V2) {
2940 unsigned NumElems = VT.getVectorNumElements();
2941 SmallVector<int, 8> Mask;
Evan Chengc575ca22006-04-17 20:43:08 +00002942 for (unsigned i = 0, e = NumElems/2; i != e; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002943 Mask.push_back(i);
2944 Mask.push_back(i + NumElems);
Evan Chengc575ca22006-04-17 20:43:08 +00002945 }
Nate Begeman9008ca62009-04-27 18:41:29 +00002946 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Chengc575ca22006-04-17 20:43:08 +00002947}
2948
Nate Begeman9008ca62009-04-27 18:41:29 +00002949/// getUnpackhMask - Returns a vector_shuffle node for an unpackh operation.
2950static SDValue getUnpackh(SelectionDAG &DAG, DebugLoc dl, MVT VT, SDValue V1,
2951 SDValue V2) {
2952 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng39623da2006-04-20 08:58:49 +00002953 unsigned Half = NumElems/2;
Nate Begeman9008ca62009-04-27 18:41:29 +00002954 SmallVector<int, 8> Mask;
Evan Cheng39623da2006-04-20 08:58:49 +00002955 for (unsigned i = 0; i != Half; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002956 Mask.push_back(i + Half);
2957 Mask.push_back(i + NumElems + Half);
Evan Cheng39623da2006-04-20 08:58:49 +00002958 }
Nate Begeman9008ca62009-04-27 18:41:29 +00002959 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00002960}
2961
Evan Cheng0c0f83f2008-04-05 00:30:36 +00002962/// PromoteSplat - Promote a splat of v4f32, v8i16 or v16i8 to v4i32.
Nate Begeman9008ca62009-04-27 18:41:29 +00002963static SDValue PromoteSplat(ShuffleVectorSDNode *SV, SelectionDAG &DAG,
2964 bool HasSSE2) {
2965 if (SV->getValueType(0).getVectorNumElements() <= 4)
2966 return SDValue(SV, 0);
2967
2968 MVT PVT = MVT::v4f32;
2969 MVT VT = SV->getValueType(0);
2970 DebugLoc dl = SV->getDebugLoc();
2971 SDValue V1 = SV->getOperand(0);
2972 int NumElems = VT.getVectorNumElements();
2973 int EltNo = SV->getSplatIndex();
Rafael Espindola15684b22009-04-24 12:40:33 +00002974
Nate Begeman9008ca62009-04-27 18:41:29 +00002975 // unpack elements to the correct location
2976 while (NumElems > 4) {
2977 if (EltNo < NumElems/2) {
2978 V1 = getUnpackl(DAG, dl, VT, V1, V1);
2979 } else {
2980 V1 = getUnpackh(DAG, dl, VT, V1, V1);
2981 EltNo -= NumElems/2;
2982 }
2983 NumElems >>= 1;
2984 }
2985
2986 // Perform the splat.
2987 int SplatMask[4] = { EltNo, EltNo, EltNo, EltNo };
Dale Johannesenace16102009-02-03 19:33:06 +00002988 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, PVT, V1);
Nate Begeman9008ca62009-04-27 18:41:29 +00002989 V1 = DAG.getVectorShuffle(PVT, dl, V1, DAG.getUNDEF(PVT), &SplatMask[0]);
2990 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, V1);
Evan Chengc575ca22006-04-17 20:43:08 +00002991}
2992
Evan Chengba05f722006-04-21 23:03:30 +00002993/// getShuffleVectorZeroOrUndef - Return a vector_shuffle of the specified
Chris Lattner8a594482007-11-25 00:24:49 +00002994/// vector of zero or undef vector. This produces a shuffle where the low
2995/// element of V2 is swizzled into the zero/undef vector, landing at element
2996/// Idx. This produces a shuffle mask like 4,1,2,3 (idx=0) or 0,1,2,4 (idx=3).
Dan Gohman475871a2008-07-27 21:46:04 +00002997static SDValue getShuffleVectorZeroOrUndef(SDValue V2, unsigned Idx,
Evan Chengf0df0312008-05-15 08:39:06 +00002998 bool isZero, bool HasSSE2,
2999 SelectionDAG &DAG) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003000 MVT VT = V2.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00003001 SDValue V1 = isZero
Nate Begeman9008ca62009-04-27 18:41:29 +00003002 ? getZeroVector(VT, HasSSE2, DAG, V2.getDebugLoc()) : DAG.getUNDEF(VT);
3003 unsigned NumElems = VT.getVectorNumElements();
3004 SmallVector<int, 16> MaskVec;
Chris Lattner8a594482007-11-25 00:24:49 +00003005 for (unsigned i = 0; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003006 // If this is the insertion idx, put the low elt of V2 here.
3007 MaskVec.push_back(i == Idx ? NumElems : i);
3008 return DAG.getVectorShuffle(VT, V2.getDebugLoc(), V1, V2, &MaskVec[0]);
Evan Cheng017dcc62006-04-21 01:05:10 +00003009}
3010
Evan Chengf26ffe92008-05-29 08:22:04 +00003011/// getNumOfConsecutiveZeros - Return the number of elements in a result of
3012/// a shuffle that is zero.
3013static
Nate Begeman9008ca62009-04-27 18:41:29 +00003014unsigned getNumOfConsecutiveZeros(ShuffleVectorSDNode *SVOp, int NumElems,
3015 bool Low, SelectionDAG &DAG) {
Evan Chengf26ffe92008-05-29 08:22:04 +00003016 unsigned NumZeros = 0;
Nate Begeman9008ca62009-04-27 18:41:29 +00003017 for (int i = 0; i < NumElems; ++i) {
Evan Chengab262272008-06-25 20:52:59 +00003018 unsigned Index = Low ? i : NumElems-i-1;
Nate Begeman9008ca62009-04-27 18:41:29 +00003019 int Idx = SVOp->getMaskElt(Index);
3020 if (Idx < 0) {
Evan Chengf26ffe92008-05-29 08:22:04 +00003021 ++NumZeros;
3022 continue;
3023 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003024 SDValue Elt = DAG.getShuffleScalarElt(SVOp, Index);
Gabor Greifba36cb52008-08-28 21:40:38 +00003025 if (Elt.getNode() && isZeroNode(Elt))
Evan Chengf26ffe92008-05-29 08:22:04 +00003026 ++NumZeros;
3027 else
3028 break;
3029 }
3030 return NumZeros;
3031}
3032
3033/// isVectorShift - Returns true if the shuffle can be implemented as a
3034/// logical left or right shift of a vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00003035/// FIXME: split into pslldqi, psrldqi, palignr variants.
3036static bool isVectorShift(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
Dan Gohman475871a2008-07-27 21:46:04 +00003037 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003038 int NumElems = SVOp->getValueType(0).getVectorNumElements();
Evan Chengf26ffe92008-05-29 08:22:04 +00003039
3040 isLeft = true;
Nate Begeman9008ca62009-04-27 18:41:29 +00003041 unsigned NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems, true, DAG);
Evan Chengf26ffe92008-05-29 08:22:04 +00003042 if (!NumZeros) {
3043 isLeft = false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003044 NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems, false, DAG);
Evan Chengf26ffe92008-05-29 08:22:04 +00003045 if (!NumZeros)
3046 return false;
3047 }
Evan Chengf26ffe92008-05-29 08:22:04 +00003048 bool SeenV1 = false;
3049 bool SeenV2 = false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003050 for (int i = NumZeros; i < NumElems; ++i) {
3051 int Val = isLeft ? (i - NumZeros) : i;
3052 int Idx = SVOp->getMaskElt(isLeft ? i : (i - NumZeros));
3053 if (Idx < 0)
Evan Chengf26ffe92008-05-29 08:22:04 +00003054 continue;
Nate Begeman9008ca62009-04-27 18:41:29 +00003055 if (Idx < NumElems)
Evan Chengf26ffe92008-05-29 08:22:04 +00003056 SeenV1 = true;
3057 else {
Nate Begeman9008ca62009-04-27 18:41:29 +00003058 Idx -= NumElems;
Evan Chengf26ffe92008-05-29 08:22:04 +00003059 SeenV2 = true;
3060 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003061 if (Idx != Val)
Evan Chengf26ffe92008-05-29 08:22:04 +00003062 return false;
3063 }
3064 if (SeenV1 && SeenV2)
3065 return false;
3066
Nate Begeman9008ca62009-04-27 18:41:29 +00003067 ShVal = SeenV1 ? SVOp->getOperand(0) : SVOp->getOperand(1);
Evan Chengf26ffe92008-05-29 08:22:04 +00003068 ShAmt = NumZeros;
3069 return true;
3070}
3071
3072
Evan Chengc78d3b42006-04-24 18:01:45 +00003073/// LowerBuildVectorv16i8 - Custom lower build_vector of v16i8.
3074///
Dan Gohman475871a2008-07-27 21:46:04 +00003075static SDValue LowerBuildVectorv16i8(SDValue Op, unsigned NonZeros,
Evan Chengc78d3b42006-04-24 18:01:45 +00003076 unsigned NumNonZero, unsigned NumZero,
Evan Cheng25ab6902006-09-08 06:48:29 +00003077 SelectionDAG &DAG, TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00003078 if (NumNonZero > 8)
Dan Gohman475871a2008-07-27 21:46:04 +00003079 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00003080
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003081 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00003082 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00003083 bool First = true;
3084 for (unsigned i = 0; i < 16; ++i) {
3085 bool ThisIsNonZero = (NonZeros & (1 << i)) != 0;
3086 if (ThisIsNonZero && First) {
3087 if (NumZero)
Dale Johannesenace16102009-02-03 19:33:06 +00003088 V = getZeroVector(MVT::v8i16, true, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00003089 else
Dale Johannesene8d72302009-02-06 23:05:02 +00003090 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00003091 First = false;
3092 }
3093
3094 if ((i & 1) != 0) {
Dan Gohman475871a2008-07-27 21:46:04 +00003095 SDValue ThisElt(0, 0), LastElt(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00003096 bool LastIsNonZero = (NonZeros & (1 << (i-1))) != 0;
3097 if (LastIsNonZero) {
Scott Michelfdc40a02009-02-17 22:15:04 +00003098 LastElt = DAG.getNode(ISD::ZERO_EXTEND, dl,
Dale Johannesenace16102009-02-03 19:33:06 +00003099 MVT::i16, Op.getOperand(i-1));
Evan Chengc78d3b42006-04-24 18:01:45 +00003100 }
3101 if (ThisIsNonZero) {
Dale Johannesenace16102009-02-03 19:33:06 +00003102 ThisElt = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, Op.getOperand(i));
3103 ThisElt = DAG.getNode(ISD::SHL, dl, MVT::i16,
Evan Chengc78d3b42006-04-24 18:01:45 +00003104 ThisElt, DAG.getConstant(8, MVT::i8));
3105 if (LastIsNonZero)
Dale Johannesenace16102009-02-03 19:33:06 +00003106 ThisElt = DAG.getNode(ISD::OR, dl, MVT::i16, ThisElt, LastElt);
Evan Chengc78d3b42006-04-24 18:01:45 +00003107 } else
3108 ThisElt = LastElt;
3109
Gabor Greifba36cb52008-08-28 21:40:38 +00003110 if (ThisElt.getNode())
Dale Johannesenace16102009-02-03 19:33:06 +00003111 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, V, ThisElt,
Chris Lattner0bd48932008-01-17 07:00:52 +00003112 DAG.getIntPtrConstant(i/2));
Evan Chengc78d3b42006-04-24 18:01:45 +00003113 }
3114 }
3115
Dale Johannesenace16102009-02-03 19:33:06 +00003116 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V);
Evan Chengc78d3b42006-04-24 18:01:45 +00003117}
3118
Bill Wendlinga348c562007-03-22 18:42:45 +00003119/// LowerBuildVectorv8i16 - Custom lower build_vector of v8i16.
Evan Chengc78d3b42006-04-24 18:01:45 +00003120///
Dan Gohman475871a2008-07-27 21:46:04 +00003121static SDValue LowerBuildVectorv8i16(SDValue Op, unsigned NonZeros,
Evan Chengc78d3b42006-04-24 18:01:45 +00003122 unsigned NumNonZero, unsigned NumZero,
Evan Cheng25ab6902006-09-08 06:48:29 +00003123 SelectionDAG &DAG, TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00003124 if (NumNonZero > 4)
Dan Gohman475871a2008-07-27 21:46:04 +00003125 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00003126
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003127 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00003128 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00003129 bool First = true;
3130 for (unsigned i = 0; i < 8; ++i) {
3131 bool isNonZero = (NonZeros & (1 << i)) != 0;
3132 if (isNonZero) {
3133 if (First) {
3134 if (NumZero)
Dale Johannesenace16102009-02-03 19:33:06 +00003135 V = getZeroVector(MVT::v8i16, true, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00003136 else
Dale Johannesene8d72302009-02-06 23:05:02 +00003137 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00003138 First = false;
3139 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003140 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl,
Dale Johannesenace16102009-02-03 19:33:06 +00003141 MVT::v8i16, V, Op.getOperand(i),
Chris Lattner0bd48932008-01-17 07:00:52 +00003142 DAG.getIntPtrConstant(i));
Evan Chengc78d3b42006-04-24 18:01:45 +00003143 }
3144 }
3145
3146 return V;
3147}
3148
Evan Chengf26ffe92008-05-29 08:22:04 +00003149/// getVShift - Return a vector logical shift node.
3150///
Dan Gohman475871a2008-07-27 21:46:04 +00003151static SDValue getVShift(bool isLeft, MVT VT, SDValue SrcOp,
Nate Begeman9008ca62009-04-27 18:41:29 +00003152 unsigned NumBits, SelectionDAG &DAG,
3153 const TargetLowering &TLI, DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003154 bool isMMX = VT.getSizeInBits() == 64;
3155 MVT ShVT = isMMX ? MVT::v1i64 : MVT::v2i64;
Evan Chengf26ffe92008-05-29 08:22:04 +00003156 unsigned Opc = isLeft ? X86ISD::VSHL : X86ISD::VSRL;
Dale Johannesenace16102009-02-03 19:33:06 +00003157 SrcOp = DAG.getNode(ISD::BIT_CONVERT, dl, ShVT, SrcOp);
3158 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
3159 DAG.getNode(Opc, dl, ShVT, SrcOp,
Gabor Greif327ef032008-08-28 23:19:51 +00003160 DAG.getConstant(NumBits, TLI.getShiftAmountTy())));
Evan Chengf26ffe92008-05-29 08:22:04 +00003161}
3162
Dan Gohman475871a2008-07-27 21:46:04 +00003163SDValue
3164X86TargetLowering::LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003165 DebugLoc dl = Op.getDebugLoc();
Chris Lattner8a594482007-11-25 00:24:49 +00003166 // All zero's are handled with pxor, all one's are handled with pcmpeqd.
Gabor Greif327ef032008-08-28 23:19:51 +00003167 if (ISD::isBuildVectorAllZeros(Op.getNode())
3168 || ISD::isBuildVectorAllOnes(Op.getNode())) {
Chris Lattner8a594482007-11-25 00:24:49 +00003169 // Canonicalize this to either <4 x i32> or <2 x i32> (SSE vs MMX) to
3170 // 1) ensure the zero vectors are CSE'd, and 2) ensure that i64 scalars are
3171 // eliminated on x86-32 hosts.
3172 if (Op.getValueType() == MVT::v4i32 || Op.getValueType() == MVT::v2i32)
3173 return Op;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003174
Gabor Greifba36cb52008-08-28 21:40:38 +00003175 if (ISD::isBuildVectorAllOnes(Op.getNode()))
Dale Johannesenace16102009-02-03 19:33:06 +00003176 return getOnesVector(Op.getValueType(), DAG, dl);
3177 return getZeroVector(Op.getValueType(), Subtarget->hasSSE2(), DAG, dl);
Chris Lattner8a594482007-11-25 00:24:49 +00003178 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00003179
Duncan Sands83ec4b62008-06-06 12:08:01 +00003180 MVT VT = Op.getValueType();
3181 MVT EVT = VT.getVectorElementType();
3182 unsigned EVTBits = EVT.getSizeInBits();
Evan Cheng0db9fe62006-04-25 20:13:52 +00003183
3184 unsigned NumElems = Op.getNumOperands();
3185 unsigned NumZero = 0;
3186 unsigned NumNonZero = 0;
3187 unsigned NonZeros = 0;
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003188 bool IsAllConstants = true;
Dan Gohman475871a2008-07-27 21:46:04 +00003189 SmallSet<SDValue, 8> Values;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003190 for (unsigned i = 0; i < NumElems; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00003191 SDValue Elt = Op.getOperand(i);
Evan Chengdb2d5242007-12-12 06:45:40 +00003192 if (Elt.getOpcode() == ISD::UNDEF)
3193 continue;
3194 Values.insert(Elt);
3195 if (Elt.getOpcode() != ISD::Constant &&
3196 Elt.getOpcode() != ISD::ConstantFP)
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003197 IsAllConstants = false;
Evan Chengdb2d5242007-12-12 06:45:40 +00003198 if (isZeroNode(Elt))
3199 NumZero++;
3200 else {
3201 NonZeros |= (1 << i);
3202 NumNonZero++;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003203 }
3204 }
3205
Dan Gohman7f321562007-06-25 16:23:39 +00003206 if (NumNonZero == 0) {
Chris Lattner8a594482007-11-25 00:24:49 +00003207 // All undef vector. Return an UNDEF. All zero vectors were handled above.
Dale Johannesene8d72302009-02-06 23:05:02 +00003208 return DAG.getUNDEF(VT);
Dan Gohman7f321562007-06-25 16:23:39 +00003209 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00003210
Chris Lattner67f453a2008-03-09 05:42:06 +00003211 // Special case for single non-zero, non-undef, element.
Eli Friedman10415532009-06-06 06:05:10 +00003212 if (NumNonZero == 1) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00003213 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dan Gohman475871a2008-07-27 21:46:04 +00003214 SDValue Item = Op.getOperand(Idx);
Scott Michelfdc40a02009-02-17 22:15:04 +00003215
Chris Lattner62098042008-03-09 01:05:04 +00003216 // If this is an insertion of an i64 value on x86-32, and if the top bits of
3217 // the value are obviously zero, truncate the value to i32 and do the
3218 // insertion that way. Only do this if the value is non-constant or if the
3219 // value is a constant being inserted into element 0. It is cheaper to do
3220 // a constant pool load than it is to do a movd + shuffle.
3221 if (EVT == MVT::i64 && !Subtarget->is64Bit() &&
3222 (!IsAllConstants || Idx == 0)) {
3223 if (DAG.MaskedValueIsZero(Item, APInt::getBitsSet(64, 32, 64))) {
3224 // Handle MMX and SSE both.
Duncan Sands83ec4b62008-06-06 12:08:01 +00003225 MVT VecVT = VT == MVT::v2i64 ? MVT::v4i32 : MVT::v2i32;
3226 unsigned VecElts = VT == MVT::v2i64 ? 4 : 2;
Scott Michelfdc40a02009-02-17 22:15:04 +00003227
Chris Lattner62098042008-03-09 01:05:04 +00003228 // Truncate the value (which may itself be a constant) to i32, and
3229 // convert it to a vector with movd (S2V+shuffle to zero extend).
Dale Johannesenace16102009-02-03 19:33:06 +00003230 Item = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Item);
3231 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VecVT, Item);
Evan Chengf0df0312008-05-15 08:39:06 +00003232 Item = getShuffleVectorZeroOrUndef(Item, 0, true,
3233 Subtarget->hasSSE2(), DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00003234
Chris Lattner62098042008-03-09 01:05:04 +00003235 // Now we have our 32-bit value zero extended in the low element of
3236 // a vector. If Idx != 0, swizzle it into place.
3237 if (Idx != 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003238 SmallVector<int, 4> Mask;
3239 Mask.push_back(Idx);
3240 for (unsigned i = 1; i != VecElts; ++i)
3241 Mask.push_back(i);
3242 Item = DAG.getVectorShuffle(VecVT, dl, Item,
3243 DAG.getUNDEF(Item.getValueType()),
3244 &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00003245 }
Dale Johannesenace16102009-02-03 19:33:06 +00003246 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), Item);
Chris Lattner62098042008-03-09 01:05:04 +00003247 }
3248 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003249
Chris Lattner19f79692008-03-08 22:59:52 +00003250 // If we have a constant or non-constant insertion into the low element of
3251 // a vector, we can do this with SCALAR_TO_VECTOR + shuffle of zero into
3252 // the rest of the elements. This will be matched as movd/movq/movss/movsd
Eli Friedman10415532009-06-06 06:05:10 +00003253 // depending on what the source datatype is.
3254 if (Idx == 0) {
3255 if (NumZero == 0) {
3256 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
3257 } else if (EVT == MVT::i32 || EVT == MVT::f32 || EVT == MVT::f64 ||
3258 (EVT == MVT::i64 && Subtarget->is64Bit())) {
3259 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
3260 // Turn it into a MOVL (i.e. movss, movsd, or movd) to a zero vector.
3261 return getShuffleVectorZeroOrUndef(Item, 0, true, Subtarget->hasSSE2(),
3262 DAG);
3263 } else if (EVT == MVT::i16 || EVT == MVT::i8) {
3264 Item = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, Item);
3265 MVT MiddleVT = VT.getSizeInBits() == 64 ? MVT::v2i32 : MVT::v4i32;
3266 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MiddleVT, Item);
3267 Item = getShuffleVectorZeroOrUndef(Item, 0, true,
3268 Subtarget->hasSSE2(), DAG);
3269 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Item);
3270 }
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003271 }
Evan Chengf26ffe92008-05-29 08:22:04 +00003272
3273 // Is it a vector logical left shift?
3274 if (NumElems == 2 && Idx == 1 &&
3275 isZeroNode(Op.getOperand(0)) && !isZeroNode(Op.getOperand(1))) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003276 unsigned NumBits = VT.getSizeInBits();
Evan Chengf26ffe92008-05-29 08:22:04 +00003277 return getVShift(true, VT,
Scott Michelfdc40a02009-02-17 22:15:04 +00003278 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Dale Johannesenb300d2a2009-02-07 00:55:49 +00003279 VT, Op.getOperand(1)),
Dale Johannesenace16102009-02-03 19:33:06 +00003280 NumBits/2, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00003281 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003282
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003283 if (IsAllConstants) // Otherwise, it's better to do a constpool load.
Dan Gohman475871a2008-07-27 21:46:04 +00003284 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00003285
Chris Lattner19f79692008-03-08 22:59:52 +00003286 // Otherwise, if this is a vector with i32 or f32 elements, and the element
3287 // is a non-constant being inserted into an element other than the low one,
3288 // we can't use a constant pool load. Instead, use SCALAR_TO_VECTOR (aka
3289 // movd/movss) to move this into the low element, then shuffle it into
3290 // place.
Evan Cheng0db9fe62006-04-25 20:13:52 +00003291 if (EVTBits == 32) {
Dale Johannesenace16102009-02-03 19:33:06 +00003292 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Scott Michelfdc40a02009-02-17 22:15:04 +00003293
Evan Cheng0db9fe62006-04-25 20:13:52 +00003294 // Turn it into a shuffle of zero and zero-extended scalar to vector.
Evan Chengf0df0312008-05-15 08:39:06 +00003295 Item = getShuffleVectorZeroOrUndef(Item, 0, NumZero > 0,
3296 Subtarget->hasSSE2(), DAG);
Nate Begeman9008ca62009-04-27 18:41:29 +00003297 SmallVector<int, 8> MaskVec;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003298 for (unsigned i = 0; i < NumElems; i++)
Nate Begeman9008ca62009-04-27 18:41:29 +00003299 MaskVec.push_back(i == Idx ? 0 : 1);
3300 return DAG.getVectorShuffle(VT, dl, Item, DAG.getUNDEF(VT), &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003301 }
3302 }
3303
Chris Lattner67f453a2008-03-09 05:42:06 +00003304 // Splat is obviously ok. Let legalizer expand it to a shuffle.
3305 if (Values.size() == 1)
Dan Gohman475871a2008-07-27 21:46:04 +00003306 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00003307
Dan Gohmana3941172007-07-24 22:55:08 +00003308 // A vector full of immediates; various special cases are already
3309 // handled, so this is best done with a single constant-pool load.
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003310 if (IsAllConstants)
Dan Gohman475871a2008-07-27 21:46:04 +00003311 return SDValue();
Dan Gohmana3941172007-07-24 22:55:08 +00003312
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003313 // Let legalizer expand 2-wide build_vectors.
Evan Cheng7e2ff772008-05-08 00:57:18 +00003314 if (EVTBits == 64) {
3315 if (NumNonZero == 1) {
3316 // One half is zero or undef.
3317 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dale Johannesenace16102009-02-03 19:33:06 +00003318 SDValue V2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT,
Evan Cheng7e2ff772008-05-08 00:57:18 +00003319 Op.getOperand(Idx));
Evan Chengf0df0312008-05-15 08:39:06 +00003320 return getShuffleVectorZeroOrUndef(V2, Idx, true,
3321 Subtarget->hasSSE2(), DAG);
Evan Cheng7e2ff772008-05-08 00:57:18 +00003322 }
Dan Gohman475871a2008-07-27 21:46:04 +00003323 return SDValue();
Evan Cheng7e2ff772008-05-08 00:57:18 +00003324 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00003325
3326 // If element VT is < 32 bits, convert it to inserts into a zero vector.
Bill Wendling826f36f2007-03-28 00:57:11 +00003327 if (EVTBits == 8 && NumElems == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00003328 SDValue V = LowerBuildVectorv16i8(Op, NonZeros,NumNonZero,NumZero, DAG,
Evan Cheng25ab6902006-09-08 06:48:29 +00003329 *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00003330 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003331 }
3332
Bill Wendling826f36f2007-03-28 00:57:11 +00003333 if (EVTBits == 16 && NumElems == 8) {
Dan Gohman475871a2008-07-27 21:46:04 +00003334 SDValue V = LowerBuildVectorv8i16(Op, NonZeros,NumNonZero,NumZero, DAG,
Evan Cheng25ab6902006-09-08 06:48:29 +00003335 *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00003336 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003337 }
3338
3339 // If element VT is == 32 bits, turn it into a number of shuffles.
Dan Gohman475871a2008-07-27 21:46:04 +00003340 SmallVector<SDValue, 8> V;
Chris Lattner5a88b832007-02-25 07:10:00 +00003341 V.resize(NumElems);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003342 if (NumElems == 4 && NumZero > 0) {
3343 for (unsigned i = 0; i < 4; ++i) {
3344 bool isZero = !(NonZeros & (1 << i));
3345 if (isZero)
Dale Johannesenace16102009-02-03 19:33:06 +00003346 V[i] = getZeroVector(VT, Subtarget->hasSSE2(), DAG, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003347 else
Dale Johannesenace16102009-02-03 19:33:06 +00003348 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
Evan Cheng0db9fe62006-04-25 20:13:52 +00003349 }
3350
3351 for (unsigned i = 0; i < 2; ++i) {
3352 switch ((NonZeros & (0x3 << i*2)) >> (i*2)) {
3353 default: break;
3354 case 0:
3355 V[i] = V[i*2]; // Must be a zero vector.
3356 break;
3357 case 1:
Nate Begeman9008ca62009-04-27 18:41:29 +00003358 V[i] = getMOVL(DAG, dl, VT, V[i*2+1], V[i*2]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003359 break;
3360 case 2:
Nate Begeman9008ca62009-04-27 18:41:29 +00003361 V[i] = getMOVL(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003362 break;
3363 case 3:
Nate Begeman9008ca62009-04-27 18:41:29 +00003364 V[i] = getUnpackl(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003365 break;
3366 }
3367 }
3368
Nate Begeman9008ca62009-04-27 18:41:29 +00003369 SmallVector<int, 8> MaskVec;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003370 bool Reverse = (NonZeros & 0x3) == 2;
3371 for (unsigned i = 0; i < 2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003372 MaskVec.push_back(Reverse ? 1-i : i);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003373 Reverse = ((NonZeros & (0x3 << 2)) >> 2) == 2;
3374 for (unsigned i = 0; i < 2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003375 MaskVec.push_back(Reverse ? 1-i+NumElems : i+NumElems);
3376 return DAG.getVectorShuffle(VT, dl, V[0], V[1], &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003377 }
3378
3379 if (Values.size() > 2) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003380 // If we have SSE 4.1, Expand into a number of inserts unless the number of
3381 // values to be inserted is equal to the number of elements, in which case
3382 // use the unpack code below in the hopes of matching the consecutive elts
3383 // load merge pattern for shuffles.
3384 // FIXME: We could probably just check that here directly.
3385 if (Values.size() < NumElems && VT.getSizeInBits() == 128 &&
3386 getSubtarget()->hasSSE41()) {
3387 V[0] = DAG.getUNDEF(VT);
3388 for (unsigned i = 0; i < NumElems; ++i)
3389 if (Op.getOperand(i).getOpcode() != ISD::UNDEF)
3390 V[0] = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, V[0],
3391 Op.getOperand(i), DAG.getIntPtrConstant(i));
3392 return V[0];
3393 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00003394 // Expand into a number of unpckl*.
3395 // e.g. for v4f32
3396 // Step 1: unpcklps 0, 2 ==> X: <?, ?, 2, 0>
3397 // : unpcklps 1, 3 ==> Y: <?, ?, 3, 1>
3398 // Step 2: unpcklps X, Y ==> <3, 2, 1, 0>
Evan Cheng0db9fe62006-04-25 20:13:52 +00003399 for (unsigned i = 0; i < NumElems; ++i)
Dale Johannesenace16102009-02-03 19:33:06 +00003400 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
Evan Cheng0db9fe62006-04-25 20:13:52 +00003401 NumElems >>= 1;
3402 while (NumElems != 0) {
3403 for (unsigned i = 0; i < NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003404 V[i] = getUnpackl(DAG, dl, VT, V[i], V[i + NumElems]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003405 NumElems >>= 1;
3406 }
3407 return V[0];
3408 }
3409
Dan Gohman475871a2008-07-27 21:46:04 +00003410 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00003411}
3412
Nate Begemanb9a47b82009-02-23 08:49:38 +00003413// v8i16 shuffles - Prefer shuffles in the following order:
3414// 1. [all] pshuflw, pshufhw, optional move
3415// 2. [ssse3] 1 x pshufb
3416// 3. [ssse3] 2 x pshufb + 1 x por
3417// 4. [all] mov + pshuflw + pshufhw + N x (pextrw + pinsrw)
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003418static
Nate Begeman9008ca62009-04-27 18:41:29 +00003419SDValue LowerVECTOR_SHUFFLEv8i16(ShuffleVectorSDNode *SVOp,
3420 SelectionDAG &DAG, X86TargetLowering &TLI) {
3421 SDValue V1 = SVOp->getOperand(0);
3422 SDValue V2 = SVOp->getOperand(1);
3423 DebugLoc dl = SVOp->getDebugLoc();
Nate Begemanb9a47b82009-02-23 08:49:38 +00003424 SmallVector<int, 8> MaskVals;
Evan Cheng14b32e12007-12-11 01:46:18 +00003425
Nate Begemanb9a47b82009-02-23 08:49:38 +00003426 // Determine if more than 1 of the words in each of the low and high quadwords
3427 // of the result come from the same quadword of one of the two inputs. Undef
3428 // mask values count as coming from any quadword, for better codegen.
3429 SmallVector<unsigned, 4> LoQuad(4);
3430 SmallVector<unsigned, 4> HiQuad(4);
3431 BitVector InputQuads(4);
3432 for (unsigned i = 0; i < 8; ++i) {
3433 SmallVectorImpl<unsigned> &Quad = i < 4 ? LoQuad : HiQuad;
Nate Begeman9008ca62009-04-27 18:41:29 +00003434 int EltIdx = SVOp->getMaskElt(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003435 MaskVals.push_back(EltIdx);
3436 if (EltIdx < 0) {
3437 ++Quad[0];
3438 ++Quad[1];
3439 ++Quad[2];
3440 ++Quad[3];
Evan Cheng14b32e12007-12-11 01:46:18 +00003441 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00003442 }
3443 ++Quad[EltIdx / 4];
3444 InputQuads.set(EltIdx / 4);
Evan Cheng14b32e12007-12-11 01:46:18 +00003445 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00003446
Nate Begemanb9a47b82009-02-23 08:49:38 +00003447 int BestLoQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00003448 unsigned MaxQuad = 1;
3449 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00003450 if (LoQuad[i] > MaxQuad) {
3451 BestLoQuad = i;
3452 MaxQuad = LoQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00003453 }
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003454 }
3455
Nate Begemanb9a47b82009-02-23 08:49:38 +00003456 int BestHiQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00003457 MaxQuad = 1;
3458 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00003459 if (HiQuad[i] > MaxQuad) {
3460 BestHiQuad = i;
3461 MaxQuad = HiQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00003462 }
3463 }
3464
Nate Begemanb9a47b82009-02-23 08:49:38 +00003465 // For SSSE3, If all 8 words of the result come from only 1 quadword of each
3466 // of the two input vectors, shuffle them into one input vector so only a
3467 // single pshufb instruction is necessary. If There are more than 2 input
3468 // quads, disable the next transformation since it does not help SSSE3.
3469 bool V1Used = InputQuads[0] || InputQuads[1];
3470 bool V2Used = InputQuads[2] || InputQuads[3];
3471 if (TLI.getSubtarget()->hasSSSE3()) {
3472 if (InputQuads.count() == 2 && V1Used && V2Used) {
3473 BestLoQuad = InputQuads.find_first();
3474 BestHiQuad = InputQuads.find_next(BestLoQuad);
3475 }
3476 if (InputQuads.count() > 2) {
3477 BestLoQuad = -1;
3478 BestHiQuad = -1;
3479 }
3480 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00003481
Nate Begemanb9a47b82009-02-23 08:49:38 +00003482 // If BestLoQuad or BestHiQuad are set, shuffle the quads together and update
3483 // the shuffle mask. If a quad is scored as -1, that means that it contains
3484 // words from all 4 input quadwords.
3485 SDValue NewV;
3486 if (BestLoQuad >= 0 || BestHiQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003487 SmallVector<int, 8> MaskV;
3488 MaskV.push_back(BestLoQuad < 0 ? 0 : BestLoQuad);
3489 MaskV.push_back(BestHiQuad < 0 ? 1 : BestHiQuad);
3490 NewV = DAG.getVectorShuffle(MVT::v2i64, dl,
3491 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, V1),
3492 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, V2), &MaskV[0]);
Dale Johannesenace16102009-02-03 19:33:06 +00003493 NewV = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00003494
Nate Begemanb9a47b82009-02-23 08:49:38 +00003495 // Rewrite the MaskVals and assign NewV to V1 if NewV now contains all the
3496 // source words for the shuffle, to aid later transformations.
3497 bool AllWordsInNewV = true;
Mon P Wang37b9a192009-03-11 06:35:11 +00003498 bool InOrder[2] = { true, true };
Evan Cheng14b32e12007-12-11 01:46:18 +00003499 for (unsigned i = 0; i != 8; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00003500 int idx = MaskVals[i];
Mon P Wang37b9a192009-03-11 06:35:11 +00003501 if (idx != (int)i)
3502 InOrder[i/4] = false;
Nate Begemanb9a47b82009-02-23 08:49:38 +00003503 if (idx < 0 || (idx/4) == BestLoQuad || (idx/4) == BestHiQuad)
Evan Cheng14b32e12007-12-11 01:46:18 +00003504 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00003505 AllWordsInNewV = false;
3506 break;
Evan Cheng14b32e12007-12-11 01:46:18 +00003507 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00003508
Nate Begemanb9a47b82009-02-23 08:49:38 +00003509 bool pshuflw = AllWordsInNewV, pshufhw = AllWordsInNewV;
3510 if (AllWordsInNewV) {
3511 for (int i = 0; i != 8; ++i) {
3512 int idx = MaskVals[i];
3513 if (idx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00003514 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00003515 idx = MaskVals[i] = (idx / 4) == BestLoQuad ? (idx & 3) : (idx & 3) + 4;
3516 if ((idx != i) && idx < 4)
3517 pshufhw = false;
3518 if ((idx != i) && idx > 3)
3519 pshuflw = false;
Evan Cheng14b32e12007-12-11 01:46:18 +00003520 }
Nate Begemanb9a47b82009-02-23 08:49:38 +00003521 V1 = NewV;
3522 V2Used = false;
3523 BestLoQuad = 0;
3524 BestHiQuad = 1;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003525 }
Evan Cheng14b32e12007-12-11 01:46:18 +00003526
Nate Begemanb9a47b82009-02-23 08:49:38 +00003527 // If we've eliminated the use of V2, and the new mask is a pshuflw or
3528 // pshufhw, that's as cheap as it gets. Return the new shuffle.
Mon P Wang37b9a192009-03-11 06:35:11 +00003529 if ((pshufhw && InOrder[0]) || (pshuflw && InOrder[1])) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003530 return DAG.getVectorShuffle(MVT::v8i16, dl, NewV,
3531 DAG.getUNDEF(MVT::v8i16), &MaskVals[0]);
Evan Cheng14b32e12007-12-11 01:46:18 +00003532 }
Evan Cheng14b32e12007-12-11 01:46:18 +00003533 }
Nate Begemanb9a47b82009-02-23 08:49:38 +00003534
3535 // If we have SSSE3, and all words of the result are from 1 input vector,
3536 // case 2 is generated, otherwise case 3 is generated. If no SSSE3
3537 // is present, fall back to case 4.
3538 if (TLI.getSubtarget()->hasSSSE3()) {
3539 SmallVector<SDValue,16> pshufbMask;
3540
3541 // If we have elements from both input vectors, set the high bit of the
3542 // shuffle mask element to zero out elements that come from V2 in the V1
3543 // mask, and elements that come from V1 in the V2 mask, so that the two
3544 // results can be OR'd together.
3545 bool TwoInputs = V1Used && V2Used;
3546 for (unsigned i = 0; i != 8; ++i) {
3547 int EltIdx = MaskVals[i] * 2;
3548 if (TwoInputs && (EltIdx >= 16)) {
3549 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
3550 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
3551 continue;
3552 }
3553 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
3554 pshufbMask.push_back(DAG.getConstant(EltIdx+1, MVT::i8));
3555 }
3556 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V1);
3557 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00003558 DAG.getNode(ISD::BUILD_VECTOR, dl,
3559 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00003560 if (!TwoInputs)
3561 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1);
3562
3563 // Calculate the shuffle mask for the second input, shuffle it, and
3564 // OR it with the first shuffled input.
3565 pshufbMask.clear();
3566 for (unsigned i = 0; i != 8; ++i) {
3567 int EltIdx = MaskVals[i] * 2;
3568 if (EltIdx < 16) {
3569 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
3570 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
3571 continue;
3572 }
3573 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
3574 pshufbMask.push_back(DAG.getConstant(EltIdx - 15, MVT::i8));
3575 }
3576 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V2);
3577 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00003578 DAG.getNode(ISD::BUILD_VECTOR, dl,
3579 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00003580 V1 = DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
3581 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1);
3582 }
3583
3584 // If BestLoQuad >= 0, generate a pshuflw to put the low elements in order,
3585 // and update MaskVals with new element order.
3586 BitVector InOrder(8);
3587 if (BestLoQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003588 SmallVector<int, 8> MaskV;
Nate Begemanb9a47b82009-02-23 08:49:38 +00003589 for (int i = 0; i != 4; ++i) {
3590 int idx = MaskVals[i];
3591 if (idx < 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003592 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003593 InOrder.set(i);
3594 } else if ((idx / 4) == BestLoQuad) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003595 MaskV.push_back(idx & 3);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003596 InOrder.set(i);
3597 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00003598 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003599 }
3600 }
3601 for (unsigned i = 4; i != 8; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003602 MaskV.push_back(i);
3603 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
3604 &MaskV[0]);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003605 }
3606
3607 // If BestHi >= 0, generate a pshufhw to put the high elements in order,
3608 // and update MaskVals with the new element order.
3609 if (BestHiQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003610 SmallVector<int, 8> MaskV;
Nate Begemanb9a47b82009-02-23 08:49:38 +00003611 for (unsigned i = 0; i != 4; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003612 MaskV.push_back(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003613 for (unsigned i = 4; i != 8; ++i) {
3614 int idx = MaskVals[i];
3615 if (idx < 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003616 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003617 InOrder.set(i);
3618 } else if ((idx / 4) == BestHiQuad) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003619 MaskV.push_back((idx & 3) + 4);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003620 InOrder.set(i);
3621 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00003622 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003623 }
3624 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003625 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
3626 &MaskV[0]);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003627 }
3628
3629 // In case BestHi & BestLo were both -1, which means each quadword has a word
3630 // from each of the four input quadwords, calculate the InOrder bitvector now
3631 // before falling through to the insert/extract cleanup.
3632 if (BestLoQuad == -1 && BestHiQuad == -1) {
3633 NewV = V1;
3634 for (int i = 0; i != 8; ++i)
3635 if (MaskVals[i] < 0 || MaskVals[i] == i)
3636 InOrder.set(i);
3637 }
3638
3639 // The other elements are put in the right place using pextrw and pinsrw.
3640 for (unsigned i = 0; i != 8; ++i) {
3641 if (InOrder[i])
3642 continue;
3643 int EltIdx = MaskVals[i];
3644 if (EltIdx < 0)
3645 continue;
3646 SDValue ExtOp = (EltIdx < 8)
3647 ? DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V1,
3648 DAG.getIntPtrConstant(EltIdx))
3649 : DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V2,
3650 DAG.getIntPtrConstant(EltIdx - 8));
3651 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, ExtOp,
3652 DAG.getIntPtrConstant(i));
3653 }
3654 return NewV;
3655}
3656
3657// v16i8 shuffles - Prefer shuffles in the following order:
3658// 1. [ssse3] 1 x pshufb
3659// 2. [ssse3] 2 x pshufb + 1 x por
3660// 3. [all] v8i16 shuffle + N x pextrw + rotate + pinsrw
3661static
Nate Begeman9008ca62009-04-27 18:41:29 +00003662SDValue LowerVECTOR_SHUFFLEv16i8(ShuffleVectorSDNode *SVOp,
3663 SelectionDAG &DAG, X86TargetLowering &TLI) {
3664 SDValue V1 = SVOp->getOperand(0);
3665 SDValue V2 = SVOp->getOperand(1);
3666 DebugLoc dl = SVOp->getDebugLoc();
Nate Begemanb9a47b82009-02-23 08:49:38 +00003667 SmallVector<int, 16> MaskVals;
Nate Begeman9008ca62009-04-27 18:41:29 +00003668 SVOp->getMask(MaskVals);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003669
3670 // If we have SSSE3, case 1 is generated when all result bytes come from
3671 // one of the inputs. Otherwise, case 2 is generated. If no SSSE3 is
3672 // present, fall back to case 3.
3673 // FIXME: kill V2Only once shuffles are canonizalized by getNode.
3674 bool V1Only = true;
3675 bool V2Only = true;
3676 for (unsigned i = 0; i < 16; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003677 int EltIdx = MaskVals[i];
Nate Begemanb9a47b82009-02-23 08:49:38 +00003678 if (EltIdx < 0)
3679 continue;
3680 if (EltIdx < 16)
3681 V2Only = false;
3682 else
3683 V1Only = false;
3684 }
3685
3686 // If SSSE3, use 1 pshufb instruction per vector with elements in the result.
3687 if (TLI.getSubtarget()->hasSSSE3()) {
3688 SmallVector<SDValue,16> pshufbMask;
3689
3690 // If all result elements are from one input vector, then only translate
3691 // undef mask values to 0x80 (zero out result) in the pshufb mask.
3692 //
3693 // Otherwise, we have elements from both input vectors, and must zero out
3694 // elements that come from V2 in the first mask, and V1 in the second mask
3695 // so that we can OR them together.
3696 bool TwoInputs = !(V1Only || V2Only);
3697 for (unsigned i = 0; i != 16; ++i) {
3698 int EltIdx = MaskVals[i];
3699 if (EltIdx < 0 || (TwoInputs && EltIdx >= 16)) {
3700 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
3701 continue;
3702 }
3703 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
3704 }
3705 // If all the elements are from V2, assign it to V1 and return after
3706 // building the first pshufb.
3707 if (V2Only)
3708 V1 = V2;
3709 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00003710 DAG.getNode(ISD::BUILD_VECTOR, dl,
3711 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00003712 if (!TwoInputs)
3713 return V1;
3714
3715 // Calculate the shuffle mask for the second input, shuffle it, and
3716 // OR it with the first shuffled input.
3717 pshufbMask.clear();
3718 for (unsigned i = 0; i != 16; ++i) {
3719 int EltIdx = MaskVals[i];
3720 if (EltIdx < 16) {
3721 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
3722 continue;
3723 }
3724 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
3725 }
3726 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00003727 DAG.getNode(ISD::BUILD_VECTOR, dl,
3728 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00003729 return DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
3730 }
3731
3732 // No SSSE3 - Calculate in place words and then fix all out of place words
3733 // With 0-16 extracts & inserts. Worst case is 16 bytes out of order from
3734 // the 16 different words that comprise the two doublequadword input vectors.
3735 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1);
3736 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V2);
3737 SDValue NewV = V2Only ? V2 : V1;
3738 for (int i = 0; i != 8; ++i) {
3739 int Elt0 = MaskVals[i*2];
3740 int Elt1 = MaskVals[i*2+1];
3741
3742 // This word of the result is all undef, skip it.
3743 if (Elt0 < 0 && Elt1 < 0)
3744 continue;
3745
3746 // This word of the result is already in the correct place, skip it.
3747 if (V1Only && (Elt0 == i*2) && (Elt1 == i*2+1))
3748 continue;
3749 if (V2Only && (Elt0 == i*2+16) && (Elt1 == i*2+17))
3750 continue;
3751
3752 SDValue Elt0Src = Elt0 < 16 ? V1 : V2;
3753 SDValue Elt1Src = Elt1 < 16 ? V1 : V2;
3754 SDValue InsElt;
Mon P Wang6b3ef692009-03-11 18:47:57 +00003755
3756 // If Elt0 and Elt1 are defined, are consecutive, and can be load
3757 // using a single extract together, load it and store it.
3758 if ((Elt0 >= 0) && ((Elt0 + 1) == Elt1) && ((Elt0 & 1) == 0)) {
3759 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
3760 DAG.getIntPtrConstant(Elt1 / 2));
3761 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
3762 DAG.getIntPtrConstant(i));
3763 continue;
3764 }
3765
Nate Begemanb9a47b82009-02-23 08:49:38 +00003766 // If Elt1 is defined, extract it from the appropriate source. If the
Mon P Wang6b3ef692009-03-11 18:47:57 +00003767 // source byte is not also odd, shift the extracted word left 8 bits
3768 // otherwise clear the bottom 8 bits if we need to do an or.
Nate Begemanb9a47b82009-02-23 08:49:38 +00003769 if (Elt1 >= 0) {
3770 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
3771 DAG.getIntPtrConstant(Elt1 / 2));
3772 if ((Elt1 & 1) == 0)
3773 InsElt = DAG.getNode(ISD::SHL, dl, MVT::i16, InsElt,
3774 DAG.getConstant(8, TLI.getShiftAmountTy()));
Mon P Wang6b3ef692009-03-11 18:47:57 +00003775 else if (Elt0 >= 0)
3776 InsElt = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt,
3777 DAG.getConstant(0xFF00, MVT::i16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00003778 }
3779 // If Elt0 is defined, extract it from the appropriate source. If the
3780 // source byte is not also even, shift the extracted word right 8 bits. If
3781 // Elt1 was also defined, OR the extracted values together before
3782 // inserting them in the result.
3783 if (Elt0 >= 0) {
3784 SDValue InsElt0 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16,
3785 Elt0Src, DAG.getIntPtrConstant(Elt0 / 2));
3786 if ((Elt0 & 1) != 0)
3787 InsElt0 = DAG.getNode(ISD::SRL, dl, MVT::i16, InsElt0,
3788 DAG.getConstant(8, TLI.getShiftAmountTy()));
Mon P Wang6b3ef692009-03-11 18:47:57 +00003789 else if (Elt1 >= 0)
3790 InsElt0 = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt0,
3791 DAG.getConstant(0x00FF, MVT::i16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00003792 InsElt = Elt1 >= 0 ? DAG.getNode(ISD::OR, dl, MVT::i16, InsElt, InsElt0)
3793 : InsElt0;
3794 }
3795 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
3796 DAG.getIntPtrConstant(i));
3797 }
3798 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00003799}
3800
Evan Cheng7a831ce2007-12-15 03:00:47 +00003801/// RewriteAsNarrowerShuffle - Try rewriting v8i16 and v16i8 shuffles as 4 wide
3802/// ones, or rewriting v4i32 / v2f32 as 2 wide ones if possible. This can be
3803/// done when every pair / quad of shuffle mask elements point to elements in
3804/// the right sequence. e.g.
Evan Cheng14b32e12007-12-11 01:46:18 +00003805/// vector_shuffle <>, <>, < 3, 4, | 10, 11, | 0, 1, | 14, 15>
3806static
Nate Begeman9008ca62009-04-27 18:41:29 +00003807SDValue RewriteAsNarrowerShuffle(ShuffleVectorSDNode *SVOp,
3808 SelectionDAG &DAG,
3809 TargetLowering &TLI, DebugLoc dl) {
3810 MVT VT = SVOp->getValueType(0);
3811 SDValue V1 = SVOp->getOperand(0);
3812 SDValue V2 = SVOp->getOperand(1);
3813 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng7a831ce2007-12-15 03:00:47 +00003814 unsigned NewWidth = (NumElems == 4) ? 2 : 4;
Duncan Sands83ec4b62008-06-06 12:08:01 +00003815 MVT MaskVT = MVT::getIntVectorWithNumElements(NewWidth);
Duncan Sandsd038e042008-07-21 10:20:31 +00003816 MVT MaskEltVT = MaskVT.getVectorElementType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00003817 MVT NewVT = MaskVT;
3818 switch (VT.getSimpleVT()) {
3819 default: assert(false && "Unexpected!");
Evan Cheng7a831ce2007-12-15 03:00:47 +00003820 case MVT::v4f32: NewVT = MVT::v2f64; break;
3821 case MVT::v4i32: NewVT = MVT::v2i64; break;
3822 case MVT::v8i16: NewVT = MVT::v4i32; break;
3823 case MVT::v16i8: NewVT = MVT::v4i32; break;
Evan Cheng7a831ce2007-12-15 03:00:47 +00003824 }
3825
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00003826 if (NewWidth == 2) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003827 if (VT.isInteger())
Evan Cheng7a831ce2007-12-15 03:00:47 +00003828 NewVT = MVT::v2i64;
3829 else
3830 NewVT = MVT::v2f64;
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00003831 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003832 int Scale = NumElems / NewWidth;
3833 SmallVector<int, 8> MaskVec;
Evan Cheng14b32e12007-12-11 01:46:18 +00003834 for (unsigned i = 0; i < NumElems; i += Scale) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003835 int StartIdx = -1;
3836 for (int j = 0; j < Scale; ++j) {
3837 int EltIdx = SVOp->getMaskElt(i+j);
3838 if (EltIdx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00003839 continue;
Nate Begeman9008ca62009-04-27 18:41:29 +00003840 if (StartIdx == -1)
Evan Cheng14b32e12007-12-11 01:46:18 +00003841 StartIdx = EltIdx - (EltIdx % Scale);
3842 if (EltIdx != StartIdx + j)
Dan Gohman475871a2008-07-27 21:46:04 +00003843 return SDValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00003844 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003845 if (StartIdx == -1)
3846 MaskVec.push_back(-1);
Evan Cheng14b32e12007-12-11 01:46:18 +00003847 else
Nate Begeman9008ca62009-04-27 18:41:29 +00003848 MaskVec.push_back(StartIdx / Scale);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003849 }
3850
Dale Johannesenace16102009-02-03 19:33:06 +00003851 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, NewVT, V1);
3852 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, NewVT, V2);
Nate Begeman9008ca62009-04-27 18:41:29 +00003853 return DAG.getVectorShuffle(NewVT, dl, V1, V2, &MaskVec[0]);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003854}
3855
Evan Chengd880b972008-05-09 21:53:03 +00003856/// getVZextMovL - Return a zero-extending vector move low node.
Evan Cheng7e2ff772008-05-08 00:57:18 +00003857///
Dan Gohman475871a2008-07-27 21:46:04 +00003858static SDValue getVZextMovL(MVT VT, MVT OpVT,
Nate Begeman9008ca62009-04-27 18:41:29 +00003859 SDValue SrcOp, SelectionDAG &DAG,
3860 const X86Subtarget *Subtarget, DebugLoc dl) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00003861 if (VT == MVT::v2f64 || VT == MVT::v4f32) {
3862 LoadSDNode *LD = NULL;
Gabor Greifba36cb52008-08-28 21:40:38 +00003863 if (!isScalarLoadToVector(SrcOp.getNode(), &LD))
Evan Cheng7e2ff772008-05-08 00:57:18 +00003864 LD = dyn_cast<LoadSDNode>(SrcOp);
3865 if (!LD) {
3866 // movssrr and movsdrr do not clear top bits. Try to use movd, movq
3867 // instead.
Duncan Sands83ec4b62008-06-06 12:08:01 +00003868 MVT EVT = (OpVT == MVT::v2f64) ? MVT::i64 : MVT::i32;
Evan Cheng7e2ff772008-05-08 00:57:18 +00003869 if ((EVT != MVT::i64 || Subtarget->is64Bit()) &&
3870 SrcOp.getOpcode() == ISD::SCALAR_TO_VECTOR &&
3871 SrcOp.getOperand(0).getOpcode() == ISD::BIT_CONVERT &&
3872 SrcOp.getOperand(0).getOperand(0).getValueType() == EVT) {
3873 // PR2108
3874 OpVT = (OpVT == MVT::v2f64) ? MVT::v2i64 : MVT::v4i32;
Dale Johannesenace16102009-02-03 19:33:06 +00003875 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
3876 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
3877 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
3878 OpVT,
Gabor Greif327ef032008-08-28 23:19:51 +00003879 SrcOp.getOperand(0)
3880 .getOperand(0))));
Evan Cheng7e2ff772008-05-08 00:57:18 +00003881 }
3882 }
3883 }
3884
Dale Johannesenace16102009-02-03 19:33:06 +00003885 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
3886 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
Scott Michelfdc40a02009-02-17 22:15:04 +00003887 DAG.getNode(ISD::BIT_CONVERT, dl,
Dale Johannesenace16102009-02-03 19:33:06 +00003888 OpVT, SrcOp)));
Evan Cheng7e2ff772008-05-08 00:57:18 +00003889}
3890
Evan Chengace3c172008-07-22 21:13:36 +00003891/// LowerVECTOR_SHUFFLE_4wide - Handle all 4 wide cases with a number of
3892/// shuffles.
Dan Gohman475871a2008-07-27 21:46:04 +00003893static SDValue
Nate Begeman9008ca62009-04-27 18:41:29 +00003894LowerVECTOR_SHUFFLE_4wide(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
3895 SDValue V1 = SVOp->getOperand(0);
3896 SDValue V2 = SVOp->getOperand(1);
3897 DebugLoc dl = SVOp->getDebugLoc();
3898 MVT VT = SVOp->getValueType(0);
3899
Evan Chengace3c172008-07-22 21:13:36 +00003900 SmallVector<std::pair<int, int>, 8> Locs;
Rafael Espindola833a9902008-08-28 18:32:53 +00003901 Locs.resize(4);
Nate Begeman9008ca62009-04-27 18:41:29 +00003902 SmallVector<int, 8> Mask1(4U, -1);
3903 SmallVector<int, 8> PermMask;
3904 SVOp->getMask(PermMask);
3905
Evan Chengace3c172008-07-22 21:13:36 +00003906 unsigned NumHi = 0;
3907 unsigned NumLo = 0;
Evan Chengace3c172008-07-22 21:13:36 +00003908 for (unsigned i = 0; i != 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003909 int Idx = PermMask[i];
3910 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00003911 Locs[i] = std::make_pair(-1, -1);
3912 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00003913 assert(Idx < 8 && "Invalid VECTOR_SHUFFLE index!");
3914 if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00003915 Locs[i] = std::make_pair(0, NumLo);
Nate Begeman9008ca62009-04-27 18:41:29 +00003916 Mask1[NumLo] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00003917 NumLo++;
3918 } else {
3919 Locs[i] = std::make_pair(1, NumHi);
3920 if (2+NumHi < 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00003921 Mask1[2+NumHi] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00003922 NumHi++;
3923 }
3924 }
3925 }
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00003926
Evan Chengace3c172008-07-22 21:13:36 +00003927 if (NumLo <= 2 && NumHi <= 2) {
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00003928 // If no more than two elements come from either vector. This can be
3929 // implemented with two shuffles. First shuffle gather the elements.
3930 // The second shuffle, which takes the first shuffle as both of its
3931 // vector operands, put the elements into the right order.
Nate Begeman9008ca62009-04-27 18:41:29 +00003932 V1 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00003933
Nate Begeman9008ca62009-04-27 18:41:29 +00003934 SmallVector<int, 8> Mask2(4U, -1);
3935
Evan Chengace3c172008-07-22 21:13:36 +00003936 for (unsigned i = 0; i != 4; ++i) {
3937 if (Locs[i].first == -1)
3938 continue;
3939 else {
3940 unsigned Idx = (i < 2) ? 0 : 4;
3941 Idx += Locs[i].first * 2 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00003942 Mask2[i] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00003943 }
3944 }
3945
Nate Begeman9008ca62009-04-27 18:41:29 +00003946 return DAG.getVectorShuffle(VT, dl, V1, V1, &Mask2[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00003947 } else if (NumLo == 3 || NumHi == 3) {
3948 // Otherwise, we must have three elements from one vector, call it X, and
3949 // one element from the other, call it Y. First, use a shufps to build an
3950 // intermediate vector with the one element from Y and the element from X
3951 // that will be in the same half in the final destination (the indexes don't
3952 // matter). Then, use a shufps to build the final vector, taking the half
3953 // containing the element from Y from the intermediate, and the other half
3954 // from X.
3955 if (NumHi == 3) {
3956 // Normalize it so the 3 elements come from V1.
Nate Begeman9008ca62009-04-27 18:41:29 +00003957 CommuteVectorShuffleMask(PermMask, VT);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00003958 std::swap(V1, V2);
3959 }
3960
3961 // Find the element from V2.
3962 unsigned HiIndex;
3963 for (HiIndex = 0; HiIndex < 3; ++HiIndex) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003964 int Val = PermMask[HiIndex];
3965 if (Val < 0)
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00003966 continue;
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00003967 if (Val >= 4)
3968 break;
3969 }
3970
Nate Begeman9008ca62009-04-27 18:41:29 +00003971 Mask1[0] = PermMask[HiIndex];
3972 Mask1[1] = -1;
3973 Mask1[2] = PermMask[HiIndex^1];
3974 Mask1[3] = -1;
3975 V2 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00003976
3977 if (HiIndex >= 2) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003978 Mask1[0] = PermMask[0];
3979 Mask1[1] = PermMask[1];
3980 Mask1[2] = HiIndex & 1 ? 6 : 4;
3981 Mask1[3] = HiIndex & 1 ? 4 : 6;
3982 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00003983 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00003984 Mask1[0] = HiIndex & 1 ? 2 : 0;
3985 Mask1[1] = HiIndex & 1 ? 0 : 2;
3986 Mask1[2] = PermMask[2];
3987 Mask1[3] = PermMask[3];
3988 if (Mask1[2] >= 0)
3989 Mask1[2] += 4;
3990 if (Mask1[3] >= 0)
3991 Mask1[3] += 4;
3992 return DAG.getVectorShuffle(VT, dl, V2, V1, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00003993 }
Evan Chengace3c172008-07-22 21:13:36 +00003994 }
3995
3996 // Break it into (shuffle shuffle_hi, shuffle_lo).
3997 Locs.clear();
Nate Begeman9008ca62009-04-27 18:41:29 +00003998 SmallVector<int,8> LoMask(4U, -1);
3999 SmallVector<int,8> HiMask(4U, -1);
4000
4001 SmallVector<int,8> *MaskPtr = &LoMask;
Evan Chengace3c172008-07-22 21:13:36 +00004002 unsigned MaskIdx = 0;
4003 unsigned LoIdx = 0;
4004 unsigned HiIdx = 2;
4005 for (unsigned i = 0; i != 4; ++i) {
4006 if (i == 2) {
4007 MaskPtr = &HiMask;
4008 MaskIdx = 1;
4009 LoIdx = 0;
4010 HiIdx = 2;
4011 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004012 int Idx = PermMask[i];
4013 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00004014 Locs[i] = std::make_pair(-1, -1);
Nate Begeman9008ca62009-04-27 18:41:29 +00004015 } else if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00004016 Locs[i] = std::make_pair(MaskIdx, LoIdx);
Nate Begeman9008ca62009-04-27 18:41:29 +00004017 (*MaskPtr)[LoIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004018 LoIdx++;
4019 } else {
4020 Locs[i] = std::make_pair(MaskIdx, HiIdx);
Nate Begeman9008ca62009-04-27 18:41:29 +00004021 (*MaskPtr)[HiIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004022 HiIdx++;
4023 }
4024 }
4025
Nate Begeman9008ca62009-04-27 18:41:29 +00004026 SDValue LoShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &LoMask[0]);
4027 SDValue HiShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &HiMask[0]);
4028 SmallVector<int, 8> MaskOps;
Evan Chengace3c172008-07-22 21:13:36 +00004029 for (unsigned i = 0; i != 4; ++i) {
4030 if (Locs[i].first == -1) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004031 MaskOps.push_back(-1);
Evan Chengace3c172008-07-22 21:13:36 +00004032 } else {
4033 unsigned Idx = Locs[i].first * 4 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00004034 MaskOps.push_back(Idx);
Evan Chengace3c172008-07-22 21:13:36 +00004035 }
4036 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004037 return DAG.getVectorShuffle(VT, dl, LoShuffle, HiShuffle, &MaskOps[0]);
Evan Chengace3c172008-07-22 21:13:36 +00004038}
4039
Dan Gohman475871a2008-07-27 21:46:04 +00004040SDValue
4041X86TargetLowering::LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004042 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00004043 SDValue V1 = Op.getOperand(0);
4044 SDValue V2 = Op.getOperand(1);
Duncan Sands83ec4b62008-06-06 12:08:01 +00004045 MVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004046 DebugLoc dl = Op.getDebugLoc();
Nate Begeman9008ca62009-04-27 18:41:29 +00004047 unsigned NumElems = VT.getVectorNumElements();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004048 bool isMMX = VT.getSizeInBits() == 64;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004049 bool V1IsUndef = V1.getOpcode() == ISD::UNDEF;
4050 bool V2IsUndef = V2.getOpcode() == ISD::UNDEF;
Evan Chengd9b8e402006-10-16 06:36:00 +00004051 bool V1IsSplat = false;
4052 bool V2IsSplat = false;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004053
Nate Begeman9008ca62009-04-27 18:41:29 +00004054 if (isZeroShuffle(SVOp))
Dale Johannesenace16102009-02-03 19:33:06 +00004055 return getZeroVector(VT, Subtarget->hasSSE2(), DAG, dl);
Evan Cheng213d2cf2007-05-17 18:45:50 +00004056
Nate Begeman9008ca62009-04-27 18:41:29 +00004057 // Promote splats to v4f32.
4058 if (SVOp->isSplat()) {
4059 if (isMMX || NumElems < 4)
4060 return Op;
4061 return PromoteSplat(SVOp, DAG, Subtarget->hasSSE2());
Evan Cheng0db9fe62006-04-25 20:13:52 +00004062 }
4063
Evan Cheng7a831ce2007-12-15 03:00:47 +00004064 // If the shuffle can be profitably rewritten as a narrower shuffle, then
4065 // do it!
4066 if (VT == MVT::v8i16 || VT == MVT::v16i8) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004067 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, *this, dl);
Gabor Greifba36cb52008-08-28 21:40:38 +00004068 if (NewOp.getNode())
Scott Michelfdc40a02009-02-17 22:15:04 +00004069 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00004070 LowerVECTOR_SHUFFLE(NewOp, DAG));
Evan Cheng7a831ce2007-12-15 03:00:47 +00004071 } else if ((VT == MVT::v4i32 || (VT == MVT::v4f32 && Subtarget->hasSSE2()))) {
4072 // FIXME: Figure out a cleaner way to do this.
4073 // Try to make use of movq to zero out the top part.
Gabor Greifba36cb52008-08-28 21:40:38 +00004074 if (ISD::isBuildVectorAllZeros(V2.getNode())) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004075 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, *this, dl);
Gabor Greifba36cb52008-08-28 21:40:38 +00004076 if (NewOp.getNode()) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004077 if (isCommutedMOVL(cast<ShuffleVectorSDNode>(NewOp), true, false))
4078 return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(0),
4079 DAG, Subtarget, dl);
Evan Cheng7a831ce2007-12-15 03:00:47 +00004080 }
Gabor Greifba36cb52008-08-28 21:40:38 +00004081 } else if (ISD::isBuildVectorAllZeros(V1.getNode())) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004082 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, *this, dl);
4083 if (NewOp.getNode() && X86::isMOVLMask(cast<ShuffleVectorSDNode>(NewOp)))
Evan Chengd880b972008-05-09 21:53:03 +00004084 return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(1),
Nate Begeman9008ca62009-04-27 18:41:29 +00004085 DAG, Subtarget, dl);
Evan Cheng7a831ce2007-12-15 03:00:47 +00004086 }
4087 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004088
4089 if (X86::isPSHUFDMask(SVOp))
4090 return Op;
4091
Evan Chengf26ffe92008-05-29 08:22:04 +00004092 // Check if this can be converted into a logical shift.
4093 bool isLeft = false;
4094 unsigned ShAmt = 0;
Dan Gohman475871a2008-07-27 21:46:04 +00004095 SDValue ShVal;
Nate Begeman9008ca62009-04-27 18:41:29 +00004096 bool isShift = getSubtarget()->hasSSE2() &&
4097 isVectorShift(SVOp, DAG, isLeft, ShVal, ShAmt);
Evan Chengf26ffe92008-05-29 08:22:04 +00004098 if (isShift && ShVal.hasOneUse()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00004099 // If the shifted value has multiple uses, it may be cheaper to use
Evan Chengf26ffe92008-05-29 08:22:04 +00004100 // v_set0 + movlhps or movhlps, etc.
Duncan Sands83ec4b62008-06-06 12:08:01 +00004101 MVT EVT = VT.getVectorElementType();
4102 ShAmt *= EVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00004103 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00004104 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004105
4106 if (X86::isMOVLMask(SVOp)) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00004107 if (V1IsUndef)
4108 return V2;
Gabor Greifba36cb52008-08-28 21:40:38 +00004109 if (ISD::isBuildVectorAllZeros(V1.getNode()))
Dale Johannesenace16102009-02-03 19:33:06 +00004110 return getVZextMovL(VT, VT, V2, DAG, Subtarget, dl);
Nate Begemanfb8ead02008-07-25 19:05:58 +00004111 if (!isMMX)
4112 return Op;
Evan Cheng7e2ff772008-05-08 00:57:18 +00004113 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004114
4115 // FIXME: fold these into legal mask.
4116 if (!isMMX && (X86::isMOVSHDUPMask(SVOp) ||
4117 X86::isMOVSLDUPMask(SVOp) ||
4118 X86::isMOVHLPSMask(SVOp) ||
4119 X86::isMOVHPMask(SVOp) ||
4120 X86::isMOVLPMask(SVOp)))
Evan Cheng9bbbb982006-10-25 20:48:19 +00004121 return Op;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004122
Nate Begeman9008ca62009-04-27 18:41:29 +00004123 if (ShouldXformToMOVHLPS(SVOp) ||
4124 ShouldXformToMOVLP(V1.getNode(), V2.getNode(), SVOp))
4125 return CommuteVectorShuffle(SVOp, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004126
Evan Chengf26ffe92008-05-29 08:22:04 +00004127 if (isShift) {
4128 // No better options. Use a vshl / vsrl.
Duncan Sands83ec4b62008-06-06 12:08:01 +00004129 MVT EVT = VT.getVectorElementType();
4130 ShAmt *= EVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00004131 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00004132 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004133
Evan Cheng9eca5e82006-10-25 21:49:50 +00004134 bool Commuted = false;
Chris Lattner8a594482007-11-25 00:24:49 +00004135 // FIXME: This should also accept a bitcast of a splat? Be careful, not
4136 // 1,1,1,1 -> v8i16 though.
Gabor Greifba36cb52008-08-28 21:40:38 +00004137 V1IsSplat = isSplatVector(V1.getNode());
4138 V2IsSplat = isSplatVector(V2.getNode());
Scott Michelfdc40a02009-02-17 22:15:04 +00004139
Chris Lattner8a594482007-11-25 00:24:49 +00004140 // Canonicalize the splat or undef, if present, to be on the RHS.
Evan Cheng9bbbb982006-10-25 20:48:19 +00004141 if ((V1IsSplat || V1IsUndef) && !(V2IsSplat || V2IsUndef)) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004142 Op = CommuteVectorShuffle(SVOp, DAG);
4143 SVOp = cast<ShuffleVectorSDNode>(Op);
4144 V1 = SVOp->getOperand(0);
4145 V2 = SVOp->getOperand(1);
Evan Cheng9bbbb982006-10-25 20:48:19 +00004146 std::swap(V1IsSplat, V2IsSplat);
4147 std::swap(V1IsUndef, V2IsUndef);
Evan Cheng9eca5e82006-10-25 21:49:50 +00004148 Commuted = true;
Evan Cheng9bbbb982006-10-25 20:48:19 +00004149 }
4150
Nate Begeman9008ca62009-04-27 18:41:29 +00004151 if (isCommutedMOVL(SVOp, V2IsSplat, V2IsUndef)) {
4152 // Shuffling low element of v1 into undef, just return v1.
4153 if (V2IsUndef)
4154 return V1;
4155 // If V2 is a splat, the mask may be malformed such as <4,3,3,3>, which
4156 // the instruction selector will not match, so get a canonical MOVL with
4157 // swapped operands to undo the commute.
4158 return getMOVL(DAG, dl, VT, V2, V1);
Evan Chengd9b8e402006-10-16 06:36:00 +00004159 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00004160
Nate Begeman9008ca62009-04-27 18:41:29 +00004161 if (X86::isUNPCKL_v_undef_Mask(SVOp) ||
4162 X86::isUNPCKH_v_undef_Mask(SVOp) ||
4163 X86::isUNPCKLMask(SVOp) ||
4164 X86::isUNPCKHMask(SVOp))
Evan Chengd9b8e402006-10-16 06:36:00 +00004165 return Op;
Evan Chenge1113032006-10-04 18:33:38 +00004166
Evan Cheng9bbbb982006-10-25 20:48:19 +00004167 if (V2IsSplat) {
4168 // Normalize mask so all entries that point to V2 points to its first
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00004169 // element then try to match unpck{h|l} again. If match, return a
Evan Cheng9bbbb982006-10-25 20:48:19 +00004170 // new vector_shuffle with the corrected mask.
Nate Begeman9008ca62009-04-27 18:41:29 +00004171 SDValue NewMask = NormalizeMask(SVOp, DAG);
4172 ShuffleVectorSDNode *NSVOp = cast<ShuffleVectorSDNode>(NewMask);
4173 if (NSVOp != SVOp) {
4174 if (X86::isUNPCKLMask(NSVOp, true)) {
4175 return NewMask;
4176 } else if (X86::isUNPCKHMask(NSVOp, true)) {
4177 return NewMask;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004178 }
4179 }
4180 }
4181
Evan Cheng9eca5e82006-10-25 21:49:50 +00004182 if (Commuted) {
4183 // Commute is back and try unpck* again.
Nate Begeman9008ca62009-04-27 18:41:29 +00004184 // FIXME: this seems wrong.
4185 SDValue NewOp = CommuteVectorShuffle(SVOp, DAG);
4186 ShuffleVectorSDNode *NewSVOp = cast<ShuffleVectorSDNode>(NewOp);
4187 if (X86::isUNPCKL_v_undef_Mask(NewSVOp) ||
4188 X86::isUNPCKH_v_undef_Mask(NewSVOp) ||
4189 X86::isUNPCKLMask(NewSVOp) ||
4190 X86::isUNPCKHMask(NewSVOp))
4191 return NewOp;
Evan Cheng9eca5e82006-10-25 21:49:50 +00004192 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00004193
Nate Begemanb9a47b82009-02-23 08:49:38 +00004194 // FIXME: for mmx, bitcast v2i32 to v4i16 for shuffle.
Nate Begeman9008ca62009-04-27 18:41:29 +00004195
4196 // Normalize the node to match x86 shuffle ops if needed
4197 if (!isMMX && V2.getOpcode() != ISD::UNDEF && isCommutedSHUFP(SVOp))
4198 return CommuteVectorShuffle(SVOp, DAG);
4199
4200 // Check for legal shuffle and return?
4201 SmallVector<int, 16> PermMask;
4202 SVOp->getMask(PermMask);
4203 if (isShuffleMaskLegal(PermMask, VT))
Evan Cheng0c0f83f2008-04-05 00:30:36 +00004204 return Op;
Nate Begeman9008ca62009-04-27 18:41:29 +00004205
Evan Cheng14b32e12007-12-11 01:46:18 +00004206 // Handle v8i16 specifically since SSE can do byte extraction and insertion.
4207 if (VT == MVT::v8i16) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004208 SDValue NewOp = LowerVECTOR_SHUFFLEv8i16(SVOp, DAG, *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00004209 if (NewOp.getNode())
Evan Cheng14b32e12007-12-11 01:46:18 +00004210 return NewOp;
4211 }
4212
Nate Begemanb9a47b82009-02-23 08:49:38 +00004213 if (VT == MVT::v16i8) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004214 SDValue NewOp = LowerVECTOR_SHUFFLEv16i8(SVOp, DAG, *this);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004215 if (NewOp.getNode())
4216 return NewOp;
4217 }
4218
Evan Chengace3c172008-07-22 21:13:36 +00004219 // Handle all 4 wide cases with a number of shuffles except for MMX.
4220 if (NumElems == 4 && !isMMX)
Nate Begeman9008ca62009-04-27 18:41:29 +00004221 return LowerVECTOR_SHUFFLE_4wide(SVOp, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004222
Dan Gohman475871a2008-07-27 21:46:04 +00004223 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004224}
4225
Dan Gohman475871a2008-07-27 21:46:04 +00004226SDValue
4227X86TargetLowering::LowerEXTRACT_VECTOR_ELT_SSE4(SDValue Op,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004228 SelectionDAG &DAG) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004229 MVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004230 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004231 if (VT.getSizeInBits() == 8) {
Dale Johannesenace16102009-02-03 19:33:06 +00004232 SDValue Extract = DAG.getNode(X86ISD::PEXTRB, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004233 Op.getOperand(0), Op.getOperand(1));
Dale Johannesenace16102009-02-03 19:33:06 +00004234 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004235 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00004236 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands83ec4b62008-06-06 12:08:01 +00004237 } else if (VT.getSizeInBits() == 16) {
Evan Cheng52ceafa2009-01-02 05:29:08 +00004238 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
4239 // If Idx is 0, it's cheaper to do a move instead of a pextrw.
4240 if (Idx == 0)
Dale Johannesenace16102009-02-03 19:33:06 +00004241 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
4242 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
4243 DAG.getNode(ISD::BIT_CONVERT, dl,
4244 MVT::v4i32,
Evan Cheng52ceafa2009-01-02 05:29:08 +00004245 Op.getOperand(0)),
4246 Op.getOperand(1)));
Dale Johannesenace16102009-02-03 19:33:06 +00004247 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004248 Op.getOperand(0), Op.getOperand(1));
Dale Johannesenace16102009-02-03 19:33:06 +00004249 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004250 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00004251 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Evan Cheng62a3f152008-03-24 21:52:23 +00004252 } else if (VT == MVT::f32) {
4253 // EXTRACTPS outputs to a GPR32 register which will require a movd to copy
4254 // the result back to FR32 register. It's only worth matching if the
Dan Gohmand17cfbe2008-10-31 00:57:24 +00004255 // result has a single use which is a store or a bitcast to i32. And in
4256 // the case of a store, it's not worth it if the index is a constant 0,
4257 // because a MOVSSmr can be used instead, which is smaller and faster.
Evan Cheng62a3f152008-03-24 21:52:23 +00004258 if (!Op.hasOneUse())
Dan Gohman475871a2008-07-27 21:46:04 +00004259 return SDValue();
Gabor Greifba36cb52008-08-28 21:40:38 +00004260 SDNode *User = *Op.getNode()->use_begin();
Dan Gohmand17cfbe2008-10-31 00:57:24 +00004261 if ((User->getOpcode() != ISD::STORE ||
4262 (isa<ConstantSDNode>(Op.getOperand(1)) &&
4263 cast<ConstantSDNode>(Op.getOperand(1))->isNullValue())) &&
Dan Gohman171c11e2008-04-16 02:32:24 +00004264 (User->getOpcode() != ISD::BIT_CONVERT ||
4265 User->getValueType(0) != MVT::i32))
Dan Gohman475871a2008-07-27 21:46:04 +00004266 return SDValue();
Dale Johannesenace16102009-02-03 19:33:06 +00004267 SDValue Extract = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Scott Michelfdc40a02009-02-17 22:15:04 +00004268 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4i32,
Dale Johannesenace16102009-02-03 19:33:06 +00004269 Op.getOperand(0)),
4270 Op.getOperand(1));
4271 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f32, Extract);
Mon P Wangf0fcdd82009-01-15 21:10:20 +00004272 } else if (VT == MVT::i32) {
4273 // ExtractPS works with constant index.
4274 if (isa<ConstantSDNode>(Op.getOperand(1)))
4275 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00004276 }
Dan Gohman475871a2008-07-27 21:46:04 +00004277 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00004278}
4279
4280
Dan Gohman475871a2008-07-27 21:46:04 +00004281SDValue
4282X86TargetLowering::LowerEXTRACT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00004283 if (!isa<ConstantSDNode>(Op.getOperand(1)))
Dan Gohman475871a2008-07-27 21:46:04 +00004284 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004285
Evan Cheng62a3f152008-03-24 21:52:23 +00004286 if (Subtarget->hasSSE41()) {
Dan Gohman475871a2008-07-27 21:46:04 +00004287 SDValue Res = LowerEXTRACT_VECTOR_ELT_SSE4(Op, DAG);
Gabor Greifba36cb52008-08-28 21:40:38 +00004288 if (Res.getNode())
Evan Cheng62a3f152008-03-24 21:52:23 +00004289 return Res;
4290 }
Nate Begeman14d12ca2008-02-11 04:19:36 +00004291
Duncan Sands83ec4b62008-06-06 12:08:01 +00004292 MVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004293 DebugLoc dl = Op.getDebugLoc();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004294 // TODO: handle v16i8.
Duncan Sands83ec4b62008-06-06 12:08:01 +00004295 if (VT.getSizeInBits() == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00004296 SDValue Vec = Op.getOperand(0);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004297 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00004298 if (Idx == 0)
Dale Johannesenace16102009-02-03 19:33:06 +00004299 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
4300 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Scott Michelfdc40a02009-02-17 22:15:04 +00004301 DAG.getNode(ISD::BIT_CONVERT, dl,
Dale Johannesenace16102009-02-03 19:33:06 +00004302 MVT::v4i32, Vec),
Evan Cheng14b32e12007-12-11 01:46:18 +00004303 Op.getOperand(1)));
Evan Cheng0db9fe62006-04-25 20:13:52 +00004304 // Transform it so it match pextrw which produces a 32-bit result.
Duncan Sands83ec4b62008-06-06 12:08:01 +00004305 MVT EVT = (MVT::SimpleValueType)(VT.getSimpleVT()+1);
Dale Johannesenace16102009-02-03 19:33:06 +00004306 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, EVT,
Evan Cheng0db9fe62006-04-25 20:13:52 +00004307 Op.getOperand(0), Op.getOperand(1));
Dale Johannesenace16102009-02-03 19:33:06 +00004308 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, EVT, Extract,
Evan Cheng0db9fe62006-04-25 20:13:52 +00004309 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00004310 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands83ec4b62008-06-06 12:08:01 +00004311 } else if (VT.getSizeInBits() == 32) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004312 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004313 if (Idx == 0)
4314 return Op;
Nate Begeman9008ca62009-04-27 18:41:29 +00004315
Evan Cheng0db9fe62006-04-25 20:13:52 +00004316 // SHUFPS the element to the lowest double word, then movss.
Nate Begeman9008ca62009-04-27 18:41:29 +00004317 int Mask[4] = { Idx, -1, -1, -1 };
4318 MVT VVT = Op.getOperand(0).getValueType();
4319 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
4320 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00004321 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00004322 DAG.getIntPtrConstant(0));
Duncan Sands83ec4b62008-06-06 12:08:01 +00004323 } else if (VT.getSizeInBits() == 64) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00004324 // FIXME: .td only matches this for <2 x f64>, not <2 x i64> on 32b
4325 // FIXME: seems like this should be unnecessary if mov{h,l}pd were taught
4326 // to match extract_elt for f64.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004327 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004328 if (Idx == 0)
4329 return Op;
4330
4331 // UNPCKHPD the element to the lowest double word, then movsd.
4332 // Note if the lower 64 bits of the result of the UNPCKHPD is then stored
4333 // to a f64mem, the whole operation is folded into a single MOVHPDmr.
Nate Begeman9008ca62009-04-27 18:41:29 +00004334 int Mask[2] = { 1, -1 };
4335 MVT VVT = Op.getOperand(0).getValueType();
4336 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
4337 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00004338 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00004339 DAG.getIntPtrConstant(0));
Evan Cheng0db9fe62006-04-25 20:13:52 +00004340 }
4341
Dan Gohman475871a2008-07-27 21:46:04 +00004342 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004343}
4344
Dan Gohman475871a2008-07-27 21:46:04 +00004345SDValue
4346X86TargetLowering::LowerINSERT_VECTOR_ELT_SSE4(SDValue Op, SelectionDAG &DAG){
Duncan Sands83ec4b62008-06-06 12:08:01 +00004347 MVT VT = Op.getValueType();
4348 MVT EVT = VT.getVectorElementType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004349 DebugLoc dl = Op.getDebugLoc();
Nate Begeman14d12ca2008-02-11 04:19:36 +00004350
Dan Gohman475871a2008-07-27 21:46:04 +00004351 SDValue N0 = Op.getOperand(0);
4352 SDValue N1 = Op.getOperand(1);
4353 SDValue N2 = Op.getOperand(2);
Nate Begeman14d12ca2008-02-11 04:19:36 +00004354
Dan Gohmanef521f12008-08-14 22:53:18 +00004355 if ((EVT.getSizeInBits() == 8 || EVT.getSizeInBits() == 16) &&
4356 isa<ConstantSDNode>(N2)) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004357 unsigned Opc = (EVT.getSizeInBits() == 8) ? X86ISD::PINSRB
Nate Begemanb9a47b82009-02-23 08:49:38 +00004358 : X86ISD::PINSRW;
Nate Begeman14d12ca2008-02-11 04:19:36 +00004359 // Transform it so it match pinsr{b,w} which expects a GR32 as its second
4360 // argument.
4361 if (N1.getValueType() != MVT::i32)
Dale Johannesenace16102009-02-03 19:33:06 +00004362 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
Nate Begeman14d12ca2008-02-11 04:19:36 +00004363 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004364 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesenace16102009-02-03 19:33:06 +00004365 return DAG.getNode(Opc, dl, VT, N0, N1, N2);
Dan Gohmanc0573b12008-08-14 22:43:26 +00004366 } else if (EVT == MVT::f32 && isa<ConstantSDNode>(N2)) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00004367 // Bits [7:6] of the constant are the source select. This will always be
4368 // zero here. The DAG Combiner may combine an extract_elt index into these
4369 // bits. For example (insert (extract, 3), 2) could be matched by putting
4370 // the '3' into bits [7:6] of X86ISD::INSERTPS.
Scott Michelfdc40a02009-02-17 22:15:04 +00004371 // Bits [5:4] of the constant are the destination select. This is the
Nate Begeman14d12ca2008-02-11 04:19:36 +00004372 // value of the incoming immediate.
Scott Michelfdc40a02009-02-17 22:15:04 +00004373 // Bits [3:0] of the constant are the zero mask. The DAG Combiner may
Nate Begeman14d12ca2008-02-11 04:19:36 +00004374 // combine either bitwise AND or insert of float 0.0 to set these bits.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004375 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue() << 4);
Dale Johannesenace16102009-02-03 19:33:06 +00004376 return DAG.getNode(X86ISD::INSERTPS, dl, VT, N0, N1, N2);
Mon P Wangf0fcdd82009-01-15 21:10:20 +00004377 } else if (EVT == MVT::i32) {
4378 // InsertPS works with constant index.
4379 if (isa<ConstantSDNode>(N2))
4380 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00004381 }
Dan Gohman475871a2008-07-27 21:46:04 +00004382 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00004383}
4384
Dan Gohman475871a2008-07-27 21:46:04 +00004385SDValue
4386X86TargetLowering::LowerINSERT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004387 MVT VT = Op.getValueType();
4388 MVT EVT = VT.getVectorElementType();
Nate Begeman14d12ca2008-02-11 04:19:36 +00004389
4390 if (Subtarget->hasSSE41())
4391 return LowerINSERT_VECTOR_ELT_SSE4(Op, DAG);
4392
Evan Cheng794405e2007-12-12 07:55:34 +00004393 if (EVT == MVT::i8)
Dan Gohman475871a2008-07-27 21:46:04 +00004394 return SDValue();
Evan Cheng794405e2007-12-12 07:55:34 +00004395
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004396 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00004397 SDValue N0 = Op.getOperand(0);
4398 SDValue N1 = Op.getOperand(1);
4399 SDValue N2 = Op.getOperand(2);
Evan Cheng794405e2007-12-12 07:55:34 +00004400
Eli Friedman30e71eb2009-06-06 06:32:50 +00004401 if (EVT.getSizeInBits() == 16 && isa<ConstantSDNode>(N2)) {
Evan Cheng794405e2007-12-12 07:55:34 +00004402 // Transform it so it match pinsrw which expects a 16-bit value in a GR32
4403 // as its second argument.
Evan Cheng0db9fe62006-04-25 20:13:52 +00004404 if (N1.getValueType() != MVT::i32)
Dale Johannesenace16102009-02-03 19:33:06 +00004405 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004406 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004407 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesenace16102009-02-03 19:33:06 +00004408 return DAG.getNode(X86ISD::PINSRW, dl, VT, N0, N1, N2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004409 }
Dan Gohman475871a2008-07-27 21:46:04 +00004410 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004411}
4412
Dan Gohman475871a2008-07-27 21:46:04 +00004413SDValue
4414X86TargetLowering::LowerSCALAR_TO_VECTOR(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004415 DebugLoc dl = Op.getDebugLoc();
Evan Cheng52672b82008-07-22 18:39:19 +00004416 if (Op.getValueType() == MVT::v2f32)
Dale Johannesenace16102009-02-03 19:33:06 +00004417 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f32,
4418 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i32,
4419 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32,
Evan Cheng52672b82008-07-22 18:39:19 +00004420 Op.getOperand(0))));
4421
Dale Johannesenace16102009-02-03 19:33:06 +00004422 SDValue AnyExt = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, Op.getOperand(0));
Duncan Sands83ec4b62008-06-06 12:08:01 +00004423 MVT VT = MVT::v2i32;
4424 switch (Op.getValueType().getSimpleVT()) {
Evan Chengefec7512008-02-18 23:04:32 +00004425 default: break;
4426 case MVT::v16i8:
4427 case MVT::v8i16:
4428 VT = MVT::v4i32;
4429 break;
4430 }
Dale Johannesenace16102009-02-03 19:33:06 +00004431 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(),
4432 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, AnyExt));
Evan Cheng0db9fe62006-04-25 20:13:52 +00004433}
4434
Bill Wendling056292f2008-09-16 21:48:12 +00004435// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
4436// their target countpart wrapped in the X86ISD::Wrapper node. Suppose N is
4437// one of the above mentioned nodes. It has to be wrapped because otherwise
4438// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
4439// be used to form addressing mode. These wrapped nodes will be selected
4440// into MOV32ri.
Dan Gohman475871a2008-07-27 21:46:04 +00004441SDValue
4442X86TargetLowering::LowerConstantPool(SDValue Op, SelectionDAG &DAG) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00004443 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Chris Lattner41621a22009-06-26 19:22:52 +00004444
4445 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
4446 // global base reg.
4447 unsigned char OpFlag = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00004448 unsigned WrapperKind = X86ISD::Wrapper;
Chris Lattner41621a22009-06-26 19:22:52 +00004449 if (getTargetMachine().getRelocationModel() == Reloc::PIC_) {
4450 if (Subtarget->isPICStyleStub())
4451 OpFlag = X86II::MO_PIC_BASE_OFFSET;
4452 else if (Subtarget->isPICStyleGOT())
4453 OpFlag = X86II::MO_GOTOFF;
Chris Lattner18c59872009-06-27 04:16:01 +00004454 else if (Subtarget->isPICStyleRIPRel() &&
4455 getTargetMachine().getCodeModel() == CodeModel::Small)
4456 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner41621a22009-06-26 19:22:52 +00004457 }
4458
Evan Cheng1606e8e2009-03-13 07:51:59 +00004459 SDValue Result = DAG.getTargetConstantPool(CP->getConstVal(), getPointerTy(),
Chris Lattner41621a22009-06-26 19:22:52 +00004460 CP->getAlignment(),
4461 CP->getOffset(), OpFlag);
4462 DebugLoc DL = CP->getDebugLoc();
Chris Lattner18c59872009-06-27 04:16:01 +00004463 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Anton Korobeynikov7f705592007-01-12 19:20:47 +00004464 // With PIC, the address is actually $g + Offset.
Chris Lattner41621a22009-06-26 19:22:52 +00004465 if (OpFlag) {
4466 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesenb300d2a2009-02-07 00:55:49 +00004467 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattner41621a22009-06-26 19:22:52 +00004468 DebugLoc::getUnknownLoc(), getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00004469 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004470 }
4471
4472 return Result;
4473}
4474
Chris Lattner18c59872009-06-27 04:16:01 +00004475SDValue X86TargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) {
4476 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
4477
4478 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
4479 // global base reg.
4480 unsigned char OpFlag = 0;
4481 unsigned WrapperKind = X86ISD::Wrapper;
4482 if (getTargetMachine().getRelocationModel() == Reloc::PIC_) {
4483 if (Subtarget->isPICStyleStub())
4484 OpFlag = X86II::MO_PIC_BASE_OFFSET;
4485 else if (Subtarget->isPICStyleGOT())
4486 OpFlag = X86II::MO_GOTOFF;
4487 else if (Subtarget->isPICStyleRIPRel())
4488 WrapperKind = X86ISD::WrapperRIP;
4489 }
4490
4491 SDValue Result = DAG.getTargetJumpTable(JT->getIndex(), getPointerTy(),
4492 OpFlag);
4493 DebugLoc DL = JT->getDebugLoc();
4494 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
4495
4496 // With PIC, the address is actually $g + Offset.
4497 if (OpFlag) {
4498 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
4499 DAG.getNode(X86ISD::GlobalBaseReg,
4500 DebugLoc::getUnknownLoc(), getPointerTy()),
4501 Result);
4502 }
4503
4504 return Result;
4505}
4506
4507SDValue
4508X86TargetLowering::LowerExternalSymbol(SDValue Op, SelectionDAG &DAG) {
4509 const char *Sym = cast<ExternalSymbolSDNode>(Op)->getSymbol();
4510
4511 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
4512 // global base reg.
4513 unsigned char OpFlag = 0;
4514 unsigned WrapperKind = X86ISD::Wrapper;
4515 if (getTargetMachine().getRelocationModel() == Reloc::PIC_) {
4516 if (Subtarget->isPICStyleStub())
4517 OpFlag = X86II::MO_PIC_BASE_OFFSET;
4518 else if (Subtarget->isPICStyleGOT())
4519 OpFlag = X86II::MO_GOTOFF;
4520 else if (Subtarget->isPICStyleRIPRel())
4521 WrapperKind = X86ISD::WrapperRIP;
4522 }
4523
4524 SDValue Result = DAG.getTargetExternalSymbol(Sym, getPointerTy(), OpFlag);
4525
4526 DebugLoc DL = Op.getDebugLoc();
4527 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
4528
4529
4530 // With PIC, the address is actually $g + Offset.
4531 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
4532 !Subtarget->isPICStyleRIPRel()) {
4533 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
4534 DAG.getNode(X86ISD::GlobalBaseReg,
4535 DebugLoc::getUnknownLoc(),
4536 getPointerTy()),
4537 Result);
4538 }
4539
4540 return Result;
4541}
4542
Dan Gohman475871a2008-07-27 21:46:04 +00004543SDValue
Dale Johannesen33c960f2009-02-04 20:06:27 +00004544X86TargetLowering::LowerGlobalAddress(const GlobalValue *GV, DebugLoc dl,
Dan Gohman6520e202008-10-18 02:06:02 +00004545 int64_t Offset,
Evan Chengda43bcf2008-09-24 00:05:32 +00004546 SelectionDAG &DAG) const {
Dan Gohman6520e202008-10-18 02:06:02 +00004547 bool IsPic = getTargetMachine().getRelocationModel() == Reloc::PIC_;
4548 bool ExtraLoadRequired =
4549 Subtarget->GVRequiresExtraLoad(GV, getTargetMachine(), false);
4550
4551 // Create the TargetGlobalAddress node, folding in the constant
4552 // offset if it is legal.
4553 SDValue Result;
Dan Gohman44013612008-10-21 03:38:42 +00004554 if (!IsPic && !ExtraLoadRequired && isInt32(Offset)) {
Chris Lattner4aa21aa2009-07-09 00:58:53 +00004555 // A direct static reference to a global.
Dan Gohman6520e202008-10-18 02:06:02 +00004556 Result = DAG.getTargetGlobalAddress(GV, getPointerTy(), Offset);
4557 Offset = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00004558 } else {
Chris Lattnerb1acd682009-06-27 05:39:56 +00004559 unsigned char OpFlags = 0;
4560
Chris Lattner4aa21aa2009-07-09 00:58:53 +00004561 if (GV->hasDLLImportLinkage())
4562 OpFlags = X86II::MO_DLLIMPORT;
4563 else if (Subtarget->isPICStyleRIPRel() &&
4564 getTargetMachine().getRelocationModel() != Reloc::Static) {
Chris Lattnerb1acd682009-06-27 05:39:56 +00004565 if (ExtraLoadRequired)
4566 OpFlags = X86II::MO_GOTPCREL;
4567 } else if (Subtarget->isPICStyleGOT() &&
4568 getTargetMachine().getRelocationModel() == Reloc::PIC_) {
4569 if (ExtraLoadRequired)
4570 OpFlags = X86II::MO_GOT;
4571 else
4572 OpFlags = X86II::MO_GOTOFF;
4573 }
4574
4575 Result = DAG.getTargetGlobalAddress(GV, getPointerTy(), 0, OpFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00004576 }
4577
4578 if (Subtarget->isPICStyleRIPRel() &&
4579 getTargetMachine().getCodeModel() == CodeModel::Small)
4580 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
4581 else
4582 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohman6520e202008-10-18 02:06:02 +00004583
Anton Korobeynikov7f705592007-01-12 19:20:47 +00004584 // With PIC, the address is actually $g + Offset.
Dan Gohman6520e202008-10-18 02:06:02 +00004585 if (IsPic && !Subtarget->isPICStyleRIPRel()) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00004586 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
4587 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00004588 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004589 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004590
Anton Korobeynikov2b2bc682006-12-22 22:29:05 +00004591 // For Darwin & Mingw32, external and weak symbols are indirect, so we want to
4592 // load the value at address GV, not the value of GV itself. This means that
4593 // the GlobalAddress must be in the base or index register of the address, not
4594 // the GV offset field. Platform check is inside GVRequiresExtraLoad() call
Anton Korobeynikov7f705592007-01-12 19:20:47 +00004595 // The same applies for external symbols during PIC codegen
Dan Gohman6520e202008-10-18 02:06:02 +00004596 if (ExtraLoadRequired)
Dale Johannesen33c960f2009-02-04 20:06:27 +00004597 Result = DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(), Result,
Dan Gohman3069b872008-02-07 18:41:25 +00004598 PseudoSourceValue::getGOT(), 0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004599
Dan Gohman6520e202008-10-18 02:06:02 +00004600 // If there was a non-zero offset that we didn't fold, create an explicit
4601 // addition for it.
4602 if (Offset != 0)
Dale Johannesen33c960f2009-02-04 20:06:27 +00004603 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(), Result,
Dan Gohman6520e202008-10-18 02:06:02 +00004604 DAG.getConstant(Offset, getPointerTy()));
4605
Evan Cheng0db9fe62006-04-25 20:13:52 +00004606 return Result;
4607}
4608
Evan Chengda43bcf2008-09-24 00:05:32 +00004609SDValue
4610X86TargetLowering::LowerGlobalAddress(SDValue Op, SelectionDAG &DAG) {
4611 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +00004612 int64_t Offset = cast<GlobalAddressSDNode>(Op)->getOffset();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004613 return LowerGlobalAddress(GV, Op.getDebugLoc(), Offset, DAG);
Evan Chengda43bcf2008-09-24 00:05:32 +00004614}
4615
Rafael Espindola2ee3db32009-04-17 14:35:58 +00004616static SDValue
4617GetTLSADDR(SelectionDAG &DAG, SDValue Chain, GlobalAddressSDNode *GA,
Chris Lattnerb903bed2009-06-26 21:20:29 +00004618 SDValue *InFlag, const MVT PtrVT, unsigned ReturnReg,
4619 unsigned char OperandFlags) {
Rafael Espindola2ee3db32009-04-17 14:35:58 +00004620 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
4621 DebugLoc dl = GA->getDebugLoc();
4622 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(),
4623 GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00004624 GA->getOffset(),
4625 OperandFlags);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00004626 if (InFlag) {
4627 SDValue Ops[] = { Chain, TGA, *InFlag };
Rafael Espindola15f1b662009-04-24 12:59:40 +00004628 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 3);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00004629 } else {
4630 SDValue Ops[] = { Chain, TGA };
Rafael Espindola15f1b662009-04-24 12:59:40 +00004631 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 2);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00004632 }
Rafael Espindola15f1b662009-04-24 12:59:40 +00004633 SDValue Flag = Chain.getValue(1);
4634 return DAG.getCopyFromReg(Chain, dl, ReturnReg, PtrVT, Flag);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00004635}
4636
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00004637// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 32 bit
Dan Gohman475871a2008-07-27 21:46:04 +00004638static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00004639LowerToTLSGeneralDynamicModel32(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Duncan Sands83ec4b62008-06-06 12:08:01 +00004640 const MVT PtrVT) {
Dan Gohman475871a2008-07-27 21:46:04 +00004641 SDValue InFlag;
Dale Johannesendd64c412009-02-04 00:33:20 +00004642 DebugLoc dl = GA->getDebugLoc(); // ? function entry point might be better
4643 SDValue Chain = DAG.getCopyToReg(DAG.getEntryNode(), dl, X86::EBX,
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004644 DAG.getNode(X86ISD::GlobalBaseReg,
Dale Johannesenb300d2a2009-02-07 00:55:49 +00004645 DebugLoc::getUnknownLoc(),
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004646 PtrVT), InFlag);
4647 InFlag = Chain.getValue(1);
4648
Chris Lattnerb903bed2009-06-26 21:20:29 +00004649 return GetTLSADDR(DAG, Chain, GA, &InFlag, PtrVT, X86::EAX, X86II::MO_TLSGD);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004650}
4651
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00004652// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 64 bit
Dan Gohman475871a2008-07-27 21:46:04 +00004653static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00004654LowerToTLSGeneralDynamicModel64(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Duncan Sands83ec4b62008-06-06 12:08:01 +00004655 const MVT PtrVT) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00004656 return GetTLSADDR(DAG, DAG.getEntryNode(), GA, NULL, PtrVT,
4657 X86::RAX, X86II::MO_TLSGD);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00004658}
4659
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004660// Lower ISD::GlobalTLSAddress using the "initial exec" (for no-pic) or
4661// "local exec" model.
Dan Gohman475871a2008-07-27 21:46:04 +00004662static SDValue LowerToTLSExecModel(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Rafael Espindola7ff5bff2009-04-13 13:02:49 +00004663 const MVT PtrVT, TLSModel::Model model,
4664 bool is64Bit) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00004665 DebugLoc dl = GA->getDebugLoc();
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004666 // Get the Thread Pointer
Rafael Espindola094fad32009-04-08 21:14:34 +00004667 SDValue Base = DAG.getNode(X86ISD::SegmentBaseAddress,
4668 DebugLoc::getUnknownLoc(), PtrVT,
Rafael Espindola7ff5bff2009-04-13 13:02:49 +00004669 DAG.getRegister(is64Bit? X86::FS : X86::GS,
4670 MVT::i32));
Rafael Espindola094fad32009-04-08 21:14:34 +00004671
4672 SDValue ThreadPointer = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Base,
4673 NULL, 0);
4674
Chris Lattnerb903bed2009-06-26 21:20:29 +00004675 unsigned char OperandFlags = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00004676 // Most TLS accesses are not RIP relative, even on x86-64. One exception is
4677 // initialexec.
4678 unsigned WrapperKind = X86ISD::Wrapper;
4679 if (model == TLSModel::LocalExec) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00004680 OperandFlags = is64Bit ? X86II::MO_TPOFF : X86II::MO_NTPOFF;
Chris Lattner18c59872009-06-27 04:16:01 +00004681 } else if (is64Bit) {
4682 assert(model == TLSModel::InitialExec);
4683 OperandFlags = X86II::MO_GOTTPOFF;
4684 WrapperKind = X86ISD::WrapperRIP;
4685 } else {
4686 assert(model == TLSModel::InitialExec);
4687 OperandFlags = X86II::MO_INDNTPOFF;
Chris Lattnerb903bed2009-06-26 21:20:29 +00004688 }
Chris Lattnerb903bed2009-06-26 21:20:29 +00004689
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004690 // emit "addl x@ntpoff,%eax" (local exec) or "addl x@indntpoff,%eax" (initial
4691 // exec)
Chris Lattner4150c082009-06-21 02:22:34 +00004692 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00004693 GA->getOffset(), OperandFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00004694 SDValue Offset = DAG.getNode(WrapperKind, dl, PtrVT, TGA);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00004695
Rafael Espindola9a580232009-02-27 13:37:18 +00004696 if (model == TLSModel::InitialExec)
Dale Johannesen33c960f2009-02-04 20:06:27 +00004697 Offset = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Offset,
Dan Gohman3069b872008-02-07 18:41:25 +00004698 PseudoSourceValue::getGOT(), 0);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00004699
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004700 // The address of the thread local variable is the add of the thread
4701 // pointer with the offset of the variable.
Dale Johannesen33c960f2009-02-04 20:06:27 +00004702 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004703}
4704
Dan Gohman475871a2008-07-27 21:46:04 +00004705SDValue
4706X86TargetLowering::LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) {
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004707 // TODO: implement the "local dynamic" model
Lauro Ramos Venancio2c5c1112007-04-21 20:56:26 +00004708 // TODO: implement the "initial exec"model for pic executables
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00004709 assert(Subtarget->isTargetELF() &&
4710 "TLS not implemented for non-ELF targets");
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004711 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
Chris Lattnerb903bed2009-06-26 21:20:29 +00004712 const GlobalValue *GV = GA->getGlobal();
4713
4714 // If GV is an alias then use the aliasee for determining
4715 // thread-localness.
4716 if (const GlobalAlias *GA = dyn_cast<GlobalAlias>(GV))
4717 GV = GA->resolveAliasedGlobal(false);
4718
4719 TLSModel::Model model = getTLSModel(GV,
4720 getTargetMachine().getRelocationModel());
4721
4722 switch (model) {
4723 case TLSModel::GeneralDynamic:
4724 case TLSModel::LocalDynamic: // not implemented
4725 if (Subtarget->is64Bit())
Rafael Espindola9a580232009-02-27 13:37:18 +00004726 return LowerToTLSGeneralDynamicModel64(GA, DAG, getPointerTy());
Chris Lattnerb903bed2009-06-26 21:20:29 +00004727 return LowerToTLSGeneralDynamicModel32(GA, DAG, getPointerTy());
4728
4729 case TLSModel::InitialExec:
4730 case TLSModel::LocalExec:
4731 return LowerToTLSExecModel(GA, DAG, getPointerTy(), model,
4732 Subtarget->is64Bit());
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00004733 }
Chris Lattnerb903bed2009-06-26 21:20:29 +00004734
Chris Lattner5867de12009-04-01 22:14:45 +00004735 assert(0 && "Unreachable");
4736 return SDValue();
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004737}
4738
Evan Cheng0db9fe62006-04-25 20:13:52 +00004739
Chris Lattner2ff75ee2007-10-17 06:02:13 +00004740/// LowerShift - Lower SRA_PARTS and friends, which return two i32 values and
Scott Michelfdc40a02009-02-17 22:15:04 +00004741/// take a 2 x i32 value to shift plus a shift amount.
Dan Gohman475871a2008-07-27 21:46:04 +00004742SDValue X86TargetLowering::LowerShift(SDValue Op, SelectionDAG &DAG) {
Dan Gohman4c1fa612008-03-03 22:22:09 +00004743 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
Duncan Sands83ec4b62008-06-06 12:08:01 +00004744 MVT VT = Op.getValueType();
4745 unsigned VTBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004746 DebugLoc dl = Op.getDebugLoc();
Chris Lattner2ff75ee2007-10-17 06:02:13 +00004747 bool isSRA = Op.getOpcode() == ISD::SRA_PARTS;
Dan Gohman475871a2008-07-27 21:46:04 +00004748 SDValue ShOpLo = Op.getOperand(0);
4749 SDValue ShOpHi = Op.getOperand(1);
4750 SDValue ShAmt = Op.getOperand(2);
4751 SDValue Tmp1 = isSRA ?
Scott Michelfdc40a02009-02-17 22:15:04 +00004752 DAG.getNode(ISD::SRA, dl, VT, ShOpHi,
Dale Johannesenace16102009-02-03 19:33:06 +00004753 DAG.getConstant(VTBits - 1, MVT::i8)) :
Dan Gohman4c1fa612008-03-03 22:22:09 +00004754 DAG.getConstant(0, VT);
Evan Chenge3413162006-01-09 18:33:28 +00004755
Dan Gohman475871a2008-07-27 21:46:04 +00004756 SDValue Tmp2, Tmp3;
Chris Lattner2ff75ee2007-10-17 06:02:13 +00004757 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00004758 Tmp2 = DAG.getNode(X86ISD::SHLD, dl, VT, ShOpHi, ShOpLo, ShAmt);
4759 Tmp3 = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00004760 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00004761 Tmp2 = DAG.getNode(X86ISD::SHRD, dl, VT, ShOpLo, ShOpHi, ShAmt);
4762 Tmp3 = DAG.getNode(isSRA ? ISD::SRA : ISD::SRL, dl, VT, ShOpHi, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00004763 }
Evan Chenge3413162006-01-09 18:33:28 +00004764
Dale Johannesenace16102009-02-03 19:33:06 +00004765 SDValue AndNode = DAG.getNode(ISD::AND, dl, MVT::i8, ShAmt,
Dan Gohman4c1fa612008-03-03 22:22:09 +00004766 DAG.getConstant(VTBits, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00004767 SDValue Cond = DAG.getNode(X86ISD::CMP, dl, VT,
Chris Lattner2ff75ee2007-10-17 06:02:13 +00004768 AndNode, DAG.getConstant(0, MVT::i8));
Evan Chenge3413162006-01-09 18:33:28 +00004769
Dan Gohman475871a2008-07-27 21:46:04 +00004770 SDValue Hi, Lo;
4771 SDValue CC = DAG.getConstant(X86::COND_NE, MVT::i8);
4772 SDValue Ops0[4] = { Tmp2, Tmp3, CC, Cond };
4773 SDValue Ops1[4] = { Tmp3, Tmp1, CC, Cond };
Duncan Sandsf9516202008-06-30 10:19:09 +00004774
Chris Lattner2ff75ee2007-10-17 06:02:13 +00004775 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00004776 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
4777 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00004778 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00004779 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
4780 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00004781 }
4782
Dan Gohman475871a2008-07-27 21:46:04 +00004783 SDValue Ops[2] = { Lo, Hi };
Dale Johannesenace16102009-02-03 19:33:06 +00004784 return DAG.getMergeValues(Ops, 2, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004785}
Evan Chenga3195e82006-01-12 22:54:21 +00004786
Dan Gohman475871a2008-07-27 21:46:04 +00004787SDValue X86TargetLowering::LowerSINT_TO_FP(SDValue Op, SelectionDAG &DAG) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004788 MVT SrcVT = Op.getOperand(0).getValueType();
Eli Friedman23ef1052009-06-06 03:57:58 +00004789
4790 if (SrcVT.isVector()) {
4791 if (SrcVT == MVT::v2i32 && Op.getValueType() == MVT::v2f64) {
4792 return Op;
4793 }
4794 return SDValue();
4795 }
4796
Duncan Sands8e4eb092008-06-08 20:54:56 +00004797 assert(SrcVT.getSimpleVT() <= MVT::i64 && SrcVT.getSimpleVT() >= MVT::i16 &&
Chris Lattnerb09916b2008-02-27 05:57:41 +00004798 "Unknown SINT_TO_FP to lower!");
Scott Michelfdc40a02009-02-17 22:15:04 +00004799
Eli Friedman36df4992009-05-27 00:47:34 +00004800 // These are really Legal; return the operand so the caller accepts it as
4801 // Legal.
Chris Lattnerb09916b2008-02-27 05:57:41 +00004802 if (SrcVT == MVT::i32 && isScalarFPTypeInSSEReg(Op.getValueType()))
Eli Friedman36df4992009-05-27 00:47:34 +00004803 return Op;
4804 if (SrcVT == MVT::i64 && isScalarFPTypeInSSEReg(Op.getValueType()) &&
4805 Subtarget->is64Bit()) {
4806 return Op;
4807 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004808
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004809 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004810 unsigned Size = SrcVT.getSizeInBits()/8;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004811 MachineFunction &MF = DAG.getMachineFunction();
4812 int SSFI = MF.getFrameInfo()->CreateStackObject(Size, Size);
Dan Gohman475871a2008-07-27 21:46:04 +00004813 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00004814 SDValue Chain = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Bill Wendling105be5a2009-03-13 08:41:47 +00004815 StackSlot,
4816 PseudoSourceValue::getFixedStack(SSFI), 0);
Eli Friedman948e95a2009-05-23 09:59:16 +00004817 return BuildFILD(Op, SrcVT, Chain, StackSlot, DAG);
4818}
Evan Cheng0db9fe62006-04-25 20:13:52 +00004819
Eli Friedman948e95a2009-05-23 09:59:16 +00004820SDValue X86TargetLowering::BuildFILD(SDValue Op, MVT SrcVT, SDValue Chain,
4821 SDValue StackSlot,
4822 SelectionDAG &DAG) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00004823 // Build the FILD
Eli Friedman948e95a2009-05-23 09:59:16 +00004824 DebugLoc dl = Op.getDebugLoc();
Chris Lattner5a88b832007-02-25 07:10:00 +00004825 SDVTList Tys;
Chris Lattner78631162008-01-16 06:24:21 +00004826 bool useSSE = isScalarFPTypeInSSEReg(Op.getValueType());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00004827 if (useSSE)
Chris Lattner5a88b832007-02-25 07:10:00 +00004828 Tys = DAG.getVTList(MVT::f64, MVT::Other, MVT::Flag);
4829 else
Dale Johannesen849f2142007-07-03 00:53:03 +00004830 Tys = DAG.getVTList(Op.getValueType(), MVT::Other);
Dan Gohman475871a2008-07-27 21:46:04 +00004831 SmallVector<SDValue, 8> Ops;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004832 Ops.push_back(Chain);
4833 Ops.push_back(StackSlot);
4834 Ops.push_back(DAG.getValueType(SrcVT));
Dale Johannesenace16102009-02-03 19:33:06 +00004835 SDValue Result = DAG.getNode(useSSE ? X86ISD::FILD_FLAG : X86ISD::FILD, dl,
Chris Lattnerb09916b2008-02-27 05:57:41 +00004836 Tys, &Ops[0], Ops.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00004837
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00004838 if (useSSE) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00004839 Chain = Result.getValue(1);
Dan Gohman475871a2008-07-27 21:46:04 +00004840 SDValue InFlag = Result.getValue(2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004841
4842 // FIXME: Currently the FST is flagged to the FILD_FLAG. This
4843 // shouldn't be necessary except that RFP cannot be live across
4844 // multiple blocks. When stackifier is fixed, they can be uncoupled.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00004845 MachineFunction &MF = DAG.getMachineFunction();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004846 int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8);
Dan Gohman475871a2008-07-27 21:46:04 +00004847 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Chris Lattner5a88b832007-02-25 07:10:00 +00004848 Tys = DAG.getVTList(MVT::Other);
Dan Gohman475871a2008-07-27 21:46:04 +00004849 SmallVector<SDValue, 8> Ops;
Evan Chenga3195e82006-01-12 22:54:21 +00004850 Ops.push_back(Chain);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004851 Ops.push_back(Result);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00004852 Ops.push_back(StackSlot);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004853 Ops.push_back(DAG.getValueType(Op.getValueType()));
4854 Ops.push_back(InFlag);
Dale Johannesenace16102009-02-03 19:33:06 +00004855 Chain = DAG.getNode(X86ISD::FST, dl, Tys, &Ops[0], Ops.size());
4856 Result = DAG.getLoad(Op.getValueType(), dl, Chain, StackSlot,
Dan Gohmana54cf172008-07-11 22:44:52 +00004857 PseudoSourceValue::getFixedStack(SSFI), 0);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00004858 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00004859
Evan Cheng0db9fe62006-04-25 20:13:52 +00004860 return Result;
4861}
4862
Bill Wendling8b8a6362009-01-17 03:56:04 +00004863// LowerUINT_TO_FP_i64 - 64-bit unsigned integer to double expansion.
4864SDValue X86TargetLowering::LowerUINT_TO_FP_i64(SDValue Op, SelectionDAG &DAG) {
4865 // This algorithm is not obvious. Here it is in C code, more or less:
4866 /*
4867 double uint64_to_double( uint32_t hi, uint32_t lo ) {
4868 static const __m128i exp = { 0x4330000045300000ULL, 0 };
4869 static const __m128d bias = { 0x1.0p84, 0x1.0p52 };
Dale Johannesen040225f2008-10-21 23:07:49 +00004870
Bill Wendling8b8a6362009-01-17 03:56:04 +00004871 // Copy ints to xmm registers.
4872 __m128i xh = _mm_cvtsi32_si128( hi );
4873 __m128i xl = _mm_cvtsi32_si128( lo );
Dale Johannesen040225f2008-10-21 23:07:49 +00004874
Bill Wendling8b8a6362009-01-17 03:56:04 +00004875 // Combine into low half of a single xmm register.
4876 __m128i x = _mm_unpacklo_epi32( xh, xl );
4877 __m128d d;
4878 double sd;
Dale Johannesen040225f2008-10-21 23:07:49 +00004879
Bill Wendling8b8a6362009-01-17 03:56:04 +00004880 // Merge in appropriate exponents to give the integer bits the right
4881 // magnitude.
4882 x = _mm_unpacklo_epi32( x, exp );
Dale Johannesen040225f2008-10-21 23:07:49 +00004883
Bill Wendling8b8a6362009-01-17 03:56:04 +00004884 // Subtract away the biases to deal with the IEEE-754 double precision
4885 // implicit 1.
4886 d = _mm_sub_pd( (__m128d) x, bias );
Dale Johannesen040225f2008-10-21 23:07:49 +00004887
Bill Wendling8b8a6362009-01-17 03:56:04 +00004888 // All conversions up to here are exact. The correctly rounded result is
4889 // calculated using the current rounding mode using the following
4890 // horizontal add.
4891 d = _mm_add_sd( d, _mm_unpackhi_pd( d, d ) );
4892 _mm_store_sd( &sd, d ); // Because we are returning doubles in XMM, this
4893 // store doesn't really need to be here (except
4894 // maybe to zero the other double)
4895 return sd;
4896 }
4897 */
Dale Johannesen040225f2008-10-21 23:07:49 +00004898
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004899 DebugLoc dl = Op.getDebugLoc();
Dale Johannesenace16102009-02-03 19:33:06 +00004900
Dale Johannesen1c15bf52008-10-21 20:50:01 +00004901 // Build some magic constants.
Bill Wendling8b8a6362009-01-17 03:56:04 +00004902 std::vector<Constant*> CV0;
Dale Johannesen1c15bf52008-10-21 20:50:01 +00004903 CV0.push_back(ConstantInt::get(APInt(32, 0x45300000)));
4904 CV0.push_back(ConstantInt::get(APInt(32, 0x43300000)));
4905 CV0.push_back(ConstantInt::get(APInt(32, 0)));
4906 CV0.push_back(ConstantInt::get(APInt(32, 0)));
4907 Constant *C0 = ConstantVector::get(CV0);
Evan Cheng1606e8e2009-03-13 07:51:59 +00004908 SDValue CPIdx0 = DAG.getConstantPool(C0, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00004909
Bill Wendling8b8a6362009-01-17 03:56:04 +00004910 std::vector<Constant*> CV1;
Dale Johannesen1c15bf52008-10-21 20:50:01 +00004911 CV1.push_back(ConstantFP::get(APFloat(APInt(64, 0x4530000000000000ULL))));
4912 CV1.push_back(ConstantFP::get(APFloat(APInt(64, 0x4330000000000000ULL))));
4913 Constant *C1 = ConstantVector::get(CV1);
Evan Cheng1606e8e2009-03-13 07:51:59 +00004914 SDValue CPIdx1 = DAG.getConstantPool(C1, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00004915
Dale Johannesenace16102009-02-03 19:33:06 +00004916 SDValue XR1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
4917 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands6b6aeb32008-10-22 11:24:12 +00004918 Op.getOperand(0),
4919 DAG.getIntPtrConstant(1)));
Dale Johannesenace16102009-02-03 19:33:06 +00004920 SDValue XR2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
4921 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands6b6aeb32008-10-22 11:24:12 +00004922 Op.getOperand(0),
4923 DAG.getIntPtrConstant(0)));
Nate Begeman9008ca62009-04-27 18:41:29 +00004924 SDValue Unpck1 = getUnpackl(DAG, dl, MVT::v4i32, XR1, XR2);
Dale Johannesenace16102009-02-03 19:33:06 +00004925 SDValue CLod0 = DAG.getLoad(MVT::v4i32, dl, DAG.getEntryNode(), CPIdx0,
Bill Wendling8b8a6362009-01-17 03:56:04 +00004926 PseudoSourceValue::getConstantPool(), 0,
4927 false, 16);
Nate Begeman9008ca62009-04-27 18:41:29 +00004928 SDValue Unpck2 = getUnpackl(DAG, dl, MVT::v4i32, Unpck1, CLod0);
Dale Johannesenace16102009-02-03 19:33:06 +00004929 SDValue XR2F = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Unpck2);
4930 SDValue CLod1 = DAG.getLoad(MVT::v2f64, dl, CLod0.getValue(1), CPIdx1,
Bill Wendling8b8a6362009-01-17 03:56:04 +00004931 PseudoSourceValue::getConstantPool(), 0,
4932 false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00004933 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::v2f64, XR2F, CLod1);
Bill Wendling8b8a6362009-01-17 03:56:04 +00004934
Dale Johannesen1c15bf52008-10-21 20:50:01 +00004935 // Add the halves; easiest way is to swap them into another reg first.
Nate Begeman9008ca62009-04-27 18:41:29 +00004936 int ShufMask[2] = { 1, -1 };
4937 SDValue Shuf = DAG.getVectorShuffle(MVT::v2f64, dl, Sub,
4938 DAG.getUNDEF(MVT::v2f64), ShufMask);
Dale Johannesenace16102009-02-03 19:33:06 +00004939 SDValue Add = DAG.getNode(ISD::FADD, dl, MVT::v2f64, Shuf, Sub);
4940 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Add,
Dale Johannesen1c15bf52008-10-21 20:50:01 +00004941 DAG.getIntPtrConstant(0));
4942}
4943
Bill Wendling8b8a6362009-01-17 03:56:04 +00004944// LowerUINT_TO_FP_i32 - 32-bit unsigned integer to float expansion.
4945SDValue X86TargetLowering::LowerUINT_TO_FP_i32(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004946 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00004947 // FP constant to bias correct the final result.
4948 SDValue Bias = DAG.getConstantFP(BitsToDouble(0x4330000000000000ULL),
4949 MVT::f64);
4950
4951 // Load the 32-bit value into an XMM register.
Dale Johannesenace16102009-02-03 19:33:06 +00004952 SDValue Load = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
4953 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Bill Wendling8b8a6362009-01-17 03:56:04 +00004954 Op.getOperand(0),
4955 DAG.getIntPtrConstant(0)));
4956
Dale Johannesenace16102009-02-03 19:33:06 +00004957 Load = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
4958 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Load),
Bill Wendling8b8a6362009-01-17 03:56:04 +00004959 DAG.getIntPtrConstant(0));
4960
4961 // Or the load with the bias.
Dale Johannesenace16102009-02-03 19:33:06 +00004962 SDValue Or = DAG.getNode(ISD::OR, dl, MVT::v2i64,
4963 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64,
4964 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Evan Cheng50c3dfe2009-01-19 08:19:57 +00004965 MVT::v2f64, Load)),
Dale Johannesenace16102009-02-03 19:33:06 +00004966 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64,
4967 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Evan Cheng50c3dfe2009-01-19 08:19:57 +00004968 MVT::v2f64, Bias)));
Dale Johannesenace16102009-02-03 19:33:06 +00004969 Or = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
4970 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Or),
Bill Wendling8b8a6362009-01-17 03:56:04 +00004971 DAG.getIntPtrConstant(0));
4972
4973 // Subtract the bias.
Dale Johannesenace16102009-02-03 19:33:06 +00004974 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::f64, Or, Bias);
Bill Wendling8b8a6362009-01-17 03:56:04 +00004975
4976 // Handle final rounding.
Bill Wendling030939c2009-01-17 07:40:19 +00004977 MVT DestVT = Op.getValueType();
4978
4979 if (DestVT.bitsLT(MVT::f64)) {
Dale Johannesenace16102009-02-03 19:33:06 +00004980 return DAG.getNode(ISD::FP_ROUND, dl, DestVT, Sub,
Bill Wendling030939c2009-01-17 07:40:19 +00004981 DAG.getIntPtrConstant(0));
4982 } else if (DestVT.bitsGT(MVT::f64)) {
Dale Johannesenace16102009-02-03 19:33:06 +00004983 return DAG.getNode(ISD::FP_EXTEND, dl, DestVT, Sub);
Bill Wendling030939c2009-01-17 07:40:19 +00004984 }
4985
4986 // Handle final rounding.
4987 return Sub;
Bill Wendling8b8a6362009-01-17 03:56:04 +00004988}
4989
4990SDValue X86TargetLowering::LowerUINT_TO_FP(SDValue Op, SelectionDAG &DAG) {
Evan Chenga06ec9e2009-01-19 08:08:22 +00004991 SDValue N0 = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004992 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00004993
Evan Chenga06ec9e2009-01-19 08:08:22 +00004994 // Now not UINT_TO_FP is legal (it's marked custom), dag combiner won't
4995 // optimize it to a SINT_TO_FP when the sign bit is known zero. Perform
4996 // the optimization here.
4997 if (DAG.SignBitIsZero(N0))
Dale Johannesenace16102009-02-03 19:33:06 +00004998 return DAG.getNode(ISD::SINT_TO_FP, dl, Op.getValueType(), N0);
Evan Chenga06ec9e2009-01-19 08:08:22 +00004999
5000 MVT SrcVT = N0.getValueType();
Bill Wendling8b8a6362009-01-17 03:56:04 +00005001 if (SrcVT == MVT::i64) {
Eli Friedman36df4992009-05-27 00:47:34 +00005002 // We only handle SSE2 f64 target here; caller can expand the rest.
Bill Wendling8b8a6362009-01-17 03:56:04 +00005003 if (Op.getValueType() != MVT::f64 || !X86ScalarSSEf64)
Daniel Dunbar82205572009-05-26 21:27:02 +00005004 return SDValue();
Bill Wendling030939c2009-01-17 07:40:19 +00005005
Bill Wendling8b8a6362009-01-17 03:56:04 +00005006 return LowerUINT_TO_FP_i64(Op, DAG);
Eli Friedman948e95a2009-05-23 09:59:16 +00005007 } else if (SrcVT == MVT::i32 && X86ScalarSSEf64) {
Bill Wendling8b8a6362009-01-17 03:56:04 +00005008 return LowerUINT_TO_FP_i32(Op, DAG);
5009 }
5010
Eli Friedman948e95a2009-05-23 09:59:16 +00005011 assert(SrcVT == MVT::i32 && "Unknown UINT_TO_FP to lower!");
5012
5013 // Make a 64-bit buffer, and use it to build an FILD.
5014 SDValue StackSlot = DAG.CreateStackTemporary(MVT::i64);
5015 SDValue WordOff = DAG.getConstant(4, getPointerTy());
5016 SDValue OffsetSlot = DAG.getNode(ISD::ADD, dl,
5017 getPointerTy(), StackSlot, WordOff);
5018 SDValue Store1 = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
5019 StackSlot, NULL, 0);
5020 SDValue Store2 = DAG.getStore(Store1, dl, DAG.getConstant(0, MVT::i32),
5021 OffsetSlot, NULL, 0);
5022 return BuildFILD(Op, MVT::i64, Store2, StackSlot, DAG);
Bill Wendling8b8a6362009-01-17 03:56:04 +00005023}
5024
Dan Gohman475871a2008-07-27 21:46:04 +00005025std::pair<SDValue,SDValue> X86TargetLowering::
Eli Friedman948e95a2009-05-23 09:59:16 +00005026FP_TO_INTHelper(SDValue Op, SelectionDAG &DAG, bool IsSigned) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005027 DebugLoc dl = Op.getDebugLoc();
Eli Friedman948e95a2009-05-23 09:59:16 +00005028
5029 MVT DstTy = Op.getValueType();
5030
5031 if (!IsSigned) {
5032 assert(DstTy == MVT::i32 && "Unexpected FP_TO_UINT");
5033 DstTy = MVT::i64;
5034 }
5035
5036 assert(DstTy.getSimpleVT() <= MVT::i64 &&
5037 DstTy.getSimpleVT() >= MVT::i16 &&
Evan Cheng0db9fe62006-04-25 20:13:52 +00005038 "Unknown FP_TO_SINT to lower!");
Evan Cheng0db9fe62006-04-25 20:13:52 +00005039
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00005040 // These are really Legal.
Eli Friedman948e95a2009-05-23 09:59:16 +00005041 if (DstTy == MVT::i32 &&
Chris Lattner78631162008-01-16 06:24:21 +00005042 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00005043 return std::make_pair(SDValue(), SDValue());
Dale Johannesen73328d12007-09-19 23:55:34 +00005044 if (Subtarget->is64Bit() &&
Eli Friedman948e95a2009-05-23 09:59:16 +00005045 DstTy == MVT::i64 &&
Eli Friedman36df4992009-05-27 00:47:34 +00005046 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00005047 return std::make_pair(SDValue(), SDValue());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00005048
Evan Cheng87c89352007-10-15 20:11:21 +00005049 // We lower FP->sint64 into FISTP64, followed by a load, all to a temporary
5050 // stack slot.
5051 MachineFunction &MF = DAG.getMachineFunction();
Eli Friedman948e95a2009-05-23 09:59:16 +00005052 unsigned MemSize = DstTy.getSizeInBits()/8;
Evan Cheng87c89352007-10-15 20:11:21 +00005053 int SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize);
Dan Gohman475871a2008-07-27 21:46:04 +00005054 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Eli Friedman948e95a2009-05-23 09:59:16 +00005055
Evan Cheng0db9fe62006-04-25 20:13:52 +00005056 unsigned Opc;
Eli Friedman948e95a2009-05-23 09:59:16 +00005057 switch (DstTy.getSimpleVT()) {
Chris Lattner27a6c732007-11-24 07:07:01 +00005058 default: assert(0 && "Invalid FP_TO_SINT to lower!");
5059 case MVT::i16: Opc = X86ISD::FP_TO_INT16_IN_MEM; break;
5060 case MVT::i32: Opc = X86ISD::FP_TO_INT32_IN_MEM; break;
5061 case MVT::i64: Opc = X86ISD::FP_TO_INT64_IN_MEM; break;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005062 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005063
Dan Gohman475871a2008-07-27 21:46:04 +00005064 SDValue Chain = DAG.getEntryNode();
5065 SDValue Value = Op.getOperand(0);
Chris Lattner78631162008-01-16 06:24:21 +00005066 if (isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType())) {
Eli Friedman948e95a2009-05-23 09:59:16 +00005067 assert(DstTy == MVT::i64 && "Invalid FP_TO_SINT to lower!");
Dale Johannesenace16102009-02-03 19:33:06 +00005068 Chain = DAG.getStore(Chain, dl, Value, StackSlot,
Dan Gohmana54cf172008-07-11 22:44:52 +00005069 PseudoSourceValue::getFixedStack(SSFI), 0);
Dale Johannesen849f2142007-07-03 00:53:03 +00005070 SDVTList Tys = DAG.getVTList(Op.getOperand(0).getValueType(), MVT::Other);
Dan Gohman475871a2008-07-27 21:46:04 +00005071 SDValue Ops[] = {
Chris Lattner5a88b832007-02-25 07:10:00 +00005072 Chain, StackSlot, DAG.getValueType(Op.getOperand(0).getValueType())
5073 };
Dale Johannesenace16102009-02-03 19:33:06 +00005074 Value = DAG.getNode(X86ISD::FLD, dl, Tys, Ops, 3);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005075 Chain = Value.getValue(1);
5076 SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize);
5077 StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
5078 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005079
Evan Cheng0db9fe62006-04-25 20:13:52 +00005080 // Build the FP_TO_INT*_IN_MEM
Dan Gohman475871a2008-07-27 21:46:04 +00005081 SDValue Ops[] = { Chain, Value, StackSlot };
Dale Johannesenace16102009-02-03 19:33:06 +00005082 SDValue FIST = DAG.getNode(Opc, dl, MVT::Other, Ops, 3);
Evan Chengd9558e02006-01-06 00:43:03 +00005083
Chris Lattner27a6c732007-11-24 07:07:01 +00005084 return std::make_pair(FIST, StackSlot);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005085}
5086
Dan Gohman475871a2008-07-27 21:46:04 +00005087SDValue X86TargetLowering::LowerFP_TO_SINT(SDValue Op, SelectionDAG &DAG) {
Eli Friedman23ef1052009-06-06 03:57:58 +00005088 if (Op.getValueType().isVector()) {
5089 if (Op.getValueType() == MVT::v2i32 &&
5090 Op.getOperand(0).getValueType() == MVT::v2f64) {
5091 return Op;
5092 }
5093 return SDValue();
5094 }
5095
Eli Friedman948e95a2009-05-23 09:59:16 +00005096 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG, true);
Dan Gohman475871a2008-07-27 21:46:04 +00005097 SDValue FIST = Vals.first, StackSlot = Vals.second;
Eli Friedman36df4992009-05-27 00:47:34 +00005098 // If FP_TO_INTHelper failed, the node is actually supposed to be Legal.
5099 if (FIST.getNode() == 0) return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00005100
Chris Lattner27a6c732007-11-24 07:07:01 +00005101 // Load the result.
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005102 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
Dale Johannesenace16102009-02-03 19:33:06 +00005103 FIST, StackSlot, NULL, 0);
Chris Lattner27a6c732007-11-24 07:07:01 +00005104}
5105
Eli Friedman948e95a2009-05-23 09:59:16 +00005106SDValue X86TargetLowering::LowerFP_TO_UINT(SDValue Op, SelectionDAG &DAG) {
5107 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG, false);
5108 SDValue FIST = Vals.first, StackSlot = Vals.second;
5109 assert(FIST.getNode() && "Unexpected failure");
5110
5111 // Load the result.
5112 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
5113 FIST, StackSlot, NULL, 0);
5114}
5115
Dan Gohman475871a2008-07-27 21:46:04 +00005116SDValue X86TargetLowering::LowerFABS(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005117 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00005118 MVT VT = Op.getValueType();
5119 MVT EltVT = VT;
5120 if (VT.isVector())
5121 EltVT = VT.getVectorElementType();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005122 std::vector<Constant*> CV;
Dan Gohman20382522007-07-10 00:05:58 +00005123 if (EltVT == MVT::f64) {
Chris Lattner02a260a2008-04-20 00:41:09 +00005124 Constant *C = ConstantFP::get(APFloat(APInt(64, ~(1ULL << 63))));
Dan Gohman20382522007-07-10 00:05:58 +00005125 CV.push_back(C);
5126 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005127 } else {
Chris Lattner02a260a2008-04-20 00:41:09 +00005128 Constant *C = ConstantFP::get(APFloat(APInt(32, ~(1U << 31))));
Dan Gohman20382522007-07-10 00:05:58 +00005129 CV.push_back(C);
5130 CV.push_back(C);
5131 CV.push_back(C);
5132 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005133 }
Dan Gohmand3006222007-07-27 17:16:43 +00005134 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005135 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005136 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Dan Gohman3069b872008-02-07 18:41:25 +00005137 PseudoSourceValue::getConstantPool(), 0,
Dan Gohmand3006222007-07-27 17:16:43 +00005138 false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005139 return DAG.getNode(X86ISD::FAND, dl, VT, Op.getOperand(0), Mask);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005140}
5141
Dan Gohman475871a2008-07-27 21:46:04 +00005142SDValue X86TargetLowering::LowerFNEG(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005143 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00005144 MVT VT = Op.getValueType();
5145 MVT EltVT = VT;
Evan Chengd4d01b72007-07-19 23:36:01 +00005146 unsigned EltNum = 1;
Duncan Sands83ec4b62008-06-06 12:08:01 +00005147 if (VT.isVector()) {
5148 EltVT = VT.getVectorElementType();
5149 EltNum = VT.getVectorNumElements();
Evan Chengd4d01b72007-07-19 23:36:01 +00005150 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00005151 std::vector<Constant*> CV;
Dan Gohman20382522007-07-10 00:05:58 +00005152 if (EltVT == MVT::f64) {
Chris Lattner02a260a2008-04-20 00:41:09 +00005153 Constant *C = ConstantFP::get(APFloat(APInt(64, 1ULL << 63)));
Dan Gohman20382522007-07-10 00:05:58 +00005154 CV.push_back(C);
5155 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005156 } else {
Chris Lattner02a260a2008-04-20 00:41:09 +00005157 Constant *C = ConstantFP::get(APFloat(APInt(32, 1U << 31)));
Dan Gohman20382522007-07-10 00:05:58 +00005158 CV.push_back(C);
5159 CV.push_back(C);
5160 CV.push_back(C);
5161 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005162 }
Dan Gohmand3006222007-07-27 17:16:43 +00005163 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005164 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005165 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Dan Gohman3069b872008-02-07 18:41:25 +00005166 PseudoSourceValue::getConstantPool(), 0,
Dan Gohmand3006222007-07-27 17:16:43 +00005167 false, 16);
Duncan Sands83ec4b62008-06-06 12:08:01 +00005168 if (VT.isVector()) {
Dale Johannesenace16102009-02-03 19:33:06 +00005169 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
5170 DAG.getNode(ISD::XOR, dl, MVT::v2i64,
Scott Michelfdc40a02009-02-17 22:15:04 +00005171 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00005172 Op.getOperand(0)),
5173 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, Mask)));
Evan Chengd4d01b72007-07-19 23:36:01 +00005174 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00005175 return DAG.getNode(X86ISD::FXOR, dl, VT, Op.getOperand(0), Mask);
Evan Chengd4d01b72007-07-19 23:36:01 +00005176 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00005177}
5178
Dan Gohman475871a2008-07-27 21:46:04 +00005179SDValue X86TargetLowering::LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) {
5180 SDValue Op0 = Op.getOperand(0);
5181 SDValue Op1 = Op.getOperand(1);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005182 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00005183 MVT VT = Op.getValueType();
5184 MVT SrcVT = Op1.getValueType();
Evan Cheng73d6cf12007-01-05 21:37:56 +00005185
5186 // If second operand is smaller, extend it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00005187 if (SrcVT.bitsLT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00005188 Op1 = DAG.getNode(ISD::FP_EXTEND, dl, VT, Op1);
Evan Cheng73d6cf12007-01-05 21:37:56 +00005189 SrcVT = VT;
5190 }
Dale Johannesen61c7ef32007-10-21 01:07:44 +00005191 // And if it is bigger, shrink it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00005192 if (SrcVT.bitsGT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00005193 Op1 = DAG.getNode(ISD::FP_ROUND, dl, VT, Op1, DAG.getIntPtrConstant(1));
Dale Johannesen61c7ef32007-10-21 01:07:44 +00005194 SrcVT = VT;
Dale Johannesen61c7ef32007-10-21 01:07:44 +00005195 }
5196
5197 // At this point the operands and the result should have the same
5198 // type, and that won't be f80 since that is not custom lowered.
Evan Cheng73d6cf12007-01-05 21:37:56 +00005199
Evan Cheng68c47cb2007-01-05 07:55:56 +00005200 // First get the sign bit of second operand.
5201 std::vector<Constant*> CV;
5202 if (SrcVT == MVT::f64) {
Chris Lattner02a260a2008-04-20 00:41:09 +00005203 CV.push_back(ConstantFP::get(APFloat(APInt(64, 1ULL << 63))));
5204 CV.push_back(ConstantFP::get(APFloat(APInt(64, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00005205 } else {
Chris Lattner02a260a2008-04-20 00:41:09 +00005206 CV.push_back(ConstantFP::get(APFloat(APInt(32, 1U << 31))));
5207 CV.push_back(ConstantFP::get(APFloat(APInt(32, 0))));
5208 CV.push_back(ConstantFP::get(APFloat(APInt(32, 0))));
5209 CV.push_back(ConstantFP::get(APFloat(APInt(32, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00005210 }
Dan Gohmand3006222007-07-27 17:16:43 +00005211 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005212 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005213 SDValue Mask1 = DAG.getLoad(SrcVT, dl, DAG.getEntryNode(), CPIdx,
Dan Gohman3069b872008-02-07 18:41:25 +00005214 PseudoSourceValue::getConstantPool(), 0,
Dan Gohmand3006222007-07-27 17:16:43 +00005215 false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005216 SDValue SignBit = DAG.getNode(X86ISD::FAND, dl, SrcVT, Op1, Mask1);
Evan Cheng68c47cb2007-01-05 07:55:56 +00005217
5218 // Shift sign bit right or left if the two operands have different types.
Duncan Sands8e4eb092008-06-08 20:54:56 +00005219 if (SrcVT.bitsGT(VT)) {
Evan Cheng68c47cb2007-01-05 07:55:56 +00005220 // Op0 is MVT::f32, Op1 is MVT::f64.
Dale Johannesenace16102009-02-03 19:33:06 +00005221 SignBit = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2f64, SignBit);
5222 SignBit = DAG.getNode(X86ISD::FSRL, dl, MVT::v2f64, SignBit,
Evan Cheng68c47cb2007-01-05 07:55:56 +00005223 DAG.getConstant(32, MVT::i32));
Dale Johannesenace16102009-02-03 19:33:06 +00005224 SignBit = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4f32, SignBit);
5225 SignBit = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f32, SignBit,
Chris Lattner0bd48932008-01-17 07:00:52 +00005226 DAG.getIntPtrConstant(0));
Evan Cheng68c47cb2007-01-05 07:55:56 +00005227 }
5228
Evan Cheng73d6cf12007-01-05 21:37:56 +00005229 // Clear first operand sign bit.
5230 CV.clear();
5231 if (VT == MVT::f64) {
Chris Lattner02a260a2008-04-20 00:41:09 +00005232 CV.push_back(ConstantFP::get(APFloat(APInt(64, ~(1ULL << 63)))));
5233 CV.push_back(ConstantFP::get(APFloat(APInt(64, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00005234 } else {
Chris Lattner02a260a2008-04-20 00:41:09 +00005235 CV.push_back(ConstantFP::get(APFloat(APInt(32, ~(1U << 31)))));
5236 CV.push_back(ConstantFP::get(APFloat(APInt(32, 0))));
5237 CV.push_back(ConstantFP::get(APFloat(APInt(32, 0))));
5238 CV.push_back(ConstantFP::get(APFloat(APInt(32, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00005239 }
Dan Gohmand3006222007-07-27 17:16:43 +00005240 C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005241 CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005242 SDValue Mask2 = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Dan Gohman3069b872008-02-07 18:41:25 +00005243 PseudoSourceValue::getConstantPool(), 0,
Dan Gohmand3006222007-07-27 17:16:43 +00005244 false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005245 SDValue Val = DAG.getNode(X86ISD::FAND, dl, VT, Op0, Mask2);
Evan Cheng73d6cf12007-01-05 21:37:56 +00005246
5247 // Or the value with the sign bit.
Dale Johannesenace16102009-02-03 19:33:06 +00005248 return DAG.getNode(X86ISD::FOR, dl, VT, Val, SignBit);
Evan Cheng68c47cb2007-01-05 07:55:56 +00005249}
5250
Dan Gohman076aee32009-03-04 19:44:21 +00005251/// Emit nodes that will be selected as "test Op0,Op0", or something
5252/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00005253SDValue X86TargetLowering::EmitTest(SDValue Op, unsigned X86CC,
5254 SelectionDAG &DAG) {
Dan Gohman076aee32009-03-04 19:44:21 +00005255 DebugLoc dl = Op.getDebugLoc();
5256
Dan Gohman31125812009-03-07 01:58:32 +00005257 // CF and OF aren't always set the way we want. Determine which
5258 // of these we need.
5259 bool NeedCF = false;
5260 bool NeedOF = false;
5261 switch (X86CC) {
5262 case X86::COND_A: case X86::COND_AE:
5263 case X86::COND_B: case X86::COND_BE:
5264 NeedCF = true;
5265 break;
5266 case X86::COND_G: case X86::COND_GE:
5267 case X86::COND_L: case X86::COND_LE:
5268 case X86::COND_O: case X86::COND_NO:
5269 NeedOF = true;
5270 break;
5271 default: break;
5272 }
5273
Dan Gohman076aee32009-03-04 19:44:21 +00005274 // See if we can use the EFLAGS value from the operand instead of
Dan Gohman31125812009-03-07 01:58:32 +00005275 // doing a separate TEST. TEST always sets OF and CF to 0, so unless
5276 // we prove that the arithmetic won't overflow, we can't use OF or CF.
5277 if (Op.getResNo() == 0 && !NeedOF && !NeedCF) {
Dan Gohman076aee32009-03-04 19:44:21 +00005278 unsigned Opcode = 0;
Dan Gohman51bb4742009-03-05 21:29:28 +00005279 unsigned NumOperands = 0;
Dan Gohman076aee32009-03-04 19:44:21 +00005280 switch (Op.getNode()->getOpcode()) {
5281 case ISD::ADD:
5282 // Due to an isel shortcoming, be conservative if this add is likely to
5283 // be selected as part of a load-modify-store instruction. When the root
5284 // node in a match is a store, isel doesn't know how to remap non-chain
5285 // non-flag uses of other nodes in the match, such as the ADD in this
5286 // case. This leads to the ADD being left around and reselected, with
5287 // the result being two adds in the output.
5288 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
5289 UE = Op.getNode()->use_end(); UI != UE; ++UI)
5290 if (UI->getOpcode() == ISD::STORE)
5291 goto default_case;
Dan Gohman076aee32009-03-04 19:44:21 +00005292 if (ConstantSDNode *C =
Dan Gohman4bfcf2a2009-03-05 19:32:48 +00005293 dyn_cast<ConstantSDNode>(Op.getNode()->getOperand(1))) {
5294 // An add of one will be selected as an INC.
Dan Gohman076aee32009-03-04 19:44:21 +00005295 if (C->getAPIntValue() == 1) {
5296 Opcode = X86ISD::INC;
Dan Gohman51bb4742009-03-05 21:29:28 +00005297 NumOperands = 1;
Dan Gohman076aee32009-03-04 19:44:21 +00005298 break;
5299 }
Dan Gohman4bfcf2a2009-03-05 19:32:48 +00005300 // An add of negative one (subtract of one) will be selected as a DEC.
5301 if (C->getAPIntValue().isAllOnesValue()) {
5302 Opcode = X86ISD::DEC;
Dan Gohman51bb4742009-03-05 21:29:28 +00005303 NumOperands = 1;
Dan Gohman4bfcf2a2009-03-05 19:32:48 +00005304 break;
5305 }
5306 }
Dan Gohman076aee32009-03-04 19:44:21 +00005307 // Otherwise use a regular EFLAGS-setting add.
5308 Opcode = X86ISD::ADD;
Dan Gohman51bb4742009-03-05 21:29:28 +00005309 NumOperands = 2;
Dan Gohman076aee32009-03-04 19:44:21 +00005310 break;
5311 case ISD::SUB:
5312 // Due to the ISEL shortcoming noted above, be conservative if this sub is
5313 // likely to be selected as part of a load-modify-store instruction.
5314 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
5315 UE = Op.getNode()->use_end(); UI != UE; ++UI)
5316 if (UI->getOpcode() == ISD::STORE)
5317 goto default_case;
Dan Gohman076aee32009-03-04 19:44:21 +00005318 // Otherwise use a regular EFLAGS-setting sub.
5319 Opcode = X86ISD::SUB;
Dan Gohman51bb4742009-03-05 21:29:28 +00005320 NumOperands = 2;
Dan Gohman076aee32009-03-04 19:44:21 +00005321 break;
5322 case X86ISD::ADD:
5323 case X86ISD::SUB:
5324 case X86ISD::INC:
5325 case X86ISD::DEC:
5326 return SDValue(Op.getNode(), 1);
5327 default:
5328 default_case:
5329 break;
5330 }
5331 if (Opcode != 0) {
Dan Gohmanfc166572009-04-09 23:54:40 +00005332 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::i32);
Dan Gohman076aee32009-03-04 19:44:21 +00005333 SmallVector<SDValue, 4> Ops;
Dan Gohman31125812009-03-07 01:58:32 +00005334 for (unsigned i = 0; i != NumOperands; ++i)
Dan Gohman076aee32009-03-04 19:44:21 +00005335 Ops.push_back(Op.getOperand(i));
Dan Gohmanfc166572009-04-09 23:54:40 +00005336 SDValue New = DAG.getNode(Opcode, dl, VTs, &Ops[0], NumOperands);
Dan Gohman076aee32009-03-04 19:44:21 +00005337 DAG.ReplaceAllUsesWith(Op, New);
5338 return SDValue(New.getNode(), 1);
5339 }
5340 }
5341
5342 // Otherwise just emit a CMP with 0, which is the TEST pattern.
5343 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op,
5344 DAG.getConstant(0, Op.getValueType()));
5345}
5346
5347/// Emit nodes that will be selected as "cmp Op0,Op1", or something
5348/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00005349SDValue X86TargetLowering::EmitCmp(SDValue Op0, SDValue Op1, unsigned X86CC,
5350 SelectionDAG &DAG) {
Dan Gohman076aee32009-03-04 19:44:21 +00005351 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op1))
5352 if (C->getAPIntValue() == 0)
Dan Gohman31125812009-03-07 01:58:32 +00005353 return EmitTest(Op0, X86CC, DAG);
Dan Gohman076aee32009-03-04 19:44:21 +00005354
5355 DebugLoc dl = Op0.getDebugLoc();
5356 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op0, Op1);
5357}
5358
Dan Gohman475871a2008-07-27 21:46:04 +00005359SDValue X86TargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) {
Evan Cheng0488db92007-09-25 01:57:46 +00005360 assert(Op.getValueType() == MVT::i8 && "SetCC type must be 8-bit integer");
Dan Gohman475871a2008-07-27 21:46:04 +00005361 SDValue Op0 = Op.getOperand(0);
5362 SDValue Op1 = Op.getOperand(1);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005363 DebugLoc dl = Op.getDebugLoc();
Chris Lattnere55484e2008-12-25 05:34:37 +00005364 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
Scott Michelfdc40a02009-02-17 22:15:04 +00005365
Dan Gohmane5af2d32009-01-29 01:59:02 +00005366 // Lower (X & (1 << N)) == 0 to BT(X, N).
5367 // Lower ((X >>u N) & 1) != 0 to BT(X, N).
5368 // Lower ((X >>s N) & 1) != 0 to BT(X, N).
Dan Gohman286575c2009-01-13 23:25:30 +00005369 if (Op0.getOpcode() == ISD::AND &&
5370 Op0.hasOneUse() &&
5371 Op1.getOpcode() == ISD::Constant &&
Dan Gohmane5af2d32009-01-29 01:59:02 +00005372 cast<ConstantSDNode>(Op1)->getZExtValue() == 0 &&
Chris Lattnere55484e2008-12-25 05:34:37 +00005373 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
Dan Gohmane5af2d32009-01-29 01:59:02 +00005374 SDValue LHS, RHS;
5375 if (Op0.getOperand(1).getOpcode() == ISD::SHL) {
5376 if (ConstantSDNode *Op010C =
5377 dyn_cast<ConstantSDNode>(Op0.getOperand(1).getOperand(0)))
5378 if (Op010C->getZExtValue() == 1) {
5379 LHS = Op0.getOperand(0);
5380 RHS = Op0.getOperand(1).getOperand(1);
5381 }
5382 } else if (Op0.getOperand(0).getOpcode() == ISD::SHL) {
5383 if (ConstantSDNode *Op000C =
5384 dyn_cast<ConstantSDNode>(Op0.getOperand(0).getOperand(0)))
5385 if (Op000C->getZExtValue() == 1) {
5386 LHS = Op0.getOperand(1);
5387 RHS = Op0.getOperand(0).getOperand(1);
5388 }
5389 } else if (Op0.getOperand(1).getOpcode() == ISD::Constant) {
5390 ConstantSDNode *AndRHS = cast<ConstantSDNode>(Op0.getOperand(1));
5391 SDValue AndLHS = Op0.getOperand(0);
5392 if (AndRHS->getZExtValue() == 1 && AndLHS.getOpcode() == ISD::SRL) {
5393 LHS = AndLHS.getOperand(0);
5394 RHS = AndLHS.getOperand(1);
5395 }
5396 }
Evan Cheng0488db92007-09-25 01:57:46 +00005397
Dan Gohmane5af2d32009-01-29 01:59:02 +00005398 if (LHS.getNode()) {
Chris Lattnere55484e2008-12-25 05:34:37 +00005399 // If LHS is i8, promote it to i16 with any_extend. There is no i8 BT
5400 // instruction. Since the shift amount is in-range-or-undefined, we know
5401 // that doing a bittest on the i16 value is ok. We extend to i32 because
5402 // the encoding for the i16 version is larger than the i32 version.
5403 if (LHS.getValueType() == MVT::i8)
Dale Johannesenace16102009-02-03 19:33:06 +00005404 LHS = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, LHS);
Chris Lattnere55484e2008-12-25 05:34:37 +00005405
5406 // If the operand types disagree, extend the shift amount to match. Since
5407 // BT ignores high bits (like shifts) we can use anyextend.
5408 if (LHS.getValueType() != RHS.getValueType())
Dale Johannesenace16102009-02-03 19:33:06 +00005409 RHS = DAG.getNode(ISD::ANY_EXTEND, dl, LHS.getValueType(), RHS);
Dan Gohmane5af2d32009-01-29 01:59:02 +00005410
Dale Johannesenace16102009-02-03 19:33:06 +00005411 SDValue BT = DAG.getNode(X86ISD::BT, dl, MVT::i32, LHS, RHS);
Dan Gohman653456c2009-01-07 00:15:08 +00005412 unsigned Cond = CC == ISD::SETEQ ? X86::COND_AE : X86::COND_B;
Dale Johannesenace16102009-02-03 19:33:06 +00005413 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
Chris Lattnere55484e2008-12-25 05:34:37 +00005414 DAG.getConstant(Cond, MVT::i8), BT);
5415 }
5416 }
5417
5418 bool isFP = Op.getOperand(1).getValueType().isFloatingPoint();
5419 unsigned X86CC = TranslateX86CC(CC, isFP, Op0, Op1, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00005420
Dan Gohman31125812009-03-07 01:58:32 +00005421 SDValue Cond = EmitCmp(Op0, Op1, X86CC, DAG);
Dale Johannesenace16102009-02-03 19:33:06 +00005422 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
Chris Lattner43287082008-12-24 00:11:37 +00005423 DAG.getConstant(X86CC, MVT::i8), Cond);
Evan Cheng0488db92007-09-25 01:57:46 +00005424}
5425
Dan Gohman475871a2008-07-27 21:46:04 +00005426SDValue X86TargetLowering::LowerVSETCC(SDValue Op, SelectionDAG &DAG) {
5427 SDValue Cond;
5428 SDValue Op0 = Op.getOperand(0);
5429 SDValue Op1 = Op.getOperand(1);
5430 SDValue CC = Op.getOperand(2);
Nate Begeman30a0de92008-07-17 16:51:19 +00005431 MVT VT = Op.getValueType();
5432 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
5433 bool isFP = Op.getOperand(1).getValueType().isFloatingPoint();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005434 DebugLoc dl = Op.getDebugLoc();
Nate Begeman30a0de92008-07-17 16:51:19 +00005435
5436 if (isFP) {
5437 unsigned SSECC = 8;
Evan Chenge9d50352008-08-05 22:19:15 +00005438 MVT VT0 = Op0.getValueType();
5439 assert(VT0 == MVT::v4f32 || VT0 == MVT::v2f64);
5440 unsigned Opc = VT0 == MVT::v4f32 ? X86ISD::CMPPS : X86ISD::CMPPD;
Nate Begeman30a0de92008-07-17 16:51:19 +00005441 bool Swap = false;
5442
5443 switch (SetCCOpcode) {
5444 default: break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00005445 case ISD::SETOEQ:
Nate Begeman30a0de92008-07-17 16:51:19 +00005446 case ISD::SETEQ: SSECC = 0; break;
Scott Michelfdc40a02009-02-17 22:15:04 +00005447 case ISD::SETOGT:
Nate Begeman30a0de92008-07-17 16:51:19 +00005448 case ISD::SETGT: Swap = true; // Fallthrough
5449 case ISD::SETLT:
5450 case ISD::SETOLT: SSECC = 1; break;
5451 case ISD::SETOGE:
5452 case ISD::SETGE: Swap = true; // Fallthrough
5453 case ISD::SETLE:
5454 case ISD::SETOLE: SSECC = 2; break;
5455 case ISD::SETUO: SSECC = 3; break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00005456 case ISD::SETUNE:
Nate Begeman30a0de92008-07-17 16:51:19 +00005457 case ISD::SETNE: SSECC = 4; break;
5458 case ISD::SETULE: Swap = true;
5459 case ISD::SETUGE: SSECC = 5; break;
5460 case ISD::SETULT: Swap = true;
5461 case ISD::SETUGT: SSECC = 6; break;
5462 case ISD::SETO: SSECC = 7; break;
5463 }
5464 if (Swap)
5465 std::swap(Op0, Op1);
5466
Nate Begemanfb8ead02008-07-25 19:05:58 +00005467 // In the two special cases we can't handle, emit two comparisons.
Nate Begeman30a0de92008-07-17 16:51:19 +00005468 if (SSECC == 8) {
Nate Begemanfb8ead02008-07-25 19:05:58 +00005469 if (SetCCOpcode == ISD::SETUEQ) {
Dan Gohman475871a2008-07-27 21:46:04 +00005470 SDValue UNORD, EQ;
Dale Johannesenace16102009-02-03 19:33:06 +00005471 UNORD = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(3, MVT::i8));
5472 EQ = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(0, MVT::i8));
5473 return DAG.getNode(ISD::OR, dl, VT, UNORD, EQ);
Nate Begemanfb8ead02008-07-25 19:05:58 +00005474 }
5475 else if (SetCCOpcode == ISD::SETONE) {
Dan Gohman475871a2008-07-27 21:46:04 +00005476 SDValue ORD, NEQ;
Dale Johannesenace16102009-02-03 19:33:06 +00005477 ORD = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(7, MVT::i8));
5478 NEQ = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(4, MVT::i8));
5479 return DAG.getNode(ISD::AND, dl, VT, ORD, NEQ);
Nate Begemanfb8ead02008-07-25 19:05:58 +00005480 }
5481 assert(0 && "Illegal FP comparison");
Nate Begeman30a0de92008-07-17 16:51:19 +00005482 }
5483 // Handle all other FP comparisons here.
Dale Johannesenace16102009-02-03 19:33:06 +00005484 return DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(SSECC, MVT::i8));
Nate Begeman30a0de92008-07-17 16:51:19 +00005485 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005486
Nate Begeman30a0de92008-07-17 16:51:19 +00005487 // We are handling one of the integer comparisons here. Since SSE only has
5488 // GT and EQ comparisons for integer, swapping operands and multiple
5489 // operations may be required for some comparisons.
5490 unsigned Opc = 0, EQOpc = 0, GTOpc = 0;
5491 bool Swap = false, Invert = false, FlipSigns = false;
Scott Michelfdc40a02009-02-17 22:15:04 +00005492
Nate Begeman30a0de92008-07-17 16:51:19 +00005493 switch (VT.getSimpleVT()) {
5494 default: break;
5495 case MVT::v16i8: EQOpc = X86ISD::PCMPEQB; GTOpc = X86ISD::PCMPGTB; break;
5496 case MVT::v8i16: EQOpc = X86ISD::PCMPEQW; GTOpc = X86ISD::PCMPGTW; break;
5497 case MVT::v4i32: EQOpc = X86ISD::PCMPEQD; GTOpc = X86ISD::PCMPGTD; break;
5498 case MVT::v2i64: EQOpc = X86ISD::PCMPEQQ; GTOpc = X86ISD::PCMPGTQ; break;
5499 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005500
Nate Begeman30a0de92008-07-17 16:51:19 +00005501 switch (SetCCOpcode) {
5502 default: break;
5503 case ISD::SETNE: Invert = true;
5504 case ISD::SETEQ: Opc = EQOpc; break;
5505 case ISD::SETLT: Swap = true;
5506 case ISD::SETGT: Opc = GTOpc; break;
5507 case ISD::SETGE: Swap = true;
5508 case ISD::SETLE: Opc = GTOpc; Invert = true; break;
5509 case ISD::SETULT: Swap = true;
5510 case ISD::SETUGT: Opc = GTOpc; FlipSigns = true; break;
5511 case ISD::SETUGE: Swap = true;
5512 case ISD::SETULE: Opc = GTOpc; FlipSigns = true; Invert = true; break;
5513 }
5514 if (Swap)
5515 std::swap(Op0, Op1);
Scott Michelfdc40a02009-02-17 22:15:04 +00005516
Nate Begeman30a0de92008-07-17 16:51:19 +00005517 // Since SSE has no unsigned integer comparisons, we need to flip the sign
5518 // bits of the inputs before performing those operations.
5519 if (FlipSigns) {
5520 MVT EltVT = VT.getVectorElementType();
Duncan Sandsb0d5cdd2009-02-01 18:06:53 +00005521 SDValue SignBit = DAG.getConstant(APInt::getSignBit(EltVT.getSizeInBits()),
5522 EltVT);
Dan Gohman475871a2008-07-27 21:46:04 +00005523 std::vector<SDValue> SignBits(VT.getVectorNumElements(), SignBit);
Evan Chenga87008d2009-02-25 22:49:59 +00005524 SDValue SignVec = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &SignBits[0],
5525 SignBits.size());
Dale Johannesenace16102009-02-03 19:33:06 +00005526 Op0 = DAG.getNode(ISD::XOR, dl, VT, Op0, SignVec);
5527 Op1 = DAG.getNode(ISD::XOR, dl, VT, Op1, SignVec);
Nate Begeman30a0de92008-07-17 16:51:19 +00005528 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005529
Dale Johannesenace16102009-02-03 19:33:06 +00005530 SDValue Result = DAG.getNode(Opc, dl, VT, Op0, Op1);
Nate Begeman30a0de92008-07-17 16:51:19 +00005531
5532 // If the logical-not of the result is required, perform that now.
Bob Wilson4c245462009-01-22 17:39:32 +00005533 if (Invert)
Dale Johannesenace16102009-02-03 19:33:06 +00005534 Result = DAG.getNOT(dl, Result, VT);
Bob Wilson4c245462009-01-22 17:39:32 +00005535
Nate Begeman30a0de92008-07-17 16:51:19 +00005536 return Result;
5537}
Evan Cheng0488db92007-09-25 01:57:46 +00005538
Evan Cheng370e5342008-12-03 08:38:43 +00005539// isX86LogicalCmp - Return true if opcode is a X86 logical comparison.
Dan Gohman076aee32009-03-04 19:44:21 +00005540static bool isX86LogicalCmp(SDValue Op) {
5541 unsigned Opc = Op.getNode()->getOpcode();
5542 if (Opc == X86ISD::CMP || Opc == X86ISD::COMI || Opc == X86ISD::UCOMI)
5543 return true;
5544 if (Op.getResNo() == 1 &&
5545 (Opc == X86ISD::ADD ||
5546 Opc == X86ISD::SUB ||
5547 Opc == X86ISD::SMUL ||
5548 Opc == X86ISD::UMUL ||
5549 Opc == X86ISD::INC ||
5550 Opc == X86ISD::DEC))
5551 return true;
5552
5553 return false;
Evan Cheng370e5342008-12-03 08:38:43 +00005554}
5555
Dan Gohman475871a2008-07-27 21:46:04 +00005556SDValue X86TargetLowering::LowerSELECT(SDValue Op, SelectionDAG &DAG) {
Evan Cheng734503b2006-09-11 02:19:56 +00005557 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00005558 SDValue Cond = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005559 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00005560 SDValue CC;
Evan Cheng9bba8942006-01-26 02:13:10 +00005561
Evan Cheng734503b2006-09-11 02:19:56 +00005562 if (Cond.getOpcode() == ISD::SETCC)
Evan Chenge5f62042007-09-29 00:00:36 +00005563 Cond = LowerSETCC(Cond, DAG);
Evan Cheng734503b2006-09-11 02:19:56 +00005564
Evan Cheng3f41d662007-10-08 22:16:29 +00005565 // If condition flag is set by a X86ISD::CMP, then use it as the condition
5566 // setting operand in place of the X86ISD::SETCC.
Evan Cheng734503b2006-09-11 02:19:56 +00005567 if (Cond.getOpcode() == X86ISD::SETCC) {
5568 CC = Cond.getOperand(0);
5569
Dan Gohman475871a2008-07-27 21:46:04 +00005570 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00005571 unsigned Opc = Cmp.getOpcode();
Duncan Sands83ec4b62008-06-06 12:08:01 +00005572 MVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00005573
Evan Cheng3f41d662007-10-08 22:16:29 +00005574 bool IllegalFPCMov = false;
Duncan Sands83ec4b62008-06-06 12:08:01 +00005575 if (VT.isFloatingPoint() && !VT.isVector() &&
Chris Lattner78631162008-01-16 06:24:21 +00005576 !isScalarFPTypeInSSEReg(VT)) // FPStack?
Dan Gohman7810bfe2008-09-26 21:54:37 +00005577 IllegalFPCMov = !hasFPCMov(cast<ConstantSDNode>(CC)->getSExtValue());
Scott Michelfdc40a02009-02-17 22:15:04 +00005578
Chris Lattnerd1980a52009-03-12 06:52:53 +00005579 if ((isX86LogicalCmp(Cmp) && !IllegalFPCMov) ||
5580 Opc == X86ISD::BT) { // FIXME
Evan Cheng3f41d662007-10-08 22:16:29 +00005581 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00005582 addTest = false;
5583 }
5584 }
5585
5586 if (addTest) {
5587 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Dan Gohman31125812009-03-07 01:58:32 +00005588 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00005589 }
5590
Dan Gohmanfc166572009-04-09 23:54:40 +00005591 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +00005592 SmallVector<SDValue, 4> Ops;
Evan Cheng0488db92007-09-25 01:57:46 +00005593 // X86ISD::CMOV means set the result (which is operand 1) to the RHS if
5594 // condition is true.
5595 Ops.push_back(Op.getOperand(2));
5596 Ops.push_back(Op.getOperand(1));
5597 Ops.push_back(CC);
5598 Ops.push_back(Cond);
Dan Gohmanfc166572009-04-09 23:54:40 +00005599 return DAG.getNode(X86ISD::CMOV, dl, VTs, &Ops[0], Ops.size());
Evan Cheng0488db92007-09-25 01:57:46 +00005600}
5601
Evan Cheng370e5342008-12-03 08:38:43 +00005602// isAndOrOfSingleUseSetCCs - Return true if node is an ISD::AND or
5603// ISD::OR of two X86ISD::SETCC nodes each of which has no other use apart
5604// from the AND / OR.
5605static bool isAndOrOfSetCCs(SDValue Op, unsigned &Opc) {
5606 Opc = Op.getOpcode();
5607 if (Opc != ISD::OR && Opc != ISD::AND)
5608 return false;
5609 return (Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
5610 Op.getOperand(0).hasOneUse() &&
5611 Op.getOperand(1).getOpcode() == X86ISD::SETCC &&
5612 Op.getOperand(1).hasOneUse());
5613}
5614
Evan Cheng961d6d42009-02-02 08:19:07 +00005615// isXor1OfSetCC - Return true if node is an ISD::XOR of a X86ISD::SETCC and
5616// 1 and that the SETCC node has a single use.
Evan Cheng67ad9db2009-02-02 08:07:36 +00005617static bool isXor1OfSetCC(SDValue Op) {
5618 if (Op.getOpcode() != ISD::XOR)
5619 return false;
5620 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
5621 if (N1C && N1C->getAPIntValue() == 1) {
5622 return Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
5623 Op.getOperand(0).hasOneUse();
5624 }
5625 return false;
5626}
5627
Dan Gohman475871a2008-07-27 21:46:04 +00005628SDValue X86TargetLowering::LowerBRCOND(SDValue Op, SelectionDAG &DAG) {
Evan Cheng734503b2006-09-11 02:19:56 +00005629 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00005630 SDValue Chain = Op.getOperand(0);
5631 SDValue Cond = Op.getOperand(1);
5632 SDValue Dest = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005633 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00005634 SDValue CC;
Evan Cheng734503b2006-09-11 02:19:56 +00005635
Evan Cheng0db9fe62006-04-25 20:13:52 +00005636 if (Cond.getOpcode() == ISD::SETCC)
Evan Chenge5f62042007-09-29 00:00:36 +00005637 Cond = LowerSETCC(Cond, DAG);
Chris Lattnere55484e2008-12-25 05:34:37 +00005638#if 0
5639 // FIXME: LowerXALUO doesn't handle these!!
Bill Wendlingd350e022008-12-12 21:15:41 +00005640 else if (Cond.getOpcode() == X86ISD::ADD ||
5641 Cond.getOpcode() == X86ISD::SUB ||
5642 Cond.getOpcode() == X86ISD::SMUL ||
5643 Cond.getOpcode() == X86ISD::UMUL)
Bill Wendling74c37652008-12-09 22:08:41 +00005644 Cond = LowerXALUO(Cond, DAG);
Chris Lattnere55484e2008-12-25 05:34:37 +00005645#endif
Scott Michelfdc40a02009-02-17 22:15:04 +00005646
Evan Cheng3f41d662007-10-08 22:16:29 +00005647 // If condition flag is set by a X86ISD::CMP, then use it as the condition
5648 // setting operand in place of the X86ISD::SETCC.
Evan Cheng0db9fe62006-04-25 20:13:52 +00005649 if (Cond.getOpcode() == X86ISD::SETCC) {
Evan Cheng734503b2006-09-11 02:19:56 +00005650 CC = Cond.getOperand(0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005651
Dan Gohman475871a2008-07-27 21:46:04 +00005652 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00005653 unsigned Opc = Cmp.getOpcode();
Chris Lattnere55484e2008-12-25 05:34:37 +00005654 // FIXME: WHY THE SPECIAL CASING OF LogicalCmp??
Dan Gohman076aee32009-03-04 19:44:21 +00005655 if (isX86LogicalCmp(Cmp) || Opc == X86ISD::BT) {
Evan Cheng3f41d662007-10-08 22:16:29 +00005656 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00005657 addTest = false;
Bill Wendling61edeb52008-12-02 01:06:39 +00005658 } else {
Evan Cheng370e5342008-12-03 08:38:43 +00005659 switch (cast<ConstantSDNode>(CC)->getZExtValue()) {
Bill Wendling0ea25cb2008-12-03 08:32:02 +00005660 default: break;
5661 case X86::COND_O:
Dan Gohman653456c2009-01-07 00:15:08 +00005662 case X86::COND_B:
Chris Lattnere55484e2008-12-25 05:34:37 +00005663 // These can only come from an arithmetic instruction with overflow,
5664 // e.g. SADDO, UADDO.
Bill Wendling0ea25cb2008-12-03 08:32:02 +00005665 Cond = Cond.getNode()->getOperand(1);
5666 addTest = false;
5667 break;
Bill Wendling61edeb52008-12-02 01:06:39 +00005668 }
Evan Cheng0488db92007-09-25 01:57:46 +00005669 }
Evan Cheng370e5342008-12-03 08:38:43 +00005670 } else {
5671 unsigned CondOpc;
5672 if (Cond.hasOneUse() && isAndOrOfSetCCs(Cond, CondOpc)) {
5673 SDValue Cmp = Cond.getOperand(0).getOperand(1);
Evan Cheng370e5342008-12-03 08:38:43 +00005674 if (CondOpc == ISD::OR) {
5675 // Also, recognize the pattern generated by an FCMP_UNE. We can emit
5676 // two branches instead of an explicit OR instruction with a
5677 // separate test.
5678 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00005679 isX86LogicalCmp(Cmp)) {
Evan Cheng370e5342008-12-03 08:38:43 +00005680 CC = Cond.getOperand(0).getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00005681 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00005682 Chain, Dest, CC, Cmp);
5683 CC = Cond.getOperand(1).getOperand(0);
5684 Cond = Cmp;
5685 addTest = false;
5686 }
5687 } else { // ISD::AND
5688 // Also, recognize the pattern generated by an FCMP_OEQ. We can emit
5689 // two branches instead of an explicit AND instruction with a
5690 // separate test. However, we only do this if this block doesn't
5691 // have a fall-through edge, because this requires an explicit
5692 // jmp when the condition is false.
5693 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00005694 isX86LogicalCmp(Cmp) &&
Evan Cheng370e5342008-12-03 08:38:43 +00005695 Op.getNode()->hasOneUse()) {
5696 X86::CondCode CCode =
5697 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
5698 CCode = X86::GetOppositeBranchCondition(CCode);
5699 CC = DAG.getConstant(CCode, MVT::i8);
5700 SDValue User = SDValue(*Op.getNode()->use_begin(), 0);
5701 // Look for an unconditional branch following this conditional branch.
5702 // We need this because we need to reverse the successors in order
5703 // to implement FCMP_OEQ.
5704 if (User.getOpcode() == ISD::BR) {
5705 SDValue FalseBB = User.getOperand(1);
5706 SDValue NewBR =
5707 DAG.UpdateNodeOperands(User, User.getOperand(0), Dest);
5708 assert(NewBR == User);
5709 Dest = FalseBB;
Dan Gohman279c22e2008-10-21 03:29:32 +00005710
Dale Johannesene4d209d2009-02-03 20:21:25 +00005711 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00005712 Chain, Dest, CC, Cmp);
5713 X86::CondCode CCode =
5714 (X86::CondCode)Cond.getOperand(1).getConstantOperandVal(0);
5715 CCode = X86::GetOppositeBranchCondition(CCode);
5716 CC = DAG.getConstant(CCode, MVT::i8);
5717 Cond = Cmp;
5718 addTest = false;
5719 }
5720 }
Dan Gohman279c22e2008-10-21 03:29:32 +00005721 }
Evan Cheng67ad9db2009-02-02 08:07:36 +00005722 } else if (Cond.hasOneUse() && isXor1OfSetCC(Cond)) {
5723 // Recognize for xorb (setcc), 1 patterns. The xor inverts the condition.
5724 // It should be transformed during dag combiner except when the condition
5725 // is set by a arithmetics with overflow node.
5726 X86::CondCode CCode =
5727 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
5728 CCode = X86::GetOppositeBranchCondition(CCode);
5729 CC = DAG.getConstant(CCode, MVT::i8);
5730 Cond = Cond.getOperand(0).getOperand(1);
5731 addTest = false;
Dan Gohman279c22e2008-10-21 03:29:32 +00005732 }
Evan Cheng0488db92007-09-25 01:57:46 +00005733 }
5734
5735 if (addTest) {
5736 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Dan Gohman31125812009-03-07 01:58:32 +00005737 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00005738 }
Dale Johannesene4d209d2009-02-03 20:21:25 +00005739 return DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Dan Gohman279c22e2008-10-21 03:29:32 +00005740 Chain, Dest, CC, Cond);
Evan Cheng0488db92007-09-25 01:57:46 +00005741}
5742
Anton Korobeynikove060b532007-04-17 19:34:00 +00005743
5744// Lower dynamic stack allocation to _alloca call for Cygwin/Mingw targets.
5745// Calls to _alloca is needed to probe the stack when allocating more than 4k
5746// bytes in one go. Touching the stack at 4K increments is necessary to ensure
5747// that the guard pages used by the OS virtual memory manager are allocated in
5748// correct sequence.
Dan Gohman475871a2008-07-27 21:46:04 +00005749SDValue
5750X86TargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00005751 SelectionDAG &DAG) {
Anton Korobeynikove060b532007-04-17 19:34:00 +00005752 assert(Subtarget->isTargetCygMing() &&
5753 "This should be used only on Cygwin/Mingw targets");
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005754 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov096b4612008-06-11 20:16:42 +00005755
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00005756 // Get the inputs.
Dan Gohman475871a2008-07-27 21:46:04 +00005757 SDValue Chain = Op.getOperand(0);
5758 SDValue Size = Op.getOperand(1);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00005759 // FIXME: Ensure alignment here
5760
Dan Gohman475871a2008-07-27 21:46:04 +00005761 SDValue Flag;
Anton Korobeynikov096b4612008-06-11 20:16:42 +00005762
Duncan Sands83ec4b62008-06-06 12:08:01 +00005763 MVT IntPtr = getPointerTy();
5764 MVT SPTy = Subtarget->is64Bit() ? MVT::i64 : MVT::i32;
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00005765
Chris Lattnere563bbc2008-10-11 22:08:30 +00005766 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(0, true));
Anton Korobeynikov096b4612008-06-11 20:16:42 +00005767
Dale Johannesendd64c412009-02-04 00:33:20 +00005768 Chain = DAG.getCopyToReg(Chain, dl, X86::EAX, Size, Flag);
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00005769 Flag = Chain.getValue(1);
5770
5771 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +00005772 SDValue Ops[] = { Chain,
Bill Wendling056292f2008-09-16 21:48:12 +00005773 DAG.getTargetExternalSymbol("_alloca", IntPtr),
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00005774 DAG.getRegister(X86::EAX, IntPtr),
Anton Korobeynikov096b4612008-06-11 20:16:42 +00005775 DAG.getRegister(X86StackPtr, SPTy),
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00005776 Flag };
Dale Johannesene4d209d2009-02-03 20:21:25 +00005777 Chain = DAG.getNode(X86ISD::CALL, dl, NodeTys, Ops, 5);
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00005778 Flag = Chain.getValue(1);
5779
Anton Korobeynikov096b4612008-06-11 20:16:42 +00005780 Chain = DAG.getCALLSEQ_END(Chain,
Chris Lattnere563bbc2008-10-11 22:08:30 +00005781 DAG.getIntPtrConstant(0, true),
5782 DAG.getIntPtrConstant(0, true),
Anton Korobeynikov096b4612008-06-11 20:16:42 +00005783 Flag);
5784
Dale Johannesendd64c412009-02-04 00:33:20 +00005785 Chain = DAG.getCopyFromReg(Chain, dl, X86StackPtr, SPTy).getValue(1);
Anton Korobeynikov096b4612008-06-11 20:16:42 +00005786
Dan Gohman475871a2008-07-27 21:46:04 +00005787 SDValue Ops1[2] = { Chain.getValue(0), Chain };
Dale Johannesene4d209d2009-02-03 20:21:25 +00005788 return DAG.getMergeValues(Ops1, 2, dl);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00005789}
5790
Dan Gohman475871a2008-07-27 21:46:04 +00005791SDValue
Dale Johannesen0f502f62009-02-03 22:26:09 +00005792X86TargetLowering::EmitTargetCodeForMemset(SelectionDAG &DAG, DebugLoc dl,
Bill Wendling6f287b22008-09-30 21:22:07 +00005793 SDValue Chain,
5794 SDValue Dst, SDValue Src,
5795 SDValue Size, unsigned Align,
5796 const Value *DstSV,
Bill Wendling6158d842008-10-01 00:59:58 +00005797 uint64_t DstSVOff) {
Dan Gohman707e0182008-04-12 04:36:06 +00005798 ConstantSDNode *ConstantSize = dyn_cast<ConstantSDNode>(Size);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005799
Bill Wendling6f287b22008-09-30 21:22:07 +00005800 // If not DWORD aligned or size is more than the threshold, call the library.
5801 // The libc version is likely to be faster for these cases. It can use the
5802 // address value and run time information about the CPU.
Evan Cheng1887c1c2008-08-21 21:00:15 +00005803 if ((Align & 3) != 0 ||
Dan Gohman707e0182008-04-12 04:36:06 +00005804 !ConstantSize ||
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005805 ConstantSize->getZExtValue() >
5806 getSubtarget()->getMaxInlineSizeThreshold()) {
Dan Gohman475871a2008-07-27 21:46:04 +00005807 SDValue InFlag(0, 0);
Dan Gohman68d599d2008-04-01 20:38:36 +00005808
5809 // Check to see if there is a specialized entry-point for memory zeroing.
Dan Gohman707e0182008-04-12 04:36:06 +00005810 ConstantSDNode *V = dyn_cast<ConstantSDNode>(Src);
Bill Wendling6f287b22008-09-30 21:22:07 +00005811
Bill Wendling6158d842008-10-01 00:59:58 +00005812 if (const char *bzeroEntry = V &&
5813 V->isNullValue() ? Subtarget->getBZeroEntry() : 0) {
5814 MVT IntPtr = getPointerTy();
5815 const Type *IntPtrTy = TD->getIntPtrType();
Scott Michelfdc40a02009-02-17 22:15:04 +00005816 TargetLowering::ArgListTy Args;
Bill Wendling6158d842008-10-01 00:59:58 +00005817 TargetLowering::ArgListEntry Entry;
5818 Entry.Node = Dst;
5819 Entry.Ty = IntPtrTy;
5820 Args.push_back(Entry);
5821 Entry.Node = Size;
5822 Args.push_back(Entry);
5823 std::pair<SDValue,SDValue> CallResult =
Scott Michelfdc40a02009-02-17 22:15:04 +00005824 LowerCallTo(Chain, Type::VoidTy, false, false, false, false,
Tilmann Scheller6b61cd12009-07-03 06:44:53 +00005825 0, CallingConv::C, false,
Dale Johannesen0f502f62009-02-03 22:26:09 +00005826 DAG.getExternalSymbol(bzeroEntry, IntPtr), Args, DAG, dl);
Bill Wendling6158d842008-10-01 00:59:58 +00005827 return CallResult.second;
Dan Gohman68d599d2008-04-01 20:38:36 +00005828 }
5829
Dan Gohman707e0182008-04-12 04:36:06 +00005830 // Otherwise have the target-independent code call memset.
Dan Gohman475871a2008-07-27 21:46:04 +00005831 return SDValue();
Evan Cheng48090aa2006-03-21 23:01:21 +00005832 }
Evan Chengb9df0ca2006-03-22 02:53:00 +00005833
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005834 uint64_t SizeVal = ConstantSize->getZExtValue();
Dan Gohman475871a2008-07-27 21:46:04 +00005835 SDValue InFlag(0, 0);
Duncan Sands83ec4b62008-06-06 12:08:01 +00005836 MVT AVT;
Dan Gohman475871a2008-07-27 21:46:04 +00005837 SDValue Count;
Dan Gohman707e0182008-04-12 04:36:06 +00005838 ConstantSDNode *ValC = dyn_cast<ConstantSDNode>(Src);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005839 unsigned BytesLeft = 0;
5840 bool TwoRepStos = false;
5841 if (ValC) {
5842 unsigned ValReg;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005843 uint64_t Val = ValC->getZExtValue() & 255;
Evan Cheng5ced1d82006-04-06 23:23:56 +00005844
Evan Cheng0db9fe62006-04-25 20:13:52 +00005845 // If the value is a constant, then we can potentially use larger sets.
5846 switch (Align & 3) {
Evan Cheng1887c1c2008-08-21 21:00:15 +00005847 case 2: // WORD aligned
5848 AVT = MVT::i16;
5849 ValReg = X86::AX;
5850 Val = (Val << 8) | Val;
5851 break;
5852 case 0: // DWORD aligned
5853 AVT = MVT::i32;
5854 ValReg = X86::EAX;
5855 Val = (Val << 8) | Val;
5856 Val = (Val << 16) | Val;
5857 if (Subtarget->is64Bit() && ((Align & 0x7) == 0)) { // QWORD aligned
5858 AVT = MVT::i64;
5859 ValReg = X86::RAX;
5860 Val = (Val << 32) | Val;
5861 }
5862 break;
5863 default: // Byte aligned
5864 AVT = MVT::i8;
5865 ValReg = X86::AL;
5866 Count = DAG.getIntPtrConstant(SizeVal);
5867 break;
Evan Cheng80d428c2006-04-19 22:48:17 +00005868 }
5869
Duncan Sands8e4eb092008-06-08 20:54:56 +00005870 if (AVT.bitsGT(MVT::i8)) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00005871 unsigned UBytes = AVT.getSizeInBits() / 8;
Dan Gohman707e0182008-04-12 04:36:06 +00005872 Count = DAG.getIntPtrConstant(SizeVal / UBytes);
5873 BytesLeft = SizeVal % UBytes;
Evan Cheng25ab6902006-09-08 06:48:29 +00005874 }
5875
Dale Johannesen0f502f62009-02-03 22:26:09 +00005876 Chain = DAG.getCopyToReg(Chain, dl, ValReg, DAG.getConstant(Val, AVT),
Evan Cheng0db9fe62006-04-25 20:13:52 +00005877 InFlag);
5878 InFlag = Chain.getValue(1);
5879 } else {
5880 AVT = MVT::i8;
Dan Gohmanbcda2852008-04-16 01:32:32 +00005881 Count = DAG.getIntPtrConstant(SizeVal);
Dale Johannesen0f502f62009-02-03 22:26:09 +00005882 Chain = DAG.getCopyToReg(Chain, dl, X86::AL, Src, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005883 InFlag = Chain.getValue(1);
Evan Chengb9df0ca2006-03-22 02:53:00 +00005884 }
Evan Chengc78d3b42006-04-24 18:01:45 +00005885
Scott Michelfdc40a02009-02-17 22:15:04 +00005886 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RCX :
Dale Johannesen0f502f62009-02-03 22:26:09 +00005887 X86::ECX,
Evan Cheng25ab6902006-09-08 06:48:29 +00005888 Count, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005889 InFlag = Chain.getValue(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00005890 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RDI :
Dale Johannesen0f502f62009-02-03 22:26:09 +00005891 X86::EDI,
Dan Gohman707e0182008-04-12 04:36:06 +00005892 Dst, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005893 InFlag = Chain.getValue(1);
Evan Chenga0b3afb2006-03-27 07:00:16 +00005894
Chris Lattnerd96d0722007-02-25 06:40:16 +00005895 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +00005896 SmallVector<SDValue, 8> Ops;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005897 Ops.push_back(Chain);
5898 Ops.push_back(DAG.getValueType(AVT));
5899 Ops.push_back(InFlag);
Dale Johannesen0f502f62009-02-03 22:26:09 +00005900 Chain = DAG.getNode(X86ISD::REP_STOS, dl, Tys, &Ops[0], Ops.size());
Evan Chengc78d3b42006-04-24 18:01:45 +00005901
Evan Cheng0db9fe62006-04-25 20:13:52 +00005902 if (TwoRepStos) {
5903 InFlag = Chain.getValue(1);
Dan Gohman707e0182008-04-12 04:36:06 +00005904 Count = Size;
Duncan Sands83ec4b62008-06-06 12:08:01 +00005905 MVT CVT = Count.getValueType();
Dale Johannesen0f502f62009-02-03 22:26:09 +00005906 SDValue Left = DAG.getNode(ISD::AND, dl, CVT, Count,
Evan Cheng25ab6902006-09-08 06:48:29 +00005907 DAG.getConstant((AVT == MVT::i64) ? 7 : 3, CVT));
Scott Michelfdc40a02009-02-17 22:15:04 +00005908 Chain = DAG.getCopyToReg(Chain, dl, (CVT == MVT::i64) ? X86::RCX :
Dale Johannesen0f502f62009-02-03 22:26:09 +00005909 X86::ECX,
Evan Cheng25ab6902006-09-08 06:48:29 +00005910 Left, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005911 InFlag = Chain.getValue(1);
Chris Lattnerd96d0722007-02-25 06:40:16 +00005912 Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005913 Ops.clear();
5914 Ops.push_back(Chain);
5915 Ops.push_back(DAG.getValueType(MVT::i8));
5916 Ops.push_back(InFlag);
Dale Johannesen0f502f62009-02-03 22:26:09 +00005917 Chain = DAG.getNode(X86ISD::REP_STOS, dl, Tys, &Ops[0], Ops.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00005918 } else if (BytesLeft) {
Dan Gohman707e0182008-04-12 04:36:06 +00005919 // Handle the last 1 - 7 bytes.
5920 unsigned Offset = SizeVal - BytesLeft;
Duncan Sands83ec4b62008-06-06 12:08:01 +00005921 MVT AddrVT = Dst.getValueType();
5922 MVT SizeVT = Size.getValueType();
Dan Gohman707e0182008-04-12 04:36:06 +00005923
Dale Johannesen0f502f62009-02-03 22:26:09 +00005924 Chain = DAG.getMemset(Chain, dl,
5925 DAG.getNode(ISD::ADD, dl, AddrVT, Dst,
Dan Gohman707e0182008-04-12 04:36:06 +00005926 DAG.getConstant(Offset, AddrVT)),
5927 Src,
5928 DAG.getConstant(BytesLeft, SizeVT),
Dan Gohman1f13c682008-04-28 17:15:20 +00005929 Align, DstSV, DstSVOff + Offset);
Evan Cheng386031a2006-03-24 07:29:27 +00005930 }
Evan Cheng11e15b32006-04-03 20:53:28 +00005931
Dan Gohman707e0182008-04-12 04:36:06 +00005932 // TODO: Use a Tokenfactor, as in memcpy, instead of a single chain.
Evan Cheng0db9fe62006-04-25 20:13:52 +00005933 return Chain;
5934}
Evan Cheng11e15b32006-04-03 20:53:28 +00005935
Dan Gohman475871a2008-07-27 21:46:04 +00005936SDValue
Dale Johannesen0f502f62009-02-03 22:26:09 +00005937X86TargetLowering::EmitTargetCodeForMemcpy(SelectionDAG &DAG, DebugLoc dl,
Evan Cheng1887c1c2008-08-21 21:00:15 +00005938 SDValue Chain, SDValue Dst, SDValue Src,
5939 SDValue Size, unsigned Align,
5940 bool AlwaysInline,
5941 const Value *DstSV, uint64_t DstSVOff,
Scott Michelfdc40a02009-02-17 22:15:04 +00005942 const Value *SrcSV, uint64_t SrcSVOff) {
Dan Gohman707e0182008-04-12 04:36:06 +00005943 // This requires the copy size to be a constant, preferrably
5944 // within a subtarget-specific limit.
5945 ConstantSDNode *ConstantSize = dyn_cast<ConstantSDNode>(Size);
5946 if (!ConstantSize)
Dan Gohman475871a2008-07-27 21:46:04 +00005947 return SDValue();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005948 uint64_t SizeVal = ConstantSize->getZExtValue();
Dan Gohman707e0182008-04-12 04:36:06 +00005949 if (!AlwaysInline && SizeVal > getSubtarget()->getMaxInlineSizeThreshold())
Dan Gohman475871a2008-07-27 21:46:04 +00005950 return SDValue();
Dan Gohman707e0182008-04-12 04:36:06 +00005951
Evan Cheng1887c1c2008-08-21 21:00:15 +00005952 /// If not DWORD aligned, call the library.
5953 if ((Align & 3) != 0)
5954 return SDValue();
5955
5956 // DWORD aligned
5957 MVT AVT = MVT::i32;
5958 if (Subtarget->is64Bit() && ((Align & 0x7) == 0)) // QWORD aligned
Dan Gohman707e0182008-04-12 04:36:06 +00005959 AVT = MVT::i64;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005960
Duncan Sands83ec4b62008-06-06 12:08:01 +00005961 unsigned UBytes = AVT.getSizeInBits() / 8;
Dan Gohman707e0182008-04-12 04:36:06 +00005962 unsigned CountVal = SizeVal / UBytes;
Dan Gohman475871a2008-07-27 21:46:04 +00005963 SDValue Count = DAG.getIntPtrConstant(CountVal);
Evan Cheng1887c1c2008-08-21 21:00:15 +00005964 unsigned BytesLeft = SizeVal % UBytes;
Evan Cheng25ab6902006-09-08 06:48:29 +00005965
Dan Gohman475871a2008-07-27 21:46:04 +00005966 SDValue InFlag(0, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00005967 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RCX :
Dale Johannesen0f502f62009-02-03 22:26:09 +00005968 X86::ECX,
Evan Cheng25ab6902006-09-08 06:48:29 +00005969 Count, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005970 InFlag = Chain.getValue(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00005971 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RDI :
Dale Johannesen0f502f62009-02-03 22:26:09 +00005972 X86::EDI,
Dan Gohman707e0182008-04-12 04:36:06 +00005973 Dst, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005974 InFlag = Chain.getValue(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00005975 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RSI :
Dale Johannesen0f502f62009-02-03 22:26:09 +00005976 X86::ESI,
Dan Gohman707e0182008-04-12 04:36:06 +00005977 Src, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005978 InFlag = Chain.getValue(1);
5979
Chris Lattnerd96d0722007-02-25 06:40:16 +00005980 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +00005981 SmallVector<SDValue, 8> Ops;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005982 Ops.push_back(Chain);
5983 Ops.push_back(DAG.getValueType(AVT));
5984 Ops.push_back(InFlag);
Dale Johannesen0f502f62009-02-03 22:26:09 +00005985 SDValue RepMovs = DAG.getNode(X86ISD::REP_MOVS, dl, Tys, &Ops[0], Ops.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00005986
Dan Gohman475871a2008-07-27 21:46:04 +00005987 SmallVector<SDValue, 4> Results;
Evan Cheng2749c722008-04-25 00:26:43 +00005988 Results.push_back(RepMovs);
Rafael Espindola068317b2007-09-28 12:53:01 +00005989 if (BytesLeft) {
Dan Gohman707e0182008-04-12 04:36:06 +00005990 // Handle the last 1 - 7 bytes.
5991 unsigned Offset = SizeVal - BytesLeft;
Duncan Sands83ec4b62008-06-06 12:08:01 +00005992 MVT DstVT = Dst.getValueType();
5993 MVT SrcVT = Src.getValueType();
5994 MVT SizeVT = Size.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00005995 Results.push_back(DAG.getMemcpy(Chain, dl,
Dale Johannesen0f502f62009-02-03 22:26:09 +00005996 DAG.getNode(ISD::ADD, dl, DstVT, Dst,
Evan Cheng2749c722008-04-25 00:26:43 +00005997 DAG.getConstant(Offset, DstVT)),
Dale Johannesen0f502f62009-02-03 22:26:09 +00005998 DAG.getNode(ISD::ADD, dl, SrcVT, Src,
Evan Cheng2749c722008-04-25 00:26:43 +00005999 DAG.getConstant(Offset, SrcVT)),
Dan Gohman707e0182008-04-12 04:36:06 +00006000 DAG.getConstant(BytesLeft, SizeVT),
6001 Align, AlwaysInline,
Dan Gohman1f13c682008-04-28 17:15:20 +00006002 DstSV, DstSVOff + Offset,
6003 SrcSV, SrcSVOff + Offset));
Evan Chengb067a1e2006-03-31 19:22:53 +00006004 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00006005
Scott Michelfdc40a02009-02-17 22:15:04 +00006006 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Dale Johannesen0f502f62009-02-03 22:26:09 +00006007 &Results[0], Results.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00006008}
6009
Dan Gohman475871a2008-07-27 21:46:04 +00006010SDValue X86TargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG) {
Dan Gohman69de1932008-02-06 22:27:42 +00006011 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006012 DebugLoc dl = Op.getDebugLoc();
Evan Cheng8b2794a2006-10-13 21:14:26 +00006013
Evan Cheng25ab6902006-09-08 06:48:29 +00006014 if (!Subtarget->is64Bit()) {
6015 // vastart just stores the address of the VarArgsFrameIndex slot into the
6016 // memory location argument.
Dan Gohman475871a2008-07-27 21:46:04 +00006017 SDValue FR = DAG.getFrameIndex(VarArgsFrameIndex, getPointerTy());
Dale Johannesene4d209d2009-02-03 20:21:25 +00006018 return DAG.getStore(Op.getOperand(0), dl, FR, Op.getOperand(1), SV, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006019 }
6020
6021 // __va_list_tag:
6022 // gp_offset (0 - 6 * 8)
6023 // fp_offset (48 - 48 + 8 * 16)
6024 // overflow_arg_area (point to parameters coming in memory).
6025 // reg_save_area
Dan Gohman475871a2008-07-27 21:46:04 +00006026 SmallVector<SDValue, 8> MemOps;
6027 SDValue FIN = Op.getOperand(1);
Evan Cheng25ab6902006-09-08 06:48:29 +00006028 // Store gp_offset
Dale Johannesene4d209d2009-02-03 20:21:25 +00006029 SDValue Store = DAG.getStore(Op.getOperand(0), dl,
Evan Cheng786225a2006-10-05 23:01:46 +00006030 DAG.getConstant(VarArgsGPOffset, MVT::i32),
Dan Gohman69de1932008-02-06 22:27:42 +00006031 FIN, SV, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006032 MemOps.push_back(Store);
6033
6034 // Store fp_offset
Scott Michelfdc40a02009-02-17 22:15:04 +00006035 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006036 FIN, DAG.getIntPtrConstant(4));
6037 Store = DAG.getStore(Op.getOperand(0), dl,
Evan Cheng786225a2006-10-05 23:01:46 +00006038 DAG.getConstant(VarArgsFPOffset, MVT::i32),
Dan Gohman69de1932008-02-06 22:27:42 +00006039 FIN, SV, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006040 MemOps.push_back(Store);
6041
6042 // Store ptr to overflow_arg_area
Scott Michelfdc40a02009-02-17 22:15:04 +00006043 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006044 FIN, DAG.getIntPtrConstant(4));
Dan Gohman475871a2008-07-27 21:46:04 +00006045 SDValue OVFIN = DAG.getFrameIndex(VarArgsFrameIndex, getPointerTy());
Dale Johannesene4d209d2009-02-03 20:21:25 +00006046 Store = DAG.getStore(Op.getOperand(0), dl, OVFIN, FIN, SV, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006047 MemOps.push_back(Store);
6048
6049 // Store ptr to reg_save_area.
Scott Michelfdc40a02009-02-17 22:15:04 +00006050 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006051 FIN, DAG.getIntPtrConstant(8));
Dan Gohman475871a2008-07-27 21:46:04 +00006052 SDValue RSFIN = DAG.getFrameIndex(RegSaveFrameIndex, getPointerTy());
Dale Johannesene4d209d2009-02-03 20:21:25 +00006053 Store = DAG.getStore(Op.getOperand(0), dl, RSFIN, FIN, SV, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006054 MemOps.push_back(Store);
Scott Michelfdc40a02009-02-17 22:15:04 +00006055 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Dale Johannesene4d209d2009-02-03 20:21:25 +00006056 &MemOps[0], MemOps.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00006057}
6058
Dan Gohman475871a2008-07-27 21:46:04 +00006059SDValue X86TargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG) {
Dan Gohman9018e832008-05-10 01:26:14 +00006060 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
6061 assert(Subtarget->is64Bit() && "This code only handles 64-bit va_arg!");
Dan Gohman475871a2008-07-27 21:46:04 +00006062 SDValue Chain = Op.getOperand(0);
6063 SDValue SrcPtr = Op.getOperand(1);
6064 SDValue SrcSV = Op.getOperand(2);
Dan Gohman9018e832008-05-10 01:26:14 +00006065
Torok Edwindac237e2009-07-08 20:53:28 +00006066 llvm_report_error("VAArgInst is not yet implemented for x86-64!");
Dan Gohman475871a2008-07-27 21:46:04 +00006067 return SDValue();
Dan Gohman9018e832008-05-10 01:26:14 +00006068}
6069
Dan Gohman475871a2008-07-27 21:46:04 +00006070SDValue X86TargetLowering::LowerVACOPY(SDValue Op, SelectionDAG &DAG) {
Evan Chengae642192007-03-02 23:16:35 +00006071 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
Dan Gohman28269132008-04-18 20:55:41 +00006072 assert(Subtarget->is64Bit() && "This code only handles 64-bit va_copy!");
Dan Gohman475871a2008-07-27 21:46:04 +00006073 SDValue Chain = Op.getOperand(0);
6074 SDValue DstPtr = Op.getOperand(1);
6075 SDValue SrcPtr = Op.getOperand(2);
Dan Gohman69de1932008-02-06 22:27:42 +00006076 const Value *DstSV = cast<SrcValueSDNode>(Op.getOperand(3))->getValue();
6077 const Value *SrcSV = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006078 DebugLoc dl = Op.getDebugLoc();
Evan Chengae642192007-03-02 23:16:35 +00006079
Dale Johannesendd64c412009-02-04 00:33:20 +00006080 return DAG.getMemcpy(Chain, dl, DstPtr, SrcPtr,
Dan Gohman28269132008-04-18 20:55:41 +00006081 DAG.getIntPtrConstant(24), 8, false,
6082 DstSV, 0, SrcSV, 0);
Evan Chengae642192007-03-02 23:16:35 +00006083}
6084
Dan Gohman475871a2008-07-27 21:46:04 +00006085SDValue
6086X86TargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006087 DebugLoc dl = Op.getDebugLoc();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006088 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006089 switch (IntNo) {
Dan Gohman475871a2008-07-27 21:46:04 +00006090 default: return SDValue(); // Don't custom lower most intrinsics.
Evan Cheng5759f972008-05-04 09:15:50 +00006091 // Comparison intrinsics.
Evan Cheng0db9fe62006-04-25 20:13:52 +00006092 case Intrinsic::x86_sse_comieq_ss:
6093 case Intrinsic::x86_sse_comilt_ss:
6094 case Intrinsic::x86_sse_comile_ss:
6095 case Intrinsic::x86_sse_comigt_ss:
6096 case Intrinsic::x86_sse_comige_ss:
6097 case Intrinsic::x86_sse_comineq_ss:
6098 case Intrinsic::x86_sse_ucomieq_ss:
6099 case Intrinsic::x86_sse_ucomilt_ss:
6100 case Intrinsic::x86_sse_ucomile_ss:
6101 case Intrinsic::x86_sse_ucomigt_ss:
6102 case Intrinsic::x86_sse_ucomige_ss:
6103 case Intrinsic::x86_sse_ucomineq_ss:
6104 case Intrinsic::x86_sse2_comieq_sd:
6105 case Intrinsic::x86_sse2_comilt_sd:
6106 case Intrinsic::x86_sse2_comile_sd:
6107 case Intrinsic::x86_sse2_comigt_sd:
6108 case Intrinsic::x86_sse2_comige_sd:
6109 case Intrinsic::x86_sse2_comineq_sd:
6110 case Intrinsic::x86_sse2_ucomieq_sd:
6111 case Intrinsic::x86_sse2_ucomilt_sd:
6112 case Intrinsic::x86_sse2_ucomile_sd:
6113 case Intrinsic::x86_sse2_ucomigt_sd:
6114 case Intrinsic::x86_sse2_ucomige_sd:
6115 case Intrinsic::x86_sse2_ucomineq_sd: {
6116 unsigned Opc = 0;
6117 ISD::CondCode CC = ISD::SETCC_INVALID;
6118 switch (IntNo) {
6119 default: break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00006120 case Intrinsic::x86_sse_comieq_ss:
6121 case Intrinsic::x86_sse2_comieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006122 Opc = X86ISD::COMI;
6123 CC = ISD::SETEQ;
6124 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00006125 case Intrinsic::x86_sse_comilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006126 case Intrinsic::x86_sse2_comilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006127 Opc = X86ISD::COMI;
6128 CC = ISD::SETLT;
6129 break;
6130 case Intrinsic::x86_sse_comile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006131 case Intrinsic::x86_sse2_comile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006132 Opc = X86ISD::COMI;
6133 CC = ISD::SETLE;
6134 break;
6135 case Intrinsic::x86_sse_comigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006136 case Intrinsic::x86_sse2_comigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006137 Opc = X86ISD::COMI;
6138 CC = ISD::SETGT;
6139 break;
6140 case Intrinsic::x86_sse_comige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006141 case Intrinsic::x86_sse2_comige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006142 Opc = X86ISD::COMI;
6143 CC = ISD::SETGE;
6144 break;
6145 case Intrinsic::x86_sse_comineq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006146 case Intrinsic::x86_sse2_comineq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006147 Opc = X86ISD::COMI;
6148 CC = ISD::SETNE;
6149 break;
6150 case Intrinsic::x86_sse_ucomieq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006151 case Intrinsic::x86_sse2_ucomieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006152 Opc = X86ISD::UCOMI;
6153 CC = ISD::SETEQ;
6154 break;
6155 case Intrinsic::x86_sse_ucomilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006156 case Intrinsic::x86_sse2_ucomilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006157 Opc = X86ISD::UCOMI;
6158 CC = ISD::SETLT;
6159 break;
6160 case Intrinsic::x86_sse_ucomile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006161 case Intrinsic::x86_sse2_ucomile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006162 Opc = X86ISD::UCOMI;
6163 CC = ISD::SETLE;
6164 break;
6165 case Intrinsic::x86_sse_ucomigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006166 case Intrinsic::x86_sse2_ucomigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006167 Opc = X86ISD::UCOMI;
6168 CC = ISD::SETGT;
6169 break;
6170 case Intrinsic::x86_sse_ucomige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006171 case Intrinsic::x86_sse2_ucomige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006172 Opc = X86ISD::UCOMI;
6173 CC = ISD::SETGE;
6174 break;
6175 case Intrinsic::x86_sse_ucomineq_ss:
6176 case Intrinsic::x86_sse2_ucomineq_sd:
6177 Opc = X86ISD::UCOMI;
6178 CC = ISD::SETNE;
6179 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00006180 }
Evan Cheng734503b2006-09-11 02:19:56 +00006181
Dan Gohman475871a2008-07-27 21:46:04 +00006182 SDValue LHS = Op.getOperand(1);
6183 SDValue RHS = Op.getOperand(2);
Chris Lattner1c39d4c2008-12-24 23:53:05 +00006184 unsigned X86CC = TranslateX86CC(CC, true, LHS, RHS, DAG);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006185 SDValue Cond = DAG.getNode(Opc, dl, MVT::i32, LHS, RHS);
6186 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
Evan Cheng0ac3fc22008-08-17 19:22:34 +00006187 DAG.getConstant(X86CC, MVT::i8), Cond);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006188 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Evan Cheng6be2c582006-04-05 23:38:46 +00006189 }
Evan Cheng5759f972008-05-04 09:15:50 +00006190
6191 // Fix vector shift instructions where the last operand is a non-immediate
6192 // i32 value.
6193 case Intrinsic::x86_sse2_pslli_w:
6194 case Intrinsic::x86_sse2_pslli_d:
6195 case Intrinsic::x86_sse2_pslli_q:
6196 case Intrinsic::x86_sse2_psrli_w:
6197 case Intrinsic::x86_sse2_psrli_d:
6198 case Intrinsic::x86_sse2_psrli_q:
6199 case Intrinsic::x86_sse2_psrai_w:
6200 case Intrinsic::x86_sse2_psrai_d:
6201 case Intrinsic::x86_mmx_pslli_w:
6202 case Intrinsic::x86_mmx_pslli_d:
6203 case Intrinsic::x86_mmx_pslli_q:
6204 case Intrinsic::x86_mmx_psrli_w:
6205 case Intrinsic::x86_mmx_psrli_d:
6206 case Intrinsic::x86_mmx_psrli_q:
6207 case Intrinsic::x86_mmx_psrai_w:
6208 case Intrinsic::x86_mmx_psrai_d: {
Dan Gohman475871a2008-07-27 21:46:04 +00006209 SDValue ShAmt = Op.getOperand(2);
Evan Cheng5759f972008-05-04 09:15:50 +00006210 if (isa<ConstantSDNode>(ShAmt))
Dan Gohman475871a2008-07-27 21:46:04 +00006211 return SDValue();
Evan Cheng5759f972008-05-04 09:15:50 +00006212
6213 unsigned NewIntNo = 0;
Duncan Sands83ec4b62008-06-06 12:08:01 +00006214 MVT ShAmtVT = MVT::v4i32;
Evan Cheng5759f972008-05-04 09:15:50 +00006215 switch (IntNo) {
6216 case Intrinsic::x86_sse2_pslli_w:
6217 NewIntNo = Intrinsic::x86_sse2_psll_w;
6218 break;
6219 case Intrinsic::x86_sse2_pslli_d:
6220 NewIntNo = Intrinsic::x86_sse2_psll_d;
6221 break;
6222 case Intrinsic::x86_sse2_pslli_q:
6223 NewIntNo = Intrinsic::x86_sse2_psll_q;
6224 break;
6225 case Intrinsic::x86_sse2_psrli_w:
6226 NewIntNo = Intrinsic::x86_sse2_psrl_w;
6227 break;
6228 case Intrinsic::x86_sse2_psrli_d:
6229 NewIntNo = Intrinsic::x86_sse2_psrl_d;
6230 break;
6231 case Intrinsic::x86_sse2_psrli_q:
6232 NewIntNo = Intrinsic::x86_sse2_psrl_q;
6233 break;
6234 case Intrinsic::x86_sse2_psrai_w:
6235 NewIntNo = Intrinsic::x86_sse2_psra_w;
6236 break;
6237 case Intrinsic::x86_sse2_psrai_d:
6238 NewIntNo = Intrinsic::x86_sse2_psra_d;
6239 break;
6240 default: {
6241 ShAmtVT = MVT::v2i32;
6242 switch (IntNo) {
6243 case Intrinsic::x86_mmx_pslli_w:
6244 NewIntNo = Intrinsic::x86_mmx_psll_w;
6245 break;
6246 case Intrinsic::x86_mmx_pslli_d:
6247 NewIntNo = Intrinsic::x86_mmx_psll_d;
6248 break;
6249 case Intrinsic::x86_mmx_pslli_q:
6250 NewIntNo = Intrinsic::x86_mmx_psll_q;
6251 break;
6252 case Intrinsic::x86_mmx_psrli_w:
6253 NewIntNo = Intrinsic::x86_mmx_psrl_w;
6254 break;
6255 case Intrinsic::x86_mmx_psrli_d:
6256 NewIntNo = Intrinsic::x86_mmx_psrl_d;
6257 break;
6258 case Intrinsic::x86_mmx_psrli_q:
6259 NewIntNo = Intrinsic::x86_mmx_psrl_q;
6260 break;
6261 case Intrinsic::x86_mmx_psrai_w:
6262 NewIntNo = Intrinsic::x86_mmx_psra_w;
6263 break;
6264 case Intrinsic::x86_mmx_psrai_d:
6265 NewIntNo = Intrinsic::x86_mmx_psra_d;
6266 break;
Torok Edwinab7c09b2009-07-08 18:01:40 +00006267 default: LLVM_UNREACHABLE("Impossible intrinsic"); // Can't reach here.
Evan Cheng5759f972008-05-04 09:15:50 +00006268 }
6269 break;
6270 }
6271 }
Duncan Sands83ec4b62008-06-06 12:08:01 +00006272 MVT VT = Op.getValueType();
Dale Johannesene4d209d2009-02-03 20:21:25 +00006273 ShAmt = DAG.getNode(ISD::BIT_CONVERT, dl, VT,
6274 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, ShAmtVT, ShAmt));
6275 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Evan Cheng5759f972008-05-04 09:15:50 +00006276 DAG.getConstant(NewIntNo, MVT::i32),
6277 Op.getOperand(1), ShAmt);
6278 }
Evan Cheng38bcbaf2005-12-23 07:31:11 +00006279 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00006280}
Evan Cheng72261582005-12-20 06:22:03 +00006281
Dan Gohman475871a2008-07-27 21:46:04 +00006282SDValue X86TargetLowering::LowerRETURNADDR(SDValue Op, SelectionDAG &DAG) {
Bill Wendling64e87322009-01-16 19:25:27 +00006283 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006284 DebugLoc dl = Op.getDebugLoc();
Bill Wendling64e87322009-01-16 19:25:27 +00006285
6286 if (Depth > 0) {
6287 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
6288 SDValue Offset =
6289 DAG.getConstant(TD->getPointerSize(),
6290 Subtarget->is64Bit() ? MVT::i64 : MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006291 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Scott Michelfdc40a02009-02-17 22:15:04 +00006292 DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006293 FrameAddr, Offset),
Bill Wendling64e87322009-01-16 19:25:27 +00006294 NULL, 0);
6295 }
6296
6297 // Just load the return address.
Dan Gohman475871a2008-07-27 21:46:04 +00006298 SDValue RetAddrFI = getReturnAddressFrameIndex(DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00006299 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006300 RetAddrFI, NULL, 0);
Nate Begemanbcc5f362007-01-29 22:58:52 +00006301}
6302
Dan Gohman475871a2008-07-27 21:46:04 +00006303SDValue X86TargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) {
Evan Cheng184793f2008-09-27 01:56:22 +00006304 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
6305 MFI->setFrameAddressIsTaken(true);
6306 MVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006307 DebugLoc dl = Op.getDebugLoc(); // FIXME probably not meaningful
Evan Cheng184793f2008-09-27 01:56:22 +00006308 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
6309 unsigned FrameReg = Subtarget->is64Bit() ? X86::RBP : X86::EBP;
Dale Johannesendd64c412009-02-04 00:33:20 +00006310 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg, VT);
Evan Cheng184793f2008-09-27 01:56:22 +00006311 while (Depth--)
Dale Johannesendd64c412009-02-04 00:33:20 +00006312 FrameAddr = DAG.getLoad(VT, dl, DAG.getEntryNode(), FrameAddr, NULL, 0);
Evan Cheng184793f2008-09-27 01:56:22 +00006313 return FrameAddr;
Nate Begemanbcc5f362007-01-29 22:58:52 +00006314}
6315
Dan Gohman475871a2008-07-27 21:46:04 +00006316SDValue X86TargetLowering::LowerFRAME_TO_ARGS_OFFSET(SDValue Op,
Anton Korobeynikov260a6b82008-09-08 21:12:11 +00006317 SelectionDAG &DAG) {
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00006318 return DAG.getIntPtrConstant(2*TD->getPointerSize());
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006319}
6320
Dan Gohman475871a2008-07-27 21:46:04 +00006321SDValue X86TargetLowering::LowerEH_RETURN(SDValue Op, SelectionDAG &DAG)
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006322{
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006323 MachineFunction &MF = DAG.getMachineFunction();
Dan Gohman475871a2008-07-27 21:46:04 +00006324 SDValue Chain = Op.getOperand(0);
6325 SDValue Offset = Op.getOperand(1);
6326 SDValue Handler = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006327 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006328
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00006329 SDValue Frame = DAG.getRegister(Subtarget->is64Bit() ? X86::RBP : X86::EBP,
6330 getPointerTy());
6331 unsigned StoreAddrReg = (Subtarget->is64Bit() ? X86::RCX : X86::ECX);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006332
Dale Johannesene4d209d2009-02-03 20:21:25 +00006333 SDValue StoreAddr = DAG.getNode(ISD::SUB, dl, getPointerTy(), Frame,
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00006334 DAG.getIntPtrConstant(-TD->getPointerSize()));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006335 StoreAddr = DAG.getNode(ISD::ADD, dl, getPointerTy(), StoreAddr, Offset);
6336 Chain = DAG.getStore(Chain, dl, Handler, StoreAddr, NULL, 0);
Dale Johannesendd64c412009-02-04 00:33:20 +00006337 Chain = DAG.getCopyToReg(Chain, dl, StoreAddrReg, StoreAddr);
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00006338 MF.getRegInfo().addLiveOut(StoreAddrReg);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006339
Dale Johannesene4d209d2009-02-03 20:21:25 +00006340 return DAG.getNode(X86ISD::EH_RETURN, dl,
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00006341 MVT::Other,
6342 Chain, DAG.getRegister(StoreAddrReg, getPointerTy()));
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006343}
6344
Dan Gohman475871a2008-07-27 21:46:04 +00006345SDValue X86TargetLowering::LowerTRAMPOLINE(SDValue Op,
Duncan Sandsb116fac2007-07-27 20:02:49 +00006346 SelectionDAG &DAG) {
Dan Gohman475871a2008-07-27 21:46:04 +00006347 SDValue Root = Op.getOperand(0);
6348 SDValue Trmp = Op.getOperand(1); // trampoline
6349 SDValue FPtr = Op.getOperand(2); // nested function
6350 SDValue Nest = Op.getOperand(3); // 'nest' parameter value
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006351 DebugLoc dl = Op.getDebugLoc();
Duncan Sandsb116fac2007-07-27 20:02:49 +00006352
Dan Gohman69de1932008-02-06 22:27:42 +00006353 const Value *TrmpAddr = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Duncan Sandsb116fac2007-07-27 20:02:49 +00006354
Duncan Sands339e14f2008-01-16 22:55:25 +00006355 const X86InstrInfo *TII =
6356 ((X86TargetMachine&)getTargetMachine()).getInstrInfo();
6357
Duncan Sandsb116fac2007-07-27 20:02:49 +00006358 if (Subtarget->is64Bit()) {
Dan Gohman475871a2008-07-27 21:46:04 +00006359 SDValue OutChains[6];
Duncan Sands339e14f2008-01-16 22:55:25 +00006360
6361 // Large code-model.
6362
6363 const unsigned char JMP64r = TII->getBaseOpcodeFor(X86::JMP64r);
6364 const unsigned char MOV64ri = TII->getBaseOpcodeFor(X86::MOV64ri);
6365
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +00006366 const unsigned char N86R10 = RegInfo->getX86RegNum(X86::R10);
6367 const unsigned char N86R11 = RegInfo->getX86RegNum(X86::R11);
Duncan Sands339e14f2008-01-16 22:55:25 +00006368
6369 const unsigned char REX_WB = 0x40 | 0x08 | 0x01; // REX prefix
6370
6371 // Load the pointer to the nested function into R11.
6372 unsigned OpCode = ((MOV64ri | N86R11) << 8) | REX_WB; // movabsq r11
Dan Gohman475871a2008-07-27 21:46:04 +00006373 SDValue Addr = Trmp;
Dale Johannesene4d209d2009-02-03 20:21:25 +00006374 OutChains[0] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
6375 Addr, TrmpAddr, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00006376
Scott Michelfdc40a02009-02-17 22:15:04 +00006377 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
Dale Johannesene4d209d2009-02-03 20:21:25 +00006378 DAG.getConstant(2, MVT::i64));
6379 OutChains[1] = DAG.getStore(Root, dl, FPtr, Addr, TrmpAddr, 2, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00006380
6381 // Load the 'nest' parameter value into R10.
6382 // R10 is specified in X86CallingConv.td
6383 OpCode = ((MOV64ri | N86R10) << 8) | REX_WB; // movabsq r10
Scott Michelfdc40a02009-02-17 22:15:04 +00006384 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
Dale Johannesene4d209d2009-02-03 20:21:25 +00006385 DAG.getConstant(10, MVT::i64));
6386 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
6387 Addr, TrmpAddr, 10);
Duncan Sands339e14f2008-01-16 22:55:25 +00006388
Scott Michelfdc40a02009-02-17 22:15:04 +00006389 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
Dale Johannesene4d209d2009-02-03 20:21:25 +00006390 DAG.getConstant(12, MVT::i64));
6391 OutChains[3] = DAG.getStore(Root, dl, Nest, Addr, TrmpAddr, 12, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00006392
6393 // Jump to the nested function.
6394 OpCode = (JMP64r << 8) | REX_WB; // jmpq *...
Scott Michelfdc40a02009-02-17 22:15:04 +00006395 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
Dale Johannesene4d209d2009-02-03 20:21:25 +00006396 DAG.getConstant(20, MVT::i64));
6397 OutChains[4] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
6398 Addr, TrmpAddr, 20);
Duncan Sands339e14f2008-01-16 22:55:25 +00006399
6400 unsigned char ModRM = N86R11 | (4 << 3) | (3 << 6); // ...r11
Scott Michelfdc40a02009-02-17 22:15:04 +00006401 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
Dale Johannesene4d209d2009-02-03 20:21:25 +00006402 DAG.getConstant(22, MVT::i64));
6403 OutChains[5] = DAG.getStore(Root, dl, DAG.getConstant(ModRM, MVT::i8), Addr,
Dan Gohman69de1932008-02-06 22:27:42 +00006404 TrmpAddr, 22);
Duncan Sands339e14f2008-01-16 22:55:25 +00006405
Dan Gohman475871a2008-07-27 21:46:04 +00006406 SDValue Ops[] =
Dale Johannesene4d209d2009-02-03 20:21:25 +00006407 { Trmp, DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 6) };
6408 return DAG.getMergeValues(Ops, 2, dl);
Duncan Sandsb116fac2007-07-27 20:02:49 +00006409 } else {
Dan Gohmanbbfb9c52008-01-31 01:01:48 +00006410 const Function *Func =
Duncan Sandsb116fac2007-07-27 20:02:49 +00006411 cast<Function>(cast<SrcValueSDNode>(Op.getOperand(5))->getValue());
6412 unsigned CC = Func->getCallingConv();
Duncan Sandsee465742007-08-29 19:01:20 +00006413 unsigned NestReg;
Duncan Sandsb116fac2007-07-27 20:02:49 +00006414
6415 switch (CC) {
6416 default:
6417 assert(0 && "Unsupported calling convention");
6418 case CallingConv::C:
Duncan Sandsb116fac2007-07-27 20:02:49 +00006419 case CallingConv::X86_StdCall: {
6420 // Pass 'nest' parameter in ECX.
6421 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00006422 NestReg = X86::ECX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00006423
6424 // Check that ECX wasn't needed by an 'inreg' parameter.
6425 const FunctionType *FTy = Func->getFunctionType();
Devang Patel05988662008-09-25 21:00:45 +00006426 const AttrListPtr &Attrs = Func->getAttributes();
Duncan Sandsb116fac2007-07-27 20:02:49 +00006427
Chris Lattner58d74912008-03-12 17:45:29 +00006428 if (!Attrs.isEmpty() && !Func->isVarArg()) {
Duncan Sandsb116fac2007-07-27 20:02:49 +00006429 unsigned InRegCount = 0;
6430 unsigned Idx = 1;
6431
6432 for (FunctionType::param_iterator I = FTy->param_begin(),
6433 E = FTy->param_end(); I != E; ++I, ++Idx)
Devang Patel05988662008-09-25 21:00:45 +00006434 if (Attrs.paramHasAttr(Idx, Attribute::InReg))
Duncan Sandsb116fac2007-07-27 20:02:49 +00006435 // FIXME: should only count parameters that are lowered to integers.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00006436 InRegCount += (TD->getTypeSizeInBits(*I) + 31) / 32;
Duncan Sandsb116fac2007-07-27 20:02:49 +00006437
6438 if (InRegCount > 2) {
Torok Edwinab7c09b2009-07-08 18:01:40 +00006439 llvm_report_error("Nest register in use - reduce number of inreg parameters!");
Duncan Sandsb116fac2007-07-27 20:02:49 +00006440 }
6441 }
6442 break;
6443 }
6444 case CallingConv::X86_FastCall:
Duncan Sandsbf53c292008-09-10 13:22:10 +00006445 case CallingConv::Fast:
Duncan Sandsb116fac2007-07-27 20:02:49 +00006446 // Pass 'nest' parameter in EAX.
6447 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00006448 NestReg = X86::EAX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00006449 break;
6450 }
6451
Dan Gohman475871a2008-07-27 21:46:04 +00006452 SDValue OutChains[4];
6453 SDValue Addr, Disp;
Duncan Sandsb116fac2007-07-27 20:02:49 +00006454
Scott Michelfdc40a02009-02-17 22:15:04 +00006455 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
Dale Johannesene4d209d2009-02-03 20:21:25 +00006456 DAG.getConstant(10, MVT::i32));
6457 Disp = DAG.getNode(ISD::SUB, dl, MVT::i32, FPtr, Addr);
Duncan Sandsb116fac2007-07-27 20:02:49 +00006458
Duncan Sands339e14f2008-01-16 22:55:25 +00006459 const unsigned char MOV32ri = TII->getBaseOpcodeFor(X86::MOV32ri);
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +00006460 const unsigned char N86Reg = RegInfo->getX86RegNum(NestReg);
Scott Michelfdc40a02009-02-17 22:15:04 +00006461 OutChains[0] = DAG.getStore(Root, dl,
Dale Johannesene4d209d2009-02-03 20:21:25 +00006462 DAG.getConstant(MOV32ri|N86Reg, MVT::i8),
Dan Gohman69de1932008-02-06 22:27:42 +00006463 Trmp, TrmpAddr, 0);
Duncan Sandsb116fac2007-07-27 20:02:49 +00006464
Scott Michelfdc40a02009-02-17 22:15:04 +00006465 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
Dale Johannesene4d209d2009-02-03 20:21:25 +00006466 DAG.getConstant(1, MVT::i32));
6467 OutChains[1] = DAG.getStore(Root, dl, Nest, Addr, TrmpAddr, 1, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00006468
Duncan Sands339e14f2008-01-16 22:55:25 +00006469 const unsigned char JMP = TII->getBaseOpcodeFor(X86::JMP);
Scott Michelfdc40a02009-02-17 22:15:04 +00006470 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
Dale Johannesene4d209d2009-02-03 20:21:25 +00006471 DAG.getConstant(5, MVT::i32));
6472 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(JMP, MVT::i8), Addr,
Dan Gohman69de1932008-02-06 22:27:42 +00006473 TrmpAddr, 5, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00006474
Scott Michelfdc40a02009-02-17 22:15:04 +00006475 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
Dale Johannesene4d209d2009-02-03 20:21:25 +00006476 DAG.getConstant(6, MVT::i32));
6477 OutChains[3] = DAG.getStore(Root, dl, Disp, Addr, TrmpAddr, 6, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00006478
Dan Gohman475871a2008-07-27 21:46:04 +00006479 SDValue Ops[] =
Dale Johannesene4d209d2009-02-03 20:21:25 +00006480 { Trmp, DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 4) };
6481 return DAG.getMergeValues(Ops, 2, dl);
Duncan Sandsb116fac2007-07-27 20:02:49 +00006482 }
6483}
6484
Dan Gohman475871a2008-07-27 21:46:04 +00006485SDValue X86TargetLowering::LowerFLT_ROUNDS_(SDValue Op, SelectionDAG &DAG) {
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00006486 /*
6487 The rounding mode is in bits 11:10 of FPSR, and has the following
6488 settings:
6489 00 Round to nearest
6490 01 Round to -inf
6491 10 Round to +inf
6492 11 Round to 0
6493
6494 FLT_ROUNDS, on the other hand, expects the following:
6495 -1 Undefined
6496 0 Round to 0
6497 1 Round to nearest
6498 2 Round to +inf
6499 3 Round to -inf
6500
6501 To perform the conversion, we do:
6502 (((((FPSR & 0x800) >> 11) | ((FPSR & 0x400) >> 9)) + 1) & 3)
6503 */
6504
6505 MachineFunction &MF = DAG.getMachineFunction();
6506 const TargetMachine &TM = MF.getTarget();
6507 const TargetFrameInfo &TFI = *TM.getFrameInfo();
6508 unsigned StackAlignment = TFI.getStackAlignment();
Duncan Sands83ec4b62008-06-06 12:08:01 +00006509 MVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006510 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00006511
6512 // Save FP Control Word to stack slot
6513 int SSFI = MF.getFrameInfo()->CreateStackObject(2, StackAlignment);
Dan Gohman475871a2008-07-27 21:46:04 +00006514 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00006515
Dale Johannesene4d209d2009-02-03 20:21:25 +00006516 SDValue Chain = DAG.getNode(X86ISD::FNSTCW16m, dl, MVT::Other,
Evan Cheng8a186ae2008-09-24 23:26:36 +00006517 DAG.getEntryNode(), StackSlot);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00006518
6519 // Load FP Control Word from stack slot
Dale Johannesene4d209d2009-02-03 20:21:25 +00006520 SDValue CWD = DAG.getLoad(MVT::i16, dl, Chain, StackSlot, NULL, 0);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00006521
6522 // Transform as necessary
Dan Gohman475871a2008-07-27 21:46:04 +00006523 SDValue CWD1 =
Dale Johannesene4d209d2009-02-03 20:21:25 +00006524 DAG.getNode(ISD::SRL, dl, MVT::i16,
6525 DAG.getNode(ISD::AND, dl, MVT::i16,
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00006526 CWD, DAG.getConstant(0x800, MVT::i16)),
6527 DAG.getConstant(11, MVT::i8));
Dan Gohman475871a2008-07-27 21:46:04 +00006528 SDValue CWD2 =
Dale Johannesene4d209d2009-02-03 20:21:25 +00006529 DAG.getNode(ISD::SRL, dl, MVT::i16,
6530 DAG.getNode(ISD::AND, dl, MVT::i16,
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00006531 CWD, DAG.getConstant(0x400, MVT::i16)),
6532 DAG.getConstant(9, MVT::i8));
6533
Dan Gohman475871a2008-07-27 21:46:04 +00006534 SDValue RetVal =
Dale Johannesene4d209d2009-02-03 20:21:25 +00006535 DAG.getNode(ISD::AND, dl, MVT::i16,
6536 DAG.getNode(ISD::ADD, dl, MVT::i16,
6537 DAG.getNode(ISD::OR, dl, MVT::i16, CWD1, CWD2),
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00006538 DAG.getConstant(1, MVT::i16)),
6539 DAG.getConstant(3, MVT::i16));
6540
6541
Duncan Sands83ec4b62008-06-06 12:08:01 +00006542 return DAG.getNode((VT.getSizeInBits() < 16 ?
Dale Johannesenb300d2a2009-02-07 00:55:49 +00006543 ISD::TRUNCATE : ISD::ZERO_EXTEND), dl, VT, RetVal);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00006544}
6545
Dan Gohman475871a2008-07-27 21:46:04 +00006546SDValue X86TargetLowering::LowerCTLZ(SDValue Op, SelectionDAG &DAG) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00006547 MVT VT = Op.getValueType();
6548 MVT OpVT = VT;
6549 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006550 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +00006551
6552 Op = Op.getOperand(0);
6553 if (VT == MVT::i8) {
Evan Cheng152804e2007-12-14 08:30:15 +00006554 // Zero extend to i32 since there is not an i8 bsr.
Evan Cheng18efe262007-12-14 02:13:44 +00006555 OpVT = MVT::i32;
Dale Johannesene4d209d2009-02-03 20:21:25 +00006556 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00006557 }
Evan Cheng18efe262007-12-14 02:13:44 +00006558
Evan Cheng152804e2007-12-14 08:30:15 +00006559 // Issue a bsr (scan bits in reverse) which also sets EFLAGS.
6560 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006561 Op = DAG.getNode(X86ISD::BSR, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +00006562
6563 // If src is zero (i.e. bsr sets ZF), returns NumBits.
Dan Gohman475871a2008-07-27 21:46:04 +00006564 SmallVector<SDValue, 4> Ops;
Evan Cheng152804e2007-12-14 08:30:15 +00006565 Ops.push_back(Op);
6566 Ops.push_back(DAG.getConstant(NumBits+NumBits-1, OpVT));
6567 Ops.push_back(DAG.getConstant(X86::COND_E, MVT::i8));
6568 Ops.push_back(Op.getValue(1));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006569 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, &Ops[0], 4);
Evan Cheng152804e2007-12-14 08:30:15 +00006570
6571 // Finally xor with NumBits-1.
Dale Johannesene4d209d2009-02-03 20:21:25 +00006572 Op = DAG.getNode(ISD::XOR, dl, OpVT, Op, DAG.getConstant(NumBits-1, OpVT));
Evan Cheng152804e2007-12-14 08:30:15 +00006573
Evan Cheng18efe262007-12-14 02:13:44 +00006574 if (VT == MVT::i8)
Dale Johannesene4d209d2009-02-03 20:21:25 +00006575 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00006576 return Op;
6577}
6578
Dan Gohman475871a2008-07-27 21:46:04 +00006579SDValue X86TargetLowering::LowerCTTZ(SDValue Op, SelectionDAG &DAG) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00006580 MVT VT = Op.getValueType();
6581 MVT OpVT = VT;
6582 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006583 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +00006584
6585 Op = Op.getOperand(0);
6586 if (VT == MVT::i8) {
6587 OpVT = MVT::i32;
Dale Johannesene4d209d2009-02-03 20:21:25 +00006588 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00006589 }
Evan Cheng152804e2007-12-14 08:30:15 +00006590
6591 // Issue a bsf (scan bits forward) which also sets EFLAGS.
6592 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006593 Op = DAG.getNode(X86ISD::BSF, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +00006594
6595 // If src is zero (i.e. bsf sets ZF), returns NumBits.
Dan Gohman475871a2008-07-27 21:46:04 +00006596 SmallVector<SDValue, 4> Ops;
Evan Cheng152804e2007-12-14 08:30:15 +00006597 Ops.push_back(Op);
6598 Ops.push_back(DAG.getConstant(NumBits, OpVT));
6599 Ops.push_back(DAG.getConstant(X86::COND_E, MVT::i8));
6600 Ops.push_back(Op.getValue(1));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006601 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, &Ops[0], 4);
Evan Cheng152804e2007-12-14 08:30:15 +00006602
Evan Cheng18efe262007-12-14 02:13:44 +00006603 if (VT == MVT::i8)
Dale Johannesene4d209d2009-02-03 20:21:25 +00006604 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00006605 return Op;
6606}
6607
Mon P Wangaf9b9522008-12-18 21:42:19 +00006608SDValue X86TargetLowering::LowerMUL_V2I64(SDValue Op, SelectionDAG &DAG) {
6609 MVT VT = Op.getValueType();
6610 assert(VT == MVT::v2i64 && "Only know how to lower V2I64 multiply");
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006611 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00006612
Mon P Wangaf9b9522008-12-18 21:42:19 +00006613 // ulong2 Ahi = __builtin_ia32_psrlqi128( a, 32);
6614 // ulong2 Bhi = __builtin_ia32_psrlqi128( b, 32);
6615 // ulong2 AloBlo = __builtin_ia32_pmuludq128( a, b );
6616 // ulong2 AloBhi = __builtin_ia32_pmuludq128( a, Bhi );
6617 // ulong2 AhiBlo = __builtin_ia32_pmuludq128( Ahi, b );
6618 //
6619 // AloBhi = __builtin_ia32_psllqi128( AloBhi, 32 );
6620 // AhiBlo = __builtin_ia32_psllqi128( AhiBlo, 32 );
6621 // return AloBlo + AloBhi + AhiBlo;
6622
6623 SDValue A = Op.getOperand(0);
6624 SDValue B = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00006625
Dale Johannesene4d209d2009-02-03 20:21:25 +00006626 SDValue Ahi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Mon P Wangaf9b9522008-12-18 21:42:19 +00006627 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
6628 A, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006629 SDValue Bhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Mon P Wangaf9b9522008-12-18 21:42:19 +00006630 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
6631 B, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006632 SDValue AloBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Mon P Wangaf9b9522008-12-18 21:42:19 +00006633 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
6634 A, B);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006635 SDValue AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Mon P Wangaf9b9522008-12-18 21:42:19 +00006636 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
6637 A, Bhi);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006638 SDValue AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Mon P Wangaf9b9522008-12-18 21:42:19 +00006639 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
6640 Ahi, B);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006641 AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Mon P Wangaf9b9522008-12-18 21:42:19 +00006642 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
6643 AloBhi, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006644 AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Mon P Wangaf9b9522008-12-18 21:42:19 +00006645 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
6646 AhiBlo, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006647 SDValue Res = DAG.getNode(ISD::ADD, dl, VT, AloBlo, AloBhi);
6648 Res = DAG.getNode(ISD::ADD, dl, VT, Res, AhiBlo);
Mon P Wangaf9b9522008-12-18 21:42:19 +00006649 return Res;
6650}
6651
6652
Bill Wendling74c37652008-12-09 22:08:41 +00006653SDValue X86TargetLowering::LowerXALUO(SDValue Op, SelectionDAG &DAG) {
6654 // Lower the "add/sub/mul with overflow" instruction into a regular ins plus
6655 // a "setcc" instruction that checks the overflow flag. The "brcond" lowering
Bill Wendling61edeb52008-12-02 01:06:39 +00006656 // looks for this combo and may remove the "setcc" instruction if the "setcc"
6657 // has only one use.
Bill Wendling3fafd932008-11-26 22:37:40 +00006658 SDNode *N = Op.getNode();
Bill Wendling61edeb52008-12-02 01:06:39 +00006659 SDValue LHS = N->getOperand(0);
6660 SDValue RHS = N->getOperand(1);
Bill Wendling74c37652008-12-09 22:08:41 +00006661 unsigned BaseOp = 0;
6662 unsigned Cond = 0;
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006663 DebugLoc dl = Op.getDebugLoc();
Bill Wendling74c37652008-12-09 22:08:41 +00006664
6665 switch (Op.getOpcode()) {
6666 default: assert(0 && "Unknown ovf instruction!");
6667 case ISD::SADDO:
Dan Gohman076aee32009-03-04 19:44:21 +00006668 // A subtract of one will be selected as a INC. Note that INC doesn't
6669 // set CF, so we can't do this for UADDO.
6670 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op))
6671 if (C->getAPIntValue() == 1) {
6672 BaseOp = X86ISD::INC;
6673 Cond = X86::COND_O;
6674 break;
6675 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +00006676 BaseOp = X86ISD::ADD;
Bill Wendling74c37652008-12-09 22:08:41 +00006677 Cond = X86::COND_O;
6678 break;
6679 case ISD::UADDO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +00006680 BaseOp = X86ISD::ADD;
Dan Gohman653456c2009-01-07 00:15:08 +00006681 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00006682 break;
6683 case ISD::SSUBO:
Dan Gohman076aee32009-03-04 19:44:21 +00006684 // A subtract of one will be selected as a DEC. Note that DEC doesn't
6685 // set CF, so we can't do this for USUBO.
6686 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op))
6687 if (C->getAPIntValue() == 1) {
6688 BaseOp = X86ISD::DEC;
6689 Cond = X86::COND_O;
6690 break;
6691 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +00006692 BaseOp = X86ISD::SUB;
Bill Wendling74c37652008-12-09 22:08:41 +00006693 Cond = X86::COND_O;
6694 break;
6695 case ISD::USUBO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +00006696 BaseOp = X86ISD::SUB;
Dan Gohman653456c2009-01-07 00:15:08 +00006697 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00006698 break;
6699 case ISD::SMULO:
Bill Wendlingd350e022008-12-12 21:15:41 +00006700 BaseOp = X86ISD::SMUL;
Bill Wendling74c37652008-12-09 22:08:41 +00006701 Cond = X86::COND_O;
6702 break;
6703 case ISD::UMULO:
Bill Wendlingd350e022008-12-12 21:15:41 +00006704 BaseOp = X86ISD::UMUL;
Dan Gohman653456c2009-01-07 00:15:08 +00006705 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00006706 break;
6707 }
Bill Wendling3fafd932008-11-26 22:37:40 +00006708
Bill Wendling61edeb52008-12-02 01:06:39 +00006709 // Also sets EFLAGS.
6710 SDVTList VTs = DAG.getVTList(N->getValueType(0), MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006711 SDValue Sum = DAG.getNode(BaseOp, dl, VTs, LHS, RHS);
Bill Wendling3fafd932008-11-26 22:37:40 +00006712
Bill Wendling61edeb52008-12-02 01:06:39 +00006713 SDValue SetCC =
Dale Johannesene4d209d2009-02-03 20:21:25 +00006714 DAG.getNode(X86ISD::SETCC, dl, N->getValueType(1),
Bill Wendlingbc5e15e2008-12-10 02:01:32 +00006715 DAG.getConstant(Cond, MVT::i32), SDValue(Sum.getNode(), 1));
Bill Wendling3fafd932008-11-26 22:37:40 +00006716
Bill Wendling61edeb52008-12-02 01:06:39 +00006717 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 1), SetCC);
6718 return Sum;
Bill Wendling41ea7e72008-11-24 19:21:46 +00006719}
6720
Dan Gohman475871a2008-07-27 21:46:04 +00006721SDValue X86TargetLowering::LowerCMP_SWAP(SDValue Op, SelectionDAG &DAG) {
Dan Gohmanfd4418f2008-06-25 16:07:49 +00006722 MVT T = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006723 DebugLoc dl = Op.getDebugLoc();
Andrew Lenhartha76e2f02008-03-04 21:13:33 +00006724 unsigned Reg = 0;
6725 unsigned size = 0;
Duncan Sands83ec4b62008-06-06 12:08:01 +00006726 switch(T.getSimpleVT()) {
6727 default:
6728 assert(false && "Invalid value type!");
Andrew Lenharth26ed8692008-03-01 21:52:34 +00006729 case MVT::i8: Reg = X86::AL; size = 1; break;
6730 case MVT::i16: Reg = X86::AX; size = 2; break;
6731 case MVT::i32: Reg = X86::EAX; size = 4; break;
Scott Michelfdc40a02009-02-17 22:15:04 +00006732 case MVT::i64:
Duncan Sands1607f052008-12-01 11:39:25 +00006733 assert(Subtarget->is64Bit() && "Node not type legal!");
6734 Reg = X86::RAX; size = 8;
Andrew Lenharthd19189e2008-03-05 01:15:49 +00006735 break;
Bill Wendling61edeb52008-12-02 01:06:39 +00006736 }
Dale Johannesendd64c412009-02-04 00:33:20 +00006737 SDValue cpIn = DAG.getCopyToReg(Op.getOperand(0), dl, Reg,
Dale Johannesend18a4622008-09-11 03:12:59 +00006738 Op.getOperand(2), SDValue());
Dan Gohman475871a2008-07-27 21:46:04 +00006739 SDValue Ops[] = { cpIn.getValue(0),
Evan Cheng8a186ae2008-09-24 23:26:36 +00006740 Op.getOperand(1),
6741 Op.getOperand(3),
6742 DAG.getTargetConstant(size, MVT::i8),
6743 cpIn.getValue(1) };
Andrew Lenharth26ed8692008-03-01 21:52:34 +00006744 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006745 SDValue Result = DAG.getNode(X86ISD::LCMPXCHG_DAG, dl, Tys, Ops, 5);
Scott Michelfdc40a02009-02-17 22:15:04 +00006746 SDValue cpOut =
Dale Johannesendd64c412009-02-04 00:33:20 +00006747 DAG.getCopyFromReg(Result.getValue(0), dl, Reg, T, Result.getValue(1));
Andrew Lenharth26ed8692008-03-01 21:52:34 +00006748 return cpOut;
6749}
6750
Duncan Sands1607f052008-12-01 11:39:25 +00006751SDValue X86TargetLowering::LowerREADCYCLECOUNTER(SDValue Op,
Gabor Greif327ef032008-08-28 23:19:51 +00006752 SelectionDAG &DAG) {
Duncan Sands1607f052008-12-01 11:39:25 +00006753 assert(Subtarget->is64Bit() && "Result not type legalized?");
Andrew Lenharthd19189e2008-03-05 01:15:49 +00006754 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Duncan Sands1607f052008-12-01 11:39:25 +00006755 SDValue TheChain = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006756 DebugLoc dl = Op.getDebugLoc();
Dale Johannesene4d209d2009-02-03 20:21:25 +00006757 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Dale Johannesendd64c412009-02-04 00:33:20 +00006758 SDValue rax = DAG.getCopyFromReg(rd, dl, X86::RAX, MVT::i64, rd.getValue(1));
6759 SDValue rdx = DAG.getCopyFromReg(rax.getValue(1), dl, X86::RDX, MVT::i64,
Duncan Sands1607f052008-12-01 11:39:25 +00006760 rax.getValue(2));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006761 SDValue Tmp = DAG.getNode(ISD::SHL, dl, MVT::i64, rdx,
Duncan Sands1607f052008-12-01 11:39:25 +00006762 DAG.getConstant(32, MVT::i8));
6763 SDValue Ops[] = {
Dale Johannesene4d209d2009-02-03 20:21:25 +00006764 DAG.getNode(ISD::OR, dl, MVT::i64, rax, Tmp),
Duncan Sands1607f052008-12-01 11:39:25 +00006765 rdx.getValue(1)
6766 };
Dale Johannesene4d209d2009-02-03 20:21:25 +00006767 return DAG.getMergeValues(Ops, 2, dl);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00006768}
6769
Dale Johannesen71d1bf52008-09-29 22:25:26 +00006770SDValue X86TargetLowering::LowerLOAD_SUB(SDValue Op, SelectionDAG &DAG) {
6771 SDNode *Node = Op.getNode();
Dale Johannesene4d209d2009-02-03 20:21:25 +00006772 DebugLoc dl = Node->getDebugLoc();
Dale Johannesen71d1bf52008-09-29 22:25:26 +00006773 MVT T = Node->getValueType(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006774 SDValue negOp = DAG.getNode(ISD::SUB, dl, T,
Evan Cheng242b38b2009-02-23 09:03:22 +00006775 DAG.getConstant(0, T), Node->getOperand(2));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006776 return DAG.getAtomic(ISD::ATOMIC_LOAD_ADD, dl,
Dan Gohman0b1d4a72008-12-23 21:37:04 +00006777 cast<AtomicSDNode>(Node)->getMemoryVT(),
Dale Johannesen71d1bf52008-09-29 22:25:26 +00006778 Node->getOperand(0),
6779 Node->getOperand(1), negOp,
6780 cast<AtomicSDNode>(Node)->getSrcValue(),
6781 cast<AtomicSDNode>(Node)->getAlignment());
Mon P Wang63307c32008-05-05 19:05:59 +00006782}
6783
Evan Cheng0db9fe62006-04-25 20:13:52 +00006784/// LowerOperation - Provide custom lowering hooks for some operations.
6785///
Dan Gohman475871a2008-07-27 21:46:04 +00006786SDValue X86TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00006787 switch (Op.getOpcode()) {
6788 default: assert(0 && "Should not custom lower this!");
Dan Gohman0b1d4a72008-12-23 21:37:04 +00006789 case ISD::ATOMIC_CMP_SWAP: return LowerCMP_SWAP(Op,DAG);
6790 case ISD::ATOMIC_LOAD_SUB: return LowerLOAD_SUB(Op,DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006791 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
6792 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
6793 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
6794 case ISD::INSERT_VECTOR_ELT: return LowerINSERT_VECTOR_ELT(Op, DAG);
6795 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
6796 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
6797 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00006798 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Bill Wendling056292f2008-09-16 21:48:12 +00006799 case ISD::ExternalSymbol: return LowerExternalSymbol(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006800 case ISD::SHL_PARTS:
6801 case ISD::SRA_PARTS:
6802 case ISD::SRL_PARTS: return LowerShift(Op, DAG);
6803 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00006804 case ISD::UINT_TO_FP: return LowerUINT_TO_FP(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006805 case ISD::FP_TO_SINT: return LowerFP_TO_SINT(Op, DAG);
Eli Friedman948e95a2009-05-23 09:59:16 +00006806 case ISD::FP_TO_UINT: return LowerFP_TO_UINT(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006807 case ISD::FABS: return LowerFABS(Op, DAG);
6808 case ISD::FNEG: return LowerFNEG(Op, DAG);
Evan Cheng68c47cb2007-01-05 07:55:56 +00006809 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Evan Chenge5f62042007-09-29 00:00:36 +00006810 case ISD::SETCC: return LowerSETCC(Op, DAG);
Nate Begeman30a0de92008-07-17 16:51:19 +00006811 case ISD::VSETCC: return LowerVSETCC(Op, DAG);
Evan Chenge5f62042007-09-29 00:00:36 +00006812 case ISD::SELECT: return LowerSELECT(Op, DAG);
6813 case ISD::BRCOND: return LowerBRCOND(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006814 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Evan Cheng32fe1032006-05-25 00:59:30 +00006815 case ISD::CALL: return LowerCALL(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006816 case ISD::RET: return LowerRET(Op, DAG);
Evan Cheng1bc78042006-04-26 01:20:17 +00006817 case ISD::FORMAL_ARGUMENTS: return LowerFORMAL_ARGUMENTS(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006818 case ISD::VASTART: return LowerVASTART(Op, DAG);
Dan Gohman9018e832008-05-10 01:26:14 +00006819 case ISD::VAARG: return LowerVAARG(Op, DAG);
Evan Chengae642192007-03-02 23:16:35 +00006820 case ISD::VACOPY: return LowerVACOPY(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006821 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
Nate Begemanbcc5f362007-01-29 22:58:52 +00006822 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
6823 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006824 case ISD::FRAME_TO_ARGS_OFFSET:
6825 return LowerFRAME_TO_ARGS_OFFSET(Op, DAG);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00006826 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006827 case ISD::EH_RETURN: return LowerEH_RETURN(Op, DAG);
Duncan Sandsb116fac2007-07-27 20:02:49 +00006828 case ISD::TRAMPOLINE: return LowerTRAMPOLINE(Op, DAG);
Dan Gohman1a024862008-01-31 00:41:03 +00006829 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Evan Cheng18efe262007-12-14 02:13:44 +00006830 case ISD::CTLZ: return LowerCTLZ(Op, DAG);
6831 case ISD::CTTZ: return LowerCTTZ(Op, DAG);
Mon P Wangaf9b9522008-12-18 21:42:19 +00006832 case ISD::MUL: return LowerMUL_V2I64(Op, DAG);
Bill Wendling74c37652008-12-09 22:08:41 +00006833 case ISD::SADDO:
6834 case ISD::UADDO:
6835 case ISD::SSUBO:
6836 case ISD::USUBO:
6837 case ISD::SMULO:
6838 case ISD::UMULO: return LowerXALUO(Op, DAG);
Duncan Sands1607f052008-12-01 11:39:25 +00006839 case ISD::READCYCLECOUNTER: return LowerREADCYCLECOUNTER(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006840 }
Chris Lattner27a6c732007-11-24 07:07:01 +00006841}
6842
Duncan Sands1607f052008-12-01 11:39:25 +00006843void X86TargetLowering::
6844ReplaceATOMIC_BINARY_64(SDNode *Node, SmallVectorImpl<SDValue>&Results,
6845 SelectionDAG &DAG, unsigned NewOp) {
6846 MVT T = Node->getValueType(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006847 DebugLoc dl = Node->getDebugLoc();
Duncan Sands1607f052008-12-01 11:39:25 +00006848 assert (T == MVT::i64 && "Only know how to expand i64 atomics");
6849
6850 SDValue Chain = Node->getOperand(0);
6851 SDValue In1 = Node->getOperand(1);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006852 SDValue In2L = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00006853 Node->getOperand(2), DAG.getIntPtrConstant(0));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006854 SDValue In2H = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00006855 Node->getOperand(2), DAG.getIntPtrConstant(1));
6856 // This is a generalized SDNode, not an AtomicSDNode, so it doesn't
6857 // have a MemOperand. Pass the info through as a normal operand.
6858 SDValue LSI = DAG.getMemOperand(cast<MemSDNode>(Node)->getMemOperand());
6859 SDValue Ops[] = { Chain, In1, In2L, In2H, LSI };
6860 SDVTList Tys = DAG.getVTList(MVT::i32, MVT::i32, MVT::Other);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006861 SDValue Result = DAG.getNode(NewOp, dl, Tys, Ops, 5);
Duncan Sands1607f052008-12-01 11:39:25 +00006862 SDValue OpsF[] = { Result.getValue(0), Result.getValue(1)};
Dale Johannesene4d209d2009-02-03 20:21:25 +00006863 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00006864 Results.push_back(Result.getValue(2));
6865}
6866
Duncan Sands126d9072008-07-04 11:47:58 +00006867/// ReplaceNodeResults - Replace a node with an illegal result type
6868/// with a new node built out of custom code.
Duncan Sands1607f052008-12-01 11:39:25 +00006869void X86TargetLowering::ReplaceNodeResults(SDNode *N,
6870 SmallVectorImpl<SDValue>&Results,
6871 SelectionDAG &DAG) {
Dale Johannesene4d209d2009-02-03 20:21:25 +00006872 DebugLoc dl = N->getDebugLoc();
Chris Lattner27a6c732007-11-24 07:07:01 +00006873 switch (N->getOpcode()) {
Duncan Sandsed294c42008-10-20 15:56:33 +00006874 default:
Duncan Sands1607f052008-12-01 11:39:25 +00006875 assert(false && "Do not know how to custom type legalize this operation!");
6876 return;
6877 case ISD::FP_TO_SINT: {
Eli Friedman948e95a2009-05-23 09:59:16 +00006878 std::pair<SDValue,SDValue> Vals =
6879 FP_TO_INTHelper(SDValue(N, 0), DAG, true);
Duncan Sands1607f052008-12-01 11:39:25 +00006880 SDValue FIST = Vals.first, StackSlot = Vals.second;
6881 if (FIST.getNode() != 0) {
6882 MVT VT = N->getValueType(0);
6883 // Return a load from the stack slot.
Dale Johannesene4d209d2009-02-03 20:21:25 +00006884 Results.push_back(DAG.getLoad(VT, dl, FIST, StackSlot, NULL, 0));
Duncan Sands1607f052008-12-01 11:39:25 +00006885 }
6886 return;
6887 }
6888 case ISD::READCYCLECOUNTER: {
6889 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
6890 SDValue TheChain = N->getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006891 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Scott Michelfdc40a02009-02-17 22:15:04 +00006892 SDValue eax = DAG.getCopyFromReg(rd, dl, X86::EAX, MVT::i32,
Dale Johannesendd64c412009-02-04 00:33:20 +00006893 rd.getValue(1));
6894 SDValue edx = DAG.getCopyFromReg(eax.getValue(1), dl, X86::EDX, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00006895 eax.getValue(2));
6896 // Use a buildpair to merge the two 32-bit values into a 64-bit one.
6897 SDValue Ops[] = { eax, edx };
Dale Johannesene4d209d2009-02-03 20:21:25 +00006898 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Ops, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00006899 Results.push_back(edx.getValue(1));
6900 return;
6901 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +00006902 case ISD::ATOMIC_CMP_SWAP: {
Duncan Sands1607f052008-12-01 11:39:25 +00006903 MVT T = N->getValueType(0);
6904 assert (T == MVT::i64 && "Only know how to expand i64 Cmp and Swap");
6905 SDValue cpInL, cpInH;
Dale Johannesene4d209d2009-02-03 20:21:25 +00006906 cpInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(2),
Duncan Sands1607f052008-12-01 11:39:25 +00006907 DAG.getConstant(0, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006908 cpInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(2),
Duncan Sands1607f052008-12-01 11:39:25 +00006909 DAG.getConstant(1, MVT::i32));
Dale Johannesendd64c412009-02-04 00:33:20 +00006910 cpInL = DAG.getCopyToReg(N->getOperand(0), dl, X86::EAX, cpInL, SDValue());
6911 cpInH = DAG.getCopyToReg(cpInL.getValue(0), dl, X86::EDX, cpInH,
Duncan Sands1607f052008-12-01 11:39:25 +00006912 cpInL.getValue(1));
6913 SDValue swapInL, swapInH;
Dale Johannesene4d209d2009-02-03 20:21:25 +00006914 swapInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(3),
Duncan Sands1607f052008-12-01 11:39:25 +00006915 DAG.getConstant(0, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006916 swapInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(3),
Duncan Sands1607f052008-12-01 11:39:25 +00006917 DAG.getConstant(1, MVT::i32));
Dale Johannesendd64c412009-02-04 00:33:20 +00006918 swapInL = DAG.getCopyToReg(cpInH.getValue(0), dl, X86::EBX, swapInL,
Duncan Sands1607f052008-12-01 11:39:25 +00006919 cpInH.getValue(1));
Dale Johannesendd64c412009-02-04 00:33:20 +00006920 swapInH = DAG.getCopyToReg(swapInL.getValue(0), dl, X86::ECX, swapInH,
Duncan Sands1607f052008-12-01 11:39:25 +00006921 swapInL.getValue(1));
6922 SDValue Ops[] = { swapInH.getValue(0),
6923 N->getOperand(1),
6924 swapInH.getValue(1) };
6925 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006926 SDValue Result = DAG.getNode(X86ISD::LCMPXCHG8_DAG, dl, Tys, Ops, 3);
Dale Johannesendd64c412009-02-04 00:33:20 +00006927 SDValue cpOutL = DAG.getCopyFromReg(Result.getValue(0), dl, X86::EAX,
6928 MVT::i32, Result.getValue(1));
6929 SDValue cpOutH = DAG.getCopyFromReg(cpOutL.getValue(1), dl, X86::EDX,
6930 MVT::i32, cpOutL.getValue(2));
Duncan Sands1607f052008-12-01 11:39:25 +00006931 SDValue OpsF[] = { cpOutL.getValue(0), cpOutH.getValue(0)};
Dale Johannesene4d209d2009-02-03 20:21:25 +00006932 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00006933 Results.push_back(cpOutH.getValue(1));
6934 return;
6935 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +00006936 case ISD::ATOMIC_LOAD_ADD:
Duncan Sands1607f052008-12-01 11:39:25 +00006937 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMADD64_DAG);
6938 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00006939 case ISD::ATOMIC_LOAD_AND:
Duncan Sands1607f052008-12-01 11:39:25 +00006940 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMAND64_DAG);
6941 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00006942 case ISD::ATOMIC_LOAD_NAND:
Duncan Sands1607f052008-12-01 11:39:25 +00006943 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMNAND64_DAG);
6944 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00006945 case ISD::ATOMIC_LOAD_OR:
Duncan Sands1607f052008-12-01 11:39:25 +00006946 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMOR64_DAG);
6947 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00006948 case ISD::ATOMIC_LOAD_SUB:
Duncan Sands1607f052008-12-01 11:39:25 +00006949 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSUB64_DAG);
6950 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00006951 case ISD::ATOMIC_LOAD_XOR:
Duncan Sands1607f052008-12-01 11:39:25 +00006952 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMXOR64_DAG);
6953 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00006954 case ISD::ATOMIC_SWAP:
Duncan Sands1607f052008-12-01 11:39:25 +00006955 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSWAP64_DAG);
6956 return;
Chris Lattner27a6c732007-11-24 07:07:01 +00006957 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00006958}
6959
Evan Cheng72261582005-12-20 06:22:03 +00006960const char *X86TargetLowering::getTargetNodeName(unsigned Opcode) const {
6961 switch (Opcode) {
6962 default: return NULL;
Evan Cheng18efe262007-12-14 02:13:44 +00006963 case X86ISD::BSF: return "X86ISD::BSF";
6964 case X86ISD::BSR: return "X86ISD::BSR";
Evan Chenge3413162006-01-09 18:33:28 +00006965 case X86ISD::SHLD: return "X86ISD::SHLD";
6966 case X86ISD::SHRD: return "X86ISD::SHRD";
Evan Chengef6ffb12006-01-31 03:14:29 +00006967 case X86ISD::FAND: return "X86ISD::FAND";
Evan Cheng68c47cb2007-01-05 07:55:56 +00006968 case X86ISD::FOR: return "X86ISD::FOR";
Evan Cheng223547a2006-01-31 22:28:30 +00006969 case X86ISD::FXOR: return "X86ISD::FXOR";
Evan Cheng68c47cb2007-01-05 07:55:56 +00006970 case X86ISD::FSRL: return "X86ISD::FSRL";
Evan Chenga3195e82006-01-12 22:54:21 +00006971 case X86ISD::FILD: return "X86ISD::FILD";
Evan Chenge3de85b2006-02-04 02:20:30 +00006972 case X86ISD::FILD_FLAG: return "X86ISD::FILD_FLAG";
Evan Cheng72261582005-12-20 06:22:03 +00006973 case X86ISD::FP_TO_INT16_IN_MEM: return "X86ISD::FP_TO_INT16_IN_MEM";
6974 case X86ISD::FP_TO_INT32_IN_MEM: return "X86ISD::FP_TO_INT32_IN_MEM";
6975 case X86ISD::FP_TO_INT64_IN_MEM: return "X86ISD::FP_TO_INT64_IN_MEM";
Evan Chengb077b842005-12-21 02:39:21 +00006976 case X86ISD::FLD: return "X86ISD::FLD";
Evan Chengd90eb7f2006-01-05 00:27:02 +00006977 case X86ISD::FST: return "X86ISD::FST";
Evan Cheng72261582005-12-20 06:22:03 +00006978 case X86ISD::CALL: return "X86ISD::CALL";
6979 case X86ISD::TAILCALL: return "X86ISD::TAILCALL";
6980 case X86ISD::RDTSC_DAG: return "X86ISD::RDTSC_DAG";
Dan Gohmanc7a37d42008-12-23 22:45:23 +00006981 case X86ISD::BT: return "X86ISD::BT";
Evan Cheng72261582005-12-20 06:22:03 +00006982 case X86ISD::CMP: return "X86ISD::CMP";
Evan Cheng6be2c582006-04-05 23:38:46 +00006983 case X86ISD::COMI: return "X86ISD::COMI";
6984 case X86ISD::UCOMI: return "X86ISD::UCOMI";
Evan Chengd5781fc2005-12-21 20:21:51 +00006985 case X86ISD::SETCC: return "X86ISD::SETCC";
Evan Cheng72261582005-12-20 06:22:03 +00006986 case X86ISD::CMOV: return "X86ISD::CMOV";
6987 case X86ISD::BRCOND: return "X86ISD::BRCOND";
Evan Chengb077b842005-12-21 02:39:21 +00006988 case X86ISD::RET_FLAG: return "X86ISD::RET_FLAG";
Evan Cheng8df346b2006-03-04 01:12:00 +00006989 case X86ISD::REP_STOS: return "X86ISD::REP_STOS";
6990 case X86ISD::REP_MOVS: return "X86ISD::REP_MOVS";
Evan Cheng7ccced62006-02-18 00:15:05 +00006991 case X86ISD::GlobalBaseReg: return "X86ISD::GlobalBaseReg";
Evan Cheng020d2e82006-02-23 20:41:18 +00006992 case X86ISD::Wrapper: return "X86ISD::Wrapper";
Chris Lattner18c59872009-06-27 04:16:01 +00006993 case X86ISD::WrapperRIP: return "X86ISD::WrapperRIP";
Nate Begeman14d12ca2008-02-11 04:19:36 +00006994 case X86ISD::PEXTRB: return "X86ISD::PEXTRB";
Evan Chengb067a1e2006-03-31 19:22:53 +00006995 case X86ISD::PEXTRW: return "X86ISD::PEXTRW";
Nate Begeman14d12ca2008-02-11 04:19:36 +00006996 case X86ISD::INSERTPS: return "X86ISD::INSERTPS";
6997 case X86ISD::PINSRB: return "X86ISD::PINSRB";
Evan Cheng653159f2006-03-31 21:55:24 +00006998 case X86ISD::PINSRW: return "X86ISD::PINSRW";
Nate Begemanb9a47b82009-02-23 08:49:38 +00006999 case X86ISD::PSHUFB: return "X86ISD::PSHUFB";
Evan Cheng8ca29322006-11-10 21:43:37 +00007000 case X86ISD::FMAX: return "X86ISD::FMAX";
7001 case X86ISD::FMIN: return "X86ISD::FMIN";
Dan Gohman20382522007-07-10 00:05:58 +00007002 case X86ISD::FRSQRT: return "X86ISD::FRSQRT";
7003 case X86ISD::FRCP: return "X86ISD::FRCP";
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007004 case X86ISD::TLSADDR: return "X86ISD::TLSADDR";
Rafael Espindola094fad32009-04-08 21:14:34 +00007005 case X86ISD::SegmentBaseAddress: return "X86ISD::SegmentBaseAddress";
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007006 case X86ISD::EH_RETURN: return "X86ISD::EH_RETURN";
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00007007 case X86ISD::TC_RETURN: return "X86ISD::TC_RETURN";
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007008 case X86ISD::FNSTCW16m: return "X86ISD::FNSTCW16m";
Evan Cheng7e2ff772008-05-08 00:57:18 +00007009 case X86ISD::LCMPXCHG_DAG: return "X86ISD::LCMPXCHG_DAG";
7010 case X86ISD::LCMPXCHG8_DAG: return "X86ISD::LCMPXCHG8_DAG";
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007011 case X86ISD::ATOMADD64_DAG: return "X86ISD::ATOMADD64_DAG";
7012 case X86ISD::ATOMSUB64_DAG: return "X86ISD::ATOMSUB64_DAG";
7013 case X86ISD::ATOMOR64_DAG: return "X86ISD::ATOMOR64_DAG";
7014 case X86ISD::ATOMXOR64_DAG: return "X86ISD::ATOMXOR64_DAG";
7015 case X86ISD::ATOMAND64_DAG: return "X86ISD::ATOMAND64_DAG";
7016 case X86ISD::ATOMNAND64_DAG: return "X86ISD::ATOMNAND64_DAG";
Evan Chengd880b972008-05-09 21:53:03 +00007017 case X86ISD::VZEXT_MOVL: return "X86ISD::VZEXT_MOVL";
7018 case X86ISD::VZEXT_LOAD: return "X86ISD::VZEXT_LOAD";
Evan Chengf26ffe92008-05-29 08:22:04 +00007019 case X86ISD::VSHL: return "X86ISD::VSHL";
7020 case X86ISD::VSRL: return "X86ISD::VSRL";
Nate Begeman30a0de92008-07-17 16:51:19 +00007021 case X86ISD::CMPPD: return "X86ISD::CMPPD";
7022 case X86ISD::CMPPS: return "X86ISD::CMPPS";
7023 case X86ISD::PCMPEQB: return "X86ISD::PCMPEQB";
7024 case X86ISD::PCMPEQW: return "X86ISD::PCMPEQW";
7025 case X86ISD::PCMPEQD: return "X86ISD::PCMPEQD";
7026 case X86ISD::PCMPEQQ: return "X86ISD::PCMPEQQ";
7027 case X86ISD::PCMPGTB: return "X86ISD::PCMPGTB";
7028 case X86ISD::PCMPGTW: return "X86ISD::PCMPGTW";
7029 case X86ISD::PCMPGTD: return "X86ISD::PCMPGTD";
7030 case X86ISD::PCMPGTQ: return "X86ISD::PCMPGTQ";
Bill Wendlingab55ebd2008-12-12 00:56:36 +00007031 case X86ISD::ADD: return "X86ISD::ADD";
7032 case X86ISD::SUB: return "X86ISD::SUB";
Bill Wendlingd350e022008-12-12 21:15:41 +00007033 case X86ISD::SMUL: return "X86ISD::SMUL";
7034 case X86ISD::UMUL: return "X86ISD::UMUL";
Dan Gohman076aee32009-03-04 19:44:21 +00007035 case X86ISD::INC: return "X86ISD::INC";
7036 case X86ISD::DEC: return "X86ISD::DEC";
Evan Cheng73f24c92009-03-30 21:36:47 +00007037 case X86ISD::MUL_IMM: return "X86ISD::MUL_IMM";
Evan Cheng72261582005-12-20 06:22:03 +00007038 }
7039}
Evan Cheng3a03ebb2005-12-21 23:05:39 +00007040
Chris Lattnerc9addb72007-03-30 23:15:24 +00007041// isLegalAddressingMode - Return true if the addressing mode represented
7042// by AM is legal for this target, for a load/store of the specified type.
Scott Michelfdc40a02009-02-17 22:15:04 +00007043bool X86TargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattnerc9addb72007-03-30 23:15:24 +00007044 const Type *Ty) const {
7045 // X86 supports extremely general addressing modes.
Scott Michelfdc40a02009-02-17 22:15:04 +00007046
Chris Lattnerc9addb72007-03-30 23:15:24 +00007047 // X86 allows a sign-extended 32-bit immediate field as a displacement.
7048 if (AM.BaseOffs <= -(1LL << 32) || AM.BaseOffs >= (1LL << 32)-1)
7049 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00007050
Chris Lattnerc9addb72007-03-30 23:15:24 +00007051 if (AM.BaseGV) {
Evan Cheng52787842007-08-01 23:46:47 +00007052 // We can only fold this if we don't need an extra load.
Chris Lattnerc9addb72007-03-30 23:15:24 +00007053 if (Subtarget->GVRequiresExtraLoad(AM.BaseGV, getTargetMachine(), false))
7054 return false;
Dale Johannesen203af582008-12-05 21:47:27 +00007055 // If BaseGV requires a register, we cannot also have a BaseReg.
7056 if (Subtarget->GVRequiresRegister(AM.BaseGV, getTargetMachine(), false) &&
7057 AM.HasBaseReg)
7058 return false;
Evan Cheng52787842007-08-01 23:46:47 +00007059
7060 // X86-64 only supports addr of globals in small code model.
7061 if (Subtarget->is64Bit()) {
7062 if (getTargetMachine().getCodeModel() != CodeModel::Small)
7063 return false;
7064 // If lower 4G is not available, then we must use rip-relative addressing.
7065 if (AM.BaseOffs || AM.Scale > 1)
7066 return false;
7067 }
Chris Lattnerc9addb72007-03-30 23:15:24 +00007068 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007069
Chris Lattnerc9addb72007-03-30 23:15:24 +00007070 switch (AM.Scale) {
7071 case 0:
7072 case 1:
7073 case 2:
7074 case 4:
7075 case 8:
7076 // These scales always work.
7077 break;
7078 case 3:
7079 case 5:
7080 case 9:
7081 // These scales are formed with basereg+scalereg. Only accept if there is
7082 // no basereg yet.
7083 if (AM.HasBaseReg)
7084 return false;
7085 break;
7086 default: // Other stuff never works.
7087 return false;
7088 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007089
Chris Lattnerc9addb72007-03-30 23:15:24 +00007090 return true;
7091}
7092
7093
Evan Cheng2bd122c2007-10-26 01:56:11 +00007094bool X86TargetLowering::isTruncateFree(const Type *Ty1, const Type *Ty2) const {
7095 if (!Ty1->isInteger() || !Ty2->isInteger())
7096 return false;
Evan Chenge127a732007-10-29 07:57:50 +00007097 unsigned NumBits1 = Ty1->getPrimitiveSizeInBits();
7098 unsigned NumBits2 = Ty2->getPrimitiveSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +00007099 if (NumBits1 <= NumBits2)
Evan Chenge127a732007-10-29 07:57:50 +00007100 return false;
7101 return Subtarget->is64Bit() || NumBits1 < 64;
Evan Cheng2bd122c2007-10-26 01:56:11 +00007102}
7103
Duncan Sands83ec4b62008-06-06 12:08:01 +00007104bool X86TargetLowering::isTruncateFree(MVT VT1, MVT VT2) const {
7105 if (!VT1.isInteger() || !VT2.isInteger())
Evan Cheng3c3ddb32007-10-29 19:58:20 +00007106 return false;
Duncan Sands83ec4b62008-06-06 12:08:01 +00007107 unsigned NumBits1 = VT1.getSizeInBits();
7108 unsigned NumBits2 = VT2.getSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +00007109 if (NumBits1 <= NumBits2)
Evan Cheng3c3ddb32007-10-29 19:58:20 +00007110 return false;
7111 return Subtarget->is64Bit() || NumBits1 < 64;
7112}
Evan Cheng2bd122c2007-10-26 01:56:11 +00007113
Dan Gohman97121ba2009-04-08 00:15:30 +00007114bool X86TargetLowering::isZExtFree(const Type *Ty1, const Type *Ty2) const {
Dan Gohman349ba492009-04-09 02:06:09 +00007115 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Dan Gohman97121ba2009-04-08 00:15:30 +00007116 return Ty1 == Type::Int32Ty && Ty2 == Type::Int64Ty && Subtarget->is64Bit();
7117}
7118
7119bool X86TargetLowering::isZExtFree(MVT VT1, MVT VT2) const {
Dan Gohman349ba492009-04-09 02:06:09 +00007120 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Dan Gohman97121ba2009-04-08 00:15:30 +00007121 return VT1 == MVT::i32 && VT2 == MVT::i64 && Subtarget->is64Bit();
7122}
7123
Evan Cheng8b944d32009-05-28 00:35:15 +00007124bool X86TargetLowering::isNarrowingProfitable(MVT VT1, MVT VT2) const {
7125 // i16 instructions are longer (0x66 prefix) and potentially slower.
7126 return !(VT1 == MVT::i32 && VT2 == MVT::i16);
7127}
7128
Evan Cheng60c07e12006-07-05 22:17:51 +00007129/// isShuffleMaskLegal - Targets can use this to indicate that they only
7130/// support *some* VECTOR_SHUFFLE operations, those with specific masks.
7131/// By default, if a target supports the VECTOR_SHUFFLE node, all mask values
7132/// are assumed to be legal.
7133bool
Nate Begeman5a5ca152009-04-29 05:20:52 +00007134X86TargetLowering::isShuffleMaskLegal(const SmallVectorImpl<int> &M,
7135 MVT VT) const {
Evan Cheng60c07e12006-07-05 22:17:51 +00007136 // Only do shuffles on 128-bit vector types for now.
Nate Begeman9008ca62009-04-27 18:41:29 +00007137 if (VT.getSizeInBits() == 64)
7138 return false;
7139
7140 // FIXME: pshufb, blends, palignr, shifts.
7141 return (VT.getVectorNumElements() == 2 ||
7142 ShuffleVectorSDNode::isSplatMask(&M[0], VT) ||
7143 isMOVLMask(M, VT) ||
7144 isSHUFPMask(M, VT) ||
7145 isPSHUFDMask(M, VT) ||
7146 isPSHUFHWMask(M, VT) ||
7147 isPSHUFLWMask(M, VT) ||
7148 isUNPCKLMask(M, VT) ||
7149 isUNPCKHMask(M, VT) ||
7150 isUNPCKL_v_undef_Mask(M, VT) ||
7151 isUNPCKH_v_undef_Mask(M, VT));
Evan Cheng60c07e12006-07-05 22:17:51 +00007152}
7153
Dan Gohman7d8143f2008-04-09 20:09:42 +00007154bool
Nate Begeman5a5ca152009-04-29 05:20:52 +00007155X86TargetLowering::isVectorClearMaskLegal(const SmallVectorImpl<int> &Mask,
Nate Begeman9008ca62009-04-27 18:41:29 +00007156 MVT VT) const {
7157 unsigned NumElts = VT.getVectorNumElements();
7158 // FIXME: This collection of masks seems suspect.
7159 if (NumElts == 2)
7160 return true;
7161 if (NumElts == 4 && VT.getSizeInBits() == 128) {
7162 return (isMOVLMask(Mask, VT) ||
7163 isCommutedMOVLMask(Mask, VT, true) ||
7164 isSHUFPMask(Mask, VT) ||
7165 isCommutedSHUFPMask(Mask, VT));
Evan Cheng60c07e12006-07-05 22:17:51 +00007166 }
7167 return false;
7168}
7169
7170//===----------------------------------------------------------------------===//
7171// X86 Scheduler Hooks
7172//===----------------------------------------------------------------------===//
7173
Mon P Wang63307c32008-05-05 19:05:59 +00007174// private utility function
7175MachineBasicBlock *
7176X86TargetLowering::EmitAtomicBitwiseWithCustomInserter(MachineInstr *bInstr,
7177 MachineBasicBlock *MBB,
7178 unsigned regOpc,
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007179 unsigned immOpc,
Dale Johannesen140be2d2008-08-19 18:47:28 +00007180 unsigned LoadOpc,
7181 unsigned CXchgOpc,
7182 unsigned copyOpc,
7183 unsigned notOpc,
7184 unsigned EAXreg,
7185 TargetRegisterClass *RC,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00007186 bool invSrc) const {
Mon P Wang63307c32008-05-05 19:05:59 +00007187 // For the atomic bitwise operator, we generate
7188 // thisMBB:
7189 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +00007190 // ld t1 = [bitinstr.addr]
7191 // op t2 = t1, [bitinstr.val]
7192 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +00007193 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
7194 // bz newMBB
7195 // fallthrough -->nextMBB
7196 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
7197 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007198 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +00007199 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00007200
Mon P Wang63307c32008-05-05 19:05:59 +00007201 /// First build the CFG
7202 MachineFunction *F = MBB->getParent();
7203 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007204 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
7205 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
7206 F->insert(MBBIter, newMBB);
7207 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007208
Mon P Wang63307c32008-05-05 19:05:59 +00007209 // Move all successors to thisMBB to nextMBB
7210 nextMBB->transferSuccessors(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007211
Mon P Wang63307c32008-05-05 19:05:59 +00007212 // Update thisMBB to fall through to newMBB
7213 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007214
Mon P Wang63307c32008-05-05 19:05:59 +00007215 // newMBB jumps to itself and fall through to nextMBB
7216 newMBB->addSuccessor(nextMBB);
7217 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007218
Mon P Wang63307c32008-05-05 19:05:59 +00007219 // Insert instructions into newMBB based on incoming instruction
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007220 assert(bInstr->getNumOperands() < X86AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +00007221 "unexpected number of operands");
Dale Johannesene4d209d2009-02-03 20:21:25 +00007222 DebugLoc dl = bInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +00007223 MachineOperand& destOper = bInstr->getOperand(0);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007224 MachineOperand* argOpers[2 + X86AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +00007225 int numArgs = bInstr->getNumOperands() - 1;
7226 for (int i=0; i < numArgs; ++i)
7227 argOpers[i] = &bInstr->getOperand(i+1);
7228
7229 // x86 address has 4 operands: base, index, scale, and displacement
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007230 int lastAddrIndx = X86AddrNumOperands - 1; // [0,3]
7231 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +00007232
Dale Johannesen140be2d2008-08-19 18:47:28 +00007233 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007234 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(LoadOpc), t1);
Mon P Wang63307c32008-05-05 19:05:59 +00007235 for (int i=0; i <= lastAddrIndx; ++i)
7236 (*MIB).addOperand(*argOpers[i]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007237
Dale Johannesen140be2d2008-08-19 18:47:28 +00007238 unsigned tt = F->getRegInfo().createVirtualRegister(RC);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007239 if (invSrc) {
Dale Johannesene4d209d2009-02-03 20:21:25 +00007240 MIB = BuildMI(newMBB, dl, TII->get(notOpc), tt).addReg(t1);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007241 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007242 else
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007243 tt = t1;
7244
Dale Johannesen140be2d2008-08-19 18:47:28 +00007245 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dan Gohmand735b802008-10-03 15:45:36 +00007246 assert((argOpers[valArgIndx]->isReg() ||
7247 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +00007248 "invalid operand");
Dan Gohmand735b802008-10-03 15:45:36 +00007249 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00007250 MIB = BuildMI(newMBB, dl, TII->get(regOpc), t2);
Mon P Wang63307c32008-05-05 19:05:59 +00007251 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00007252 MIB = BuildMI(newMBB, dl, TII->get(immOpc), t2);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007253 MIB.addReg(tt);
Mon P Wang63307c32008-05-05 19:05:59 +00007254 (*MIB).addOperand(*argOpers[valArgIndx]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007255
Dale Johannesene4d209d2009-02-03 20:21:25 +00007256 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), EAXreg);
Mon P Wangab3e7472008-05-05 22:56:23 +00007257 MIB.addReg(t1);
Scott Michelfdc40a02009-02-17 22:15:04 +00007258
Dale Johannesene4d209d2009-02-03 20:21:25 +00007259 MIB = BuildMI(newMBB, dl, TII->get(CXchgOpc));
Mon P Wang63307c32008-05-05 19:05:59 +00007260 for (int i=0; i <= lastAddrIndx; ++i)
7261 (*MIB).addOperand(*argOpers[i]);
7262 MIB.addReg(t2);
Mon P Wangf5952662008-07-17 04:54:06 +00007263 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
7264 (*MIB).addMemOperand(*F, *bInstr->memoperands_begin());
7265
Dale Johannesene4d209d2009-02-03 20:21:25 +00007266 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), destOper.getReg());
Dale Johannesen140be2d2008-08-19 18:47:28 +00007267 MIB.addReg(EAXreg);
Scott Michelfdc40a02009-02-17 22:15:04 +00007268
Mon P Wang63307c32008-05-05 19:05:59 +00007269 // insert branch
Dale Johannesene4d209d2009-02-03 20:21:25 +00007270 BuildMI(newMBB, dl, TII->get(X86::JNE)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +00007271
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007272 F->DeleteMachineInstr(bInstr); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +00007273 return nextMBB;
7274}
7275
Dale Johannesen1b54c7f2008-10-03 19:41:08 +00007276// private utility function: 64 bit atomics on 32 bit host.
Mon P Wang63307c32008-05-05 19:05:59 +00007277MachineBasicBlock *
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007278X86TargetLowering::EmitAtomicBit6432WithCustomInserter(MachineInstr *bInstr,
7279 MachineBasicBlock *MBB,
7280 unsigned regOpcL,
7281 unsigned regOpcH,
7282 unsigned immOpcL,
7283 unsigned immOpcH,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00007284 bool invSrc) const {
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007285 // For the atomic bitwise operator, we generate
7286 // thisMBB (instructions are in pairs, except cmpxchg8b)
7287 // ld t1,t2 = [bitinstr.addr]
7288 // newMBB:
7289 // out1, out2 = phi (thisMBB, t1/t2) (newMBB, t3/t4)
7290 // op t5, t6 <- out1, out2, [bitinstr.val]
Dale Johannesen880ae362008-10-03 22:25:52 +00007291 // (for SWAP, substitute: mov t5, t6 <- [bitinstr.val])
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007292 // mov ECX, EBX <- t5, t6
7293 // mov EAX, EDX <- t1, t2
7294 // cmpxchg8b [bitinstr.addr] [EAX, EDX, EBX, ECX implicit]
7295 // mov t3, t4 <- EAX, EDX
7296 // bz newMBB
7297 // result in out1, out2
7298 // fallthrough -->nextMBB
7299
7300 const TargetRegisterClass *RC = X86::GR32RegisterClass;
7301 const unsigned LoadOpc = X86::MOV32rm;
7302 const unsigned copyOpc = X86::MOV32rr;
7303 const unsigned NotOpc = X86::NOT32r;
7304 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
7305 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
7306 MachineFunction::iterator MBBIter = MBB;
7307 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00007308
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007309 /// First build the CFG
7310 MachineFunction *F = MBB->getParent();
7311 MachineBasicBlock *thisMBB = MBB;
7312 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
7313 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
7314 F->insert(MBBIter, newMBB);
7315 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007316
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007317 // Move all successors to thisMBB to nextMBB
7318 nextMBB->transferSuccessors(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007319
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007320 // Update thisMBB to fall through to newMBB
7321 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007322
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007323 // newMBB jumps to itself and fall through to nextMBB
7324 newMBB->addSuccessor(nextMBB);
7325 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007326
Dale Johannesene4d209d2009-02-03 20:21:25 +00007327 DebugLoc dl = bInstr->getDebugLoc();
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007328 // Insert instructions into newMBB based on incoming instruction
7329 // There are 8 "real" operands plus 9 implicit def/uses, ignored here.
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007330 assert(bInstr->getNumOperands() < X86AddrNumOperands + 14 &&
Bill Wendling51b16f42009-05-30 01:09:53 +00007331 "unexpected number of operands");
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007332 MachineOperand& dest1Oper = bInstr->getOperand(0);
7333 MachineOperand& dest2Oper = bInstr->getOperand(1);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007334 MachineOperand* argOpers[2 + X86AddrNumOperands];
7335 for (int i=0; i < 2 + X86AddrNumOperands; ++i)
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007336 argOpers[i] = &bInstr->getOperand(i+2);
7337
7338 // x86 address has 4 operands: base, index, scale, and displacement
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007339 int lastAddrIndx = X86AddrNumOperands - 1; // [0,3]
Scott Michelfdc40a02009-02-17 22:15:04 +00007340
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007341 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007342 MachineInstrBuilder MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t1);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007343 for (int i=0; i <= lastAddrIndx; ++i)
7344 (*MIB).addOperand(*argOpers[i]);
7345 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007346 MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t2);
Dale Johannesen880ae362008-10-03 22:25:52 +00007347 // add 4 to displacement.
Rafael Espindola094fad32009-04-08 21:14:34 +00007348 for (int i=0; i <= lastAddrIndx-2; ++i)
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007349 (*MIB).addOperand(*argOpers[i]);
Dale Johannesen880ae362008-10-03 22:25:52 +00007350 MachineOperand newOp3 = *(argOpers[3]);
7351 if (newOp3.isImm())
7352 newOp3.setImm(newOp3.getImm()+4);
7353 else
7354 newOp3.setOffset(newOp3.getOffset()+4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007355 (*MIB).addOperand(newOp3);
Rafael Espindola094fad32009-04-08 21:14:34 +00007356 (*MIB).addOperand(*argOpers[lastAddrIndx]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007357
7358 // t3/4 are defined later, at the bottom of the loop
7359 unsigned t3 = F->getRegInfo().createVirtualRegister(RC);
7360 unsigned t4 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007361 BuildMI(newMBB, dl, TII->get(X86::PHI), dest1Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007362 .addReg(t1).addMBB(thisMBB).addReg(t3).addMBB(newMBB);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007363 BuildMI(newMBB, dl, TII->get(X86::PHI), dest2Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007364 .addReg(t2).addMBB(thisMBB).addReg(t4).addMBB(newMBB);
7365
7366 unsigned tt1 = F->getRegInfo().createVirtualRegister(RC);
7367 unsigned tt2 = F->getRegInfo().createVirtualRegister(RC);
Scott Michelfdc40a02009-02-17 22:15:04 +00007368 if (invSrc) {
Dale Johannesene4d209d2009-02-03 20:21:25 +00007369 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), tt1).addReg(t1);
7370 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), tt2).addReg(t2);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007371 } else {
7372 tt1 = t1;
7373 tt2 = t2;
7374 }
7375
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007376 int valArgIndx = lastAddrIndx + 1;
7377 assert((argOpers[valArgIndx]->isReg() ||
Bill Wendling51b16f42009-05-30 01:09:53 +00007378 argOpers[valArgIndx]->isImm()) &&
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007379 "invalid operand");
7380 unsigned t5 = F->getRegInfo().createVirtualRegister(RC);
7381 unsigned t6 = F->getRegInfo().createVirtualRegister(RC);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007382 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00007383 MIB = BuildMI(newMBB, dl, TII->get(regOpcL), t5);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007384 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00007385 MIB = BuildMI(newMBB, dl, TII->get(immOpcL), t5);
Dale Johannesen880ae362008-10-03 22:25:52 +00007386 if (regOpcL != X86::MOV32rr)
7387 MIB.addReg(tt1);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007388 (*MIB).addOperand(*argOpers[valArgIndx]);
7389 assert(argOpers[valArgIndx + 1]->isReg() ==
Bill Wendling51b16f42009-05-30 01:09:53 +00007390 argOpers[valArgIndx]->isReg());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007391 assert(argOpers[valArgIndx + 1]->isImm() ==
Bill Wendling51b16f42009-05-30 01:09:53 +00007392 argOpers[valArgIndx]->isImm());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007393 if (argOpers[valArgIndx + 1]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00007394 MIB = BuildMI(newMBB, dl, TII->get(regOpcH), t6);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007395 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00007396 MIB = BuildMI(newMBB, dl, TII->get(immOpcH), t6);
Dale Johannesen880ae362008-10-03 22:25:52 +00007397 if (regOpcH != X86::MOV32rr)
7398 MIB.addReg(tt2);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007399 (*MIB).addOperand(*argOpers[valArgIndx + 1]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007400
Dale Johannesene4d209d2009-02-03 20:21:25 +00007401 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::EAX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007402 MIB.addReg(t1);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007403 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::EDX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007404 MIB.addReg(t2);
7405
Dale Johannesene4d209d2009-02-03 20:21:25 +00007406 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::EBX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007407 MIB.addReg(t5);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007408 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::ECX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007409 MIB.addReg(t6);
Scott Michelfdc40a02009-02-17 22:15:04 +00007410
Dale Johannesene4d209d2009-02-03 20:21:25 +00007411 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG8B));
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007412 for (int i=0; i <= lastAddrIndx; ++i)
7413 (*MIB).addOperand(*argOpers[i]);
7414
7415 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
7416 (*MIB).addMemOperand(*F, *bInstr->memoperands_begin());
7417
Dale Johannesene4d209d2009-02-03 20:21:25 +00007418 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), t3);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007419 MIB.addReg(X86::EAX);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007420 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), t4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007421 MIB.addReg(X86::EDX);
Scott Michelfdc40a02009-02-17 22:15:04 +00007422
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007423 // insert branch
Dale Johannesene4d209d2009-02-03 20:21:25 +00007424 BuildMI(newMBB, dl, TII->get(X86::JNE)).addMBB(newMBB);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007425
7426 F->DeleteMachineInstr(bInstr); // The pseudo instruction is gone now.
7427 return nextMBB;
7428}
7429
7430// private utility function
7431MachineBasicBlock *
Mon P Wang63307c32008-05-05 19:05:59 +00007432X86TargetLowering::EmitAtomicMinMaxWithCustomInserter(MachineInstr *mInstr,
7433 MachineBasicBlock *MBB,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00007434 unsigned cmovOpc) const {
Mon P Wang63307c32008-05-05 19:05:59 +00007435 // For the atomic min/max operator, we generate
7436 // thisMBB:
7437 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +00007438 // ld t1 = [min/max.addr]
Scott Michelfdc40a02009-02-17 22:15:04 +00007439 // mov t2 = [min/max.val]
Mon P Wang63307c32008-05-05 19:05:59 +00007440 // cmp t1, t2
7441 // cmov[cond] t2 = t1
Mon P Wangab3e7472008-05-05 22:56:23 +00007442 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +00007443 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
7444 // bz newMBB
7445 // fallthrough -->nextMBB
7446 //
7447 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
7448 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007449 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +00007450 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00007451
Mon P Wang63307c32008-05-05 19:05:59 +00007452 /// First build the CFG
7453 MachineFunction *F = MBB->getParent();
7454 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007455 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
7456 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
7457 F->insert(MBBIter, newMBB);
7458 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007459
Mon P Wang63307c32008-05-05 19:05:59 +00007460 // Move all successors to thisMBB to nextMBB
7461 nextMBB->transferSuccessors(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007462
Mon P Wang63307c32008-05-05 19:05:59 +00007463 // Update thisMBB to fall through to newMBB
7464 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007465
Mon P Wang63307c32008-05-05 19:05:59 +00007466 // newMBB jumps to newMBB and fall through to nextMBB
7467 newMBB->addSuccessor(nextMBB);
7468 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007469
Dale Johannesene4d209d2009-02-03 20:21:25 +00007470 DebugLoc dl = mInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +00007471 // Insert instructions into newMBB based on incoming instruction
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007472 assert(mInstr->getNumOperands() < X86AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +00007473 "unexpected number of operands");
Mon P Wang63307c32008-05-05 19:05:59 +00007474 MachineOperand& destOper = mInstr->getOperand(0);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007475 MachineOperand* argOpers[2 + X86AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +00007476 int numArgs = mInstr->getNumOperands() - 1;
7477 for (int i=0; i < numArgs; ++i)
7478 argOpers[i] = &mInstr->getOperand(i+1);
Scott Michelfdc40a02009-02-17 22:15:04 +00007479
Mon P Wang63307c32008-05-05 19:05:59 +00007480 // x86 address has 4 operands: base, index, scale, and displacement
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007481 int lastAddrIndx = X86AddrNumOperands - 1; // [0,3]
7482 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +00007483
Mon P Wangab3e7472008-05-05 22:56:23 +00007484 unsigned t1 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007485 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rm), t1);
Mon P Wang63307c32008-05-05 19:05:59 +00007486 for (int i=0; i <= lastAddrIndx; ++i)
7487 (*MIB).addOperand(*argOpers[i]);
Mon P Wangab3e7472008-05-05 22:56:23 +00007488
Mon P Wang63307c32008-05-05 19:05:59 +00007489 // We only support register and immediate values
Dan Gohmand735b802008-10-03 15:45:36 +00007490 assert((argOpers[valArgIndx]->isReg() ||
7491 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +00007492 "invalid operand");
Scott Michelfdc40a02009-02-17 22:15:04 +00007493
7494 unsigned t2 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dan Gohmand735b802008-10-03 15:45:36 +00007495 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00007496 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), t2);
Scott Michelfdc40a02009-02-17 22:15:04 +00007497 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00007498 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), t2);
Mon P Wang63307c32008-05-05 19:05:59 +00007499 (*MIB).addOperand(*argOpers[valArgIndx]);
7500
Dale Johannesene4d209d2009-02-03 20:21:25 +00007501 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), X86::EAX);
Mon P Wangab3e7472008-05-05 22:56:23 +00007502 MIB.addReg(t1);
7503
Dale Johannesene4d209d2009-02-03 20:21:25 +00007504 MIB = BuildMI(newMBB, dl, TII->get(X86::CMP32rr));
Mon P Wang63307c32008-05-05 19:05:59 +00007505 MIB.addReg(t1);
7506 MIB.addReg(t2);
7507
7508 // Generate movc
7509 unsigned t3 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007510 MIB = BuildMI(newMBB, dl, TII->get(cmovOpc),t3);
Mon P Wang63307c32008-05-05 19:05:59 +00007511 MIB.addReg(t2);
7512 MIB.addReg(t1);
7513
7514 // Cmp and exchange if none has modified the memory location
Dale Johannesene4d209d2009-02-03 20:21:25 +00007515 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG32));
Mon P Wang63307c32008-05-05 19:05:59 +00007516 for (int i=0; i <= lastAddrIndx; ++i)
7517 (*MIB).addOperand(*argOpers[i]);
7518 MIB.addReg(t3);
Mon P Wangf5952662008-07-17 04:54:06 +00007519 assert(mInstr->hasOneMemOperand() && "Unexpected number of memoperand");
7520 (*MIB).addMemOperand(*F, *mInstr->memoperands_begin());
Scott Michelfdc40a02009-02-17 22:15:04 +00007521
Dale Johannesene4d209d2009-02-03 20:21:25 +00007522 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), destOper.getReg());
Mon P Wang63307c32008-05-05 19:05:59 +00007523 MIB.addReg(X86::EAX);
Scott Michelfdc40a02009-02-17 22:15:04 +00007524
Mon P Wang63307c32008-05-05 19:05:59 +00007525 // insert branch
Dale Johannesene4d209d2009-02-03 20:21:25 +00007526 BuildMI(newMBB, dl, TII->get(X86::JNE)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +00007527
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007528 F->DeleteMachineInstr(mInstr); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +00007529 return nextMBB;
7530}
7531
7532
Evan Cheng60c07e12006-07-05 22:17:51 +00007533MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +00007534X86TargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00007535 MachineBasicBlock *BB) const {
Dale Johannesene4d209d2009-02-03 20:21:25 +00007536 DebugLoc dl = MI->getDebugLoc();
Evan Chengc0f64ff2006-11-27 23:37:22 +00007537 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Evan Cheng60c07e12006-07-05 22:17:51 +00007538 switch (MI->getOpcode()) {
7539 default: assert(false && "Unexpected instr type to insert");
Mon P Wang9e5ecb82008-12-12 01:25:51 +00007540 case X86::CMOV_V1I64:
Evan Cheng60c07e12006-07-05 22:17:51 +00007541 case X86::CMOV_FR32:
7542 case X86::CMOV_FR64:
7543 case X86::CMOV_V4F32:
7544 case X86::CMOV_V2F64:
Evan Chenge5f62042007-09-29 00:00:36 +00007545 case X86::CMOV_V2I64: {
Evan Cheng60c07e12006-07-05 22:17:51 +00007546 // To "insert" a SELECT_CC instruction, we actually have to insert the
7547 // diamond control-flow pattern. The incoming instruction knows the
7548 // destination vreg to set, the condition code register to branch on, the
7549 // true/false values to select between, and a branch opcode to use.
7550 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007551 MachineFunction::iterator It = BB;
Evan Cheng60c07e12006-07-05 22:17:51 +00007552 ++It;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00007553
Evan Cheng60c07e12006-07-05 22:17:51 +00007554 // thisMBB:
7555 // ...
7556 // TrueVal = ...
7557 // cmpTY ccX, r1, r2
7558 // bCC copy1MBB
7559 // fallthrough --> copy0MBB
7560 MachineBasicBlock *thisMBB = BB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007561 MachineFunction *F = BB->getParent();
7562 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
7563 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00007564 unsigned Opc =
Chris Lattner7fbe9722006-10-20 17:42:20 +00007565 X86::GetCondBranchFromCond((X86::CondCode)MI->getOperand(3).getImm());
Dale Johannesene4d209d2009-02-03 20:21:25 +00007566 BuildMI(BB, dl, TII->get(Opc)).addMBB(sinkMBB);
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007567 F->insert(It, copy0MBB);
7568 F->insert(It, sinkMBB);
Mon P Wang63307c32008-05-05 19:05:59 +00007569 // Update machine-CFG edges by transferring all successors of the current
Evan Cheng60c07e12006-07-05 22:17:51 +00007570 // block to the new block which will contain the Phi node for the select.
Mon P Wang63307c32008-05-05 19:05:59 +00007571 sinkMBB->transferSuccessors(BB);
7572
7573 // Add the true and fallthrough blocks as its successors.
Evan Cheng60c07e12006-07-05 22:17:51 +00007574 BB->addSuccessor(copy0MBB);
7575 BB->addSuccessor(sinkMBB);
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00007576
Evan Cheng60c07e12006-07-05 22:17:51 +00007577 // copy0MBB:
7578 // %FalseValue = ...
7579 // # fallthrough to sinkMBB
7580 BB = copy0MBB;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00007581
Evan Cheng60c07e12006-07-05 22:17:51 +00007582 // Update machine-CFG edges
7583 BB->addSuccessor(sinkMBB);
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00007584
Evan Cheng60c07e12006-07-05 22:17:51 +00007585 // sinkMBB:
7586 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
7587 // ...
7588 BB = sinkMBB;
Dale Johannesene4d209d2009-02-03 20:21:25 +00007589 BuildMI(BB, dl, TII->get(X86::PHI), MI->getOperand(0).getReg())
Evan Cheng60c07e12006-07-05 22:17:51 +00007590 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
7591 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
7592
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007593 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
Evan Cheng60c07e12006-07-05 22:17:51 +00007594 return BB;
7595 }
7596
Dale Johannesen849f2142007-07-03 00:53:03 +00007597 case X86::FP32_TO_INT16_IN_MEM:
7598 case X86::FP32_TO_INT32_IN_MEM:
7599 case X86::FP32_TO_INT64_IN_MEM:
7600 case X86::FP64_TO_INT16_IN_MEM:
7601 case X86::FP64_TO_INT32_IN_MEM:
Dale Johannesena996d522007-08-07 01:17:37 +00007602 case X86::FP64_TO_INT64_IN_MEM:
7603 case X86::FP80_TO_INT16_IN_MEM:
7604 case X86::FP80_TO_INT32_IN_MEM:
7605 case X86::FP80_TO_INT64_IN_MEM: {
Evan Cheng60c07e12006-07-05 22:17:51 +00007606 // Change the floating point control register to use "round towards zero"
7607 // mode when truncating to an integer value.
7608 MachineFunction *F = BB->getParent();
7609 int CWFrameIdx = F->getFrameInfo()->CreateStackObject(2, 2);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007610 addFrameReference(BuildMI(BB, dl, TII->get(X86::FNSTCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00007611
7612 // Load the old value of the high byte of the control word...
7613 unsigned OldCW =
Chris Lattner84bc5422007-12-31 04:13:23 +00007614 F->getRegInfo().createVirtualRegister(X86::GR16RegisterClass);
Scott Michelfdc40a02009-02-17 22:15:04 +00007615 addFrameReference(BuildMI(BB, dl, TII->get(X86::MOV16rm), OldCW),
Dale Johannesene4d209d2009-02-03 20:21:25 +00007616 CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00007617
7618 // Set the high part to be round to zero...
Dale Johannesene4d209d2009-02-03 20:21:25 +00007619 addFrameReference(BuildMI(BB, dl, TII->get(X86::MOV16mi)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +00007620 .addImm(0xC7F);
Evan Cheng60c07e12006-07-05 22:17:51 +00007621
7622 // Reload the modified control word now...
Dale Johannesene4d209d2009-02-03 20:21:25 +00007623 addFrameReference(BuildMI(BB, dl, TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00007624
7625 // Restore the memory image of control word to original value
Dale Johannesene4d209d2009-02-03 20:21:25 +00007626 addFrameReference(BuildMI(BB, dl, TII->get(X86::MOV16mr)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +00007627 .addReg(OldCW);
Evan Cheng60c07e12006-07-05 22:17:51 +00007628
7629 // Get the X86 opcode to use.
7630 unsigned Opc;
7631 switch (MI->getOpcode()) {
7632 default: assert(0 && "illegal opcode!");
Dale Johannesene377d4d2007-07-04 21:07:47 +00007633 case X86::FP32_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m32; break;
7634 case X86::FP32_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m32; break;
7635 case X86::FP32_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m32; break;
7636 case X86::FP64_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m64; break;
7637 case X86::FP64_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m64; break;
7638 case X86::FP64_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m64; break;
Dale Johannesena996d522007-08-07 01:17:37 +00007639 case X86::FP80_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m80; break;
7640 case X86::FP80_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m80; break;
7641 case X86::FP80_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m80; break;
Evan Cheng60c07e12006-07-05 22:17:51 +00007642 }
7643
7644 X86AddressMode AM;
7645 MachineOperand &Op = MI->getOperand(0);
Dan Gohmand735b802008-10-03 15:45:36 +00007646 if (Op.isReg()) {
Evan Cheng60c07e12006-07-05 22:17:51 +00007647 AM.BaseType = X86AddressMode::RegBase;
7648 AM.Base.Reg = Op.getReg();
7649 } else {
7650 AM.BaseType = X86AddressMode::FrameIndexBase;
Chris Lattner8aa797a2007-12-30 23:10:15 +00007651 AM.Base.FrameIndex = Op.getIndex();
Evan Cheng60c07e12006-07-05 22:17:51 +00007652 }
7653 Op = MI->getOperand(1);
Dan Gohmand735b802008-10-03 15:45:36 +00007654 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +00007655 AM.Scale = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +00007656 Op = MI->getOperand(2);
Dan Gohmand735b802008-10-03 15:45:36 +00007657 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +00007658 AM.IndexReg = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +00007659 Op = MI->getOperand(3);
Dan Gohmand735b802008-10-03 15:45:36 +00007660 if (Op.isGlobal()) {
Evan Cheng60c07e12006-07-05 22:17:51 +00007661 AM.GV = Op.getGlobal();
7662 } else {
Chris Lattner7fbe9722006-10-20 17:42:20 +00007663 AM.Disp = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +00007664 }
Dale Johannesene4d209d2009-02-03 20:21:25 +00007665 addFullAddress(BuildMI(BB, dl, TII->get(Opc)), AM)
Rafael Espindola8ef2b892009-04-08 08:09:33 +00007666 .addReg(MI->getOperand(X86AddrNumOperands).getReg());
Evan Cheng60c07e12006-07-05 22:17:51 +00007667
7668 // Reload the original control word now.
Dale Johannesene4d209d2009-02-03 20:21:25 +00007669 addFrameReference(BuildMI(BB, dl, TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00007670
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007671 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
Evan Cheng60c07e12006-07-05 22:17:51 +00007672 return BB;
7673 }
Mon P Wang63307c32008-05-05 19:05:59 +00007674 case X86::ATOMAND32:
7675 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00007676 X86::AND32ri, X86::MOV32rm,
Dale Johannesen140be2d2008-08-19 18:47:28 +00007677 X86::LCMPXCHG32, X86::MOV32rr,
7678 X86::NOT32r, X86::EAX,
7679 X86::GR32RegisterClass);
Mon P Wang63307c32008-05-05 19:05:59 +00007680 case X86::ATOMOR32:
Scott Michelfdc40a02009-02-17 22:15:04 +00007681 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR32rr,
7682 X86::OR32ri, X86::MOV32rm,
Dale Johannesen140be2d2008-08-19 18:47:28 +00007683 X86::LCMPXCHG32, X86::MOV32rr,
7684 X86::NOT32r, X86::EAX,
7685 X86::GR32RegisterClass);
Mon P Wang63307c32008-05-05 19:05:59 +00007686 case X86::ATOMXOR32:
7687 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00007688 X86::XOR32ri, X86::MOV32rm,
Dale Johannesen140be2d2008-08-19 18:47:28 +00007689 X86::LCMPXCHG32, X86::MOV32rr,
7690 X86::NOT32r, X86::EAX,
7691 X86::GR32RegisterClass);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007692 case X86::ATOMNAND32:
7693 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +00007694 X86::AND32ri, X86::MOV32rm,
7695 X86::LCMPXCHG32, X86::MOV32rr,
7696 X86::NOT32r, X86::EAX,
7697 X86::GR32RegisterClass, true);
Mon P Wang63307c32008-05-05 19:05:59 +00007698 case X86::ATOMMIN32:
7699 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL32rr);
7700 case X86::ATOMMAX32:
7701 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG32rr);
7702 case X86::ATOMUMIN32:
7703 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB32rr);
7704 case X86::ATOMUMAX32:
7705 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA32rr);
Dale Johannesen140be2d2008-08-19 18:47:28 +00007706
7707 case X86::ATOMAND16:
7708 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
7709 X86::AND16ri, X86::MOV16rm,
7710 X86::LCMPXCHG16, X86::MOV16rr,
7711 X86::NOT16r, X86::AX,
7712 X86::GR16RegisterClass);
7713 case X86::ATOMOR16:
Scott Michelfdc40a02009-02-17 22:15:04 +00007714 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR16rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +00007715 X86::OR16ri, X86::MOV16rm,
7716 X86::LCMPXCHG16, X86::MOV16rr,
7717 X86::NOT16r, X86::AX,
7718 X86::GR16RegisterClass);
7719 case X86::ATOMXOR16:
7720 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR16rr,
7721 X86::XOR16ri, X86::MOV16rm,
7722 X86::LCMPXCHG16, X86::MOV16rr,
7723 X86::NOT16r, X86::AX,
7724 X86::GR16RegisterClass);
7725 case X86::ATOMNAND16:
7726 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
7727 X86::AND16ri, X86::MOV16rm,
7728 X86::LCMPXCHG16, X86::MOV16rr,
7729 X86::NOT16r, X86::AX,
7730 X86::GR16RegisterClass, true);
7731 case X86::ATOMMIN16:
7732 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL16rr);
7733 case X86::ATOMMAX16:
7734 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG16rr);
7735 case X86::ATOMUMIN16:
7736 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB16rr);
7737 case X86::ATOMUMAX16:
7738 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA16rr);
7739
7740 case X86::ATOMAND8:
7741 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
7742 X86::AND8ri, X86::MOV8rm,
7743 X86::LCMPXCHG8, X86::MOV8rr,
7744 X86::NOT8r, X86::AL,
7745 X86::GR8RegisterClass);
7746 case X86::ATOMOR8:
Scott Michelfdc40a02009-02-17 22:15:04 +00007747 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR8rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +00007748 X86::OR8ri, X86::MOV8rm,
7749 X86::LCMPXCHG8, X86::MOV8rr,
7750 X86::NOT8r, X86::AL,
7751 X86::GR8RegisterClass);
7752 case X86::ATOMXOR8:
7753 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR8rr,
7754 X86::XOR8ri, X86::MOV8rm,
7755 X86::LCMPXCHG8, X86::MOV8rr,
7756 X86::NOT8r, X86::AL,
7757 X86::GR8RegisterClass);
7758 case X86::ATOMNAND8:
7759 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
7760 X86::AND8ri, X86::MOV8rm,
7761 X86::LCMPXCHG8, X86::MOV8rr,
7762 X86::NOT8r, X86::AL,
7763 X86::GR8RegisterClass, true);
7764 // FIXME: There are no CMOV8 instructions; MIN/MAX need some other way.
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007765 // This group is for 64-bit host.
Dale Johannesena99e3842008-08-20 00:48:50 +00007766 case X86::ATOMAND64:
7767 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00007768 X86::AND64ri32, X86::MOV64rm,
Dale Johannesena99e3842008-08-20 00:48:50 +00007769 X86::LCMPXCHG64, X86::MOV64rr,
7770 X86::NOT64r, X86::RAX,
7771 X86::GR64RegisterClass);
7772 case X86::ATOMOR64:
Scott Michelfdc40a02009-02-17 22:15:04 +00007773 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR64rr,
7774 X86::OR64ri32, X86::MOV64rm,
Dale Johannesena99e3842008-08-20 00:48:50 +00007775 X86::LCMPXCHG64, X86::MOV64rr,
7776 X86::NOT64r, X86::RAX,
7777 X86::GR64RegisterClass);
7778 case X86::ATOMXOR64:
7779 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00007780 X86::XOR64ri32, X86::MOV64rm,
Dale Johannesena99e3842008-08-20 00:48:50 +00007781 X86::LCMPXCHG64, X86::MOV64rr,
7782 X86::NOT64r, X86::RAX,
7783 X86::GR64RegisterClass);
7784 case X86::ATOMNAND64:
7785 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
7786 X86::AND64ri32, X86::MOV64rm,
7787 X86::LCMPXCHG64, X86::MOV64rr,
7788 X86::NOT64r, X86::RAX,
7789 X86::GR64RegisterClass, true);
7790 case X86::ATOMMIN64:
7791 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL64rr);
7792 case X86::ATOMMAX64:
7793 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG64rr);
7794 case X86::ATOMUMIN64:
7795 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB64rr);
7796 case X86::ATOMUMAX64:
7797 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA64rr);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007798
7799 // This group does 64-bit operations on a 32-bit host.
7800 case X86::ATOMAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00007801 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007802 X86::AND32rr, X86::AND32rr,
7803 X86::AND32ri, X86::AND32ri,
7804 false);
7805 case X86::ATOMOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00007806 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007807 X86::OR32rr, X86::OR32rr,
7808 X86::OR32ri, X86::OR32ri,
7809 false);
7810 case X86::ATOMXOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00007811 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007812 X86::XOR32rr, X86::XOR32rr,
7813 X86::XOR32ri, X86::XOR32ri,
7814 false);
7815 case X86::ATOMNAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00007816 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007817 X86::AND32rr, X86::AND32rr,
7818 X86::AND32ri, X86::AND32ri,
7819 true);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007820 case X86::ATOMADD6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00007821 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007822 X86::ADD32rr, X86::ADC32rr,
7823 X86::ADD32ri, X86::ADC32ri,
7824 false);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007825 case X86::ATOMSUB6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00007826 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007827 X86::SUB32rr, X86::SBB32rr,
7828 X86::SUB32ri, X86::SBB32ri,
7829 false);
Dale Johannesen880ae362008-10-03 22:25:52 +00007830 case X86::ATOMSWAP6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00007831 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen880ae362008-10-03 22:25:52 +00007832 X86::MOV32rr, X86::MOV32rr,
7833 X86::MOV32ri, X86::MOV32ri,
7834 false);
Evan Cheng60c07e12006-07-05 22:17:51 +00007835 }
7836}
7837
7838//===----------------------------------------------------------------------===//
7839// X86 Optimization Hooks
7840//===----------------------------------------------------------------------===//
7841
Dan Gohman475871a2008-07-27 21:46:04 +00007842void X86TargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +00007843 const APInt &Mask,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00007844 APInt &KnownZero,
7845 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +00007846 const SelectionDAG &DAG,
Nate Begeman368e18d2006-02-16 21:11:51 +00007847 unsigned Depth) const {
Evan Cheng3a03ebb2005-12-21 23:05:39 +00007848 unsigned Opc = Op.getOpcode();
Evan Cheng865f0602006-04-05 06:11:20 +00007849 assert((Opc >= ISD::BUILTIN_OP_END ||
7850 Opc == ISD::INTRINSIC_WO_CHAIN ||
7851 Opc == ISD::INTRINSIC_W_CHAIN ||
7852 Opc == ISD::INTRINSIC_VOID) &&
7853 "Should use MaskedValueIsZero if you don't know whether Op"
7854 " is a target node!");
Evan Cheng3a03ebb2005-12-21 23:05:39 +00007855
Dan Gohmanf4f92f52008-02-13 23:07:24 +00007856 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0); // Don't know anything.
Evan Cheng3a03ebb2005-12-21 23:05:39 +00007857 switch (Opc) {
Evan Cheng865f0602006-04-05 06:11:20 +00007858 default: break;
Evan Cheng97d0e0e2009-02-02 09:15:04 +00007859 case X86ISD::ADD:
7860 case X86ISD::SUB:
7861 case X86ISD::SMUL:
7862 case X86ISD::UMUL:
Dan Gohman076aee32009-03-04 19:44:21 +00007863 case X86ISD::INC:
7864 case X86ISD::DEC:
Evan Cheng97d0e0e2009-02-02 09:15:04 +00007865 // These nodes' second result is a boolean.
7866 if (Op.getResNo() == 0)
7867 break;
7868 // Fallthrough
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00007869 case X86ISD::SETCC:
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00007870 KnownZero |= APInt::getHighBitsSet(Mask.getBitWidth(),
7871 Mask.getBitWidth() - 1);
Nate Begeman368e18d2006-02-16 21:11:51 +00007872 break;
Evan Cheng3a03ebb2005-12-21 23:05:39 +00007873 }
Evan Cheng3a03ebb2005-12-21 23:05:39 +00007874}
Chris Lattner259e97c2006-01-31 19:43:35 +00007875
Evan Cheng206ee9d2006-07-07 08:33:52 +00007876/// isGAPlusOffset - Returns true (and the GlobalValue and the offset) if the
Evan Chengad4196b2008-05-12 19:56:52 +00007877/// node is a GlobalAddress + offset.
7878bool X86TargetLowering::isGAPlusOffset(SDNode *N,
7879 GlobalValue* &GA, int64_t &Offset) const{
7880 if (N->getOpcode() == X86ISD::Wrapper) {
7881 if (isa<GlobalAddressSDNode>(N->getOperand(0))) {
Evan Cheng206ee9d2006-07-07 08:33:52 +00007882 GA = cast<GlobalAddressSDNode>(N->getOperand(0))->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +00007883 Offset = cast<GlobalAddressSDNode>(N->getOperand(0))->getOffset();
Evan Cheng206ee9d2006-07-07 08:33:52 +00007884 return true;
7885 }
Evan Cheng206ee9d2006-07-07 08:33:52 +00007886 }
Evan Chengad4196b2008-05-12 19:56:52 +00007887 return TargetLowering::isGAPlusOffset(N, GA, Offset);
Evan Cheng206ee9d2006-07-07 08:33:52 +00007888}
7889
Evan Chengad4196b2008-05-12 19:56:52 +00007890static bool isBaseAlignmentOfN(unsigned N, SDNode *Base,
7891 const TargetLowering &TLI) {
Evan Cheng206ee9d2006-07-07 08:33:52 +00007892 GlobalValue *GV;
Nick Lewycky916a9f02008-02-02 08:29:58 +00007893 int64_t Offset = 0;
Evan Chengad4196b2008-05-12 19:56:52 +00007894 if (TLI.isGAPlusOffset(Base, GV, Offset))
Evan Cheng7e2ff772008-05-08 00:57:18 +00007895 return (GV->getAlignment() >= N && (Offset % N) == 0);
Chris Lattnerba96fbc2008-01-26 20:07:42 +00007896 // DAG combine handles the stack object case.
Evan Cheng206ee9d2006-07-07 08:33:52 +00007897 return false;
7898}
7899
Nate Begeman9008ca62009-04-27 18:41:29 +00007900static bool EltsFromConsecutiveLoads(ShuffleVectorSDNode *N, unsigned NumElems,
Eli Friedman7a5e5552009-06-07 06:52:44 +00007901 MVT EVT, LoadSDNode *&LDBase,
7902 unsigned &LastLoadedElt,
Evan Chengad4196b2008-05-12 19:56:52 +00007903 SelectionDAG &DAG, MachineFrameInfo *MFI,
7904 const TargetLowering &TLI) {
Eli Friedman7a5e5552009-06-07 06:52:44 +00007905 LDBase = NULL;
Anton Korobeynikovb51b6cf2009-06-09 23:00:39 +00007906 LastLoadedElt = -1U;
Evan Cheng7e2ff772008-05-08 00:57:18 +00007907 for (unsigned i = 0; i < NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00007908 if (N->getMaskElt(i) < 0) {
Eli Friedman7a5e5552009-06-07 06:52:44 +00007909 if (!LDBase)
Evan Cheng7e2ff772008-05-08 00:57:18 +00007910 return false;
7911 continue;
7912 }
7913
Dan Gohman475871a2008-07-27 21:46:04 +00007914 SDValue Elt = DAG.getShuffleScalarElt(N, i);
Gabor Greifba36cb52008-08-28 21:40:38 +00007915 if (!Elt.getNode() ||
7916 (Elt.getOpcode() != ISD::UNDEF && !ISD::isNON_EXTLoad(Elt.getNode())))
Evan Cheng7e2ff772008-05-08 00:57:18 +00007917 return false;
Eli Friedman7a5e5552009-06-07 06:52:44 +00007918 if (!LDBase) {
7919 if (Elt.getNode()->getOpcode() == ISD::UNDEF)
Evan Cheng50d9e722008-05-10 06:46:49 +00007920 return false;
Eli Friedman7a5e5552009-06-07 06:52:44 +00007921 LDBase = cast<LoadSDNode>(Elt.getNode());
7922 LastLoadedElt = i;
Evan Cheng7e2ff772008-05-08 00:57:18 +00007923 continue;
7924 }
7925 if (Elt.getOpcode() == ISD::UNDEF)
7926 continue;
7927
Nate Begemanabc01992009-06-05 21:37:30 +00007928 LoadSDNode *LD = cast<LoadSDNode>(Elt);
Nate Begemanabc01992009-06-05 21:37:30 +00007929 if (!TLI.isConsecutiveLoad(LD, LDBase, EVT.getSizeInBits()/8, i, MFI))
Evan Cheng7e2ff772008-05-08 00:57:18 +00007930 return false;
Eli Friedman7a5e5552009-06-07 06:52:44 +00007931 LastLoadedElt = i;
Evan Cheng7e2ff772008-05-08 00:57:18 +00007932 }
7933 return true;
7934}
Evan Cheng206ee9d2006-07-07 08:33:52 +00007935
7936/// PerformShuffleCombine - Combine a vector_shuffle that is equal to
7937/// build_vector load1, load2, load3, load4, <0, 1, 2, 3> into a 128-bit load
7938/// if the load addresses are consecutive, non-overlapping, and in the right
Mon P Wang1e955802009-04-03 02:43:30 +00007939/// order. In the case of v2i64, it will see if it can rewrite the
7940/// shuffle to be an appropriate build vector so it can take advantage of
7941// performBuildVectorCombine.
Dan Gohman475871a2008-07-27 21:46:04 +00007942static SDValue PerformShuffleCombine(SDNode *N, SelectionDAG &DAG,
Nate Begeman9008ca62009-04-27 18:41:29 +00007943 const TargetLowering &TLI) {
Dale Johannesene4d209d2009-02-03 20:21:25 +00007944 DebugLoc dl = N->getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00007945 MVT VT = N->getValueType(0);
7946 MVT EVT = VT.getVectorElementType();
Nate Begeman9008ca62009-04-27 18:41:29 +00007947 ShuffleVectorSDNode *SVN = cast<ShuffleVectorSDNode>(N);
7948 unsigned NumElems = VT.getVectorNumElements();
Mon P Wang1e955802009-04-03 02:43:30 +00007949
Eli Friedman7a5e5552009-06-07 06:52:44 +00007950 if (VT.getSizeInBits() != 128)
7951 return SDValue();
7952
Mon P Wang1e955802009-04-03 02:43:30 +00007953 // Try to combine a vector_shuffle into a 128-bit load.
7954 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Eli Friedman7a5e5552009-06-07 06:52:44 +00007955 LoadSDNode *LD = NULL;
7956 unsigned LastLoadedElt;
7957 if (!EltsFromConsecutiveLoads(SVN, NumElems, EVT, LD, LastLoadedElt, DAG,
7958 MFI, TLI))
Dan Gohman475871a2008-07-27 21:46:04 +00007959 return SDValue();
Evan Cheng206ee9d2006-07-07 08:33:52 +00007960
Eli Friedman7a5e5552009-06-07 06:52:44 +00007961 if (LastLoadedElt == NumElems - 1) {
7962 if (isBaseAlignmentOfN(16, LD->getBasePtr().getNode(), TLI))
7963 return DAG.getLoad(VT, dl, LD->getChain(), LD->getBasePtr(),
7964 LD->getSrcValue(), LD->getSrcValueOffset(),
7965 LD->isVolatile());
Dale Johannesene4d209d2009-02-03 20:21:25 +00007966 return DAG.getLoad(VT, dl, LD->getChain(), LD->getBasePtr(),
Scott Michelfdc40a02009-02-17 22:15:04 +00007967 LD->getSrcValue(), LD->getSrcValueOffset(),
Eli Friedman7a5e5552009-06-07 06:52:44 +00007968 LD->isVolatile(), LD->getAlignment());
7969 } else if (NumElems == 4 && LastLoadedElt == 1) {
7970 SDVTList Tys = DAG.getVTList(MVT::v2i64, MVT::Other);
Nate Begemanabc01992009-06-05 21:37:30 +00007971 SDValue Ops[] = { LD->getChain(), LD->getBasePtr() };
7972 SDValue ResNode = DAG.getNode(X86ISD::VZEXT_LOAD, dl, Tys, Ops, 2);
Nate Begemanabc01992009-06-05 21:37:30 +00007973 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, ResNode);
7974 }
7975 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00007976}
Evan Chengd880b972008-05-09 21:53:03 +00007977
Chris Lattner83e6c992006-10-04 06:57:07 +00007978/// PerformSELECTCombine - Do target-specific dag combines on SELECT nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00007979static SDValue PerformSELECTCombine(SDNode *N, SelectionDAG &DAG,
Chris Lattner47b4ce82009-03-11 05:48:52 +00007980 const X86Subtarget *Subtarget) {
7981 DebugLoc DL = N->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00007982 SDValue Cond = N->getOperand(0);
Chris Lattner47b4ce82009-03-11 05:48:52 +00007983 // Get the LHS/RHS of the select.
7984 SDValue LHS = N->getOperand(1);
7985 SDValue RHS = N->getOperand(2);
7986
Chris Lattner83e6c992006-10-04 06:57:07 +00007987 // If we have SSE[12] support, try to form min/max nodes.
7988 if (Subtarget->hasSSE2() &&
Chris Lattner47b4ce82009-03-11 05:48:52 +00007989 (LHS.getValueType() == MVT::f32 || LHS.getValueType() == MVT::f64) &&
7990 Cond.getOpcode() == ISD::SETCC) {
7991 ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get();
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00007992
Chris Lattner47b4ce82009-03-11 05:48:52 +00007993 unsigned Opcode = 0;
7994 if (LHS == Cond.getOperand(0) && RHS == Cond.getOperand(1)) {
7995 switch (CC) {
7996 default: break;
7997 case ISD::SETOLE: // (X <= Y) ? X : Y -> min
7998 case ISD::SETULE:
7999 case ISD::SETLE:
8000 if (!UnsafeFPMath) break;
8001 // FALL THROUGH.
8002 case ISD::SETOLT: // (X olt/lt Y) ? X : Y -> min
8003 case ISD::SETLT:
8004 Opcode = X86ISD::FMIN;
8005 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008006
Chris Lattner47b4ce82009-03-11 05:48:52 +00008007 case ISD::SETOGT: // (X > Y) ? X : Y -> max
8008 case ISD::SETUGT:
8009 case ISD::SETGT:
8010 if (!UnsafeFPMath) break;
8011 // FALL THROUGH.
8012 case ISD::SETUGE: // (X uge/ge Y) ? X : Y -> max
8013 case ISD::SETGE:
8014 Opcode = X86ISD::FMAX;
8015 break;
Chris Lattner83e6c992006-10-04 06:57:07 +00008016 }
Chris Lattner47b4ce82009-03-11 05:48:52 +00008017 } else if (LHS == Cond.getOperand(1) && RHS == Cond.getOperand(0)) {
8018 switch (CC) {
8019 default: break;
8020 case ISD::SETOGT: // (X > Y) ? Y : X -> min
8021 case ISD::SETUGT:
8022 case ISD::SETGT:
8023 if (!UnsafeFPMath) break;
8024 // FALL THROUGH.
8025 case ISD::SETUGE: // (X uge/ge Y) ? Y : X -> min
8026 case ISD::SETGE:
8027 Opcode = X86ISD::FMIN;
8028 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008029
Chris Lattner47b4ce82009-03-11 05:48:52 +00008030 case ISD::SETOLE: // (X <= Y) ? Y : X -> max
8031 case ISD::SETULE:
8032 case ISD::SETLE:
8033 if (!UnsafeFPMath) break;
8034 // FALL THROUGH.
8035 case ISD::SETOLT: // (X olt/lt Y) ? Y : X -> max
8036 case ISD::SETLT:
8037 Opcode = X86ISD::FMAX;
8038 break;
8039 }
Chris Lattner83e6c992006-10-04 06:57:07 +00008040 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008041
Chris Lattner47b4ce82009-03-11 05:48:52 +00008042 if (Opcode)
8043 return DAG.getNode(Opcode, DL, N->getValueType(0), LHS, RHS);
Chris Lattner83e6c992006-10-04 06:57:07 +00008044 }
Chris Lattner47b4ce82009-03-11 05:48:52 +00008045
Chris Lattnerd1980a52009-03-12 06:52:53 +00008046 // If this is a select between two integer constants, try to do some
8047 // optimizations.
Chris Lattnercee56e72009-03-13 05:53:31 +00008048 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(LHS)) {
8049 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(RHS))
Chris Lattnerd1980a52009-03-12 06:52:53 +00008050 // Don't do this for crazy integer types.
8051 if (DAG.getTargetLoweringInfo().isTypeLegal(LHS.getValueType())) {
8052 // If this is efficiently invertible, canonicalize the LHSC/RHSC values
Chris Lattnercee56e72009-03-13 05:53:31 +00008053 // so that TrueC (the true value) is larger than FalseC.
Chris Lattnerd1980a52009-03-12 06:52:53 +00008054 bool NeedsCondInvert = false;
8055
Chris Lattnercee56e72009-03-13 05:53:31 +00008056 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue()) &&
Chris Lattnerd1980a52009-03-12 06:52:53 +00008057 // Efficiently invertible.
8058 (Cond.getOpcode() == ISD::SETCC || // setcc -> invertible.
8059 (Cond.getOpcode() == ISD::XOR && // xor(X, C) -> invertible.
8060 isa<ConstantSDNode>(Cond.getOperand(1))))) {
8061 NeedsCondInvert = true;
Chris Lattnercee56e72009-03-13 05:53:31 +00008062 std::swap(TrueC, FalseC);
Chris Lattnerd1980a52009-03-12 06:52:53 +00008063 }
8064
8065 // Optimize C ? 8 : 0 -> zext(C) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +00008066 if (FalseC->getAPIntValue() == 0 &&
8067 TrueC->getAPIntValue().isPowerOf2()) {
Chris Lattnerd1980a52009-03-12 06:52:53 +00008068 if (NeedsCondInvert) // Invert the condition if needed.
8069 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
8070 DAG.getConstant(1, Cond.getValueType()));
8071
8072 // Zero extend the condition if needed.
8073 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, LHS.getValueType(), Cond);
8074
Chris Lattnercee56e72009-03-13 05:53:31 +00008075 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
Chris Lattnerd1980a52009-03-12 06:52:53 +00008076 return DAG.getNode(ISD::SHL, DL, LHS.getValueType(), Cond,
8077 DAG.getConstant(ShAmt, MVT::i8));
8078 }
Chris Lattner97a29a52009-03-13 05:22:11 +00008079
8080 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst.
Chris Lattnercee56e72009-03-13 05:53:31 +00008081 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
Chris Lattner97a29a52009-03-13 05:22:11 +00008082 if (NeedsCondInvert) // Invert the condition if needed.
8083 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
8084 DAG.getConstant(1, Cond.getValueType()));
8085
8086 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +00008087 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
8088 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +00008089 return DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
Chris Lattnercee56e72009-03-13 05:53:31 +00008090 SDValue(FalseC, 0));
Chris Lattner97a29a52009-03-13 05:22:11 +00008091 }
Chris Lattnercee56e72009-03-13 05:53:31 +00008092
8093 // Optimize cases that will turn into an LEA instruction. This requires
8094 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
8095 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
8096 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
8097 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
8098
8099 bool isFastMultiplier = false;
8100 if (Diff < 10) {
8101 switch ((unsigned char)Diff) {
8102 default: break;
8103 case 1: // result = add base, cond
8104 case 2: // result = lea base( , cond*2)
8105 case 3: // result = lea base(cond, cond*2)
8106 case 4: // result = lea base( , cond*4)
8107 case 5: // result = lea base(cond, cond*4)
8108 case 8: // result = lea base( , cond*8)
8109 case 9: // result = lea base(cond, cond*8)
8110 isFastMultiplier = true;
8111 break;
8112 }
8113 }
8114
8115 if (isFastMultiplier) {
8116 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
8117 if (NeedsCondInvert) // Invert the condition if needed.
8118 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
8119 DAG.getConstant(1, Cond.getValueType()));
8120
8121 // Zero extend the condition if needed.
8122 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
8123 Cond);
8124 // Scale the condition by the difference.
8125 if (Diff != 1)
8126 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
8127 DAG.getConstant(Diff, Cond.getValueType()));
8128
8129 // Add the base if non-zero.
8130 if (FalseC->getAPIntValue() != 0)
8131 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
8132 SDValue(FalseC, 0));
8133 return Cond;
8134 }
8135 }
Chris Lattnerd1980a52009-03-12 06:52:53 +00008136 }
8137 }
8138
Dan Gohman475871a2008-07-27 21:46:04 +00008139 return SDValue();
Chris Lattner83e6c992006-10-04 06:57:07 +00008140}
8141
Chris Lattnerd1980a52009-03-12 06:52:53 +00008142/// Optimize X86ISD::CMOV [LHS, RHS, CONDCODE (e.g. X86::COND_NE), CONDVAL]
8143static SDValue PerformCMOVCombine(SDNode *N, SelectionDAG &DAG,
8144 TargetLowering::DAGCombinerInfo &DCI) {
8145 DebugLoc DL = N->getDebugLoc();
8146
8147 // If the flag operand isn't dead, don't touch this CMOV.
8148 if (N->getNumValues() == 2 && !SDValue(N, 1).use_empty())
8149 return SDValue();
8150
8151 // If this is a select between two integer constants, try to do some
8152 // optimizations. Note that the operands are ordered the opposite of SELECT
8153 // operands.
8154 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(N->getOperand(1))) {
8155 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
8156 // Canonicalize the TrueC/FalseC values so that TrueC (the true value) is
8157 // larger than FalseC (the false value).
8158 X86::CondCode CC = (X86::CondCode)N->getConstantOperandVal(2);
8159
8160 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue())) {
8161 CC = X86::GetOppositeBranchCondition(CC);
8162 std::swap(TrueC, FalseC);
8163 }
8164
8165 // Optimize C ? 8 : 0 -> zext(setcc(C)) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +00008166 // This is efficient for any integer data type (including i8/i16) and
8167 // shift amount.
Chris Lattnerd1980a52009-03-12 06:52:53 +00008168 if (FalseC->getAPIntValue() == 0 && TrueC->getAPIntValue().isPowerOf2()) {
8169 SDValue Cond = N->getOperand(3);
8170 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
8171 DAG.getConstant(CC, MVT::i8), Cond);
8172
8173 // Zero extend the condition if needed.
8174 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, TrueC->getValueType(0), Cond);
8175
8176 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
8177 Cond = DAG.getNode(ISD::SHL, DL, Cond.getValueType(), Cond,
8178 DAG.getConstant(ShAmt, MVT::i8));
8179 if (N->getNumValues() == 2) // Dead flag value?
8180 return DCI.CombineTo(N, Cond, SDValue());
8181 return Cond;
8182 }
Chris Lattnercee56e72009-03-13 05:53:31 +00008183
8184 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst. This is efficient
8185 // for any integer data type, including i8/i16.
Chris Lattner97a29a52009-03-13 05:22:11 +00008186 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
8187 SDValue Cond = N->getOperand(3);
8188 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
8189 DAG.getConstant(CC, MVT::i8), Cond);
8190
8191 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +00008192 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
8193 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +00008194 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
8195 SDValue(FalseC, 0));
Chris Lattnercee56e72009-03-13 05:53:31 +00008196
Chris Lattner97a29a52009-03-13 05:22:11 +00008197 if (N->getNumValues() == 2) // Dead flag value?
8198 return DCI.CombineTo(N, Cond, SDValue());
8199 return Cond;
8200 }
Chris Lattnercee56e72009-03-13 05:53:31 +00008201
8202 // Optimize cases that will turn into an LEA instruction. This requires
8203 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
8204 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
8205 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
8206 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
8207
8208 bool isFastMultiplier = false;
8209 if (Diff < 10) {
8210 switch ((unsigned char)Diff) {
8211 default: break;
8212 case 1: // result = add base, cond
8213 case 2: // result = lea base( , cond*2)
8214 case 3: // result = lea base(cond, cond*2)
8215 case 4: // result = lea base( , cond*4)
8216 case 5: // result = lea base(cond, cond*4)
8217 case 8: // result = lea base( , cond*8)
8218 case 9: // result = lea base(cond, cond*8)
8219 isFastMultiplier = true;
8220 break;
8221 }
8222 }
8223
8224 if (isFastMultiplier) {
8225 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
8226 SDValue Cond = N->getOperand(3);
8227 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
8228 DAG.getConstant(CC, MVT::i8), Cond);
8229 // Zero extend the condition if needed.
8230 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
8231 Cond);
8232 // Scale the condition by the difference.
8233 if (Diff != 1)
8234 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
8235 DAG.getConstant(Diff, Cond.getValueType()));
8236
8237 // Add the base if non-zero.
8238 if (FalseC->getAPIntValue() != 0)
8239 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
8240 SDValue(FalseC, 0));
8241 if (N->getNumValues() == 2) // Dead flag value?
8242 return DCI.CombineTo(N, Cond, SDValue());
8243 return Cond;
8244 }
8245 }
Chris Lattnerd1980a52009-03-12 06:52:53 +00008246 }
8247 }
8248 return SDValue();
8249}
8250
8251
Evan Cheng0b0cd912009-03-28 05:57:29 +00008252/// PerformMulCombine - Optimize a single multiply with constant into two
8253/// in order to implement it with two cheaper instructions, e.g.
8254/// LEA + SHL, LEA + LEA.
8255static SDValue PerformMulCombine(SDNode *N, SelectionDAG &DAG,
8256 TargetLowering::DAGCombinerInfo &DCI) {
8257 if (DAG.getMachineFunction().
8258 getFunction()->hasFnAttr(Attribute::OptimizeForSize))
8259 return SDValue();
8260
8261 if (DCI.isBeforeLegalize() || DCI.isCalledByLegalizer())
8262 return SDValue();
8263
8264 MVT VT = N->getValueType(0);
8265 if (VT != MVT::i64)
8266 return SDValue();
8267
8268 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(1));
8269 if (!C)
8270 return SDValue();
8271 uint64_t MulAmt = C->getZExtValue();
8272 if (isPowerOf2_64(MulAmt) || MulAmt == 3 || MulAmt == 5 || MulAmt == 9)
8273 return SDValue();
8274
8275 uint64_t MulAmt1 = 0;
8276 uint64_t MulAmt2 = 0;
8277 if ((MulAmt % 9) == 0) {
8278 MulAmt1 = 9;
8279 MulAmt2 = MulAmt / 9;
8280 } else if ((MulAmt % 5) == 0) {
8281 MulAmt1 = 5;
8282 MulAmt2 = MulAmt / 5;
8283 } else if ((MulAmt % 3) == 0) {
8284 MulAmt1 = 3;
8285 MulAmt2 = MulAmt / 3;
8286 }
8287 if (MulAmt2 &&
8288 (isPowerOf2_64(MulAmt2) || MulAmt2 == 3 || MulAmt2 == 5 || MulAmt2 == 9)){
8289 DebugLoc DL = N->getDebugLoc();
8290
8291 if (isPowerOf2_64(MulAmt2) &&
8292 !(N->hasOneUse() && N->use_begin()->getOpcode() == ISD::ADD))
8293 // If second multiplifer is pow2, issue it first. We want the multiply by
8294 // 3, 5, or 9 to be folded into the addressing mode unless the lone use
8295 // is an add.
8296 std::swap(MulAmt1, MulAmt2);
8297
8298 SDValue NewMul;
8299 if (isPowerOf2_64(MulAmt1))
8300 NewMul = DAG.getNode(ISD::SHL, DL, VT, N->getOperand(0),
8301 DAG.getConstant(Log2_64(MulAmt1), MVT::i8));
8302 else
Evan Cheng73f24c92009-03-30 21:36:47 +00008303 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, N->getOperand(0),
Evan Cheng0b0cd912009-03-28 05:57:29 +00008304 DAG.getConstant(MulAmt1, VT));
8305
8306 if (isPowerOf2_64(MulAmt2))
8307 NewMul = DAG.getNode(ISD::SHL, DL, VT, NewMul,
8308 DAG.getConstant(Log2_64(MulAmt2), MVT::i8));
8309 else
Evan Cheng73f24c92009-03-30 21:36:47 +00008310 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, NewMul,
Evan Cheng0b0cd912009-03-28 05:57:29 +00008311 DAG.getConstant(MulAmt2, VT));
8312
8313 // Do not add new nodes to DAG combiner worklist.
8314 DCI.CombineTo(N, NewMul, false);
8315 }
8316 return SDValue();
8317}
8318
8319
Nate Begeman740ab032009-01-26 00:52:55 +00008320/// PerformShiftCombine - Transforms vector shift nodes to use vector shifts
8321/// when possible.
8322static SDValue PerformShiftCombine(SDNode* N, SelectionDAG &DAG,
8323 const X86Subtarget *Subtarget) {
8324 // On X86 with SSE2 support, we can transform this to a vector shift if
8325 // all elements are shifted by the same amount. We can't do this in legalize
8326 // because the a constant vector is typically transformed to a constant pool
8327 // so we have no knowledge of the shift amount.
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008328 if (!Subtarget->hasSSE2())
8329 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00008330
Nate Begeman740ab032009-01-26 00:52:55 +00008331 MVT VT = N->getValueType(0);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008332 if (VT != MVT::v2i64 && VT != MVT::v4i32 && VT != MVT::v8i16)
8333 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00008334
Mon P Wang3becd092009-01-28 08:12:05 +00008335 SDValue ShAmtOp = N->getOperand(1);
8336 MVT EltVT = VT.getVectorElementType();
Chris Lattner47b4ce82009-03-11 05:48:52 +00008337 DebugLoc DL = N->getDebugLoc();
Mon P Wang3becd092009-01-28 08:12:05 +00008338 SDValue BaseShAmt;
8339 if (ShAmtOp.getOpcode() == ISD::BUILD_VECTOR) {
8340 unsigned NumElts = VT.getVectorNumElements();
8341 unsigned i = 0;
8342 for (; i != NumElts; ++i) {
8343 SDValue Arg = ShAmtOp.getOperand(i);
8344 if (Arg.getOpcode() == ISD::UNDEF) continue;
8345 BaseShAmt = Arg;
8346 break;
8347 }
8348 for (; i != NumElts; ++i) {
8349 SDValue Arg = ShAmtOp.getOperand(i);
8350 if (Arg.getOpcode() == ISD::UNDEF) continue;
8351 if (Arg != BaseShAmt) {
8352 return SDValue();
8353 }
8354 }
8355 } else if (ShAmtOp.getOpcode() == ISD::VECTOR_SHUFFLE &&
Nate Begeman9008ca62009-04-27 18:41:29 +00008356 cast<ShuffleVectorSDNode>(ShAmtOp)->isSplat()) {
8357 BaseShAmt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, EltVT, ShAmtOp,
8358 DAG.getIntPtrConstant(0));
Mon P Wang3becd092009-01-28 08:12:05 +00008359 } else
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008360 return SDValue();
Nate Begeman740ab032009-01-26 00:52:55 +00008361
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008362 if (EltVT.bitsGT(MVT::i32))
Chris Lattner47b4ce82009-03-11 05:48:52 +00008363 BaseShAmt = DAG.getNode(ISD::TRUNCATE, DL, MVT::i32, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008364 else if (EltVT.bitsLT(MVT::i32))
Chris Lattner47b4ce82009-03-11 05:48:52 +00008365 BaseShAmt = DAG.getNode(ISD::ANY_EXTEND, DL, MVT::i32, BaseShAmt);
Nate Begeman740ab032009-01-26 00:52:55 +00008366
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008367 // The shift amount is identical so we can do a vector shift.
8368 SDValue ValOp = N->getOperand(0);
8369 switch (N->getOpcode()) {
8370 default:
8371 assert(0 && "Unknown shift opcode!");
8372 break;
8373 case ISD::SHL:
8374 if (VT == MVT::v2i64)
Chris Lattner47b4ce82009-03-11 05:48:52 +00008375 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Nate Begeman740ab032009-01-26 00:52:55 +00008376 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
8377 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008378 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +00008379 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Nate Begeman740ab032009-01-26 00:52:55 +00008380 DAG.getConstant(Intrinsic::x86_sse2_pslli_d, MVT::i32),
8381 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008382 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +00008383 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Nate Begeman740ab032009-01-26 00:52:55 +00008384 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32),
8385 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008386 break;
8387 case ISD::SRA:
8388 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +00008389 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Nate Begeman740ab032009-01-26 00:52:55 +00008390 DAG.getConstant(Intrinsic::x86_sse2_psrai_d, MVT::i32),
8391 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008392 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +00008393 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Nate Begeman740ab032009-01-26 00:52:55 +00008394 DAG.getConstant(Intrinsic::x86_sse2_psrai_w, MVT::i32),
8395 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008396 break;
8397 case ISD::SRL:
8398 if (VT == MVT::v2i64)
Chris Lattner47b4ce82009-03-11 05:48:52 +00008399 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Nate Begeman740ab032009-01-26 00:52:55 +00008400 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
8401 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008402 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +00008403 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Nate Begeman740ab032009-01-26 00:52:55 +00008404 DAG.getConstant(Intrinsic::x86_sse2_psrli_d, MVT::i32),
8405 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008406 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +00008407 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Nate Begeman740ab032009-01-26 00:52:55 +00008408 DAG.getConstant(Intrinsic::x86_sse2_psrli_w, MVT::i32),
8409 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008410 break;
Nate Begeman740ab032009-01-26 00:52:55 +00008411 }
8412 return SDValue();
8413}
8414
Chris Lattner149a4e52008-02-22 02:09:43 +00008415/// PerformSTORECombine - Do target-specific dag combines on STORE nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00008416static SDValue PerformSTORECombine(SDNode *N, SelectionDAG &DAG,
Evan Cheng536e6672009-03-12 05:59:15 +00008417 const X86Subtarget *Subtarget) {
Chris Lattner149a4e52008-02-22 02:09:43 +00008418 // Turn load->store of MMX types into GPR load/stores. This avoids clobbering
8419 // the FP state in cases where an emms may be missing.
Dale Johannesen079f2a62008-02-25 19:20:14 +00008420 // A preferable solution to the general problem is to figure out the right
8421 // places to insert EMMS. This qualifies as a quick hack.
Evan Cheng536e6672009-03-12 05:59:15 +00008422
8423 // Similarly, turn load->store of i64 into double load/stores in 32-bit mode.
Evan Cheng7e2ff772008-05-08 00:57:18 +00008424 StoreSDNode *St = cast<StoreSDNode>(N);
Evan Cheng536e6672009-03-12 05:59:15 +00008425 MVT VT = St->getValue().getValueType();
8426 if (VT.getSizeInBits() != 64)
8427 return SDValue();
8428
Devang Patel578efa92009-06-05 21:57:13 +00008429 const Function *F = DAG.getMachineFunction().getFunction();
8430 bool NoImplicitFloatOps = F->hasFnAttr(Attribute::NoImplicitFloat);
8431 bool F64IsLegal = !UseSoftFloat && !NoImplicitFloatOps
8432 && Subtarget->hasSSE2();
Evan Cheng536e6672009-03-12 05:59:15 +00008433 if ((VT.isVector() ||
8434 (VT == MVT::i64 && F64IsLegal && !Subtarget->is64Bit())) &&
Dale Johannesen079f2a62008-02-25 19:20:14 +00008435 isa<LoadSDNode>(St->getValue()) &&
8436 !cast<LoadSDNode>(St->getValue())->isVolatile() &&
8437 St->getChain().hasOneUse() && !St->isVolatile()) {
Gabor Greifba36cb52008-08-28 21:40:38 +00008438 SDNode* LdVal = St->getValue().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +00008439 LoadSDNode *Ld = 0;
8440 int TokenFactorIndex = -1;
Dan Gohman475871a2008-07-27 21:46:04 +00008441 SmallVector<SDValue, 8> Ops;
Gabor Greifba36cb52008-08-28 21:40:38 +00008442 SDNode* ChainVal = St->getChain().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +00008443 // Must be a store of a load. We currently handle two cases: the load
8444 // is a direct child, and it's under an intervening TokenFactor. It is
8445 // possible to dig deeper under nested TokenFactors.
Dale Johannesen14e2ea92008-02-25 22:29:22 +00008446 if (ChainVal == LdVal)
Dale Johannesen079f2a62008-02-25 19:20:14 +00008447 Ld = cast<LoadSDNode>(St->getChain());
8448 else if (St->getValue().hasOneUse() &&
8449 ChainVal->getOpcode() == ISD::TokenFactor) {
8450 for (unsigned i=0, e = ChainVal->getNumOperands(); i != e; ++i) {
Gabor Greifba36cb52008-08-28 21:40:38 +00008451 if (ChainVal->getOperand(i).getNode() == LdVal) {
Dale Johannesen079f2a62008-02-25 19:20:14 +00008452 TokenFactorIndex = i;
8453 Ld = cast<LoadSDNode>(St->getValue());
8454 } else
8455 Ops.push_back(ChainVal->getOperand(i));
8456 }
8457 }
Dale Johannesen079f2a62008-02-25 19:20:14 +00008458
Evan Cheng536e6672009-03-12 05:59:15 +00008459 if (!Ld || !ISD::isNormalLoad(Ld))
8460 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +00008461
Evan Cheng536e6672009-03-12 05:59:15 +00008462 // If this is not the MMX case, i.e. we are just turning i64 load/store
8463 // into f64 load/store, avoid the transformation if there are multiple
8464 // uses of the loaded value.
8465 if (!VT.isVector() && !Ld->hasNUsesOfValue(1, 0))
8466 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +00008467
Evan Cheng536e6672009-03-12 05:59:15 +00008468 DebugLoc LdDL = Ld->getDebugLoc();
8469 DebugLoc StDL = N->getDebugLoc();
8470 // If we are a 64-bit capable x86, lower to a single movq load/store pair.
8471 // Otherwise, if it's legal to use f64 SSE instructions, use f64 load/store
8472 // pair instead.
8473 if (Subtarget->is64Bit() || F64IsLegal) {
8474 MVT LdVT = Subtarget->is64Bit() ? MVT::i64 : MVT::f64;
8475 SDValue NewLd = DAG.getLoad(LdVT, LdDL, Ld->getChain(),
8476 Ld->getBasePtr(), Ld->getSrcValue(),
8477 Ld->getSrcValueOffset(), Ld->isVolatile(),
8478 Ld->getAlignment());
8479 SDValue NewChain = NewLd.getValue(1);
Dale Johannesen079f2a62008-02-25 19:20:14 +00008480 if (TokenFactorIndex != -1) {
Evan Cheng536e6672009-03-12 05:59:15 +00008481 Ops.push_back(NewChain);
8482 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Dale Johannesen079f2a62008-02-25 19:20:14 +00008483 Ops.size());
8484 }
Evan Cheng536e6672009-03-12 05:59:15 +00008485 return DAG.getStore(NewChain, StDL, NewLd, St->getBasePtr(),
Chris Lattner149a4e52008-02-22 02:09:43 +00008486 St->getSrcValue(), St->getSrcValueOffset(),
8487 St->isVolatile(), St->getAlignment());
8488 }
Evan Cheng536e6672009-03-12 05:59:15 +00008489
8490 // Otherwise, lower to two pairs of 32-bit loads / stores.
8491 SDValue LoAddr = Ld->getBasePtr();
8492 SDValue HiAddr = DAG.getNode(ISD::ADD, LdDL, MVT::i32, LoAddr,
8493 DAG.getConstant(4, MVT::i32));
8494
8495 SDValue LoLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), LoAddr,
8496 Ld->getSrcValue(), Ld->getSrcValueOffset(),
8497 Ld->isVolatile(), Ld->getAlignment());
8498 SDValue HiLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), HiAddr,
8499 Ld->getSrcValue(), Ld->getSrcValueOffset()+4,
8500 Ld->isVolatile(),
8501 MinAlign(Ld->getAlignment(), 4));
8502
8503 SDValue NewChain = LoLd.getValue(1);
8504 if (TokenFactorIndex != -1) {
8505 Ops.push_back(LoLd);
8506 Ops.push_back(HiLd);
8507 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
8508 Ops.size());
8509 }
8510
8511 LoAddr = St->getBasePtr();
8512 HiAddr = DAG.getNode(ISD::ADD, StDL, MVT::i32, LoAddr,
8513 DAG.getConstant(4, MVT::i32));
8514
8515 SDValue LoSt = DAG.getStore(NewChain, StDL, LoLd, LoAddr,
8516 St->getSrcValue(), St->getSrcValueOffset(),
8517 St->isVolatile(), St->getAlignment());
8518 SDValue HiSt = DAG.getStore(NewChain, StDL, HiLd, HiAddr,
8519 St->getSrcValue(),
8520 St->getSrcValueOffset() + 4,
8521 St->isVolatile(),
8522 MinAlign(St->getAlignment(), 4));
8523 return DAG.getNode(ISD::TokenFactor, StDL, MVT::Other, LoSt, HiSt);
Chris Lattner149a4e52008-02-22 02:09:43 +00008524 }
Dan Gohman475871a2008-07-27 21:46:04 +00008525 return SDValue();
Chris Lattner149a4e52008-02-22 02:09:43 +00008526}
8527
Chris Lattner6cf73262008-01-25 06:14:17 +00008528/// PerformFORCombine - Do target-specific dag combines on X86ISD::FOR and
8529/// X86ISD::FXOR nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00008530static SDValue PerformFORCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattner6cf73262008-01-25 06:14:17 +00008531 assert(N->getOpcode() == X86ISD::FOR || N->getOpcode() == X86ISD::FXOR);
8532 // F[X]OR(0.0, x) -> x
8533 // F[X]OR(x, 0.0) -> x
Chris Lattneraf723b92008-01-25 05:46:26 +00008534 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
8535 if (C->getValueAPF().isPosZero())
8536 return N->getOperand(1);
8537 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
8538 if (C->getValueAPF().isPosZero())
8539 return N->getOperand(0);
Dan Gohman475871a2008-07-27 21:46:04 +00008540 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +00008541}
8542
8543/// PerformFANDCombine - Do target-specific dag combines on X86ISD::FAND nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00008544static SDValue PerformFANDCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattneraf723b92008-01-25 05:46:26 +00008545 // FAND(0.0, x) -> 0.0
8546 // FAND(x, 0.0) -> 0.0
8547 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
8548 if (C->getValueAPF().isPosZero())
8549 return N->getOperand(0);
8550 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
8551 if (C->getValueAPF().isPosZero())
8552 return N->getOperand(1);
Dan Gohman475871a2008-07-27 21:46:04 +00008553 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +00008554}
8555
Dan Gohmane5af2d32009-01-29 01:59:02 +00008556static SDValue PerformBTCombine(SDNode *N,
8557 SelectionDAG &DAG,
8558 TargetLowering::DAGCombinerInfo &DCI) {
8559 // BT ignores high bits in the bit index operand.
8560 SDValue Op1 = N->getOperand(1);
8561 if (Op1.hasOneUse()) {
8562 unsigned BitWidth = Op1.getValueSizeInBits();
8563 APInt DemandedMask = APInt::getLowBitsSet(BitWidth, Log2_32(BitWidth));
8564 APInt KnownZero, KnownOne;
8565 TargetLowering::TargetLoweringOpt TLO(DAG);
8566 TargetLowering &TLI = DAG.getTargetLoweringInfo();
8567 if (TLO.ShrinkDemandedConstant(Op1, DemandedMask) ||
8568 TLI.SimplifyDemandedBits(Op1, DemandedMask, KnownZero, KnownOne, TLO))
8569 DCI.CommitTargetLoweringOpt(TLO);
8570 }
8571 return SDValue();
8572}
Chris Lattner83e6c992006-10-04 06:57:07 +00008573
Eli Friedman7a5e5552009-06-07 06:52:44 +00008574static SDValue PerformVZEXT_MOVLCombine(SDNode *N, SelectionDAG &DAG) {
8575 SDValue Op = N->getOperand(0);
8576 if (Op.getOpcode() == ISD::BIT_CONVERT)
8577 Op = Op.getOperand(0);
8578 MVT VT = N->getValueType(0), OpVT = Op.getValueType();
8579 if (Op.getOpcode() == X86ISD::VZEXT_LOAD &&
8580 VT.getVectorElementType().getSizeInBits() ==
8581 OpVT.getVectorElementType().getSizeInBits()) {
8582 return DAG.getNode(ISD::BIT_CONVERT, N->getDebugLoc(), VT, Op);
8583 }
8584 return SDValue();
8585}
8586
Owen Anderson99177002009-06-29 18:04:45 +00008587// On X86 and X86-64, atomic operations are lowered to locked instructions.
8588// Locked instructions, in turn, have implicit fence semantics (all memory
8589// operations are flushed before issuing the locked instruction, and the
8590// are not buffered), so we can fold away the common pattern of
8591// fence-atomic-fence.
8592static SDValue PerformMEMBARRIERCombine(SDNode* N, SelectionDAG &DAG) {
8593 SDValue atomic = N->getOperand(0);
8594 switch (atomic.getOpcode()) {
8595 case ISD::ATOMIC_CMP_SWAP:
8596 case ISD::ATOMIC_SWAP:
8597 case ISD::ATOMIC_LOAD_ADD:
8598 case ISD::ATOMIC_LOAD_SUB:
8599 case ISD::ATOMIC_LOAD_AND:
8600 case ISD::ATOMIC_LOAD_OR:
8601 case ISD::ATOMIC_LOAD_XOR:
8602 case ISD::ATOMIC_LOAD_NAND:
8603 case ISD::ATOMIC_LOAD_MIN:
8604 case ISD::ATOMIC_LOAD_MAX:
8605 case ISD::ATOMIC_LOAD_UMIN:
8606 case ISD::ATOMIC_LOAD_UMAX:
8607 break;
8608 default:
8609 return SDValue();
8610 }
8611
8612 SDValue fence = atomic.getOperand(0);
8613 if (fence.getOpcode() != ISD::MEMBARRIER)
8614 return SDValue();
8615
8616 switch (atomic.getOpcode()) {
8617 case ISD::ATOMIC_CMP_SWAP:
8618 return DAG.UpdateNodeOperands(atomic, fence.getOperand(0),
8619 atomic.getOperand(1), atomic.getOperand(2),
8620 atomic.getOperand(3));
8621 case ISD::ATOMIC_SWAP:
8622 case ISD::ATOMIC_LOAD_ADD:
8623 case ISD::ATOMIC_LOAD_SUB:
8624 case ISD::ATOMIC_LOAD_AND:
8625 case ISD::ATOMIC_LOAD_OR:
8626 case ISD::ATOMIC_LOAD_XOR:
8627 case ISD::ATOMIC_LOAD_NAND:
8628 case ISD::ATOMIC_LOAD_MIN:
8629 case ISD::ATOMIC_LOAD_MAX:
8630 case ISD::ATOMIC_LOAD_UMIN:
8631 case ISD::ATOMIC_LOAD_UMAX:
8632 return DAG.UpdateNodeOperands(atomic, fence.getOperand(0),
8633 atomic.getOperand(1), atomic.getOperand(2));
8634 default:
8635 return SDValue();
8636 }
8637}
8638
Dan Gohman475871a2008-07-27 21:46:04 +00008639SDValue X86TargetLowering::PerformDAGCombine(SDNode *N,
Evan Cheng9dd93b32008-11-05 06:03:38 +00008640 DAGCombinerInfo &DCI) const {
Evan Cheng206ee9d2006-07-07 08:33:52 +00008641 SelectionDAG &DAG = DCI.DAG;
8642 switch (N->getOpcode()) {
8643 default: break;
Evan Chengad4196b2008-05-12 19:56:52 +00008644 case ISD::VECTOR_SHUFFLE: return PerformShuffleCombine(N, DAG, *this);
Chris Lattneraf723b92008-01-25 05:46:26 +00008645 case ISD::SELECT: return PerformSELECTCombine(N, DAG, Subtarget);
Chris Lattnerd1980a52009-03-12 06:52:53 +00008646 case X86ISD::CMOV: return PerformCMOVCombine(N, DAG, DCI);
Evan Cheng0b0cd912009-03-28 05:57:29 +00008647 case ISD::MUL: return PerformMulCombine(N, DAG, DCI);
Nate Begeman740ab032009-01-26 00:52:55 +00008648 case ISD::SHL:
8649 case ISD::SRA:
8650 case ISD::SRL: return PerformShiftCombine(N, DAG, Subtarget);
Evan Cheng7e2ff772008-05-08 00:57:18 +00008651 case ISD::STORE: return PerformSTORECombine(N, DAG, Subtarget);
Chris Lattner6cf73262008-01-25 06:14:17 +00008652 case X86ISD::FXOR:
Chris Lattneraf723b92008-01-25 05:46:26 +00008653 case X86ISD::FOR: return PerformFORCombine(N, DAG);
8654 case X86ISD::FAND: return PerformFANDCombine(N, DAG);
Dan Gohmane5af2d32009-01-29 01:59:02 +00008655 case X86ISD::BT: return PerformBTCombine(N, DAG, DCI);
Eli Friedman7a5e5552009-06-07 06:52:44 +00008656 case X86ISD::VZEXT_MOVL: return PerformVZEXT_MOVLCombine(N, DAG);
Owen Anderson99177002009-06-29 18:04:45 +00008657 case ISD::MEMBARRIER: return PerformMEMBARRIERCombine(N, DAG);
Evan Cheng206ee9d2006-07-07 08:33:52 +00008658 }
8659
Dan Gohman475871a2008-07-27 21:46:04 +00008660 return SDValue();
Evan Cheng206ee9d2006-07-07 08:33:52 +00008661}
8662
Evan Cheng60c07e12006-07-05 22:17:51 +00008663//===----------------------------------------------------------------------===//
8664// X86 Inline Assembly Support
8665//===----------------------------------------------------------------------===//
8666
Chris Lattnerf4dff842006-07-11 02:54:03 +00008667/// getConstraintType - Given a constraint letter, return the type of
8668/// constraint it is for this target.
8669X86TargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +00008670X86TargetLowering::getConstraintType(const std::string &Constraint) const {
8671 if (Constraint.size() == 1) {
8672 switch (Constraint[0]) {
8673 case 'A':
Dale Johannesen330169f2008-11-13 21:52:36 +00008674 return C_Register;
Chris Lattnerfce84ac2008-03-11 19:06:29 +00008675 case 'f':
Chris Lattner4234f572007-03-25 02:14:49 +00008676 case 'r':
8677 case 'R':
8678 case 'l':
8679 case 'q':
8680 case 'Q':
8681 case 'x':
Dale Johannesen2ffbcac2008-04-01 00:57:48 +00008682 case 'y':
Chris Lattner4234f572007-03-25 02:14:49 +00008683 case 'Y':
8684 return C_RegisterClass;
Dale Johannesen78e3e522009-02-12 20:58:09 +00008685 case 'e':
8686 case 'Z':
8687 return C_Other;
Chris Lattner4234f572007-03-25 02:14:49 +00008688 default:
8689 break;
8690 }
Chris Lattnerf4dff842006-07-11 02:54:03 +00008691 }
Chris Lattner4234f572007-03-25 02:14:49 +00008692 return TargetLowering::getConstraintType(Constraint);
Chris Lattnerf4dff842006-07-11 02:54:03 +00008693}
8694
Dale Johannesenba2a0b92008-01-29 02:21:21 +00008695/// LowerXConstraint - try to replace an X constraint, which matches anything,
8696/// with another that has more specific requirements based on the type of the
8697/// corresponding operand.
Chris Lattner5e764232008-04-26 23:02:14 +00008698const char *X86TargetLowering::
Duncan Sands83ec4b62008-06-06 12:08:01 +00008699LowerXConstraint(MVT ConstraintVT) const {
Chris Lattner5e764232008-04-26 23:02:14 +00008700 // FP X constraints get lowered to SSE1/2 registers if available, otherwise
8701 // 'f' like normal targets.
Duncan Sands83ec4b62008-06-06 12:08:01 +00008702 if (ConstraintVT.isFloatingPoint()) {
Dale Johannesenba2a0b92008-01-29 02:21:21 +00008703 if (Subtarget->hasSSE2())
Chris Lattner5e764232008-04-26 23:02:14 +00008704 return "Y";
8705 if (Subtarget->hasSSE1())
8706 return "x";
8707 }
Scott Michelfdc40a02009-02-17 22:15:04 +00008708
Chris Lattner5e764232008-04-26 23:02:14 +00008709 return TargetLowering::LowerXConstraint(ConstraintVT);
Dale Johannesenba2a0b92008-01-29 02:21:21 +00008710}
8711
Chris Lattner48884cd2007-08-25 00:47:38 +00008712/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
8713/// vector. If it is invalid, don't add anything to Ops.
Dan Gohman475871a2008-07-27 21:46:04 +00008714void X86TargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Chris Lattner48884cd2007-08-25 00:47:38 +00008715 char Constraint,
Evan Chengda43bcf2008-09-24 00:05:32 +00008716 bool hasMemory,
Dan Gohman475871a2008-07-27 21:46:04 +00008717 std::vector<SDValue>&Ops,
Chris Lattner5e764232008-04-26 23:02:14 +00008718 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00008719 SDValue Result(0, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00008720
Chris Lattner22aaf1d2006-10-31 20:13:11 +00008721 switch (Constraint) {
8722 default: break;
Devang Patel84f7fd22007-03-17 00:13:28 +00008723 case 'I':
Chris Lattner188b9fe2007-03-25 01:57:35 +00008724 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00008725 if (C->getZExtValue() <= 31) {
8726 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +00008727 break;
8728 }
Devang Patel84f7fd22007-03-17 00:13:28 +00008729 }
Chris Lattner48884cd2007-08-25 00:47:38 +00008730 return;
Evan Cheng364091e2008-09-22 23:57:37 +00008731 case 'J':
8732 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +00008733 if (C->getZExtValue() <= 63) {
Chris Lattnere4935152009-06-15 04:01:39 +00008734 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
8735 break;
8736 }
8737 }
8738 return;
8739 case 'K':
8740 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +00008741 if ((int8_t)C->getSExtValue() == C->getSExtValue()) {
Evan Cheng364091e2008-09-22 23:57:37 +00008742 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
8743 break;
8744 }
8745 }
8746 return;
Chris Lattner188b9fe2007-03-25 01:57:35 +00008747 case 'N':
8748 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00008749 if (C->getZExtValue() <= 255) {
8750 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +00008751 break;
8752 }
Chris Lattner188b9fe2007-03-25 01:57:35 +00008753 }
Chris Lattner48884cd2007-08-25 00:47:38 +00008754 return;
Dale Johannesen78e3e522009-02-12 20:58:09 +00008755 case 'e': {
8756 // 32-bit signed value
8757 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
8758 const ConstantInt *CI = C->getConstantIntValue();
8759 if (CI->isValueValidForType(Type::Int32Ty, C->getSExtValue())) {
8760 // Widen to 64 bits here to get it sign extended.
8761 Result = DAG.getTargetConstant(C->getSExtValue(), MVT::i64);
8762 break;
8763 }
8764 // FIXME gcc accepts some relocatable values here too, but only in certain
8765 // memory models; it's complicated.
8766 }
8767 return;
8768 }
8769 case 'Z': {
8770 // 32-bit unsigned value
8771 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
8772 const ConstantInt *CI = C->getConstantIntValue();
8773 if (CI->isValueValidForType(Type::Int32Ty, C->getZExtValue())) {
8774 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
8775 break;
8776 }
8777 }
8778 // FIXME gcc accepts some relocatable values here too, but only in certain
8779 // memory models; it's complicated.
8780 return;
8781 }
Chris Lattnerdc43a882007-05-03 16:52:29 +00008782 case 'i': {
Chris Lattner22aaf1d2006-10-31 20:13:11 +00008783 // Literal immediates are always ok.
Chris Lattner48884cd2007-08-25 00:47:38 +00008784 if (ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op)) {
Dale Johannesen78e3e522009-02-12 20:58:09 +00008785 // Widen to 64 bits here to get it sign extended.
8786 Result = DAG.getTargetConstant(CST->getSExtValue(), MVT::i64);
Chris Lattner48884cd2007-08-25 00:47:38 +00008787 break;
8788 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008789
Chris Lattnerdc43a882007-05-03 16:52:29 +00008790 // If we are in non-pic codegen mode, we allow the address of a global (with
8791 // an optional displacement) to be used with 'i'.
Chris Lattner49921962009-05-08 18:23:14 +00008792 GlobalAddressSDNode *GA = 0;
Chris Lattnerdc43a882007-05-03 16:52:29 +00008793 int64_t Offset = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00008794
Chris Lattner49921962009-05-08 18:23:14 +00008795 // Match either (GA), (GA+C), (GA+C1+C2), etc.
8796 while (1) {
8797 if ((GA = dyn_cast<GlobalAddressSDNode>(Op))) {
8798 Offset += GA->getOffset();
8799 break;
8800 } else if (Op.getOpcode() == ISD::ADD) {
8801 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
8802 Offset += C->getZExtValue();
8803 Op = Op.getOperand(0);
8804 continue;
8805 }
8806 } else if (Op.getOpcode() == ISD::SUB) {
8807 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
8808 Offset += -C->getZExtValue();
8809 Op = Op.getOperand(0);
8810 continue;
8811 }
Chris Lattnerdc43a882007-05-03 16:52:29 +00008812 }
Dale Johannesen76a1e2e2009-07-07 00:18:49 +00008813
Chris Lattner49921962009-05-08 18:23:14 +00008814 // Otherwise, this isn't something we can handle, reject it.
8815 return;
Chris Lattnerdc43a882007-05-03 16:52:29 +00008816 }
Dale Johannesen76a1e2e2009-07-07 00:18:49 +00008817 // If we require an extra load to get this address, as in PIC mode, we
8818 // can't accept it.
8819 if (Subtarget->GVRequiresExtraLoad(GA->getGlobal(),
8820 getTargetMachine(), false))
8821 return;
Scott Michelfdc40a02009-02-17 22:15:04 +00008822
Chris Lattner49921962009-05-08 18:23:14 +00008823 if (hasMemory)
8824 Op = LowerGlobalAddress(GA->getGlobal(), Op.getDebugLoc(), Offset, DAG);
8825 else
8826 Op = DAG.getTargetGlobalAddress(GA->getGlobal(), GA->getValueType(0),
8827 Offset);
8828 Result = Op;
8829 break;
Chris Lattner22aaf1d2006-10-31 20:13:11 +00008830 }
Chris Lattnerdc43a882007-05-03 16:52:29 +00008831 }
Scott Michelfdc40a02009-02-17 22:15:04 +00008832
Gabor Greifba36cb52008-08-28 21:40:38 +00008833 if (Result.getNode()) {
Chris Lattner48884cd2007-08-25 00:47:38 +00008834 Ops.push_back(Result);
8835 return;
8836 }
Evan Chengda43bcf2008-09-24 00:05:32 +00008837 return TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, hasMemory,
8838 Ops, DAG);
Chris Lattner22aaf1d2006-10-31 20:13:11 +00008839}
8840
Chris Lattner259e97c2006-01-31 19:43:35 +00008841std::vector<unsigned> X86TargetLowering::
Chris Lattner1efa40f2006-02-22 00:56:39 +00008842getRegClassForInlineAsmConstraint(const std::string &Constraint,
Duncan Sands83ec4b62008-06-06 12:08:01 +00008843 MVT VT) const {
Chris Lattner259e97c2006-01-31 19:43:35 +00008844 if (Constraint.size() == 1) {
8845 // FIXME: not handling fp-stack yet!
Chris Lattner259e97c2006-01-31 19:43:35 +00008846 switch (Constraint[0]) { // GCC X86 Constraint Letters
Chris Lattnerf4dff842006-07-11 02:54:03 +00008847 default: break; // Unknown constraint letter
Chris Lattner259e97c2006-01-31 19:43:35 +00008848 case 'q': // Q_REGS (GENERAL_REGS in 64-bit mode)
8849 case 'Q': // Q_REGS
Chris Lattner80a7ecc2006-05-06 00:29:37 +00008850 if (VT == MVT::i32)
8851 return make_vector<unsigned>(X86::EAX, X86::EDX, X86::ECX, X86::EBX, 0);
8852 else if (VT == MVT::i16)
8853 return make_vector<unsigned>(X86::AX, X86::DX, X86::CX, X86::BX, 0);
8854 else if (VT == MVT::i8)
Evan Cheng12914382007-08-13 23:27:11 +00008855 return make_vector<unsigned>(X86::AL, X86::DL, X86::CL, X86::BL, 0);
Chris Lattner03e6c702007-11-04 06:51:12 +00008856 else if (VT == MVT::i64)
8857 return make_vector<unsigned>(X86::RAX, X86::RDX, X86::RCX, X86::RBX, 0);
8858 break;
Chris Lattner259e97c2006-01-31 19:43:35 +00008859 }
8860 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008861
Chris Lattner1efa40f2006-02-22 00:56:39 +00008862 return std::vector<unsigned>();
Chris Lattner259e97c2006-01-31 19:43:35 +00008863}
Chris Lattnerf76d1802006-07-31 23:26:50 +00008864
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008865std::pair<unsigned, const TargetRegisterClass*>
Chris Lattnerf76d1802006-07-31 23:26:50 +00008866X86TargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Duncan Sands83ec4b62008-06-06 12:08:01 +00008867 MVT VT) const {
Chris Lattnerad043e82007-04-09 05:11:28 +00008868 // First, see if this is a constraint that directly corresponds to an LLVM
8869 // register class.
8870 if (Constraint.size() == 1) {
8871 // GCC Constraint Letters
8872 switch (Constraint[0]) {
8873 default: break;
Chris Lattner0f65cad2007-04-09 05:49:22 +00008874 case 'r': // GENERAL_REGS
8875 case 'R': // LEGACY_REGS
8876 case 'l': // INDEX_REGS
Chris Lattner1fa71982008-10-17 18:15:05 +00008877 if (VT == MVT::i8)
Chris Lattner0f65cad2007-04-09 05:49:22 +00008878 return std::make_pair(0U, X86::GR8RegisterClass);
Chris Lattner1fa71982008-10-17 18:15:05 +00008879 if (VT == MVT::i16)
8880 return std::make_pair(0U, X86::GR16RegisterClass);
8881 if (VT == MVT::i32 || !Subtarget->is64Bit())
Scott Michelfdc40a02009-02-17 22:15:04 +00008882 return std::make_pair(0U, X86::GR32RegisterClass);
Chris Lattner1fa71982008-10-17 18:15:05 +00008883 return std::make_pair(0U, X86::GR64RegisterClass);
Chris Lattnerfce84ac2008-03-11 19:06:29 +00008884 case 'f': // FP Stack registers.
8885 // If SSE is enabled for this VT, use f80 to ensure the isel moves the
8886 // value to the correct fpstack register class.
8887 if (VT == MVT::f32 && !isScalarFPTypeInSSEReg(VT))
8888 return std::make_pair(0U, X86::RFP32RegisterClass);
8889 if (VT == MVT::f64 && !isScalarFPTypeInSSEReg(VT))
8890 return std::make_pair(0U, X86::RFP64RegisterClass);
8891 return std::make_pair(0U, X86::RFP80RegisterClass);
Chris Lattner6c284d72007-04-12 04:14:49 +00008892 case 'y': // MMX_REGS if MMX allowed.
8893 if (!Subtarget->hasMMX()) break;
8894 return std::make_pair(0U, X86::VR64RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +00008895 case 'Y': // SSE_REGS if SSE2 allowed
8896 if (!Subtarget->hasSSE2()) break;
8897 // FALL THROUGH.
8898 case 'x': // SSE_REGS if SSE1 allowed
8899 if (!Subtarget->hasSSE1()) break;
Duncan Sands83ec4b62008-06-06 12:08:01 +00008900
8901 switch (VT.getSimpleVT()) {
Chris Lattner0f65cad2007-04-09 05:49:22 +00008902 default: break;
8903 // Scalar SSE types.
8904 case MVT::f32:
8905 case MVT::i32:
Chris Lattnerad043e82007-04-09 05:11:28 +00008906 return std::make_pair(0U, X86::FR32RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +00008907 case MVT::f64:
8908 case MVT::i64:
Chris Lattnerad043e82007-04-09 05:11:28 +00008909 return std::make_pair(0U, X86::FR64RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +00008910 // Vector types.
Chris Lattner0f65cad2007-04-09 05:49:22 +00008911 case MVT::v16i8:
8912 case MVT::v8i16:
8913 case MVT::v4i32:
8914 case MVT::v2i64:
8915 case MVT::v4f32:
8916 case MVT::v2f64:
8917 return std::make_pair(0U, X86::VR128RegisterClass);
8918 }
Chris Lattnerad043e82007-04-09 05:11:28 +00008919 break;
8920 }
8921 }
Scott Michelfdc40a02009-02-17 22:15:04 +00008922
Chris Lattnerf76d1802006-07-31 23:26:50 +00008923 // Use the default implementation in TargetLowering to convert the register
8924 // constraint into a member of a register class.
8925 std::pair<unsigned, const TargetRegisterClass*> Res;
8926 Res = TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
Chris Lattner1a60aa72006-10-31 19:42:44 +00008927
8928 // Not found as a standard register?
8929 if (Res.second == 0) {
8930 // GCC calls "st(0)" just plain "st".
8931 if (StringsEqualNoCase("{st}", Constraint)) {
8932 Res.first = X86::ST0;
Chris Lattner9b4baf12007-09-24 05:27:37 +00008933 Res.second = X86::RFP80RegisterClass;
Chris Lattner1a60aa72006-10-31 19:42:44 +00008934 }
Dale Johannesen330169f2008-11-13 21:52:36 +00008935 // 'A' means EAX + EDX.
8936 if (Constraint == "A") {
8937 Res.first = X86::EAX;
8938 Res.second = X86::GRADRegisterClass;
8939 }
Chris Lattner1a60aa72006-10-31 19:42:44 +00008940 return Res;
8941 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008942
Chris Lattnerf76d1802006-07-31 23:26:50 +00008943 // Otherwise, check to see if this is a register class of the wrong value
8944 // type. For example, we want to map "{ax},i32" -> {eax}, we don't want it to
8945 // turn into {ax},{dx}.
8946 if (Res.second->hasType(VT))
8947 return Res; // Correct type already, nothing to do.
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008948
Chris Lattnerf76d1802006-07-31 23:26:50 +00008949 // All of the single-register GCC register classes map their values onto
8950 // 16-bit register pieces "ax","dx","cx","bx","si","di","bp","sp". If we
8951 // really want an 8-bit or 32-bit register, map to the appropriate register
8952 // class and return the appropriate register.
Chris Lattner6ba50a92008-08-26 06:19:02 +00008953 if (Res.second == X86::GR16RegisterClass) {
8954 if (VT == MVT::i8) {
8955 unsigned DestReg = 0;
8956 switch (Res.first) {
8957 default: break;
8958 case X86::AX: DestReg = X86::AL; break;
8959 case X86::DX: DestReg = X86::DL; break;
8960 case X86::CX: DestReg = X86::CL; break;
8961 case X86::BX: DestReg = X86::BL; break;
8962 }
8963 if (DestReg) {
8964 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +00008965 Res.second = X86::GR8RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +00008966 }
8967 } else if (VT == MVT::i32) {
8968 unsigned DestReg = 0;
8969 switch (Res.first) {
8970 default: break;
8971 case X86::AX: DestReg = X86::EAX; break;
8972 case X86::DX: DestReg = X86::EDX; break;
8973 case X86::CX: DestReg = X86::ECX; break;
8974 case X86::BX: DestReg = X86::EBX; break;
8975 case X86::SI: DestReg = X86::ESI; break;
8976 case X86::DI: DestReg = X86::EDI; break;
8977 case X86::BP: DestReg = X86::EBP; break;
8978 case X86::SP: DestReg = X86::ESP; break;
8979 }
8980 if (DestReg) {
8981 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +00008982 Res.second = X86::GR32RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +00008983 }
8984 } else if (VT == MVT::i64) {
8985 unsigned DestReg = 0;
8986 switch (Res.first) {
8987 default: break;
8988 case X86::AX: DestReg = X86::RAX; break;
8989 case X86::DX: DestReg = X86::RDX; break;
8990 case X86::CX: DestReg = X86::RCX; break;
8991 case X86::BX: DestReg = X86::RBX; break;
8992 case X86::SI: DestReg = X86::RSI; break;
8993 case X86::DI: DestReg = X86::RDI; break;
8994 case X86::BP: DestReg = X86::RBP; break;
8995 case X86::SP: DestReg = X86::RSP; break;
8996 }
8997 if (DestReg) {
8998 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +00008999 Res.second = X86::GR64RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +00009000 }
Chris Lattnerf76d1802006-07-31 23:26:50 +00009001 }
Chris Lattner6ba50a92008-08-26 06:19:02 +00009002 } else if (Res.second == X86::FR32RegisterClass ||
9003 Res.second == X86::FR64RegisterClass ||
9004 Res.second == X86::VR128RegisterClass) {
9005 // Handle references to XMM physical registers that got mapped into the
9006 // wrong class. This can happen with constraints like {xmm0} where the
9007 // target independent register mapper will just pick the first match it can
9008 // find, ignoring the required type.
9009 if (VT == MVT::f32)
9010 Res.second = X86::FR32RegisterClass;
9011 else if (VT == MVT::f64)
9012 Res.second = X86::FR64RegisterClass;
9013 else if (X86::VR128RegisterClass->hasType(VT))
9014 Res.second = X86::VR128RegisterClass;
Chris Lattnerf76d1802006-07-31 23:26:50 +00009015 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009016
Chris Lattnerf76d1802006-07-31 23:26:50 +00009017 return Res;
9018}
Mon P Wang0c397192008-10-30 08:01:45 +00009019
9020//===----------------------------------------------------------------------===//
9021// X86 Widen vector type
9022//===----------------------------------------------------------------------===//
9023
9024/// getWidenVectorType: given a vector type, returns the type to widen
9025/// to (e.g., v7i8 to v8i8). If the vector type is legal, it returns itself.
9026/// If there is no vector type that we want to widen to, returns MVT::Other
Mon P Wangf007a8b2008-11-06 05:31:54 +00009027/// When and where to widen is target dependent based on the cost of
Mon P Wang0c397192008-10-30 08:01:45 +00009028/// scalarizing vs using the wider vector type.
9029
Dan Gohmanc13cf132009-01-15 17:34:08 +00009030MVT X86TargetLowering::getWidenVectorType(MVT VT) const {
Mon P Wang0c397192008-10-30 08:01:45 +00009031 assert(VT.isVector());
9032 if (isTypeLegal(VT))
9033 return VT;
Scott Michelfdc40a02009-02-17 22:15:04 +00009034
Mon P Wang0c397192008-10-30 08:01:45 +00009035 // TODO: In computeRegisterProperty, we can compute the list of legal vector
9036 // type based on element type. This would speed up our search (though
9037 // it may not be worth it since the size of the list is relatively
9038 // small).
9039 MVT EltVT = VT.getVectorElementType();
9040 unsigned NElts = VT.getVectorNumElements();
Scott Michelfdc40a02009-02-17 22:15:04 +00009041
Mon P Wang0c397192008-10-30 08:01:45 +00009042 // On X86, it make sense to widen any vector wider than 1
9043 if (NElts <= 1)
9044 return MVT::Other;
Scott Michelfdc40a02009-02-17 22:15:04 +00009045
9046 for (unsigned nVT = MVT::FIRST_VECTOR_VALUETYPE;
Mon P Wang0c397192008-10-30 08:01:45 +00009047 nVT <= MVT::LAST_VECTOR_VALUETYPE; ++nVT) {
9048 MVT SVT = (MVT::SimpleValueType)nVT;
Scott Michelfdc40a02009-02-17 22:15:04 +00009049
9050 if (isTypeLegal(SVT) &&
9051 SVT.getVectorElementType() == EltVT &&
Mon P Wang0c397192008-10-30 08:01:45 +00009052 SVT.getVectorNumElements() > NElts)
9053 return SVT;
9054 }
9055 return MVT::Other;
9056}