blob: bd2c73883a94d69b547814d91cfebae1f781bc75 [file] [log] [blame]
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00001//====- X86InstrSSE.td - Describe the X86 Instruction Set --*- tablegen -*-===//
Eric Christopher44b93ff2009-07-31 20:07:27 +00002//
Evan Chengffcb95b2006-02-21 19:13:53 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Eric Christopher44b93ff2009-07-31 20:07:27 +00007//
Evan Chengffcb95b2006-02-21 19:13:53 +00008//===----------------------------------------------------------------------===//
9//
10// This file describes the X86 SSE instruction set, defining the instructions,
11// and properties of the instructions which are needed for code generation,
12// machine code emission, and analysis.
13//
14//===----------------------------------------------------------------------===//
15
Chris Lattner3a7cd952006-10-07 21:55:32 +000016
Evan Cheng4e4c71e2006-02-21 20:00:20 +000017//===----------------------------------------------------------------------===//
18// SSE scalar FP Instructions
19//===----------------------------------------------------------------------===//
20
Dan Gohman533297b2009-10-29 18:10:34 +000021// CMOV* - Used to implement the SSE SELECT DAG operation. Expanded after
22// instruction selection into a branch sequence.
23let Uses = [EFLAGS], usesCustomInserter = 1 in {
Evan Cheng4e4c71e2006-02-21 20:00:20 +000024 def CMOV_FR32 : I<0, Pseudo,
Evan Cheng64d80e32007-07-19 01:14:50 +000025 (outs FR32:$dst), (ins FR32:$t, FR32:$f, i8imm:$cond),
Evan Cheng4e4c71e2006-02-21 20:00:20 +000026 "#CMOV_FR32 PSEUDO!",
Evan Chenge5f62042007-09-29 00:00:36 +000027 [(set FR32:$dst, (X86cmov FR32:$t, FR32:$f, imm:$cond,
28 EFLAGS))]>;
Evan Cheng4e4c71e2006-02-21 20:00:20 +000029 def CMOV_FR64 : I<0, Pseudo,
Evan Cheng64d80e32007-07-19 01:14:50 +000030 (outs FR64:$dst), (ins FR64:$t, FR64:$f, i8imm:$cond),
Evan Cheng4e4c71e2006-02-21 20:00:20 +000031 "#CMOV_FR64 PSEUDO!",
Evan Chenge5f62042007-09-29 00:00:36 +000032 [(set FR64:$dst, (X86cmov FR64:$t, FR64:$f, imm:$cond,
33 EFLAGS))]>;
Evan Chengf7c378e2006-04-10 07:23:14 +000034 def CMOV_V4F32 : I<0, Pseudo,
Evan Cheng64d80e32007-07-19 01:14:50 +000035 (outs VR128:$dst), (ins VR128:$t, VR128:$f, i8imm:$cond),
Evan Chengf7c378e2006-04-10 07:23:14 +000036 "#CMOV_V4F32 PSEUDO!",
37 [(set VR128:$dst,
Evan Chenge5f62042007-09-29 00:00:36 +000038 (v4f32 (X86cmov VR128:$t, VR128:$f, imm:$cond,
39 EFLAGS)))]>;
Evan Chengf7c378e2006-04-10 07:23:14 +000040 def CMOV_V2F64 : I<0, Pseudo,
Evan Cheng64d80e32007-07-19 01:14:50 +000041 (outs VR128:$dst), (ins VR128:$t, VR128:$f, i8imm:$cond),
Evan Chengf7c378e2006-04-10 07:23:14 +000042 "#CMOV_V2F64 PSEUDO!",
43 [(set VR128:$dst,
Evan Chenge5f62042007-09-29 00:00:36 +000044 (v2f64 (X86cmov VR128:$t, VR128:$f, imm:$cond,
45 EFLAGS)))]>;
Evan Chengf7c378e2006-04-10 07:23:14 +000046 def CMOV_V2I64 : I<0, Pseudo,
Evan Cheng64d80e32007-07-19 01:14:50 +000047 (outs VR128:$dst), (ins VR128:$t, VR128:$f, i8imm:$cond),
Evan Chengf7c378e2006-04-10 07:23:14 +000048 "#CMOV_V2I64 PSEUDO!",
49 [(set VR128:$dst,
Evan Chenge5f62042007-09-29 00:00:36 +000050 (v2i64 (X86cmov VR128:$t, VR128:$f, imm:$cond,
Evan Cheng0488db92007-09-25 01:57:46 +000051 EFLAGS)))]>;
Evan Cheng4e4c71e2006-02-21 20:00:20 +000052}
53
Bill Wendlingddd35322007-05-02 23:11:52 +000054//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes1e8d0622010-06-19 01:32:46 +000055// SSE 1 & 2 Instructions Classes
56//===----------------------------------------------------------------------===//
57
58/// sse12_fp_scalar - SSE 1 & 2 scalar instructions class
59multiclass sse12_fp_scalar<bits<8> opc, string OpcodeStr, SDNode OpNode,
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +000060 RegisterClass RC, X86MemOperand x86memop,
61 bit Is2Addr = 1> {
Bruno Cardoso Lopes1e8d0622010-06-19 01:32:46 +000062 let isCommutable = 1 in {
63 def rr : SI<opc, MRMSrcReg, (outs RC:$dst), (ins RC:$src1, RC:$src2),
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +000064 !if(Is2Addr,
65 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
66 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
67 [(set RC:$dst, (OpNode RC:$src1, RC:$src2))]>;
Bruno Cardoso Lopes1e8d0622010-06-19 01:32:46 +000068 }
Bruno Cardoso Lopesb7cc3f62010-06-21 21:28:07 +000069 def rm : SI<opc, MRMSrcMem, (outs RC:$dst), (ins RC:$src1, x86memop:$src2),
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +000070 !if(Is2Addr,
71 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
72 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
73 [(set RC:$dst, (OpNode RC:$src1, (load addr:$src2)))]>;
Bruno Cardoso Lopes1e8d0622010-06-19 01:32:46 +000074}
75
76/// sse12_fp_scalar_int - SSE 1 & 2 scalar instructions intrinsics class
77multiclass sse12_fp_scalar_int<bits<8> opc, string OpcodeStr, RegisterClass RC,
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +000078 string asm, string SSEVer, string FPSizeStr,
79 Operand memopr, ComplexPattern mem_cpat,
80 bit Is2Addr = 1> {
Bruno Cardoso Lopes1e8d0622010-06-19 01:32:46 +000081 def rr_Int : SI<opc, MRMSrcReg, (outs RC:$dst), (ins RC:$src1, RC:$src2),
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +000082 !if(Is2Addr,
83 !strconcat(asm, "\t{$src2, $dst|$dst, $src2}"),
84 !strconcat(asm, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
85 [(set RC:$dst, (!nameconcat<Intrinsic>("int_x86_sse",
86 !strconcat(SSEVer, !strconcat("_",
87 !strconcat(OpcodeStr, FPSizeStr))))
88 RC:$src1, RC:$src2))]>;
Bruno Cardoso Lopesb7cc3f62010-06-21 21:28:07 +000089 def rm_Int : SI<opc, MRMSrcMem, (outs RC:$dst), (ins RC:$src1, memopr:$src2),
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +000090 !if(Is2Addr,
91 !strconcat(asm, "\t{$src2, $dst|$dst, $src2}"),
92 !strconcat(asm, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
93 [(set RC:$dst, (!nameconcat<Intrinsic>("int_x86_sse",
94 !strconcat(SSEVer, !strconcat("_",
95 !strconcat(OpcodeStr, FPSizeStr))))
96 RC:$src1, mem_cpat:$src2))]>;
Bruno Cardoso Lopes1e8d0622010-06-19 01:32:46 +000097}
98
99/// sse12_fp_packed - SSE 1 & 2 packed instructions class
100multiclass sse12_fp_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
101 RegisterClass RC, ValueType vt,
102 X86MemOperand x86memop, PatFrag mem_frag,
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +0000103 Domain d, bit Is2Addr = 1> {
Bruno Cardoso Lopes1e8d0622010-06-19 01:32:46 +0000104 let isCommutable = 1 in
105 def rr : PI<opc, MRMSrcReg, (outs RC:$dst), (ins RC:$src1, RC:$src2),
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +0000106 !if(Is2Addr,
107 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
108 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
109 [(set RC:$dst, (vt (OpNode RC:$src1, RC:$src2)))], d>;
110 let mayLoad = 1 in
Bruno Cardoso Lopesf4f4bad2010-06-19 02:44:01 +0000111 def rm : PI<opc, MRMSrcMem, (outs RC:$dst), (ins RC:$src1, x86memop:$src2),
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +0000112 !if(Is2Addr,
113 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
114 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
115 [(set RC:$dst, (OpNode RC:$src1, (mem_frag addr:$src2)))], d>;
Bruno Cardoso Lopes1e8d0622010-06-19 01:32:46 +0000116}
117
Bruno Cardoso Lopesf6ff0032010-06-19 04:09:22 +0000118/// sse12_fp_packed_logical_rm - SSE 1 & 2 packed instructions class
119multiclass sse12_fp_packed_logical_rm<bits<8> opc, RegisterClass RC, Domain d,
120 string OpcodeStr, X86MemOperand x86memop,
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +0000121 list<dag> pat_rr, list<dag> pat_rm,
122 bit Is2Addr = 1> {
Bruno Cardoso Lopesf6ff0032010-06-19 04:09:22 +0000123 let isCommutable = 1 in
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +0000124 def rr : PI<opc, MRMSrcReg, (outs RC:$dst), (ins RC:$src1, RC:$src2),
125 !if(Is2Addr,
126 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
127 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
128 pat_rr, d>;
129 def rm : PI<opc, MRMSrcMem, (outs RC:$dst), (ins RC:$src1, x86memop:$src2),
130 !if(Is2Addr,
131 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
132 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
133 pat_rm, d>;
Bruno Cardoso Lopesf6ff0032010-06-19 04:09:22 +0000134}
135
Bruno Cardoso Lopes1e8d0622010-06-19 01:32:46 +0000136/// sse12_fp_packed_int - SSE 1 & 2 packed instructions intrinsics class
137multiclass sse12_fp_packed_int<bits<8> opc, string OpcodeStr, RegisterClass RC,
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +0000138 string asm, string SSEVer, string FPSizeStr,
139 X86MemOperand x86memop, PatFrag mem_frag,
140 Domain d, bit Is2Addr = 1> {
Bruno Cardoso Lopes1e8d0622010-06-19 01:32:46 +0000141 def rr_Int : PI<opc, MRMSrcReg, (outs RC:$dst), (ins RC:$src1, RC:$src2),
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +0000142 !if(Is2Addr,
143 !strconcat(asm, "\t{$src2, $dst|$dst, $src2}"),
144 !strconcat(asm, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
145 [(set RC:$dst, (!nameconcat<Intrinsic>("int_x86_sse",
146 !strconcat(SSEVer, !strconcat("_",
147 !strconcat(OpcodeStr, FPSizeStr))))
148 RC:$src1, RC:$src2))], d>;
149 def rm_Int : PI<opc, MRMSrcMem, (outs RC:$dst), (ins RC:$src1,x86memop:$src2),
150 !if(Is2Addr,
151 !strconcat(asm, "\t{$src2, $dst|$dst, $src2}"),
152 !strconcat(asm, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
153 [(set RC:$dst, (!nameconcat<Intrinsic>("int_x86_sse",
154 !strconcat(SSEVer, !strconcat("_",
155 !strconcat(OpcodeStr, FPSizeStr))))
156 RC:$src1, (mem_frag addr:$src2)))], d>;
Bruno Cardoso Lopes1e8d0622010-06-19 01:32:46 +0000157}
158
159//===----------------------------------------------------------------------===//
Bruno Cardoso Lopesf23919b2010-06-22 18:09:32 +0000160// SSE 1 & 2 - Move Instructions
161//===----------------------------------------------------------------------===//
162
Bruno Cardoso Lopesc3d57b12010-06-22 22:38:56 +0000163class sse12_move_rr<RegisterClass RC, ValueType vt, string asm> :
164 SI<0x10, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src1, RC:$src2), asm,
165 [(set (vt VR128:$dst), (movl VR128:$src1, (scalar_to_vector RC:$src2)))]>;
166
167// Loading from memory automatically zeroing upper bits.
168class sse12_move_rm<RegisterClass RC, X86MemOperand x86memop,
169 PatFrag mem_pat, string OpcodeStr> :
170 SI<0x10, MRMSrcMem, (outs RC:$dst), (ins x86memop:$src),
171 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
172 [(set RC:$dst, (mem_pat addr:$src))]>;
173
Bruno Cardoso Lopesf23919b2010-06-22 18:09:32 +0000174// Move Instructions. Register-to-register movss/movsd is not used for FR32/64
175// register copies because it's a partial register update; FsMOVAPSrr/FsMOVAPDrr
176// is used instead. Register-to-register movss/movsd is not modeled as an
177// INSERT_SUBREG because INSERT_SUBREG requires that the insert be implementable
178// in terms of a copy, and just mentioned, we don't use movss/movsd for copies.
Bruno Cardoso Lopesc3d57b12010-06-22 22:38:56 +0000179let isAsmParserOnly = 1 in {
180 def VMOVSSrr : sse12_move_rr<FR32, v4f32,
181 "movss\t{$src2, $src1, $dst|$dst, $src1, $src2}">, XS, VEX_4V;
182 def VMOVSDrr : sse12_move_rr<FR64, v2f64,
183 "movsd\t{$src2, $src1, $dst|$dst, $src1, $src2}">, XD, VEX_4V;
184
185 let canFoldAsLoad = 1, isReMaterializable = 1 in {
186 def VMOVSSrm : sse12_move_rm<FR32, f32mem, loadf32, "movss">, XS, VEX;
187
188 let AddedComplexity = 20 in
189 def VMOVSDrm : sse12_move_rm<FR64, f64mem, loadf64, "movsd">, XD, VEX;
190 }
Bruno Cardoso Lopesf23919b2010-06-22 18:09:32 +0000191}
192
Bruno Cardoso Lopesc3d57b12010-06-22 22:38:56 +0000193let Constraints = "$src1 = $dst" in {
194 def MOVSSrr : sse12_move_rr<FR32, v4f32,
195 "movss\t{$src2, $dst|$dst, $src2}">, XS;
196 def MOVSDrr : sse12_move_rr<FR64, v2f64,
197 "movsd\t{$src2, $dst|$dst, $src2}">, XD;
198}
199
Bruno Cardoso Lopesf23919b2010-06-22 18:09:32 +0000200let canFoldAsLoad = 1, isReMaterializable = 1 in {
Bruno Cardoso Lopesc3d57b12010-06-22 22:38:56 +0000201 def MOVSSrm : sse12_move_rm<FR32, f32mem, loadf32, "movss">, XS;
202
203 let AddedComplexity = 20 in
204 def MOVSDrm : sse12_move_rm<FR64, f64mem, loadf64, "movsd">, XD;
Bruno Cardoso Lopesf23919b2010-06-22 18:09:32 +0000205}
206
207let AddedComplexity = 15 in {
208// Extract the low 32-bit value from one vector and insert it into another.
209def : Pat<(v4f32 (movl VR128:$src1, VR128:$src2)),
210 (MOVSSrr (v4f32 VR128:$src1),
211 (EXTRACT_SUBREG (v4f32 VR128:$src2), sub_ss))>;
212// Extract the low 64-bit value from one vector and insert it into another.
213def : Pat<(v2f64 (movl VR128:$src1, VR128:$src2)),
214 (MOVSDrr (v2f64 VR128:$src1),
215 (EXTRACT_SUBREG (v2f64 VR128:$src2), sub_sd))>;
216}
217
218// Implicitly promote a 32-bit scalar to a vector.
219def : Pat<(v4f32 (scalar_to_vector FR32:$src)),
220 (INSERT_SUBREG (v4f32 (IMPLICIT_DEF)), FR32:$src, sub_ss)>;
221// Implicitly promote a 64-bit scalar to a vector.
222def : Pat<(v2f64 (scalar_to_vector FR64:$src)),
223 (INSERT_SUBREG (v2f64 (IMPLICIT_DEF)), FR64:$src, sub_sd)>;
224
225let AddedComplexity = 20 in {
226// MOVSSrm zeros the high parts of the register; represent this
227// with SUBREG_TO_REG.
228def : Pat<(v4f32 (X86vzmovl (v4f32 (scalar_to_vector (loadf32 addr:$src))))),
229 (SUBREG_TO_REG (i32 0), (MOVSSrm addr:$src), sub_ss)>;
230def : Pat<(v4f32 (scalar_to_vector (loadf32 addr:$src))),
231 (SUBREG_TO_REG (i32 0), (MOVSSrm addr:$src), sub_ss)>;
232def : Pat<(v4f32 (X86vzmovl (loadv4f32 addr:$src))),
233 (SUBREG_TO_REG (i32 0), (MOVSSrm addr:$src), sub_ss)>;
234// MOVSDrm zeros the high parts of the register; represent this
235// with SUBREG_TO_REG.
236def : Pat<(v2f64 (X86vzmovl (v2f64 (scalar_to_vector (loadf64 addr:$src))))),
237 (SUBREG_TO_REG (i64 0), (MOVSDrm addr:$src), sub_sd)>;
238def : Pat<(v2f64 (scalar_to_vector (loadf64 addr:$src))),
239 (SUBREG_TO_REG (i64 0), (MOVSDrm addr:$src), sub_sd)>;
240def : Pat<(v2f64 (X86vzmovl (loadv2f64 addr:$src))),
241 (SUBREG_TO_REG (i64 0), (MOVSDrm addr:$src), sub_sd)>;
242def : Pat<(v2f64 (X86vzmovl (bc_v2f64 (loadv4f32 addr:$src)))),
243 (SUBREG_TO_REG (i64 0), (MOVSDrm addr:$src), sub_sd)>;
244def : Pat<(v2f64 (X86vzload addr:$src)),
245 (SUBREG_TO_REG (i64 0), (MOVSDrm addr:$src), sub_sd)>;
246}
247
248// Store scalar value to memory.
249def MOVSSmr : SSI<0x11, MRMDestMem, (outs), (ins f32mem:$dst, FR32:$src),
250 "movss\t{$src, $dst|$dst, $src}",
251 [(store FR32:$src, addr:$dst)]>;
252def MOVSDmr : SDI<0x11, MRMDestMem, (outs), (ins f64mem:$dst, FR64:$src),
253 "movsd\t{$src, $dst|$dst, $src}",
254 [(store FR64:$src, addr:$dst)]>;
255
Bruno Cardoso Lopesc3d57b12010-06-22 22:38:56 +0000256let isAsmParserOnly = 1 in {
257def VMOVSSmr : SI<0x11, MRMDestMem, (outs), (ins f32mem:$dst, FR32:$src),
258 "movss\t{$src, $dst|$dst, $src}",
Bruno Cardoso Lopes4b13f3c2010-07-21 02:46:58 +0000259 [(store FR32:$src, addr:$dst)]>, XS, VEX;
Bruno Cardoso Lopesc3d57b12010-06-22 22:38:56 +0000260def VMOVSDmr : SI<0x11, MRMDestMem, (outs), (ins f64mem:$dst, FR64:$src),
261 "movsd\t{$src, $dst|$dst, $src}",
Bruno Cardoso Lopes4b13f3c2010-07-21 02:46:58 +0000262 [(store FR64:$src, addr:$dst)]>, XD, VEX;
Bruno Cardoso Lopesc3d57b12010-06-22 22:38:56 +0000263}
264
Bruno Cardoso Lopesf23919b2010-06-22 18:09:32 +0000265// Extract and store.
266def : Pat<(store (f32 (vector_extract (v4f32 VR128:$src), (iPTR 0))),
267 addr:$dst),
268 (MOVSSmr addr:$dst,
269 (EXTRACT_SUBREG (v4f32 VR128:$src), sub_ss))>;
270def : Pat<(store (f64 (vector_extract (v2f64 VR128:$src), (iPTR 0))),
271 addr:$dst),
272 (MOVSDmr addr:$dst,
273 (EXTRACT_SUBREG (v2f64 VR128:$src), sub_sd))>;
274
Bruno Cardoso Lopes6560ed32010-06-25 20:22:12 +0000275// Move Aligned/Unaligned floating point values
276multiclass sse12_mov_packed<bits<8> opc, RegisterClass RC,
277 X86MemOperand x86memop, PatFrag ld_frag,
278 string asm, Domain d,
279 bit IsReMaterializable = 1> {
280let neverHasSideEffects = 1 in
Bruno Cardoso Lopes161476e2010-06-25 23:33:42 +0000281 def rr : PI<opc, MRMSrcReg, (outs RC:$dst), (ins RC:$src),
282 !strconcat(asm, "\t{$src, $dst|$dst, $src}"), [], d>;
Bruno Cardoso Lopes6560ed32010-06-25 20:22:12 +0000283let canFoldAsLoad = 1, isReMaterializable = IsReMaterializable in
Bruno Cardoso Lopes161476e2010-06-25 23:33:42 +0000284 def rm : PI<opc, MRMSrcMem, (outs RC:$dst), (ins x86memop:$src),
285 !strconcat(asm, "\t{$src, $dst|$dst, $src}"),
Bruno Cardoso Lopes6560ed32010-06-25 20:22:12 +0000286 [(set RC:$dst, (ld_frag addr:$src))], d>;
287}
288
Bruno Cardoso Lopes161476e2010-06-25 23:33:42 +0000289let isAsmParserOnly = 1 in {
290defm VMOVAPS : sse12_mov_packed<0x28, VR128, f128mem, alignedloadv4f32,
291 "movaps", SSEPackedSingle>, VEX;
292defm VMOVAPD : sse12_mov_packed<0x28, VR128, f128mem, alignedloadv2f64,
293 "movapd", SSEPackedDouble>, OpSize, VEX;
294defm VMOVUPS : sse12_mov_packed<0x10, VR128, f128mem, loadv4f32,
295 "movups", SSEPackedSingle>, VEX;
296defm VMOVUPD : sse12_mov_packed<0x10, VR128, f128mem, loadv2f64,
297 "movupd", SSEPackedDouble, 0>, OpSize, VEX;
Bruno Cardoso Lopese86b01c2010-07-09 18:27:43 +0000298
299defm VMOVAPSY : sse12_mov_packed<0x28, VR256, f256mem, alignedloadv8f32,
300 "movaps", SSEPackedSingle>, VEX;
301defm VMOVAPDY : sse12_mov_packed<0x28, VR256, f256mem, alignedloadv4f64,
302 "movapd", SSEPackedDouble>, OpSize, VEX;
303defm VMOVUPSY : sse12_mov_packed<0x10, VR256, f256mem, loadv8f32,
304 "movups", SSEPackedSingle>, VEX;
305defm VMOVUPDY : sse12_mov_packed<0x10, VR256, f256mem, loadv4f64,
306 "movupd", SSEPackedDouble, 0>, OpSize, VEX;
Bruno Cardoso Lopes161476e2010-06-25 23:33:42 +0000307}
Bruno Cardoso Lopes6560ed32010-06-25 20:22:12 +0000308defm MOVAPS : sse12_mov_packed<0x28, VR128, f128mem, alignedloadv4f32,
Bruno Cardoso Lopes161476e2010-06-25 23:33:42 +0000309 "movaps", SSEPackedSingle>, TB;
Bruno Cardoso Lopes6560ed32010-06-25 20:22:12 +0000310defm MOVAPD : sse12_mov_packed<0x28, VR128, f128mem, alignedloadv2f64,
Bruno Cardoso Lopes161476e2010-06-25 23:33:42 +0000311 "movapd", SSEPackedDouble>, TB, OpSize;
Bruno Cardoso Lopes6560ed32010-06-25 20:22:12 +0000312defm MOVUPS : sse12_mov_packed<0x10, VR128, f128mem, loadv4f32,
Bruno Cardoso Lopes161476e2010-06-25 23:33:42 +0000313 "movups", SSEPackedSingle>, TB;
Bruno Cardoso Lopes6560ed32010-06-25 20:22:12 +0000314defm MOVUPD : sse12_mov_packed<0x10, VR128, f128mem, loadv2f64,
Bruno Cardoso Lopes161476e2010-06-25 23:33:42 +0000315 "movupd", SSEPackedDouble, 0>, TB, OpSize;
Bruno Cardoso Lopes6560ed32010-06-25 20:22:12 +0000316
Bruno Cardoso Lopes161476e2010-06-25 23:33:42 +0000317let isAsmParserOnly = 1 in {
318def VMOVAPSmr : VPSI<0x29, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
319 "movaps\t{$src, $dst|$dst, $src}",
320 [(alignedstore (v4f32 VR128:$src), addr:$dst)]>, VEX;
321def VMOVAPDmr : VPDI<0x29, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
322 "movapd\t{$src, $dst|$dst, $src}",
323 [(alignedstore (v2f64 VR128:$src), addr:$dst)]>, VEX;
324def VMOVUPSmr : VPSI<0x11, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
325 "movups\t{$src, $dst|$dst, $src}",
326 [(store (v4f32 VR128:$src), addr:$dst)]>, VEX;
327def VMOVUPDmr : VPDI<0x11, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
328 "movupd\t{$src, $dst|$dst, $src}",
329 [(store (v2f64 VR128:$src), addr:$dst)]>, VEX;
Bruno Cardoso Lopese86b01c2010-07-09 18:27:43 +0000330def VMOVAPSYmr : VPSI<0x29, MRMDestMem, (outs), (ins f256mem:$dst, VR256:$src),
331 "movaps\t{$src, $dst|$dst, $src}",
332 [(alignedstore (v8f32 VR256:$src), addr:$dst)]>, VEX;
333def VMOVAPDYmr : VPDI<0x29, MRMDestMem, (outs), (ins f256mem:$dst, VR256:$src),
334 "movapd\t{$src, $dst|$dst, $src}",
335 [(alignedstore (v4f64 VR256:$src), addr:$dst)]>, VEX;
336def VMOVUPSYmr : VPSI<0x11, MRMDestMem, (outs), (ins f256mem:$dst, VR256:$src),
337 "movups\t{$src, $dst|$dst, $src}",
338 [(store (v8f32 VR256:$src), addr:$dst)]>, VEX;
339def VMOVUPDYmr : VPDI<0x11, MRMDestMem, (outs), (ins f256mem:$dst, VR256:$src),
340 "movupd\t{$src, $dst|$dst, $src}",
341 [(store (v4f64 VR256:$src), addr:$dst)]>, VEX;
Bruno Cardoso Lopes161476e2010-06-25 23:33:42 +0000342}
Bruno Cardoso Lopes6560ed32010-06-25 20:22:12 +0000343def MOVAPSmr : PSI<0x29, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
344 "movaps\t{$src, $dst|$dst, $src}",
345 [(alignedstore (v4f32 VR128:$src), addr:$dst)]>;
346def MOVAPDmr : PDI<0x29, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
347 "movapd\t{$src, $dst|$dst, $src}",
348 [(alignedstore (v2f64 VR128:$src), addr:$dst)]>;
349def MOVUPSmr : PSI<0x11, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
350 "movups\t{$src, $dst|$dst, $src}",
351 [(store (v4f32 VR128:$src), addr:$dst)]>;
352def MOVUPDmr : PDI<0x11, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
353 "movupd\t{$src, $dst|$dst, $src}",
354 [(store (v2f64 VR128:$src), addr:$dst)]>;
355
356// Intrinsic forms of MOVUPS/D load and store
Bruno Cardoso Lopes161476e2010-06-25 23:33:42 +0000357let isAsmParserOnly = 1 in {
358 let canFoldAsLoad = 1, isReMaterializable = 1 in
359 def VMOVUPSrm_Int : VPSI<0x10, MRMSrcMem, (outs VR128:$dst),
360 (ins f128mem:$src),
361 "movups\t{$src, $dst|$dst, $src}",
362 [(set VR128:$dst, (int_x86_sse_loadu_ps addr:$src))]>, VEX;
363 def VMOVUPDrm_Int : VPDI<0x10, MRMSrcMem, (outs VR128:$dst),
364 (ins f128mem:$src),
365 "movupd\t{$src, $dst|$dst, $src}",
366 [(set VR128:$dst, (int_x86_sse2_loadu_pd addr:$src))]>, VEX;
367 def VMOVUPSmr_Int : VPSI<0x11, MRMDestMem, (outs),
368 (ins f128mem:$dst, VR128:$src),
369 "movups\t{$src, $dst|$dst, $src}",
370 [(int_x86_sse_storeu_ps addr:$dst, VR128:$src)]>, VEX;
371 def VMOVUPDmr_Int : VPDI<0x11, MRMDestMem, (outs),
372 (ins f128mem:$dst, VR128:$src),
373 "movupd\t{$src, $dst|$dst, $src}",
374 [(int_x86_sse2_storeu_pd addr:$dst, VR128:$src)]>, VEX;
375}
Bruno Cardoso Lopes6560ed32010-06-25 20:22:12 +0000376let canFoldAsLoad = 1, isReMaterializable = 1 in
377def MOVUPSrm_Int : PSI<0x10, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
378 "movups\t{$src, $dst|$dst, $src}",
379 [(set VR128:$dst, (int_x86_sse_loadu_ps addr:$src))]>;
380def MOVUPDrm_Int : PDI<0x10, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
381 "movupd\t{$src, $dst|$dst, $src}",
382 [(set VR128:$dst, (int_x86_sse2_loadu_pd addr:$src))]>;
383
384def MOVUPSmr_Int : PSI<0x11, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
385 "movups\t{$src, $dst|$dst, $src}",
386 [(int_x86_sse_storeu_ps addr:$dst, VR128:$src)]>;
387def MOVUPDmr_Int : PDI<0x11, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
388 "movupd\t{$src, $dst|$dst, $src}",
389 [(int_x86_sse2_storeu_pd addr:$dst, VR128:$src)]>;
390
391// Move Low/High packed floating point values
392multiclass sse12_mov_hilo_packed<bits<8>opc, RegisterClass RC,
393 PatFrag mov_frag, string base_opc,
394 string asm_opr> {
395 def PSrm : PI<opc, MRMSrcMem,
396 (outs VR128:$dst), (ins VR128:$src1, f64mem:$src2),
397 !strconcat(!strconcat(base_opc,"s"), asm_opr),
398 [(set RC:$dst,
399 (mov_frag RC:$src1,
400 (bc_v4f32 (v2f64 (scalar_to_vector (loadf64 addr:$src2))))))],
401 SSEPackedSingle>, TB;
402
403 def PDrm : PI<opc, MRMSrcMem,
404 (outs RC:$dst), (ins RC:$src1, f64mem:$src2),
405 !strconcat(!strconcat(base_opc,"d"), asm_opr),
406 [(set RC:$dst, (v2f64 (mov_frag RC:$src1,
407 (scalar_to_vector (loadf64 addr:$src2)))))],
408 SSEPackedDouble>, TB, OpSize;
409}
410
Bruno Cardoso Lopes161476e2010-06-25 23:33:42 +0000411let isAsmParserOnly = 1, AddedComplexity = 20 in {
412 defm VMOVL : sse12_mov_hilo_packed<0x12, VR128, movlp, "movlp",
413 "\t{$src2, $src1, $dst|$dst, $src1, $src2}">, VEX_4V;
414 defm VMOVH : sse12_mov_hilo_packed<0x16, VR128, movlhps, "movhp",
415 "\t{$src2, $src1, $dst|$dst, $src1, $src2}">, VEX_4V;
416}
Bruno Cardoso Lopes6560ed32010-06-25 20:22:12 +0000417let Constraints = "$src1 = $dst", AddedComplexity = 20 in {
418 defm MOVL : sse12_mov_hilo_packed<0x12, VR128, movlp, "movlp",
419 "\t{$src2, $dst|$dst, $src2}">;
420 defm MOVH : sse12_mov_hilo_packed<0x16, VR128, movlhps, "movhp",
421 "\t{$src2, $dst|$dst, $src2}">;
422}
423
Bruno Cardoso Lopes161476e2010-06-25 23:33:42 +0000424let isAsmParserOnly = 1 in {
425def VMOVLPSmr : VPSI<0x13, MRMDestMem, (outs), (ins f64mem:$dst, VR128:$src),
426 "movlps\t{$src, $dst|$dst, $src}",
427 [(store (f64 (vector_extract (bc_v2f64 (v4f32 VR128:$src)),
428 (iPTR 0))), addr:$dst)]>, VEX;
429def VMOVLPDmr : VPDI<0x13, MRMDestMem, (outs), (ins f64mem:$dst, VR128:$src),
430 "movlpd\t{$src, $dst|$dst, $src}",
431 [(store (f64 (vector_extract (v2f64 VR128:$src),
432 (iPTR 0))), addr:$dst)]>, VEX;
433}
Bruno Cardoso Lopes6560ed32010-06-25 20:22:12 +0000434def MOVLPSmr : PSI<0x13, MRMDestMem, (outs), (ins f64mem:$dst, VR128:$src),
435 "movlps\t{$src, $dst|$dst, $src}",
436 [(store (f64 (vector_extract (bc_v2f64 (v4f32 VR128:$src)),
437 (iPTR 0))), addr:$dst)]>;
438def MOVLPDmr : PDI<0x13, MRMDestMem, (outs), (ins f64mem:$dst, VR128:$src),
439 "movlpd\t{$src, $dst|$dst, $src}",
440 [(store (f64 (vector_extract (v2f64 VR128:$src),
441 (iPTR 0))), addr:$dst)]>;
442
443// v2f64 extract element 1 is always custom lowered to unpack high to low
444// and extract element 0 so the non-store version isn't too horrible.
Bruno Cardoso Lopes161476e2010-06-25 23:33:42 +0000445let isAsmParserOnly = 1 in {
446def VMOVHPSmr : VPSI<0x17, MRMDestMem, (outs), (ins f64mem:$dst, VR128:$src),
447 "movhps\t{$src, $dst|$dst, $src}",
448 [(store (f64 (vector_extract
449 (unpckh (bc_v2f64 (v4f32 VR128:$src)),
450 (undef)), (iPTR 0))), addr:$dst)]>,
451 VEX;
452def VMOVHPDmr : VPDI<0x17, MRMDestMem, (outs), (ins f64mem:$dst, VR128:$src),
453 "movhpd\t{$src, $dst|$dst, $src}",
454 [(store (f64 (vector_extract
455 (v2f64 (unpckh VR128:$src, (undef))),
456 (iPTR 0))), addr:$dst)]>,
457 VEX;
458}
Bruno Cardoso Lopes6560ed32010-06-25 20:22:12 +0000459def MOVHPSmr : PSI<0x17, MRMDestMem, (outs), (ins f64mem:$dst, VR128:$src),
460 "movhps\t{$src, $dst|$dst, $src}",
461 [(store (f64 (vector_extract
462 (unpckh (bc_v2f64 (v4f32 VR128:$src)),
463 (undef)), (iPTR 0))), addr:$dst)]>;
464def MOVHPDmr : PDI<0x17, MRMDestMem, (outs), (ins f64mem:$dst, VR128:$src),
465 "movhpd\t{$src, $dst|$dst, $src}",
466 [(store (f64 (vector_extract
467 (v2f64 (unpckh VR128:$src, (undef))),
468 (iPTR 0))), addr:$dst)]>;
469
Bruno Cardoso Lopes161476e2010-06-25 23:33:42 +0000470let isAsmParserOnly = 1, AddedComplexity = 20 in {
471 def VMOVLHPSrr : VPSI<0x16, MRMSrcReg, (outs VR128:$dst),
472 (ins VR128:$src1, VR128:$src2),
473 "movlhps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
474 [(set VR128:$dst,
475 (v4f32 (movlhps VR128:$src1, VR128:$src2)))]>,
476 VEX_4V;
477 def VMOVHLPSrr : VPSI<0x12, MRMSrcReg, (outs VR128:$dst),
478 (ins VR128:$src1, VR128:$src2),
479 "movhlps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
480 [(set VR128:$dst,
481 (v4f32 (movhlps VR128:$src1, VR128:$src2)))]>,
482 VEX_4V;
483}
Bruno Cardoso Lopes6560ed32010-06-25 20:22:12 +0000484let Constraints = "$src1 = $dst", AddedComplexity = 20 in {
485 def MOVLHPSrr : PSI<0x16, MRMSrcReg, (outs VR128:$dst),
486 (ins VR128:$src1, VR128:$src2),
487 "movlhps\t{$src2, $dst|$dst, $src2}",
488 [(set VR128:$dst,
489 (v4f32 (movlhps VR128:$src1, VR128:$src2)))]>;
490 def MOVHLPSrr : PSI<0x12, MRMSrcReg, (outs VR128:$dst),
491 (ins VR128:$src1, VR128:$src2),
492 "movhlps\t{$src2, $dst|$dst, $src2}",
493 [(set VR128:$dst,
494 (v4f32 (movhlps VR128:$src1, VR128:$src2)))]>;
495}
496
497def : Pat<(movlhps VR128:$src1, (bc_v4i32 (v2i64 (X86vzload addr:$src2)))),
498 (MOVHPSrm (v4i32 VR128:$src1), addr:$src2)>;
499let AddedComplexity = 20 in {
500 def : Pat<(v4f32 (movddup VR128:$src, (undef))),
501 (MOVLHPSrr (v4f32 VR128:$src), (v4f32 VR128:$src))>;
502 def : Pat<(v2i64 (movddup VR128:$src, (undef))),
503 (MOVLHPSrr (v2i64 VR128:$src), (v2i64 VR128:$src))>;
504}
505
Bruno Cardoso Lopesf23919b2010-06-22 18:09:32 +0000506//===----------------------------------------------------------------------===//
507// SSE 1 & 2 - Conversion Instructions
508//===----------------------------------------------------------------------===//
509
Bruno Cardoso Lopes0491e132010-06-25 18:06:22 +0000510multiclass sse12_cvt_s<bits<8> opc, RegisterClass SrcRC, RegisterClass DstRC,
Bruno Cardoso Lopesf241b262010-06-24 22:22:21 +0000511 SDNode OpNode, X86MemOperand x86memop, PatFrag ld_frag,
512 string asm> {
513 def rr : SI<opc, MRMSrcReg, (outs DstRC:$dst), (ins SrcRC:$src), asm,
514 [(set DstRC:$dst, (OpNode SrcRC:$src))]>;
515 def rm : SI<opc, MRMSrcMem, (outs DstRC:$dst), (ins x86memop:$src), asm,
516 [(set DstRC:$dst, (OpNode (ld_frag addr:$src)))]>;
517}
Bruno Cardoso Lopesf23919b2010-06-22 18:09:32 +0000518
Bruno Cardoso Lopese29f37f2010-07-21 21:37:59 +0000519multiclass sse12_cvt_s_np<bits<8> opc, RegisterClass SrcRC, RegisterClass DstRC,
520 X86MemOperand x86memop, string asm> {
521 def rr : SI<opc, MRMSrcReg, (outs DstRC:$dst), (ins SrcRC:$src), asm,
522 []>;
523 def rm : SI<opc, MRMSrcMem, (outs DstRC:$dst), (ins x86memop:$src), asm,
524 []>;
525}
526
Bruno Cardoso Lopes0491e132010-06-25 18:06:22 +0000527multiclass sse12_cvt_p<bits<8> opc, RegisterClass SrcRC, RegisterClass DstRC,
528 SDNode OpNode, X86MemOperand x86memop, PatFrag ld_frag,
529 string asm, Domain d> {
530 def rr : PI<opc, MRMSrcReg, (outs DstRC:$dst), (ins SrcRC:$src), asm,
531 [(set DstRC:$dst, (OpNode SrcRC:$src))], d>;
532 def rm : PI<opc, MRMSrcMem, (outs DstRC:$dst), (ins x86memop:$src), asm,
533 [(set DstRC:$dst, (OpNode (ld_frag addr:$src)))], d>;
534}
535
536multiclass sse12_vcvt_avx<bits<8> opc, RegisterClass SrcRC, RegisterClass DstRC,
Bruno Cardoso Lopese29f37f2010-07-21 21:37:59 +0000537 X86MemOperand x86memop, string asm> {
Bruno Cardoso Lopesa0ae87f2010-06-25 00:39:30 +0000538 def rr : SI<opc, MRMSrcReg, (outs DstRC:$dst), (ins DstRC:$src1, SrcRC:$src),
Bruno Cardoso Lopese29f37f2010-07-21 21:37:59 +0000539 !strconcat(asm,"\t{$src, $src1, $dst|$dst, $src1, $src}"), []>;
Bruno Cardoso Lopesa0ae87f2010-06-25 00:39:30 +0000540 def rm : SI<opc, MRMSrcMem, (outs DstRC:$dst),
Bruno Cardoso Lopese29f37f2010-07-21 21:37:59 +0000541 (ins DstRC:$src1, x86memop:$src),
542 !strconcat(asm,"\t{$src, $src1, $dst|$dst, $src1, $src}"), []>;
Bruno Cardoso Lopesa0ae87f2010-06-25 00:39:30 +0000543}
544
Bruno Cardoso Lopesa0ae87f2010-06-25 00:39:30 +0000545let isAsmParserOnly = 1 in {
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +0000546defm VCVTTSS2SI : sse12_cvt_s<0x2C, FR32, GR32, fp_to_sint, f32mem, loadf32,
547 "cvttss2si\t{$src, $dst|$dst, $src}">, XS, VEX;
548defm VCVTTSS2SI64 : sse12_cvt_s<0x2C, FR32, GR64, fp_to_sint, f32mem, loadf32,
549 "cvttss2si\t{$src, $dst|$dst, $src}">, XS, VEX,
550 VEX_W;
551defm VCVTTSD2SI : sse12_cvt_s<0x2C, FR64, GR32, fp_to_sint, f64mem, loadf64,
552 "cvttsd2si\t{$src, $dst|$dst, $src}">, XD, VEX;
553defm VCVTTSD2SI64 : sse12_cvt_s<0x2C, FR64, GR64, fp_to_sint, f64mem, loadf64,
554 "cvttsd2si\t{$src, $dst|$dst, $src}">, XD,
555 VEX, VEX_W;
Bruno Cardoso Lopese29f37f2010-07-21 21:37:59 +0000556
557// The assembler can recognize rr 64-bit instructions by seeing a rxx
558// register, but the same isn't true when only using memory operands,
559// provide other assembly "l" and "q" forms to address this explicitly
560// where appropriate to do so.
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +0000561defm VCVTSI2SS : sse12_vcvt_avx<0x2A, GR32, FR32, i32mem, "cvtsi2ss">, XS,
562 VEX_4V;
563defm VCVTSI2SS64 : sse12_vcvt_avx<0x2A, GR64, FR32, i64mem, "cvtsi2ss{q}">, XS,
564 VEX_4V, VEX_W;
565defm VCVTSI2SD : sse12_vcvt_avx<0x2A, GR32, FR64, i32mem, "cvtsi2sd">, XD,
566 VEX_4V;
567defm VCVTSI2SDL : sse12_vcvt_avx<0x2A, GR32, FR64, i32mem, "cvtsi2sd{l}">, XD,
568 VEX_4V;
569defm VCVTSI2SD64 : sse12_vcvt_avx<0x2A, GR64, FR64, i64mem, "cvtsi2sd{q}">, XD,
570 VEX_4V, VEX_W;
Bruno Cardoso Lopesa0ae87f2010-06-25 00:39:30 +0000571}
Bruno Cardoso Lopes0491e132010-06-25 18:06:22 +0000572
573defm CVTTSS2SI : sse12_cvt_s<0x2C, FR32, GR32, fp_to_sint, f32mem, loadf32,
574 "cvttss2si\t{$src, $dst|$dst, $src}">, XS;
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +0000575defm CVTTSS2SI64 : sse12_cvt_s<0x2C, FR32, GR64, fp_to_sint, f32mem, loadf32,
576 "cvttss2si{q}\t{$src, $dst|$dst, $src}">, XS, REX_W;
Bruno Cardoso Lopes0491e132010-06-25 18:06:22 +0000577defm CVTTSD2SI : sse12_cvt_s<0x2C, FR64, GR32, fp_to_sint, f64mem, loadf64,
578 "cvttsd2si\t{$src, $dst|$dst, $src}">, XD;
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +0000579defm CVTTSD2SI64 : sse12_cvt_s<0x2C, FR64, GR64, fp_to_sint, f64mem, loadf64,
580 "cvttsd2si{q}\t{$src, $dst|$dst, $src}">, XD, REX_W;
Bruno Cardoso Lopes0491e132010-06-25 18:06:22 +0000581defm CVTSI2SS : sse12_cvt_s<0x2A, GR32, FR32, sint_to_fp, i32mem, loadi32,
Bruno Cardoso Lopesf241b262010-06-24 22:22:21 +0000582 "cvtsi2ss\t{$src, $dst|$dst, $src}">, XS;
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +0000583defm CVTSI2SS64 : sse12_cvt_s<0x2A, GR64, FR32, sint_to_fp, i64mem, loadi64,
584 "cvtsi2ss{q}\t{$src, $dst|$dst, $src}">, XS, REX_W;
Bruno Cardoso Lopes0491e132010-06-25 18:06:22 +0000585defm CVTSI2SD : sse12_cvt_s<0x2A, GR32, FR64, sint_to_fp, i32mem, loadi32,
Bruno Cardoso Lopesf241b262010-06-24 22:22:21 +0000586 "cvtsi2sd\t{$src, $dst|$dst, $src}">, XD;
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +0000587defm CVTSI2SD64 : sse12_cvt_s<0x2A, GR64, FR64, sint_to_fp, i64mem, loadi64,
588 "cvtsi2sd{q}\t{$src, $dst|$dst, $src}">, XD, REX_W;
Bruno Cardoso Lopesf23919b2010-06-22 18:09:32 +0000589
Bruno Cardoso Lopes0491e132010-06-25 18:06:22 +0000590// Conversion Instructions Intrinsics - Match intrinsics which expect MM
591// and/or XMM operand(s).
Bruno Cardoso Lopes8b942972010-06-24 23:37:07 +0000592multiclass sse12_cvt_pint<bits<8> opc, RegisterClass SrcRC, RegisterClass DstRC,
593 Intrinsic Int, X86MemOperand x86memop, PatFrag ld_frag,
594 string asm, Domain d> {
595 def rr : PI<opc, MRMSrcReg, (outs DstRC:$dst), (ins SrcRC:$src), asm,
596 [(set DstRC:$dst, (Int SrcRC:$src))], d>;
597 def rm : PI<opc, MRMSrcMem, (outs DstRC:$dst), (ins x86memop:$src), asm,
598 [(set DstRC:$dst, (Int (ld_frag addr:$src)))], d>;
599}
600
Bruno Cardoso Lopes0491e132010-06-25 18:06:22 +0000601multiclass sse12_cvt_sint<bits<8> opc, RegisterClass SrcRC, RegisterClass DstRC,
602 Intrinsic Int, X86MemOperand x86memop, PatFrag ld_frag,
603 string asm> {
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +0000604 def rr : SI<opc, MRMSrcReg, (outs DstRC:$dst), (ins SrcRC:$src),
605 !strconcat(asm, "\t{$src, $dst|$dst, $src}"),
606 [(set DstRC:$dst, (Int SrcRC:$src))]>;
607 def rm : SI<opc, MRMSrcMem, (outs DstRC:$dst), (ins x86memop:$src),
608 !strconcat(asm, "\t{$src, $dst|$dst, $src}"),
609 [(set DstRC:$dst, (Int (ld_frag addr:$src)))]>;
Bruno Cardoso Lopes0491e132010-06-25 18:06:22 +0000610}
Bruno Cardoso Lopes8b942972010-06-24 23:37:07 +0000611
612multiclass sse12_cvt_pint_3addr<bits<8> opc, RegisterClass SrcRC,
613 RegisterClass DstRC, Intrinsic Int, X86MemOperand x86memop,
614 PatFrag ld_frag, string asm, Domain d> {
615 def rr : PI<opc, MRMSrcReg, (outs DstRC:$dst), (ins DstRC:$src1, SrcRC:$src2),
616 asm, [(set DstRC:$dst, (Int DstRC:$src1, SrcRC:$src2))], d>;
617 def rm : PI<opc, MRMSrcMem, (outs DstRC:$dst),
618 (ins DstRC:$src1, x86memop:$src2), asm,
619 [(set DstRC:$dst, (Int DstRC:$src1, (ld_frag addr:$src2)))], d>;
620}
621
Bruno Cardoso Lopes0491e132010-06-25 18:06:22 +0000622multiclass sse12_cvt_sint_3addr<bits<8> opc, RegisterClass SrcRC,
623 RegisterClass DstRC, Intrinsic Int, X86MemOperand x86memop,
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +0000624 PatFrag ld_frag, string asm, bit Is2Addr = 1> {
Bruno Cardoso Lopes0491e132010-06-25 18:06:22 +0000625 def rr : SI<opc, MRMSrcReg, (outs DstRC:$dst), (ins DstRC:$src1, SrcRC:$src2),
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +0000626 !if(Is2Addr,
627 !strconcat(asm, "\t{$src2, $dst|$dst, $src2}"),
628 !strconcat(asm, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
629 [(set DstRC:$dst, (Int DstRC:$src1, SrcRC:$src2))]>;
Bruno Cardoso Lopes0491e132010-06-25 18:06:22 +0000630 def rm : SI<opc, MRMSrcMem, (outs DstRC:$dst),
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +0000631 (ins DstRC:$src1, x86memop:$src2),
632 !if(Is2Addr,
633 !strconcat(asm, "\t{$src2, $dst|$dst, $src2}"),
634 !strconcat(asm, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
Bruno Cardoso Lopes0491e132010-06-25 18:06:22 +0000635 [(set DstRC:$dst, (Int DstRC:$src1, (ld_frag addr:$src2)))]>;
636}
Bruno Cardoso Lopes8b942972010-06-24 23:37:07 +0000637
Bruno Cardoso Lopes0491e132010-06-25 18:06:22 +0000638let isAsmParserOnly = 1 in {
639 defm Int_VCVTSS2SI : sse12_cvt_sint<0x2D, VR128, GR32, int_x86_sse_cvtss2si,
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +0000640 f32mem, load, "cvtss2si">, XS, VEX;
641 defm Int_VCVTSS2SI64 : sse12_cvt_sint<0x2D, VR128, GR64,
642 int_x86_sse_cvtss2si64, f32mem, load, "cvtss2si">,
643 XS, VEX, VEX_W;
Bruno Cardoso Lopes0491e132010-06-25 18:06:22 +0000644 defm Int_VCVTSD2SI : sse12_cvt_sint<0x2D, VR128, GR32, int_x86_sse2_cvtsd2si,
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +0000645 f128mem, load, "cvtsd2si">, XD, VEX;
646 defm Int_VCVTSD2SI64 : sse12_cvt_sint<0x2D, VR128, GR64,
647 int_x86_sse2_cvtsd2si64, f128mem, load, "cvtsd2si">,
648 XD, VEX, VEX_W;
649
Bruno Cardoso Lopese29f37f2010-07-21 21:37:59 +0000650 // FIXME: The asm matcher has a hack to ignore instructions with _Int and Int_
651 // Get rid of this hack or rename the intrinsics, there are several
652 // intructions that only match with the intrinsic form, why create duplicates
653 // to let them be recognized by the assembler?
654 defm VCVTSD2SI_alt : sse12_cvt_s_np<0x2D, FR64, GR32, f64mem,
655 "cvtsd2si\t{$src, $dst|$dst, $src}">, XD, VEX;
656 defm VCVTSD2SI64 : sse12_cvt_s_np<0x2D, FR64, GR64, f64mem,
657 "cvtsd2si\t{$src, $dst|$dst, $src}">, XD, VEX, VEX_W;
Bruno Cardoso Lopes0491e132010-06-25 18:06:22 +0000658}
659defm Int_CVTSS2SI : sse12_cvt_sint<0x2D, VR128, GR32, int_x86_sse_cvtss2si,
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +0000660 f32mem, load, "cvtss2si">, XS;
661defm Int_CVTSS2SI64 : sse12_cvt_sint<0x2D, VR128, GR64, int_x86_sse_cvtss2si64,
662 f32mem, load, "cvtss2si{q}">, XS, REX_W;
Bruno Cardoso Lopes0491e132010-06-25 18:06:22 +0000663defm Int_CVTSD2SI : sse12_cvt_sint<0x2D, VR128, GR32, int_x86_sse2_cvtsd2si,
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +0000664 f128mem, load, "cvtsd2si">, XD;
665defm Int_CVTSD2SI64 : sse12_cvt_sint<0x2D, VR128, GR64, int_x86_sse2_cvtsd2si64,
666 f128mem, load, "cvtsd2si">, XD, REX_W;
Bruno Cardoso Lopes0491e132010-06-25 18:06:22 +0000667
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +0000668defm CVTSD2SI64 : sse12_cvt_s_np<0x2D, VR128, GR64, f64mem, "cvtsd2si{q}">, XD,
669 REX_W;
670
671let isAsmParserOnly = 1 in {
672 defm Int_VCVTSI2SS : sse12_cvt_sint_3addr<0x2A, GR32, VR128,
673 int_x86_sse_cvtsi2ss, i32mem, loadi32, "cvtsi2ss", 0>, XS, VEX_4V;
674 defm Int_VCVTSI2SS64 : sse12_cvt_sint_3addr<0x2A, GR64, VR128,
675 int_x86_sse_cvtsi642ss, i64mem, loadi64, "cvtsi2ss", 0>, XS, VEX_4V,
676 VEX_W;
677 defm Int_VCVTSI2SD : sse12_cvt_sint_3addr<0x2A, GR32, VR128,
678 int_x86_sse2_cvtsi2sd, i32mem, loadi32, "cvtsi2sd", 0>, XD, VEX_4V;
679 defm Int_VCVTSI2SD64 : sse12_cvt_sint_3addr<0x2A, GR64, VR128,
680 int_x86_sse2_cvtsi642sd, i64mem, loadi64, "cvtsi2sd", 0>, XD,
681 VEX_4V, VEX_W;
682}
Bruno Cardoso Lopes0491e132010-06-25 18:06:22 +0000683
684let Constraints = "$src1 = $dst" in {
685 defm Int_CVTSI2SS : sse12_cvt_sint_3addr<0x2A, GR32, VR128,
686 int_x86_sse_cvtsi2ss, i32mem, loadi32,
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +0000687 "cvtsi2ss">, XS;
688 defm Int_CVTSI2SS64 : sse12_cvt_sint_3addr<0x2A, GR64, VR128,
689 int_x86_sse_cvtsi642ss, i64mem, loadi64,
690 "cvtsi2ss{q}">, XS, REX_W;
Bruno Cardoso Lopes0491e132010-06-25 18:06:22 +0000691 defm Int_CVTSI2SD : sse12_cvt_sint_3addr<0x2A, GR32, VR128,
692 int_x86_sse2_cvtsi2sd, i32mem, loadi32,
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +0000693 "cvtsi2sd">, XD;
694 defm Int_CVTSI2SD64 : sse12_cvt_sint_3addr<0x2A, GR64, VR128,
695 int_x86_sse2_cvtsi642sd, i64mem, loadi64,
696 "cvtsi2sd">, XD, REX_W;
Bruno Cardoso Lopes0491e132010-06-25 18:06:22 +0000697}
698
699// Instructions below don't have an AVX form.
700defm Int_CVTPS2PI : sse12_cvt_pint<0x2D, VR128, VR64, int_x86_sse_cvtps2pi,
701 f64mem, load, "cvtps2pi\t{$src, $dst|$dst, $src}",
702 SSEPackedSingle>, TB;
703defm Int_CVTPD2PI : sse12_cvt_pint<0x2D, VR128, VR64, int_x86_sse_cvtpd2pi,
704 f128mem, memop, "cvtpd2pi\t{$src, $dst|$dst, $src}",
705 SSEPackedDouble>, TB, OpSize;
706defm Int_CVTTPS2PI : sse12_cvt_pint<0x2C, VR128, VR64, int_x86_sse_cvttps2pi,
707 f64mem, load, "cvttps2pi\t{$src, $dst|$dst, $src}",
708 SSEPackedSingle>, TB;
709defm Int_CVTTPD2PI : sse12_cvt_pint<0x2C, VR128, VR64, int_x86_sse_cvttpd2pi,
710 f128mem, memop, "cvttpd2pi\t{$src, $dst|$dst, $src}",
711 SSEPackedDouble>, TB, OpSize;
712defm Int_CVTPI2PD : sse12_cvt_pint<0x2A, VR64, VR128, int_x86_sse_cvtpi2pd,
713 i64mem, load, "cvtpi2pd\t{$src, $dst|$dst, $src}",
714 SSEPackedDouble>, TB, OpSize;
715let Constraints = "$src1 = $dst" in {
Bruno Cardoso Lopes8b942972010-06-24 23:37:07 +0000716 defm Int_CVTPI2PS : sse12_cvt_pint_3addr<0x2A, VR64, VR128,
717 int_x86_sse_cvtpi2ps,
718 i64mem, load, "cvtpi2ps\t{$src2, $dst|$dst, $src2}",
719 SSEPackedSingle>, TB;
Bruno Cardoso Lopes0491e132010-06-25 18:06:22 +0000720}
721
722/// SSE 1 Only
723
724// Aliases for intrinsics
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +0000725let isAsmParserOnly = 1 in {
726defm Int_VCVTTSS2SI : sse12_cvt_sint<0x2C, VR128, GR32, int_x86_sse_cvttss2si,
727 f32mem, load, "cvttss2si">, XS, VEX;
728defm Int_VCVTTSS2SI64 : sse12_cvt_sint<0x2C, VR128, GR64,
729 int_x86_sse_cvttss2si64, f32mem, load,
730 "cvttss2si">, XS, VEX, VEX_W;
731defm Int_VCVTTSD2SI : sse12_cvt_sint<0x2C, VR128, GR32, int_x86_sse2_cvttsd2si,
732 f128mem, load, "cvttss2si">, XD, VEX;
733defm Int_VCVTTSD2SI64 : sse12_cvt_sint<0x2C, VR128, GR64,
734 int_x86_sse2_cvttsd2si64, f128mem, load,
735 "cvttss2si">, XD, VEX, VEX_W;
Bruno Cardoso Lopesbdffc162010-06-25 23:47:23 +0000736}
Bruno Cardoso Lopes0491e132010-06-25 18:06:22 +0000737defm Int_CVTTSS2SI : sse12_cvt_sint<0x2C, VR128, GR32, int_x86_sse_cvttss2si,
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +0000738 f32mem, load, "cvttss2si">, XS;
739defm Int_CVTTSS2SI64 : sse12_cvt_sint<0x2C, VR128, GR64,
740 int_x86_sse_cvttss2si64, f32mem, load,
741 "cvttss2si{q}">, XS, REX_W;
Bruno Cardoso Lopes0491e132010-06-25 18:06:22 +0000742defm Int_CVTTSD2SI : sse12_cvt_sint<0x2C, VR128, GR32, int_x86_sse2_cvttsd2si,
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +0000743 f128mem, load, "cvttss2si">, XD;
744defm Int_CVTTSD2SI64 : sse12_cvt_sint<0x2C, VR128, GR64,
745 int_x86_sse2_cvttsd2si64, f128mem, load,
746 "cvttss2si{q}">, XD, REX_W;
Bruno Cardoso Lopes0491e132010-06-25 18:06:22 +0000747
Bruno Cardoso Lopesbdffc162010-06-25 23:47:23 +0000748let isAsmParserOnly = 1, Pattern = []<dag> in {
Bruno Cardoso Lopese29f37f2010-07-21 21:37:59 +0000749defm VCVTSS2SI : sse12_cvt_s<0x2D, FR32, GR32, undef, f32mem, load,
750 "cvtss2si{l}\t{$src, $dst|$dst, $src}">, XS, VEX;
751defm VCVTSS2SI64 : sse12_cvt_s<0x2D, FR32, GR64, undef, f32mem, load,
752 "cvtss2si\t{$src, $dst|$dst, $src}">, XS, VEX,
753 VEX_W;
754defm VCVTDQ2PS : sse12_cvt_p<0x5B, VR128, VR128, undef, f128mem, load,
755 "cvtdq2ps\t{$src, $dst|$dst, $src}",
756 SSEPackedSingle>, TB, VEX;
757defm VCVTDQ2PSY : sse12_cvt_p<0x5B, VR256, VR256, undef, f256mem, load,
758 "cvtdq2ps\t{$src, $dst|$dst, $src}",
759 SSEPackedSingle>, TB, VEX;
Bruno Cardoso Lopesbdffc162010-06-25 23:47:23 +0000760}
Bruno Cardoso Lopes0491e132010-06-25 18:06:22 +0000761let Pattern = []<dag> in {
762defm CVTSS2SI : sse12_cvt_s<0x2D, FR32, GR32, undef, f32mem, load /*dummy*/,
763 "cvtss2si{l}\t{$src, $dst|$dst, $src}">, XS;
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +0000764defm CVTSS2SI64 : sse12_cvt_s<0x2D, FR32, GR64, undef, f32mem, load /*dummy*/,
765 "cvtss2si{q}\t{$src, $dst|$dst, $src}">, XS, REX_W;
Bruno Cardoso Lopes0491e132010-06-25 18:06:22 +0000766defm CVTDQ2PS : sse12_cvt_p<0x5B, VR128, VR128, undef, f128mem, load /*dummy*/,
767 "cvtdq2ps\t{$src, $dst|$dst, $src}",
768 SSEPackedSingle>, TB; /* PD SSE3 form is avaiable */
769}
Bruno Cardoso Lopes8b942972010-06-24 23:37:07 +0000770
Bruno Cardoso Lopes39afa902010-06-25 20:29:27 +0000771/// SSE 2 Only
772
Bruno Cardoso Lopes45482602010-06-29 00:36:02 +0000773// Convert scalar double to scalar single
774let isAsmParserOnly = 1 in {
775def VCVTSD2SSrr : VSDI<0x5A, MRMSrcReg, (outs FR32:$dst),
776 (ins FR64:$src1, FR64:$src2),
777 "cvtsd2ss\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>,
778 VEX_4V;
779def VCVTSD2SSrm : I<0x5A, MRMSrcMem, (outs FR32:$dst),
780 (ins FR64:$src1, f64mem:$src2),
781 "vcvtsd2ss\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +0000782 []>, XD, Requires<[HasAVX, OptForSize]>, VEX_4V;
Bruno Cardoso Lopes45482602010-06-29 00:36:02 +0000783}
Bruno Cardoso Lopes39afa902010-06-25 20:29:27 +0000784def CVTSD2SSrr : SDI<0x5A, MRMSrcReg, (outs FR32:$dst), (ins FR64:$src),
785 "cvtsd2ss\t{$src, $dst|$dst, $src}",
786 [(set FR32:$dst, (fround FR64:$src))]>;
787def CVTSD2SSrm : I<0x5A, MRMSrcMem, (outs FR32:$dst), (ins f64mem:$src),
788 "cvtsd2ss\t{$src, $dst|$dst, $src}",
789 [(set FR32:$dst, (fround (loadf64 addr:$src)))]>, XD,
790 Requires<[HasSSE2, OptForSize]>;
791
Bruno Cardoso Lopes45482602010-06-29 00:36:02 +0000792let isAsmParserOnly = 1 in
793defm Int_VCVTSD2SS: sse12_cvt_sint_3addr<0x5A, VR128, VR128,
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +0000794 int_x86_sse2_cvtsd2ss, f64mem, load, "cvtsd2ss", 0>,
795 XS, VEX_4V;
Bruno Cardoso Lopes45482602010-06-29 00:36:02 +0000796let Constraints = "$src1 = $dst" in
797defm Int_CVTSD2SS: sse12_cvt_sint_3addr<0x5A, VR128, VR128,
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +0000798 int_x86_sse2_cvtsd2ss, f64mem, load, "cvtsd2ss">, XS;
Bruno Cardoso Lopes39afa902010-06-25 20:29:27 +0000799
Bruno Cardoso Lopes45482602010-06-29 00:36:02 +0000800// Convert scalar single to scalar double
801let isAsmParserOnly = 1 in { // SSE2 instructions with XS prefix
802def VCVTSS2SDrr : I<0x5A, MRMSrcReg, (outs FR64:$dst),
803 (ins FR32:$src1, FR32:$src2),
804 "vcvtss2sd\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +0000805 []>, XS, Requires<[HasAVX]>, VEX_4V;
Bruno Cardoso Lopes45482602010-06-29 00:36:02 +0000806def VCVTSS2SDrm : I<0x5A, MRMSrcMem, (outs FR64:$dst),
807 (ins FR32:$src1, f32mem:$src2),
808 "vcvtss2sd\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +0000809 []>, XS, VEX_4V, Requires<[HasAVX, OptForSize]>;
Bruno Cardoso Lopes45482602010-06-29 00:36:02 +0000810}
Bruno Cardoso Lopes39afa902010-06-25 20:29:27 +0000811def CVTSS2SDrr : I<0x5A, MRMSrcReg, (outs FR64:$dst), (ins FR32:$src),
812 "cvtss2sd\t{$src, $dst|$dst, $src}",
813 [(set FR64:$dst, (fextend FR32:$src))]>, XS,
814 Requires<[HasSSE2]>;
815def CVTSS2SDrm : I<0x5A, MRMSrcMem, (outs FR64:$dst), (ins f32mem:$src),
816 "cvtss2sd\t{$src, $dst|$dst, $src}",
817 [(set FR64:$dst, (extloadf32 addr:$src))]>, XS,
818 Requires<[HasSSE2, OptForSize]>;
819
Bruno Cardoso Lopes45482602010-06-29 00:36:02 +0000820let isAsmParserOnly = 1 in {
821def Int_VCVTSS2SDrr: I<0x5A, MRMSrcReg,
822 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
823 "vcvtss2sd\t{$src2, $src1, $dst|$dst, $src1, $src2}",
824 [(set VR128:$dst, (int_x86_sse2_cvtss2sd VR128:$src1,
825 VR128:$src2))]>, XS, VEX_4V,
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +0000826 Requires<[HasAVX]>;
Bruno Cardoso Lopes45482602010-06-29 00:36:02 +0000827def Int_VCVTSS2SDrm: I<0x5A, MRMSrcMem,
828 (outs VR128:$dst), (ins VR128:$src1, f32mem:$src2),
829 "vcvtss2sd\t{$src2, $src1, $dst|$dst, $src1, $src2}",
830 [(set VR128:$dst, (int_x86_sse2_cvtss2sd VR128:$src1,
831 (load addr:$src2)))]>, XS, VEX_4V,
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +0000832 Requires<[HasAVX]>;
Bruno Cardoso Lopes45482602010-06-29 00:36:02 +0000833}
834let Constraints = "$src1 = $dst" in { // SSE2 instructions with XS prefix
Bruno Cardoso Lopes39afa902010-06-25 20:29:27 +0000835def Int_CVTSS2SDrr: I<0x5A, MRMSrcReg,
836 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
837 "cvtss2sd\t{$src2, $dst|$dst, $src2}",
838 [(set VR128:$dst, (int_x86_sse2_cvtss2sd VR128:$src1,
839 VR128:$src2))]>, XS,
840 Requires<[HasSSE2]>;
841def Int_CVTSS2SDrm: I<0x5A, MRMSrcMem,
842 (outs VR128:$dst), (ins VR128:$src1, f32mem:$src2),
843 "cvtss2sd\t{$src2, $dst|$dst, $src2}",
844 [(set VR128:$dst, (int_x86_sse2_cvtss2sd VR128:$src1,
845 (load addr:$src2)))]>, XS,
846 Requires<[HasSSE2]>;
847}
848
Bruno Cardoso Lopes45482602010-06-29 00:36:02 +0000849def : Pat<(extloadf32 addr:$src),
850 (CVTSS2SDrr (MOVSSrm addr:$src))>,
851 Requires<[HasSSE2, OptForSpeed]>;
852
853// Convert doubleword to packed single/double fp
854let isAsmParserOnly = 1 in { // SSE2 instructions without OpSize prefix
855def Int_VCVTDQ2PSrr : I<0x5B, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
856 "vcvtdq2ps\t{$src, $dst|$dst, $src}",
857 [(set VR128:$dst, (int_x86_sse2_cvtdq2ps VR128:$src))]>,
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +0000858 TB, VEX, Requires<[HasAVX]>;
Bruno Cardoso Lopes45482602010-06-29 00:36:02 +0000859def Int_VCVTDQ2PSrm : I<0x5B, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
860 "vcvtdq2ps\t{$src, $dst|$dst, $src}",
861 [(set VR128:$dst, (int_x86_sse2_cvtdq2ps
862 (bitconvert (memopv2i64 addr:$src))))]>,
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +0000863 TB, VEX, Requires<[HasAVX]>;
Bruno Cardoso Lopes45482602010-06-29 00:36:02 +0000864}
865def Int_CVTDQ2PSrr : I<0x5B, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
866 "cvtdq2ps\t{$src, $dst|$dst, $src}",
867 [(set VR128:$dst, (int_x86_sse2_cvtdq2ps VR128:$src))]>,
868 TB, Requires<[HasSSE2]>;
869def Int_CVTDQ2PSrm : I<0x5B, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
870 "cvtdq2ps\t{$src, $dst|$dst, $src}",
871 [(set VR128:$dst, (int_x86_sse2_cvtdq2ps
872 (bitconvert (memopv2i64 addr:$src))))]>,
873 TB, Requires<[HasSSE2]>;
874
875// FIXME: why the non-intrinsic version is described as SSE3?
876let isAsmParserOnly = 1 in { // SSE2 instructions with XS prefix
877def Int_VCVTDQ2PDrr : I<0xE6, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
878 "vcvtdq2pd\t{$src, $dst|$dst, $src}",
879 [(set VR128:$dst, (int_x86_sse2_cvtdq2pd VR128:$src))]>,
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +0000880 XS, VEX, Requires<[HasAVX]>;
Bruno Cardoso Lopes45482602010-06-29 00:36:02 +0000881def Int_VCVTDQ2PDrm : I<0xE6, MRMSrcMem, (outs VR128:$dst), (ins i64mem:$src),
882 "vcvtdq2pd\t{$src, $dst|$dst, $src}",
883 [(set VR128:$dst, (int_x86_sse2_cvtdq2pd
884 (bitconvert (memopv2i64 addr:$src))))]>,
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +0000885 XS, VEX, Requires<[HasAVX]>;
Bruno Cardoso Lopes45482602010-06-29 00:36:02 +0000886}
887def Int_CVTDQ2PDrr : I<0xE6, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
888 "cvtdq2pd\t{$src, $dst|$dst, $src}",
889 [(set VR128:$dst, (int_x86_sse2_cvtdq2pd VR128:$src))]>,
890 XS, Requires<[HasSSE2]>;
891def Int_CVTDQ2PDrm : I<0xE6, MRMSrcMem, (outs VR128:$dst), (ins i64mem:$src),
892 "cvtdq2pd\t{$src, $dst|$dst, $src}",
893 [(set VR128:$dst, (int_x86_sse2_cvtdq2pd
894 (bitconvert (memopv2i64 addr:$src))))]>,
895 XS, Requires<[HasSSE2]>;
896
897// Convert packed single/double fp to doubleword
898let isAsmParserOnly = 1 in {
899def VCVTPS2DQrr : VPDI<0x5B, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Bruno Cardoso Lopes87a85c72010-07-13 21:07:28 +0000900 "cvtps2dq\t{$src, $dst|$dst, $src}", []>, VEX;
Bruno Cardoso Lopes45482602010-06-29 00:36:02 +0000901def VCVTPS2DQrm : VPDI<0x5B, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Bruno Cardoso Lopes87a85c72010-07-13 21:07:28 +0000902 "cvtps2dq\t{$src, $dst|$dst, $src}", []>, VEX;
903def VCVTPS2DQYrr : VPDI<0x5B, MRMSrcReg, (outs VR256:$dst), (ins VR256:$src),
904 "cvtps2dq\t{$src, $dst|$dst, $src}", []>, VEX;
905def VCVTPS2DQYrm : VPDI<0x5B, MRMSrcMem, (outs VR256:$dst), (ins f256mem:$src),
906 "cvtps2dq\t{$src, $dst|$dst, $src}", []>, VEX;
Bruno Cardoso Lopes45482602010-06-29 00:36:02 +0000907}
908def CVTPS2DQrr : PDI<0x5B, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
909 "cvtps2dq\t{$src, $dst|$dst, $src}", []>;
910def CVTPS2DQrm : PDI<0x5B, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
911 "cvtps2dq\t{$src, $dst|$dst, $src}", []>;
912
913let isAsmParserOnly = 1 in {
914def Int_VCVTPS2DQrr : VPDI<0x5B, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
915 "cvtps2dq\t{$src, $dst|$dst, $src}",
916 [(set VR128:$dst, (int_x86_sse2_cvtps2dq VR128:$src))]>,
917 VEX;
918def Int_VCVTPS2DQrm : VPDI<0x5B, MRMSrcMem, (outs VR128:$dst),
919 (ins f128mem:$src),
920 "cvtps2dq\t{$src, $dst|$dst, $src}",
921 [(set VR128:$dst, (int_x86_sse2_cvtps2dq
922 (memop addr:$src)))]>, VEX;
923}
924def Int_CVTPS2DQrr : PDI<0x5B, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
925 "cvtps2dq\t{$src, $dst|$dst, $src}",
926 [(set VR128:$dst, (int_x86_sse2_cvtps2dq VR128:$src))]>;
927def Int_CVTPS2DQrm : PDI<0x5B, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
928 "cvtps2dq\t{$src, $dst|$dst, $src}",
929 [(set VR128:$dst, (int_x86_sse2_cvtps2dq
930 (memop addr:$src)))]>;
931
932let isAsmParserOnly = 1 in { // SSE2 packed instructions with XD prefix
933def Int_VCVTPD2DQrr : I<0xE6, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
934 "vcvtpd2dq\t{$src, $dst|$dst, $src}",
935 [(set VR128:$dst, (int_x86_sse2_cvtpd2dq VR128:$src))]>,
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +0000936 XD, VEX, Requires<[HasAVX]>;
Bruno Cardoso Lopes45482602010-06-29 00:36:02 +0000937def Int_VCVTPD2DQrm : I<0xE6, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
938 "vcvtpd2dq\t{$src, $dst|$dst, $src}",
939 [(set VR128:$dst, (int_x86_sse2_cvtpd2dq
940 (memop addr:$src)))]>,
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +0000941 XD, VEX, Requires<[HasAVX]>;
Bruno Cardoso Lopes45482602010-06-29 00:36:02 +0000942}
943def Int_CVTPD2DQrr : I<0xE6, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
944 "cvtpd2dq\t{$src, $dst|$dst, $src}",
945 [(set VR128:$dst, (int_x86_sse2_cvtpd2dq VR128:$src))]>,
946 XD, Requires<[HasSSE2]>;
947def Int_CVTPD2DQrm : I<0xE6, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
948 "cvtpd2dq\t{$src, $dst|$dst, $src}",
949 [(set VR128:$dst, (int_x86_sse2_cvtpd2dq
950 (memop addr:$src)))]>,
951 XD, Requires<[HasSSE2]>;
952
953
954// Convert with truncation packed single/double fp to doubleword
955let isAsmParserOnly = 1 in { // SSE2 packed instructions with XS prefix
956def VCVTTPS2DQrr : VSSI<0x5B, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
957 "cvttps2dq\t{$src, $dst|$dst, $src}", []>, VEX;
958def VCVTTPS2DQrm : VSSI<0x5B, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
959 "cvttps2dq\t{$src, $dst|$dst, $src}", []>, VEX;
Bruno Cardoso Lopes87a85c72010-07-13 21:07:28 +0000960def VCVTTPS2DQYrr : VSSI<0x5B, MRMSrcReg, (outs VR256:$dst), (ins VR256:$src),
961 "cvttps2dq\t{$src, $dst|$dst, $src}", []>, VEX;
962def VCVTTPS2DQYrm : VSSI<0x5B, MRMSrcMem, (outs VR256:$dst), (ins f256mem:$src),
963 "cvttps2dq\t{$src, $dst|$dst, $src}", []>, VEX;
Bruno Cardoso Lopes45482602010-06-29 00:36:02 +0000964}
965def CVTTPS2DQrr : SSI<0x5B, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
966 "cvttps2dq\t{$src, $dst|$dst, $src}", []>;
967def CVTTPS2DQrm : SSI<0x5B, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
968 "cvttps2dq\t{$src, $dst|$dst, $src}", []>;
969
970
971let isAsmParserOnly = 1 in {
972def Int_VCVTTPS2DQrr : I<0x5B, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
973 "vcvttps2dq\t{$src, $dst|$dst, $src}",
974 [(set VR128:$dst,
975 (int_x86_sse2_cvttps2dq VR128:$src))]>,
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +0000976 XS, VEX, Requires<[HasAVX]>;
Bruno Cardoso Lopes45482602010-06-29 00:36:02 +0000977def Int_VCVTTPS2DQrm : I<0x5B, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
978 "vcvttps2dq\t{$src, $dst|$dst, $src}",
979 [(set VR128:$dst, (int_x86_sse2_cvttps2dq
980 (memop addr:$src)))]>,
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +0000981 XS, VEX, Requires<[HasAVX]>;
Bruno Cardoso Lopes45482602010-06-29 00:36:02 +0000982}
983def Int_CVTTPS2DQrr : I<0x5B, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
984 "cvttps2dq\t{$src, $dst|$dst, $src}",
985 [(set VR128:$dst,
986 (int_x86_sse2_cvttps2dq VR128:$src))]>,
987 XS, Requires<[HasSSE2]>;
988def Int_CVTTPS2DQrm : I<0x5B, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
989 "cvttps2dq\t{$src, $dst|$dst, $src}",
990 [(set VR128:$dst, (int_x86_sse2_cvttps2dq
991 (memop addr:$src)))]>,
992 XS, Requires<[HasSSE2]>;
993
994let isAsmParserOnly = 1 in {
995def Int_VCVTTPD2DQrr : VPDI<0xE6, MRMSrcReg, (outs VR128:$dst),
996 (ins VR128:$src),
997 "cvttpd2dq\t{$src, $dst|$dst, $src}",
998 [(set VR128:$dst, (int_x86_sse2_cvttpd2dq VR128:$src))]>,
999 VEX;
1000def Int_VCVTTPD2DQrm : VPDI<0xE6, MRMSrcMem, (outs VR128:$dst),
1001 (ins f128mem:$src),
1002 "cvttpd2dq\t{$src, $dst|$dst, $src}",
1003 [(set VR128:$dst, (int_x86_sse2_cvttpd2dq
1004 (memop addr:$src)))]>, VEX;
1005}
1006def Int_CVTTPD2DQrr : PDI<0xE6, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
1007 "cvttpd2dq\t{$src, $dst|$dst, $src}",
1008 [(set VR128:$dst, (int_x86_sse2_cvttpd2dq VR128:$src))]>;
1009def Int_CVTTPD2DQrm : PDI<0xE6, MRMSrcMem, (outs VR128:$dst),(ins f128mem:$src),
1010 "cvttpd2dq\t{$src, $dst|$dst, $src}",
1011 [(set VR128:$dst, (int_x86_sse2_cvttpd2dq
1012 (memop addr:$src)))]>;
1013
Bruno Cardoso Lopes87a85c72010-07-13 21:07:28 +00001014let isAsmParserOnly = 1 in {
1015// The assembler can recognize rr 256-bit instructions by seeing a ymm
1016// register, but the same isn't true when using memory operands instead.
1017// Provide other assembly rr and rm forms to address this explicitly.
1018def VCVTTPD2DQrr : VPDI<0xE6, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
1019 "cvttpd2dq\t{$src, $dst|$dst, $src}", []>, VEX;
1020def VCVTTPD2DQXrYr : VPDI<0xE6, MRMSrcReg, (outs VR128:$dst), (ins VR256:$src),
1021 "cvttpd2dq\t{$src, $dst|$dst, $src}", []>, VEX;
1022
1023// XMM only
1024def VCVTTPD2DQXrr : VPDI<0xE6, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
1025 "cvttpd2dqx\t{$src, $dst|$dst, $src}", []>, VEX;
1026def VCVTTPD2DQXrm : VPDI<0xE6, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
1027 "cvttpd2dqx\t{$src, $dst|$dst, $src}", []>, VEX;
1028
1029// YMM only
1030def VCVTTPD2DQYrr : VPDI<0xE6, MRMSrcReg, (outs VR128:$dst), (ins VR256:$src),
1031 "cvttpd2dqy\t{$src, $dst|$dst, $src}", []>, VEX;
1032def VCVTTPD2DQYrm : VPDI<0xE6, MRMSrcMem, (outs VR128:$dst), (ins f256mem:$src),
1033 "cvttpd2dqy\t{$src, $dst|$dst, $src}", []>, VEX, VEX_L;
1034}
1035
Bruno Cardoso Lopes45482602010-06-29 00:36:02 +00001036// Convert packed single to packed double
Bruno Cardoso Lopes87a85c72010-07-13 21:07:28 +00001037let isAsmParserOnly = 1, Predicates = [HasAVX] in {
1038 // SSE2 instructions without OpSize prefix
Bruno Cardoso Lopes45482602010-06-29 00:36:02 +00001039def VCVTPS2PDrr : I<0x5A, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Bruno Cardoso Lopes87a85c72010-07-13 21:07:28 +00001040 "vcvtps2pd\t{$src, $dst|$dst, $src}", []>, VEX;
Bruno Cardoso Lopes45482602010-06-29 00:36:02 +00001041def VCVTPS2PDrm : I<0x5A, MRMSrcMem, (outs VR128:$dst), (ins f64mem:$src),
Bruno Cardoso Lopes87a85c72010-07-13 21:07:28 +00001042 "vcvtps2pd\t{$src, $dst|$dst, $src}", []>, VEX;
1043def VCVTPS2PDYrr : I<0x5A, MRMSrcReg, (outs VR256:$dst), (ins VR128:$src),
1044 "vcvtps2pd\t{$src, $dst|$dst, $src}", []>, VEX;
1045def VCVTPS2PDYrm : I<0x5A, MRMSrcMem, (outs VR256:$dst), (ins f128mem:$src),
1046 "vcvtps2pd\t{$src, $dst|$dst, $src}", []>, VEX;
Bruno Cardoso Lopes45482602010-06-29 00:36:02 +00001047}
1048def CVTPS2PDrr : I<0x5A, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
1049 "cvtps2pd\t{$src, $dst|$dst, $src}", []>, TB;
1050def CVTPS2PDrm : I<0x5A, MRMSrcMem, (outs VR128:$dst), (ins f64mem:$src),
1051 "cvtps2pd\t{$src, $dst|$dst, $src}", []>, TB;
1052
1053let isAsmParserOnly = 1 in {
1054def Int_VCVTPS2PDrr : I<0x5A, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00001055 "vcvtps2pd\t{$src, $dst|$dst, $src}",
Bruno Cardoso Lopes45482602010-06-29 00:36:02 +00001056 [(set VR128:$dst, (int_x86_sse2_cvtps2pd VR128:$src))]>,
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00001057 VEX, Requires<[HasAVX]>;
Bruno Cardoso Lopes45482602010-06-29 00:36:02 +00001058def Int_VCVTPS2PDrm : I<0x5A, MRMSrcMem, (outs VR128:$dst), (ins f64mem:$src),
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00001059 "vcvtps2pd\t{$src, $dst|$dst, $src}",
Bruno Cardoso Lopes45482602010-06-29 00:36:02 +00001060 [(set VR128:$dst, (int_x86_sse2_cvtps2pd
1061 (load addr:$src)))]>,
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00001062 VEX, Requires<[HasAVX]>;
Bruno Cardoso Lopes45482602010-06-29 00:36:02 +00001063}
1064def Int_CVTPS2PDrr : I<0x5A, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
1065 "cvtps2pd\t{$src, $dst|$dst, $src}",
1066 [(set VR128:$dst, (int_x86_sse2_cvtps2pd VR128:$src))]>,
1067 TB, Requires<[HasSSE2]>;
1068def Int_CVTPS2PDrm : I<0x5A, MRMSrcMem, (outs VR128:$dst), (ins f64mem:$src),
1069 "cvtps2pd\t{$src, $dst|$dst, $src}",
1070 [(set VR128:$dst, (int_x86_sse2_cvtps2pd
1071 (load addr:$src)))]>,
1072 TB, Requires<[HasSSE2]>;
1073
1074// Convert packed double to packed single
1075let isAsmParserOnly = 1 in {
Bruno Cardoso Lopes87a85c72010-07-13 21:07:28 +00001076// The assembler can recognize rr 256-bit instructions by seeing a ymm
1077// register, but the same isn't true when using memory operands instead.
1078// Provide other assembly rr and rm forms to address this explicitly.
Bruno Cardoso Lopes45482602010-06-29 00:36:02 +00001079def VCVTPD2PSrr : VPDI<0x5A, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Bruno Cardoso Lopes87a85c72010-07-13 21:07:28 +00001080 "cvtpd2ps\t{$src, $dst|$dst, $src}", []>, VEX;
1081def VCVTPD2PSXrYr : VPDI<0x5A, MRMSrcReg, (outs VR128:$dst), (ins VR256:$src),
1082 "cvtpd2ps\t{$src, $dst|$dst, $src}", []>, VEX;
1083
1084// XMM only
1085def VCVTPD2PSXrr : VPDI<0x5A, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
1086 "cvtpd2psx\t{$src, $dst|$dst, $src}", []>, VEX;
1087def VCVTPD2PSXrm : VPDI<0x5A, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
1088 "cvtpd2psx\t{$src, $dst|$dst, $src}", []>, VEX;
1089
1090// YMM only
1091def VCVTPD2PSYrr : VPDI<0x5A, MRMSrcReg, (outs VR128:$dst), (ins VR256:$src),
1092 "cvtpd2psy\t{$src, $dst|$dst, $src}", []>, VEX;
1093def VCVTPD2PSYrm : VPDI<0x5A, MRMSrcMem, (outs VR128:$dst), (ins f256mem:$src),
1094 "cvtpd2psy\t{$src, $dst|$dst, $src}", []>, VEX, VEX_L;
Bruno Cardoso Lopes45482602010-06-29 00:36:02 +00001095}
1096def CVTPD2PSrr : PDI<0x5A, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
1097 "cvtpd2ps\t{$src, $dst|$dst, $src}", []>;
1098def CVTPD2PSrm : PDI<0x5A, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
1099 "cvtpd2ps\t{$src, $dst|$dst, $src}", []>;
1100
1101
1102let isAsmParserOnly = 1 in {
1103def Int_VCVTPD2PSrr : VPDI<0x5A, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
1104 "cvtpd2ps\t{$src, $dst|$dst, $src}",
1105 [(set VR128:$dst, (int_x86_sse2_cvtpd2ps VR128:$src))]>;
1106def Int_VCVTPD2PSrm : VPDI<0x5A, MRMSrcMem, (outs VR128:$dst),
1107 (ins f128mem:$src),
1108 "cvtpd2ps\t{$src, $dst|$dst, $src}",
1109 [(set VR128:$dst, (int_x86_sse2_cvtpd2ps
1110 (memop addr:$src)))]>;
1111}
1112def Int_CVTPD2PSrr : PDI<0x5A, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
1113 "cvtpd2ps\t{$src, $dst|$dst, $src}",
1114 [(set VR128:$dst, (int_x86_sse2_cvtpd2ps VR128:$src))]>;
1115def Int_CVTPD2PSrm : PDI<0x5A, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
1116 "cvtpd2ps\t{$src, $dst|$dst, $src}",
1117 [(set VR128:$dst, (int_x86_sse2_cvtpd2ps
1118 (memop addr:$src)))]>;
1119
Bruno Cardoso Lopesf23919b2010-06-22 18:09:32 +00001120//===----------------------------------------------------------------------===//
1121// SSE 1 & 2 - Compare Instructions
1122//===----------------------------------------------------------------------===//
1123
Bruno Cardoso Lopes78818432010-06-24 20:48:23 +00001124// sse12_cmp_scalar - sse 1 & 2 compare scalar instructions
Bruno Cardoso Lopes6539dc62010-06-24 00:32:06 +00001125multiclass sse12_cmp_scalar<RegisterClass RC, X86MemOperand x86memop,
Bruno Cardoso Lopes78818432010-06-24 20:48:23 +00001126 string asm, string asm_alt> {
Bruno Cardoso Lopes6539dc62010-06-24 00:32:06 +00001127 def rr : SIi8<0xC2, MRMSrcReg,
Bruno Cardoso Lopes78818432010-06-24 20:48:23 +00001128 (outs RC:$dst), (ins RC:$src1, RC:$src, SSECC:$cc),
Bruno Cardoso Lopes6539dc62010-06-24 00:32:06 +00001129 asm, []>;
Bruno Cardoso Lopesf23919b2010-06-22 18:09:32 +00001130 let mayLoad = 1 in
Bruno Cardoso Lopes6539dc62010-06-24 00:32:06 +00001131 def rm : SIi8<0xC2, MRMSrcMem,
Bruno Cardoso Lopes78818432010-06-24 20:48:23 +00001132 (outs RC:$dst), (ins RC:$src1, x86memop:$src, SSECC:$cc),
Bruno Cardoso Lopes6539dc62010-06-24 00:32:06 +00001133 asm, []>;
Bruno Cardoso Lopes78818432010-06-24 20:48:23 +00001134 // Accept explicit immediate argument form instead of comparison code.
1135 let isAsmParserOnly = 1 in {
1136 def rr_alt : SIi8<0xC2, MRMSrcReg,
1137 (outs RC:$dst), (ins RC:$src1, RC:$src, i8imm:$src2),
1138 asm_alt, []>;
1139 let mayLoad = 1 in
1140 def rm_alt : SIi8<0xC2, MRMSrcMem,
1141 (outs RC:$dst), (ins RC:$src1, x86memop:$src, i8imm:$src2),
1142 asm_alt, []>;
1143 }
Bruno Cardoso Lopes6539dc62010-06-24 00:32:06 +00001144}
1145
1146let neverHasSideEffects = 1, isAsmParserOnly = 1 in {
Bruno Cardoso Lopes78818432010-06-24 20:48:23 +00001147 defm VCMPSS : sse12_cmp_scalar<FR32, f32mem,
1148 "cmp${cc}ss\t{$src, $src1, $dst|$dst, $src1, $src}",
1149 "cmpss\t{$src2, $src, $src1, $dst|$dst, $src1, $src, $src2}">,
1150 XS, VEX_4V;
1151 defm VCMPSD : sse12_cmp_scalar<FR64, f64mem,
1152 "cmp${cc}sd\t{$src, $src1, $dst|$dst, $src1, $src}",
1153 "cmpsd\t{$src2, $src, $src1, $dst|$dst, $src1, $src, $src2}">,
1154 XD, VEX_4V;
Bruno Cardoso Lopes6539dc62010-06-24 00:32:06 +00001155}
1156
1157let Constraints = "$src1 = $dst", neverHasSideEffects = 1 in {
Bruno Cardoso Lopes78818432010-06-24 20:48:23 +00001158 defm CMPSS : sse12_cmp_scalar<FR32, f32mem,
1159 "cmp${cc}ss\t{$src, $dst|$dst, $src}",
1160 "cmpss\t{$src2, $src, $dst|$dst, $src, $src2}">, XS;
1161 defm CMPSD : sse12_cmp_scalar<FR64, f64mem,
1162 "cmp${cc}sd\t{$src, $dst|$dst, $src}",
1163 "cmpsd\t{$src2, $src, $dst|$dst, $src, $src2}">, XD;
1164}
Bruno Cardoso Lopes6539dc62010-06-24 00:32:06 +00001165
Bruno Cardoso Lopese0c43732010-06-24 22:04:40 +00001166multiclass sse12_cmp_scalar_int<RegisterClass RC, X86MemOperand x86memop,
1167 Intrinsic Int, string asm> {
1168 def rr : SIi8<0xC2, MRMSrcReg, (outs VR128:$dst),
1169 (ins VR128:$src1, VR128:$src, SSECC:$cc), asm,
1170 [(set VR128:$dst, (Int VR128:$src1,
1171 VR128:$src, imm:$cc))]>;
1172 def rm : SIi8<0xC2, MRMSrcMem, (outs VR128:$dst),
1173 (ins VR128:$src1, f32mem:$src, SSECC:$cc), asm,
1174 [(set VR128:$dst, (Int VR128:$src1,
1175 (load addr:$src), imm:$cc))]>;
1176}
1177
1178// Aliases to match intrinsics which expect XMM operand(s).
1179let isAsmParserOnly = 1 in {
1180 defm Int_VCMPSS : sse12_cmp_scalar_int<VR128, f32mem, int_x86_sse_cmp_ss,
1181 "cmp${cc}ss\t{$src, $src1, $dst|$dst, $src1, $src}">,
1182 XS, VEX_4V;
1183 defm Int_VCMPSD : sse12_cmp_scalar_int<VR128, f64mem, int_x86_sse2_cmp_sd,
1184 "cmp${cc}sd\t{$src, $src1, $dst|$dst, $src1, $src}">,
1185 XD, VEX_4V;
1186}
1187let Constraints = "$src1 = $dst" in {
1188 defm Int_CMPSS : sse12_cmp_scalar_int<VR128, f32mem, int_x86_sse_cmp_ss,
1189 "cmp${cc}ss\t{$src, $dst|$dst, $src}">, XS;
1190 defm Int_CMPSD : sse12_cmp_scalar_int<VR128, f64mem, int_x86_sse2_cmp_sd,
1191 "cmp${cc}sd\t{$src, $dst|$dst, $src}">, XD;
1192}
1193
1194
Bruno Cardoso Lopes78818432010-06-24 20:48:23 +00001195// sse12_ord_cmp - Unordered/Ordered scalar fp compare and set EFLAGS
1196multiclass sse12_ord_cmp<bits<8> opc, RegisterClass RC, SDNode OpNode,
1197 ValueType vt, X86MemOperand x86memop,
1198 PatFrag ld_frag, string OpcodeStr, Domain d> {
1199 def rr: PI<opc, MRMSrcReg, (outs), (ins RC:$src1, RC:$src2),
1200 !strconcat(OpcodeStr, "\t{$src2, $src1|$src1, $src2}"),
1201 [(set EFLAGS, (OpNode (vt RC:$src1), RC:$src2))], d>;
1202 def rm: PI<opc, MRMSrcMem, (outs), (ins RC:$src1, x86memop:$src2),
1203 !strconcat(OpcodeStr, "\t{$src2, $src1|$src1, $src2}"),
1204 [(set EFLAGS, (OpNode (vt RC:$src1),
1205 (ld_frag addr:$src2)))], d>;
Evan Cheng4e4c71e2006-02-21 20:00:20 +00001206}
1207
Evan Cheng24f2ea32007-09-14 21:48:26 +00001208let Defs = [EFLAGS] in {
Bruno Cardoso Lopes78818432010-06-24 20:48:23 +00001209 let isAsmParserOnly = 1 in {
1210 defm VUCOMISS : sse12_ord_cmp<0x2E, FR32, X86cmp, f32, f32mem, loadf32,
1211 "ucomiss", SSEPackedSingle>, VEX;
1212 defm VUCOMISD : sse12_ord_cmp<0x2E, FR64, X86cmp, f64, f64mem, loadf64,
1213 "ucomisd", SSEPackedDouble>, OpSize, VEX;
1214 let Pattern = []<dag> in {
1215 defm VCOMISS : sse12_ord_cmp<0x2F, VR128, undef, v4f32, f128mem, load,
1216 "comiss", SSEPackedSingle>, VEX;
1217 defm VCOMISD : sse12_ord_cmp<0x2F, VR128, undef, v2f64, f128mem, load,
1218 "comisd", SSEPackedDouble>, OpSize, VEX;
1219 }
1220
1221 defm Int_VUCOMISS : sse12_ord_cmp<0x2E, VR128, X86ucomi, v4f32, f128mem,
1222 load, "ucomiss", SSEPackedSingle>, VEX;
1223 defm Int_VUCOMISD : sse12_ord_cmp<0x2E, VR128, X86ucomi, v2f64, f128mem,
1224 load, "ucomisd", SSEPackedDouble>, OpSize, VEX;
1225
1226 defm Int_VCOMISS : sse12_ord_cmp<0x2F, VR128, X86comi, v4f32, f128mem,
1227 load, "comiss", SSEPackedSingle>, VEX;
1228 defm Int_VCOMISD : sse12_ord_cmp<0x2F, VR128, X86comi, v2f64, f128mem,
1229 load, "comisd", SSEPackedDouble>, OpSize, VEX;
1230 }
1231 defm UCOMISS : sse12_ord_cmp<0x2E, FR32, X86cmp, f32, f32mem, loadf32,
1232 "ucomiss", SSEPackedSingle>, TB;
1233 defm UCOMISD : sse12_ord_cmp<0x2E, FR64, X86cmp, f64, f64mem, loadf64,
1234 "ucomisd", SSEPackedDouble>, TB, OpSize;
1235
1236 let Pattern = []<dag> in {
1237 defm COMISS : sse12_ord_cmp<0x2F, VR128, undef, v4f32, f128mem, load,
1238 "comiss", SSEPackedSingle>, TB;
1239 defm COMISD : sse12_ord_cmp<0x2F, VR128, undef, v2f64, f128mem, load,
1240 "comisd", SSEPackedDouble>, TB, OpSize;
1241 }
1242
1243 defm Int_UCOMISS : sse12_ord_cmp<0x2E, VR128, X86ucomi, v4f32, f128mem,
1244 load, "ucomiss", SSEPackedSingle>, TB;
1245 defm Int_UCOMISD : sse12_ord_cmp<0x2E, VR128, X86ucomi, v2f64, f128mem,
1246 load, "ucomisd", SSEPackedDouble>, TB, OpSize;
1247
1248 defm Int_COMISS : sse12_ord_cmp<0x2F, VR128, X86comi, v4f32, f128mem, load,
1249 "comiss", SSEPackedSingle>, TB;
1250 defm Int_COMISD : sse12_ord_cmp<0x2F, VR128, X86comi, v2f64, f128mem, load,
1251 "comisd", SSEPackedDouble>, TB, OpSize;
Evan Cheng24f2ea32007-09-14 21:48:26 +00001252} // Defs = [EFLAGS]
Evan Cheng4e4c71e2006-02-21 20:00:20 +00001253
Bruno Cardoso Lopes78818432010-06-24 20:48:23 +00001254// sse12_cmp_packed - sse 1 & 2 compared packed instructions
1255multiclass sse12_cmp_packed<RegisterClass RC, X86MemOperand x86memop,
1256 Intrinsic Int, string asm, string asm_alt,
1257 Domain d> {
1258 def rri : PIi8<0xC2, MRMSrcReg,
1259 (outs RC:$dst), (ins RC:$src1, RC:$src, SSECC:$cc), asm,
1260 [(set RC:$dst, (Int RC:$src1, RC:$src, imm:$cc))], d>;
1261 def rmi : PIi8<0xC2, MRMSrcMem,
1262 (outs RC:$dst), (ins RC:$src1, f128mem:$src, SSECC:$cc), asm,
1263 [(set RC:$dst, (Int RC:$src1, (memop addr:$src), imm:$cc))], d>;
Bruno Cardoso Lopes34a491b2010-06-24 00:15:50 +00001264 // Accept explicit immediate argument form instead of comparison code.
Bruno Cardoso Lopes78818432010-06-24 20:48:23 +00001265 let isAsmParserOnly = 1 in {
1266 def rri_alt : PIi8<0xC2, MRMSrcReg,
1267 (outs RC:$dst), (ins RC:$src1, RC:$src, i8imm:$src2),
1268 asm_alt, [], d>;
1269 def rmi_alt : PIi8<0xC2, MRMSrcMem,
1270 (outs RC:$dst), (ins RC:$src1, f128mem:$src, i8imm:$src2),
1271 asm_alt, [], d>;
Bruno Cardoso Lopes34a491b2010-06-24 00:15:50 +00001272 }
Bruno Cardoso Lopes78818432010-06-24 20:48:23 +00001273}
1274
1275let isAsmParserOnly = 1 in {
1276 defm VCMPPS : sse12_cmp_packed<VR128, f128mem, int_x86_sse_cmp_ps,
1277 "cmp${cc}ps\t{$src, $src1, $dst|$dst, $src1, $src}",
1278 "cmpps\t{$src2, $src, $src1, $dst|$dst, $src1, $src, $src2}",
1279 SSEPackedSingle>, VEX_4V;
1280 defm VCMPPD : sse12_cmp_packed<VR128, f128mem, int_x86_sse2_cmp_pd,
1281 "cmp${cc}pd\t{$src, $src1, $dst|$dst, $src1, $src}",
Bruno Cardoso Lopes34a491b2010-06-24 00:15:50 +00001282 "cmppd\t{$src2, $src, $src1, $dst|$dst, $src1, $src, $src2}",
Bruno Cardoso Lopes78818432010-06-24 20:48:23 +00001283 SSEPackedDouble>, OpSize, VEX_4V;
Bruno Cardoso Lopes7dbf7d82010-07-13 22:06:38 +00001284 let Pattern = []<dag> in {
1285 defm VCMPPSY : sse12_cmp_packed<VR256, f256mem, int_x86_sse_cmp_ps,
1286 "cmp${cc}ps\t{$src, $src1, $dst|$dst, $src1, $src}",
1287 "cmpps\t{$src2, $src, $src1, $dst|$dst, $src1, $src, $src2}",
1288 SSEPackedSingle>, VEX_4V;
1289 defm VCMPPDY : sse12_cmp_packed<VR256, f256mem, int_x86_sse2_cmp_pd,
1290 "cmp${cc}pd\t{$src, $src1, $dst|$dst, $src1, $src}",
1291 "cmppd\t{$src2, $src, $src1, $dst|$dst, $src1, $src, $src2}",
1292 SSEPackedDouble>, OpSize, VEX_4V;
1293 }
Bruno Cardoso Lopes78818432010-06-24 20:48:23 +00001294}
1295let Constraints = "$src1 = $dst" in {
1296 defm CMPPS : sse12_cmp_packed<VR128, f128mem, int_x86_sse_cmp_ps,
1297 "cmp${cc}ps\t{$src, $dst|$dst, $src}",
1298 "cmpps\t{$src2, $src, $dst|$dst, $src, $src2}",
1299 SSEPackedSingle>, TB;
1300 defm CMPPD : sse12_cmp_packed<VR128, f128mem, int_x86_sse2_cmp_pd,
1301 "cmp${cc}pd\t{$src, $dst|$dst, $src}",
1302 "cmppd\t{$src2, $src, $dst|$dst, $src, $src2}",
1303 SSEPackedDouble>, TB, OpSize;
Bruno Cardoso Lopes34a491b2010-06-24 00:15:50 +00001304}
1305
1306def : Pat<(v4i32 (X86cmpps (v4f32 VR128:$src1), VR128:$src2, imm:$cc)),
1307 (CMPPSrri (v4f32 VR128:$src1), (v4f32 VR128:$src2), imm:$cc)>;
1308def : Pat<(v4i32 (X86cmpps (v4f32 VR128:$src1), (memop addr:$src2), imm:$cc)),
1309 (CMPPSrmi (v4f32 VR128:$src1), addr:$src2, imm:$cc)>;
1310def : Pat<(v2i64 (X86cmppd (v2f64 VR128:$src1), VR128:$src2, imm:$cc)),
1311 (CMPPDrri VR128:$src1, VR128:$src2, imm:$cc)>;
1312def : Pat<(v2i64 (X86cmppd (v2f64 VR128:$src1), (memop addr:$src2), imm:$cc)),
1313 (CMPPDrmi VR128:$src1, addr:$src2, imm:$cc)>;
1314
1315//===----------------------------------------------------------------------===//
1316// SSE 1 & 2 - Shuffle Instructions
1317//===----------------------------------------------------------------------===//
1318
1319/// sse12_shuffle - sse 1 & 2 shuffle instructions
1320multiclass sse12_shuffle<RegisterClass RC, X86MemOperand x86memop,
1321 ValueType vt, string asm, PatFrag mem_frag,
1322 Domain d, bit IsConvertibleToThreeAddress = 0> {
Bruno Cardoso Lopes2b691432010-07-21 23:53:50 +00001323 def rmi : PIi8<0xC6, MRMSrcMem, (outs RC:$dst),
1324 (ins RC:$src1, f128mem:$src2, i8imm:$src3), asm,
1325 [(set RC:$dst, (vt (shufp:$src3
1326 RC:$src1, (mem_frag addr:$src2))))], d>;
Bruno Cardoso Lopes34a491b2010-06-24 00:15:50 +00001327 let isConvertibleToThreeAddress = IsConvertibleToThreeAddress in
Bruno Cardoso Lopes2b691432010-07-21 23:53:50 +00001328 def rri : PIi8<0xC6, MRMSrcReg, (outs RC:$dst),
1329 (ins RC:$src1, RC:$src2, i8imm:$src3), asm,
1330 [(set RC:$dst,
1331 (vt (shufp:$src3 RC:$src1, RC:$src2)))], d>;
Bruno Cardoso Lopes34a491b2010-06-24 00:15:50 +00001332}
1333
1334let isAsmParserOnly = 1 in {
Bruno Cardoso Lopes2b691432010-07-21 23:53:50 +00001335 defm VSHUFPS : sse12_shuffle<VR128, f128mem, v4f32,
1336 "shufps\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
1337 memopv4f32, SSEPackedSingle>, VEX_4V;
1338 defm VSHUFPSY : sse12_shuffle<VR256, f256mem, v8f32,
1339 "shufps\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
1340 memopv8f32, SSEPackedSingle>, VEX_4V;
1341 defm VSHUFPD : sse12_shuffle<VR128, f128mem, v2f64,
1342 "shufpd\t{$src3, $src2, $src1, $dst|$dst, $src2, $src2, $src3}",
1343 memopv2f64, SSEPackedDouble>, OpSize, VEX_4V;
1344 defm VSHUFPDY : sse12_shuffle<VR256, f256mem, v4f64,
1345 "shufpd\t{$src3, $src2, $src1, $dst|$dst, $src2, $src2, $src3}",
1346 memopv4f64, SSEPackedDouble>, OpSize, VEX_4V;
Bruno Cardoso Lopes34a491b2010-06-24 00:15:50 +00001347}
1348
1349let Constraints = "$src1 = $dst" in {
1350 defm SHUFPS : sse12_shuffle<VR128, f128mem, v4f32,
1351 "shufps\t{$src3, $src2, $dst|$dst, $src2, $src3}",
1352 memopv4f32, SSEPackedSingle, 1 /* cvt to pshufd */>,
1353 TB;
1354 defm SHUFPD : sse12_shuffle<VR128, f128mem, v2f64,
1355 "shufpd\t{$src3, $src2, $dst|$dst, $src2, $src3}",
1356 memopv2f64, SSEPackedDouble>, TB, OpSize;
1357}
1358
1359//===----------------------------------------------------------------------===//
1360// SSE 1 & 2 - Unpack Instructions
1361//===----------------------------------------------------------------------===//
1362
1363/// sse12_unpack_interleave - sse 1 & 2 unpack and interleave
1364multiclass sse12_unpack_interleave<bits<8> opc, PatFrag OpNode, ValueType vt,
1365 PatFrag mem_frag, RegisterClass RC,
1366 X86MemOperand x86memop, string asm,
1367 Domain d> {
1368 def rr : PI<opc, MRMSrcReg,
1369 (outs RC:$dst), (ins RC:$src1, RC:$src2),
1370 asm, [(set RC:$dst,
1371 (vt (OpNode RC:$src1, RC:$src2)))], d>;
1372 def rm : PI<opc, MRMSrcMem,
1373 (outs RC:$dst), (ins RC:$src1, x86memop:$src2),
1374 asm, [(set RC:$dst,
1375 (vt (OpNode RC:$src1,
1376 (mem_frag addr:$src2))))], d>;
1377}
1378
1379let AddedComplexity = 10 in {
1380 let isAsmParserOnly = 1 in {
1381 defm VUNPCKHPS: sse12_unpack_interleave<0x15, unpckh, v4f32, memopv4f32,
1382 VR128, f128mem, "unpckhps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
1383 SSEPackedSingle>, VEX_4V;
1384 defm VUNPCKHPD: sse12_unpack_interleave<0x15, unpckh, v2f64, memopv2f64,
1385 VR128, f128mem, "unpckhpd\t{$src2, $src1, $dst|$dst, $src1, $src2}",
1386 SSEPackedDouble>, OpSize, VEX_4V;
1387 defm VUNPCKLPS: sse12_unpack_interleave<0x14, unpckl, v4f32, memopv4f32,
1388 VR128, f128mem, "unpcklps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
1389 SSEPackedSingle>, VEX_4V;
1390 defm VUNPCKLPD: sse12_unpack_interleave<0x14, unpckl, v2f64, memopv2f64,
1391 VR128, f128mem, "unpcklpd\t{$src2, $src1, $dst|$dst, $src1, $src2}",
1392 SSEPackedDouble>, OpSize, VEX_4V;
Bruno Cardoso Lopes2bfb8f62010-07-09 21:20:35 +00001393
1394 defm VUNPCKHPSY: sse12_unpack_interleave<0x15, unpckh, v8f32, memopv8f32,
1395 VR256, f256mem, "unpckhps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
1396 SSEPackedSingle>, VEX_4V;
1397 defm VUNPCKHPDY: sse12_unpack_interleave<0x15, unpckh, v4f64, memopv4f64,
1398 VR256, f256mem, "unpckhpd\t{$src2, $src1, $dst|$dst, $src1, $src2}",
1399 SSEPackedDouble>, OpSize, VEX_4V;
1400 defm VUNPCKLPSY: sse12_unpack_interleave<0x14, unpckl, v8f32, memopv8f32,
1401 VR256, f256mem, "unpcklps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
1402 SSEPackedSingle>, VEX_4V;
1403 defm VUNPCKLPDY: sse12_unpack_interleave<0x14, unpckl, v4f64, memopv4f64,
1404 VR256, f256mem, "unpcklpd\t{$src2, $src1, $dst|$dst, $src1, $src2}",
1405 SSEPackedDouble>, OpSize, VEX_4V;
Bruno Cardoso Lopes34a491b2010-06-24 00:15:50 +00001406 }
1407
1408 let Constraints = "$src1 = $dst" in {
1409 defm UNPCKHPS: sse12_unpack_interleave<0x15, unpckh, v4f32, memopv4f32,
1410 VR128, f128mem, "unpckhps\t{$src2, $dst|$dst, $src2}",
1411 SSEPackedSingle>, TB;
1412 defm UNPCKHPD: sse12_unpack_interleave<0x15, unpckh, v2f64, memopv2f64,
1413 VR128, f128mem, "unpckhpd\t{$src2, $dst|$dst, $src2}",
1414 SSEPackedDouble>, TB, OpSize;
1415 defm UNPCKLPS: sse12_unpack_interleave<0x14, unpckl, v4f32, memopv4f32,
1416 VR128, f128mem, "unpcklps\t{$src2, $dst|$dst, $src2}",
1417 SSEPackedSingle>, TB;
1418 defm UNPCKLPD: sse12_unpack_interleave<0x14, unpckl, v2f64, memopv2f64,
1419 VR128, f128mem, "unpcklpd\t{$src2, $dst|$dst, $src2}",
1420 SSEPackedDouble>, TB, OpSize;
1421 } // Constraints = "$src1 = $dst"
1422} // AddedComplexity
1423
1424//===----------------------------------------------------------------------===//
1425// SSE 1 & 2 - Extract Floating-Point Sign mask
1426//===----------------------------------------------------------------------===//
1427
1428/// sse12_extr_sign_mask - sse 1 & 2 unpack and interleave
1429multiclass sse12_extr_sign_mask<RegisterClass RC, Intrinsic Int, string asm,
1430 Domain d> {
1431 def rr : PI<0x50, MRMSrcReg, (outs GR32:$dst), (ins RC:$src),
1432 !strconcat(asm, "\t{$src, $dst|$dst, $src}"),
1433 [(set GR32:$dst, (Int RC:$src))], d>;
1434}
1435
1436// Mask creation
1437defm MOVMSKPS : sse12_extr_sign_mask<VR128, int_x86_sse_movmsk_ps, "movmskps",
1438 SSEPackedSingle>, TB;
1439defm MOVMSKPD : sse12_extr_sign_mask<VR128, int_x86_sse2_movmsk_pd, "movmskpd",
1440 SSEPackedDouble>, TB, OpSize;
1441
1442let isAsmParserOnly = 1 in {
1443 defm VMOVMSKPS : sse12_extr_sign_mask<VR128, int_x86_sse_movmsk_ps,
1444 "movmskps", SSEPackedSingle>, VEX;
1445 defm VMOVMSKPD : sse12_extr_sign_mask<VR128, int_x86_sse2_movmsk_pd,
1446 "movmskpd", SSEPackedDouble>, OpSize,
1447 VEX;
Bruno Cardoso Lopesfb583a92010-07-22 21:18:49 +00001448
Bruno Cardoso Lopesaa099be2010-07-12 20:06:32 +00001449 // FIXME: merge with multiclass above when the intrinsics come.
Bruno Cardoso Lopesfb583a92010-07-22 21:18:49 +00001450 def VMOVMSKPSr64r : PI<0x50, MRMSrcReg, (outs GR64:$dst), (ins VR128:$src),
1451 "movmskps\t{$src, $dst|$dst, $src}", [], SSEPackedSingle>, VEX;
1452 def VMOVMSKPDr64r : PI<0x50, MRMSrcReg, (outs GR64:$dst), (ins VR128:$src),
1453 "movmskpd\t{$src, $dst|$dst, $src}", [], SSEPackedDouble>, OpSize,
1454 VEX;
1455
Bruno Cardoso Lopesaa099be2010-07-12 20:06:32 +00001456 def VMOVMSKPSYrr : PI<0x50, MRMSrcReg, (outs GR32:$dst), (ins VR256:$src),
1457 "movmskps\t{$src, $dst|$dst, $src}", [], SSEPackedSingle>, VEX;
1458 def VMOVMSKPDYrr : PI<0x50, MRMSrcReg, (outs GR32:$dst), (ins VR256:$src),
1459 "movmskpd\t{$src, $dst|$dst, $src}", [], SSEPackedDouble>, OpSize,
Bruno Cardoso Lopesfb583a92010-07-22 21:18:49 +00001460 VEX;
1461
1462 def VMOVMSKPSYr64r : PI<0x50, MRMSrcReg, (outs GR64:$dst), (ins VR256:$src),
1463 "movmskps\t{$src, $dst|$dst, $src}", [], SSEPackedSingle>, VEX;
1464 def VMOVMSKPDYr64r : PI<0x50, MRMSrcReg, (outs GR64:$dst), (ins VR256:$src),
1465 "movmskpd\t{$src, $dst|$dst, $src}", [], SSEPackedDouble>, OpSize,
1466 VEX;
Bruno Cardoso Lopes34a491b2010-06-24 00:15:50 +00001467}
1468
1469//===----------------------------------------------------------------------===//
1470// SSE 1 & 2 - Misc aliasing of packed SSE 1 & 2 instructions
1471//===----------------------------------------------------------------------===//
1472
Bruno Cardoso Lopesf23919b2010-06-22 18:09:32 +00001473// Aliases of packed SSE1 & SSE2 instructions for scalar use. These all have
1474// names that start with 'Fs'.
Evan Cheng4e4c71e2006-02-21 20:00:20 +00001475
1476// Alias instructions that map fld0 to pxor for sse.
Dan Gohman4a0b3e12009-09-21 18:30:38 +00001477let isReMaterializable = 1, isAsCheapAsAMove = 1, isCodeGenOnly = 1,
Bruno Cardoso Lopesf23919b2010-06-22 18:09:32 +00001478 canFoldAsLoad = 1 in {
Chris Lattner28c1d292010-02-05 21:30:49 +00001479 // FIXME: Set encoding to pseudo!
Chris Lattnerbe1778f2010-02-05 21:34:18 +00001480def FsFLD0SS : I<0xEF, MRMInitReg, (outs FR32:$dst), (ins), "",
1481 [(set FR32:$dst, fp32imm0)]>,
1482 Requires<[HasSSE1]>, TB, OpSize;
Bruno Cardoso Lopesf23919b2010-06-22 18:09:32 +00001483def FsFLD0SD : I<0xEF, MRMInitReg, (outs FR64:$dst), (ins), "",
1484 [(set FR64:$dst, fpimm0)]>,
1485 Requires<[HasSSE2]>, TB, OpSize;
1486}
Evan Cheng4e4c71e2006-02-21 20:00:20 +00001487
Bruno Cardoso Lopesf23919b2010-06-22 18:09:32 +00001488// Alias instruction to do FR32 or FR64 reg-to-reg copy using movaps. Upper
1489// bits are disregarded.
1490let neverHasSideEffects = 1 in {
Evan Cheng64d80e32007-07-19 01:14:50 +00001491def FsMOVAPSrr : PSI<0x28, MRMSrcReg, (outs FR32:$dst), (ins FR32:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001492 "movaps\t{$src, $dst|$dst, $src}", []>;
Bruno Cardoso Lopesf23919b2010-06-22 18:09:32 +00001493def FsMOVAPDrr : PDI<0x28, MRMSrcReg, (outs FR64:$dst), (ins FR64:$src),
1494 "movapd\t{$src, $dst|$dst, $src}", []>;
1495}
Evan Cheng4e4c71e2006-02-21 20:00:20 +00001496
Bruno Cardoso Lopesf23919b2010-06-22 18:09:32 +00001497// Alias instruction to load FR32 or FR64 from f128mem using movaps. Upper
1498// bits are disregarded.
1499let canFoldAsLoad = 1, isReMaterializable = 1 in {
Evan Cheng64d80e32007-07-19 01:14:50 +00001500def FsMOVAPSrm : PSI<0x28, MRMSrcMem, (outs FR32:$dst), (ins f128mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001501 "movaps\t{$src, $dst|$dst, $src}",
Dan Gohmand3006222007-07-27 17:16:43 +00001502 [(set FR32:$dst, (alignedloadfsf32 addr:$src))]>;
Bruno Cardoso Lopesf23919b2010-06-22 18:09:32 +00001503def FsMOVAPDrm : PDI<0x28, MRMSrcMem, (outs FR64:$dst), (ins f128mem:$src),
1504 "movapd\t{$src, $dst|$dst, $src}",
1505 [(set FR64:$dst, (alignedloadfsf64 addr:$src))]>;
1506}
Evan Cheng4e4c71e2006-02-21 20:00:20 +00001507
Bruno Cardoso Lopesd3a067b2010-06-22 18:17:40 +00001508//===----------------------------------------------------------------------===//
1509// SSE 1 & 2 - Logical Instructions
1510//===----------------------------------------------------------------------===//
1511
Bruno Cardoso Lopesf39e0ce2010-05-28 22:47:03 +00001512/// sse12_fp_alias_pack_logical - SSE 1 & 2 aliased packed FP logical ops
1513///
1514multiclass sse12_fp_alias_pack_logical<bits<8> opc, string OpcodeStr,
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +00001515 SDNode OpNode> {
Bruno Cardoso Lopesf4f4bad2010-06-19 02:44:01 +00001516 let isAsmParserOnly = 1 in {
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +00001517 defm V#NAME#PS : sse12_fp_packed<opc, !strconcat(OpcodeStr, "ps"), OpNode,
1518 FR32, f32, f128mem, memopfsf32, SSEPackedSingle, 0>, VEX_4V;
Bruno Cardoso Lopesf4f4bad2010-06-19 02:44:01 +00001519
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +00001520 defm V#NAME#PD : sse12_fp_packed<opc, !strconcat(OpcodeStr, "pd"), OpNode,
1521 FR64, f64, f128mem, memopfsf64, SSEPackedDouble, 0>, OpSize, VEX_4V;
Bruno Cardoso Lopesf39e0ce2010-05-28 22:47:03 +00001522 }
1523
Bruno Cardoso Lopesf4f4bad2010-06-19 02:44:01 +00001524 let Constraints = "$src1 = $dst" in {
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +00001525 defm PS : sse12_fp_packed<opc, !strconcat(OpcodeStr, "ps"), OpNode, FR32,
1526 f32, f128mem, memopfsf32, SSEPackedSingle>, TB;
Bruno Cardoso Lopesf39e0ce2010-05-28 22:47:03 +00001527
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +00001528 defm PD : sse12_fp_packed<opc, !strconcat(OpcodeStr, "pd"), OpNode, FR64,
1529 f64, f128mem, memopfsf64, SSEPackedDouble>, TB, OpSize;
Bruno Cardoso Lopesf39e0ce2010-05-28 22:47:03 +00001530 }
1531}
1532
Evan Cheng4e4c71e2006-02-21 20:00:20 +00001533// Alias bitwise logical operations using SSE logical ops on packed FP values.
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +00001534let mayLoad = 0 in {
1535 defm FsAND : sse12_fp_alias_pack_logical<0x54, "and", X86fand>;
1536 defm FsOR : sse12_fp_alias_pack_logical<0x56, "or", X86for>;
1537 defm FsXOR : sse12_fp_alias_pack_logical<0x57, "xor", X86fxor>;
1538}
Bill Wendlingddd35322007-05-02 23:11:52 +00001539
Bruno Cardoso Lopesf4f4bad2010-06-19 02:44:01 +00001540let neverHasSideEffects = 1, Pattern = []<dag>, isCommutable = 0 in
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +00001541 defm FsANDN : sse12_fp_alias_pack_logical<0x55, "andn", undef>;
Evan Cheng4e4c71e2006-02-21 20:00:20 +00001542
Bruno Cardoso Lopesd3a067b2010-06-22 18:17:40 +00001543/// sse12_fp_packed_logical - SSE 1 & 2 packed FP logical ops
1544///
1545multiclass sse12_fp_packed_logical<bits<8> opc, string OpcodeStr,
1546 SDNode OpNode, int HasPat = 0,
1547 list<list<dag>> Pattern = []> {
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00001548 let isAsmParserOnly = 1, Pattern = []<dag> in {
Bruno Cardoso Lopesd3a067b2010-06-22 18:17:40 +00001549 defm V#NAME#PS : sse12_fp_packed_logical_rm<opc, VR128, SSEPackedSingle,
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +00001550 !strconcat(OpcodeStr, "ps"), f128mem,
Bruno Cardoso Lopesd3a067b2010-06-22 18:17:40 +00001551 !if(HasPat, Pattern[0], // rr
1552 [(set VR128:$dst, (v2i64 (OpNode VR128:$src1,
1553 VR128:$src2)))]),
1554 !if(HasPat, Pattern[2], // rm
1555 [(set VR128:$dst, (OpNode (bc_v2i64 (v4f32 VR128:$src1)),
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +00001556 (memopv2i64 addr:$src2)))]), 0>,
Bruno Cardoso Lopesd3a067b2010-06-22 18:17:40 +00001557 VEX_4V;
1558
1559 defm V#NAME#PD : sse12_fp_packed_logical_rm<opc, VR128, SSEPackedDouble,
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +00001560 !strconcat(OpcodeStr, "pd"), f128mem,
Bruno Cardoso Lopesd3a067b2010-06-22 18:17:40 +00001561 !if(HasPat, Pattern[1], // rr
1562 [(set VR128:$dst, (OpNode (bc_v2i64 (v2f64 VR128:$src1)),
1563 (bc_v2i64 (v2f64
1564 VR128:$src2))))]),
1565 !if(HasPat, Pattern[3], // rm
1566 [(set VR128:$dst, (OpNode (bc_v2i64 (v2f64 VR128:$src1)),
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +00001567 (memopv2i64 addr:$src2)))]), 0>,
Bruno Cardoso Lopesd3a067b2010-06-22 18:17:40 +00001568 OpSize, VEX_4V;
1569 }
1570 let Constraints = "$src1 = $dst" in {
1571 defm PS : sse12_fp_packed_logical_rm<opc, VR128, SSEPackedSingle,
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +00001572 !strconcat(OpcodeStr, "ps"), f128mem,
Bruno Cardoso Lopesd3a067b2010-06-22 18:17:40 +00001573 !if(HasPat, Pattern[0], // rr
1574 [(set VR128:$dst, (v2i64 (OpNode VR128:$src1,
1575 VR128:$src2)))]),
1576 !if(HasPat, Pattern[2], // rm
1577 [(set VR128:$dst, (OpNode (bc_v2i64 (v4f32 VR128:$src1)),
1578 (memopv2i64 addr:$src2)))])>, TB;
1579
1580 defm PD : sse12_fp_packed_logical_rm<opc, VR128, SSEPackedDouble,
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +00001581 !strconcat(OpcodeStr, "pd"), f128mem,
Bruno Cardoso Lopesd3a067b2010-06-22 18:17:40 +00001582 !if(HasPat, Pattern[1], // rr
1583 [(set VR128:$dst, (OpNode (bc_v2i64 (v2f64 VR128:$src1)),
1584 (bc_v2i64 (v2f64
1585 VR128:$src2))))]),
1586 !if(HasPat, Pattern[3], // rm
1587 [(set VR128:$dst, (OpNode (bc_v2i64 (v2f64 VR128:$src1)),
1588 (memopv2i64 addr:$src2)))])>,
1589 TB, OpSize;
1590 }
1591}
1592
Bruno Cardoso Lopesfd920fa2010-07-13 02:38:35 +00001593/// sse12_fp_packed_logical_y - AVX 256-bit SSE 1 & 2 logical ops forms
1594///
1595let isAsmParserOnly = 1 in {
1596multiclass sse12_fp_packed_logical_y<bits<8> opc, string OpcodeStr> {
1597 defm PSY : sse12_fp_packed_logical_rm<opc, VR256, SSEPackedSingle,
1598 !strconcat(OpcodeStr, "ps"), f256mem, [], [], 0>, VEX_4V;
1599
1600 defm PDY : sse12_fp_packed_logical_rm<opc, VR256, SSEPackedDouble,
1601 !strconcat(OpcodeStr, "pd"), f256mem, [], [], 0>, OpSize, VEX_4V;
1602}
1603}
1604
1605// AVX 256-bit packed logical ops forms
1606defm VAND : sse12_fp_packed_logical_y<0x54, "and">;
1607defm VOR : sse12_fp_packed_logical_y<0x56, "or">;
1608defm VXOR : sse12_fp_packed_logical_y<0x57, "xor">;
1609let isCommutable = 0 in
1610 defm VANDN : sse12_fp_packed_logical_y<0x55, "andn">;
1611
Bruno Cardoso Lopesd3a067b2010-06-22 18:17:40 +00001612defm AND : sse12_fp_packed_logical<0x54, "and", and>;
1613defm OR : sse12_fp_packed_logical<0x56, "or", or>;
1614defm XOR : sse12_fp_packed_logical<0x57, "xor", xor>;
1615let isCommutable = 0 in
1616 defm ANDN : sse12_fp_packed_logical<0x55, "andn", undef /* dummy */, 1, [
1617 // single r+r
1618 [(set VR128:$dst, (v2i64 (and (xor VR128:$src1,
1619 (bc_v2i64 (v4i32 immAllOnesV))),
1620 VR128:$src2)))],
1621 // double r+r
1622 [(set VR128:$dst, (and (vnot (bc_v2i64 (v2f64 VR128:$src1))),
1623 (bc_v2i64 (v2f64 VR128:$src2))))],
1624 // single r+m
1625 [(set VR128:$dst, (v2i64 (and (xor (bc_v2i64 (v4f32 VR128:$src1)),
1626 (bc_v2i64 (v4i32 immAllOnesV))),
1627 (memopv2i64 addr:$src2))))],
1628 // double r+m
1629 [(set VR128:$dst, (and (vnot (bc_v2i64 (v2f64 VR128:$src1))),
1630 (memopv2i64 addr:$src2)))]]>;
1631
1632//===----------------------------------------------------------------------===//
1633// SSE 1 & 2 - Arithmetic Instructions
1634//===----------------------------------------------------------------------===//
1635
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +00001636/// basic_sse12_fp_binop_xxx - SSE 1 & 2 binops come in both scalar and
Bruno Cardoso Lopesaa02ff12010-05-27 18:17:40 +00001637/// vector forms.
Bill Wendlingddd35322007-05-02 23:11:52 +00001638///
Dan Gohman20382522007-07-10 00:05:58 +00001639/// In addition, we also have a special variant of the scalar form here to
1640/// represent the associated intrinsic operation. This form is unlike the
1641/// plain scalar form, in that it takes an entire vector (instead of a scalar)
Evan Cheng236aa8a2009-02-26 03:12:02 +00001642/// and leaves the top elements unmodified (therefore these cannot be commuted).
Dan Gohman20382522007-07-10 00:05:58 +00001643///
Bruno Cardoso Lopesd3a067b2010-06-22 18:17:40 +00001644/// These three forms can each be reg+reg or reg+mem.
Bill Wendlingddd35322007-05-02 23:11:52 +00001645///
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +00001646multiclass basic_sse12_fp_binop_s<bits<8> opc, string OpcodeStr, SDNode OpNode,
1647 bit Is2Addr = 1> {
1648 defm SS : sse12_fp_scalar<opc, !strconcat(OpcodeStr, "ss"),
1649 OpNode, FR32, f32mem, Is2Addr>, XS;
1650 defm SD : sse12_fp_scalar<opc, !strconcat(OpcodeStr, "sd"),
1651 OpNode, FR64, f64mem, Is2Addr>, XD;
1652}
Bruno Cardoso Lopes597ec8e2010-06-17 23:05:30 +00001653
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +00001654multiclass basic_sse12_fp_binop_p<bits<8> opc, string OpcodeStr, SDNode OpNode,
1655 bit Is2Addr = 1> {
1656 let mayLoad = 0 in {
1657 defm PS : sse12_fp_packed<opc, !strconcat(OpcodeStr, "ps"), OpNode, VR128,
1658 v4f32, f128mem, memopv4f32, SSEPackedSingle, Is2Addr>, TB;
1659 defm PD : sse12_fp_packed<opc, !strconcat(OpcodeStr, "pd"), OpNode, VR128,
1660 v2f64, f128mem, memopv2f64, SSEPackedDouble, Is2Addr>, TB, OpSize;
Bill Wendlingddd35322007-05-02 23:11:52 +00001661 }
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +00001662}
Bill Wendlingddd35322007-05-02 23:11:52 +00001663
Bruno Cardoso Lopesa0d09a82010-07-12 23:04:15 +00001664multiclass basic_sse12_fp_binop_p_y<bits<8> opc, string OpcodeStr,
1665 SDNode OpNode> {
1666 let mayLoad = 0 in {
1667 defm PSY : sse12_fp_packed<opc, !strconcat(OpcodeStr, "ps"), OpNode, VR256,
1668 v8f32, f256mem, memopv8f32, SSEPackedSingle, 0>, TB;
1669 defm PDY : sse12_fp_packed<opc, !strconcat(OpcodeStr, "pd"), OpNode, VR256,
1670 v4f64, f256mem, memopv4f64, SSEPackedDouble, 0>, TB, OpSize;
1671 }
1672}
1673
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +00001674multiclass basic_sse12_fp_binop_s_int<bits<8> opc, string OpcodeStr,
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00001675 bit Is2Addr = 1> {
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +00001676 defm SS : sse12_fp_scalar_int<opc, OpcodeStr, VR128,
1677 !strconcat(OpcodeStr, "ss"), "", "_ss", ssmem, sse_load_f32, Is2Addr>, XS;
1678 defm SD : sse12_fp_scalar_int<opc, OpcodeStr, VR128,
1679 !strconcat(OpcodeStr, "sd"), "2", "_sd", sdmem, sse_load_f64, Is2Addr>, XD;
1680}
Bruno Cardoso Lopes8af5ed92010-06-18 23:13:35 +00001681
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +00001682multiclass basic_sse12_fp_binop_p_int<bits<8> opc, string OpcodeStr,
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00001683 bit Is2Addr = 1> {
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +00001684 defm PS : sse12_fp_packed_int<opc, OpcodeStr, VR128,
1685 !strconcat(OpcodeStr, "ps"), "", "_ps", f128mem, memopv4f32,
1686 SSEPackedSingle, Is2Addr>, TB;
Bruno Cardoso Lopesc902a592010-06-11 23:50:47 +00001687
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +00001688 defm PD : sse12_fp_packed_int<opc, OpcodeStr, VR128,
1689 !strconcat(OpcodeStr, "pd"), "2", "_pd", f128mem, memopv2f64,
1690 SSEPackedDouble, Is2Addr>, TB, OpSize;
Bill Wendlingddd35322007-05-02 23:11:52 +00001691}
Bill Wendlingddd35322007-05-02 23:11:52 +00001692
Bruno Cardoso Lopesa0d09a82010-07-12 23:04:15 +00001693// Binary Arithmetic instructions
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00001694let isAsmParserOnly = 1 in {
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +00001695 defm VADD : basic_sse12_fp_binop_s<0x58, "add", fadd, 0>,
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00001696 basic_sse12_fp_binop_s_int<0x58, "add", 0>,
Bruno Cardoso Lopesa0d09a82010-07-12 23:04:15 +00001697 basic_sse12_fp_binop_p<0x58, "add", fadd, 0>,
1698 basic_sse12_fp_binop_p_y<0x58, "add", fadd>, VEX_4V;
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +00001699 defm VMUL : basic_sse12_fp_binop_s<0x59, "mul", fmul, 0>,
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00001700 basic_sse12_fp_binop_s_int<0x59, "mul", 0>,
Bruno Cardoso Lopesa0d09a82010-07-12 23:04:15 +00001701 basic_sse12_fp_binop_p<0x59, "mul", fmul, 0>,
1702 basic_sse12_fp_binop_p_y<0x59, "mul", fmul>, VEX_4V;
Bruno Cardoso Lopes597ec8e2010-06-17 23:05:30 +00001703
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +00001704 let isCommutable = 0 in {
1705 defm VSUB : basic_sse12_fp_binop_s<0x5C, "sub", fsub, 0>,
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00001706 basic_sse12_fp_binop_s_int<0x5C, "sub", 0>,
Bruno Cardoso Lopesa0d09a82010-07-12 23:04:15 +00001707 basic_sse12_fp_binop_p<0x5C, "sub", fsub, 0>,
1708 basic_sse12_fp_binop_p_y<0x5C, "sub", fsub>, VEX_4V;
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +00001709 defm VDIV : basic_sse12_fp_binop_s<0x5E, "div", fdiv, 0>,
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00001710 basic_sse12_fp_binop_s_int<0x5E, "div", 0>,
Bruno Cardoso Lopesa0d09a82010-07-12 23:04:15 +00001711 basic_sse12_fp_binop_p<0x5E, "div", fdiv, 0>,
1712 basic_sse12_fp_binop_p_y<0x5E, "div", fdiv>, VEX_4V;
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +00001713 defm VMAX : basic_sse12_fp_binop_s<0x5F, "max", X86fmax, 0>,
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00001714 basic_sse12_fp_binop_s_int<0x5F, "max", 0>,
Bruno Cardoso Lopesa0d09a82010-07-12 23:04:15 +00001715 basic_sse12_fp_binop_p<0x5F, "max", X86fmax, 0>,
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00001716 basic_sse12_fp_binop_p_int<0x5F, "max", 0>,
Bruno Cardoso Lopesa0d09a82010-07-12 23:04:15 +00001717 basic_sse12_fp_binop_p_y<0x5F, "max", X86fmax>, VEX_4V;
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +00001718 defm VMIN : basic_sse12_fp_binop_s<0x5D, "min", X86fmin, 0>,
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00001719 basic_sse12_fp_binop_s_int<0x5D, "min", 0>,
Bruno Cardoso Lopesa0d09a82010-07-12 23:04:15 +00001720 basic_sse12_fp_binop_p<0x5D, "min", X86fmin, 0>,
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00001721 basic_sse12_fp_binop_p_int<0x5D, "min", 0>,
Bruno Cardoso Lopesa0d09a82010-07-12 23:04:15 +00001722 basic_sse12_fp_binop_p_y<0x5D, "min", X86fmin>, VEX_4V;
Dan Gohman20382522007-07-10 00:05:58 +00001723 }
Dan Gohman20382522007-07-10 00:05:58 +00001724}
1725
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +00001726let Constraints = "$src1 = $dst" in {
1727 defm ADD : basic_sse12_fp_binop_s<0x58, "add", fadd>,
1728 basic_sse12_fp_binop_p<0x58, "add", fadd>,
1729 basic_sse12_fp_binop_s_int<0x58, "add">;
1730 defm MUL : basic_sse12_fp_binop_s<0x59, "mul", fmul>,
1731 basic_sse12_fp_binop_p<0x59, "mul", fmul>,
1732 basic_sse12_fp_binop_s_int<0x59, "mul">;
1733
1734 let isCommutable = 0 in {
1735 defm SUB : basic_sse12_fp_binop_s<0x5C, "sub", fsub>,
1736 basic_sse12_fp_binop_p<0x5C, "sub", fsub>,
1737 basic_sse12_fp_binop_s_int<0x5C, "sub">;
1738 defm DIV : basic_sse12_fp_binop_s<0x5E, "div", fdiv>,
1739 basic_sse12_fp_binop_p<0x5E, "div", fdiv>,
1740 basic_sse12_fp_binop_s_int<0x5E, "div">;
1741 defm MAX : basic_sse12_fp_binop_s<0x5F, "max", X86fmax>,
1742 basic_sse12_fp_binop_p<0x5F, "max", X86fmax>,
1743 basic_sse12_fp_binop_s_int<0x5F, "max">,
1744 basic_sse12_fp_binop_p_int<0x5F, "max">;
1745 defm MIN : basic_sse12_fp_binop_s<0x5D, "min", X86fmin>,
1746 basic_sse12_fp_binop_p<0x5D, "min", X86fmin>,
1747 basic_sse12_fp_binop_s_int<0x5D, "min">,
1748 basic_sse12_fp_binop_p_int<0x5D, "min">;
1749 }
Bruno Cardoso Lopesd7f9cc42010-06-18 01:12:56 +00001750}
Bill Wendlingddd35322007-05-02 23:11:52 +00001751
Bruno Cardoso Lopesb22dc702010-06-29 01:33:09 +00001752/// Unop Arithmetic
Dan Gohman20382522007-07-10 00:05:58 +00001753/// In addition, we also have a special variant of the scalar form here to
1754/// represent the associated intrinsic operation. This form is unlike the
1755/// plain scalar form, in that it takes an entire vector (instead of a
1756/// scalar) and leaves the top elements undefined.
1757///
1758/// And, we have a special variant form for a full-vector intrinsic form.
Bruno Cardoso Lopesb22dc702010-06-29 01:33:09 +00001759
1760/// sse1_fp_unop_s - SSE1 unops in scalar form.
1761multiclass sse1_fp_unop_s<bits<8> opc, string OpcodeStr,
Bruno Cardoso Lopesea864232010-06-29 17:26:30 +00001762 SDNode OpNode, Intrinsic F32Int> {
Evan Cheng64d80e32007-07-19 01:14:50 +00001763 def SSr : SSI<opc, MRMSrcReg, (outs FR32:$dst), (ins FR32:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001764 !strconcat(OpcodeStr, "ss\t{$src, $dst|$dst, $src}"),
Bruno Cardoso Lopesb22dc702010-06-29 01:33:09 +00001765 [(set FR32:$dst, (OpNode FR32:$src))]>;
Dan Gohmancfbf0ed2010-07-12 20:46:04 +00001766 // For scalar unary operations, fold a load into the operation
1767 // only in OptForSize mode. It eliminates an instruction, but it also
1768 // eliminates a whole-register clobber (the load), so it introduces a
1769 // partial register update condition.
Evan Cheng400073d2009-12-18 07:40:29 +00001770 def SSm : I<opc, MRMSrcMem, (outs FR32:$dst), (ins f32mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001771 !strconcat(OpcodeStr, "ss\t{$src, $dst|$dst, $src}"),
Evan Cheng400073d2009-12-18 07:40:29 +00001772 [(set FR32:$dst, (OpNode (load addr:$src)))]>, XS,
Evan Chengb1f49812009-12-22 17:47:23 +00001773 Requires<[HasSSE1, OptForSize]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001774 def SSr_Int : SSI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001775 !strconcat(OpcodeStr, "ss\t{$src, $dst|$dst, $src}"),
Bruno Cardoso Lopesb22dc702010-06-29 01:33:09 +00001776 [(set VR128:$dst, (F32Int VR128:$src))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001777 def SSm_Int : SSI<opc, MRMSrcMem, (outs VR128:$dst), (ins ssmem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001778 !strconcat(OpcodeStr, "ss\t{$src, $dst|$dst, $src}"),
Dan Gohman20382522007-07-10 00:05:58 +00001779 [(set VR128:$dst, (F32Int sse_load_f32:$src))]>;
Bruno Cardoso Lopesb22dc702010-06-29 01:33:09 +00001780}
Dan Gohman20382522007-07-10 00:05:58 +00001781
Bruno Cardoso Lopesea864232010-06-29 17:26:30 +00001782/// sse1_fp_unop_s_avx - AVX SSE1 unops in scalar form.
1783multiclass sse1_fp_unop_s_avx<bits<8> opc, string OpcodeStr,
1784 SDNode OpNode, Intrinsic F32Int> {
1785 def SSr : SSI<opc, MRMSrcReg, (outs FR32:$dst), (ins FR32:$src1, FR32:$src2),
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00001786 !strconcat(OpcodeStr,
Bruno Cardoso Lopesea864232010-06-29 17:26:30 +00001787 "ss\t{$src2, $src1, $dst|$dst, $src1, $src2}"), []>;
1788 def SSm : I<opc, MRMSrcMem, (outs FR32:$dst), (ins FR32:$src1, f32mem:$src2),
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00001789 !strconcat(OpcodeStr,
Bruno Cardoso Lopesea864232010-06-29 17:26:30 +00001790 "ss\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00001791 []>, XS, Requires<[HasAVX, OptForSize]>;
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00001792 def SSr_Int : SSI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
1793 !strconcat(OpcodeStr,
1794 "ss\t{$src, $dst, $dst|$dst, $dst, $src}"),
1795 [(set VR128:$dst, (F32Int VR128:$src))]>;
1796 def SSm_Int : SSI<opc, MRMSrcMem, (outs VR128:$dst), (ins ssmem:$src),
1797 !strconcat(OpcodeStr,
1798 "ss\t{$src, $dst, $dst|$dst, $dst, $src}"),
1799 [(set VR128:$dst, (F32Int sse_load_f32:$src))]>;
Bruno Cardoso Lopesea864232010-06-29 17:26:30 +00001800}
1801
Bruno Cardoso Lopes69916232010-07-13 01:53:31 +00001802/// sse1_fp_unop_p - SSE1 unops in packed form.
1803multiclass sse1_fp_unop_p<bits<8> opc, string OpcodeStr, SDNode OpNode> {
1804 def PSr : PSI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
1805 !strconcat(OpcodeStr, "ps\t{$src, $dst|$dst, $src}"),
1806 [(set VR128:$dst, (v4f32 (OpNode VR128:$src)))]>;
1807 def PSm : PSI<opc, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
1808 !strconcat(OpcodeStr, "ps\t{$src, $dst|$dst, $src}"),
1809 [(set VR128:$dst, (OpNode (memopv4f32 addr:$src)))]>;
1810}
1811
1812/// sse1_fp_unop_p_y - AVX 256-bit SSE1 unops in packed form.
1813multiclass sse1_fp_unop_p_y<bits<8> opc, string OpcodeStr, SDNode OpNode> {
1814 def PSYr : PSI<opc, MRMSrcReg, (outs VR256:$dst), (ins VR256:$src),
1815 !strconcat(OpcodeStr, "ps\t{$src, $dst|$dst, $src}"),
1816 [(set VR256:$dst, (v8f32 (OpNode VR256:$src)))]>;
1817 def PSYm : PSI<opc, MRMSrcMem, (outs VR256:$dst), (ins f256mem:$src),
1818 !strconcat(OpcodeStr, "ps\t{$src, $dst|$dst, $src}"),
1819 [(set VR256:$dst, (OpNode (memopv8f32 addr:$src)))]>;
1820}
1821
1822/// sse1_fp_unop_p_int - SSE1 intrinsics unops in packed forms.
1823multiclass sse1_fp_unop_p_int<bits<8> opc, string OpcodeStr,
1824 Intrinsic V4F32Int> {
1825 def PSr_Int : PSI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
1826 !strconcat(OpcodeStr, "ps\t{$src, $dst|$dst, $src}"),
1827 [(set VR128:$dst, (V4F32Int VR128:$src))]>;
1828 def PSm_Int : PSI<opc, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
1829 !strconcat(OpcodeStr, "ps\t{$src, $dst|$dst, $src}"),
1830 [(set VR128:$dst, (V4F32Int (memopv4f32 addr:$src)))]>;
1831}
1832
1833
Bruno Cardoso Lopesb22dc702010-06-29 01:33:09 +00001834/// sse2_fp_unop_s - SSE2 unops in scalar form.
1835multiclass sse2_fp_unop_s<bits<8> opc, string OpcodeStr,
1836 SDNode OpNode, Intrinsic F64Int> {
1837 def SDr : SDI<opc, MRMSrcReg, (outs FR64:$dst), (ins FR64:$src),
1838 !strconcat(OpcodeStr, "sd\t{$src, $dst|$dst, $src}"),
1839 [(set FR64:$dst, (OpNode FR64:$src))]>;
Dan Gohmancfbf0ed2010-07-12 20:46:04 +00001840 // See the comments in sse1_fp_unop_s for why this is OptForSize.
1841 def SDm : I<opc, MRMSrcMem, (outs FR64:$dst), (ins f64mem:$src),
Bruno Cardoso Lopesb22dc702010-06-29 01:33:09 +00001842 !strconcat(OpcodeStr, "sd\t{$src, $dst|$dst, $src}"),
Dan Gohmancfbf0ed2010-07-12 20:46:04 +00001843 [(set FR64:$dst, (OpNode (load addr:$src)))]>, XD,
1844 Requires<[HasSSE2, OptForSize]>;
Bruno Cardoso Lopesb22dc702010-06-29 01:33:09 +00001845 def SDr_Int : SDI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
1846 !strconcat(OpcodeStr, "sd\t{$src, $dst|$dst, $src}"),
1847 [(set VR128:$dst, (F64Int VR128:$src))]>;
1848 def SDm_Int : SDI<opc, MRMSrcMem, (outs VR128:$dst), (ins sdmem:$src),
1849 !strconcat(OpcodeStr, "sd\t{$src, $dst|$dst, $src}"),
1850 [(set VR128:$dst, (F64Int sse_load_f64:$src))]>;
1851}
1852
Bruno Cardoso Lopesea864232010-06-29 17:26:30 +00001853/// sse2_fp_unop_s_avx - AVX SSE2 unops in scalar form.
1854multiclass sse2_fp_unop_s_avx<bits<8> opc, string OpcodeStr,
1855 SDNode OpNode, Intrinsic F64Int> {
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00001856 def SDr : SDI<opc, MRMSrcReg, (outs FR64:$dst), (ins FR64:$src1, FR64:$src2),
1857 !strconcat(OpcodeStr,
1858 "sd\t{$src2, $src1, $dst|$dst, $src1, $src2}"), []>;
1859 def SDm : SDI<opc, MRMSrcMem, (outs FR64:$dst),
1860 (ins FR64:$src1, f64mem:$src2),
1861 !strconcat(OpcodeStr,
1862 "sd\t{$src2, $src1, $dst|$dst, $src1, $src2}"), []>;
1863 def SDr_Int : SDI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
1864 !strconcat(OpcodeStr, "sd\t{$src, $dst, $dst|$dst, $dst, $src}"),
1865 [(set VR128:$dst, (F64Int VR128:$src))]>;
1866 def SDm_Int : SDI<opc, MRMSrcMem, (outs VR128:$dst), (ins sdmem:$src),
1867 !strconcat(OpcodeStr, "sd\t{$src, $dst, $dst|$dst, $dst, $src}"),
1868 [(set VR128:$dst, (F64Int sse_load_f64:$src))]>;
Bruno Cardoso Lopesea864232010-06-29 17:26:30 +00001869}
1870
Bruno Cardoso Lopes69916232010-07-13 01:53:31 +00001871/// sse2_fp_unop_p - SSE2 unops in vector forms.
1872multiclass sse2_fp_unop_p<bits<8> opc, string OpcodeStr,
1873 SDNode OpNode> {
1874 def PDr : PDI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
1875 !strconcat(OpcodeStr, "pd\t{$src, $dst|$dst, $src}"),
1876 [(set VR128:$dst, (v2f64 (OpNode VR128:$src)))]>;
1877 def PDm : PDI<opc, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
1878 !strconcat(OpcodeStr, "pd\t{$src, $dst|$dst, $src}"),
1879 [(set VR128:$dst, (OpNode (memopv2f64 addr:$src)))]>;
1880}
1881
1882/// sse2_fp_unop_p_y - AVX SSE2 256-bit unops in vector forms.
1883multiclass sse2_fp_unop_p_y<bits<8> opc, string OpcodeStr, SDNode OpNode> {
1884 def PDYr : PDI<opc, MRMSrcReg, (outs VR256:$dst), (ins VR256:$src),
1885 !strconcat(OpcodeStr, "pd\t{$src, $dst|$dst, $src}"),
1886 [(set VR256:$dst, (v4f64 (OpNode VR256:$src)))]>;
1887 def PDYm : PDI<opc, MRMSrcMem, (outs VR256:$dst), (ins f256mem:$src),
1888 !strconcat(OpcodeStr, "pd\t{$src, $dst|$dst, $src}"),
1889 [(set VR256:$dst, (OpNode (memopv4f64 addr:$src)))]>;
1890}
1891
1892/// sse2_fp_unop_p_int - SSE2 intrinsic unops in vector forms.
1893multiclass sse2_fp_unop_p_int<bits<8> opc, string OpcodeStr,
1894 Intrinsic V2F64Int> {
1895 def PDr_Int : PDI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
1896 !strconcat(OpcodeStr, "pd\t{$src, $dst|$dst, $src}"),
1897 [(set VR128:$dst, (V2F64Int VR128:$src))]>;
1898 def PDm_Int : PDI<opc, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
1899 !strconcat(OpcodeStr, "pd\t{$src, $dst|$dst, $src}"),
1900 [(set VR128:$dst, (V2F64Int (memopv2f64 addr:$src)))]>;
1901}
1902
1903let isAsmParserOnly = 1, Predicates = [HasAVX] in {
Bruno Cardoso Lopesea864232010-06-29 17:26:30 +00001904 // Square root.
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00001905 defm VSQRT : sse1_fp_unop_s_avx<0x51, "vsqrt", fsqrt, int_x86_sse_sqrt_ss>,
1906 sse2_fp_unop_s_avx<0x51, "vsqrt", fsqrt, int_x86_sse2_sqrt_sd>,
Bruno Cardoso Lopes69916232010-07-13 01:53:31 +00001907 VEX_4V;
1908
1909 defm VSQRT : sse1_fp_unop_p<0x51, "vsqrt", fsqrt>,
1910 sse2_fp_unop_p<0x51, "vsqrt", fsqrt>,
1911 sse1_fp_unop_p_y<0x51, "vsqrt", fsqrt>,
1912 sse2_fp_unop_p_y<0x51, "vsqrt", fsqrt>,
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00001913 sse1_fp_unop_p_int<0x51, "vsqrt", int_x86_sse_sqrt_ps>,
1914 sse2_fp_unop_p_int<0x51, "vsqrt", int_x86_sse2_sqrt_pd>,
Bruno Cardoso Lopes69916232010-07-13 01:53:31 +00001915 VEX;
1916
Bruno Cardoso Lopesea864232010-06-29 17:26:30 +00001917 // Reciprocal approximations. Note that these typically require refinement
1918 // in order to obtain suitable precision.
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00001919 defm VRSQRT : sse1_fp_unop_s_avx<0x52, "vrsqrt", X86frsqrt,
Bruno Cardoso Lopesea864232010-06-29 17:26:30 +00001920 int_x86_sse_rsqrt_ss>, VEX_4V;
Bruno Cardoso Lopes69916232010-07-13 01:53:31 +00001921 defm VRSQRT : sse1_fp_unop_p<0x52, "vrsqrt", X86frsqrt>,
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00001922 sse1_fp_unop_p_y<0x52, "vrsqrt", X86frsqrt>,
1923 sse1_fp_unop_p_int<0x52, "vrsqrt", int_x86_sse_rsqrt_ps>, VEX;
Bruno Cardoso Lopes69916232010-07-13 01:53:31 +00001924
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00001925 defm VRCP : sse1_fp_unop_s_avx<0x53, "vrcp", X86frcp, int_x86_sse_rcp_ss>,
Bruno Cardoso Lopesea864232010-06-29 17:26:30 +00001926 VEX_4V;
Bruno Cardoso Lopes69916232010-07-13 01:53:31 +00001927 defm VRCP : sse1_fp_unop_p<0x53, "vrcp", X86frcp>,
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00001928 sse1_fp_unop_p_y<0x53, "vrcp", X86frcp>,
1929 sse1_fp_unop_p_int<0x53, "vrcp", int_x86_sse_rcp_ps>, VEX;
Bruno Cardoso Lopesea864232010-06-29 17:26:30 +00001930}
1931
Dan Gohman20382522007-07-10 00:05:58 +00001932// Square root.
Bruno Cardoso Lopesb22dc702010-06-29 01:33:09 +00001933defm SQRT : sse1_fp_unop_s<0x51, "sqrt", fsqrt, int_x86_sse_sqrt_ss>,
Bruno Cardoso Lopes69916232010-07-13 01:53:31 +00001934 sse1_fp_unop_p<0x51, "sqrt", fsqrt>,
1935 sse1_fp_unop_p_int<0x51, "sqrt", int_x86_sse_sqrt_ps>,
Bruno Cardoso Lopesb22dc702010-06-29 01:33:09 +00001936 sse2_fp_unop_s<0x51, "sqrt", fsqrt, int_x86_sse2_sqrt_sd>,
Bruno Cardoso Lopes69916232010-07-13 01:53:31 +00001937 sse2_fp_unop_p<0x51, "sqrt", fsqrt>,
1938 sse2_fp_unop_p_int<0x51, "sqrt", int_x86_sse2_sqrt_pd>;
Dan Gohman20382522007-07-10 00:05:58 +00001939
1940// Reciprocal approximations. Note that these typically require refinement
1941// in order to obtain suitable precision.
Bruno Cardoso Lopesb22dc702010-06-29 01:33:09 +00001942defm RSQRT : sse1_fp_unop_s<0x52, "rsqrt", X86frsqrt, int_x86_sse_rsqrt_ss>,
Bruno Cardoso Lopes69916232010-07-13 01:53:31 +00001943 sse1_fp_unop_p<0x52, "rsqrt", X86frsqrt>,
1944 sse1_fp_unop_p_int<0x52, "rsqrt", int_x86_sse_rsqrt_ps>;
Bruno Cardoso Lopesb22dc702010-06-29 01:33:09 +00001945defm RCP : sse1_fp_unop_s<0x53, "rcp", X86frcp, int_x86_sse_rcp_ss>,
Bruno Cardoso Lopes69916232010-07-13 01:53:31 +00001946 sse1_fp_unop_p<0x53, "rcp", X86frcp>,
1947 sse1_fp_unop_p_int<0x53, "rcp", int_x86_sse_rcp_ps>;
Dan Gohman20382522007-07-10 00:05:58 +00001948
Bruno Cardoso Lopes147b7ca2010-06-29 20:35:48 +00001949// There is no f64 version of the reciprocal approximation instructions.
1950
Bruno Cardoso Lopesde173ca2010-06-29 17:42:37 +00001951//===----------------------------------------------------------------------===//
1952// SSE 1 & 2 - Non-temporal stores
1953//===----------------------------------------------------------------------===//
Bill Wendlingddd35322007-05-02 23:11:52 +00001954
Bruno Cardoso Lopes721ef732010-06-29 18:22:01 +00001955let isAsmParserOnly = 1 in {
1956 def VMOVNTPSmr_Int : VPSI<0x2B, MRMDestMem, (outs),
1957 (ins i128mem:$dst, VR128:$src),
1958 "movntps\t{$src, $dst|$dst, $src}",
1959 [(int_x86_sse_movnt_ps addr:$dst, VR128:$src)]>, VEX;
1960 def VMOVNTPDmr_Int : VPDI<0x2B, MRMDestMem, (outs),
1961 (ins i128mem:$dst, VR128:$src),
1962 "movntpd\t{$src, $dst|$dst, $src}",
1963 [(int_x86_sse2_movnt_pd addr:$dst, VR128:$src)]>, VEX;
1964
1965 let ExeDomain = SSEPackedInt in
1966 def VMOVNTDQmr_Int : VPDI<0xE7, MRMDestMem, (outs),
1967 (ins f128mem:$dst, VR128:$src),
1968 "movntdq\t{$src, $dst|$dst, $src}",
1969 [(int_x86_sse2_movnt_dq addr:$dst, VR128:$src)]>, VEX;
1970
1971 let AddedComplexity = 400 in { // Prefer non-temporal versions
1972 def VMOVNTPSmr : VPSI<0x2B, MRMDestMem, (outs),
1973 (ins f128mem:$dst, VR128:$src),
1974 "movntps\t{$src, $dst|$dst, $src}",
1975 [(alignednontemporalstore (v4f32 VR128:$src),
1976 addr:$dst)]>, VEX;
1977 def VMOVNTPDmr : VPDI<0x2B, MRMDestMem, (outs),
1978 (ins f128mem:$dst, VR128:$src),
1979 "movntpd\t{$src, $dst|$dst, $src}",
1980 [(alignednontemporalstore (v2f64 VR128:$src),
1981 addr:$dst)]>, VEX;
1982 def VMOVNTDQ_64mr : VPDI<0xE7, MRMDestMem, (outs),
1983 (ins f128mem:$dst, VR128:$src),
1984 "movntdq\t{$src, $dst|$dst, $src}",
1985 [(alignednontemporalstore (v2f64 VR128:$src),
1986 addr:$dst)]>, VEX;
1987 let ExeDomain = SSEPackedInt in
1988 def VMOVNTDQmr : VPDI<0xE7, MRMDestMem, (outs),
1989 (ins f128mem:$dst, VR128:$src),
1990 "movntdq\t{$src, $dst|$dst, $src}",
1991 [(alignednontemporalstore (v4f32 VR128:$src),
1992 addr:$dst)]>, VEX;
Bruno Cardoso Lopesd52e78e2010-07-09 21:42:42 +00001993
1994 def VMOVNTPSYmr : VPSI<0x2B, MRMDestMem, (outs),
1995 (ins f256mem:$dst, VR256:$src),
1996 "movntps\t{$src, $dst|$dst, $src}",
1997 [(alignednontemporalstore (v8f32 VR256:$src),
1998 addr:$dst)]>, VEX;
1999 def VMOVNTPDYmr : VPDI<0x2B, MRMDestMem, (outs),
2000 (ins f256mem:$dst, VR256:$src),
2001 "movntpd\t{$src, $dst|$dst, $src}",
2002 [(alignednontemporalstore (v4f64 VR256:$src),
2003 addr:$dst)]>, VEX;
2004 def VMOVNTDQY_64mr : VPDI<0xE7, MRMDestMem, (outs),
2005 (ins f256mem:$dst, VR256:$src),
2006 "movntdq\t{$src, $dst|$dst, $src}",
2007 [(alignednontemporalstore (v4f64 VR256:$src),
2008 addr:$dst)]>, VEX;
2009 let ExeDomain = SSEPackedInt in
2010 def VMOVNTDQYmr : VPDI<0xE7, MRMDestMem, (outs),
2011 (ins f256mem:$dst, VR256:$src),
2012 "movntdq\t{$src, $dst|$dst, $src}",
2013 [(alignednontemporalstore (v8f32 VR256:$src),
2014 addr:$dst)]>, VEX;
Bruno Cardoso Lopes721ef732010-06-29 18:22:01 +00002015 }
2016}
2017
David Greene8939b0d2010-02-16 20:50:18 +00002018def MOVNTPSmr_Int : PSI<0x2B, MRMDestMem, (outs), (ins i128mem:$dst, VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002019 "movntps\t{$src, $dst|$dst, $src}",
Bill Wendlingddd35322007-05-02 23:11:52 +00002020 [(int_x86_sse_movnt_ps addr:$dst, VR128:$src)]>;
Bruno Cardoso Lopesde173ca2010-06-29 17:42:37 +00002021def MOVNTPDmr_Int : PDI<0x2B, MRMDestMem, (outs), (ins i128mem:$dst, VR128:$src),
2022 "movntpd\t{$src, $dst|$dst, $src}",
2023 [(int_x86_sse2_movnt_pd addr:$dst, VR128:$src)]>;
Bill Wendlingddd35322007-05-02 23:11:52 +00002024
Bruno Cardoso Lopes721ef732010-06-29 18:22:01 +00002025let ExeDomain = SSEPackedInt in
2026def MOVNTDQmr_Int : PDI<0xE7, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
2027 "movntdq\t{$src, $dst|$dst, $src}",
2028 [(int_x86_sse2_movnt_dq addr:$dst, VR128:$src)]>;
2029
David Greene8939b0d2010-02-16 20:50:18 +00002030let AddedComplexity = 400 in { // Prefer non-temporal versions
2031def MOVNTPSmr : PSI<0x2B, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
2032 "movntps\t{$src, $dst|$dst, $src}",
2033 [(alignednontemporalstore (v4f32 VR128:$src), addr:$dst)]>;
Bruno Cardoso Lopesde173ca2010-06-29 17:42:37 +00002034def MOVNTPDmr : PDI<0x2B, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
2035 "movntpd\t{$src, $dst|$dst, $src}",
2036 [(alignednontemporalstore(v2f64 VR128:$src), addr:$dst)]>;
David Greene8939b0d2010-02-16 20:50:18 +00002037
2038def MOVNTDQ_64mr : PDI<0xE7, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
2039 "movntdq\t{$src, $dst|$dst, $src}",
2040 [(alignednontemporalstore (v2f64 VR128:$src), addr:$dst)]>;
2041
Bruno Cardoso Lopes721ef732010-06-29 18:22:01 +00002042let ExeDomain = SSEPackedInt in
2043def MOVNTDQmr : PDI<0xE7, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
2044 "movntdq\t{$src, $dst|$dst, $src}",
2045 [(alignednontemporalstore (v4f32 VR128:$src), addr:$dst)]>;
2046
2047// There is no AVX form for instructions below this point
David Greene8939b0d2010-02-16 20:50:18 +00002048def MOVNTImr : I<0xC3, MRMDestMem, (outs), (ins i32mem:$dst, GR32:$src),
2049 "movnti\t{$src, $dst|$dst, $src}",
2050 [(nontemporalstore (i32 GR32:$src), addr:$dst)]>,
2051 TB, Requires<[HasSSE2]>;
2052
2053def MOVNTI_64mr : RI<0xC3, MRMDestMem, (outs), (ins i64mem:$dst, GR64:$src),
2054 "movnti\t{$src, $dst|$dst, $src}",
2055 [(nontemporalstore (i64 GR64:$src), addr:$dst)]>,
2056 TB, Requires<[HasSSE2]>;
Bruno Cardoso Lopesde173ca2010-06-29 17:42:37 +00002057
David Greene8939b0d2010-02-16 20:50:18 +00002058}
Bruno Cardoso Lopesde173ca2010-06-29 17:42:37 +00002059def MOVNTImr_Int : I<0xC3, MRMDestMem, (outs), (ins i32mem:$dst, GR32:$src),
2060 "movnti\t{$src, $dst|$dst, $src}",
2061 [(int_x86_sse2_movnt_i addr:$dst, GR32:$src)]>,
2062 TB, Requires<[HasSSE2]>;
2063
2064//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes147b7ca2010-06-29 20:35:48 +00002065// SSE 1 & 2 - Misc Instructions (No AVX form)
Bruno Cardoso Lopesde173ca2010-06-29 17:42:37 +00002066//===----------------------------------------------------------------------===//
2067
2068// Prefetch intrinsic.
2069def PREFETCHT0 : PSI<0x18, MRM1m, (outs), (ins i8mem:$src),
2070 "prefetcht0\t$src", [(prefetch addr:$src, imm, (i32 3))]>;
2071def PREFETCHT1 : PSI<0x18, MRM2m, (outs), (ins i8mem:$src),
2072 "prefetcht1\t$src", [(prefetch addr:$src, imm, (i32 2))]>;
2073def PREFETCHT2 : PSI<0x18, MRM3m, (outs), (ins i8mem:$src),
2074 "prefetcht2\t$src", [(prefetch addr:$src, imm, (i32 1))]>;
2075def PREFETCHNTA : PSI<0x18, MRM0m, (outs), (ins i8mem:$src),
2076 "prefetchnta\t$src", [(prefetch addr:$src, imm, (i32 0))]>;
2077
Bill Wendlingddd35322007-05-02 23:11:52 +00002078// Load, store, and memory fence
Dan Gohmanee5673b2010-05-20 01:23:41 +00002079def SFENCE : I<0xAE, MRM_F8, (outs), (ins), "sfence", [(int_x86_sse_sfence)]>,
2080 TB, Requires<[HasSSE1]>;
Eric Christopher9a9d2752010-07-22 02:48:34 +00002081def : Pat<(X86SFence), (SFENCE)>;
Bill Wendlingddd35322007-05-02 23:11:52 +00002082
Bill Wendlingddd35322007-05-02 23:11:52 +00002083// Alias instructions that map zero vector to pxor / xorp* for sse.
Dan Gohman15511cf2008-12-03 18:15:48 +00002084// We set canFoldAsLoad because this can be converted to a constant-pool
Dan Gohman62c939d2008-12-03 05:21:24 +00002085// load of an all-zeros value if folding it would be beneficial.
Chris Lattner28c1d292010-02-05 21:30:49 +00002086// FIXME: Change encoding to pseudo!
Daniel Dunbar7417b762009-08-11 22:17:52 +00002087let isReMaterializable = 1, isAsCheapAsAMove = 1, canFoldAsLoad = 1,
Jakob Stoklund Olesend363b4e2010-03-31 00:40:13 +00002088 isCodeGenOnly = 1 in {
2089def V_SET0PS : PSI<0x57, MRMInitReg, (outs VR128:$dst), (ins), "",
2090 [(set VR128:$dst, (v4f32 immAllZerosV))]>;
2091def V_SET0PD : PDI<0x57, MRMInitReg, (outs VR128:$dst), (ins), "",
2092 [(set VR128:$dst, (v2f64 immAllZerosV))]>;
2093let ExeDomain = SSEPackedInt in
2094def V_SET0PI : PDI<0xEF, MRMInitReg, (outs VR128:$dst), (ins), "",
Chris Lattner8a594482007-11-25 00:24:49 +00002095 [(set VR128:$dst, (v4i32 immAllZerosV))]>;
Jakob Stoklund Olesend363b4e2010-03-31 00:40:13 +00002096}
Bill Wendlingddd35322007-05-02 23:11:52 +00002097
Jakob Stoklund Olesend363b4e2010-03-31 00:40:13 +00002098def : Pat<(v2i64 immAllZerosV), (V_SET0PI)>;
2099def : Pat<(v8i16 immAllZerosV), (V_SET0PI)>;
2100def : Pat<(v16i8 immAllZerosV), (V_SET0PI)>;
Evan Chengc8e3b142008-03-12 07:02:50 +00002101
Dan Gohman874cada2010-02-28 00:17:42 +00002102def : Pat<(f32 (vector_extract (v4f32 VR128:$src), (iPTR 0))),
Jakob Stoklund Olesen3458e9e2010-05-24 14:48:17 +00002103 (f32 (EXTRACT_SUBREG (v4f32 VR128:$src), sub_ss))>;
Bill Wendlingddd35322007-05-02 23:11:52 +00002104
Bruno Cardoso Lopes147b7ca2010-06-29 20:35:48 +00002105//===----------------------------------------------------------------------===//
2106// SSE 1 & 2 - Load/Store XCSR register
2107//===----------------------------------------------------------------------===//
2108
2109let isAsmParserOnly = 1 in {
2110 def VLDMXCSR : VPSI<0xAE, MRM2m, (outs), (ins i32mem:$src),
2111 "ldmxcsr\t$src", [(int_x86_sse_ldmxcsr addr:$src)]>, VEX;
2112 def VSTMXCSR : VPSI<0xAE, MRM3m, (outs), (ins i32mem:$dst),
2113 "stmxcsr\t$dst", [(int_x86_sse_stmxcsr addr:$dst)]>, VEX;
2114}
2115
2116def LDMXCSR : PSI<0xAE, MRM2m, (outs), (ins i32mem:$src),
2117 "ldmxcsr\t$src", [(int_x86_sse_ldmxcsr addr:$src)]>;
2118def STMXCSR : PSI<0xAE, MRM3m, (outs), (ins i32mem:$dst),
2119 "stmxcsr\t$dst", [(int_x86_sse_stmxcsr addr:$dst)]>;
2120
Bruno Cardoso Lopes2c818072010-06-29 22:12:16 +00002121//===---------------------------------------------------------------------===//
2122// SSE2 - Move Aligned/Unaligned Packed Integer Instructions
2123//===---------------------------------------------------------------------===//
Bruno Cardoso Lopes2b691432010-07-21 23:53:50 +00002124
Bruno Cardoso Lopes8d3cebc2010-06-29 21:25:12 +00002125let ExeDomain = SSEPackedInt in { // SSE integer instructions
Bill Wendlingddd35322007-05-02 23:11:52 +00002126
Bruno Cardoso Lopes8d3cebc2010-06-29 21:25:12 +00002127let isAsmParserOnly = 1 in {
Bruno Cardoso Lopes2b691432010-07-21 23:53:50 +00002128 let neverHasSideEffects = 1 in {
2129 def VMOVDQArr : VPDI<0x6F, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
2130 "movdqa\t{$src, $dst|$dst, $src}", []>, VEX;
2131 def VMOVDQAYrr : VPDI<0x6F, MRMSrcReg, (outs VR256:$dst), (ins VR256:$src),
2132 "movdqa\t{$src, $dst|$dst, $src}", []>, VEX;
2133 }
2134 def VMOVDQUrr : VPDI<0x6F, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
2135 "movdqu\t{$src, $dst|$dst, $src}", []>, XS, VEX;
2136 def VMOVDQUYrr : VPDI<0x6F, MRMSrcReg, (outs VR256:$dst), (ins VR256:$src),
2137 "movdqu\t{$src, $dst|$dst, $src}", []>, XS, VEX;
Bruno Cardoso Lopes8d3cebc2010-06-29 21:25:12 +00002138
2139 let canFoldAsLoad = 1, mayLoad = 1 in {
Bruno Cardoso Lopes2b691432010-07-21 23:53:50 +00002140 def VMOVDQArm : VPDI<0x6F, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
2141 "movdqa\t{$src, $dst|$dst, $src}", []>, VEX;
2142 def VMOVDQAYrm : VPDI<0x6F, MRMSrcMem, (outs VR256:$dst), (ins i256mem:$src),
2143 "movdqa\t{$src, $dst|$dst, $src}", []>, VEX;
2144 let Predicates = [HasAVX] in {
2145 def VMOVDQUrm : I<0x6F, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
2146 "vmovdqu\t{$src, $dst|$dst, $src}",[]>, XS, VEX;
2147 def VMOVDQUYrm : I<0x6F, MRMSrcMem, (outs VR256:$dst), (ins i256mem:$src),
2148 "vmovdqu\t{$src, $dst|$dst, $src}",[]>, XS, VEX;
2149 }
Bruno Cardoso Lopes8d3cebc2010-06-29 21:25:12 +00002150 }
2151
2152 let mayStore = 1 in {
Bruno Cardoso Lopes2b691432010-07-21 23:53:50 +00002153 def VMOVDQAmr : VPDI<0x7F, MRMDestMem, (outs),
2154 (ins i128mem:$dst, VR128:$src),
2155 "movdqa\t{$src, $dst|$dst, $src}", []>, VEX;
2156 def VMOVDQAYmr : VPDI<0x7F, MRMDestMem, (outs),
2157 (ins i256mem:$dst, VR256:$src),
2158 "movdqa\t{$src, $dst|$dst, $src}", []>, VEX;
2159 let Predicates = [HasAVX] in {
2160 def VMOVDQUmr : I<0x7F, MRMDestMem, (outs), (ins i128mem:$dst, VR128:$src),
2161 "vmovdqu\t{$src, $dst|$dst, $src}",[]>, XS, VEX;
2162 def VMOVDQUYmr : I<0x7F, MRMDestMem, (outs), (ins i256mem:$dst, VR256:$src),
2163 "vmovdqu\t{$src, $dst|$dst, $src}",[]>, XS, VEX;
2164 }
Bruno Cardoso Lopes8d3cebc2010-06-29 21:25:12 +00002165 }
2166}
2167
Chris Lattnerf77e0372008-01-11 06:59:07 +00002168let neverHasSideEffects = 1 in
Evan Cheng64d80e32007-07-19 01:14:50 +00002169def MOVDQArr : PDI<0x6F, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002170 "movdqa\t{$src, $dst|$dst, $src}", []>;
Bruno Cardoso Lopes8d3cebc2010-06-29 21:25:12 +00002171
2172let canFoldAsLoad = 1, mayLoad = 1 in {
Evan Cheng64d80e32007-07-19 01:14:50 +00002173def MOVDQArm : PDI<0x6F, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002174 "movdqa\t{$src, $dst|$dst, $src}",
Evan Chengb4162fd2007-07-20 00:27:43 +00002175 [/*(set VR128:$dst, (alignedloadv2i64 addr:$src))*/]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00002176def MOVDQUrm : I<0x6F, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002177 "movdqu\t{$src, $dst|$dst, $src}",
Evan Chengb4162fd2007-07-20 00:27:43 +00002178 [/*(set VR128:$dst, (loadv2i64 addr:$src))*/]>,
Evan Cheng9ab1ac52006-04-14 23:32:40 +00002179 XS, Requires<[HasSSE2]>;
Bruno Cardoso Lopes8d3cebc2010-06-29 21:25:12 +00002180}
2181
2182let mayStore = 1 in {
2183def MOVDQAmr : PDI<0x7F, MRMDestMem, (outs), (ins i128mem:$dst, VR128:$src),
2184 "movdqa\t{$src, $dst|$dst, $src}",
2185 [/*(alignedstore (v2i64 VR128:$src), addr:$dst)*/]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00002186def MOVDQUmr : I<0x7F, MRMDestMem, (outs), (ins i128mem:$dst, VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002187 "movdqu\t{$src, $dst|$dst, $src}",
Evan Chengb4162fd2007-07-20 00:27:43 +00002188 [/*(store (v2i64 VR128:$src), addr:$dst)*/]>,
Evan Cheng9ab1ac52006-04-14 23:32:40 +00002189 XS, Requires<[HasSSE2]>;
Bruno Cardoso Lopes8d3cebc2010-06-29 21:25:12 +00002190}
Evan Cheng24dc1f52006-03-23 07:44:07 +00002191
Dan Gohman4106f372007-07-18 20:23:34 +00002192// Intrinsic forms of MOVDQU load and store
Bruno Cardoso Lopes8d3cebc2010-06-29 21:25:12 +00002193let isAsmParserOnly = 1 in {
2194let canFoldAsLoad = 1 in
2195def VMOVDQUrm_Int : I<0x6F, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
2196 "vmovdqu\t{$src, $dst|$dst, $src}",
2197 [(set VR128:$dst, (int_x86_sse2_loadu_dq addr:$src))]>,
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00002198 XS, VEX, Requires<[HasAVX]>;
Bruno Cardoso Lopes8d3cebc2010-06-29 21:25:12 +00002199def VMOVDQUmr_Int : I<0x7F, MRMDestMem, (outs), (ins i128mem:$dst, VR128:$src),
2200 "vmovdqu\t{$src, $dst|$dst, $src}",
2201 [(int_x86_sse2_storeu_dq addr:$dst, VR128:$src)]>,
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00002202 XS, VEX, Requires<[HasAVX]>;
Bruno Cardoso Lopes8d3cebc2010-06-29 21:25:12 +00002203}
2204
Dan Gohman15511cf2008-12-03 18:15:48 +00002205let canFoldAsLoad = 1 in
Evan Cheng64d80e32007-07-19 01:14:50 +00002206def MOVDQUrm_Int : I<0x6F, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002207 "movdqu\t{$src, $dst|$dst, $src}",
Dan Gohman4106f372007-07-18 20:23:34 +00002208 [(set VR128:$dst, (int_x86_sse2_loadu_dq addr:$src))]>,
2209 XS, Requires<[HasSSE2]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00002210def MOVDQUmr_Int : I<0x7F, MRMDestMem, (outs), (ins i128mem:$dst, VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002211 "movdqu\t{$src, $dst|$dst, $src}",
Dan Gohman4106f372007-07-18 20:23:34 +00002212 [(int_x86_sse2_storeu_dq addr:$dst, VR128:$src)]>,
2213 XS, Requires<[HasSSE2]>;
Chris Lattner8139e282006-10-07 18:39:00 +00002214
Bruno Cardoso Lopes2c818072010-06-29 22:12:16 +00002215} // ExeDomain = SSEPackedInt
Bill Wendlingddd35322007-05-02 23:11:52 +00002216
Bruno Cardoso Lopes2c818072010-06-29 22:12:16 +00002217//===---------------------------------------------------------------------===//
2218// SSE2 - Packed Integer Arithmetic Instructions
2219//===---------------------------------------------------------------------===//
2220
2221let ExeDomain = SSEPackedInt in { // SSE integer instructions
2222
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002223multiclass PDI_binop_rm_int<bits<8> opc, string OpcodeStr, Intrinsic IntId,
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002224 bit IsCommutable = 0, bit Is2Addr = 1> {
2225 let isCommutable = IsCommutable in
Eric Christopher7e2f5aa2010-05-25 17:33:22 +00002226 def rr : PDI<opc, MRMSrcReg, (outs VR128:$dst),
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002227 (ins VR128:$src1, VR128:$src2),
2228 !if(Is2Addr,
2229 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2230 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
2231 [(set VR128:$dst, (IntId VR128:$src1, VR128:$src2))]>;
Eric Christopher7e2f5aa2010-05-25 17:33:22 +00002232 def rm : PDI<opc, MRMSrcMem, (outs VR128:$dst),
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002233 (ins VR128:$src1, i128mem:$src2),
2234 !if(Is2Addr,
2235 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2236 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
2237 [(set VR128:$dst, (IntId VR128:$src1,
2238 (bitconvert (memopv2i64 addr:$src2))))]>;
Chris Lattner8139e282006-10-07 18:39:00 +00002239}
Chris Lattner8139e282006-10-07 18:39:00 +00002240
Evan Cheng22b942a2008-05-03 00:52:09 +00002241multiclass PDI_binop_rmi_int<bits<8> opc, bits<8> opc2, Format ImmForm,
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002242 string OpcodeStr, Intrinsic IntId,
2243 Intrinsic IntId2, bit Is2Addr = 1> {
Eric Christopher7e2f5aa2010-05-25 17:33:22 +00002244 def rr : PDI<opc, MRMSrcReg, (outs VR128:$dst),
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002245 (ins VR128:$src1, VR128:$src2),
2246 !if(Is2Addr,
2247 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2248 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
2249 [(set VR128:$dst, (IntId VR128:$src1, VR128:$src2))]>;
Sean Callanan108934c2009-12-18 00:01:26 +00002250 def rm : PDI<opc, MRMSrcMem, (outs VR128:$dst),
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002251 (ins VR128:$src1, i128mem:$src2),
2252 !if(Is2Addr,
2253 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2254 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
2255 [(set VR128:$dst, (IntId VR128:$src1,
Eric Christopher44b93ff2009-07-31 20:07:27 +00002256 (bitconvert (memopv2i64 addr:$src2))))]>;
Eric Christopher7e2f5aa2010-05-25 17:33:22 +00002257 def ri : PDIi8<opc2, ImmForm, (outs VR128:$dst),
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002258 (ins VR128:$src1, i32i8imm:$src2),
2259 !if(Is2Addr,
2260 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2261 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
2262 [(set VR128:$dst, (IntId2 VR128:$src1, (i32 imm:$src2)))]>;
Evan Cheng22b942a2008-05-03 00:52:09 +00002263}
2264
Chris Lattner7c47f9a2006-10-07 19:14:49 +00002265/// PDI_binop_rm - Simple SSE2 binary operator.
2266multiclass PDI_binop_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002267 ValueType OpVT, bit IsCommutable = 0, bit Is2Addr = 1> {
2268 let isCommutable = IsCommutable in
Eric Christopher7e2f5aa2010-05-25 17:33:22 +00002269 def rr : PDI<opc, MRMSrcReg, (outs VR128:$dst),
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002270 (ins VR128:$src1, VR128:$src2),
2271 !if(Is2Addr,
2272 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2273 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
2274 [(set VR128:$dst, (OpVT (OpNode VR128:$src1, VR128:$src2)))]>;
Eric Christopher7e2f5aa2010-05-25 17:33:22 +00002275 def rm : PDI<opc, MRMSrcMem, (outs VR128:$dst),
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002276 (ins VR128:$src1, i128mem:$src2),
2277 !if(Is2Addr,
2278 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2279 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
2280 [(set VR128:$dst, (OpVT (OpNode VR128:$src1,
Eric Christopher44b93ff2009-07-31 20:07:27 +00002281 (bitconvert (memopv2i64 addr:$src2)))))]>;
Chris Lattner7c47f9a2006-10-07 19:14:49 +00002282}
Chris Lattner70f4f2e2006-10-07 19:34:33 +00002283
2284/// PDI_binop_rm_v2i64 - Simple SSE2 binary operator whose type is v2i64.
2285///
2286/// FIXME: we could eliminate this and use PDI_binop_rm instead if tblgen knew
2287/// to collapse (bitconvert VT to VT) into its operand.
2288///
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002289multiclass PDI_binop_rm_v2i64<bits<8> opc, string OpcodeStr, SDNode OpNode,
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002290 bit IsCommutable = 0, bit Is2Addr = 1> {
2291 let isCommutable = IsCommutable in
Eric Christopher44b93ff2009-07-31 20:07:27 +00002292 def rr : PDI<opc, MRMSrcReg, (outs VR128:$dst),
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002293 (ins VR128:$src1, VR128:$src2),
2294 !if(Is2Addr,
2295 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2296 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
2297 [(set VR128:$dst, (v2i64 (OpNode VR128:$src1, VR128:$src2)))]>;
Eric Christopher44b93ff2009-07-31 20:07:27 +00002298 def rm : PDI<opc, MRMSrcMem, (outs VR128:$dst),
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002299 (ins VR128:$src1, i128mem:$src2),
2300 !if(Is2Addr,
2301 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2302 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
2303 [(set VR128:$dst, (OpNode VR128:$src1, (memopv2i64 addr:$src2)))]>;
Chris Lattner70f4f2e2006-10-07 19:34:33 +00002304}
Chris Lattner7c47f9a2006-10-07 19:14:49 +00002305
Jakob Stoklund Olesen4a2a6e72010-03-25 18:52:04 +00002306} // ExeDomain = SSEPackedInt
Chris Lattner7c47f9a2006-10-07 19:14:49 +00002307
2308// 128-bit Integer Arithmetic
2309
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00002310let isAsmParserOnly = 1, Predicates = [HasAVX] in {
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002311defm VPADDB : PDI_binop_rm<0xFC, "vpaddb", add, v16i8, 1, 0 /*3addr*/>, VEX_4V;
2312defm VPADDW : PDI_binop_rm<0xFD, "vpaddw", add, v8i16, 1, 0>, VEX_4V;
2313defm VPADDD : PDI_binop_rm<0xFE, "vpaddd", add, v4i32, 1, 0>, VEX_4V;
2314defm VPADDQ : PDI_binop_rm_v2i64<0xD4, "vpaddq", add, 1, 0>, VEX_4V;
2315defm VPMULLW : PDI_binop_rm<0xD5, "vpmullw", mul, v8i16, 1, 0>, VEX_4V;
2316defm VPSUBB : PDI_binop_rm<0xF8, "vpsubb", sub, v16i8, 0, 0>, VEX_4V;
2317defm VPSUBW : PDI_binop_rm<0xF9, "vpsubw", sub, v8i16, 0, 0>, VEX_4V;
2318defm VPSUBD : PDI_binop_rm<0xFA, "vpsubd", sub, v4i32, 0, 0>, VEX_4V;
2319defm VPSUBQ : PDI_binop_rm_v2i64<0xFB, "vpsubq", sub, 0, 0>, VEX_4V;
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002320
2321// Intrinsic forms
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002322defm VPSUBSB : PDI_binop_rm_int<0xE8, "vpsubsb" , int_x86_sse2_psubs_b, 0, 0>,
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002323 VEX_4V;
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002324defm VPSUBSW : PDI_binop_rm_int<0xE9, "vpsubsw" , int_x86_sse2_psubs_w, 0, 0>,
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002325 VEX_4V;
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002326defm VPSUBUSB : PDI_binop_rm_int<0xD8, "vpsubusb", int_x86_sse2_psubus_b, 0, 0>,
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002327 VEX_4V;
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002328defm VPSUBUSW : PDI_binop_rm_int<0xD9, "vpsubusw", int_x86_sse2_psubus_w, 0, 0>,
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002329 VEX_4V;
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002330defm VPADDSB : PDI_binop_rm_int<0xEC, "vpaddsb" , int_x86_sse2_padds_b, 1, 0>,
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002331 VEX_4V;
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002332defm VPADDSW : PDI_binop_rm_int<0xED, "vpaddsw" , int_x86_sse2_padds_w, 1, 0>,
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002333 VEX_4V;
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002334defm VPADDUSB : PDI_binop_rm_int<0xDC, "vpaddusb", int_x86_sse2_paddus_b, 1, 0>,
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002335 VEX_4V;
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002336defm VPADDUSW : PDI_binop_rm_int<0xDD, "vpaddusw", int_x86_sse2_paddus_w, 1, 0>,
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002337 VEX_4V;
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002338defm VPMULHUW : PDI_binop_rm_int<0xE4, "vpmulhuw", int_x86_sse2_pmulhu_w, 1, 0>,
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002339 VEX_4V;
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002340defm VPMULHW : PDI_binop_rm_int<0xE5, "vpmulhw" , int_x86_sse2_pmulh_w, 1, 0>,
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002341 VEX_4V;
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002342defm VPMULUDQ : PDI_binop_rm_int<0xF4, "vpmuludq", int_x86_sse2_pmulu_dq, 1, 0>,
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002343 VEX_4V;
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002344defm VPMADDWD : PDI_binop_rm_int<0xF5, "vpmaddwd", int_x86_sse2_pmadd_wd, 1, 0>,
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002345 VEX_4V;
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002346defm VPAVGB : PDI_binop_rm_int<0xE0, "vpavgb", int_x86_sse2_pavg_b, 1, 0>,
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002347 VEX_4V;
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002348defm VPAVGW : PDI_binop_rm_int<0xE3, "vpavgw", int_x86_sse2_pavg_w, 1, 0>,
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002349 VEX_4V;
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002350defm VPMINUB : PDI_binop_rm_int<0xDA, "vpminub", int_x86_sse2_pminu_b, 1, 0>,
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002351 VEX_4V;
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002352defm VPMINSW : PDI_binop_rm_int<0xEA, "vpminsw", int_x86_sse2_pmins_w, 1, 0>,
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002353 VEX_4V;
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002354defm VPMAXUB : PDI_binop_rm_int<0xDE, "vpmaxub", int_x86_sse2_pmaxu_b, 1, 0>,
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002355 VEX_4V;
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002356defm VPMAXSW : PDI_binop_rm_int<0xEE, "vpmaxsw", int_x86_sse2_pmaxs_w, 1, 0>,
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002357 VEX_4V;
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002358defm VPSADBW : PDI_binop_rm_int<0xF6, "vpsadbw", int_x86_sse2_psad_bw, 1, 0>,
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002359 VEX_4V;
2360}
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002361
Bruno Cardoso Lopes2c818072010-06-29 22:12:16 +00002362let Constraints = "$src1 = $dst" in {
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002363defm PADDB : PDI_binop_rm<0xFC, "paddb", add, v16i8, 1>;
2364defm PADDW : PDI_binop_rm<0xFD, "paddw", add, v8i16, 1>;
2365defm PADDD : PDI_binop_rm<0xFE, "paddd", add, v4i32, 1>;
2366defm PADDQ : PDI_binop_rm_v2i64<0xD4, "paddq", add, 1>;
2367defm PMULLW : PDI_binop_rm<0xD5, "pmullw", mul, v8i16, 1>;
Chris Lattner7c47f9a2006-10-07 19:14:49 +00002368defm PSUBB : PDI_binop_rm<0xF8, "psubb", sub, v16i8>;
2369defm PSUBW : PDI_binop_rm<0xF9, "psubw", sub, v8i16>;
2370defm PSUBD : PDI_binop_rm<0xFA, "psubd", sub, v4i32>;
Chris Lattner70f4f2e2006-10-07 19:34:33 +00002371defm PSUBQ : PDI_binop_rm_v2i64<0xFB, "psubq", sub>;
Evan Cheng49ac1bf2006-04-13 00:43:35 +00002372
Bruno Cardoso Lopes2c818072010-06-29 22:12:16 +00002373// Intrinsic forms
Chris Lattner45e123c2006-10-07 19:02:31 +00002374defm PSUBSB : PDI_binop_rm_int<0xE8, "psubsb" , int_x86_sse2_psubs_b>;
2375defm PSUBSW : PDI_binop_rm_int<0xE9, "psubsw" , int_x86_sse2_psubs_w>;
2376defm PSUBUSB : PDI_binop_rm_int<0xD8, "psubusb", int_x86_sse2_psubus_b>;
2377defm PSUBUSW : PDI_binop_rm_int<0xD9, "psubusw", int_x86_sse2_psubus_w>;
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002378defm PADDSB : PDI_binop_rm_int<0xEC, "paddsb" , int_x86_sse2_padds_b, 1>;
2379defm PADDSW : PDI_binop_rm_int<0xED, "paddsw" , int_x86_sse2_padds_w, 1>;
2380defm PADDUSB : PDI_binop_rm_int<0xDC, "paddusb", int_x86_sse2_paddus_b, 1>;
2381defm PADDUSW : PDI_binop_rm_int<0xDD, "paddusw", int_x86_sse2_paddus_w, 1>;
2382defm PMULHUW : PDI_binop_rm_int<0xE4, "pmulhuw", int_x86_sse2_pmulhu_w, 1>;
2383defm PMULHW : PDI_binop_rm_int<0xE5, "pmulhw" , int_x86_sse2_pmulh_w, 1>;
2384defm PMULUDQ : PDI_binop_rm_int<0xF4, "pmuludq", int_x86_sse2_pmulu_dq, 1>;
2385defm PMADDWD : PDI_binop_rm_int<0xF5, "pmaddwd", int_x86_sse2_pmadd_wd, 1>;
2386defm PAVGB : PDI_binop_rm_int<0xE0, "pavgb", int_x86_sse2_pavg_b, 1>;
2387defm PAVGW : PDI_binop_rm_int<0xE3, "pavgw", int_x86_sse2_pavg_w, 1>;
2388defm PMINUB : PDI_binop_rm_int<0xDA, "pminub", int_x86_sse2_pminu_b, 1>;
2389defm PMINSW : PDI_binop_rm_int<0xEA, "pminsw", int_x86_sse2_pmins_w, 1>;
2390defm PMAXUB : PDI_binop_rm_int<0xDE, "pmaxub", int_x86_sse2_pmaxu_b, 1>;
2391defm PMAXSW : PDI_binop_rm_int<0xEE, "pmaxsw", int_x86_sse2_pmaxs_w, 1>;
2392defm PSADBW : PDI_binop_rm_int<0xF6, "psadbw", int_x86_sse2_psad_bw, 1>;
Evan Cheng49ac1bf2006-04-13 00:43:35 +00002393
Bruno Cardoso Lopes2c818072010-06-29 22:12:16 +00002394} // Constraints = "$src1 = $dst"
Evan Cheng00586942006-04-13 06:11:45 +00002395
Bruno Cardoso Lopes2c818072010-06-29 22:12:16 +00002396//===---------------------------------------------------------------------===//
2397// SSE2 - Packed Integer Logical Instructions
2398//===---------------------------------------------------------------------===//
Evan Cheng00586942006-04-13 06:11:45 +00002399
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00002400let isAsmParserOnly = 1, Predicates = [HasAVX] in {
Bruno Cardoso Lopes5a3a4762010-06-30 01:58:37 +00002401defm VPSLLW : PDI_binop_rmi_int<0xF1, 0x71, MRM6r, "vpsllw",
2402 int_x86_sse2_psll_w, int_x86_sse2_pslli_w, 0>,
2403 VEX_4V;
2404defm VPSLLD : PDI_binop_rmi_int<0xF2, 0x72, MRM6r, "vpslld",
2405 int_x86_sse2_psll_d, int_x86_sse2_pslli_d, 0>,
2406 VEX_4V;
2407defm VPSLLQ : PDI_binop_rmi_int<0xF3, 0x73, MRM6r, "vpsllq",
2408 int_x86_sse2_psll_q, int_x86_sse2_pslli_q, 0>,
2409 VEX_4V;
2410
2411defm VPSRLW : PDI_binop_rmi_int<0xD1, 0x71, MRM2r, "vpsrlw",
2412 int_x86_sse2_psrl_w, int_x86_sse2_psrli_w, 0>,
2413 VEX_4V;
2414defm VPSRLD : PDI_binop_rmi_int<0xD2, 0x72, MRM2r, "vpsrld",
2415 int_x86_sse2_psrl_d, int_x86_sse2_psrli_d, 0>,
2416 VEX_4V;
2417defm VPSRLQ : PDI_binop_rmi_int<0xD3, 0x73, MRM2r, "vpsrlq",
2418 int_x86_sse2_psrl_q, int_x86_sse2_psrli_q, 0>,
2419 VEX_4V;
2420
2421defm VPSRAW : PDI_binop_rmi_int<0xE1, 0x71, MRM4r, "vpsraw",
2422 int_x86_sse2_psra_w, int_x86_sse2_psrai_w, 0>,
2423 VEX_4V;
2424defm VPSRAD : PDI_binop_rmi_int<0xE2, 0x72, MRM4r, "vpsrad",
2425 int_x86_sse2_psra_d, int_x86_sse2_psrai_d, 0>,
2426 VEX_4V;
2427
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002428defm VPAND : PDI_binop_rm_v2i64<0xDB, "vpand", and, 1, 0>, VEX_4V;
2429defm VPOR : PDI_binop_rm_v2i64<0xEB, "vpor" , or, 1, 0>, VEX_4V;
2430defm VPXOR : PDI_binop_rm_v2i64<0xEF, "vpxor", xor, 1, 0>, VEX_4V;
Bruno Cardoso Lopes5a3a4762010-06-30 01:58:37 +00002431
2432let ExeDomain = SSEPackedInt in {
2433 let neverHasSideEffects = 1 in {
2434 // 128-bit logical shifts.
2435 def VPSLLDQri : PDIi8<0x73, MRM7r,
2436 (outs VR128:$dst), (ins VR128:$src1, i32i8imm:$src2),
2437 "vpslldq\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>,
2438 VEX_4V;
2439 def VPSRLDQri : PDIi8<0x73, MRM3r,
2440 (outs VR128:$dst), (ins VR128:$src1, i32i8imm:$src2),
2441 "vpsrldq\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>,
2442 VEX_4V;
2443 // PSRADQri doesn't exist in SSE[1-3].
2444 }
2445 def VPANDNrr : PDI<0xDF, MRMSrcReg,
2446 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
2447 "vpandn\t{$src2, $src1, $dst|$dst, $src1, $src2}",
2448 [(set VR128:$dst, (v2i64 (and (vnot VR128:$src1),
2449 VR128:$src2)))]>, VEX_4V;
2450
2451 def VPANDNrm : PDI<0xDF, MRMSrcMem,
2452 (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
2453 "vpandn\t{$src2, $src1, $dst|$dst, $src1, $src2}",
2454 [(set VR128:$dst, (v2i64 (and (vnot VR128:$src1),
2455 (memopv2i64 addr:$src2))))]>,
2456 VEX_4V;
2457}
2458}
2459
Bruno Cardoso Lopes2c818072010-06-29 22:12:16 +00002460let Constraints = "$src1 = $dst" in {
Evan Cheng22b942a2008-05-03 00:52:09 +00002461defm PSLLW : PDI_binop_rmi_int<0xF1, 0x71, MRM6r, "psllw",
2462 int_x86_sse2_psll_w, int_x86_sse2_pslli_w>;
2463defm PSLLD : PDI_binop_rmi_int<0xF2, 0x72, MRM6r, "pslld",
2464 int_x86_sse2_psll_d, int_x86_sse2_pslli_d>;
2465defm PSLLQ : PDI_binop_rmi_int<0xF3, 0x73, MRM6r, "psllq",
2466 int_x86_sse2_psll_q, int_x86_sse2_pslli_q>;
Chris Lattner77337992006-10-07 07:06:17 +00002467
Evan Cheng22b942a2008-05-03 00:52:09 +00002468defm PSRLW : PDI_binop_rmi_int<0xD1, 0x71, MRM2r, "psrlw",
2469 int_x86_sse2_psrl_w, int_x86_sse2_psrli_w>;
2470defm PSRLD : PDI_binop_rmi_int<0xD2, 0x72, MRM2r, "psrld",
2471 int_x86_sse2_psrl_d, int_x86_sse2_psrli_d>;
Nate Begeman32097bd2008-05-13 17:52:09 +00002472defm PSRLQ : PDI_binop_rmi_int<0xD3, 0x73, MRM2r, "psrlq",
Evan Cheng22b942a2008-05-03 00:52:09 +00002473 int_x86_sse2_psrl_q, int_x86_sse2_psrli_q>;
Chris Lattner77337992006-10-07 07:06:17 +00002474
Evan Cheng22b942a2008-05-03 00:52:09 +00002475defm PSRAW : PDI_binop_rmi_int<0xE1, 0x71, MRM4r, "psraw",
2476 int_x86_sse2_psra_w, int_x86_sse2_psrai_w>;
Nate Begemanc9bdb002008-05-13 01:47:52 +00002477defm PSRAD : PDI_binop_rmi_int<0xE2, 0x72, MRM4r, "psrad",
Evan Cheng22b942a2008-05-03 00:52:09 +00002478 int_x86_sse2_psra_d, int_x86_sse2_psrai_d>;
Chris Lattner77337992006-10-07 07:06:17 +00002479
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002480defm PAND : PDI_binop_rm_v2i64<0xDB, "pand", and, 1>;
2481defm POR : PDI_binop_rm_v2i64<0xEB, "por" , or, 1>;
2482defm PXOR : PDI_binop_rm_v2i64<0xEF, "pxor", xor, 1>;
Evan Chengff65e382006-04-04 21:49:39 +00002483
Bruno Cardoso Lopes2c818072010-06-29 22:12:16 +00002484let ExeDomain = SSEPackedInt in {
2485 let neverHasSideEffects = 1 in {
2486 // 128-bit logical shifts.
2487 def PSLLDQri : PDIi8<0x73, MRM7r,
2488 (outs VR128:$dst), (ins VR128:$src1, i32i8imm:$src2),
2489 "pslldq\t{$src2, $dst|$dst, $src2}", []>;
2490 def PSRLDQri : PDIi8<0x73, MRM3r,
2491 (outs VR128:$dst), (ins VR128:$src1, i32i8imm:$src2),
2492 "psrldq\t{$src2, $dst|$dst, $src2}", []>;
2493 // PSRADQri doesn't exist in SSE[1-3].
2494 }
2495 def PANDNrr : PDI<0xDF, MRMSrcReg,
2496 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
2497 "pandn\t{$src2, $dst|$dst, $src2}",
2498 [(set VR128:$dst, (v2i64 (and (vnot VR128:$src1),
2499 VR128:$src2)))]>;
2500
2501 def PANDNrm : PDI<0xDF, MRMSrcMem,
2502 (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
2503 "pandn\t{$src2, $dst|$dst, $src2}",
2504 [(set VR128:$dst, (v2i64 (and (vnot VR128:$src1),
2505 (memopv2i64 addr:$src2))))]>;
2506}
2507} // Constraints = "$src1 = $dst"
2508
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00002509let Predicates = [HasAVX] in {
2510 def : Pat<(int_x86_sse2_psll_dq VR128:$src1, imm:$src2),
2511 (v2i64 (VPSLLDQri VR128:$src1, (BYTE_imm imm:$src2)))>;
2512 def : Pat<(int_x86_sse2_psrl_dq VR128:$src1, imm:$src2),
2513 (v2i64 (VPSRLDQri VR128:$src1, (BYTE_imm imm:$src2)))>;
2514 def : Pat<(int_x86_sse2_psll_dq_bs VR128:$src1, imm:$src2),
2515 (v2i64 (VPSLLDQri VR128:$src1, imm:$src2))>;
2516 def : Pat<(int_x86_sse2_psrl_dq_bs VR128:$src1, imm:$src2),
2517 (v2i64 (VPSRLDQri VR128:$src1, imm:$src2))>;
2518 def : Pat<(v2f64 (X86fsrl VR128:$src1, i32immSExt8:$src2)),
2519 (v2f64 (VPSRLDQri VR128:$src1, (BYTE_imm imm:$src2)))>;
2520
2521 // Shift up / down and insert zero's.
2522 def : Pat<(v2i64 (X86vshl VR128:$src, (i8 imm:$amt))),
2523 (v2i64 (VPSLLDQri VR128:$src, (BYTE_imm imm:$amt)))>;
2524 def : Pat<(v2i64 (X86vshr VR128:$src, (i8 imm:$amt))),
2525 (v2i64 (VPSRLDQri VR128:$src, (BYTE_imm imm:$amt)))>;
2526}
2527
Chris Lattner6970eda2006-10-07 19:49:05 +00002528let Predicates = [HasSSE2] in {
2529 def : Pat<(int_x86_sse2_psll_dq VR128:$src1, imm:$src2),
Evan Cheng89321162009-10-28 06:30:34 +00002530 (v2i64 (PSLLDQri VR128:$src1, (BYTE_imm imm:$src2)))>;
Chris Lattner6970eda2006-10-07 19:49:05 +00002531 def : Pat<(int_x86_sse2_psrl_dq VR128:$src1, imm:$src2),
Evan Cheng89321162009-10-28 06:30:34 +00002532 (v2i64 (PSRLDQri VR128:$src1, (BYTE_imm imm:$src2)))>;
Bill Wendling5e249b42008-10-02 05:56:52 +00002533 def : Pat<(int_x86_sse2_psll_dq_bs VR128:$src1, imm:$src2),
2534 (v2i64 (PSLLDQri VR128:$src1, imm:$src2))>;
2535 def : Pat<(int_x86_sse2_psrl_dq_bs VR128:$src1, imm:$src2),
2536 (v2i64 (PSRLDQri VR128:$src1, imm:$src2))>;
Evan Cheng68c47cb2007-01-05 07:55:56 +00002537 def : Pat<(v2f64 (X86fsrl VR128:$src1, i32immSExt8:$src2)),
Evan Cheng89321162009-10-28 06:30:34 +00002538 (v2f64 (PSRLDQri VR128:$src1, (BYTE_imm imm:$src2)))>;
Evan Chengf26ffe92008-05-29 08:22:04 +00002539
2540 // Shift up / down and insert zero's.
2541 def : Pat<(v2i64 (X86vshl VR128:$src, (i8 imm:$amt))),
Evan Cheng89321162009-10-28 06:30:34 +00002542 (v2i64 (PSLLDQri VR128:$src, (BYTE_imm imm:$amt)))>;
Evan Chengf26ffe92008-05-29 08:22:04 +00002543 def : Pat<(v2i64 (X86vshr VR128:$src, (i8 imm:$amt))),
Evan Cheng89321162009-10-28 06:30:34 +00002544 (v2i64 (PSRLDQri VR128:$src, (BYTE_imm imm:$amt)))>;
Chris Lattner6970eda2006-10-07 19:49:05 +00002545}
2546
Bruno Cardoso Lopes2c818072010-06-29 22:12:16 +00002547//===---------------------------------------------------------------------===//
2548// SSE2 - Packed Integer Comparison Instructions
2549//===---------------------------------------------------------------------===//
Chris Lattnera7ebe552006-10-07 19:37:30 +00002550
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00002551let isAsmParserOnly = 1, Predicates = [HasAVX] in {
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002552 defm VPCMPEQB : PDI_binop_rm_int<0x74, "vpcmpeqb", int_x86_sse2_pcmpeq_b, 1,
2553 0>, VEX_4V;
2554 defm VPCMPEQW : PDI_binop_rm_int<0x75, "vpcmpeqw", int_x86_sse2_pcmpeq_w, 1,
2555 0>, VEX_4V;
2556 defm VPCMPEQD : PDI_binop_rm_int<0x76, "vpcmpeqd", int_x86_sse2_pcmpeq_d, 1,
2557 0>, VEX_4V;
2558 defm VPCMPGTB : PDI_binop_rm_int<0x64, "vpcmpgtb", int_x86_sse2_pcmpgt_b, 0,
2559 0>, VEX_4V;
2560 defm VPCMPGTW : PDI_binop_rm_int<0x65, "vpcmpgtw", int_x86_sse2_pcmpgt_w, 0,
2561 0>, VEX_4V;
2562 defm VPCMPGTD : PDI_binop_rm_int<0x66, "vpcmpgtd", int_x86_sse2_pcmpgt_d, 0,
2563 0>, VEX_4V;
Bruno Cardoso Lopesc0ea94a2010-06-30 02:21:09 +00002564}
2565
Bruno Cardoso Lopes2c818072010-06-29 22:12:16 +00002566let Constraints = "$src1 = $dst" in {
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002567 defm PCMPEQB : PDI_binop_rm_int<0x74, "pcmpeqb", int_x86_sse2_pcmpeq_b, 1>;
2568 defm PCMPEQW : PDI_binop_rm_int<0x75, "pcmpeqw", int_x86_sse2_pcmpeq_w, 1>;
2569 defm PCMPEQD : PDI_binop_rm_int<0x76, "pcmpeqd", int_x86_sse2_pcmpeq_d, 1>;
Bruno Cardoso Lopes2c818072010-06-29 22:12:16 +00002570 defm PCMPGTB : PDI_binop_rm_int<0x64, "pcmpgtb", int_x86_sse2_pcmpgt_b>;
2571 defm PCMPGTW : PDI_binop_rm_int<0x65, "pcmpgtw", int_x86_sse2_pcmpgt_w>;
2572 defm PCMPGTD : PDI_binop_rm_int<0x66, "pcmpgtd", int_x86_sse2_pcmpgt_d>;
2573} // Constraints = "$src1 = $dst"
Evan Cheng9ab1ac52006-04-14 23:32:40 +00002574
Nate Begeman30a0de92008-07-17 16:51:19 +00002575def : Pat<(v16i8 (X86pcmpeqb VR128:$src1, VR128:$src2)),
Nate Begeman0d1704b2008-05-12 23:09:43 +00002576 (PCMPEQBrr VR128:$src1, VR128:$src2)>;
Nate Begeman30a0de92008-07-17 16:51:19 +00002577def : Pat<(v16i8 (X86pcmpeqb VR128:$src1, (memop addr:$src2))),
Nate Begeman0d1704b2008-05-12 23:09:43 +00002578 (PCMPEQBrm VR128:$src1, addr:$src2)>;
Nate Begeman30a0de92008-07-17 16:51:19 +00002579def : Pat<(v8i16 (X86pcmpeqw VR128:$src1, VR128:$src2)),
Nate Begeman0d1704b2008-05-12 23:09:43 +00002580 (PCMPEQWrr VR128:$src1, VR128:$src2)>;
Nate Begeman30a0de92008-07-17 16:51:19 +00002581def : Pat<(v8i16 (X86pcmpeqw VR128:$src1, (memop addr:$src2))),
Nate Begeman0d1704b2008-05-12 23:09:43 +00002582 (PCMPEQWrm VR128:$src1, addr:$src2)>;
Nate Begeman30a0de92008-07-17 16:51:19 +00002583def : Pat<(v4i32 (X86pcmpeqd VR128:$src1, VR128:$src2)),
Nate Begeman0d1704b2008-05-12 23:09:43 +00002584 (PCMPEQDrr VR128:$src1, VR128:$src2)>;
Nate Begeman30a0de92008-07-17 16:51:19 +00002585def : Pat<(v4i32 (X86pcmpeqd VR128:$src1, (memop addr:$src2))),
Nate Begeman0d1704b2008-05-12 23:09:43 +00002586 (PCMPEQDrm VR128:$src1, addr:$src2)>;
2587
Nate Begeman30a0de92008-07-17 16:51:19 +00002588def : Pat<(v16i8 (X86pcmpgtb VR128:$src1, VR128:$src2)),
Nate Begeman0d1704b2008-05-12 23:09:43 +00002589 (PCMPGTBrr VR128:$src1, VR128:$src2)>;
Nate Begeman30a0de92008-07-17 16:51:19 +00002590def : Pat<(v16i8 (X86pcmpgtb VR128:$src1, (memop addr:$src2))),
Nate Begeman0d1704b2008-05-12 23:09:43 +00002591 (PCMPGTBrm VR128:$src1, addr:$src2)>;
Nate Begeman30a0de92008-07-17 16:51:19 +00002592def : Pat<(v8i16 (X86pcmpgtw VR128:$src1, VR128:$src2)),
Nate Begeman0d1704b2008-05-12 23:09:43 +00002593 (PCMPGTWrr VR128:$src1, VR128:$src2)>;
Nate Begeman30a0de92008-07-17 16:51:19 +00002594def : Pat<(v8i16 (X86pcmpgtw VR128:$src1, (memop addr:$src2))),
Nate Begeman0d1704b2008-05-12 23:09:43 +00002595 (PCMPGTWrm VR128:$src1, addr:$src2)>;
Nate Begeman30a0de92008-07-17 16:51:19 +00002596def : Pat<(v4i32 (X86pcmpgtd VR128:$src1, VR128:$src2)),
Nate Begeman0d1704b2008-05-12 23:09:43 +00002597 (PCMPGTDrr VR128:$src1, VR128:$src2)>;
Nate Begeman30a0de92008-07-17 16:51:19 +00002598def : Pat<(v4i32 (X86pcmpgtd VR128:$src1, (memop addr:$src2))),
Nate Begeman0d1704b2008-05-12 23:09:43 +00002599 (PCMPGTDrm VR128:$src1, addr:$src2)>;
2600
Bruno Cardoso Lopes2c818072010-06-29 22:12:16 +00002601//===---------------------------------------------------------------------===//
2602// SSE2 - Packed Integer Pack Instructions
2603//===---------------------------------------------------------------------===//
Nate Begeman0d1704b2008-05-12 23:09:43 +00002604
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00002605let isAsmParserOnly = 1, Predicates = [HasAVX] in {
Bruno Cardoso Lopes6d5d2b52010-06-30 02:30:25 +00002606defm VPACKSSWB : PDI_binop_rm_int<0x63, "vpacksswb", int_x86_sse2_packsswb_128,
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002607 0, 0>, VEX_4V;
Bruno Cardoso Lopes6d5d2b52010-06-30 02:30:25 +00002608defm VPACKSSDW : PDI_binop_rm_int<0x6B, "vpackssdw", int_x86_sse2_packssdw_128,
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002609 0, 0>, VEX_4V;
Bruno Cardoso Lopes6d5d2b52010-06-30 02:30:25 +00002610defm VPACKUSWB : PDI_binop_rm_int<0x67, "vpackuswb", int_x86_sse2_packuswb_128,
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002611 0, 0>, VEX_4V;
Bruno Cardoso Lopes6d5d2b52010-06-30 02:30:25 +00002612}
2613
Bruno Cardoso Lopes2c818072010-06-29 22:12:16 +00002614let Constraints = "$src1 = $dst" in {
Chris Lattner45e123c2006-10-07 19:02:31 +00002615defm PACKSSWB : PDI_binop_rm_int<0x63, "packsswb", int_x86_sse2_packsswb_128>;
2616defm PACKSSDW : PDI_binop_rm_int<0x6B, "packssdw", int_x86_sse2_packssdw_128>;
2617defm PACKUSWB : PDI_binop_rm_int<0x67, "packuswb", int_x86_sse2_packuswb_128>;
Bruno Cardoso Lopes2c818072010-06-29 22:12:16 +00002618} // Constraints = "$src1 = $dst"
2619
2620//===---------------------------------------------------------------------===//
2621// SSE2 - Packed Integer Shuffle Instructions
2622//===---------------------------------------------------------------------===//
Evan Cheng506d3df2006-03-29 23:07:14 +00002623
Jakob Stoklund Olesen4a2a6e72010-03-25 18:52:04 +00002624let ExeDomain = SSEPackedInt in {
Bruno Cardoso Lopes555bea62010-06-30 03:29:36 +00002625multiclass sse2_pshuffle<string OpcodeStr, ValueType vt, PatFrag pshuf_frag,
2626 PatFrag bc_frag> {
2627def ri : Ii8<0x70, MRMSrcReg,
2628 (outs VR128:$dst), (ins VR128:$src1, i8imm:$src2),
2629 !strconcat(OpcodeStr,
2630 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
2631 [(set VR128:$dst, (vt (pshuf_frag:$src2 VR128:$src1,
2632 (undef))))]>;
2633def mi : Ii8<0x70, MRMSrcMem,
2634 (outs VR128:$dst), (ins i128mem:$src1, i8imm:$src2),
2635 !strconcat(OpcodeStr,
2636 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
2637 [(set VR128:$dst, (vt (pshuf_frag:$src2
2638 (bc_frag (memopv2i64 addr:$src1)),
2639 (undef))))]>;
Eric Christopher761411c2009-11-07 08:45:53 +00002640}
Bruno Cardoso Lopes2c818072010-06-29 22:12:16 +00002641} // ExeDomain = SSEPackedInt
2642
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00002643let isAsmParserOnly = 1, Predicates = [HasAVX] in {
Bruno Cardoso Lopesd252fec2010-06-30 03:47:56 +00002644 let AddedComplexity = 5 in
2645 defm VPSHUFD : sse2_pshuffle<"vpshufd", v4i32, pshufd, bc_v4i32>, OpSize,
2646 VEX;
2647
2648 // SSE2 with ImmT == Imm8 and XS prefix.
2649 defm VPSHUFHW : sse2_pshuffle<"vpshufhw", v8i16, pshufhw, bc_v8i16>, XS,
2650 VEX;
2651
2652 // SSE2 with ImmT == Imm8 and XD prefix.
2653 defm VPSHUFLW : sse2_pshuffle<"vpshuflw", v8i16, pshuflw, bc_v8i16>, XD,
2654 VEX;
2655}
2656
Bruno Cardoso Lopes555bea62010-06-30 03:29:36 +00002657let Predicates = [HasSSE2] in {
2658 let AddedComplexity = 5 in
2659 defm PSHUFD : sse2_pshuffle<"pshufd", v4i32, pshufd, bc_v4i32>, TB, OpSize;
2660
2661 // SSE2 with ImmT == Imm8 and XS prefix.
2662 defm PSHUFHW : sse2_pshuffle<"pshufhw", v8i16, pshufhw, bc_v8i16>, XS;
2663
2664 // SSE2 with ImmT == Imm8 and XD prefix.
2665 defm PSHUFLW : sse2_pshuffle<"pshuflw", v8i16, pshuflw, bc_v8i16>, XD;
2666}
2667
Bruno Cardoso Lopes2c818072010-06-29 22:12:16 +00002668//===---------------------------------------------------------------------===//
2669// SSE2 - Packed Integer Unpack Instructions
2670//===---------------------------------------------------------------------===//
2671
2672let ExeDomain = SSEPackedInt in {
Bruno Cardoso Lopes7f5b0d82010-06-01 17:02:50 +00002673multiclass sse2_unpack<bits<8> opc, string OpcodeStr, ValueType vt,
Bruno Cardoso Lopes876085d2010-06-30 04:06:39 +00002674 PatFrag unp_frag, PatFrag bc_frag, bit Is2Addr = 1> {
Bruno Cardoso Lopes7f5b0d82010-06-01 17:02:50 +00002675 def rr : PDI<opc, MRMSrcReg,
Bruno Cardoso Lopes876085d2010-06-30 04:06:39 +00002676 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
2677 !if(Is2Addr,
2678 !strconcat(OpcodeStr,"\t{$src2, $dst|$dst, $src2}"),
2679 !strconcat(OpcodeStr,"\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
2680 [(set VR128:$dst, (vt (unp_frag VR128:$src1, VR128:$src2)))]>;
Bruno Cardoso Lopes7f5b0d82010-06-01 17:02:50 +00002681 def rm : PDI<opc, MRMSrcMem,
Bruno Cardoso Lopes876085d2010-06-30 04:06:39 +00002682 (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
2683 !if(Is2Addr,
2684 !strconcat(OpcodeStr,"\t{$src2, $dst|$dst, $src2}"),
2685 !strconcat(OpcodeStr,"\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
2686 [(set VR128:$dst, (unp_frag VR128:$src1,
2687 (bc_frag (memopv2i64
2688 addr:$src2))))]>;
2689}
2690
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00002691let isAsmParserOnly = 1, Predicates = [HasAVX] in {
Bruno Cardoso Lopes876085d2010-06-30 04:06:39 +00002692 defm VPUNPCKLBW : sse2_unpack<0x60, "vpunpcklbw", v16i8, unpckl, bc_v16i8,
2693 0>, VEX_4V;
2694 defm VPUNPCKLWD : sse2_unpack<0x61, "vpunpcklwd", v8i16, unpckl, bc_v8i16,
2695 0>, VEX_4V;
2696 defm VPUNPCKLDQ : sse2_unpack<0x62, "vpunpckldq", v4i32, unpckl, bc_v4i32,
2697 0>, VEX_4V;
2698
2699 /// FIXME: we could eliminate this and use sse2_unpack instead if tblgen
2700 /// knew to collapse (bitconvert VT to VT) into its operand.
2701 def VPUNPCKLQDQrr : PDI<0x6C, MRMSrcReg,
2702 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
2703 "vpunpcklqdq\t{$src2, $src1, $dst|$dst, $src1, $src2}",
2704 [(set VR128:$dst,
2705 (v2i64 (unpckl VR128:$src1, VR128:$src2)))]>, VEX_4V;
2706 def VPUNPCKLQDQrm : PDI<0x6C, MRMSrcMem,
2707 (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
2708 "vpunpcklqdq\t{$src2, $src1, $dst|$dst, $src1, $src2}",
2709 [(set VR128:$dst,
2710 (v2i64 (unpckl VR128:$src1,
2711 (memopv2i64 addr:$src2))))]>, VEX_4V;
2712
2713 defm VPUNPCKHBW : sse2_unpack<0x68, "vpunpckhbw", v16i8, unpckh, bc_v16i8,
2714 0>, VEX_4V;
2715 defm VPUNPCKHWD : sse2_unpack<0x69, "vpunpckhwd", v8i16, unpckh, bc_v8i16,
2716 0>, VEX_4V;
2717 defm VPUNPCKHDQ : sse2_unpack<0x6A, "vpunpckhdq", v4i32, unpckh, bc_v4i32,
2718 0>, VEX_4V;
2719
2720 /// FIXME: we could eliminate this and use sse2_unpack instead if tblgen
2721 /// knew to collapse (bitconvert VT to VT) into its operand.
2722 def VPUNPCKHQDQrr : PDI<0x6D, MRMSrcReg,
2723 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
2724 "vpunpckhqdq\t{$src2, $src1, $dst|$dst, $src1, $src2}",
2725 [(set VR128:$dst,
2726 (v2i64 (unpckh VR128:$src1, VR128:$src2)))]>, VEX_4V;
2727 def VPUNPCKHQDQrm : PDI<0x6D, MRMSrcMem,
2728 (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
2729 "vpunpckhqdq\t{$src2, $src1, $dst|$dst, $src1, $src2}",
2730 [(set VR128:$dst,
2731 (v2i64 (unpckh VR128:$src1,
2732 (memopv2i64 addr:$src2))))]>, VEX_4V;
Bruno Cardoso Lopes7f5b0d82010-06-01 17:02:50 +00002733}
Evan Chengc60bd972006-03-25 09:37:23 +00002734
Evan Chenge9083d62008-03-05 08:19:16 +00002735let Constraints = "$src1 = $dst" in {
Bruno Cardoso Lopes7f5b0d82010-06-01 17:02:50 +00002736 defm PUNPCKLBW : sse2_unpack<0x60, "punpcklbw", v16i8, unpckl, bc_v16i8>;
2737 defm PUNPCKLWD : sse2_unpack<0x61, "punpcklwd", v8i16, unpckl, bc_v8i16>;
2738 defm PUNPCKLDQ : sse2_unpack<0x62, "punpckldq", v4i32, unpckl, bc_v4i32>;
2739
2740 /// FIXME: we could eliminate this and use sse2_unpack instead if tblgen
2741 /// knew to collapse (bitconvert VT to VT) into its operand.
Eric Christopher44b93ff2009-07-31 20:07:27 +00002742 def PUNPCKLQDQrr : PDI<0x6C, MRMSrcReg,
Evan Cheng64d80e32007-07-19 01:14:50 +00002743 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002744 "punpcklqdq\t{$src2, $dst|$dst, $src2}",
Bill Wendlingddd35322007-05-02 23:11:52 +00002745 [(set VR128:$dst,
Nate Begeman9008ca62009-04-27 18:41:29 +00002746 (v2i64 (unpckl VR128:$src1, VR128:$src2)))]>;
Eric Christopher44b93ff2009-07-31 20:07:27 +00002747 def PUNPCKLQDQrm : PDI<0x6C, MRMSrcMem,
Evan Cheng64d80e32007-07-19 01:14:50 +00002748 (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002749 "punpcklqdq\t{$src2, $dst|$dst, $src2}",
Bill Wendlingddd35322007-05-02 23:11:52 +00002750 [(set VR128:$dst,
Nate Begeman9008ca62009-04-27 18:41:29 +00002751 (v2i64 (unpckl VR128:$src1,
2752 (memopv2i64 addr:$src2))))]>;
Eric Christopher44b93ff2009-07-31 20:07:27 +00002753
Bruno Cardoso Lopes7f5b0d82010-06-01 17:02:50 +00002754 defm PUNPCKHBW : sse2_unpack<0x68, "punpckhbw", v16i8, unpckh, bc_v16i8>;
2755 defm PUNPCKHWD : sse2_unpack<0x69, "punpckhwd", v8i16, unpckh, bc_v8i16>;
2756 defm PUNPCKHDQ : sse2_unpack<0x6A, "punpckhdq", v4i32, unpckh, bc_v4i32>;
2757
2758 /// FIXME: we could eliminate this and use sse2_unpack instead if tblgen
2759 /// knew to collapse (bitconvert VT to VT) into its operand.
Eric Christopher44b93ff2009-07-31 20:07:27 +00002760 def PUNPCKHQDQrr : PDI<0x6D, MRMSrcReg,
Evan Cheng64d80e32007-07-19 01:14:50 +00002761 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002762 "punpckhqdq\t{$src2, $dst|$dst, $src2}",
Bill Wendlingddd35322007-05-02 23:11:52 +00002763 [(set VR128:$dst,
Nate Begeman9008ca62009-04-27 18:41:29 +00002764 (v2i64 (unpckh VR128:$src1, VR128:$src2)))]>;
Eric Christopher44b93ff2009-07-31 20:07:27 +00002765 def PUNPCKHQDQrm : PDI<0x6D, MRMSrcMem,
Evan Cheng64d80e32007-07-19 01:14:50 +00002766 (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002767 "punpckhqdq\t{$src2, $dst|$dst, $src2}",
Bill Wendlingddd35322007-05-02 23:11:52 +00002768 [(set VR128:$dst,
Nate Begeman9008ca62009-04-27 18:41:29 +00002769 (v2i64 (unpckh VR128:$src1,
2770 (memopv2i64 addr:$src2))))]>;
Evan Chenga971f6f2006-03-23 01:57:24 +00002771}
Evan Cheng82521dd2006-03-21 07:09:35 +00002772
Bruno Cardoso Lopes2c818072010-06-29 22:12:16 +00002773} // ExeDomain = SSEPackedInt
2774
2775//===---------------------------------------------------------------------===//
Bruno Cardoso Lopes1e4b7232010-06-30 17:03:03 +00002776// SSE2 - Packed Integer Extract and Insert
Bruno Cardoso Lopes2c818072010-06-29 22:12:16 +00002777//===---------------------------------------------------------------------===//
2778
2779let ExeDomain = SSEPackedInt in {
Bruno Cardoso Lopes1e4b7232010-06-30 17:03:03 +00002780multiclass sse2_pinsrw<bit Is2Addr = 1> {
2781 def rri : Ii8<0xC4, MRMSrcReg,
2782 (outs VR128:$dst), (ins VR128:$src1,
2783 GR32:$src2, i32i8imm:$src3),
2784 !if(Is2Addr,
2785 "pinsrw\t{$src3, $src2, $dst|$dst, $src2, $src3}",
2786 "vpinsrw\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}"),
2787 [(set VR128:$dst,
2788 (X86pinsrw VR128:$src1, GR32:$src2, imm:$src3))]>;
2789 def rmi : Ii8<0xC4, MRMSrcMem,
2790 (outs VR128:$dst), (ins VR128:$src1,
2791 i16mem:$src2, i32i8imm:$src3),
2792 !if(Is2Addr,
2793 "pinsrw\t{$src3, $src2, $dst|$dst, $src2, $src3}",
2794 "vpinsrw\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}"),
2795 [(set VR128:$dst,
2796 (X86pinsrw VR128:$src1, (extloadi16 addr:$src2),
2797 imm:$src3))]>;
2798}
Bruno Cardoso Lopes2c818072010-06-29 22:12:16 +00002799
Bruno Cardoso Lopes1e4b7232010-06-30 17:03:03 +00002800// Extract
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00002801let isAsmParserOnly = 1, Predicates = [HasAVX] in
Bruno Cardoso Lopes1e4b7232010-06-30 17:03:03 +00002802def VPEXTRWri : Ii8<0xC5, MRMSrcReg,
2803 (outs GR32:$dst), (ins VR128:$src1, i32i8imm:$src2),
2804 "vpextrw\t{$src2, $src1, $dst|$dst, $src1, $src2}",
2805 [(set GR32:$dst, (X86pextrw (v8i16 VR128:$src1),
2806 imm:$src2))]>, OpSize, VEX;
Evan Cheng9ab1ac52006-04-14 23:32:40 +00002807def PEXTRWri : PDIi8<0xC5, MRMSrcReg,
Evan Cheng64d80e32007-07-19 01:14:50 +00002808 (outs GR32:$dst), (ins VR128:$src1, i32i8imm:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002809 "pextrw\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Evan Cheng069287d2006-05-16 07:21:53 +00002810 [(set GR32:$dst, (X86pextrw (v8i16 VR128:$src1),
Nate Begeman14d12ca2008-02-11 04:19:36 +00002811 imm:$src2))]>;
Bruno Cardoso Lopes1e4b7232010-06-30 17:03:03 +00002812
2813// Insert
Bruno Cardoso Lopesfb583a92010-07-22 21:18:49 +00002814let isAsmParserOnly = 1, Predicates = [HasAVX] in {
Bruno Cardoso Lopes06e6e102010-07-23 00:14:54 +00002815 defm VPINSRW : sse2_pinsrw<0>, OpSize, VEX_4V;
2816 def VPINSRWrr64i : Ii8<0xC4, MRMSrcReg, (outs VR128:$dst),
Bruno Cardoso Lopesfb583a92010-07-22 21:18:49 +00002817 (ins VR128:$src1, GR64:$src2, i32i8imm:$src3),
2818 "vpinsrw\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
2819 []>, OpSize, VEX_4V;
2820}
Bruno Cardoso Lopes1e4b7232010-06-30 17:03:03 +00002821
2822let Constraints = "$src1 = $dst" in
Bruno Cardoso Lopes06e6e102010-07-23 00:14:54 +00002823 defm PINSRW : sse2_pinsrw, TB, OpSize, Requires<[HasSSE2]>;
Bruno Cardoso Lopes1e4b7232010-06-30 17:03:03 +00002824
2825} // ExeDomain = SSEPackedInt
2826
2827//===---------------------------------------------------------------------===//
Bruno Cardoso Lopese26f14d2010-06-30 18:38:10 +00002828// SSE2 - Packed Mask Creation
Bruno Cardoso Lopes1e4b7232010-06-30 17:03:03 +00002829//===---------------------------------------------------------------------===//
2830
2831let ExeDomain = SSEPackedInt in {
Evan Chengb067a1e2006-03-31 19:22:53 +00002832
Bruno Cardoso Lopesfb583a92010-07-22 21:18:49 +00002833let isAsmParserOnly = 1 in {
2834def VPMOVMSKBrr : VPDI<0xD7, MRMSrcReg, (outs GR32:$dst), (ins VR128:$src),
Bruno Cardoso Lopese26f14d2010-06-30 18:38:10 +00002835 "pmovmskb\t{$src, $dst|$dst, $src}",
2836 [(set GR32:$dst, (int_x86_sse2_pmovmskb_128 VR128:$src))]>, VEX;
Bruno Cardoso Lopesfb583a92010-07-22 21:18:49 +00002837def VPMOVMSKBr64r : VPDI<0xD7, MRMSrcReg, (outs GR64:$dst), (ins VR128:$src),
2838 "pmovmskb\t{$src, $dst|$dst, $src}", []>, VEX;
2839}
Evan Cheng64d80e32007-07-19 01:14:50 +00002840def PMOVMSKBrr : PDI<0xD7, MRMSrcReg, (outs GR32:$dst), (ins VR128:$src),
Bruno Cardoso Lopese26f14d2010-06-30 18:38:10 +00002841 "pmovmskb\t{$src, $dst|$dst, $src}",
2842 [(set GR32:$dst, (int_x86_sse2_pmovmskb_128 VR128:$src))]>;
Evan Cheng1d768642009-02-10 22:06:28 +00002843
Jakob Stoklund Olesen4a2a6e72010-03-25 18:52:04 +00002844} // ExeDomain = SSEPackedInt
2845
Bruno Cardoso Lopese26f14d2010-06-30 18:38:10 +00002846//===---------------------------------------------------------------------===//
2847// SSE2 - Conditional Store
2848//===---------------------------------------------------------------------===//
2849
2850let ExeDomain = SSEPackedInt in {
2851
2852let isAsmParserOnly = 1 in {
2853let Uses = [EDI] in
2854def VMASKMOVDQU : VPDI<0xF7, MRMSrcReg, (outs),
2855 (ins VR128:$src, VR128:$mask),
2856 "maskmovdqu\t{$mask, $src|$src, $mask}",
2857 [(int_x86_sse2_maskmov_dqu VR128:$src, VR128:$mask, EDI)]>, VEX;
2858let Uses = [RDI] in
2859def VMASKMOVDQU64 : VPDI<0xF7, MRMSrcReg, (outs),
2860 (ins VR128:$src, VR128:$mask),
2861 "maskmovdqu\t{$mask, $src|$src, $mask}",
2862 [(int_x86_sse2_maskmov_dqu VR128:$src, VR128:$mask, RDI)]>, VEX;
2863}
2864
2865let Uses = [EDI] in
2866def MASKMOVDQU : PDI<0xF7, MRMSrcReg, (outs), (ins VR128:$src, VR128:$mask),
2867 "maskmovdqu\t{$mask, $src|$src, $mask}",
2868 [(int_x86_sse2_maskmov_dqu VR128:$src, VR128:$mask, EDI)]>;
2869let Uses = [RDI] in
2870def MASKMOVDQU64 : PDI<0xF7, MRMSrcReg, (outs), (ins VR128:$src, VR128:$mask),
2871 "maskmovdqu\t{$mask, $src|$src, $mask}",
2872 [(int_x86_sse2_maskmov_dqu VR128:$src, VR128:$mask, RDI)]>;
2873
2874} // ExeDomain = SSEPackedInt
2875
2876//===---------------------------------------------------------------------===//
Bruno Cardoso Lopes7ac7ed82010-06-30 18:49:10 +00002877// SSE2 - Move Doubleword
Bruno Cardoso Lopese26f14d2010-06-30 18:38:10 +00002878//===---------------------------------------------------------------------===//
2879
Bruno Cardoso Lopes6596a622010-07-01 01:20:06 +00002880// Move Int Doubleword to Packed Double Int
2881let isAsmParserOnly = 1 in {
2882def VMOVDI2PDIrr : VPDI<0x6E, MRMSrcReg, (outs VR128:$dst), (ins GR32:$src),
2883 "movd\t{$src, $dst|$dst, $src}",
2884 [(set VR128:$dst,
2885 (v4i32 (scalar_to_vector GR32:$src)))]>, VEX;
2886def VMOVDI2PDIrm : VPDI<0x6E, MRMSrcMem, (outs VR128:$dst), (ins i32mem:$src),
2887 "movd\t{$src, $dst|$dst, $src}",
2888 [(set VR128:$dst,
2889 (v4i32 (scalar_to_vector (loadi32 addr:$src))))]>,
2890 VEX;
2891}
Evan Cheng64d80e32007-07-19 01:14:50 +00002892def MOVDI2PDIrr : PDI<0x6E, MRMSrcReg, (outs VR128:$dst), (ins GR32:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002893 "movd\t{$src, $dst|$dst, $src}",
Evan Cheng11e15b32006-04-03 20:53:28 +00002894 [(set VR128:$dst,
Evan Cheng069287d2006-05-16 07:21:53 +00002895 (v4i32 (scalar_to_vector GR32:$src)))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00002896def MOVDI2PDIrm : PDI<0x6E, MRMSrcMem, (outs VR128:$dst), (ins i32mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002897 "movd\t{$src, $dst|$dst, $src}",
Evan Cheng11e15b32006-04-03 20:53:28 +00002898 [(set VR128:$dst,
2899 (v4i32 (scalar_to_vector (loadi32 addr:$src))))]>;
Evan Chengebf01d62006-11-16 23:33:25 +00002900
Bruno Cardoso Lopes6596a622010-07-01 01:20:06 +00002901
2902// Move Int Doubleword to Single Scalar
2903let isAsmParserOnly = 1 in {
2904def VMOVDI2SSrr : VPDI<0x6E, MRMSrcReg, (outs FR32:$dst), (ins GR32:$src),
2905 "movd\t{$src, $dst|$dst, $src}",
2906 [(set FR32:$dst, (bitconvert GR32:$src))]>, VEX;
2907
2908def VMOVDI2SSrm : VPDI<0x6E, MRMSrcMem, (outs FR32:$dst), (ins i32mem:$src),
2909 "movd\t{$src, $dst|$dst, $src}",
2910 [(set FR32:$dst, (bitconvert (loadi32 addr:$src)))]>,
2911 VEX;
2912}
Evan Cheng64d80e32007-07-19 01:14:50 +00002913def MOVDI2SSrr : PDI<0x6E, MRMSrcReg, (outs FR32:$dst), (ins GR32:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002914 "movd\t{$src, $dst|$dst, $src}",
Chris Lattnerf3597a12006-12-05 18:45:06 +00002915 [(set FR32:$dst, (bitconvert GR32:$src))]>;
2916
Evan Cheng64d80e32007-07-19 01:14:50 +00002917def MOVDI2SSrm : PDI<0x6E, MRMSrcMem, (outs FR32:$dst), (ins i32mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002918 "movd\t{$src, $dst|$dst, $src}",
Evan Chengc9f09232006-12-14 19:43:11 +00002919 [(set FR32:$dst, (bitconvert (loadi32 addr:$src)))]>;
Chris Lattnerf3597a12006-12-05 18:45:06 +00002920
Bruno Cardoso Lopes6596a622010-07-01 01:20:06 +00002921// Move Packed Doubleword Int to Packed Double Int
2922let isAsmParserOnly = 1 in {
2923def VMOVPDI2DIrr : VPDI<0x7E, MRMDestReg, (outs GR32:$dst), (ins VR128:$src),
2924 "movd\t{$src, $dst|$dst, $src}",
2925 [(set GR32:$dst, (vector_extract (v4i32 VR128:$src),
2926 (iPTR 0)))]>, VEX;
2927def VMOVPDI2DImr : VPDI<0x7E, MRMDestMem, (outs),
2928 (ins i32mem:$dst, VR128:$src),
2929 "movd\t{$src, $dst|$dst, $src}",
2930 [(store (i32 (vector_extract (v4i32 VR128:$src),
2931 (iPTR 0))), addr:$dst)]>, VEX;
2932}
Evan Cheng64d80e32007-07-19 01:14:50 +00002933def MOVPDI2DIrr : PDI<0x7E, MRMDestReg, (outs GR32:$dst), (ins VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002934 "movd\t{$src, $dst|$dst, $src}",
Evan Cheng069287d2006-05-16 07:21:53 +00002935 [(set GR32:$dst, (vector_extract (v4i32 VR128:$src),
Evan Cheng015188f2006-06-15 08:14:54 +00002936 (iPTR 0)))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00002937def MOVPDI2DImr : PDI<0x7E, MRMDestMem, (outs), (ins i32mem:$dst, VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002938 "movd\t{$src, $dst|$dst, $src}",
Evan Cheng11e15b32006-04-03 20:53:28 +00002939 [(store (i32 (vector_extract (v4i32 VR128:$src),
Evan Cheng015188f2006-06-15 08:14:54 +00002940 (iPTR 0))), addr:$dst)]>;
Evan Cheng11e15b32006-04-03 20:53:28 +00002941
Bruno Cardoso Lopes6596a622010-07-01 01:20:06 +00002942// Move Scalar Single to Double Int
2943let isAsmParserOnly = 1 in {
2944def VMOVSS2DIrr : VPDI<0x7E, MRMDestReg, (outs GR32:$dst), (ins FR32:$src),
2945 "movd\t{$src, $dst|$dst, $src}",
2946 [(set GR32:$dst, (bitconvert FR32:$src))]>, VEX;
2947def VMOVSS2DImr : VPDI<0x7E, MRMDestMem, (outs), (ins i32mem:$dst, FR32:$src),
2948 "movd\t{$src, $dst|$dst, $src}",
2949 [(store (i32 (bitconvert FR32:$src)), addr:$dst)]>, VEX;
2950}
Evan Cheng64d80e32007-07-19 01:14:50 +00002951def MOVSS2DIrr : PDI<0x7E, MRMDestReg, (outs GR32:$dst), (ins FR32:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002952 "movd\t{$src, $dst|$dst, $src}",
Evan Chengc9f09232006-12-14 19:43:11 +00002953 [(set GR32:$dst, (bitconvert FR32:$src))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00002954def MOVSS2DImr : PDI<0x7E, MRMDestMem, (outs), (ins i32mem:$dst, FR32:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002955 "movd\t{$src, $dst|$dst, $src}",
Evan Chengc9f09232006-12-14 19:43:11 +00002956 [(store (i32 (bitconvert FR32:$src)), addr:$dst)]>;
Chris Lattnerf3597a12006-12-05 18:45:06 +00002957
Evan Cheng017dcc62006-04-21 01:05:10 +00002958// movd / movq to XMM register zero-extends
Bruno Cardoso Lopes6596a622010-07-01 01:20:06 +00002959let AddedComplexity = 15, isAsmParserOnly = 1 in {
2960def VMOVZDI2PDIrr : VPDI<0x6E, MRMSrcReg, (outs VR128:$dst), (ins GR32:$src),
2961 "movd\t{$src, $dst|$dst, $src}",
2962 [(set VR128:$dst, (v4i32 (X86vzmovl
2963 (v4i32 (scalar_to_vector GR32:$src)))))]>,
2964 VEX;
2965def VMOVZQI2PQIrr : VPDI<0x6E, MRMSrcReg, (outs VR128:$dst), (ins GR64:$src),
2966 "mov{d|q}\t{$src, $dst|$dst, $src}", // X86-64 only
2967 [(set VR128:$dst, (v2i64 (X86vzmovl
2968 (v2i64 (scalar_to_vector GR64:$src)))))]>,
2969 VEX, VEX_W;
2970}
Evan Cheng7a831ce2007-12-15 03:00:47 +00002971let AddedComplexity = 15 in {
Evan Cheng64d80e32007-07-19 01:14:50 +00002972def MOVZDI2PDIrr : PDI<0x6E, MRMSrcReg, (outs VR128:$dst), (ins GR32:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002973 "movd\t{$src, $dst|$dst, $src}",
Evan Chengd880b972008-05-09 21:53:03 +00002974 [(set VR128:$dst, (v4i32 (X86vzmovl
Evan Cheng7e2ff772008-05-08 00:57:18 +00002975 (v4i32 (scalar_to_vector GR32:$src)))))]>;
Evan Cheng7a831ce2007-12-15 03:00:47 +00002976def MOVZQI2PQIrr : RPDI<0x6E, MRMSrcReg, (outs VR128:$dst), (ins GR64:$src),
Bruno Cardoso Lopes6596a622010-07-01 01:20:06 +00002977 "mov{d|q}\t{$src, $dst|$dst, $src}", // X86-64 only
Evan Chengd880b972008-05-09 21:53:03 +00002978 [(set VR128:$dst, (v2i64 (X86vzmovl
Evan Cheng7e2ff772008-05-08 00:57:18 +00002979 (v2i64 (scalar_to_vector GR64:$src)))))]>;
Evan Cheng7a831ce2007-12-15 03:00:47 +00002980}
2981
2982let AddedComplexity = 20 in {
Bruno Cardoso Lopes6596a622010-07-01 01:20:06 +00002983let isAsmParserOnly = 1 in
2984def VMOVZDI2PDIrm : VPDI<0x6E, MRMSrcMem, (outs VR128:$dst), (ins i32mem:$src),
2985 "movd\t{$src, $dst|$dst, $src}",
2986 [(set VR128:$dst,
2987 (v4i32 (X86vzmovl (v4i32 (scalar_to_vector
2988 (loadi32 addr:$src))))))]>,
2989 VEX;
Evan Cheng64d80e32007-07-19 01:14:50 +00002990def MOVZDI2PDIrm : PDI<0x6E, MRMSrcMem, (outs VR128:$dst), (ins i32mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002991 "movd\t{$src, $dst|$dst, $src}",
Bill Wendlingddd35322007-05-02 23:11:52 +00002992 [(set VR128:$dst,
Evan Chengd880b972008-05-09 21:53:03 +00002993 (v4i32 (X86vzmovl (v4i32 (scalar_to_vector
Evan Cheng7e2ff772008-05-08 00:57:18 +00002994 (loadi32 addr:$src))))))]>;
Evan Chengc36c0ab2008-05-22 18:56:56 +00002995
2996def : Pat<(v4i32 (X86vzmovl (loadv4i32 addr:$src))),
2997 (MOVZDI2PDIrm addr:$src)>;
2998def : Pat<(v4i32 (X86vzmovl (bc_v4i32 (loadv4f32 addr:$src)))),
2999 (MOVZDI2PDIrm addr:$src)>;
Duncan Sandsd4b9c172008-06-13 19:07:40 +00003000def : Pat<(v4i32 (X86vzmovl (bc_v4i32 (loadv2i64 addr:$src)))),
3001 (MOVZDI2PDIrm addr:$src)>;
Bruno Cardoso Lopes7ac7ed82010-06-30 18:49:10 +00003002}
Evan Chengc36c0ab2008-05-22 18:56:56 +00003003
Bruno Cardoso Lopes7ac7ed82010-06-30 18:49:10 +00003004//===---------------------------------------------------------------------===//
3005// SSE2 - Move Quadword
3006//===---------------------------------------------------------------------===//
3007
Bruno Cardoso Lopes6596a622010-07-01 01:20:06 +00003008// Move Quadword Int to Packed Quadword Int
3009let isAsmParserOnly = 1 in
3010def VMOVQI2PQIrm : I<0x7E, MRMSrcMem, (outs VR128:$dst), (ins i64mem:$src),
3011 "vmovq\t{$src, $dst|$dst, $src}",
3012 [(set VR128:$dst,
3013 (v2i64 (scalar_to_vector (loadi64 addr:$src))))]>, XS,
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00003014 VEX, Requires<[HasAVX]>;
Bruno Cardoso Lopes7ac7ed82010-06-30 18:49:10 +00003015def MOVQI2PQIrm : I<0x7E, MRMSrcMem, (outs VR128:$dst), (ins i64mem:$src),
3016 "movq\t{$src, $dst|$dst, $src}",
3017 [(set VR128:$dst,
3018 (v2i64 (scalar_to_vector (loadi64 addr:$src))))]>, XS,
Bruno Cardoso Lopes6596a622010-07-01 01:20:06 +00003019 Requires<[HasSSE2]>; // SSE2 instruction with XS Prefix
3020
3021// Move Packed Quadword Int to Quadword Int
3022let isAsmParserOnly = 1 in
3023def VMOVPQI2QImr : VPDI<0xD6, MRMDestMem, (outs), (ins i64mem:$dst, VR128:$src),
3024 "movq\t{$src, $dst|$dst, $src}",
3025 [(store (i64 (vector_extract (v2i64 VR128:$src),
3026 (iPTR 0))), addr:$dst)]>, VEX;
Bruno Cardoso Lopes7ac7ed82010-06-30 18:49:10 +00003027def MOVPQI2QImr : PDI<0xD6, MRMDestMem, (outs), (ins i64mem:$dst, VR128:$src),
3028 "movq\t{$src, $dst|$dst, $src}",
3029 [(store (i64 (vector_extract (v2i64 VR128:$src),
3030 (iPTR 0))), addr:$dst)]>;
3031
3032def : Pat<(f64 (vector_extract (v2f64 VR128:$src), (iPTR 0))),
3033 (f64 (EXTRACT_SUBREG (v2f64 VR128:$src), sub_sd))>;
3034
3035// Store / copy lower 64-bits of a XMM register.
Bruno Cardoso Lopes6596a622010-07-01 01:20:06 +00003036let isAsmParserOnly = 1 in
3037def VMOVLQ128mr : VPDI<0xD6, MRMDestMem, (outs), (ins i64mem:$dst, VR128:$src),
3038 "movq\t{$src, $dst|$dst, $src}",
3039 [(int_x86_sse2_storel_dq addr:$dst, VR128:$src)]>, VEX;
Bruno Cardoso Lopes7ac7ed82010-06-30 18:49:10 +00003040def MOVLQ128mr : PDI<0xD6, MRMDestMem, (outs), (ins i64mem:$dst, VR128:$src),
3041 "movq\t{$src, $dst|$dst, $src}",
3042 [(int_x86_sse2_storel_dq addr:$dst, VR128:$src)]>;
3043
Bruno Cardoso Lopes6596a622010-07-01 01:20:06 +00003044let AddedComplexity = 20, isAsmParserOnly = 1 in
3045def VMOVZQI2PQIrm : I<0x7E, MRMSrcMem, (outs VR128:$dst), (ins i64mem:$src),
3046 "vmovq\t{$src, $dst|$dst, $src}",
3047 [(set VR128:$dst,
3048 (v2i64 (X86vzmovl (v2i64 (scalar_to_vector
3049 (loadi64 addr:$src))))))]>,
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00003050 XS, VEX, Requires<[HasAVX]>;
Bruno Cardoso Lopes6596a622010-07-01 01:20:06 +00003051
Bruno Cardoso Lopes7ac7ed82010-06-30 18:49:10 +00003052let AddedComplexity = 20 in {
Evan Cheng64d80e32007-07-19 01:14:50 +00003053def MOVZQI2PQIrm : I<0x7E, MRMSrcMem, (outs VR128:$dst), (ins i64mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00003054 "movq\t{$src, $dst|$dst, $src}",
Evan Cheng7a831ce2007-12-15 03:00:47 +00003055 [(set VR128:$dst,
Evan Chengd880b972008-05-09 21:53:03 +00003056 (v2i64 (X86vzmovl (v2i64 (scalar_to_vector
Bruno Cardoso Lopes6596a622010-07-01 01:20:06 +00003057 (loadi64 addr:$src))))))]>,
3058 XS, Requires<[HasSSE2]>;
Evan Cheng48090aa2006-03-21 23:01:21 +00003059
Evan Chengc36c0ab2008-05-22 18:56:56 +00003060def : Pat<(v2i64 (X86vzmovl (loadv2i64 addr:$src))),
3061 (MOVZQI2PQIrm addr:$src)>;
3062def : Pat<(v2i64 (X86vzmovl (bc_v2i64 (loadv4f32 addr:$src)))),
3063 (MOVZQI2PQIrm addr:$src)>;
Evan Chengd880b972008-05-09 21:53:03 +00003064def : Pat<(v2i64 (X86vzload addr:$src)), (MOVZQI2PQIrm addr:$src)>;
Evan Chengb70ea0b2008-05-10 00:59:18 +00003065}
Evan Chengd880b972008-05-09 21:53:03 +00003066
Evan Cheng7a831ce2007-12-15 03:00:47 +00003067// Moving from XMM to XMM and clear upper 64 bits. Note, there is a bug in
3068// IA32 document. movq xmm1, xmm2 does clear the high bits.
Bruno Cardoso Lopes6596a622010-07-01 01:20:06 +00003069let isAsmParserOnly = 1, AddedComplexity = 15 in
3070def VMOVZPQILo2PQIrr : I<0x7E, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
3071 "vmovq\t{$src, $dst|$dst, $src}",
3072 [(set VR128:$dst, (v2i64 (X86vzmovl (v2i64 VR128:$src))))]>,
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00003073 XS, VEX, Requires<[HasAVX]>;
Evan Cheng7a831ce2007-12-15 03:00:47 +00003074let AddedComplexity = 15 in
3075def MOVZPQILo2PQIrr : I<0x7E, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
3076 "movq\t{$src, $dst|$dst, $src}",
Evan Chengd880b972008-05-09 21:53:03 +00003077 [(set VR128:$dst, (v2i64 (X86vzmovl (v2i64 VR128:$src))))]>,
Evan Cheng7a831ce2007-12-15 03:00:47 +00003078 XS, Requires<[HasSSE2]>;
3079
Bruno Cardoso Lopes6596a622010-07-01 01:20:06 +00003080let AddedComplexity = 20, isAsmParserOnly = 1 in
3081def VMOVZPQILo2PQIrm : I<0x7E, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
3082 "vmovq\t{$src, $dst|$dst, $src}",
3083 [(set VR128:$dst, (v2i64 (X86vzmovl
3084 (loadv2i64 addr:$src))))]>,
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00003085 XS, VEX, Requires<[HasAVX]>;
Evan Cheng8e8de682008-05-20 18:24:47 +00003086let AddedComplexity = 20 in {
Evan Cheng7a831ce2007-12-15 03:00:47 +00003087def MOVZPQILo2PQIrm : I<0x7E, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
3088 "movq\t{$src, $dst|$dst, $src}",
Evan Chengd880b972008-05-09 21:53:03 +00003089 [(set VR128:$dst, (v2i64 (X86vzmovl
Evan Cheng8e8de682008-05-20 18:24:47 +00003090 (loadv2i64 addr:$src))))]>,
Evan Cheng7a831ce2007-12-15 03:00:47 +00003091 XS, Requires<[HasSSE2]>;
Bill Wendlingddd35322007-05-02 23:11:52 +00003092
Evan Cheng8e8de682008-05-20 18:24:47 +00003093def : Pat<(v2i64 (X86vzmovl (bc_v2i64 (loadv4i32 addr:$src)))),
3094 (MOVZPQILo2PQIrm addr:$src)>;
3095}
3096
Bruno Cardoso Lopes6596a622010-07-01 01:20:06 +00003097// Instructions to match in the assembler
3098let isAsmParserOnly = 1 in {
Bruno Cardoso Lopes6596a622010-07-01 01:20:06 +00003099def VMOVQs64rr : VPDI<0x6E, MRMSrcReg, (outs VR128:$dst), (ins GR64:$src),
3100 "movq\t{$src, $dst|$dst, $src}", []>, VEX, VEX_W;
3101def VMOVQd64rr : VPDI<0x7E, MRMDestReg, (outs GR64:$dst), (ins VR128:$src),
3102 "movq\t{$src, $dst|$dst, $src}", []>, VEX, VEX_W;
Bruno Cardoso Lopes2b691432010-07-21 23:53:50 +00003103// Recognize "movd" with GR64 destination, but encode as a "movq"
3104def VMOVQd64rr_alt : VPDI<0x7E, MRMDestReg, (outs GR64:$dst), (ins VR128:$src),
3105 "movd\t{$src, $dst|$dst, $src}", []>, VEX, VEX_W;
Bruno Cardoso Lopes6596a622010-07-01 01:20:06 +00003106}
3107
Sean Callanan108934c2009-12-18 00:01:26 +00003108// Instructions for the disassembler
3109// xr = XMM register
3110// xm = mem64
3111
Bruno Cardoso Lopes06e6e102010-07-23 00:14:54 +00003112let isAsmParserOnly = 1, Predicates = [HasAVX] in
Bruno Cardoso Lopes6596a622010-07-01 01:20:06 +00003113def VMOVQxrxr: I<0x7E, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
3114 "vmovq\t{$src, $dst|$dst, $src}", []>, VEX, XS;
Sean Callanan108934c2009-12-18 00:01:26 +00003115def MOVQxrxr : I<0x7E, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
3116 "movq\t{$src, $dst|$dst, $src}", []>, XS;
3117
Eric Christopher44b93ff2009-07-31 20:07:27 +00003118//===---------------------------------------------------------------------===//
Bruno Cardoso Lopes7ac7ed82010-06-30 18:49:10 +00003119// SSE2 - Misc Instructions
3120//===---------------------------------------------------------------------===//
3121
3122// Flush cache
3123def CLFLUSH : I<0xAE, MRM7m, (outs), (ins i8mem:$src),
3124 "clflush\t$src", [(int_x86_sse2_clflush addr:$src)]>,
3125 TB, Requires<[HasSSE2]>;
3126
3127// Load, store, and memory fence
3128def LFENCE : I<0xAE, MRM_E8, (outs), (ins),
3129 "lfence", [(int_x86_sse2_lfence)]>, TB, Requires<[HasSSE2]>;
3130def MFENCE : I<0xAE, MRM_F0, (outs), (ins),
3131 "mfence", [(int_x86_sse2_mfence)]>, TB, Requires<[HasSSE2]>;
Eric Christopher9a9d2752010-07-22 02:48:34 +00003132def : Pat<(X86LFence), (LFENCE)>;
3133def : Pat<(X86MFence), (MFENCE)>;
3134
Bruno Cardoso Lopes7ac7ed82010-06-30 18:49:10 +00003135
3136// Pause. This "instruction" is encoded as "rep; nop", so even though it
3137// was introduced with SSE2, it's backward compatible.
3138def PAUSE : I<0x90, RawFrm, (outs), (ins), "pause", []>, REP;
3139
Bruno Cardoso Lopes7ac7ed82010-06-30 18:49:10 +00003140// Alias instructions that map zero vector to pxor / xorp* for sse.
3141// We set canFoldAsLoad because this can be converted to a constant-pool
3142// load of an all-ones value if folding it would be beneficial.
3143let isReMaterializable = 1, isAsCheapAsAMove = 1, canFoldAsLoad = 1,
3144 isCodeGenOnly = 1, ExeDomain = SSEPackedInt in
3145 // FIXME: Change encoding to pseudo.
3146 def V_SETALLONES : PDI<0x76, MRMInitReg, (outs VR128:$dst), (ins), "",
3147 [(set VR128:$dst, (v4i32 immAllOnesV))]>;
3148
3149//===---------------------------------------------------------------------===//
Bruno Cardoso Lopes79b634c2010-07-01 02:33:39 +00003150// SSE3 - Conversion Instructions
Eric Christopher44b93ff2009-07-31 20:07:27 +00003151//===---------------------------------------------------------------------===//
Bill Wendlingddd35322007-05-02 23:11:52 +00003152
Bruno Cardoso Lopes87a85c72010-07-13 21:07:28 +00003153// Convert Packed Double FP to Packed DW Integers
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00003154let isAsmParserOnly = 1, Predicates = [HasAVX] in {
Bruno Cardoso Lopes87a85c72010-07-13 21:07:28 +00003155// The assembler can recognize rr 256-bit instructions by seeing a ymm
3156// register, but the same isn't true when using memory operands instead.
3157// Provide other assembly rr and rm forms to address this explicitly.
Bruno Cardoso Lopes79b634c2010-07-01 02:33:39 +00003158def VCVTPD2DQrr : S3DI<0xE6, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
3159 "vcvtpd2dq\t{$src, $dst|$dst, $src}", []>, VEX;
Bruno Cardoso Lopes87a85c72010-07-13 21:07:28 +00003160def VCVTPD2DQXrYr : S3DI<0xE6, MRMSrcReg, (outs VR128:$dst), (ins VR256:$src),
3161 "vcvtpd2dq\t{$src, $dst|$dst, $src}", []>, VEX;
3162
3163// XMM only
3164def VCVTPD2DQXrr : S3DI<0xE6, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
3165 "vcvtpd2dqx\t{$src, $dst|$dst, $src}", []>, VEX;
3166def VCVTPD2DQXrm : S3DI<0xE6, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
3167 "vcvtpd2dqx\t{$src, $dst|$dst, $src}", []>, VEX;
3168
3169// YMM only
3170def VCVTPD2DQYrr : S3DI<0xE6, MRMSrcReg, (outs VR128:$dst), (ins VR256:$src),
3171 "vcvtpd2dqy\t{$src, $dst|$dst, $src}", []>, VEX;
3172def VCVTPD2DQYrm : S3DI<0xE6, MRMSrcMem, (outs VR128:$dst), (ins f256mem:$src),
3173 "vcvtpd2dqy\t{$src, $dst|$dst, $src}", []>, VEX, VEX_L;
Bruno Cardoso Lopes79b634c2010-07-01 02:33:39 +00003174}
3175
Bruno Cardoso Lopesf23919b2010-06-22 18:09:32 +00003176def CVTPD2DQrm : S3DI<0xE6, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
3177 "cvtpd2dq\t{$src, $dst|$dst, $src}", []>;
3178def CVTPD2DQrr : S3DI<0xE6, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
3179 "cvtpd2dq\t{$src, $dst|$dst, $src}", []>;
Bruno Cardoso Lopes87a85c72010-07-13 21:07:28 +00003180
3181// Convert Packed DW Integers to Packed Double FP
3182let isAsmParserOnly = 1, Predicates = [HasAVX] in {
3183def VCVTDQ2PDrm : S3SI<0xE6, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
3184 "vcvtdq2pd\t{$src, $dst|$dst, $src}", []>, VEX;
3185def VCVTDQ2PDrr : S3SI<0xE6, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
3186 "vcvtdq2pd\t{$src, $dst|$dst, $src}", []>, VEX;
3187def VCVTDQ2PDYrm : S3SI<0xE6, MRMSrcMem, (outs VR256:$dst), (ins f128mem:$src),
3188 "vcvtdq2pd\t{$src, $dst|$dst, $src}", []>, VEX;
3189def VCVTDQ2PDYrr : S3SI<0xE6, MRMSrcReg, (outs VR256:$dst), (ins VR128:$src),
3190 "vcvtdq2pd\t{$src, $dst|$dst, $src}", []>, VEX;
3191}
3192
Bruno Cardoso Lopesf23919b2010-06-22 18:09:32 +00003193def CVTDQ2PDrm : S3SI<0xE6, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
3194 "cvtdq2pd\t{$src, $dst|$dst, $src}", []>;
3195def CVTDQ2PDrr : S3SI<0xE6, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
3196 "cvtdq2pd\t{$src, $dst|$dst, $src}", []>;
3197
Bruno Cardoso Lopes79b634c2010-07-01 02:33:39 +00003198//===---------------------------------------------------------------------===//
3199// SSE3 - Move Instructions
3200//===---------------------------------------------------------------------===//
Bill Wendlingddd35322007-05-02 23:11:52 +00003201
Bruno Cardoso Lopes79b634c2010-07-01 02:33:39 +00003202// Replicate Single FP
3203multiclass sse3_replicate_sfp<bits<8> op, PatFrag rep_frag, string OpcodeStr> {
3204def rr : S3SI<op, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
3205 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
3206 [(set VR128:$dst, (v4f32 (rep_frag
Nate Begeman9008ca62009-04-27 18:41:29 +00003207 VR128:$src, (undef))))]>;
Bruno Cardoso Lopes79b634c2010-07-01 02:33:39 +00003208def rm : S3SI<op, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
3209 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
3210 [(set VR128:$dst, (rep_frag
Nate Begeman9008ca62009-04-27 18:41:29 +00003211 (memopv4f32 addr:$src), (undef)))]>;
Bruno Cardoso Lopes79b634c2010-07-01 02:33:39 +00003212}
Bill Wendlingddd35322007-05-02 23:11:52 +00003213
Bruno Cardoso Lopes2b691432010-07-21 23:53:50 +00003214multiclass sse3_replicate_sfp_y<bits<8> op, PatFrag rep_frag,
3215 string OpcodeStr> {
3216def rr : S3SI<op, MRMSrcReg, (outs VR256:$dst), (ins VR256:$src),
3217 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>;
3218def rm : S3SI<op, MRMSrcMem, (outs VR256:$dst), (ins f256mem:$src),
3219 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>;
3220}
3221
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00003222let isAsmParserOnly = 1, Predicates = [HasAVX] in {
Bruno Cardoso Lopes2b691432010-07-21 23:53:50 +00003223 // FIXME: Merge above classes when we have patterns for the ymm version
3224 defm VMOVSHDUP : sse3_replicate_sfp<0x16, movshdup, "vmovshdup">, VEX;
3225 defm VMOVSLDUP : sse3_replicate_sfp<0x12, movsldup, "vmovsldup">, VEX;
3226 defm VMOVSHDUPY : sse3_replicate_sfp_y<0x16, movshdup, "vmovshdup">, VEX;
3227 defm VMOVSLDUPY : sse3_replicate_sfp_y<0x12, movsldup, "vmovsldup">, VEX;
Bruno Cardoso Lopes79b634c2010-07-01 02:33:39 +00003228}
3229defm MOVSHDUP : sse3_replicate_sfp<0x16, movshdup, "movshdup">;
3230defm MOVSLDUP : sse3_replicate_sfp<0x12, movsldup, "movsldup">;
3231
3232// Replicate Double FP
3233multiclass sse3_replicate_dfp<string OpcodeStr> {
3234def rr : S3DI<0x12, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
3235 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
3236 [(set VR128:$dst,(v2f64 (movddup VR128:$src, (undef))))]>;
3237def rm : S3DI<0x12, MRMSrcMem, (outs VR128:$dst), (ins f64mem:$src),
3238 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Evan Cheng0b457f02008-09-25 20:50:48 +00003239 [(set VR128:$dst,
Nate Begeman9008ca62009-04-27 18:41:29 +00003240 (v2f64 (movddup (scalar_to_vector (loadf64 addr:$src)),
3241 (undef))))]>;
Bruno Cardoso Lopes79b634c2010-07-01 02:33:39 +00003242}
3243
Bruno Cardoso Lopes2b691432010-07-21 23:53:50 +00003244multiclass sse3_replicate_dfp_y<string OpcodeStr> {
3245def rr : S3DI<0x12, MRMSrcReg, (outs VR256:$dst), (ins VR256:$src),
3246 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
3247 []>;
3248def rm : S3DI<0x12, MRMSrcMem, (outs VR256:$dst), (ins f256mem:$src),
3249 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
3250 []>;
3251}
3252
3253let isAsmParserOnly = 1, Predicates = [HasAVX] in {
3254 // FIXME: Merge above classes when we have patterns for the ymm version
3255 defm VMOVDDUP : sse3_replicate_dfp<"vmovddup">, VEX;
3256 defm VMOVDDUPY : sse3_replicate_dfp_y<"vmovddup">, VEX;
3257}
Bruno Cardoso Lopes79b634c2010-07-01 02:33:39 +00003258defm MOVDDUP : sse3_replicate_dfp<"movddup">;
Evan Cheng0b457f02008-09-25 20:50:48 +00003259
Bruno Cardoso Lopesc6fcdeb2010-07-01 17:35:02 +00003260// Move Unaligned Integer
Bruno Cardoso Lopes2b691432010-07-21 23:53:50 +00003261let isAsmParserOnly = 1, Predicates = [HasAVX] in {
Bruno Cardoso Lopesc6fcdeb2010-07-01 17:35:02 +00003262 def VLDDQUrm : S3DI<0xF0, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
3263 "vlddqu\t{$src, $dst|$dst, $src}",
3264 [(set VR128:$dst, (int_x86_sse3_ldu_dq addr:$src))]>, VEX;
Bruno Cardoso Lopes2b691432010-07-21 23:53:50 +00003265 def VLDDQUYrm : S3DI<0xF0, MRMSrcMem, (outs VR256:$dst), (ins i256mem:$src),
3266 "vlddqu\t{$src, $dst|$dst, $src}", []>, VEX;
3267}
Bruno Cardoso Lopesc6fcdeb2010-07-01 17:35:02 +00003268def LDDQUrm : S3DI<0xF0, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
3269 "lddqu\t{$src, $dst|$dst, $src}",
3270 [(set VR128:$dst, (int_x86_sse3_ldu_dq addr:$src))]>;
3271
Nate Begeman9008ca62009-04-27 18:41:29 +00003272def : Pat<(movddup (bc_v2f64 (v2i64 (scalar_to_vector (loadi64 addr:$src)))),
3273 (undef)),
Evan Cheng0b457f02008-09-25 20:50:48 +00003274 (MOVDDUPrm addr:$src)>, Requires<[HasSSE3]>;
Nate Begemanec8eee22009-04-29 22:47:44 +00003275
Bruno Cardoso Lopesc6fcdeb2010-07-01 17:35:02 +00003276// Several Move patterns
Nate Begemanec8eee22009-04-29 22:47:44 +00003277let AddedComplexity = 5 in {
Nate Begeman9008ca62009-04-27 18:41:29 +00003278def : Pat<(movddup (memopv2f64 addr:$src), (undef)),
Evan Cheng0b457f02008-09-25 20:50:48 +00003279 (MOVDDUPrm addr:$src)>, Requires<[HasSSE3]>;
Nate Begemanec8eee22009-04-29 22:47:44 +00003280def : Pat<(movddup (bc_v4f32 (memopv2f64 addr:$src)), (undef)),
3281 (MOVDDUPrm addr:$src)>, Requires<[HasSSE3]>;
3282def : Pat<(movddup (memopv2i64 addr:$src), (undef)),
3283 (MOVDDUPrm addr:$src)>, Requires<[HasSSE3]>;
3284def : Pat<(movddup (bc_v4i32 (memopv2i64 addr:$src)), (undef)),
3285 (MOVDDUPrm addr:$src)>, Requires<[HasSSE3]>;
3286}
Bill Wendlingddd35322007-05-02 23:11:52 +00003287
Bruno Cardoso Lopesc6fcdeb2010-07-01 17:35:02 +00003288// vector_shuffle v1, <undef> <1, 1, 3, 3>
3289let AddedComplexity = 15 in
3290def : Pat<(v4i32 (movshdup VR128:$src, (undef))),
3291 (MOVSHDUPrr VR128:$src)>, Requires<[HasSSE3]>;
3292let AddedComplexity = 20 in
3293def : Pat<(v4i32 (movshdup (bc_v4i32 (memopv2i64 addr:$src)), (undef))),
3294 (MOVSHDUPrm addr:$src)>, Requires<[HasSSE3]>;
3295
3296// vector_shuffle v1, <undef> <0, 0, 2, 2>
3297let AddedComplexity = 15 in
3298 def : Pat<(v4i32 (movsldup VR128:$src, (undef))),
3299 (MOVSLDUPrr VR128:$src)>, Requires<[HasSSE3]>;
3300let AddedComplexity = 20 in
3301 def : Pat<(v4i32 (movsldup (bc_v4i32 (memopv2i64 addr:$src)), (undef))),
3302 (MOVSLDUPrm addr:$src)>, Requires<[HasSSE3]>;
3303
Bruno Cardoso Lopes79b634c2010-07-01 02:33:39 +00003304//===---------------------------------------------------------------------===//
Bruno Cardoso Lopes71448212010-07-01 17:08:18 +00003305// SSE3 - Arithmetic
Bruno Cardoso Lopes79b634c2010-07-01 02:33:39 +00003306//===---------------------------------------------------------------------===//
3307
Bruno Cardoso Lopes94143ee2010-07-19 23:32:44 +00003308multiclass sse3_addsub<Intrinsic Int, string OpcodeStr, RegisterClass RC,
3309 X86MemOperand x86memop, bit Is2Addr = 1> {
Bruno Cardoso Lopes71448212010-07-01 17:08:18 +00003310 def rr : I<0xD0, MRMSrcReg,
Bruno Cardoso Lopes94143ee2010-07-19 23:32:44 +00003311 (outs RC:$dst), (ins RC:$src1, RC:$src2),
Bruno Cardoso Lopes71448212010-07-01 17:08:18 +00003312 !if(Is2Addr,
3313 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
3314 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
Bruno Cardoso Lopes94143ee2010-07-19 23:32:44 +00003315 [(set RC:$dst, (Int RC:$src1, RC:$src2))]>;
Bruno Cardoso Lopes71448212010-07-01 17:08:18 +00003316 def rm : I<0xD0, MRMSrcMem,
Bruno Cardoso Lopes94143ee2010-07-19 23:32:44 +00003317 (outs RC:$dst), (ins RC:$src1, x86memop:$src2),
Bruno Cardoso Lopes71448212010-07-01 17:08:18 +00003318 !if(Is2Addr,
3319 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
3320 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
Bruno Cardoso Lopes94143ee2010-07-19 23:32:44 +00003321 [(set RC:$dst, (Int RC:$src1, (memop addr:$src2)))]>;
Bill Wendlingddd35322007-05-02 23:11:52 +00003322}
3323
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00003324let isAsmParserOnly = 1, Predicates = [HasAVX],
Bruno Cardoso Lopes71448212010-07-01 17:08:18 +00003325 ExeDomain = SSEPackedDouble in {
Bruno Cardoso Lopes94143ee2010-07-19 23:32:44 +00003326 defm VADDSUBPS : sse3_addsub<int_x86_sse3_addsub_ps, "vaddsubps", VR128,
3327 f128mem, 0>, XD, VEX_4V;
3328 defm VADDSUBPD : sse3_addsub<int_x86_sse3_addsub_pd, "vaddsubpd", VR128,
3329 f128mem, 0>, OpSize, VEX_4V;
3330 let Pattern = []<dag> in {
3331 defm VADDSUBPSY : sse3_addsub<int_x86_sse3_addsub_ps, "vaddsubps", VR256,
3332 f256mem, 0>, XD, VEX_4V;
3333 defm VADDSUBPDY : sse3_addsub<int_x86_sse3_addsub_pd, "vaddsubpd", VR256,
3334 f256mem, 0>, OpSize, VEX_4V;
3335 }
Bruno Cardoso Lopes71448212010-07-01 17:08:18 +00003336}
3337let Constraints = "$src1 = $dst", Predicates = [HasSSE3],
3338 ExeDomain = SSEPackedDouble in {
Bruno Cardoso Lopes94143ee2010-07-19 23:32:44 +00003339 defm ADDSUBPS : sse3_addsub<int_x86_sse3_addsub_ps, "addsubps", VR128,
3340 f128mem>, XD;
3341 defm ADDSUBPD : sse3_addsub<int_x86_sse3_addsub_pd, "addsubpd", VR128,
3342 f128mem>, TB, OpSize;
Bruno Cardoso Lopes71448212010-07-01 17:08:18 +00003343}
3344
3345//===---------------------------------------------------------------------===//
3346// SSE3 Instructions
3347//===---------------------------------------------------------------------===//
3348
Bill Wendlingddd35322007-05-02 23:11:52 +00003349// Horizontal ops
Bruno Cardoso Lopes94143ee2010-07-19 23:32:44 +00003350multiclass S3D_Int<bits<8> o, string OpcodeStr, ValueType vt, RegisterClass RC,
3351 X86MemOperand x86memop, Intrinsic IntId, bit Is2Addr = 1> {
3352 def rr : S3DI<o, MRMSrcReg, (outs RC:$dst), (ins RC:$src1, RC:$src2),
Bruno Cardoso Lopesc6fcdeb2010-07-01 17:35:02 +00003353 !if(Is2Addr,
Dan Gohmanb1576f52007-07-31 20:11:57 +00003354 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Bruno Cardoso Lopesc6fcdeb2010-07-01 17:35:02 +00003355 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
Bruno Cardoso Lopes94143ee2010-07-19 23:32:44 +00003356 [(set RC:$dst, (vt (IntId RC:$src1, RC:$src2)))]>;
3357
3358 def rm : S3DI<o, MRMSrcMem, (outs RC:$dst), (ins RC:$src1, x86memop:$src2),
Bruno Cardoso Lopesc6fcdeb2010-07-01 17:35:02 +00003359 !if(Is2Addr,
Dan Gohmanb1576f52007-07-31 20:11:57 +00003360 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Bruno Cardoso Lopesc6fcdeb2010-07-01 17:35:02 +00003361 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
Bruno Cardoso Lopes94143ee2010-07-19 23:32:44 +00003362 [(set RC:$dst, (vt (IntId RC:$src1, (memop addr:$src2))))]>;
3363}
3364multiclass S3_Int<bits<8> o, string OpcodeStr, ValueType vt, RegisterClass RC,
3365 X86MemOperand x86memop, Intrinsic IntId, bit Is2Addr = 1> {
3366 def rr : S3I<o, MRMSrcReg, (outs RC:$dst), (ins RC:$src1, RC:$src2),
Bruno Cardoso Lopesc6fcdeb2010-07-01 17:35:02 +00003367 !if(Is2Addr,
3368 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
3369 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
Bruno Cardoso Lopes94143ee2010-07-19 23:32:44 +00003370 [(set RC:$dst, (vt (IntId RC:$src1, RC:$src2)))]>;
3371
3372 def rm : S3I<o, MRMSrcMem, (outs RC:$dst), (ins RC:$src1, x86memop:$src2),
Bruno Cardoso Lopesc6fcdeb2010-07-01 17:35:02 +00003373 !if(Is2Addr,
3374 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
3375 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
Bruno Cardoso Lopes94143ee2010-07-19 23:32:44 +00003376 [(set RC:$dst, (vt (IntId RC:$src1, (memop addr:$src2))))]>;
3377}
Bill Wendlingddd35322007-05-02 23:11:52 +00003378
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00003379let isAsmParserOnly = 1, Predicates = [HasAVX] in {
Bruno Cardoso Lopes94143ee2010-07-19 23:32:44 +00003380 defm VHADDPS : S3D_Int<0x7C, "vhaddps", v4f32, VR128, f128mem,
3381 int_x86_sse3_hadd_ps, 0>, VEX_4V;
3382 defm VHADDPD : S3_Int <0x7C, "vhaddpd", v2f64, VR128, f128mem,
3383 int_x86_sse3_hadd_pd, 0>, VEX_4V;
3384 defm VHSUBPS : S3D_Int<0x7D, "vhsubps", v4f32, VR128, f128mem,
3385 int_x86_sse3_hsub_ps, 0>, VEX_4V;
3386 defm VHSUBPD : S3_Int <0x7D, "vhsubpd", v2f64, VR128, f128mem,
3387 int_x86_sse3_hsub_pd, 0>, VEX_4V;
3388 let Pattern = []<dag> in {
3389 defm VHADDPSY : S3D_Int<0x7C, "vhaddps", v8f32, VR256, f256mem,
3390 int_x86_sse3_hadd_ps, 0>, VEX_4V;
3391 defm VHADDPDY : S3_Int <0x7C, "vhaddpd", v4f64, VR256, f256mem,
3392 int_x86_sse3_hadd_pd, 0>, VEX_4V;
3393 defm VHSUBPSY : S3D_Int<0x7D, "vhsubps", v8f32, VR256, f256mem,
3394 int_x86_sse3_hsub_ps, 0>, VEX_4V;
3395 defm VHSUBPDY : S3_Int <0x7D, "vhsubpd", v4f64, VR256, f256mem,
3396 int_x86_sse3_hsub_pd, 0>, VEX_4V;
3397 }
Bruno Cardoso Lopesc6fcdeb2010-07-01 17:35:02 +00003398}
3399
Evan Chenge9083d62008-03-05 08:19:16 +00003400let Constraints = "$src1 = $dst" in {
Bruno Cardoso Lopes94143ee2010-07-19 23:32:44 +00003401 defm HADDPS : S3D_Int<0x7C, "haddps", v4f32, VR128, f128mem,
3402 int_x86_sse3_hadd_ps>;
3403 defm HADDPD : S3_Int<0x7C, "haddpd", v2f64, VR128, f128mem,
3404 int_x86_sse3_hadd_pd>;
3405 defm HSUBPS : S3D_Int<0x7D, "hsubps", v4f32, VR128, f128mem,
3406 int_x86_sse3_hsub_ps>;
3407 defm HSUBPD : S3_Int<0x7D, "hsubpd", v2f64, VR128, f128mem,
3408 int_x86_sse3_hsub_pd>;
Bill Wendlingddd35322007-05-02 23:11:52 +00003409}
3410
Bruno Cardoso Lopesc6fcdeb2010-07-01 17:35:02 +00003411//===---------------------------------------------------------------------===//
Bruno Cardoso Lopesf12ad662010-07-01 23:10:49 +00003412// SSSE3 - Packed Absolute Instructions
Bruno Cardoso Lopesc6fcdeb2010-07-01 17:35:02 +00003413//===---------------------------------------------------------------------===//
3414
Bruno Cardoso Lopes944faca2010-07-01 22:33:18 +00003415/// SS3I_unop_rm_int - Simple SSSE3 unary op whose type can be v*{i8,i16,i32}.
3416multiclass SS3I_unop_rm_int<bits<8> opc, string OpcodeStr,
3417 PatFrag mem_frag64, PatFrag mem_frag128,
3418 Intrinsic IntId64, Intrinsic IntId128> {
Nate Begemanfea2be52008-02-09 23:46:37 +00003419 def rr64 : SS38I<opc, MRMSrcReg, (outs VR64:$dst), (ins VR64:$src),
3420 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
3421 [(set VR64:$dst, (IntId64 VR64:$src))]>;
Bill Wendling76d708b2007-08-10 06:22:27 +00003422
Nate Begemanfea2be52008-02-09 23:46:37 +00003423 def rm64 : SS38I<opc, MRMSrcMem, (outs VR64:$dst), (ins i64mem:$src),
3424 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
3425 [(set VR64:$dst,
Bruno Cardoso Lopes944faca2010-07-01 22:33:18 +00003426 (IntId64 (bitconvert (mem_frag64 addr:$src))))]>;
Nate Begemanfea2be52008-02-09 23:46:37 +00003427
3428 def rr128 : SS38I<opc, MRMSrcReg, (outs VR128:$dst),
3429 (ins VR128:$src),
3430 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
3431 [(set VR128:$dst, (IntId128 VR128:$src))]>,
3432 OpSize;
3433
3434 def rm128 : SS38I<opc, MRMSrcMem, (outs VR128:$dst),
3435 (ins i128mem:$src),
3436 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
3437 [(set VR128:$dst,
3438 (IntId128
Bruno Cardoso Lopes944faca2010-07-01 22:33:18 +00003439 (bitconvert (mem_frag128 addr:$src))))]>, OpSize;
Bill Wendlingddd35322007-05-02 23:11:52 +00003440}
3441
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00003442let isAsmParserOnly = 1, Predicates = [HasAVX] in {
Bruno Cardoso Lopesf5cd8c52010-07-02 22:06:54 +00003443 defm VPABSB : SS3I_unop_rm_int<0x1C, "vpabsb", memopv8i8, memopv16i8,
3444 int_x86_ssse3_pabs_b,
3445 int_x86_ssse3_pabs_b_128>, VEX;
3446 defm VPABSW : SS3I_unop_rm_int<0x1D, "vpabsw", memopv4i16, memopv8i16,
3447 int_x86_ssse3_pabs_w,
3448 int_x86_ssse3_pabs_w_128>, VEX;
3449 defm VPABSD : SS3I_unop_rm_int<0x1E, "vpabsd", memopv2i32, memopv4i32,
3450 int_x86_ssse3_pabs_d,
3451 int_x86_ssse3_pabs_d_128>, VEX;
3452}
3453
Bruno Cardoso Lopes944faca2010-07-01 22:33:18 +00003454defm PABSB : SS3I_unop_rm_int<0x1C, "pabsb", memopv8i8, memopv16i8,
3455 int_x86_ssse3_pabs_b,
3456 int_x86_ssse3_pabs_b_128>;
3457defm PABSW : SS3I_unop_rm_int<0x1D, "pabsw", memopv4i16, memopv8i16,
3458 int_x86_ssse3_pabs_w,
3459 int_x86_ssse3_pabs_w_128>;
3460defm PABSD : SS3I_unop_rm_int<0x1E, "pabsd", memopv2i32, memopv4i32,
3461 int_x86_ssse3_pabs_d,
3462 int_x86_ssse3_pabs_d_128>;
Bill Wendling76d708b2007-08-10 06:22:27 +00003463
Bruno Cardoso Lopesf12ad662010-07-01 23:10:49 +00003464//===---------------------------------------------------------------------===//
3465// SSSE3 - Packed Binary Operator Instructions
3466//===---------------------------------------------------------------------===//
Bill Wendling76d708b2007-08-10 06:22:27 +00003467
Bruno Cardoso Lopesf12ad662010-07-01 23:10:49 +00003468/// SS3I_binop_rm_int - Simple SSSE3 bin op whose type can be v*{i8,i16,i32}.
3469multiclass SS3I_binop_rm_int<bits<8> opc, string OpcodeStr,
3470 PatFrag mem_frag64, PatFrag mem_frag128,
3471 Intrinsic IntId64, Intrinsic IntId128,
3472 bit Is2Addr = 1> {
3473 let isCommutable = 1 in
3474 def rr64 : SS38I<opc, MRMSrcReg, (outs VR64:$dst),
3475 (ins VR64:$src1, VR64:$src2),
3476 !if(Is2Addr,
3477 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
3478 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
3479 [(set VR64:$dst, (IntId64 VR64:$src1, VR64:$src2))]>;
3480 def rm64 : SS38I<opc, MRMSrcMem, (outs VR64:$dst),
3481 (ins VR64:$src1, i64mem:$src2),
3482 !if(Is2Addr,
3483 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
3484 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
3485 [(set VR64:$dst,
3486 (IntId64 VR64:$src1,
3487 (bitconvert (memopv8i8 addr:$src2))))]>;
3488
3489 let isCommutable = 1 in
3490 def rr128 : SS38I<opc, MRMSrcReg, (outs VR128:$dst),
3491 (ins VR128:$src1, VR128:$src2),
3492 !if(Is2Addr,
3493 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
3494 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
3495 [(set VR128:$dst, (IntId128 VR128:$src1, VR128:$src2))]>,
3496 OpSize;
3497 def rm128 : SS38I<opc, MRMSrcMem, (outs VR128:$dst),
3498 (ins VR128:$src1, i128mem:$src2),
3499 !if(Is2Addr,
3500 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
3501 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
3502 [(set VR128:$dst,
3503 (IntId128 VR128:$src1,
3504 (bitconvert (memopv16i8 addr:$src2))))]>, OpSize;
Bill Wendling76d708b2007-08-10 06:22:27 +00003505}
3506
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00003507let isAsmParserOnly = 1, Predicates = [HasAVX] in {
Bruno Cardoso Lopesf5cd8c52010-07-02 22:06:54 +00003508let isCommutable = 0 in {
3509 defm VPHADDW : SS3I_binop_rm_int<0x01, "vphaddw", memopv4i16, memopv8i16,
3510 int_x86_ssse3_phadd_w,
3511 int_x86_ssse3_phadd_w_128, 0>, VEX_4V;
3512 defm VPHADDD : SS3I_binop_rm_int<0x02, "vphaddd", memopv2i32, memopv4i32,
3513 int_x86_ssse3_phadd_d,
3514 int_x86_ssse3_phadd_d_128, 0>, VEX_4V;
3515 defm VPHADDSW : SS3I_binop_rm_int<0x03, "vphaddsw", memopv4i16, memopv8i16,
3516 int_x86_ssse3_phadd_sw,
3517 int_x86_ssse3_phadd_sw_128, 0>, VEX_4V;
3518 defm VPHSUBW : SS3I_binop_rm_int<0x05, "vphsubw", memopv4i16, memopv8i16,
3519 int_x86_ssse3_phsub_w,
3520 int_x86_ssse3_phsub_w_128, 0>, VEX_4V;
3521 defm VPHSUBD : SS3I_binop_rm_int<0x06, "vphsubd", memopv2i32, memopv4i32,
3522 int_x86_ssse3_phsub_d,
3523 int_x86_ssse3_phsub_d_128, 0>, VEX_4V;
3524 defm VPHSUBSW : SS3I_binop_rm_int<0x07, "vphsubsw", memopv4i16, memopv8i16,
3525 int_x86_ssse3_phsub_sw,
3526 int_x86_ssse3_phsub_sw_128, 0>, VEX_4V;
3527 defm VPMADDUBSW : SS3I_binop_rm_int<0x04, "vpmaddubsw", memopv8i8, memopv16i8,
3528 int_x86_ssse3_pmadd_ub_sw,
3529 int_x86_ssse3_pmadd_ub_sw_128, 0>, VEX_4V;
3530 defm VPSHUFB : SS3I_binop_rm_int<0x00, "vpshufb", memopv8i8, memopv16i8,
3531 int_x86_ssse3_pshuf_b,
3532 int_x86_ssse3_pshuf_b_128, 0>, VEX_4V;
3533 defm VPSIGNB : SS3I_binop_rm_int<0x08, "vpsignb", memopv8i8, memopv16i8,
3534 int_x86_ssse3_psign_b,
3535 int_x86_ssse3_psign_b_128, 0>, VEX_4V;
3536 defm VPSIGNW : SS3I_binop_rm_int<0x09, "vpsignw", memopv4i16, memopv8i16,
3537 int_x86_ssse3_psign_w,
3538 int_x86_ssse3_psign_w_128, 0>, VEX_4V;
3539 defm VPSIGND : SS3I_binop_rm_int<0x0A, "vpsignd", memopv2i32, memopv4i32,
3540 int_x86_ssse3_psign_d,
3541 int_x86_ssse3_psign_d_128, 0>, VEX_4V;
3542}
3543defm VPMULHRSW : SS3I_binop_rm_int<0x0B, "vpmulhrsw", memopv4i16, memopv8i16,
3544 int_x86_ssse3_pmul_hr_sw,
3545 int_x86_ssse3_pmul_hr_sw_128, 0>, VEX_4V;
3546}
3547
Bruno Cardoso Lopesf12ad662010-07-01 23:10:49 +00003548// None of these have i8 immediate fields.
3549let ImmT = NoImm, Constraints = "$src1 = $dst" in {
3550let isCommutable = 0 in {
3551 defm PHADDW : SS3I_binop_rm_int<0x01, "phaddw", memopv4i16, memopv8i16,
3552 int_x86_ssse3_phadd_w,
3553 int_x86_ssse3_phadd_w_128>;
3554 defm PHADDD : SS3I_binop_rm_int<0x02, "phaddd", memopv2i32, memopv4i32,
3555 int_x86_ssse3_phadd_d,
3556 int_x86_ssse3_phadd_d_128>;
3557 defm PHADDSW : SS3I_binop_rm_int<0x03, "phaddsw", memopv4i16, memopv8i16,
3558 int_x86_ssse3_phadd_sw,
3559 int_x86_ssse3_phadd_sw_128>;
3560 defm PHSUBW : SS3I_binop_rm_int<0x05, "phsubw", memopv4i16, memopv8i16,
3561 int_x86_ssse3_phsub_w,
3562 int_x86_ssse3_phsub_w_128>;
3563 defm PHSUBD : SS3I_binop_rm_int<0x06, "phsubd", memopv2i32, memopv4i32,
3564 int_x86_ssse3_phsub_d,
3565 int_x86_ssse3_phsub_d_128>;
3566 defm PHSUBSW : SS3I_binop_rm_int<0x07, "phsubsw", memopv4i16, memopv8i16,
3567 int_x86_ssse3_phsub_sw,
3568 int_x86_ssse3_phsub_sw_128>;
3569 defm PMADDUBSW : SS3I_binop_rm_int<0x04, "pmaddubsw", memopv8i8, memopv16i8,
3570 int_x86_ssse3_pmadd_ub_sw,
3571 int_x86_ssse3_pmadd_ub_sw_128>;
3572 defm PSHUFB : SS3I_binop_rm_int<0x00, "pshufb", memopv8i8, memopv16i8,
3573 int_x86_ssse3_pshuf_b,
3574 int_x86_ssse3_pshuf_b_128>;
3575 defm PSIGNB : SS3I_binop_rm_int<0x08, "psignb", memopv8i8, memopv16i8,
3576 int_x86_ssse3_psign_b,
3577 int_x86_ssse3_psign_b_128>;
3578 defm PSIGNW : SS3I_binop_rm_int<0x09, "psignw", memopv4i16, memopv8i16,
3579 int_x86_ssse3_psign_w,
3580 int_x86_ssse3_psign_w_128>;
3581 defm PSIGND : SS3I_binop_rm_int<0x0A, "psignd", memopv2i32, memopv4i32,
3582 int_x86_ssse3_psign_d,
3583 int_x86_ssse3_psign_d_128>;
3584}
3585defm PMULHRSW : SS3I_binop_rm_int<0x0B, "pmulhrsw", memopv4i16, memopv8i16,
3586 int_x86_ssse3_pmul_hr_sw,
3587 int_x86_ssse3_pmul_hr_sw_128>;
Bill Wendling76d708b2007-08-10 06:22:27 +00003588}
3589
Bruno Cardoso Lopesf12ad662010-07-01 23:10:49 +00003590def : Pat<(X86pshufb VR128:$src, VR128:$mask),
3591 (PSHUFBrr128 VR128:$src, VR128:$mask)>, Requires<[HasSSSE3]>;
3592def : Pat<(X86pshufb VR128:$src, (bc_v16i8 (memopv2i64 addr:$mask))),
3593 (PSHUFBrm128 VR128:$src, addr:$mask)>, Requires<[HasSSSE3]>;
Bill Wendling76d708b2007-08-10 06:22:27 +00003594
Bruno Cardoso Lopesf12ad662010-07-01 23:10:49 +00003595//===---------------------------------------------------------------------===//
3596// SSSE3 - Packed Align Instruction Patterns
3597//===---------------------------------------------------------------------===//
Bill Wendling76d708b2007-08-10 06:22:27 +00003598
Bruno Cardoso Lopesf5cd8c52010-07-02 22:06:54 +00003599multiclass sse3_palign<string asm, bit Is2Addr = 1> {
3600 def R64rr : SS3AI<0x0F, MRMSrcReg, (outs VR64:$dst),
3601 (ins VR64:$src1, VR64:$src2, i8imm:$src3),
3602 !if(Is2Addr,
3603 !strconcat(asm, "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
3604 !strconcat(asm,
3605 "\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}")),
3606 []>;
3607 def R64rm : SS3AI<0x0F, MRMSrcMem, (outs VR64:$dst),
3608 (ins VR64:$src1, i64mem:$src2, i8imm:$src3),
3609 !if(Is2Addr,
3610 !strconcat(asm, "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
3611 !strconcat(asm,
3612 "\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}")),
3613 []>;
Bill Wendling76d708b2007-08-10 06:22:27 +00003614
Bruno Cardoso Lopesf5cd8c52010-07-02 22:06:54 +00003615 def R128rr : SS3AI<0x0F, MRMSrcReg, (outs VR128:$dst),
3616 (ins VR128:$src1, VR128:$src2, i8imm:$src3),
3617 !if(Is2Addr,
3618 !strconcat(asm, "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
3619 !strconcat(asm,
3620 "\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}")),
3621 []>, OpSize;
3622 def R128rm : SS3AI<0x0F, MRMSrcMem, (outs VR128:$dst),
3623 (ins VR128:$src1, i128mem:$src2, i8imm:$src3),
3624 !if(Is2Addr,
3625 !strconcat(asm, "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
3626 !strconcat(asm,
3627 "\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}")),
3628 []>, OpSize;
Bill Wendling76d708b2007-08-10 06:22:27 +00003629}
Bill Wendlingddd35322007-05-02 23:11:52 +00003630
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00003631let isAsmParserOnly = 1, Predicates = [HasAVX] in
Bruno Cardoso Lopesf5cd8c52010-07-02 22:06:54 +00003632 defm VPALIGN : sse3_palign<"vpalignr", 0>, VEX_4V;
3633let Constraints = "$src1 = $dst" in
3634 defm PALIGN : sse3_palign<"palignr">;
3635
Eric Christopher6d972fd2010-04-20 00:59:54 +00003636let AddedComplexity = 5 in {
3637
Eric Christophercff6f852010-04-15 01:40:20 +00003638def : Pat<(v1i64 (palign:$src3 VR64:$src1, VR64:$src2)),
3639 (PALIGNR64rr VR64:$src2, VR64:$src1,
3640 (SHUFFLE_get_palign_imm VR64:$src3))>,
3641 Requires<[HasSSSE3]>;
3642def : Pat<(v2i32 (palign:$src3 VR64:$src1, VR64:$src2)),
3643 (PALIGNR64rr VR64:$src2, VR64:$src1,
3644 (SHUFFLE_get_palign_imm VR64:$src3))>,
3645 Requires<[HasSSSE3]>;
Eric Christophercff6f852010-04-15 01:40:20 +00003646def : Pat<(v4i16 (palign:$src3 VR64:$src1, VR64:$src2)),
3647 (PALIGNR64rr VR64:$src2, VR64:$src1,
3648 (SHUFFLE_get_palign_imm VR64:$src3))>,
3649 Requires<[HasSSSE3]>;
3650def : Pat<(v8i8 (palign:$src3 VR64:$src1, VR64:$src2)),
3651 (PALIGNR64rr VR64:$src2, VR64:$src1,
3652 (SHUFFLE_get_palign_imm VR64:$src3))>,
3653 Requires<[HasSSSE3]>;
Evan Cheng89321162009-10-28 06:30:34 +00003654
Nate Begemana09008b2009-10-19 02:17:23 +00003655def : Pat<(v4i32 (palign:$src3 VR128:$src1, VR128:$src2)),
3656 (PALIGNR128rr VR128:$src2, VR128:$src1,
3657 (SHUFFLE_get_palign_imm VR128:$src3))>,
3658 Requires<[HasSSSE3]>;
3659def : Pat<(v4f32 (palign:$src3 VR128:$src1, VR128:$src2)),
3660 (PALIGNR128rr VR128:$src2, VR128:$src1,
3661 (SHUFFLE_get_palign_imm VR128:$src3))>,
3662 Requires<[HasSSSE3]>;
3663def : Pat<(v8i16 (palign:$src3 VR128:$src1, VR128:$src2)),
3664 (PALIGNR128rr VR128:$src2, VR128:$src1,
3665 (SHUFFLE_get_palign_imm VR128:$src3))>,
3666 Requires<[HasSSSE3]>;
3667def : Pat<(v16i8 (palign:$src3 VR128:$src1, VR128:$src2)),
3668 (PALIGNR128rr VR128:$src2, VR128:$src1,
3669 (SHUFFLE_get_palign_imm VR128:$src3))>,
3670 Requires<[HasSSSE3]>;
Eric Christopher761411c2009-11-07 08:45:53 +00003671}
Nate Begemana09008b2009-10-19 02:17:23 +00003672
Bruno Cardoso Lopesf12ad662010-07-01 23:10:49 +00003673//===---------------------------------------------------------------------===//
3674// SSSE3 Misc Instructions
3675//===---------------------------------------------------------------------===//
3676
3677// Thread synchronization
3678def MONITOR : I<0x01, MRM_C8, (outs), (ins), "monitor",
3679 [(int_x86_sse3_monitor EAX, ECX, EDX)]>,TB, Requires<[HasSSE3]>;
3680def MWAIT : I<0x01, MRM_C9, (outs), (ins), "mwait",
3681 [(int_x86_sse3_mwait ECX, EAX)]>, TB, Requires<[HasSSE3]>;
Nate Begemanb9a47b82009-02-23 08:49:38 +00003682
Eric Christopher44b93ff2009-07-31 20:07:27 +00003683//===---------------------------------------------------------------------===//
Evan Cheng48090aa2006-03-21 23:01:21 +00003684// Non-Instruction Patterns
Eric Christopher44b93ff2009-07-31 20:07:27 +00003685//===---------------------------------------------------------------------===//
Evan Cheng48090aa2006-03-21 23:01:21 +00003686
Eric Christopher44b93ff2009-07-31 20:07:27 +00003687// extload f32 -> f64. This matches load+fextend because we have a hack in
3688// the isel (PreprocessForFPConvert) that can introduce loads after dag
3689// combine.
Chris Lattnerd43d00c2008-01-24 08:07:48 +00003690// Since these loads aren't folded into the fextend, we have to match it
3691// explicitly here.
3692let Predicates = [HasSSE2] in
3693 def : Pat<(fextend (loadf32 addr:$src)),
3694 (CVTSS2SDrm addr:$src)>;
3695
Evan Cheng2c0dbd02006-03-24 02:58:06 +00003696// bit_convert
Chris Lattner4cc84ed2006-10-07 04:52:09 +00003697let Predicates = [HasSSE2] in {
3698 def : Pat<(v2i64 (bitconvert (v4i32 VR128:$src))), (v2i64 VR128:$src)>;
3699 def : Pat<(v2i64 (bitconvert (v8i16 VR128:$src))), (v2i64 VR128:$src)>;
3700 def : Pat<(v2i64 (bitconvert (v16i8 VR128:$src))), (v2i64 VR128:$src)>;
3701 def : Pat<(v2i64 (bitconvert (v2f64 VR128:$src))), (v2i64 VR128:$src)>;
3702 def : Pat<(v2i64 (bitconvert (v4f32 VR128:$src))), (v2i64 VR128:$src)>;
3703 def : Pat<(v4i32 (bitconvert (v2i64 VR128:$src))), (v4i32 VR128:$src)>;
3704 def : Pat<(v4i32 (bitconvert (v8i16 VR128:$src))), (v4i32 VR128:$src)>;
3705 def : Pat<(v4i32 (bitconvert (v16i8 VR128:$src))), (v4i32 VR128:$src)>;
3706 def : Pat<(v4i32 (bitconvert (v2f64 VR128:$src))), (v4i32 VR128:$src)>;
3707 def : Pat<(v4i32 (bitconvert (v4f32 VR128:$src))), (v4i32 VR128:$src)>;
3708 def : Pat<(v8i16 (bitconvert (v2i64 VR128:$src))), (v8i16 VR128:$src)>;
3709 def : Pat<(v8i16 (bitconvert (v4i32 VR128:$src))), (v8i16 VR128:$src)>;
3710 def : Pat<(v8i16 (bitconvert (v16i8 VR128:$src))), (v8i16 VR128:$src)>;
3711 def : Pat<(v8i16 (bitconvert (v2f64 VR128:$src))), (v8i16 VR128:$src)>;
3712 def : Pat<(v8i16 (bitconvert (v4f32 VR128:$src))), (v8i16 VR128:$src)>;
3713 def : Pat<(v16i8 (bitconvert (v2i64 VR128:$src))), (v16i8 VR128:$src)>;
3714 def : Pat<(v16i8 (bitconvert (v4i32 VR128:$src))), (v16i8 VR128:$src)>;
3715 def : Pat<(v16i8 (bitconvert (v8i16 VR128:$src))), (v16i8 VR128:$src)>;
3716 def : Pat<(v16i8 (bitconvert (v2f64 VR128:$src))), (v16i8 VR128:$src)>;
3717 def : Pat<(v16i8 (bitconvert (v4f32 VR128:$src))), (v16i8 VR128:$src)>;
3718 def : Pat<(v4f32 (bitconvert (v2i64 VR128:$src))), (v4f32 VR128:$src)>;
3719 def : Pat<(v4f32 (bitconvert (v4i32 VR128:$src))), (v4f32 VR128:$src)>;
3720 def : Pat<(v4f32 (bitconvert (v8i16 VR128:$src))), (v4f32 VR128:$src)>;
3721 def : Pat<(v4f32 (bitconvert (v16i8 VR128:$src))), (v4f32 VR128:$src)>;
3722 def : Pat<(v4f32 (bitconvert (v2f64 VR128:$src))), (v4f32 VR128:$src)>;
3723 def : Pat<(v2f64 (bitconvert (v2i64 VR128:$src))), (v2f64 VR128:$src)>;
3724 def : Pat<(v2f64 (bitconvert (v4i32 VR128:$src))), (v2f64 VR128:$src)>;
3725 def : Pat<(v2f64 (bitconvert (v8i16 VR128:$src))), (v2f64 VR128:$src)>;
3726 def : Pat<(v2f64 (bitconvert (v16i8 VR128:$src))), (v2f64 VR128:$src)>;
3727 def : Pat<(v2f64 (bitconvert (v4f32 VR128:$src))), (v2f64 VR128:$src)>;
3728}
Evan Chengb9df0ca2006-03-22 02:53:00 +00003729
Evan Cheng017dcc62006-04-21 01:05:10 +00003730// Move scalar to XMM zero-extended
3731// movd to XMM register zero-extends
Evan Chengf2ea84a2006-10-09 21:42:15 +00003732let AddedComplexity = 15 in {
Evan Cheng017dcc62006-04-21 01:05:10 +00003733// Zeroing a VR128 then do a MOVS{S|D} to the lower bits.
Evan Chengd880b972008-05-09 21:53:03 +00003734def : Pat<(v2f64 (X86vzmovl (v2f64 (scalar_to_vector FR64:$src)))),
Jakob Stoklund Olesend363b4e2010-03-31 00:40:13 +00003735 (MOVSDrr (v2f64 (V_SET0PS)), FR64:$src)>;
Evan Chengd880b972008-05-09 21:53:03 +00003736def : Pat<(v4f32 (X86vzmovl (v4f32 (scalar_to_vector FR32:$src)))),
Jakob Stoklund Olesend363b4e2010-03-31 00:40:13 +00003737 (MOVSSrr (v4f32 (V_SET0PS)), FR32:$src)>;
Evan Cheng23573e52008-05-09 23:37:55 +00003738def : Pat<(v4f32 (X86vzmovl (v4f32 VR128:$src))),
Jakob Stoklund Olesend363b4e2010-03-31 00:40:13 +00003739 (MOVSSrr (v4f32 (V_SET0PS)),
Jakob Stoklund Olesen3458e9e2010-05-24 14:48:17 +00003740 (f32 (EXTRACT_SUBREG (v4f32 VR128:$src), sub_ss)))>;
Evan Cheng331e2bd2008-07-10 01:08:23 +00003741def : Pat<(v4i32 (X86vzmovl (v4i32 VR128:$src))),
Jakob Stoklund Olesend363b4e2010-03-31 00:40:13 +00003742 (MOVSSrr (v4i32 (V_SET0PI)),
Jakob Stoklund Olesen3458e9e2010-05-24 14:48:17 +00003743 (EXTRACT_SUBREG (v4i32 VR128:$src), sub_ss))>;
Evan Cheng017dcc62006-04-21 01:05:10 +00003744}
Evan Chengbc4832b2006-03-24 23:15:12 +00003745
Evan Chengb9df0ca2006-03-22 02:53:00 +00003746// Splat v2f64 / v2i64
Evan Chengfd111b52006-04-19 21:15:24 +00003747let AddedComplexity = 10 in {
Nate Begeman9008ca62009-04-27 18:41:29 +00003748def : Pat<(splat_lo (v2f64 VR128:$src), (undef)),
Chris Lattner30da68a2006-06-20 00:25:29 +00003749 (UNPCKLPDrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003750def : Pat<(unpckh (v2f64 VR128:$src), (undef)),
Evan Chengf686d9b2006-10-27 21:08:32 +00003751 (UNPCKHPDrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003752def : Pat<(splat_lo (v2i64 VR128:$src), (undef)),
Chris Lattner30da68a2006-06-20 00:25:29 +00003753 (PUNPCKLQDQrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003754def : Pat<(unpckh (v2i64 VR128:$src), (undef)),
Evan Chengf686d9b2006-10-27 21:08:32 +00003755 (PUNPCKHQDQrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>;
Evan Chengfd111b52006-04-19 21:15:24 +00003756}
Evan Cheng475aecf2006-03-29 03:04:49 +00003757
Evan Chengb7a5c522006-04-18 21:55:35 +00003758// Special unary SHUFPSrri case.
Nate Begeman9008ca62009-04-27 18:41:29 +00003759def : Pat<(v4f32 (pshufd:$src3 VR128:$src1, (undef))),
3760 (SHUFPSrri VR128:$src1, VR128:$src1,
Dan Gohmane13709a2010-02-26 01:14:30 +00003761 (SHUFFLE_get_shuf_imm VR128:$src3))>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003762let AddedComplexity = 5 in
3763def : Pat<(v4f32 (pshufd:$src2 VR128:$src1, (undef))),
3764 (PSHUFDri VR128:$src1, (SHUFFLE_get_shuf_imm VR128:$src2))>,
3765 Requires<[HasSSE2]>;
Dan Gohman7f55fcb2007-08-02 21:17:01 +00003766// Special unary SHUFPDrri case.
Nate Begeman9008ca62009-04-27 18:41:29 +00003767def : Pat<(v2i64 (pshufd:$src3 VR128:$src1, (undef))),
Eric Christopher44b93ff2009-07-31 20:07:27 +00003768 (SHUFPDrri VR128:$src1, VR128:$src1,
Nate Begeman9008ca62009-04-27 18:41:29 +00003769 (SHUFFLE_get_shuf_imm VR128:$src3))>,
3770 Requires<[HasSSE2]>;
3771// Special unary SHUFPDrri case.
3772def : Pat<(v2f64 (pshufd:$src3 VR128:$src1, (undef))),
Eric Christopher44b93ff2009-07-31 20:07:27 +00003773 (SHUFPDrri VR128:$src1, VR128:$src1,
Nate Begeman9008ca62009-04-27 18:41:29 +00003774 (SHUFFLE_get_shuf_imm VR128:$src3))>,
Dan Gohman7f55fcb2007-08-02 21:17:01 +00003775 Requires<[HasSSE2]>;
Evan Cheng3d60df42006-04-10 22:35:16 +00003776// Unary v4f32 shuffle with PSHUF* in order to fold a load.
Nate Begeman9008ca62009-04-27 18:41:29 +00003777def : Pat<(pshufd:$src2 (bc_v4i32 (memopv4f32 addr:$src1)), (undef)),
3778 (PSHUFDmi addr:$src1, (SHUFFLE_get_shuf_imm VR128:$src2))>,
Evan Cheng7d9061e2006-03-30 19:54:57 +00003779 Requires<[HasSSE2]>;
Evan Chengb7a75a52008-09-26 23:41:32 +00003780
Evan Cheng3d60df42006-04-10 22:35:16 +00003781// Special binary v4i32 shuffle cases with SHUFPS.
Nate Begeman9008ca62009-04-27 18:41:29 +00003782def : Pat<(v4i32 (shufp:$src3 VR128:$src1, (v4i32 VR128:$src2))),
Eric Christopher44b93ff2009-07-31 20:07:27 +00003783 (SHUFPSrri VR128:$src1, VR128:$src2,
Nate Begeman9008ca62009-04-27 18:41:29 +00003784 (SHUFFLE_get_shuf_imm VR128:$src3))>,
Chris Lattner30da68a2006-06-20 00:25:29 +00003785 Requires<[HasSSE2]>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003786def : Pat<(v4i32 (shufp:$src3 VR128:$src1, (bc_v4i32 (memopv2i64 addr:$src2)))),
Eric Christopher44b93ff2009-07-31 20:07:27 +00003787 (SHUFPSrmi VR128:$src1, addr:$src2,
Nate Begeman9008ca62009-04-27 18:41:29 +00003788 (SHUFFLE_get_shuf_imm VR128:$src3))>,
Chris Lattner30da68a2006-06-20 00:25:29 +00003789 Requires<[HasSSE2]>;
Evan Cheng7a831ce2007-12-15 03:00:47 +00003790// Special binary v2i64 shuffle cases using SHUFPDrri.
Nate Begeman9008ca62009-04-27 18:41:29 +00003791def : Pat<(v2i64 (shufp:$src3 VR128:$src1, VR128:$src2)),
Eric Christopher44b93ff2009-07-31 20:07:27 +00003792 (SHUFPDrri VR128:$src1, VR128:$src2,
Nate Begeman9008ca62009-04-27 18:41:29 +00003793 (SHUFFLE_get_shuf_imm VR128:$src3))>,
Evan Cheng7a831ce2007-12-15 03:00:47 +00003794 Requires<[HasSSE2]>;
Evan Cheng1b32f222006-03-30 07:33:32 +00003795
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003796// vector_shuffle v1, <undef>, <0, 0, 1, 1, ...>
Evan Chengb7a75a52008-09-26 23:41:32 +00003797let AddedComplexity = 15 in {
Nate Begeman9008ca62009-04-27 18:41:29 +00003798def : Pat<(v4i32 (unpckl_undef:$src2 VR128:$src, (undef))),
3799 (PSHUFDri VR128:$src, (SHUFFLE_get_shuf_imm VR128:$src2))>,
Evan Chengb7a75a52008-09-26 23:41:32 +00003800 Requires<[OptForSpeed, HasSSE2]>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003801def : Pat<(v4f32 (unpckl_undef:$src2 VR128:$src, (undef))),
3802 (PSHUFDri VR128:$src, (SHUFFLE_get_shuf_imm VR128:$src2))>,
Evan Chengb7a75a52008-09-26 23:41:32 +00003803 Requires<[OptForSpeed, HasSSE2]>;
3804}
Evan Chengfd111b52006-04-19 21:15:24 +00003805let AddedComplexity = 10 in {
Nate Begeman9008ca62009-04-27 18:41:29 +00003806def : Pat<(v4f32 (unpckl_undef VR128:$src, (undef))),
Dan Gohmane13709a2010-02-26 01:14:30 +00003807 (UNPCKLPSrr VR128:$src, VR128:$src)>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003808def : Pat<(v16i8 (unpckl_undef VR128:$src, (undef))),
Dan Gohmane13709a2010-02-26 01:14:30 +00003809 (PUNPCKLBWrr VR128:$src, VR128:$src)>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003810def : Pat<(v8i16 (unpckl_undef VR128:$src, (undef))),
Dan Gohmane13709a2010-02-26 01:14:30 +00003811 (PUNPCKLWDrr VR128:$src, VR128:$src)>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003812def : Pat<(v4i32 (unpckl_undef VR128:$src, (undef))),
Dan Gohmane13709a2010-02-26 01:14:30 +00003813 (PUNPCKLDQrr VR128:$src, VR128:$src)>;
Evan Chengfd111b52006-04-19 21:15:24 +00003814}
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003815
Evan Cheng174f8032007-05-17 18:44:37 +00003816// vector_shuffle v1, <undef>, <2, 2, 3, 3, ...>
Evan Chengb7a75a52008-09-26 23:41:32 +00003817let AddedComplexity = 15 in {
Nate Begeman9008ca62009-04-27 18:41:29 +00003818def : Pat<(v4i32 (unpckh_undef:$src2 VR128:$src, (undef))),
3819 (PSHUFDri VR128:$src, (SHUFFLE_get_shuf_imm VR128:$src2))>,
Evan Chengb7a75a52008-09-26 23:41:32 +00003820 Requires<[OptForSpeed, HasSSE2]>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003821def : Pat<(v4f32 (unpckh_undef:$src2 VR128:$src, (undef))),
3822 (PSHUFDri VR128:$src, (SHUFFLE_get_shuf_imm VR128:$src2))>,
Evan Chengb7a75a52008-09-26 23:41:32 +00003823 Requires<[OptForSpeed, HasSSE2]>;
3824}
Evan Cheng174f8032007-05-17 18:44:37 +00003825let AddedComplexity = 10 in {
Nate Begeman9008ca62009-04-27 18:41:29 +00003826def : Pat<(v4f32 (unpckh_undef VR128:$src, (undef))),
Dan Gohmane13709a2010-02-26 01:14:30 +00003827 (UNPCKHPSrr VR128:$src, VR128:$src)>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003828def : Pat<(v16i8 (unpckh_undef VR128:$src, (undef))),
Dan Gohmane13709a2010-02-26 01:14:30 +00003829 (PUNPCKHBWrr VR128:$src, VR128:$src)>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003830def : Pat<(v8i16 (unpckh_undef VR128:$src, (undef))),
Dan Gohmane13709a2010-02-26 01:14:30 +00003831 (PUNPCKHWDrr VR128:$src, VR128:$src)>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003832def : Pat<(v4i32 (unpckh_undef VR128:$src, (undef))),
Dan Gohmane13709a2010-02-26 01:14:30 +00003833 (PUNPCKHDQrr VR128:$src, VR128:$src)>;
Evan Cheng174f8032007-05-17 18:44:37 +00003834}
3835
Evan Chengb7a75a52008-09-26 23:41:32 +00003836let AddedComplexity = 20 in {
Evan Cheng2dadaea2006-04-19 20:37:34 +00003837// vector_shuffle v1, v2 <0, 1, 4, 5> using MOVLHPS
Nate Begeman0b10b912009-11-07 23:17:15 +00003838def : Pat<(v4i32 (movlhps VR128:$src1, VR128:$src2)),
Chris Lattner30da68a2006-06-20 00:25:29 +00003839 (MOVLHPSrr VR128:$src1, VR128:$src2)>;
Evan Cheng2dadaea2006-04-19 20:37:34 +00003840
3841// vector_shuffle v1, v2 <6, 7, 2, 3> using MOVHLPS
Nate Begeman9008ca62009-04-27 18:41:29 +00003842def : Pat<(v4i32 (movhlps VR128:$src1, VR128:$src2)),
Chris Lattner30da68a2006-06-20 00:25:29 +00003843 (MOVHLPSrr VR128:$src1, VR128:$src2)>;
Evan Cheng2dadaea2006-04-19 20:37:34 +00003844
Evan Cheng6e56e2c2006-11-07 22:14:24 +00003845// vector_shuffle v1, undef <2, ?, ?, ?> using MOVHLPS
Nate Begeman9008ca62009-04-27 18:41:29 +00003846def : Pat<(v4f32 (movhlps_undef VR128:$src1, (undef))),
Chris Lattner30da68a2006-06-20 00:25:29 +00003847 (MOVHLPSrr VR128:$src1, VR128:$src1)>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003848def : Pat<(v4i32 (movhlps_undef VR128:$src1, (undef))),
Chris Lattner30da68a2006-06-20 00:25:29 +00003849 (MOVHLPSrr VR128:$src1, VR128:$src1)>;
Evan Chengf2ea84a2006-10-09 21:42:15 +00003850}
Evan Cheng9d09b892006-05-31 00:51:37 +00003851
Evan Cheng6e56e2c2006-11-07 22:14:24 +00003852let AddedComplexity = 20 in {
Evan Cheng2dadaea2006-04-19 20:37:34 +00003853// vector_shuffle v1, (load v2) <4, 5, 2, 3> using MOVLPS
Nate Begeman9008ca62009-04-27 18:41:29 +00003854def : Pat<(v4f32 (movlp VR128:$src1, (load addr:$src2))),
Dan Gohmane13709a2010-02-26 01:14:30 +00003855 (MOVLPSrm VR128:$src1, addr:$src2)>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003856def : Pat<(v2f64 (movlp VR128:$src1, (load addr:$src2))),
Dan Gohmane13709a2010-02-26 01:14:30 +00003857 (MOVLPDrm VR128:$src1, addr:$src2)>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003858def : Pat<(v4i32 (movlp VR128:$src1, (load addr:$src2))),
Dan Gohmane13709a2010-02-26 01:14:30 +00003859 (MOVLPSrm VR128:$src1, addr:$src2)>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003860def : Pat<(v2i64 (movlp VR128:$src1, (load addr:$src2))),
Dan Gohmane13709a2010-02-26 01:14:30 +00003861 (MOVLPDrm VR128:$src1, addr:$src2)>;
Evan Chengf2ea84a2006-10-09 21:42:15 +00003862}
Evan Cheng64e97692006-04-24 21:58:20 +00003863
Evan Chengcd0baf22008-05-23 21:23:16 +00003864// (store (vector_shuffle (load addr), v2, <4, 5, 2, 3>), addr) using MOVLPS
Nate Begeman9008ca62009-04-27 18:41:29 +00003865def : Pat<(store (v4f32 (movlp (load addr:$src1), VR128:$src2)), addr:$src1),
Dan Gohmane13709a2010-02-26 01:14:30 +00003866 (MOVLPSmr addr:$src1, VR128:$src2)>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003867def : Pat<(store (v2f64 (movlp (load addr:$src1), VR128:$src2)), addr:$src1),
Dan Gohmane13709a2010-02-26 01:14:30 +00003868 (MOVLPDmr addr:$src1, VR128:$src2)>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003869def : Pat<(store (v4i32 (movlp (bc_v4i32 (loadv2i64 addr:$src1)), VR128:$src2)),
3870 addr:$src1),
Dan Gohmane13709a2010-02-26 01:14:30 +00003871 (MOVLPSmr addr:$src1, VR128:$src2)>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003872def : Pat<(store (v2i64 (movlp (load addr:$src1), VR128:$src2)), addr:$src1),
Dan Gohmane13709a2010-02-26 01:14:30 +00003873 (MOVLPDmr addr:$src1, VR128:$src2)>;
Evan Chengcd0baf22008-05-23 21:23:16 +00003874
Evan Chengf2ea84a2006-10-09 21:42:15 +00003875let AddedComplexity = 15 in {
Evan Cheng64e97692006-04-24 21:58:20 +00003876// Setting the lowest element in the vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00003877def : Pat<(v4i32 (movl VR128:$src1, VR128:$src2)),
Dan Gohman874cada2010-02-28 00:17:42 +00003878 (MOVSSrr (v4i32 VR128:$src1),
Jakob Stoklund Olesen3458e9e2010-05-24 14:48:17 +00003879 (EXTRACT_SUBREG (v4i32 VR128:$src2), sub_ss))>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003880def : Pat<(v2i64 (movl VR128:$src1, VR128:$src2)),
Dan Gohman874cada2010-02-28 00:17:42 +00003881 (MOVSDrr (v2i64 VR128:$src1),
Jakob Stoklund Olesen3458e9e2010-05-24 14:48:17 +00003882 (EXTRACT_SUBREG (v2i64 VR128:$src2), sub_sd))>;
Evan Chenga7fc6422006-04-24 23:34:56 +00003883
Dan Gohman874cada2010-02-28 00:17:42 +00003884// vector_shuffle v1, v2 <4, 5, 2, 3> using movsd
Nate Begeman9008ca62009-04-27 18:41:29 +00003885def : Pat<(v4f32 (movlp VR128:$src1, VR128:$src2)),
Jakob Stoklund Olesen3458e9e2010-05-24 14:48:17 +00003886 (MOVSDrr VR128:$src1, (EXTRACT_SUBREG VR128:$src2, sub_sd))>,
Dan Gohman874cada2010-02-28 00:17:42 +00003887 Requires<[HasSSE2]>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003888def : Pat<(v4i32 (movlp VR128:$src1, VR128:$src2)),
Jakob Stoklund Olesen3458e9e2010-05-24 14:48:17 +00003889 (MOVSDrr VR128:$src1, (EXTRACT_SUBREG VR128:$src2, sub_sd))>,
Dan Gohman874cada2010-02-28 00:17:42 +00003890 Requires<[HasSSE2]>;
Evan Chengf2ea84a2006-10-09 21:42:15 +00003891}
Evan Cheng9e062ed2006-05-03 20:32:03 +00003892
Eli Friedman7e2242b2009-06-19 07:00:55 +00003893// vector_shuffle v1, v2 <4, 5, 2, 3> using SHUFPSrri (we prefer movsd, but
3894// fall back to this for SSE1)
3895def : Pat<(v4f32 (movlp:$src3 VR128:$src1, (v4f32 VR128:$src2))),
Eric Christopher44b93ff2009-07-31 20:07:27 +00003896 (SHUFPSrri VR128:$src2, VR128:$src1,
Dan Gohmane13709a2010-02-26 01:14:30 +00003897 (SHUFFLE_get_shuf_imm VR128:$src3))>;
Eli Friedman7e2242b2009-06-19 07:00:55 +00003898
Evan Chenga7fc6422006-04-24 23:34:56 +00003899// Set lowest element and zero upper elements.
Evan Chengd880b972008-05-09 21:53:03 +00003900def : Pat<(v2f64 (X86vzmovl (v2f64 VR128:$src))),
Evan Chengfd17f422008-05-08 22:35:02 +00003901 (MOVZPQILo2PQIrr VR128:$src)>, Requires<[HasSSE2]>;
Evan Chengcdfc3c82006-04-17 22:45:49 +00003902
Evan Cheng2c3ae372006-04-12 21:21:57 +00003903// Some special case pandn patterns.
3904def : Pat<(v2i64 (and (xor VR128:$src1, (bc_v2i64 (v4i32 immAllOnesV))),
3905 VR128:$src2)),
Chris Lattner30da68a2006-06-20 00:25:29 +00003906 (PANDNrr VR128:$src1, VR128:$src2)>, Requires<[HasSSE2]>;
Evan Cheng2c3ae372006-04-12 21:21:57 +00003907def : Pat<(v2i64 (and (xor VR128:$src1, (bc_v2i64 (v8i16 immAllOnesV))),
3908 VR128:$src2)),
Chris Lattner30da68a2006-06-20 00:25:29 +00003909 (PANDNrr VR128:$src1, VR128:$src2)>, Requires<[HasSSE2]>;
Evan Cheng2c3ae372006-04-12 21:21:57 +00003910def : Pat<(v2i64 (and (xor VR128:$src1, (bc_v2i64 (v16i8 immAllOnesV))),
3911 VR128:$src2)),
Chris Lattner30da68a2006-06-20 00:25:29 +00003912 (PANDNrr VR128:$src1, VR128:$src2)>, Requires<[HasSSE2]>;
Evan Cheng1b32f222006-03-30 07:33:32 +00003913
Evan Cheng2c3ae372006-04-12 21:21:57 +00003914def : Pat<(v2i64 (and (xor VR128:$src1, (bc_v2i64 (v4i32 immAllOnesV))),
Evan Chengb1938262008-05-23 00:37:07 +00003915 (memop addr:$src2))),
Chris Lattner30da68a2006-06-20 00:25:29 +00003916 (PANDNrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>;
Evan Cheng2c3ae372006-04-12 21:21:57 +00003917def : Pat<(v2i64 (and (xor VR128:$src1, (bc_v2i64 (v8i16 immAllOnesV))),
Evan Chengb1938262008-05-23 00:37:07 +00003918 (memop addr:$src2))),
Chris Lattner30da68a2006-06-20 00:25:29 +00003919 (PANDNrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>;
Evan Cheng2c3ae372006-04-12 21:21:57 +00003920def : Pat<(v2i64 (and (xor VR128:$src1, (bc_v2i64 (v16i8 immAllOnesV))),
Evan Chengb1938262008-05-23 00:37:07 +00003921 (memop addr:$src2))),
Chris Lattner30da68a2006-06-20 00:25:29 +00003922 (PANDNrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>;
Evan Cheng206ee9d2006-07-07 08:33:52 +00003923
Nate Begemanb348d182007-11-17 03:58:34 +00003924// vector -> vector casts
3925def : Pat<(v4f32 (sint_to_fp (v4i32 VR128:$src))),
3926 (Int_CVTDQ2PSrr VR128:$src)>, Requires<[HasSSE2]>;
3927def : Pat<(v4i32 (fp_to_sint (v4f32 VR128:$src))),
3928 (Int_CVTTPS2DQrr VR128:$src)>, Requires<[HasSSE2]>;
Eli Friedmand0c0fae2008-09-05 23:07:03 +00003929def : Pat<(v2f64 (sint_to_fp (v2i32 VR64:$src))),
3930 (Int_CVTPI2PDrr VR64:$src)>, Requires<[HasSSE2]>;
3931def : Pat<(v2i32 (fp_to_sint (v2f64 VR128:$src))),
3932 (Int_CVTTPD2PIrr VR128:$src)>, Requires<[HasSSE2]>;
Nate Begemanb348d182007-11-17 03:58:34 +00003933
Evan Chengb4162fd2007-07-20 00:27:43 +00003934// Use movaps / movups for SSE integer load / store (one byte shorter).
Dan Gohmand3006222007-07-27 17:16:43 +00003935def : Pat<(alignedloadv4i32 addr:$src),
Dan Gohmane13709a2010-02-26 01:14:30 +00003936 (MOVAPSrm addr:$src)>;
Dan Gohmand3006222007-07-27 17:16:43 +00003937def : Pat<(loadv4i32 addr:$src),
Dan Gohmane13709a2010-02-26 01:14:30 +00003938 (MOVUPSrm addr:$src)>;
Evan Chengb4162fd2007-07-20 00:27:43 +00003939def : Pat<(alignedloadv2i64 addr:$src),
Dan Gohmane13709a2010-02-26 01:14:30 +00003940 (MOVAPSrm addr:$src)>;
Evan Chengb4162fd2007-07-20 00:27:43 +00003941def : Pat<(loadv2i64 addr:$src),
Dan Gohmane13709a2010-02-26 01:14:30 +00003942 (MOVUPSrm addr:$src)>;
Evan Chengb4162fd2007-07-20 00:27:43 +00003943
3944def : Pat<(alignedstore (v2i64 VR128:$src), addr:$dst),
Dan Gohmane13709a2010-02-26 01:14:30 +00003945 (MOVAPSmr addr:$dst, VR128:$src)>;
Evan Chengb4162fd2007-07-20 00:27:43 +00003946def : Pat<(alignedstore (v4i32 VR128:$src), addr:$dst),
Dan Gohmane13709a2010-02-26 01:14:30 +00003947 (MOVAPSmr addr:$dst, VR128:$src)>;
Evan Chengb4162fd2007-07-20 00:27:43 +00003948def : Pat<(alignedstore (v8i16 VR128:$src), addr:$dst),
Dan Gohmane13709a2010-02-26 01:14:30 +00003949 (MOVAPSmr addr:$dst, VR128:$src)>;
Evan Chengb4162fd2007-07-20 00:27:43 +00003950def : Pat<(alignedstore (v16i8 VR128:$src), addr:$dst),
Dan Gohmane13709a2010-02-26 01:14:30 +00003951 (MOVAPSmr addr:$dst, VR128:$src)>;
Evan Chengb4162fd2007-07-20 00:27:43 +00003952def : Pat<(store (v2i64 VR128:$src), addr:$dst),
Dan Gohmane13709a2010-02-26 01:14:30 +00003953 (MOVUPSmr addr:$dst, VR128:$src)>;
Evan Chengb4162fd2007-07-20 00:27:43 +00003954def : Pat<(store (v4i32 VR128:$src), addr:$dst),
Dan Gohmane13709a2010-02-26 01:14:30 +00003955 (MOVUPSmr addr:$dst, VR128:$src)>;
Evan Chengb4162fd2007-07-20 00:27:43 +00003956def : Pat<(store (v8i16 VR128:$src), addr:$dst),
Dan Gohmane13709a2010-02-26 01:14:30 +00003957 (MOVUPSmr addr:$dst, VR128:$src)>;
Evan Chengb4162fd2007-07-20 00:27:43 +00003958def : Pat<(store (v16i8 VR128:$src), addr:$dst),
Dan Gohmane13709a2010-02-26 01:14:30 +00003959 (MOVUPSmr addr:$dst, VR128:$src)>;
Eric Christopher44b93ff2009-07-31 20:07:27 +00003960
Nate Begeman63ec90a2008-02-03 07:18:54 +00003961//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes5e9fa982010-07-07 01:33:38 +00003962// SSE4.1 - Packed Move with Sign/Zero Extend
3963//===----------------------------------------------------------------------===//
3964
3965multiclass SS41I_binop_rm_int8<bits<8> opc, string OpcodeStr, Intrinsic IntId> {
3966 def rr : SS48I<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
3967 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
3968 [(set VR128:$dst, (IntId VR128:$src))]>, OpSize;
3969
3970 def rm : SS48I<opc, MRMSrcMem, (outs VR128:$dst), (ins i64mem:$src),
3971 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
3972 [(set VR128:$dst,
3973 (IntId (bitconvert (v2i64 (scalar_to_vector (loadi64 addr:$src))))))]>,
3974 OpSize;
3975}
3976
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00003977let isAsmParserOnly = 1, Predicates = [HasAVX] in {
Bruno Cardoso Lopes5e9fa982010-07-07 01:33:38 +00003978defm VPMOVSXBW : SS41I_binop_rm_int8<0x20, "vpmovsxbw", int_x86_sse41_pmovsxbw>,
3979 VEX;
3980defm VPMOVSXWD : SS41I_binop_rm_int8<0x23, "vpmovsxwd", int_x86_sse41_pmovsxwd>,
3981 VEX;
3982defm VPMOVSXDQ : SS41I_binop_rm_int8<0x25, "vpmovsxdq", int_x86_sse41_pmovsxdq>,
3983 VEX;
3984defm VPMOVZXBW : SS41I_binop_rm_int8<0x30, "vpmovzxbw", int_x86_sse41_pmovzxbw>,
3985 VEX;
3986defm VPMOVZXWD : SS41I_binop_rm_int8<0x33, "vpmovzxwd", int_x86_sse41_pmovzxwd>,
3987 VEX;
3988defm VPMOVZXDQ : SS41I_binop_rm_int8<0x35, "vpmovzxdq", int_x86_sse41_pmovzxdq>,
3989 VEX;
3990}
3991
3992defm PMOVSXBW : SS41I_binop_rm_int8<0x20, "pmovsxbw", int_x86_sse41_pmovsxbw>;
3993defm PMOVSXWD : SS41I_binop_rm_int8<0x23, "pmovsxwd", int_x86_sse41_pmovsxwd>;
3994defm PMOVSXDQ : SS41I_binop_rm_int8<0x25, "pmovsxdq", int_x86_sse41_pmovsxdq>;
3995defm PMOVZXBW : SS41I_binop_rm_int8<0x30, "pmovzxbw", int_x86_sse41_pmovzxbw>;
3996defm PMOVZXWD : SS41I_binop_rm_int8<0x33, "pmovzxwd", int_x86_sse41_pmovzxwd>;
3997defm PMOVZXDQ : SS41I_binop_rm_int8<0x35, "pmovzxdq", int_x86_sse41_pmovzxdq>;
3998
3999// Common patterns involving scalar load.
4000def : Pat<(int_x86_sse41_pmovsxbw (vzmovl_v2i64 addr:$src)),
4001 (PMOVSXBWrm addr:$src)>, Requires<[HasSSE41]>;
4002def : Pat<(int_x86_sse41_pmovsxbw (vzload_v2i64 addr:$src)),
4003 (PMOVSXBWrm addr:$src)>, Requires<[HasSSE41]>;
4004
4005def : Pat<(int_x86_sse41_pmovsxwd (vzmovl_v2i64 addr:$src)),
4006 (PMOVSXWDrm addr:$src)>, Requires<[HasSSE41]>;
4007def : Pat<(int_x86_sse41_pmovsxwd (vzload_v2i64 addr:$src)),
4008 (PMOVSXWDrm addr:$src)>, Requires<[HasSSE41]>;
4009
4010def : Pat<(int_x86_sse41_pmovsxdq (vzmovl_v2i64 addr:$src)),
4011 (PMOVSXDQrm addr:$src)>, Requires<[HasSSE41]>;
4012def : Pat<(int_x86_sse41_pmovsxdq (vzload_v2i64 addr:$src)),
4013 (PMOVSXDQrm addr:$src)>, Requires<[HasSSE41]>;
4014
4015def : Pat<(int_x86_sse41_pmovzxbw (vzmovl_v2i64 addr:$src)),
4016 (PMOVZXBWrm addr:$src)>, Requires<[HasSSE41]>;
4017def : Pat<(int_x86_sse41_pmovzxbw (vzload_v2i64 addr:$src)),
4018 (PMOVZXBWrm addr:$src)>, Requires<[HasSSE41]>;
4019
4020def : Pat<(int_x86_sse41_pmovzxwd (vzmovl_v2i64 addr:$src)),
4021 (PMOVZXWDrm addr:$src)>, Requires<[HasSSE41]>;
4022def : Pat<(int_x86_sse41_pmovzxwd (vzload_v2i64 addr:$src)),
4023 (PMOVZXWDrm addr:$src)>, Requires<[HasSSE41]>;
4024
4025def : Pat<(int_x86_sse41_pmovzxdq (vzmovl_v2i64 addr:$src)),
4026 (PMOVZXDQrm addr:$src)>, Requires<[HasSSE41]>;
4027def : Pat<(int_x86_sse41_pmovzxdq (vzload_v2i64 addr:$src)),
4028 (PMOVZXDQrm addr:$src)>, Requires<[HasSSE41]>;
4029
4030
4031multiclass SS41I_binop_rm_int4<bits<8> opc, string OpcodeStr, Intrinsic IntId> {
4032 def rr : SS48I<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
4033 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
4034 [(set VR128:$dst, (IntId VR128:$src))]>, OpSize;
4035
4036 def rm : SS48I<opc, MRMSrcMem, (outs VR128:$dst), (ins i32mem:$src),
4037 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
4038 [(set VR128:$dst,
4039 (IntId (bitconvert (v4i32 (scalar_to_vector (loadi32 addr:$src))))))]>,
4040 OpSize;
4041}
4042
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00004043let isAsmParserOnly = 1, Predicates = [HasAVX] in {
Bruno Cardoso Lopes5e9fa982010-07-07 01:33:38 +00004044defm VPMOVSXBD : SS41I_binop_rm_int4<0x21, "vpmovsxbd", int_x86_sse41_pmovsxbd>,
4045 VEX;
4046defm VPMOVSXWQ : SS41I_binop_rm_int4<0x24, "vpmovsxwq", int_x86_sse41_pmovsxwq>,
4047 VEX;
4048defm VPMOVZXBD : SS41I_binop_rm_int4<0x31, "vpmovzxbd", int_x86_sse41_pmovzxbd>,
4049 VEX;
4050defm VPMOVZXWQ : SS41I_binop_rm_int4<0x34, "vpmovzxwq", int_x86_sse41_pmovzxwq>,
4051 VEX;
4052}
4053
4054defm PMOVSXBD : SS41I_binop_rm_int4<0x21, "pmovsxbd", int_x86_sse41_pmovsxbd>;
4055defm PMOVSXWQ : SS41I_binop_rm_int4<0x24, "pmovsxwq", int_x86_sse41_pmovsxwq>;
4056defm PMOVZXBD : SS41I_binop_rm_int4<0x31, "pmovzxbd", int_x86_sse41_pmovzxbd>;
4057defm PMOVZXWQ : SS41I_binop_rm_int4<0x34, "pmovzxwq", int_x86_sse41_pmovzxwq>;
4058
4059// Common patterns involving scalar load
4060def : Pat<(int_x86_sse41_pmovsxbd (vzmovl_v4i32 addr:$src)),
4061 (PMOVSXBDrm addr:$src)>, Requires<[HasSSE41]>;
4062def : Pat<(int_x86_sse41_pmovsxwq (vzmovl_v4i32 addr:$src)),
4063 (PMOVSXWQrm addr:$src)>, Requires<[HasSSE41]>;
4064
4065def : Pat<(int_x86_sse41_pmovzxbd (vzmovl_v4i32 addr:$src)),
4066 (PMOVZXBDrm addr:$src)>, Requires<[HasSSE41]>;
4067def : Pat<(int_x86_sse41_pmovzxwq (vzmovl_v4i32 addr:$src)),
4068 (PMOVZXWQrm addr:$src)>, Requires<[HasSSE41]>;
4069
4070
4071multiclass SS41I_binop_rm_int2<bits<8> opc, string OpcodeStr, Intrinsic IntId> {
4072 def rr : SS48I<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
4073 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
4074 [(set VR128:$dst, (IntId VR128:$src))]>, OpSize;
4075
4076 // Expecting a i16 load any extended to i32 value.
4077 def rm : SS48I<opc, MRMSrcMem, (outs VR128:$dst), (ins i16mem:$src),
4078 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
4079 [(set VR128:$dst, (IntId (bitconvert
4080 (v4i32 (scalar_to_vector (loadi16_anyext addr:$src))))))]>,
4081 OpSize;
4082}
4083
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00004084let isAsmParserOnly = 1, Predicates = [HasAVX] in {
Bruno Cardoso Lopes5e9fa982010-07-07 01:33:38 +00004085defm VPMOVSXBQ : SS41I_binop_rm_int2<0x22, "vpmovsxbq", int_x86_sse41_pmovsxbq>,
4086 VEX;
4087defm VPMOVZXBQ : SS41I_binop_rm_int2<0x32, "vpmovzxbq", int_x86_sse41_pmovzxbq>,
4088 VEX;
4089}
4090defm PMOVSXBQ : SS41I_binop_rm_int2<0x22, "pmovsxbq", int_x86_sse41_pmovsxbq>;
4091defm PMOVZXBQ : SS41I_binop_rm_int2<0x32, "pmovzxbq", int_x86_sse41_pmovzxbq>;
4092
4093// Common patterns involving scalar load
4094def : Pat<(int_x86_sse41_pmovsxbq
4095 (bitconvert (v4i32 (X86vzmovl
4096 (v4i32 (scalar_to_vector (loadi32 addr:$src))))))),
4097 (PMOVSXBQrm addr:$src)>, Requires<[HasSSE41]>;
4098
4099def : Pat<(int_x86_sse41_pmovzxbq
4100 (bitconvert (v4i32 (X86vzmovl
4101 (v4i32 (scalar_to_vector (loadi32 addr:$src))))))),
4102 (PMOVZXBQrm addr:$src)>, Requires<[HasSSE41]>;
4103
4104//===----------------------------------------------------------------------===//
4105// SSE4.1 - Extract Instructions
4106//===----------------------------------------------------------------------===//
4107
4108/// SS41I_binop_ext8 - SSE 4.1 extract 8 bits to 32 bit reg or 8 bit mem
4109multiclass SS41I_extract8<bits<8> opc, string OpcodeStr> {
4110 def rr : SS4AIi8<opc, MRMDestReg, (outs GR32:$dst),
4111 (ins VR128:$src1, i32i8imm:$src2),
4112 !strconcat(OpcodeStr,
4113 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
4114 [(set GR32:$dst, (X86pextrb (v16i8 VR128:$src1), imm:$src2))]>,
4115 OpSize;
4116 def mr : SS4AIi8<opc, MRMDestMem, (outs),
4117 (ins i8mem:$dst, VR128:$src1, i32i8imm:$src2),
4118 !strconcat(OpcodeStr,
4119 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
4120 []>, OpSize;
4121// FIXME:
4122// There's an AssertZext in the way of writing the store pattern
4123// (store (i8 (trunc (X86pextrb (v16i8 VR128:$src1), imm:$src2))), addr:$dst)
4124}
4125
Bruno Cardoso Lopesfb583a92010-07-22 21:18:49 +00004126let isAsmParserOnly = 1, Predicates = [HasAVX] in {
Bruno Cardoso Lopes5e9fa982010-07-07 01:33:38 +00004127 defm VPEXTRB : SS41I_extract8<0x14, "vpextrb">, VEX;
Bruno Cardoso Lopesfb583a92010-07-22 21:18:49 +00004128 def VPEXTRBrr64 : SS4AIi8<0x14, MRMDestReg, (outs GR64:$dst),
4129 (ins VR128:$src1, i32i8imm:$src2),
4130 "vpextrb\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>, OpSize, VEX;
4131}
Bruno Cardoso Lopes5e9fa982010-07-07 01:33:38 +00004132
4133defm PEXTRB : SS41I_extract8<0x14, "pextrb">;
4134
4135
4136/// SS41I_extract16 - SSE 4.1 extract 16 bits to memory destination
4137multiclass SS41I_extract16<bits<8> opc, string OpcodeStr> {
4138 def mr : SS4AIi8<opc, MRMDestMem, (outs),
4139 (ins i16mem:$dst, VR128:$src1, i32i8imm:$src2),
4140 !strconcat(OpcodeStr,
4141 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
4142 []>, OpSize;
4143// FIXME:
4144// There's an AssertZext in the way of writing the store pattern
4145// (store (i16 (trunc (X86pextrw (v16i8 VR128:$src1), imm:$src2))), addr:$dst)
4146}
4147
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00004148let isAsmParserOnly = 1, Predicates = [HasAVX] in
Bruno Cardoso Lopes5e9fa982010-07-07 01:33:38 +00004149 defm VPEXTRW : SS41I_extract16<0x15, "vpextrw">, VEX;
4150
4151defm PEXTRW : SS41I_extract16<0x15, "pextrw">;
4152
4153
4154/// SS41I_extract32 - SSE 4.1 extract 32 bits to int reg or memory destination
4155multiclass SS41I_extract32<bits<8> opc, string OpcodeStr> {
4156 def rr : SS4AIi8<opc, MRMDestReg, (outs GR32:$dst),
4157 (ins VR128:$src1, i32i8imm:$src2),
4158 !strconcat(OpcodeStr,
4159 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
4160 [(set GR32:$dst,
4161 (extractelt (v4i32 VR128:$src1), imm:$src2))]>, OpSize;
4162 def mr : SS4AIi8<opc, MRMDestMem, (outs),
4163 (ins i32mem:$dst, VR128:$src1, i32i8imm:$src2),
4164 !strconcat(OpcodeStr,
4165 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
4166 [(store (extractelt (v4i32 VR128:$src1), imm:$src2),
4167 addr:$dst)]>, OpSize;
4168}
4169
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00004170let isAsmParserOnly = 1, Predicates = [HasAVX] in
Bruno Cardoso Lopes5e9fa982010-07-07 01:33:38 +00004171 defm VPEXTRD : SS41I_extract32<0x16, "vpextrd">, VEX;
4172
4173defm PEXTRD : SS41I_extract32<0x16, "pextrd">;
4174
4175/// SS41I_extract32 - SSE 4.1 extract 32 bits to int reg or memory destination
4176multiclass SS41I_extract64<bits<8> opc, string OpcodeStr> {
4177 def rr : SS4AIi8<opc, MRMDestReg, (outs GR64:$dst),
4178 (ins VR128:$src1, i32i8imm:$src2),
4179 !strconcat(OpcodeStr,
4180 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
4181 [(set GR64:$dst,
4182 (extractelt (v2i64 VR128:$src1), imm:$src2))]>, OpSize, REX_W;
4183 def mr : SS4AIi8<opc, MRMDestMem, (outs),
4184 (ins i64mem:$dst, VR128:$src1, i32i8imm:$src2),
4185 !strconcat(OpcodeStr,
4186 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
4187 [(store (extractelt (v2i64 VR128:$src1), imm:$src2),
4188 addr:$dst)]>, OpSize, REX_W;
4189}
4190
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00004191let isAsmParserOnly = 1, Predicates = [HasAVX] in
Bruno Cardoso Lopes5e9fa982010-07-07 01:33:38 +00004192 defm VPEXTRQ : SS41I_extract64<0x16, "vpextrq">, VEX, VEX_W;
4193
4194defm PEXTRQ : SS41I_extract64<0x16, "pextrq">;
4195
4196/// SS41I_extractf32 - SSE 4.1 extract 32 bits fp value to int reg or memory
4197/// destination
4198multiclass SS41I_extractf32<bits<8> opc, string OpcodeStr> {
4199 def rr : SS4AIi8<opc, MRMDestReg, (outs GR32:$dst),
4200 (ins VR128:$src1, i32i8imm:$src2),
4201 !strconcat(OpcodeStr,
4202 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
4203 [(set GR32:$dst,
4204 (extractelt (bc_v4i32 (v4f32 VR128:$src1)), imm:$src2))]>,
4205 OpSize;
4206 def mr : SS4AIi8<opc, MRMDestMem, (outs),
4207 (ins f32mem:$dst, VR128:$src1, i32i8imm:$src2),
4208 !strconcat(OpcodeStr,
4209 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
4210 [(store (extractelt (bc_v4i32 (v4f32 VR128:$src1)), imm:$src2),
4211 addr:$dst)]>, OpSize;
4212}
4213
Bruno Cardoso Lopes2b691432010-07-21 23:53:50 +00004214let isAsmParserOnly = 1, Predicates = [HasAVX] in {
Bruno Cardoso Lopes5e9fa982010-07-07 01:33:38 +00004215 defm VEXTRACTPS : SS41I_extractf32<0x17, "vextractps">, VEX;
Bruno Cardoso Lopes2b691432010-07-21 23:53:50 +00004216 def VEXTRACTPSrr64 : SS4AIi8<0x17, MRMDestReg, (outs GR64:$dst),
4217 (ins VR128:$src1, i32i8imm:$src2),
4218 "vextractps \t{$src2, $src1, $dst|$dst, $src1, $src2}",
4219 []>, OpSize, VEX;
4220}
Bruno Cardoso Lopes5e9fa982010-07-07 01:33:38 +00004221defm EXTRACTPS : SS41I_extractf32<0x17, "extractps">;
4222
4223// Also match an EXTRACTPS store when the store is done as f32 instead of i32.
4224def : Pat<(store (f32 (bitconvert (extractelt (bc_v4i32 (v4f32 VR128:$src1)),
4225 imm:$src2))),
4226 addr:$dst),
4227 (EXTRACTPSmr addr:$dst, VR128:$src1, imm:$src2)>,
4228 Requires<[HasSSE41]>;
4229
4230//===----------------------------------------------------------------------===//
4231// SSE4.1 - Insert Instructions
4232//===----------------------------------------------------------------------===//
4233
4234multiclass SS41I_insert8<bits<8> opc, string asm, bit Is2Addr = 1> {
4235 def rr : SS4AIi8<opc, MRMSrcReg, (outs VR128:$dst),
4236 (ins VR128:$src1, GR32:$src2, i32i8imm:$src3),
4237 !if(Is2Addr,
4238 !strconcat(asm, "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
4239 !strconcat(asm,
4240 "\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}")),
4241 [(set VR128:$dst,
4242 (X86pinsrb VR128:$src1, GR32:$src2, imm:$src3))]>, OpSize;
4243 def rm : SS4AIi8<opc, MRMSrcMem, (outs VR128:$dst),
4244 (ins VR128:$src1, i8mem:$src2, i32i8imm:$src3),
4245 !if(Is2Addr,
4246 !strconcat(asm, "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
4247 !strconcat(asm,
4248 "\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}")),
4249 [(set VR128:$dst,
4250 (X86pinsrb VR128:$src1, (extloadi8 addr:$src2),
4251 imm:$src3))]>, OpSize;
4252}
4253
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00004254let isAsmParserOnly = 1, Predicates = [HasAVX] in
Bruno Cardoso Lopes5e9fa982010-07-07 01:33:38 +00004255 defm VPINSRB : SS41I_insert8<0x20, "vpinsrb", 0>, VEX_4V;
4256let Constraints = "$src1 = $dst" in
4257 defm PINSRB : SS41I_insert8<0x20, "pinsrb">;
4258
4259multiclass SS41I_insert32<bits<8> opc, string asm, bit Is2Addr = 1> {
4260 def rr : SS4AIi8<opc, MRMSrcReg, (outs VR128:$dst),
4261 (ins VR128:$src1, GR32:$src2, i32i8imm:$src3),
4262 !if(Is2Addr,
4263 !strconcat(asm, "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
4264 !strconcat(asm,
4265 "\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}")),
4266 [(set VR128:$dst,
4267 (v4i32 (insertelt VR128:$src1, GR32:$src2, imm:$src3)))]>,
4268 OpSize;
4269 def rm : SS4AIi8<opc, MRMSrcMem, (outs VR128:$dst),
4270 (ins VR128:$src1, i32mem:$src2, i32i8imm:$src3),
4271 !if(Is2Addr,
4272 !strconcat(asm, "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
4273 !strconcat(asm,
4274 "\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}")),
4275 [(set VR128:$dst,
4276 (v4i32 (insertelt VR128:$src1, (loadi32 addr:$src2),
4277 imm:$src3)))]>, OpSize;
4278}
4279
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00004280let isAsmParserOnly = 1, Predicates = [HasAVX] in
Bruno Cardoso Lopes5e9fa982010-07-07 01:33:38 +00004281 defm VPINSRD : SS41I_insert32<0x22, "vpinsrd", 0>, VEX_4V;
4282let Constraints = "$src1 = $dst" in
4283 defm PINSRD : SS41I_insert32<0x22, "pinsrd">;
4284
Bruno Cardoso Lopes332fce42010-07-07 01:43:01 +00004285multiclass SS41I_insert64<bits<8> opc, string asm, bit Is2Addr = 1> {
Bruno Cardoso Lopes5e9fa982010-07-07 01:33:38 +00004286 def rr : SS4AIi8<opc, MRMSrcReg, (outs VR128:$dst),
Bruno Cardoso Lopes332fce42010-07-07 01:43:01 +00004287 (ins VR128:$src1, GR64:$src2, i32i8imm:$src3),
4288 !if(Is2Addr,
4289 !strconcat(asm, "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
4290 !strconcat(asm,
4291 "\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}")),
4292 [(set VR128:$dst,
4293 (v2i64 (insertelt VR128:$src1, GR64:$src2, imm:$src3)))]>,
4294 OpSize;
Bruno Cardoso Lopes5e9fa982010-07-07 01:33:38 +00004295 def rm : SS4AIi8<opc, MRMSrcMem, (outs VR128:$dst),
Bruno Cardoso Lopes332fce42010-07-07 01:43:01 +00004296 (ins VR128:$src1, i64mem:$src2, i32i8imm:$src3),
4297 !if(Is2Addr,
4298 !strconcat(asm, "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
4299 !strconcat(asm,
4300 "\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}")),
4301 [(set VR128:$dst,
4302 (v2i64 (insertelt VR128:$src1, (loadi64 addr:$src2),
4303 imm:$src3)))]>, OpSize;
Bruno Cardoso Lopes5e9fa982010-07-07 01:33:38 +00004304}
4305
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00004306let isAsmParserOnly = 1, Predicates = [HasAVX] in
Bruno Cardoso Lopes332fce42010-07-07 01:43:01 +00004307 defm VPINSRQ : SS41I_insert64<0x22, "vpinsrq", 0>, VEX_4V, VEX_W;
4308let Constraints = "$src1 = $dst" in
4309 defm PINSRQ : SS41I_insert64<0x22, "pinsrq">, REX_W;
Bruno Cardoso Lopes5e9fa982010-07-07 01:33:38 +00004310
4311// insertps has a few different modes, there's the first two here below which
4312// are optimized inserts that won't zero arbitrary elements in the destination
4313// vector. The next one matches the intrinsic and could zero arbitrary elements
4314// in the target vector.
4315multiclass SS41I_insertf32<bits<8> opc, string asm, bit Is2Addr = 1> {
4316 def rr : SS4AIi8<opc, MRMSrcReg, (outs VR128:$dst),
4317 (ins VR128:$src1, VR128:$src2, i32i8imm:$src3),
4318 !if(Is2Addr,
4319 !strconcat(asm, "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
4320 !strconcat(asm,
4321 "\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}")),
4322 [(set VR128:$dst,
4323 (X86insrtps VR128:$src1, VR128:$src2, imm:$src3))]>,
4324 OpSize;
4325 def rm : SS4AIi8<opc, MRMSrcMem, (outs VR128:$dst),
4326 (ins VR128:$src1, f32mem:$src2, i32i8imm:$src3),
4327 !if(Is2Addr,
4328 !strconcat(asm, "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
4329 !strconcat(asm,
4330 "\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}")),
4331 [(set VR128:$dst,
4332 (X86insrtps VR128:$src1,
4333 (v4f32 (scalar_to_vector (loadf32 addr:$src2))),
4334 imm:$src3))]>, OpSize;
4335}
4336
4337let Constraints = "$src1 = $dst" in
4338 defm INSERTPS : SS41I_insertf32<0x21, "insertps">;
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00004339let isAsmParserOnly = 1, Predicates = [HasAVX] in
Bruno Cardoso Lopes5e9fa982010-07-07 01:33:38 +00004340 defm VINSERTPS : SS41I_insertf32<0x21, "vinsertps", 0>, VEX_4V;
4341
4342def : Pat<(int_x86_sse41_insertps VR128:$src1, VR128:$src2, imm:$src3),
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00004343 (VINSERTPSrr VR128:$src1, VR128:$src2, imm:$src3)>,
4344 Requires<[HasAVX]>;
4345def : Pat<(int_x86_sse41_insertps VR128:$src1, VR128:$src2, imm:$src3),
4346 (INSERTPSrr VR128:$src1, VR128:$src2, imm:$src3)>,
4347 Requires<[HasSSE41]>;
Bruno Cardoso Lopes5e9fa982010-07-07 01:33:38 +00004348
4349//===----------------------------------------------------------------------===//
4350// SSE4.1 - Round Instructions
Nate Begeman63ec90a2008-02-03 07:18:54 +00004351//===----------------------------------------------------------------------===//
4352
Dale Johannesene397acc2008-10-10 23:51:03 +00004353multiclass sse41_fp_unop_rm<bits<8> opcps, bits<8> opcpd,
Nate Begeman63ec90a2008-02-03 07:18:54 +00004354 string OpcodeStr,
Nate Begeman63ec90a2008-02-03 07:18:54 +00004355 Intrinsic V4F32Int,
Nate Begeman2f6f1c02008-02-04 05:34:34 +00004356 Intrinsic V2F64Int> {
Nate Begeman63ec90a2008-02-03 07:18:54 +00004357 // Intrinsic operation, reg.
Nate Begeman63ec90a2008-02-03 07:18:54 +00004358 // Vector intrinsic operation, reg
Eric Christopher44b93ff2009-07-31 20:07:27 +00004359 def PSr_Int : SS4AIi8<opcps, MRMSrcReg,
Nate Begeman204e84e2008-02-04 06:00:24 +00004360 (outs VR128:$dst), (ins VR128:$src1, i32i8imm:$src2),
Nate Begeman63ec90a2008-02-03 07:18:54 +00004361 !strconcat(OpcodeStr,
4362 "ps\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Nate Begeman2f6f1c02008-02-04 05:34:34 +00004363 [(set VR128:$dst, (V4F32Int VR128:$src1, imm:$src2))]>,
4364 OpSize;
Nate Begeman63ec90a2008-02-03 07:18:54 +00004365
4366 // Vector intrinsic operation, mem
Evan Cheng400073d2009-12-18 07:40:29 +00004367 def PSm_Int : Ii8<opcps, MRMSrcMem,
Nate Begeman204e84e2008-02-04 06:00:24 +00004368 (outs VR128:$dst), (ins f128mem:$src1, i32i8imm:$src2),
Nate Begeman63ec90a2008-02-03 07:18:54 +00004369 !strconcat(OpcodeStr,
4370 "ps\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Evan Chengb1938262008-05-23 00:37:07 +00004371 [(set VR128:$dst,
4372 (V4F32Int (memopv4f32 addr:$src1),imm:$src2))]>,
Evan Cheng400073d2009-12-18 07:40:29 +00004373 TA, OpSize,
Evan Chengb1f49812009-12-22 17:47:23 +00004374 Requires<[HasSSE41]>;
Nate Begeman63ec90a2008-02-03 07:18:54 +00004375
Nate Begeman63ec90a2008-02-03 07:18:54 +00004376 // Vector intrinsic operation, reg
Evan Cheng172b7942008-03-14 07:39:27 +00004377 def PDr_Int : SS4AIi8<opcpd, MRMSrcReg,
Nate Begeman204e84e2008-02-04 06:00:24 +00004378 (outs VR128:$dst), (ins VR128:$src1, i32i8imm:$src2),
Nate Begeman63ec90a2008-02-03 07:18:54 +00004379 !strconcat(OpcodeStr,
4380 "pd\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Nate Begeman2f6f1c02008-02-04 05:34:34 +00004381 [(set VR128:$dst, (V2F64Int VR128:$src1, imm:$src2))]>,
4382 OpSize;
Nate Begeman63ec90a2008-02-03 07:18:54 +00004383
4384 // Vector intrinsic operation, mem
Evan Cheng172b7942008-03-14 07:39:27 +00004385 def PDm_Int : SS4AIi8<opcpd, MRMSrcMem,
Nate Begeman204e84e2008-02-04 06:00:24 +00004386 (outs VR128:$dst), (ins f128mem:$src1, i32i8imm:$src2),
Nate Begeman63ec90a2008-02-03 07:18:54 +00004387 !strconcat(OpcodeStr,
4388 "pd\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Evan Chengb1938262008-05-23 00:37:07 +00004389 [(set VR128:$dst,
4390 (V2F64Int (memopv2f64 addr:$src1),imm:$src2))]>,
Nate Begeman2f6f1c02008-02-04 05:34:34 +00004391 OpSize;
Nate Begeman63ec90a2008-02-03 07:18:54 +00004392}
4393
Bruno Cardoso Lopes2b691432010-07-21 23:53:50 +00004394multiclass sse41_fp_unop_rm_avx_p<bits<8> opcps, bits<8> opcpd,
4395 RegisterClass RC, X86MemOperand x86memop, string OpcodeStr> {
Bruno Cardoso Lopes2c70d4a2010-07-03 00:37:44 +00004396 // Intrinsic operation, reg.
4397 // Vector intrinsic operation, reg
4398 def PSr : SS4AIi8<opcps, MRMSrcReg,
Bruno Cardoso Lopes2b691432010-07-21 23:53:50 +00004399 (outs RC:$dst), (ins RC:$src1, i32i8imm:$src2),
Bruno Cardoso Lopes2c70d4a2010-07-03 00:37:44 +00004400 !strconcat(OpcodeStr,
4401 "ps\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
4402 []>, OpSize;
4403
4404 // Vector intrinsic operation, mem
4405 def PSm : Ii8<opcps, MRMSrcMem,
Bruno Cardoso Lopes2b691432010-07-21 23:53:50 +00004406 (outs RC:$dst), (ins x86memop:$src1, i32i8imm:$src2),
Bruno Cardoso Lopes2c70d4a2010-07-03 00:37:44 +00004407 !strconcat(OpcodeStr,
4408 "ps\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
4409 []>, TA, OpSize, Requires<[HasSSE41]>;
4410
4411 // Vector intrinsic operation, reg
4412 def PDr : SS4AIi8<opcpd, MRMSrcReg,
Bruno Cardoso Lopes2b691432010-07-21 23:53:50 +00004413 (outs RC:$dst), (ins RC:$src1, i32i8imm:$src2),
Bruno Cardoso Lopes2c70d4a2010-07-03 00:37:44 +00004414 !strconcat(OpcodeStr,
4415 "pd\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
4416 []>, OpSize;
4417
4418 // Vector intrinsic operation, mem
4419 def PDm : SS4AIi8<opcpd, MRMSrcMem,
Bruno Cardoso Lopes2b691432010-07-21 23:53:50 +00004420 (outs RC:$dst), (ins x86memop:$src1, i32i8imm:$src2),
Bruno Cardoso Lopes2c70d4a2010-07-03 00:37:44 +00004421 !strconcat(OpcodeStr,
4422 "pd\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
4423 []>, OpSize;
4424}
4425
Dale Johannesene397acc2008-10-10 23:51:03 +00004426multiclass sse41_fp_binop_rm<bits<8> opcss, bits<8> opcsd,
4427 string OpcodeStr,
4428 Intrinsic F32Int,
Bruno Cardoso Lopes03560602010-07-02 23:27:59 +00004429 Intrinsic F64Int, bit Is2Addr = 1> {
Dale Johannesene397acc2008-10-10 23:51:03 +00004430 // Intrinsic operation, reg.
4431 def SSr_Int : SS4AIi8<opcss, MRMSrcReg,
Bruno Cardoso Lopes03560602010-07-02 23:27:59 +00004432 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2, i32i8imm:$src3),
4433 !if(Is2Addr,
4434 !strconcat(OpcodeStr,
4435 "ss\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
4436 !strconcat(OpcodeStr,
4437 "ss\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}")),
4438 [(set VR128:$dst, (F32Int VR128:$src1, VR128:$src2, imm:$src3))]>,
4439 OpSize;
Dale Johannesene397acc2008-10-10 23:51:03 +00004440
4441 // Intrinsic operation, mem.
Eric Christopher44b93ff2009-07-31 20:07:27 +00004442 def SSm_Int : SS4AIi8<opcss, MRMSrcMem,
Bruno Cardoso Lopes03560602010-07-02 23:27:59 +00004443 (outs VR128:$dst), (ins VR128:$src1, ssmem:$src2, i32i8imm:$src3),
4444 !if(Is2Addr,
4445 !strconcat(OpcodeStr,
4446 "ss\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
4447 !strconcat(OpcodeStr,
4448 "ss\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}")),
4449 [(set VR128:$dst,
4450 (F32Int VR128:$src1, sse_load_f32:$src2, imm:$src3))]>,
4451 OpSize;
Dale Johannesene397acc2008-10-10 23:51:03 +00004452
4453 // Intrinsic operation, reg.
4454 def SDr_Int : SS4AIi8<opcsd, MRMSrcReg,
Bruno Cardoso Lopes03560602010-07-02 23:27:59 +00004455 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2, i32i8imm:$src3),
4456 !if(Is2Addr,
4457 !strconcat(OpcodeStr,
4458 "sd\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
4459 !strconcat(OpcodeStr,
4460 "sd\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}")),
4461 [(set VR128:$dst, (F64Int VR128:$src1, VR128:$src2, imm:$src3))]>,
4462 OpSize;
Dale Johannesene397acc2008-10-10 23:51:03 +00004463
4464 // Intrinsic operation, mem.
4465 def SDm_Int : SS4AIi8<opcsd, MRMSrcMem,
Bruno Cardoso Lopes03560602010-07-02 23:27:59 +00004466 (outs VR128:$dst), (ins VR128:$src1, sdmem:$src2, i32i8imm:$src3),
4467 !if(Is2Addr,
4468 !strconcat(OpcodeStr,
4469 "sd\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
4470 !strconcat(OpcodeStr,
4471 "sd\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}")),
4472 [(set VR128:$dst,
4473 (F64Int VR128:$src1, sse_load_f64:$src2, imm:$src3))]>,
4474 OpSize;
Dale Johannesene397acc2008-10-10 23:51:03 +00004475}
4476
Bruno Cardoso Lopes2b691432010-07-21 23:53:50 +00004477multiclass sse41_fp_binop_rm_avx_s<bits<8> opcss, bits<8> opcsd,
4478 string OpcodeStr> {
Bruno Cardoso Lopes2c70d4a2010-07-03 00:37:44 +00004479 // Intrinsic operation, reg.
4480 def SSr : SS4AIi8<opcss, MRMSrcReg,
4481 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2, i32i8imm:$src3),
4482 !strconcat(OpcodeStr,
4483 "ss\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}"),
4484 []>, OpSize;
4485
4486 // Intrinsic operation, mem.
4487 def SSm : SS4AIi8<opcss, MRMSrcMem,
4488 (outs VR128:$dst), (ins VR128:$src1, ssmem:$src2, i32i8imm:$src3),
4489 !strconcat(OpcodeStr,
4490 "ss\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}"),
4491 []>, OpSize;
4492
4493 // Intrinsic operation, reg.
4494 def SDr : SS4AIi8<opcsd, MRMSrcReg,
4495 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2, i32i8imm:$src3),
4496 !strconcat(OpcodeStr,
4497 "sd\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}"),
4498 []>, OpSize;
4499
4500 // Intrinsic operation, mem.
4501 def SDm : SS4AIi8<opcsd, MRMSrcMem,
4502 (outs VR128:$dst), (ins VR128:$src1, sdmem:$src2, i32i8imm:$src3),
4503 !strconcat(OpcodeStr,
4504 "sd\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}"),
4505 []>, OpSize;
4506}
4507
Nate Begeman63ec90a2008-02-03 07:18:54 +00004508// FP round - roundss, roundps, roundsd, roundpd
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00004509let isAsmParserOnly = 1, Predicates = [HasAVX] in {
Bruno Cardoso Lopes2c70d4a2010-07-03 00:37:44 +00004510 // Intrinsic form
4511 defm VROUND : sse41_fp_unop_rm<0x08, 0x09, "vround",
4512 int_x86_sse41_round_ps, int_x86_sse41_round_pd>,
4513 VEX;
4514 defm VROUND : sse41_fp_binop_rm<0x0A, 0x0B, "vround",
4515 int_x86_sse41_round_ss, int_x86_sse41_round_sd,
4516 0>, VEX_4V;
4517 // Instructions for the assembler
Bruno Cardoso Lopes2b691432010-07-21 23:53:50 +00004518 defm VROUND : sse41_fp_unop_rm_avx_p<0x08, 0x09, VR128, f128mem, "vround">,
4519 VEX;
4520 defm VROUNDY : sse41_fp_unop_rm_avx_p<0x08, 0x09, VR256, f256mem, "vround">,
4521 VEX;
4522 defm VROUND : sse41_fp_binop_rm_avx_s<0x0A, 0x0B, "vround">, VEX_4V;
Bruno Cardoso Lopes2c70d4a2010-07-03 00:37:44 +00004523}
4524
Dale Johannesene397acc2008-10-10 23:51:03 +00004525defm ROUND : sse41_fp_unop_rm<0x08, 0x09, "round",
4526 int_x86_sse41_round_ps, int_x86_sse41_round_pd>;
Bruno Cardoso Lopes03560602010-07-02 23:27:59 +00004527let Constraints = "$src1 = $dst" in
Dale Johannesene397acc2008-10-10 23:51:03 +00004528defm ROUND : sse41_fp_binop_rm<0x0A, 0x0B, "round",
4529 int_x86_sse41_round_ss, int_x86_sse41_round_sd>;
Nate Begeman2f6f1c02008-02-04 05:34:34 +00004530
Bruno Cardoso Lopes5e9fa982010-07-07 01:33:38 +00004531//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes2b691432010-07-21 23:53:50 +00004532// SSE4.1 - Packed Bit Test
4533//===----------------------------------------------------------------------===//
4534
4535// ptest instruction we'll lower to this in X86ISelLowering primarily from
4536// the intel intrinsic that corresponds to this.
4537let Defs = [EFLAGS], isAsmParserOnly = 1, Predicates = [HasAVX] in {
4538def VPTESTrr : SS48I<0x17, MRMSrcReg, (outs), (ins VR128:$src1, VR128:$src2),
4539 "vptest\t{$src2, $src1|$src1, $src2}",
4540 [(set EFLAGS, (X86ptest VR128:$src1, VR128:$src2))]>,
4541 OpSize, VEX;
4542def VPTESTYrr : SS48I<0x17, MRMSrcReg, (outs), (ins VR256:$src1, VR256:$src2),
4543 "vptest\t{$src2, $src1|$src1, $src2}", []>, OpSize, VEX;
4544
4545def VPTESTrm : SS48I<0x17, MRMSrcMem, (outs), (ins VR128:$src1, i128mem:$src2),
4546 "vptest\t{$src2, $src1|$src1, $src2}",
4547 [(set EFLAGS, (X86ptest VR128:$src1, (load addr:$src2)))]>,
4548 OpSize, VEX;
4549def VPTESTYrm : SS48I<0x17, MRMSrcMem, (outs), (ins VR256:$src1, i256mem:$src2),
4550 "vptest\t{$src2, $src1|$src1, $src2}", []>, OpSize, VEX;
4551}
4552
4553let Defs = [EFLAGS] in {
4554def PTESTrr : SS48I<0x17, MRMSrcReg, (outs), (ins VR128:$src1, VR128:$src2),
4555 "ptest \t{$src2, $src1|$src1, $src2}",
4556 [(set EFLAGS, (X86ptest VR128:$src1, VR128:$src2))]>,
4557 OpSize;
4558def PTESTrm : SS48I<0x17, MRMSrcMem, (outs), (ins VR128:$src1, i128mem:$src2),
4559 "ptest \t{$src2, $src1|$src1, $src2}",
4560 [(set EFLAGS, (X86ptest VR128:$src1, (load addr:$src2)))]>,
4561 OpSize;
4562}
4563
4564// The bit test instructions below are AVX only
4565multiclass avx_bittest<bits<8> opc, string OpcodeStr, RegisterClass RC,
4566 X86MemOperand x86memop> {
4567 def rr : SS48I<opc, MRMSrcReg, (outs RC:$dst), (ins RC:$src),
4568 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
4569 []>, OpSize, VEX;
4570 def rm : SS48I<opc, MRMSrcMem, (outs RC:$dst), (ins x86memop:$src),
4571 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
4572 []>, OpSize, VEX;
4573}
4574
4575let Defs = [EFLAGS], isAsmParserOnly = 1, Predicates = [HasAVX] in {
4576 defm VTESTPS : avx_bittest<0x0E, "vtestps", VR128, f128mem>;
4577 defm VTESTPSY : avx_bittest<0x0E, "vtestps", VR256, f256mem>;
4578 defm VTESTPD : avx_bittest<0x0F, "vtestpd", VR128, f128mem>;
4579 defm VTESTPDY : avx_bittest<0x0F, "vtestpd", VR256, f256mem>;
4580}
4581
4582//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes5e9fa982010-07-07 01:33:38 +00004583// SSE4.1 - Misc Instructions
4584//===----------------------------------------------------------------------===//
4585
Nate Begeman2f6f1c02008-02-04 05:34:34 +00004586// SS41I_unop_rm_int_v16 - SSE 4.1 unary operator whose type is v8i16.
4587multiclass SS41I_unop_rm_int_v16<bits<8> opc, string OpcodeStr,
4588 Intrinsic IntId128> {
4589 def rr128 : SS48I<opc, MRMSrcReg, (outs VR128:$dst),
4590 (ins VR128:$src),
4591 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
4592 [(set VR128:$dst, (IntId128 VR128:$src))]>, OpSize;
4593 def rm128 : SS48I<opc, MRMSrcMem, (outs VR128:$dst),
4594 (ins i128mem:$src),
4595 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
4596 [(set VR128:$dst,
4597 (IntId128
4598 (bitconvert (memopv8i16 addr:$src))))]>, OpSize;
4599}
4600
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00004601let isAsmParserOnly = 1, Predicates = [HasAVX] in
Bruno Cardoso Lopesc6075702010-07-03 00:49:21 +00004602defm VPHMINPOSUW : SS41I_unop_rm_int_v16 <0x41, "vphminposuw",
4603 int_x86_sse41_phminposuw>, VEX;
Nate Begeman2f6f1c02008-02-04 05:34:34 +00004604defm PHMINPOSUW : SS41I_unop_rm_int_v16 <0x41, "phminposuw",
4605 int_x86_sse41_phminposuw>;
4606
4607/// SS41I_binop_rm_int - Simple SSE 4.1 binary operator
Bruno Cardoso Lopes03560602010-07-02 23:27:59 +00004608multiclass SS41I_binop_rm_int<bits<8> opc, string OpcodeStr,
4609 Intrinsic IntId128, bit Is2Addr = 1> {
4610 let isCommutable = 1 in
4611 def rr : SS48I<opc, MRMSrcReg, (outs VR128:$dst),
4612 (ins VR128:$src1, VR128:$src2),
4613 !if(Is2Addr,
4614 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
4615 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
4616 [(set VR128:$dst, (IntId128 VR128:$src1, VR128:$src2))]>, OpSize;
4617 def rm : SS48I<opc, MRMSrcMem, (outs VR128:$dst),
4618 (ins VR128:$src1, i128mem:$src2),
4619 !if(Is2Addr,
4620 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
4621 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
4622 [(set VR128:$dst,
4623 (IntId128 VR128:$src1,
4624 (bitconvert (memopv16i8 addr:$src2))))]>, OpSize;
Nate Begeman2f6f1c02008-02-04 05:34:34 +00004625}
4626
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00004627let isAsmParserOnly = 1, Predicates = [HasAVX] in {
Bruno Cardoso Lopes4a544be2010-07-03 01:15:47 +00004628 let isCommutable = 0 in
4629 defm VPACKUSDW : SS41I_binop_rm_int<0x2B, "vpackusdw", int_x86_sse41_packusdw,
4630 0>, VEX_4V;
4631 defm VPCMPEQQ : SS41I_binop_rm_int<0x29, "vpcmpeqq", int_x86_sse41_pcmpeqq,
4632 0>, VEX_4V;
4633 defm VPMINSB : SS41I_binop_rm_int<0x38, "vpminsb", int_x86_sse41_pminsb,
4634 0>, VEX_4V;
4635 defm VPMINSD : SS41I_binop_rm_int<0x39, "vpminsd", int_x86_sse41_pminsd,
4636 0>, VEX_4V;
4637 defm VPMINUD : SS41I_binop_rm_int<0x3B, "vpminud", int_x86_sse41_pminud,
4638 0>, VEX_4V;
4639 defm VPMINUW : SS41I_binop_rm_int<0x3A, "vpminuw", int_x86_sse41_pminuw,
4640 0>, VEX_4V;
4641 defm VPMAXSB : SS41I_binop_rm_int<0x3C, "vpmaxsb", int_x86_sse41_pmaxsb,
4642 0>, VEX_4V;
4643 defm VPMAXSD : SS41I_binop_rm_int<0x3D, "vpmaxsd", int_x86_sse41_pmaxsd,
4644 0>, VEX_4V;
4645 defm VPMAXUD : SS41I_binop_rm_int<0x3F, "vpmaxud", int_x86_sse41_pmaxud,
4646 0>, VEX_4V;
4647 defm VPMAXUW : SS41I_binop_rm_int<0x3E, "vpmaxuw", int_x86_sse41_pmaxuw,
4648 0>, VEX_4V;
4649 defm VPMULDQ : SS41I_binop_rm_int<0x28, "vpmuldq", int_x86_sse41_pmuldq,
4650 0>, VEX_4V;
4651}
4652
Bruno Cardoso Lopes03560602010-07-02 23:27:59 +00004653let Constraints = "$src1 = $dst" in {
4654 let isCommutable = 0 in
4655 defm PACKUSDW : SS41I_binop_rm_int<0x2B, "packusdw", int_x86_sse41_packusdw>;
4656 defm PCMPEQQ : SS41I_binop_rm_int<0x29, "pcmpeqq", int_x86_sse41_pcmpeqq>;
4657 defm PMINSB : SS41I_binop_rm_int<0x38, "pminsb", int_x86_sse41_pminsb>;
4658 defm PMINSD : SS41I_binop_rm_int<0x39, "pminsd", int_x86_sse41_pminsd>;
4659 defm PMINUD : SS41I_binop_rm_int<0x3B, "pminud", int_x86_sse41_pminud>;
4660 defm PMINUW : SS41I_binop_rm_int<0x3A, "pminuw", int_x86_sse41_pminuw>;
4661 defm PMAXSB : SS41I_binop_rm_int<0x3C, "pmaxsb", int_x86_sse41_pmaxsb>;
4662 defm PMAXSD : SS41I_binop_rm_int<0x3D, "pmaxsd", int_x86_sse41_pmaxsd>;
4663 defm PMAXUD : SS41I_binop_rm_int<0x3F, "pmaxud", int_x86_sse41_pmaxud>;
4664 defm PMAXUW : SS41I_binop_rm_int<0x3E, "pmaxuw", int_x86_sse41_pmaxuw>;
4665 defm PMULDQ : SS41I_binop_rm_int<0x28, "pmuldq", int_x86_sse41_pmuldq>;
4666}
Mon P Wangaf9b9522008-12-18 21:42:19 +00004667
Nate Begeman30a0de92008-07-17 16:51:19 +00004668def : Pat<(v2i64 (X86pcmpeqq VR128:$src1, VR128:$src2)),
4669 (PCMPEQQrr VR128:$src1, VR128:$src2)>;
4670def : Pat<(v2i64 (X86pcmpeqq VR128:$src1, (memop addr:$src2))),
4671 (PCMPEQQrm VR128:$src1, addr:$src2)>;
4672
Eric Christopher8258d0b2010-03-30 18:49:01 +00004673/// SS48I_binop_rm - Simple SSE41 binary operator.
Eric Christopher8258d0b2010-03-30 18:49:01 +00004674multiclass SS48I_binop_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Bruno Cardoso Lopes03560602010-07-02 23:27:59 +00004675 ValueType OpVT, bit Is2Addr = 1> {
4676 let isCommutable = 1 in
Eric Christopher7e2f5aa2010-05-25 17:33:22 +00004677 def rr : SS48I<opc, MRMSrcReg, (outs VR128:$dst),
Bruno Cardoso Lopes03560602010-07-02 23:27:59 +00004678 (ins VR128:$src1, VR128:$src2),
4679 !if(Is2Addr,
4680 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
4681 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
4682 [(set VR128:$dst, (OpVT (OpNode VR128:$src1, VR128:$src2)))]>,
4683 OpSize;
Eric Christopher7e2f5aa2010-05-25 17:33:22 +00004684 def rm : SS48I<opc, MRMSrcMem, (outs VR128:$dst),
Bruno Cardoso Lopes03560602010-07-02 23:27:59 +00004685 (ins VR128:$src1, i128mem:$src2),
4686 !if(Is2Addr,
4687 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
4688 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
4689 [(set VR128:$dst, (OpNode VR128:$src1,
Eric Christopher8258d0b2010-03-30 18:49:01 +00004690 (bc_v4i32 (memopv2i64 addr:$src2))))]>,
Bruno Cardoso Lopes03560602010-07-02 23:27:59 +00004691 OpSize;
Eric Christopher8258d0b2010-03-30 18:49:01 +00004692}
4693
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00004694let isAsmParserOnly = 1, Predicates = [HasAVX] in
Bruno Cardoso Lopes68b559e2010-07-03 01:37:03 +00004695 defm VPMULLD : SS48I_binop_rm<0x40, "vpmulld", mul, v4i32, 0>, VEX_4V;
Bruno Cardoso Lopes03560602010-07-02 23:27:59 +00004696let Constraints = "$src1 = $dst" in
4697 defm PMULLD : SS48I_binop_rm<0x40, "pmulld", mul, v4i32>;
Nate Begeman1426d522008-02-09 01:38:08 +00004698
Evan Cheng172b7942008-03-14 07:39:27 +00004699/// SS41I_binop_rmi_int - SSE 4.1 binary operator with 8-bit immediate
Bruno Cardoso Lopes03560602010-07-02 23:27:59 +00004700multiclass SS41I_binop_rmi_int<bits<8> opc, string OpcodeStr,
Bruno Cardoso Lopes94143ee2010-07-19 23:32:44 +00004701 Intrinsic IntId, RegisterClass RC, PatFrag memop_frag,
4702 X86MemOperand x86memop, bit Is2Addr = 1> {
Bruno Cardoso Lopes03560602010-07-02 23:27:59 +00004703 let isCommutable = 1 in
Bruno Cardoso Lopes94143ee2010-07-19 23:32:44 +00004704 def rri : SS4AIi8<opc, MRMSrcReg, (outs RC:$dst),
4705 (ins RC:$src1, RC:$src2, i32i8imm:$src3),
Bruno Cardoso Lopes03560602010-07-02 23:27:59 +00004706 !if(Is2Addr,
4707 !strconcat(OpcodeStr,
4708 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
4709 !strconcat(OpcodeStr,
4710 "\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}")),
Bruno Cardoso Lopes94143ee2010-07-19 23:32:44 +00004711 [(set RC:$dst, (IntId RC:$src1, RC:$src2, imm:$src3))]>,
Bruno Cardoso Lopes03560602010-07-02 23:27:59 +00004712 OpSize;
Bruno Cardoso Lopes94143ee2010-07-19 23:32:44 +00004713 def rmi : SS4AIi8<opc, MRMSrcMem, (outs RC:$dst),
4714 (ins RC:$src1, x86memop:$src2, i32i8imm:$src3),
Bruno Cardoso Lopes03560602010-07-02 23:27:59 +00004715 !if(Is2Addr,
4716 !strconcat(OpcodeStr,
4717 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
4718 !strconcat(OpcodeStr,
4719 "\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}")),
Bruno Cardoso Lopes94143ee2010-07-19 23:32:44 +00004720 [(set RC:$dst,
4721 (IntId RC:$src1,
4722 (bitconvert (memop_frag addr:$src2)), imm:$src3))]>,
Bruno Cardoso Lopes03560602010-07-02 23:27:59 +00004723 OpSize;
Nate Begeman204e84e2008-02-04 06:00:24 +00004724}
4725
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00004726let isAsmParserOnly = 1, Predicates = [HasAVX] in {
Bruno Cardoso Lopes68b559e2010-07-03 01:37:03 +00004727 let isCommutable = 0 in {
4728 defm VBLENDPS : SS41I_binop_rmi_int<0x0C, "vblendps", int_x86_sse41_blendps,
Bruno Cardoso Lopes94143ee2010-07-19 23:32:44 +00004729 VR128, memopv16i8, i128mem, 0>, VEX_4V;
Bruno Cardoso Lopes68b559e2010-07-03 01:37:03 +00004730 defm VBLENDPD : SS41I_binop_rmi_int<0x0D, "vblendpd", int_x86_sse41_blendpd,
Bruno Cardoso Lopes94143ee2010-07-19 23:32:44 +00004731 VR128, memopv16i8, i128mem, 0>, VEX_4V;
4732 let Pattern = []<dag> in {
4733 defm VBLENDPSY : SS41I_binop_rmi_int<0x0C, "vblendps", int_x86_sse41_blendps,
4734 VR256, memopv32i8, i256mem, 0>, VEX_4V;
4735 defm VBLENDPDY : SS41I_binop_rmi_int<0x0D, "vblendpd", int_x86_sse41_blendpd,
4736 VR256, memopv32i8, i256mem, 0>, VEX_4V;
4737 }
Bruno Cardoso Lopes68b559e2010-07-03 01:37:03 +00004738 defm VPBLENDW : SS41I_binop_rmi_int<0x0E, "vpblendw", int_x86_sse41_pblendw,
Bruno Cardoso Lopes94143ee2010-07-19 23:32:44 +00004739 VR128, memopv16i8, i128mem, 0>, VEX_4V;
Bruno Cardoso Lopes68b559e2010-07-03 01:37:03 +00004740 defm VMPSADBW : SS41I_binop_rmi_int<0x42, "vmpsadbw", int_x86_sse41_mpsadbw,
Bruno Cardoso Lopes94143ee2010-07-19 23:32:44 +00004741 VR128, memopv16i8, i128mem, 0>, VEX_4V;
Bruno Cardoso Lopes68b559e2010-07-03 01:37:03 +00004742 }
4743 defm VDPPS : SS41I_binop_rmi_int<0x40, "vdpps", int_x86_sse41_dpps,
Bruno Cardoso Lopes94143ee2010-07-19 23:32:44 +00004744 VR128, memopv16i8, i128mem, 0>, VEX_4V;
Bruno Cardoso Lopes68b559e2010-07-03 01:37:03 +00004745 defm VDPPD : SS41I_binop_rmi_int<0x41, "vdppd", int_x86_sse41_dppd,
Bruno Cardoso Lopes94143ee2010-07-19 23:32:44 +00004746 VR128, memopv16i8, i128mem, 0>, VEX_4V;
4747 let Pattern = []<dag> in
4748 defm VDPPSY : SS41I_binop_rmi_int<0x40, "vdpps", int_x86_sse41_dpps,
4749 VR256, memopv32i8, i256mem, 0>, VEX_4V;
Bruno Cardoso Lopes68b559e2010-07-03 01:37:03 +00004750}
4751
Bruno Cardoso Lopes03560602010-07-02 23:27:59 +00004752let Constraints = "$src1 = $dst" in {
4753 let isCommutable = 0 in {
Bruno Cardoso Lopes94143ee2010-07-19 23:32:44 +00004754 defm BLENDPS : SS41I_binop_rmi_int<0x0C, "blendps", int_x86_sse41_blendps,
4755 VR128, memopv16i8, i128mem>;
4756 defm BLENDPD : SS41I_binop_rmi_int<0x0D, "blendpd", int_x86_sse41_blendpd,
4757 VR128, memopv16i8, i128mem>;
4758 defm PBLENDW : SS41I_binop_rmi_int<0x0E, "pblendw", int_x86_sse41_pblendw,
4759 VR128, memopv16i8, i128mem>;
4760 defm MPSADBW : SS41I_binop_rmi_int<0x42, "mpsadbw", int_x86_sse41_mpsadbw,
4761 VR128, memopv16i8, i128mem>;
Bruno Cardoso Lopes03560602010-07-02 23:27:59 +00004762 }
Bruno Cardoso Lopes94143ee2010-07-19 23:32:44 +00004763 defm DPPS : SS41I_binop_rmi_int<0x40, "dpps", int_x86_sse41_dpps,
4764 VR128, memopv16i8, i128mem>;
4765 defm DPPD : SS41I_binop_rmi_int<0x41, "dppd", int_x86_sse41_dppd,
4766 VR128, memopv16i8, i128mem>;
Bruno Cardoso Lopes03560602010-07-02 23:27:59 +00004767}
Nate Begemanfea2be52008-02-09 23:46:37 +00004768
Bruno Cardoso Lopes07de4062010-07-06 22:36:24 +00004769/// SS41I_quaternary_int_avx - AVX SSE 4.1 with 4 operators
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00004770let isAsmParserOnly = 1, Predicates = [HasAVX] in {
Bruno Cardoso Lopes94143ee2010-07-19 23:32:44 +00004771multiclass SS41I_quaternary_int_avx<bits<8> opc, string OpcodeStr,
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00004772 RegisterClass RC, X86MemOperand x86memop,
4773 PatFrag mem_frag, Intrinsic IntId> {
Bruno Cardoso Lopes94143ee2010-07-19 23:32:44 +00004774 def rr : I<opc, MRMSrcReg, (outs RC:$dst),
4775 (ins RC:$src1, RC:$src2, RC:$src3),
4776 !strconcat(OpcodeStr,
4777 "\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}"),
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00004778 [(set RC:$dst, (IntId RC:$src1, RC:$src2, RC:$src3))],
4779 SSEPackedInt>, OpSize, TA, VEX_4V, VEX_I8IMM;
Bruno Cardoso Lopes07de4062010-07-06 22:36:24 +00004780
Bruno Cardoso Lopes94143ee2010-07-19 23:32:44 +00004781 def rm : I<opc, MRMSrcMem, (outs RC:$dst),
4782 (ins RC:$src1, x86memop:$src2, RC:$src3),
4783 !strconcat(OpcodeStr,
4784 "\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}"),
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00004785 [(set RC:$dst,
4786 (IntId RC:$src1, (bitconvert (mem_frag addr:$src2)),
4787 RC:$src3))],
4788 SSEPackedInt>, OpSize, TA, VEX_4V, VEX_I8IMM;
Bruno Cardoso Lopes94143ee2010-07-19 23:32:44 +00004789}
Bruno Cardoso Lopes07de4062010-07-06 22:36:24 +00004790}
4791
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00004792defm VBLENDVPD : SS41I_quaternary_int_avx<0x4B, "vblendvpd", VR128, i128mem,
4793 memopv16i8, int_x86_sse41_blendvpd>;
4794defm VBLENDVPS : SS41I_quaternary_int_avx<0x4A, "vblendvps", VR128, i128mem,
4795 memopv16i8, int_x86_sse41_blendvps>;
4796defm VPBLENDVB : SS41I_quaternary_int_avx<0x4C, "vpblendvb", VR128, i128mem,
4797 memopv16i8, int_x86_sse41_pblendvb>;
Bruno Cardoso Lopes94143ee2010-07-19 23:32:44 +00004798
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00004799let Pattern = []<dag> in { // FIXME: implement 256 intrinsics here.
4800defm VBLENDVPDY : SS41I_quaternary_int_avx<0x4B, "vblendvpd", VR256, i256mem,
4801 memopv32i8, int_x86_sse41_blendvpd>;
4802defm VBLENDVPSY : SS41I_quaternary_int_avx<0x4A, "vblendvps", VR256, i256mem,
4803 memopv32i8, int_x86_sse41_blendvps>;
4804}
Bruno Cardoso Lopes07de4062010-07-06 22:36:24 +00004805
Evan Cheng172b7942008-03-14 07:39:27 +00004806/// SS41I_ternary_int - SSE 4.1 ternary operator
Evan Chenge9083d62008-03-05 08:19:16 +00004807let Uses = [XMM0], Constraints = "$src1 = $dst" in {
Nate Begemanab5d56c2008-02-10 18:47:57 +00004808 multiclass SS41I_ternary_int<bits<8> opc, string OpcodeStr, Intrinsic IntId> {
4809 def rr0 : SS48I<opc, MRMSrcReg, (outs VR128:$dst),
4810 (ins VR128:$src1, VR128:$src2),
Eric Christopher44b93ff2009-07-31 20:07:27 +00004811 !strconcat(OpcodeStr,
Nate Begemanab5d56c2008-02-10 18:47:57 +00004812 "\t{%xmm0, $src2, $dst|$dst, $src2, %xmm0}"),
4813 [(set VR128:$dst, (IntId VR128:$src1, VR128:$src2, XMM0))]>,
4814 OpSize;
4815
4816 def rm0 : SS48I<opc, MRMSrcMem, (outs VR128:$dst),
4817 (ins VR128:$src1, i128mem:$src2),
4818 !strconcat(OpcodeStr,
4819 "\t{%xmm0, $src2, $dst|$dst, $src2, %xmm0}"),
4820 [(set VR128:$dst,
4821 (IntId VR128:$src1,
4822 (bitconvert (memopv16i8 addr:$src2)), XMM0))]>, OpSize;
4823 }
4824}
4825
4826defm BLENDVPD : SS41I_ternary_int<0x15, "blendvpd", int_x86_sse41_blendvpd>;
4827defm BLENDVPS : SS41I_ternary_int<0x14, "blendvps", int_x86_sse41_blendvps>;
4828defm PBLENDVB : SS41I_ternary_int<0x10, "pblendvb", int_x86_sse41_pblendvb>;
4829
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00004830let isAsmParserOnly = 1, Predicates = [HasAVX] in
Bruno Cardoso Lopes09df2ae2010-07-07 01:14:56 +00004831def VMOVNTDQArm : SS48I<0x2A, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
4832 "vmovntdqa\t{$src, $dst|$dst, $src}",
4833 [(set VR128:$dst, (int_x86_sse41_movntdqa addr:$src))]>,
4834 OpSize, VEX;
Nate Begemanbc4efb82008-03-16 21:14:46 +00004835def MOVNTDQArm : SS48I<0x2A, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
4836 "movntdqa\t{$src, $dst|$dst, $src}",
Kevin Enderby40fe18f2010-02-10 00:10:31 +00004837 [(set VR128:$dst, (int_x86_sse41_movntdqa addr:$src))]>,
4838 OpSize;
Nate Begeman30a0de92008-07-17 16:51:19 +00004839
Eric Christopherb120ab42009-08-18 22:50:32 +00004840//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes4f6bdf92010-07-07 03:39:29 +00004841// SSE4.2 - Compare Instructions
Eric Christopherb120ab42009-08-18 22:50:32 +00004842//===----------------------------------------------------------------------===//
4843
Nate Begeman30a0de92008-07-17 16:51:19 +00004844/// SS42I_binop_rm_int - Simple SSE 4.2 binary operator
Bruno Cardoso Lopes4f6bdf92010-07-07 03:39:29 +00004845multiclass SS42I_binop_rm_int<bits<8> opc, string OpcodeStr,
4846 Intrinsic IntId128, bit Is2Addr = 1> {
4847 def rr : SS428I<opc, MRMSrcReg, (outs VR128:$dst),
4848 (ins VR128:$src1, VR128:$src2),
4849 !if(Is2Addr,
4850 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
4851 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
4852 [(set VR128:$dst, (IntId128 VR128:$src1, VR128:$src2))]>,
4853 OpSize;
4854 def rm : SS428I<opc, MRMSrcMem, (outs VR128:$dst),
4855 (ins VR128:$src1, i128mem:$src2),
4856 !if(Is2Addr,
4857 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
4858 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
4859 [(set VR128:$dst,
4860 (IntId128 VR128:$src1,
4861 (bitconvert (memopv16i8 addr:$src2))))]>, OpSize;
Nate Begeman30a0de92008-07-17 16:51:19 +00004862}
4863
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00004864let isAsmParserOnly = 1, Predicates = [HasAVX] in
Bruno Cardoso Lopes4f6bdf92010-07-07 03:39:29 +00004865 defm VPCMPGTQ : SS42I_binop_rm_int<0x37, "vpcmpgtq", int_x86_sse42_pcmpgtq,
4866 0>, VEX_4V;
4867let Constraints = "$src1 = $dst" in
4868 defm PCMPGTQ : SS42I_binop_rm_int<0x37, "pcmpgtq", int_x86_sse42_pcmpgtq>;
Nate Begeman30a0de92008-07-17 16:51:19 +00004869
4870def : Pat<(v2i64 (X86pcmpgtq VR128:$src1, VR128:$src2)),
4871 (PCMPGTQrr VR128:$src1, VR128:$src2)>;
4872def : Pat<(v2i64 (X86pcmpgtq VR128:$src1, (memop addr:$src2))),
4873 (PCMPGTQrm VR128:$src1, addr:$src2)>;
Eric Christopherb4dc13c2009-08-08 21:55:08 +00004874
Bruno Cardoso Lopes4f6bdf92010-07-07 03:39:29 +00004875//===----------------------------------------------------------------------===//
4876// SSE4.2 - String/text Processing Instructions
4877//===----------------------------------------------------------------------===//
4878
4879// Packed Compare Implicit Length Strings, Return Mask
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00004880multiclass pseudo_pcmpistrm<string asm> {
4881 def REG : Ii8<0, Pseudo, (outs VR128:$dst),
4882 (ins VR128:$src1, VR128:$src2, i8imm:$src3), !strconcat(asm, "rr PSEUDO"),
Bruno Cardoso Lopes4f6bdf92010-07-07 03:39:29 +00004883 [(set VR128:$dst, (int_x86_sse42_pcmpistrm128 VR128:$src1, VR128:$src2,
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00004884 imm:$src3))]>;
4885 def MEM : Ii8<0, Pseudo, (outs VR128:$dst),
4886 (ins VR128:$src1, i128mem:$src2, i8imm:$src3), !strconcat(asm, "rm PSEUDO"),
Bruno Cardoso Lopes4f6bdf92010-07-07 03:39:29 +00004887 [(set VR128:$dst, (int_x86_sse42_pcmpistrm128
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00004888 VR128:$src1, (load addr:$src2), imm:$src3))]>;
4889}
4890
4891let Defs = [EFLAGS], usesCustomInserter = 1 in {
4892 defm PCMPISTRM128 : pseudo_pcmpistrm<"#PCMPISTRM128">, Requires<[HasSSE42]>;
4893 defm VPCMPISTRM128 : pseudo_pcmpistrm<"#VPCMPISTRM128">, Requires<[HasAVX]>;
Bruno Cardoso Lopes4f6bdf92010-07-07 03:39:29 +00004894}
4895
4896let Defs = [XMM0, EFLAGS], isAsmParserOnly = 1,
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00004897 Predicates = [HasAVX] in {
Bruno Cardoso Lopes4f6bdf92010-07-07 03:39:29 +00004898 def VPCMPISTRM128rr : SS42AI<0x62, MRMSrcReg, (outs),
4899 (ins VR128:$src1, VR128:$src2, i8imm:$src3),
4900 "vpcmpistrm\t{$src3, $src2, $src1|$src1, $src2, $src3}", []>, OpSize, VEX;
4901 def VPCMPISTRM128rm : SS42AI<0x62, MRMSrcMem, (outs),
4902 (ins VR128:$src1, i128mem:$src2, i8imm:$src3),
4903 "vpcmpistrm\t{$src3, $src2, $src1|$src1, $src2, $src3}", []>, OpSize, VEX;
4904}
4905
4906let Defs = [XMM0, EFLAGS] in {
4907 def PCMPISTRM128rr : SS42AI<0x62, MRMSrcReg, (outs),
4908 (ins VR128:$src1, VR128:$src2, i8imm:$src3),
4909 "pcmpistrm\t{$src3, $src2, $src1|$src1, $src2, $src3}", []>, OpSize;
4910 def PCMPISTRM128rm : SS42AI<0x62, MRMSrcMem, (outs),
4911 (ins VR128:$src1, i128mem:$src2, i8imm:$src3),
4912 "pcmpistrm\t{$src3, $src2, $src1|$src1, $src2, $src3}", []>, OpSize;
4913}
4914
4915// Packed Compare Explicit Length Strings, Return Mask
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00004916multiclass pseudo_pcmpestrm<string asm> {
4917 def REG : Ii8<0, Pseudo, (outs VR128:$dst),
4918 (ins VR128:$src1, VR128:$src3, i8imm:$src5), !strconcat(asm, "rr PSEUDO"),
Bruno Cardoso Lopes4f6bdf92010-07-07 03:39:29 +00004919 [(set VR128:$dst, (int_x86_sse42_pcmpestrm128
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00004920 VR128:$src1, EAX, VR128:$src3, EDX, imm:$src5))]>;
4921 def MEM : Ii8<0, Pseudo, (outs VR128:$dst),
4922 (ins VR128:$src1, i128mem:$src3, i8imm:$src5), !strconcat(asm, "rm PSEUDO"),
4923 [(set VR128:$dst, (int_x86_sse42_pcmpestrm128
4924 VR128:$src1, EAX, (load addr:$src3), EDX, imm:$src5))]>;
4925}
4926
4927let Defs = [EFLAGS], Uses = [EAX, EDX], usesCustomInserter = 1 in {
4928 defm PCMPESTRM128 : pseudo_pcmpestrm<"#PCMPESTRM128">, Requires<[HasSSE42]>;
4929 defm VPCMPESTRM128 : pseudo_pcmpestrm<"#VPCMPESTRM128">, Requires<[HasAVX]>;
Bruno Cardoso Lopes4f6bdf92010-07-07 03:39:29 +00004930}
4931
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00004932let isAsmParserOnly = 1, Predicates = [HasAVX],
Bruno Cardoso Lopes4f6bdf92010-07-07 03:39:29 +00004933 Defs = [XMM0, EFLAGS], Uses = [EAX, EDX] in {
4934 def VPCMPESTRM128rr : SS42AI<0x60, MRMSrcReg, (outs),
4935 (ins VR128:$src1, VR128:$src3, i8imm:$src5),
4936 "vpcmpestrm\t{$src5, $src3, $src1|$src1, $src3, $src5}", []>, OpSize, VEX;
4937 def VPCMPESTRM128rm : SS42AI<0x60, MRMSrcMem, (outs),
4938 (ins VR128:$src1, i128mem:$src3, i8imm:$src5),
4939 "vpcmpestrm\t{$src5, $src3, $src1|$src1, $src3, $src5}", []>, OpSize, VEX;
4940}
4941
4942let Defs = [XMM0, EFLAGS], Uses = [EAX, EDX] in {
4943 def PCMPESTRM128rr : SS42AI<0x60, MRMSrcReg, (outs),
4944 (ins VR128:$src1, VR128:$src3, i8imm:$src5),
4945 "pcmpestrm\t{$src5, $src3, $src1|$src1, $src3, $src5}", []>, OpSize;
4946 def PCMPESTRM128rm : SS42AI<0x60, MRMSrcMem, (outs),
4947 (ins VR128:$src1, i128mem:$src3, i8imm:$src5),
4948 "pcmpestrm\t{$src5, $src3, $src1|$src1, $src3, $src5}", []>, OpSize;
4949}
4950
4951// Packed Compare Implicit Length Strings, Return Index
4952let Defs = [ECX, EFLAGS] in {
4953 multiclass SS42AI_pcmpistri<Intrinsic IntId128, string asm = "pcmpistri"> {
4954 def rr : SS42AI<0x63, MRMSrcReg, (outs),
4955 (ins VR128:$src1, VR128:$src2, i8imm:$src3),
4956 !strconcat(asm, "\t{$src3, $src2, $src1|$src1, $src2, $src3}"),
4957 [(set ECX, (IntId128 VR128:$src1, VR128:$src2, imm:$src3)),
4958 (implicit EFLAGS)]>, OpSize;
4959 def rm : SS42AI<0x63, MRMSrcMem, (outs),
4960 (ins VR128:$src1, i128mem:$src2, i8imm:$src3),
4961 !strconcat(asm, "\t{$src3, $src2, $src1|$src1, $src2, $src3}"),
4962 [(set ECX, (IntId128 VR128:$src1, (load addr:$src2), imm:$src3)),
4963 (implicit EFLAGS)]>, OpSize;
4964 }
4965}
4966
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00004967let isAsmParserOnly = 1, Predicates = [HasAVX] in {
Bruno Cardoso Lopes4f6bdf92010-07-07 03:39:29 +00004968defm VPCMPISTRI : SS42AI_pcmpistri<int_x86_sse42_pcmpistri128, "vpcmpistri">,
4969 VEX;
4970defm VPCMPISTRIA : SS42AI_pcmpistri<int_x86_sse42_pcmpistria128, "vpcmpistri">,
4971 VEX;
4972defm VPCMPISTRIC : SS42AI_pcmpistri<int_x86_sse42_pcmpistric128, "vpcmpistri">,
4973 VEX;
4974defm VPCMPISTRIO : SS42AI_pcmpistri<int_x86_sse42_pcmpistrio128, "vpcmpistri">,
4975 VEX;
4976defm VPCMPISTRIS : SS42AI_pcmpistri<int_x86_sse42_pcmpistris128, "vpcmpistri">,
4977 VEX;
4978defm VPCMPISTRIZ : SS42AI_pcmpistri<int_x86_sse42_pcmpistriz128, "vpcmpistri">,
4979 VEX;
4980}
4981
4982defm PCMPISTRI : SS42AI_pcmpistri<int_x86_sse42_pcmpistri128>;
4983defm PCMPISTRIA : SS42AI_pcmpistri<int_x86_sse42_pcmpistria128>;
4984defm PCMPISTRIC : SS42AI_pcmpistri<int_x86_sse42_pcmpistric128>;
4985defm PCMPISTRIO : SS42AI_pcmpistri<int_x86_sse42_pcmpistrio128>;
4986defm PCMPISTRIS : SS42AI_pcmpistri<int_x86_sse42_pcmpistris128>;
4987defm PCMPISTRIZ : SS42AI_pcmpistri<int_x86_sse42_pcmpistriz128>;
4988
4989// Packed Compare Explicit Length Strings, Return Index
4990let Defs = [ECX, EFLAGS], Uses = [EAX, EDX] in {
4991 multiclass SS42AI_pcmpestri<Intrinsic IntId128, string asm = "pcmpestri"> {
4992 def rr : SS42AI<0x61, MRMSrcReg, (outs),
4993 (ins VR128:$src1, VR128:$src3, i8imm:$src5),
4994 !strconcat(asm, "\t{$src5, $src3, $src1|$src1, $src3, $src5}"),
4995 [(set ECX, (IntId128 VR128:$src1, EAX, VR128:$src3, EDX, imm:$src5)),
4996 (implicit EFLAGS)]>, OpSize;
4997 def rm : SS42AI<0x61, MRMSrcMem, (outs),
4998 (ins VR128:$src1, i128mem:$src3, i8imm:$src5),
4999 !strconcat(asm, "\t{$src5, $src3, $src1|$src1, $src3, $src5}"),
5000 [(set ECX,
5001 (IntId128 VR128:$src1, EAX, (load addr:$src3), EDX, imm:$src5)),
5002 (implicit EFLAGS)]>, OpSize;
5003 }
5004}
5005
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00005006let isAsmParserOnly = 1, Predicates = [HasAVX] in {
Bruno Cardoso Lopes4f6bdf92010-07-07 03:39:29 +00005007defm VPCMPESTRI : SS42AI_pcmpestri<int_x86_sse42_pcmpestri128, "vpcmpestri">,
5008 VEX;
5009defm VPCMPESTRIA : SS42AI_pcmpestri<int_x86_sse42_pcmpestria128, "vpcmpestri">,
5010 VEX;
5011defm VPCMPESTRIC : SS42AI_pcmpestri<int_x86_sse42_pcmpestric128, "vpcmpestri">,
5012 VEX;
5013defm VPCMPESTRIO : SS42AI_pcmpestri<int_x86_sse42_pcmpestrio128, "vpcmpestri">,
5014 VEX;
5015defm VPCMPESTRIS : SS42AI_pcmpestri<int_x86_sse42_pcmpestris128, "vpcmpestri">,
5016 VEX;
5017defm VPCMPESTRIZ : SS42AI_pcmpestri<int_x86_sse42_pcmpestriz128, "vpcmpestri">,
5018 VEX;
5019}
5020
5021defm PCMPESTRI : SS42AI_pcmpestri<int_x86_sse42_pcmpestri128>;
5022defm PCMPESTRIA : SS42AI_pcmpestri<int_x86_sse42_pcmpestria128>;
5023defm PCMPESTRIC : SS42AI_pcmpestri<int_x86_sse42_pcmpestric128>;
5024defm PCMPESTRIO : SS42AI_pcmpestri<int_x86_sse42_pcmpestrio128>;
5025defm PCMPESTRIS : SS42AI_pcmpestri<int_x86_sse42_pcmpestris128>;
5026defm PCMPESTRIZ : SS42AI_pcmpestri<int_x86_sse42_pcmpestriz128>;
5027
5028//===----------------------------------------------------------------------===//
5029// SSE4.2 - CRC Instructions
5030//===----------------------------------------------------------------------===//
5031
5032// No CRC instructions have AVX equivalents
5033
Eric Christopherb4dc13c2009-08-08 21:55:08 +00005034// crc intrinsic instruction
5035// This set of instructions are only rm, the only difference is the size
5036// of r and m.
5037let Constraints = "$src1 = $dst" in {
Eric Christopher027c2b12009-08-10 21:48:58 +00005038 def CRC32m8 : SS42FI<0xF0, MRMSrcMem, (outs GR32:$dst),
Eric Christopherb4dc13c2009-08-08 21:55:08 +00005039 (ins GR32:$src1, i8mem:$src2),
Kevin Enderbyb46b03b2010-03-19 20:04:42 +00005040 "crc32{b} \t{$src2, $src1|$src1, $src2}",
Eric Christopherb4dc13c2009-08-08 21:55:08 +00005041 [(set GR32:$dst,
5042 (int_x86_sse42_crc32_8 GR32:$src1,
Kevin Enderbyb46b03b2010-03-19 20:04:42 +00005043 (load addr:$src2)))]>;
Eric Christopher027c2b12009-08-10 21:48:58 +00005044 def CRC32r8 : SS42FI<0xF0, MRMSrcReg, (outs GR32:$dst),
Eric Christopherb4dc13c2009-08-08 21:55:08 +00005045 (ins GR32:$src1, GR8:$src2),
Kevin Enderbyb46b03b2010-03-19 20:04:42 +00005046 "crc32{b} \t{$src2, $src1|$src1, $src2}",
Eric Christopherb4dc13c2009-08-08 21:55:08 +00005047 [(set GR32:$dst,
Kevin Enderbyb46b03b2010-03-19 20:04:42 +00005048 (int_x86_sse42_crc32_8 GR32:$src1, GR8:$src2))]>;
Eric Christopher027c2b12009-08-10 21:48:58 +00005049 def CRC32m16 : SS42FI<0xF1, MRMSrcMem, (outs GR32:$dst),
Eric Christopherb4dc13c2009-08-08 21:55:08 +00005050 (ins GR32:$src1, i16mem:$src2),
Kevin Enderbyb46b03b2010-03-19 20:04:42 +00005051 "crc32{w} \t{$src2, $src1|$src1, $src2}",
Eric Christopherb4dc13c2009-08-08 21:55:08 +00005052 [(set GR32:$dst,
5053 (int_x86_sse42_crc32_16 GR32:$src1,
5054 (load addr:$src2)))]>,
5055 OpSize;
Eric Christopher027c2b12009-08-10 21:48:58 +00005056 def CRC32r16 : SS42FI<0xF1, MRMSrcReg, (outs GR32:$dst),
Eric Christopherb4dc13c2009-08-08 21:55:08 +00005057 (ins GR32:$src1, GR16:$src2),
Kevin Enderbyb46b03b2010-03-19 20:04:42 +00005058 "crc32{w} \t{$src2, $src1|$src1, $src2}",
Eric Christopherb4dc13c2009-08-08 21:55:08 +00005059 [(set GR32:$dst,
Eric Christopher027c2b12009-08-10 21:48:58 +00005060 (int_x86_sse42_crc32_16 GR32:$src1, GR16:$src2))]>,
Eric Christopherb4dc13c2009-08-08 21:55:08 +00005061 OpSize;
Eric Christopher027c2b12009-08-10 21:48:58 +00005062 def CRC32m32 : SS42FI<0xF1, MRMSrcMem, (outs GR32:$dst),
Eric Christopherb4dc13c2009-08-08 21:55:08 +00005063 (ins GR32:$src1, i32mem:$src2),
Kevin Enderbyb46b03b2010-03-19 20:04:42 +00005064 "crc32{l} \t{$src2, $src1|$src1, $src2}",
Eric Christopherb4dc13c2009-08-08 21:55:08 +00005065 [(set GR32:$dst,
5066 (int_x86_sse42_crc32_32 GR32:$src1,
Kevin Enderbyb46b03b2010-03-19 20:04:42 +00005067 (load addr:$src2)))]>;
Eric Christopher027c2b12009-08-10 21:48:58 +00005068 def CRC32r32 : SS42FI<0xF1, MRMSrcReg, (outs GR32:$dst),
Eric Christopherb4dc13c2009-08-08 21:55:08 +00005069 (ins GR32:$src1, GR32:$src2),
Kevin Enderbyb46b03b2010-03-19 20:04:42 +00005070 "crc32{l} \t{$src2, $src1|$src1, $src2}",
Eric Christopherb4dc13c2009-08-08 21:55:08 +00005071 [(set GR32:$dst,
Kevin Enderbyb46b03b2010-03-19 20:04:42 +00005072 (int_x86_sse42_crc32_32 GR32:$src1, GR32:$src2))]>;
5073 def CRC64m8 : SS42FI<0xF0, MRMSrcMem, (outs GR64:$dst),
5074 (ins GR64:$src1, i8mem:$src2),
5075 "crc32{b} \t{$src2, $src1|$src1, $src2}",
Eric Christopherb4dc13c2009-08-08 21:55:08 +00005076 [(set GR64:$dst,
Kevin Enderbyb46b03b2010-03-19 20:04:42 +00005077 (int_x86_sse42_crc64_8 GR64:$src1,
Eric Christopherb4dc13c2009-08-08 21:55:08 +00005078 (load addr:$src2)))]>,
Kevin Enderbyb46b03b2010-03-19 20:04:42 +00005079 REX_W;
5080 def CRC64r8 : SS42FI<0xF0, MRMSrcReg, (outs GR64:$dst),
5081 (ins GR64:$src1, GR8:$src2),
5082 "crc32{b} \t{$src2, $src1|$src1, $src2}",
Eric Christopherb4dc13c2009-08-08 21:55:08 +00005083 [(set GR64:$dst,
Kevin Enderbyb46b03b2010-03-19 20:04:42 +00005084 (int_x86_sse42_crc64_8 GR64:$src1, GR8:$src2))]>,
5085 REX_W;
5086 def CRC64m64 : SS42FI<0xF1, MRMSrcMem, (outs GR64:$dst),
5087 (ins GR64:$src1, i64mem:$src2),
5088 "crc32{q} \t{$src2, $src1|$src1, $src2}",
5089 [(set GR64:$dst,
5090 (int_x86_sse42_crc64_64 GR64:$src1,
5091 (load addr:$src2)))]>,
5092 REX_W;
5093 def CRC64r64 : SS42FI<0xF1, MRMSrcReg, (outs GR64:$dst),
5094 (ins GR64:$src1, GR64:$src2),
5095 "crc32{q} \t{$src2, $src1|$src1, $src2}",
5096 [(set GR64:$dst,
5097 (int_x86_sse42_crc64_64 GR64:$src1, GR64:$src2))]>,
5098 REX_W;
Eric Christopherb4dc13c2009-08-08 21:55:08 +00005099}
Eric Christopherb120ab42009-08-18 22:50:32 +00005100
Eric Christopher6d1cd1c2010-04-02 21:54:27 +00005101//===----------------------------------------------------------------------===//
5102// AES-NI Instructions
5103//===----------------------------------------------------------------------===//
5104
Bruno Cardoso Lopesced9ec92010-07-07 18:24:20 +00005105multiclass AESI_binop_rm_int<bits<8> opc, string OpcodeStr,
5106 Intrinsic IntId128, bit Is2Addr = 1> {
5107 def rr : AES8I<opc, MRMSrcReg, (outs VR128:$dst),
5108 (ins VR128:$src1, VR128:$src2),
5109 !if(Is2Addr,
5110 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
5111 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
5112 [(set VR128:$dst, (IntId128 VR128:$src1, VR128:$src2))]>,
5113 OpSize;
5114 def rm : AES8I<opc, MRMSrcMem, (outs VR128:$dst),
5115 (ins VR128:$src1, i128mem:$src2),
5116 !if(Is2Addr,
5117 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
5118 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
5119 [(set VR128:$dst,
5120 (IntId128 VR128:$src1,
5121 (bitconvert (memopv16i8 addr:$src2))))]>, OpSize;
Eric Christopher6d1cd1c2010-04-02 21:54:27 +00005122}
5123
Bruno Cardoso Lopesced9ec92010-07-07 18:24:20 +00005124// Perform One Round of an AES Encryption/Decryption Flow
5125let isAsmParserOnly = 1, Predicates = [HasAVX, HasAES] in {
5126 defm VAESENC : AESI_binop_rm_int<0xDC, "vaesenc",
5127 int_x86_aesni_aesenc, 0>, VEX_4V;
5128 defm VAESENCLAST : AESI_binop_rm_int<0xDD, "vaesenclast",
5129 int_x86_aesni_aesenclast, 0>, VEX_4V;
5130 defm VAESDEC : AESI_binop_rm_int<0xDE, "vaesdec",
5131 int_x86_aesni_aesdec, 0>, VEX_4V;
5132 defm VAESDECLAST : AESI_binop_rm_int<0xDF, "vaesdeclast",
5133 int_x86_aesni_aesdeclast, 0>, VEX_4V;
5134}
5135
5136let Constraints = "$src1 = $dst" in {
5137 defm AESENC : AESI_binop_rm_int<0xDC, "aesenc",
5138 int_x86_aesni_aesenc>;
5139 defm AESENCLAST : AESI_binop_rm_int<0xDD, "aesenclast",
5140 int_x86_aesni_aesenclast>;
5141 defm AESDEC : AESI_binop_rm_int<0xDE, "aesdec",
5142 int_x86_aesni_aesdec>;
5143 defm AESDECLAST : AESI_binop_rm_int<0xDF, "aesdeclast",
5144 int_x86_aesni_aesdeclast>;
5145}
Eric Christopher6d1cd1c2010-04-02 21:54:27 +00005146
Eric Christopher6d1cd1c2010-04-02 21:54:27 +00005147def : Pat<(v2i64 (int_x86_aesni_aesenc VR128:$src1, VR128:$src2)),
5148 (AESENCrr VR128:$src1, VR128:$src2)>;
5149def : Pat<(v2i64 (int_x86_aesni_aesenc VR128:$src1, (memop addr:$src2))),
5150 (AESENCrm VR128:$src1, addr:$src2)>;
5151def : Pat<(v2i64 (int_x86_aesni_aesenclast VR128:$src1, VR128:$src2)),
5152 (AESENCLASTrr VR128:$src1, VR128:$src2)>;
5153def : Pat<(v2i64 (int_x86_aesni_aesenclast VR128:$src1, (memop addr:$src2))),
5154 (AESENCLASTrm VR128:$src1, addr:$src2)>;
5155def : Pat<(v2i64 (int_x86_aesni_aesdec VR128:$src1, VR128:$src2)),
5156 (AESDECrr VR128:$src1, VR128:$src2)>;
5157def : Pat<(v2i64 (int_x86_aesni_aesdec VR128:$src1, (memop addr:$src2))),
5158 (AESDECrm VR128:$src1, addr:$src2)>;
5159def : Pat<(v2i64 (int_x86_aesni_aesdeclast VR128:$src1, VR128:$src2)),
5160 (AESDECLASTrr VR128:$src1, VR128:$src2)>;
5161def : Pat<(v2i64 (int_x86_aesni_aesdeclast VR128:$src1, (memop addr:$src2))),
5162 (AESDECLASTrm VR128:$src1, addr:$src2)>;
5163
Bruno Cardoso Lopesced9ec92010-07-07 18:24:20 +00005164// Perform the AES InvMixColumn Transformation
5165let isAsmParserOnly = 1, Predicates = [HasAVX, HasAES] in {
5166 def VAESIMCrr : AES8I<0xDB, MRMSrcReg, (outs VR128:$dst),
5167 (ins VR128:$src1),
5168 "vaesimc\t{$src1, $dst|$dst, $src1}",
5169 [(set VR128:$dst,
5170 (int_x86_aesni_aesimc VR128:$src1))]>,
5171 OpSize, VEX;
5172 def VAESIMCrm : AES8I<0xDB, MRMSrcMem, (outs VR128:$dst),
5173 (ins i128mem:$src1),
5174 "vaesimc\t{$src1, $dst|$dst, $src1}",
5175 [(set VR128:$dst,
5176 (int_x86_aesni_aesimc (bitconvert (memopv2i64 addr:$src1))))]>,
5177 OpSize, VEX;
5178}
Eric Christopherb3500fd2010-04-02 23:48:33 +00005179def AESIMCrr : AES8I<0xDB, MRMSrcReg, (outs VR128:$dst),
5180 (ins VR128:$src1),
5181 "aesimc\t{$src1, $dst|$dst, $src1}",
5182 [(set VR128:$dst,
5183 (int_x86_aesni_aesimc VR128:$src1))]>,
5184 OpSize;
Eric Christopherb3500fd2010-04-02 23:48:33 +00005185def AESIMCrm : AES8I<0xDB, MRMSrcMem, (outs VR128:$dst),
5186 (ins i128mem:$src1),
5187 "aesimc\t{$src1, $dst|$dst, $src1}",
5188 [(set VR128:$dst,
5189 (int_x86_aesni_aesimc (bitconvert (memopv2i64 addr:$src1))))]>,
5190 OpSize;
5191
Bruno Cardoso Lopesced9ec92010-07-07 18:24:20 +00005192// AES Round Key Generation Assist
5193let isAsmParserOnly = 1, Predicates = [HasAVX, HasAES] in {
5194 def VAESKEYGENASSIST128rr : AESAI<0xDF, MRMSrcReg, (outs VR128:$dst),
5195 (ins VR128:$src1, i8imm:$src2),
5196 "vaeskeygenassist\t{$src2, $src1, $dst|$dst, $src1, $src2}",
5197 [(set VR128:$dst,
5198 (int_x86_aesni_aeskeygenassist VR128:$src1, imm:$src2))]>,
5199 OpSize, VEX;
5200 def VAESKEYGENASSIST128rm : AESAI<0xDF, MRMSrcMem, (outs VR128:$dst),
5201 (ins i128mem:$src1, i8imm:$src2),
5202 "vaeskeygenassist\t{$src2, $src1, $dst|$dst, $src1, $src2}",
5203 [(set VR128:$dst,
5204 (int_x86_aesni_aeskeygenassist (bitconvert (memopv2i64 addr:$src1)),
5205 imm:$src2))]>,
5206 OpSize, VEX;
5207}
Eric Christopher6d1cd1c2010-04-02 21:54:27 +00005208def AESKEYGENASSIST128rr : AESAI<0xDF, MRMSrcReg, (outs VR128:$dst),
Eric Christopher7e2f5aa2010-05-25 17:33:22 +00005209 (ins VR128:$src1, i8imm:$src2),
Eric Christopher6d1cd1c2010-04-02 21:54:27 +00005210 "aeskeygenassist\t{$src2, $src1, $dst|$dst, $src1, $src2}",
5211 [(set VR128:$dst,
5212 (int_x86_aesni_aeskeygenassist VR128:$src1, imm:$src2))]>,
5213 OpSize;
5214def AESKEYGENASSIST128rm : AESAI<0xDF, MRMSrcMem, (outs VR128:$dst),
Eric Christopher7e2f5aa2010-05-25 17:33:22 +00005215 (ins i128mem:$src1, i8imm:$src2),
Eric Christopher6d1cd1c2010-04-02 21:54:27 +00005216 "aeskeygenassist\t{$src2, $src1, $dst|$dst, $src1, $src2}",
5217 [(set VR128:$dst,
5218 (int_x86_aesni_aeskeygenassist (bitconvert (memopv2i64 addr:$src1)),
5219 imm:$src2))]>,
5220 OpSize;
Bruno Cardoso Lopes43945d92010-07-20 00:11:13 +00005221
5222//===----------------------------------------------------------------------===//
Bruno Cardoso Lopesf528d2b2010-07-23 18:41:12 +00005223// CLMUL Instructions
5224//===----------------------------------------------------------------------===//
5225
5226// Only the AVX version of CLMUL instructions are described here.
5227
5228// Carry-less Multiplication instructions
5229let isAsmParserOnly = 1 in {
5230def VPCLMULQDQrr : CLMULIi8<0x44, MRMSrcReg, (outs VR128:$dst),
5231 (ins VR128:$src1, VR128:$src2, i8imm:$src3),
5232 "vpclmulqdq\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
5233 []>;
5234
5235def VPCLMULQDQrm : CLMULIi8<0x44, MRMSrcMem, (outs VR128:$dst),
5236 (ins VR128:$src1, i128mem:$src2, i8imm:$src3),
5237 "vpclmulqdq\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
5238 []>;
5239
5240// Assembler Only
5241multiclass avx_vpclmul<string asm> {
5242 def rr : I<0, Pseudo, (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
5243 !strconcat(asm, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
5244 []>;
5245
5246 def rm : I<0, Pseudo, (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
5247 !strconcat(asm, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
5248 []>;
5249}
5250defm VPCLMULHQHQDQ : avx_vpclmul<"vpclmulhqhqdq">;
5251defm VPCLMULHQLQDQ : avx_vpclmul<"vpclmulhqlqdq">;
5252defm VPCLMULLQHQDQ : avx_vpclmul<"vpclmullqhqdq">;
5253defm VPCLMULLQLQDQ : avx_vpclmul<"vpclmullqlqdq">;
5254
5255} // isAsmParserOnly
5256
5257//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes43945d92010-07-20 00:11:13 +00005258// AVX Instructions
5259//===----------------------------------------------------------------------===//
5260
5261let isAsmParserOnly = 1 in {
5262
5263// Load from memory and broadcast to all elements of the destination operand
5264class avx_broadcast<bits<8> opc, string OpcodeStr, RegisterClass RC,
5265 X86MemOperand x86memop> :
5266 AVX8I<opc, MRMSrcMem, (outs RC:$dst), (ins x86memop:$src),
5267 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>, VEX;
5268
5269def VBROADCASTSS : avx_broadcast<0x18, "vbroadcastss", VR128, f32mem>;
5270def VBROADCASTSSY : avx_broadcast<0x18, "vbroadcastss", VR256, f32mem>;
5271def VBROADCASTSD : avx_broadcast<0x19, "vbroadcastsd", VR256, f64mem>;
5272def VBROADCASTF128 : avx_broadcast<0x1A, "vbroadcastf128", VR256, f128mem>;
5273
Bruno Cardoso Lopese1c29be2010-07-20 19:44:51 +00005274// Insert packed floating-point values
5275def VINSERTF128rr : AVXAIi8<0x18, MRMSrcReg, (outs VR256:$dst),
5276 (ins VR256:$src1, VR128:$src2, i8imm:$src3),
5277 "vinsertf128\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
5278 []>, VEX_4V;
5279def VINSERTF128rm : AVXAIi8<0x18, MRMSrcMem, (outs VR256:$dst),
5280 (ins VR256:$src1, f128mem:$src2, i8imm:$src3),
5281 "vinsertf128\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
5282 []>, VEX_4V;
5283
Bruno Cardoso Lopes1154f422010-07-20 23:19:02 +00005284// Extract packed floating-point values
5285def VEXTRACTF128rr : AVXAIi8<0x19, MRMDestReg, (outs VR128:$dst),
5286 (ins VR256:$src1, i8imm:$src2),
5287 "vextractf128\t{$src2, $src1, $dst|$dst, $src1, $src2}",
5288 []>, VEX;
5289def VEXTRACTF128mr : AVXAIi8<0x19, MRMDestMem, (outs),
5290 (ins f128mem:$dst, VR256:$src1, i8imm:$src2),
5291 "vextractf128\t{$src2, $src1, $dst|$dst, $src1, $src2}",
5292 []>, VEX;
5293
Bruno Cardoso Lopes4b13f3c2010-07-21 02:46:58 +00005294// Conditional SIMD Packed Loads and Stores
5295multiclass avx_movmask_rm<bits<8> opc_rm, bits<8> opc_mr, string OpcodeStr> {
5296 def rm : AVX8I<opc_rm, MRMSrcMem, (outs VR128:$dst),
5297 (ins VR128:$src1, f128mem:$src2),
5298 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
5299 []>, VEX_4V;
5300 def Yrm : AVX8I<opc_rm, MRMSrcMem, (outs VR256:$dst),
5301 (ins VR256:$src1, f256mem:$src2),
5302 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
5303 []>, VEX_4V;
5304 def mr : AVX8I<opc_mr, MRMDestMem, (outs),
5305 (ins f128mem:$dst, VR128:$src1, VR128:$src2),
5306 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
5307 []>, VEX_4V;
5308 def Ymr : AVX8I<opc_mr, MRMDestMem, (outs),
5309 (ins f256mem:$dst, VR256:$src1, VR256:$src2),
5310 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
5311 []>, VEX_4V;
5312}
5313
5314defm VMASKMOVPS : avx_movmask_rm<0x2C, 0x2E, "vmaskmovps">;
5315defm VMASKMOVPD : avx_movmask_rm<0x2D, 0x2F, "vmaskmovpd">;
5316
Bruno Cardoso Lopes7d7d15a2010-07-21 03:07:42 +00005317// Permute Floating-Point Values
5318multiclass avx_permil<bits<8> opc_rm, bits<8> opc_rmi, string OpcodeStr,
5319 RegisterClass RC, X86MemOperand x86memop> {
5320 def rr : AVX8I<opc_rm, MRMSrcReg, (outs RC:$dst),
5321 (ins RC:$src1, RC:$src2),
5322 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
5323 []>, VEX_4V;
5324 def rm : AVX8I<opc_rm, MRMSrcMem, (outs RC:$dst),
5325 (ins RC:$src1, x86memop:$src2),
5326 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
5327 []>, VEX_4V;
5328 def ri : AVXAIi8<opc_rmi, MRMSrcReg, (outs RC:$dst),
5329 (ins RC:$src1, i8imm:$src2),
5330 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
5331 []>, VEX;
5332 def mi : AVXAIi8<opc_rmi, MRMSrcMem, (outs RC:$dst),
5333 (ins x86memop:$src1, i8imm:$src2),
5334 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
5335 []>, VEX;
5336}
5337
5338defm VPERMILPS : avx_permil<0x0C, 0x04, "vpermilps", VR128, f128mem>;
5339defm VPERMILPSY : avx_permil<0x0C, 0x04, "vpermilps", VR256, f256mem>;
5340defm VPERMILPD : avx_permil<0x0D, 0x05, "vpermilpd", VR128, f128mem>;
5341defm VPERMILPDY : avx_permil<0x0D, 0x05, "vpermilpd", VR256, f256mem>;
5342
5343def VPERM2F128rr : AVXAIi8<0x06, MRMSrcReg, (outs VR256:$dst),
5344 (ins VR256:$src1, VR256:$src2, i8imm:$src3),
5345 "vperm2f128\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
5346 []>, VEX_4V;
5347def VPERM2F128rm : AVXAIi8<0x06, MRMSrcMem, (outs VR256:$dst),
5348 (ins VR256:$src1, f256mem:$src2, i8imm:$src3),
5349 "vperm2f128\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
5350 []>, VEX_4V;
5351
Bruno Cardoso Lopescf6ca032010-07-21 08:56:24 +00005352// Zero All YMM registers
Bruno Cardoso Lopes06e6e102010-07-23 00:14:54 +00005353def VZEROALL : I<0x77, RawFrm, (outs), (ins), "vzeroall", []>, VEX, VEX_L,
5354 Requires<[HasAVX]>;
Bruno Cardoso Lopescf6ca032010-07-21 08:56:24 +00005355
5356// Zero Upper bits of YMM registers
Bruno Cardoso Lopes06e6e102010-07-23 00:14:54 +00005357def VZEROUPPER : I<0x77, RawFrm, (outs), (ins), "vzeroupper", []>, VEX,
5358 Requires<[HasAVX]>;
Bruno Cardoso Lopescf6ca032010-07-21 08:56:24 +00005359
Bruno Cardoso Lopes43945d92010-07-20 00:11:13 +00005360} // isAsmParserOnly