blob: ae5474d8d49fd88ec6b22dea9482c5f754c5287b [file] [log] [blame]
Dan Gohman2048b852009-11-23 18:04:58 +00001//===-- SelectionDAGBuilder.cpp - Selection-DAG building ------------------===//
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This implements routines for translating from LLVM IR into SelectionDAG IR.
11//
12//===----------------------------------------------------------------------===//
13
14#define DEBUG_TYPE "isel"
Dan Gohman2048b852009-11-23 18:04:58 +000015#include "SelectionDAGBuilder.h"
Dan Gohman6277eb22009-11-23 17:16:22 +000016#include "FunctionLoweringInfo.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000017#include "llvm/ADT/BitVector.h"
Dan Gohman5b229802008-09-04 20:49:27 +000018#include "llvm/ADT/SmallSet.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000019#include "llvm/Analysis/AliasAnalysis.h"
Chris Lattner8047d9a2009-12-24 00:37:38 +000020#include "llvm/Analysis/ConstantFolding.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000021#include "llvm/Constants.h"
22#include "llvm/CallingConv.h"
23#include "llvm/DerivedTypes.h"
24#include "llvm/Function.h"
25#include "llvm/GlobalVariable.h"
26#include "llvm/InlineAsm.h"
27#include "llvm/Instructions.h"
28#include "llvm/Intrinsics.h"
29#include "llvm/IntrinsicInst.h"
Bill Wendlingb2a42982008-11-06 02:29:10 +000030#include "llvm/Module.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000031#include "llvm/CodeGen/FastISel.h"
32#include "llvm/CodeGen/GCStrategy.h"
33#include "llvm/CodeGen/GCMetadata.h"
34#include "llvm/CodeGen/MachineFunction.h"
35#include "llvm/CodeGen/MachineFrameInfo.h"
36#include "llvm/CodeGen/MachineInstrBuilder.h"
37#include "llvm/CodeGen/MachineJumpTableInfo.h"
38#include "llvm/CodeGen/MachineModuleInfo.h"
39#include "llvm/CodeGen/MachineRegisterInfo.h"
Bill Wendlingb2a42982008-11-06 02:29:10 +000040#include "llvm/CodeGen/PseudoSourceValue.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000041#include "llvm/CodeGen/SelectionDAG.h"
Devang Patel83489bb2009-01-13 00:35:13 +000042#include "llvm/CodeGen/DwarfWriter.h"
43#include "llvm/Analysis/DebugInfo.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000044#include "llvm/Target/TargetRegisterInfo.h"
45#include "llvm/Target/TargetData.h"
46#include "llvm/Target/TargetFrameInfo.h"
47#include "llvm/Target/TargetInstrInfo.h"
Dale Johannesen49de9822009-02-05 01:49:45 +000048#include "llvm/Target/TargetIntrinsicInfo.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000049#include "llvm/Target/TargetLowering.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000050#include "llvm/Target/TargetOptions.h"
51#include "llvm/Support/Compiler.h"
Mikhail Glushenkov2388a582009-01-16 07:02:28 +000052#include "llvm/Support/CommandLine.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000053#include "llvm/Support/Debug.h"
Torok Edwin7d696d82009-07-11 13:10:19 +000054#include "llvm/Support/ErrorHandling.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000055#include "llvm/Support/MathExtras.h"
Anton Korobeynikov56d245b2008-12-23 22:26:18 +000056#include "llvm/Support/raw_ostream.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000057#include <algorithm>
58using namespace llvm;
59
Dale Johannesen601d3c02008-09-05 01:48:15 +000060/// LimitFloatPrecision - Generate low-precision inline sequences for
61/// some float libcalls (6, 8 or 12 bits).
62static unsigned LimitFloatPrecision;
63
64static cl::opt<unsigned, true>
65LimitFPPrecision("limit-float-precision",
66 cl::desc("Generate low-precision inline sequences "
67 "for some float libcalls"),
68 cl::location(LimitFloatPrecision),
69 cl::init(0));
70
Dan Gohmanf9bd4502009-11-23 17:46:23 +000071namespace {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000072 /// RegsForValue - This struct represents the registers (physical or virtual)
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +000073 /// that a particular set of values is assigned, and the type information
74 /// about the value. The most common situation is to represent one value at a
75 /// time, but struct or array values are handled element-wise as multiple
76 /// values. The splitting of aggregates is performed recursively, so that we
77 /// never have aggregate-typed registers. The values at this point do not
78 /// necessarily have legal types, so each value may require one or more
79 /// registers of some legal type.
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +000080 ///
Dan Gohmanf9bd4502009-11-23 17:46:23 +000081 struct RegsForValue {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000082 /// TLI - The TargetLowering object.
83 ///
84 const TargetLowering *TLI;
85
86 /// ValueVTs - The value types of the values, which may not be legal, and
87 /// may need be promoted or synthesized from one or more registers.
88 ///
Owen Andersone50ed302009-08-10 22:56:29 +000089 SmallVector<EVT, 4> ValueVTs;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +000090
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000091 /// RegVTs - The value types of the registers. This is the same size as
92 /// ValueVTs and it records, for each value, what the type of the assigned
93 /// register or registers are. (Individual values are never synthesized
94 /// from more than one type of register.)
95 ///
96 /// With virtual registers, the contents of RegVTs is redundant with TLI's
97 /// getRegisterType member function, however when with physical registers
98 /// it is necessary to have a separate record of the types.
99 ///
Owen Andersone50ed302009-08-10 22:56:29 +0000100 SmallVector<EVT, 4> RegVTs;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000101
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000102 /// Regs - This list holds the registers assigned to the values.
103 /// Each legal or promoted value requires one register, and each
104 /// expanded value requires multiple registers.
105 ///
106 SmallVector<unsigned, 4> Regs;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000107
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000108 RegsForValue() : TLI(0) {}
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000109
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000110 RegsForValue(const TargetLowering &tli,
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000111 const SmallVector<unsigned, 4> &regs,
Owen Andersone50ed302009-08-10 22:56:29 +0000112 EVT regvt, EVT valuevt)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000113 : TLI(&tli), ValueVTs(1, valuevt), RegVTs(1, regvt), Regs(regs) {}
114 RegsForValue(const TargetLowering &tli,
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000115 const SmallVector<unsigned, 4> &regs,
Owen Andersone50ed302009-08-10 22:56:29 +0000116 const SmallVector<EVT, 4> &regvts,
117 const SmallVector<EVT, 4> &valuevts)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000118 : TLI(&tli), ValueVTs(valuevts), RegVTs(regvts), Regs(regs) {}
Owen Anderson23b9b192009-08-12 00:36:31 +0000119 RegsForValue(LLVMContext &Context, const TargetLowering &tli,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000120 unsigned Reg, const Type *Ty) : TLI(&tli) {
121 ComputeValueVTs(tli, Ty, ValueVTs);
122
123 for (unsigned Value = 0, e = ValueVTs.size(); Value != e; ++Value) {
Owen Andersone50ed302009-08-10 22:56:29 +0000124 EVT ValueVT = ValueVTs[Value];
Owen Anderson23b9b192009-08-12 00:36:31 +0000125 unsigned NumRegs = TLI->getNumRegisters(Context, ValueVT);
126 EVT RegisterVT = TLI->getRegisterType(Context, ValueVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000127 for (unsigned i = 0; i != NumRegs; ++i)
128 Regs.push_back(Reg + i);
129 RegVTs.push_back(RegisterVT);
130 Reg += NumRegs;
131 }
132 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000133
Evan Cheng8112b532010-02-10 01:21:02 +0000134 /// areValueTypesLegal - Return true if types of all the values are legal.
135 bool areValueTypesLegal() {
136 for (unsigned Value = 0, e = ValueVTs.size(); Value != e; ++Value) {
137 EVT RegisterVT = RegVTs[Value];
138 if (!TLI->isTypeLegal(RegisterVT))
139 return false;
140 }
141 return true;
142 }
143
144
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000145 /// append - Add the specified values to this one.
146 void append(const RegsForValue &RHS) {
147 TLI = RHS.TLI;
148 ValueVTs.append(RHS.ValueVTs.begin(), RHS.ValueVTs.end());
149 RegVTs.append(RHS.RegVTs.begin(), RHS.RegVTs.end());
150 Regs.append(RHS.Regs.begin(), RHS.Regs.end());
151 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000152
153
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000154 /// getCopyFromRegs - Emit a series of CopyFromReg nodes that copies from
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000155 /// this value and returns the result as a ValueVTs value. This uses
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000156 /// Chain/Flag as the input and updates them for the output Chain/Flag.
157 /// If the Flag pointer is NULL, no flag is used.
Bill Wendling46ada192010-03-02 01:55:18 +0000158 SDValue getCopyFromRegs(SelectionDAG &DAG, DebugLoc dl,
Bill Wendlingec72e322009-12-22 01:11:43 +0000159 SDValue &Chain, SDValue *Flag) const;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000160
161 /// getCopyToRegs - Emit a series of CopyToReg nodes that copies the
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000162 /// specified value into the registers specified by this object. This uses
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000163 /// Chain/Flag as the input and updates them for the output Chain/Flag.
164 /// If the Flag pointer is NULL, no flag is used.
Dale Johannesen66978ee2009-01-31 02:22:37 +0000165 void getCopyToRegs(SDValue Val, SelectionDAG &DAG, DebugLoc dl,
Bill Wendling46ada192010-03-02 01:55:18 +0000166 SDValue &Chain, SDValue *Flag) const;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000167
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000168 /// AddInlineAsmOperands - Add this value to the specified inlineasm node
Evan Cheng697cbbf2009-03-20 18:03:34 +0000169 /// operand list. This adds the code marker, matching input operand index
170 /// (if applicable), and includes the number of values added into it.
171 void AddInlineAsmOperands(unsigned Code,
172 bool HasMatching, unsigned MatchingIdx,
Bill Wendling46ada192010-03-02 01:55:18 +0000173 SelectionDAG &DAG,
Bill Wendling651ad132009-12-22 01:25:10 +0000174 std::vector<SDValue> &Ops) const;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000175 };
176}
177
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000178/// getCopyFromParts - Create a value that contains the specified legal parts
179/// combined into the value they represent. If the parts combine to a type
180/// larger then ValueVT then AssertOp can be used to specify whether the extra
181/// bits are known to be zero (ISD::AssertZext) or sign extended from ValueVT
182/// (ISD::AssertSext).
Bill Wendling46ada192010-03-02 01:55:18 +0000183static SDValue getCopyFromParts(SelectionDAG &DAG, DebugLoc dl,
Dale Johannesen66978ee2009-01-31 02:22:37 +0000184 const SDValue *Parts,
Owen Andersone50ed302009-08-10 22:56:29 +0000185 unsigned NumParts, EVT PartVT, EVT ValueVT,
Duncan Sands0b3aa262009-01-28 14:42:54 +0000186 ISD::NodeType AssertOp = ISD::DELETED_NODE) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000187 assert(NumParts > 0 && "No parts to assemble!");
Dan Gohmane9530ec2009-01-15 16:58:17 +0000188 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000189 SDValue Val = Parts[0];
190
191 if (NumParts > 1) {
192 // Assemble the value from multiple parts.
Eli Friedman2ac8b322009-05-20 06:02:09 +0000193 if (!ValueVT.isVector() && ValueVT.isInteger()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000194 unsigned PartBits = PartVT.getSizeInBits();
195 unsigned ValueBits = ValueVT.getSizeInBits();
196
197 // Assemble the power of 2 part.
198 unsigned RoundParts = NumParts & (NumParts - 1) ?
199 1 << Log2_32(NumParts) : NumParts;
200 unsigned RoundBits = PartBits * RoundParts;
Owen Andersone50ed302009-08-10 22:56:29 +0000201 EVT RoundVT = RoundBits == ValueBits ?
Owen Anderson23b9b192009-08-12 00:36:31 +0000202 ValueVT : EVT::getIntegerVT(*DAG.getContext(), RoundBits);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000203 SDValue Lo, Hi;
204
Owen Anderson23b9b192009-08-12 00:36:31 +0000205 EVT HalfVT = EVT::getIntegerVT(*DAG.getContext(), RoundBits/2);
Duncan Sandsd22ec5f2008-10-29 14:22:20 +0000206
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000207 if (RoundParts > 2) {
Bill Wendling46ada192010-03-02 01:55:18 +0000208 Lo = getCopyFromParts(DAG, dl, Parts, RoundParts / 2,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000209 PartVT, HalfVT);
Bill Wendling46ada192010-03-02 01:55:18 +0000210 Hi = getCopyFromParts(DAG, dl, Parts + RoundParts / 2,
Bill Wendling3ea3c242009-12-22 02:10:19 +0000211 RoundParts / 2, PartVT, HalfVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000212 } else {
Dale Johannesen66978ee2009-01-31 02:22:37 +0000213 Lo = DAG.getNode(ISD::BIT_CONVERT, dl, HalfVT, Parts[0]);
214 Hi = DAG.getNode(ISD::BIT_CONVERT, dl, HalfVT, Parts[1]);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000215 }
Bill Wendling3ea3c242009-12-22 02:10:19 +0000216
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000217 if (TLI.isBigEndian())
218 std::swap(Lo, Hi);
Bill Wendling3ea3c242009-12-22 02:10:19 +0000219
Dale Johannesen66978ee2009-01-31 02:22:37 +0000220 Val = DAG.getNode(ISD::BUILD_PAIR, dl, RoundVT, Lo, Hi);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000221
222 if (RoundParts < NumParts) {
223 // Assemble the trailing non-power-of-2 part.
224 unsigned OddParts = NumParts - RoundParts;
Owen Anderson23b9b192009-08-12 00:36:31 +0000225 EVT OddVT = EVT::getIntegerVT(*DAG.getContext(), OddParts * PartBits);
Bill Wendling46ada192010-03-02 01:55:18 +0000226 Hi = getCopyFromParts(DAG, dl,
Bill Wendling3ea3c242009-12-22 02:10:19 +0000227 Parts + RoundParts, OddParts, PartVT, OddVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000228
229 // Combine the round and odd parts.
230 Lo = Val;
231 if (TLI.isBigEndian())
232 std::swap(Lo, Hi);
Owen Anderson23b9b192009-08-12 00:36:31 +0000233 EVT TotalVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
Dale Johannesen66978ee2009-01-31 02:22:37 +0000234 Hi = DAG.getNode(ISD::ANY_EXTEND, dl, TotalVT, Hi);
235 Hi = DAG.getNode(ISD::SHL, dl, TotalVT, Hi,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000236 DAG.getConstant(Lo.getValueType().getSizeInBits(),
Duncan Sands92abc622009-01-31 15:50:11 +0000237 TLI.getPointerTy()));
Dale Johannesen66978ee2009-01-31 02:22:37 +0000238 Lo = DAG.getNode(ISD::ZERO_EXTEND, dl, TotalVT, Lo);
239 Val = DAG.getNode(ISD::OR, dl, TotalVT, Lo, Hi);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000240 }
Eli Friedman2ac8b322009-05-20 06:02:09 +0000241 } else if (ValueVT.isVector()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000242 // Handle a multi-element vector.
Owen Andersone50ed302009-08-10 22:56:29 +0000243 EVT IntermediateVT, RegisterVT;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000244 unsigned NumIntermediates;
245 unsigned NumRegs =
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +0000246 TLI.getVectorTypeBreakdown(*DAG.getContext(), ValueVT, IntermediateVT,
Owen Anderson23b9b192009-08-12 00:36:31 +0000247 NumIntermediates, RegisterVT);
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +0000248 assert(NumRegs == NumParts
249 && "Part count doesn't match vector breakdown!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000250 NumParts = NumRegs; // Silence a compiler warning.
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +0000251 assert(RegisterVT == PartVT
252 && "Part type doesn't match vector breakdown!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000253 assert(RegisterVT == Parts[0].getValueType() &&
254 "Part type doesn't match part!");
255
256 // Assemble the parts into intermediate operands.
257 SmallVector<SDValue, 8> Ops(NumIntermediates);
258 if (NumIntermediates == NumParts) {
259 // If the register was not expanded, truncate or copy the value,
260 // as appropriate.
261 for (unsigned i = 0; i != NumParts; ++i)
Bill Wendling46ada192010-03-02 01:55:18 +0000262 Ops[i] = getCopyFromParts(DAG, dl, &Parts[i], 1,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000263 PartVT, IntermediateVT);
264 } else if (NumParts > 0) {
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +0000265 // If the intermediate type was expanded, build the intermediate
266 // operands from the parts.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000267 assert(NumParts % NumIntermediates == 0 &&
268 "Must expand into a divisible number of parts!");
269 unsigned Factor = NumParts / NumIntermediates;
270 for (unsigned i = 0; i != NumIntermediates; ++i)
Bill Wendling46ada192010-03-02 01:55:18 +0000271 Ops[i] = getCopyFromParts(DAG, dl, &Parts[i * Factor], Factor,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000272 PartVT, IntermediateVT);
273 }
274
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +0000275 // Build a vector with BUILD_VECTOR or CONCAT_VECTORS from the
276 // intermediate operands.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000277 Val = DAG.getNode(IntermediateVT.isVector() ?
Dale Johannesen66978ee2009-01-31 02:22:37 +0000278 ISD::CONCAT_VECTORS : ISD::BUILD_VECTOR, dl,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000279 ValueVT, &Ops[0], NumIntermediates);
Eli Friedman2ac8b322009-05-20 06:02:09 +0000280 } else if (PartVT.isFloatingPoint()) {
281 // FP split into multiple FP parts (for ppcf128)
Owen Anderson825b72b2009-08-11 20:47:22 +0000282 assert(ValueVT == EVT(MVT::ppcf128) && PartVT == EVT(MVT::f64) &&
Eli Friedman2ac8b322009-05-20 06:02:09 +0000283 "Unexpected split");
284 SDValue Lo, Hi;
Owen Anderson825b72b2009-08-11 20:47:22 +0000285 Lo = DAG.getNode(ISD::BIT_CONVERT, dl, EVT(MVT::f64), Parts[0]);
286 Hi = DAG.getNode(ISD::BIT_CONVERT, dl, EVT(MVT::f64), Parts[1]);
Eli Friedman2ac8b322009-05-20 06:02:09 +0000287 if (TLI.isBigEndian())
288 std::swap(Lo, Hi);
289 Val = DAG.getNode(ISD::BUILD_PAIR, dl, ValueVT, Lo, Hi);
290 } else {
291 // FP split into integer parts (soft fp)
292 assert(ValueVT.isFloatingPoint() && PartVT.isInteger() &&
293 !PartVT.isVector() && "Unexpected split");
Owen Anderson23b9b192009-08-12 00:36:31 +0000294 EVT IntVT = EVT::getIntegerVT(*DAG.getContext(), ValueVT.getSizeInBits());
Bill Wendling46ada192010-03-02 01:55:18 +0000295 Val = getCopyFromParts(DAG, dl, Parts, NumParts, PartVT, IntVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000296 }
297 }
298
299 // There is now one part, held in Val. Correct it to match ValueVT.
300 PartVT = Val.getValueType();
301
302 if (PartVT == ValueVT)
303 return Val;
304
305 if (PartVT.isVector()) {
306 assert(ValueVT.isVector() && "Unknown vector conversion!");
Bill Wendling4533cac2010-01-28 21:51:40 +0000307 return DAG.getNode(ISD::BIT_CONVERT, dl, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000308 }
309
310 if (ValueVT.isVector()) {
311 assert(ValueVT.getVectorElementType() == PartVT &&
312 ValueVT.getVectorNumElements() == 1 &&
313 "Only trivial scalar-to-vector conversions should get here!");
Bill Wendling4533cac2010-01-28 21:51:40 +0000314 return DAG.getNode(ISD::BUILD_VECTOR, dl, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000315 }
316
317 if (PartVT.isInteger() &&
318 ValueVT.isInteger()) {
319 if (ValueVT.bitsLT(PartVT)) {
320 // For a truncate, see if we have any information to
321 // indicate whether the truncated bits will always be
322 // zero or sign-extension.
323 if (AssertOp != ISD::DELETED_NODE)
Dale Johannesen66978ee2009-01-31 02:22:37 +0000324 Val = DAG.getNode(AssertOp, dl, PartVT, Val,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000325 DAG.getValueType(ValueVT));
Bill Wendling4533cac2010-01-28 21:51:40 +0000326 return DAG.getNode(ISD::TRUNCATE, dl, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000327 } else {
Bill Wendling4533cac2010-01-28 21:51:40 +0000328 return DAG.getNode(ISD::ANY_EXTEND, dl, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000329 }
330 }
331
332 if (PartVT.isFloatingPoint() && ValueVT.isFloatingPoint()) {
Bill Wendling3ea3c242009-12-22 02:10:19 +0000333 if (ValueVT.bitsLT(Val.getValueType())) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000334 // FP_ROUND's are always exact here.
Bill Wendling4533cac2010-01-28 21:51:40 +0000335 return DAG.getNode(ISD::FP_ROUND, dl, ValueVT, Val,
336 DAG.getIntPtrConstant(1));
Bill Wendling3ea3c242009-12-22 02:10:19 +0000337 }
338
Bill Wendling4533cac2010-01-28 21:51:40 +0000339 return DAG.getNode(ISD::FP_EXTEND, dl, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000340 }
341
Bill Wendling4533cac2010-01-28 21:51:40 +0000342 if (PartVT.getSizeInBits() == ValueVT.getSizeInBits())
343 return DAG.getNode(ISD::BIT_CONVERT, dl, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000344
Torok Edwinc23197a2009-07-14 16:55:14 +0000345 llvm_unreachable("Unknown mismatch!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000346 return SDValue();
347}
348
349/// getCopyToParts - Create a series of nodes that contain the specified value
350/// split into legal parts. If the parts contain more bits than Val, then, for
351/// integers, ExtendKind can be used to specify how to generate the extra bits.
Bill Wendling46ada192010-03-02 01:55:18 +0000352static void getCopyToParts(SelectionDAG &DAG, DebugLoc dl,
Bill Wendling3ea3c242009-12-22 02:10:19 +0000353 SDValue Val, SDValue *Parts, unsigned NumParts,
354 EVT PartVT,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000355 ISD::NodeType ExtendKind = ISD::ANY_EXTEND) {
Dan Gohmane9530ec2009-01-15 16:58:17 +0000356 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Owen Andersone50ed302009-08-10 22:56:29 +0000357 EVT PtrVT = TLI.getPointerTy();
358 EVT ValueVT = Val.getValueType();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000359 unsigned PartBits = PartVT.getSizeInBits();
Dale Johannesen8a36f502009-02-25 22:39:13 +0000360 unsigned OrigNumParts = NumParts;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000361 assert(TLI.isTypeLegal(PartVT) && "Copying to an illegal type!");
362
363 if (!NumParts)
364 return;
365
366 if (!ValueVT.isVector()) {
367 if (PartVT == ValueVT) {
368 assert(NumParts == 1 && "No-op copy with multiple parts!");
369 Parts[0] = Val;
370 return;
371 }
372
373 if (NumParts * PartBits > ValueVT.getSizeInBits()) {
374 // If the parts cover more bits than the value has, promote the value.
375 if (PartVT.isFloatingPoint() && ValueVT.isFloatingPoint()) {
376 assert(NumParts == 1 && "Do not know what to promote to!");
Dale Johannesen66978ee2009-01-31 02:22:37 +0000377 Val = DAG.getNode(ISD::FP_EXTEND, dl, PartVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000378 } else if (PartVT.isInteger() && ValueVT.isInteger()) {
Owen Anderson23b9b192009-08-12 00:36:31 +0000379 ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
Dale Johannesen66978ee2009-01-31 02:22:37 +0000380 Val = DAG.getNode(ExtendKind, dl, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000381 } else {
Torok Edwinc23197a2009-07-14 16:55:14 +0000382 llvm_unreachable("Unknown mismatch!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000383 }
384 } else if (PartBits == ValueVT.getSizeInBits()) {
385 // Different types of the same size.
386 assert(NumParts == 1 && PartVT != ValueVT);
Dale Johannesen66978ee2009-01-31 02:22:37 +0000387 Val = DAG.getNode(ISD::BIT_CONVERT, dl, PartVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000388 } else if (NumParts * PartBits < ValueVT.getSizeInBits()) {
389 // If the parts cover less bits than value has, truncate the value.
390 if (PartVT.isInteger() && ValueVT.isInteger()) {
Owen Anderson23b9b192009-08-12 00:36:31 +0000391 ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
Dale Johannesen66978ee2009-01-31 02:22:37 +0000392 Val = DAG.getNode(ISD::TRUNCATE, dl, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000393 } else {
Torok Edwinc23197a2009-07-14 16:55:14 +0000394 llvm_unreachable("Unknown mismatch!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000395 }
396 }
397
398 // The value may have changed - recompute ValueVT.
399 ValueVT = Val.getValueType();
400 assert(NumParts * PartBits == ValueVT.getSizeInBits() &&
401 "Failed to tile the value with PartVT!");
402
403 if (NumParts == 1) {
404 assert(PartVT == ValueVT && "Type conversion failed!");
405 Parts[0] = Val;
406 return;
407 }
408
409 // Expand the value into multiple parts.
410 if (NumParts & (NumParts - 1)) {
411 // The number of parts is not a power of 2. Split off and copy the tail.
412 assert(PartVT.isInteger() && ValueVT.isInteger() &&
413 "Do not know what to expand to!");
414 unsigned RoundParts = 1 << Log2_32(NumParts);
415 unsigned RoundBits = RoundParts * PartBits;
416 unsigned OddParts = NumParts - RoundParts;
Dale Johannesen66978ee2009-01-31 02:22:37 +0000417 SDValue OddVal = DAG.getNode(ISD::SRL, dl, ValueVT, Val,
Duncan Sands0b3aa262009-01-28 14:42:54 +0000418 DAG.getConstant(RoundBits,
Duncan Sands92abc622009-01-31 15:50:11 +0000419 TLI.getPointerTy()));
Bill Wendling46ada192010-03-02 01:55:18 +0000420 getCopyToParts(DAG, dl, OddVal, Parts + RoundParts,
Bill Wendling3ea3c242009-12-22 02:10:19 +0000421 OddParts, PartVT);
422
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000423 if (TLI.isBigEndian())
424 // The odd parts were reversed by getCopyToParts - unreverse them.
425 std::reverse(Parts + RoundParts, Parts + NumParts);
Bill Wendling3ea3c242009-12-22 02:10:19 +0000426
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000427 NumParts = RoundParts;
Owen Anderson23b9b192009-08-12 00:36:31 +0000428 ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
Dale Johannesen66978ee2009-01-31 02:22:37 +0000429 Val = DAG.getNode(ISD::TRUNCATE, dl, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000430 }
431
432 // The number of parts is a power of 2. Repeatedly bisect the value using
433 // EXTRACT_ELEMENT.
Scott Michelfdc40a02009-02-17 22:15:04 +0000434 Parts[0] = DAG.getNode(ISD::BIT_CONVERT, dl,
Chris Lattnerf031e8a2010-01-01 03:32:16 +0000435 EVT::getIntegerVT(*DAG.getContext(),
436 ValueVT.getSizeInBits()),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000437 Val);
Bill Wendling3ea3c242009-12-22 02:10:19 +0000438
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000439 for (unsigned StepSize = NumParts; StepSize > 1; StepSize /= 2) {
440 for (unsigned i = 0; i < NumParts; i += StepSize) {
441 unsigned ThisBits = StepSize * PartBits / 2;
Owen Anderson23b9b192009-08-12 00:36:31 +0000442 EVT ThisVT = EVT::getIntegerVT(*DAG.getContext(), ThisBits);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000443 SDValue &Part0 = Parts[i];
444 SDValue &Part1 = Parts[i+StepSize/2];
445
Scott Michelfdc40a02009-02-17 22:15:04 +0000446 Part1 = DAG.getNode(ISD::EXTRACT_ELEMENT, dl,
Dale Johannesenfa42dea2009-01-30 01:34:22 +0000447 ThisVT, Part0,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000448 DAG.getConstant(1, PtrVT));
Scott Michelfdc40a02009-02-17 22:15:04 +0000449 Part0 = DAG.getNode(ISD::EXTRACT_ELEMENT, dl,
Dale Johannesenfa42dea2009-01-30 01:34:22 +0000450 ThisVT, Part0,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000451 DAG.getConstant(0, PtrVT));
452
453 if (ThisBits == PartBits && ThisVT != PartVT) {
Scott Michelfdc40a02009-02-17 22:15:04 +0000454 Part0 = DAG.getNode(ISD::BIT_CONVERT, dl,
Dale Johannesenfa42dea2009-01-30 01:34:22 +0000455 PartVT, Part0);
Scott Michelfdc40a02009-02-17 22:15:04 +0000456 Part1 = DAG.getNode(ISD::BIT_CONVERT, dl,
Dale Johannesenfa42dea2009-01-30 01:34:22 +0000457 PartVT, Part1);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000458 }
459 }
460 }
461
462 if (TLI.isBigEndian())
Dale Johannesen8a36f502009-02-25 22:39:13 +0000463 std::reverse(Parts, Parts + OrigNumParts);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000464
465 return;
466 }
467
468 // Vector ValueVT.
469 if (NumParts == 1) {
470 if (PartVT != ValueVT) {
Bob Wilson5afffae2009-12-18 01:03:29 +0000471 if (PartVT.getSizeInBits() == ValueVT.getSizeInBits()) {
Dale Johannesen66978ee2009-01-31 02:22:37 +0000472 Val = DAG.getNode(ISD::BIT_CONVERT, dl, PartVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000473 } else {
474 assert(ValueVT.getVectorElementType() == PartVT &&
475 ValueVT.getVectorNumElements() == 1 &&
476 "Only trivial vector-to-scalar conversions should get here!");
Scott Michelfdc40a02009-02-17 22:15:04 +0000477 Val = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl,
Dale Johannesenfa42dea2009-01-30 01:34:22 +0000478 PartVT, Val,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000479 DAG.getConstant(0, PtrVT));
480 }
481 }
482
483 Parts[0] = Val;
484 return;
485 }
486
487 // Handle a multi-element vector.
Owen Andersone50ed302009-08-10 22:56:29 +0000488 EVT IntermediateVT, RegisterVT;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000489 unsigned NumIntermediates;
Owen Anderson23b9b192009-08-12 00:36:31 +0000490 unsigned NumRegs = TLI.getVectorTypeBreakdown(*DAG.getContext(), ValueVT,
491 IntermediateVT, NumIntermediates, RegisterVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000492 unsigned NumElements = ValueVT.getVectorNumElements();
493
494 assert(NumRegs == NumParts && "Part count doesn't match vector breakdown!");
495 NumParts = NumRegs; // Silence a compiler warning.
496 assert(RegisterVT == PartVT && "Part type doesn't match vector breakdown!");
497
498 // Split the vector into intermediate operands.
499 SmallVector<SDValue, 8> Ops(NumIntermediates);
Bill Wendling3ea3c242009-12-22 02:10:19 +0000500 for (unsigned i = 0; i != NumIntermediates; ++i) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000501 if (IntermediateVT.isVector())
Scott Michelfdc40a02009-02-17 22:15:04 +0000502 Ops[i] = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000503 IntermediateVT, Val,
504 DAG.getConstant(i * (NumElements / NumIntermediates),
505 PtrVT));
506 else
Scott Michelfdc40a02009-02-17 22:15:04 +0000507 Ops[i] = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl,
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000508 IntermediateVT, Val,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000509 DAG.getConstant(i, PtrVT));
Bill Wendling3ea3c242009-12-22 02:10:19 +0000510 }
511
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000512 // Split the intermediate operands into legal parts.
513 if (NumParts == NumIntermediates) {
514 // If the register was not expanded, promote or copy the value,
515 // as appropriate.
516 for (unsigned i = 0; i != NumParts; ++i)
Bill Wendling46ada192010-03-02 01:55:18 +0000517 getCopyToParts(DAG, dl, Ops[i], &Parts[i], 1, PartVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000518 } else if (NumParts > 0) {
519 // If the intermediate type was expanded, split each the value into
520 // legal parts.
521 assert(NumParts % NumIntermediates == 0 &&
522 "Must expand into a divisible number of parts!");
523 unsigned Factor = NumParts / NumIntermediates;
524 for (unsigned i = 0; i != NumIntermediates; ++i)
Bill Wendling46ada192010-03-02 01:55:18 +0000525 getCopyToParts(DAG, dl, Ops[i], &Parts[i*Factor], Factor, PartVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000526 }
527}
528
529
Dan Gohman2048b852009-11-23 18:04:58 +0000530void SelectionDAGBuilder::init(GCFunctionInfo *gfi, AliasAnalysis &aa) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000531 AA = &aa;
532 GFI = gfi;
533 TD = DAG.getTarget().getTargetData();
534}
535
536/// clear - Clear out the curret SelectionDAG and the associated
Dan Gohman2048b852009-11-23 18:04:58 +0000537/// state and prepare this SelectionDAGBuilder object to be used
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000538/// for a new block. This doesn't clear out information about
539/// additional blocks that are needed to complete switch lowering
540/// or PHI node updating; that information is cleared out as it is
541/// consumed.
Dan Gohman2048b852009-11-23 18:04:58 +0000542void SelectionDAGBuilder::clear() {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000543 NodeMap.clear();
544 PendingLoads.clear();
545 PendingExports.clear();
Evan Chengfb2e7522009-09-18 21:02:19 +0000546 EdgeMapping.clear();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000547 DAG.clear();
Bill Wendling8fcf1702009-02-06 21:36:23 +0000548 CurDebugLoc = DebugLoc::getUnknownLoc();
Dan Gohman98ca4f22009-08-05 01:29:28 +0000549 HasTailCall = false;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000550}
551
552/// getRoot - Return the current virtual root of the Selection DAG,
553/// flushing any PendingLoad items. This must be done before emitting
554/// a store or any other node that may need to be ordered after any
555/// prior load instructions.
556///
Dan Gohman2048b852009-11-23 18:04:58 +0000557SDValue SelectionDAGBuilder::getRoot() {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000558 if (PendingLoads.empty())
559 return DAG.getRoot();
560
561 if (PendingLoads.size() == 1) {
562 SDValue Root = PendingLoads[0];
563 DAG.setRoot(Root);
564 PendingLoads.clear();
565 return Root;
566 }
567
568 // Otherwise, we have to make a token factor node.
Owen Anderson825b72b2009-08-11 20:47:22 +0000569 SDValue Root = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(), MVT::Other,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000570 &PendingLoads[0], PendingLoads.size());
571 PendingLoads.clear();
572 DAG.setRoot(Root);
573 return Root;
574}
575
576/// getControlRoot - Similar to getRoot, but instead of flushing all the
577/// PendingLoad items, flush all the PendingExports items. It is necessary
578/// to do this before emitting a terminator instruction.
579///
Dan Gohman2048b852009-11-23 18:04:58 +0000580SDValue SelectionDAGBuilder::getControlRoot() {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000581 SDValue Root = DAG.getRoot();
582
583 if (PendingExports.empty())
584 return Root;
585
586 // Turn all of the CopyToReg chains into one factored node.
587 if (Root.getOpcode() != ISD::EntryToken) {
588 unsigned i = 0, e = PendingExports.size();
589 for (; i != e; ++i) {
590 assert(PendingExports[i].getNode()->getNumOperands() > 1);
591 if (PendingExports[i].getNode()->getOperand(0) == Root)
592 break; // Don't add the root if we already indirectly depend on it.
593 }
594
595 if (i == e)
596 PendingExports.push_back(Root);
597 }
598
Owen Anderson825b72b2009-08-11 20:47:22 +0000599 Root = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(), MVT::Other,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000600 &PendingExports[0],
601 PendingExports.size());
602 PendingExports.clear();
603 DAG.setRoot(Root);
604 return Root;
605}
606
Bill Wendling4533cac2010-01-28 21:51:40 +0000607void SelectionDAGBuilder::AssignOrderingToNode(const SDNode *Node) {
608 if (DAG.GetOrdering(Node) != 0) return; // Already has ordering.
609 DAG.AssignOrdering(Node, SDNodeOrder);
610
611 for (unsigned I = 0, E = Node->getNumOperands(); I != E; ++I)
612 AssignOrderingToNode(Node->getOperand(I).getNode());
613}
614
Dan Gohman2048b852009-11-23 18:04:58 +0000615void SelectionDAGBuilder::visit(Instruction &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000616 visit(I.getOpcode(), I);
617}
618
Dan Gohman2048b852009-11-23 18:04:58 +0000619void SelectionDAGBuilder::visit(unsigned Opcode, User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000620 // Note: this doesn't use InstVisitor, because it has to work with
621 // ConstantExpr's in addition to instructions.
622 switch (Opcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000623 default: llvm_unreachable("Unknown instruction type encountered!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000624 // Build the switch statement using the Instruction.def file.
625#define HANDLE_INST(NUM, OPCODE, CLASS) \
Bill Wendling4533cac2010-01-28 21:51:40 +0000626 case Instruction::OPCODE: visit##OPCODE((CLASS&)I); break;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000627#include "llvm/Instruction.def"
628 }
Bill Wendling4533cac2010-01-28 21:51:40 +0000629
630 // Assign the ordering to the freshly created DAG nodes.
631 if (NodeMap.count(&I)) {
632 ++SDNodeOrder;
633 AssignOrderingToNode(getValue(&I).getNode());
634 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000635}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000636
Dan Gohman2048b852009-11-23 18:04:58 +0000637SDValue SelectionDAGBuilder::getValue(const Value *V) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000638 SDValue &N = NodeMap[V];
639 if (N.getNode()) return N;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000640
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000641 if (Constant *C = const_cast<Constant*>(dyn_cast<Constant>(V))) {
Owen Andersone50ed302009-08-10 22:56:29 +0000642 EVT VT = TLI.getValueType(V->getType(), true);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000643
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000644 if (ConstantInt *CI = dyn_cast<ConstantInt>(C))
Dan Gohman4fbd7962008-09-12 18:08:03 +0000645 return N = DAG.getConstant(*CI, VT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000646
647 if (GlobalValue *GV = dyn_cast<GlobalValue>(C))
648 return N = DAG.getGlobalAddress(GV, VT);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000649
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000650 if (isa<ConstantPointerNull>(C))
651 return N = DAG.getConstant(0, TLI.getPointerTy());
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000652
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000653 if (ConstantFP *CFP = dyn_cast<ConstantFP>(C))
Dan Gohman4fbd7962008-09-12 18:08:03 +0000654 return N = DAG.getConstantFP(*CFP, VT);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000655
Nate Begeman9008ca62009-04-27 18:41:29 +0000656 if (isa<UndefValue>(C) && !V->getType()->isAggregateType())
Dale Johannesene8d72302009-02-06 23:05:02 +0000657 return N = DAG.getUNDEF(VT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000658
659 if (ConstantExpr *CE = dyn_cast<ConstantExpr>(C)) {
660 visit(CE->getOpcode(), *CE);
661 SDValue N1 = NodeMap[V];
662 assert(N1.getNode() && "visit didn't populate the ValueMap!");
663 return N1;
664 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000665
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000666 if (isa<ConstantStruct>(C) || isa<ConstantArray>(C)) {
667 SmallVector<SDValue, 4> Constants;
668 for (User::const_op_iterator OI = C->op_begin(), OE = C->op_end();
669 OI != OE; ++OI) {
670 SDNode *Val = getValue(*OI).getNode();
Dan Gohmaned48caf2009-09-08 01:44:02 +0000671 // If the operand is an empty aggregate, there are no values.
672 if (!Val) continue;
673 // Add each leaf value from the operand to the Constants list
674 // to form a flattened list of all the values.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000675 for (unsigned i = 0, e = Val->getNumValues(); i != e; ++i)
676 Constants.push_back(SDValue(Val, i));
677 }
Bill Wendling87710f02009-12-21 23:47:40 +0000678
Bill Wendling4533cac2010-01-28 21:51:40 +0000679 return DAG.getMergeValues(&Constants[0], Constants.size(),
680 getCurDebugLoc());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000681 }
682
Duncan Sands1df98592010-02-16 11:11:14 +0000683 if (C->getType()->isStructTy() || C->getType()->isArrayTy()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000684 assert((isa<ConstantAggregateZero>(C) || isa<UndefValue>(C)) &&
685 "Unknown struct or array constant!");
686
Owen Andersone50ed302009-08-10 22:56:29 +0000687 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000688 ComputeValueVTs(TLI, C->getType(), ValueVTs);
689 unsigned NumElts = ValueVTs.size();
690 if (NumElts == 0)
691 return SDValue(); // empty struct
692 SmallVector<SDValue, 4> Constants(NumElts);
693 for (unsigned i = 0; i != NumElts; ++i) {
Owen Andersone50ed302009-08-10 22:56:29 +0000694 EVT EltVT = ValueVTs[i];
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000695 if (isa<UndefValue>(C))
Dale Johannesene8d72302009-02-06 23:05:02 +0000696 Constants[i] = DAG.getUNDEF(EltVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000697 else if (EltVT.isFloatingPoint())
698 Constants[i] = DAG.getConstantFP(0, EltVT);
699 else
700 Constants[i] = DAG.getConstant(0, EltVT);
701 }
Bill Wendling87710f02009-12-21 23:47:40 +0000702
Bill Wendling4533cac2010-01-28 21:51:40 +0000703 return DAG.getMergeValues(&Constants[0], NumElts,
704 getCurDebugLoc());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000705 }
706
Dan Gohman8c2b5252009-10-30 01:27:03 +0000707 if (BlockAddress *BA = dyn_cast<BlockAddress>(C))
Dan Gohman29cbade2009-11-20 23:18:13 +0000708 return DAG.getBlockAddress(BA, VT);
Dan Gohman8c2b5252009-10-30 01:27:03 +0000709
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000710 const VectorType *VecTy = cast<VectorType>(V->getType());
711 unsigned NumElements = VecTy->getNumElements();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000712
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000713 // Now that we know the number and type of the elements, get that number of
714 // elements into the Ops array based on what kind of constant it is.
715 SmallVector<SDValue, 16> Ops;
716 if (ConstantVector *CP = dyn_cast<ConstantVector>(C)) {
717 for (unsigned i = 0; i != NumElements; ++i)
718 Ops.push_back(getValue(CP->getOperand(i)));
719 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +0000720 assert(isa<ConstantAggregateZero>(C) && "Unknown vector constant!");
Owen Andersone50ed302009-08-10 22:56:29 +0000721 EVT EltVT = TLI.getValueType(VecTy->getElementType());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000722
723 SDValue Op;
Nate Begeman9008ca62009-04-27 18:41:29 +0000724 if (EltVT.isFloatingPoint())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000725 Op = DAG.getConstantFP(0, EltVT);
726 else
727 Op = DAG.getConstant(0, EltVT);
728 Ops.assign(NumElements, Op);
729 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000730
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000731 // Create a BUILD_VECTOR node.
Bill Wendling4533cac2010-01-28 21:51:40 +0000732 return NodeMap[V] = DAG.getNode(ISD::BUILD_VECTOR, getCurDebugLoc(),
733 VT, &Ops[0], Ops.size());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000734 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000735
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000736 // If this is a static alloca, generate it as the frameindex instead of
737 // computation.
738 if (const AllocaInst *AI = dyn_cast<AllocaInst>(V)) {
739 DenseMap<const AllocaInst*, int>::iterator SI =
740 FuncInfo.StaticAllocaMap.find(AI);
741 if (SI != FuncInfo.StaticAllocaMap.end())
742 return DAG.getFrameIndex(SI->second, TLI.getPointerTy());
743 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000744
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000745 unsigned InReg = FuncInfo.ValueMap[V];
746 assert(InReg && "Value not in map!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000747
Owen Anderson23b9b192009-08-12 00:36:31 +0000748 RegsForValue RFV(*DAG.getContext(), TLI, InReg, V->getType());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000749 SDValue Chain = DAG.getEntryNode();
Bill Wendling46ada192010-03-02 01:55:18 +0000750 return RFV.getCopyFromRegs(DAG, getCurDebugLoc(), Chain, NULL);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000751}
752
Kenneth Uildriks93ae4072010-01-16 23:37:33 +0000753/// Get the EVTs and ArgFlags collections that represent the legalized return
754/// type of the given function. This does not require a DAG or a return value,
755/// and is suitable for use before any DAGs for the function are constructed.
Kenneth Uildriksc158dde2009-11-11 19:59:24 +0000756static void getReturnInfo(const Type* ReturnType,
757 Attributes attr, SmallVectorImpl<EVT> &OutVTs,
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +0000758 SmallVectorImpl<ISD::ArgFlagsTy> &OutFlags,
Kenneth Uildriksc158dde2009-11-11 19:59:24 +0000759 TargetLowering &TLI,
760 SmallVectorImpl<uint64_t> *Offsets = 0) {
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +0000761 SmallVector<EVT, 4> ValueVTs;
Kenneth Uildriks93ae4072010-01-16 23:37:33 +0000762 ComputeValueVTs(TLI, ReturnType, ValueVTs);
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +0000763 unsigned NumValues = ValueVTs.size();
Kenneth Uildriks93ae4072010-01-16 23:37:33 +0000764 if (NumValues == 0) return;
765 unsigned Offset = 0;
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +0000766
767 for (unsigned j = 0, f = NumValues; j != f; ++j) {
768 EVT VT = ValueVTs[j];
769 ISD::NodeType ExtendKind = ISD::ANY_EXTEND;
Kenneth Uildriksc158dde2009-11-11 19:59:24 +0000770
771 if (attr & Attribute::SExt)
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +0000772 ExtendKind = ISD::SIGN_EXTEND;
Kenneth Uildriksc158dde2009-11-11 19:59:24 +0000773 else if (attr & Attribute::ZExt)
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +0000774 ExtendKind = ISD::ZERO_EXTEND;
775
776 // FIXME: C calling convention requires the return type to be promoted to
777 // at least 32-bit. But this is not necessary for non-C calling
778 // conventions. The frontend should mark functions whose return values
779 // require promoting with signext or zeroext attributes.
780 if (ExtendKind != ISD::ANY_EXTEND && VT.isInteger()) {
Kenneth Uildriksc158dde2009-11-11 19:59:24 +0000781 EVT MinVT = TLI.getRegisterType(ReturnType->getContext(), MVT::i32);
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +0000782 if (VT.bitsLT(MinVT))
783 VT = MinVT;
784 }
785
Kenneth Uildriksc158dde2009-11-11 19:59:24 +0000786 unsigned NumParts = TLI.getNumRegisters(ReturnType->getContext(), VT);
787 EVT PartVT = TLI.getRegisterType(ReturnType->getContext(), VT);
Kenneth Uildriks93ae4072010-01-16 23:37:33 +0000788 unsigned PartSize = TLI.getTargetData()->getTypeAllocSize(
789 PartVT.getTypeForEVT(ReturnType->getContext()));
790
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +0000791 // 'inreg' on function refers to return value
792 ISD::ArgFlagsTy Flags = ISD::ArgFlagsTy();
Kenneth Uildriksc158dde2009-11-11 19:59:24 +0000793 if (attr & Attribute::InReg)
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +0000794 Flags.setInReg();
795
796 // Propagate extension type if any
Kenneth Uildriksc158dde2009-11-11 19:59:24 +0000797 if (attr & Attribute::SExt)
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +0000798 Flags.setSExt();
Kenneth Uildriksc158dde2009-11-11 19:59:24 +0000799 else if (attr & Attribute::ZExt)
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +0000800 Flags.setZExt();
801
Kenneth Uildriksc158dde2009-11-11 19:59:24 +0000802 for (unsigned i = 0; i < NumParts; ++i) {
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +0000803 OutVTs.push_back(PartVT);
804 OutFlags.push_back(Flags);
Kenneth Uildriks93ae4072010-01-16 23:37:33 +0000805 if (Offsets)
806 {
807 Offsets->push_back(Offset);
808 Offset += PartSize;
809 }
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +0000810 }
811 }
812}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000813
Dan Gohman2048b852009-11-23 18:04:58 +0000814void SelectionDAGBuilder::visitRet(ReturnInst &I) {
Dan Gohman98ca4f22009-08-05 01:29:28 +0000815 SDValue Chain = getControlRoot();
816 SmallVector<ISD::OutputArg, 8> Outs;
Kenneth Uildriksc158dde2009-11-11 19:59:24 +0000817 FunctionLoweringInfo &FLI = DAG.getFunctionLoweringInfo();
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +0000818
Kenneth Uildriksc158dde2009-11-11 19:59:24 +0000819 if (!FLI.CanLowerReturn) {
820 unsigned DemoteReg = FLI.DemoteRegister;
821 const Function *F = I.getParent()->getParent();
822
823 // Emit a store of the return value through the virtual register.
824 // Leave Outs empty so that LowerReturn won't try to load return
825 // registers the usual way.
826 SmallVector<EVT, 1> PtrValueVTs;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +0000827 ComputeValueVTs(TLI, PointerType::getUnqual(F->getReturnType()),
Kenneth Uildriksc158dde2009-11-11 19:59:24 +0000828 PtrValueVTs);
829
830 SDValue RetPtr = DAG.getRegister(DemoteReg, PtrValueVTs[0]);
831 SDValue RetOp = getValue(I.getOperand(0));
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +0000832
Owen Andersone50ed302009-08-10 22:56:29 +0000833 SmallVector<EVT, 4> ValueVTs;
Kenneth Uildriksc158dde2009-11-11 19:59:24 +0000834 SmallVector<uint64_t, 4> Offsets;
835 ComputeValueVTs(TLI, I.getOperand(0)->getType(), ValueVTs, &Offsets);
Dan Gohman7ea1ca62008-10-21 20:00:42 +0000836 unsigned NumValues = ValueVTs.size();
Dan Gohman7ea1ca62008-10-21 20:00:42 +0000837
Kenneth Uildriksc158dde2009-11-11 19:59:24 +0000838 SmallVector<SDValue, 4> Chains(NumValues);
839 EVT PtrVT = PtrValueVTs[0];
Bill Wendling87710f02009-12-21 23:47:40 +0000840 for (unsigned i = 0; i != NumValues; ++i) {
841 SDValue Add = DAG.getNode(ISD::ADD, getCurDebugLoc(), PtrVT, RetPtr,
842 DAG.getConstant(Offsets[i], PtrVT));
843 Chains[i] =
844 DAG.getStore(Chain, getCurDebugLoc(),
845 SDValue(RetOp.getNode(), RetOp.getResNo() + i),
David Greene1e559442010-02-15 17:00:31 +0000846 Add, NULL, Offsets[i], false, false, 0);
Bill Wendling87710f02009-12-21 23:47:40 +0000847 }
848
Kenneth Uildriksc158dde2009-11-11 19:59:24 +0000849 Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
850 MVT::Other, &Chains[0], NumValues);
Chris Lattner25d58372010-02-28 18:53:13 +0000851 } else if (I.getNumOperands() != 0) {
852 SmallVector<EVT, 4> ValueVTs;
853 ComputeValueVTs(TLI, I.getOperand(0)->getType(), ValueVTs);
854 unsigned NumValues = ValueVTs.size();
855 if (NumValues) {
856 SDValue RetOp = getValue(I.getOperand(0));
Kenneth Uildriksc158dde2009-11-11 19:59:24 +0000857 for (unsigned j = 0, f = NumValues; j != f; ++j) {
858 EVT VT = ValueVTs[j];
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000859
Kenneth Uildriksc158dde2009-11-11 19:59:24 +0000860 ISD::NodeType ExtendKind = ISD::ANY_EXTEND;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000861
Kenneth Uildriksc158dde2009-11-11 19:59:24 +0000862 const Function *F = I.getParent()->getParent();
863 if (F->paramHasAttr(0, Attribute::SExt))
864 ExtendKind = ISD::SIGN_EXTEND;
865 else if (F->paramHasAttr(0, Attribute::ZExt))
866 ExtendKind = ISD::ZERO_EXTEND;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000867
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +0000868 // FIXME: C calling convention requires the return type to be promoted
869 // to at least 32-bit. But this is not necessary for non-C calling
Kenneth Uildriksc158dde2009-11-11 19:59:24 +0000870 // conventions. The frontend should mark functions whose return values
871 // require promoting with signext or zeroext attributes.
872 if (ExtendKind != ISD::ANY_EXTEND && VT.isInteger()) {
873 EVT MinVT = TLI.getRegisterType(*DAG.getContext(), MVT::i32);
874 if (VT.bitsLT(MinVT))
875 VT = MinVT;
876 }
877
878 unsigned NumParts = TLI.getNumRegisters(*DAG.getContext(), VT);
879 EVT PartVT = TLI.getRegisterType(*DAG.getContext(), VT);
880 SmallVector<SDValue, 4> Parts(NumParts);
Bill Wendling46ada192010-03-02 01:55:18 +0000881 getCopyToParts(DAG, getCurDebugLoc(),
Kenneth Uildriksc158dde2009-11-11 19:59:24 +0000882 SDValue(RetOp.getNode(), RetOp.getResNo() + j),
883 &Parts[0], NumParts, PartVT, ExtendKind);
884
885 // 'inreg' on function refers to return value
886 ISD::ArgFlagsTy Flags = ISD::ArgFlagsTy();
887 if (F->paramHasAttr(0, Attribute::InReg))
888 Flags.setInReg();
889
890 // Propagate extension type if any
891 if (F->paramHasAttr(0, Attribute::SExt))
892 Flags.setSExt();
893 else if (F->paramHasAttr(0, Attribute::ZExt))
894 Flags.setZExt();
895
896 for (unsigned i = 0; i < NumParts; ++i)
897 Outs.push_back(ISD::OutputArg(Flags, Parts[i], /*isfixed=*/true));
Evan Cheng3927f432009-03-25 20:20:11 +0000898 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000899 }
900 }
Dan Gohman98ca4f22009-08-05 01:29:28 +0000901
902 bool isVarArg = DAG.getMachineFunction().getFunction()->isVarArg();
Sandeep Patel65c3c8f2009-09-02 08:44:58 +0000903 CallingConv::ID CallConv =
904 DAG.getMachineFunction().getFunction()->getCallingConv();
Dan Gohman98ca4f22009-08-05 01:29:28 +0000905 Chain = TLI.LowerReturn(Chain, CallConv, isVarArg,
906 Outs, getCurDebugLoc(), DAG);
Dan Gohman5e866062009-08-06 15:37:27 +0000907
908 // Verify that the target's LowerReturn behaved as expected.
Owen Anderson825b72b2009-08-11 20:47:22 +0000909 assert(Chain.getNode() && Chain.getValueType() == MVT::Other &&
Dan Gohman5e866062009-08-06 15:37:27 +0000910 "LowerReturn didn't return a valid chain!");
911
912 // Update the DAG with the new chain value resulting from return lowering.
Dan Gohman98ca4f22009-08-05 01:29:28 +0000913 DAG.setRoot(Chain);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000914}
915
Dan Gohmanad62f532009-04-23 23:13:24 +0000916/// CopyToExportRegsIfNeeded - If the given value has virtual registers
917/// created for it, emit nodes to copy the value into the virtual
918/// registers.
Dan Gohman2048b852009-11-23 18:04:58 +0000919void SelectionDAGBuilder::CopyToExportRegsIfNeeded(Value *V) {
Dan Gohmanad62f532009-04-23 23:13:24 +0000920 if (!V->use_empty()) {
921 DenseMap<const Value *, unsigned>::iterator VMI = FuncInfo.ValueMap.find(V);
922 if (VMI != FuncInfo.ValueMap.end())
923 CopyValueToVirtualRegister(V, VMI->second);
924 }
925}
926
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000927/// ExportFromCurrentBlock - If this condition isn't known to be exported from
928/// the current basic block, add it to ValueMap now so that we'll get a
929/// CopyTo/FromReg.
Dan Gohman2048b852009-11-23 18:04:58 +0000930void SelectionDAGBuilder::ExportFromCurrentBlock(Value *V) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000931 // No need to export constants.
932 if (!isa<Instruction>(V) && !isa<Argument>(V)) return;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000933
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000934 // Already exported?
935 if (FuncInfo.isExportedInst(V)) return;
936
937 unsigned Reg = FuncInfo.InitializeRegForValue(V);
938 CopyValueToVirtualRegister(V, Reg);
939}
940
Dan Gohman2048b852009-11-23 18:04:58 +0000941bool SelectionDAGBuilder::isExportableFromCurrentBlock(Value *V,
942 const BasicBlock *FromBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000943 // The operands of the setcc have to be in this block. We don't know
944 // how to export them from some other block.
945 if (Instruction *VI = dyn_cast<Instruction>(V)) {
946 // Can export from current BB.
947 if (VI->getParent() == FromBB)
948 return true;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000949
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000950 // Is already exported, noop.
951 return FuncInfo.isExportedInst(V);
952 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000953
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000954 // If this is an argument, we can export it if the BB is the entry block or
955 // if it is already exported.
956 if (isa<Argument>(V)) {
957 if (FromBB == &FromBB->getParent()->getEntryBlock())
958 return true;
959
960 // Otherwise, can only export this if it is already exported.
961 return FuncInfo.isExportedInst(V);
962 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000963
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000964 // Otherwise, constants can always be exported.
965 return true;
966}
967
968static bool InBlock(const Value *V, const BasicBlock *BB) {
969 if (const Instruction *I = dyn_cast<Instruction>(V))
970 return I->getParent() == BB;
971 return true;
972}
973
Dan Gohman8c1a6ca2008-10-17 18:18:45 +0000974/// getFCmpCondCode - Return the ISD condition code corresponding to
975/// the given LLVM IR floating-point condition code. This includes
976/// consideration of global floating-point math flags.
977///
978static ISD::CondCode getFCmpCondCode(FCmpInst::Predicate Pred) {
979 ISD::CondCode FPC, FOC;
980 switch (Pred) {
981 case FCmpInst::FCMP_FALSE: FOC = FPC = ISD::SETFALSE; break;
982 case FCmpInst::FCMP_OEQ: FOC = ISD::SETEQ; FPC = ISD::SETOEQ; break;
983 case FCmpInst::FCMP_OGT: FOC = ISD::SETGT; FPC = ISD::SETOGT; break;
984 case FCmpInst::FCMP_OGE: FOC = ISD::SETGE; FPC = ISD::SETOGE; break;
985 case FCmpInst::FCMP_OLT: FOC = ISD::SETLT; FPC = ISD::SETOLT; break;
986 case FCmpInst::FCMP_OLE: FOC = ISD::SETLE; FPC = ISD::SETOLE; break;
987 case FCmpInst::FCMP_ONE: FOC = ISD::SETNE; FPC = ISD::SETONE; break;
988 case FCmpInst::FCMP_ORD: FOC = FPC = ISD::SETO; break;
989 case FCmpInst::FCMP_UNO: FOC = FPC = ISD::SETUO; break;
990 case FCmpInst::FCMP_UEQ: FOC = ISD::SETEQ; FPC = ISD::SETUEQ; break;
991 case FCmpInst::FCMP_UGT: FOC = ISD::SETGT; FPC = ISD::SETUGT; break;
992 case FCmpInst::FCMP_UGE: FOC = ISD::SETGE; FPC = ISD::SETUGE; break;
993 case FCmpInst::FCMP_ULT: FOC = ISD::SETLT; FPC = ISD::SETULT; break;
994 case FCmpInst::FCMP_ULE: FOC = ISD::SETLE; FPC = ISD::SETULE; break;
995 case FCmpInst::FCMP_UNE: FOC = ISD::SETNE; FPC = ISD::SETUNE; break;
996 case FCmpInst::FCMP_TRUE: FOC = FPC = ISD::SETTRUE; break;
997 default:
Torok Edwinc23197a2009-07-14 16:55:14 +0000998 llvm_unreachable("Invalid FCmp predicate opcode!");
Dan Gohman8c1a6ca2008-10-17 18:18:45 +0000999 FOC = FPC = ISD::SETFALSE;
1000 break;
1001 }
1002 if (FiniteOnlyFPMath())
1003 return FOC;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001004 else
Dan Gohman8c1a6ca2008-10-17 18:18:45 +00001005 return FPC;
1006}
1007
1008/// getICmpCondCode - Return the ISD condition code corresponding to
1009/// the given LLVM IR integer condition code.
1010///
1011static ISD::CondCode getICmpCondCode(ICmpInst::Predicate Pred) {
1012 switch (Pred) {
1013 case ICmpInst::ICMP_EQ: return ISD::SETEQ;
1014 case ICmpInst::ICMP_NE: return ISD::SETNE;
1015 case ICmpInst::ICMP_SLE: return ISD::SETLE;
1016 case ICmpInst::ICMP_ULE: return ISD::SETULE;
1017 case ICmpInst::ICMP_SGE: return ISD::SETGE;
1018 case ICmpInst::ICMP_UGE: return ISD::SETUGE;
1019 case ICmpInst::ICMP_SLT: return ISD::SETLT;
1020 case ICmpInst::ICMP_ULT: return ISD::SETULT;
1021 case ICmpInst::ICMP_SGT: return ISD::SETGT;
1022 case ICmpInst::ICMP_UGT: return ISD::SETUGT;
1023 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00001024 llvm_unreachable("Invalid ICmp predicate opcode!");
Dan Gohman8c1a6ca2008-10-17 18:18:45 +00001025 return ISD::SETNE;
1026 }
1027}
1028
Dan Gohmanc2277342008-10-17 21:16:08 +00001029/// EmitBranchForMergedCondition - Helper method for FindMergedConditions.
1030/// This function emits a branch and is used at the leaves of an OR or an
1031/// AND operator tree.
1032///
1033void
Dan Gohman2048b852009-11-23 18:04:58 +00001034SelectionDAGBuilder::EmitBranchForMergedCondition(Value *Cond,
1035 MachineBasicBlock *TBB,
1036 MachineBasicBlock *FBB,
1037 MachineBasicBlock *CurBB) {
Dan Gohmanc2277342008-10-17 21:16:08 +00001038 const BasicBlock *BB = CurBB->getBasicBlock();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001039
Dan Gohmanc2277342008-10-17 21:16:08 +00001040 // If the leaf of the tree is a comparison, merge the condition into
1041 // the caseblock.
1042 if (CmpInst *BOp = dyn_cast<CmpInst>(Cond)) {
1043 // The operands of the cmp have to be in this block. We don't know
1044 // how to export them from some other block. If this is the first block
1045 // of the sequence, no exporting is needed.
1046 if (CurBB == CurMBB ||
1047 (isExportableFromCurrentBlock(BOp->getOperand(0), BB) &&
1048 isExportableFromCurrentBlock(BOp->getOperand(1), BB))) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001049 ISD::CondCode Condition;
1050 if (ICmpInst *IC = dyn_cast<ICmpInst>(Cond)) {
Dan Gohman8c1a6ca2008-10-17 18:18:45 +00001051 Condition = getICmpCondCode(IC->getPredicate());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001052 } else if (FCmpInst *FC = dyn_cast<FCmpInst>(Cond)) {
Dan Gohman8c1a6ca2008-10-17 18:18:45 +00001053 Condition = getFCmpCondCode(FC->getPredicate());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001054 } else {
1055 Condition = ISD::SETEQ; // silence warning.
Torok Edwinc23197a2009-07-14 16:55:14 +00001056 llvm_unreachable("Unknown compare instruction");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001057 }
Dan Gohmanc2277342008-10-17 21:16:08 +00001058
1059 CaseBlock CB(Condition, BOp->getOperand(0),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001060 BOp->getOperand(1), NULL, TBB, FBB, CurBB);
1061 SwitchCases.push_back(CB);
1062 return;
1063 }
Dan Gohmanc2277342008-10-17 21:16:08 +00001064 }
1065
1066 // Create a CaseBlock record representing this branch.
Owen Anderson5defacc2009-07-31 17:39:07 +00001067 CaseBlock CB(ISD::SETEQ, Cond, ConstantInt::getTrue(*DAG.getContext()),
Dan Gohmanc2277342008-10-17 21:16:08 +00001068 NULL, TBB, FBB, CurBB);
1069 SwitchCases.push_back(CB);
1070}
1071
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001072/// FindMergedConditions - If Cond is an expression like
Dan Gohman2048b852009-11-23 18:04:58 +00001073void SelectionDAGBuilder::FindMergedConditions(Value *Cond,
1074 MachineBasicBlock *TBB,
1075 MachineBasicBlock *FBB,
1076 MachineBasicBlock *CurBB,
1077 unsigned Opc) {
Dan Gohmanc2277342008-10-17 21:16:08 +00001078 // If this node is not part of the or/and tree, emit it as a branch.
1079 Instruction *BOp = dyn_cast<Instruction>(Cond);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001080 if (!BOp || !(isa<BinaryOperator>(BOp) || isa<CmpInst>(BOp)) ||
Dan Gohmanc2277342008-10-17 21:16:08 +00001081 (unsigned)BOp->getOpcode() != Opc || !BOp->hasOneUse() ||
1082 BOp->getParent() != CurBB->getBasicBlock() ||
1083 !InBlock(BOp->getOperand(0), CurBB->getBasicBlock()) ||
1084 !InBlock(BOp->getOperand(1), CurBB->getBasicBlock())) {
1085 EmitBranchForMergedCondition(Cond, TBB, FBB, CurBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001086 return;
1087 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001088
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001089 // Create TmpBB after CurBB.
1090 MachineFunction::iterator BBI = CurBB;
1091 MachineFunction &MF = DAG.getMachineFunction();
1092 MachineBasicBlock *TmpBB = MF.CreateMachineBasicBlock(CurBB->getBasicBlock());
1093 CurBB->getParent()->insert(++BBI, TmpBB);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001094
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001095 if (Opc == Instruction::Or) {
1096 // Codegen X | Y as:
1097 // jmp_if_X TBB
1098 // jmp TmpBB
1099 // TmpBB:
1100 // jmp_if_Y TBB
1101 // jmp FBB
1102 //
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001103
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001104 // Emit the LHS condition.
1105 FindMergedConditions(BOp->getOperand(0), TBB, TmpBB, CurBB, Opc);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001106
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001107 // Emit the RHS condition into TmpBB.
1108 FindMergedConditions(BOp->getOperand(1), TBB, FBB, TmpBB, Opc);
1109 } else {
1110 assert(Opc == Instruction::And && "Unknown merge op!");
1111 // Codegen X & Y as:
1112 // jmp_if_X TmpBB
1113 // jmp FBB
1114 // TmpBB:
1115 // jmp_if_Y TBB
1116 // jmp FBB
1117 //
1118 // This requires creation of TmpBB after CurBB.
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001119
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001120 // Emit the LHS condition.
1121 FindMergedConditions(BOp->getOperand(0), TmpBB, FBB, CurBB, Opc);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001122
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001123 // Emit the RHS condition into TmpBB.
1124 FindMergedConditions(BOp->getOperand(1), TBB, FBB, TmpBB, Opc);
1125 }
1126}
1127
1128/// If the set of cases should be emitted as a series of branches, return true.
1129/// If we should emit this as a bunch of and/or'd together conditions, return
1130/// false.
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001131bool
Dan Gohman2048b852009-11-23 18:04:58 +00001132SelectionDAGBuilder::ShouldEmitAsBranches(const std::vector<CaseBlock> &Cases){
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001133 if (Cases.size() != 2) return true;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001134
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001135 // If this is two comparisons of the same values or'd or and'd together, they
1136 // will get folded into a single comparison, so don't emit two blocks.
1137 if ((Cases[0].CmpLHS == Cases[1].CmpLHS &&
1138 Cases[0].CmpRHS == Cases[1].CmpRHS) ||
1139 (Cases[0].CmpRHS == Cases[1].CmpLHS &&
1140 Cases[0].CmpLHS == Cases[1].CmpRHS)) {
1141 return false;
1142 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001143
Chris Lattner133ce872010-01-02 00:00:03 +00001144 // Handle: (X != null) | (Y != null) --> (X|Y) != 0
1145 // Handle: (X == null) & (Y == null) --> (X|Y) == 0
1146 if (Cases[0].CmpRHS == Cases[1].CmpRHS &&
1147 Cases[0].CC == Cases[1].CC &&
1148 isa<Constant>(Cases[0].CmpRHS) &&
1149 cast<Constant>(Cases[0].CmpRHS)->isNullValue()) {
1150 if (Cases[0].CC == ISD::SETEQ && Cases[0].TrueBB == Cases[1].ThisBB)
1151 return false;
1152 if (Cases[0].CC == ISD::SETNE && Cases[0].FalseBB == Cases[1].ThisBB)
1153 return false;
1154 }
1155
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001156 return true;
1157}
1158
Dan Gohman2048b852009-11-23 18:04:58 +00001159void SelectionDAGBuilder::visitBr(BranchInst &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001160 // Update machine-CFG edges.
1161 MachineBasicBlock *Succ0MBB = FuncInfo.MBBMap[I.getSuccessor(0)];
1162
1163 // Figure out which block is immediately after the current one.
1164 MachineBasicBlock *NextBlock = 0;
1165 MachineFunction::iterator BBI = CurMBB;
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001166 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001167 NextBlock = BBI;
1168
1169 if (I.isUnconditional()) {
1170 // Update machine-CFG edges.
1171 CurMBB->addSuccessor(Succ0MBB);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001172
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001173 // If this is not a fall-through branch, emit the branch.
Bill Wendling4533cac2010-01-28 21:51:40 +00001174 if (Succ0MBB != NextBlock)
1175 DAG.setRoot(DAG.getNode(ISD::BR, getCurDebugLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001176 MVT::Other, getControlRoot(),
Bill Wendling4533cac2010-01-28 21:51:40 +00001177 DAG.getBasicBlock(Succ0MBB)));
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001178
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001179 return;
1180 }
1181
1182 // If this condition is one of the special cases we handle, do special stuff
1183 // now.
1184 Value *CondVal = I.getCondition();
1185 MachineBasicBlock *Succ1MBB = FuncInfo.MBBMap[I.getSuccessor(1)];
1186
1187 // If this is a series of conditions that are or'd or and'd together, emit
1188 // this as a sequence of branches instead of setcc's with and/or operations.
1189 // For example, instead of something like:
1190 // cmp A, B
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001191 // C = seteq
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001192 // cmp D, E
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001193 // F = setle
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001194 // or C, F
1195 // jnz foo
1196 // Emit:
1197 // cmp A, B
1198 // je foo
1199 // cmp D, E
1200 // jle foo
1201 //
1202 if (BinaryOperator *BOp = dyn_cast<BinaryOperator>(CondVal)) {
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001203 if (BOp->hasOneUse() &&
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001204 (BOp->getOpcode() == Instruction::And ||
1205 BOp->getOpcode() == Instruction::Or)) {
1206 FindMergedConditions(BOp, Succ0MBB, Succ1MBB, CurMBB, BOp->getOpcode());
1207 // If the compares in later blocks need to use values not currently
1208 // exported from this block, export them now. This block should always
1209 // be the first entry.
1210 assert(SwitchCases[0].ThisBB == CurMBB && "Unexpected lowering!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001211
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001212 // Allow some cases to be rejected.
1213 if (ShouldEmitAsBranches(SwitchCases)) {
1214 for (unsigned i = 1, e = SwitchCases.size(); i != e; ++i) {
1215 ExportFromCurrentBlock(SwitchCases[i].CmpLHS);
1216 ExportFromCurrentBlock(SwitchCases[i].CmpRHS);
1217 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001218
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001219 // Emit the branch for this block.
1220 visitSwitchCase(SwitchCases[0]);
1221 SwitchCases.erase(SwitchCases.begin());
1222 return;
1223 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001224
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001225 // Okay, we decided not to do this, remove any inserted MBB's and clear
1226 // SwitchCases.
1227 for (unsigned i = 1, e = SwitchCases.size(); i != e; ++i)
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001228 FuncInfo.MF->erase(SwitchCases[i].ThisBB);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001229
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001230 SwitchCases.clear();
1231 }
1232 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001233
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001234 // Create a CaseBlock record representing this branch.
Owen Anderson5defacc2009-07-31 17:39:07 +00001235 CaseBlock CB(ISD::SETEQ, CondVal, ConstantInt::getTrue(*DAG.getContext()),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001236 NULL, Succ0MBB, Succ1MBB, CurMBB);
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001237
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001238 // Use visitSwitchCase to actually insert the fast branch sequence for this
1239 // cond branch.
1240 visitSwitchCase(CB);
1241}
1242
1243/// visitSwitchCase - Emits the necessary code to represent a single node in
1244/// the binary search tree resulting from lowering a switch instruction.
Dan Gohman2048b852009-11-23 18:04:58 +00001245void SelectionDAGBuilder::visitSwitchCase(CaseBlock &CB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001246 SDValue Cond;
1247 SDValue CondLHS = getValue(CB.CmpLHS);
Dale Johannesenf5d97892009-02-04 01:48:28 +00001248 DebugLoc dl = getCurDebugLoc();
Anton Korobeynikov23218582008-12-23 22:25:27 +00001249
1250 // Build the setcc now.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001251 if (CB.CmpMHS == NULL) {
1252 // Fold "(X == true)" to X and "(X == false)" to !X to
1253 // handle common cases produced by branch lowering.
Owen Anderson5defacc2009-07-31 17:39:07 +00001254 if (CB.CmpRHS == ConstantInt::getTrue(*DAG.getContext()) &&
Owen Andersonf53c3712009-07-21 02:47:59 +00001255 CB.CC == ISD::SETEQ)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001256 Cond = CondLHS;
Owen Anderson5defacc2009-07-31 17:39:07 +00001257 else if (CB.CmpRHS == ConstantInt::getFalse(*DAG.getContext()) &&
Owen Andersonf53c3712009-07-21 02:47:59 +00001258 CB.CC == ISD::SETEQ) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001259 SDValue True = DAG.getConstant(1, CondLHS.getValueType());
Dale Johannesenf5d97892009-02-04 01:48:28 +00001260 Cond = DAG.getNode(ISD::XOR, dl, CondLHS.getValueType(), CondLHS, True);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001261 } else
Owen Anderson825b72b2009-08-11 20:47:22 +00001262 Cond = DAG.getSetCC(dl, MVT::i1, CondLHS, getValue(CB.CmpRHS), CB.CC);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001263 } else {
1264 assert(CB.CC == ISD::SETLE && "Can handle only LE ranges now");
1265
Anton Korobeynikov23218582008-12-23 22:25:27 +00001266 const APInt& Low = cast<ConstantInt>(CB.CmpLHS)->getValue();
1267 const APInt& High = cast<ConstantInt>(CB.CmpRHS)->getValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001268
1269 SDValue CmpOp = getValue(CB.CmpMHS);
Owen Andersone50ed302009-08-10 22:56:29 +00001270 EVT VT = CmpOp.getValueType();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001271
1272 if (cast<ConstantInt>(CB.CmpLHS)->isMinValue(true)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001273 Cond = DAG.getSetCC(dl, MVT::i1, CmpOp, DAG.getConstant(High, VT),
Dale Johannesenf5d97892009-02-04 01:48:28 +00001274 ISD::SETLE);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001275 } else {
Dale Johannesenf5d97892009-02-04 01:48:28 +00001276 SDValue SUB = DAG.getNode(ISD::SUB, dl,
Dale Johannesenfa42dea2009-01-30 01:34:22 +00001277 VT, CmpOp, DAG.getConstant(Low, VT));
Owen Anderson825b72b2009-08-11 20:47:22 +00001278 Cond = DAG.getSetCC(dl, MVT::i1, SUB,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001279 DAG.getConstant(High-Low, VT), ISD::SETULE);
1280 }
1281 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001282
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001283 // Update successor info
1284 CurMBB->addSuccessor(CB.TrueBB);
1285 CurMBB->addSuccessor(CB.FalseBB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001286
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001287 // Set NextBlock to be the MBB immediately after the current one, if any.
1288 // This is used to avoid emitting unnecessary branches to the next block.
1289 MachineBasicBlock *NextBlock = 0;
1290 MachineFunction::iterator BBI = CurMBB;
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001291 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001292 NextBlock = BBI;
Anton Korobeynikov23218582008-12-23 22:25:27 +00001293
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001294 // If the lhs block is the next block, invert the condition so that we can
1295 // fall through to the lhs instead of the rhs block.
1296 if (CB.TrueBB == NextBlock) {
1297 std::swap(CB.TrueBB, CB.FalseBB);
1298 SDValue True = DAG.getConstant(1, Cond.getValueType());
Dale Johannesenf5d97892009-02-04 01:48:28 +00001299 Cond = DAG.getNode(ISD::XOR, dl, Cond.getValueType(), Cond, True);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001300 }
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001301
Dale Johannesenf5d97892009-02-04 01:48:28 +00001302 SDValue BrCond = DAG.getNode(ISD::BRCOND, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001303 MVT::Other, getControlRoot(), Cond,
Dale Johannesenfa42dea2009-01-30 01:34:22 +00001304 DAG.getBasicBlock(CB.TrueBB));
Bill Wendling87710f02009-12-21 23:47:40 +00001305
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001306 // If the branch was constant folded, fix up the CFG.
1307 if (BrCond.getOpcode() == ISD::BR) {
1308 CurMBB->removeSuccessor(CB.FalseBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001309 } else {
1310 // Otherwise, go ahead and insert the false branch.
Anton Korobeynikov23218582008-12-23 22:25:27 +00001311 if (BrCond == getControlRoot())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001312 CurMBB->removeSuccessor(CB.TrueBB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001313
Bill Wendling4533cac2010-01-28 21:51:40 +00001314 if (CB.FalseBB != NextBlock)
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001315 BrCond = DAG.getNode(ISD::BR, dl, MVT::Other, BrCond,
1316 DAG.getBasicBlock(CB.FalseBB));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001317 }
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001318
1319 DAG.setRoot(BrCond);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001320}
1321
1322/// visitJumpTable - Emit JumpTable node in the current MBB
Dan Gohman2048b852009-11-23 18:04:58 +00001323void SelectionDAGBuilder::visitJumpTable(JumpTable &JT) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001324 // Emit the code for the jump table
1325 assert(JT.Reg != -1U && "Should lower JT Header first!");
Owen Andersone50ed302009-08-10 22:56:29 +00001326 EVT PTy = TLI.getPointerTy();
Dale Johannesena04b7572009-02-03 23:04:43 +00001327 SDValue Index = DAG.getCopyFromReg(getControlRoot(), getCurDebugLoc(),
1328 JT.Reg, PTy);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001329 SDValue Table = DAG.getJumpTable(JT.JTI, PTy);
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001330 SDValue BrJumpTable = DAG.getNode(ISD::BR_JT, getCurDebugLoc(),
1331 MVT::Other, Index.getValue(1),
1332 Table, Index);
1333 DAG.setRoot(BrJumpTable);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001334}
1335
1336/// visitJumpTableHeader - This function emits necessary code to produce index
1337/// in the JumpTable from switch case.
Dan Gohman2048b852009-11-23 18:04:58 +00001338void SelectionDAGBuilder::visitJumpTableHeader(JumpTable &JT,
1339 JumpTableHeader &JTH) {
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001340 // Subtract the lowest switch case value from the value being switched on and
1341 // conditional branch to default mbb if the result is greater than the
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001342 // difference between smallest and largest cases.
1343 SDValue SwitchOp = getValue(JTH.SValue);
Owen Andersone50ed302009-08-10 22:56:29 +00001344 EVT VT = SwitchOp.getValueType();
Bill Wendling87710f02009-12-21 23:47:40 +00001345 SDValue Sub = DAG.getNode(ISD::SUB, getCurDebugLoc(), VT, SwitchOp,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001346 DAG.getConstant(JTH.First, VT));
Anton Korobeynikov23218582008-12-23 22:25:27 +00001347
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001348 // The SDNode we just created, which holds the value being switched on minus
Dan Gohmanf451cb82010-02-10 16:03:48 +00001349 // the smallest case value, needs to be copied to a virtual register so it
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001350 // can be used as an index into the jump table in a subsequent basic block.
1351 // This value may be smaller or larger than the target's pointer type, and
1352 // therefore require extension or truncating.
Bill Wendling87710f02009-12-21 23:47:40 +00001353 SwitchOp = DAG.getZExtOrTrunc(Sub, getCurDebugLoc(), TLI.getPointerTy());
Anton Korobeynikov23218582008-12-23 22:25:27 +00001354
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001355 unsigned JumpTableReg = FuncInfo.MakeReg(TLI.getPointerTy());
Dale Johannesena04b7572009-02-03 23:04:43 +00001356 SDValue CopyTo = DAG.getCopyToReg(getControlRoot(), getCurDebugLoc(),
1357 JumpTableReg, SwitchOp);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001358 JT.Reg = JumpTableReg;
1359
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001360 // Emit the range check for the jump table, and branch to the default block
1361 // for the switch statement if the value being switched on exceeds the largest
1362 // case in the switch.
Dale Johannesenf5d97892009-02-04 01:48:28 +00001363 SDValue CMP = DAG.getSetCC(getCurDebugLoc(),
Bill Wendling87710f02009-12-21 23:47:40 +00001364 TLI.getSetCCResultType(Sub.getValueType()), Sub,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001365 DAG.getConstant(JTH.Last-JTH.First,VT),
1366 ISD::SETUGT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001367
1368 // Set NextBlock to be the MBB immediately after the current one, if any.
1369 // This is used to avoid emitting unnecessary branches to the next block.
1370 MachineBasicBlock *NextBlock = 0;
1371 MachineFunction::iterator BBI = CurMBB;
Bill Wendling87710f02009-12-21 23:47:40 +00001372
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001373 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001374 NextBlock = BBI;
1375
Dale Johannesen66978ee2009-01-31 02:22:37 +00001376 SDValue BrCond = DAG.getNode(ISD::BRCOND, getCurDebugLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001377 MVT::Other, CopyTo, CMP,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001378 DAG.getBasicBlock(JT.Default));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001379
Bill Wendling4533cac2010-01-28 21:51:40 +00001380 if (JT.MBB != NextBlock)
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001381 BrCond = DAG.getNode(ISD::BR, getCurDebugLoc(), MVT::Other, BrCond,
1382 DAG.getBasicBlock(JT.MBB));
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001383
Bill Wendling87710f02009-12-21 23:47:40 +00001384 DAG.setRoot(BrCond);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001385}
1386
1387/// visitBitTestHeader - This function emits necessary code to produce value
1388/// suitable for "bit tests"
Dan Gohman2048b852009-11-23 18:04:58 +00001389void SelectionDAGBuilder::visitBitTestHeader(BitTestBlock &B) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001390 // Subtract the minimum value
1391 SDValue SwitchOp = getValue(B.SValue);
Owen Andersone50ed302009-08-10 22:56:29 +00001392 EVT VT = SwitchOp.getValueType();
Bill Wendling87710f02009-12-21 23:47:40 +00001393 SDValue Sub = DAG.getNode(ISD::SUB, getCurDebugLoc(), VT, SwitchOp,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001394 DAG.getConstant(B.First, VT));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001395
1396 // Check range
Dale Johannesenf5d97892009-02-04 01:48:28 +00001397 SDValue RangeCmp = DAG.getSetCC(getCurDebugLoc(),
Bill Wendling87710f02009-12-21 23:47:40 +00001398 TLI.getSetCCResultType(Sub.getValueType()),
1399 Sub, DAG.getConstant(B.Range, VT),
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001400 ISD::SETUGT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001401
Bill Wendling87710f02009-12-21 23:47:40 +00001402 SDValue ShiftOp = DAG.getZExtOrTrunc(Sub, getCurDebugLoc(),
1403 TLI.getPointerTy());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001404
Duncan Sands92abc622009-01-31 15:50:11 +00001405 B.Reg = FuncInfo.MakeReg(TLI.getPointerTy());
Dale Johannesena04b7572009-02-03 23:04:43 +00001406 SDValue CopyTo = DAG.getCopyToReg(getControlRoot(), getCurDebugLoc(),
1407 B.Reg, ShiftOp);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001408
1409 // Set NextBlock to be the MBB immediately after the current one, if any.
1410 // This is used to avoid emitting unnecessary branches to the next block.
1411 MachineBasicBlock *NextBlock = 0;
1412 MachineFunction::iterator BBI = CurMBB;
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001413 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001414 NextBlock = BBI;
1415
1416 MachineBasicBlock* MBB = B.Cases[0].ThisBB;
1417
1418 CurMBB->addSuccessor(B.Default);
1419 CurMBB->addSuccessor(MBB);
1420
Dale Johannesen66978ee2009-01-31 02:22:37 +00001421 SDValue BrRange = DAG.getNode(ISD::BRCOND, getCurDebugLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001422 MVT::Other, CopyTo, RangeCmp,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001423 DAG.getBasicBlock(B.Default));
Anton Korobeynikov23218582008-12-23 22:25:27 +00001424
Bill Wendling4533cac2010-01-28 21:51:40 +00001425 if (MBB != NextBlock)
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001426 BrRange = DAG.getNode(ISD::BR, getCurDebugLoc(), MVT::Other, CopyTo,
1427 DAG.getBasicBlock(MBB));
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001428
Bill Wendling87710f02009-12-21 23:47:40 +00001429 DAG.setRoot(BrRange);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001430}
1431
1432/// visitBitTestCase - this function produces one "bit test"
Dan Gohman2048b852009-11-23 18:04:58 +00001433void SelectionDAGBuilder::visitBitTestCase(MachineBasicBlock* NextMBB,
1434 unsigned Reg,
1435 BitTestCase &B) {
Anton Korobeynikov36c826a2009-01-26 19:26:01 +00001436 // Make desired shift
Dale Johannesena04b7572009-02-03 23:04:43 +00001437 SDValue ShiftOp = DAG.getCopyFromReg(getControlRoot(), getCurDebugLoc(), Reg,
Duncan Sands92abc622009-01-31 15:50:11 +00001438 TLI.getPointerTy());
Scott Michelfdc40a02009-02-17 22:15:04 +00001439 SDValue SwitchVal = DAG.getNode(ISD::SHL, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00001440 TLI.getPointerTy(),
Anton Korobeynikov36c826a2009-01-26 19:26:01 +00001441 DAG.getConstant(1, TLI.getPointerTy()),
1442 ShiftOp);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001443
Anton Korobeynikov36c826a2009-01-26 19:26:01 +00001444 // Emit bit tests and jumps
Scott Michelfdc40a02009-02-17 22:15:04 +00001445 SDValue AndOp = DAG.getNode(ISD::AND, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00001446 TLI.getPointerTy(), SwitchVal,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001447 DAG.getConstant(B.Mask, TLI.getPointerTy()));
Dale Johannesenf5d97892009-02-04 01:48:28 +00001448 SDValue AndCmp = DAG.getSetCC(getCurDebugLoc(),
1449 TLI.getSetCCResultType(AndOp.getValueType()),
Duncan Sands5480c042009-01-01 15:52:00 +00001450 AndOp, DAG.getConstant(0, TLI.getPointerTy()),
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001451 ISD::SETNE);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001452
1453 CurMBB->addSuccessor(B.TargetBB);
1454 CurMBB->addSuccessor(NextMBB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001455
Dale Johannesen66978ee2009-01-31 02:22:37 +00001456 SDValue BrAnd = DAG.getNode(ISD::BRCOND, getCurDebugLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001457 MVT::Other, getControlRoot(),
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001458 AndCmp, DAG.getBasicBlock(B.TargetBB));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001459
1460 // Set NextBlock to be the MBB immediately after the current one, if any.
1461 // This is used to avoid emitting unnecessary branches to the next block.
1462 MachineBasicBlock *NextBlock = 0;
1463 MachineFunction::iterator BBI = CurMBB;
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001464 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001465 NextBlock = BBI;
1466
Bill Wendling4533cac2010-01-28 21:51:40 +00001467 if (NextMBB != NextBlock)
Bill Wendling0777e922009-12-21 21:59:52 +00001468 BrAnd = DAG.getNode(ISD::BR, getCurDebugLoc(), MVT::Other, BrAnd,
1469 DAG.getBasicBlock(NextMBB));
Bill Wendling0777e922009-12-21 21:59:52 +00001470
Bill Wendling87710f02009-12-21 23:47:40 +00001471 DAG.setRoot(BrAnd);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001472}
1473
Dan Gohman2048b852009-11-23 18:04:58 +00001474void SelectionDAGBuilder::visitInvoke(InvokeInst &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001475 // Retrieve successors.
1476 MachineBasicBlock *Return = FuncInfo.MBBMap[I.getSuccessor(0)];
1477 MachineBasicBlock *LandingPad = FuncInfo.MBBMap[I.getSuccessor(1)];
1478
Gabor Greifb67e6b32009-01-15 11:10:44 +00001479 const Value *Callee(I.getCalledValue());
1480 if (isa<InlineAsm>(Callee))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001481 visitInlineAsm(&I);
1482 else
Gabor Greifb67e6b32009-01-15 11:10:44 +00001483 LowerCallTo(&I, getValue(Callee), false, LandingPad);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001484
1485 // If the value of the invoke is used outside of its defining block, make it
1486 // available as a virtual register.
Dan Gohmanad62f532009-04-23 23:13:24 +00001487 CopyToExportRegsIfNeeded(&I);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001488
1489 // Update successor info
1490 CurMBB->addSuccessor(Return);
1491 CurMBB->addSuccessor(LandingPad);
1492
1493 // Drop into normal successor.
Bill Wendling4533cac2010-01-28 21:51:40 +00001494 DAG.setRoot(DAG.getNode(ISD::BR, getCurDebugLoc(),
1495 MVT::Other, getControlRoot(),
1496 DAG.getBasicBlock(Return)));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001497}
1498
Dan Gohman2048b852009-11-23 18:04:58 +00001499void SelectionDAGBuilder::visitUnwind(UnwindInst &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001500}
1501
1502/// handleSmallSwitchCaseRange - Emit a series of specific tests (suitable for
1503/// small case ranges).
Dan Gohman2048b852009-11-23 18:04:58 +00001504bool SelectionDAGBuilder::handleSmallSwitchRange(CaseRec& CR,
1505 CaseRecVector& WorkList,
1506 Value* SV,
1507 MachineBasicBlock* Default) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001508 Case& BackCase = *(CR.Range.second-1);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001509
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001510 // Size is the number of Cases represented by this range.
Anton Korobeynikov23218582008-12-23 22:25:27 +00001511 size_t Size = CR.Range.second - CR.Range.first;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001512 if (Size > 3)
Anton Korobeynikov23218582008-12-23 22:25:27 +00001513 return false;
1514
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001515 // Get the MachineFunction which holds the current MBB. This is used when
1516 // inserting any additional MBBs necessary to represent the switch.
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001517 MachineFunction *CurMF = FuncInfo.MF;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001518
1519 // Figure out which block is immediately after the current one.
1520 MachineBasicBlock *NextBlock = 0;
1521 MachineFunction::iterator BBI = CR.CaseBB;
1522
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001523 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001524 NextBlock = BBI;
1525
1526 // TODO: If any two of the cases has the same destination, and if one value
1527 // is the same as the other, but has one bit unset that the other has set,
1528 // use bit manipulation to do two compares at once. For example:
1529 // "if (X == 6 || X == 4)" -> "if ((X|2) == 6)"
Anton Korobeynikov23218582008-12-23 22:25:27 +00001530
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001531 // Rearrange the case blocks so that the last one falls through if possible.
1532 if (NextBlock && Default != NextBlock && BackCase.BB != NextBlock) {
1533 // The last case block won't fall through into 'NextBlock' if we emit the
1534 // branches in this order. See if rearranging a case value would help.
1535 for (CaseItr I = CR.Range.first, E = CR.Range.second-1; I != E; ++I) {
1536 if (I->BB == NextBlock) {
1537 std::swap(*I, BackCase);
1538 break;
1539 }
1540 }
1541 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001542
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001543 // Create a CaseBlock record representing a conditional branch to
1544 // the Case's target mbb if the value being switched on SV is equal
1545 // to C.
1546 MachineBasicBlock *CurBlock = CR.CaseBB;
1547 for (CaseItr I = CR.Range.first, E = CR.Range.second; I != E; ++I) {
1548 MachineBasicBlock *FallThrough;
1549 if (I != E-1) {
1550 FallThrough = CurMF->CreateMachineBasicBlock(CurBlock->getBasicBlock());
1551 CurMF->insert(BBI, FallThrough);
Dan Gohman8e5c0da2009-04-09 02:33:36 +00001552
1553 // Put SV in a virtual register to make it available from the new blocks.
1554 ExportFromCurrentBlock(SV);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001555 } else {
1556 // If the last case doesn't match, go to the default block.
1557 FallThrough = Default;
1558 }
1559
1560 Value *RHS, *LHS, *MHS;
1561 ISD::CondCode CC;
1562 if (I->High == I->Low) {
1563 // This is just small small case range :) containing exactly 1 case
1564 CC = ISD::SETEQ;
1565 LHS = SV; RHS = I->High; MHS = NULL;
1566 } else {
1567 CC = ISD::SETLE;
1568 LHS = I->Low; MHS = SV; RHS = I->High;
1569 }
1570 CaseBlock CB(CC, LHS, RHS, MHS, I->BB, FallThrough, CurBlock);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001571
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001572 // If emitting the first comparison, just call visitSwitchCase to emit the
1573 // code into the current block. Otherwise, push the CaseBlock onto the
1574 // vector to be later processed by SDISel, and insert the node's MBB
1575 // before the next MBB.
1576 if (CurBlock == CurMBB)
1577 visitSwitchCase(CB);
1578 else
1579 SwitchCases.push_back(CB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001580
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001581 CurBlock = FallThrough;
1582 }
1583
1584 return true;
1585}
1586
1587static inline bool areJTsAllowed(const TargetLowering &TLI) {
1588 return !DisableJumpTables &&
Owen Anderson825b72b2009-08-11 20:47:22 +00001589 (TLI.isOperationLegalOrCustom(ISD::BR_JT, MVT::Other) ||
1590 TLI.isOperationLegalOrCustom(ISD::BRIND, MVT::Other));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001591}
Anton Korobeynikov23218582008-12-23 22:25:27 +00001592
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00001593static APInt ComputeRange(const APInt &First, const APInt &Last) {
1594 APInt LastExt(Last), FirstExt(First);
1595 uint32_t BitWidth = std::max(Last.getBitWidth(), First.getBitWidth()) + 1;
1596 LastExt.sext(BitWidth); FirstExt.sext(BitWidth);
1597 return (LastExt - FirstExt + 1ULL);
1598}
1599
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001600/// handleJTSwitchCase - Emit jumptable for current switch case range
Dan Gohman2048b852009-11-23 18:04:58 +00001601bool SelectionDAGBuilder::handleJTSwitchCase(CaseRec& CR,
1602 CaseRecVector& WorkList,
1603 Value* SV,
1604 MachineBasicBlock* Default) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001605 Case& FrontCase = *CR.Range.first;
1606 Case& BackCase = *(CR.Range.second-1);
1607
Chris Lattnere880efe2009-11-07 07:50:34 +00001608 const APInt &First = cast<ConstantInt>(FrontCase.Low)->getValue();
1609 const APInt &Last = cast<ConstantInt>(BackCase.High)->getValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001610
Chris Lattnere880efe2009-11-07 07:50:34 +00001611 APInt TSize(First.getBitWidth(), 0);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001612 for (CaseItr I = CR.Range.first, E = CR.Range.second;
1613 I!=E; ++I)
1614 TSize += I->size();
1615
Chris Lattnere880efe2009-11-07 07:50:34 +00001616 if (!areJTsAllowed(TLI) || TSize.ult(APInt(First.getBitWidth(), 4)))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001617 return false;
Anton Korobeynikov23218582008-12-23 22:25:27 +00001618
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00001619 APInt Range = ComputeRange(First, Last);
Chris Lattnere880efe2009-11-07 07:50:34 +00001620 double Density = TSize.roundToDouble() / Range.roundToDouble();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001621 if (Density < 0.4)
1622 return false;
1623
David Greene4b69d992010-01-05 01:24:57 +00001624 DEBUG(dbgs() << "Lowering jump table\n"
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00001625 << "First entry: " << First << ". Last entry: " << Last << '\n'
1626 << "Range: " << Range
1627 << "Size: " << TSize << ". Density: " << Density << "\n\n");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001628
1629 // Get the MachineFunction which holds the current MBB. This is used when
1630 // inserting any additional MBBs necessary to represent the switch.
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001631 MachineFunction *CurMF = FuncInfo.MF;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001632
1633 // Figure out which block is immediately after the current one.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001634 MachineFunction::iterator BBI = CR.CaseBB;
Duncan Sands51498522009-09-06 18:03:32 +00001635 ++BBI;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001636
1637 const BasicBlock *LLVMBB = CR.CaseBB->getBasicBlock();
1638
1639 // Create a new basic block to hold the code for loading the address
1640 // of the jump table, and jumping to it. Update successor information;
1641 // we will either branch to the default case for the switch, or the jump
1642 // table.
1643 MachineBasicBlock *JumpTableBB = CurMF->CreateMachineBasicBlock(LLVMBB);
1644 CurMF->insert(BBI, JumpTableBB);
1645 CR.CaseBB->addSuccessor(Default);
1646 CR.CaseBB->addSuccessor(JumpTableBB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001647
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001648 // Build a vector of destination BBs, corresponding to each target
1649 // of the jump table. If the value of the jump table slot corresponds to
1650 // a case statement, push the case's BB onto the vector, otherwise, push
1651 // the default BB.
1652 std::vector<MachineBasicBlock*> DestBBs;
Anton Korobeynikov23218582008-12-23 22:25:27 +00001653 APInt TEI = First;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001654 for (CaseItr I = CR.Range.first, E = CR.Range.second; I != E; ++TEI) {
Chris Lattner071c62f2010-01-25 23:26:13 +00001655 const APInt &Low = cast<ConstantInt>(I->Low)->getValue();
1656 const APInt &High = cast<ConstantInt>(I->High)->getValue();
Anton Korobeynikov23218582008-12-23 22:25:27 +00001657
1658 if (Low.sle(TEI) && TEI.sle(High)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001659 DestBBs.push_back(I->BB);
1660 if (TEI==High)
1661 ++I;
1662 } else {
1663 DestBBs.push_back(Default);
1664 }
1665 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001666
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001667 // Update successor info. Add one edge to each unique successor.
Anton Korobeynikov23218582008-12-23 22:25:27 +00001668 BitVector SuccsHandled(CR.CaseBB->getParent()->getNumBlockIDs());
1669 for (std::vector<MachineBasicBlock*>::iterator I = DestBBs.begin(),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001670 E = DestBBs.end(); I != E; ++I) {
1671 if (!SuccsHandled[(*I)->getNumber()]) {
1672 SuccsHandled[(*I)->getNumber()] = true;
1673 JumpTableBB->addSuccessor(*I);
1674 }
1675 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001676
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001677 // Create a jump table index for this jump table, or return an existing
1678 // one.
Chris Lattner071c62f2010-01-25 23:26:13 +00001679 unsigned JTEncoding = TLI.getJumpTableEncoding();
1680 unsigned JTI = CurMF->getOrCreateJumpTableInfo(JTEncoding)
1681 ->getJumpTableIndex(DestBBs);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001682
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001683 // Set the jump table information so that we can codegen it as a second
1684 // MachineBasicBlock
1685 JumpTable JT(-1U, JTI, JumpTableBB, Default);
1686 JumpTableHeader JTH(First, Last, SV, CR.CaseBB, (CR.CaseBB == CurMBB));
1687 if (CR.CaseBB == CurMBB)
1688 visitJumpTableHeader(JT, JTH);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001689
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001690 JTCases.push_back(JumpTableBlock(JTH, JT));
1691
1692 return true;
1693}
1694
1695/// handleBTSplitSwitchCase - emit comparison and split binary search tree into
1696/// 2 subtrees.
Dan Gohman2048b852009-11-23 18:04:58 +00001697bool SelectionDAGBuilder::handleBTSplitSwitchCase(CaseRec& CR,
1698 CaseRecVector& WorkList,
1699 Value* SV,
1700 MachineBasicBlock* Default) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001701 // Get the MachineFunction which holds the current MBB. This is used when
1702 // inserting any additional MBBs necessary to represent the switch.
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001703 MachineFunction *CurMF = FuncInfo.MF;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001704
1705 // Figure out which block is immediately after the current one.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001706 MachineFunction::iterator BBI = CR.CaseBB;
Duncan Sands51498522009-09-06 18:03:32 +00001707 ++BBI;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001708
1709 Case& FrontCase = *CR.Range.first;
1710 Case& BackCase = *(CR.Range.second-1);
1711 const BasicBlock *LLVMBB = CR.CaseBB->getBasicBlock();
1712
1713 // Size is the number of Cases represented by this range.
1714 unsigned Size = CR.Range.second - CR.Range.first;
1715
Chris Lattnere880efe2009-11-07 07:50:34 +00001716 const APInt &First = cast<ConstantInt>(FrontCase.Low)->getValue();
1717 const APInt &Last = cast<ConstantInt>(BackCase.High)->getValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001718 double FMetric = 0;
1719 CaseItr Pivot = CR.Range.first + Size/2;
1720
1721 // Select optimal pivot, maximizing sum density of LHS and RHS. This will
1722 // (heuristically) allow us to emit JumpTable's later.
Chris Lattnere880efe2009-11-07 07:50:34 +00001723 APInt TSize(First.getBitWidth(), 0);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001724 for (CaseItr I = CR.Range.first, E = CR.Range.second;
1725 I!=E; ++I)
1726 TSize += I->size();
1727
Chris Lattnere880efe2009-11-07 07:50:34 +00001728 APInt LSize = FrontCase.size();
1729 APInt RSize = TSize-LSize;
David Greene4b69d992010-01-05 01:24:57 +00001730 DEBUG(dbgs() << "Selecting best pivot: \n"
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00001731 << "First: " << First << ", Last: " << Last <<'\n'
1732 << "LSize: " << LSize << ", RSize: " << RSize << '\n');
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001733 for (CaseItr I = CR.Range.first, J=I+1, E = CR.Range.second;
1734 J!=E; ++I, ++J) {
Chris Lattnere880efe2009-11-07 07:50:34 +00001735 const APInt &LEnd = cast<ConstantInt>(I->High)->getValue();
1736 const APInt &RBegin = cast<ConstantInt>(J->Low)->getValue();
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00001737 APInt Range = ComputeRange(LEnd, RBegin);
1738 assert((Range - 2ULL).isNonNegative() &&
1739 "Invalid case distance");
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00001740 double LDensity = (double)LSize.roundToDouble() /
Chris Lattnere880efe2009-11-07 07:50:34 +00001741 (LEnd - First + 1ULL).roundToDouble();
1742 double RDensity = (double)RSize.roundToDouble() /
1743 (Last - RBegin + 1ULL).roundToDouble();
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00001744 double Metric = Range.logBase2()*(LDensity+RDensity);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001745 // Should always split in some non-trivial place
David Greene4b69d992010-01-05 01:24:57 +00001746 DEBUG(dbgs() <<"=>Step\n"
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00001747 << "LEnd: " << LEnd << ", RBegin: " << RBegin << '\n'
1748 << "LDensity: " << LDensity
1749 << ", RDensity: " << RDensity << '\n'
1750 << "Metric: " << Metric << '\n');
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001751 if (FMetric < Metric) {
1752 Pivot = J;
1753 FMetric = Metric;
David Greene4b69d992010-01-05 01:24:57 +00001754 DEBUG(dbgs() << "Current metric set to: " << FMetric << '\n');
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001755 }
1756
1757 LSize += J->size();
1758 RSize -= J->size();
1759 }
1760 if (areJTsAllowed(TLI)) {
1761 // If our case is dense we *really* should handle it earlier!
1762 assert((FMetric > 0) && "Should handle dense range earlier!");
1763 } else {
1764 Pivot = CR.Range.first + Size/2;
1765 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001766
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001767 CaseRange LHSR(CR.Range.first, Pivot);
1768 CaseRange RHSR(Pivot, CR.Range.second);
1769 Constant *C = Pivot->Low;
1770 MachineBasicBlock *FalseBB = 0, *TrueBB = 0;
Anton Korobeynikov23218582008-12-23 22:25:27 +00001771
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001772 // We know that we branch to the LHS if the Value being switched on is
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001773 // less than the Pivot value, C. We use this to optimize our binary
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001774 // tree a bit, by recognizing that if SV is greater than or equal to the
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001775 // LHS's Case Value, and that Case Value is exactly one less than the
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001776 // Pivot's Value, then we can branch directly to the LHS's Target,
1777 // rather than creating a leaf node for it.
1778 if ((LHSR.second - LHSR.first) == 1 &&
1779 LHSR.first->High == CR.GE &&
Anton Korobeynikov23218582008-12-23 22:25:27 +00001780 cast<ConstantInt>(C)->getValue() ==
1781 (cast<ConstantInt>(CR.GE)->getValue() + 1LL)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001782 TrueBB = LHSR.first->BB;
1783 } else {
1784 TrueBB = CurMF->CreateMachineBasicBlock(LLVMBB);
1785 CurMF->insert(BBI, TrueBB);
1786 WorkList.push_back(CaseRec(TrueBB, C, CR.GE, LHSR));
Dan Gohman8e5c0da2009-04-09 02:33:36 +00001787
1788 // Put SV in a virtual register to make it available from the new blocks.
1789 ExportFromCurrentBlock(SV);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001790 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001791
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001792 // Similar to the optimization above, if the Value being switched on is
1793 // known to be less than the Constant CR.LT, and the current Case Value
1794 // is CR.LT - 1, then we can branch directly to the target block for
1795 // the current Case Value, rather than emitting a RHS leaf node for it.
1796 if ((RHSR.second - RHSR.first) == 1 && CR.LT &&
Anton Korobeynikov23218582008-12-23 22:25:27 +00001797 cast<ConstantInt>(RHSR.first->Low)->getValue() ==
1798 (cast<ConstantInt>(CR.LT)->getValue() - 1LL)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001799 FalseBB = RHSR.first->BB;
1800 } else {
1801 FalseBB = CurMF->CreateMachineBasicBlock(LLVMBB);
1802 CurMF->insert(BBI, FalseBB);
1803 WorkList.push_back(CaseRec(FalseBB,CR.LT,C,RHSR));
Dan Gohman8e5c0da2009-04-09 02:33:36 +00001804
1805 // Put SV in a virtual register to make it available from the new blocks.
1806 ExportFromCurrentBlock(SV);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001807 }
1808
1809 // Create a CaseBlock record representing a conditional branch to
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001810 // the LHS node if the value being switched on SV is less than C.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001811 // Otherwise, branch to LHS.
1812 CaseBlock CB(ISD::SETLT, SV, C, NULL, TrueBB, FalseBB, CR.CaseBB);
1813
1814 if (CR.CaseBB == CurMBB)
1815 visitSwitchCase(CB);
1816 else
1817 SwitchCases.push_back(CB);
1818
1819 return true;
1820}
1821
1822/// handleBitTestsSwitchCase - if current case range has few destination and
1823/// range span less, than machine word bitwidth, encode case range into series
1824/// of masks and emit bit tests with these masks.
Dan Gohman2048b852009-11-23 18:04:58 +00001825bool SelectionDAGBuilder::handleBitTestsSwitchCase(CaseRec& CR,
1826 CaseRecVector& WorkList,
1827 Value* SV,
1828 MachineBasicBlock* Default){
Owen Andersone50ed302009-08-10 22:56:29 +00001829 EVT PTy = TLI.getPointerTy();
Owen Anderson77547be2009-08-10 18:56:59 +00001830 unsigned IntPtrBits = PTy.getSizeInBits();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001831
1832 Case& FrontCase = *CR.Range.first;
1833 Case& BackCase = *(CR.Range.second-1);
1834
1835 // Get the MachineFunction which holds the current MBB. This is used when
1836 // inserting any additional MBBs necessary to represent the switch.
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001837 MachineFunction *CurMF = FuncInfo.MF;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001838
Anton Korobeynikovd34167a2009-05-08 18:51:34 +00001839 // If target does not have legal shift left, do not emit bit tests at all.
1840 if (!TLI.isOperationLegal(ISD::SHL, TLI.getPointerTy()))
1841 return false;
1842
Anton Korobeynikov23218582008-12-23 22:25:27 +00001843 size_t numCmps = 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001844 for (CaseItr I = CR.Range.first, E = CR.Range.second;
1845 I!=E; ++I) {
1846 // Single case counts one, case range - two.
Anton Korobeynikov23218582008-12-23 22:25:27 +00001847 numCmps += (I->Low == I->High ? 1 : 2);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001848 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001849
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001850 // Count unique destinations
1851 SmallSet<MachineBasicBlock*, 4> Dests;
1852 for (CaseItr I = CR.Range.first, E = CR.Range.second; I!=E; ++I) {
1853 Dests.insert(I->BB);
1854 if (Dests.size() > 3)
1855 // Don't bother the code below, if there are too much unique destinations
1856 return false;
1857 }
David Greene4b69d992010-01-05 01:24:57 +00001858 DEBUG(dbgs() << "Total number of unique destinations: "
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00001859 << Dests.size() << '\n'
1860 << "Total number of comparisons: " << numCmps << '\n');
Anton Korobeynikov23218582008-12-23 22:25:27 +00001861
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001862 // Compute span of values.
Anton Korobeynikov23218582008-12-23 22:25:27 +00001863 const APInt& minValue = cast<ConstantInt>(FrontCase.Low)->getValue();
1864 const APInt& maxValue = cast<ConstantInt>(BackCase.High)->getValue();
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00001865 APInt cmpRange = maxValue - minValue;
1866
David Greene4b69d992010-01-05 01:24:57 +00001867 DEBUG(dbgs() << "Compare range: " << cmpRange << '\n'
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00001868 << "Low bound: " << minValue << '\n'
1869 << "High bound: " << maxValue << '\n');
Anton Korobeynikov23218582008-12-23 22:25:27 +00001870
1871 if (cmpRange.uge(APInt(cmpRange.getBitWidth(), IntPtrBits)) ||
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001872 (!(Dests.size() == 1 && numCmps >= 3) &&
1873 !(Dests.size() == 2 && numCmps >= 5) &&
1874 !(Dests.size() >= 3 && numCmps >= 6)))
1875 return false;
Anton Korobeynikov23218582008-12-23 22:25:27 +00001876
David Greene4b69d992010-01-05 01:24:57 +00001877 DEBUG(dbgs() << "Emitting bit tests\n");
Anton Korobeynikov23218582008-12-23 22:25:27 +00001878 APInt lowBound = APInt::getNullValue(cmpRange.getBitWidth());
1879
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001880 // Optimize the case where all the case values fit in a
1881 // word without having to subtract minValue. In this case,
1882 // we can optimize away the subtraction.
Anton Korobeynikov23218582008-12-23 22:25:27 +00001883 if (minValue.isNonNegative() &&
1884 maxValue.slt(APInt(maxValue.getBitWidth(), IntPtrBits))) {
1885 cmpRange = maxValue;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001886 } else {
Anton Korobeynikov23218582008-12-23 22:25:27 +00001887 lowBound = minValue;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001888 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001889
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001890 CaseBitsVector CasesBits;
1891 unsigned i, count = 0;
1892
1893 for (CaseItr I = CR.Range.first, E = CR.Range.second; I!=E; ++I) {
1894 MachineBasicBlock* Dest = I->BB;
1895 for (i = 0; i < count; ++i)
1896 if (Dest == CasesBits[i].BB)
1897 break;
Anton Korobeynikov23218582008-12-23 22:25:27 +00001898
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001899 if (i == count) {
1900 assert((count < 3) && "Too much destinations to test!");
1901 CasesBits.push_back(CaseBits(0, Dest, 0));
1902 count++;
1903 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001904
1905 const APInt& lowValue = cast<ConstantInt>(I->Low)->getValue();
1906 const APInt& highValue = cast<ConstantInt>(I->High)->getValue();
1907
1908 uint64_t lo = (lowValue - lowBound).getZExtValue();
1909 uint64_t hi = (highValue - lowBound).getZExtValue();
1910
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001911 for (uint64_t j = lo; j <= hi; j++) {
1912 CasesBits[i].Mask |= 1ULL << j;
1913 CasesBits[i].Bits++;
1914 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001915
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001916 }
1917 std::sort(CasesBits.begin(), CasesBits.end(), CaseBitsCmp());
Anton Korobeynikov23218582008-12-23 22:25:27 +00001918
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001919 BitTestInfo BTC;
1920
1921 // Figure out which block is immediately after the current one.
1922 MachineFunction::iterator BBI = CR.CaseBB;
1923 ++BBI;
1924
1925 const BasicBlock *LLVMBB = CR.CaseBB->getBasicBlock();
1926
David Greene4b69d992010-01-05 01:24:57 +00001927 DEBUG(dbgs() << "Cases:\n");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001928 for (unsigned i = 0, e = CasesBits.size(); i!=e; ++i) {
David Greene4b69d992010-01-05 01:24:57 +00001929 DEBUG(dbgs() << "Mask: " << CasesBits[i].Mask
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00001930 << ", Bits: " << CasesBits[i].Bits
1931 << ", BB: " << CasesBits[i].BB << '\n');
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001932
1933 MachineBasicBlock *CaseBB = CurMF->CreateMachineBasicBlock(LLVMBB);
1934 CurMF->insert(BBI, CaseBB);
1935 BTC.push_back(BitTestCase(CasesBits[i].Mask,
1936 CaseBB,
1937 CasesBits[i].BB));
Dan Gohman8e5c0da2009-04-09 02:33:36 +00001938
1939 // Put SV in a virtual register to make it available from the new blocks.
1940 ExportFromCurrentBlock(SV);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001941 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001942
1943 BitTestBlock BTB(lowBound, cmpRange, SV,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001944 -1U, (CR.CaseBB == CurMBB),
1945 CR.CaseBB, Default, BTC);
1946
1947 if (CR.CaseBB == CurMBB)
1948 visitBitTestHeader(BTB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001949
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001950 BitTestCases.push_back(BTB);
1951
1952 return true;
1953}
1954
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001955/// Clusterify - Transform simple list of Cases into list of CaseRange's
Dan Gohman2048b852009-11-23 18:04:58 +00001956size_t SelectionDAGBuilder::Clusterify(CaseVector& Cases,
1957 const SwitchInst& SI) {
Anton Korobeynikov23218582008-12-23 22:25:27 +00001958 size_t numCmps = 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001959
1960 // Start with "simple" cases
Anton Korobeynikov23218582008-12-23 22:25:27 +00001961 for (size_t i = 1; i < SI.getNumSuccessors(); ++i) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001962 MachineBasicBlock *SMBB = FuncInfo.MBBMap[SI.getSuccessor(i)];
1963 Cases.push_back(Case(SI.getSuccessorValue(i),
1964 SI.getSuccessorValue(i),
1965 SMBB));
1966 }
1967 std::sort(Cases.begin(), Cases.end(), CaseCmp());
1968
1969 // Merge case into clusters
Anton Korobeynikov23218582008-12-23 22:25:27 +00001970 if (Cases.size() >= 2)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001971 // Must recompute end() each iteration because it may be
1972 // invalidated by erase if we hold on to it
Anton Korobeynikov23218582008-12-23 22:25:27 +00001973 for (CaseItr I = Cases.begin(), J = ++(Cases.begin()); J != Cases.end(); ) {
1974 const APInt& nextValue = cast<ConstantInt>(J->Low)->getValue();
1975 const APInt& currentValue = cast<ConstantInt>(I->High)->getValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001976 MachineBasicBlock* nextBB = J->BB;
1977 MachineBasicBlock* currentBB = I->BB;
1978
1979 // If the two neighboring cases go to the same destination, merge them
1980 // into a single case.
Anton Korobeynikov23218582008-12-23 22:25:27 +00001981 if ((nextValue - currentValue == 1) && (currentBB == nextBB)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001982 I->High = J->High;
1983 J = Cases.erase(J);
1984 } else {
1985 I = J++;
1986 }
1987 }
1988
1989 for (CaseItr I=Cases.begin(), E=Cases.end(); I!=E; ++I, ++numCmps) {
1990 if (I->Low != I->High)
1991 // A range counts double, since it requires two compares.
1992 ++numCmps;
1993 }
1994
1995 return numCmps;
1996}
1997
Dan Gohman2048b852009-11-23 18:04:58 +00001998void SelectionDAGBuilder::visitSwitch(SwitchInst &SI) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001999 // Figure out which block is immediately after the current one.
2000 MachineBasicBlock *NextBlock = 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002001 MachineBasicBlock *Default = FuncInfo.MBBMap[SI.getDefaultDest()];
2002
2003 // If there is only the default destination, branch to it if it is not the
2004 // next basic block. Otherwise, just fall through.
2005 if (SI.getNumOperands() == 2) {
2006 // Update machine-CFG edges.
2007
2008 // If this is not a fall-through branch, emit the branch.
2009 CurMBB->addSuccessor(Default);
Bill Wendling4533cac2010-01-28 21:51:40 +00002010 if (Default != NextBlock)
2011 DAG.setRoot(DAG.getNode(ISD::BR, getCurDebugLoc(),
2012 MVT::Other, getControlRoot(),
2013 DAG.getBasicBlock(Default)));
Bill Wendling49fcff82009-12-21 22:30:11 +00002014
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002015 return;
2016 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002017
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002018 // If there are any non-default case statements, create a vector of Cases
2019 // representing each one, and sort the vector so that we can efficiently
2020 // create a binary search tree from them.
2021 CaseVector Cases;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002022 size_t numCmps = Clusterify(Cases, SI);
David Greene4b69d992010-01-05 01:24:57 +00002023 DEBUG(dbgs() << "Clusterify finished. Total clusters: " << Cases.size()
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00002024 << ". Total compares: " << numCmps << '\n');
Devang Patel8a84e442009-01-05 17:31:22 +00002025 numCmps = 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002026
2027 // Get the Value to be switched on and default basic blocks, which will be
2028 // inserted into CaseBlock records, representing basic blocks in the binary
2029 // search tree.
2030 Value *SV = SI.getOperand(0);
2031
2032 // Push the initial CaseRec onto the worklist
2033 CaseRecVector WorkList;
2034 WorkList.push_back(CaseRec(CurMBB,0,0,CaseRange(Cases.begin(),Cases.end())));
2035
2036 while (!WorkList.empty()) {
2037 // Grab a record representing a case range to process off the worklist
2038 CaseRec CR = WorkList.back();
2039 WorkList.pop_back();
2040
2041 if (handleBitTestsSwitchCase(CR, WorkList, SV, Default))
2042 continue;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002043
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002044 // If the range has few cases (two or less) emit a series of specific
2045 // tests.
2046 if (handleSmallSwitchRange(CR, WorkList, SV, Default))
2047 continue;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002048
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00002049 // If the switch has more than 5 blocks, and at least 40% dense, and the
2050 // target supports indirect branches, then emit a jump table rather than
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002051 // lowering the switch to a binary tree of conditional branches.
2052 if (handleJTSwitchCase(CR, WorkList, SV, Default))
2053 continue;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002054
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002055 // Emit binary tree. We need to pick a pivot, and push left and right ranges
2056 // onto the worklist. Leafs are handled via handleSmallSwitchRange() call.
2057 handleBTSplitSwitchCase(CR, WorkList, SV, Default);
2058 }
2059}
2060
Dan Gohman2048b852009-11-23 18:04:58 +00002061void SelectionDAGBuilder::visitIndirectBr(IndirectBrInst &I) {
Jakob Stoklund Olesen598b24c2010-02-11 00:34:18 +00002062 // Update machine-CFG edges with unique successors.
Jakob Stoklund Olesenb5b90ed2010-02-11 18:06:56 +00002063 SmallVector<BasicBlock*, 32> succs;
Jakob Stoklund Olesen598b24c2010-02-11 00:34:18 +00002064 succs.reserve(I.getNumSuccessors());
Dan Gohmaneef55dc2009-10-27 22:10:34 +00002065 for (unsigned i = 0, e = I.getNumSuccessors(); i != e; ++i)
Jakob Stoklund Olesen598b24c2010-02-11 00:34:18 +00002066 succs.push_back(I.getSuccessor(i));
Jakob Stoklund Olesenb5b90ed2010-02-11 18:06:56 +00002067 array_pod_sort(succs.begin(), succs.end());
Jakob Stoklund Olesen598b24c2010-02-11 00:34:18 +00002068 succs.erase(std::unique(succs.begin(), succs.end()), succs.end());
2069 for (unsigned i = 0, e = succs.size(); i != e; ++i)
2070 CurMBB->addSuccessor(FuncInfo.MBBMap[succs[i]]);
Dan Gohmaneef55dc2009-10-27 22:10:34 +00002071
Bill Wendling4533cac2010-01-28 21:51:40 +00002072 DAG.setRoot(DAG.getNode(ISD::BRIND, getCurDebugLoc(),
2073 MVT::Other, getControlRoot(),
2074 getValue(I.getAddress())));
Bill Wendling49fcff82009-12-21 22:30:11 +00002075}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002076
Dan Gohman2048b852009-11-23 18:04:58 +00002077void SelectionDAGBuilder::visitFSub(User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002078 // -0.0 - X --> fneg
2079 const Type *Ty = I.getType();
Duncan Sands1df98592010-02-16 11:11:14 +00002080 if (Ty->isVectorTy()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002081 if (ConstantVector *CV = dyn_cast<ConstantVector>(I.getOperand(0))) {
2082 const VectorType *DestTy = cast<VectorType>(I.getType());
2083 const Type *ElTy = DestTy->getElementType();
Dan Gohmanae3a0be2009-06-04 22:49:04 +00002084 unsigned VL = DestTy->getNumElements();
Owen Anderson6f83c9c2009-07-27 20:59:43 +00002085 std::vector<Constant*> NZ(VL, ConstantFP::getNegativeZero(ElTy));
Owen Andersonaf7ec972009-07-28 21:19:26 +00002086 Constant *CNZ = ConstantVector::get(&NZ[0], NZ.size());
Dan Gohmanae3a0be2009-06-04 22:49:04 +00002087 if (CV == CNZ) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002088 SDValue Op2 = getValue(I.getOperand(1));
Bill Wendling4533cac2010-01-28 21:51:40 +00002089 setValue(&I, DAG.getNode(ISD::FNEG, getCurDebugLoc(),
2090 Op2.getValueType(), Op2));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002091 return;
2092 }
Dan Gohmanae3a0be2009-06-04 22:49:04 +00002093 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002094 }
Bill Wendling49fcff82009-12-21 22:30:11 +00002095
Dan Gohmanae3a0be2009-06-04 22:49:04 +00002096 if (ConstantFP *CFP = dyn_cast<ConstantFP>(I.getOperand(0)))
Owen Anderson6f83c9c2009-07-27 20:59:43 +00002097 if (CFP->isExactlyValue(ConstantFP::getNegativeZero(Ty)->getValueAPF())) {
Dan Gohmanae3a0be2009-06-04 22:49:04 +00002098 SDValue Op2 = getValue(I.getOperand(1));
Bill Wendling4533cac2010-01-28 21:51:40 +00002099 setValue(&I, DAG.getNode(ISD::FNEG, getCurDebugLoc(),
2100 Op2.getValueType(), Op2));
Dan Gohmanae3a0be2009-06-04 22:49:04 +00002101 return;
2102 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002103
Dan Gohmanae3a0be2009-06-04 22:49:04 +00002104 visitBinary(I, ISD::FSUB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002105}
2106
Dan Gohman2048b852009-11-23 18:04:58 +00002107void SelectionDAGBuilder::visitBinary(User &I, unsigned OpCode) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002108 SDValue Op1 = getValue(I.getOperand(0));
2109 SDValue Op2 = getValue(I.getOperand(1));
Bill Wendling4533cac2010-01-28 21:51:40 +00002110 setValue(&I, DAG.getNode(OpCode, getCurDebugLoc(),
2111 Op1.getValueType(), Op1, Op2));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002112}
2113
Dan Gohman2048b852009-11-23 18:04:58 +00002114void SelectionDAGBuilder::visitShift(User &I, unsigned Opcode) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002115 SDValue Op1 = getValue(I.getOperand(0));
2116 SDValue Op2 = getValue(I.getOperand(1));
Duncan Sands1df98592010-02-16 11:11:14 +00002117 if (!I.getType()->isVectorTy() &&
Dan Gohman57fc82d2009-04-09 03:51:29 +00002118 Op2.getValueType() != TLI.getShiftAmountTy()) {
2119 // If the operand is smaller than the shift count type, promote it.
Owen Andersone50ed302009-08-10 22:56:29 +00002120 EVT PTy = TLI.getPointerTy();
2121 EVT STy = TLI.getShiftAmountTy();
Owen Anderson77547be2009-08-10 18:56:59 +00002122 if (STy.bitsGT(Op2.getValueType()))
Dan Gohman57fc82d2009-04-09 03:51:29 +00002123 Op2 = DAG.getNode(ISD::ANY_EXTEND, getCurDebugLoc(),
2124 TLI.getShiftAmountTy(), Op2);
2125 // If the operand is larger than the shift count type but the shift
2126 // count type has enough bits to represent any shift value, truncate
2127 // it now. This is a common case and it exposes the truncate to
2128 // optimization early.
Owen Anderson77547be2009-08-10 18:56:59 +00002129 else if (STy.getSizeInBits() >=
Dan Gohman57fc82d2009-04-09 03:51:29 +00002130 Log2_32_Ceil(Op2.getValueType().getSizeInBits()))
2131 Op2 = DAG.getNode(ISD::TRUNCATE, getCurDebugLoc(),
2132 TLI.getShiftAmountTy(), Op2);
2133 // Otherwise we'll need to temporarily settle for some other
2134 // convenient type; type legalization will make adjustments as
2135 // needed.
Owen Anderson77547be2009-08-10 18:56:59 +00002136 else if (PTy.bitsLT(Op2.getValueType()))
Scott Michelfdc40a02009-02-17 22:15:04 +00002137 Op2 = DAG.getNode(ISD::TRUNCATE, getCurDebugLoc(),
Duncan Sands92abc622009-01-31 15:50:11 +00002138 TLI.getPointerTy(), Op2);
Owen Anderson77547be2009-08-10 18:56:59 +00002139 else if (PTy.bitsGT(Op2.getValueType()))
Scott Michelfdc40a02009-02-17 22:15:04 +00002140 Op2 = DAG.getNode(ISD::ANY_EXTEND, getCurDebugLoc(),
Duncan Sands92abc622009-01-31 15:50:11 +00002141 TLI.getPointerTy(), Op2);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002142 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002143
Bill Wendling4533cac2010-01-28 21:51:40 +00002144 setValue(&I, DAG.getNode(Opcode, getCurDebugLoc(),
2145 Op1.getValueType(), Op1, Op2));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002146}
2147
Dan Gohman2048b852009-11-23 18:04:58 +00002148void SelectionDAGBuilder::visitICmp(User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002149 ICmpInst::Predicate predicate = ICmpInst::BAD_ICMP_PREDICATE;
2150 if (ICmpInst *IC = dyn_cast<ICmpInst>(&I))
2151 predicate = IC->getPredicate();
2152 else if (ConstantExpr *IC = dyn_cast<ConstantExpr>(&I))
2153 predicate = ICmpInst::Predicate(IC->getPredicate());
2154 SDValue Op1 = getValue(I.getOperand(0));
2155 SDValue Op2 = getValue(I.getOperand(1));
Dan Gohman8c1a6ca2008-10-17 18:18:45 +00002156 ISD::CondCode Opcode = getICmpCondCode(predicate);
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002157
Owen Andersone50ed302009-08-10 22:56:29 +00002158 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002159 setValue(&I, DAG.getSetCC(getCurDebugLoc(), DestVT, Op1, Op2, Opcode));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002160}
2161
Dan Gohman2048b852009-11-23 18:04:58 +00002162void SelectionDAGBuilder::visitFCmp(User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002163 FCmpInst::Predicate predicate = FCmpInst::BAD_FCMP_PREDICATE;
2164 if (FCmpInst *FC = dyn_cast<FCmpInst>(&I))
2165 predicate = FC->getPredicate();
2166 else if (ConstantExpr *FC = dyn_cast<ConstantExpr>(&I))
2167 predicate = FCmpInst::Predicate(FC->getPredicate());
2168 SDValue Op1 = getValue(I.getOperand(0));
2169 SDValue Op2 = getValue(I.getOperand(1));
Dan Gohman8c1a6ca2008-10-17 18:18:45 +00002170 ISD::CondCode Condition = getFCmpCondCode(predicate);
Owen Andersone50ed302009-08-10 22:56:29 +00002171 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002172 setValue(&I, DAG.getSetCC(getCurDebugLoc(), DestVT, Op1, Op2, Condition));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002173}
2174
Dan Gohman2048b852009-11-23 18:04:58 +00002175void SelectionDAGBuilder::visitSelect(User &I) {
Owen Andersone50ed302009-08-10 22:56:29 +00002176 SmallVector<EVT, 4> ValueVTs;
Dan Gohman7ea1ca62008-10-21 20:00:42 +00002177 ComputeValueVTs(TLI, I.getType(), ValueVTs);
2178 unsigned NumValues = ValueVTs.size();
Bill Wendling49fcff82009-12-21 22:30:11 +00002179 if (NumValues == 0) return;
Dan Gohman7ea1ca62008-10-21 20:00:42 +00002180
Bill Wendling49fcff82009-12-21 22:30:11 +00002181 SmallVector<SDValue, 4> Values(NumValues);
2182 SDValue Cond = getValue(I.getOperand(0));
2183 SDValue TrueVal = getValue(I.getOperand(1));
2184 SDValue FalseVal = getValue(I.getOperand(2));
Dan Gohman7ea1ca62008-10-21 20:00:42 +00002185
Bill Wendling4533cac2010-01-28 21:51:40 +00002186 for (unsigned i = 0; i != NumValues; ++i)
Bill Wendling49fcff82009-12-21 22:30:11 +00002187 Values[i] = DAG.getNode(ISD::SELECT, getCurDebugLoc(),
2188 TrueVal.getNode()->getValueType(i), Cond,
2189 SDValue(TrueVal.getNode(),
2190 TrueVal.getResNo() + i),
2191 SDValue(FalseVal.getNode(),
2192 FalseVal.getResNo() + i));
2193
Bill Wendling4533cac2010-01-28 21:51:40 +00002194 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
2195 DAG.getVTList(&ValueVTs[0], NumValues),
2196 &Values[0], NumValues));
Bill Wendling49fcff82009-12-21 22:30:11 +00002197}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002198
Dan Gohman2048b852009-11-23 18:04:58 +00002199void SelectionDAGBuilder::visitTrunc(User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002200 // TruncInst cannot be a no-op cast because sizeof(src) > sizeof(dest).
2201 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002202 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002203 setValue(&I, DAG.getNode(ISD::TRUNCATE, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002204}
2205
Dan Gohman2048b852009-11-23 18:04:58 +00002206void SelectionDAGBuilder::visitZExt(User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002207 // ZExt cannot be a no-op cast because sizeof(src) < sizeof(dest).
2208 // ZExt also can't be a cast to bool for same reason. So, nothing much to do
2209 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002210 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002211 setValue(&I, DAG.getNode(ISD::ZERO_EXTEND, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002212}
2213
Dan Gohman2048b852009-11-23 18:04:58 +00002214void SelectionDAGBuilder::visitSExt(User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002215 // SExt cannot be a no-op cast because sizeof(src) < sizeof(dest).
2216 // SExt also can't be a cast to bool for same reason. So, nothing much to do
2217 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002218 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002219 setValue(&I, DAG.getNode(ISD::SIGN_EXTEND, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002220}
2221
Dan Gohman2048b852009-11-23 18:04:58 +00002222void SelectionDAGBuilder::visitFPTrunc(User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002223 // FPTrunc is never a no-op cast, no need to check
2224 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002225 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002226 setValue(&I, DAG.getNode(ISD::FP_ROUND, getCurDebugLoc(),
2227 DestVT, N, DAG.getIntPtrConstant(0)));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002228}
2229
Dan Gohman2048b852009-11-23 18:04:58 +00002230void SelectionDAGBuilder::visitFPExt(User &I){
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002231 // FPTrunc is never a no-op cast, no need to check
2232 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002233 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002234 setValue(&I, DAG.getNode(ISD::FP_EXTEND, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002235}
2236
Dan Gohman2048b852009-11-23 18:04:58 +00002237void SelectionDAGBuilder::visitFPToUI(User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002238 // FPToUI is never a no-op cast, no need to check
2239 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002240 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002241 setValue(&I, DAG.getNode(ISD::FP_TO_UINT, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002242}
2243
Dan Gohman2048b852009-11-23 18:04:58 +00002244void SelectionDAGBuilder::visitFPToSI(User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002245 // FPToSI is never a no-op cast, no need to check
2246 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002247 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002248 setValue(&I, DAG.getNode(ISD::FP_TO_SINT, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002249}
2250
Dan Gohman2048b852009-11-23 18:04:58 +00002251void SelectionDAGBuilder::visitUIToFP(User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002252 // UIToFP is never a no-op cast, no need to check
2253 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002254 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002255 setValue(&I, DAG.getNode(ISD::UINT_TO_FP, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002256}
2257
Dan Gohman2048b852009-11-23 18:04:58 +00002258void SelectionDAGBuilder::visitSIToFP(User &I){
Bill Wendling181b6272008-10-19 20:34:04 +00002259 // SIToFP is never a no-op cast, no need to check
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002260 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002261 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002262 setValue(&I, DAG.getNode(ISD::SINT_TO_FP, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002263}
2264
Dan Gohman2048b852009-11-23 18:04:58 +00002265void SelectionDAGBuilder::visitPtrToInt(User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002266 // What to do depends on the size of the integer and the size of the pointer.
2267 // We can either truncate, zero extend, or no-op, accordingly.
2268 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002269 EVT SrcVT = N.getValueType();
2270 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002271 setValue(&I, DAG.getZExtOrTrunc(N, getCurDebugLoc(), DestVT));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002272}
2273
Dan Gohman2048b852009-11-23 18:04:58 +00002274void SelectionDAGBuilder::visitIntToPtr(User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002275 // What to do depends on the size of the integer and the size of the pointer.
2276 // We can either truncate, zero extend, or no-op, accordingly.
2277 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002278 EVT SrcVT = N.getValueType();
2279 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002280 setValue(&I, DAG.getZExtOrTrunc(N, getCurDebugLoc(), DestVT));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002281}
2282
Dan Gohman2048b852009-11-23 18:04:58 +00002283void SelectionDAGBuilder::visitBitCast(User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002284 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002285 EVT DestVT = TLI.getValueType(I.getType());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002286
Bill Wendling49fcff82009-12-21 22:30:11 +00002287 // BitCast assures us that source and destination are the same size so this is
2288 // either a BIT_CONVERT or a no-op.
Bill Wendling4533cac2010-01-28 21:51:40 +00002289 if (DestVT != N.getValueType())
2290 setValue(&I, DAG.getNode(ISD::BIT_CONVERT, getCurDebugLoc(),
2291 DestVT, N)); // convert types.
2292 else
Bill Wendling49fcff82009-12-21 22:30:11 +00002293 setValue(&I, N); // noop cast.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002294}
2295
Dan Gohman2048b852009-11-23 18:04:58 +00002296void SelectionDAGBuilder::visitInsertElement(User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002297 SDValue InVec = getValue(I.getOperand(0));
2298 SDValue InVal = getValue(I.getOperand(1));
Scott Michelfdc40a02009-02-17 22:15:04 +00002299 SDValue InIdx = DAG.getNode(ISD::ZERO_EXTEND, getCurDebugLoc(),
Bill Wendling87710f02009-12-21 23:47:40 +00002300 TLI.getPointerTy(),
2301 getValue(I.getOperand(2)));
Bill Wendling4533cac2010-01-28 21:51:40 +00002302 setValue(&I, DAG.getNode(ISD::INSERT_VECTOR_ELT, getCurDebugLoc(),
2303 TLI.getValueType(I.getType()),
2304 InVec, InVal, InIdx));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002305}
2306
Dan Gohman2048b852009-11-23 18:04:58 +00002307void SelectionDAGBuilder::visitExtractElement(User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002308 SDValue InVec = getValue(I.getOperand(0));
Scott Michelfdc40a02009-02-17 22:15:04 +00002309 SDValue InIdx = DAG.getNode(ISD::ZERO_EXTEND, getCurDebugLoc(),
Bill Wendling87710f02009-12-21 23:47:40 +00002310 TLI.getPointerTy(),
2311 getValue(I.getOperand(1)));
Bill Wendling4533cac2010-01-28 21:51:40 +00002312 setValue(&I, DAG.getNode(ISD::EXTRACT_VECTOR_ELT, getCurDebugLoc(),
2313 TLI.getValueType(I.getType()), InVec, InIdx));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002314}
2315
Mon P Wangaeb06d22008-11-10 04:46:22 +00002316// Utility for visitShuffleVector - Returns true if the mask is mask starting
2317// from SIndx and increasing to the element length (undefs are allowed).
Nate Begeman5a5ca152009-04-29 05:20:52 +00002318static bool SequentialMask(SmallVectorImpl<int> &Mask, unsigned SIndx) {
2319 unsigned MaskNumElts = Mask.size();
2320 for (unsigned i = 0; i != MaskNumElts; ++i)
2321 if ((Mask[i] >= 0) && (Mask[i] != (int)(i + SIndx)))
Nate Begeman9008ca62009-04-27 18:41:29 +00002322 return false;
Mon P Wangaeb06d22008-11-10 04:46:22 +00002323 return true;
2324}
2325
Dan Gohman2048b852009-11-23 18:04:58 +00002326void SelectionDAGBuilder::visitShuffleVector(User &I) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002327 SmallVector<int, 8> Mask;
Mon P Wang230e4fa2008-11-21 04:25:21 +00002328 SDValue Src1 = getValue(I.getOperand(0));
2329 SDValue Src2 = getValue(I.getOperand(1));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002330
Nate Begeman9008ca62009-04-27 18:41:29 +00002331 // Convert the ConstantVector mask operand into an array of ints, with -1
2332 // representing undef values.
2333 SmallVector<Constant*, 8> MaskElts;
Chris Lattnerb29d5962010-02-01 20:48:08 +00002334 cast<Constant>(I.getOperand(2))->getVectorElements(MaskElts);
Nate Begeman5a5ca152009-04-29 05:20:52 +00002335 unsigned MaskNumElts = MaskElts.size();
2336 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002337 if (isa<UndefValue>(MaskElts[i]))
2338 Mask.push_back(-1);
2339 else
2340 Mask.push_back(cast<ConstantInt>(MaskElts[i])->getSExtValue());
2341 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002342
Owen Andersone50ed302009-08-10 22:56:29 +00002343 EVT VT = TLI.getValueType(I.getType());
2344 EVT SrcVT = Src1.getValueType();
Nate Begeman5a5ca152009-04-29 05:20:52 +00002345 unsigned SrcNumElts = SrcVT.getVectorNumElements();
Mon P Wangaeb06d22008-11-10 04:46:22 +00002346
Mon P Wangc7849c22008-11-16 05:06:27 +00002347 if (SrcNumElts == MaskNumElts) {
Bill Wendling4533cac2010-01-28 21:51:40 +00002348 setValue(&I, DAG.getVectorShuffle(VT, getCurDebugLoc(), Src1, Src2,
2349 &Mask[0]));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002350 return;
2351 }
2352
2353 // Normalize the shuffle vector since mask and vector length don't match.
Mon P Wangc7849c22008-11-16 05:06:27 +00002354 if (SrcNumElts < MaskNumElts && MaskNumElts % SrcNumElts == 0) {
2355 // Mask is longer than the source vectors and is a multiple of the source
2356 // vectors. We can use concatenate vector to make the mask and vectors
Mon P Wang230e4fa2008-11-21 04:25:21 +00002357 // lengths match.
Mon P Wangc7849c22008-11-16 05:06:27 +00002358 if (SrcNumElts*2 == MaskNumElts && SequentialMask(Mask, 0)) {
2359 // The shuffle is concatenating two vectors together.
Bill Wendling4533cac2010-01-28 21:51:40 +00002360 setValue(&I, DAG.getNode(ISD::CONCAT_VECTORS, getCurDebugLoc(),
2361 VT, Src1, Src2));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002362 return;
2363 }
2364
Mon P Wangc7849c22008-11-16 05:06:27 +00002365 // Pad both vectors with undefs to make them the same length as the mask.
2366 unsigned NumConcat = MaskNumElts / SrcNumElts;
Nate Begeman9008ca62009-04-27 18:41:29 +00002367 bool Src1U = Src1.getOpcode() == ISD::UNDEF;
2368 bool Src2U = Src2.getOpcode() == ISD::UNDEF;
Dale Johannesene8d72302009-02-06 23:05:02 +00002369 SDValue UndefVal = DAG.getUNDEF(SrcVT);
Mon P Wangaeb06d22008-11-10 04:46:22 +00002370
Nate Begeman9008ca62009-04-27 18:41:29 +00002371 SmallVector<SDValue, 8> MOps1(NumConcat, UndefVal);
2372 SmallVector<SDValue, 8> MOps2(NumConcat, UndefVal);
Mon P Wang230e4fa2008-11-21 04:25:21 +00002373 MOps1[0] = Src1;
2374 MOps2[0] = Src2;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002375
2376 Src1 = Src1U ? DAG.getUNDEF(VT) : DAG.getNode(ISD::CONCAT_VECTORS,
2377 getCurDebugLoc(), VT,
Nate Begeman9008ca62009-04-27 18:41:29 +00002378 &MOps1[0], NumConcat);
2379 Src2 = Src2U ? DAG.getUNDEF(VT) : DAG.getNode(ISD::CONCAT_VECTORS,
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002380 getCurDebugLoc(), VT,
Nate Begeman9008ca62009-04-27 18:41:29 +00002381 &MOps2[0], NumConcat);
Mon P Wang230e4fa2008-11-21 04:25:21 +00002382
Mon P Wangaeb06d22008-11-10 04:46:22 +00002383 // Readjust mask for new input vector length.
Nate Begeman9008ca62009-04-27 18:41:29 +00002384 SmallVector<int, 8> MappedOps;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002385 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002386 int Idx = Mask[i];
Nate Begeman5a5ca152009-04-29 05:20:52 +00002387 if (Idx < (int)SrcNumElts)
Nate Begeman9008ca62009-04-27 18:41:29 +00002388 MappedOps.push_back(Idx);
2389 else
2390 MappedOps.push_back(Idx + MaskNumElts - SrcNumElts);
Mon P Wangaeb06d22008-11-10 04:46:22 +00002391 }
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002392
Bill Wendling4533cac2010-01-28 21:51:40 +00002393 setValue(&I, DAG.getVectorShuffle(VT, getCurDebugLoc(), Src1, Src2,
2394 &MappedOps[0]));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002395 return;
2396 }
2397
Mon P Wangc7849c22008-11-16 05:06:27 +00002398 if (SrcNumElts > MaskNumElts) {
Mon P Wangc7849c22008-11-16 05:06:27 +00002399 // Analyze the access pattern of the vector to see if we can extract
2400 // two subvectors and do the shuffle. The analysis is done by calculating
2401 // the range of elements the mask access on both vectors.
2402 int MinRange[2] = { SrcNumElts+1, SrcNumElts+1};
2403 int MaxRange[2] = {-1, -1};
2404
Nate Begeman5a5ca152009-04-29 05:20:52 +00002405 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002406 int Idx = Mask[i];
2407 int Input = 0;
2408 if (Idx < 0)
2409 continue;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002410
Nate Begeman5a5ca152009-04-29 05:20:52 +00002411 if (Idx >= (int)SrcNumElts) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002412 Input = 1;
2413 Idx -= SrcNumElts;
Mon P Wangaeb06d22008-11-10 04:46:22 +00002414 }
Nate Begeman9008ca62009-04-27 18:41:29 +00002415 if (Idx > MaxRange[Input])
2416 MaxRange[Input] = Idx;
2417 if (Idx < MinRange[Input])
2418 MinRange[Input] = Idx;
Mon P Wangaeb06d22008-11-10 04:46:22 +00002419 }
Mon P Wangaeb06d22008-11-10 04:46:22 +00002420
Mon P Wangc7849c22008-11-16 05:06:27 +00002421 // Check if the access is smaller than the vector size and can we find
2422 // a reasonable extract index.
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002423 int RangeUse[2] = { 2, 2 }; // 0 = Unused, 1 = Extract, 2 = Can not
2424 // Extract.
Mon P Wangc7849c22008-11-16 05:06:27 +00002425 int StartIdx[2]; // StartIdx to extract from
2426 for (int Input=0; Input < 2; ++Input) {
Nate Begeman5a5ca152009-04-29 05:20:52 +00002427 if (MinRange[Input] == (int)(SrcNumElts+1) && MaxRange[Input] == -1) {
Mon P Wangc7849c22008-11-16 05:06:27 +00002428 RangeUse[Input] = 0; // Unused
2429 StartIdx[Input] = 0;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002430 } else if (MaxRange[Input] - MinRange[Input] < (int)MaskNumElts) {
Mon P Wangc7849c22008-11-16 05:06:27 +00002431 // Fits within range but we should see if we can find a good
Mon P Wang230e4fa2008-11-21 04:25:21 +00002432 // start index that is a multiple of the mask length.
Nate Begeman5a5ca152009-04-29 05:20:52 +00002433 if (MaxRange[Input] < (int)MaskNumElts) {
Mon P Wangc7849c22008-11-16 05:06:27 +00002434 RangeUse[Input] = 1; // Extract from beginning of the vector
2435 StartIdx[Input] = 0;
2436 } else {
2437 StartIdx[Input] = (MinRange[Input]/MaskNumElts)*MaskNumElts;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002438 if (MaxRange[Input] - StartIdx[Input] < (int)MaskNumElts &&
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002439 StartIdx[Input] + MaskNumElts < SrcNumElts)
Mon P Wangc7849c22008-11-16 05:06:27 +00002440 RangeUse[Input] = 1; // Extract from a multiple of the mask length.
Mon P Wangc7849c22008-11-16 05:06:27 +00002441 }
Mon P Wang230e4fa2008-11-21 04:25:21 +00002442 }
Mon P Wangc7849c22008-11-16 05:06:27 +00002443 }
2444
Bill Wendling636e2582009-08-21 18:16:06 +00002445 if (RangeUse[0] == 0 && RangeUse[1] == 0) {
Bill Wendling4533cac2010-01-28 21:51:40 +00002446 setValue(&I, DAG.getUNDEF(VT)); // Vectors are not used.
Mon P Wangc7849c22008-11-16 05:06:27 +00002447 return;
2448 }
2449 else if (RangeUse[0] < 2 && RangeUse[1] < 2) {
2450 // Extract appropriate subvector and generate a vector shuffle
2451 for (int Input=0; Input < 2; ++Input) {
Bill Wendling87710f02009-12-21 23:47:40 +00002452 SDValue &Src = Input == 0 ? Src1 : Src2;
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002453 if (RangeUse[Input] == 0)
Dale Johannesene8d72302009-02-06 23:05:02 +00002454 Src = DAG.getUNDEF(VT);
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002455 else
Dale Johannesen66978ee2009-01-31 02:22:37 +00002456 Src = DAG.getNode(ISD::EXTRACT_SUBVECTOR, getCurDebugLoc(), VT,
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002457 Src, DAG.getIntPtrConstant(StartIdx[Input]));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002458 }
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002459
Mon P Wangc7849c22008-11-16 05:06:27 +00002460 // Calculate new mask.
Nate Begeman9008ca62009-04-27 18:41:29 +00002461 SmallVector<int, 8> MappedOps;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002462 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002463 int Idx = Mask[i];
2464 if (Idx < 0)
2465 MappedOps.push_back(Idx);
Nate Begeman5a5ca152009-04-29 05:20:52 +00002466 else if (Idx < (int)SrcNumElts)
Nate Begeman9008ca62009-04-27 18:41:29 +00002467 MappedOps.push_back(Idx - StartIdx[0]);
2468 else
2469 MappedOps.push_back(Idx - SrcNumElts - StartIdx[1] + MaskNumElts);
Mon P Wangc7849c22008-11-16 05:06:27 +00002470 }
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002471
Bill Wendling4533cac2010-01-28 21:51:40 +00002472 setValue(&I, DAG.getVectorShuffle(VT, getCurDebugLoc(), Src1, Src2,
2473 &MappedOps[0]));
Mon P Wangc7849c22008-11-16 05:06:27 +00002474 return;
Mon P Wangaeb06d22008-11-10 04:46:22 +00002475 }
2476 }
2477
Mon P Wangc7849c22008-11-16 05:06:27 +00002478 // We can't use either concat vectors or extract subvectors so fall back to
2479 // replacing the shuffle with extract and build vector.
2480 // to insert and build vector.
Owen Andersone50ed302009-08-10 22:56:29 +00002481 EVT EltVT = VT.getVectorElementType();
2482 EVT PtrVT = TLI.getPointerTy();
Mon P Wangaeb06d22008-11-10 04:46:22 +00002483 SmallVector<SDValue,8> Ops;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002484 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002485 if (Mask[i] < 0) {
Dale Johannesene8d72302009-02-06 23:05:02 +00002486 Ops.push_back(DAG.getUNDEF(EltVT));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002487 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00002488 int Idx = Mask[i];
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002489 SDValue Res;
2490
Nate Begeman5a5ca152009-04-29 05:20:52 +00002491 if (Idx < (int)SrcNumElts)
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002492 Res = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, getCurDebugLoc(),
2493 EltVT, Src1, DAG.getConstant(Idx, PtrVT));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002494 else
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002495 Res = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, getCurDebugLoc(),
2496 EltVT, Src2,
2497 DAG.getConstant(Idx - SrcNumElts, PtrVT));
2498
2499 Ops.push_back(Res);
Mon P Wangaeb06d22008-11-10 04:46:22 +00002500 }
2501 }
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002502
Bill Wendling4533cac2010-01-28 21:51:40 +00002503 setValue(&I, DAG.getNode(ISD::BUILD_VECTOR, getCurDebugLoc(),
2504 VT, &Ops[0], Ops.size()));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002505}
2506
Dan Gohman2048b852009-11-23 18:04:58 +00002507void SelectionDAGBuilder::visitInsertValue(InsertValueInst &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002508 const Value *Op0 = I.getOperand(0);
2509 const Value *Op1 = I.getOperand(1);
2510 const Type *AggTy = I.getType();
2511 const Type *ValTy = Op1->getType();
2512 bool IntoUndef = isa<UndefValue>(Op0);
2513 bool FromUndef = isa<UndefValue>(Op1);
2514
2515 unsigned LinearIndex = ComputeLinearIndex(TLI, AggTy,
2516 I.idx_begin(), I.idx_end());
2517
Owen Andersone50ed302009-08-10 22:56:29 +00002518 SmallVector<EVT, 4> AggValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002519 ComputeValueVTs(TLI, AggTy, AggValueVTs);
Owen Andersone50ed302009-08-10 22:56:29 +00002520 SmallVector<EVT, 4> ValValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002521 ComputeValueVTs(TLI, ValTy, ValValueVTs);
2522
2523 unsigned NumAggValues = AggValueVTs.size();
2524 unsigned NumValValues = ValValueVTs.size();
2525 SmallVector<SDValue, 4> Values(NumAggValues);
2526
2527 SDValue Agg = getValue(Op0);
2528 SDValue Val = getValue(Op1);
2529 unsigned i = 0;
2530 // Copy the beginning value(s) from the original aggregate.
2531 for (; i != LinearIndex; ++i)
Dale Johannesene8d72302009-02-06 23:05:02 +00002532 Values[i] = IntoUndef ? DAG.getUNDEF(AggValueVTs[i]) :
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002533 SDValue(Agg.getNode(), Agg.getResNo() + i);
2534 // Copy values from the inserted value(s).
2535 for (; i != LinearIndex + NumValValues; ++i)
Dale Johannesene8d72302009-02-06 23:05:02 +00002536 Values[i] = FromUndef ? DAG.getUNDEF(AggValueVTs[i]) :
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002537 SDValue(Val.getNode(), Val.getResNo() + i - LinearIndex);
2538 // Copy remaining value(s) from the original aggregate.
2539 for (; i != NumAggValues; ++i)
Dale Johannesene8d72302009-02-06 23:05:02 +00002540 Values[i] = IntoUndef ? DAG.getUNDEF(AggValueVTs[i]) :
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002541 SDValue(Agg.getNode(), Agg.getResNo() + i);
2542
Bill Wendling4533cac2010-01-28 21:51:40 +00002543 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
2544 DAG.getVTList(&AggValueVTs[0], NumAggValues),
2545 &Values[0], NumAggValues));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002546}
2547
Dan Gohman2048b852009-11-23 18:04:58 +00002548void SelectionDAGBuilder::visitExtractValue(ExtractValueInst &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002549 const Value *Op0 = I.getOperand(0);
2550 const Type *AggTy = Op0->getType();
2551 const Type *ValTy = I.getType();
2552 bool OutOfUndef = isa<UndefValue>(Op0);
2553
2554 unsigned LinearIndex = ComputeLinearIndex(TLI, AggTy,
2555 I.idx_begin(), I.idx_end());
2556
Owen Andersone50ed302009-08-10 22:56:29 +00002557 SmallVector<EVT, 4> ValValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002558 ComputeValueVTs(TLI, ValTy, ValValueVTs);
2559
2560 unsigned NumValValues = ValValueVTs.size();
2561 SmallVector<SDValue, 4> Values(NumValValues);
2562
2563 SDValue Agg = getValue(Op0);
2564 // Copy out the selected value(s).
2565 for (unsigned i = LinearIndex; i != LinearIndex + NumValValues; ++i)
2566 Values[i - LinearIndex] =
Bill Wendlingf0a2d0c2008-11-20 07:24:30 +00002567 OutOfUndef ?
Dale Johannesene8d72302009-02-06 23:05:02 +00002568 DAG.getUNDEF(Agg.getNode()->getValueType(Agg.getResNo() + i)) :
Bill Wendlingf0a2d0c2008-11-20 07:24:30 +00002569 SDValue(Agg.getNode(), Agg.getResNo() + i);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002570
Bill Wendling4533cac2010-01-28 21:51:40 +00002571 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
2572 DAG.getVTList(&ValValueVTs[0], NumValValues),
2573 &Values[0], NumValValues));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002574}
2575
Dan Gohman2048b852009-11-23 18:04:58 +00002576void SelectionDAGBuilder::visitGetElementPtr(User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002577 SDValue N = getValue(I.getOperand(0));
2578 const Type *Ty = I.getOperand(0)->getType();
2579
2580 for (GetElementPtrInst::op_iterator OI = I.op_begin()+1, E = I.op_end();
2581 OI != E; ++OI) {
2582 Value *Idx = *OI;
2583 if (const StructType *StTy = dyn_cast<StructType>(Ty)) {
2584 unsigned Field = cast<ConstantInt>(Idx)->getZExtValue();
2585 if (Field) {
2586 // N = N + Offset
2587 uint64_t Offset = TD->getStructLayout(StTy)->getElementOffset(Field);
Dale Johannesen66978ee2009-01-31 02:22:37 +00002588 N = DAG.getNode(ISD::ADD, getCurDebugLoc(), N.getValueType(), N,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002589 DAG.getIntPtrConstant(Offset));
2590 }
Bill Wendlinge1a90422009-12-21 23:10:19 +00002591
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002592 Ty = StTy->getElementType(Field);
2593 } else {
2594 Ty = cast<SequentialType>(Ty)->getElementType();
2595
2596 // If this is a constant subscript, handle it quickly.
2597 if (ConstantInt *CI = dyn_cast<ConstantInt>(Idx)) {
2598 if (CI->getZExtValue() == 0) continue;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002599 uint64_t Offs =
Duncan Sands777d2302009-05-09 07:06:46 +00002600 TD->getTypeAllocSize(Ty)*cast<ConstantInt>(CI)->getSExtValue();
Evan Cheng65b52df2009-02-09 21:01:06 +00002601 SDValue OffsVal;
Owen Andersone50ed302009-08-10 22:56:29 +00002602 EVT PTy = TLI.getPointerTy();
Owen Anderson77547be2009-08-10 18:56:59 +00002603 unsigned PtrBits = PTy.getSizeInBits();
Bill Wendlinge1a90422009-12-21 23:10:19 +00002604 if (PtrBits < 64)
Evan Cheng65b52df2009-02-09 21:01:06 +00002605 OffsVal = DAG.getNode(ISD::TRUNCATE, getCurDebugLoc(),
2606 TLI.getPointerTy(),
Owen Anderson825b72b2009-08-11 20:47:22 +00002607 DAG.getConstant(Offs, MVT::i64));
Bill Wendlinge1a90422009-12-21 23:10:19 +00002608 else
Evan Chengb1032a82009-02-09 20:54:38 +00002609 OffsVal = DAG.getIntPtrConstant(Offs);
Bill Wendlinge1a90422009-12-21 23:10:19 +00002610
Dale Johannesen66978ee2009-01-31 02:22:37 +00002611 N = DAG.getNode(ISD::ADD, getCurDebugLoc(), N.getValueType(), N,
Evan Chengb1032a82009-02-09 20:54:38 +00002612 OffsVal);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002613 continue;
2614 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002615
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002616 // N = N + Idx * ElementSize;
Dan Gohman7abbd042009-10-23 17:57:43 +00002617 APInt ElementSize = APInt(TLI.getPointerTy().getSizeInBits(),
2618 TD->getTypeAllocSize(Ty));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002619 SDValue IdxN = getValue(Idx);
2620
2621 // If the index is smaller or larger than intptr_t, truncate or extend
2622 // it.
Duncan Sands3a66a682009-10-13 21:04:12 +00002623 IdxN = DAG.getSExtOrTrunc(IdxN, getCurDebugLoc(), N.getValueType());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002624
2625 // If this is a multiply by a power of two, turn it into a shl
2626 // immediately. This is a very common case.
2627 if (ElementSize != 1) {
Dan Gohman7abbd042009-10-23 17:57:43 +00002628 if (ElementSize.isPowerOf2()) {
2629 unsigned Amt = ElementSize.logBase2();
Scott Michelfdc40a02009-02-17 22:15:04 +00002630 IdxN = DAG.getNode(ISD::SHL, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002631 N.getValueType(), IdxN,
Duncan Sands92abc622009-01-31 15:50:11 +00002632 DAG.getConstant(Amt, TLI.getPointerTy()));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002633 } else {
Dan Gohman7abbd042009-10-23 17:57:43 +00002634 SDValue Scale = DAG.getConstant(ElementSize, TLI.getPointerTy());
Scott Michelfdc40a02009-02-17 22:15:04 +00002635 IdxN = DAG.getNode(ISD::MUL, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002636 N.getValueType(), IdxN, Scale);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002637 }
2638 }
2639
Scott Michelfdc40a02009-02-17 22:15:04 +00002640 N = DAG.getNode(ISD::ADD, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002641 N.getValueType(), N, IdxN);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002642 }
2643 }
Bill Wendlinge1a90422009-12-21 23:10:19 +00002644
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002645 setValue(&I, N);
2646}
2647
Dan Gohman2048b852009-11-23 18:04:58 +00002648void SelectionDAGBuilder::visitAlloca(AllocaInst &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002649 // If this is a fixed sized alloca in the entry block of the function,
2650 // allocate it statically on the stack.
2651 if (FuncInfo.StaticAllocaMap.count(&I))
2652 return; // getValue will auto-populate this.
2653
2654 const Type *Ty = I.getAllocatedType();
Duncan Sands777d2302009-05-09 07:06:46 +00002655 uint64_t TySize = TLI.getTargetData()->getTypeAllocSize(Ty);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002656 unsigned Align =
2657 std::max((unsigned)TLI.getTargetData()->getPrefTypeAlignment(Ty),
2658 I.getAlignment());
2659
2660 SDValue AllocSize = getValue(I.getArraySize());
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002661
Chris Lattner0b18e592009-03-17 19:36:00 +00002662 AllocSize = DAG.getNode(ISD::MUL, getCurDebugLoc(), AllocSize.getValueType(),
2663 AllocSize,
2664 DAG.getConstant(TySize, AllocSize.getValueType()));
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002665
Owen Andersone50ed302009-08-10 22:56:29 +00002666 EVT IntPtr = TLI.getPointerTy();
Duncan Sands3a66a682009-10-13 21:04:12 +00002667 AllocSize = DAG.getZExtOrTrunc(AllocSize, getCurDebugLoc(), IntPtr);
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002668
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002669 // Handle alignment. If the requested alignment is less than or equal to
2670 // the stack alignment, ignore it. If the size is greater than or equal to
2671 // the stack alignment, we note this in the DYNAMIC_STACKALLOC node.
2672 unsigned StackAlign =
2673 TLI.getTargetMachine().getFrameInfo()->getStackAlignment();
2674 if (Align <= StackAlign)
2675 Align = 0;
2676
2677 // Round the size of the allocation up to the stack alignment size
2678 // by add SA-1 to the size.
Scott Michelfdc40a02009-02-17 22:15:04 +00002679 AllocSize = DAG.getNode(ISD::ADD, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002680 AllocSize.getValueType(), AllocSize,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002681 DAG.getIntPtrConstant(StackAlign-1));
Bill Wendling856ff412009-12-22 00:12:37 +00002682
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002683 // Mask out the low bits for alignment purposes.
Scott Michelfdc40a02009-02-17 22:15:04 +00002684 AllocSize = DAG.getNode(ISD::AND, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002685 AllocSize.getValueType(), AllocSize,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002686 DAG.getIntPtrConstant(~(uint64_t)(StackAlign-1)));
2687
2688 SDValue Ops[] = { getRoot(), AllocSize, DAG.getIntPtrConstant(Align) };
Owen Anderson825b72b2009-08-11 20:47:22 +00002689 SDVTList VTs = DAG.getVTList(AllocSize.getValueType(), MVT::Other);
Scott Michelfdc40a02009-02-17 22:15:04 +00002690 SDValue DSA = DAG.getNode(ISD::DYNAMIC_STACKALLOC, getCurDebugLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00002691 VTs, Ops, 3);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002692 setValue(&I, DSA);
2693 DAG.setRoot(DSA.getValue(1));
Bill Wendling856ff412009-12-22 00:12:37 +00002694
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002695 // Inform the Frame Information that we have just allocated a variable-sized
2696 // object.
Dan Gohman0d24bfb2009-08-15 02:06:22 +00002697 FuncInfo.MF->getFrameInfo()->CreateVariableSizedObject();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002698}
2699
Dan Gohman2048b852009-11-23 18:04:58 +00002700void SelectionDAGBuilder::visitLoad(LoadInst &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002701 const Value *SV = I.getOperand(0);
2702 SDValue Ptr = getValue(SV);
2703
2704 const Type *Ty = I.getType();
David Greene1e559442010-02-15 17:00:31 +00002705
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002706 bool isVolatile = I.isVolatile();
David Greene1e559442010-02-15 17:00:31 +00002707 bool isNonTemporal = I.getMetadata("nontemporal") != 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002708 unsigned Alignment = I.getAlignment();
2709
Owen Andersone50ed302009-08-10 22:56:29 +00002710 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002711 SmallVector<uint64_t, 4> Offsets;
2712 ComputeValueVTs(TLI, Ty, ValueVTs, &Offsets);
2713 unsigned NumValues = ValueVTs.size();
2714 if (NumValues == 0)
2715 return;
2716
2717 SDValue Root;
2718 bool ConstantMemory = false;
2719 if (I.isVolatile())
2720 // Serialize volatile loads with other side effects.
2721 Root = getRoot();
2722 else if (AA->pointsToConstantMemory(SV)) {
2723 // Do not serialize (non-volatile) loads of constant memory with anything.
2724 Root = DAG.getEntryNode();
2725 ConstantMemory = true;
2726 } else {
2727 // Do not serialize non-volatile loads against each other.
2728 Root = DAG.getRoot();
2729 }
2730
2731 SmallVector<SDValue, 4> Values(NumValues);
2732 SmallVector<SDValue, 4> Chains(NumValues);
Owen Andersone50ed302009-08-10 22:56:29 +00002733 EVT PtrVT = Ptr.getValueType();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002734 for (unsigned i = 0; i != NumValues; ++i) {
Bill Wendling856ff412009-12-22 00:12:37 +00002735 SDValue A = DAG.getNode(ISD::ADD, getCurDebugLoc(),
2736 PtrVT, Ptr,
2737 DAG.getConstant(Offsets[i], PtrVT));
Dale Johannesen66978ee2009-01-31 02:22:37 +00002738 SDValue L = DAG.getLoad(ValueVTs[i], getCurDebugLoc(), Root,
David Greene1e559442010-02-15 17:00:31 +00002739 A, SV, Offsets[i], isVolatile,
2740 isNonTemporal, Alignment);
Bill Wendling856ff412009-12-22 00:12:37 +00002741
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002742 Values[i] = L;
2743 Chains[i] = L.getValue(1);
2744 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002745
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002746 if (!ConstantMemory) {
Scott Michelfdc40a02009-02-17 22:15:04 +00002747 SDValue Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
Bill Wendling856ff412009-12-22 00:12:37 +00002748 MVT::Other, &Chains[0], NumValues);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002749 if (isVolatile)
2750 DAG.setRoot(Chain);
2751 else
2752 PendingLoads.push_back(Chain);
2753 }
2754
Bill Wendling4533cac2010-01-28 21:51:40 +00002755 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
2756 DAG.getVTList(&ValueVTs[0], NumValues),
2757 &Values[0], NumValues));
Bill Wendling856ff412009-12-22 00:12:37 +00002758}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002759
Dan Gohman2048b852009-11-23 18:04:58 +00002760void SelectionDAGBuilder::visitStore(StoreInst &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002761 Value *SrcV = I.getOperand(0);
2762 Value *PtrV = I.getOperand(1);
2763
Owen Andersone50ed302009-08-10 22:56:29 +00002764 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002765 SmallVector<uint64_t, 4> Offsets;
2766 ComputeValueVTs(TLI, SrcV->getType(), ValueVTs, &Offsets);
2767 unsigned NumValues = ValueVTs.size();
2768 if (NumValues == 0)
2769 return;
2770
2771 // Get the lowered operands. Note that we do this after
2772 // checking if NumResults is zero, because with zero results
2773 // the operands won't have values in the map.
2774 SDValue Src = getValue(SrcV);
2775 SDValue Ptr = getValue(PtrV);
2776
2777 SDValue Root = getRoot();
2778 SmallVector<SDValue, 4> Chains(NumValues);
Owen Andersone50ed302009-08-10 22:56:29 +00002779 EVT PtrVT = Ptr.getValueType();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002780 bool isVolatile = I.isVolatile();
David Greene1e559442010-02-15 17:00:31 +00002781 bool isNonTemporal = I.getMetadata("nontemporal") != 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002782 unsigned Alignment = I.getAlignment();
Bill Wendling856ff412009-12-22 00:12:37 +00002783
2784 for (unsigned i = 0; i != NumValues; ++i) {
2785 SDValue Add = DAG.getNode(ISD::ADD, getCurDebugLoc(), PtrVT, Ptr,
2786 DAG.getConstant(Offsets[i], PtrVT));
Dale Johannesen66978ee2009-01-31 02:22:37 +00002787 Chains[i] = DAG.getStore(Root, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002788 SDValue(Src.getNode(), Src.getResNo() + i),
David Greene1e559442010-02-15 17:00:31 +00002789 Add, PtrV, Offsets[i], isVolatile,
2790 isNonTemporal, Alignment);
Bill Wendling856ff412009-12-22 00:12:37 +00002791 }
2792
Bill Wendling4533cac2010-01-28 21:51:40 +00002793 DAG.setRoot(DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
2794 MVT::Other, &Chains[0], NumValues));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002795}
2796
2797/// visitTargetIntrinsic - Lower a call of a target intrinsic to an INTRINSIC
2798/// node.
Dan Gohman2048b852009-11-23 18:04:58 +00002799void SelectionDAGBuilder::visitTargetIntrinsic(CallInst &I,
2800 unsigned Intrinsic) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002801 bool HasChain = !I.doesNotAccessMemory();
2802 bool OnlyLoad = HasChain && I.onlyReadsMemory();
2803
2804 // Build the operand list.
2805 SmallVector<SDValue, 8> Ops;
2806 if (HasChain) { // If this intrinsic has side-effects, chainify it.
2807 if (OnlyLoad) {
2808 // We don't need to serialize loads against other loads.
2809 Ops.push_back(DAG.getRoot());
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002810 } else {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002811 Ops.push_back(getRoot());
2812 }
2813 }
Mon P Wang3efcd4a2008-11-01 20:24:53 +00002814
2815 // Info is set by getTgtMemInstrinsic
2816 TargetLowering::IntrinsicInfo Info;
2817 bool IsTgtIntrinsic = TLI.getTgtMemIntrinsic(Info, I, Intrinsic);
2818
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002819 // Add the intrinsic ID as an integer operand if it's not a target intrinsic.
Mon P Wang3efcd4a2008-11-01 20:24:53 +00002820 if (!IsTgtIntrinsic)
2821 Ops.push_back(DAG.getConstant(Intrinsic, TLI.getPointerTy()));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002822
2823 // Add all operands of the call to the operand list.
2824 for (unsigned i = 1, e = I.getNumOperands(); i != e; ++i) {
2825 SDValue Op = getValue(I.getOperand(i));
2826 assert(TLI.isTypeLegal(Op.getValueType()) &&
2827 "Intrinsic uses a non-legal type?");
2828 Ops.push_back(Op);
2829 }
2830
Owen Andersone50ed302009-08-10 22:56:29 +00002831 SmallVector<EVT, 4> ValueVTs;
Bob Wilson8d919552009-07-31 22:41:21 +00002832 ComputeValueVTs(TLI, I.getType(), ValueVTs);
2833#ifndef NDEBUG
2834 for (unsigned Val = 0, E = ValueVTs.size(); Val != E; ++Val) {
2835 assert(TLI.isTypeLegal(ValueVTs[Val]) &&
2836 "Intrinsic uses a non-legal type?");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002837 }
Bob Wilson8d919552009-07-31 22:41:21 +00002838#endif // NDEBUG
Bill Wendling856ff412009-12-22 00:12:37 +00002839
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002840 if (HasChain)
Owen Anderson825b72b2009-08-11 20:47:22 +00002841 ValueVTs.push_back(MVT::Other);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002842
Bob Wilson8d919552009-07-31 22:41:21 +00002843 SDVTList VTs = DAG.getVTList(ValueVTs.data(), ValueVTs.size());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002844
2845 // Create the node.
2846 SDValue Result;
Mon P Wang3efcd4a2008-11-01 20:24:53 +00002847 if (IsTgtIntrinsic) {
2848 // This is target intrinsic that touches memory
Dale Johannesen66978ee2009-01-31 02:22:37 +00002849 Result = DAG.getMemIntrinsicNode(Info.opc, getCurDebugLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00002850 VTs, &Ops[0], Ops.size(),
Mon P Wang3efcd4a2008-11-01 20:24:53 +00002851 Info.memVT, Info.ptrVal, Info.offset,
2852 Info.align, Info.vol,
2853 Info.readMem, Info.writeMem);
Bill Wendling856ff412009-12-22 00:12:37 +00002854 } else if (!HasChain) {
Scott Michelfdc40a02009-02-17 22:15:04 +00002855 Result = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, getCurDebugLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00002856 VTs, &Ops[0], Ops.size());
Benjamin Kramerf0127052010-01-05 13:12:22 +00002857 } else if (!I.getType()->isVoidTy()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00002858 Result = DAG.getNode(ISD::INTRINSIC_W_CHAIN, getCurDebugLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00002859 VTs, &Ops[0], Ops.size());
Bill Wendling856ff412009-12-22 00:12:37 +00002860 } else {
Scott Michelfdc40a02009-02-17 22:15:04 +00002861 Result = DAG.getNode(ISD::INTRINSIC_VOID, getCurDebugLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00002862 VTs, &Ops[0], Ops.size());
Bill Wendling856ff412009-12-22 00:12:37 +00002863 }
2864
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002865 if (HasChain) {
2866 SDValue Chain = Result.getValue(Result.getNode()->getNumValues()-1);
2867 if (OnlyLoad)
2868 PendingLoads.push_back(Chain);
2869 else
2870 DAG.setRoot(Chain);
2871 }
Bill Wendling856ff412009-12-22 00:12:37 +00002872
Benjamin Kramerf0127052010-01-05 13:12:22 +00002873 if (!I.getType()->isVoidTy()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002874 if (const VectorType *PTy = dyn_cast<VectorType>(I.getType())) {
Owen Andersone50ed302009-08-10 22:56:29 +00002875 EVT VT = TLI.getValueType(PTy);
Dale Johannesen66978ee2009-01-31 02:22:37 +00002876 Result = DAG.getNode(ISD::BIT_CONVERT, getCurDebugLoc(), VT, Result);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002877 }
Bill Wendling856ff412009-12-22 00:12:37 +00002878
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002879 setValue(&I, Result);
2880 }
2881}
2882
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00002883/// GetSignificand - Get the significand and build it into a floating-point
2884/// number with exponent of 1:
2885///
2886/// Op = (Op & 0x007fffff) | 0x3f800000;
2887///
2888/// where Op is the hexidecimal representation of floating point value.
Bill Wendling39150252008-09-09 20:39:27 +00002889static SDValue
Bill Wendling46ada192010-03-02 01:55:18 +00002890GetSignificand(SelectionDAG &DAG, SDValue Op, DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002891 SDValue t1 = DAG.getNode(ISD::AND, dl, MVT::i32, Op,
2892 DAG.getConstant(0x007fffff, MVT::i32));
2893 SDValue t2 = DAG.getNode(ISD::OR, dl, MVT::i32, t1,
2894 DAG.getConstant(0x3f800000, MVT::i32));
Bill Wendling4533cac2010-01-28 21:51:40 +00002895 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f32, t2);
Bill Wendling39150252008-09-09 20:39:27 +00002896}
2897
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00002898/// GetExponent - Get the exponent:
2899///
Bill Wendlinge9a72862009-01-20 21:17:57 +00002900/// (float)(int)(((Op & 0x7f800000) >> 23) - 127);
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00002901///
2902/// where Op is the hexidecimal representation of floating point value.
Bill Wendling39150252008-09-09 20:39:27 +00002903static SDValue
Dale Johannesen66978ee2009-01-31 02:22:37 +00002904GetExponent(SelectionDAG &DAG, SDValue Op, const TargetLowering &TLI,
Bill Wendling46ada192010-03-02 01:55:18 +00002905 DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002906 SDValue t0 = DAG.getNode(ISD::AND, dl, MVT::i32, Op,
2907 DAG.getConstant(0x7f800000, MVT::i32));
2908 SDValue t1 = DAG.getNode(ISD::SRL, dl, MVT::i32, t0,
Duncan Sands92abc622009-01-31 15:50:11 +00002909 DAG.getConstant(23, TLI.getPointerTy()));
Owen Anderson825b72b2009-08-11 20:47:22 +00002910 SDValue t2 = DAG.getNode(ISD::SUB, dl, MVT::i32, t1,
2911 DAG.getConstant(127, MVT::i32));
Bill Wendling4533cac2010-01-28 21:51:40 +00002912 return DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, t2);
Bill Wendling39150252008-09-09 20:39:27 +00002913}
2914
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00002915/// getF32Constant - Get 32-bit floating point constant.
2916static SDValue
2917getF32Constant(SelectionDAG &DAG, unsigned Flt) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002918 return DAG.getConstantFP(APFloat(APInt(32, Flt)), MVT::f32);
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00002919}
2920
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002921/// Inlined utility function to implement binary input atomic intrinsics for
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002922/// visitIntrinsicCall: I is a call instruction
2923/// Op is the associated NodeType for I
2924const char *
Dan Gohman2048b852009-11-23 18:04:58 +00002925SelectionDAGBuilder::implVisitBinaryAtomic(CallInst& I, ISD::NodeType Op) {
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002926 SDValue Root = getRoot();
Dan Gohman0b1d4a72008-12-23 21:37:04 +00002927 SDValue L =
Dale Johannesen66978ee2009-01-31 02:22:37 +00002928 DAG.getAtomic(Op, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002929 getValue(I.getOperand(2)).getValueType().getSimpleVT(),
Dan Gohman0b1d4a72008-12-23 21:37:04 +00002930 Root,
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002931 getValue(I.getOperand(1)),
Dan Gohman0b1d4a72008-12-23 21:37:04 +00002932 getValue(I.getOperand(2)),
2933 I.getOperand(1));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002934 setValue(&I, L);
2935 DAG.setRoot(L.getValue(1));
2936 return 0;
2937}
2938
Bill Wendling2ce4e5c2008-12-10 00:28:22 +00002939// implVisitAluOverflow - Lower arithmetic overflow instrinsics.
Bill Wendling74c37652008-12-09 22:08:41 +00002940const char *
Dan Gohman2048b852009-11-23 18:04:58 +00002941SelectionDAGBuilder::implVisitAluOverflow(CallInst &I, ISD::NodeType Op) {
Bill Wendling2ce4e5c2008-12-10 00:28:22 +00002942 SDValue Op1 = getValue(I.getOperand(1));
2943 SDValue Op2 = getValue(I.getOperand(2));
Bill Wendling74c37652008-12-09 22:08:41 +00002944
Owen Anderson825b72b2009-08-11 20:47:22 +00002945 SDVTList VTs = DAG.getVTList(Op1.getValueType(), MVT::i1);
Bill Wendling4533cac2010-01-28 21:51:40 +00002946 setValue(&I, DAG.getNode(Op, getCurDebugLoc(), VTs, Op1, Op2));
Bill Wendling2ce4e5c2008-12-10 00:28:22 +00002947 return 0;
2948}
Bill Wendling74c37652008-12-09 22:08:41 +00002949
Bill Wendlingb4ec2832008-09-09 22:13:54 +00002950/// visitExp - Lower an exp intrinsic. Handles the special sequences for
2951/// limited-precision mode.
Dale Johannesen59e577f2008-09-05 18:38:42 +00002952void
Dan Gohman2048b852009-11-23 18:04:58 +00002953SelectionDAGBuilder::visitExp(CallInst &I) {
Dale Johannesen59e577f2008-09-05 18:38:42 +00002954 SDValue result;
Dale Johannesen66978ee2009-01-31 02:22:37 +00002955 DebugLoc dl = getCurDebugLoc();
Bill Wendlingb4ec2832008-09-09 22:13:54 +00002956
Owen Anderson825b72b2009-08-11 20:47:22 +00002957 if (getValue(I.getOperand(1)).getValueType() == MVT::f32 &&
Bill Wendlingb4ec2832008-09-09 22:13:54 +00002958 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
2959 SDValue Op = getValue(I.getOperand(1));
2960
2961 // Put the exponent in the right bit position for later addition to the
2962 // final result:
2963 //
2964 // #define LOG2OFe 1.4426950f
2965 // IntegerPartOfX = ((int32_t)(X * LOG2OFe));
Owen Anderson825b72b2009-08-11 20:47:22 +00002966 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, Op,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00002967 getF32Constant(DAG, 0x3fb8aa3b));
Owen Anderson825b72b2009-08-11 20:47:22 +00002968 SDValue IntegerPartOfX = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::i32, t0);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00002969
2970 // FractionalPartOfX = (X * LOG2OFe) - (float)IntegerPartOfX;
Owen Anderson825b72b2009-08-11 20:47:22 +00002971 SDValue t1 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, IntegerPartOfX);
2972 SDValue X = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0, t1);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00002973
2974 // IntegerPartOfX <<= 23;
Owen Anderson825b72b2009-08-11 20:47:22 +00002975 IntegerPartOfX = DAG.getNode(ISD::SHL, dl, MVT::i32, IntegerPartOfX,
Duncan Sands92abc622009-01-31 15:50:11 +00002976 DAG.getConstant(23, TLI.getPointerTy()));
Bill Wendling856ff412009-12-22 00:12:37 +00002977
Bill Wendlingb4ec2832008-09-09 22:13:54 +00002978 if (LimitFloatPrecision <= 6) {
2979 // For floating-point precision of 6:
2980 //
2981 // TwoToFractionalPartOfX =
2982 // 0.997535578f +
2983 // (0.735607626f + 0.252464424f * x) * x;
2984 //
2985 // error 0.0144103317, which is 6 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00002986 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00002987 getF32Constant(DAG, 0x3e814304));
Owen Anderson825b72b2009-08-11 20:47:22 +00002988 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00002989 getF32Constant(DAG, 0x3f3c50c8));
Owen Anderson825b72b2009-08-11 20:47:22 +00002990 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
2991 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00002992 getF32Constant(DAG, 0x3f7f5e7e));
Owen Anderson825b72b2009-08-11 20:47:22 +00002993 SDValue TwoToFracPartOfX = DAG.getNode(ISD::BIT_CONVERT, dl,MVT::i32, t5);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00002994
2995 // Add the exponent into the result in integer domain.
Owen Anderson825b72b2009-08-11 20:47:22 +00002996 SDValue t6 = DAG.getNode(ISD::ADD, dl, MVT::i32,
Bill Wendlingb4ec2832008-09-09 22:13:54 +00002997 TwoToFracPartOfX, IntegerPartOfX);
2998
Owen Anderson825b72b2009-08-11 20:47:22 +00002999 result = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f32, t6);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003000 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
3001 // For floating-point precision of 12:
3002 //
3003 // TwoToFractionalPartOfX =
3004 // 0.999892986f +
3005 // (0.696457318f +
3006 // (0.224338339f + 0.792043434e-1f * x) * x) * x;
3007 //
3008 // 0.000107046256 error, which is 13 to 14 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003009 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003010 getF32Constant(DAG, 0x3da235e3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003011 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003012 getF32Constant(DAG, 0x3e65b8f3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003013 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3014 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003015 getF32Constant(DAG, 0x3f324b07));
Owen Anderson825b72b2009-08-11 20:47:22 +00003016 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3017 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003018 getF32Constant(DAG, 0x3f7ff8fd));
Owen Anderson825b72b2009-08-11 20:47:22 +00003019 SDValue TwoToFracPartOfX = DAG.getNode(ISD::BIT_CONVERT, dl,MVT::i32, t7);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003020
3021 // Add the exponent into the result in integer domain.
Owen Anderson825b72b2009-08-11 20:47:22 +00003022 SDValue t8 = DAG.getNode(ISD::ADD, dl, MVT::i32,
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003023 TwoToFracPartOfX, IntegerPartOfX);
3024
Owen Anderson825b72b2009-08-11 20:47:22 +00003025 result = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f32, t8);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003026 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
3027 // For floating-point precision of 18:
3028 //
3029 // TwoToFractionalPartOfX =
3030 // 0.999999982f +
3031 // (0.693148872f +
3032 // (0.240227044f +
3033 // (0.554906021e-1f +
3034 // (0.961591928e-2f +
3035 // (0.136028312e-2f + 0.157059148e-3f *x)*x)*x)*x)*x)*x;
3036 //
3037 // error 2.47208000*10^(-7), which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003038 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003039 getF32Constant(DAG, 0x3924b03e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003040 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003041 getF32Constant(DAG, 0x3ab24b87));
Owen Anderson825b72b2009-08-11 20:47:22 +00003042 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3043 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003044 getF32Constant(DAG, 0x3c1d8c17));
Owen Anderson825b72b2009-08-11 20:47:22 +00003045 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3046 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003047 getF32Constant(DAG, 0x3d634a1d));
Owen Anderson825b72b2009-08-11 20:47:22 +00003048 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3049 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003050 getF32Constant(DAG, 0x3e75fe14));
Owen Anderson825b72b2009-08-11 20:47:22 +00003051 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
3052 SDValue t11 = DAG.getNode(ISD::FADD, dl, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003053 getF32Constant(DAG, 0x3f317234));
Owen Anderson825b72b2009-08-11 20:47:22 +00003054 SDValue t12 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t11, X);
3055 SDValue t13 = DAG.getNode(ISD::FADD, dl, MVT::f32, t12,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003056 getF32Constant(DAG, 0x3f800000));
Scott Michelfdc40a02009-02-17 22:15:04 +00003057 SDValue TwoToFracPartOfX = DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003058 MVT::i32, t13);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003059
3060 // Add the exponent into the result in integer domain.
Owen Anderson825b72b2009-08-11 20:47:22 +00003061 SDValue t14 = DAG.getNode(ISD::ADD, dl, MVT::i32,
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003062 TwoToFracPartOfX, IntegerPartOfX);
3063
Owen Anderson825b72b2009-08-11 20:47:22 +00003064 result = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f32, t14);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003065 }
3066 } else {
3067 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003068 result = DAG.getNode(ISD::FEXP, dl,
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003069 getValue(I.getOperand(1)).getValueType(),
3070 getValue(I.getOperand(1)));
3071 }
3072
Dale Johannesen59e577f2008-09-05 18:38:42 +00003073 setValue(&I, result);
3074}
3075
Bill Wendling39150252008-09-09 20:39:27 +00003076/// visitLog - Lower a log intrinsic. Handles the special sequences for
3077/// limited-precision mode.
Dale Johannesen59e577f2008-09-05 18:38:42 +00003078void
Dan Gohman2048b852009-11-23 18:04:58 +00003079SelectionDAGBuilder::visitLog(CallInst &I) {
Dale Johannesen59e577f2008-09-05 18:38:42 +00003080 SDValue result;
Dale Johannesen66978ee2009-01-31 02:22:37 +00003081 DebugLoc dl = getCurDebugLoc();
Bill Wendling39150252008-09-09 20:39:27 +00003082
Owen Anderson825b72b2009-08-11 20:47:22 +00003083 if (getValue(I.getOperand(1)).getValueType() == MVT::f32 &&
Bill Wendling39150252008-09-09 20:39:27 +00003084 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
3085 SDValue Op = getValue(I.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00003086 SDValue Op1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32, Op);
Bill Wendling39150252008-09-09 20:39:27 +00003087
3088 // Scale the exponent by log(2) [0.69314718f].
Bill Wendling46ada192010-03-02 01:55:18 +00003089 SDValue Exp = GetExponent(DAG, Op1, TLI, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00003090 SDValue LogOfExponent = DAG.getNode(ISD::FMUL, dl, MVT::f32, Exp,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003091 getF32Constant(DAG, 0x3f317218));
Bill Wendling39150252008-09-09 20:39:27 +00003092
3093 // Get the significand and build it into a floating-point number with
3094 // exponent of 1.
Bill Wendling46ada192010-03-02 01:55:18 +00003095 SDValue X = GetSignificand(DAG, Op1, dl);
Bill Wendling39150252008-09-09 20:39:27 +00003096
3097 if (LimitFloatPrecision <= 6) {
3098 // For floating-point precision of 6:
3099 //
3100 // LogofMantissa =
3101 // -1.1609546f +
3102 // (1.4034025f - 0.23903021f * x) * x;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003103 //
Bill Wendling39150252008-09-09 20:39:27 +00003104 // error 0.0034276066, which is better than 8 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003105 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003106 getF32Constant(DAG, 0xbe74c456));
Owen Anderson825b72b2009-08-11 20:47:22 +00003107 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003108 getF32Constant(DAG, 0x3fb3a2b1));
Owen Anderson825b72b2009-08-11 20:47:22 +00003109 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3110 SDValue LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003111 getF32Constant(DAG, 0x3f949a29));
Bill Wendling39150252008-09-09 20:39:27 +00003112
Scott Michelfdc40a02009-02-17 22:15:04 +00003113 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003114 MVT::f32, LogOfExponent, LogOfMantissa);
Bill Wendling39150252008-09-09 20:39:27 +00003115 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
3116 // For floating-point precision of 12:
3117 //
3118 // LogOfMantissa =
3119 // -1.7417939f +
3120 // (2.8212026f +
3121 // (-1.4699568f +
3122 // (0.44717955f - 0.56570851e-1f * x) * x) * x) * x;
3123 //
3124 // error 0.000061011436, which is 14 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003125 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003126 getF32Constant(DAG, 0xbd67b6d6));
Owen Anderson825b72b2009-08-11 20:47:22 +00003127 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003128 getF32Constant(DAG, 0x3ee4f4b8));
Owen Anderson825b72b2009-08-11 20:47:22 +00003129 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3130 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003131 getF32Constant(DAG, 0x3fbc278b));
Owen Anderson825b72b2009-08-11 20:47:22 +00003132 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3133 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003134 getF32Constant(DAG, 0x40348e95));
Owen Anderson825b72b2009-08-11 20:47:22 +00003135 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3136 SDValue LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003137 getF32Constant(DAG, 0x3fdef31a));
Bill Wendling39150252008-09-09 20:39:27 +00003138
Scott Michelfdc40a02009-02-17 22:15:04 +00003139 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003140 MVT::f32, LogOfExponent, LogOfMantissa);
Bill Wendling39150252008-09-09 20:39:27 +00003141 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
3142 // For floating-point precision of 18:
3143 //
3144 // LogOfMantissa =
3145 // -2.1072184f +
3146 // (4.2372794f +
3147 // (-3.7029485f +
3148 // (2.2781945f +
3149 // (-0.87823314f +
3150 // (0.19073739f - 0.17809712e-1f * x) * x) * x) * x) * x)*x;
3151 //
3152 // error 0.0000023660568, which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003153 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003154 getF32Constant(DAG, 0xbc91e5ac));
Owen Anderson825b72b2009-08-11 20:47:22 +00003155 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003156 getF32Constant(DAG, 0x3e4350aa));
Owen Anderson825b72b2009-08-11 20:47:22 +00003157 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3158 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003159 getF32Constant(DAG, 0x3f60d3e3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003160 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3161 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003162 getF32Constant(DAG, 0x4011cdf0));
Owen Anderson825b72b2009-08-11 20:47:22 +00003163 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3164 SDValue t7 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003165 getF32Constant(DAG, 0x406cfd1c));
Owen Anderson825b72b2009-08-11 20:47:22 +00003166 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3167 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003168 getF32Constant(DAG, 0x408797cb));
Owen Anderson825b72b2009-08-11 20:47:22 +00003169 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
3170 SDValue LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003171 getF32Constant(DAG, 0x4006dcab));
Bill Wendling39150252008-09-09 20:39:27 +00003172
Scott Michelfdc40a02009-02-17 22:15:04 +00003173 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003174 MVT::f32, LogOfExponent, LogOfMantissa);
Bill Wendling39150252008-09-09 20:39:27 +00003175 }
3176 } else {
3177 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003178 result = DAG.getNode(ISD::FLOG, dl,
Bill Wendling39150252008-09-09 20:39:27 +00003179 getValue(I.getOperand(1)).getValueType(),
3180 getValue(I.getOperand(1)));
3181 }
3182
Dale Johannesen59e577f2008-09-05 18:38:42 +00003183 setValue(&I, result);
3184}
3185
Bill Wendling3eb59402008-09-09 00:28:24 +00003186/// visitLog2 - Lower a log2 intrinsic. Handles the special sequences for
3187/// limited-precision mode.
Dale Johannesen59e577f2008-09-05 18:38:42 +00003188void
Dan Gohman2048b852009-11-23 18:04:58 +00003189SelectionDAGBuilder::visitLog2(CallInst &I) {
Dale Johannesen59e577f2008-09-05 18:38:42 +00003190 SDValue result;
Dale Johannesen66978ee2009-01-31 02:22:37 +00003191 DebugLoc dl = getCurDebugLoc();
Bill Wendling3eb59402008-09-09 00:28:24 +00003192
Owen Anderson825b72b2009-08-11 20:47:22 +00003193 if (getValue(I.getOperand(1)).getValueType() == MVT::f32 &&
Bill Wendling3eb59402008-09-09 00:28:24 +00003194 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
3195 SDValue Op = getValue(I.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00003196 SDValue Op1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32, Op);
Bill Wendling3eb59402008-09-09 00:28:24 +00003197
Bill Wendling39150252008-09-09 20:39:27 +00003198 // Get the exponent.
Bill Wendling46ada192010-03-02 01:55:18 +00003199 SDValue LogOfExponent = GetExponent(DAG, Op1, TLI, dl);
Bill Wendling856ff412009-12-22 00:12:37 +00003200
Bill Wendling3eb59402008-09-09 00:28:24 +00003201 // Get the significand and build it into a floating-point number with
Bill Wendling39150252008-09-09 20:39:27 +00003202 // exponent of 1.
Bill Wendling46ada192010-03-02 01:55:18 +00003203 SDValue X = GetSignificand(DAG, Op1, dl);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003204
Bill Wendling3eb59402008-09-09 00:28:24 +00003205 // Different possible minimax approximations of significand in
3206 // floating-point for various degrees of accuracy over [1,2].
3207 if (LimitFloatPrecision <= 6) {
3208 // For floating-point precision of 6:
3209 //
3210 // Log2ofMantissa = -1.6749035f + (2.0246817f - .34484768f * x) * x;
3211 //
3212 // error 0.0049451742, which is more than 7 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003213 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003214 getF32Constant(DAG, 0xbeb08fe0));
Owen Anderson825b72b2009-08-11 20:47:22 +00003215 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003216 getF32Constant(DAG, 0x40019463));
Owen Anderson825b72b2009-08-11 20:47:22 +00003217 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3218 SDValue Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003219 getF32Constant(DAG, 0x3fd6633d));
Bill Wendling3eb59402008-09-09 00:28:24 +00003220
Scott Michelfdc40a02009-02-17 22:15:04 +00003221 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003222 MVT::f32, LogOfExponent, Log2ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00003223 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
3224 // For floating-point precision of 12:
3225 //
3226 // Log2ofMantissa =
3227 // -2.51285454f +
3228 // (4.07009056f +
3229 // (-2.12067489f +
3230 // (.645142248f - 0.816157886e-1f * x) * x) * x) * x;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003231 //
Bill Wendling3eb59402008-09-09 00:28:24 +00003232 // error 0.0000876136000, which is better than 13 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003233 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003234 getF32Constant(DAG, 0xbda7262e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003235 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003236 getF32Constant(DAG, 0x3f25280b));
Owen Anderson825b72b2009-08-11 20:47:22 +00003237 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3238 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003239 getF32Constant(DAG, 0x4007b923));
Owen Anderson825b72b2009-08-11 20:47:22 +00003240 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3241 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003242 getF32Constant(DAG, 0x40823e2f));
Owen Anderson825b72b2009-08-11 20:47:22 +00003243 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3244 SDValue Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003245 getF32Constant(DAG, 0x4020d29c));
Bill Wendling3eb59402008-09-09 00:28:24 +00003246
Scott Michelfdc40a02009-02-17 22:15:04 +00003247 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003248 MVT::f32, LogOfExponent, Log2ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00003249 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
3250 // For floating-point precision of 18:
3251 //
3252 // Log2ofMantissa =
3253 // -3.0400495f +
3254 // (6.1129976f +
3255 // (-5.3420409f +
3256 // (3.2865683f +
3257 // (-1.2669343f +
3258 // (0.27515199f -
3259 // 0.25691327e-1f * x) * x) * x) * x) * x) * x;
3260 //
3261 // error 0.0000018516, which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003262 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003263 getF32Constant(DAG, 0xbcd2769e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003264 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003265 getF32Constant(DAG, 0x3e8ce0b9));
Owen Anderson825b72b2009-08-11 20:47:22 +00003266 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3267 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003268 getF32Constant(DAG, 0x3fa22ae7));
Owen Anderson825b72b2009-08-11 20:47:22 +00003269 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3270 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003271 getF32Constant(DAG, 0x40525723));
Owen Anderson825b72b2009-08-11 20:47:22 +00003272 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3273 SDValue t7 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003274 getF32Constant(DAG, 0x40aaf200));
Owen Anderson825b72b2009-08-11 20:47:22 +00003275 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3276 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003277 getF32Constant(DAG, 0x40c39dad));
Owen Anderson825b72b2009-08-11 20:47:22 +00003278 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
3279 SDValue Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003280 getF32Constant(DAG, 0x4042902c));
Bill Wendling3eb59402008-09-09 00:28:24 +00003281
Scott Michelfdc40a02009-02-17 22:15:04 +00003282 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003283 MVT::f32, LogOfExponent, Log2ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00003284 }
Dale Johannesen853244f2008-09-05 23:49:37 +00003285 } else {
Bill Wendling3eb59402008-09-09 00:28:24 +00003286 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003287 result = DAG.getNode(ISD::FLOG2, dl,
Dale Johannesen853244f2008-09-05 23:49:37 +00003288 getValue(I.getOperand(1)).getValueType(),
3289 getValue(I.getOperand(1)));
3290 }
Bill Wendling3eb59402008-09-09 00:28:24 +00003291
Dale Johannesen59e577f2008-09-05 18:38:42 +00003292 setValue(&I, result);
3293}
3294
Bill Wendling3eb59402008-09-09 00:28:24 +00003295/// visitLog10 - Lower a log10 intrinsic. Handles the special sequences for
3296/// limited-precision mode.
Dale Johannesen59e577f2008-09-05 18:38:42 +00003297void
Dan Gohman2048b852009-11-23 18:04:58 +00003298SelectionDAGBuilder::visitLog10(CallInst &I) {
Dale Johannesen59e577f2008-09-05 18:38:42 +00003299 SDValue result;
Dale Johannesen66978ee2009-01-31 02:22:37 +00003300 DebugLoc dl = getCurDebugLoc();
Bill Wendling181b6272008-10-19 20:34:04 +00003301
Owen Anderson825b72b2009-08-11 20:47:22 +00003302 if (getValue(I.getOperand(1)).getValueType() == MVT::f32 &&
Bill Wendling3eb59402008-09-09 00:28:24 +00003303 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
3304 SDValue Op = getValue(I.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00003305 SDValue Op1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32, Op);
Bill Wendling3eb59402008-09-09 00:28:24 +00003306
Bill Wendling39150252008-09-09 20:39:27 +00003307 // Scale the exponent by log10(2) [0.30102999f].
Bill Wendling46ada192010-03-02 01:55:18 +00003308 SDValue Exp = GetExponent(DAG, Op1, TLI, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00003309 SDValue LogOfExponent = DAG.getNode(ISD::FMUL, dl, MVT::f32, Exp,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003310 getF32Constant(DAG, 0x3e9a209a));
Bill Wendling3eb59402008-09-09 00:28:24 +00003311
3312 // Get the significand and build it into a floating-point number with
Bill Wendling39150252008-09-09 20:39:27 +00003313 // exponent of 1.
Bill Wendling46ada192010-03-02 01:55:18 +00003314 SDValue X = GetSignificand(DAG, Op1, dl);
Bill Wendling3eb59402008-09-09 00:28:24 +00003315
3316 if (LimitFloatPrecision <= 6) {
Bill Wendlingbd297bc2008-09-09 18:42:23 +00003317 // For floating-point precision of 6:
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003318 //
Bill Wendlingbd297bc2008-09-09 18:42:23 +00003319 // Log10ofMantissa =
3320 // -0.50419619f +
3321 // (0.60948995f - 0.10380950f * x) * x;
3322 //
3323 // error 0.0014886165, which is 6 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003324 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003325 getF32Constant(DAG, 0xbdd49a13));
Owen Anderson825b72b2009-08-11 20:47:22 +00003326 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003327 getF32Constant(DAG, 0x3f1c0789));
Owen Anderson825b72b2009-08-11 20:47:22 +00003328 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3329 SDValue Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003330 getF32Constant(DAG, 0x3f011300));
Bill Wendlingbd297bc2008-09-09 18:42:23 +00003331
Scott Michelfdc40a02009-02-17 22:15:04 +00003332 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003333 MVT::f32, LogOfExponent, Log10ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00003334 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
3335 // For floating-point precision of 12:
3336 //
3337 // Log10ofMantissa =
3338 // -0.64831180f +
3339 // (0.91751397f +
3340 // (-0.31664806f + 0.47637168e-1f * x) * x) * x;
3341 //
3342 // error 0.00019228036, which is better than 12 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003343 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003344 getF32Constant(DAG, 0x3d431f31));
Owen Anderson825b72b2009-08-11 20:47:22 +00003345 SDValue t1 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003346 getF32Constant(DAG, 0x3ea21fb2));
Owen Anderson825b72b2009-08-11 20:47:22 +00003347 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3348 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003349 getF32Constant(DAG, 0x3f6ae232));
Owen Anderson825b72b2009-08-11 20:47:22 +00003350 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3351 SDValue Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003352 getF32Constant(DAG, 0x3f25f7c3));
Bill Wendling3eb59402008-09-09 00:28:24 +00003353
Scott Michelfdc40a02009-02-17 22:15:04 +00003354 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003355 MVT::f32, LogOfExponent, Log10ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00003356 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
Bill Wendlingbd297bc2008-09-09 18:42:23 +00003357 // For floating-point precision of 18:
3358 //
3359 // Log10ofMantissa =
3360 // -0.84299375f +
3361 // (1.5327582f +
3362 // (-1.0688956f +
3363 // (0.49102474f +
3364 // (-0.12539807f + 0.13508273e-1f * x) * x) * x) * x) * x;
3365 //
3366 // error 0.0000037995730, which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003367 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003368 getF32Constant(DAG, 0x3c5d51ce));
Owen Anderson825b72b2009-08-11 20:47:22 +00003369 SDValue t1 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003370 getF32Constant(DAG, 0x3e00685a));
Owen Anderson825b72b2009-08-11 20:47:22 +00003371 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3372 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003373 getF32Constant(DAG, 0x3efb6798));
Owen Anderson825b72b2009-08-11 20:47:22 +00003374 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3375 SDValue t5 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003376 getF32Constant(DAG, 0x3f88d192));
Owen Anderson825b72b2009-08-11 20:47:22 +00003377 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3378 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003379 getF32Constant(DAG, 0x3fc4316c));
Owen Anderson825b72b2009-08-11 20:47:22 +00003380 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3381 SDValue Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003382 getF32Constant(DAG, 0x3f57ce70));
Bill Wendlingbd297bc2008-09-09 18:42:23 +00003383
Scott Michelfdc40a02009-02-17 22:15:04 +00003384 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003385 MVT::f32, LogOfExponent, Log10ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00003386 }
Dale Johannesen852680a2008-09-05 21:27:19 +00003387 } else {
Bill Wendling3eb59402008-09-09 00:28:24 +00003388 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003389 result = DAG.getNode(ISD::FLOG10, dl,
Dale Johannesen852680a2008-09-05 21:27:19 +00003390 getValue(I.getOperand(1)).getValueType(),
3391 getValue(I.getOperand(1)));
3392 }
Bill Wendling3eb59402008-09-09 00:28:24 +00003393
Dale Johannesen59e577f2008-09-05 18:38:42 +00003394 setValue(&I, result);
3395}
3396
Bill Wendlinge10c8142008-09-09 22:39:21 +00003397/// visitExp2 - Lower an exp2 intrinsic. Handles the special sequences for
3398/// limited-precision mode.
Dale Johannesen601d3c02008-09-05 01:48:15 +00003399void
Dan Gohman2048b852009-11-23 18:04:58 +00003400SelectionDAGBuilder::visitExp2(CallInst &I) {
Dale Johannesen601d3c02008-09-05 01:48:15 +00003401 SDValue result;
Dale Johannesen66978ee2009-01-31 02:22:37 +00003402 DebugLoc dl = getCurDebugLoc();
Bill Wendlinge10c8142008-09-09 22:39:21 +00003403
Owen Anderson825b72b2009-08-11 20:47:22 +00003404 if (getValue(I.getOperand(1)).getValueType() == MVT::f32 &&
Bill Wendlinge10c8142008-09-09 22:39:21 +00003405 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
3406 SDValue Op = getValue(I.getOperand(1));
3407
Owen Anderson825b72b2009-08-11 20:47:22 +00003408 SDValue IntegerPartOfX = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::i32, Op);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003409
3410 // FractionalPartOfX = x - (float)IntegerPartOfX;
Owen Anderson825b72b2009-08-11 20:47:22 +00003411 SDValue t1 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, IntegerPartOfX);
3412 SDValue X = DAG.getNode(ISD::FSUB, dl, MVT::f32, Op, t1);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003413
3414 // IntegerPartOfX <<= 23;
Owen Anderson825b72b2009-08-11 20:47:22 +00003415 IntegerPartOfX = DAG.getNode(ISD::SHL, dl, MVT::i32, IntegerPartOfX,
Duncan Sands92abc622009-01-31 15:50:11 +00003416 DAG.getConstant(23, TLI.getPointerTy()));
Bill Wendlinge10c8142008-09-09 22:39:21 +00003417
3418 if (LimitFloatPrecision <= 6) {
3419 // For floating-point precision of 6:
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003420 //
Bill Wendlinge10c8142008-09-09 22:39:21 +00003421 // TwoToFractionalPartOfX =
3422 // 0.997535578f +
3423 // (0.735607626f + 0.252464424f * x) * x;
3424 //
3425 // error 0.0144103317, which is 6 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003426 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003427 getF32Constant(DAG, 0x3e814304));
Owen Anderson825b72b2009-08-11 20:47:22 +00003428 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003429 getF32Constant(DAG, 0x3f3c50c8));
Owen Anderson825b72b2009-08-11 20:47:22 +00003430 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3431 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003432 getF32Constant(DAG, 0x3f7f5e7e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003433 SDValue t6 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32, t5);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003434 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00003435 DAG.getNode(ISD::ADD, dl, MVT::i32, t6, IntegerPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003436
Scott Michelfdc40a02009-02-17 22:15:04 +00003437 result = DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003438 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003439 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
3440 // For floating-point precision of 12:
3441 //
3442 // TwoToFractionalPartOfX =
3443 // 0.999892986f +
3444 // (0.696457318f +
3445 // (0.224338339f + 0.792043434e-1f * x) * x) * x;
3446 //
3447 // error 0.000107046256, which is 13 to 14 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003448 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003449 getF32Constant(DAG, 0x3da235e3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003450 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003451 getF32Constant(DAG, 0x3e65b8f3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003452 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3453 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003454 getF32Constant(DAG, 0x3f324b07));
Owen Anderson825b72b2009-08-11 20:47:22 +00003455 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3456 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003457 getF32Constant(DAG, 0x3f7ff8fd));
Owen Anderson825b72b2009-08-11 20:47:22 +00003458 SDValue t8 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32, t7);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003459 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00003460 DAG.getNode(ISD::ADD, dl, MVT::i32, t8, IntegerPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003461
Scott Michelfdc40a02009-02-17 22:15:04 +00003462 result = DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003463 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003464 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
3465 // For floating-point precision of 18:
3466 //
3467 // TwoToFractionalPartOfX =
3468 // 0.999999982f +
3469 // (0.693148872f +
3470 // (0.240227044f +
3471 // (0.554906021e-1f +
3472 // (0.961591928e-2f +
3473 // (0.136028312e-2f + 0.157059148e-3f *x)*x)*x)*x)*x)*x;
3474 // error 2.47208000*10^(-7), which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003475 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003476 getF32Constant(DAG, 0x3924b03e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003477 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003478 getF32Constant(DAG, 0x3ab24b87));
Owen Anderson825b72b2009-08-11 20:47:22 +00003479 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3480 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003481 getF32Constant(DAG, 0x3c1d8c17));
Owen Anderson825b72b2009-08-11 20:47:22 +00003482 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3483 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003484 getF32Constant(DAG, 0x3d634a1d));
Owen Anderson825b72b2009-08-11 20:47:22 +00003485 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3486 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003487 getF32Constant(DAG, 0x3e75fe14));
Owen Anderson825b72b2009-08-11 20:47:22 +00003488 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
3489 SDValue t11 = DAG.getNode(ISD::FADD, dl, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003490 getF32Constant(DAG, 0x3f317234));
Owen Anderson825b72b2009-08-11 20:47:22 +00003491 SDValue t12 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t11, X);
3492 SDValue t13 = DAG.getNode(ISD::FADD, dl, MVT::f32, t12,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003493 getF32Constant(DAG, 0x3f800000));
Owen Anderson825b72b2009-08-11 20:47:22 +00003494 SDValue t14 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32, t13);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003495 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00003496 DAG.getNode(ISD::ADD, dl, MVT::i32, t14, IntegerPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003497
Scott Michelfdc40a02009-02-17 22:15:04 +00003498 result = DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003499 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003500 }
Dale Johannesen601d3c02008-09-05 01:48:15 +00003501 } else {
Bill Wendling3eb59402008-09-09 00:28:24 +00003502 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003503 result = DAG.getNode(ISD::FEXP2, dl,
Dale Johannesen601d3c02008-09-05 01:48:15 +00003504 getValue(I.getOperand(1)).getValueType(),
3505 getValue(I.getOperand(1)));
3506 }
Bill Wendlinge10c8142008-09-09 22:39:21 +00003507
Dale Johannesen601d3c02008-09-05 01:48:15 +00003508 setValue(&I, result);
3509}
3510
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003511/// visitPow - Lower a pow intrinsic. Handles the special sequences for
3512/// limited-precision mode with x == 10.0f.
3513void
Dan Gohman2048b852009-11-23 18:04:58 +00003514SelectionDAGBuilder::visitPow(CallInst &I) {
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003515 SDValue result;
3516 Value *Val = I.getOperand(1);
Dale Johannesen66978ee2009-01-31 02:22:37 +00003517 DebugLoc dl = getCurDebugLoc();
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003518 bool IsExp10 = false;
3519
Owen Anderson825b72b2009-08-11 20:47:22 +00003520 if (getValue(Val).getValueType() == MVT::f32 &&
3521 getValue(I.getOperand(2)).getValueType() == MVT::f32 &&
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003522 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
3523 if (Constant *C = const_cast<Constant*>(dyn_cast<Constant>(Val))) {
3524 if (ConstantFP *CFP = dyn_cast<ConstantFP>(C)) {
3525 APFloat Ten(10.0f);
3526 IsExp10 = CFP->getValueAPF().bitwiseIsEqual(Ten);
3527 }
3528 }
3529 }
3530
3531 if (IsExp10 && LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
3532 SDValue Op = getValue(I.getOperand(2));
3533
3534 // Put the exponent in the right bit position for later addition to the
3535 // final result:
3536 //
3537 // #define LOG2OF10 3.3219281f
3538 // IntegerPartOfX = (int32_t)(x * LOG2OF10);
Owen Anderson825b72b2009-08-11 20:47:22 +00003539 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, Op,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003540 getF32Constant(DAG, 0x40549a78));
Owen Anderson825b72b2009-08-11 20:47:22 +00003541 SDValue IntegerPartOfX = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::i32, t0);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003542
3543 // FractionalPartOfX = x - (float)IntegerPartOfX;
Owen Anderson825b72b2009-08-11 20:47:22 +00003544 SDValue t1 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, IntegerPartOfX);
3545 SDValue X = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0, t1);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003546
3547 // IntegerPartOfX <<= 23;
Owen Anderson825b72b2009-08-11 20:47:22 +00003548 IntegerPartOfX = DAG.getNode(ISD::SHL, dl, MVT::i32, IntegerPartOfX,
Duncan Sands92abc622009-01-31 15:50:11 +00003549 DAG.getConstant(23, TLI.getPointerTy()));
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003550
3551 if (LimitFloatPrecision <= 6) {
3552 // For floating-point precision of 6:
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003553 //
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003554 // twoToFractionalPartOfX =
3555 // 0.997535578f +
3556 // (0.735607626f + 0.252464424f * x) * x;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003557 //
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003558 // error 0.0144103317, which is 6 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003559 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003560 getF32Constant(DAG, 0x3e814304));
Owen Anderson825b72b2009-08-11 20:47:22 +00003561 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003562 getF32Constant(DAG, 0x3f3c50c8));
Owen Anderson825b72b2009-08-11 20:47:22 +00003563 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3564 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003565 getF32Constant(DAG, 0x3f7f5e7e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003566 SDValue t6 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32, t5);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003567 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00003568 DAG.getNode(ISD::ADD, dl, MVT::i32, t6, IntegerPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003569
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003570 result = DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003571 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003572 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
3573 // For floating-point precision of 12:
3574 //
3575 // TwoToFractionalPartOfX =
3576 // 0.999892986f +
3577 // (0.696457318f +
3578 // (0.224338339f + 0.792043434e-1f * x) * x) * x;
3579 //
3580 // error 0.000107046256, which is 13 to 14 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003581 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003582 getF32Constant(DAG, 0x3da235e3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003583 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003584 getF32Constant(DAG, 0x3e65b8f3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003585 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3586 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003587 getF32Constant(DAG, 0x3f324b07));
Owen Anderson825b72b2009-08-11 20:47:22 +00003588 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3589 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003590 getF32Constant(DAG, 0x3f7ff8fd));
Owen Anderson825b72b2009-08-11 20:47:22 +00003591 SDValue t8 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32, t7);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003592 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00003593 DAG.getNode(ISD::ADD, dl, MVT::i32, t8, IntegerPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003594
Scott Michelfdc40a02009-02-17 22:15:04 +00003595 result = DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003596 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003597 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
3598 // For floating-point precision of 18:
3599 //
3600 // TwoToFractionalPartOfX =
3601 // 0.999999982f +
3602 // (0.693148872f +
3603 // (0.240227044f +
3604 // (0.554906021e-1f +
3605 // (0.961591928e-2f +
3606 // (0.136028312e-2f + 0.157059148e-3f *x)*x)*x)*x)*x)*x;
3607 // error 2.47208000*10^(-7), which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003608 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003609 getF32Constant(DAG, 0x3924b03e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003610 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003611 getF32Constant(DAG, 0x3ab24b87));
Owen Anderson825b72b2009-08-11 20:47:22 +00003612 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3613 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003614 getF32Constant(DAG, 0x3c1d8c17));
Owen Anderson825b72b2009-08-11 20:47:22 +00003615 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3616 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003617 getF32Constant(DAG, 0x3d634a1d));
Owen Anderson825b72b2009-08-11 20:47:22 +00003618 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3619 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003620 getF32Constant(DAG, 0x3e75fe14));
Owen Anderson825b72b2009-08-11 20:47:22 +00003621 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
3622 SDValue t11 = DAG.getNode(ISD::FADD, dl, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003623 getF32Constant(DAG, 0x3f317234));
Owen Anderson825b72b2009-08-11 20:47:22 +00003624 SDValue t12 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t11, X);
3625 SDValue t13 = DAG.getNode(ISD::FADD, dl, MVT::f32, t12,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003626 getF32Constant(DAG, 0x3f800000));
Owen Anderson825b72b2009-08-11 20:47:22 +00003627 SDValue t14 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32, t13);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003628 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00003629 DAG.getNode(ISD::ADD, dl, MVT::i32, t14, IntegerPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003630
Scott Michelfdc40a02009-02-17 22:15:04 +00003631 result = DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003632 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003633 }
3634 } else {
3635 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003636 result = DAG.getNode(ISD::FPOW, dl,
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003637 getValue(I.getOperand(1)).getValueType(),
3638 getValue(I.getOperand(1)),
3639 getValue(I.getOperand(2)));
3640 }
3641
3642 setValue(&I, result);
3643}
3644
Chris Lattnerf031e8a2010-01-01 03:32:16 +00003645
3646/// ExpandPowI - Expand a llvm.powi intrinsic.
3647static SDValue ExpandPowI(DebugLoc DL, SDValue LHS, SDValue RHS,
3648 SelectionDAG &DAG) {
3649 // If RHS is a constant, we can expand this out to a multiplication tree,
3650 // otherwise we end up lowering to a call to __powidf2 (for example). When
3651 // optimizing for size, we only want to do this if the expansion would produce
3652 // a small number of multiplies, otherwise we do the full expansion.
3653 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
3654 // Get the exponent as a positive value.
3655 unsigned Val = RHSC->getSExtValue();
3656 if ((int)Val < 0) Val = -Val;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00003657
Chris Lattnerf031e8a2010-01-01 03:32:16 +00003658 // powi(x, 0) -> 1.0
3659 if (Val == 0)
3660 return DAG.getConstantFP(1.0, LHS.getValueType());
3661
3662 Function *F = DAG.getMachineFunction().getFunction();
3663 if (!F->hasFnAttr(Attribute::OptimizeForSize) ||
3664 // If optimizing for size, don't insert too many multiplies. This
3665 // inserts up to 5 multiplies.
3666 CountPopulation_32(Val)+Log2_32(Val) < 7) {
3667 // We use the simple binary decomposition method to generate the multiply
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00003668 // sequence. There are more optimal ways to do this (for example,
Chris Lattnerf031e8a2010-01-01 03:32:16 +00003669 // powi(x,15) generates one more multiply than it should), but this has
3670 // the benefit of being both really simple and much better than a libcall.
3671 SDValue Res; // Logically starts equal to 1.0
3672 SDValue CurSquare = LHS;
3673 while (Val) {
Mikhail Glushenkovbfdfea82010-01-01 04:41:36 +00003674 if (Val & 1) {
Chris Lattnerf031e8a2010-01-01 03:32:16 +00003675 if (Res.getNode())
3676 Res = DAG.getNode(ISD::FMUL, DL,Res.getValueType(), Res, CurSquare);
3677 else
3678 Res = CurSquare; // 1.0*CurSquare.
Mikhail Glushenkovbfdfea82010-01-01 04:41:36 +00003679 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00003680
Chris Lattnerf031e8a2010-01-01 03:32:16 +00003681 CurSquare = DAG.getNode(ISD::FMUL, DL, CurSquare.getValueType(),
3682 CurSquare, CurSquare);
3683 Val >>= 1;
3684 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00003685
Chris Lattnerf031e8a2010-01-01 03:32:16 +00003686 // If the original was negative, invert the result, producing 1/(x*x*x).
3687 if (RHSC->getSExtValue() < 0)
3688 Res = DAG.getNode(ISD::FDIV, DL, LHS.getValueType(),
3689 DAG.getConstantFP(1.0, LHS.getValueType()), Res);
3690 return Res;
3691 }
3692 }
3693
3694 // Otherwise, expand to a libcall.
3695 return DAG.getNode(ISD::FPOWI, DL, LHS.getValueType(), LHS, RHS);
3696}
3697
3698
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003699/// visitIntrinsicCall - Lower the call to the specified intrinsic function. If
3700/// we want to emit this as a call to a named external function, return the name
3701/// otherwise lower it and return null.
3702const char *
Dan Gohman2048b852009-11-23 18:04:58 +00003703SelectionDAGBuilder::visitIntrinsicCall(CallInst &I, unsigned Intrinsic) {
Dale Johannesen66978ee2009-01-31 02:22:37 +00003704 DebugLoc dl = getCurDebugLoc();
Bill Wendlingd0283fa2009-12-22 00:40:51 +00003705 SDValue Res;
3706
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003707 switch (Intrinsic) {
3708 default:
3709 // By default, turn this into a target intrinsic node.
3710 visitTargetIntrinsic(I, Intrinsic);
3711 return 0;
3712 case Intrinsic::vastart: visitVAStart(I); return 0;
3713 case Intrinsic::vaend: visitVAEnd(I); return 0;
3714 case Intrinsic::vacopy: visitVACopy(I); return 0;
3715 case Intrinsic::returnaddress:
Bill Wendling4533cac2010-01-28 21:51:40 +00003716 setValue(&I, DAG.getNode(ISD::RETURNADDR, dl, TLI.getPointerTy(),
3717 getValue(I.getOperand(1))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003718 return 0;
Bill Wendlingd5d81912008-09-26 22:10:44 +00003719 case Intrinsic::frameaddress:
Bill Wendling4533cac2010-01-28 21:51:40 +00003720 setValue(&I, DAG.getNode(ISD::FRAMEADDR, dl, TLI.getPointerTy(),
3721 getValue(I.getOperand(1))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003722 return 0;
3723 case Intrinsic::setjmp:
3724 return "_setjmp"+!TLI.usesUnderscoreSetJmp();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003725 case Intrinsic::longjmp:
3726 return "_longjmp"+!TLI.usesUnderscoreLongJmp();
Chris Lattner824b9582008-11-21 16:42:48 +00003727 case Intrinsic::memcpy: {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003728 SDValue Op1 = getValue(I.getOperand(1));
3729 SDValue Op2 = getValue(I.getOperand(2));
3730 SDValue Op3 = getValue(I.getOperand(3));
3731 unsigned Align = cast<ConstantInt>(I.getOperand(4))->getZExtValue();
Bill Wendling4533cac2010-01-28 21:51:40 +00003732 DAG.setRoot(DAG.getMemcpy(getRoot(), dl, Op1, Op2, Op3, Align, false,
3733 I.getOperand(1), 0, I.getOperand(2), 0));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003734 return 0;
3735 }
Chris Lattner824b9582008-11-21 16:42:48 +00003736 case Intrinsic::memset: {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003737 SDValue Op1 = getValue(I.getOperand(1));
3738 SDValue Op2 = getValue(I.getOperand(2));
3739 SDValue Op3 = getValue(I.getOperand(3));
3740 unsigned Align = cast<ConstantInt>(I.getOperand(4))->getZExtValue();
Bill Wendling4533cac2010-01-28 21:51:40 +00003741 DAG.setRoot(DAG.getMemset(getRoot(), dl, Op1, Op2, Op3, Align,
3742 I.getOperand(1), 0));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003743 return 0;
3744 }
Chris Lattner824b9582008-11-21 16:42:48 +00003745 case Intrinsic::memmove: {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003746 SDValue Op1 = getValue(I.getOperand(1));
3747 SDValue Op2 = getValue(I.getOperand(2));
3748 SDValue Op3 = getValue(I.getOperand(3));
3749 unsigned Align = cast<ConstantInt>(I.getOperand(4))->getZExtValue();
3750
3751 // If the source and destination are known to not be aliases, we can
3752 // lower memmove as memcpy.
3753 uint64_t Size = -1ULL;
3754 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op3))
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00003755 Size = C->getZExtValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003756 if (AA->alias(I.getOperand(1), Size, I.getOperand(2), Size) ==
3757 AliasAnalysis::NoAlias) {
Bill Wendling4533cac2010-01-28 21:51:40 +00003758 DAG.setRoot(DAG.getMemcpy(getRoot(), dl, Op1, Op2, Op3, Align, false,
3759 I.getOperand(1), 0, I.getOperand(2), 0));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003760 return 0;
3761 }
3762
Bill Wendling4533cac2010-01-28 21:51:40 +00003763 DAG.setRoot(DAG.getMemmove(getRoot(), dl, Op1, Op2, Op3, Align,
3764 I.getOperand(1), 0, I.getOperand(2), 0));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003765 return 0;
3766 }
Bill Wendling92c1e122009-02-13 02:16:35 +00003767 case Intrinsic::dbg_declare: {
Dale Johannesen904c2fa2010-02-01 19:54:53 +00003768 // FIXME: currently, we get here only if OptLevel != CodeGenOpt::None.
3769 // The real handling of this intrinsic is in FastISel.
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00003770 if (OptLevel != CodeGenOpt::None)
Devang Patel7e1e31f2009-07-02 22:43:26 +00003771 // FIXME: Variable debug info is not supported here.
3772 return 0;
Devang Patel24f20e02009-08-22 17:12:53 +00003773 DwarfWriter *DW = DAG.getDwarfWriter();
3774 if (!DW)
3775 return 0;
Devang Patel7e1e31f2009-07-02 22:43:26 +00003776 DbgDeclareInst &DI = cast<DbgDeclareInst>(I);
Chris Lattnerbf0ca2b2009-12-29 09:32:19 +00003777 if (!DIDescriptor::ValidDebugInfo(DI.getVariable(), CodeGenOpt::None))
Devang Patel7e1e31f2009-07-02 22:43:26 +00003778 return 0;
3779
Devang Patelac1ceb32009-10-09 22:42:28 +00003780 MDNode *Variable = DI.getVariable();
Devang Patel24f20e02009-08-22 17:12:53 +00003781 Value *Address = DI.getAddress();
Dale Johannesen8ac38f22010-02-08 21:53:27 +00003782 if (!Address)
3783 return 0;
Devang Patel24f20e02009-08-22 17:12:53 +00003784 if (BitCastInst *BCI = dyn_cast<BitCastInst>(Address))
3785 Address = BCI->getOperand(0);
3786 AllocaInst *AI = dyn_cast<AllocaInst>(Address);
3787 // Don't handle byval struct arguments or VLAs, for example.
3788 if (!AI)
3789 return 0;
Devang Patelbd1d6a82009-09-05 00:34:14 +00003790 DenseMap<const AllocaInst*, int>::iterator SI =
3791 FuncInfo.StaticAllocaMap.find(AI);
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00003792 if (SI == FuncInfo.StaticAllocaMap.end())
Devang Patelbd1d6a82009-09-05 00:34:14 +00003793 return 0; // VLAs.
3794 int FI = SI->second;
Devang Patel70d75ca2009-11-12 19:02:56 +00003795
Chris Lattner3990b122009-12-28 23:41:32 +00003796 if (MachineModuleInfo *MMI = DAG.getMachineModuleInfo())
3797 if (MDNode *Dbg = DI.getMetadata("dbg"))
Chris Lattner0eb41982009-12-28 20:45:51 +00003798 MMI->setVariableDbgInfo(Variable, FI, Dbg);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003799 return 0;
Bill Wendling92c1e122009-02-13 02:16:35 +00003800 }
Dale Johannesen904c2fa2010-02-01 19:54:53 +00003801 case Intrinsic::dbg_value: {
3802 // FIXME: currently, we get here only if OptLevel != CodeGenOpt::None.
3803 // The real handling of this intrinsic is in FastISel.
3804 if (OptLevel != CodeGenOpt::None)
3805 // FIXME: Variable debug info is not supported here.
3806 return 0;
3807 DwarfWriter *DW = DAG.getDwarfWriter();
3808 if (!DW)
3809 return 0;
3810 DbgValueInst &DI = cast<DbgValueInst>(I);
3811 if (!DIDescriptor::ValidDebugInfo(DI.getVariable(), CodeGenOpt::None))
3812 return 0;
3813
3814 MDNode *Variable = DI.getVariable();
3815 Value *V = DI.getValue();
3816 if (!V)
3817 return 0;
3818 if (BitCastInst *BCI = dyn_cast<BitCastInst>(V))
3819 V = BCI->getOperand(0);
3820 AllocaInst *AI = dyn_cast<AllocaInst>(V);
3821 // Don't handle byval struct arguments or VLAs, for example.
3822 if (!AI)
3823 return 0;
3824 DenseMap<const AllocaInst*, int>::iterator SI =
3825 FuncInfo.StaticAllocaMap.find(AI);
3826 if (SI == FuncInfo.StaticAllocaMap.end())
3827 return 0; // VLAs.
3828 int FI = SI->second;
3829 if (MachineModuleInfo *MMI = DAG.getMachineModuleInfo())
3830 if (MDNode *Dbg = DI.getMetadata("dbg"))
3831 MMI->setVariableDbgInfo(Variable, FI, Dbg);
3832 return 0;
3833 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003834 case Intrinsic::eh_exception: {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003835 // Insert the EXCEPTIONADDR instruction.
Duncan Sandsb0f1e172009-05-22 20:36:31 +00003836 assert(CurMBB->isLandingPad() &&"Call to eh.exception not in landing pad!");
Owen Anderson825b72b2009-08-11 20:47:22 +00003837 SDVTList VTs = DAG.getVTList(TLI.getPointerTy(), MVT::Other);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003838 SDValue Ops[1];
3839 Ops[0] = DAG.getRoot();
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003840 SDValue Op = DAG.getNode(ISD::EXCEPTIONADDR, dl, VTs, Ops, 1);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003841 setValue(&I, Op);
3842 DAG.setRoot(Op.getValue(1));
3843 return 0;
3844 }
3845
Duncan Sandsb01bbdc2009-10-14 16:11:37 +00003846 case Intrinsic::eh_selector: {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003847 MachineModuleInfo *MMI = DAG.getMachineModuleInfo();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003848
Chris Lattner3a5815f2009-09-17 23:54:54 +00003849 if (CurMBB->isLandingPad())
3850 AddCatchInfo(I, MMI, CurMBB);
3851 else {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003852#ifndef NDEBUG
Chris Lattner3a5815f2009-09-17 23:54:54 +00003853 FuncInfo.CatchInfoLost.insert(&I);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003854#endif
Chris Lattner3a5815f2009-09-17 23:54:54 +00003855 // FIXME: Mark exception selector register as live in. Hack for PR1508.
3856 unsigned Reg = TLI.getExceptionSelectorRegister();
3857 if (Reg) CurMBB->addLiveIn(Reg);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003858 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003859
Chris Lattner3a5815f2009-09-17 23:54:54 +00003860 // Insert the EHSELECTION instruction.
3861 SDVTList VTs = DAG.getVTList(TLI.getPointerTy(), MVT::Other);
3862 SDValue Ops[2];
3863 Ops[0] = getValue(I.getOperand(1));
3864 Ops[1] = getRoot();
3865 SDValue Op = DAG.getNode(ISD::EHSELECTION, dl, VTs, Ops, 2);
Chris Lattner3a5815f2009-09-17 23:54:54 +00003866 DAG.setRoot(Op.getValue(1));
Bill Wendling4533cac2010-01-28 21:51:40 +00003867 setValue(&I, DAG.getSExtOrTrunc(Op, dl, MVT::i32));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003868 return 0;
3869 }
3870
Duncan Sandsb01bbdc2009-10-14 16:11:37 +00003871 case Intrinsic::eh_typeid_for: {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003872 MachineModuleInfo *MMI = DAG.getMachineModuleInfo();
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00003873
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003874 if (MMI) {
3875 // Find the type id for the given typeinfo.
3876 GlobalVariable *GV = ExtractTypeInfo(I.getOperand(1));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003877 unsigned TypeID = MMI->getTypeIDFor(GV);
Bill Wendlingd0283fa2009-12-22 00:40:51 +00003878 Res = DAG.getConstant(TypeID, MVT::i32);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003879 } else {
3880 // Return something different to eh_selector.
Bill Wendlingd0283fa2009-12-22 00:40:51 +00003881 Res = DAG.getConstant(1, MVT::i32);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003882 }
3883
Bill Wendlingd0283fa2009-12-22 00:40:51 +00003884 setValue(&I, Res);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003885 return 0;
3886 }
3887
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00003888 case Intrinsic::eh_return_i32:
3889 case Intrinsic::eh_return_i64:
3890 if (MachineModuleInfo *MMI = DAG.getMachineModuleInfo()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003891 MMI->setCallsEHReturn(true);
Bill Wendling4533cac2010-01-28 21:51:40 +00003892 DAG.setRoot(DAG.getNode(ISD::EH_RETURN, dl,
3893 MVT::Other,
3894 getControlRoot(),
3895 getValue(I.getOperand(1)),
3896 getValue(I.getOperand(2))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003897 } else {
3898 setValue(&I, DAG.getConstant(0, TLI.getPointerTy()));
3899 }
3900
3901 return 0;
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00003902 case Intrinsic::eh_unwind_init:
3903 if (MachineModuleInfo *MMI = DAG.getMachineModuleInfo()) {
3904 MMI->setCallsUnwindInit(true);
3905 }
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00003906 return 0;
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00003907 case Intrinsic::eh_dwarf_cfa: {
Owen Andersone50ed302009-08-10 22:56:29 +00003908 EVT VT = getValue(I.getOperand(1)).getValueType();
Duncan Sands3a66a682009-10-13 21:04:12 +00003909 SDValue CfaArg = DAG.getSExtOrTrunc(getValue(I.getOperand(1)), dl,
3910 TLI.getPointerTy());
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003911 SDValue Offset = DAG.getNode(ISD::ADD, dl,
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00003912 TLI.getPointerTy(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003913 DAG.getNode(ISD::FRAME_TO_ARGS_OFFSET, dl,
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00003914 TLI.getPointerTy()),
3915 CfaArg);
Bill Wendlingd0283fa2009-12-22 00:40:51 +00003916 SDValue FA = DAG.getNode(ISD::FRAMEADDR, dl,
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00003917 TLI.getPointerTy(),
Bill Wendlingd0283fa2009-12-22 00:40:51 +00003918 DAG.getConstant(0, TLI.getPointerTy()));
Bill Wendling4533cac2010-01-28 21:51:40 +00003919 setValue(&I, DAG.getNode(ISD::ADD, dl, TLI.getPointerTy(),
3920 FA, Offset));
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00003921 return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003922 }
Jim Grosbachca752c92010-01-28 01:45:32 +00003923 case Intrinsic::eh_sjlj_callsite: {
3924 MachineModuleInfo *MMI = DAG.getMachineModuleInfo();
3925 ConstantInt *CI = dyn_cast<ConstantInt>(I.getOperand(1));
3926 assert(CI && "Non-constant call site value in eh.sjlj.callsite!");
3927 assert(MMI->getCurrentCallSite() == 0 && "Overlapping call sites!");
3928
3929 MMI->setCurrentCallSite(CI->getZExtValue());
3930 return 0;
3931 }
3932
Mon P Wang77cdf302008-11-10 20:54:11 +00003933 case Intrinsic::convertff:
3934 case Intrinsic::convertfsi:
3935 case Intrinsic::convertfui:
3936 case Intrinsic::convertsif:
3937 case Intrinsic::convertuif:
3938 case Intrinsic::convertss:
3939 case Intrinsic::convertsu:
3940 case Intrinsic::convertus:
3941 case Intrinsic::convertuu: {
3942 ISD::CvtCode Code = ISD::CVT_INVALID;
3943 switch (Intrinsic) {
3944 case Intrinsic::convertff: Code = ISD::CVT_FF; break;
3945 case Intrinsic::convertfsi: Code = ISD::CVT_FS; break;
3946 case Intrinsic::convertfui: Code = ISD::CVT_FU; break;
3947 case Intrinsic::convertsif: Code = ISD::CVT_SF; break;
3948 case Intrinsic::convertuif: Code = ISD::CVT_UF; break;
3949 case Intrinsic::convertss: Code = ISD::CVT_SS; break;
3950 case Intrinsic::convertsu: Code = ISD::CVT_SU; break;
3951 case Intrinsic::convertus: Code = ISD::CVT_US; break;
3952 case Intrinsic::convertuu: Code = ISD::CVT_UU; break;
3953 }
Owen Andersone50ed302009-08-10 22:56:29 +00003954 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendlingd0283fa2009-12-22 00:40:51 +00003955 Value *Op1 = I.getOperand(1);
3956 Res = DAG.getConvertRndSat(DestVT, getCurDebugLoc(), getValue(Op1),
3957 DAG.getValueType(DestVT),
3958 DAG.getValueType(getValue(Op1).getValueType()),
3959 getValue(I.getOperand(2)),
3960 getValue(I.getOperand(3)),
3961 Code);
3962 setValue(&I, Res);
Mon P Wang77cdf302008-11-10 20:54:11 +00003963 return 0;
3964 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003965 case Intrinsic::sqrt:
Bill Wendling4533cac2010-01-28 21:51:40 +00003966 setValue(&I, DAG.getNode(ISD::FSQRT, dl,
3967 getValue(I.getOperand(1)).getValueType(),
3968 getValue(I.getOperand(1))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003969 return 0;
3970 case Intrinsic::powi:
Bill Wendling4533cac2010-01-28 21:51:40 +00003971 setValue(&I, ExpandPowI(dl, getValue(I.getOperand(1)),
3972 getValue(I.getOperand(2)), DAG));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003973 return 0;
3974 case Intrinsic::sin:
Bill Wendling4533cac2010-01-28 21:51:40 +00003975 setValue(&I, DAG.getNode(ISD::FSIN, dl,
3976 getValue(I.getOperand(1)).getValueType(),
3977 getValue(I.getOperand(1))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003978 return 0;
3979 case Intrinsic::cos:
Bill Wendling4533cac2010-01-28 21:51:40 +00003980 setValue(&I, DAG.getNode(ISD::FCOS, dl,
3981 getValue(I.getOperand(1)).getValueType(),
3982 getValue(I.getOperand(1))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003983 return 0;
Dale Johannesen7794f2a2008-09-04 00:47:13 +00003984 case Intrinsic::log:
Dale Johannesen59e577f2008-09-05 18:38:42 +00003985 visitLog(I);
Dale Johannesen7794f2a2008-09-04 00:47:13 +00003986 return 0;
3987 case Intrinsic::log2:
Dale Johannesen59e577f2008-09-05 18:38:42 +00003988 visitLog2(I);
Dale Johannesen7794f2a2008-09-04 00:47:13 +00003989 return 0;
3990 case Intrinsic::log10:
Dale Johannesen59e577f2008-09-05 18:38:42 +00003991 visitLog10(I);
Dale Johannesen7794f2a2008-09-04 00:47:13 +00003992 return 0;
3993 case Intrinsic::exp:
Dale Johannesen59e577f2008-09-05 18:38:42 +00003994 visitExp(I);
Dale Johannesen7794f2a2008-09-04 00:47:13 +00003995 return 0;
3996 case Intrinsic::exp2:
Dale Johannesen601d3c02008-09-05 01:48:15 +00003997 visitExp2(I);
Dale Johannesen7794f2a2008-09-04 00:47:13 +00003998 return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003999 case Intrinsic::pow:
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004000 visitPow(I);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004001 return 0;
4002 case Intrinsic::pcmarker: {
4003 SDValue Tmp = getValue(I.getOperand(1));
Bill Wendling4533cac2010-01-28 21:51:40 +00004004 DAG.setRoot(DAG.getNode(ISD::PCMARKER, dl, MVT::Other, getRoot(), Tmp));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004005 return 0;
4006 }
4007 case Intrinsic::readcyclecounter: {
4008 SDValue Op = getRoot();
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004009 Res = DAG.getNode(ISD::READCYCLECOUNTER, dl,
4010 DAG.getVTList(MVT::i64, MVT::Other),
4011 &Op, 1);
4012 setValue(&I, Res);
4013 DAG.setRoot(Res.getValue(1));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004014 return 0;
4015 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004016 case Intrinsic::bswap:
Bill Wendling4533cac2010-01-28 21:51:40 +00004017 setValue(&I, DAG.getNode(ISD::BSWAP, dl,
4018 getValue(I.getOperand(1)).getValueType(),
4019 getValue(I.getOperand(1))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004020 return 0;
4021 case Intrinsic::cttz: {
4022 SDValue Arg = getValue(I.getOperand(1));
Owen Andersone50ed302009-08-10 22:56:29 +00004023 EVT Ty = Arg.getValueType();
Bill Wendling4533cac2010-01-28 21:51:40 +00004024 setValue(&I, DAG.getNode(ISD::CTTZ, dl, Ty, Arg));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004025 return 0;
4026 }
4027 case Intrinsic::ctlz: {
4028 SDValue Arg = getValue(I.getOperand(1));
Owen Andersone50ed302009-08-10 22:56:29 +00004029 EVT Ty = Arg.getValueType();
Bill Wendling4533cac2010-01-28 21:51:40 +00004030 setValue(&I, DAG.getNode(ISD::CTLZ, dl, Ty, Arg));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004031 return 0;
4032 }
4033 case Intrinsic::ctpop: {
4034 SDValue Arg = getValue(I.getOperand(1));
Owen Andersone50ed302009-08-10 22:56:29 +00004035 EVT Ty = Arg.getValueType();
Bill Wendling4533cac2010-01-28 21:51:40 +00004036 setValue(&I, DAG.getNode(ISD::CTPOP, dl, Ty, Arg));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004037 return 0;
4038 }
4039 case Intrinsic::stacksave: {
4040 SDValue Op = getRoot();
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004041 Res = DAG.getNode(ISD::STACKSAVE, dl,
4042 DAG.getVTList(TLI.getPointerTy(), MVT::Other), &Op, 1);
4043 setValue(&I, Res);
4044 DAG.setRoot(Res.getValue(1));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004045 return 0;
4046 }
4047 case Intrinsic::stackrestore: {
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004048 Res = getValue(I.getOperand(1));
Bill Wendling4533cac2010-01-28 21:51:40 +00004049 DAG.setRoot(DAG.getNode(ISD::STACKRESTORE, dl, MVT::Other, getRoot(), Res));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004050 return 0;
4051 }
Bill Wendling57344502008-11-18 11:01:33 +00004052 case Intrinsic::stackprotector: {
Bill Wendlingb2a42982008-11-06 02:29:10 +00004053 // Emit code into the DAG to store the stack guard onto the stack.
4054 MachineFunction &MF = DAG.getMachineFunction();
4055 MachineFrameInfo *MFI = MF.getFrameInfo();
Owen Andersone50ed302009-08-10 22:56:29 +00004056 EVT PtrTy = TLI.getPointerTy();
Bill Wendlingb2a42982008-11-06 02:29:10 +00004057
Bill Wendlingb7c6ebc2008-11-07 01:23:58 +00004058 SDValue Src = getValue(I.getOperand(1)); // The guard's value.
4059 AllocaInst *Slot = cast<AllocaInst>(I.getOperand(2));
Bill Wendlingb2a42982008-11-06 02:29:10 +00004060
Bill Wendlingb7c6ebc2008-11-07 01:23:58 +00004061 int FI = FuncInfo.StaticAllocaMap[Slot];
Bill Wendlingb2a42982008-11-06 02:29:10 +00004062 MFI->setStackProtectorIndex(FI);
4063
4064 SDValue FIN = DAG.getFrameIndex(FI, PtrTy);
4065
4066 // Store the stack protector onto the stack.
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004067 Res = DAG.getStore(getRoot(), getCurDebugLoc(), Src, FIN,
4068 PseudoSourceValue::getFixedStack(FI),
David Greene1e559442010-02-15 17:00:31 +00004069 0, true, false, 0);
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004070 setValue(&I, Res);
4071 DAG.setRoot(Res);
Bill Wendlingb2a42982008-11-06 02:29:10 +00004072 return 0;
4073 }
Eric Christopher7b5e6172009-10-27 00:52:25 +00004074 case Intrinsic::objectsize: {
4075 // If we don't know by now, we're never going to know.
4076 ConstantInt *CI = dyn_cast<ConstantInt>(I.getOperand(2));
4077
4078 assert(CI && "Non-constant type in __builtin_object_size?");
4079
Eric Christopher7e5d2ff2009-10-28 21:32:16 +00004080 SDValue Arg = getValue(I.getOperand(0));
4081 EVT Ty = Arg.getValueType();
4082
Eric Christopherd060b252009-12-23 02:51:48 +00004083 if (CI->getZExtValue() == 0)
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004084 Res = DAG.getConstant(-1ULL, Ty);
Eric Christopher7b5e6172009-10-27 00:52:25 +00004085 else
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004086 Res = DAG.getConstant(0, Ty);
4087
4088 setValue(&I, Res);
Eric Christopher7b5e6172009-10-27 00:52:25 +00004089 return 0;
4090 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004091 case Intrinsic::var_annotation:
4092 // Discard annotate attributes
4093 return 0;
4094
4095 case Intrinsic::init_trampoline: {
4096 const Function *F = cast<Function>(I.getOperand(2)->stripPointerCasts());
4097
4098 SDValue Ops[6];
4099 Ops[0] = getRoot();
4100 Ops[1] = getValue(I.getOperand(1));
4101 Ops[2] = getValue(I.getOperand(2));
4102 Ops[3] = getValue(I.getOperand(3));
4103 Ops[4] = DAG.getSrcValue(I.getOperand(1));
4104 Ops[5] = DAG.getSrcValue(F);
4105
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004106 Res = DAG.getNode(ISD::TRAMPOLINE, dl,
4107 DAG.getVTList(TLI.getPointerTy(), MVT::Other),
4108 Ops, 6);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004109
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004110 setValue(&I, Res);
4111 DAG.setRoot(Res.getValue(1));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004112 return 0;
4113 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004114 case Intrinsic::gcroot:
4115 if (GFI) {
4116 Value *Alloca = I.getOperand(1);
4117 Constant *TypeMap = cast<Constant>(I.getOperand(2));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004118
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004119 FrameIndexSDNode *FI = cast<FrameIndexSDNode>(getValue(Alloca).getNode());
4120 GFI->addStackRoot(FI->getIndex(), TypeMap);
4121 }
4122 return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004123 case Intrinsic::gcread:
4124 case Intrinsic::gcwrite:
Torok Edwinc23197a2009-07-14 16:55:14 +00004125 llvm_unreachable("GC failed to lower gcread/gcwrite intrinsics!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004126 return 0;
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004127 case Intrinsic::flt_rounds:
Bill Wendling4533cac2010-01-28 21:51:40 +00004128 setValue(&I, DAG.getNode(ISD::FLT_ROUNDS_, dl, MVT::i32));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004129 return 0;
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004130 case Intrinsic::trap:
Bill Wendling4533cac2010-01-28 21:51:40 +00004131 DAG.setRoot(DAG.getNode(ISD::TRAP, dl,MVT::Other, getRoot()));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004132 return 0;
Bill Wendlingef375462008-11-21 02:38:44 +00004133 case Intrinsic::uadd_with_overflow:
Bill Wendling74c37652008-12-09 22:08:41 +00004134 return implVisitAluOverflow(I, ISD::UADDO);
4135 case Intrinsic::sadd_with_overflow:
4136 return implVisitAluOverflow(I, ISD::SADDO);
4137 case Intrinsic::usub_with_overflow:
4138 return implVisitAluOverflow(I, ISD::USUBO);
4139 case Intrinsic::ssub_with_overflow:
4140 return implVisitAluOverflow(I, ISD::SSUBO);
4141 case Intrinsic::umul_with_overflow:
4142 return implVisitAluOverflow(I, ISD::UMULO);
4143 case Intrinsic::smul_with_overflow:
4144 return implVisitAluOverflow(I, ISD::SMULO);
Bill Wendling7cdc3c82008-11-21 02:03:52 +00004145
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004146 case Intrinsic::prefetch: {
4147 SDValue Ops[4];
4148 Ops[0] = getRoot();
4149 Ops[1] = getValue(I.getOperand(1));
4150 Ops[2] = getValue(I.getOperand(2));
4151 Ops[3] = getValue(I.getOperand(3));
Bill Wendling4533cac2010-01-28 21:51:40 +00004152 DAG.setRoot(DAG.getNode(ISD::PREFETCH, dl, MVT::Other, &Ops[0], 4));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004153 return 0;
4154 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004155
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004156 case Intrinsic::memory_barrier: {
4157 SDValue Ops[6];
4158 Ops[0] = getRoot();
4159 for (int x = 1; x < 6; ++x)
4160 Ops[x] = getValue(I.getOperand(x));
4161
Bill Wendling4533cac2010-01-28 21:51:40 +00004162 DAG.setRoot(DAG.getNode(ISD::MEMBARRIER, dl, MVT::Other, &Ops[0], 6));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004163 return 0;
4164 }
4165 case Intrinsic::atomic_cmp_swap: {
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004166 SDValue Root = getRoot();
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004167 SDValue L =
Dale Johannesen66978ee2009-01-31 02:22:37 +00004168 DAG.getAtomic(ISD::ATOMIC_CMP_SWAP, getCurDebugLoc(),
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004169 getValue(I.getOperand(2)).getValueType().getSimpleVT(),
4170 Root,
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004171 getValue(I.getOperand(1)),
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004172 getValue(I.getOperand(2)),
4173 getValue(I.getOperand(3)),
4174 I.getOperand(1));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004175 setValue(&I, L);
4176 DAG.setRoot(L.getValue(1));
4177 return 0;
4178 }
4179 case Intrinsic::atomic_load_add:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004180 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_ADD);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004181 case Intrinsic::atomic_load_sub:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004182 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_SUB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004183 case Intrinsic::atomic_load_or:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004184 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_OR);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004185 case Intrinsic::atomic_load_xor:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004186 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_XOR);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004187 case Intrinsic::atomic_load_and:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004188 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_AND);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004189 case Intrinsic::atomic_load_nand:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004190 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_NAND);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004191 case Intrinsic::atomic_load_max:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004192 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_MAX);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004193 case Intrinsic::atomic_load_min:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004194 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_MIN);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004195 case Intrinsic::atomic_load_umin:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004196 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_UMIN);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004197 case Intrinsic::atomic_load_umax:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004198 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_UMAX);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004199 case Intrinsic::atomic_swap:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004200 return implVisitBinaryAtomic(I, ISD::ATOMIC_SWAP);
Duncan Sandsf07c9492009-11-10 09:08:09 +00004201
4202 case Intrinsic::invariant_start:
4203 case Intrinsic::lifetime_start:
4204 // Discard region information.
Bill Wendling4533cac2010-01-28 21:51:40 +00004205 setValue(&I, DAG.getUNDEF(TLI.getPointerTy()));
Duncan Sandsf07c9492009-11-10 09:08:09 +00004206 return 0;
4207 case Intrinsic::invariant_end:
4208 case Intrinsic::lifetime_end:
4209 // Discard region information.
4210 return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004211 }
4212}
4213
Dan Gohman98ca4f22009-08-05 01:29:28 +00004214/// Test if the given instruction is in a position to be optimized
4215/// with a tail-call. This roughly means that it's in a block with
4216/// a return and there's nothing that needs to be scheduled
4217/// between it and the return.
4218///
4219/// This function only tests target-independent requirements.
Dan Gohman98ca4f22009-08-05 01:29:28 +00004220static bool
Evan Cheng86809cc2010-02-03 03:28:02 +00004221isInTailCallPosition(CallSite CS, Attributes CalleeRetAttr,
Dan Gohman98ca4f22009-08-05 01:29:28 +00004222 const TargetLowering &TLI) {
Evan Cheng86809cc2010-02-03 03:28:02 +00004223 const Instruction *I = CS.getInstruction();
Dan Gohman98ca4f22009-08-05 01:29:28 +00004224 const BasicBlock *ExitBB = I->getParent();
4225 const TerminatorInst *Term = ExitBB->getTerminator();
4226 const ReturnInst *Ret = dyn_cast<ReturnInst>(Term);
4227 const Function *F = ExitBB->getParent();
4228
Dan Gohmanc2e93b22010-02-08 20:34:14 +00004229 // The block must end in a return statement or unreachable.
4230 //
4231 // FIXME: Decline tailcall if it's not guaranteed and if the block ends in
4232 // an unreachable, for now. The way tailcall optimization is currently
4233 // implemented means it will add an epilogue followed by a jump. That is
4234 // not profitable. Also, if the callee is a special function (e.g.
4235 // longjmp on x86), it can end up causing miscompilation that has not
4236 // been fully understood.
4237 if (!Ret &&
4238 (!GuaranteedTailCallOpt || !isa<UnreachableInst>(Term))) return false;
Dan Gohman98ca4f22009-08-05 01:29:28 +00004239
4240 // If I will have a chain, make sure no other instruction that will have a
4241 // chain interposes between I and the return.
4242 if (I->mayHaveSideEffects() || I->mayReadFromMemory() ||
4243 !I->isSafeToSpeculativelyExecute())
4244 for (BasicBlock::const_iterator BBI = prior(prior(ExitBB->end())); ;
4245 --BBI) {
4246 if (&*BBI == I)
4247 break;
4248 if (BBI->mayHaveSideEffects() || BBI->mayReadFromMemory() ||
4249 !BBI->isSafeToSpeculativelyExecute())
4250 return false;
4251 }
4252
4253 // If the block ends with a void return or unreachable, it doesn't matter
4254 // what the call's return type is.
4255 if (!Ret || Ret->getNumOperands() == 0) return true;
4256
Dan Gohmaned9bab32009-11-14 02:06:30 +00004257 // If the return value is undef, it doesn't matter what the call's
4258 // return type is.
4259 if (isa<UndefValue>(Ret->getOperand(0))) return true;
4260
Dan Gohman98ca4f22009-08-05 01:29:28 +00004261 // Conservatively require the attributes of the call to match those of
Dan Gohman01205a82009-11-13 18:49:38 +00004262 // the return. Ignore noalias because it doesn't affect the call sequence.
4263 unsigned CallerRetAttr = F->getAttributes().getRetAttributes();
4264 if ((CalleeRetAttr ^ CallerRetAttr) & ~Attribute::NoAlias)
Dan Gohman98ca4f22009-08-05 01:29:28 +00004265 return false;
4266
Evan Cheng6fdce652010-02-04 19:07:06 +00004267 // It's not safe to eliminate the sign / zero extension of the return value.
Evan Cheng446bc102010-02-04 02:45:02 +00004268 if ((CallerRetAttr & Attribute::ZExt) || (CallerRetAttr & Attribute::SExt))
4269 return false;
4270
Dan Gohman98ca4f22009-08-05 01:29:28 +00004271 // Otherwise, make sure the unmodified return value of I is the return value.
4272 for (const Instruction *U = dyn_cast<Instruction>(Ret->getOperand(0)); ;
4273 U = dyn_cast<Instruction>(U->getOperand(0))) {
4274 if (!U)
4275 return false;
4276 if (!U->hasOneUse())
4277 return false;
4278 if (U == I)
4279 break;
4280 // Check for a truly no-op truncate.
4281 if (isa<TruncInst>(U) &&
4282 TLI.isTruncateFree(U->getOperand(0)->getType(), U->getType()))
4283 continue;
4284 // Check for a truly no-op bitcast.
4285 if (isa<BitCastInst>(U) &&
4286 (U->getOperand(0)->getType() == U->getType() ||
Duncan Sands1df98592010-02-16 11:11:14 +00004287 (U->getOperand(0)->getType()->isPointerTy() &&
4288 U->getType()->isPointerTy())))
Dan Gohman98ca4f22009-08-05 01:29:28 +00004289 continue;
4290 // Otherwise it's not a true no-op.
4291 return false;
4292 }
4293
4294 return true;
4295}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004296
Dan Gohman2048b852009-11-23 18:04:58 +00004297void SelectionDAGBuilder::LowerCallTo(CallSite CS, SDValue Callee,
4298 bool isTailCall,
4299 MachineBasicBlock *LandingPad) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004300 const PointerType *PT = cast<PointerType>(CS.getCalledValue()->getType());
4301 const FunctionType *FTy = cast<FunctionType>(PT->getElementType());
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004302 const Type *RetTy = FTy->getReturnType();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004303 MachineModuleInfo *MMI = DAG.getMachineModuleInfo();
4304 unsigned BeginLabel = 0, EndLabel = 0;
4305
4306 TargetLowering::ArgListTy Args;
4307 TargetLowering::ArgListEntry Entry;
4308 Args.reserve(CS.arg_size());
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004309
4310 // Check whether the function can return without sret-demotion.
4311 SmallVector<EVT, 4> OutVTs;
4312 SmallVector<ISD::ArgFlagsTy, 4> OutsFlags;
4313 SmallVector<uint64_t, 4> Offsets;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004314 getReturnInfo(RetTy, CS.getAttributes().getRetAttributes(),
Bill Wendlinge80ae832009-12-22 00:50:32 +00004315 OutVTs, OutsFlags, TLI, &Offsets);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004316
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004317 bool CanLowerReturn = TLI.CanLowerReturn(CS.getCallingConv(),
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004318 FTy->isVarArg(), OutVTs, OutsFlags, DAG);
4319
4320 SDValue DemoteStackSlot;
4321
4322 if (!CanLowerReturn) {
4323 uint64_t TySize = TLI.getTargetData()->getTypeAllocSize(
4324 FTy->getReturnType());
4325 unsigned Align = TLI.getTargetData()->getPrefTypeAlignment(
4326 FTy->getReturnType());
4327 MachineFunction &MF = DAG.getMachineFunction();
David Greene3f2bf852009-11-12 20:49:22 +00004328 int SSFI = MF.getFrameInfo()->CreateStackObject(TySize, Align, false);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004329 const Type *StackSlotPtrType = PointerType::getUnqual(FTy->getReturnType());
4330
4331 DemoteStackSlot = DAG.getFrameIndex(SSFI, TLI.getPointerTy());
4332 Entry.Node = DemoteStackSlot;
4333 Entry.Ty = StackSlotPtrType;
4334 Entry.isSExt = false;
4335 Entry.isZExt = false;
4336 Entry.isInReg = false;
4337 Entry.isSRet = true;
4338 Entry.isNest = false;
4339 Entry.isByVal = false;
4340 Entry.Alignment = Align;
4341 Args.push_back(Entry);
4342 RetTy = Type::getVoidTy(FTy->getContext());
4343 }
4344
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004345 for (CallSite::arg_iterator i = CS.arg_begin(), e = CS.arg_end();
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004346 i != e; ++i) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004347 SDValue ArgNode = getValue(*i);
4348 Entry.Node = ArgNode; Entry.Ty = (*i)->getType();
4349
4350 unsigned attrInd = i - CS.arg_begin() + 1;
Devang Patel05988662008-09-25 21:00:45 +00004351 Entry.isSExt = CS.paramHasAttr(attrInd, Attribute::SExt);
4352 Entry.isZExt = CS.paramHasAttr(attrInd, Attribute::ZExt);
4353 Entry.isInReg = CS.paramHasAttr(attrInd, Attribute::InReg);
4354 Entry.isSRet = CS.paramHasAttr(attrInd, Attribute::StructRet);
4355 Entry.isNest = CS.paramHasAttr(attrInd, Attribute::Nest);
4356 Entry.isByVal = CS.paramHasAttr(attrInd, Attribute::ByVal);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004357 Entry.Alignment = CS.getParamAlignment(attrInd);
4358 Args.push_back(Entry);
4359 }
4360
4361 if (LandingPad && MMI) {
4362 // Insert a label before the invoke call to mark the try range. This can be
4363 // used to detect deletion of the invoke via the MachineModuleInfo.
4364 BeginLabel = MMI->NextLabelID();
Jim Grosbach1b747ad2009-08-11 00:09:57 +00004365
Jim Grosbachca752c92010-01-28 01:45:32 +00004366 // For SjLj, keep track of which landing pads go with which invokes
4367 // so as to maintain the ordering of pads in the LSDA.
4368 unsigned CallSiteIndex = MMI->getCurrentCallSite();
4369 if (CallSiteIndex) {
4370 MMI->setCallSiteBeginLabel(BeginLabel, CallSiteIndex);
4371 // Now that the call site is handled, stop tracking it.
4372 MMI->setCurrentCallSite(0);
4373 }
4374
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004375 // Both PendingLoads and PendingExports must be flushed here;
4376 // this call might not return.
4377 (void)getRoot();
Bill Wendling0d580132009-12-23 01:28:19 +00004378 DAG.setRoot(DAG.getLabel(ISD::EH_LABEL, getCurDebugLoc(),
4379 getControlRoot(), BeginLabel));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004380 }
4381
Dan Gohman98ca4f22009-08-05 01:29:28 +00004382 // Check if target-independent constraints permit a tail call here.
4383 // Target-dependent constraints are checked within TLI.LowerCallTo.
4384 if (isTailCall &&
Evan Cheng86809cc2010-02-03 03:28:02 +00004385 !isInTailCallPosition(CS, CS.getAttributes().getRetAttributes(), TLI))
Dan Gohman98ca4f22009-08-05 01:29:28 +00004386 isTailCall = false;
4387
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004388 std::pair<SDValue,SDValue> Result =
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004389 TLI.LowerCallTo(getRoot(), RetTy,
Devang Patel05988662008-09-25 21:00:45 +00004390 CS.paramHasAttr(0, Attribute::SExt),
Dale Johannesen86098bd2008-09-26 19:31:26 +00004391 CS.paramHasAttr(0, Attribute::ZExt), FTy->isVarArg(),
Tilmann Scheller6b61cd12009-07-03 06:44:53 +00004392 CS.paramHasAttr(0, Attribute::InReg), FTy->getNumParams(),
Dale Johannesen86098bd2008-09-26 19:31:26 +00004393 CS.getCallingConv(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00004394 isTailCall,
4395 !CS.getInstruction()->use_empty(),
Bill Wendling46ada192010-03-02 01:55:18 +00004396 Callee, Args, DAG, getCurDebugLoc());
Dan Gohman98ca4f22009-08-05 01:29:28 +00004397 assert((isTailCall || Result.second.getNode()) &&
4398 "Non-null chain expected with non-tail call!");
4399 assert((Result.second.getNode() || !Result.first.getNode()) &&
4400 "Null value expected with tail call!");
Bill Wendlinge80ae832009-12-22 00:50:32 +00004401 if (Result.first.getNode()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004402 setValue(CS.getInstruction(), Result.first);
Bill Wendlinge80ae832009-12-22 00:50:32 +00004403 } else if (!CanLowerReturn && Result.second.getNode()) {
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004404 // The instruction result is the result of loading from the
4405 // hidden sret parameter.
4406 SmallVector<EVT, 1> PVTs;
4407 const Type *PtrRetTy = PointerType::getUnqual(FTy->getReturnType());
4408
4409 ComputeValueVTs(TLI, PtrRetTy, PVTs);
4410 assert(PVTs.size() == 1 && "Pointers should fit in one register");
4411 EVT PtrVT = PVTs[0];
4412 unsigned NumValues = OutVTs.size();
4413 SmallVector<SDValue, 4> Values(NumValues);
4414 SmallVector<SDValue, 4> Chains(NumValues);
4415
4416 for (unsigned i = 0; i < NumValues; ++i) {
Bill Wendlinge80ae832009-12-22 00:50:32 +00004417 SDValue Add = DAG.getNode(ISD::ADD, getCurDebugLoc(), PtrVT,
4418 DemoteStackSlot,
4419 DAG.getConstant(Offsets[i], PtrVT));
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004420 SDValue L = DAG.getLoad(OutVTs[i], getCurDebugLoc(), Result.second,
David Greene1e559442010-02-15 17:00:31 +00004421 Add, NULL, Offsets[i], false, false, 1);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004422 Values[i] = L;
4423 Chains[i] = L.getValue(1);
4424 }
Bill Wendlinge80ae832009-12-22 00:50:32 +00004425
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004426 SDValue Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
4427 MVT::Other, &Chains[0], NumValues);
4428 PendingLoads.push_back(Chain);
Kenneth Uildriks93ae4072010-01-16 23:37:33 +00004429
4430 // Collect the legal value parts into potentially illegal values
4431 // that correspond to the original function's return values.
4432 SmallVector<EVT, 4> RetTys;
4433 RetTy = FTy->getReturnType();
4434 ComputeValueVTs(TLI, RetTy, RetTys);
4435 ISD::NodeType AssertOp = ISD::DELETED_NODE;
4436 SmallVector<SDValue, 4> ReturnValues;
4437 unsigned CurReg = 0;
4438 for (unsigned I = 0, E = RetTys.size(); I != E; ++I) {
4439 EVT VT = RetTys[I];
4440 EVT RegisterVT = TLI.getRegisterType(RetTy->getContext(), VT);
4441 unsigned NumRegs = TLI.getNumRegisters(RetTy->getContext(), VT);
4442
4443 SDValue ReturnValue =
Bill Wendling46ada192010-03-02 01:55:18 +00004444 getCopyFromParts(DAG, getCurDebugLoc(), &Values[CurReg], NumRegs,
Kenneth Uildriks93ae4072010-01-16 23:37:33 +00004445 RegisterVT, VT, AssertOp);
4446 ReturnValues.push_back(ReturnValue);
Kenneth Uildriks93ae4072010-01-16 23:37:33 +00004447 CurReg += NumRegs;
4448 }
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004449
Bill Wendling4533cac2010-01-28 21:51:40 +00004450 setValue(CS.getInstruction(),
4451 DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
4452 DAG.getVTList(&RetTys[0], RetTys.size()),
4453 &ReturnValues[0], ReturnValues.size()));
Bill Wendlinge80ae832009-12-22 00:50:32 +00004454
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004455 }
Bill Wendlinge80ae832009-12-22 00:50:32 +00004456
4457 // As a special case, a null chain means that a tail call has been emitted and
4458 // the DAG root is already updated.
Bill Wendling4533cac2010-01-28 21:51:40 +00004459 if (Result.second.getNode())
Dan Gohman98ca4f22009-08-05 01:29:28 +00004460 DAG.setRoot(Result.second);
Bill Wendling4533cac2010-01-28 21:51:40 +00004461 else
Dan Gohman98ca4f22009-08-05 01:29:28 +00004462 HasTailCall = true;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004463
4464 if (LandingPad && MMI) {
4465 // Insert a label at the end of the invoke call to mark the try range. This
4466 // can be used to detect deletion of the invoke via the MachineModuleInfo.
4467 EndLabel = MMI->NextLabelID();
Bill Wendling0d580132009-12-23 01:28:19 +00004468 DAG.setRoot(DAG.getLabel(ISD::EH_LABEL, getCurDebugLoc(),
4469 getRoot(), EndLabel));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004470
4471 // Inform MachineModuleInfo of range.
4472 MMI->addInvoke(LandingPad, BeginLabel, EndLabel);
4473 }
4474}
4475
Chris Lattner8047d9a2009-12-24 00:37:38 +00004476/// IsOnlyUsedInZeroEqualityComparison - Return true if it only matters that the
4477/// value is equal or not-equal to zero.
4478static bool IsOnlyUsedInZeroEqualityComparison(Value *V) {
4479 for (Value::use_iterator UI = V->use_begin(), E = V->use_end();
4480 UI != E; ++UI) {
4481 if (ICmpInst *IC = dyn_cast<ICmpInst>(*UI))
4482 if (IC->isEquality())
4483 if (Constant *C = dyn_cast<Constant>(IC->getOperand(1)))
4484 if (C->isNullValue())
4485 continue;
4486 // Unknown instruction.
4487 return false;
4488 }
4489 return true;
4490}
4491
Chris Lattner04b091a2009-12-24 01:07:17 +00004492static SDValue getMemCmpLoad(Value *PtrVal, MVT LoadVT, const Type *LoadTy,
Chris Lattner8047d9a2009-12-24 00:37:38 +00004493 SelectionDAGBuilder &Builder) {
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004494
Chris Lattner8047d9a2009-12-24 00:37:38 +00004495 // Check to see if this load can be trivially constant folded, e.g. if the
4496 // input is from a string literal.
4497 if (Constant *LoadInput = dyn_cast<Constant>(PtrVal)) {
4498 // Cast pointer to the type we really want to load.
4499 LoadInput = ConstantExpr::getBitCast(LoadInput,
4500 PointerType::getUnqual(LoadTy));
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004501
Chris Lattner8047d9a2009-12-24 00:37:38 +00004502 if (Constant *LoadCst = ConstantFoldLoadFromConstPtr(LoadInput, Builder.TD))
4503 return Builder.getValue(LoadCst);
4504 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004505
Chris Lattner8047d9a2009-12-24 00:37:38 +00004506 // Otherwise, we have to emit the load. If the pointer is to unfoldable but
4507 // still constant memory, the input chain can be the entry node.
4508 SDValue Root;
4509 bool ConstantMemory = false;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004510
Chris Lattner8047d9a2009-12-24 00:37:38 +00004511 // Do not serialize (non-volatile) loads of constant memory with anything.
4512 if (Builder.AA->pointsToConstantMemory(PtrVal)) {
4513 Root = Builder.DAG.getEntryNode();
4514 ConstantMemory = true;
4515 } else {
4516 // Do not serialize non-volatile loads against each other.
4517 Root = Builder.DAG.getRoot();
4518 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004519
Chris Lattner8047d9a2009-12-24 00:37:38 +00004520 SDValue Ptr = Builder.getValue(PtrVal);
4521 SDValue LoadVal = Builder.DAG.getLoad(LoadVT, Builder.getCurDebugLoc(), Root,
4522 Ptr, PtrVal /*SrcValue*/, 0/*SVOffset*/,
David Greene1e559442010-02-15 17:00:31 +00004523 false /*volatile*/,
4524 false /*nontemporal*/, 1 /* align=1 */);
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004525
Chris Lattner8047d9a2009-12-24 00:37:38 +00004526 if (!ConstantMemory)
4527 Builder.PendingLoads.push_back(LoadVal.getValue(1));
4528 return LoadVal;
4529}
4530
4531
4532/// visitMemCmpCall - See if we can lower a call to memcmp in an optimized form.
4533/// If so, return true and lower it, otherwise return false and it will be
4534/// lowered like a normal call.
4535bool SelectionDAGBuilder::visitMemCmpCall(CallInst &I) {
4536 // Verify that the prototype makes sense. int memcmp(void*,void*,size_t)
4537 if (I.getNumOperands() != 4)
4538 return false;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004539
Chris Lattner8047d9a2009-12-24 00:37:38 +00004540 Value *LHS = I.getOperand(1), *RHS = I.getOperand(2);
Duncan Sands1df98592010-02-16 11:11:14 +00004541 if (!LHS->getType()->isPointerTy() || !RHS->getType()->isPointerTy() ||
4542 !I.getOperand(3)->getType()->isIntegerTy() ||
4543 !I.getType()->isIntegerTy())
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004544 return false;
4545
Chris Lattner8047d9a2009-12-24 00:37:38 +00004546 ConstantInt *Size = dyn_cast<ConstantInt>(I.getOperand(3));
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004547
Chris Lattner8047d9a2009-12-24 00:37:38 +00004548 // memcmp(S1,S2,2) != 0 -> (*(short*)LHS != *(short*)RHS) != 0
4549 // memcmp(S1,S2,4) != 0 -> (*(int*)LHS != *(int*)RHS) != 0
Chris Lattner04b091a2009-12-24 01:07:17 +00004550 if (Size && IsOnlyUsedInZeroEqualityComparison(&I)) {
4551 bool ActuallyDoIt = true;
4552 MVT LoadVT;
4553 const Type *LoadTy;
4554 switch (Size->getZExtValue()) {
4555 default:
4556 LoadVT = MVT::Other;
4557 LoadTy = 0;
4558 ActuallyDoIt = false;
4559 break;
4560 case 2:
4561 LoadVT = MVT::i16;
4562 LoadTy = Type::getInt16Ty(Size->getContext());
4563 break;
4564 case 4:
4565 LoadVT = MVT::i32;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004566 LoadTy = Type::getInt32Ty(Size->getContext());
Chris Lattner04b091a2009-12-24 01:07:17 +00004567 break;
4568 case 8:
4569 LoadVT = MVT::i64;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004570 LoadTy = Type::getInt64Ty(Size->getContext());
Chris Lattner04b091a2009-12-24 01:07:17 +00004571 break;
4572 /*
4573 case 16:
4574 LoadVT = MVT::v4i32;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004575 LoadTy = Type::getInt32Ty(Size->getContext());
Chris Lattner04b091a2009-12-24 01:07:17 +00004576 LoadTy = VectorType::get(LoadTy, 4);
4577 break;
4578 */
4579 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004580
Chris Lattner04b091a2009-12-24 01:07:17 +00004581 // This turns into unaligned loads. We only do this if the target natively
4582 // supports the MVT we'll be loading or if it is small enough (<= 4) that
4583 // we'll only produce a small number of byte loads.
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004584
Chris Lattner04b091a2009-12-24 01:07:17 +00004585 // Require that we can find a legal MVT, and only do this if the target
4586 // supports unaligned loads of that type. Expanding into byte loads would
4587 // bloat the code.
4588 if (ActuallyDoIt && Size->getZExtValue() > 4) {
4589 // TODO: Handle 5 byte compare as 4-byte + 1 byte.
4590 // TODO: Handle 8 byte compare on x86-32 as two 32-bit loads.
4591 if (!TLI.isTypeLegal(LoadVT) ||!TLI.allowsUnalignedMemoryAccesses(LoadVT))
4592 ActuallyDoIt = false;
4593 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004594
Chris Lattner04b091a2009-12-24 01:07:17 +00004595 if (ActuallyDoIt) {
4596 SDValue LHSVal = getMemCmpLoad(LHS, LoadVT, LoadTy, *this);
4597 SDValue RHSVal = getMemCmpLoad(RHS, LoadVT, LoadTy, *this);
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004598
Chris Lattner04b091a2009-12-24 01:07:17 +00004599 SDValue Res = DAG.getSetCC(getCurDebugLoc(), MVT::i1, LHSVal, RHSVal,
4600 ISD::SETNE);
4601 EVT CallVT = TLI.getValueType(I.getType(), true);
4602 setValue(&I, DAG.getZExtOrTrunc(Res, getCurDebugLoc(), CallVT));
4603 return true;
4604 }
Chris Lattner8047d9a2009-12-24 00:37:38 +00004605 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004606
4607
Chris Lattner8047d9a2009-12-24 00:37:38 +00004608 return false;
4609}
4610
4611
Dan Gohman2048b852009-11-23 18:04:58 +00004612void SelectionDAGBuilder::visitCall(CallInst &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004613 const char *RenameFn = 0;
4614 if (Function *F = I.getCalledFunction()) {
4615 if (F->isDeclaration()) {
Dale Johannesen49de9822009-02-05 01:49:45 +00004616 const TargetIntrinsicInfo *II = TLI.getTargetMachine().getIntrinsicInfo();
4617 if (II) {
4618 if (unsigned IID = II->getIntrinsicID(F)) {
4619 RenameFn = visitIntrinsicCall(I, IID);
4620 if (!RenameFn)
4621 return;
4622 }
4623 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004624 if (unsigned IID = F->getIntrinsicID()) {
4625 RenameFn = visitIntrinsicCall(I, IID);
4626 if (!RenameFn)
4627 return;
4628 }
4629 }
4630
4631 // Check for well-known libc/libm calls. If the function is internal, it
4632 // can't be a library call.
Daniel Dunbarf0443c12009-07-26 08:34:35 +00004633 if (!F->hasLocalLinkage() && F->hasName()) {
4634 StringRef Name = F->getName();
4635 if (Name == "copysign" || Name == "copysignf") {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004636 if (I.getNumOperands() == 3 && // Basic sanity checks.
Duncan Sandsb0bc6c32010-02-15 16:12:20 +00004637 I.getOperand(1)->getType()->isFloatingPointTy() &&
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004638 I.getType() == I.getOperand(1)->getType() &&
4639 I.getType() == I.getOperand(2)->getType()) {
4640 SDValue LHS = getValue(I.getOperand(1));
4641 SDValue RHS = getValue(I.getOperand(2));
Bill Wendling0d580132009-12-23 01:28:19 +00004642 setValue(&I, DAG.getNode(ISD::FCOPYSIGN, getCurDebugLoc(),
4643 LHS.getValueType(), LHS, RHS));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004644 return;
4645 }
Daniel Dunbarf0443c12009-07-26 08:34:35 +00004646 } else if (Name == "fabs" || Name == "fabsf" || Name == "fabsl") {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004647 if (I.getNumOperands() == 2 && // Basic sanity checks.
Duncan Sandsb0bc6c32010-02-15 16:12:20 +00004648 I.getOperand(1)->getType()->isFloatingPointTy() &&
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004649 I.getType() == I.getOperand(1)->getType()) {
4650 SDValue Tmp = getValue(I.getOperand(1));
Bill Wendling0d580132009-12-23 01:28:19 +00004651 setValue(&I, DAG.getNode(ISD::FABS, getCurDebugLoc(),
4652 Tmp.getValueType(), Tmp));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004653 return;
4654 }
Daniel Dunbarf0443c12009-07-26 08:34:35 +00004655 } else if (Name == "sin" || Name == "sinf" || Name == "sinl") {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004656 if (I.getNumOperands() == 2 && // Basic sanity checks.
Duncan Sandsb0bc6c32010-02-15 16:12:20 +00004657 I.getOperand(1)->getType()->isFloatingPointTy() &&
Dale Johannesena45bfd32009-09-25 18:00:35 +00004658 I.getType() == I.getOperand(1)->getType() &&
4659 I.onlyReadsMemory()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004660 SDValue Tmp = getValue(I.getOperand(1));
Bill Wendling0d580132009-12-23 01:28:19 +00004661 setValue(&I, DAG.getNode(ISD::FSIN, getCurDebugLoc(),
4662 Tmp.getValueType(), Tmp));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004663 return;
4664 }
Daniel Dunbarf0443c12009-07-26 08:34:35 +00004665 } else if (Name == "cos" || Name == "cosf" || Name == "cosl") {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004666 if (I.getNumOperands() == 2 && // Basic sanity checks.
Duncan Sandsb0bc6c32010-02-15 16:12:20 +00004667 I.getOperand(1)->getType()->isFloatingPointTy() &&
Dale Johannesena45bfd32009-09-25 18:00:35 +00004668 I.getType() == I.getOperand(1)->getType() &&
4669 I.onlyReadsMemory()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004670 SDValue Tmp = getValue(I.getOperand(1));
Bill Wendling0d580132009-12-23 01:28:19 +00004671 setValue(&I, DAG.getNode(ISD::FCOS, getCurDebugLoc(),
4672 Tmp.getValueType(), Tmp));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004673 return;
4674 }
Dale Johannesen52fb79b2009-09-25 17:23:22 +00004675 } else if (Name == "sqrt" || Name == "sqrtf" || Name == "sqrtl") {
4676 if (I.getNumOperands() == 2 && // Basic sanity checks.
Duncan Sandsb0bc6c32010-02-15 16:12:20 +00004677 I.getOperand(1)->getType()->isFloatingPointTy() &&
Dale Johannesena45bfd32009-09-25 18:00:35 +00004678 I.getType() == I.getOperand(1)->getType() &&
4679 I.onlyReadsMemory()) {
Dale Johannesen52fb79b2009-09-25 17:23:22 +00004680 SDValue Tmp = getValue(I.getOperand(1));
Bill Wendling0d580132009-12-23 01:28:19 +00004681 setValue(&I, DAG.getNode(ISD::FSQRT, getCurDebugLoc(),
4682 Tmp.getValueType(), Tmp));
Dale Johannesen52fb79b2009-09-25 17:23:22 +00004683 return;
4684 }
Chris Lattner8047d9a2009-12-24 00:37:38 +00004685 } else if (Name == "memcmp") {
4686 if (visitMemCmpCall(I))
4687 return;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004688 }
4689 }
4690 } else if (isa<InlineAsm>(I.getOperand(0))) {
4691 visitInlineAsm(&I);
4692 return;
4693 }
4694
4695 SDValue Callee;
4696 if (!RenameFn)
4697 Callee = getValue(I.getOperand(0));
4698 else
Bill Wendling056292f2008-09-16 21:48:12 +00004699 Callee = DAG.getExternalSymbol(RenameFn, TLI.getPointerTy());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004700
Bill Wendling0d580132009-12-23 01:28:19 +00004701 // Check if we can potentially perform a tail call. More detailed checking is
4702 // be done within LowerCallTo, after more information about the call is known.
Evan Cheng11e67932010-01-26 23:13:04 +00004703 LowerCallTo(&I, Callee, I.isTailCall());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004704}
4705
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004706/// getCopyFromRegs - Emit a series of CopyFromReg nodes that copies from
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004707/// this value and returns the result as a ValueVT value. This uses
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004708/// Chain/Flag as the input and updates them for the output Chain/Flag.
4709/// If the Flag pointer is NULL, no flag is used.
Dale Johannesen66978ee2009-01-31 02:22:37 +00004710SDValue RegsForValue::getCopyFromRegs(SelectionDAG &DAG, DebugLoc dl,
Bill Wendling46ada192010-03-02 01:55:18 +00004711 SDValue &Chain, SDValue *Flag) const {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004712 // Assemble the legal parts into the final values.
4713 SmallVector<SDValue, 4> Values(ValueVTs.size());
4714 SmallVector<SDValue, 8> Parts;
4715 for (unsigned Value = 0, Part = 0, e = ValueVTs.size(); Value != e; ++Value) {
4716 // Copy the legal parts from the registers.
Owen Andersone50ed302009-08-10 22:56:29 +00004717 EVT ValueVT = ValueVTs[Value];
Owen Anderson23b9b192009-08-12 00:36:31 +00004718 unsigned NumRegs = TLI->getNumRegisters(*DAG.getContext(), ValueVT);
Owen Andersone50ed302009-08-10 22:56:29 +00004719 EVT RegisterVT = RegVTs[Value];
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004720
4721 Parts.resize(NumRegs);
4722 for (unsigned i = 0; i != NumRegs; ++i) {
4723 SDValue P;
Bill Wendlingec72e322009-12-22 01:11:43 +00004724 if (Flag == 0) {
Dale Johannesena04b7572009-02-03 23:04:43 +00004725 P = DAG.getCopyFromReg(Chain, dl, Regs[Part+i], RegisterVT);
Bill Wendlingec72e322009-12-22 01:11:43 +00004726 } else {
Dale Johannesena04b7572009-02-03 23:04:43 +00004727 P = DAG.getCopyFromReg(Chain, dl, Regs[Part+i], RegisterVT, *Flag);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004728 *Flag = P.getValue(2);
4729 }
Bill Wendlingec72e322009-12-22 01:11:43 +00004730
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004731 Chain = P.getValue(1);
Bill Wendlingec72e322009-12-22 01:11:43 +00004732
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004733 // If the source register was virtual and if we know something about it,
4734 // add an assert node.
4735 if (TargetRegisterInfo::isVirtualRegister(Regs[Part+i]) &&
4736 RegisterVT.isInteger() && !RegisterVT.isVector()) {
4737 unsigned SlotNo = Regs[Part+i]-TargetRegisterInfo::FirstVirtualRegister;
4738 FunctionLoweringInfo &FLI = DAG.getFunctionLoweringInfo();
4739 if (FLI.LiveOutRegInfo.size() > SlotNo) {
4740 FunctionLoweringInfo::LiveOutInfo &LOI = FLI.LiveOutRegInfo[SlotNo];
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004741
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004742 unsigned RegSize = RegisterVT.getSizeInBits();
4743 unsigned NumSignBits = LOI.NumSignBits;
4744 unsigned NumZeroBits = LOI.KnownZero.countLeadingOnes();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004745
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004746 // FIXME: We capture more information than the dag can represent. For
4747 // now, just use the tightest assertzext/assertsext possible.
4748 bool isSExt = true;
Owen Anderson825b72b2009-08-11 20:47:22 +00004749 EVT FromVT(MVT::Other);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004750 if (NumSignBits == RegSize)
Owen Anderson825b72b2009-08-11 20:47:22 +00004751 isSExt = true, FromVT = MVT::i1; // ASSERT SEXT 1
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004752 else if (NumZeroBits >= RegSize-1)
Owen Anderson825b72b2009-08-11 20:47:22 +00004753 isSExt = false, FromVT = MVT::i1; // ASSERT ZEXT 1
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004754 else if (NumSignBits > RegSize-8)
Owen Anderson825b72b2009-08-11 20:47:22 +00004755 isSExt = true, FromVT = MVT::i8; // ASSERT SEXT 8
Dan Gohman07c26ee2009-03-31 01:38:29 +00004756 else if (NumZeroBits >= RegSize-8)
Owen Anderson825b72b2009-08-11 20:47:22 +00004757 isSExt = false, FromVT = MVT::i8; // ASSERT ZEXT 8
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004758 else if (NumSignBits > RegSize-16)
Owen Anderson825b72b2009-08-11 20:47:22 +00004759 isSExt = true, FromVT = MVT::i16; // ASSERT SEXT 16
Dan Gohman07c26ee2009-03-31 01:38:29 +00004760 else if (NumZeroBits >= RegSize-16)
Owen Anderson825b72b2009-08-11 20:47:22 +00004761 isSExt = false, FromVT = MVT::i16; // ASSERT ZEXT 16
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004762 else if (NumSignBits > RegSize-32)
Owen Anderson825b72b2009-08-11 20:47:22 +00004763 isSExt = true, FromVT = MVT::i32; // ASSERT SEXT 32
Dan Gohman07c26ee2009-03-31 01:38:29 +00004764 else if (NumZeroBits >= RegSize-32)
Owen Anderson825b72b2009-08-11 20:47:22 +00004765 isSExt = false, FromVT = MVT::i32; // ASSERT ZEXT 32
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004766
Bill Wendling4533cac2010-01-28 21:51:40 +00004767 if (FromVT != MVT::Other)
Dale Johannesen66978ee2009-01-31 02:22:37 +00004768 P = DAG.getNode(isSExt ? ISD::AssertSext : ISD::AssertZext, dl,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004769 RegisterVT, P, DAG.getValueType(FromVT));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004770 }
4771 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004772
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004773 Parts[i] = P;
4774 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004775
Bill Wendling46ada192010-03-02 01:55:18 +00004776 Values[Value] = getCopyFromParts(DAG, dl, Parts.begin(),
Dale Johannesen66978ee2009-01-31 02:22:37 +00004777 NumRegs, RegisterVT, ValueVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004778 Part += NumRegs;
4779 Parts.clear();
4780 }
4781
Bill Wendling4533cac2010-01-28 21:51:40 +00004782 return DAG.getNode(ISD::MERGE_VALUES, dl,
4783 DAG.getVTList(&ValueVTs[0], ValueVTs.size()),
4784 &Values[0], ValueVTs.size());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004785}
4786
4787/// getCopyToRegs - Emit a series of CopyToReg nodes that copies the
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004788/// specified value into the registers specified by this object. This uses
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004789/// Chain/Flag as the input and updates them for the output Chain/Flag.
4790/// If the Flag pointer is NULL, no flag is used.
Dale Johannesen66978ee2009-01-31 02:22:37 +00004791void RegsForValue::getCopyToRegs(SDValue Val, SelectionDAG &DAG, DebugLoc dl,
Bill Wendling46ada192010-03-02 01:55:18 +00004792 SDValue &Chain, SDValue *Flag) const {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004793 // Get the list of the values's legal parts.
4794 unsigned NumRegs = Regs.size();
4795 SmallVector<SDValue, 8> Parts(NumRegs);
4796 for (unsigned Value = 0, Part = 0, e = ValueVTs.size(); Value != e; ++Value) {
Owen Andersone50ed302009-08-10 22:56:29 +00004797 EVT ValueVT = ValueVTs[Value];
Owen Anderson23b9b192009-08-12 00:36:31 +00004798 unsigned NumParts = TLI->getNumRegisters(*DAG.getContext(), ValueVT);
Owen Andersone50ed302009-08-10 22:56:29 +00004799 EVT RegisterVT = RegVTs[Value];
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004800
Bill Wendling46ada192010-03-02 01:55:18 +00004801 getCopyToParts(DAG, dl,
Bill Wendling3ea3c242009-12-22 02:10:19 +00004802 Val.getValue(Val.getResNo() + Value),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004803 &Parts[Part], NumParts, RegisterVT);
4804 Part += NumParts;
4805 }
4806
4807 // Copy the parts into the registers.
4808 SmallVector<SDValue, 8> Chains(NumRegs);
4809 for (unsigned i = 0; i != NumRegs; ++i) {
4810 SDValue Part;
Bill Wendlingec72e322009-12-22 01:11:43 +00004811 if (Flag == 0) {
Dale Johannesena04b7572009-02-03 23:04:43 +00004812 Part = DAG.getCopyToReg(Chain, dl, Regs[i], Parts[i]);
Bill Wendlingec72e322009-12-22 01:11:43 +00004813 } else {
Dale Johannesena04b7572009-02-03 23:04:43 +00004814 Part = DAG.getCopyToReg(Chain, dl, Regs[i], Parts[i], *Flag);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004815 *Flag = Part.getValue(1);
4816 }
Bill Wendlingec72e322009-12-22 01:11:43 +00004817
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004818 Chains[i] = Part.getValue(0);
4819 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004820
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004821 if (NumRegs == 1 || Flag)
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004822 // If NumRegs > 1 && Flag is used then the use of the last CopyToReg is
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004823 // flagged to it. That is the CopyToReg nodes and the user are considered
4824 // a single scheduling unit. If we create a TokenFactor and return it as
4825 // chain, then the TokenFactor is both a predecessor (operand) of the
4826 // user as well as a successor (the TF operands are flagged to the user).
4827 // c1, f1 = CopyToReg
4828 // c2, f2 = CopyToReg
4829 // c3 = TokenFactor c1, c2
4830 // ...
4831 // = op c3, ..., f2
4832 Chain = Chains[NumRegs-1];
4833 else
Owen Anderson825b72b2009-08-11 20:47:22 +00004834 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, &Chains[0], NumRegs);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004835}
4836
4837/// AddInlineAsmOperands - Add this value to the specified inlineasm node
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004838/// operand list. This adds the code marker and includes the number of
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004839/// values added into it.
Evan Cheng697cbbf2009-03-20 18:03:34 +00004840void RegsForValue::AddInlineAsmOperands(unsigned Code,
4841 bool HasMatching,unsigned MatchingIdx,
Bill Wendling46ada192010-03-02 01:55:18 +00004842 SelectionDAG &DAG,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004843 std::vector<SDValue> &Ops) const {
Evan Cheng697cbbf2009-03-20 18:03:34 +00004844 assert(Regs.size() < (1 << 13) && "Too many inline asm outputs!");
4845 unsigned Flag = Code | (Regs.size() << 3);
4846 if (HasMatching)
4847 Flag |= 0x80000000 | (MatchingIdx << 16);
Dale Johannesen99499332009-12-23 07:32:51 +00004848 SDValue Res = DAG.getTargetConstant(Flag, MVT::i32);
Bill Wendling651ad132009-12-22 01:25:10 +00004849 Ops.push_back(Res);
4850
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004851 for (unsigned Value = 0, Reg = 0, e = ValueVTs.size(); Value != e; ++Value) {
Owen Anderson23b9b192009-08-12 00:36:31 +00004852 unsigned NumRegs = TLI->getNumRegisters(*DAG.getContext(), ValueVTs[Value]);
Owen Andersone50ed302009-08-10 22:56:29 +00004853 EVT RegisterVT = RegVTs[Value];
Chris Lattner58f15c42008-10-17 16:21:11 +00004854 for (unsigned i = 0; i != NumRegs; ++i) {
4855 assert(Reg < Regs.size() && "Mismatch in # registers expected");
Bill Wendling4533cac2010-01-28 21:51:40 +00004856 Ops.push_back(DAG.getRegister(Regs[Reg++], RegisterVT));
Chris Lattner58f15c42008-10-17 16:21:11 +00004857 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004858 }
4859}
4860
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004861/// isAllocatableRegister - If the specified register is safe to allocate,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004862/// i.e. it isn't a stack pointer or some other special register, return the
4863/// register class for the register. Otherwise, return null.
4864static const TargetRegisterClass *
4865isAllocatableRegister(unsigned Reg, MachineFunction &MF,
4866 const TargetLowering &TLI,
4867 const TargetRegisterInfo *TRI) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004868 EVT FoundVT = MVT::Other;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004869 const TargetRegisterClass *FoundRC = 0;
4870 for (TargetRegisterInfo::regclass_iterator RCI = TRI->regclass_begin(),
4871 E = TRI->regclass_end(); RCI != E; ++RCI) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004872 EVT ThisVT = MVT::Other;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004873
4874 const TargetRegisterClass *RC = *RCI;
Dan Gohmanf451cb82010-02-10 16:03:48 +00004875 // If none of the value types for this register class are valid, we
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004876 // can't use it. For example, 64-bit reg classes on 32-bit targets.
4877 for (TargetRegisterClass::vt_iterator I = RC->vt_begin(), E = RC->vt_end();
4878 I != E; ++I) {
4879 if (TLI.isTypeLegal(*I)) {
4880 // If we have already found this register in a different register class,
4881 // choose the one with the largest VT specified. For example, on
4882 // PowerPC, we favor f64 register classes over f32.
Owen Anderson825b72b2009-08-11 20:47:22 +00004883 if (FoundVT == MVT::Other || FoundVT.bitsLT(*I)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004884 ThisVT = *I;
4885 break;
4886 }
4887 }
4888 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004889
Owen Anderson825b72b2009-08-11 20:47:22 +00004890 if (ThisVT == MVT::Other) continue;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004891
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004892 // NOTE: This isn't ideal. In particular, this might allocate the
4893 // frame pointer in functions that need it (due to them not being taken
4894 // out of allocation, because a variable sized allocation hasn't been seen
4895 // yet). This is a slight code pessimization, but should still work.
4896 for (TargetRegisterClass::iterator I = RC->allocation_order_begin(MF),
4897 E = RC->allocation_order_end(MF); I != E; ++I)
4898 if (*I == Reg) {
4899 // We found a matching register class. Keep looking at others in case
4900 // we find one with larger registers that this physreg is also in.
4901 FoundRC = RC;
4902 FoundVT = ThisVT;
4903 break;
4904 }
4905 }
4906 return FoundRC;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004907}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004908
4909
4910namespace llvm {
4911/// AsmOperandInfo - This contains information for each constraint that we are
4912/// lowering.
Cedric Venetaff9c272009-02-14 16:06:42 +00004913class VISIBILITY_HIDDEN SDISelAsmOperandInfo :
Daniel Dunbarc0c3b9a2008-09-10 04:16:29 +00004914 public TargetLowering::AsmOperandInfo {
Cedric Venetaff9c272009-02-14 16:06:42 +00004915public:
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004916 /// CallOperand - If this is the result output operand or a clobber
4917 /// this is null, otherwise it is the incoming operand to the CallInst.
4918 /// This gets modified as the asm is processed.
4919 SDValue CallOperand;
4920
4921 /// AssignedRegs - If this is a register or register class operand, this
4922 /// contains the set of register corresponding to the operand.
4923 RegsForValue AssignedRegs;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004924
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004925 explicit SDISelAsmOperandInfo(const InlineAsm::ConstraintInfo &info)
4926 : TargetLowering::AsmOperandInfo(info), CallOperand(0,0) {
4927 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004928
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004929 /// MarkAllocatedRegs - Once AssignedRegs is set, mark the assigned registers
4930 /// busy in OutputRegs/InputRegs.
4931 void MarkAllocatedRegs(bool isOutReg, bool isInReg,
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004932 std::set<unsigned> &OutputRegs,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004933 std::set<unsigned> &InputRegs,
4934 const TargetRegisterInfo &TRI) const {
4935 if (isOutReg) {
4936 for (unsigned i = 0, e = AssignedRegs.Regs.size(); i != e; ++i)
4937 MarkRegAndAliases(AssignedRegs.Regs[i], OutputRegs, TRI);
4938 }
4939 if (isInReg) {
4940 for (unsigned i = 0, e = AssignedRegs.Regs.size(); i != e; ++i)
4941 MarkRegAndAliases(AssignedRegs.Regs[i], InputRegs, TRI);
4942 }
4943 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004944
Owen Andersone50ed302009-08-10 22:56:29 +00004945 /// getCallOperandValEVT - Return the EVT of the Value* that this operand
Chris Lattner81249c92008-10-17 17:05:25 +00004946 /// corresponds to. If there is no Value* for this operand, it returns
Owen Anderson825b72b2009-08-11 20:47:22 +00004947 /// MVT::Other.
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004948 EVT getCallOperandValEVT(LLVMContext &Context,
Owen Anderson1d0be152009-08-13 21:58:54 +00004949 const TargetLowering &TLI,
Chris Lattner81249c92008-10-17 17:05:25 +00004950 const TargetData *TD) const {
Owen Anderson825b72b2009-08-11 20:47:22 +00004951 if (CallOperandVal == 0) return MVT::Other;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004952
Chris Lattner81249c92008-10-17 17:05:25 +00004953 if (isa<BasicBlock>(CallOperandVal))
4954 return TLI.getPointerTy();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004955
Chris Lattner81249c92008-10-17 17:05:25 +00004956 const llvm::Type *OpTy = CallOperandVal->getType();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004957
Chris Lattner81249c92008-10-17 17:05:25 +00004958 // If this is an indirect operand, the operand is a pointer to the
4959 // accessed type.
Bob Wilsone261b0c2009-12-22 18:34:19 +00004960 if (isIndirect) {
4961 const llvm::PointerType *PtrTy = dyn_cast<PointerType>(OpTy);
4962 if (!PtrTy)
4963 llvm_report_error("Indirect operand for inline asm not a pointer!");
4964 OpTy = PtrTy->getElementType();
4965 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004966
Chris Lattner81249c92008-10-17 17:05:25 +00004967 // If OpTy is not a single value, it may be a struct/union that we
4968 // can tile with integers.
4969 if (!OpTy->isSingleValueType() && OpTy->isSized()) {
4970 unsigned BitSize = TD->getTypeSizeInBits(OpTy);
4971 switch (BitSize) {
4972 default: break;
4973 case 1:
4974 case 8:
4975 case 16:
4976 case 32:
4977 case 64:
Chris Lattnercfc14c12008-10-17 19:59:51 +00004978 case 128:
Owen Anderson1d0be152009-08-13 21:58:54 +00004979 OpTy = IntegerType::get(Context, BitSize);
Chris Lattner81249c92008-10-17 17:05:25 +00004980 break;
4981 }
4982 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004983
Chris Lattner81249c92008-10-17 17:05:25 +00004984 return TLI.getValueType(OpTy, true);
4985 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004986
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004987private:
4988 /// MarkRegAndAliases - Mark the specified register and all aliases in the
4989 /// specified set.
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004990 static void MarkRegAndAliases(unsigned Reg, std::set<unsigned> &Regs,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004991 const TargetRegisterInfo &TRI) {
4992 assert(TargetRegisterInfo::isPhysicalRegister(Reg) && "Isn't a physreg");
4993 Regs.insert(Reg);
4994 if (const unsigned *Aliases = TRI.getAliasSet(Reg))
4995 for (; *Aliases; ++Aliases)
4996 Regs.insert(*Aliases);
4997 }
4998};
4999} // end llvm namespace.
5000
5001
5002/// GetRegistersForValue - Assign registers (virtual or physical) for the
5003/// specified operand. We prefer to assign virtual registers, to allow the
Bob Wilson266d9452009-12-17 05:07:36 +00005004/// register allocator to handle the assignment process. However, if the asm
5005/// uses features that we can't model on machineinstrs, we have SDISel do the
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005006/// allocation. This produces generally horrible, but correct, code.
5007///
5008/// OpInfo describes the operand.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005009/// Input and OutputRegs are the set of already allocated physical registers.
5010///
Dan Gohman2048b852009-11-23 18:04:58 +00005011void SelectionDAGBuilder::
Dale Johannesen8e3455b2008-09-24 23:13:09 +00005012GetRegistersForValue(SDISelAsmOperandInfo &OpInfo,
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005013 std::set<unsigned> &OutputRegs,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005014 std::set<unsigned> &InputRegs) {
Dan Gohman0d24bfb2009-08-15 02:06:22 +00005015 LLVMContext &Context = FuncInfo.Fn->getContext();
Owen Anderson23b9b192009-08-12 00:36:31 +00005016
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005017 // Compute whether this value requires an input register, an output register,
5018 // or both.
5019 bool isOutReg = false;
5020 bool isInReg = false;
5021 switch (OpInfo.Type) {
5022 case InlineAsm::isOutput:
5023 isOutReg = true;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005024
5025 // If there is an input constraint that matches this, we need to reserve
Dale Johannesen8e3455b2008-09-24 23:13:09 +00005026 // the input register so no other inputs allocate to it.
Chris Lattner6bdcda32008-10-17 16:47:46 +00005027 isInReg = OpInfo.hasMatchingInput();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005028 break;
5029 case InlineAsm::isInput:
5030 isInReg = true;
5031 isOutReg = false;
5032 break;
5033 case InlineAsm::isClobber:
5034 isOutReg = true;
5035 isInReg = true;
5036 break;
5037 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005038
5039
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005040 MachineFunction &MF = DAG.getMachineFunction();
5041 SmallVector<unsigned, 4> Regs;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005042
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005043 // If this is a constraint for a single physreg, or a constraint for a
5044 // register class, find it.
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005045 std::pair<unsigned, const TargetRegisterClass*> PhysReg =
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005046 TLI.getRegForInlineAsmConstraint(OpInfo.ConstraintCode,
5047 OpInfo.ConstraintVT);
5048
5049 unsigned NumRegs = 1;
Owen Anderson825b72b2009-08-11 20:47:22 +00005050 if (OpInfo.ConstraintVT != MVT::Other) {
Chris Lattner01426e12008-10-21 00:45:36 +00005051 // If this is a FP input in an integer register (or visa versa) insert a bit
5052 // cast of the input value. More generally, handle any case where the input
5053 // value disagrees with the register class we plan to stick this in.
5054 if (OpInfo.Type == InlineAsm::isInput &&
5055 PhysReg.second && !PhysReg.second->hasType(OpInfo.ConstraintVT)) {
Owen Andersone50ed302009-08-10 22:56:29 +00005056 // Try to convert to the first EVT that the reg class contains. If the
Chris Lattner01426e12008-10-21 00:45:36 +00005057 // types are identical size, use a bitcast to convert (e.g. two differing
5058 // vector types).
Owen Andersone50ed302009-08-10 22:56:29 +00005059 EVT RegVT = *PhysReg.second->vt_begin();
Chris Lattner01426e12008-10-21 00:45:36 +00005060 if (RegVT.getSizeInBits() == OpInfo.ConstraintVT.getSizeInBits()) {
Dale Johannesen66978ee2009-01-31 02:22:37 +00005061 OpInfo.CallOperand = DAG.getNode(ISD::BIT_CONVERT, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00005062 RegVT, OpInfo.CallOperand);
Chris Lattner01426e12008-10-21 00:45:36 +00005063 OpInfo.ConstraintVT = RegVT;
5064 } else if (RegVT.isInteger() && OpInfo.ConstraintVT.isFloatingPoint()) {
5065 // If the input is a FP value and we want it in FP registers, do a
5066 // bitcast to the corresponding integer type. This turns an f64 value
5067 // into i64, which can be passed with two i32 values on a 32-bit
5068 // machine.
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005069 RegVT = EVT::getIntegerVT(Context,
Owen Anderson23b9b192009-08-12 00:36:31 +00005070 OpInfo.ConstraintVT.getSizeInBits());
Dale Johannesen66978ee2009-01-31 02:22:37 +00005071 OpInfo.CallOperand = DAG.getNode(ISD::BIT_CONVERT, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00005072 RegVT, OpInfo.CallOperand);
Chris Lattner01426e12008-10-21 00:45:36 +00005073 OpInfo.ConstraintVT = RegVT;
5074 }
5075 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005076
Owen Anderson23b9b192009-08-12 00:36:31 +00005077 NumRegs = TLI.getNumRegisters(Context, OpInfo.ConstraintVT);
Chris Lattner01426e12008-10-21 00:45:36 +00005078 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005079
Owen Andersone50ed302009-08-10 22:56:29 +00005080 EVT RegVT;
5081 EVT ValueVT = OpInfo.ConstraintVT;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005082
5083 // If this is a constraint for a specific physical register, like {r17},
5084 // assign it now.
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005085 if (unsigned AssignedReg = PhysReg.first) {
5086 const TargetRegisterClass *RC = PhysReg.second;
Owen Anderson825b72b2009-08-11 20:47:22 +00005087 if (OpInfo.ConstraintVT == MVT::Other)
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005088 ValueVT = *RC->vt_begin();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005089
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005090 // Get the actual register value type. This is important, because the user
5091 // may have asked for (e.g.) the AX register in i32 type. We need to
5092 // remember that AX is actually i16 to get the right extension.
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005093 RegVT = *RC->vt_begin();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005094
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005095 // This is a explicit reference to a physical register.
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005096 Regs.push_back(AssignedReg);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005097
5098 // If this is an expanded reference, add the rest of the regs to Regs.
5099 if (NumRegs != 1) {
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005100 TargetRegisterClass::iterator I = RC->begin();
5101 for (; *I != AssignedReg; ++I)
5102 assert(I != RC->end() && "Didn't find reg!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005103
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005104 // Already added the first reg.
5105 --NumRegs; ++I;
5106 for (; NumRegs; --NumRegs, ++I) {
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005107 assert(I != RC->end() && "Ran out of registers to allocate!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005108 Regs.push_back(*I);
5109 }
5110 }
Bill Wendling651ad132009-12-22 01:25:10 +00005111
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005112 OpInfo.AssignedRegs = RegsForValue(TLI, Regs, RegVT, ValueVT);
5113 const TargetRegisterInfo *TRI = DAG.getTarget().getRegisterInfo();
5114 OpInfo.MarkAllocatedRegs(isOutReg, isInReg, OutputRegs, InputRegs, *TRI);
5115 return;
5116 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005117
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005118 // Otherwise, if this was a reference to an LLVM register class, create vregs
5119 // for this reference.
Chris Lattnerb3b44842009-03-24 15:25:07 +00005120 if (const TargetRegisterClass *RC = PhysReg.second) {
5121 RegVT = *RC->vt_begin();
Owen Anderson825b72b2009-08-11 20:47:22 +00005122 if (OpInfo.ConstraintVT == MVT::Other)
Evan Chengfb112882009-03-23 08:01:15 +00005123 ValueVT = RegVT;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005124
Evan Chengfb112882009-03-23 08:01:15 +00005125 // Create the appropriate number of virtual registers.
5126 MachineRegisterInfo &RegInfo = MF.getRegInfo();
5127 for (; NumRegs; --NumRegs)
Chris Lattnerb3b44842009-03-24 15:25:07 +00005128 Regs.push_back(RegInfo.createVirtualRegister(RC));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005129
Evan Chengfb112882009-03-23 08:01:15 +00005130 OpInfo.AssignedRegs = RegsForValue(TLI, Regs, RegVT, ValueVT);
5131 return;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005132 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005133
Chris Lattnerfc9d1612009-03-24 15:22:11 +00005134 // This is a reference to a register class that doesn't directly correspond
5135 // to an LLVM register class. Allocate NumRegs consecutive, available,
5136 // registers from the class.
5137 std::vector<unsigned> RegClassRegs
5138 = TLI.getRegClassForInlineAsmConstraint(OpInfo.ConstraintCode,
5139 OpInfo.ConstraintVT);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005140
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005141 const TargetRegisterInfo *TRI = DAG.getTarget().getRegisterInfo();
5142 unsigned NumAllocated = 0;
5143 for (unsigned i = 0, e = RegClassRegs.size(); i != e; ++i) {
5144 unsigned Reg = RegClassRegs[i];
5145 // See if this register is available.
5146 if ((isOutReg && OutputRegs.count(Reg)) || // Already used.
5147 (isInReg && InputRegs.count(Reg))) { // Already used.
5148 // Make sure we find consecutive registers.
5149 NumAllocated = 0;
5150 continue;
5151 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005152
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005153 // Check to see if this register is allocatable (i.e. don't give out the
5154 // stack pointer).
Chris Lattnerfc9d1612009-03-24 15:22:11 +00005155 const TargetRegisterClass *RC = isAllocatableRegister(Reg, MF, TLI, TRI);
5156 if (!RC) { // Couldn't allocate this register.
5157 // Reset NumAllocated to make sure we return consecutive registers.
5158 NumAllocated = 0;
5159 continue;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005160 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005161
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005162 // Okay, this register is good, we can use it.
5163 ++NumAllocated;
5164
5165 // If we allocated enough consecutive registers, succeed.
5166 if (NumAllocated == NumRegs) {
5167 unsigned RegStart = (i-NumAllocated)+1;
5168 unsigned RegEnd = i+1;
5169 // Mark all of the allocated registers used.
5170 for (unsigned i = RegStart; i != RegEnd; ++i)
5171 Regs.push_back(RegClassRegs[i]);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005172
5173 OpInfo.AssignedRegs = RegsForValue(TLI, Regs, *RC->vt_begin(),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005174 OpInfo.ConstraintVT);
5175 OpInfo.MarkAllocatedRegs(isOutReg, isInReg, OutputRegs, InputRegs, *TRI);
5176 return;
5177 }
5178 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005179
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005180 // Otherwise, we couldn't allocate enough registers for this.
5181}
5182
Evan Chengda43bcf2008-09-24 00:05:32 +00005183/// hasInlineAsmMemConstraint - Return true if the inline asm instruction being
5184/// processed uses a memory 'm' constraint.
5185static bool
5186hasInlineAsmMemConstraint(std::vector<InlineAsm::ConstraintInfo> &CInfos,
Dan Gohmane9530ec2009-01-15 16:58:17 +00005187 const TargetLowering &TLI) {
Evan Chengda43bcf2008-09-24 00:05:32 +00005188 for (unsigned i = 0, e = CInfos.size(); i != e; ++i) {
5189 InlineAsm::ConstraintInfo &CI = CInfos[i];
5190 for (unsigned j = 0, ee = CI.Codes.size(); j != ee; ++j) {
5191 TargetLowering::ConstraintType CType = TLI.getConstraintType(CI.Codes[j]);
5192 if (CType == TargetLowering::C_Memory)
5193 return true;
5194 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005195
Chris Lattner6c147292009-04-30 00:48:50 +00005196 // Indirect operand accesses access memory.
5197 if (CI.isIndirect)
5198 return true;
Evan Chengda43bcf2008-09-24 00:05:32 +00005199 }
5200
5201 return false;
5202}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005203
5204/// visitInlineAsm - Handle a call to an InlineAsm object.
5205///
Dan Gohman2048b852009-11-23 18:04:58 +00005206void SelectionDAGBuilder::visitInlineAsm(CallSite CS) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005207 InlineAsm *IA = cast<InlineAsm>(CS.getCalledValue());
5208
5209 /// ConstraintOperands - Information about all of the constraints.
5210 std::vector<SDISelAsmOperandInfo> ConstraintOperands;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005211
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005212 std::set<unsigned> OutputRegs, InputRegs;
5213
5214 // Do a prepass over the constraints, canonicalizing them, and building up the
5215 // ConstraintOperands list.
5216 std::vector<InlineAsm::ConstraintInfo>
5217 ConstraintInfos = IA->ParseConstraints();
5218
Evan Chengda43bcf2008-09-24 00:05:32 +00005219 bool hasMemory = hasInlineAsmMemConstraint(ConstraintInfos, TLI);
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005220
Chris Lattner6c147292009-04-30 00:48:50 +00005221 SDValue Chain, Flag;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005222
Chris Lattner6c147292009-04-30 00:48:50 +00005223 // We won't need to flush pending loads if this asm doesn't touch
5224 // memory and is nonvolatile.
5225 if (hasMemory || IA->hasSideEffects())
Dale Johannesen97d14fc2009-04-18 00:09:40 +00005226 Chain = getRoot();
Chris Lattner6c147292009-04-30 00:48:50 +00005227 else
5228 Chain = DAG.getRoot();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005229
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005230 unsigned ArgNo = 0; // ArgNo - The argument of the CallInst.
5231 unsigned ResNo = 0; // ResNo - The result number of the next output.
5232 for (unsigned i = 0, e = ConstraintInfos.size(); i != e; ++i) {
5233 ConstraintOperands.push_back(SDISelAsmOperandInfo(ConstraintInfos[i]));
5234 SDISelAsmOperandInfo &OpInfo = ConstraintOperands.back();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005235
Owen Anderson825b72b2009-08-11 20:47:22 +00005236 EVT OpVT = MVT::Other;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005237
5238 // Compute the value type for each operand.
5239 switch (OpInfo.Type) {
5240 case InlineAsm::isOutput:
5241 // Indirect outputs just consume an argument.
5242 if (OpInfo.isIndirect) {
5243 OpInfo.CallOperandVal = CS.getArgument(ArgNo++);
5244 break;
5245 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005246
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005247 // The return value of the call is this value. As such, there is no
5248 // corresponding argument.
Benjamin Kramerf0127052010-01-05 13:12:22 +00005249 assert(!CS.getType()->isVoidTy() &&
Owen Anderson1d0be152009-08-13 21:58:54 +00005250 "Bad inline asm!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005251 if (const StructType *STy = dyn_cast<StructType>(CS.getType())) {
5252 OpVT = TLI.getValueType(STy->getElementType(ResNo));
5253 } else {
5254 assert(ResNo == 0 && "Asm only has one result!");
5255 OpVT = TLI.getValueType(CS.getType());
5256 }
5257 ++ResNo;
5258 break;
5259 case InlineAsm::isInput:
5260 OpInfo.CallOperandVal = CS.getArgument(ArgNo++);
5261 break;
5262 case InlineAsm::isClobber:
5263 // Nothing to do.
5264 break;
5265 }
5266
5267 // If this is an input or an indirect output, process the call argument.
5268 // BasicBlocks are labels, currently appearing only in asm's.
5269 if (OpInfo.CallOperandVal) {
Dale Johannesen5339c552009-07-20 23:27:39 +00005270 // Strip bitcasts, if any. This mostly comes up for functions.
Dale Johannesen76711242009-08-06 22:45:51 +00005271 OpInfo.CallOperandVal = OpInfo.CallOperandVal->stripPointerCasts();
5272
Chris Lattner81249c92008-10-17 17:05:25 +00005273 if (BasicBlock *BB = dyn_cast<BasicBlock>(OpInfo.CallOperandVal)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005274 OpInfo.CallOperand = DAG.getBasicBlock(FuncInfo.MBBMap[BB]);
Chris Lattner81249c92008-10-17 17:05:25 +00005275 } else {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005276 OpInfo.CallOperand = getValue(OpInfo.CallOperandVal);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005277 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005278
Owen Anderson1d0be152009-08-13 21:58:54 +00005279 OpVT = OpInfo.getCallOperandValEVT(*DAG.getContext(), TLI, TD);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005280 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005281
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005282 OpInfo.ConstraintVT = OpVT;
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005283 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005284
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005285 // Second pass over the constraints: compute which constraint option to use
5286 // and assign registers to constraints that want a specific physreg.
5287 for (unsigned i = 0, e = ConstraintInfos.size(); i != e; ++i) {
5288 SDISelAsmOperandInfo &OpInfo = ConstraintOperands[i];
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005289
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005290 // If this is an output operand with a matching input operand, look up the
Evan Cheng09dc9c02008-12-16 18:21:39 +00005291 // matching input. If their types mismatch, e.g. one is an integer, the
5292 // other is floating point, or their sizes are different, flag it as an
5293 // error.
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005294 if (OpInfo.hasMatchingInput()) {
5295 SDISelAsmOperandInfo &Input = ConstraintOperands[OpInfo.MatchingInput];
5296 if (OpInfo.ConstraintVT != Input.ConstraintVT) {
Evan Cheng09dc9c02008-12-16 18:21:39 +00005297 if ((OpInfo.ConstraintVT.isInteger() !=
5298 Input.ConstraintVT.isInteger()) ||
5299 (OpInfo.ConstraintVT.getSizeInBits() !=
5300 Input.ConstraintVT.getSizeInBits())) {
Benjamin Kramerd5fe92e2009-08-03 13:33:33 +00005301 llvm_report_error("Unsupported asm: input constraint"
Torok Edwin7d696d82009-07-11 13:10:19 +00005302 " with a matching output constraint of incompatible"
5303 " type!");
Evan Cheng09dc9c02008-12-16 18:21:39 +00005304 }
5305 Input.ConstraintVT = OpInfo.ConstraintVT;
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005306 }
5307 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005308
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005309 // Compute the constraint code and ConstraintType to use.
Evan Chengda43bcf2008-09-24 00:05:32 +00005310 TLI.ComputeConstraintToUse(OpInfo, OpInfo.CallOperand, hasMemory, &DAG);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005311
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005312 // If this is a memory input, and if the operand is not indirect, do what we
5313 // need to to provide an address for the memory input.
5314 if (OpInfo.ConstraintType == TargetLowering::C_Memory &&
5315 !OpInfo.isIndirect) {
5316 assert(OpInfo.Type == InlineAsm::isInput &&
5317 "Can only indirectify direct input operands!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005318
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005319 // Memory operands really want the address of the value. If we don't have
5320 // an indirect input, put it in the constpool if we can, otherwise spill
5321 // it to a stack slot.
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005322
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005323 // If the operand is a float, integer, or vector constant, spill to a
5324 // constant pool entry to get its address.
5325 Value *OpVal = OpInfo.CallOperandVal;
5326 if (isa<ConstantFP>(OpVal) || isa<ConstantInt>(OpVal) ||
5327 isa<ConstantVector>(OpVal)) {
5328 OpInfo.CallOperand = DAG.getConstantPool(cast<Constant>(OpVal),
5329 TLI.getPointerTy());
5330 } else {
5331 // Otherwise, create a stack slot and emit a store to it before the
5332 // asm.
5333 const Type *Ty = OpVal->getType();
Duncan Sands777d2302009-05-09 07:06:46 +00005334 uint64_t TySize = TLI.getTargetData()->getTypeAllocSize(Ty);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005335 unsigned Align = TLI.getTargetData()->getPrefTypeAlignment(Ty);
5336 MachineFunction &MF = DAG.getMachineFunction();
David Greene3f2bf852009-11-12 20:49:22 +00005337 int SSFI = MF.getFrameInfo()->CreateStackObject(TySize, Align, false);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005338 SDValue StackSlot = DAG.getFrameIndex(SSFI, TLI.getPointerTy());
Dale Johannesen66978ee2009-01-31 02:22:37 +00005339 Chain = DAG.getStore(Chain, getCurDebugLoc(),
David Greene1e559442010-02-15 17:00:31 +00005340 OpInfo.CallOperand, StackSlot, NULL, 0,
5341 false, false, 0);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005342 OpInfo.CallOperand = StackSlot;
5343 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005344
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005345 // There is no longer a Value* corresponding to this operand.
5346 OpInfo.CallOperandVal = 0;
Bill Wendling651ad132009-12-22 01:25:10 +00005347
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005348 // It is now an indirect operand.
5349 OpInfo.isIndirect = true;
5350 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005351
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005352 // If this constraint is for a specific register, allocate it before
5353 // anything else.
5354 if (OpInfo.ConstraintType == TargetLowering::C_Register)
Dale Johannesen8e3455b2008-09-24 23:13:09 +00005355 GetRegistersForValue(OpInfo, OutputRegs, InputRegs);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005356 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005357
Bill Wendling651ad132009-12-22 01:25:10 +00005358 ConstraintInfos.clear();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005359
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005360 // Second pass - Loop over all of the operands, assigning virtual or physregs
Chris Lattner58f15c42008-10-17 16:21:11 +00005361 // to register class operands.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005362 for (unsigned i = 0, e = ConstraintOperands.size(); i != e; ++i) {
5363 SDISelAsmOperandInfo &OpInfo = ConstraintOperands[i];
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005364
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005365 // C_Register operands have already been allocated, Other/Memory don't need
5366 // to be.
5367 if (OpInfo.ConstraintType == TargetLowering::C_RegisterClass)
Dale Johannesen8e3455b2008-09-24 23:13:09 +00005368 GetRegistersForValue(OpInfo, OutputRegs, InputRegs);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005369 }
5370
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005371 // AsmNodeOperands - The operands for the ISD::INLINEASM node.
5372 std::vector<SDValue> AsmNodeOperands;
5373 AsmNodeOperands.push_back(SDValue()); // reserve space for input chain
5374 AsmNodeOperands.push_back(
Dan Gohmanf2d7fb32010-01-04 21:00:54 +00005375 DAG.getTargetExternalSymbol(IA->getAsmString().c_str(),
5376 TLI.getPointerTy()));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005377
5378
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005379 // Loop over all of the inputs, copying the operand values into the
5380 // appropriate registers and processing the output regs.
5381 RegsForValue RetValRegs;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005382
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005383 // IndirectStoresToEmit - The set of stores to emit after the inline asm node.
5384 std::vector<std::pair<RegsForValue, Value*> > IndirectStoresToEmit;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005385
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005386 for (unsigned i = 0, e = ConstraintOperands.size(); i != e; ++i) {
5387 SDISelAsmOperandInfo &OpInfo = ConstraintOperands[i];
5388
5389 switch (OpInfo.Type) {
5390 case InlineAsm::isOutput: {
5391 if (OpInfo.ConstraintType != TargetLowering::C_RegisterClass &&
5392 OpInfo.ConstraintType != TargetLowering::C_Register) {
5393 // Memory output, or 'other' output (e.g. 'X' constraint).
5394 assert(OpInfo.isIndirect && "Memory output must be indirect operand");
5395
5396 // Add information to the INLINEASM node to know about this output.
Dale Johannesen86b49f82008-09-24 01:07:17 +00005397 unsigned ResOpType = 4/*MEM*/ | (1<<3);
5398 AsmNodeOperands.push_back(DAG.getTargetConstant(ResOpType,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005399 TLI.getPointerTy()));
5400 AsmNodeOperands.push_back(OpInfo.CallOperand);
5401 break;
5402 }
5403
5404 // Otherwise, this is a register or register class output.
5405
5406 // Copy the output from the appropriate register. Find a register that
5407 // we can use.
5408 if (OpInfo.AssignedRegs.Regs.empty()) {
Benjamin Kramerd5fe92e2009-08-03 13:33:33 +00005409 llvm_report_error("Couldn't allocate output reg for"
Torok Edwin7d696d82009-07-11 13:10:19 +00005410 " constraint '" + OpInfo.ConstraintCode + "'!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005411 }
5412
5413 // If this is an indirect operand, store through the pointer after the
5414 // asm.
5415 if (OpInfo.isIndirect) {
5416 IndirectStoresToEmit.push_back(std::make_pair(OpInfo.AssignedRegs,
5417 OpInfo.CallOperandVal));
5418 } else {
5419 // This is the result value of the call.
Benjamin Kramerf0127052010-01-05 13:12:22 +00005420 assert(!CS.getType()->isVoidTy() && "Bad inline asm!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005421 // Concatenate this output onto the outputs list.
5422 RetValRegs.append(OpInfo.AssignedRegs);
5423 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005424
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005425 // Add information to the INLINEASM node to know that this register is
5426 // set.
Dale Johannesen913d3df2008-09-12 17:49:03 +00005427 OpInfo.AssignedRegs.AddInlineAsmOperands(OpInfo.isEarlyClobber ?
5428 6 /* EARLYCLOBBER REGDEF */ :
5429 2 /* REGDEF */ ,
Evan Chengfb112882009-03-23 08:01:15 +00005430 false,
5431 0,
Bill Wendling46ada192010-03-02 01:55:18 +00005432 DAG,
Bill Wendling651ad132009-12-22 01:25:10 +00005433 AsmNodeOperands);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005434 break;
5435 }
5436 case InlineAsm::isInput: {
5437 SDValue InOperandVal = OpInfo.CallOperand;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005438
Chris Lattner6bdcda32008-10-17 16:47:46 +00005439 if (OpInfo.isMatchingInputConstraint()) { // Matching constraint?
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005440 // If this is required to match an output register we have already set,
5441 // just use its register.
Chris Lattner58f15c42008-10-17 16:21:11 +00005442 unsigned OperandNo = OpInfo.getMatchedOperand();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005443
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005444 // Scan until we find the definition we already emitted of this operand.
5445 // When we find it, create a RegsForValue operand.
5446 unsigned CurOp = 2; // The first operand.
5447 for (; OperandNo; --OperandNo) {
5448 // Advance to the next operand.
Evan Cheng697cbbf2009-03-20 18:03:34 +00005449 unsigned OpFlag =
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005450 cast<ConstantSDNode>(AsmNodeOperands[CurOp])->getZExtValue();
Evan Cheng697cbbf2009-03-20 18:03:34 +00005451 assert(((OpFlag & 7) == 2 /*REGDEF*/ ||
5452 (OpFlag & 7) == 6 /*EARLYCLOBBER REGDEF*/ ||
5453 (OpFlag & 7) == 4 /*MEM*/) &&
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005454 "Skipped past definitions?");
Evan Cheng697cbbf2009-03-20 18:03:34 +00005455 CurOp += InlineAsm::getNumOperandRegisters(OpFlag)+1;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005456 }
5457
Evan Cheng697cbbf2009-03-20 18:03:34 +00005458 unsigned OpFlag =
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005459 cast<ConstantSDNode>(AsmNodeOperands[CurOp])->getZExtValue();
Evan Cheng697cbbf2009-03-20 18:03:34 +00005460 if ((OpFlag & 7) == 2 /*REGDEF*/
5461 || (OpFlag & 7) == 6 /* EARLYCLOBBER REGDEF */) {
5462 // Add (OpFlag&0xffff)>>3 registers to MatchedRegs.
Dan Gohman15480bd2009-06-15 22:32:41 +00005463 if (OpInfo.isIndirect) {
Benjamin Kramerd5fe92e2009-08-03 13:33:33 +00005464 llvm_report_error("Don't know how to handle tied indirect "
Torok Edwin7d696d82009-07-11 13:10:19 +00005465 "register inputs yet!");
Dan Gohman15480bd2009-06-15 22:32:41 +00005466 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005467 RegsForValue MatchedRegs;
5468 MatchedRegs.TLI = &TLI;
5469 MatchedRegs.ValueVTs.push_back(InOperandVal.getValueType());
Owen Andersone50ed302009-08-10 22:56:29 +00005470 EVT RegVT = AsmNodeOperands[CurOp+1].getValueType();
Evan Chengfb112882009-03-23 08:01:15 +00005471 MatchedRegs.RegVTs.push_back(RegVT);
5472 MachineRegisterInfo &RegInfo = DAG.getMachineFunction().getRegInfo();
Evan Cheng697cbbf2009-03-20 18:03:34 +00005473 for (unsigned i = 0, e = InlineAsm::getNumOperandRegisters(OpFlag);
Evan Chengfb112882009-03-23 08:01:15 +00005474 i != e; ++i)
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005475 MatchedRegs.Regs.push_back
5476 (RegInfo.createVirtualRegister(TLI.getRegClassFor(RegVT)));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005477
5478 // Use the produced MatchedRegs object to
Dale Johannesen66978ee2009-01-31 02:22:37 +00005479 MatchedRegs.getCopyToRegs(InOperandVal, DAG, getCurDebugLoc(),
Bill Wendling46ada192010-03-02 01:55:18 +00005480 Chain, &Flag);
Evan Chengfb112882009-03-23 08:01:15 +00005481 MatchedRegs.AddInlineAsmOperands(1 /*REGUSE*/,
5482 true, OpInfo.getMatchedOperand(),
Bill Wendling46ada192010-03-02 01:55:18 +00005483 DAG, AsmNodeOperands);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005484 break;
5485 } else {
Evan Cheng697cbbf2009-03-20 18:03:34 +00005486 assert(((OpFlag & 7) == 4) && "Unknown matching constraint!");
5487 assert((InlineAsm::getNumOperandRegisters(OpFlag)) == 1 &&
5488 "Unexpected number of operands");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005489 // Add information to the INLINEASM node to know about this input.
Evan Chengfb112882009-03-23 08:01:15 +00005490 // See InlineAsm.h isUseOperandTiedToDef.
5491 OpFlag |= 0x80000000 | (OpInfo.getMatchedOperand() << 16);
Evan Cheng697cbbf2009-03-20 18:03:34 +00005492 AsmNodeOperands.push_back(DAG.getTargetConstant(OpFlag,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005493 TLI.getPointerTy()));
5494 AsmNodeOperands.push_back(AsmNodeOperands[CurOp+1]);
5495 break;
5496 }
5497 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005498
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005499 if (OpInfo.ConstraintType == TargetLowering::C_Other) {
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005500 assert(!OpInfo.isIndirect &&
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005501 "Don't know how to handle indirect other inputs yet!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005502
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005503 std::vector<SDValue> Ops;
5504 TLI.LowerAsmOperandForConstraint(InOperandVal, OpInfo.ConstraintCode[0],
Evan Chengda43bcf2008-09-24 00:05:32 +00005505 hasMemory, Ops, DAG);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005506 if (Ops.empty()) {
Benjamin Kramerd5fe92e2009-08-03 13:33:33 +00005507 llvm_report_error("Invalid operand for inline asm"
Torok Edwin7d696d82009-07-11 13:10:19 +00005508 " constraint '" + OpInfo.ConstraintCode + "'!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005509 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005510
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005511 // Add information to the INLINEASM node to know about this input.
5512 unsigned ResOpType = 3 /*IMM*/ | (Ops.size() << 3);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005513 AsmNodeOperands.push_back(DAG.getTargetConstant(ResOpType,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005514 TLI.getPointerTy()));
5515 AsmNodeOperands.insert(AsmNodeOperands.end(), Ops.begin(), Ops.end());
5516 break;
5517 } else if (OpInfo.ConstraintType == TargetLowering::C_Memory) {
5518 assert(OpInfo.isIndirect && "Operand must be indirect to be a mem!");
5519 assert(InOperandVal.getValueType() == TLI.getPointerTy() &&
5520 "Memory operands expect pointer values");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005521
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005522 // Add information to the INLINEASM node to know about this input.
Dale Johannesen86b49f82008-09-24 01:07:17 +00005523 unsigned ResOpType = 4/*MEM*/ | (1<<3);
5524 AsmNodeOperands.push_back(DAG.getTargetConstant(ResOpType,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005525 TLI.getPointerTy()));
5526 AsmNodeOperands.push_back(InOperandVal);
5527 break;
5528 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005529
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005530 assert((OpInfo.ConstraintType == TargetLowering::C_RegisterClass ||
5531 OpInfo.ConstraintType == TargetLowering::C_Register) &&
5532 "Unknown constraint type!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005533 assert(!OpInfo.isIndirect &&
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005534 "Don't know how to handle indirect register inputs yet!");
5535
5536 // Copy the input into the appropriate registers.
Evan Cheng8112b532010-02-10 01:21:02 +00005537 if (OpInfo.AssignedRegs.Regs.empty() ||
5538 !OpInfo.AssignedRegs.areValueTypesLegal()) {
Benjamin Kramerd5fe92e2009-08-03 13:33:33 +00005539 llvm_report_error("Couldn't allocate input reg for"
Torok Edwin7d696d82009-07-11 13:10:19 +00005540 " constraint '"+ OpInfo.ConstraintCode +"'!");
Evan Chengaa765b82008-09-25 00:14:04 +00005541 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005542
Dale Johannesen66978ee2009-01-31 02:22:37 +00005543 OpInfo.AssignedRegs.getCopyToRegs(InOperandVal, DAG, getCurDebugLoc(),
Bill Wendling46ada192010-03-02 01:55:18 +00005544 Chain, &Flag);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005545
Evan Cheng697cbbf2009-03-20 18:03:34 +00005546 OpInfo.AssignedRegs.AddInlineAsmOperands(1/*REGUSE*/, false, 0,
Bill Wendling46ada192010-03-02 01:55:18 +00005547 DAG, AsmNodeOperands);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005548 break;
5549 }
5550 case InlineAsm::isClobber: {
5551 // Add the clobbered value to the operand list, so that the register
5552 // allocator is aware that the physreg got clobbered.
5553 if (!OpInfo.AssignedRegs.Regs.empty())
Dale Johannesen91aac102008-09-17 21:13:11 +00005554 OpInfo.AssignedRegs.AddInlineAsmOperands(6 /* EARLYCLOBBER REGDEF */,
Bill Wendling46ada192010-03-02 01:55:18 +00005555 false, 0, DAG,
Bill Wendling651ad132009-12-22 01:25:10 +00005556 AsmNodeOperands);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005557 break;
5558 }
5559 }
5560 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005561
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005562 // Finish up input operands.
5563 AsmNodeOperands[0] = Chain;
5564 if (Flag.getNode()) AsmNodeOperands.push_back(Flag);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005565
Dale Johannesen66978ee2009-01-31 02:22:37 +00005566 Chain = DAG.getNode(ISD::INLINEASM, getCurDebugLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +00005567 DAG.getVTList(MVT::Other, MVT::Flag),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005568 &AsmNodeOperands[0], AsmNodeOperands.size());
5569 Flag = Chain.getValue(1);
5570
5571 // If this asm returns a register value, copy the result from that register
5572 // and set it as the value of the call.
5573 if (!RetValRegs.Regs.empty()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00005574 SDValue Val = RetValRegs.getCopyFromRegs(DAG, getCurDebugLoc(),
Bill Wendling46ada192010-03-02 01:55:18 +00005575 Chain, &Flag);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005576
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005577 // FIXME: Why don't we do this for inline asms with MRVs?
5578 if (CS.getType()->isSingleValueType() && CS.getType()->isSized()) {
Owen Andersone50ed302009-08-10 22:56:29 +00005579 EVT ResultType = TLI.getValueType(CS.getType());
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005580
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005581 // If any of the results of the inline asm is a vector, it may have the
5582 // wrong width/num elts. This can happen for register classes that can
5583 // contain multiple different value types. The preg or vreg allocated may
5584 // not have the same VT as was expected. Convert it to the right type
5585 // with bit_convert.
5586 if (ResultType != Val.getValueType() && Val.getValueType().isVector()) {
Dale Johannesen66978ee2009-01-31 02:22:37 +00005587 Val = DAG.getNode(ISD::BIT_CONVERT, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00005588 ResultType, Val);
Dan Gohman95915732008-10-18 01:03:45 +00005589
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005590 } else if (ResultType != Val.getValueType() &&
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005591 ResultType.isInteger() && Val.getValueType().isInteger()) {
5592 // If a result value was tied to an input value, the computed result may
5593 // have a wider width than the expected result. Extract the relevant
5594 // portion.
Dale Johannesen66978ee2009-01-31 02:22:37 +00005595 Val = DAG.getNode(ISD::TRUNCATE, getCurDebugLoc(), ResultType, Val);
Dan Gohman95915732008-10-18 01:03:45 +00005596 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005597
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005598 assert(ResultType == Val.getValueType() && "Asm result value mismatch!");
Chris Lattner0c526442008-10-17 17:52:49 +00005599 }
Dan Gohman95915732008-10-18 01:03:45 +00005600
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005601 setValue(CS.getInstruction(), Val);
Dale Johannesenec65a7d2009-04-14 00:56:56 +00005602 // Don't need to use this as a chain in this case.
5603 if (!IA->hasSideEffects() && !hasMemory && IndirectStoresToEmit.empty())
5604 return;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005605 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005606
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005607 std::vector<std::pair<SDValue, Value*> > StoresToEmit;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005608
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005609 // Process indirect outputs, first output all of the flagged copies out of
5610 // physregs.
5611 for (unsigned i = 0, e = IndirectStoresToEmit.size(); i != e; ++i) {
5612 RegsForValue &OutRegs = IndirectStoresToEmit[i].first;
5613 Value *Ptr = IndirectStoresToEmit[i].second;
Dale Johannesen66978ee2009-01-31 02:22:37 +00005614 SDValue OutVal = OutRegs.getCopyFromRegs(DAG, getCurDebugLoc(),
Bill Wendling46ada192010-03-02 01:55:18 +00005615 Chain, &Flag);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005616 StoresToEmit.push_back(std::make_pair(OutVal, Ptr));
Chris Lattner6c147292009-04-30 00:48:50 +00005617
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005618 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005619
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005620 // Emit the non-flagged stores from the physregs.
5621 SmallVector<SDValue, 8> OutChains;
Bill Wendling651ad132009-12-22 01:25:10 +00005622 for (unsigned i = 0, e = StoresToEmit.size(); i != e; ++i) {
5623 SDValue Val = DAG.getStore(Chain, getCurDebugLoc(),
5624 StoresToEmit[i].first,
5625 getValue(StoresToEmit[i].second),
David Greene1e559442010-02-15 17:00:31 +00005626 StoresToEmit[i].second, 0,
5627 false, false, 0);
Bill Wendling651ad132009-12-22 01:25:10 +00005628 OutChains.push_back(Val);
Bill Wendling651ad132009-12-22 01:25:10 +00005629 }
5630
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005631 if (!OutChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00005632 Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(), MVT::Other,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005633 &OutChains[0], OutChains.size());
Bill Wendling651ad132009-12-22 01:25:10 +00005634
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005635 DAG.setRoot(Chain);
5636}
5637
Dan Gohman2048b852009-11-23 18:04:58 +00005638void SelectionDAGBuilder::visitVAStart(CallInst &I) {
Bill Wendlingc1d3c942009-12-23 00:44:51 +00005639 DAG.setRoot(DAG.getNode(ISD::VASTART, getCurDebugLoc(),
5640 MVT::Other, getRoot(),
5641 getValue(I.getOperand(1)),
5642 DAG.getSrcValue(I.getOperand(1))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005643}
5644
Dan Gohman2048b852009-11-23 18:04:58 +00005645void SelectionDAGBuilder::visitVAArg(VAArgInst &I) {
Dale Johannesena04b7572009-02-03 23:04:43 +00005646 SDValue V = DAG.getVAArg(TLI.getValueType(I.getType()), getCurDebugLoc(),
5647 getRoot(), getValue(I.getOperand(0)),
5648 DAG.getSrcValue(I.getOperand(0)));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005649 setValue(&I, V);
5650 DAG.setRoot(V.getValue(1));
5651}
5652
Dan Gohman2048b852009-11-23 18:04:58 +00005653void SelectionDAGBuilder::visitVAEnd(CallInst &I) {
Bill Wendlingc1d3c942009-12-23 00:44:51 +00005654 DAG.setRoot(DAG.getNode(ISD::VAEND, getCurDebugLoc(),
5655 MVT::Other, getRoot(),
5656 getValue(I.getOperand(1)),
5657 DAG.getSrcValue(I.getOperand(1))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005658}
5659
Dan Gohman2048b852009-11-23 18:04:58 +00005660void SelectionDAGBuilder::visitVACopy(CallInst &I) {
Bill Wendlingc1d3c942009-12-23 00:44:51 +00005661 DAG.setRoot(DAG.getNode(ISD::VACOPY, getCurDebugLoc(),
5662 MVT::Other, getRoot(),
5663 getValue(I.getOperand(1)),
5664 getValue(I.getOperand(2)),
5665 DAG.getSrcValue(I.getOperand(1)),
5666 DAG.getSrcValue(I.getOperand(2))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005667}
5668
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005669/// TargetLowering::LowerCallTo - This is the default LowerCallTo
Dan Gohman98ca4f22009-08-05 01:29:28 +00005670/// implementation, which just calls LowerCall.
5671/// FIXME: When all targets are
5672/// migrated to using LowerCall, this hook should be integrated into SDISel.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005673std::pair<SDValue, SDValue>
5674TargetLowering::LowerCallTo(SDValue Chain, const Type *RetTy,
5675 bool RetSExt, bool RetZExt, bool isVarArg,
Tilmann Scheller6b61cd12009-07-03 06:44:53 +00005676 bool isInreg, unsigned NumFixedArgs,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00005677 CallingConv::ID CallConv, bool isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +00005678 bool isReturnValueUsed,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005679 SDValue Callee,
Bill Wendling46ada192010-03-02 01:55:18 +00005680 ArgListTy &Args, SelectionDAG &DAG, DebugLoc dl) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005681 // Handle all of the outgoing arguments.
Dan Gohman98ca4f22009-08-05 01:29:28 +00005682 SmallVector<ISD::OutputArg, 32> Outs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005683 for (unsigned i = 0, e = Args.size(); i != e; ++i) {
Owen Andersone50ed302009-08-10 22:56:29 +00005684 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005685 ComputeValueVTs(*this, Args[i].Ty, ValueVTs);
5686 for (unsigned Value = 0, NumValues = ValueVTs.size();
5687 Value != NumValues; ++Value) {
Owen Andersone50ed302009-08-10 22:56:29 +00005688 EVT VT = ValueVTs[Value];
Owen Anderson23b9b192009-08-12 00:36:31 +00005689 const Type *ArgTy = VT.getTypeForEVT(RetTy->getContext());
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005690 SDValue Op = SDValue(Args[i].Node.getNode(),
5691 Args[i].Node.getResNo() + Value);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005692 ISD::ArgFlagsTy Flags;
5693 unsigned OriginalAlignment =
5694 getTargetData()->getABITypeAlignment(ArgTy);
5695
5696 if (Args[i].isZExt)
5697 Flags.setZExt();
5698 if (Args[i].isSExt)
5699 Flags.setSExt();
5700 if (Args[i].isInReg)
5701 Flags.setInReg();
5702 if (Args[i].isSRet)
5703 Flags.setSRet();
5704 if (Args[i].isByVal) {
5705 Flags.setByVal();
5706 const PointerType *Ty = cast<PointerType>(Args[i].Ty);
5707 const Type *ElementTy = Ty->getElementType();
5708 unsigned FrameAlign = getByValTypeAlignment(ElementTy);
Duncan Sands777d2302009-05-09 07:06:46 +00005709 unsigned FrameSize = getTargetData()->getTypeAllocSize(ElementTy);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005710 // For ByVal, alignment should come from FE. BE will guess if this
5711 // info is not there but there are cases it cannot get right.
5712 if (Args[i].Alignment)
5713 FrameAlign = Args[i].Alignment;
5714 Flags.setByValAlign(FrameAlign);
5715 Flags.setByValSize(FrameSize);
5716 }
5717 if (Args[i].isNest)
5718 Flags.setNest();
5719 Flags.setOrigAlign(OriginalAlignment);
5720
Owen Anderson23b9b192009-08-12 00:36:31 +00005721 EVT PartVT = getRegisterType(RetTy->getContext(), VT);
5722 unsigned NumParts = getNumRegisters(RetTy->getContext(), VT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005723 SmallVector<SDValue, 4> Parts(NumParts);
5724 ISD::NodeType ExtendKind = ISD::ANY_EXTEND;
5725
5726 if (Args[i].isSExt)
5727 ExtendKind = ISD::SIGN_EXTEND;
5728 else if (Args[i].isZExt)
5729 ExtendKind = ISD::ZERO_EXTEND;
5730
Bill Wendling46ada192010-03-02 01:55:18 +00005731 getCopyToParts(DAG, dl, Op, &Parts[0], NumParts,
Bill Wendling3ea3c242009-12-22 02:10:19 +00005732 PartVT, ExtendKind);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005733
Dan Gohman98ca4f22009-08-05 01:29:28 +00005734 for (unsigned j = 0; j != NumParts; ++j) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005735 // if it isn't first piece, alignment must be 1
Dan Gohman98ca4f22009-08-05 01:29:28 +00005736 ISD::OutputArg MyFlags(Flags, Parts[j], i < NumFixedArgs);
5737 if (NumParts > 1 && j == 0)
5738 MyFlags.Flags.setSplit();
5739 else if (j != 0)
5740 MyFlags.Flags.setOrigAlign(1);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005741
Dan Gohman98ca4f22009-08-05 01:29:28 +00005742 Outs.push_back(MyFlags);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005743 }
5744 }
5745 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005746
Dan Gohman98ca4f22009-08-05 01:29:28 +00005747 // Handle the incoming return values from the call.
5748 SmallVector<ISD::InputArg, 32> Ins;
Owen Andersone50ed302009-08-10 22:56:29 +00005749 SmallVector<EVT, 4> RetTys;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005750 ComputeValueVTs(*this, RetTy, RetTys);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005751 for (unsigned I = 0, E = RetTys.size(); I != E; ++I) {
Owen Andersone50ed302009-08-10 22:56:29 +00005752 EVT VT = RetTys[I];
Owen Anderson23b9b192009-08-12 00:36:31 +00005753 EVT RegisterVT = getRegisterType(RetTy->getContext(), VT);
5754 unsigned NumRegs = getNumRegisters(RetTy->getContext(), VT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00005755 for (unsigned i = 0; i != NumRegs; ++i) {
5756 ISD::InputArg MyFlags;
5757 MyFlags.VT = RegisterVT;
5758 MyFlags.Used = isReturnValueUsed;
5759 if (RetSExt)
5760 MyFlags.Flags.setSExt();
5761 if (RetZExt)
5762 MyFlags.Flags.setZExt();
5763 if (isInreg)
5764 MyFlags.Flags.setInReg();
5765 Ins.push_back(MyFlags);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005766 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005767 }
5768
Dan Gohman98ca4f22009-08-05 01:29:28 +00005769 SmallVector<SDValue, 4> InVals;
Evan Cheng022d9e12010-02-02 23:55:14 +00005770 Chain = LowerCall(Chain, Callee, CallConv, isVarArg, isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +00005771 Outs, Ins, dl, DAG, InVals);
Dan Gohman5e866062009-08-06 15:37:27 +00005772
5773 // Verify that the target's LowerCall behaved as expected.
Owen Anderson825b72b2009-08-11 20:47:22 +00005774 assert(Chain.getNode() && Chain.getValueType() == MVT::Other &&
Dan Gohman5e866062009-08-06 15:37:27 +00005775 "LowerCall didn't return a valid chain!");
5776 assert((!isTailCall || InVals.empty()) &&
5777 "LowerCall emitted a return value for a tail call!");
5778 assert((isTailCall || InVals.size() == Ins.size()) &&
5779 "LowerCall didn't emit the correct number of values!");
Dan Gohman98ca4f22009-08-05 01:29:28 +00005780
5781 // For a tail call, the return value is merely live-out and there aren't
5782 // any nodes in the DAG representing it. Return a special value to
5783 // indicate that a tail call has been emitted and no more Instructions
5784 // should be processed in the current block.
5785 if (isTailCall) {
5786 DAG.setRoot(Chain);
5787 return std::make_pair(SDValue(), SDValue());
5788 }
5789
Evan Chengaf1871f2010-03-11 19:38:18 +00005790 DEBUG(for (unsigned i = 0, e = Ins.size(); i != e; ++i) {
5791 assert(InVals[i].getNode() &&
5792 "LowerCall emitted a null value!");
5793 assert(Ins[i].VT == InVals[i].getValueType() &&
5794 "LowerCall emitted a value with the wrong type!");
5795 });
5796
Dan Gohman98ca4f22009-08-05 01:29:28 +00005797 // Collect the legal value parts into potentially illegal values
5798 // that correspond to the original function's return values.
5799 ISD::NodeType AssertOp = ISD::DELETED_NODE;
5800 if (RetSExt)
5801 AssertOp = ISD::AssertSext;
5802 else if (RetZExt)
5803 AssertOp = ISD::AssertZext;
5804 SmallVector<SDValue, 4> ReturnValues;
5805 unsigned CurReg = 0;
5806 for (unsigned I = 0, E = RetTys.size(); I != E; ++I) {
Owen Andersone50ed302009-08-10 22:56:29 +00005807 EVT VT = RetTys[I];
Owen Anderson23b9b192009-08-12 00:36:31 +00005808 EVT RegisterVT = getRegisterType(RetTy->getContext(), VT);
5809 unsigned NumRegs = getNumRegisters(RetTy->getContext(), VT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00005810
Bill Wendling46ada192010-03-02 01:55:18 +00005811 ReturnValues.push_back(getCopyFromParts(DAG, dl, &InVals[CurReg],
Bill Wendling4533cac2010-01-28 21:51:40 +00005812 NumRegs, RegisterVT, VT,
5813 AssertOp));
Dan Gohman98ca4f22009-08-05 01:29:28 +00005814 CurReg += NumRegs;
5815 }
5816
5817 // For a function returning void, there is no return value. We can't create
5818 // such a node, so we just return a null return value in that case. In
5819 // that case, nothing will actualy look at the value.
5820 if (ReturnValues.empty())
5821 return std::make_pair(SDValue(), Chain);
5822
5823 SDValue Res = DAG.getNode(ISD::MERGE_VALUES, dl,
5824 DAG.getVTList(&RetTys[0], RetTys.size()),
5825 &ReturnValues[0], ReturnValues.size());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005826 return std::make_pair(Res, Chain);
5827}
5828
Duncan Sands9fbc7e22009-01-21 09:00:29 +00005829void TargetLowering::LowerOperationWrapper(SDNode *N,
5830 SmallVectorImpl<SDValue> &Results,
5831 SelectionDAG &DAG) {
5832 SDValue Res = LowerOperation(SDValue(N, 0), DAG);
Sanjiv Guptabb326bb2009-01-21 04:48:39 +00005833 if (Res.getNode())
5834 Results.push_back(Res);
5835}
5836
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005837SDValue TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) {
Torok Edwinc23197a2009-07-14 16:55:14 +00005838 llvm_unreachable("LowerOperation not implemented for this target!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005839 return SDValue();
5840}
5841
Dan Gohman2048b852009-11-23 18:04:58 +00005842void SelectionDAGBuilder::CopyValueToVirtualRegister(Value *V, unsigned Reg) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005843 SDValue Op = getValue(V);
5844 assert((Op.getOpcode() != ISD::CopyFromReg ||
5845 cast<RegisterSDNode>(Op.getOperand(1))->getReg() != Reg) &&
5846 "Copy from a reg to the same reg!");
5847 assert(!TargetRegisterInfo::isPhysicalRegister(Reg) && "Is a physreg");
5848
Owen Anderson23b9b192009-08-12 00:36:31 +00005849 RegsForValue RFV(V->getContext(), TLI, Reg, V->getType());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005850 SDValue Chain = DAG.getEntryNode();
Bill Wendling46ada192010-03-02 01:55:18 +00005851 RFV.getCopyToRegs(Op, DAG, getCurDebugLoc(), Chain, 0);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005852 PendingExports.push_back(Chain);
5853}
5854
5855#include "llvm/CodeGen/SelectionDAGISel.h"
5856
Dan Gohman8c2b5252009-10-30 01:27:03 +00005857void SelectionDAGISel::LowerArguments(BasicBlock *LLVMBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005858 // If this is the entry block, emit arguments.
5859 Function &F = *LLVMBB->getParent();
Dan Gohman2048b852009-11-23 18:04:58 +00005860 SelectionDAG &DAG = SDB->DAG;
Dan Gohman98ca4f22009-08-05 01:29:28 +00005861 SDValue OldRoot = DAG.getRoot();
Dan Gohman2048b852009-11-23 18:04:58 +00005862 DebugLoc dl = SDB->getCurDebugLoc();
Dan Gohman98ca4f22009-08-05 01:29:28 +00005863 const TargetData *TD = TLI.getTargetData();
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005864 SmallVector<ISD::InputArg, 16> Ins;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005865
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00005866 // Check whether the function can return without sret-demotion.
5867 SmallVector<EVT, 4> OutVTs;
5868 SmallVector<ISD::ArgFlagsTy, 4> OutsFlags;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005869 getReturnInfo(F.getReturnType(), F.getAttributes().getRetAttributes(),
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005870 OutVTs, OutsFlags, TLI);
5871 FunctionLoweringInfo &FLI = DAG.getFunctionLoweringInfo();
5872
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005873 FLI.CanLowerReturn = TLI.CanLowerReturn(F.getCallingConv(), F.isVarArg(),
Bill Wendling3ea3c242009-12-22 02:10:19 +00005874 OutVTs, OutsFlags, DAG);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005875 if (!FLI.CanLowerReturn) {
5876 // Put in an sret pointer parameter before all the other parameters.
5877 SmallVector<EVT, 1> ValueVTs;
5878 ComputeValueVTs(TLI, PointerType::getUnqual(F.getReturnType()), ValueVTs);
5879
5880 // NOTE: Assuming that a pointer will never break down to more than one VT
5881 // or one register.
5882 ISD::ArgFlagsTy Flags;
5883 Flags.setSRet();
5884 EVT RegisterVT = TLI.getRegisterType(*CurDAG->getContext(), ValueVTs[0]);
5885 ISD::InputArg RetArg(Flags, RegisterVT, true);
5886 Ins.push_back(RetArg);
5887 }
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00005888
Dan Gohman98ca4f22009-08-05 01:29:28 +00005889 // Set up the incoming argument description vector.
Dan Gohman98ca4f22009-08-05 01:29:28 +00005890 unsigned Idx = 1;
5891 for (Function::arg_iterator I = F.arg_begin(), E = F.arg_end();
5892 I != E; ++I, ++Idx) {
Owen Andersone50ed302009-08-10 22:56:29 +00005893 SmallVector<EVT, 4> ValueVTs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00005894 ComputeValueVTs(TLI, I->getType(), ValueVTs);
5895 bool isArgValueUsed = !I->use_empty();
5896 for (unsigned Value = 0, NumValues = ValueVTs.size();
5897 Value != NumValues; ++Value) {
Owen Andersone50ed302009-08-10 22:56:29 +00005898 EVT VT = ValueVTs[Value];
Owen Anderson1d0be152009-08-13 21:58:54 +00005899 const Type *ArgTy = VT.getTypeForEVT(*DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00005900 ISD::ArgFlagsTy Flags;
5901 unsigned OriginalAlignment =
5902 TD->getABITypeAlignment(ArgTy);
5903
5904 if (F.paramHasAttr(Idx, Attribute::ZExt))
5905 Flags.setZExt();
5906 if (F.paramHasAttr(Idx, Attribute::SExt))
5907 Flags.setSExt();
5908 if (F.paramHasAttr(Idx, Attribute::InReg))
5909 Flags.setInReg();
5910 if (F.paramHasAttr(Idx, Attribute::StructRet))
5911 Flags.setSRet();
5912 if (F.paramHasAttr(Idx, Attribute::ByVal)) {
5913 Flags.setByVal();
5914 const PointerType *Ty = cast<PointerType>(I->getType());
5915 const Type *ElementTy = Ty->getElementType();
5916 unsigned FrameAlign = TLI.getByValTypeAlignment(ElementTy);
5917 unsigned FrameSize = TD->getTypeAllocSize(ElementTy);
5918 // For ByVal, alignment should be passed from FE. BE will guess if
5919 // this info is not there but there are cases it cannot get right.
5920 if (F.getParamAlignment(Idx))
5921 FrameAlign = F.getParamAlignment(Idx);
5922 Flags.setByValAlign(FrameAlign);
5923 Flags.setByValSize(FrameSize);
5924 }
5925 if (F.paramHasAttr(Idx, Attribute::Nest))
5926 Flags.setNest();
5927 Flags.setOrigAlign(OriginalAlignment);
5928
Owen Anderson23b9b192009-08-12 00:36:31 +00005929 EVT RegisterVT = TLI.getRegisterType(*CurDAG->getContext(), VT);
5930 unsigned NumRegs = TLI.getNumRegisters(*CurDAG->getContext(), VT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00005931 for (unsigned i = 0; i != NumRegs; ++i) {
5932 ISD::InputArg MyFlags(Flags, RegisterVT, isArgValueUsed);
5933 if (NumRegs > 1 && i == 0)
5934 MyFlags.Flags.setSplit();
5935 // if it isn't first piece, alignment must be 1
5936 else if (i > 0)
5937 MyFlags.Flags.setOrigAlign(1);
5938 Ins.push_back(MyFlags);
5939 }
5940 }
5941 }
5942
5943 // Call the target to set up the argument values.
5944 SmallVector<SDValue, 8> InVals;
5945 SDValue NewRoot = TLI.LowerFormalArguments(DAG.getRoot(), F.getCallingConv(),
5946 F.isVarArg(), Ins,
5947 dl, DAG, InVals);
Dan Gohman5e866062009-08-06 15:37:27 +00005948
5949 // Verify that the target's LowerFormalArguments behaved as expected.
Owen Anderson825b72b2009-08-11 20:47:22 +00005950 assert(NewRoot.getNode() && NewRoot.getValueType() == MVT::Other &&
Dan Gohman5e866062009-08-06 15:37:27 +00005951 "LowerFormalArguments didn't return a valid chain!");
5952 assert(InVals.size() == Ins.size() &&
5953 "LowerFormalArguments didn't emit the correct number of values!");
Bill Wendling3ea58b62009-12-22 21:35:02 +00005954 DEBUG({
5955 for (unsigned i = 0, e = Ins.size(); i != e; ++i) {
5956 assert(InVals[i].getNode() &&
5957 "LowerFormalArguments emitted a null value!");
5958 assert(Ins[i].VT == InVals[i].getValueType() &&
5959 "LowerFormalArguments emitted a value with the wrong type!");
5960 }
5961 });
Bill Wendling3ea3c242009-12-22 02:10:19 +00005962
Dan Gohman5e866062009-08-06 15:37:27 +00005963 // Update the DAG with the new chain value resulting from argument lowering.
Dan Gohman98ca4f22009-08-05 01:29:28 +00005964 DAG.setRoot(NewRoot);
5965
5966 // Set up the argument values.
5967 unsigned i = 0;
5968 Idx = 1;
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005969 if (!FLI.CanLowerReturn) {
5970 // Create a virtual register for the sret pointer, and put in a copy
5971 // from the sret argument into it.
5972 SmallVector<EVT, 1> ValueVTs;
5973 ComputeValueVTs(TLI, PointerType::getUnqual(F.getReturnType()), ValueVTs);
5974 EVT VT = ValueVTs[0];
5975 EVT RegVT = TLI.getRegisterType(*CurDAG->getContext(), VT);
5976 ISD::NodeType AssertOp = ISD::DELETED_NODE;
Bill Wendling46ada192010-03-02 01:55:18 +00005977 SDValue ArgValue = getCopyFromParts(DAG, dl, &InVals[0], 1,
Bill Wendling3ea3c242009-12-22 02:10:19 +00005978 RegVT, VT, AssertOp);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005979
Dan Gohman2048b852009-11-23 18:04:58 +00005980 MachineFunction& MF = SDB->DAG.getMachineFunction();
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005981 MachineRegisterInfo& RegInfo = MF.getRegInfo();
5982 unsigned SRetReg = RegInfo.createVirtualRegister(TLI.getRegClassFor(RegVT));
5983 FLI.DemoteRegister = SRetReg;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005984 NewRoot = SDB->DAG.getCopyToReg(NewRoot, SDB->getCurDebugLoc(),
5985 SRetReg, ArgValue);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005986 DAG.setRoot(NewRoot);
Bill Wendling3ea3c242009-12-22 02:10:19 +00005987
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005988 // i indexes lowered arguments. Bump it past the hidden sret argument.
5989 // Idx indexes LLVM arguments. Don't touch it.
5990 ++i;
5991 }
Bill Wendling3ea3c242009-12-22 02:10:19 +00005992
Dan Gohman98ca4f22009-08-05 01:29:28 +00005993 for (Function::arg_iterator I = F.arg_begin(), E = F.arg_end(); I != E;
5994 ++I, ++Idx) {
5995 SmallVector<SDValue, 4> ArgValues;
Owen Andersone50ed302009-08-10 22:56:29 +00005996 SmallVector<EVT, 4> ValueVTs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00005997 ComputeValueVTs(TLI, I->getType(), ValueVTs);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005998 unsigned NumValues = ValueVTs.size();
Dan Gohman98ca4f22009-08-05 01:29:28 +00005999 for (unsigned Value = 0; Value != NumValues; ++Value) {
Owen Andersone50ed302009-08-10 22:56:29 +00006000 EVT VT = ValueVTs[Value];
Owen Anderson23b9b192009-08-12 00:36:31 +00006001 EVT PartVT = TLI.getRegisterType(*CurDAG->getContext(), VT);
6002 unsigned NumParts = TLI.getNumRegisters(*CurDAG->getContext(), VT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00006003
6004 if (!I->use_empty()) {
6005 ISD::NodeType AssertOp = ISD::DELETED_NODE;
6006 if (F.paramHasAttr(Idx, Attribute::SExt))
6007 AssertOp = ISD::AssertSext;
6008 else if (F.paramHasAttr(Idx, Attribute::ZExt))
6009 AssertOp = ISD::AssertZext;
6010
Bill Wendling46ada192010-03-02 01:55:18 +00006011 ArgValues.push_back(getCopyFromParts(DAG, dl, &InVals[i],
Bill Wendling3ea3c242009-12-22 02:10:19 +00006012 NumParts, PartVT, VT,
6013 AssertOp));
Dan Gohman98ca4f22009-08-05 01:29:28 +00006014 }
Bill Wendling3ea3c242009-12-22 02:10:19 +00006015
Dan Gohman98ca4f22009-08-05 01:29:28 +00006016 i += NumParts;
6017 }
Bill Wendling3ea3c242009-12-22 02:10:19 +00006018
Dan Gohman98ca4f22009-08-05 01:29:28 +00006019 if (!I->use_empty()) {
Bill Wendling3ea3c242009-12-22 02:10:19 +00006020 SDValue Res = DAG.getMergeValues(&ArgValues[0], NumValues,
6021 SDB->getCurDebugLoc());
6022 SDB->setValue(I, Res);
6023
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006024 // If this argument is live outside of the entry block, insert a copy from
6025 // whereever we got it to the vreg that other BB's will reference it as.
Dan Gohman2048b852009-11-23 18:04:58 +00006026 SDB->CopyToExportRegsIfNeeded(I);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006027 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006028 }
Bill Wendling3ea3c242009-12-22 02:10:19 +00006029
Dan Gohman98ca4f22009-08-05 01:29:28 +00006030 assert(i == InVals.size() && "Argument register count mismatch!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006031
6032 // Finally, if the target has anything special to do, allow it to do so.
6033 // FIXME: this should insert code into the DAG!
Dan Gohman2048b852009-11-23 18:04:58 +00006034 EmitFunctionEntryCode(F, SDB->DAG.getMachineFunction());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006035}
6036
6037/// Handle PHI nodes in successor blocks. Emit code into the SelectionDAG to
6038/// ensure constants are generated when needed. Remember the virtual registers
6039/// that need to be added to the Machine PHI nodes as input. We cannot just
6040/// directly add them, because expansion might result in multiple MBB's for one
6041/// BB. As such, the start of the BB might correspond to a different MBB than
6042/// the end.
6043///
6044void
6045SelectionDAGISel::HandlePHINodesInSuccessorBlocks(BasicBlock *LLVMBB) {
6046 TerminatorInst *TI = LLVMBB->getTerminator();
6047
6048 SmallPtrSet<MachineBasicBlock *, 4> SuccsHandled;
6049
6050 // Check successor nodes' PHI nodes that expect a constant to be available
6051 // from this block.
6052 for (unsigned succ = 0, e = TI->getNumSuccessors(); succ != e; ++succ) {
6053 BasicBlock *SuccBB = TI->getSuccessor(succ);
6054 if (!isa<PHINode>(SuccBB->begin())) continue;
6055 MachineBasicBlock *SuccMBB = FuncInfo->MBBMap[SuccBB];
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006056
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006057 // If this terminator has multiple identical successors (common for
6058 // switches), only handle each succ once.
6059 if (!SuccsHandled.insert(SuccMBB)) continue;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006060
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006061 MachineBasicBlock::iterator MBBI = SuccMBB->begin();
6062 PHINode *PN;
6063
6064 // At this point we know that there is a 1-1 correspondence between LLVM PHI
6065 // nodes and Machine PHI nodes, but the incoming operands have not been
6066 // emitted yet.
6067 for (BasicBlock::iterator I = SuccBB->begin();
6068 (PN = dyn_cast<PHINode>(I)); ++I) {
6069 // Ignore dead phi's.
6070 if (PN->use_empty()) continue;
6071
6072 unsigned Reg;
6073 Value *PHIOp = PN->getIncomingValueForBlock(LLVMBB);
6074
6075 if (Constant *C = dyn_cast<Constant>(PHIOp)) {
Dan Gohman2048b852009-11-23 18:04:58 +00006076 unsigned &RegOut = SDB->ConstantsOut[C];
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006077 if (RegOut == 0) {
6078 RegOut = FuncInfo->CreateRegForValue(C);
Dan Gohman2048b852009-11-23 18:04:58 +00006079 SDB->CopyValueToVirtualRegister(C, RegOut);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006080 }
6081 Reg = RegOut;
6082 } else {
6083 Reg = FuncInfo->ValueMap[PHIOp];
6084 if (Reg == 0) {
6085 assert(isa<AllocaInst>(PHIOp) &&
6086 FuncInfo->StaticAllocaMap.count(cast<AllocaInst>(PHIOp)) &&
6087 "Didn't codegen value into a register!??");
6088 Reg = FuncInfo->CreateRegForValue(PHIOp);
Dan Gohman2048b852009-11-23 18:04:58 +00006089 SDB->CopyValueToVirtualRegister(PHIOp, Reg);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006090 }
6091 }
6092
6093 // Remember that this register needs to added to the machine PHI node as
6094 // the input for this MBB.
Owen Andersone50ed302009-08-10 22:56:29 +00006095 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006096 ComputeValueVTs(TLI, PN->getType(), ValueVTs);
6097 for (unsigned vti = 0, vte = ValueVTs.size(); vti != vte; ++vti) {
Owen Andersone50ed302009-08-10 22:56:29 +00006098 EVT VT = ValueVTs[vti];
Owen Anderson23b9b192009-08-12 00:36:31 +00006099 unsigned NumRegisters = TLI.getNumRegisters(*CurDAG->getContext(), VT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006100 for (unsigned i = 0, e = NumRegisters; i != e; ++i)
Dan Gohman2048b852009-11-23 18:04:58 +00006101 SDB->PHINodesToUpdate.push_back(std::make_pair(MBBI++, Reg+i));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006102 Reg += NumRegisters;
6103 }
6104 }
6105 }
Dan Gohman2048b852009-11-23 18:04:58 +00006106 SDB->ConstantsOut.clear();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006107}
6108
Dan Gohman3df24e62008-09-03 23:12:08 +00006109/// This is the Fast-ISel version of HandlePHINodesInSuccessorBlocks. It only
6110/// supports legal types, and it emits MachineInstrs directly instead of
6111/// creating SelectionDAG nodes.
6112///
6113bool
6114SelectionDAGISel::HandlePHINodesInSuccessorBlocksFast(BasicBlock *LLVMBB,
6115 FastISel *F) {
6116 TerminatorInst *TI = LLVMBB->getTerminator();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006117
Dan Gohman3df24e62008-09-03 23:12:08 +00006118 SmallPtrSet<MachineBasicBlock *, 4> SuccsHandled;
Dan Gohman2048b852009-11-23 18:04:58 +00006119 unsigned OrigNumPHINodesToUpdate = SDB->PHINodesToUpdate.size();
Dan Gohman3df24e62008-09-03 23:12:08 +00006120
6121 // Check successor nodes' PHI nodes that expect a constant to be available
6122 // from this block.
6123 for (unsigned succ = 0, e = TI->getNumSuccessors(); succ != e; ++succ) {
6124 BasicBlock *SuccBB = TI->getSuccessor(succ);
6125 if (!isa<PHINode>(SuccBB->begin())) continue;
6126 MachineBasicBlock *SuccMBB = FuncInfo->MBBMap[SuccBB];
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006127
Dan Gohman3df24e62008-09-03 23:12:08 +00006128 // If this terminator has multiple identical successors (common for
6129 // switches), only handle each succ once.
6130 if (!SuccsHandled.insert(SuccMBB)) continue;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006131
Dan Gohman3df24e62008-09-03 23:12:08 +00006132 MachineBasicBlock::iterator MBBI = SuccMBB->begin();
6133 PHINode *PN;
6134
6135 // At this point we know that there is a 1-1 correspondence between LLVM PHI
6136 // nodes and Machine PHI nodes, but the incoming operands have not been
6137 // emitted yet.
6138 for (BasicBlock::iterator I = SuccBB->begin();
6139 (PN = dyn_cast<PHINode>(I)); ++I) {
6140 // Ignore dead phi's.
6141 if (PN->use_empty()) continue;
6142
6143 // Only handle legal types. Two interesting things to note here. First,
6144 // by bailing out early, we may leave behind some dead instructions,
6145 // since SelectionDAG's HandlePHINodesInSuccessorBlocks will insert its
6146 // own moves. Second, this check is necessary becuase FastISel doesn't
6147 // use CreateRegForValue to create registers, so it always creates
6148 // exactly one register for each non-void instruction.
Owen Andersone50ed302009-08-10 22:56:29 +00006149 EVT VT = TLI.getValueType(PN->getType(), /*AllowUnknown=*/true);
Owen Anderson825b72b2009-08-11 20:47:22 +00006150 if (VT == MVT::Other || !TLI.isTypeLegal(VT)) {
6151 // Promote MVT::i1.
6152 if (VT == MVT::i1)
Owen Anderson23b9b192009-08-12 00:36:31 +00006153 VT = TLI.getTypeToTransformTo(*CurDAG->getContext(), VT);
Dan Gohman74321ab2008-09-10 21:01:31 +00006154 else {
Dan Gohman2048b852009-11-23 18:04:58 +00006155 SDB->PHINodesToUpdate.resize(OrigNumPHINodesToUpdate);
Dan Gohman74321ab2008-09-10 21:01:31 +00006156 return false;
6157 }
Dan Gohman3df24e62008-09-03 23:12:08 +00006158 }
6159
6160 Value *PHIOp = PN->getIncomingValueForBlock(LLVMBB);
6161
6162 unsigned Reg = F->getRegForValue(PHIOp);
6163 if (Reg == 0) {
Dan Gohman2048b852009-11-23 18:04:58 +00006164 SDB->PHINodesToUpdate.resize(OrigNumPHINodesToUpdate);
Dan Gohman3df24e62008-09-03 23:12:08 +00006165 return false;
6166 }
Dan Gohman2048b852009-11-23 18:04:58 +00006167 SDB->PHINodesToUpdate.push_back(std::make_pair(MBBI++, Reg));
Dan Gohman3df24e62008-09-03 23:12:08 +00006168 }
6169 }
6170
6171 return true;
6172}