blob: 62f740be86e226267e53c98370841ac07ba77c2b [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===- ARMInstrInfo.td - Target Description for ARM Target -*- tablegen -*-===//
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00006// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the ARM instructions in TableGen format.
11//
12//===----------------------------------------------------------------------===//
13
Evan Chenga8e29892007-01-19 07:51:42 +000014//===----------------------------------------------------------------------===//
15// ARM specific DAG Nodes.
16//
Rafael Espindola7cca7c52006-09-11 17:25:40 +000017
Evan Chenga8e29892007-01-19 07:51:42 +000018// Type profiles.
Bill Wendlingc69107c2007-11-13 09:19:02 +000019def SDT_ARMCallSeqStart : SDCallSeqStart<[ SDTCisVT<0, i32> ]>;
20def SDT_ARMCallSeqEnd : SDCallSeqEnd<[ SDTCisVT<0, i32>, SDTCisVT<1, i32> ]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000021
Evan Chenga8e29892007-01-19 07:51:42 +000022def SDT_ARMSaveCallPC : SDTypeProfile<0, 1, []>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +000023
Evan Chenga8e29892007-01-19 07:51:42 +000024def SDT_ARMcall : SDTypeProfile<0, -1, [SDTCisInt<0>]>;
Rafael Espindola7cca7c52006-09-11 17:25:40 +000025
Evan Chenga8e29892007-01-19 07:51:42 +000026def SDT_ARMCMov : SDTypeProfile<1, 3,
27 [SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>,
28 SDTCisVT<3, i32>]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000029
Evan Chenga8e29892007-01-19 07:51:42 +000030def SDT_ARMBrcond : SDTypeProfile<0, 2,
31 [SDTCisVT<0, OtherVT>, SDTCisVT<1, i32>]>;
32
33def SDT_ARMBrJT : SDTypeProfile<0, 3,
34 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
35 SDTCisVT<2, i32>]>;
36
37def SDT_ARMCmp : SDTypeProfile<0, 2, [SDTCisSameAs<0, 1>]>;
38
39def SDT_ARMPICAdd : SDTypeProfile<1, 2, [SDTCisSameAs<0, 1>,
40 SDTCisPtrTy<1>, SDTCisVT<2, i32>]>;
41
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000042def SDT_ARMThreadPointer : SDTypeProfile<1, 0, [SDTCisPtrTy<0>]>;
43
Evan Chenga8e29892007-01-19 07:51:42 +000044// Node definitions.
45def ARMWrapper : SDNode<"ARMISD::Wrapper", SDTIntUnaryOp>;
Evan Chenga8e29892007-01-19 07:51:42 +000046def ARMWrapperJT : SDNode<"ARMISD::WrapperJT", SDTIntBinOp>;
47
Bill Wendlingc69107c2007-11-13 09:19:02 +000048def ARMcallseq_start : SDNode<"ISD::CALLSEQ_START", SDT_ARMCallSeqStart,
Bill Wendling6ef781f2008-02-27 06:33:05 +000049 [SDNPHasChain, SDNPOutFlag]>;
Bill Wendlingc69107c2007-11-13 09:19:02 +000050def ARMcallseq_end : SDNode<"ISD::CALLSEQ_END", SDT_ARMCallSeqEnd,
Bill Wendling6ef781f2008-02-27 06:33:05 +000051 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
Evan Chenga8e29892007-01-19 07:51:42 +000052
53def ARMcall : SDNode<"ARMISD::CALL", SDT_ARMcall,
54 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
Evan Cheng277f0742007-06-19 21:05:09 +000055def ARMcall_pred : SDNode<"ARMISD::CALL_PRED", SDT_ARMcall,
56 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
Evan Chenga8e29892007-01-19 07:51:42 +000057def ARMcall_nolink : SDNode<"ARMISD::CALL_NOLINK", SDT_ARMcall,
58 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
59
Chris Lattner48be23c2008-01-15 22:02:54 +000060def ARMretflag : SDNode<"ARMISD::RET_FLAG", SDTNone,
Evan Chenga8e29892007-01-19 07:51:42 +000061 [SDNPHasChain, SDNPOptInFlag]>;
62
63def ARMcmov : SDNode<"ARMISD::CMOV", SDT_ARMCMov,
64 [SDNPInFlag]>;
65def ARMcneg : SDNode<"ARMISD::CNEG", SDT_ARMCMov,
66 [SDNPInFlag]>;
67
68def ARMbrcond : SDNode<"ARMISD::BRCOND", SDT_ARMBrcond,
69 [SDNPHasChain, SDNPInFlag, SDNPOutFlag]>;
70
71def ARMbrjt : SDNode<"ARMISD::BR_JT", SDT_ARMBrJT,
72 [SDNPHasChain]>;
73
74def ARMcmp : SDNode<"ARMISD::CMP", SDT_ARMCmp,
75 [SDNPOutFlag]>;
76
Lauro Ramos Venancio99966632007-04-02 01:30:03 +000077def ARMcmpNZ : SDNode<"ARMISD::CMPNZ", SDT_ARMCmp,
78 [SDNPOutFlag]>;
79
Evan Chenga8e29892007-01-19 07:51:42 +000080def ARMpic_add : SDNode<"ARMISD::PIC_ADD", SDT_ARMPICAdd>;
81
82def ARMsrl_flag : SDNode<"ARMISD::SRL_FLAG", SDTIntUnaryOp, [SDNPOutFlag]>;
83def ARMsra_flag : SDNode<"ARMISD::SRA_FLAG", SDTIntUnaryOp, [SDNPOutFlag]>;
84def ARMrrx : SDNode<"ARMISD::RRX" , SDTIntUnaryOp, [SDNPInFlag ]>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +000085
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000086def ARMthread_pointer: SDNode<"ARMISD::THREAD_POINTER", SDT_ARMThreadPointer>;
87
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000088//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +000089// ARM Instruction Predicate Definitions.
90//
91def HasV5T : Predicate<"Subtarget->hasV5TOps()">;
92def HasV5TE : Predicate<"Subtarget->hasV5TEOps()">;
93def HasV6 : Predicate<"Subtarget->hasV6Ops()">;
94def IsThumb : Predicate<"Subtarget->isThumb()">;
95def IsARM : Predicate<"!Subtarget->isThumb()">;
96
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000097//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +000098// ARM Flag Definitions.
99
100class RegConstraint<string C> {
101 string Constraints = C;
102}
103
104//===----------------------------------------------------------------------===//
105// ARM specific transformation functions and pattern fragments.
106//
107
108// so_imm_XFORM - Return a so_imm value packed into the format described for
109// so_imm def below.
110def so_imm_XFORM : SDNodeXForm<imm, [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000111 return CurDAG->getTargetConstant(ARM_AM::getSOImmVal(N->getZExtValue()),
Evan Chenga8e29892007-01-19 07:51:42 +0000112 MVT::i32);
113}]>;
114
115// so_imm_neg_XFORM - Return a so_imm value packed into the format described for
116// so_imm_neg def below.
117def so_imm_neg_XFORM : SDNodeXForm<imm, [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000118 return CurDAG->getTargetConstant(ARM_AM::getSOImmVal(-(int)N->getZExtValue()),
Evan Chenga8e29892007-01-19 07:51:42 +0000119 MVT::i32);
120}]>;
121
122// so_imm_not_XFORM - Return a so_imm value packed into the format described for
123// so_imm_not def below.
124def so_imm_not_XFORM : SDNodeXForm<imm, [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000125 return CurDAG->getTargetConstant(ARM_AM::getSOImmVal(~(int)N->getZExtValue()),
Evan Chenga8e29892007-01-19 07:51:42 +0000126 MVT::i32);
127}]>;
128
129// rot_imm predicate - True if the 32-bit immediate is equal to 8, 16, or 24.
130def rot_imm : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000131 int32_t v = (int32_t)N->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +0000132 return v == 8 || v == 16 || v == 24;
133}]>;
134
135/// imm1_15 predicate - True if the 32-bit immediate is in the range [1,15].
136def imm1_15 : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000137 return (int32_t)N->getZExtValue() >= 1 && (int32_t)N->getZExtValue() < 16;
Evan Chenga8e29892007-01-19 07:51:42 +0000138}]>;
139
140/// imm16_31 predicate - True if the 32-bit immediate is in the range [16,31].
141def imm16_31 : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000142 return (int32_t)N->getZExtValue() >= 16 && (int32_t)N->getZExtValue() < 32;
Evan Chenga8e29892007-01-19 07:51:42 +0000143}]>;
144
145def so_imm_neg :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000146 PatLeaf<(imm), [{
147 return ARM_AM::getSOImmVal(-(int)N->getZExtValue()) != -1;
148 }], so_imm_neg_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000149
Evan Chenga2515702007-03-19 07:09:02 +0000150def so_imm_not :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000151 PatLeaf<(imm), [{
152 return ARM_AM::getSOImmVal(~(int)N->getZExtValue()) != -1;
153 }], so_imm_not_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000154
155// sext_16_node predicate - True if the SDNode is sign-extended 16 or more bits.
156def sext_16_node : PatLeaf<(i32 GPR:$a), [{
Dan Gohman475871a2008-07-27 21:46:04 +0000157 return CurDAG->ComputeNumSignBits(SDValue(N,0)) >= 17;
Evan Chenga8e29892007-01-19 07:51:42 +0000158}]>;
159
Evan Cheng37f25d92008-08-28 23:39:26 +0000160class BinOpFrag<dag res> : PatFrag<(ops node:$LHS, node:$RHS), res>;
161class UnOpFrag <dag res> : PatFrag<(ops node:$Src), res>;
Evan Chenga8e29892007-01-19 07:51:42 +0000162
163//===----------------------------------------------------------------------===//
164// Operand Definitions.
165//
166
167// Branch target.
168def brtarget : Operand<OtherVT>;
169
Evan Chenga8e29892007-01-19 07:51:42 +0000170// A list of registers separated by comma. Used by load/store multiple.
171def reglist : Operand<i32> {
172 let PrintMethod = "printRegisterList";
173}
174
175// An operand for the CONSTPOOL_ENTRY pseudo-instruction.
176def cpinst_operand : Operand<i32> {
177 let PrintMethod = "printCPInstOperand";
178}
179
180def jtblock_operand : Operand<i32> {
181 let PrintMethod = "printJTBlockOperand";
182}
183
184// Local PC labels.
185def pclabel : Operand<i32> {
186 let PrintMethod = "printPCLabel";
187}
188
189// shifter_operand operands: so_reg and so_imm.
190def so_reg : Operand<i32>, // reg reg imm
191 ComplexPattern<i32, 3, "SelectShifterOperandReg",
192 [shl,srl,sra,rotr]> {
193 let PrintMethod = "printSORegOperand";
194 let MIOperandInfo = (ops GPR, GPR, i32imm);
195}
196
197// so_imm - Match a 32-bit shifter_operand immediate operand, which is an
198// 8-bit immediate rotated by an arbitrary number of bits. so_imm values are
199// represented in the imm field in the same 12-bit form that they are encoded
200// into so_imm instructions: the 8-bit immediate is the least significant bits
201// [bits 0-7], the 4-bit shift amount is the next 4 bits [bits 8-11].
202def so_imm : Operand<i32>,
203 PatLeaf<(imm),
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000204 [{ return ARM_AM::getSOImmVal(N->getZExtValue()) != -1; }],
Evan Chenga8e29892007-01-19 07:51:42 +0000205 so_imm_XFORM> {
206 let PrintMethod = "printSOImmOperand";
207}
208
Evan Chengc70d1842007-03-20 08:11:30 +0000209// Break so_imm's up into two pieces. This handles immediates with up to 16
210// bits set in them. This uses so_imm2part to match and so_imm2part_[12] to
211// get the first/second pieces.
212def so_imm2part : Operand<i32>,
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000213 PatLeaf<(imm), [{
214 return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue());
215 }]> {
Evan Chengc70d1842007-03-20 08:11:30 +0000216 let PrintMethod = "printSOImm2PartOperand";
217}
218
219def so_imm2part_1 : SDNodeXForm<imm, [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000220 unsigned V = ARM_AM::getSOImmTwoPartFirst((unsigned)N->getZExtValue());
Evan Chengc70d1842007-03-20 08:11:30 +0000221 return CurDAG->getTargetConstant(ARM_AM::getSOImmVal(V), MVT::i32);
222}]>;
223
224def so_imm2part_2 : SDNodeXForm<imm, [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000225 unsigned V = ARM_AM::getSOImmTwoPartSecond((unsigned)N->getZExtValue());
Evan Chengc70d1842007-03-20 08:11:30 +0000226 return CurDAG->getTargetConstant(ARM_AM::getSOImmVal(V), MVT::i32);
227}]>;
228
Evan Chenga8e29892007-01-19 07:51:42 +0000229
230// Define ARM specific addressing modes.
231
232// addrmode2 := reg +/- reg shop imm
233// addrmode2 := reg +/- imm12
234//
235def addrmode2 : Operand<i32>,
236 ComplexPattern<i32, 3, "SelectAddrMode2", []> {
237 let PrintMethod = "printAddrMode2Operand";
238 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
239}
240
241def am2offset : Operand<i32>,
242 ComplexPattern<i32, 2, "SelectAddrMode2Offset", []> {
243 let PrintMethod = "printAddrMode2OffsetOperand";
244 let MIOperandInfo = (ops GPR, i32imm);
245}
246
247// addrmode3 := reg +/- reg
248// addrmode3 := reg +/- imm8
249//
250def addrmode3 : Operand<i32>,
251 ComplexPattern<i32, 3, "SelectAddrMode3", []> {
252 let PrintMethod = "printAddrMode3Operand";
253 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
254}
255
256def am3offset : Operand<i32>,
257 ComplexPattern<i32, 2, "SelectAddrMode3Offset", []> {
258 let PrintMethod = "printAddrMode3OffsetOperand";
259 let MIOperandInfo = (ops GPR, i32imm);
260}
261
262// addrmode4 := reg, <mode|W>
263//
264def addrmode4 : Operand<i32>,
265 ComplexPattern<i32, 2, "", []> {
266 let PrintMethod = "printAddrMode4Operand";
267 let MIOperandInfo = (ops GPR, i32imm);
268}
269
270// addrmode5 := reg +/- imm8*4
271//
272def addrmode5 : Operand<i32>,
273 ComplexPattern<i32, 2, "SelectAddrMode5", []> {
274 let PrintMethod = "printAddrMode5Operand";
275 let MIOperandInfo = (ops GPR, i32imm);
276}
277
278// addrmodepc := pc + reg
279//
280def addrmodepc : Operand<i32>,
281 ComplexPattern<i32, 2, "SelectAddrModePC", []> {
282 let PrintMethod = "printAddrModePCOperand";
283 let MIOperandInfo = (ops GPR, i32imm);
284}
285
Evan Chengc85e8322007-07-05 07:13:32 +0000286// ARM Predicate operand. Default to 14 = always (AL). Second part is CC
287// register whose default is 0 (no register).
288def pred : PredicateOperand<OtherVT, (ops i32imm, CCR),
289 (ops (i32 14), (i32 zero_reg))> {
Evan Cheng42d712b2007-05-08 21:08:43 +0000290 let PrintMethod = "printPredicateOperand";
291}
292
Evan Cheng04c813d2007-07-06 01:00:49 +0000293// Conditional code result for instructions whose 's' bit is set, e.g. subs.
Evan Chengc85e8322007-07-05 07:13:32 +0000294//
Evan Cheng04c813d2007-07-06 01:00:49 +0000295def cc_out : OptionalDefOperand<OtherVT, (ops CCR), (ops (i32 zero_reg))> {
296 let PrintMethod = "printSBitModifierOperand";
Evan Cheng42d712b2007-05-08 21:08:43 +0000297}
298
Evan Chenga8e29892007-01-19 07:51:42 +0000299//===----------------------------------------------------------------------===//
300// ARM Instruction flags. These need to match ARMInstrInfo.h.
301//
302
303// Addressing mode.
304class AddrMode<bits<4> val> {
305 bits<4> Value = val;
306}
307def AddrModeNone : AddrMode<0>;
308def AddrMode1 : AddrMode<1>;
309def AddrMode2 : AddrMode<2>;
310def AddrMode3 : AddrMode<3>;
311def AddrMode4 : AddrMode<4>;
312def AddrMode5 : AddrMode<5>;
Evan Chengedda31c2008-11-05 18:35:52 +0000313def AddrModeT1 : AddrMode<6>;
314def AddrModeT2 : AddrMode<7>;
315def AddrModeT4 : AddrMode<8>;
316def AddrModeTs : AddrMode<9>;
Evan Chenga8e29892007-01-19 07:51:42 +0000317
318// Instruction size.
319class SizeFlagVal<bits<3> val> {
320 bits<3> Value = val;
321}
322def SizeInvalid : SizeFlagVal<0>; // Unset.
323def SizeSpecial : SizeFlagVal<1>; // Pseudo or special.
324def Size8Bytes : SizeFlagVal<2>;
325def Size4Bytes : SizeFlagVal<3>;
326def Size2Bytes : SizeFlagVal<4>;
327
328// Load / store index mode.
329class IndexMode<bits<2> val> {
330 bits<2> Value = val;
331}
332def IndexModeNone : IndexMode<0>;
333def IndexModePre : IndexMode<1>;
334def IndexModePost : IndexMode<2>;
335
336//===----------------------------------------------------------------------===//
Evan Cheng0ff94f72007-08-07 01:37:15 +0000337
Evan Cheng37f25d92008-08-28 23:39:26 +0000338include "ARMInstrFormats.td"
Evan Cheng0ff94f72007-08-07 01:37:15 +0000339
340//===----------------------------------------------------------------------===//
Evan Cheng37f25d92008-08-28 23:39:26 +0000341// Multiclass helpers...
Evan Chenga8e29892007-01-19 07:51:42 +0000342//
343
Evan Cheng3924f782008-08-29 07:36:24 +0000344/// AsI1_bin_irs - Defines a set of (op r, {so_imm|r|so_reg}) patterns for a
Evan Chenga8e29892007-01-19 07:51:42 +0000345/// binop that produces a value.
Evan Cheng0ff94f72007-08-07 01:37:15 +0000346multiclass AsI1_bin_irs<bits<4> opcod, string opc, PatFrag opnode> {
Evan Chengedda31c2008-11-05 18:35:52 +0000347 def ri : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_imm:$b), DPFrm,
Evan Chengc85e8322007-07-05 07:13:32 +0000348 opc, " $dst, $a, $b",
Evan Chenga8e29892007-01-19 07:51:42 +0000349 [(set GPR:$dst, (opnode GPR:$a, so_imm:$b))]>;
Evan Chengedda31c2008-11-05 18:35:52 +0000350 def rr : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, GPR:$b), DPFrm,
Evan Chengc85e8322007-07-05 07:13:32 +0000351 opc, " $dst, $a, $b",
Evan Chenga8e29892007-01-19 07:51:42 +0000352 [(set GPR:$dst, (opnode GPR:$a, GPR:$b))]>;
Evan Chengedda31c2008-11-05 18:35:52 +0000353 def rs : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_reg:$b), DPSoRegFrm,
Evan Chengc85e8322007-07-05 07:13:32 +0000354 opc, " $dst, $a, $b",
Evan Chenga8e29892007-01-19 07:51:42 +0000355 [(set GPR:$dst, (opnode GPR:$a, so_reg:$b))]>;
356}
357
Evan Cheng13ab0202007-07-10 18:08:01 +0000358/// ASI1_bin_s_irs - Similar to AsI1_bin_irs except it sets the 's' bit so the
Evan Chengc85e8322007-07-05 07:13:32 +0000359/// instruction modifies the CSPR register.
Evan Cheng071a2792007-09-11 19:55:27 +0000360let Defs = [CPSR] in {
Evan Cheng0ff94f72007-08-07 01:37:15 +0000361multiclass ASI1_bin_s_irs<bits<4> opcod, string opc, PatFrag opnode> {
Evan Chengedda31c2008-11-05 18:35:52 +0000362 def ri : AI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_imm:$b), DPFrm,
Evan Chengc85e8322007-07-05 07:13:32 +0000363 opc, "s $dst, $a, $b",
Evan Cheng071a2792007-09-11 19:55:27 +0000364 [(set GPR:$dst, (opnode GPR:$a, so_imm:$b))]>;
Evan Chengedda31c2008-11-05 18:35:52 +0000365 def rr : AI1<opcod, (outs GPR:$dst), (ins GPR:$a, GPR:$b), DPFrm,
Evan Chengc85e8322007-07-05 07:13:32 +0000366 opc, "s $dst, $a, $b",
Evan Cheng071a2792007-09-11 19:55:27 +0000367 [(set GPR:$dst, (opnode GPR:$a, GPR:$b))]>;
Evan Chengedda31c2008-11-05 18:35:52 +0000368 def rs : AI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_reg:$b), DPSoRegFrm,
Evan Chengc85e8322007-07-05 07:13:32 +0000369 opc, "s $dst, $a, $b",
Evan Cheng071a2792007-09-11 19:55:27 +0000370 [(set GPR:$dst, (opnode GPR:$a, so_reg:$b))]>;
371}
Evan Chengc85e8322007-07-05 07:13:32 +0000372}
373
374/// AI1_cmp_irs - Defines a set of (op r, {so_imm|r|so_reg}) cmp / test
Evan Cheng13ab0202007-07-10 18:08:01 +0000375/// patterns. Similar to AsI1_bin_irs except the instruction does not produce
Evan Chengc85e8322007-07-05 07:13:32 +0000376/// a explicit result, only implicitly set CPSR.
Evan Cheng071a2792007-09-11 19:55:27 +0000377let Defs = [CPSR] in {
Evan Cheng0ff94f72007-08-07 01:37:15 +0000378multiclass AI1_cmp_irs<bits<4> opcod, string opc, PatFrag opnode> {
Evan Chengedda31c2008-11-05 18:35:52 +0000379 def ri : AI1<opcod, (outs), (ins GPR:$a, so_imm:$b), DPFrm,
Evan Cheng44bec522007-05-15 01:29:07 +0000380 opc, " $a, $b",
Evan Cheng071a2792007-09-11 19:55:27 +0000381 [(opnode GPR:$a, so_imm:$b)]>;
Evan Chengedda31c2008-11-05 18:35:52 +0000382 def rr : AI1<opcod, (outs), (ins GPR:$a, GPR:$b), DPFrm,
Evan Cheng44bec522007-05-15 01:29:07 +0000383 opc, " $a, $b",
Evan Cheng071a2792007-09-11 19:55:27 +0000384 [(opnode GPR:$a, GPR:$b)]>;
Evan Chengedda31c2008-11-05 18:35:52 +0000385 def rs : AI1<opcod, (outs), (ins GPR:$a, so_reg:$b), DPSoRegFrm,
Evan Cheng44bec522007-05-15 01:29:07 +0000386 opc, " $a, $b",
Evan Cheng071a2792007-09-11 19:55:27 +0000387 [(opnode GPR:$a, so_reg:$b)]>;
388}
Evan Chenga8e29892007-01-19 07:51:42 +0000389}
390
Evan Chenga8e29892007-01-19 07:51:42 +0000391/// AI_unary_rrot - A unary operation with two forms: one whose operand is a
392/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng97f48c32008-11-06 22:15:19 +0000393/// FIXME: Remove the 'r' variant. Its rot_imm is zero.
394multiclass AI_unary_rrot<bits<8> opcod, string opc, PatFrag opnode> {
395 def r : AExtI<opcod, (outs GPR:$dst), (ins GPR:$Src),
Evan Cheng44bec522007-05-15 01:29:07 +0000396 opc, " $dst, $Src",
Evan Cheng97f48c32008-11-06 22:15:19 +0000397 [(set GPR:$dst, (opnode GPR:$Src))]>,
398 Requires<[IsARM, HasV6]> {
399 let Inst{19-16} = 0b1111;
400 }
401 def r_rot : AExtI<opcod, (outs GPR:$dst), (ins GPR:$Src, i32imm:$rot),
Evan Cheng44bec522007-05-15 01:29:07 +0000402 opc, " $dst, $Src, ror $rot",
Evan Chenga8e29892007-01-19 07:51:42 +0000403 [(set GPR:$dst, (opnode (rotr GPR:$Src, rot_imm:$rot)))]>,
Evan Cheng97f48c32008-11-06 22:15:19 +0000404 Requires<[IsARM, HasV6]> {
405 let Inst{19-16} = 0b1111;
406 }
Evan Chenga8e29892007-01-19 07:51:42 +0000407}
408
409/// AI_bin_rrot - A binary operation with two forms: one whose operand is a
410/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng97f48c32008-11-06 22:15:19 +0000411multiclass AI_bin_rrot<bits<8> opcod, string opc, PatFrag opnode> {
412 def rr : AExtI<opcod, (outs GPR:$dst), (ins GPR:$LHS, GPR:$RHS),
413 opc, " $dst, $LHS, $RHS",
Evan Chenga8e29892007-01-19 07:51:42 +0000414 [(set GPR:$dst, (opnode GPR:$LHS, GPR:$RHS))]>,
415 Requires<[IsARM, HasV6]>;
Evan Cheng97f48c32008-11-06 22:15:19 +0000416 def rr_rot : AExtI<opcod, (outs GPR:$dst), (ins GPR:$LHS, GPR:$RHS, i32imm:$rot),
417 opc, " $dst, $LHS, $RHS, ror $rot",
Evan Chenga8e29892007-01-19 07:51:42 +0000418 [(set GPR:$dst, (opnode GPR:$LHS,
419 (rotr GPR:$RHS, rot_imm:$rot)))]>,
420 Requires<[IsARM, HasV6]>;
421}
422
Evan Cheng13ab0202007-07-10 18:08:01 +0000423/// AsXI1_bin_c_irs - Same as AsI1_bin_irs but without the predicate operand and
424/// setting carry bit. But it can optionally set CPSR.
Evan Cheng071a2792007-09-11 19:55:27 +0000425let Uses = [CPSR] in {
Evan Cheng0ff94f72007-08-07 01:37:15 +0000426multiclass AsXI1_bin_c_irs<bits<4> opcod, string opc, PatFrag opnode> {
427 def ri : AXI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_imm:$b, cc_out:$s),
Evan Chengedda31c2008-11-05 18:35:52 +0000428 DPFrm, !strconcat(opc, "${s} $dst, $a, $b"),
Evan Cheng071a2792007-09-11 19:55:27 +0000429 [(set GPR:$dst, (opnode GPR:$a, so_imm:$b))]>;
Evan Cheng0ff94f72007-08-07 01:37:15 +0000430 def rr : AXI1<opcod, (outs GPR:$dst), (ins GPR:$a, GPR:$b, cc_out:$s),
Evan Chengedda31c2008-11-05 18:35:52 +0000431 DPFrm, !strconcat(opc, "${s} $dst, $a, $b"),
Evan Cheng071a2792007-09-11 19:55:27 +0000432 [(set GPR:$dst, (opnode GPR:$a, GPR:$b))]>;
Evan Cheng0ff94f72007-08-07 01:37:15 +0000433 def rs : AXI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_reg:$b, cc_out:$s),
Evan Chengedda31c2008-11-05 18:35:52 +0000434 DPSoRegFrm, !strconcat(opc, "${s} $dst, $a, $b"),
Evan Cheng071a2792007-09-11 19:55:27 +0000435 [(set GPR:$dst, (opnode GPR:$a, so_reg:$b))]>;
436}
Evan Chengc85e8322007-07-05 07:13:32 +0000437}
438
Rafael Espindola15a6c3e2006-10-16 17:57:20 +0000439//===----------------------------------------------------------------------===//
440// Instructions
441//===----------------------------------------------------------------------===//
442
Evan Chenga8e29892007-01-19 07:51:42 +0000443//===----------------------------------------------------------------------===//
444// Miscellaneous Instructions.
445//
Rafael Espindola6f602de2006-08-24 16:13:15 +0000446
Evan Chenga8e29892007-01-19 07:51:42 +0000447/// CONSTPOOL_ENTRY - This instruction represents a floating constant pool in
448/// the function. The first operand is the ID# for this instruction, the second
449/// is the index into the MachineConstantPool that this is, the third is the
450/// size in bytes of this constant pool entry.
Evan Chengeaa91b02007-06-19 01:26:51 +0000451let isNotDuplicable = 1 in
Evan Chenga8e29892007-01-19 07:51:42 +0000452def CONSTPOOL_ENTRY :
Evan Cheng64d80e32007-07-19 01:14:50 +0000453PseudoInst<(outs), (ins cpinst_operand:$instid, cpinst_operand:$cpidx,
Evan Cheng12c3a532008-11-06 17:48:05 +0000454 i32imm:$size),
Evan Chenga8e29892007-01-19 07:51:42 +0000455 "${instid:label} ${cpidx:cpentry}", []>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000456
Evan Cheng071a2792007-09-11 19:55:27 +0000457let Defs = [SP], Uses = [SP] in {
Evan Chenga8e29892007-01-19 07:51:42 +0000458def ADJCALLSTACKUP :
Bill Wendling0f8d9c02007-11-13 00:44:25 +0000459PseudoInst<(outs), (ins i32imm:$amt1, i32imm:$amt2, pred:$p),
460 "@ ADJCALLSTACKUP $amt1",
Chris Lattnere563bbc2008-10-11 22:08:30 +0000461 [(ARMcallseq_end timm:$amt1, timm:$amt2)]>;
Rafael Espindolacdda88c2006-08-24 17:19:08 +0000462
Evan Chenga8e29892007-01-19 07:51:42 +0000463def ADJCALLSTACKDOWN :
Evan Cheng64d80e32007-07-19 01:14:50 +0000464PseudoInst<(outs), (ins i32imm:$amt, pred:$p),
Evan Chenga8e29892007-01-19 07:51:42 +0000465 "@ ADJCALLSTACKDOWN $amt",
Chris Lattnere563bbc2008-10-11 22:08:30 +0000466 [(ARMcallseq_start timm:$amt)]>;
Evan Cheng071a2792007-09-11 19:55:27 +0000467}
Rafael Espindola3c000bf2006-08-21 22:00:32 +0000468
Evan Chenga8e29892007-01-19 07:51:42 +0000469def DWARF_LOC :
Evan Cheng64d80e32007-07-19 01:14:50 +0000470PseudoInst<(outs), (ins i32imm:$line, i32imm:$col, i32imm:$file),
Evan Chenga8e29892007-01-19 07:51:42 +0000471 ".loc $file, $line, $col",
472 [(dwarf_loc (i32 imm:$line), (i32 imm:$col), (i32 imm:$file))]>;
Rafael Espindola4b20fbc2006-10-10 12:56:00 +0000473
Evan Cheng12c3a532008-11-06 17:48:05 +0000474
475// Address computation and loads and stores in PIC mode.
Evan Chengeaa91b02007-06-19 01:26:51 +0000476let isNotDuplicable = 1 in {
Evan Chengc0729662008-10-31 19:11:09 +0000477def PICADD : AXI1<0b0100, (outs GPR:$dst), (ins GPR:$a, pclabel:$cp, pred:$p),
Evan Cheng0ff94f72007-08-07 01:37:15 +0000478 Pseudo, "$cp:\n\tadd$p $dst, pc, $a",
Evan Cheng44bec522007-05-15 01:29:07 +0000479 [(set GPR:$dst, (ARMpic_add GPR:$a, imm:$cp))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +0000480
Evan Cheng325474e2008-01-07 23:56:57 +0000481let AddedComplexity = 10 in {
Dan Gohman15511cf2008-12-03 18:15:48 +0000482let canFoldAsLoad = 1 in
Evan Chengd87293c2008-11-06 08:47:38 +0000483def PICLDR : AXI2ldw<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Evan Cheng0ff94f72007-08-07 01:37:15 +0000484 Pseudo, "${addr:label}:\n\tldr$p $dst, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +0000485 [(set GPR:$dst, (load addrmodepc:$addr))]>;
Rafael Espindola84b19be2006-07-16 01:02:57 +0000486
Evan Chengd87293c2008-11-06 08:47:38 +0000487def PICLDRH : AXI3ldh<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Evan Cheng0ff94f72007-08-07 01:37:15 +0000488 Pseudo, "${addr:label}:\n\tldr${p}h $dst, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000489 [(set GPR:$dst, (zextloadi16 addrmodepc:$addr))]>;
490
Evan Chengd87293c2008-11-06 08:47:38 +0000491def PICLDRB : AXI2ldb<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Evan Cheng0ff94f72007-08-07 01:37:15 +0000492 Pseudo, "${addr:label}:\n\tldr${p}b $dst, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000493 [(set GPR:$dst, (zextloadi8 addrmodepc:$addr))]>;
494
Evan Chengd87293c2008-11-06 08:47:38 +0000495def PICLDRSH : AXI3ldsh<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Evan Cheng0ff94f72007-08-07 01:37:15 +0000496 Pseudo, "${addr:label}:\n\tldr${p}sh $dst, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000497 [(set GPR:$dst, (sextloadi16 addrmodepc:$addr))]>;
498
Evan Chengd87293c2008-11-06 08:47:38 +0000499def PICLDRSB : AXI3ldsb<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Evan Cheng0ff94f72007-08-07 01:37:15 +0000500 Pseudo, "${addr:label}:\n\tldr${p}sb $dst, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000501 [(set GPR:$dst, (sextloadi8 addrmodepc:$addr))]>;
502}
Chris Lattner13c63102008-01-06 05:55:01 +0000503let AddedComplexity = 10 in {
Evan Chengd87293c2008-11-06 08:47:38 +0000504def PICSTR : AXI2stw<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Evan Cheng0ff94f72007-08-07 01:37:15 +0000505 Pseudo, "${addr:label}:\n\tstr$p $src, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000506 [(store GPR:$src, addrmodepc:$addr)]>;
507
Evan Chengd87293c2008-11-06 08:47:38 +0000508def PICSTRH : AXI3sth<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Evan Cheng0ff94f72007-08-07 01:37:15 +0000509 Pseudo, "${addr:label}:\n\tstr${p}h $src, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000510 [(truncstorei16 GPR:$src, addrmodepc:$addr)]>;
511
Evan Chengd87293c2008-11-06 08:47:38 +0000512def PICSTRB : AXI2stb<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Evan Cheng0ff94f72007-08-07 01:37:15 +0000513 Pseudo, "${addr:label}:\n\tstr${p}b $src, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000514 [(truncstorei8 GPR:$src, addrmodepc:$addr)]>;
515}
Evan Cheng12c3a532008-11-06 17:48:05 +0000516} // isNotDuplicable = 1
Dale Johannesen86d40692007-05-21 22:14:33 +0000517
Evan Chenga8e29892007-01-19 07:51:42 +0000518//===----------------------------------------------------------------------===//
519// Control Flow Instructions.
520//
Rafael Espindola9e071f02006-10-02 19:30:56 +0000521
Evan Chenga8e29892007-01-19 07:51:42 +0000522let isReturn = 1, isTerminator = 1 in
Evan Cheng12c3a532008-11-06 17:48:05 +0000523 def BX_RET : AI<(outs), (ins), BrMiscFrm, "bx", " lr", [(ARMretflag)]> {
Jim Grosbach26421962008-10-14 20:36:24 +0000524 let Inst{7-4} = 0b0001;
525 let Inst{19-8} = 0b111111111111;
526 let Inst{27-20} = 0b00010010;
Evan Cheng7fd7ca42008-09-17 07:53:38 +0000527}
Rafael Espindola27185192006-09-29 21:20:16 +0000528
Evan Chenga8e29892007-01-19 07:51:42 +0000529// FIXME: remove when we have a way to marking a MI with these properties.
Evan Cheng64d80e32007-07-19 01:14:50 +0000530// FIXME: $dst1 should be a def. But the extra ops must be in the end of the
531// operand list.
Evan Cheng12c3a532008-11-06 17:48:05 +0000532// FIXME: Should pc be an implicit operand like PICADD, etc?
Evan Cheng325474e2008-01-07 23:56:57 +0000533let isReturn = 1, isTerminator = 1 in
Evan Cheng12c3a532008-11-06 17:48:05 +0000534 def LDM_RET : AXI4ld<(outs),
Evan Cheng64d80e32007-07-19 01:14:50 +0000535 (ins addrmode4:$addr, pred:$p, reglist:$dst1, variable_ops),
Evan Cheng3c4a4ff2008-11-12 07:18:38 +0000536 LdStMulFrm, "ldm${p}${addr:submode} $addr, $dst1",
Evan Chenga8e29892007-01-19 07:51:42 +0000537 []>;
Rafael Espindolaa2845842006-10-05 16:48:49 +0000538
Evan Chengffbacca2007-07-21 00:34:19 +0000539let isCall = 1,
Evan Chenga8e29892007-01-19 07:51:42 +0000540 Defs = [R0, R1, R2, R3, R12, LR,
Evan Chengc85e8322007-07-05 07:13:32 +0000541 D0, D1, D2, D3, D4, D5, D6, D7, CPSR] in {
Evan Cheng12c3a532008-11-06 17:48:05 +0000542 def BL : ABXI<0b1011, (outs), (ins i32imm:$func, variable_ops),
Evan Chengdcc50a42007-05-18 01:53:54 +0000543 "bl ${func:call}",
Evan Cheng44bec522007-05-15 01:29:07 +0000544 [(ARMcall tglobaladdr:$func)]>;
Evan Cheng277f0742007-06-19 21:05:09 +0000545
Evan Cheng12c3a532008-11-06 17:48:05 +0000546 def BL_pred : ABI<0b1011, (outs), (ins i32imm:$func, variable_ops),
Evan Cheng3aac7882008-09-01 08:25:56 +0000547 "bl", " ${func:call}",
Evan Cheng0ff94f72007-08-07 01:37:15 +0000548 [(ARMcall_pred tglobaladdr:$func)]>;
Evan Cheng277f0742007-06-19 21:05:09 +0000549
Evan Chenga8e29892007-01-19 07:51:42 +0000550 // ARMv5T and above
Evan Cheng12c3a532008-11-06 17:48:05 +0000551 def BLX : AXI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
Evan Cheng64d80e32007-07-19 01:14:50 +0000552 "blx $func",
Evan Cheng7fd7ca42008-09-17 07:53:38 +0000553 [(ARMcall GPR:$func)]>, Requires<[IsARM, HasV5T]> {
Jim Grosbach26421962008-10-14 20:36:24 +0000554 let Inst{7-4} = 0b0011;
555 let Inst{19-8} = 0b111111111111;
556 let Inst{27-20} = 0b00010010;
Evan Cheng7fd7ca42008-09-17 07:53:38 +0000557 }
558
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +0000559 let Uses = [LR] in {
560 // ARMv4T
Evan Cheng12c3a532008-11-06 17:48:05 +0000561 def BX : ABXIx2<(outs), (ins GPR:$func, variable_ops),
562 "mov lr, pc\n\tbx $func",
563 [(ARMcall_nolink GPR:$func)]>;
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +0000564 }
Rafael Espindola35574632006-07-18 17:00:30 +0000565}
Rafael Espindoladc124a22006-05-18 21:45:49 +0000566
Evan Chengffbacca2007-07-21 00:34:19 +0000567let isBranch = 1, isTerminator = 1 in {
Evan Cheng5ada1992007-05-16 20:50:01 +0000568 // B is "predicable" since it can be xformed into a Bcc.
Evan Chengaeafca02007-05-16 07:45:54 +0000569 let isBarrier = 1 in {
Evan Cheng5ada1992007-05-16 20:50:01 +0000570 let isPredicable = 1 in
Evan Cheng12c3a532008-11-06 17:48:05 +0000571 def B : ABXI<0b1010, (outs), (ins brtarget:$target), "b $target",
Evan Cheng64d80e32007-07-19 01:14:50 +0000572 [(br bb:$target)]>;
Evan Cheng44bec522007-05-15 01:29:07 +0000573
Owen Anderson20ab2902007-11-12 07:39:39 +0000574 let isNotDuplicable = 1, isIndirectBranch = 1 in {
Evan Cheng4df60f52008-11-07 09:06:08 +0000575 def BR_JTr : JTI<(outs), (ins GPR:$target, jtblock_operand:$jt, i32imm:$id),
Evan Cheng64d80e32007-07-19 01:14:50 +0000576 "mov pc, $target \n$jt",
Evan Cheng4df60f52008-11-07 09:06:08 +0000577 [(ARMbrjt GPR:$target, tjumptable:$jt, imm:$id)]> {
578 let Inst{20} = 0; // S Bit
579 let Inst{24-21} = 0b1101;
580 let Inst{27-26} = {0,0};
Evan Chengaeafca02007-05-16 07:45:54 +0000581 }
Evan Cheng4df60f52008-11-07 09:06:08 +0000582 def BR_JTm : JTI<(outs),
583 (ins addrmode2:$target, jtblock_operand:$jt, i32imm:$id),
584 "ldr pc, $target \n$jt",
585 [(ARMbrjt (i32 (load addrmode2:$target)), tjumptable:$jt,
586 imm:$id)]> {
587 let Inst{20} = 1; // L bit
588 let Inst{21} = 0; // W bit
589 let Inst{22} = 0; // B bit
590 let Inst{24} = 1; // P bit
591 let Inst{27-26} = {0,1};
Evan Chengeaa91b02007-06-19 01:26:51 +0000592 }
Evan Cheng4df60f52008-11-07 09:06:08 +0000593 def BR_JTadd : JTI<(outs),
594 (ins GPR:$target, GPR:$idx, jtblock_operand:$jt, i32imm:$id),
595 "add pc, $target, $idx \n$jt",
596 [(ARMbrjt (add GPR:$target, GPR:$idx), tjumptable:$jt,
597 imm:$id)]> {
598 let Inst{20} = 0; // S bit
599 let Inst{24-21} = 0b0100;
600 let Inst{27-26} = {0,0};
601 }
602 } // isNotDuplicable = 1, isIndirectBranch = 1
603 } // isBarrier = 1
Evan Chengaeafca02007-05-16 07:45:54 +0000604
Evan Chengc85e8322007-07-05 07:13:32 +0000605 // FIXME: should be able to write a pattern for ARMBrcond, but can't use
606 // a two-value operand where a dag node expects two operands. :(
Evan Cheng12c3a532008-11-06 17:48:05 +0000607 def Bcc : ABI<0b1010, (outs), (ins brtarget:$target),
Evan Cheng0ff94f72007-08-07 01:37:15 +0000608 "b", " $target",
609 [/*(ARMbrcond bb:$target, imm:$cc, CCR:$ccr)*/]>;
Rafael Espindola1ed3af12006-08-01 18:53:10 +0000610}
Rafael Espindola84b19be2006-07-16 01:02:57 +0000611
Evan Chenga8e29892007-01-19 07:51:42 +0000612//===----------------------------------------------------------------------===//
613// Load / store Instructions.
614//
Rafael Espindola82c678b2006-10-16 17:17:22 +0000615
Evan Chenga8e29892007-01-19 07:51:42 +0000616// Load
Dan Gohman15511cf2008-12-03 18:15:48 +0000617let canFoldAsLoad = 1 in
Evan Cheng148cad82008-11-13 07:34:59 +0000618def LDR : AI2ldw<(outs GPR:$dst), (ins addrmode2:$addr), LdFrm,
Evan Cheng44bec522007-05-15 01:29:07 +0000619 "ldr", " $dst, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +0000620 [(set GPR:$dst, (load addrmode2:$addr))]>;
Rafael Espindola82c678b2006-10-16 17:17:22 +0000621
Evan Chengfa775d02007-03-19 07:20:03 +0000622// Special LDR for loads from non-pc-relative constpools.
Dan Gohman15511cf2008-12-03 18:15:48 +0000623let canFoldAsLoad = 1, mayLoad = 1, isReMaterializable = 1 in
Evan Cheng148cad82008-11-13 07:34:59 +0000624def LDRcp : AI2ldw<(outs GPR:$dst), (ins addrmode2:$addr), LdFrm,
Evan Cheng44bec522007-05-15 01:29:07 +0000625 "ldr", " $dst, $addr", []>;
Evan Chengfa775d02007-03-19 07:20:03 +0000626
Evan Chenga8e29892007-01-19 07:51:42 +0000627// Loads with zero extension
Evan Cheng148cad82008-11-13 07:34:59 +0000628def LDRH : AI3ldh<(outs GPR:$dst), (ins addrmode3:$addr), LdMiscFrm,
Evan Chengfd488ed2007-05-29 23:32:06 +0000629 "ldr", "h $dst, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +0000630 [(set GPR:$dst, (zextloadi16 addrmode3:$addr))]>;
Rafael Espindola82c678b2006-10-16 17:17:22 +0000631
Evan Cheng148cad82008-11-13 07:34:59 +0000632def LDRB : AI2ldb<(outs GPR:$dst), (ins addrmode2:$addr), LdFrm,
Evan Chengfd488ed2007-05-29 23:32:06 +0000633 "ldr", "b $dst, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +0000634 [(set GPR:$dst, (zextloadi8 addrmode2:$addr))]>;
Rafael Espindola82c678b2006-10-16 17:17:22 +0000635
Evan Chenga8e29892007-01-19 07:51:42 +0000636// Loads with sign extension
Evan Cheng148cad82008-11-13 07:34:59 +0000637def LDRSH : AI3ldsh<(outs GPR:$dst), (ins addrmode3:$addr), LdMiscFrm,
Evan Chengfd488ed2007-05-29 23:32:06 +0000638 "ldr", "sh $dst, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +0000639 [(set GPR:$dst, (sextloadi16 addrmode3:$addr))]>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000640
Evan Cheng148cad82008-11-13 07:34:59 +0000641def LDRSB : AI3ldsb<(outs GPR:$dst), (ins addrmode3:$addr), LdMiscFrm,
Evan Chengfd488ed2007-05-29 23:32:06 +0000642 "ldr", "sb $dst, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +0000643 [(set GPR:$dst, (sextloadi8 addrmode3:$addr))]>;
Rafael Espindolac391d162006-10-23 20:34:27 +0000644
Chris Lattner9b37aaf2008-01-10 05:12:37 +0000645let mayLoad = 1 in {
Evan Chenga8e29892007-01-19 07:51:42 +0000646// Load doubleword
Evan Cheng148cad82008-11-13 07:34:59 +0000647def LDRD : AI3ldd<(outs GPR:$dst), (ins addrmode3:$addr), LdMiscFrm,
Evan Chengfd488ed2007-05-29 23:32:06 +0000648 "ldr", "d $dst, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +0000649 []>, Requires<[IsARM, HasV5T]>;
Rafael Espindolac391d162006-10-23 20:34:27 +0000650
Evan Chenga8e29892007-01-19 07:51:42 +0000651// Indexed loads
Evan Chengd87293c2008-11-06 08:47:38 +0000652def LDR_PRE : AI2ldwpr<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng148cad82008-11-13 07:34:59 +0000653 (ins addrmode2:$addr), LdFrm,
Evan Cheng0ff94f72007-08-07 01:37:15 +0000654 "ldr", " $dst, $addr!", "$addr.base = $base_wb", []>;
Rafael Espindoladc124a22006-05-18 21:45:49 +0000655
Evan Chengd87293c2008-11-06 08:47:38 +0000656def LDR_POST : AI2ldwpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng148cad82008-11-13 07:34:59 +0000657 (ins GPR:$base, am2offset:$offset), LdFrm,
Evan Cheng0ff94f72007-08-07 01:37:15 +0000658 "ldr", " $dst, [$base], $offset", "$base = $base_wb", []>;
Rafael Espindola450856d2006-12-12 00:37:38 +0000659
Evan Chengd87293c2008-11-06 08:47:38 +0000660def LDRH_PRE : AI3ldhpr<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng148cad82008-11-13 07:34:59 +0000661 (ins addrmode3:$addr), LdMiscFrm,
Evan Chengfd488ed2007-05-29 23:32:06 +0000662 "ldr", "h $dst, $addr!", "$addr.base = $base_wb", []>;
Rafael Espindola4e307642006-09-08 16:59:47 +0000663
Evan Chengd87293c2008-11-06 08:47:38 +0000664def LDRH_POST : AI3ldhpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng148cad82008-11-13 07:34:59 +0000665 (ins GPR:$base,am3offset:$offset), LdMiscFrm,
Evan Chengfd488ed2007-05-29 23:32:06 +0000666 "ldr", "h $dst, [$base], $offset", "$base = $base_wb", []>;
Lauro Ramos Venancio301009a2006-12-28 13:11:14 +0000667
Evan Chengd87293c2008-11-06 08:47:38 +0000668def LDRB_PRE : AI2ldbpr<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng148cad82008-11-13 07:34:59 +0000669 (ins addrmode2:$addr), LdFrm,
Evan Chengfd488ed2007-05-29 23:32:06 +0000670 "ldr", "b $dst, $addr!", "$addr.base = $base_wb", []>;
Lauro Ramos Venancio301009a2006-12-28 13:11:14 +0000671
Evan Chengd87293c2008-11-06 08:47:38 +0000672def LDRB_POST : AI2ldbpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng148cad82008-11-13 07:34:59 +0000673 (ins GPR:$base,am2offset:$offset), LdFrm,
Evan Chengfd488ed2007-05-29 23:32:06 +0000674 "ldr", "b $dst, [$base], $offset", "$base = $base_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +0000675
Evan Chengd87293c2008-11-06 08:47:38 +0000676def LDRSH_PRE : AI3ldshpr<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng148cad82008-11-13 07:34:59 +0000677 (ins addrmode3:$addr), LdMiscFrm,
Evan Chengfd488ed2007-05-29 23:32:06 +0000678 "ldr", "sh $dst, $addr!", "$addr.base = $base_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +0000679
Evan Chengd87293c2008-11-06 08:47:38 +0000680def LDRSH_POST: AI3ldshpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng148cad82008-11-13 07:34:59 +0000681 (ins GPR:$base,am3offset:$offset), LdMiscFrm,
682 "ldr", "sh $dst, [$base], $offset", "$base = $base_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +0000683
Evan Chengd87293c2008-11-06 08:47:38 +0000684def LDRSB_PRE : AI3ldsbpr<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng148cad82008-11-13 07:34:59 +0000685 (ins addrmode3:$addr), LdMiscFrm,
Evan Chengfd488ed2007-05-29 23:32:06 +0000686 "ldr", "sb $dst, $addr!", "$addr.base = $base_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +0000687
Evan Chengd87293c2008-11-06 08:47:38 +0000688def LDRSB_POST: AI3ldsbpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng148cad82008-11-13 07:34:59 +0000689 (ins GPR:$base,am3offset:$offset), LdMiscFrm,
Evan Chengfd488ed2007-05-29 23:32:06 +0000690 "ldr", "sb $dst, [$base], $offset", "$base = $base_wb", []>;
Chris Lattner9b37aaf2008-01-10 05:12:37 +0000691}
Evan Chenga8e29892007-01-19 07:51:42 +0000692
693// Store
Evan Cheng148cad82008-11-13 07:34:59 +0000694def STR : AI2stw<(outs), (ins GPR:$src, addrmode2:$addr), StFrm,
Evan Cheng44bec522007-05-15 01:29:07 +0000695 "str", " $src, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +0000696 [(store GPR:$src, addrmode2:$addr)]>;
697
698// Stores with truncate
Evan Cheng148cad82008-11-13 07:34:59 +0000699def STRH : AI3sth<(outs), (ins GPR:$src, addrmode3:$addr), StMiscFrm,
Evan Chengfd488ed2007-05-29 23:32:06 +0000700 "str", "h $src, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +0000701 [(truncstorei16 GPR:$src, addrmode3:$addr)]>;
702
Evan Cheng148cad82008-11-13 07:34:59 +0000703def STRB : AI2stb<(outs), (ins GPR:$src, addrmode2:$addr), StFrm,
Evan Chengfd488ed2007-05-29 23:32:06 +0000704 "str", "b $src, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +0000705 [(truncstorei8 GPR:$src, addrmode2:$addr)]>;
706
707// Store doubleword
Chris Lattner2e48a702008-01-06 08:36:04 +0000708let mayStore = 1 in
Evan Cheng148cad82008-11-13 07:34:59 +0000709def STRD : AI3std<(outs), (ins GPR:$src, addrmode3:$addr), StMiscFrm,
Evan Chengfd488ed2007-05-29 23:32:06 +0000710 "str", "d $src, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +0000711 []>, Requires<[IsARM, HasV5T]>;
712
713// Indexed stores
Evan Chengd87293c2008-11-06 08:47:38 +0000714def STR_PRE : AI2stwpr<(outs GPR:$base_wb),
Evan Cheng148cad82008-11-13 07:34:59 +0000715 (ins GPR:$src, GPR:$base, am2offset:$offset), StFrm,
Evan Cheng44bec522007-05-15 01:29:07 +0000716 "str", " $src, [$base, $offset]!", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +0000717 [(set GPR:$base_wb,
718 (pre_store GPR:$src, GPR:$base, am2offset:$offset))]>;
719
Evan Chengd87293c2008-11-06 08:47:38 +0000720def STR_POST : AI2stwpo<(outs GPR:$base_wb),
Evan Cheng148cad82008-11-13 07:34:59 +0000721 (ins GPR:$src, GPR:$base,am2offset:$offset), StFrm,
Evan Cheng44bec522007-05-15 01:29:07 +0000722 "str", " $src, [$base], $offset", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +0000723 [(set GPR:$base_wb,
724 (post_store GPR:$src, GPR:$base, am2offset:$offset))]>;
725
Evan Chengd87293c2008-11-06 08:47:38 +0000726def STRH_PRE : AI3sthpr<(outs GPR:$base_wb),
Evan Cheng148cad82008-11-13 07:34:59 +0000727 (ins GPR:$src, GPR:$base,am3offset:$offset), StMiscFrm,
Evan Chengfd488ed2007-05-29 23:32:06 +0000728 "str", "h $src, [$base, $offset]!", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +0000729 [(set GPR:$base_wb,
730 (pre_truncsti16 GPR:$src, GPR:$base,am3offset:$offset))]>;
731
Evan Chengd87293c2008-11-06 08:47:38 +0000732def STRH_POST: AI3sthpo<(outs GPR:$base_wb),
Evan Cheng148cad82008-11-13 07:34:59 +0000733 (ins GPR:$src, GPR:$base,am3offset:$offset), StMiscFrm,
Evan Chengfd488ed2007-05-29 23:32:06 +0000734 "str", "h $src, [$base], $offset", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +0000735 [(set GPR:$base_wb, (post_truncsti16 GPR:$src,
736 GPR:$base, am3offset:$offset))]>;
737
Evan Chengd87293c2008-11-06 08:47:38 +0000738def STRB_PRE : AI2stbpr<(outs GPR:$base_wb),
Evan Cheng148cad82008-11-13 07:34:59 +0000739 (ins GPR:$src, GPR:$base,am2offset:$offset), StFrm,
Evan Chengfd488ed2007-05-29 23:32:06 +0000740 "str", "b $src, [$base, $offset]!", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +0000741 [(set GPR:$base_wb, (pre_truncsti8 GPR:$src,
742 GPR:$base, am2offset:$offset))]>;
743
Evan Chengd87293c2008-11-06 08:47:38 +0000744def STRB_POST: AI2stbpo<(outs GPR:$base_wb),
Evan Cheng148cad82008-11-13 07:34:59 +0000745 (ins GPR:$src, GPR:$base,am2offset:$offset), StFrm,
Evan Chengfd488ed2007-05-29 23:32:06 +0000746 "str", "b $src, [$base], $offset", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +0000747 [(set GPR:$base_wb, (post_truncsti8 GPR:$src,
748 GPR:$base, am2offset:$offset))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000749
750//===----------------------------------------------------------------------===//
751// Load / store multiple Instructions.
752//
753
Evan Cheng64d80e32007-07-19 01:14:50 +0000754// FIXME: $dst1 should be a def.
Chris Lattner9b37aaf2008-01-10 05:12:37 +0000755let mayLoad = 1 in
Evan Chengd87293c2008-11-06 08:47:38 +0000756def LDM : AXI4ld<(outs),
Evan Cheng64d80e32007-07-19 01:14:50 +0000757 (ins addrmode4:$addr, pred:$p, reglist:$dst1, variable_ops),
Evan Cheng3c4a4ff2008-11-12 07:18:38 +0000758 LdStMulFrm, "ldm${p}${addr:submode} $addr, $dst1",
Evan Cheng44bec522007-05-15 01:29:07 +0000759 []>;
Evan Chenga8e29892007-01-19 07:51:42 +0000760
Chris Lattner2e48a702008-01-06 08:36:04 +0000761let mayStore = 1 in
Evan Chengd87293c2008-11-06 08:47:38 +0000762def STM : AXI4st<(outs),
Evan Cheng64d80e32007-07-19 01:14:50 +0000763 (ins addrmode4:$addr, pred:$p, reglist:$src1, variable_ops),
Evan Cheng3c4a4ff2008-11-12 07:18:38 +0000764 LdStMulFrm, "stm${p}${addr:submode} $addr, $src1",
Evan Cheng44bec522007-05-15 01:29:07 +0000765 []>;
Evan Chenga8e29892007-01-19 07:51:42 +0000766
767//===----------------------------------------------------------------------===//
768// Move Instructions.
769//
770
Evan Chengedda31c2008-11-05 18:35:52 +0000771def MOVr : AsI1<0b1101, (outs GPR:$dst), (ins GPR:$src), DPFrm,
772 "mov", " $dst, $src", []>, UnaryDP;
773def MOVs : AsI1<0b1101, (outs GPR:$dst), (ins so_reg:$src), DPSoRegFrm,
774 "mov", " $dst, $src", [(set GPR:$dst, so_reg:$src)]>, UnaryDP;
Evan Chenga2515702007-03-19 07:09:02 +0000775
Evan Chengb3379fb2009-02-05 08:42:55 +0000776let isReMaterializable = 1, isAsCheapAsAMove = 1 in
Evan Chengedda31c2008-11-05 18:35:52 +0000777def MOVi : AsI1<0b1101, (outs GPR:$dst), (ins so_imm:$src), DPFrm,
778 "mov", " $dst, $src", [(set GPR:$dst, so_imm:$src)]>, UnaryDP;
Evan Cheng13ab0202007-07-10 18:08:01 +0000779
Evan Chenga9562552008-11-14 20:09:11 +0000780def MOVrx : AsI1<0b1101, (outs GPR:$dst), (ins GPR:$src), Pseudo,
Evan Cheng64d80e32007-07-19 01:14:50 +0000781 "mov", " $dst, $src, rrx",
Evan Chengedda31c2008-11-05 18:35:52 +0000782 [(set GPR:$dst, (ARMrrx GPR:$src))]>, UnaryDP;
Evan Chenga8e29892007-01-19 07:51:42 +0000783
784// These aren't really mov instructions, but we have to define them this way
785// due to flag operands.
786
Evan Cheng071a2792007-09-11 19:55:27 +0000787let Defs = [CPSR] in {
Evan Chenga9562552008-11-14 20:09:11 +0000788def MOVsrl_flag : AI1<0b1101, (outs GPR:$dst), (ins GPR:$src), Pseudo,
Evan Chengfd488ed2007-05-29 23:32:06 +0000789 "mov", "s $dst, $src, lsr #1",
Evan Chengedda31c2008-11-05 18:35:52 +0000790 [(set GPR:$dst, (ARMsrl_flag GPR:$src))]>, UnaryDP;
Evan Chenga9562552008-11-14 20:09:11 +0000791def MOVsra_flag : AI1<0b1101, (outs GPR:$dst), (ins GPR:$src), Pseudo,
Evan Chengfd488ed2007-05-29 23:32:06 +0000792 "mov", "s $dst, $src, asr #1",
Evan Chengedda31c2008-11-05 18:35:52 +0000793 [(set GPR:$dst, (ARMsra_flag GPR:$src))]>, UnaryDP;
Evan Cheng071a2792007-09-11 19:55:27 +0000794}
Evan Chenga8e29892007-01-19 07:51:42 +0000795
Evan Chenga8e29892007-01-19 07:51:42 +0000796//===----------------------------------------------------------------------===//
797// Extend Instructions.
798//
799
800// Sign extenders
801
Evan Cheng97f48c32008-11-06 22:15:19 +0000802defm SXTB : AI_unary_rrot<0b01101010,
803 "sxtb", UnOpFrag<(sext_inreg node:$Src, i8)>>;
804defm SXTH : AI_unary_rrot<0b01101011,
805 "sxth", UnOpFrag<(sext_inreg node:$Src, i16)>>;
Evan Chenga8e29892007-01-19 07:51:42 +0000806
Evan Cheng97f48c32008-11-06 22:15:19 +0000807defm SXTAB : AI_bin_rrot<0b01101010,
808 "sxtab", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS, i8))>>;
809defm SXTAH : AI_bin_rrot<0b01101011,
810 "sxtah", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS,i16))>>;
Evan Chenga8e29892007-01-19 07:51:42 +0000811
812// TODO: SXT(A){B|H}16
813
814// Zero extenders
815
816let AddedComplexity = 16 in {
Evan Cheng97f48c32008-11-06 22:15:19 +0000817defm UXTB : AI_unary_rrot<0b01101110,
818 "uxtb" , UnOpFrag<(and node:$Src, 0x000000FF)>>;
819defm UXTH : AI_unary_rrot<0b01101111,
820 "uxth" , UnOpFrag<(and node:$Src, 0x0000FFFF)>>;
821defm UXTB16 : AI_unary_rrot<0b01101100,
822 "uxtb16", UnOpFrag<(and node:$Src, 0x00FF00FF)>>;
Evan Chenga8e29892007-01-19 07:51:42 +0000823
824def : ARMV6Pat<(and (shl GPR:$Src, 8), 0xFF00FF),
825 (UXTB16r_rot GPR:$Src, 24)>;
826def : ARMV6Pat<(and (srl GPR:$Src, 8), 0xFF00FF),
827 (UXTB16r_rot GPR:$Src, 8)>;
828
Evan Cheng97f48c32008-11-06 22:15:19 +0000829defm UXTAB : AI_bin_rrot<0b01101110, "uxtab",
Evan Chenga8e29892007-01-19 07:51:42 +0000830 BinOpFrag<(add node:$LHS, (and node:$RHS, 0x00FF))>>;
Evan Cheng97f48c32008-11-06 22:15:19 +0000831defm UXTAH : AI_bin_rrot<0b01101111, "uxtah",
Evan Chenga8e29892007-01-19 07:51:42 +0000832 BinOpFrag<(add node:$LHS, (and node:$RHS, 0xFFFF))>>;
Rafael Espindola3c000bf2006-08-21 22:00:32 +0000833}
834
Evan Chenga8e29892007-01-19 07:51:42 +0000835// This isn't safe in general, the add is two 16-bit units, not a 32-bit add.
836//defm UXTAB16 : xxx<"uxtab16", 0xff00ff>;
Rafael Espindola817e7fd2006-09-11 19:24:19 +0000837
Evan Chenga8e29892007-01-19 07:51:42 +0000838// TODO: UXT(A){B|H}16
839
840//===----------------------------------------------------------------------===//
841// Arithmetic Instructions.
842//
843
Jim Grosbach26421962008-10-14 20:36:24 +0000844defm ADD : AsI1_bin_irs<0b0100, "add",
Evan Cheng7fd7ca42008-09-17 07:53:38 +0000845 BinOpFrag<(add node:$LHS, node:$RHS)>>;
Jim Grosbach26421962008-10-14 20:36:24 +0000846defm SUB : AsI1_bin_irs<0b0010, "sub",
Evan Cheng7fd7ca42008-09-17 07:53:38 +0000847 BinOpFrag<(sub node:$LHS, node:$RHS)>>;
Evan Chenga8e29892007-01-19 07:51:42 +0000848
Evan Chengc85e8322007-07-05 07:13:32 +0000849// ADD and SUB with 's' bit set.
Jim Grosbach26421962008-10-14 20:36:24 +0000850defm ADDS : ASI1_bin_s_irs<0b0100, "add",
Evan Cheng7fd7ca42008-09-17 07:53:38 +0000851 BinOpFrag<(addc node:$LHS, node:$RHS)>>;
Jim Grosbach26421962008-10-14 20:36:24 +0000852defm SUBS : ASI1_bin_s_irs<0b0010, "sub",
Evan Cheng7fd7ca42008-09-17 07:53:38 +0000853 BinOpFrag<(subc node:$LHS, node:$RHS)>>;
Evan Cheng2c614c52007-06-06 10:17:05 +0000854
Evan Chengc85e8322007-07-05 07:13:32 +0000855// FIXME: Do not allow ADC / SBC to be predicated for now.
Jim Grosbach26421962008-10-14 20:36:24 +0000856defm ADC : AsXI1_bin_c_irs<0b0101, "adc",
Evan Cheng7fd7ca42008-09-17 07:53:38 +0000857 BinOpFrag<(adde node:$LHS, node:$RHS)>>;
Jim Grosbach26421962008-10-14 20:36:24 +0000858defm SBC : AsXI1_bin_c_irs<0b0110, "sbc",
Evan Cheng7fd7ca42008-09-17 07:53:38 +0000859 BinOpFrag<(sube node:$LHS, node:$RHS)>>;
Evan Chenga8e29892007-01-19 07:51:42 +0000860
Evan Chengc85e8322007-07-05 07:13:32 +0000861// These don't define reg/reg forms, because they are handled above.
Evan Chengedda31c2008-11-05 18:35:52 +0000862def RSBri : AsI1<0b0011, (outs GPR:$dst), (ins GPR:$a, so_imm:$b), DPFrm,
Evan Cheng13ab0202007-07-10 18:08:01 +0000863 "rsb", " $dst, $a, $b",
864 [(set GPR:$dst, (sub so_imm:$b, GPR:$a))]>;
865
Evan Chengedda31c2008-11-05 18:35:52 +0000866def RSBrs : AsI1<0b0011, (outs GPR:$dst), (ins GPR:$a, so_reg:$b), DPSoRegFrm,
Evan Cheng13ab0202007-07-10 18:08:01 +0000867 "rsb", " $dst, $a, $b",
868 [(set GPR:$dst, (sub so_reg:$b, GPR:$a))]>;
Evan Chengc85e8322007-07-05 07:13:32 +0000869
870// RSB with 's' bit set.
Evan Cheng071a2792007-09-11 19:55:27 +0000871let Defs = [CPSR] in {
Evan Chengedda31c2008-11-05 18:35:52 +0000872def RSBSri : AI1<0b0011, (outs GPR:$dst), (ins GPR:$a, so_imm:$b), DPFrm,
Evan Chengc85e8322007-07-05 07:13:32 +0000873 "rsb", "s $dst, $a, $b",
Evan Cheng071a2792007-09-11 19:55:27 +0000874 [(set GPR:$dst, (subc so_imm:$b, GPR:$a))]>;
Evan Chengedda31c2008-11-05 18:35:52 +0000875def RSBSrs : AI1<0b0011, (outs GPR:$dst), (ins GPR:$a, so_reg:$b), DPSoRegFrm,
Evan Chengc85e8322007-07-05 07:13:32 +0000876 "rsb", "s $dst, $a, $b",
Evan Cheng071a2792007-09-11 19:55:27 +0000877 [(set GPR:$dst, (subc so_reg:$b, GPR:$a))]>;
878}
Evan Chengc85e8322007-07-05 07:13:32 +0000879
Evan Cheng13ab0202007-07-10 18:08:01 +0000880// FIXME: Do not allow RSC to be predicated for now. But they can set CPSR.
Evan Cheng071a2792007-09-11 19:55:27 +0000881let Uses = [CPSR] in {
Jim Grosbach26421962008-10-14 20:36:24 +0000882def RSCri : AXI1<0b0111, (outs GPR:$dst), (ins GPR:$a, so_imm:$b, cc_out:$s),
Evan Chengedda31c2008-11-05 18:35:52 +0000883 DPFrm, "rsc${s} $dst, $a, $b",
Evan Cheng071a2792007-09-11 19:55:27 +0000884 [(set GPR:$dst, (sube so_imm:$b, GPR:$a))]>;
Jim Grosbach26421962008-10-14 20:36:24 +0000885def RSCrs : AXI1<0b0111, (outs GPR:$dst), (ins GPR:$a, so_reg:$b, cc_out:$s),
Evan Chengedda31c2008-11-05 18:35:52 +0000886 DPSoRegFrm, "rsc${s} $dst, $a, $b",
Evan Cheng071a2792007-09-11 19:55:27 +0000887 [(set GPR:$dst, (sube so_reg:$b, GPR:$a))]>;
888}
Evan Cheng2c614c52007-06-06 10:17:05 +0000889
Evan Chenga8e29892007-01-19 07:51:42 +0000890// (sub X, imm) gets canonicalized to (add X, -imm). Match this form.
891def : ARMPat<(add GPR:$src, so_imm_neg:$imm),
892 (SUBri GPR:$src, so_imm_neg:$imm)>;
893
894//def : ARMPat<(addc GPR:$src, so_imm_neg:$imm),
895// (SUBSri GPR:$src, so_imm_neg:$imm)>;
896//def : ARMPat<(adde GPR:$src, so_imm_neg:$imm),
897// (SBCri GPR:$src, so_imm_neg:$imm)>;
898
899// Note: These are implemented in C++ code, because they have to generate
900// ADD/SUBrs instructions, which use a complex pattern that a xform function
901// cannot produce.
902// (mul X, 2^n+1) -> (add (X << n), X)
903// (mul X, 2^n-1) -> (rsb X, (X << n))
904
905
906//===----------------------------------------------------------------------===//
907// Bitwise Instructions.
908//
909
Jim Grosbach26421962008-10-14 20:36:24 +0000910defm AND : AsI1_bin_irs<0b0000, "and",
Evan Cheng7fd7ca42008-09-17 07:53:38 +0000911 BinOpFrag<(and node:$LHS, node:$RHS)>>;
Jim Grosbach26421962008-10-14 20:36:24 +0000912defm ORR : AsI1_bin_irs<0b1100, "orr",
Evan Cheng7fd7ca42008-09-17 07:53:38 +0000913 BinOpFrag<(or node:$LHS, node:$RHS)>>;
Jim Grosbach26421962008-10-14 20:36:24 +0000914defm EOR : AsI1_bin_irs<0b0001, "eor",
Evan Cheng7fd7ca42008-09-17 07:53:38 +0000915 BinOpFrag<(xor node:$LHS, node:$RHS)>>;
Jim Grosbach26421962008-10-14 20:36:24 +0000916defm BIC : AsI1_bin_irs<0b1110, "bic",
Evan Cheng7fd7ca42008-09-17 07:53:38 +0000917 BinOpFrag<(and node:$LHS, (not node:$RHS))>>;
Evan Chenga8e29892007-01-19 07:51:42 +0000918
Evan Chengedda31c2008-11-05 18:35:52 +0000919def MVNr : AsI1<0b1111, (outs GPR:$dst), (ins GPR:$src), DPFrm,
920 "mvn", " $dst, $src",
921 [(set GPR:$dst, (not GPR:$src))]>, UnaryDP;
922def MVNs : AsI1<0b1111, (outs GPR:$dst), (ins so_reg:$src), DPSoRegFrm,
923 "mvn", " $dst, $src",
924 [(set GPR:$dst, (not so_reg:$src))]>, UnaryDP;
Evan Chengb3379fb2009-02-05 08:42:55 +0000925let isReMaterializable = 1, isAsCheapAsAMove = 1 in
Evan Chengedda31c2008-11-05 18:35:52 +0000926def MVNi : AsI1<0b1111, (outs GPR:$dst), (ins so_imm:$imm), DPFrm,
927 "mvn", " $dst, $imm",
928 [(set GPR:$dst, so_imm_not:$imm)]>,UnaryDP;
Evan Chenga8e29892007-01-19 07:51:42 +0000929
930def : ARMPat<(and GPR:$src, so_imm_not:$imm),
931 (BICri GPR:$src, so_imm_not:$imm)>;
932
933//===----------------------------------------------------------------------===//
934// Multiply Instructions.
935//
936
Evan Chengfbc9d412008-11-06 01:21:28 +0000937def MUL : AsMul1I<0b0000000, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng12c3a532008-11-06 17:48:05 +0000938 "mul", " $dst, $a, $b",
939 [(set GPR:$dst, (mul GPR:$a, GPR:$b))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000940
Evan Chengfbc9d412008-11-06 01:21:28 +0000941def MLA : AsMul1I<0b0000001, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
Evan Cheng12c3a532008-11-06 17:48:05 +0000942 "mla", " $dst, $a, $b, $c",
943 [(set GPR:$dst, (add (mul GPR:$a, GPR:$b), GPR:$c))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000944
945// Extra precision multiplies with low / high results
Evan Chengfbc9d412008-11-06 01:21:28 +0000946def SMULL : AsMul1I<0b0000110, (outs GPR:$ldst, GPR:$hdst),
947 (ins GPR:$a, GPR:$b),
948 "smull", " $ldst, $hdst, $a, $b", []>;
Evan Chenga8e29892007-01-19 07:51:42 +0000949
Evan Chengfbc9d412008-11-06 01:21:28 +0000950def UMULL : AsMul1I<0b0000100, (outs GPR:$ldst, GPR:$hdst),
951 (ins GPR:$a, GPR:$b),
952 "umull", " $ldst, $hdst, $a, $b", []>;
Evan Chenga8e29892007-01-19 07:51:42 +0000953
954// Multiply + accumulate
Evan Chengfbc9d412008-11-06 01:21:28 +0000955def SMLAL : AsMul1I<0b0000111, (outs GPR:$ldst, GPR:$hdst),
956 (ins GPR:$a, GPR:$b),
957 "smlal", " $ldst, $hdst, $a, $b", []>;
Evan Chenga8e29892007-01-19 07:51:42 +0000958
Evan Chengfbc9d412008-11-06 01:21:28 +0000959def UMLAL : AsMul1I<0b0000101, (outs GPR:$ldst, GPR:$hdst),
960 (ins GPR:$a, GPR:$b),
961 "umlal", " $ldst, $hdst, $a, $b", []>;
Evan Chenga8e29892007-01-19 07:51:42 +0000962
Evan Chengfbc9d412008-11-06 01:21:28 +0000963def UMAAL : AMul1I <0b0000010, (outs GPR:$ldst, GPR:$hdst),
964 (ins GPR:$a, GPR:$b),
965 "umaal", " $ldst, $hdst, $a, $b", []>,
966 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000967
968// Most significant word multiply
Evan Chengfbc9d412008-11-06 01:21:28 +0000969def SMMUL : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng13ab0202007-07-10 18:08:01 +0000970 "smmul", " $dst, $a, $b",
971 [(set GPR:$dst, (mulhs GPR:$a, GPR:$b))]>,
Evan Chengfbc9d412008-11-06 01:21:28 +0000972 Requires<[IsARM, HasV6]> {
973 let Inst{7-4} = 0b0001;
974 let Inst{15-12} = 0b1111;
975}
Evan Cheng13ab0202007-07-10 18:08:01 +0000976
Evan Chengfbc9d412008-11-06 01:21:28 +0000977def SMMLA : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
Evan Cheng13ab0202007-07-10 18:08:01 +0000978 "smmla", " $dst, $a, $b, $c",
979 [(set GPR:$dst, (add (mulhs GPR:$a, GPR:$b), GPR:$c))]>,
Evan Chengfbc9d412008-11-06 01:21:28 +0000980 Requires<[IsARM, HasV6]> {
981 let Inst{7-4} = 0b0001;
982}
Evan Chenga8e29892007-01-19 07:51:42 +0000983
984
Evan Chengfbc9d412008-11-06 01:21:28 +0000985def SMMLS : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
Evan Cheng44bec522007-05-15 01:29:07 +0000986 "smmls", " $dst, $a, $b, $c",
Evan Chenga8e29892007-01-19 07:51:42 +0000987 [(set GPR:$dst, (sub GPR:$c, (mulhs GPR:$a, GPR:$b)))]>,
Evan Chengfbc9d412008-11-06 01:21:28 +0000988 Requires<[IsARM, HasV6]> {
989 let Inst{7-4} = 0b1101;
990}
Evan Chenga8e29892007-01-19 07:51:42 +0000991
Raul Herbster37fb5b12007-08-30 23:25:47 +0000992multiclass AI_smul<string opc, PatFrag opnode> {
Evan Chengeb4f52e2008-11-06 03:35:07 +0000993 def BB : AMulxyI<0b0001011, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng44bec522007-05-15 01:29:07 +0000994 !strconcat(opc, "bb"), " $dst, $a, $b",
Evan Cheng34b12d22007-01-19 20:27:35 +0000995 [(set GPR:$dst, (opnode (sext_inreg GPR:$a, i16),
996 (sext_inreg GPR:$b, i16)))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +0000997 Requires<[IsARM, HasV5TE]> {
998 let Inst{5} = 0;
999 let Inst{6} = 0;
1000 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00001001
Evan Chengeb4f52e2008-11-06 03:35:07 +00001002 def BT : AMulxyI<0b0001011, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng44bec522007-05-15 01:29:07 +00001003 !strconcat(opc, "bt"), " $dst, $a, $b",
Evan Cheng34b12d22007-01-19 20:27:35 +00001004 [(set GPR:$dst, (opnode (sext_inreg GPR:$a, i16),
1005 (sra GPR:$b, 16)))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001006 Requires<[IsARM, HasV5TE]> {
1007 let Inst{5} = 0;
1008 let Inst{6} = 1;
1009 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00001010
Evan Chengeb4f52e2008-11-06 03:35:07 +00001011 def TB : AMulxyI<0b0001011, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng44bec522007-05-15 01:29:07 +00001012 !strconcat(opc, "tb"), " $dst, $a, $b",
Evan Cheng34b12d22007-01-19 20:27:35 +00001013 [(set GPR:$dst, (opnode (sra GPR:$a, 16),
1014 (sext_inreg GPR:$b, i16)))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001015 Requires<[IsARM, HasV5TE]> {
1016 let Inst{5} = 1;
1017 let Inst{6} = 0;
1018 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00001019
Evan Chengeb4f52e2008-11-06 03:35:07 +00001020 def TT : AMulxyI<0b0001011, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng44bec522007-05-15 01:29:07 +00001021 !strconcat(opc, "tt"), " $dst, $a, $b",
Evan Chenga8e29892007-01-19 07:51:42 +00001022 [(set GPR:$dst, (opnode (sra GPR:$a, 16),
1023 (sra GPR:$b, 16)))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001024 Requires<[IsARM, HasV5TE]> {
1025 let Inst{5} = 1;
1026 let Inst{6} = 1;
1027 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00001028
Evan Chengeb4f52e2008-11-06 03:35:07 +00001029 def WB : AMulxyI<0b0001001, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng44bec522007-05-15 01:29:07 +00001030 !strconcat(opc, "wb"), " $dst, $a, $b",
Evan Cheng34b12d22007-01-19 20:27:35 +00001031 [(set GPR:$dst, (sra (opnode GPR:$a,
1032 (sext_inreg GPR:$b, i16)), 16))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001033 Requires<[IsARM, HasV5TE]> {
1034 let Inst{5} = 1;
1035 let Inst{6} = 0;
1036 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00001037
Evan Chengeb4f52e2008-11-06 03:35:07 +00001038 def WT : AMulxyI<0b0001001, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng44bec522007-05-15 01:29:07 +00001039 !strconcat(opc, "wt"), " $dst, $a, $b",
Evan Chenga8e29892007-01-19 07:51:42 +00001040 [(set GPR:$dst, (sra (opnode GPR:$a,
1041 (sra GPR:$b, 16)), 16))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001042 Requires<[IsARM, HasV5TE]> {
1043 let Inst{5} = 1;
1044 let Inst{6} = 1;
1045 }
Rafael Espindolabec2e382006-10-16 16:33:29 +00001046}
1047
Raul Herbster37fb5b12007-08-30 23:25:47 +00001048
1049multiclass AI_smla<string opc, PatFrag opnode> {
Evan Chengeb4f52e2008-11-06 03:35:07 +00001050 def BB : AMulxyI<0b0001000, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng44bec522007-05-15 01:29:07 +00001051 !strconcat(opc, "bb"), " $dst, $a, $b, $acc",
Evan Cheng34b12d22007-01-19 20:27:35 +00001052 [(set GPR:$dst, (add GPR:$acc,
1053 (opnode (sext_inreg GPR:$a, i16),
1054 (sext_inreg GPR:$b, i16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001055 Requires<[IsARM, HasV5TE]> {
1056 let Inst{5} = 0;
1057 let Inst{6} = 0;
1058 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00001059
Evan Chengeb4f52e2008-11-06 03:35:07 +00001060 def BT : AMulxyI<0b0001000, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng44bec522007-05-15 01:29:07 +00001061 !strconcat(opc, "bt"), " $dst, $a, $b, $acc",
Evan Cheng34b12d22007-01-19 20:27:35 +00001062 [(set GPR:$dst, (add GPR:$acc, (opnode (sext_inreg GPR:$a, i16),
Evan Chenga8e29892007-01-19 07:51:42 +00001063 (sra GPR:$b, 16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001064 Requires<[IsARM, HasV5TE]> {
1065 let Inst{5} = 0;
1066 let Inst{6} = 1;
1067 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00001068
Evan Chengeb4f52e2008-11-06 03:35:07 +00001069 def TB : AMulxyI<0b0001000, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng44bec522007-05-15 01:29:07 +00001070 !strconcat(opc, "tb"), " $dst, $a, $b, $acc",
Evan Cheng34b12d22007-01-19 20:27:35 +00001071 [(set GPR:$dst, (add GPR:$acc, (opnode (sra GPR:$a, 16),
1072 (sext_inreg GPR:$b, i16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001073 Requires<[IsARM, HasV5TE]> {
1074 let Inst{5} = 1;
1075 let Inst{6} = 0;
1076 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00001077
Evan Chengeb4f52e2008-11-06 03:35:07 +00001078 def TT : AMulxyI<0b0001000, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng44bec522007-05-15 01:29:07 +00001079 !strconcat(opc, "tt"), " $dst, $a, $b, $acc",
Evan Chenga8e29892007-01-19 07:51:42 +00001080 [(set GPR:$dst, (add GPR:$acc, (opnode (sra GPR:$a, 16),
1081 (sra GPR:$b, 16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001082 Requires<[IsARM, HasV5TE]> {
1083 let Inst{5} = 1;
1084 let Inst{6} = 1;
1085 }
Evan Chenga8e29892007-01-19 07:51:42 +00001086
Evan Chengeb4f52e2008-11-06 03:35:07 +00001087 def WB : AMulxyI<0b0001001, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng44bec522007-05-15 01:29:07 +00001088 !strconcat(opc, "wb"), " $dst, $a, $b, $acc",
Evan Cheng34b12d22007-01-19 20:27:35 +00001089 [(set GPR:$dst, (add GPR:$acc, (sra (opnode GPR:$a,
1090 (sext_inreg GPR:$b, i16)), 16)))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001091 Requires<[IsARM, HasV5TE]> {
1092 let Inst{5} = 0;
1093 let Inst{6} = 0;
1094 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00001095
Evan Chengeb4f52e2008-11-06 03:35:07 +00001096 def WT : AMulxyI<0b0001001, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng44bec522007-05-15 01:29:07 +00001097 !strconcat(opc, "wt"), " $dst, $a, $b, $acc",
Evan Chenga8e29892007-01-19 07:51:42 +00001098 [(set GPR:$dst, (add GPR:$acc, (sra (opnode GPR:$a,
1099 (sra GPR:$b, 16)), 16)))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001100 Requires<[IsARM, HasV5TE]> {
1101 let Inst{5} = 0;
1102 let Inst{6} = 1;
1103 }
Rafael Espindola70673a12006-10-18 16:20:57 +00001104}
Rafael Espindola5c2aa0a2006-09-08 12:47:03 +00001105
Raul Herbster37fb5b12007-08-30 23:25:47 +00001106defm SMUL : AI_smul<"smul", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
1107defm SMLA : AI_smla<"smla", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
Rafael Espindola27185192006-09-29 21:20:16 +00001108
Evan Chenga8e29892007-01-19 07:51:42 +00001109// TODO: Halfword multiple accumulate long: SMLAL<x><y>
1110// TODO: Dual halfword multiple: SMUAD, SMUSD, SMLAD, SMLSD, SMLALD, SMLSLD
Rafael Espindola42b62f32006-10-13 13:14:59 +00001111
Evan Chenga8e29892007-01-19 07:51:42 +00001112//===----------------------------------------------------------------------===//
1113// Misc. Arithmetic Instructions.
1114//
Rafael Espindola0d9fe762006-10-10 16:33:47 +00001115
Evan Cheng8b59db32008-11-07 01:41:35 +00001116def CLZ : AMiscA1I<0b000010110, (outs GPR:$dst), (ins GPR:$src),
Evan Cheng44bec522007-05-15 01:29:07 +00001117 "clz", " $dst, $src",
Evan Cheng8b59db32008-11-07 01:41:35 +00001118 [(set GPR:$dst, (ctlz GPR:$src))]>, Requires<[IsARM, HasV5T]> {
1119 let Inst{7-4} = 0b0001;
1120 let Inst{11-8} = 0b1111;
1121 let Inst{19-16} = 0b1111;
1122}
Rafael Espindola199dd672006-10-17 13:13:23 +00001123
Evan Cheng8b59db32008-11-07 01:41:35 +00001124def REV : AMiscA1I<0b01101011, (outs GPR:$dst), (ins GPR:$src),
Evan Cheng44bec522007-05-15 01:29:07 +00001125 "rev", " $dst, $src",
Evan Cheng8b59db32008-11-07 01:41:35 +00001126 [(set GPR:$dst, (bswap GPR:$src))]>, Requires<[IsARM, HasV6]> {
1127 let Inst{7-4} = 0b0011;
1128 let Inst{11-8} = 0b1111;
1129 let Inst{19-16} = 0b1111;
1130}
Rafael Espindola199dd672006-10-17 13:13:23 +00001131
Evan Cheng8b59db32008-11-07 01:41:35 +00001132def REV16 : AMiscA1I<0b01101011, (outs GPR:$dst), (ins GPR:$src),
Evan Cheng44bec522007-05-15 01:29:07 +00001133 "rev16", " $dst, $src",
Evan Chenga8e29892007-01-19 07:51:42 +00001134 [(set GPR:$dst,
1135 (or (and (srl GPR:$src, 8), 0xFF),
1136 (or (and (shl GPR:$src, 8), 0xFF00),
1137 (or (and (srl GPR:$src, 8), 0xFF0000),
1138 (and (shl GPR:$src, 8), 0xFF000000)))))]>,
Evan Cheng8b59db32008-11-07 01:41:35 +00001139 Requires<[IsARM, HasV6]> {
1140 let Inst{7-4} = 0b1011;
1141 let Inst{11-8} = 0b1111;
1142 let Inst{19-16} = 0b1111;
1143}
Rafael Espindola27185192006-09-29 21:20:16 +00001144
Evan Cheng8b59db32008-11-07 01:41:35 +00001145def REVSH : AMiscA1I<0b01101111, (outs GPR:$dst), (ins GPR:$src),
Evan Cheng44bec522007-05-15 01:29:07 +00001146 "revsh", " $dst, $src",
Evan Chenga8e29892007-01-19 07:51:42 +00001147 [(set GPR:$dst,
1148 (sext_inreg
Chris Lattner120fba92007-04-17 22:39:58 +00001149 (or (srl (and GPR:$src, 0xFF00), 8),
Evan Chenga8e29892007-01-19 07:51:42 +00001150 (shl GPR:$src, 8)), i16))]>,
Evan Cheng8b59db32008-11-07 01:41:35 +00001151 Requires<[IsARM, HasV6]> {
1152 let Inst{7-4} = 0b1011;
1153 let Inst{11-8} = 0b1111;
1154 let Inst{19-16} = 0b1111;
1155}
Rafael Espindola27185192006-09-29 21:20:16 +00001156
Evan Cheng8b59db32008-11-07 01:41:35 +00001157def PKHBT : AMiscA1I<0b01101000, (outs GPR:$dst),
1158 (ins GPR:$src1, GPR:$src2, i32imm:$shamt),
1159 "pkhbt", " $dst, $src1, $src2, LSL $shamt",
Evan Chenga8e29892007-01-19 07:51:42 +00001160 [(set GPR:$dst, (or (and GPR:$src1, 0xFFFF),
1161 (and (shl GPR:$src2, (i32 imm:$shamt)),
1162 0xFFFF0000)))]>,
Evan Cheng8b59db32008-11-07 01:41:35 +00001163 Requires<[IsARM, HasV6]> {
1164 let Inst{6-4} = 0b001;
1165}
Rafael Espindola27185192006-09-29 21:20:16 +00001166
Evan Chenga8e29892007-01-19 07:51:42 +00001167// Alternate cases for PKHBT where identities eliminate some nodes.
1168def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF), (and GPR:$src2, 0xFFFF0000)),
1169 (PKHBT GPR:$src1, GPR:$src2, 0)>;
1170def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF), (shl GPR:$src2, imm16_31:$shamt)),
1171 (PKHBT GPR:$src1, GPR:$src2, imm16_31:$shamt)>;
Rafael Espindola9e071f02006-10-02 19:30:56 +00001172
Rafael Espindolaa2845842006-10-05 16:48:49 +00001173
Evan Cheng8b59db32008-11-07 01:41:35 +00001174def PKHTB : AMiscA1I<0b01101000, (outs GPR:$dst),
1175 (ins GPR:$src1, GPR:$src2, i32imm:$shamt),
1176 "pkhtb", " $dst, $src1, $src2, ASR $shamt",
Evan Chenga8e29892007-01-19 07:51:42 +00001177 [(set GPR:$dst, (or (and GPR:$src1, 0xFFFF0000),
1178 (and (sra GPR:$src2, imm16_31:$shamt),
Evan Cheng8b59db32008-11-07 01:41:35 +00001179 0xFFFF)))]>, Requires<[IsARM, HasV6]> {
1180 let Inst{6-4} = 0b101;
1181}
Rafael Espindola9e071f02006-10-02 19:30:56 +00001182
Evan Chenga8e29892007-01-19 07:51:42 +00001183// Alternate cases for PKHTB where identities eliminate some nodes. Note that
1184// a shift amount of 0 is *not legal* here, it is PKHBT instead.
1185def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000), (srl GPR:$src2, 16)),
1186 (PKHTB GPR:$src1, GPR:$src2, 16)>;
1187def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000),
1188 (and (srl GPR:$src2, imm1_15:$shamt), 0xFFFF)),
1189 (PKHTB GPR:$src1, GPR:$src2, imm1_15:$shamt)>;
Rafael Espindolab47e1d02006-10-10 18:55:14 +00001190
Evan Chenga8e29892007-01-19 07:51:42 +00001191//===----------------------------------------------------------------------===//
1192// Comparison Instructions...
1193//
Rafael Espindolab47e1d02006-10-10 18:55:14 +00001194
Jim Grosbach26421962008-10-14 20:36:24 +00001195defm CMP : AI1_cmp_irs<0b1010, "cmp",
Evan Cheng0ff94f72007-08-07 01:37:15 +00001196 BinOpFrag<(ARMcmp node:$LHS, node:$RHS)>>;
Jim Grosbach26421962008-10-14 20:36:24 +00001197defm CMN : AI1_cmp_irs<0b1011, "cmn",
Evan Cheng0ff94f72007-08-07 01:37:15 +00001198 BinOpFrag<(ARMcmp node:$LHS,(ineg node:$RHS))>>;
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00001199
Evan Chenga8e29892007-01-19 07:51:42 +00001200// Note that TST/TEQ don't set all the same flags that CMP does!
Evan Chengd87293c2008-11-06 08:47:38 +00001201defm TST : AI1_cmp_irs<0b1000, "tst",
Evan Cheng0ff94f72007-08-07 01:37:15 +00001202 BinOpFrag<(ARMcmpNZ (and node:$LHS, node:$RHS), 0)>>;
Evan Chengd87293c2008-11-06 08:47:38 +00001203defm TEQ : AI1_cmp_irs<0b1001, "teq",
Evan Cheng0ff94f72007-08-07 01:37:15 +00001204 BinOpFrag<(ARMcmpNZ (xor node:$LHS, node:$RHS), 0)>>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00001205
Jim Grosbach26421962008-10-14 20:36:24 +00001206defm CMPnz : AI1_cmp_irs<0b1010, "cmp",
Evan Cheng0ff94f72007-08-07 01:37:15 +00001207 BinOpFrag<(ARMcmpNZ node:$LHS, node:$RHS)>>;
Jim Grosbach26421962008-10-14 20:36:24 +00001208defm CMNnz : AI1_cmp_irs<0b1011, "cmn",
Evan Cheng0ff94f72007-08-07 01:37:15 +00001209 BinOpFrag<(ARMcmpNZ node:$LHS,(ineg node:$RHS))>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00001210
1211def : ARMPat<(ARMcmp GPR:$src, so_imm_neg:$imm),
1212 (CMNri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00001213
1214def : ARMPat<(ARMcmpNZ GPR:$src, so_imm_neg:$imm),
1215 (CMNri GPR:$src, so_imm_neg:$imm)>;
1216
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00001217
Evan Chenga8e29892007-01-19 07:51:42 +00001218// Conditional moves
Evan Chengc85e8322007-07-05 07:13:32 +00001219// FIXME: should be able to write a pattern for ARMcmov, but can't use
1220// a two-value operand where a dag node expects two operands. :(
Evan Chengd87293c2008-11-06 08:47:38 +00001221def MOVCCr : AI1<0b1101, (outs GPR:$dst), (ins GPR:$false, GPR:$true), DPFrm,
Evan Chengedda31c2008-11-05 18:35:52 +00001222 "mov", " $dst, $true",
Evan Chengc85e8322007-07-05 07:13:32 +00001223 [/*(set GPR:$dst, (ARMcmov GPR:$false, GPR:$true, imm:$cc, CCR:$ccr))*/]>,
Evan Chengd87293c2008-11-06 08:47:38 +00001224 RegConstraint<"$false = $dst">, UnaryDP;
Rafael Espindola493a7fc2006-10-10 20:38:57 +00001225
Evan Chengd87293c2008-11-06 08:47:38 +00001226def MOVCCs : AI1<0b1101, (outs GPR:$dst),
1227 (ins GPR:$false, so_reg:$true), DPSoRegFrm,
Evan Chengedda31c2008-11-05 18:35:52 +00001228 "mov", " $dst, $true",
Evan Chengc85e8322007-07-05 07:13:32 +00001229 [/*(set GPR:$dst, (ARMcmov GPR:$false, so_reg:$true, imm:$cc, CCR:$ccr))*/]>,
Evan Chengedda31c2008-11-05 18:35:52 +00001230 RegConstraint<"$false = $dst">, UnaryDP;
Rafael Espindola2dc0f2b2006-10-09 17:50:29 +00001231
Evan Chengd87293c2008-11-06 08:47:38 +00001232def MOVCCi : AI1<0b1101, (outs GPR:$dst),
1233 (ins GPR:$false, so_imm:$true), DPFrm,
Evan Chengedda31c2008-11-05 18:35:52 +00001234 "mov", " $dst, $true",
Evan Chengc85e8322007-07-05 07:13:32 +00001235 [/*(set GPR:$dst, (ARMcmov GPR:$false, so_imm:$true, imm:$cc, CCR:$ccr))*/]>,
Evan Chengedda31c2008-11-05 18:35:52 +00001236 RegConstraint<"$false = $dst">, UnaryDP;
Rafael Espindolad9ae7782006-10-07 13:46:42 +00001237
Rafael Espindola4b20fbc2006-10-10 12:56:00 +00001238
Evan Chenga8e29892007-01-19 07:51:42 +00001239// LEApcrel - Load a pc-relative address into a register without offending the
1240// assembler.
Evan Cheng0ff94f72007-08-07 01:37:15 +00001241def LEApcrel : AXI1<0x0, (outs GPR:$dst), (ins i32imm:$label, pred:$p), Pseudo,
Evan Chenga8e29892007-01-19 07:51:42 +00001242 !strconcat(!strconcat(".set PCRELV${:uid}, ($label-(",
1243 "${:private}PCRELL${:uid}+8))\n"),
1244 !strconcat("${:private}PCRELL${:uid}:\n\t",
Evan Cheng44bec522007-05-15 01:29:07 +00001245 "add$p $dst, pc, #PCRELV${:uid}")),
Evan Chenga8e29892007-01-19 07:51:42 +00001246 []>;
Rafael Espindola667c3492006-10-10 19:35:01 +00001247
Evan Cheng0ff94f72007-08-07 01:37:15 +00001248def LEApcrelJT : AXI1<0x0, (outs GPR:$dst), (ins i32imm:$label, i32imm:$id, pred:$p),
1249 Pseudo,
Evan Chenga8e29892007-01-19 07:51:42 +00001250 !strconcat(!strconcat(".set PCRELV${:uid}, (${label}_${id:no_hash}-(",
1251 "${:private}PCRELL${:uid}+8))\n"),
1252 !strconcat("${:private}PCRELL${:uid}:\n\t",
Evan Cheng44bec522007-05-15 01:29:07 +00001253 "add$p $dst, pc, #PCRELV${:uid}")),
Evan Chenga8e29892007-01-19 07:51:42 +00001254 []>;
Evan Chengeaa91b02007-06-19 01:26:51 +00001255
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001256//===----------------------------------------------------------------------===//
1257// TLS Instructions
1258//
1259
1260// __aeabi_read_tp preserves the registers r1-r3.
Evan Cheng13ab0202007-07-10 18:08:01 +00001261let isCall = 1,
1262 Defs = [R0, R12, LR, CPSR] in {
Evan Cheng12c3a532008-11-06 17:48:05 +00001263 def TPsoft : ABXI<0b1011, (outs), (ins),
Evan Chengdcc50a42007-05-18 01:53:54 +00001264 "bl __aeabi_read_tp",
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001265 [(set R0, ARMthread_pointer)]>;
1266}
Rafael Espindolac01c87c2006-10-17 20:33:13 +00001267
Evan Chenga8e29892007-01-19 07:51:42 +00001268//===----------------------------------------------------------------------===//
1269// Non-Instruction Patterns
1270//
Rafael Espindola5aca9272006-10-07 14:03:39 +00001271
Evan Chenga8e29892007-01-19 07:51:42 +00001272// ConstantPool, GlobalAddress, and JumpTable
1273def : ARMPat<(ARMWrapper tglobaladdr :$dst), (LEApcrel tglobaladdr :$dst)>;
1274def : ARMPat<(ARMWrapper tconstpool :$dst), (LEApcrel tconstpool :$dst)>;
1275def : ARMPat<(ARMWrapperJT tjumptable:$dst, imm:$id),
Evan Chengc70d1842007-03-20 08:11:30 +00001276 (LEApcrelJT tjumptable:$dst, imm:$id)>;
Rafael Espindola5aca9272006-10-07 14:03:39 +00001277
Evan Chenga8e29892007-01-19 07:51:42 +00001278// Large immediate handling.
Rafael Espindola0505be02006-10-16 21:10:32 +00001279
Evan Chenga8e29892007-01-19 07:51:42 +00001280// Two piece so_imms.
Dan Gohmand45eddd2007-06-26 00:48:07 +00001281let isReMaterializable = 1 in
Evan Chengd87293c2008-11-06 08:47:38 +00001282def MOVi2pieces : AI1x2<(outs GPR:$dst), (ins so_imm2part:$src), Pseudo,
Evan Cheng44bec522007-05-15 01:29:07 +00001283 "mov", " $dst, $src",
Evan Cheng90922132008-11-06 02:25:39 +00001284 [(set GPR:$dst, so_imm2part:$src)]>;
Rafael Espindolaf621abc2006-10-17 13:36:07 +00001285
Evan Chenga8e29892007-01-19 07:51:42 +00001286def : ARMPat<(or GPR:$LHS, so_imm2part:$RHS),
1287 (ORRri (ORRri GPR:$LHS, (so_imm2part_1 imm:$RHS)),
1288 (so_imm2part_2 imm:$RHS))>;
1289def : ARMPat<(xor GPR:$LHS, so_imm2part:$RHS),
1290 (EORri (EORri GPR:$LHS, (so_imm2part_1 imm:$RHS)),
1291 (so_imm2part_2 imm:$RHS))>;
Rafael Espindolaf621abc2006-10-17 13:36:07 +00001292
Evan Chenga8e29892007-01-19 07:51:42 +00001293// TODO: add,sub,and, 3-instr forms?
Rafael Espindola0505be02006-10-16 21:10:32 +00001294
Rafael Espindola24357862006-10-19 17:05:03 +00001295
Evan Chenga8e29892007-01-19 07:51:42 +00001296// Direct calls
1297def : ARMPat<(ARMcall texternalsym:$func), (BL texternalsym:$func)>;
Rafael Espindola9dca7ad2006-11-01 14:13:27 +00001298
Evan Chenga8e29892007-01-19 07:51:42 +00001299// zextload i1 -> zextload i8
1300def : ARMPat<(zextloadi1 addrmode2:$addr), (LDRB addrmode2:$addr)>;
Lauro Ramos Venancioa8f9f4a2006-12-26 19:30:42 +00001301
Evan Chenga8e29892007-01-19 07:51:42 +00001302// extload -> zextload
1303def : ARMPat<(extloadi1 addrmode2:$addr), (LDRB addrmode2:$addr)>;
1304def : ARMPat<(extloadi8 addrmode2:$addr), (LDRB addrmode2:$addr)>;
1305def : ARMPat<(extloadi16 addrmode3:$addr), (LDRH addrmode3:$addr)>;
Rafael Espindola9dca7ad2006-11-01 14:13:27 +00001306
Evan Cheng83b5cf02008-11-05 23:22:34 +00001307def : ARMPat<(extloadi8 addrmodepc:$addr), (PICLDRB addrmodepc:$addr)>;
1308def : ARMPat<(extloadi16 addrmodepc:$addr), (PICLDRH addrmodepc:$addr)>;
1309
Evan Cheng34b12d22007-01-19 20:27:35 +00001310// smul* and smla*
1311def : ARMV5TEPat<(mul (sra (shl GPR:$a, 16), 16), (sra (shl GPR:$b, 16), 16)),
1312 (SMULBB GPR:$a, GPR:$b)>;
1313def : ARMV5TEPat<(mul sext_16_node:$a, sext_16_node:$b),
1314 (SMULBB GPR:$a, GPR:$b)>;
1315def : ARMV5TEPat<(mul (sra (shl GPR:$a, 16), 16), (sra GPR:$b, 16)),
1316 (SMULBT GPR:$a, GPR:$b)>;
1317def : ARMV5TEPat<(mul sext_16_node:$a, (sra GPR:$b, 16)),
1318 (SMULBT GPR:$a, GPR:$b)>;
1319def : ARMV5TEPat<(mul (sra GPR:$a, 16), (sra (shl GPR:$b, 16), 16)),
1320 (SMULTB GPR:$a, GPR:$b)>;
1321def : ARMV5TEPat<(mul (sra GPR:$a, 16), sext_16_node:$b),
1322 (SMULTB GPR:$a, GPR:$b)>;
1323def : ARMV5TEPat<(sra (mul GPR:$a, (sra (shl GPR:$b, 16), 16)), 16),
1324 (SMULWB GPR:$a, GPR:$b)>;
1325def : ARMV5TEPat<(sra (mul GPR:$a, sext_16_node:$b), 16),
1326 (SMULWB GPR:$a, GPR:$b)>;
1327
1328def : ARMV5TEPat<(add GPR:$acc,
1329 (mul (sra (shl GPR:$a, 16), 16),
1330 (sra (shl GPR:$b, 16), 16))),
1331 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
1332def : ARMV5TEPat<(add GPR:$acc,
1333 (mul sext_16_node:$a, sext_16_node:$b)),
1334 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
1335def : ARMV5TEPat<(add GPR:$acc,
1336 (mul (sra (shl GPR:$a, 16), 16), (sra GPR:$b, 16))),
1337 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
1338def : ARMV5TEPat<(add GPR:$acc,
1339 (mul sext_16_node:$a, (sra GPR:$b, 16))),
1340 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
1341def : ARMV5TEPat<(add GPR:$acc,
1342 (mul (sra GPR:$a, 16), (sra (shl GPR:$b, 16), 16))),
1343 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
1344def : ARMV5TEPat<(add GPR:$acc,
1345 (mul (sra GPR:$a, 16), sext_16_node:$b)),
1346 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
1347def : ARMV5TEPat<(add GPR:$acc,
1348 (sra (mul GPR:$a, (sra (shl GPR:$b, 16), 16)), 16)),
1349 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
1350def : ARMV5TEPat<(add GPR:$acc,
1351 (sra (mul GPR:$a, sext_16_node:$b), 16)),
1352 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
1353
Evan Chenga8e29892007-01-19 07:51:42 +00001354//===----------------------------------------------------------------------===//
1355// Thumb Support
1356//
1357
1358include "ARMInstrThumb.td"
1359
1360//===----------------------------------------------------------------------===//
1361// Floating Point Support
1362//
1363
1364include "ARMInstrVFP.td"