blob: 724e6b895e4fc77045268a1dc56728886cb8760e [file] [log] [blame]
Chris Lattner87be16a2010-10-05 06:04:14 +00001//===- X86InstrCompiler.td - Compiler Pseudos and Patterns -*- tablegen -*-===//
Michael J. Spencer6e56b182010-10-20 23:40:27 +00002//
Chris Lattner87be16a2010-10-05 06:04:14 +00003// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Michael J. Spencer6e56b182010-10-20 23:40:27 +00007//
Chris Lattner87be16a2010-10-05 06:04:14 +00008//===----------------------------------------------------------------------===//
9//
10// This file describes the various pseudo instructions used by the compiler,
11// as well as Pat patterns used during instruction selection.
12//
13//===----------------------------------------------------------------------===//
14
Chris Lattner41efbfa2010-10-05 06:37:31 +000015//===----------------------------------------------------------------------===//
16// Pattern Matching Support
17
18def GetLo32XForm : SDNodeXForm<imm, [{
19 // Transformation function: get the low 32 bits.
20 return getI32Imm((unsigned)N->getZExtValue());
21}]>;
22
Rafael Espindoladba81cf2010-10-13 13:31:20 +000023def GetLo8XForm : SDNodeXForm<imm, [{
24 // Transformation function: get the low 8 bits.
25 return getI8Imm((uint8_t)N->getZExtValue());
26}]>;
27
Chris Lattner41efbfa2010-10-05 06:37:31 +000028
29//===----------------------------------------------------------------------===//
30// Random Pseudo Instructions.
31
Chris Lattner8af88ef2010-10-05 06:10:16 +000032// PIC base construction. This expands to code that looks like this:
33// call $next_inst
34// popl %destreg"
35let neverHasSideEffects = 1, isNotDuplicable = 1, Uses = [ESP] in
36 def MOVPC32r : Ii32<0xE8, Pseudo, (outs GR32:$reg), (ins i32imm:$label),
37 "", []>;
38
39
40// ADJCALLSTACKDOWN/UP implicitly use/def ESP because they may be expanded into
41// a stack adjustment and the codegen must know that they may modify the stack
42// pointer before prolog-epilog rewriting occurs.
43// Pessimistically assume ADJCALLSTACKDOWN / ADJCALLSTACKUP will become
44// sub / add which can clobber EFLAGS.
45let Defs = [ESP, EFLAGS], Uses = [ESP] in {
46def ADJCALLSTACKDOWN32 : I<0, Pseudo, (outs), (ins i32imm:$amt),
47 "#ADJCALLSTACKDOWN",
48 [(X86callseq_start timm:$amt)]>,
49 Requires<[In32BitMode]>;
50def ADJCALLSTACKUP32 : I<0, Pseudo, (outs), (ins i32imm:$amt1, i32imm:$amt2),
51 "#ADJCALLSTACKUP",
52 [(X86callseq_end timm:$amt1, timm:$amt2)]>,
53 Requires<[In32BitMode]>;
54}
55
56// ADJCALLSTACKDOWN/UP implicitly use/def RSP because they may be expanded into
57// a stack adjustment and the codegen must know that they may modify the stack
58// pointer before prolog-epilog rewriting occurs.
59// Pessimistically assume ADJCALLSTACKDOWN / ADJCALLSTACKUP will become
60// sub / add which can clobber EFLAGS.
61let Defs = [RSP, EFLAGS], Uses = [RSP] in {
62def ADJCALLSTACKDOWN64 : I<0, Pseudo, (outs), (ins i32imm:$amt),
63 "#ADJCALLSTACKDOWN",
64 [(X86callseq_start timm:$amt)]>,
65 Requires<[In64BitMode]>;
66def ADJCALLSTACKUP64 : I<0, Pseudo, (outs), (ins i32imm:$amt1, i32imm:$amt2),
67 "#ADJCALLSTACKUP",
68 [(X86callseq_end timm:$amt1, timm:$amt2)]>,
69 Requires<[In64BitMode]>;
70}
71
72
73
74// x86-64 va_start lowering magic.
75let usesCustomInserter = 1 in {
76def VASTART_SAVE_XMM_REGS : I<0, Pseudo,
77 (outs),
78 (ins GR8:$al,
79 i64imm:$regsavefi, i64imm:$offset,
80 variable_ops),
81 "#VASTART_SAVE_XMM_REGS $al, $regsavefi, $offset",
82 [(X86vastart_save_xmm_regs GR8:$al,
83 imm:$regsavefi,
84 imm:$offset)]>;
85
Dan Gohman320afb82010-10-12 18:00:49 +000086// The VAARG_64 pseudo-instruction takes the address of the va_list,
87// and places the address of the next argument into a register.
88let Defs = [EFLAGS] in
89def VAARG_64 : I<0, Pseudo,
90 (outs GR64:$dst),
91 (ins i8mem:$ap, i32imm:$size, i8imm:$mode, i32imm:$align),
92 "#VAARG_64 $dst, $ap, $size, $mode, $align",
93 [(set GR64:$dst,
94 (X86vaarg64 addr:$ap, imm:$size, imm:$mode, imm:$align)),
95 (implicit EFLAGS)]>;
96
Michael J. Spencere9c253e2010-10-21 01:41:01 +000097// Dynamic stack allocation yields a _chkstk or _alloca call for all Windows
98// targets. These calls are needed to probe the stack when allocating more than
99// 4k bytes in one go. Touching the stack at 4K increments is necessary to
100// ensure that the guard pages used by the OS virtual memory manager are
101// allocated in correct sequence.
Chris Lattner8af88ef2010-10-05 06:10:16 +0000102// The main point of having separate instruction are extra unmodelled effects
103// (compared to ordinary calls) like stack pointer change.
104
105let Defs = [EAX, ESP, EFLAGS], Uses = [ESP] in
Michael J. Spencere9c253e2010-10-21 01:41:01 +0000106 def WIN_ALLOCA : I<0, Pseudo, (outs), (ins),
107 "# dynamic stack allocation",
108 [(X86WinAlloca)]>;
Chris Lattner8af88ef2010-10-05 06:10:16 +0000109}
110
111
Chris Lattner87be16a2010-10-05 06:04:14 +0000112
113//===----------------------------------------------------------------------===//
114// EH Pseudo Instructions
115//
116let isTerminator = 1, isReturn = 1, isBarrier = 1,
117 hasCtrlDep = 1, isCodeGenOnly = 1 in {
118def EH_RETURN : I<0xC3, RawFrm, (outs), (ins GR32:$addr),
119 "ret\t#eh_return, addr: $addr",
120 [(X86ehret GR32:$addr)]>;
121
122}
123
124let isTerminator = 1, isReturn = 1, isBarrier = 1,
125 hasCtrlDep = 1, isCodeGenOnly = 1 in {
126def EH_RETURN64 : I<0xC3, RawFrm, (outs), (ins GR64:$addr),
127 "ret\t#eh_return, addr: $addr",
128 [(X86ehret GR64:$addr)]>;
129
130}
131
Chris Lattner8af88ef2010-10-05 06:10:16 +0000132//===----------------------------------------------------------------------===//
133// Alias Instructions
134//===----------------------------------------------------------------------===//
135
136// Alias instructions that map movr0 to xor.
137// FIXME: remove when we can teach regalloc that xor reg, reg is ok.
138// FIXME: Set encoding to pseudo.
139let Defs = [EFLAGS], isReMaterializable = 1, isAsCheapAsAMove = 1,
140 isCodeGenOnly = 1 in {
141def MOV8r0 : I<0x30, MRMInitReg, (outs GR8 :$dst), (ins), "",
142 [(set GR8:$dst, 0)]>;
143
144// We want to rewrite MOV16r0 in terms of MOV32r0, because it's a smaller
145// encoding and avoids a partial-register update sometimes, but doing so
146// at isel time interferes with rematerialization in the current register
147// allocator. For now, this is rewritten when the instruction is lowered
148// to an MCInst.
149def MOV16r0 : I<0x31, MRMInitReg, (outs GR16:$dst), (ins),
150 "",
151 [(set GR16:$dst, 0)]>, OpSize;
Michael J. Spencer6e56b182010-10-20 23:40:27 +0000152
Chris Lattner8af88ef2010-10-05 06:10:16 +0000153// FIXME: Set encoding to pseudo.
154def MOV32r0 : I<0x31, MRMInitReg, (outs GR32:$dst), (ins), "",
155 [(set GR32:$dst, 0)]>;
156}
157
Chris Lattner010496c2010-10-05 06:22:35 +0000158// We want to rewrite MOV64r0 in terms of MOV32r0, because it's sometimes a
159// smaller encoding, but doing so at isel time interferes with rematerialization
160// in the current register allocator. For now, this is rewritten when the
161// instruction is lowered to an MCInst.
162// FIXME: AddedComplexity gives this a higher priority than MOV64ri32. Remove
163// when we have a better way to specify isel priority.
Chris Lattnera4a3a5e2010-10-31 19:15:18 +0000164let Defs = [EFLAGS], isCodeGenOnly=1,
Chris Lattner010496c2010-10-05 06:22:35 +0000165 AddedComplexity = 1, isReMaterializable = 1, isAsCheapAsAMove = 1 in
166def MOV64r0 : I<0x31, MRMInitReg, (outs GR64:$dst), (ins), "",
167 [(set GR64:$dst, 0)]>;
168
169// Materialize i64 constant where top 32-bits are zero. This could theoretically
170// use MOV32ri with a SUBREG_TO_REG to represent the zero-extension, however
171// that would make it more difficult to rematerialize.
Chris Lattnera4a3a5e2010-10-31 19:15:18 +0000172let AddedComplexity = 1, isReMaterializable = 1, isAsCheapAsAMove = 1,
173 isCodeGenOnly = 1 in
Chris Lattner010496c2010-10-05 06:22:35 +0000174def MOV64ri64i32 : Ii32<0xB8, AddRegFrm, (outs GR64:$dst), (ins i64i32imm:$src),
175 "", [(set GR64:$dst, i64immZExt32:$src)]>;
176
Chris Lattner2c383d82010-10-05 21:18:04 +0000177// Use sbb to materialize carry bit.
178let Uses = [EFLAGS], Defs = [EFLAGS], isCodeGenOnly = 1 in {
179// FIXME: These are pseudo ops that should be replaced with Pat<> patterns.
Chris Lattner35649fc2010-10-05 06:33:16 +0000180// However, Pat<> can't replicate the destination reg into the inputs of the
181// result.
Chris Lattner2c383d82010-10-05 21:18:04 +0000182// FIXME: Change these to have encoding Pseudo when X86MCCodeEmitter replaces
Chris Lattner35649fc2010-10-05 06:33:16 +0000183// X86CodeEmitter.
Chris Lattner2c383d82010-10-05 21:18:04 +0000184def SETB_C8r : I<0x18, MRMInitReg, (outs GR8:$dst), (ins), "",
185 [(set GR8:$dst, (X86setcc_c X86_COND_B, EFLAGS))]>;
186def SETB_C16r : I<0x19, MRMInitReg, (outs GR16:$dst), (ins), "",
187 [(set GR16:$dst, (X86setcc_c X86_COND_B, EFLAGS))]>,
188 OpSize;
189def SETB_C32r : I<0x19, MRMInitReg, (outs GR32:$dst), (ins), "",
190 [(set GR32:$dst, (X86setcc_c X86_COND_B, EFLAGS))]>;
Chris Lattner35649fc2010-10-05 06:33:16 +0000191def SETB_C64r : RI<0x19, MRMInitReg, (outs GR64:$dst), (ins), "",
192 [(set GR64:$dst, (X86setcc_c X86_COND_B, EFLAGS))]>;
Chris Lattner2c383d82010-10-05 21:18:04 +0000193} // isCodeGenOnly
194
Chris Lattner35649fc2010-10-05 06:33:16 +0000195
Chris Lattnerc19d1c32010-12-19 22:08:31 +0000196def : Pat<(i16 (anyext (i8 (X86setcc_c X86_COND_B, EFLAGS)))),
197 (SETB_C16r)>;
198def : Pat<(i32 (anyext (i8 (X86setcc_c X86_COND_B, EFLAGS)))),
199 (SETB_C32r)>;
Chris Lattner35649fc2010-10-05 06:33:16 +0000200def : Pat<(i64 (anyext (i8 (X86setcc_c X86_COND_B, EFLAGS)))),
201 (SETB_C64r)>;
202
Chris Lattnerc19d1c32010-12-19 22:08:31 +0000203def : Pat<(i16 (sext (i8 (X86setcc_c X86_COND_B, EFLAGS)))),
204 (SETB_C16r)>;
205def : Pat<(i32 (sext (i8 (X86setcc_c X86_COND_B, EFLAGS)))),
206 (SETB_C32r)>;
207def : Pat<(i64 (sext (i8 (X86setcc_c X86_COND_B, EFLAGS)))),
208 (SETB_C64r)>;
209
Michael J. Spencer6e56b182010-10-20 23:40:27 +0000210
Chris Lattnerd3f033d2010-10-05 06:27:48 +0000211//===----------------------------------------------------------------------===//
212// String Pseudo Instructions
213//
214let Defs = [ECX,EDI,ESI], Uses = [ECX,EDI,ESI], isCodeGenOnly = 1 in {
215def REP_MOVSB : I<0xA4, RawFrm, (outs), (ins), "{rep;movsb|rep movsb}",
216 [(X86rep_movs i8)]>, REP;
217def REP_MOVSW : I<0xA5, RawFrm, (outs), (ins), "{rep;movsw|rep movsw}",
218 [(X86rep_movs i16)]>, REP, OpSize;
219def REP_MOVSD : I<0xA5, RawFrm, (outs), (ins), "{rep;movsl|rep movsd}",
220 [(X86rep_movs i32)]>, REP;
221}
222
223let Defs = [RCX,RDI,RSI], Uses = [RCX,RDI,RSI], isCodeGenOnly = 1 in
224def REP_MOVSQ : RI<0xA5, RawFrm, (outs), (ins), "{rep;movsq|rep movsq}",
225 [(X86rep_movs i64)]>, REP;
Michael J. Spencer6e56b182010-10-20 23:40:27 +0000226
Chris Lattnerd3f033d2010-10-05 06:27:48 +0000227
228// FIXME: Should use "(X86rep_stos AL)" as the pattern.
229let Defs = [ECX,EDI], Uses = [AL,ECX,EDI], isCodeGenOnly = 1 in
230def REP_STOSB : I<0xAA, RawFrm, (outs), (ins), "{rep;stosb|rep stosb}",
231 [(X86rep_stos i8)]>, REP;
232let Defs = [ECX,EDI], Uses = [AX,ECX,EDI], isCodeGenOnly = 1 in
233def REP_STOSW : I<0xAB, RawFrm, (outs), (ins), "{rep;stosw|rep stosw}",
234 [(X86rep_stos i16)]>, REP, OpSize;
235let Defs = [ECX,EDI], Uses = [EAX,ECX,EDI], isCodeGenOnly = 1 in
236def REP_STOSD : I<0xAB, RawFrm, (outs), (ins), "{rep;stosl|rep stosd}",
237 [(X86rep_stos i32)]>, REP;
238
239let Defs = [RCX,RDI], Uses = [RAX,RCX,RDI], isCodeGenOnly = 1 in
240def REP_STOSQ : RI<0xAB, RawFrm, (outs), (ins), "{rep;stosq|rep stosq}",
241 [(X86rep_stos i64)]>, REP;
Chris Lattner010496c2010-10-05 06:22:35 +0000242
243
Chris Lattner8af88ef2010-10-05 06:10:16 +0000244//===----------------------------------------------------------------------===//
245// Thread Local Storage Instructions
246//
247
248// ELF TLS Support
249// All calls clobber the non-callee saved registers. ESP is marked as
250// a use to prevent stack-pointer assignments that appear immediately
251// before calls from potentially appearing dead.
252let Defs = [EAX, ECX, EDX, FP0, FP1, FP2, FP3, FP4, FP5, FP6, ST0,
253 MM0, MM1, MM2, MM3, MM4, MM5, MM6, MM7,
254 XMM0, XMM1, XMM2, XMM3, XMM4, XMM5, XMM6, XMM7,
255 XMM8, XMM9, XMM10, XMM11, XMM12, XMM13, XMM14, XMM15, EFLAGS],
Rafael Espindolad652dbe2010-11-28 21:16:39 +0000256 Uses = [ESP] in
Chris Lattner8af88ef2010-10-05 06:10:16 +0000257def TLS_addr32 : I<0, Pseudo, (outs), (ins i32mem:$sym),
Rafael Espindola5bf7c532010-11-27 20:43:02 +0000258 "# TLS_addr32",
Chris Lattner8af88ef2010-10-05 06:10:16 +0000259 [(X86tlsaddr tls32addr:$sym)]>,
260 Requires<[In32BitMode]>;
261
262// All calls clobber the non-callee saved registers. RSP is marked as
263// a use to prevent stack-pointer assignments that appear immediately
264// before calls from potentially appearing dead.
265let Defs = [RAX, RCX, RDX, RSI, RDI, R8, R9, R10, R11,
266 FP0, FP1, FP2, FP3, FP4, FP5, FP6, ST0, ST1,
267 MM0, MM1, MM2, MM3, MM4, MM5, MM6, MM7,
268 XMM0, XMM1, XMM2, XMM3, XMM4, XMM5, XMM6, XMM7,
269 XMM8, XMM9, XMM10, XMM11, XMM12, XMM13, XMM14, XMM15, EFLAGS],
Rafael Espindolad652dbe2010-11-28 21:16:39 +0000270 Uses = [RSP] in
Chris Lattner8af88ef2010-10-05 06:10:16 +0000271def TLS_addr64 : I<0, Pseudo, (outs), (ins i64mem:$sym),
Rafael Espindola5bf7c532010-11-27 20:43:02 +0000272 "# TLS_addr64",
Chris Lattner8af88ef2010-10-05 06:10:16 +0000273 [(X86tlsaddr tls64addr:$sym)]>,
274 Requires<[In64BitMode]>;
275
276// Darwin TLS Support
Michael J. Spencer6e56b182010-10-20 23:40:27 +0000277// For i386, the address of the thunk is passed on the stack, on return the
278// address of the variable is in %eax. %ecx is trashed during the function
Chris Lattner8af88ef2010-10-05 06:10:16 +0000279// call. All other registers are preserved.
280let Defs = [EAX, ECX],
281 Uses = [ESP],
282 usesCustomInserter = 1 in
283def TLSCall_32 : I<0, Pseudo, (outs), (ins i32mem:$sym),
284 "# TLSCall_32",
285 [(X86TLSCall addr:$sym)]>,
286 Requires<[In32BitMode]>;
287
Michael J. Spencer6e56b182010-10-20 23:40:27 +0000288// For x86_64, the address of the thunk is passed in %rdi, on return
Chris Lattner8af88ef2010-10-05 06:10:16 +0000289// the address of the variable is in %rax. All other registers are preserved.
290let Defs = [RAX],
Eric Christopher28717682010-12-09 00:26:41 +0000291 Uses = [RSP, RDI],
Chris Lattner8af88ef2010-10-05 06:10:16 +0000292 usesCustomInserter = 1 in
293def TLSCall_64 : I<0, Pseudo, (outs), (ins i64mem:$sym),
294 "# TLSCall_64",
295 [(X86TLSCall addr:$sym)]>,
296 Requires<[In64BitMode]>;
Chris Lattner87be16a2010-10-05 06:04:14 +0000297
Chris Lattner6dbbff92010-10-05 23:09:10 +0000298
299//===----------------------------------------------------------------------===//
300// Conditional Move Pseudo Instructions
301
302let Constraints = "$src1 = $dst" in {
303
304// Conditional moves
305let Uses = [EFLAGS] in {
306
307// X86 doesn't have 8-bit conditional moves. Use a customInserter to
308// emit control flow. An alternative to this is to mark i8 SELECT as Promote,
309// however that requires promoting the operands, and can induce additional
310// i8 register pressure. Note that CMOV_GR8 is conservatively considered to
311// clobber EFLAGS, because if one of the operands is zero, the expansion
312// could involve an xor.
313let usesCustomInserter = 1, Constraints = "", Defs = [EFLAGS] in {
314def CMOV_GR8 : I<0, Pseudo,
315 (outs GR8:$dst), (ins GR8:$src1, GR8:$src2, i8imm:$cond),
316 "#CMOV_GR8 PSEUDO!",
317 [(set GR8:$dst, (X86cmov GR8:$src1, GR8:$src2,
318 imm:$cond, EFLAGS))]>;
319
320let Predicates = [NoCMov] in {
321def CMOV_GR32 : I<0, Pseudo,
322 (outs GR32:$dst), (ins GR32:$src1, GR32:$src2, i8imm:$cond),
323 "#CMOV_GR32* PSEUDO!",
324 [(set GR32:$dst,
325 (X86cmov GR32:$src1, GR32:$src2, imm:$cond, EFLAGS))]>;
326def CMOV_GR16 : I<0, Pseudo,
327 (outs GR16:$dst), (ins GR16:$src1, GR16:$src2, i8imm:$cond),
328 "#CMOV_GR16* PSEUDO!",
329 [(set GR16:$dst,
330 (X86cmov GR16:$src1, GR16:$src2, imm:$cond, EFLAGS))]>;
331def CMOV_RFP32 : I<0, Pseudo,
332 (outs RFP32:$dst),
333 (ins RFP32:$src1, RFP32:$src2, i8imm:$cond),
334 "#CMOV_RFP32 PSEUDO!",
335 [(set RFP32:$dst,
336 (X86cmov RFP32:$src1, RFP32:$src2, imm:$cond,
337 EFLAGS))]>;
338def CMOV_RFP64 : I<0, Pseudo,
339 (outs RFP64:$dst),
340 (ins RFP64:$src1, RFP64:$src2, i8imm:$cond),
341 "#CMOV_RFP64 PSEUDO!",
342 [(set RFP64:$dst,
343 (X86cmov RFP64:$src1, RFP64:$src2, imm:$cond,
344 EFLAGS))]>;
345def CMOV_RFP80 : I<0, Pseudo,
346 (outs RFP80:$dst),
347 (ins RFP80:$src1, RFP80:$src2, i8imm:$cond),
348 "#CMOV_RFP80 PSEUDO!",
349 [(set RFP80:$dst,
350 (X86cmov RFP80:$src1, RFP80:$src2, imm:$cond,
351 EFLAGS))]>;
352} // Predicates = [NoCMov]
Michael J. Spencer6e56b182010-10-20 23:40:27 +0000353} // UsesCustomInserter = 1, Constraints = "", Defs = [EFLAGS]
Chris Lattner6dbbff92010-10-05 23:09:10 +0000354} // Uses = [EFLAGS]
355
356} // Constraints = "$src1 = $dst" in
357
358
Chris Lattner87be16a2010-10-05 06:04:14 +0000359//===----------------------------------------------------------------------===//
Chris Lattner010496c2010-10-05 06:22:35 +0000360// Atomic Instruction Pseudo Instructions
361//===----------------------------------------------------------------------===//
362
363// Atomic exchange, and, or, xor
364let Constraints = "$val = $dst", Defs = [EFLAGS],
365 usesCustomInserter = 1 in {
Michael J. Spencer6e56b182010-10-20 23:40:27 +0000366
Chris Lattner010496c2010-10-05 06:22:35 +0000367def ATOMAND8 : I<0, Pseudo, (outs GR8:$dst),(ins i8mem:$ptr, GR8:$val),
Michael J. Spencer6e56b182010-10-20 23:40:27 +0000368 "#ATOMAND8 PSEUDO!",
Chris Lattner010496c2010-10-05 06:22:35 +0000369 [(set GR8:$dst, (atomic_load_and_8 addr:$ptr, GR8:$val))]>;
370def ATOMOR8 : I<0, Pseudo, (outs GR8:$dst),(ins i8mem:$ptr, GR8:$val),
Michael J. Spencer6e56b182010-10-20 23:40:27 +0000371 "#ATOMOR8 PSEUDO!",
Chris Lattner010496c2010-10-05 06:22:35 +0000372 [(set GR8:$dst, (atomic_load_or_8 addr:$ptr, GR8:$val))]>;
373def ATOMXOR8 : I<0, Pseudo,(outs GR8:$dst),(ins i8mem:$ptr, GR8:$val),
Michael J. Spencer6e56b182010-10-20 23:40:27 +0000374 "#ATOMXOR8 PSEUDO!",
Chris Lattner010496c2010-10-05 06:22:35 +0000375 [(set GR8:$dst, (atomic_load_xor_8 addr:$ptr, GR8:$val))]>;
376def ATOMNAND8 : I<0, Pseudo,(outs GR8:$dst),(ins i8mem:$ptr, GR8:$val),
Michael J. Spencer6e56b182010-10-20 23:40:27 +0000377 "#ATOMNAND8 PSEUDO!",
Chris Lattner010496c2010-10-05 06:22:35 +0000378 [(set GR8:$dst, (atomic_load_nand_8 addr:$ptr, GR8:$val))]>;
379
380def ATOMAND16 : I<0, Pseudo, (outs GR16:$dst),(ins i16mem:$ptr, GR16:$val),
Michael J. Spencer6e56b182010-10-20 23:40:27 +0000381 "#ATOMAND16 PSEUDO!",
Chris Lattner010496c2010-10-05 06:22:35 +0000382 [(set GR16:$dst, (atomic_load_and_16 addr:$ptr, GR16:$val))]>;
383def ATOMOR16 : I<0, Pseudo, (outs GR16:$dst),(ins i16mem:$ptr, GR16:$val),
Michael J. Spencer6e56b182010-10-20 23:40:27 +0000384 "#ATOMOR16 PSEUDO!",
Chris Lattner010496c2010-10-05 06:22:35 +0000385 [(set GR16:$dst, (atomic_load_or_16 addr:$ptr, GR16:$val))]>;
386def ATOMXOR16 : I<0, Pseudo,(outs GR16:$dst),(ins i16mem:$ptr, GR16:$val),
Michael J. Spencer6e56b182010-10-20 23:40:27 +0000387 "#ATOMXOR16 PSEUDO!",
Chris Lattner010496c2010-10-05 06:22:35 +0000388 [(set GR16:$dst, (atomic_load_xor_16 addr:$ptr, GR16:$val))]>;
389def ATOMNAND16 : I<0, Pseudo,(outs GR16:$dst),(ins i16mem:$ptr, GR16:$val),
Michael J. Spencer6e56b182010-10-20 23:40:27 +0000390 "#ATOMNAND16 PSEUDO!",
Chris Lattner010496c2010-10-05 06:22:35 +0000391 [(set GR16:$dst, (atomic_load_nand_16 addr:$ptr, GR16:$val))]>;
392def ATOMMIN16: I<0, Pseudo, (outs GR16:$dst), (ins i16mem:$ptr, GR16:$val),
Michael J. Spencer6e56b182010-10-20 23:40:27 +0000393 "#ATOMMIN16 PSEUDO!",
Chris Lattner010496c2010-10-05 06:22:35 +0000394 [(set GR16:$dst, (atomic_load_min_16 addr:$ptr, GR16:$val))]>;
395def ATOMMAX16: I<0, Pseudo, (outs GR16:$dst),(ins i16mem:$ptr, GR16:$val),
Michael J. Spencer6e56b182010-10-20 23:40:27 +0000396 "#ATOMMAX16 PSEUDO!",
Chris Lattner010496c2010-10-05 06:22:35 +0000397 [(set GR16:$dst, (atomic_load_max_16 addr:$ptr, GR16:$val))]>;
398def ATOMUMIN16: I<0, Pseudo, (outs GR16:$dst),(ins i16mem:$ptr, GR16:$val),
Michael J. Spencer6e56b182010-10-20 23:40:27 +0000399 "#ATOMUMIN16 PSEUDO!",
Chris Lattner010496c2010-10-05 06:22:35 +0000400 [(set GR16:$dst, (atomic_load_umin_16 addr:$ptr, GR16:$val))]>;
401def ATOMUMAX16: I<0, Pseudo, (outs GR16:$dst),(ins i16mem:$ptr, GR16:$val),
Michael J. Spencer6e56b182010-10-20 23:40:27 +0000402 "#ATOMUMAX16 PSEUDO!",
Chris Lattner010496c2010-10-05 06:22:35 +0000403 [(set GR16:$dst, (atomic_load_umax_16 addr:$ptr, GR16:$val))]>;
404
405
406def ATOMAND32 : I<0, Pseudo, (outs GR32:$dst),(ins i32mem:$ptr, GR32:$val),
Michael J. Spencer6e56b182010-10-20 23:40:27 +0000407 "#ATOMAND32 PSEUDO!",
Chris Lattner010496c2010-10-05 06:22:35 +0000408 [(set GR32:$dst, (atomic_load_and_32 addr:$ptr, GR32:$val))]>;
409def ATOMOR32 : I<0, Pseudo, (outs GR32:$dst),(ins i32mem:$ptr, GR32:$val),
Michael J. Spencer6e56b182010-10-20 23:40:27 +0000410 "#ATOMOR32 PSEUDO!",
Chris Lattner010496c2010-10-05 06:22:35 +0000411 [(set GR32:$dst, (atomic_load_or_32 addr:$ptr, GR32:$val))]>;
412def ATOMXOR32 : I<0, Pseudo,(outs GR32:$dst),(ins i32mem:$ptr, GR32:$val),
Michael J. Spencer6e56b182010-10-20 23:40:27 +0000413 "#ATOMXOR32 PSEUDO!",
Chris Lattner010496c2010-10-05 06:22:35 +0000414 [(set GR32:$dst, (atomic_load_xor_32 addr:$ptr, GR32:$val))]>;
415def ATOMNAND32 : I<0, Pseudo,(outs GR32:$dst),(ins i32mem:$ptr, GR32:$val),
Michael J. Spencer6e56b182010-10-20 23:40:27 +0000416 "#ATOMNAND32 PSEUDO!",
Chris Lattner010496c2010-10-05 06:22:35 +0000417 [(set GR32:$dst, (atomic_load_nand_32 addr:$ptr, GR32:$val))]>;
418def ATOMMIN32: I<0, Pseudo, (outs GR32:$dst), (ins i32mem:$ptr, GR32:$val),
Michael J. Spencer6e56b182010-10-20 23:40:27 +0000419 "#ATOMMIN32 PSEUDO!",
Chris Lattner010496c2010-10-05 06:22:35 +0000420 [(set GR32:$dst, (atomic_load_min_32 addr:$ptr, GR32:$val))]>;
421def ATOMMAX32: I<0, Pseudo, (outs GR32:$dst),(ins i32mem:$ptr, GR32:$val),
Michael J. Spencer6e56b182010-10-20 23:40:27 +0000422 "#ATOMMAX32 PSEUDO!",
Chris Lattner010496c2010-10-05 06:22:35 +0000423 [(set GR32:$dst, (atomic_load_max_32 addr:$ptr, GR32:$val))]>;
424def ATOMUMIN32: I<0, Pseudo, (outs GR32:$dst),(ins i32mem:$ptr, GR32:$val),
Michael J. Spencer6e56b182010-10-20 23:40:27 +0000425 "#ATOMUMIN32 PSEUDO!",
Chris Lattner010496c2010-10-05 06:22:35 +0000426 [(set GR32:$dst, (atomic_load_umin_32 addr:$ptr, GR32:$val))]>;
427def ATOMUMAX32: I<0, Pseudo, (outs GR32:$dst),(ins i32mem:$ptr, GR32:$val),
Michael J. Spencer6e56b182010-10-20 23:40:27 +0000428 "#ATOMUMAX32 PSEUDO!",
Chris Lattner010496c2010-10-05 06:22:35 +0000429 [(set GR32:$dst, (atomic_load_umax_32 addr:$ptr, GR32:$val))]>;
430
431
Michael J. Spencer6e56b182010-10-20 23:40:27 +0000432
Chris Lattner010496c2010-10-05 06:22:35 +0000433def ATOMAND64 : I<0, Pseudo, (outs GR64:$dst),(ins i64mem:$ptr, GR64:$val),
Michael J. Spencer6e56b182010-10-20 23:40:27 +0000434 "#ATOMAND64 PSEUDO!",
Chris Lattner010496c2010-10-05 06:22:35 +0000435 [(set GR64:$dst, (atomic_load_and_64 addr:$ptr, GR64:$val))]>;
436def ATOMOR64 : I<0, Pseudo, (outs GR64:$dst),(ins i64mem:$ptr, GR64:$val),
Michael J. Spencer6e56b182010-10-20 23:40:27 +0000437 "#ATOMOR64 PSEUDO!",
Chris Lattner010496c2010-10-05 06:22:35 +0000438 [(set GR64:$dst, (atomic_load_or_64 addr:$ptr, GR64:$val))]>;
439def ATOMXOR64 : I<0, Pseudo,(outs GR64:$dst),(ins i64mem:$ptr, GR64:$val),
Michael J. Spencer6e56b182010-10-20 23:40:27 +0000440 "#ATOMXOR64 PSEUDO!",
Chris Lattner010496c2010-10-05 06:22:35 +0000441 [(set GR64:$dst, (atomic_load_xor_64 addr:$ptr, GR64:$val))]>;
442def ATOMNAND64 : I<0, Pseudo,(outs GR64:$dst),(ins i64mem:$ptr, GR64:$val),
Michael J. Spencer6e56b182010-10-20 23:40:27 +0000443 "#ATOMNAND64 PSEUDO!",
Chris Lattner010496c2010-10-05 06:22:35 +0000444 [(set GR64:$dst, (atomic_load_nand_64 addr:$ptr, GR64:$val))]>;
445def ATOMMIN64: I<0, Pseudo, (outs GR64:$dst), (ins i64mem:$ptr, GR64:$val),
Michael J. Spencer6e56b182010-10-20 23:40:27 +0000446 "#ATOMMIN64 PSEUDO!",
Chris Lattner010496c2010-10-05 06:22:35 +0000447 [(set GR64:$dst, (atomic_load_min_64 addr:$ptr, GR64:$val))]>;
448def ATOMMAX64: I<0, Pseudo, (outs GR64:$dst),(ins i64mem:$ptr, GR64:$val),
Michael J. Spencer6e56b182010-10-20 23:40:27 +0000449 "#ATOMMAX64 PSEUDO!",
Chris Lattner010496c2010-10-05 06:22:35 +0000450 [(set GR64:$dst, (atomic_load_max_64 addr:$ptr, GR64:$val))]>;
451def ATOMUMIN64: I<0, Pseudo, (outs GR64:$dst),(ins i64mem:$ptr, GR64:$val),
Michael J. Spencer6e56b182010-10-20 23:40:27 +0000452 "#ATOMUMIN64 PSEUDO!",
Chris Lattner010496c2010-10-05 06:22:35 +0000453 [(set GR64:$dst, (atomic_load_umin_64 addr:$ptr, GR64:$val))]>;
454def ATOMUMAX64: I<0, Pseudo, (outs GR64:$dst),(ins i64mem:$ptr, GR64:$val),
Michael J. Spencer6e56b182010-10-20 23:40:27 +0000455 "#ATOMUMAX64 PSEUDO!",
Chris Lattner010496c2010-10-05 06:22:35 +0000456 [(set GR64:$dst, (atomic_load_umax_64 addr:$ptr, GR64:$val))]>;
457}
458
Michael J. Spencer6e56b182010-10-20 23:40:27 +0000459let Constraints = "$val1 = $dst1, $val2 = $dst2",
Chris Lattner010496c2010-10-05 06:22:35 +0000460 Defs = [EFLAGS, EAX, EBX, ECX, EDX],
461 Uses = [EAX, EBX, ECX, EDX],
462 mayLoad = 1, mayStore = 1,
463 usesCustomInserter = 1 in {
464def ATOMAND6432 : I<0, Pseudo, (outs GR32:$dst1, GR32:$dst2),
465 (ins i64mem:$ptr, GR32:$val1, GR32:$val2),
466 "#ATOMAND6432 PSEUDO!", []>;
467def ATOMOR6432 : I<0, Pseudo, (outs GR32:$dst1, GR32:$dst2),
468 (ins i64mem:$ptr, GR32:$val1, GR32:$val2),
469 "#ATOMOR6432 PSEUDO!", []>;
470def ATOMXOR6432 : I<0, Pseudo, (outs GR32:$dst1, GR32:$dst2),
471 (ins i64mem:$ptr, GR32:$val1, GR32:$val2),
472 "#ATOMXOR6432 PSEUDO!", []>;
473def ATOMNAND6432 : I<0, Pseudo, (outs GR32:$dst1, GR32:$dst2),
474 (ins i64mem:$ptr, GR32:$val1, GR32:$val2),
475 "#ATOMNAND6432 PSEUDO!", []>;
476def ATOMADD6432 : I<0, Pseudo, (outs GR32:$dst1, GR32:$dst2),
477 (ins i64mem:$ptr, GR32:$val1, GR32:$val2),
478 "#ATOMADD6432 PSEUDO!", []>;
479def ATOMSUB6432 : I<0, Pseudo, (outs GR32:$dst1, GR32:$dst2),
480 (ins i64mem:$ptr, GR32:$val1, GR32:$val2),
481 "#ATOMSUB6432 PSEUDO!", []>;
482def ATOMSWAP6432 : I<0, Pseudo, (outs GR32:$dst1, GR32:$dst2),
483 (ins i64mem:$ptr, GR32:$val1, GR32:$val2),
484 "#ATOMSWAP6432 PSEUDO!", []>;
485}
486
487//===----------------------------------------------------------------------===//
488// Normal-Instructions-With-Lock-Prefix Pseudo Instructions
489//===----------------------------------------------------------------------===//
490
491// FIXME: Use normal instructions and add lock prefix dynamically.
492
493// Memory barriers
494
Michael J. Spencer6e56b182010-10-20 23:40:27 +0000495// TODO: Get this to fold the constant into the instruction.
Chris Lattner4d1189f2010-11-01 00:46:16 +0000496let isCodeGenOnly = 1 in
Chris Lattner010496c2010-10-05 06:22:35 +0000497def OR32mrLocked : I<0x09, MRMDestMem, (outs), (ins i32mem:$dst, GR32:$zero),
498 "lock\n\t"
499 "or{l}\t{$zero, $dst|$dst, $zero}",
500 []>, Requires<[In32BitMode]>, LOCK;
501
502let hasSideEffects = 1 in
503def Int_MemBarrier : I<0, Pseudo, (outs), (ins),
504 "#MEMBARRIER",
505 [(X86MemBarrier)]>, Requires<[HasSSE2]>;
506
Michael J. Spencer6e56b182010-10-20 23:40:27 +0000507// TODO: Get this to fold the constant into the instruction.
Chris Lattner4d1189f2010-11-01 00:46:16 +0000508let hasSideEffects = 1, Defs = [ESP], isCodeGenOnly = 1 in
Chris Lattner010496c2010-10-05 06:22:35 +0000509def Int_MemBarrierNoSSE64 : RI<0x09, MRM1r, (outs), (ins GR64:$zero),
510 "lock\n\t"
511 "or{q}\t{$zero, (%rsp)|(%rsp), $zero}",
512 [(X86MemBarrierNoSSE GR64:$zero)]>,
513 Requires<[In64BitMode]>, LOCK;
514
515
516// Optimized codegen when the non-memory output is not used.
Chris Lattner4d1189f2010-11-01 00:46:16 +0000517let Defs = [EFLAGS], mayLoad = 1, mayStore = 1, isCodeGenOnly = 1 in {
Chris Lattner010496c2010-10-05 06:22:35 +0000518def LOCK_ADD8mr : I<0x00, MRMDestMem, (outs), (ins i8mem:$dst, GR8:$src2),
519 "lock\n\t"
520 "add{b}\t{$src2, $dst|$dst, $src2}", []>, LOCK;
521def LOCK_ADD16mr : I<0x01, MRMDestMem, (outs), (ins i16mem:$dst, GR16:$src2),
522 "lock\n\t"
523 "add{w}\t{$src2, $dst|$dst, $src2}", []>, OpSize, LOCK;
524def LOCK_ADD32mr : I<0x01, MRMDestMem, (outs), (ins i32mem:$dst, GR32:$src2),
525 "lock\n\t"
526 "add{l}\t{$src2, $dst|$dst, $src2}", []>, LOCK;
527def LOCK_ADD64mr : RI<0x01, MRMDestMem, (outs), (ins i64mem:$dst, GR64:$src2),
528 "lock\n\t"
529 "add{q}\t{$src2, $dst|$dst, $src2}", []>, LOCK;
Michael J. Spencer6e56b182010-10-20 23:40:27 +0000530
Chris Lattner010496c2010-10-05 06:22:35 +0000531def LOCK_ADD8mi : Ii8<0x80, MRM0m, (outs), (ins i8mem :$dst, i8imm :$src2),
532 "lock\n\t"
533 "add{b}\t{$src2, $dst|$dst, $src2}", []>, LOCK;
534def LOCK_ADD16mi : Ii16<0x81, MRM0m, (outs), (ins i16mem:$dst, i16imm:$src2),
535 "lock\n\t"
536 "add{w}\t{$src2, $dst|$dst, $src2}", []>, LOCK;
537def LOCK_ADD32mi : Ii32<0x81, MRM0m, (outs), (ins i32mem:$dst, i32imm:$src2),
538 "lock\n\t"
539 "add{l}\t{$src2, $dst|$dst, $src2}", []>, LOCK;
540def LOCK_ADD64mi32 : RIi32<0x81, MRM0m, (outs),
541 (ins i64mem:$dst, i64i32imm :$src2),
542 "lock\n\t"
543 "add{q}\t{$src2, $dst|$dst, $src2}", []>, LOCK;
544
545def LOCK_ADD16mi8 : Ii8<0x83, MRM0m, (outs), (ins i16mem:$dst, i16i8imm :$src2),
546 "lock\n\t"
547 "add{w}\t{$src2, $dst|$dst, $src2}", []>, OpSize, LOCK;
548def LOCK_ADD32mi8 : Ii8<0x83, MRM0m, (outs), (ins i32mem:$dst, i32i8imm :$src2),
549 "lock\n\t"
550 "add{l}\t{$src2, $dst|$dst, $src2}", []>, LOCK;
551def LOCK_ADD64mi8 : RIi8<0x83, MRM0m, (outs),
552 (ins i64mem:$dst, i64i8imm :$src2),
553 "lock\n\t"
554 "add{q}\t{$src2, $dst|$dst, $src2}", []>, LOCK;
555
556def LOCK_SUB8mr : I<0x28, MRMDestMem, (outs), (ins i8mem :$dst, GR8 :$src2),
557 "lock\n\t"
558 "sub{b}\t{$src2, $dst|$dst, $src2}", []>, LOCK;
559def LOCK_SUB16mr : I<0x29, MRMDestMem, (outs), (ins i16mem:$dst, GR16:$src2),
560 "lock\n\t"
561 "sub{w}\t{$src2, $dst|$dst, $src2}", []>, OpSize, LOCK;
Michael J. Spencer6e56b182010-10-20 23:40:27 +0000562def LOCK_SUB32mr : I<0x29, MRMDestMem, (outs), (ins i32mem:$dst, GR32:$src2),
Chris Lattner010496c2010-10-05 06:22:35 +0000563 "lock\n\t"
564 "sub{l}\t{$src2, $dst|$dst, $src2}", []>, LOCK;
Michael J. Spencer6e56b182010-10-20 23:40:27 +0000565def LOCK_SUB64mr : RI<0x29, MRMDestMem, (outs), (ins i64mem:$dst, GR64:$src2),
Chris Lattner010496c2010-10-05 06:22:35 +0000566 "lock\n\t"
567 "sub{q}\t{$src2, $dst|$dst, $src2}", []>, LOCK;
568
569
Michael J. Spencer6e56b182010-10-20 23:40:27 +0000570def LOCK_SUB8mi : Ii8<0x80, MRM5m, (outs), (ins i8mem :$dst, i8imm:$src2),
Chris Lattner010496c2010-10-05 06:22:35 +0000571 "lock\n\t"
572 "sub{b}\t{$src2, $dst|$dst, $src2}", []>, LOCK;
Michael J. Spencer6e56b182010-10-20 23:40:27 +0000573def LOCK_SUB16mi : Ii16<0x81, MRM5m, (outs), (ins i16mem:$dst, i16imm:$src2),
Chris Lattner010496c2010-10-05 06:22:35 +0000574 "lock\n\t"
575 "sub{w}\t{$src2, $dst|$dst, $src2}", []>, OpSize, LOCK;
Michael J. Spencer6e56b182010-10-20 23:40:27 +0000576def LOCK_SUB32mi : Ii32<0x81, MRM5m, (outs), (ins i32mem:$dst, i32imm:$src2),
Chris Lattner010496c2010-10-05 06:22:35 +0000577 "lock\n\t"
578 "sub{l}\t{$src2, $dst|$dst, $src2}", []>, LOCK;
579def LOCK_SUB64mi32 : RIi32<0x81, MRM5m, (outs),
580 (ins i64mem:$dst, i64i32imm:$src2),
581 "lock\n\t"
582 "sub{q}\t{$src2, $dst|$dst, $src2}", []>, LOCK;
583
584
585def LOCK_SUB16mi8 : Ii8<0x83, MRM5m, (outs), (ins i16mem:$dst, i16i8imm :$src2),
586 "lock\n\t"
587 "sub{w}\t{$src2, $dst|$dst, $src2}", []>, OpSize, LOCK;
588def LOCK_SUB32mi8 : Ii8<0x83, MRM5m, (outs), (ins i32mem:$dst, i32i8imm :$src2),
589 "lock\n\t"
590 "sub{l}\t{$src2, $dst|$dst, $src2}", []>, LOCK;
591def LOCK_SUB64mi8 : RIi8<0x83, MRM5m, (outs),
Michael J. Spencer6e56b182010-10-20 23:40:27 +0000592 (ins i64mem:$dst, i64i8imm :$src2),
Chris Lattner010496c2010-10-05 06:22:35 +0000593 "lock\n\t"
594 "sub{q}\t{$src2, $dst|$dst, $src2}", []>, LOCK;
595
596def LOCK_INC8m : I<0xFE, MRM0m, (outs), (ins i8mem :$dst),
597 "lock\n\t"
598 "inc{b}\t$dst", []>, LOCK;
599def LOCK_INC16m : I<0xFF, MRM0m, (outs), (ins i16mem:$dst),
600 "lock\n\t"
601 "inc{w}\t$dst", []>, OpSize, LOCK;
602def LOCK_INC32m : I<0xFF, MRM0m, (outs), (ins i32mem:$dst),
603 "lock\n\t"
604 "inc{l}\t$dst", []>, LOCK;
605def LOCK_INC64m : RI<0xFF, MRM0m, (outs), (ins i64mem:$dst),
606 "lock\n\t"
607 "inc{q}\t$dst", []>, LOCK;
608
609def LOCK_DEC8m : I<0xFE, MRM1m, (outs), (ins i8mem :$dst),
610 "lock\n\t"
611 "dec{b}\t$dst", []>, LOCK;
612def LOCK_DEC16m : I<0xFF, MRM1m, (outs), (ins i16mem:$dst),
613 "lock\n\t"
614 "dec{w}\t$dst", []>, OpSize, LOCK;
615def LOCK_DEC32m : I<0xFF, MRM1m, (outs), (ins i32mem:$dst),
616 "lock\n\t"
617 "dec{l}\t$dst", []>, LOCK;
618def LOCK_DEC64m : RI<0xFF, MRM1m, (outs), (ins i64mem:$dst),
619 "lock\n\t"
620 "dec{q}\t$dst", []>, LOCK;
621}
622
623// Atomic compare and swap.
Chris Lattner4d1189f2010-11-01 00:46:16 +0000624let Defs = [EAX, EDX, EFLAGS], Uses = [EAX, EBX, ECX, EDX],
625 isCodeGenOnly = 1 in {
Chris Lattner010496c2010-10-05 06:22:35 +0000626def LCMPXCHG8B : I<0xC7, MRM1m, (outs), (ins i64mem:$ptr),
627 "lock\n\t"
628 "cmpxchg8b\t$ptr",
629 [(X86cas8 addr:$ptr)]>, TB, LOCK;
630}
Chris Lattner4d1189f2010-11-01 00:46:16 +0000631let Defs = [AL, EFLAGS], Uses = [AL], isCodeGenOnly = 1 in {
Chris Lattner010496c2010-10-05 06:22:35 +0000632def LCMPXCHG8 : I<0xB0, MRMDestMem, (outs), (ins i8mem:$ptr, GR8:$swap),
633 "lock\n\t"
634 "cmpxchg{b}\t{$swap, $ptr|$ptr, $swap}",
635 [(X86cas addr:$ptr, GR8:$swap, 1)]>, TB, LOCK;
636}
637
Chris Lattner4d1189f2010-11-01 00:46:16 +0000638let Defs = [AX, EFLAGS], Uses = [AX], isCodeGenOnly = 1 in {
Chris Lattner010496c2010-10-05 06:22:35 +0000639def LCMPXCHG16 : I<0xB1, MRMDestMem, (outs), (ins i16mem:$ptr, GR16:$swap),
640 "lock\n\t"
641 "cmpxchg{w}\t{$swap, $ptr|$ptr, $swap}",
642 [(X86cas addr:$ptr, GR16:$swap, 2)]>, TB, OpSize, LOCK;
643}
644
Chris Lattner4d1189f2010-11-01 00:46:16 +0000645let Defs = [EAX, EFLAGS], Uses = [EAX], isCodeGenOnly = 1 in {
Chris Lattner010496c2010-10-05 06:22:35 +0000646def LCMPXCHG32 : I<0xB1, MRMDestMem, (outs), (ins i32mem:$ptr, GR32:$swap),
647 "lock\n\t"
648 "cmpxchg{l}\t{$swap, $ptr|$ptr, $swap}",
649 [(X86cas addr:$ptr, GR32:$swap, 4)]>, TB, LOCK;
650}
651
Chris Lattner4d1189f2010-11-01 00:46:16 +0000652let Defs = [RAX, EFLAGS], Uses = [RAX], isCodeGenOnly = 1 in {
Chris Lattner010496c2010-10-05 06:22:35 +0000653def LCMPXCHG64 : RI<0xB1, MRMDestMem, (outs), (ins i64mem:$ptr, GR64:$swap),
654 "lock\n\t"
655 "cmpxchgq\t$swap,$ptr",
656 [(X86cas addr:$ptr, GR64:$swap, 8)]>, TB, LOCK;
657}
658
659// Atomic exchange and add
Chris Lattner4d1189f2010-11-01 00:46:16 +0000660let Constraints = "$val = $dst", Defs = [EFLAGS], isCodeGenOnly = 1 in {
Chris Lattner010496c2010-10-05 06:22:35 +0000661def LXADD8 : I<0xC0, MRMSrcMem, (outs GR8:$dst), (ins GR8:$val, i8mem:$ptr),
662 "lock\n\t"
663 "xadd{b}\t{$val, $ptr|$ptr, $val}",
664 [(set GR8:$dst, (atomic_load_add_8 addr:$ptr, GR8:$val))]>,
665 TB, LOCK;
666def LXADD16 : I<0xC1, MRMSrcMem, (outs GR16:$dst), (ins GR16:$val, i16mem:$ptr),
667 "lock\n\t"
668 "xadd{w}\t{$val, $ptr|$ptr, $val}",
669 [(set GR16:$dst, (atomic_load_add_16 addr:$ptr, GR16:$val))]>,
670 TB, OpSize, LOCK;
671def LXADD32 : I<0xC1, MRMSrcMem, (outs GR32:$dst), (ins GR32:$val, i32mem:$ptr),
672 "lock\n\t"
673 "xadd{l}\t{$val, $ptr|$ptr, $val}",
674 [(set GR32:$dst, (atomic_load_add_32 addr:$ptr, GR32:$val))]>,
675 TB, LOCK;
676def LXADD64 : RI<0xC1, MRMSrcMem, (outs GR64:$dst), (ins GR64:$val,i64mem:$ptr),
677 "lock\n\t"
678 "xadd\t$val, $ptr",
679 [(set GR64:$dst, (atomic_load_add_64 addr:$ptr, GR64:$val))]>,
680 TB, LOCK;
681}
682
Chris Lattner5673e1d2010-10-05 06:41:40 +0000683//===----------------------------------------------------------------------===//
684// Conditional Move Pseudo Instructions.
685//===----------------------------------------------------------------------===//
686
687
688// CMOV* - Used to implement the SSE SELECT DAG operation. Expanded after
689// instruction selection into a branch sequence.
690let Uses = [EFLAGS], usesCustomInserter = 1 in {
691 def CMOV_FR32 : I<0, Pseudo,
692 (outs FR32:$dst), (ins FR32:$t, FR32:$f, i8imm:$cond),
693 "#CMOV_FR32 PSEUDO!",
694 [(set FR32:$dst, (X86cmov FR32:$t, FR32:$f, imm:$cond,
695 EFLAGS))]>;
696 def CMOV_FR64 : I<0, Pseudo,
697 (outs FR64:$dst), (ins FR64:$t, FR64:$f, i8imm:$cond),
698 "#CMOV_FR64 PSEUDO!",
699 [(set FR64:$dst, (X86cmov FR64:$t, FR64:$f, imm:$cond,
700 EFLAGS))]>;
701 def CMOV_V4F32 : I<0, Pseudo,
702 (outs VR128:$dst), (ins VR128:$t, VR128:$f, i8imm:$cond),
703 "#CMOV_V4F32 PSEUDO!",
704 [(set VR128:$dst,
705 (v4f32 (X86cmov VR128:$t, VR128:$f, imm:$cond,
706 EFLAGS)))]>;
707 def CMOV_V2F64 : I<0, Pseudo,
708 (outs VR128:$dst), (ins VR128:$t, VR128:$f, i8imm:$cond),
709 "#CMOV_V2F64 PSEUDO!",
710 [(set VR128:$dst,
711 (v2f64 (X86cmov VR128:$t, VR128:$f, imm:$cond,
712 EFLAGS)))]>;
713 def CMOV_V2I64 : I<0, Pseudo,
714 (outs VR128:$dst), (ins VR128:$t, VR128:$f, i8imm:$cond),
715 "#CMOV_V2I64 PSEUDO!",
716 [(set VR128:$dst,
717 (v2i64 (X86cmov VR128:$t, VR128:$f, imm:$cond,
718 EFLAGS)))]>;
719}
720
Chris Lattner010496c2010-10-05 06:22:35 +0000721
722//===----------------------------------------------------------------------===//
723// DAG Pattern Matching Rules
Chris Lattner87be16a2010-10-05 06:04:14 +0000724//===----------------------------------------------------------------------===//
725
726// ConstantPool GlobalAddress, ExternalSymbol, and JumpTable
727def : Pat<(i32 (X86Wrapper tconstpool :$dst)), (MOV32ri tconstpool :$dst)>;
728def : Pat<(i32 (X86Wrapper tjumptable :$dst)), (MOV32ri tjumptable :$dst)>;
729def : Pat<(i32 (X86Wrapper tglobaltlsaddr:$dst)),(MOV32ri tglobaltlsaddr:$dst)>;
730def : Pat<(i32 (X86Wrapper tglobaladdr :$dst)), (MOV32ri tglobaladdr :$dst)>;
731def : Pat<(i32 (X86Wrapper texternalsym:$dst)), (MOV32ri texternalsym:$dst)>;
732def : Pat<(i32 (X86Wrapper tblockaddress:$dst)), (MOV32ri tblockaddress:$dst)>;
733
734def : Pat<(add GR32:$src1, (X86Wrapper tconstpool:$src2)),
735 (ADD32ri GR32:$src1, tconstpool:$src2)>;
736def : Pat<(add GR32:$src1, (X86Wrapper tjumptable:$src2)),
737 (ADD32ri GR32:$src1, tjumptable:$src2)>;
738def : Pat<(add GR32:$src1, (X86Wrapper tglobaladdr :$src2)),
739 (ADD32ri GR32:$src1, tglobaladdr:$src2)>;
740def : Pat<(add GR32:$src1, (X86Wrapper texternalsym:$src2)),
741 (ADD32ri GR32:$src1, texternalsym:$src2)>;
742def : Pat<(add GR32:$src1, (X86Wrapper tblockaddress:$src2)),
743 (ADD32ri GR32:$src1, tblockaddress:$src2)>;
744
745def : Pat<(store (i32 (X86Wrapper tglobaladdr:$src)), addr:$dst),
746 (MOV32mi addr:$dst, tglobaladdr:$src)>;
747def : Pat<(store (i32 (X86Wrapper texternalsym:$src)), addr:$dst),
748 (MOV32mi addr:$dst, texternalsym:$src)>;
749def : Pat<(store (i32 (X86Wrapper tblockaddress:$src)), addr:$dst),
750 (MOV32mi addr:$dst, tblockaddress:$src)>;
751
752
753
754// ConstantPool GlobalAddress, ExternalSymbol, and JumpTable when not in small
755// code model mode, should use 'movabs'. FIXME: This is really a hack, the
756// 'movabs' predicate should handle this sort of thing.
757def : Pat<(i64 (X86Wrapper tconstpool :$dst)),
758 (MOV64ri tconstpool :$dst)>, Requires<[FarData]>;
759def : Pat<(i64 (X86Wrapper tjumptable :$dst)),
760 (MOV64ri tjumptable :$dst)>, Requires<[FarData]>;
761def : Pat<(i64 (X86Wrapper tglobaladdr :$dst)),
762 (MOV64ri tglobaladdr :$dst)>, Requires<[FarData]>;
763def : Pat<(i64 (X86Wrapper texternalsym:$dst)),
764 (MOV64ri texternalsym:$dst)>, Requires<[FarData]>;
765def : Pat<(i64 (X86Wrapper tblockaddress:$dst)),
766 (MOV64ri tblockaddress:$dst)>, Requires<[FarData]>;
767
768// In static codegen with small code model, we can get the address of a label
769// into a register with 'movl'. FIXME: This is a hack, the 'imm' predicate of
770// the MOV64ri64i32 should accept these.
771def : Pat<(i64 (X86Wrapper tconstpool :$dst)),
772 (MOV64ri64i32 tconstpool :$dst)>, Requires<[SmallCode]>;
773def : Pat<(i64 (X86Wrapper tjumptable :$dst)),
774 (MOV64ri64i32 tjumptable :$dst)>, Requires<[SmallCode]>;
775def : Pat<(i64 (X86Wrapper tglobaladdr :$dst)),
776 (MOV64ri64i32 tglobaladdr :$dst)>, Requires<[SmallCode]>;
777def : Pat<(i64 (X86Wrapper texternalsym:$dst)),
778 (MOV64ri64i32 texternalsym:$dst)>, Requires<[SmallCode]>;
779def : Pat<(i64 (X86Wrapper tblockaddress:$dst)),
780 (MOV64ri64i32 tblockaddress:$dst)>, Requires<[SmallCode]>;
781
782// In kernel code model, we can get the address of a label
783// into a register with 'movq'. FIXME: This is a hack, the 'imm' predicate of
784// the MOV64ri32 should accept these.
785def : Pat<(i64 (X86Wrapper tconstpool :$dst)),
786 (MOV64ri32 tconstpool :$dst)>, Requires<[KernelCode]>;
787def : Pat<(i64 (X86Wrapper tjumptable :$dst)),
788 (MOV64ri32 tjumptable :$dst)>, Requires<[KernelCode]>;
789def : Pat<(i64 (X86Wrapper tglobaladdr :$dst)),
790 (MOV64ri32 tglobaladdr :$dst)>, Requires<[KernelCode]>;
791def : Pat<(i64 (X86Wrapper texternalsym:$dst)),
792 (MOV64ri32 texternalsym:$dst)>, Requires<[KernelCode]>;
793def : Pat<(i64 (X86Wrapper tblockaddress:$dst)),
794 (MOV64ri32 tblockaddress:$dst)>, Requires<[KernelCode]>;
795
796// If we have small model and -static mode, it is safe to store global addresses
797// directly as immediates. FIXME: This is really a hack, the 'imm' predicate
798// for MOV64mi32 should handle this sort of thing.
799def : Pat<(store (i64 (X86Wrapper tconstpool:$src)), addr:$dst),
800 (MOV64mi32 addr:$dst, tconstpool:$src)>,
801 Requires<[NearData, IsStatic]>;
802def : Pat<(store (i64 (X86Wrapper tjumptable:$src)), addr:$dst),
803 (MOV64mi32 addr:$dst, tjumptable:$src)>,
804 Requires<[NearData, IsStatic]>;
805def : Pat<(store (i64 (X86Wrapper tglobaladdr:$src)), addr:$dst),
806 (MOV64mi32 addr:$dst, tglobaladdr:$src)>,
807 Requires<[NearData, IsStatic]>;
808def : Pat<(store (i64 (X86Wrapper texternalsym:$src)), addr:$dst),
809 (MOV64mi32 addr:$dst, texternalsym:$src)>,
810 Requires<[NearData, IsStatic]>;
811def : Pat<(store (i64 (X86Wrapper tblockaddress:$src)), addr:$dst),
812 (MOV64mi32 addr:$dst, tblockaddress:$src)>,
813 Requires<[NearData, IsStatic]>;
814
815
816
817// Calls
818
819// tls has some funny stuff here...
820// This corresponds to movabs $foo@tpoff, %rax
821def : Pat<(i64 (X86Wrapper tglobaltlsaddr :$dst)),
822 (MOV64ri tglobaltlsaddr :$dst)>;
823// This corresponds to add $foo@tpoff, %rax
824def : Pat<(add GR64:$src1, (X86Wrapper tglobaltlsaddr :$dst)),
825 (ADD64ri32 GR64:$src1, tglobaltlsaddr :$dst)>;
826// This corresponds to mov foo@tpoff(%rbx), %eax
827def : Pat<(load (i64 (X86Wrapper tglobaltlsaddr :$dst))),
828 (MOV64rm tglobaltlsaddr :$dst)>;
829
830
831// Direct PC relative function call for small code model. 32-bit displacement
832// sign extended to 64-bit.
833def : Pat<(X86call (i64 tglobaladdr:$dst)),
834 (CALL64pcrel32 tglobaladdr:$dst)>, Requires<[NotWin64]>;
835def : Pat<(X86call (i64 texternalsym:$dst)),
836 (CALL64pcrel32 texternalsym:$dst)>, Requires<[NotWin64]>;
837
838def : Pat<(X86call (i64 tglobaladdr:$dst)),
839 (WINCALL64pcrel32 tglobaladdr:$dst)>, Requires<[IsWin64]>;
840def : Pat<(X86call (i64 texternalsym:$dst)),
841 (WINCALL64pcrel32 texternalsym:$dst)>, Requires<[IsWin64]>;
842
843// tailcall stuff
844def : Pat<(X86tcret GR32_TC:$dst, imm:$off),
845 (TCRETURNri GR32_TC:$dst, imm:$off)>,
846 Requires<[In32BitMode]>;
847
848// FIXME: This is disabled for 32-bit PIC mode because the global base
Michael J. Spencer6e56b182010-10-20 23:40:27 +0000849// register which is part of the address mode may be assigned a
Chris Lattner87be16a2010-10-05 06:04:14 +0000850// callee-saved register.
851def : Pat<(X86tcret (load addr:$dst), imm:$off),
852 (TCRETURNmi addr:$dst, imm:$off)>,
853 Requires<[In32BitMode, IsNotPIC]>;
854
855def : Pat<(X86tcret (i32 tglobaladdr:$dst), imm:$off),
856 (TCRETURNdi texternalsym:$dst, imm:$off)>,
857 Requires<[In32BitMode]>;
858
859def : Pat<(X86tcret (i32 texternalsym:$dst), imm:$off),
860 (TCRETURNdi texternalsym:$dst, imm:$off)>,
861 Requires<[In32BitMode]>;
862
863def : Pat<(X86tcret GR64_TC:$dst, imm:$off),
864 (TCRETURNri64 GR64_TC:$dst, imm:$off)>,
865 Requires<[In64BitMode]>;
866
867def : Pat<(X86tcret (load addr:$dst), imm:$off),
868 (TCRETURNmi64 addr:$dst, imm:$off)>,
869 Requires<[In64BitMode]>;
870
871def : Pat<(X86tcret (i64 tglobaladdr:$dst), imm:$off),
872 (TCRETURNdi64 tglobaladdr:$dst, imm:$off)>,
873 Requires<[In64BitMode]>;
874
875def : Pat<(X86tcret (i64 texternalsym:$dst), imm:$off),
876 (TCRETURNdi64 texternalsym:$dst, imm:$off)>,
877 Requires<[In64BitMode]>;
878
879// Normal calls, with various flavors of addresses.
880def : Pat<(X86call (i32 tglobaladdr:$dst)),
881 (CALLpcrel32 tglobaladdr:$dst)>;
882def : Pat<(X86call (i32 texternalsym:$dst)),
883 (CALLpcrel32 texternalsym:$dst)>;
884def : Pat<(X86call (i32 imm:$dst)),
885 (CALLpcrel32 imm:$dst)>, Requires<[CallImmAddr]>;
886
887// X86 specific add which produces a flag.
888def : Pat<(addc GR32:$src1, GR32:$src2),
889 (ADD32rr GR32:$src1, GR32:$src2)>;
890def : Pat<(addc GR32:$src1, (load addr:$src2)),
891 (ADD32rm GR32:$src1, addr:$src2)>;
892def : Pat<(addc GR32:$src1, imm:$src2),
893 (ADD32ri GR32:$src1, imm:$src2)>;
894def : Pat<(addc GR32:$src1, i32immSExt8:$src2),
895 (ADD32ri8 GR32:$src1, i32immSExt8:$src2)>;
896
897def : Pat<(addc GR64:$src1, GR64:$src2),
898 (ADD64rr GR64:$src1, GR64:$src2)>;
899def : Pat<(addc GR64:$src1, (load addr:$src2)),
900 (ADD64rm GR64:$src1, addr:$src2)>;
901def : Pat<(addc GR64:$src1, i64immSExt8:$src2),
902 (ADD64ri8 GR64:$src1, i64immSExt8:$src2)>;
903def : Pat<(addc GR64:$src1, i64immSExt32:$src2),
904 (ADD64ri32 GR64:$src1, imm:$src2)>;
905
906def : Pat<(subc GR32:$src1, GR32:$src2),
907 (SUB32rr GR32:$src1, GR32:$src2)>;
908def : Pat<(subc GR32:$src1, (load addr:$src2)),
909 (SUB32rm GR32:$src1, addr:$src2)>;
910def : Pat<(subc GR32:$src1, imm:$src2),
911 (SUB32ri GR32:$src1, imm:$src2)>;
912def : Pat<(subc GR32:$src1, i32immSExt8:$src2),
913 (SUB32ri8 GR32:$src1, i32immSExt8:$src2)>;
914
915def : Pat<(subc GR64:$src1, GR64:$src2),
916 (SUB64rr GR64:$src1, GR64:$src2)>;
917def : Pat<(subc GR64:$src1, (load addr:$src2)),
918 (SUB64rm GR64:$src1, addr:$src2)>;
919def : Pat<(subc GR64:$src1, i64immSExt8:$src2),
920 (SUB64ri8 GR64:$src1, i64immSExt8:$src2)>;
921def : Pat<(subc GR64:$src1, imm:$src2),
922 (SUB64ri32 GR64:$src1, i64immSExt32:$src2)>;
923
924// Comparisons.
925
926// TEST R,R is smaller than CMP R,0
927def : Pat<(X86cmp GR8:$src1, 0),
928 (TEST8rr GR8:$src1, GR8:$src1)>;
929def : Pat<(X86cmp GR16:$src1, 0),
930 (TEST16rr GR16:$src1, GR16:$src1)>;
931def : Pat<(X86cmp GR32:$src1, 0),
932 (TEST32rr GR32:$src1, GR32:$src1)>;
933def : Pat<(X86cmp GR64:$src1, 0),
934 (TEST64rr GR64:$src1, GR64:$src1)>;
935
936// Conditional moves with folded loads with operands swapped and conditions
937// inverted.
Chris Lattner286997c2010-10-05 22:42:54 +0000938multiclass CMOVmr<PatLeaf InvertedCond, Instruction Inst16, Instruction Inst32,
939 Instruction Inst64> {
940 def : Pat<(X86cmov (loadi16 addr:$src1), GR16:$src2, InvertedCond, EFLAGS),
941 (Inst16 GR16:$src2, addr:$src1)>;
942 def : Pat<(X86cmov (loadi32 addr:$src1), GR32:$src2, InvertedCond, EFLAGS),
943 (Inst32 GR32:$src2, addr:$src1)>;
944 def : Pat<(X86cmov (loadi64 addr:$src1), GR64:$src2, InvertedCond, EFLAGS),
945 (Inst64 GR64:$src2, addr:$src1)>;
946}
Chris Lattner87be16a2010-10-05 06:04:14 +0000947
Chris Lattnerdf72eae2010-10-05 22:51:56 +0000948defm : CMOVmr<X86_COND_B , CMOVAE16rm, CMOVAE32rm, CMOVAE64rm>;
949defm : CMOVmr<X86_COND_AE, CMOVB16rm , CMOVB32rm , CMOVB64rm>;
950defm : CMOVmr<X86_COND_E , CMOVNE16rm, CMOVNE32rm, CMOVNE64rm>;
951defm : CMOVmr<X86_COND_NE, CMOVE16rm , CMOVE32rm , CMOVE64rm>;
952defm : CMOVmr<X86_COND_BE, CMOVA16rm , CMOVA32rm , CMOVA64rm>;
Chris Lattner25cbf502010-10-05 23:00:14 +0000953defm : CMOVmr<X86_COND_A , CMOVBE16rm, CMOVBE32rm, CMOVBE64rm>;
Chris Lattnerdf72eae2010-10-05 22:51:56 +0000954defm : CMOVmr<X86_COND_L , CMOVGE16rm, CMOVGE32rm, CMOVGE64rm>;
955defm : CMOVmr<X86_COND_GE, CMOVL16rm , CMOVL32rm , CMOVL64rm>;
956defm : CMOVmr<X86_COND_LE, CMOVG16rm , CMOVG32rm , CMOVG64rm>;
957defm : CMOVmr<X86_COND_G , CMOVLE16rm, CMOVLE32rm, CMOVLE64rm>;
958defm : CMOVmr<X86_COND_P , CMOVNP16rm, CMOVNP32rm, CMOVNP64rm>;
959defm : CMOVmr<X86_COND_NP, CMOVP16rm , CMOVP32rm , CMOVP64rm>;
960defm : CMOVmr<X86_COND_S , CMOVNS16rm, CMOVNS32rm, CMOVNS64rm>;
961defm : CMOVmr<X86_COND_NS, CMOVS16rm , CMOVS32rm , CMOVS64rm>;
962defm : CMOVmr<X86_COND_O , CMOVNO16rm, CMOVNO32rm, CMOVNO64rm>;
963defm : CMOVmr<X86_COND_NO, CMOVO16rm , CMOVO32rm , CMOVO64rm>;
Chris Lattner87be16a2010-10-05 06:04:14 +0000964
965// zextload bool -> zextload byte
966def : Pat<(zextloadi8i1 addr:$src), (MOV8rm addr:$src)>;
967def : Pat<(zextloadi16i1 addr:$src), (MOVZX16rm8 addr:$src)>;
968def : Pat<(zextloadi32i1 addr:$src), (MOVZX32rm8 addr:$src)>;
969def : Pat<(zextloadi64i1 addr:$src), (MOVZX64rm8 addr:$src)>;
970
971// extload bool -> extload byte
Michael J. Spencer6e56b182010-10-20 23:40:27 +0000972// When extloading from 16-bit and smaller memory locations into 64-bit
973// registers, use zero-extending loads so that the entire 64-bit register is
Chris Lattner87be16a2010-10-05 06:04:14 +0000974// defined, avoiding partial-register updates.
975
976def : Pat<(extloadi8i1 addr:$src), (MOV8rm addr:$src)>;
977def : Pat<(extloadi16i1 addr:$src), (MOVZX16rm8 addr:$src)>;
978def : Pat<(extloadi32i1 addr:$src), (MOVZX32rm8 addr:$src)>;
979def : Pat<(extloadi16i8 addr:$src), (MOVZX16rm8 addr:$src)>;
980def : Pat<(extloadi32i8 addr:$src), (MOVZX32rm8 addr:$src)>;
981def : Pat<(extloadi32i16 addr:$src), (MOVZX32rm16 addr:$src)>;
982
983def : Pat<(extloadi64i1 addr:$src), (MOVZX64rm8 addr:$src)>;
984def : Pat<(extloadi64i8 addr:$src), (MOVZX64rm8 addr:$src)>;
985def : Pat<(extloadi64i16 addr:$src), (MOVZX64rm16 addr:$src)>;
986// For other extloads, use subregs, since the high contents of the register are
987// defined after an extload.
988def : Pat<(extloadi64i32 addr:$src),
989 (SUBREG_TO_REG (i64 0), (MOV32rm addr:$src),
990 sub_32bit)>;
991
992// anyext. Define these to do an explicit zero-extend to
993// avoid partial-register updates.
994def : Pat<(i16 (anyext GR8 :$src)), (MOVZX16rr8 GR8 :$src)>;
995def : Pat<(i32 (anyext GR8 :$src)), (MOVZX32rr8 GR8 :$src)>;
996
997// Except for i16 -> i32 since isel expect i16 ops to be promoted to i32.
998def : Pat<(i32 (anyext GR16:$src)),
999 (INSERT_SUBREG (i32 (IMPLICIT_DEF)), GR16:$src, sub_16bit)>;
1000
1001def : Pat<(i64 (anyext GR8 :$src)), (MOVZX64rr8 GR8 :$src)>;
1002def : Pat<(i64 (anyext GR16:$src)), (MOVZX64rr16 GR16 :$src)>;
1003def : Pat<(i64 (anyext GR32:$src)),
1004 (SUBREG_TO_REG (i64 0), GR32:$src, sub_32bit)>;
1005
Chris Lattnerd8cc2722010-10-05 06:47:35 +00001006
1007// Any instruction that defines a 32-bit result leaves the high half of the
1008// register. Truncate can be lowered to EXTRACT_SUBREG. CopyFromReg may
1009// be copying from a truncate. And x86's cmov doesn't do anything if the
1010// condition is false. But any other 32-bit operation will zero-extend
1011// up to 64 bits.
1012def def32 : PatLeaf<(i32 GR32:$src), [{
1013 return N->getOpcode() != ISD::TRUNCATE &&
1014 N->getOpcode() != TargetOpcode::EXTRACT_SUBREG &&
1015 N->getOpcode() != ISD::CopyFromReg &&
1016 N->getOpcode() != X86ISD::CMOV;
1017}]>;
1018
1019// In the case of a 32-bit def that is known to implicitly zero-extend,
1020// we can use a SUBREG_TO_REG.
1021def : Pat<(i64 (zext def32:$src)),
1022 (SUBREG_TO_REG (i64 0), GR32:$src, sub_32bit)>;
1023
Chris Lattner87be16a2010-10-05 06:04:14 +00001024//===----------------------------------------------------------------------===//
Chris Lattner99ae6652010-10-08 03:54:52 +00001025// Pattern match OR as ADD
1026//===----------------------------------------------------------------------===//
1027
1028// If safe, we prefer to pattern match OR as ADD at isel time. ADD can be
1029// 3-addressified into an LEA instruction to avoid copies. However, we also
1030// want to finally emit these instructions as an or at the end of the code
1031// generator to make the generated code easier to read. To do this, we select
1032// into "disjoint bits" pseudo ops.
1033
1034// Treat an 'or' node is as an 'add' if the or'ed bits are known to be zero.
1035def or_is_add : PatFrag<(ops node:$lhs, node:$rhs), (or node:$lhs, node:$rhs),[{
1036 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N->getOperand(1)))
1037 return CurDAG->MaskedValueIsZero(N->getOperand(0), CN->getAPIntValue());
1038
1039 unsigned BitWidth = N->getValueType(0).getScalarType().getSizeInBits();
1040 APInt Mask = APInt::getAllOnesValue(BitWidth);
1041 APInt KnownZero0, KnownOne0;
1042 CurDAG->ComputeMaskedBits(N->getOperand(0), Mask, KnownZero0, KnownOne0, 0);
1043 APInt KnownZero1, KnownOne1;
1044 CurDAG->ComputeMaskedBits(N->getOperand(1), Mask, KnownZero1, KnownOne1, 0);
1045 return (~KnownZero0 & ~KnownZero1) == 0;
1046}]>;
1047
1048
1049// (or x1, x2) -> (add x1, x2) if two operands are known not to share bits.
1050let AddedComplexity = 5 in { // Try this before the selecting to OR
1051
Evan Chengf735f2d2010-12-15 22:57:36 +00001052let isConvertibleToThreeAddress = 1,
Chris Lattner99ae6652010-10-08 03:54:52 +00001053 Constraints = "$src1 = $dst", Defs = [EFLAGS] in {
Evan Chengf735f2d2010-12-15 22:57:36 +00001054let isCommutable = 1 in {
Chris Lattner99ae6652010-10-08 03:54:52 +00001055def ADD16rr_DB : I<0, Pseudo, (outs GR16:$dst), (ins GR16:$src1, GR16:$src2),
1056 "", // orw/addw REG, REG
1057 [(set GR16:$dst, (or_is_add GR16:$src1, GR16:$src2))]>;
1058def ADD32rr_DB : I<0, Pseudo, (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
1059 "", // orl/addl REG, REG
1060 [(set GR32:$dst, (or_is_add GR32:$src1, GR32:$src2))]>;
1061def ADD64rr_DB : I<0, Pseudo, (outs GR64:$dst), (ins GR64:$src1, GR64:$src2),
1062 "", // orq/addq REG, REG
1063 [(set GR64:$dst, (or_is_add GR64:$src1, GR64:$src2))]>;
Evan Chengf735f2d2010-12-15 22:57:36 +00001064} // isCommutable
Rafael Espindola6d862802010-10-13 17:14:25 +00001065
1066// NOTE: These are order specific, we want the ri8 forms to be listed
1067// first so that they are slightly preferred to the ri forms.
1068
Chris Lattner15df55d2010-10-08 03:57:25 +00001069def ADD16ri8_DB : I<0, Pseudo,
1070 (outs GR16:$dst), (ins GR16:$src1, i16i8imm:$src2),
1071 "", // orw/addw REG, imm8
1072 [(set GR16:$dst,(or_is_add GR16:$src1,i16immSExt8:$src2))]>;
Rafael Espindola6d862802010-10-13 17:14:25 +00001073def ADD16ri_DB : I<0, Pseudo, (outs GR16:$dst), (ins GR16:$src1, i16imm:$src2),
1074 "", // orw/addw REG, imm
1075 [(set GR16:$dst, (or_is_add GR16:$src1, imm:$src2))]>;
1076
Chris Lattner15df55d2010-10-08 03:57:25 +00001077def ADD32ri8_DB : I<0, Pseudo,
1078 (outs GR32:$dst), (ins GR32:$src1, i32i8imm:$src2),
1079 "", // orl/addl REG, imm8
1080 [(set GR32:$dst,(or_is_add GR32:$src1,i32immSExt8:$src2))]>;
Rafael Espindola6d862802010-10-13 17:14:25 +00001081def ADD32ri_DB : I<0, Pseudo, (outs GR32:$dst), (ins GR32:$src1, i32imm:$src2),
1082 "", // orl/addl REG, imm
1083 [(set GR32:$dst, (or_is_add GR32:$src1, imm:$src2))]>;
1084
1085
Chris Lattner15df55d2010-10-08 03:57:25 +00001086def ADD64ri8_DB : I<0, Pseudo,
1087 (outs GR64:$dst), (ins GR64:$src1, i64i8imm:$src2),
1088 "", // orq/addq REG, imm8
1089 [(set GR64:$dst, (or_is_add GR64:$src1,
1090 i64immSExt8:$src2))]>;
Rafael Espindola6d862802010-10-13 17:14:25 +00001091def ADD64ri32_DB : I<0, Pseudo,
1092 (outs GR64:$dst), (ins GR64:$src1, i64i32imm:$src2),
1093 "", // orq/addq REG, imm
1094 [(set GR64:$dst, (or_is_add GR64:$src1,
1095 i64immSExt32:$src2))]>;
Chris Lattner99ae6652010-10-08 03:54:52 +00001096}
Chris Lattner99ae6652010-10-08 03:54:52 +00001097} // AddedComplexity
1098
1099
1100//===----------------------------------------------------------------------===//
Chris Lattner87be16a2010-10-05 06:04:14 +00001101// Some peepholes
1102//===----------------------------------------------------------------------===//
1103
1104// Odd encoding trick: -128 fits into an 8-bit immediate field while
1105// +128 doesn't, so in this special case use a sub instead of an add.
1106def : Pat<(add GR16:$src1, 128),
1107 (SUB16ri8 GR16:$src1, -128)>;
1108def : Pat<(store (add (loadi16 addr:$dst), 128), addr:$dst),
1109 (SUB16mi8 addr:$dst, -128)>;
1110
1111def : Pat<(add GR32:$src1, 128),
1112 (SUB32ri8 GR32:$src1, -128)>;
1113def : Pat<(store (add (loadi32 addr:$dst), 128), addr:$dst),
1114 (SUB32mi8 addr:$dst, -128)>;
1115
1116def : Pat<(add GR64:$src1, 128),
1117 (SUB64ri8 GR64:$src1, -128)>;
1118def : Pat<(store (add (loadi64 addr:$dst), 128), addr:$dst),
1119 (SUB64mi8 addr:$dst, -128)>;
1120
1121// The same trick applies for 32-bit immediate fields in 64-bit
1122// instructions.
1123def : Pat<(add GR64:$src1, 0x0000000080000000),
1124 (SUB64ri32 GR64:$src1, 0xffffffff80000000)>;
1125def : Pat<(store (add (loadi64 addr:$dst), 0x00000000800000000), addr:$dst),
1126 (SUB64mi32 addr:$dst, 0xffffffff80000000)>;
1127
Rafael Espindoladba81cf2010-10-13 13:31:20 +00001128// To avoid needing to materialize an immediate in a register, use a 32-bit and
1129// with implicit zero-extension instead of a 64-bit and if the immediate has at
1130// least 32 bits of leading zeros. If in addition the last 32 bits can be
1131// represented with a sign extension of a 8 bit constant, use that.
1132
1133def : Pat<(and GR64:$src, i64immZExt32SExt8:$imm),
1134 (SUBREG_TO_REG
1135 (i64 0),
1136 (AND32ri8
1137 (EXTRACT_SUBREG GR64:$src, sub_32bit),
1138 (i32 (GetLo8XForm imm:$imm))),
1139 sub_32bit)>;
1140
Chris Lattner87be16a2010-10-05 06:04:14 +00001141def : Pat<(and GR64:$src, i64immZExt32:$imm),
1142 (SUBREG_TO_REG
1143 (i64 0),
1144 (AND32ri
1145 (EXTRACT_SUBREG GR64:$src, sub_32bit),
1146 (i32 (GetLo32XForm imm:$imm))),
1147 sub_32bit)>;
1148
1149
1150// r & (2^16-1) ==> movz
1151def : Pat<(and GR32:$src1, 0xffff),
1152 (MOVZX32rr16 (EXTRACT_SUBREG GR32:$src1, sub_16bit))>;
1153// r & (2^8-1) ==> movz
1154def : Pat<(and GR32:$src1, 0xff),
Michael J. Spencer6e56b182010-10-20 23:40:27 +00001155 (MOVZX32rr8 (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS GR32:$src1,
Chris Lattner87be16a2010-10-05 06:04:14 +00001156 GR32_ABCD)),
1157 sub_8bit))>,
1158 Requires<[In32BitMode]>;
1159// r & (2^8-1) ==> movz
1160def : Pat<(and GR16:$src1, 0xff),
Michael J. Spencer6e56b182010-10-20 23:40:27 +00001161 (MOVZX16rr8 (EXTRACT_SUBREG (i16 (COPY_TO_REGCLASS GR16:$src1,
Chris Lattner87be16a2010-10-05 06:04:14 +00001162 GR16_ABCD)),
1163 sub_8bit))>,
1164 Requires<[In32BitMode]>;
1165
1166// r & (2^32-1) ==> movz
1167def : Pat<(and GR64:$src, 0x00000000FFFFFFFF),
1168 (MOVZX64rr32 (EXTRACT_SUBREG GR64:$src, sub_32bit))>;
1169// r & (2^16-1) ==> movz
1170def : Pat<(and GR64:$src, 0xffff),
1171 (MOVZX64rr16 (i16 (EXTRACT_SUBREG GR64:$src, sub_16bit)))>;
1172// r & (2^8-1) ==> movz
1173def : Pat<(and GR64:$src, 0xff),
1174 (MOVZX64rr8 (i8 (EXTRACT_SUBREG GR64:$src, sub_8bit)))>;
1175// r & (2^8-1) ==> movz
1176def : Pat<(and GR32:$src1, 0xff),
1177 (MOVZX32rr8 (EXTRACT_SUBREG GR32:$src1, sub_8bit))>,
1178 Requires<[In64BitMode]>;
1179// r & (2^8-1) ==> movz
1180def : Pat<(and GR16:$src1, 0xff),
1181 (MOVZX16rr8 (i8 (EXTRACT_SUBREG GR16:$src1, sub_8bit)))>,
1182 Requires<[In64BitMode]>;
1183
1184
1185// sext_inreg patterns
1186def : Pat<(sext_inreg GR32:$src, i16),
1187 (MOVSX32rr16 (EXTRACT_SUBREG GR32:$src, sub_16bit))>;
1188def : Pat<(sext_inreg GR32:$src, i8),
Michael J. Spencer6e56b182010-10-20 23:40:27 +00001189 (MOVSX32rr8 (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS GR32:$src,
Chris Lattner87be16a2010-10-05 06:04:14 +00001190 GR32_ABCD)),
1191 sub_8bit))>,
1192 Requires<[In32BitMode]>;
1193def : Pat<(sext_inreg GR16:$src, i8),
Michael J. Spencer6e56b182010-10-20 23:40:27 +00001194 (MOVSX16rr8 (EXTRACT_SUBREG (i16 (COPY_TO_REGCLASS GR16:$src,
Chris Lattner87be16a2010-10-05 06:04:14 +00001195 GR16_ABCD)),
1196 sub_8bit))>,
1197 Requires<[In32BitMode]>;
1198
1199def : Pat<(sext_inreg GR64:$src, i32),
1200 (MOVSX64rr32 (EXTRACT_SUBREG GR64:$src, sub_32bit))>;
1201def : Pat<(sext_inreg GR64:$src, i16),
1202 (MOVSX64rr16 (EXTRACT_SUBREG GR64:$src, sub_16bit))>;
1203def : Pat<(sext_inreg GR64:$src, i8),
1204 (MOVSX64rr8 (EXTRACT_SUBREG GR64:$src, sub_8bit))>;
1205def : Pat<(sext_inreg GR32:$src, i8),
1206 (MOVSX32rr8 (EXTRACT_SUBREG GR32:$src, sub_8bit))>,
1207 Requires<[In64BitMode]>;
1208def : Pat<(sext_inreg GR16:$src, i8),
1209 (MOVSX16rr8 (i8 (EXTRACT_SUBREG GR16:$src, sub_8bit)))>,
1210 Requires<[In64BitMode]>;
1211
1212
1213// trunc patterns
1214def : Pat<(i16 (trunc GR32:$src)),
1215 (EXTRACT_SUBREG GR32:$src, sub_16bit)>;
1216def : Pat<(i8 (trunc GR32:$src)),
1217 (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS GR32:$src, GR32_ABCD)),
1218 sub_8bit)>,
1219 Requires<[In32BitMode]>;
1220def : Pat<(i8 (trunc GR16:$src)),
1221 (EXTRACT_SUBREG (i16 (COPY_TO_REGCLASS GR16:$src, GR16_ABCD)),
1222 sub_8bit)>,
1223 Requires<[In32BitMode]>;
1224def : Pat<(i32 (trunc GR64:$src)),
1225 (EXTRACT_SUBREG GR64:$src, sub_32bit)>;
1226def : Pat<(i16 (trunc GR64:$src)),
1227 (EXTRACT_SUBREG GR64:$src, sub_16bit)>;
1228def : Pat<(i8 (trunc GR64:$src)),
1229 (EXTRACT_SUBREG GR64:$src, sub_8bit)>;
1230def : Pat<(i8 (trunc GR32:$src)),
1231 (EXTRACT_SUBREG GR32:$src, sub_8bit)>,
1232 Requires<[In64BitMode]>;
1233def : Pat<(i8 (trunc GR16:$src)),
1234 (EXTRACT_SUBREG GR16:$src, sub_8bit)>,
1235 Requires<[In64BitMode]>;
1236
1237// h-register tricks
1238def : Pat<(i8 (trunc (srl_su GR16:$src, (i8 8)))),
1239 (EXTRACT_SUBREG (i16 (COPY_TO_REGCLASS GR16:$src, GR16_ABCD)),
1240 sub_8bit_hi)>,
1241 Requires<[In32BitMode]>;
1242def : Pat<(i8 (trunc (srl_su GR32:$src, (i8 8)))),
1243 (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS GR32:$src, GR32_ABCD)),
1244 sub_8bit_hi)>,
1245 Requires<[In32BitMode]>;
1246def : Pat<(srl GR16:$src, (i8 8)),
1247 (EXTRACT_SUBREG
1248 (MOVZX32rr8
1249 (EXTRACT_SUBREG (i16 (COPY_TO_REGCLASS GR16:$src, GR16_ABCD)),
1250 sub_8bit_hi)),
1251 sub_16bit)>,
1252 Requires<[In32BitMode]>;
1253def : Pat<(i32 (zext (srl_su GR16:$src, (i8 8)))),
Michael J. Spencer6e56b182010-10-20 23:40:27 +00001254 (MOVZX32rr8 (EXTRACT_SUBREG (i16 (COPY_TO_REGCLASS GR16:$src,
Chris Lattner87be16a2010-10-05 06:04:14 +00001255 GR16_ABCD)),
1256 sub_8bit_hi))>,
1257 Requires<[In32BitMode]>;
1258def : Pat<(i32 (anyext (srl_su GR16:$src, (i8 8)))),
Michael J. Spencer6e56b182010-10-20 23:40:27 +00001259 (MOVZX32rr8 (EXTRACT_SUBREG (i16 (COPY_TO_REGCLASS GR16:$src,
Chris Lattner87be16a2010-10-05 06:04:14 +00001260 GR16_ABCD)),
1261 sub_8bit_hi))>,
1262 Requires<[In32BitMode]>;
1263def : Pat<(and (srl_su GR32:$src, (i8 8)), (i32 255)),
Michael J. Spencer6e56b182010-10-20 23:40:27 +00001264 (MOVZX32rr8 (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS GR32:$src,
Chris Lattner87be16a2010-10-05 06:04:14 +00001265 GR32_ABCD)),
1266 sub_8bit_hi))>,
1267 Requires<[In32BitMode]>;
1268def : Pat<(srl (and_su GR32:$src, 0xff00), (i8 8)),
Michael J. Spencer6e56b182010-10-20 23:40:27 +00001269 (MOVZX32rr8 (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS GR32:$src,
Chris Lattner87be16a2010-10-05 06:04:14 +00001270 GR32_ABCD)),
1271 sub_8bit_hi))>,
1272 Requires<[In32BitMode]>;
Michael J. Spencer6e56b182010-10-20 23:40:27 +00001273
Chris Lattner87be16a2010-10-05 06:04:14 +00001274// h-register tricks.
1275// For now, be conservative on x86-64 and use an h-register extract only if the
1276// value is immediately zero-extended or stored, which are somewhat common
1277// cases. This uses a bunch of code to prevent a register requiring a REX prefix
1278// from being allocated in the same instruction as the h register, as there's
1279// currently no way to describe this requirement to the register allocator.
1280
1281// h-register extract and zero-extend.
1282def : Pat<(and (srl_su GR64:$src, (i8 8)), (i64 255)),
1283 (SUBREG_TO_REG
1284 (i64 0),
1285 (MOVZX32_NOREXrr8
1286 (EXTRACT_SUBREG (i64 (COPY_TO_REGCLASS GR64:$src, GR64_ABCD)),
1287 sub_8bit_hi)),
1288 sub_32bit)>;
1289def : Pat<(and (srl_su GR32:$src, (i8 8)), (i32 255)),
1290 (MOVZX32_NOREXrr8
1291 (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS GR32:$src, GR32_ABCD)),
1292 sub_8bit_hi))>,
1293 Requires<[In64BitMode]>;
1294def : Pat<(srl (and_su GR32:$src, 0xff00), (i8 8)),
Michael J. Spencer6e56b182010-10-20 23:40:27 +00001295 (MOVZX32_NOREXrr8 (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS GR32:$src,
Chris Lattner87be16a2010-10-05 06:04:14 +00001296 GR32_ABCD)),
1297 sub_8bit_hi))>,
1298 Requires<[In64BitMode]>;
1299def : Pat<(srl GR16:$src, (i8 8)),
1300 (EXTRACT_SUBREG
1301 (MOVZX32_NOREXrr8
1302 (EXTRACT_SUBREG (i16 (COPY_TO_REGCLASS GR16:$src, GR16_ABCD)),
1303 sub_8bit_hi)),
1304 sub_16bit)>,
1305 Requires<[In64BitMode]>;
1306def : Pat<(i32 (zext (srl_su GR16:$src, (i8 8)))),
1307 (MOVZX32_NOREXrr8
1308 (EXTRACT_SUBREG (i16 (COPY_TO_REGCLASS GR16:$src, GR16_ABCD)),
1309 sub_8bit_hi))>,
1310 Requires<[In64BitMode]>;
1311def : Pat<(i32 (anyext (srl_su GR16:$src, (i8 8)))),
1312 (MOVZX32_NOREXrr8
1313 (EXTRACT_SUBREG (i16 (COPY_TO_REGCLASS GR16:$src, GR16_ABCD)),
1314 sub_8bit_hi))>,
1315 Requires<[In64BitMode]>;
1316def : Pat<(i64 (zext (srl_su GR16:$src, (i8 8)))),
1317 (SUBREG_TO_REG
1318 (i64 0),
1319 (MOVZX32_NOREXrr8
1320 (EXTRACT_SUBREG (i16 (COPY_TO_REGCLASS GR16:$src, GR16_ABCD)),
1321 sub_8bit_hi)),
1322 sub_32bit)>;
1323def : Pat<(i64 (anyext (srl_su GR16:$src, (i8 8)))),
1324 (SUBREG_TO_REG
1325 (i64 0),
1326 (MOVZX32_NOREXrr8
1327 (EXTRACT_SUBREG (i16 (COPY_TO_REGCLASS GR16:$src, GR16_ABCD)),
1328 sub_8bit_hi)),
1329 sub_32bit)>;
1330
1331// h-register extract and store.
1332def : Pat<(store (i8 (trunc_su (srl_su GR64:$src, (i8 8)))), addr:$dst),
1333 (MOV8mr_NOREX
1334 addr:$dst,
1335 (EXTRACT_SUBREG (i64 (COPY_TO_REGCLASS GR64:$src, GR64_ABCD)),
1336 sub_8bit_hi))>;
1337def : Pat<(store (i8 (trunc_su (srl_su GR32:$src, (i8 8)))), addr:$dst),
1338 (MOV8mr_NOREX
1339 addr:$dst,
1340 (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS GR32:$src, GR32_ABCD)),
1341 sub_8bit_hi))>,
1342 Requires<[In64BitMode]>;
1343def : Pat<(store (i8 (trunc_su (srl_su GR16:$src, (i8 8)))), addr:$dst),
1344 (MOV8mr_NOREX
1345 addr:$dst,
1346 (EXTRACT_SUBREG (i16 (COPY_TO_REGCLASS GR16:$src, GR16_ABCD)),
1347 sub_8bit_hi))>,
1348 Requires<[In64BitMode]>;
Michael J. Spencer6e56b182010-10-20 23:40:27 +00001349
1350
Chris Lattner87be16a2010-10-05 06:04:14 +00001351// (shl x, 1) ==> (add x, x)
1352def : Pat<(shl GR8 :$src1, (i8 1)), (ADD8rr GR8 :$src1, GR8 :$src1)>;
1353def : Pat<(shl GR16:$src1, (i8 1)), (ADD16rr GR16:$src1, GR16:$src1)>;
1354def : Pat<(shl GR32:$src1, (i8 1)), (ADD32rr GR32:$src1, GR32:$src1)>;
1355def : Pat<(shl GR64:$src1, (i8 1)), (ADD64rr GR64:$src1, GR64:$src1)>;
1356
1357// (shl x (and y, 31)) ==> (shl x, y)
1358def : Pat<(shl GR8:$src1, (and CL, 31)),
1359 (SHL8rCL GR8:$src1)>;
1360def : Pat<(shl GR16:$src1, (and CL, 31)),
1361 (SHL16rCL GR16:$src1)>;
1362def : Pat<(shl GR32:$src1, (and CL, 31)),
1363 (SHL32rCL GR32:$src1)>;
1364def : Pat<(store (shl (loadi8 addr:$dst), (and CL, 31)), addr:$dst),
1365 (SHL8mCL addr:$dst)>;
1366def : Pat<(store (shl (loadi16 addr:$dst), (and CL, 31)), addr:$dst),
1367 (SHL16mCL addr:$dst)>;
1368def : Pat<(store (shl (loadi32 addr:$dst), (and CL, 31)), addr:$dst),
1369 (SHL32mCL addr:$dst)>;
1370
1371def : Pat<(srl GR8:$src1, (and CL, 31)),
1372 (SHR8rCL GR8:$src1)>;
1373def : Pat<(srl GR16:$src1, (and CL, 31)),
1374 (SHR16rCL GR16:$src1)>;
1375def : Pat<(srl GR32:$src1, (and CL, 31)),
1376 (SHR32rCL GR32:$src1)>;
1377def : Pat<(store (srl (loadi8 addr:$dst), (and CL, 31)), addr:$dst),
1378 (SHR8mCL addr:$dst)>;
1379def : Pat<(store (srl (loadi16 addr:$dst), (and CL, 31)), addr:$dst),
1380 (SHR16mCL addr:$dst)>;
1381def : Pat<(store (srl (loadi32 addr:$dst), (and CL, 31)), addr:$dst),
1382 (SHR32mCL addr:$dst)>;
1383
1384def : Pat<(sra GR8:$src1, (and CL, 31)),
1385 (SAR8rCL GR8:$src1)>;
1386def : Pat<(sra GR16:$src1, (and CL, 31)),
1387 (SAR16rCL GR16:$src1)>;
1388def : Pat<(sra GR32:$src1, (and CL, 31)),
1389 (SAR32rCL GR32:$src1)>;
1390def : Pat<(store (sra (loadi8 addr:$dst), (and CL, 31)), addr:$dst),
1391 (SAR8mCL addr:$dst)>;
1392def : Pat<(store (sra (loadi16 addr:$dst), (and CL, 31)), addr:$dst),
1393 (SAR16mCL addr:$dst)>;
1394def : Pat<(store (sra (loadi32 addr:$dst), (and CL, 31)), addr:$dst),
1395 (SAR32mCL addr:$dst)>;
1396
1397// (shl x (and y, 63)) ==> (shl x, y)
1398def : Pat<(shl GR64:$src1, (and CL, 63)),
1399 (SHL64rCL GR64:$src1)>;
1400def : Pat<(store (shl (loadi64 addr:$dst), (and CL, 63)), addr:$dst),
1401 (SHL64mCL addr:$dst)>;
1402
1403def : Pat<(srl GR64:$src1, (and CL, 63)),
1404 (SHR64rCL GR64:$src1)>;
1405def : Pat<(store (srl (loadi64 addr:$dst), (and CL, 63)), addr:$dst),
1406 (SHR64mCL addr:$dst)>;
1407
1408def : Pat<(sra GR64:$src1, (and CL, 63)),
1409 (SAR64rCL GR64:$src1)>;
1410def : Pat<(store (sra (loadi64 addr:$dst), (and CL, 63)), addr:$dst),
1411 (SAR64mCL addr:$dst)>;
1412
1413
1414// (anyext (setcc_carry)) -> (setcc_carry)
1415def : Pat<(i16 (anyext (i8 (X86setcc_c X86_COND_B, EFLAGS)))),
1416 (SETB_C16r)>;
1417def : Pat<(i32 (anyext (i8 (X86setcc_c X86_COND_B, EFLAGS)))),
1418 (SETB_C32r)>;
1419def : Pat<(i32 (anyext (i16 (X86setcc_c X86_COND_B, EFLAGS)))),
1420 (SETB_C32r)>;
1421
Chris Lattner99ae6652010-10-08 03:54:52 +00001422
1423
Chris Lattner87be16a2010-10-05 06:04:14 +00001424
1425//===----------------------------------------------------------------------===//
1426// EFLAGS-defining Patterns
1427//===----------------------------------------------------------------------===//
1428
1429// add reg, reg
1430def : Pat<(add GR8 :$src1, GR8 :$src2), (ADD8rr GR8 :$src1, GR8 :$src2)>;
1431def : Pat<(add GR16:$src1, GR16:$src2), (ADD16rr GR16:$src1, GR16:$src2)>;
1432def : Pat<(add GR32:$src1, GR32:$src2), (ADD32rr GR32:$src1, GR32:$src2)>;
1433
1434// add reg, mem
1435def : Pat<(add GR8:$src1, (loadi8 addr:$src2)),
1436 (ADD8rm GR8:$src1, addr:$src2)>;
1437def : Pat<(add GR16:$src1, (loadi16 addr:$src2)),
1438 (ADD16rm GR16:$src1, addr:$src2)>;
1439def : Pat<(add GR32:$src1, (loadi32 addr:$src2)),
1440 (ADD32rm GR32:$src1, addr:$src2)>;
1441
1442// add reg, imm
1443def : Pat<(add GR8 :$src1, imm:$src2), (ADD8ri GR8:$src1 , imm:$src2)>;
1444def : Pat<(add GR16:$src1, imm:$src2), (ADD16ri GR16:$src1, imm:$src2)>;
1445def : Pat<(add GR32:$src1, imm:$src2), (ADD32ri GR32:$src1, imm:$src2)>;
1446def : Pat<(add GR16:$src1, i16immSExt8:$src2),
1447 (ADD16ri8 GR16:$src1, i16immSExt8:$src2)>;
1448def : Pat<(add GR32:$src1, i32immSExt8:$src2),
1449 (ADD32ri8 GR32:$src1, i32immSExt8:$src2)>;
1450
1451// sub reg, reg
1452def : Pat<(sub GR8 :$src1, GR8 :$src2), (SUB8rr GR8 :$src1, GR8 :$src2)>;
1453def : Pat<(sub GR16:$src1, GR16:$src2), (SUB16rr GR16:$src1, GR16:$src2)>;
1454def : Pat<(sub GR32:$src1, GR32:$src2), (SUB32rr GR32:$src1, GR32:$src2)>;
1455
1456// sub reg, mem
1457def : Pat<(sub GR8:$src1, (loadi8 addr:$src2)),
1458 (SUB8rm GR8:$src1, addr:$src2)>;
1459def : Pat<(sub GR16:$src1, (loadi16 addr:$src2)),
1460 (SUB16rm GR16:$src1, addr:$src2)>;
1461def : Pat<(sub GR32:$src1, (loadi32 addr:$src2)),
1462 (SUB32rm GR32:$src1, addr:$src2)>;
1463
1464// sub reg, imm
1465def : Pat<(sub GR8:$src1, imm:$src2),
1466 (SUB8ri GR8:$src1, imm:$src2)>;
1467def : Pat<(sub GR16:$src1, imm:$src2),
1468 (SUB16ri GR16:$src1, imm:$src2)>;
1469def : Pat<(sub GR32:$src1, imm:$src2),
1470 (SUB32ri GR32:$src1, imm:$src2)>;
1471def : Pat<(sub GR16:$src1, i16immSExt8:$src2),
1472 (SUB16ri8 GR16:$src1, i16immSExt8:$src2)>;
1473def : Pat<(sub GR32:$src1, i32immSExt8:$src2),
1474 (SUB32ri8 GR32:$src1, i32immSExt8:$src2)>;
1475
1476// mul reg, reg
1477def : Pat<(mul GR16:$src1, GR16:$src2),
1478 (IMUL16rr GR16:$src1, GR16:$src2)>;
1479def : Pat<(mul GR32:$src1, GR32:$src2),
1480 (IMUL32rr GR32:$src1, GR32:$src2)>;
1481
1482// mul reg, mem
1483def : Pat<(mul GR16:$src1, (loadi16 addr:$src2)),
1484 (IMUL16rm GR16:$src1, addr:$src2)>;
1485def : Pat<(mul GR32:$src1, (loadi32 addr:$src2)),
1486 (IMUL32rm GR32:$src1, addr:$src2)>;
1487
1488// mul reg, imm
1489def : Pat<(mul GR16:$src1, imm:$src2),
1490 (IMUL16rri GR16:$src1, imm:$src2)>;
1491def : Pat<(mul GR32:$src1, imm:$src2),
1492 (IMUL32rri GR32:$src1, imm:$src2)>;
1493def : Pat<(mul GR16:$src1, i16immSExt8:$src2),
1494 (IMUL16rri8 GR16:$src1, i16immSExt8:$src2)>;
1495def : Pat<(mul GR32:$src1, i32immSExt8:$src2),
1496 (IMUL32rri8 GR32:$src1, i32immSExt8:$src2)>;
1497
1498// reg = mul mem, imm
1499def : Pat<(mul (loadi16 addr:$src1), imm:$src2),
1500 (IMUL16rmi addr:$src1, imm:$src2)>;
1501def : Pat<(mul (loadi32 addr:$src1), imm:$src2),
1502 (IMUL32rmi addr:$src1, imm:$src2)>;
1503def : Pat<(mul (loadi16 addr:$src1), i16immSExt8:$src2),
1504 (IMUL16rmi8 addr:$src1, i16immSExt8:$src2)>;
1505def : Pat<(mul (loadi32 addr:$src1), i32immSExt8:$src2),
1506 (IMUL32rmi8 addr:$src1, i32immSExt8:$src2)>;
1507
1508// Optimize multiply by 2 with EFLAGS result.
1509let AddedComplexity = 2 in {
1510def : Pat<(X86smul_flag GR16:$src1, 2), (ADD16rr GR16:$src1, GR16:$src1)>;
1511def : Pat<(X86smul_flag GR32:$src1, 2), (ADD32rr GR32:$src1, GR32:$src1)>;
1512}
1513
1514// Patterns for nodes that do not produce flags, for instructions that do.
1515
1516// addition
1517def : Pat<(add GR64:$src1, GR64:$src2),
1518 (ADD64rr GR64:$src1, GR64:$src2)>;
1519def : Pat<(add GR64:$src1, i64immSExt8:$src2),
1520 (ADD64ri8 GR64:$src1, i64immSExt8:$src2)>;
1521def : Pat<(add GR64:$src1, i64immSExt32:$src2),
1522 (ADD64ri32 GR64:$src1, i64immSExt32:$src2)>;
1523def : Pat<(add GR64:$src1, (loadi64 addr:$src2)),
1524 (ADD64rm GR64:$src1, addr:$src2)>;
1525
1526// subtraction
1527def : Pat<(sub GR64:$src1, GR64:$src2),
1528 (SUB64rr GR64:$src1, GR64:$src2)>;
1529def : Pat<(sub GR64:$src1, (loadi64 addr:$src2)),
1530 (SUB64rm GR64:$src1, addr:$src2)>;
1531def : Pat<(sub GR64:$src1, i64immSExt8:$src2),
1532 (SUB64ri8 GR64:$src1, i64immSExt8:$src2)>;
1533def : Pat<(sub GR64:$src1, i64immSExt32:$src2),
1534 (SUB64ri32 GR64:$src1, i64immSExt32:$src2)>;
1535
1536// Multiply
1537def : Pat<(mul GR64:$src1, GR64:$src2),
1538 (IMUL64rr GR64:$src1, GR64:$src2)>;
1539def : Pat<(mul GR64:$src1, (loadi64 addr:$src2)),
1540 (IMUL64rm GR64:$src1, addr:$src2)>;
1541def : Pat<(mul GR64:$src1, i64immSExt8:$src2),
1542 (IMUL64rri8 GR64:$src1, i64immSExt8:$src2)>;
1543def : Pat<(mul GR64:$src1, i64immSExt32:$src2),
1544 (IMUL64rri32 GR64:$src1, i64immSExt32:$src2)>;
1545def : Pat<(mul (loadi64 addr:$src1), i64immSExt8:$src2),
1546 (IMUL64rmi8 addr:$src1, i64immSExt8:$src2)>;
1547def : Pat<(mul (loadi64 addr:$src1), i64immSExt32:$src2),
1548 (IMUL64rmi32 addr:$src1, i64immSExt32:$src2)>;
1549
1550// Increment reg.
1551def : Pat<(add GR8 :$src, 1), (INC8r GR8 :$src)>;
1552def : Pat<(add GR16:$src, 1), (INC16r GR16:$src)>, Requires<[In32BitMode]>;
1553def : Pat<(add GR16:$src, 1), (INC64_16r GR16:$src)>, Requires<[In64BitMode]>;
1554def : Pat<(add GR32:$src, 1), (INC32r GR32:$src)>, Requires<[In32BitMode]>;
1555def : Pat<(add GR32:$src, 1), (INC64_32r GR32:$src)>, Requires<[In64BitMode]>;
1556def : Pat<(add GR64:$src, 1), (INC64r GR64:$src)>;
1557
1558// Decrement reg.
1559def : Pat<(add GR8 :$src, -1), (DEC8r GR8 :$src)>;
1560def : Pat<(add GR16:$src, -1), (DEC16r GR16:$src)>, Requires<[In32BitMode]>;
1561def : Pat<(add GR16:$src, -1), (DEC64_16r GR16:$src)>, Requires<[In64BitMode]>;
1562def : Pat<(add GR32:$src, -1), (DEC32r GR32:$src)>, Requires<[In32BitMode]>;
1563def : Pat<(add GR32:$src, -1), (DEC64_32r GR32:$src)>, Requires<[In64BitMode]>;
1564def : Pat<(add GR64:$src, -1), (DEC64r GR64:$src)>;
1565
1566// or reg/reg.
1567def : Pat<(or GR8 :$src1, GR8 :$src2), (OR8rr GR8 :$src1, GR8 :$src2)>;
1568def : Pat<(or GR16:$src1, GR16:$src2), (OR16rr GR16:$src1, GR16:$src2)>;
1569def : Pat<(or GR32:$src1, GR32:$src2), (OR32rr GR32:$src1, GR32:$src2)>;
1570def : Pat<(or GR64:$src1, GR64:$src2), (OR64rr GR64:$src1, GR64:$src2)>;
1571
1572// or reg/mem
1573def : Pat<(or GR8:$src1, (loadi8 addr:$src2)),
1574 (OR8rm GR8:$src1, addr:$src2)>;
1575def : Pat<(or GR16:$src1, (loadi16 addr:$src2)),
1576 (OR16rm GR16:$src1, addr:$src2)>;
1577def : Pat<(or GR32:$src1, (loadi32 addr:$src2)),
1578 (OR32rm GR32:$src1, addr:$src2)>;
1579def : Pat<(or GR64:$src1, (loadi64 addr:$src2)),
1580 (OR64rm GR64:$src1, addr:$src2)>;
1581
1582// or reg/imm
1583def : Pat<(or GR8:$src1 , imm:$src2), (OR8ri GR8 :$src1, imm:$src2)>;
1584def : Pat<(or GR16:$src1, imm:$src2), (OR16ri GR16:$src1, imm:$src2)>;
1585def : Pat<(or GR32:$src1, imm:$src2), (OR32ri GR32:$src1, imm:$src2)>;
1586def : Pat<(or GR16:$src1, i16immSExt8:$src2),
1587 (OR16ri8 GR16:$src1, i16immSExt8:$src2)>;
1588def : Pat<(or GR32:$src1, i32immSExt8:$src2),
1589 (OR32ri8 GR32:$src1, i32immSExt8:$src2)>;
1590def : Pat<(or GR64:$src1, i64immSExt8:$src2),
1591 (OR64ri8 GR64:$src1, i64immSExt8:$src2)>;
1592def : Pat<(or GR64:$src1, i64immSExt32:$src2),
1593 (OR64ri32 GR64:$src1, i64immSExt32:$src2)>;
1594
1595// xor reg/reg
1596def : Pat<(xor GR8 :$src1, GR8 :$src2), (XOR8rr GR8 :$src1, GR8 :$src2)>;
1597def : Pat<(xor GR16:$src1, GR16:$src2), (XOR16rr GR16:$src1, GR16:$src2)>;
1598def : Pat<(xor GR32:$src1, GR32:$src2), (XOR32rr GR32:$src1, GR32:$src2)>;
1599def : Pat<(xor GR64:$src1, GR64:$src2), (XOR64rr GR64:$src1, GR64:$src2)>;
1600
1601// xor reg/mem
1602def : Pat<(xor GR8:$src1, (loadi8 addr:$src2)),
1603 (XOR8rm GR8:$src1, addr:$src2)>;
1604def : Pat<(xor GR16:$src1, (loadi16 addr:$src2)),
1605 (XOR16rm GR16:$src1, addr:$src2)>;
1606def : Pat<(xor GR32:$src1, (loadi32 addr:$src2)),
1607 (XOR32rm GR32:$src1, addr:$src2)>;
1608def : Pat<(xor GR64:$src1, (loadi64 addr:$src2)),
1609 (XOR64rm GR64:$src1, addr:$src2)>;
1610
1611// xor reg/imm
1612def : Pat<(xor GR8:$src1, imm:$src2),
1613 (XOR8ri GR8:$src1, imm:$src2)>;
1614def : Pat<(xor GR16:$src1, imm:$src2),
1615 (XOR16ri GR16:$src1, imm:$src2)>;
1616def : Pat<(xor GR32:$src1, imm:$src2),
1617 (XOR32ri GR32:$src1, imm:$src2)>;
1618def : Pat<(xor GR16:$src1, i16immSExt8:$src2),
1619 (XOR16ri8 GR16:$src1, i16immSExt8:$src2)>;
1620def : Pat<(xor GR32:$src1, i32immSExt8:$src2),
1621 (XOR32ri8 GR32:$src1, i32immSExt8:$src2)>;
1622def : Pat<(xor GR64:$src1, i64immSExt8:$src2),
1623 (XOR64ri8 GR64:$src1, i64immSExt8:$src2)>;
1624def : Pat<(xor GR64:$src1, i64immSExt32:$src2),
1625 (XOR64ri32 GR64:$src1, i64immSExt32:$src2)>;
1626
1627// and reg/reg
1628def : Pat<(and GR8 :$src1, GR8 :$src2), (AND8rr GR8 :$src1, GR8 :$src2)>;
1629def : Pat<(and GR16:$src1, GR16:$src2), (AND16rr GR16:$src1, GR16:$src2)>;
1630def : Pat<(and GR32:$src1, GR32:$src2), (AND32rr GR32:$src1, GR32:$src2)>;
1631def : Pat<(and GR64:$src1, GR64:$src2), (AND64rr GR64:$src1, GR64:$src2)>;
1632
1633// and reg/mem
1634def : Pat<(and GR8:$src1, (loadi8 addr:$src2)),
1635 (AND8rm GR8:$src1, addr:$src2)>;
1636def : Pat<(and GR16:$src1, (loadi16 addr:$src2)),
1637 (AND16rm GR16:$src1, addr:$src2)>;
1638def : Pat<(and GR32:$src1, (loadi32 addr:$src2)),
1639 (AND32rm GR32:$src1, addr:$src2)>;
1640def : Pat<(and GR64:$src1, (loadi64 addr:$src2)),
1641 (AND64rm GR64:$src1, addr:$src2)>;
1642
1643// and reg/imm
1644def : Pat<(and GR8:$src1, imm:$src2),
1645 (AND8ri GR8:$src1, imm:$src2)>;
1646def : Pat<(and GR16:$src1, imm:$src2),
1647 (AND16ri GR16:$src1, imm:$src2)>;
1648def : Pat<(and GR32:$src1, imm:$src2),
1649 (AND32ri GR32:$src1, imm:$src2)>;
1650def : Pat<(and GR16:$src1, i16immSExt8:$src2),
1651 (AND16ri8 GR16:$src1, i16immSExt8:$src2)>;
1652def : Pat<(and GR32:$src1, i32immSExt8:$src2),
1653 (AND32ri8 GR32:$src1, i32immSExt8:$src2)>;
1654def : Pat<(and GR64:$src1, i64immSExt8:$src2),
1655 (AND64ri8 GR64:$src1, i64immSExt8:$src2)>;
1656def : Pat<(and GR64:$src1, i64immSExt32:$src2),
1657 (AND64ri32 GR64:$src1, i64immSExt32:$src2)>;
Chris Lattner87be16a2010-10-05 06:04:14 +00001658