blob: 903b3ff60a7336cbbcd8e73467f526617827c151 [file] [log] [blame]
Arnold Schwaighofer373e8652007-10-12 21:30:57 +00001//===- X86InstrInfo.td - Describe the X86 Instruction Set --*- tablegen -*-===//
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner081ce942007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the X86 instruction set, defining the instructions, and
11// properties of the instructions which are needed for code generation, machine
12// code emission, and analysis.
13//
14//===----------------------------------------------------------------------===//
15
16//===----------------------------------------------------------------------===//
17// X86 specific DAG Nodes.
18//
19
20def SDTIntShiftDOp: SDTypeProfile<1, 3,
21 [SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>,
22 SDTCisInt<0>, SDTCisInt<3>]>;
23
24def SDTX86CmpTest : SDTypeProfile<0, 2, [SDTCisSameAs<0, 1>]>;
25
Evan Cheng621216e2007-09-29 00:00:36 +000026def SDTX86Cmov : SDTypeProfile<1, 4,
Evan Cheng950aac02007-09-25 01:57:46 +000027 [SDTCisSameAs<0, 1>, SDTCisSameAs<1, 2>,
28 SDTCisVT<3, i8>, SDTCisVT<4, i32>]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000029
Dan Gohman99a12192009-03-04 19:44:21 +000030// Unary and binary operator instructions that set EFLAGS as a side-effect.
31def SDTUnaryArithWithFlags : SDTypeProfile<1, 1,
32 [SDTCisInt<0>]>;
33def SDTBinaryArithWithFlags : SDTypeProfile<1, 2,
34 [SDTCisSameAs<0, 1>,
35 SDTCisSameAs<0, 2>,
36 SDTCisInt<0>]>;
Evan Cheng621216e2007-09-29 00:00:36 +000037def SDTX86BrCond : SDTypeProfile<0, 3,
Evan Cheng950aac02007-09-25 01:57:46 +000038 [SDTCisVT<0, OtherVT>,
39 SDTCisVT<1, i8>, SDTCisVT<2, i32>]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000040
Evan Cheng621216e2007-09-29 00:00:36 +000041def SDTX86SetCC : SDTypeProfile<1, 2,
Evan Cheng950aac02007-09-25 01:57:46 +000042 [SDTCisVT<0, i8>,
43 SDTCisVT<1, i8>, SDTCisVT<2, i32>]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000044
Andrew Lenharth7dfe23f2008-03-01 21:52:34 +000045def SDTX86cas : SDTypeProfile<0, 3, [SDTCisPtrTy<0>, SDTCisInt<1>,
46 SDTCisVT<2, i8>]>;
Andrew Lenharth81580822008-03-05 01:15:49 +000047def SDTX86cas8 : SDTypeProfile<0, 1, [SDTCisPtrTy<0>]>;
Andrew Lenharth7dfe23f2008-03-01 21:52:34 +000048
Dale Johannesenf160d802008-10-02 18:53:47 +000049def SDTX86atomicBinary : SDTypeProfile<2, 3, [SDTCisInt<0>, SDTCisInt<1>,
50 SDTCisPtrTy<2>, SDTCisInt<3>,SDTCisInt<4>]>;
Chris Lattnerb56cc342008-03-11 03:23:40 +000051def SDTX86Ret : SDTypeProfile<0, -1, [SDTCisVT<0, i16>]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000052
Sean Callanan2c8a2592009-06-23 23:25:37 +000053def SDT_X86CallSeqStart : SDCallSeqStart<[SDTCisVT<0, i32>]>;
54def SDT_X86CallSeqEnd : SDCallSeqEnd<[SDTCisVT<0, i32>,
55 SDTCisVT<1, i32>]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000056
Dan Gohman3329ffe2008-05-29 19:57:41 +000057def SDT_X86Call : SDTypeProfile<0, -1, [SDTCisVT<0, iPTR>]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000058
59def SDTX86RepStr : SDTypeProfile<0, 1, [SDTCisVT<0, OtherVT>]>;
60
61def SDTX86RdTsc : SDTypeProfile<0, 0, []>;
62
63def SDTX86Wrapper : SDTypeProfile<1, 1, [SDTCisSameAs<0, 1>, SDTCisPtrTy<0>]>;
64
Rafael Espindolaaf759ab2009-04-17 14:35:58 +000065def SDT_X86TLSADDR : SDTypeProfile<0, 1, [SDTCisInt<0>]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000066
Rafael Espindolabca99f72009-04-08 21:14:34 +000067def SDT_X86SegmentBaseAddress : SDTypeProfile<1, 1, [SDTCisPtrTy<0>]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000068
69def SDT_X86EHRET : SDTypeProfile<0, 1, [SDTCisInt<0>]>;
70
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +000071def SDT_X86TCRET : SDTypeProfile<0, 2, [SDTCisPtrTy<0>, SDTCisVT<1, i32>]>;
72
Evan Cheng48679f42007-12-14 02:13:44 +000073def X86bsf : SDNode<"X86ISD::BSF", SDTIntUnaryOp>;
74def X86bsr : SDNode<"X86ISD::BSR", SDTIntUnaryOp>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000075def X86shld : SDNode<"X86ISD::SHLD", SDTIntShiftDOp>;
76def X86shrd : SDNode<"X86ISD::SHRD", SDTIntShiftDOp>;
77
Evan Cheng621216e2007-09-29 00:00:36 +000078def X86cmp : SDNode<"X86ISD::CMP" , SDTX86CmpTest>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000079
Dan Gohman7fe9b7f2008-12-23 22:45:23 +000080def X86bt : SDNode<"X86ISD::BT", SDTX86CmpTest>;
81
Evan Cheng621216e2007-09-29 00:00:36 +000082def X86cmov : SDNode<"X86ISD::CMOV", SDTX86Cmov>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000083def X86brcond : SDNode<"X86ISD::BRCOND", SDTX86BrCond,
Evan Cheng950aac02007-09-25 01:57:46 +000084 [SDNPHasChain]>;
Evan Cheng621216e2007-09-29 00:00:36 +000085def X86setcc : SDNode<"X86ISD::SETCC", SDTX86SetCC>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000086
Andrew Lenharth7dfe23f2008-03-01 21:52:34 +000087def X86cas : SDNode<"X86ISD::LCMPXCHG_DAG", SDTX86cas,
88 [SDNPHasChain, SDNPInFlag, SDNPOutFlag, SDNPMayStore,
89 SDNPMayLoad]>;
Andrew Lenharth81580822008-03-05 01:15:49 +000090def X86cas8 : SDNode<"X86ISD::LCMPXCHG8_DAG", SDTX86cas8,
91 [SDNPHasChain, SDNPInFlag, SDNPOutFlag, SDNPMayStore,
92 SDNPMayLoad]>;
Dale Johannesenf160d802008-10-02 18:53:47 +000093def X86AtomAdd64 : SDNode<"X86ISD::ATOMADD64_DAG", SDTX86atomicBinary,
94 [SDNPHasChain, SDNPMayStore,
95 SDNPMayLoad, SDNPMemOperand]>;
96def X86AtomSub64 : SDNode<"X86ISD::ATOMSUB64_DAG", SDTX86atomicBinary,
97 [SDNPHasChain, SDNPMayStore,
98 SDNPMayLoad, SDNPMemOperand]>;
99def X86AtomOr64 : SDNode<"X86ISD::ATOMOR64_DAG", SDTX86atomicBinary,
100 [SDNPHasChain, SDNPMayStore,
101 SDNPMayLoad, SDNPMemOperand]>;
102def X86AtomXor64 : SDNode<"X86ISD::ATOMXOR64_DAG", SDTX86atomicBinary,
103 [SDNPHasChain, SDNPMayStore,
104 SDNPMayLoad, SDNPMemOperand]>;
105def X86AtomAnd64 : SDNode<"X86ISD::ATOMAND64_DAG", SDTX86atomicBinary,
106 [SDNPHasChain, SDNPMayStore,
107 SDNPMayLoad, SDNPMemOperand]>;
108def X86AtomNand64 : SDNode<"X86ISD::ATOMNAND64_DAG", SDTX86atomicBinary,
109 [SDNPHasChain, SDNPMayStore,
110 SDNPMayLoad, SDNPMemOperand]>;
Dale Johannesen51c58ee2008-10-03 22:25:52 +0000111def X86AtomSwap64 : SDNode<"X86ISD::ATOMSWAP64_DAG", SDTX86atomicBinary,
112 [SDNPHasChain, SDNPMayStore,
113 SDNPMayLoad, SDNPMemOperand]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000114def X86retflag : SDNode<"X86ISD::RET_FLAG", SDTX86Ret,
115 [SDNPHasChain, SDNPOptInFlag]>;
116
117def X86callseq_start :
118 SDNode<"ISD::CALLSEQ_START", SDT_X86CallSeqStart,
119 [SDNPHasChain, SDNPOutFlag]>;
120def X86callseq_end :
121 SDNode<"ISD::CALLSEQ_END", SDT_X86CallSeqEnd,
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +0000122 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000123
124def X86call : SDNode<"X86ISD::CALL", SDT_X86Call,
125 [SDNPHasChain, SDNPOutFlag, SDNPOptInFlag]>;
126
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000127def X86rep_stos: SDNode<"X86ISD::REP_STOS", SDTX86RepStr,
Chris Lattnerca4e0fe2008-01-10 05:12:37 +0000128 [SDNPHasChain, SDNPInFlag, SDNPOutFlag, SDNPMayStore]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000129def X86rep_movs: SDNode<"X86ISD::REP_MOVS", SDTX86RepStr,
Chris Lattnerca4e0fe2008-01-10 05:12:37 +0000130 [SDNPHasChain, SDNPInFlag, SDNPOutFlag, SDNPMayStore,
131 SDNPMayLoad]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000132
133def X86rdtsc : SDNode<"X86ISD::RDTSC_DAG",SDTX86RdTsc,
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000134 [SDNPHasChain, SDNPOutFlag, SDNPSideEffect]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000135
136def X86Wrapper : SDNode<"X86ISD::Wrapper", SDTX86Wrapper>;
137def X86WrapperRIP : SDNode<"X86ISD::WrapperRIP", SDTX86Wrapper>;
138
139def X86tlsaddr : SDNode<"X86ISD::TLSADDR", SDT_X86TLSADDR,
Anton Korobeynikov4fbf00b2008-05-04 21:36:32 +0000140 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
Rafael Espindolabca99f72009-04-08 21:14:34 +0000141def X86SegmentBaseAddress : SDNode<"X86ISD::SegmentBaseAddress",
142 SDT_X86SegmentBaseAddress, []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000143
144def X86ehret : SDNode<"X86ISD::EH_RETURN", SDT_X86EHRET,
145 [SDNPHasChain]>;
146
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +0000147def X86tcret : SDNode<"X86ISD::TC_RETURN", SDT_X86TCRET,
148 [SDNPHasChain, SDNPOptInFlag]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000149
Dan Gohman99a12192009-03-04 19:44:21 +0000150def X86add_flag : SDNode<"X86ISD::ADD", SDTBinaryArithWithFlags>;
151def X86sub_flag : SDNode<"X86ISD::SUB", SDTBinaryArithWithFlags>;
152def X86smul_flag : SDNode<"X86ISD::SMUL", SDTBinaryArithWithFlags>;
153def X86umul_flag : SDNode<"X86ISD::UMUL", SDTUnaryArithWithFlags>;
154def X86inc_flag : SDNode<"X86ISD::INC", SDTUnaryArithWithFlags>;
155def X86dec_flag : SDNode<"X86ISD::DEC", SDTUnaryArithWithFlags>;
Bill Wendlingae034ed2008-12-12 00:56:36 +0000156
Evan Chengc3495762009-03-30 21:36:47 +0000157def X86mul_imm : SDNode<"X86ISD::MUL_IMM", SDTIntBinOp>;
158
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000159//===----------------------------------------------------------------------===//
160// X86 Operand Definitions.
161//
162
Chris Lattner357a0ca2009-06-20 19:34:09 +0000163def i32imm_pcrel : Operand<i32> {
164 let PrintMethod = "print_pcrel_imm";
165}
166
Dan Gohmanfe606822009-07-30 01:56:29 +0000167// A version of ptr_rc which excludes SP, ESP, and RSP. This is used for
168// the index operand of an address, to conform to x86 encoding restrictions.
169def ptr_rc_nosp : PointerLikeRegClass<1>;
Chris Lattner357a0ca2009-06-20 19:34:09 +0000170
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000171// *mem - Operand definitions for the funky X86 addressing mode operands.
172//
Daniel Dunbar0f10cbf2009-08-10 18:41:10 +0000173def X86MemAsmOperand : AsmOperandClass {
174 let Name = "Mem";
Daniel Dunbar6e9ee792009-08-10 19:08:02 +0000175 let SuperClass = ?;
Daniel Dunbar0f10cbf2009-08-10 18:41:10 +0000176}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000177class X86MemOperand<string printMethod> : Operand<iPTR> {
178 let PrintMethod = printMethod;
Dan Gohmanfe606822009-07-30 01:56:29 +0000179 let MIOperandInfo = (ops ptr_rc, i8imm, ptr_rc_nosp, i32imm, i8imm);
Daniel Dunbar0f10cbf2009-08-10 18:41:10 +0000180 let ParserMatchClass = X86MemAsmOperand;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000181}
182
183def i8mem : X86MemOperand<"printi8mem">;
184def i16mem : X86MemOperand<"printi16mem">;
185def i32mem : X86MemOperand<"printi32mem">;
186def i64mem : X86MemOperand<"printi64mem">;
187def i128mem : X86MemOperand<"printi128mem">;
David Greene6b75fca2009-06-30 19:24:59 +0000188def i256mem : X86MemOperand<"printi256mem">;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000189def f32mem : X86MemOperand<"printf32mem">;
190def f64mem : X86MemOperand<"printf64mem">;
Dale Johannesen4ab00bd2007-08-05 18:49:15 +0000191def f80mem : X86MemOperand<"printf80mem">;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000192def f128mem : X86MemOperand<"printf128mem">;
David Greene6b75fca2009-06-30 19:24:59 +0000193def f256mem : X86MemOperand<"printf256mem">;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000194
Dan Gohman744d4622009-04-13 16:09:41 +0000195// A version of i8mem for use on x86-64 that uses GR64_NOREX instead of
196// plain GR64, so that it doesn't potentially require a REX prefix.
197def i8mem_NOREX : Operand<i64> {
198 let PrintMethod = "printi8mem";
Dan Gohmanfe606822009-07-30 01:56:29 +0000199 let MIOperandInfo = (ops GR64_NOREX, i8imm, GR64_NOREX_NOSP, i32imm, i8imm);
Daniel Dunbar0f10cbf2009-08-10 18:41:10 +0000200 let ParserMatchClass = X86MemAsmOperand;
Dan Gohman744d4622009-04-13 16:09:41 +0000201}
202
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000203def lea32mem : Operand<i32> {
Rafael Espindolabca99f72009-04-08 21:14:34 +0000204 let PrintMethod = "printlea32mem";
Dan Gohmanefbd3bc2009-08-05 17:40:24 +0000205 let MIOperandInfo = (ops GR32, i8imm, GR32_NOSP, i32imm);
Daniel Dunbar0f10cbf2009-08-10 18:41:10 +0000206 let ParserMatchClass = X86MemAsmOperand;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000207}
208
209def SSECC : Operand<i8> {
210 let PrintMethod = "printSSECC";
211}
212
213def piclabel: Operand<i32> {
214 let PrintMethod = "printPICLabel";
215}
216
Daniel Dunbar0f10cbf2009-08-10 18:41:10 +0000217def ImmSExt8AsmOperand : AsmOperandClass {
218 let Name = "ImmSExt8";
219 let SuperClass = ImmAsmOperand;
220}
221
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000222// A couple of more descriptive operand definitions.
223// 16-bits but only 8 bits are significant.
Daniel Dunbar06d5cb62009-08-09 07:20:21 +0000224def i16i8imm : Operand<i16> {
Daniel Dunbar0f10cbf2009-08-10 18:41:10 +0000225 let ParserMatchClass = ImmSExt8AsmOperand;
Daniel Dunbar06d5cb62009-08-09 07:20:21 +0000226}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000227// 32-bits but only 8 bits are significant.
Daniel Dunbar06d5cb62009-08-09 07:20:21 +0000228def i32i8imm : Operand<i32> {
Daniel Dunbar0f10cbf2009-08-10 18:41:10 +0000229 let ParserMatchClass = ImmSExt8AsmOperand;
Daniel Dunbar06d5cb62009-08-09 07:20:21 +0000230}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000231
Chris Lattner357a0ca2009-06-20 19:34:09 +0000232// Branch targets have OtherVT type and print as pc-relative values.
233def brtarget : Operand<OtherVT> {
234 let PrintMethod = "print_pcrel_imm";
235}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000236
Evan Chengd11052b2009-07-21 06:00:18 +0000237def brtarget8 : Operand<OtherVT> {
238 let PrintMethod = "print_pcrel_imm";
239}
240
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000241//===----------------------------------------------------------------------===//
242// X86 Complex Pattern Definitions.
243//
244
245// Define X86 specific addressing mode.
Rafael Espindolabca99f72009-04-08 21:14:34 +0000246def addr : ComplexPattern<iPTR, 5, "SelectAddr", [], []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000247def lea32addr : ComplexPattern<i32, 4, "SelectLEAAddr",
Dan Gohman0c0d7412009-08-02 16:09:17 +0000248 [add, sub, mul, X86mul_imm, shl, or, frameindex],
249 []>;
Chris Lattnerf1940742009-06-20 20:38:48 +0000250def tls32addr : ComplexPattern<i32, 4, "SelectTLSADDRAddr",
251 [tglobaltlsaddr], []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000252
253//===----------------------------------------------------------------------===//
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000254// X86 Instruction Predicate Definitions.
255def HasMMX : Predicate<"Subtarget->hasMMX()">;
256def HasSSE1 : Predicate<"Subtarget->hasSSE1()">;
257def HasSSE2 : Predicate<"Subtarget->hasSSE2()">;
258def HasSSE3 : Predicate<"Subtarget->hasSSE3()">;
259def HasSSSE3 : Predicate<"Subtarget->hasSSSE3()">;
Nate Begemanb2975562008-02-03 07:18:54 +0000260def HasSSE41 : Predicate<"Subtarget->hasSSE41()">;
261def HasSSE42 : Predicate<"Subtarget->hasSSE42()">;
David Greene8bf22bc2009-06-26 22:46:54 +0000262def HasSSE4A : Predicate<"Subtarget->hasSSE4A()">;
263def HasAVX : Predicate<"Subtarget->hasAVX()">;
264def HasFMA3 : Predicate<"Subtarget->hasFMA3()">;
265def HasFMA4 : Predicate<"Subtarget->hasFMA4()">;
Dale Johannesene0e0fd02007-09-23 14:52:20 +0000266def FPStackf32 : Predicate<"!Subtarget->hasSSE1()">;
267def FPStackf64 : Predicate<"!Subtarget->hasSSE2()">;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000268def In32BitMode : Predicate<"!Subtarget->is64Bit()">;
269def In64BitMode : Predicate<"Subtarget->is64Bit()">;
Anton Korobeynikov2cbcdb72009-08-03 08:12:53 +0000270def IsWin64 : Predicate<"Subtarget->isTargetWin64()">;
271def NotWin64 : Predicate<"!Subtarget->isTargetWin64()">;
Anton Korobeynikov68d4eca2009-08-06 11:23:24 +0000272def SmallCode : Predicate<"TM.getCodeModel() == CodeModel::Small">;
273def KernelCode : Predicate<"TM.getCodeModel() == CodeModel::Kernel">;
274def FarData : Predicate<"TM.getCodeModel() != CodeModel::Small &&"
Anton Korobeynikov7e1178f2009-08-06 09:11:19 +0000275 "TM.getCodeModel() != CodeModel::Kernel">;
Anton Korobeynikov68d4eca2009-08-06 11:23:24 +0000276def NearData : Predicate<"TM.getCodeModel() == CodeModel::Small ||"
277 "TM.getCodeModel() == CodeModel::Kernel">;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000278def IsStatic : Predicate<"TM.getRelocationModel() == Reloc::Static">;
Evan Cheng13559d62008-09-26 23:41:32 +0000279def OptForSpeed : Predicate<"!OptForSize">;
Evan Cheng95a77fd2009-01-02 05:35:45 +0000280def FastBTMem : Predicate<"!Subtarget->isBTMemSlow()">;
Evan Cheng6d35a4d2009-05-20 04:53:57 +0000281def CallImmAddr : Predicate<"Subtarget->IsLegalToCallImmediateAddr(TM)">;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000282
283//===----------------------------------------------------------------------===//
Evan Cheng86ab7d32007-07-31 08:04:03 +0000284// X86 Instruction Format Definitions.
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000285//
286
Evan Cheng86ab7d32007-07-31 08:04:03 +0000287include "X86InstrFormats.td"
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000288
289//===----------------------------------------------------------------------===//
290// Pattern fragments...
291//
292
293// X86 specific condition code. These correspond to CondCode in
294// X86InstrInfo.h. They must be kept in synch.
Dan Gohman0fc9ed62009-01-07 00:15:08 +0000295def X86_COND_A : PatLeaf<(i8 0)>; // alt. COND_NBE
296def X86_COND_AE : PatLeaf<(i8 1)>; // alt. COND_NC
297def X86_COND_B : PatLeaf<(i8 2)>; // alt. COND_C
298def X86_COND_BE : PatLeaf<(i8 3)>; // alt. COND_NA
299def X86_COND_E : PatLeaf<(i8 4)>; // alt. COND_Z
300def X86_COND_G : PatLeaf<(i8 5)>; // alt. COND_NLE
301def X86_COND_GE : PatLeaf<(i8 6)>; // alt. COND_NL
302def X86_COND_L : PatLeaf<(i8 7)>; // alt. COND_NGE
303def X86_COND_LE : PatLeaf<(i8 8)>; // alt. COND_NG
304def X86_COND_NE : PatLeaf<(i8 9)>; // alt. COND_NZ
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000305def X86_COND_NO : PatLeaf<(i8 10)>;
Dan Gohman0fc9ed62009-01-07 00:15:08 +0000306def X86_COND_NP : PatLeaf<(i8 11)>; // alt. COND_PO
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000307def X86_COND_NS : PatLeaf<(i8 12)>;
Dan Gohman0fc9ed62009-01-07 00:15:08 +0000308def X86_COND_O : PatLeaf<(i8 13)>;
309def X86_COND_P : PatLeaf<(i8 14)>; // alt. COND_PE
310def X86_COND_S : PatLeaf<(i8 15)>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000311
312def i16immSExt8 : PatLeaf<(i16 imm), [{
313 // i16immSExt8 predicate - True if the 16-bit immediate fits in a 8-bit
314 // sign extended field.
Dan Gohmanfaeb4a32008-09-12 16:56:44 +0000315 return (int16_t)N->getZExtValue() == (int8_t)N->getZExtValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000316}]>;
317
318def i32immSExt8 : PatLeaf<(i32 imm), [{
319 // i32immSExt8 predicate - True if the 32-bit immediate fits in a 8-bit
320 // sign extended field.
Dan Gohmanfaeb4a32008-09-12 16:56:44 +0000321 return (int32_t)N->getZExtValue() == (int8_t)N->getZExtValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000322}]>;
323
324// Helper fragments for loads.
Evan Chengb3e25ea2008-05-13 18:59:59 +0000325// It's always safe to treat a anyext i16 load as a i32 load if the i16 is
326// known to be 32-bit aligned or better. Ditto for i8 to i16.
Dan Gohman2a174122008-10-15 06:50:19 +0000327def loadi16 : PatFrag<(ops node:$ptr), (i16 (unindexedload node:$ptr)), [{
Dan Gohman8335c412008-08-20 15:24:22 +0000328 LoadSDNode *LD = cast<LoadSDNode>(N);
Chris Lattner12208612009-04-10 00:16:23 +0000329 if (const Value *Src = LD->getSrcValue())
330 if (const PointerType *PT = dyn_cast<PointerType>(Src->getType()))
Mon P Wangdc97d5a2009-04-27 07:22:10 +0000331 if (PT->getAddressSpace() > 255)
Chris Lattner12208612009-04-10 00:16:23 +0000332 return false;
Dan Gohman8335c412008-08-20 15:24:22 +0000333 ISD::LoadExtType ExtType = LD->getExtensionType();
334 if (ExtType == ISD::NON_EXTLOAD)
335 return true;
336 if (ExtType == ISD::EXTLOAD)
337 return LD->getAlignment() >= 2 && !LD->isVolatile();
Evan Cheng8b765e92008-05-13 00:54:02 +0000338 return false;
339}]>;
340
Dan Gohman2a174122008-10-15 06:50:19 +0000341def loadi16_anyext : PatFrag<(ops node:$ptr), (i32 (unindexedload node:$ptr)), [{
Evan Cheng56ec77b2008-09-24 23:27:55 +0000342 LoadSDNode *LD = cast<LoadSDNode>(N);
Chris Lattner12208612009-04-10 00:16:23 +0000343 if (const Value *Src = LD->getSrcValue())
344 if (const PointerType *PT = dyn_cast<PointerType>(Src->getType()))
Mon P Wangdc97d5a2009-04-27 07:22:10 +0000345 if (PT->getAddressSpace() > 255)
Chris Lattner12208612009-04-10 00:16:23 +0000346 return false;
Evan Cheng56ec77b2008-09-24 23:27:55 +0000347 ISD::LoadExtType ExtType = LD->getExtensionType();
348 if (ExtType == ISD::EXTLOAD)
349 return LD->getAlignment() >= 2 && !LD->isVolatile();
350 return false;
351}]>;
352
Dan Gohman2a174122008-10-15 06:50:19 +0000353def loadi32 : PatFrag<(ops node:$ptr), (i32 (unindexedload node:$ptr)), [{
Dan Gohman8335c412008-08-20 15:24:22 +0000354 LoadSDNode *LD = cast<LoadSDNode>(N);
Chris Lattner12208612009-04-10 00:16:23 +0000355 if (const Value *Src = LD->getSrcValue())
356 if (const PointerType *PT = dyn_cast<PointerType>(Src->getType()))
Mon P Wangdc97d5a2009-04-27 07:22:10 +0000357 if (PT->getAddressSpace() > 255)
Chris Lattner12208612009-04-10 00:16:23 +0000358 return false;
Dan Gohman8335c412008-08-20 15:24:22 +0000359 ISD::LoadExtType ExtType = LD->getExtensionType();
360 if (ExtType == ISD::NON_EXTLOAD)
361 return true;
362 if (ExtType == ISD::EXTLOAD)
363 return LD->getAlignment() >= 4 && !LD->isVolatile();
Evan Cheng8b765e92008-05-13 00:54:02 +0000364 return false;
365}]>;
366
Dan Gohman2a174122008-10-15 06:50:19 +0000367def nvloadi32 : PatFrag<(ops node:$ptr), (i32 (unindexedload node:$ptr)), [{
Evan Cheng1e5e5452008-09-29 17:26:18 +0000368 LoadSDNode *LD = cast<LoadSDNode>(N);
Chris Lattner12208612009-04-10 00:16:23 +0000369 if (const Value *Src = LD->getSrcValue())
370 if (const PointerType *PT = dyn_cast<PointerType>(Src->getType()))
Mon P Wangdc97d5a2009-04-27 07:22:10 +0000371 if (PT->getAddressSpace() > 255)
Chris Lattner12208612009-04-10 00:16:23 +0000372 return false;
Evan Cheng1e5e5452008-09-29 17:26:18 +0000373 if (LD->isVolatile())
374 return false;
Evan Cheng1e5e5452008-09-29 17:26:18 +0000375 ISD::LoadExtType ExtType = LD->getExtensionType();
376 if (ExtType == ISD::NON_EXTLOAD)
377 return true;
378 if (ExtType == ISD::EXTLOAD)
379 return LD->getAlignment() >= 4;
380 return false;
381}]>;
382
sampo9cc09a32009-01-26 01:24:32 +0000383def gsload : PatFrag<(ops node:$ptr), (load node:$ptr), [{
Chris Lattner12208612009-04-10 00:16:23 +0000384 if (const Value *Src = cast<LoadSDNode>(N)->getSrcValue())
385 if (const PointerType *PT = dyn_cast<PointerType>(Src->getType()))
386 return PT->getAddressSpace() == 256;
sampo9cc09a32009-01-26 01:24:32 +0000387 return false;
388}]>;
389
Chris Lattnera7c2d8a2009-05-05 18:52:19 +0000390def fsload : PatFrag<(ops node:$ptr), (load node:$ptr), [{
391 if (const Value *Src = cast<LoadSDNode>(N)->getSrcValue())
392 if (const PointerType *PT = dyn_cast<PointerType>(Src->getType()))
393 return PT->getAddressSpace() == 257;
394 return false;
395}]>;
396
Chris Lattner12208612009-04-10 00:16:23 +0000397def loadi8 : PatFrag<(ops node:$ptr), (i8 (load node:$ptr)), [{
398 if (const Value *Src = cast<LoadSDNode>(N)->getSrcValue())
399 if (const PointerType *PT = dyn_cast<PointerType>(Src->getType()))
Mon P Wangdc97d5a2009-04-27 07:22:10 +0000400 if (PT->getAddressSpace() > 255)
Chris Lattner12208612009-04-10 00:16:23 +0000401 return false;
402 return true;
403}]>;
404def loadi64 : PatFrag<(ops node:$ptr), (i64 (load node:$ptr)), [{
405 if (const Value *Src = cast<LoadSDNode>(N)->getSrcValue())
406 if (const PointerType *PT = dyn_cast<PointerType>(Src->getType()))
Mon P Wangdc97d5a2009-04-27 07:22:10 +0000407 if (PT->getAddressSpace() > 255)
Chris Lattner12208612009-04-10 00:16:23 +0000408 return false;
409 return true;
410}]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000411
Chris Lattner12208612009-04-10 00:16:23 +0000412def loadf32 : PatFrag<(ops node:$ptr), (f32 (load node:$ptr)), [{
413 if (const Value *Src = cast<LoadSDNode>(N)->getSrcValue())
414 if (const PointerType *PT = dyn_cast<PointerType>(Src->getType()))
Mon P Wangdc97d5a2009-04-27 07:22:10 +0000415 if (PT->getAddressSpace() > 255)
Chris Lattner12208612009-04-10 00:16:23 +0000416 return false;
417 return true;
418}]>;
419def loadf64 : PatFrag<(ops node:$ptr), (f64 (load node:$ptr)), [{
420 if (const Value *Src = cast<LoadSDNode>(N)->getSrcValue())
421 if (const PointerType *PT = dyn_cast<PointerType>(Src->getType()))
Mon P Wangdc97d5a2009-04-27 07:22:10 +0000422 if (PT->getAddressSpace() > 255)
Chris Lattner12208612009-04-10 00:16:23 +0000423 return false;
424 return true;
425}]>;
426def loadf80 : PatFrag<(ops node:$ptr), (f80 (load node:$ptr)), [{
427 if (const Value *Src = cast<LoadSDNode>(N)->getSrcValue())
428 if (const PointerType *PT = dyn_cast<PointerType>(Src->getType()))
Mon P Wangdc97d5a2009-04-27 07:22:10 +0000429 if (PT->getAddressSpace() > 255)
Chris Lattner12208612009-04-10 00:16:23 +0000430 return false;
431 return true;
432}]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000433
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000434def sextloadi16i8 : PatFrag<(ops node:$ptr), (i16 (sextloadi8 node:$ptr))>;
435def sextloadi32i8 : PatFrag<(ops node:$ptr), (i32 (sextloadi8 node:$ptr))>;
436def sextloadi32i16 : PatFrag<(ops node:$ptr), (i32 (sextloadi16 node:$ptr))>;
437
438def zextloadi8i1 : PatFrag<(ops node:$ptr), (i8 (zextloadi1 node:$ptr))>;
439def zextloadi16i1 : PatFrag<(ops node:$ptr), (i16 (zextloadi1 node:$ptr))>;
440def zextloadi32i1 : PatFrag<(ops node:$ptr), (i32 (zextloadi1 node:$ptr))>;
441def zextloadi16i8 : PatFrag<(ops node:$ptr), (i16 (zextloadi8 node:$ptr))>;
442def zextloadi32i8 : PatFrag<(ops node:$ptr), (i32 (zextloadi8 node:$ptr))>;
443def zextloadi32i16 : PatFrag<(ops node:$ptr), (i32 (zextloadi16 node:$ptr))>;
444
445def extloadi8i1 : PatFrag<(ops node:$ptr), (i8 (extloadi1 node:$ptr))>;
446def extloadi16i1 : PatFrag<(ops node:$ptr), (i16 (extloadi1 node:$ptr))>;
447def extloadi32i1 : PatFrag<(ops node:$ptr), (i32 (extloadi1 node:$ptr))>;
448def extloadi16i8 : PatFrag<(ops node:$ptr), (i16 (extloadi8 node:$ptr))>;
449def extloadi32i8 : PatFrag<(ops node:$ptr), (i32 (extloadi8 node:$ptr))>;
450def extloadi32i16 : PatFrag<(ops node:$ptr), (i32 (extloadi16 node:$ptr))>;
451
Chris Lattner21da6382008-02-19 17:37:35 +0000452
453// An 'and' node with a single use.
454def and_su : PatFrag<(ops node:$lhs, node:$rhs), (and node:$lhs, node:$rhs), [{
Evan Cheng9123cfa2008-03-04 00:40:35 +0000455 return N->hasOneUse();
Chris Lattner21da6382008-02-19 17:37:35 +0000456}]>;
Dan Gohman744d4622009-04-13 16:09:41 +0000457// An 'srl' node with a single use.
458def srl_su : PatFrag<(ops node:$lhs, node:$rhs), (srl node:$lhs, node:$rhs), [{
459 return N->hasOneUse();
460}]>;
461// An 'trunc' node with a single use.
462def trunc_su : PatFrag<(ops node:$src), (trunc node:$src), [{
463 return N->hasOneUse();
464}]>;
Chris Lattner21da6382008-02-19 17:37:35 +0000465
Dan Gohman921581d2008-10-17 01:23:35 +0000466// 'shld' and 'shrd' instruction patterns. Note that even though these have
467// the srl and shl in their patterns, the C++ code must still check for them,
468// because predicates are tested before children nodes are explored.
469
470def shrd : PatFrag<(ops node:$src1, node:$amt1, node:$src2, node:$amt2),
471 (or (srl node:$src1, node:$amt1),
472 (shl node:$src2, node:$amt2)), [{
473 assert(N->getOpcode() == ISD::OR);
474 return N->getOperand(0).getOpcode() == ISD::SRL &&
475 N->getOperand(1).getOpcode() == ISD::SHL &&
476 isa<ConstantSDNode>(N->getOperand(0).getOperand(1)) &&
477 isa<ConstantSDNode>(N->getOperand(1).getOperand(1)) &&
478 N->getOperand(0).getConstantOperandVal(1) ==
479 N->getValueSizeInBits(0) - N->getOperand(1).getConstantOperandVal(1);
480}]>;
481
482def shld : PatFrag<(ops node:$src1, node:$amt1, node:$src2, node:$amt2),
483 (or (shl node:$src1, node:$amt1),
484 (srl node:$src2, node:$amt2)), [{
485 assert(N->getOpcode() == ISD::OR);
486 return N->getOperand(0).getOpcode() == ISD::SHL &&
487 N->getOperand(1).getOpcode() == ISD::SRL &&
488 isa<ConstantSDNode>(N->getOperand(0).getOperand(1)) &&
489 isa<ConstantSDNode>(N->getOperand(1).getOperand(1)) &&
490 N->getOperand(0).getConstantOperandVal(1) ==
491 N->getValueSizeInBits(0) - N->getOperand(1).getConstantOperandVal(1);
492}]>;
493
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000494//===----------------------------------------------------------------------===//
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000495// Instruction list...
496//
497
498// ADJCALLSTACKDOWN/UP implicitly use/def ESP because they may be expanded into
499// a stack adjustment and the codegen must know that they may modify the stack
500// pointer before prolog-epilog rewriting occurs.
Chris Lattnerb56cc342008-03-11 03:23:40 +0000501// Pessimistically assume ADJCALLSTACKDOWN / ADJCALLSTACKUP will become
502// sub / add which can clobber EFLAGS.
Evan Cheng037364a2007-09-28 01:19:48 +0000503let Defs = [ESP, EFLAGS], Uses = [ESP] in {
Dan Gohman01c9f772008-10-01 18:28:06 +0000504def ADJCALLSTACKDOWN32 : I<0, Pseudo, (outs), (ins i32imm:$amt),
505 "#ADJCALLSTACKDOWN",
Chris Lattnerfe5d4022008-10-11 22:08:30 +0000506 [(X86callseq_start timm:$amt)]>,
Dan Gohman01c9f772008-10-01 18:28:06 +0000507 Requires<[In32BitMode]>;
508def ADJCALLSTACKUP32 : I<0, Pseudo, (outs), (ins i32imm:$amt1, i32imm:$amt2),
509 "#ADJCALLSTACKUP",
Chris Lattnerfe5d4022008-10-11 22:08:30 +0000510 [(X86callseq_end timm:$amt1, timm:$amt2)]>,
Dan Gohman01c9f772008-10-01 18:28:06 +0000511 Requires<[In32BitMode]>;
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000512}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000513
514// Nop
Sean Callananf94a0542009-07-23 23:39:34 +0000515let neverHasSideEffects = 1 in {
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000516 def NOOP : I<0x90, RawFrm, (outs), (ins), "nop", []>;
Sean Callananf94a0542009-07-23 23:39:34 +0000517 def NOOPL : I<0x1f, MRM0m, (outs), (ins i32mem:$zero),
518 "nopl\t$zero", []>, TB;
519}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000520
Sean Callanan9b195f82009-08-11 01:09:06 +0000521// Trap
522def INT3 : I<0xcc, RawFrm, (outs), (ins), "int 3", []>;
523def INT : I<0xcd, RawFrm, (outs), (ins i8imm:$trap), "int\t$trap", []>;
524
Evan Cheng0729ccf2008-01-05 00:41:47 +0000525// PIC base
Dan Gohman9499cfe2008-10-01 04:14:30 +0000526let neverHasSideEffects = 1, isNotDuplicable = 1, Uses = [ESP] in
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000527 def MOVPC32r : Ii32<0xE8, Pseudo, (outs GR32:$reg), (ins piclabel:$label),
Dan Gohman70a8a112009-04-27 15:13:28 +0000528 "call\t$label\n\t"
529 "pop{l}\t$reg", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000530
531//===----------------------------------------------------------------------===//
532// Control Flow Instructions...
533//
534
535// Return instructions.
536let isTerminator = 1, isReturn = 1, isBarrier = 1,
Chris Lattnerb56cc342008-03-11 03:23:40 +0000537 hasCtrlDep = 1, FPForm = SpecialFP, FPFormBits = SpecialFP.Value in {
Dan Gohman2c4be2a2008-05-31 02:11:25 +0000538 def RET : I <0xC3, RawFrm, (outs), (ins variable_ops),
Chris Lattnerb56cc342008-03-11 03:23:40 +0000539 "ret",
Dan Gohman2c4be2a2008-05-31 02:11:25 +0000540 [(X86retflag 0)]>;
Chris Lattnerb56cc342008-03-11 03:23:40 +0000541 def RETI : Ii16<0xC2, RawFrm, (outs), (ins i16imm:$amt, variable_ops),
542 "ret\t$amt",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000543 [(X86retflag imm:$amt)]>;
544}
545
546// All branches are RawFrm, Void, Branch, and Terminators
Evan Cheng37e7c752007-07-21 00:34:19 +0000547let isBranch = 1, isTerminator = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000548 class IBr<bits<8> opcode, dag ins, string asm, list<dag> pattern> :
549 I<opcode, RawFrm, (outs), ins, asm, pattern>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000550
Sean Callananc0608152009-07-22 01:05:20 +0000551let isBranch = 1, isBarrier = 1 in {
Dan Gohman91888f02007-07-31 20:11:57 +0000552 def JMP : IBr<0xE9, (ins brtarget:$dst), "jmp\t$dst", [(br bb:$dst)]>;
Sean Callananc0608152009-07-22 01:05:20 +0000553 def JMP8 : IBr<0xEB, (ins brtarget8:$dst), "jmp\t$dst", []>;
554}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000555
Owen Andersonf8053082007-11-12 07:39:39 +0000556// Indirect branches
557let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in {
Dan Gohman91888f02007-07-31 20:11:57 +0000558 def JMP32r : I<0xFF, MRM4r, (outs), (ins GR32:$dst), "jmp{l}\t{*}$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000559 [(brind GR32:$dst)]>;
Dan Gohman91888f02007-07-31 20:11:57 +0000560 def JMP32m : I<0xFF, MRM4m, (outs), (ins i32mem:$dst), "jmp{l}\t{*}$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000561 [(brind (loadi32 addr:$dst))]>;
562}
563
564// Conditional branches
Evan Cheng950aac02007-09-25 01:57:46 +0000565let Uses = [EFLAGS] in {
Evan Chengd11052b2009-07-21 06:00:18 +0000566// Short conditional jumps
567def JO8 : IBr<0x70, (ins brtarget8:$dst), "jo\t$dst", []>;
568def JNO8 : IBr<0x71, (ins brtarget8:$dst), "jno\t$dst", []>;
569def JB8 : IBr<0x72, (ins brtarget8:$dst), "jb\t$dst", []>;
570def JAE8 : IBr<0x73, (ins brtarget8:$dst), "jae\t$dst", []>;
571def JE8 : IBr<0x74, (ins brtarget8:$dst), "je\t$dst", []>;
572def JNE8 : IBr<0x75, (ins brtarget8:$dst), "jne\t$dst", []>;
573def JBE8 : IBr<0x76, (ins brtarget8:$dst), "jbe\t$dst", []>;
574def JA8 : IBr<0x77, (ins brtarget8:$dst), "ja\t$dst", []>;
575def JS8 : IBr<0x78, (ins brtarget8:$dst), "js\t$dst", []>;
576def JNS8 : IBr<0x79, (ins brtarget8:$dst), "jns\t$dst", []>;
577def JP8 : IBr<0x7A, (ins brtarget8:$dst), "jp\t$dst", []>;
578def JNP8 : IBr<0x7B, (ins brtarget8:$dst), "jnp\t$dst", []>;
579def JL8 : IBr<0x7C, (ins brtarget8:$dst), "jl\t$dst", []>;
580def JGE8 : IBr<0x7D, (ins brtarget8:$dst), "jge\t$dst", []>;
581def JLE8 : IBr<0x7E, (ins brtarget8:$dst), "jle\t$dst", []>;
582def JG8 : IBr<0x7F, (ins brtarget8:$dst), "jg\t$dst", []>;
583
584def JCXZ8 : IBr<0xE3, (ins brtarget8:$dst), "jcxz\t$dst", []>;
585
Dan Gohman91888f02007-07-31 20:11:57 +0000586def JE : IBr<0x84, (ins brtarget:$dst), "je\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +0000587 [(X86brcond bb:$dst, X86_COND_E, EFLAGS)]>, TB;
Dan Gohman91888f02007-07-31 20:11:57 +0000588def JNE : IBr<0x85, (ins brtarget:$dst), "jne\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +0000589 [(X86brcond bb:$dst, X86_COND_NE, EFLAGS)]>, TB;
Dan Gohman91888f02007-07-31 20:11:57 +0000590def JL : IBr<0x8C, (ins brtarget:$dst), "jl\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +0000591 [(X86brcond bb:$dst, X86_COND_L, EFLAGS)]>, TB;
Dan Gohman91888f02007-07-31 20:11:57 +0000592def JLE : IBr<0x8E, (ins brtarget:$dst), "jle\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +0000593 [(X86brcond bb:$dst, X86_COND_LE, EFLAGS)]>, TB;
Dan Gohman91888f02007-07-31 20:11:57 +0000594def JG : IBr<0x8F, (ins brtarget:$dst), "jg\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +0000595 [(X86brcond bb:$dst, X86_COND_G, EFLAGS)]>, TB;
Dan Gohman91888f02007-07-31 20:11:57 +0000596def JGE : IBr<0x8D, (ins brtarget:$dst), "jge\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +0000597 [(X86brcond bb:$dst, X86_COND_GE, EFLAGS)]>, TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000598
Dan Gohman91888f02007-07-31 20:11:57 +0000599def JB : IBr<0x82, (ins brtarget:$dst), "jb\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +0000600 [(X86brcond bb:$dst, X86_COND_B, EFLAGS)]>, TB;
Dan Gohman91888f02007-07-31 20:11:57 +0000601def JBE : IBr<0x86, (ins brtarget:$dst), "jbe\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +0000602 [(X86brcond bb:$dst, X86_COND_BE, EFLAGS)]>, TB;
Dan Gohman91888f02007-07-31 20:11:57 +0000603def JA : IBr<0x87, (ins brtarget:$dst), "ja\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +0000604 [(X86brcond bb:$dst, X86_COND_A, EFLAGS)]>, TB;
Dan Gohman91888f02007-07-31 20:11:57 +0000605def JAE : IBr<0x83, (ins brtarget:$dst), "jae\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +0000606 [(X86brcond bb:$dst, X86_COND_AE, EFLAGS)]>, TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000607
Dan Gohman91888f02007-07-31 20:11:57 +0000608def JS : IBr<0x88, (ins brtarget:$dst), "js\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +0000609 [(X86brcond bb:$dst, X86_COND_S, EFLAGS)]>, TB;
Dan Gohman91888f02007-07-31 20:11:57 +0000610def JNS : IBr<0x89, (ins brtarget:$dst), "jns\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +0000611 [(X86brcond bb:$dst, X86_COND_NS, EFLAGS)]>, TB;
Dan Gohman91888f02007-07-31 20:11:57 +0000612def JP : IBr<0x8A, (ins brtarget:$dst), "jp\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +0000613 [(X86brcond bb:$dst, X86_COND_P, EFLAGS)]>, TB;
Dan Gohman91888f02007-07-31 20:11:57 +0000614def JNP : IBr<0x8B, (ins brtarget:$dst), "jnp\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +0000615 [(X86brcond bb:$dst, X86_COND_NP, EFLAGS)]>, TB;
Dan Gohman91888f02007-07-31 20:11:57 +0000616def JO : IBr<0x80, (ins brtarget:$dst), "jo\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +0000617 [(X86brcond bb:$dst, X86_COND_O, EFLAGS)]>, TB;
Dan Gohman91888f02007-07-31 20:11:57 +0000618def JNO : IBr<0x81, (ins brtarget:$dst), "jno\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +0000619 [(X86brcond bb:$dst, X86_COND_NO, EFLAGS)]>, TB;
Evan Cheng950aac02007-09-25 01:57:46 +0000620} // Uses = [EFLAGS]
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000621
622//===----------------------------------------------------------------------===//
623// Call Instructions...
624//
Evan Cheng37e7c752007-07-21 00:34:19 +0000625let isCall = 1 in
Dan Gohman01c9f772008-10-01 18:28:06 +0000626 // All calls clobber the non-callee saved registers. ESP is marked as
627 // a use to prevent stack-pointer assignments that appear immediately
628 // before calls from potentially appearing dead. Uses for argument
629 // registers are added manually.
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000630 let Defs = [EAX, ECX, EDX, FP0, FP1, FP2, FP3, FP4, FP5, FP6, ST0,
631 MM0, MM1, MM2, MM3, MM4, MM5, MM6, MM7,
Evan Cheng2293b252008-10-17 21:02:22 +0000632 XMM0, XMM1, XMM2, XMM3, XMM4, XMM5, XMM6, XMM7,
633 XMM8, XMM9, XMM10, XMM11, XMM12, XMM13, XMM14, XMM15, EFLAGS],
Dan Gohman9499cfe2008-10-01 04:14:30 +0000634 Uses = [ESP] in {
Chris Lattner357a0ca2009-06-20 19:34:09 +0000635 def CALLpcrel32 : Ii32<0xE8, RawFrm,
636 (outs), (ins i32imm_pcrel:$dst,variable_ops),
637 "call\t$dst", []>;
Evan Chengb783fa32007-07-19 01:14:50 +0000638 def CALL32r : I<0xFF, MRM2r, (outs), (ins GR32:$dst, variable_ops),
Dan Gohman91888f02007-07-31 20:11:57 +0000639 "call\t{*}$dst", [(X86call GR32:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000640 def CALL32m : I<0xFF, MRM2m, (outs), (ins i32mem:$dst, variable_ops),
Dan Gohmanea4faba2008-05-29 21:50:34 +0000641 "call\t{*}$dst", [(X86call (loadi32 addr:$dst))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000642 }
643
644// Tail call stuff.
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +0000645
Evan Cheng37e7c752007-07-21 00:34:19 +0000646let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in
Arnold Schwaighofer6fd37ac2008-03-19 16:39:45 +0000647def TCRETURNdi : I<0, Pseudo, (outs), (ins i32imm:$dst, i32imm:$offset, variable_ops),
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +0000648 "#TC_RETURN $dst $offset",
649 []>;
650
651let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in
Arnold Schwaighofer6fd37ac2008-03-19 16:39:45 +0000652def TCRETURNri : I<0, Pseudo, (outs), (ins GR32:$dst, i32imm:$offset, variable_ops),
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +0000653 "#TC_RETURN $dst $offset",
654 []>;
655
656let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in
Arnold Schwaighofera0032722008-04-30 09:16:33 +0000657
Chris Lattner357a0ca2009-06-20 19:34:09 +0000658 def TAILJMPd : IBr<0xE9, (ins i32imm_pcrel:$dst), "jmp\t$dst # TAILCALL",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000659 []>;
Evan Cheng37e7c752007-07-21 00:34:19 +0000660let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +0000661 def TAILJMPr : I<0xFF, MRM4r, (outs), (ins GR32:$dst), "jmp{l}\t{*}$dst # TAILCALL",
662 []>;
Evan Cheng37e7c752007-07-21 00:34:19 +0000663let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000664 def TAILJMPm : I<0xFF, MRM4m, (outs), (ins i32mem:$dst),
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +0000665 "jmp\t{*}$dst # TAILCALL", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000666
667//===----------------------------------------------------------------------===//
668// Miscellaneous Instructions...
669//
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000670let Defs = [EBP, ESP], Uses = [EBP, ESP], mayLoad = 1, neverHasSideEffects=1 in
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000671def LEAVE : I<0xC9, RawFrm,
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000672 (outs), (ins), "leave", []>;
673
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000674let Defs = [ESP], Uses = [ESP], neverHasSideEffects=1 in {
675let mayLoad = 1 in
Evan Chengd8434332007-09-26 01:29:06 +0000676def POP32r : I<0x58, AddRegFrm, (outs GR32:$reg), (ins), "pop{l}\t$reg", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000677
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000678let mayStore = 1 in
Evan Chengd8434332007-09-26 01:29:06 +0000679def PUSH32r : I<0x50, AddRegFrm, (outs), (ins GR32:$reg), "push{l}\t$reg",[]>;
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000680}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000681
Bill Wendling4c2638c2009-06-15 19:39:04 +0000682let Defs = [ESP], Uses = [ESP], neverHasSideEffects = 1, mayStore = 1 in {
683def PUSH32i8 : Ii8<0x6a, RawFrm, (outs), (ins i8imm:$imm),
Bill Wendling0b0437f2009-06-15 20:59:31 +0000684 "push{l}\t$imm", []>;
Bill Wendling4c2638c2009-06-15 19:39:04 +0000685def PUSH32i16 : Ii16<0x68, RawFrm, (outs), (ins i16imm:$imm),
Bill Wendling0b0437f2009-06-15 20:59:31 +0000686 "push{l}\t$imm", []>;
Bill Wendling4c2638c2009-06-15 19:39:04 +0000687def PUSH32i32 : Ii32<0x68, RawFrm, (outs), (ins i32imm:$imm),
Bill Wendling0b0437f2009-06-15 20:59:31 +0000688 "push{l}\t$imm", []>;
Bill Wendling4c2638c2009-06-15 19:39:04 +0000689}
690
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000691let Defs = [ESP, EFLAGS], Uses = [ESP], mayLoad = 1, neverHasSideEffects=1 in
Evan Chengf1341312007-09-26 21:28:00 +0000692def POPFD : I<0x9D, RawFrm, (outs), (ins), "popf", []>;
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000693let Defs = [ESP], Uses = [ESP, EFLAGS], mayStore = 1, neverHasSideEffects=1 in
Evan Chengf1341312007-09-26 21:28:00 +0000694def PUSHFD : I<0x9C, RawFrm, (outs), (ins), "pushf", []>;
Evan Chengd8434332007-09-26 01:29:06 +0000695
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000696let isTwoAddress = 1 in // GR32 = bswap GR32
697 def BSWAP32r : I<0xC8, AddRegFrm,
Evan Chengb783fa32007-07-19 01:14:50 +0000698 (outs GR32:$dst), (ins GR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000699 "bswap{l}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000700 [(set GR32:$dst, (bswap GR32:$src))]>, TB;
701
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000702
Evan Cheng48679f42007-12-14 02:13:44 +0000703// Bit scan instructions.
704let Defs = [EFLAGS] in {
Evan Cheng4e33de92007-12-14 18:49:43 +0000705def BSF16rr : I<0xBC, MRMSrcReg, (outs GR16:$dst), (ins GR16:$src),
Dan Gohmancdb54c62007-12-14 15:10:00 +0000706 "bsf{w}\t{$src, $dst|$dst, $src}",
Evan Cheng7cfbfe32007-12-14 08:30:15 +0000707 [(set GR16:$dst, (X86bsf GR16:$src)), (implicit EFLAGS)]>, TB;
Evan Cheng48679f42007-12-14 02:13:44 +0000708def BSF16rm : I<0xBC, MRMSrcMem, (outs GR16:$dst), (ins i16mem:$src),
Dan Gohmancdb54c62007-12-14 15:10:00 +0000709 "bsf{w}\t{$src, $dst|$dst, $src}",
Evan Cheng7cfbfe32007-12-14 08:30:15 +0000710 [(set GR16:$dst, (X86bsf (loadi16 addr:$src))),
711 (implicit EFLAGS)]>, TB;
Evan Cheng4e33de92007-12-14 18:49:43 +0000712def BSF32rr : I<0xBC, MRMSrcReg, (outs GR32:$dst), (ins GR32:$src),
Dan Gohmancdb54c62007-12-14 15:10:00 +0000713 "bsf{l}\t{$src, $dst|$dst, $src}",
Evan Cheng7cfbfe32007-12-14 08:30:15 +0000714 [(set GR32:$dst, (X86bsf GR32:$src)), (implicit EFLAGS)]>, TB;
Evan Cheng48679f42007-12-14 02:13:44 +0000715def BSF32rm : I<0xBC, MRMSrcMem, (outs GR32:$dst), (ins i32mem:$src),
Dan Gohmancdb54c62007-12-14 15:10:00 +0000716 "bsf{l}\t{$src, $dst|$dst, $src}",
Evan Cheng7cfbfe32007-12-14 08:30:15 +0000717 [(set GR32:$dst, (X86bsf (loadi32 addr:$src))),
718 (implicit EFLAGS)]>, TB;
Evan Cheng48679f42007-12-14 02:13:44 +0000719
Evan Cheng4e33de92007-12-14 18:49:43 +0000720def BSR16rr : I<0xBD, MRMSrcReg, (outs GR16:$dst), (ins GR16:$src),
Dan Gohmancdb54c62007-12-14 15:10:00 +0000721 "bsr{w}\t{$src, $dst|$dst, $src}",
Evan Cheng7cfbfe32007-12-14 08:30:15 +0000722 [(set GR16:$dst, (X86bsr GR16:$src)), (implicit EFLAGS)]>, TB;
Evan Cheng48679f42007-12-14 02:13:44 +0000723def BSR16rm : I<0xBD, MRMSrcMem, (outs GR16:$dst), (ins i16mem:$src),
Dan Gohmancdb54c62007-12-14 15:10:00 +0000724 "bsr{w}\t{$src, $dst|$dst, $src}",
Evan Cheng7cfbfe32007-12-14 08:30:15 +0000725 [(set GR16:$dst, (X86bsr (loadi16 addr:$src))),
726 (implicit EFLAGS)]>, TB;
Evan Cheng4e33de92007-12-14 18:49:43 +0000727def BSR32rr : I<0xBD, MRMSrcReg, (outs GR32:$dst), (ins GR32:$src),
Dan Gohmancdb54c62007-12-14 15:10:00 +0000728 "bsr{l}\t{$src, $dst|$dst, $src}",
Evan Cheng7cfbfe32007-12-14 08:30:15 +0000729 [(set GR32:$dst, (X86bsr GR32:$src)), (implicit EFLAGS)]>, TB;
Evan Cheng48679f42007-12-14 02:13:44 +0000730def BSR32rm : I<0xBD, MRMSrcMem, (outs GR32:$dst), (ins i32mem:$src),
Dan Gohmancdb54c62007-12-14 15:10:00 +0000731 "bsr{l}\t{$src, $dst|$dst, $src}",
Evan Cheng7cfbfe32007-12-14 08:30:15 +0000732 [(set GR32:$dst, (X86bsr (loadi32 addr:$src))),
733 (implicit EFLAGS)]>, TB;
Evan Cheng48679f42007-12-14 02:13:44 +0000734} // Defs = [EFLAGS]
735
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000736let neverHasSideEffects = 1 in
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000737def LEA16r : I<0x8D, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000738 (outs GR16:$dst), (ins i32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000739 "lea{w}\t{$src|$dst}, {$dst|$src}", []>, OpSize;
Evan Cheng1ea8e6b2008-03-27 01:41:09 +0000740let isReMaterializable = 1 in
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000741def LEA32r : I<0x8D, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000742 (outs GR32:$dst), (ins lea32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000743 "lea{l}\t{$src|$dst}, {$dst|$src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000744 [(set GR32:$dst, lea32addr:$src)]>, Requires<[In32BitMode]>;
745
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000746let Defs = [ECX,EDI,ESI], Uses = [ECX,EDI,ESI] in {
Evan Chengb783fa32007-07-19 01:14:50 +0000747def REP_MOVSB : I<0xA4, RawFrm, (outs), (ins), "{rep;movsb|rep movsb}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000748 [(X86rep_movs i8)]>, REP;
Evan Chengb783fa32007-07-19 01:14:50 +0000749def REP_MOVSW : I<0xA5, RawFrm, (outs), (ins), "{rep;movsw|rep movsw}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000750 [(X86rep_movs i16)]>, REP, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +0000751def REP_MOVSD : I<0xA5, RawFrm, (outs), (ins), "{rep;movsl|rep movsd}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000752 [(X86rep_movs i32)]>, REP;
753}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000754
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000755let Defs = [ECX,EDI], Uses = [AL,ECX,EDI] in
Evan Chengb783fa32007-07-19 01:14:50 +0000756def REP_STOSB : I<0xAA, RawFrm, (outs), (ins), "{rep;stosb|rep stosb}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000757 [(X86rep_stos i8)]>, REP;
758let Defs = [ECX,EDI], Uses = [AX,ECX,EDI] in
Evan Chengb783fa32007-07-19 01:14:50 +0000759def REP_STOSW : I<0xAB, RawFrm, (outs), (ins), "{rep;stosw|rep stosw}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000760 [(X86rep_stos i16)]>, REP, OpSize;
761let Defs = [ECX,EDI], Uses = [EAX,ECX,EDI] in
Evan Chengb783fa32007-07-19 01:14:50 +0000762def REP_STOSD : I<0xAB, RawFrm, (outs), (ins), "{rep;stosl|rep stosd}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000763 [(X86rep_stos i32)]>, REP;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000764
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000765let Defs = [RAX, RDX] in
Evan Chengb783fa32007-07-19 01:14:50 +0000766def RDTSC : I<0x31, RawFrm, (outs), (ins), "rdtsc", [(X86rdtsc)]>,
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000767 TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000768
Anton Korobeynikov39d40ba2008-01-15 07:02:33 +0000769let isBarrier = 1, hasCtrlDep = 1 in {
Chris Lattner56b941f2008-01-15 21:58:22 +0000770def TRAP : I<0x0B, RawFrm, (outs), (ins), "ud2", [(trap)]>, TB;
Anton Korobeynikov39d40ba2008-01-15 07:02:33 +0000771}
772
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000773//===----------------------------------------------------------------------===//
774// Input/Output Instructions...
775//
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000776let Defs = [AL], Uses = [DX] in
Evan Chengb783fa32007-07-19 01:14:50 +0000777def IN8rr : I<0xEC, RawFrm, (outs), (ins),
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000778 "in{b}\t{%dx, %al|%AL, %DX}", []>;
779let Defs = [AX], Uses = [DX] in
Evan Chengb783fa32007-07-19 01:14:50 +0000780def IN16rr : I<0xED, RawFrm, (outs), (ins),
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000781 "in{w}\t{%dx, %ax|%AX, %DX}", []>, OpSize;
782let Defs = [EAX], Uses = [DX] in
Evan Chengb783fa32007-07-19 01:14:50 +0000783def IN32rr : I<0xED, RawFrm, (outs), (ins),
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000784 "in{l}\t{%dx, %eax|%EAX, %DX}", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000785
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000786let Defs = [AL] in
Evan Chengb783fa32007-07-19 01:14:50 +0000787def IN8ri : Ii8<0xE4, RawFrm, (outs), (ins i16i8imm:$port),
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000788 "in{b}\t{$port, %al|%AL, $port}", []>;
789let Defs = [AX] in
Evan Chengb783fa32007-07-19 01:14:50 +0000790def IN16ri : Ii8<0xE5, RawFrm, (outs), (ins i16i8imm:$port),
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000791 "in{w}\t{$port, %ax|%AX, $port}", []>, OpSize;
792let Defs = [EAX] in
Evan Chengb783fa32007-07-19 01:14:50 +0000793def IN32ri : Ii8<0xE5, RawFrm, (outs), (ins i16i8imm:$port),
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000794 "in{l}\t{$port, %eax|%EAX, $port}", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000795
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000796let Uses = [DX, AL] in
Evan Chengb783fa32007-07-19 01:14:50 +0000797def OUT8rr : I<0xEE, RawFrm, (outs), (ins),
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000798 "out{b}\t{%al, %dx|%DX, %AL}", []>;
799let Uses = [DX, AX] in
Evan Chengb783fa32007-07-19 01:14:50 +0000800def OUT16rr : I<0xEF, RawFrm, (outs), (ins),
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000801 "out{w}\t{%ax, %dx|%DX, %AX}", []>, OpSize;
802let Uses = [DX, EAX] in
Evan Chengb783fa32007-07-19 01:14:50 +0000803def OUT32rr : I<0xEF, RawFrm, (outs), (ins),
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000804 "out{l}\t{%eax, %dx|%DX, %EAX}", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000805
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000806let Uses = [AL] in
Evan Chengb783fa32007-07-19 01:14:50 +0000807def OUT8ir : Ii8<0xE6, RawFrm, (outs), (ins i16i8imm:$port),
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000808 "out{b}\t{%al, $port|$port, %AL}", []>;
809let Uses = [AX] in
Evan Chengb783fa32007-07-19 01:14:50 +0000810def OUT16ir : Ii8<0xE7, RawFrm, (outs), (ins i16i8imm:$port),
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000811 "out{w}\t{%ax, $port|$port, %AX}", []>, OpSize;
812let Uses = [EAX] in
Evan Chengb783fa32007-07-19 01:14:50 +0000813def OUT32ir : Ii8<0xE7, RawFrm, (outs), (ins i16i8imm:$port),
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000814 "out{l}\t{%eax, $port|$port, %EAX}", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000815
816//===----------------------------------------------------------------------===//
817// Move Instructions...
818//
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000819let neverHasSideEffects = 1 in {
Evan Chengb783fa32007-07-19 01:14:50 +0000820def MOV8rr : I<0x88, MRMDestReg, (outs GR8 :$dst), (ins GR8 :$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000821 "mov{b}\t{$src, $dst|$dst, $src}", []>;
Evan Chengb783fa32007-07-19 01:14:50 +0000822def MOV16rr : I<0x89, MRMDestReg, (outs GR16:$dst), (ins GR16:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000823 "mov{w}\t{$src, $dst|$dst, $src}", []>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +0000824def MOV32rr : I<0x89, MRMDestReg, (outs GR32:$dst), (ins GR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000825 "mov{l}\t{$src, $dst|$dst, $src}", []>;
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000826}
Evan Cheng6f26e8b2008-06-18 08:13:07 +0000827let isReMaterializable = 1, isAsCheapAsAMove = 1 in {
Evan Chengb783fa32007-07-19 01:14:50 +0000828def MOV8ri : Ii8 <0xB0, AddRegFrm, (outs GR8 :$dst), (ins i8imm :$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000829 "mov{b}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000830 [(set GR8:$dst, imm:$src)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000831def MOV16ri : Ii16<0xB8, AddRegFrm, (outs GR16:$dst), (ins i16imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000832 "mov{w}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000833 [(set GR16:$dst, imm:$src)]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +0000834def MOV32ri : Ii32<0xB8, AddRegFrm, (outs GR32:$dst), (ins i32imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000835 "mov{l}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000836 [(set GR32:$dst, imm:$src)]>;
837}
Evan Chengb783fa32007-07-19 01:14:50 +0000838def MOV8mi : Ii8 <0xC6, MRM0m, (outs), (ins i8mem :$dst, i8imm :$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000839 "mov{b}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000840 [(store (i8 imm:$src), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000841def MOV16mi : Ii16<0xC7, MRM0m, (outs), (ins i16mem:$dst, i16imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000842 "mov{w}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000843 [(store (i16 imm:$src), addr:$dst)]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +0000844def MOV32mi : Ii32<0xC7, MRM0m, (outs), (ins i32mem:$dst, i32imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000845 "mov{l}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000846 [(store (i32 imm:$src), addr:$dst)]>;
847
Dan Gohman5574cc72008-12-03 18:15:48 +0000848let canFoldAsLoad = 1, isReMaterializable = 1, mayHaveSideEffects = 1 in {
Evan Chengb783fa32007-07-19 01:14:50 +0000849def MOV8rm : I<0x8A, MRMSrcMem, (outs GR8 :$dst), (ins i8mem :$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000850 "mov{b}\t{$src, $dst|$dst, $src}",
Chris Lattner12208612009-04-10 00:16:23 +0000851 [(set GR8:$dst, (loadi8 addr:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000852def MOV16rm : I<0x8B, MRMSrcMem, (outs GR16:$dst), (ins i16mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000853 "mov{w}\t{$src, $dst|$dst, $src}",
Chris Lattner12208612009-04-10 00:16:23 +0000854 [(set GR16:$dst, (loadi16 addr:$src))]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +0000855def MOV32rm : I<0x8B, MRMSrcMem, (outs GR32:$dst), (ins i32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000856 "mov{l}\t{$src, $dst|$dst, $src}",
Chris Lattner12208612009-04-10 00:16:23 +0000857 [(set GR32:$dst, (loadi32 addr:$src))]>;
Evan Cheng4e84e452007-08-30 05:49:43 +0000858}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000859
Evan Chengb783fa32007-07-19 01:14:50 +0000860def MOV8mr : I<0x88, MRMDestMem, (outs), (ins i8mem :$dst, GR8 :$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000861 "mov{b}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000862 [(store GR8:$src, addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000863def MOV16mr : I<0x89, MRMDestMem, (outs), (ins i16mem:$dst, GR16:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000864 "mov{w}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000865 [(store GR16:$src, addr:$dst)]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +0000866def MOV32mr : I<0x89, MRMDestMem, (outs), (ins i32mem:$dst, GR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000867 "mov{l}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000868 [(store GR32:$src, addr:$dst)]>;
Dan Gohman744d4622009-04-13 16:09:41 +0000869
Dan Gohman1d8ce9c2009-04-27 16:41:36 +0000870// Versions of MOV8rr, MOV8mr, and MOV8rm that use i8mem_NOREX and GR8_NOREX so
871// that they can be used for copying and storing h registers, which can't be
872// encoded when a REX prefix is present.
Dan Gohman2da0db32009-04-15 00:04:23 +0000873let neverHasSideEffects = 1 in
Dan Gohman40ddc362009-04-15 19:48:57 +0000874def MOV8rr_NOREX : I<0x88, MRMDestReg,
875 (outs GR8_NOREX:$dst), (ins GR8_NOREX:$src),
Dan Gohman2da0db32009-04-15 00:04:23 +0000876 "mov{b}\t{$src, $dst|$dst, $src} # NOREX", []>;
Evan Chengebc49402009-04-30 00:58:57 +0000877let mayStore = 1 in
Dan Gohman2da0db32009-04-15 00:04:23 +0000878def MOV8mr_NOREX : I<0x88, MRMDestMem,
879 (outs), (ins i8mem_NOREX:$dst, GR8_NOREX:$src),
880 "mov{b}\t{$src, $dst|$dst, $src} # NOREX", []>;
Evan Chengebc49402009-04-30 00:58:57 +0000881let mayLoad = 1,
882 canFoldAsLoad = 1, isReMaterializable = 1, mayHaveSideEffects = 1 in
Dan Gohman1d8ce9c2009-04-27 16:41:36 +0000883def MOV8rm_NOREX : I<0x8A, MRMSrcMem,
884 (outs GR8_NOREX:$dst), (ins i8mem_NOREX:$src),
885 "mov{b}\t{$src, $dst|$dst, $src} # NOREX", []>;
Dan Gohman744d4622009-04-13 16:09:41 +0000886
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000887//===----------------------------------------------------------------------===//
888// Fixed-Register Multiplication and Division Instructions...
889//
890
891// Extra precision multiplication
Evan Cheng55687072007-09-14 21:48:26 +0000892let Defs = [AL,AH,EFLAGS], Uses = [AL] in
Dan Gohman91888f02007-07-31 20:11:57 +0000893def MUL8r : I<0xF6, MRM4r, (outs), (ins GR8:$src), "mul{b}\t$src",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000894 // FIXME: Used for 8-bit mul, ignore result upper 8 bits.
895 // This probably ought to be moved to a def : Pat<> if the
896 // syntax can be accepted.
Bill Wendlingf5399032008-12-12 21:15:41 +0000897 [(set AL, (mul AL, GR8:$src)),
898 (implicit EFLAGS)]>; // AL,AH = AL*GR8
899
Chris Lattnerc7e96e72008-01-11 07:18:17 +0000900let Defs = [AX,DX,EFLAGS], Uses = [AX], neverHasSideEffects = 1 in
Bill Wendlingf5399032008-12-12 21:15:41 +0000901def MUL16r : I<0xF7, MRM4r, (outs), (ins GR16:$src),
902 "mul{w}\t$src",
903 []>, OpSize; // AX,DX = AX*GR16
904
Chris Lattnerc7e96e72008-01-11 07:18:17 +0000905let Defs = [EAX,EDX,EFLAGS], Uses = [EAX], neverHasSideEffects = 1 in
Bill Wendlingf5399032008-12-12 21:15:41 +0000906def MUL32r : I<0xF7, MRM4r, (outs), (ins GR32:$src),
907 "mul{l}\t$src",
908 []>; // EAX,EDX = EAX*GR32
909
Evan Cheng55687072007-09-14 21:48:26 +0000910let Defs = [AL,AH,EFLAGS], Uses = [AL] in
Evan Chengb783fa32007-07-19 01:14:50 +0000911def MUL8m : I<0xF6, MRM4m, (outs), (ins i8mem :$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000912 "mul{b}\t$src",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000913 // FIXME: Used for 8-bit mul, ignore result upper 8 bits.
914 // This probably ought to be moved to a def : Pat<> if the
915 // syntax can be accepted.
Bill Wendlingf5399032008-12-12 21:15:41 +0000916 [(set AL, (mul AL, (loadi8 addr:$src))),
917 (implicit EFLAGS)]>; // AL,AH = AL*[mem8]
918
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000919let mayLoad = 1, neverHasSideEffects = 1 in {
Evan Cheng55687072007-09-14 21:48:26 +0000920let Defs = [AX,DX,EFLAGS], Uses = [AX] in
Evan Chengb783fa32007-07-19 01:14:50 +0000921def MUL16m : I<0xF7, MRM4m, (outs), (ins i16mem:$src),
Bill Wendlingf5399032008-12-12 21:15:41 +0000922 "mul{w}\t$src",
923 []>, OpSize; // AX,DX = AX*[mem16]
924
Evan Cheng55687072007-09-14 21:48:26 +0000925let Defs = [EAX,EDX,EFLAGS], Uses = [EAX] in
Evan Chengb783fa32007-07-19 01:14:50 +0000926def MUL32m : I<0xF7, MRM4m, (outs), (ins i32mem:$src),
Bill Wendlingf5399032008-12-12 21:15:41 +0000927 "mul{l}\t$src",
928 []>; // EAX,EDX = EAX*[mem32]
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000929}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000930
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000931let neverHasSideEffects = 1 in {
Evan Cheng55687072007-09-14 21:48:26 +0000932let Defs = [AL,AH,EFLAGS], Uses = [AL] in
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000933def IMUL8r : I<0xF6, MRM5r, (outs), (ins GR8:$src), "imul{b}\t$src", []>;
934 // AL,AH = AL*GR8
Evan Cheng55687072007-09-14 21:48:26 +0000935let Defs = [AX,DX,EFLAGS], Uses = [AX] in
Dan Gohman91888f02007-07-31 20:11:57 +0000936def IMUL16r : I<0xF7, MRM5r, (outs), (ins GR16:$src), "imul{w}\t$src", []>,
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000937 OpSize; // AX,DX = AX*GR16
Evan Cheng55687072007-09-14 21:48:26 +0000938let Defs = [EAX,EDX,EFLAGS], Uses = [EAX] in
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000939def IMUL32r : I<0xF7, MRM5r, (outs), (ins GR32:$src), "imul{l}\t$src", []>;
940 // EAX,EDX = EAX*GR32
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000941let mayLoad = 1 in {
Evan Cheng55687072007-09-14 21:48:26 +0000942let Defs = [AL,AH,EFLAGS], Uses = [AL] in
Evan Chengb783fa32007-07-19 01:14:50 +0000943def IMUL8m : I<0xF6, MRM5m, (outs), (ins i8mem :$src),
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000944 "imul{b}\t$src", []>; // AL,AH = AL*[mem8]
Evan Cheng55687072007-09-14 21:48:26 +0000945let Defs = [AX,DX,EFLAGS], Uses = [AX] in
Evan Chengb783fa32007-07-19 01:14:50 +0000946def IMUL16m : I<0xF7, MRM5m, (outs), (ins i16mem:$src),
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000947 "imul{w}\t$src", []>, OpSize; // AX,DX = AX*[mem16]
948let Defs = [EAX,EDX], Uses = [EAX] in
Evan Chengb783fa32007-07-19 01:14:50 +0000949def IMUL32m : I<0xF7, MRM5m, (outs), (ins i32mem:$src),
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000950 "imul{l}\t$src", []>; // EAX,EDX = EAX*[mem32]
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000951}
Dan Gohmand44572d2008-11-18 21:29:14 +0000952} // neverHasSideEffects
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000953
954// unsigned division/remainder
Dale Johannesend8fd3562008-10-07 18:54:28 +0000955let Defs = [AL,AH,EFLAGS], Uses = [AX] in
Evan Chengb783fa32007-07-19 01:14:50 +0000956def DIV8r : I<0xF6, MRM6r, (outs), (ins GR8:$src), // AX/r8 = AL,AH
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000957 "div{b}\t$src", []>;
Evan Cheng55687072007-09-14 21:48:26 +0000958let Defs = [AX,DX,EFLAGS], Uses = [AX,DX] in
Evan Chengb783fa32007-07-19 01:14:50 +0000959def DIV16r : I<0xF7, MRM6r, (outs), (ins GR16:$src), // DX:AX/r16 = AX,DX
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000960 "div{w}\t$src", []>, OpSize;
Evan Cheng55687072007-09-14 21:48:26 +0000961let Defs = [EAX,EDX,EFLAGS], Uses = [EAX,EDX] in
Evan Chengb783fa32007-07-19 01:14:50 +0000962def DIV32r : I<0xF7, MRM6r, (outs), (ins GR32:$src), // EDX:EAX/r32 = EAX,EDX
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000963 "div{l}\t$src", []>;
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000964let mayLoad = 1 in {
Dale Johannesend8fd3562008-10-07 18:54:28 +0000965let Defs = [AL,AH,EFLAGS], Uses = [AX] in
Evan Chengb783fa32007-07-19 01:14:50 +0000966def DIV8m : I<0xF6, MRM6m, (outs), (ins i8mem:$src), // AX/[mem8] = AL,AH
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000967 "div{b}\t$src", []>;
Evan Cheng55687072007-09-14 21:48:26 +0000968let Defs = [AX,DX,EFLAGS], Uses = [AX,DX] in
Evan Chengb783fa32007-07-19 01:14:50 +0000969def DIV16m : I<0xF7, MRM6m, (outs), (ins i16mem:$src), // DX:AX/[mem16] = AX,DX
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000970 "div{w}\t$src", []>, OpSize;
Evan Cheng55687072007-09-14 21:48:26 +0000971let Defs = [EAX,EDX,EFLAGS], Uses = [EAX,EDX] in
Evan Chengb783fa32007-07-19 01:14:50 +0000972def DIV32m : I<0xF7, MRM6m, (outs), (ins i32mem:$src), // EDX:EAX/[mem32] = EAX,EDX
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000973 "div{l}\t$src", []>;
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000974}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000975
976// Signed division/remainder.
Dale Johannesend8fd3562008-10-07 18:54:28 +0000977let Defs = [AL,AH,EFLAGS], Uses = [AX] in
Evan Chengb783fa32007-07-19 01:14:50 +0000978def IDIV8r : I<0xF6, MRM7r, (outs), (ins GR8:$src), // AX/r8 = AL,AH
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000979 "idiv{b}\t$src", []>;
Evan Cheng55687072007-09-14 21:48:26 +0000980let Defs = [AX,DX,EFLAGS], Uses = [AX,DX] in
Evan Chengb783fa32007-07-19 01:14:50 +0000981def IDIV16r: I<0xF7, MRM7r, (outs), (ins GR16:$src), // DX:AX/r16 = AX,DX
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000982 "idiv{w}\t$src", []>, OpSize;
Evan Cheng55687072007-09-14 21:48:26 +0000983let Defs = [EAX,EDX,EFLAGS], Uses = [EAX,EDX] in
Evan Chengb783fa32007-07-19 01:14:50 +0000984def IDIV32r: I<0xF7, MRM7r, (outs), (ins GR32:$src), // EDX:EAX/r32 = EAX,EDX
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000985 "idiv{l}\t$src", []>;
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000986let mayLoad = 1, mayLoad = 1 in {
Dale Johannesend8fd3562008-10-07 18:54:28 +0000987let Defs = [AL,AH,EFLAGS], Uses = [AX] in
Evan Chengb783fa32007-07-19 01:14:50 +0000988def IDIV8m : I<0xF6, MRM7m, (outs), (ins i8mem:$src), // AX/[mem8] = AL,AH
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000989 "idiv{b}\t$src", []>;
Evan Cheng55687072007-09-14 21:48:26 +0000990let Defs = [AX,DX,EFLAGS], Uses = [AX,DX] in
Evan Chengb783fa32007-07-19 01:14:50 +0000991def IDIV16m: I<0xF7, MRM7m, (outs), (ins i16mem:$src), // DX:AX/[mem16] = AX,DX
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000992 "idiv{w}\t$src", []>, OpSize;
Evan Cheng55687072007-09-14 21:48:26 +0000993let Defs = [EAX,EDX,EFLAGS], Uses = [EAX,EDX] in
Evan Chengb783fa32007-07-19 01:14:50 +0000994def IDIV32m: I<0xF7, MRM7m, (outs), (ins i32mem:$src), // EDX:EAX/[mem32] = EAX,EDX
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000995 "idiv{l}\t$src", []>;
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000996}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000997
998//===----------------------------------------------------------------------===//
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000999// Two address Instructions.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001000//
1001let isTwoAddress = 1 in {
1002
1003// Conditional moves
Evan Cheng950aac02007-09-25 01:57:46 +00001004let Uses = [EFLAGS] in {
Evan Cheng926658c2007-10-05 23:13:21 +00001005let isCommutable = 1 in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001006def CMOVB16rr : I<0x42, MRMSrcReg, // if <u, GR16 = GR16
Evan Chengb783fa32007-07-19 01:14:50 +00001007 (outs GR16:$dst), (ins GR16:$src1, GR16:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001008 "cmovb\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001009 [(set GR16:$dst, (X86cmov GR16:$src1, GR16:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +00001010 X86_COND_B, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001011 TB, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001012def CMOVB32rr : I<0x42, MRMSrcReg, // if <u, GR32 = GR32
Evan Chengb783fa32007-07-19 01:14:50 +00001013 (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001014 "cmovb\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001015 [(set GR32:$dst, (X86cmov GR32:$src1, GR32:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +00001016 X86_COND_B, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001017 TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001018def CMOVAE16rr: I<0x43, MRMSrcReg, // if >=u, GR16 = GR16
Evan Chengb783fa32007-07-19 01:14:50 +00001019 (outs GR16:$dst), (ins GR16:$src1, GR16:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001020 "cmovae\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001021 [(set GR16:$dst, (X86cmov GR16:$src1, GR16:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +00001022 X86_COND_AE, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001023 TB, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001024def CMOVAE32rr: I<0x43, MRMSrcReg, // if >=u, GR32 = GR32
Evan Chengb783fa32007-07-19 01:14:50 +00001025 (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001026 "cmovae\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001027 [(set GR32:$dst, (X86cmov GR32:$src1, GR32:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +00001028 X86_COND_AE, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001029 TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001030def CMOVE16rr : I<0x44, MRMSrcReg, // if ==, GR16 = GR16
Evan Chengb783fa32007-07-19 01:14:50 +00001031 (outs GR16:$dst), (ins GR16:$src1, GR16:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001032 "cmove\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001033 [(set GR16:$dst, (X86cmov GR16:$src1, GR16:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +00001034 X86_COND_E, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001035 TB, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001036def CMOVE32rr : I<0x44, MRMSrcReg, // if ==, GR32 = GR32
Evan Chengb783fa32007-07-19 01:14:50 +00001037 (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001038 "cmove\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001039 [(set GR32:$dst, (X86cmov GR32:$src1, GR32:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +00001040 X86_COND_E, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001041 TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001042def CMOVNE16rr: I<0x45, MRMSrcReg, // if !=, GR16 = GR16
Evan Chengb783fa32007-07-19 01:14:50 +00001043 (outs GR16:$dst), (ins GR16:$src1, GR16:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001044 "cmovne\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001045 [(set GR16:$dst, (X86cmov GR16:$src1, GR16:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +00001046 X86_COND_NE, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001047 TB, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001048def CMOVNE32rr: I<0x45, MRMSrcReg, // if !=, GR32 = GR32
Evan Chengb783fa32007-07-19 01:14:50 +00001049 (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001050 "cmovne\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001051 [(set GR32:$dst, (X86cmov GR32:$src1, GR32:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +00001052 X86_COND_NE, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001053 TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001054def CMOVBE16rr: I<0x46, MRMSrcReg, // if <=u, GR16 = GR16
Evan Chengb783fa32007-07-19 01:14:50 +00001055 (outs GR16:$dst), (ins GR16:$src1, GR16:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001056 "cmovbe\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001057 [(set GR16:$dst, (X86cmov GR16:$src1, GR16:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +00001058 X86_COND_BE, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001059 TB, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001060def CMOVBE32rr: I<0x46, MRMSrcReg, // if <=u, GR32 = GR32
Evan Chengb783fa32007-07-19 01:14:50 +00001061 (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001062 "cmovbe\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001063 [(set GR32:$dst, (X86cmov GR32:$src1, GR32:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +00001064 X86_COND_BE, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001065 TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001066def CMOVA16rr : I<0x47, MRMSrcReg, // if >u, GR16 = GR16
Evan Chengb783fa32007-07-19 01:14:50 +00001067 (outs GR16:$dst), (ins GR16:$src1, GR16:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001068 "cmova\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001069 [(set GR16:$dst, (X86cmov GR16:$src1, GR16:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +00001070 X86_COND_A, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001071 TB, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001072def CMOVA32rr : I<0x47, MRMSrcReg, // if >u, GR32 = GR32
Evan Chengb783fa32007-07-19 01:14:50 +00001073 (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001074 "cmova\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001075 [(set GR32:$dst, (X86cmov GR32:$src1, GR32:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +00001076 X86_COND_A, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001077 TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001078def CMOVL16rr : I<0x4C, MRMSrcReg, // if <s, GR16 = GR16
Evan Chengb783fa32007-07-19 01:14:50 +00001079 (outs GR16:$dst), (ins GR16:$src1, GR16:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001080 "cmovl\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001081 [(set GR16:$dst, (X86cmov GR16:$src1, GR16:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +00001082 X86_COND_L, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001083 TB, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001084def CMOVL32rr : I<0x4C, MRMSrcReg, // if <s, GR32 = GR32
Evan Chengb783fa32007-07-19 01:14:50 +00001085 (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001086 "cmovl\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001087 [(set GR32:$dst, (X86cmov GR32:$src1, GR32:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +00001088 X86_COND_L, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001089 TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001090def CMOVGE16rr: I<0x4D, MRMSrcReg, // if >=s, GR16 = GR16
Evan Chengb783fa32007-07-19 01:14:50 +00001091 (outs GR16:$dst), (ins GR16:$src1, GR16:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001092 "cmovge\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001093 [(set GR16:$dst, (X86cmov GR16:$src1, GR16:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +00001094 X86_COND_GE, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001095 TB, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001096def CMOVGE32rr: I<0x4D, MRMSrcReg, // if >=s, GR32 = GR32
Evan Chengb783fa32007-07-19 01:14:50 +00001097 (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001098 "cmovge\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001099 [(set GR32:$dst, (X86cmov GR32:$src1, GR32:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +00001100 X86_COND_GE, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001101 TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001102def CMOVLE16rr: I<0x4E, MRMSrcReg, // if <=s, GR16 = GR16
Evan Chengb783fa32007-07-19 01:14:50 +00001103 (outs GR16:$dst), (ins GR16:$src1, GR16:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001104 "cmovle\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001105 [(set GR16:$dst, (X86cmov GR16:$src1, GR16:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +00001106 X86_COND_LE, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001107 TB, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001108def CMOVLE32rr: I<0x4E, MRMSrcReg, // if <=s, GR32 = GR32
Evan Chengb783fa32007-07-19 01:14:50 +00001109 (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001110 "cmovle\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001111 [(set GR32:$dst, (X86cmov GR32:$src1, GR32:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +00001112 X86_COND_LE, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001113 TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001114def CMOVG16rr : I<0x4F, MRMSrcReg, // if >s, GR16 = GR16
Evan Chengb783fa32007-07-19 01:14:50 +00001115 (outs GR16:$dst), (ins GR16:$src1, GR16:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001116 "cmovg\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001117 [(set GR16:$dst, (X86cmov GR16:$src1, GR16:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +00001118 X86_COND_G, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001119 TB, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001120def CMOVG32rr : I<0x4F, MRMSrcReg, // if >s, GR32 = GR32
Evan Chengb783fa32007-07-19 01:14:50 +00001121 (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001122 "cmovg\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001123 [(set GR32:$dst, (X86cmov GR32:$src1, GR32:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +00001124 X86_COND_G, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001125 TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001126def CMOVS16rr : I<0x48, MRMSrcReg, // if signed, GR16 = GR16
Evan Chengb783fa32007-07-19 01:14:50 +00001127 (outs GR16:$dst), (ins GR16:$src1, GR16:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001128 "cmovs\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001129 [(set GR16:$dst, (X86cmov GR16:$src1, GR16:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +00001130 X86_COND_S, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001131 TB, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001132def CMOVS32rr : I<0x48, MRMSrcReg, // if signed, GR32 = GR32
Evan Chengb783fa32007-07-19 01:14:50 +00001133 (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001134 "cmovs\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001135 [(set GR32:$dst, (X86cmov GR32:$src1, GR32:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +00001136 X86_COND_S, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001137 TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001138def CMOVNS16rr: I<0x49, MRMSrcReg, // if !signed, GR16 = GR16
Evan Chengb783fa32007-07-19 01:14:50 +00001139 (outs GR16:$dst), (ins GR16:$src1, GR16:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001140 "cmovns\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001141 [(set GR16:$dst, (X86cmov GR16:$src1, GR16:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +00001142 X86_COND_NS, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001143 TB, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001144def CMOVNS32rr: I<0x49, MRMSrcReg, // if !signed, GR32 = GR32
Evan Chengb783fa32007-07-19 01:14:50 +00001145 (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001146 "cmovns\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001147 [(set GR32:$dst, (X86cmov GR32:$src1, GR32:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +00001148 X86_COND_NS, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001149 TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001150def CMOVP16rr : I<0x4A, MRMSrcReg, // if parity, GR16 = GR16
Evan Chengb783fa32007-07-19 01:14:50 +00001151 (outs GR16:$dst), (ins GR16:$src1, GR16:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001152 "cmovp\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001153 [(set GR16:$dst, (X86cmov GR16:$src1, GR16:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +00001154 X86_COND_P, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001155 TB, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001156def CMOVP32rr : I<0x4A, MRMSrcReg, // if parity, GR32 = GR32
Evan Chengb783fa32007-07-19 01:14:50 +00001157 (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001158 "cmovp\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001159 [(set GR32:$dst, (X86cmov GR32:$src1, GR32:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +00001160 X86_COND_P, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001161 TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001162def CMOVNP16rr : I<0x4B, MRMSrcReg, // if !parity, GR16 = GR16
Evan Chengb783fa32007-07-19 01:14:50 +00001163 (outs GR16:$dst), (ins GR16:$src1, GR16:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001164 "cmovnp\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001165 [(set GR16:$dst, (X86cmov GR16:$src1, GR16:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +00001166 X86_COND_NP, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001167 TB, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001168def CMOVNP32rr : I<0x4B, MRMSrcReg, // if !parity, GR32 = GR32
Evan Chengb783fa32007-07-19 01:14:50 +00001169 (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001170 "cmovnp\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001171 [(set GR32:$dst, (X86cmov GR32:$src1, GR32:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +00001172 X86_COND_NP, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001173 TB;
Dan Gohman12fd4d72009-01-07 00:35:10 +00001174def CMOVO16rr : I<0x40, MRMSrcReg, // if overflow, GR16 = GR16
1175 (outs GR16:$dst), (ins GR16:$src1, GR16:$src2),
1176 "cmovo\t{$src2, $dst|$dst, $src2}",
1177 [(set GR16:$dst, (X86cmov GR16:$src1, GR16:$src2,
1178 X86_COND_O, EFLAGS))]>,
1179 TB, OpSize;
1180def CMOVO32rr : I<0x40, MRMSrcReg, // if overflow, GR32 = GR32
1181 (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
1182 "cmovo\t{$src2, $dst|$dst, $src2}",
1183 [(set GR32:$dst, (X86cmov GR32:$src1, GR32:$src2,
1184 X86_COND_O, EFLAGS))]>,
Evan Cheng950aac02007-09-25 01:57:46 +00001185 TB;
Dan Gohman12fd4d72009-01-07 00:35:10 +00001186def CMOVNO16rr : I<0x41, MRMSrcReg, // if !overflow, GR16 = GR16
1187 (outs GR16:$dst), (ins GR16:$src1, GR16:$src2),
1188 "cmovno\t{$src2, $dst|$dst, $src2}",
1189 [(set GR16:$dst, (X86cmov GR16:$src1, GR16:$src2,
1190 X86_COND_NO, EFLAGS))]>,
1191 TB, OpSize;
1192def CMOVNO32rr : I<0x41, MRMSrcReg, // if !overflow, GR32 = GR32
1193 (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
1194 "cmovno\t{$src2, $dst|$dst, $src2}",
1195 [(set GR32:$dst, (X86cmov GR32:$src1, GR32:$src2,
1196 X86_COND_NO, EFLAGS))]>,
1197 TB;
1198} // isCommutable = 1
Evan Cheng926658c2007-10-05 23:13:21 +00001199
1200def CMOVB16rm : I<0x42, MRMSrcMem, // if <u, GR16 = [mem16]
1201 (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2),
1202 "cmovb\t{$src2, $dst|$dst, $src2}",
1203 [(set GR16:$dst, (X86cmov GR16:$src1, (loadi16 addr:$src2),
1204 X86_COND_B, EFLAGS))]>,
1205 TB, OpSize;
1206def CMOVB32rm : I<0x42, MRMSrcMem, // if <u, GR32 = [mem32]
1207 (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2),
1208 "cmovb\t{$src2, $dst|$dst, $src2}",
1209 [(set GR32:$dst, (X86cmov GR32:$src1, (loadi32 addr:$src2),
1210 X86_COND_B, EFLAGS))]>,
1211 TB;
1212def CMOVAE16rm: I<0x43, MRMSrcMem, // if >=u, GR16 = [mem16]
1213 (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2),
1214 "cmovae\t{$src2, $dst|$dst, $src2}",
1215 [(set GR16:$dst, (X86cmov GR16:$src1, (loadi16 addr:$src2),
1216 X86_COND_AE, EFLAGS))]>,
1217 TB, OpSize;
1218def CMOVAE32rm: I<0x43, MRMSrcMem, // if >=u, GR32 = [mem32]
1219 (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2),
1220 "cmovae\t{$src2, $dst|$dst, $src2}",
1221 [(set GR32:$dst, (X86cmov GR32:$src1, (loadi32 addr:$src2),
1222 X86_COND_AE, EFLAGS))]>,
1223 TB;
1224def CMOVE16rm : I<0x44, MRMSrcMem, // if ==, GR16 = [mem16]
1225 (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2),
1226 "cmove\t{$src2, $dst|$dst, $src2}",
1227 [(set GR16:$dst, (X86cmov GR16:$src1, (loadi16 addr:$src2),
1228 X86_COND_E, EFLAGS))]>,
1229 TB, OpSize;
1230def CMOVE32rm : I<0x44, MRMSrcMem, // if ==, GR32 = [mem32]
1231 (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2),
1232 "cmove\t{$src2, $dst|$dst, $src2}",
1233 [(set GR32:$dst, (X86cmov GR32:$src1, (loadi32 addr:$src2),
1234 X86_COND_E, EFLAGS))]>,
1235 TB;
1236def CMOVNE16rm: I<0x45, MRMSrcMem, // if !=, GR16 = [mem16]
1237 (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2),
1238 "cmovne\t{$src2, $dst|$dst, $src2}",
1239 [(set GR16:$dst, (X86cmov GR16:$src1, (loadi16 addr:$src2),
1240 X86_COND_NE, EFLAGS))]>,
1241 TB, OpSize;
1242def CMOVNE32rm: I<0x45, MRMSrcMem, // if !=, GR32 = [mem32]
1243 (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2),
1244 "cmovne\t{$src2, $dst|$dst, $src2}",
1245 [(set GR32:$dst, (X86cmov GR32:$src1, (loadi32 addr:$src2),
1246 X86_COND_NE, EFLAGS))]>,
1247 TB;
1248def CMOVBE16rm: I<0x46, MRMSrcMem, // if <=u, GR16 = [mem16]
1249 (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2),
1250 "cmovbe\t{$src2, $dst|$dst, $src2}",
1251 [(set GR16:$dst, (X86cmov GR16:$src1, (loadi16 addr:$src2),
1252 X86_COND_BE, EFLAGS))]>,
1253 TB, OpSize;
1254def CMOVBE32rm: I<0x46, MRMSrcMem, // if <=u, GR32 = [mem32]
1255 (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2),
1256 "cmovbe\t{$src2, $dst|$dst, $src2}",
1257 [(set GR32:$dst, (X86cmov GR32:$src1, (loadi32 addr:$src2),
1258 X86_COND_BE, EFLAGS))]>,
1259 TB;
1260def CMOVA16rm : I<0x47, MRMSrcMem, // if >u, GR16 = [mem16]
1261 (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2),
1262 "cmova\t{$src2, $dst|$dst, $src2}",
1263 [(set GR16:$dst, (X86cmov GR16:$src1, (loadi16 addr:$src2),
1264 X86_COND_A, EFLAGS))]>,
1265 TB, OpSize;
1266def CMOVA32rm : I<0x47, MRMSrcMem, // if >u, GR32 = [mem32]
1267 (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2),
1268 "cmova\t{$src2, $dst|$dst, $src2}",
1269 [(set GR32:$dst, (X86cmov GR32:$src1, (loadi32 addr:$src2),
1270 X86_COND_A, EFLAGS))]>,
1271 TB;
1272def CMOVL16rm : I<0x4C, MRMSrcMem, // if <s, GR16 = [mem16]
1273 (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2),
1274 "cmovl\t{$src2, $dst|$dst, $src2}",
1275 [(set GR16:$dst, (X86cmov GR16:$src1, (loadi16 addr:$src2),
1276 X86_COND_L, EFLAGS))]>,
1277 TB, OpSize;
1278def CMOVL32rm : I<0x4C, MRMSrcMem, // if <s, GR32 = [mem32]
1279 (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2),
1280 "cmovl\t{$src2, $dst|$dst, $src2}",
1281 [(set GR32:$dst, (X86cmov GR32:$src1, (loadi32 addr:$src2),
1282 X86_COND_L, EFLAGS))]>,
1283 TB;
1284def CMOVGE16rm: I<0x4D, MRMSrcMem, // if >=s, GR16 = [mem16]
1285 (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2),
1286 "cmovge\t{$src2, $dst|$dst, $src2}",
1287 [(set GR16:$dst, (X86cmov GR16:$src1, (loadi16 addr:$src2),
1288 X86_COND_GE, EFLAGS))]>,
1289 TB, OpSize;
1290def CMOVGE32rm: I<0x4D, MRMSrcMem, // if >=s, GR32 = [mem32]
1291 (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2),
1292 "cmovge\t{$src2, $dst|$dst, $src2}",
1293 [(set GR32:$dst, (X86cmov GR32:$src1, (loadi32 addr:$src2),
1294 X86_COND_GE, EFLAGS))]>,
1295 TB;
1296def CMOVLE16rm: I<0x4E, MRMSrcMem, // if <=s, GR16 = [mem16]
1297 (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2),
1298 "cmovle\t{$src2, $dst|$dst, $src2}",
1299 [(set GR16:$dst, (X86cmov GR16:$src1, (loadi16 addr:$src2),
1300 X86_COND_LE, EFLAGS))]>,
1301 TB, OpSize;
1302def CMOVLE32rm: I<0x4E, MRMSrcMem, // if <=s, GR32 = [mem32]
1303 (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2),
1304 "cmovle\t{$src2, $dst|$dst, $src2}",
1305 [(set GR32:$dst, (X86cmov GR32:$src1, (loadi32 addr:$src2),
1306 X86_COND_LE, EFLAGS))]>,
1307 TB;
1308def CMOVG16rm : I<0x4F, MRMSrcMem, // if >s, GR16 = [mem16]
1309 (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2),
1310 "cmovg\t{$src2, $dst|$dst, $src2}",
1311 [(set GR16:$dst, (X86cmov GR16:$src1, (loadi16 addr:$src2),
1312 X86_COND_G, EFLAGS))]>,
1313 TB, OpSize;
1314def CMOVG32rm : I<0x4F, MRMSrcMem, // if >s, GR32 = [mem32]
1315 (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2),
1316 "cmovg\t{$src2, $dst|$dst, $src2}",
1317 [(set GR32:$dst, (X86cmov GR32:$src1, (loadi32 addr:$src2),
1318 X86_COND_G, EFLAGS))]>,
1319 TB;
1320def CMOVS16rm : I<0x48, MRMSrcMem, // if signed, GR16 = [mem16]
1321 (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2),
1322 "cmovs\t{$src2, $dst|$dst, $src2}",
1323 [(set GR16:$dst, (X86cmov GR16:$src1, (loadi16 addr:$src2),
1324 X86_COND_S, EFLAGS))]>,
1325 TB, OpSize;
1326def CMOVS32rm : I<0x48, MRMSrcMem, // if signed, GR32 = [mem32]
1327 (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2),
1328 "cmovs\t{$src2, $dst|$dst, $src2}",
1329 [(set GR32:$dst, (X86cmov GR32:$src1, (loadi32 addr:$src2),
1330 X86_COND_S, EFLAGS))]>,
1331 TB;
1332def CMOVNS16rm: I<0x49, MRMSrcMem, // if !signed, GR16 = [mem16]
1333 (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2),
1334 "cmovns\t{$src2, $dst|$dst, $src2}",
1335 [(set GR16:$dst, (X86cmov GR16:$src1, (loadi16 addr:$src2),
1336 X86_COND_NS, EFLAGS))]>,
1337 TB, OpSize;
1338def CMOVNS32rm: I<0x49, MRMSrcMem, // if !signed, GR32 = [mem32]
1339 (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2),
1340 "cmovns\t{$src2, $dst|$dst, $src2}",
1341 [(set GR32:$dst, (X86cmov GR32:$src1, (loadi32 addr:$src2),
1342 X86_COND_NS, EFLAGS))]>,
1343 TB;
1344def CMOVP16rm : I<0x4A, MRMSrcMem, // if parity, GR16 = [mem16]
1345 (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2),
1346 "cmovp\t{$src2, $dst|$dst, $src2}",
1347 [(set GR16:$dst, (X86cmov GR16:$src1, (loadi16 addr:$src2),
1348 X86_COND_P, EFLAGS))]>,
1349 TB, OpSize;
1350def CMOVP32rm : I<0x4A, MRMSrcMem, // if parity, GR32 = [mem32]
1351 (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2),
1352 "cmovp\t{$src2, $dst|$dst, $src2}",
1353 [(set GR32:$dst, (X86cmov GR32:$src1, (loadi32 addr:$src2),
1354 X86_COND_P, EFLAGS))]>,
1355 TB;
1356def CMOVNP16rm : I<0x4B, MRMSrcMem, // if !parity, GR16 = [mem16]
1357 (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2),
1358 "cmovnp\t{$src2, $dst|$dst, $src2}",
1359 [(set GR16:$dst, (X86cmov GR16:$src1, (loadi16 addr:$src2),
1360 X86_COND_NP, EFLAGS))]>,
1361 TB, OpSize;
Dan Gohman12fd4d72009-01-07 00:35:10 +00001362def CMOVNP32rm : I<0x4B, MRMSrcMem, // if !parity, GR32 = [mem32]
1363 (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2),
1364 "cmovnp\t{$src2, $dst|$dst, $src2}",
1365 [(set GR32:$dst, (X86cmov GR32:$src1, (loadi32 addr:$src2),
1366 X86_COND_NP, EFLAGS))]>,
1367 TB;
1368def CMOVO16rm : I<0x40, MRMSrcMem, // if overflow, GR16 = [mem16]
1369 (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2),
1370 "cmovo\t{$src2, $dst|$dst, $src2}",
1371 [(set GR16:$dst, (X86cmov GR16:$src1, (loadi16 addr:$src2),
1372 X86_COND_O, EFLAGS))]>,
1373 TB, OpSize;
1374def CMOVO32rm : I<0x40, MRMSrcMem, // if overflow, GR32 = [mem32]
1375 (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2),
1376 "cmovo\t{$src2, $dst|$dst, $src2}",
1377 [(set GR32:$dst, (X86cmov GR32:$src1, (loadi32 addr:$src2),
1378 X86_COND_O, EFLAGS))]>,
1379 TB;
1380def CMOVNO16rm : I<0x41, MRMSrcMem, // if !overflow, GR16 = [mem16]
1381 (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2),
1382 "cmovno\t{$src2, $dst|$dst, $src2}",
1383 [(set GR16:$dst, (X86cmov GR16:$src1, (loadi16 addr:$src2),
1384 X86_COND_NO, EFLAGS))]>,
1385 TB, OpSize;
1386def CMOVNO32rm : I<0x41, MRMSrcMem, // if !overflow, GR32 = [mem32]
1387 (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2),
1388 "cmovno\t{$src2, $dst|$dst, $src2}",
1389 [(set GR32:$dst, (X86cmov GR32:$src1, (loadi32 addr:$src2),
1390 X86_COND_NO, EFLAGS))]>,
1391 TB;
Evan Cheng950aac02007-09-25 01:57:46 +00001392} // Uses = [EFLAGS]
1393
1394
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001395// unary instructions
1396let CodeSize = 2 in {
Evan Cheng55687072007-09-14 21:48:26 +00001397let Defs = [EFLAGS] in {
Dan Gohman91888f02007-07-31 20:11:57 +00001398def NEG8r : I<0xF6, MRM3r, (outs GR8 :$dst), (ins GR8 :$src), "neg{b}\t$dst",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001399 [(set GR8:$dst, (ineg GR8:$src)),
1400 (implicit EFLAGS)]>;
Dan Gohman91888f02007-07-31 20:11:57 +00001401def NEG16r : I<0xF7, MRM3r, (outs GR16:$dst), (ins GR16:$src), "neg{w}\t$dst",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001402 [(set GR16:$dst, (ineg GR16:$src)),
1403 (implicit EFLAGS)]>, OpSize;
Dan Gohman91888f02007-07-31 20:11:57 +00001404def NEG32r : I<0xF7, MRM3r, (outs GR32:$dst), (ins GR32:$src), "neg{l}\t$dst",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001405 [(set GR32:$dst, (ineg GR32:$src)),
1406 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001407let isTwoAddress = 0 in {
Dan Gohman91888f02007-07-31 20:11:57 +00001408 def NEG8m : I<0xF6, MRM3m, (outs), (ins i8mem :$dst), "neg{b}\t$dst",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001409 [(store (ineg (loadi8 addr:$dst)), addr:$dst),
1410 (implicit EFLAGS)]>;
Dan Gohman91888f02007-07-31 20:11:57 +00001411 def NEG16m : I<0xF7, MRM3m, (outs), (ins i16mem:$dst), "neg{w}\t$dst",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001412 [(store (ineg (loadi16 addr:$dst)), addr:$dst),
1413 (implicit EFLAGS)]>, OpSize;
Dan Gohman91888f02007-07-31 20:11:57 +00001414 def NEG32m : I<0xF7, MRM3m, (outs), (ins i32mem:$dst), "neg{l}\t$dst",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001415 [(store (ineg (loadi32 addr:$dst)), addr:$dst),
1416 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001417}
Evan Cheng55687072007-09-14 21:48:26 +00001418} // Defs = [EFLAGS]
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001419
Evan Chengc6cee682009-01-21 02:09:05 +00001420// Match xor -1 to not. Favors these over a move imm + xor to save code size.
1421let AddedComplexity = 15 in {
Dan Gohman91888f02007-07-31 20:11:57 +00001422def NOT8r : I<0xF6, MRM2r, (outs GR8 :$dst), (ins GR8 :$src), "not{b}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001423 [(set GR8:$dst, (not GR8:$src))]>;
Dan Gohman91888f02007-07-31 20:11:57 +00001424def NOT16r : I<0xF7, MRM2r, (outs GR16:$dst), (ins GR16:$src), "not{w}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001425 [(set GR16:$dst, (not GR16:$src))]>, OpSize;
Dan Gohman91888f02007-07-31 20:11:57 +00001426def NOT32r : I<0xF7, MRM2r, (outs GR32:$dst), (ins GR32:$src), "not{l}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001427 [(set GR32:$dst, (not GR32:$src))]>;
Evan Chengc6cee682009-01-21 02:09:05 +00001428}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001429let isTwoAddress = 0 in {
Dan Gohman91888f02007-07-31 20:11:57 +00001430 def NOT8m : I<0xF6, MRM2m, (outs), (ins i8mem :$dst), "not{b}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001431 [(store (not (loadi8 addr:$dst)), addr:$dst)]>;
Dan Gohman91888f02007-07-31 20:11:57 +00001432 def NOT16m : I<0xF7, MRM2m, (outs), (ins i16mem:$dst), "not{w}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001433 [(store (not (loadi16 addr:$dst)), addr:$dst)]>, OpSize;
Dan Gohman91888f02007-07-31 20:11:57 +00001434 def NOT32m : I<0xF7, MRM2m, (outs), (ins i32mem:$dst), "not{l}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001435 [(store (not (loadi32 addr:$dst)), addr:$dst)]>;
1436}
1437} // CodeSize
1438
1439// TODO: inc/dec is slow for P4, but fast for Pentium-M.
Evan Cheng55687072007-09-14 21:48:26 +00001440let Defs = [EFLAGS] in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001441let CodeSize = 2 in
Dan Gohman91888f02007-07-31 20:11:57 +00001442def INC8r : I<0xFE, MRM0r, (outs GR8 :$dst), (ins GR8 :$src), "inc{b}\t$dst",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001443 [(set GR8:$dst, (add GR8:$src, 1)),
1444 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001445let isConvertibleToThreeAddress = 1, CodeSize = 1 in { // Can xform into LEA.
Dan Gohman91888f02007-07-31 20:11:57 +00001446def INC16r : I<0x40, AddRegFrm, (outs GR16:$dst), (ins GR16:$src), "inc{w}\t$dst",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001447 [(set GR16:$dst, (add GR16:$src, 1)),
1448 (implicit EFLAGS)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001449 OpSize, Requires<[In32BitMode]>;
Dan Gohman91888f02007-07-31 20:11:57 +00001450def INC32r : I<0x40, AddRegFrm, (outs GR32:$dst), (ins GR32:$src), "inc{l}\t$dst",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001451 [(set GR32:$dst, (add GR32:$src, 1)),
1452 (implicit EFLAGS)]>, Requires<[In32BitMode]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001453}
1454let isTwoAddress = 0, CodeSize = 2 in {
Dan Gohman91888f02007-07-31 20:11:57 +00001455 def INC8m : I<0xFE, MRM0m, (outs), (ins i8mem :$dst), "inc{b}\t$dst",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001456 [(store (add (loadi8 addr:$dst), 1), addr:$dst),
1457 (implicit EFLAGS)]>;
Dan Gohman91888f02007-07-31 20:11:57 +00001458 def INC16m : I<0xFF, MRM0m, (outs), (ins i16mem:$dst), "inc{w}\t$dst",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001459 [(store (add (loadi16 addr:$dst), 1), addr:$dst),
1460 (implicit EFLAGS)]>,
Evan Cheng4a7e72f2007-10-19 21:23:22 +00001461 OpSize, Requires<[In32BitMode]>;
Dan Gohman91888f02007-07-31 20:11:57 +00001462 def INC32m : I<0xFF, MRM0m, (outs), (ins i32mem:$dst), "inc{l}\t$dst",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001463 [(store (add (loadi32 addr:$dst), 1), addr:$dst),
1464 (implicit EFLAGS)]>,
Evan Cheng4a7e72f2007-10-19 21:23:22 +00001465 Requires<[In32BitMode]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001466}
1467
1468let CodeSize = 2 in
Dan Gohman91888f02007-07-31 20:11:57 +00001469def DEC8r : I<0xFE, MRM1r, (outs GR8 :$dst), (ins GR8 :$src), "dec{b}\t$dst",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001470 [(set GR8:$dst, (add GR8:$src, -1)),
1471 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001472let isConvertibleToThreeAddress = 1, CodeSize = 1 in { // Can xform into LEA.
Dan Gohman91888f02007-07-31 20:11:57 +00001473def DEC16r : I<0x48, AddRegFrm, (outs GR16:$dst), (ins GR16:$src), "dec{w}\t$dst",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001474 [(set GR16:$dst, (add GR16:$src, -1)),
1475 (implicit EFLAGS)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001476 OpSize, Requires<[In32BitMode]>;
Dan Gohman91888f02007-07-31 20:11:57 +00001477def DEC32r : I<0x48, AddRegFrm, (outs GR32:$dst), (ins GR32:$src), "dec{l}\t$dst",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001478 [(set GR32:$dst, (add GR32:$src, -1)),
1479 (implicit EFLAGS)]>, Requires<[In32BitMode]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001480}
1481
1482let isTwoAddress = 0, CodeSize = 2 in {
Dan Gohman91888f02007-07-31 20:11:57 +00001483 def DEC8m : I<0xFE, MRM1m, (outs), (ins i8mem :$dst), "dec{b}\t$dst",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001484 [(store (add (loadi8 addr:$dst), -1), addr:$dst),
1485 (implicit EFLAGS)]>;
Dan Gohman91888f02007-07-31 20:11:57 +00001486 def DEC16m : I<0xFF, MRM1m, (outs), (ins i16mem:$dst), "dec{w}\t$dst",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001487 [(store (add (loadi16 addr:$dst), -1), addr:$dst),
1488 (implicit EFLAGS)]>,
Evan Cheng4a7e72f2007-10-19 21:23:22 +00001489 OpSize, Requires<[In32BitMode]>;
Dan Gohman91888f02007-07-31 20:11:57 +00001490 def DEC32m : I<0xFF, MRM1m, (outs), (ins i32mem:$dst), "dec{l}\t$dst",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001491 [(store (add (loadi32 addr:$dst), -1), addr:$dst),
1492 (implicit EFLAGS)]>,
Evan Cheng4a7e72f2007-10-19 21:23:22 +00001493 Requires<[In32BitMode]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001494}
Evan Cheng55687072007-09-14 21:48:26 +00001495} // Defs = [EFLAGS]
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001496
1497// Logical operators...
Evan Cheng55687072007-09-14 21:48:26 +00001498let Defs = [EFLAGS] in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001499let isCommutable = 1 in { // X = AND Y, Z --> X = AND Z, Y
1500def AND8rr : I<0x20, MRMDestReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001501 (outs GR8 :$dst), (ins GR8 :$src1, GR8 :$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001502 "and{b}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001503 [(set GR8:$dst, (and GR8:$src1, GR8:$src2)),
1504 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001505def AND16rr : I<0x21, MRMDestReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001506 (outs GR16:$dst), (ins GR16:$src1, GR16:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001507 "and{w}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001508 [(set GR16:$dst, (and GR16:$src1, GR16:$src2)),
1509 (implicit EFLAGS)]>, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001510def AND32rr : I<0x21, MRMDestReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001511 (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001512 "and{l}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001513 [(set GR32:$dst, (and GR32:$src1, GR32:$src2)),
1514 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001515}
1516
1517def AND8rm : I<0x22, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001518 (outs GR8 :$dst), (ins GR8 :$src1, i8mem :$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001519 "and{b}\t{$src2, $dst|$dst, $src2}",
Chris Lattner12208612009-04-10 00:16:23 +00001520 [(set GR8:$dst, (and GR8:$src1, (loadi8 addr:$src2))),
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001521 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001522def AND16rm : I<0x23, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001523 (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001524 "and{w}\t{$src2, $dst|$dst, $src2}",
Chris Lattner12208612009-04-10 00:16:23 +00001525 [(set GR16:$dst, (and GR16:$src1, (loadi16 addr:$src2))),
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001526 (implicit EFLAGS)]>, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001527def AND32rm : I<0x23, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001528 (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001529 "and{l}\t{$src2, $dst|$dst, $src2}",
Chris Lattner12208612009-04-10 00:16:23 +00001530 [(set GR32:$dst, (and GR32:$src1, (loadi32 addr:$src2))),
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001531 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001532
1533def AND8ri : Ii8<0x80, MRM4r,
Evan Chengb783fa32007-07-19 01:14:50 +00001534 (outs GR8 :$dst), (ins GR8 :$src1, i8imm :$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001535 "and{b}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001536 [(set GR8:$dst, (and GR8:$src1, imm:$src2)),
1537 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001538def AND16ri : Ii16<0x81, MRM4r,
Evan Chengb783fa32007-07-19 01:14:50 +00001539 (outs GR16:$dst), (ins GR16:$src1, i16imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001540 "and{w}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001541 [(set GR16:$dst, (and GR16:$src1, imm:$src2)),
1542 (implicit EFLAGS)]>, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001543def AND32ri : Ii32<0x81, MRM4r,
Evan Chengb783fa32007-07-19 01:14:50 +00001544 (outs GR32:$dst), (ins GR32:$src1, i32imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001545 "and{l}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001546 [(set GR32:$dst, (and GR32:$src1, imm:$src2)),
1547 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001548def AND16ri8 : Ii8<0x83, MRM4r,
Evan Chengb783fa32007-07-19 01:14:50 +00001549 (outs GR16:$dst), (ins GR16:$src1, i16i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001550 "and{w}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001551 [(set GR16:$dst, (and GR16:$src1, i16immSExt8:$src2)),
1552 (implicit EFLAGS)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001553 OpSize;
1554def AND32ri8 : Ii8<0x83, MRM4r,
Evan Chengb783fa32007-07-19 01:14:50 +00001555 (outs GR32:$dst), (ins GR32:$src1, i32i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001556 "and{l}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001557 [(set GR32:$dst, (and GR32:$src1, i32immSExt8:$src2)),
1558 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001559
1560let isTwoAddress = 0 in {
1561 def AND8mr : I<0x20, MRMDestMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001562 (outs), (ins i8mem :$dst, GR8 :$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001563 "and{b}\t{$src, $dst|$dst, $src}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001564 [(store (and (load addr:$dst), GR8:$src), addr:$dst),
1565 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001566 def AND16mr : I<0x21, MRMDestMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001567 (outs), (ins i16mem:$dst, GR16:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001568 "and{w}\t{$src, $dst|$dst, $src}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001569 [(store (and (load addr:$dst), GR16:$src), addr:$dst),
1570 (implicit EFLAGS)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001571 OpSize;
1572 def AND32mr : I<0x21, MRMDestMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001573 (outs), (ins i32mem:$dst, GR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001574 "and{l}\t{$src, $dst|$dst, $src}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001575 [(store (and (load addr:$dst), GR32:$src), addr:$dst),
1576 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001577 def AND8mi : Ii8<0x80, MRM4m,
Evan Chengb783fa32007-07-19 01:14:50 +00001578 (outs), (ins i8mem :$dst, i8imm :$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001579 "and{b}\t{$src, $dst|$dst, $src}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001580 [(store (and (loadi8 addr:$dst), imm:$src), addr:$dst),
1581 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001582 def AND16mi : Ii16<0x81, MRM4m,
Evan Chengb783fa32007-07-19 01:14:50 +00001583 (outs), (ins i16mem:$dst, i16imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001584 "and{w}\t{$src, $dst|$dst, $src}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001585 [(store (and (loadi16 addr:$dst), imm:$src), addr:$dst),
1586 (implicit EFLAGS)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001587 OpSize;
1588 def AND32mi : Ii32<0x81, MRM4m,
Evan Chengb783fa32007-07-19 01:14:50 +00001589 (outs), (ins i32mem:$dst, i32imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001590 "and{l}\t{$src, $dst|$dst, $src}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001591 [(store (and (loadi32 addr:$dst), imm:$src), addr:$dst),
1592 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001593 def AND16mi8 : Ii8<0x83, MRM4m,
Evan Chengb783fa32007-07-19 01:14:50 +00001594 (outs), (ins i16mem:$dst, i16i8imm :$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001595 "and{w}\t{$src, $dst|$dst, $src}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001596 [(store (and (load addr:$dst), i16immSExt8:$src), addr:$dst),
1597 (implicit EFLAGS)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001598 OpSize;
1599 def AND32mi8 : Ii8<0x83, MRM4m,
Evan Chengb783fa32007-07-19 01:14:50 +00001600 (outs), (ins i32mem:$dst, i32i8imm :$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001601 "and{l}\t{$src, $dst|$dst, $src}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001602 [(store (and (load addr:$dst), i32immSExt8:$src), addr:$dst),
1603 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001604}
1605
1606
1607let isCommutable = 1 in { // X = OR Y, Z --> X = OR Z, Y
Evan Chengb783fa32007-07-19 01:14:50 +00001608def OR8rr : I<0x08, MRMDestReg, (outs GR8 :$dst), (ins GR8 :$src1, GR8 :$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001609 "or{b}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001610 [(set GR8:$dst, (or GR8:$src1, GR8:$src2)),
1611 (implicit EFLAGS)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001612def OR16rr : I<0x09, MRMDestReg, (outs GR16:$dst), (ins GR16:$src1, GR16:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001613 "or{w}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001614 [(set GR16:$dst, (or GR16:$src1, GR16:$src2)),
1615 (implicit EFLAGS)]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001616def OR32rr : I<0x09, MRMDestReg, (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001617 "or{l}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001618 [(set GR32:$dst, (or GR32:$src1, GR32:$src2)),
1619 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001620}
Evan Chengb783fa32007-07-19 01:14:50 +00001621def OR8rm : I<0x0A, MRMSrcMem , (outs GR8 :$dst), (ins GR8 :$src1, i8mem :$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001622 "or{b}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001623 [(set GR8:$dst, (or GR8:$src1, (load addr:$src2))),
1624 (implicit EFLAGS)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001625def OR16rm : I<0x0B, MRMSrcMem , (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001626 "or{w}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001627 [(set GR16:$dst, (or GR16:$src1, (load addr:$src2))),
1628 (implicit EFLAGS)]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001629def OR32rm : I<0x0B, MRMSrcMem , (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001630 "or{l}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001631 [(set GR32:$dst, (or GR32:$src1, (load addr:$src2))),
1632 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001633
Evan Chengb783fa32007-07-19 01:14:50 +00001634def OR8ri : Ii8 <0x80, MRM1r, (outs GR8 :$dst), (ins GR8 :$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001635 "or{b}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001636 [(set GR8:$dst, (or GR8:$src1, imm:$src2)),
1637 (implicit EFLAGS)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001638def OR16ri : Ii16<0x81, MRM1r, (outs GR16:$dst), (ins GR16:$src1, i16imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001639 "or{w}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001640 [(set GR16:$dst, (or GR16:$src1, imm:$src2)),
1641 (implicit EFLAGS)]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001642def OR32ri : Ii32<0x81, MRM1r, (outs GR32:$dst), (ins GR32:$src1, i32imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001643 "or{l}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001644 [(set GR32:$dst, (or GR32:$src1, imm:$src2)),
1645 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001646
Evan Chengb783fa32007-07-19 01:14:50 +00001647def OR16ri8 : Ii8<0x83, MRM1r, (outs GR16:$dst), (ins GR16:$src1, i16i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001648 "or{w}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001649 [(set GR16:$dst, (or GR16:$src1, i16immSExt8:$src2)),
1650 (implicit EFLAGS)]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001651def OR32ri8 : Ii8<0x83, MRM1r, (outs GR32:$dst), (ins GR32:$src1, i32i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001652 "or{l}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001653 [(set GR32:$dst, (or GR32:$src1, i32immSExt8:$src2)),
1654 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001655let isTwoAddress = 0 in {
Evan Chengb783fa32007-07-19 01:14:50 +00001656 def OR8mr : I<0x08, MRMDestMem, (outs), (ins i8mem:$dst, GR8:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001657 "or{b}\t{$src, $dst|$dst, $src}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001658 [(store (or (load addr:$dst), GR8:$src), addr:$dst),
1659 (implicit EFLAGS)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001660 def OR16mr : I<0x09, MRMDestMem, (outs), (ins i16mem:$dst, GR16:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001661 "or{w}\t{$src, $dst|$dst, $src}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001662 [(store (or (load addr:$dst), GR16:$src), addr:$dst),
1663 (implicit EFLAGS)]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001664 def OR32mr : I<0x09, MRMDestMem, (outs), (ins i32mem:$dst, GR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001665 "or{l}\t{$src, $dst|$dst, $src}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001666 [(store (or (load addr:$dst), GR32:$src), addr:$dst),
1667 (implicit EFLAGS)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001668 def OR8mi : Ii8<0x80, MRM1m, (outs), (ins i8mem :$dst, i8imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001669 "or{b}\t{$src, $dst|$dst, $src}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001670 [(store (or (loadi8 addr:$dst), imm:$src), addr:$dst),
1671 (implicit EFLAGS)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001672 def OR16mi : Ii16<0x81, MRM1m, (outs), (ins i16mem:$dst, i16imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001673 "or{w}\t{$src, $dst|$dst, $src}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001674 [(store (or (loadi16 addr:$dst), imm:$src), addr:$dst),
1675 (implicit EFLAGS)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001676 OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001677 def OR32mi : Ii32<0x81, MRM1m, (outs), (ins i32mem:$dst, i32imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001678 "or{l}\t{$src, $dst|$dst, $src}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001679 [(store (or (loadi32 addr:$dst), imm:$src), addr:$dst),
1680 (implicit EFLAGS)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001681 def OR16mi8 : Ii8<0x83, MRM1m, (outs), (ins i16mem:$dst, i16i8imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001682 "or{w}\t{$src, $dst|$dst, $src}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001683 [(store (or (load addr:$dst), i16immSExt8:$src), addr:$dst),
1684 (implicit EFLAGS)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001685 OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001686 def OR32mi8 : Ii8<0x83, MRM1m, (outs), (ins i32mem:$dst, i32i8imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001687 "or{l}\t{$src, $dst|$dst, $src}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001688 [(store (or (load addr:$dst), i32immSExt8:$src), addr:$dst),
1689 (implicit EFLAGS)]>;
Bill Wendlingba5d5b02008-05-29 01:02:09 +00001690} // isTwoAddress = 0
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001691
1692
Evan Cheng6f26e8b2008-06-18 08:13:07 +00001693let isCommutable = 1 in { // X = XOR Y, Z --> X = XOR Z, Y
Bill Wendlingba5d5b02008-05-29 01:02:09 +00001694 def XOR8rr : I<0x30, MRMDestReg,
1695 (outs GR8 :$dst), (ins GR8 :$src1, GR8 :$src2),
1696 "xor{b}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001697 [(set GR8:$dst, (xor GR8:$src1, GR8:$src2)),
1698 (implicit EFLAGS)]>;
Bill Wendlingba5d5b02008-05-29 01:02:09 +00001699 def XOR16rr : I<0x31, MRMDestReg,
1700 (outs GR16:$dst), (ins GR16:$src1, GR16:$src2),
1701 "xor{w}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001702 [(set GR16:$dst, (xor GR16:$src1, GR16:$src2)),
1703 (implicit EFLAGS)]>, OpSize;
Bill Wendlingba5d5b02008-05-29 01:02:09 +00001704 def XOR32rr : I<0x31, MRMDestReg,
1705 (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
1706 "xor{l}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001707 [(set GR32:$dst, (xor GR32:$src1, GR32:$src2)),
1708 (implicit EFLAGS)]>;
Evan Cheng6f26e8b2008-06-18 08:13:07 +00001709} // isCommutable = 1
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001710
1711def XOR8rm : I<0x32, MRMSrcMem ,
Evan Chengb783fa32007-07-19 01:14:50 +00001712 (outs GR8 :$dst), (ins GR8:$src1, i8mem :$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001713 "xor{b}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001714 [(set GR8:$dst, (xor GR8:$src1, (load addr:$src2))),
1715 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001716def XOR16rm : I<0x33, MRMSrcMem ,
Evan Chengb783fa32007-07-19 01:14:50 +00001717 (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001718 "xor{w}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001719 [(set GR16:$dst, (xor GR16:$src1, (load addr:$src2))),
1720 (implicit EFLAGS)]>,
Bill Wendlingba5d5b02008-05-29 01:02:09 +00001721 OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001722def XOR32rm : I<0x33, MRMSrcMem ,
Evan Chengb783fa32007-07-19 01:14:50 +00001723 (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001724 "xor{l}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001725 [(set GR32:$dst, (xor GR32:$src1, (load addr:$src2))),
1726 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001727
Bill Wendlingbac38eb2008-05-29 03:46:36 +00001728def XOR8ri : Ii8<0x80, MRM6r,
1729 (outs GR8:$dst), (ins GR8:$src1, i8imm:$src2),
1730 "xor{b}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001731 [(set GR8:$dst, (xor GR8:$src1, imm:$src2)),
1732 (implicit EFLAGS)]>;
Bill Wendlingbac38eb2008-05-29 03:46:36 +00001733def XOR16ri : Ii16<0x81, MRM6r,
1734 (outs GR16:$dst), (ins GR16:$src1, i16imm:$src2),
1735 "xor{w}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001736 [(set GR16:$dst, (xor GR16:$src1, imm:$src2)),
1737 (implicit EFLAGS)]>, OpSize;
Bill Wendlingbac38eb2008-05-29 03:46:36 +00001738def XOR32ri : Ii32<0x81, MRM6r,
1739 (outs GR32:$dst), (ins GR32:$src1, i32imm:$src2),
1740 "xor{l}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001741 [(set GR32:$dst, (xor GR32:$src1, imm:$src2)),
1742 (implicit EFLAGS)]>;
Bill Wendlingbac38eb2008-05-29 03:46:36 +00001743def XOR16ri8 : Ii8<0x83, MRM6r,
1744 (outs GR16:$dst), (ins GR16:$src1, i16i8imm:$src2),
1745 "xor{w}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001746 [(set GR16:$dst, (xor GR16:$src1, i16immSExt8:$src2)),
1747 (implicit EFLAGS)]>,
Bill Wendlingbac38eb2008-05-29 03:46:36 +00001748 OpSize;
1749def XOR32ri8 : Ii8<0x83, MRM6r,
1750 (outs GR32:$dst), (ins GR32:$src1, i32i8imm:$src2),
1751 "xor{l}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001752 [(set GR32:$dst, (xor GR32:$src1, i32immSExt8:$src2)),
1753 (implicit EFLAGS)]>;
Bill Wendlingba5d5b02008-05-29 01:02:09 +00001754
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001755let isTwoAddress = 0 in {
1756 def XOR8mr : I<0x30, MRMDestMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001757 (outs), (ins i8mem :$dst, GR8 :$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001758 "xor{b}\t{$src, $dst|$dst, $src}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001759 [(store (xor (load addr:$dst), GR8:$src), addr:$dst),
1760 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001761 def XOR16mr : I<0x31, MRMDestMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001762 (outs), (ins i16mem:$dst, GR16:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001763 "xor{w}\t{$src, $dst|$dst, $src}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001764 [(store (xor (load addr:$dst), GR16:$src), addr:$dst),
1765 (implicit EFLAGS)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001766 OpSize;
1767 def XOR32mr : I<0x31, MRMDestMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001768 (outs), (ins i32mem:$dst, GR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001769 "xor{l}\t{$src, $dst|$dst, $src}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001770 [(store (xor (load addr:$dst), GR32:$src), addr:$dst),
1771 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001772 def XOR8mi : Ii8<0x80, MRM6m,
Evan Chengb783fa32007-07-19 01:14:50 +00001773 (outs), (ins i8mem :$dst, i8imm :$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001774 "xor{b}\t{$src, $dst|$dst, $src}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001775 [(store (xor (loadi8 addr:$dst), imm:$src), addr:$dst),
1776 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001777 def XOR16mi : Ii16<0x81, MRM6m,
Evan Chengb783fa32007-07-19 01:14:50 +00001778 (outs), (ins i16mem:$dst, i16imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001779 "xor{w}\t{$src, $dst|$dst, $src}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001780 [(store (xor (loadi16 addr:$dst), imm:$src), addr:$dst),
1781 (implicit EFLAGS)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001782 OpSize;
1783 def XOR32mi : Ii32<0x81, MRM6m,
Evan Chengb783fa32007-07-19 01:14:50 +00001784 (outs), (ins i32mem:$dst, i32imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001785 "xor{l}\t{$src, $dst|$dst, $src}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001786 [(store (xor (loadi32 addr:$dst), imm:$src), addr:$dst),
1787 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001788 def XOR16mi8 : Ii8<0x83, MRM6m,
Evan Chengb783fa32007-07-19 01:14:50 +00001789 (outs), (ins i16mem:$dst, i16i8imm :$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001790 "xor{w}\t{$src, $dst|$dst, $src}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001791 [(store (xor (load addr:$dst), i16immSExt8:$src), addr:$dst),
1792 (implicit EFLAGS)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001793 OpSize;
1794 def XOR32mi8 : Ii8<0x83, MRM6m,
Evan Chengb783fa32007-07-19 01:14:50 +00001795 (outs), (ins i32mem:$dst, i32i8imm :$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001796 "xor{l}\t{$src, $dst|$dst, $src}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001797 [(store (xor (load addr:$dst), i32immSExt8:$src), addr:$dst),
1798 (implicit EFLAGS)]>;
Bill Wendlingba5d5b02008-05-29 01:02:09 +00001799} // isTwoAddress = 0
Evan Cheng55687072007-09-14 21:48:26 +00001800} // Defs = [EFLAGS]
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001801
1802// Shift instructions
Evan Cheng55687072007-09-14 21:48:26 +00001803let Defs = [EFLAGS] in {
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001804let Uses = [CL] in {
Evan Chengb783fa32007-07-19 01:14:50 +00001805def SHL8rCL : I<0xD2, MRM4r, (outs GR8 :$dst), (ins GR8 :$src),
Eli Friedman378ea832009-06-19 04:48:38 +00001806 "shl{b}\t{%cl, $dst|$dst, CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001807 [(set GR8:$dst, (shl GR8:$src, CL))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001808def SHL16rCL : I<0xD3, MRM4r, (outs GR16:$dst), (ins GR16:$src),
Eli Friedman378ea832009-06-19 04:48:38 +00001809 "shl{w}\t{%cl, $dst|$dst, CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001810 [(set GR16:$dst, (shl GR16:$src, CL))]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001811def SHL32rCL : I<0xD3, MRM4r, (outs GR32:$dst), (ins GR32:$src),
Eli Friedman378ea832009-06-19 04:48:38 +00001812 "shl{l}\t{%cl, $dst|$dst, CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001813 [(set GR32:$dst, (shl GR32:$src, CL))]>;
Bill Wendlingba5d5b02008-05-29 01:02:09 +00001814} // Uses = [CL]
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001815
Evan Chengb783fa32007-07-19 01:14:50 +00001816def SHL8ri : Ii8<0xC0, MRM4r, (outs GR8 :$dst), (ins GR8 :$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001817 "shl{b}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001818 [(set GR8:$dst, (shl GR8:$src1, (i8 imm:$src2)))]>;
1819let isConvertibleToThreeAddress = 1 in { // Can transform into LEA.
Evan Chengb783fa32007-07-19 01:14:50 +00001820def SHL16ri : Ii8<0xC1, MRM4r, (outs GR16:$dst), (ins GR16:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001821 "shl{w}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001822 [(set GR16:$dst, (shl GR16:$src1, (i8 imm:$src2)))]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001823def SHL32ri : Ii8<0xC1, MRM4r, (outs GR32:$dst), (ins GR32:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001824 "shl{l}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001825 [(set GR32:$dst, (shl GR32:$src1, (i8 imm:$src2)))]>;
Chris Lattnerf4005a82008-01-11 18:00:50 +00001826// NOTE: We don't use shifts of a register by one, because 'add reg,reg' is
1827// cheaper.
Bill Wendlingba5d5b02008-05-29 01:02:09 +00001828} // isConvertibleToThreeAddress = 1
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001829
1830let isTwoAddress = 0 in {
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001831 let Uses = [CL] in {
Evan Chengb783fa32007-07-19 01:14:50 +00001832 def SHL8mCL : I<0xD2, MRM4m, (outs), (ins i8mem :$dst),
Eli Friedman378ea832009-06-19 04:48:38 +00001833 "shl{b}\t{%cl, $dst|$dst, CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001834 [(store (shl (loadi8 addr:$dst), CL), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001835 def SHL16mCL : I<0xD3, MRM4m, (outs), (ins i16mem:$dst),
Eli Friedman378ea832009-06-19 04:48:38 +00001836 "shl{w}\t{%cl, $dst|$dst, CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001837 [(store (shl (loadi16 addr:$dst), CL), addr:$dst)]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001838 def SHL32mCL : I<0xD3, MRM4m, (outs), (ins i32mem:$dst),
Eli Friedman378ea832009-06-19 04:48:38 +00001839 "shl{l}\t{%cl, $dst|$dst, CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001840 [(store (shl (loadi32 addr:$dst), CL), addr:$dst)]>;
1841 }
Evan Chengb783fa32007-07-19 01:14:50 +00001842 def SHL8mi : Ii8<0xC0, MRM4m, (outs), (ins i8mem :$dst, i8imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001843 "shl{b}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001844 [(store (shl (loadi8 addr:$dst), (i8 imm:$src)), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001845 def SHL16mi : Ii8<0xC1, MRM4m, (outs), (ins i16mem:$dst, i8imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001846 "shl{w}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001847 [(store (shl (loadi16 addr:$dst), (i8 imm:$src)), addr:$dst)]>,
1848 OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001849 def SHL32mi : Ii8<0xC1, MRM4m, (outs), (ins i32mem:$dst, i8imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001850 "shl{l}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001851 [(store (shl (loadi32 addr:$dst), (i8 imm:$src)), addr:$dst)]>;
1852
1853 // Shift by 1
Evan Chengb783fa32007-07-19 01:14:50 +00001854 def SHL8m1 : I<0xD0, MRM4m, (outs), (ins i8mem :$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00001855 "shl{b}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001856 [(store (shl (loadi8 addr:$dst), (i8 1)), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001857 def SHL16m1 : I<0xD1, MRM4m, (outs), (ins i16mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00001858 "shl{w}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001859 [(store (shl (loadi16 addr:$dst), (i8 1)), addr:$dst)]>,
1860 OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001861 def SHL32m1 : I<0xD1, MRM4m, (outs), (ins i32mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00001862 "shl{l}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001863 [(store (shl (loadi32 addr:$dst), (i8 1)), addr:$dst)]>;
1864}
1865
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001866let Uses = [CL] in {
Evan Chengb783fa32007-07-19 01:14:50 +00001867def SHR8rCL : I<0xD2, MRM5r, (outs GR8 :$dst), (ins GR8 :$src),
Eli Friedman378ea832009-06-19 04:48:38 +00001868 "shr{b}\t{%cl, $dst|$dst, CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001869 [(set GR8:$dst, (srl GR8:$src, CL))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001870def SHR16rCL : I<0xD3, MRM5r, (outs GR16:$dst), (ins GR16:$src),
Eli Friedman378ea832009-06-19 04:48:38 +00001871 "shr{w}\t{%cl, $dst|$dst, CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001872 [(set GR16:$dst, (srl GR16:$src, CL))]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001873def SHR32rCL : I<0xD3, MRM5r, (outs GR32:$dst), (ins GR32:$src),
Eli Friedman378ea832009-06-19 04:48:38 +00001874 "shr{l}\t{%cl, $dst|$dst, CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001875 [(set GR32:$dst, (srl GR32:$src, CL))]>;
1876}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001877
Evan Chengb783fa32007-07-19 01:14:50 +00001878def SHR8ri : Ii8<0xC0, MRM5r, (outs GR8:$dst), (ins GR8:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001879 "shr{b}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001880 [(set GR8:$dst, (srl GR8:$src1, (i8 imm:$src2)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001881def SHR16ri : Ii8<0xC1, MRM5r, (outs GR16:$dst), (ins GR16:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001882 "shr{w}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001883 [(set GR16:$dst, (srl GR16:$src1, (i8 imm:$src2)))]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001884def SHR32ri : Ii8<0xC1, MRM5r, (outs GR32:$dst), (ins GR32:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001885 "shr{l}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001886 [(set GR32:$dst, (srl GR32:$src1, (i8 imm:$src2)))]>;
1887
1888// Shift by 1
Evan Chengb783fa32007-07-19 01:14:50 +00001889def SHR8r1 : I<0xD0, MRM5r, (outs GR8:$dst), (ins GR8:$src1),
Dan Gohman91888f02007-07-31 20:11:57 +00001890 "shr{b}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001891 [(set GR8:$dst, (srl GR8:$src1, (i8 1)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001892def SHR16r1 : I<0xD1, MRM5r, (outs GR16:$dst), (ins GR16:$src1),
Dan Gohman91888f02007-07-31 20:11:57 +00001893 "shr{w}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001894 [(set GR16:$dst, (srl GR16:$src1, (i8 1)))]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001895def SHR32r1 : I<0xD1, MRM5r, (outs GR32:$dst), (ins GR32:$src1),
Dan Gohman91888f02007-07-31 20:11:57 +00001896 "shr{l}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001897 [(set GR32:$dst, (srl GR32:$src1, (i8 1)))]>;
1898
1899let isTwoAddress = 0 in {
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001900 let Uses = [CL] in {
Evan Chengb783fa32007-07-19 01:14:50 +00001901 def SHR8mCL : I<0xD2, MRM5m, (outs), (ins i8mem :$dst),
Eli Friedman378ea832009-06-19 04:48:38 +00001902 "shr{b}\t{%cl, $dst|$dst, CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001903 [(store (srl (loadi8 addr:$dst), CL), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001904 def SHR16mCL : I<0xD3, MRM5m, (outs), (ins i16mem:$dst),
Eli Friedman378ea832009-06-19 04:48:38 +00001905 "shr{w}\t{%cl, $dst|$dst, CL}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001906 [(store (srl (loadi16 addr:$dst), CL), addr:$dst)]>,
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001907 OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001908 def SHR32mCL : I<0xD3, MRM5m, (outs), (ins i32mem:$dst),
Eli Friedman378ea832009-06-19 04:48:38 +00001909 "shr{l}\t{%cl, $dst|$dst, CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001910 [(store (srl (loadi32 addr:$dst), CL), addr:$dst)]>;
1911 }
Evan Chengb783fa32007-07-19 01:14:50 +00001912 def SHR8mi : Ii8<0xC0, MRM5m, (outs), (ins i8mem :$dst, i8imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001913 "shr{b}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001914 [(store (srl (loadi8 addr:$dst), (i8 imm:$src)), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001915 def SHR16mi : Ii8<0xC1, MRM5m, (outs), (ins i16mem:$dst, i8imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001916 "shr{w}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001917 [(store (srl (loadi16 addr:$dst), (i8 imm:$src)), addr:$dst)]>,
1918 OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001919 def SHR32mi : Ii8<0xC1, MRM5m, (outs), (ins i32mem:$dst, i8imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001920 "shr{l}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001921 [(store (srl (loadi32 addr:$dst), (i8 imm:$src)), addr:$dst)]>;
1922
1923 // Shift by 1
Evan Chengb783fa32007-07-19 01:14:50 +00001924 def SHR8m1 : I<0xD0, MRM5m, (outs), (ins i8mem :$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00001925 "shr{b}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001926 [(store (srl (loadi8 addr:$dst), (i8 1)), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001927 def SHR16m1 : I<0xD1, MRM5m, (outs), (ins i16mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00001928 "shr{w}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001929 [(store (srl (loadi16 addr:$dst), (i8 1)), addr:$dst)]>,OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001930 def SHR32m1 : I<0xD1, MRM5m, (outs), (ins i32mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00001931 "shr{l}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001932 [(store (srl (loadi32 addr:$dst), (i8 1)), addr:$dst)]>;
1933}
1934
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001935let Uses = [CL] in {
Evan Chengb783fa32007-07-19 01:14:50 +00001936def SAR8rCL : I<0xD2, MRM7r, (outs GR8 :$dst), (ins GR8 :$src),
Eli Friedman378ea832009-06-19 04:48:38 +00001937 "sar{b}\t{%cl, $dst|$dst, CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001938 [(set GR8:$dst, (sra GR8:$src, CL))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001939def SAR16rCL : I<0xD3, MRM7r, (outs GR16:$dst), (ins GR16:$src),
Eli Friedman378ea832009-06-19 04:48:38 +00001940 "sar{w}\t{%cl, $dst|$dst, CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001941 [(set GR16:$dst, (sra GR16:$src, CL))]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001942def SAR32rCL : I<0xD3, MRM7r, (outs GR32:$dst), (ins GR32:$src),
Eli Friedman378ea832009-06-19 04:48:38 +00001943 "sar{l}\t{%cl, $dst|$dst, CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001944 [(set GR32:$dst, (sra GR32:$src, CL))]>;
1945}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001946
Evan Chengb783fa32007-07-19 01:14:50 +00001947def SAR8ri : Ii8<0xC0, MRM7r, (outs GR8 :$dst), (ins GR8 :$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001948 "sar{b}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001949 [(set GR8:$dst, (sra GR8:$src1, (i8 imm:$src2)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001950def SAR16ri : Ii8<0xC1, MRM7r, (outs GR16:$dst), (ins GR16:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001951 "sar{w}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001952 [(set GR16:$dst, (sra GR16:$src1, (i8 imm:$src2)))]>,
1953 OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001954def SAR32ri : Ii8<0xC1, MRM7r, (outs GR32:$dst), (ins GR32:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001955 "sar{l}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001956 [(set GR32:$dst, (sra GR32:$src1, (i8 imm:$src2)))]>;
1957
1958// Shift by 1
Evan Chengb783fa32007-07-19 01:14:50 +00001959def SAR8r1 : I<0xD0, MRM7r, (outs GR8 :$dst), (ins GR8 :$src1),
Dan Gohman91888f02007-07-31 20:11:57 +00001960 "sar{b}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001961 [(set GR8:$dst, (sra GR8:$src1, (i8 1)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001962def SAR16r1 : I<0xD1, MRM7r, (outs GR16:$dst), (ins GR16:$src1),
Dan Gohman91888f02007-07-31 20:11:57 +00001963 "sar{w}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001964 [(set GR16:$dst, (sra GR16:$src1, (i8 1)))]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001965def SAR32r1 : I<0xD1, MRM7r, (outs GR32:$dst), (ins GR32:$src1),
Dan Gohman91888f02007-07-31 20:11:57 +00001966 "sar{l}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001967 [(set GR32:$dst, (sra GR32:$src1, (i8 1)))]>;
1968
1969let isTwoAddress = 0 in {
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001970 let Uses = [CL] in {
Evan Chengb783fa32007-07-19 01:14:50 +00001971 def SAR8mCL : I<0xD2, MRM7m, (outs), (ins i8mem :$dst),
Eli Friedman378ea832009-06-19 04:48:38 +00001972 "sar{b}\t{%cl, $dst|$dst, CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001973 [(store (sra (loadi8 addr:$dst), CL), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001974 def SAR16mCL : I<0xD3, MRM7m, (outs), (ins i16mem:$dst),
Eli Friedman378ea832009-06-19 04:48:38 +00001975 "sar{w}\t{%cl, $dst|$dst, CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001976 [(store (sra (loadi16 addr:$dst), CL), addr:$dst)]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001977 def SAR32mCL : I<0xD3, MRM7m, (outs), (ins i32mem:$dst),
Eli Friedman378ea832009-06-19 04:48:38 +00001978 "sar{l}\t{%cl, $dst|$dst, CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001979 [(store (sra (loadi32 addr:$dst), CL), addr:$dst)]>;
1980 }
Evan Chengb783fa32007-07-19 01:14:50 +00001981 def SAR8mi : Ii8<0xC0, MRM7m, (outs), (ins i8mem :$dst, i8imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001982 "sar{b}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001983 [(store (sra (loadi8 addr:$dst), (i8 imm:$src)), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001984 def SAR16mi : Ii8<0xC1, MRM7m, (outs), (ins i16mem:$dst, i8imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001985 "sar{w}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001986 [(store (sra (loadi16 addr:$dst), (i8 imm:$src)), addr:$dst)]>,
1987 OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001988 def SAR32mi : Ii8<0xC1, MRM7m, (outs), (ins i32mem:$dst, i8imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001989 "sar{l}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001990 [(store (sra (loadi32 addr:$dst), (i8 imm:$src)), addr:$dst)]>;
1991
1992 // Shift by 1
Evan Chengb783fa32007-07-19 01:14:50 +00001993 def SAR8m1 : I<0xD0, MRM7m, (outs), (ins i8mem :$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00001994 "sar{b}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001995 [(store (sra (loadi8 addr:$dst), (i8 1)), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001996 def SAR16m1 : I<0xD1, MRM7m, (outs), (ins i16mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00001997 "sar{w}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001998 [(store (sra (loadi16 addr:$dst), (i8 1)), addr:$dst)]>,
1999 OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002000 def SAR32m1 : I<0xD1, MRM7m, (outs), (ins i32mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00002001 "sar{l}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002002 [(store (sra (loadi32 addr:$dst), (i8 1)), addr:$dst)]>;
2003}
2004
2005// Rotate instructions
2006// FIXME: provide shorter instructions when imm8 == 1
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002007let Uses = [CL] in {
Evan Chengb783fa32007-07-19 01:14:50 +00002008def ROL8rCL : I<0xD2, MRM0r, (outs GR8 :$dst), (ins GR8 :$src),
Eli Friedman378ea832009-06-19 04:48:38 +00002009 "rol{b}\t{%cl, $dst|$dst, CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002010 [(set GR8:$dst, (rotl GR8:$src, CL))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002011def ROL16rCL : I<0xD3, MRM0r, (outs GR16:$dst), (ins GR16:$src),
Eli Friedman378ea832009-06-19 04:48:38 +00002012 "rol{w}\t{%cl, $dst|$dst, CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002013 [(set GR16:$dst, (rotl GR16:$src, CL))]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002014def ROL32rCL : I<0xD3, MRM0r, (outs GR32:$dst), (ins GR32:$src),
Eli Friedman378ea832009-06-19 04:48:38 +00002015 "rol{l}\t{%cl, $dst|$dst, CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002016 [(set GR32:$dst, (rotl GR32:$src, CL))]>;
2017}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002018
Evan Chengb783fa32007-07-19 01:14:50 +00002019def ROL8ri : Ii8<0xC0, MRM0r, (outs GR8 :$dst), (ins GR8 :$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002020 "rol{b}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002021 [(set GR8:$dst, (rotl GR8:$src1, (i8 imm:$src2)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002022def ROL16ri : Ii8<0xC1, MRM0r, (outs GR16:$dst), (ins GR16:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002023 "rol{w}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002024 [(set GR16:$dst, (rotl GR16:$src1, (i8 imm:$src2)))]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002025def ROL32ri : Ii8<0xC1, MRM0r, (outs GR32:$dst), (ins GR32:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002026 "rol{l}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002027 [(set GR32:$dst, (rotl GR32:$src1, (i8 imm:$src2)))]>;
2028
2029// Rotate by 1
Evan Chengb783fa32007-07-19 01:14:50 +00002030def ROL8r1 : I<0xD0, MRM0r, (outs GR8 :$dst), (ins GR8 :$src1),
Dan Gohman91888f02007-07-31 20:11:57 +00002031 "rol{b}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002032 [(set GR8:$dst, (rotl GR8:$src1, (i8 1)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002033def ROL16r1 : I<0xD1, MRM0r, (outs GR16:$dst), (ins GR16:$src1),
Dan Gohman91888f02007-07-31 20:11:57 +00002034 "rol{w}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002035 [(set GR16:$dst, (rotl GR16:$src1, (i8 1)))]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002036def ROL32r1 : I<0xD1, MRM0r, (outs GR32:$dst), (ins GR32:$src1),
Dan Gohman91888f02007-07-31 20:11:57 +00002037 "rol{l}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002038 [(set GR32:$dst, (rotl GR32:$src1, (i8 1)))]>;
2039
2040let isTwoAddress = 0 in {
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002041 let Uses = [CL] in {
Evan Chengb783fa32007-07-19 01:14:50 +00002042 def ROL8mCL : I<0xD2, MRM0m, (outs), (ins i8mem :$dst),
Eli Friedman378ea832009-06-19 04:48:38 +00002043 "rol{b}\t{%cl, $dst|$dst, CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002044 [(store (rotl (loadi8 addr:$dst), CL), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002045 def ROL16mCL : I<0xD3, MRM0m, (outs), (ins i16mem:$dst),
Eli Friedman378ea832009-06-19 04:48:38 +00002046 "rol{w}\t{%cl, $dst|$dst, CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002047 [(store (rotl (loadi16 addr:$dst), CL), addr:$dst)]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002048 def ROL32mCL : I<0xD3, MRM0m, (outs), (ins i32mem:$dst),
Eli Friedman378ea832009-06-19 04:48:38 +00002049 "rol{l}\t{%cl, $dst|$dst, CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002050 [(store (rotl (loadi32 addr:$dst), CL), addr:$dst)]>;
2051 }
Evan Chengb783fa32007-07-19 01:14:50 +00002052 def ROL8mi : Ii8<0xC0, MRM0m, (outs), (ins i8mem :$dst, i8imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002053 "rol{b}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002054 [(store (rotl (loadi8 addr:$dst), (i8 imm:$src)), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002055 def ROL16mi : Ii8<0xC1, MRM0m, (outs), (ins i16mem:$dst, i8imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002056 "rol{w}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002057 [(store (rotl (loadi16 addr:$dst), (i8 imm:$src)), addr:$dst)]>,
2058 OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002059 def ROL32mi : Ii8<0xC1, MRM0m, (outs), (ins i32mem:$dst, i8imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002060 "rol{l}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002061 [(store (rotl (loadi32 addr:$dst), (i8 imm:$src)), addr:$dst)]>;
2062
2063 // Rotate by 1
Evan Chengb783fa32007-07-19 01:14:50 +00002064 def ROL8m1 : I<0xD0, MRM0m, (outs), (ins i8mem :$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00002065 "rol{b}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002066 [(store (rotl (loadi8 addr:$dst), (i8 1)), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002067 def ROL16m1 : I<0xD1, MRM0m, (outs), (ins i16mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00002068 "rol{w}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002069 [(store (rotl (loadi16 addr:$dst), (i8 1)), addr:$dst)]>,
2070 OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002071 def ROL32m1 : I<0xD1, MRM0m, (outs), (ins i32mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00002072 "rol{l}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002073 [(store (rotl (loadi32 addr:$dst), (i8 1)), addr:$dst)]>;
2074}
2075
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002076let Uses = [CL] in {
Evan Chengb783fa32007-07-19 01:14:50 +00002077def ROR8rCL : I<0xD2, MRM1r, (outs GR8 :$dst), (ins GR8 :$src),
Eli Friedman378ea832009-06-19 04:48:38 +00002078 "ror{b}\t{%cl, $dst|$dst, CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002079 [(set GR8:$dst, (rotr GR8:$src, CL))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002080def ROR16rCL : I<0xD3, MRM1r, (outs GR16:$dst), (ins GR16:$src),
Eli Friedman378ea832009-06-19 04:48:38 +00002081 "ror{w}\t{%cl, $dst|$dst, CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002082 [(set GR16:$dst, (rotr GR16:$src, CL))]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002083def ROR32rCL : I<0xD3, MRM1r, (outs GR32:$dst), (ins GR32:$src),
Eli Friedman378ea832009-06-19 04:48:38 +00002084 "ror{l}\t{%cl, $dst|$dst, CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002085 [(set GR32:$dst, (rotr GR32:$src, CL))]>;
2086}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002087
Evan Chengb783fa32007-07-19 01:14:50 +00002088def ROR8ri : Ii8<0xC0, MRM1r, (outs GR8 :$dst), (ins GR8 :$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002089 "ror{b}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002090 [(set GR8:$dst, (rotr GR8:$src1, (i8 imm:$src2)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002091def ROR16ri : Ii8<0xC1, MRM1r, (outs GR16:$dst), (ins GR16:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002092 "ror{w}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002093 [(set GR16:$dst, (rotr GR16:$src1, (i8 imm:$src2)))]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002094def ROR32ri : Ii8<0xC1, MRM1r, (outs GR32:$dst), (ins GR32:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002095 "ror{l}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002096 [(set GR32:$dst, (rotr GR32:$src1, (i8 imm:$src2)))]>;
2097
2098// Rotate by 1
Evan Chengb783fa32007-07-19 01:14:50 +00002099def ROR8r1 : I<0xD0, MRM1r, (outs GR8 :$dst), (ins GR8 :$src1),
Dan Gohman91888f02007-07-31 20:11:57 +00002100 "ror{b}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002101 [(set GR8:$dst, (rotr GR8:$src1, (i8 1)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002102def ROR16r1 : I<0xD1, MRM1r, (outs GR16:$dst), (ins GR16:$src1),
Dan Gohman91888f02007-07-31 20:11:57 +00002103 "ror{w}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002104 [(set GR16:$dst, (rotr GR16:$src1, (i8 1)))]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002105def ROR32r1 : I<0xD1, MRM1r, (outs GR32:$dst), (ins GR32:$src1),
Dan Gohman91888f02007-07-31 20:11:57 +00002106 "ror{l}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002107 [(set GR32:$dst, (rotr GR32:$src1, (i8 1)))]>;
2108
2109let isTwoAddress = 0 in {
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002110 let Uses = [CL] in {
Evan Chengb783fa32007-07-19 01:14:50 +00002111 def ROR8mCL : I<0xD2, MRM1m, (outs), (ins i8mem :$dst),
Eli Friedman378ea832009-06-19 04:48:38 +00002112 "ror{b}\t{%cl, $dst|$dst, CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002113 [(store (rotr (loadi8 addr:$dst), CL), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002114 def ROR16mCL : I<0xD3, MRM1m, (outs), (ins i16mem:$dst),
Eli Friedman378ea832009-06-19 04:48:38 +00002115 "ror{w}\t{%cl, $dst|$dst, CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002116 [(store (rotr (loadi16 addr:$dst), CL), addr:$dst)]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002117 def ROR32mCL : I<0xD3, MRM1m, (outs), (ins i32mem:$dst),
Eli Friedman378ea832009-06-19 04:48:38 +00002118 "ror{l}\t{%cl, $dst|$dst, CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002119 [(store (rotr (loadi32 addr:$dst), CL), addr:$dst)]>;
2120 }
Evan Chengb783fa32007-07-19 01:14:50 +00002121 def ROR8mi : Ii8<0xC0, MRM1m, (outs), (ins i8mem :$dst, i8imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002122 "ror{b}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002123 [(store (rotr (loadi8 addr:$dst), (i8 imm:$src)), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002124 def ROR16mi : Ii8<0xC1, MRM1m, (outs), (ins i16mem:$dst, i8imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002125 "ror{w}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002126 [(store (rotr (loadi16 addr:$dst), (i8 imm:$src)), addr:$dst)]>,
2127 OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002128 def ROR32mi : Ii8<0xC1, MRM1m, (outs), (ins i32mem:$dst, i8imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002129 "ror{l}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002130 [(store (rotr (loadi32 addr:$dst), (i8 imm:$src)), addr:$dst)]>;
2131
2132 // Rotate by 1
Evan Chengb783fa32007-07-19 01:14:50 +00002133 def ROR8m1 : I<0xD0, MRM1m, (outs), (ins i8mem :$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00002134 "ror{b}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002135 [(store (rotr (loadi8 addr:$dst), (i8 1)), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002136 def ROR16m1 : I<0xD1, MRM1m, (outs), (ins i16mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00002137 "ror{w}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002138 [(store (rotr (loadi16 addr:$dst), (i8 1)), addr:$dst)]>,
2139 OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002140 def ROR32m1 : I<0xD1, MRM1m, (outs), (ins i32mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00002141 "ror{l}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002142 [(store (rotr (loadi32 addr:$dst), (i8 1)), addr:$dst)]>;
2143}
2144
2145
2146
2147// Double shift instructions (generalizations of rotate)
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002148let Uses = [CL] in {
Evan Chengb783fa32007-07-19 01:14:50 +00002149def SHLD32rrCL : I<0xA5, MRMDestReg, (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
Eli Friedman378ea832009-06-19 04:48:38 +00002150 "shld{l}\t{%cl, $src2, $dst|$dst, $src2, CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002151 [(set GR32:$dst, (X86shld GR32:$src1, GR32:$src2, CL))]>, TB;
Evan Chengb783fa32007-07-19 01:14:50 +00002152def SHRD32rrCL : I<0xAD, MRMDestReg, (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
Eli Friedman378ea832009-06-19 04:48:38 +00002153 "shrd{l}\t{%cl, $src2, $dst|$dst, $src2, CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002154 [(set GR32:$dst, (X86shrd GR32:$src1, GR32:$src2, CL))]>, TB;
Evan Chengb783fa32007-07-19 01:14:50 +00002155def SHLD16rrCL : I<0xA5, MRMDestReg, (outs GR16:$dst), (ins GR16:$src1, GR16:$src2),
Eli Friedman378ea832009-06-19 04:48:38 +00002156 "shld{w}\t{%cl, $src2, $dst|$dst, $src2, CL}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002157 [(set GR16:$dst, (X86shld GR16:$src1, GR16:$src2, CL))]>,
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002158 TB, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002159def SHRD16rrCL : I<0xAD, MRMDestReg, (outs GR16:$dst), (ins GR16:$src1, GR16:$src2),
Eli Friedman378ea832009-06-19 04:48:38 +00002160 "shrd{w}\t{%cl, $src2, $dst|$dst, $src2, CL}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002161 [(set GR16:$dst, (X86shrd GR16:$src1, GR16:$src2, CL))]>,
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002162 TB, OpSize;
2163}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002164
2165let isCommutable = 1 in { // These instructions commute to each other.
2166def SHLD32rri8 : Ii8<0xA4, MRMDestReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002167 (outs GR32:$dst), (ins GR32:$src1, GR32:$src2, i8imm:$src3),
Dan Gohman91888f02007-07-31 20:11:57 +00002168 "shld{l}\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002169 [(set GR32:$dst, (X86shld GR32:$src1, GR32:$src2,
2170 (i8 imm:$src3)))]>,
2171 TB;
2172def SHRD32rri8 : Ii8<0xAC, MRMDestReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002173 (outs GR32:$dst), (ins GR32:$src1, GR32:$src2, i8imm:$src3),
Dan Gohman91888f02007-07-31 20:11:57 +00002174 "shrd{l}\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002175 [(set GR32:$dst, (X86shrd GR32:$src1, GR32:$src2,
2176 (i8 imm:$src3)))]>,
2177 TB;
2178def SHLD16rri8 : Ii8<0xA4, MRMDestReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002179 (outs GR16:$dst), (ins GR16:$src1, GR16:$src2, i8imm:$src3),
Dan Gohman91888f02007-07-31 20:11:57 +00002180 "shld{w}\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002181 [(set GR16:$dst, (X86shld GR16:$src1, GR16:$src2,
2182 (i8 imm:$src3)))]>,
2183 TB, OpSize;
2184def SHRD16rri8 : Ii8<0xAC, MRMDestReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002185 (outs GR16:$dst), (ins GR16:$src1, GR16:$src2, i8imm:$src3),
Dan Gohman91888f02007-07-31 20:11:57 +00002186 "shrd{w}\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002187 [(set GR16:$dst, (X86shrd GR16:$src1, GR16:$src2,
2188 (i8 imm:$src3)))]>,
2189 TB, OpSize;
2190}
2191
2192let isTwoAddress = 0 in {
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002193 let Uses = [CL] in {
Evan Chengb783fa32007-07-19 01:14:50 +00002194 def SHLD32mrCL : I<0xA5, MRMDestMem, (outs), (ins i32mem:$dst, GR32:$src2),
Eli Friedman378ea832009-06-19 04:48:38 +00002195 "shld{l}\t{%cl, $src2, $dst|$dst, $src2, CL}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002196 [(store (X86shld (loadi32 addr:$dst), GR32:$src2, CL),
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002197 addr:$dst)]>, TB;
Evan Chengb783fa32007-07-19 01:14:50 +00002198 def SHRD32mrCL : I<0xAD, MRMDestMem, (outs), (ins i32mem:$dst, GR32:$src2),
Eli Friedman378ea832009-06-19 04:48:38 +00002199 "shrd{l}\t{%cl, $src2, $dst|$dst, $src2, CL}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002200 [(store (X86shrd (loadi32 addr:$dst), GR32:$src2, CL),
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002201 addr:$dst)]>, TB;
2202 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002203 def SHLD32mri8 : Ii8<0xA4, MRMDestMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002204 (outs), (ins i32mem:$dst, GR32:$src2, i8imm:$src3),
Dan Gohman91888f02007-07-31 20:11:57 +00002205 "shld{l}\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002206 [(store (X86shld (loadi32 addr:$dst), GR32:$src2,
2207 (i8 imm:$src3)), addr:$dst)]>,
2208 TB;
2209 def SHRD32mri8 : Ii8<0xAC, MRMDestMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002210 (outs), (ins i32mem:$dst, GR32:$src2, i8imm:$src3),
Dan Gohman91888f02007-07-31 20:11:57 +00002211 "shrd{l}\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002212 [(store (X86shrd (loadi32 addr:$dst), GR32:$src2,
2213 (i8 imm:$src3)), addr:$dst)]>,
2214 TB;
2215
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002216 let Uses = [CL] in {
Evan Chengb783fa32007-07-19 01:14:50 +00002217 def SHLD16mrCL : I<0xA5, MRMDestMem, (outs), (ins i16mem:$dst, GR16:$src2),
Eli Friedman378ea832009-06-19 04:48:38 +00002218 "shld{w}\t{%cl, $src2, $dst|$dst, $src2, CL}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002219 [(store (X86shld (loadi16 addr:$dst), GR16:$src2, CL),
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002220 addr:$dst)]>, TB, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002221 def SHRD16mrCL : I<0xAD, MRMDestMem, (outs), (ins i16mem:$dst, GR16:$src2),
Eli Friedman378ea832009-06-19 04:48:38 +00002222 "shrd{w}\t{%cl, $src2, $dst|$dst, $src2, CL}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002223 [(store (X86shrd (loadi16 addr:$dst), GR16:$src2, CL),
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002224 addr:$dst)]>, TB, OpSize;
2225 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002226 def SHLD16mri8 : Ii8<0xA4, MRMDestMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002227 (outs), (ins i16mem:$dst, GR16:$src2, i8imm:$src3),
Dan Gohman91888f02007-07-31 20:11:57 +00002228 "shld{w}\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002229 [(store (X86shld (loadi16 addr:$dst), GR16:$src2,
2230 (i8 imm:$src3)), addr:$dst)]>,
2231 TB, OpSize;
2232 def SHRD16mri8 : Ii8<0xAC, MRMDestMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002233 (outs), (ins i16mem:$dst, GR16:$src2, i8imm:$src3),
Dan Gohman91888f02007-07-31 20:11:57 +00002234 "shrd{w}\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002235 [(store (X86shrd (loadi16 addr:$dst), GR16:$src2,
2236 (i8 imm:$src3)), addr:$dst)]>,
2237 TB, OpSize;
2238}
Evan Cheng55687072007-09-14 21:48:26 +00002239} // Defs = [EFLAGS]
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002240
2241
2242// Arithmetic.
Evan Cheng55687072007-09-14 21:48:26 +00002243let Defs = [EFLAGS] in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002244let isCommutable = 1 in { // X = ADD Y, Z --> X = ADD Z, Y
Bill Wendlingae034ed2008-12-12 00:56:36 +00002245// Register-Register Addition
2246def ADD8rr : I<0x00, MRMDestReg, (outs GR8 :$dst),
2247 (ins GR8 :$src1, GR8 :$src2),
2248 "add{b}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002249 [(set GR8:$dst, (add GR8:$src1, GR8:$src2)),
Bill Wendlingae034ed2008-12-12 00:56:36 +00002250 (implicit EFLAGS)]>;
2251
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002252let isConvertibleToThreeAddress = 1 in { // Can transform into LEA.
Bill Wendlingae034ed2008-12-12 00:56:36 +00002253// Register-Register Addition
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002254def ADD16rr : I<0x01, MRMDestReg, (outs GR16:$dst),
2255 (ins GR16:$src1, GR16:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002256 "add{w}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002257 [(set GR16:$dst, (add GR16:$src1, GR16:$src2)),
2258 (implicit EFLAGS)]>, OpSize;
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002259def ADD32rr : I<0x01, MRMDestReg, (outs GR32:$dst),
2260 (ins GR32:$src1, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002261 "add{l}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002262 [(set GR32:$dst, (add GR32:$src1, GR32:$src2)),
2263 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002264} // end isConvertibleToThreeAddress
2265} // end isCommutable
Bill Wendlingae034ed2008-12-12 00:56:36 +00002266
2267// Register-Memory Addition
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002268def ADD8rm : I<0x02, MRMSrcMem, (outs GR8 :$dst),
2269 (ins GR8 :$src1, i8mem :$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002270 "add{b}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002271 [(set GR8:$dst, (add GR8:$src1, (load addr:$src2))),
2272 (implicit EFLAGS)]>;
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002273def ADD16rm : I<0x03, MRMSrcMem, (outs GR16:$dst),
2274 (ins GR16:$src1, i16mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002275 "add{w}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002276 [(set GR16:$dst, (add GR16:$src1, (load addr:$src2))),
2277 (implicit EFLAGS)]>, OpSize;
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002278def ADD32rm : I<0x03, MRMSrcMem, (outs GR32:$dst),
2279 (ins GR32:$src1, i32mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002280 "add{l}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002281 [(set GR32:$dst, (add GR32:$src1, (load addr:$src2))),
2282 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002283
Bill Wendlingae034ed2008-12-12 00:56:36 +00002284// Register-Integer Addition
2285def ADD8ri : Ii8<0x80, MRM0r, (outs GR8:$dst), (ins GR8:$src1, i8imm:$src2),
2286 "add{b}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002287 [(set GR8:$dst, (add GR8:$src1, imm:$src2)),
2288 (implicit EFLAGS)]>;
Bill Wendlingae034ed2008-12-12 00:56:36 +00002289
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002290let isConvertibleToThreeAddress = 1 in { // Can transform into LEA.
Bill Wendlingae034ed2008-12-12 00:56:36 +00002291// Register-Integer Addition
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002292def ADD16ri : Ii16<0x81, MRM0r, (outs GR16:$dst),
2293 (ins GR16:$src1, i16imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002294 "add{w}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002295 [(set GR16:$dst, (add GR16:$src1, imm:$src2)),
2296 (implicit EFLAGS)]>, OpSize;
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002297def ADD32ri : Ii32<0x81, MRM0r, (outs GR32:$dst),
2298 (ins GR32:$src1, i32imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002299 "add{l}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002300 [(set GR32:$dst, (add GR32:$src1, imm:$src2)),
2301 (implicit EFLAGS)]>;
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002302def ADD16ri8 : Ii8<0x83, MRM0r, (outs GR16:$dst),
2303 (ins GR16:$src1, i16i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002304 "add{w}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002305 [(set GR16:$dst, (add GR16:$src1, i16immSExt8:$src2)),
2306 (implicit EFLAGS)]>, OpSize;
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002307def ADD32ri8 : Ii8<0x83, MRM0r, (outs GR32:$dst),
2308 (ins GR32:$src1, i32i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002309 "add{l}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002310 [(set GR32:$dst, (add GR32:$src1, i32immSExt8:$src2)),
2311 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002312}
2313
2314let isTwoAddress = 0 in {
Bill Wendlingae034ed2008-12-12 00:56:36 +00002315 // Memory-Register Addition
Bill Wendlingf5399032008-12-12 21:15:41 +00002316 def ADD8mr : I<0x00, MRMDestMem, (outs), (ins i8mem:$dst, GR8:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002317 "add{b}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002318 [(store (add (load addr:$dst), GR8:$src2), addr:$dst),
2319 (implicit EFLAGS)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002320 def ADD16mr : I<0x01, MRMDestMem, (outs), (ins i16mem:$dst, GR16:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002321 "add{w}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002322 [(store (add (load addr:$dst), GR16:$src2), addr:$dst),
2323 (implicit EFLAGS)]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002324 def ADD32mr : I<0x01, MRMDestMem, (outs), (ins i32mem:$dst, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002325 "add{l}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002326 [(store (add (load addr:$dst), GR32:$src2), addr:$dst),
2327 (implicit EFLAGS)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002328 def ADD8mi : Ii8<0x80, MRM0m, (outs), (ins i8mem :$dst, i8imm :$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002329 "add{b}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002330 [(store (add (loadi8 addr:$dst), imm:$src2), addr:$dst),
2331 (implicit EFLAGS)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002332 def ADD16mi : Ii16<0x81, MRM0m, (outs), (ins i16mem:$dst, i16imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002333 "add{w}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002334 [(store (add (loadi16 addr:$dst), imm:$src2), addr:$dst),
2335 (implicit EFLAGS)]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002336 def ADD32mi : Ii32<0x81, MRM0m, (outs), (ins i32mem:$dst, i32imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002337 "add{l}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002338 [(store (add (loadi32 addr:$dst), imm:$src2), addr:$dst),
2339 (implicit EFLAGS)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002340 def ADD16mi8 : Ii8<0x83, MRM0m, (outs), (ins i16mem:$dst, i16i8imm :$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002341 "add{w}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002342 [(store (add (load addr:$dst), i16immSExt8:$src2),
2343 addr:$dst),
2344 (implicit EFLAGS)]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002345 def ADD32mi8 : Ii8<0x83, MRM0m, (outs), (ins i32mem:$dst, i32i8imm :$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002346 "add{l}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingae034ed2008-12-12 00:56:36 +00002347 [(store (add (load addr:$dst), i32immSExt8:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00002348 addr:$dst),
2349 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002350}
2351
Evan Cheng259471d2007-10-05 17:59:57 +00002352let Uses = [EFLAGS] in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002353let isCommutable = 1 in { // X = ADC Y, Z --> X = ADC Z, Y
Dale Johannesen747fe522009-06-02 03:12:52 +00002354def ADC8rr : I<0x10, MRMDestReg, (outs GR8:$dst), (ins GR8:$src1, GR8:$src2),
Dale Johannesen06b83f12009-05-18 17:44:15 +00002355 "adc{b}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002356 [(set GR8:$dst, (adde GR8:$src1, GR8:$src2))]>;
Dale Johannesen06b83f12009-05-18 17:44:15 +00002357def ADC16rr : I<0x11, MRMDestReg, (outs GR16:$dst),
2358 (ins GR16:$src1, GR16:$src2),
2359 "adc{w}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002360 [(set GR16:$dst, (adde GR16:$src1, GR16:$src2))]>, OpSize;
Dale Johannesen06b83f12009-05-18 17:44:15 +00002361def ADC32rr : I<0x11, MRMDestReg, (outs GR32:$dst),
2362 (ins GR32:$src1, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002363 "adc{l}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002364 [(set GR32:$dst, (adde GR32:$src1, GR32:$src2))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002365}
Dale Johannesen06b83f12009-05-18 17:44:15 +00002366def ADC8rm : I<0x12, MRMSrcMem , (outs GR8:$dst),
2367 (ins GR8:$src1, i8mem:$src2),
2368 "adc{b}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002369 [(set GR8:$dst, (adde GR8:$src1, (load addr:$src2)))]>;
Dale Johannesen06b83f12009-05-18 17:44:15 +00002370def ADC16rm : I<0x13, MRMSrcMem , (outs GR16:$dst),
2371 (ins GR16:$src1, i16mem:$src2),
2372 "adc{w}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002373 [(set GR16:$dst, (adde GR16:$src1, (load addr:$src2)))]>,
Dale Johannesen067cfb22009-05-18 21:41:59 +00002374 OpSize;
Dale Johannesen06b83f12009-05-18 17:44:15 +00002375def ADC32rm : I<0x13, MRMSrcMem , (outs GR32:$dst),
2376 (ins GR32:$src1, i32mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002377 "adc{l}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002378 [(set GR32:$dst, (adde GR32:$src1, (load addr:$src2)))]>;
2379def ADC8ri : Ii8<0x80, MRM2r, (outs GR8:$dst), (ins GR8:$src1, i8imm:$src2),
Dale Johannesen06b83f12009-05-18 17:44:15 +00002380 "adc{b}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002381 [(set GR8:$dst, (adde GR8:$src1, imm:$src2))]>;
Dale Johannesen06b83f12009-05-18 17:44:15 +00002382def ADC16ri : Ii16<0x81, MRM2r, (outs GR16:$dst),
2383 (ins GR16:$src1, i16imm:$src2),
2384 "adc{w}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002385 [(set GR16:$dst, (adde GR16:$src1, imm:$src2))]>, OpSize;
Dale Johannesen06b83f12009-05-18 17:44:15 +00002386def ADC16ri8 : Ii8<0x83, MRM2r, (outs GR16:$dst),
2387 (ins GR16:$src1, i16i8imm:$src2),
2388 "adc{w}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002389 [(set GR16:$dst, (adde GR16:$src1, i16immSExt8:$src2))]>,
2390 OpSize;
Dale Johannesen06b83f12009-05-18 17:44:15 +00002391def ADC32ri : Ii32<0x81, MRM2r, (outs GR32:$dst),
2392 (ins GR32:$src1, i32imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002393 "adc{l}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002394 [(set GR32:$dst, (adde GR32:$src1, imm:$src2))]>;
Dale Johannesen06b83f12009-05-18 17:44:15 +00002395def ADC32ri8 : Ii8<0x83, MRM2r, (outs GR32:$dst),
2396 (ins GR32:$src1, i32i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002397 "adc{l}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002398 [(set GR32:$dst, (adde GR32:$src1, i32immSExt8:$src2))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002399
2400let isTwoAddress = 0 in {
Dale Johannesen747fe522009-06-02 03:12:52 +00002401 def ADC8mr : I<0x10, MRMDestMem, (outs), (ins i8mem:$dst, GR8:$src2),
Dale Johannesen06b83f12009-05-18 17:44:15 +00002402 "adc{b}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002403 [(store (adde (load addr:$dst), GR8:$src2), addr:$dst)]>;
2404 def ADC16mr : I<0x11, MRMDestMem, (outs), (ins i16mem:$dst, GR16:$src2),
Dale Johannesen06b83f12009-05-18 17:44:15 +00002405 "adc{w}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002406 [(store (adde (load addr:$dst), GR16:$src2), addr:$dst)]>,
2407 OpSize;
2408 def ADC32mr : I<0x11, MRMDestMem, (outs), (ins i32mem:$dst, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002409 "adc{l}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002410 [(store (adde (load addr:$dst), GR32:$src2), addr:$dst)]>;
2411 def ADC8mi : Ii8<0x80, MRM2m, (outs), (ins i8mem:$dst, i8imm:$src2),
Dale Johannesen06b83f12009-05-18 17:44:15 +00002412 "adc{b}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002413 [(store (adde (loadi8 addr:$dst), imm:$src2), addr:$dst)]>;
2414 def ADC16mi : Ii16<0x81, MRM2m, (outs), (ins i16mem:$dst, i16imm:$src2),
Dale Johannesen06b83f12009-05-18 17:44:15 +00002415 "adc{w}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002416 [(store (adde (loadi16 addr:$dst), imm:$src2), addr:$dst)]>,
2417 OpSize;
2418 def ADC16mi8 : Ii8<0x83, MRM2m, (outs), (ins i16mem:$dst, i16i8imm :$src2),
Dale Johannesen06b83f12009-05-18 17:44:15 +00002419 "adc{w}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002420 [(store (adde (load addr:$dst), i16immSExt8:$src2), addr:$dst)]>,
2421 OpSize;
2422 def ADC32mi : Ii32<0x81, MRM2m, (outs), (ins i32mem:$dst, i32imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002423 "adc{l}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002424 [(store (adde (loadi32 addr:$dst), imm:$src2), addr:$dst)]>;
2425 def ADC32mi8 : Ii8<0x83, MRM2m, (outs), (ins i32mem:$dst, i32i8imm :$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002426 "adc{l}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002427 [(store (adde (load addr:$dst), i32immSExt8:$src2), addr:$dst)]>;
2428}
Evan Cheng259471d2007-10-05 17:59:57 +00002429} // Uses = [EFLAGS]
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002430
Bill Wendlingae034ed2008-12-12 00:56:36 +00002431// Register-Register Subtraction
2432def SUB8rr : I<0x28, MRMDestReg, (outs GR8:$dst), (ins GR8:$src1, GR8:$src2),
2433 "sub{b}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002434 [(set GR8:$dst, (sub GR8:$src1, GR8:$src2)),
2435 (implicit EFLAGS)]>;
Bill Wendlingae034ed2008-12-12 00:56:36 +00002436def SUB16rr : I<0x29, MRMDestReg, (outs GR16:$dst), (ins GR16:$src1,GR16:$src2),
2437 "sub{w}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002438 [(set GR16:$dst, (sub GR16:$src1, GR16:$src2)),
2439 (implicit EFLAGS)]>, OpSize;
Bill Wendlingae034ed2008-12-12 00:56:36 +00002440def SUB32rr : I<0x29, MRMDestReg, (outs GR32:$dst), (ins GR32:$src1,GR32:$src2),
2441 "sub{l}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002442 [(set GR32:$dst, (sub GR32:$src1, GR32:$src2)),
2443 (implicit EFLAGS)]>;
Bill Wendlingae034ed2008-12-12 00:56:36 +00002444
2445// Register-Memory Subtraction
2446def SUB8rm : I<0x2A, MRMSrcMem, (outs GR8 :$dst),
2447 (ins GR8 :$src1, i8mem :$src2),
2448 "sub{b}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002449 [(set GR8:$dst, (sub GR8:$src1, (load addr:$src2))),
2450 (implicit EFLAGS)]>;
Bill Wendlingae034ed2008-12-12 00:56:36 +00002451def SUB16rm : I<0x2B, MRMSrcMem, (outs GR16:$dst),
2452 (ins GR16:$src1, i16mem:$src2),
2453 "sub{w}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002454 [(set GR16:$dst, (sub GR16:$src1, (load addr:$src2))),
2455 (implicit EFLAGS)]>, OpSize;
Bill Wendlingae034ed2008-12-12 00:56:36 +00002456def SUB32rm : I<0x2B, MRMSrcMem, (outs GR32:$dst),
2457 (ins GR32:$src1, i32mem:$src2),
2458 "sub{l}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002459 [(set GR32:$dst, (sub GR32:$src1, (load addr:$src2))),
2460 (implicit EFLAGS)]>;
Bill Wendlingae034ed2008-12-12 00:56:36 +00002461
2462// Register-Integer Subtraction
2463def SUB8ri : Ii8 <0x80, MRM5r, (outs GR8:$dst),
2464 (ins GR8:$src1, i8imm:$src2),
2465 "sub{b}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002466 [(set GR8:$dst, (sub GR8:$src1, imm:$src2)),
2467 (implicit EFLAGS)]>;
Bill Wendlingae034ed2008-12-12 00:56:36 +00002468def SUB16ri : Ii16<0x81, MRM5r, (outs GR16:$dst),
2469 (ins GR16:$src1, i16imm:$src2),
2470 "sub{w}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002471 [(set GR16:$dst, (sub GR16:$src1, imm:$src2)),
2472 (implicit EFLAGS)]>, OpSize;
Bill Wendlingae034ed2008-12-12 00:56:36 +00002473def SUB32ri : Ii32<0x81, MRM5r, (outs GR32:$dst),
2474 (ins GR32:$src1, i32imm:$src2),
2475 "sub{l}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002476 [(set GR32:$dst, (sub GR32:$src1, imm:$src2)),
2477 (implicit EFLAGS)]>;
Bill Wendlingae034ed2008-12-12 00:56:36 +00002478def SUB16ri8 : Ii8<0x83, MRM5r, (outs GR16:$dst),
2479 (ins GR16:$src1, i16i8imm:$src2),
2480 "sub{w}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002481 [(set GR16:$dst, (sub GR16:$src1, i16immSExt8:$src2)),
2482 (implicit EFLAGS)]>, OpSize;
Bill Wendlingae034ed2008-12-12 00:56:36 +00002483def SUB32ri8 : Ii8<0x83, MRM5r, (outs GR32:$dst),
2484 (ins GR32:$src1, i32i8imm:$src2),
2485 "sub{l}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002486 [(set GR32:$dst, (sub GR32:$src1, i32immSExt8:$src2)),
2487 (implicit EFLAGS)]>;
Bill Wendlingae034ed2008-12-12 00:56:36 +00002488
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002489let isTwoAddress = 0 in {
Bill Wendlingae034ed2008-12-12 00:56:36 +00002490 // Memory-Register Subtraction
Evan Chengb783fa32007-07-19 01:14:50 +00002491 def SUB8mr : I<0x28, MRMDestMem, (outs), (ins i8mem :$dst, GR8 :$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002492 "sub{b}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002493 [(store (sub (load addr:$dst), GR8:$src2), addr:$dst),
2494 (implicit EFLAGS)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002495 def SUB16mr : I<0x29, MRMDestMem, (outs), (ins i16mem:$dst, GR16:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002496 "sub{w}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002497 [(store (sub (load addr:$dst), GR16:$src2), addr:$dst),
2498 (implicit EFLAGS)]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002499 def SUB32mr : I<0x29, MRMDestMem, (outs), (ins i32mem:$dst, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002500 "sub{l}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002501 [(store (sub (load addr:$dst), GR32:$src2), addr:$dst),
2502 (implicit EFLAGS)]>;
Bill Wendlingae034ed2008-12-12 00:56:36 +00002503
2504 // Memory-Integer Subtraction
Evan Chengb783fa32007-07-19 01:14:50 +00002505 def SUB8mi : Ii8<0x80, MRM5m, (outs), (ins i8mem :$dst, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002506 "sub{b}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002507 [(store (sub (loadi8 addr:$dst), imm:$src2), addr:$dst),
2508 (implicit EFLAGS)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002509 def SUB16mi : Ii16<0x81, MRM5m, (outs), (ins i16mem:$dst, i16imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002510 "sub{w}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002511 [(store (sub (loadi16 addr:$dst), imm:$src2),addr:$dst),
2512 (implicit EFLAGS)]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002513 def SUB32mi : Ii32<0x81, MRM5m, (outs), (ins i32mem:$dst, i32imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002514 "sub{l}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002515 [(store (sub (loadi32 addr:$dst), imm:$src2),addr:$dst),
2516 (implicit EFLAGS)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002517 def SUB16mi8 : Ii8<0x83, MRM5m, (outs), (ins i16mem:$dst, i16i8imm :$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002518 "sub{w}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingae034ed2008-12-12 00:56:36 +00002519 [(store (sub (load addr:$dst), i16immSExt8:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00002520 addr:$dst),
2521 (implicit EFLAGS)]>, OpSize;
Bill Wendlingae034ed2008-12-12 00:56:36 +00002522 def SUB32mi8 : Ii8<0x83, MRM5m, (outs), (ins i32mem:$dst, i32i8imm :$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002523 "sub{l}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingae034ed2008-12-12 00:56:36 +00002524 [(store (sub (load addr:$dst), i32immSExt8:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00002525 addr:$dst),
2526 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002527}
2528
Evan Cheng259471d2007-10-05 17:59:57 +00002529let Uses = [EFLAGS] in {
Dale Johannesen06b83f12009-05-18 17:44:15 +00002530def SBB8rr : I<0x18, MRMDestReg, (outs GR8:$dst),
2531 (ins GR8:$src1, GR8:$src2),
2532 "sbb{b}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002533 [(set GR8:$dst, (sube GR8:$src1, GR8:$src2))]>;
Dale Johannesen06b83f12009-05-18 17:44:15 +00002534def SBB16rr : I<0x19, MRMDestReg, (outs GR16:$dst),
2535 (ins GR16:$src1, GR16:$src2),
2536 "sbb{w}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002537 [(set GR16:$dst, (sube GR16:$src1, GR16:$src2))]>, OpSize;
Dale Johannesen06b83f12009-05-18 17:44:15 +00002538def SBB32rr : I<0x19, MRMDestReg, (outs GR32:$dst),
2539 (ins GR32:$src1, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002540 "sbb{l}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002541 [(set GR32:$dst, (sube GR32:$src1, GR32:$src2))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002542
2543let isTwoAddress = 0 in {
Dale Johannesen06b83f12009-05-18 17:44:15 +00002544 def SBB8mr : I<0x18, MRMDestMem, (outs), (ins i8mem:$dst, GR8:$src2),
2545 "sbb{b}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002546 [(store (sube (load addr:$dst), GR8:$src2), addr:$dst)]>;
Dale Johannesen06b83f12009-05-18 17:44:15 +00002547 def SBB16mr : I<0x19, MRMDestMem, (outs), (ins i16mem:$dst, GR16:$src2),
2548 "sbb{w}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002549 [(store (sube (load addr:$dst), GR16:$src2), addr:$dst)]>,
Dale Johannesen067cfb22009-05-18 21:41:59 +00002550 OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002551 def SBB32mr : I<0x19, MRMDestMem, (outs), (ins i32mem:$dst, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002552 "sbb{l}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002553 [(store (sube (load addr:$dst), GR32:$src2), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002554 def SBB8mi : Ii32<0x80, MRM3m, (outs), (ins i8mem:$dst, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002555 "sbb{b}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002556 [(store (sube (loadi8 addr:$dst), imm:$src2), addr:$dst)]>;
Dale Johannesen06b83f12009-05-18 17:44:15 +00002557 def SBB16mi : Ii16<0x81, MRM3m, (outs), (ins i16mem:$dst, i16imm:$src2),
2558 "sbb{w}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002559 [(store (sube (loadi16 addr:$dst), imm:$src2), addr:$dst)]>,
Dale Johannesen067cfb22009-05-18 21:41:59 +00002560 OpSize;
Dale Johannesen06b83f12009-05-18 17:44:15 +00002561 def SBB16mi8 : Ii8<0x83, MRM3m, (outs), (ins i16mem:$dst, i16i8imm :$src2),
2562 "sbb{w}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002563 [(store (sube (load addr:$dst), i16immSExt8:$src2), addr:$dst)]>,
Dale Johannesen067cfb22009-05-18 21:41:59 +00002564 OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002565 def SBB32mi : Ii32<0x81, MRM3m, (outs), (ins i32mem:$dst, i32imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002566 "sbb{l}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002567 [(store (sube (loadi32 addr:$dst), imm:$src2), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002568 def SBB32mi8 : Ii8<0x83, MRM3m, (outs), (ins i32mem:$dst, i32i8imm :$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002569 "sbb{l}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002570 [(store (sube (load addr:$dst), i32immSExt8:$src2), addr:$dst)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002571}
Dale Johannesen06b83f12009-05-18 17:44:15 +00002572def SBB8rm : I<0x1A, MRMSrcMem, (outs GR8:$dst), (ins GR8:$src1, i8mem:$src2),
2573 "sbb{b}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002574 [(set GR8:$dst, (sube GR8:$src1, (load addr:$src2)))]>;
Dale Johannesen06b83f12009-05-18 17:44:15 +00002575def SBB16rm : I<0x1B, MRMSrcMem, (outs GR16:$dst),
2576 (ins GR16:$src1, i16mem:$src2),
2577 "sbb{w}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002578 [(set GR16:$dst, (sube GR16:$src1, (load addr:$src2)))]>,
Dale Johannesen067cfb22009-05-18 21:41:59 +00002579 OpSize;
Dale Johannesen06b83f12009-05-18 17:44:15 +00002580def SBB32rm : I<0x1B, MRMSrcMem, (outs GR32:$dst),
2581 (ins GR32:$src1, i32mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002582 "sbb{l}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002583 [(set GR32:$dst, (sube GR32:$src1, (load addr:$src2)))]>;
Dale Johannesen06b83f12009-05-18 17:44:15 +00002584def SBB8ri : Ii8<0x80, MRM3r, (outs GR8:$dst), (ins GR8:$src1, i8imm:$src2),
2585 "sbb{b}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002586 [(set GR8:$dst, (sube GR8:$src1, imm:$src2))]>;
Dale Johannesen06b83f12009-05-18 17:44:15 +00002587def SBB16ri : Ii16<0x81, MRM3r, (outs GR16:$dst),
2588 (ins GR16:$src1, i16imm:$src2),
2589 "sbb{w}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002590 [(set GR16:$dst, (sube GR16:$src1, imm:$src2))]>, OpSize;
Dale Johannesen06b83f12009-05-18 17:44:15 +00002591def SBB16ri8 : Ii8<0x83, MRM3r, (outs GR16:$dst),
2592 (ins GR16:$src1, i16i8imm:$src2),
2593 "sbb{w}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002594 [(set GR16:$dst, (sube GR16:$src1, i16immSExt8:$src2))]>,
2595 OpSize;
Dale Johannesen06b83f12009-05-18 17:44:15 +00002596def SBB32ri : Ii32<0x81, MRM3r, (outs GR32:$dst),
2597 (ins GR32:$src1, i32imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002598 "sbb{l}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002599 [(set GR32:$dst, (sube GR32:$src1, imm:$src2))]>;
Dale Johannesen06b83f12009-05-18 17:44:15 +00002600def SBB32ri8 : Ii8<0x83, MRM3r, (outs GR32:$dst),
2601 (ins GR32:$src1, i32i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002602 "sbb{l}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002603 [(set GR32:$dst, (sube GR32:$src1, i32immSExt8:$src2))]>;
Evan Cheng259471d2007-10-05 17:59:57 +00002604} // Uses = [EFLAGS]
Evan Cheng55687072007-09-14 21:48:26 +00002605} // Defs = [EFLAGS]
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002606
Evan Cheng55687072007-09-14 21:48:26 +00002607let Defs = [EFLAGS] in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002608let isCommutable = 1 in { // X = IMUL Y, Z --> X = IMUL Z, Y
Bill Wendlingf5399032008-12-12 21:15:41 +00002609// Register-Register Signed Integer Multiply
Bill Wendlingae034ed2008-12-12 00:56:36 +00002610def IMUL16rr : I<0xAF, MRMSrcReg, (outs GR16:$dst), (ins GR16:$src1,GR16:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002611 "imul{w}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002612 [(set GR16:$dst, (mul GR16:$src1, GR16:$src2)),
2613 (implicit EFLAGS)]>, TB, OpSize;
Bill Wendlingae034ed2008-12-12 00:56:36 +00002614def IMUL32rr : I<0xAF, MRMSrcReg, (outs GR32:$dst), (ins GR32:$src1,GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002615 "imul{l}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002616 [(set GR32:$dst, (mul GR32:$src1, GR32:$src2)),
2617 (implicit EFLAGS)]>, TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002618}
Bill Wendlingae034ed2008-12-12 00:56:36 +00002619
Bill Wendlingf5399032008-12-12 21:15:41 +00002620// Register-Memory Signed Integer Multiply
Bill Wendlingae034ed2008-12-12 00:56:36 +00002621def IMUL16rm : I<0xAF, MRMSrcMem, (outs GR16:$dst),
2622 (ins GR16:$src1, i16mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002623 "imul{w}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002624 [(set GR16:$dst, (mul GR16:$src1, (load addr:$src2))),
2625 (implicit EFLAGS)]>, TB, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002626def IMUL32rm : I<0xAF, MRMSrcMem, (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002627 "imul{l}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002628 [(set GR32:$dst, (mul GR32:$src1, (load addr:$src2))),
2629 (implicit EFLAGS)]>, TB;
Evan Cheng55687072007-09-14 21:48:26 +00002630} // Defs = [EFLAGS]
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002631} // end Two Address instructions
2632
2633// Suprisingly enough, these are not two address instructions!
Evan Cheng55687072007-09-14 21:48:26 +00002634let Defs = [EFLAGS] in {
Bill Wendlingf5399032008-12-12 21:15:41 +00002635// Register-Integer Signed Integer Multiply
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002636def IMUL16rri : Ii16<0x69, MRMSrcReg, // GR16 = GR16*I16
Evan Chengb783fa32007-07-19 01:14:50 +00002637 (outs GR16:$dst), (ins GR16:$src1, i16imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002638 "imul{w}\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002639 [(set GR16:$dst, (mul GR16:$src1, imm:$src2)),
2640 (implicit EFLAGS)]>, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002641def IMUL32rri : Ii32<0x69, MRMSrcReg, // GR32 = GR32*I32
Evan Chengb783fa32007-07-19 01:14:50 +00002642 (outs GR32:$dst), (ins GR32:$src1, i32imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002643 "imul{l}\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002644 [(set GR32:$dst, (mul GR32:$src1, imm:$src2)),
2645 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002646def IMUL16rri8 : Ii8<0x6B, MRMSrcReg, // GR16 = GR16*I8
Evan Chengb783fa32007-07-19 01:14:50 +00002647 (outs GR16:$dst), (ins GR16:$src1, i16i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002648 "imul{w}\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002649 [(set GR16:$dst, (mul GR16:$src1, i16immSExt8:$src2)),
2650 (implicit EFLAGS)]>, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002651def IMUL32rri8 : Ii8<0x6B, MRMSrcReg, // GR32 = GR32*I8
Evan Chengb783fa32007-07-19 01:14:50 +00002652 (outs GR32:$dst), (ins GR32:$src1, i32i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002653 "imul{l}\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002654 [(set GR32:$dst, (mul GR32:$src1, i32immSExt8:$src2)),
2655 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002656
Bill Wendlingf5399032008-12-12 21:15:41 +00002657// Memory-Integer Signed Integer Multiply
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002658def IMUL16rmi : Ii16<0x69, MRMSrcMem, // GR16 = [mem16]*I16
Evan Chengb783fa32007-07-19 01:14:50 +00002659 (outs GR16:$dst), (ins i16mem:$src1, i16imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002660 "imul{w}\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002661 [(set GR16:$dst, (mul (load addr:$src1), imm:$src2)),
2662 (implicit EFLAGS)]>, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002663def IMUL32rmi : Ii32<0x69, MRMSrcMem, // GR32 = [mem32]*I32
Evan Chengb783fa32007-07-19 01:14:50 +00002664 (outs GR32:$dst), (ins i32mem:$src1, i32imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002665 "imul{l}\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002666 [(set GR32:$dst, (mul (load addr:$src1), imm:$src2)),
2667 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002668def IMUL16rmi8 : Ii8<0x6B, MRMSrcMem, // GR16 = [mem16]*I8
Evan Chengb783fa32007-07-19 01:14:50 +00002669 (outs GR16:$dst), (ins i16mem:$src1, i16i8imm :$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002670 "imul{w}\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Bill Wendlingae034ed2008-12-12 00:56:36 +00002671 [(set GR16:$dst, (mul (load addr:$src1),
Bill Wendlingf5399032008-12-12 21:15:41 +00002672 i16immSExt8:$src2)),
2673 (implicit EFLAGS)]>, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002674def IMUL32rmi8 : Ii8<0x6B, MRMSrcMem, // GR32 = [mem32]*I8
Evan Chengb783fa32007-07-19 01:14:50 +00002675 (outs GR32:$dst), (ins i32mem:$src1, i32i8imm: $src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002676 "imul{l}\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Bill Wendlingae034ed2008-12-12 00:56:36 +00002677 [(set GR32:$dst, (mul (load addr:$src1),
Bill Wendlingf5399032008-12-12 21:15:41 +00002678 i32immSExt8:$src2)),
2679 (implicit EFLAGS)]>;
Evan Cheng55687072007-09-14 21:48:26 +00002680} // Defs = [EFLAGS]
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002681
2682//===----------------------------------------------------------------------===//
2683// Test instructions are just like AND, except they don't generate a result.
2684//
Evan Cheng950aac02007-09-25 01:57:46 +00002685let Defs = [EFLAGS] in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002686let isCommutable = 1 in { // TEST X, Y --> TEST Y, X
Evan Chengb783fa32007-07-19 01:14:50 +00002687def TEST8rr : I<0x84, MRMDestReg, (outs), (ins GR8:$src1, GR8:$src2),
Evan Cheng621216e2007-09-29 00:00:36 +00002688 "test{b}\t{$src2, $src1|$src1, $src2}",
Chris Lattner21da6382008-02-19 17:37:35 +00002689 [(X86cmp (and_su GR8:$src1, GR8:$src2), 0),
Evan Cheng621216e2007-09-29 00:00:36 +00002690 (implicit EFLAGS)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002691def TEST16rr : I<0x85, MRMDestReg, (outs), (ins GR16:$src1, GR16:$src2),
Evan Cheng621216e2007-09-29 00:00:36 +00002692 "test{w}\t{$src2, $src1|$src1, $src2}",
Chris Lattner21da6382008-02-19 17:37:35 +00002693 [(X86cmp (and_su GR16:$src1, GR16:$src2), 0),
Evan Cheng621216e2007-09-29 00:00:36 +00002694 (implicit EFLAGS)]>,
2695 OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002696def TEST32rr : I<0x85, MRMDestReg, (outs), (ins GR32:$src1, GR32:$src2),
Evan Cheng621216e2007-09-29 00:00:36 +00002697 "test{l}\t{$src2, $src1|$src1, $src2}",
Chris Lattner21da6382008-02-19 17:37:35 +00002698 [(X86cmp (and_su GR32:$src1, GR32:$src2), 0),
Evan Cheng621216e2007-09-29 00:00:36 +00002699 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002700}
2701
Evan Chengb783fa32007-07-19 01:14:50 +00002702def TEST8rm : I<0x84, MRMSrcMem, (outs), (ins GR8 :$src1, i8mem :$src2),
Evan Cheng621216e2007-09-29 00:00:36 +00002703 "test{b}\t{$src2, $src1|$src1, $src2}",
2704 [(X86cmp (and GR8:$src1, (loadi8 addr:$src2)), 0),
2705 (implicit EFLAGS)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002706def TEST16rm : I<0x85, MRMSrcMem, (outs), (ins GR16:$src1, i16mem:$src2),
Evan Cheng621216e2007-09-29 00:00:36 +00002707 "test{w}\t{$src2, $src1|$src1, $src2}",
2708 [(X86cmp (and GR16:$src1, (loadi16 addr:$src2)), 0),
2709 (implicit EFLAGS)]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002710def TEST32rm : I<0x85, MRMSrcMem, (outs), (ins GR32:$src1, i32mem:$src2),
Evan Cheng621216e2007-09-29 00:00:36 +00002711 "test{l}\t{$src2, $src1|$src1, $src2}",
2712 [(X86cmp (and GR32:$src1, (loadi32 addr:$src2)), 0),
2713 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002714
2715def TEST8ri : Ii8 <0xF6, MRM0r, // flags = GR8 & imm8
Evan Chengb783fa32007-07-19 01:14:50 +00002716 (outs), (ins GR8:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002717 "test{b}\t{$src2, $src1|$src1, $src2}",
Chris Lattner21da6382008-02-19 17:37:35 +00002718 [(X86cmp (and_su GR8:$src1, imm:$src2), 0),
Evan Cheng621216e2007-09-29 00:00:36 +00002719 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002720def TEST16ri : Ii16<0xF7, MRM0r, // flags = GR16 & imm16
Evan Chengb783fa32007-07-19 01:14:50 +00002721 (outs), (ins GR16:$src1, i16imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002722 "test{w}\t{$src2, $src1|$src1, $src2}",
Chris Lattner21da6382008-02-19 17:37:35 +00002723 [(X86cmp (and_su GR16:$src1, imm:$src2), 0),
Evan Cheng621216e2007-09-29 00:00:36 +00002724 (implicit EFLAGS)]>, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002725def TEST32ri : Ii32<0xF7, MRM0r, // flags = GR32 & imm32
Evan Chengb783fa32007-07-19 01:14:50 +00002726 (outs), (ins GR32:$src1, i32imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002727 "test{l}\t{$src2, $src1|$src1, $src2}",
Chris Lattner21da6382008-02-19 17:37:35 +00002728 [(X86cmp (and_su GR32:$src1, imm:$src2), 0),
Evan Cheng621216e2007-09-29 00:00:36 +00002729 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002730
Evan Cheng621216e2007-09-29 00:00:36 +00002731def TEST8mi : Ii8 <0xF6, MRM0m, // flags = [mem8] & imm8
Evan Chengb783fa32007-07-19 01:14:50 +00002732 (outs), (ins i8mem:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002733 "test{b}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00002734 [(X86cmp (and (loadi8 addr:$src1), imm:$src2), 0),
2735 (implicit EFLAGS)]>;
2736def TEST16mi : Ii16<0xF7, MRM0m, // flags = [mem16] & imm16
Evan Chengb783fa32007-07-19 01:14:50 +00002737 (outs), (ins i16mem:$src1, i16imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002738 "test{w}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00002739 [(X86cmp (and (loadi16 addr:$src1), imm:$src2), 0),
2740 (implicit EFLAGS)]>, OpSize;
2741def TEST32mi : Ii32<0xF7, MRM0m, // flags = [mem32] & imm32
Evan Chengb783fa32007-07-19 01:14:50 +00002742 (outs), (ins i32mem:$src1, i32imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002743 "test{l}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00002744 [(X86cmp (and (loadi32 addr:$src1), imm:$src2), 0),
Evan Cheng950aac02007-09-25 01:57:46 +00002745 (implicit EFLAGS)]>;
2746} // Defs = [EFLAGS]
2747
2748
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002749// Condition code ops, incl. set if equal/not equal/...
Chris Lattnerc90ee9c2008-01-10 07:59:24 +00002750let Defs = [EFLAGS], Uses = [AH], neverHasSideEffects = 1 in
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002751def SAHF : I<0x9E, RawFrm, (outs), (ins), "sahf", []>; // flags = AH
Chris Lattnerc90ee9c2008-01-10 07:59:24 +00002752let Defs = [AH], Uses = [EFLAGS], neverHasSideEffects = 1 in
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002753def LAHF : I<0x9F, RawFrm, (outs), (ins), "lahf", []>; // AH = flags
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002754
Evan Cheng950aac02007-09-25 01:57:46 +00002755let Uses = [EFLAGS] in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002756def SETEr : I<0x94, MRM0r,
Evan Chengb783fa32007-07-19 01:14:50 +00002757 (outs GR8 :$dst), (ins),
Dan Gohman91888f02007-07-31 20:11:57 +00002758 "sete\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00002759 [(set GR8:$dst, (X86setcc X86_COND_E, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002760 TB; // GR8 = ==
2761def SETEm : I<0x94, MRM0m,
Evan Chengb783fa32007-07-19 01:14:50 +00002762 (outs), (ins i8mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00002763 "sete\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00002764 [(store (X86setcc X86_COND_E, EFLAGS), addr:$dst)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002765 TB; // [mem8] = ==
Bill Wendling0c52d0a2008-12-02 00:07:05 +00002766
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002767def SETNEr : I<0x95, MRM0r,
Evan Chengb783fa32007-07-19 01:14:50 +00002768 (outs GR8 :$dst), (ins),
Dan Gohman91888f02007-07-31 20:11:57 +00002769 "setne\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00002770 [(set GR8:$dst, (X86setcc X86_COND_NE, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002771 TB; // GR8 = !=
2772def SETNEm : I<0x95, MRM0m,
Evan Chengb783fa32007-07-19 01:14:50 +00002773 (outs), (ins i8mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00002774 "setne\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00002775 [(store (X86setcc X86_COND_NE, EFLAGS), addr:$dst)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002776 TB; // [mem8] = !=
Bill Wendling0c52d0a2008-12-02 00:07:05 +00002777
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002778def SETLr : I<0x9C, MRM0r,
Evan Chengb783fa32007-07-19 01:14:50 +00002779 (outs GR8 :$dst), (ins),
Dan Gohman91888f02007-07-31 20:11:57 +00002780 "setl\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00002781 [(set GR8:$dst, (X86setcc X86_COND_L, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002782 TB; // GR8 = < signed
2783def SETLm : I<0x9C, MRM0m,
Evan Chengb783fa32007-07-19 01:14:50 +00002784 (outs), (ins i8mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00002785 "setl\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00002786 [(store (X86setcc X86_COND_L, EFLAGS), addr:$dst)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002787 TB; // [mem8] = < signed
Bill Wendling0c52d0a2008-12-02 00:07:05 +00002788
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002789def SETGEr : I<0x9D, MRM0r,
Evan Chengb783fa32007-07-19 01:14:50 +00002790 (outs GR8 :$dst), (ins),
Dan Gohman91888f02007-07-31 20:11:57 +00002791 "setge\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00002792 [(set GR8:$dst, (X86setcc X86_COND_GE, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002793 TB; // GR8 = >= signed
2794def SETGEm : I<0x9D, MRM0m,
Evan Chengb783fa32007-07-19 01:14:50 +00002795 (outs), (ins i8mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00002796 "setge\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00002797 [(store (X86setcc X86_COND_GE, EFLAGS), addr:$dst)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002798 TB; // [mem8] = >= signed
Bill Wendling0c52d0a2008-12-02 00:07:05 +00002799
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002800def SETLEr : I<0x9E, MRM0r,
Evan Chengb783fa32007-07-19 01:14:50 +00002801 (outs GR8 :$dst), (ins),
Dan Gohman91888f02007-07-31 20:11:57 +00002802 "setle\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00002803 [(set GR8:$dst, (X86setcc X86_COND_LE, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002804 TB; // GR8 = <= signed
2805def SETLEm : I<0x9E, MRM0m,
Evan Chengb783fa32007-07-19 01:14:50 +00002806 (outs), (ins i8mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00002807 "setle\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00002808 [(store (X86setcc X86_COND_LE, EFLAGS), addr:$dst)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002809 TB; // [mem8] = <= signed
Bill Wendling0c52d0a2008-12-02 00:07:05 +00002810
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002811def SETGr : I<0x9F, MRM0r,
Evan Chengb783fa32007-07-19 01:14:50 +00002812 (outs GR8 :$dst), (ins),
Dan Gohman91888f02007-07-31 20:11:57 +00002813 "setg\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00002814 [(set GR8:$dst, (X86setcc X86_COND_G, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002815 TB; // GR8 = > signed
2816def SETGm : I<0x9F, MRM0m,
Evan Chengb783fa32007-07-19 01:14:50 +00002817 (outs), (ins i8mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00002818 "setg\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00002819 [(store (X86setcc X86_COND_G, EFLAGS), addr:$dst)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002820 TB; // [mem8] = > signed
2821
2822def SETBr : I<0x92, MRM0r,
Evan Chengb783fa32007-07-19 01:14:50 +00002823 (outs GR8 :$dst), (ins),
Dan Gohman91888f02007-07-31 20:11:57 +00002824 "setb\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00002825 [(set GR8:$dst, (X86setcc X86_COND_B, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002826 TB; // GR8 = < unsign
2827def SETBm : I<0x92, MRM0m,
Evan Chengb783fa32007-07-19 01:14:50 +00002828 (outs), (ins i8mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00002829 "setb\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00002830 [(store (X86setcc X86_COND_B, EFLAGS), addr:$dst)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002831 TB; // [mem8] = < unsign
Bill Wendling0c52d0a2008-12-02 00:07:05 +00002832
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002833def SETAEr : I<0x93, MRM0r,
Evan Chengb783fa32007-07-19 01:14:50 +00002834 (outs GR8 :$dst), (ins),
Dan Gohman91888f02007-07-31 20:11:57 +00002835 "setae\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00002836 [(set GR8:$dst, (X86setcc X86_COND_AE, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002837 TB; // GR8 = >= unsign
2838def SETAEm : I<0x93, MRM0m,
Evan Chengb783fa32007-07-19 01:14:50 +00002839 (outs), (ins i8mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00002840 "setae\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00002841 [(store (X86setcc X86_COND_AE, EFLAGS), addr:$dst)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002842 TB; // [mem8] = >= unsign
Bill Wendling0c52d0a2008-12-02 00:07:05 +00002843
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002844def SETBEr : I<0x96, MRM0r,
Evan Chengb783fa32007-07-19 01:14:50 +00002845 (outs GR8 :$dst), (ins),
Dan Gohman91888f02007-07-31 20:11:57 +00002846 "setbe\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00002847 [(set GR8:$dst, (X86setcc X86_COND_BE, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002848 TB; // GR8 = <= unsign
2849def SETBEm : I<0x96, MRM0m,
Evan Chengb783fa32007-07-19 01:14:50 +00002850 (outs), (ins i8mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00002851 "setbe\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00002852 [(store (X86setcc X86_COND_BE, EFLAGS), addr:$dst)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002853 TB; // [mem8] = <= unsign
Bill Wendling0c52d0a2008-12-02 00:07:05 +00002854
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002855def SETAr : I<0x97, MRM0r,
Evan Chengb783fa32007-07-19 01:14:50 +00002856 (outs GR8 :$dst), (ins),
Dan Gohman91888f02007-07-31 20:11:57 +00002857 "seta\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00002858 [(set GR8:$dst, (X86setcc X86_COND_A, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002859 TB; // GR8 = > signed
2860def SETAm : I<0x97, MRM0m,
Evan Chengb783fa32007-07-19 01:14:50 +00002861 (outs), (ins i8mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00002862 "seta\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00002863 [(store (X86setcc X86_COND_A, EFLAGS), addr:$dst)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002864 TB; // [mem8] = > signed
2865
2866def SETSr : I<0x98, MRM0r,
Evan Chengb783fa32007-07-19 01:14:50 +00002867 (outs GR8 :$dst), (ins),
Dan Gohman91888f02007-07-31 20:11:57 +00002868 "sets\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00002869 [(set GR8:$dst, (X86setcc X86_COND_S, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002870 TB; // GR8 = <sign bit>
2871def SETSm : I<0x98, MRM0m,
Evan Chengb783fa32007-07-19 01:14:50 +00002872 (outs), (ins i8mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00002873 "sets\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00002874 [(store (X86setcc X86_COND_S, EFLAGS), addr:$dst)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002875 TB; // [mem8] = <sign bit>
2876def SETNSr : I<0x99, MRM0r,
Evan Chengb783fa32007-07-19 01:14:50 +00002877 (outs GR8 :$dst), (ins),
Dan Gohman91888f02007-07-31 20:11:57 +00002878 "setns\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00002879 [(set GR8:$dst, (X86setcc X86_COND_NS, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002880 TB; // GR8 = !<sign bit>
2881def SETNSm : I<0x99, MRM0m,
Evan Chengb783fa32007-07-19 01:14:50 +00002882 (outs), (ins i8mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00002883 "setns\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00002884 [(store (X86setcc X86_COND_NS, EFLAGS), addr:$dst)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002885 TB; // [mem8] = !<sign bit>
Bill Wendling0c52d0a2008-12-02 00:07:05 +00002886
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002887def SETPr : I<0x9A, MRM0r,
Evan Chengb783fa32007-07-19 01:14:50 +00002888 (outs GR8 :$dst), (ins),
Dan Gohman91888f02007-07-31 20:11:57 +00002889 "setp\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00002890 [(set GR8:$dst, (X86setcc X86_COND_P, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002891 TB; // GR8 = parity
2892def SETPm : I<0x9A, MRM0m,
Evan Chengb783fa32007-07-19 01:14:50 +00002893 (outs), (ins i8mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00002894 "setp\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00002895 [(store (X86setcc X86_COND_P, EFLAGS), addr:$dst)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002896 TB; // [mem8] = parity
2897def SETNPr : I<0x9B, MRM0r,
Evan Chengb783fa32007-07-19 01:14:50 +00002898 (outs GR8 :$dst), (ins),
Dan Gohman91888f02007-07-31 20:11:57 +00002899 "setnp\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00002900 [(set GR8:$dst, (X86setcc X86_COND_NP, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002901 TB; // GR8 = not parity
2902def SETNPm : I<0x9B, MRM0m,
Evan Chengb783fa32007-07-19 01:14:50 +00002903 (outs), (ins i8mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00002904 "setnp\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00002905 [(store (X86setcc X86_COND_NP, EFLAGS), addr:$dst)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002906 TB; // [mem8] = not parity
Bill Wendling0c52d0a2008-12-02 00:07:05 +00002907
2908def SETOr : I<0x90, MRM0r,
2909 (outs GR8 :$dst), (ins),
2910 "seto\t$dst",
2911 [(set GR8:$dst, (X86setcc X86_COND_O, EFLAGS))]>,
2912 TB; // GR8 = overflow
2913def SETOm : I<0x90, MRM0m,
2914 (outs), (ins i8mem:$dst),
2915 "seto\t$dst",
2916 [(store (X86setcc X86_COND_O, EFLAGS), addr:$dst)]>,
2917 TB; // [mem8] = overflow
2918def SETNOr : I<0x91, MRM0r,
2919 (outs GR8 :$dst), (ins),
2920 "setno\t$dst",
2921 [(set GR8:$dst, (X86setcc X86_COND_NO, EFLAGS))]>,
2922 TB; // GR8 = not overflow
2923def SETNOm : I<0x91, MRM0m,
2924 (outs), (ins i8mem:$dst),
2925 "setno\t$dst",
2926 [(store (X86setcc X86_COND_NO, EFLAGS), addr:$dst)]>,
2927 TB; // [mem8] = not overflow
Evan Cheng950aac02007-09-25 01:57:46 +00002928} // Uses = [EFLAGS]
2929
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002930
2931// Integer comparisons
Evan Cheng55687072007-09-14 21:48:26 +00002932let Defs = [EFLAGS] in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002933def CMP8rr : I<0x38, MRMDestReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002934 (outs), (ins GR8 :$src1, GR8 :$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002935 "cmp{b}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00002936 [(X86cmp GR8:$src1, GR8:$src2), (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002937def CMP16rr : I<0x39, MRMDestReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002938 (outs), (ins GR16:$src1, GR16:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002939 "cmp{w}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00002940 [(X86cmp GR16:$src1, GR16:$src2), (implicit EFLAGS)]>, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002941def CMP32rr : I<0x39, MRMDestReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002942 (outs), (ins GR32:$src1, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002943 "cmp{l}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00002944 [(X86cmp GR32:$src1, GR32:$src2), (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002945def CMP8mr : I<0x38, MRMDestMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002946 (outs), (ins i8mem :$src1, GR8 :$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002947 "cmp{b}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00002948 [(X86cmp (loadi8 addr:$src1), GR8:$src2),
2949 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002950def CMP16mr : I<0x39, MRMDestMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002951 (outs), (ins i16mem:$src1, GR16:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002952 "cmp{w}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00002953 [(X86cmp (loadi16 addr:$src1), GR16:$src2),
2954 (implicit EFLAGS)]>, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002955def CMP32mr : I<0x39, MRMDestMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002956 (outs), (ins i32mem:$src1, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002957 "cmp{l}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00002958 [(X86cmp (loadi32 addr:$src1), GR32:$src2),
2959 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002960def CMP8rm : I<0x3A, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002961 (outs), (ins GR8 :$src1, i8mem :$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002962 "cmp{b}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00002963 [(X86cmp GR8:$src1, (loadi8 addr:$src2)),
2964 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002965def CMP16rm : I<0x3B, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002966 (outs), (ins GR16:$src1, i16mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002967 "cmp{w}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00002968 [(X86cmp GR16:$src1, (loadi16 addr:$src2)),
2969 (implicit EFLAGS)]>, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002970def CMP32rm : I<0x3B, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002971 (outs), (ins GR32:$src1, i32mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002972 "cmp{l}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00002973 [(X86cmp GR32:$src1, (loadi32 addr:$src2)),
2974 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002975def CMP8ri : Ii8<0x80, MRM7r,
Evan Chengb783fa32007-07-19 01:14:50 +00002976 (outs), (ins GR8:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002977 "cmp{b}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00002978 [(X86cmp GR8:$src1, imm:$src2), (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002979def CMP16ri : Ii16<0x81, MRM7r,
Evan Chengb783fa32007-07-19 01:14:50 +00002980 (outs), (ins GR16:$src1, i16imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002981 "cmp{w}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00002982 [(X86cmp GR16:$src1, imm:$src2),
2983 (implicit EFLAGS)]>, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002984def CMP32ri : Ii32<0x81, MRM7r,
Evan Chengb783fa32007-07-19 01:14:50 +00002985 (outs), (ins GR32:$src1, i32imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002986 "cmp{l}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00002987 [(X86cmp GR32:$src1, imm:$src2), (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002988def CMP8mi : Ii8 <0x80, MRM7m,
Evan Chengb783fa32007-07-19 01:14:50 +00002989 (outs), (ins i8mem :$src1, i8imm :$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002990 "cmp{b}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00002991 [(X86cmp (loadi8 addr:$src1), imm:$src2),
2992 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002993def CMP16mi : Ii16<0x81, MRM7m,
Evan Chengb783fa32007-07-19 01:14:50 +00002994 (outs), (ins i16mem:$src1, i16imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002995 "cmp{w}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00002996 [(X86cmp (loadi16 addr:$src1), imm:$src2),
2997 (implicit EFLAGS)]>, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002998def CMP32mi : Ii32<0x81, MRM7m,
Evan Chengb783fa32007-07-19 01:14:50 +00002999 (outs), (ins i32mem:$src1, i32imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00003000 "cmp{l}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00003001 [(X86cmp (loadi32 addr:$src1), imm:$src2),
3002 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003003def CMP16ri8 : Ii8<0x83, MRM7r,
Evan Chengb783fa32007-07-19 01:14:50 +00003004 (outs), (ins GR16:$src1, i16i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00003005 "cmp{w}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00003006 [(X86cmp GR16:$src1, i16immSExt8:$src2),
3007 (implicit EFLAGS)]>, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003008def CMP16mi8 : Ii8<0x83, MRM7m,
Evan Chengb783fa32007-07-19 01:14:50 +00003009 (outs), (ins i16mem:$src1, i16i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00003010 "cmp{w}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00003011 [(X86cmp (loadi16 addr:$src1), i16immSExt8:$src2),
3012 (implicit EFLAGS)]>, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003013def CMP32mi8 : Ii8<0x83, MRM7m,
Evan Chengb783fa32007-07-19 01:14:50 +00003014 (outs), (ins i32mem:$src1, i32i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00003015 "cmp{l}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00003016 [(X86cmp (loadi32 addr:$src1), i32immSExt8:$src2),
3017 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003018def CMP32ri8 : Ii8<0x83, MRM7r,
Evan Chengb783fa32007-07-19 01:14:50 +00003019 (outs), (ins GR32:$src1, i32i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00003020 "cmp{l}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00003021 [(X86cmp GR32:$src1, i32immSExt8:$src2),
Evan Cheng950aac02007-09-25 01:57:46 +00003022 (implicit EFLAGS)]>;
3023} // Defs = [EFLAGS]
3024
Dan Gohman7fe9b7f2008-12-23 22:45:23 +00003025// Bit tests.
Dan Gohman7fe9b7f2008-12-23 22:45:23 +00003026// TODO: BTC, BTR, and BTS
3027let Defs = [EFLAGS] in {
Dan Gohmanfc4eddb2009-01-13 20:32:45 +00003028def BT16rr : I<0xA3, MRMDestReg, (outs), (ins GR16:$src1, GR16:$src2),
Dan Gohman7fe9b7f2008-12-23 22:45:23 +00003029 "bt{w}\t{$src2, $src1|$src1, $src2}",
3030 [(X86bt GR16:$src1, GR16:$src2),
Chris Lattner5a95cde2008-12-25 01:32:49 +00003031 (implicit EFLAGS)]>, OpSize, TB;
Dan Gohmanfc4eddb2009-01-13 20:32:45 +00003032def BT32rr : I<0xA3, MRMDestReg, (outs), (ins GR32:$src1, GR32:$src2),
Dan Gohman7fe9b7f2008-12-23 22:45:23 +00003033 "bt{l}\t{$src2, $src1|$src1, $src2}",
3034 [(X86bt GR32:$src1, GR32:$src2),
Chris Lattner5a95cde2008-12-25 01:32:49 +00003035 (implicit EFLAGS)]>, TB;
Dan Gohman85a228c2009-01-13 23:23:30 +00003036
3037// Unlike with the register+register form, the memory+register form of the
3038// bt instruction does not ignore the high bits of the index. From ISel's
3039// perspective, this is pretty bizarre. Disable these instructions for now.
3040//def BT16mr : I<0xA3, MRMDestMem, (outs), (ins i16mem:$src1, GR16:$src2),
3041// "bt{w}\t{$src2, $src1|$src1, $src2}",
3042// [(X86bt (loadi16 addr:$src1), GR16:$src2),
3043// (implicit EFLAGS)]>, OpSize, TB, Requires<[FastBTMem]>;
3044//def BT32mr : I<0xA3, MRMDestMem, (outs), (ins i32mem:$src1, GR32:$src2),
3045// "bt{l}\t{$src2, $src1|$src1, $src2}",
3046// [(X86bt (loadi32 addr:$src1), GR32:$src2),
3047// (implicit EFLAGS)]>, TB, Requires<[FastBTMem]>;
Dan Gohman46fb1cf2009-01-13 20:33:23 +00003048
3049def BT16ri8 : Ii8<0xBA, MRM4r, (outs), (ins GR16:$src1, i16i8imm:$src2),
3050 "bt{w}\t{$src2, $src1|$src1, $src2}",
3051 [(X86bt GR16:$src1, i16immSExt8:$src2),
3052 (implicit EFLAGS)]>, OpSize, TB;
3053def BT32ri8 : Ii8<0xBA, MRM4r, (outs), (ins GR32:$src1, i32i8imm:$src2),
3054 "bt{l}\t{$src2, $src1|$src1, $src2}",
3055 [(X86bt GR32:$src1, i32immSExt8:$src2),
3056 (implicit EFLAGS)]>, TB;
3057// Note that these instructions don't need FastBTMem because that
3058// only applies when the other operand is in a register. When it's
3059// an immediate, bt is still fast.
3060def BT16mi8 : Ii8<0xBA, MRM4m, (outs), (ins i16mem:$src1, i16i8imm:$src2),
3061 "bt{w}\t{$src2, $src1|$src1, $src2}",
3062 [(X86bt (loadi16 addr:$src1), i16immSExt8:$src2),
3063 (implicit EFLAGS)]>, OpSize, TB;
3064def BT32mi8 : Ii8<0xBA, MRM4m, (outs), (ins i32mem:$src1, i32i8imm:$src2),
3065 "bt{l}\t{$src2, $src1|$src1, $src2}",
3066 [(X86bt (loadi32 addr:$src1), i32immSExt8:$src2),
3067 (implicit EFLAGS)]>, TB;
Dan Gohman7fe9b7f2008-12-23 22:45:23 +00003068} // Defs = [EFLAGS]
3069
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003070// Sign/Zero extenders
Dan Gohman9203ab42008-07-30 18:09:17 +00003071// Use movsbl intead of movsbw; we don't care about the high 16 bits
3072// of the register here. This has a smaller encoding and avoids a
3073// partial-register update.
Evan Chengb783fa32007-07-19 01:14:50 +00003074def MOVSX16rr8 : I<0xBE, MRMSrcReg, (outs GR16:$dst), (ins GR8 :$src),
Dan Gohman9203ab42008-07-30 18:09:17 +00003075 "movs{bl|x}\t{$src, ${dst:subreg32}|${dst:subreg32}, $src}",
3076 [(set GR16:$dst, (sext GR8:$src))]>, TB;
Evan Chengb783fa32007-07-19 01:14:50 +00003077def MOVSX16rm8 : I<0xBE, MRMSrcMem, (outs GR16:$dst), (ins i8mem :$src),
Dan Gohman9203ab42008-07-30 18:09:17 +00003078 "movs{bl|x}\t{$src, ${dst:subreg32}|${dst:subreg32}, $src}",
3079 [(set GR16:$dst, (sextloadi16i8 addr:$src))]>, TB;
Evan Chengb783fa32007-07-19 01:14:50 +00003080def MOVSX32rr8 : I<0xBE, MRMSrcReg, (outs GR32:$dst), (ins GR8 :$src),
Dan Gohman91888f02007-07-31 20:11:57 +00003081 "movs{bl|x}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003082 [(set GR32:$dst, (sext GR8:$src))]>, TB;
Evan Chengb783fa32007-07-19 01:14:50 +00003083def MOVSX32rm8 : I<0xBE, MRMSrcMem, (outs GR32:$dst), (ins i8mem :$src),
Dan Gohman91888f02007-07-31 20:11:57 +00003084 "movs{bl|x}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003085 [(set GR32:$dst, (sextloadi32i8 addr:$src))]>, TB;
Evan Chengb783fa32007-07-19 01:14:50 +00003086def MOVSX32rr16: I<0xBF, MRMSrcReg, (outs GR32:$dst), (ins GR16:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00003087 "movs{wl|x}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003088 [(set GR32:$dst, (sext GR16:$src))]>, TB;
Evan Chengb783fa32007-07-19 01:14:50 +00003089def MOVSX32rm16: I<0xBF, MRMSrcMem, (outs GR32:$dst), (ins i16mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00003090 "movs{wl|x}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003091 [(set GR32:$dst, (sextloadi32i16 addr:$src))]>, TB;
3092
Dan Gohman9203ab42008-07-30 18:09:17 +00003093// Use movzbl intead of movzbw; we don't care about the high 16 bits
3094// of the register here. This has a smaller encoding and avoids a
3095// partial-register update.
Evan Chengb783fa32007-07-19 01:14:50 +00003096def MOVZX16rr8 : I<0xB6, MRMSrcReg, (outs GR16:$dst), (ins GR8 :$src),
Dan Gohman9203ab42008-07-30 18:09:17 +00003097 "movz{bl|x}\t{$src, ${dst:subreg32}|${dst:subreg32}, $src}",
3098 [(set GR16:$dst, (zext GR8:$src))]>, TB;
Evan Chengb783fa32007-07-19 01:14:50 +00003099def MOVZX16rm8 : I<0xB6, MRMSrcMem, (outs GR16:$dst), (ins i8mem :$src),
Dan Gohman9203ab42008-07-30 18:09:17 +00003100 "movz{bl|x}\t{$src, ${dst:subreg32}|${dst:subreg32}, $src}",
3101 [(set GR16:$dst, (zextloadi16i8 addr:$src))]>, TB;
Evan Chengb783fa32007-07-19 01:14:50 +00003102def MOVZX32rr8 : I<0xB6, MRMSrcReg, (outs GR32:$dst), (ins GR8 :$src),
Dan Gohman91888f02007-07-31 20:11:57 +00003103 "movz{bl|x}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003104 [(set GR32:$dst, (zext GR8:$src))]>, TB;
Evan Chengb783fa32007-07-19 01:14:50 +00003105def MOVZX32rm8 : I<0xB6, MRMSrcMem, (outs GR32:$dst), (ins i8mem :$src),
Dan Gohman91888f02007-07-31 20:11:57 +00003106 "movz{bl|x}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003107 [(set GR32:$dst, (zextloadi32i8 addr:$src))]>, TB;
Evan Chengb783fa32007-07-19 01:14:50 +00003108def MOVZX32rr16: I<0xB7, MRMSrcReg, (outs GR32:$dst), (ins GR16:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00003109 "movz{wl|x}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003110 [(set GR32:$dst, (zext GR16:$src))]>, TB;
Evan Chengb783fa32007-07-19 01:14:50 +00003111def MOVZX32rm16: I<0xB7, MRMSrcMem, (outs GR32:$dst), (ins i16mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00003112 "movz{wl|x}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003113 [(set GR32:$dst, (zextloadi32i16 addr:$src))]>, TB;
3114
Dan Gohman744d4622009-04-13 16:09:41 +00003115// These are the same as the regular regular MOVZX32rr8 and MOVZX32rm8
3116// except that they use GR32_NOREX for the output operand register class
3117// instead of GR32. This allows them to operate on h registers on x86-64.
3118def MOVZX32_NOREXrr8 : I<0xB6, MRMSrcReg,
3119 (outs GR32_NOREX:$dst), (ins GR8:$src),
3120 "movz{bl|x}\t{$src, $dst|$dst, $src} # NOREX",
3121 []>, TB;
Dan Gohman89f4cda2009-04-30 03:11:48 +00003122let mayLoad = 1 in
Dan Gohman744d4622009-04-13 16:09:41 +00003123def MOVZX32_NOREXrm8 : I<0xB6, MRMSrcMem,
3124 (outs GR32_NOREX:$dst), (ins i8mem:$src),
3125 "movz{bl|x}\t{$src, $dst|$dst, $src} # NOREX",
3126 []>, TB;
3127
Chris Lattnerc90ee9c2008-01-10 07:59:24 +00003128let neverHasSideEffects = 1 in {
3129 let Defs = [AX], Uses = [AL] in
3130 def CBW : I<0x98, RawFrm, (outs), (ins),
3131 "{cbtw|cbw}", []>, OpSize; // AX = signext(AL)
3132 let Defs = [EAX], Uses = [AX] in
3133 def CWDE : I<0x98, RawFrm, (outs), (ins),
3134 "{cwtl|cwde}", []>; // EAX = signext(AX)
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003135
Chris Lattnerc90ee9c2008-01-10 07:59:24 +00003136 let Defs = [AX,DX], Uses = [AX] in
3137 def CWD : I<0x99, RawFrm, (outs), (ins),
3138 "{cwtd|cwd}", []>, OpSize; // DX:AX = signext(AX)
3139 let Defs = [EAX,EDX], Uses = [EAX] in
3140 def CDQ : I<0x99, RawFrm, (outs), (ins),
3141 "{cltd|cdq}", []>; // EDX:EAX = signext(EAX)
3142}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003143
3144//===----------------------------------------------------------------------===//
3145// Alias Instructions
3146//===----------------------------------------------------------------------===//
3147
3148// Alias instructions that map movr0 to xor.
3149// FIXME: remove when we can teach regalloc that xor reg, reg is ok.
Bill Wendlingba5d5b02008-05-29 01:02:09 +00003150let Defs = [EFLAGS], isReMaterializable = 1, isAsCheapAsAMove = 1 in {
Evan Chengb783fa32007-07-19 01:14:50 +00003151def MOV8r0 : I<0x30, MRMInitReg, (outs GR8 :$dst), (ins),
Dan Gohman91888f02007-07-31 20:11:57 +00003152 "xor{b}\t$dst, $dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003153 [(set GR8:$dst, 0)]>;
Dan Gohman9203ab42008-07-30 18:09:17 +00003154// Use xorl instead of xorw since we don't care about the high 16 bits,
3155// it's smaller, and it avoids a partial-register update.
Evan Chengb783fa32007-07-19 01:14:50 +00003156def MOV16r0 : I<0x31, MRMInitReg, (outs GR16:$dst), (ins),
Dan Gohman9203ab42008-07-30 18:09:17 +00003157 "xor{l}\t${dst:subreg32}, ${dst:subreg32}",
3158 [(set GR16:$dst, 0)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00003159def MOV32r0 : I<0x31, MRMInitReg, (outs GR32:$dst), (ins),
Dan Gohman91888f02007-07-31 20:11:57 +00003160 "xor{l}\t$dst, $dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003161 [(set GR32:$dst, 0)]>;
Dan Gohman8aef09b2007-09-07 21:32:51 +00003162}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003163
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003164//===----------------------------------------------------------------------===//
3165// Thread Local Storage Instructions
3166//
3167
Rafael Espindola7fc4b8d2009-04-24 12:59:40 +00003168// All calls clobber the non-callee saved registers. ESP is marked as
3169// a use to prevent stack-pointer assignments that appear immediately
3170// before calls from potentially appearing dead.
3171let Defs = [EAX, ECX, EDX, FP0, FP1, FP2, FP3, FP4, FP5, FP6, ST0,
3172 MM0, MM1, MM2, MM3, MM4, MM5, MM6, MM7,
3173 XMM0, XMM1, XMM2, XMM3, XMM4, XMM5, XMM6, XMM7,
3174 XMM8, XMM9, XMM10, XMM11, XMM12, XMM13, XMM14, XMM15, EFLAGS],
Chris Lattnerf1940742009-06-20 20:38:48 +00003175 Uses = [ESP] in
3176def TLS_addr32 : I<0, Pseudo, (outs), (ins lea32mem:$sym),
3177 "leal\t$sym, %eax; "
Dan Gohman70a8a112009-04-27 15:13:28 +00003178 "call\t___tls_get_addr@PLT",
Chris Lattnerf1940742009-06-20 20:38:48 +00003179 [(X86tlsaddr tls32addr:$sym)]>,
Rafael Espindolaaf759ab2009-04-17 14:35:58 +00003180 Requires<[In32BitMode]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003181
sampo9cc09a32009-01-26 01:24:32 +00003182let AddedComplexity = 5 in
3183def GS_MOV32rm : I<0x8B, MRMSrcMem, (outs GR32:$dst), (ins i32mem:$src),
3184 "movl\t%gs:$src, $dst",
3185 [(set GR32:$dst, (gsload addr:$src))]>, SegGS;
3186
Chris Lattnera7c2d8a2009-05-05 18:52:19 +00003187let AddedComplexity = 5 in
3188def FS_MOV32rm : I<0x8B, MRMSrcMem, (outs GR32:$dst), (ins i32mem:$src),
3189 "movl\t%fs:$src, $dst",
3190 [(set GR32:$dst, (fsload addr:$src))]>, SegFS;
3191
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003192//===----------------------------------------------------------------------===//
3193// DWARF Pseudo Instructions
3194//
3195
Evan Chengb783fa32007-07-19 01:14:50 +00003196def DWARF_LOC : I<0, Pseudo, (outs),
3197 (ins i32imm:$line, i32imm:$col, i32imm:$file),
Chris Lattner64b54552009-07-10 22:34:11 +00003198 ".loc\t$file $line $col",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003199 [(dwarf_loc (i32 imm:$line), (i32 imm:$col),
3200 (i32 imm:$file))]>;
3201
3202//===----------------------------------------------------------------------===//
3203// EH Pseudo Instructions
3204//
3205let isTerminator = 1, isReturn = 1, isBarrier = 1,
Evan Cheng37e7c752007-07-21 00:34:19 +00003206 hasCtrlDep = 1 in {
Evan Chengb783fa32007-07-19 01:14:50 +00003207def EH_RETURN : I<0xC3, RawFrm, (outs), (ins GR32:$addr),
Dan Gohman91888f02007-07-31 20:11:57 +00003208 "ret\t#eh_return, addr: $addr",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003209 [(X86ehret GR32:$addr)]>;
3210
3211}
3212
3213//===----------------------------------------------------------------------===//
Andrew Lenharthe44f3902008-02-21 06:45:13 +00003214// Atomic support
3215//
Andrew Lenharth7a5a4b22008-03-01 13:37:02 +00003216
Evan Cheng3e171562008-04-19 01:20:30 +00003217// Atomic swap. These are just normal xchg instructions. But since a memory
3218// operand is referenced, the atomicity is ensured.
Dan Gohmana41a1c092008-08-06 15:52:50 +00003219let Constraints = "$val = $dst" in {
Evan Cheng3e171562008-04-19 01:20:30 +00003220def XCHG32rm : I<0x87, MRMSrcMem, (outs GR32:$dst), (ins i32mem:$ptr, GR32:$val),
3221 "xchg{l}\t{$val, $ptr|$ptr, $val}",
3222 [(set GR32:$dst, (atomic_swap_32 addr:$ptr, GR32:$val))]>;
3223def XCHG16rm : I<0x87, MRMSrcMem, (outs GR16:$dst), (ins i16mem:$ptr, GR16:$val),
3224 "xchg{w}\t{$val, $ptr|$ptr, $val}",
3225 [(set GR16:$dst, (atomic_swap_16 addr:$ptr, GR16:$val))]>,
3226 OpSize;
3227def XCHG8rm : I<0x86, MRMSrcMem, (outs GR8:$dst), (ins i8mem:$ptr, GR8:$val),
3228 "xchg{b}\t{$val, $ptr|$ptr, $val}",
3229 [(set GR8:$dst, (atomic_swap_8 addr:$ptr, GR8:$val))]>;
3230}
3231
Evan Chengd49dbb82008-04-18 20:55:36 +00003232// Atomic compare and swap.
Andrew Lenharth7dfe23f2008-03-01 21:52:34 +00003233let Defs = [EAX, EFLAGS], Uses = [EAX] in {
Evan Chengd49dbb82008-04-18 20:55:36 +00003234def LCMPXCHG32 : I<0xB1, MRMDestMem, (outs), (ins i32mem:$ptr, GR32:$swap),
Dan Gohman70a8a112009-04-27 15:13:28 +00003235 "lock\n\t"
3236 "cmpxchg{l}\t{$swap, $ptr|$ptr, $swap}",
Evan Cheng09fbdee2008-03-04 03:20:06 +00003237 [(X86cas addr:$ptr, GR32:$swap, 4)]>, TB, LOCK;
Andrew Lenharth7a5a4b22008-03-01 13:37:02 +00003238}
Dale Johannesenf160d802008-10-02 18:53:47 +00003239let Defs = [EAX, EDX, EFLAGS], Uses = [EAX, EBX, ECX, EDX] in {
Anton Korobeynikovc4067392008-07-22 16:22:48 +00003240def LCMPXCHG8B : I<0xC7, MRM1m, (outs), (ins i32mem:$ptr),
Dan Gohman70a8a112009-04-27 15:13:28 +00003241 "lock\n\t"
3242 "cmpxchg8b\t$ptr",
Andrew Lenharth81580822008-03-05 01:15:49 +00003243 [(X86cas8 addr:$ptr)]>, TB, LOCK;
3244}
Andrew Lenharth7dfe23f2008-03-01 21:52:34 +00003245
3246let Defs = [AX, EFLAGS], Uses = [AX] in {
Evan Chengd49dbb82008-04-18 20:55:36 +00003247def LCMPXCHG16 : I<0xB1, MRMDestMem, (outs), (ins i16mem:$ptr, GR16:$swap),
Dan Gohman70a8a112009-04-27 15:13:28 +00003248 "lock\n\t"
3249 "cmpxchg{w}\t{$swap, $ptr|$ptr, $swap}",
Evan Cheng09fbdee2008-03-04 03:20:06 +00003250 [(X86cas addr:$ptr, GR16:$swap, 2)]>, TB, OpSize, LOCK;
Andrew Lenharth7a5a4b22008-03-01 13:37:02 +00003251}
Andrew Lenharth7dfe23f2008-03-01 21:52:34 +00003252let Defs = [AL, EFLAGS], Uses = [AL] in {
Evan Chengd49dbb82008-04-18 20:55:36 +00003253def LCMPXCHG8 : I<0xB0, MRMDestMem, (outs), (ins i8mem:$ptr, GR8:$swap),
Dan Gohman70a8a112009-04-27 15:13:28 +00003254 "lock\n\t"
3255 "cmpxchg{b}\t{$swap, $ptr|$ptr, $swap}",
Evan Cheng09fbdee2008-03-04 03:20:06 +00003256 [(X86cas addr:$ptr, GR8:$swap, 1)]>, TB, LOCK;
Andrew Lenharth7a5a4b22008-03-01 13:37:02 +00003257}
3258
Evan Chengd49dbb82008-04-18 20:55:36 +00003259// Atomic exchange and add
3260let Constraints = "$val = $dst", Defs = [EFLAGS] in {
3261def LXADD32 : I<0xC1, MRMSrcMem, (outs GR32:$dst), (ins i32mem:$ptr, GR32:$val),
Dan Gohman70a8a112009-04-27 15:13:28 +00003262 "lock\n\t"
3263 "xadd{l}\t{$val, $ptr|$ptr, $val}",
Mon P Wang6bde9ec2008-06-25 08:15:39 +00003264 [(set GR32:$dst, (atomic_load_add_32 addr:$ptr, GR32:$val))]>,
Evan Chengd49dbb82008-04-18 20:55:36 +00003265 TB, LOCK;
3266def LXADD16 : I<0xC1, MRMSrcMem, (outs GR16:$dst), (ins i16mem:$ptr, GR16:$val),
Dan Gohman70a8a112009-04-27 15:13:28 +00003267 "lock\n\t"
3268 "xadd{w}\t{$val, $ptr|$ptr, $val}",
Mon P Wang6bde9ec2008-06-25 08:15:39 +00003269 [(set GR16:$dst, (atomic_load_add_16 addr:$ptr, GR16:$val))]>,
Evan Chengd49dbb82008-04-18 20:55:36 +00003270 TB, OpSize, LOCK;
3271def LXADD8 : I<0xC0, MRMSrcMem, (outs GR8:$dst), (ins i8mem:$ptr, GR8:$val),
Dan Gohman70a8a112009-04-27 15:13:28 +00003272 "lock\n\t"
3273 "xadd{b}\t{$val, $ptr|$ptr, $val}",
Mon P Wang6bde9ec2008-06-25 08:15:39 +00003274 [(set GR8:$dst, (atomic_load_add_8 addr:$ptr, GR8:$val))]>,
Evan Chengd49dbb82008-04-18 20:55:36 +00003275 TB, LOCK;
Andrew Lenharth7a5a4b22008-03-01 13:37:02 +00003276}
3277
Evan Chengb723fb52009-07-30 08:33:02 +00003278// Optimized codegen when the non-memory output is not used.
3279// FIXME: Use normal add / sub instructions and add lock prefix dynamically.
3280def LOCK_ADD8mr : I<0x00, MRMDestMem, (outs), (ins i8mem:$dst, GR8:$src2),
3281 "lock\n\t"
3282 "add{b}\t{$src2, $dst|$dst, $src2}", []>, LOCK;
3283def LOCK_ADD16mr : I<0x01, MRMDestMem, (outs), (ins i16mem:$dst, GR16:$src2),
3284 "lock\n\t"
3285 "add{w}\t{$src2, $dst|$dst, $src2}", []>, OpSize, LOCK;
3286def LOCK_ADD32mr : I<0x01, MRMDestMem, (outs), (ins i32mem:$dst, GR32:$src2),
3287 "lock\n\t"
3288 "add{l}\t{$src2, $dst|$dst, $src2}", []>, LOCK;
3289def LOCK_ADD8mi : Ii8<0x80, MRM0m, (outs), (ins i8mem :$dst, i8imm :$src2),
3290 "lock\n\t"
3291 "add{b}\t{$src2, $dst|$dst, $src2}", []>, LOCK;
3292def LOCK_ADD16mi : Ii16<0x81, MRM0m, (outs), (ins i16mem:$dst, i16imm:$src2),
3293 "lock\n\t"
3294 "add{w}\t{$src2, $dst|$dst, $src2}", []>, LOCK;
3295def LOCK_ADD32mi : Ii32<0x81, MRM0m, (outs), (ins i32mem:$dst, i32imm:$src2),
3296 "lock\n\t"
3297 "add{l}\t{$src2, $dst|$dst, $src2}", []>, LOCK;
3298def LOCK_ADD16mi8 : Ii8<0x83, MRM0m, (outs), (ins i16mem:$dst, i16i8imm :$src2),
3299 "lock\n\t"
3300 "add{w}\t{$src2, $dst|$dst, $src2}", []>, OpSize, LOCK;
3301def LOCK_ADD32mi8 : Ii8<0x83, MRM0m, (outs), (ins i32mem:$dst, i32i8imm :$src2),
3302 "lock\n\t"
3303 "add{l}\t{$src2, $dst|$dst, $src2}", []>, LOCK;
3304
3305def LOCK_INC8m : I<0xFE, MRM0m, (outs), (ins i8mem :$dst),
3306 "lock\n\t"
3307 "inc{b}\t$dst", []>, LOCK;
3308def LOCK_INC16m : I<0xFF, MRM0m, (outs), (ins i16mem:$dst),
3309 "lock\n\t"
3310 "inc{w}\t$dst", []>, OpSize, LOCK;
3311def LOCK_INC32m : I<0xFF, MRM0m, (outs), (ins i32mem:$dst),
3312 "lock\n\t"
3313 "inc{l}\t$dst", []>, LOCK;
3314
3315def LOCK_SUB8mr : I<0x28, MRMDestMem, (outs), (ins i8mem :$dst, GR8 :$src2),
3316 "lock\n\t"
3317 "sub{b}\t{$src2, $dst|$dst, $src2}", []>, LOCK;
3318def LOCK_SUB16mr : I<0x29, MRMDestMem, (outs), (ins i16mem:$dst, GR16:$src2),
3319 "lock\n\t"
3320 "sub{w}\t{$src2, $dst|$dst, $src2}", []>, OpSize, LOCK;
3321def LOCK_SUB32mr : I<0x29, MRMDestMem, (outs), (ins i32mem:$dst, GR32:$src2),
3322 "lock\n\t"
3323 "sub{l}\t{$src2, $dst|$dst, $src2}", []>, LOCK;
3324def LOCK_SUB8mi : Ii8<0x80, MRM5m, (outs), (ins i8mem :$dst, i8imm:$src2),
3325 "lock\n\t"
3326 "sub{b}\t{$src2, $dst|$dst, $src2}", []>, LOCK;
3327def LOCK_SUB16mi : Ii16<0x81, MRM5m, (outs), (ins i16mem:$dst, i16imm:$src2),
3328 "lock\n\t"
3329 "sub{w}\t{$src2, $dst|$dst, $src2}", []>, OpSize, LOCK;
3330def LOCK_SUB32mi : Ii32<0x81, MRM5m, (outs), (ins i32mem:$dst, i32imm:$src2),
3331 "lock\n\t"
3332 "sub{l}\t{$src2, $dst|$dst, $src2}", []>, LOCK;
3333def LOCK_SUB16mi8 : Ii8<0x83, MRM5m, (outs), (ins i16mem:$dst, i16i8imm :$src2),
3334 "lock\n\t"
3335 "sub{w}\t{$src2, $dst|$dst, $src2}", []>, OpSize, LOCK;
3336def LOCK_SUB32mi8 : Ii8<0x83, MRM5m, (outs), (ins i32mem:$dst, i32i8imm :$src2),
3337 "lock\n\t"
3338 "sub{l}\t{$src2, $dst|$dst, $src2}", []>, LOCK;
3339
3340def LOCK_DEC8m : I<0xFE, MRM1m, (outs), (ins i8mem :$dst),
3341 "lock\n\t"
3342 "dec{b}\t$dst", []>, LOCK;
3343def LOCK_DEC16m : I<0xFF, MRM1m, (outs), (ins i16mem:$dst),
3344 "lock\n\t"
3345 "dec{w}\t$dst", []>, OpSize, LOCK;
3346def LOCK_DEC32m : I<0xFF, MRM1m, (outs), (ins i32mem:$dst),
3347 "lock\n\t"
3348 "dec{l}\t$dst", []>, LOCK;
3349
Mon P Wang6bde9ec2008-06-25 08:15:39 +00003350// Atomic exchange, and, or, xor
Mon P Wang078a62d2008-05-05 19:05:59 +00003351let Constraints = "$val = $dst", Defs = [EFLAGS],
3352 usesCustomDAGSchedInserter = 1 in {
Dan Gohman8aeb61f2008-05-12 20:22:45 +00003353def ATOMAND32 : I<0, Pseudo, (outs GR32:$dst),(ins i32mem:$ptr, GR32:$val),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00003354 "#ATOMAND32 PSEUDO!",
Dale Johannesenbc187662008-08-28 02:44:49 +00003355 [(set GR32:$dst, (atomic_load_and_32 addr:$ptr, GR32:$val))]>;
Dan Gohman8aeb61f2008-05-12 20:22:45 +00003356def ATOMOR32 : I<0, Pseudo, (outs GR32:$dst),(ins i32mem:$ptr, GR32:$val),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00003357 "#ATOMOR32 PSEUDO!",
Dale Johannesenbc187662008-08-28 02:44:49 +00003358 [(set GR32:$dst, (atomic_load_or_32 addr:$ptr, GR32:$val))]>;
Dan Gohman8aeb61f2008-05-12 20:22:45 +00003359def ATOMXOR32 : I<0, Pseudo,(outs GR32:$dst),(ins i32mem:$ptr, GR32:$val),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00003360 "#ATOMXOR32 PSEUDO!",
Dale Johannesenbc187662008-08-28 02:44:49 +00003361 [(set GR32:$dst, (atomic_load_xor_32 addr:$ptr, GR32:$val))]>;
Andrew Lenharthaf02d592008-06-14 05:48:15 +00003362def ATOMNAND32 : I<0, Pseudo,(outs GR32:$dst),(ins i32mem:$ptr, GR32:$val),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00003363 "#ATOMNAND32 PSEUDO!",
Dale Johannesenbc187662008-08-28 02:44:49 +00003364 [(set GR32:$dst, (atomic_load_nand_32 addr:$ptr, GR32:$val))]>;
Dan Gohman8aeb61f2008-05-12 20:22:45 +00003365def ATOMMIN32: I<0, Pseudo, (outs GR32:$dst), (ins i32mem:$ptr, GR32:$val),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00003366 "#ATOMMIN32 PSEUDO!",
Dale Johannesenbc187662008-08-28 02:44:49 +00003367 [(set GR32:$dst, (atomic_load_min_32 addr:$ptr, GR32:$val))]>;
Dan Gohman8aeb61f2008-05-12 20:22:45 +00003368def ATOMMAX32: I<0, Pseudo, (outs GR32:$dst),(ins i32mem:$ptr, GR32:$val),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00003369 "#ATOMMAX32 PSEUDO!",
Dale Johannesenbc187662008-08-28 02:44:49 +00003370 [(set GR32:$dst, (atomic_load_max_32 addr:$ptr, GR32:$val))]>;
Dan Gohman8aeb61f2008-05-12 20:22:45 +00003371def ATOMUMIN32: I<0, Pseudo, (outs GR32:$dst),(ins i32mem:$ptr, GR32:$val),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00003372 "#ATOMUMIN32 PSEUDO!",
Dale Johannesenbc187662008-08-28 02:44:49 +00003373 [(set GR32:$dst, (atomic_load_umin_32 addr:$ptr, GR32:$val))]>;
Dan Gohman8aeb61f2008-05-12 20:22:45 +00003374def ATOMUMAX32: I<0, Pseudo, (outs GR32:$dst),(ins i32mem:$ptr, GR32:$val),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00003375 "#ATOMUMAX32 PSEUDO!",
Dale Johannesenbc187662008-08-28 02:44:49 +00003376 [(set GR32:$dst, (atomic_load_umax_32 addr:$ptr, GR32:$val))]>;
Dale Johannesend20e4452008-08-19 18:47:28 +00003377
3378def ATOMAND16 : I<0, Pseudo, (outs GR16:$dst),(ins i16mem:$ptr, GR16:$val),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00003379 "#ATOMAND16 PSEUDO!",
Dale Johannesenbc187662008-08-28 02:44:49 +00003380 [(set GR16:$dst, (atomic_load_and_16 addr:$ptr, GR16:$val))]>;
Dale Johannesend20e4452008-08-19 18:47:28 +00003381def ATOMOR16 : I<0, Pseudo, (outs GR16:$dst),(ins i16mem:$ptr, GR16:$val),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00003382 "#ATOMOR16 PSEUDO!",
Dale Johannesenbc187662008-08-28 02:44:49 +00003383 [(set GR16:$dst, (atomic_load_or_16 addr:$ptr, GR16:$val))]>;
Dale Johannesend20e4452008-08-19 18:47:28 +00003384def ATOMXOR16 : I<0, Pseudo,(outs GR16:$dst),(ins i16mem:$ptr, GR16:$val),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00003385 "#ATOMXOR16 PSEUDO!",
Dale Johannesenbc187662008-08-28 02:44:49 +00003386 [(set GR16:$dst, (atomic_load_xor_16 addr:$ptr, GR16:$val))]>;
Dale Johannesend20e4452008-08-19 18:47:28 +00003387def ATOMNAND16 : I<0, Pseudo,(outs GR16:$dst),(ins i16mem:$ptr, GR16:$val),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00003388 "#ATOMNAND16 PSEUDO!",
Dale Johannesenbc187662008-08-28 02:44:49 +00003389 [(set GR16:$dst, (atomic_load_nand_16 addr:$ptr, GR16:$val))]>;
Dale Johannesend20e4452008-08-19 18:47:28 +00003390def ATOMMIN16: I<0, Pseudo, (outs GR16:$dst), (ins i16mem:$ptr, GR16:$val),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00003391 "#ATOMMIN16 PSEUDO!",
Dale Johannesenbc187662008-08-28 02:44:49 +00003392 [(set GR16:$dst, (atomic_load_min_16 addr:$ptr, GR16:$val))]>;
Dale Johannesend20e4452008-08-19 18:47:28 +00003393def ATOMMAX16: I<0, Pseudo, (outs GR16:$dst),(ins i16mem:$ptr, GR16:$val),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00003394 "#ATOMMAX16 PSEUDO!",
Dale Johannesenbc187662008-08-28 02:44:49 +00003395 [(set GR16:$dst, (atomic_load_max_16 addr:$ptr, GR16:$val))]>;
Dale Johannesend20e4452008-08-19 18:47:28 +00003396def ATOMUMIN16: I<0, Pseudo, (outs GR16:$dst),(ins i16mem:$ptr, GR16:$val),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00003397 "#ATOMUMIN16 PSEUDO!",
Dale Johannesenbc187662008-08-28 02:44:49 +00003398 [(set GR16:$dst, (atomic_load_umin_16 addr:$ptr, GR16:$val))]>;
Dale Johannesend20e4452008-08-19 18:47:28 +00003399def ATOMUMAX16: I<0, Pseudo, (outs GR16:$dst),(ins i16mem:$ptr, GR16:$val),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00003400 "#ATOMUMAX16 PSEUDO!",
Dale Johannesenbc187662008-08-28 02:44:49 +00003401 [(set GR16:$dst, (atomic_load_umax_16 addr:$ptr, GR16:$val))]>;
Dale Johannesend20e4452008-08-19 18:47:28 +00003402
3403def ATOMAND8 : I<0, Pseudo, (outs GR8:$dst),(ins i8mem:$ptr, GR8:$val),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00003404 "#ATOMAND8 PSEUDO!",
Dale Johannesenbc187662008-08-28 02:44:49 +00003405 [(set GR8:$dst, (atomic_load_and_8 addr:$ptr, GR8:$val))]>;
Dale Johannesend20e4452008-08-19 18:47:28 +00003406def ATOMOR8 : I<0, Pseudo, (outs GR8:$dst),(ins i8mem:$ptr, GR8:$val),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00003407 "#ATOMOR8 PSEUDO!",
Dale Johannesenbc187662008-08-28 02:44:49 +00003408 [(set GR8:$dst, (atomic_load_or_8 addr:$ptr, GR8:$val))]>;
Dale Johannesend20e4452008-08-19 18:47:28 +00003409def ATOMXOR8 : I<0, Pseudo,(outs GR8:$dst),(ins i8mem:$ptr, GR8:$val),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00003410 "#ATOMXOR8 PSEUDO!",
Dale Johannesenbc187662008-08-28 02:44:49 +00003411 [(set GR8:$dst, (atomic_load_xor_8 addr:$ptr, GR8:$val))]>;
Dale Johannesend20e4452008-08-19 18:47:28 +00003412def ATOMNAND8 : I<0, Pseudo,(outs GR8:$dst),(ins i8mem:$ptr, GR8:$val),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00003413 "#ATOMNAND8 PSEUDO!",
Dale Johannesenbc187662008-08-28 02:44:49 +00003414 [(set GR8:$dst, (atomic_load_nand_8 addr:$ptr, GR8:$val))]>;
Mon P Wang078a62d2008-05-05 19:05:59 +00003415}
3416
Dale Johannesenf160d802008-10-02 18:53:47 +00003417let Constraints = "$val1 = $dst1, $val2 = $dst2",
3418 Defs = [EFLAGS, EAX, EBX, ECX, EDX],
3419 Uses = [EAX, EBX, ECX, EDX],
Dale Johannesen44eb5372008-10-03 19:41:08 +00003420 mayLoad = 1, mayStore = 1,
Dale Johannesenf160d802008-10-02 18:53:47 +00003421 usesCustomDAGSchedInserter = 1 in {
3422def ATOMAND6432 : I<0, Pseudo, (outs GR32:$dst1, GR32:$dst2),
3423 (ins i64mem:$ptr, GR32:$val1, GR32:$val2),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00003424 "#ATOMAND6432 PSEUDO!", []>;
Dale Johannesenf160d802008-10-02 18:53:47 +00003425def ATOMOR6432 : I<0, Pseudo, (outs GR32:$dst1, GR32:$dst2),
3426 (ins i64mem:$ptr, GR32:$val1, GR32:$val2),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00003427 "#ATOMOR6432 PSEUDO!", []>;
Dale Johannesenf160d802008-10-02 18:53:47 +00003428def ATOMXOR6432 : I<0, Pseudo, (outs GR32:$dst1, GR32:$dst2),
3429 (ins i64mem:$ptr, GR32:$val1, GR32:$val2),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00003430 "#ATOMXOR6432 PSEUDO!", []>;
Dale Johannesenf160d802008-10-02 18:53:47 +00003431def ATOMNAND6432 : I<0, Pseudo, (outs GR32:$dst1, GR32:$dst2),
3432 (ins i64mem:$ptr, GR32:$val1, GR32:$val2),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00003433 "#ATOMNAND6432 PSEUDO!", []>;
Dale Johannesenf160d802008-10-02 18:53:47 +00003434def ATOMADD6432 : I<0, Pseudo, (outs GR32:$dst1, GR32:$dst2),
3435 (ins i64mem:$ptr, GR32:$val1, GR32:$val2),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00003436 "#ATOMADD6432 PSEUDO!", []>;
Dale Johannesenf160d802008-10-02 18:53:47 +00003437def ATOMSUB6432 : I<0, Pseudo, (outs GR32:$dst1, GR32:$dst2),
3438 (ins i64mem:$ptr, GR32:$val1, GR32:$val2),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00003439 "#ATOMSUB6432 PSEUDO!", []>;
Dale Johannesen51c58ee2008-10-03 22:25:52 +00003440def ATOMSWAP6432 : I<0, Pseudo, (outs GR32:$dst1, GR32:$dst2),
3441 (ins i64mem:$ptr, GR32:$val1, GR32:$val2),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00003442 "#ATOMSWAP6432 PSEUDO!", []>;
Dale Johannesenf160d802008-10-02 18:53:47 +00003443}
3444
Andrew Lenharthe44f3902008-02-21 06:45:13 +00003445//===----------------------------------------------------------------------===//
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003446// Non-Instruction Patterns
3447//===----------------------------------------------------------------------===//
3448
Bill Wendlingfef06052008-09-16 21:48:12 +00003449// ConstantPool GlobalAddress, ExternalSymbol, and JumpTable
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003450def : Pat<(i32 (X86Wrapper tconstpool :$dst)), (MOV32ri tconstpool :$dst)>;
3451def : Pat<(i32 (X86Wrapper tjumptable :$dst)), (MOV32ri tjumptable :$dst)>;
Nate Begemanb52948972008-04-12 00:47:57 +00003452def : Pat<(i32 (X86Wrapper tglobaltlsaddr:$dst)),(MOV32ri tglobaltlsaddr:$dst)>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003453def : Pat<(i32 (X86Wrapper tglobaladdr :$dst)), (MOV32ri tglobaladdr :$dst)>;
3454def : Pat<(i32 (X86Wrapper texternalsym:$dst)), (MOV32ri texternalsym:$dst)>;
3455
3456def : Pat<(add GR32:$src1, (X86Wrapper tconstpool:$src2)),
3457 (ADD32ri GR32:$src1, tconstpool:$src2)>;
3458def : Pat<(add GR32:$src1, (X86Wrapper tjumptable:$src2)),
3459 (ADD32ri GR32:$src1, tjumptable:$src2)>;
3460def : Pat<(add GR32:$src1, (X86Wrapper tglobaladdr :$src2)),
3461 (ADD32ri GR32:$src1, tglobaladdr:$src2)>;
3462def : Pat<(add GR32:$src1, (X86Wrapper texternalsym:$src2)),
3463 (ADD32ri GR32:$src1, texternalsym:$src2)>;
3464
3465def : Pat<(store (i32 (X86Wrapper tglobaladdr:$src)), addr:$dst),
3466 (MOV32mi addr:$dst, tglobaladdr:$src)>;
3467def : Pat<(store (i32 (X86Wrapper texternalsym:$src)), addr:$dst),
3468 (MOV32mi addr:$dst, texternalsym:$src)>;
3469
3470// Calls
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00003471// tailcall stuff
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00003472def : Pat<(X86tcret GR32:$dst, imm:$off),
3473 (TCRETURNri GR32:$dst, imm:$off)>;
3474
3475def : Pat<(X86tcret (i32 tglobaladdr:$dst), imm:$off),
3476 (TCRETURNdi texternalsym:$dst, imm:$off)>;
3477
3478def : Pat<(X86tcret (i32 texternalsym:$dst), imm:$off),
3479 (TCRETURNdi texternalsym:$dst, imm:$off)>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003480
Dan Gohmance5dbff2009-08-02 16:10:01 +00003481// Normal calls, with various flavors of addresses.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003482def : Pat<(X86call (i32 tglobaladdr:$dst)),
3483 (CALLpcrel32 tglobaladdr:$dst)>;
3484def : Pat<(X86call (i32 texternalsym:$dst)),
3485 (CALLpcrel32 texternalsym:$dst)>;
Evan Cheng6d35a4d2009-05-20 04:53:57 +00003486def : Pat<(X86call (i32 imm:$dst)),
3487 (CALLpcrel32 imm:$dst)>, Requires<[CallImmAddr]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003488
3489// X86 specific add which produces a flag.
3490def : Pat<(addc GR32:$src1, GR32:$src2),
3491 (ADD32rr GR32:$src1, GR32:$src2)>;
3492def : Pat<(addc GR32:$src1, (load addr:$src2)),
3493 (ADD32rm GR32:$src1, addr:$src2)>;
3494def : Pat<(addc GR32:$src1, imm:$src2),
3495 (ADD32ri GR32:$src1, imm:$src2)>;
3496def : Pat<(addc GR32:$src1, i32immSExt8:$src2),
3497 (ADD32ri8 GR32:$src1, i32immSExt8:$src2)>;
3498
3499def : Pat<(subc GR32:$src1, GR32:$src2),
3500 (SUB32rr GR32:$src1, GR32:$src2)>;
3501def : Pat<(subc GR32:$src1, (load addr:$src2)),
3502 (SUB32rm GR32:$src1, addr:$src2)>;
3503def : Pat<(subc GR32:$src1, imm:$src2),
3504 (SUB32ri GR32:$src1, imm:$src2)>;
3505def : Pat<(subc GR32:$src1, i32immSExt8:$src2),
3506 (SUB32ri8 GR32:$src1, i32immSExt8:$src2)>;
3507
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003508// Comparisons.
3509
3510// TEST R,R is smaller than CMP R,0
Evan Cheng621216e2007-09-29 00:00:36 +00003511def : Pat<(parallel (X86cmp GR8:$src1, 0), (implicit EFLAGS)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003512 (TEST8rr GR8:$src1, GR8:$src1)>;
Evan Cheng621216e2007-09-29 00:00:36 +00003513def : Pat<(parallel (X86cmp GR16:$src1, 0), (implicit EFLAGS)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003514 (TEST16rr GR16:$src1, GR16:$src1)>;
Evan Cheng621216e2007-09-29 00:00:36 +00003515def : Pat<(parallel (X86cmp GR32:$src1, 0), (implicit EFLAGS)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003516 (TEST32rr GR32:$src1, GR32:$src1)>;
3517
Dan Gohman0a3c5222009-01-07 01:00:24 +00003518// Conditional moves with folded loads with operands swapped and conditions
3519// inverted.
3520def : Pat<(X86cmov (loadi16 addr:$src1), GR16:$src2, X86_COND_B, EFLAGS),
3521 (CMOVAE16rm GR16:$src2, addr:$src1)>;
3522def : Pat<(X86cmov (loadi32 addr:$src1), GR32:$src2, X86_COND_B, EFLAGS),
3523 (CMOVAE32rm GR32:$src2, addr:$src1)>;
3524def : Pat<(X86cmov (loadi16 addr:$src1), GR16:$src2, X86_COND_AE, EFLAGS),
3525 (CMOVB16rm GR16:$src2, addr:$src1)>;
3526def : Pat<(X86cmov (loadi32 addr:$src1), GR32:$src2, X86_COND_AE, EFLAGS),
3527 (CMOVB32rm GR32:$src2, addr:$src1)>;
3528def : Pat<(X86cmov (loadi16 addr:$src1), GR16:$src2, X86_COND_E, EFLAGS),
3529 (CMOVNE16rm GR16:$src2, addr:$src1)>;
3530def : Pat<(X86cmov (loadi32 addr:$src1), GR32:$src2, X86_COND_E, EFLAGS),
3531 (CMOVNE32rm GR32:$src2, addr:$src1)>;
3532def : Pat<(X86cmov (loadi16 addr:$src1), GR16:$src2, X86_COND_NE, EFLAGS),
3533 (CMOVE16rm GR16:$src2, addr:$src1)>;
3534def : Pat<(X86cmov (loadi32 addr:$src1), GR32:$src2, X86_COND_NE, EFLAGS),
3535 (CMOVE32rm GR32:$src2, addr:$src1)>;
3536def : Pat<(X86cmov (loadi16 addr:$src1), GR16:$src2, X86_COND_BE, EFLAGS),
3537 (CMOVA16rm GR16:$src2, addr:$src1)>;
3538def : Pat<(X86cmov (loadi32 addr:$src1), GR32:$src2, X86_COND_BE, EFLAGS),
3539 (CMOVA32rm GR32:$src2, addr:$src1)>;
3540def : Pat<(X86cmov (loadi16 addr:$src1), GR16:$src2, X86_COND_A, EFLAGS),
3541 (CMOVBE16rm GR16:$src2, addr:$src1)>;
3542def : Pat<(X86cmov (loadi32 addr:$src1), GR32:$src2, X86_COND_A, EFLAGS),
3543 (CMOVBE32rm GR32:$src2, addr:$src1)>;
3544def : Pat<(X86cmov (loadi16 addr:$src1), GR16:$src2, X86_COND_L, EFLAGS),
3545 (CMOVGE16rm GR16:$src2, addr:$src1)>;
3546def : Pat<(X86cmov (loadi32 addr:$src1), GR32:$src2, X86_COND_L, EFLAGS),
3547 (CMOVGE32rm GR32:$src2, addr:$src1)>;
3548def : Pat<(X86cmov (loadi16 addr:$src1), GR16:$src2, X86_COND_GE, EFLAGS),
3549 (CMOVL16rm GR16:$src2, addr:$src1)>;
3550def : Pat<(X86cmov (loadi32 addr:$src1), GR32:$src2, X86_COND_GE, EFLAGS),
3551 (CMOVL32rm GR32:$src2, addr:$src1)>;
3552def : Pat<(X86cmov (loadi16 addr:$src1), GR16:$src2, X86_COND_LE, EFLAGS),
3553 (CMOVG16rm GR16:$src2, addr:$src1)>;
3554def : Pat<(X86cmov (loadi32 addr:$src1), GR32:$src2, X86_COND_LE, EFLAGS),
3555 (CMOVG32rm GR32:$src2, addr:$src1)>;
3556def : Pat<(X86cmov (loadi16 addr:$src1), GR16:$src2, X86_COND_G, EFLAGS),
3557 (CMOVLE16rm GR16:$src2, addr:$src1)>;
3558def : Pat<(X86cmov (loadi32 addr:$src1), GR32:$src2, X86_COND_G, EFLAGS),
3559 (CMOVLE32rm GR32:$src2, addr:$src1)>;
3560def : Pat<(X86cmov (loadi16 addr:$src1), GR16:$src2, X86_COND_P, EFLAGS),
3561 (CMOVNP16rm GR16:$src2, addr:$src1)>;
3562def : Pat<(X86cmov (loadi32 addr:$src1), GR32:$src2, X86_COND_P, EFLAGS),
3563 (CMOVNP32rm GR32:$src2, addr:$src1)>;
3564def : Pat<(X86cmov (loadi16 addr:$src1), GR16:$src2, X86_COND_NP, EFLAGS),
3565 (CMOVP16rm GR16:$src2, addr:$src1)>;
3566def : Pat<(X86cmov (loadi32 addr:$src1), GR32:$src2, X86_COND_NP, EFLAGS),
3567 (CMOVP32rm GR32:$src2, addr:$src1)>;
3568def : Pat<(X86cmov (loadi16 addr:$src1), GR16:$src2, X86_COND_S, EFLAGS),
3569 (CMOVNS16rm GR16:$src2, addr:$src1)>;
3570def : Pat<(X86cmov (loadi32 addr:$src1), GR32:$src2, X86_COND_S, EFLAGS),
3571 (CMOVNS32rm GR32:$src2, addr:$src1)>;
3572def : Pat<(X86cmov (loadi16 addr:$src1), GR16:$src2, X86_COND_NS, EFLAGS),
3573 (CMOVS16rm GR16:$src2, addr:$src1)>;
3574def : Pat<(X86cmov (loadi32 addr:$src1), GR32:$src2, X86_COND_NS, EFLAGS),
3575 (CMOVS32rm GR32:$src2, addr:$src1)>;
3576def : Pat<(X86cmov (loadi16 addr:$src1), GR16:$src2, X86_COND_O, EFLAGS),
3577 (CMOVNO16rm GR16:$src2, addr:$src1)>;
3578def : Pat<(X86cmov (loadi32 addr:$src1), GR32:$src2, X86_COND_O, EFLAGS),
3579 (CMOVNO32rm GR32:$src2, addr:$src1)>;
3580def : Pat<(X86cmov (loadi16 addr:$src1), GR16:$src2, X86_COND_NO, EFLAGS),
3581 (CMOVO16rm GR16:$src2, addr:$src1)>;
3582def : Pat<(X86cmov (loadi32 addr:$src1), GR32:$src2, X86_COND_NO, EFLAGS),
3583 (CMOVO32rm GR32:$src2, addr:$src1)>;
3584
Duncan Sands082524c2008-01-23 20:39:46 +00003585// zextload bool -> zextload byte
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003586def : Pat<(zextloadi8i1 addr:$src), (MOV8rm addr:$src)>;
3587def : Pat<(zextloadi16i1 addr:$src), (MOVZX16rm8 addr:$src)>;
3588def : Pat<(zextloadi32i1 addr:$src), (MOVZX32rm8 addr:$src)>;
3589
3590// extload bool -> extload byte
3591def : Pat<(extloadi8i1 addr:$src), (MOV8rm addr:$src)>;
Bill Wendlingce1c5c12008-08-22 20:51:05 +00003592def : Pat<(extloadi16i1 addr:$src), (MOVZX16rm8 addr:$src)>,
3593 Requires<[In32BitMode]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003594def : Pat<(extloadi32i1 addr:$src), (MOVZX32rm8 addr:$src)>;
Bill Wendlingce1c5c12008-08-22 20:51:05 +00003595def : Pat<(extloadi16i8 addr:$src), (MOVZX16rm8 addr:$src)>,
3596 Requires<[In32BitMode]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003597def : Pat<(extloadi32i8 addr:$src), (MOVZX32rm8 addr:$src)>;
3598def : Pat<(extloadi32i16 addr:$src), (MOVZX32rm16 addr:$src)>;
3599
Dan Gohmandd612bb2008-08-20 21:27:32 +00003600// anyext
Bill Wendlingce1c5c12008-08-22 20:51:05 +00003601def : Pat<(i16 (anyext GR8 :$src)), (MOVZX16rr8 GR8 :$src)>,
3602 Requires<[In32BitMode]>;
3603def : Pat<(i32 (anyext GR8 :$src)), (MOVZX32rr8 GR8 :$src)>,
3604 Requires<[In32BitMode]>;
Dan Gohmandd612bb2008-08-20 21:27:32 +00003605def : Pat<(i32 (anyext GR16:$src)),
3606 (INSERT_SUBREG (i32 (IMPLICIT_DEF)), GR16:$src, x86_subreg_16bit)>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003607
Evan Chengf2abee72007-12-13 00:43:27 +00003608// (and (i32 load), 255) -> (zextload i8)
Evan Cheng1e5e5452008-09-29 17:26:18 +00003609def : Pat<(i32 (and (nvloadi32 addr:$src), (i32 255))),
3610 (MOVZX32rm8 addr:$src)>;
3611def : Pat<(i32 (and (nvloadi32 addr:$src), (i32 65535))),
3612 (MOVZX32rm16 addr:$src)>;
Evan Chengf2abee72007-12-13 00:43:27 +00003613
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003614//===----------------------------------------------------------------------===//
3615// Some peepholes
3616//===----------------------------------------------------------------------===//
3617
Dan Gohman5a5e6e92008-10-17 01:33:43 +00003618// Odd encoding trick: -128 fits into an 8-bit immediate field while
3619// +128 doesn't, so in this special case use a sub instead of an add.
3620def : Pat<(add GR16:$src1, 128),
3621 (SUB16ri8 GR16:$src1, -128)>;
3622def : Pat<(store (add (loadi16 addr:$dst), 128), addr:$dst),
3623 (SUB16mi8 addr:$dst, -128)>;
3624def : Pat<(add GR32:$src1, 128),
3625 (SUB32ri8 GR32:$src1, -128)>;
3626def : Pat<(store (add (loadi32 addr:$dst), 128), addr:$dst),
3627 (SUB32mi8 addr:$dst, -128)>;
3628
Dan Gohman9203ab42008-07-30 18:09:17 +00003629// r & (2^16-1) ==> movz
3630def : Pat<(and GR32:$src1, 0xffff),
Dan Gohman744d4622009-04-13 16:09:41 +00003631 (MOVZX32rr16 (EXTRACT_SUBREG GR32:$src1, x86_subreg_16bit))>;
Dan Gohman5beb1ff2008-08-06 18:27:21 +00003632// r & (2^8-1) ==> movz
3633def : Pat<(and GR32:$src1, 0xff),
Dan Gohman6e438702009-04-27 16:33:14 +00003634 (MOVZX32rr8 (EXTRACT_SUBREG (COPY_TO_REGCLASS GR32:$src1, GR32_ABCD),
Dan Gohman744d4622009-04-13 16:09:41 +00003635 x86_subreg_8bit))>,
Dan Gohman5beb1ff2008-08-06 18:27:21 +00003636 Requires<[In32BitMode]>;
3637// r & (2^8-1) ==> movz
3638def : Pat<(and GR16:$src1, 0xff),
Dan Gohman6e438702009-04-27 16:33:14 +00003639 (MOVZX16rr8 (EXTRACT_SUBREG (COPY_TO_REGCLASS GR16:$src1, GR16_ABCD),
Dan Gohman744d4622009-04-13 16:09:41 +00003640 x86_subreg_8bit))>,
Dan Gohmandd612bb2008-08-20 21:27:32 +00003641 Requires<[In32BitMode]>;
3642
3643// sext_inreg patterns
3644def : Pat<(sext_inreg GR32:$src, i16),
Dan Gohman744d4622009-04-13 16:09:41 +00003645 (MOVSX32rr16 (EXTRACT_SUBREG GR32:$src, x86_subreg_16bit))>;
Dan Gohmandd612bb2008-08-20 21:27:32 +00003646def : Pat<(sext_inreg GR32:$src, i8),
Dan Gohman6e438702009-04-27 16:33:14 +00003647 (MOVSX32rr8 (EXTRACT_SUBREG (COPY_TO_REGCLASS GR32:$src, GR32_ABCD),
Dan Gohman744d4622009-04-13 16:09:41 +00003648 x86_subreg_8bit))>,
Dan Gohmandd612bb2008-08-20 21:27:32 +00003649 Requires<[In32BitMode]>;
3650def : Pat<(sext_inreg GR16:$src, i8),
Dan Gohman6e438702009-04-27 16:33:14 +00003651 (MOVSX16rr8 (EXTRACT_SUBREG (COPY_TO_REGCLASS GR16:$src, GR16_ABCD),
Dan Gohman744d4622009-04-13 16:09:41 +00003652 x86_subreg_8bit))>,
Dan Gohmandd612bb2008-08-20 21:27:32 +00003653 Requires<[In32BitMode]>;
3654
3655// trunc patterns
3656def : Pat<(i16 (trunc GR32:$src)),
Dan Gohman744d4622009-04-13 16:09:41 +00003657 (EXTRACT_SUBREG GR32:$src, x86_subreg_16bit)>;
Dan Gohmandd612bb2008-08-20 21:27:32 +00003658def : Pat<(i8 (trunc GR32:$src)),
Dan Gohman6e438702009-04-27 16:33:14 +00003659 (EXTRACT_SUBREG (COPY_TO_REGCLASS GR32:$src, GR32_ABCD),
Dan Gohman744d4622009-04-13 16:09:41 +00003660 x86_subreg_8bit)>,
Dan Gohmandd612bb2008-08-20 21:27:32 +00003661 Requires<[In32BitMode]>;
3662def : Pat<(i8 (trunc GR16:$src)),
Dan Gohman6e438702009-04-27 16:33:14 +00003663 (EXTRACT_SUBREG (COPY_TO_REGCLASS GR16:$src, GR16_ABCD),
Dan Gohman744d4622009-04-13 16:09:41 +00003664 x86_subreg_8bit)>,
3665 Requires<[In32BitMode]>;
3666
3667// h-register tricks
3668def : Pat<(i8 (trunc (srl_su GR16:$src, (i8 8)))),
Dan Gohman6e438702009-04-27 16:33:14 +00003669 (EXTRACT_SUBREG (COPY_TO_REGCLASS GR16:$src, GR16_ABCD),
Dan Gohman744d4622009-04-13 16:09:41 +00003670 x86_subreg_8bit_hi)>,
3671 Requires<[In32BitMode]>;
3672def : Pat<(i8 (trunc (srl_su GR32:$src, (i8 8)))),
Dan Gohman6e438702009-04-27 16:33:14 +00003673 (EXTRACT_SUBREG (COPY_TO_REGCLASS GR32:$src, GR32_ABCD),
Dan Gohman744d4622009-04-13 16:09:41 +00003674 x86_subreg_8bit_hi)>,
3675 Requires<[In32BitMode]>;
3676def : Pat<(srl_su GR16:$src, (i8 8)),
3677 (EXTRACT_SUBREG
3678 (MOVZX32rr8
Dan Gohman6e438702009-04-27 16:33:14 +00003679 (EXTRACT_SUBREG (COPY_TO_REGCLASS GR16:$src, GR16_ABCD),
Dan Gohman744d4622009-04-13 16:09:41 +00003680 x86_subreg_8bit_hi)),
3681 x86_subreg_16bit)>,
3682 Requires<[In32BitMode]>;
Evan Cheng957ca282009-05-29 01:44:43 +00003683def : Pat<(i32 (zext (srl_su GR16:$src, (i8 8)))),
3684 (MOVZX32rr8 (EXTRACT_SUBREG (COPY_TO_REGCLASS GR16:$src, GR16_ABCD),
3685 x86_subreg_8bit_hi))>,
3686 Requires<[In32BitMode]>;
Dan Gohman744d4622009-04-13 16:09:41 +00003687def : Pat<(and (srl_su GR32:$src, (i8 8)), (i32 255)),
Dan Gohman6e438702009-04-27 16:33:14 +00003688 (MOVZX32rr8 (EXTRACT_SUBREG (COPY_TO_REGCLASS GR32:$src, GR32_ABCD),
Dan Gohman744d4622009-04-13 16:09:41 +00003689 x86_subreg_8bit_hi))>,
Dan Gohman5beb1ff2008-08-06 18:27:21 +00003690 Requires<[In32BitMode]>;
Dan Gohman9203ab42008-07-30 18:09:17 +00003691
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003692// (shl x, 1) ==> (add x, x)
3693def : Pat<(shl GR8 :$src1, (i8 1)), (ADD8rr GR8 :$src1, GR8 :$src1)>;
3694def : Pat<(shl GR16:$src1, (i8 1)), (ADD16rr GR16:$src1, GR16:$src1)>;
3695def : Pat<(shl GR32:$src1, (i8 1)), (ADD32rr GR32:$src1, GR32:$src1)>;
3696
Evan Cheng76a64c72008-08-30 02:03:58 +00003697// (shl x (and y, 31)) ==> (shl x, y)
3698def : Pat<(shl GR8:$src1, (and CL:$amt, 31)),
3699 (SHL8rCL GR8:$src1)>;
3700def : Pat<(shl GR16:$src1, (and CL:$amt, 31)),
3701 (SHL16rCL GR16:$src1)>;
3702def : Pat<(shl GR32:$src1, (and CL:$amt, 31)),
3703 (SHL32rCL GR32:$src1)>;
3704def : Pat<(store (shl (loadi8 addr:$dst), (and CL:$amt, 31)), addr:$dst),
3705 (SHL8mCL addr:$dst)>;
3706def : Pat<(store (shl (loadi16 addr:$dst), (and CL:$amt, 31)), addr:$dst),
3707 (SHL16mCL addr:$dst)>;
3708def : Pat<(store (shl (loadi32 addr:$dst), (and CL:$amt, 31)), addr:$dst),
3709 (SHL32mCL addr:$dst)>;
3710
3711def : Pat<(srl GR8:$src1, (and CL:$amt, 31)),
3712 (SHR8rCL GR8:$src1)>;
3713def : Pat<(srl GR16:$src1, (and CL:$amt, 31)),
3714 (SHR16rCL GR16:$src1)>;
3715def : Pat<(srl GR32:$src1, (and CL:$amt, 31)),
3716 (SHR32rCL GR32:$src1)>;
3717def : Pat<(store (srl (loadi8 addr:$dst), (and CL:$amt, 31)), addr:$dst),
3718 (SHR8mCL addr:$dst)>;
3719def : Pat<(store (srl (loadi16 addr:$dst), (and CL:$amt, 31)), addr:$dst),
3720 (SHR16mCL addr:$dst)>;
3721def : Pat<(store (srl (loadi32 addr:$dst), (and CL:$amt, 31)), addr:$dst),
3722 (SHR32mCL addr:$dst)>;
3723
3724def : Pat<(sra GR8:$src1, (and CL:$amt, 31)),
3725 (SAR8rCL GR8:$src1)>;
3726def : Pat<(sra GR16:$src1, (and CL:$amt, 31)),
3727 (SAR16rCL GR16:$src1)>;
3728def : Pat<(sra GR32:$src1, (and CL:$amt, 31)),
3729 (SAR32rCL GR32:$src1)>;
3730def : Pat<(store (sra (loadi8 addr:$dst), (and CL:$amt, 31)), addr:$dst),
3731 (SAR8mCL addr:$dst)>;
3732def : Pat<(store (sra (loadi16 addr:$dst), (and CL:$amt, 31)), addr:$dst),
3733 (SAR16mCL addr:$dst)>;
3734def : Pat<(store (sra (loadi32 addr:$dst), (and CL:$amt, 31)), addr:$dst),
3735 (SAR32mCL addr:$dst)>;
3736
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003737// (or (x >> c) | (y << (32 - c))) ==> (shrd32 x, y, c)
3738def : Pat<(or (srl GR32:$src1, CL:$amt),
3739 (shl GR32:$src2, (sub 32, CL:$amt))),
3740 (SHRD32rrCL GR32:$src1, GR32:$src2)>;
3741
3742def : Pat<(store (or (srl (loadi32 addr:$dst), CL:$amt),
3743 (shl GR32:$src2, (sub 32, CL:$amt))), addr:$dst),
3744 (SHRD32mrCL addr:$dst, GR32:$src2)>;
3745
Dan Gohman921581d2008-10-17 01:23:35 +00003746def : Pat<(or (srl GR32:$src1, (i8 (trunc ECX:$amt))),
3747 (shl GR32:$src2, (i8 (trunc (sub 32, ECX:$amt))))),
3748 (SHRD32rrCL GR32:$src1, GR32:$src2)>;
3749
3750def : Pat<(store (or (srl (loadi32 addr:$dst), (i8 (trunc ECX:$amt))),
3751 (shl GR32:$src2, (i8 (trunc (sub 32, ECX:$amt))))),
3752 addr:$dst),
3753 (SHRD32mrCL addr:$dst, GR32:$src2)>;
3754
3755def : Pat<(shrd GR32:$src1, (i8 imm:$amt1), GR32:$src2, (i8 imm:$amt2)),
3756 (SHRD32rri8 GR32:$src1, GR32:$src2, (i8 imm:$amt1))>;
3757
3758def : Pat<(store (shrd (loadi32 addr:$dst), (i8 imm:$amt1),
3759 GR32:$src2, (i8 imm:$amt2)), addr:$dst),
3760 (SHRD32mri8 addr:$dst, GR32:$src2, (i8 imm:$amt1))>;
3761
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003762// (or (x << c) | (y >> (32 - c))) ==> (shld32 x, y, c)
3763def : Pat<(or (shl GR32:$src1, CL:$amt),
3764 (srl GR32:$src2, (sub 32, CL:$amt))),
3765 (SHLD32rrCL GR32:$src1, GR32:$src2)>;
3766
3767def : Pat<(store (or (shl (loadi32 addr:$dst), CL:$amt),
3768 (srl GR32:$src2, (sub 32, CL:$amt))), addr:$dst),
3769 (SHLD32mrCL addr:$dst, GR32:$src2)>;
3770
Dan Gohman921581d2008-10-17 01:23:35 +00003771def : Pat<(or (shl GR32:$src1, (i8 (trunc ECX:$amt))),
3772 (srl GR32:$src2, (i8 (trunc (sub 32, ECX:$amt))))),
3773 (SHLD32rrCL GR32:$src1, GR32:$src2)>;
3774
3775def : Pat<(store (or (shl (loadi32 addr:$dst), (i8 (trunc ECX:$amt))),
3776 (srl GR32:$src2, (i8 (trunc (sub 32, ECX:$amt))))),
3777 addr:$dst),
3778 (SHLD32mrCL addr:$dst, GR32:$src2)>;
3779
3780def : Pat<(shld GR32:$src1, (i8 imm:$amt1), GR32:$src2, (i8 imm:$amt2)),
3781 (SHLD32rri8 GR32:$src1, GR32:$src2, (i8 imm:$amt1))>;
3782
3783def : Pat<(store (shld (loadi32 addr:$dst), (i8 imm:$amt1),
3784 GR32:$src2, (i8 imm:$amt2)), addr:$dst),
3785 (SHLD32mri8 addr:$dst, GR32:$src2, (i8 imm:$amt1))>;
3786
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003787// (or (x >> c) | (y << (16 - c))) ==> (shrd16 x, y, c)
3788def : Pat<(or (srl GR16:$src1, CL:$amt),
3789 (shl GR16:$src2, (sub 16, CL:$amt))),
3790 (SHRD16rrCL GR16:$src1, GR16:$src2)>;
3791
3792def : Pat<(store (or (srl (loadi16 addr:$dst), CL:$amt),
3793 (shl GR16:$src2, (sub 16, CL:$amt))), addr:$dst),
3794 (SHRD16mrCL addr:$dst, GR16:$src2)>;
3795
Dan Gohman921581d2008-10-17 01:23:35 +00003796def : Pat<(or (srl GR16:$src1, (i8 (trunc CX:$amt))),
3797 (shl GR16:$src2, (i8 (trunc (sub 16, CX:$amt))))),
3798 (SHRD16rrCL GR16:$src1, GR16:$src2)>;
3799
3800def : Pat<(store (or (srl (loadi16 addr:$dst), (i8 (trunc CX:$amt))),
3801 (shl GR16:$src2, (i8 (trunc (sub 16, CX:$amt))))),
3802 addr:$dst),
3803 (SHRD16mrCL addr:$dst, GR16:$src2)>;
3804
3805def : Pat<(shrd GR16:$src1, (i8 imm:$amt1), GR16:$src2, (i8 imm:$amt2)),
3806 (SHRD16rri8 GR16:$src1, GR16:$src2, (i8 imm:$amt1))>;
3807
3808def : Pat<(store (shrd (loadi16 addr:$dst), (i8 imm:$amt1),
3809 GR16:$src2, (i8 imm:$amt2)), addr:$dst),
3810 (SHRD16mri8 addr:$dst, GR16:$src2, (i8 imm:$amt1))>;
3811
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003812// (or (x << c) | (y >> (16 - c))) ==> (shld16 x, y, c)
3813def : Pat<(or (shl GR16:$src1, CL:$amt),
3814 (srl GR16:$src2, (sub 16, CL:$amt))),
3815 (SHLD16rrCL GR16:$src1, GR16:$src2)>;
3816
3817def : Pat<(store (or (shl (loadi16 addr:$dst), CL:$amt),
3818 (srl GR16:$src2, (sub 16, CL:$amt))), addr:$dst),
3819 (SHLD16mrCL addr:$dst, GR16:$src2)>;
3820
Dan Gohman921581d2008-10-17 01:23:35 +00003821def : Pat<(or (shl GR16:$src1, (i8 (trunc CX:$amt))),
3822 (srl GR16:$src2, (i8 (trunc (sub 16, CX:$amt))))),
3823 (SHLD16rrCL GR16:$src1, GR16:$src2)>;
3824
3825def : Pat<(store (or (shl (loadi16 addr:$dst), (i8 (trunc CX:$amt))),
3826 (srl GR16:$src2, (i8 (trunc (sub 16, CX:$amt))))),
3827 addr:$dst),
3828 (SHLD16mrCL addr:$dst, GR16:$src2)>;
3829
3830def : Pat<(shld GR16:$src1, (i8 imm:$amt1), GR16:$src2, (i8 imm:$amt2)),
3831 (SHLD16rri8 GR16:$src1, GR16:$src2, (i8 imm:$amt1))>;
3832
3833def : Pat<(store (shld (loadi16 addr:$dst), (i8 imm:$amt1),
3834 GR16:$src2, (i8 imm:$amt2)), addr:$dst),
3835 (SHLD16mri8 addr:$dst, GR16:$src2, (i8 imm:$amt1))>;
3836
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003837//===----------------------------------------------------------------------===//
Dan Gohman99a12192009-03-04 19:44:21 +00003838// EFLAGS-defining Patterns
Bill Wendlingf5399032008-12-12 21:15:41 +00003839//===----------------------------------------------------------------------===//
3840
Dan Gohman99a12192009-03-04 19:44:21 +00003841// Register-Register Addition with EFLAGS result
3842def : Pat<(parallel (X86add_flag GR8:$src1, GR8:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00003843 (implicit EFLAGS)),
3844 (ADD8rr GR8:$src1, GR8:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00003845def : Pat<(parallel (X86add_flag GR16:$src1, GR16:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00003846 (implicit EFLAGS)),
3847 (ADD16rr GR16:$src1, GR16:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00003848def : Pat<(parallel (X86add_flag GR32:$src1, GR32:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00003849 (implicit EFLAGS)),
3850 (ADD32rr GR32:$src1, GR32:$src2)>;
3851
Dan Gohman99a12192009-03-04 19:44:21 +00003852// Register-Memory Addition with EFLAGS result
3853def : Pat<(parallel (X86add_flag GR8:$src1, (loadi8 addr:$src2)),
Bill Wendlingf5399032008-12-12 21:15:41 +00003854 (implicit EFLAGS)),
3855 (ADD8rm GR8:$src1, addr:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00003856def : Pat<(parallel (X86add_flag GR16:$src1, (loadi16 addr:$src2)),
Bill Wendlingf5399032008-12-12 21:15:41 +00003857 (implicit EFLAGS)),
3858 (ADD16rm GR16:$src1, addr:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00003859def : Pat<(parallel (X86add_flag GR32:$src1, (loadi32 addr:$src2)),
Bill Wendlingf5399032008-12-12 21:15:41 +00003860 (implicit EFLAGS)),
3861 (ADD32rm GR32:$src1, addr:$src2)>;
3862
Dan Gohman99a12192009-03-04 19:44:21 +00003863// Register-Integer Addition with EFLAGS result
3864def : Pat<(parallel (X86add_flag GR8:$src1, imm:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00003865 (implicit EFLAGS)),
3866 (ADD8ri GR8:$src1, imm:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00003867def : Pat<(parallel (X86add_flag GR16:$src1, imm:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00003868 (implicit EFLAGS)),
3869 (ADD16ri GR16:$src1, imm:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00003870def : Pat<(parallel (X86add_flag GR32:$src1, imm:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00003871 (implicit EFLAGS)),
3872 (ADD32ri GR32:$src1, imm:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00003873def : Pat<(parallel (X86add_flag GR16:$src1, i16immSExt8:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00003874 (implicit EFLAGS)),
3875 (ADD16ri8 GR16:$src1, i16immSExt8:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00003876def : Pat<(parallel (X86add_flag GR32:$src1, i32immSExt8:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00003877 (implicit EFLAGS)),
3878 (ADD32ri8 GR32:$src1, i32immSExt8:$src2)>;
3879
Dan Gohman99a12192009-03-04 19:44:21 +00003880// Memory-Register Addition with EFLAGS result
3881def : Pat<(parallel (store (X86add_flag (loadi8 addr:$dst), GR8:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00003882 addr:$dst),
3883 (implicit EFLAGS)),
3884 (ADD8mr addr:$dst, GR8:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00003885def : Pat<(parallel (store (X86add_flag (loadi16 addr:$dst), GR16:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00003886 addr:$dst),
3887 (implicit EFLAGS)),
3888 (ADD16mr addr:$dst, GR16:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00003889def : Pat<(parallel (store (X86add_flag (loadi32 addr:$dst), GR32:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00003890 addr:$dst),
3891 (implicit EFLAGS)),
3892 (ADD32mr addr:$dst, GR32:$src2)>;
Dale Johannesen06b83f12009-05-18 17:44:15 +00003893
3894// Memory-Integer Addition with EFLAGS result
Dan Gohman99a12192009-03-04 19:44:21 +00003895def : Pat<(parallel (store (X86add_flag (loadi8 addr:$dst), imm:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00003896 addr:$dst),
3897 (implicit EFLAGS)),
3898 (ADD8mi addr:$dst, imm:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00003899def : Pat<(parallel (store (X86add_flag (loadi16 addr:$dst), imm:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00003900 addr:$dst),
3901 (implicit EFLAGS)),
3902 (ADD16mi addr:$dst, imm:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00003903def : Pat<(parallel (store (X86add_flag (loadi32 addr:$dst), imm:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00003904 addr:$dst),
3905 (implicit EFLAGS)),
3906 (ADD32mi addr:$dst, imm:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00003907def : Pat<(parallel (store (X86add_flag (loadi16 addr:$dst), i16immSExt8:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00003908 addr:$dst),
3909 (implicit EFLAGS)),
3910 (ADD16mi8 addr:$dst, i16immSExt8:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00003911def : Pat<(parallel (store (X86add_flag (loadi32 addr:$dst), i32immSExt8:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00003912 addr:$dst),
3913 (implicit EFLAGS)),
3914 (ADD32mi8 addr:$dst, i32immSExt8:$src2)>;
3915
Dan Gohman99a12192009-03-04 19:44:21 +00003916// Register-Register Subtraction with EFLAGS result
3917def : Pat<(parallel (X86sub_flag GR8:$src1, GR8:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00003918 (implicit EFLAGS)),
3919 (SUB8rr GR8:$src1, GR8:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00003920def : Pat<(parallel (X86sub_flag GR16:$src1, GR16:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00003921 (implicit EFLAGS)),
3922 (SUB16rr GR16:$src1, GR16:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00003923def : Pat<(parallel (X86sub_flag GR32:$src1, GR32:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00003924 (implicit EFLAGS)),
3925 (SUB32rr GR32:$src1, GR32:$src2)>;
3926
Dan Gohman99a12192009-03-04 19:44:21 +00003927// Register-Memory Subtraction with EFLAGS result
3928def : Pat<(parallel (X86sub_flag GR8:$src1, (loadi8 addr:$src2)),
Bill Wendlingf5399032008-12-12 21:15:41 +00003929 (implicit EFLAGS)),
3930 (SUB8rm GR8:$src1, addr:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00003931def : Pat<(parallel (X86sub_flag GR16:$src1, (loadi16 addr:$src2)),
Bill Wendlingf5399032008-12-12 21:15:41 +00003932 (implicit EFLAGS)),
3933 (SUB16rm GR16:$src1, addr:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00003934def : Pat<(parallel (X86sub_flag GR32:$src1, (loadi32 addr:$src2)),
Bill Wendlingf5399032008-12-12 21:15:41 +00003935 (implicit EFLAGS)),
3936 (SUB32rm GR32:$src1, addr:$src2)>;
3937
Dan Gohman99a12192009-03-04 19:44:21 +00003938// Register-Integer Subtraction with EFLAGS result
3939def : Pat<(parallel (X86sub_flag GR8:$src1, imm:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00003940 (implicit EFLAGS)),
3941 (SUB8ri GR8:$src1, imm:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00003942def : Pat<(parallel (X86sub_flag GR16:$src1, imm:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00003943 (implicit EFLAGS)),
3944 (SUB16ri GR16:$src1, imm:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00003945def : Pat<(parallel (X86sub_flag GR32:$src1, imm:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00003946 (implicit EFLAGS)),
3947 (SUB32ri GR32:$src1, imm:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00003948def : Pat<(parallel (X86sub_flag GR16:$src1, i16immSExt8:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00003949 (implicit EFLAGS)),
3950 (SUB16ri8 GR16:$src1, i16immSExt8:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00003951def : Pat<(parallel (X86sub_flag GR32:$src1, i32immSExt8:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00003952 (implicit EFLAGS)),
3953 (SUB32ri8 GR32:$src1, i32immSExt8:$src2)>;
3954
Dan Gohman99a12192009-03-04 19:44:21 +00003955// Memory-Register Subtraction with EFLAGS result
3956def : Pat<(parallel (store (X86sub_flag (loadi8 addr:$dst), GR8:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00003957 addr:$dst),
3958 (implicit EFLAGS)),
3959 (SUB8mr addr:$dst, GR8:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00003960def : Pat<(parallel (store (X86sub_flag (loadi16 addr:$dst), GR16:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00003961 addr:$dst),
3962 (implicit EFLAGS)),
3963 (SUB16mr addr:$dst, GR16:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00003964def : Pat<(parallel (store (X86sub_flag (loadi32 addr:$dst), GR32:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00003965 addr:$dst),
3966 (implicit EFLAGS)),
3967 (SUB32mr addr:$dst, GR32:$src2)>;
3968
Dan Gohman99a12192009-03-04 19:44:21 +00003969// Memory-Integer Subtraction with EFLAGS result
3970def : Pat<(parallel (store (X86sub_flag (loadi8 addr:$dst), imm:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00003971 addr:$dst),
3972 (implicit EFLAGS)),
3973 (SUB8mi addr:$dst, imm:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00003974def : Pat<(parallel (store (X86sub_flag (loadi16 addr:$dst), imm:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00003975 addr:$dst),
3976 (implicit EFLAGS)),
3977 (SUB16mi addr:$dst, imm:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00003978def : Pat<(parallel (store (X86sub_flag (loadi32 addr:$dst), imm:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00003979 addr:$dst),
3980 (implicit EFLAGS)),
3981 (SUB32mi addr:$dst, imm:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00003982def : Pat<(parallel (store (X86sub_flag (loadi16 addr:$dst), i16immSExt8:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00003983 addr:$dst),
3984 (implicit EFLAGS)),
3985 (SUB16mi8 addr:$dst, i16immSExt8:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00003986def : Pat<(parallel (store (X86sub_flag (loadi32 addr:$dst), i32immSExt8:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00003987 addr:$dst),
3988 (implicit EFLAGS)),
3989 (SUB32mi8 addr:$dst, i32immSExt8:$src2)>;
3990
3991
Dan Gohman99a12192009-03-04 19:44:21 +00003992// Register-Register Signed Integer Multiply with EFLAGS result
3993def : Pat<(parallel (X86smul_flag GR16:$src1, GR16:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00003994 (implicit EFLAGS)),
3995 (IMUL16rr GR16:$src1, GR16:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00003996def : Pat<(parallel (X86smul_flag GR32:$src1, GR32:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00003997 (implicit EFLAGS)),
3998 (IMUL32rr GR32:$src1, GR32:$src2)>;
3999
Dan Gohman99a12192009-03-04 19:44:21 +00004000// Register-Memory Signed Integer Multiply with EFLAGS result
4001def : Pat<(parallel (X86smul_flag GR16:$src1, (loadi16 addr:$src2)),
Bill Wendlingf5399032008-12-12 21:15:41 +00004002 (implicit EFLAGS)),
4003 (IMUL16rm GR16:$src1, addr:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00004004def : Pat<(parallel (X86smul_flag GR32:$src1, (loadi32 addr:$src2)),
Bill Wendlingf5399032008-12-12 21:15:41 +00004005 (implicit EFLAGS)),
4006 (IMUL32rm GR32:$src1, addr:$src2)>;
4007
Dan Gohman99a12192009-03-04 19:44:21 +00004008// Register-Integer Signed Integer Multiply with EFLAGS result
4009def : Pat<(parallel (X86smul_flag GR16:$src1, imm:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00004010 (implicit EFLAGS)),
4011 (IMUL16rri GR16:$src1, imm:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00004012def : Pat<(parallel (X86smul_flag GR32:$src1, imm:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00004013 (implicit EFLAGS)),
4014 (IMUL32rri GR32:$src1, imm:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00004015def : Pat<(parallel (X86smul_flag GR16:$src1, i16immSExt8:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00004016 (implicit EFLAGS)),
4017 (IMUL16rri8 GR16:$src1, i16immSExt8:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00004018def : Pat<(parallel (X86smul_flag GR32:$src1, i32immSExt8:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00004019 (implicit EFLAGS)),
4020 (IMUL32rri8 GR32:$src1, i32immSExt8:$src2)>;
4021
Dan Gohman99a12192009-03-04 19:44:21 +00004022// Memory-Integer Signed Integer Multiply with EFLAGS result
4023def : Pat<(parallel (X86smul_flag (loadi16 addr:$src1), imm:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00004024 (implicit EFLAGS)),
4025 (IMUL16rmi addr:$src1, imm:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00004026def : Pat<(parallel (X86smul_flag (loadi32 addr:$src1), imm:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00004027 (implicit EFLAGS)),
4028 (IMUL32rmi addr:$src1, imm:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00004029def : Pat<(parallel (X86smul_flag (loadi16 addr:$src1), i16immSExt8:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00004030 (implicit EFLAGS)),
4031 (IMUL16rmi8 addr:$src1, i16immSExt8:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00004032def : Pat<(parallel (X86smul_flag (loadi32 addr:$src1), i32immSExt8:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00004033 (implicit EFLAGS)),
4034 (IMUL32rmi8 addr:$src1, i32immSExt8:$src2)>;
4035
Dan Gohman99a12192009-03-04 19:44:21 +00004036// Optimize multiply by 2 with EFLAGS result.
Evan Cheng00cf7932009-01-27 03:30:42 +00004037let AddedComplexity = 2 in {
Dan Gohman99a12192009-03-04 19:44:21 +00004038def : Pat<(parallel (X86smul_flag GR16:$src1, 2),
Evan Cheng00cf7932009-01-27 03:30:42 +00004039 (implicit EFLAGS)),
4040 (ADD16rr GR16:$src1, GR16:$src1)>;
4041
Dan Gohman99a12192009-03-04 19:44:21 +00004042def : Pat<(parallel (X86smul_flag GR32:$src1, 2),
Evan Cheng00cf7932009-01-27 03:30:42 +00004043 (implicit EFLAGS)),
4044 (ADD32rr GR32:$src1, GR32:$src1)>;
4045}
4046
Dan Gohman99a12192009-03-04 19:44:21 +00004047// INC and DEC with EFLAGS result. Note that these do not set CF.
4048def : Pat<(parallel (X86inc_flag GR8:$src), (implicit EFLAGS)),
4049 (INC8r GR8:$src)>;
4050def : Pat<(parallel (store (i8 (X86inc_flag (loadi8 addr:$dst))), addr:$dst),
4051 (implicit EFLAGS)),
4052 (INC8m addr:$dst)>;
4053def : Pat<(parallel (X86dec_flag GR8:$src), (implicit EFLAGS)),
4054 (DEC8r GR8:$src)>;
4055def : Pat<(parallel (store (i8 (X86dec_flag (loadi8 addr:$dst))), addr:$dst),
4056 (implicit EFLAGS)),
4057 (DEC8m addr:$dst)>;
4058
4059def : Pat<(parallel (X86inc_flag GR16:$src), (implicit EFLAGS)),
Dan Gohmaneebcac72009-03-05 21:32:23 +00004060 (INC16r GR16:$src)>, Requires<[In32BitMode]>;
Dan Gohman99a12192009-03-04 19:44:21 +00004061def : Pat<(parallel (store (i16 (X86inc_flag (loadi16 addr:$dst))), addr:$dst),
4062 (implicit EFLAGS)),
Dan Gohmaneebcac72009-03-05 21:32:23 +00004063 (INC16m addr:$dst)>, Requires<[In32BitMode]>;
Dan Gohman99a12192009-03-04 19:44:21 +00004064def : Pat<(parallel (X86dec_flag GR16:$src), (implicit EFLAGS)),
Dan Gohmaneebcac72009-03-05 21:32:23 +00004065 (DEC16r GR16:$src)>, Requires<[In32BitMode]>;
Dan Gohman99a12192009-03-04 19:44:21 +00004066def : Pat<(parallel (store (i16 (X86dec_flag (loadi16 addr:$dst))), addr:$dst),
4067 (implicit EFLAGS)),
Dan Gohmaneebcac72009-03-05 21:32:23 +00004068 (DEC16m addr:$dst)>, Requires<[In32BitMode]>;
Dan Gohman99a12192009-03-04 19:44:21 +00004069
4070def : Pat<(parallel (X86inc_flag GR32:$src), (implicit EFLAGS)),
Dan Gohmaneebcac72009-03-05 21:32:23 +00004071 (INC32r GR32:$src)>, Requires<[In32BitMode]>;
Dan Gohman99a12192009-03-04 19:44:21 +00004072def : Pat<(parallel (store (i32 (X86inc_flag (loadi32 addr:$dst))), addr:$dst),
4073 (implicit EFLAGS)),
Dan Gohmaneebcac72009-03-05 21:32:23 +00004074 (INC32m addr:$dst)>, Requires<[In32BitMode]>;
Dan Gohman99a12192009-03-04 19:44:21 +00004075def : Pat<(parallel (X86dec_flag GR32:$src), (implicit EFLAGS)),
Dan Gohmaneebcac72009-03-05 21:32:23 +00004076 (DEC32r GR32:$src)>, Requires<[In32BitMode]>;
Dan Gohman99a12192009-03-04 19:44:21 +00004077def : Pat<(parallel (store (i32 (X86dec_flag (loadi32 addr:$dst))), addr:$dst),
4078 (implicit EFLAGS)),
Dan Gohmaneebcac72009-03-05 21:32:23 +00004079 (DEC32m addr:$dst)>, Requires<[In32BitMode]>;
Dan Gohman99a12192009-03-04 19:44:21 +00004080
Bill Wendlingf5399032008-12-12 21:15:41 +00004081//===----------------------------------------------------------------------===//
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004082// Floating Point Stack Support
4083//===----------------------------------------------------------------------===//
4084
4085include "X86InstrFPStack.td"
4086
4087//===----------------------------------------------------------------------===//
Evan Cheng86ab7d32007-07-31 08:04:03 +00004088// X86-64 Support
4089//===----------------------------------------------------------------------===//
4090
Chris Lattner2de8d2b2008-01-10 05:50:42 +00004091include "X86Instr64bit.td"
Evan Cheng86ab7d32007-07-31 08:04:03 +00004092
4093//===----------------------------------------------------------------------===//
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004094// XMM Floating point support (requires SSE / SSE2)
4095//===----------------------------------------------------------------------===//
4096
4097include "X86InstrSSE.td"
Evan Cheng5e4d1e72008-04-25 18:19:54 +00004098
4099//===----------------------------------------------------------------------===//
4100// MMX and XMM Packed Integer support (requires MMX, SSE, and SSE2)
4101//===----------------------------------------------------------------------===//
4102
4103include "X86InstrMMX.td"