blob: fe103c657718dbb56f1ac06fa786f4ce081133b3 [file] [log] [blame]
Nate Begeman21e463b2005-10-16 05:39:50 +00001//===- PPCInstrInfo.cpp - PowerPC32 Instruction Information -----*- C++ -*-===//
Misha Brukmanb5f662f2005-04-21 23:30:14 +00002//
Misha Brukmanf2ccb772004-08-17 04:55:41 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Misha Brukmanb5f662f2005-04-21 23:30:14 +00007//
Misha Brukmanf2ccb772004-08-17 04:55:41 +00008//===----------------------------------------------------------------------===//
9//
10// This file contains the PowerPC implementation of the TargetInstrInfo class.
11//
12//===----------------------------------------------------------------------===//
13
Chris Lattner16e71f22005-10-14 23:59:06 +000014#include "PPCInstrInfo.h"
Evan Cheng59ee62d2011-07-11 03:57:24 +000015#include "PPC.h"
Owen Andersonf6372aa2008-01-01 21:11:32 +000016#include "PPCInstrBuilder.h"
Bill Wendling7194aaf2008-03-03 22:19:16 +000017#include "PPCMachineFunctionInfo.h"
Chris Lattnerb1d26f62006-06-17 00:01:04 +000018#include "PPCTargetMachine.h"
Andrew Trick2da8bc82010-12-24 05:03:26 +000019#include "PPCHazardRecognizers.h"
Evan Cheng94b95502011-07-26 00:24:13 +000020#include "MCTargetDesc/PPCPredicates.h"
Jakob Stoklund Olesen7a79fcb2010-07-16 18:22:00 +000021#include "llvm/CodeGen/MachineFrameInfo.h"
Misha Brukmanf2ccb772004-08-17 04:55:41 +000022#include "llvm/CodeGen/MachineInstrBuilder.h"
Jakob Stoklund Olesen7a79fcb2010-07-16 18:22:00 +000023#include "llvm/CodeGen/MachineMemOperand.h"
Jakob Stoklund Olesen24329662010-02-26 21:09:24 +000024#include "llvm/CodeGen/MachineRegisterInfo.h"
Evan Cheng59ee62d2011-07-11 03:57:24 +000025#include "llvm/MC/MCAsmInfo.h"
Bill Wendling880d0f62008-03-04 23:13:51 +000026#include "llvm/Support/CommandLine.h"
Torok Edwindac237e2009-07-08 20:53:28 +000027#include "llvm/Support/ErrorHandling.h"
Evan Cheng3e74d6f2011-08-24 18:08:43 +000028#include "llvm/Support/TargetRegistry.h"
Torok Edwindac237e2009-07-08 20:53:28 +000029#include "llvm/Support/raw_ostream.h"
Evan Cheng59ee62d2011-07-11 03:57:24 +000030#include "llvm/ADT/STLExtras.h"
Misha Brukmanf2ccb772004-08-17 04:55:41 +000031
Evan Cheng4db3cff2011-07-01 17:57:27 +000032#define GET_INSTRINFO_CTOR
Evan Cheng22fee2d2011-06-28 20:07:07 +000033#include "PPCGenInstrInfo.inc"
34
Dan Gohman82bcd232010-04-15 17:20:57 +000035namespace llvm {
Hal Finkel3fd00182011-12-05 17:55:17 +000036extern cl::opt<bool> DisablePPC32RS;
37extern cl::opt<bool> DisablePPC64RS;
Dan Gohman82bcd232010-04-15 17:20:57 +000038}
39
40using namespace llvm;
Bill Wendling880d0f62008-03-04 23:13:51 +000041
Chris Lattnerb1d26f62006-06-17 00:01:04 +000042PPCInstrInfo::PPCInstrInfo(PPCTargetMachine &tm)
Evan Cheng4db3cff2011-07-01 17:57:27 +000043 : PPCGenInstrInfo(PPC::ADJCALLSTACKDOWN, PPC::ADJCALLSTACKUP),
Evan Chengd5b03f22011-06-28 21:14:33 +000044 TM(tm), RI(*TM.getSubtargetImpl(), *this) {}
Chris Lattnerb1d26f62006-06-17 00:01:04 +000045
Andrew Trick2da8bc82010-12-24 05:03:26 +000046/// CreateTargetHazardRecognizer - Return the hazard recognizer to use for
47/// this target when scheduling the DAG.
48ScheduleHazardRecognizer *PPCInstrInfo::CreateTargetHazardRecognizer(
49 const TargetMachine *TM,
50 const ScheduleDAG *DAG) const {
Hal Finkelc6d08f12011-10-17 04:03:49 +000051 unsigned Directive = TM->getSubtarget<PPCSubtarget>().getDarwinDirective();
52 if (Directive == PPC::DIR_440) {
Hal Finkel768c65f2011-11-22 16:21:04 +000053 const InstrItineraryData *II = TM->getInstrItineraryData();
54 return new PPCHazardRecognizer440(II, DAG);
Hal Finkelc6d08f12011-10-17 04:03:49 +000055 }
Hal Finkel64c34e22011-12-02 04:58:02 +000056
57 return TargetInstrInfoImpl::CreateTargetHazardRecognizer(TM, DAG);
Andrew Trick2da8bc82010-12-24 05:03:26 +000058}
59
Hal Finkel64c34e22011-12-02 04:58:02 +000060/// CreateTargetPostRAHazardRecognizer - Return the postRA hazard recognizer
61/// to use for this target when scheduling the DAG.
62ScheduleHazardRecognizer *PPCInstrInfo::CreateTargetPostRAHazardRecognizer(
63 const InstrItineraryData *II,
64 const ScheduleDAG *DAG) const {
65 unsigned Directive = TM.getSubtarget<PPCSubtarget>().getDarwinDirective();
66
67 // Most subtargets use a PPC970 recognizer.
68 if (Directive != PPC::DIR_440) {
69 const TargetInstrInfo *TII = TM.getInstrInfo();
70 assert(TII && "No InstrInfo?");
71
72 return new PPCHazardRecognizer970(*TII);
73 }
74
75 return TargetInstrInfoImpl::CreateTargetPostRAHazardRecognizer(II, DAG);
76}
Andrew Trick6e8f4c42010-12-24 04:28:06 +000077unsigned PPCInstrInfo::isLoadFromStackSlot(const MachineInstr *MI,
Chris Lattner9c09c9e2006-03-16 22:24:02 +000078 int &FrameIndex) const {
Chris Lattner40839602006-02-02 20:12:32 +000079 switch (MI->getOpcode()) {
80 default: break;
81 case PPC::LD:
82 case PPC::LWZ:
83 case PPC::LFS:
84 case PPC::LFD:
Dan Gohmand735b802008-10-03 15:45:36 +000085 if (MI->getOperand(1).isImm() && !MI->getOperand(1).getImm() &&
86 MI->getOperand(2).isFI()) {
Chris Lattner8aa797a2007-12-30 23:10:15 +000087 FrameIndex = MI->getOperand(2).getIndex();
Chris Lattner40839602006-02-02 20:12:32 +000088 return MI->getOperand(0).getReg();
89 }
90 break;
91 }
92 return 0;
Chris Lattner65242872006-02-02 20:16:12 +000093}
Chris Lattner40839602006-02-02 20:12:32 +000094
Andrew Trick6e8f4c42010-12-24 04:28:06 +000095unsigned PPCInstrInfo::isStoreToStackSlot(const MachineInstr *MI,
Chris Lattner65242872006-02-02 20:16:12 +000096 int &FrameIndex) const {
97 switch (MI->getOpcode()) {
98 default: break;
Nate Begeman3b478b32006-02-02 21:07:50 +000099 case PPC::STD:
Chris Lattner65242872006-02-02 20:16:12 +0000100 case PPC::STW:
101 case PPC::STFS:
102 case PPC::STFD:
Dan Gohmand735b802008-10-03 15:45:36 +0000103 if (MI->getOperand(1).isImm() && !MI->getOperand(1).getImm() &&
104 MI->getOperand(2).isFI()) {
Chris Lattner8aa797a2007-12-30 23:10:15 +0000105 FrameIndex = MI->getOperand(2).getIndex();
Chris Lattner65242872006-02-02 20:16:12 +0000106 return MI->getOperand(0).getReg();
107 }
108 break;
109 }
110 return 0;
111}
Chris Lattner40839602006-02-02 20:12:32 +0000112
Chris Lattner043870d2005-09-09 18:17:41 +0000113// commuteInstruction - We can commute rlwimi instructions, but only if the
114// rotate amt is zero. We also have to munge the immediates a bit.
Evan Cheng58dcb0e2008-06-16 07:33:11 +0000115MachineInstr *
116PPCInstrInfo::commuteInstruction(MachineInstr *MI, bool NewMI) const {
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000117 MachineFunction &MF = *MI->getParent()->getParent();
118
Chris Lattner043870d2005-09-09 18:17:41 +0000119 // Normal instructions can be commuted the obvious way.
120 if (MI->getOpcode() != PPC::RLWIMI)
Evan Cheng58dcb0e2008-06-16 07:33:11 +0000121 return TargetInstrInfoImpl::commuteInstruction(MI, NewMI);
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000122
Chris Lattner043870d2005-09-09 18:17:41 +0000123 // Cannot commute if it has a non-zero rotate count.
Chris Lattner9a1ceae2007-12-30 20:49:49 +0000124 if (MI->getOperand(3).getImm() != 0)
Chris Lattner043870d2005-09-09 18:17:41 +0000125 return 0;
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000126
Chris Lattner043870d2005-09-09 18:17:41 +0000127 // If we have a zero rotate count, we have:
128 // M = mask(MB,ME)
129 // Op0 = (Op1 & ~M) | (Op2 & M)
130 // Change this to:
131 // M = mask((ME+1)&31, (MB-1)&31)
132 // Op0 = (Op2 & ~M) | (Op1 & M)
133
134 // Swap op1/op2
Evan Chenga4d16a12008-02-13 02:46:49 +0000135 unsigned Reg0 = MI->getOperand(0).getReg();
Chris Lattner043870d2005-09-09 18:17:41 +0000136 unsigned Reg1 = MI->getOperand(1).getReg();
137 unsigned Reg2 = MI->getOperand(2).getReg();
Evan Cheng6ce7dc22006-11-15 20:58:11 +0000138 bool Reg1IsKill = MI->getOperand(1).isKill();
139 bool Reg2IsKill = MI->getOperand(2).isKill();
Evan Cheng58dcb0e2008-06-16 07:33:11 +0000140 bool ChangeReg0 = false;
Evan Chenga4d16a12008-02-13 02:46:49 +0000141 // If machine instrs are no longer in two-address forms, update
142 // destination register as well.
143 if (Reg0 == Reg1) {
144 // Must be two address instruction!
Evan Chenge837dea2011-06-28 19:10:37 +0000145 assert(MI->getDesc().getOperandConstraint(0, MCOI::TIED_TO) &&
Evan Chenga4d16a12008-02-13 02:46:49 +0000146 "Expecting a two-address instruction!");
Evan Chenga4d16a12008-02-13 02:46:49 +0000147 Reg2IsKill = false;
Evan Cheng58dcb0e2008-06-16 07:33:11 +0000148 ChangeReg0 = true;
Evan Chenga4d16a12008-02-13 02:46:49 +0000149 }
Evan Cheng58dcb0e2008-06-16 07:33:11 +0000150
151 // Masks.
152 unsigned MB = MI->getOperand(4).getImm();
153 unsigned ME = MI->getOperand(5).getImm();
154
155 if (NewMI) {
156 // Create a new instruction.
157 unsigned Reg0 = ChangeReg0 ? Reg2 : MI->getOperand(0).getReg();
158 bool Reg0IsDead = MI->getOperand(0).isDead();
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000159 return BuildMI(MF, MI->getDebugLoc(), MI->getDesc())
Bill Wendling587daed2009-05-13 21:33:08 +0000160 .addReg(Reg0, RegState::Define | getDeadRegState(Reg0IsDead))
161 .addReg(Reg2, getKillRegState(Reg2IsKill))
162 .addReg(Reg1, getKillRegState(Reg1IsKill))
Evan Cheng58dcb0e2008-06-16 07:33:11 +0000163 .addImm((ME+1) & 31)
164 .addImm((MB-1) & 31);
165 }
166
167 if (ChangeReg0)
168 MI->getOperand(0).setReg(Reg2);
Chris Lattnere53f4a02006-05-04 17:52:23 +0000169 MI->getOperand(2).setReg(Reg1);
170 MI->getOperand(1).setReg(Reg2);
Chris Lattnerf7382302007-12-30 21:56:09 +0000171 MI->getOperand(2).setIsKill(Reg1IsKill);
172 MI->getOperand(1).setIsKill(Reg2IsKill);
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000173
Chris Lattner043870d2005-09-09 18:17:41 +0000174 // Swap the mask around.
Chris Lattner9a1ceae2007-12-30 20:49:49 +0000175 MI->getOperand(4).setImm((ME+1) & 31);
176 MI->getOperand(5).setImm((MB-1) & 31);
Chris Lattner043870d2005-09-09 18:17:41 +0000177 return MI;
178}
Chris Lattnerbbf1c722006-03-05 23:49:55 +0000179
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000180void PPCInstrInfo::insertNoop(MachineBasicBlock &MBB,
Chris Lattnerbbf1c722006-03-05 23:49:55 +0000181 MachineBasicBlock::iterator MI) const {
Chris Lattnerc7f3ace2010-04-02 20:16:16 +0000182 DebugLoc DL;
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000183 BuildMI(MBB, MI, DL, get(PPC::NOP));
Chris Lattnerbbf1c722006-03-05 23:49:55 +0000184}
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000185
186
187// Branch analysis.
188bool PPCInstrInfo::AnalyzeBranch(MachineBasicBlock &MBB,MachineBasicBlock *&TBB,
189 MachineBasicBlock *&FBB,
Evan Chengdc54d312009-02-09 07:14:22 +0000190 SmallVectorImpl<MachineOperand> &Cond,
191 bool AllowModify) const {
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000192 // If the block has no terminators, it just falls into the block after it.
193 MachineBasicBlock::iterator I = MBB.end();
Dale Johannesen93d6a7e2010-04-02 01:38:09 +0000194 if (I == MBB.begin())
195 return false;
196 --I;
197 while (I->isDebugValue()) {
198 if (I == MBB.begin())
199 return false;
200 --I;
201 }
202 if (!isUnpredicatedTerminator(I))
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000203 return false;
204
205 // Get the last instruction in the block.
206 MachineInstr *LastInst = I;
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000207
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000208 // If there is only one terminator instruction, process it.
Evan Chengbfd2ec42007-06-08 21:59:56 +0000209 if (I == MBB.begin() || !isUnpredicatedTerminator(--I)) {
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000210 if (LastInst->getOpcode() == PPC::B) {
Evan Cheng82ae9332009-05-08 23:09:25 +0000211 if (!LastInst->getOperand(0).isMBB())
212 return true;
Chris Lattner8aa797a2007-12-30 23:10:15 +0000213 TBB = LastInst->getOperand(0).getMBB();
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000214 return false;
Chris Lattner289c2d52006-11-17 22:14:47 +0000215 } else if (LastInst->getOpcode() == PPC::BCC) {
Evan Cheng82ae9332009-05-08 23:09:25 +0000216 if (!LastInst->getOperand(2).isMBB())
217 return true;
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000218 // Block ends with fall-through condbranch.
Chris Lattner8aa797a2007-12-30 23:10:15 +0000219 TBB = LastInst->getOperand(2).getMBB();
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000220 Cond.push_back(LastInst->getOperand(0));
221 Cond.push_back(LastInst->getOperand(1));
Chris Lattner7c4fe252006-10-21 06:03:11 +0000222 return false;
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000223 }
224 // Otherwise, don't know what this is.
225 return true;
226 }
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000227
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000228 // Get the instruction before it if it's a terminator.
229 MachineInstr *SecondLastInst = I;
230
231 // If there are three terminators, we don't know what sort of block this is.
232 if (SecondLastInst && I != MBB.begin() &&
Evan Chengbfd2ec42007-06-08 21:59:56 +0000233 isUnpredicatedTerminator(--I))
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000234 return true;
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000235
Chris Lattner289c2d52006-11-17 22:14:47 +0000236 // If the block ends with PPC::B and PPC:BCC, handle it.
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000237 if (SecondLastInst->getOpcode() == PPC::BCC &&
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000238 LastInst->getOpcode() == PPC::B) {
Evan Cheng82ae9332009-05-08 23:09:25 +0000239 if (!SecondLastInst->getOperand(2).isMBB() ||
240 !LastInst->getOperand(0).isMBB())
241 return true;
Chris Lattner8aa797a2007-12-30 23:10:15 +0000242 TBB = SecondLastInst->getOperand(2).getMBB();
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000243 Cond.push_back(SecondLastInst->getOperand(0));
244 Cond.push_back(SecondLastInst->getOperand(1));
Chris Lattner8aa797a2007-12-30 23:10:15 +0000245 FBB = LastInst->getOperand(0).getMBB();
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000246 return false;
247 }
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000248
Dale Johannesen13e8b512007-06-13 17:59:52 +0000249 // If the block ends with two PPC:Bs, handle it. The second one is not
250 // executed, so remove it.
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000251 if (SecondLastInst->getOpcode() == PPC::B &&
Dale Johannesen13e8b512007-06-13 17:59:52 +0000252 LastInst->getOpcode() == PPC::B) {
Evan Cheng82ae9332009-05-08 23:09:25 +0000253 if (!SecondLastInst->getOperand(0).isMBB())
254 return true;
Chris Lattner8aa797a2007-12-30 23:10:15 +0000255 TBB = SecondLastInst->getOperand(0).getMBB();
Dale Johannesen13e8b512007-06-13 17:59:52 +0000256 I = LastInst;
Evan Chengdc54d312009-02-09 07:14:22 +0000257 if (AllowModify)
258 I->eraseFromParent();
Dale Johannesen13e8b512007-06-13 17:59:52 +0000259 return false;
260 }
261
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000262 // Otherwise, can't handle this.
263 return true;
264}
265
Evan Chengb5cdaa22007-05-18 00:05:48 +0000266unsigned PPCInstrInfo::RemoveBranch(MachineBasicBlock &MBB) const {
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000267 MachineBasicBlock::iterator I = MBB.end();
Evan Chengb5cdaa22007-05-18 00:05:48 +0000268 if (I == MBB.begin()) return 0;
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000269 --I;
Dale Johannesen93d6a7e2010-04-02 01:38:09 +0000270 while (I->isDebugValue()) {
271 if (I == MBB.begin())
272 return 0;
273 --I;
274 }
Chris Lattner289c2d52006-11-17 22:14:47 +0000275 if (I->getOpcode() != PPC::B && I->getOpcode() != PPC::BCC)
Evan Chengb5cdaa22007-05-18 00:05:48 +0000276 return 0;
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000277
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000278 // Remove the branch.
279 I->eraseFromParent();
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000280
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000281 I = MBB.end();
282
Evan Chengb5cdaa22007-05-18 00:05:48 +0000283 if (I == MBB.begin()) return 1;
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000284 --I;
Chris Lattner289c2d52006-11-17 22:14:47 +0000285 if (I->getOpcode() != PPC::BCC)
Evan Chengb5cdaa22007-05-18 00:05:48 +0000286 return 1;
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000287
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000288 // Remove the branch.
289 I->eraseFromParent();
Evan Chengb5cdaa22007-05-18 00:05:48 +0000290 return 2;
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000291}
292
Evan Chengb5cdaa22007-05-18 00:05:48 +0000293unsigned
294PPCInstrInfo::InsertBranch(MachineBasicBlock &MBB, MachineBasicBlock *TBB,
295 MachineBasicBlock *FBB,
Stuart Hastings3bf91252010-06-17 22:43:56 +0000296 const SmallVectorImpl<MachineOperand> &Cond,
297 DebugLoc DL) const {
Chris Lattner2dc77232006-10-17 18:06:55 +0000298 // Shouldn't be a fall through.
299 assert(TBB && "InsertBranch must not be told to insert a fallthrough");
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000300 assert((Cond.size() == 2 || Cond.size() == 0) &&
Chris Lattner54108062006-10-21 05:36:13 +0000301 "PPC branch conditions have two components!");
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000302
Chris Lattner54108062006-10-21 05:36:13 +0000303 // One-way branch.
Chris Lattner2dc77232006-10-17 18:06:55 +0000304 if (FBB == 0) {
Chris Lattner54108062006-10-21 05:36:13 +0000305 if (Cond.empty()) // Unconditional branch
Stuart Hastings3bf91252010-06-17 22:43:56 +0000306 BuildMI(&MBB, DL, get(PPC::B)).addMBB(TBB);
Chris Lattner54108062006-10-21 05:36:13 +0000307 else // Conditional branch
Stuart Hastings3bf91252010-06-17 22:43:56 +0000308 BuildMI(&MBB, DL, get(PPC::BCC))
Chris Lattner18258c62006-11-17 22:37:34 +0000309 .addImm(Cond[0].getImm()).addReg(Cond[1].getReg()).addMBB(TBB);
Evan Chengb5cdaa22007-05-18 00:05:48 +0000310 return 1;
Chris Lattner2dc77232006-10-17 18:06:55 +0000311 }
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000312
Chris Lattner879d09c2006-10-21 05:42:09 +0000313 // Two-way Conditional Branch.
Stuart Hastings3bf91252010-06-17 22:43:56 +0000314 BuildMI(&MBB, DL, get(PPC::BCC))
Chris Lattner18258c62006-11-17 22:37:34 +0000315 .addImm(Cond[0].getImm()).addReg(Cond[1].getReg()).addMBB(TBB);
Stuart Hastings3bf91252010-06-17 22:43:56 +0000316 BuildMI(&MBB, DL, get(PPC::B)).addMBB(FBB);
Evan Chengb5cdaa22007-05-18 00:05:48 +0000317 return 2;
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000318}
319
Jakob Stoklund Olesen27689b02010-07-11 07:31:00 +0000320void PPCInstrInfo::copyPhysReg(MachineBasicBlock &MBB,
321 MachineBasicBlock::iterator I, DebugLoc DL,
322 unsigned DestReg, unsigned SrcReg,
323 bool KillSrc) const {
324 unsigned Opc;
325 if (PPC::GPRCRegClass.contains(DestReg, SrcReg))
326 Opc = PPC::OR;
327 else if (PPC::G8RCRegClass.contains(DestReg, SrcReg))
328 Opc = PPC::OR8;
329 else if (PPC::F4RCRegClass.contains(DestReg, SrcReg))
330 Opc = PPC::FMR;
331 else if (PPC::CRRCRegClass.contains(DestReg, SrcReg))
332 Opc = PPC::MCRF;
333 else if (PPC::VRRCRegClass.contains(DestReg, SrcReg))
334 Opc = PPC::VOR;
335 else if (PPC::CRBITRCRegClass.contains(DestReg, SrcReg))
336 Opc = PPC::CROR;
337 else
338 llvm_unreachable("Impossible reg-to-reg copy");
Owen Andersond10fd972007-12-31 06:32:00 +0000339
Evan Chenge837dea2011-06-28 19:10:37 +0000340 const MCInstrDesc &MCID = get(Opc);
341 if (MCID.getNumOperands() == 3)
342 BuildMI(MBB, I, DL, MCID, DestReg)
Jakob Stoklund Olesen27689b02010-07-11 07:31:00 +0000343 .addReg(SrcReg).addReg(SrcReg, getKillRegState(KillSrc));
344 else
Evan Chenge837dea2011-06-28 19:10:37 +0000345 BuildMI(MBB, I, DL, MCID, DestReg).addReg(SrcReg, getKillRegState(KillSrc));
Owen Andersond10fd972007-12-31 06:32:00 +0000346}
347
Hal Finkel3fd00182011-12-05 17:55:17 +0000348// This function returns true if a CR spill is necessary and false otherwise.
Bill Wendling4a66e9a2008-03-10 22:49:16 +0000349bool
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000350PPCInstrInfo::StoreRegToStackSlot(MachineFunction &MF,
351 unsigned SrcReg, bool isKill,
Bill Wendling4a66e9a2008-03-10 22:49:16 +0000352 int FrameIdx,
353 const TargetRegisterClass *RC,
354 SmallVectorImpl<MachineInstr*> &NewMIs) const{
Chris Lattnerc7f3ace2010-04-02 20:16:16 +0000355 DebugLoc DL;
Jakob Stoklund Olesen01faf432011-10-04 15:28:47 +0000356 if (PPC::GPRCRegisterClass->hasSubClassEq(RC)) {
Owen Andersonf6372aa2008-01-01 21:11:32 +0000357 if (SrcReg != PPC::LR) {
Dale Johannesen21b55412009-02-12 23:08:38 +0000358 NewMIs.push_back(addFrameReference(BuildMI(MF, DL, get(PPC::STW))
Bill Wendling587daed2009-05-13 21:33:08 +0000359 .addReg(SrcReg,
360 getKillRegState(isKill)),
Bill Wendling4a66e9a2008-03-10 22:49:16 +0000361 FrameIdx));
Owen Andersonf6372aa2008-01-01 21:11:32 +0000362 } else {
363 // FIXME: this spills LR immediately to memory in one step. To do this,
364 // we use R11, which we know cannot be used in the prolog/epilog. This is
365 // a hack.
Dale Johannesen21b55412009-02-12 23:08:38 +0000366 NewMIs.push_back(BuildMI(MF, DL, get(PPC::MFLR), PPC::R11));
367 NewMIs.push_back(addFrameReference(BuildMI(MF, DL, get(PPC::STW))
Bill Wendling587daed2009-05-13 21:33:08 +0000368 .addReg(PPC::R11,
369 getKillRegState(isKill)),
Bill Wendling4a66e9a2008-03-10 22:49:16 +0000370 FrameIdx));
Owen Andersonf6372aa2008-01-01 21:11:32 +0000371 }
Jakob Stoklund Olesen01faf432011-10-04 15:28:47 +0000372 } else if (PPC::G8RCRegisterClass->hasSubClassEq(RC)) {
Owen Andersonf6372aa2008-01-01 21:11:32 +0000373 if (SrcReg != PPC::LR8) {
Dale Johannesen21b55412009-02-12 23:08:38 +0000374 NewMIs.push_back(addFrameReference(BuildMI(MF, DL, get(PPC::STD))
Bill Wendling587daed2009-05-13 21:33:08 +0000375 .addReg(SrcReg,
376 getKillRegState(isKill)),
377 FrameIdx));
Owen Andersonf6372aa2008-01-01 21:11:32 +0000378 } else {
379 // FIXME: this spills LR immediately to memory in one step. To do this,
380 // we use R11, which we know cannot be used in the prolog/epilog. This is
381 // a hack.
Dale Johannesen21b55412009-02-12 23:08:38 +0000382 NewMIs.push_back(BuildMI(MF, DL, get(PPC::MFLR8), PPC::X11));
383 NewMIs.push_back(addFrameReference(BuildMI(MF, DL, get(PPC::STD))
Bill Wendling587daed2009-05-13 21:33:08 +0000384 .addReg(PPC::X11,
385 getKillRegState(isKill)),
386 FrameIdx));
Owen Andersonf6372aa2008-01-01 21:11:32 +0000387 }
Jakob Stoklund Olesen01faf432011-10-04 15:28:47 +0000388 } else if (PPC::F8RCRegisterClass->hasSubClassEq(RC)) {
Dale Johannesen21b55412009-02-12 23:08:38 +0000389 NewMIs.push_back(addFrameReference(BuildMI(MF, DL, get(PPC::STFD))
Bill Wendling587daed2009-05-13 21:33:08 +0000390 .addReg(SrcReg,
391 getKillRegState(isKill)),
392 FrameIdx));
Jakob Stoklund Olesen01faf432011-10-04 15:28:47 +0000393 } else if (PPC::F4RCRegisterClass->hasSubClassEq(RC)) {
Dale Johannesen21b55412009-02-12 23:08:38 +0000394 NewMIs.push_back(addFrameReference(BuildMI(MF, DL, get(PPC::STFS))
Bill Wendling587daed2009-05-13 21:33:08 +0000395 .addReg(SrcReg,
396 getKillRegState(isKill)),
397 FrameIdx));
Jakob Stoklund Olesen01faf432011-10-04 15:28:47 +0000398 } else if (PPC::CRRCRegisterClass->hasSubClassEq(RC)) {
Hal Finkel3fd00182011-12-05 17:55:17 +0000399 if ((!DisablePPC32RS && !TM.getSubtargetImpl()->isPPC64()) ||
400 (!DisablePPC64RS && TM.getSubtargetImpl()->isPPC64())) {
Dale Johannesen21b55412009-02-12 23:08:38 +0000401 NewMIs.push_back(addFrameReference(BuildMI(MF, DL, get(PPC::SPILL_CR))
Bill Wendling587daed2009-05-13 21:33:08 +0000402 .addReg(SrcReg,
403 getKillRegState(isKill)),
Chris Lattner71a2cb22008-03-20 01:22:40 +0000404 FrameIdx));
Bill Wendling7194aaf2008-03-03 22:19:16 +0000405 return true;
406 } else {
Dale Johannesenc12da8d2010-02-12 21:35:34 +0000407 // FIXME: We need a scatch reg here. The trouble with using R0 is that
408 // it's possible for the stack frame to be so big the save location is
409 // out of range of immediate offsets, necessitating another register.
410 // We hack this on Darwin by reserving R2. It's probably broken on Linux
411 // at the moment.
412
413 // We need to store the CR in the low 4-bits of the saved value. First,
414 // issue a MFCR to save all of the CRBits.
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000415 unsigned ScratchReg = TM.getSubtargetImpl()->isDarwinABI() ?
Dale Johannesenc12da8d2010-02-12 21:35:34 +0000416 PPC::R2 : PPC::R0;
Dale Johannesen5f07d522010-05-20 17:48:26 +0000417 NewMIs.push_back(BuildMI(MF, DL, get(PPC::MFCRpseud), ScratchReg)
418 .addReg(SrcReg, getKillRegState(isKill)));
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000419
Bill Wendling7194aaf2008-03-03 22:19:16 +0000420 // If the saved register wasn't CR0, shift the bits left so that they are
421 // in CR0's slot.
422 if (SrcReg != PPC::CR0) {
Evan Cheng966aeb52011-07-25 19:53:23 +0000423 unsigned ShiftBits = getPPCRegisterNumbering(SrcReg)*4;
Dale Johannesenc12da8d2010-02-12 21:35:34 +0000424 // rlwinm scratch, scratch, ShiftBits, 0, 31.
425 NewMIs.push_back(BuildMI(MF, DL, get(PPC::RLWINM), ScratchReg)
426 .addReg(ScratchReg).addImm(ShiftBits)
427 .addImm(0).addImm(31));
Bill Wendling7194aaf2008-03-03 22:19:16 +0000428 }
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000429
Dale Johannesen21b55412009-02-12 23:08:38 +0000430 NewMIs.push_back(addFrameReference(BuildMI(MF, DL, get(PPC::STW))
Dale Johannesenc12da8d2010-02-12 21:35:34 +0000431 .addReg(ScratchReg,
Bill Wendling587daed2009-05-13 21:33:08 +0000432 getKillRegState(isKill)),
Bill Wendling7194aaf2008-03-03 22:19:16 +0000433 FrameIdx));
Owen Andersonf6372aa2008-01-01 21:11:32 +0000434 }
Jakob Stoklund Olesen01faf432011-10-04 15:28:47 +0000435 } else if (PPC::CRBITRCRegisterClass->hasSubClassEq(RC)) {
Nicolas Geoffray0404cd92008-03-10 14:12:10 +0000436 // FIXME: We use CRi here because there is no mtcrf on a bit. Since the
437 // backend currently only uses CR1EQ as an individual bit, this should
438 // not cause any bug. If we need other uses of CR bits, the following
439 // code may be invalid.
Nicolas Geoffray9348c692008-03-10 17:46:45 +0000440 unsigned Reg = 0;
Tilmann Scheller6a3a1ba2009-07-03 06:47:55 +0000441 if (SrcReg == PPC::CR0LT || SrcReg == PPC::CR0GT ||
442 SrcReg == PPC::CR0EQ || SrcReg == PPC::CR0UN)
Nicolas Geoffray9348c692008-03-10 17:46:45 +0000443 Reg = PPC::CR0;
Tilmann Scheller6a3a1ba2009-07-03 06:47:55 +0000444 else if (SrcReg == PPC::CR1LT || SrcReg == PPC::CR1GT ||
445 SrcReg == PPC::CR1EQ || SrcReg == PPC::CR1UN)
Nicolas Geoffray9348c692008-03-10 17:46:45 +0000446 Reg = PPC::CR1;
Tilmann Scheller6a3a1ba2009-07-03 06:47:55 +0000447 else if (SrcReg == PPC::CR2LT || SrcReg == PPC::CR2GT ||
448 SrcReg == PPC::CR2EQ || SrcReg == PPC::CR2UN)
Nicolas Geoffray9348c692008-03-10 17:46:45 +0000449 Reg = PPC::CR2;
Tilmann Scheller6a3a1ba2009-07-03 06:47:55 +0000450 else if (SrcReg == PPC::CR3LT || SrcReg == PPC::CR3GT ||
451 SrcReg == PPC::CR3EQ || SrcReg == PPC::CR3UN)
Nicolas Geoffray9348c692008-03-10 17:46:45 +0000452 Reg = PPC::CR3;
Tilmann Scheller6a3a1ba2009-07-03 06:47:55 +0000453 else if (SrcReg == PPC::CR4LT || SrcReg == PPC::CR4GT ||
454 SrcReg == PPC::CR4EQ || SrcReg == PPC::CR4UN)
Nicolas Geoffray9348c692008-03-10 17:46:45 +0000455 Reg = PPC::CR4;
Tilmann Scheller6a3a1ba2009-07-03 06:47:55 +0000456 else if (SrcReg == PPC::CR5LT || SrcReg == PPC::CR5GT ||
457 SrcReg == PPC::CR5EQ || SrcReg == PPC::CR5UN)
Nicolas Geoffray9348c692008-03-10 17:46:45 +0000458 Reg = PPC::CR5;
Tilmann Scheller6a3a1ba2009-07-03 06:47:55 +0000459 else if (SrcReg == PPC::CR6LT || SrcReg == PPC::CR6GT ||
460 SrcReg == PPC::CR6EQ || SrcReg == PPC::CR6UN)
Nicolas Geoffray9348c692008-03-10 17:46:45 +0000461 Reg = PPC::CR6;
Tilmann Scheller6a3a1ba2009-07-03 06:47:55 +0000462 else if (SrcReg == PPC::CR7LT || SrcReg == PPC::CR7GT ||
463 SrcReg == PPC::CR7EQ || SrcReg == PPC::CR7UN)
Nicolas Geoffray9348c692008-03-10 17:46:45 +0000464 Reg = PPC::CR7;
465
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000466 return StoreRegToStackSlot(MF, Reg, isKill, FrameIdx,
Nicolas Geoffray9348c692008-03-10 17:46:45 +0000467 PPC::CRRCRegisterClass, NewMIs);
468
Jakob Stoklund Olesen01faf432011-10-04 15:28:47 +0000469 } else if (PPC::VRRCRegisterClass->hasSubClassEq(RC)) {
Owen Andersonf6372aa2008-01-01 21:11:32 +0000470 // We don't have indexed addressing for vector loads. Emit:
471 // R0 = ADDI FI#
472 // STVX VAL, 0, R0
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000473 //
Owen Andersonf6372aa2008-01-01 21:11:32 +0000474 // FIXME: We use R0 here, because it isn't available for RA.
Dale Johannesen21b55412009-02-12 23:08:38 +0000475 NewMIs.push_back(addFrameReference(BuildMI(MF, DL, get(PPC::ADDI), PPC::R0),
Owen Andersonf6372aa2008-01-01 21:11:32 +0000476 FrameIdx, 0, 0));
Dale Johannesen21b55412009-02-12 23:08:38 +0000477 NewMIs.push_back(BuildMI(MF, DL, get(PPC::STVX))
Bill Wendling587daed2009-05-13 21:33:08 +0000478 .addReg(SrcReg, getKillRegState(isKill))
479 .addReg(PPC::R0)
480 .addReg(PPC::R0));
Owen Andersonf6372aa2008-01-01 21:11:32 +0000481 } else {
Torok Edwinc23197a2009-07-14 16:55:14 +0000482 llvm_unreachable("Unknown regclass!");
Owen Andersonf6372aa2008-01-01 21:11:32 +0000483 }
Bill Wendling7194aaf2008-03-03 22:19:16 +0000484
485 return false;
Owen Andersonf6372aa2008-01-01 21:11:32 +0000486}
487
488void
489PPCInstrInfo::storeRegToStackSlot(MachineBasicBlock &MBB,
Bill Wendling7194aaf2008-03-03 22:19:16 +0000490 MachineBasicBlock::iterator MI,
491 unsigned SrcReg, bool isKill, int FrameIdx,
Evan Cheng746ad692010-05-06 19:06:44 +0000492 const TargetRegisterClass *RC,
493 const TargetRegisterInfo *TRI) const {
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000494 MachineFunction &MF = *MBB.getParent();
Owen Andersonf6372aa2008-01-01 21:11:32 +0000495 SmallVector<MachineInstr*, 4> NewMIs;
Bill Wendling7194aaf2008-03-03 22:19:16 +0000496
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000497 if (StoreRegToStackSlot(MF, SrcReg, isKill, FrameIdx, RC, NewMIs)) {
498 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
Bill Wendling7194aaf2008-03-03 22:19:16 +0000499 FuncInfo->setSpillsCR();
500 }
501
Owen Andersonf6372aa2008-01-01 21:11:32 +0000502 for (unsigned i = 0, e = NewMIs.size(); i != e; ++i)
503 MBB.insert(MI, NewMIs[i]);
Jakob Stoklund Olesen7a79fcb2010-07-16 18:22:00 +0000504
505 const MachineFrameInfo &MFI = *MF.getFrameInfo();
506 MachineMemOperand *MMO =
Jay Foad978e0df2011-11-15 07:34:52 +0000507 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(FrameIdx),
Chris Lattner59db5492010-09-21 04:39:43 +0000508 MachineMemOperand::MOStore,
Jakob Stoklund Olesen7a79fcb2010-07-16 18:22:00 +0000509 MFI.getObjectSize(FrameIdx),
510 MFI.getObjectAlignment(FrameIdx));
511 NewMIs.back()->addMemOperand(MF, MMO);
Owen Andersonf6372aa2008-01-01 21:11:32 +0000512}
513
Hal Finkeld21e9302011-12-06 20:55:36 +0000514bool
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000515PPCInstrInfo::LoadRegFromStackSlot(MachineFunction &MF, DebugLoc DL,
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000516 unsigned DestReg, int FrameIdx,
Bill Wendling4a66e9a2008-03-10 22:49:16 +0000517 const TargetRegisterClass *RC,
518 SmallVectorImpl<MachineInstr*> &NewMIs)const{
Jakob Stoklund Olesen01faf432011-10-04 15:28:47 +0000519 if (PPC::GPRCRegisterClass->hasSubClassEq(RC)) {
Owen Andersonf6372aa2008-01-01 21:11:32 +0000520 if (DestReg != PPC::LR) {
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000521 NewMIs.push_back(addFrameReference(BuildMI(MF, DL, get(PPC::LWZ),
522 DestReg), FrameIdx));
Owen Andersonf6372aa2008-01-01 21:11:32 +0000523 } else {
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000524 NewMIs.push_back(addFrameReference(BuildMI(MF, DL, get(PPC::LWZ),
525 PPC::R11), FrameIdx));
526 NewMIs.push_back(BuildMI(MF, DL, get(PPC::MTLR)).addReg(PPC::R11));
Owen Andersonf6372aa2008-01-01 21:11:32 +0000527 }
Jakob Stoklund Olesen01faf432011-10-04 15:28:47 +0000528 } else if (PPC::G8RCRegisterClass->hasSubClassEq(RC)) {
Owen Andersonf6372aa2008-01-01 21:11:32 +0000529 if (DestReg != PPC::LR8) {
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000530 NewMIs.push_back(addFrameReference(BuildMI(MF, DL, get(PPC::LD), DestReg),
Owen Andersonf6372aa2008-01-01 21:11:32 +0000531 FrameIdx));
532 } else {
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000533 NewMIs.push_back(addFrameReference(BuildMI(MF, DL, get(PPC::LD),
534 PPC::R11), FrameIdx));
535 NewMIs.push_back(BuildMI(MF, DL, get(PPC::MTLR8)).addReg(PPC::R11));
Owen Andersonf6372aa2008-01-01 21:11:32 +0000536 }
Jakob Stoklund Olesen01faf432011-10-04 15:28:47 +0000537 } else if (PPC::F8RCRegisterClass->hasSubClassEq(RC)) {
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000538 NewMIs.push_back(addFrameReference(BuildMI(MF, DL, get(PPC::LFD), DestReg),
Owen Andersonf6372aa2008-01-01 21:11:32 +0000539 FrameIdx));
Jakob Stoklund Olesen01faf432011-10-04 15:28:47 +0000540 } else if (PPC::F4RCRegisterClass->hasSubClassEq(RC)) {
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000541 NewMIs.push_back(addFrameReference(BuildMI(MF, DL, get(PPC::LFS), DestReg),
Owen Andersonf6372aa2008-01-01 21:11:32 +0000542 FrameIdx));
Jakob Stoklund Olesen01faf432011-10-04 15:28:47 +0000543 } else if (PPC::CRRCRegisterClass->hasSubClassEq(RC)) {
Hal Finkeld21e9302011-12-06 20:55:36 +0000544 if ((!DisablePPC32RS && !TM.getSubtargetImpl()->isPPC64()) ||
545 (!DisablePPC64RS && TM.getSubtargetImpl()->isPPC64())) {
546 NewMIs.push_back(addFrameReference(BuildMI(MF, DL,
547 get(PPC::RESTORE_CR), DestReg)
548 , FrameIdx));
549 return true;
550 } else {
551 // FIXME: We need a scatch reg here. The trouble with using R0 is that
552 // it's possible for the stack frame to be so big the save location is
553 // out of range of immediate offsets, necessitating another register.
554 // We hack this on Darwin by reserving R2. It's probably broken on Linux
555 // at the moment.
556 unsigned ScratchReg = TM.getSubtargetImpl()->isDarwinABI() ?
557 PPC::R2 : PPC::R0;
558 NewMIs.push_back(addFrameReference(BuildMI(MF, DL, get(PPC::LWZ),
559 ScratchReg), FrameIdx));
560
561 // If the reloaded register isn't CR0, shift the bits right so that they are
562 // in the right CR's slot.
563 if (DestReg != PPC::CR0) {
564 unsigned ShiftBits = getPPCRegisterNumbering(DestReg)*4;
565 // rlwinm r11, r11, 32-ShiftBits, 0, 31.
566 NewMIs.push_back(BuildMI(MF, DL, get(PPC::RLWINM), ScratchReg)
567 .addReg(ScratchReg).addImm(32-ShiftBits).addImm(0)
568 .addImm(31));
569 }
570
571 NewMIs.push_back(BuildMI(MF, DL, get(PPC::MTCRF), DestReg)
572 .addReg(ScratchReg));
Owen Andersonf6372aa2008-01-01 21:11:32 +0000573 }
Jakob Stoklund Olesen01faf432011-10-04 15:28:47 +0000574 } else if (PPC::CRBITRCRegisterClass->hasSubClassEq(RC)) {
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000575
Nicolas Geoffray9348c692008-03-10 17:46:45 +0000576 unsigned Reg = 0;
Tilmann Scheller6a3a1ba2009-07-03 06:47:55 +0000577 if (DestReg == PPC::CR0LT || DestReg == PPC::CR0GT ||
578 DestReg == PPC::CR0EQ || DestReg == PPC::CR0UN)
Nicolas Geoffray9348c692008-03-10 17:46:45 +0000579 Reg = PPC::CR0;
Tilmann Scheller6a3a1ba2009-07-03 06:47:55 +0000580 else if (DestReg == PPC::CR1LT || DestReg == PPC::CR1GT ||
581 DestReg == PPC::CR1EQ || DestReg == PPC::CR1UN)
Nicolas Geoffray9348c692008-03-10 17:46:45 +0000582 Reg = PPC::CR1;
Tilmann Scheller6a3a1ba2009-07-03 06:47:55 +0000583 else if (DestReg == PPC::CR2LT || DestReg == PPC::CR2GT ||
584 DestReg == PPC::CR2EQ || DestReg == PPC::CR2UN)
Nicolas Geoffray9348c692008-03-10 17:46:45 +0000585 Reg = PPC::CR2;
Tilmann Scheller6a3a1ba2009-07-03 06:47:55 +0000586 else if (DestReg == PPC::CR3LT || DestReg == PPC::CR3GT ||
587 DestReg == PPC::CR3EQ || DestReg == PPC::CR3UN)
Nicolas Geoffray9348c692008-03-10 17:46:45 +0000588 Reg = PPC::CR3;
Tilmann Scheller6a3a1ba2009-07-03 06:47:55 +0000589 else if (DestReg == PPC::CR4LT || DestReg == PPC::CR4GT ||
590 DestReg == PPC::CR4EQ || DestReg == PPC::CR4UN)
Nicolas Geoffray9348c692008-03-10 17:46:45 +0000591 Reg = PPC::CR4;
Tilmann Scheller6a3a1ba2009-07-03 06:47:55 +0000592 else if (DestReg == PPC::CR5LT || DestReg == PPC::CR5GT ||
593 DestReg == PPC::CR5EQ || DestReg == PPC::CR5UN)
Nicolas Geoffray9348c692008-03-10 17:46:45 +0000594 Reg = PPC::CR5;
Tilmann Scheller6a3a1ba2009-07-03 06:47:55 +0000595 else if (DestReg == PPC::CR6LT || DestReg == PPC::CR6GT ||
596 DestReg == PPC::CR6EQ || DestReg == PPC::CR6UN)
Nicolas Geoffray9348c692008-03-10 17:46:45 +0000597 Reg = PPC::CR6;
Tilmann Scheller6a3a1ba2009-07-03 06:47:55 +0000598 else if (DestReg == PPC::CR7LT || DestReg == PPC::CR7GT ||
599 DestReg == PPC::CR7EQ || DestReg == PPC::CR7UN)
Nicolas Geoffray9348c692008-03-10 17:46:45 +0000600 Reg = PPC::CR7;
601
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000602 return LoadRegFromStackSlot(MF, DL, Reg, FrameIdx,
Nicolas Geoffray9348c692008-03-10 17:46:45 +0000603 PPC::CRRCRegisterClass, NewMIs);
604
Jakob Stoklund Olesen01faf432011-10-04 15:28:47 +0000605 } else if (PPC::VRRCRegisterClass->hasSubClassEq(RC)) {
Owen Andersonf6372aa2008-01-01 21:11:32 +0000606 // We don't have indexed addressing for vector loads. Emit:
607 // R0 = ADDI FI#
608 // Dest = LVX 0, R0
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000609 //
Owen Andersonf6372aa2008-01-01 21:11:32 +0000610 // FIXME: We use R0 here, because it isn't available for RA.
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000611 NewMIs.push_back(addFrameReference(BuildMI(MF, DL, get(PPC::ADDI), PPC::R0),
Owen Andersonf6372aa2008-01-01 21:11:32 +0000612 FrameIdx, 0, 0));
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000613 NewMIs.push_back(BuildMI(MF, DL, get(PPC::LVX),DestReg).addReg(PPC::R0)
Owen Andersonf6372aa2008-01-01 21:11:32 +0000614 .addReg(PPC::R0));
615 } else {
Torok Edwinc23197a2009-07-14 16:55:14 +0000616 llvm_unreachable("Unknown regclass!");
Owen Andersonf6372aa2008-01-01 21:11:32 +0000617 }
Hal Finkeld21e9302011-12-06 20:55:36 +0000618
619 return false;
Owen Andersonf6372aa2008-01-01 21:11:32 +0000620}
621
622void
623PPCInstrInfo::loadRegFromStackSlot(MachineBasicBlock &MBB,
Bill Wendling7194aaf2008-03-03 22:19:16 +0000624 MachineBasicBlock::iterator MI,
625 unsigned DestReg, int FrameIdx,
Evan Cheng746ad692010-05-06 19:06:44 +0000626 const TargetRegisterClass *RC,
627 const TargetRegisterInfo *TRI) const {
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000628 MachineFunction &MF = *MBB.getParent();
Owen Andersonf6372aa2008-01-01 21:11:32 +0000629 SmallVector<MachineInstr*, 4> NewMIs;
Chris Lattnerc7f3ace2010-04-02 20:16:16 +0000630 DebugLoc DL;
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000631 if (MI != MBB.end()) DL = MI->getDebugLoc();
Hal Finkeld21e9302011-12-06 20:55:36 +0000632 if (LoadRegFromStackSlot(MF, DL, DestReg, FrameIdx, RC, NewMIs)) {
633 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
634 FuncInfo->setSpillsCR();
635 }
Owen Andersonf6372aa2008-01-01 21:11:32 +0000636 for (unsigned i = 0, e = NewMIs.size(); i != e; ++i)
637 MBB.insert(MI, NewMIs[i]);
Jakob Stoklund Olesen7a79fcb2010-07-16 18:22:00 +0000638
639 const MachineFrameInfo &MFI = *MF.getFrameInfo();
640 MachineMemOperand *MMO =
Jay Foad978e0df2011-11-15 07:34:52 +0000641 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(FrameIdx),
Chris Lattner59db5492010-09-21 04:39:43 +0000642 MachineMemOperand::MOLoad,
Jakob Stoklund Olesen7a79fcb2010-07-16 18:22:00 +0000643 MFI.getObjectSize(FrameIdx),
644 MFI.getObjectAlignment(FrameIdx));
645 NewMIs.back()->addMemOperand(MF, MMO);
Owen Andersonf6372aa2008-01-01 21:11:32 +0000646}
647
Evan Cheng09652172010-04-26 07:39:36 +0000648MachineInstr*
649PPCInstrInfo::emitFrameIndexDebugValue(MachineFunction &MF,
Evan Cheng8601a3d2010-04-29 01:13:30 +0000650 int FrameIx, uint64_t Offset,
Evan Cheng09652172010-04-26 07:39:36 +0000651 const MDNode *MDPtr,
652 DebugLoc DL) const {
653 MachineInstrBuilder MIB = BuildMI(MF, DL, get(PPC::DBG_VALUE));
654 addFrameReference(MIB, FrameIx, 0, false).addImm(Offset).addMetadata(MDPtr);
655 return &*MIB;
656}
657
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000658bool PPCInstrInfo::
Owen Anderson44eb65c2008-08-14 22:49:33 +0000659ReverseBranchCondition(SmallVectorImpl<MachineOperand> &Cond) const {
Chris Lattner7c4fe252006-10-21 06:03:11 +0000660 assert(Cond.size() == 2 && "Invalid PPC branch opcode!");
661 // Leave the CR# the same, but invert the condition.
Chris Lattner18258c62006-11-17 22:37:34 +0000662 Cond[0].setImm(PPC::InvertPredicate((PPC::Predicate)Cond[0].getImm()));
Chris Lattner7c4fe252006-10-21 06:03:11 +0000663 return false;
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000664}
Nicolas Geoffray52e724a2008-04-16 20:10:13 +0000665
666/// GetInstSize - Return the number of bytes of code the specified
667/// instruction may be. This returns the maximum number of bytes.
668///
669unsigned PPCInstrInfo::GetInstSizeInBytes(const MachineInstr *MI) const {
670 switch (MI->getOpcode()) {
671 case PPC::INLINEASM: { // Inline Asm: Variable size.
672 const MachineFunction *MF = MI->getParent()->getParent();
673 const char *AsmStr = MI->getOperand(0).getSymbolName();
Chris Lattneraf76e592009-08-22 20:48:53 +0000674 return getInlineAsmLength(AsmStr, *MF->getTarget().getMCAsmInfo());
Nicolas Geoffray52e724a2008-04-16 20:10:13 +0000675 }
Bill Wendling7431bea2010-07-16 22:20:36 +0000676 case PPC::PROLOG_LABEL:
Dan Gohman44066042008-07-01 00:05:16 +0000677 case PPC::EH_LABEL:
678 case PPC::GC_LABEL:
Dale Johannesen375be772010-04-07 19:51:44 +0000679 case PPC::DBG_VALUE:
Nicolas Geoffray52e724a2008-04-16 20:10:13 +0000680 return 0;
Nicolas Geoffray52e724a2008-04-16 20:10:13 +0000681 default:
682 return 4; // PowerPC instructions are all 4 bytes
683 }
684}