blob: 37a31bd9b2f56a16f3d2b22b204952e2e032852d [file] [log] [blame]
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001//===- ARMInstrInfo.cpp - ARM Instruction Information -----------*- C++ -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00006// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file contains the ARM implementation of the TargetInstrInfo class.
11//
12//===----------------------------------------------------------------------===//
13
14#include "ARMInstrInfo.h"
15#include "ARM.h"
Evan Chenga8e29892007-01-19 07:51:42 +000016#include "ARMAddressingModes.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000017#include "ARMGenInstrInfo.inc"
Evan Chenga8e29892007-01-19 07:51:42 +000018#include "ARMMachineFunctionInfo.h"
Owen Anderson718cb662007-09-07 04:06:50 +000019#include "llvm/ADT/STLExtras.h"
Evan Chenga8e29892007-01-19 07:51:42 +000020#include "llvm/CodeGen/LiveVariables.h"
Owen Andersond94b6a12008-01-04 23:57:37 +000021#include "llvm/CodeGen/MachineFrameInfo.h"
Evan Cheng29836c32007-01-29 23:45:17 +000022#include "llvm/CodeGen/MachineInstrBuilder.h"
23#include "llvm/CodeGen/MachineJumpTableInfo.h"
24#include "llvm/Target/TargetAsmInfo.h"
Evan Chenga8e29892007-01-19 07:51:42 +000025#include "llvm/Support/CommandLine.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000026using namespace llvm;
27
Bob Wilsoneec4b2d2009-04-03 21:08:42 +000028static cl::opt<bool>
29EnableARM3Addr("enable-arm-3-addr-conv", cl::Hidden,
30 cl::desc("Enable ARM 2-addr to 3-addr conv"));
Evan Chenga8e29892007-01-19 07:51:42 +000031
Owen Andersond10fd972007-12-31 06:32:00 +000032static inline
33const MachineInstrBuilder &AddDefaultPred(const MachineInstrBuilder &MIB) {
34 return MIB.addImm((int64_t)ARMCC::AL).addReg(0);
35}
36
37static inline
38const MachineInstrBuilder &AddDefaultCC(const MachineInstrBuilder &MIB) {
39 return MIB.addReg(0);
40}
41
Evan Chenga8e29892007-01-19 07:51:42 +000042ARMInstrInfo::ARMInstrInfo(const ARMSubtarget &STI)
Chris Lattner64105522008-01-01 01:03:04 +000043 : TargetInstrInfoImpl(ARMInsts, array_lengthof(ARMInsts)),
Evan Chenga8e29892007-01-19 07:51:42 +000044 RI(*this, STI) {
45}
46
Rafael Espindola46adf812006-08-08 20:35:03 +000047
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000048/// Return true if the instruction is a register to register move and
49/// leave the source and dest operands in the passed parameters.
50///
51bool ARMInstrInfo::isMoveInstr(const MachineInstr &MI,
Evan Cheng04ee5a12009-01-20 19:12:24 +000052 unsigned &SrcReg, unsigned &DstReg,
53 unsigned& SrcSubIdx, unsigned& DstSubIdx) const {
54 SrcSubIdx = DstSubIdx = 0; // No sub-registers.
55
Chris Lattnercc8cd0c2008-01-07 02:48:55 +000056 unsigned oc = MI.getOpcode();
Rafael Espindola49e44152006-06-27 21:52:45 +000057 switch (oc) {
Evan Chenga8e29892007-01-19 07:51:42 +000058 default:
59 return false;
60 case ARM::FCPYS:
61 case ARM::FCPYD:
62 SrcReg = MI.getOperand(1).getReg();
63 DstReg = MI.getOperand(0).getReg();
64 return true;
Evan Cheng9f6636f2007-03-19 07:48:02 +000065 case ARM::MOVr:
66 case ARM::tMOVr:
Chris Lattner749c6f62008-01-07 07:27:27 +000067 assert(MI.getDesc().getNumOperands() >= 2 &&
Dan Gohmand735b802008-10-03 15:45:36 +000068 MI.getOperand(0).isReg() &&
69 MI.getOperand(1).isReg() &&
Anton Korobeynikovbed29462007-04-16 18:10:23 +000070 "Invalid ARM MOV instruction");
Evan Chenga8e29892007-01-19 07:51:42 +000071 SrcReg = MI.getOperand(1).getReg();
72 DstReg = MI.getOperand(0).getReg();
73 return true;
Rafael Espindola49e44152006-06-27 21:52:45 +000074 }
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000075}
Chris Lattner578e64a2006-10-24 16:47:57 +000076
Dan Gohmancbad42c2008-11-18 19:49:32 +000077unsigned ARMInstrInfo::isLoadFromStackSlot(const MachineInstr *MI,
78 int &FrameIndex) const {
Evan Chenga8e29892007-01-19 07:51:42 +000079 switch (MI->getOpcode()) {
80 default: break;
81 case ARM::LDR:
Dan Gohmand735b802008-10-03 15:45:36 +000082 if (MI->getOperand(1).isFI() &&
83 MI->getOperand(2).isReg() &&
84 MI->getOperand(3).isImm() &&
Evan Chenga8e29892007-01-19 07:51:42 +000085 MI->getOperand(2).getReg() == 0 &&
Chris Lattner9a1ceae2007-12-30 20:49:49 +000086 MI->getOperand(3).getImm() == 0) {
Chris Lattner8aa797a2007-12-30 23:10:15 +000087 FrameIndex = MI->getOperand(1).getIndex();
Evan Chenga8e29892007-01-19 07:51:42 +000088 return MI->getOperand(0).getReg();
89 }
90 break;
91 case ARM::FLDD:
92 case ARM::FLDS:
Dan Gohmand735b802008-10-03 15:45:36 +000093 if (MI->getOperand(1).isFI() &&
94 MI->getOperand(2).isImm() &&
Chris Lattner9a1ceae2007-12-30 20:49:49 +000095 MI->getOperand(2).getImm() == 0) {
Chris Lattner8aa797a2007-12-30 23:10:15 +000096 FrameIndex = MI->getOperand(1).getIndex();
Evan Chenga8e29892007-01-19 07:51:42 +000097 return MI->getOperand(0).getReg();
98 }
99 break;
Evan Cheng8e59ea92007-02-07 00:06:56 +0000100 case ARM::tRestore:
Dan Gohmand735b802008-10-03 15:45:36 +0000101 if (MI->getOperand(1).isFI() &&
102 MI->getOperand(2).isImm() &&
Chris Lattner9a1ceae2007-12-30 20:49:49 +0000103 MI->getOperand(2).getImm() == 0) {
Chris Lattner8aa797a2007-12-30 23:10:15 +0000104 FrameIndex = MI->getOperand(1).getIndex();
Evan Chenga8e29892007-01-19 07:51:42 +0000105 return MI->getOperand(0).getReg();
106 }
107 break;
108 }
109 return 0;
110}
111
Dan Gohmancbad42c2008-11-18 19:49:32 +0000112unsigned ARMInstrInfo::isStoreToStackSlot(const MachineInstr *MI,
113 int &FrameIndex) const {
Evan Chenga8e29892007-01-19 07:51:42 +0000114 switch (MI->getOpcode()) {
115 default: break;
116 case ARM::STR:
Dan Gohmand735b802008-10-03 15:45:36 +0000117 if (MI->getOperand(1).isFI() &&
118 MI->getOperand(2).isReg() &&
119 MI->getOperand(3).isImm() &&
Evan Chenga8e29892007-01-19 07:51:42 +0000120 MI->getOperand(2).getReg() == 0 &&
Chris Lattner9a1ceae2007-12-30 20:49:49 +0000121 MI->getOperand(3).getImm() == 0) {
Chris Lattner8aa797a2007-12-30 23:10:15 +0000122 FrameIndex = MI->getOperand(1).getIndex();
Evan Chenga8e29892007-01-19 07:51:42 +0000123 return MI->getOperand(0).getReg();
124 }
125 break;
126 case ARM::FSTD:
127 case ARM::FSTS:
Dan Gohmand735b802008-10-03 15:45:36 +0000128 if (MI->getOperand(1).isFI() &&
129 MI->getOperand(2).isImm() &&
Chris Lattner9a1ceae2007-12-30 20:49:49 +0000130 MI->getOperand(2).getImm() == 0) {
Chris Lattner8aa797a2007-12-30 23:10:15 +0000131 FrameIndex = MI->getOperand(1).getIndex();
Evan Chenga8e29892007-01-19 07:51:42 +0000132 return MI->getOperand(0).getReg();
133 }
134 break;
Evan Cheng8e59ea92007-02-07 00:06:56 +0000135 case ARM::tSpill:
Dan Gohmand735b802008-10-03 15:45:36 +0000136 if (MI->getOperand(1).isFI() &&
137 MI->getOperand(2).isImm() &&
Chris Lattner9a1ceae2007-12-30 20:49:49 +0000138 MI->getOperand(2).getImm() == 0) {
Chris Lattner8aa797a2007-12-30 23:10:15 +0000139 FrameIndex = MI->getOperand(1).getIndex();
Evan Chenga8e29892007-01-19 07:51:42 +0000140 return MI->getOperand(0).getReg();
141 }
142 break;
143 }
144 return 0;
145}
146
Evan Chengca1267c2008-03-31 20:40:39 +0000147void ARMInstrInfo::reMaterialize(MachineBasicBlock &MBB,
148 MachineBasicBlock::iterator I,
149 unsigned DestReg,
150 const MachineInstr *Orig) const {
Dale Johannesenb6728402009-02-13 02:25:56 +0000151 DebugLoc dl = Orig->getDebugLoc();
Evan Chengca1267c2008-03-31 20:40:39 +0000152 if (Orig->getOpcode() == ARM::MOVi2pieces) {
153 RI.emitLoadConstPool(MBB, I, DestReg, Orig->getOperand(1).getImm(),
154 Orig->getOperand(2).getImm(),
Dale Johannesenb6728402009-02-13 02:25:56 +0000155 Orig->getOperand(3).getReg(), this, false, dl);
Evan Chengca1267c2008-03-31 20:40:39 +0000156 return;
157 }
158
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000159 MachineInstr *MI = MBB.getParent()->CloneMachineInstr(Orig);
Evan Chengca1267c2008-03-31 20:40:39 +0000160 MI->getOperand(0).setReg(DestReg);
161 MBB.insert(I, MI);
162}
163
Evan Chenga8e29892007-01-19 07:51:42 +0000164static unsigned getUnindexedOpcode(unsigned Opc) {
165 switch (Opc) {
166 default: break;
167 case ARM::LDR_PRE:
168 case ARM::LDR_POST:
169 return ARM::LDR;
170 case ARM::LDRH_PRE:
171 case ARM::LDRH_POST:
172 return ARM::LDRH;
173 case ARM::LDRB_PRE:
174 case ARM::LDRB_POST:
175 return ARM::LDRB;
176 case ARM::LDRSH_PRE:
177 case ARM::LDRSH_POST:
178 return ARM::LDRSH;
179 case ARM::LDRSB_PRE:
180 case ARM::LDRSB_POST:
181 return ARM::LDRSB;
182 case ARM::STR_PRE:
183 case ARM::STR_POST:
184 return ARM::STR;
185 case ARM::STRH_PRE:
186 case ARM::STRH_POST:
187 return ARM::STRH;
188 case ARM::STRB_PRE:
189 case ARM::STRB_POST:
190 return ARM::STRB;
191 }
192 return 0;
193}
194
195MachineInstr *
196ARMInstrInfo::convertToThreeAddress(MachineFunction::iterator &MFI,
197 MachineBasicBlock::iterator &MBBI,
Owen Andersonf660c172008-07-02 23:41:07 +0000198 LiveVariables *LV) const {
Evan Chenga8e29892007-01-19 07:51:42 +0000199 if (!EnableARM3Addr)
200 return NULL;
201
202 MachineInstr *MI = MBBI;
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000203 MachineFunction &MF = *MI->getParent()->getParent();
Chris Lattner749c6f62008-01-07 07:27:27 +0000204 unsigned TSFlags = MI->getDesc().TSFlags;
Evan Chenga8e29892007-01-19 07:51:42 +0000205 bool isPre = false;
206 switch ((TSFlags & ARMII::IndexModeMask) >> ARMII::IndexModeShift) {
207 default: return NULL;
208 case ARMII::IndexModePre:
209 isPre = true;
210 break;
211 case ARMII::IndexModePost:
212 break;
213 }
214
Bob Wilson1b46a682009-04-03 20:53:25 +0000215 // Try splitting an indexed load/store to an un-indexed one plus an add/sub
Evan Chenga8e29892007-01-19 07:51:42 +0000216 // operation.
217 unsigned MemOpc = getUnindexedOpcode(MI->getOpcode());
218 if (MemOpc == 0)
219 return NULL;
220
221 MachineInstr *UpdateMI = NULL;
222 MachineInstr *MemMI = NULL;
223 unsigned AddrMode = (TSFlags & ARMII::AddrModeMask);
Chris Lattner749c6f62008-01-07 07:27:27 +0000224 const TargetInstrDesc &TID = MI->getDesc();
225 unsigned NumOps = TID.getNumOperands();
Evan Cheng325474e2008-01-07 23:56:57 +0000226 bool isLoad = !TID.mayStore();
Evan Chenga8e29892007-01-19 07:51:42 +0000227 const MachineOperand &WB = isLoad ? MI->getOperand(1) : MI->getOperand(0);
228 const MachineOperand &Base = MI->getOperand(2);
Evan Cheng44bec522007-05-15 01:29:07 +0000229 const MachineOperand &Offset = MI->getOperand(NumOps-3);
Evan Chenga8e29892007-01-19 07:51:42 +0000230 unsigned WBReg = WB.getReg();
231 unsigned BaseReg = Base.getReg();
232 unsigned OffReg = Offset.getReg();
Evan Cheng44bec522007-05-15 01:29:07 +0000233 unsigned OffImm = MI->getOperand(NumOps-2).getImm();
234 ARMCC::CondCodes Pred = (ARMCC::CondCodes)MI->getOperand(NumOps-1).getImm();
Evan Chenga8e29892007-01-19 07:51:42 +0000235 switch (AddrMode) {
236 default:
237 assert(false && "Unknown indexed op!");
238 return NULL;
239 case ARMII::AddrMode2: {
240 bool isSub = ARM_AM::getAM2Op(OffImm) == ARM_AM::sub;
241 unsigned Amt = ARM_AM::getAM2Offset(OffImm);
242 if (OffReg == 0) {
243 int SOImmVal = ARM_AM::getSOImmVal(Amt);
244 if (SOImmVal == -1)
245 // Can't encode it in a so_imm operand. This transformation will
246 // add more than 1 instruction. Abandon!
247 return NULL;
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000248 UpdateMI = BuildMI(MF, MI->getDebugLoc(),
249 get(isSub ? ARM::SUBri : ARM::ADDri), WBReg)
Evan Cheng13ab0202007-07-10 18:08:01 +0000250 .addReg(BaseReg).addImm(SOImmVal)
251 .addImm(Pred).addReg(0).addReg(0);
Evan Chenga8e29892007-01-19 07:51:42 +0000252 } else if (Amt != 0) {
253 ARM_AM::ShiftOpc ShOpc = ARM_AM::getAM2ShiftOpc(OffImm);
254 unsigned SOOpc = ARM_AM::getSORegOpc(ShOpc, Amt);
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000255 UpdateMI = BuildMI(MF, MI->getDebugLoc(),
256 get(isSub ? ARM::SUBrs : ARM::ADDrs), WBReg)
Evan Cheng13ab0202007-07-10 18:08:01 +0000257 .addReg(BaseReg).addReg(OffReg).addReg(0).addImm(SOOpc)
258 .addImm(Pred).addReg(0).addReg(0);
Evan Chenga8e29892007-01-19 07:51:42 +0000259 } else
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000260 UpdateMI = BuildMI(MF, MI->getDebugLoc(),
261 get(isSub ? ARM::SUBrr : ARM::ADDrr), WBReg)
Evan Cheng13ab0202007-07-10 18:08:01 +0000262 .addReg(BaseReg).addReg(OffReg)
263 .addImm(Pred).addReg(0).addReg(0);
Evan Chenga8e29892007-01-19 07:51:42 +0000264 break;
265 }
266 case ARMII::AddrMode3 : {
267 bool isSub = ARM_AM::getAM3Op(OffImm) == ARM_AM::sub;
268 unsigned Amt = ARM_AM::getAM3Offset(OffImm);
269 if (OffReg == 0)
270 // Immediate is 8-bits. It's guaranteed to fit in a so_imm operand.
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000271 UpdateMI = BuildMI(MF, MI->getDebugLoc(),
272 get(isSub ? ARM::SUBri : ARM::ADDri), WBReg)
Evan Cheng13ab0202007-07-10 18:08:01 +0000273 .addReg(BaseReg).addImm(Amt)
274 .addImm(Pred).addReg(0).addReg(0);
Evan Chenga8e29892007-01-19 07:51:42 +0000275 else
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000276 UpdateMI = BuildMI(MF, MI->getDebugLoc(),
277 get(isSub ? ARM::SUBrr : ARM::ADDrr), WBReg)
Evan Cheng13ab0202007-07-10 18:08:01 +0000278 .addReg(BaseReg).addReg(OffReg)
279 .addImm(Pred).addReg(0).addReg(0);
Evan Chenga8e29892007-01-19 07:51:42 +0000280 break;
281 }
282 }
283
284 std::vector<MachineInstr*> NewMIs;
285 if (isPre) {
286 if (isLoad)
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000287 MemMI = BuildMI(MF, MI->getDebugLoc(),
288 get(MemOpc), MI->getOperand(0).getReg())
Evan Cheng44bec522007-05-15 01:29:07 +0000289 .addReg(WBReg).addReg(0).addImm(0).addImm(Pred);
Evan Chenga8e29892007-01-19 07:51:42 +0000290 else
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000291 MemMI = BuildMI(MF, MI->getDebugLoc(),
292 get(MemOpc)).addReg(MI->getOperand(1).getReg())
Evan Cheng44bec522007-05-15 01:29:07 +0000293 .addReg(WBReg).addReg(0).addImm(0).addImm(Pred);
Evan Chenga8e29892007-01-19 07:51:42 +0000294 NewMIs.push_back(MemMI);
295 NewMIs.push_back(UpdateMI);
296 } else {
297 if (isLoad)
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000298 MemMI = BuildMI(MF, MI->getDebugLoc(),
299 get(MemOpc), MI->getOperand(0).getReg())
Evan Cheng44bec522007-05-15 01:29:07 +0000300 .addReg(BaseReg).addReg(0).addImm(0).addImm(Pred);
Evan Chenga8e29892007-01-19 07:51:42 +0000301 else
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000302 MemMI = BuildMI(MF, MI->getDebugLoc(),
303 get(MemOpc)).addReg(MI->getOperand(1).getReg())
Evan Cheng44bec522007-05-15 01:29:07 +0000304 .addReg(BaseReg).addReg(0).addImm(0).addImm(Pred);
Evan Chenga8e29892007-01-19 07:51:42 +0000305 if (WB.isDead())
306 UpdateMI->getOperand(0).setIsDead();
307 NewMIs.push_back(UpdateMI);
308 NewMIs.push_back(MemMI);
309 }
310
311 // Transfer LiveVariables states, kill / dead info.
Evan Chengafaf1202008-11-03 21:02:39 +0000312 if (LV) {
313 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
314 MachineOperand &MO = MI->getOperand(i);
315 if (MO.isReg() && MO.getReg() &&
316 TargetRegisterInfo::isVirtualRegister(MO.getReg())) {
317 unsigned Reg = MO.getReg();
Owen Andersonf660c172008-07-02 23:41:07 +0000318
Owen Andersonf660c172008-07-02 23:41:07 +0000319 LiveVariables::VarInfo &VI = LV->getVarInfo(Reg);
320 if (MO.isDef()) {
321 MachineInstr *NewMI = (Reg == WBReg) ? UpdateMI : MemMI;
322 if (MO.isDead())
323 LV->addVirtualRegisterDead(Reg, NewMI);
324 }
325 if (MO.isUse() && MO.isKill()) {
326 for (unsigned j = 0; j < 2; ++j) {
327 // Look at the two new MI's in reverse order.
328 MachineInstr *NewMI = NewMIs[j];
329 if (!NewMI->readsRegister(Reg))
330 continue;
331 LV->addVirtualRegisterKilled(Reg, NewMI);
332 if (VI.removeKill(MI))
333 VI.Kills.push_back(NewMI);
334 break;
335 }
Evan Chenga8e29892007-01-19 07:51:42 +0000336 }
337 }
338 }
339 }
340
341 MFI->insert(MBBI, NewMIs[1]);
342 MFI->insert(MBBI, NewMIs[0]);
343 return NewMIs[0];
344}
345
346// Branch analysis.
347bool ARMInstrInfo::AnalyzeBranch(MachineBasicBlock &MBB,MachineBasicBlock *&TBB,
348 MachineBasicBlock *&FBB,
Evan Chengdc54d312009-02-09 07:14:22 +0000349 SmallVectorImpl<MachineOperand> &Cond,
350 bool AllowModify) const {
Evan Chenga8e29892007-01-19 07:51:42 +0000351 // If the block has no terminators, it just falls into the block after it.
352 MachineBasicBlock::iterator I = MBB.end();
Evan Chengbfd2ec42007-06-08 21:59:56 +0000353 if (I == MBB.begin() || !isUnpredicatedTerminator(--I))
Evan Chenga8e29892007-01-19 07:51:42 +0000354 return false;
355
356 // Get the last instruction in the block.
357 MachineInstr *LastInst = I;
358
359 // If there is only one terminator instruction, process it.
360 unsigned LastOpc = LastInst->getOpcode();
Evan Cheng4b9cb7d2007-07-06 23:23:19 +0000361 if (I == MBB.begin() || !isUnpredicatedTerminator(--I)) {
Evan Chenga8e29892007-01-19 07:51:42 +0000362 if (LastOpc == ARM::B || LastOpc == ARM::tB) {
Chris Lattner8aa797a2007-12-30 23:10:15 +0000363 TBB = LastInst->getOperand(0).getMBB();
Evan Chenga8e29892007-01-19 07:51:42 +0000364 return false;
365 }
366 if (LastOpc == ARM::Bcc || LastOpc == ARM::tBcc) {
367 // Block ends with fall-through condbranch.
Chris Lattner8aa797a2007-12-30 23:10:15 +0000368 TBB = LastInst->getOperand(0).getMBB();
Evan Chenga8e29892007-01-19 07:51:42 +0000369 Cond.push_back(LastInst->getOperand(1));
Evan Cheng0e1d3792007-07-05 07:18:20 +0000370 Cond.push_back(LastInst->getOperand(2));
Evan Chenga8e29892007-01-19 07:51:42 +0000371 return false;
372 }
373 return true; // Can't handle indirect branch.
374 }
375
376 // Get the instruction before it if it is a terminator.
377 MachineInstr *SecondLastInst = I;
378
379 // If there are three terminators, we don't know what sort of block this is.
Evan Cheng4b9cb7d2007-07-06 23:23:19 +0000380 if (SecondLastInst && I != MBB.begin() && isUnpredicatedTerminator(--I))
Evan Chenga8e29892007-01-19 07:51:42 +0000381 return true;
382
383 // If the block ends with ARM::B/ARM::tB and a ARM::Bcc/ARM::tBcc, handle it.
384 unsigned SecondLastOpc = SecondLastInst->getOpcode();
385 if ((SecondLastOpc == ARM::Bcc && LastOpc == ARM::B) ||
386 (SecondLastOpc == ARM::tBcc && LastOpc == ARM::tB)) {
Chris Lattner8aa797a2007-12-30 23:10:15 +0000387 TBB = SecondLastInst->getOperand(0).getMBB();
Evan Chenga8e29892007-01-19 07:51:42 +0000388 Cond.push_back(SecondLastInst->getOperand(1));
Evan Cheng0e1d3792007-07-05 07:18:20 +0000389 Cond.push_back(SecondLastInst->getOperand(2));
Chris Lattner8aa797a2007-12-30 23:10:15 +0000390 FBB = LastInst->getOperand(0).getMBB();
Evan Chenga8e29892007-01-19 07:51:42 +0000391 return false;
392 }
393
Dale Johannesen66a2a8f2007-07-12 16:45:35 +0000394 // If the block ends with two unconditional branches, handle it. The second
395 // one is not executed, so remove it.
Dale Johannesen13e8b512007-06-13 17:59:52 +0000396 if ((SecondLastOpc == ARM::B || SecondLastOpc==ARM::tB) &&
397 (LastOpc == ARM::B || LastOpc == ARM::tB)) {
Chris Lattner8aa797a2007-12-30 23:10:15 +0000398 TBB = SecondLastInst->getOperand(0).getMBB();
Dale Johannesen13e8b512007-06-13 17:59:52 +0000399 I = LastInst;
Evan Chengdc54d312009-02-09 07:14:22 +0000400 if (AllowModify)
401 I->eraseFromParent();
Dale Johannesen13e8b512007-06-13 17:59:52 +0000402 return false;
403 }
404
Bob Wilson1b46a682009-04-03 20:53:25 +0000405 // ...likewise if it ends with a branch table followed by an unconditional
406 // branch. The branch folder can create these, and we must get rid of them for
Dale Johannesen66a2a8f2007-07-12 16:45:35 +0000407 // correctness of Thumb constant islands.
408 if ((SecondLastOpc == ARM::BR_JTr || SecondLastOpc==ARM::BR_JTm ||
409 SecondLastOpc == ARM::BR_JTadd || SecondLastOpc==ARM::tBR_JTr) &&
410 (LastOpc == ARM::B || LastOpc == ARM::tB)) {
411 I = LastInst;
Evan Chengdc54d312009-02-09 07:14:22 +0000412 if (AllowModify)
413 I->eraseFromParent();
Dale Johannesen66a2a8f2007-07-12 16:45:35 +0000414 return true;
415 }
416
Evan Chenga8e29892007-01-19 07:51:42 +0000417 // Otherwise, can't handle this.
418 return true;
419}
420
421
Evan Cheng6ae36262007-05-18 00:18:17 +0000422unsigned ARMInstrInfo::RemoveBranch(MachineBasicBlock &MBB) const {
Evan Chenga8e29892007-01-19 07:51:42 +0000423 MachineFunction &MF = *MBB.getParent();
424 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
425 int BOpc = AFI->isThumbFunction() ? ARM::tB : ARM::B;
426 int BccOpc = AFI->isThumbFunction() ? ARM::tBcc : ARM::Bcc;
427
428 MachineBasicBlock::iterator I = MBB.end();
Evan Cheng6ae36262007-05-18 00:18:17 +0000429 if (I == MBB.begin()) return 0;
Evan Chenga8e29892007-01-19 07:51:42 +0000430 --I;
431 if (I->getOpcode() != BOpc && I->getOpcode() != BccOpc)
Evan Cheng6ae36262007-05-18 00:18:17 +0000432 return 0;
Evan Chenga8e29892007-01-19 07:51:42 +0000433
434 // Remove the branch.
435 I->eraseFromParent();
436
437 I = MBB.end();
438
Evan Cheng6ae36262007-05-18 00:18:17 +0000439 if (I == MBB.begin()) return 1;
Evan Chenga8e29892007-01-19 07:51:42 +0000440 --I;
441 if (I->getOpcode() != BccOpc)
Evan Cheng6ae36262007-05-18 00:18:17 +0000442 return 1;
Evan Chenga8e29892007-01-19 07:51:42 +0000443
444 // Remove the branch.
445 I->eraseFromParent();
Evan Cheng6ae36262007-05-18 00:18:17 +0000446 return 2;
Evan Chenga8e29892007-01-19 07:51:42 +0000447}
448
Bob Wilsoneec4b2d2009-04-03 21:08:42 +0000449unsigned
450ARMInstrInfo::InsertBranch(MachineBasicBlock &MBB, MachineBasicBlock *TBB,
451 MachineBasicBlock *FBB,
452 const SmallVectorImpl<MachineOperand> &Cond) const {
Dale Johannesenb6728402009-02-13 02:25:56 +0000453 // FIXME this should probably have a DebugLoc argument
454 DebugLoc dl = DebugLoc::getUnknownLoc();
Evan Chenga8e29892007-01-19 07:51:42 +0000455 MachineFunction &MF = *MBB.getParent();
456 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
457 int BOpc = AFI->isThumbFunction() ? ARM::tB : ARM::B;
458 int BccOpc = AFI->isThumbFunction() ? ARM::tBcc : ARM::Bcc;
459
460 // Shouldn't be a fall through.
461 assert(TBB && "InsertBranch must not be told to insert a fallthrough");
Evan Cheng0e1d3792007-07-05 07:18:20 +0000462 assert((Cond.size() == 2 || Cond.size() == 0) &&
Evan Chenga8e29892007-01-19 07:51:42 +0000463 "ARM branch conditions have two components!");
464
465 if (FBB == 0) {
466 if (Cond.empty()) // Unconditional branch?
Dale Johannesenb6728402009-02-13 02:25:56 +0000467 BuildMI(&MBB, dl, get(BOpc)).addMBB(TBB);
Evan Chenga8e29892007-01-19 07:51:42 +0000468 else
Dale Johannesenb6728402009-02-13 02:25:56 +0000469 BuildMI(&MBB, dl, get(BccOpc)).addMBB(TBB)
Evan Cheng0e1d3792007-07-05 07:18:20 +0000470 .addImm(Cond[0].getImm()).addReg(Cond[1].getReg());
Evan Cheng6ae36262007-05-18 00:18:17 +0000471 return 1;
Evan Chenga8e29892007-01-19 07:51:42 +0000472 }
473
474 // Two-way conditional branch.
Dale Johannesenb6728402009-02-13 02:25:56 +0000475 BuildMI(&MBB, dl, get(BccOpc)).addMBB(TBB)
Evan Cheng0e1d3792007-07-05 07:18:20 +0000476 .addImm(Cond[0].getImm()).addReg(Cond[1].getReg());
Dale Johannesenb6728402009-02-13 02:25:56 +0000477 BuildMI(&MBB, dl, get(BOpc)).addMBB(FBB);
Evan Cheng6ae36262007-05-18 00:18:17 +0000478 return 2;
Evan Chenga8e29892007-01-19 07:51:42 +0000479}
480
Owen Anderson940f83e2008-08-26 18:03:31 +0000481bool ARMInstrInfo::copyRegToReg(MachineBasicBlock &MBB,
Bob Wilsoneec4b2d2009-04-03 21:08:42 +0000482 MachineBasicBlock::iterator I,
483 unsigned DestReg, unsigned SrcReg,
484 const TargetRegisterClass *DestRC,
485 const TargetRegisterClass *SrcRC) const {
Owen Andersond10fd972007-12-31 06:32:00 +0000486 if (DestRC != SrcRC) {
Owen Anderson940f83e2008-08-26 18:03:31 +0000487 // Not yet supported!
488 return false;
Owen Andersond10fd972007-12-31 06:32:00 +0000489 }
490
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000491 DebugLoc DL = DebugLoc::getUnknownLoc();
492 if (I != MBB.end()) DL = I->getDebugLoc();
493
Owen Andersond10fd972007-12-31 06:32:00 +0000494 if (DestRC == ARM::GPRRegisterClass) {
495 MachineFunction &MF = *MBB.getParent();
496 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
497 if (AFI->isThumbFunction())
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000498 BuildMI(MBB, I, DL, get(ARM::tMOVr), DestReg).addReg(SrcReg);
Owen Andersond10fd972007-12-31 06:32:00 +0000499 else
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000500 AddDefaultCC(AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::MOVr), DestReg)
Owen Andersond10fd972007-12-31 06:32:00 +0000501 .addReg(SrcReg)));
502 } else if (DestRC == ARM::SPRRegisterClass)
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000503 AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::FCPYS), DestReg)
Owen Andersond10fd972007-12-31 06:32:00 +0000504 .addReg(SrcReg));
505 else if (DestRC == ARM::DPRRegisterClass)
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000506 AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::FCPYD), DestReg)
Owen Andersond10fd972007-12-31 06:32:00 +0000507 .addReg(SrcReg));
508 else
Owen Anderson940f83e2008-08-26 18:03:31 +0000509 return false;
510
511 return true;
Owen Andersond10fd972007-12-31 06:32:00 +0000512}
513
Owen Andersonf6372aa2008-01-01 21:11:32 +0000514void ARMInstrInfo::
515storeRegToStackSlot(MachineBasicBlock &MBB, MachineBasicBlock::iterator I,
516 unsigned SrcReg, bool isKill, int FI,
517 const TargetRegisterClass *RC) const {
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000518 DebugLoc DL = DebugLoc::getUnknownLoc();
519 if (I != MBB.end()) DL = I->getDebugLoc();
520
Owen Andersonf6372aa2008-01-01 21:11:32 +0000521 if (RC == ARM::GPRRegisterClass) {
522 MachineFunction &MF = *MBB.getParent();
523 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
524 if (AFI->isThumbFunction())
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000525 BuildMI(MBB, I, DL, get(ARM::tSpill))
526 .addReg(SrcReg, false, false, isKill)
Owen Andersonf6372aa2008-01-01 21:11:32 +0000527 .addFrameIndex(FI).addImm(0);
528 else
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000529 AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::STR))
Owen Andersonf6372aa2008-01-01 21:11:32 +0000530 .addReg(SrcReg, false, false, isKill)
531 .addFrameIndex(FI).addReg(0).addImm(0));
532 } else if (RC == ARM::DPRRegisterClass) {
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000533 AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::FSTD))
Owen Andersonf6372aa2008-01-01 21:11:32 +0000534 .addReg(SrcReg, false, false, isKill)
535 .addFrameIndex(FI).addImm(0));
536 } else {
537 assert(RC == ARM::SPRRegisterClass && "Unknown regclass!");
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000538 AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::FSTS))
Owen Andersonf6372aa2008-01-01 21:11:32 +0000539 .addReg(SrcReg, false, false, isKill)
540 .addFrameIndex(FI).addImm(0));
541 }
542}
543
544void ARMInstrInfo::storeRegToAddr(MachineFunction &MF, unsigned SrcReg,
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000545 bool isKill,
546 SmallVectorImpl<MachineOperand> &Addr,
547 const TargetRegisterClass *RC,
548 SmallVectorImpl<MachineInstr*> &NewMIs) const{
Dale Johannesen21b55412009-02-12 23:08:38 +0000549 DebugLoc DL = DebugLoc::getUnknownLoc();
Owen Andersonf6372aa2008-01-01 21:11:32 +0000550 unsigned Opc = 0;
551 if (RC == ARM::GPRRegisterClass) {
552 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
553 if (AFI->isThumbFunction()) {
Dan Gohmand735b802008-10-03 15:45:36 +0000554 Opc = Addr[0].isFI() ? ARM::tSpill : ARM::tSTR;
Owen Andersonf6372aa2008-01-01 21:11:32 +0000555 MachineInstrBuilder MIB =
Dale Johannesen21b55412009-02-12 23:08:38 +0000556 BuildMI(MF, DL, get(Opc)).addReg(SrcReg, false, false, isKill);
Owen Andersonf6372aa2008-01-01 21:11:32 +0000557 for (unsigned i = 0, e = Addr.size(); i != e; ++i)
Dan Gohman97357612009-02-18 05:45:50 +0000558 MIB.addOperand(Addr[i]);
Owen Andersonf6372aa2008-01-01 21:11:32 +0000559 NewMIs.push_back(MIB);
560 return;
561 }
562 Opc = ARM::STR;
563 } else if (RC == ARM::DPRRegisterClass) {
564 Opc = ARM::FSTD;
565 } else {
566 assert(RC == ARM::SPRRegisterClass && "Unknown regclass!");
567 Opc = ARM::FSTS;
568 }
569
570 MachineInstrBuilder MIB =
Dale Johannesen21b55412009-02-12 23:08:38 +0000571 BuildMI(MF, DL, get(Opc)).addReg(SrcReg, false, false, isKill);
Owen Andersonf6372aa2008-01-01 21:11:32 +0000572 for (unsigned i = 0, e = Addr.size(); i != e; ++i)
Dan Gohman97357612009-02-18 05:45:50 +0000573 MIB.addOperand(Addr[i]);
Owen Andersonf6372aa2008-01-01 21:11:32 +0000574 AddDefaultPred(MIB);
575 NewMIs.push_back(MIB);
576 return;
577}
578
579void ARMInstrInfo::
580loadRegFromStackSlot(MachineBasicBlock &MBB, MachineBasicBlock::iterator I,
581 unsigned DestReg, int FI,
582 const TargetRegisterClass *RC) const {
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000583 DebugLoc DL = DebugLoc::getUnknownLoc();
584 if (I != MBB.end()) DL = I->getDebugLoc();
585
Owen Andersonf6372aa2008-01-01 21:11:32 +0000586 if (RC == ARM::GPRRegisterClass) {
587 MachineFunction &MF = *MBB.getParent();
588 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
589 if (AFI->isThumbFunction())
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000590 BuildMI(MBB, I, DL, get(ARM::tRestore), DestReg)
Owen Andersonf6372aa2008-01-01 21:11:32 +0000591 .addFrameIndex(FI).addImm(0);
592 else
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000593 AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::LDR), DestReg)
Owen Andersonf6372aa2008-01-01 21:11:32 +0000594 .addFrameIndex(FI).addReg(0).addImm(0));
595 } else if (RC == ARM::DPRRegisterClass) {
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000596 AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::FLDD), DestReg)
Owen Andersonf6372aa2008-01-01 21:11:32 +0000597 .addFrameIndex(FI).addImm(0));
598 } else {
599 assert(RC == ARM::SPRRegisterClass && "Unknown regclass!");
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000600 AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::FLDS), DestReg)
Owen Andersonf6372aa2008-01-01 21:11:32 +0000601 .addFrameIndex(FI).addImm(0));
602 }
603}
604
Bob Wilsoneec4b2d2009-04-03 21:08:42 +0000605void ARMInstrInfo::
606loadRegFromAddr(MachineFunction &MF, unsigned DestReg,
607 SmallVectorImpl<MachineOperand> &Addr,
608 const TargetRegisterClass *RC,
609 SmallVectorImpl<MachineInstr*> &NewMIs) const {
Dale Johannesen21b55412009-02-12 23:08:38 +0000610 DebugLoc DL = DebugLoc::getUnknownLoc();
Owen Andersonf6372aa2008-01-01 21:11:32 +0000611 unsigned Opc = 0;
612 if (RC == ARM::GPRRegisterClass) {
613 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
614 if (AFI->isThumbFunction()) {
Dan Gohmand735b802008-10-03 15:45:36 +0000615 Opc = Addr[0].isFI() ? ARM::tRestore : ARM::tLDR;
Dale Johannesen21b55412009-02-12 23:08:38 +0000616 MachineInstrBuilder MIB = BuildMI(MF, DL, get(Opc), DestReg);
Owen Andersonf6372aa2008-01-01 21:11:32 +0000617 for (unsigned i = 0, e = Addr.size(); i != e; ++i)
Dan Gohman97357612009-02-18 05:45:50 +0000618 MIB.addOperand(Addr[i]);
Owen Andersonf6372aa2008-01-01 21:11:32 +0000619 NewMIs.push_back(MIB);
620 return;
621 }
622 Opc = ARM::LDR;
623 } else if (RC == ARM::DPRRegisterClass) {
624 Opc = ARM::FLDD;
625 } else {
626 assert(RC == ARM::SPRRegisterClass && "Unknown regclass!");
627 Opc = ARM::FLDS;
628 }
629
Dale Johannesen21b55412009-02-12 23:08:38 +0000630 MachineInstrBuilder MIB = BuildMI(MF, DL, get(Opc), DestReg);
Owen Andersonf6372aa2008-01-01 21:11:32 +0000631 for (unsigned i = 0, e = Addr.size(); i != e; ++i)
Dan Gohman97357612009-02-18 05:45:50 +0000632 MIB.addOperand(Addr[i]);
Owen Andersonf6372aa2008-01-01 21:11:32 +0000633 AddDefaultPred(MIB);
634 NewMIs.push_back(MIB);
635 return;
636}
637
Bob Wilsoneec4b2d2009-04-03 21:08:42 +0000638bool ARMInstrInfo::
639spillCalleeSavedRegisters(MachineBasicBlock &MBB,
640 MachineBasicBlock::iterator MI,
641 const std::vector<CalleeSavedInfo> &CSI) const {
Owen Andersond94b6a12008-01-04 23:57:37 +0000642 MachineFunction &MF = *MBB.getParent();
643 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
644 if (!AFI->isThumbFunction() || CSI.empty())
645 return false;
646
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000647 DebugLoc DL = DebugLoc::getUnknownLoc();
648 if (MI != MBB.end()) DL = MI->getDebugLoc();
649
650 MachineInstrBuilder MIB = BuildMI(MBB, MI, DL, get(ARM::tPUSH));
Owen Andersond94b6a12008-01-04 23:57:37 +0000651 for (unsigned i = CSI.size(); i != 0; --i) {
652 unsigned Reg = CSI[i-1].getReg();
653 // Add the callee-saved register as live-in. It's killed at the spill.
654 MBB.addLiveIn(Reg);
655 MIB.addReg(Reg, false/*isDef*/,false/*isImp*/,true/*isKill*/);
656 }
657 return true;
658}
659
Bob Wilsoneec4b2d2009-04-03 21:08:42 +0000660bool ARMInstrInfo::
661restoreCalleeSavedRegisters(MachineBasicBlock &MBB,
662 MachineBasicBlock::iterator MI,
663 const std::vector<CalleeSavedInfo> &CSI) const {
Owen Andersond94b6a12008-01-04 23:57:37 +0000664 MachineFunction &MF = *MBB.getParent();
665 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
666 if (!AFI->isThumbFunction() || CSI.empty())
667 return false;
668
669 bool isVarArg = AFI->getVarArgsRegSaveSize() > 0;
Bill Wendling9bc96a52009-02-03 00:55:04 +0000670 MachineInstr *PopMI = MF.CreateMachineInstr(get(ARM::tPOP),MI->getDebugLoc());
Owen Andersond94b6a12008-01-04 23:57:37 +0000671 MBB.insert(MI, PopMI);
672 for (unsigned i = CSI.size(); i != 0; --i) {
673 unsigned Reg = CSI[i-1].getReg();
674 if (Reg == ARM::LR) {
675 // Special epilogue for vararg functions. See emitEpilogue
676 if (isVarArg)
677 continue;
678 Reg = ARM::PC;
Chris Lattner5080f4d2008-01-11 18:10:50 +0000679 PopMI->setDesc(get(ARM::tPOP_RET));
Owen Andersond94b6a12008-01-04 23:57:37 +0000680 MBB.erase(MI);
681 }
682 PopMI->addOperand(MachineOperand::CreateReg(Reg, true));
683 }
684 return true;
685}
686
Bob Wilsoneec4b2d2009-04-03 21:08:42 +0000687MachineInstr *ARMInstrInfo::
688foldMemoryOperandImpl(MachineFunction &MF, MachineInstr *MI,
689 const SmallVectorImpl<unsigned> &Ops, int FI) const {
Owen Anderson43dbe052008-01-07 01:35:02 +0000690 if (Ops.size() != 1) return NULL;
691
692 unsigned OpNum = Ops[0];
693 unsigned Opc = MI->getOpcode();
694 MachineInstr *NewMI = NULL;
695 switch (Opc) {
696 default: break;
697 case ARM::MOVr: {
698 if (MI->getOperand(4).getReg() == ARM::CPSR)
Bob Wilson1b46a682009-04-03 20:53:25 +0000699 // If it is updating CPSR, then it cannot be folded.
Owen Anderson43dbe052008-01-07 01:35:02 +0000700 break;
701 unsigned Pred = MI->getOperand(2).getImm();
702 unsigned PredReg = MI->getOperand(3).getReg();
703 if (OpNum == 0) { // move -> store
704 unsigned SrcReg = MI->getOperand(1).getReg();
Evan Cheng9f1c8312008-07-03 09:09:37 +0000705 bool isKill = MI->getOperand(1).isKill();
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000706 NewMI = BuildMI(MF, MI->getDebugLoc(), get(ARM::STR))
707 .addReg(SrcReg, false, false, isKill)
Evan Cheng9f1c8312008-07-03 09:09:37 +0000708 .addFrameIndex(FI).addReg(0).addImm(0).addImm(Pred).addReg(PredReg);
Owen Anderson43dbe052008-01-07 01:35:02 +0000709 } else { // move -> load
710 unsigned DstReg = MI->getOperand(0).getReg();
Evan Cheng9f1c8312008-07-03 09:09:37 +0000711 bool isDead = MI->getOperand(0).isDead();
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000712 NewMI = BuildMI(MF, MI->getDebugLoc(), get(ARM::LDR))
713 .addReg(DstReg, true, false, false, isDead)
Evan Cheng9f1c8312008-07-03 09:09:37 +0000714 .addFrameIndex(FI).addReg(0).addImm(0).addImm(Pred).addReg(PredReg);
Owen Anderson43dbe052008-01-07 01:35:02 +0000715 }
716 break;
717 }
718 case ARM::tMOVr: {
719 if (OpNum == 0) { // move -> store
720 unsigned SrcReg = MI->getOperand(1).getReg();
Evan Cheng9f1c8312008-07-03 09:09:37 +0000721 bool isKill = MI->getOperand(1).isKill();
Owen Anderson43dbe052008-01-07 01:35:02 +0000722 if (RI.isPhysicalRegister(SrcReg) && !RI.isLowRegister(SrcReg))
723 // tSpill cannot take a high register operand.
724 break;
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000725 NewMI = BuildMI(MF, MI->getDebugLoc(), get(ARM::tSpill))
726 .addReg(SrcReg, false, false, isKill)
Evan Cheng9f1c8312008-07-03 09:09:37 +0000727 .addFrameIndex(FI).addImm(0);
Owen Anderson43dbe052008-01-07 01:35:02 +0000728 } else { // move -> load
729 unsigned DstReg = MI->getOperand(0).getReg();
730 if (RI.isPhysicalRegister(DstReg) && !RI.isLowRegister(DstReg))
731 // tRestore cannot target a high register operand.
732 break;
Evan Cheng9f1c8312008-07-03 09:09:37 +0000733 bool isDead = MI->getOperand(0).isDead();
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000734 NewMI = BuildMI(MF, MI->getDebugLoc(), get(ARM::tRestore))
Evan Cheng9f1c8312008-07-03 09:09:37 +0000735 .addReg(DstReg, true, false, false, isDead)
736 .addFrameIndex(FI).addImm(0);
Owen Anderson43dbe052008-01-07 01:35:02 +0000737 }
738 break;
739 }
740 case ARM::FCPYS: {
741 unsigned Pred = MI->getOperand(2).getImm();
742 unsigned PredReg = MI->getOperand(3).getReg();
743 if (OpNum == 0) { // move -> store
744 unsigned SrcReg = MI->getOperand(1).getReg();
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000745 NewMI = BuildMI(MF, MI->getDebugLoc(), get(ARM::FSTS))
746 .addReg(SrcReg).addFrameIndex(FI)
Owen Anderson43dbe052008-01-07 01:35:02 +0000747 .addImm(0).addImm(Pred).addReg(PredReg);
748 } else { // move -> load
749 unsigned DstReg = MI->getOperand(0).getReg();
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000750 NewMI = BuildMI(MF, MI->getDebugLoc(), get(ARM::FLDS), DstReg)
751 .addFrameIndex(FI)
Owen Anderson43dbe052008-01-07 01:35:02 +0000752 .addImm(0).addImm(Pred).addReg(PredReg);
753 }
754 break;
755 }
756 case ARM::FCPYD: {
757 unsigned Pred = MI->getOperand(2).getImm();
758 unsigned PredReg = MI->getOperand(3).getReg();
759 if (OpNum == 0) { // move -> store
760 unsigned SrcReg = MI->getOperand(1).getReg();
Evan Cheng9f1c8312008-07-03 09:09:37 +0000761 bool isKill = MI->getOperand(1).isKill();
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000762 NewMI = BuildMI(MF, MI->getDebugLoc(), get(ARM::FSTD))
763 .addReg(SrcReg, false, false, isKill)
Evan Cheng9f1c8312008-07-03 09:09:37 +0000764 .addFrameIndex(FI).addImm(0).addImm(Pred).addReg(PredReg);
Owen Anderson43dbe052008-01-07 01:35:02 +0000765 } else { // move -> load
766 unsigned DstReg = MI->getOperand(0).getReg();
Evan Cheng9f1c8312008-07-03 09:09:37 +0000767 bool isDead = MI->getOperand(0).isDead();
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000768 NewMI = BuildMI(MF, MI->getDebugLoc(), get(ARM::FLDD))
769 .addReg(DstReg, true, false, false, isDead)
Evan Cheng9f1c8312008-07-03 09:09:37 +0000770 .addFrameIndex(FI).addImm(0).addImm(Pred).addReg(PredReg);
Owen Anderson43dbe052008-01-07 01:35:02 +0000771 }
772 break;
773 }
774 }
775
Owen Anderson43dbe052008-01-07 01:35:02 +0000776 return NewMI;
777}
778
Bob Wilsoneec4b2d2009-04-03 21:08:42 +0000779bool ARMInstrInfo::
780canFoldMemoryOperand(const MachineInstr *MI,
781 const SmallVectorImpl<unsigned> &Ops) const {
Owen Anderson43dbe052008-01-07 01:35:02 +0000782 if (Ops.size() != 1) return false;
783
784 unsigned OpNum = Ops[0];
785 unsigned Opc = MI->getOpcode();
786 switch (Opc) {
787 default: break;
788 case ARM::MOVr:
Bob Wilson1b46a682009-04-03 20:53:25 +0000789 // If it is updating CPSR, then it cannot be folded.
Owen Anderson43dbe052008-01-07 01:35:02 +0000790 return MI->getOperand(4).getReg() != ARM::CPSR;
791 case ARM::tMOVr: {
792 if (OpNum == 0) { // move -> store
793 unsigned SrcReg = MI->getOperand(1).getReg();
794 if (RI.isPhysicalRegister(SrcReg) && !RI.isLowRegister(SrcReg))
795 // tSpill cannot take a high register operand.
796 return false;
797 } else { // move -> load
798 unsigned DstReg = MI->getOperand(0).getReg();
799 if (RI.isPhysicalRegister(DstReg) && !RI.isLowRegister(DstReg))
800 // tRestore cannot target a high register operand.
801 return false;
802 }
803 return true;
804 }
805 case ARM::FCPYS:
806 case ARM::FCPYD:
807 return true;
808 }
809
810 return false;
811}
812
Dan Gohman8e8b8a22008-10-16 01:49:15 +0000813bool ARMInstrInfo::BlockHasNoFallThrough(const MachineBasicBlock &MBB) const {
Evan Chenga8e29892007-01-19 07:51:42 +0000814 if (MBB.empty()) return false;
815
816 switch (MBB.back().getOpcode()) {
Evan Cheng5a18ebc2007-05-21 18:56:31 +0000817 case ARM::BX_RET: // Return.
818 case ARM::LDM_RET:
819 case ARM::tBX_RET:
820 case ARM::tBX_RET_vararg:
821 case ARM::tPOP_RET:
Evan Chenga8e29892007-01-19 07:51:42 +0000822 case ARM::B:
823 case ARM::tB: // Uncond branch.
Evan Chengc322a9a2007-01-30 08:03:06 +0000824 case ARM::tBR_JTr:
Evan Chenga8e29892007-01-19 07:51:42 +0000825 case ARM::BR_JTr: // Jumptable branch.
826 case ARM::BR_JTm: // Jumptable branch through mem.
827 case ARM::BR_JTadd: // Jumptable branch add to pc.
828 return true;
829 default: return false;
830 }
831}
832
833bool ARMInstrInfo::
Owen Anderson44eb65c2008-08-14 22:49:33 +0000834ReverseBranchCondition(SmallVectorImpl<MachineOperand> &Cond) const {
Evan Chenga8e29892007-01-19 07:51:42 +0000835 ARMCC::CondCodes CC = (ARMCC::CondCodes)(int)Cond[0].getImm();
836 Cond[0].setImm(ARMCC::getOppositeCondition(CC));
837 return false;
Rafael Espindola3d7d39a2006-10-24 17:07:11 +0000838}
Evan Cheng29836c32007-01-29 23:45:17 +0000839
Evan Cheng62ccdbf2007-05-29 18:42:18 +0000840bool ARMInstrInfo::isPredicated(const MachineInstr *MI) const {
841 int PIdx = MI->findFirstPredOperandIdx();
Chris Lattner9a1ceae2007-12-30 20:49:49 +0000842 return PIdx != -1 && MI->getOperand(PIdx).getImm() != ARMCC::AL;
Evan Cheng69d55562007-05-23 07:22:05 +0000843}
844
Bob Wilsoneec4b2d2009-04-03 21:08:42 +0000845bool ARMInstrInfo::
846PredicateInstruction(MachineInstr *MI,
847 const SmallVectorImpl<MachineOperand> &Pred) const {
Evan Cheng93072922007-05-16 02:01:49 +0000848 unsigned Opc = MI->getOpcode();
849 if (Opc == ARM::B || Opc == ARM::tB) {
Chris Lattner5080f4d2008-01-11 18:10:50 +0000850 MI->setDesc(get(Opc == ARM::B ? ARM::Bcc : ARM::tBcc));
Chris Lattnerc8bd2872007-12-30 01:01:54 +0000851 MI->addOperand(MachineOperand::CreateImm(Pred[0].getImm()));
852 MI->addOperand(MachineOperand::CreateReg(Pred[1].getReg(), false));
Evan Cheng02c602b2007-05-16 21:53:07 +0000853 return true;
Evan Cheng93072922007-05-16 02:01:49 +0000854 }
855
Evan Cheng62ccdbf2007-05-29 18:42:18 +0000856 int PIdx = MI->findFirstPredOperandIdx();
857 if (PIdx != -1) {
858 MachineOperand &PMO = MI->getOperand(PIdx);
Chris Lattner9a1ceae2007-12-30 20:49:49 +0000859 PMO.setImm(Pred[0].getImm());
Evan Cheng0e1d3792007-07-05 07:18:20 +0000860 MI->getOperand(PIdx+1).setReg(Pred[1].getReg());
Evan Cheng02c602b2007-05-16 21:53:07 +0000861 return true;
862 }
863 return false;
Evan Cheng93072922007-05-16 02:01:49 +0000864}
865
Bob Wilsoneec4b2d2009-04-03 21:08:42 +0000866bool ARMInstrInfo::
867SubsumesPredicate(const SmallVectorImpl<MachineOperand> &Pred1,
868 const SmallVectorImpl<MachineOperand> &Pred2) const {
Evan Cheng0e1d3792007-07-05 07:18:20 +0000869 if (Pred1.size() > 2 || Pred2.size() > 2)
Evan Cheng69d55562007-05-23 07:22:05 +0000870 return false;
871
Chris Lattner9a1ceae2007-12-30 20:49:49 +0000872 ARMCC::CondCodes CC1 = (ARMCC::CondCodes)Pred1[0].getImm();
873 ARMCC::CondCodes CC2 = (ARMCC::CondCodes)Pred2[0].getImm();
Evan Cheng69d55562007-05-23 07:22:05 +0000874 if (CC1 == CC2)
875 return true;
876
877 switch (CC1) {
878 default:
879 return false;
880 case ARMCC::AL:
881 return true;
882 case ARMCC::HS:
Evan Cheng1fc7cb62007-06-08 09:14:47 +0000883 return CC2 == ARMCC::HI;
Evan Cheng69d55562007-05-23 07:22:05 +0000884 case ARMCC::LS:
885 return CC2 == ARMCC::LO || CC2 == ARMCC::EQ;
886 case ARMCC::GE:
Evan Cheng1fc7cb62007-06-08 09:14:47 +0000887 return CC2 == ARMCC::GT;
Evan Cheng9328c1a2007-06-07 01:37:54 +0000888 case ARMCC::LE:
Evan Cheng1fc7cb62007-06-08 09:14:47 +0000889 return CC2 == ARMCC::LT;
Evan Cheng69d55562007-05-23 07:22:05 +0000890 }
891}
Evan Cheng29836c32007-01-29 23:45:17 +0000892
Evan Cheng13ab0202007-07-10 18:08:01 +0000893bool ARMInstrInfo::DefinesPredicate(MachineInstr *MI,
894 std::vector<MachineOperand> &Pred) const {
Chris Lattner749c6f62008-01-07 07:27:27 +0000895 const TargetInstrDesc &TID = MI->getDesc();
896 if (!TID.getImplicitDefs() && !TID.hasOptionalDef())
Evan Cheng13ab0202007-07-10 18:08:01 +0000897 return false;
898
899 bool Found = false;
900 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
901 const MachineOperand &MO = MI->getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +0000902 if (MO.isReg() && MO.getReg() == ARM::CPSR) {
Evan Cheng13ab0202007-07-10 18:08:01 +0000903 Pred.push_back(MO);
904 Found = true;
905 }
906 }
907
908 return Found;
909}
910
911
Evan Cheng29836c32007-01-29 23:45:17 +0000912/// FIXME: Works around a gcc miscompilation with -fstrict-aliasing
913static unsigned getNumJTEntries(const std::vector<MachineJumpTableEntry> &JT,
914 unsigned JTI) DISABLE_INLINE;
915static unsigned getNumJTEntries(const std::vector<MachineJumpTableEntry> &JT,
916 unsigned JTI) {
917 return JT[JTI].MBBs.size();
918}
919
920/// GetInstSize - Return the size of the specified MachineInstr.
921///
Nicolas Geoffray52e724a2008-04-16 20:10:13 +0000922unsigned ARMInstrInfo::GetInstSizeInBytes(const MachineInstr *MI) const {
923 const MachineBasicBlock &MBB = *MI->getParent();
Evan Cheng29836c32007-01-29 23:45:17 +0000924 const MachineFunction *MF = MBB.getParent();
925 const TargetAsmInfo *TAI = MF->getTarget().getTargetAsmInfo();
926
927 // Basic size info comes from the TSFlags field.
Chris Lattner749c6f62008-01-07 07:27:27 +0000928 const TargetInstrDesc &TID = MI->getDesc();
929 unsigned TSFlags = TID.TSFlags;
Evan Cheng29836c32007-01-29 23:45:17 +0000930
931 switch ((TSFlags & ARMII::SizeMask) >> ARMII::SizeShift) {
Evan Chenge5ad88e2008-12-10 21:54:21 +0000932 default: {
Evan Cheng29836c32007-01-29 23:45:17 +0000933 // If this machine instr is an inline asm, measure it.
934 if (MI->getOpcode() == ARM::INLINEASM)
935 return TAI->getInlineAsmLength(MI->getOperand(0).getSymbolName());
Dan Gohman44066042008-07-01 00:05:16 +0000936 if (MI->isLabel())
Evan Chengad1b9a52007-01-30 08:22:33 +0000937 return 0;
Evan Chenge5ad88e2008-12-10 21:54:21 +0000938 switch (MI->getOpcode()) {
939 default:
940 assert(0 && "Unknown or unset size field for instr!");
941 break;
942 case TargetInstrInfo::IMPLICIT_DEF:
943 case TargetInstrInfo::DECLARE:
944 case TargetInstrInfo::DBG_LABEL:
945 case TargetInstrInfo::EH_LABEL:
Evan Chengda47e6e2008-03-15 00:03:38 +0000946 return 0;
Evan Chenge5ad88e2008-12-10 21:54:21 +0000947 }
Evan Cheng29836c32007-01-29 23:45:17 +0000948 break;
Evan Chenge5ad88e2008-12-10 21:54:21 +0000949 }
Evan Cheng29836c32007-01-29 23:45:17 +0000950 case ARMII::Size8Bytes: return 8; // Arm instruction x 2.
951 case ARMII::Size4Bytes: return 4; // Arm instruction.
952 case ARMII::Size2Bytes: return 2; // Thumb instruction.
953 case ARMII::SizeSpecial: {
954 switch (MI->getOpcode()) {
955 case ARM::CONSTPOOL_ENTRY:
956 // If this machine instr is a constant pool entry, its size is recorded as
957 // operand #2.
958 return MI->getOperand(2).getImm();
959 case ARM::BR_JTr:
960 case ARM::BR_JTm:
Evan Chengad1b9a52007-01-30 08:22:33 +0000961 case ARM::BR_JTadd:
962 case ARM::tBR_JTr: {
Evan Cheng29836c32007-01-29 23:45:17 +0000963 // These are jumptable branches, i.e. a branch followed by an inlined
964 // jumptable. The size is 4 + 4 * number of entries.
Chris Lattner749c6f62008-01-07 07:27:27 +0000965 unsigned NumOps = TID.getNumOperands();
Evan Cheng94679e62007-05-21 23:17:32 +0000966 MachineOperand JTOP =
Chris Lattner749c6f62008-01-07 07:27:27 +0000967 MI->getOperand(NumOps - (TID.isPredicable() ? 3 : 2));
Chris Lattner8aa797a2007-12-30 23:10:15 +0000968 unsigned JTI = JTOP.getIndex();
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000969 const MachineJumpTableInfo *MJTI = MF->getJumpTableInfo();
Evan Cheng29836c32007-01-29 23:45:17 +0000970 const std::vector<MachineJumpTableEntry> &JT = MJTI->getJumpTables();
971 assert(JTI < JT.size());
Evan Chengad1b9a52007-01-30 08:22:33 +0000972 // Thumb instructions are 2 byte aligned, but JT entries are 4 byte
973 // 4 aligned. The assembler / linker may add 2 byte padding just before
Dale Johannesen8593e412007-04-29 19:19:30 +0000974 // the JT entries. The size does not include this padding; the
975 // constant islands pass does separate bookkeeping for it.
Evan Chengad1b9a52007-01-30 08:22:33 +0000976 // FIXME: If we know the size of the function is less than (1 << 16) *2
977 // bytes, we can use 16-bit entries instead. Then there won't be an
978 // alignment issue.
Dale Johannesen8593e412007-04-29 19:19:30 +0000979 return getNumJTEntries(JT, JTI) * 4 +
980 (MI->getOpcode()==ARM::tBR_JTr ? 2 : 4);
Evan Cheng29836c32007-01-29 23:45:17 +0000981 }
982 default:
983 // Otherwise, pseudo-instruction sizes are zero.
984 return 0;
985 }
986 }
987 }
Chris Lattnerd27c9912008-03-30 18:22:13 +0000988 return 0; // Not reached
Evan Cheng29836c32007-01-29 23:45:17 +0000989}