blob: 966570f3f3362ecb9c69600a46a069c628206073 [file] [log] [blame]
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +00001//===-- RegAllocLinearScan.cpp - Linear Scan register allocator -----------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file implements a linear scan register allocator.
11//
12//===----------------------------------------------------------------------===//
Alkis Evlogimenos0d6c5b62004-02-24 08:58:30 +000013
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000014#define DEBUG_TYPE "regalloc"
Jakob Stoklund Olesen42acf062010-12-03 21:47:10 +000015#include "LiveDebugVariables.h"
Jakob Stoklund Olesen47dbf6c2011-03-10 01:51:42 +000016#include "LiveRangeEdit.h"
Chris Lattnerb9805782005-08-23 22:27:31 +000017#include "VirtRegMap.h"
Lang Hames87e3bca2009-05-06 02:36:21 +000018#include "VirtRegRewriter.h"
Lang Hamese2b201b2009-05-18 19:03:16 +000019#include "Spiller.h"
Jakob Stoklund Olesene93198a2010-11-10 23:55:56 +000020#include "llvm/Analysis/AliasAnalysis.h"
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000021#include "llvm/Function.h"
Lang Hamesa937f222009-12-14 06:49:42 +000022#include "llvm/CodeGen/CalcSpillWeights.h"
Evan Cheng3f32d652008-06-04 09:18:41 +000023#include "llvm/CodeGen/LiveIntervalAnalysis.h"
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000024#include "llvm/CodeGen/MachineFunctionPass.h"
25#include "llvm/CodeGen/MachineInstr.h"
Evan Cheng22f07ff2007-12-11 02:09:15 +000026#include "llvm/CodeGen/MachineLoopInfo.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000027#include "llvm/CodeGen/MachineRegisterInfo.h"
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000028#include "llvm/CodeGen/Passes.h"
Jim Laskeyeb577ba2006-08-02 12:30:23 +000029#include "llvm/CodeGen/RegAllocRegistry.h"
David Greene2c17c4d2007-09-06 16:18:45 +000030#include "llvm/CodeGen/RegisterCoalescer.h"
Dan Gohman6f0d0242008-02-10 18:45:23 +000031#include "llvm/Target/TargetRegisterInfo.h"
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000032#include "llvm/Target/TargetMachine.h"
Owen Anderson95dad832008-10-07 20:22:28 +000033#include "llvm/Target/TargetOptions.h"
Evan Chengc92da382007-11-03 07:20:12 +000034#include "llvm/Target/TargetInstrInfo.h"
Chris Lattnerb9805782005-08-23 22:27:31 +000035#include "llvm/ADT/EquivalenceClasses.h"
Dan Gohmand68a0762009-01-05 17:59:02 +000036#include "llvm/ADT/SmallSet.h"
Reid Spencer551ccae2004-09-01 22:55:40 +000037#include "llvm/ADT/Statistic.h"
38#include "llvm/ADT/STLExtras.h"
Bill Wendlingc3115a02009-08-22 20:30:53 +000039#include "llvm/Support/Debug.h"
Torok Edwin7d696d82009-07-11 13:10:19 +000040#include "llvm/Support/ErrorHandling.h"
Daniel Dunbarce63ffb2009-07-25 00:23:56 +000041#include "llvm/Support/raw_ostream.h"
Alkis Evlogimenos843b1602004-02-15 10:24:21 +000042#include <algorithm>
Alkis Evlogimenos26f5a692004-05-30 07:24:39 +000043#include <set>
Alkis Evlogimenos53eb3732004-07-22 08:14:44 +000044#include <queue>
Duraid Madina30059612005-12-28 04:55:42 +000045#include <memory>
Jeff Cohen97af7512006-12-02 02:22:01 +000046#include <cmath>
Lang Hamesf41538d2009-06-02 16:53:25 +000047
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000048using namespace llvm;
49
Chris Lattnercd3245a2006-12-19 22:41:21 +000050STATISTIC(NumIters , "Number of iterations performed");
51STATISTIC(NumBacktracks, "Number of times we had to backtrack");
Evan Chengc92da382007-11-03 07:20:12 +000052STATISTIC(NumCoalesce, "Number of copies coalesced");
Evan Cheng206d1852009-04-20 08:01:12 +000053STATISTIC(NumDowngrade, "Number of registers downgraded");
Chris Lattnercd3245a2006-12-19 22:41:21 +000054
Evan Cheng3e172252008-06-20 21:45:16 +000055static cl::opt<bool>
56NewHeuristic("new-spilling-heuristic",
57 cl::desc("Use new spilling heuristic"),
58 cl::init(false), cl::Hidden);
59
Evan Chengf5cd4f02008-10-23 20:43:13 +000060static cl::opt<bool>
61PreSplitIntervals("pre-alloc-split",
62 cl::desc("Pre-register allocation live interval splitting"),
63 cl::init(false), cl::Hidden);
64
Jakob Stoklund Olesencf970362009-12-10 17:48:32 +000065static cl::opt<bool>
66TrivCoalesceEnds("trivial-coalesce-ends",
67 cl::desc("Attempt trivial coalescing of interval ends"),
68 cl::init(false), cl::Hidden);
69
Chris Lattnercd3245a2006-12-19 22:41:21 +000070static RegisterRegAlloc
Dan Gohmanb8cab922008-10-14 20:25:08 +000071linearscanRegAlloc("linearscan", "linear scan register allocator",
Chris Lattnercd3245a2006-12-19 22:41:21 +000072 createLinearScanRegisterAllocator);
73
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000074namespace {
David Greene7cfd3362009-11-19 15:55:49 +000075 // When we allocate a register, add it to a fixed-size queue of
76 // registers to skip in subsequent allocations. This trades a small
77 // amount of register pressure and increased spills for flexibility in
78 // the post-pass scheduler.
79 //
80 // Note that in a the number of registers used for reloading spills
81 // will be one greater than the value of this option.
82 //
83 // One big limitation of this is that it doesn't differentiate between
84 // different register classes. So on x86-64, if there is xmm register
85 // pressure, it can caused fewer GPRs to be held in the queue.
86 static cl::opt<unsigned>
87 NumRecentlyUsedRegs("linearscan-skip-count",
Eric Christophercd075a42010-07-02 23:17:38 +000088 cl::desc("Number of registers for linearscan to remember"
89 "to skip."),
David Greene7cfd3362009-11-19 15:55:49 +000090 cl::init(0),
91 cl::Hidden);
Jim Grosbach662fb772010-09-01 21:48:06 +000092
Nick Lewycky6726b6d2009-10-25 06:33:48 +000093 struct RALinScan : public MachineFunctionPass {
Devang Patel19974732007-05-03 01:11:54 +000094 static char ID;
Owen Anderson90c579d2010-08-06 18:33:48 +000095 RALinScan() : MachineFunctionPass(ID) {
Jakob Stoklund Olesen42acf062010-12-03 21:47:10 +000096 initializeLiveDebugVariablesPass(*PassRegistry::getPassRegistry());
Owen Anderson081c34b2010-10-19 17:21:58 +000097 initializeLiveIntervalsPass(*PassRegistry::getPassRegistry());
98 initializeStrongPHIEliminationPass(*PassRegistry::getPassRegistry());
99 initializeRegisterCoalescerAnalysisGroup(
100 *PassRegistry::getPassRegistry());
101 initializeCalculateSpillWeightsPass(*PassRegistry::getPassRegistry());
102 initializePreAllocSplittingPass(*PassRegistry::getPassRegistry());
103 initializeLiveStacksPass(*PassRegistry::getPassRegistry());
Jakob Stoklund Olesend68f4582010-10-28 20:34:50 +0000104 initializeMachineDominatorTreePass(*PassRegistry::getPassRegistry());
Owen Anderson081c34b2010-10-19 17:21:58 +0000105 initializeMachineLoopInfoPass(*PassRegistry::getPassRegistry());
106 initializeVirtRegMapPass(*PassRegistry::getPassRegistry());
107 initializeMachineDominatorTreePass(*PassRegistry::getPassRegistry());
108
David Greene7cfd3362009-11-19 15:55:49 +0000109 // Initialize the queue to record recently-used registers.
110 if (NumRecentlyUsedRegs > 0)
111 RecentRegs.resize(NumRecentlyUsedRegs, 0);
David Greenea96fc2f2009-11-20 21:13:27 +0000112 RecentNext = RecentRegs.begin();
David Greene7cfd3362009-11-19 15:55:49 +0000113 }
Devang Patel794fd752007-05-01 21:15:47 +0000114
Chris Lattnercbb56252004-11-18 02:42:27 +0000115 typedef std::pair<LiveInterval*, LiveInterval::iterator> IntervalPtr;
Owen Andersoncd1dcbd2008-08-15 18:49:41 +0000116 typedef SmallVector<IntervalPtr, 32> IntervalPtrs;
Chris Lattnercbb56252004-11-18 02:42:27 +0000117 private:
Chris Lattnerb9805782005-08-23 22:27:31 +0000118 /// RelatedRegClasses - This structure is built the first time a function is
119 /// compiled, and keeps track of which register classes have registers that
120 /// belong to multiple classes or have aliases that are in other classes.
121 EquivalenceClasses<const TargetRegisterClass*> RelatedRegClasses;
Owen Anderson97382162008-08-13 23:36:23 +0000122 DenseMap<unsigned, const TargetRegisterClass*> OneClassForEachPhysReg;
Chris Lattnerb9805782005-08-23 22:27:31 +0000123
Evan Cheng206d1852009-04-20 08:01:12 +0000124 // NextReloadMap - For each register in the map, it maps to the another
125 // register which is defined by a reload from the same stack slot and
126 // both reloads are in the same basic block.
127 DenseMap<unsigned, unsigned> NextReloadMap;
128
129 // DowngradedRegs - A set of registers which are being "downgraded", i.e.
130 // un-favored for allocation.
131 SmallSet<unsigned, 8> DowngradedRegs;
132
133 // DowngradeMap - A map from virtual registers to physical registers being
134 // downgraded for the virtual registers.
135 DenseMap<unsigned, unsigned> DowngradeMap;
136
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000137 MachineFunction* mf_;
Evan Cheng3e172252008-06-20 21:45:16 +0000138 MachineRegisterInfo* mri_;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000139 const TargetMachine* tm_;
Dan Gohman6f0d0242008-02-10 18:45:23 +0000140 const TargetRegisterInfo* tri_;
Evan Chengc92da382007-11-03 07:20:12 +0000141 const TargetInstrInfo* tii_;
Evan Chengc92da382007-11-03 07:20:12 +0000142 BitVector allocatableRegs_;
Jim Grosbach067a6482010-09-01 21:04:27 +0000143 BitVector reservedRegs_;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000144 LiveIntervals* li_;
Jakob Stoklund Olesen9529a1c2010-07-19 18:41:20 +0000145 MachineLoopInfo *loopInfo;
Chris Lattnercbb56252004-11-18 02:42:27 +0000146
147 /// handled_ - Intervals are added to the handled_ set in the order of their
148 /// start value. This is uses for backtracking.
149 std::vector<LiveInterval*> handled_;
150
151 /// fixed_ - Intervals that correspond to machine registers.
152 ///
153 IntervalPtrs fixed_;
154
155 /// active_ - Intervals that are currently being processed, and which have a
156 /// live range active for the current point.
157 IntervalPtrs active_;
158
159 /// inactive_ - Intervals that are currently being processed, but which have
160 /// a hold at the current point.
161 IntervalPtrs inactive_;
162
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000163 typedef std::priority_queue<LiveInterval*,
Owen Andersoncd1dcbd2008-08-15 18:49:41 +0000164 SmallVector<LiveInterval*, 64>,
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000165 greater_ptr<LiveInterval> > IntervalHeap;
166 IntervalHeap unhandled_;
Evan Cheng5b16cd22009-05-01 01:03:49 +0000167
168 /// regUse_ - Tracks register usage.
169 SmallVector<unsigned, 32> regUse_;
170 SmallVector<unsigned, 32> regUseBackUp_;
171
172 /// vrm_ - Tracks register assignments.
Owen Anderson49c8aa02009-03-13 05:55:11 +0000173 VirtRegMap* vrm_;
Evan Cheng5b16cd22009-05-01 01:03:49 +0000174
Lang Hames87e3bca2009-05-06 02:36:21 +0000175 std::auto_ptr<VirtRegRewriter> rewriter_;
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000176
Lang Hamese2b201b2009-05-18 19:03:16 +0000177 std::auto_ptr<Spiller> spiller_;
178
David Greene7cfd3362009-11-19 15:55:49 +0000179 // The queue of recently-used registers.
David Greenea96fc2f2009-11-20 21:13:27 +0000180 SmallVector<unsigned, 4> RecentRegs;
181 SmallVector<unsigned, 4>::iterator RecentNext;
David Greene7cfd3362009-11-19 15:55:49 +0000182
183 // Record that we just picked this register.
184 void recordRecentlyUsed(unsigned reg) {
185 assert(reg != 0 && "Recently used register is NOREG!");
186 if (!RecentRegs.empty()) {
David Greenea96fc2f2009-11-20 21:13:27 +0000187 *RecentNext++ = reg;
188 if (RecentNext == RecentRegs.end())
189 RecentNext = RecentRegs.begin();
David Greene7cfd3362009-11-19 15:55:49 +0000190 }
191 }
192
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000193 public:
194 virtual const char* getPassName() const {
195 return "Linear Scan Register Allocator";
196 }
197
198 virtual void getAnalysisUsage(AnalysisUsage &AU) const {
Dan Gohman845012e2009-07-31 23:37:33 +0000199 AU.setPreservesCFG();
Jakob Stoklund Olesene93198a2010-11-10 23:55:56 +0000200 AU.addRequired<AliasAnalysis>();
201 AU.addPreserved<AliasAnalysis>();
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000202 AU.addRequired<LiveIntervals>();
Lang Hames233a60e2009-11-03 23:52:08 +0000203 AU.addPreserved<SlotIndexes>();
Owen Anderson95dad832008-10-07 20:22:28 +0000204 if (StrongPHIElim)
205 AU.addRequiredID(StrongPHIEliminationID);
David Greene2c17c4d2007-09-06 16:18:45 +0000206 // Make sure PassManager knows which analyses to make available
207 // to coalescing and which analyses coalescing invalidates.
208 AU.addRequiredTransitive<RegisterCoalescer>();
Lang Hamesa937f222009-12-14 06:49:42 +0000209 AU.addRequired<CalculateSpillWeights>();
Evan Chengf5cd4f02008-10-23 20:43:13 +0000210 if (PreSplitIntervals)
211 AU.addRequiredID(PreAllocSplittingID);
Jakob Stoklund Olesen2d172932010-10-26 00:11:33 +0000212 AU.addRequiredID(LiveStacksID);
213 AU.addPreservedID(LiveStacksID);
Evan Cheng22f07ff2007-12-11 02:09:15 +0000214 AU.addRequired<MachineLoopInfo>();
Bill Wendling67d65bb2008-01-04 20:54:55 +0000215 AU.addPreserved<MachineLoopInfo>();
Owen Anderson49c8aa02009-03-13 05:55:11 +0000216 AU.addRequired<VirtRegMap>();
217 AU.addPreserved<VirtRegMap>();
Jakob Stoklund Olesen42acf062010-12-03 21:47:10 +0000218 AU.addRequired<LiveDebugVariables>();
219 AU.addPreserved<LiveDebugVariables>();
Jakob Stoklund Olesend68f4582010-10-28 20:34:50 +0000220 AU.addRequiredID(MachineDominatorsID);
Bill Wendling67d65bb2008-01-04 20:54:55 +0000221 AU.addPreservedID(MachineDominatorsID);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000222 MachineFunctionPass::getAnalysisUsage(AU);
223 }
224
225 /// runOnMachineFunction - register allocate the whole function
226 bool runOnMachineFunction(MachineFunction&);
227
David Greene7cfd3362009-11-19 15:55:49 +0000228 // Determine if we skip this register due to its being recently used.
229 bool isRecentlyUsed(unsigned reg) const {
230 return std::find(RecentRegs.begin(), RecentRegs.end(), reg) !=
231 RecentRegs.end();
232 }
233
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000234 private:
235 /// linearScan - the linear scan algorithm
236 void linearScan();
237
Chris Lattnercbb56252004-11-18 02:42:27 +0000238 /// initIntervalSets - initialize the interval sets.
239 ///
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000240 void initIntervalSets();
241
Chris Lattnercbb56252004-11-18 02:42:27 +0000242 /// processActiveIntervals - expire old intervals and move non-overlapping
243 /// ones to the inactive list.
Lang Hames233a60e2009-11-03 23:52:08 +0000244 void processActiveIntervals(SlotIndex CurPoint);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000245
Chris Lattnercbb56252004-11-18 02:42:27 +0000246 /// processInactiveIntervals - expire old intervals and move overlapping
247 /// ones to the active list.
Lang Hames233a60e2009-11-03 23:52:08 +0000248 void processInactiveIntervals(SlotIndex CurPoint);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000249
Evan Cheng206d1852009-04-20 08:01:12 +0000250 /// hasNextReloadInterval - Return the next liveinterval that's being
251 /// defined by a reload from the same SS as the specified one.
252 LiveInterval *hasNextReloadInterval(LiveInterval *cur);
253
254 /// DowngradeRegister - Downgrade a register for allocation.
255 void DowngradeRegister(LiveInterval *li, unsigned Reg);
256
257 /// UpgradeRegister - Upgrade a register for allocation.
258 void UpgradeRegister(unsigned Reg);
259
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000260 /// assignRegOrStackSlotAtInterval - assign a register if one
261 /// is available, or spill.
262 void assignRegOrStackSlotAtInterval(LiveInterval* cur);
263
Evan Cheng5d088fe2009-03-23 22:57:19 +0000264 void updateSpillWeights(std::vector<float> &Weights,
265 unsigned reg, float weight,
266 const TargetRegisterClass *RC);
267
Evan Cheng3e172252008-06-20 21:45:16 +0000268 /// findIntervalsToSpill - Determine the intervals to spill for the
269 /// specified interval. It's passed the physical registers whose spill
270 /// weight is the lowest among all the registers whose live intervals
271 /// conflict with the interval.
272 void findIntervalsToSpill(LiveInterval *cur,
273 std::vector<std::pair<unsigned,float> > &Candidates,
274 unsigned NumCands,
275 SmallVector<LiveInterval*, 8> &SpillIntervals);
276
Evan Chengc92da382007-11-03 07:20:12 +0000277 /// attemptTrivialCoalescing - If a simple interval is defined by a copy,
Jim Grosbach977fa342010-07-27 18:36:27 +0000278 /// try to allocate the definition to the same register as the source,
279 /// if the register is not defined during the life time of the interval.
280 /// This eliminates a copy, and is used to coalesce copies which were not
Evan Chengc92da382007-11-03 07:20:12 +0000281 /// coalesced away before allocation either due to dest and src being in
282 /// different register classes or because the coalescer was overly
283 /// conservative.
284 unsigned attemptTrivialCoalescing(LiveInterval &cur, unsigned Reg);
285
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000286 ///
Evan Cheng5b16cd22009-05-01 01:03:49 +0000287 /// Register usage / availability tracking helpers.
288 ///
289
290 void initRegUses() {
291 regUse_.resize(tri_->getNumRegs(), 0);
292 regUseBackUp_.resize(tri_->getNumRegs(), 0);
293 }
294
295 void finalizeRegUses() {
Evan Chengc781a242009-05-03 18:32:42 +0000296#ifndef NDEBUG
297 // Verify all the registers are "freed".
298 bool Error = false;
299 for (unsigned i = 0, e = tri_->getNumRegs(); i != e; ++i) {
300 if (regUse_[i] != 0) {
David Greene37277762010-01-05 01:25:20 +0000301 dbgs() << tri_->getName(i) << " is still in use!\n";
Evan Chengc781a242009-05-03 18:32:42 +0000302 Error = true;
303 }
304 }
305 if (Error)
Torok Edwinc23197a2009-07-14 16:55:14 +0000306 llvm_unreachable(0);
Evan Chengc781a242009-05-03 18:32:42 +0000307#endif
Evan Cheng5b16cd22009-05-01 01:03:49 +0000308 regUse_.clear();
309 regUseBackUp_.clear();
310 }
311
312 void addRegUse(unsigned physReg) {
313 assert(TargetRegisterInfo::isPhysicalRegister(physReg) &&
314 "should be physical register!");
315 ++regUse_[physReg];
316 for (const unsigned* as = tri_->getAliasSet(physReg); *as; ++as)
317 ++regUse_[*as];
318 }
319
320 void delRegUse(unsigned physReg) {
321 assert(TargetRegisterInfo::isPhysicalRegister(physReg) &&
322 "should be physical register!");
323 assert(regUse_[physReg] != 0);
324 --regUse_[physReg];
325 for (const unsigned* as = tri_->getAliasSet(physReg); *as; ++as) {
326 assert(regUse_[*as] != 0);
327 --regUse_[*as];
328 }
329 }
330
331 bool isRegAvail(unsigned physReg) const {
332 assert(TargetRegisterInfo::isPhysicalRegister(physReg) &&
333 "should be physical register!");
334 return regUse_[physReg] == 0;
335 }
336
337 void backUpRegUses() {
338 regUseBackUp_ = regUse_;
339 }
340
341 void restoreRegUses() {
342 regUse_ = regUseBackUp_;
343 }
344
345 ///
346 /// Register handling helpers.
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000347 ///
348
Chris Lattnercbb56252004-11-18 02:42:27 +0000349 /// getFreePhysReg - return a free physical register for this virtual
350 /// register interval if we have one, otherwise return 0.
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000351 unsigned getFreePhysReg(LiveInterval* cur);
Evan Cheng358dec52009-06-15 08:28:29 +0000352 unsigned getFreePhysReg(LiveInterval* cur,
353 const TargetRegisterClass *RC,
Evan Cheng206d1852009-04-20 08:01:12 +0000354 unsigned MaxInactiveCount,
355 SmallVector<unsigned, 256> &inactiveCounts,
356 bool SkipDGRegs);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000357
Jim Grosbach5a4cbea2010-09-01 21:34:41 +0000358 /// getFirstNonReservedPhysReg - return the first non-reserved physical
359 /// register in the register class.
360 unsigned getFirstNonReservedPhysReg(const TargetRegisterClass *RC) {
361 TargetRegisterClass::iterator aoe = RC->allocation_order_end(*mf_);
362 TargetRegisterClass::iterator i = RC->allocation_order_begin(*mf_);
363 while (i != aoe && reservedRegs_.test(*i))
364 ++i;
365 assert(i != aoe && "All registers reserved?!");
366 return *i;
367 }
368
Chris Lattnerb9805782005-08-23 22:27:31 +0000369 void ComputeRelatedRegClasses();
370
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000371 template <typename ItTy>
372 void printIntervals(const char* const str, ItTy i, ItTy e) const {
Bill Wendlingc3115a02009-08-22 20:30:53 +0000373 DEBUG({
374 if (str)
David Greene37277762010-01-05 01:25:20 +0000375 dbgs() << str << " intervals:\n";
Bill Wendlingc3115a02009-08-22 20:30:53 +0000376
377 for (; i != e; ++i) {
Nick Lewyckyd56acb32011-03-25 06:04:26 +0000378 dbgs() << '\t' << *i->first << " -> ";
Bill Wendlingc3115a02009-08-22 20:30:53 +0000379
380 unsigned reg = i->first->reg;
381 if (TargetRegisterInfo::isVirtualRegister(reg))
382 reg = vrm_->getPhys(reg);
383
David Greene37277762010-01-05 01:25:20 +0000384 dbgs() << tri_->getName(reg) << '\n';
Bill Wendlingc3115a02009-08-22 20:30:53 +0000385 }
386 });
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000387 }
388 };
Bill Wendlinge23e00d2007-05-08 19:02:46 +0000389 char RALinScan::ID = 0;
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000390}
391
Owen Anderson2ab36d32010-10-12 19:48:12 +0000392INITIALIZE_PASS_BEGIN(RALinScan, "linearscan-regalloc",
Nick Lewyckyd56acb32011-03-25 06:04:26 +0000393 "Linear Scan Register Allocator", false, false)
Owen Anderson2ab36d32010-10-12 19:48:12 +0000394INITIALIZE_PASS_DEPENDENCY(LiveIntervals)
395INITIALIZE_PASS_DEPENDENCY(StrongPHIElimination)
396INITIALIZE_PASS_DEPENDENCY(CalculateSpillWeights)
397INITIALIZE_PASS_DEPENDENCY(PreAllocSplitting)
398INITIALIZE_PASS_DEPENDENCY(LiveStacks)
399INITIALIZE_PASS_DEPENDENCY(MachineLoopInfo)
400INITIALIZE_PASS_DEPENDENCY(VirtRegMap)
401INITIALIZE_AG_DEPENDENCY(RegisterCoalescer)
Jakob Stoklund Olesene93198a2010-11-10 23:55:56 +0000402INITIALIZE_AG_DEPENDENCY(AliasAnalysis)
Owen Anderson2ab36d32010-10-12 19:48:12 +0000403INITIALIZE_PASS_END(RALinScan, "linearscan-regalloc",
Nick Lewyckyd56acb32011-03-25 06:04:26 +0000404 "Linear Scan Register Allocator", false, false)
Evan Cheng3f32d652008-06-04 09:18:41 +0000405
Bill Wendlinge23e00d2007-05-08 19:02:46 +0000406void RALinScan::ComputeRelatedRegClasses() {
Chris Lattnerb9805782005-08-23 22:27:31 +0000407 // First pass, add all reg classes to the union, and determine at least one
408 // reg class that each register is in.
409 bool HasAliases = false;
Evan Cheng206d1852009-04-20 08:01:12 +0000410 for (TargetRegisterInfo::regclass_iterator RCI = tri_->regclass_begin(),
411 E = tri_->regclass_end(); RCI != E; ++RCI) {
Chris Lattnerb9805782005-08-23 22:27:31 +0000412 RelatedRegClasses.insert(*RCI);
413 for (TargetRegisterClass::iterator I = (*RCI)->begin(), E = (*RCI)->end();
414 I != E; ++I) {
Evan Cheng206d1852009-04-20 08:01:12 +0000415 HasAliases = HasAliases || *tri_->getAliasSet(*I) != 0;
Jim Grosbach662fb772010-09-01 21:48:06 +0000416
Chris Lattnerb9805782005-08-23 22:27:31 +0000417 const TargetRegisterClass *&PRC = OneClassForEachPhysReg[*I];
418 if (PRC) {
419 // Already processed this register. Just make sure we know that
420 // multiple register classes share a register.
421 RelatedRegClasses.unionSets(PRC, *RCI);
422 } else {
423 PRC = *RCI;
424 }
425 }
426 }
Jim Grosbach662fb772010-09-01 21:48:06 +0000427
Chris Lattnerb9805782005-08-23 22:27:31 +0000428 // Second pass, now that we know conservatively what register classes each reg
429 // belongs to, add info about aliases. We don't need to do this for targets
430 // without register aliases.
431 if (HasAliases)
Owen Anderson97382162008-08-13 23:36:23 +0000432 for (DenseMap<unsigned, const TargetRegisterClass*>::iterator
Chris Lattnerb9805782005-08-23 22:27:31 +0000433 I = OneClassForEachPhysReg.begin(), E = OneClassForEachPhysReg.end();
434 I != E; ++I)
Bob Wilsonadf9c8b2011-01-27 07:26:15 +0000435 for (const unsigned *AS = tri_->getAliasSet(I->first); *AS; ++AS) {
436 const TargetRegisterClass *AliasClass =
437 OneClassForEachPhysReg.lookup(*AS);
438 if (AliasClass)
439 RelatedRegClasses.unionSets(I->second, AliasClass);
440 }
Chris Lattnerb9805782005-08-23 22:27:31 +0000441}
442
Jakob Stoklund Olesencf970362009-12-10 17:48:32 +0000443/// attemptTrivialCoalescing - If a simple interval is defined by a copy, try
444/// allocate the definition the same register as the source register if the
445/// register is not defined during live time of the interval. If the interval is
446/// killed by a copy, try to use the destination register. This eliminates a
447/// copy. This is used to coalesce copies which were not coalesced away before
448/// allocation either due to dest and src being in different register classes or
449/// because the coalescer was overly conservative.
Evan Chengc92da382007-11-03 07:20:12 +0000450unsigned RALinScan::attemptTrivialCoalescing(LiveInterval &cur, unsigned Reg) {
Evan Cheng90f95f82009-06-14 20:22:55 +0000451 unsigned Preference = vrm_->getRegAllocPref(cur.reg);
452 if ((Preference && Preference == Reg) || !cur.containsOneValue())
Evan Chengc92da382007-11-03 07:20:12 +0000453 return Reg;
454
Jakob Stoklund Olesencf970362009-12-10 17:48:32 +0000455 // We cannot handle complicated live ranges. Simple linear stuff only.
456 if (cur.ranges.size() != 1)
Evan Chengc92da382007-11-03 07:20:12 +0000457 return Reg;
Jakob Stoklund Olesencf970362009-12-10 17:48:32 +0000458
459 const LiveRange &range = cur.ranges.front();
460
461 VNInfo *vni = range.valno;
Jakob Stoklund Olesena97ff8a2011-03-03 05:18:19 +0000462 if (vni->isUnused() || !vni->def.isValid())
Bill Wendlingdc492e02009-12-05 07:30:23 +0000463 return Reg;
Jakob Stoklund Olesencf970362009-12-10 17:48:32 +0000464
465 unsigned CandReg;
466 {
467 MachineInstr *CopyMI;
Lang Hames6e2968c2010-09-25 12:04:16 +0000468 if ((CopyMI = li_->getInstructionFromIndex(vni->def)) && CopyMI->isCopy())
Jakob Stoklund Olesencf970362009-12-10 17:48:32 +0000469 // Defined by a copy, try to extend SrcReg forward
Jakob Stoklund Olesen04c528a2010-07-16 04:45:42 +0000470 CandReg = CopyMI->getOperand(1).getReg();
Jakob Stoklund Olesencf970362009-12-10 17:48:32 +0000471 else if (TrivCoalesceEnds &&
Jakob Stoklund Olesen04c528a2010-07-16 04:45:42 +0000472 (CopyMI = li_->getInstructionFromIndex(range.end.getBaseIndex())) &&
473 CopyMI->isCopy() && cur.reg == CopyMI->getOperand(1).getReg())
Jakob Stoklund Olesencf970362009-12-10 17:48:32 +0000474 // Only used by a copy, try to extend DstReg backwards
Jakob Stoklund Olesen04c528a2010-07-16 04:45:42 +0000475 CandReg = CopyMI->getOperand(0).getReg();
Jakob Stoklund Olesencf970362009-12-10 17:48:32 +0000476 else
Evan Chengc92da382007-11-03 07:20:12 +0000477 return Reg;
Jakob Stoklund Olesene7fbdcd2010-11-19 05:45:24 +0000478
479 // If the target of the copy is a sub-register then don't coalesce.
480 if(CopyMI->getOperand(0).getSubReg())
481 return Reg;
Anton Korobeynikov4aefd6b2008-02-20 12:07:57 +0000482 }
Jakob Stoklund Olesencf970362009-12-10 17:48:32 +0000483
484 if (TargetRegisterInfo::isVirtualRegister(CandReg)) {
485 if (!vrm_->isAssignedReg(CandReg))
486 return Reg;
487 CandReg = vrm_->getPhys(CandReg);
488 }
489 if (Reg == CandReg)
Evan Chengc92da382007-11-03 07:20:12 +0000490 return Reg;
491
Evan Cheng841ee1a2008-09-18 22:38:47 +0000492 const TargetRegisterClass *RC = mri_->getRegClass(cur.reg);
Jakob Stoklund Olesencf970362009-12-10 17:48:32 +0000493 if (!RC->contains(CandReg))
494 return Reg;
495
496 if (li_->conflictsWithPhysReg(cur, *vrm_, CandReg))
Evan Chengc92da382007-11-03 07:20:12 +0000497 return Reg;
498
Bill Wendlingdc492e02009-12-05 07:30:23 +0000499 // Try to coalesce.
David Greene37277762010-01-05 01:25:20 +0000500 DEBUG(dbgs() << "Coalescing: " << cur << " -> " << tri_->getName(CandReg)
Jakob Stoklund Olesencf970362009-12-10 17:48:32 +0000501 << '\n');
502 vrm_->clearVirt(cur.reg);
503 vrm_->assignVirt2Phys(cur.reg, CandReg);
Bill Wendlingdc492e02009-12-05 07:30:23 +0000504
Jakob Stoklund Olesencf970362009-12-10 17:48:32 +0000505 ++NumCoalesce;
506 return CandReg;
Evan Chengc92da382007-11-03 07:20:12 +0000507}
508
Bill Wendlinge23e00d2007-05-08 19:02:46 +0000509bool RALinScan::runOnMachineFunction(MachineFunction &fn) {
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000510 mf_ = &fn;
Evan Cheng3e172252008-06-20 21:45:16 +0000511 mri_ = &fn.getRegInfo();
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000512 tm_ = &fn.getTarget();
Dan Gohman6f0d0242008-02-10 18:45:23 +0000513 tri_ = tm_->getRegisterInfo();
Evan Chengc92da382007-11-03 07:20:12 +0000514 tii_ = tm_->getInstrInfo();
Dan Gohman6f0d0242008-02-10 18:45:23 +0000515 allocatableRegs_ = tri_->getAllocatableSet(fn);
Jim Grosbach067a6482010-09-01 21:04:27 +0000516 reservedRegs_ = tri_->getReservedRegs(fn);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000517 li_ = &getAnalysis<LiveIntervals>();
Evan Cheng22f07ff2007-12-11 02:09:15 +0000518 loopInfo = &getAnalysis<MachineLoopInfo>();
Chris Lattnerf348e3a2004-11-18 04:33:31 +0000519
David Greene2c17c4d2007-09-06 16:18:45 +0000520 // We don't run the coalescer here because we have no reason to
521 // interact with it. If the coalescer requires interaction, it
522 // won't do anything. If it doesn't require interaction, we assume
523 // it was run as a separate pass.
524
Chris Lattnerb9805782005-08-23 22:27:31 +0000525 // If this is the first function compiled, compute the related reg classes.
526 if (RelatedRegClasses.empty())
527 ComputeRelatedRegClasses();
Evan Cheng5b16cd22009-05-01 01:03:49 +0000528
529 // Also resize register usage trackers.
530 initRegUses();
531
Owen Anderson49c8aa02009-03-13 05:55:11 +0000532 vrm_ = &getAnalysis<VirtRegMap>();
Lang Hames87e3bca2009-05-06 02:36:21 +0000533 if (!rewriter_.get()) rewriter_.reset(createVirtRegRewriter());
Jim Grosbach662fb772010-09-01 21:48:06 +0000534
Jakob Stoklund Olesenf2c6e362010-07-20 23:50:15 +0000535 spiller_.reset(createSpiller(*this, *mf_, *vrm_));
Jim Grosbach662fb772010-09-01 21:48:06 +0000536
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000537 initIntervalSets();
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000538
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000539 linearScan();
Alkis Evlogimenos0d6c5b62004-02-24 08:58:30 +0000540
Chris Lattnerb0f31bf2005-01-23 22:45:13 +0000541 // Rewrite spill code and update the PhysRegsUsed set.
Lang Hames87e3bca2009-05-06 02:36:21 +0000542 rewriter_->runOnMachineFunction(*mf_, *vrm_, li_);
Chris Lattnercbb56252004-11-18 02:42:27 +0000543
Jakob Stoklund Olesen42acf062010-12-03 21:47:10 +0000544 // Write out new DBG_VALUE instructions.
545 getAnalysis<LiveDebugVariables>().emitDebugValues(vrm_);
546
Dan Gohman51cd9d62008-06-23 23:51:16 +0000547 assert(unhandled_.empty() && "Unhandled live intervals remain!");
Evan Cheng5b16cd22009-05-01 01:03:49 +0000548
549 finalizeRegUses();
550
Chris Lattnercbb56252004-11-18 02:42:27 +0000551 fixed_.clear();
552 active_.clear();
553 inactive_.clear();
554 handled_.clear();
Evan Cheng206d1852009-04-20 08:01:12 +0000555 NextReloadMap.clear();
556 DowngradedRegs.clear();
557 DowngradeMap.clear();
Lang Hamesf41538d2009-06-02 16:53:25 +0000558 spiller_.reset(0);
Chris Lattnercbb56252004-11-18 02:42:27 +0000559
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000560 return true;
Alkis Evlogimenos0d6c5b62004-02-24 08:58:30 +0000561}
562
Chris Lattnerc8b9f332004-11-18 06:01:45 +0000563/// initIntervalSets - initialize the interval sets.
564///
Bill Wendlinge23e00d2007-05-08 19:02:46 +0000565void RALinScan::initIntervalSets()
Chris Lattnerc8b9f332004-11-18 06:01:45 +0000566{
567 assert(unhandled_.empty() && fixed_.empty() &&
568 active_.empty() && inactive_.empty() &&
569 "interval sets should be empty on initialization");
570
Owen Andersoncd1dcbd2008-08-15 18:49:41 +0000571 handled_.reserve(li_->getNumIntervals());
572
Chris Lattnerc8b9f332004-11-18 06:01:45 +0000573 for (LiveIntervals::iterator i = li_->begin(), e = li_->end(); i != e; ++i) {
Owen Anderson03857b22008-08-13 21:49:13 +0000574 if (TargetRegisterInfo::isPhysicalRegister(i->second->reg)) {
Lang Hames233a60e2009-11-03 23:52:08 +0000575 if (!i->second->empty()) {
576 mri_->setPhysRegUsed(i->second->reg);
577 fixed_.push_back(std::make_pair(i->second, i->second->begin()));
578 }
579 } else {
580 if (i->second->empty()) {
581 assignRegOrStackSlotAtInterval(i->second);
582 }
583 else
584 unhandled_.push(i->second);
585 }
Chris Lattnerc8b9f332004-11-18 06:01:45 +0000586 }
587}
588
Bill Wendlingc3115a02009-08-22 20:30:53 +0000589void RALinScan::linearScan() {
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000590 // linear scan algorithm
Bill Wendlingc3115a02009-08-22 20:30:53 +0000591 DEBUG({
David Greene37277762010-01-05 01:25:20 +0000592 dbgs() << "********** LINEAR SCAN **********\n"
Jim Grosbach662fb772010-09-01 21:48:06 +0000593 << "********** Function: "
Bill Wendlingc3115a02009-08-22 20:30:53 +0000594 << mf_->getFunction()->getName() << '\n';
595 printIntervals("fixed", fixed_.begin(), fixed_.end());
596 });
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000597
598 while (!unhandled_.empty()) {
599 // pick the interval with the earliest start point
600 LiveInterval* cur = unhandled_.top();
601 unhandled_.pop();
Evan Cheng11923cc2007-10-16 21:09:14 +0000602 ++NumIters;
David Greene37277762010-01-05 01:25:20 +0000603 DEBUG(dbgs() << "\n*** CURRENT ***: " << *cur << '\n');
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000604
Lang Hames233a60e2009-11-03 23:52:08 +0000605 assert(!cur->empty() && "Empty interval in unhandled set.");
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000606
Lang Hames233a60e2009-11-03 23:52:08 +0000607 processActiveIntervals(cur->beginIndex());
608 processInactiveIntervals(cur->beginIndex());
609
610 assert(TargetRegisterInfo::isVirtualRegister(cur->reg) &&
611 "Can only allocate virtual registers!");
Misha Brukmanedf128a2005-04-21 22:36:52 +0000612
Chris Lattnerc8b9f332004-11-18 06:01:45 +0000613 // Allocating a virtual register. try to find a free
614 // physical register or spill an interval (possibly this one) in order to
615 // assign it one.
616 assignRegOrStackSlotAtInterval(cur);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000617
Bill Wendlingc3115a02009-08-22 20:30:53 +0000618 DEBUG({
619 printIntervals("active", active_.begin(), active_.end());
620 printIntervals("inactive", inactive_.begin(), inactive_.end());
621 });
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000622 }
Alkis Evlogimenos7d629b52004-01-07 09:20:58 +0000623
Evan Cheng5b16cd22009-05-01 01:03:49 +0000624 // Expire any remaining active intervals
Evan Cheng11923cc2007-10-16 21:09:14 +0000625 while (!active_.empty()) {
626 IntervalPtr &IP = active_.back();
627 unsigned reg = IP.first->reg;
David Greene37277762010-01-05 01:25:20 +0000628 DEBUG(dbgs() << "\tinterval " << *IP.first << " expired\n");
Dan Gohman6f0d0242008-02-10 18:45:23 +0000629 assert(TargetRegisterInfo::isVirtualRegister(reg) &&
Chris Lattnerc8b9f332004-11-18 06:01:45 +0000630 "Can only allocate virtual registers!");
631 reg = vrm_->getPhys(reg);
Evan Cheng5b16cd22009-05-01 01:03:49 +0000632 delRegUse(reg);
Evan Cheng11923cc2007-10-16 21:09:14 +0000633 active_.pop_back();
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000634 }
Alkis Evlogimenos7d629b52004-01-07 09:20:58 +0000635
Evan Cheng5b16cd22009-05-01 01:03:49 +0000636 // Expire any remaining inactive intervals
Bill Wendlingc3115a02009-08-22 20:30:53 +0000637 DEBUG({
638 for (IntervalPtrs::reverse_iterator
639 i = inactive_.rbegin(); i != inactive_.rend(); ++i)
David Greene37277762010-01-05 01:25:20 +0000640 dbgs() << "\tinterval " << *i->first << " expired\n";
Bill Wendlingc3115a02009-08-22 20:30:53 +0000641 });
Evan Cheng11923cc2007-10-16 21:09:14 +0000642 inactive_.clear();
Alkis Evlogimenosb7be1152004-01-13 20:42:08 +0000643
Evan Cheng81a03822007-11-17 00:40:40 +0000644 // Add live-ins to every BB except for entry. Also perform trivial coalescing.
Evan Cheng3f4b80e2007-10-17 02:12:22 +0000645 MachineFunction::iterator EntryMBB = mf_->begin();
Evan Chenga5bfc972007-10-17 06:53:44 +0000646 SmallVector<MachineBasicBlock*, 8> LiveInMBBs;
Evan Cheng3f4b80e2007-10-17 02:12:22 +0000647 for (LiveIntervals::iterator i = li_->begin(), e = li_->end(); i != e; ++i) {
Owen Anderson03857b22008-08-13 21:49:13 +0000648 LiveInterval &cur = *i->second;
Evan Cheng3f4b80e2007-10-17 02:12:22 +0000649 unsigned Reg = 0;
Dan Gohman6f0d0242008-02-10 18:45:23 +0000650 bool isPhys = TargetRegisterInfo::isPhysicalRegister(cur.reg);
Evan Cheng81a03822007-11-17 00:40:40 +0000651 if (isPhys)
Owen Anderson03857b22008-08-13 21:49:13 +0000652 Reg = cur.reg;
Evan Cheng3f4b80e2007-10-17 02:12:22 +0000653 else if (vrm_->isAssignedReg(cur.reg))
Evan Chengc92da382007-11-03 07:20:12 +0000654 Reg = attemptTrivialCoalescing(cur, vrm_->getPhys(cur.reg));
Evan Cheng3f4b80e2007-10-17 02:12:22 +0000655 if (!Reg)
656 continue;
Evan Cheng81a03822007-11-17 00:40:40 +0000657 // Ignore splited live intervals.
658 if (!isPhys && vrm_->getPreSplitReg(cur.reg))
659 continue;
Evan Cheng550aacb2009-06-04 20:28:22 +0000660
Evan Cheng3f4b80e2007-10-17 02:12:22 +0000661 for (LiveInterval::Ranges::const_iterator I = cur.begin(), E = cur.end();
662 I != E; ++I) {
663 const LiveRange &LR = *I;
Evan Chengd0e32c52008-10-29 05:06:14 +0000664 if (li_->findLiveInMBBs(LR.start, LR.end, LiveInMBBs)) {
Evan Cheng3f4b80e2007-10-17 02:12:22 +0000665 for (unsigned i = 0, e = LiveInMBBs.size(); i != e; ++i)
Evan Cheng073e7e52009-06-04 20:53:36 +0000666 if (LiveInMBBs[i] != EntryMBB) {
667 assert(TargetRegisterInfo::isPhysicalRegister(Reg) &&
668 "Adding a virtual register to livein set?");
Evan Cheng3f4b80e2007-10-17 02:12:22 +0000669 LiveInMBBs[i]->addLiveIn(Reg);
Evan Cheng073e7e52009-06-04 20:53:36 +0000670 }
Evan Chenga5bfc972007-10-17 06:53:44 +0000671 LiveInMBBs.clear();
Evan Cheng9fc508f2007-02-16 09:05:02 +0000672 }
673 }
674 }
675
David Greene37277762010-01-05 01:25:20 +0000676 DEBUG(dbgs() << *vrm_);
Evan Chengc781a242009-05-03 18:32:42 +0000677
678 // Look for physical registers that end up not being allocated even though
679 // register allocator had to spill other registers in its register class.
Evan Cheng90f95f82009-06-14 20:22:55 +0000680 if (!vrm_->FindUnusedRegisters(li_))
Evan Chengc781a242009-05-03 18:32:42 +0000681 return;
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000682}
683
Chris Lattnercbb56252004-11-18 02:42:27 +0000684/// processActiveIntervals - expire old intervals and move non-overlapping ones
685/// to the inactive list.
Lang Hames233a60e2009-11-03 23:52:08 +0000686void RALinScan::processActiveIntervals(SlotIndex CurPoint)
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000687{
David Greene37277762010-01-05 01:25:20 +0000688 DEBUG(dbgs() << "\tprocessing active intervals:\n");
Chris Lattner23b71c12004-11-18 01:29:39 +0000689
Chris Lattnercbb56252004-11-18 02:42:27 +0000690 for (unsigned i = 0, e = active_.size(); i != e; ++i) {
691 LiveInterval *Interval = active_[i].first;
692 LiveInterval::iterator IntervalPos = active_[i].second;
693 unsigned reg = Interval->reg;
Alkis Evlogimenosed543732004-09-01 22:52:29 +0000694
Chris Lattnercbb56252004-11-18 02:42:27 +0000695 IntervalPos = Interval->advanceTo(IntervalPos, CurPoint);
696
697 if (IntervalPos == Interval->end()) { // Remove expired intervals.
David Greene37277762010-01-05 01:25:20 +0000698 DEBUG(dbgs() << "\t\tinterval " << *Interval << " expired\n");
Dan Gohman6f0d0242008-02-10 18:45:23 +0000699 assert(TargetRegisterInfo::isVirtualRegister(reg) &&
Chris Lattnerc8b9f332004-11-18 06:01:45 +0000700 "Can only allocate virtual registers!");
701 reg = vrm_->getPhys(reg);
Evan Cheng5b16cd22009-05-01 01:03:49 +0000702 delRegUse(reg);
Chris Lattnercbb56252004-11-18 02:42:27 +0000703
704 // Pop off the end of the list.
705 active_[i] = active_.back();
706 active_.pop_back();
707 --i; --e;
Misha Brukmanedf128a2005-04-21 22:36:52 +0000708
Chris Lattnercbb56252004-11-18 02:42:27 +0000709 } else if (IntervalPos->start > CurPoint) {
710 // Move inactive intervals to inactive list.
David Greene37277762010-01-05 01:25:20 +0000711 DEBUG(dbgs() << "\t\tinterval " << *Interval << " inactive\n");
Dan Gohman6f0d0242008-02-10 18:45:23 +0000712 assert(TargetRegisterInfo::isVirtualRegister(reg) &&
Chris Lattnerc8b9f332004-11-18 06:01:45 +0000713 "Can only allocate virtual registers!");
714 reg = vrm_->getPhys(reg);
Evan Cheng5b16cd22009-05-01 01:03:49 +0000715 delRegUse(reg);
Chris Lattnercbb56252004-11-18 02:42:27 +0000716 // add to inactive.
717 inactive_.push_back(std::make_pair(Interval, IntervalPos));
718
719 // Pop off the end of the list.
720 active_[i] = active_.back();
721 active_.pop_back();
722 --i; --e;
723 } else {
724 // Otherwise, just update the iterator position.
725 active_[i].second = IntervalPos;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000726 }
727 }
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000728}
729
Chris Lattnercbb56252004-11-18 02:42:27 +0000730/// processInactiveIntervals - expire old intervals and move overlapping
731/// ones to the active list.
Lang Hames233a60e2009-11-03 23:52:08 +0000732void RALinScan::processInactiveIntervals(SlotIndex CurPoint)
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000733{
David Greene37277762010-01-05 01:25:20 +0000734 DEBUG(dbgs() << "\tprocessing inactive intervals:\n");
Chris Lattner365b95f2004-11-18 04:13:02 +0000735
Chris Lattnercbb56252004-11-18 02:42:27 +0000736 for (unsigned i = 0, e = inactive_.size(); i != e; ++i) {
737 LiveInterval *Interval = inactive_[i].first;
738 LiveInterval::iterator IntervalPos = inactive_[i].second;
739 unsigned reg = Interval->reg;
Chris Lattner23b71c12004-11-18 01:29:39 +0000740
Chris Lattnercbb56252004-11-18 02:42:27 +0000741 IntervalPos = Interval->advanceTo(IntervalPos, CurPoint);
Misha Brukmanedf128a2005-04-21 22:36:52 +0000742
Chris Lattnercbb56252004-11-18 02:42:27 +0000743 if (IntervalPos == Interval->end()) { // remove expired intervals.
David Greene37277762010-01-05 01:25:20 +0000744 DEBUG(dbgs() << "\t\tinterval " << *Interval << " expired\n");
Alkis Evlogimenos169cfd02003-12-21 05:43:40 +0000745
Chris Lattnercbb56252004-11-18 02:42:27 +0000746 // Pop off the end of the list.
747 inactive_[i] = inactive_.back();
748 inactive_.pop_back();
749 --i; --e;
750 } else if (IntervalPos->start <= CurPoint) {
751 // move re-activated intervals in active list
David Greene37277762010-01-05 01:25:20 +0000752 DEBUG(dbgs() << "\t\tinterval " << *Interval << " active\n");
Dan Gohman6f0d0242008-02-10 18:45:23 +0000753 assert(TargetRegisterInfo::isVirtualRegister(reg) &&
Chris Lattnerc8b9f332004-11-18 06:01:45 +0000754 "Can only allocate virtual registers!");
755 reg = vrm_->getPhys(reg);
Evan Cheng5b16cd22009-05-01 01:03:49 +0000756 addRegUse(reg);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000757 // add to active
Chris Lattnercbb56252004-11-18 02:42:27 +0000758 active_.push_back(std::make_pair(Interval, IntervalPos));
759
760 // Pop off the end of the list.
761 inactive_[i] = inactive_.back();
762 inactive_.pop_back();
763 --i; --e;
764 } else {
765 // Otherwise, just update the iterator position.
766 inactive_[i].second = IntervalPos;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000767 }
768 }
Alkis Evlogimenos169cfd02003-12-21 05:43:40 +0000769}
770
Chris Lattnercbb56252004-11-18 02:42:27 +0000771/// updateSpillWeights - updates the spill weights of the specifed physical
772/// register and its weight.
Evan Cheng5d088fe2009-03-23 22:57:19 +0000773void RALinScan::updateSpillWeights(std::vector<float> &Weights,
774 unsigned reg, float weight,
775 const TargetRegisterClass *RC) {
776 SmallSet<unsigned, 4> Processed;
777 SmallSet<unsigned, 4> SuperAdded;
778 SmallVector<unsigned, 4> Supers;
Chris Lattnerc8b9f332004-11-18 06:01:45 +0000779 Weights[reg] += weight;
Evan Cheng5d088fe2009-03-23 22:57:19 +0000780 Processed.insert(reg);
781 for (const unsigned* as = tri_->getAliasSet(reg); *as; ++as) {
Chris Lattnerc8b9f332004-11-18 06:01:45 +0000782 Weights[*as] += weight;
Evan Cheng5d088fe2009-03-23 22:57:19 +0000783 Processed.insert(*as);
784 if (tri_->isSubRegister(*as, reg) &&
785 SuperAdded.insert(*as) &&
786 RC->contains(*as)) {
787 Supers.push_back(*as);
788 }
789 }
790
791 // If the alias is a super-register, and the super-register is in the
792 // register class we are trying to allocate. Then add the weight to all
793 // sub-registers of the super-register even if they are not aliases.
794 // e.g. allocating for GR32, bh is not used, updating bl spill weight.
795 // bl should get the same spill weight otherwise it will be choosen
796 // as a spill candidate since spilling bh doesn't make ebx available.
797 for (unsigned i = 0, e = Supers.size(); i != e; ++i) {
Evan Chengc781a242009-05-03 18:32:42 +0000798 for (const unsigned *sr = tri_->getSubRegisters(Supers[i]); *sr; ++sr)
799 if (!Processed.count(*sr))
800 Weights[*sr] += weight;
Evan Cheng5d088fe2009-03-23 22:57:19 +0000801 }
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000802}
803
Bill Wendlinge23e00d2007-05-08 19:02:46 +0000804static
805RALinScan::IntervalPtrs::iterator
806FindIntervalInVector(RALinScan::IntervalPtrs &IP, LiveInterval *LI) {
807 for (RALinScan::IntervalPtrs::iterator I = IP.begin(), E = IP.end();
808 I != E; ++I)
Chris Lattnercbb56252004-11-18 02:42:27 +0000809 if (I->first == LI) return I;
810 return IP.end();
811}
812
Jim Grosbach662fb772010-09-01 21:48:06 +0000813static void RevertVectorIteratorsTo(RALinScan::IntervalPtrs &V,
814 SlotIndex Point){
Chris Lattner19828d42004-11-18 03:49:30 +0000815 for (unsigned i = 0, e = V.size(); i != e; ++i) {
Bill Wendlinge23e00d2007-05-08 19:02:46 +0000816 RALinScan::IntervalPtr &IP = V[i];
Chris Lattner19828d42004-11-18 03:49:30 +0000817 LiveInterval::iterator I = std::upper_bound(IP.first->begin(),
818 IP.second, Point);
819 if (I != IP.first->begin()) --I;
820 IP.second = I;
821 }
822}
Chris Lattnercbb56252004-11-18 02:42:27 +0000823
Evan Cheng3e172252008-06-20 21:45:16 +0000824/// getConflictWeight - Return the number of conflicts between cur
825/// live interval and defs and uses of Reg weighted by loop depthes.
Evan Chengc781a242009-05-03 18:32:42 +0000826static
827float getConflictWeight(LiveInterval *cur, unsigned Reg, LiveIntervals *li_,
828 MachineRegisterInfo *mri_,
Jakob Stoklund Olesen9529a1c2010-07-19 18:41:20 +0000829 MachineLoopInfo *loopInfo) {
Evan Cheng3e172252008-06-20 21:45:16 +0000830 float Conflicts = 0;
831 for (MachineRegisterInfo::reg_iterator I = mri_->reg_begin(Reg),
832 E = mri_->reg_end(); I != E; ++I) {
833 MachineInstr *MI = &*I;
834 if (cur->liveAt(li_->getInstructionIndex(MI))) {
835 unsigned loopDepth = loopInfo->getLoopDepth(MI->getParent());
Chris Lattner87565c12010-05-15 17:10:24 +0000836 Conflicts += std::pow(10.0f, (float)loopDepth);
Evan Cheng3e172252008-06-20 21:45:16 +0000837 }
838 }
839 return Conflicts;
840}
841
842/// findIntervalsToSpill - Determine the intervals to spill for the
843/// specified interval. It's passed the physical registers whose spill
844/// weight is the lowest among all the registers whose live intervals
845/// conflict with the interval.
846void RALinScan::findIntervalsToSpill(LiveInterval *cur,
847 std::vector<std::pair<unsigned,float> > &Candidates,
848 unsigned NumCands,
849 SmallVector<LiveInterval*, 8> &SpillIntervals) {
850 // We have figured out the *best* register to spill. But there are other
851 // registers that are pretty good as well (spill weight within 3%). Spill
852 // the one that has fewest defs and uses that conflict with cur.
853 float Conflicts[3] = { 0.0f, 0.0f, 0.0f };
854 SmallVector<LiveInterval*, 8> SLIs[3];
855
Bill Wendlingc3115a02009-08-22 20:30:53 +0000856 DEBUG({
David Greene37277762010-01-05 01:25:20 +0000857 dbgs() << "\tConsidering " << NumCands << " candidates: ";
Bill Wendlingc3115a02009-08-22 20:30:53 +0000858 for (unsigned i = 0; i != NumCands; ++i)
David Greene37277762010-01-05 01:25:20 +0000859 dbgs() << tri_->getName(Candidates[i].first) << " ";
860 dbgs() << "\n";
Bill Wendlingc3115a02009-08-22 20:30:53 +0000861 });
Jim Grosbach662fb772010-09-01 21:48:06 +0000862
Evan Cheng3e172252008-06-20 21:45:16 +0000863 // Calculate the number of conflicts of each candidate.
864 for (IntervalPtrs::iterator i = active_.begin(); i != active_.end(); ++i) {
865 unsigned Reg = i->first->reg;
866 unsigned PhysReg = vrm_->getPhys(Reg);
867 if (!cur->overlapsFrom(*i->first, i->second))
868 continue;
869 for (unsigned j = 0; j < NumCands; ++j) {
870 unsigned Candidate = Candidates[j].first;
871 if (tri_->regsOverlap(PhysReg, Candidate)) {
872 if (NumCands > 1)
873 Conflicts[j] += getConflictWeight(cur, Reg, li_, mri_, loopInfo);
874 SLIs[j].push_back(i->first);
875 }
876 }
877 }
878
879 for (IntervalPtrs::iterator i = inactive_.begin(); i != inactive_.end(); ++i){
880 unsigned Reg = i->first->reg;
881 unsigned PhysReg = vrm_->getPhys(Reg);
882 if (!cur->overlapsFrom(*i->first, i->second-1))
883 continue;
884 for (unsigned j = 0; j < NumCands; ++j) {
885 unsigned Candidate = Candidates[j].first;
886 if (tri_->regsOverlap(PhysReg, Candidate)) {
887 if (NumCands > 1)
888 Conflicts[j] += getConflictWeight(cur, Reg, li_, mri_, loopInfo);
889 SLIs[j].push_back(i->first);
890 }
891 }
892 }
893
894 // Which is the best candidate?
895 unsigned BestCandidate = 0;
896 float MinConflicts = Conflicts[0];
897 for (unsigned i = 1; i != NumCands; ++i) {
898 if (Conflicts[i] < MinConflicts) {
899 BestCandidate = i;
900 MinConflicts = Conflicts[i];
901 }
902 }
903
904 std::copy(SLIs[BestCandidate].begin(), SLIs[BestCandidate].end(),
905 std::back_inserter(SpillIntervals));
906}
907
908namespace {
909 struct WeightCompare {
David Greene7cfd3362009-11-19 15:55:49 +0000910 private:
911 const RALinScan &Allocator;
912
913 public:
Douglas Gregorcabdd742009-12-19 07:05:23 +0000914 WeightCompare(const RALinScan &Alloc) : Allocator(Alloc) {}
David Greene7cfd3362009-11-19 15:55:49 +0000915
Evan Cheng3e172252008-06-20 21:45:16 +0000916 typedef std::pair<unsigned, float> RegWeightPair;
917 bool operator()(const RegWeightPair &LHS, const RegWeightPair &RHS) const {
David Greene7cfd3362009-11-19 15:55:49 +0000918 return LHS.second < RHS.second && !Allocator.isRecentlyUsed(LHS.first);
Evan Cheng3e172252008-06-20 21:45:16 +0000919 }
920 };
921}
922
923static bool weightsAreClose(float w1, float w2) {
924 if (!NewHeuristic)
925 return false;
926
927 float diff = w1 - w2;
928 if (diff <= 0.02f) // Within 0.02f
929 return true;
930 return (diff / w2) <= 0.05f; // Within 5%.
931}
932
Evan Cheng206d1852009-04-20 08:01:12 +0000933LiveInterval *RALinScan::hasNextReloadInterval(LiveInterval *cur) {
934 DenseMap<unsigned, unsigned>::iterator I = NextReloadMap.find(cur->reg);
935 if (I == NextReloadMap.end())
936 return 0;
937 return &li_->getInterval(I->second);
938}
939
940void RALinScan::DowngradeRegister(LiveInterval *li, unsigned Reg) {
Jakob Stoklund Olesen19bb35d2011-01-06 01:33:22 +0000941 for (const unsigned *AS = tri_->getOverlaps(Reg); *AS; ++AS) {
942 bool isNew = DowngradedRegs.insert(*AS);
943 (void)isNew; // Silence compiler warning.
Evan Cheng206d1852009-04-20 08:01:12 +0000944 assert(isNew && "Multiple reloads holding the same register?");
945 DowngradeMap.insert(std::make_pair(li->reg, *AS));
946 }
947 ++NumDowngrade;
948}
949
950void RALinScan::UpgradeRegister(unsigned Reg) {
951 if (Reg) {
952 DowngradedRegs.erase(Reg);
953 for (const unsigned *AS = tri_->getAliasSet(Reg); *AS; ++AS)
954 DowngradedRegs.erase(*AS);
955 }
956}
957
958namespace {
959 struct LISorter {
960 bool operator()(LiveInterval* A, LiveInterval* B) {
Lang Hames86511252009-09-04 20:41:11 +0000961 return A->beginIndex() < B->beginIndex();
Evan Cheng206d1852009-04-20 08:01:12 +0000962 }
963 };
964}
965
Chris Lattnercbb56252004-11-18 02:42:27 +0000966/// assignRegOrStackSlotAtInterval - assign a register if one is available, or
967/// spill.
Bill Wendlingc3115a02009-08-22 20:30:53 +0000968void RALinScan::assignRegOrStackSlotAtInterval(LiveInterval* cur) {
Jakob Stoklund Olesenfd900a22010-11-16 19:55:12 +0000969 const TargetRegisterClass *RC = mri_->getRegClass(cur->reg);
970 DEBUG(dbgs() << "\tallocating current interval from "
971 << RC->getName() << ": ");
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000972
Evan Chengf30a49d2008-04-03 16:40:27 +0000973 // This is an implicitly defined live interval, just assign any register.
Evan Chengf30a49d2008-04-03 16:40:27 +0000974 if (cur->empty()) {
Evan Cheng90f95f82009-06-14 20:22:55 +0000975 unsigned physReg = vrm_->getRegAllocPref(cur->reg);
Jim Grosbach5a4cbea2010-09-01 21:34:41 +0000976 if (!physReg)
977 physReg = getFirstNonReservedPhysReg(RC);
David Greene37277762010-01-05 01:25:20 +0000978 DEBUG(dbgs() << tri_->getName(physReg) << '\n');
Evan Chengf30a49d2008-04-03 16:40:27 +0000979 // Note the register is not really in use.
980 vrm_->assignVirt2Phys(cur->reg, physReg);
Evan Chengf30a49d2008-04-03 16:40:27 +0000981 return;
982 }
983
Evan Cheng5b16cd22009-05-01 01:03:49 +0000984 backUpRegUses();
Alkis Evlogimenos169cfd02003-12-21 05:43:40 +0000985
Chris Lattnera6c17502005-08-22 20:20:42 +0000986 std::vector<std::pair<unsigned, float> > SpillWeightsToAdd;
Lang Hames233a60e2009-11-03 23:52:08 +0000987 SlotIndex StartPosition = cur->beginIndex();
Chris Lattnerb9805782005-08-23 22:27:31 +0000988 const TargetRegisterClass *RCLeader = RelatedRegClasses.getLeaderValue(RC);
Evan Chengc92da382007-11-03 07:20:12 +0000989
Evan Chengd0deec22009-01-20 00:16:18 +0000990 // If start of this live interval is defined by a move instruction and its
991 // source is assigned a physical register that is compatible with the target
992 // register class, then we should try to assign it the same register.
Evan Chengc92da382007-11-03 07:20:12 +0000993 // This can happen when the move is from a larger register class to a smaller
994 // one, e.g. X86::mov32to32_. These move instructions are not coalescable.
Evan Cheng90f95f82009-06-14 20:22:55 +0000995 if (!vrm_->getRegAllocPref(cur->reg) && cur->hasAtLeastOneValue()) {
Evan Chengd0deec22009-01-20 00:16:18 +0000996 VNInfo *vni = cur->begin()->valno;
Jakob Stoklund Olesena97ff8a2011-03-03 05:18:19 +0000997 if (!vni->isUnused() && vni->def.isValid()) {
Evan Chengc92da382007-11-03 07:20:12 +0000998 MachineInstr *CopyMI = li_->getInstructionFromIndex(vni->def);
Jakob Stoklund Olesen04c528a2010-07-16 04:45:42 +0000999 if (CopyMI && CopyMI->isCopy()) {
1000 unsigned DstSubReg = CopyMI->getOperand(0).getSubReg();
1001 unsigned SrcReg = CopyMI->getOperand(1).getReg();
1002 unsigned SrcSubReg = CopyMI->getOperand(1).getSubReg();
Jakob Stoklund Olesen0bc25f42010-07-08 16:40:22 +00001003 unsigned Reg = 0;
1004 if (TargetRegisterInfo::isPhysicalRegister(SrcReg))
1005 Reg = SrcReg;
1006 else if (vrm_->isAssignedReg(SrcReg))
1007 Reg = vrm_->getPhys(SrcReg);
1008 if (Reg) {
1009 if (SrcSubReg)
1010 Reg = tri_->getSubReg(Reg, SrcSubReg);
1011 if (DstSubReg)
1012 Reg = tri_->getMatchingSuperReg(Reg, DstSubReg, RC);
1013 if (Reg && allocatableRegs_[Reg] && RC->contains(Reg))
1014 mri_->setRegAllocationHint(cur->reg, 0, Reg);
1015 }
Evan Chengc92da382007-11-03 07:20:12 +00001016 }
1017 }
1018 }
1019
Evan Cheng5b16cd22009-05-01 01:03:49 +00001020 // For every interval in inactive we overlap with, mark the
Chris Lattnera6c17502005-08-22 20:20:42 +00001021 // register as not free and update spill weights.
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001022 for (IntervalPtrs::const_iterator i = inactive_.begin(),
1023 e = inactive_.end(); i != e; ++i) {
Chris Lattnerb9805782005-08-23 22:27:31 +00001024 unsigned Reg = i->first->reg;
Dan Gohman6f0d0242008-02-10 18:45:23 +00001025 assert(TargetRegisterInfo::isVirtualRegister(Reg) &&
Chris Lattnerb9805782005-08-23 22:27:31 +00001026 "Can only allocate virtual registers!");
Evan Cheng841ee1a2008-09-18 22:38:47 +00001027 const TargetRegisterClass *RegRC = mri_->getRegClass(Reg);
Jim Grosbach662fb772010-09-01 21:48:06 +00001028 // If this is not in a related reg class to the register we're allocating,
Chris Lattnerb9805782005-08-23 22:27:31 +00001029 // don't check it.
1030 if (RelatedRegClasses.getLeaderValue(RegRC) == RCLeader &&
1031 cur->overlapsFrom(*i->first, i->second-1)) {
1032 Reg = vrm_->getPhys(Reg);
Evan Cheng5b16cd22009-05-01 01:03:49 +00001033 addRegUse(Reg);
Chris Lattnerb9805782005-08-23 22:27:31 +00001034 SpillWeightsToAdd.push_back(std::make_pair(Reg, i->first->weight));
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +00001035 }
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001036 }
Jim Grosbach662fb772010-09-01 21:48:06 +00001037
Chris Lattnera411cbc2005-08-22 20:59:30 +00001038 // Speculatively check to see if we can get a register right now. If not,
1039 // we know we won't be able to by adding more constraints. If so, we can
1040 // check to see if it is valid. Doing an exhaustive search of the fixed_ list
1041 // is very bad (it contains all callee clobbered registers for any functions
1042 // with a call), so we want to avoid doing that if possible.
1043 unsigned physReg = getFreePhysReg(cur);
Evan Cheng676dd7c2008-03-11 07:19:34 +00001044 unsigned BestPhysReg = physReg;
Chris Lattnera411cbc2005-08-22 20:59:30 +00001045 if (physReg) {
1046 // We got a register. However, if it's in the fixed_ list, we might
Chris Lattnere836ad62005-08-30 21:03:36 +00001047 // conflict with it. Check to see if we conflict with it or any of its
1048 // aliases.
Evan Chengc92da382007-11-03 07:20:12 +00001049 SmallSet<unsigned, 8> RegAliases;
Dan Gohman6f0d0242008-02-10 18:45:23 +00001050 for (const unsigned *AS = tri_->getAliasSet(physReg); *AS; ++AS)
Chris Lattnere836ad62005-08-30 21:03:36 +00001051 RegAliases.insert(*AS);
Jim Grosbach662fb772010-09-01 21:48:06 +00001052
Chris Lattnera411cbc2005-08-22 20:59:30 +00001053 bool ConflictsWithFixed = false;
1054 for (unsigned i = 0, e = fixed_.size(); i != e; ++i) {
Jim Laskeye719d9f2006-10-24 14:35:25 +00001055 IntervalPtr &IP = fixed_[i];
1056 if (physReg == IP.first->reg || RegAliases.count(IP.first->reg)) {
Chris Lattnera411cbc2005-08-22 20:59:30 +00001057 // Okay, this reg is on the fixed list. Check to see if we actually
1058 // conflict.
Chris Lattnera411cbc2005-08-22 20:59:30 +00001059 LiveInterval *I = IP.first;
Lang Hames86511252009-09-04 20:41:11 +00001060 if (I->endIndex() > StartPosition) {
Chris Lattnera411cbc2005-08-22 20:59:30 +00001061 LiveInterval::iterator II = I->advanceTo(IP.second, StartPosition);
1062 IP.second = II;
1063 if (II != I->begin() && II->start > StartPosition)
1064 --II;
Chris Lattnere836ad62005-08-30 21:03:36 +00001065 if (cur->overlapsFrom(*I, II)) {
Chris Lattnera411cbc2005-08-22 20:59:30 +00001066 ConflictsWithFixed = true;
Chris Lattnere836ad62005-08-30 21:03:36 +00001067 break;
1068 }
Chris Lattnera411cbc2005-08-22 20:59:30 +00001069 }
Chris Lattnerf348e3a2004-11-18 04:33:31 +00001070 }
Alkis Evlogimenos169cfd02003-12-21 05:43:40 +00001071 }
Jim Grosbach662fb772010-09-01 21:48:06 +00001072
Chris Lattnera411cbc2005-08-22 20:59:30 +00001073 // Okay, the register picked by our speculative getFreePhysReg call turned
1074 // out to be in use. Actually add all of the conflicting fixed registers to
Evan Cheng5b16cd22009-05-01 01:03:49 +00001075 // regUse_ so we can do an accurate query.
Chris Lattnera411cbc2005-08-22 20:59:30 +00001076 if (ConflictsWithFixed) {
Chris Lattnerb9805782005-08-23 22:27:31 +00001077 // For every interval in fixed we overlap with, mark the register as not
1078 // free and update spill weights.
Chris Lattnera411cbc2005-08-22 20:59:30 +00001079 for (unsigned i = 0, e = fixed_.size(); i != e; ++i) {
1080 IntervalPtr &IP = fixed_[i];
1081 LiveInterval *I = IP.first;
Chris Lattnerb9805782005-08-23 22:27:31 +00001082
1083 const TargetRegisterClass *RegRC = OneClassForEachPhysReg[I->reg];
Jim Grosbach662fb772010-09-01 21:48:06 +00001084 if (RelatedRegClasses.getLeaderValue(RegRC) == RCLeader &&
Lang Hames86511252009-09-04 20:41:11 +00001085 I->endIndex() > StartPosition) {
Chris Lattnera411cbc2005-08-22 20:59:30 +00001086 LiveInterval::iterator II = I->advanceTo(IP.second, StartPosition);
1087 IP.second = II;
1088 if (II != I->begin() && II->start > StartPosition)
1089 --II;
1090 if (cur->overlapsFrom(*I, II)) {
1091 unsigned reg = I->reg;
Evan Cheng5b16cd22009-05-01 01:03:49 +00001092 addRegUse(reg);
Chris Lattnera411cbc2005-08-22 20:59:30 +00001093 SpillWeightsToAdd.push_back(std::make_pair(reg, I->weight));
1094 }
1095 }
1096 }
Alkis Evlogimenos169cfd02003-12-21 05:43:40 +00001097
Evan Cheng5b16cd22009-05-01 01:03:49 +00001098 // Using the newly updated regUse_ object, which includes conflicts in the
Chris Lattnera411cbc2005-08-22 20:59:30 +00001099 // future, see if there are any registers available.
1100 physReg = getFreePhysReg(cur);
1101 }
1102 }
Jim Grosbach662fb772010-09-01 21:48:06 +00001103
Chris Lattnera6c17502005-08-22 20:20:42 +00001104 // Restore the physical register tracker, removing information about the
1105 // future.
Evan Cheng5b16cd22009-05-01 01:03:49 +00001106 restoreRegUses();
Jim Grosbach662fb772010-09-01 21:48:06 +00001107
Evan Cheng5b16cd22009-05-01 01:03:49 +00001108 // If we find a free register, we are done: assign this virtual to
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001109 // the free physical register and add this interval to the active
1110 // list.
1111 if (physReg) {
David Greene37277762010-01-05 01:25:20 +00001112 DEBUG(dbgs() << tri_->getName(physReg) << '\n');
Jakob Stoklund Oleseneb5067e2011-03-25 01:48:18 +00001113 assert(RC->contains(physReg) && "Invalid candidate");
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001114 vrm_->assignVirt2Phys(cur->reg, physReg);
Evan Cheng5b16cd22009-05-01 01:03:49 +00001115 addRegUse(physReg);
Chris Lattnercbb56252004-11-18 02:42:27 +00001116 active_.push_back(std::make_pair(cur, cur->begin()));
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001117 handled_.push_back(cur);
Evan Cheng206d1852009-04-20 08:01:12 +00001118
1119 // "Upgrade" the physical register since it has been allocated.
1120 UpgradeRegister(physReg);
1121 if (LiveInterval *NextReloadLI = hasNextReloadInterval(cur)) {
1122 // "Downgrade" physReg to try to keep physReg from being allocated until
Jim Grosbach662fb772010-09-01 21:48:06 +00001123 // the next reload from the same SS is allocated.
Evan Cheng358dec52009-06-15 08:28:29 +00001124 mri_->setRegAllocationHint(NextReloadLI->reg, 0, physReg);
Evan Cheng206d1852009-04-20 08:01:12 +00001125 DowngradeRegister(cur, physReg);
1126 }
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001127 return;
1128 }
David Greene37277762010-01-05 01:25:20 +00001129 DEBUG(dbgs() << "no free registers\n");
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001130
Chris Lattnera6c17502005-08-22 20:20:42 +00001131 // Compile the spill weights into an array that is better for scanning.
Evan Cheng3e172252008-06-20 21:45:16 +00001132 std::vector<float> SpillWeights(tri_->getNumRegs(), 0.0f);
Chris Lattnera6c17502005-08-22 20:20:42 +00001133 for (std::vector<std::pair<unsigned, float> >::iterator
1134 I = SpillWeightsToAdd.begin(), E = SpillWeightsToAdd.end(); I != E; ++I)
Evan Cheng5d088fe2009-03-23 22:57:19 +00001135 updateSpillWeights(SpillWeights, I->first, I->second, RC);
Jim Grosbach662fb772010-09-01 21:48:06 +00001136
Chris Lattnera6c17502005-08-22 20:20:42 +00001137 // for each interval in active, update spill weights.
1138 for (IntervalPtrs::const_iterator i = active_.begin(), e = active_.end();
1139 i != e; ++i) {
1140 unsigned reg = i->first->reg;
Dan Gohman6f0d0242008-02-10 18:45:23 +00001141 assert(TargetRegisterInfo::isVirtualRegister(reg) &&
Chris Lattnera6c17502005-08-22 20:20:42 +00001142 "Can only allocate virtual registers!");
1143 reg = vrm_->getPhys(reg);
Evan Cheng5d088fe2009-03-23 22:57:19 +00001144 updateSpillWeights(SpillWeights, reg, i->first->weight, RC);
Chris Lattnera6c17502005-08-22 20:20:42 +00001145 }
Jim Grosbach662fb772010-09-01 21:48:06 +00001146
David Greene37277762010-01-05 01:25:20 +00001147 DEBUG(dbgs() << "\tassigning stack slot at interval "<< *cur << ":\n");
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001148
Chris Lattnerc8e2c552006-03-25 23:00:56 +00001149 // Find a register to spill.
Jim Laskey7902c752006-11-07 12:25:45 +00001150 float minWeight = HUGE_VALF;
Evan Cheng90f95f82009-06-14 20:22:55 +00001151 unsigned minReg = 0;
Evan Cheng3e172252008-06-20 21:45:16 +00001152
1153 bool Found = false;
1154 std::vector<std::pair<unsigned,float> > RegsWeights;
Evan Cheng20b0abc2007-04-17 20:32:26 +00001155 if (!minReg || SpillWeights[minReg] == HUGE_VALF)
1156 for (TargetRegisterClass::iterator i = RC->allocation_order_begin(*mf_),
1157 e = RC->allocation_order_end(*mf_); i != e; ++i) {
1158 unsigned reg = *i;
Evan Cheng3e172252008-06-20 21:45:16 +00001159 float regWeight = SpillWeights[reg];
Jim Grosbach188da252010-09-01 22:48:34 +00001160 // Don't even consider reserved regs.
1161 if (reservedRegs_.test(reg))
1162 continue;
Jim Grosbach067a6482010-09-01 21:04:27 +00001163 // Skip recently allocated registers and reserved registers.
Jim Grosbach188da252010-09-01 22:48:34 +00001164 if (minWeight > regWeight && !isRecentlyUsed(reg))
Evan Cheng3e172252008-06-20 21:45:16 +00001165 Found = true;
1166 RegsWeights.push_back(std::make_pair(reg, regWeight));
Alkis Evlogimenos3bf564a2003-12-23 18:00:33 +00001167 }
Jim Grosbach662fb772010-09-01 21:48:06 +00001168
Chris Lattnerc8e2c552006-03-25 23:00:56 +00001169 // If we didn't find a register that is spillable, try aliases?
Evan Cheng3e172252008-06-20 21:45:16 +00001170 if (!Found) {
Evan Cheng3b6d56c2006-05-12 19:07:46 +00001171 for (TargetRegisterClass::iterator i = RC->allocation_order_begin(*mf_),
1172 e = RC->allocation_order_end(*mf_); i != e; ++i) {
1173 unsigned reg = *i;
Jim Grosbach067a6482010-09-01 21:04:27 +00001174 if (reservedRegs_.test(reg))
1175 continue;
Evan Cheng3b6d56c2006-05-12 19:07:46 +00001176 // No need to worry about if the alias register size < regsize of RC.
1177 // We are going to spill all registers that alias it anyway.
Evan Cheng3e172252008-06-20 21:45:16 +00001178 for (const unsigned* as = tri_->getAliasSet(reg); *as; ++as)
1179 RegsWeights.push_back(std::make_pair(*as, SpillWeights[*as]));
Evan Cheng676dd7c2008-03-11 07:19:34 +00001180 }
Evan Cheng3b6d56c2006-05-12 19:07:46 +00001181 }
Evan Cheng3e172252008-06-20 21:45:16 +00001182
1183 // Sort all potential spill candidates by weight.
David Greene7cfd3362009-11-19 15:55:49 +00001184 std::sort(RegsWeights.begin(), RegsWeights.end(), WeightCompare(*this));
Evan Cheng3e172252008-06-20 21:45:16 +00001185 minReg = RegsWeights[0].first;
1186 minWeight = RegsWeights[0].second;
1187 if (minWeight == HUGE_VALF) {
1188 // All registers must have inf weight. Just grab one!
Jim Grosbach5a4cbea2010-09-01 21:34:41 +00001189 minReg = BestPhysReg ? BestPhysReg : getFirstNonReservedPhysReg(RC);
Owen Andersona1566f22008-07-22 22:46:49 +00001190 if (cur->weight == HUGE_VALF ||
Evan Cheng5e8d9de2008-09-20 01:28:05 +00001191 li_->getApproximateInstructionCount(*cur) == 0) {
Evan Cheng3e172252008-06-20 21:45:16 +00001192 // Spill a physical register around defs and uses.
Evan Cheng206d1852009-04-20 08:01:12 +00001193 if (li_->spillPhysRegAroundRegDefsUses(*cur, minReg, *vrm_)) {
Evan Cheng96f3fd92009-04-29 07:16:34 +00001194 // spillPhysRegAroundRegDefsUses may have invalidated iterator stored
1195 // in fixed_. Reset them.
1196 for (unsigned i = 0, e = fixed_.size(); i != e; ++i) {
1197 IntervalPtr &IP = fixed_[i];
1198 LiveInterval *I = IP.first;
1199 if (I->reg == minReg || tri_->isSubRegister(minReg, I->reg))
1200 IP.second = I->advanceTo(I->begin(), StartPosition);
1201 }
1202
Evan Cheng206d1852009-04-20 08:01:12 +00001203 DowngradedRegs.clear();
Evan Cheng2824a652009-03-23 18:24:37 +00001204 assignRegOrStackSlotAtInterval(cur);
Evan Cheng206d1852009-04-20 08:01:12 +00001205 } else {
Lang Hames233a60e2009-11-03 23:52:08 +00001206 assert(false && "Ran out of registers during register allocation!");
Chris Lattner75361b62010-04-07 22:58:41 +00001207 report_fatal_error("Ran out of registers during register allocation!");
Evan Cheng2824a652009-03-23 18:24:37 +00001208 }
Evan Cheng5e8d9de2008-09-20 01:28:05 +00001209 return;
1210 }
Evan Cheng3e172252008-06-20 21:45:16 +00001211 }
1212
1213 // Find up to 3 registers to consider as spill candidates.
1214 unsigned LastCandidate = RegsWeights.size() >= 3 ? 3 : 1;
1215 while (LastCandidate > 1) {
1216 if (weightsAreClose(RegsWeights[LastCandidate-1].second, minWeight))
1217 break;
1218 --LastCandidate;
1219 }
1220
Bill Wendlingc3115a02009-08-22 20:30:53 +00001221 DEBUG({
David Greene37277762010-01-05 01:25:20 +00001222 dbgs() << "\t\tregister(s) with min weight(s): ";
Bill Wendlingc3115a02009-08-22 20:30:53 +00001223
1224 for (unsigned i = 0; i != LastCandidate; ++i)
David Greene37277762010-01-05 01:25:20 +00001225 dbgs() << tri_->getName(RegsWeights[i].first)
Bill Wendlingc3115a02009-08-22 20:30:53 +00001226 << " (" << RegsWeights[i].second << ")\n";
1227 });
Alkis Evlogimenos3bf564a2003-12-23 18:00:33 +00001228
Evan Cheng206d1852009-04-20 08:01:12 +00001229 // If the current has the minimum weight, we need to spill it and
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001230 // add any added intervals back to unhandled, and restart
1231 // linearscan.
Jim Laskey7902c752006-11-07 12:25:45 +00001232 if (cur->weight != HUGE_VALF && cur->weight <= minWeight) {
David Greene37277762010-01-05 01:25:20 +00001233 DEBUG(dbgs() << "\t\t\tspilling(c): " << *cur << '\n');
Jakob Stoklund Olesen38f6bd02011-03-10 01:21:58 +00001234 SmallVector<LiveInterval*, 8> added;
Jakob Stoklund Olesen47dbf6c2011-03-10 01:51:42 +00001235 LiveRangeEdit LRE(*cur, added);
1236 spiller_->spill(LRE);
Lang Hamese2b201b2009-05-18 19:03:16 +00001237
Evan Cheng206d1852009-04-20 08:01:12 +00001238 std::sort(added.begin(), added.end(), LISorter());
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001239 if (added.empty())
1240 return; // Early exit if all spills were folded.
Alkis Evlogimenosf5eaf162004-02-06 18:08:18 +00001241
Evan Cheng206d1852009-04-20 08:01:12 +00001242 // Merge added with unhandled. Note that we have already sorted
1243 // intervals returned by addIntervalsForSpills by their starting
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001244 // point.
Evan Chengc4f718a2009-04-20 17:23:48 +00001245 // This also update the NextReloadMap. That is, it adds mapping from a
1246 // register defined by a reload from SS to the next reload from SS in the
1247 // same basic block.
1248 MachineBasicBlock *LastReloadMBB = 0;
1249 LiveInterval *LastReload = 0;
1250 int LastReloadSS = VirtRegMap::NO_STACK_SLOT;
1251 for (unsigned i = 0, e = added.size(); i != e; ++i) {
1252 LiveInterval *ReloadLi = added[i];
1253 if (ReloadLi->weight == HUGE_VALF &&
1254 li_->getApproximateInstructionCount(*ReloadLi) == 0) {
Lang Hames233a60e2009-11-03 23:52:08 +00001255 SlotIndex ReloadIdx = ReloadLi->beginIndex();
Evan Chengc4f718a2009-04-20 17:23:48 +00001256 MachineBasicBlock *ReloadMBB = li_->getMBBFromIndex(ReloadIdx);
1257 int ReloadSS = vrm_->getStackSlot(ReloadLi->reg);
1258 if (LastReloadMBB == ReloadMBB && LastReloadSS == ReloadSS) {
1259 // Last reload of same SS is in the same MBB. We want to try to
1260 // allocate both reloads the same register and make sure the reg
1261 // isn't clobbered in between if at all possible.
Lang Hames86511252009-09-04 20:41:11 +00001262 assert(LastReload->beginIndex() < ReloadIdx);
Evan Chengc4f718a2009-04-20 17:23:48 +00001263 NextReloadMap.insert(std::make_pair(LastReload->reg, ReloadLi->reg));
1264 }
1265 LastReloadMBB = ReloadMBB;
1266 LastReload = ReloadLi;
1267 LastReloadSS = ReloadSS;
1268 }
1269 unhandled_.push(ReloadLi);
1270 }
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001271 return;
1272 }
1273
Chris Lattner19828d42004-11-18 03:49:30 +00001274 ++NumBacktracks;
1275
Evan Cheng206d1852009-04-20 08:01:12 +00001276 // Push the current interval back to unhandled since we are going
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001277 // to re-run at least this iteration. Since we didn't modify it it
1278 // should go back right in the front of the list
1279 unhandled_.push(cur);
1280
Dan Gohman6f0d0242008-02-10 18:45:23 +00001281 assert(TargetRegisterInfo::isPhysicalRegister(minReg) &&
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001282 "did not choose a register to spill?");
Chris Lattner19828d42004-11-18 03:49:30 +00001283
Evan Cheng3e172252008-06-20 21:45:16 +00001284 // We spill all intervals aliasing the register with
1285 // minimum weight, rollback to the interval with the earliest
1286 // start point and let the linear scan algorithm run again
1287 SmallVector<LiveInterval*, 8> spillIs;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001288
Evan Cheng3e172252008-06-20 21:45:16 +00001289 // Determine which intervals have to be spilled.
1290 findIntervalsToSpill(cur, RegsWeights, LastCandidate, spillIs);
1291
1292 // Set of spilled vregs (used later to rollback properly)
1293 SmallSet<unsigned, 8> spilled;
1294
1295 // The earliest start of a Spilled interval indicates up to where
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001296 // in handled we need to roll back
Jim Grosbach662fb772010-09-01 21:48:06 +00001297 assert(!spillIs.empty() && "No spill intervals?");
Lang Hames61945692009-12-09 05:39:12 +00001298 SlotIndex earliestStart = spillIs[0]->beginIndex();
Jakob Stoklund Olesen0a2b2a12010-08-13 22:56:53 +00001299
Evan Cheng3e172252008-06-20 21:45:16 +00001300 // Spill live intervals of virtual regs mapped to the physical register we
Chris Lattner19828d42004-11-18 03:49:30 +00001301 // want to clear (and its aliases). We only spill those that overlap with the
1302 // current interval as the rest do not affect its allocation. we also keep
1303 // track of the earliest start of all spilled live intervals since this will
1304 // mark our rollback point.
Jakob Stoklund Olesen0a2b2a12010-08-13 22:56:53 +00001305 SmallVector<LiveInterval*, 8> added;
Evan Cheng3e172252008-06-20 21:45:16 +00001306 while (!spillIs.empty()) {
1307 LiveInterval *sli = spillIs.back();
1308 spillIs.pop_back();
David Greene37277762010-01-05 01:25:20 +00001309 DEBUG(dbgs() << "\t\t\tspilling(a): " << *sli << '\n');
Lang Hames61945692009-12-09 05:39:12 +00001310 if (sli->beginIndex() < earliestStart)
1311 earliestStart = sli->beginIndex();
Jakob Stoklund Olesen47dbf6c2011-03-10 01:51:42 +00001312 LiveRangeEdit LRE(*sli, added, 0, &spillIs);
1313 spiller_->spill(LRE);
Evan Cheng3e172252008-06-20 21:45:16 +00001314 spilled.insert(sli->reg);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001315 }
1316
Jakob Stoklund Olesen0a2b2a12010-08-13 22:56:53 +00001317 // Include any added intervals in earliestStart.
1318 for (unsigned i = 0, e = added.size(); i != e; ++i) {
1319 SlotIndex SI = added[i]->beginIndex();
1320 if (SI < earliestStart)
1321 earliestStart = SI;
1322 }
1323
David Greene37277762010-01-05 01:25:20 +00001324 DEBUG(dbgs() << "\t\trolling back to: " << earliestStart << '\n');
Chris Lattnercbb56252004-11-18 02:42:27 +00001325
1326 // Scan handled in reverse order up to the earliest start of a
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001327 // spilled live interval and undo each one, restoring the state of
Chris Lattnercbb56252004-11-18 02:42:27 +00001328 // unhandled.
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001329 while (!handled_.empty()) {
1330 LiveInterval* i = handled_.back();
Chris Lattnercbb56252004-11-18 02:42:27 +00001331 // If this interval starts before t we are done.
Lang Hames61945692009-12-09 05:39:12 +00001332 if (!i->empty() && i->beginIndex() < earliestStart)
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001333 break;
David Greene37277762010-01-05 01:25:20 +00001334 DEBUG(dbgs() << "\t\t\tundo changes for: " << *i << '\n');
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001335 handled_.pop_back();
Chris Lattnercbb56252004-11-18 02:42:27 +00001336
1337 // When undoing a live interval allocation we must know if it is active or
Evan Cheng5b16cd22009-05-01 01:03:49 +00001338 // inactive to properly update regUse_ and the VirtRegMap.
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001339 IntervalPtrs::iterator it;
Chris Lattnercbb56252004-11-18 02:42:27 +00001340 if ((it = FindIntervalInVector(active_, i)) != active_.end()) {
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001341 active_.erase(it);
Dan Gohman6f0d0242008-02-10 18:45:23 +00001342 assert(!TargetRegisterInfo::isPhysicalRegister(i->reg));
Chris Lattnerffab4222006-02-23 06:44:17 +00001343 if (!spilled.count(i->reg))
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001344 unhandled_.push(i);
Evan Cheng5b16cd22009-05-01 01:03:49 +00001345 delRegUse(vrm_->getPhys(i->reg));
Chris Lattnerffab4222006-02-23 06:44:17 +00001346 vrm_->clearVirt(i->reg);
Chris Lattnercbb56252004-11-18 02:42:27 +00001347 } else if ((it = FindIntervalInVector(inactive_, i)) != inactive_.end()) {
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001348 inactive_.erase(it);
Dan Gohman6f0d0242008-02-10 18:45:23 +00001349 assert(!TargetRegisterInfo::isPhysicalRegister(i->reg));
Chris Lattnerffab4222006-02-23 06:44:17 +00001350 if (!spilled.count(i->reg))
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001351 unhandled_.push(i);
Chris Lattnerffab4222006-02-23 06:44:17 +00001352 vrm_->clearVirt(i->reg);
Chris Lattnerc8b9f332004-11-18 06:01:45 +00001353 } else {
Dan Gohman6f0d0242008-02-10 18:45:23 +00001354 assert(TargetRegisterInfo::isVirtualRegister(i->reg) &&
Chris Lattnerc8b9f332004-11-18 06:01:45 +00001355 "Can only allocate virtual registers!");
1356 vrm_->clearVirt(i->reg);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001357 unhandled_.push(i);
1358 }
Evan Cheng9aeaf752007-11-04 08:32:21 +00001359
Evan Cheng206d1852009-04-20 08:01:12 +00001360 DenseMap<unsigned, unsigned>::iterator ii = DowngradeMap.find(i->reg);
1361 if (ii == DowngradeMap.end())
1362 // It interval has a preference, it must be defined by a copy. Clear the
1363 // preference now since the source interval allocation may have been
1364 // undone as well.
Evan Cheng358dec52009-06-15 08:28:29 +00001365 mri_->setRegAllocationHint(i->reg, 0, 0);
Evan Cheng206d1852009-04-20 08:01:12 +00001366 else {
1367 UpgradeRegister(ii->second);
1368 }
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001369 }
1370
Chris Lattner19828d42004-11-18 03:49:30 +00001371 // Rewind the iterators in the active, inactive, and fixed lists back to the
1372 // point we reverted to.
1373 RevertVectorIteratorsTo(active_, earliestStart);
1374 RevertVectorIteratorsTo(inactive_, earliestStart);
1375 RevertVectorIteratorsTo(fixed_, earliestStart);
1376
Evan Cheng206d1852009-04-20 08:01:12 +00001377 // Scan the rest and undo each interval that expired after t and
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001378 // insert it in active (the next iteration of the algorithm will
1379 // put it in inactive if required)
Chris Lattnercbb56252004-11-18 02:42:27 +00001380 for (unsigned i = 0, e = handled_.size(); i != e; ++i) {
1381 LiveInterval *HI = handled_[i];
1382 if (!HI->expiredAt(earliestStart) &&
Lang Hames86511252009-09-04 20:41:11 +00001383 HI->expiredAt(cur->beginIndex())) {
David Greene37277762010-01-05 01:25:20 +00001384 DEBUG(dbgs() << "\t\t\tundo changes for: " << *HI << '\n');
Chris Lattnercbb56252004-11-18 02:42:27 +00001385 active_.push_back(std::make_pair(HI, HI->begin()));
Dan Gohman6f0d0242008-02-10 18:45:23 +00001386 assert(!TargetRegisterInfo::isPhysicalRegister(HI->reg));
Evan Cheng5b16cd22009-05-01 01:03:49 +00001387 addRegUse(vrm_->getPhys(HI->reg));
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001388 }
1389 }
1390
Evan Cheng206d1852009-04-20 08:01:12 +00001391 // Merge added with unhandled.
1392 // This also update the NextReloadMap. That is, it adds mapping from a
1393 // register defined by a reload from SS to the next reload from SS in the
1394 // same basic block.
1395 MachineBasicBlock *LastReloadMBB = 0;
1396 LiveInterval *LastReload = 0;
1397 int LastReloadSS = VirtRegMap::NO_STACK_SLOT;
1398 std::sort(added.begin(), added.end(), LISorter());
1399 for (unsigned i = 0, e = added.size(); i != e; ++i) {
1400 LiveInterval *ReloadLi = added[i];
1401 if (ReloadLi->weight == HUGE_VALF &&
1402 li_->getApproximateInstructionCount(*ReloadLi) == 0) {
Lang Hames233a60e2009-11-03 23:52:08 +00001403 SlotIndex ReloadIdx = ReloadLi->beginIndex();
Evan Cheng206d1852009-04-20 08:01:12 +00001404 MachineBasicBlock *ReloadMBB = li_->getMBBFromIndex(ReloadIdx);
1405 int ReloadSS = vrm_->getStackSlot(ReloadLi->reg);
1406 if (LastReloadMBB == ReloadMBB && LastReloadSS == ReloadSS) {
1407 // Last reload of same SS is in the same MBB. We want to try to
1408 // allocate both reloads the same register and make sure the reg
1409 // isn't clobbered in between if at all possible.
Lang Hames86511252009-09-04 20:41:11 +00001410 assert(LastReload->beginIndex() < ReloadIdx);
Evan Cheng206d1852009-04-20 08:01:12 +00001411 NextReloadMap.insert(std::make_pair(LastReload->reg, ReloadLi->reg));
1412 }
1413 LastReloadMBB = ReloadMBB;
1414 LastReload = ReloadLi;
1415 LastReloadSS = ReloadSS;
1416 }
1417 unhandled_.push(ReloadLi);
1418 }
1419}
1420
Evan Cheng358dec52009-06-15 08:28:29 +00001421unsigned RALinScan::getFreePhysReg(LiveInterval* cur,
1422 const TargetRegisterClass *RC,
Evan Cheng206d1852009-04-20 08:01:12 +00001423 unsigned MaxInactiveCount,
1424 SmallVector<unsigned, 256> &inactiveCounts,
1425 bool SkipDGRegs) {
1426 unsigned FreeReg = 0;
1427 unsigned FreeRegInactiveCount = 0;
1428
Evan Chengf9f1da12009-06-18 02:04:01 +00001429 std::pair<unsigned, unsigned> Hint = mri_->getRegAllocationHint(cur->reg);
1430 // Resolve second part of the hint (if possible) given the current allocation.
1431 unsigned physReg = Hint.second;
Jakob Stoklund Olesenc9df0252011-01-10 02:58:51 +00001432 if (TargetRegisterInfo::isVirtualRegister(physReg) && vrm_->hasPhys(physReg))
Evan Chengf9f1da12009-06-18 02:04:01 +00001433 physReg = vrm_->getPhys(physReg);
1434
Evan Cheng358dec52009-06-15 08:28:29 +00001435 TargetRegisterClass::iterator I, E;
Evan Chengf9f1da12009-06-18 02:04:01 +00001436 tie(I, E) = tri_->getAllocationOrder(RC, Hint.first, physReg, *mf_);
Evan Cheng206d1852009-04-20 08:01:12 +00001437 assert(I != E && "No allocatable register in this register class!");
1438
1439 // Scan for the first available register.
1440 for (; I != E; ++I) {
1441 unsigned Reg = *I;
1442 // Ignore "downgraded" registers.
1443 if (SkipDGRegs && DowngradedRegs.count(Reg))
1444 continue;
Jim Grosbach067a6482010-09-01 21:04:27 +00001445 // Skip reserved registers.
1446 if (reservedRegs_.test(Reg))
1447 continue;
David Greene7cfd3362009-11-19 15:55:49 +00001448 // Skip recently allocated registers.
1449 if (isRegAvail(Reg) && !isRecentlyUsed(Reg)) {
Evan Cheng206d1852009-04-20 08:01:12 +00001450 FreeReg = Reg;
1451 if (FreeReg < inactiveCounts.size())
1452 FreeRegInactiveCount = inactiveCounts[FreeReg];
1453 else
1454 FreeRegInactiveCount = 0;
1455 break;
1456 }
1457 }
1458
1459 // If there are no free regs, or if this reg has the max inactive count,
1460 // return this register.
David Greene7cfd3362009-11-19 15:55:49 +00001461 if (FreeReg == 0 || FreeRegInactiveCount == MaxInactiveCount) {
1462 // Remember what register we picked so we can skip it next time.
1463 if (FreeReg != 0) recordRecentlyUsed(FreeReg);
Evan Cheng206d1852009-04-20 08:01:12 +00001464 return FreeReg;
David Greene7cfd3362009-11-19 15:55:49 +00001465 }
1466
Evan Cheng206d1852009-04-20 08:01:12 +00001467 // Continue scanning the registers, looking for the one with the highest
1468 // inactive count. Alkis found that this reduced register pressure very
1469 // slightly on X86 (in rev 1.94 of this file), though this should probably be
1470 // reevaluated now.
1471 for (; I != E; ++I) {
1472 unsigned Reg = *I;
1473 // Ignore "downgraded" registers.
1474 if (SkipDGRegs && DowngradedRegs.count(Reg))
1475 continue;
Jim Grosbach067a6482010-09-01 21:04:27 +00001476 // Skip reserved registers.
1477 if (reservedRegs_.test(Reg))
1478 continue;
Evan Cheng5b16cd22009-05-01 01:03:49 +00001479 if (isRegAvail(Reg) && Reg < inactiveCounts.size() &&
David Greenefeb5bfb2009-11-19 19:09:39 +00001480 FreeRegInactiveCount < inactiveCounts[Reg] && !isRecentlyUsed(Reg)) {
Evan Cheng206d1852009-04-20 08:01:12 +00001481 FreeReg = Reg;
1482 FreeRegInactiveCount = inactiveCounts[Reg];
1483 if (FreeRegInactiveCount == MaxInactiveCount)
1484 break; // We found the one with the max inactive count.
1485 }
1486 }
1487
David Greene7cfd3362009-11-19 15:55:49 +00001488 // Remember what register we picked so we can skip it next time.
1489 recordRecentlyUsed(FreeReg);
1490
Evan Cheng206d1852009-04-20 08:01:12 +00001491 return FreeReg;
Alkis Evlogimenos843b1602004-02-15 10:24:21 +00001492}
Alkis Evlogimenosf5eaf162004-02-06 18:08:18 +00001493
Chris Lattnercbb56252004-11-18 02:42:27 +00001494/// getFreePhysReg - return a free physical register for this virtual register
1495/// interval if we have one, otherwise return 0.
Bill Wendlinge23e00d2007-05-08 19:02:46 +00001496unsigned RALinScan::getFreePhysReg(LiveInterval *cur) {
Chris Lattnerfe424622008-02-26 22:08:41 +00001497 SmallVector<unsigned, 256> inactiveCounts;
Chris Lattnerf8355d92005-08-22 16:55:22 +00001498 unsigned MaxInactiveCount = 0;
Jim Grosbach662fb772010-09-01 21:48:06 +00001499
Evan Cheng841ee1a2008-09-18 22:38:47 +00001500 const TargetRegisterClass *RC = mri_->getRegClass(cur->reg);
Chris Lattnerb9805782005-08-23 22:27:31 +00001501 const TargetRegisterClass *RCLeader = RelatedRegClasses.getLeaderValue(RC);
Jim Grosbach662fb772010-09-01 21:48:06 +00001502
Alkis Evlogimenos84f5bcb2004-09-02 21:23:32 +00001503 for (IntervalPtrs::iterator i = inactive_.begin(), e = inactive_.end();
1504 i != e; ++i) {
Chris Lattnercbb56252004-11-18 02:42:27 +00001505 unsigned reg = i->first->reg;
Dan Gohman6f0d0242008-02-10 18:45:23 +00001506 assert(TargetRegisterInfo::isVirtualRegister(reg) &&
Chris Lattnerc8b9f332004-11-18 06:01:45 +00001507 "Can only allocate virtual registers!");
Chris Lattnerb9805782005-08-23 22:27:31 +00001508
Jim Grosbach662fb772010-09-01 21:48:06 +00001509 // If this is not in a related reg class to the register we're allocating,
Chris Lattnerb9805782005-08-23 22:27:31 +00001510 // don't check it.
Evan Cheng841ee1a2008-09-18 22:38:47 +00001511 const TargetRegisterClass *RegRC = mri_->getRegClass(reg);
Chris Lattnerb9805782005-08-23 22:27:31 +00001512 if (RelatedRegClasses.getLeaderValue(RegRC) == RCLeader) {
1513 reg = vrm_->getPhys(reg);
Chris Lattnerfe424622008-02-26 22:08:41 +00001514 if (inactiveCounts.size() <= reg)
1515 inactiveCounts.resize(reg+1);
Chris Lattnerb9805782005-08-23 22:27:31 +00001516 ++inactiveCounts[reg];
1517 MaxInactiveCount = std::max(MaxInactiveCount, inactiveCounts[reg]);
1518 }
Alkis Evlogimenos84f5bcb2004-09-02 21:23:32 +00001519 }
1520
Evan Cheng20b0abc2007-04-17 20:32:26 +00001521 // If copy coalescer has assigned a "preferred" register, check if it's
Dale Johannesen86b49f82008-09-24 01:07:17 +00001522 // available first.
Evan Cheng90f95f82009-06-14 20:22:55 +00001523 unsigned Preference = vrm_->getRegAllocPref(cur->reg);
1524 if (Preference) {
David Greene37277762010-01-05 01:25:20 +00001525 DEBUG(dbgs() << "(preferred: " << tri_->getName(Preference) << ") ");
Jim Grosbach662fb772010-09-01 21:48:06 +00001526 if (isRegAvail(Preference) &&
Evan Cheng90f95f82009-06-14 20:22:55 +00001527 RC->contains(Preference))
1528 return Preference;
Anton Korobeynikov4aefd6b2008-02-20 12:07:57 +00001529 }
Evan Cheng20b0abc2007-04-17 20:32:26 +00001530
Evan Cheng206d1852009-04-20 08:01:12 +00001531 if (!DowngradedRegs.empty()) {
Evan Cheng358dec52009-06-15 08:28:29 +00001532 unsigned FreeReg = getFreePhysReg(cur, RC, MaxInactiveCount, inactiveCounts,
Evan Cheng206d1852009-04-20 08:01:12 +00001533 true);
1534 if (FreeReg)
1535 return FreeReg;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001536 }
Evan Cheng358dec52009-06-15 08:28:29 +00001537 return getFreePhysReg(cur, RC, MaxInactiveCount, inactiveCounts, false);
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +00001538}
1539
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +00001540FunctionPass* llvm::createLinearScanRegisterAllocator() {
Bill Wendlinge23e00d2007-05-08 19:02:46 +00001541 return new RALinScan();
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +00001542}