blob: 377543b091ba7c1269d456691eeb40148e8e4245 [file] [log] [blame]
Misha Brukmane07c2aa2004-02-25 21:02:21 +00001//===- SparcV8Instrs.td - Target Description for SparcV8 Target -----------===//
Brian Gaekee785e532004-02-25 19:28:19 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file was developed by the LLVM research group and is distributed under
6// the University of Illinois Open Source License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
Misha Brukmane07c2aa2004-02-25 21:02:21 +000010// This file describes the SparcV8 instructions in TableGen format.
Brian Gaekee785e532004-02-25 19:28:19 +000011//
12//===----------------------------------------------------------------------===//
13
Misha Brukmane07c2aa2004-02-25 21:02:21 +000014//===----------------------------------------------------------------------===//
Misha Brukman23e6c1f2004-02-26 00:37:12 +000015// Instruction format superclass
Misha Brukmane07c2aa2004-02-25 21:02:21 +000016//===----------------------------------------------------------------------===//
17
Misha Brukmanc42077d2004-09-22 21:38:42 +000018include "SparcV8InstrFormats.td"
Brian Gaekee785e532004-02-25 19:28:19 +000019
Misha Brukman23e6c1f2004-02-26 00:37:12 +000020//===----------------------------------------------------------------------===//
Chris Lattner7b0902d2005-12-17 08:26:38 +000021// Instruction Pattern Stuff
22//===----------------------------------------------------------------------===//
23
24def simm13 : PatLeaf<(imm), [{
25 // simm13 predicate - True if the imm fits in a 13-bit sign extended field.
26 return (((int)N->getValue() << (32-13)) >> (32-13)) == (int)N->getValue();
27}]>;
28
Chris Lattnerb71f9f82005-12-17 19:41:43 +000029def LO10 : SDNodeXForm<imm, [{
30 return CurDAG->getTargetConstant((unsigned)N->getValue() & 1023, MVT::i32);
31}]>;
32
Chris Lattner57dd3bc2005-12-17 19:37:00 +000033def HI22 : SDNodeXForm<imm, [{
34 // Transformation function: shift the immediate value down into the low bits.
35 return CurDAG->getTargetConstant((unsigned)N->getValue() >> 10, MVT::i32);
36}]>;
37
38def SETHIimm : PatLeaf<(imm), [{
39 return (((unsigned)N->getValue() >> 10) << 10) == (unsigned)N->getValue();
40}], HI22>;
41
Chris Lattnerbc83fd92005-12-17 20:04:49 +000042// Addressing modes.
43def ADDRrr : ComplexPattern<i32, 2, "SelectADDRrr", []>;
44def ADDRri : ComplexPattern<i32, 2, "SelectADDRri", []>;
45
46// Address operands
47def MEMrr : Operand<i32> {
48 let PrintMethod = "printMemOperand";
49 let NumMIOperands = 2;
50 let MIOperandInfo = (ops IntRegs, IntRegs);
51}
52def MEMri : Operand<i32> {
53 let PrintMethod = "printMemOperand";
54 let NumMIOperands = 2;
55 let MIOperandInfo = (ops IntRegs, i32imm);
56}
57
Chris Lattner04dd6732005-12-18 01:46:58 +000058// Branch targets have OtherVT type.
59def brtarget : Operand<OtherVT>;
Chris Lattner2db3ff62005-12-18 15:55:15 +000060def calltarget : Operand<i32>;
Chris Lattner04dd6732005-12-18 01:46:58 +000061
Chris Lattner4d55aca2005-12-18 01:20:35 +000062def SDTV8cmpicc :
63SDTypeProfile<1, 2, [SDTCisVT<0, FlagVT>, SDTCisInt<1>, SDTCisSameAs<1, 2>]>;
64def SDTV8cmpfcc :
65SDTypeProfile<1, 2, [SDTCisVT<0, FlagVT>, SDTCisFP<1>, SDTCisSameAs<1, 2>]>;
66def SDTV8brcc :
Chris Lattner04dd6732005-12-18 01:46:58 +000067SDTypeProfile<0, 3, [SDTCisVT<0, OtherVT>, SDTCisVT<1, OtherVT>,
Chris Lattner33084492005-12-18 08:13:54 +000068 SDTCisVT<2, FlagVT>]>;
69def SDTV8selectcc :
70SDTypeProfile<1, 4, [SDTCisSameAs<0, 1>, SDTCisSameAs<1, 2>,
71 SDTCisVT<3, i32>, SDTCisVT<4, FlagVT>]>;
Chris Lattner4d55aca2005-12-18 01:20:35 +000072
73def V8cmpicc : SDNode<"V8ISD::CMPICC", SDTV8cmpicc>;
74def V8cmpfcc : SDNode<"V8ISD::CMPFCC", SDTV8cmpfcc>;
75def V8bricc : SDNode<"V8ISD::BRICC", SDTV8brcc, [SDNPHasChain]>;
76def V8brfcc : SDNode<"V8ISD::BRFCC", SDTV8brcc, [SDNPHasChain]>;
77
Chris Lattnere3572462005-12-18 02:10:39 +000078def V8hi : SDNode<"V8ISD::Hi", SDTIntUnaryOp>;
79def V8lo : SDNode<"V8ISD::Lo", SDTIntUnaryOp>;
Chris Lattner4d55aca2005-12-18 01:20:35 +000080
Chris Lattner8fa54dc2005-12-18 06:59:57 +000081def V8ftoi : SDNode<"V8ISD::FTOI", SDTFPUnaryOp>;
82def V8itof : SDNode<"V8ISD::ITOF", SDTFPUnaryOp>;
83
Chris Lattner33084492005-12-18 08:13:54 +000084def V8selecticc : SDNode<"V8ISD::SELECT_ICC", SDTV8selectcc>;
85def V8selectfcc : SDNode<"V8ISD::SELECT_FCC", SDTV8selectcc>;
86
Chris Lattner2db3ff62005-12-18 15:55:15 +000087// These are target-independent nodes, but have target-specific formats.
88def SDT_V8CallSeq : SDTypeProfile<0, 1, [ SDTCisVT<0, i32> ]>;
89def callseq_start : SDNode<"ISD::CALLSEQ_START", SDT_V8CallSeq, [SDNPHasChain]>;
90def callseq_end : SDNode<"ISD::CALLSEQ_END", SDT_V8CallSeq, [SDNPHasChain]>;
91
92def SDT_V8Call : SDTypeProfile<1, 2, [SDTCisVT<0, FlagVT>, SDTCisVT<1, i32>,
93 SDTCisVT<2, FlagVT>]>;
94def call : SDNode<"ISD::CALL", SDT_V8Call, [SDNPHasChain]>;
95
Chris Lattnerdab05f02005-12-18 21:03:04 +000096def SDT_V8RetFlag : SDTypeProfile<0, 1, [ SDTCisVT<0, FlagVT>]>;
97def retflag : SDNode<"V8ISD::RET_FLAG", SDT_V8RetFlag, [SDNPHasChain]>;
98
Chris Lattner7b0902d2005-12-17 08:26:38 +000099//===----------------------------------------------------------------------===//
Misha Brukman23e6c1f2004-02-26 00:37:12 +0000100// Instructions
101//===----------------------------------------------------------------------===//
102
Chris Lattner275f6452004-02-28 19:37:18 +0000103// Pseudo instructions.
Chris Lattnereee99bd2005-12-18 08:21:00 +0000104class Pseudo<dag ops, string asmstr, list<dag> pattern>
105 : InstV8<ops, asmstr, pattern>;
106
Chris Lattner33084492005-12-18 08:13:54 +0000107def PHI : Pseudo<(ops variable_ops), "PHI", []>;
Chris Lattner2db3ff62005-12-18 15:55:15 +0000108def ADJCALLSTACKDOWN : Pseudo<(ops i32imm:$amt),
109 "!ADJCALLSTACKDOWN $amt",
110 [(callseq_start imm:$amt)]>;
111def ADJCALLSTACKUP : Pseudo<(ops i32imm:$amt),
112 "!ADJCALLSTACKUP $amt",
113 [(callseq_end imm:$amt)]>;
Chris Lattner33084492005-12-18 08:13:54 +0000114def IMPLICIT_DEF : Pseudo<(ops IntRegs:$dst), "!IMPLICIT_DEF $dst", []>;
115def FpMOVD : Pseudo<(ops DFPRegs:$dst, DFPRegs:$src),
116 "!FpMOVD", []>; // pseudo 64-bit double move
117
118// SELECT_CC_* - Used to implement the SELECT_CC DAG operation. Expanded by the
119// scheduler into a branch sequence. This has to handle all permutations of
120// selection between i32/f32/f64 on ICC and FCC.
121let usesCustomDAGSchedInserter = 1 in { // Expanded by the scheduler.
122 def SELECT_CC_Int_ICC
123 : Pseudo<(ops IntRegs:$dst, IntRegs:$T, IntRegs:$F, i32imm:$Cond),
124 "; SELECT_CC_Int_ICC PSEUDO!",
125 [(set IntRegs:$dst, (V8selecticc IntRegs:$T, IntRegs:$F,
126 imm:$Cond, ICC))]>;
127 def SELECT_CC_Int_FCC
128 : Pseudo<(ops IntRegs:$dst, IntRegs:$T, IntRegs:$F, i32imm:$Cond),
129 "; SELECT_CC_Int_FCC PSEUDO!",
130 [(set IntRegs:$dst, (V8selectfcc IntRegs:$T, IntRegs:$F,
131 imm:$Cond, FCC))]>;
132 def SELECT_CC_FP_ICC
133 : Pseudo<(ops FPRegs:$dst, FPRegs:$T, FPRegs:$F, i32imm:$Cond),
134 "; SELECT_CC_FP_ICC PSEUDO!",
135 [(set FPRegs:$dst, (V8selecticc FPRegs:$T, FPRegs:$F,
136 imm:$Cond, ICC))]>;
137 def SELECT_CC_FP_FCC
138 : Pseudo<(ops FPRegs:$dst, FPRegs:$T, FPRegs:$F, i32imm:$Cond),
139 "; SELECT_CC_FP_FCC PSEUDO!",
140 [(set FPRegs:$dst, (V8selectfcc FPRegs:$T, FPRegs:$F,
141 imm:$Cond, FCC))]>;
142 def SELECT_CC_DFP_ICC
143 : Pseudo<(ops DFPRegs:$dst, DFPRegs:$T, DFPRegs:$F, i32imm:$Cond),
144 "; SELECT_CC_DFP_ICC PSEUDO!",
145 [(set DFPRegs:$dst, (V8selecticc DFPRegs:$T, DFPRegs:$F,
146 imm:$Cond, ICC))]>;
147 def SELECT_CC_DFP_FCC
148 : Pseudo<(ops DFPRegs:$dst, DFPRegs:$T, DFPRegs:$F, i32imm:$Cond),
149 "; SELECT_CC_DFP_FCC PSEUDO!",
150 [(set DFPRegs:$dst, (V8selectfcc DFPRegs:$T, DFPRegs:$F,
151 imm:$Cond, FCC))]>;
152}
Chris Lattner275f6452004-02-28 19:37:18 +0000153
Brian Gaekea8056fa2004-03-06 05:32:13 +0000154// Section A.3 - Synthetic Instructions, p. 85
Brian Gaekec3e97012004-05-08 04:21:32 +0000155// special cases of JMPL:
Misha Brukman3df04c52004-10-14 22:32:49 +0000156let isReturn = 1, isTerminator = 1, hasDelaySlot = 1 in {
Misha Brukman3df04c52004-10-14 22:32:49 +0000157 let rd = O7.Num, rs1 = G0.Num, simm13 = 8 in
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000158 def RETL: F3_2<2, 0b111000, (ops),
Chris Lattnerbc3d3622005-12-17 08:08:42 +0000159 "retl", [(ret)]>;
Misha Brukman3df04c52004-10-14 22:32:49 +0000160}
Brian Gaeke8542e082004-04-02 20:53:37 +0000161
162// Section B.1 - Load Integer Instructions, p. 90
Chris Lattner19637832005-12-17 20:26:45 +0000163def LDSBrr : F3_1<3, 0b001001,
164 (ops IntRegs:$dst, MEMrr:$addr),
165 "ldsb [$addr], $dst",
166 [(set IntRegs:$dst, (sextload ADDRrr:$addr, i8))]>;
Chris Lattner84e2abf2005-12-17 20:18:24 +0000167def LDSBri : F3_2<3, 0b001001,
168 (ops IntRegs:$dst, MEMri:$addr),
169 "ldsb [$addr], $dst",
170 [(set IntRegs:$dst, (sextload ADDRri:$addr, i8))]>;
Chris Lattner19637832005-12-17 20:26:45 +0000171def LDSHrr : F3_1<3, 0b001010,
172 (ops IntRegs:$dst, MEMrr:$addr),
173 "ldsh [$addr], $dst",
174 [(set IntRegs:$dst, (sextload ADDRrr:$addr, i16))]>;
Chris Lattner84e2abf2005-12-17 20:18:24 +0000175def LDSHri : F3_2<3, 0b001010,
176 (ops IntRegs:$dst, MEMri:$addr),
177 "ldsh [$addr], $dst",
178 [(set IntRegs:$dst, (sextload ADDRri:$addr, i16))]>;
Chris Lattner19637832005-12-17 20:26:45 +0000179def LDUBrr : F3_1<3, 0b000001,
180 (ops IntRegs:$dst, MEMrr:$addr),
181 "ldub [$addr], $dst",
182 [(set IntRegs:$dst, (zextload ADDRrr:$addr, i8))]>;
Chris Lattner84e2abf2005-12-17 20:18:24 +0000183def LDUBri : F3_2<3, 0b000001,
184 (ops IntRegs:$dst, MEMri:$addr),
185 "ldub [$addr], $dst",
186 [(set IntRegs:$dst, (zextload ADDRri:$addr, i8))]>;
Chris Lattner19637832005-12-17 20:26:45 +0000187def LDUHrr : F3_1<3, 0b000010,
188 (ops IntRegs:$dst, MEMrr:$addr),
189 "lduh [$addr], $dst",
190 [(set IntRegs:$dst, (zextload ADDRrr:$addr, i16))]>;
Chris Lattner84e2abf2005-12-17 20:18:24 +0000191def LDUHri : F3_2<3, 0b000010,
192 (ops IntRegs:$dst, MEMri:$addr),
193 "lduh [$addr], $dst",
194 [(set IntRegs:$dst, (zextload ADDRri:$addr, i16))]>;
Chris Lattner19637832005-12-17 20:26:45 +0000195def LDrr : F3_1<3, 0b000000,
196 (ops IntRegs:$dst, MEMrr:$addr),
197 "ld [$addr], $dst",
198 [(set IntRegs:$dst, (load ADDRrr:$addr))]>;
Chris Lattner84e2abf2005-12-17 20:18:24 +0000199def LDri : F3_2<3, 0b000000,
200 (ops IntRegs:$dst, MEMri:$addr),
201 "ld [$addr], $dst",
202 [(set IntRegs:$dst, (load ADDRri:$addr))]>;
Brian Gaeke8542e082004-04-02 20:53:37 +0000203
Brian Gaeke562d5b02004-06-18 05:19:27 +0000204// Section B.2 - Load Floating-point Instructions, p. 92
Chris Lattner96b84be2005-12-16 06:25:42 +0000205def LDFrr : F3_1<3, 0b100000,
Chris Lattnerb575baf2005-12-17 20:32:47 +0000206 (ops FPRegs:$dst, MEMrr:$addr),
207 "ld [$addr], $dst",
208 [(set FPRegs:$dst, (load ADDRrr:$addr))]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000209def LDFri : F3_2<3, 0b100000,
Chris Lattnerb575baf2005-12-17 20:32:47 +0000210 (ops FPRegs:$dst, MEMri:$addr),
211 "ld [$addr], $dst",
212 [(set FPRegs:$dst, (load ADDRri:$addr))]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000213def LDDFrr : F3_1<3, 0b100011,
Chris Lattnerb575baf2005-12-17 20:32:47 +0000214 (ops DFPRegs:$dst, MEMrr:$addr),
215 "ldd [$addr], $dst",
216 [(set DFPRegs:$dst, (load ADDRrr:$addr))]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000217def LDDFri : F3_2<3, 0b100011,
Chris Lattnerb575baf2005-12-17 20:32:47 +0000218 (ops DFPRegs:$dst, MEMri:$addr),
219 "ldd [$addr], $dst",
220 [(set DFPRegs:$dst, (load ADDRri:$addr))]>;
Brian Gaeke562d5b02004-06-18 05:19:27 +0000221
Brian Gaeke8542e082004-04-02 20:53:37 +0000222// Section B.4 - Store Integer Instructions, p. 95
Chris Lattnerd55e1ca2005-12-17 20:44:36 +0000223def STBrr : F3_1<3, 0b000101,
224 (ops MEMrr:$addr, IntRegs:$src),
225 "stb $src, [$addr]",
226 [(truncstore IntRegs:$src, ADDRrr:$addr, i8)]>;
Chris Lattner84e2abf2005-12-17 20:18:24 +0000227def STBri : F3_2<3, 0b000101,
228 (ops MEMri:$addr, IntRegs:$src),
Chris Lattnerd30a6302005-12-17 20:42:55 +0000229 "stb $src, [$addr]",
230 [(truncstore IntRegs:$src, ADDRri:$addr, i8)]>;
Chris Lattnerd55e1ca2005-12-17 20:44:36 +0000231def STHrr : F3_1<3, 0b000110,
232 (ops MEMrr:$addr, IntRegs:$src),
233 "sth $src, [$addr]",
234 [(truncstore IntRegs:$src, ADDRrr:$addr, i16)]>;
Chris Lattner84e2abf2005-12-17 20:18:24 +0000235def STHri : F3_2<3, 0b000110,
236 (ops MEMri:$addr, IntRegs:$src),
Chris Lattnerd30a6302005-12-17 20:42:55 +0000237 "sth $src, [$addr]",
238 [(truncstore IntRegs:$src, ADDRri:$addr, i16)]>;
Chris Lattnerd55e1ca2005-12-17 20:44:36 +0000239def STrr : F3_1<3, 0b000100,
240 (ops MEMrr:$addr, IntRegs:$src),
241 "st $src, [$addr]",
242 [(store IntRegs:$src, ADDRrr:$addr)]>;
Chris Lattner84e2abf2005-12-17 20:18:24 +0000243def STri : F3_2<3, 0b000100,
244 (ops MEMri:$addr, IntRegs:$src),
Chris Lattnerd30a6302005-12-17 20:42:55 +0000245 "st $src, [$addr]",
246 [(store IntRegs:$src, ADDRri:$addr)]>;
Brian Gaekee7f9e0b2004-06-24 07:36:59 +0000247
248// Section B.5 - Store Floating-point Instructions, p. 97
Chris Lattner96b84be2005-12-16 06:25:42 +0000249def STFrr : F3_1<3, 0b100100,
Chris Lattner53ec2032005-12-17 20:47:16 +0000250 (ops MEMrr:$addr, FPRegs:$src),
251 "st $src, [$addr]",
252 [(store FPRegs:$src, ADDRrr:$addr)]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000253def STFri : F3_2<3, 0b100100,
Chris Lattner53ec2032005-12-17 20:47:16 +0000254 (ops MEMri:$addr, FPRegs:$src),
255 "st $src, [$addr]",
256 [(store FPRegs:$src, ADDRri:$addr)]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000257def STDFrr : F3_1<3, 0b100111,
Chris Lattner53ec2032005-12-17 20:47:16 +0000258 (ops MEMrr:$addr, DFPRegs:$src),
259 "std $src, [$addr]",
260 [(store DFPRegs:$src, ADDRrr:$addr)]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000261def STDFri : F3_2<3, 0b100111,
Chris Lattner53ec2032005-12-17 20:47:16 +0000262 (ops MEMri:$addr, DFPRegs:$src),
263 "std $src, [$addr]",
264 [(store DFPRegs:$src, ADDRri:$addr)]>;
Misha Brukman23e6c1f2004-02-26 00:37:12 +0000265
Brian Gaeke775158d2004-03-04 04:37:45 +0000266// Section B.9 - SETHI Instruction, p. 104
Chris Lattner13e15012005-12-16 07:18:48 +0000267def SETHIi: F2_1<0b100,
268 (ops IntRegs:$dst, i32imm:$src),
Chris Lattner57dd3bc2005-12-17 19:37:00 +0000269 "sethi $src, $dst",
270 [(set IntRegs:$dst, SETHIimm:$src)]>;
Brian Gaekee8061732004-03-04 00:56:25 +0000271
Brian Gaeke8542e082004-04-02 20:53:37 +0000272// Section B.10 - NOP Instruction, p. 105
273// (It's a special case of SETHI)
Misha Brukmand36047d2004-10-14 22:33:32 +0000274let rd = 0, imm22 = 0 in
Chris Lattner57dd3bc2005-12-17 19:37:00 +0000275 def NOP : F2_1<0b100, (ops), "nop", []>;
Brian Gaeke8542e082004-04-02 20:53:37 +0000276
Brian Gaekebc1d27a2004-03-03 23:03:14 +0000277// Section B.11 - Logical Instructions, p. 106
Chris Lattner96b84be2005-12-16 06:25:42 +0000278def ANDrr : F3_1<2, 0b000001,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000279 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnerf83cee62005-12-17 18:53:33 +0000280 "and $b, $c, $dst",
281 [(set IntRegs:$dst, (and IntRegs:$b, IntRegs:$c))]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000282def ANDri : F3_2<2, 0b000001,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000283 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattner7b0902d2005-12-17 08:26:38 +0000284 "and $b, $c, $dst",
285 [(set IntRegs:$dst, (and IntRegs:$b, simm13:$c))]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000286def ANDNrr : F3_1<2, 0b000101,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000287 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattner2cfdbb22005-12-17 21:05:49 +0000288 "andn $b, $c, $dst",
289 [(set IntRegs:$dst, (and IntRegs:$b, (not IntRegs:$c)))]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000290def ANDNri : F3_2<2, 0b000101,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000291 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerf3bf50d2005-12-17 08:06:43 +0000292 "andn $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000293def ORrr : F3_1<2, 0b000010,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000294 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnerf83cee62005-12-17 18:53:33 +0000295 "or $b, $c, $dst",
296 [(set IntRegs:$dst, (or IntRegs:$b, IntRegs:$c))]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000297def ORri : F3_2<2, 0b000010,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000298 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattner7b0902d2005-12-17 08:26:38 +0000299 "or $b, $c, $dst",
300 [(set IntRegs:$dst, (or IntRegs:$b, simm13:$c))]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000301def ORNrr : F3_1<2, 0b000110,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000302 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattner2cfdbb22005-12-17 21:05:49 +0000303 "orn $b, $c, $dst",
304 [(set IntRegs:$dst, (or IntRegs:$b, (not IntRegs:$c)))]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000305def ORNri : F3_2<2, 0b000110,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000306 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerf3bf50d2005-12-17 08:06:43 +0000307 "orn $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000308def XORrr : F3_1<2, 0b000011,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000309 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnerf83cee62005-12-17 18:53:33 +0000310 "xor $b, $c, $dst",
311 [(set IntRegs:$dst, (xor IntRegs:$b, IntRegs:$c))]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000312def XORri : F3_2<2, 0b000011,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000313 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattner7b0902d2005-12-17 08:26:38 +0000314 "xor $b, $c, $dst",
315 [(set IntRegs:$dst, (xor IntRegs:$b, simm13:$c))]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000316def XNORrr : F3_1<2, 0b000111,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000317 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattner2cfdbb22005-12-17 21:05:49 +0000318 "xnor $b, $c, $dst",
319 [(set IntRegs:$dst, (xor IntRegs:$b, (not IntRegs:$c)))]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000320def XNORri : F3_2<2, 0b000111,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000321 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerf3bf50d2005-12-17 08:06:43 +0000322 "xnor $b, $c, $dst", []>;
Brian Gaekebc1d27a2004-03-03 23:03:14 +0000323
324// Section B.12 - Shift Instructions, p. 107
Chris Lattner96b84be2005-12-16 06:25:42 +0000325def SLLrr : F3_1<2, 0b100101,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000326 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnerd2cd4662005-12-17 19:07:57 +0000327 "sll $b, $c, $dst",
328 [(set IntRegs:$dst, (shl IntRegs:$b, IntRegs:$c))]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000329def SLLri : F3_2<2, 0b100101,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000330 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerd2cd4662005-12-17 19:07:57 +0000331 "sll $b, $c, $dst",
332 [(set IntRegs:$dst, (shl IntRegs:$b, simm13:$c))]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000333def SRLrr : F3_1<2, 0b100110,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000334 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnerd2cd4662005-12-17 19:07:57 +0000335 "srl $b, $c, $dst",
336 [(set IntRegs:$dst, (srl IntRegs:$b, IntRegs:$c))]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000337def SRLri : F3_2<2, 0b100110,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000338 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerd2cd4662005-12-17 19:07:57 +0000339 "srl $b, $c, $dst",
340 [(set IntRegs:$dst, (srl IntRegs:$b, simm13:$c))]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000341def SRArr : F3_1<2, 0b100111,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000342 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnerd2cd4662005-12-17 19:07:57 +0000343 "sra $b, $c, $dst",
344 [(set IntRegs:$dst, (sra IntRegs:$b, IntRegs:$c))]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000345def SRAri : F3_2<2, 0b100111,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000346 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerd2cd4662005-12-17 19:07:57 +0000347 "sra $b, $c, $dst",
348 [(set IntRegs:$dst, (sra IntRegs:$b, simm13:$c))]>;
Brian Gaekebc1d27a2004-03-03 23:03:14 +0000349
350// Section B.13 - Add Instructions, p. 108
Chris Lattner96b84be2005-12-16 06:25:42 +0000351def ADDrr : F3_1<2, 0b000000,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000352 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnerf83cee62005-12-17 18:53:33 +0000353 "add $b, $c, $dst",
354 [(set IntRegs:$dst, (add IntRegs:$b, IntRegs:$c))]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000355def ADDri : F3_2<2, 0b000000,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000356 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattner7b0902d2005-12-17 08:26:38 +0000357 "add $b, $c, $dst",
358 [(set IntRegs:$dst, (add IntRegs:$b, simm13:$c))]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000359def ADDCCrr : F3_1<2, 0b010000,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000360 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnere33a3ff2005-12-17 18:49:14 +0000361 "addcc $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000362def ADDCCri : F3_2<2, 0b010000,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000363 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerf3bf50d2005-12-17 08:06:43 +0000364 "addcc $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000365def ADDXrr : F3_1<2, 0b001000,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000366 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnere33a3ff2005-12-17 18:49:14 +0000367 "addx $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000368def ADDXri : F3_2<2, 0b001000,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000369 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerf3bf50d2005-12-17 08:06:43 +0000370 "addx $b, $c, $dst", []>;
Brian Gaekebc1d27a2004-03-03 23:03:14 +0000371
Brian Gaeke775158d2004-03-04 04:37:45 +0000372// Section B.15 - Subtract Instructions, p. 110
Chris Lattner96b84be2005-12-16 06:25:42 +0000373def SUBrr : F3_1<2, 0b000100,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000374 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnerf83cee62005-12-17 18:53:33 +0000375 "sub $b, $c, $dst",
376 [(set IntRegs:$dst, (sub IntRegs:$b, IntRegs:$c))]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000377def SUBri : F3_2<2, 0b000100,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000378 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattner7b0902d2005-12-17 08:26:38 +0000379 "sub $b, $c, $dst",
380 [(set IntRegs:$dst, (sub IntRegs:$b, simm13:$c))]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000381def SUBXrr : F3_1<2, 0b001100,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000382 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnere33a3ff2005-12-17 18:49:14 +0000383 "subx $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000384def SUBXri : F3_2<2, 0b001100,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000385 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerf3bf50d2005-12-17 08:06:43 +0000386 "subx $b, $c, $dst", []>;
Chris Lattner87a63f82005-12-17 21:13:50 +0000387def SUBCCrr : F3_1<2, 0b010100,
388 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
389 "subcc $b, $c, $dst", []>;
390def SUBCCri : F3_2<2, 0b010100,
391 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
392 "subcc $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000393def SUBXCCrr: F3_1<2, 0b011100,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000394 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnere33a3ff2005-12-17 18:49:14 +0000395 "subxcc $b, $c, $dst", []>;
Brian Gaeke775158d2004-03-04 04:37:45 +0000396
Brian Gaeke032f80f2004-03-16 22:37:13 +0000397// Section B.18 - Multiply Instructions, p. 113
Chris Lattner96b84be2005-12-16 06:25:42 +0000398def UMULrr : F3_1<2, 0b001010,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000399 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnere33a3ff2005-12-17 18:49:14 +0000400 "umul $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000401def UMULri : F3_2<2, 0b001010,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000402 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerf3bf50d2005-12-17 08:06:43 +0000403 "umul $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000404def SMULrr : F3_1<2, 0b001011,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000405 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattner37949f52005-12-17 22:22:53 +0000406 "smul $b, $c, $dst",
407 [(set IntRegs:$dst, (mul IntRegs:$b, IntRegs:$c))]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000408def SMULri : F3_2<2, 0b001011,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000409 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattner37949f52005-12-17 22:22:53 +0000410 "smul $b, $c, $dst",
411 [(set IntRegs:$dst, (mul IntRegs:$b, simm13:$c))]>;
Brian Gaeke032f80f2004-03-16 22:37:13 +0000412
Brian Gaekee88c9dc2004-04-07 04:01:00 +0000413// Section B.19 - Divide Instructions, p. 115
Chris Lattner96b84be2005-12-16 06:25:42 +0000414def UDIVrr : F3_1<2, 0b001110,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000415 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnere33a3ff2005-12-17 18:49:14 +0000416 "udiv $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000417def UDIVri : F3_2<2, 0b001110,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000418 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerf3bf50d2005-12-17 08:06:43 +0000419 "udiv $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000420def SDIVrr : F3_1<2, 0b001111,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000421 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnere33a3ff2005-12-17 18:49:14 +0000422 "sdiv $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000423def SDIVri : F3_2<2, 0b001111,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000424 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerf3bf50d2005-12-17 08:06:43 +0000425 "sdiv $b, $c, $dst", []>;
Brian Gaekee88c9dc2004-04-07 04:01:00 +0000426
Brian Gaekea8056fa2004-03-06 05:32:13 +0000427// Section B.20 - SAVE and RESTORE, p. 117
Chris Lattner96b84be2005-12-16 06:25:42 +0000428def SAVErr : F3_1<2, 0b111100,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000429 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnere33a3ff2005-12-17 18:49:14 +0000430 "save $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000431def SAVEri : F3_2<2, 0b111100,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000432 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerf3bf50d2005-12-17 08:06:43 +0000433 "save $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000434def RESTORErr : F3_1<2, 0b111101,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000435 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnere33a3ff2005-12-17 18:49:14 +0000436 "restore $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000437def RESTOREri : F3_2<2, 0b111101,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000438 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerf3bf50d2005-12-17 08:06:43 +0000439 "restore $b, $c, $dst", []>;
Brian Gaekea8056fa2004-03-06 05:32:13 +0000440
Brian Gaekec3e97012004-05-08 04:21:32 +0000441// Section B.21 - Branch on Integer Condition Codes Instructions, p. 119
Brian Gaeke070bb4a2004-06-17 22:34:29 +0000442
443// conditional branch class:
Chris Lattner4d55aca2005-12-18 01:20:35 +0000444class BranchV8<bits<4> cc, dag ops, string asmstr, list<dag> pattern>
445 : F2_2<cc, 0b010, ops, asmstr, pattern> {
Brian Gaeke070bb4a2004-06-17 22:34:29 +0000446 let isBranch = 1;
447 let isTerminator = 1;
Brian Gaeked7bf5012004-09-30 04:04:48 +0000448 let hasDelaySlot = 1;
Brian Gaeke070bb4a2004-06-17 22:34:29 +0000449}
Chris Lattner0f6eab32004-07-31 02:24:37 +0000450
451let isBarrier = 1 in
Chris Lattner04dd6732005-12-18 01:46:58 +0000452 def BA : BranchV8<0b1000, (ops brtarget:$dst),
453 "ba $dst",
454 [(br bb:$dst)]>;
455def BNE : BranchV8<0b1001, (ops brtarget:$dst),
Chris Lattner4d55aca2005-12-18 01:20:35 +0000456 "bne $dst",
Chris Lattner04dd6732005-12-18 01:46:58 +0000457 [(V8bricc bb:$dst, SETNE, ICC)]>;
458def BE : BranchV8<0b0001, (ops brtarget:$dst),
Chris Lattner4d55aca2005-12-18 01:20:35 +0000459 "be $dst",
Chris Lattner04dd6732005-12-18 01:46:58 +0000460 [(V8bricc bb:$dst, SETEQ, ICC)]>;
461def BG : BranchV8<0b1010, (ops brtarget:$dst),
Chris Lattner5b2dfc72005-12-18 01:38:19 +0000462 "bg $dst",
Chris Lattner04dd6732005-12-18 01:46:58 +0000463 [(V8bricc bb:$dst, SETGT, ICC)]>;
464def BLE : BranchV8<0b0010, (ops brtarget:$dst),
Chris Lattner5b2dfc72005-12-18 01:38:19 +0000465 "ble $dst",
Chris Lattner04dd6732005-12-18 01:46:58 +0000466 [(V8bricc bb:$dst, SETLE, ICC)]>;
467def BGE : BranchV8<0b1011, (ops brtarget:$dst),
Chris Lattner5b2dfc72005-12-18 01:38:19 +0000468 "bge $dst",
Chris Lattner04dd6732005-12-18 01:46:58 +0000469 [(V8bricc bb:$dst, SETGE, ICC)]>;
470def BL : BranchV8<0b0011, (ops brtarget:$dst),
Chris Lattner5b2dfc72005-12-18 01:38:19 +0000471 "bl $dst",
Chris Lattner04dd6732005-12-18 01:46:58 +0000472 [(V8bricc bb:$dst, SETLT, ICC)]>;
473def BGU : BranchV8<0b1100, (ops brtarget:$dst),
Chris Lattner5b2dfc72005-12-18 01:38:19 +0000474 "bgu $dst",
Chris Lattner04dd6732005-12-18 01:46:58 +0000475 [(V8bricc bb:$dst, SETUGT, ICC)]>;
476def BLEU : BranchV8<0b0100, (ops brtarget:$dst),
Chris Lattner5b2dfc72005-12-18 01:38:19 +0000477 "bleu $dst",
Chris Lattner04dd6732005-12-18 01:46:58 +0000478 [(V8bricc bb:$dst, SETULE, ICC)]>;
479def BCC : BranchV8<0b1101, (ops brtarget:$dst),
Chris Lattner5b2dfc72005-12-18 01:38:19 +0000480 "bcc $dst",
Chris Lattner04dd6732005-12-18 01:46:58 +0000481 [(V8bricc bb:$dst, SETUGE, ICC)]>;
482def BCS : BranchV8<0b0101, (ops brtarget:$dst),
Chris Lattner5b2dfc72005-12-18 01:38:19 +0000483 "bcs $dst",
Chris Lattner04dd6732005-12-18 01:46:58 +0000484 [(V8bricc bb:$dst, SETULT, ICC)]>;
Brian Gaekec3e97012004-05-08 04:21:32 +0000485
Brian Gaeke4185d032004-07-08 09:08:22 +0000486// Section B.22 - Branch on Floating-point Condition Codes Instructions, p. 121
487
488// floating-point conditional branch class:
Chris Lattner4d55aca2005-12-18 01:20:35 +0000489class FPBranchV8<bits<4> cc, dag ops, string asmstr, list<dag> pattern>
490 : F2_2<cc, 0b110, ops, asmstr, pattern> {
Brian Gaeke4185d032004-07-08 09:08:22 +0000491 let isBranch = 1;
492 let isTerminator = 1;
Brian Gaeked7bf5012004-09-30 04:04:48 +0000493 let hasDelaySlot = 1;
Brian Gaeke4185d032004-07-08 09:08:22 +0000494}
495
Chris Lattner04dd6732005-12-18 01:46:58 +0000496def FBU : FPBranchV8<0b0111, (ops brtarget:$dst),
Chris Lattner5b2dfc72005-12-18 01:38:19 +0000497 "fbu $dst",
Chris Lattner04dd6732005-12-18 01:46:58 +0000498 [(V8brfcc bb:$dst, SETUO, FCC)]>;
499def FBG : FPBranchV8<0b0110, (ops brtarget:$dst),
Chris Lattner5b2dfc72005-12-18 01:38:19 +0000500 "fbg $dst",
Chris Lattner04dd6732005-12-18 01:46:58 +0000501 [(V8brfcc bb:$dst, SETGT, FCC)]>;
502def FBUG : FPBranchV8<0b0101, (ops brtarget:$dst),
Chris Lattner5b2dfc72005-12-18 01:38:19 +0000503 "fbug $dst",
Chris Lattner04dd6732005-12-18 01:46:58 +0000504 [(V8brfcc bb:$dst, SETUGT, FCC)]>;
505def FBL : FPBranchV8<0b0100, (ops brtarget:$dst),
Chris Lattner5b2dfc72005-12-18 01:38:19 +0000506 "fbl $dst",
Chris Lattner04dd6732005-12-18 01:46:58 +0000507 [(V8brfcc bb:$dst, SETLT, FCC)]>;
508def FBUL : FPBranchV8<0b0011, (ops brtarget:$dst),
Chris Lattner5b2dfc72005-12-18 01:38:19 +0000509 "fbul $dst",
Chris Lattner04dd6732005-12-18 01:46:58 +0000510 [(V8brfcc bb:$dst, SETULT, FCC)]>;
511def FBLG : FPBranchV8<0b0010, (ops brtarget:$dst),
Chris Lattner5b2dfc72005-12-18 01:38:19 +0000512 "fblg $dst",
Chris Lattner04dd6732005-12-18 01:46:58 +0000513 [(V8brfcc bb:$dst, SETONE, FCC)]>;
514def FBNE : FPBranchV8<0b0001, (ops brtarget:$dst),
Chris Lattner5b2dfc72005-12-18 01:38:19 +0000515 "fbne $dst",
Chris Lattner04dd6732005-12-18 01:46:58 +0000516 [(V8brfcc bb:$dst, SETNE, FCC)]>;
517def FBE : FPBranchV8<0b1001, (ops brtarget:$dst),
Chris Lattner5b2dfc72005-12-18 01:38:19 +0000518 "fbe $dst",
Chris Lattner04dd6732005-12-18 01:46:58 +0000519 [(V8brfcc bb:$dst, SETEQ, FCC)]>;
520def FBUE : FPBranchV8<0b1010, (ops brtarget:$dst),
Chris Lattner5b2dfc72005-12-18 01:38:19 +0000521 "fbue $dst",
Chris Lattner04dd6732005-12-18 01:46:58 +0000522 [(V8brfcc bb:$dst, SETUEQ, FCC)]>;
523def FBGE : FPBranchV8<0b1011, (ops brtarget:$dst),
Chris Lattner5b2dfc72005-12-18 01:38:19 +0000524 "fbge $dst",
Chris Lattner04dd6732005-12-18 01:46:58 +0000525 [(V8brfcc bb:$dst, SETGE, FCC)]>;
526def FBUGE: FPBranchV8<0b1100, (ops brtarget:$dst),
Chris Lattner5b2dfc72005-12-18 01:38:19 +0000527 "fbuge $dst",
Chris Lattner04dd6732005-12-18 01:46:58 +0000528 [(V8brfcc bb:$dst, SETUGE, FCC)]>;
529def FBLE : FPBranchV8<0b1101, (ops brtarget:$dst),
Chris Lattner5b2dfc72005-12-18 01:38:19 +0000530 "fble $dst",
Chris Lattner04dd6732005-12-18 01:46:58 +0000531 [(V8brfcc bb:$dst, SETLE, FCC)]>;
532def FBULE: FPBranchV8<0b1110, (ops brtarget:$dst),
Chris Lattner5b2dfc72005-12-18 01:38:19 +0000533 "fbule $dst",
Chris Lattner04dd6732005-12-18 01:46:58 +0000534 [(V8brfcc bb:$dst, SETULE, FCC)]>;
535def FBO : FPBranchV8<0b1111, (ops brtarget:$dst),
Chris Lattner5b2dfc72005-12-18 01:38:19 +0000536 "fbo $dst",
Chris Lattner04dd6732005-12-18 01:46:58 +0000537 [(V8brfcc bb:$dst, SETO, FCC)]>;
Brian Gaeke4185d032004-07-08 09:08:22 +0000538
Brian Gaekeb354b712004-11-16 07:32:09 +0000539
540
Brian Gaeke8542e082004-04-02 20:53:37 +0000541// Section B.24 - Call and Link Instruction, p. 125
Brian Gaekea8056fa2004-03-06 05:32:13 +0000542// This is the only Format 1 instruction
Chris Lattner2db3ff62005-12-18 15:55:15 +0000543let Uses = [O0, O1, O2, O3, O4, O5], hasDelaySlot = 1, isCall = 1,
544 Defs = [O0, O1, O2, O3, O4, O5, O7, G1, G2, G3, G4, G5, G6, G7,
545 D0, D1, D2, D3, D4, D5, D6, D7, D8, D9, D10, D11, D12, D13, D14, D15] in {
Brian Gaeked7bf5012004-09-30 04:04:48 +0000546 // pc-relative call:
Chris Lattner2db3ff62005-12-18 15:55:15 +0000547 def CALL : InstV8<(ops calltarget:$dst),
548 "call $dst",
549 [(set ICC/*bogus*/, (call tglobaladdr:$dst, ICC/*bogus*/))]> {
Brian Gaeke374b36d2004-09-29 20:45:05 +0000550 bits<30> disp;
551 let op = 1;
552 let Inst{29-0} = disp;
Brian Gaeke374b36d2004-09-29 20:45:05 +0000553 }
Brian Gaekeb354b712004-11-16 07:32:09 +0000554
Chris Lattner2db3ff62005-12-18 15:55:15 +0000555 // indirect calls
Chris Lattner1c4f4352005-12-16 06:52:00 +0000556 def JMPLrr : F3_1<2, 0b111000,
Chris Lattner2db3ff62005-12-18 15:55:15 +0000557 (ops MEMrr:$ptr),
558 "jmpl $ptr",
559 [(set ICC/*bogus*/, (call ADDRrr:$ptr, ICC/*bogus*/))]>;
560 def JMPLri : F3_2<2, 0b111000,
561 (ops MEMri:$ptr),
562 "jmpl $ptr",
563 [(set ICC/*bogus*/, (call ADDRri:$ptr, ICC/*bogus*/))]>;
Brian Gaeke374b36d2004-09-29 20:45:05 +0000564}
Misha Brukman23e6c1f2004-02-26 00:37:12 +0000565
Chris Lattner37949f52005-12-17 22:22:53 +0000566// Section B.28 - Read State Register Instructions
567def RDY : F3_1<2, 0b101000,
568 (ops IntRegs:$dst),
569 "rdy $dst", []>;
570
Chris Lattner22ede702004-04-07 04:06:46 +0000571// Section B.29 - Write State Register Instructions
Chris Lattner37949f52005-12-17 22:22:53 +0000572def WRYrr : F3_1<2, 0b110000,
573 (ops IntRegs:$b, IntRegs:$c),
574 "wr $b, $c, %y", []>;
575def WRYri : F3_2<2, 0b110000,
576 (ops IntRegs:$b, i32imm:$c),
577 "wr $b, $c, %y", []>;
Chris Lattner61790472004-04-07 05:04:01 +0000578
Brian Gaekec53105c2004-06-27 22:53:56 +0000579// Convert Integer to Floating-point Instructions, p. 141
Chris Lattnerdc6938a2005-12-17 06:32:52 +0000580def FITOS : F3_3<2, 0b110100, 0b011000100,
581 (ops FPRegs:$dst, FPRegs:$src),
Chris Lattner8fa54dc2005-12-18 06:59:57 +0000582 "fitos $src, $dst",
583 [(set FPRegs:$dst, (V8itof FPRegs:$src))]>;
Chris Lattnerdc6938a2005-12-17 06:32:52 +0000584def FITOD : F3_3<2, 0b110100, 0b011001000,
585 (ops DFPRegs:$dst, DFPRegs:$src),
Chris Lattner8fa54dc2005-12-18 06:59:57 +0000586 "fitod $src, $dst",
587 [(set DFPRegs:$dst, (V8itof DFPRegs:$src))]>;
Brian Gaekec53105c2004-06-27 22:53:56 +0000588
Brian Gaeke59e12ed2004-10-14 19:39:35 +0000589// Convert Floating-point to Integer Instructions, p. 142
Chris Lattnerdc6938a2005-12-17 06:32:52 +0000590def FSTOI : F3_3<2, 0b110100, 0b011010001,
591 (ops FPRegs:$dst, FPRegs:$src),
Chris Lattner8fa54dc2005-12-18 06:59:57 +0000592 "fstoi $src, $dst",
593 [(set FPRegs:$dst, (V8ftoi FPRegs:$src))]>;
Chris Lattnerdc6938a2005-12-17 06:32:52 +0000594def FDTOI : F3_3<2, 0b110100, 0b011010010,
595 (ops DFPRegs:$dst, DFPRegs:$src),
Chris Lattner8fa54dc2005-12-18 06:59:57 +0000596 "fdtoi $src, $dst",
597 [(set DFPRegs:$dst, (V8ftoi DFPRegs:$src))]>;
Brian Gaeke59e12ed2004-10-14 19:39:35 +0000598
Brian Gaeke57ff2e32004-06-24 21:22:09 +0000599// Convert between Floating-point Formats Instructions, p. 143
Chris Lattnerdc6938a2005-12-17 06:32:52 +0000600def FSTOD : F3_3<2, 0b110100, 0b011001001,
601 (ops DFPRegs:$dst, FPRegs:$src),
Chris Lattnerb4d51722005-12-17 23:14:30 +0000602 "fstod $src, $dst",
603 [(set DFPRegs:$dst, (fextend FPRegs:$src))]>;
Chris Lattnerdc6938a2005-12-17 06:32:52 +0000604def FDTOS : F3_3<2, 0b110100, 0b011000110,
605 (ops FPRegs:$dst, DFPRegs:$src),
Chris Lattnerb4d51722005-12-17 23:14:30 +0000606 "fdtos $src, $dst",
607 [(set FPRegs:$dst, (fround DFPRegs:$src))]>;
Brian Gaeke57ff2e32004-06-24 21:22:09 +0000608
Brian Gaekef89cc652004-06-18 06:28:10 +0000609// Floating-point Move Instructions, p. 144
Chris Lattnerdc6938a2005-12-17 06:32:52 +0000610def FMOVS : F3_3<2, 0b110100, 0b000000001,
611 (ops FPRegs:$dst, FPRegs:$src),
Chris Lattner558bfe02005-12-17 23:05:35 +0000612 "fmovs $src, $dst", []>;
Chris Lattnerdc6938a2005-12-17 06:32:52 +0000613def FNEGS : F3_3<2, 0b110100, 0b000000101,
614 (ops FPRegs:$dst, FPRegs:$src),
Chris Lattner294974b2005-12-17 23:20:27 +0000615 "fnegs $src, $dst",
616 [(set FPRegs:$dst, (fneg FPRegs:$src))]>;
Chris Lattnerdc6938a2005-12-17 06:32:52 +0000617def FABSS : F3_3<2, 0b110100, 0b000001001,
618 (ops FPRegs:$dst, FPRegs:$src),
Chris Lattner294974b2005-12-17 23:20:27 +0000619 "fabss $src, $dst",
620 [(set FPRegs:$dst, (fabs FPRegs:$src))]>;
Chris Lattner38abcb52005-12-17 23:52:08 +0000621// FIXME: ADD FNEGD/FABSD pseudo instructions.
622
Chris Lattner294974b2005-12-17 23:20:27 +0000623
624// Floating-point Square Root Instructions, p.145
625def FSQRTS : F3_3<2, 0b110100, 0b000101001,
626 (ops FPRegs:$dst, FPRegs:$src),
627 "fsqrts $src, $dst",
628 [(set FPRegs:$dst, (fsqrt FPRegs:$src))]>;
629def FSQRTD : F3_3<2, 0b110100, 0b000101010,
630 (ops DFPRegs:$dst, DFPRegs:$src),
631 "fsqrtd $src, $dst",
632 [(set DFPRegs:$dst, (fsqrt DFPRegs:$src))]>;
633
634
Brian Gaekef89cc652004-06-18 06:28:10 +0000635
Brian Gaekec53105c2004-06-27 22:53:56 +0000636// Floating-point Add and Subtract Instructions, p. 146
Chris Lattnerdc6938a2005-12-17 06:32:52 +0000637def FADDS : F3_3<2, 0b110100, 0b001000001,
638 (ops FPRegs:$dst, FPRegs:$src1, FPRegs:$src2),
Chris Lattner10c6aed2005-12-17 23:10:46 +0000639 "fadds $src1, $src2, $dst",
640 [(set FPRegs:$dst, (fadd FPRegs:$src1, FPRegs:$src2))]>;
Chris Lattnerdc6938a2005-12-17 06:32:52 +0000641def FADDD : F3_3<2, 0b110100, 0b001000010,
642 (ops DFPRegs:$dst, DFPRegs:$src1, DFPRegs:$src2),
Chris Lattner10c6aed2005-12-17 23:10:46 +0000643 "faddd $src1, $src2, $dst",
644 [(set DFPRegs:$dst, (fadd DFPRegs:$src1, DFPRegs:$src2))]>;
Chris Lattnerdc6938a2005-12-17 06:32:52 +0000645def FSUBS : F3_3<2, 0b110100, 0b001000101,
646 (ops FPRegs:$dst, FPRegs:$src1, FPRegs:$src2),
Chris Lattner10c6aed2005-12-17 23:10:46 +0000647 "fsubs $src1, $src2, $dst",
648 [(set FPRegs:$dst, (fsub FPRegs:$src1, FPRegs:$src2))]>;
Chris Lattnerdc6938a2005-12-17 06:32:52 +0000649def FSUBD : F3_3<2, 0b110100, 0b001000110,
650 (ops DFPRegs:$dst, DFPRegs:$src1, DFPRegs:$src2),
Chris Lattner10c6aed2005-12-17 23:10:46 +0000651 "fsubd $src1, $src2, $dst",
652 [(set DFPRegs:$dst, (fsub DFPRegs:$src1, DFPRegs:$src2))]>;
Brian Gaekec53105c2004-06-27 22:53:56 +0000653
654// Floating-point Multiply and Divide Instructions, p. 147
Chris Lattnerdc6938a2005-12-17 06:32:52 +0000655def FMULS : F3_3<2, 0b110100, 0b001001001,
656 (ops FPRegs:$dst, FPRegs:$src1, FPRegs:$src2),
Chris Lattner10c6aed2005-12-17 23:10:46 +0000657 "fmuls $src1, $src2, $dst",
658 [(set FPRegs:$dst, (fmul FPRegs:$src1, FPRegs:$src2))]>;
Chris Lattnerdc6938a2005-12-17 06:32:52 +0000659def FMULD : F3_3<2, 0b110100, 0b001001010,
660 (ops DFPRegs:$dst, DFPRegs:$src1, DFPRegs:$src2),
Chris Lattner10c6aed2005-12-17 23:10:46 +0000661 "fmuld $src1, $src2, $dst",
662 [(set DFPRegs:$dst, (fmul DFPRegs:$src1, DFPRegs:$src2))]>;
Chris Lattnerdc6938a2005-12-17 06:32:52 +0000663def FSMULD : F3_3<2, 0b110100, 0b001101001,
664 (ops DFPRegs:$dst, FPRegs:$src1, FPRegs:$src2),
Chris Lattnerb4d51722005-12-17 23:14:30 +0000665 "fsmuld $src1, $src2, $dst",
666 [(set DFPRegs:$dst, (fmul (fextend FPRegs:$src1),
667 (fextend FPRegs:$src2)))]>;
Chris Lattnerdc6938a2005-12-17 06:32:52 +0000668def FDIVS : F3_3<2, 0b110100, 0b001001101,
669 (ops FPRegs:$dst, FPRegs:$src1, FPRegs:$src2),
Chris Lattner10c6aed2005-12-17 23:10:46 +0000670 "fdivs $src1, $src2, $dst",
Chris Lattnerb4d51722005-12-17 23:14:30 +0000671 [(set FPRegs:$dst, (fdiv FPRegs:$src1, FPRegs:$src2))]>;
Chris Lattnerdc6938a2005-12-17 06:32:52 +0000672def FDIVD : F3_3<2, 0b110100, 0b001001110,
673 (ops DFPRegs:$dst, DFPRegs:$src1, DFPRegs:$src2),
Chris Lattner10c6aed2005-12-17 23:10:46 +0000674 "fdivd $src1, $src2, $dst",
675 [(set DFPRegs:$dst, (fdiv DFPRegs:$src1, DFPRegs:$src2))]>;
Brian Gaeke57ff2e32004-06-24 21:22:09 +0000676
Brian Gaeke4185d032004-07-08 09:08:22 +0000677// Floating-point Compare Instructions, p. 148
Brian Gaeked7bf5012004-09-30 04:04:48 +0000678// Note: the 2nd template arg is different for these guys.
679// Note 2: the result of a FCMP is not available until the 2nd cycle
680// after the instr is retired, but there is no interlock. This behavior
Chris Lattnerdc6938a2005-12-17 06:32:52 +0000681// is modelled with a forced noop after the instruction.
682def FCMPS : F3_3<2, 0b110101, 0b001010001,
683 (ops FPRegs:$src1, FPRegs:$src2),
Chris Lattner4d55aca2005-12-18 01:20:35 +0000684 "fcmps $src1, $src2\n\tnop",
685 [(set FCC, (V8cmpfcc FPRegs:$src1, FPRegs:$src2))]>;
Chris Lattnerdc6938a2005-12-17 06:32:52 +0000686def FCMPD : F3_3<2, 0b110101, 0b001010010,
687 (ops DFPRegs:$src1, DFPRegs:$src2),
Chris Lattner4d55aca2005-12-18 01:20:35 +0000688 "fcmpd $src1, $src2\n\tnop",
689 [(set FCC, (V8cmpfcc DFPRegs:$src1, DFPRegs:$src2))]>;
Chris Lattnerd2cd4662005-12-17 19:07:57 +0000690
691//===----------------------------------------------------------------------===//
692// Non-Instruction Patterns
693//===----------------------------------------------------------------------===//
694
695// Small immediates.
696def : Pat<(i32 simm13:$val),
697 (ORri G0, imm:$val)>;
Chris Lattnerb71f9f82005-12-17 19:41:43 +0000698// Arbitrary immediates.
699def : Pat<(i32 imm:$val),
Chris Lattnerbc83fd92005-12-17 20:04:49 +0000700 (ORri (SETHIi (HI22 imm:$val)), (LO10 imm:$val))>;
Chris Lattnere3572462005-12-18 02:10:39 +0000701
Chris Lattner76acc872005-12-18 02:37:35 +0000702// Global addresses, constant pool entries
Chris Lattnere3572462005-12-18 02:10:39 +0000703def : Pat<(V8hi tglobaladdr:$in), (SETHIi tglobaladdr:$in)>;
704def : Pat<(V8lo tglobaladdr:$in), (ORri G0, tglobaladdr:$in)>;
Chris Lattner76acc872005-12-18 02:37:35 +0000705def : Pat<(V8hi tconstpool:$in), (SETHIi tconstpool:$in)>;
706def : Pat<(V8lo tconstpool:$in), (ORri G0, tconstpool:$in)>;
Chris Lattnerdab05f02005-12-18 21:03:04 +0000707
708// Return of a value, which has an input flag.
709def : Pat<(retflag ICC/*HACK*/), (RETL)>;