blob: 59e4961225db428992ecd43ffeaa55f35db40abb [file] [log] [blame]
Dhaval Patel069d0af2014-01-03 16:55:15 -08001/* Copyright (c) 2012-2014, The Linux Foundation. All rights reserved.
Siddhartha Agrawal7e2e2152013-01-23 17:06:58 -08002 *
3 * Redistribution and use in source and binary forms, with or without
4 * modification, are permitted provided that the following conditions are met:
5 * * Redistributions of source code must retain the above copyright
6 * notice, this list of conditions and the following disclaimer.
7 * * Redistributions in binary form must reproduce the above copyright
8 * notice, this list of conditions and the following disclaimer in the
9 * documentation and/or other materials provided with the distribution.
10 * * Neither the name of The Linux Foundation nor
11 * the names of its contributors may be used to endorse or promote
12 * products derived from this software without specific prior written
13 * permission.
14 *
15 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
16 * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
17 * IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
18 * NON-INFRINGEMENT ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR
19 * CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL,
20 * EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO,
21 * PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS;
22 * OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY,
23 * WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR
24 * OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF
25 * ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
26 */
27
28#include <mdp5.h>
29#include <debug.h>
30#include <reg.h>
31#include <target/display.h>
32#include <platform/timer.h>
33#include <platform/iomap.h>
34#include <dev/lcdc.h>
35#include <dev/fbcon.h>
36#include <bits.h>
37#include <msm_panel.h>
38#include <mipi_dsi.h>
39#include <err.h>
40#include <clock.h>
Siddhartha Agrawal8d690822013-01-28 12:18:58 -080041#include <scm.h>
42
43int restore_secure_cfg(uint32_t id);
Siddhartha Agrawal7e2e2152013-01-23 17:06:58 -080044
45static int mdp_rev;
46
47void mdp_set_revision(int rev)
48{
49 mdp_rev = rev;
50}
51
52int mdp_get_revision()
53{
54 return mdp_rev;
55}
56
Siddhartha Agrawal1a87c5d2013-03-06 19:07:53 -080057uint32_t mdss_mdp_intf_offset()
58{
59 uint32_t mdss_mdp_intf_off;
60 uint32_t mdss_mdp_rev = readl(MDP_HW_REV);
61
Padmanabhan Komanduru3908d172014-06-04 18:00:56 +053062 if ((mdss_mdp_rev == MDSS_MDP_HW_REV_106) ||
63 (mdss_mdp_rev == MDSS_MDP_HW_REV_108))
Padmanabhan Komanduru6f0e83d2014-03-22 01:12:28 +053064 mdss_mdp_intf_off = 0x59100;
65 else if (mdss_mdp_rev >= MDSS_MDP_HW_REV_102)
Siddhartha Agrawal1a87c5d2013-03-06 19:07:53 -080066 mdss_mdp_intf_off = 0;
Aravind Venkateswarand78d1592013-06-19 15:39:54 -070067 else
Chandan Uddarajuaab58512013-06-25 17:47:39 -070068 mdss_mdp_intf_off = 0xEC00;
Siddhartha Agrawal1a87c5d2013-03-06 19:07:53 -080069
70 return mdss_mdp_intf_off;
71}
72
Siddhartha Agrawal7e2e2152013-01-23 17:06:58 -080073void mdp_clk_gating_ctrl(void)
74{
75 writel(0x40000000, MDP_CLK_CTRL0);
76 udelay(20);
77 writel(0x40000040, MDP_CLK_CTRL0);
78 writel(0x40000000, MDP_CLK_CTRL1);
79 writel(0x00400000, MDP_CLK_CTRL3);
80 udelay(20);
81 writel(0x00404000, MDP_CLK_CTRL3);
82 writel(0x40000000, MDP_CLK_CTRL4);
83}
84
Jayant Shekhar07373922014-05-26 10:13:49 +053085static void mdp_select_pipe_type(struct msm_panel_info *pinfo,
86 uint32_t *left_pipe, uint32_t *right_pipe)
87{
88 switch (pinfo->pipe_type) {
89 case MDSS_MDP_PIPE_TYPE_RGB:
90 *left_pipe = MDP_VP_0_RGB_0_BASE;
91 *right_pipe = MDP_VP_0_RGB_1_BASE;
92 break;
93 case MDSS_MDP_PIPE_TYPE_DMA:
94 *left_pipe = MDP_VP_0_DMA_0_BASE;
95 *right_pipe = MDP_VP_0_DMA_1_BASE;
96 break;
97 case MDSS_MDP_PIPE_TYPE_VIG:
98 default:
99 *left_pipe = MDP_VP_0_VIG_0_BASE;
100 *right_pipe = MDP_VP_0_VIG_1_BASE;
101 break;
102 }
103}
104
105static void mdss_mdp_set_flush(struct msm_panel_info *pinfo,
106 uint32_t *ctl0_reg_val, uint32_t *ctl1_reg_val)
107{
Padmanabhan Komandurudaebf6b2014-08-20 20:39:40 +0530108 uint32_t mdss_mdp_rev = readl(MDP_HW_REV);
Jayant Shekhar07373922014-05-26 10:13:49 +0530109 switch (pinfo->pipe_type) {
110 case MDSS_MDP_PIPE_TYPE_RGB:
111 *ctl0_reg_val = 0x22048;
112 *ctl1_reg_val = 0x24090;
113 break;
114 case MDSS_MDP_PIPE_TYPE_DMA:
115 *ctl0_reg_val = 0x22840;
116 *ctl1_reg_val = 0x25080;
117 break;
118 case MDSS_MDP_PIPE_TYPE_VIG:
119 default:
120 *ctl0_reg_val = 0x22041;
121 *ctl1_reg_val = 0x24082;
122 break;
123 }
Padmanabhan Komandurudaebf6b2014-08-20 20:39:40 +0530124 /* For 8916/8939, MDP INTF registers are double buffered */
125 if ((mdss_mdp_rev == MDSS_MDP_HW_REV_106) ||
126 (mdss_mdp_rev == MDSS_MDP_HW_REV_108)) {
127 *ctl0_reg_val |= BIT(30);
128 *ctl1_reg_val |= BIT(30);
129 }
Jayant Shekhar07373922014-05-26 10:13:49 +0530130}
131
Jayant Shekhar32397f92014-03-27 13:30:41 +0530132static void mdss_source_pipe_config(struct fbcon_config *fb, struct msm_panel_info
Siddhartha Agrawald3893392013-06-11 15:32:19 -0700133 *pinfo, uint32_t pipe_base)
134{
Aravind Venkateswaran5c1c80f2014-06-27 17:20:25 -0700135 uint32_t src_size, out_size, stride;
Siddhartha Agrawal6ef1e222013-06-12 18:24:58 -0700136 uint32_t fb_off = 0;
Prashant Nukala64eeff92014-07-11 07:35:34 +0530137 uint32_t flip_bits = 0;
Siddhartha Agrawald3893392013-06-11 15:32:19 -0700138
139 /* write active region size*/
140 src_size = (fb->height << 16) + fb->width;
141 out_size = src_size;
Siddhartha Agrawald3893392013-06-11 15:32:19 -0700142 if (pinfo->lcdc.dual_pipe) {
143 out_size = (fb->height << 16) + (fb->width / 2);
Aravind Venkateswaran5c1c80f2014-06-27 17:20:25 -0700144 if ((pipe_base == MDP_VP_0_RGB_1_BASE) ||
145 (pipe_base == MDP_VP_0_DMA_1_BASE) ||
146 (pipe_base == MDP_VP_0_VIG_1_BASE))
Siddhartha Agrawal6ef1e222013-06-12 18:24:58 -0700147 fb_off = (pinfo->xres / 2);
Siddhartha Agrawald3893392013-06-11 15:32:19 -0700148 }
149
150 stride = (fb->stride * fb->bpp/8);
151
152 writel(fb->base, pipe_base + PIPE_SSPP_SRC0_ADDR);
153 writel(stride, pipe_base + PIPE_SSPP_SRC_YSTRIDE);
154 writel(src_size, pipe_base + PIPE_SSPP_SRC_IMG_SIZE);
155 writel(out_size, pipe_base + PIPE_SSPP_SRC_SIZE);
156 writel(out_size, pipe_base + PIPE_SSPP_SRC_OUT_SIZE);
Siddhartha Agrawal6ef1e222013-06-12 18:24:58 -0700157 writel(fb_off, pipe_base + PIPE_SSPP_SRC_XY);
Siddhartha Agrawald3893392013-06-11 15:32:19 -0700158 writel(0x00, pipe_base + PIPE_SSPP_OUT_XY);
159
160 /* Tight Packing 3bpp 0-Alpha 8-bit R B G */
161 writel(0x0002243F, pipe_base + PIPE_SSPP_SRC_FORMAT);
162 writel(0x00020001, pipe_base + PIPE_SSPP_SRC_UNPACK_PATTERN);
Prashant Nukala64eeff92014-07-11 07:35:34 +0530163
164 /* bit(0) is set if hflip is required.
165 * bit(1) is set if vflip is required.
166 */
167 if (pinfo->orientation & 0x1)
168 flip_bits |= MDSS_MDP_OP_MODE_FLIP_LR;
169 if (pinfo->orientation & 0x2)
170 flip_bits |= MDSS_MDP_OP_MODE_FLIP_UD;
171 writel(flip_bits, pipe_base + PIPE_SSPP_SRC_OP_MODE);
Siddhartha Agrawald3893392013-06-11 15:32:19 -0700172}
173
Siddhartha Agrawal703153e2013-05-23 19:35:36 -0700174static void mdss_vbif_setup()
175{
176 int access_secure = restore_secure_cfg(SECURE_DEVICE_MDSS);
Aravind Venkateswarand78d1592013-06-19 15:39:54 -0700177 uint32_t mdp_hw_rev = readl(MDP_HW_REV);
Siddhartha Agrawal703153e2013-05-23 19:35:36 -0700178
Padmanabhan Komanduru6f0e83d2014-03-22 01:12:28 +0530179 if (!access_secure) {
Siddhartha Agrawal703153e2013-05-23 19:35:36 -0700180 dprintf(SPEW, "MDSS VBIF registers unlocked by TZ.\n");
Siddhartha Agrawal703153e2013-05-23 19:35:36 -0700181
Padmanabhan Komandurua874ae62014-05-14 14:59:50 +0530182 /* Force VBIF Clocks on, needed for 8974 and 8x26 */
183 if (mdp_hw_rev < MDSS_MDP_HW_REV_103)
Ujwal Patel00e19852013-12-18 20:40:38 -0800184 writel(0x1, VBIF_VBIF_DDR_FORCE_CLK_ON);
185
186 /*
187 * Following configuration is needed because on some versions,
188 * recommended reset values are not stored.
189 */
190 if (MDSS_IS_MAJOR_MINOR_MATCHING(mdp_hw_rev,
191 MDSS_MDP_HW_REV_100)) {
Siddhartha Agrawal703153e2013-05-23 19:35:36 -0700192 writel(0x00000707, VBIF_VBIF_DDR_OUT_MAX_BURST);
193 writel(0x00000030, VBIF_VBIF_DDR_ARB_CTRL );
194 writel(0x00000001, VBIF_VBIF_DDR_RND_RBN_QOS_ARB);
195 writel(0x00000FFF, VBIF_VBIF_DDR_OUT_AOOO_AXI_EN);
196 writel(0x0FFF0FFF, VBIF_VBIF_DDR_OUT_AX_AOOO);
197 writel(0x22222222, VBIF_VBIF_DDR_AXI_AMEMTYPE_CONF0);
198 writel(0x00002222, VBIF_VBIF_DDR_AXI_AMEMTYPE_CONF1);
Ujwal Patel00e19852013-12-18 20:40:38 -0800199 } else if (MDSS_IS_MAJOR_MINOR_MATCHING(mdp_hw_rev,
Padmanabhan Komandurua874ae62014-05-14 14:59:50 +0530200 MDSS_MDP_HW_REV_101)) {
Aravind Venkateswarand78d1592013-06-19 15:39:54 -0700201 writel(0x00000707, VBIF_VBIF_DDR_OUT_MAX_BURST);
Padmanabhan Komanduru6f0e83d2014-03-22 01:12:28 +0530202 writel(0x00000003, VBIF_VBIF_DDR_RND_RBN_QOS_ARB);
Siddhartha Agrawal703153e2013-05-23 19:35:36 -0700203 }
204 }
205}
206
Ujwal Patel1b52ca42013-12-18 23:32:36 -0800207static uint32_t mdss_smp_alloc(uint32_t client_id, uint32_t smp_cnt,
208 uint32_t fixed_smp_cnt, uint32_t free_smp_offset)
Siddhartha Agrawal76574f82013-05-23 19:33:01 -0700209{
Ujwal Patel1b52ca42013-12-18 23:32:36 -0800210 uint32_t i, j;
211 uint32_t reg_val = 0;
Siddhartha Agrawal76574f82013-05-23 19:33:01 -0700212
Ujwal Patel1b52ca42013-12-18 23:32:36 -0800213 for (i = fixed_smp_cnt, j = 0; i < smp_cnt; i++) {
214 /* max 3 MMB per register */
215 reg_val |= client_id << (((j++) % 3) * 8);
216 if ((j % 3) == 0) {
217 writel(reg_val, MMSS_MDP_SMP_ALLOC_W_BASE +
218 free_smp_offset);
219 writel(reg_val, MMSS_MDP_SMP_ALLOC_R_BASE +
220 free_smp_offset);
221 reg_val = 0;
222 free_smp_offset += 4;
223 }
Siddhartha Agrawal76574f82013-05-23 19:33:01 -0700224 }
225
Ujwal Patel1b52ca42013-12-18 23:32:36 -0800226 if (j % 3) {
227 writel(reg_val, MMSS_MDP_SMP_ALLOC_W_BASE + free_smp_offset);
228 writel(reg_val, MMSS_MDP_SMP_ALLOC_R_BASE + free_smp_offset);
229 free_smp_offset += 4;
230 }
Siddhartha Agrawal76574f82013-05-23 19:33:01 -0700231
Ujwal Patel1b52ca42013-12-18 23:32:36 -0800232 return free_smp_offset;
233}
234
Jayant Shekhar32397f92014-03-27 13:30:41 +0530235static void mdss_smp_setup(struct msm_panel_info *pinfo, uint32_t left_pipe,
236 uint32_t right_pipe)
237
Ujwal Patel1b52ca42013-12-18 23:32:36 -0800238{
Jayant Shekhar32397f92014-03-27 13:30:41 +0530239 uint32_t left_sspp_client_id, right_sspp_client_id;
Ujwal Patel1b52ca42013-12-18 23:32:36 -0800240 uint32_t bpp = 3, free_smp_offset = 0, xres = MDSS_MAX_LINE_BUF_WIDTH;
241 uint32_t smp_cnt, smp_size = 4096, fixed_smp_cnt = 0;
242 uint32_t mdss_mdp_rev = readl(MDP_HW_REV);
243
Padmanabhan Komanduru6f0e83d2014-03-22 01:12:28 +0530244 if (mdss_mdp_rev == MDSS_MDP_HW_REV_106) {
245 /* 8Kb per SMP on 8916 */
246 smp_size = 8192;
Padmanabhan Komanduru3908d172014-06-04 18:00:56 +0530247 } else if (mdss_mdp_rev == MDSS_MDP_HW_REV_108) {
248 /* 10Kb per SMP on 8939 */
249 smp_size = 10240;
Padmanabhan Komanduru6f0e83d2014-03-22 01:12:28 +0530250 } else if ((mdss_mdp_rev >= MDSS_MDP_HW_REV_103) &&
Ujwal Patel1b52ca42013-12-18 23:32:36 -0800251 (mdss_mdp_rev < MDSS_MDP_HW_REV_200)) {
252 smp_size = 8192;
Ujwal Patel1b52ca42013-12-18 23:32:36 -0800253 free_smp_offset = 0xC;
Jayant Shekhar03e1a222014-05-22 11:03:53 +0530254 if (pinfo->pipe_type == MDSS_MDP_PIPE_TYPE_RGB)
255 fixed_smp_cnt = 2;
256 else
257 fixed_smp_cnt = 0;
Ujwal Patel1b52ca42013-12-18 23:32:36 -0800258 }
259
Padmanabhan Komanduru6f0e83d2014-03-22 01:12:28 +0530260 if (MDSS_IS_MAJOR_MINOR_MATCHING(mdss_mdp_rev, MDSS_MDP_HW_REV_101) ||
Padmanabhan Komanduru3908d172014-06-04 18:00:56 +0530261 MDSS_IS_MAJOR_MINOR_MATCHING(mdss_mdp_rev, MDSS_MDP_HW_REV_106) ||
262 MDSS_IS_MAJOR_MINOR_MATCHING(mdss_mdp_rev, MDSS_MDP_HW_REV_108)) {
Jayant Shekhar03e1a222014-05-22 11:03:53 +0530263 switch (pinfo->pipe_type) {
264 case MDSS_MDP_PIPE_TYPE_RGB:
265 left_sspp_client_id = 0x7; /* 7 */
Jayant Shekhar07373922014-05-26 10:13:49 +0530266 right_sspp_client_id = 0x11; /* 17 */
Jayant Shekhar03e1a222014-05-22 11:03:53 +0530267 break;
268 case MDSS_MDP_PIPE_TYPE_DMA:
269 left_sspp_client_id = 0x4; /* 4 */
Jayant Shekhar07373922014-05-26 10:13:49 +0530270 right_sspp_client_id = 0xD; /* 13 */
Jayant Shekhar03e1a222014-05-22 11:03:53 +0530271 break;
272 case MDSS_MDP_PIPE_TYPE_VIG:
273 default:
274 left_sspp_client_id = 0x1; /* 1 */
Jayant Shekhar07373922014-05-26 10:13:49 +0530275 right_sspp_client_id = 0x4; /* 4 */
Jayant Shekhar03e1a222014-05-22 11:03:53 +0530276 break;
277 }
278 } else {
279 switch (pinfo->pipe_type) {
280 case MDSS_MDP_PIPE_TYPE_RGB:
281 left_sspp_client_id = 0x10; /* 16 */
Jayant Shekhar07373922014-05-26 10:13:49 +0530282 right_sspp_client_id = 0x11; /* 17 */
Jayant Shekhar03e1a222014-05-22 11:03:53 +0530283 break;
284 case MDSS_MDP_PIPE_TYPE_DMA:
285 left_sspp_client_id = 0xA; /* 10 */
Jayant Shekhar07373922014-05-26 10:13:49 +0530286 right_sspp_client_id = 0xD; /* 13 */
Jayant Shekhar03e1a222014-05-22 11:03:53 +0530287 break;
288 case MDSS_MDP_PIPE_TYPE_VIG:
289 default:
290 left_sspp_client_id = 0x1; /* 1 */
Jayant Shekhar07373922014-05-26 10:13:49 +0530291 right_sspp_client_id = 0x4; /* 4 */
Jayant Shekhar03e1a222014-05-22 11:03:53 +0530292 break;
293 }
294 }
Ujwal Patel1b52ca42013-12-18 23:32:36 -0800295
296 /* Each pipe driving half the screen */
297 if (pinfo->lcdc.dual_pipe)
298 xres /= 2;
299
300 /* bpp = bytes per pixel of input image */
301 smp_cnt = (xres * bpp * 2) + smp_size - 1;
302 smp_cnt /= smp_size;
Siddhartha Agrawal76574f82013-05-23 19:33:01 -0700303
304 if (smp_cnt > 4) {
305 dprintf(CRITICAL, "ERROR: %s: Out of SMP's, cnt=%d! \n", __func__,
306 smp_cnt);
307 ASSERT(0); /* Max 4 SMPs can be allocated per client */
308 }
309
Jayant Shekhar32397f92014-03-27 13:30:41 +0530310 writel(smp_cnt * 0x40, left_pipe + REQPRIORITY_FIFO_WATERMARK0);
311 writel(smp_cnt * 0x80, left_pipe + REQPRIORITY_FIFO_WATERMARK1);
312 writel(smp_cnt * 0xc0, left_pipe + REQPRIORITY_FIFO_WATERMARK2);
Siddhartha Agrawal76574f82013-05-23 19:33:01 -0700313
314 if (pinfo->lcdc.dual_pipe) {
Jayant Shekhar32397f92014-03-27 13:30:41 +0530315 writel(smp_cnt * 0x40, right_pipe + REQPRIORITY_FIFO_WATERMARK0);
316 writel(smp_cnt * 0x80, right_pipe + REQPRIORITY_FIFO_WATERMARK1);
317 writel(smp_cnt * 0xc0, right_pipe + REQPRIORITY_FIFO_WATERMARK2);
Siddhartha Agrawal76574f82013-05-23 19:33:01 -0700318 }
319
Jayant Shekhar32397f92014-03-27 13:30:41 +0530320 free_smp_offset = mdss_smp_alloc(left_sspp_client_id, smp_cnt,
Ujwal Patel1b52ca42013-12-18 23:32:36 -0800321 fixed_smp_cnt, free_smp_offset);
322 if (pinfo->lcdc.dual_pipe)
Jayant Shekhar32397f92014-03-27 13:30:41 +0530323 mdss_smp_alloc(right_sspp_client_id, smp_cnt, fixed_smp_cnt,
Ujwal Patel1b52ca42013-12-18 23:32:36 -0800324 free_smp_offset);
Siddhartha Agrawal76574f82013-05-23 19:33:01 -0700325}
326
Siddhartha Agrawalf0b41a22013-05-23 20:32:20 -0700327void mdss_intf_tg_setup(struct msm_panel_info *pinfo, uint32_t intf_base)
Siddhartha Agrawal7e2e2152013-01-23 17:06:58 -0800328{
Siddhartha Agrawal7e2e2152013-01-23 17:06:58 -0800329 uint32_t hsync_period, vsync_period;
330 uint32_t hsync_start_x, hsync_end_x;
331 uint32_t display_hctl, active_hctl, hsync_ctl, display_vstart, display_vend;
Siddhartha Agrawalf0b41a22013-05-23 20:32:20 -0700332 uint32_t mdss_mdp_intf_off;
Siddhartha Agrawald359f142013-06-12 19:16:08 -0700333 uint32_t adjust_xres = 0;
Siddhartha Agrawalf0b41a22013-05-23 20:32:20 -0700334
Siddhartha Agrawal7e2e2152013-01-23 17:06:58 -0800335 struct lcdc_panel_info *lcdc = NULL;
Siddhartha Agrawal7e2e2152013-01-23 17:06:58 -0800336
337 if (pinfo == NULL)
338 return ERR_INVALID_ARGS;
339
340 lcdc = &(pinfo->lcdc);
341 if (lcdc == NULL)
342 return ERR_INVALID_ARGS;
343
Siddhartha Agrawald359f142013-06-12 19:16:08 -0700344 adjust_xres = pinfo->xres;
Kuogee Hsiehad69c3c2013-08-01 14:34:29 -0700345 if (pinfo->lcdc.split_display) {
Siddhartha Agrawald359f142013-06-12 19:16:08 -0700346 adjust_xres /= 2;
Siddhartha Agrawalf0b41a22013-05-23 20:32:20 -0700347 if (intf_base == MDP_INTF_1_BASE) {
Dhaval Patelfab2ec02014-01-03 17:33:39 -0800348 writel(BIT(8), MDP_REG_SPLIT_DISPLAY_LOWER_PIPE_CTL);
Ingrid Gallardo006f8032014-05-13 10:50:21 -0700349 writel(BIT(8), MDP_REG_SPLIT_DISPLAY_UPPER_PIPE_CTL);
Siddhartha Agrawalf0b41a22013-05-23 20:32:20 -0700350 writel(0x1, MDP_REG_SPLIT_DISPLAY_EN);
351 }
352 }
353
Vineet Bajaj2f08a362014-07-24 20:50:42 +0530354 if (pinfo->lcdc.dst_split && (intf_base == MDP_INTF_1_BASE)) {
355 writel(BIT(16), MDP_REG_PPB0_CONFIG);
356 writel(BIT(5), MDP_REG_PPB0_CNTL);
357 }
358
Siddhartha Agrawalf0b41a22013-05-23 20:32:20 -0700359 mdss_mdp_intf_off = intf_base + mdss_mdp_intf_offset();
360
Siddhartha Agrawal7e2e2152013-01-23 17:06:58 -0800361 hsync_period = lcdc->h_pulse_width +
362 lcdc->h_back_porch +
Siddhartha Agrawald359f142013-06-12 19:16:08 -0700363 adjust_xres + lcdc->xres_pad + lcdc->h_front_porch;
Siddhartha Agrawal7e2e2152013-01-23 17:06:58 -0800364 vsync_period = (lcdc->v_pulse_width +
365 lcdc->v_back_porch +
366 pinfo->yres + lcdc->yres_pad +
367 lcdc->v_front_porch);
368
369 hsync_start_x =
370 lcdc->h_pulse_width +
371 lcdc->h_back_porch;
372 hsync_end_x =
373 hsync_period - lcdc->h_front_porch - 1;
374
375 display_vstart = (lcdc->v_pulse_width +
376 lcdc->v_back_porch)
377 * hsync_period + lcdc->hsync_skew;
378 display_vend = ((vsync_period - lcdc->v_front_porch) * hsync_period)
379 +lcdc->hsync_skew - 1;
380
Asaf Pensoafb8eb72013-07-07 18:17:59 +0300381 if (intf_base == MDP_INTF_0_BASE) { /* eDP */
382 display_vstart += lcdc->h_pulse_width + lcdc->h_back_porch;
383 display_vend -= lcdc->h_front_porch;
384 }
385
Siddhartha Agrawal7e2e2152013-01-23 17:06:58 -0800386 hsync_ctl = (hsync_period << 16) | lcdc->h_pulse_width;
387 display_hctl = (hsync_end_x << 16) | hsync_start_x;
388
Siddhartha Agrawalf0b41a22013-05-23 20:32:20 -0700389 writel(hsync_ctl, MDP_HSYNC_CTL + mdss_mdp_intf_off);
390 writel(vsync_period*hsync_period, MDP_VSYNC_PERIOD_F0 +
391 mdss_mdp_intf_off);
392 writel(0x00, MDP_VSYNC_PERIOD_F1 + mdss_mdp_intf_off);
393 writel(lcdc->v_pulse_width*hsync_period,
394 MDP_VSYNC_PULSE_WIDTH_F0 +
395 mdss_mdp_intf_off);
396 writel(0x00, MDP_VSYNC_PULSE_WIDTH_F1 + mdss_mdp_intf_off);
397 writel(display_hctl, MDP_DISPLAY_HCTL + mdss_mdp_intf_off);
398 writel(display_vstart, MDP_DISPLAY_V_START_F0 +
399 mdss_mdp_intf_off);
400 writel(0x00, MDP_DISPLAY_V_START_F1 + mdss_mdp_intf_off);
401 writel(display_vend, MDP_DISPLAY_V_END_F0 +
402 mdss_mdp_intf_off);
403 writel(0x00, MDP_DISPLAY_V_END_F1 + mdss_mdp_intf_off);
404 writel(0x00, MDP_ACTIVE_HCTL + mdss_mdp_intf_off);
405 writel(0x00, MDP_ACTIVE_V_START_F0 + mdss_mdp_intf_off);
406 writel(0x00, MDP_ACTIVE_V_START_F1 + mdss_mdp_intf_off);
407 writel(0x00, MDP_ACTIVE_V_END_F0 + mdss_mdp_intf_off);
408 writel(0x00, MDP_ACTIVE_V_END_F1 + mdss_mdp_intf_off);
409 writel(0xFF, MDP_UNDERFFLOW_COLOR + mdss_mdp_intf_off);
410
Asaf Pensoafb8eb72013-07-07 18:17:59 +0300411 if (intf_base == MDP_INTF_0_BASE) /* eDP */
412 writel(0x212A, MDP_PANEL_FORMAT + mdss_mdp_intf_off);
413 else
414 writel(0x213F, MDP_PANEL_FORMAT + mdss_mdp_intf_off);
Siddhartha Agrawalf0b41a22013-05-23 20:32:20 -0700415}
416
Siddhartha Agrawald32ba682013-06-18 12:37:41 -0700417void mdss_layer_mixer_setup(struct fbcon_config *fb, struct msm_panel_info
418 *pinfo)
419{
Jayant Shekhar03e1a222014-05-22 11:03:53 +0530420 uint32_t mdp_rgb_size, height, width;
Jayant Shekhar07373922014-05-26 10:13:49 +0530421 uint32_t left_staging_level, right_staging_level;
Siddhartha Agrawald32ba682013-06-18 12:37:41 -0700422
Dhaval Patel0a9ab812013-10-25 10:25:06 -0700423 height = fb->height;
Siddhartha Agrawald32ba682013-06-18 12:37:41 -0700424 width = fb->width;
425
426 if (pinfo->lcdc.dual_pipe)
427 width /= 2;
428
429 /* write active region size*/
430 mdp_rgb_size = (height << 16) | width;
431
432 writel(mdp_rgb_size, MDP_VP_0_MIXER_0_BASE + LAYER_0_OUT_SIZE);
433 writel(0x00, MDP_VP_0_MIXER_0_BASE + LAYER_0_OP_MODE);
434 writel(0x100, MDP_VP_0_MIXER_0_BASE + LAYER_0_BLEND_OP);
435 writel(0xFF, MDP_VP_0_MIXER_0_BASE + LAYER_0_BLEND0_FG_ALPHA);
436 writel(0x100, MDP_VP_0_MIXER_0_BASE + LAYER_1_BLEND_OP);
437 writel(0xFF, MDP_VP_0_MIXER_0_BASE + LAYER_1_BLEND0_FG_ALPHA);
438 writel(0x100, MDP_VP_0_MIXER_0_BASE + LAYER_2_BLEND_OP);
439 writel(0xFF, MDP_VP_0_MIXER_0_BASE + LAYER_2_BLEND0_FG_ALPHA);
440 writel(0x100, MDP_VP_0_MIXER_0_BASE + LAYER_3_BLEND_OP);
441 writel(0xFF, MDP_VP_0_MIXER_0_BASE + LAYER_3_BLEND0_FG_ALPHA);
442
Jayant Shekhar03e1a222014-05-22 11:03:53 +0530443 switch (pinfo->pipe_type) {
444 case MDSS_MDP_PIPE_TYPE_RGB:
Jayant Shekhar07373922014-05-26 10:13:49 +0530445 left_staging_level = 0x0000200;
446 right_staging_level = 0x1000;
Jayant Shekhar03e1a222014-05-22 11:03:53 +0530447 break;
448 case MDSS_MDP_PIPE_TYPE_DMA:
Jayant Shekhar07373922014-05-26 10:13:49 +0530449 left_staging_level = 0x0040000;
450 right_staging_level = 0x200000;
Jayant Shekhar03e1a222014-05-22 11:03:53 +0530451 break;
452 case MDSS_MDP_PIPE_TYPE_VIG:
453 default:
Jayant Shekhar07373922014-05-26 10:13:49 +0530454 left_staging_level = 0x1;
455 right_staging_level = 0x8;
Jayant Shekhar03e1a222014-05-22 11:03:53 +0530456 break;
457 }
458
Jayant Shekhar07373922014-05-26 10:13:49 +0530459 /* Base layer for layer mixer 0 */
460 writel(left_staging_level, MDP_CTL_0_BASE + CTL_LAYER_0);
Siddhartha Agrawald32ba682013-06-18 12:37:41 -0700461
462 if (pinfo->lcdc.dual_pipe) {
463 writel(mdp_rgb_size, MDP_VP_0_MIXER_1_BASE + LAYER_0_OUT_SIZE);
464 writel(0x00, MDP_VP_0_MIXER_1_BASE + LAYER_0_OP_MODE);
465 writel(0x100, MDP_VP_0_MIXER_1_BASE + LAYER_0_BLEND_OP);
466 writel(0xFF, MDP_VP_0_MIXER_1_BASE + LAYER_0_BLEND0_FG_ALPHA);
467 writel(0x100, MDP_VP_0_MIXER_1_BASE + LAYER_1_BLEND_OP);
468 writel(0xFF, MDP_VP_0_MIXER_1_BASE + LAYER_1_BLEND0_FG_ALPHA);
469 writel(0x100, MDP_VP_0_MIXER_1_BASE + LAYER_2_BLEND_OP);
470 writel(0xFF, MDP_VP_0_MIXER_1_BASE + LAYER_2_BLEND0_FG_ALPHA);
471 writel(0x100, MDP_VP_0_MIXER_1_BASE + LAYER_3_BLEND_OP);
472 writel(0xFF, MDP_VP_0_MIXER_1_BASE + LAYER_3_BLEND0_FG_ALPHA);
473
Jayant Shekhar07373922014-05-26 10:13:49 +0530474 /* Base layer for layer mixer 1 */
Kuogee Hsiehad69c3c2013-08-01 14:34:29 -0700475 if (pinfo->lcdc.split_display)
Jayant Shekhar07373922014-05-26 10:13:49 +0530476 writel(right_staging_level, MDP_CTL_1_BASE + CTL_LAYER_1);
Kuogee Hsiehad69c3c2013-08-01 14:34:29 -0700477 else
Jayant Shekhar07373922014-05-26 10:13:49 +0530478 writel(right_staging_level, MDP_CTL_0_BASE + CTL_LAYER_1);
Siddhartha Agrawald32ba682013-06-18 12:37:41 -0700479 }
480}
481
Dhaval Patel069d0af2014-01-03 16:55:15 -0800482void mdss_qos_remapper_setup(void)
483{
484 uint32_t mdp_hw_rev = readl(MDP_HW_REV);
485 uint32_t map;
486
487 if (MDSS_IS_MAJOR_MINOR_MATCHING(mdp_hw_rev, MDSS_MDP_HW_REV_100) ||
488 MDSS_IS_MAJOR_MINOR_MATCHING(mdp_hw_rev,
489 MDSS_MDP_HW_REV_102))
490 map = 0xE9;
491 else if (MDSS_IS_MAJOR_MINOR_MATCHING(mdp_hw_rev,
Padmanabhan Komandurua874ae62014-05-14 14:59:50 +0530492 MDSS_MDP_HW_REV_101))
Dhaval Patel069d0af2014-01-03 16:55:15 -0800493 map = 0xA5;
494 else if (MDSS_IS_MAJOR_MINOR_MATCHING(mdp_hw_rev,
Padmanabhan Komanduru3908d172014-06-04 18:00:56 +0530495 MDSS_MDP_HW_REV_106) ||
496 MDSS_IS_MAJOR_MINOR_MATCHING(mdp_hw_rev,
497 MDSS_MDP_HW_REV_108))
Padmanabhan Komandurua874ae62014-05-14 14:59:50 +0530498 map = 0xAA;
499 else if (MDSS_IS_MAJOR_MINOR_MATCHING(mdp_hw_rev,
Dhaval Patel069d0af2014-01-03 16:55:15 -0800500 MDSS_MDP_HW_REV_103))
501 map = 0xFA;
502 else
503 return;
504
505 writel(map, MDP_QOS_REMAPPER_CLASS_0);
506}
507
Aravind Venkateswaran5c1c80f2014-06-27 17:20:25 -0700508static uint32_t mdss_mdp_ctl_out_sel(struct msm_panel_info *pinfo,
509 int is_main_ctl)
510{
511 if (pinfo->lcdc.pipe_swap) {
512 if (is_main_ctl)
513 return BIT(4) | BIT(5); /* Interface 2 */
514 else
515 return BIT(5); /* Interface 1 */
516 } else {
517 if (is_main_ctl)
518 return BIT(5); /* Interface 1 */
519 else
520 return BIT(4) | BIT(5); /* Interface 2 */
521 }
522}
523
Siddhartha Agrawalf0b41a22013-05-23 20:32:20 -0700524int mdp_dsi_video_config(struct msm_panel_info *pinfo,
525 struct fbcon_config *fb)
526{
527 int ret = NO_ERROR;
528 struct lcdc_panel_info *lcdc = NULL;
Siddhartha Agrawalf0b41a22013-05-23 20:32:20 -0700529 uint32_t intf_sel = 0x100;
Jayant Shekhar32397f92014-03-27 13:30:41 +0530530 uint32_t left_pipe, right_pipe;
Aravind Venkateswaran5c1c80f2014-06-27 17:20:25 -0700531 uint32_t reg;
Siddhartha Agrawalf0b41a22013-05-23 20:32:20 -0700532
533 mdss_intf_tg_setup(pinfo, MDP_INTF_1_BASE);
534
535 if (pinfo->mipi.dual_dsi)
536 mdss_intf_tg_setup(pinfo, MDP_INTF_2_BASE);
Siddhartha Agrawal1a87c5d2013-03-06 19:07:53 -0800537
Siddhartha Agrawal7e2e2152013-01-23 17:06:58 -0800538 mdp_clk_gating_ctrl();
539
Jayant Shekhar07373922014-05-26 10:13:49 +0530540 mdp_select_pipe_type(pinfo, &left_pipe, &right_pipe);
Siddhartha Agrawal703153e2013-05-23 19:35:36 -0700541 mdss_vbif_setup();
Jayant Shekhar32397f92014-03-27 13:30:41 +0530542 mdss_smp_setup(pinfo, left_pipe, right_pipe);
Siddhartha Agrawalb1b5a1f2013-04-17 19:53:41 -0700543
Dhaval Patel069d0af2014-01-03 16:55:15 -0800544 mdss_qos_remapper_setup();
Siddhartha Agrawalb1b5a1f2013-04-17 19:53:41 -0700545
Jayant Shekhar32397f92014-03-27 13:30:41 +0530546 mdss_source_pipe_config(fb, pinfo, left_pipe);
547
Siddhartha Agrawald3893392013-06-11 15:32:19 -0700548 if (pinfo->lcdc.dual_pipe)
Jayant Shekhar32397f92014-03-27 13:30:41 +0530549 mdss_source_pipe_config(fb, pinfo, right_pipe);
Siddhartha Agrawal7e2e2152013-01-23 17:06:58 -0800550
Siddhartha Agrawald32ba682013-06-18 12:37:41 -0700551 mdss_layer_mixer_setup(fb, pinfo);
Siddhartha Agrawal7e2e2152013-01-23 17:06:58 -0800552
Aravind Venkateswaran5c1c80f2014-06-27 17:20:25 -0700553 reg = 0x1f00 | mdss_mdp_ctl_out_sel(pinfo, 1);
554 writel(reg, MDP_CTL_0_BASE + CTL_TOP);
Siddhartha Agrawal7e2e2152013-01-23 17:06:58 -0800555
Vineet Bajaj2f08a362014-07-24 20:50:42 +0530556 /*If dst_split is enabled only intf 2 needs to be enabled.
557 CTL_1 path should not be set since CTL_0 itself is going
558 to split after DSPP block*/
559
Siddhartha Agrawald32ba682013-06-18 12:37:41 -0700560 if (pinfo->mipi.dual_dsi) {
Vineet Bajaj2f08a362014-07-24 20:50:42 +0530561 if (!pinfo->lcdc.dst_split) {
562 reg = 0x1f00 | mdss_mdp_ctl_out_sel(pinfo,0);
563 writel(reg, MDP_CTL_1_BASE + CTL_TOP);
564 }
Siddhartha Agrawalf0b41a22013-05-23 20:32:20 -0700565 intf_sel |= BIT(16); /* INTF 2 enable */
Siddhartha Agrawald32ba682013-06-18 12:37:41 -0700566 }
Siddhartha Agrawalf0b41a22013-05-23 20:32:20 -0700567
568 writel(intf_sel, MDP_DISP_INTF_SEL);
569
Siddhartha Agrawal7e2e2152013-01-23 17:06:58 -0800570 writel(0x1111, MDP_VIDEO_INTF_UNDERFLOW_CTL);
571 writel(0x01, MDP_UPPER_NEW_ROI_PRIOR_RO_START);
572 writel(0x01, MDP_LOWER_NEW_ROI_PRIOR_TO_START);
573
574 return 0;
575}
576
Asaf Pensoafb8eb72013-07-07 18:17:59 +0300577int mdp_edp_config(struct msm_panel_info *pinfo, struct fbcon_config *fb)
578{
579 int ret = NO_ERROR;
580 struct lcdc_panel_info *lcdc = NULL;
Jayant Shekhar32397f92014-03-27 13:30:41 +0530581 uint32_t left_pipe, right_pipe;
Asaf Pensoafb8eb72013-07-07 18:17:59 +0300582
583 mdss_intf_tg_setup(pinfo, MDP_INTF_0_BASE);
584
Jayant Shekhar07373922014-05-26 10:13:49 +0530585 mdp_select_pipe_type(pinfo, &left_pipe, &right_pipe);
Asaf Pensoafb8eb72013-07-07 18:17:59 +0300586 mdp_clk_gating_ctrl();
587
588 mdss_vbif_setup();
Jayant Shekhar32397f92014-03-27 13:30:41 +0530589 mdss_smp_setup(pinfo, left_pipe, right_pipe);
Asaf Pensoafb8eb72013-07-07 18:17:59 +0300590
Dhaval Patel069d0af2014-01-03 16:55:15 -0800591 mdss_qos_remapper_setup();
Asaf Pensoafb8eb72013-07-07 18:17:59 +0300592
Jayant Shekhar32397f92014-03-27 13:30:41 +0530593 mdss_source_pipe_config(fb, pinfo, left_pipe);
Kuogee Hsiehad69c3c2013-08-01 14:34:29 -0700594 if (pinfo->lcdc.dual_pipe)
Jayant Shekhar32397f92014-03-27 13:30:41 +0530595 mdss_source_pipe_config(fb, pinfo, right_pipe);
Asaf Pensoafb8eb72013-07-07 18:17:59 +0300596
597 mdss_layer_mixer_setup(fb, pinfo);
598
Kuogee Hsiehad69c3c2013-08-01 14:34:29 -0700599 if (pinfo->lcdc.dual_pipe)
600 writel(0x181F10, MDP_CTL_0_BASE + CTL_TOP);
601 else
602 writel(0x1F10, MDP_CTL_0_BASE + CTL_TOP);
603
Asaf Pensoafb8eb72013-07-07 18:17:59 +0300604 writel(0x9, MDP_DISP_INTF_SEL);
605 writel(0x1111, MDP_VIDEO_INTF_UNDERFLOW_CTL);
606 writel(0x01, MDP_UPPER_NEW_ROI_PRIOR_RO_START);
607 writel(0x01, MDP_LOWER_NEW_ROI_PRIOR_TO_START);
608
609 return 0;
610}
611
Siddhartha Agrawal7e2e2152013-01-23 17:06:58 -0800612int mdp_dsi_cmd_config(struct msm_panel_info *pinfo,
613 struct fbcon_config *fb)
614{
Dhaval Patel6ff630b2014-01-03 17:29:22 -0800615 uint32_t intf_sel = BIT(8);
Aravind Venkateswaran5c1c80f2014-06-27 17:20:25 -0700616 uint32_t reg;
Siddhartha Agrawal7dc3aa92013-04-21 16:04:26 -0700617 int ret = NO_ERROR;
Jayant Shekhar32397f92014-03-27 13:30:41 +0530618 uint32_t left_pipe, right_pipe;
Siddhartha Agrawal7e2e2152013-01-23 17:06:58 -0800619
Siddhartha Agrawal7dc3aa92013-04-21 16:04:26 -0700620 struct lcdc_panel_info *lcdc = NULL;
Siddhartha Agrawal7dc3aa92013-04-21 16:04:26 -0700621 uint32_t mdss_mdp_intf_off = 0;
622
623 if (pinfo == NULL)
624 return ERR_INVALID_ARGS;
625
626 lcdc = &(pinfo->lcdc);
627 if (lcdc == NULL)
628 return ERR_INVALID_ARGS;
629
Dhaval Patel6ff630b2014-01-03 17:29:22 -0800630 if (pinfo->lcdc.split_display) {
Aravind Venkateswaran5c1c80f2014-06-27 17:20:25 -0700631 reg = BIT(1); /* Command mode */
632 if (pinfo->lcdc.pipe_swap)
633 reg |= BIT(4); /* Use intf2 as trigger */
634 else
635 reg |= BIT(8); /* Use intf1 as trigger */
636 writel(reg, MDP_REG_SPLIT_DISPLAY_UPPER_PIPE_CTL);
637 writel(reg, MDP_REG_SPLIT_DISPLAY_LOWER_PIPE_CTL);
Dhaval Patel6ff630b2014-01-03 17:29:22 -0800638 writel(0x1, MDP_REG_SPLIT_DISPLAY_EN);
639 }
640
Siddhartha Agrawal7dc3aa92013-04-21 16:04:26 -0700641 mdss_mdp_intf_off = mdss_mdp_intf_offset();
Siddhartha Agrawal7dc3aa92013-04-21 16:04:26 -0700642
Siddhartha Agrawal7dc3aa92013-04-21 16:04:26 -0700643 mdp_clk_gating_ctrl();
644
Dhaval Patel6ff630b2014-01-03 17:29:22 -0800645 if (pinfo->mipi.dual_dsi)
646 intf_sel |= BIT(16); /* INTF 2 enable */
647
648 writel(intf_sel, MDP_DISP_INTF_SEL);
Siddhartha Agrawal7dc3aa92013-04-21 16:04:26 -0700649
Jayant Shekhar07373922014-05-26 10:13:49 +0530650 mdp_select_pipe_type(pinfo, &left_pipe, &right_pipe);
Siddhartha Agrawal703153e2013-05-23 19:35:36 -0700651 mdss_vbif_setup();
Jayant Shekhar32397f92014-03-27 13:30:41 +0530652 mdss_smp_setup(pinfo, left_pipe, right_pipe);
Dhaval Patel069d0af2014-01-03 16:55:15 -0800653 mdss_qos_remapper_setup();
654
Jayant Shekhar32397f92014-03-27 13:30:41 +0530655 mdss_source_pipe_config(fb, pinfo, left_pipe);
656
Dhaval Patel6ff630b2014-01-03 17:29:22 -0800657 if (pinfo->lcdc.dual_pipe)
Jayant Shekhar32397f92014-03-27 13:30:41 +0530658 mdss_source_pipe_config(fb, pinfo, right_pipe);
Siddhartha Agrawal7dc3aa92013-04-21 16:04:26 -0700659
Siddhartha Agrawald32ba682013-06-18 12:37:41 -0700660 mdss_layer_mixer_setup(fb, pinfo);
Siddhartha Agrawal7dc3aa92013-04-21 16:04:26 -0700661
Siddhartha Agrawalf0b41a22013-05-23 20:32:20 -0700662 writel(0x213F, MDP_INTF_1_BASE + MDP_PANEL_FORMAT + mdss_mdp_intf_off);
Aravind Venkateswaran5c1c80f2014-06-27 17:20:25 -0700663 reg = 0x21f00 | mdss_mdp_ctl_out_sel(pinfo, 1);
664 writel(reg, MDP_CTL_0_BASE + CTL_TOP);
Siddhartha Agrawal7dc3aa92013-04-21 16:04:26 -0700665
Dhaval Patel6ff630b2014-01-03 17:29:22 -0800666 if (pinfo->mipi.dual_dsi) {
667 writel(0x213F, MDP_INTF_2_BASE + MDP_PANEL_FORMAT + mdss_mdp_intf_off);
Aravind Venkateswaran5c1c80f2014-06-27 17:20:25 -0700668 reg = 0x21f00 | mdss_mdp_ctl_out_sel(pinfo, 0);
669 writel(reg, MDP_CTL_1_BASE + CTL_TOP);
Dhaval Patel6ff630b2014-01-03 17:29:22 -0800670 }
Siddhartha Agrawal7dc3aa92013-04-21 16:04:26 -0700671
Siddhartha Agrawal7e2e2152013-01-23 17:06:58 -0800672 return ret;
673}
674
Jayant Shekhar32397f92014-03-27 13:30:41 +0530675int mdp_dsi_video_on(struct msm_panel_info *pinfo)
Siddhartha Agrawal7e2e2152013-01-23 17:06:58 -0800676{
Jayant Shekhar03e1a222014-05-22 11:03:53 +0530677 uint32_t ctl0_reg_val, ctl1_reg_val;
Jayant Shekhar07373922014-05-26 10:13:49 +0530678 mdss_mdp_set_flush(pinfo, &ctl0_reg_val, &ctl1_reg_val);
Jayant Shekhar03e1a222014-05-22 11:03:53 +0530679 writel(ctl0_reg_val, MDP_CTL_0_BASE + CTL_FLUSH);
680 writel(ctl1_reg_val, MDP_CTL_1_BASE + CTL_FLUSH);
Siddhartha Agrawal1a87c5d2013-03-06 19:07:53 -0800681 writel(0x01, MDP_INTF_1_TIMING_ENGINE_EN + mdss_mdp_intf_offset());
Jayant Shekhar32397f92014-03-27 13:30:41 +0530682
683 return NO_ERROR;
Siddhartha Agrawal7e2e2152013-01-23 17:06:58 -0800684}
685
686int mdp_dsi_video_off()
687{
688 if(!target_cont_splash_screen())
689 {
Siddhartha Agrawal1a87c5d2013-03-06 19:07:53 -0800690 writel(0x00000000, MDP_INTF_1_TIMING_ENGINE_EN +
691 mdss_mdp_intf_offset());
Siddhartha Agrawal7e2e2152013-01-23 17:06:58 -0800692 mdelay(60);
693 /* Ping-Pong done Tear Check Read/Write */
694 /* Underrun(Interface 0/1/2/3) VSYNC Interrupt Enable */
695 writel(0xFF777713, MDP_INTR_CLEAR);
Siddhartha Agrawal7e2e2152013-01-23 17:06:58 -0800696 }
697
Siddhartha Agrawal6a598222013-02-17 18:33:27 -0800698 writel(0x00000000, MDP_INTR_EN);
699
Siddhartha Agrawal7e2e2152013-01-23 17:06:58 -0800700 return NO_ERROR;
701}
702
703int mdp_dsi_cmd_off()
704{
Siddhartha Agrawal7dc3aa92013-04-21 16:04:26 -0700705 if(!target_cont_splash_screen())
706 {
707 /* Ping-Pong done Tear Check Read/Write */
708 /* Underrun(Interface 0/1/2/3) VSYNC Interrupt Enable */
709 writel(0xFF777713, MDP_INTR_CLEAR);
710 }
711 writel(0x00000000, MDP_INTR_EN);
712
Siddhartha Agrawal7e2e2152013-01-23 17:06:58 -0800713 return NO_ERROR;
714}
715
Jayant Shekhar32397f92014-03-27 13:30:41 +0530716int mdp_dma_on(struct msm_panel_info *pinfo)
Siddhartha Agrawal7e2e2152013-01-23 17:06:58 -0800717{
Jayant Shekhar03e1a222014-05-22 11:03:53 +0530718 uint32_t ctl0_reg_val, ctl1_reg_val;
Jayant Shekhar07373922014-05-26 10:13:49 +0530719 mdss_mdp_set_flush(pinfo, &ctl0_reg_val, &ctl1_reg_val);
Jayant Shekhar03e1a222014-05-22 11:03:53 +0530720 writel(ctl0_reg_val, MDP_CTL_0_BASE + CTL_FLUSH);
721 writel(ctl1_reg_val, MDP_CTL_1_BASE + CTL_FLUSH);
Siddhartha Agrawald32ba682013-06-18 12:37:41 -0700722 writel(0x01, MDP_CTL_0_BASE + CTL_START);
Siddhartha Agrawal7e2e2152013-01-23 17:06:58 -0800723 return NO_ERROR;
724}
725
726void mdp_disable(void)
727{
728
729}
Asaf Pensoafb8eb72013-07-07 18:17:59 +0300730
Jayant Shekhar32397f92014-03-27 13:30:41 +0530731int mdp_edp_on(struct msm_panel_info *pinfo)
Asaf Pensoafb8eb72013-07-07 18:17:59 +0300732{
Jayant Shekhar07373922014-05-26 10:13:49 +0530733 uint32_t ctl0_reg_val, ctl1_reg_val;
734 mdss_mdp_set_flush(pinfo, &ctl0_reg_val, &ctl1_reg_val);
Jayant Shekhar03e1a222014-05-22 11:03:53 +0530735 writel(ctl0_reg_val, MDP_CTL_0_BASE + CTL_FLUSH);
Asaf Pensoafb8eb72013-07-07 18:17:59 +0300736 writel(0x01, MDP_INTF_0_TIMING_ENGINE_EN + mdss_mdp_intf_offset());
737 return NO_ERROR;
738}
739
740int mdp_edp_off(void)
741{
742 if (!target_cont_splash_screen()) {
743
744 writel(0x00000000, MDP_INTF_0_TIMING_ENGINE_EN +
745 mdss_mdp_intf_offset());
746 mdelay(60);
747 /* Ping-Pong done Tear Check Read/Write */
748 /* Underrun(Interface 0/1/2/3) VSYNC Interrupt Enable */
749 writel(0xFF777713, MDP_INTR_CLEAR);
750 writel(0x00000000, MDP_INTR_EN);
751 }
752
Kuogee Hsiehad69c3c2013-08-01 14:34:29 -0700753 writel(0x00000000, MDP_INTR_EN);
754
Asaf Pensoafb8eb72013-07-07 18:17:59 +0300755 return NO_ERROR;
756}