blob: 2ab3cefd60b385d464f3a58e66557c6d76af2db1 [file] [log] [blame]
Daniel Vetter76aaf222010-11-05 22:23:30 +01001/*
2 * Copyright © 2010 Daniel Vetter
Ben Widawskyc4ac5242014-02-19 22:05:47 -08003 * Copyright © 2011-2014 Intel Corporation
Daniel Vetter76aaf222010-11-05 22:23:30 +01004 *
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the "Software"),
7 * to deal in the Software without restriction, including without limitation
8 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
9 * and/or sell copies of the Software, and to permit persons to whom the
10 * Software is furnished to do so, subject to the following conditions:
11 *
12 * The above copyright notice and this permission notice (including the next
13 * paragraph) shall be included in all copies or substantial portions of the
14 * Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
21 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
22 * IN THE SOFTWARE.
23 *
24 */
25
Daniel Vetter0e46ce22014-01-08 16:10:27 +010026#include <linux/seq_file.h>
David Howells760285e2012-10-02 18:01:07 +010027#include <drm/drmP.h>
28#include <drm/i915_drm.h>
Daniel Vetter76aaf222010-11-05 22:23:30 +010029#include "i915_drv.h"
Yu Zhang5dda8fa2015-02-10 19:05:48 +080030#include "i915_vgpu.h"
Daniel Vetter76aaf222010-11-05 22:23:30 +010031#include "i915_trace.h"
32#include "intel_drv.h"
33
Tvrtko Ursulin45f8f692014-12-10 17:27:59 +000034/**
35 * DOC: Global GTT views
36 *
37 * Background and previous state
38 *
39 * Historically objects could exists (be bound) in global GTT space only as
40 * singular instances with a view representing all of the object's backing pages
41 * in a linear fashion. This view will be called a normal view.
42 *
43 * To support multiple views of the same object, where the number of mapped
44 * pages is not equal to the backing store, or where the layout of the pages
45 * is not linear, concept of a GGTT view was added.
46 *
47 * One example of an alternative view is a stereo display driven by a single
48 * image. In this case we would have a framebuffer looking like this
49 * (2x2 pages):
50 *
51 * 12
52 * 34
53 *
54 * Above would represent a normal GGTT view as normally mapped for GPU or CPU
55 * rendering. In contrast, fed to the display engine would be an alternative
56 * view which could look something like this:
57 *
58 * 1212
59 * 3434
60 *
61 * In this example both the size and layout of pages in the alternative view is
62 * different from the normal view.
63 *
64 * Implementation and usage
65 *
66 * GGTT views are implemented using VMAs and are distinguished via enum
67 * i915_ggtt_view_type and struct i915_ggtt_view.
68 *
69 * A new flavour of core GEM functions which work with GGTT bound objects were
Joonas Lahtinenec7adb62015-03-16 14:11:13 +020070 * added with the _ggtt_ infix, and sometimes with _view postfix to avoid
71 * renaming in large amounts of code. They take the struct i915_ggtt_view
72 * parameter encapsulating all metadata required to implement a view.
Tvrtko Ursulin45f8f692014-12-10 17:27:59 +000073 *
74 * As a helper for callers which are only interested in the normal view,
75 * globally const i915_ggtt_view_normal singleton instance exists. All old core
76 * GEM API functions, the ones not taking the view parameter, are operating on,
77 * or with the normal GGTT view.
78 *
79 * Code wanting to add or use a new GGTT view needs to:
80 *
81 * 1. Add a new enum with a suitable name.
82 * 2. Extend the metadata in the i915_ggtt_view structure if required.
83 * 3. Add support to i915_get_vma_pages().
84 *
85 * New views are required to build a scatter-gather table from within the
86 * i915_get_vma_pages function. This table is stored in the vma.ggtt_view and
87 * exists for the lifetime of an VMA.
88 *
89 * Core API is designed to have copy semantics which means that passed in
90 * struct i915_ggtt_view does not need to be persistent (left around after
91 * calling the core API functions).
92 *
93 */
94
Daniel Vetter70b9f6f2015-04-14 17:35:27 +020095static int
96i915_get_ggtt_vma_pages(struct i915_vma *vma);
97
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +000098const struct i915_ggtt_view i915_ggtt_view_normal;
Joonas Lahtinen9abc4642015-03-27 13:09:22 +020099const struct i915_ggtt_view i915_ggtt_view_rotated = {
100 .type = I915_GGTT_VIEW_ROTATED
101};
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +0000102
Daniel Vettercfa7c862014-04-29 11:53:58 +0200103static int sanitize_enable_ppgtt(struct drm_device *dev, int enable_ppgtt)
104{
Chris Wilson1893a712014-09-19 11:56:27 +0100105 bool has_aliasing_ppgtt;
106 bool has_full_ppgtt;
107
108 has_aliasing_ppgtt = INTEL_INFO(dev)->gen >= 6;
109 has_full_ppgtt = INTEL_INFO(dev)->gen >= 7;
Chris Wilson1893a712014-09-19 11:56:27 +0100110
Yu Zhang71ba2d62015-02-10 19:05:54 +0800111 if (intel_vgpu_active(dev))
112 has_full_ppgtt = false; /* emulation is too hard */
113
Damien Lespiau70ee45e2014-11-14 15:05:59 +0000114 /*
115 * We don't allow disabling PPGTT for gen9+ as it's a requirement for
116 * execlists, the sole mechanism available to submit work.
117 */
118 if (INTEL_INFO(dev)->gen < 9 &&
119 (enable_ppgtt == 0 || !has_aliasing_ppgtt))
Daniel Vettercfa7c862014-04-29 11:53:58 +0200120 return 0;
121
122 if (enable_ppgtt == 1)
123 return 1;
124
Chris Wilson1893a712014-09-19 11:56:27 +0100125 if (enable_ppgtt == 2 && has_full_ppgtt)
Daniel Vettercfa7c862014-04-29 11:53:58 +0200126 return 2;
127
Daniel Vetter93a25a92014-03-06 09:40:43 +0100128#ifdef CONFIG_INTEL_IOMMU
129 /* Disable ppgtt on SNB if VT-d is on. */
130 if (INTEL_INFO(dev)->gen == 6 && intel_iommu_gfx_mapped) {
131 DRM_INFO("Disabling PPGTT because VT-d is on\n");
Daniel Vettercfa7c862014-04-29 11:53:58 +0200132 return 0;
Daniel Vetter93a25a92014-03-06 09:40:43 +0100133 }
134#endif
135
Jesse Barnes62942ed2014-06-13 09:28:33 -0700136 /* Early VLV doesn't have this */
Ville Syrjäläca2aed6c2014-06-28 02:03:56 +0300137 if (IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev) &&
138 dev->pdev->revision < 0xb) {
Jesse Barnes62942ed2014-06-13 09:28:33 -0700139 DRM_DEBUG_DRIVER("disabling PPGTT on pre-B3 step VLV\n");
140 return 0;
141 }
142
Michel Thierry2f82bbd2014-12-15 14:58:00 +0000143 if (INTEL_INFO(dev)->gen >= 8 && i915.enable_execlists)
144 return 2;
145 else
146 return has_aliasing_ppgtt ? 1 : 0;
Daniel Vetter93a25a92014-03-06 09:40:43 +0100147}
148
Daniel Vetter70b9f6f2015-04-14 17:35:27 +0200149static int ppgtt_bind_vma(struct i915_vma *vma,
150 enum i915_cache_level cache_level,
151 u32 unused)
Daniel Vetter47552652015-04-14 17:35:24 +0200152{
153 u32 pte_flags = 0;
154
155 /* Currently applicable only to VLV */
156 if (vma->obj->gt_ro)
157 pte_flags |= PTE_READ_ONLY;
158
159 vma->vm->insert_entries(vma->vm, vma->obj->pages, vma->node.start,
160 cache_level, pte_flags);
Daniel Vetter70b9f6f2015-04-14 17:35:27 +0200161
162 return 0;
Daniel Vetter47552652015-04-14 17:35:24 +0200163}
164
165static void ppgtt_unbind_vma(struct i915_vma *vma)
166{
167 vma->vm->clear_range(vma->vm,
168 vma->node.start,
169 vma->obj->base.size,
170 true);
171}
Ben Widawsky6f65e292013-12-06 14:10:56 -0800172
Daniel Vetter2c642b02015-04-14 17:35:26 +0200173static gen8_pte_t gen8_pte_encode(dma_addr_t addr,
174 enum i915_cache_level level,
175 bool valid)
Ben Widawsky94ec8f62013-11-02 21:07:18 -0700176{
Michel Thierry07749ef2015-03-16 16:00:54 +0000177 gen8_pte_t pte = valid ? _PAGE_PRESENT | _PAGE_RW : 0;
Ben Widawsky94ec8f62013-11-02 21:07:18 -0700178 pte |= addr;
Ben Widawsky63c42e52014-04-18 18:04:27 -0300179
180 switch (level) {
181 case I915_CACHE_NONE:
Ben Widawskyfbe5d362013-11-04 19:56:49 -0800182 pte |= PPAT_UNCACHED_INDEX;
Ben Widawsky63c42e52014-04-18 18:04:27 -0300183 break;
184 case I915_CACHE_WT:
185 pte |= PPAT_DISPLAY_ELLC_INDEX;
186 break;
187 default:
188 pte |= PPAT_CACHED_INDEX;
189 break;
190 }
191
Ben Widawsky94ec8f62013-11-02 21:07:18 -0700192 return pte;
193}
194
Mika Kuoppalafe36f552015-06-25 18:35:16 +0300195static gen8_pde_t gen8_pde_encode(const dma_addr_t addr,
196 const enum i915_cache_level level)
Ben Widawskyb1fe6672013-11-04 21:20:14 -0800197{
Michel Thierry07749ef2015-03-16 16:00:54 +0000198 gen8_pde_t pde = _PAGE_PRESENT | _PAGE_RW;
Ben Widawskyb1fe6672013-11-04 21:20:14 -0800199 pde |= addr;
200 if (level != I915_CACHE_NONE)
201 pde |= PPAT_CACHED_PDE_INDEX;
202 else
203 pde |= PPAT_UNCACHED_INDEX;
204 return pde;
205}
206
Michel Thierry762d9932015-07-30 11:05:29 +0100207#define gen8_pdpe_encode gen8_pde_encode
208#define gen8_pml4e_encode gen8_pde_encode
209
Michel Thierry07749ef2015-03-16 16:00:54 +0000210static gen6_pte_t snb_pte_encode(dma_addr_t addr,
211 enum i915_cache_level level,
212 bool valid, u32 unused)
Ben Widawsky54d12522012-09-24 16:44:32 -0700213{
Michel Thierry07749ef2015-03-16 16:00:54 +0000214 gen6_pte_t pte = valid ? GEN6_PTE_VALID : 0;
Ben Widawsky54d12522012-09-24 16:44:32 -0700215 pte |= GEN6_PTE_ADDR_ENCODE(addr);
Ben Widawskye7210c32012-10-19 09:33:22 -0700216
217 switch (level) {
Chris Wilson350ec882013-08-06 13:17:02 +0100218 case I915_CACHE_L3_LLC:
219 case I915_CACHE_LLC:
220 pte |= GEN6_PTE_CACHE_LLC;
221 break;
222 case I915_CACHE_NONE:
223 pte |= GEN6_PTE_UNCACHED;
224 break;
225 default:
Daniel Vetter5f77eeb2014-12-08 16:40:10 +0100226 MISSING_CASE(level);
Chris Wilson350ec882013-08-06 13:17:02 +0100227 }
228
229 return pte;
230}
231
Michel Thierry07749ef2015-03-16 16:00:54 +0000232static gen6_pte_t ivb_pte_encode(dma_addr_t addr,
233 enum i915_cache_level level,
234 bool valid, u32 unused)
Chris Wilson350ec882013-08-06 13:17:02 +0100235{
Michel Thierry07749ef2015-03-16 16:00:54 +0000236 gen6_pte_t pte = valid ? GEN6_PTE_VALID : 0;
Chris Wilson350ec882013-08-06 13:17:02 +0100237 pte |= GEN6_PTE_ADDR_ENCODE(addr);
238
239 switch (level) {
240 case I915_CACHE_L3_LLC:
241 pte |= GEN7_PTE_CACHE_L3_LLC;
Ben Widawskye7210c32012-10-19 09:33:22 -0700242 break;
243 case I915_CACHE_LLC:
244 pte |= GEN6_PTE_CACHE_LLC;
245 break;
246 case I915_CACHE_NONE:
Kenneth Graunke91197082013-04-22 00:53:51 -0700247 pte |= GEN6_PTE_UNCACHED;
Ben Widawskye7210c32012-10-19 09:33:22 -0700248 break;
249 default:
Daniel Vetter5f77eeb2014-12-08 16:40:10 +0100250 MISSING_CASE(level);
Ben Widawskye7210c32012-10-19 09:33:22 -0700251 }
252
Ben Widawsky54d12522012-09-24 16:44:32 -0700253 return pte;
254}
255
Michel Thierry07749ef2015-03-16 16:00:54 +0000256static gen6_pte_t byt_pte_encode(dma_addr_t addr,
257 enum i915_cache_level level,
258 bool valid, u32 flags)
Kenneth Graunke93c34e72013-04-22 00:53:50 -0700259{
Michel Thierry07749ef2015-03-16 16:00:54 +0000260 gen6_pte_t pte = valid ? GEN6_PTE_VALID : 0;
Kenneth Graunke93c34e72013-04-22 00:53:50 -0700261 pte |= GEN6_PTE_ADDR_ENCODE(addr);
262
Akash Goel24f3a8c2014-06-17 10:59:42 +0530263 if (!(flags & PTE_READ_ONLY))
264 pte |= BYT_PTE_WRITEABLE;
Kenneth Graunke93c34e72013-04-22 00:53:50 -0700265
266 if (level != I915_CACHE_NONE)
267 pte |= BYT_PTE_SNOOPED_BY_CPU_CACHES;
268
269 return pte;
270}
271
Michel Thierry07749ef2015-03-16 16:00:54 +0000272static gen6_pte_t hsw_pte_encode(dma_addr_t addr,
273 enum i915_cache_level level,
274 bool valid, u32 unused)
Kenneth Graunke91197082013-04-22 00:53:51 -0700275{
Michel Thierry07749ef2015-03-16 16:00:54 +0000276 gen6_pte_t pte = valid ? GEN6_PTE_VALID : 0;
Ben Widawsky0d8ff152013-07-04 11:02:03 -0700277 pte |= HSW_PTE_ADDR_ENCODE(addr);
Kenneth Graunke91197082013-04-22 00:53:51 -0700278
279 if (level != I915_CACHE_NONE)
Ben Widawsky87a6b682013-08-04 23:47:29 -0700280 pte |= HSW_WB_LLC_AGE3;
Kenneth Graunke91197082013-04-22 00:53:51 -0700281
282 return pte;
283}
284
Michel Thierry07749ef2015-03-16 16:00:54 +0000285static gen6_pte_t iris_pte_encode(dma_addr_t addr,
286 enum i915_cache_level level,
287 bool valid, u32 unused)
Ben Widawsky4d15c142013-07-04 11:02:06 -0700288{
Michel Thierry07749ef2015-03-16 16:00:54 +0000289 gen6_pte_t pte = valid ? GEN6_PTE_VALID : 0;
Ben Widawsky4d15c142013-07-04 11:02:06 -0700290 pte |= HSW_PTE_ADDR_ENCODE(addr);
291
Chris Wilson651d7942013-08-08 14:41:10 +0100292 switch (level) {
293 case I915_CACHE_NONE:
294 break;
295 case I915_CACHE_WT:
Chris Wilsonc51e9702013-11-22 10:37:53 +0000296 pte |= HSW_WT_ELLC_LLC_AGE3;
Chris Wilson651d7942013-08-08 14:41:10 +0100297 break;
298 default:
Chris Wilsonc51e9702013-11-22 10:37:53 +0000299 pte |= HSW_WB_ELLC_LLC_AGE3;
Chris Wilson651d7942013-08-08 14:41:10 +0100300 break;
301 }
Ben Widawsky4d15c142013-07-04 11:02:06 -0700302
303 return pte;
304}
305
Mika Kuoppalac114f762015-06-25 18:35:13 +0300306static int __setup_page_dma(struct drm_device *dev,
307 struct i915_page_dma *p, gfp_t flags)
Ben Widawsky678d96f2015-03-16 16:00:56 +0000308{
309 struct device *device = &dev->pdev->dev;
310
Mika Kuoppalac114f762015-06-25 18:35:13 +0300311 p->page = alloc_page(flags);
Mika Kuoppala44159dd2015-06-25 18:35:07 +0300312 if (!p->page)
Michel Thierry1266cdb2015-03-24 17:06:33 +0000313 return -ENOMEM;
314
Mika Kuoppala44159dd2015-06-25 18:35:07 +0300315 p->daddr = dma_map_page(device,
316 p->page, 0, 4096, PCI_DMA_BIDIRECTIONAL);
317
318 if (dma_mapping_error(device, p->daddr)) {
319 __free_page(p->page);
320 return -EINVAL;
321 }
322
Michel Thierry1266cdb2015-03-24 17:06:33 +0000323 return 0;
Ben Widawsky678d96f2015-03-16 16:00:56 +0000324}
325
Mika Kuoppalac114f762015-06-25 18:35:13 +0300326static int setup_page_dma(struct drm_device *dev, struct i915_page_dma *p)
327{
328 return __setup_page_dma(dev, p, GFP_KERNEL);
329}
330
Mika Kuoppala44159dd2015-06-25 18:35:07 +0300331static void cleanup_page_dma(struct drm_device *dev, struct i915_page_dma *p)
332{
333 if (WARN_ON(!p->page))
334 return;
335
336 dma_unmap_page(&dev->pdev->dev, p->daddr, 4096, PCI_DMA_BIDIRECTIONAL);
337 __free_page(p->page);
338 memset(p, 0, sizeof(*p));
339}
340
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +0300341static void *kmap_page_dma(struct i915_page_dma *p)
Mika Kuoppala73eeea52015-06-25 18:35:10 +0300342{
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +0300343 return kmap_atomic(p->page);
344}
Mika Kuoppala73eeea52015-06-25 18:35:10 +0300345
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +0300346/* We use the flushing unmap only with ppgtt structures:
347 * page directories, page tables and scratch pages.
348 */
349static void kunmap_page_dma(struct drm_device *dev, void *vaddr)
350{
Mika Kuoppala73eeea52015-06-25 18:35:10 +0300351 /* There are only few exceptions for gen >=6. chv and bxt.
352 * And we are not sure about the latter so play safe for now.
353 */
354 if (IS_CHERRYVIEW(dev) || IS_BROXTON(dev))
355 drm_clflush_virt_range(vaddr, PAGE_SIZE);
356
357 kunmap_atomic(vaddr);
358}
359
Mika Kuoppala567047b2015-06-25 18:35:12 +0300360#define kmap_px(px) kmap_page_dma(px_base(px))
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +0300361#define kunmap_px(ppgtt, vaddr) kunmap_page_dma((ppgtt)->base.dev, (vaddr))
362
Mika Kuoppala567047b2015-06-25 18:35:12 +0300363#define setup_px(dev, px) setup_page_dma((dev), px_base(px))
364#define cleanup_px(dev, px) cleanup_page_dma((dev), px_base(px))
365#define fill_px(dev, px, v) fill_page_dma((dev), px_base(px), (v))
366#define fill32_px(dev, px, v) fill_page_dma_32((dev), px_base(px), (v))
367
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +0300368static void fill_page_dma(struct drm_device *dev, struct i915_page_dma *p,
369 const uint64_t val)
370{
371 int i;
372 uint64_t * const vaddr = kmap_page_dma(p);
373
374 for (i = 0; i < 512; i++)
375 vaddr[i] = val;
376
377 kunmap_page_dma(dev, vaddr);
378}
379
Mika Kuoppala73eeea52015-06-25 18:35:10 +0300380static void fill_page_dma_32(struct drm_device *dev, struct i915_page_dma *p,
381 const uint32_t val32)
382{
383 uint64_t v = val32;
384
385 v = v << 32 | val32;
386
387 fill_page_dma(dev, p, v);
388}
389
Mika Kuoppala4ad2af12015-06-30 18:16:39 +0300390static struct i915_page_scratch *alloc_scratch_page(struct drm_device *dev)
391{
392 struct i915_page_scratch *sp;
393 int ret;
394
395 sp = kzalloc(sizeof(*sp), GFP_KERNEL);
396 if (sp == NULL)
397 return ERR_PTR(-ENOMEM);
398
399 ret = __setup_page_dma(dev, px_base(sp), GFP_DMA32 | __GFP_ZERO);
400 if (ret) {
401 kfree(sp);
402 return ERR_PTR(ret);
403 }
404
405 set_pages_uc(px_page(sp), 1);
406
407 return sp;
408}
409
410static void free_scratch_page(struct drm_device *dev,
411 struct i915_page_scratch *sp)
412{
413 set_pages_wb(px_page(sp), 1);
414
415 cleanup_px(dev, sp);
416 kfree(sp);
417}
418
Mika Kuoppala8a1ebd72015-05-22 20:04:59 +0300419static struct i915_page_table *alloc_pt(struct drm_device *dev)
Ben Widawsky06fda602015-02-24 16:22:36 +0000420{
Michel Thierryec565b32015-04-08 12:13:23 +0100421 struct i915_page_table *pt;
Ben Widawsky678d96f2015-03-16 16:00:56 +0000422 const size_t count = INTEL_INFO(dev)->gen >= 8 ?
423 GEN8_PTES : GEN6_PTES;
424 int ret = -ENOMEM;
Ben Widawsky06fda602015-02-24 16:22:36 +0000425
426 pt = kzalloc(sizeof(*pt), GFP_KERNEL);
427 if (!pt)
428 return ERR_PTR(-ENOMEM);
429
Ben Widawsky678d96f2015-03-16 16:00:56 +0000430 pt->used_ptes = kcalloc(BITS_TO_LONGS(count), sizeof(*pt->used_ptes),
431 GFP_KERNEL);
432
433 if (!pt->used_ptes)
434 goto fail_bitmap;
435
Mika Kuoppala567047b2015-06-25 18:35:12 +0300436 ret = setup_px(dev, pt);
Ben Widawsky678d96f2015-03-16 16:00:56 +0000437 if (ret)
Mika Kuoppala44159dd2015-06-25 18:35:07 +0300438 goto fail_page_m;
Ben Widawsky06fda602015-02-24 16:22:36 +0000439
440 return pt;
Ben Widawsky678d96f2015-03-16 16:00:56 +0000441
Mika Kuoppala44159dd2015-06-25 18:35:07 +0300442fail_page_m:
Ben Widawsky678d96f2015-03-16 16:00:56 +0000443 kfree(pt->used_ptes);
444fail_bitmap:
445 kfree(pt);
446
447 return ERR_PTR(ret);
Ben Widawsky06fda602015-02-24 16:22:36 +0000448}
449
Mika Kuoppala2e906be2015-06-30 18:16:37 +0300450static void free_pt(struct drm_device *dev, struct i915_page_table *pt)
Ben Widawsky06fda602015-02-24 16:22:36 +0000451{
Mika Kuoppala2e906be2015-06-30 18:16:37 +0300452 cleanup_px(dev, pt);
453 kfree(pt->used_ptes);
454 kfree(pt);
455}
456
457static void gen8_initialize_pt(struct i915_address_space *vm,
458 struct i915_page_table *pt)
459{
460 gen8_pte_t scratch_pte;
461
462 scratch_pte = gen8_pte_encode(px_dma(vm->scratch_page),
463 I915_CACHE_LLC, true);
464
465 fill_px(vm->dev, pt, scratch_pte);
466}
467
468static void gen6_initialize_pt(struct i915_address_space *vm,
469 struct i915_page_table *pt)
470{
471 gen6_pte_t scratch_pte;
472
473 WARN_ON(px_dma(vm->scratch_page) == 0);
474
475 scratch_pte = vm->pte_encode(px_dma(vm->scratch_page),
476 I915_CACHE_LLC, true, 0);
477
478 fill32_px(vm->dev, pt, scratch_pte);
Ben Widawsky06fda602015-02-24 16:22:36 +0000479}
480
Mika Kuoppala8a1ebd72015-05-22 20:04:59 +0300481static struct i915_page_directory *alloc_pd(struct drm_device *dev)
Ben Widawsky06fda602015-02-24 16:22:36 +0000482{
Michel Thierryec565b32015-04-08 12:13:23 +0100483 struct i915_page_directory *pd;
Michel Thierry33c88192015-04-08 12:13:33 +0100484 int ret = -ENOMEM;
Ben Widawsky06fda602015-02-24 16:22:36 +0000485
486 pd = kzalloc(sizeof(*pd), GFP_KERNEL);
487 if (!pd)
488 return ERR_PTR(-ENOMEM);
489
Michel Thierry33c88192015-04-08 12:13:33 +0100490 pd->used_pdes = kcalloc(BITS_TO_LONGS(I915_PDES),
491 sizeof(*pd->used_pdes), GFP_KERNEL);
492 if (!pd->used_pdes)
Mika Kuoppalaa08e1112015-06-25 18:35:08 +0300493 goto fail_bitmap;
Michel Thierry33c88192015-04-08 12:13:33 +0100494
Mika Kuoppala567047b2015-06-25 18:35:12 +0300495 ret = setup_px(dev, pd);
Michel Thierry33c88192015-04-08 12:13:33 +0100496 if (ret)
Mika Kuoppalaa08e1112015-06-25 18:35:08 +0300497 goto fail_page_m;
Michel Thierrye5815a22015-04-08 12:13:32 +0100498
Ben Widawsky06fda602015-02-24 16:22:36 +0000499 return pd;
Michel Thierry33c88192015-04-08 12:13:33 +0100500
Mika Kuoppalaa08e1112015-06-25 18:35:08 +0300501fail_page_m:
Michel Thierry33c88192015-04-08 12:13:33 +0100502 kfree(pd->used_pdes);
Mika Kuoppalaa08e1112015-06-25 18:35:08 +0300503fail_bitmap:
Michel Thierry33c88192015-04-08 12:13:33 +0100504 kfree(pd);
505
506 return ERR_PTR(ret);
Ben Widawsky06fda602015-02-24 16:22:36 +0000507}
508
Mika Kuoppala2e906be2015-06-30 18:16:37 +0300509static void free_pd(struct drm_device *dev, struct i915_page_directory *pd)
510{
511 if (px_page(pd)) {
512 cleanup_px(dev, pd);
513 kfree(pd->used_pdes);
514 kfree(pd);
515 }
516}
517
518static void gen8_initialize_pd(struct i915_address_space *vm,
519 struct i915_page_directory *pd)
520{
521 gen8_pde_t scratch_pde;
522
523 scratch_pde = gen8_pde_encode(px_dma(vm->scratch_pt), I915_CACHE_LLC);
524
525 fill_px(vm->dev, pd, scratch_pde);
526}
527
Michel Thierry6ac18502015-07-29 17:23:46 +0100528static int __pdp_init(struct drm_device *dev,
529 struct i915_page_directory_pointer *pdp)
530{
531 size_t pdpes = I915_PDPES_PER_PDP(dev);
532
533 pdp->used_pdpes = kcalloc(BITS_TO_LONGS(pdpes),
534 sizeof(unsigned long),
535 GFP_KERNEL);
536 if (!pdp->used_pdpes)
537 return -ENOMEM;
538
539 pdp->page_directory = kcalloc(pdpes, sizeof(*pdp->page_directory),
540 GFP_KERNEL);
541 if (!pdp->page_directory) {
542 kfree(pdp->used_pdpes);
543 /* the PDP might be the statically allocated top level. Keep it
544 * as clean as possible */
545 pdp->used_pdpes = NULL;
546 return -ENOMEM;
547 }
548
549 return 0;
550}
551
552static void __pdp_fini(struct i915_page_directory_pointer *pdp)
553{
554 kfree(pdp->used_pdpes);
555 kfree(pdp->page_directory);
556 pdp->page_directory = NULL;
557}
558
Michel Thierry762d9932015-07-30 11:05:29 +0100559static struct
560i915_page_directory_pointer *alloc_pdp(struct drm_device *dev)
561{
562 struct i915_page_directory_pointer *pdp;
563 int ret = -ENOMEM;
564
565 WARN_ON(!USES_FULL_48BIT_PPGTT(dev));
566
567 pdp = kzalloc(sizeof(*pdp), GFP_KERNEL);
568 if (!pdp)
569 return ERR_PTR(-ENOMEM);
570
571 ret = __pdp_init(dev, pdp);
572 if (ret)
573 goto fail_bitmap;
574
575 ret = setup_px(dev, pdp);
576 if (ret)
577 goto fail_page_m;
578
579 return pdp;
580
581fail_page_m:
582 __pdp_fini(pdp);
583fail_bitmap:
584 kfree(pdp);
585
586 return ERR_PTR(ret);
587}
588
Michel Thierry6ac18502015-07-29 17:23:46 +0100589static void free_pdp(struct drm_device *dev,
590 struct i915_page_directory_pointer *pdp)
591{
592 __pdp_fini(pdp);
Michel Thierry762d9932015-07-30 11:05:29 +0100593 if (USES_FULL_48BIT_PPGTT(dev)) {
594 cleanup_px(dev, pdp);
595 kfree(pdp);
596 }
597}
598
599static void
600gen8_setup_page_directory(struct i915_hw_ppgtt *ppgtt,
601 struct i915_page_directory_pointer *pdp,
602 struct i915_page_directory *pd,
603 int index)
604{
605 gen8_ppgtt_pdpe_t *page_directorypo;
606
607 if (!USES_FULL_48BIT_PPGTT(ppgtt->base.dev))
608 return;
609
610 page_directorypo = kmap_px(pdp);
611 page_directorypo[index] = gen8_pdpe_encode(px_dma(pd), I915_CACHE_LLC);
612 kunmap_px(ppgtt, page_directorypo);
613}
614
615static void
616gen8_setup_page_directory_pointer(struct i915_hw_ppgtt *ppgtt,
617 struct i915_pml4 *pml4,
618 struct i915_page_directory_pointer *pdp,
619 int index)
620{
621 gen8_ppgtt_pml4e_t *pagemap = kmap_px(pml4);
622
623 WARN_ON(!USES_FULL_48BIT_PPGTT(ppgtt->base.dev));
624 pagemap[index] = gen8_pml4e_encode(px_dma(pdp), I915_CACHE_LLC);
625 kunmap_px(ppgtt, pagemap);
Michel Thierry6ac18502015-07-29 17:23:46 +0100626}
627
Ben Widawsky94e409c2013-11-04 22:29:36 -0800628/* Broadwell Page Directory Pointer Descriptors */
John Harrisone85b26d2015-05-29 17:43:56 +0100629static int gen8_write_pdp(struct drm_i915_gem_request *req,
Michel Thierry7cb6d7a2015-04-08 12:13:29 +0100630 unsigned entry,
631 dma_addr_t addr)
Ben Widawsky94e409c2013-11-04 22:29:36 -0800632{
John Harrisone85b26d2015-05-29 17:43:56 +0100633 struct intel_engine_cs *ring = req->ring;
Ben Widawsky94e409c2013-11-04 22:29:36 -0800634 int ret;
635
636 BUG_ON(entry >= 4);
637
John Harrison5fb9de12015-05-29 17:44:07 +0100638 ret = intel_ring_begin(req, 6);
Ben Widawsky94e409c2013-11-04 22:29:36 -0800639 if (ret)
640 return ret;
641
642 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
643 intel_ring_emit(ring, GEN8_RING_PDP_UDW(ring, entry));
Michel Thierry7cb6d7a2015-04-08 12:13:29 +0100644 intel_ring_emit(ring, upper_32_bits(addr));
Ben Widawsky94e409c2013-11-04 22:29:36 -0800645 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
646 intel_ring_emit(ring, GEN8_RING_PDP_LDW(ring, entry));
Michel Thierry7cb6d7a2015-04-08 12:13:29 +0100647 intel_ring_emit(ring, lower_32_bits(addr));
Ben Widawsky94e409c2013-11-04 22:29:36 -0800648 intel_ring_advance(ring);
649
650 return 0;
651}
652
Michel Thierry2dba3232015-07-30 11:06:23 +0100653static int gen8_legacy_mm_switch(struct i915_hw_ppgtt *ppgtt,
654 struct drm_i915_gem_request *req)
Ben Widawsky94e409c2013-11-04 22:29:36 -0800655{
Ben Widawskyeeb94882013-12-06 14:11:10 -0800656 int i, ret;
Ben Widawsky94e409c2013-11-04 22:29:36 -0800657
Michel Thierry7cb6d7a2015-04-08 12:13:29 +0100658 for (i = GEN8_LEGACY_PDPES - 1; i >= 0; i--) {
Mika Kuoppalad852c7b2015-06-25 18:35:06 +0300659 const dma_addr_t pd_daddr = i915_page_dir_dma_addr(ppgtt, i);
660
John Harrisone85b26d2015-05-29 17:43:56 +0100661 ret = gen8_write_pdp(req, i, pd_daddr);
Ben Widawskyeeb94882013-12-06 14:11:10 -0800662 if (ret)
663 return ret;
Ben Widawsky94e409c2013-11-04 22:29:36 -0800664 }
Ben Widawskyd595bd42013-11-25 09:54:32 -0800665
Ben Widawskyeeb94882013-12-06 14:11:10 -0800666 return 0;
Ben Widawsky94e409c2013-11-04 22:29:36 -0800667}
668
Michel Thierry2dba3232015-07-30 11:06:23 +0100669static int gen8_48b_mm_switch(struct i915_hw_ppgtt *ppgtt,
670 struct drm_i915_gem_request *req)
671{
672 return gen8_write_pdp(req, 0, px_dma(&ppgtt->pml4));
673}
674
Michel Thierryf9b5b782015-07-30 11:02:49 +0100675static void gen8_ppgtt_clear_pte_range(struct i915_address_space *vm,
676 struct i915_page_directory_pointer *pdp,
677 uint64_t start,
678 uint64_t length,
679 gen8_pte_t scratch_pte)
Ben Widawsky459108b2013-11-02 21:07:23 -0700680{
681 struct i915_hw_ppgtt *ppgtt =
682 container_of(vm, struct i915_hw_ppgtt, base);
Michel Thierryf9b5b782015-07-30 11:02:49 +0100683 gen8_pte_t *pt_vaddr;
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800684 unsigned pdpe = start >> GEN8_PDPE_SHIFT & GEN8_PDPE_MASK;
685 unsigned pde = start >> GEN8_PDE_SHIFT & GEN8_PDE_MASK;
686 unsigned pte = start >> GEN8_PTE_SHIFT & GEN8_PTE_MASK;
Ben Widawsky782f1492014-02-20 11:50:33 -0800687 unsigned num_entries = length >> PAGE_SHIFT;
Ben Widawsky459108b2013-11-02 21:07:23 -0700688 unsigned last_pte, i;
689
Michel Thierryf9b5b782015-07-30 11:02:49 +0100690 if (WARN_ON(!pdp))
691 return;
Ben Widawsky459108b2013-11-02 21:07:23 -0700692
693 while (num_entries) {
Michel Thierryec565b32015-04-08 12:13:23 +0100694 struct i915_page_directory *pd;
695 struct i915_page_table *pt;
Ben Widawsky06fda602015-02-24 16:22:36 +0000696
Michel Thierryd4ec9da2015-07-30 11:02:03 +0100697 if (WARN_ON(!pdp->page_directory[pdpe]))
Michel Thierry00245262015-06-25 12:59:38 +0100698 break;
Ben Widawsky06fda602015-02-24 16:22:36 +0000699
Michel Thierryd4ec9da2015-07-30 11:02:03 +0100700 pd = pdp->page_directory[pdpe];
Ben Widawsky06fda602015-02-24 16:22:36 +0000701
702 if (WARN_ON(!pd->page_table[pde]))
Michel Thierry00245262015-06-25 12:59:38 +0100703 break;
Ben Widawsky06fda602015-02-24 16:22:36 +0000704
705 pt = pd->page_table[pde];
706
Mika Kuoppala567047b2015-06-25 18:35:12 +0300707 if (WARN_ON(!px_page(pt)))
Michel Thierry00245262015-06-25 12:59:38 +0100708 break;
Ben Widawsky06fda602015-02-24 16:22:36 +0000709
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800710 last_pte = pte + num_entries;
Michel Thierry07749ef2015-03-16 16:00:54 +0000711 if (last_pte > GEN8_PTES)
712 last_pte = GEN8_PTES;
Ben Widawsky459108b2013-11-02 21:07:23 -0700713
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +0300714 pt_vaddr = kmap_px(pt);
Ben Widawsky459108b2013-11-02 21:07:23 -0700715
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800716 for (i = pte; i < last_pte; i++) {
Ben Widawsky459108b2013-11-02 21:07:23 -0700717 pt_vaddr[i] = scratch_pte;
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800718 num_entries--;
719 }
Ben Widawsky459108b2013-11-02 21:07:23 -0700720
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +0300721 kunmap_px(ppgtt, pt);
Ben Widawsky459108b2013-11-02 21:07:23 -0700722
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800723 pte = 0;
Michel Thierry07749ef2015-03-16 16:00:54 +0000724 if (++pde == I915_PDES) {
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800725 pdpe++;
726 pde = 0;
727 }
Ben Widawsky459108b2013-11-02 21:07:23 -0700728 }
729}
730
Michel Thierryf9b5b782015-07-30 11:02:49 +0100731static void gen8_ppgtt_clear_range(struct i915_address_space *vm,
732 uint64_t start,
733 uint64_t length,
734 bool use_scratch)
Ben Widawsky9df15b42013-11-02 21:07:24 -0700735{
736 struct i915_hw_ppgtt *ppgtt =
737 container_of(vm, struct i915_hw_ppgtt, base);
Michel Thierryd4ec9da2015-07-30 11:02:03 +0100738 struct i915_page_directory_pointer *pdp = &ppgtt->pdp; /* FIXME: 48b */
Michel Thierryf9b5b782015-07-30 11:02:49 +0100739
740 gen8_pte_t scratch_pte = gen8_pte_encode(px_dma(vm->scratch_page),
741 I915_CACHE_LLC, use_scratch);
742
743 gen8_ppgtt_clear_pte_range(vm, pdp, start, length, scratch_pte);
744}
745
746static void
747gen8_ppgtt_insert_pte_entries(struct i915_address_space *vm,
748 struct i915_page_directory_pointer *pdp,
749 struct sg_table *pages,
750 uint64_t start,
751 enum i915_cache_level cache_level)
752{
753 struct i915_hw_ppgtt *ppgtt =
754 container_of(vm, struct i915_hw_ppgtt, base);
Michel Thierry07749ef2015-03-16 16:00:54 +0000755 gen8_pte_t *pt_vaddr;
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800756 unsigned pdpe = start >> GEN8_PDPE_SHIFT & GEN8_PDPE_MASK;
757 unsigned pde = start >> GEN8_PDE_SHIFT & GEN8_PDE_MASK;
758 unsigned pte = start >> GEN8_PTE_SHIFT & GEN8_PTE_MASK;
Ben Widawsky9df15b42013-11-02 21:07:24 -0700759 struct sg_page_iter sg_iter;
760
Chris Wilson6f1cc992013-12-31 15:50:31 +0000761 pt_vaddr = NULL;
Ben Widawsky9df15b42013-11-02 21:07:24 -0700762
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800763 for_each_sg_page(pages->sgl, &sg_iter, pages->nents, 0) {
Ben Widawsky76643602015-01-22 17:01:24 +0000764 if (WARN_ON(pdpe >= GEN8_LEGACY_PDPES))
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800765 break;
766
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000767 if (pt_vaddr == NULL) {
Michel Thierryd4ec9da2015-07-30 11:02:03 +0100768 struct i915_page_directory *pd = pdp->page_directory[pdpe];
Michel Thierryec565b32015-04-08 12:13:23 +0100769 struct i915_page_table *pt = pd->page_table[pde];
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +0300770 pt_vaddr = kmap_px(pt);
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000771 }
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800772
773 pt_vaddr[pte] =
Chris Wilson6f1cc992013-12-31 15:50:31 +0000774 gen8_pte_encode(sg_page_iter_dma_address(&sg_iter),
775 cache_level, true);
Michel Thierry07749ef2015-03-16 16:00:54 +0000776 if (++pte == GEN8_PTES) {
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +0300777 kunmap_px(ppgtt, pt_vaddr);
Chris Wilson6f1cc992013-12-31 15:50:31 +0000778 pt_vaddr = NULL;
Michel Thierry07749ef2015-03-16 16:00:54 +0000779 if (++pde == I915_PDES) {
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800780 pdpe++;
781 pde = 0;
782 }
783 pte = 0;
Ben Widawsky9df15b42013-11-02 21:07:24 -0700784 }
785 }
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +0300786
787 if (pt_vaddr)
788 kunmap_px(ppgtt, pt_vaddr);
Ben Widawsky9df15b42013-11-02 21:07:24 -0700789}
790
Michel Thierryf9b5b782015-07-30 11:02:49 +0100791static void gen8_ppgtt_insert_entries(struct i915_address_space *vm,
792 struct sg_table *pages,
793 uint64_t start,
794 enum i915_cache_level cache_level,
795 u32 unused)
796{
797 struct i915_hw_ppgtt *ppgtt =
798 container_of(vm, struct i915_hw_ppgtt, base);
799 struct i915_page_directory_pointer *pdp = &ppgtt->pdp; /* FIXME: 48b */
800
801 gen8_ppgtt_insert_pte_entries(vm, pdp, pages, start, cache_level);
802}
803
Michel Thierryf37c0502015-06-10 17:46:39 +0100804static void gen8_free_page_tables(struct drm_device *dev,
805 struct i915_page_directory *pd)
Ben Widawskyb45a6712014-02-12 14:28:44 -0800806{
807 int i;
808
Mika Kuoppala567047b2015-06-25 18:35:12 +0300809 if (!px_page(pd))
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800810 return;
Ben Widawskyb45a6712014-02-12 14:28:44 -0800811
Michel Thierry33c88192015-04-08 12:13:33 +0100812 for_each_set_bit(i, pd->used_pdes, I915_PDES) {
Ben Widawsky06fda602015-02-24 16:22:36 +0000813 if (WARN_ON(!pd->page_table[i]))
814 continue;
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800815
Mika Kuoppalaa08e1112015-06-25 18:35:08 +0300816 free_pt(dev, pd->page_table[i]);
Ben Widawsky06fda602015-02-24 16:22:36 +0000817 pd->page_table[i] = NULL;
818 }
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000819}
820
Mika Kuoppala8776f022015-06-30 18:16:40 +0300821static int gen8_init_scratch(struct i915_address_space *vm)
822{
823 struct drm_device *dev = vm->dev;
824
825 vm->scratch_page = alloc_scratch_page(dev);
826 if (IS_ERR(vm->scratch_page))
827 return PTR_ERR(vm->scratch_page);
828
829 vm->scratch_pt = alloc_pt(dev);
830 if (IS_ERR(vm->scratch_pt)) {
831 free_scratch_page(dev, vm->scratch_page);
832 return PTR_ERR(vm->scratch_pt);
833 }
834
835 vm->scratch_pd = alloc_pd(dev);
836 if (IS_ERR(vm->scratch_pd)) {
837 free_pt(dev, vm->scratch_pt);
838 free_scratch_page(dev, vm->scratch_page);
839 return PTR_ERR(vm->scratch_pd);
840 }
841
842 gen8_initialize_pt(vm, vm->scratch_pt);
843 gen8_initialize_pd(vm, vm->scratch_pd);
844
845 return 0;
846}
847
848static void gen8_free_scratch(struct i915_address_space *vm)
849{
850 struct drm_device *dev = vm->dev;
851
852 free_pd(dev, vm->scratch_pd);
853 free_pt(dev, vm->scratch_pt);
854 free_scratch_page(dev, vm->scratch_page);
855}
856
Michel Thierry762d9932015-07-30 11:05:29 +0100857static void gen8_ppgtt_cleanup_3lvl(struct drm_device *dev,
858 struct i915_page_directory_pointer *pdp)
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800859{
860 int i;
861
Michel Thierryd4ec9da2015-07-30 11:02:03 +0100862 for_each_set_bit(i, pdp->used_pdpes, I915_PDPES_PER_PDP(dev)) {
863 if (WARN_ON(!pdp->page_directory[i]))
Ben Widawsky06fda602015-02-24 16:22:36 +0000864 continue;
865
Michel Thierryd4ec9da2015-07-30 11:02:03 +0100866 gen8_free_page_tables(dev, pdp->page_directory[i]);
867 free_pd(dev, pdp->page_directory[i]);
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800868 }
Michel Thierry69876be2015-04-08 12:13:27 +0100869
Michel Thierryd4ec9da2015-07-30 11:02:03 +0100870 free_pdp(dev, pdp);
Michel Thierry762d9932015-07-30 11:05:29 +0100871}
872
873static void gen8_ppgtt_cleanup_4lvl(struct i915_hw_ppgtt *ppgtt)
874{
875 int i;
876
877 for_each_set_bit(i, ppgtt->pml4.used_pml4es, GEN8_PML4ES_PER_PML4) {
878 if (WARN_ON(!ppgtt->pml4.pdps[i]))
879 continue;
880
881 gen8_ppgtt_cleanup_3lvl(ppgtt->base.dev, ppgtt->pml4.pdps[i]);
882 }
883
884 cleanup_px(ppgtt->base.dev, &ppgtt->pml4);
885}
886
887static void gen8_ppgtt_cleanup(struct i915_address_space *vm)
888{
889 struct i915_hw_ppgtt *ppgtt =
890 container_of(vm, struct i915_hw_ppgtt, base);
891
892 if (!USES_FULL_48BIT_PPGTT(ppgtt->base.dev))
893 gen8_ppgtt_cleanup_3lvl(ppgtt->base.dev, &ppgtt->pdp);
894 else
895 gen8_ppgtt_cleanup_4lvl(ppgtt);
Michel Thierryd4ec9da2015-07-30 11:02:03 +0100896
Mika Kuoppala8776f022015-06-30 18:16:40 +0300897 gen8_free_scratch(vm);
Ben Widawskyb45a6712014-02-12 14:28:44 -0800898}
899
Michel Thierryd7b26332015-04-08 12:13:34 +0100900/**
901 * gen8_ppgtt_alloc_pagetabs() - Allocate page tables for VA range.
Michel Thierryd4ec9da2015-07-30 11:02:03 +0100902 * @vm: Master vm structure.
903 * @pd: Page directory for this address range.
Michel Thierryd7b26332015-04-08 12:13:34 +0100904 * @start: Starting virtual address to begin allocations.
Michel Thierryd4ec9da2015-07-30 11:02:03 +0100905 * @length: Size of the allocations.
Michel Thierryd7b26332015-04-08 12:13:34 +0100906 * @new_pts: Bitmap set by function with new allocations. Likely used by the
907 * caller to free on error.
908 *
909 * Allocate the required number of page tables. Extremely similar to
910 * gen8_ppgtt_alloc_page_directories(). The main difference is here we are limited by
911 * the page directory boundary (instead of the page directory pointer). That
912 * boundary is 1GB virtual. Therefore, unlike gen8_ppgtt_alloc_page_directories(), it is
913 * possible, and likely that the caller will need to use multiple calls of this
914 * function to achieve the appropriate allocation.
915 *
916 * Return: 0 if success; negative error code otherwise.
917 */
Michel Thierryd4ec9da2015-07-30 11:02:03 +0100918static int gen8_ppgtt_alloc_pagetabs(struct i915_address_space *vm,
Michel Thierrye5815a22015-04-08 12:13:32 +0100919 struct i915_page_directory *pd,
Michel Thierry5441f0c2015-04-08 12:13:28 +0100920 uint64_t start,
Michel Thierryd7b26332015-04-08 12:13:34 +0100921 uint64_t length,
922 unsigned long *new_pts)
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000923{
Michel Thierryd4ec9da2015-07-30 11:02:03 +0100924 struct drm_device *dev = vm->dev;
Michel Thierryd7b26332015-04-08 12:13:34 +0100925 struct i915_page_table *pt;
Michel Thierry5441f0c2015-04-08 12:13:28 +0100926 uint64_t temp;
927 uint32_t pde;
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000928
Michel Thierryd7b26332015-04-08 12:13:34 +0100929 gen8_for_each_pde(pt, pd, start, length, temp, pde) {
930 /* Don't reallocate page tables */
Michel Thierry6ac18502015-07-29 17:23:46 +0100931 if (test_bit(pde, pd->used_pdes)) {
Michel Thierryd7b26332015-04-08 12:13:34 +0100932 /* Scratch is never allocated this way */
Michel Thierryd4ec9da2015-07-30 11:02:03 +0100933 WARN_ON(pt == vm->scratch_pt);
Michel Thierryd7b26332015-04-08 12:13:34 +0100934 continue;
935 }
936
Mika Kuoppala8a1ebd72015-05-22 20:04:59 +0300937 pt = alloc_pt(dev);
Michel Thierryd7b26332015-04-08 12:13:34 +0100938 if (IS_ERR(pt))
Ben Widawsky06fda602015-02-24 16:22:36 +0000939 goto unwind_out;
Michel Thierry5441f0c2015-04-08 12:13:28 +0100940
Michel Thierryd4ec9da2015-07-30 11:02:03 +0100941 gen8_initialize_pt(vm, pt);
Michel Thierryd7b26332015-04-08 12:13:34 +0100942 pd->page_table[pde] = pt;
Mika Kuoppala966082c2015-06-25 18:35:19 +0300943 __set_bit(pde, new_pts);
Michel Thierry4c06ec82015-07-29 17:23:49 +0100944 trace_i915_page_table_entry_alloc(vm, pde, start, GEN8_PDE_SHIFT);
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000945 }
946
947 return 0;
948
949unwind_out:
Michel Thierryd7b26332015-04-08 12:13:34 +0100950 for_each_set_bit(pde, new_pts, I915_PDES)
Mika Kuoppalaa08e1112015-06-25 18:35:08 +0300951 free_pt(dev, pd->page_table[pde]);
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000952
953 return -ENOMEM;
954}
955
Michel Thierryd7b26332015-04-08 12:13:34 +0100956/**
957 * gen8_ppgtt_alloc_page_directories() - Allocate page directories for VA range.
Michel Thierryd4ec9da2015-07-30 11:02:03 +0100958 * @vm: Master vm structure.
Michel Thierryd7b26332015-04-08 12:13:34 +0100959 * @pdp: Page directory pointer for this address range.
960 * @start: Starting virtual address to begin allocations.
Michel Thierryd4ec9da2015-07-30 11:02:03 +0100961 * @length: Size of the allocations.
962 * @new_pds: Bitmap set by function with new allocations. Likely used by the
Michel Thierryd7b26332015-04-08 12:13:34 +0100963 * caller to free on error.
964 *
965 * Allocate the required number of page directories starting at the pde index of
966 * @start, and ending at the pde index @start + @length. This function will skip
967 * over already allocated page directories within the range, and only allocate
968 * new ones, setting the appropriate pointer within the pdp as well as the
969 * correct position in the bitmap @new_pds.
970 *
971 * The function will only allocate the pages within the range for a give page
972 * directory pointer. In other words, if @start + @length straddles a virtually
973 * addressed PDP boundary (512GB for 4k pages), there will be more allocations
974 * required by the caller, This is not currently possible, and the BUG in the
975 * code will prevent it.
976 *
977 * Return: 0 if success; negative error code otherwise.
978 */
Michel Thierryd4ec9da2015-07-30 11:02:03 +0100979static int
980gen8_ppgtt_alloc_page_directories(struct i915_address_space *vm,
981 struct i915_page_directory_pointer *pdp,
982 uint64_t start,
983 uint64_t length,
984 unsigned long *new_pds)
Ben Widawskybf2b4ed2014-02-19 22:05:43 -0800985{
Michel Thierryd4ec9da2015-07-30 11:02:03 +0100986 struct drm_device *dev = vm->dev;
Michel Thierryd7b26332015-04-08 12:13:34 +0100987 struct i915_page_directory *pd;
Michel Thierry69876be2015-04-08 12:13:27 +0100988 uint64_t temp;
989 uint32_t pdpe;
Michel Thierry6ac18502015-07-29 17:23:46 +0100990 uint32_t pdpes = I915_PDPES_PER_PDP(dev);
Ben Widawskybf2b4ed2014-02-19 22:05:43 -0800991
Michel Thierry6ac18502015-07-29 17:23:46 +0100992 WARN_ON(!bitmap_empty(new_pds, pdpes));
Michel Thierryd7b26332015-04-08 12:13:34 +0100993
Michel Thierryd7b26332015-04-08 12:13:34 +0100994 gen8_for_each_pdpe(pd, pdp, start, length, temp, pdpe) {
Michel Thierry6ac18502015-07-29 17:23:46 +0100995 if (test_bit(pdpe, pdp->used_pdpes))
Michel Thierryd7b26332015-04-08 12:13:34 +0100996 continue;
Michel Thierry33c88192015-04-08 12:13:33 +0100997
Mika Kuoppala8a1ebd72015-05-22 20:04:59 +0300998 pd = alloc_pd(dev);
Michel Thierryd7b26332015-04-08 12:13:34 +0100999 if (IS_ERR(pd))
Ben Widawskyd7b3de92015-02-24 16:22:34 +00001000 goto unwind_out;
Michel Thierry69876be2015-04-08 12:13:27 +01001001
Michel Thierryd4ec9da2015-07-30 11:02:03 +01001002 gen8_initialize_pd(vm, pd);
Michel Thierryd7b26332015-04-08 12:13:34 +01001003 pdp->page_directory[pdpe] = pd;
Mika Kuoppala966082c2015-06-25 18:35:19 +03001004 __set_bit(pdpe, new_pds);
Michel Thierry4c06ec82015-07-29 17:23:49 +01001005 trace_i915_page_directory_entry_alloc(vm, pdpe, start, GEN8_PDPE_SHIFT);
Ben Widawskyd7b3de92015-02-24 16:22:34 +00001006 }
1007
Ben Widawskybf2b4ed2014-02-19 22:05:43 -08001008 return 0;
Ben Widawskyd7b3de92015-02-24 16:22:34 +00001009
1010unwind_out:
Michel Thierry6ac18502015-07-29 17:23:46 +01001011 for_each_set_bit(pdpe, new_pds, pdpes)
Mika Kuoppalaa08e1112015-06-25 18:35:08 +03001012 free_pd(dev, pdp->page_directory[pdpe]);
Ben Widawskyd7b3de92015-02-24 16:22:34 +00001013
1014 return -ENOMEM;
Ben Widawskybf2b4ed2014-02-19 22:05:43 -08001015}
1016
Michel Thierry762d9932015-07-30 11:05:29 +01001017/**
1018 * gen8_ppgtt_alloc_page_dirpointers() - Allocate pdps for VA range.
1019 * @vm: Master vm structure.
1020 * @pml4: Page map level 4 for this address range.
1021 * @start: Starting virtual address to begin allocations.
1022 * @length: Size of the allocations.
1023 * @new_pdps: Bitmap set by function with new allocations. Likely used by the
1024 * caller to free on error.
1025 *
1026 * Allocate the required number of page directory pointers. Extremely similar to
1027 * gen8_ppgtt_alloc_page_directories() and gen8_ppgtt_alloc_pagetabs().
1028 * The main difference is here we are limited by the pml4 boundary (instead of
1029 * the page directory pointer).
1030 *
1031 * Return: 0 if success; negative error code otherwise.
1032 */
1033static int
1034gen8_ppgtt_alloc_page_dirpointers(struct i915_address_space *vm,
1035 struct i915_pml4 *pml4,
1036 uint64_t start,
1037 uint64_t length,
1038 unsigned long *new_pdps)
1039{
1040 struct drm_device *dev = vm->dev;
1041 struct i915_page_directory_pointer *pdp;
1042 uint64_t temp;
1043 uint32_t pml4e;
1044
1045 WARN_ON(!bitmap_empty(new_pdps, GEN8_PML4ES_PER_PML4));
1046
1047 gen8_for_each_pml4e(pdp, pml4, start, length, temp, pml4e) {
1048 if (!test_bit(pml4e, pml4->used_pml4es)) {
1049 pdp = alloc_pdp(dev);
1050 if (IS_ERR(pdp))
1051 goto unwind_out;
1052
1053 pml4->pdps[pml4e] = pdp;
1054 __set_bit(pml4e, new_pdps);
1055 trace_i915_page_directory_pointer_entry_alloc(vm,
1056 pml4e,
1057 start,
1058 GEN8_PML4E_SHIFT);
1059 }
1060 }
1061
1062 return 0;
1063
1064unwind_out:
1065 for_each_set_bit(pml4e, new_pdps, GEN8_PML4ES_PER_PML4)
1066 free_pdp(dev, pml4->pdps[pml4e]);
1067
1068 return -ENOMEM;
1069}
1070
Michel Thierryd7b26332015-04-08 12:13:34 +01001071static void
Michel Thierry6ac18502015-07-29 17:23:46 +01001072free_gen8_temp_bitmaps(unsigned long *new_pds, unsigned long **new_pts,
1073 uint32_t pdpes)
Michel Thierryd7b26332015-04-08 12:13:34 +01001074{
1075 int i;
1076
Michel Thierry6ac18502015-07-29 17:23:46 +01001077 for (i = 0; i < pdpes; i++)
Michel Thierryd7b26332015-04-08 12:13:34 +01001078 kfree(new_pts[i]);
1079 kfree(new_pts);
1080 kfree(new_pds);
1081}
1082
1083/* Fills in the page directory bitmap, and the array of page tables bitmap. Both
1084 * of these are based on the number of PDPEs in the system.
1085 */
1086static
1087int __must_check alloc_gen8_temp_bitmaps(unsigned long **new_pds,
Michel Thierry6ac18502015-07-29 17:23:46 +01001088 unsigned long ***new_pts,
1089 uint32_t pdpes)
Michel Thierryd7b26332015-04-08 12:13:34 +01001090{
1091 int i;
1092 unsigned long *pds;
1093 unsigned long **pts;
1094
Michel Thierry6ac18502015-07-29 17:23:46 +01001095 pds = kcalloc(BITS_TO_LONGS(pdpes), sizeof(unsigned long), GFP_KERNEL);
Michel Thierryd7b26332015-04-08 12:13:34 +01001096 if (!pds)
1097 return -ENOMEM;
1098
Michel Thierry6ac18502015-07-29 17:23:46 +01001099 pts = kcalloc(pdpes, sizeof(unsigned long *), GFP_KERNEL);
Michel Thierryd7b26332015-04-08 12:13:34 +01001100 if (!pts) {
1101 kfree(pds);
1102 return -ENOMEM;
1103 }
1104
Michel Thierry6ac18502015-07-29 17:23:46 +01001105 for (i = 0; i < pdpes; i++) {
Michel Thierryd7b26332015-04-08 12:13:34 +01001106 pts[i] = kcalloc(BITS_TO_LONGS(I915_PDES),
1107 sizeof(unsigned long), GFP_KERNEL);
1108 if (!pts[i])
1109 goto err_out;
1110 }
1111
1112 *new_pds = pds;
1113 *new_pts = pts;
1114
1115 return 0;
1116
1117err_out:
Michel Thierry6ac18502015-07-29 17:23:46 +01001118 free_gen8_temp_bitmaps(pds, pts, pdpes);
Michel Thierryd7b26332015-04-08 12:13:34 +01001119 return -ENOMEM;
1120}
1121
Mika Kuoppala5b7e4c9c2015-06-25 18:35:03 +03001122/* PDE TLBs are a pain to invalidate on GEN8+. When we modify
1123 * the page table structures, we mark them dirty so that
1124 * context switching/execlist queuing code takes extra steps
1125 * to ensure that tlbs are flushed.
1126 */
1127static void mark_tlbs_dirty(struct i915_hw_ppgtt *ppgtt)
1128{
1129 ppgtt->pd_dirty_rings = INTEL_INFO(ppgtt->base.dev)->ring_mask;
1130}
1131
Michel Thierry762d9932015-07-30 11:05:29 +01001132static int gen8_alloc_va_range_3lvl(struct i915_address_space *vm,
1133 struct i915_page_directory_pointer *pdp,
1134 uint64_t start,
1135 uint64_t length)
Ben Widawskybf2b4ed2014-02-19 22:05:43 -08001136{
Michel Thierrye5815a22015-04-08 12:13:32 +01001137 struct i915_hw_ppgtt *ppgtt =
1138 container_of(vm, struct i915_hw_ppgtt, base);
Michel Thierryd7b26332015-04-08 12:13:34 +01001139 unsigned long *new_page_dirs, **new_page_tables;
Michel Thierryd4ec9da2015-07-30 11:02:03 +01001140 struct drm_device *dev = vm->dev;
Michel Thierry5441f0c2015-04-08 12:13:28 +01001141 struct i915_page_directory *pd;
Michel Thierry33c88192015-04-08 12:13:33 +01001142 const uint64_t orig_start = start;
1143 const uint64_t orig_length = length;
Michel Thierry5441f0c2015-04-08 12:13:28 +01001144 uint64_t temp;
1145 uint32_t pdpe;
Michel Thierryd4ec9da2015-07-30 11:02:03 +01001146 uint32_t pdpes = I915_PDPES_PER_PDP(dev);
Ben Widawskybf2b4ed2014-02-19 22:05:43 -08001147 int ret;
1148
Michel Thierryd7b26332015-04-08 12:13:34 +01001149 /* Wrap is never okay since we can only represent 48b, and we don't
1150 * actually use the other side of the canonical address space.
1151 */
1152 if (WARN_ON(start + length < start))
Mika Kuoppalaa05d80e2015-06-25 18:35:04 +03001153 return -ENODEV;
1154
Michel Thierryd4ec9da2015-07-30 11:02:03 +01001155 if (WARN_ON(start + length > vm->total))
Mika Kuoppalaa05d80e2015-06-25 18:35:04 +03001156 return -ENODEV;
Michel Thierryd7b26332015-04-08 12:13:34 +01001157
Michel Thierry6ac18502015-07-29 17:23:46 +01001158 ret = alloc_gen8_temp_bitmaps(&new_page_dirs, &new_page_tables, pdpes);
Ben Widawskybf2b4ed2014-02-19 22:05:43 -08001159 if (ret)
1160 return ret;
1161
Michel Thierryd7b26332015-04-08 12:13:34 +01001162 /* Do the allocations first so we can easily bail out */
Michel Thierryd4ec9da2015-07-30 11:02:03 +01001163 ret = gen8_ppgtt_alloc_page_directories(vm, pdp, start, length,
1164 new_page_dirs);
Michel Thierryd7b26332015-04-08 12:13:34 +01001165 if (ret) {
Michel Thierry6ac18502015-07-29 17:23:46 +01001166 free_gen8_temp_bitmaps(new_page_dirs, new_page_tables, pdpes);
Michel Thierryd7b26332015-04-08 12:13:34 +01001167 return ret;
1168 }
1169
1170 /* For every page directory referenced, allocate page tables */
Michel Thierryd4ec9da2015-07-30 11:02:03 +01001171 gen8_for_each_pdpe(pd, pdp, start, length, temp, pdpe) {
1172 ret = gen8_ppgtt_alloc_pagetabs(vm, pd, start, length,
Michel Thierryd7b26332015-04-08 12:13:34 +01001173 new_page_tables[pdpe]);
Michel Thierry5441f0c2015-04-08 12:13:28 +01001174 if (ret)
1175 goto err_out;
Michel Thierry5441f0c2015-04-08 12:13:28 +01001176 }
1177
Michel Thierry33c88192015-04-08 12:13:33 +01001178 start = orig_start;
1179 length = orig_length;
1180
Michel Thierryd7b26332015-04-08 12:13:34 +01001181 /* Allocations have completed successfully, so set the bitmaps, and do
1182 * the mappings. */
Michel Thierryd4ec9da2015-07-30 11:02:03 +01001183 gen8_for_each_pdpe(pd, pdp, start, length, temp, pdpe) {
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +03001184 gen8_pde_t *const page_directory = kmap_px(pd);
Michel Thierry33c88192015-04-08 12:13:33 +01001185 struct i915_page_table *pt;
Michel Thierry09120d42015-07-29 17:23:45 +01001186 uint64_t pd_len = length;
Michel Thierry33c88192015-04-08 12:13:33 +01001187 uint64_t pd_start = start;
1188 uint32_t pde;
1189
Michel Thierryd7b26332015-04-08 12:13:34 +01001190 /* Every pd should be allocated, we just did that above. */
1191 WARN_ON(!pd);
1192
1193 gen8_for_each_pde(pt, pd, pd_start, pd_len, temp, pde) {
1194 /* Same reasoning as pd */
1195 WARN_ON(!pt);
1196 WARN_ON(!pd_len);
1197 WARN_ON(!gen8_pte_count(pd_start, pd_len));
1198
1199 /* Set our used ptes within the page table */
1200 bitmap_set(pt->used_ptes,
1201 gen8_pte_index(pd_start),
1202 gen8_pte_count(pd_start, pd_len));
1203
1204 /* Our pde is now pointing to the pagetable, pt */
Mika Kuoppala966082c2015-06-25 18:35:19 +03001205 __set_bit(pde, pd->used_pdes);
Michel Thierryd7b26332015-04-08 12:13:34 +01001206
1207 /* Map the PDE to the page table */
Mika Kuoppalafe36f552015-06-25 18:35:16 +03001208 page_directory[pde] = gen8_pde_encode(px_dma(pt),
1209 I915_CACHE_LLC);
Michel Thierry4c06ec82015-07-29 17:23:49 +01001210 trace_i915_page_table_entry_map(&ppgtt->base, pde, pt,
1211 gen8_pte_index(start),
1212 gen8_pte_count(start, length),
1213 GEN8_PTES);
Michel Thierryd7b26332015-04-08 12:13:34 +01001214
1215 /* NB: We haven't yet mapped ptes to pages. At this
1216 * point we're still relying on insert_entries() */
Michel Thierry33c88192015-04-08 12:13:33 +01001217 }
Michel Thierryd7b26332015-04-08 12:13:34 +01001218
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +03001219 kunmap_px(ppgtt, page_directory);
Michel Thierryd4ec9da2015-07-30 11:02:03 +01001220 __set_bit(pdpe, pdp->used_pdpes);
Michel Thierry762d9932015-07-30 11:05:29 +01001221 gen8_setup_page_directory(ppgtt, pdp, pd, pdpe);
Michel Thierry33c88192015-04-08 12:13:33 +01001222 }
1223
Michel Thierry6ac18502015-07-29 17:23:46 +01001224 free_gen8_temp_bitmaps(new_page_dirs, new_page_tables, pdpes);
Mika Kuoppala5b7e4c9c2015-06-25 18:35:03 +03001225 mark_tlbs_dirty(ppgtt);
Ben Widawskyd7b3de92015-02-24 16:22:34 +00001226 return 0;
1227
1228err_out:
Michel Thierryd7b26332015-04-08 12:13:34 +01001229 while (pdpe--) {
1230 for_each_set_bit(temp, new_page_tables[pdpe], I915_PDES)
Michel Thierryd4ec9da2015-07-30 11:02:03 +01001231 free_pt(dev, pdp->page_directory[pdpe]->page_table[temp]);
Michel Thierryd7b26332015-04-08 12:13:34 +01001232 }
1233
Michel Thierry6ac18502015-07-29 17:23:46 +01001234 for_each_set_bit(pdpe, new_page_dirs, pdpes)
Michel Thierryd4ec9da2015-07-30 11:02:03 +01001235 free_pd(dev, pdp->page_directory[pdpe]);
Michel Thierryd7b26332015-04-08 12:13:34 +01001236
Michel Thierry6ac18502015-07-29 17:23:46 +01001237 free_gen8_temp_bitmaps(new_page_dirs, new_page_tables, pdpes);
Mika Kuoppala5b7e4c9c2015-06-25 18:35:03 +03001238 mark_tlbs_dirty(ppgtt);
Ben Widawskybf2b4ed2014-02-19 22:05:43 -08001239 return ret;
1240}
1241
Michel Thierry762d9932015-07-30 11:05:29 +01001242static int gen8_alloc_va_range_4lvl(struct i915_address_space *vm,
1243 struct i915_pml4 *pml4,
1244 uint64_t start,
1245 uint64_t length)
1246{
1247 DECLARE_BITMAP(new_pdps, GEN8_PML4ES_PER_PML4);
1248 struct i915_hw_ppgtt *ppgtt =
1249 container_of(vm, struct i915_hw_ppgtt, base);
1250 struct i915_page_directory_pointer *pdp;
1251 uint64_t temp, pml4e;
1252 int ret = 0;
1253
1254 /* Do the pml4 allocations first, so we don't need to track the newly
1255 * allocated tables below the pdp */
1256 bitmap_zero(new_pdps, GEN8_PML4ES_PER_PML4);
1257
1258 /* The pagedirectory and pagetable allocations are done in the shared 3
1259 * and 4 level code. Just allocate the pdps.
1260 */
1261 ret = gen8_ppgtt_alloc_page_dirpointers(vm, pml4, start, length,
1262 new_pdps);
1263 if (ret)
1264 return ret;
1265
1266 WARN(bitmap_weight(new_pdps, GEN8_PML4ES_PER_PML4) > 2,
1267 "The allocation has spanned more than 512GB. "
1268 "It is highly likely this is incorrect.");
1269
1270 gen8_for_each_pml4e(pdp, pml4, start, length, temp, pml4e) {
1271 WARN_ON(!pdp);
1272
1273 ret = gen8_alloc_va_range_3lvl(vm, pdp, start, length);
1274 if (ret)
1275 goto err_out;
1276
1277 gen8_setup_page_directory_pointer(ppgtt, pml4, pdp, pml4e);
1278 }
1279
1280 bitmap_or(pml4->used_pml4es, new_pdps, pml4->used_pml4es,
1281 GEN8_PML4ES_PER_PML4);
1282
1283 return 0;
1284
1285err_out:
1286 for_each_set_bit(pml4e, new_pdps, GEN8_PML4ES_PER_PML4)
1287 gen8_ppgtt_cleanup_3lvl(vm->dev, pml4->pdps[pml4e]);
1288
1289 return ret;
1290}
1291
1292static int gen8_alloc_va_range(struct i915_address_space *vm,
1293 uint64_t start, uint64_t length)
1294{
1295 struct i915_hw_ppgtt *ppgtt =
1296 container_of(vm, struct i915_hw_ppgtt, base);
1297
1298 if (USES_FULL_48BIT_PPGTT(vm->dev))
1299 return gen8_alloc_va_range_4lvl(vm, &ppgtt->pml4, start, length);
1300 else
1301 return gen8_alloc_va_range_3lvl(vm, &ppgtt->pdp, start, length);
1302}
1303
Daniel Vettereb0b44a2015-03-18 14:47:59 +01001304/*
Ben Widawskyf3a964b2014-02-19 22:05:42 -08001305 * GEN8 legacy ppgtt programming is accomplished through a max 4 PDP registers
1306 * with a net effect resembling a 2-level page table in normal x86 terms. Each
1307 * PDP represents 1GB of memory 4 * 512 * 512 * 4096 = 4GB legacy 32b address
1308 * space.
Ben Widawsky37aca442013-11-04 20:47:32 -08001309 *
Ben Widawskyf3a964b2014-02-19 22:05:42 -08001310 */
Daniel Vetter5c5f6452015-04-14 17:35:14 +02001311static int gen8_ppgtt_init(struct i915_hw_ppgtt *ppgtt)
Ben Widawsky37aca442013-11-04 20:47:32 -08001312{
Mika Kuoppala8776f022015-06-30 18:16:40 +03001313 int ret;
Michel Thierry69876be2015-04-08 12:13:27 +01001314
Mika Kuoppala8776f022015-06-30 18:16:40 +03001315 ret = gen8_init_scratch(&ppgtt->base);
1316 if (ret)
1317 return ret;
Michel Thierry69876be2015-04-08 12:13:27 +01001318
Michel Thierryd7b26332015-04-08 12:13:34 +01001319 ppgtt->base.start = 0;
Michel Thierryd7b26332015-04-08 12:13:34 +01001320 ppgtt->base.cleanup = gen8_ppgtt_cleanup;
Daniel Vetter5c5f6452015-04-14 17:35:14 +02001321 ppgtt->base.allocate_va_range = gen8_alloc_va_range;
Michel Thierryd7b26332015-04-08 12:13:34 +01001322 ppgtt->base.insert_entries = gen8_ppgtt_insert_entries;
Daniel Vetterc7e16f22015-04-14 17:35:11 +02001323 ppgtt->base.clear_range = gen8_ppgtt_clear_range;
Daniel Vetter777dc5b2015-04-14 17:35:12 +02001324 ppgtt->base.unbind_vma = ppgtt_unbind_vma;
1325 ppgtt->base.bind_vma = ppgtt_bind_vma;
Michel Thierryd7b26332015-04-08 12:13:34 +01001326
Michel Thierry762d9932015-07-30 11:05:29 +01001327 if (USES_FULL_48BIT_PPGTT(ppgtt->base.dev)) {
1328 ret = setup_px(ppgtt->base.dev, &ppgtt->pml4);
1329 if (ret)
1330 goto free_scratch;
Michel Thierry6ac18502015-07-29 17:23:46 +01001331
Michel Thierry762d9932015-07-30 11:05:29 +01001332 ppgtt->base.total = 1ULL << 48;
Michel Thierry2dba3232015-07-30 11:06:23 +01001333 ppgtt->switch_mm = gen8_48b_mm_switch;
Michel Thierry762d9932015-07-30 11:05:29 +01001334 } else {
1335 ret = __pdp_init(false, &ppgtt->pdp);
Michel Thierry81ba8aef2015-08-03 09:52:01 +01001336 if (ret)
1337 goto free_scratch;
1338
1339 ppgtt->base.total = 1ULL << 32;
1340 if (IS_ENABLED(CONFIG_X86_32))
1341 /* While we have a proliferation of size_t variables
1342 * we cannot represent the full ppgtt size on 32bit,
1343 * so limit it to the same size as the GGTT (currently
1344 * 2GiB).
1345 */
1346 ppgtt->base.total = to_i915(ppgtt->base.dev)->gtt.base.total;
Michel Thierry762d9932015-07-30 11:05:29 +01001347
Michel Thierry2dba3232015-07-30 11:06:23 +01001348 ppgtt->switch_mm = gen8_legacy_mm_switch;
Michel Thierry762d9932015-07-30 11:05:29 +01001349 trace_i915_page_directory_pointer_entry_alloc(&ppgtt->base,
1350 0, 0,
1351 GEN8_PML4E_SHIFT);
Michel Thierry81ba8aef2015-08-03 09:52:01 +01001352 }
Michel Thierry6ac18502015-07-29 17:23:46 +01001353
Michel Thierryd7b26332015-04-08 12:13:34 +01001354 return 0;
Michel Thierry6ac18502015-07-29 17:23:46 +01001355
1356free_scratch:
1357 gen8_free_scratch(&ppgtt->base);
1358 return ret;
Michel Thierryd7b26332015-04-08 12:13:34 +01001359}
1360
Ben Widawsky87d60b62013-12-06 14:11:29 -08001361static void gen6_dump_ppgtt(struct i915_hw_ppgtt *ppgtt, struct seq_file *m)
1362{
Ben Widawsky87d60b62013-12-06 14:11:29 -08001363 struct i915_address_space *vm = &ppgtt->base;
Michel Thierry09942c62015-04-08 12:13:30 +01001364 struct i915_page_table *unused;
Michel Thierry07749ef2015-03-16 16:00:54 +00001365 gen6_pte_t scratch_pte;
Ben Widawsky87d60b62013-12-06 14:11:29 -08001366 uint32_t pd_entry;
Michel Thierry09942c62015-04-08 12:13:30 +01001367 uint32_t pte, pde, temp;
1368 uint32_t start = ppgtt->base.start, length = ppgtt->base.total;
Ben Widawsky87d60b62013-12-06 14:11:29 -08001369
Mika Kuoppala79ab9372015-06-25 18:35:17 +03001370 scratch_pte = vm->pte_encode(px_dma(vm->scratch_page),
1371 I915_CACHE_LLC, true, 0);
Ben Widawsky87d60b62013-12-06 14:11:29 -08001372
Michel Thierry09942c62015-04-08 12:13:30 +01001373 gen6_for_each_pde(unused, &ppgtt->pd, start, length, temp, pde) {
Ben Widawsky87d60b62013-12-06 14:11:29 -08001374 u32 expected;
Michel Thierry07749ef2015-03-16 16:00:54 +00001375 gen6_pte_t *pt_vaddr;
Mika Kuoppala567047b2015-06-25 18:35:12 +03001376 const dma_addr_t pt_addr = px_dma(ppgtt->pd.page_table[pde]);
Michel Thierry09942c62015-04-08 12:13:30 +01001377 pd_entry = readl(ppgtt->pd_addr + pde);
Ben Widawsky87d60b62013-12-06 14:11:29 -08001378 expected = (GEN6_PDE_ADDR_ENCODE(pt_addr) | GEN6_PDE_VALID);
1379
1380 if (pd_entry != expected)
1381 seq_printf(m, "\tPDE #%d mismatch: Actual PDE: %x Expected PDE: %x\n",
1382 pde,
1383 pd_entry,
1384 expected);
1385 seq_printf(m, "\tPDE: %x\n", pd_entry);
1386
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +03001387 pt_vaddr = kmap_px(ppgtt->pd.page_table[pde]);
1388
Michel Thierry07749ef2015-03-16 16:00:54 +00001389 for (pte = 0; pte < GEN6_PTES; pte+=4) {
Ben Widawsky87d60b62013-12-06 14:11:29 -08001390 unsigned long va =
Michel Thierry07749ef2015-03-16 16:00:54 +00001391 (pde * PAGE_SIZE * GEN6_PTES) +
Ben Widawsky87d60b62013-12-06 14:11:29 -08001392 (pte * PAGE_SIZE);
1393 int i;
1394 bool found = false;
1395 for (i = 0; i < 4; i++)
1396 if (pt_vaddr[pte + i] != scratch_pte)
1397 found = true;
1398 if (!found)
1399 continue;
1400
1401 seq_printf(m, "\t\t0x%lx [%03d,%04d]: =", va, pde, pte);
1402 for (i = 0; i < 4; i++) {
1403 if (pt_vaddr[pte + i] != scratch_pte)
1404 seq_printf(m, " %08x", pt_vaddr[pte + i]);
1405 else
1406 seq_puts(m, " SCRATCH ");
1407 }
1408 seq_puts(m, "\n");
1409 }
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +03001410 kunmap_px(ppgtt, pt_vaddr);
Ben Widawsky87d60b62013-12-06 14:11:29 -08001411 }
1412}
1413
Ben Widawsky678d96f2015-03-16 16:00:56 +00001414/* Write pde (index) from the page directory @pd to the page table @pt */
Michel Thierryec565b32015-04-08 12:13:23 +01001415static void gen6_write_pde(struct i915_page_directory *pd,
1416 const int pde, struct i915_page_table *pt)
Ben Widawsky61973492013-04-08 18:43:54 -07001417{
Ben Widawsky678d96f2015-03-16 16:00:56 +00001418 /* Caller needs to make sure the write completes if necessary */
1419 struct i915_hw_ppgtt *ppgtt =
1420 container_of(pd, struct i915_hw_ppgtt, pd);
1421 u32 pd_entry;
Ben Widawsky61973492013-04-08 18:43:54 -07001422
Mika Kuoppala567047b2015-06-25 18:35:12 +03001423 pd_entry = GEN6_PDE_ADDR_ENCODE(px_dma(pt));
Ben Widawsky678d96f2015-03-16 16:00:56 +00001424 pd_entry |= GEN6_PDE_VALID;
Ben Widawsky61973492013-04-08 18:43:54 -07001425
Ben Widawsky678d96f2015-03-16 16:00:56 +00001426 writel(pd_entry, ppgtt->pd_addr + pde);
1427}
Ben Widawsky61973492013-04-08 18:43:54 -07001428
Ben Widawsky678d96f2015-03-16 16:00:56 +00001429/* Write all the page tables found in the ppgtt structure to incrementing page
1430 * directories. */
1431static void gen6_write_page_range(struct drm_i915_private *dev_priv,
Michel Thierryec565b32015-04-08 12:13:23 +01001432 struct i915_page_directory *pd,
Ben Widawsky678d96f2015-03-16 16:00:56 +00001433 uint32_t start, uint32_t length)
1434{
Michel Thierryec565b32015-04-08 12:13:23 +01001435 struct i915_page_table *pt;
Ben Widawsky678d96f2015-03-16 16:00:56 +00001436 uint32_t pde, temp;
1437
1438 gen6_for_each_pde(pt, pd, start, length, temp, pde)
1439 gen6_write_pde(pd, pde, pt);
1440
1441 /* Make sure write is complete before other code can use this page
1442 * table. Also require for WC mapped PTEs */
1443 readl(dev_priv->gtt.gsm);
Ben Widawsky3e302542013-04-23 23:15:32 -07001444}
1445
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001446static uint32_t get_pd_offset(struct i915_hw_ppgtt *ppgtt)
Ben Widawsky3e302542013-04-23 23:15:32 -07001447{
Mika Kuoppala44159dd2015-06-25 18:35:07 +03001448 BUG_ON(ppgtt->pd.base.ggtt_offset & 0x3f);
Ben Widawsky3e302542013-04-23 23:15:32 -07001449
Mika Kuoppala44159dd2015-06-25 18:35:07 +03001450 return (ppgtt->pd.base.ggtt_offset / 64) << 16;
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001451}
Ben Widawsky61973492013-04-08 18:43:54 -07001452
Ben Widawsky90252e52013-12-06 14:11:12 -08001453static int hsw_mm_switch(struct i915_hw_ppgtt *ppgtt,
John Harrisone85b26d2015-05-29 17:43:56 +01001454 struct drm_i915_gem_request *req)
Ben Widawsky90252e52013-12-06 14:11:12 -08001455{
John Harrisone85b26d2015-05-29 17:43:56 +01001456 struct intel_engine_cs *ring = req->ring;
Ben Widawsky90252e52013-12-06 14:11:12 -08001457 int ret;
Ben Widawsky61973492013-04-08 18:43:54 -07001458
Ben Widawsky90252e52013-12-06 14:11:12 -08001459 /* NB: TLBs must be flushed and invalidated before a switch */
John Harrisona84c3ae2015-05-29 17:43:57 +01001460 ret = ring->flush(req, I915_GEM_GPU_DOMAINS, I915_GEM_GPU_DOMAINS);
Ben Widawsky90252e52013-12-06 14:11:12 -08001461 if (ret)
1462 return ret;
1463
John Harrison5fb9de12015-05-29 17:44:07 +01001464 ret = intel_ring_begin(req, 6);
Ben Widawsky90252e52013-12-06 14:11:12 -08001465 if (ret)
1466 return ret;
1467
1468 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(2));
1469 intel_ring_emit(ring, RING_PP_DIR_DCLV(ring));
1470 intel_ring_emit(ring, PP_DIR_DCLV_2G);
1471 intel_ring_emit(ring, RING_PP_DIR_BASE(ring));
1472 intel_ring_emit(ring, get_pd_offset(ppgtt));
1473 intel_ring_emit(ring, MI_NOOP);
1474 intel_ring_advance(ring);
1475
1476 return 0;
1477}
1478
Yu Zhang71ba2d62015-02-10 19:05:54 +08001479static int vgpu_mm_switch(struct i915_hw_ppgtt *ppgtt,
John Harrisone85b26d2015-05-29 17:43:56 +01001480 struct drm_i915_gem_request *req)
Yu Zhang71ba2d62015-02-10 19:05:54 +08001481{
John Harrisone85b26d2015-05-29 17:43:56 +01001482 struct intel_engine_cs *ring = req->ring;
Yu Zhang71ba2d62015-02-10 19:05:54 +08001483 struct drm_i915_private *dev_priv = to_i915(ppgtt->base.dev);
1484
1485 I915_WRITE(RING_PP_DIR_DCLV(ring), PP_DIR_DCLV_2G);
1486 I915_WRITE(RING_PP_DIR_BASE(ring), get_pd_offset(ppgtt));
1487 return 0;
1488}
1489
Ben Widawsky48a10382013-12-06 14:11:11 -08001490static int gen7_mm_switch(struct i915_hw_ppgtt *ppgtt,
John Harrisone85b26d2015-05-29 17:43:56 +01001491 struct drm_i915_gem_request *req)
Ben Widawsky48a10382013-12-06 14:11:11 -08001492{
John Harrisone85b26d2015-05-29 17:43:56 +01001493 struct intel_engine_cs *ring = req->ring;
Ben Widawsky48a10382013-12-06 14:11:11 -08001494 int ret;
1495
Ben Widawsky48a10382013-12-06 14:11:11 -08001496 /* NB: TLBs must be flushed and invalidated before a switch */
John Harrisona84c3ae2015-05-29 17:43:57 +01001497 ret = ring->flush(req, I915_GEM_GPU_DOMAINS, I915_GEM_GPU_DOMAINS);
Ben Widawsky48a10382013-12-06 14:11:11 -08001498 if (ret)
1499 return ret;
1500
John Harrison5fb9de12015-05-29 17:44:07 +01001501 ret = intel_ring_begin(req, 6);
Ben Widawsky48a10382013-12-06 14:11:11 -08001502 if (ret)
1503 return ret;
1504
1505 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(2));
1506 intel_ring_emit(ring, RING_PP_DIR_DCLV(ring));
1507 intel_ring_emit(ring, PP_DIR_DCLV_2G);
1508 intel_ring_emit(ring, RING_PP_DIR_BASE(ring));
1509 intel_ring_emit(ring, get_pd_offset(ppgtt));
1510 intel_ring_emit(ring, MI_NOOP);
1511 intel_ring_advance(ring);
1512
Ben Widawsky90252e52013-12-06 14:11:12 -08001513 /* XXX: RCS is the only one to auto invalidate the TLBs? */
1514 if (ring->id != RCS) {
John Harrisona84c3ae2015-05-29 17:43:57 +01001515 ret = ring->flush(req, I915_GEM_GPU_DOMAINS, I915_GEM_GPU_DOMAINS);
Ben Widawsky90252e52013-12-06 14:11:12 -08001516 if (ret)
1517 return ret;
1518 }
1519
Ben Widawsky48a10382013-12-06 14:11:11 -08001520 return 0;
1521}
1522
Ben Widawskyeeb94882013-12-06 14:11:10 -08001523static int gen6_mm_switch(struct i915_hw_ppgtt *ppgtt,
John Harrisone85b26d2015-05-29 17:43:56 +01001524 struct drm_i915_gem_request *req)
Ben Widawskyeeb94882013-12-06 14:11:10 -08001525{
John Harrisone85b26d2015-05-29 17:43:56 +01001526 struct intel_engine_cs *ring = req->ring;
Ben Widawskyeeb94882013-12-06 14:11:10 -08001527 struct drm_device *dev = ppgtt->base.dev;
1528 struct drm_i915_private *dev_priv = dev->dev_private;
1529
Ben Widawsky48a10382013-12-06 14:11:11 -08001530
Ben Widawskyeeb94882013-12-06 14:11:10 -08001531 I915_WRITE(RING_PP_DIR_DCLV(ring), PP_DIR_DCLV_2G);
1532 I915_WRITE(RING_PP_DIR_BASE(ring), get_pd_offset(ppgtt));
1533
1534 POSTING_READ(RING_PP_DIR_DCLV(ring));
1535
1536 return 0;
1537}
1538
Daniel Vetter82460d92014-08-06 20:19:53 +02001539static void gen8_ppgtt_enable(struct drm_device *dev)
Ben Widawskyeeb94882013-12-06 14:11:10 -08001540{
Ben Widawskyeeb94882013-12-06 14:11:10 -08001541 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001542 struct intel_engine_cs *ring;
Daniel Vetter82460d92014-08-06 20:19:53 +02001543 int j;
Ben Widawskyeeb94882013-12-06 14:11:10 -08001544
1545 for_each_ring(ring, dev_priv, j) {
Michel Thierry2dba3232015-07-30 11:06:23 +01001546 u32 four_level = USES_FULL_48BIT_PPGTT(dev) ? GEN8_GFX_PPGTT_48B : 0;
Ben Widawskyeeb94882013-12-06 14:11:10 -08001547 I915_WRITE(RING_MODE_GEN7(ring),
Michel Thierry2dba3232015-07-30 11:06:23 +01001548 _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE | four_level));
Ben Widawskyeeb94882013-12-06 14:11:10 -08001549 }
Ben Widawskyeeb94882013-12-06 14:11:10 -08001550}
1551
Daniel Vetter82460d92014-08-06 20:19:53 +02001552static void gen7_ppgtt_enable(struct drm_device *dev)
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001553{
Jani Nikula50227e12014-03-31 14:27:21 +03001554 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001555 struct intel_engine_cs *ring;
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001556 uint32_t ecochk, ecobits;
1557 int i;
1558
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001559 ecobits = I915_READ(GAC_ECO_BITS);
1560 I915_WRITE(GAC_ECO_BITS, ecobits | ECOBITS_PPGTT_CACHE64B);
1561
1562 ecochk = I915_READ(GAM_ECOCHK);
1563 if (IS_HASWELL(dev)) {
1564 ecochk |= ECOCHK_PPGTT_WB_HSW;
1565 } else {
1566 ecochk |= ECOCHK_PPGTT_LLC_IVB;
1567 ecochk &= ~ECOCHK_PPGTT_GFDT_IVB;
1568 }
1569 I915_WRITE(GAM_ECOCHK, ecochk);
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001570
Ben Widawsky61973492013-04-08 18:43:54 -07001571 for_each_ring(ring, dev_priv, i) {
Ben Widawskyeeb94882013-12-06 14:11:10 -08001572 /* GFX_MODE is per-ring on gen7+ */
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001573 I915_WRITE(RING_MODE_GEN7(ring),
1574 _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE));
Ben Widawsky61973492013-04-08 18:43:54 -07001575 }
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001576}
1577
Daniel Vetter82460d92014-08-06 20:19:53 +02001578static void gen6_ppgtt_enable(struct drm_device *dev)
Ben Widawsky61973492013-04-08 18:43:54 -07001579{
Jani Nikula50227e12014-03-31 14:27:21 +03001580 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001581 uint32_t ecochk, gab_ctl, ecobits;
Ben Widawsky61973492013-04-08 18:43:54 -07001582
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001583 ecobits = I915_READ(GAC_ECO_BITS);
1584 I915_WRITE(GAC_ECO_BITS, ecobits | ECOBITS_SNB_BIT |
1585 ECOBITS_PPGTT_CACHE64B);
Ben Widawsky61973492013-04-08 18:43:54 -07001586
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001587 gab_ctl = I915_READ(GAB_CTL);
1588 I915_WRITE(GAB_CTL, gab_ctl | GAB_CTL_CONT_AFTER_PAGEFAULT);
Ben Widawsky61973492013-04-08 18:43:54 -07001589
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001590 ecochk = I915_READ(GAM_ECOCHK);
1591 I915_WRITE(GAM_ECOCHK, ecochk | ECOCHK_SNB_BIT | ECOCHK_PPGTT_CACHE64B);
Ben Widawsky61973492013-04-08 18:43:54 -07001592
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001593 I915_WRITE(GFX_MODE, _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE));
Ben Widawsky61973492013-04-08 18:43:54 -07001594}
1595
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001596/* PPGTT support for Sandybdrige/Gen6 and later */
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001597static void gen6_ppgtt_clear_range(struct i915_address_space *vm,
Ben Widawsky782f1492014-02-20 11:50:33 -08001598 uint64_t start,
1599 uint64_t length,
Ben Widawsky828c7902013-10-16 09:21:30 -07001600 bool use_scratch)
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001601{
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001602 struct i915_hw_ppgtt *ppgtt =
1603 container_of(vm, struct i915_hw_ppgtt, base);
Michel Thierry07749ef2015-03-16 16:00:54 +00001604 gen6_pte_t *pt_vaddr, scratch_pte;
Ben Widawsky782f1492014-02-20 11:50:33 -08001605 unsigned first_entry = start >> PAGE_SHIFT;
1606 unsigned num_entries = length >> PAGE_SHIFT;
Michel Thierry07749ef2015-03-16 16:00:54 +00001607 unsigned act_pt = first_entry / GEN6_PTES;
1608 unsigned first_pte = first_entry % GEN6_PTES;
Daniel Vetter7bddb012012-02-09 17:15:47 +01001609 unsigned last_pte, i;
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001610
Mika Kuoppalac114f762015-06-25 18:35:13 +03001611 scratch_pte = vm->pte_encode(px_dma(vm->scratch_page),
1612 I915_CACHE_LLC, true, 0);
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001613
Daniel Vetter7bddb012012-02-09 17:15:47 +01001614 while (num_entries) {
1615 last_pte = first_pte + num_entries;
Michel Thierry07749ef2015-03-16 16:00:54 +00001616 if (last_pte > GEN6_PTES)
1617 last_pte = GEN6_PTES;
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001618
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +03001619 pt_vaddr = kmap_px(ppgtt->pd.page_table[act_pt]);
Daniel Vetter7bddb012012-02-09 17:15:47 +01001620
1621 for (i = first_pte; i < last_pte; i++)
1622 pt_vaddr[i] = scratch_pte;
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001623
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +03001624 kunmap_px(ppgtt, pt_vaddr);
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001625
Daniel Vetter7bddb012012-02-09 17:15:47 +01001626 num_entries -= last_pte - first_pte;
1627 first_pte = 0;
Daniel Vettera15326a2013-03-19 23:48:39 +01001628 act_pt++;
Daniel Vetter7bddb012012-02-09 17:15:47 +01001629 }
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001630}
1631
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001632static void gen6_ppgtt_insert_entries(struct i915_address_space *vm,
Daniel Vetterdef886c2013-01-24 14:44:56 -08001633 struct sg_table *pages,
Ben Widawsky782f1492014-02-20 11:50:33 -08001634 uint64_t start,
Akash Goel24f3a8c2014-06-17 10:59:42 +05301635 enum i915_cache_level cache_level, u32 flags)
Daniel Vetterdef886c2013-01-24 14:44:56 -08001636{
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001637 struct i915_hw_ppgtt *ppgtt =
1638 container_of(vm, struct i915_hw_ppgtt, base);
Michel Thierry07749ef2015-03-16 16:00:54 +00001639 gen6_pte_t *pt_vaddr;
Ben Widawsky782f1492014-02-20 11:50:33 -08001640 unsigned first_entry = start >> PAGE_SHIFT;
Michel Thierry07749ef2015-03-16 16:00:54 +00001641 unsigned act_pt = first_entry / GEN6_PTES;
1642 unsigned act_pte = first_entry % GEN6_PTES;
Imre Deak6e995e22013-02-18 19:28:04 +02001643 struct sg_page_iter sg_iter;
Daniel Vetterdef886c2013-01-24 14:44:56 -08001644
Chris Wilsoncc797142013-12-31 15:50:30 +00001645 pt_vaddr = NULL;
Imre Deak6e995e22013-02-18 19:28:04 +02001646 for_each_sg_page(pages->sgl, &sg_iter, pages->nents, 0) {
Chris Wilsoncc797142013-12-31 15:50:30 +00001647 if (pt_vaddr == NULL)
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +03001648 pt_vaddr = kmap_px(ppgtt->pd.page_table[act_pt]);
Daniel Vetterdef886c2013-01-24 14:44:56 -08001649
Chris Wilsoncc797142013-12-31 15:50:30 +00001650 pt_vaddr[act_pte] =
1651 vm->pte_encode(sg_page_iter_dma_address(&sg_iter),
Akash Goel24f3a8c2014-06-17 10:59:42 +05301652 cache_level, true, flags);
1653
Michel Thierry07749ef2015-03-16 16:00:54 +00001654 if (++act_pte == GEN6_PTES) {
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +03001655 kunmap_px(ppgtt, pt_vaddr);
Chris Wilsoncc797142013-12-31 15:50:30 +00001656 pt_vaddr = NULL;
Daniel Vettera15326a2013-03-19 23:48:39 +01001657 act_pt++;
Imre Deak6e995e22013-02-18 19:28:04 +02001658 act_pte = 0;
Daniel Vetterdef886c2013-01-24 14:44:56 -08001659 }
Daniel Vetterdef886c2013-01-24 14:44:56 -08001660 }
Chris Wilsoncc797142013-12-31 15:50:30 +00001661 if (pt_vaddr)
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +03001662 kunmap_px(ppgtt, pt_vaddr);
Daniel Vetterdef886c2013-01-24 14:44:56 -08001663}
1664
Ben Widawsky678d96f2015-03-16 16:00:56 +00001665static int gen6_alloc_va_range(struct i915_address_space *vm,
Mika Kuoppalaa05d80e2015-06-25 18:35:04 +03001666 uint64_t start_in, uint64_t length_in)
Ben Widawsky678d96f2015-03-16 16:00:56 +00001667{
Michel Thierry4933d512015-03-24 15:46:22 +00001668 DECLARE_BITMAP(new_page_tables, I915_PDES);
1669 struct drm_device *dev = vm->dev;
1670 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky678d96f2015-03-16 16:00:56 +00001671 struct i915_hw_ppgtt *ppgtt =
1672 container_of(vm, struct i915_hw_ppgtt, base);
Michel Thierryec565b32015-04-08 12:13:23 +01001673 struct i915_page_table *pt;
Mika Kuoppalaa05d80e2015-06-25 18:35:04 +03001674 uint32_t start, length, start_save, length_save;
Ben Widawsky678d96f2015-03-16 16:00:56 +00001675 uint32_t pde, temp;
Michel Thierry4933d512015-03-24 15:46:22 +00001676 int ret;
1677
Mika Kuoppalaa05d80e2015-06-25 18:35:04 +03001678 if (WARN_ON(start_in + length_in > ppgtt->base.total))
1679 return -ENODEV;
1680
1681 start = start_save = start_in;
1682 length = length_save = length_in;
Michel Thierry4933d512015-03-24 15:46:22 +00001683
1684 bitmap_zero(new_page_tables, I915_PDES);
1685
1686 /* The allocation is done in two stages so that we can bail out with
1687 * minimal amount of pain. The first stage finds new page tables that
1688 * need allocation. The second stage marks use ptes within the page
1689 * tables.
1690 */
1691 gen6_for_each_pde(pt, &ppgtt->pd, start, length, temp, pde) {
Mika Kuoppala79ab9372015-06-25 18:35:17 +03001692 if (pt != vm->scratch_pt) {
Michel Thierry4933d512015-03-24 15:46:22 +00001693 WARN_ON(bitmap_empty(pt->used_ptes, GEN6_PTES));
1694 continue;
1695 }
1696
1697 /* We've already allocated a page table */
1698 WARN_ON(!bitmap_empty(pt->used_ptes, GEN6_PTES));
1699
Mika Kuoppala8a1ebd72015-05-22 20:04:59 +03001700 pt = alloc_pt(dev);
Michel Thierry4933d512015-03-24 15:46:22 +00001701 if (IS_ERR(pt)) {
1702 ret = PTR_ERR(pt);
1703 goto unwind_out;
1704 }
1705
1706 gen6_initialize_pt(vm, pt);
1707
1708 ppgtt->pd.page_table[pde] = pt;
Mika Kuoppala966082c2015-06-25 18:35:19 +03001709 __set_bit(pde, new_page_tables);
Michel Thierry72744cb2015-03-24 15:46:23 +00001710 trace_i915_page_table_entry_alloc(vm, pde, start, GEN6_PDE_SHIFT);
Michel Thierry4933d512015-03-24 15:46:22 +00001711 }
1712
1713 start = start_save;
1714 length = length_save;
Ben Widawsky678d96f2015-03-16 16:00:56 +00001715
1716 gen6_for_each_pde(pt, &ppgtt->pd, start, length, temp, pde) {
1717 DECLARE_BITMAP(tmp_bitmap, GEN6_PTES);
1718
1719 bitmap_zero(tmp_bitmap, GEN6_PTES);
1720 bitmap_set(tmp_bitmap, gen6_pte_index(start),
1721 gen6_pte_count(start, length));
1722
Mika Kuoppala966082c2015-06-25 18:35:19 +03001723 if (__test_and_clear_bit(pde, new_page_tables))
Michel Thierry4933d512015-03-24 15:46:22 +00001724 gen6_write_pde(&ppgtt->pd, pde, pt);
1725
Michel Thierry72744cb2015-03-24 15:46:23 +00001726 trace_i915_page_table_entry_map(vm, pde, pt,
1727 gen6_pte_index(start),
1728 gen6_pte_count(start, length),
1729 GEN6_PTES);
Michel Thierry4933d512015-03-24 15:46:22 +00001730 bitmap_or(pt->used_ptes, tmp_bitmap, pt->used_ptes,
Ben Widawsky678d96f2015-03-16 16:00:56 +00001731 GEN6_PTES);
1732 }
1733
Michel Thierry4933d512015-03-24 15:46:22 +00001734 WARN_ON(!bitmap_empty(new_page_tables, I915_PDES));
1735
1736 /* Make sure write is complete before other code can use this page
1737 * table. Also require for WC mapped PTEs */
1738 readl(dev_priv->gtt.gsm);
1739
Ben Widawsky563222a2015-03-19 12:53:28 +00001740 mark_tlbs_dirty(ppgtt);
Ben Widawsky678d96f2015-03-16 16:00:56 +00001741 return 0;
Michel Thierry4933d512015-03-24 15:46:22 +00001742
1743unwind_out:
1744 for_each_set_bit(pde, new_page_tables, I915_PDES) {
Michel Thierryec565b32015-04-08 12:13:23 +01001745 struct i915_page_table *pt = ppgtt->pd.page_table[pde];
Michel Thierry4933d512015-03-24 15:46:22 +00001746
Mika Kuoppala79ab9372015-06-25 18:35:17 +03001747 ppgtt->pd.page_table[pde] = vm->scratch_pt;
Mika Kuoppalaa08e1112015-06-25 18:35:08 +03001748 free_pt(vm->dev, pt);
Michel Thierry4933d512015-03-24 15:46:22 +00001749 }
1750
1751 mark_tlbs_dirty(ppgtt);
1752 return ret;
Ben Widawsky678d96f2015-03-16 16:00:56 +00001753}
1754
Mika Kuoppala8776f022015-06-30 18:16:40 +03001755static int gen6_init_scratch(struct i915_address_space *vm)
1756{
1757 struct drm_device *dev = vm->dev;
1758
1759 vm->scratch_page = alloc_scratch_page(dev);
1760 if (IS_ERR(vm->scratch_page))
1761 return PTR_ERR(vm->scratch_page);
1762
1763 vm->scratch_pt = alloc_pt(dev);
1764 if (IS_ERR(vm->scratch_pt)) {
1765 free_scratch_page(dev, vm->scratch_page);
1766 return PTR_ERR(vm->scratch_pt);
1767 }
1768
1769 gen6_initialize_pt(vm, vm->scratch_pt);
1770
1771 return 0;
1772}
1773
1774static void gen6_free_scratch(struct i915_address_space *vm)
1775{
1776 struct drm_device *dev = vm->dev;
1777
1778 free_pt(dev, vm->scratch_pt);
1779 free_scratch_page(dev, vm->scratch_page);
1780}
1781
Daniel Vetter061dd492015-04-14 17:35:13 +02001782static void gen6_ppgtt_cleanup(struct i915_address_space *vm)
Ben Widawskya00d8252014-02-19 22:05:48 -08001783{
Daniel Vetter061dd492015-04-14 17:35:13 +02001784 struct i915_hw_ppgtt *ppgtt =
1785 container_of(vm, struct i915_hw_ppgtt, base);
Michel Thierry09942c62015-04-08 12:13:30 +01001786 struct i915_page_table *pt;
1787 uint32_t pde;
Daniel Vetter3440d262013-01-24 13:49:56 -08001788
Daniel Vetter061dd492015-04-14 17:35:13 +02001789 drm_mm_remove_node(&ppgtt->node);
1790
Michel Thierry09942c62015-04-08 12:13:30 +01001791 gen6_for_all_pdes(pt, ppgtt, pde) {
Mika Kuoppala79ab9372015-06-25 18:35:17 +03001792 if (pt != vm->scratch_pt)
Mika Kuoppalaa08e1112015-06-25 18:35:08 +03001793 free_pt(ppgtt->base.dev, pt);
Michel Thierry4933d512015-03-24 15:46:22 +00001794 }
1795
Mika Kuoppala8776f022015-06-30 18:16:40 +03001796 gen6_free_scratch(vm);
Daniel Vetter3440d262013-01-24 13:49:56 -08001797}
1798
Ben Widawskyb1465202014-02-19 22:05:49 -08001799static int gen6_ppgtt_allocate_page_directories(struct i915_hw_ppgtt *ppgtt)
Daniel Vetter3440d262013-01-24 13:49:56 -08001800{
Mika Kuoppala8776f022015-06-30 18:16:40 +03001801 struct i915_address_space *vm = &ppgtt->base;
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001802 struct drm_device *dev = ppgtt->base.dev;
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001803 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawskye3cc1992013-12-06 14:11:08 -08001804 bool retried = false;
Ben Widawskyb1465202014-02-19 22:05:49 -08001805 int ret;
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001806
Ben Widawskyc8d4c0d2013-12-06 14:11:07 -08001807 /* PPGTT PDEs reside in the GGTT and consists of 512 entries. The
1808 * allocator works in address space sizes, so it's multiplied by page
1809 * size. We allocate at the top of the GTT to avoid fragmentation.
1810 */
1811 BUG_ON(!drm_mm_initialized(&dev_priv->gtt.base.mm));
Michel Thierry4933d512015-03-24 15:46:22 +00001812
Mika Kuoppala8776f022015-06-30 18:16:40 +03001813 ret = gen6_init_scratch(vm);
1814 if (ret)
1815 return ret;
Michel Thierry4933d512015-03-24 15:46:22 +00001816
Ben Widawskye3cc1992013-12-06 14:11:08 -08001817alloc:
Ben Widawskyc8d4c0d2013-12-06 14:11:07 -08001818 ret = drm_mm_insert_node_in_range_generic(&dev_priv->gtt.base.mm,
1819 &ppgtt->node, GEN6_PD_SIZE,
1820 GEN6_PD_ALIGN, 0,
1821 0, dev_priv->gtt.base.total,
Ben Widawsky3e8b5ae2014-05-06 22:21:30 -07001822 DRM_MM_TOPDOWN);
Ben Widawskye3cc1992013-12-06 14:11:08 -08001823 if (ret == -ENOSPC && !retried) {
1824 ret = i915_gem_evict_something(dev, &dev_priv->gtt.base,
1825 GEN6_PD_SIZE, GEN6_PD_ALIGN,
Chris Wilsond23db882014-05-23 08:48:08 +02001826 I915_CACHE_NONE,
1827 0, dev_priv->gtt.base.total,
1828 0);
Ben Widawskye3cc1992013-12-06 14:11:08 -08001829 if (ret)
Ben Widawsky678d96f2015-03-16 16:00:56 +00001830 goto err_out;
Ben Widawskye3cc1992013-12-06 14:11:08 -08001831
1832 retried = true;
1833 goto alloc;
1834 }
Ben Widawskyc8d4c0d2013-12-06 14:11:07 -08001835
Ben Widawskyc8c26622015-01-22 17:01:25 +00001836 if (ret)
Ben Widawsky678d96f2015-03-16 16:00:56 +00001837 goto err_out;
1838
Ben Widawskyc8c26622015-01-22 17:01:25 +00001839
Ben Widawskyc8d4c0d2013-12-06 14:11:07 -08001840 if (ppgtt->node.start < dev_priv->gtt.mappable_end)
1841 DRM_DEBUG("Forced to use aperture for PDEs\n");
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001842
Ben Widawskyc8c26622015-01-22 17:01:25 +00001843 return 0;
Ben Widawsky678d96f2015-03-16 16:00:56 +00001844
1845err_out:
Mika Kuoppala8776f022015-06-30 18:16:40 +03001846 gen6_free_scratch(vm);
Ben Widawsky678d96f2015-03-16 16:00:56 +00001847 return ret;
Ben Widawskyb1465202014-02-19 22:05:49 -08001848}
1849
Ben Widawskyb1465202014-02-19 22:05:49 -08001850static int gen6_ppgtt_alloc(struct i915_hw_ppgtt *ppgtt)
1851{
kbuild test robot2f2cf682015-03-27 19:26:35 +08001852 return gen6_ppgtt_allocate_page_directories(ppgtt);
Ben Widawskyb1465202014-02-19 22:05:49 -08001853}
1854
Michel Thierry4933d512015-03-24 15:46:22 +00001855static void gen6_scratch_va_range(struct i915_hw_ppgtt *ppgtt,
1856 uint64_t start, uint64_t length)
1857{
Michel Thierryec565b32015-04-08 12:13:23 +01001858 struct i915_page_table *unused;
Michel Thierry4933d512015-03-24 15:46:22 +00001859 uint32_t pde, temp;
1860
1861 gen6_for_each_pde(unused, &ppgtt->pd, start, length, temp, pde)
Mika Kuoppala79ab9372015-06-25 18:35:17 +03001862 ppgtt->pd.page_table[pde] = ppgtt->base.scratch_pt;
Michel Thierry4933d512015-03-24 15:46:22 +00001863}
1864
Daniel Vetter5c5f6452015-04-14 17:35:14 +02001865static int gen6_ppgtt_init(struct i915_hw_ppgtt *ppgtt)
Ben Widawskyb1465202014-02-19 22:05:49 -08001866{
1867 struct drm_device *dev = ppgtt->base.dev;
1868 struct drm_i915_private *dev_priv = dev->dev_private;
1869 int ret;
1870
1871 ppgtt->base.pte_encode = dev_priv->gtt.base.pte_encode;
Ben Widawsky48a10382013-12-06 14:11:11 -08001872 if (IS_GEN6(dev)) {
Ben Widawsky48a10382013-12-06 14:11:11 -08001873 ppgtt->switch_mm = gen6_mm_switch;
Ben Widawsky90252e52013-12-06 14:11:12 -08001874 } else if (IS_HASWELL(dev)) {
Ben Widawsky90252e52013-12-06 14:11:12 -08001875 ppgtt->switch_mm = hsw_mm_switch;
Ben Widawsky48a10382013-12-06 14:11:11 -08001876 } else if (IS_GEN7(dev)) {
Ben Widawsky48a10382013-12-06 14:11:11 -08001877 ppgtt->switch_mm = gen7_mm_switch;
1878 } else
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001879 BUG();
Ben Widawskyb1465202014-02-19 22:05:49 -08001880
Yu Zhang71ba2d62015-02-10 19:05:54 +08001881 if (intel_vgpu_active(dev))
1882 ppgtt->switch_mm = vgpu_mm_switch;
1883
Ben Widawskyb1465202014-02-19 22:05:49 -08001884 ret = gen6_ppgtt_alloc(ppgtt);
1885 if (ret)
1886 return ret;
1887
Daniel Vetter5c5f6452015-04-14 17:35:14 +02001888 ppgtt->base.allocate_va_range = gen6_alloc_va_range;
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001889 ppgtt->base.clear_range = gen6_ppgtt_clear_range;
1890 ppgtt->base.insert_entries = gen6_ppgtt_insert_entries;
Daniel Vetter777dc5b2015-04-14 17:35:12 +02001891 ppgtt->base.unbind_vma = ppgtt_unbind_vma;
1892 ppgtt->base.bind_vma = ppgtt_bind_vma;
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001893 ppgtt->base.cleanup = gen6_ppgtt_cleanup;
Ben Widawsky686e1f6f2013-11-25 09:54:34 -08001894 ppgtt->base.start = 0;
Michel Thierry09942c62015-04-08 12:13:30 +01001895 ppgtt->base.total = I915_PDES * GEN6_PTES * PAGE_SIZE;
Ben Widawskyb1465202014-02-19 22:05:49 -08001896 ppgtt->debug_dump = gen6_dump_ppgtt;
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001897
Mika Kuoppala44159dd2015-06-25 18:35:07 +03001898 ppgtt->pd.base.ggtt_offset =
Michel Thierry07749ef2015-03-16 16:00:54 +00001899 ppgtt->node.start / PAGE_SIZE * sizeof(gen6_pte_t);
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001900
Ben Widawsky678d96f2015-03-16 16:00:56 +00001901 ppgtt->pd_addr = (gen6_pte_t __iomem *)dev_priv->gtt.gsm +
Mika Kuoppala44159dd2015-06-25 18:35:07 +03001902 ppgtt->pd.base.ggtt_offset / sizeof(gen6_pte_t);
Ben Widawsky678d96f2015-03-16 16:00:56 +00001903
Daniel Vetter5c5f6452015-04-14 17:35:14 +02001904 gen6_scratch_va_range(ppgtt, 0, ppgtt->base.total);
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001905
Ben Widawsky678d96f2015-03-16 16:00:56 +00001906 gen6_write_page_range(dev_priv, &ppgtt->pd, 0, ppgtt->base.total);
1907
Thierry Reding440fd522015-01-23 09:05:06 +01001908 DRM_DEBUG_DRIVER("Allocated pde space (%lldM) at GTT entry: %llx\n",
Ben Widawskyc8d4c0d2013-12-06 14:11:07 -08001909 ppgtt->node.size >> 20,
1910 ppgtt->node.start / PAGE_SIZE);
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001911
Daniel Vetterfa76da32014-08-06 20:19:54 +02001912 DRM_DEBUG("Adding PPGTT at offset %x\n",
Mika Kuoppala44159dd2015-06-25 18:35:07 +03001913 ppgtt->pd.base.ggtt_offset << 10);
Daniel Vetterfa76da32014-08-06 20:19:54 +02001914
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001915 return 0;
Daniel Vetter3440d262013-01-24 13:49:56 -08001916}
1917
Daniel Vetter5c5f6452015-04-14 17:35:14 +02001918static int __hw_ppgtt_init(struct drm_device *dev, struct i915_hw_ppgtt *ppgtt)
Daniel Vetter3440d262013-01-24 13:49:56 -08001919{
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001920 ppgtt->base.dev = dev;
Daniel Vetter3440d262013-01-24 13:49:56 -08001921
Ben Widawsky3ed124b2013-04-08 18:43:53 -07001922 if (INTEL_INFO(dev)->gen < 8)
Daniel Vetter5c5f6452015-04-14 17:35:14 +02001923 return gen6_ppgtt_init(ppgtt);
Ben Widawsky3ed124b2013-04-08 18:43:53 -07001924 else
Michel Thierryd7b26332015-04-08 12:13:34 +01001925 return gen8_ppgtt_init(ppgtt);
Daniel Vetterfa76da32014-08-06 20:19:54 +02001926}
Mika Kuoppalac114f762015-06-25 18:35:13 +03001927
Daniel Vetterfa76da32014-08-06 20:19:54 +02001928int i915_ppgtt_init(struct drm_device *dev, struct i915_hw_ppgtt *ppgtt)
1929{
1930 struct drm_i915_private *dev_priv = dev->dev_private;
1931 int ret = 0;
Ben Widawsky3ed124b2013-04-08 18:43:53 -07001932
Daniel Vetter5c5f6452015-04-14 17:35:14 +02001933 ret = __hw_ppgtt_init(dev, ppgtt);
Daniel Vetterfa76da32014-08-06 20:19:54 +02001934 if (ret == 0) {
Ben Widawskyc7c48df2013-12-06 14:11:15 -08001935 kref_init(&ppgtt->ref);
Ben Widawsky93bd8642013-07-16 16:50:06 -07001936 drm_mm_init(&ppgtt->base.mm, ppgtt->base.start,
1937 ppgtt->base.total);
Ben Widawsky7e0d96b2013-12-06 14:11:26 -08001938 i915_init_vm(dev_priv, &ppgtt->base);
Ben Widawsky93bd8642013-07-16 16:50:06 -07001939 }
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001940
1941 return ret;
1942}
1943
Daniel Vetter82460d92014-08-06 20:19:53 +02001944int i915_ppgtt_init_hw(struct drm_device *dev)
1945{
Thomas Daniel671b50132014-08-20 16:24:50 +01001946 /* In the case of execlists, PPGTT is enabled by the context descriptor
1947 * and the PDPs are contained within the context itself. We don't
1948 * need to do anything here. */
1949 if (i915.enable_execlists)
1950 return 0;
1951
Daniel Vetter82460d92014-08-06 20:19:53 +02001952 if (!USES_PPGTT(dev))
1953 return 0;
1954
1955 if (IS_GEN6(dev))
1956 gen6_ppgtt_enable(dev);
1957 else if (IS_GEN7(dev))
1958 gen7_ppgtt_enable(dev);
1959 else if (INTEL_INFO(dev)->gen >= 8)
1960 gen8_ppgtt_enable(dev);
1961 else
Daniel Vetter5f77eeb2014-12-08 16:40:10 +01001962 MISSING_CASE(INTEL_INFO(dev)->gen);
Daniel Vetter82460d92014-08-06 20:19:53 +02001963
John Harrison4ad2fd82015-06-18 13:11:20 +01001964 return 0;
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001965}
John Harrison4ad2fd82015-06-18 13:11:20 +01001966
John Harrisonb3dd6b92015-05-29 17:43:40 +01001967int i915_ppgtt_init_ring(struct drm_i915_gem_request *req)
John Harrison4ad2fd82015-06-18 13:11:20 +01001968{
John Harrisonb3dd6b92015-05-29 17:43:40 +01001969 struct drm_i915_private *dev_priv = req->ring->dev->dev_private;
John Harrison4ad2fd82015-06-18 13:11:20 +01001970 struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
1971
1972 if (i915.enable_execlists)
1973 return 0;
1974
1975 if (!ppgtt)
1976 return 0;
1977
John Harrisone85b26d2015-05-29 17:43:56 +01001978 return ppgtt->switch_mm(ppgtt, req);
John Harrison4ad2fd82015-06-18 13:11:20 +01001979}
1980
Daniel Vetter4d884702014-08-06 15:04:47 +02001981struct i915_hw_ppgtt *
1982i915_ppgtt_create(struct drm_device *dev, struct drm_i915_file_private *fpriv)
1983{
1984 struct i915_hw_ppgtt *ppgtt;
1985 int ret;
1986
1987 ppgtt = kzalloc(sizeof(*ppgtt), GFP_KERNEL);
1988 if (!ppgtt)
1989 return ERR_PTR(-ENOMEM);
1990
1991 ret = i915_ppgtt_init(dev, ppgtt);
1992 if (ret) {
1993 kfree(ppgtt);
1994 return ERR_PTR(ret);
1995 }
1996
1997 ppgtt->file_priv = fpriv;
1998
Daniele Ceraolo Spurio198c9742014-11-10 13:44:31 +00001999 trace_i915_ppgtt_create(&ppgtt->base);
2000
Daniel Vetter4d884702014-08-06 15:04:47 +02002001 return ppgtt;
2002}
2003
Daniel Vetteree960be2014-08-06 15:04:45 +02002004void i915_ppgtt_release(struct kref *kref)
2005{
2006 struct i915_hw_ppgtt *ppgtt =
2007 container_of(kref, struct i915_hw_ppgtt, ref);
2008
Daniele Ceraolo Spurio198c9742014-11-10 13:44:31 +00002009 trace_i915_ppgtt_release(&ppgtt->base);
2010
Daniel Vetteree960be2014-08-06 15:04:45 +02002011 /* vmas should already be unbound */
2012 WARN_ON(!list_empty(&ppgtt->base.active_list));
2013 WARN_ON(!list_empty(&ppgtt->base.inactive_list));
2014
Daniel Vetter19dd1202014-08-06 15:04:55 +02002015 list_del(&ppgtt->base.global_link);
2016 drm_mm_takedown(&ppgtt->base.mm);
2017
Daniel Vetteree960be2014-08-06 15:04:45 +02002018 ppgtt->base.cleanup(&ppgtt->base);
2019 kfree(ppgtt);
2020}
Daniel Vetter1d2a3142012-02-09 17:15:46 +01002021
Ben Widawskya81cc002013-01-18 12:30:31 -08002022extern int intel_iommu_gfx_mapped;
2023/* Certain Gen5 chipsets require require idling the GPU before
2024 * unmapping anything from the GTT when VT-d is enabled.
2025 */
Daniel Vetter2c642b02015-04-14 17:35:26 +02002026static bool needs_idle_maps(struct drm_device *dev)
Ben Widawskya81cc002013-01-18 12:30:31 -08002027{
2028#ifdef CONFIG_INTEL_IOMMU
2029 /* Query intel_iommu to see if we need the workaround. Presumably that
2030 * was loaded first.
2031 */
2032 if (IS_GEN5(dev) && IS_MOBILE(dev) && intel_iommu_gfx_mapped)
2033 return true;
2034#endif
2035 return false;
2036}
2037
Ben Widawsky5c042282011-10-17 15:51:55 -07002038static bool do_idling(struct drm_i915_private *dev_priv)
2039{
2040 bool ret = dev_priv->mm.interruptible;
2041
Ben Widawskya81cc002013-01-18 12:30:31 -08002042 if (unlikely(dev_priv->gtt.do_idle_maps)) {
Ben Widawsky5c042282011-10-17 15:51:55 -07002043 dev_priv->mm.interruptible = false;
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07002044 if (i915_gpu_idle(dev_priv->dev)) {
Ben Widawsky5c042282011-10-17 15:51:55 -07002045 DRM_ERROR("Couldn't idle GPU\n");
2046 /* Wait a bit, in hopes it avoids the hang */
2047 udelay(10);
2048 }
2049 }
2050
2051 return ret;
2052}
2053
2054static void undo_idling(struct drm_i915_private *dev_priv, bool interruptible)
2055{
Ben Widawskya81cc002013-01-18 12:30:31 -08002056 if (unlikely(dev_priv->gtt.do_idle_maps))
Ben Widawsky5c042282011-10-17 15:51:55 -07002057 dev_priv->mm.interruptible = interruptible;
2058}
2059
Ben Widawsky828c7902013-10-16 09:21:30 -07002060void i915_check_and_clear_faults(struct drm_device *dev)
2061{
2062 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002063 struct intel_engine_cs *ring;
Ben Widawsky828c7902013-10-16 09:21:30 -07002064 int i;
2065
2066 if (INTEL_INFO(dev)->gen < 6)
2067 return;
2068
2069 for_each_ring(ring, dev_priv, i) {
2070 u32 fault_reg;
2071 fault_reg = I915_READ(RING_FAULT_REG(ring));
2072 if (fault_reg & RING_FAULT_VALID) {
2073 DRM_DEBUG_DRIVER("Unexpected fault\n"
Paulo Zanoni59a5d292014-10-30 15:52:45 -02002074 "\tAddr: 0x%08lx\n"
Ben Widawsky828c7902013-10-16 09:21:30 -07002075 "\tAddress space: %s\n"
2076 "\tSource ID: %d\n"
2077 "\tType: %d\n",
2078 fault_reg & PAGE_MASK,
2079 fault_reg & RING_FAULT_GTTSEL_MASK ? "GGTT" : "PPGTT",
2080 RING_FAULT_SRCID(fault_reg),
2081 RING_FAULT_FAULT_TYPE(fault_reg));
2082 I915_WRITE(RING_FAULT_REG(ring),
2083 fault_reg & ~RING_FAULT_VALID);
2084 }
2085 }
2086 POSTING_READ(RING_FAULT_REG(&dev_priv->ring[RCS]));
2087}
2088
Chris Wilson91e56492014-09-25 10:13:12 +01002089static void i915_ggtt_flush(struct drm_i915_private *dev_priv)
2090{
2091 if (INTEL_INFO(dev_priv->dev)->gen < 6) {
2092 intel_gtt_chipset_flush();
2093 } else {
2094 I915_WRITE(GFX_FLSH_CNTL_GEN6, GFX_FLSH_CNTL_EN);
2095 POSTING_READ(GFX_FLSH_CNTL_GEN6);
2096 }
2097}
2098
Ben Widawsky828c7902013-10-16 09:21:30 -07002099void i915_gem_suspend_gtt_mappings(struct drm_device *dev)
2100{
2101 struct drm_i915_private *dev_priv = dev->dev_private;
2102
2103 /* Don't bother messing with faults pre GEN6 as we have little
2104 * documentation supporting that it's a good idea.
2105 */
2106 if (INTEL_INFO(dev)->gen < 6)
2107 return;
2108
2109 i915_check_and_clear_faults(dev);
2110
2111 dev_priv->gtt.base.clear_range(&dev_priv->gtt.base,
Ben Widawsky782f1492014-02-20 11:50:33 -08002112 dev_priv->gtt.base.start,
2113 dev_priv->gtt.base.total,
Daniel Vettere568af12014-03-26 20:08:20 +01002114 true);
Chris Wilson91e56492014-09-25 10:13:12 +01002115
2116 i915_ggtt_flush(dev_priv);
Ben Widawsky828c7902013-10-16 09:21:30 -07002117}
2118
Daniel Vetter74163902012-02-15 23:50:21 +01002119int i915_gem_gtt_prepare_object(struct drm_i915_gem_object *obj)
Daniel Vetter7c2e6fd2010-11-06 10:10:47 +01002120{
Chris Wilson9da3da62012-06-01 15:20:22 +01002121 if (!dma_map_sg(&obj->base.dev->pdev->dev,
2122 obj->pages->sgl, obj->pages->nents,
2123 PCI_DMA_BIDIRECTIONAL))
2124 return -ENOSPC;
2125
2126 return 0;
Daniel Vetter7c2e6fd2010-11-06 10:10:47 +01002127}
2128
Daniel Vetter2c642b02015-04-14 17:35:26 +02002129static void gen8_set_pte(void __iomem *addr, gen8_pte_t pte)
Ben Widawsky94ec8f62013-11-02 21:07:18 -07002130{
2131#ifdef writeq
2132 writeq(pte, addr);
2133#else
2134 iowrite32((u32)pte, addr);
2135 iowrite32(pte >> 32, addr + 4);
2136#endif
2137}
2138
2139static void gen8_ggtt_insert_entries(struct i915_address_space *vm,
2140 struct sg_table *st,
Ben Widawsky782f1492014-02-20 11:50:33 -08002141 uint64_t start,
Akash Goel24f3a8c2014-06-17 10:59:42 +05302142 enum i915_cache_level level, u32 unused)
Ben Widawsky94ec8f62013-11-02 21:07:18 -07002143{
2144 struct drm_i915_private *dev_priv = vm->dev->dev_private;
Ben Widawsky782f1492014-02-20 11:50:33 -08002145 unsigned first_entry = start >> PAGE_SHIFT;
Michel Thierry07749ef2015-03-16 16:00:54 +00002146 gen8_pte_t __iomem *gtt_entries =
2147 (gen8_pte_t __iomem *)dev_priv->gtt.gsm + first_entry;
Ben Widawsky94ec8f62013-11-02 21:07:18 -07002148 int i = 0;
2149 struct sg_page_iter sg_iter;
Pavel Machek57007df2014-07-28 13:20:58 +02002150 dma_addr_t addr = 0; /* shut up gcc */
Ben Widawsky94ec8f62013-11-02 21:07:18 -07002151
2152 for_each_sg_page(st->sgl, &sg_iter, st->nents, 0) {
2153 addr = sg_dma_address(sg_iter.sg) +
2154 (sg_iter.sg_pgoffset << PAGE_SHIFT);
2155 gen8_set_pte(&gtt_entries[i],
2156 gen8_pte_encode(addr, level, true));
2157 i++;
2158 }
2159
2160 /*
2161 * XXX: This serves as a posting read to make sure that the PTE has
2162 * actually been updated. There is some concern that even though
2163 * registers and PTEs are within the same BAR that they are potentially
2164 * of NUMA access patterns. Therefore, even with the way we assume
2165 * hardware should work, we must keep this posting read for paranoia.
2166 */
2167 if (i != 0)
2168 WARN_ON(readq(&gtt_entries[i-1])
2169 != gen8_pte_encode(addr, level, true));
2170
Ben Widawsky94ec8f62013-11-02 21:07:18 -07002171 /* This next bit makes the above posting read even more important. We
2172 * want to flush the TLBs only after we're certain all the PTE updates
2173 * have finished.
2174 */
2175 I915_WRITE(GFX_FLSH_CNTL_GEN6, GFX_FLSH_CNTL_EN);
2176 POSTING_READ(GFX_FLSH_CNTL_GEN6);
Ben Widawsky94ec8f62013-11-02 21:07:18 -07002177}
2178
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002179/*
2180 * Binds an object into the global gtt with the specified cache level. The object
2181 * will be accessible to the GPU via commands whose operands reference offsets
2182 * within the global GTT as well as accessible by the GPU through the GMADR
2183 * mapped BAR (dev_priv->mm.gtt->gtt).
2184 */
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002185static void gen6_ggtt_insert_entries(struct i915_address_space *vm,
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08002186 struct sg_table *st,
Ben Widawsky782f1492014-02-20 11:50:33 -08002187 uint64_t start,
Akash Goel24f3a8c2014-06-17 10:59:42 +05302188 enum i915_cache_level level, u32 flags)
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002189{
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002190 struct drm_i915_private *dev_priv = vm->dev->dev_private;
Ben Widawsky782f1492014-02-20 11:50:33 -08002191 unsigned first_entry = start >> PAGE_SHIFT;
Michel Thierry07749ef2015-03-16 16:00:54 +00002192 gen6_pte_t __iomem *gtt_entries =
2193 (gen6_pte_t __iomem *)dev_priv->gtt.gsm + first_entry;
Imre Deak6e995e22013-02-18 19:28:04 +02002194 int i = 0;
2195 struct sg_page_iter sg_iter;
Pavel Machek57007df2014-07-28 13:20:58 +02002196 dma_addr_t addr = 0;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002197
Imre Deak6e995e22013-02-18 19:28:04 +02002198 for_each_sg_page(st->sgl, &sg_iter, st->nents, 0) {
Imre Deak2db76d72013-03-26 15:14:18 +02002199 addr = sg_page_iter_dma_address(&sg_iter);
Akash Goel24f3a8c2014-06-17 10:59:42 +05302200 iowrite32(vm->pte_encode(addr, level, true, flags), &gtt_entries[i]);
Imre Deak6e995e22013-02-18 19:28:04 +02002201 i++;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002202 }
2203
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002204 /* XXX: This serves as a posting read to make sure that the PTE has
2205 * actually been updated. There is some concern that even though
2206 * registers and PTEs are within the same BAR that they are potentially
2207 * of NUMA access patterns. Therefore, even with the way we assume
2208 * hardware should work, we must keep this posting read for paranoia.
2209 */
Pavel Machek57007df2014-07-28 13:20:58 +02002210 if (i != 0) {
2211 unsigned long gtt = readl(&gtt_entries[i-1]);
2212 WARN_ON(gtt != vm->pte_encode(addr, level, true, flags));
2213 }
Ben Widawsky0f9b91c2012-11-04 09:21:30 -08002214
2215 /* This next bit makes the above posting read even more important. We
2216 * want to flush the TLBs only after we're certain all the PTE updates
2217 * have finished.
2218 */
2219 I915_WRITE(GFX_FLSH_CNTL_GEN6, GFX_FLSH_CNTL_EN);
2220 POSTING_READ(GFX_FLSH_CNTL_GEN6);
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002221}
2222
Ben Widawsky94ec8f62013-11-02 21:07:18 -07002223static void gen8_ggtt_clear_range(struct i915_address_space *vm,
Ben Widawsky782f1492014-02-20 11:50:33 -08002224 uint64_t start,
2225 uint64_t length,
Ben Widawsky94ec8f62013-11-02 21:07:18 -07002226 bool use_scratch)
2227{
2228 struct drm_i915_private *dev_priv = vm->dev->dev_private;
Ben Widawsky782f1492014-02-20 11:50:33 -08002229 unsigned first_entry = start >> PAGE_SHIFT;
2230 unsigned num_entries = length >> PAGE_SHIFT;
Michel Thierry07749ef2015-03-16 16:00:54 +00002231 gen8_pte_t scratch_pte, __iomem *gtt_base =
2232 (gen8_pte_t __iomem *) dev_priv->gtt.gsm + first_entry;
Ben Widawsky94ec8f62013-11-02 21:07:18 -07002233 const int max_entries = gtt_total_entries(dev_priv->gtt) - first_entry;
2234 int i;
2235
2236 if (WARN(num_entries > max_entries,
2237 "First entry = %d; Num entries = %d (max=%d)\n",
2238 first_entry, num_entries, max_entries))
2239 num_entries = max_entries;
2240
Mika Kuoppalac114f762015-06-25 18:35:13 +03002241 scratch_pte = gen8_pte_encode(px_dma(vm->scratch_page),
Ben Widawsky94ec8f62013-11-02 21:07:18 -07002242 I915_CACHE_LLC,
2243 use_scratch);
2244 for (i = 0; i < num_entries; i++)
2245 gen8_set_pte(&gtt_base[i], scratch_pte);
2246 readl(gtt_base);
2247}
2248
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002249static void gen6_ggtt_clear_range(struct i915_address_space *vm,
Ben Widawsky782f1492014-02-20 11:50:33 -08002250 uint64_t start,
2251 uint64_t length,
Ben Widawsky828c7902013-10-16 09:21:30 -07002252 bool use_scratch)
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08002253{
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002254 struct drm_i915_private *dev_priv = vm->dev->dev_private;
Ben Widawsky782f1492014-02-20 11:50:33 -08002255 unsigned first_entry = start >> PAGE_SHIFT;
2256 unsigned num_entries = length >> PAGE_SHIFT;
Michel Thierry07749ef2015-03-16 16:00:54 +00002257 gen6_pte_t scratch_pte, __iomem *gtt_base =
2258 (gen6_pte_t __iomem *) dev_priv->gtt.gsm + first_entry;
Ben Widawskya54c0c22013-01-24 14:45:00 -08002259 const int max_entries = gtt_total_entries(dev_priv->gtt) - first_entry;
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08002260 int i;
2261
2262 if (WARN(num_entries > max_entries,
2263 "First entry = %d; Num entries = %d (max=%d)\n",
2264 first_entry, num_entries, max_entries))
2265 num_entries = max_entries;
2266
Mika Kuoppalac114f762015-06-25 18:35:13 +03002267 scratch_pte = vm->pte_encode(px_dma(vm->scratch_page),
2268 I915_CACHE_LLC, use_scratch, 0);
Ben Widawsky828c7902013-10-16 09:21:30 -07002269
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08002270 for (i = 0; i < num_entries; i++)
2271 iowrite32(scratch_pte, &gtt_base[i]);
2272 readl(gtt_base);
2273}
2274
Daniel Vetterd369d2d2015-04-14 17:35:25 +02002275static void i915_ggtt_insert_entries(struct i915_address_space *vm,
2276 struct sg_table *pages,
2277 uint64_t start,
2278 enum i915_cache_level cache_level, u32 unused)
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08002279{
2280 unsigned int flags = (cache_level == I915_CACHE_NONE) ?
2281 AGP_USER_MEMORY : AGP_USER_CACHED_MEMORY;
2282
Daniel Vetterd369d2d2015-04-14 17:35:25 +02002283 intel_gtt_insert_sg_entries(pages, start >> PAGE_SHIFT, flags);
Daniel Vetter08755462015-04-20 09:04:05 -07002284
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08002285}
2286
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002287static void i915_ggtt_clear_range(struct i915_address_space *vm,
Ben Widawsky782f1492014-02-20 11:50:33 -08002288 uint64_t start,
2289 uint64_t length,
Ben Widawsky828c7902013-10-16 09:21:30 -07002290 bool unused)
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08002291{
Ben Widawsky782f1492014-02-20 11:50:33 -08002292 unsigned first_entry = start >> PAGE_SHIFT;
2293 unsigned num_entries = length >> PAGE_SHIFT;
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08002294 intel_gtt_clear_range(first_entry, num_entries);
2295}
2296
Daniel Vetter70b9f6f2015-04-14 17:35:27 +02002297static int ggtt_bind_vma(struct i915_vma *vma,
2298 enum i915_cache_level cache_level,
2299 u32 flags)
Daniel Vetter7c2e6fd2010-11-06 10:10:47 +01002300{
Ben Widawsky6f65e292013-12-06 14:10:56 -08002301 struct drm_device *dev = vma->vm->dev;
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08002302 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky6f65e292013-12-06 14:10:56 -08002303 struct drm_i915_gem_object *obj = vma->obj;
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002304 struct sg_table *pages = obj->pages;
Daniel Vetterf329f5f2015-04-14 17:35:15 +02002305 u32 pte_flags = 0;
Daniel Vetter70b9f6f2015-04-14 17:35:27 +02002306 int ret;
2307
2308 ret = i915_get_ggtt_vma_pages(vma);
2309 if (ret)
2310 return ret;
2311 pages = vma->ggtt_view.pages;
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08002312
Akash Goel24f3a8c2014-06-17 10:59:42 +05302313 /* Currently applicable only to VLV */
2314 if (obj->gt_ro)
Daniel Vetterf329f5f2015-04-14 17:35:15 +02002315 pte_flags |= PTE_READ_ONLY;
Akash Goel24f3a8c2014-06-17 10:59:42 +05302316
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002317
Ben Widawsky6f65e292013-12-06 14:10:56 -08002318 if (!dev_priv->mm.aliasing_ppgtt || flags & GLOBAL_BIND) {
Daniel Vetter08755462015-04-20 09:04:05 -07002319 vma->vm->insert_entries(vma->vm, pages,
2320 vma->node.start,
2321 cache_level, pte_flags);
Chris Wilsond0e30ad2015-07-29 20:02:48 +01002322
2323 /* Note the inconsistency here is due to absence of the
2324 * aliasing ppgtt on gen4 and earlier. Though we always
2325 * request PIN_USER for execbuffer (translated to LOCAL_BIND),
2326 * without the appgtt, we cannot honour that request and so
2327 * must substitute it with a global binding. Since we do this
2328 * behind the upper layers back, we need to explicitly set
2329 * the bound flag ourselves.
2330 */
2331 vma->bound |= GLOBAL_BIND;
2332
Ben Widawsky6f65e292013-12-06 14:10:56 -08002333 }
Daniel Vetter74898d72012-02-15 23:50:22 +01002334
Daniel Vetter08755462015-04-20 09:04:05 -07002335 if (dev_priv->mm.aliasing_ppgtt && flags & LOCAL_BIND) {
Ben Widawsky6f65e292013-12-06 14:10:56 -08002336 struct i915_hw_ppgtt *appgtt = dev_priv->mm.aliasing_ppgtt;
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002337 appgtt->base.insert_entries(&appgtt->base, pages,
Ben Widawsky782f1492014-02-20 11:50:33 -08002338 vma->node.start,
Daniel Vetterf329f5f2015-04-14 17:35:15 +02002339 cache_level, pte_flags);
Ben Widawsky6f65e292013-12-06 14:10:56 -08002340 }
Daniel Vetter70b9f6f2015-04-14 17:35:27 +02002341
2342 return 0;
Ben Widawsky6f65e292013-12-06 14:10:56 -08002343}
2344
2345static void ggtt_unbind_vma(struct i915_vma *vma)
2346{
2347 struct drm_device *dev = vma->vm->dev;
2348 struct drm_i915_private *dev_priv = dev->dev_private;
2349 struct drm_i915_gem_object *obj = vma->obj;
Joonas Lahtinen06615ee2015-04-24 15:09:03 +03002350 const uint64_t size = min_t(uint64_t,
2351 obj->base.size,
2352 vma->node.size);
Ben Widawsky6f65e292013-12-06 14:10:56 -08002353
Tvrtko Ursulinaff43762014-10-24 12:42:33 +01002354 if (vma->bound & GLOBAL_BIND) {
Ben Widawsky782f1492014-02-20 11:50:33 -08002355 vma->vm->clear_range(vma->vm,
2356 vma->node.start,
Joonas Lahtinen06615ee2015-04-24 15:09:03 +03002357 size,
Ben Widawsky6f65e292013-12-06 14:10:56 -08002358 true);
Ben Widawsky6f65e292013-12-06 14:10:56 -08002359 }
2360
Daniel Vetter08755462015-04-20 09:04:05 -07002361 if (dev_priv->mm.aliasing_ppgtt && vma->bound & LOCAL_BIND) {
Ben Widawsky6f65e292013-12-06 14:10:56 -08002362 struct i915_hw_ppgtt *appgtt = dev_priv->mm.aliasing_ppgtt;
Joonas Lahtinen06615ee2015-04-24 15:09:03 +03002363
Ben Widawsky6f65e292013-12-06 14:10:56 -08002364 appgtt->base.clear_range(&appgtt->base,
Ben Widawsky782f1492014-02-20 11:50:33 -08002365 vma->node.start,
Joonas Lahtinen06615ee2015-04-24 15:09:03 +03002366 size,
Ben Widawsky6f65e292013-12-06 14:10:56 -08002367 true);
Ben Widawsky6f65e292013-12-06 14:10:56 -08002368 }
Daniel Vetter74163902012-02-15 23:50:21 +01002369}
2370
2371void i915_gem_gtt_finish_object(struct drm_i915_gem_object *obj)
2372{
Ben Widawsky5c042282011-10-17 15:51:55 -07002373 struct drm_device *dev = obj->base.dev;
2374 struct drm_i915_private *dev_priv = dev->dev_private;
2375 bool interruptible;
2376
2377 interruptible = do_idling(dev_priv);
2378
Imre Deak5ec5b512015-07-08 19:18:59 +03002379 dma_unmap_sg(&dev->pdev->dev, obj->pages->sgl, obj->pages->nents,
2380 PCI_DMA_BIDIRECTIONAL);
Ben Widawsky5c042282011-10-17 15:51:55 -07002381
2382 undo_idling(dev_priv, interruptible);
Daniel Vetter7c2e6fd2010-11-06 10:10:47 +01002383}
Daniel Vetter644ec022012-03-26 09:45:40 +02002384
Chris Wilson42d6ab42012-07-26 11:49:32 +01002385static void i915_gtt_color_adjust(struct drm_mm_node *node,
2386 unsigned long color,
Thierry Reding440fd522015-01-23 09:05:06 +01002387 u64 *start,
2388 u64 *end)
Chris Wilson42d6ab42012-07-26 11:49:32 +01002389{
2390 if (node->color != color)
2391 *start += 4096;
2392
2393 if (!list_empty(&node->node_list)) {
2394 node = list_entry(node->node_list.next,
2395 struct drm_mm_node,
2396 node_list);
2397 if (node->allocated && node->color != color)
2398 *end -= 4096;
2399 }
2400}
Ben Widawskyfbe5d362013-11-04 19:56:49 -08002401
Daniel Vetterf548c0e2014-11-19 21:40:13 +01002402static int i915_gem_setup_global_gtt(struct drm_device *dev,
2403 unsigned long start,
2404 unsigned long mappable_end,
2405 unsigned long end)
Daniel Vetter644ec022012-03-26 09:45:40 +02002406{
Ben Widawskye78891c2013-01-25 16:41:04 -08002407 /* Let GEM Manage all of the aperture.
2408 *
2409 * However, leave one page at the end still bound to the scratch page.
2410 * There are a number of places where the hardware apparently prefetches
2411 * past the end of the object, and we've seen multiple hangs with the
2412 * GPU head pointer stuck in a batchbuffer bound at the last page of the
2413 * aperture. One page should be enough to keep any prefetching inside
2414 * of the aperture.
2415 */
Ben Widawsky40d749802013-07-31 16:59:59 -07002416 struct drm_i915_private *dev_priv = dev->dev_private;
2417 struct i915_address_space *ggtt_vm = &dev_priv->gtt.base;
Chris Wilsoned2f3452012-11-15 11:32:19 +00002418 struct drm_mm_node *entry;
2419 struct drm_i915_gem_object *obj;
2420 unsigned long hole_start, hole_end;
Daniel Vetterfa76da32014-08-06 20:19:54 +02002421 int ret;
Daniel Vetter644ec022012-03-26 09:45:40 +02002422
Ben Widawsky35451cb2013-01-17 12:45:13 -08002423 BUG_ON(mappable_end > end);
2424
Chris Wilsoned2f3452012-11-15 11:32:19 +00002425 /* Subtract the guard page ... */
Ben Widawsky40d749802013-07-31 16:59:59 -07002426 drm_mm_init(&ggtt_vm->mm, start, end - start - PAGE_SIZE);
Yu Zhang5dda8fa2015-02-10 19:05:48 +08002427
2428 dev_priv->gtt.base.start = start;
2429 dev_priv->gtt.base.total = end - start;
2430
2431 if (intel_vgpu_active(dev)) {
2432 ret = intel_vgt_balloon(dev);
2433 if (ret)
2434 return ret;
2435 }
2436
Chris Wilson42d6ab42012-07-26 11:49:32 +01002437 if (!HAS_LLC(dev))
Ben Widawsky93bd8642013-07-16 16:50:06 -07002438 dev_priv->gtt.base.mm.color_adjust = i915_gtt_color_adjust;
Daniel Vetter644ec022012-03-26 09:45:40 +02002439
Chris Wilsoned2f3452012-11-15 11:32:19 +00002440 /* Mark any preallocated objects as occupied */
Ben Widawsky35c20a62013-05-31 11:28:48 -07002441 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
Ben Widawsky40d749802013-07-31 16:59:59 -07002442 struct i915_vma *vma = i915_gem_obj_to_vma(obj, ggtt_vm);
Daniel Vetterfa76da32014-08-06 20:19:54 +02002443
Ben Widawskyedd41a82013-07-05 14:41:05 -07002444 DRM_DEBUG_KMS("reserving preallocated space: %lx + %zx\n",
Ben Widawskyc6cfb322013-07-05 14:41:06 -07002445 i915_gem_obj_ggtt_offset(obj), obj->base.size);
Chris Wilsoned2f3452012-11-15 11:32:19 +00002446
Ben Widawskyc6cfb322013-07-05 14:41:06 -07002447 WARN_ON(i915_gem_obj_ggtt_bound(obj));
Ben Widawsky40d749802013-07-31 16:59:59 -07002448 ret = drm_mm_reserve_node(&ggtt_vm->mm, &vma->node);
Daniel Vetter6c5566a2014-08-06 15:04:50 +02002449 if (ret) {
2450 DRM_DEBUG_KMS("Reservation failed: %i\n", ret);
2451 return ret;
2452 }
Tvrtko Ursulinaff43762014-10-24 12:42:33 +01002453 vma->bound |= GLOBAL_BIND;
Chris Wilsoned2f3452012-11-15 11:32:19 +00002454 }
2455
Chris Wilsoned2f3452012-11-15 11:32:19 +00002456 /* Clear any non-preallocated blocks */
Ben Widawsky40d749802013-07-31 16:59:59 -07002457 drm_mm_for_each_hole(entry, &ggtt_vm->mm, hole_start, hole_end) {
Chris Wilsoned2f3452012-11-15 11:32:19 +00002458 DRM_DEBUG_KMS("clearing unused GTT space: [%lx, %lx]\n",
2459 hole_start, hole_end);
Ben Widawsky782f1492014-02-20 11:50:33 -08002460 ggtt_vm->clear_range(ggtt_vm, hole_start,
2461 hole_end - hole_start, true);
Chris Wilsoned2f3452012-11-15 11:32:19 +00002462 }
2463
2464 /* And finally clear the reserved guard page */
Ben Widawsky782f1492014-02-20 11:50:33 -08002465 ggtt_vm->clear_range(ggtt_vm, end - PAGE_SIZE, PAGE_SIZE, true);
Daniel Vetter6c5566a2014-08-06 15:04:50 +02002466
Daniel Vetterfa76da32014-08-06 20:19:54 +02002467 if (USES_PPGTT(dev) && !USES_FULL_PPGTT(dev)) {
2468 struct i915_hw_ppgtt *ppgtt;
2469
2470 ppgtt = kzalloc(sizeof(*ppgtt), GFP_KERNEL);
2471 if (!ppgtt)
2472 return -ENOMEM;
2473
Daniel Vetter5c5f6452015-04-14 17:35:14 +02002474 ret = __hw_ppgtt_init(dev, ppgtt);
Michel Thierry4933d512015-03-24 15:46:22 +00002475 if (ret) {
Daniel Vetter061dd492015-04-14 17:35:13 +02002476 ppgtt->base.cleanup(&ppgtt->base);
Michel Thierry4933d512015-03-24 15:46:22 +00002477 kfree(ppgtt);
Daniel Vetterfa76da32014-08-06 20:19:54 +02002478 return ret;
Michel Thierry4933d512015-03-24 15:46:22 +00002479 }
Daniel Vetterfa76da32014-08-06 20:19:54 +02002480
Daniel Vetter5c5f6452015-04-14 17:35:14 +02002481 if (ppgtt->base.allocate_va_range)
2482 ret = ppgtt->base.allocate_va_range(&ppgtt->base, 0,
2483 ppgtt->base.total);
2484 if (ret) {
2485 ppgtt->base.cleanup(&ppgtt->base);
2486 kfree(ppgtt);
2487 return ret;
2488 }
2489
2490 ppgtt->base.clear_range(&ppgtt->base,
2491 ppgtt->base.start,
2492 ppgtt->base.total,
2493 true);
2494
Daniel Vetterfa76da32014-08-06 20:19:54 +02002495 dev_priv->mm.aliasing_ppgtt = ppgtt;
2496 }
2497
Daniel Vetter6c5566a2014-08-06 15:04:50 +02002498 return 0;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002499}
2500
Ben Widawskyd7e50082012-12-18 10:31:25 -08002501void i915_gem_init_global_gtt(struct drm_device *dev)
2502{
2503 struct drm_i915_private *dev_priv = dev->dev_private;
Mika Kuoppalac44ef602015-06-25 18:35:05 +03002504 u64 gtt_size, mappable_size;
Ben Widawskyd7e50082012-12-18 10:31:25 -08002505
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002506 gtt_size = dev_priv->gtt.base.total;
Ben Widawsky93d18792013-01-17 12:45:17 -08002507 mappable_size = dev_priv->gtt.mappable_end;
Ben Widawskyd7e50082012-12-18 10:31:25 -08002508
Ben Widawskye78891c2013-01-25 16:41:04 -08002509 i915_gem_setup_global_gtt(dev, 0, mappable_size, gtt_size);
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002510}
2511
Daniel Vetter90d0a0e2014-08-06 15:04:56 +02002512void i915_global_gtt_cleanup(struct drm_device *dev)
2513{
2514 struct drm_i915_private *dev_priv = dev->dev_private;
2515 struct i915_address_space *vm = &dev_priv->gtt.base;
2516
Daniel Vetter70e32542014-08-06 15:04:57 +02002517 if (dev_priv->mm.aliasing_ppgtt) {
2518 struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
2519
2520 ppgtt->base.cleanup(&ppgtt->base);
2521 }
2522
Daniel Vetter90d0a0e2014-08-06 15:04:56 +02002523 if (drm_mm_initialized(&vm->mm)) {
Yu Zhang5dda8fa2015-02-10 19:05:48 +08002524 if (intel_vgpu_active(dev))
2525 intel_vgt_deballoon();
2526
Daniel Vetter90d0a0e2014-08-06 15:04:56 +02002527 drm_mm_takedown(&vm->mm);
2528 list_del(&vm->global_link);
2529 }
2530
2531 vm->cleanup(vm);
2532}
Daniel Vetter70e32542014-08-06 15:04:57 +02002533
Daniel Vetter2c642b02015-04-14 17:35:26 +02002534static unsigned int gen6_get_total_gtt_size(u16 snb_gmch_ctl)
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002535{
2536 snb_gmch_ctl >>= SNB_GMCH_GGMS_SHIFT;
2537 snb_gmch_ctl &= SNB_GMCH_GGMS_MASK;
2538 return snb_gmch_ctl << 20;
2539}
2540
Daniel Vetter2c642b02015-04-14 17:35:26 +02002541static unsigned int gen8_get_total_gtt_size(u16 bdw_gmch_ctl)
Ben Widawsky9459d252013-11-03 16:53:55 -08002542{
2543 bdw_gmch_ctl >>= BDW_GMCH_GGMS_SHIFT;
2544 bdw_gmch_ctl &= BDW_GMCH_GGMS_MASK;
2545 if (bdw_gmch_ctl)
2546 bdw_gmch_ctl = 1 << bdw_gmch_ctl;
Ben Widawsky562d55d2014-05-27 16:53:08 -07002547
2548#ifdef CONFIG_X86_32
2549 /* Limit 32b platforms to a 2GB GGTT: 4 << 20 / pte size * PAGE_SIZE */
2550 if (bdw_gmch_ctl > 4)
2551 bdw_gmch_ctl = 4;
2552#endif
2553
Ben Widawsky9459d252013-11-03 16:53:55 -08002554 return bdw_gmch_ctl << 20;
2555}
2556
Daniel Vetter2c642b02015-04-14 17:35:26 +02002557static unsigned int chv_get_total_gtt_size(u16 gmch_ctrl)
Damien Lespiaud7f25f22014-05-08 22:19:40 +03002558{
2559 gmch_ctrl >>= SNB_GMCH_GGMS_SHIFT;
2560 gmch_ctrl &= SNB_GMCH_GGMS_MASK;
2561
2562 if (gmch_ctrl)
2563 return 1 << (20 + gmch_ctrl);
2564
2565 return 0;
2566}
2567
Daniel Vetter2c642b02015-04-14 17:35:26 +02002568static size_t gen6_get_stolen_size(u16 snb_gmch_ctl)
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002569{
2570 snb_gmch_ctl >>= SNB_GMCH_GMS_SHIFT;
2571 snb_gmch_ctl &= SNB_GMCH_GMS_MASK;
2572 return snb_gmch_ctl << 25; /* 32 MB units */
2573}
2574
Daniel Vetter2c642b02015-04-14 17:35:26 +02002575static size_t gen8_get_stolen_size(u16 bdw_gmch_ctl)
Ben Widawsky9459d252013-11-03 16:53:55 -08002576{
2577 bdw_gmch_ctl >>= BDW_GMCH_GMS_SHIFT;
2578 bdw_gmch_ctl &= BDW_GMCH_GMS_MASK;
2579 return bdw_gmch_ctl << 25; /* 32 MB units */
2580}
2581
Damien Lespiaud7f25f22014-05-08 22:19:40 +03002582static size_t chv_get_stolen_size(u16 gmch_ctrl)
2583{
2584 gmch_ctrl >>= SNB_GMCH_GMS_SHIFT;
2585 gmch_ctrl &= SNB_GMCH_GMS_MASK;
2586
2587 /*
2588 * 0x0 to 0x10: 32MB increments starting at 0MB
2589 * 0x11 to 0x16: 4MB increments starting at 8MB
2590 * 0x17 to 0x1d: 4MB increments start at 36MB
2591 */
2592 if (gmch_ctrl < 0x11)
2593 return gmch_ctrl << 25;
2594 else if (gmch_ctrl < 0x17)
2595 return (gmch_ctrl - 0x11 + 2) << 22;
2596 else
2597 return (gmch_ctrl - 0x17 + 9) << 22;
2598}
2599
Damien Lespiau66375012014-01-09 18:02:46 +00002600static size_t gen9_get_stolen_size(u16 gen9_gmch_ctl)
2601{
2602 gen9_gmch_ctl >>= BDW_GMCH_GMS_SHIFT;
2603 gen9_gmch_ctl &= BDW_GMCH_GMS_MASK;
2604
2605 if (gen9_gmch_ctl < 0xf0)
2606 return gen9_gmch_ctl << 25; /* 32 MB units */
2607 else
2608 /* 4MB increments starting at 0xf0 for 4MB */
2609 return (gen9_gmch_ctl - 0xf0 + 1) << 22;
2610}
2611
Ben Widawsky63340132013-11-04 19:32:22 -08002612static int ggtt_probe_common(struct drm_device *dev,
2613 size_t gtt_size)
2614{
2615 struct drm_i915_private *dev_priv = dev->dev_private;
Mika Kuoppala4ad2af12015-06-30 18:16:39 +03002616 struct i915_page_scratch *scratch_page;
Bjorn Helgaas21c34602013-12-21 10:52:52 -07002617 phys_addr_t gtt_phys_addr;
Ben Widawsky63340132013-11-04 19:32:22 -08002618
2619 /* For Modern GENs the PTEs and register space are split in the BAR */
Bjorn Helgaas21c34602013-12-21 10:52:52 -07002620 gtt_phys_addr = pci_resource_start(dev->pdev, 0) +
Ben Widawsky63340132013-11-04 19:32:22 -08002621 (pci_resource_len(dev->pdev, 0) / 2);
2622
Imre Deak2a073f892015-03-27 13:07:33 +02002623 /*
2624 * On BXT writes larger than 64 bit to the GTT pagetable range will be
2625 * dropped. For WC mappings in general we have 64 byte burst writes
2626 * when the WC buffer is flushed, so we can't use it, but have to
2627 * resort to an uncached mapping. The WC issue is easily caught by the
2628 * readback check when writing GTT PTE entries.
2629 */
2630 if (IS_BROXTON(dev))
2631 dev_priv->gtt.gsm = ioremap_nocache(gtt_phys_addr, gtt_size);
2632 else
2633 dev_priv->gtt.gsm = ioremap_wc(gtt_phys_addr, gtt_size);
Ben Widawsky63340132013-11-04 19:32:22 -08002634 if (!dev_priv->gtt.gsm) {
2635 DRM_ERROR("Failed to map the gtt page table\n");
2636 return -ENOMEM;
2637 }
2638
Mika Kuoppala4ad2af12015-06-30 18:16:39 +03002639 scratch_page = alloc_scratch_page(dev);
2640 if (IS_ERR(scratch_page)) {
Ben Widawsky63340132013-11-04 19:32:22 -08002641 DRM_ERROR("Scratch setup failed\n");
2642 /* iounmap will also get called at remove, but meh */
2643 iounmap(dev_priv->gtt.gsm);
Mika Kuoppala4ad2af12015-06-30 18:16:39 +03002644 return PTR_ERR(scratch_page);
Ben Widawsky63340132013-11-04 19:32:22 -08002645 }
2646
Mika Kuoppala4ad2af12015-06-30 18:16:39 +03002647 dev_priv->gtt.base.scratch_page = scratch_page;
2648
2649 return 0;
Ben Widawsky63340132013-11-04 19:32:22 -08002650}
2651
Ben Widawskyfbe5d362013-11-04 19:56:49 -08002652/* The GGTT and PPGTT need a private PPAT setup in order to handle cacheability
2653 * bits. When using advanced contexts each context stores its own PAT, but
2654 * writing this data shouldn't be harmful even in those cases. */
Ville Syrjäläee0ce472014-04-09 13:28:01 +03002655static void bdw_setup_private_ppat(struct drm_i915_private *dev_priv)
Ben Widawskyfbe5d362013-11-04 19:56:49 -08002656{
Ben Widawskyfbe5d362013-11-04 19:56:49 -08002657 uint64_t pat;
2658
2659 pat = GEN8_PPAT(0, GEN8_PPAT_WB | GEN8_PPAT_LLC) | /* for normal objects, no eLLC */
2660 GEN8_PPAT(1, GEN8_PPAT_WC | GEN8_PPAT_LLCELLC) | /* for something pointing to ptes? */
2661 GEN8_PPAT(2, GEN8_PPAT_WT | GEN8_PPAT_LLCELLC) | /* for scanout with eLLC */
2662 GEN8_PPAT(3, GEN8_PPAT_UC) | /* Uncached objects, mostly for scanout */
2663 GEN8_PPAT(4, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(0)) |
2664 GEN8_PPAT(5, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(1)) |
2665 GEN8_PPAT(6, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(2)) |
2666 GEN8_PPAT(7, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(3));
2667
Rodrigo Vivid6a8b722014-11-05 16:56:36 -08002668 if (!USES_PPGTT(dev_priv->dev))
2669 /* Spec: "For GGTT, there is NO pat_sel[2:0] from the entry,
2670 * so RTL will always use the value corresponding to
2671 * pat_sel = 000".
2672 * So let's disable cache for GGTT to avoid screen corruptions.
2673 * MOCS still can be used though.
2674 * - System agent ggtt writes (i.e. cpu gtt mmaps) already work
2675 * before this patch, i.e. the same uncached + snooping access
2676 * like on gen6/7 seems to be in effect.
2677 * - So this just fixes blitter/render access. Again it looks
2678 * like it's not just uncached access, but uncached + snooping.
2679 * So we can still hold onto all our assumptions wrt cpu
2680 * clflushing on LLC machines.
2681 */
2682 pat = GEN8_PPAT(0, GEN8_PPAT_UC);
2683
Ben Widawskyfbe5d362013-11-04 19:56:49 -08002684 /* XXX: spec defines this as 2 distinct registers. It's unclear if a 64b
2685 * write would work. */
2686 I915_WRITE(GEN8_PRIVATE_PAT, pat);
2687 I915_WRITE(GEN8_PRIVATE_PAT + 4, pat >> 32);
2688}
2689
Ville Syrjäläee0ce472014-04-09 13:28:01 +03002690static void chv_setup_private_ppat(struct drm_i915_private *dev_priv)
2691{
2692 uint64_t pat;
2693
2694 /*
2695 * Map WB on BDW to snooped on CHV.
2696 *
2697 * Only the snoop bit has meaning for CHV, the rest is
2698 * ignored.
2699 *
Ville Syrjäläcf3d2622014-11-14 21:02:44 +02002700 * The hardware will never snoop for certain types of accesses:
2701 * - CPU GTT (GMADR->GGTT->no snoop->memory)
2702 * - PPGTT page tables
2703 * - some other special cycles
2704 *
2705 * As with BDW, we also need to consider the following for GT accesses:
2706 * "For GGTT, there is NO pat_sel[2:0] from the entry,
2707 * so RTL will always use the value corresponding to
2708 * pat_sel = 000".
2709 * Which means we must set the snoop bit in PAT entry 0
2710 * in order to keep the global status page working.
Ville Syrjäläee0ce472014-04-09 13:28:01 +03002711 */
2712 pat = GEN8_PPAT(0, CHV_PPAT_SNOOP) |
2713 GEN8_PPAT(1, 0) |
2714 GEN8_PPAT(2, 0) |
2715 GEN8_PPAT(3, 0) |
2716 GEN8_PPAT(4, CHV_PPAT_SNOOP) |
2717 GEN8_PPAT(5, CHV_PPAT_SNOOP) |
2718 GEN8_PPAT(6, CHV_PPAT_SNOOP) |
2719 GEN8_PPAT(7, CHV_PPAT_SNOOP);
2720
2721 I915_WRITE(GEN8_PRIVATE_PAT, pat);
2722 I915_WRITE(GEN8_PRIVATE_PAT + 4, pat >> 32);
2723}
2724
Ben Widawsky63340132013-11-04 19:32:22 -08002725static int gen8_gmch_probe(struct drm_device *dev,
Mika Kuoppalac44ef602015-06-25 18:35:05 +03002726 u64 *gtt_total,
Ben Widawsky63340132013-11-04 19:32:22 -08002727 size_t *stolen,
2728 phys_addr_t *mappable_base,
Mika Kuoppalac44ef602015-06-25 18:35:05 +03002729 u64 *mappable_end)
Ben Widawsky63340132013-11-04 19:32:22 -08002730{
2731 struct drm_i915_private *dev_priv = dev->dev_private;
Mika Kuoppalac44ef602015-06-25 18:35:05 +03002732 u64 gtt_size;
Ben Widawsky63340132013-11-04 19:32:22 -08002733 u16 snb_gmch_ctl;
2734 int ret;
2735
2736 /* TODO: We're not aware of mappable constraints on gen8 yet */
2737 *mappable_base = pci_resource_start(dev->pdev, 2);
2738 *mappable_end = pci_resource_len(dev->pdev, 2);
2739
2740 if (!pci_set_dma_mask(dev->pdev, DMA_BIT_MASK(39)))
2741 pci_set_consistent_dma_mask(dev->pdev, DMA_BIT_MASK(39));
2742
2743 pci_read_config_word(dev->pdev, SNB_GMCH_CTRL, &snb_gmch_ctl);
2744
Damien Lespiau66375012014-01-09 18:02:46 +00002745 if (INTEL_INFO(dev)->gen >= 9) {
2746 *stolen = gen9_get_stolen_size(snb_gmch_ctl);
2747 gtt_size = gen8_get_total_gtt_size(snb_gmch_ctl);
2748 } else if (IS_CHERRYVIEW(dev)) {
Damien Lespiaud7f25f22014-05-08 22:19:40 +03002749 *stolen = chv_get_stolen_size(snb_gmch_ctl);
2750 gtt_size = chv_get_total_gtt_size(snb_gmch_ctl);
2751 } else {
2752 *stolen = gen8_get_stolen_size(snb_gmch_ctl);
2753 gtt_size = gen8_get_total_gtt_size(snb_gmch_ctl);
2754 }
Ben Widawsky63340132013-11-04 19:32:22 -08002755
Michel Thierry07749ef2015-03-16 16:00:54 +00002756 *gtt_total = (gtt_size / sizeof(gen8_pte_t)) << PAGE_SHIFT;
Ben Widawsky63340132013-11-04 19:32:22 -08002757
Sumit Singh5a4e33a2015-03-17 11:39:31 +02002758 if (IS_CHERRYVIEW(dev) || IS_BROXTON(dev))
Ville Syrjäläee0ce472014-04-09 13:28:01 +03002759 chv_setup_private_ppat(dev_priv);
2760 else
2761 bdw_setup_private_ppat(dev_priv);
Ben Widawskyfbe5d362013-11-04 19:56:49 -08002762
Ben Widawsky63340132013-11-04 19:32:22 -08002763 ret = ggtt_probe_common(dev, gtt_size);
2764
Ben Widawsky94ec8f62013-11-02 21:07:18 -07002765 dev_priv->gtt.base.clear_range = gen8_ggtt_clear_range;
2766 dev_priv->gtt.base.insert_entries = gen8_ggtt_insert_entries;
Daniel Vetter777dc5b2015-04-14 17:35:12 +02002767 dev_priv->gtt.base.bind_vma = ggtt_bind_vma;
2768 dev_priv->gtt.base.unbind_vma = ggtt_unbind_vma;
Ben Widawsky63340132013-11-04 19:32:22 -08002769
2770 return ret;
2771}
2772
Ben Widawskybaa09f52013-01-24 13:49:57 -08002773static int gen6_gmch_probe(struct drm_device *dev,
Mika Kuoppalac44ef602015-06-25 18:35:05 +03002774 u64 *gtt_total,
Ben Widawsky41907dd2013-02-08 11:32:47 -08002775 size_t *stolen,
2776 phys_addr_t *mappable_base,
Mika Kuoppalac44ef602015-06-25 18:35:05 +03002777 u64 *mappable_end)
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002778{
2779 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawskybaa09f52013-01-24 13:49:57 -08002780 unsigned int gtt_size;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002781 u16 snb_gmch_ctl;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002782 int ret;
2783
Ben Widawsky41907dd2013-02-08 11:32:47 -08002784 *mappable_base = pci_resource_start(dev->pdev, 2);
2785 *mappable_end = pci_resource_len(dev->pdev, 2);
2786
Ben Widawskybaa09f52013-01-24 13:49:57 -08002787 /* 64/512MB is the current min/max we actually know of, but this is just
2788 * a coarse sanity check.
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002789 */
Ben Widawsky41907dd2013-02-08 11:32:47 -08002790 if ((*mappable_end < (64<<20) || (*mappable_end > (512<<20)))) {
Mika Kuoppalac44ef602015-06-25 18:35:05 +03002791 DRM_ERROR("Unknown GMADR size (%llx)\n",
Ben Widawskybaa09f52013-01-24 13:49:57 -08002792 dev_priv->gtt.mappable_end);
2793 return -ENXIO;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002794 }
2795
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002796 if (!pci_set_dma_mask(dev->pdev, DMA_BIT_MASK(40)))
2797 pci_set_consistent_dma_mask(dev->pdev, DMA_BIT_MASK(40));
Ben Widawskybaa09f52013-01-24 13:49:57 -08002798 pci_read_config_word(dev->pdev, SNB_GMCH_CTRL, &snb_gmch_ctl);
Ben Widawskybaa09f52013-01-24 13:49:57 -08002799
Ben Widawskyc4ae25e2013-05-01 11:00:34 -07002800 *stolen = gen6_get_stolen_size(snb_gmch_ctl);
Ben Widawskybaa09f52013-01-24 13:49:57 -08002801
Ben Widawsky63340132013-11-04 19:32:22 -08002802 gtt_size = gen6_get_total_gtt_size(snb_gmch_ctl);
Michel Thierry07749ef2015-03-16 16:00:54 +00002803 *gtt_total = (gtt_size / sizeof(gen6_pte_t)) << PAGE_SHIFT;
Ben Widawskybaa09f52013-01-24 13:49:57 -08002804
Ben Widawsky63340132013-11-04 19:32:22 -08002805 ret = ggtt_probe_common(dev, gtt_size);
Ben Widawskybaa09f52013-01-24 13:49:57 -08002806
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002807 dev_priv->gtt.base.clear_range = gen6_ggtt_clear_range;
2808 dev_priv->gtt.base.insert_entries = gen6_ggtt_insert_entries;
Daniel Vetter777dc5b2015-04-14 17:35:12 +02002809 dev_priv->gtt.base.bind_vma = ggtt_bind_vma;
2810 dev_priv->gtt.base.unbind_vma = ggtt_unbind_vma;
Ben Widawskybaa09f52013-01-24 13:49:57 -08002811
2812 return ret;
2813}
2814
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002815static void gen6_gmch_remove(struct i915_address_space *vm)
Ben Widawskybaa09f52013-01-24 13:49:57 -08002816{
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002817
2818 struct i915_gtt *gtt = container_of(vm, struct i915_gtt, base);
Ben Widawsky5ed16782013-11-25 09:54:43 -08002819
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002820 iounmap(gtt->gsm);
Mika Kuoppala4ad2af12015-06-30 18:16:39 +03002821 free_scratch_page(vm->dev, vm->scratch_page);
Ben Widawskybaa09f52013-01-24 13:49:57 -08002822}
2823
2824static int i915_gmch_probe(struct drm_device *dev,
Mika Kuoppalac44ef602015-06-25 18:35:05 +03002825 u64 *gtt_total,
Ben Widawsky41907dd2013-02-08 11:32:47 -08002826 size_t *stolen,
2827 phys_addr_t *mappable_base,
Mika Kuoppalac44ef602015-06-25 18:35:05 +03002828 u64 *mappable_end)
Ben Widawskybaa09f52013-01-24 13:49:57 -08002829{
2830 struct drm_i915_private *dev_priv = dev->dev_private;
2831 int ret;
2832
Ben Widawskybaa09f52013-01-24 13:49:57 -08002833 ret = intel_gmch_probe(dev_priv->bridge_dev, dev_priv->dev->pdev, NULL);
2834 if (!ret) {
2835 DRM_ERROR("failed to set up gmch\n");
2836 return -EIO;
2837 }
2838
Ben Widawsky41907dd2013-02-08 11:32:47 -08002839 intel_gtt_get(gtt_total, stolen, mappable_base, mappable_end);
Ben Widawskybaa09f52013-01-24 13:49:57 -08002840
2841 dev_priv->gtt.do_idle_maps = needs_idle_maps(dev_priv->dev);
Daniel Vetterd369d2d2015-04-14 17:35:25 +02002842 dev_priv->gtt.base.insert_entries = i915_ggtt_insert_entries;
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002843 dev_priv->gtt.base.clear_range = i915_ggtt_clear_range;
Daniel Vetterd369d2d2015-04-14 17:35:25 +02002844 dev_priv->gtt.base.bind_vma = ggtt_bind_vma;
2845 dev_priv->gtt.base.unbind_vma = ggtt_unbind_vma;
Ben Widawskybaa09f52013-01-24 13:49:57 -08002846
Chris Wilsonc0a7f812013-12-30 12:16:15 +00002847 if (unlikely(dev_priv->gtt.do_idle_maps))
2848 DRM_INFO("applying Ironlake quirks for intel_iommu\n");
2849
Ben Widawskybaa09f52013-01-24 13:49:57 -08002850 return 0;
2851}
2852
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002853static void i915_gmch_remove(struct i915_address_space *vm)
Ben Widawskybaa09f52013-01-24 13:49:57 -08002854{
2855 intel_gmch_remove();
2856}
2857
2858int i915_gem_gtt_init(struct drm_device *dev)
2859{
2860 struct drm_i915_private *dev_priv = dev->dev_private;
2861 struct i915_gtt *gtt = &dev_priv->gtt;
Ben Widawskybaa09f52013-01-24 13:49:57 -08002862 int ret;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002863
Ben Widawskybaa09f52013-01-24 13:49:57 -08002864 if (INTEL_INFO(dev)->gen <= 5) {
Ben Widawskyb2f21b42013-06-27 16:30:20 -07002865 gtt->gtt_probe = i915_gmch_probe;
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002866 gtt->base.cleanup = i915_gmch_remove;
Ben Widawsky63340132013-11-04 19:32:22 -08002867 } else if (INTEL_INFO(dev)->gen < 8) {
Ben Widawskyb2f21b42013-06-27 16:30:20 -07002868 gtt->gtt_probe = gen6_gmch_probe;
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002869 gtt->base.cleanup = gen6_gmch_remove;
Ben Widawsky4d15c142013-07-04 11:02:06 -07002870 if (IS_HASWELL(dev) && dev_priv->ellc_size)
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002871 gtt->base.pte_encode = iris_pte_encode;
Ben Widawsky4d15c142013-07-04 11:02:06 -07002872 else if (IS_HASWELL(dev))
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002873 gtt->base.pte_encode = hsw_pte_encode;
Ben Widawskyb2f21b42013-06-27 16:30:20 -07002874 else if (IS_VALLEYVIEW(dev))
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002875 gtt->base.pte_encode = byt_pte_encode;
Chris Wilson350ec882013-08-06 13:17:02 +01002876 else if (INTEL_INFO(dev)->gen >= 7)
2877 gtt->base.pte_encode = ivb_pte_encode;
Ben Widawskyb2f21b42013-06-27 16:30:20 -07002878 else
Chris Wilson350ec882013-08-06 13:17:02 +01002879 gtt->base.pte_encode = snb_pte_encode;
Ben Widawsky63340132013-11-04 19:32:22 -08002880 } else {
2881 dev_priv->gtt.gtt_probe = gen8_gmch_probe;
2882 dev_priv->gtt.base.cleanup = gen6_gmch_remove;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002883 }
2884
Mika Kuoppalac114f762015-06-25 18:35:13 +03002885 gtt->base.dev = dev;
2886
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002887 ret = gtt->gtt_probe(dev, &gtt->base.total, &gtt->stolen_size,
Ben Widawskyb2f21b42013-06-27 16:30:20 -07002888 &gtt->mappable_base, &gtt->mappable_end);
Ben Widawskya54c0c22013-01-24 14:45:00 -08002889 if (ret)
Ben Widawskybaa09f52013-01-24 13:49:57 -08002890 return ret;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002891
Ben Widawskybaa09f52013-01-24 13:49:57 -08002892 /* GMADR is the PCI mmio aperture into the global GTT. */
Mika Kuoppalac44ef602015-06-25 18:35:05 +03002893 DRM_INFO("Memory usable by graphics device = %lluM\n",
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002894 gtt->base.total >> 20);
Mika Kuoppalac44ef602015-06-25 18:35:05 +03002895 DRM_DEBUG_DRIVER("GMADR size = %lldM\n", gtt->mappable_end >> 20);
Ben Widawskyb2f21b42013-06-27 16:30:20 -07002896 DRM_DEBUG_DRIVER("GTT stolen size = %zdM\n", gtt->stolen_size >> 20);
Daniel Vetter5db6c732014-03-31 16:23:04 +02002897#ifdef CONFIG_INTEL_IOMMU
2898 if (intel_iommu_gfx_mapped)
2899 DRM_INFO("VT-d active for gfx access\n");
2900#endif
Daniel Vettercfa7c862014-04-29 11:53:58 +02002901 /*
2902 * i915.enable_ppgtt is read-only, so do an early pass to validate the
2903 * user's requested state against the hardware/driver capabilities. We
2904 * do this now so that we can print out any log messages once rather
2905 * than every time we check intel_enable_ppgtt().
2906 */
2907 i915.enable_ppgtt = sanitize_enable_ppgtt(dev, i915.enable_ppgtt);
2908 DRM_DEBUG_DRIVER("ppgtt mode: %i\n", i915.enable_ppgtt);
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08002909
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002910 return 0;
Daniel Vetter644ec022012-03-26 09:45:40 +02002911}
Ben Widawsky6f65e292013-12-06 14:10:56 -08002912
Daniel Vetterfa423312015-04-14 17:35:23 +02002913void i915_gem_restore_gtt_mappings(struct drm_device *dev)
2914{
2915 struct drm_i915_private *dev_priv = dev->dev_private;
2916 struct drm_i915_gem_object *obj;
2917 struct i915_address_space *vm;
Tvrtko Ursulin2c3d9982015-07-06 15:15:01 +01002918 struct i915_vma *vma;
2919 bool flush;
Daniel Vetterfa423312015-04-14 17:35:23 +02002920
2921 i915_check_and_clear_faults(dev);
2922
2923 /* First fill our portion of the GTT with scratch pages */
2924 dev_priv->gtt.base.clear_range(&dev_priv->gtt.base,
2925 dev_priv->gtt.base.start,
2926 dev_priv->gtt.base.total,
2927 true);
2928
Tvrtko Ursulin2c3d9982015-07-06 15:15:01 +01002929 /* Cache flush objects bound into GGTT and rebind them. */
2930 vm = &dev_priv->gtt.base;
Daniel Vetterfa423312015-04-14 17:35:23 +02002931 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
Tvrtko Ursulin2c3d9982015-07-06 15:15:01 +01002932 flush = false;
2933 list_for_each_entry(vma, &obj->vma_list, vma_link) {
2934 if (vma->vm != vm)
2935 continue;
Daniel Vetterfa423312015-04-14 17:35:23 +02002936
Tvrtko Ursulin2c3d9982015-07-06 15:15:01 +01002937 WARN_ON(i915_vma_bind(vma, obj->cache_level,
2938 PIN_UPDATE));
2939
2940 flush = true;
2941 }
2942
2943 if (flush)
2944 i915_gem_clflush_object(obj, obj->pin_display);
Daniel Vetterfa423312015-04-14 17:35:23 +02002945 }
2946
Daniel Vetterfa423312015-04-14 17:35:23 +02002947 if (INTEL_INFO(dev)->gen >= 8) {
2948 if (IS_CHERRYVIEW(dev) || IS_BROXTON(dev))
2949 chv_setup_private_ppat(dev_priv);
2950 else
2951 bdw_setup_private_ppat(dev_priv);
2952
2953 return;
2954 }
2955
2956 if (USES_PPGTT(dev)) {
2957 list_for_each_entry(vm, &dev_priv->vm_list, global_link) {
2958 /* TODO: Perhaps it shouldn't be gen6 specific */
2959
2960 struct i915_hw_ppgtt *ppgtt =
2961 container_of(vm, struct i915_hw_ppgtt,
2962 base);
2963
2964 if (i915_is_ggtt(vm))
2965 ppgtt = dev_priv->mm.aliasing_ppgtt;
2966
2967 gen6_write_page_range(dev_priv, &ppgtt->pd,
2968 0, ppgtt->base.total);
2969 }
2970 }
2971
2972 i915_ggtt_flush(dev_priv);
2973}
2974
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002975static struct i915_vma *
2976__i915_gem_vma_create(struct drm_i915_gem_object *obj,
2977 struct i915_address_space *vm,
2978 const struct i915_ggtt_view *ggtt_view)
Ben Widawsky6f65e292013-12-06 14:10:56 -08002979{
Dan Carpenterdabde5c2015-03-18 11:21:58 +03002980 struct i915_vma *vma;
Ben Widawsky6f65e292013-12-06 14:10:56 -08002981
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002982 if (WARN_ON(i915_is_ggtt(vm) != !!ggtt_view))
2983 return ERR_PTR(-EINVAL);
Chris Wilsone20d2ab2015-04-07 16:20:58 +01002984
2985 vma = kmem_cache_zalloc(to_i915(obj->base.dev)->vmas, GFP_KERNEL);
Dan Carpenterdabde5c2015-03-18 11:21:58 +03002986 if (vma == NULL)
2987 return ERR_PTR(-ENOMEM);
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002988
Ben Widawsky6f65e292013-12-06 14:10:56 -08002989 INIT_LIST_HEAD(&vma->vma_link);
2990 INIT_LIST_HEAD(&vma->mm_list);
2991 INIT_LIST_HEAD(&vma->exec_list);
2992 vma->vm = vm;
2993 vma->obj = obj;
2994
Daniel Vetter777dc5b2015-04-14 17:35:12 +02002995 if (i915_is_ggtt(vm))
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002996 vma->ggtt_view = *ggtt_view;
Ben Widawsky6f65e292013-12-06 14:10:56 -08002997
Tvrtko Ursulinf7635662014-12-03 14:59:24 +00002998 list_add_tail(&vma->vma_link, &obj->vma_list);
2999 if (!i915_is_ggtt(vm))
Michel Thierrye07f0552014-08-19 15:49:41 +01003000 i915_ppgtt_get(i915_vm_to_ppgtt(vm));
Ben Widawsky6f65e292013-12-06 14:10:56 -08003001
3002 return vma;
3003}
3004
3005struct i915_vma *
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003006i915_gem_obj_lookup_or_create_vma(struct drm_i915_gem_object *obj,
3007 struct i915_address_space *vm)
Ben Widawsky6f65e292013-12-06 14:10:56 -08003008{
3009 struct i915_vma *vma;
3010
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003011 vma = i915_gem_obj_to_vma(obj, vm);
Ben Widawsky6f65e292013-12-06 14:10:56 -08003012 if (!vma)
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003013 vma = __i915_gem_vma_create(obj, vm,
3014 i915_is_ggtt(vm) ? &i915_ggtt_view_normal : NULL);
Ben Widawsky6f65e292013-12-06 14:10:56 -08003015
3016 return vma;
3017}
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003018
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003019struct i915_vma *
3020i915_gem_obj_lookup_or_create_ggtt_vma(struct drm_i915_gem_object *obj,
3021 const struct i915_ggtt_view *view)
3022{
3023 struct i915_address_space *ggtt = i915_obj_to_ggtt(obj);
3024 struct i915_vma *vma;
3025
3026 if (WARN_ON(!view))
3027 return ERR_PTR(-EINVAL);
3028
3029 vma = i915_gem_obj_to_ggtt_view(obj, view);
3030
3031 if (IS_ERR(vma))
3032 return vma;
3033
3034 if (!vma)
3035 vma = __i915_gem_vma_create(obj, ggtt, view);
3036
3037 return vma;
3038
3039}
3040
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003041static void
3042rotate_pages(dma_addr_t *in, unsigned int width, unsigned int height,
3043 struct sg_table *st)
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003044{
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003045 unsigned int column, row;
3046 unsigned int src_idx;
3047 struct scatterlist *sg = st->sgl;
3048
3049 st->nents = 0;
3050
3051 for (column = 0; column < width; column++) {
3052 src_idx = width * (height - 1) + column;
3053 for (row = 0; row < height; row++) {
3054 st->nents++;
3055 /* We don't need the pages, but need to initialize
3056 * the entries so the sg list can be happily traversed.
3057 * The only thing we need are DMA addresses.
3058 */
3059 sg_set_page(sg, NULL, PAGE_SIZE, 0);
3060 sg_dma_address(sg) = in[src_idx];
3061 sg_dma_len(sg) = PAGE_SIZE;
3062 sg = sg_next(sg);
3063 src_idx -= width;
3064 }
3065 }
3066}
3067
3068static struct sg_table *
3069intel_rotate_fb_obj_pages(struct i915_ggtt_view *ggtt_view,
3070 struct drm_i915_gem_object *obj)
3071{
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003072 struct intel_rotation_info *rot_info = &ggtt_view->rotation_info;
Tvrtko Ursulin84fe03f2015-06-23 14:26:46 +01003073 unsigned int size_pages = rot_info->size >> PAGE_SHIFT;
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003074 struct sg_page_iter sg_iter;
3075 unsigned long i;
3076 dma_addr_t *page_addr_list;
3077 struct sg_table *st;
Tvrtko Ursulin1d00dad2015-03-25 10:15:26 +00003078 int ret = -ENOMEM;
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003079
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003080 /* Allocate a temporary list of source pages for random access. */
Tvrtko Ursulin84fe03f2015-06-23 14:26:46 +01003081 page_addr_list = drm_malloc_ab(obj->base.size / PAGE_SIZE,
3082 sizeof(dma_addr_t));
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003083 if (!page_addr_list)
3084 return ERR_PTR(ret);
3085
3086 /* Allocate target SG list. */
3087 st = kmalloc(sizeof(*st), GFP_KERNEL);
3088 if (!st)
3089 goto err_st_alloc;
3090
Tvrtko Ursulin84fe03f2015-06-23 14:26:46 +01003091 ret = sg_alloc_table(st, size_pages, GFP_KERNEL);
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003092 if (ret)
3093 goto err_sg_alloc;
3094
3095 /* Populate source page list from the object. */
3096 i = 0;
3097 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents, 0) {
3098 page_addr_list[i] = sg_page_iter_dma_address(&sg_iter);
3099 i++;
3100 }
3101
3102 /* Rotate the pages. */
Tvrtko Ursulin84fe03f2015-06-23 14:26:46 +01003103 rotate_pages(page_addr_list,
3104 rot_info->width_pages, rot_info->height_pages,
3105 st);
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003106
3107 DRM_DEBUG_KMS(
Tvrtko Ursulin84fe03f2015-06-23 14:26:46 +01003108 "Created rotated page mapping for object size %zu (pitch=%u, height=%u, pixel_format=0x%x, %ux%u tiles, %u pages).\n",
Tvrtko Ursulinc9f8fd22015-06-24 09:55:20 +01003109 obj->base.size, rot_info->pitch, rot_info->height,
Tvrtko Ursulin84fe03f2015-06-23 14:26:46 +01003110 rot_info->pixel_format, rot_info->width_pages,
3111 rot_info->height_pages, size_pages);
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003112
3113 drm_free_large(page_addr_list);
3114
3115 return st;
3116
3117err_sg_alloc:
3118 kfree(st);
3119err_st_alloc:
3120 drm_free_large(page_addr_list);
3121
3122 DRM_DEBUG_KMS(
Tvrtko Ursulin84fe03f2015-06-23 14:26:46 +01003123 "Failed to create rotated mapping for object size %zu! (%d) (pitch=%u, height=%u, pixel_format=0x%x, %ux%u tiles, %u pages)\n",
Tvrtko Ursulinc9f8fd22015-06-24 09:55:20 +01003124 obj->base.size, ret, rot_info->pitch, rot_info->height,
Tvrtko Ursulin84fe03f2015-06-23 14:26:46 +01003125 rot_info->pixel_format, rot_info->width_pages,
3126 rot_info->height_pages, size_pages);
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003127 return ERR_PTR(ret);
3128}
3129
Joonas Lahtinen8bd7ef12015-05-06 14:35:38 +03003130static struct sg_table *
3131intel_partial_pages(const struct i915_ggtt_view *view,
3132 struct drm_i915_gem_object *obj)
3133{
3134 struct sg_table *st;
3135 struct scatterlist *sg;
3136 struct sg_page_iter obj_sg_iter;
3137 int ret = -ENOMEM;
3138
3139 st = kmalloc(sizeof(*st), GFP_KERNEL);
3140 if (!st)
3141 goto err_st_alloc;
3142
3143 ret = sg_alloc_table(st, view->params.partial.size, GFP_KERNEL);
3144 if (ret)
3145 goto err_sg_alloc;
3146
3147 sg = st->sgl;
3148 st->nents = 0;
3149 for_each_sg_page(obj->pages->sgl, &obj_sg_iter, obj->pages->nents,
3150 view->params.partial.offset)
3151 {
3152 if (st->nents >= view->params.partial.size)
3153 break;
3154
3155 sg_set_page(sg, NULL, PAGE_SIZE, 0);
3156 sg_dma_address(sg) = sg_page_iter_dma_address(&obj_sg_iter);
3157 sg_dma_len(sg) = PAGE_SIZE;
3158
3159 sg = sg_next(sg);
3160 st->nents++;
3161 }
3162
3163 return st;
3164
3165err_sg_alloc:
3166 kfree(st);
3167err_st_alloc:
3168 return ERR_PTR(ret);
3169}
3170
Daniel Vetter70b9f6f2015-04-14 17:35:27 +02003171static int
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003172i915_get_ggtt_vma_pages(struct i915_vma *vma)
3173{
3174 int ret = 0;
3175
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003176 if (vma->ggtt_view.pages)
3177 return 0;
3178
3179 if (vma->ggtt_view.type == I915_GGTT_VIEW_NORMAL)
3180 vma->ggtt_view.pages = vma->obj->pages;
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003181 else if (vma->ggtt_view.type == I915_GGTT_VIEW_ROTATED)
3182 vma->ggtt_view.pages =
3183 intel_rotate_fb_obj_pages(&vma->ggtt_view, vma->obj);
Joonas Lahtinen8bd7ef12015-05-06 14:35:38 +03003184 else if (vma->ggtt_view.type == I915_GGTT_VIEW_PARTIAL)
3185 vma->ggtt_view.pages =
3186 intel_partial_pages(&vma->ggtt_view, vma->obj);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003187 else
3188 WARN_ONCE(1, "GGTT view %u not implemented!\n",
3189 vma->ggtt_view.type);
3190
3191 if (!vma->ggtt_view.pages) {
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003192 DRM_ERROR("Failed to get pages for GGTT view type %u!\n",
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003193 vma->ggtt_view.type);
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003194 ret = -EINVAL;
3195 } else if (IS_ERR(vma->ggtt_view.pages)) {
3196 ret = PTR_ERR(vma->ggtt_view.pages);
3197 vma->ggtt_view.pages = NULL;
3198 DRM_ERROR("Failed to get pages for VMA view type %u (%d)!\n",
3199 vma->ggtt_view.type, ret);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003200 }
3201
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003202 return ret;
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003203}
3204
3205/**
3206 * i915_vma_bind - Sets up PTEs for an VMA in it's corresponding address space.
3207 * @vma: VMA to map
3208 * @cache_level: mapping cache level
3209 * @flags: flags like global or local mapping
3210 *
3211 * DMA addresses are taken from the scatter-gather table of this object (or of
3212 * this VMA in case of non-default GGTT views) and PTE entries set up.
3213 * Note that DMA addresses are also the only part of the SG table we care about.
3214 */
3215int i915_vma_bind(struct i915_vma *vma, enum i915_cache_level cache_level,
3216 u32 flags)
3217{
Mika Kuoppala75d04a32015-04-28 17:56:17 +03003218 int ret;
3219 u32 bind_flags;
Mika Kuoppala1d335d12015-04-10 15:54:58 +03003220
Mika Kuoppala75d04a32015-04-28 17:56:17 +03003221 if (WARN_ON(flags == 0))
3222 return -EINVAL;
Mika Kuoppala1d335d12015-04-10 15:54:58 +03003223
Mika Kuoppala75d04a32015-04-28 17:56:17 +03003224 bind_flags = 0;
Daniel Vetter08755462015-04-20 09:04:05 -07003225 if (flags & PIN_GLOBAL)
3226 bind_flags |= GLOBAL_BIND;
3227 if (flags & PIN_USER)
3228 bind_flags |= LOCAL_BIND;
3229
3230 if (flags & PIN_UPDATE)
3231 bind_flags |= vma->bound;
3232 else
3233 bind_flags &= ~vma->bound;
3234
Mika Kuoppala75d04a32015-04-28 17:56:17 +03003235 if (bind_flags == 0)
3236 return 0;
3237
3238 if (vma->bound == 0 && vma->vm->allocate_va_range) {
3239 trace_i915_va_alloc(vma->vm,
3240 vma->node.start,
3241 vma->node.size,
3242 VM_TO_TRACE_NAME(vma->vm));
3243
Mika Kuoppalab2dd4512015-06-25 18:35:15 +03003244 /* XXX: i915_vma_pin() will fix this +- hack */
3245 vma->pin_count++;
Mika Kuoppala75d04a32015-04-28 17:56:17 +03003246 ret = vma->vm->allocate_va_range(vma->vm,
3247 vma->node.start,
3248 vma->node.size);
Mika Kuoppalab2dd4512015-06-25 18:35:15 +03003249 vma->pin_count--;
Mika Kuoppala75d04a32015-04-28 17:56:17 +03003250 if (ret)
3251 return ret;
3252 }
3253
3254 ret = vma->vm->bind_vma(vma, cache_level, bind_flags);
Daniel Vetter70b9f6f2015-04-14 17:35:27 +02003255 if (ret)
3256 return ret;
Daniel Vetter08755462015-04-20 09:04:05 -07003257
3258 vma->bound |= bind_flags;
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003259
3260 return 0;
3261}
Joonas Lahtinen91e67112015-05-06 14:33:58 +03003262
3263/**
3264 * i915_ggtt_view_size - Get the size of a GGTT view.
3265 * @obj: Object the view is of.
3266 * @view: The view in question.
3267 *
3268 * @return The size of the GGTT view in bytes.
3269 */
3270size_t
3271i915_ggtt_view_size(struct drm_i915_gem_object *obj,
3272 const struct i915_ggtt_view *view)
3273{
Tvrtko Ursulin9e759ff2015-06-23 12:57:43 +01003274 if (view->type == I915_GGTT_VIEW_NORMAL) {
Joonas Lahtinen91e67112015-05-06 14:33:58 +03003275 return obj->base.size;
Tvrtko Ursulin9e759ff2015-06-23 12:57:43 +01003276 } else if (view->type == I915_GGTT_VIEW_ROTATED) {
3277 return view->rotation_info.size;
Joonas Lahtinen8bd7ef12015-05-06 14:35:38 +03003278 } else if (view->type == I915_GGTT_VIEW_PARTIAL) {
3279 return view->params.partial.size << PAGE_SHIFT;
Joonas Lahtinen91e67112015-05-06 14:33:58 +03003280 } else {
3281 WARN_ONCE(1, "GGTT view %u not implemented!\n", view->type);
3282 return obj->base.size;
3283 }
3284}