Daniel Vetter | 76aaf22 | 2010-11-05 22:23:30 +0100 | [diff] [blame] | 1 | /* |
| 2 | * Copyright © 2010 Daniel Vetter |
Ben Widawsky | c4ac524 | 2014-02-19 22:05:47 -0800 | [diff] [blame] | 3 | * Copyright © 2011-2014 Intel Corporation |
Daniel Vetter | 76aaf22 | 2010-11-05 22:23:30 +0100 | [diff] [blame] | 4 | * |
| 5 | * Permission is hereby granted, free of charge, to any person obtaining a |
| 6 | * copy of this software and associated documentation files (the "Software"), |
| 7 | * to deal in the Software without restriction, including without limitation |
| 8 | * the rights to use, copy, modify, merge, publish, distribute, sublicense, |
| 9 | * and/or sell copies of the Software, and to permit persons to whom the |
| 10 | * Software is furnished to do so, subject to the following conditions: |
| 11 | * |
| 12 | * The above copyright notice and this permission notice (including the next |
| 13 | * paragraph) shall be included in all copies or substantial portions of the |
| 14 | * Software. |
| 15 | * |
| 16 | * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR |
| 17 | * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, |
| 18 | * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL |
| 19 | * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER |
| 20 | * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING |
| 21 | * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS |
| 22 | * IN THE SOFTWARE. |
| 23 | * |
| 24 | */ |
| 25 | |
Daniel Vetter | 0e46ce2 | 2014-01-08 16:10:27 +0100 | [diff] [blame] | 26 | #include <linux/seq_file.h> |
David Howells | 760285e | 2012-10-02 18:01:07 +0100 | [diff] [blame] | 27 | #include <drm/drmP.h> |
| 28 | #include <drm/i915_drm.h> |
Daniel Vetter | 76aaf22 | 2010-11-05 22:23:30 +0100 | [diff] [blame] | 29 | #include "i915_drv.h" |
Yu Zhang | 5dda8fa | 2015-02-10 19:05:48 +0800 | [diff] [blame] | 30 | #include "i915_vgpu.h" |
Daniel Vetter | 76aaf22 | 2010-11-05 22:23:30 +0100 | [diff] [blame] | 31 | #include "i915_trace.h" |
| 32 | #include "intel_drv.h" |
| 33 | |
Tvrtko Ursulin | 45f8f69 | 2014-12-10 17:27:59 +0000 | [diff] [blame] | 34 | /** |
| 35 | * DOC: Global GTT views |
| 36 | * |
| 37 | * Background and previous state |
| 38 | * |
| 39 | * Historically objects could exists (be bound) in global GTT space only as |
| 40 | * singular instances with a view representing all of the object's backing pages |
| 41 | * in a linear fashion. This view will be called a normal view. |
| 42 | * |
| 43 | * To support multiple views of the same object, where the number of mapped |
| 44 | * pages is not equal to the backing store, or where the layout of the pages |
| 45 | * is not linear, concept of a GGTT view was added. |
| 46 | * |
| 47 | * One example of an alternative view is a stereo display driven by a single |
| 48 | * image. In this case we would have a framebuffer looking like this |
| 49 | * (2x2 pages): |
| 50 | * |
| 51 | * 12 |
| 52 | * 34 |
| 53 | * |
| 54 | * Above would represent a normal GGTT view as normally mapped for GPU or CPU |
| 55 | * rendering. In contrast, fed to the display engine would be an alternative |
| 56 | * view which could look something like this: |
| 57 | * |
| 58 | * 1212 |
| 59 | * 3434 |
| 60 | * |
| 61 | * In this example both the size and layout of pages in the alternative view is |
| 62 | * different from the normal view. |
| 63 | * |
| 64 | * Implementation and usage |
| 65 | * |
| 66 | * GGTT views are implemented using VMAs and are distinguished via enum |
| 67 | * i915_ggtt_view_type and struct i915_ggtt_view. |
| 68 | * |
| 69 | * A new flavour of core GEM functions which work with GGTT bound objects were |
Joonas Lahtinen | ec7adb6 | 2015-03-16 14:11:13 +0200 | [diff] [blame] | 70 | * added with the _ggtt_ infix, and sometimes with _view postfix to avoid |
| 71 | * renaming in large amounts of code. They take the struct i915_ggtt_view |
| 72 | * parameter encapsulating all metadata required to implement a view. |
Tvrtko Ursulin | 45f8f69 | 2014-12-10 17:27:59 +0000 | [diff] [blame] | 73 | * |
| 74 | * As a helper for callers which are only interested in the normal view, |
| 75 | * globally const i915_ggtt_view_normal singleton instance exists. All old core |
| 76 | * GEM API functions, the ones not taking the view parameter, are operating on, |
| 77 | * or with the normal GGTT view. |
| 78 | * |
| 79 | * Code wanting to add or use a new GGTT view needs to: |
| 80 | * |
| 81 | * 1. Add a new enum with a suitable name. |
| 82 | * 2. Extend the metadata in the i915_ggtt_view structure if required. |
| 83 | * 3. Add support to i915_get_vma_pages(). |
| 84 | * |
| 85 | * New views are required to build a scatter-gather table from within the |
| 86 | * i915_get_vma_pages function. This table is stored in the vma.ggtt_view and |
| 87 | * exists for the lifetime of an VMA. |
| 88 | * |
| 89 | * Core API is designed to have copy semantics which means that passed in |
| 90 | * struct i915_ggtt_view does not need to be persistent (left around after |
| 91 | * calling the core API functions). |
| 92 | * |
| 93 | */ |
| 94 | |
Daniel Vetter | 70b9f6f | 2015-04-14 17:35:27 +0200 | [diff] [blame] | 95 | static int |
| 96 | i915_get_ggtt_vma_pages(struct i915_vma *vma); |
| 97 | |
Tvrtko Ursulin | fe14d5f | 2014-12-10 17:27:58 +0000 | [diff] [blame] | 98 | const struct i915_ggtt_view i915_ggtt_view_normal; |
Joonas Lahtinen | 9abc464 | 2015-03-27 13:09:22 +0200 | [diff] [blame] | 99 | const struct i915_ggtt_view i915_ggtt_view_rotated = { |
| 100 | .type = I915_GGTT_VIEW_ROTATED |
| 101 | }; |
Tvrtko Ursulin | fe14d5f | 2014-12-10 17:27:58 +0000 | [diff] [blame] | 102 | |
Daniel Vetter | cfa7c86 | 2014-04-29 11:53:58 +0200 | [diff] [blame] | 103 | static int sanitize_enable_ppgtt(struct drm_device *dev, int enable_ppgtt) |
| 104 | { |
Chris Wilson | 1893a71 | 2014-09-19 11:56:27 +0100 | [diff] [blame] | 105 | bool has_aliasing_ppgtt; |
| 106 | bool has_full_ppgtt; |
| 107 | |
| 108 | has_aliasing_ppgtt = INTEL_INFO(dev)->gen >= 6; |
| 109 | has_full_ppgtt = INTEL_INFO(dev)->gen >= 7; |
Chris Wilson | 1893a71 | 2014-09-19 11:56:27 +0100 | [diff] [blame] | 110 | |
Yu Zhang | 71ba2d6 | 2015-02-10 19:05:54 +0800 | [diff] [blame] | 111 | if (intel_vgpu_active(dev)) |
| 112 | has_full_ppgtt = false; /* emulation is too hard */ |
| 113 | |
Damien Lespiau | 70ee45e | 2014-11-14 15:05:59 +0000 | [diff] [blame] | 114 | /* |
| 115 | * We don't allow disabling PPGTT for gen9+ as it's a requirement for |
| 116 | * execlists, the sole mechanism available to submit work. |
| 117 | */ |
| 118 | if (INTEL_INFO(dev)->gen < 9 && |
| 119 | (enable_ppgtt == 0 || !has_aliasing_ppgtt)) |
Daniel Vetter | cfa7c86 | 2014-04-29 11:53:58 +0200 | [diff] [blame] | 120 | return 0; |
| 121 | |
| 122 | if (enable_ppgtt == 1) |
| 123 | return 1; |
| 124 | |
Chris Wilson | 1893a71 | 2014-09-19 11:56:27 +0100 | [diff] [blame] | 125 | if (enable_ppgtt == 2 && has_full_ppgtt) |
Daniel Vetter | cfa7c86 | 2014-04-29 11:53:58 +0200 | [diff] [blame] | 126 | return 2; |
| 127 | |
Daniel Vetter | 93a25a9 | 2014-03-06 09:40:43 +0100 | [diff] [blame] | 128 | #ifdef CONFIG_INTEL_IOMMU |
| 129 | /* Disable ppgtt on SNB if VT-d is on. */ |
| 130 | if (INTEL_INFO(dev)->gen == 6 && intel_iommu_gfx_mapped) { |
| 131 | DRM_INFO("Disabling PPGTT because VT-d is on\n"); |
Daniel Vetter | cfa7c86 | 2014-04-29 11:53:58 +0200 | [diff] [blame] | 132 | return 0; |
Daniel Vetter | 93a25a9 | 2014-03-06 09:40:43 +0100 | [diff] [blame] | 133 | } |
| 134 | #endif |
| 135 | |
Jesse Barnes | 62942ed | 2014-06-13 09:28:33 -0700 | [diff] [blame] | 136 | /* Early VLV doesn't have this */ |
Ville Syrjälä | ca2aed6c | 2014-06-28 02:03:56 +0300 | [diff] [blame] | 137 | if (IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev) && |
| 138 | dev->pdev->revision < 0xb) { |
Jesse Barnes | 62942ed | 2014-06-13 09:28:33 -0700 | [diff] [blame] | 139 | DRM_DEBUG_DRIVER("disabling PPGTT on pre-B3 step VLV\n"); |
| 140 | return 0; |
| 141 | } |
| 142 | |
Michel Thierry | 2f82bbd | 2014-12-15 14:58:00 +0000 | [diff] [blame] | 143 | if (INTEL_INFO(dev)->gen >= 8 && i915.enable_execlists) |
| 144 | return 2; |
| 145 | else |
| 146 | return has_aliasing_ppgtt ? 1 : 0; |
Daniel Vetter | 93a25a9 | 2014-03-06 09:40:43 +0100 | [diff] [blame] | 147 | } |
| 148 | |
Daniel Vetter | 70b9f6f | 2015-04-14 17:35:27 +0200 | [diff] [blame] | 149 | static int ppgtt_bind_vma(struct i915_vma *vma, |
| 150 | enum i915_cache_level cache_level, |
| 151 | u32 unused) |
Daniel Vetter | 4755265 | 2015-04-14 17:35:24 +0200 | [diff] [blame] | 152 | { |
| 153 | u32 pte_flags = 0; |
| 154 | |
| 155 | /* Currently applicable only to VLV */ |
| 156 | if (vma->obj->gt_ro) |
| 157 | pte_flags |= PTE_READ_ONLY; |
| 158 | |
| 159 | vma->vm->insert_entries(vma->vm, vma->obj->pages, vma->node.start, |
| 160 | cache_level, pte_flags); |
Daniel Vetter | 70b9f6f | 2015-04-14 17:35:27 +0200 | [diff] [blame] | 161 | |
| 162 | return 0; |
Daniel Vetter | 4755265 | 2015-04-14 17:35:24 +0200 | [diff] [blame] | 163 | } |
| 164 | |
| 165 | static void ppgtt_unbind_vma(struct i915_vma *vma) |
| 166 | { |
| 167 | vma->vm->clear_range(vma->vm, |
| 168 | vma->node.start, |
| 169 | vma->obj->base.size, |
| 170 | true); |
| 171 | } |
Ben Widawsky | 6f65e29 | 2013-12-06 14:10:56 -0800 | [diff] [blame] | 172 | |
Daniel Vetter | 2c642b0 | 2015-04-14 17:35:26 +0200 | [diff] [blame] | 173 | static gen8_pte_t gen8_pte_encode(dma_addr_t addr, |
| 174 | enum i915_cache_level level, |
| 175 | bool valid) |
Ben Widawsky | 94ec8f6 | 2013-11-02 21:07:18 -0700 | [diff] [blame] | 176 | { |
Michel Thierry | 07749ef | 2015-03-16 16:00:54 +0000 | [diff] [blame] | 177 | gen8_pte_t pte = valid ? _PAGE_PRESENT | _PAGE_RW : 0; |
Ben Widawsky | 94ec8f6 | 2013-11-02 21:07:18 -0700 | [diff] [blame] | 178 | pte |= addr; |
Ben Widawsky | 63c42e5 | 2014-04-18 18:04:27 -0300 | [diff] [blame] | 179 | |
| 180 | switch (level) { |
| 181 | case I915_CACHE_NONE: |
Ben Widawsky | fbe5d36 | 2013-11-04 19:56:49 -0800 | [diff] [blame] | 182 | pte |= PPAT_UNCACHED_INDEX; |
Ben Widawsky | 63c42e5 | 2014-04-18 18:04:27 -0300 | [diff] [blame] | 183 | break; |
| 184 | case I915_CACHE_WT: |
| 185 | pte |= PPAT_DISPLAY_ELLC_INDEX; |
| 186 | break; |
| 187 | default: |
| 188 | pte |= PPAT_CACHED_INDEX; |
| 189 | break; |
| 190 | } |
| 191 | |
Ben Widawsky | 94ec8f6 | 2013-11-02 21:07:18 -0700 | [diff] [blame] | 192 | return pte; |
| 193 | } |
| 194 | |
Mika Kuoppala | fe36f55 | 2015-06-25 18:35:16 +0300 | [diff] [blame] | 195 | static gen8_pde_t gen8_pde_encode(const dma_addr_t addr, |
| 196 | const enum i915_cache_level level) |
Ben Widawsky | b1fe667 | 2013-11-04 21:20:14 -0800 | [diff] [blame] | 197 | { |
Michel Thierry | 07749ef | 2015-03-16 16:00:54 +0000 | [diff] [blame] | 198 | gen8_pde_t pde = _PAGE_PRESENT | _PAGE_RW; |
Ben Widawsky | b1fe667 | 2013-11-04 21:20:14 -0800 | [diff] [blame] | 199 | pde |= addr; |
| 200 | if (level != I915_CACHE_NONE) |
| 201 | pde |= PPAT_CACHED_PDE_INDEX; |
| 202 | else |
| 203 | pde |= PPAT_UNCACHED_INDEX; |
| 204 | return pde; |
| 205 | } |
| 206 | |
Michel Thierry | 762d993 | 2015-07-30 11:05:29 +0100 | [diff] [blame] | 207 | #define gen8_pdpe_encode gen8_pde_encode |
| 208 | #define gen8_pml4e_encode gen8_pde_encode |
| 209 | |
Michel Thierry | 07749ef | 2015-03-16 16:00:54 +0000 | [diff] [blame] | 210 | static gen6_pte_t snb_pte_encode(dma_addr_t addr, |
| 211 | enum i915_cache_level level, |
| 212 | bool valid, u32 unused) |
Ben Widawsky | 54d1252 | 2012-09-24 16:44:32 -0700 | [diff] [blame] | 213 | { |
Michel Thierry | 07749ef | 2015-03-16 16:00:54 +0000 | [diff] [blame] | 214 | gen6_pte_t pte = valid ? GEN6_PTE_VALID : 0; |
Ben Widawsky | 54d1252 | 2012-09-24 16:44:32 -0700 | [diff] [blame] | 215 | pte |= GEN6_PTE_ADDR_ENCODE(addr); |
Ben Widawsky | e7210c3 | 2012-10-19 09:33:22 -0700 | [diff] [blame] | 216 | |
| 217 | switch (level) { |
Chris Wilson | 350ec88 | 2013-08-06 13:17:02 +0100 | [diff] [blame] | 218 | case I915_CACHE_L3_LLC: |
| 219 | case I915_CACHE_LLC: |
| 220 | pte |= GEN6_PTE_CACHE_LLC; |
| 221 | break; |
| 222 | case I915_CACHE_NONE: |
| 223 | pte |= GEN6_PTE_UNCACHED; |
| 224 | break; |
| 225 | default: |
Daniel Vetter | 5f77eeb | 2014-12-08 16:40:10 +0100 | [diff] [blame] | 226 | MISSING_CASE(level); |
Chris Wilson | 350ec88 | 2013-08-06 13:17:02 +0100 | [diff] [blame] | 227 | } |
| 228 | |
| 229 | return pte; |
| 230 | } |
| 231 | |
Michel Thierry | 07749ef | 2015-03-16 16:00:54 +0000 | [diff] [blame] | 232 | static gen6_pte_t ivb_pte_encode(dma_addr_t addr, |
| 233 | enum i915_cache_level level, |
| 234 | bool valid, u32 unused) |
Chris Wilson | 350ec88 | 2013-08-06 13:17:02 +0100 | [diff] [blame] | 235 | { |
Michel Thierry | 07749ef | 2015-03-16 16:00:54 +0000 | [diff] [blame] | 236 | gen6_pte_t pte = valid ? GEN6_PTE_VALID : 0; |
Chris Wilson | 350ec88 | 2013-08-06 13:17:02 +0100 | [diff] [blame] | 237 | pte |= GEN6_PTE_ADDR_ENCODE(addr); |
| 238 | |
| 239 | switch (level) { |
| 240 | case I915_CACHE_L3_LLC: |
| 241 | pte |= GEN7_PTE_CACHE_L3_LLC; |
Ben Widawsky | e7210c3 | 2012-10-19 09:33:22 -0700 | [diff] [blame] | 242 | break; |
| 243 | case I915_CACHE_LLC: |
| 244 | pte |= GEN6_PTE_CACHE_LLC; |
| 245 | break; |
| 246 | case I915_CACHE_NONE: |
Kenneth Graunke | 9119708 | 2013-04-22 00:53:51 -0700 | [diff] [blame] | 247 | pte |= GEN6_PTE_UNCACHED; |
Ben Widawsky | e7210c3 | 2012-10-19 09:33:22 -0700 | [diff] [blame] | 248 | break; |
| 249 | default: |
Daniel Vetter | 5f77eeb | 2014-12-08 16:40:10 +0100 | [diff] [blame] | 250 | MISSING_CASE(level); |
Ben Widawsky | e7210c3 | 2012-10-19 09:33:22 -0700 | [diff] [blame] | 251 | } |
| 252 | |
Ben Widawsky | 54d1252 | 2012-09-24 16:44:32 -0700 | [diff] [blame] | 253 | return pte; |
| 254 | } |
| 255 | |
Michel Thierry | 07749ef | 2015-03-16 16:00:54 +0000 | [diff] [blame] | 256 | static gen6_pte_t byt_pte_encode(dma_addr_t addr, |
| 257 | enum i915_cache_level level, |
| 258 | bool valid, u32 flags) |
Kenneth Graunke | 93c34e7 | 2013-04-22 00:53:50 -0700 | [diff] [blame] | 259 | { |
Michel Thierry | 07749ef | 2015-03-16 16:00:54 +0000 | [diff] [blame] | 260 | gen6_pte_t pte = valid ? GEN6_PTE_VALID : 0; |
Kenneth Graunke | 93c34e7 | 2013-04-22 00:53:50 -0700 | [diff] [blame] | 261 | pte |= GEN6_PTE_ADDR_ENCODE(addr); |
| 262 | |
Akash Goel | 24f3a8c | 2014-06-17 10:59:42 +0530 | [diff] [blame] | 263 | if (!(flags & PTE_READ_ONLY)) |
| 264 | pte |= BYT_PTE_WRITEABLE; |
Kenneth Graunke | 93c34e7 | 2013-04-22 00:53:50 -0700 | [diff] [blame] | 265 | |
| 266 | if (level != I915_CACHE_NONE) |
| 267 | pte |= BYT_PTE_SNOOPED_BY_CPU_CACHES; |
| 268 | |
| 269 | return pte; |
| 270 | } |
| 271 | |
Michel Thierry | 07749ef | 2015-03-16 16:00:54 +0000 | [diff] [blame] | 272 | static gen6_pte_t hsw_pte_encode(dma_addr_t addr, |
| 273 | enum i915_cache_level level, |
| 274 | bool valid, u32 unused) |
Kenneth Graunke | 9119708 | 2013-04-22 00:53:51 -0700 | [diff] [blame] | 275 | { |
Michel Thierry | 07749ef | 2015-03-16 16:00:54 +0000 | [diff] [blame] | 276 | gen6_pte_t pte = valid ? GEN6_PTE_VALID : 0; |
Ben Widawsky | 0d8ff15 | 2013-07-04 11:02:03 -0700 | [diff] [blame] | 277 | pte |= HSW_PTE_ADDR_ENCODE(addr); |
Kenneth Graunke | 9119708 | 2013-04-22 00:53:51 -0700 | [diff] [blame] | 278 | |
| 279 | if (level != I915_CACHE_NONE) |
Ben Widawsky | 87a6b68 | 2013-08-04 23:47:29 -0700 | [diff] [blame] | 280 | pte |= HSW_WB_LLC_AGE3; |
Kenneth Graunke | 9119708 | 2013-04-22 00:53:51 -0700 | [diff] [blame] | 281 | |
| 282 | return pte; |
| 283 | } |
| 284 | |
Michel Thierry | 07749ef | 2015-03-16 16:00:54 +0000 | [diff] [blame] | 285 | static gen6_pte_t iris_pte_encode(dma_addr_t addr, |
| 286 | enum i915_cache_level level, |
| 287 | bool valid, u32 unused) |
Ben Widawsky | 4d15c14 | 2013-07-04 11:02:06 -0700 | [diff] [blame] | 288 | { |
Michel Thierry | 07749ef | 2015-03-16 16:00:54 +0000 | [diff] [blame] | 289 | gen6_pte_t pte = valid ? GEN6_PTE_VALID : 0; |
Ben Widawsky | 4d15c14 | 2013-07-04 11:02:06 -0700 | [diff] [blame] | 290 | pte |= HSW_PTE_ADDR_ENCODE(addr); |
| 291 | |
Chris Wilson | 651d794 | 2013-08-08 14:41:10 +0100 | [diff] [blame] | 292 | switch (level) { |
| 293 | case I915_CACHE_NONE: |
| 294 | break; |
| 295 | case I915_CACHE_WT: |
Chris Wilson | c51e970 | 2013-11-22 10:37:53 +0000 | [diff] [blame] | 296 | pte |= HSW_WT_ELLC_LLC_AGE3; |
Chris Wilson | 651d794 | 2013-08-08 14:41:10 +0100 | [diff] [blame] | 297 | break; |
| 298 | default: |
Chris Wilson | c51e970 | 2013-11-22 10:37:53 +0000 | [diff] [blame] | 299 | pte |= HSW_WB_ELLC_LLC_AGE3; |
Chris Wilson | 651d794 | 2013-08-08 14:41:10 +0100 | [diff] [blame] | 300 | break; |
| 301 | } |
Ben Widawsky | 4d15c14 | 2013-07-04 11:02:06 -0700 | [diff] [blame] | 302 | |
| 303 | return pte; |
| 304 | } |
| 305 | |
Mika Kuoppala | c114f76 | 2015-06-25 18:35:13 +0300 | [diff] [blame] | 306 | static int __setup_page_dma(struct drm_device *dev, |
| 307 | struct i915_page_dma *p, gfp_t flags) |
Ben Widawsky | 678d96f | 2015-03-16 16:00:56 +0000 | [diff] [blame] | 308 | { |
| 309 | struct device *device = &dev->pdev->dev; |
| 310 | |
Mika Kuoppala | c114f76 | 2015-06-25 18:35:13 +0300 | [diff] [blame] | 311 | p->page = alloc_page(flags); |
Mika Kuoppala | 44159dd | 2015-06-25 18:35:07 +0300 | [diff] [blame] | 312 | if (!p->page) |
Michel Thierry | 1266cdb | 2015-03-24 17:06:33 +0000 | [diff] [blame] | 313 | return -ENOMEM; |
| 314 | |
Mika Kuoppala | 44159dd | 2015-06-25 18:35:07 +0300 | [diff] [blame] | 315 | p->daddr = dma_map_page(device, |
| 316 | p->page, 0, 4096, PCI_DMA_BIDIRECTIONAL); |
| 317 | |
| 318 | if (dma_mapping_error(device, p->daddr)) { |
| 319 | __free_page(p->page); |
| 320 | return -EINVAL; |
| 321 | } |
| 322 | |
Michel Thierry | 1266cdb | 2015-03-24 17:06:33 +0000 | [diff] [blame] | 323 | return 0; |
Ben Widawsky | 678d96f | 2015-03-16 16:00:56 +0000 | [diff] [blame] | 324 | } |
| 325 | |
Mika Kuoppala | c114f76 | 2015-06-25 18:35:13 +0300 | [diff] [blame] | 326 | static int setup_page_dma(struct drm_device *dev, struct i915_page_dma *p) |
| 327 | { |
| 328 | return __setup_page_dma(dev, p, GFP_KERNEL); |
| 329 | } |
| 330 | |
Mika Kuoppala | 44159dd | 2015-06-25 18:35:07 +0300 | [diff] [blame] | 331 | static void cleanup_page_dma(struct drm_device *dev, struct i915_page_dma *p) |
| 332 | { |
| 333 | if (WARN_ON(!p->page)) |
| 334 | return; |
| 335 | |
| 336 | dma_unmap_page(&dev->pdev->dev, p->daddr, 4096, PCI_DMA_BIDIRECTIONAL); |
| 337 | __free_page(p->page); |
| 338 | memset(p, 0, sizeof(*p)); |
| 339 | } |
| 340 | |
Mika Kuoppala | d1c54ac | 2015-06-25 18:35:11 +0300 | [diff] [blame] | 341 | static void *kmap_page_dma(struct i915_page_dma *p) |
Mika Kuoppala | 73eeea5 | 2015-06-25 18:35:10 +0300 | [diff] [blame] | 342 | { |
Mika Kuoppala | d1c54ac | 2015-06-25 18:35:11 +0300 | [diff] [blame] | 343 | return kmap_atomic(p->page); |
| 344 | } |
Mika Kuoppala | 73eeea5 | 2015-06-25 18:35:10 +0300 | [diff] [blame] | 345 | |
Mika Kuoppala | d1c54ac | 2015-06-25 18:35:11 +0300 | [diff] [blame] | 346 | /* We use the flushing unmap only with ppgtt structures: |
| 347 | * page directories, page tables and scratch pages. |
| 348 | */ |
| 349 | static void kunmap_page_dma(struct drm_device *dev, void *vaddr) |
| 350 | { |
Mika Kuoppala | 73eeea5 | 2015-06-25 18:35:10 +0300 | [diff] [blame] | 351 | /* There are only few exceptions for gen >=6. chv and bxt. |
| 352 | * And we are not sure about the latter so play safe for now. |
| 353 | */ |
| 354 | if (IS_CHERRYVIEW(dev) || IS_BROXTON(dev)) |
| 355 | drm_clflush_virt_range(vaddr, PAGE_SIZE); |
| 356 | |
| 357 | kunmap_atomic(vaddr); |
| 358 | } |
| 359 | |
Mika Kuoppala | 567047b | 2015-06-25 18:35:12 +0300 | [diff] [blame] | 360 | #define kmap_px(px) kmap_page_dma(px_base(px)) |
Mika Kuoppala | d1c54ac | 2015-06-25 18:35:11 +0300 | [diff] [blame] | 361 | #define kunmap_px(ppgtt, vaddr) kunmap_page_dma((ppgtt)->base.dev, (vaddr)) |
| 362 | |
Mika Kuoppala | 567047b | 2015-06-25 18:35:12 +0300 | [diff] [blame] | 363 | #define setup_px(dev, px) setup_page_dma((dev), px_base(px)) |
| 364 | #define cleanup_px(dev, px) cleanup_page_dma((dev), px_base(px)) |
| 365 | #define fill_px(dev, px, v) fill_page_dma((dev), px_base(px), (v)) |
| 366 | #define fill32_px(dev, px, v) fill_page_dma_32((dev), px_base(px), (v)) |
| 367 | |
Mika Kuoppala | d1c54ac | 2015-06-25 18:35:11 +0300 | [diff] [blame] | 368 | static void fill_page_dma(struct drm_device *dev, struct i915_page_dma *p, |
| 369 | const uint64_t val) |
| 370 | { |
| 371 | int i; |
| 372 | uint64_t * const vaddr = kmap_page_dma(p); |
| 373 | |
| 374 | for (i = 0; i < 512; i++) |
| 375 | vaddr[i] = val; |
| 376 | |
| 377 | kunmap_page_dma(dev, vaddr); |
| 378 | } |
| 379 | |
Mika Kuoppala | 73eeea5 | 2015-06-25 18:35:10 +0300 | [diff] [blame] | 380 | static void fill_page_dma_32(struct drm_device *dev, struct i915_page_dma *p, |
| 381 | const uint32_t val32) |
| 382 | { |
| 383 | uint64_t v = val32; |
| 384 | |
| 385 | v = v << 32 | val32; |
| 386 | |
| 387 | fill_page_dma(dev, p, v); |
| 388 | } |
| 389 | |
Mika Kuoppala | 4ad2af1 | 2015-06-30 18:16:39 +0300 | [diff] [blame] | 390 | static struct i915_page_scratch *alloc_scratch_page(struct drm_device *dev) |
| 391 | { |
| 392 | struct i915_page_scratch *sp; |
| 393 | int ret; |
| 394 | |
| 395 | sp = kzalloc(sizeof(*sp), GFP_KERNEL); |
| 396 | if (sp == NULL) |
| 397 | return ERR_PTR(-ENOMEM); |
| 398 | |
| 399 | ret = __setup_page_dma(dev, px_base(sp), GFP_DMA32 | __GFP_ZERO); |
| 400 | if (ret) { |
| 401 | kfree(sp); |
| 402 | return ERR_PTR(ret); |
| 403 | } |
| 404 | |
| 405 | set_pages_uc(px_page(sp), 1); |
| 406 | |
| 407 | return sp; |
| 408 | } |
| 409 | |
| 410 | static void free_scratch_page(struct drm_device *dev, |
| 411 | struct i915_page_scratch *sp) |
| 412 | { |
| 413 | set_pages_wb(px_page(sp), 1); |
| 414 | |
| 415 | cleanup_px(dev, sp); |
| 416 | kfree(sp); |
| 417 | } |
| 418 | |
Mika Kuoppala | 8a1ebd7 | 2015-05-22 20:04:59 +0300 | [diff] [blame] | 419 | static struct i915_page_table *alloc_pt(struct drm_device *dev) |
Ben Widawsky | 06fda60 | 2015-02-24 16:22:36 +0000 | [diff] [blame] | 420 | { |
Michel Thierry | ec565b3 | 2015-04-08 12:13:23 +0100 | [diff] [blame] | 421 | struct i915_page_table *pt; |
Ben Widawsky | 678d96f | 2015-03-16 16:00:56 +0000 | [diff] [blame] | 422 | const size_t count = INTEL_INFO(dev)->gen >= 8 ? |
| 423 | GEN8_PTES : GEN6_PTES; |
| 424 | int ret = -ENOMEM; |
Ben Widawsky | 06fda60 | 2015-02-24 16:22:36 +0000 | [diff] [blame] | 425 | |
| 426 | pt = kzalloc(sizeof(*pt), GFP_KERNEL); |
| 427 | if (!pt) |
| 428 | return ERR_PTR(-ENOMEM); |
| 429 | |
Ben Widawsky | 678d96f | 2015-03-16 16:00:56 +0000 | [diff] [blame] | 430 | pt->used_ptes = kcalloc(BITS_TO_LONGS(count), sizeof(*pt->used_ptes), |
| 431 | GFP_KERNEL); |
| 432 | |
| 433 | if (!pt->used_ptes) |
| 434 | goto fail_bitmap; |
| 435 | |
Mika Kuoppala | 567047b | 2015-06-25 18:35:12 +0300 | [diff] [blame] | 436 | ret = setup_px(dev, pt); |
Ben Widawsky | 678d96f | 2015-03-16 16:00:56 +0000 | [diff] [blame] | 437 | if (ret) |
Mika Kuoppala | 44159dd | 2015-06-25 18:35:07 +0300 | [diff] [blame] | 438 | goto fail_page_m; |
Ben Widawsky | 06fda60 | 2015-02-24 16:22:36 +0000 | [diff] [blame] | 439 | |
| 440 | return pt; |
Ben Widawsky | 678d96f | 2015-03-16 16:00:56 +0000 | [diff] [blame] | 441 | |
Mika Kuoppala | 44159dd | 2015-06-25 18:35:07 +0300 | [diff] [blame] | 442 | fail_page_m: |
Ben Widawsky | 678d96f | 2015-03-16 16:00:56 +0000 | [diff] [blame] | 443 | kfree(pt->used_ptes); |
| 444 | fail_bitmap: |
| 445 | kfree(pt); |
| 446 | |
| 447 | return ERR_PTR(ret); |
Ben Widawsky | 06fda60 | 2015-02-24 16:22:36 +0000 | [diff] [blame] | 448 | } |
| 449 | |
Mika Kuoppala | 2e906be | 2015-06-30 18:16:37 +0300 | [diff] [blame] | 450 | static void free_pt(struct drm_device *dev, struct i915_page_table *pt) |
Ben Widawsky | 06fda60 | 2015-02-24 16:22:36 +0000 | [diff] [blame] | 451 | { |
Mika Kuoppala | 2e906be | 2015-06-30 18:16:37 +0300 | [diff] [blame] | 452 | cleanup_px(dev, pt); |
| 453 | kfree(pt->used_ptes); |
| 454 | kfree(pt); |
| 455 | } |
| 456 | |
| 457 | static void gen8_initialize_pt(struct i915_address_space *vm, |
| 458 | struct i915_page_table *pt) |
| 459 | { |
| 460 | gen8_pte_t scratch_pte; |
| 461 | |
| 462 | scratch_pte = gen8_pte_encode(px_dma(vm->scratch_page), |
| 463 | I915_CACHE_LLC, true); |
| 464 | |
| 465 | fill_px(vm->dev, pt, scratch_pte); |
| 466 | } |
| 467 | |
| 468 | static void gen6_initialize_pt(struct i915_address_space *vm, |
| 469 | struct i915_page_table *pt) |
| 470 | { |
| 471 | gen6_pte_t scratch_pte; |
| 472 | |
| 473 | WARN_ON(px_dma(vm->scratch_page) == 0); |
| 474 | |
| 475 | scratch_pte = vm->pte_encode(px_dma(vm->scratch_page), |
| 476 | I915_CACHE_LLC, true, 0); |
| 477 | |
| 478 | fill32_px(vm->dev, pt, scratch_pte); |
Ben Widawsky | 06fda60 | 2015-02-24 16:22:36 +0000 | [diff] [blame] | 479 | } |
| 480 | |
Mika Kuoppala | 8a1ebd7 | 2015-05-22 20:04:59 +0300 | [diff] [blame] | 481 | static struct i915_page_directory *alloc_pd(struct drm_device *dev) |
Ben Widawsky | 06fda60 | 2015-02-24 16:22:36 +0000 | [diff] [blame] | 482 | { |
Michel Thierry | ec565b3 | 2015-04-08 12:13:23 +0100 | [diff] [blame] | 483 | struct i915_page_directory *pd; |
Michel Thierry | 33c8819 | 2015-04-08 12:13:33 +0100 | [diff] [blame] | 484 | int ret = -ENOMEM; |
Ben Widawsky | 06fda60 | 2015-02-24 16:22:36 +0000 | [diff] [blame] | 485 | |
| 486 | pd = kzalloc(sizeof(*pd), GFP_KERNEL); |
| 487 | if (!pd) |
| 488 | return ERR_PTR(-ENOMEM); |
| 489 | |
Michel Thierry | 33c8819 | 2015-04-08 12:13:33 +0100 | [diff] [blame] | 490 | pd->used_pdes = kcalloc(BITS_TO_LONGS(I915_PDES), |
| 491 | sizeof(*pd->used_pdes), GFP_KERNEL); |
| 492 | if (!pd->used_pdes) |
Mika Kuoppala | a08e111 | 2015-06-25 18:35:08 +0300 | [diff] [blame] | 493 | goto fail_bitmap; |
Michel Thierry | 33c8819 | 2015-04-08 12:13:33 +0100 | [diff] [blame] | 494 | |
Mika Kuoppala | 567047b | 2015-06-25 18:35:12 +0300 | [diff] [blame] | 495 | ret = setup_px(dev, pd); |
Michel Thierry | 33c8819 | 2015-04-08 12:13:33 +0100 | [diff] [blame] | 496 | if (ret) |
Mika Kuoppala | a08e111 | 2015-06-25 18:35:08 +0300 | [diff] [blame] | 497 | goto fail_page_m; |
Michel Thierry | e5815a2 | 2015-04-08 12:13:32 +0100 | [diff] [blame] | 498 | |
Ben Widawsky | 06fda60 | 2015-02-24 16:22:36 +0000 | [diff] [blame] | 499 | return pd; |
Michel Thierry | 33c8819 | 2015-04-08 12:13:33 +0100 | [diff] [blame] | 500 | |
Mika Kuoppala | a08e111 | 2015-06-25 18:35:08 +0300 | [diff] [blame] | 501 | fail_page_m: |
Michel Thierry | 33c8819 | 2015-04-08 12:13:33 +0100 | [diff] [blame] | 502 | kfree(pd->used_pdes); |
Mika Kuoppala | a08e111 | 2015-06-25 18:35:08 +0300 | [diff] [blame] | 503 | fail_bitmap: |
Michel Thierry | 33c8819 | 2015-04-08 12:13:33 +0100 | [diff] [blame] | 504 | kfree(pd); |
| 505 | |
| 506 | return ERR_PTR(ret); |
Ben Widawsky | 06fda60 | 2015-02-24 16:22:36 +0000 | [diff] [blame] | 507 | } |
| 508 | |
Mika Kuoppala | 2e906be | 2015-06-30 18:16:37 +0300 | [diff] [blame] | 509 | static void free_pd(struct drm_device *dev, struct i915_page_directory *pd) |
| 510 | { |
| 511 | if (px_page(pd)) { |
| 512 | cleanup_px(dev, pd); |
| 513 | kfree(pd->used_pdes); |
| 514 | kfree(pd); |
| 515 | } |
| 516 | } |
| 517 | |
| 518 | static void gen8_initialize_pd(struct i915_address_space *vm, |
| 519 | struct i915_page_directory *pd) |
| 520 | { |
| 521 | gen8_pde_t scratch_pde; |
| 522 | |
| 523 | scratch_pde = gen8_pde_encode(px_dma(vm->scratch_pt), I915_CACHE_LLC); |
| 524 | |
| 525 | fill_px(vm->dev, pd, scratch_pde); |
| 526 | } |
| 527 | |
Michel Thierry | 6ac1850 | 2015-07-29 17:23:46 +0100 | [diff] [blame] | 528 | static int __pdp_init(struct drm_device *dev, |
| 529 | struct i915_page_directory_pointer *pdp) |
| 530 | { |
| 531 | size_t pdpes = I915_PDPES_PER_PDP(dev); |
| 532 | |
| 533 | pdp->used_pdpes = kcalloc(BITS_TO_LONGS(pdpes), |
| 534 | sizeof(unsigned long), |
| 535 | GFP_KERNEL); |
| 536 | if (!pdp->used_pdpes) |
| 537 | return -ENOMEM; |
| 538 | |
| 539 | pdp->page_directory = kcalloc(pdpes, sizeof(*pdp->page_directory), |
| 540 | GFP_KERNEL); |
| 541 | if (!pdp->page_directory) { |
| 542 | kfree(pdp->used_pdpes); |
| 543 | /* the PDP might be the statically allocated top level. Keep it |
| 544 | * as clean as possible */ |
| 545 | pdp->used_pdpes = NULL; |
| 546 | return -ENOMEM; |
| 547 | } |
| 548 | |
| 549 | return 0; |
| 550 | } |
| 551 | |
| 552 | static void __pdp_fini(struct i915_page_directory_pointer *pdp) |
| 553 | { |
| 554 | kfree(pdp->used_pdpes); |
| 555 | kfree(pdp->page_directory); |
| 556 | pdp->page_directory = NULL; |
| 557 | } |
| 558 | |
Michel Thierry | 762d993 | 2015-07-30 11:05:29 +0100 | [diff] [blame] | 559 | static struct |
| 560 | i915_page_directory_pointer *alloc_pdp(struct drm_device *dev) |
| 561 | { |
| 562 | struct i915_page_directory_pointer *pdp; |
| 563 | int ret = -ENOMEM; |
| 564 | |
| 565 | WARN_ON(!USES_FULL_48BIT_PPGTT(dev)); |
| 566 | |
| 567 | pdp = kzalloc(sizeof(*pdp), GFP_KERNEL); |
| 568 | if (!pdp) |
| 569 | return ERR_PTR(-ENOMEM); |
| 570 | |
| 571 | ret = __pdp_init(dev, pdp); |
| 572 | if (ret) |
| 573 | goto fail_bitmap; |
| 574 | |
| 575 | ret = setup_px(dev, pdp); |
| 576 | if (ret) |
| 577 | goto fail_page_m; |
| 578 | |
| 579 | return pdp; |
| 580 | |
| 581 | fail_page_m: |
| 582 | __pdp_fini(pdp); |
| 583 | fail_bitmap: |
| 584 | kfree(pdp); |
| 585 | |
| 586 | return ERR_PTR(ret); |
| 587 | } |
| 588 | |
Michel Thierry | 6ac1850 | 2015-07-29 17:23:46 +0100 | [diff] [blame] | 589 | static void free_pdp(struct drm_device *dev, |
| 590 | struct i915_page_directory_pointer *pdp) |
| 591 | { |
| 592 | __pdp_fini(pdp); |
Michel Thierry | 762d993 | 2015-07-30 11:05:29 +0100 | [diff] [blame] | 593 | if (USES_FULL_48BIT_PPGTT(dev)) { |
| 594 | cleanup_px(dev, pdp); |
| 595 | kfree(pdp); |
| 596 | } |
| 597 | } |
| 598 | |
| 599 | static void |
| 600 | gen8_setup_page_directory(struct i915_hw_ppgtt *ppgtt, |
| 601 | struct i915_page_directory_pointer *pdp, |
| 602 | struct i915_page_directory *pd, |
| 603 | int index) |
| 604 | { |
| 605 | gen8_ppgtt_pdpe_t *page_directorypo; |
| 606 | |
| 607 | if (!USES_FULL_48BIT_PPGTT(ppgtt->base.dev)) |
| 608 | return; |
| 609 | |
| 610 | page_directorypo = kmap_px(pdp); |
| 611 | page_directorypo[index] = gen8_pdpe_encode(px_dma(pd), I915_CACHE_LLC); |
| 612 | kunmap_px(ppgtt, page_directorypo); |
| 613 | } |
| 614 | |
| 615 | static void |
| 616 | gen8_setup_page_directory_pointer(struct i915_hw_ppgtt *ppgtt, |
| 617 | struct i915_pml4 *pml4, |
| 618 | struct i915_page_directory_pointer *pdp, |
| 619 | int index) |
| 620 | { |
| 621 | gen8_ppgtt_pml4e_t *pagemap = kmap_px(pml4); |
| 622 | |
| 623 | WARN_ON(!USES_FULL_48BIT_PPGTT(ppgtt->base.dev)); |
| 624 | pagemap[index] = gen8_pml4e_encode(px_dma(pdp), I915_CACHE_LLC); |
| 625 | kunmap_px(ppgtt, pagemap); |
Michel Thierry | 6ac1850 | 2015-07-29 17:23:46 +0100 | [diff] [blame] | 626 | } |
| 627 | |
Ben Widawsky | 94e409c | 2013-11-04 22:29:36 -0800 | [diff] [blame] | 628 | /* Broadwell Page Directory Pointer Descriptors */ |
John Harrison | e85b26d | 2015-05-29 17:43:56 +0100 | [diff] [blame] | 629 | static int gen8_write_pdp(struct drm_i915_gem_request *req, |
Michel Thierry | 7cb6d7a | 2015-04-08 12:13:29 +0100 | [diff] [blame] | 630 | unsigned entry, |
| 631 | dma_addr_t addr) |
Ben Widawsky | 94e409c | 2013-11-04 22:29:36 -0800 | [diff] [blame] | 632 | { |
John Harrison | e85b26d | 2015-05-29 17:43:56 +0100 | [diff] [blame] | 633 | struct intel_engine_cs *ring = req->ring; |
Ben Widawsky | 94e409c | 2013-11-04 22:29:36 -0800 | [diff] [blame] | 634 | int ret; |
| 635 | |
| 636 | BUG_ON(entry >= 4); |
| 637 | |
John Harrison | 5fb9de1 | 2015-05-29 17:44:07 +0100 | [diff] [blame] | 638 | ret = intel_ring_begin(req, 6); |
Ben Widawsky | 94e409c | 2013-11-04 22:29:36 -0800 | [diff] [blame] | 639 | if (ret) |
| 640 | return ret; |
| 641 | |
| 642 | intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1)); |
| 643 | intel_ring_emit(ring, GEN8_RING_PDP_UDW(ring, entry)); |
Michel Thierry | 7cb6d7a | 2015-04-08 12:13:29 +0100 | [diff] [blame] | 644 | intel_ring_emit(ring, upper_32_bits(addr)); |
Ben Widawsky | 94e409c | 2013-11-04 22:29:36 -0800 | [diff] [blame] | 645 | intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1)); |
| 646 | intel_ring_emit(ring, GEN8_RING_PDP_LDW(ring, entry)); |
Michel Thierry | 7cb6d7a | 2015-04-08 12:13:29 +0100 | [diff] [blame] | 647 | intel_ring_emit(ring, lower_32_bits(addr)); |
Ben Widawsky | 94e409c | 2013-11-04 22:29:36 -0800 | [diff] [blame] | 648 | intel_ring_advance(ring); |
| 649 | |
| 650 | return 0; |
| 651 | } |
| 652 | |
Michel Thierry | 2dba323 | 2015-07-30 11:06:23 +0100 | [diff] [blame^] | 653 | static int gen8_legacy_mm_switch(struct i915_hw_ppgtt *ppgtt, |
| 654 | struct drm_i915_gem_request *req) |
Ben Widawsky | 94e409c | 2013-11-04 22:29:36 -0800 | [diff] [blame] | 655 | { |
Ben Widawsky | eeb9488 | 2013-12-06 14:11:10 -0800 | [diff] [blame] | 656 | int i, ret; |
Ben Widawsky | 94e409c | 2013-11-04 22:29:36 -0800 | [diff] [blame] | 657 | |
Michel Thierry | 7cb6d7a | 2015-04-08 12:13:29 +0100 | [diff] [blame] | 658 | for (i = GEN8_LEGACY_PDPES - 1; i >= 0; i--) { |
Mika Kuoppala | d852c7b | 2015-06-25 18:35:06 +0300 | [diff] [blame] | 659 | const dma_addr_t pd_daddr = i915_page_dir_dma_addr(ppgtt, i); |
| 660 | |
John Harrison | e85b26d | 2015-05-29 17:43:56 +0100 | [diff] [blame] | 661 | ret = gen8_write_pdp(req, i, pd_daddr); |
Ben Widawsky | eeb9488 | 2013-12-06 14:11:10 -0800 | [diff] [blame] | 662 | if (ret) |
| 663 | return ret; |
Ben Widawsky | 94e409c | 2013-11-04 22:29:36 -0800 | [diff] [blame] | 664 | } |
Ben Widawsky | d595bd4 | 2013-11-25 09:54:32 -0800 | [diff] [blame] | 665 | |
Ben Widawsky | eeb9488 | 2013-12-06 14:11:10 -0800 | [diff] [blame] | 666 | return 0; |
Ben Widawsky | 94e409c | 2013-11-04 22:29:36 -0800 | [diff] [blame] | 667 | } |
| 668 | |
Michel Thierry | 2dba323 | 2015-07-30 11:06:23 +0100 | [diff] [blame^] | 669 | static int gen8_48b_mm_switch(struct i915_hw_ppgtt *ppgtt, |
| 670 | struct drm_i915_gem_request *req) |
| 671 | { |
| 672 | return gen8_write_pdp(req, 0, px_dma(&ppgtt->pml4)); |
| 673 | } |
| 674 | |
Michel Thierry | f9b5b78 | 2015-07-30 11:02:49 +0100 | [diff] [blame] | 675 | static void gen8_ppgtt_clear_pte_range(struct i915_address_space *vm, |
| 676 | struct i915_page_directory_pointer *pdp, |
| 677 | uint64_t start, |
| 678 | uint64_t length, |
| 679 | gen8_pte_t scratch_pte) |
Ben Widawsky | 459108b | 2013-11-02 21:07:23 -0700 | [diff] [blame] | 680 | { |
| 681 | struct i915_hw_ppgtt *ppgtt = |
| 682 | container_of(vm, struct i915_hw_ppgtt, base); |
Michel Thierry | f9b5b78 | 2015-07-30 11:02:49 +0100 | [diff] [blame] | 683 | gen8_pte_t *pt_vaddr; |
Ben Widawsky | 7ad47cf | 2014-02-20 11:51:21 -0800 | [diff] [blame] | 684 | unsigned pdpe = start >> GEN8_PDPE_SHIFT & GEN8_PDPE_MASK; |
| 685 | unsigned pde = start >> GEN8_PDE_SHIFT & GEN8_PDE_MASK; |
| 686 | unsigned pte = start >> GEN8_PTE_SHIFT & GEN8_PTE_MASK; |
Ben Widawsky | 782f149 | 2014-02-20 11:50:33 -0800 | [diff] [blame] | 687 | unsigned num_entries = length >> PAGE_SHIFT; |
Ben Widawsky | 459108b | 2013-11-02 21:07:23 -0700 | [diff] [blame] | 688 | unsigned last_pte, i; |
| 689 | |
Michel Thierry | f9b5b78 | 2015-07-30 11:02:49 +0100 | [diff] [blame] | 690 | if (WARN_ON(!pdp)) |
| 691 | return; |
Ben Widawsky | 459108b | 2013-11-02 21:07:23 -0700 | [diff] [blame] | 692 | |
| 693 | while (num_entries) { |
Michel Thierry | ec565b3 | 2015-04-08 12:13:23 +0100 | [diff] [blame] | 694 | struct i915_page_directory *pd; |
| 695 | struct i915_page_table *pt; |
Ben Widawsky | 06fda60 | 2015-02-24 16:22:36 +0000 | [diff] [blame] | 696 | |
Michel Thierry | d4ec9da | 2015-07-30 11:02:03 +0100 | [diff] [blame] | 697 | if (WARN_ON(!pdp->page_directory[pdpe])) |
Michel Thierry | 0024526 | 2015-06-25 12:59:38 +0100 | [diff] [blame] | 698 | break; |
Ben Widawsky | 06fda60 | 2015-02-24 16:22:36 +0000 | [diff] [blame] | 699 | |
Michel Thierry | d4ec9da | 2015-07-30 11:02:03 +0100 | [diff] [blame] | 700 | pd = pdp->page_directory[pdpe]; |
Ben Widawsky | 06fda60 | 2015-02-24 16:22:36 +0000 | [diff] [blame] | 701 | |
| 702 | if (WARN_ON(!pd->page_table[pde])) |
Michel Thierry | 0024526 | 2015-06-25 12:59:38 +0100 | [diff] [blame] | 703 | break; |
Ben Widawsky | 06fda60 | 2015-02-24 16:22:36 +0000 | [diff] [blame] | 704 | |
| 705 | pt = pd->page_table[pde]; |
| 706 | |
Mika Kuoppala | 567047b | 2015-06-25 18:35:12 +0300 | [diff] [blame] | 707 | if (WARN_ON(!px_page(pt))) |
Michel Thierry | 0024526 | 2015-06-25 12:59:38 +0100 | [diff] [blame] | 708 | break; |
Ben Widawsky | 06fda60 | 2015-02-24 16:22:36 +0000 | [diff] [blame] | 709 | |
Ben Widawsky | 7ad47cf | 2014-02-20 11:51:21 -0800 | [diff] [blame] | 710 | last_pte = pte + num_entries; |
Michel Thierry | 07749ef | 2015-03-16 16:00:54 +0000 | [diff] [blame] | 711 | if (last_pte > GEN8_PTES) |
| 712 | last_pte = GEN8_PTES; |
Ben Widawsky | 459108b | 2013-11-02 21:07:23 -0700 | [diff] [blame] | 713 | |
Mika Kuoppala | d1c54ac | 2015-06-25 18:35:11 +0300 | [diff] [blame] | 714 | pt_vaddr = kmap_px(pt); |
Ben Widawsky | 459108b | 2013-11-02 21:07:23 -0700 | [diff] [blame] | 715 | |
Ben Widawsky | 7ad47cf | 2014-02-20 11:51:21 -0800 | [diff] [blame] | 716 | for (i = pte; i < last_pte; i++) { |
Ben Widawsky | 459108b | 2013-11-02 21:07:23 -0700 | [diff] [blame] | 717 | pt_vaddr[i] = scratch_pte; |
Ben Widawsky | 7ad47cf | 2014-02-20 11:51:21 -0800 | [diff] [blame] | 718 | num_entries--; |
| 719 | } |
Ben Widawsky | 459108b | 2013-11-02 21:07:23 -0700 | [diff] [blame] | 720 | |
Mika Kuoppala | d1c54ac | 2015-06-25 18:35:11 +0300 | [diff] [blame] | 721 | kunmap_px(ppgtt, pt); |
Ben Widawsky | 459108b | 2013-11-02 21:07:23 -0700 | [diff] [blame] | 722 | |
Ben Widawsky | 7ad47cf | 2014-02-20 11:51:21 -0800 | [diff] [blame] | 723 | pte = 0; |
Michel Thierry | 07749ef | 2015-03-16 16:00:54 +0000 | [diff] [blame] | 724 | if (++pde == I915_PDES) { |
Ben Widawsky | 7ad47cf | 2014-02-20 11:51:21 -0800 | [diff] [blame] | 725 | pdpe++; |
| 726 | pde = 0; |
| 727 | } |
Ben Widawsky | 459108b | 2013-11-02 21:07:23 -0700 | [diff] [blame] | 728 | } |
| 729 | } |
| 730 | |
Michel Thierry | f9b5b78 | 2015-07-30 11:02:49 +0100 | [diff] [blame] | 731 | static void gen8_ppgtt_clear_range(struct i915_address_space *vm, |
| 732 | uint64_t start, |
| 733 | uint64_t length, |
| 734 | bool use_scratch) |
Ben Widawsky | 9df15b4 | 2013-11-02 21:07:24 -0700 | [diff] [blame] | 735 | { |
| 736 | struct i915_hw_ppgtt *ppgtt = |
| 737 | container_of(vm, struct i915_hw_ppgtt, base); |
Michel Thierry | d4ec9da | 2015-07-30 11:02:03 +0100 | [diff] [blame] | 738 | struct i915_page_directory_pointer *pdp = &ppgtt->pdp; /* FIXME: 48b */ |
Michel Thierry | f9b5b78 | 2015-07-30 11:02:49 +0100 | [diff] [blame] | 739 | |
| 740 | gen8_pte_t scratch_pte = gen8_pte_encode(px_dma(vm->scratch_page), |
| 741 | I915_CACHE_LLC, use_scratch); |
| 742 | |
| 743 | gen8_ppgtt_clear_pte_range(vm, pdp, start, length, scratch_pte); |
| 744 | } |
| 745 | |
| 746 | static void |
| 747 | gen8_ppgtt_insert_pte_entries(struct i915_address_space *vm, |
| 748 | struct i915_page_directory_pointer *pdp, |
| 749 | struct sg_table *pages, |
| 750 | uint64_t start, |
| 751 | enum i915_cache_level cache_level) |
| 752 | { |
| 753 | struct i915_hw_ppgtt *ppgtt = |
| 754 | container_of(vm, struct i915_hw_ppgtt, base); |
Michel Thierry | 07749ef | 2015-03-16 16:00:54 +0000 | [diff] [blame] | 755 | gen8_pte_t *pt_vaddr; |
Ben Widawsky | 7ad47cf | 2014-02-20 11:51:21 -0800 | [diff] [blame] | 756 | unsigned pdpe = start >> GEN8_PDPE_SHIFT & GEN8_PDPE_MASK; |
| 757 | unsigned pde = start >> GEN8_PDE_SHIFT & GEN8_PDE_MASK; |
| 758 | unsigned pte = start >> GEN8_PTE_SHIFT & GEN8_PTE_MASK; |
Ben Widawsky | 9df15b4 | 2013-11-02 21:07:24 -0700 | [diff] [blame] | 759 | struct sg_page_iter sg_iter; |
| 760 | |
Chris Wilson | 6f1cc99 | 2013-12-31 15:50:31 +0000 | [diff] [blame] | 761 | pt_vaddr = NULL; |
Ben Widawsky | 9df15b4 | 2013-11-02 21:07:24 -0700 | [diff] [blame] | 762 | |
Ben Widawsky | 7ad47cf | 2014-02-20 11:51:21 -0800 | [diff] [blame] | 763 | for_each_sg_page(pages->sgl, &sg_iter, pages->nents, 0) { |
Ben Widawsky | 7664360 | 2015-01-22 17:01:24 +0000 | [diff] [blame] | 764 | if (WARN_ON(pdpe >= GEN8_LEGACY_PDPES)) |
Ben Widawsky | 7ad47cf | 2014-02-20 11:51:21 -0800 | [diff] [blame] | 765 | break; |
| 766 | |
Ben Widawsky | d7b3de9 | 2015-02-24 16:22:34 +0000 | [diff] [blame] | 767 | if (pt_vaddr == NULL) { |
Michel Thierry | d4ec9da | 2015-07-30 11:02:03 +0100 | [diff] [blame] | 768 | struct i915_page_directory *pd = pdp->page_directory[pdpe]; |
Michel Thierry | ec565b3 | 2015-04-08 12:13:23 +0100 | [diff] [blame] | 769 | struct i915_page_table *pt = pd->page_table[pde]; |
Mika Kuoppala | d1c54ac | 2015-06-25 18:35:11 +0300 | [diff] [blame] | 770 | pt_vaddr = kmap_px(pt); |
Ben Widawsky | d7b3de9 | 2015-02-24 16:22:34 +0000 | [diff] [blame] | 771 | } |
Ben Widawsky | 7ad47cf | 2014-02-20 11:51:21 -0800 | [diff] [blame] | 772 | |
| 773 | pt_vaddr[pte] = |
Chris Wilson | 6f1cc99 | 2013-12-31 15:50:31 +0000 | [diff] [blame] | 774 | gen8_pte_encode(sg_page_iter_dma_address(&sg_iter), |
| 775 | cache_level, true); |
Michel Thierry | 07749ef | 2015-03-16 16:00:54 +0000 | [diff] [blame] | 776 | if (++pte == GEN8_PTES) { |
Mika Kuoppala | d1c54ac | 2015-06-25 18:35:11 +0300 | [diff] [blame] | 777 | kunmap_px(ppgtt, pt_vaddr); |
Chris Wilson | 6f1cc99 | 2013-12-31 15:50:31 +0000 | [diff] [blame] | 778 | pt_vaddr = NULL; |
Michel Thierry | 07749ef | 2015-03-16 16:00:54 +0000 | [diff] [blame] | 779 | if (++pde == I915_PDES) { |
Ben Widawsky | 7ad47cf | 2014-02-20 11:51:21 -0800 | [diff] [blame] | 780 | pdpe++; |
| 781 | pde = 0; |
| 782 | } |
| 783 | pte = 0; |
Ben Widawsky | 9df15b4 | 2013-11-02 21:07:24 -0700 | [diff] [blame] | 784 | } |
| 785 | } |
Mika Kuoppala | d1c54ac | 2015-06-25 18:35:11 +0300 | [diff] [blame] | 786 | |
| 787 | if (pt_vaddr) |
| 788 | kunmap_px(ppgtt, pt_vaddr); |
Ben Widawsky | 9df15b4 | 2013-11-02 21:07:24 -0700 | [diff] [blame] | 789 | } |
| 790 | |
Michel Thierry | f9b5b78 | 2015-07-30 11:02:49 +0100 | [diff] [blame] | 791 | static void gen8_ppgtt_insert_entries(struct i915_address_space *vm, |
| 792 | struct sg_table *pages, |
| 793 | uint64_t start, |
| 794 | enum i915_cache_level cache_level, |
| 795 | u32 unused) |
| 796 | { |
| 797 | struct i915_hw_ppgtt *ppgtt = |
| 798 | container_of(vm, struct i915_hw_ppgtt, base); |
| 799 | struct i915_page_directory_pointer *pdp = &ppgtt->pdp; /* FIXME: 48b */ |
| 800 | |
| 801 | gen8_ppgtt_insert_pte_entries(vm, pdp, pages, start, cache_level); |
| 802 | } |
| 803 | |
Michel Thierry | f37c050 | 2015-06-10 17:46:39 +0100 | [diff] [blame] | 804 | static void gen8_free_page_tables(struct drm_device *dev, |
| 805 | struct i915_page_directory *pd) |
Ben Widawsky | b45a671 | 2014-02-12 14:28:44 -0800 | [diff] [blame] | 806 | { |
| 807 | int i; |
| 808 | |
Mika Kuoppala | 567047b | 2015-06-25 18:35:12 +0300 | [diff] [blame] | 809 | if (!px_page(pd)) |
Ben Widawsky | 7ad47cf | 2014-02-20 11:51:21 -0800 | [diff] [blame] | 810 | return; |
Ben Widawsky | b45a671 | 2014-02-12 14:28:44 -0800 | [diff] [blame] | 811 | |
Michel Thierry | 33c8819 | 2015-04-08 12:13:33 +0100 | [diff] [blame] | 812 | for_each_set_bit(i, pd->used_pdes, I915_PDES) { |
Ben Widawsky | 06fda60 | 2015-02-24 16:22:36 +0000 | [diff] [blame] | 813 | if (WARN_ON(!pd->page_table[i])) |
| 814 | continue; |
Ben Widawsky | 7ad47cf | 2014-02-20 11:51:21 -0800 | [diff] [blame] | 815 | |
Mika Kuoppala | a08e111 | 2015-06-25 18:35:08 +0300 | [diff] [blame] | 816 | free_pt(dev, pd->page_table[i]); |
Ben Widawsky | 06fda60 | 2015-02-24 16:22:36 +0000 | [diff] [blame] | 817 | pd->page_table[i] = NULL; |
| 818 | } |
Ben Widawsky | d7b3de9 | 2015-02-24 16:22:34 +0000 | [diff] [blame] | 819 | } |
| 820 | |
Mika Kuoppala | 8776f02 | 2015-06-30 18:16:40 +0300 | [diff] [blame] | 821 | static int gen8_init_scratch(struct i915_address_space *vm) |
| 822 | { |
| 823 | struct drm_device *dev = vm->dev; |
| 824 | |
| 825 | vm->scratch_page = alloc_scratch_page(dev); |
| 826 | if (IS_ERR(vm->scratch_page)) |
| 827 | return PTR_ERR(vm->scratch_page); |
| 828 | |
| 829 | vm->scratch_pt = alloc_pt(dev); |
| 830 | if (IS_ERR(vm->scratch_pt)) { |
| 831 | free_scratch_page(dev, vm->scratch_page); |
| 832 | return PTR_ERR(vm->scratch_pt); |
| 833 | } |
| 834 | |
| 835 | vm->scratch_pd = alloc_pd(dev); |
| 836 | if (IS_ERR(vm->scratch_pd)) { |
| 837 | free_pt(dev, vm->scratch_pt); |
| 838 | free_scratch_page(dev, vm->scratch_page); |
| 839 | return PTR_ERR(vm->scratch_pd); |
| 840 | } |
| 841 | |
| 842 | gen8_initialize_pt(vm, vm->scratch_pt); |
| 843 | gen8_initialize_pd(vm, vm->scratch_pd); |
| 844 | |
| 845 | return 0; |
| 846 | } |
| 847 | |
| 848 | static void gen8_free_scratch(struct i915_address_space *vm) |
| 849 | { |
| 850 | struct drm_device *dev = vm->dev; |
| 851 | |
| 852 | free_pd(dev, vm->scratch_pd); |
| 853 | free_pt(dev, vm->scratch_pt); |
| 854 | free_scratch_page(dev, vm->scratch_page); |
| 855 | } |
| 856 | |
Michel Thierry | 762d993 | 2015-07-30 11:05:29 +0100 | [diff] [blame] | 857 | static void gen8_ppgtt_cleanup_3lvl(struct drm_device *dev, |
| 858 | struct i915_page_directory_pointer *pdp) |
Ben Widawsky | 7ad47cf | 2014-02-20 11:51:21 -0800 | [diff] [blame] | 859 | { |
| 860 | int i; |
| 861 | |
Michel Thierry | d4ec9da | 2015-07-30 11:02:03 +0100 | [diff] [blame] | 862 | for_each_set_bit(i, pdp->used_pdpes, I915_PDPES_PER_PDP(dev)) { |
| 863 | if (WARN_ON(!pdp->page_directory[i])) |
Ben Widawsky | 06fda60 | 2015-02-24 16:22:36 +0000 | [diff] [blame] | 864 | continue; |
| 865 | |
Michel Thierry | d4ec9da | 2015-07-30 11:02:03 +0100 | [diff] [blame] | 866 | gen8_free_page_tables(dev, pdp->page_directory[i]); |
| 867 | free_pd(dev, pdp->page_directory[i]); |
Ben Widawsky | 7ad47cf | 2014-02-20 11:51:21 -0800 | [diff] [blame] | 868 | } |
Michel Thierry | 69876be | 2015-04-08 12:13:27 +0100 | [diff] [blame] | 869 | |
Michel Thierry | d4ec9da | 2015-07-30 11:02:03 +0100 | [diff] [blame] | 870 | free_pdp(dev, pdp); |
Michel Thierry | 762d993 | 2015-07-30 11:05:29 +0100 | [diff] [blame] | 871 | } |
| 872 | |
| 873 | static void gen8_ppgtt_cleanup_4lvl(struct i915_hw_ppgtt *ppgtt) |
| 874 | { |
| 875 | int i; |
| 876 | |
| 877 | for_each_set_bit(i, ppgtt->pml4.used_pml4es, GEN8_PML4ES_PER_PML4) { |
| 878 | if (WARN_ON(!ppgtt->pml4.pdps[i])) |
| 879 | continue; |
| 880 | |
| 881 | gen8_ppgtt_cleanup_3lvl(ppgtt->base.dev, ppgtt->pml4.pdps[i]); |
| 882 | } |
| 883 | |
| 884 | cleanup_px(ppgtt->base.dev, &ppgtt->pml4); |
| 885 | } |
| 886 | |
| 887 | static void gen8_ppgtt_cleanup(struct i915_address_space *vm) |
| 888 | { |
| 889 | struct i915_hw_ppgtt *ppgtt = |
| 890 | container_of(vm, struct i915_hw_ppgtt, base); |
| 891 | |
| 892 | if (!USES_FULL_48BIT_PPGTT(ppgtt->base.dev)) |
| 893 | gen8_ppgtt_cleanup_3lvl(ppgtt->base.dev, &ppgtt->pdp); |
| 894 | else |
| 895 | gen8_ppgtt_cleanup_4lvl(ppgtt); |
Michel Thierry | d4ec9da | 2015-07-30 11:02:03 +0100 | [diff] [blame] | 896 | |
Mika Kuoppala | 8776f02 | 2015-06-30 18:16:40 +0300 | [diff] [blame] | 897 | gen8_free_scratch(vm); |
Ben Widawsky | b45a671 | 2014-02-12 14:28:44 -0800 | [diff] [blame] | 898 | } |
| 899 | |
Michel Thierry | d7b2633 | 2015-04-08 12:13:34 +0100 | [diff] [blame] | 900 | /** |
| 901 | * gen8_ppgtt_alloc_pagetabs() - Allocate page tables for VA range. |
Michel Thierry | d4ec9da | 2015-07-30 11:02:03 +0100 | [diff] [blame] | 902 | * @vm: Master vm structure. |
| 903 | * @pd: Page directory for this address range. |
Michel Thierry | d7b2633 | 2015-04-08 12:13:34 +0100 | [diff] [blame] | 904 | * @start: Starting virtual address to begin allocations. |
Michel Thierry | d4ec9da | 2015-07-30 11:02:03 +0100 | [diff] [blame] | 905 | * @length: Size of the allocations. |
Michel Thierry | d7b2633 | 2015-04-08 12:13:34 +0100 | [diff] [blame] | 906 | * @new_pts: Bitmap set by function with new allocations. Likely used by the |
| 907 | * caller to free on error. |
| 908 | * |
| 909 | * Allocate the required number of page tables. Extremely similar to |
| 910 | * gen8_ppgtt_alloc_page_directories(). The main difference is here we are limited by |
| 911 | * the page directory boundary (instead of the page directory pointer). That |
| 912 | * boundary is 1GB virtual. Therefore, unlike gen8_ppgtt_alloc_page_directories(), it is |
| 913 | * possible, and likely that the caller will need to use multiple calls of this |
| 914 | * function to achieve the appropriate allocation. |
| 915 | * |
| 916 | * Return: 0 if success; negative error code otherwise. |
| 917 | */ |
Michel Thierry | d4ec9da | 2015-07-30 11:02:03 +0100 | [diff] [blame] | 918 | static int gen8_ppgtt_alloc_pagetabs(struct i915_address_space *vm, |
Michel Thierry | e5815a2 | 2015-04-08 12:13:32 +0100 | [diff] [blame] | 919 | struct i915_page_directory *pd, |
Michel Thierry | 5441f0c | 2015-04-08 12:13:28 +0100 | [diff] [blame] | 920 | uint64_t start, |
Michel Thierry | d7b2633 | 2015-04-08 12:13:34 +0100 | [diff] [blame] | 921 | uint64_t length, |
| 922 | unsigned long *new_pts) |
Ben Widawsky | d7b3de9 | 2015-02-24 16:22:34 +0000 | [diff] [blame] | 923 | { |
Michel Thierry | d4ec9da | 2015-07-30 11:02:03 +0100 | [diff] [blame] | 924 | struct drm_device *dev = vm->dev; |
Michel Thierry | d7b2633 | 2015-04-08 12:13:34 +0100 | [diff] [blame] | 925 | struct i915_page_table *pt; |
Michel Thierry | 5441f0c | 2015-04-08 12:13:28 +0100 | [diff] [blame] | 926 | uint64_t temp; |
| 927 | uint32_t pde; |
Ben Widawsky | d7b3de9 | 2015-02-24 16:22:34 +0000 | [diff] [blame] | 928 | |
Michel Thierry | d7b2633 | 2015-04-08 12:13:34 +0100 | [diff] [blame] | 929 | gen8_for_each_pde(pt, pd, start, length, temp, pde) { |
| 930 | /* Don't reallocate page tables */ |
Michel Thierry | 6ac1850 | 2015-07-29 17:23:46 +0100 | [diff] [blame] | 931 | if (test_bit(pde, pd->used_pdes)) { |
Michel Thierry | d7b2633 | 2015-04-08 12:13:34 +0100 | [diff] [blame] | 932 | /* Scratch is never allocated this way */ |
Michel Thierry | d4ec9da | 2015-07-30 11:02:03 +0100 | [diff] [blame] | 933 | WARN_ON(pt == vm->scratch_pt); |
Michel Thierry | d7b2633 | 2015-04-08 12:13:34 +0100 | [diff] [blame] | 934 | continue; |
| 935 | } |
| 936 | |
Mika Kuoppala | 8a1ebd7 | 2015-05-22 20:04:59 +0300 | [diff] [blame] | 937 | pt = alloc_pt(dev); |
Michel Thierry | d7b2633 | 2015-04-08 12:13:34 +0100 | [diff] [blame] | 938 | if (IS_ERR(pt)) |
Ben Widawsky | 06fda60 | 2015-02-24 16:22:36 +0000 | [diff] [blame] | 939 | goto unwind_out; |
Michel Thierry | 5441f0c | 2015-04-08 12:13:28 +0100 | [diff] [blame] | 940 | |
Michel Thierry | d4ec9da | 2015-07-30 11:02:03 +0100 | [diff] [blame] | 941 | gen8_initialize_pt(vm, pt); |
Michel Thierry | d7b2633 | 2015-04-08 12:13:34 +0100 | [diff] [blame] | 942 | pd->page_table[pde] = pt; |
Mika Kuoppala | 966082c | 2015-06-25 18:35:19 +0300 | [diff] [blame] | 943 | __set_bit(pde, new_pts); |
Michel Thierry | 4c06ec8 | 2015-07-29 17:23:49 +0100 | [diff] [blame] | 944 | trace_i915_page_table_entry_alloc(vm, pde, start, GEN8_PDE_SHIFT); |
Ben Widawsky | d7b3de9 | 2015-02-24 16:22:34 +0000 | [diff] [blame] | 945 | } |
| 946 | |
| 947 | return 0; |
| 948 | |
| 949 | unwind_out: |
Michel Thierry | d7b2633 | 2015-04-08 12:13:34 +0100 | [diff] [blame] | 950 | for_each_set_bit(pde, new_pts, I915_PDES) |
Mika Kuoppala | a08e111 | 2015-06-25 18:35:08 +0300 | [diff] [blame] | 951 | free_pt(dev, pd->page_table[pde]); |
Ben Widawsky | d7b3de9 | 2015-02-24 16:22:34 +0000 | [diff] [blame] | 952 | |
| 953 | return -ENOMEM; |
| 954 | } |
| 955 | |
Michel Thierry | d7b2633 | 2015-04-08 12:13:34 +0100 | [diff] [blame] | 956 | /** |
| 957 | * gen8_ppgtt_alloc_page_directories() - Allocate page directories for VA range. |
Michel Thierry | d4ec9da | 2015-07-30 11:02:03 +0100 | [diff] [blame] | 958 | * @vm: Master vm structure. |
Michel Thierry | d7b2633 | 2015-04-08 12:13:34 +0100 | [diff] [blame] | 959 | * @pdp: Page directory pointer for this address range. |
| 960 | * @start: Starting virtual address to begin allocations. |
Michel Thierry | d4ec9da | 2015-07-30 11:02:03 +0100 | [diff] [blame] | 961 | * @length: Size of the allocations. |
| 962 | * @new_pds: Bitmap set by function with new allocations. Likely used by the |
Michel Thierry | d7b2633 | 2015-04-08 12:13:34 +0100 | [diff] [blame] | 963 | * caller to free on error. |
| 964 | * |
| 965 | * Allocate the required number of page directories starting at the pde index of |
| 966 | * @start, and ending at the pde index @start + @length. This function will skip |
| 967 | * over already allocated page directories within the range, and only allocate |
| 968 | * new ones, setting the appropriate pointer within the pdp as well as the |
| 969 | * correct position in the bitmap @new_pds. |
| 970 | * |
| 971 | * The function will only allocate the pages within the range for a give page |
| 972 | * directory pointer. In other words, if @start + @length straddles a virtually |
| 973 | * addressed PDP boundary (512GB for 4k pages), there will be more allocations |
| 974 | * required by the caller, This is not currently possible, and the BUG in the |
| 975 | * code will prevent it. |
| 976 | * |
| 977 | * Return: 0 if success; negative error code otherwise. |
| 978 | */ |
Michel Thierry | d4ec9da | 2015-07-30 11:02:03 +0100 | [diff] [blame] | 979 | static int |
| 980 | gen8_ppgtt_alloc_page_directories(struct i915_address_space *vm, |
| 981 | struct i915_page_directory_pointer *pdp, |
| 982 | uint64_t start, |
| 983 | uint64_t length, |
| 984 | unsigned long *new_pds) |
Ben Widawsky | bf2b4ed | 2014-02-19 22:05:43 -0800 | [diff] [blame] | 985 | { |
Michel Thierry | d4ec9da | 2015-07-30 11:02:03 +0100 | [diff] [blame] | 986 | struct drm_device *dev = vm->dev; |
Michel Thierry | d7b2633 | 2015-04-08 12:13:34 +0100 | [diff] [blame] | 987 | struct i915_page_directory *pd; |
Michel Thierry | 69876be | 2015-04-08 12:13:27 +0100 | [diff] [blame] | 988 | uint64_t temp; |
| 989 | uint32_t pdpe; |
Michel Thierry | 6ac1850 | 2015-07-29 17:23:46 +0100 | [diff] [blame] | 990 | uint32_t pdpes = I915_PDPES_PER_PDP(dev); |
Ben Widawsky | bf2b4ed | 2014-02-19 22:05:43 -0800 | [diff] [blame] | 991 | |
Michel Thierry | 6ac1850 | 2015-07-29 17:23:46 +0100 | [diff] [blame] | 992 | WARN_ON(!bitmap_empty(new_pds, pdpes)); |
Michel Thierry | d7b2633 | 2015-04-08 12:13:34 +0100 | [diff] [blame] | 993 | |
Michel Thierry | d7b2633 | 2015-04-08 12:13:34 +0100 | [diff] [blame] | 994 | gen8_for_each_pdpe(pd, pdp, start, length, temp, pdpe) { |
Michel Thierry | 6ac1850 | 2015-07-29 17:23:46 +0100 | [diff] [blame] | 995 | if (test_bit(pdpe, pdp->used_pdpes)) |
Michel Thierry | d7b2633 | 2015-04-08 12:13:34 +0100 | [diff] [blame] | 996 | continue; |
Michel Thierry | 33c8819 | 2015-04-08 12:13:33 +0100 | [diff] [blame] | 997 | |
Mika Kuoppala | 8a1ebd7 | 2015-05-22 20:04:59 +0300 | [diff] [blame] | 998 | pd = alloc_pd(dev); |
Michel Thierry | d7b2633 | 2015-04-08 12:13:34 +0100 | [diff] [blame] | 999 | if (IS_ERR(pd)) |
Ben Widawsky | d7b3de9 | 2015-02-24 16:22:34 +0000 | [diff] [blame] | 1000 | goto unwind_out; |
Michel Thierry | 69876be | 2015-04-08 12:13:27 +0100 | [diff] [blame] | 1001 | |
Michel Thierry | d4ec9da | 2015-07-30 11:02:03 +0100 | [diff] [blame] | 1002 | gen8_initialize_pd(vm, pd); |
Michel Thierry | d7b2633 | 2015-04-08 12:13:34 +0100 | [diff] [blame] | 1003 | pdp->page_directory[pdpe] = pd; |
Mika Kuoppala | 966082c | 2015-06-25 18:35:19 +0300 | [diff] [blame] | 1004 | __set_bit(pdpe, new_pds); |
Michel Thierry | 4c06ec8 | 2015-07-29 17:23:49 +0100 | [diff] [blame] | 1005 | trace_i915_page_directory_entry_alloc(vm, pdpe, start, GEN8_PDPE_SHIFT); |
Ben Widawsky | d7b3de9 | 2015-02-24 16:22:34 +0000 | [diff] [blame] | 1006 | } |
| 1007 | |
Ben Widawsky | bf2b4ed | 2014-02-19 22:05:43 -0800 | [diff] [blame] | 1008 | return 0; |
Ben Widawsky | d7b3de9 | 2015-02-24 16:22:34 +0000 | [diff] [blame] | 1009 | |
| 1010 | unwind_out: |
Michel Thierry | 6ac1850 | 2015-07-29 17:23:46 +0100 | [diff] [blame] | 1011 | for_each_set_bit(pdpe, new_pds, pdpes) |
Mika Kuoppala | a08e111 | 2015-06-25 18:35:08 +0300 | [diff] [blame] | 1012 | free_pd(dev, pdp->page_directory[pdpe]); |
Ben Widawsky | d7b3de9 | 2015-02-24 16:22:34 +0000 | [diff] [blame] | 1013 | |
| 1014 | return -ENOMEM; |
Ben Widawsky | bf2b4ed | 2014-02-19 22:05:43 -0800 | [diff] [blame] | 1015 | } |
| 1016 | |
Michel Thierry | 762d993 | 2015-07-30 11:05:29 +0100 | [diff] [blame] | 1017 | /** |
| 1018 | * gen8_ppgtt_alloc_page_dirpointers() - Allocate pdps for VA range. |
| 1019 | * @vm: Master vm structure. |
| 1020 | * @pml4: Page map level 4 for this address range. |
| 1021 | * @start: Starting virtual address to begin allocations. |
| 1022 | * @length: Size of the allocations. |
| 1023 | * @new_pdps: Bitmap set by function with new allocations. Likely used by the |
| 1024 | * caller to free on error. |
| 1025 | * |
| 1026 | * Allocate the required number of page directory pointers. Extremely similar to |
| 1027 | * gen8_ppgtt_alloc_page_directories() and gen8_ppgtt_alloc_pagetabs(). |
| 1028 | * The main difference is here we are limited by the pml4 boundary (instead of |
| 1029 | * the page directory pointer). |
| 1030 | * |
| 1031 | * Return: 0 if success; negative error code otherwise. |
| 1032 | */ |
| 1033 | static int |
| 1034 | gen8_ppgtt_alloc_page_dirpointers(struct i915_address_space *vm, |
| 1035 | struct i915_pml4 *pml4, |
| 1036 | uint64_t start, |
| 1037 | uint64_t length, |
| 1038 | unsigned long *new_pdps) |
| 1039 | { |
| 1040 | struct drm_device *dev = vm->dev; |
| 1041 | struct i915_page_directory_pointer *pdp; |
| 1042 | uint64_t temp; |
| 1043 | uint32_t pml4e; |
| 1044 | |
| 1045 | WARN_ON(!bitmap_empty(new_pdps, GEN8_PML4ES_PER_PML4)); |
| 1046 | |
| 1047 | gen8_for_each_pml4e(pdp, pml4, start, length, temp, pml4e) { |
| 1048 | if (!test_bit(pml4e, pml4->used_pml4es)) { |
| 1049 | pdp = alloc_pdp(dev); |
| 1050 | if (IS_ERR(pdp)) |
| 1051 | goto unwind_out; |
| 1052 | |
| 1053 | pml4->pdps[pml4e] = pdp; |
| 1054 | __set_bit(pml4e, new_pdps); |
| 1055 | trace_i915_page_directory_pointer_entry_alloc(vm, |
| 1056 | pml4e, |
| 1057 | start, |
| 1058 | GEN8_PML4E_SHIFT); |
| 1059 | } |
| 1060 | } |
| 1061 | |
| 1062 | return 0; |
| 1063 | |
| 1064 | unwind_out: |
| 1065 | for_each_set_bit(pml4e, new_pdps, GEN8_PML4ES_PER_PML4) |
| 1066 | free_pdp(dev, pml4->pdps[pml4e]); |
| 1067 | |
| 1068 | return -ENOMEM; |
| 1069 | } |
| 1070 | |
Michel Thierry | d7b2633 | 2015-04-08 12:13:34 +0100 | [diff] [blame] | 1071 | static void |
Michel Thierry | 6ac1850 | 2015-07-29 17:23:46 +0100 | [diff] [blame] | 1072 | free_gen8_temp_bitmaps(unsigned long *new_pds, unsigned long **new_pts, |
| 1073 | uint32_t pdpes) |
Michel Thierry | d7b2633 | 2015-04-08 12:13:34 +0100 | [diff] [blame] | 1074 | { |
| 1075 | int i; |
| 1076 | |
Michel Thierry | 6ac1850 | 2015-07-29 17:23:46 +0100 | [diff] [blame] | 1077 | for (i = 0; i < pdpes; i++) |
Michel Thierry | d7b2633 | 2015-04-08 12:13:34 +0100 | [diff] [blame] | 1078 | kfree(new_pts[i]); |
| 1079 | kfree(new_pts); |
| 1080 | kfree(new_pds); |
| 1081 | } |
| 1082 | |
| 1083 | /* Fills in the page directory bitmap, and the array of page tables bitmap. Both |
| 1084 | * of these are based on the number of PDPEs in the system. |
| 1085 | */ |
| 1086 | static |
| 1087 | int __must_check alloc_gen8_temp_bitmaps(unsigned long **new_pds, |
Michel Thierry | 6ac1850 | 2015-07-29 17:23:46 +0100 | [diff] [blame] | 1088 | unsigned long ***new_pts, |
| 1089 | uint32_t pdpes) |
Michel Thierry | d7b2633 | 2015-04-08 12:13:34 +0100 | [diff] [blame] | 1090 | { |
| 1091 | int i; |
| 1092 | unsigned long *pds; |
| 1093 | unsigned long **pts; |
| 1094 | |
Michel Thierry | 6ac1850 | 2015-07-29 17:23:46 +0100 | [diff] [blame] | 1095 | pds = kcalloc(BITS_TO_LONGS(pdpes), sizeof(unsigned long), GFP_KERNEL); |
Michel Thierry | d7b2633 | 2015-04-08 12:13:34 +0100 | [diff] [blame] | 1096 | if (!pds) |
| 1097 | return -ENOMEM; |
| 1098 | |
Michel Thierry | 6ac1850 | 2015-07-29 17:23:46 +0100 | [diff] [blame] | 1099 | pts = kcalloc(pdpes, sizeof(unsigned long *), GFP_KERNEL); |
Michel Thierry | d7b2633 | 2015-04-08 12:13:34 +0100 | [diff] [blame] | 1100 | if (!pts) { |
| 1101 | kfree(pds); |
| 1102 | return -ENOMEM; |
| 1103 | } |
| 1104 | |
Michel Thierry | 6ac1850 | 2015-07-29 17:23:46 +0100 | [diff] [blame] | 1105 | for (i = 0; i < pdpes; i++) { |
Michel Thierry | d7b2633 | 2015-04-08 12:13:34 +0100 | [diff] [blame] | 1106 | pts[i] = kcalloc(BITS_TO_LONGS(I915_PDES), |
| 1107 | sizeof(unsigned long), GFP_KERNEL); |
| 1108 | if (!pts[i]) |
| 1109 | goto err_out; |
| 1110 | } |
| 1111 | |
| 1112 | *new_pds = pds; |
| 1113 | *new_pts = pts; |
| 1114 | |
| 1115 | return 0; |
| 1116 | |
| 1117 | err_out: |
Michel Thierry | 6ac1850 | 2015-07-29 17:23:46 +0100 | [diff] [blame] | 1118 | free_gen8_temp_bitmaps(pds, pts, pdpes); |
Michel Thierry | d7b2633 | 2015-04-08 12:13:34 +0100 | [diff] [blame] | 1119 | return -ENOMEM; |
| 1120 | } |
| 1121 | |
Mika Kuoppala | 5b7e4c9c | 2015-06-25 18:35:03 +0300 | [diff] [blame] | 1122 | /* PDE TLBs are a pain to invalidate on GEN8+. When we modify |
| 1123 | * the page table structures, we mark them dirty so that |
| 1124 | * context switching/execlist queuing code takes extra steps |
| 1125 | * to ensure that tlbs are flushed. |
| 1126 | */ |
| 1127 | static void mark_tlbs_dirty(struct i915_hw_ppgtt *ppgtt) |
| 1128 | { |
| 1129 | ppgtt->pd_dirty_rings = INTEL_INFO(ppgtt->base.dev)->ring_mask; |
| 1130 | } |
| 1131 | |
Michel Thierry | 762d993 | 2015-07-30 11:05:29 +0100 | [diff] [blame] | 1132 | static int gen8_alloc_va_range_3lvl(struct i915_address_space *vm, |
| 1133 | struct i915_page_directory_pointer *pdp, |
| 1134 | uint64_t start, |
| 1135 | uint64_t length) |
Ben Widawsky | bf2b4ed | 2014-02-19 22:05:43 -0800 | [diff] [blame] | 1136 | { |
Michel Thierry | e5815a2 | 2015-04-08 12:13:32 +0100 | [diff] [blame] | 1137 | struct i915_hw_ppgtt *ppgtt = |
| 1138 | container_of(vm, struct i915_hw_ppgtt, base); |
Michel Thierry | d7b2633 | 2015-04-08 12:13:34 +0100 | [diff] [blame] | 1139 | unsigned long *new_page_dirs, **new_page_tables; |
Michel Thierry | d4ec9da | 2015-07-30 11:02:03 +0100 | [diff] [blame] | 1140 | struct drm_device *dev = vm->dev; |
Michel Thierry | 5441f0c | 2015-04-08 12:13:28 +0100 | [diff] [blame] | 1141 | struct i915_page_directory *pd; |
Michel Thierry | 33c8819 | 2015-04-08 12:13:33 +0100 | [diff] [blame] | 1142 | const uint64_t orig_start = start; |
| 1143 | const uint64_t orig_length = length; |
Michel Thierry | 5441f0c | 2015-04-08 12:13:28 +0100 | [diff] [blame] | 1144 | uint64_t temp; |
| 1145 | uint32_t pdpe; |
Michel Thierry | d4ec9da | 2015-07-30 11:02:03 +0100 | [diff] [blame] | 1146 | uint32_t pdpes = I915_PDPES_PER_PDP(dev); |
Ben Widawsky | bf2b4ed | 2014-02-19 22:05:43 -0800 | [diff] [blame] | 1147 | int ret; |
| 1148 | |
Michel Thierry | d7b2633 | 2015-04-08 12:13:34 +0100 | [diff] [blame] | 1149 | /* Wrap is never okay since we can only represent 48b, and we don't |
| 1150 | * actually use the other side of the canonical address space. |
| 1151 | */ |
| 1152 | if (WARN_ON(start + length < start)) |
Mika Kuoppala | a05d80e | 2015-06-25 18:35:04 +0300 | [diff] [blame] | 1153 | return -ENODEV; |
| 1154 | |
Michel Thierry | d4ec9da | 2015-07-30 11:02:03 +0100 | [diff] [blame] | 1155 | if (WARN_ON(start + length > vm->total)) |
Mika Kuoppala | a05d80e | 2015-06-25 18:35:04 +0300 | [diff] [blame] | 1156 | return -ENODEV; |
Michel Thierry | d7b2633 | 2015-04-08 12:13:34 +0100 | [diff] [blame] | 1157 | |
Michel Thierry | 6ac1850 | 2015-07-29 17:23:46 +0100 | [diff] [blame] | 1158 | ret = alloc_gen8_temp_bitmaps(&new_page_dirs, &new_page_tables, pdpes); |
Ben Widawsky | bf2b4ed | 2014-02-19 22:05:43 -0800 | [diff] [blame] | 1159 | if (ret) |
| 1160 | return ret; |
| 1161 | |
Michel Thierry | d7b2633 | 2015-04-08 12:13:34 +0100 | [diff] [blame] | 1162 | /* Do the allocations first so we can easily bail out */ |
Michel Thierry | d4ec9da | 2015-07-30 11:02:03 +0100 | [diff] [blame] | 1163 | ret = gen8_ppgtt_alloc_page_directories(vm, pdp, start, length, |
| 1164 | new_page_dirs); |
Michel Thierry | d7b2633 | 2015-04-08 12:13:34 +0100 | [diff] [blame] | 1165 | if (ret) { |
Michel Thierry | 6ac1850 | 2015-07-29 17:23:46 +0100 | [diff] [blame] | 1166 | free_gen8_temp_bitmaps(new_page_dirs, new_page_tables, pdpes); |
Michel Thierry | d7b2633 | 2015-04-08 12:13:34 +0100 | [diff] [blame] | 1167 | return ret; |
| 1168 | } |
| 1169 | |
| 1170 | /* For every page directory referenced, allocate page tables */ |
Michel Thierry | d4ec9da | 2015-07-30 11:02:03 +0100 | [diff] [blame] | 1171 | gen8_for_each_pdpe(pd, pdp, start, length, temp, pdpe) { |
| 1172 | ret = gen8_ppgtt_alloc_pagetabs(vm, pd, start, length, |
Michel Thierry | d7b2633 | 2015-04-08 12:13:34 +0100 | [diff] [blame] | 1173 | new_page_tables[pdpe]); |
Michel Thierry | 5441f0c | 2015-04-08 12:13:28 +0100 | [diff] [blame] | 1174 | if (ret) |
| 1175 | goto err_out; |
Michel Thierry | 5441f0c | 2015-04-08 12:13:28 +0100 | [diff] [blame] | 1176 | } |
| 1177 | |
Michel Thierry | 33c8819 | 2015-04-08 12:13:33 +0100 | [diff] [blame] | 1178 | start = orig_start; |
| 1179 | length = orig_length; |
| 1180 | |
Michel Thierry | d7b2633 | 2015-04-08 12:13:34 +0100 | [diff] [blame] | 1181 | /* Allocations have completed successfully, so set the bitmaps, and do |
| 1182 | * the mappings. */ |
Michel Thierry | d4ec9da | 2015-07-30 11:02:03 +0100 | [diff] [blame] | 1183 | gen8_for_each_pdpe(pd, pdp, start, length, temp, pdpe) { |
Mika Kuoppala | d1c54ac | 2015-06-25 18:35:11 +0300 | [diff] [blame] | 1184 | gen8_pde_t *const page_directory = kmap_px(pd); |
Michel Thierry | 33c8819 | 2015-04-08 12:13:33 +0100 | [diff] [blame] | 1185 | struct i915_page_table *pt; |
Michel Thierry | 09120d4 | 2015-07-29 17:23:45 +0100 | [diff] [blame] | 1186 | uint64_t pd_len = length; |
Michel Thierry | 33c8819 | 2015-04-08 12:13:33 +0100 | [diff] [blame] | 1187 | uint64_t pd_start = start; |
| 1188 | uint32_t pde; |
| 1189 | |
Michel Thierry | d7b2633 | 2015-04-08 12:13:34 +0100 | [diff] [blame] | 1190 | /* Every pd should be allocated, we just did that above. */ |
| 1191 | WARN_ON(!pd); |
| 1192 | |
| 1193 | gen8_for_each_pde(pt, pd, pd_start, pd_len, temp, pde) { |
| 1194 | /* Same reasoning as pd */ |
| 1195 | WARN_ON(!pt); |
| 1196 | WARN_ON(!pd_len); |
| 1197 | WARN_ON(!gen8_pte_count(pd_start, pd_len)); |
| 1198 | |
| 1199 | /* Set our used ptes within the page table */ |
| 1200 | bitmap_set(pt->used_ptes, |
| 1201 | gen8_pte_index(pd_start), |
| 1202 | gen8_pte_count(pd_start, pd_len)); |
| 1203 | |
| 1204 | /* Our pde is now pointing to the pagetable, pt */ |
Mika Kuoppala | 966082c | 2015-06-25 18:35:19 +0300 | [diff] [blame] | 1205 | __set_bit(pde, pd->used_pdes); |
Michel Thierry | d7b2633 | 2015-04-08 12:13:34 +0100 | [diff] [blame] | 1206 | |
| 1207 | /* Map the PDE to the page table */ |
Mika Kuoppala | fe36f55 | 2015-06-25 18:35:16 +0300 | [diff] [blame] | 1208 | page_directory[pde] = gen8_pde_encode(px_dma(pt), |
| 1209 | I915_CACHE_LLC); |
Michel Thierry | 4c06ec8 | 2015-07-29 17:23:49 +0100 | [diff] [blame] | 1210 | trace_i915_page_table_entry_map(&ppgtt->base, pde, pt, |
| 1211 | gen8_pte_index(start), |
| 1212 | gen8_pte_count(start, length), |
| 1213 | GEN8_PTES); |
Michel Thierry | d7b2633 | 2015-04-08 12:13:34 +0100 | [diff] [blame] | 1214 | |
| 1215 | /* NB: We haven't yet mapped ptes to pages. At this |
| 1216 | * point we're still relying on insert_entries() */ |
Michel Thierry | 33c8819 | 2015-04-08 12:13:33 +0100 | [diff] [blame] | 1217 | } |
Michel Thierry | d7b2633 | 2015-04-08 12:13:34 +0100 | [diff] [blame] | 1218 | |
Mika Kuoppala | d1c54ac | 2015-06-25 18:35:11 +0300 | [diff] [blame] | 1219 | kunmap_px(ppgtt, page_directory); |
Michel Thierry | d4ec9da | 2015-07-30 11:02:03 +0100 | [diff] [blame] | 1220 | __set_bit(pdpe, pdp->used_pdpes); |
Michel Thierry | 762d993 | 2015-07-30 11:05:29 +0100 | [diff] [blame] | 1221 | gen8_setup_page_directory(ppgtt, pdp, pd, pdpe); |
Michel Thierry | 33c8819 | 2015-04-08 12:13:33 +0100 | [diff] [blame] | 1222 | } |
| 1223 | |
Michel Thierry | 6ac1850 | 2015-07-29 17:23:46 +0100 | [diff] [blame] | 1224 | free_gen8_temp_bitmaps(new_page_dirs, new_page_tables, pdpes); |
Mika Kuoppala | 5b7e4c9c | 2015-06-25 18:35:03 +0300 | [diff] [blame] | 1225 | mark_tlbs_dirty(ppgtt); |
Ben Widawsky | d7b3de9 | 2015-02-24 16:22:34 +0000 | [diff] [blame] | 1226 | return 0; |
| 1227 | |
| 1228 | err_out: |
Michel Thierry | d7b2633 | 2015-04-08 12:13:34 +0100 | [diff] [blame] | 1229 | while (pdpe--) { |
| 1230 | for_each_set_bit(temp, new_page_tables[pdpe], I915_PDES) |
Michel Thierry | d4ec9da | 2015-07-30 11:02:03 +0100 | [diff] [blame] | 1231 | free_pt(dev, pdp->page_directory[pdpe]->page_table[temp]); |
Michel Thierry | d7b2633 | 2015-04-08 12:13:34 +0100 | [diff] [blame] | 1232 | } |
| 1233 | |
Michel Thierry | 6ac1850 | 2015-07-29 17:23:46 +0100 | [diff] [blame] | 1234 | for_each_set_bit(pdpe, new_page_dirs, pdpes) |
Michel Thierry | d4ec9da | 2015-07-30 11:02:03 +0100 | [diff] [blame] | 1235 | free_pd(dev, pdp->page_directory[pdpe]); |
Michel Thierry | d7b2633 | 2015-04-08 12:13:34 +0100 | [diff] [blame] | 1236 | |
Michel Thierry | 6ac1850 | 2015-07-29 17:23:46 +0100 | [diff] [blame] | 1237 | free_gen8_temp_bitmaps(new_page_dirs, new_page_tables, pdpes); |
Mika Kuoppala | 5b7e4c9c | 2015-06-25 18:35:03 +0300 | [diff] [blame] | 1238 | mark_tlbs_dirty(ppgtt); |
Ben Widawsky | bf2b4ed | 2014-02-19 22:05:43 -0800 | [diff] [blame] | 1239 | return ret; |
| 1240 | } |
| 1241 | |
Michel Thierry | 762d993 | 2015-07-30 11:05:29 +0100 | [diff] [blame] | 1242 | static int gen8_alloc_va_range_4lvl(struct i915_address_space *vm, |
| 1243 | struct i915_pml4 *pml4, |
| 1244 | uint64_t start, |
| 1245 | uint64_t length) |
| 1246 | { |
| 1247 | DECLARE_BITMAP(new_pdps, GEN8_PML4ES_PER_PML4); |
| 1248 | struct i915_hw_ppgtt *ppgtt = |
| 1249 | container_of(vm, struct i915_hw_ppgtt, base); |
| 1250 | struct i915_page_directory_pointer *pdp; |
| 1251 | uint64_t temp, pml4e; |
| 1252 | int ret = 0; |
| 1253 | |
| 1254 | /* Do the pml4 allocations first, so we don't need to track the newly |
| 1255 | * allocated tables below the pdp */ |
| 1256 | bitmap_zero(new_pdps, GEN8_PML4ES_PER_PML4); |
| 1257 | |
| 1258 | /* The pagedirectory and pagetable allocations are done in the shared 3 |
| 1259 | * and 4 level code. Just allocate the pdps. |
| 1260 | */ |
| 1261 | ret = gen8_ppgtt_alloc_page_dirpointers(vm, pml4, start, length, |
| 1262 | new_pdps); |
| 1263 | if (ret) |
| 1264 | return ret; |
| 1265 | |
| 1266 | WARN(bitmap_weight(new_pdps, GEN8_PML4ES_PER_PML4) > 2, |
| 1267 | "The allocation has spanned more than 512GB. " |
| 1268 | "It is highly likely this is incorrect."); |
| 1269 | |
| 1270 | gen8_for_each_pml4e(pdp, pml4, start, length, temp, pml4e) { |
| 1271 | WARN_ON(!pdp); |
| 1272 | |
| 1273 | ret = gen8_alloc_va_range_3lvl(vm, pdp, start, length); |
| 1274 | if (ret) |
| 1275 | goto err_out; |
| 1276 | |
| 1277 | gen8_setup_page_directory_pointer(ppgtt, pml4, pdp, pml4e); |
| 1278 | } |
| 1279 | |
| 1280 | bitmap_or(pml4->used_pml4es, new_pdps, pml4->used_pml4es, |
| 1281 | GEN8_PML4ES_PER_PML4); |
| 1282 | |
| 1283 | return 0; |
| 1284 | |
| 1285 | err_out: |
| 1286 | for_each_set_bit(pml4e, new_pdps, GEN8_PML4ES_PER_PML4) |
| 1287 | gen8_ppgtt_cleanup_3lvl(vm->dev, pml4->pdps[pml4e]); |
| 1288 | |
| 1289 | return ret; |
| 1290 | } |
| 1291 | |
| 1292 | static int gen8_alloc_va_range(struct i915_address_space *vm, |
| 1293 | uint64_t start, uint64_t length) |
| 1294 | { |
| 1295 | struct i915_hw_ppgtt *ppgtt = |
| 1296 | container_of(vm, struct i915_hw_ppgtt, base); |
| 1297 | |
| 1298 | if (USES_FULL_48BIT_PPGTT(vm->dev)) |
| 1299 | return gen8_alloc_va_range_4lvl(vm, &ppgtt->pml4, start, length); |
| 1300 | else |
| 1301 | return gen8_alloc_va_range_3lvl(vm, &ppgtt->pdp, start, length); |
| 1302 | } |
| 1303 | |
Daniel Vetter | eb0b44a | 2015-03-18 14:47:59 +0100 | [diff] [blame] | 1304 | /* |
Ben Widawsky | f3a964b | 2014-02-19 22:05:42 -0800 | [diff] [blame] | 1305 | * GEN8 legacy ppgtt programming is accomplished through a max 4 PDP registers |
| 1306 | * with a net effect resembling a 2-level page table in normal x86 terms. Each |
| 1307 | * PDP represents 1GB of memory 4 * 512 * 512 * 4096 = 4GB legacy 32b address |
| 1308 | * space. |
Ben Widawsky | 37aca44 | 2013-11-04 20:47:32 -0800 | [diff] [blame] | 1309 | * |
Ben Widawsky | f3a964b | 2014-02-19 22:05:42 -0800 | [diff] [blame] | 1310 | */ |
Daniel Vetter | 5c5f645 | 2015-04-14 17:35:14 +0200 | [diff] [blame] | 1311 | static int gen8_ppgtt_init(struct i915_hw_ppgtt *ppgtt) |
Ben Widawsky | 37aca44 | 2013-11-04 20:47:32 -0800 | [diff] [blame] | 1312 | { |
Mika Kuoppala | 8776f02 | 2015-06-30 18:16:40 +0300 | [diff] [blame] | 1313 | int ret; |
Michel Thierry | 69876be | 2015-04-08 12:13:27 +0100 | [diff] [blame] | 1314 | |
Mika Kuoppala | 8776f02 | 2015-06-30 18:16:40 +0300 | [diff] [blame] | 1315 | ret = gen8_init_scratch(&ppgtt->base); |
| 1316 | if (ret) |
| 1317 | return ret; |
Michel Thierry | 69876be | 2015-04-08 12:13:27 +0100 | [diff] [blame] | 1318 | |
Michel Thierry | d7b2633 | 2015-04-08 12:13:34 +0100 | [diff] [blame] | 1319 | ppgtt->base.start = 0; |
Michel Thierry | d7b2633 | 2015-04-08 12:13:34 +0100 | [diff] [blame] | 1320 | ppgtt->base.cleanup = gen8_ppgtt_cleanup; |
Daniel Vetter | 5c5f645 | 2015-04-14 17:35:14 +0200 | [diff] [blame] | 1321 | ppgtt->base.allocate_va_range = gen8_alloc_va_range; |
Michel Thierry | d7b2633 | 2015-04-08 12:13:34 +0100 | [diff] [blame] | 1322 | ppgtt->base.insert_entries = gen8_ppgtt_insert_entries; |
Daniel Vetter | c7e16f2 | 2015-04-14 17:35:11 +0200 | [diff] [blame] | 1323 | ppgtt->base.clear_range = gen8_ppgtt_clear_range; |
Daniel Vetter | 777dc5b | 2015-04-14 17:35:12 +0200 | [diff] [blame] | 1324 | ppgtt->base.unbind_vma = ppgtt_unbind_vma; |
| 1325 | ppgtt->base.bind_vma = ppgtt_bind_vma; |
Michel Thierry | d7b2633 | 2015-04-08 12:13:34 +0100 | [diff] [blame] | 1326 | |
Michel Thierry | 762d993 | 2015-07-30 11:05:29 +0100 | [diff] [blame] | 1327 | if (USES_FULL_48BIT_PPGTT(ppgtt->base.dev)) { |
| 1328 | ret = setup_px(ppgtt->base.dev, &ppgtt->pml4); |
| 1329 | if (ret) |
| 1330 | goto free_scratch; |
Michel Thierry | 6ac1850 | 2015-07-29 17:23:46 +0100 | [diff] [blame] | 1331 | |
Michel Thierry | 762d993 | 2015-07-30 11:05:29 +0100 | [diff] [blame] | 1332 | ppgtt->base.total = 1ULL << 48; |
Michel Thierry | 2dba323 | 2015-07-30 11:06:23 +0100 | [diff] [blame^] | 1333 | ppgtt->switch_mm = gen8_48b_mm_switch; |
Michel Thierry | 762d993 | 2015-07-30 11:05:29 +0100 | [diff] [blame] | 1334 | } else { |
| 1335 | ret = __pdp_init(false, &ppgtt->pdp); |
Michel Thierry | 81ba8aef | 2015-08-03 09:52:01 +0100 | [diff] [blame] | 1336 | if (ret) |
| 1337 | goto free_scratch; |
| 1338 | |
| 1339 | ppgtt->base.total = 1ULL << 32; |
| 1340 | if (IS_ENABLED(CONFIG_X86_32)) |
| 1341 | /* While we have a proliferation of size_t variables |
| 1342 | * we cannot represent the full ppgtt size on 32bit, |
| 1343 | * so limit it to the same size as the GGTT (currently |
| 1344 | * 2GiB). |
| 1345 | */ |
| 1346 | ppgtt->base.total = to_i915(ppgtt->base.dev)->gtt.base.total; |
Michel Thierry | 762d993 | 2015-07-30 11:05:29 +0100 | [diff] [blame] | 1347 | |
Michel Thierry | 2dba323 | 2015-07-30 11:06:23 +0100 | [diff] [blame^] | 1348 | ppgtt->switch_mm = gen8_legacy_mm_switch; |
Michel Thierry | 762d993 | 2015-07-30 11:05:29 +0100 | [diff] [blame] | 1349 | trace_i915_page_directory_pointer_entry_alloc(&ppgtt->base, |
| 1350 | 0, 0, |
| 1351 | GEN8_PML4E_SHIFT); |
Michel Thierry | 81ba8aef | 2015-08-03 09:52:01 +0100 | [diff] [blame] | 1352 | } |
Michel Thierry | 6ac1850 | 2015-07-29 17:23:46 +0100 | [diff] [blame] | 1353 | |
Michel Thierry | d7b2633 | 2015-04-08 12:13:34 +0100 | [diff] [blame] | 1354 | return 0; |
Michel Thierry | 6ac1850 | 2015-07-29 17:23:46 +0100 | [diff] [blame] | 1355 | |
| 1356 | free_scratch: |
| 1357 | gen8_free_scratch(&ppgtt->base); |
| 1358 | return ret; |
Michel Thierry | d7b2633 | 2015-04-08 12:13:34 +0100 | [diff] [blame] | 1359 | } |
| 1360 | |
Ben Widawsky | 87d60b6 | 2013-12-06 14:11:29 -0800 | [diff] [blame] | 1361 | static void gen6_dump_ppgtt(struct i915_hw_ppgtt *ppgtt, struct seq_file *m) |
| 1362 | { |
Ben Widawsky | 87d60b6 | 2013-12-06 14:11:29 -0800 | [diff] [blame] | 1363 | struct i915_address_space *vm = &ppgtt->base; |
Michel Thierry | 09942c6 | 2015-04-08 12:13:30 +0100 | [diff] [blame] | 1364 | struct i915_page_table *unused; |
Michel Thierry | 07749ef | 2015-03-16 16:00:54 +0000 | [diff] [blame] | 1365 | gen6_pte_t scratch_pte; |
Ben Widawsky | 87d60b6 | 2013-12-06 14:11:29 -0800 | [diff] [blame] | 1366 | uint32_t pd_entry; |
Michel Thierry | 09942c6 | 2015-04-08 12:13:30 +0100 | [diff] [blame] | 1367 | uint32_t pte, pde, temp; |
| 1368 | uint32_t start = ppgtt->base.start, length = ppgtt->base.total; |
Ben Widawsky | 87d60b6 | 2013-12-06 14:11:29 -0800 | [diff] [blame] | 1369 | |
Mika Kuoppala | 79ab937 | 2015-06-25 18:35:17 +0300 | [diff] [blame] | 1370 | scratch_pte = vm->pte_encode(px_dma(vm->scratch_page), |
| 1371 | I915_CACHE_LLC, true, 0); |
Ben Widawsky | 87d60b6 | 2013-12-06 14:11:29 -0800 | [diff] [blame] | 1372 | |
Michel Thierry | 09942c6 | 2015-04-08 12:13:30 +0100 | [diff] [blame] | 1373 | gen6_for_each_pde(unused, &ppgtt->pd, start, length, temp, pde) { |
Ben Widawsky | 87d60b6 | 2013-12-06 14:11:29 -0800 | [diff] [blame] | 1374 | u32 expected; |
Michel Thierry | 07749ef | 2015-03-16 16:00:54 +0000 | [diff] [blame] | 1375 | gen6_pte_t *pt_vaddr; |
Mika Kuoppala | 567047b | 2015-06-25 18:35:12 +0300 | [diff] [blame] | 1376 | const dma_addr_t pt_addr = px_dma(ppgtt->pd.page_table[pde]); |
Michel Thierry | 09942c6 | 2015-04-08 12:13:30 +0100 | [diff] [blame] | 1377 | pd_entry = readl(ppgtt->pd_addr + pde); |
Ben Widawsky | 87d60b6 | 2013-12-06 14:11:29 -0800 | [diff] [blame] | 1378 | expected = (GEN6_PDE_ADDR_ENCODE(pt_addr) | GEN6_PDE_VALID); |
| 1379 | |
| 1380 | if (pd_entry != expected) |
| 1381 | seq_printf(m, "\tPDE #%d mismatch: Actual PDE: %x Expected PDE: %x\n", |
| 1382 | pde, |
| 1383 | pd_entry, |
| 1384 | expected); |
| 1385 | seq_printf(m, "\tPDE: %x\n", pd_entry); |
| 1386 | |
Mika Kuoppala | d1c54ac | 2015-06-25 18:35:11 +0300 | [diff] [blame] | 1387 | pt_vaddr = kmap_px(ppgtt->pd.page_table[pde]); |
| 1388 | |
Michel Thierry | 07749ef | 2015-03-16 16:00:54 +0000 | [diff] [blame] | 1389 | for (pte = 0; pte < GEN6_PTES; pte+=4) { |
Ben Widawsky | 87d60b6 | 2013-12-06 14:11:29 -0800 | [diff] [blame] | 1390 | unsigned long va = |
Michel Thierry | 07749ef | 2015-03-16 16:00:54 +0000 | [diff] [blame] | 1391 | (pde * PAGE_SIZE * GEN6_PTES) + |
Ben Widawsky | 87d60b6 | 2013-12-06 14:11:29 -0800 | [diff] [blame] | 1392 | (pte * PAGE_SIZE); |
| 1393 | int i; |
| 1394 | bool found = false; |
| 1395 | for (i = 0; i < 4; i++) |
| 1396 | if (pt_vaddr[pte + i] != scratch_pte) |
| 1397 | found = true; |
| 1398 | if (!found) |
| 1399 | continue; |
| 1400 | |
| 1401 | seq_printf(m, "\t\t0x%lx [%03d,%04d]: =", va, pde, pte); |
| 1402 | for (i = 0; i < 4; i++) { |
| 1403 | if (pt_vaddr[pte + i] != scratch_pte) |
| 1404 | seq_printf(m, " %08x", pt_vaddr[pte + i]); |
| 1405 | else |
| 1406 | seq_puts(m, " SCRATCH "); |
| 1407 | } |
| 1408 | seq_puts(m, "\n"); |
| 1409 | } |
Mika Kuoppala | d1c54ac | 2015-06-25 18:35:11 +0300 | [diff] [blame] | 1410 | kunmap_px(ppgtt, pt_vaddr); |
Ben Widawsky | 87d60b6 | 2013-12-06 14:11:29 -0800 | [diff] [blame] | 1411 | } |
| 1412 | } |
| 1413 | |
Ben Widawsky | 678d96f | 2015-03-16 16:00:56 +0000 | [diff] [blame] | 1414 | /* Write pde (index) from the page directory @pd to the page table @pt */ |
Michel Thierry | ec565b3 | 2015-04-08 12:13:23 +0100 | [diff] [blame] | 1415 | static void gen6_write_pde(struct i915_page_directory *pd, |
| 1416 | const int pde, struct i915_page_table *pt) |
Ben Widawsky | 6197349 | 2013-04-08 18:43:54 -0700 | [diff] [blame] | 1417 | { |
Ben Widawsky | 678d96f | 2015-03-16 16:00:56 +0000 | [diff] [blame] | 1418 | /* Caller needs to make sure the write completes if necessary */ |
| 1419 | struct i915_hw_ppgtt *ppgtt = |
| 1420 | container_of(pd, struct i915_hw_ppgtt, pd); |
| 1421 | u32 pd_entry; |
Ben Widawsky | 6197349 | 2013-04-08 18:43:54 -0700 | [diff] [blame] | 1422 | |
Mika Kuoppala | 567047b | 2015-06-25 18:35:12 +0300 | [diff] [blame] | 1423 | pd_entry = GEN6_PDE_ADDR_ENCODE(px_dma(pt)); |
Ben Widawsky | 678d96f | 2015-03-16 16:00:56 +0000 | [diff] [blame] | 1424 | pd_entry |= GEN6_PDE_VALID; |
Ben Widawsky | 6197349 | 2013-04-08 18:43:54 -0700 | [diff] [blame] | 1425 | |
Ben Widawsky | 678d96f | 2015-03-16 16:00:56 +0000 | [diff] [blame] | 1426 | writel(pd_entry, ppgtt->pd_addr + pde); |
| 1427 | } |
Ben Widawsky | 6197349 | 2013-04-08 18:43:54 -0700 | [diff] [blame] | 1428 | |
Ben Widawsky | 678d96f | 2015-03-16 16:00:56 +0000 | [diff] [blame] | 1429 | /* Write all the page tables found in the ppgtt structure to incrementing page |
| 1430 | * directories. */ |
| 1431 | static void gen6_write_page_range(struct drm_i915_private *dev_priv, |
Michel Thierry | ec565b3 | 2015-04-08 12:13:23 +0100 | [diff] [blame] | 1432 | struct i915_page_directory *pd, |
Ben Widawsky | 678d96f | 2015-03-16 16:00:56 +0000 | [diff] [blame] | 1433 | uint32_t start, uint32_t length) |
| 1434 | { |
Michel Thierry | ec565b3 | 2015-04-08 12:13:23 +0100 | [diff] [blame] | 1435 | struct i915_page_table *pt; |
Ben Widawsky | 678d96f | 2015-03-16 16:00:56 +0000 | [diff] [blame] | 1436 | uint32_t pde, temp; |
| 1437 | |
| 1438 | gen6_for_each_pde(pt, pd, start, length, temp, pde) |
| 1439 | gen6_write_pde(pd, pde, pt); |
| 1440 | |
| 1441 | /* Make sure write is complete before other code can use this page |
| 1442 | * table. Also require for WC mapped PTEs */ |
| 1443 | readl(dev_priv->gtt.gsm); |
Ben Widawsky | 3e30254 | 2013-04-23 23:15:32 -0700 | [diff] [blame] | 1444 | } |
| 1445 | |
Ben Widawsky | b4a74e3 | 2013-12-06 14:11:09 -0800 | [diff] [blame] | 1446 | static uint32_t get_pd_offset(struct i915_hw_ppgtt *ppgtt) |
Ben Widawsky | 3e30254 | 2013-04-23 23:15:32 -0700 | [diff] [blame] | 1447 | { |
Mika Kuoppala | 44159dd | 2015-06-25 18:35:07 +0300 | [diff] [blame] | 1448 | BUG_ON(ppgtt->pd.base.ggtt_offset & 0x3f); |
Ben Widawsky | 3e30254 | 2013-04-23 23:15:32 -0700 | [diff] [blame] | 1449 | |
Mika Kuoppala | 44159dd | 2015-06-25 18:35:07 +0300 | [diff] [blame] | 1450 | return (ppgtt->pd.base.ggtt_offset / 64) << 16; |
Ben Widawsky | b4a74e3 | 2013-12-06 14:11:09 -0800 | [diff] [blame] | 1451 | } |
Ben Widawsky | 6197349 | 2013-04-08 18:43:54 -0700 | [diff] [blame] | 1452 | |
Ben Widawsky | 90252e5 | 2013-12-06 14:11:12 -0800 | [diff] [blame] | 1453 | static int hsw_mm_switch(struct i915_hw_ppgtt *ppgtt, |
John Harrison | e85b26d | 2015-05-29 17:43:56 +0100 | [diff] [blame] | 1454 | struct drm_i915_gem_request *req) |
Ben Widawsky | 90252e5 | 2013-12-06 14:11:12 -0800 | [diff] [blame] | 1455 | { |
John Harrison | e85b26d | 2015-05-29 17:43:56 +0100 | [diff] [blame] | 1456 | struct intel_engine_cs *ring = req->ring; |
Ben Widawsky | 90252e5 | 2013-12-06 14:11:12 -0800 | [diff] [blame] | 1457 | int ret; |
Ben Widawsky | 6197349 | 2013-04-08 18:43:54 -0700 | [diff] [blame] | 1458 | |
Ben Widawsky | 90252e5 | 2013-12-06 14:11:12 -0800 | [diff] [blame] | 1459 | /* NB: TLBs must be flushed and invalidated before a switch */ |
John Harrison | a84c3ae | 2015-05-29 17:43:57 +0100 | [diff] [blame] | 1460 | ret = ring->flush(req, I915_GEM_GPU_DOMAINS, I915_GEM_GPU_DOMAINS); |
Ben Widawsky | 90252e5 | 2013-12-06 14:11:12 -0800 | [diff] [blame] | 1461 | if (ret) |
| 1462 | return ret; |
| 1463 | |
John Harrison | 5fb9de1 | 2015-05-29 17:44:07 +0100 | [diff] [blame] | 1464 | ret = intel_ring_begin(req, 6); |
Ben Widawsky | 90252e5 | 2013-12-06 14:11:12 -0800 | [diff] [blame] | 1465 | if (ret) |
| 1466 | return ret; |
| 1467 | |
| 1468 | intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(2)); |
| 1469 | intel_ring_emit(ring, RING_PP_DIR_DCLV(ring)); |
| 1470 | intel_ring_emit(ring, PP_DIR_DCLV_2G); |
| 1471 | intel_ring_emit(ring, RING_PP_DIR_BASE(ring)); |
| 1472 | intel_ring_emit(ring, get_pd_offset(ppgtt)); |
| 1473 | intel_ring_emit(ring, MI_NOOP); |
| 1474 | intel_ring_advance(ring); |
| 1475 | |
| 1476 | return 0; |
| 1477 | } |
| 1478 | |
Yu Zhang | 71ba2d6 | 2015-02-10 19:05:54 +0800 | [diff] [blame] | 1479 | static int vgpu_mm_switch(struct i915_hw_ppgtt *ppgtt, |
John Harrison | e85b26d | 2015-05-29 17:43:56 +0100 | [diff] [blame] | 1480 | struct drm_i915_gem_request *req) |
Yu Zhang | 71ba2d6 | 2015-02-10 19:05:54 +0800 | [diff] [blame] | 1481 | { |
John Harrison | e85b26d | 2015-05-29 17:43:56 +0100 | [diff] [blame] | 1482 | struct intel_engine_cs *ring = req->ring; |
Yu Zhang | 71ba2d6 | 2015-02-10 19:05:54 +0800 | [diff] [blame] | 1483 | struct drm_i915_private *dev_priv = to_i915(ppgtt->base.dev); |
| 1484 | |
| 1485 | I915_WRITE(RING_PP_DIR_DCLV(ring), PP_DIR_DCLV_2G); |
| 1486 | I915_WRITE(RING_PP_DIR_BASE(ring), get_pd_offset(ppgtt)); |
| 1487 | return 0; |
| 1488 | } |
| 1489 | |
Ben Widawsky | 48a1038 | 2013-12-06 14:11:11 -0800 | [diff] [blame] | 1490 | static int gen7_mm_switch(struct i915_hw_ppgtt *ppgtt, |
John Harrison | e85b26d | 2015-05-29 17:43:56 +0100 | [diff] [blame] | 1491 | struct drm_i915_gem_request *req) |
Ben Widawsky | 48a1038 | 2013-12-06 14:11:11 -0800 | [diff] [blame] | 1492 | { |
John Harrison | e85b26d | 2015-05-29 17:43:56 +0100 | [diff] [blame] | 1493 | struct intel_engine_cs *ring = req->ring; |
Ben Widawsky | 48a1038 | 2013-12-06 14:11:11 -0800 | [diff] [blame] | 1494 | int ret; |
| 1495 | |
Ben Widawsky | 48a1038 | 2013-12-06 14:11:11 -0800 | [diff] [blame] | 1496 | /* NB: TLBs must be flushed and invalidated before a switch */ |
John Harrison | a84c3ae | 2015-05-29 17:43:57 +0100 | [diff] [blame] | 1497 | ret = ring->flush(req, I915_GEM_GPU_DOMAINS, I915_GEM_GPU_DOMAINS); |
Ben Widawsky | 48a1038 | 2013-12-06 14:11:11 -0800 | [diff] [blame] | 1498 | if (ret) |
| 1499 | return ret; |
| 1500 | |
John Harrison | 5fb9de1 | 2015-05-29 17:44:07 +0100 | [diff] [blame] | 1501 | ret = intel_ring_begin(req, 6); |
Ben Widawsky | 48a1038 | 2013-12-06 14:11:11 -0800 | [diff] [blame] | 1502 | if (ret) |
| 1503 | return ret; |
| 1504 | |
| 1505 | intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(2)); |
| 1506 | intel_ring_emit(ring, RING_PP_DIR_DCLV(ring)); |
| 1507 | intel_ring_emit(ring, PP_DIR_DCLV_2G); |
| 1508 | intel_ring_emit(ring, RING_PP_DIR_BASE(ring)); |
| 1509 | intel_ring_emit(ring, get_pd_offset(ppgtt)); |
| 1510 | intel_ring_emit(ring, MI_NOOP); |
| 1511 | intel_ring_advance(ring); |
| 1512 | |
Ben Widawsky | 90252e5 | 2013-12-06 14:11:12 -0800 | [diff] [blame] | 1513 | /* XXX: RCS is the only one to auto invalidate the TLBs? */ |
| 1514 | if (ring->id != RCS) { |
John Harrison | a84c3ae | 2015-05-29 17:43:57 +0100 | [diff] [blame] | 1515 | ret = ring->flush(req, I915_GEM_GPU_DOMAINS, I915_GEM_GPU_DOMAINS); |
Ben Widawsky | 90252e5 | 2013-12-06 14:11:12 -0800 | [diff] [blame] | 1516 | if (ret) |
| 1517 | return ret; |
| 1518 | } |
| 1519 | |
Ben Widawsky | 48a1038 | 2013-12-06 14:11:11 -0800 | [diff] [blame] | 1520 | return 0; |
| 1521 | } |
| 1522 | |
Ben Widawsky | eeb9488 | 2013-12-06 14:11:10 -0800 | [diff] [blame] | 1523 | static int gen6_mm_switch(struct i915_hw_ppgtt *ppgtt, |
John Harrison | e85b26d | 2015-05-29 17:43:56 +0100 | [diff] [blame] | 1524 | struct drm_i915_gem_request *req) |
Ben Widawsky | eeb9488 | 2013-12-06 14:11:10 -0800 | [diff] [blame] | 1525 | { |
John Harrison | e85b26d | 2015-05-29 17:43:56 +0100 | [diff] [blame] | 1526 | struct intel_engine_cs *ring = req->ring; |
Ben Widawsky | eeb9488 | 2013-12-06 14:11:10 -0800 | [diff] [blame] | 1527 | struct drm_device *dev = ppgtt->base.dev; |
| 1528 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 1529 | |
Ben Widawsky | 48a1038 | 2013-12-06 14:11:11 -0800 | [diff] [blame] | 1530 | |
Ben Widawsky | eeb9488 | 2013-12-06 14:11:10 -0800 | [diff] [blame] | 1531 | I915_WRITE(RING_PP_DIR_DCLV(ring), PP_DIR_DCLV_2G); |
| 1532 | I915_WRITE(RING_PP_DIR_BASE(ring), get_pd_offset(ppgtt)); |
| 1533 | |
| 1534 | POSTING_READ(RING_PP_DIR_DCLV(ring)); |
| 1535 | |
| 1536 | return 0; |
| 1537 | } |
| 1538 | |
Daniel Vetter | 82460d9 | 2014-08-06 20:19:53 +0200 | [diff] [blame] | 1539 | static void gen8_ppgtt_enable(struct drm_device *dev) |
Ben Widawsky | eeb9488 | 2013-12-06 14:11:10 -0800 | [diff] [blame] | 1540 | { |
Ben Widawsky | eeb9488 | 2013-12-06 14:11:10 -0800 | [diff] [blame] | 1541 | struct drm_i915_private *dev_priv = dev->dev_private; |
Oscar Mateo | a4872ba | 2014-05-22 14:13:33 +0100 | [diff] [blame] | 1542 | struct intel_engine_cs *ring; |
Daniel Vetter | 82460d9 | 2014-08-06 20:19:53 +0200 | [diff] [blame] | 1543 | int j; |
Ben Widawsky | eeb9488 | 2013-12-06 14:11:10 -0800 | [diff] [blame] | 1544 | |
| 1545 | for_each_ring(ring, dev_priv, j) { |
Michel Thierry | 2dba323 | 2015-07-30 11:06:23 +0100 | [diff] [blame^] | 1546 | u32 four_level = USES_FULL_48BIT_PPGTT(dev) ? GEN8_GFX_PPGTT_48B : 0; |
Ben Widawsky | eeb9488 | 2013-12-06 14:11:10 -0800 | [diff] [blame] | 1547 | I915_WRITE(RING_MODE_GEN7(ring), |
Michel Thierry | 2dba323 | 2015-07-30 11:06:23 +0100 | [diff] [blame^] | 1548 | _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE | four_level)); |
Ben Widawsky | eeb9488 | 2013-12-06 14:11:10 -0800 | [diff] [blame] | 1549 | } |
Ben Widawsky | eeb9488 | 2013-12-06 14:11:10 -0800 | [diff] [blame] | 1550 | } |
| 1551 | |
Daniel Vetter | 82460d9 | 2014-08-06 20:19:53 +0200 | [diff] [blame] | 1552 | static void gen7_ppgtt_enable(struct drm_device *dev) |
Ben Widawsky | b4a74e3 | 2013-12-06 14:11:09 -0800 | [diff] [blame] | 1553 | { |
Jani Nikula | 50227e1 | 2014-03-31 14:27:21 +0300 | [diff] [blame] | 1554 | struct drm_i915_private *dev_priv = dev->dev_private; |
Oscar Mateo | a4872ba | 2014-05-22 14:13:33 +0100 | [diff] [blame] | 1555 | struct intel_engine_cs *ring; |
Ben Widawsky | b4a74e3 | 2013-12-06 14:11:09 -0800 | [diff] [blame] | 1556 | uint32_t ecochk, ecobits; |
| 1557 | int i; |
| 1558 | |
Ben Widawsky | b4a74e3 | 2013-12-06 14:11:09 -0800 | [diff] [blame] | 1559 | ecobits = I915_READ(GAC_ECO_BITS); |
| 1560 | I915_WRITE(GAC_ECO_BITS, ecobits | ECOBITS_PPGTT_CACHE64B); |
| 1561 | |
| 1562 | ecochk = I915_READ(GAM_ECOCHK); |
| 1563 | if (IS_HASWELL(dev)) { |
| 1564 | ecochk |= ECOCHK_PPGTT_WB_HSW; |
| 1565 | } else { |
| 1566 | ecochk |= ECOCHK_PPGTT_LLC_IVB; |
| 1567 | ecochk &= ~ECOCHK_PPGTT_GFDT_IVB; |
| 1568 | } |
| 1569 | I915_WRITE(GAM_ECOCHK, ecochk); |
Ben Widawsky | b4a74e3 | 2013-12-06 14:11:09 -0800 | [diff] [blame] | 1570 | |
Ben Widawsky | 6197349 | 2013-04-08 18:43:54 -0700 | [diff] [blame] | 1571 | for_each_ring(ring, dev_priv, i) { |
Ben Widawsky | eeb9488 | 2013-12-06 14:11:10 -0800 | [diff] [blame] | 1572 | /* GFX_MODE is per-ring on gen7+ */ |
Ben Widawsky | b4a74e3 | 2013-12-06 14:11:09 -0800 | [diff] [blame] | 1573 | I915_WRITE(RING_MODE_GEN7(ring), |
| 1574 | _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE)); |
Ben Widawsky | 6197349 | 2013-04-08 18:43:54 -0700 | [diff] [blame] | 1575 | } |
Ben Widawsky | b4a74e3 | 2013-12-06 14:11:09 -0800 | [diff] [blame] | 1576 | } |
| 1577 | |
Daniel Vetter | 82460d9 | 2014-08-06 20:19:53 +0200 | [diff] [blame] | 1578 | static void gen6_ppgtt_enable(struct drm_device *dev) |
Ben Widawsky | 6197349 | 2013-04-08 18:43:54 -0700 | [diff] [blame] | 1579 | { |
Jani Nikula | 50227e1 | 2014-03-31 14:27:21 +0300 | [diff] [blame] | 1580 | struct drm_i915_private *dev_priv = dev->dev_private; |
Ben Widawsky | b4a74e3 | 2013-12-06 14:11:09 -0800 | [diff] [blame] | 1581 | uint32_t ecochk, gab_ctl, ecobits; |
Ben Widawsky | 6197349 | 2013-04-08 18:43:54 -0700 | [diff] [blame] | 1582 | |
Ben Widawsky | b4a74e3 | 2013-12-06 14:11:09 -0800 | [diff] [blame] | 1583 | ecobits = I915_READ(GAC_ECO_BITS); |
| 1584 | I915_WRITE(GAC_ECO_BITS, ecobits | ECOBITS_SNB_BIT | |
| 1585 | ECOBITS_PPGTT_CACHE64B); |
Ben Widawsky | 6197349 | 2013-04-08 18:43:54 -0700 | [diff] [blame] | 1586 | |
Ben Widawsky | b4a74e3 | 2013-12-06 14:11:09 -0800 | [diff] [blame] | 1587 | gab_ctl = I915_READ(GAB_CTL); |
| 1588 | I915_WRITE(GAB_CTL, gab_ctl | GAB_CTL_CONT_AFTER_PAGEFAULT); |
Ben Widawsky | 6197349 | 2013-04-08 18:43:54 -0700 | [diff] [blame] | 1589 | |
Ben Widawsky | b4a74e3 | 2013-12-06 14:11:09 -0800 | [diff] [blame] | 1590 | ecochk = I915_READ(GAM_ECOCHK); |
| 1591 | I915_WRITE(GAM_ECOCHK, ecochk | ECOCHK_SNB_BIT | ECOCHK_PPGTT_CACHE64B); |
Ben Widawsky | 6197349 | 2013-04-08 18:43:54 -0700 | [diff] [blame] | 1592 | |
Ben Widawsky | b4a74e3 | 2013-12-06 14:11:09 -0800 | [diff] [blame] | 1593 | I915_WRITE(GFX_MODE, _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE)); |
Ben Widawsky | 6197349 | 2013-04-08 18:43:54 -0700 | [diff] [blame] | 1594 | } |
| 1595 | |
Daniel Vetter | 1d2a314 | 2012-02-09 17:15:46 +0100 | [diff] [blame] | 1596 | /* PPGTT support for Sandybdrige/Gen6 and later */ |
Ben Widawsky | 853ba5d | 2013-07-16 16:50:05 -0700 | [diff] [blame] | 1597 | static void gen6_ppgtt_clear_range(struct i915_address_space *vm, |
Ben Widawsky | 782f149 | 2014-02-20 11:50:33 -0800 | [diff] [blame] | 1598 | uint64_t start, |
| 1599 | uint64_t length, |
Ben Widawsky | 828c790 | 2013-10-16 09:21:30 -0700 | [diff] [blame] | 1600 | bool use_scratch) |
Daniel Vetter | 1d2a314 | 2012-02-09 17:15:46 +0100 | [diff] [blame] | 1601 | { |
Ben Widawsky | 853ba5d | 2013-07-16 16:50:05 -0700 | [diff] [blame] | 1602 | struct i915_hw_ppgtt *ppgtt = |
| 1603 | container_of(vm, struct i915_hw_ppgtt, base); |
Michel Thierry | 07749ef | 2015-03-16 16:00:54 +0000 | [diff] [blame] | 1604 | gen6_pte_t *pt_vaddr, scratch_pte; |
Ben Widawsky | 782f149 | 2014-02-20 11:50:33 -0800 | [diff] [blame] | 1605 | unsigned first_entry = start >> PAGE_SHIFT; |
| 1606 | unsigned num_entries = length >> PAGE_SHIFT; |
Michel Thierry | 07749ef | 2015-03-16 16:00:54 +0000 | [diff] [blame] | 1607 | unsigned act_pt = first_entry / GEN6_PTES; |
| 1608 | unsigned first_pte = first_entry % GEN6_PTES; |
Daniel Vetter | 7bddb01 | 2012-02-09 17:15:47 +0100 | [diff] [blame] | 1609 | unsigned last_pte, i; |
Daniel Vetter | 1d2a314 | 2012-02-09 17:15:46 +0100 | [diff] [blame] | 1610 | |
Mika Kuoppala | c114f76 | 2015-06-25 18:35:13 +0300 | [diff] [blame] | 1611 | scratch_pte = vm->pte_encode(px_dma(vm->scratch_page), |
| 1612 | I915_CACHE_LLC, true, 0); |
Daniel Vetter | 1d2a314 | 2012-02-09 17:15:46 +0100 | [diff] [blame] | 1613 | |
Daniel Vetter | 7bddb01 | 2012-02-09 17:15:47 +0100 | [diff] [blame] | 1614 | while (num_entries) { |
| 1615 | last_pte = first_pte + num_entries; |
Michel Thierry | 07749ef | 2015-03-16 16:00:54 +0000 | [diff] [blame] | 1616 | if (last_pte > GEN6_PTES) |
| 1617 | last_pte = GEN6_PTES; |
Daniel Vetter | 1d2a314 | 2012-02-09 17:15:46 +0100 | [diff] [blame] | 1618 | |
Mika Kuoppala | d1c54ac | 2015-06-25 18:35:11 +0300 | [diff] [blame] | 1619 | pt_vaddr = kmap_px(ppgtt->pd.page_table[act_pt]); |
Daniel Vetter | 7bddb01 | 2012-02-09 17:15:47 +0100 | [diff] [blame] | 1620 | |
| 1621 | for (i = first_pte; i < last_pte; i++) |
| 1622 | pt_vaddr[i] = scratch_pte; |
Daniel Vetter | 1d2a314 | 2012-02-09 17:15:46 +0100 | [diff] [blame] | 1623 | |
Mika Kuoppala | d1c54ac | 2015-06-25 18:35:11 +0300 | [diff] [blame] | 1624 | kunmap_px(ppgtt, pt_vaddr); |
Daniel Vetter | 1d2a314 | 2012-02-09 17:15:46 +0100 | [diff] [blame] | 1625 | |
Daniel Vetter | 7bddb01 | 2012-02-09 17:15:47 +0100 | [diff] [blame] | 1626 | num_entries -= last_pte - first_pte; |
| 1627 | first_pte = 0; |
Daniel Vetter | a15326a | 2013-03-19 23:48:39 +0100 | [diff] [blame] | 1628 | act_pt++; |
Daniel Vetter | 7bddb01 | 2012-02-09 17:15:47 +0100 | [diff] [blame] | 1629 | } |
Daniel Vetter | 1d2a314 | 2012-02-09 17:15:46 +0100 | [diff] [blame] | 1630 | } |
| 1631 | |
Ben Widawsky | 853ba5d | 2013-07-16 16:50:05 -0700 | [diff] [blame] | 1632 | static void gen6_ppgtt_insert_entries(struct i915_address_space *vm, |
Daniel Vetter | def886c | 2013-01-24 14:44:56 -0800 | [diff] [blame] | 1633 | struct sg_table *pages, |
Ben Widawsky | 782f149 | 2014-02-20 11:50:33 -0800 | [diff] [blame] | 1634 | uint64_t start, |
Akash Goel | 24f3a8c | 2014-06-17 10:59:42 +0530 | [diff] [blame] | 1635 | enum i915_cache_level cache_level, u32 flags) |
Daniel Vetter | def886c | 2013-01-24 14:44:56 -0800 | [diff] [blame] | 1636 | { |
Ben Widawsky | 853ba5d | 2013-07-16 16:50:05 -0700 | [diff] [blame] | 1637 | struct i915_hw_ppgtt *ppgtt = |
| 1638 | container_of(vm, struct i915_hw_ppgtt, base); |
Michel Thierry | 07749ef | 2015-03-16 16:00:54 +0000 | [diff] [blame] | 1639 | gen6_pte_t *pt_vaddr; |
Ben Widawsky | 782f149 | 2014-02-20 11:50:33 -0800 | [diff] [blame] | 1640 | unsigned first_entry = start >> PAGE_SHIFT; |
Michel Thierry | 07749ef | 2015-03-16 16:00:54 +0000 | [diff] [blame] | 1641 | unsigned act_pt = first_entry / GEN6_PTES; |
| 1642 | unsigned act_pte = first_entry % GEN6_PTES; |
Imre Deak | 6e995e2 | 2013-02-18 19:28:04 +0200 | [diff] [blame] | 1643 | struct sg_page_iter sg_iter; |
Daniel Vetter | def886c | 2013-01-24 14:44:56 -0800 | [diff] [blame] | 1644 | |
Chris Wilson | cc79714 | 2013-12-31 15:50:30 +0000 | [diff] [blame] | 1645 | pt_vaddr = NULL; |
Imre Deak | 6e995e2 | 2013-02-18 19:28:04 +0200 | [diff] [blame] | 1646 | for_each_sg_page(pages->sgl, &sg_iter, pages->nents, 0) { |
Chris Wilson | cc79714 | 2013-12-31 15:50:30 +0000 | [diff] [blame] | 1647 | if (pt_vaddr == NULL) |
Mika Kuoppala | d1c54ac | 2015-06-25 18:35:11 +0300 | [diff] [blame] | 1648 | pt_vaddr = kmap_px(ppgtt->pd.page_table[act_pt]); |
Daniel Vetter | def886c | 2013-01-24 14:44:56 -0800 | [diff] [blame] | 1649 | |
Chris Wilson | cc79714 | 2013-12-31 15:50:30 +0000 | [diff] [blame] | 1650 | pt_vaddr[act_pte] = |
| 1651 | vm->pte_encode(sg_page_iter_dma_address(&sg_iter), |
Akash Goel | 24f3a8c | 2014-06-17 10:59:42 +0530 | [diff] [blame] | 1652 | cache_level, true, flags); |
| 1653 | |
Michel Thierry | 07749ef | 2015-03-16 16:00:54 +0000 | [diff] [blame] | 1654 | if (++act_pte == GEN6_PTES) { |
Mika Kuoppala | d1c54ac | 2015-06-25 18:35:11 +0300 | [diff] [blame] | 1655 | kunmap_px(ppgtt, pt_vaddr); |
Chris Wilson | cc79714 | 2013-12-31 15:50:30 +0000 | [diff] [blame] | 1656 | pt_vaddr = NULL; |
Daniel Vetter | a15326a | 2013-03-19 23:48:39 +0100 | [diff] [blame] | 1657 | act_pt++; |
Imre Deak | 6e995e2 | 2013-02-18 19:28:04 +0200 | [diff] [blame] | 1658 | act_pte = 0; |
Daniel Vetter | def886c | 2013-01-24 14:44:56 -0800 | [diff] [blame] | 1659 | } |
Daniel Vetter | def886c | 2013-01-24 14:44:56 -0800 | [diff] [blame] | 1660 | } |
Chris Wilson | cc79714 | 2013-12-31 15:50:30 +0000 | [diff] [blame] | 1661 | if (pt_vaddr) |
Mika Kuoppala | d1c54ac | 2015-06-25 18:35:11 +0300 | [diff] [blame] | 1662 | kunmap_px(ppgtt, pt_vaddr); |
Daniel Vetter | def886c | 2013-01-24 14:44:56 -0800 | [diff] [blame] | 1663 | } |
| 1664 | |
Ben Widawsky | 678d96f | 2015-03-16 16:00:56 +0000 | [diff] [blame] | 1665 | static int gen6_alloc_va_range(struct i915_address_space *vm, |
Mika Kuoppala | a05d80e | 2015-06-25 18:35:04 +0300 | [diff] [blame] | 1666 | uint64_t start_in, uint64_t length_in) |
Ben Widawsky | 678d96f | 2015-03-16 16:00:56 +0000 | [diff] [blame] | 1667 | { |
Michel Thierry | 4933d51 | 2015-03-24 15:46:22 +0000 | [diff] [blame] | 1668 | DECLARE_BITMAP(new_page_tables, I915_PDES); |
| 1669 | struct drm_device *dev = vm->dev; |
| 1670 | struct drm_i915_private *dev_priv = dev->dev_private; |
Ben Widawsky | 678d96f | 2015-03-16 16:00:56 +0000 | [diff] [blame] | 1671 | struct i915_hw_ppgtt *ppgtt = |
| 1672 | container_of(vm, struct i915_hw_ppgtt, base); |
Michel Thierry | ec565b3 | 2015-04-08 12:13:23 +0100 | [diff] [blame] | 1673 | struct i915_page_table *pt; |
Mika Kuoppala | a05d80e | 2015-06-25 18:35:04 +0300 | [diff] [blame] | 1674 | uint32_t start, length, start_save, length_save; |
Ben Widawsky | 678d96f | 2015-03-16 16:00:56 +0000 | [diff] [blame] | 1675 | uint32_t pde, temp; |
Michel Thierry | 4933d51 | 2015-03-24 15:46:22 +0000 | [diff] [blame] | 1676 | int ret; |
| 1677 | |
Mika Kuoppala | a05d80e | 2015-06-25 18:35:04 +0300 | [diff] [blame] | 1678 | if (WARN_ON(start_in + length_in > ppgtt->base.total)) |
| 1679 | return -ENODEV; |
| 1680 | |
| 1681 | start = start_save = start_in; |
| 1682 | length = length_save = length_in; |
Michel Thierry | 4933d51 | 2015-03-24 15:46:22 +0000 | [diff] [blame] | 1683 | |
| 1684 | bitmap_zero(new_page_tables, I915_PDES); |
| 1685 | |
| 1686 | /* The allocation is done in two stages so that we can bail out with |
| 1687 | * minimal amount of pain. The first stage finds new page tables that |
| 1688 | * need allocation. The second stage marks use ptes within the page |
| 1689 | * tables. |
| 1690 | */ |
| 1691 | gen6_for_each_pde(pt, &ppgtt->pd, start, length, temp, pde) { |
Mika Kuoppala | 79ab937 | 2015-06-25 18:35:17 +0300 | [diff] [blame] | 1692 | if (pt != vm->scratch_pt) { |
Michel Thierry | 4933d51 | 2015-03-24 15:46:22 +0000 | [diff] [blame] | 1693 | WARN_ON(bitmap_empty(pt->used_ptes, GEN6_PTES)); |
| 1694 | continue; |
| 1695 | } |
| 1696 | |
| 1697 | /* We've already allocated a page table */ |
| 1698 | WARN_ON(!bitmap_empty(pt->used_ptes, GEN6_PTES)); |
| 1699 | |
Mika Kuoppala | 8a1ebd7 | 2015-05-22 20:04:59 +0300 | [diff] [blame] | 1700 | pt = alloc_pt(dev); |
Michel Thierry | 4933d51 | 2015-03-24 15:46:22 +0000 | [diff] [blame] | 1701 | if (IS_ERR(pt)) { |
| 1702 | ret = PTR_ERR(pt); |
| 1703 | goto unwind_out; |
| 1704 | } |
| 1705 | |
| 1706 | gen6_initialize_pt(vm, pt); |
| 1707 | |
| 1708 | ppgtt->pd.page_table[pde] = pt; |
Mika Kuoppala | 966082c | 2015-06-25 18:35:19 +0300 | [diff] [blame] | 1709 | __set_bit(pde, new_page_tables); |
Michel Thierry | 72744cb | 2015-03-24 15:46:23 +0000 | [diff] [blame] | 1710 | trace_i915_page_table_entry_alloc(vm, pde, start, GEN6_PDE_SHIFT); |
Michel Thierry | 4933d51 | 2015-03-24 15:46:22 +0000 | [diff] [blame] | 1711 | } |
| 1712 | |
| 1713 | start = start_save; |
| 1714 | length = length_save; |
Ben Widawsky | 678d96f | 2015-03-16 16:00:56 +0000 | [diff] [blame] | 1715 | |
| 1716 | gen6_for_each_pde(pt, &ppgtt->pd, start, length, temp, pde) { |
| 1717 | DECLARE_BITMAP(tmp_bitmap, GEN6_PTES); |
| 1718 | |
| 1719 | bitmap_zero(tmp_bitmap, GEN6_PTES); |
| 1720 | bitmap_set(tmp_bitmap, gen6_pte_index(start), |
| 1721 | gen6_pte_count(start, length)); |
| 1722 | |
Mika Kuoppala | 966082c | 2015-06-25 18:35:19 +0300 | [diff] [blame] | 1723 | if (__test_and_clear_bit(pde, new_page_tables)) |
Michel Thierry | 4933d51 | 2015-03-24 15:46:22 +0000 | [diff] [blame] | 1724 | gen6_write_pde(&ppgtt->pd, pde, pt); |
| 1725 | |
Michel Thierry | 72744cb | 2015-03-24 15:46:23 +0000 | [diff] [blame] | 1726 | trace_i915_page_table_entry_map(vm, pde, pt, |
| 1727 | gen6_pte_index(start), |
| 1728 | gen6_pte_count(start, length), |
| 1729 | GEN6_PTES); |
Michel Thierry | 4933d51 | 2015-03-24 15:46:22 +0000 | [diff] [blame] | 1730 | bitmap_or(pt->used_ptes, tmp_bitmap, pt->used_ptes, |
Ben Widawsky | 678d96f | 2015-03-16 16:00:56 +0000 | [diff] [blame] | 1731 | GEN6_PTES); |
| 1732 | } |
| 1733 | |
Michel Thierry | 4933d51 | 2015-03-24 15:46:22 +0000 | [diff] [blame] | 1734 | WARN_ON(!bitmap_empty(new_page_tables, I915_PDES)); |
| 1735 | |
| 1736 | /* Make sure write is complete before other code can use this page |
| 1737 | * table. Also require for WC mapped PTEs */ |
| 1738 | readl(dev_priv->gtt.gsm); |
| 1739 | |
Ben Widawsky | 563222a | 2015-03-19 12:53:28 +0000 | [diff] [blame] | 1740 | mark_tlbs_dirty(ppgtt); |
Ben Widawsky | 678d96f | 2015-03-16 16:00:56 +0000 | [diff] [blame] | 1741 | return 0; |
Michel Thierry | 4933d51 | 2015-03-24 15:46:22 +0000 | [diff] [blame] | 1742 | |
| 1743 | unwind_out: |
| 1744 | for_each_set_bit(pde, new_page_tables, I915_PDES) { |
Michel Thierry | ec565b3 | 2015-04-08 12:13:23 +0100 | [diff] [blame] | 1745 | struct i915_page_table *pt = ppgtt->pd.page_table[pde]; |
Michel Thierry | 4933d51 | 2015-03-24 15:46:22 +0000 | [diff] [blame] | 1746 | |
Mika Kuoppala | 79ab937 | 2015-06-25 18:35:17 +0300 | [diff] [blame] | 1747 | ppgtt->pd.page_table[pde] = vm->scratch_pt; |
Mika Kuoppala | a08e111 | 2015-06-25 18:35:08 +0300 | [diff] [blame] | 1748 | free_pt(vm->dev, pt); |
Michel Thierry | 4933d51 | 2015-03-24 15:46:22 +0000 | [diff] [blame] | 1749 | } |
| 1750 | |
| 1751 | mark_tlbs_dirty(ppgtt); |
| 1752 | return ret; |
Ben Widawsky | 678d96f | 2015-03-16 16:00:56 +0000 | [diff] [blame] | 1753 | } |
| 1754 | |
Mika Kuoppala | 8776f02 | 2015-06-30 18:16:40 +0300 | [diff] [blame] | 1755 | static int gen6_init_scratch(struct i915_address_space *vm) |
| 1756 | { |
| 1757 | struct drm_device *dev = vm->dev; |
| 1758 | |
| 1759 | vm->scratch_page = alloc_scratch_page(dev); |
| 1760 | if (IS_ERR(vm->scratch_page)) |
| 1761 | return PTR_ERR(vm->scratch_page); |
| 1762 | |
| 1763 | vm->scratch_pt = alloc_pt(dev); |
| 1764 | if (IS_ERR(vm->scratch_pt)) { |
| 1765 | free_scratch_page(dev, vm->scratch_page); |
| 1766 | return PTR_ERR(vm->scratch_pt); |
| 1767 | } |
| 1768 | |
| 1769 | gen6_initialize_pt(vm, vm->scratch_pt); |
| 1770 | |
| 1771 | return 0; |
| 1772 | } |
| 1773 | |
| 1774 | static void gen6_free_scratch(struct i915_address_space *vm) |
| 1775 | { |
| 1776 | struct drm_device *dev = vm->dev; |
| 1777 | |
| 1778 | free_pt(dev, vm->scratch_pt); |
| 1779 | free_scratch_page(dev, vm->scratch_page); |
| 1780 | } |
| 1781 | |
Daniel Vetter | 061dd49 | 2015-04-14 17:35:13 +0200 | [diff] [blame] | 1782 | static void gen6_ppgtt_cleanup(struct i915_address_space *vm) |
Ben Widawsky | a00d825 | 2014-02-19 22:05:48 -0800 | [diff] [blame] | 1783 | { |
Daniel Vetter | 061dd49 | 2015-04-14 17:35:13 +0200 | [diff] [blame] | 1784 | struct i915_hw_ppgtt *ppgtt = |
| 1785 | container_of(vm, struct i915_hw_ppgtt, base); |
Michel Thierry | 09942c6 | 2015-04-08 12:13:30 +0100 | [diff] [blame] | 1786 | struct i915_page_table *pt; |
| 1787 | uint32_t pde; |
Daniel Vetter | 3440d26 | 2013-01-24 13:49:56 -0800 | [diff] [blame] | 1788 | |
Daniel Vetter | 061dd49 | 2015-04-14 17:35:13 +0200 | [diff] [blame] | 1789 | drm_mm_remove_node(&ppgtt->node); |
| 1790 | |
Michel Thierry | 09942c6 | 2015-04-08 12:13:30 +0100 | [diff] [blame] | 1791 | gen6_for_all_pdes(pt, ppgtt, pde) { |
Mika Kuoppala | 79ab937 | 2015-06-25 18:35:17 +0300 | [diff] [blame] | 1792 | if (pt != vm->scratch_pt) |
Mika Kuoppala | a08e111 | 2015-06-25 18:35:08 +0300 | [diff] [blame] | 1793 | free_pt(ppgtt->base.dev, pt); |
Michel Thierry | 4933d51 | 2015-03-24 15:46:22 +0000 | [diff] [blame] | 1794 | } |
| 1795 | |
Mika Kuoppala | 8776f02 | 2015-06-30 18:16:40 +0300 | [diff] [blame] | 1796 | gen6_free_scratch(vm); |
Daniel Vetter | 3440d26 | 2013-01-24 13:49:56 -0800 | [diff] [blame] | 1797 | } |
| 1798 | |
Ben Widawsky | b146520 | 2014-02-19 22:05:49 -0800 | [diff] [blame] | 1799 | static int gen6_ppgtt_allocate_page_directories(struct i915_hw_ppgtt *ppgtt) |
Daniel Vetter | 3440d26 | 2013-01-24 13:49:56 -0800 | [diff] [blame] | 1800 | { |
Mika Kuoppala | 8776f02 | 2015-06-30 18:16:40 +0300 | [diff] [blame] | 1801 | struct i915_address_space *vm = &ppgtt->base; |
Ben Widawsky | 853ba5d | 2013-07-16 16:50:05 -0700 | [diff] [blame] | 1802 | struct drm_device *dev = ppgtt->base.dev; |
Daniel Vetter | 1d2a314 | 2012-02-09 17:15:46 +0100 | [diff] [blame] | 1803 | struct drm_i915_private *dev_priv = dev->dev_private; |
Ben Widawsky | e3cc199 | 2013-12-06 14:11:08 -0800 | [diff] [blame] | 1804 | bool retried = false; |
Ben Widawsky | b146520 | 2014-02-19 22:05:49 -0800 | [diff] [blame] | 1805 | int ret; |
Daniel Vetter | 1d2a314 | 2012-02-09 17:15:46 +0100 | [diff] [blame] | 1806 | |
Ben Widawsky | c8d4c0d | 2013-12-06 14:11:07 -0800 | [diff] [blame] | 1807 | /* PPGTT PDEs reside in the GGTT and consists of 512 entries. The |
| 1808 | * allocator works in address space sizes, so it's multiplied by page |
| 1809 | * size. We allocate at the top of the GTT to avoid fragmentation. |
| 1810 | */ |
| 1811 | BUG_ON(!drm_mm_initialized(&dev_priv->gtt.base.mm)); |
Michel Thierry | 4933d51 | 2015-03-24 15:46:22 +0000 | [diff] [blame] | 1812 | |
Mika Kuoppala | 8776f02 | 2015-06-30 18:16:40 +0300 | [diff] [blame] | 1813 | ret = gen6_init_scratch(vm); |
| 1814 | if (ret) |
| 1815 | return ret; |
Michel Thierry | 4933d51 | 2015-03-24 15:46:22 +0000 | [diff] [blame] | 1816 | |
Ben Widawsky | e3cc199 | 2013-12-06 14:11:08 -0800 | [diff] [blame] | 1817 | alloc: |
Ben Widawsky | c8d4c0d | 2013-12-06 14:11:07 -0800 | [diff] [blame] | 1818 | ret = drm_mm_insert_node_in_range_generic(&dev_priv->gtt.base.mm, |
| 1819 | &ppgtt->node, GEN6_PD_SIZE, |
| 1820 | GEN6_PD_ALIGN, 0, |
| 1821 | 0, dev_priv->gtt.base.total, |
Ben Widawsky | 3e8b5ae | 2014-05-06 22:21:30 -0700 | [diff] [blame] | 1822 | DRM_MM_TOPDOWN); |
Ben Widawsky | e3cc199 | 2013-12-06 14:11:08 -0800 | [diff] [blame] | 1823 | if (ret == -ENOSPC && !retried) { |
| 1824 | ret = i915_gem_evict_something(dev, &dev_priv->gtt.base, |
| 1825 | GEN6_PD_SIZE, GEN6_PD_ALIGN, |
Chris Wilson | d23db88 | 2014-05-23 08:48:08 +0200 | [diff] [blame] | 1826 | I915_CACHE_NONE, |
| 1827 | 0, dev_priv->gtt.base.total, |
| 1828 | 0); |
Ben Widawsky | e3cc199 | 2013-12-06 14:11:08 -0800 | [diff] [blame] | 1829 | if (ret) |
Ben Widawsky | 678d96f | 2015-03-16 16:00:56 +0000 | [diff] [blame] | 1830 | goto err_out; |
Ben Widawsky | e3cc199 | 2013-12-06 14:11:08 -0800 | [diff] [blame] | 1831 | |
| 1832 | retried = true; |
| 1833 | goto alloc; |
| 1834 | } |
Ben Widawsky | c8d4c0d | 2013-12-06 14:11:07 -0800 | [diff] [blame] | 1835 | |
Ben Widawsky | c8c2662 | 2015-01-22 17:01:25 +0000 | [diff] [blame] | 1836 | if (ret) |
Ben Widawsky | 678d96f | 2015-03-16 16:00:56 +0000 | [diff] [blame] | 1837 | goto err_out; |
| 1838 | |
Ben Widawsky | c8c2662 | 2015-01-22 17:01:25 +0000 | [diff] [blame] | 1839 | |
Ben Widawsky | c8d4c0d | 2013-12-06 14:11:07 -0800 | [diff] [blame] | 1840 | if (ppgtt->node.start < dev_priv->gtt.mappable_end) |
| 1841 | DRM_DEBUG("Forced to use aperture for PDEs\n"); |
Daniel Vetter | 1d2a314 | 2012-02-09 17:15:46 +0100 | [diff] [blame] | 1842 | |
Ben Widawsky | c8c2662 | 2015-01-22 17:01:25 +0000 | [diff] [blame] | 1843 | return 0; |
Ben Widawsky | 678d96f | 2015-03-16 16:00:56 +0000 | [diff] [blame] | 1844 | |
| 1845 | err_out: |
Mika Kuoppala | 8776f02 | 2015-06-30 18:16:40 +0300 | [diff] [blame] | 1846 | gen6_free_scratch(vm); |
Ben Widawsky | 678d96f | 2015-03-16 16:00:56 +0000 | [diff] [blame] | 1847 | return ret; |
Ben Widawsky | b146520 | 2014-02-19 22:05:49 -0800 | [diff] [blame] | 1848 | } |
| 1849 | |
Ben Widawsky | b146520 | 2014-02-19 22:05:49 -0800 | [diff] [blame] | 1850 | static int gen6_ppgtt_alloc(struct i915_hw_ppgtt *ppgtt) |
| 1851 | { |
kbuild test robot | 2f2cf68 | 2015-03-27 19:26:35 +0800 | [diff] [blame] | 1852 | return gen6_ppgtt_allocate_page_directories(ppgtt); |
Ben Widawsky | b146520 | 2014-02-19 22:05:49 -0800 | [diff] [blame] | 1853 | } |
| 1854 | |
Michel Thierry | 4933d51 | 2015-03-24 15:46:22 +0000 | [diff] [blame] | 1855 | static void gen6_scratch_va_range(struct i915_hw_ppgtt *ppgtt, |
| 1856 | uint64_t start, uint64_t length) |
| 1857 | { |
Michel Thierry | ec565b3 | 2015-04-08 12:13:23 +0100 | [diff] [blame] | 1858 | struct i915_page_table *unused; |
Michel Thierry | 4933d51 | 2015-03-24 15:46:22 +0000 | [diff] [blame] | 1859 | uint32_t pde, temp; |
| 1860 | |
| 1861 | gen6_for_each_pde(unused, &ppgtt->pd, start, length, temp, pde) |
Mika Kuoppala | 79ab937 | 2015-06-25 18:35:17 +0300 | [diff] [blame] | 1862 | ppgtt->pd.page_table[pde] = ppgtt->base.scratch_pt; |
Michel Thierry | 4933d51 | 2015-03-24 15:46:22 +0000 | [diff] [blame] | 1863 | } |
| 1864 | |
Daniel Vetter | 5c5f645 | 2015-04-14 17:35:14 +0200 | [diff] [blame] | 1865 | static int gen6_ppgtt_init(struct i915_hw_ppgtt *ppgtt) |
Ben Widawsky | b146520 | 2014-02-19 22:05:49 -0800 | [diff] [blame] | 1866 | { |
| 1867 | struct drm_device *dev = ppgtt->base.dev; |
| 1868 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 1869 | int ret; |
| 1870 | |
| 1871 | ppgtt->base.pte_encode = dev_priv->gtt.base.pte_encode; |
Ben Widawsky | 48a1038 | 2013-12-06 14:11:11 -0800 | [diff] [blame] | 1872 | if (IS_GEN6(dev)) { |
Ben Widawsky | 48a1038 | 2013-12-06 14:11:11 -0800 | [diff] [blame] | 1873 | ppgtt->switch_mm = gen6_mm_switch; |
Ben Widawsky | 90252e5 | 2013-12-06 14:11:12 -0800 | [diff] [blame] | 1874 | } else if (IS_HASWELL(dev)) { |
Ben Widawsky | 90252e5 | 2013-12-06 14:11:12 -0800 | [diff] [blame] | 1875 | ppgtt->switch_mm = hsw_mm_switch; |
Ben Widawsky | 48a1038 | 2013-12-06 14:11:11 -0800 | [diff] [blame] | 1876 | } else if (IS_GEN7(dev)) { |
Ben Widawsky | 48a1038 | 2013-12-06 14:11:11 -0800 | [diff] [blame] | 1877 | ppgtt->switch_mm = gen7_mm_switch; |
| 1878 | } else |
Ben Widawsky | b4a74e3 | 2013-12-06 14:11:09 -0800 | [diff] [blame] | 1879 | BUG(); |
Ben Widawsky | b146520 | 2014-02-19 22:05:49 -0800 | [diff] [blame] | 1880 | |
Yu Zhang | 71ba2d6 | 2015-02-10 19:05:54 +0800 | [diff] [blame] | 1881 | if (intel_vgpu_active(dev)) |
| 1882 | ppgtt->switch_mm = vgpu_mm_switch; |
| 1883 | |
Ben Widawsky | b146520 | 2014-02-19 22:05:49 -0800 | [diff] [blame] | 1884 | ret = gen6_ppgtt_alloc(ppgtt); |
| 1885 | if (ret) |
| 1886 | return ret; |
| 1887 | |
Daniel Vetter | 5c5f645 | 2015-04-14 17:35:14 +0200 | [diff] [blame] | 1888 | ppgtt->base.allocate_va_range = gen6_alloc_va_range; |
Ben Widawsky | 853ba5d | 2013-07-16 16:50:05 -0700 | [diff] [blame] | 1889 | ppgtt->base.clear_range = gen6_ppgtt_clear_range; |
| 1890 | ppgtt->base.insert_entries = gen6_ppgtt_insert_entries; |
Daniel Vetter | 777dc5b | 2015-04-14 17:35:12 +0200 | [diff] [blame] | 1891 | ppgtt->base.unbind_vma = ppgtt_unbind_vma; |
| 1892 | ppgtt->base.bind_vma = ppgtt_bind_vma; |
Ben Widawsky | 853ba5d | 2013-07-16 16:50:05 -0700 | [diff] [blame] | 1893 | ppgtt->base.cleanup = gen6_ppgtt_cleanup; |
Ben Widawsky | 686e1f6f | 2013-11-25 09:54:34 -0800 | [diff] [blame] | 1894 | ppgtt->base.start = 0; |
Michel Thierry | 09942c6 | 2015-04-08 12:13:30 +0100 | [diff] [blame] | 1895 | ppgtt->base.total = I915_PDES * GEN6_PTES * PAGE_SIZE; |
Ben Widawsky | b146520 | 2014-02-19 22:05:49 -0800 | [diff] [blame] | 1896 | ppgtt->debug_dump = gen6_dump_ppgtt; |
Daniel Vetter | 1d2a314 | 2012-02-09 17:15:46 +0100 | [diff] [blame] | 1897 | |
Mika Kuoppala | 44159dd | 2015-06-25 18:35:07 +0300 | [diff] [blame] | 1898 | ppgtt->pd.base.ggtt_offset = |
Michel Thierry | 07749ef | 2015-03-16 16:00:54 +0000 | [diff] [blame] | 1899 | ppgtt->node.start / PAGE_SIZE * sizeof(gen6_pte_t); |
Daniel Vetter | 1d2a314 | 2012-02-09 17:15:46 +0100 | [diff] [blame] | 1900 | |
Ben Widawsky | 678d96f | 2015-03-16 16:00:56 +0000 | [diff] [blame] | 1901 | ppgtt->pd_addr = (gen6_pte_t __iomem *)dev_priv->gtt.gsm + |
Mika Kuoppala | 44159dd | 2015-06-25 18:35:07 +0300 | [diff] [blame] | 1902 | ppgtt->pd.base.ggtt_offset / sizeof(gen6_pte_t); |
Ben Widawsky | 678d96f | 2015-03-16 16:00:56 +0000 | [diff] [blame] | 1903 | |
Daniel Vetter | 5c5f645 | 2015-04-14 17:35:14 +0200 | [diff] [blame] | 1904 | gen6_scratch_va_range(ppgtt, 0, ppgtt->base.total); |
Daniel Vetter | 1d2a314 | 2012-02-09 17:15:46 +0100 | [diff] [blame] | 1905 | |
Ben Widawsky | 678d96f | 2015-03-16 16:00:56 +0000 | [diff] [blame] | 1906 | gen6_write_page_range(dev_priv, &ppgtt->pd, 0, ppgtt->base.total); |
| 1907 | |
Thierry Reding | 440fd52 | 2015-01-23 09:05:06 +0100 | [diff] [blame] | 1908 | DRM_DEBUG_DRIVER("Allocated pde space (%lldM) at GTT entry: %llx\n", |
Ben Widawsky | c8d4c0d | 2013-12-06 14:11:07 -0800 | [diff] [blame] | 1909 | ppgtt->node.size >> 20, |
| 1910 | ppgtt->node.start / PAGE_SIZE); |
Daniel Vetter | 1d2a314 | 2012-02-09 17:15:46 +0100 | [diff] [blame] | 1911 | |
Daniel Vetter | fa76da3 | 2014-08-06 20:19:54 +0200 | [diff] [blame] | 1912 | DRM_DEBUG("Adding PPGTT at offset %x\n", |
Mika Kuoppala | 44159dd | 2015-06-25 18:35:07 +0300 | [diff] [blame] | 1913 | ppgtt->pd.base.ggtt_offset << 10); |
Daniel Vetter | fa76da3 | 2014-08-06 20:19:54 +0200 | [diff] [blame] | 1914 | |
Daniel Vetter | 1d2a314 | 2012-02-09 17:15:46 +0100 | [diff] [blame] | 1915 | return 0; |
Daniel Vetter | 3440d26 | 2013-01-24 13:49:56 -0800 | [diff] [blame] | 1916 | } |
| 1917 | |
Daniel Vetter | 5c5f645 | 2015-04-14 17:35:14 +0200 | [diff] [blame] | 1918 | static int __hw_ppgtt_init(struct drm_device *dev, struct i915_hw_ppgtt *ppgtt) |
Daniel Vetter | 3440d26 | 2013-01-24 13:49:56 -0800 | [diff] [blame] | 1919 | { |
Ben Widawsky | 853ba5d | 2013-07-16 16:50:05 -0700 | [diff] [blame] | 1920 | ppgtt->base.dev = dev; |
Daniel Vetter | 3440d26 | 2013-01-24 13:49:56 -0800 | [diff] [blame] | 1921 | |
Ben Widawsky | 3ed124b | 2013-04-08 18:43:53 -0700 | [diff] [blame] | 1922 | if (INTEL_INFO(dev)->gen < 8) |
Daniel Vetter | 5c5f645 | 2015-04-14 17:35:14 +0200 | [diff] [blame] | 1923 | return gen6_ppgtt_init(ppgtt); |
Ben Widawsky | 3ed124b | 2013-04-08 18:43:53 -0700 | [diff] [blame] | 1924 | else |
Michel Thierry | d7b2633 | 2015-04-08 12:13:34 +0100 | [diff] [blame] | 1925 | return gen8_ppgtt_init(ppgtt); |
Daniel Vetter | fa76da3 | 2014-08-06 20:19:54 +0200 | [diff] [blame] | 1926 | } |
Mika Kuoppala | c114f76 | 2015-06-25 18:35:13 +0300 | [diff] [blame] | 1927 | |
Daniel Vetter | fa76da3 | 2014-08-06 20:19:54 +0200 | [diff] [blame] | 1928 | int i915_ppgtt_init(struct drm_device *dev, struct i915_hw_ppgtt *ppgtt) |
| 1929 | { |
| 1930 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 1931 | int ret = 0; |
Ben Widawsky | 3ed124b | 2013-04-08 18:43:53 -0700 | [diff] [blame] | 1932 | |
Daniel Vetter | 5c5f645 | 2015-04-14 17:35:14 +0200 | [diff] [blame] | 1933 | ret = __hw_ppgtt_init(dev, ppgtt); |
Daniel Vetter | fa76da3 | 2014-08-06 20:19:54 +0200 | [diff] [blame] | 1934 | if (ret == 0) { |
Ben Widawsky | c7c48df | 2013-12-06 14:11:15 -0800 | [diff] [blame] | 1935 | kref_init(&ppgtt->ref); |
Ben Widawsky | 93bd864 | 2013-07-16 16:50:06 -0700 | [diff] [blame] | 1936 | drm_mm_init(&ppgtt->base.mm, ppgtt->base.start, |
| 1937 | ppgtt->base.total); |
Ben Widawsky | 7e0d96b | 2013-12-06 14:11:26 -0800 | [diff] [blame] | 1938 | i915_init_vm(dev_priv, &ppgtt->base); |
Ben Widawsky | 93bd864 | 2013-07-16 16:50:06 -0700 | [diff] [blame] | 1939 | } |
Daniel Vetter | 1d2a314 | 2012-02-09 17:15:46 +0100 | [diff] [blame] | 1940 | |
| 1941 | return ret; |
| 1942 | } |
| 1943 | |
Daniel Vetter | 82460d9 | 2014-08-06 20:19:53 +0200 | [diff] [blame] | 1944 | int i915_ppgtt_init_hw(struct drm_device *dev) |
| 1945 | { |
Thomas Daniel | 671b5013 | 2014-08-20 16:24:50 +0100 | [diff] [blame] | 1946 | /* In the case of execlists, PPGTT is enabled by the context descriptor |
| 1947 | * and the PDPs are contained within the context itself. We don't |
| 1948 | * need to do anything here. */ |
| 1949 | if (i915.enable_execlists) |
| 1950 | return 0; |
| 1951 | |
Daniel Vetter | 82460d9 | 2014-08-06 20:19:53 +0200 | [diff] [blame] | 1952 | if (!USES_PPGTT(dev)) |
| 1953 | return 0; |
| 1954 | |
| 1955 | if (IS_GEN6(dev)) |
| 1956 | gen6_ppgtt_enable(dev); |
| 1957 | else if (IS_GEN7(dev)) |
| 1958 | gen7_ppgtt_enable(dev); |
| 1959 | else if (INTEL_INFO(dev)->gen >= 8) |
| 1960 | gen8_ppgtt_enable(dev); |
| 1961 | else |
Daniel Vetter | 5f77eeb | 2014-12-08 16:40:10 +0100 | [diff] [blame] | 1962 | MISSING_CASE(INTEL_INFO(dev)->gen); |
Daniel Vetter | 82460d9 | 2014-08-06 20:19:53 +0200 | [diff] [blame] | 1963 | |
John Harrison | 4ad2fd8 | 2015-06-18 13:11:20 +0100 | [diff] [blame] | 1964 | return 0; |
Daniel Vetter | 1d2a314 | 2012-02-09 17:15:46 +0100 | [diff] [blame] | 1965 | } |
John Harrison | 4ad2fd8 | 2015-06-18 13:11:20 +0100 | [diff] [blame] | 1966 | |
John Harrison | b3dd6b9 | 2015-05-29 17:43:40 +0100 | [diff] [blame] | 1967 | int i915_ppgtt_init_ring(struct drm_i915_gem_request *req) |
John Harrison | 4ad2fd8 | 2015-06-18 13:11:20 +0100 | [diff] [blame] | 1968 | { |
John Harrison | b3dd6b9 | 2015-05-29 17:43:40 +0100 | [diff] [blame] | 1969 | struct drm_i915_private *dev_priv = req->ring->dev->dev_private; |
John Harrison | 4ad2fd8 | 2015-06-18 13:11:20 +0100 | [diff] [blame] | 1970 | struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt; |
| 1971 | |
| 1972 | if (i915.enable_execlists) |
| 1973 | return 0; |
| 1974 | |
| 1975 | if (!ppgtt) |
| 1976 | return 0; |
| 1977 | |
John Harrison | e85b26d | 2015-05-29 17:43:56 +0100 | [diff] [blame] | 1978 | return ppgtt->switch_mm(ppgtt, req); |
John Harrison | 4ad2fd8 | 2015-06-18 13:11:20 +0100 | [diff] [blame] | 1979 | } |
| 1980 | |
Daniel Vetter | 4d88470 | 2014-08-06 15:04:47 +0200 | [diff] [blame] | 1981 | struct i915_hw_ppgtt * |
| 1982 | i915_ppgtt_create(struct drm_device *dev, struct drm_i915_file_private *fpriv) |
| 1983 | { |
| 1984 | struct i915_hw_ppgtt *ppgtt; |
| 1985 | int ret; |
| 1986 | |
| 1987 | ppgtt = kzalloc(sizeof(*ppgtt), GFP_KERNEL); |
| 1988 | if (!ppgtt) |
| 1989 | return ERR_PTR(-ENOMEM); |
| 1990 | |
| 1991 | ret = i915_ppgtt_init(dev, ppgtt); |
| 1992 | if (ret) { |
| 1993 | kfree(ppgtt); |
| 1994 | return ERR_PTR(ret); |
| 1995 | } |
| 1996 | |
| 1997 | ppgtt->file_priv = fpriv; |
| 1998 | |
Daniele Ceraolo Spurio | 198c974 | 2014-11-10 13:44:31 +0000 | [diff] [blame] | 1999 | trace_i915_ppgtt_create(&ppgtt->base); |
| 2000 | |
Daniel Vetter | 4d88470 | 2014-08-06 15:04:47 +0200 | [diff] [blame] | 2001 | return ppgtt; |
| 2002 | } |
| 2003 | |
Daniel Vetter | ee960be | 2014-08-06 15:04:45 +0200 | [diff] [blame] | 2004 | void i915_ppgtt_release(struct kref *kref) |
| 2005 | { |
| 2006 | struct i915_hw_ppgtt *ppgtt = |
| 2007 | container_of(kref, struct i915_hw_ppgtt, ref); |
| 2008 | |
Daniele Ceraolo Spurio | 198c974 | 2014-11-10 13:44:31 +0000 | [diff] [blame] | 2009 | trace_i915_ppgtt_release(&ppgtt->base); |
| 2010 | |
Daniel Vetter | ee960be | 2014-08-06 15:04:45 +0200 | [diff] [blame] | 2011 | /* vmas should already be unbound */ |
| 2012 | WARN_ON(!list_empty(&ppgtt->base.active_list)); |
| 2013 | WARN_ON(!list_empty(&ppgtt->base.inactive_list)); |
| 2014 | |
Daniel Vetter | 19dd120 | 2014-08-06 15:04:55 +0200 | [diff] [blame] | 2015 | list_del(&ppgtt->base.global_link); |
| 2016 | drm_mm_takedown(&ppgtt->base.mm); |
| 2017 | |
Daniel Vetter | ee960be | 2014-08-06 15:04:45 +0200 | [diff] [blame] | 2018 | ppgtt->base.cleanup(&ppgtt->base); |
| 2019 | kfree(ppgtt); |
| 2020 | } |
Daniel Vetter | 1d2a314 | 2012-02-09 17:15:46 +0100 | [diff] [blame] | 2021 | |
Ben Widawsky | a81cc00 | 2013-01-18 12:30:31 -0800 | [diff] [blame] | 2022 | extern int intel_iommu_gfx_mapped; |
| 2023 | /* Certain Gen5 chipsets require require idling the GPU before |
| 2024 | * unmapping anything from the GTT when VT-d is enabled. |
| 2025 | */ |
Daniel Vetter | 2c642b0 | 2015-04-14 17:35:26 +0200 | [diff] [blame] | 2026 | static bool needs_idle_maps(struct drm_device *dev) |
Ben Widawsky | a81cc00 | 2013-01-18 12:30:31 -0800 | [diff] [blame] | 2027 | { |
| 2028 | #ifdef CONFIG_INTEL_IOMMU |
| 2029 | /* Query intel_iommu to see if we need the workaround. Presumably that |
| 2030 | * was loaded first. |
| 2031 | */ |
| 2032 | if (IS_GEN5(dev) && IS_MOBILE(dev) && intel_iommu_gfx_mapped) |
| 2033 | return true; |
| 2034 | #endif |
| 2035 | return false; |
| 2036 | } |
| 2037 | |
Ben Widawsky | 5c04228 | 2011-10-17 15:51:55 -0700 | [diff] [blame] | 2038 | static bool do_idling(struct drm_i915_private *dev_priv) |
| 2039 | { |
| 2040 | bool ret = dev_priv->mm.interruptible; |
| 2041 | |
Ben Widawsky | a81cc00 | 2013-01-18 12:30:31 -0800 | [diff] [blame] | 2042 | if (unlikely(dev_priv->gtt.do_idle_maps)) { |
Ben Widawsky | 5c04228 | 2011-10-17 15:51:55 -0700 | [diff] [blame] | 2043 | dev_priv->mm.interruptible = false; |
Ben Widawsky | b2da9fe | 2012-04-26 16:02:58 -0700 | [diff] [blame] | 2044 | if (i915_gpu_idle(dev_priv->dev)) { |
Ben Widawsky | 5c04228 | 2011-10-17 15:51:55 -0700 | [diff] [blame] | 2045 | DRM_ERROR("Couldn't idle GPU\n"); |
| 2046 | /* Wait a bit, in hopes it avoids the hang */ |
| 2047 | udelay(10); |
| 2048 | } |
| 2049 | } |
| 2050 | |
| 2051 | return ret; |
| 2052 | } |
| 2053 | |
| 2054 | static void undo_idling(struct drm_i915_private *dev_priv, bool interruptible) |
| 2055 | { |
Ben Widawsky | a81cc00 | 2013-01-18 12:30:31 -0800 | [diff] [blame] | 2056 | if (unlikely(dev_priv->gtt.do_idle_maps)) |
Ben Widawsky | 5c04228 | 2011-10-17 15:51:55 -0700 | [diff] [blame] | 2057 | dev_priv->mm.interruptible = interruptible; |
| 2058 | } |
| 2059 | |
Ben Widawsky | 828c790 | 2013-10-16 09:21:30 -0700 | [diff] [blame] | 2060 | void i915_check_and_clear_faults(struct drm_device *dev) |
| 2061 | { |
| 2062 | struct drm_i915_private *dev_priv = dev->dev_private; |
Oscar Mateo | a4872ba | 2014-05-22 14:13:33 +0100 | [diff] [blame] | 2063 | struct intel_engine_cs *ring; |
Ben Widawsky | 828c790 | 2013-10-16 09:21:30 -0700 | [diff] [blame] | 2064 | int i; |
| 2065 | |
| 2066 | if (INTEL_INFO(dev)->gen < 6) |
| 2067 | return; |
| 2068 | |
| 2069 | for_each_ring(ring, dev_priv, i) { |
| 2070 | u32 fault_reg; |
| 2071 | fault_reg = I915_READ(RING_FAULT_REG(ring)); |
| 2072 | if (fault_reg & RING_FAULT_VALID) { |
| 2073 | DRM_DEBUG_DRIVER("Unexpected fault\n" |
Paulo Zanoni | 59a5d29 | 2014-10-30 15:52:45 -0200 | [diff] [blame] | 2074 | "\tAddr: 0x%08lx\n" |
Ben Widawsky | 828c790 | 2013-10-16 09:21:30 -0700 | [diff] [blame] | 2075 | "\tAddress space: %s\n" |
| 2076 | "\tSource ID: %d\n" |
| 2077 | "\tType: %d\n", |
| 2078 | fault_reg & PAGE_MASK, |
| 2079 | fault_reg & RING_FAULT_GTTSEL_MASK ? "GGTT" : "PPGTT", |
| 2080 | RING_FAULT_SRCID(fault_reg), |
| 2081 | RING_FAULT_FAULT_TYPE(fault_reg)); |
| 2082 | I915_WRITE(RING_FAULT_REG(ring), |
| 2083 | fault_reg & ~RING_FAULT_VALID); |
| 2084 | } |
| 2085 | } |
| 2086 | POSTING_READ(RING_FAULT_REG(&dev_priv->ring[RCS])); |
| 2087 | } |
| 2088 | |
Chris Wilson | 91e5649 | 2014-09-25 10:13:12 +0100 | [diff] [blame] | 2089 | static void i915_ggtt_flush(struct drm_i915_private *dev_priv) |
| 2090 | { |
| 2091 | if (INTEL_INFO(dev_priv->dev)->gen < 6) { |
| 2092 | intel_gtt_chipset_flush(); |
| 2093 | } else { |
| 2094 | I915_WRITE(GFX_FLSH_CNTL_GEN6, GFX_FLSH_CNTL_EN); |
| 2095 | POSTING_READ(GFX_FLSH_CNTL_GEN6); |
| 2096 | } |
| 2097 | } |
| 2098 | |
Ben Widawsky | 828c790 | 2013-10-16 09:21:30 -0700 | [diff] [blame] | 2099 | void i915_gem_suspend_gtt_mappings(struct drm_device *dev) |
| 2100 | { |
| 2101 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 2102 | |
| 2103 | /* Don't bother messing with faults pre GEN6 as we have little |
| 2104 | * documentation supporting that it's a good idea. |
| 2105 | */ |
| 2106 | if (INTEL_INFO(dev)->gen < 6) |
| 2107 | return; |
| 2108 | |
| 2109 | i915_check_and_clear_faults(dev); |
| 2110 | |
| 2111 | dev_priv->gtt.base.clear_range(&dev_priv->gtt.base, |
Ben Widawsky | 782f149 | 2014-02-20 11:50:33 -0800 | [diff] [blame] | 2112 | dev_priv->gtt.base.start, |
| 2113 | dev_priv->gtt.base.total, |
Daniel Vetter | e568af1 | 2014-03-26 20:08:20 +0100 | [diff] [blame] | 2114 | true); |
Chris Wilson | 91e5649 | 2014-09-25 10:13:12 +0100 | [diff] [blame] | 2115 | |
| 2116 | i915_ggtt_flush(dev_priv); |
Ben Widawsky | 828c790 | 2013-10-16 09:21:30 -0700 | [diff] [blame] | 2117 | } |
| 2118 | |
Daniel Vetter | 7416390 | 2012-02-15 23:50:21 +0100 | [diff] [blame] | 2119 | int i915_gem_gtt_prepare_object(struct drm_i915_gem_object *obj) |
Daniel Vetter | 7c2e6fd | 2010-11-06 10:10:47 +0100 | [diff] [blame] | 2120 | { |
Chris Wilson | 9da3da6 | 2012-06-01 15:20:22 +0100 | [diff] [blame] | 2121 | if (!dma_map_sg(&obj->base.dev->pdev->dev, |
| 2122 | obj->pages->sgl, obj->pages->nents, |
| 2123 | PCI_DMA_BIDIRECTIONAL)) |
| 2124 | return -ENOSPC; |
| 2125 | |
| 2126 | return 0; |
Daniel Vetter | 7c2e6fd | 2010-11-06 10:10:47 +0100 | [diff] [blame] | 2127 | } |
| 2128 | |
Daniel Vetter | 2c642b0 | 2015-04-14 17:35:26 +0200 | [diff] [blame] | 2129 | static void gen8_set_pte(void __iomem *addr, gen8_pte_t pte) |
Ben Widawsky | 94ec8f6 | 2013-11-02 21:07:18 -0700 | [diff] [blame] | 2130 | { |
| 2131 | #ifdef writeq |
| 2132 | writeq(pte, addr); |
| 2133 | #else |
| 2134 | iowrite32((u32)pte, addr); |
| 2135 | iowrite32(pte >> 32, addr + 4); |
| 2136 | #endif |
| 2137 | } |
| 2138 | |
| 2139 | static void gen8_ggtt_insert_entries(struct i915_address_space *vm, |
| 2140 | struct sg_table *st, |
Ben Widawsky | 782f149 | 2014-02-20 11:50:33 -0800 | [diff] [blame] | 2141 | uint64_t start, |
Akash Goel | 24f3a8c | 2014-06-17 10:59:42 +0530 | [diff] [blame] | 2142 | enum i915_cache_level level, u32 unused) |
Ben Widawsky | 94ec8f6 | 2013-11-02 21:07:18 -0700 | [diff] [blame] | 2143 | { |
| 2144 | struct drm_i915_private *dev_priv = vm->dev->dev_private; |
Ben Widawsky | 782f149 | 2014-02-20 11:50:33 -0800 | [diff] [blame] | 2145 | unsigned first_entry = start >> PAGE_SHIFT; |
Michel Thierry | 07749ef | 2015-03-16 16:00:54 +0000 | [diff] [blame] | 2146 | gen8_pte_t __iomem *gtt_entries = |
| 2147 | (gen8_pte_t __iomem *)dev_priv->gtt.gsm + first_entry; |
Ben Widawsky | 94ec8f6 | 2013-11-02 21:07:18 -0700 | [diff] [blame] | 2148 | int i = 0; |
| 2149 | struct sg_page_iter sg_iter; |
Pavel Machek | 57007df | 2014-07-28 13:20:58 +0200 | [diff] [blame] | 2150 | dma_addr_t addr = 0; /* shut up gcc */ |
Ben Widawsky | 94ec8f6 | 2013-11-02 21:07:18 -0700 | [diff] [blame] | 2151 | |
| 2152 | for_each_sg_page(st->sgl, &sg_iter, st->nents, 0) { |
| 2153 | addr = sg_dma_address(sg_iter.sg) + |
| 2154 | (sg_iter.sg_pgoffset << PAGE_SHIFT); |
| 2155 | gen8_set_pte(>t_entries[i], |
| 2156 | gen8_pte_encode(addr, level, true)); |
| 2157 | i++; |
| 2158 | } |
| 2159 | |
| 2160 | /* |
| 2161 | * XXX: This serves as a posting read to make sure that the PTE has |
| 2162 | * actually been updated. There is some concern that even though |
| 2163 | * registers and PTEs are within the same BAR that they are potentially |
| 2164 | * of NUMA access patterns. Therefore, even with the way we assume |
| 2165 | * hardware should work, we must keep this posting read for paranoia. |
| 2166 | */ |
| 2167 | if (i != 0) |
| 2168 | WARN_ON(readq(>t_entries[i-1]) |
| 2169 | != gen8_pte_encode(addr, level, true)); |
| 2170 | |
Ben Widawsky | 94ec8f6 | 2013-11-02 21:07:18 -0700 | [diff] [blame] | 2171 | /* This next bit makes the above posting read even more important. We |
| 2172 | * want to flush the TLBs only after we're certain all the PTE updates |
| 2173 | * have finished. |
| 2174 | */ |
| 2175 | I915_WRITE(GFX_FLSH_CNTL_GEN6, GFX_FLSH_CNTL_EN); |
| 2176 | POSTING_READ(GFX_FLSH_CNTL_GEN6); |
Ben Widawsky | 94ec8f6 | 2013-11-02 21:07:18 -0700 | [diff] [blame] | 2177 | } |
| 2178 | |
Ben Widawsky | e76e9ae | 2012-11-04 09:21:27 -0800 | [diff] [blame] | 2179 | /* |
| 2180 | * Binds an object into the global gtt with the specified cache level. The object |
| 2181 | * will be accessible to the GPU via commands whose operands reference offsets |
| 2182 | * within the global GTT as well as accessible by the GPU through the GMADR |
| 2183 | * mapped BAR (dev_priv->mm.gtt->gtt). |
| 2184 | */ |
Ben Widawsky | 853ba5d | 2013-07-16 16:50:05 -0700 | [diff] [blame] | 2185 | static void gen6_ggtt_insert_entries(struct i915_address_space *vm, |
Daniel Vetter | 7faf1ab | 2013-01-24 14:44:55 -0800 | [diff] [blame] | 2186 | struct sg_table *st, |
Ben Widawsky | 782f149 | 2014-02-20 11:50:33 -0800 | [diff] [blame] | 2187 | uint64_t start, |
Akash Goel | 24f3a8c | 2014-06-17 10:59:42 +0530 | [diff] [blame] | 2188 | enum i915_cache_level level, u32 flags) |
Ben Widawsky | e76e9ae | 2012-11-04 09:21:27 -0800 | [diff] [blame] | 2189 | { |
Ben Widawsky | 853ba5d | 2013-07-16 16:50:05 -0700 | [diff] [blame] | 2190 | struct drm_i915_private *dev_priv = vm->dev->dev_private; |
Ben Widawsky | 782f149 | 2014-02-20 11:50:33 -0800 | [diff] [blame] | 2191 | unsigned first_entry = start >> PAGE_SHIFT; |
Michel Thierry | 07749ef | 2015-03-16 16:00:54 +0000 | [diff] [blame] | 2192 | gen6_pte_t __iomem *gtt_entries = |
| 2193 | (gen6_pte_t __iomem *)dev_priv->gtt.gsm + first_entry; |
Imre Deak | 6e995e2 | 2013-02-18 19:28:04 +0200 | [diff] [blame] | 2194 | int i = 0; |
| 2195 | struct sg_page_iter sg_iter; |
Pavel Machek | 57007df | 2014-07-28 13:20:58 +0200 | [diff] [blame] | 2196 | dma_addr_t addr = 0; |
Ben Widawsky | e76e9ae | 2012-11-04 09:21:27 -0800 | [diff] [blame] | 2197 | |
Imre Deak | 6e995e2 | 2013-02-18 19:28:04 +0200 | [diff] [blame] | 2198 | for_each_sg_page(st->sgl, &sg_iter, st->nents, 0) { |
Imre Deak | 2db76d7 | 2013-03-26 15:14:18 +0200 | [diff] [blame] | 2199 | addr = sg_page_iter_dma_address(&sg_iter); |
Akash Goel | 24f3a8c | 2014-06-17 10:59:42 +0530 | [diff] [blame] | 2200 | iowrite32(vm->pte_encode(addr, level, true, flags), >t_entries[i]); |
Imre Deak | 6e995e2 | 2013-02-18 19:28:04 +0200 | [diff] [blame] | 2201 | i++; |
Ben Widawsky | e76e9ae | 2012-11-04 09:21:27 -0800 | [diff] [blame] | 2202 | } |
| 2203 | |
Ben Widawsky | e76e9ae | 2012-11-04 09:21:27 -0800 | [diff] [blame] | 2204 | /* XXX: This serves as a posting read to make sure that the PTE has |
| 2205 | * actually been updated. There is some concern that even though |
| 2206 | * registers and PTEs are within the same BAR that they are potentially |
| 2207 | * of NUMA access patterns. Therefore, even with the way we assume |
| 2208 | * hardware should work, we must keep this posting read for paranoia. |
| 2209 | */ |
Pavel Machek | 57007df | 2014-07-28 13:20:58 +0200 | [diff] [blame] | 2210 | if (i != 0) { |
| 2211 | unsigned long gtt = readl(>t_entries[i-1]); |
| 2212 | WARN_ON(gtt != vm->pte_encode(addr, level, true, flags)); |
| 2213 | } |
Ben Widawsky | 0f9b91c | 2012-11-04 09:21:30 -0800 | [diff] [blame] | 2214 | |
| 2215 | /* This next bit makes the above posting read even more important. We |
| 2216 | * want to flush the TLBs only after we're certain all the PTE updates |
| 2217 | * have finished. |
| 2218 | */ |
| 2219 | I915_WRITE(GFX_FLSH_CNTL_GEN6, GFX_FLSH_CNTL_EN); |
| 2220 | POSTING_READ(GFX_FLSH_CNTL_GEN6); |
Ben Widawsky | e76e9ae | 2012-11-04 09:21:27 -0800 | [diff] [blame] | 2221 | } |
| 2222 | |
Ben Widawsky | 94ec8f6 | 2013-11-02 21:07:18 -0700 | [diff] [blame] | 2223 | static void gen8_ggtt_clear_range(struct i915_address_space *vm, |
Ben Widawsky | 782f149 | 2014-02-20 11:50:33 -0800 | [diff] [blame] | 2224 | uint64_t start, |
| 2225 | uint64_t length, |
Ben Widawsky | 94ec8f6 | 2013-11-02 21:07:18 -0700 | [diff] [blame] | 2226 | bool use_scratch) |
| 2227 | { |
| 2228 | struct drm_i915_private *dev_priv = vm->dev->dev_private; |
Ben Widawsky | 782f149 | 2014-02-20 11:50:33 -0800 | [diff] [blame] | 2229 | unsigned first_entry = start >> PAGE_SHIFT; |
| 2230 | unsigned num_entries = length >> PAGE_SHIFT; |
Michel Thierry | 07749ef | 2015-03-16 16:00:54 +0000 | [diff] [blame] | 2231 | gen8_pte_t scratch_pte, __iomem *gtt_base = |
| 2232 | (gen8_pte_t __iomem *) dev_priv->gtt.gsm + first_entry; |
Ben Widawsky | 94ec8f6 | 2013-11-02 21:07:18 -0700 | [diff] [blame] | 2233 | const int max_entries = gtt_total_entries(dev_priv->gtt) - first_entry; |
| 2234 | int i; |
| 2235 | |
| 2236 | if (WARN(num_entries > max_entries, |
| 2237 | "First entry = %d; Num entries = %d (max=%d)\n", |
| 2238 | first_entry, num_entries, max_entries)) |
| 2239 | num_entries = max_entries; |
| 2240 | |
Mika Kuoppala | c114f76 | 2015-06-25 18:35:13 +0300 | [diff] [blame] | 2241 | scratch_pte = gen8_pte_encode(px_dma(vm->scratch_page), |
Ben Widawsky | 94ec8f6 | 2013-11-02 21:07:18 -0700 | [diff] [blame] | 2242 | I915_CACHE_LLC, |
| 2243 | use_scratch); |
| 2244 | for (i = 0; i < num_entries; i++) |
| 2245 | gen8_set_pte(>t_base[i], scratch_pte); |
| 2246 | readl(gtt_base); |
| 2247 | } |
| 2248 | |
Ben Widawsky | 853ba5d | 2013-07-16 16:50:05 -0700 | [diff] [blame] | 2249 | static void gen6_ggtt_clear_range(struct i915_address_space *vm, |
Ben Widawsky | 782f149 | 2014-02-20 11:50:33 -0800 | [diff] [blame] | 2250 | uint64_t start, |
| 2251 | uint64_t length, |
Ben Widawsky | 828c790 | 2013-10-16 09:21:30 -0700 | [diff] [blame] | 2252 | bool use_scratch) |
Daniel Vetter | 7faf1ab | 2013-01-24 14:44:55 -0800 | [diff] [blame] | 2253 | { |
Ben Widawsky | 853ba5d | 2013-07-16 16:50:05 -0700 | [diff] [blame] | 2254 | struct drm_i915_private *dev_priv = vm->dev->dev_private; |
Ben Widawsky | 782f149 | 2014-02-20 11:50:33 -0800 | [diff] [blame] | 2255 | unsigned first_entry = start >> PAGE_SHIFT; |
| 2256 | unsigned num_entries = length >> PAGE_SHIFT; |
Michel Thierry | 07749ef | 2015-03-16 16:00:54 +0000 | [diff] [blame] | 2257 | gen6_pte_t scratch_pte, __iomem *gtt_base = |
| 2258 | (gen6_pte_t __iomem *) dev_priv->gtt.gsm + first_entry; |
Ben Widawsky | a54c0c2 | 2013-01-24 14:45:00 -0800 | [diff] [blame] | 2259 | const int max_entries = gtt_total_entries(dev_priv->gtt) - first_entry; |
Daniel Vetter | 7faf1ab | 2013-01-24 14:44:55 -0800 | [diff] [blame] | 2260 | int i; |
| 2261 | |
| 2262 | if (WARN(num_entries > max_entries, |
| 2263 | "First entry = %d; Num entries = %d (max=%d)\n", |
| 2264 | first_entry, num_entries, max_entries)) |
| 2265 | num_entries = max_entries; |
| 2266 | |
Mika Kuoppala | c114f76 | 2015-06-25 18:35:13 +0300 | [diff] [blame] | 2267 | scratch_pte = vm->pte_encode(px_dma(vm->scratch_page), |
| 2268 | I915_CACHE_LLC, use_scratch, 0); |
Ben Widawsky | 828c790 | 2013-10-16 09:21:30 -0700 | [diff] [blame] | 2269 | |
Daniel Vetter | 7faf1ab | 2013-01-24 14:44:55 -0800 | [diff] [blame] | 2270 | for (i = 0; i < num_entries; i++) |
| 2271 | iowrite32(scratch_pte, >t_base[i]); |
| 2272 | readl(gtt_base); |
| 2273 | } |
| 2274 | |
Daniel Vetter | d369d2d | 2015-04-14 17:35:25 +0200 | [diff] [blame] | 2275 | static void i915_ggtt_insert_entries(struct i915_address_space *vm, |
| 2276 | struct sg_table *pages, |
| 2277 | uint64_t start, |
| 2278 | enum i915_cache_level cache_level, u32 unused) |
Daniel Vetter | 7faf1ab | 2013-01-24 14:44:55 -0800 | [diff] [blame] | 2279 | { |
| 2280 | unsigned int flags = (cache_level == I915_CACHE_NONE) ? |
| 2281 | AGP_USER_MEMORY : AGP_USER_CACHED_MEMORY; |
| 2282 | |
Daniel Vetter | d369d2d | 2015-04-14 17:35:25 +0200 | [diff] [blame] | 2283 | intel_gtt_insert_sg_entries(pages, start >> PAGE_SHIFT, flags); |
Daniel Vetter | 0875546 | 2015-04-20 09:04:05 -0700 | [diff] [blame] | 2284 | |
Daniel Vetter | 7faf1ab | 2013-01-24 14:44:55 -0800 | [diff] [blame] | 2285 | } |
| 2286 | |
Ben Widawsky | 853ba5d | 2013-07-16 16:50:05 -0700 | [diff] [blame] | 2287 | static void i915_ggtt_clear_range(struct i915_address_space *vm, |
Ben Widawsky | 782f149 | 2014-02-20 11:50:33 -0800 | [diff] [blame] | 2288 | uint64_t start, |
| 2289 | uint64_t length, |
Ben Widawsky | 828c790 | 2013-10-16 09:21:30 -0700 | [diff] [blame] | 2290 | bool unused) |
Daniel Vetter | 7faf1ab | 2013-01-24 14:44:55 -0800 | [diff] [blame] | 2291 | { |
Ben Widawsky | 782f149 | 2014-02-20 11:50:33 -0800 | [diff] [blame] | 2292 | unsigned first_entry = start >> PAGE_SHIFT; |
| 2293 | unsigned num_entries = length >> PAGE_SHIFT; |
Daniel Vetter | 7faf1ab | 2013-01-24 14:44:55 -0800 | [diff] [blame] | 2294 | intel_gtt_clear_range(first_entry, num_entries); |
| 2295 | } |
| 2296 | |
Daniel Vetter | 70b9f6f | 2015-04-14 17:35:27 +0200 | [diff] [blame] | 2297 | static int ggtt_bind_vma(struct i915_vma *vma, |
| 2298 | enum i915_cache_level cache_level, |
| 2299 | u32 flags) |
Daniel Vetter | 7c2e6fd | 2010-11-06 10:10:47 +0100 | [diff] [blame] | 2300 | { |
Ben Widawsky | 6f65e29 | 2013-12-06 14:10:56 -0800 | [diff] [blame] | 2301 | struct drm_device *dev = vma->vm->dev; |
Daniel Vetter | 7faf1ab | 2013-01-24 14:44:55 -0800 | [diff] [blame] | 2302 | struct drm_i915_private *dev_priv = dev->dev_private; |
Ben Widawsky | 6f65e29 | 2013-12-06 14:10:56 -0800 | [diff] [blame] | 2303 | struct drm_i915_gem_object *obj = vma->obj; |
Joonas Lahtinen | ec7adb6 | 2015-03-16 14:11:13 +0200 | [diff] [blame] | 2304 | struct sg_table *pages = obj->pages; |
Daniel Vetter | f329f5f | 2015-04-14 17:35:15 +0200 | [diff] [blame] | 2305 | u32 pte_flags = 0; |
Daniel Vetter | 70b9f6f | 2015-04-14 17:35:27 +0200 | [diff] [blame] | 2306 | int ret; |
| 2307 | |
| 2308 | ret = i915_get_ggtt_vma_pages(vma); |
| 2309 | if (ret) |
| 2310 | return ret; |
| 2311 | pages = vma->ggtt_view.pages; |
Daniel Vetter | 7faf1ab | 2013-01-24 14:44:55 -0800 | [diff] [blame] | 2312 | |
Akash Goel | 24f3a8c | 2014-06-17 10:59:42 +0530 | [diff] [blame] | 2313 | /* Currently applicable only to VLV */ |
| 2314 | if (obj->gt_ro) |
Daniel Vetter | f329f5f | 2015-04-14 17:35:15 +0200 | [diff] [blame] | 2315 | pte_flags |= PTE_READ_ONLY; |
Akash Goel | 24f3a8c | 2014-06-17 10:59:42 +0530 | [diff] [blame] | 2316 | |
Joonas Lahtinen | ec7adb6 | 2015-03-16 14:11:13 +0200 | [diff] [blame] | 2317 | |
Ben Widawsky | 6f65e29 | 2013-12-06 14:10:56 -0800 | [diff] [blame] | 2318 | if (!dev_priv->mm.aliasing_ppgtt || flags & GLOBAL_BIND) { |
Daniel Vetter | 0875546 | 2015-04-20 09:04:05 -0700 | [diff] [blame] | 2319 | vma->vm->insert_entries(vma->vm, pages, |
| 2320 | vma->node.start, |
| 2321 | cache_level, pte_flags); |
Chris Wilson | d0e30ad | 2015-07-29 20:02:48 +0100 | [diff] [blame] | 2322 | |
| 2323 | /* Note the inconsistency here is due to absence of the |
| 2324 | * aliasing ppgtt on gen4 and earlier. Though we always |
| 2325 | * request PIN_USER for execbuffer (translated to LOCAL_BIND), |
| 2326 | * without the appgtt, we cannot honour that request and so |
| 2327 | * must substitute it with a global binding. Since we do this |
| 2328 | * behind the upper layers back, we need to explicitly set |
| 2329 | * the bound flag ourselves. |
| 2330 | */ |
| 2331 | vma->bound |= GLOBAL_BIND; |
| 2332 | |
Ben Widawsky | 6f65e29 | 2013-12-06 14:10:56 -0800 | [diff] [blame] | 2333 | } |
Daniel Vetter | 74898d7 | 2012-02-15 23:50:22 +0100 | [diff] [blame] | 2334 | |
Daniel Vetter | 0875546 | 2015-04-20 09:04:05 -0700 | [diff] [blame] | 2335 | if (dev_priv->mm.aliasing_ppgtt && flags & LOCAL_BIND) { |
Ben Widawsky | 6f65e29 | 2013-12-06 14:10:56 -0800 | [diff] [blame] | 2336 | struct i915_hw_ppgtt *appgtt = dev_priv->mm.aliasing_ppgtt; |
Joonas Lahtinen | ec7adb6 | 2015-03-16 14:11:13 +0200 | [diff] [blame] | 2337 | appgtt->base.insert_entries(&appgtt->base, pages, |
Ben Widawsky | 782f149 | 2014-02-20 11:50:33 -0800 | [diff] [blame] | 2338 | vma->node.start, |
Daniel Vetter | f329f5f | 2015-04-14 17:35:15 +0200 | [diff] [blame] | 2339 | cache_level, pte_flags); |
Ben Widawsky | 6f65e29 | 2013-12-06 14:10:56 -0800 | [diff] [blame] | 2340 | } |
Daniel Vetter | 70b9f6f | 2015-04-14 17:35:27 +0200 | [diff] [blame] | 2341 | |
| 2342 | return 0; |
Ben Widawsky | 6f65e29 | 2013-12-06 14:10:56 -0800 | [diff] [blame] | 2343 | } |
| 2344 | |
| 2345 | static void ggtt_unbind_vma(struct i915_vma *vma) |
| 2346 | { |
| 2347 | struct drm_device *dev = vma->vm->dev; |
| 2348 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 2349 | struct drm_i915_gem_object *obj = vma->obj; |
Joonas Lahtinen | 06615ee | 2015-04-24 15:09:03 +0300 | [diff] [blame] | 2350 | const uint64_t size = min_t(uint64_t, |
| 2351 | obj->base.size, |
| 2352 | vma->node.size); |
Ben Widawsky | 6f65e29 | 2013-12-06 14:10:56 -0800 | [diff] [blame] | 2353 | |
Tvrtko Ursulin | aff4376 | 2014-10-24 12:42:33 +0100 | [diff] [blame] | 2354 | if (vma->bound & GLOBAL_BIND) { |
Ben Widawsky | 782f149 | 2014-02-20 11:50:33 -0800 | [diff] [blame] | 2355 | vma->vm->clear_range(vma->vm, |
| 2356 | vma->node.start, |
Joonas Lahtinen | 06615ee | 2015-04-24 15:09:03 +0300 | [diff] [blame] | 2357 | size, |
Ben Widawsky | 6f65e29 | 2013-12-06 14:10:56 -0800 | [diff] [blame] | 2358 | true); |
Ben Widawsky | 6f65e29 | 2013-12-06 14:10:56 -0800 | [diff] [blame] | 2359 | } |
| 2360 | |
Daniel Vetter | 0875546 | 2015-04-20 09:04:05 -0700 | [diff] [blame] | 2361 | if (dev_priv->mm.aliasing_ppgtt && vma->bound & LOCAL_BIND) { |
Ben Widawsky | 6f65e29 | 2013-12-06 14:10:56 -0800 | [diff] [blame] | 2362 | struct i915_hw_ppgtt *appgtt = dev_priv->mm.aliasing_ppgtt; |
Joonas Lahtinen | 06615ee | 2015-04-24 15:09:03 +0300 | [diff] [blame] | 2363 | |
Ben Widawsky | 6f65e29 | 2013-12-06 14:10:56 -0800 | [diff] [blame] | 2364 | appgtt->base.clear_range(&appgtt->base, |
Ben Widawsky | 782f149 | 2014-02-20 11:50:33 -0800 | [diff] [blame] | 2365 | vma->node.start, |
Joonas Lahtinen | 06615ee | 2015-04-24 15:09:03 +0300 | [diff] [blame] | 2366 | size, |
Ben Widawsky | 6f65e29 | 2013-12-06 14:10:56 -0800 | [diff] [blame] | 2367 | true); |
Ben Widawsky | 6f65e29 | 2013-12-06 14:10:56 -0800 | [diff] [blame] | 2368 | } |
Daniel Vetter | 7416390 | 2012-02-15 23:50:21 +0100 | [diff] [blame] | 2369 | } |
| 2370 | |
| 2371 | void i915_gem_gtt_finish_object(struct drm_i915_gem_object *obj) |
| 2372 | { |
Ben Widawsky | 5c04228 | 2011-10-17 15:51:55 -0700 | [diff] [blame] | 2373 | struct drm_device *dev = obj->base.dev; |
| 2374 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 2375 | bool interruptible; |
| 2376 | |
| 2377 | interruptible = do_idling(dev_priv); |
| 2378 | |
Imre Deak | 5ec5b51 | 2015-07-08 19:18:59 +0300 | [diff] [blame] | 2379 | dma_unmap_sg(&dev->pdev->dev, obj->pages->sgl, obj->pages->nents, |
| 2380 | PCI_DMA_BIDIRECTIONAL); |
Ben Widawsky | 5c04228 | 2011-10-17 15:51:55 -0700 | [diff] [blame] | 2381 | |
| 2382 | undo_idling(dev_priv, interruptible); |
Daniel Vetter | 7c2e6fd | 2010-11-06 10:10:47 +0100 | [diff] [blame] | 2383 | } |
Daniel Vetter | 644ec02 | 2012-03-26 09:45:40 +0200 | [diff] [blame] | 2384 | |
Chris Wilson | 42d6ab4 | 2012-07-26 11:49:32 +0100 | [diff] [blame] | 2385 | static void i915_gtt_color_adjust(struct drm_mm_node *node, |
| 2386 | unsigned long color, |
Thierry Reding | 440fd52 | 2015-01-23 09:05:06 +0100 | [diff] [blame] | 2387 | u64 *start, |
| 2388 | u64 *end) |
Chris Wilson | 42d6ab4 | 2012-07-26 11:49:32 +0100 | [diff] [blame] | 2389 | { |
| 2390 | if (node->color != color) |
| 2391 | *start += 4096; |
| 2392 | |
| 2393 | if (!list_empty(&node->node_list)) { |
| 2394 | node = list_entry(node->node_list.next, |
| 2395 | struct drm_mm_node, |
| 2396 | node_list); |
| 2397 | if (node->allocated && node->color != color) |
| 2398 | *end -= 4096; |
| 2399 | } |
| 2400 | } |
Ben Widawsky | fbe5d36 | 2013-11-04 19:56:49 -0800 | [diff] [blame] | 2401 | |
Daniel Vetter | f548c0e | 2014-11-19 21:40:13 +0100 | [diff] [blame] | 2402 | static int i915_gem_setup_global_gtt(struct drm_device *dev, |
| 2403 | unsigned long start, |
| 2404 | unsigned long mappable_end, |
| 2405 | unsigned long end) |
Daniel Vetter | 644ec02 | 2012-03-26 09:45:40 +0200 | [diff] [blame] | 2406 | { |
Ben Widawsky | e78891c | 2013-01-25 16:41:04 -0800 | [diff] [blame] | 2407 | /* Let GEM Manage all of the aperture. |
| 2408 | * |
| 2409 | * However, leave one page at the end still bound to the scratch page. |
| 2410 | * There are a number of places where the hardware apparently prefetches |
| 2411 | * past the end of the object, and we've seen multiple hangs with the |
| 2412 | * GPU head pointer stuck in a batchbuffer bound at the last page of the |
| 2413 | * aperture. One page should be enough to keep any prefetching inside |
| 2414 | * of the aperture. |
| 2415 | */ |
Ben Widawsky | 40d74980 | 2013-07-31 16:59:59 -0700 | [diff] [blame] | 2416 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 2417 | struct i915_address_space *ggtt_vm = &dev_priv->gtt.base; |
Chris Wilson | ed2f345 | 2012-11-15 11:32:19 +0000 | [diff] [blame] | 2418 | struct drm_mm_node *entry; |
| 2419 | struct drm_i915_gem_object *obj; |
| 2420 | unsigned long hole_start, hole_end; |
Daniel Vetter | fa76da3 | 2014-08-06 20:19:54 +0200 | [diff] [blame] | 2421 | int ret; |
Daniel Vetter | 644ec02 | 2012-03-26 09:45:40 +0200 | [diff] [blame] | 2422 | |
Ben Widawsky | 35451cb | 2013-01-17 12:45:13 -0800 | [diff] [blame] | 2423 | BUG_ON(mappable_end > end); |
| 2424 | |
Chris Wilson | ed2f345 | 2012-11-15 11:32:19 +0000 | [diff] [blame] | 2425 | /* Subtract the guard page ... */ |
Ben Widawsky | 40d74980 | 2013-07-31 16:59:59 -0700 | [diff] [blame] | 2426 | drm_mm_init(&ggtt_vm->mm, start, end - start - PAGE_SIZE); |
Yu Zhang | 5dda8fa | 2015-02-10 19:05:48 +0800 | [diff] [blame] | 2427 | |
| 2428 | dev_priv->gtt.base.start = start; |
| 2429 | dev_priv->gtt.base.total = end - start; |
| 2430 | |
| 2431 | if (intel_vgpu_active(dev)) { |
| 2432 | ret = intel_vgt_balloon(dev); |
| 2433 | if (ret) |
| 2434 | return ret; |
| 2435 | } |
| 2436 | |
Chris Wilson | 42d6ab4 | 2012-07-26 11:49:32 +0100 | [diff] [blame] | 2437 | if (!HAS_LLC(dev)) |
Ben Widawsky | 93bd864 | 2013-07-16 16:50:06 -0700 | [diff] [blame] | 2438 | dev_priv->gtt.base.mm.color_adjust = i915_gtt_color_adjust; |
Daniel Vetter | 644ec02 | 2012-03-26 09:45:40 +0200 | [diff] [blame] | 2439 | |
Chris Wilson | ed2f345 | 2012-11-15 11:32:19 +0000 | [diff] [blame] | 2440 | /* Mark any preallocated objects as occupied */ |
Ben Widawsky | 35c20a6 | 2013-05-31 11:28:48 -0700 | [diff] [blame] | 2441 | list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) { |
Ben Widawsky | 40d74980 | 2013-07-31 16:59:59 -0700 | [diff] [blame] | 2442 | struct i915_vma *vma = i915_gem_obj_to_vma(obj, ggtt_vm); |
Daniel Vetter | fa76da3 | 2014-08-06 20:19:54 +0200 | [diff] [blame] | 2443 | |
Ben Widawsky | edd41a8 | 2013-07-05 14:41:05 -0700 | [diff] [blame] | 2444 | DRM_DEBUG_KMS("reserving preallocated space: %lx + %zx\n", |
Ben Widawsky | c6cfb32 | 2013-07-05 14:41:06 -0700 | [diff] [blame] | 2445 | i915_gem_obj_ggtt_offset(obj), obj->base.size); |
Chris Wilson | ed2f345 | 2012-11-15 11:32:19 +0000 | [diff] [blame] | 2446 | |
Ben Widawsky | c6cfb32 | 2013-07-05 14:41:06 -0700 | [diff] [blame] | 2447 | WARN_ON(i915_gem_obj_ggtt_bound(obj)); |
Ben Widawsky | 40d74980 | 2013-07-31 16:59:59 -0700 | [diff] [blame] | 2448 | ret = drm_mm_reserve_node(&ggtt_vm->mm, &vma->node); |
Daniel Vetter | 6c5566a | 2014-08-06 15:04:50 +0200 | [diff] [blame] | 2449 | if (ret) { |
| 2450 | DRM_DEBUG_KMS("Reservation failed: %i\n", ret); |
| 2451 | return ret; |
| 2452 | } |
Tvrtko Ursulin | aff4376 | 2014-10-24 12:42:33 +0100 | [diff] [blame] | 2453 | vma->bound |= GLOBAL_BIND; |
Chris Wilson | ed2f345 | 2012-11-15 11:32:19 +0000 | [diff] [blame] | 2454 | } |
| 2455 | |
Chris Wilson | ed2f345 | 2012-11-15 11:32:19 +0000 | [diff] [blame] | 2456 | /* Clear any non-preallocated blocks */ |
Ben Widawsky | 40d74980 | 2013-07-31 16:59:59 -0700 | [diff] [blame] | 2457 | drm_mm_for_each_hole(entry, &ggtt_vm->mm, hole_start, hole_end) { |
Chris Wilson | ed2f345 | 2012-11-15 11:32:19 +0000 | [diff] [blame] | 2458 | DRM_DEBUG_KMS("clearing unused GTT space: [%lx, %lx]\n", |
| 2459 | hole_start, hole_end); |
Ben Widawsky | 782f149 | 2014-02-20 11:50:33 -0800 | [diff] [blame] | 2460 | ggtt_vm->clear_range(ggtt_vm, hole_start, |
| 2461 | hole_end - hole_start, true); |
Chris Wilson | ed2f345 | 2012-11-15 11:32:19 +0000 | [diff] [blame] | 2462 | } |
| 2463 | |
| 2464 | /* And finally clear the reserved guard page */ |
Ben Widawsky | 782f149 | 2014-02-20 11:50:33 -0800 | [diff] [blame] | 2465 | ggtt_vm->clear_range(ggtt_vm, end - PAGE_SIZE, PAGE_SIZE, true); |
Daniel Vetter | 6c5566a | 2014-08-06 15:04:50 +0200 | [diff] [blame] | 2466 | |
Daniel Vetter | fa76da3 | 2014-08-06 20:19:54 +0200 | [diff] [blame] | 2467 | if (USES_PPGTT(dev) && !USES_FULL_PPGTT(dev)) { |
| 2468 | struct i915_hw_ppgtt *ppgtt; |
| 2469 | |
| 2470 | ppgtt = kzalloc(sizeof(*ppgtt), GFP_KERNEL); |
| 2471 | if (!ppgtt) |
| 2472 | return -ENOMEM; |
| 2473 | |
Daniel Vetter | 5c5f645 | 2015-04-14 17:35:14 +0200 | [diff] [blame] | 2474 | ret = __hw_ppgtt_init(dev, ppgtt); |
Michel Thierry | 4933d51 | 2015-03-24 15:46:22 +0000 | [diff] [blame] | 2475 | if (ret) { |
Daniel Vetter | 061dd49 | 2015-04-14 17:35:13 +0200 | [diff] [blame] | 2476 | ppgtt->base.cleanup(&ppgtt->base); |
Michel Thierry | 4933d51 | 2015-03-24 15:46:22 +0000 | [diff] [blame] | 2477 | kfree(ppgtt); |
Daniel Vetter | fa76da3 | 2014-08-06 20:19:54 +0200 | [diff] [blame] | 2478 | return ret; |
Michel Thierry | 4933d51 | 2015-03-24 15:46:22 +0000 | [diff] [blame] | 2479 | } |
Daniel Vetter | fa76da3 | 2014-08-06 20:19:54 +0200 | [diff] [blame] | 2480 | |
Daniel Vetter | 5c5f645 | 2015-04-14 17:35:14 +0200 | [diff] [blame] | 2481 | if (ppgtt->base.allocate_va_range) |
| 2482 | ret = ppgtt->base.allocate_va_range(&ppgtt->base, 0, |
| 2483 | ppgtt->base.total); |
| 2484 | if (ret) { |
| 2485 | ppgtt->base.cleanup(&ppgtt->base); |
| 2486 | kfree(ppgtt); |
| 2487 | return ret; |
| 2488 | } |
| 2489 | |
| 2490 | ppgtt->base.clear_range(&ppgtt->base, |
| 2491 | ppgtt->base.start, |
| 2492 | ppgtt->base.total, |
| 2493 | true); |
| 2494 | |
Daniel Vetter | fa76da3 | 2014-08-06 20:19:54 +0200 | [diff] [blame] | 2495 | dev_priv->mm.aliasing_ppgtt = ppgtt; |
| 2496 | } |
| 2497 | |
Daniel Vetter | 6c5566a | 2014-08-06 15:04:50 +0200 | [diff] [blame] | 2498 | return 0; |
Ben Widawsky | e76e9ae | 2012-11-04 09:21:27 -0800 | [diff] [blame] | 2499 | } |
| 2500 | |
Ben Widawsky | d7e5008 | 2012-12-18 10:31:25 -0800 | [diff] [blame] | 2501 | void i915_gem_init_global_gtt(struct drm_device *dev) |
| 2502 | { |
| 2503 | struct drm_i915_private *dev_priv = dev->dev_private; |
Mika Kuoppala | c44ef60 | 2015-06-25 18:35:05 +0300 | [diff] [blame] | 2504 | u64 gtt_size, mappable_size; |
Ben Widawsky | d7e5008 | 2012-12-18 10:31:25 -0800 | [diff] [blame] | 2505 | |
Ben Widawsky | 853ba5d | 2013-07-16 16:50:05 -0700 | [diff] [blame] | 2506 | gtt_size = dev_priv->gtt.base.total; |
Ben Widawsky | 93d1879 | 2013-01-17 12:45:17 -0800 | [diff] [blame] | 2507 | mappable_size = dev_priv->gtt.mappable_end; |
Ben Widawsky | d7e5008 | 2012-12-18 10:31:25 -0800 | [diff] [blame] | 2508 | |
Ben Widawsky | e78891c | 2013-01-25 16:41:04 -0800 | [diff] [blame] | 2509 | i915_gem_setup_global_gtt(dev, 0, mappable_size, gtt_size); |
Ben Widawsky | e76e9ae | 2012-11-04 09:21:27 -0800 | [diff] [blame] | 2510 | } |
| 2511 | |
Daniel Vetter | 90d0a0e | 2014-08-06 15:04:56 +0200 | [diff] [blame] | 2512 | void i915_global_gtt_cleanup(struct drm_device *dev) |
| 2513 | { |
| 2514 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 2515 | struct i915_address_space *vm = &dev_priv->gtt.base; |
| 2516 | |
Daniel Vetter | 70e3254 | 2014-08-06 15:04:57 +0200 | [diff] [blame] | 2517 | if (dev_priv->mm.aliasing_ppgtt) { |
| 2518 | struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt; |
| 2519 | |
| 2520 | ppgtt->base.cleanup(&ppgtt->base); |
| 2521 | } |
| 2522 | |
Daniel Vetter | 90d0a0e | 2014-08-06 15:04:56 +0200 | [diff] [blame] | 2523 | if (drm_mm_initialized(&vm->mm)) { |
Yu Zhang | 5dda8fa | 2015-02-10 19:05:48 +0800 | [diff] [blame] | 2524 | if (intel_vgpu_active(dev)) |
| 2525 | intel_vgt_deballoon(); |
| 2526 | |
Daniel Vetter | 90d0a0e | 2014-08-06 15:04:56 +0200 | [diff] [blame] | 2527 | drm_mm_takedown(&vm->mm); |
| 2528 | list_del(&vm->global_link); |
| 2529 | } |
| 2530 | |
| 2531 | vm->cleanup(vm); |
| 2532 | } |
Daniel Vetter | 70e3254 | 2014-08-06 15:04:57 +0200 | [diff] [blame] | 2533 | |
Daniel Vetter | 2c642b0 | 2015-04-14 17:35:26 +0200 | [diff] [blame] | 2534 | static unsigned int gen6_get_total_gtt_size(u16 snb_gmch_ctl) |
Ben Widawsky | e76e9ae | 2012-11-04 09:21:27 -0800 | [diff] [blame] | 2535 | { |
| 2536 | snb_gmch_ctl >>= SNB_GMCH_GGMS_SHIFT; |
| 2537 | snb_gmch_ctl &= SNB_GMCH_GGMS_MASK; |
| 2538 | return snb_gmch_ctl << 20; |
| 2539 | } |
| 2540 | |
Daniel Vetter | 2c642b0 | 2015-04-14 17:35:26 +0200 | [diff] [blame] | 2541 | static unsigned int gen8_get_total_gtt_size(u16 bdw_gmch_ctl) |
Ben Widawsky | 9459d25 | 2013-11-03 16:53:55 -0800 | [diff] [blame] | 2542 | { |
| 2543 | bdw_gmch_ctl >>= BDW_GMCH_GGMS_SHIFT; |
| 2544 | bdw_gmch_ctl &= BDW_GMCH_GGMS_MASK; |
| 2545 | if (bdw_gmch_ctl) |
| 2546 | bdw_gmch_ctl = 1 << bdw_gmch_ctl; |
Ben Widawsky | 562d55d | 2014-05-27 16:53:08 -0700 | [diff] [blame] | 2547 | |
| 2548 | #ifdef CONFIG_X86_32 |
| 2549 | /* Limit 32b platforms to a 2GB GGTT: 4 << 20 / pte size * PAGE_SIZE */ |
| 2550 | if (bdw_gmch_ctl > 4) |
| 2551 | bdw_gmch_ctl = 4; |
| 2552 | #endif |
| 2553 | |
Ben Widawsky | 9459d25 | 2013-11-03 16:53:55 -0800 | [diff] [blame] | 2554 | return bdw_gmch_ctl << 20; |
| 2555 | } |
| 2556 | |
Daniel Vetter | 2c642b0 | 2015-04-14 17:35:26 +0200 | [diff] [blame] | 2557 | static unsigned int chv_get_total_gtt_size(u16 gmch_ctrl) |
Damien Lespiau | d7f25f2 | 2014-05-08 22:19:40 +0300 | [diff] [blame] | 2558 | { |
| 2559 | gmch_ctrl >>= SNB_GMCH_GGMS_SHIFT; |
| 2560 | gmch_ctrl &= SNB_GMCH_GGMS_MASK; |
| 2561 | |
| 2562 | if (gmch_ctrl) |
| 2563 | return 1 << (20 + gmch_ctrl); |
| 2564 | |
| 2565 | return 0; |
| 2566 | } |
| 2567 | |
Daniel Vetter | 2c642b0 | 2015-04-14 17:35:26 +0200 | [diff] [blame] | 2568 | static size_t gen6_get_stolen_size(u16 snb_gmch_ctl) |
Ben Widawsky | e76e9ae | 2012-11-04 09:21:27 -0800 | [diff] [blame] | 2569 | { |
| 2570 | snb_gmch_ctl >>= SNB_GMCH_GMS_SHIFT; |
| 2571 | snb_gmch_ctl &= SNB_GMCH_GMS_MASK; |
| 2572 | return snb_gmch_ctl << 25; /* 32 MB units */ |
| 2573 | } |
| 2574 | |
Daniel Vetter | 2c642b0 | 2015-04-14 17:35:26 +0200 | [diff] [blame] | 2575 | static size_t gen8_get_stolen_size(u16 bdw_gmch_ctl) |
Ben Widawsky | 9459d25 | 2013-11-03 16:53:55 -0800 | [diff] [blame] | 2576 | { |
| 2577 | bdw_gmch_ctl >>= BDW_GMCH_GMS_SHIFT; |
| 2578 | bdw_gmch_ctl &= BDW_GMCH_GMS_MASK; |
| 2579 | return bdw_gmch_ctl << 25; /* 32 MB units */ |
| 2580 | } |
| 2581 | |
Damien Lespiau | d7f25f2 | 2014-05-08 22:19:40 +0300 | [diff] [blame] | 2582 | static size_t chv_get_stolen_size(u16 gmch_ctrl) |
| 2583 | { |
| 2584 | gmch_ctrl >>= SNB_GMCH_GMS_SHIFT; |
| 2585 | gmch_ctrl &= SNB_GMCH_GMS_MASK; |
| 2586 | |
| 2587 | /* |
| 2588 | * 0x0 to 0x10: 32MB increments starting at 0MB |
| 2589 | * 0x11 to 0x16: 4MB increments starting at 8MB |
| 2590 | * 0x17 to 0x1d: 4MB increments start at 36MB |
| 2591 | */ |
| 2592 | if (gmch_ctrl < 0x11) |
| 2593 | return gmch_ctrl << 25; |
| 2594 | else if (gmch_ctrl < 0x17) |
| 2595 | return (gmch_ctrl - 0x11 + 2) << 22; |
| 2596 | else |
| 2597 | return (gmch_ctrl - 0x17 + 9) << 22; |
| 2598 | } |
| 2599 | |
Damien Lespiau | 6637501 | 2014-01-09 18:02:46 +0000 | [diff] [blame] | 2600 | static size_t gen9_get_stolen_size(u16 gen9_gmch_ctl) |
| 2601 | { |
| 2602 | gen9_gmch_ctl >>= BDW_GMCH_GMS_SHIFT; |
| 2603 | gen9_gmch_ctl &= BDW_GMCH_GMS_MASK; |
| 2604 | |
| 2605 | if (gen9_gmch_ctl < 0xf0) |
| 2606 | return gen9_gmch_ctl << 25; /* 32 MB units */ |
| 2607 | else |
| 2608 | /* 4MB increments starting at 0xf0 for 4MB */ |
| 2609 | return (gen9_gmch_ctl - 0xf0 + 1) << 22; |
| 2610 | } |
| 2611 | |
Ben Widawsky | 6334013 | 2013-11-04 19:32:22 -0800 | [diff] [blame] | 2612 | static int ggtt_probe_common(struct drm_device *dev, |
| 2613 | size_t gtt_size) |
| 2614 | { |
| 2615 | struct drm_i915_private *dev_priv = dev->dev_private; |
Mika Kuoppala | 4ad2af1 | 2015-06-30 18:16:39 +0300 | [diff] [blame] | 2616 | struct i915_page_scratch *scratch_page; |
Bjorn Helgaas | 21c3460 | 2013-12-21 10:52:52 -0700 | [diff] [blame] | 2617 | phys_addr_t gtt_phys_addr; |
Ben Widawsky | 6334013 | 2013-11-04 19:32:22 -0800 | [diff] [blame] | 2618 | |
| 2619 | /* For Modern GENs the PTEs and register space are split in the BAR */ |
Bjorn Helgaas | 21c3460 | 2013-12-21 10:52:52 -0700 | [diff] [blame] | 2620 | gtt_phys_addr = pci_resource_start(dev->pdev, 0) + |
Ben Widawsky | 6334013 | 2013-11-04 19:32:22 -0800 | [diff] [blame] | 2621 | (pci_resource_len(dev->pdev, 0) / 2); |
| 2622 | |
Imre Deak | 2a073f89 | 2015-03-27 13:07:33 +0200 | [diff] [blame] | 2623 | /* |
| 2624 | * On BXT writes larger than 64 bit to the GTT pagetable range will be |
| 2625 | * dropped. For WC mappings in general we have 64 byte burst writes |
| 2626 | * when the WC buffer is flushed, so we can't use it, but have to |
| 2627 | * resort to an uncached mapping. The WC issue is easily caught by the |
| 2628 | * readback check when writing GTT PTE entries. |
| 2629 | */ |
| 2630 | if (IS_BROXTON(dev)) |
| 2631 | dev_priv->gtt.gsm = ioremap_nocache(gtt_phys_addr, gtt_size); |
| 2632 | else |
| 2633 | dev_priv->gtt.gsm = ioremap_wc(gtt_phys_addr, gtt_size); |
Ben Widawsky | 6334013 | 2013-11-04 19:32:22 -0800 | [diff] [blame] | 2634 | if (!dev_priv->gtt.gsm) { |
| 2635 | DRM_ERROR("Failed to map the gtt page table\n"); |
| 2636 | return -ENOMEM; |
| 2637 | } |
| 2638 | |
Mika Kuoppala | 4ad2af1 | 2015-06-30 18:16:39 +0300 | [diff] [blame] | 2639 | scratch_page = alloc_scratch_page(dev); |
| 2640 | if (IS_ERR(scratch_page)) { |
Ben Widawsky | 6334013 | 2013-11-04 19:32:22 -0800 | [diff] [blame] | 2641 | DRM_ERROR("Scratch setup failed\n"); |
| 2642 | /* iounmap will also get called at remove, but meh */ |
| 2643 | iounmap(dev_priv->gtt.gsm); |
Mika Kuoppala | 4ad2af1 | 2015-06-30 18:16:39 +0300 | [diff] [blame] | 2644 | return PTR_ERR(scratch_page); |
Ben Widawsky | 6334013 | 2013-11-04 19:32:22 -0800 | [diff] [blame] | 2645 | } |
| 2646 | |
Mika Kuoppala | 4ad2af1 | 2015-06-30 18:16:39 +0300 | [diff] [blame] | 2647 | dev_priv->gtt.base.scratch_page = scratch_page; |
| 2648 | |
| 2649 | return 0; |
Ben Widawsky | 6334013 | 2013-11-04 19:32:22 -0800 | [diff] [blame] | 2650 | } |
| 2651 | |
Ben Widawsky | fbe5d36 | 2013-11-04 19:56:49 -0800 | [diff] [blame] | 2652 | /* The GGTT and PPGTT need a private PPAT setup in order to handle cacheability |
| 2653 | * bits. When using advanced contexts each context stores its own PAT, but |
| 2654 | * writing this data shouldn't be harmful even in those cases. */ |
Ville Syrjälä | ee0ce47 | 2014-04-09 13:28:01 +0300 | [diff] [blame] | 2655 | static void bdw_setup_private_ppat(struct drm_i915_private *dev_priv) |
Ben Widawsky | fbe5d36 | 2013-11-04 19:56:49 -0800 | [diff] [blame] | 2656 | { |
Ben Widawsky | fbe5d36 | 2013-11-04 19:56:49 -0800 | [diff] [blame] | 2657 | uint64_t pat; |
| 2658 | |
| 2659 | pat = GEN8_PPAT(0, GEN8_PPAT_WB | GEN8_PPAT_LLC) | /* for normal objects, no eLLC */ |
| 2660 | GEN8_PPAT(1, GEN8_PPAT_WC | GEN8_PPAT_LLCELLC) | /* for something pointing to ptes? */ |
| 2661 | GEN8_PPAT(2, GEN8_PPAT_WT | GEN8_PPAT_LLCELLC) | /* for scanout with eLLC */ |
| 2662 | GEN8_PPAT(3, GEN8_PPAT_UC) | /* Uncached objects, mostly for scanout */ |
| 2663 | GEN8_PPAT(4, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(0)) | |
| 2664 | GEN8_PPAT(5, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(1)) | |
| 2665 | GEN8_PPAT(6, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(2)) | |
| 2666 | GEN8_PPAT(7, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(3)); |
| 2667 | |
Rodrigo Vivi | d6a8b72 | 2014-11-05 16:56:36 -0800 | [diff] [blame] | 2668 | if (!USES_PPGTT(dev_priv->dev)) |
| 2669 | /* Spec: "For GGTT, there is NO pat_sel[2:0] from the entry, |
| 2670 | * so RTL will always use the value corresponding to |
| 2671 | * pat_sel = 000". |
| 2672 | * So let's disable cache for GGTT to avoid screen corruptions. |
| 2673 | * MOCS still can be used though. |
| 2674 | * - System agent ggtt writes (i.e. cpu gtt mmaps) already work |
| 2675 | * before this patch, i.e. the same uncached + snooping access |
| 2676 | * like on gen6/7 seems to be in effect. |
| 2677 | * - So this just fixes blitter/render access. Again it looks |
| 2678 | * like it's not just uncached access, but uncached + snooping. |
| 2679 | * So we can still hold onto all our assumptions wrt cpu |
| 2680 | * clflushing on LLC machines. |
| 2681 | */ |
| 2682 | pat = GEN8_PPAT(0, GEN8_PPAT_UC); |
| 2683 | |
Ben Widawsky | fbe5d36 | 2013-11-04 19:56:49 -0800 | [diff] [blame] | 2684 | /* XXX: spec defines this as 2 distinct registers. It's unclear if a 64b |
| 2685 | * write would work. */ |
| 2686 | I915_WRITE(GEN8_PRIVATE_PAT, pat); |
| 2687 | I915_WRITE(GEN8_PRIVATE_PAT + 4, pat >> 32); |
| 2688 | } |
| 2689 | |
Ville Syrjälä | ee0ce47 | 2014-04-09 13:28:01 +0300 | [diff] [blame] | 2690 | static void chv_setup_private_ppat(struct drm_i915_private *dev_priv) |
| 2691 | { |
| 2692 | uint64_t pat; |
| 2693 | |
| 2694 | /* |
| 2695 | * Map WB on BDW to snooped on CHV. |
| 2696 | * |
| 2697 | * Only the snoop bit has meaning for CHV, the rest is |
| 2698 | * ignored. |
| 2699 | * |
Ville Syrjälä | cf3d262 | 2014-11-14 21:02:44 +0200 | [diff] [blame] | 2700 | * The hardware will never snoop for certain types of accesses: |
| 2701 | * - CPU GTT (GMADR->GGTT->no snoop->memory) |
| 2702 | * - PPGTT page tables |
| 2703 | * - some other special cycles |
| 2704 | * |
| 2705 | * As with BDW, we also need to consider the following for GT accesses: |
| 2706 | * "For GGTT, there is NO pat_sel[2:0] from the entry, |
| 2707 | * so RTL will always use the value corresponding to |
| 2708 | * pat_sel = 000". |
| 2709 | * Which means we must set the snoop bit in PAT entry 0 |
| 2710 | * in order to keep the global status page working. |
Ville Syrjälä | ee0ce47 | 2014-04-09 13:28:01 +0300 | [diff] [blame] | 2711 | */ |
| 2712 | pat = GEN8_PPAT(0, CHV_PPAT_SNOOP) | |
| 2713 | GEN8_PPAT(1, 0) | |
| 2714 | GEN8_PPAT(2, 0) | |
| 2715 | GEN8_PPAT(3, 0) | |
| 2716 | GEN8_PPAT(4, CHV_PPAT_SNOOP) | |
| 2717 | GEN8_PPAT(5, CHV_PPAT_SNOOP) | |
| 2718 | GEN8_PPAT(6, CHV_PPAT_SNOOP) | |
| 2719 | GEN8_PPAT(7, CHV_PPAT_SNOOP); |
| 2720 | |
| 2721 | I915_WRITE(GEN8_PRIVATE_PAT, pat); |
| 2722 | I915_WRITE(GEN8_PRIVATE_PAT + 4, pat >> 32); |
| 2723 | } |
| 2724 | |
Ben Widawsky | 6334013 | 2013-11-04 19:32:22 -0800 | [diff] [blame] | 2725 | static int gen8_gmch_probe(struct drm_device *dev, |
Mika Kuoppala | c44ef60 | 2015-06-25 18:35:05 +0300 | [diff] [blame] | 2726 | u64 *gtt_total, |
Ben Widawsky | 6334013 | 2013-11-04 19:32:22 -0800 | [diff] [blame] | 2727 | size_t *stolen, |
| 2728 | phys_addr_t *mappable_base, |
Mika Kuoppala | c44ef60 | 2015-06-25 18:35:05 +0300 | [diff] [blame] | 2729 | u64 *mappable_end) |
Ben Widawsky | 6334013 | 2013-11-04 19:32:22 -0800 | [diff] [blame] | 2730 | { |
| 2731 | struct drm_i915_private *dev_priv = dev->dev_private; |
Mika Kuoppala | c44ef60 | 2015-06-25 18:35:05 +0300 | [diff] [blame] | 2732 | u64 gtt_size; |
Ben Widawsky | 6334013 | 2013-11-04 19:32:22 -0800 | [diff] [blame] | 2733 | u16 snb_gmch_ctl; |
| 2734 | int ret; |
| 2735 | |
| 2736 | /* TODO: We're not aware of mappable constraints on gen8 yet */ |
| 2737 | *mappable_base = pci_resource_start(dev->pdev, 2); |
| 2738 | *mappable_end = pci_resource_len(dev->pdev, 2); |
| 2739 | |
| 2740 | if (!pci_set_dma_mask(dev->pdev, DMA_BIT_MASK(39))) |
| 2741 | pci_set_consistent_dma_mask(dev->pdev, DMA_BIT_MASK(39)); |
| 2742 | |
| 2743 | pci_read_config_word(dev->pdev, SNB_GMCH_CTRL, &snb_gmch_ctl); |
| 2744 | |
Damien Lespiau | 6637501 | 2014-01-09 18:02:46 +0000 | [diff] [blame] | 2745 | if (INTEL_INFO(dev)->gen >= 9) { |
| 2746 | *stolen = gen9_get_stolen_size(snb_gmch_ctl); |
| 2747 | gtt_size = gen8_get_total_gtt_size(snb_gmch_ctl); |
| 2748 | } else if (IS_CHERRYVIEW(dev)) { |
Damien Lespiau | d7f25f2 | 2014-05-08 22:19:40 +0300 | [diff] [blame] | 2749 | *stolen = chv_get_stolen_size(snb_gmch_ctl); |
| 2750 | gtt_size = chv_get_total_gtt_size(snb_gmch_ctl); |
| 2751 | } else { |
| 2752 | *stolen = gen8_get_stolen_size(snb_gmch_ctl); |
| 2753 | gtt_size = gen8_get_total_gtt_size(snb_gmch_ctl); |
| 2754 | } |
Ben Widawsky | 6334013 | 2013-11-04 19:32:22 -0800 | [diff] [blame] | 2755 | |
Michel Thierry | 07749ef | 2015-03-16 16:00:54 +0000 | [diff] [blame] | 2756 | *gtt_total = (gtt_size / sizeof(gen8_pte_t)) << PAGE_SHIFT; |
Ben Widawsky | 6334013 | 2013-11-04 19:32:22 -0800 | [diff] [blame] | 2757 | |
Sumit Singh | 5a4e33a | 2015-03-17 11:39:31 +0200 | [diff] [blame] | 2758 | if (IS_CHERRYVIEW(dev) || IS_BROXTON(dev)) |
Ville Syrjälä | ee0ce47 | 2014-04-09 13:28:01 +0300 | [diff] [blame] | 2759 | chv_setup_private_ppat(dev_priv); |
| 2760 | else |
| 2761 | bdw_setup_private_ppat(dev_priv); |
Ben Widawsky | fbe5d36 | 2013-11-04 19:56:49 -0800 | [diff] [blame] | 2762 | |
Ben Widawsky | 6334013 | 2013-11-04 19:32:22 -0800 | [diff] [blame] | 2763 | ret = ggtt_probe_common(dev, gtt_size); |
| 2764 | |
Ben Widawsky | 94ec8f6 | 2013-11-02 21:07:18 -0700 | [diff] [blame] | 2765 | dev_priv->gtt.base.clear_range = gen8_ggtt_clear_range; |
| 2766 | dev_priv->gtt.base.insert_entries = gen8_ggtt_insert_entries; |
Daniel Vetter | 777dc5b | 2015-04-14 17:35:12 +0200 | [diff] [blame] | 2767 | dev_priv->gtt.base.bind_vma = ggtt_bind_vma; |
| 2768 | dev_priv->gtt.base.unbind_vma = ggtt_unbind_vma; |
Ben Widawsky | 6334013 | 2013-11-04 19:32:22 -0800 | [diff] [blame] | 2769 | |
| 2770 | return ret; |
| 2771 | } |
| 2772 | |
Ben Widawsky | baa09f5 | 2013-01-24 13:49:57 -0800 | [diff] [blame] | 2773 | static int gen6_gmch_probe(struct drm_device *dev, |
Mika Kuoppala | c44ef60 | 2015-06-25 18:35:05 +0300 | [diff] [blame] | 2774 | u64 *gtt_total, |
Ben Widawsky | 41907dd | 2013-02-08 11:32:47 -0800 | [diff] [blame] | 2775 | size_t *stolen, |
| 2776 | phys_addr_t *mappable_base, |
Mika Kuoppala | c44ef60 | 2015-06-25 18:35:05 +0300 | [diff] [blame] | 2777 | u64 *mappable_end) |
Ben Widawsky | e76e9ae | 2012-11-04 09:21:27 -0800 | [diff] [blame] | 2778 | { |
| 2779 | struct drm_i915_private *dev_priv = dev->dev_private; |
Ben Widawsky | baa09f5 | 2013-01-24 13:49:57 -0800 | [diff] [blame] | 2780 | unsigned int gtt_size; |
Ben Widawsky | e76e9ae | 2012-11-04 09:21:27 -0800 | [diff] [blame] | 2781 | u16 snb_gmch_ctl; |
Ben Widawsky | e76e9ae | 2012-11-04 09:21:27 -0800 | [diff] [blame] | 2782 | int ret; |
| 2783 | |
Ben Widawsky | 41907dd | 2013-02-08 11:32:47 -0800 | [diff] [blame] | 2784 | *mappable_base = pci_resource_start(dev->pdev, 2); |
| 2785 | *mappable_end = pci_resource_len(dev->pdev, 2); |
| 2786 | |
Ben Widawsky | baa09f5 | 2013-01-24 13:49:57 -0800 | [diff] [blame] | 2787 | /* 64/512MB is the current min/max we actually know of, but this is just |
| 2788 | * a coarse sanity check. |
Ben Widawsky | e76e9ae | 2012-11-04 09:21:27 -0800 | [diff] [blame] | 2789 | */ |
Ben Widawsky | 41907dd | 2013-02-08 11:32:47 -0800 | [diff] [blame] | 2790 | if ((*mappable_end < (64<<20) || (*mappable_end > (512<<20)))) { |
Mika Kuoppala | c44ef60 | 2015-06-25 18:35:05 +0300 | [diff] [blame] | 2791 | DRM_ERROR("Unknown GMADR size (%llx)\n", |
Ben Widawsky | baa09f5 | 2013-01-24 13:49:57 -0800 | [diff] [blame] | 2792 | dev_priv->gtt.mappable_end); |
| 2793 | return -ENXIO; |
Ben Widawsky | e76e9ae | 2012-11-04 09:21:27 -0800 | [diff] [blame] | 2794 | } |
| 2795 | |
Ben Widawsky | e76e9ae | 2012-11-04 09:21:27 -0800 | [diff] [blame] | 2796 | if (!pci_set_dma_mask(dev->pdev, DMA_BIT_MASK(40))) |
| 2797 | pci_set_consistent_dma_mask(dev->pdev, DMA_BIT_MASK(40)); |
Ben Widawsky | baa09f5 | 2013-01-24 13:49:57 -0800 | [diff] [blame] | 2798 | pci_read_config_word(dev->pdev, SNB_GMCH_CTRL, &snb_gmch_ctl); |
Ben Widawsky | baa09f5 | 2013-01-24 13:49:57 -0800 | [diff] [blame] | 2799 | |
Ben Widawsky | c4ae25e | 2013-05-01 11:00:34 -0700 | [diff] [blame] | 2800 | *stolen = gen6_get_stolen_size(snb_gmch_ctl); |
Ben Widawsky | baa09f5 | 2013-01-24 13:49:57 -0800 | [diff] [blame] | 2801 | |
Ben Widawsky | 6334013 | 2013-11-04 19:32:22 -0800 | [diff] [blame] | 2802 | gtt_size = gen6_get_total_gtt_size(snb_gmch_ctl); |
Michel Thierry | 07749ef | 2015-03-16 16:00:54 +0000 | [diff] [blame] | 2803 | *gtt_total = (gtt_size / sizeof(gen6_pte_t)) << PAGE_SHIFT; |
Ben Widawsky | baa09f5 | 2013-01-24 13:49:57 -0800 | [diff] [blame] | 2804 | |
Ben Widawsky | 6334013 | 2013-11-04 19:32:22 -0800 | [diff] [blame] | 2805 | ret = ggtt_probe_common(dev, gtt_size); |
Ben Widawsky | baa09f5 | 2013-01-24 13:49:57 -0800 | [diff] [blame] | 2806 | |
Ben Widawsky | 853ba5d | 2013-07-16 16:50:05 -0700 | [diff] [blame] | 2807 | dev_priv->gtt.base.clear_range = gen6_ggtt_clear_range; |
| 2808 | dev_priv->gtt.base.insert_entries = gen6_ggtt_insert_entries; |
Daniel Vetter | 777dc5b | 2015-04-14 17:35:12 +0200 | [diff] [blame] | 2809 | dev_priv->gtt.base.bind_vma = ggtt_bind_vma; |
| 2810 | dev_priv->gtt.base.unbind_vma = ggtt_unbind_vma; |
Ben Widawsky | baa09f5 | 2013-01-24 13:49:57 -0800 | [diff] [blame] | 2811 | |
| 2812 | return ret; |
| 2813 | } |
| 2814 | |
Ben Widawsky | 853ba5d | 2013-07-16 16:50:05 -0700 | [diff] [blame] | 2815 | static void gen6_gmch_remove(struct i915_address_space *vm) |
Ben Widawsky | baa09f5 | 2013-01-24 13:49:57 -0800 | [diff] [blame] | 2816 | { |
Ben Widawsky | 853ba5d | 2013-07-16 16:50:05 -0700 | [diff] [blame] | 2817 | |
| 2818 | struct i915_gtt *gtt = container_of(vm, struct i915_gtt, base); |
Ben Widawsky | 5ed1678 | 2013-11-25 09:54:43 -0800 | [diff] [blame] | 2819 | |
Ben Widawsky | 853ba5d | 2013-07-16 16:50:05 -0700 | [diff] [blame] | 2820 | iounmap(gtt->gsm); |
Mika Kuoppala | 4ad2af1 | 2015-06-30 18:16:39 +0300 | [diff] [blame] | 2821 | free_scratch_page(vm->dev, vm->scratch_page); |
Ben Widawsky | baa09f5 | 2013-01-24 13:49:57 -0800 | [diff] [blame] | 2822 | } |
| 2823 | |
| 2824 | static int i915_gmch_probe(struct drm_device *dev, |
Mika Kuoppala | c44ef60 | 2015-06-25 18:35:05 +0300 | [diff] [blame] | 2825 | u64 *gtt_total, |
Ben Widawsky | 41907dd | 2013-02-08 11:32:47 -0800 | [diff] [blame] | 2826 | size_t *stolen, |
| 2827 | phys_addr_t *mappable_base, |
Mika Kuoppala | c44ef60 | 2015-06-25 18:35:05 +0300 | [diff] [blame] | 2828 | u64 *mappable_end) |
Ben Widawsky | baa09f5 | 2013-01-24 13:49:57 -0800 | [diff] [blame] | 2829 | { |
| 2830 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 2831 | int ret; |
| 2832 | |
Ben Widawsky | baa09f5 | 2013-01-24 13:49:57 -0800 | [diff] [blame] | 2833 | ret = intel_gmch_probe(dev_priv->bridge_dev, dev_priv->dev->pdev, NULL); |
| 2834 | if (!ret) { |
| 2835 | DRM_ERROR("failed to set up gmch\n"); |
| 2836 | return -EIO; |
| 2837 | } |
| 2838 | |
Ben Widawsky | 41907dd | 2013-02-08 11:32:47 -0800 | [diff] [blame] | 2839 | intel_gtt_get(gtt_total, stolen, mappable_base, mappable_end); |
Ben Widawsky | baa09f5 | 2013-01-24 13:49:57 -0800 | [diff] [blame] | 2840 | |
| 2841 | dev_priv->gtt.do_idle_maps = needs_idle_maps(dev_priv->dev); |
Daniel Vetter | d369d2d | 2015-04-14 17:35:25 +0200 | [diff] [blame] | 2842 | dev_priv->gtt.base.insert_entries = i915_ggtt_insert_entries; |
Ben Widawsky | 853ba5d | 2013-07-16 16:50:05 -0700 | [diff] [blame] | 2843 | dev_priv->gtt.base.clear_range = i915_ggtt_clear_range; |
Daniel Vetter | d369d2d | 2015-04-14 17:35:25 +0200 | [diff] [blame] | 2844 | dev_priv->gtt.base.bind_vma = ggtt_bind_vma; |
| 2845 | dev_priv->gtt.base.unbind_vma = ggtt_unbind_vma; |
Ben Widawsky | baa09f5 | 2013-01-24 13:49:57 -0800 | [diff] [blame] | 2846 | |
Chris Wilson | c0a7f81 | 2013-12-30 12:16:15 +0000 | [diff] [blame] | 2847 | if (unlikely(dev_priv->gtt.do_idle_maps)) |
| 2848 | DRM_INFO("applying Ironlake quirks for intel_iommu\n"); |
| 2849 | |
Ben Widawsky | baa09f5 | 2013-01-24 13:49:57 -0800 | [diff] [blame] | 2850 | return 0; |
| 2851 | } |
| 2852 | |
Ben Widawsky | 853ba5d | 2013-07-16 16:50:05 -0700 | [diff] [blame] | 2853 | static void i915_gmch_remove(struct i915_address_space *vm) |
Ben Widawsky | baa09f5 | 2013-01-24 13:49:57 -0800 | [diff] [blame] | 2854 | { |
| 2855 | intel_gmch_remove(); |
| 2856 | } |
| 2857 | |
| 2858 | int i915_gem_gtt_init(struct drm_device *dev) |
| 2859 | { |
| 2860 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 2861 | struct i915_gtt *gtt = &dev_priv->gtt; |
Ben Widawsky | baa09f5 | 2013-01-24 13:49:57 -0800 | [diff] [blame] | 2862 | int ret; |
Ben Widawsky | e76e9ae | 2012-11-04 09:21:27 -0800 | [diff] [blame] | 2863 | |
Ben Widawsky | baa09f5 | 2013-01-24 13:49:57 -0800 | [diff] [blame] | 2864 | if (INTEL_INFO(dev)->gen <= 5) { |
Ben Widawsky | b2f21b4 | 2013-06-27 16:30:20 -0700 | [diff] [blame] | 2865 | gtt->gtt_probe = i915_gmch_probe; |
Ben Widawsky | 853ba5d | 2013-07-16 16:50:05 -0700 | [diff] [blame] | 2866 | gtt->base.cleanup = i915_gmch_remove; |
Ben Widawsky | 6334013 | 2013-11-04 19:32:22 -0800 | [diff] [blame] | 2867 | } else if (INTEL_INFO(dev)->gen < 8) { |
Ben Widawsky | b2f21b4 | 2013-06-27 16:30:20 -0700 | [diff] [blame] | 2868 | gtt->gtt_probe = gen6_gmch_probe; |
Ben Widawsky | 853ba5d | 2013-07-16 16:50:05 -0700 | [diff] [blame] | 2869 | gtt->base.cleanup = gen6_gmch_remove; |
Ben Widawsky | 4d15c14 | 2013-07-04 11:02:06 -0700 | [diff] [blame] | 2870 | if (IS_HASWELL(dev) && dev_priv->ellc_size) |
Ben Widawsky | 853ba5d | 2013-07-16 16:50:05 -0700 | [diff] [blame] | 2871 | gtt->base.pte_encode = iris_pte_encode; |
Ben Widawsky | 4d15c14 | 2013-07-04 11:02:06 -0700 | [diff] [blame] | 2872 | else if (IS_HASWELL(dev)) |
Ben Widawsky | 853ba5d | 2013-07-16 16:50:05 -0700 | [diff] [blame] | 2873 | gtt->base.pte_encode = hsw_pte_encode; |
Ben Widawsky | b2f21b4 | 2013-06-27 16:30:20 -0700 | [diff] [blame] | 2874 | else if (IS_VALLEYVIEW(dev)) |
Ben Widawsky | 853ba5d | 2013-07-16 16:50:05 -0700 | [diff] [blame] | 2875 | gtt->base.pte_encode = byt_pte_encode; |
Chris Wilson | 350ec88 | 2013-08-06 13:17:02 +0100 | [diff] [blame] | 2876 | else if (INTEL_INFO(dev)->gen >= 7) |
| 2877 | gtt->base.pte_encode = ivb_pte_encode; |
Ben Widawsky | b2f21b4 | 2013-06-27 16:30:20 -0700 | [diff] [blame] | 2878 | else |
Chris Wilson | 350ec88 | 2013-08-06 13:17:02 +0100 | [diff] [blame] | 2879 | gtt->base.pte_encode = snb_pte_encode; |
Ben Widawsky | 6334013 | 2013-11-04 19:32:22 -0800 | [diff] [blame] | 2880 | } else { |
| 2881 | dev_priv->gtt.gtt_probe = gen8_gmch_probe; |
| 2882 | dev_priv->gtt.base.cleanup = gen6_gmch_remove; |
Ben Widawsky | e76e9ae | 2012-11-04 09:21:27 -0800 | [diff] [blame] | 2883 | } |
| 2884 | |
Mika Kuoppala | c114f76 | 2015-06-25 18:35:13 +0300 | [diff] [blame] | 2885 | gtt->base.dev = dev; |
| 2886 | |
Ben Widawsky | 853ba5d | 2013-07-16 16:50:05 -0700 | [diff] [blame] | 2887 | ret = gtt->gtt_probe(dev, >t->base.total, >t->stolen_size, |
Ben Widawsky | b2f21b4 | 2013-06-27 16:30:20 -0700 | [diff] [blame] | 2888 | >t->mappable_base, >t->mappable_end); |
Ben Widawsky | a54c0c2 | 2013-01-24 14:45:00 -0800 | [diff] [blame] | 2889 | if (ret) |
Ben Widawsky | baa09f5 | 2013-01-24 13:49:57 -0800 | [diff] [blame] | 2890 | return ret; |
Ben Widawsky | e76e9ae | 2012-11-04 09:21:27 -0800 | [diff] [blame] | 2891 | |
Ben Widawsky | baa09f5 | 2013-01-24 13:49:57 -0800 | [diff] [blame] | 2892 | /* GMADR is the PCI mmio aperture into the global GTT. */ |
Mika Kuoppala | c44ef60 | 2015-06-25 18:35:05 +0300 | [diff] [blame] | 2893 | DRM_INFO("Memory usable by graphics device = %lluM\n", |
Ben Widawsky | 853ba5d | 2013-07-16 16:50:05 -0700 | [diff] [blame] | 2894 | gtt->base.total >> 20); |
Mika Kuoppala | c44ef60 | 2015-06-25 18:35:05 +0300 | [diff] [blame] | 2895 | DRM_DEBUG_DRIVER("GMADR size = %lldM\n", gtt->mappable_end >> 20); |
Ben Widawsky | b2f21b4 | 2013-06-27 16:30:20 -0700 | [diff] [blame] | 2896 | DRM_DEBUG_DRIVER("GTT stolen size = %zdM\n", gtt->stolen_size >> 20); |
Daniel Vetter | 5db6c73 | 2014-03-31 16:23:04 +0200 | [diff] [blame] | 2897 | #ifdef CONFIG_INTEL_IOMMU |
| 2898 | if (intel_iommu_gfx_mapped) |
| 2899 | DRM_INFO("VT-d active for gfx access\n"); |
| 2900 | #endif |
Daniel Vetter | cfa7c86 | 2014-04-29 11:53:58 +0200 | [diff] [blame] | 2901 | /* |
| 2902 | * i915.enable_ppgtt is read-only, so do an early pass to validate the |
| 2903 | * user's requested state against the hardware/driver capabilities. We |
| 2904 | * do this now so that we can print out any log messages once rather |
| 2905 | * than every time we check intel_enable_ppgtt(). |
| 2906 | */ |
| 2907 | i915.enable_ppgtt = sanitize_enable_ppgtt(dev, i915.enable_ppgtt); |
| 2908 | DRM_DEBUG_DRIVER("ppgtt mode: %i\n", i915.enable_ppgtt); |
Daniel Vetter | 7faf1ab | 2013-01-24 14:44:55 -0800 | [diff] [blame] | 2909 | |
Ben Widawsky | e76e9ae | 2012-11-04 09:21:27 -0800 | [diff] [blame] | 2910 | return 0; |
Daniel Vetter | 644ec02 | 2012-03-26 09:45:40 +0200 | [diff] [blame] | 2911 | } |
Ben Widawsky | 6f65e29 | 2013-12-06 14:10:56 -0800 | [diff] [blame] | 2912 | |
Daniel Vetter | fa42331 | 2015-04-14 17:35:23 +0200 | [diff] [blame] | 2913 | void i915_gem_restore_gtt_mappings(struct drm_device *dev) |
| 2914 | { |
| 2915 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 2916 | struct drm_i915_gem_object *obj; |
| 2917 | struct i915_address_space *vm; |
Tvrtko Ursulin | 2c3d998 | 2015-07-06 15:15:01 +0100 | [diff] [blame] | 2918 | struct i915_vma *vma; |
| 2919 | bool flush; |
Daniel Vetter | fa42331 | 2015-04-14 17:35:23 +0200 | [diff] [blame] | 2920 | |
| 2921 | i915_check_and_clear_faults(dev); |
| 2922 | |
| 2923 | /* First fill our portion of the GTT with scratch pages */ |
| 2924 | dev_priv->gtt.base.clear_range(&dev_priv->gtt.base, |
| 2925 | dev_priv->gtt.base.start, |
| 2926 | dev_priv->gtt.base.total, |
| 2927 | true); |
| 2928 | |
Tvrtko Ursulin | 2c3d998 | 2015-07-06 15:15:01 +0100 | [diff] [blame] | 2929 | /* Cache flush objects bound into GGTT and rebind them. */ |
| 2930 | vm = &dev_priv->gtt.base; |
Daniel Vetter | fa42331 | 2015-04-14 17:35:23 +0200 | [diff] [blame] | 2931 | list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) { |
Tvrtko Ursulin | 2c3d998 | 2015-07-06 15:15:01 +0100 | [diff] [blame] | 2932 | flush = false; |
| 2933 | list_for_each_entry(vma, &obj->vma_list, vma_link) { |
| 2934 | if (vma->vm != vm) |
| 2935 | continue; |
Daniel Vetter | fa42331 | 2015-04-14 17:35:23 +0200 | [diff] [blame] | 2936 | |
Tvrtko Ursulin | 2c3d998 | 2015-07-06 15:15:01 +0100 | [diff] [blame] | 2937 | WARN_ON(i915_vma_bind(vma, obj->cache_level, |
| 2938 | PIN_UPDATE)); |
| 2939 | |
| 2940 | flush = true; |
| 2941 | } |
| 2942 | |
| 2943 | if (flush) |
| 2944 | i915_gem_clflush_object(obj, obj->pin_display); |
Daniel Vetter | fa42331 | 2015-04-14 17:35:23 +0200 | [diff] [blame] | 2945 | } |
| 2946 | |
Daniel Vetter | fa42331 | 2015-04-14 17:35:23 +0200 | [diff] [blame] | 2947 | if (INTEL_INFO(dev)->gen >= 8) { |
| 2948 | if (IS_CHERRYVIEW(dev) || IS_BROXTON(dev)) |
| 2949 | chv_setup_private_ppat(dev_priv); |
| 2950 | else |
| 2951 | bdw_setup_private_ppat(dev_priv); |
| 2952 | |
| 2953 | return; |
| 2954 | } |
| 2955 | |
| 2956 | if (USES_PPGTT(dev)) { |
| 2957 | list_for_each_entry(vm, &dev_priv->vm_list, global_link) { |
| 2958 | /* TODO: Perhaps it shouldn't be gen6 specific */ |
| 2959 | |
| 2960 | struct i915_hw_ppgtt *ppgtt = |
| 2961 | container_of(vm, struct i915_hw_ppgtt, |
| 2962 | base); |
| 2963 | |
| 2964 | if (i915_is_ggtt(vm)) |
| 2965 | ppgtt = dev_priv->mm.aliasing_ppgtt; |
| 2966 | |
| 2967 | gen6_write_page_range(dev_priv, &ppgtt->pd, |
| 2968 | 0, ppgtt->base.total); |
| 2969 | } |
| 2970 | } |
| 2971 | |
| 2972 | i915_ggtt_flush(dev_priv); |
| 2973 | } |
| 2974 | |
Joonas Lahtinen | ec7adb6 | 2015-03-16 14:11:13 +0200 | [diff] [blame] | 2975 | static struct i915_vma * |
| 2976 | __i915_gem_vma_create(struct drm_i915_gem_object *obj, |
| 2977 | struct i915_address_space *vm, |
| 2978 | const struct i915_ggtt_view *ggtt_view) |
Ben Widawsky | 6f65e29 | 2013-12-06 14:10:56 -0800 | [diff] [blame] | 2979 | { |
Dan Carpenter | dabde5c | 2015-03-18 11:21:58 +0300 | [diff] [blame] | 2980 | struct i915_vma *vma; |
Ben Widawsky | 6f65e29 | 2013-12-06 14:10:56 -0800 | [diff] [blame] | 2981 | |
Joonas Lahtinen | ec7adb6 | 2015-03-16 14:11:13 +0200 | [diff] [blame] | 2982 | if (WARN_ON(i915_is_ggtt(vm) != !!ggtt_view)) |
| 2983 | return ERR_PTR(-EINVAL); |
Chris Wilson | e20d2ab | 2015-04-07 16:20:58 +0100 | [diff] [blame] | 2984 | |
| 2985 | vma = kmem_cache_zalloc(to_i915(obj->base.dev)->vmas, GFP_KERNEL); |
Dan Carpenter | dabde5c | 2015-03-18 11:21:58 +0300 | [diff] [blame] | 2986 | if (vma == NULL) |
| 2987 | return ERR_PTR(-ENOMEM); |
Joonas Lahtinen | ec7adb6 | 2015-03-16 14:11:13 +0200 | [diff] [blame] | 2988 | |
Ben Widawsky | 6f65e29 | 2013-12-06 14:10:56 -0800 | [diff] [blame] | 2989 | INIT_LIST_HEAD(&vma->vma_link); |
| 2990 | INIT_LIST_HEAD(&vma->mm_list); |
| 2991 | INIT_LIST_HEAD(&vma->exec_list); |
| 2992 | vma->vm = vm; |
| 2993 | vma->obj = obj; |
| 2994 | |
Daniel Vetter | 777dc5b | 2015-04-14 17:35:12 +0200 | [diff] [blame] | 2995 | if (i915_is_ggtt(vm)) |
Joonas Lahtinen | ec7adb6 | 2015-03-16 14:11:13 +0200 | [diff] [blame] | 2996 | vma->ggtt_view = *ggtt_view; |
Ben Widawsky | 6f65e29 | 2013-12-06 14:10:56 -0800 | [diff] [blame] | 2997 | |
Tvrtko Ursulin | f763566 | 2014-12-03 14:59:24 +0000 | [diff] [blame] | 2998 | list_add_tail(&vma->vma_link, &obj->vma_list); |
| 2999 | if (!i915_is_ggtt(vm)) |
Michel Thierry | e07f055 | 2014-08-19 15:49:41 +0100 | [diff] [blame] | 3000 | i915_ppgtt_get(i915_vm_to_ppgtt(vm)); |
Ben Widawsky | 6f65e29 | 2013-12-06 14:10:56 -0800 | [diff] [blame] | 3001 | |
| 3002 | return vma; |
| 3003 | } |
| 3004 | |
| 3005 | struct i915_vma * |
Joonas Lahtinen | ec7adb6 | 2015-03-16 14:11:13 +0200 | [diff] [blame] | 3006 | i915_gem_obj_lookup_or_create_vma(struct drm_i915_gem_object *obj, |
| 3007 | struct i915_address_space *vm) |
Ben Widawsky | 6f65e29 | 2013-12-06 14:10:56 -0800 | [diff] [blame] | 3008 | { |
| 3009 | struct i915_vma *vma; |
| 3010 | |
Joonas Lahtinen | ec7adb6 | 2015-03-16 14:11:13 +0200 | [diff] [blame] | 3011 | vma = i915_gem_obj_to_vma(obj, vm); |
Ben Widawsky | 6f65e29 | 2013-12-06 14:10:56 -0800 | [diff] [blame] | 3012 | if (!vma) |
Joonas Lahtinen | ec7adb6 | 2015-03-16 14:11:13 +0200 | [diff] [blame] | 3013 | vma = __i915_gem_vma_create(obj, vm, |
| 3014 | i915_is_ggtt(vm) ? &i915_ggtt_view_normal : NULL); |
Ben Widawsky | 6f65e29 | 2013-12-06 14:10:56 -0800 | [diff] [blame] | 3015 | |
| 3016 | return vma; |
| 3017 | } |
Tvrtko Ursulin | fe14d5f | 2014-12-10 17:27:58 +0000 | [diff] [blame] | 3018 | |
Joonas Lahtinen | ec7adb6 | 2015-03-16 14:11:13 +0200 | [diff] [blame] | 3019 | struct i915_vma * |
| 3020 | i915_gem_obj_lookup_or_create_ggtt_vma(struct drm_i915_gem_object *obj, |
| 3021 | const struct i915_ggtt_view *view) |
| 3022 | { |
| 3023 | struct i915_address_space *ggtt = i915_obj_to_ggtt(obj); |
| 3024 | struct i915_vma *vma; |
| 3025 | |
| 3026 | if (WARN_ON(!view)) |
| 3027 | return ERR_PTR(-EINVAL); |
| 3028 | |
| 3029 | vma = i915_gem_obj_to_ggtt_view(obj, view); |
| 3030 | |
| 3031 | if (IS_ERR(vma)) |
| 3032 | return vma; |
| 3033 | |
| 3034 | if (!vma) |
| 3035 | vma = __i915_gem_vma_create(obj, ggtt, view); |
| 3036 | |
| 3037 | return vma; |
| 3038 | |
| 3039 | } |
| 3040 | |
Tvrtko Ursulin | 50470bb | 2015-03-23 11:10:36 +0000 | [diff] [blame] | 3041 | static void |
| 3042 | rotate_pages(dma_addr_t *in, unsigned int width, unsigned int height, |
| 3043 | struct sg_table *st) |
Tvrtko Ursulin | fe14d5f | 2014-12-10 17:27:58 +0000 | [diff] [blame] | 3044 | { |
Tvrtko Ursulin | 50470bb | 2015-03-23 11:10:36 +0000 | [diff] [blame] | 3045 | unsigned int column, row; |
| 3046 | unsigned int src_idx; |
| 3047 | struct scatterlist *sg = st->sgl; |
| 3048 | |
| 3049 | st->nents = 0; |
| 3050 | |
| 3051 | for (column = 0; column < width; column++) { |
| 3052 | src_idx = width * (height - 1) + column; |
| 3053 | for (row = 0; row < height; row++) { |
| 3054 | st->nents++; |
| 3055 | /* We don't need the pages, but need to initialize |
| 3056 | * the entries so the sg list can be happily traversed. |
| 3057 | * The only thing we need are DMA addresses. |
| 3058 | */ |
| 3059 | sg_set_page(sg, NULL, PAGE_SIZE, 0); |
| 3060 | sg_dma_address(sg) = in[src_idx]; |
| 3061 | sg_dma_len(sg) = PAGE_SIZE; |
| 3062 | sg = sg_next(sg); |
| 3063 | src_idx -= width; |
| 3064 | } |
| 3065 | } |
| 3066 | } |
| 3067 | |
| 3068 | static struct sg_table * |
| 3069 | intel_rotate_fb_obj_pages(struct i915_ggtt_view *ggtt_view, |
| 3070 | struct drm_i915_gem_object *obj) |
| 3071 | { |
Tvrtko Ursulin | 50470bb | 2015-03-23 11:10:36 +0000 | [diff] [blame] | 3072 | struct intel_rotation_info *rot_info = &ggtt_view->rotation_info; |
Tvrtko Ursulin | 84fe03f | 2015-06-23 14:26:46 +0100 | [diff] [blame] | 3073 | unsigned int size_pages = rot_info->size >> PAGE_SHIFT; |
Tvrtko Ursulin | 50470bb | 2015-03-23 11:10:36 +0000 | [diff] [blame] | 3074 | struct sg_page_iter sg_iter; |
| 3075 | unsigned long i; |
| 3076 | dma_addr_t *page_addr_list; |
| 3077 | struct sg_table *st; |
Tvrtko Ursulin | 1d00dad | 2015-03-25 10:15:26 +0000 | [diff] [blame] | 3078 | int ret = -ENOMEM; |
Tvrtko Ursulin | 50470bb | 2015-03-23 11:10:36 +0000 | [diff] [blame] | 3079 | |
Tvrtko Ursulin | 50470bb | 2015-03-23 11:10:36 +0000 | [diff] [blame] | 3080 | /* Allocate a temporary list of source pages for random access. */ |
Tvrtko Ursulin | 84fe03f | 2015-06-23 14:26:46 +0100 | [diff] [blame] | 3081 | page_addr_list = drm_malloc_ab(obj->base.size / PAGE_SIZE, |
| 3082 | sizeof(dma_addr_t)); |
Tvrtko Ursulin | 50470bb | 2015-03-23 11:10:36 +0000 | [diff] [blame] | 3083 | if (!page_addr_list) |
| 3084 | return ERR_PTR(ret); |
| 3085 | |
| 3086 | /* Allocate target SG list. */ |
| 3087 | st = kmalloc(sizeof(*st), GFP_KERNEL); |
| 3088 | if (!st) |
| 3089 | goto err_st_alloc; |
| 3090 | |
Tvrtko Ursulin | 84fe03f | 2015-06-23 14:26:46 +0100 | [diff] [blame] | 3091 | ret = sg_alloc_table(st, size_pages, GFP_KERNEL); |
Tvrtko Ursulin | 50470bb | 2015-03-23 11:10:36 +0000 | [diff] [blame] | 3092 | if (ret) |
| 3093 | goto err_sg_alloc; |
| 3094 | |
| 3095 | /* Populate source page list from the object. */ |
| 3096 | i = 0; |
| 3097 | for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents, 0) { |
| 3098 | page_addr_list[i] = sg_page_iter_dma_address(&sg_iter); |
| 3099 | i++; |
| 3100 | } |
| 3101 | |
| 3102 | /* Rotate the pages. */ |
Tvrtko Ursulin | 84fe03f | 2015-06-23 14:26:46 +0100 | [diff] [blame] | 3103 | rotate_pages(page_addr_list, |
| 3104 | rot_info->width_pages, rot_info->height_pages, |
| 3105 | st); |
Tvrtko Ursulin | 50470bb | 2015-03-23 11:10:36 +0000 | [diff] [blame] | 3106 | |
| 3107 | DRM_DEBUG_KMS( |
Tvrtko Ursulin | 84fe03f | 2015-06-23 14:26:46 +0100 | [diff] [blame] | 3108 | "Created rotated page mapping for object size %zu (pitch=%u, height=%u, pixel_format=0x%x, %ux%u tiles, %u pages).\n", |
Tvrtko Ursulin | c9f8fd2 | 2015-06-24 09:55:20 +0100 | [diff] [blame] | 3109 | obj->base.size, rot_info->pitch, rot_info->height, |
Tvrtko Ursulin | 84fe03f | 2015-06-23 14:26:46 +0100 | [diff] [blame] | 3110 | rot_info->pixel_format, rot_info->width_pages, |
| 3111 | rot_info->height_pages, size_pages); |
Tvrtko Ursulin | 50470bb | 2015-03-23 11:10:36 +0000 | [diff] [blame] | 3112 | |
| 3113 | drm_free_large(page_addr_list); |
| 3114 | |
| 3115 | return st; |
| 3116 | |
| 3117 | err_sg_alloc: |
| 3118 | kfree(st); |
| 3119 | err_st_alloc: |
| 3120 | drm_free_large(page_addr_list); |
| 3121 | |
| 3122 | DRM_DEBUG_KMS( |
Tvrtko Ursulin | 84fe03f | 2015-06-23 14:26:46 +0100 | [diff] [blame] | 3123 | "Failed to create rotated mapping for object size %zu! (%d) (pitch=%u, height=%u, pixel_format=0x%x, %ux%u tiles, %u pages)\n", |
Tvrtko Ursulin | c9f8fd2 | 2015-06-24 09:55:20 +0100 | [diff] [blame] | 3124 | obj->base.size, ret, rot_info->pitch, rot_info->height, |
Tvrtko Ursulin | 84fe03f | 2015-06-23 14:26:46 +0100 | [diff] [blame] | 3125 | rot_info->pixel_format, rot_info->width_pages, |
| 3126 | rot_info->height_pages, size_pages); |
Tvrtko Ursulin | 50470bb | 2015-03-23 11:10:36 +0000 | [diff] [blame] | 3127 | return ERR_PTR(ret); |
| 3128 | } |
| 3129 | |
Joonas Lahtinen | 8bd7ef1 | 2015-05-06 14:35:38 +0300 | [diff] [blame] | 3130 | static struct sg_table * |
| 3131 | intel_partial_pages(const struct i915_ggtt_view *view, |
| 3132 | struct drm_i915_gem_object *obj) |
| 3133 | { |
| 3134 | struct sg_table *st; |
| 3135 | struct scatterlist *sg; |
| 3136 | struct sg_page_iter obj_sg_iter; |
| 3137 | int ret = -ENOMEM; |
| 3138 | |
| 3139 | st = kmalloc(sizeof(*st), GFP_KERNEL); |
| 3140 | if (!st) |
| 3141 | goto err_st_alloc; |
| 3142 | |
| 3143 | ret = sg_alloc_table(st, view->params.partial.size, GFP_KERNEL); |
| 3144 | if (ret) |
| 3145 | goto err_sg_alloc; |
| 3146 | |
| 3147 | sg = st->sgl; |
| 3148 | st->nents = 0; |
| 3149 | for_each_sg_page(obj->pages->sgl, &obj_sg_iter, obj->pages->nents, |
| 3150 | view->params.partial.offset) |
| 3151 | { |
| 3152 | if (st->nents >= view->params.partial.size) |
| 3153 | break; |
| 3154 | |
| 3155 | sg_set_page(sg, NULL, PAGE_SIZE, 0); |
| 3156 | sg_dma_address(sg) = sg_page_iter_dma_address(&obj_sg_iter); |
| 3157 | sg_dma_len(sg) = PAGE_SIZE; |
| 3158 | |
| 3159 | sg = sg_next(sg); |
| 3160 | st->nents++; |
| 3161 | } |
| 3162 | |
| 3163 | return st; |
| 3164 | |
| 3165 | err_sg_alloc: |
| 3166 | kfree(st); |
| 3167 | err_st_alloc: |
| 3168 | return ERR_PTR(ret); |
| 3169 | } |
| 3170 | |
Daniel Vetter | 70b9f6f | 2015-04-14 17:35:27 +0200 | [diff] [blame] | 3171 | static int |
Tvrtko Ursulin | 50470bb | 2015-03-23 11:10:36 +0000 | [diff] [blame] | 3172 | i915_get_ggtt_vma_pages(struct i915_vma *vma) |
| 3173 | { |
| 3174 | int ret = 0; |
| 3175 | |
Tvrtko Ursulin | fe14d5f | 2014-12-10 17:27:58 +0000 | [diff] [blame] | 3176 | if (vma->ggtt_view.pages) |
| 3177 | return 0; |
| 3178 | |
| 3179 | if (vma->ggtt_view.type == I915_GGTT_VIEW_NORMAL) |
| 3180 | vma->ggtt_view.pages = vma->obj->pages; |
Tvrtko Ursulin | 50470bb | 2015-03-23 11:10:36 +0000 | [diff] [blame] | 3181 | else if (vma->ggtt_view.type == I915_GGTT_VIEW_ROTATED) |
| 3182 | vma->ggtt_view.pages = |
| 3183 | intel_rotate_fb_obj_pages(&vma->ggtt_view, vma->obj); |
Joonas Lahtinen | 8bd7ef1 | 2015-05-06 14:35:38 +0300 | [diff] [blame] | 3184 | else if (vma->ggtt_view.type == I915_GGTT_VIEW_PARTIAL) |
| 3185 | vma->ggtt_view.pages = |
| 3186 | intel_partial_pages(&vma->ggtt_view, vma->obj); |
Tvrtko Ursulin | fe14d5f | 2014-12-10 17:27:58 +0000 | [diff] [blame] | 3187 | else |
| 3188 | WARN_ONCE(1, "GGTT view %u not implemented!\n", |
| 3189 | vma->ggtt_view.type); |
| 3190 | |
| 3191 | if (!vma->ggtt_view.pages) { |
Joonas Lahtinen | ec7adb6 | 2015-03-16 14:11:13 +0200 | [diff] [blame] | 3192 | DRM_ERROR("Failed to get pages for GGTT view type %u!\n", |
Tvrtko Ursulin | fe14d5f | 2014-12-10 17:27:58 +0000 | [diff] [blame] | 3193 | vma->ggtt_view.type); |
Tvrtko Ursulin | 50470bb | 2015-03-23 11:10:36 +0000 | [diff] [blame] | 3194 | ret = -EINVAL; |
| 3195 | } else if (IS_ERR(vma->ggtt_view.pages)) { |
| 3196 | ret = PTR_ERR(vma->ggtt_view.pages); |
| 3197 | vma->ggtt_view.pages = NULL; |
| 3198 | DRM_ERROR("Failed to get pages for VMA view type %u (%d)!\n", |
| 3199 | vma->ggtt_view.type, ret); |
Tvrtko Ursulin | fe14d5f | 2014-12-10 17:27:58 +0000 | [diff] [blame] | 3200 | } |
| 3201 | |
Tvrtko Ursulin | 50470bb | 2015-03-23 11:10:36 +0000 | [diff] [blame] | 3202 | return ret; |
Tvrtko Ursulin | fe14d5f | 2014-12-10 17:27:58 +0000 | [diff] [blame] | 3203 | } |
| 3204 | |
| 3205 | /** |
| 3206 | * i915_vma_bind - Sets up PTEs for an VMA in it's corresponding address space. |
| 3207 | * @vma: VMA to map |
| 3208 | * @cache_level: mapping cache level |
| 3209 | * @flags: flags like global or local mapping |
| 3210 | * |
| 3211 | * DMA addresses are taken from the scatter-gather table of this object (or of |
| 3212 | * this VMA in case of non-default GGTT views) and PTE entries set up. |
| 3213 | * Note that DMA addresses are also the only part of the SG table we care about. |
| 3214 | */ |
| 3215 | int i915_vma_bind(struct i915_vma *vma, enum i915_cache_level cache_level, |
| 3216 | u32 flags) |
| 3217 | { |
Mika Kuoppala | 75d04a3 | 2015-04-28 17:56:17 +0300 | [diff] [blame] | 3218 | int ret; |
| 3219 | u32 bind_flags; |
Mika Kuoppala | 1d335d1 | 2015-04-10 15:54:58 +0300 | [diff] [blame] | 3220 | |
Mika Kuoppala | 75d04a3 | 2015-04-28 17:56:17 +0300 | [diff] [blame] | 3221 | if (WARN_ON(flags == 0)) |
| 3222 | return -EINVAL; |
Mika Kuoppala | 1d335d1 | 2015-04-10 15:54:58 +0300 | [diff] [blame] | 3223 | |
Mika Kuoppala | 75d04a3 | 2015-04-28 17:56:17 +0300 | [diff] [blame] | 3224 | bind_flags = 0; |
Daniel Vetter | 0875546 | 2015-04-20 09:04:05 -0700 | [diff] [blame] | 3225 | if (flags & PIN_GLOBAL) |
| 3226 | bind_flags |= GLOBAL_BIND; |
| 3227 | if (flags & PIN_USER) |
| 3228 | bind_flags |= LOCAL_BIND; |
| 3229 | |
| 3230 | if (flags & PIN_UPDATE) |
| 3231 | bind_flags |= vma->bound; |
| 3232 | else |
| 3233 | bind_flags &= ~vma->bound; |
| 3234 | |
Mika Kuoppala | 75d04a3 | 2015-04-28 17:56:17 +0300 | [diff] [blame] | 3235 | if (bind_flags == 0) |
| 3236 | return 0; |
| 3237 | |
| 3238 | if (vma->bound == 0 && vma->vm->allocate_va_range) { |
| 3239 | trace_i915_va_alloc(vma->vm, |
| 3240 | vma->node.start, |
| 3241 | vma->node.size, |
| 3242 | VM_TO_TRACE_NAME(vma->vm)); |
| 3243 | |
Mika Kuoppala | b2dd451 | 2015-06-25 18:35:15 +0300 | [diff] [blame] | 3244 | /* XXX: i915_vma_pin() will fix this +- hack */ |
| 3245 | vma->pin_count++; |
Mika Kuoppala | 75d04a3 | 2015-04-28 17:56:17 +0300 | [diff] [blame] | 3246 | ret = vma->vm->allocate_va_range(vma->vm, |
| 3247 | vma->node.start, |
| 3248 | vma->node.size); |
Mika Kuoppala | b2dd451 | 2015-06-25 18:35:15 +0300 | [diff] [blame] | 3249 | vma->pin_count--; |
Mika Kuoppala | 75d04a3 | 2015-04-28 17:56:17 +0300 | [diff] [blame] | 3250 | if (ret) |
| 3251 | return ret; |
| 3252 | } |
| 3253 | |
| 3254 | ret = vma->vm->bind_vma(vma, cache_level, bind_flags); |
Daniel Vetter | 70b9f6f | 2015-04-14 17:35:27 +0200 | [diff] [blame] | 3255 | if (ret) |
| 3256 | return ret; |
Daniel Vetter | 0875546 | 2015-04-20 09:04:05 -0700 | [diff] [blame] | 3257 | |
| 3258 | vma->bound |= bind_flags; |
Tvrtko Ursulin | fe14d5f | 2014-12-10 17:27:58 +0000 | [diff] [blame] | 3259 | |
| 3260 | return 0; |
| 3261 | } |
Joonas Lahtinen | 91e6711 | 2015-05-06 14:33:58 +0300 | [diff] [blame] | 3262 | |
| 3263 | /** |
| 3264 | * i915_ggtt_view_size - Get the size of a GGTT view. |
| 3265 | * @obj: Object the view is of. |
| 3266 | * @view: The view in question. |
| 3267 | * |
| 3268 | * @return The size of the GGTT view in bytes. |
| 3269 | */ |
| 3270 | size_t |
| 3271 | i915_ggtt_view_size(struct drm_i915_gem_object *obj, |
| 3272 | const struct i915_ggtt_view *view) |
| 3273 | { |
Tvrtko Ursulin | 9e759ff | 2015-06-23 12:57:43 +0100 | [diff] [blame] | 3274 | if (view->type == I915_GGTT_VIEW_NORMAL) { |
Joonas Lahtinen | 91e6711 | 2015-05-06 14:33:58 +0300 | [diff] [blame] | 3275 | return obj->base.size; |
Tvrtko Ursulin | 9e759ff | 2015-06-23 12:57:43 +0100 | [diff] [blame] | 3276 | } else if (view->type == I915_GGTT_VIEW_ROTATED) { |
| 3277 | return view->rotation_info.size; |
Joonas Lahtinen | 8bd7ef1 | 2015-05-06 14:35:38 +0300 | [diff] [blame] | 3278 | } else if (view->type == I915_GGTT_VIEW_PARTIAL) { |
| 3279 | return view->params.partial.size << PAGE_SHIFT; |
Joonas Lahtinen | 91e6711 | 2015-05-06 14:33:58 +0300 | [diff] [blame] | 3280 | } else { |
| 3281 | WARN_ONCE(1, "GGTT view %u not implemented!\n", view->type); |
| 3282 | return obj->base.size; |
| 3283 | } |
| 3284 | } |